Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.191
      1  1.191   msaitoh /*	$NetBSD: if_wm.c,v 1.191 2010/01/12 22:26:30 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.139    bouyer   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.139    bouyer 
     43  1.139    bouyer   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.139    bouyer 
     46  1.139    bouyer    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.139    bouyer 
     49  1.139    bouyer    2. Redistributions in binary form must reproduce the above copyright
     50  1.139    bouyer       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.139    bouyer 
     53  1.139    bouyer    3. Neither the name of the Intel Corporation nor the names of its
     54  1.139    bouyer       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.139    bouyer 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.139    bouyer   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.139    bouyer   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.139    bouyer   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.139    bouyer   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.139    bouyer   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.139    bouyer   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.139    bouyer   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.139    bouyer   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     76    1.1   thorpej  */
     77   1.38     lukem 
     78   1.38     lukem #include <sys/cdefs.h>
     79  1.191   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.191 2010/01/12 22:26:30 msaitoh Exp $");
     80    1.1   thorpej 
     81    1.1   thorpej #include "bpfilter.h"
     82   1.21    itojun #include "rnd.h"
     83    1.1   thorpej 
     84    1.1   thorpej #include <sys/param.h>
     85    1.1   thorpej #include <sys/systm.h>
     86   1.96     perry #include <sys/callout.h>
     87    1.1   thorpej #include <sys/mbuf.h>
     88    1.1   thorpej #include <sys/malloc.h>
     89    1.1   thorpej #include <sys/kernel.h>
     90    1.1   thorpej #include <sys/socket.h>
     91    1.1   thorpej #include <sys/ioctl.h>
     92    1.1   thorpej #include <sys/errno.h>
     93    1.1   thorpej #include <sys/device.h>
     94    1.1   thorpej #include <sys/queue.h>
     95   1.84   thorpej #include <sys/syslog.h>
     96    1.1   thorpej 
     97    1.1   thorpej #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
     98    1.1   thorpej 
     99   1.21    itojun #if NRND > 0
    100   1.21    itojun #include <sys/rnd.h>
    101   1.21    itojun #endif
    102   1.21    itojun 
    103    1.1   thorpej #include <net/if.h>
    104   1.96     perry #include <net/if_dl.h>
    105    1.1   thorpej #include <net/if_media.h>
    106    1.1   thorpej #include <net/if_ether.h>
    107    1.1   thorpej 
    108   1.96     perry #if NBPFILTER > 0
    109    1.1   thorpej #include <net/bpf.h>
    110    1.1   thorpej #endif
    111    1.1   thorpej 
    112    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    113    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    114    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    115  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    116   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    117    1.1   thorpej 
    118  1.147        ad #include <sys/bus.h>
    119  1.147        ad #include <sys/intr.h>
    120    1.1   thorpej #include <machine/endian.h>
    121    1.1   thorpej 
    122    1.1   thorpej #include <dev/mii/mii.h>
    123    1.1   thorpej #include <dev/mii/miivar.h>
    124    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    125  1.127    bouyer #include <dev/mii/ikphyreg.h>
    126  1.191   msaitoh #include <dev/mii/igphyreg.h>
    127    1.1   thorpej 
    128    1.1   thorpej #include <dev/pci/pcireg.h>
    129    1.1   thorpej #include <dev/pci/pcivar.h>
    130    1.1   thorpej #include <dev/pci/pcidevs.h>
    131    1.1   thorpej 
    132    1.1   thorpej #include <dev/pci/if_wmreg.h>
    133  1.182   msaitoh #include <dev/pci/if_wmvar.h>
    134    1.1   thorpej 
    135    1.1   thorpej #ifdef WM_DEBUG
    136    1.1   thorpej #define	WM_DEBUG_LINK		0x01
    137    1.1   thorpej #define	WM_DEBUG_TX		0x02
    138    1.1   thorpej #define	WM_DEBUG_RX		0x04
    139    1.1   thorpej #define	WM_DEBUG_GMII		0x08
    140  1.127    bouyer int	wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK|WM_DEBUG_GMII;
    141    1.1   thorpej 
    142    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    143    1.1   thorpej #else
    144    1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    145    1.1   thorpej #endif /* WM_DEBUG */
    146    1.1   thorpej 
    147    1.1   thorpej /*
    148    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    149   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    150   1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    151   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    152   1.75   thorpej  * of them at a time.
    153   1.75   thorpej  *
    154   1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    155   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    156   1.75   thorpej  * situations with jumbo frames.
    157    1.1   thorpej  */
    158   1.75   thorpej #define	WM_NTXSEGS		256
    159    1.2   thorpej #define	WM_IFQUEUELEN		256
    160   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    161   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    162   1.74      tron #define	WM_TXQUEUELEN(sc)	((sc)->sc_txnum)
    163   1.74      tron #define	WM_TXQUEUELEN_MASK(sc)	(WM_TXQUEUELEN(sc) - 1)
    164   1.74      tron #define	WM_TXQUEUE_GC(sc)	(WM_TXQUEUELEN(sc) / 8)
    165   1.75   thorpej #define	WM_NTXDESC_82542	256
    166   1.75   thorpej #define	WM_NTXDESC_82544	4096
    167   1.75   thorpej #define	WM_NTXDESC(sc)		((sc)->sc_ntxdesc)
    168   1.75   thorpej #define	WM_NTXDESC_MASK(sc)	(WM_NTXDESC(sc) - 1)
    169   1.75   thorpej #define	WM_TXDESCSIZE(sc)	(WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
    170   1.75   thorpej #define	WM_NEXTTX(sc, x)	(((x) + 1) & WM_NTXDESC_MASK(sc))
    171   1.74      tron #define	WM_NEXTTXS(sc, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(sc))
    172    1.1   thorpej 
    173   1.99      matt #define	WM_MAXTXDMA		round_page(IP_MAXPACKET) /* for TSO */
    174   1.82   thorpej 
    175    1.1   thorpej /*
    176    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    177    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    178   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    179   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    180    1.1   thorpej  */
    181   1.10   thorpej #define	WM_NRXDESC		256
    182    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    183    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    184    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    185    1.1   thorpej 
    186    1.1   thorpej /*
    187    1.1   thorpej  * Control structures are DMA'd to the i82542 chip.  We allocate them in
    188  1.105     skrll  * a single clump that maps to a single DMA segment to make several things
    189    1.1   thorpej  * easier.
    190    1.1   thorpej  */
    191   1.75   thorpej struct wm_control_data_82544 {
    192    1.1   thorpej 	/*
    193   1.75   thorpej 	 * The receive descriptors.
    194    1.1   thorpej 	 */
    195   1.75   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    196    1.1   thorpej 
    197    1.1   thorpej 	/*
    198   1.75   thorpej 	 * The transmit descriptors.  Put these at the end, because
    199   1.75   thorpej 	 * we might use a smaller number of them.
    200    1.1   thorpej 	 */
    201   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
    202   1.75   thorpej };
    203   1.75   thorpej 
    204   1.75   thorpej struct wm_control_data_82542 {
    205    1.1   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    206   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
    207    1.1   thorpej };
    208    1.1   thorpej 
    209   1.75   thorpej #define	WM_CDOFF(x)	offsetof(struct wm_control_data_82544, x)
    210    1.1   thorpej #define	WM_CDTXOFF(x)	WM_CDOFF(wcd_txdescs[(x)])
    211    1.1   thorpej #define	WM_CDRXOFF(x)	WM_CDOFF(wcd_rxdescs[(x)])
    212    1.1   thorpej 
    213    1.1   thorpej /*
    214    1.1   thorpej  * Software state for transmit jobs.
    215    1.1   thorpej  */
    216    1.1   thorpej struct wm_txsoft {
    217    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    218    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    219    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    220    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    221    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    222    1.1   thorpej };
    223    1.1   thorpej 
    224    1.1   thorpej /*
    225    1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    226    1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    227    1.1   thorpej  * more than one buffer, we chain them together.
    228    1.1   thorpej  */
    229    1.1   thorpej struct wm_rxsoft {
    230    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    231    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    232    1.1   thorpej };
    233    1.1   thorpej 
    234  1.173   msaitoh #define WM_LINKUP_TIMEOUT	50
    235  1.173   msaitoh 
    236    1.1   thorpej /*
    237    1.1   thorpej  * Software state per device.
    238    1.1   thorpej  */
    239    1.1   thorpej struct wm_softc {
    240  1.160  christos 	device_t sc_dev;		/* generic device information */
    241    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    242    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    243   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    244   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    245  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    246  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    247    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    248    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    249  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    250  1.123  jmcneill 	pcitag_t sc_pcitag;
    251    1.1   thorpej 
    252   1.43   thorpej 	wm_chip_type sc_type;		/* chip type */
    253    1.1   thorpej 	int sc_flags;			/* flags; see below */
    254  1.179   msaitoh 	int sc_if_flags;		/* last if_flags */
    255   1.52   thorpej 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    256   1.54   thorpej 	int sc_pcix_offset;		/* PCIX capability register offset */
    257   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    258    1.1   thorpej 
    259    1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    260    1.1   thorpej 
    261   1.44   thorpej 	int sc_ee_addrbits;		/* EEPROM address bits */
    262   1.44   thorpej 
    263    1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    264    1.1   thorpej 
    265  1.142        ad 	callout_t sc_tick_ch;		/* tick callout */
    266    1.1   thorpej 
    267    1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    268    1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    269    1.1   thorpej 
    270   1.42   thorpej 	int		sc_align_tweak;
    271   1.42   thorpej 
    272    1.1   thorpej 	/*
    273    1.1   thorpej 	 * Software state for the transmit and receive descriptors.
    274    1.1   thorpej 	 */
    275   1.74      tron 	int			sc_txnum;	/* must be a power of two */
    276   1.74      tron 	struct wm_txsoft	sc_txsoft[WM_TXQUEUELEN_MAX];
    277   1.74      tron 	struct wm_rxsoft	sc_rxsoft[WM_NRXDESC];
    278    1.1   thorpej 
    279    1.1   thorpej 	/*
    280    1.1   thorpej 	 * Control data structures.
    281    1.1   thorpej 	 */
    282   1.75   thorpej 	int			sc_ntxdesc;	/* must be a power of two */
    283   1.75   thorpej 	struct wm_control_data_82544 *sc_control_data;
    284    1.1   thorpej #define	sc_txdescs	sc_control_data->wcd_txdescs
    285    1.1   thorpej #define	sc_rxdescs	sc_control_data->wcd_rxdescs
    286    1.1   thorpej 
    287    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    288    1.1   thorpej 	/* Event counters. */
    289    1.1   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    290    1.1   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    291   1.78   thorpej 	struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
    292    1.4   thorpej 	struct evcnt sc_ev_txdw;	/* Tx descriptor interrupts */
    293    1.4   thorpej 	struct evcnt sc_ev_txqe;	/* Tx queue empty interrupts */
    294    1.1   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    295    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    296    1.1   thorpej 
    297    1.1   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    298    1.1   thorpej 	struct evcnt sc_ev_rxtusum;	/* TCP/UDP cksums checked in-bound */
    299    1.1   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    300    1.1   thorpej 	struct evcnt sc_ev_txtusum;	/* TCP/UDP cksums comp. out-bound */
    301  1.107      yamt 	struct evcnt sc_ev_txtusum6;	/* TCP/UDP v6 cksums comp. out-bound */
    302  1.131      yamt 	struct evcnt sc_ev_txtso;	/* TCP seg offload out-bound (IPv4) */
    303  1.131      yamt 	struct evcnt sc_ev_txtso6;	/* TCP seg offload out-bound (IPv6) */
    304   1.99      matt 	struct evcnt sc_ev_txtsopain;	/* painful header manip. for TSO */
    305    1.1   thorpej 
    306    1.2   thorpej 	struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    307    1.1   thorpej 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    308    1.1   thorpej 
    309    1.1   thorpej 	struct evcnt sc_ev_tu;		/* Tx underrun */
    310   1.71   thorpej 
    311   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    312   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    313   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    314   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    315   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    316    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    317    1.1   thorpej 
    318    1.1   thorpej 	bus_addr_t sc_tdt_reg;		/* offset of TDT register */
    319    1.1   thorpej 
    320    1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    321    1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    322    1.1   thorpej 
    323    1.1   thorpej 	int	sc_txsfree;		/* number of free Tx jobs */
    324    1.1   thorpej 	int	sc_txsnext;		/* next free Tx job */
    325    1.1   thorpej 	int	sc_txsdirty;		/* dirty Tx jobs */
    326    1.1   thorpej 
    327   1.78   thorpej 	/* These 5 variables are used only on the 82547. */
    328   1.78   thorpej 	int	sc_txfifo_size;		/* Tx FIFO size */
    329   1.78   thorpej 	int	sc_txfifo_head;		/* current head of FIFO */
    330   1.78   thorpej 	uint32_t sc_txfifo_addr;	/* internal address of start of FIFO */
    331   1.78   thorpej 	int	sc_txfifo_stall;	/* Tx FIFO is stalled */
    332  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    333   1.78   thorpej 
    334    1.1   thorpej 	bus_addr_t sc_rdt_reg;		/* offset of RDT register */
    335    1.1   thorpej 
    336    1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/queue ent */
    337    1.1   thorpej 	int	sc_rxdiscard;
    338    1.1   thorpej 	int	sc_rxlen;
    339    1.1   thorpej 	struct mbuf *sc_rxhead;
    340    1.1   thorpej 	struct mbuf *sc_rxtail;
    341    1.1   thorpej 	struct mbuf **sc_rxtailp;
    342    1.1   thorpej 
    343    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    344    1.1   thorpej #if 0
    345    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    346    1.1   thorpej #endif
    347    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    348   1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    349    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    350    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    351    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    352    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    353   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    354   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    355    1.1   thorpej 
    356    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    357  1.173   msaitoh 	int sc_tbi_anegticks;		/* autonegotiation ticks */
    358  1.173   msaitoh 	int sc_tbi_ticks;		/* tbi ticks */
    359  1.173   msaitoh 	int sc_tbi_nrxcfg;		/* count of ICR_RXCFG */
    360  1.173   msaitoh 	int sc_tbi_lastnrxcfg;		/* count of ICR_RXCFG (on last tick) */
    361    1.1   thorpej 
    362    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    363   1.21    itojun 
    364   1.21    itojun #if NRND > 0
    365   1.21    itojun 	rndsource_element_t rnd_source;	/* random source */
    366   1.21    itojun #endif
    367  1.139    bouyer 	int sc_ich8_flash_base;
    368  1.139    bouyer 	int sc_ich8_flash_bank_size;
    369    1.1   thorpej };
    370    1.1   thorpej 
    371    1.1   thorpej #define	WM_RXCHAIN_RESET(sc)						\
    372    1.1   thorpej do {									\
    373    1.1   thorpej 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    374    1.1   thorpej 	*(sc)->sc_rxtailp = NULL;					\
    375    1.1   thorpej 	(sc)->sc_rxlen = 0;						\
    376    1.1   thorpej } while (/*CONSTCOND*/0)
    377    1.1   thorpej 
    378    1.1   thorpej #define	WM_RXCHAIN_LINK(sc, m)						\
    379    1.1   thorpej do {									\
    380    1.1   thorpej 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    381    1.1   thorpej 	(sc)->sc_rxtailp = &(m)->m_next;				\
    382    1.1   thorpej } while (/*CONSTCOND*/0)
    383    1.1   thorpej 
    384    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    385    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    386   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    387    1.1   thorpej #else
    388    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    389   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    390    1.1   thorpej #endif
    391    1.1   thorpej 
    392    1.1   thorpej #define	CSR_READ(sc, reg)						\
    393    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    394    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    395    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    396   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    397   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    398    1.1   thorpej 
    399  1.139    bouyer #define ICH8_FLASH_READ32(sc, reg) \
    400  1.139    bouyer 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    401  1.139    bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
    402  1.139    bouyer 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    403  1.139    bouyer 
    404  1.139    bouyer #define ICH8_FLASH_READ16(sc, reg) \
    405  1.139    bouyer 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    406  1.139    bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
    407  1.139    bouyer 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    408  1.139    bouyer 
    409    1.1   thorpej #define	WM_CDTXADDR(sc, x)	((sc)->sc_cddma + WM_CDTXOFF((x)))
    410    1.1   thorpej #define	WM_CDRXADDR(sc, x)	((sc)->sc_cddma + WM_CDRXOFF((x)))
    411    1.1   thorpej 
    412   1.69   thorpej #define	WM_CDTXADDR_LO(sc, x)	(WM_CDTXADDR((sc), (x)) & 0xffffffffU)
    413   1.69   thorpej #define	WM_CDTXADDR_HI(sc, x)						\
    414   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    415   1.69   thorpej 	 (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
    416   1.69   thorpej 
    417   1.69   thorpej #define	WM_CDRXADDR_LO(sc, x)	(WM_CDRXADDR((sc), (x)) & 0xffffffffU)
    418   1.69   thorpej #define	WM_CDRXADDR_HI(sc, x)						\
    419   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    420   1.69   thorpej 	 (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
    421   1.69   thorpej 
    422    1.1   thorpej #define	WM_CDTXSYNC(sc, x, n, ops)					\
    423    1.1   thorpej do {									\
    424    1.1   thorpej 	int __x, __n;							\
    425    1.1   thorpej 									\
    426    1.1   thorpej 	__x = (x);							\
    427    1.1   thorpej 	__n = (n);							\
    428    1.1   thorpej 									\
    429    1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    430   1.75   thorpej 	if ((__x + __n) > WM_NTXDESC(sc)) {				\
    431    1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    432    1.1   thorpej 		    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) *		\
    433   1.75   thorpej 		    (WM_NTXDESC(sc) - __x), (ops));			\
    434   1.75   thorpej 		__n -= (WM_NTXDESC(sc) - __x);				\
    435    1.1   thorpej 		__x = 0;						\
    436    1.1   thorpej 	}								\
    437    1.1   thorpej 									\
    438    1.1   thorpej 	/* Now sync whatever is left. */				\
    439    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    440    1.1   thorpej 	    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops));	\
    441    1.1   thorpej } while (/*CONSTCOND*/0)
    442    1.1   thorpej 
    443    1.1   thorpej #define	WM_CDRXSYNC(sc, x, ops)						\
    444    1.1   thorpej do {									\
    445    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    446    1.1   thorpej 	   WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops));		\
    447    1.1   thorpej } while (/*CONSTCOND*/0)
    448    1.1   thorpej 
    449    1.1   thorpej #define	WM_INIT_RXDESC(sc, x)						\
    450    1.1   thorpej do {									\
    451    1.1   thorpej 	struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    452    1.1   thorpej 	wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)];		\
    453    1.1   thorpej 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    454    1.1   thorpej 									\
    455    1.1   thorpej 	/*								\
    456    1.1   thorpej 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    457    1.1   thorpej 	 * so that the payload after the Ethernet header is aligned	\
    458    1.1   thorpej 	 * to a 4-byte boundary.					\
    459    1.1   thorpej 	 *								\
    460    1.1   thorpej 	 * XXX BRAINDAMAGE ALERT!					\
    461    1.1   thorpej 	 * The stupid chip uses the same size for every buffer, which	\
    462    1.1   thorpej 	 * is set in the Receive Control register.  We are using the 2K	\
    463    1.1   thorpej 	 * size option, but what we REALLY want is (2K - 2)!  For this	\
    464   1.41       tls 	 * reason, we can't "scoot" packets longer than the standard	\
    465   1.41       tls 	 * Ethernet MTU.  On strict-alignment platforms, if the total	\
    466   1.42   thorpej 	 * size exceeds (2K - 2) we set align_tweak to 0 and let	\
    467   1.41       tls 	 * the upper layer copy the headers.				\
    468    1.1   thorpej 	 */								\
    469   1.42   thorpej 	__m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak;	\
    470    1.1   thorpej 									\
    471   1.69   thorpej 	wm_set_dma_addr(&__rxd->wrx_addr,				\
    472   1.69   thorpej 	    __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
    473    1.1   thorpej 	__rxd->wrx_len = 0;						\
    474    1.1   thorpej 	__rxd->wrx_cksum = 0;						\
    475    1.1   thorpej 	__rxd->wrx_status = 0;						\
    476    1.1   thorpej 	__rxd->wrx_errors = 0;						\
    477    1.1   thorpej 	__rxd->wrx_special = 0;						\
    478    1.1   thorpej 	WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    479    1.1   thorpej 									\
    480    1.1   thorpej 	CSR_WRITE((sc), (sc)->sc_rdt_reg, (x));				\
    481    1.1   thorpej } while (/*CONSTCOND*/0)
    482    1.1   thorpej 
    483   1.47   thorpej static void	wm_start(struct ifnet *);
    484   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    485  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    486   1.47   thorpej static int	wm_init(struct ifnet *);
    487   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    488    1.1   thorpej 
    489   1.47   thorpej static void	wm_reset(struct wm_softc *);
    490   1.47   thorpej static void	wm_rxdrain(struct wm_softc *);
    491   1.47   thorpej static int	wm_add_rxbuf(struct wm_softc *, int);
    492   1.51   thorpej static int	wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
    493  1.117   msaitoh static int	wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
    494  1.112     gavan static int	wm_validate_eeprom_checksum(struct wm_softc *);
    495   1.47   thorpej static void	wm_tick(void *);
    496    1.1   thorpej 
    497   1.47   thorpej static void	wm_set_filter(struct wm_softc *);
    498    1.1   thorpej 
    499   1.47   thorpej static int	wm_intr(void *);
    500   1.47   thorpej static void	wm_txintr(struct wm_softc *);
    501   1.47   thorpej static void	wm_rxintr(struct wm_softc *);
    502   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    503    1.1   thorpej 
    504   1.47   thorpej static void	wm_tbi_mediainit(struct wm_softc *);
    505   1.47   thorpej static int	wm_tbi_mediachange(struct ifnet *);
    506   1.47   thorpej static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    507    1.1   thorpej 
    508   1.47   thorpej static void	wm_tbi_set_linkled(struct wm_softc *);
    509   1.47   thorpej static void	wm_tbi_check_link(struct wm_softc *);
    510    1.1   thorpej 
    511   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    512    1.1   thorpej 
    513  1.157    dyoung static int	wm_gmii_i82543_readreg(device_t, int, int);
    514  1.157    dyoung static void	wm_gmii_i82543_writereg(device_t, int, int, int);
    515    1.1   thorpej 
    516  1.157    dyoung static int	wm_gmii_i82544_readreg(device_t, int, int);
    517  1.157    dyoung static void	wm_gmii_i82544_writereg(device_t, int, int, int);
    518    1.1   thorpej 
    519  1.157    dyoung static int	wm_gmii_i80003_readreg(device_t, int, int);
    520  1.157    dyoung static void	wm_gmii_i80003_writereg(device_t, int, int, int);
    521  1.167   msaitoh static int	wm_gmii_bm_readreg(device_t, int, int);
    522  1.167   msaitoh static void	wm_gmii_bm_writereg(device_t, int, int, int);
    523  1.191   msaitoh static int	wm_gmii_kv_readreg(device_t, int, int);
    524  1.191   msaitoh static void	wm_gmii_kv_writereg(device_t, int, int, int);
    525  1.167   msaitoh 
    526  1.157    dyoung static void	wm_gmii_statchg(device_t);
    527    1.1   thorpej 
    528  1.191   msaitoh static void	wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
    529   1.47   thorpej static int	wm_gmii_mediachange(struct ifnet *);
    530   1.47   thorpej static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    531    1.1   thorpej 
    532  1.178   msaitoh static int	wm_kmrn_readreg(struct wm_softc *, int);
    533  1.178   msaitoh static void	wm_kmrn_writereg(struct wm_softc *, int, int);
    534  1.127    bouyer 
    535  1.185   msaitoh static void	wm_set_spiaddrsize(struct wm_softc *);
    536  1.160  christos static int	wm_match(device_t, cfdata_t, void *);
    537  1.157    dyoung static void	wm_attach(device_t, device_t, void *);
    538  1.117   msaitoh static int	wm_is_onboard_nvm_eeprom(struct wm_softc *);
    539  1.146   msaitoh static void	wm_get_auto_rd_done(struct wm_softc *);
    540  1.189   msaitoh static void	wm_lan_init_done(struct wm_softc *);
    541  1.189   msaitoh static void	wm_get_cfg_done(struct wm_softc *);
    542  1.127    bouyer static int	wm_get_swsm_semaphore(struct wm_softc *);
    543  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    544  1.117   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    545  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    546  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    547  1.139    bouyer static int	wm_get_swfwhw_semaphore(struct wm_softc *);
    548  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    549  1.139    bouyer 
    550  1.139    bouyer static int	wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
    551  1.139    bouyer static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    552  1.139    bouyer static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    553  1.139    bouyer static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t,
    554  1.148    simonb 		     uint32_t, uint16_t *);
    555  1.185   msaitoh static int32_t	wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
    556  1.185   msaitoh static int32_t	wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
    557  1.169   msaitoh static void	wm_82547_txfifo_stall(void *);
    558  1.169   msaitoh static int	wm_check_mng_mode(struct wm_softc *);
    559  1.169   msaitoh static int	wm_check_mng_mode_ich8lan(struct wm_softc *);
    560  1.169   msaitoh static int	wm_check_mng_mode_82574(struct wm_softc *);
    561  1.169   msaitoh static int	wm_check_mng_mode_generic(struct wm_softc *);
    562  1.189   msaitoh static int	wm_check_reset_block(struct wm_softc *);
    563  1.169   msaitoh static void	wm_get_hw_control(struct wm_softc *);
    564  1.173   msaitoh static int	wm_check_for_link(struct wm_softc *);
    565    1.1   thorpej 
    566  1.160  christos CFATTACH_DECL_NEW(wm, sizeof(struct wm_softc),
    567   1.25   thorpej     wm_match, wm_attach, NULL, NULL);
    568    1.1   thorpej 
    569    1.1   thorpej /*
    570    1.1   thorpej  * Devices supported by this driver.
    571    1.1   thorpej  */
    572   1.76   thorpej static const struct wm_product {
    573    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    574    1.1   thorpej 	pci_product_id_t	wmp_product;
    575    1.1   thorpej 	const char		*wmp_name;
    576   1.43   thorpej 	wm_chip_type		wmp_type;
    577    1.1   thorpej 	int			wmp_flags;
    578    1.1   thorpej #define	WMP_F_1000X		0x01
    579    1.1   thorpej #define	WMP_F_1000T		0x02
    580    1.1   thorpej } wm_products[] = {
    581    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    582    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    583   1.11   thorpej 	  WM_T_82542_2_1,	WMP_F_1000X },
    584    1.1   thorpej 
    585   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    586   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    587   1.11   thorpej 	  WM_T_82543,		WMP_F_1000X },
    588    1.1   thorpej 
    589   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    590   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    591   1.11   thorpej 	  WM_T_82543,		WMP_F_1000T },
    592    1.1   thorpej 
    593   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    594   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    595   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    596    1.1   thorpej 
    597   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    598   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    599   1.11   thorpej 	  WM_T_82544,		WMP_F_1000X },
    600    1.1   thorpej 
    601   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    602    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    603   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    604    1.1   thorpej 
    605   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    606   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    607   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    608    1.1   thorpej 
    609   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    610   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    611   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    612   1.34      kent 
    613   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    614   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    615   1.55   thorpej 	  WM_T_82540,		WMP_F_1000T },
    616   1.55   thorpej 
    617   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    618   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    619   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    620   1.34      kent 
    621   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    622   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    623   1.33      kent 	  WM_T_82540,		WMP_F_1000T },
    624   1.33      kent 
    625   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    626   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    627   1.17   thorpej 	  WM_T_82540,		WMP_F_1000T },
    628   1.17   thorpej 
    629   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    630   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    631   1.17   thorpej 	  WM_T_82545,		WMP_F_1000T },
    632   1.17   thorpej 
    633   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    634   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    635   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000T },
    636   1.55   thorpej 
    637   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    638   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    639   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000X },
    640   1.55   thorpej #if 0
    641   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    642   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    643   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    644   1.55   thorpej #endif
    645   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    646   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    647   1.39   thorpej 	  WM_T_82546,		WMP_F_1000T },
    648   1.39   thorpej 
    649   1.39   thorpej 	{ PCI_VENDOR_INTEL,     PCI_PRODUCT_INTEL_82546EB_QUAD,
    650   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    651   1.17   thorpej 	  WM_T_82546,		WMP_F_1000T },
    652   1.17   thorpej 
    653   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    654   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    655   1.17   thorpej 	  WM_T_82545,		WMP_F_1000X },
    656   1.17   thorpej 
    657   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    658   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    659   1.17   thorpej 	  WM_T_82546,		WMP_F_1000X },
    660   1.17   thorpej 
    661   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    662   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    663   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000T },
    664   1.55   thorpej 
    665   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    666   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    667   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000X },
    668   1.55   thorpej #if 0
    669   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    670   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    671   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    672   1.55   thorpej #endif
    673  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
    674  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
    675  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    676  1.127    bouyer 
    677  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
    678  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
    679  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    680  1.127    bouyer 
    681  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
    682  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
    683  1.116   msaitoh 	  WM_T_82546_3,		WMP_F_1000T },
    684  1.116   msaitoh 
    685   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    686   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    687   1.63   thorpej 	  WM_T_82541,		WMP_F_1000T },
    688   1.63   thorpej 
    689  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
    690  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
    691  1.116   msaitoh 	  WM_T_82541,		WMP_F_1000T },
    692  1.116   msaitoh 
    693   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    694   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
    695   1.57   thorpej 	  WM_T_82541,		WMP_F_1000T },
    696   1.57   thorpej 
    697   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
    698   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
    699   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    700   1.57   thorpej 
    701   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
    702   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
    703   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    704   1.57   thorpej 
    705   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
    706   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
    707   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    708   1.57   thorpej 
    709  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
    710  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
    711  1.101      tron 	  WM_T_82541_2,		WMP_F_1000T },
    712  1.101      tron 
    713   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
    714   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
    715   1.57   thorpej 	  WM_T_82547,		WMP_F_1000T },
    716   1.57   thorpej 
    717  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
    718  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
    719  1.116   msaitoh 	  WM_T_82547,		WMP_F_1000T },
    720  1.116   msaitoh 
    721   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
    722   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
    723   1.57   thorpej 	  WM_T_82547_2,		WMP_F_1000T },
    724  1.116   msaitoh 
    725  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
    726  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
    727  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000T },
    728  1.116   msaitoh 
    729  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
    730  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
    731  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000X },
    732  1.116   msaitoh #if 0
    733  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
    734  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
    735  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
    736  1.116   msaitoh #endif
    737  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
    738  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
    739  1.127    bouyer 	  WM_T_82571,		WMP_F_1000T },
    740  1.127    bouyer 
    741  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
    742  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    743  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    744  1.116   msaitoh 
    745  1.151     ragge 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
    746  1.151     ragge 	  "Intel PRO/1000 PT Quad Port Server Adapter",
    747  1.151     ragge 	  WM_T_82571,		WMP_F_1000T, },
    748  1.151     ragge 
    749  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
    750  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
    751  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000X },
    752  1.116   msaitoh #if 0
    753  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
    754  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
    755  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
    756  1.116   msaitoh #endif
    757  1.116   msaitoh 
    758  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
    759  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    760  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    761  1.116   msaitoh 
    762  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
    763  1.116   msaitoh 	  "Intel i82573E",
    764  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    765  1.116   msaitoh 
    766  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
    767  1.117   msaitoh 	  "Intel i82573E IAMT",
    768  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    769  1.116   msaitoh 
    770  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
    771  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
    772  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    773  1.116   msaitoh 
    774  1.165  sborrill 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574L,
    775  1.165  sborrill 	  "Intel i82574L",
    776  1.165  sborrill 	  WM_T_82574,		WMP_F_1000T },
    777  1.165  sborrill 
    778  1.185   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82583V,
    779  1.185   msaitoh 	  "Intel i82583V",
    780  1.185   msaitoh 	  WM_T_82583,		WMP_F_1000T },
    781  1.185   msaitoh 
    782  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
    783  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
    784  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    785  1.127    bouyer 
    786  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
    787  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
    788  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    789  1.127    bouyer #if 0
    790  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
    791  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
    792  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    793  1.127    bouyer #endif
    794  1.127    bouyer 
    795  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
    796  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
    797  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    798  1.127    bouyer #if 0
    799  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
    800  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
    801  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    802  1.127    bouyer #endif
    803  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
    804  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
    805  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    806  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
    807  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
    808  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    809  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
    810  1.139    bouyer 	  "Intel i82801H LAN Controller",
    811  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    812  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
    813  1.139    bouyer 	  "Intel i82801H (IFE) LAN Controller",
    814  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    815  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
    816  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
    817  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    818  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
    819  1.139    bouyer 	  "Intel i82801H IFE (GT) LAN Controller",
    820  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    821  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
    822  1.139    bouyer 	  "Intel i82801H IFE (G) LAN Controller",
    823  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    824  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
    825  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
    826  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    827  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
    828  1.144   msaitoh 	  "82801I LAN Controller",
    829  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    830  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
    831  1.144   msaitoh 	  "82801I (G) LAN Controller",
    832  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    833  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
    834  1.144   msaitoh 	  "82801I (GT) LAN Controller",
    835  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    836  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
    837  1.144   msaitoh 	  "82801I (C) LAN Controller",
    838  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    839  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M,
    840  1.162    bouyer 	  "82801I mobile LAN Controller",
    841  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    842  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IGP_M_V,
    843  1.162    bouyer 	  "82801I mobile (V) LAN Controller",
    844  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    845  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
    846  1.162    bouyer 	  "82801I mobile (AMT) LAN Controller",
    847  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    848  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_BM,
    849  1.191   msaitoh 	  "82567LM-4 LAN Controller",
    850  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    851  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_82567V_3,
    852  1.191   msaitoh 	  "82567V-3 LAN Controller",
    853  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    854  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LM,
    855  1.191   msaitoh 	  "82567LM-2 LAN Controller",
    856  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    857  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LF,
    858  1.191   msaitoh 	  "82567LF-2 LAN Controller",
    859  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    860  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LM,
    861  1.164     markd 	  "82567LM-3 LAN Controller",
    862  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    863  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LF,
    864  1.167   msaitoh 	  "82567LF-3 LAN Controller",
    865  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    866  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_V,
    867  1.191   msaitoh 	  "82567V-2 LAN Controller",
    868  1.174   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    869  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LM,
    870  1.190   msaitoh 	  "PCH LAN (82578LM) Controller",
    871  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    872  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LC,
    873  1.190   msaitoh 	  "PCH LAN (82578LC) Controller",
    874  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    875  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DM,
    876  1.190   msaitoh 	  "PCH LAN (82578DM) Controller",
    877  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    878  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DC,
    879  1.190   msaitoh 	  "PCH LAN (82578DC) Controller",
    880  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    881    1.1   thorpej 	{ 0,			0,
    882    1.1   thorpej 	  NULL,
    883    1.1   thorpej 	  0,			0 },
    884    1.1   thorpej };
    885    1.1   thorpej 
    886    1.2   thorpej #ifdef WM_EVENT_COUNTERS
    887   1.75   thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
    888    1.2   thorpej #endif /* WM_EVENT_COUNTERS */
    889    1.2   thorpej 
    890   1.53   thorpej #if 0 /* Not currently used */
    891  1.110     perry static inline uint32_t
    892   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
    893   1.53   thorpej {
    894   1.53   thorpej 
    895   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
    896   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
    897   1.53   thorpej }
    898   1.53   thorpej #endif
    899   1.53   thorpej 
    900  1.110     perry static inline void
    901   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
    902   1.53   thorpej {
    903   1.53   thorpej 
    904   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
    905   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
    906   1.53   thorpej }
    907   1.53   thorpej 
    908  1.110     perry static inline void
    909  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
    910   1.69   thorpej {
    911   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
    912   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
    913   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
    914   1.69   thorpej 	else
    915   1.69   thorpej 		wa->wa_high = 0;
    916   1.69   thorpej }
    917   1.69   thorpej 
    918  1.185   msaitoh static void
    919  1.185   msaitoh wm_set_spiaddrsize(struct wm_softc *sc)
    920  1.185   msaitoh {
    921  1.185   msaitoh 	uint32_t reg;
    922  1.185   msaitoh 
    923  1.185   msaitoh 	sc->sc_flags |= WM_F_EEPROM_SPI;
    924  1.185   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
    925  1.185   msaitoh 	sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
    926  1.185   msaitoh }
    927  1.185   msaitoh 
    928    1.1   thorpej static const struct wm_product *
    929    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
    930    1.1   thorpej {
    931    1.1   thorpej 	const struct wm_product *wmp;
    932    1.1   thorpej 
    933    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
    934    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
    935    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
    936    1.1   thorpej 			return (wmp);
    937    1.1   thorpej 	}
    938    1.1   thorpej 	return (NULL);
    939    1.1   thorpej }
    940    1.1   thorpej 
    941   1.47   thorpej static int
    942  1.160  christos wm_match(device_t parent, cfdata_t cf, void *aux)
    943    1.1   thorpej {
    944    1.1   thorpej 	struct pci_attach_args *pa = aux;
    945    1.1   thorpej 
    946    1.1   thorpej 	if (wm_lookup(pa) != NULL)
    947    1.1   thorpej 		return (1);
    948    1.1   thorpej 
    949    1.1   thorpej 	return (0);
    950    1.1   thorpej }
    951    1.1   thorpej 
    952   1.47   thorpej static void
    953  1.157    dyoung wm_attach(device_t parent, device_t self, void *aux)
    954    1.1   thorpej {
    955  1.157    dyoung 	struct wm_softc *sc = device_private(self);
    956    1.1   thorpej 	struct pci_attach_args *pa = aux;
    957  1.182   msaitoh 	prop_dictionary_t dict;
    958    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    959    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    960    1.1   thorpej 	pci_intr_handle_t ih;
    961   1.75   thorpej 	size_t cdata_size;
    962    1.1   thorpej 	const char *intrstr = NULL;
    963  1.160  christos 	const char *eetype, *xname;
    964    1.1   thorpej 	bus_space_tag_t memt;
    965    1.1   thorpej 	bus_space_handle_t memh;
    966    1.1   thorpej 	bus_dma_segment_t seg;
    967    1.1   thorpej 	int memh_valid;
    968    1.1   thorpej 	int i, rseg, error;
    969    1.1   thorpej 	const struct wm_product *wmp;
    970  1.115   thorpej 	prop_data_t ea;
    971  1.115   thorpej 	prop_number_t pn;
    972    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
    973  1.187   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin, io3;
    974    1.1   thorpej 	pcireg_t preg, memtype;
    975   1.44   thorpej 	uint32_t reg;
    976    1.1   thorpej 
    977  1.160  christos 	sc->sc_dev = self;
    978  1.142        ad 	callout_init(&sc->sc_tick_ch, 0);
    979    1.1   thorpej 
    980    1.1   thorpej 	wmp = wm_lookup(pa);
    981    1.1   thorpej 	if (wmp == NULL) {
    982    1.1   thorpej 		printf("\n");
    983    1.1   thorpej 		panic("wm_attach: impossible");
    984    1.1   thorpej 	}
    985    1.1   thorpej 
    986  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
    987  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
    988  1.123  jmcneill 
    989   1.69   thorpej 	if (pci_dma64_available(pa))
    990   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
    991   1.69   thorpej 	else
    992   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
    993    1.1   thorpej 
    994    1.1   thorpej 	preg = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
    995   1.37   thorpej 	aprint_naive(": Ethernet controller\n");
    996   1.37   thorpej 	aprint_normal(": %s, rev. %d\n", wmp->wmp_name, preg);
    997    1.1   thorpej 
    998    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
    999   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1000    1.1   thorpej 		if (preg < 2) {
   1001  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1002  1.160  christos 			    "i82542 must be at least rev. 2\n");
   1003    1.1   thorpej 			return;
   1004    1.1   thorpej 		}
   1005    1.1   thorpej 		if (preg < 3)
   1006   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
   1007    1.1   thorpej 	}
   1008    1.1   thorpej 
   1009  1.184   msaitoh 	/* Set device properties (mactype) */
   1010  1.182   msaitoh 	dict = device_properties(sc->sc_dev);
   1011  1.182   msaitoh 	prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
   1012  1.182   msaitoh 
   1013    1.1   thorpej 	/*
   1014   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
   1015   1.53   thorpej 	 * and it is really required for normal operation.
   1016    1.1   thorpej 	 */
   1017    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
   1018    1.1   thorpej 	switch (memtype) {
   1019    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1020    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1021    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
   1022    1.1   thorpej 		    memtype, 0, &memt, &memh, NULL, NULL) == 0);
   1023    1.1   thorpej 		break;
   1024    1.1   thorpej 	default:
   1025    1.1   thorpej 		memh_valid = 0;
   1026  1.189   msaitoh 		break;
   1027    1.1   thorpej 	}
   1028    1.1   thorpej 
   1029    1.1   thorpej 	if (memh_valid) {
   1030    1.1   thorpej 		sc->sc_st = memt;
   1031    1.1   thorpej 		sc->sc_sh = memh;
   1032    1.1   thorpej 	} else {
   1033  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1034  1.160  christos 		    "unable to map device registers\n");
   1035    1.1   thorpej 		return;
   1036    1.1   thorpej 	}
   1037    1.1   thorpej 
   1038   1.53   thorpej 	/*
   1039   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
   1040   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
   1041   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
   1042   1.53   thorpej 	 * required to work around bugs in some chip versions.
   1043   1.53   thorpej 	 */
   1044   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1045   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1046   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1047   1.53   thorpej 			if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
   1048   1.53   thorpej 			    PCI_MAPREG_TYPE_IO)
   1049   1.53   thorpej 				break;
   1050   1.53   thorpej 		}
   1051   1.53   thorpej 		if (i == PCI_MAPREG_END)
   1052  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1053  1.160  christos 			    "WARNING: unable to find I/O BAR\n");
   1054   1.88    briggs 		else {
   1055   1.88    briggs 			/*
   1056   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1057   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1058   1.88    briggs 			 * been configured.
   1059   1.88    briggs 			 */
   1060   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1061   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1062  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1063  1.160  christos 				    "WARNING: I/O BAR at zero.\n");
   1064   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1065   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1066   1.88    briggs 					NULL, NULL) == 0) {
   1067   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1068   1.88    briggs 			} else {
   1069  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1070  1.160  christos 				    "WARNING: unable to map I/O space\n");
   1071   1.88    briggs 			}
   1072   1.88    briggs 		}
   1073   1.88    briggs 
   1074   1.53   thorpej 	}
   1075   1.53   thorpej 
   1076   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1077    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1078    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1079   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1080    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1081    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1082    1.1   thorpej 
   1083  1.122  christos 	/* power up chip */
   1084  1.157    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
   1085  1.122  christos 	    NULL)) && error != EOPNOTSUPP) {
   1086  1.160  christos 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1087  1.122  christos 		return;
   1088    1.1   thorpej 	}
   1089    1.1   thorpej 
   1090    1.1   thorpej 	/*
   1091    1.1   thorpej 	 * Map and establish our interrupt.
   1092    1.1   thorpej 	 */
   1093    1.1   thorpej 	if (pci_intr_map(pa, &ih)) {
   1094  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
   1095    1.1   thorpej 		return;
   1096    1.1   thorpej 	}
   1097    1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
   1098    1.1   thorpej 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
   1099    1.1   thorpej 	if (sc->sc_ih == NULL) {
   1100  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
   1101    1.1   thorpej 		if (intrstr != NULL)
   1102  1.181     njoly 			aprint_error(" at %s", intrstr);
   1103  1.181     njoly 		aprint_error("\n");
   1104    1.1   thorpej 		return;
   1105    1.1   thorpej 	}
   1106  1.160  christos 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   1107   1.52   thorpej 
   1108   1.52   thorpej 	/*
   1109   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   1110   1.52   thorpej 	 */
   1111   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   1112   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   1113   1.52   thorpej 		sc->sc_bus_speed = 33;
   1114   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   1115   1.73      tron 		/*
   1116   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   1117   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   1118   1.73      tron 		 */
   1119   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   1120   1.73      tron 		sc->sc_bus_speed = 66;
   1121  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1122  1.160  christos 		    "Communication Streaming Architecture\n");
   1123   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   1124  1.142        ad 			callout_init(&sc->sc_txfifo_ch, 0);
   1125   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   1126   1.78   thorpej 					wm_82547_txfifo_stall, sc);
   1127  1.160  christos 			aprint_verbose_dev(sc->sc_dev,
   1128  1.160  christos 			    "using 82547 Tx FIFO stall work-around\n");
   1129   1.78   thorpej 		}
   1130  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   1131  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   1132  1.167   msaitoh 		if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   1133  1.190   msaitoh 		    && (sc->sc_type != WM_T_ICH10)
   1134  1.190   msaitoh 		    && (sc->sc_type != WM_T_PCH))
   1135  1.139    bouyer 			sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
   1136  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
   1137   1.73      tron 	} else {
   1138   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   1139   1.52   thorpej 		if (reg & STATUS_BUS64)
   1140   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   1141  1.176   msaitoh 		if ((reg & STATUS_PCIX_MODE) != 0) {
   1142   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   1143   1.54   thorpej 
   1144   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   1145   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1146   1.54   thorpej 					       PCI_CAP_PCIX,
   1147   1.54   thorpej 					       &sc->sc_pcix_offset, NULL) == 0)
   1148  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1149  1.160  christos 				    "unable to find PCIX capability\n");
   1150   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   1151   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   1152   1.54   thorpej 				/*
   1153   1.54   thorpej 				 * Work around a problem caused by the BIOS
   1154   1.54   thorpej 				 * setting the max memory read byte count
   1155   1.54   thorpej 				 * incorrectly.
   1156   1.54   thorpej 				 */
   1157   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1158   1.54   thorpej 				    sc->sc_pcix_offset + PCI_PCIX_CMD);
   1159   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1160   1.54   thorpej 				    sc->sc_pcix_offset + PCI_PCIX_STATUS);
   1161   1.54   thorpej 
   1162   1.54   thorpej 				bytecnt =
   1163   1.54   thorpej 				    (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
   1164   1.54   thorpej 				    PCI_PCIX_CMD_BYTECNT_SHIFT;
   1165   1.54   thorpej 				maxb =
   1166   1.54   thorpej 				    (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
   1167   1.54   thorpej 				    PCI_PCIX_STATUS_MAXB_SHIFT;
   1168   1.54   thorpej 				if (bytecnt > maxb) {
   1169  1.160  christos 					aprint_verbose_dev(sc->sc_dev,
   1170  1.160  christos 					    "resetting PCI-X MMRBC: %d -> %d\n",
   1171   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   1172   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   1173   1.54   thorpej 					    ~PCI_PCIX_CMD_BYTECNT_MASK) |
   1174   1.54   thorpej 					   (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
   1175   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   1176   1.54   thorpej 					    sc->sc_pcix_offset + PCI_PCIX_CMD,
   1177   1.54   thorpej 					    pcix_cmd);
   1178   1.54   thorpej 				}
   1179   1.54   thorpej 			}
   1180   1.54   thorpej 		}
   1181   1.52   thorpej 		/*
   1182   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   1183   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   1184   1.52   thorpej 		 * a higher speed.
   1185   1.52   thorpej 		 */
   1186   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   1187   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   1188   1.52   thorpej 								      : 66;
   1189   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   1190   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   1191   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   1192   1.52   thorpej 				sc->sc_bus_speed = 66;
   1193   1.52   thorpej 				break;
   1194   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   1195   1.52   thorpej 				sc->sc_bus_speed = 100;
   1196   1.52   thorpej 				break;
   1197   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   1198   1.52   thorpej 				sc->sc_bus_speed = 133;
   1199   1.52   thorpej 				break;
   1200   1.52   thorpej 			default:
   1201  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1202  1.158    cegger 				    "unknown PCIXSPD %d; assuming 66MHz\n",
   1203   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   1204   1.52   thorpej 				sc->sc_bus_speed = 66;
   1205  1.189   msaitoh 				break;
   1206   1.52   thorpej 			}
   1207   1.52   thorpej 		} else
   1208   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   1209  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
   1210   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   1211   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   1212   1.52   thorpej 	}
   1213    1.1   thorpej 
   1214    1.1   thorpej 	/*
   1215    1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1216    1.1   thorpej 	 * DMA map for it.
   1217   1.69   thorpej 	 *
   1218   1.69   thorpej 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   1219   1.69   thorpej 	 * memory.  So must Rx descriptors.  We simplify by allocating
   1220   1.69   thorpej 	 * both sets within the same 4G segment.
   1221    1.1   thorpej 	 */
   1222   1.75   thorpej 	WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
   1223   1.75   thorpej 	    WM_NTXDESC_82542 : WM_NTXDESC_82544;
   1224   1.75   thorpej 	cdata_size = sc->sc_type < WM_T_82544 ?
   1225   1.75   thorpej 	    sizeof(struct wm_control_data_82542) :
   1226   1.75   thorpej 	    sizeof(struct wm_control_data_82544);
   1227   1.75   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat, cdata_size, PAGE_SIZE,
   1228   1.75   thorpej 				      (bus_size_t) 0x100000000ULL,
   1229   1.69   thorpej 				      &seg, 1, &rseg, 0)) != 0) {
   1230  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1231  1.158    cegger 		    "unable to allocate control data, error = %d\n",
   1232  1.158    cegger 		    error);
   1233    1.1   thorpej 		goto fail_0;
   1234    1.1   thorpej 	}
   1235    1.1   thorpej 
   1236   1.75   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, cdata_size,
   1237  1.155     rafal 				    (void **)&sc->sc_control_data,
   1238  1.155     rafal 				    BUS_DMA_COHERENT)) != 0) {
   1239  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1240  1.160  christos 		    "unable to map control data, error = %d\n", error);
   1241    1.1   thorpej 		goto fail_1;
   1242    1.1   thorpej 	}
   1243    1.1   thorpej 
   1244   1.75   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat, cdata_size, 1, cdata_size,
   1245   1.75   thorpej 				       0, 0, &sc->sc_cddmamap)) != 0) {
   1246  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1247  1.160  christos 		    "unable to create control data DMA map, error = %d\n",
   1248  1.160  christos 		    error);
   1249    1.1   thorpej 		goto fail_2;
   1250    1.1   thorpej 	}
   1251    1.1   thorpej 
   1252    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1253   1.75   thorpej 				     sc->sc_control_data, cdata_size, NULL,
   1254   1.69   thorpej 				     0)) != 0) {
   1255  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1256  1.158    cegger 		    "unable to load control data DMA map, error = %d\n",
   1257  1.158    cegger 		    error);
   1258    1.1   thorpej 		goto fail_3;
   1259    1.1   thorpej 	}
   1260    1.1   thorpej 
   1261    1.1   thorpej 	/*
   1262    1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1263    1.1   thorpej 	 */
   1264   1.74      tron 	WM_TXQUEUELEN(sc) =
   1265   1.74      tron 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   1266   1.74      tron 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   1267   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1268   1.82   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   1269   1.79   thorpej 					       WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   1270   1.69   thorpej 					  &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1271  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1272  1.160  christos 			    "unable to create Tx DMA map %d, error = %d\n",
   1273  1.160  christos 			    i, error);
   1274    1.1   thorpej 			goto fail_4;
   1275    1.1   thorpej 		}
   1276    1.1   thorpej 	}
   1277    1.1   thorpej 
   1278    1.1   thorpej 	/*
   1279    1.1   thorpej 	 * Create the receive buffer DMA maps.
   1280    1.1   thorpej 	 */
   1281    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1282    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1283   1.69   thorpej 					       MCLBYTES, 0, 0,
   1284   1.69   thorpej 					  &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1285  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1286  1.160  christos 			    "unable to create Rx DMA map %d error = %d\n",
   1287  1.160  christos 			    i, error);
   1288    1.1   thorpej 			goto fail_5;
   1289    1.1   thorpej 		}
   1290    1.1   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1291    1.1   thorpej 	}
   1292    1.1   thorpej 
   1293  1.127    bouyer 	/* clear interesting stat counters */
   1294  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   1295  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   1296  1.127    bouyer 
   1297    1.1   thorpej 	/*
   1298    1.1   thorpej 	 * Reset the chip to a known state.
   1299    1.1   thorpej 	 */
   1300    1.1   thorpej 	wm_reset(sc);
   1301    1.1   thorpej 
   1302  1.169   msaitoh 	switch (sc->sc_type) {
   1303  1.169   msaitoh 	case WM_T_82571:
   1304  1.169   msaitoh 	case WM_T_82572:
   1305  1.169   msaitoh 	case WM_T_82573:
   1306  1.169   msaitoh 	case WM_T_82574:
   1307  1.185   msaitoh 	case WM_T_82583:
   1308  1.169   msaitoh 	case WM_T_80003:
   1309  1.169   msaitoh 	case WM_T_ICH8:
   1310  1.169   msaitoh 	case WM_T_ICH9:
   1311  1.169   msaitoh 	case WM_T_ICH10:
   1312  1.190   msaitoh 	case WM_T_PCH:
   1313  1.169   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   1314  1.169   msaitoh 			wm_get_hw_control(sc);
   1315  1.169   msaitoh 		break;
   1316  1.169   msaitoh 	default:
   1317  1.169   msaitoh 		break;
   1318  1.169   msaitoh 	}
   1319  1.169   msaitoh 
   1320    1.1   thorpej 	/*
   1321   1.44   thorpej 	 * Get some information about the EEPROM.
   1322   1.44   thorpej 	 */
   1323  1.185   msaitoh 	switch (sc->sc_type) {
   1324  1.185   msaitoh 	case WM_T_82542_2_0:
   1325  1.185   msaitoh 	case WM_T_82542_2_1:
   1326  1.185   msaitoh 	case WM_T_82543:
   1327  1.185   msaitoh 	case WM_T_82544:
   1328  1.185   msaitoh 		/* Microwire */
   1329  1.185   msaitoh 		sc->sc_ee_addrbits = 6;
   1330  1.185   msaitoh 		break;
   1331  1.185   msaitoh 	case WM_T_82540:
   1332  1.185   msaitoh 	case WM_T_82545:
   1333  1.185   msaitoh 	case WM_T_82545_3:
   1334  1.185   msaitoh 	case WM_T_82546:
   1335  1.185   msaitoh 	case WM_T_82546_3:
   1336  1.185   msaitoh 		/* Microwire */
   1337  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1338  1.185   msaitoh 		if (reg & EECD_EE_SIZE)
   1339  1.185   msaitoh 			sc->sc_ee_addrbits = 8;
   1340  1.185   msaitoh 		else
   1341  1.185   msaitoh 			sc->sc_ee_addrbits = 6;
   1342  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1343  1.185   msaitoh 		break;
   1344  1.185   msaitoh 	case WM_T_82541:
   1345  1.185   msaitoh 	case WM_T_82541_2:
   1346  1.185   msaitoh 	case WM_T_82547:
   1347  1.185   msaitoh 	case WM_T_82547_2:
   1348  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1349  1.185   msaitoh 		if (reg & EECD_EE_TYPE) {
   1350  1.185   msaitoh 			/* SPI */
   1351  1.185   msaitoh 			wm_set_spiaddrsize(sc);
   1352  1.185   msaitoh 		} else
   1353  1.185   msaitoh 			/* Microwire */
   1354  1.185   msaitoh 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
   1355  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1356  1.185   msaitoh 		break;
   1357  1.185   msaitoh 	case WM_T_82571:
   1358  1.185   msaitoh 	case WM_T_82572:
   1359  1.185   msaitoh 		/* SPI */
   1360  1.185   msaitoh 		wm_set_spiaddrsize(sc);
   1361  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1362  1.185   msaitoh 		break;
   1363  1.185   msaitoh 	case WM_T_82573:
   1364  1.185   msaitoh 	case WM_T_82574:
   1365  1.185   msaitoh 	case WM_T_82583:
   1366  1.185   msaitoh 		if (wm_is_onboard_nvm_eeprom(sc) == 0)
   1367  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH;
   1368  1.185   msaitoh 		else {
   1369  1.185   msaitoh 			/* SPI */
   1370  1.185   msaitoh 			wm_set_spiaddrsize(sc);
   1371  1.185   msaitoh 		}
   1372  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   1373  1.185   msaitoh 		break;
   1374  1.185   msaitoh 	case WM_T_80003:
   1375  1.185   msaitoh 		/* SPI */
   1376  1.185   msaitoh 		wm_set_spiaddrsize(sc);
   1377  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
   1378  1.185   msaitoh 		break;
   1379  1.185   msaitoh 	case WM_T_ICH8:
   1380  1.185   msaitoh 	case WM_T_ICH9:
   1381  1.185   msaitoh 		/* Check whether EEPROM is present or not */
   1382  1.185   msaitoh 		if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
   1383  1.185   msaitoh 			/* Not found */
   1384  1.185   msaitoh 			aprint_error_dev(sc->sc_dev,
   1385  1.185   msaitoh 			    "EEPROM PRESENT bit isn't set\n");
   1386  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   1387  1.185   msaitoh 		}
   1388  1.185   msaitoh 		/* FALLTHROUGH */
   1389  1.185   msaitoh 	case WM_T_ICH10:
   1390  1.190   msaitoh 	case WM_T_PCH:
   1391  1.185   msaitoh 		/* FLASH */
   1392  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
   1393  1.139    bouyer 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
   1394  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   1395  1.139    bouyer 		    &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
   1396  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1397  1.160  christos 			    "can't map FLASH registers\n");
   1398  1.139    bouyer 			return;
   1399  1.139    bouyer 		}
   1400  1.185   msaitoh 		reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   1401  1.185   msaitoh 		sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
   1402  1.139    bouyer 						ICH_FLASH_SECTOR_SIZE;
   1403  1.139    bouyer 		sc->sc_ich8_flash_bank_size =
   1404  1.185   msaitoh 			((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   1405  1.139    bouyer 		sc->sc_ich8_flash_bank_size -=
   1406  1.185   msaitoh 			(reg & ICH_GFPREG_BASE_MASK);
   1407  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   1408  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   1409  1.185   msaitoh 		break;
   1410  1.185   msaitoh 	default:
   1411  1.185   msaitoh 		break;
   1412   1.44   thorpej 	}
   1413  1.112     gavan 
   1414  1.112     gavan 	/*
   1415  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   1416  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   1417  1.112     gavan 	 * that no EEPROM is attached.
   1418  1.112     gavan 	 */
   1419  1.185   msaitoh 	/*
   1420  1.185   msaitoh 	 * Validate the EEPROM checksum. If the checksum fails, flag
   1421  1.185   msaitoh 	 * this for later, so we can fail future reads from the EEPROM.
   1422  1.185   msaitoh 	 */
   1423  1.185   msaitoh 	if (wm_validate_eeprom_checksum(sc)) {
   1424  1.169   msaitoh 		/*
   1425  1.185   msaitoh 		 * Read twice again because some PCI-e parts fail the
   1426  1.185   msaitoh 		 * first check due to the link being in sleep state.
   1427  1.169   msaitoh 		 */
   1428  1.185   msaitoh 		if (wm_validate_eeprom_checksum(sc))
   1429  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   1430  1.169   msaitoh 	}
   1431  1.185   msaitoh 
   1432  1.184   msaitoh 	/* Set device properties (macflags) */
   1433  1.183   msaitoh 	prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
   1434  1.112     gavan 
   1435  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   1436  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
   1437  1.117   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   1438  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "FLASH\n");
   1439  1.117   msaitoh 	} else {
   1440  1.112     gavan 		if (sc->sc_flags & WM_F_EEPROM_SPI)
   1441  1.112     gavan 			eetype = "SPI";
   1442  1.112     gavan 		else
   1443  1.112     gavan 			eetype = "MicroWire";
   1444  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1445  1.160  christos 		    "%u word (%d address bits) %s EEPROM\n",
   1446  1.158    cegger 		    1U << sc->sc_ee_addrbits,
   1447  1.112     gavan 		    sc->sc_ee_addrbits, eetype);
   1448  1.112     gavan 	}
   1449  1.112     gavan 
   1450  1.113     gavan 	/*
   1451  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   1452  1.113     gavan 	 * in device properties.
   1453  1.113     gavan 	 */
   1454  1.182   msaitoh 	ea = prop_dictionary_get(dict, "mac-addr");
   1455  1.115   thorpej 	if (ea != NULL) {
   1456  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   1457  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   1458  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   1459  1.115   thorpej 	} else {
   1460  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
   1461  1.113     gavan 		    sizeof(myea) / sizeof(myea[0]), myea)) {
   1462  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1463  1.160  christos 			    "unable to read Ethernet address\n");
   1464  1.113     gavan 			return;
   1465  1.113     gavan 		}
   1466  1.113     gavan 		enaddr[0] = myea[0] & 0xff;
   1467  1.113     gavan 		enaddr[1] = myea[0] >> 8;
   1468  1.113     gavan 		enaddr[2] = myea[1] & 0xff;
   1469  1.113     gavan 		enaddr[3] = myea[1] >> 8;
   1470  1.113     gavan 		enaddr[4] = myea[2] & 0xff;
   1471  1.113     gavan 		enaddr[5] = myea[2] >> 8;
   1472  1.113     gavan 	}
   1473    1.1   thorpej 
   1474   1.17   thorpej 	/*
   1475   1.17   thorpej 	 * Toggle the LSB of the MAC address on the second port
   1476  1.121   msaitoh 	 * of the dual port controller.
   1477   1.17   thorpej 	 */
   1478  1.121   msaitoh 	if (sc->sc_type == WM_T_82546 || sc->sc_type == WM_T_82546_3
   1479  1.127    bouyer 	    || sc->sc_type ==  WM_T_82571 || sc->sc_type == WM_T_80003) {
   1480   1.17   thorpej 		if ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1)
   1481   1.17   thorpej 			enaddr[5] ^= 1;
   1482   1.17   thorpej 	}
   1483   1.17   thorpej 
   1484  1.160  christos 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
   1485    1.1   thorpej 	    ether_sprintf(enaddr));
   1486    1.1   thorpej 
   1487    1.1   thorpej 	/*
   1488    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   1489    1.1   thorpej 	 * bits in the control registers based on their contents.
   1490    1.1   thorpej 	 */
   1491  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg1");
   1492  1.115   thorpej 	if (pn != NULL) {
   1493  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1494  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   1495  1.115   thorpej 	} else {
   1496  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
   1497  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
   1498  1.113     gavan 			return;
   1499  1.113     gavan 		}
   1500   1.51   thorpej 	}
   1501  1.115   thorpej 
   1502  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg2");
   1503  1.115   thorpej 	if (pn != NULL) {
   1504  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1505  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   1506  1.115   thorpej 	} else {
   1507  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
   1508  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
   1509  1.113     gavan 			return;
   1510  1.113     gavan 		}
   1511   1.51   thorpej 	}
   1512  1.115   thorpej 
   1513   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1514  1.182   msaitoh 		pn = prop_dictionary_get(dict, "i82543-swdpin");
   1515  1.115   thorpej 		if (pn != NULL) {
   1516  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1517  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   1518  1.115   thorpej 		} else {
   1519  1.113     gavan 			if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
   1520  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1521  1.160  christos 				    "unable to read SWDPIN\n");
   1522  1.113     gavan 				return;
   1523  1.113     gavan 			}
   1524   1.51   thorpej 		}
   1525   1.51   thorpej 	}
   1526    1.1   thorpej 
   1527    1.1   thorpej 	if (cfg1 & EEPROM_CFG1_ILOS)
   1528    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   1529   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1530    1.1   thorpej 		sc->sc_ctrl |=
   1531    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   1532    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1533    1.1   thorpej 		sc->sc_ctrl |=
   1534    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   1535    1.1   thorpej 		    CTRL_SWDPINS_SHIFT;
   1536    1.1   thorpej 	} else {
   1537    1.1   thorpej 		sc->sc_ctrl |=
   1538    1.1   thorpej 		    ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   1539    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1540    1.1   thorpej 	}
   1541    1.1   thorpej 
   1542    1.1   thorpej #if 0
   1543   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1544    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS0)
   1545    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   1546    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS1)
   1547    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   1548    1.1   thorpej 		sc->sc_ctrl_ext |=
   1549    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   1550    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1551    1.1   thorpej 		sc->sc_ctrl_ext |=
   1552    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   1553    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   1554    1.1   thorpej 	} else {
   1555    1.1   thorpej 		sc->sc_ctrl_ext |=
   1556    1.1   thorpej 		    ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   1557    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1558    1.1   thorpej 	}
   1559    1.1   thorpej #endif
   1560    1.1   thorpej 
   1561    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   1562    1.1   thorpej #if 0
   1563    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   1564    1.1   thorpej #endif
   1565    1.1   thorpej 
   1566    1.1   thorpej 	/*
   1567    1.1   thorpej 	 * Set up some register offsets that are different between
   1568   1.11   thorpej 	 * the i82542 and the i82543 and later chips.
   1569    1.1   thorpej 	 */
   1570   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1571    1.1   thorpej 		sc->sc_rdt_reg = WMREG_OLD_RDT0;
   1572    1.1   thorpej 		sc->sc_tdt_reg = WMREG_OLD_TDT;
   1573    1.1   thorpej 	} else {
   1574    1.1   thorpej 		sc->sc_rdt_reg = WMREG_RDT;
   1575    1.1   thorpej 		sc->sc_tdt_reg = WMREG_TDT;
   1576    1.1   thorpej 	}
   1577    1.1   thorpej 
   1578    1.1   thorpej 	/*
   1579    1.1   thorpej 	 * Determine if we're TBI or GMII mode, and initialize the
   1580    1.1   thorpej 	 * media structures accordingly.
   1581    1.1   thorpej 	 */
   1582  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   1583  1.190   msaitoh 	    || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
   1584  1.190   msaitoh 	    || sc->sc_type == WM_T_82573
   1585  1.185   msaitoh 	    || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
   1586  1.139    bouyer 		/* STATUS_TBIMODE reserved/reused, can't rely on it */
   1587  1.191   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   1588  1.139    bouyer 	} else if (sc->sc_type < WM_T_82543 ||
   1589    1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   1590    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000T)
   1591  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1592  1.160  christos 			    "WARNING: TBIMODE set on 1000BASE-T product!\n");
   1593    1.1   thorpej 		wm_tbi_mediainit(sc);
   1594    1.1   thorpej 	} else {
   1595    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000X)
   1596  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1597  1.160  christos 			    "WARNING: TBIMODE clear on 1000BASE-X product!\n");
   1598  1.191   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   1599    1.1   thorpej 	}
   1600    1.1   thorpej 
   1601    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   1602  1.160  christos 	xname = device_xname(sc->sc_dev);
   1603  1.160  christos 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
   1604    1.1   thorpej 	ifp->if_softc = sc;
   1605    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1606    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   1607    1.1   thorpej 	ifp->if_start = wm_start;
   1608    1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   1609    1.1   thorpej 	ifp->if_init = wm_init;
   1610    1.1   thorpej 	ifp->if_stop = wm_stop;
   1611   1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   1612    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1613    1.1   thorpej 
   1614  1.187   msaitoh 	/* Check for jumbo frame */
   1615  1.187   msaitoh 	switch (sc->sc_type) {
   1616  1.187   msaitoh 	case WM_T_82573:
   1617  1.187   msaitoh 		/* XXX limited to 9234 if ASPM is disabled */
   1618  1.187   msaitoh 		wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
   1619  1.187   msaitoh 		if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
   1620  1.187   msaitoh 			sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1621  1.187   msaitoh 		break;
   1622  1.187   msaitoh 	case WM_T_82571:
   1623  1.187   msaitoh 	case WM_T_82572:
   1624  1.187   msaitoh 	case WM_T_82574:
   1625  1.187   msaitoh 	case WM_T_80003:
   1626  1.187   msaitoh 	case WM_T_ICH9:
   1627  1.187   msaitoh 	case WM_T_ICH10:
   1628  1.187   msaitoh 		/* XXX limited to 9234 */
   1629  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1630  1.187   msaitoh 		break;
   1631  1.190   msaitoh 	case WM_T_PCH:
   1632  1.190   msaitoh 		/* XXX limited to 4096 */
   1633  1.190   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1634  1.190   msaitoh 		break;
   1635  1.187   msaitoh 	case WM_T_82542_2_0:
   1636  1.187   msaitoh 	case WM_T_82542_2_1:
   1637  1.187   msaitoh 	case WM_T_82583:
   1638  1.187   msaitoh 	case WM_T_ICH8:
   1639  1.187   msaitoh 		/* No support for jumbo frame */
   1640  1.187   msaitoh 		break;
   1641  1.187   msaitoh 	default:
   1642  1.187   msaitoh 		/* ETHER_MAX_LEN_JUMBO */
   1643  1.187   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1644  1.187   msaitoh 		break;
   1645  1.187   msaitoh 	}
   1646   1.41       tls 
   1647    1.1   thorpej 	/*
   1648   1.11   thorpej 	 * If we're a i82543 or greater, we can support VLANs.
   1649    1.1   thorpej 	 */
   1650   1.11   thorpej 	if (sc->sc_type >= WM_T_82543)
   1651    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   1652  1.172    darran 		    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   1653    1.1   thorpej 
   1654    1.1   thorpej 	/*
   1655    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   1656   1.11   thorpej 	 * on i82543 and later.
   1657    1.1   thorpej 	 */
   1658  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   1659    1.1   thorpej 		ifp->if_capabilities |=
   1660  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   1661  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   1662  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   1663  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   1664  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   1665  1.130      yamt 	}
   1666  1.130      yamt 
   1667  1.130      yamt 	/*
   1668  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   1669  1.130      yamt 	 *
   1670  1.130      yamt 	 *	82541GI (8086:1076) ... no
   1671  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   1672  1.130      yamt 	 */
   1673  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   1674  1.130      yamt 		ifp->if_capabilities |=
   1675  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   1676  1.130      yamt 	}
   1677    1.1   thorpej 
   1678   1.99      matt 	/*
   1679   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   1680   1.99      matt 	 * TCP segmentation offload.
   1681   1.99      matt 	 */
   1682  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   1683   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   1684  1.131      yamt 	}
   1685  1.131      yamt 
   1686  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   1687  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   1688  1.131      yamt 	}
   1689   1.99      matt 
   1690    1.1   thorpej 	/*
   1691    1.1   thorpej 	 * Attach the interface.
   1692    1.1   thorpej 	 */
   1693    1.1   thorpej 	if_attach(ifp);
   1694    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   1695   1.21    itojun #if NRND > 0
   1696  1.160  christos 	rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
   1697   1.21    itojun #endif
   1698    1.1   thorpej 
   1699    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   1700    1.1   thorpej 	/* Attach event counters. */
   1701    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   1702  1.160  christos 	    NULL, xname, "txsstall");
   1703    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   1704  1.160  christos 	    NULL, xname, "txdstall");
   1705   1.78   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
   1706  1.160  christos 	    NULL, xname, "txfifo_stall");
   1707    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
   1708  1.160  christos 	    NULL, xname, "txdw");
   1709    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
   1710  1.160  christos 	    NULL, xname, "txqe");
   1711    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1712  1.160  christos 	    NULL, xname, "rxintr");
   1713    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   1714  1.160  christos 	    NULL, xname, "linkintr");
   1715    1.1   thorpej 
   1716    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   1717  1.160  christos 	    NULL, xname, "rxipsum");
   1718    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
   1719  1.160  christos 	    NULL, xname, "rxtusum");
   1720    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   1721  1.160  christos 	    NULL, xname, "txipsum");
   1722    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
   1723  1.160  christos 	    NULL, xname, "txtusum");
   1724  1.107      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
   1725  1.160  christos 	    NULL, xname, "txtusum6");
   1726    1.1   thorpej 
   1727   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
   1728  1.160  christos 	    NULL, xname, "txtso");
   1729  1.131      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
   1730  1.160  christos 	    NULL, xname, "txtso6");
   1731   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
   1732  1.160  christos 	    NULL, xname, "txtsopain");
   1733   1.99      matt 
   1734   1.75   thorpej 	for (i = 0; i < WM_NTXSEGS; i++) {
   1735   1.75   thorpej 		sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
   1736    1.2   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
   1737  1.160  christos 		    NULL, xname, wm_txseg_evcnt_names[i]);
   1738   1.75   thorpej 	}
   1739    1.2   thorpej 
   1740    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
   1741  1.160  christos 	    NULL, xname, "txdrop");
   1742    1.1   thorpej 
   1743    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
   1744  1.160  christos 	    NULL, xname, "tu");
   1745   1.71   thorpej 
   1746   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   1747  1.160  christos 	    NULL, xname, "tx_xoff");
   1748   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   1749  1.160  christos 	    NULL, xname, "tx_xon");
   1750   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   1751  1.160  christos 	    NULL, xname, "rx_xoff");
   1752   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   1753  1.160  christos 	    NULL, xname, "rx_xon");
   1754   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   1755  1.160  christos 	    NULL, xname, "rx_macctl");
   1756    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   1757    1.1   thorpej 
   1758  1.180   tsutsui 	if (pmf_device_register(self, NULL, NULL))
   1759  1.180   tsutsui 		pmf_class_network_register(self, ifp);
   1760  1.180   tsutsui 	else
   1761  1.149  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
   1762  1.123  jmcneill 
   1763    1.1   thorpej 	return;
   1764    1.1   thorpej 
   1765    1.1   thorpej 	/*
   1766    1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   1767    1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   1768    1.1   thorpej 	 */
   1769    1.1   thorpej  fail_5:
   1770    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1771    1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   1772    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1773    1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   1774    1.1   thorpej 	}
   1775    1.1   thorpej  fail_4:
   1776   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1777    1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   1778    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1779    1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   1780    1.1   thorpej 	}
   1781    1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   1782    1.1   thorpej  fail_3:
   1783    1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   1784    1.1   thorpej  fail_2:
   1785  1.135  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   1786   1.75   thorpej 	    cdata_size);
   1787    1.1   thorpej  fail_1:
   1788    1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
   1789    1.1   thorpej  fail_0:
   1790    1.1   thorpej 	return;
   1791    1.1   thorpej }
   1792    1.1   thorpej 
   1793    1.1   thorpej /*
   1794   1.86   thorpej  * wm_tx_offload:
   1795    1.1   thorpej  *
   1796    1.1   thorpej  *	Set up TCP/IP checksumming parameters for the
   1797    1.1   thorpej  *	specified packet.
   1798    1.1   thorpej  */
   1799    1.1   thorpej static int
   1800   1.86   thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   1801   1.65   tsutsui     uint8_t *fieldsp)
   1802    1.1   thorpej {
   1803    1.4   thorpej 	struct mbuf *m0 = txs->txs_mbuf;
   1804    1.1   thorpej 	struct livengood_tcpip_ctxdesc *t;
   1805   1.98   thorpej 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   1806  1.131      yamt 	uint32_t ipcse;
   1807   1.13   thorpej 	struct ether_header *eh;
   1808    1.1   thorpej 	int offset, iphl;
   1809   1.98   thorpej 	uint8_t fields;
   1810    1.1   thorpej 
   1811    1.1   thorpej 	/*
   1812    1.1   thorpej 	 * XXX It would be nice if the mbuf pkthdr had offset
   1813    1.1   thorpej 	 * fields for the protocol headers.
   1814    1.1   thorpej 	 */
   1815    1.1   thorpej 
   1816   1.13   thorpej 	eh = mtod(m0, struct ether_header *);
   1817   1.13   thorpej 	switch (htons(eh->ether_type)) {
   1818   1.13   thorpej 	case ETHERTYPE_IP:
   1819  1.107      yamt 	case ETHERTYPE_IPV6:
   1820   1.13   thorpej 		offset = ETHER_HDR_LEN;
   1821   1.35   thorpej 		break;
   1822   1.35   thorpej 
   1823   1.35   thorpej 	case ETHERTYPE_VLAN:
   1824   1.35   thorpej 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1825   1.13   thorpej 		break;
   1826   1.13   thorpej 
   1827   1.13   thorpej 	default:
   1828   1.13   thorpej 		/*
   1829   1.13   thorpej 		 * Don't support this protocol or encapsulation.
   1830   1.13   thorpej 		 */
   1831   1.13   thorpej 		*fieldsp = 0;
   1832   1.13   thorpej 		*cmdp = 0;
   1833   1.13   thorpej 		return (0);
   1834   1.13   thorpej 	}
   1835    1.1   thorpej 
   1836  1.107      yamt 	if ((m0->m_pkthdr.csum_flags &
   1837  1.107      yamt 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
   1838  1.107      yamt 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   1839  1.107      yamt 	} else {
   1840  1.107      yamt 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   1841  1.107      yamt 	}
   1842  1.131      yamt 	ipcse = offset + iphl - 1;
   1843    1.1   thorpej 
   1844   1.98   thorpej 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   1845   1.98   thorpej 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   1846   1.98   thorpej 	seg = 0;
   1847   1.98   thorpej 	fields = 0;
   1848   1.98   thorpej 
   1849  1.131      yamt 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   1850   1.99      matt 		int hlen = offset + iphl;
   1851  1.132   thorpej 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   1852  1.131      yamt 
   1853   1.99      matt 		if (__predict_false(m0->m_len <
   1854   1.99      matt 				    (hlen + sizeof(struct tcphdr)))) {
   1855   1.99      matt 			/*
   1856   1.99      matt 			 * TCP/IP headers are not in the first mbuf; we need
   1857   1.99      matt 			 * to do this the slow and painful way.  Let's just
   1858   1.99      matt 			 * hope this doesn't happen very often.
   1859   1.99      matt 			 */
   1860   1.99      matt 			struct tcphdr th;
   1861   1.99      matt 
   1862   1.99      matt 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   1863   1.99      matt 
   1864   1.99      matt 			m_copydata(m0, hlen, sizeof(th), &th);
   1865  1.131      yamt 			if (v4) {
   1866  1.131      yamt 				struct ip ip;
   1867   1.99      matt 
   1868  1.131      yamt 				m_copydata(m0, offset, sizeof(ip), &ip);
   1869  1.131      yamt 				ip.ip_len = 0;
   1870  1.131      yamt 				m_copyback(m0,
   1871  1.131      yamt 				    offset + offsetof(struct ip, ip_len),
   1872  1.131      yamt 				    sizeof(ip.ip_len), &ip.ip_len);
   1873  1.131      yamt 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   1874  1.131      yamt 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   1875  1.131      yamt 			} else {
   1876  1.131      yamt 				struct ip6_hdr ip6;
   1877   1.99      matt 
   1878  1.131      yamt 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   1879  1.131      yamt 				ip6.ip6_plen = 0;
   1880  1.131      yamt 				m_copyback(m0,
   1881  1.131      yamt 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   1882  1.131      yamt 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   1883  1.131      yamt 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   1884  1.131      yamt 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   1885  1.131      yamt 			}
   1886   1.99      matt 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   1887   1.99      matt 			    sizeof(th.th_sum), &th.th_sum);
   1888   1.99      matt 
   1889   1.99      matt 			hlen += th.th_off << 2;
   1890   1.99      matt 		} else {
   1891   1.99      matt 			/*
   1892   1.99      matt 			 * TCP/IP headers are in the first mbuf; we can do
   1893   1.99      matt 			 * this the easy way.
   1894   1.99      matt 			 */
   1895  1.131      yamt 			struct tcphdr *th;
   1896   1.99      matt 
   1897  1.131      yamt 			if (v4) {
   1898  1.131      yamt 				struct ip *ip =
   1899  1.135  christos 				    (void *)(mtod(m0, char *) + offset);
   1900  1.135  christos 				th = (void *)(mtod(m0, char *) + hlen);
   1901  1.131      yamt 
   1902  1.131      yamt 				ip->ip_len = 0;
   1903  1.131      yamt 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   1904  1.131      yamt 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   1905  1.131      yamt 			} else {
   1906  1.131      yamt 				struct ip6_hdr *ip6 =
   1907  1.131      yamt 				    (void *)(mtod(m0, char *) + offset);
   1908  1.131      yamt 				th = (void *)(mtod(m0, char *) + hlen);
   1909  1.131      yamt 
   1910  1.131      yamt 				ip6->ip6_plen = 0;
   1911  1.131      yamt 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   1912  1.131      yamt 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   1913  1.131      yamt 			}
   1914   1.99      matt 			hlen += th->th_off << 2;
   1915   1.99      matt 		}
   1916   1.99      matt 
   1917  1.131      yamt 		if (v4) {
   1918  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   1919  1.131      yamt 			cmdlen |= WTX_TCPIP_CMD_IP;
   1920  1.131      yamt 		} else {
   1921  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   1922  1.131      yamt 			ipcse = 0;
   1923  1.131      yamt 		}
   1924   1.99      matt 		cmd |= WTX_TCPIP_CMD_TSE;
   1925  1.131      yamt 		cmdlen |= WTX_TCPIP_CMD_TSE |
   1926   1.99      matt 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   1927   1.99      matt 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   1928   1.99      matt 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   1929   1.99      matt 	}
   1930   1.99      matt 
   1931   1.13   thorpej 	/*
   1932   1.13   thorpej 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   1933   1.13   thorpej 	 * offload feature, if we load the context descriptor, we
   1934   1.13   thorpej 	 * MUST provide valid values for IPCSS and TUCSS fields.
   1935   1.13   thorpej 	 */
   1936   1.13   thorpej 
   1937   1.87   thorpej 	ipcs = WTX_TCPIP_IPCSS(offset) |
   1938   1.87   thorpej 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   1939  1.131      yamt 	    WTX_TCPIP_IPCSE(ipcse);
   1940   1.99      matt 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
   1941    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txipsum);
   1942   1.65   tsutsui 		fields |= WTX_IXSM;
   1943   1.13   thorpej 	}
   1944    1.1   thorpej 
   1945    1.1   thorpej 	offset += iphl;
   1946    1.1   thorpej 
   1947   1.99      matt 	if (m0->m_pkthdr.csum_flags &
   1948   1.99      matt 	    (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
   1949    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   1950   1.65   tsutsui 		fields |= WTX_TXSM;
   1951   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   1952  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   1953  1.107      yamt 		    M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   1954  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1955  1.107      yamt 	} else if ((m0->m_pkthdr.csum_flags &
   1956  1.131      yamt 	    (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
   1957  1.107      yamt 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   1958  1.107      yamt 		fields |= WTX_TXSM;
   1959  1.107      yamt 		tucs = WTX_TCPIP_TUCSS(offset) |
   1960  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   1961  1.107      yamt 		    M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   1962  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1963   1.13   thorpej 	} else {
   1964   1.13   thorpej 		/* Just initialize it to a valid TCP context. */
   1965   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   1966   1.13   thorpej 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   1967   1.65   tsutsui 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1968   1.13   thorpej 	}
   1969    1.1   thorpej 
   1970   1.87   thorpej 	/* Fill in the context descriptor. */
   1971   1.87   thorpej 	t = (struct livengood_tcpip_ctxdesc *)
   1972   1.87   thorpej 	    &sc->sc_txdescs[sc->sc_txnext];
   1973   1.87   thorpej 	t->tcpip_ipcs = htole32(ipcs);
   1974   1.87   thorpej 	t->tcpip_tucs = htole32(tucs);
   1975   1.98   thorpej 	t->tcpip_cmdlen = htole32(cmdlen);
   1976   1.98   thorpej 	t->tcpip_seg = htole32(seg);
   1977   1.87   thorpej 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   1978    1.5   thorpej 
   1979   1.87   thorpej 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   1980   1.87   thorpej 	txs->txs_ndesc++;
   1981    1.1   thorpej 
   1982   1.98   thorpej 	*cmdp = cmd;
   1983    1.1   thorpej 	*fieldsp = fields;
   1984    1.1   thorpej 
   1985    1.1   thorpej 	return (0);
   1986    1.1   thorpej }
   1987    1.1   thorpej 
   1988   1.75   thorpej static void
   1989   1.75   thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   1990   1.75   thorpej {
   1991   1.75   thorpej 	struct mbuf *m;
   1992   1.75   thorpej 	int i;
   1993   1.75   thorpej 
   1994  1.160  christos 	log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
   1995   1.75   thorpej 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   1996   1.84   thorpej 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   1997  1.160  christos 		    "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
   1998   1.75   thorpej 		    m->m_data, m->m_len, m->m_flags);
   1999  1.160  christos 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
   2000   1.84   thorpej 	    i, i == 1 ? "" : "s");
   2001   1.75   thorpej }
   2002   1.75   thorpej 
   2003    1.1   thorpej /*
   2004   1.78   thorpej  * wm_82547_txfifo_stall:
   2005   1.78   thorpej  *
   2006   1.78   thorpej  *	Callout used to wait for the 82547 Tx FIFO to drain,
   2007   1.78   thorpej  *	reset the FIFO pointers, and restart packet transmission.
   2008   1.78   thorpej  */
   2009   1.78   thorpej static void
   2010   1.78   thorpej wm_82547_txfifo_stall(void *arg)
   2011   1.78   thorpej {
   2012   1.78   thorpej 	struct wm_softc *sc = arg;
   2013   1.78   thorpej 	int s;
   2014   1.78   thorpej 
   2015   1.78   thorpej 	s = splnet();
   2016   1.78   thorpej 
   2017   1.78   thorpej 	if (sc->sc_txfifo_stall) {
   2018   1.78   thorpej 		if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
   2019   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   2020   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   2021   1.78   thorpej 			/*
   2022   1.78   thorpej 			 * Packets have drained.  Stop transmitter, reset
   2023   1.78   thorpej 			 * FIFO pointers, restart transmitter, and kick
   2024   1.78   thorpej 			 * the packet queue.
   2025   1.78   thorpej 			 */
   2026   1.78   thorpej 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   2027   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   2028   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
   2029   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
   2030   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
   2031   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
   2032   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   2033   1.78   thorpej 			CSR_WRITE_FLUSH(sc);
   2034   1.78   thorpej 
   2035   1.78   thorpej 			sc->sc_txfifo_head = 0;
   2036   1.78   thorpej 			sc->sc_txfifo_stall = 0;
   2037   1.78   thorpej 			wm_start(&sc->sc_ethercom.ec_if);
   2038   1.78   thorpej 		} else {
   2039   1.78   thorpej 			/*
   2040   1.78   thorpej 			 * Still waiting for packets to drain; try again in
   2041   1.78   thorpej 			 * another tick.
   2042   1.78   thorpej 			 */
   2043   1.78   thorpej 			callout_schedule(&sc->sc_txfifo_ch, 1);
   2044   1.78   thorpej 		}
   2045   1.78   thorpej 	}
   2046   1.78   thorpej 
   2047   1.78   thorpej 	splx(s);
   2048   1.78   thorpej }
   2049   1.78   thorpej 
   2050   1.78   thorpej /*
   2051   1.78   thorpej  * wm_82547_txfifo_bugchk:
   2052   1.78   thorpej  *
   2053   1.78   thorpej  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   2054   1.78   thorpej  *	prevent enqueueing a packet that would wrap around the end
   2055   1.78   thorpej  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   2056   1.78   thorpej  *
   2057   1.78   thorpej  *	We do this by checking the amount of space before the end
   2058   1.78   thorpej  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   2059   1.78   thorpej  *	the Tx FIFO, wait for all remaining packets to drain, reset
   2060   1.78   thorpej  *	the internal FIFO pointers to the beginning, and restart
   2061   1.78   thorpej  *	transmission on the interface.
   2062   1.78   thorpej  */
   2063   1.78   thorpej #define	WM_FIFO_HDR		0x10
   2064   1.78   thorpej #define	WM_82547_PAD_LEN	0x3e0
   2065   1.78   thorpej static int
   2066   1.78   thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   2067   1.78   thorpej {
   2068   1.78   thorpej 	int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
   2069   1.78   thorpej 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   2070   1.78   thorpej 
   2071   1.78   thorpej 	/* Just return if already stalled. */
   2072   1.78   thorpej 	if (sc->sc_txfifo_stall)
   2073   1.78   thorpej 		return (1);
   2074   1.78   thorpej 
   2075   1.78   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   2076   1.78   thorpej 		/* Stall only occurs in half-duplex mode. */
   2077   1.78   thorpej 		goto send_packet;
   2078   1.78   thorpej 	}
   2079   1.78   thorpej 
   2080   1.78   thorpej 	if (len >= WM_82547_PAD_LEN + space) {
   2081   1.78   thorpej 		sc->sc_txfifo_stall = 1;
   2082   1.78   thorpej 		callout_schedule(&sc->sc_txfifo_ch, 1);
   2083   1.78   thorpej 		return (1);
   2084   1.78   thorpej 	}
   2085   1.78   thorpej 
   2086   1.78   thorpej  send_packet:
   2087   1.78   thorpej 	sc->sc_txfifo_head += len;
   2088   1.78   thorpej 	if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
   2089   1.78   thorpej 		sc->sc_txfifo_head -= sc->sc_txfifo_size;
   2090   1.78   thorpej 
   2091   1.78   thorpej 	return (0);
   2092   1.78   thorpej }
   2093   1.78   thorpej 
   2094   1.78   thorpej /*
   2095    1.1   thorpej  * wm_start:		[ifnet interface function]
   2096    1.1   thorpej  *
   2097    1.1   thorpej  *	Start packet transmission on the interface.
   2098    1.1   thorpej  */
   2099   1.47   thorpej static void
   2100    1.1   thorpej wm_start(struct ifnet *ifp)
   2101    1.1   thorpej {
   2102    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2103   1.30    itojun 	struct mbuf *m0;
   2104   1.30    itojun 	struct m_tag *mtag;
   2105    1.1   thorpej 	struct wm_txsoft *txs;
   2106    1.1   thorpej 	bus_dmamap_t dmamap;
   2107   1.99      matt 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   2108   1.80   thorpej 	bus_addr_t curaddr;
   2109   1.80   thorpej 	bus_size_t seglen, curlen;
   2110   1.65   tsutsui 	uint32_t cksumcmd;
   2111   1.65   tsutsui 	uint8_t cksumfields;
   2112    1.1   thorpej 
   2113    1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   2114    1.1   thorpej 		return;
   2115    1.1   thorpej 
   2116    1.1   thorpej 	/*
   2117    1.1   thorpej 	 * Remember the previous number of free descriptors.
   2118    1.1   thorpej 	 */
   2119    1.1   thorpej 	ofree = sc->sc_txfree;
   2120    1.1   thorpej 
   2121    1.1   thorpej 	/*
   2122    1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   2123    1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   2124    1.1   thorpej 	 * descriptors.
   2125    1.1   thorpej 	 */
   2126    1.1   thorpej 	for (;;) {
   2127    1.1   thorpej 		/* Grab a packet off the queue. */
   2128    1.1   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   2129    1.1   thorpej 		if (m0 == NULL)
   2130    1.1   thorpej 			break;
   2131    1.1   thorpej 
   2132    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2133    1.1   thorpej 		    ("%s: TX: have packet to transmit: %p\n",
   2134  1.160  christos 		    device_xname(sc->sc_dev), m0));
   2135    1.1   thorpej 
   2136    1.1   thorpej 		/* Get a work queue entry. */
   2137   1.74      tron 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   2138   1.10   thorpej 			wm_txintr(sc);
   2139   1.10   thorpej 			if (sc->sc_txsfree == 0) {
   2140   1.10   thorpej 				DPRINTF(WM_DEBUG_TX,
   2141   1.10   thorpej 				    ("%s: TX: no free job descriptors\n",
   2142  1.160  christos 					device_xname(sc->sc_dev)));
   2143   1.10   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   2144   1.10   thorpej 				break;
   2145   1.10   thorpej 			}
   2146    1.1   thorpej 		}
   2147    1.1   thorpej 
   2148    1.1   thorpej 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   2149    1.1   thorpej 		dmamap = txs->txs_dmamap;
   2150    1.1   thorpej 
   2151  1.131      yamt 		use_tso = (m0->m_pkthdr.csum_flags &
   2152  1.131      yamt 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   2153   1.99      matt 
   2154   1.99      matt 		/*
   2155   1.99      matt 		 * So says the Linux driver:
   2156   1.99      matt 		 * The controller does a simple calculation to make sure
   2157   1.99      matt 		 * there is enough room in the FIFO before initiating the
   2158   1.99      matt 		 * DMA for each buffer.  The calc is:
   2159   1.99      matt 		 *	4 = ceil(buffer len / MSS)
   2160   1.99      matt 		 * To make sure we don't overrun the FIFO, adjust the max
   2161   1.99      matt 		 * buffer len if the MSS drops.
   2162   1.99      matt 		 */
   2163   1.99      matt 		dmamap->dm_maxsegsz =
   2164   1.99      matt 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   2165   1.99      matt 		    ? m0->m_pkthdr.segsz << 2
   2166   1.99      matt 		    : WTX_MAX_LEN;
   2167   1.99      matt 
   2168    1.1   thorpej 		/*
   2169    1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   2170    1.1   thorpej 		 * didn't fit in the allotted number of segments, or we
   2171    1.1   thorpej 		 * were short on resources.  For the too-many-segments
   2172    1.1   thorpej 		 * case, we simply report an error and drop the packet,
   2173    1.1   thorpej 		 * since we can't sanely copy a jumbo packet to a single
   2174    1.1   thorpej 		 * buffer.
   2175    1.1   thorpej 		 */
   2176    1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   2177    1.1   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   2178    1.1   thorpej 		if (error) {
   2179    1.1   thorpej 			if (error == EFBIG) {
   2180    1.1   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   2181   1.84   thorpej 				log(LOG_ERR, "%s: Tx packet consumes too many "
   2182    1.1   thorpej 				    "DMA segments, dropping...\n",
   2183  1.160  christos 				    device_xname(sc->sc_dev));
   2184    1.1   thorpej 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   2185   1.75   thorpej 				wm_dump_mbuf_chain(sc, m0);
   2186    1.1   thorpej 				m_freem(m0);
   2187    1.1   thorpej 				continue;
   2188    1.1   thorpej 			}
   2189    1.1   thorpej 			/*
   2190    1.1   thorpej 			 * Short on resources, just stop for now.
   2191    1.1   thorpej 			 */
   2192    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2193    1.1   thorpej 			    ("%s: TX: dmamap load failed: %d\n",
   2194  1.160  christos 			    device_xname(sc->sc_dev), error));
   2195    1.1   thorpej 			break;
   2196    1.1   thorpej 		}
   2197    1.1   thorpej 
   2198   1.80   thorpej 		segs_needed = dmamap->dm_nsegs;
   2199   1.99      matt 		if (use_tso) {
   2200   1.99      matt 			/* For sentinel descriptor; see below. */
   2201   1.99      matt 			segs_needed++;
   2202   1.99      matt 		}
   2203   1.80   thorpej 
   2204    1.1   thorpej 		/*
   2205    1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   2206    1.1   thorpej 		 * the packet.  Note, we always reserve one descriptor
   2207    1.1   thorpej 		 * at the end of the ring due to the semantics of the
   2208    1.1   thorpej 		 * TDT register, plus one more in the event we need
   2209   1.87   thorpej 		 * to load offload context.
   2210    1.1   thorpej 		 */
   2211   1.80   thorpej 		if (segs_needed > sc->sc_txfree - 2) {
   2212    1.1   thorpej 			/*
   2213    1.1   thorpej 			 * Not enough free descriptors to transmit this
   2214    1.1   thorpej 			 * packet.  We haven't committed anything yet,
   2215    1.1   thorpej 			 * so just unload the DMA map, put the packet
   2216    1.1   thorpej 			 * pack on the queue, and punt.  Notify the upper
   2217    1.1   thorpej 			 * layer that there are no more slots left.
   2218    1.1   thorpej 			 */
   2219    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2220  1.104      ross 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   2221  1.160  christos 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   2222  1.160  christos 			    segs_needed, sc->sc_txfree - 1));
   2223    1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2224    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2225    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   2226    1.1   thorpej 			break;
   2227    1.1   thorpej 		}
   2228    1.1   thorpej 
   2229   1.78   thorpej 		/*
   2230   1.78   thorpej 		 * Check for 82547 Tx FIFO bug.  We need to do this
   2231   1.78   thorpej 		 * once we know we can transmit the packet, since we
   2232   1.78   thorpej 		 * do some internal FIFO space accounting here.
   2233   1.78   thorpej 		 */
   2234   1.78   thorpej 		if (sc->sc_type == WM_T_82547 &&
   2235   1.78   thorpej 		    wm_82547_txfifo_bugchk(sc, m0)) {
   2236   1.78   thorpej 			DPRINTF(WM_DEBUG_TX,
   2237   1.78   thorpej 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   2238  1.160  christos 			    device_xname(sc->sc_dev)));
   2239   1.78   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2240   1.78   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2241   1.78   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
   2242   1.78   thorpej 			break;
   2243   1.78   thorpej 		}
   2244   1.78   thorpej 
   2245    1.1   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   2246    1.1   thorpej 
   2247    1.1   thorpej 		/*
   2248    1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   2249    1.1   thorpej 		 */
   2250    1.1   thorpej 
   2251    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2252   1.80   thorpej 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   2253  1.160  christos 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   2254    1.1   thorpej 
   2255    1.2   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   2256    1.1   thorpej 
   2257    1.1   thorpej 		/*
   2258    1.4   thorpej 		 * Store a pointer to the packet so that we can free it
   2259    1.4   thorpej 		 * later.
   2260    1.4   thorpej 		 *
   2261    1.4   thorpej 		 * Initially, we consider the number of descriptors the
   2262    1.4   thorpej 		 * packet uses the number of DMA segments.  This may be
   2263    1.4   thorpej 		 * incremented by 1 if we do checksum offload (a descriptor
   2264    1.4   thorpej 		 * is used to set the checksum context).
   2265    1.4   thorpej 		 */
   2266    1.4   thorpej 		txs->txs_mbuf = m0;
   2267    1.6   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   2268   1.80   thorpej 		txs->txs_ndesc = segs_needed;
   2269    1.4   thorpej 
   2270   1.86   thorpej 		/* Set up offload parameters for this packet. */
   2271    1.1   thorpej 		if (m0->m_pkthdr.csum_flags &
   2272  1.131      yamt 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   2273  1.131      yamt 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   2274  1.107      yamt 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   2275   1.86   thorpej 			if (wm_tx_offload(sc, txs, &cksumcmd,
   2276   1.86   thorpej 					  &cksumfields) != 0) {
   2277    1.1   thorpej 				/* Error message already displayed. */
   2278    1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   2279    1.1   thorpej 				continue;
   2280    1.1   thorpej 			}
   2281    1.1   thorpej 		} else {
   2282    1.1   thorpej 			cksumcmd = 0;
   2283    1.1   thorpej 			cksumfields = 0;
   2284    1.1   thorpej 		}
   2285    1.1   thorpej 
   2286   1.98   thorpej 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   2287    1.6   thorpej 
   2288   1.81   thorpej 		/* Sync the DMA map. */
   2289   1.81   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2290   1.81   thorpej 		    BUS_DMASYNC_PREWRITE);
   2291   1.81   thorpej 
   2292    1.1   thorpej 		/*
   2293    1.1   thorpej 		 * Initialize the transmit descriptor.
   2294    1.1   thorpej 		 */
   2295    1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   2296   1.80   thorpej 		     seg < dmamap->dm_nsegs; seg++) {
   2297   1.80   thorpej 			for (seglen = dmamap->dm_segs[seg].ds_len,
   2298   1.80   thorpej 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   2299   1.80   thorpej 			     seglen != 0;
   2300   1.80   thorpej 			     curaddr += curlen, seglen -= curlen,
   2301   1.80   thorpej 			     nexttx = WM_NEXTTX(sc, nexttx)) {
   2302   1.80   thorpej 				curlen = seglen;
   2303   1.80   thorpej 
   2304   1.99      matt 				/*
   2305   1.99      matt 				 * So says the Linux driver:
   2306   1.99      matt 				 * Work around for premature descriptor
   2307   1.99      matt 				 * write-backs in TSO mode.  Append a
   2308   1.99      matt 				 * 4-byte sentinel descriptor.
   2309   1.99      matt 				 */
   2310   1.99      matt 				if (use_tso &&
   2311   1.99      matt 				    seg == dmamap->dm_nsegs - 1 &&
   2312   1.99      matt 				    curlen > 8)
   2313   1.99      matt 					curlen -= 4;
   2314   1.99      matt 
   2315   1.80   thorpej 				wm_set_dma_addr(
   2316   1.80   thorpej 				    &sc->sc_txdescs[nexttx].wtx_addr,
   2317   1.80   thorpej 				    curaddr);
   2318   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_cmdlen =
   2319   1.80   thorpej 				    htole32(cksumcmd | curlen);
   2320   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
   2321   1.80   thorpej 				    0;
   2322   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
   2323   1.80   thorpej 				    cksumfields;
   2324   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   2325   1.80   thorpej 				lasttx = nexttx;
   2326    1.1   thorpej 
   2327   1.80   thorpej 				DPRINTF(WM_DEBUG_TX,
   2328  1.104      ross 				    ("%s: TX: desc %d: low 0x%08lx, "
   2329   1.80   thorpej 				     "len 0x%04x\n",
   2330  1.160  christos 				    device_xname(sc->sc_dev), nexttx,
   2331  1.104      ross 				    curaddr & 0xffffffffUL, (unsigned)curlen));
   2332   1.80   thorpej 			}
   2333    1.1   thorpej 		}
   2334   1.59  christos 
   2335   1.59  christos 		KASSERT(lasttx != -1);
   2336    1.1   thorpej 
   2337    1.1   thorpej 		/*
   2338    1.1   thorpej 		 * Set up the command byte on the last descriptor of
   2339    1.1   thorpej 		 * the packet.  If we're in the interrupt delay window,
   2340    1.1   thorpej 		 * delay the interrupt.
   2341    1.1   thorpej 		 */
   2342    1.1   thorpej 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2343   1.98   thorpej 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   2344    1.1   thorpej 
   2345    1.1   thorpej 		/*
   2346    1.1   thorpej 		 * If VLANs are enabled and the packet has a VLAN tag, set
   2347    1.1   thorpej 		 * up the descriptor to encapsulate the packet for us.
   2348    1.1   thorpej 		 *
   2349    1.1   thorpej 		 * This is only valid on the last descriptor of the packet.
   2350    1.1   thorpej 		 */
   2351   1.94  jdolecek 		if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   2352    1.1   thorpej 			sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2353    1.1   thorpej 			    htole32(WTX_CMD_VLE);
   2354   1.65   tsutsui 			sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
   2355   1.94  jdolecek 			    = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   2356    1.1   thorpej 		}
   2357    1.1   thorpej 
   2358    1.6   thorpej 		txs->txs_lastdesc = lasttx;
   2359    1.6   thorpej 
   2360    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2361  1.160  christos 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   2362  1.160  christos 		    device_xname(sc->sc_dev),
   2363   1.65   tsutsui 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   2364    1.1   thorpej 
   2365    1.1   thorpej 		/* Sync the descriptors we're using. */
   2366   1.80   thorpej 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   2367    1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2368    1.1   thorpej 
   2369    1.1   thorpej 		/* Give the packet to the chip. */
   2370    1.1   thorpej 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   2371    1.1   thorpej 
   2372    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2373  1.160  christos 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   2374    1.1   thorpej 
   2375    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2376    1.1   thorpej 		    ("%s: TX: finished transmitting packet, job %d\n",
   2377  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   2378    1.1   thorpej 
   2379    1.1   thorpej 		/* Advance the tx pointer. */
   2380    1.4   thorpej 		sc->sc_txfree -= txs->txs_ndesc;
   2381    1.1   thorpej 		sc->sc_txnext = nexttx;
   2382    1.1   thorpej 
   2383    1.1   thorpej 		sc->sc_txsfree--;
   2384   1.74      tron 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   2385    1.1   thorpej 
   2386    1.1   thorpej #if NBPFILTER > 0
   2387    1.1   thorpej 		/* Pass the packet to any BPF listeners. */
   2388    1.1   thorpej 		if (ifp->if_bpf)
   2389    1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   2390    1.1   thorpej #endif /* NBPFILTER > 0 */
   2391    1.1   thorpej 	}
   2392    1.1   thorpej 
   2393    1.6   thorpej 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   2394    1.1   thorpej 		/* No more slots; notify upper layer. */
   2395    1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   2396    1.1   thorpej 	}
   2397    1.1   thorpej 
   2398    1.1   thorpej 	if (sc->sc_txfree != ofree) {
   2399    1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   2400    1.1   thorpej 		ifp->if_timer = 5;
   2401    1.1   thorpej 	}
   2402    1.1   thorpej }
   2403    1.1   thorpej 
   2404    1.1   thorpej /*
   2405    1.1   thorpej  * wm_watchdog:		[ifnet interface function]
   2406    1.1   thorpej  *
   2407    1.1   thorpej  *	Watchdog timer handler.
   2408    1.1   thorpej  */
   2409   1.47   thorpej static void
   2410    1.1   thorpej wm_watchdog(struct ifnet *ifp)
   2411    1.1   thorpej {
   2412    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2413    1.1   thorpej 
   2414    1.1   thorpej 	/*
   2415    1.1   thorpej 	 * Since we're using delayed interrupts, sweep up
   2416    1.1   thorpej 	 * before we report an error.
   2417    1.1   thorpej 	 */
   2418    1.1   thorpej 	wm_txintr(sc);
   2419    1.1   thorpej 
   2420   1.75   thorpej 	if (sc->sc_txfree != WM_NTXDESC(sc)) {
   2421   1.84   thorpej 		log(LOG_ERR,
   2422   1.84   thorpej 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   2423  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
   2424    1.2   thorpej 		    sc->sc_txnext);
   2425    1.1   thorpej 		ifp->if_oerrors++;
   2426    1.1   thorpej 
   2427    1.1   thorpej 		/* Reset the interface. */
   2428    1.1   thorpej 		(void) wm_init(ifp);
   2429    1.1   thorpej 	}
   2430    1.1   thorpej 
   2431    1.1   thorpej 	/* Try to get more packets going. */
   2432    1.1   thorpej 	wm_start(ifp);
   2433    1.1   thorpej }
   2434    1.1   thorpej 
   2435    1.1   thorpej /*
   2436    1.1   thorpej  * wm_ioctl:		[ifnet interface function]
   2437    1.1   thorpej  *
   2438    1.1   thorpej  *	Handle control requests from the operator.
   2439    1.1   thorpej  */
   2440   1.47   thorpej static int
   2441  1.135  christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2442    1.1   thorpej {
   2443    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2444    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *) data;
   2445  1.175    darran 	struct ifaddr *ifa = (struct ifaddr *)data;
   2446  1.175    darran 	struct sockaddr_dl *sdl;
   2447  1.179   msaitoh 	int diff, s, error;
   2448    1.1   thorpej 
   2449    1.1   thorpej 	s = splnet();
   2450    1.1   thorpej 
   2451    1.1   thorpej 	switch (cmd) {
   2452  1.179   msaitoh 	case SIOCSIFFLAGS:
   2453  1.179   msaitoh 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   2454  1.179   msaitoh 			break;
   2455  1.179   msaitoh 		if (ifp->if_flags & IFF_UP) {
   2456  1.179   msaitoh 			diff = (ifp->if_flags ^ sc->sc_if_flags)
   2457  1.179   msaitoh 			    & (IFF_PROMISC | IFF_ALLMULTI);
   2458  1.179   msaitoh 			if ((diff & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
   2459  1.179   msaitoh 				/*
   2460  1.179   msaitoh 				 * If the difference bettween last flag and
   2461  1.179   msaitoh 				 * new flag is only IFF_PROMISC or
   2462  1.179   msaitoh 				 * IFF_ALLMULTI, set multicast filter only
   2463  1.179   msaitoh 				 * (don't reset to prevent link down).
   2464  1.179   msaitoh 				 */
   2465  1.179   msaitoh 				wm_set_filter(sc);
   2466  1.179   msaitoh 			} else {
   2467  1.179   msaitoh 				/*
   2468  1.179   msaitoh 				 * Reset the interface to pick up changes in
   2469  1.179   msaitoh 				 * any other flags that affect the hardware
   2470  1.179   msaitoh 				 * state.
   2471  1.179   msaitoh 				 */
   2472  1.179   msaitoh 				wm_init(ifp);
   2473  1.179   msaitoh 			}
   2474  1.179   msaitoh 		} else {
   2475  1.179   msaitoh 			if (ifp->if_flags & IFF_RUNNING)
   2476  1.179   msaitoh 				wm_stop(ifp, 1);
   2477  1.179   msaitoh 		}
   2478  1.179   msaitoh 		sc->sc_if_flags = ifp->if_flags;
   2479  1.179   msaitoh 		error = 0;
   2480  1.179   msaitoh 		break;
   2481    1.1   thorpej 	case SIOCSIFMEDIA:
   2482    1.1   thorpej 	case SIOCGIFMEDIA:
   2483   1.71   thorpej 		/* Flow control requires full-duplex mode. */
   2484   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   2485   1.71   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   2486   1.71   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   2487   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   2488   1.71   thorpej 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   2489   1.71   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   2490   1.71   thorpej 				ifr->ifr_media |=
   2491   1.71   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   2492   1.71   thorpej 			}
   2493   1.71   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   2494   1.71   thorpej 		}
   2495    1.1   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   2496    1.1   thorpej 		break;
   2497  1.175    darran 	case SIOCINITIFADDR:
   2498  1.175    darran 		if (ifa->ifa_addr->sa_family == AF_LINK) {
   2499  1.175    darran 			sdl = satosdl(ifp->if_dl->ifa_addr);
   2500  1.175    darran 			(void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
   2501  1.175    darran 					LLADDR(satosdl(ifa->ifa_addr)),
   2502  1.175    darran 					ifp->if_addrlen);
   2503  1.175    darran 			/* unicast address is first multicast entry */
   2504  1.175    darran 			wm_set_filter(sc);
   2505  1.175    darran 			error = 0;
   2506  1.175    darran 			break;
   2507  1.175    darran 		}
   2508  1.175    darran 		/* Fall through for rest */
   2509    1.1   thorpej 	default:
   2510  1.154    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
   2511  1.154    dyoung 			break;
   2512  1.154    dyoung 
   2513  1.154    dyoung 		error = 0;
   2514  1.154    dyoung 
   2515  1.154    dyoung 		if (cmd == SIOCSIFCAP)
   2516  1.154    dyoung 			error = (*ifp->if_init)(ifp);
   2517  1.154    dyoung 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   2518  1.154    dyoung 			;
   2519  1.154    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
   2520    1.1   thorpej 			/*
   2521    1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   2522    1.1   thorpej 			 * accordingly.
   2523    1.1   thorpej 			 */
   2524  1.154    dyoung 			wm_set_filter(sc);
   2525    1.1   thorpej 		}
   2526    1.1   thorpej 		break;
   2527    1.1   thorpej 	}
   2528    1.1   thorpej 
   2529    1.1   thorpej 	/* Try to get more packets going. */
   2530    1.1   thorpej 	wm_start(ifp);
   2531    1.1   thorpej 
   2532    1.1   thorpej 	splx(s);
   2533    1.1   thorpej 	return (error);
   2534    1.1   thorpej }
   2535    1.1   thorpej 
   2536    1.1   thorpej /*
   2537    1.1   thorpej  * wm_intr:
   2538    1.1   thorpej  *
   2539    1.1   thorpej  *	Interrupt service routine.
   2540    1.1   thorpej  */
   2541   1.47   thorpej static int
   2542    1.1   thorpej wm_intr(void *arg)
   2543    1.1   thorpej {
   2544    1.1   thorpej 	struct wm_softc *sc = arg;
   2545    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2546    1.1   thorpej 	uint32_t icr;
   2547  1.108      yamt 	int handled = 0;
   2548    1.1   thorpej 
   2549  1.108      yamt 	while (1 /* CONSTCOND */) {
   2550    1.1   thorpej 		icr = CSR_READ(sc, WMREG_ICR);
   2551    1.1   thorpej 		if ((icr & sc->sc_icr) == 0)
   2552    1.1   thorpej 			break;
   2553   1.22    itojun #if 0 /*NRND > 0*/
   2554   1.21    itojun 		if (RND_ENABLED(&sc->rnd_source))
   2555   1.21    itojun 			rnd_add_uint32(&sc->rnd_source, icr);
   2556   1.21    itojun #endif
   2557    1.1   thorpej 
   2558    1.1   thorpej 		handled = 1;
   2559    1.1   thorpej 
   2560   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   2561    1.1   thorpej 		if (icr & (ICR_RXDMT0|ICR_RXT0)) {
   2562    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2563    1.1   thorpej 			    ("%s: RX: got Rx intr 0x%08x\n",
   2564  1.160  christos 			    device_xname(sc->sc_dev),
   2565    1.1   thorpej 			    icr & (ICR_RXDMT0|ICR_RXT0)));
   2566    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxintr);
   2567    1.1   thorpej 		}
   2568   1.10   thorpej #endif
   2569   1.10   thorpej 		wm_rxintr(sc);
   2570    1.1   thorpej 
   2571   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   2572   1.10   thorpej 		if (icr & ICR_TXDW) {
   2573    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2574   1.67   thorpej 			    ("%s: TX: got TXDW interrupt\n",
   2575  1.160  christos 			    device_xname(sc->sc_dev)));
   2576   1.10   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdw);
   2577   1.10   thorpej 		}
   2578    1.4   thorpej #endif
   2579   1.10   thorpej 		wm_txintr(sc);
   2580    1.1   thorpej 
   2581    1.1   thorpej 		if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
   2582    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   2583    1.1   thorpej 			wm_linkintr(sc, icr);
   2584    1.1   thorpej 		}
   2585    1.1   thorpej 
   2586    1.1   thorpej 		if (icr & ICR_RXO) {
   2587  1.108      yamt 			ifp->if_ierrors++;
   2588  1.108      yamt #if defined(WM_DEBUG)
   2589   1.84   thorpej 			log(LOG_WARNING, "%s: Receive overrun\n",
   2590  1.160  christos 			    device_xname(sc->sc_dev));
   2591  1.108      yamt #endif /* defined(WM_DEBUG) */
   2592    1.1   thorpej 		}
   2593    1.1   thorpej 	}
   2594    1.1   thorpej 
   2595    1.1   thorpej 	if (handled) {
   2596    1.1   thorpej 		/* Try to get more packets going. */
   2597    1.1   thorpej 		wm_start(ifp);
   2598    1.1   thorpej 	}
   2599    1.1   thorpej 
   2600    1.1   thorpej 	return (handled);
   2601    1.1   thorpej }
   2602    1.1   thorpej 
   2603    1.1   thorpej /*
   2604    1.1   thorpej  * wm_txintr:
   2605    1.1   thorpej  *
   2606    1.1   thorpej  *	Helper; handle transmit interrupts.
   2607    1.1   thorpej  */
   2608   1.47   thorpej static void
   2609    1.1   thorpej wm_txintr(struct wm_softc *sc)
   2610    1.1   thorpej {
   2611    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2612    1.1   thorpej 	struct wm_txsoft *txs;
   2613    1.1   thorpej 	uint8_t status;
   2614    1.1   thorpej 	int i;
   2615    1.1   thorpej 
   2616    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   2617    1.1   thorpej 
   2618    1.1   thorpej 	/*
   2619    1.1   thorpej 	 * Go through the Tx list and free mbufs for those
   2620   1.16    simonb 	 * frames which have been transmitted.
   2621    1.1   thorpej 	 */
   2622   1.74      tron 	for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
   2623   1.74      tron 	     i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
   2624    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2625    1.1   thorpej 
   2626    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2627  1.160  christos 		    ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
   2628    1.1   thorpej 
   2629   1.80   thorpej 		WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   2630    1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2631    1.1   thorpej 
   2632   1.65   tsutsui 		status =
   2633   1.65   tsutsui 		    sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   2634   1.20   thorpej 		if ((status & WTX_ST_DD) == 0) {
   2635   1.20   thorpej 			WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   2636   1.20   thorpej 			    BUS_DMASYNC_PREREAD);
   2637    1.1   thorpej 			break;
   2638   1.20   thorpej 		}
   2639    1.1   thorpej 
   2640    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2641    1.1   thorpej 		    ("%s: TX: job %d done: descs %d..%d\n",
   2642  1.160  christos 		    device_xname(sc->sc_dev), i, txs->txs_firstdesc,
   2643    1.1   thorpej 		    txs->txs_lastdesc));
   2644    1.1   thorpej 
   2645    1.1   thorpej 		/*
   2646    1.1   thorpej 		 * XXX We should probably be using the statistics
   2647    1.1   thorpej 		 * XXX registers, but I don't know if they exist
   2648   1.11   thorpej 		 * XXX on chips before the i82544.
   2649    1.1   thorpej 		 */
   2650    1.1   thorpej 
   2651    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2652    1.1   thorpej 		if (status & WTX_ST_TU)
   2653    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_tu);
   2654    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2655    1.1   thorpej 
   2656    1.1   thorpej 		if (status & (WTX_ST_EC|WTX_ST_LC)) {
   2657    1.1   thorpej 			ifp->if_oerrors++;
   2658    1.1   thorpej 			if (status & WTX_ST_LC)
   2659   1.84   thorpej 				log(LOG_WARNING, "%s: late collision\n",
   2660  1.160  christos 				    device_xname(sc->sc_dev));
   2661    1.1   thorpej 			else if (status & WTX_ST_EC) {
   2662    1.1   thorpej 				ifp->if_collisions += 16;
   2663   1.84   thorpej 				log(LOG_WARNING, "%s: excessive collisions\n",
   2664  1.160  christos 				    device_xname(sc->sc_dev));
   2665    1.1   thorpej 			}
   2666    1.1   thorpej 		} else
   2667    1.1   thorpej 			ifp->if_opackets++;
   2668    1.1   thorpej 
   2669    1.4   thorpej 		sc->sc_txfree += txs->txs_ndesc;
   2670    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   2671    1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2672    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2673    1.1   thorpej 		m_freem(txs->txs_mbuf);
   2674    1.1   thorpej 		txs->txs_mbuf = NULL;
   2675    1.1   thorpej 	}
   2676    1.1   thorpej 
   2677    1.1   thorpej 	/* Update the dirty transmit buffer pointer. */
   2678    1.1   thorpej 	sc->sc_txsdirty = i;
   2679    1.1   thorpej 	DPRINTF(WM_DEBUG_TX,
   2680  1.160  christos 	    ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
   2681    1.1   thorpej 
   2682    1.1   thorpej 	/*
   2683    1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   2684    1.1   thorpej 	 * timer.
   2685    1.1   thorpej 	 */
   2686   1.74      tron 	if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
   2687    1.1   thorpej 		ifp->if_timer = 0;
   2688    1.1   thorpej }
   2689    1.1   thorpej 
   2690    1.1   thorpej /*
   2691    1.1   thorpej  * wm_rxintr:
   2692    1.1   thorpej  *
   2693    1.1   thorpej  *	Helper; handle receive interrupts.
   2694    1.1   thorpej  */
   2695   1.47   thorpej static void
   2696    1.1   thorpej wm_rxintr(struct wm_softc *sc)
   2697    1.1   thorpej {
   2698    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2699    1.1   thorpej 	struct wm_rxsoft *rxs;
   2700    1.1   thorpej 	struct mbuf *m;
   2701    1.1   thorpej 	int i, len;
   2702    1.1   thorpej 	uint8_t status, errors;
   2703  1.171    darran 	uint16_t vlantag;
   2704    1.1   thorpej 
   2705    1.1   thorpej 	for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
   2706    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2707    1.1   thorpej 
   2708    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2709    1.1   thorpej 		    ("%s: RX: checking descriptor %d\n",
   2710  1.160  christos 		    device_xname(sc->sc_dev), i));
   2711    1.1   thorpej 
   2712    1.1   thorpej 		WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2713    1.1   thorpej 
   2714    1.1   thorpej 		status = sc->sc_rxdescs[i].wrx_status;
   2715    1.1   thorpej 		errors = sc->sc_rxdescs[i].wrx_errors;
   2716    1.1   thorpej 		len = le16toh(sc->sc_rxdescs[i].wrx_len);
   2717  1.171    darran 		vlantag = sc->sc_rxdescs[i].wrx_special;
   2718    1.1   thorpej 
   2719    1.1   thorpej 		if ((status & WRX_ST_DD) == 0) {
   2720    1.1   thorpej 			/*
   2721    1.1   thorpej 			 * We have processed all of the receive descriptors.
   2722    1.1   thorpej 			 */
   2723   1.20   thorpej 			WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   2724    1.1   thorpej 			break;
   2725    1.1   thorpej 		}
   2726    1.1   thorpej 
   2727    1.1   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   2728    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2729    1.1   thorpej 			    ("%s: RX: discarding contents of descriptor %d\n",
   2730  1.160  christos 			    device_xname(sc->sc_dev), i));
   2731    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2732    1.1   thorpej 			if (status & WRX_ST_EOP) {
   2733    1.1   thorpej 				/* Reset our state. */
   2734    1.1   thorpej 				DPRINTF(WM_DEBUG_RX,
   2735    1.1   thorpej 				    ("%s: RX: resetting rxdiscard -> 0\n",
   2736  1.160  christos 				    device_xname(sc->sc_dev)));
   2737    1.1   thorpej 				sc->sc_rxdiscard = 0;
   2738    1.1   thorpej 			}
   2739    1.1   thorpej 			continue;
   2740    1.1   thorpej 		}
   2741    1.1   thorpej 
   2742    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2743    1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2744    1.1   thorpej 
   2745    1.1   thorpej 		m = rxs->rxs_mbuf;
   2746    1.1   thorpej 
   2747    1.1   thorpej 		/*
   2748  1.124  wrstuden 		 * Add a new receive buffer to the ring, unless of
   2749  1.124  wrstuden 		 * course the length is zero. Treat the latter as a
   2750  1.124  wrstuden 		 * failed mapping.
   2751    1.1   thorpej 		 */
   2752  1.124  wrstuden 		if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
   2753    1.1   thorpej 			/*
   2754    1.1   thorpej 			 * Failed, throw away what we've done so
   2755    1.1   thorpej 			 * far, and discard the rest of the packet.
   2756    1.1   thorpej 			 */
   2757    1.1   thorpej 			ifp->if_ierrors++;
   2758    1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2759    1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2760    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2761    1.1   thorpej 			if ((status & WRX_ST_EOP) == 0)
   2762    1.1   thorpej 				sc->sc_rxdiscard = 1;
   2763    1.1   thorpej 			if (sc->sc_rxhead != NULL)
   2764    1.1   thorpej 				m_freem(sc->sc_rxhead);
   2765    1.1   thorpej 			WM_RXCHAIN_RESET(sc);
   2766    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2767    1.1   thorpej 			    ("%s: RX: Rx buffer allocation failed, "
   2768  1.160  christos 			    "dropping packet%s\n", device_xname(sc->sc_dev),
   2769    1.1   thorpej 			    sc->sc_rxdiscard ? " (discard)" : ""));
   2770    1.1   thorpej 			continue;
   2771    1.1   thorpej 		}
   2772    1.1   thorpej 
   2773    1.1   thorpej 		m->m_len = len;
   2774  1.159    simonb 		sc->sc_rxlen += len;
   2775    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2776    1.1   thorpej 		    ("%s: RX: buffer at %p len %d\n",
   2777  1.160  christos 		    device_xname(sc->sc_dev), m->m_data, len));
   2778    1.1   thorpej 
   2779    1.1   thorpej 		/*
   2780    1.1   thorpej 		 * If this is not the end of the packet, keep
   2781    1.1   thorpej 		 * looking.
   2782    1.1   thorpej 		 */
   2783    1.1   thorpej 		if ((status & WRX_ST_EOP) == 0) {
   2784  1.159    simonb 			WM_RXCHAIN_LINK(sc, m);
   2785    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2786    1.1   thorpej 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   2787  1.160  christos 			    device_xname(sc->sc_dev), sc->sc_rxlen));
   2788    1.1   thorpej 			continue;
   2789    1.1   thorpej 		}
   2790    1.1   thorpej 
   2791    1.1   thorpej 		/*
   2792   1.93   thorpej 		 * Okay, we have the entire packet now.  The chip is
   2793   1.93   thorpej 		 * configured to include the FCS (not all chips can
   2794   1.93   thorpej 		 * be configured to strip it), so we need to trim it.
   2795  1.159    simonb 		 * May need to adjust length of previous mbuf in the
   2796  1.159    simonb 		 * chain if the current mbuf is too short.
   2797    1.1   thorpej 		 */
   2798  1.159    simonb 		if (m->m_len < ETHER_CRC_LEN) {
   2799  1.159    simonb 			sc->sc_rxtail->m_len -= (ETHER_CRC_LEN - m->m_len);
   2800  1.159    simonb 			m->m_len = 0;
   2801  1.159    simonb 		} else {
   2802  1.159    simonb 			m->m_len -= ETHER_CRC_LEN;
   2803  1.159    simonb 		}
   2804  1.159    simonb 		len = sc->sc_rxlen - ETHER_CRC_LEN;
   2805  1.159    simonb 
   2806  1.159    simonb 		WM_RXCHAIN_LINK(sc, m);
   2807   1.93   thorpej 
   2808    1.1   thorpej 		*sc->sc_rxtailp = NULL;
   2809    1.1   thorpej 		m = sc->sc_rxhead;
   2810    1.1   thorpej 
   2811    1.1   thorpej 		WM_RXCHAIN_RESET(sc);
   2812    1.1   thorpej 
   2813    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2814    1.1   thorpej 		    ("%s: RX: have entire packet, len -> %d\n",
   2815  1.160  christos 		    device_xname(sc->sc_dev), len));
   2816    1.1   thorpej 
   2817    1.1   thorpej 		/*
   2818    1.1   thorpej 		 * If an error occurred, update stats and drop the packet.
   2819    1.1   thorpej 		 */
   2820    1.1   thorpej 		if (errors &
   2821    1.1   thorpej 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   2822    1.1   thorpej 			ifp->if_ierrors++;
   2823    1.1   thorpej 			if (errors & WRX_ER_SE)
   2824   1.84   thorpej 				log(LOG_WARNING, "%s: symbol error\n",
   2825  1.160  christos 				    device_xname(sc->sc_dev));
   2826    1.1   thorpej 			else if (errors & WRX_ER_SEQ)
   2827   1.84   thorpej 				log(LOG_WARNING, "%s: receive sequence error\n",
   2828  1.160  christos 				    device_xname(sc->sc_dev));
   2829    1.1   thorpej 			else if (errors & WRX_ER_CE)
   2830   1.84   thorpej 				log(LOG_WARNING, "%s: CRC error\n",
   2831  1.160  christos 				    device_xname(sc->sc_dev));
   2832    1.1   thorpej 			m_freem(m);
   2833    1.1   thorpej 			continue;
   2834    1.1   thorpej 		}
   2835    1.1   thorpej 
   2836    1.1   thorpej 		/*
   2837    1.1   thorpej 		 * No errors.  Receive the packet.
   2838    1.1   thorpej 		 */
   2839    1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   2840    1.1   thorpej 		m->m_pkthdr.len = len;
   2841    1.1   thorpej 
   2842    1.1   thorpej 		/*
   2843    1.1   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   2844    1.1   thorpej 		 * for us.  Associate the tag with the packet.
   2845    1.1   thorpej 		 */
   2846   1.94  jdolecek 		if ((status & WRX_ST_VP) != 0) {
   2847   1.94  jdolecek 			VLAN_INPUT_TAG(ifp, m,
   2848  1.171    darran 			    le16toh(vlantag),
   2849   1.94  jdolecek 			    continue);
   2850    1.1   thorpej 		}
   2851    1.1   thorpej 
   2852    1.1   thorpej 		/*
   2853    1.1   thorpej 		 * Set up checksum info for this packet.
   2854    1.1   thorpej 		 */
   2855  1.106      yamt 		if ((status & WRX_ST_IXSM) == 0) {
   2856  1.106      yamt 			if (status & WRX_ST_IPCS) {
   2857  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
   2858  1.106      yamt 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   2859  1.106      yamt 				if (errors & WRX_ER_IPE)
   2860  1.106      yamt 					m->m_pkthdr.csum_flags |=
   2861  1.106      yamt 					    M_CSUM_IPv4_BAD;
   2862  1.106      yamt 			}
   2863  1.106      yamt 			if (status & WRX_ST_TCPCS) {
   2864  1.106      yamt 				/*
   2865  1.106      yamt 				 * Note: we don't know if this was TCP or UDP,
   2866  1.106      yamt 				 * so we just set both bits, and expect the
   2867  1.106      yamt 				 * upper layers to deal.
   2868  1.106      yamt 				 */
   2869  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
   2870  1.106      yamt 				m->m_pkthdr.csum_flags |=
   2871  1.130      yamt 				    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   2872  1.130      yamt 				    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   2873  1.106      yamt 				if (errors & WRX_ER_TCPE)
   2874  1.106      yamt 					m->m_pkthdr.csum_flags |=
   2875  1.106      yamt 					    M_CSUM_TCP_UDP_BAD;
   2876  1.106      yamt 			}
   2877    1.1   thorpej 		}
   2878    1.1   thorpej 
   2879    1.1   thorpej 		ifp->if_ipackets++;
   2880    1.1   thorpej 
   2881    1.1   thorpej #if NBPFILTER > 0
   2882    1.1   thorpej 		/* Pass this up to any BPF listeners. */
   2883    1.1   thorpej 		if (ifp->if_bpf)
   2884    1.1   thorpej 			bpf_mtap(ifp->if_bpf, m);
   2885    1.1   thorpej #endif /* NBPFILTER > 0 */
   2886    1.1   thorpej 
   2887    1.1   thorpej 		/* Pass it on. */
   2888    1.1   thorpej 		(*ifp->if_input)(ifp, m);
   2889    1.1   thorpej 	}
   2890    1.1   thorpej 
   2891    1.1   thorpej 	/* Update the receive pointer. */
   2892    1.1   thorpej 	sc->sc_rxptr = i;
   2893    1.1   thorpej 
   2894    1.1   thorpej 	DPRINTF(WM_DEBUG_RX,
   2895  1.160  christos 	    ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
   2896    1.1   thorpej }
   2897    1.1   thorpej 
   2898    1.1   thorpej /*
   2899    1.1   thorpej  * wm_linkintr:
   2900    1.1   thorpej  *
   2901    1.1   thorpej  *	Helper; handle link interrupts.
   2902    1.1   thorpej  */
   2903   1.47   thorpej static void
   2904    1.1   thorpej wm_linkintr(struct wm_softc *sc, uint32_t icr)
   2905    1.1   thorpej {
   2906    1.1   thorpej 	uint32_t status;
   2907    1.1   thorpej 
   2908  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   2909  1.173   msaitoh 		__func__));
   2910    1.1   thorpej 	/*
   2911    1.1   thorpej 	 * If we get a link status interrupt on a 1000BASE-T
   2912    1.1   thorpej 	 * device, just fall into the normal MII tick path.
   2913    1.1   thorpej 	 */
   2914    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   2915    1.1   thorpej 		if (icr & ICR_LSC) {
   2916    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   2917    1.1   thorpej 			    ("%s: LINK: LSC -> mii_tick\n",
   2918  1.160  christos 			    device_xname(sc->sc_dev)));
   2919    1.1   thorpej 			mii_tick(&sc->sc_mii);
   2920  1.170   msaitoh 			if (sc->sc_type == WM_T_82543) {
   2921  1.170   msaitoh 				int miistatus, active;
   2922  1.170   msaitoh 
   2923  1.170   msaitoh 				/*
   2924  1.170   msaitoh 				 * With 82543, we need to force speed and
   2925  1.170   msaitoh 				 * duplex on the MAC equal to what the PHY
   2926  1.170   msaitoh 				 * speed and duplex configuration is.
   2927  1.170   msaitoh 				 */
   2928  1.170   msaitoh 				miistatus = sc->sc_mii.mii_media_status;
   2929  1.170   msaitoh 
   2930  1.170   msaitoh 				if (miistatus & IFM_ACTIVE) {
   2931  1.170   msaitoh 					active = sc->sc_mii.mii_media_active;
   2932  1.170   msaitoh 					sc->sc_ctrl &= ~(CTRL_SPEED_MASK
   2933  1.170   msaitoh 					    | CTRL_FD);
   2934  1.170   msaitoh 					switch (IFM_SUBTYPE(active)) {
   2935  1.170   msaitoh 					case IFM_10_T:
   2936  1.170   msaitoh 						sc->sc_ctrl |= CTRL_SPEED_10;
   2937  1.170   msaitoh 						break;
   2938  1.170   msaitoh 					case IFM_100_TX:
   2939  1.170   msaitoh 						sc->sc_ctrl |= CTRL_SPEED_100;
   2940  1.170   msaitoh 						break;
   2941  1.170   msaitoh 					case IFM_1000_T:
   2942  1.170   msaitoh 						sc->sc_ctrl |= CTRL_SPEED_1000;
   2943  1.170   msaitoh 						break;
   2944  1.170   msaitoh 					default:
   2945  1.170   msaitoh 						/*
   2946  1.170   msaitoh 						 * fiber?
   2947  1.170   msaitoh 						 * Shoud not enter here.
   2948  1.170   msaitoh 						 */
   2949  1.170   msaitoh 						printf("unknown media (%x)\n",
   2950  1.170   msaitoh 						    active);
   2951  1.170   msaitoh 						break;
   2952  1.170   msaitoh 					}
   2953  1.170   msaitoh 					if (active & IFM_FDX)
   2954  1.170   msaitoh 						sc->sc_ctrl |= CTRL_FD;
   2955  1.170   msaitoh 					CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   2956  1.170   msaitoh 				}
   2957  1.170   msaitoh 			}
   2958    1.1   thorpej 		} else if (icr & ICR_RXSEQ) {
   2959    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   2960    1.1   thorpej 			    ("%s: LINK Receive sequence error\n",
   2961  1.160  christos 			    device_xname(sc->sc_dev)));
   2962    1.1   thorpej 		}
   2963    1.1   thorpej 		return;
   2964    1.1   thorpej 	}
   2965    1.1   thorpej 
   2966  1.190   msaitoh 	/* TBI mode */
   2967  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   2968    1.1   thorpej 	if (icr & ICR_LSC) {
   2969    1.1   thorpej 		if (status & STATUS_LU) {
   2970    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   2971  1.160  christos 			    device_xname(sc->sc_dev),
   2972    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   2973  1.173   msaitoh 			/*
   2974  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   2975  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   2976  1.173   msaitoh 			 */
   2977  1.173   msaitoh 
   2978  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   2979    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   2980   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   2981    1.1   thorpej 			if (status & STATUS_FD)
   2982    1.1   thorpej 				sc->sc_tctl |=
   2983    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   2984    1.1   thorpej 			else
   2985    1.1   thorpej 				sc->sc_tctl |=
   2986    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   2987  1.173   msaitoh 			if (sc->sc_ctrl & CTRL_TFCE)
   2988   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   2989    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   2990   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   2991   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   2992   1.71   thorpej 				      sc->sc_fcrtl);
   2993    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   2994    1.1   thorpej 		} else {
   2995    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   2996  1.161    cegger 			    device_xname(sc->sc_dev)));
   2997    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   2998    1.1   thorpej 		}
   2999    1.1   thorpej 		wm_tbi_set_linkled(sc);
   3000  1.173   msaitoh 	} else if (icr & ICR_RXCFG) {
   3001  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
   3002  1.173   msaitoh 		    device_xname(sc->sc_dev)));
   3003  1.173   msaitoh 		sc->sc_tbi_nrxcfg++;
   3004  1.173   msaitoh 		wm_check_for_link(sc);
   3005    1.1   thorpej 	} else if (icr & ICR_RXSEQ) {
   3006    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3007    1.1   thorpej 		    ("%s: LINK: Receive sequence error\n",
   3008  1.160  christos 		    device_xname(sc->sc_dev)));
   3009    1.1   thorpej 	}
   3010    1.1   thorpej }
   3011    1.1   thorpej 
   3012    1.1   thorpej /*
   3013    1.1   thorpej  * wm_tick:
   3014    1.1   thorpej  *
   3015    1.1   thorpej  *	One second timer, used to check link status, sweep up
   3016    1.1   thorpej  *	completed transmit jobs, etc.
   3017    1.1   thorpej  */
   3018   1.47   thorpej static void
   3019    1.1   thorpej wm_tick(void *arg)
   3020    1.1   thorpej {
   3021    1.1   thorpej 	struct wm_softc *sc = arg;
   3022  1.127    bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3023    1.1   thorpej 	int s;
   3024    1.1   thorpej 
   3025    1.1   thorpej 	s = splnet();
   3026    1.1   thorpej 
   3027   1.71   thorpej 	if (sc->sc_type >= WM_T_82542_2_1) {
   3028   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   3029   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   3030   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   3031   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   3032   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   3033   1.71   thorpej 	}
   3034   1.71   thorpej 
   3035  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   3036  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   3037  1.127    bouyer 
   3038    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII)
   3039    1.1   thorpej 		mii_tick(&sc->sc_mii);
   3040    1.1   thorpej 	else
   3041    1.1   thorpej 		wm_tbi_check_link(sc);
   3042    1.1   thorpej 
   3043    1.1   thorpej 	splx(s);
   3044    1.1   thorpej 
   3045    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   3046    1.1   thorpej }
   3047    1.1   thorpej 
   3048    1.1   thorpej /*
   3049    1.1   thorpej  * wm_reset:
   3050    1.1   thorpej  *
   3051    1.1   thorpej  *	Reset the i82542 chip.
   3052    1.1   thorpej  */
   3053   1.47   thorpej static void
   3054    1.1   thorpej wm_reset(struct wm_softc *sc)
   3055    1.1   thorpej {
   3056  1.189   msaitoh 	int phy_reset = 0;
   3057  1.189   msaitoh 	uint32_t reg, func, mask;
   3058  1.189   msaitoh 	int i;
   3059    1.1   thorpej 
   3060   1.78   thorpej 	/*
   3061   1.78   thorpej 	 * Allocate on-chip memory according to the MTU size.
   3062   1.78   thorpej 	 * The Packet Buffer Allocation register must be written
   3063   1.78   thorpej 	 * before the chip is reset.
   3064   1.78   thorpej 	 */
   3065  1.120   msaitoh 	switch (sc->sc_type) {
   3066  1.120   msaitoh 	case WM_T_82547:
   3067  1.120   msaitoh 	case WM_T_82547_2:
   3068   1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   3069   1.78   thorpej 		    PBA_22K : PBA_30K;
   3070   1.78   thorpej 		sc->sc_txfifo_head = 0;
   3071   1.78   thorpej 		sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   3072   1.78   thorpej 		sc->sc_txfifo_size =
   3073   1.78   thorpej 		    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   3074   1.78   thorpej 		sc->sc_txfifo_stall = 0;
   3075  1.120   msaitoh 		break;
   3076  1.120   msaitoh 	case WM_T_82571:
   3077  1.120   msaitoh 	case WM_T_82572:
   3078  1.127    bouyer 	case WM_T_80003:
   3079  1.120   msaitoh 		sc->sc_pba = PBA_32K;
   3080  1.120   msaitoh 		break;
   3081  1.120   msaitoh 	case WM_T_82573:
   3082  1.185   msaitoh 		sc->sc_pba = PBA_12K;
   3083  1.185   msaitoh 		break;
   3084  1.165  sborrill 	case WM_T_82574:
   3085  1.185   msaitoh 	case WM_T_82583:
   3086  1.185   msaitoh 		sc->sc_pba = PBA_20K;
   3087  1.120   msaitoh 		break;
   3088  1.139    bouyer 	case WM_T_ICH8:
   3089  1.139    bouyer 		sc->sc_pba = PBA_8K;
   3090  1.139    bouyer 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   3091  1.139    bouyer 		break;
   3092  1.144   msaitoh 	case WM_T_ICH9:
   3093  1.167   msaitoh 	case WM_T_ICH10:
   3094  1.190   msaitoh 	case WM_T_PCH:
   3095  1.144   msaitoh 		sc->sc_pba = PBA_10K;
   3096  1.144   msaitoh 		break;
   3097  1.120   msaitoh 	default:
   3098  1.120   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   3099  1.120   msaitoh 		    PBA_40K : PBA_48K;
   3100  1.120   msaitoh 		break;
   3101   1.78   thorpej 	}
   3102   1.78   thorpej 	CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   3103   1.78   thorpej 
   3104  1.144   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   3105  1.144   msaitoh 		int timeout = 800;
   3106  1.144   msaitoh 
   3107  1.144   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   3108  1.144   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3109  1.144   msaitoh 
   3110  1.185   msaitoh 		while (timeout--) {
   3111  1.144   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
   3112  1.144   msaitoh 				break;
   3113  1.144   msaitoh 			delay(100);
   3114  1.144   msaitoh 		}
   3115  1.144   msaitoh 	}
   3116  1.144   msaitoh 
   3117  1.144   msaitoh 	/* clear interrupt */
   3118  1.144   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   3119  1.144   msaitoh 
   3120  1.189   msaitoh 	/* Stop the transmit and receive processes. */
   3121  1.189   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   3122  1.189   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
   3123  1.189   msaitoh 
   3124  1.189   msaitoh 	/* set_tbi_sbp_82543() */
   3125  1.189   msaitoh 
   3126  1.189   msaitoh 	delay(10*1000);
   3127  1.189   msaitoh 
   3128  1.189   msaitoh 	/* Must acquire the MDIO ownership before MAC reset */
   3129  1.189   msaitoh 	switch(sc->sc_type) {
   3130  1.189   msaitoh 	case WM_T_82573:
   3131  1.189   msaitoh 	case WM_T_82574:
   3132  1.189   msaitoh 	case WM_T_82583:
   3133  1.189   msaitoh 		i = 0;
   3134  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_EXTCNFCTR)
   3135  1.189   msaitoh 		    | EXTCNFCTR_MDIO_SW_OWNERSHIP;
   3136  1.189   msaitoh 		do {
   3137  1.189   msaitoh 			CSR_WRITE(sc, WMREG_EXTCNFCTR,
   3138  1.189   msaitoh 			    reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
   3139  1.189   msaitoh 			reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   3140  1.189   msaitoh 			if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
   3141  1.189   msaitoh 				break;
   3142  1.189   msaitoh 			reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
   3143  1.189   msaitoh 			delay(2*1000);
   3144  1.189   msaitoh 			i++;
   3145  1.189   msaitoh 		} while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
   3146  1.189   msaitoh 		break;
   3147  1.189   msaitoh 	default:
   3148  1.189   msaitoh 		break;
   3149  1.189   msaitoh 	}
   3150  1.189   msaitoh 
   3151  1.137   msaitoh 	/*
   3152  1.138      salo 	 * 82541 Errata 29? & 82547 Errata 28?
   3153  1.137   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   3154  1.137   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   3155  1.137   msaitoh 	 */
   3156  1.137   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   3157  1.137   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   3158  1.137   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   3159  1.137   msaitoh 		delay(5000);
   3160  1.137   msaitoh 	}
   3161  1.137   msaitoh 
   3162  1.190   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   3163  1.190   msaitoh 		/* Save K1 */
   3164  1.190   msaitoh 	}
   3165  1.190   msaitoh 
   3166   1.53   thorpej 	switch (sc->sc_type) {
   3167  1.189   msaitoh 	case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
   3168   1.53   thorpej 	case WM_T_82541:
   3169   1.53   thorpej 	case WM_T_82541_2:
   3170  1.189   msaitoh 	case WM_T_82547:
   3171  1.189   msaitoh 	case WM_T_82547_2:
   3172   1.53   thorpej 		/*
   3173   1.88    briggs 		 * On some chipsets, a reset through a memory-mapped write
   3174   1.88    briggs 		 * cycle can cause the chip to reset before completing the
   3175   1.88    briggs 		 * write cycle.  This causes major headache that can be
   3176   1.88    briggs 		 * avoided by issuing the reset via indirect register writes
   3177   1.88    briggs 		 * through I/O space.
   3178   1.88    briggs 		 *
   3179   1.88    briggs 		 * So, if we successfully mapped the I/O BAR at attach time,
   3180   1.88    briggs 		 * use that.  Otherwise, try our luck with a memory-mapped
   3181   1.88    briggs 		 * reset.
   3182   1.53   thorpej 		 */
   3183   1.53   thorpej 		if (sc->sc_flags & WM_F_IOH_VALID)
   3184   1.53   thorpej 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   3185   1.53   thorpej 		else
   3186   1.53   thorpej 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   3187   1.53   thorpej 		break;
   3188   1.53   thorpej 	case WM_T_82545_3:
   3189   1.53   thorpej 	case WM_T_82546_3:
   3190   1.53   thorpej 		/* Use the shadow control register on these chips. */
   3191   1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   3192   1.53   thorpej 		break;
   3193  1.189   msaitoh 	case WM_T_80003:
   3194  1.189   msaitoh 		func = (CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1;
   3195  1.189   msaitoh 		mask = func ? SWFW_PHY1_SM : SWFW_PHY0_SM;
   3196  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   3197  1.189   msaitoh 		wm_get_swfw_semaphore(sc, mask);
   3198  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   3199  1.189   msaitoh 		wm_put_swfw_semaphore(sc, mask);
   3200  1.189   msaitoh 		break;
   3201  1.139    bouyer 	case WM_T_ICH8:
   3202  1.144   msaitoh 	case WM_T_ICH9:
   3203  1.167   msaitoh 	case WM_T_ICH10:
   3204  1.190   msaitoh 	case WM_T_PCH:
   3205  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   3206  1.189   msaitoh 		if (wm_check_reset_block(sc) == 0) {
   3207  1.190   msaitoh 			if (sc->sc_type >= WM_T_PCH) {
   3208  1.190   msaitoh 				uint32_t status;
   3209  1.190   msaitoh 
   3210  1.190   msaitoh 				status = CSR_READ(sc, WMREG_STATUS);
   3211  1.190   msaitoh 				CSR_WRITE(sc, WMREG_STATUS,
   3212  1.190   msaitoh 				    status & ~STATUS_PHYRA);
   3213  1.190   msaitoh 			}
   3214  1.190   msaitoh 
   3215  1.189   msaitoh 			reg |= CTRL_PHY_RESET;
   3216  1.189   msaitoh 			phy_reset = 1;
   3217  1.189   msaitoh 		}
   3218  1.139    bouyer 		wm_get_swfwhw_semaphore(sc);
   3219  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   3220  1.189   msaitoh 		delay(20*1000);
   3221  1.189   msaitoh 		wm_put_swfwhw_semaphore(sc);
   3222  1.188   msaitoh 		break;
   3223  1.189   msaitoh 	case WM_T_82542_2_0:
   3224  1.189   msaitoh 	case WM_T_82542_2_1:
   3225  1.189   msaitoh 	case WM_T_82543:
   3226  1.189   msaitoh 	case WM_T_82540:
   3227  1.189   msaitoh 	case WM_T_82545:
   3228  1.189   msaitoh 	case WM_T_82546:
   3229  1.189   msaitoh 	case WM_T_82571:
   3230  1.189   msaitoh 	case WM_T_82572:
   3231  1.189   msaitoh 	case WM_T_82573:
   3232  1.189   msaitoh 	case WM_T_82574:
   3233  1.189   msaitoh 	case WM_T_82583:
   3234   1.53   thorpej 	default:
   3235   1.53   thorpej 		/* Everything else can safely use the documented method. */
   3236  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   3237   1.53   thorpej 		break;
   3238   1.53   thorpej 	}
   3239  1.189   msaitoh 
   3240  1.189   msaitoh 	if (phy_reset != 0)
   3241  1.189   msaitoh 		wm_get_cfg_done(sc);
   3242    1.1   thorpej 
   3243  1.146   msaitoh 	/* reload EEPROM */
   3244  1.144   msaitoh 	switch(sc->sc_type) {
   3245  1.144   msaitoh 	case WM_T_82542_2_0:
   3246  1.144   msaitoh 	case WM_T_82542_2_1:
   3247  1.144   msaitoh 	case WM_T_82543:
   3248  1.144   msaitoh 	case WM_T_82544:
   3249  1.144   msaitoh 		delay(10);
   3250  1.146   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   3251  1.146   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   3252  1.144   msaitoh 		delay(2000);
   3253  1.144   msaitoh 		break;
   3254  1.189   msaitoh 	case WM_T_82540:
   3255  1.189   msaitoh 	case WM_T_82545:
   3256  1.189   msaitoh 	case WM_T_82545_3:
   3257  1.189   msaitoh 	case WM_T_82546:
   3258  1.189   msaitoh 	case WM_T_82546_3:
   3259  1.189   msaitoh 		delay(5*1000);
   3260  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   3261  1.189   msaitoh 		break;
   3262  1.144   msaitoh 	case WM_T_82541:
   3263  1.144   msaitoh 	case WM_T_82541_2:
   3264  1.144   msaitoh 	case WM_T_82547:
   3265  1.144   msaitoh 	case WM_T_82547_2:
   3266  1.144   msaitoh 		delay(20000);
   3267  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   3268  1.144   msaitoh 		break;
   3269  1.189   msaitoh 	case WM_T_82571:
   3270  1.189   msaitoh 	case WM_T_82572:
   3271  1.144   msaitoh 	case WM_T_82573:
   3272  1.165  sborrill 	case WM_T_82574:
   3273  1.185   msaitoh 	case WM_T_82583:
   3274  1.146   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   3275  1.146   msaitoh 			delay(10);
   3276  1.146   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   3277  1.146   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   3278  1.146   msaitoh 		}
   3279  1.145   msaitoh 		/* check EECD_EE_AUTORD */
   3280  1.146   msaitoh 		wm_get_auto_rd_done(sc);
   3281  1.189   msaitoh 		/*
   3282  1.189   msaitoh 		 * Phy configuration from NVM just starts after EECD_AUTO_RD
   3283  1.189   msaitoh 		 * is set.
   3284  1.189   msaitoh 		 */
   3285  1.189   msaitoh 		if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
   3286  1.189   msaitoh 		    || (sc->sc_type == WM_T_82583))
   3287  1.189   msaitoh 			delay(25*1000);
   3288  1.189   msaitoh 		break;
   3289  1.189   msaitoh 	case WM_T_80003:
   3290  1.189   msaitoh 	case WM_T_ICH8:
   3291  1.189   msaitoh 	case WM_T_ICH9:
   3292  1.189   msaitoh 		/* check EECD_EE_AUTORD */
   3293  1.189   msaitoh 		wm_get_auto_rd_done(sc);
   3294  1.189   msaitoh 		break;
   3295  1.190   msaitoh 	case WM_T_ICH10:
   3296  1.190   msaitoh 	case WM_T_PCH:
   3297  1.189   msaitoh 		wm_lan_init_done(sc);
   3298  1.189   msaitoh 		break;
   3299  1.189   msaitoh 	default:
   3300  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   3301  1.127    bouyer 	}
   3302  1.144   msaitoh 
   3303  1.174   msaitoh 	/* reload sc_ctrl */
   3304  1.174   msaitoh 	sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   3305  1.174   msaitoh 
   3306  1.190   msaitoh 	/*
   3307  1.190   msaitoh 	 * For PCH, this write will make sure that any noise will be detected
   3308  1.190   msaitoh 	 * as a CRC error and be dropped rather than show up as a bad packet
   3309  1.190   msaitoh 	 * to the DMA engine
   3310  1.190   msaitoh 	 */
   3311  1.190   msaitoh 	if (sc->sc_type == WM_T_PCH)
   3312  1.190   msaitoh 		CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
   3313  1.190   msaitoh 
   3314  1.144   msaitoh #if 0
   3315  1.144   msaitoh 	for (i = 0; i < 1000; i++) {
   3316  1.144   msaitoh 		if ((CSR_READ(sc, WMREG_CTRL) & CTRL_RST) == 0) {
   3317  1.144   msaitoh 			return;
   3318  1.144   msaitoh 		}
   3319  1.144   msaitoh 		delay(20);
   3320  1.144   msaitoh 	}
   3321  1.144   msaitoh 
   3322  1.144   msaitoh 	if (CSR_READ(sc, WMREG_CTRL) & CTRL_RST)
   3323  1.144   msaitoh 		log(LOG_ERR, "%s: reset failed to complete\n",
   3324  1.160  christos 		    device_xname(sc->sc_dev));
   3325  1.144   msaitoh #endif
   3326    1.1   thorpej }
   3327    1.1   thorpej 
   3328    1.1   thorpej /*
   3329    1.1   thorpej  * wm_init:		[ifnet interface function]
   3330    1.1   thorpej  *
   3331    1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   3332    1.1   thorpej  */
   3333   1.47   thorpej static int
   3334    1.1   thorpej wm_init(struct ifnet *ifp)
   3335    1.1   thorpej {
   3336    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3337    1.1   thorpej 	struct wm_rxsoft *rxs;
   3338    1.1   thorpej 	int i, error = 0;
   3339    1.1   thorpej 	uint32_t reg;
   3340    1.1   thorpej 
   3341   1.42   thorpej 	/*
   3342   1.42   thorpej 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   3343   1.42   thorpej 	 * There is a small but measurable benefit to avoiding the adjusment
   3344   1.42   thorpej 	 * of the descriptor so that the headers are aligned, for normal mtu,
   3345   1.42   thorpej 	 * on such platforms.  One possibility is that the DMA itself is
   3346   1.42   thorpej 	 * slightly more efficient if the front of the entire packet (instead
   3347   1.42   thorpej 	 * of the front of the headers) is aligned.
   3348   1.42   thorpej 	 *
   3349   1.42   thorpej 	 * Note we must always set align_tweak to 0 if we are using
   3350   1.42   thorpej 	 * jumbo frames.
   3351   1.42   thorpej 	 */
   3352   1.42   thorpej #ifdef __NO_STRICT_ALIGNMENT
   3353   1.42   thorpej 	sc->sc_align_tweak = 0;
   3354   1.41       tls #else
   3355   1.42   thorpej 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   3356   1.42   thorpej 		sc->sc_align_tweak = 0;
   3357   1.42   thorpej 	else
   3358   1.42   thorpej 		sc->sc_align_tweak = 2;
   3359   1.42   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   3360   1.41       tls 
   3361    1.1   thorpej 	/* Cancel any pending I/O. */
   3362    1.1   thorpej 	wm_stop(ifp, 0);
   3363    1.1   thorpej 
   3364  1.127    bouyer 	/* update statistics before reset */
   3365  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   3366  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   3367  1.127    bouyer 
   3368    1.1   thorpej 	/* Reset the chip to a known state. */
   3369    1.1   thorpej 	wm_reset(sc);
   3370    1.1   thorpej 
   3371  1.169   msaitoh 	switch (sc->sc_type) {
   3372  1.169   msaitoh 	case WM_T_82571:
   3373  1.169   msaitoh 	case WM_T_82572:
   3374  1.169   msaitoh 	case WM_T_82573:
   3375  1.169   msaitoh 	case WM_T_82574:
   3376  1.185   msaitoh 	case WM_T_82583:
   3377  1.169   msaitoh 	case WM_T_80003:
   3378  1.169   msaitoh 	case WM_T_ICH8:
   3379  1.169   msaitoh 	case WM_T_ICH9:
   3380  1.169   msaitoh 	case WM_T_ICH10:
   3381  1.190   msaitoh 	case WM_T_PCH:
   3382  1.169   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   3383  1.169   msaitoh 			wm_get_hw_control(sc);
   3384  1.169   msaitoh 		break;
   3385  1.169   msaitoh 	default:
   3386  1.169   msaitoh 		break;
   3387  1.169   msaitoh 	}
   3388  1.169   msaitoh 
   3389  1.191   msaitoh 	/* Reset the PHY. */
   3390  1.191   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   3391  1.191   msaitoh 		wm_gmii_reset(sc);
   3392  1.191   msaitoh 
   3393    1.1   thorpej 	/* Initialize the transmit descriptor ring. */
   3394   1.75   thorpej 	memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
   3395   1.75   thorpej 	WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
   3396    1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3397   1.75   thorpej 	sc->sc_txfree = WM_NTXDESC(sc);
   3398    1.1   thorpej 	sc->sc_txnext = 0;
   3399    1.5   thorpej 
   3400   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   3401   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
   3402   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
   3403   1.75   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
   3404    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   3405    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   3406   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   3407    1.1   thorpej 	} else {
   3408   1.69   thorpej 		CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
   3409   1.69   thorpej 		CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
   3410   1.75   thorpej 		CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
   3411    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDH, 0);
   3412    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDT, 0);
   3413  1.150       tls 		CSR_WRITE(sc, WMREG_TIDV, 375);		/* ITR / 4 */
   3414  1.150       tls 		CSR_WRITE(sc, WMREG_TADV, 375);		/* should be same */
   3415    1.1   thorpej 
   3416    1.1   thorpej 		CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
   3417    1.1   thorpej 		    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   3418    1.1   thorpej 		CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
   3419    1.1   thorpej 		    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   3420    1.1   thorpej 	}
   3421    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_LO, 0);
   3422    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_HI, 0);
   3423    1.1   thorpej 
   3424    1.1   thorpej 	/* Initialize the transmit job descriptors. */
   3425   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++)
   3426    1.1   thorpej 		sc->sc_txsoft[i].txs_mbuf = NULL;
   3427   1.74      tron 	sc->sc_txsfree = WM_TXQUEUELEN(sc);
   3428    1.1   thorpej 	sc->sc_txsnext = 0;
   3429    1.1   thorpej 	sc->sc_txsdirty = 0;
   3430    1.1   thorpej 
   3431    1.1   thorpej 	/*
   3432    1.1   thorpej 	 * Initialize the receive descriptor and receive job
   3433    1.1   thorpej 	 * descriptor rings.
   3434    1.1   thorpej 	 */
   3435   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   3436   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
   3437   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
   3438    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
   3439    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   3440    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   3441   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   3442    1.1   thorpej 
   3443    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   3444    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   3445    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   3446    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   3447    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   3448    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   3449    1.1   thorpej 	} else {
   3450   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
   3451   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
   3452    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
   3453    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDH, 0);
   3454    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDT, 0);
   3455  1.150       tls 		CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD);	/* ITR/4 */
   3456  1.150       tls 		CSR_WRITE(sc, WMREG_RADV, 375);		/* MUST be same */
   3457    1.1   thorpej 	}
   3458    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   3459    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3460    1.1   thorpej 		if (rxs->rxs_mbuf == NULL) {
   3461    1.1   thorpej 			if ((error = wm_add_rxbuf(sc, i)) != 0) {
   3462   1.84   thorpej 				log(LOG_ERR, "%s: unable to allocate or map rx "
   3463    1.1   thorpej 				    "buffer %d, error = %d\n",
   3464  1.160  christos 				    device_xname(sc->sc_dev), i, error);
   3465    1.1   thorpej 				/*
   3466    1.1   thorpej 				 * XXX Should attempt to run with fewer receive
   3467    1.1   thorpej 				 * XXX buffers instead of just failing.
   3468    1.1   thorpej 				 */
   3469    1.1   thorpej 				wm_rxdrain(sc);
   3470    1.1   thorpej 				goto out;
   3471    1.1   thorpej 			}
   3472    1.1   thorpej 		} else
   3473    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3474    1.1   thorpej 	}
   3475    1.1   thorpej 	sc->sc_rxptr = 0;
   3476    1.1   thorpej 	sc->sc_rxdiscard = 0;
   3477    1.1   thorpej 	WM_RXCHAIN_RESET(sc);
   3478    1.1   thorpej 
   3479    1.1   thorpej 	/*
   3480    1.1   thorpej 	 * Clear out the VLAN table -- we don't use it (yet).
   3481    1.1   thorpej 	 */
   3482    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, 0);
   3483    1.1   thorpej 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   3484    1.1   thorpej 		CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   3485    1.1   thorpej 
   3486    1.1   thorpej 	/*
   3487    1.1   thorpej 	 * Set up flow-control parameters.
   3488    1.1   thorpej 	 *
   3489    1.1   thorpej 	 * XXX Values could probably stand some tuning.
   3490    1.1   thorpej 	 */
   3491  1.177   msaitoh 	if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   3492  1.190   msaitoh 	    && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
   3493  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   3494  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   3495  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   3496  1.139    bouyer 	}
   3497   1.71   thorpej 
   3498   1.71   thorpej 	sc->sc_fcrtl = FCRTL_DFLT;
   3499   1.71   thorpej 	if (sc->sc_type < WM_T_82543) {
   3500   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   3501   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   3502   1.71   thorpej 	} else {
   3503   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   3504   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   3505    1.1   thorpej 	}
   3506  1.177   msaitoh 
   3507  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   3508  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
   3509  1.177   msaitoh 	else
   3510  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   3511    1.1   thorpej 
   3512    1.1   thorpej 	/* Deal with VLAN enables. */
   3513   1.94  jdolecek 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   3514    1.1   thorpej 		sc->sc_ctrl |= CTRL_VME;
   3515    1.1   thorpej 	else
   3516    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_VME;
   3517    1.1   thorpej 
   3518    1.1   thorpej 	/* Write the control registers. */
   3519    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3520  1.177   msaitoh 
   3521  1.177   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   3522  1.127    bouyer 		int val;
   3523  1.177   msaitoh 
   3524  1.177   msaitoh 		switch (sc->sc_type) {
   3525  1.177   msaitoh 		case WM_T_80003:
   3526  1.177   msaitoh 		case WM_T_ICH8:
   3527  1.177   msaitoh 		case WM_T_ICH9:
   3528  1.177   msaitoh 		case WM_T_ICH10:
   3529  1.190   msaitoh 		case WM_T_PCH:
   3530  1.177   msaitoh 			/*
   3531  1.177   msaitoh 			 * Set the mac to wait the maximum time between each
   3532  1.177   msaitoh 			 * iteration and increase the max iterations when
   3533  1.177   msaitoh 			 * polling the phy; this fixes erroneous timeouts at
   3534  1.177   msaitoh 			 * 10Mbps.
   3535  1.177   msaitoh 			 */
   3536  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
   3537  1.177   msaitoh 			    0xFFFF);
   3538  1.178   msaitoh 			val = wm_kmrn_readreg(sc,
   3539  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM);
   3540  1.177   msaitoh 			val |= 0x3F;
   3541  1.178   msaitoh 			wm_kmrn_writereg(sc,
   3542  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM, val);
   3543  1.177   msaitoh 			break;
   3544  1.177   msaitoh 		default:
   3545  1.177   msaitoh 			break;
   3546  1.177   msaitoh 		}
   3547  1.177   msaitoh 
   3548  1.177   msaitoh 		if (sc->sc_type == WM_T_80003) {
   3549  1.177   msaitoh 			val = CSR_READ(sc, WMREG_CTRL_EXT);
   3550  1.177   msaitoh 			val &= ~CTRL_EXT_LINK_MODE_MASK;
   3551  1.177   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, val);
   3552  1.177   msaitoh 
   3553  1.177   msaitoh 			/* Bypass RX and TX FIFO's */
   3554  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   3555  1.177   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS |
   3556  1.177   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   3557  1.127    bouyer 
   3558  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   3559  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   3560  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   3561  1.177   msaitoh 		}
   3562  1.127    bouyer 	}
   3563    1.1   thorpej #if 0
   3564    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   3565    1.1   thorpej #endif
   3566    1.1   thorpej 
   3567    1.1   thorpej 	/*
   3568    1.1   thorpej 	 * Set up checksum offload parameters.
   3569    1.1   thorpej 	 */
   3570    1.1   thorpej 	reg = CSR_READ(sc, WMREG_RXCSUM);
   3571  1.130      yamt 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   3572  1.103      yamt 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   3573    1.1   thorpej 		reg |= RXCSUM_IPOFL;
   3574  1.103      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   3575   1.12   thorpej 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   3576  1.130      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   3577  1.130      yamt 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   3578    1.1   thorpej 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   3579    1.1   thorpej 
   3580  1.173   msaitoh 	/* Reset TBI's RXCFG count */
   3581  1.173   msaitoh 	sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
   3582  1.173   msaitoh 
   3583    1.1   thorpej 	/*
   3584    1.1   thorpej 	 * Set up the interrupt registers.
   3585    1.1   thorpej 	 */
   3586    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   3587   1.10   thorpej 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   3588    1.1   thorpej 	    ICR_RXO | ICR_RXT0;
   3589    1.1   thorpej 	if ((sc->sc_flags & WM_F_HAS_MII) == 0)
   3590    1.1   thorpej 		sc->sc_icr |= ICR_RXCFG;
   3591    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   3592    1.1   thorpej 
   3593  1.177   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3594  1.190   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
   3595  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_KABGTXD);
   3596  1.177   msaitoh 		reg |= KABGTXD_BGSQLBIAS;
   3597  1.177   msaitoh 		CSR_WRITE(sc, WMREG_KABGTXD, reg);
   3598  1.177   msaitoh 	}
   3599  1.177   msaitoh 
   3600    1.1   thorpej 	/* Set up the inter-packet gap. */
   3601    1.1   thorpej 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   3602    1.1   thorpej 
   3603   1.92    briggs 	if (sc->sc_type >= WM_T_82543) {
   3604  1.150       tls 		/*
   3605  1.150       tls 		 * Set up the interrupt throttling register (units of 256ns)
   3606  1.150       tls 		 * Note that a footnote in Intel's documentation says this
   3607  1.150       tls 		 * ticker runs at 1/4 the rate when the chip is in 100Mbit
   3608  1.150       tls 		 * or 10Mbit mode.  Empirically, it appears to be the case
   3609  1.150       tls 		 * that that is also true for the 1024ns units of the other
   3610  1.150       tls 		 * interrupt-related timer registers -- so, really, we ought
   3611  1.150       tls 		 * to divide this value by 4 when the link speed is low.
   3612  1.150       tls 		 *
   3613  1.150       tls 		 * XXX implement this division at link speed change!
   3614  1.150       tls 		 */
   3615  1.153       tls 
   3616  1.153       tls 		 /*
   3617  1.153       tls 		  * For N interrupts/sec, set this value to:
   3618  1.153       tls 		  * 1000000000 / (N * 256).  Note that we set the
   3619  1.153       tls 		  * absolute and packet timer values to this value
   3620  1.153       tls 		  * divided by 4 to get "simple timer" behavior.
   3621  1.153       tls 		  */
   3622  1.153       tls 
   3623  1.153       tls 		sc->sc_itr = 1500;		/* 2604 ints/sec */
   3624   1.92    briggs 		CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   3625   1.92    briggs 	}
   3626   1.92    briggs 
   3627    1.1   thorpej 	/* Set the VLAN ethernetype. */
   3628    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   3629    1.1   thorpej 
   3630    1.1   thorpej 	/*
   3631    1.1   thorpej 	 * Set up the transmit control register; we start out with
   3632    1.1   thorpej 	 * a collision distance suitable for FDX, but update it whe
   3633    1.1   thorpej 	 * we resolve the media type.
   3634    1.1   thorpej 	 */
   3635  1.178   msaitoh 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
   3636  1.178   msaitoh 	    | TCTL_CT(TX_COLLISION_THRESHOLD)
   3637  1.178   msaitoh 	    | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   3638  1.120   msaitoh 	if (sc->sc_type >= WM_T_82571)
   3639  1.120   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   3640    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   3641    1.1   thorpej 
   3642  1.177   msaitoh 	if (sc->sc_type == WM_T_80003) {
   3643  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL_EXT);
   3644  1.177   msaitoh 		reg &= ~TCTL_EXT_GCEX_MASK;
   3645  1.177   msaitoh 		reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
   3646  1.177   msaitoh 		CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
   3647  1.177   msaitoh 	}
   3648  1.177   msaitoh 
   3649    1.1   thorpej 	/* Set the media. */
   3650  1.152    dyoung 	if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
   3651  1.152    dyoung 		goto out;
   3652    1.1   thorpej 
   3653    1.1   thorpej 	/*
   3654    1.1   thorpej 	 * Set up the receive control register; we actually program
   3655    1.1   thorpej 	 * the register when we set the receive filter.  Use multicast
   3656    1.1   thorpej 	 * address offset type 0.
   3657    1.1   thorpej 	 *
   3658   1.11   thorpej 	 * Only the i82544 has the ability to strip the incoming
   3659    1.1   thorpej 	 * CRC, so we don't enable that feature.
   3660    1.1   thorpej 	 */
   3661    1.1   thorpej 	sc->sc_mchash_type = 0;
   3662  1.120   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   3663  1.120   msaitoh 	    | RCTL_MO(sc->sc_mchash_type);
   3664  1.120   msaitoh 
   3665  1.187   msaitoh 	if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
   3666  1.187   msaitoh 	    && (ifp->if_mtu > ETHERMTU))
   3667  1.187   msaitoh 			sc->sc_rctl |= RCTL_LPE;
   3668   1.41       tls 
   3669  1.119  uebayasi 	if (MCLBYTES == 2048) {
   3670   1.41       tls 		sc->sc_rctl |= RCTL_2k;
   3671   1.41       tls 	} else {
   3672  1.119  uebayasi 		if (sc->sc_type >= WM_T_82543) {
   3673   1.41       tls 			switch(MCLBYTES) {
   3674   1.41       tls 			case 4096:
   3675   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   3676   1.41       tls 				break;
   3677   1.41       tls 			case 8192:
   3678   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   3679   1.41       tls 				break;
   3680   1.41       tls 			case 16384:
   3681   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   3682   1.41       tls 				break;
   3683   1.41       tls 			default:
   3684   1.41       tls 				panic("wm_init: MCLBYTES %d unsupported",
   3685   1.41       tls 				    MCLBYTES);
   3686   1.41       tls 				break;
   3687   1.41       tls 			}
   3688   1.41       tls 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   3689   1.41       tls 	}
   3690    1.1   thorpej 
   3691    1.1   thorpej 	/* Set the receive filter. */
   3692    1.1   thorpej 	wm_set_filter(sc);
   3693    1.1   thorpej 
   3694    1.1   thorpej 	/* Start the one second link check clock. */
   3695    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   3696    1.1   thorpej 
   3697    1.1   thorpej 	/* ...all done! */
   3698   1.96     perry 	ifp->if_flags |= IFF_RUNNING;
   3699    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   3700    1.1   thorpej 
   3701    1.1   thorpej  out:
   3702    1.1   thorpej 	if (error)
   3703   1.84   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   3704  1.160  christos 		    device_xname(sc->sc_dev));
   3705    1.1   thorpej 	return (error);
   3706    1.1   thorpej }
   3707    1.1   thorpej 
   3708    1.1   thorpej /*
   3709    1.1   thorpej  * wm_rxdrain:
   3710    1.1   thorpej  *
   3711    1.1   thorpej  *	Drain the receive queue.
   3712    1.1   thorpej  */
   3713   1.47   thorpej static void
   3714    1.1   thorpej wm_rxdrain(struct wm_softc *sc)
   3715    1.1   thorpej {
   3716    1.1   thorpej 	struct wm_rxsoft *rxs;
   3717    1.1   thorpej 	int i;
   3718    1.1   thorpej 
   3719    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   3720    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3721    1.1   thorpej 		if (rxs->rxs_mbuf != NULL) {
   3722    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   3723    1.1   thorpej 			m_freem(rxs->rxs_mbuf);
   3724    1.1   thorpej 			rxs->rxs_mbuf = NULL;
   3725    1.1   thorpej 		}
   3726    1.1   thorpej 	}
   3727    1.1   thorpej }
   3728    1.1   thorpej 
   3729    1.1   thorpej /*
   3730    1.1   thorpej  * wm_stop:		[ifnet interface function]
   3731    1.1   thorpej  *
   3732    1.1   thorpej  *	Stop transmission on the interface.
   3733    1.1   thorpej  */
   3734   1.47   thorpej static void
   3735    1.1   thorpej wm_stop(struct ifnet *ifp, int disable)
   3736    1.1   thorpej {
   3737    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3738    1.1   thorpej 	struct wm_txsoft *txs;
   3739    1.1   thorpej 	int i;
   3740    1.1   thorpej 
   3741    1.1   thorpej 	/* Stop the one second clock. */
   3742    1.1   thorpej 	callout_stop(&sc->sc_tick_ch);
   3743    1.1   thorpej 
   3744   1.78   thorpej 	/* Stop the 82547 Tx FIFO stall check timer. */
   3745   1.78   thorpej 	if (sc->sc_type == WM_T_82547)
   3746   1.78   thorpej 		callout_stop(&sc->sc_txfifo_ch);
   3747   1.78   thorpej 
   3748    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   3749    1.1   thorpej 		/* Down the MII. */
   3750    1.1   thorpej 		mii_down(&sc->sc_mii);
   3751  1.173   msaitoh 	} else {
   3752  1.173   msaitoh #if 0
   3753  1.173   msaitoh 		/* Should we clear PHY's status properly? */
   3754  1.173   msaitoh 		wm_reset(sc);
   3755  1.173   msaitoh #endif
   3756    1.1   thorpej 	}
   3757    1.1   thorpej 
   3758    1.1   thorpej 	/* Stop the transmit and receive processes. */
   3759    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, 0);
   3760    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, 0);
   3761    1.1   thorpej 
   3762  1.102       scw 	/*
   3763  1.102       scw 	 * Clear the interrupt mask to ensure the device cannot assert its
   3764  1.102       scw 	 * interrupt line.
   3765  1.102       scw 	 * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
   3766  1.102       scw 	 * any currently pending or shared interrupt.
   3767  1.102       scw 	 */
   3768  1.102       scw 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   3769  1.102       scw 	sc->sc_icr = 0;
   3770  1.102       scw 
   3771    1.1   thorpej 	/* Release any queued transmit buffers. */
   3772   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   3773    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   3774    1.1   thorpej 		if (txs->txs_mbuf != NULL) {
   3775    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3776    1.1   thorpej 			m_freem(txs->txs_mbuf);
   3777    1.1   thorpej 			txs->txs_mbuf = NULL;
   3778    1.1   thorpej 		}
   3779    1.1   thorpej 	}
   3780    1.1   thorpej 
   3781    1.1   thorpej 	/* Mark the interface as down and cancel the watchdog timer. */
   3782    1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   3783    1.1   thorpej 	ifp->if_timer = 0;
   3784  1.156    dyoung 
   3785  1.156    dyoung 	if (disable)
   3786  1.156    dyoung 		wm_rxdrain(sc);
   3787    1.1   thorpej }
   3788    1.1   thorpej 
   3789  1.145   msaitoh void
   3790  1.146   msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
   3791  1.145   msaitoh {
   3792  1.145   msaitoh 	int i;
   3793  1.145   msaitoh 
   3794  1.145   msaitoh 	/* wait for eeprom to reload */
   3795  1.145   msaitoh 	switch (sc->sc_type) {
   3796  1.145   msaitoh 	case WM_T_82571:
   3797  1.145   msaitoh 	case WM_T_82572:
   3798  1.145   msaitoh 	case WM_T_82573:
   3799  1.165  sborrill 	case WM_T_82574:
   3800  1.185   msaitoh 	case WM_T_82583:
   3801  1.145   msaitoh 	case WM_T_80003:
   3802  1.145   msaitoh 	case WM_T_ICH8:
   3803  1.145   msaitoh 	case WM_T_ICH9:
   3804  1.189   msaitoh 		for (i = 0; i < 10; i++) {
   3805  1.145   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   3806  1.145   msaitoh 				break;
   3807  1.145   msaitoh 			delay(1000);
   3808  1.145   msaitoh 		}
   3809  1.189   msaitoh 		if (i == 10) {
   3810  1.145   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   3811  1.160  christos 			    "complete\n", device_xname(sc->sc_dev));
   3812  1.145   msaitoh 		}
   3813  1.145   msaitoh 		break;
   3814  1.145   msaitoh 	default:
   3815  1.145   msaitoh 		break;
   3816  1.145   msaitoh 	}
   3817  1.189   msaitoh }
   3818  1.189   msaitoh 
   3819  1.189   msaitoh void
   3820  1.189   msaitoh wm_lan_init_done(struct wm_softc *sc)
   3821  1.189   msaitoh {
   3822  1.189   msaitoh 	uint32_t reg = 0;
   3823  1.189   msaitoh 	int i;
   3824  1.145   msaitoh 
   3825  1.189   msaitoh 	/* wait for eeprom to reload */
   3826  1.189   msaitoh 	switch (sc->sc_type) {
   3827  1.190   msaitoh 	case WM_T_ICH10:
   3828  1.190   msaitoh 	case WM_T_PCH:
   3829  1.189   msaitoh 		for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
   3830  1.189   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   3831  1.189   msaitoh 			if ((reg & STATUS_LAN_INIT_DONE) != 0)
   3832  1.189   msaitoh 				break;
   3833  1.189   msaitoh 			delay(100);
   3834  1.189   msaitoh 		}
   3835  1.189   msaitoh 		if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
   3836  1.189   msaitoh 			log(LOG_ERR, "%s: %s: lan_init_done failed to "
   3837  1.189   msaitoh 			    "complete\n", device_xname(sc->sc_dev), __func__);
   3838  1.189   msaitoh 		}
   3839  1.189   msaitoh 		break;
   3840  1.189   msaitoh 	default:
   3841  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   3842  1.189   msaitoh 		    __func__);
   3843  1.189   msaitoh 		break;
   3844  1.189   msaitoh 	}
   3845  1.189   msaitoh 
   3846  1.189   msaitoh 	reg &= ~STATUS_LAN_INIT_DONE;
   3847  1.189   msaitoh 	CSR_WRITE(sc, WMREG_STATUS, reg);
   3848  1.189   msaitoh }
   3849  1.189   msaitoh 
   3850  1.189   msaitoh void
   3851  1.189   msaitoh wm_get_cfg_done(struct wm_softc *sc)
   3852  1.189   msaitoh {
   3853  1.189   msaitoh 	int func = 0;
   3854  1.189   msaitoh 	int mask;
   3855  1.190   msaitoh 	uint32_t reg;
   3856  1.189   msaitoh 	int i;
   3857  1.189   msaitoh 
   3858  1.189   msaitoh 	/* wait for eeprom to reload */
   3859  1.189   msaitoh 	switch (sc->sc_type) {
   3860  1.189   msaitoh 	case WM_T_82542_2_0:
   3861  1.189   msaitoh 	case WM_T_82542_2_1:
   3862  1.189   msaitoh 		/* null */
   3863  1.189   msaitoh 		break;
   3864  1.189   msaitoh 	case WM_T_82543:
   3865  1.189   msaitoh 	case WM_T_82544:
   3866  1.189   msaitoh 	case WM_T_82540:
   3867  1.189   msaitoh 	case WM_T_82545:
   3868  1.189   msaitoh 	case WM_T_82545_3:
   3869  1.189   msaitoh 	case WM_T_82546:
   3870  1.189   msaitoh 	case WM_T_82546_3:
   3871  1.189   msaitoh 	case WM_T_82541:
   3872  1.189   msaitoh 	case WM_T_82541_2:
   3873  1.189   msaitoh 	case WM_T_82547:
   3874  1.189   msaitoh 	case WM_T_82547_2:
   3875  1.189   msaitoh 	case WM_T_82573:
   3876  1.189   msaitoh 	case WM_T_82574:
   3877  1.189   msaitoh 	case WM_T_82583:
   3878  1.189   msaitoh 		/* generic */
   3879  1.189   msaitoh 		delay(10*1000);
   3880  1.189   msaitoh 		break;
   3881  1.189   msaitoh 	case WM_T_80003:
   3882  1.189   msaitoh 	case WM_T_82571:
   3883  1.189   msaitoh 	case WM_T_82572:
   3884  1.189   msaitoh 		if (sc->sc_type == WM_T_80003)
   3885  1.189   msaitoh 			func = (CSR_READ(sc, WMREG_STATUS)
   3886  1.189   msaitoh 			    >> STATUS_FUNCID_SHIFT) & 1;
   3887  1.189   msaitoh 		else
   3888  1.189   msaitoh 			func = 0; /* XXX Is it true for 82571? */
   3889  1.189   msaitoh 		mask = (func == 1) ? EEMNGCTL_CFGDONE_1 : EEMNGCTL_CFGDONE_0;
   3890  1.189   msaitoh 		for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
   3891  1.189   msaitoh 			if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
   3892  1.189   msaitoh 				break;
   3893  1.189   msaitoh 			delay(1000);
   3894  1.189   msaitoh 		}
   3895  1.189   msaitoh 		if (i >= WM_PHY_CFG_TIMEOUT) {
   3896  1.189   msaitoh 			DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
   3897  1.189   msaitoh 				device_xname(sc->sc_dev), __func__));
   3898  1.189   msaitoh 		}
   3899  1.189   msaitoh 		break;
   3900  1.190   msaitoh 	case WM_T_ICH8:
   3901  1.190   msaitoh 	case WM_T_ICH9:
   3902  1.190   msaitoh 	case WM_T_ICH10:
   3903  1.190   msaitoh 	case WM_T_PCH:
   3904  1.190   msaitoh 		if (sc->sc_type >= WM_T_PCH) {
   3905  1.190   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   3906  1.190   msaitoh 			if ((reg & STATUS_PHYRA) != 0)
   3907  1.190   msaitoh 				CSR_WRITE(sc, WMREG_STATUS,
   3908  1.190   msaitoh 				    reg & ~STATUS_PHYRA);
   3909  1.190   msaitoh 		}
   3910  1.190   msaitoh 		delay(10*1000);
   3911  1.190   msaitoh 		break;
   3912  1.189   msaitoh 	default:
   3913  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   3914  1.189   msaitoh 		    __func__);
   3915  1.189   msaitoh 		break;
   3916  1.189   msaitoh 	}
   3917  1.145   msaitoh }
   3918  1.145   msaitoh 
   3919    1.1   thorpej /*
   3920   1.45   thorpej  * wm_acquire_eeprom:
   3921   1.45   thorpej  *
   3922   1.45   thorpej  *	Perform the EEPROM handshake required on some chips.
   3923   1.45   thorpej  */
   3924   1.45   thorpej static int
   3925   1.45   thorpej wm_acquire_eeprom(struct wm_softc *sc)
   3926   1.45   thorpej {
   3927   1.45   thorpej 	uint32_t reg;
   3928   1.45   thorpej 	int x;
   3929  1.127    bouyer 	int ret = 0;
   3930   1.45   thorpej 
   3931  1.117   msaitoh 	/* always success */
   3932  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   3933  1.117   msaitoh 		return 0;
   3934  1.117   msaitoh 
   3935  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
   3936  1.139    bouyer 		ret = wm_get_swfwhw_semaphore(sc);
   3937  1.139    bouyer 	} else if (sc->sc_flags & WM_F_SWFW_SYNC) {
   3938  1.127    bouyer 		/* this will also do wm_get_swsm_semaphore() if needed */
   3939  1.127    bouyer 		ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
   3940  1.127    bouyer 	} else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   3941  1.127    bouyer 		ret = wm_get_swsm_semaphore(sc);
   3942  1.127    bouyer 	}
   3943  1.127    bouyer 
   3944  1.169   msaitoh 	if (ret) {
   3945  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   3946  1.169   msaitoh 			__func__);
   3947  1.117   msaitoh 		return 1;
   3948  1.169   msaitoh 	}
   3949  1.117   msaitoh 
   3950   1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE)  {
   3951   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   3952   1.45   thorpej 
   3953   1.45   thorpej 		/* Request EEPROM access. */
   3954   1.45   thorpej 		reg |= EECD_EE_REQ;
   3955   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3956   1.45   thorpej 
   3957   1.45   thorpej 		/* ..and wait for it to be granted. */
   3958  1.117   msaitoh 		for (x = 0; x < 1000; x++) {
   3959   1.45   thorpej 			reg = CSR_READ(sc, WMREG_EECD);
   3960   1.45   thorpej 			if (reg & EECD_EE_GNT)
   3961   1.45   thorpej 				break;
   3962   1.45   thorpej 			delay(5);
   3963   1.45   thorpej 		}
   3964   1.45   thorpej 		if ((reg & EECD_EE_GNT) == 0) {
   3965  1.160  christos 			aprint_error_dev(sc->sc_dev,
   3966  1.160  christos 			    "could not acquire EEPROM GNT\n");
   3967   1.45   thorpej 			reg &= ~EECD_EE_REQ;
   3968   1.45   thorpej 			CSR_WRITE(sc, WMREG_EECD, reg);
   3969  1.139    bouyer 			if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   3970  1.139    bouyer 				wm_put_swfwhw_semaphore(sc);
   3971  1.127    bouyer 			if (sc->sc_flags & WM_F_SWFW_SYNC)
   3972  1.127    bouyer 				wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   3973  1.127    bouyer 			else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   3974  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   3975   1.45   thorpej 			return (1);
   3976   1.45   thorpej 		}
   3977   1.45   thorpej 	}
   3978   1.45   thorpej 
   3979   1.45   thorpej 	return (0);
   3980   1.45   thorpej }
   3981   1.45   thorpej 
   3982   1.45   thorpej /*
   3983   1.45   thorpej  * wm_release_eeprom:
   3984   1.45   thorpej  *
   3985   1.45   thorpej  *	Release the EEPROM mutex.
   3986   1.45   thorpej  */
   3987   1.45   thorpej static void
   3988   1.45   thorpej wm_release_eeprom(struct wm_softc *sc)
   3989   1.45   thorpej {
   3990   1.45   thorpej 	uint32_t reg;
   3991   1.45   thorpej 
   3992  1.117   msaitoh 	/* always success */
   3993  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   3994  1.117   msaitoh 		return;
   3995  1.117   msaitoh 
   3996   1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   3997   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   3998   1.45   thorpej 		reg &= ~EECD_EE_REQ;
   3999   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4000   1.45   thorpej 	}
   4001  1.117   msaitoh 
   4002  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   4003  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   4004  1.127    bouyer 	if (sc->sc_flags & WM_F_SWFW_SYNC)
   4005  1.127    bouyer 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   4006  1.127    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   4007  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   4008   1.45   thorpej }
   4009   1.45   thorpej 
   4010   1.45   thorpej /*
   4011   1.46   thorpej  * wm_eeprom_sendbits:
   4012   1.46   thorpej  *
   4013   1.46   thorpej  *	Send a series of bits to the EEPROM.
   4014   1.46   thorpej  */
   4015   1.46   thorpej static void
   4016   1.46   thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   4017   1.46   thorpej {
   4018   1.46   thorpej 	uint32_t reg;
   4019   1.46   thorpej 	int x;
   4020   1.46   thorpej 
   4021   1.46   thorpej 	reg = CSR_READ(sc, WMREG_EECD);
   4022   1.46   thorpej 
   4023   1.46   thorpej 	for (x = nbits; x > 0; x--) {
   4024   1.46   thorpej 		if (bits & (1U << (x - 1)))
   4025   1.46   thorpej 			reg |= EECD_DI;
   4026   1.46   thorpej 		else
   4027   1.46   thorpej 			reg &= ~EECD_DI;
   4028   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4029   1.46   thorpej 		delay(2);
   4030   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   4031   1.46   thorpej 		delay(2);
   4032   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4033   1.46   thorpej 		delay(2);
   4034   1.46   thorpej 	}
   4035   1.46   thorpej }
   4036   1.46   thorpej 
   4037   1.46   thorpej /*
   4038   1.48   thorpej  * wm_eeprom_recvbits:
   4039   1.48   thorpej  *
   4040   1.48   thorpej  *	Receive a series of bits from the EEPROM.
   4041   1.48   thorpej  */
   4042   1.48   thorpej static void
   4043   1.48   thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   4044   1.48   thorpej {
   4045   1.48   thorpej 	uint32_t reg, val;
   4046   1.48   thorpej 	int x;
   4047   1.48   thorpej 
   4048   1.48   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   4049   1.48   thorpej 
   4050   1.48   thorpej 	val = 0;
   4051   1.48   thorpej 	for (x = nbits; x > 0; x--) {
   4052   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   4053   1.48   thorpej 		delay(2);
   4054   1.48   thorpej 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   4055   1.48   thorpej 			val |= (1U << (x - 1));
   4056   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4057   1.48   thorpej 		delay(2);
   4058   1.48   thorpej 	}
   4059   1.48   thorpej 	*valp = val;
   4060   1.48   thorpej }
   4061   1.48   thorpej 
   4062   1.48   thorpej /*
   4063   1.50   thorpej  * wm_read_eeprom_uwire:
   4064   1.50   thorpej  *
   4065   1.50   thorpej  *	Read a word from the EEPROM using the MicroWire protocol.
   4066   1.50   thorpej  */
   4067   1.51   thorpej static int
   4068   1.51   thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   4069   1.50   thorpej {
   4070   1.50   thorpej 	uint32_t reg, val;
   4071   1.51   thorpej 	int i;
   4072   1.51   thorpej 
   4073   1.51   thorpej 	for (i = 0; i < wordcnt; i++) {
   4074   1.51   thorpej 		/* Clear SK and DI. */
   4075   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   4076   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4077   1.50   thorpej 
   4078   1.51   thorpej 		/* Set CHIP SELECT. */
   4079   1.51   thorpej 		reg |= EECD_CS;
   4080   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4081   1.51   thorpej 		delay(2);
   4082   1.51   thorpej 
   4083   1.51   thorpej 		/* Shift in the READ command. */
   4084   1.51   thorpej 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   4085   1.51   thorpej 
   4086   1.51   thorpej 		/* Shift in address. */
   4087   1.51   thorpej 		wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
   4088   1.51   thorpej 
   4089   1.51   thorpej 		/* Shift out the data. */
   4090   1.51   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   4091   1.51   thorpej 		data[i] = val & 0xffff;
   4092   1.51   thorpej 
   4093   1.51   thorpej 		/* Clear CHIP SELECT. */
   4094   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   4095   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   4096   1.51   thorpej 		delay(2);
   4097   1.51   thorpej 	}
   4098   1.51   thorpej 
   4099   1.51   thorpej 	return (0);
   4100   1.50   thorpej }
   4101   1.50   thorpej 
   4102   1.50   thorpej /*
   4103   1.57   thorpej  * wm_spi_eeprom_ready:
   4104   1.57   thorpej  *
   4105   1.57   thorpej  *	Wait for a SPI EEPROM to be ready for commands.
   4106   1.57   thorpej  */
   4107   1.57   thorpej static int
   4108   1.57   thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
   4109   1.57   thorpej {
   4110   1.57   thorpej 	uint32_t val;
   4111   1.57   thorpej 	int usec;
   4112   1.57   thorpej 
   4113   1.57   thorpej 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   4114   1.57   thorpej 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   4115   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 8);
   4116   1.57   thorpej 		if ((val & SPI_SR_RDY) == 0)
   4117   1.57   thorpej 			break;
   4118   1.57   thorpej 	}
   4119   1.57   thorpej 	if (usec >= SPI_MAX_RETRIES) {
   4120  1.160  christos 		aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
   4121   1.57   thorpej 		return (1);
   4122   1.57   thorpej 	}
   4123   1.57   thorpej 	return (0);
   4124   1.57   thorpej }
   4125   1.57   thorpej 
   4126   1.57   thorpej /*
   4127   1.57   thorpej  * wm_read_eeprom_spi:
   4128   1.57   thorpej  *
   4129   1.57   thorpej  *	Read a work from the EEPROM using the SPI protocol.
   4130   1.57   thorpej  */
   4131   1.57   thorpej static int
   4132   1.57   thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   4133   1.57   thorpej {
   4134   1.57   thorpej 	uint32_t reg, val;
   4135   1.57   thorpej 	int i;
   4136   1.57   thorpej 	uint8_t opc;
   4137   1.57   thorpej 
   4138   1.57   thorpej 	/* Clear SK and CS. */
   4139   1.57   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   4140   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   4141   1.57   thorpej 	delay(2);
   4142   1.57   thorpej 
   4143   1.57   thorpej 	if (wm_spi_eeprom_ready(sc))
   4144   1.57   thorpej 		return (1);
   4145   1.57   thorpej 
   4146   1.57   thorpej 	/* Toggle CS to flush commands. */
   4147   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   4148   1.57   thorpej 	delay(2);
   4149   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   4150   1.57   thorpej 	delay(2);
   4151   1.57   thorpej 
   4152   1.57   thorpej 	opc = SPI_OPC_READ;
   4153   1.57   thorpej 	if (sc->sc_ee_addrbits == 8 && word >= 128)
   4154   1.57   thorpej 		opc |= SPI_OPC_A8;
   4155   1.57   thorpej 
   4156   1.57   thorpej 	wm_eeprom_sendbits(sc, opc, 8);
   4157   1.57   thorpej 	wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
   4158   1.57   thorpej 
   4159   1.57   thorpej 	for (i = 0; i < wordcnt; i++) {
   4160   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   4161   1.57   thorpej 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   4162   1.57   thorpej 	}
   4163   1.57   thorpej 
   4164   1.57   thorpej 	/* Raise CS and clear SK. */
   4165   1.57   thorpej 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   4166   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   4167   1.57   thorpej 	delay(2);
   4168   1.57   thorpej 
   4169   1.57   thorpej 	return (0);
   4170   1.57   thorpej }
   4171   1.57   thorpej 
   4172  1.112     gavan #define EEPROM_CHECKSUM		0xBABA
   4173  1.112     gavan #define EEPROM_SIZE		0x0040
   4174  1.112     gavan 
   4175  1.112     gavan /*
   4176  1.112     gavan  * wm_validate_eeprom_checksum
   4177  1.112     gavan  *
   4178  1.112     gavan  * The checksum is defined as the sum of the first 64 (16 bit) words.
   4179  1.112     gavan  */
   4180  1.112     gavan static int
   4181  1.112     gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
   4182  1.112     gavan {
   4183  1.112     gavan 	uint16_t checksum;
   4184  1.112     gavan 	uint16_t eeprom_data;
   4185  1.112     gavan 	int i;
   4186  1.112     gavan 
   4187  1.112     gavan 	checksum = 0;
   4188  1.112     gavan 
   4189  1.112     gavan 	for (i = 0; i < EEPROM_SIZE; i++) {
   4190  1.119  uebayasi 		if (wm_read_eeprom(sc, i, 1, &eeprom_data))
   4191  1.112     gavan 			return 1;
   4192  1.112     gavan 		checksum += eeprom_data;
   4193  1.112     gavan 	}
   4194  1.112     gavan 
   4195  1.112     gavan 	if (checksum != (uint16_t) EEPROM_CHECKSUM)
   4196  1.112     gavan 		return 1;
   4197  1.112     gavan 
   4198  1.112     gavan 	return 0;
   4199  1.112     gavan }
   4200  1.112     gavan 
   4201   1.57   thorpej /*
   4202    1.1   thorpej  * wm_read_eeprom:
   4203    1.1   thorpej  *
   4204    1.1   thorpej  *	Read data from the serial EEPROM.
   4205    1.1   thorpej  */
   4206   1.51   thorpej static int
   4207    1.1   thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   4208    1.1   thorpej {
   4209   1.51   thorpej 	int rv;
   4210    1.1   thorpej 
   4211  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   4212  1.113     gavan 		return 1;
   4213  1.112     gavan 
   4214   1.51   thorpej 	if (wm_acquire_eeprom(sc))
   4215  1.113     gavan 		return 1;
   4216   1.17   thorpej 
   4217  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4218  1.190   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
   4219  1.139    bouyer 		rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
   4220  1.139    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
   4221  1.117   msaitoh 		rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
   4222  1.117   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_SPI)
   4223   1.57   thorpej 		rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
   4224   1.57   thorpej 	else
   4225   1.57   thorpej 		rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
   4226   1.17   thorpej 
   4227   1.51   thorpej 	wm_release_eeprom(sc);
   4228  1.113     gavan 	return rv;
   4229    1.1   thorpej }
   4230    1.1   thorpej 
   4231  1.117   msaitoh static int
   4232  1.117   msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
   4233  1.117   msaitoh     uint16_t *data)
   4234  1.117   msaitoh {
   4235  1.117   msaitoh 	int i, eerd = 0;
   4236  1.117   msaitoh 	int error = 0;
   4237  1.117   msaitoh 
   4238  1.117   msaitoh 	for (i = 0; i < wordcnt; i++) {
   4239  1.117   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   4240  1.117   msaitoh 
   4241  1.117   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   4242  1.117   msaitoh 		error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   4243  1.117   msaitoh 		if (error != 0)
   4244  1.117   msaitoh 			break;
   4245  1.117   msaitoh 
   4246  1.117   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   4247  1.117   msaitoh 	}
   4248  1.119  uebayasi 
   4249  1.117   msaitoh 	return error;
   4250  1.117   msaitoh }
   4251  1.117   msaitoh 
   4252  1.117   msaitoh static int
   4253  1.117   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   4254  1.117   msaitoh {
   4255  1.117   msaitoh 	uint32_t attempts = 100000;
   4256  1.117   msaitoh 	uint32_t i, reg = 0;
   4257  1.117   msaitoh 	int32_t done = -1;
   4258  1.117   msaitoh 
   4259  1.119  uebayasi 	for (i = 0; i < attempts; i++) {
   4260  1.117   msaitoh 		reg = CSR_READ(sc, rw);
   4261  1.117   msaitoh 
   4262  1.119  uebayasi 		if (reg & EERD_DONE) {
   4263  1.117   msaitoh 			done = 0;
   4264  1.117   msaitoh 			break;
   4265  1.117   msaitoh 		}
   4266  1.117   msaitoh 		delay(5);
   4267  1.117   msaitoh 	}
   4268  1.117   msaitoh 
   4269  1.117   msaitoh 	return done;
   4270  1.117   msaitoh }
   4271  1.117   msaitoh 
   4272    1.1   thorpej /*
   4273    1.1   thorpej  * wm_add_rxbuf:
   4274    1.1   thorpej  *
   4275    1.1   thorpej  *	Add a receive buffer to the indiciated descriptor.
   4276    1.1   thorpej  */
   4277   1.47   thorpej static int
   4278    1.1   thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
   4279    1.1   thorpej {
   4280    1.1   thorpej 	struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
   4281    1.1   thorpej 	struct mbuf *m;
   4282    1.1   thorpej 	int error;
   4283    1.1   thorpej 
   4284    1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   4285    1.1   thorpej 	if (m == NULL)
   4286    1.1   thorpej 		return (ENOBUFS);
   4287    1.1   thorpej 
   4288    1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   4289    1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   4290    1.1   thorpej 		m_freem(m);
   4291    1.1   thorpej 		return (ENOBUFS);
   4292    1.1   thorpej 	}
   4293    1.1   thorpej 
   4294    1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   4295    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   4296    1.1   thorpej 
   4297    1.1   thorpej 	rxs->rxs_mbuf = m;
   4298    1.1   thorpej 
   4299   1.32   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   4300   1.32   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   4301    1.1   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   4302    1.1   thorpej 	if (error) {
   4303   1.84   thorpej 		/* XXX XXX XXX */
   4304  1.160  christos 		aprint_error_dev(sc->sc_dev,
   4305  1.160  christos 		    "unable to load rx DMA map %d, error = %d\n",
   4306  1.158    cegger 		    idx, error);
   4307   1.84   thorpej 		panic("wm_add_rxbuf");
   4308    1.1   thorpej 	}
   4309    1.1   thorpej 
   4310    1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   4311    1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   4312    1.1   thorpej 
   4313    1.1   thorpej 	WM_INIT_RXDESC(sc, idx);
   4314    1.1   thorpej 
   4315    1.1   thorpej 	return (0);
   4316    1.1   thorpej }
   4317    1.1   thorpej 
   4318    1.1   thorpej /*
   4319    1.1   thorpej  * wm_set_ral:
   4320    1.1   thorpej  *
   4321    1.1   thorpej  *	Set an entery in the receive address list.
   4322    1.1   thorpej  */
   4323    1.1   thorpej static void
   4324    1.1   thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   4325    1.1   thorpej {
   4326    1.1   thorpej 	uint32_t ral_lo, ral_hi;
   4327    1.1   thorpej 
   4328    1.1   thorpej 	if (enaddr != NULL) {
   4329    1.1   thorpej 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   4330    1.1   thorpej 		    (enaddr[3] << 24);
   4331    1.1   thorpej 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   4332    1.1   thorpej 		ral_hi |= RAL_AV;
   4333    1.1   thorpej 	} else {
   4334    1.1   thorpej 		ral_lo = 0;
   4335    1.1   thorpej 		ral_hi = 0;
   4336    1.1   thorpej 	}
   4337    1.1   thorpej 
   4338   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   4339    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   4340    1.1   thorpej 		    ral_lo);
   4341    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   4342    1.1   thorpej 		    ral_hi);
   4343    1.1   thorpej 	} else {
   4344    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   4345    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   4346    1.1   thorpej 	}
   4347    1.1   thorpej }
   4348    1.1   thorpej 
   4349    1.1   thorpej /*
   4350    1.1   thorpej  * wm_mchash:
   4351    1.1   thorpej  *
   4352    1.1   thorpej  *	Compute the hash of the multicast address for the 4096-bit
   4353    1.1   thorpej  *	multicast filter.
   4354    1.1   thorpej  */
   4355    1.1   thorpej static uint32_t
   4356    1.1   thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   4357    1.1   thorpej {
   4358    1.1   thorpej 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   4359    1.1   thorpej 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   4360  1.139    bouyer 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   4361  1.139    bouyer 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   4362    1.1   thorpej 	uint32_t hash;
   4363    1.1   thorpej 
   4364  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4365  1.190   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
   4366  1.139    bouyer 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   4367  1.139    bouyer 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   4368  1.139    bouyer 		return (hash & 0x3ff);
   4369  1.139    bouyer 	}
   4370    1.1   thorpej 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   4371    1.1   thorpej 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   4372    1.1   thorpej 
   4373    1.1   thorpej 	return (hash & 0xfff);
   4374    1.1   thorpej }
   4375    1.1   thorpej 
   4376    1.1   thorpej /*
   4377    1.1   thorpej  * wm_set_filter:
   4378    1.1   thorpej  *
   4379    1.1   thorpej  *	Set up the receive filter.
   4380    1.1   thorpej  */
   4381   1.47   thorpej static void
   4382    1.1   thorpej wm_set_filter(struct wm_softc *sc)
   4383    1.1   thorpej {
   4384    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   4385    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4386    1.1   thorpej 	struct ether_multi *enm;
   4387    1.1   thorpej 	struct ether_multistep step;
   4388    1.1   thorpej 	bus_addr_t mta_reg;
   4389    1.1   thorpej 	uint32_t hash, reg, bit;
   4390  1.139    bouyer 	int i, size;
   4391    1.1   thorpej 
   4392   1.11   thorpej 	if (sc->sc_type >= WM_T_82544)
   4393    1.1   thorpej 		mta_reg = WMREG_CORDOVA_MTA;
   4394    1.1   thorpej 	else
   4395    1.1   thorpej 		mta_reg = WMREG_MTA;
   4396    1.1   thorpej 
   4397    1.1   thorpej 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   4398    1.1   thorpej 
   4399    1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   4400    1.1   thorpej 		sc->sc_rctl |= RCTL_BAM;
   4401    1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   4402    1.1   thorpej 		sc->sc_rctl |= RCTL_UPE;
   4403    1.1   thorpej 		goto allmulti;
   4404    1.1   thorpej 	}
   4405    1.1   thorpej 
   4406    1.1   thorpej 	/*
   4407    1.1   thorpej 	 * Set the station address in the first RAL slot, and
   4408    1.1   thorpej 	 * clear the remaining slots.
   4409    1.1   thorpej 	 */
   4410  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4411  1.190   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
   4412  1.139    bouyer 		size = WM_ICH8_RAL_TABSIZE;
   4413  1.139    bouyer 	else
   4414  1.139    bouyer 		size = WM_RAL_TABSIZE;
   4415  1.143    dyoung 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   4416  1.139    bouyer 	for (i = 1; i < size; i++)
   4417    1.1   thorpej 		wm_set_ral(sc, NULL, i);
   4418    1.1   thorpej 
   4419  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4420  1.190   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
   4421  1.139    bouyer 		size = WM_ICH8_MC_TABSIZE;
   4422  1.139    bouyer 	else
   4423  1.139    bouyer 		size = WM_MC_TABSIZE;
   4424    1.1   thorpej 	/* Clear out the multicast table. */
   4425  1.139    bouyer 	for (i = 0; i < size; i++)
   4426    1.1   thorpej 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   4427    1.1   thorpej 
   4428    1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   4429    1.1   thorpej 	while (enm != NULL) {
   4430    1.1   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   4431    1.1   thorpej 			/*
   4432    1.1   thorpej 			 * We must listen to a range of multicast addresses.
   4433    1.1   thorpej 			 * For now, just accept all multicasts, rather than
   4434    1.1   thorpej 			 * trying to set only those filter bits needed to match
   4435    1.1   thorpej 			 * the range.  (At this time, the only use of address
   4436    1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   4437    1.1   thorpej 			 * range is big enough to require all bits set.)
   4438    1.1   thorpej 			 */
   4439    1.1   thorpej 			goto allmulti;
   4440    1.1   thorpej 		}
   4441    1.1   thorpej 
   4442    1.1   thorpej 		hash = wm_mchash(sc, enm->enm_addrlo);
   4443    1.1   thorpej 
   4444  1.139    bouyer 		reg = (hash >> 5);
   4445  1.167   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4446  1.190   msaitoh 		    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
   4447  1.139    bouyer 			reg &= 0x1f;
   4448  1.139    bouyer 		else
   4449  1.139    bouyer 			reg &= 0x7f;
   4450    1.1   thorpej 		bit = hash & 0x1f;
   4451    1.1   thorpej 
   4452    1.1   thorpej 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   4453    1.1   thorpej 		hash |= 1U << bit;
   4454    1.1   thorpej 
   4455    1.1   thorpej 		/* XXX Hardware bug?? */
   4456   1.11   thorpej 		if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
   4457    1.1   thorpej 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   4458    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   4459    1.1   thorpej 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   4460    1.1   thorpej 		} else
   4461    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   4462    1.1   thorpej 
   4463    1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   4464    1.1   thorpej 	}
   4465    1.1   thorpej 
   4466    1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   4467    1.1   thorpej 	goto setit;
   4468    1.1   thorpej 
   4469    1.1   thorpej  allmulti:
   4470    1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   4471    1.1   thorpej 	sc->sc_rctl |= RCTL_MPE;
   4472    1.1   thorpej 
   4473    1.1   thorpej  setit:
   4474    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   4475    1.1   thorpej }
   4476    1.1   thorpej 
   4477    1.1   thorpej /*
   4478    1.1   thorpej  * wm_tbi_mediainit:
   4479    1.1   thorpej  *
   4480    1.1   thorpej  *	Initialize media for use on 1000BASE-X devices.
   4481    1.1   thorpej  */
   4482   1.47   thorpej static void
   4483    1.1   thorpej wm_tbi_mediainit(struct wm_softc *sc)
   4484    1.1   thorpej {
   4485  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4486    1.1   thorpej 	const char *sep = "";
   4487    1.1   thorpej 
   4488   1.11   thorpej 	if (sc->sc_type < WM_T_82543)
   4489    1.1   thorpej 		sc->sc_tipg = TIPG_WM_DFLT;
   4490    1.1   thorpej 	else
   4491    1.1   thorpej 		sc->sc_tipg = TIPG_LG_DFLT;
   4492    1.1   thorpej 
   4493  1.173   msaitoh 	sc->sc_tbi_anegticks = 5;
   4494  1.173   msaitoh 
   4495  1.173   msaitoh 	/* Initialize our media structures */
   4496  1.173   msaitoh 	sc->sc_mii.mii_ifp = ifp;
   4497  1.173   msaitoh 
   4498  1.173   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   4499   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
   4500    1.1   thorpej 	    wm_tbi_mediastatus);
   4501    1.1   thorpej 
   4502    1.1   thorpej 	/*
   4503    1.1   thorpej 	 * SWD Pins:
   4504    1.1   thorpej 	 *
   4505    1.1   thorpej 	 *	0 = Link LED (output)
   4506    1.1   thorpej 	 *	1 = Loss Of Signal (input)
   4507    1.1   thorpej 	 */
   4508    1.1   thorpej 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   4509    1.1   thorpej 	sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   4510    1.1   thorpej 
   4511    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4512    1.1   thorpej 
   4513   1.27  christos #define	ADD(ss, mm, dd)							\
   4514    1.1   thorpej do {									\
   4515   1.84   thorpej 	aprint_normal("%s%s", sep, ss);					\
   4516   1.27  christos 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL);	\
   4517    1.1   thorpej 	sep = ", ";							\
   4518    1.1   thorpej } while (/*CONSTCOND*/0)
   4519    1.1   thorpej 
   4520  1.160  christos 	aprint_normal_dev(sc->sc_dev, "");
   4521    1.1   thorpej 	ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   4522    1.1   thorpej 	ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
   4523    1.1   thorpej 	ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
   4524   1.84   thorpej 	aprint_normal("\n");
   4525    1.1   thorpej 
   4526    1.1   thorpej #undef ADD
   4527    1.1   thorpej 
   4528    1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   4529    1.1   thorpej }
   4530    1.1   thorpej 
   4531    1.1   thorpej /*
   4532    1.1   thorpej  * wm_tbi_mediastatus:	[ifmedia interface function]
   4533    1.1   thorpej  *
   4534    1.1   thorpej  *	Get the current interface media status on a 1000BASE-X device.
   4535    1.1   thorpej  */
   4536   1.47   thorpej static void
   4537    1.1   thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   4538    1.1   thorpej {
   4539    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4540  1.173   msaitoh 	uint32_t ctrl, status;
   4541    1.1   thorpej 
   4542    1.1   thorpej 	ifmr->ifm_status = IFM_AVALID;
   4543    1.1   thorpej 	ifmr->ifm_active = IFM_ETHER;
   4544    1.1   thorpej 
   4545  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   4546  1.173   msaitoh 	if ((status & STATUS_LU) == 0) {
   4547    1.1   thorpej 		ifmr->ifm_active |= IFM_NONE;
   4548    1.1   thorpej 		return;
   4549    1.1   thorpej 	}
   4550    1.1   thorpej 
   4551    1.1   thorpej 	ifmr->ifm_status |= IFM_ACTIVE;
   4552    1.1   thorpej 	ifmr->ifm_active |= IFM_1000_SX;
   4553    1.1   thorpej 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   4554    1.1   thorpej 		ifmr->ifm_active |= IFM_FDX;
   4555   1.71   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   4556   1.71   thorpej 	if (ctrl & CTRL_RFCE)
   4557   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   4558   1.71   thorpej 	if (ctrl & CTRL_TFCE)
   4559   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   4560    1.1   thorpej }
   4561    1.1   thorpej 
   4562    1.1   thorpej /*
   4563    1.1   thorpej  * wm_tbi_mediachange:	[ifmedia interface function]
   4564    1.1   thorpej  *
   4565    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-X device.
   4566    1.1   thorpej  */
   4567   1.47   thorpej static int
   4568    1.1   thorpej wm_tbi_mediachange(struct ifnet *ifp)
   4569    1.1   thorpej {
   4570    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4571    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   4572    1.1   thorpej 	uint32_t status;
   4573    1.1   thorpej 	int i;
   4574    1.1   thorpej 
   4575  1.173   msaitoh 	sc->sc_txcw = 0;
   4576   1.71   thorpej 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
   4577   1.71   thorpej 	    (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   4578  1.173   msaitoh 		sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
   4579  1.134   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   4580  1.173   msaitoh 		sc->sc_txcw |= TXCW_ANE;
   4581  1.134   msaitoh 	} else {
   4582  1.173   msaitoh 		/*
   4583  1.173   msaitoh 		 * If autonegotiation is turned off, force link up and turn on
   4584  1.173   msaitoh 		 * full duplex
   4585  1.173   msaitoh 		 */
   4586  1.134   msaitoh 		sc->sc_txcw &= ~TXCW_ANE;
   4587  1.134   msaitoh 		sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
   4588  1.173   msaitoh 		sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   4589  1.134   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4590  1.134   msaitoh 		delay(1000);
   4591  1.134   msaitoh 	}
   4592    1.1   thorpej 
   4593  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   4594  1.160  christos 		    device_xname(sc->sc_dev),sc->sc_txcw));
   4595    1.1   thorpej 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   4596    1.1   thorpej 	delay(10000);
   4597    1.1   thorpej 
   4598  1.134   msaitoh 	i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
   4599  1.160  christos 	DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
   4600  1.134   msaitoh 
   4601  1.134   msaitoh 	/*
   4602  1.134   msaitoh 	 * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
   4603  1.134   msaitoh 	 * optics detect a signal, 0 if they don't.
   4604  1.134   msaitoh 	 */
   4605  1.173   msaitoh 	if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
   4606    1.1   thorpej 		/* Have signal; wait for the link to come up. */
   4607  1.134   msaitoh 
   4608  1.134   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   4609  1.134   msaitoh 			/*
   4610  1.134   msaitoh 			 * Reset the link, and let autonegotiation do its thing
   4611  1.134   msaitoh 			 */
   4612  1.134   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   4613  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4614  1.134   msaitoh 			delay(1000);
   4615  1.134   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   4616  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4617  1.134   msaitoh 			delay(1000);
   4618  1.134   msaitoh 		}
   4619  1.134   msaitoh 
   4620  1.173   msaitoh 		for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
   4621    1.1   thorpej 			delay(10000);
   4622    1.1   thorpej 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   4623    1.1   thorpej 				break;
   4624    1.1   thorpej 		}
   4625    1.1   thorpej 
   4626  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   4627  1.160  christos 			    device_xname(sc->sc_dev),i));
   4628  1.134   msaitoh 
   4629    1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   4630  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   4631  1.134   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   4632  1.160  christos 			device_xname(sc->sc_dev),status, STATUS_LU));
   4633    1.1   thorpej 		if (status & STATUS_LU) {
   4634    1.1   thorpej 			/* Link is up. */
   4635    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   4636    1.1   thorpej 			    ("%s: LINK: set media -> link up %s\n",
   4637  1.160  christos 			    device_xname(sc->sc_dev),
   4638    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   4639  1.173   msaitoh 
   4640  1.173   msaitoh 			/*
   4641  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   4642  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   4643  1.173   msaitoh 			 */
   4644  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4645    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   4646   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   4647    1.1   thorpej 			if (status & STATUS_FD)
   4648    1.1   thorpej 				sc->sc_tctl |=
   4649    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4650    1.1   thorpej 			else
   4651    1.1   thorpej 				sc->sc_tctl |=
   4652    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   4653   1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   4654   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   4655    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4656   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   4657   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   4658   1.71   thorpej 				      sc->sc_fcrtl);
   4659    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   4660    1.1   thorpej 		} else {
   4661  1.173   msaitoh 			if (i == WM_LINKUP_TIMEOUT)
   4662  1.173   msaitoh 				wm_check_for_link(sc);
   4663    1.1   thorpej 			/* Link is down. */
   4664    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   4665    1.1   thorpej 			    ("%s: LINK: set media -> link down\n",
   4666  1.160  christos 			    device_xname(sc->sc_dev)));
   4667    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   4668    1.1   thorpej 		}
   4669    1.1   thorpej 	} else {
   4670    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   4671  1.160  christos 		    device_xname(sc->sc_dev)));
   4672    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   4673    1.1   thorpej 	}
   4674    1.1   thorpej 
   4675    1.1   thorpej 	wm_tbi_set_linkled(sc);
   4676    1.1   thorpej 
   4677    1.1   thorpej 	return (0);
   4678    1.1   thorpej }
   4679    1.1   thorpej 
   4680    1.1   thorpej /*
   4681    1.1   thorpej  * wm_tbi_set_linkled:
   4682    1.1   thorpej  *
   4683    1.1   thorpej  *	Update the link LED on 1000BASE-X devices.
   4684    1.1   thorpej  */
   4685   1.47   thorpej static void
   4686    1.1   thorpej wm_tbi_set_linkled(struct wm_softc *sc)
   4687    1.1   thorpej {
   4688    1.1   thorpej 
   4689    1.1   thorpej 	if (sc->sc_tbi_linkup)
   4690    1.1   thorpej 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   4691    1.1   thorpej 	else
   4692    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   4693    1.1   thorpej 
   4694  1.173   msaitoh 	/* 82540 or newer devices are active low */
   4695  1.173   msaitoh 	sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
   4696  1.173   msaitoh 
   4697    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4698    1.1   thorpej }
   4699    1.1   thorpej 
   4700    1.1   thorpej /*
   4701    1.1   thorpej  * wm_tbi_check_link:
   4702    1.1   thorpej  *
   4703    1.1   thorpej  *	Check the link on 1000BASE-X devices.
   4704    1.1   thorpej  */
   4705   1.47   thorpej static void
   4706    1.1   thorpej wm_tbi_check_link(struct wm_softc *sc)
   4707    1.1   thorpej {
   4708  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4709  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   4710    1.1   thorpej 	uint32_t rxcw, ctrl, status;
   4711    1.1   thorpej 
   4712  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   4713    1.1   thorpej 
   4714    1.1   thorpej 	rxcw = CSR_READ(sc, WMREG_RXCW);
   4715    1.1   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   4716    1.1   thorpej 
   4717  1.173   msaitoh 	/* set link status */
   4718    1.1   thorpej 	if ((status & STATUS_LU) == 0) {
   4719    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4720  1.160  christos 		    ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
   4721    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   4722  1.173   msaitoh 	} else if (sc->sc_tbi_linkup == 0) {
   4723    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4724  1.160  christos 		    ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
   4725    1.1   thorpej 		    (status & STATUS_FD) ? "FDX" : "HDX"));
   4726    1.1   thorpej 		sc->sc_tbi_linkup = 1;
   4727    1.1   thorpej 	}
   4728    1.1   thorpej 
   4729  1.173   msaitoh 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
   4730  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)) {
   4731  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   4732  1.173   msaitoh 		if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
   4733  1.173   msaitoh 			/* RXCFG storm! */
   4734  1.173   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
   4735  1.173   msaitoh 				sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
   4736  1.173   msaitoh 			wm_init(ifp);
   4737  1.173   msaitoh 			wm_start(ifp);
   4738  1.173   msaitoh 		} else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   4739  1.173   msaitoh 			/* If the timer expired, retry autonegotiation */
   4740  1.173   msaitoh 			if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
   4741  1.173   msaitoh 				DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   4742  1.173   msaitoh 				sc->sc_tbi_ticks = 0;
   4743  1.173   msaitoh 				/*
   4744  1.173   msaitoh 				 * Reset the link, and let autonegotiation do
   4745  1.173   msaitoh 				 * its thing
   4746  1.173   msaitoh 				 */
   4747  1.173   msaitoh 				sc->sc_ctrl |= CTRL_LRST;
   4748  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4749  1.173   msaitoh 				delay(1000);
   4750  1.173   msaitoh 				sc->sc_ctrl &= ~CTRL_LRST;
   4751  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4752  1.173   msaitoh 				delay(1000);
   4753  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW,
   4754  1.173   msaitoh 				    sc->sc_txcw & ~TXCW_ANE);
   4755  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   4756  1.173   msaitoh 			}
   4757  1.173   msaitoh 		}
   4758  1.173   msaitoh 	}
   4759  1.173   msaitoh 
   4760    1.1   thorpej 	wm_tbi_set_linkled(sc);
   4761    1.1   thorpej }
   4762    1.1   thorpej 
   4763    1.1   thorpej /*
   4764    1.1   thorpej  * wm_gmii_reset:
   4765    1.1   thorpej  *
   4766    1.1   thorpej  *	Reset the PHY.
   4767    1.1   thorpej  */
   4768   1.47   thorpej static void
   4769    1.1   thorpej wm_gmii_reset(struct wm_softc *sc)
   4770    1.1   thorpej {
   4771    1.1   thorpej 	uint32_t reg;
   4772  1.127    bouyer 	int func = 0; /* XXX gcc */
   4773  1.189   msaitoh 	int rv;
   4774    1.1   thorpej 
   4775  1.189   msaitoh 	/* get phy semaphore */
   4776  1.189   msaitoh 	switch (sc->sc_type) {
   4777  1.189   msaitoh 	case WM_T_82571:
   4778  1.189   msaitoh 	case WM_T_82572:
   4779  1.189   msaitoh 	case WM_T_82573:
   4780  1.189   msaitoh 	case WM_T_82574:
   4781  1.189   msaitoh 	case WM_T_82583:
   4782  1.189   msaitoh 		 /* XXX sould get sw semaphore, too */
   4783  1.189   msaitoh 		rv = wm_get_swsm_semaphore(sc);
   4784  1.189   msaitoh 		break;
   4785  1.189   msaitoh 	case WM_T_80003:
   4786  1.189   msaitoh 		func = (CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1;
   4787  1.189   msaitoh 		rv = wm_get_swfw_semaphore(sc,
   4788  1.189   msaitoh 		    func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4789  1.189   msaitoh 		break;
   4790  1.189   msaitoh 	case WM_T_ICH8:
   4791  1.189   msaitoh 	case WM_T_ICH9:
   4792  1.189   msaitoh 	case WM_T_ICH10:
   4793  1.190   msaitoh 	case WM_T_PCH:
   4794  1.189   msaitoh 		rv = wm_get_swfwhw_semaphore(sc);
   4795  1.189   msaitoh 		break;
   4796  1.189   msaitoh 	default:
   4797  1.189   msaitoh 		/* nothing to do*/
   4798  1.189   msaitoh 		rv = 0;
   4799  1.189   msaitoh 		break;
   4800  1.139    bouyer 	}
   4801  1.189   msaitoh 	if (rv != 0) {
   4802  1.189   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   4803  1.189   msaitoh 		    __func__);
   4804  1.189   msaitoh 		return;
   4805  1.127    bouyer 	}
   4806    1.1   thorpej 
   4807  1.186   msaitoh 	switch (sc->sc_type) {
   4808  1.186   msaitoh 	case WM_T_82542_2_0:
   4809  1.186   msaitoh 	case WM_T_82542_2_1:
   4810  1.189   msaitoh 		/* null */
   4811  1.186   msaitoh 		break;
   4812  1.186   msaitoh 	case WM_T_82543:
   4813  1.148    simonb 		/*
   4814  1.148    simonb 		 * With 82543, we need to force speed and duplex on the MAC
   4815  1.148    simonb 		 * equal to what the PHY speed and duplex configuration is.
   4816  1.148    simonb 		 * In addition, we need to perform a hardware reset on the PHY
   4817  1.148    simonb 		 * to take it out of reset.
   4818  1.148    simonb 		 */
   4819  1.148    simonb 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   4820  1.148    simonb 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4821  1.133   msaitoh 
   4822    1.1   thorpej 		/* The PHY reset pin is active-low. */
   4823    1.1   thorpej 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4824    1.1   thorpej 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   4825    1.1   thorpej 		    CTRL_EXT_SWDPIN(4));
   4826    1.1   thorpej 		reg |= CTRL_EXT_SWDPIO(4);
   4827    1.1   thorpej 
   4828    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4829  1.186   msaitoh 		delay(10*1000);
   4830    1.1   thorpej 
   4831    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   4832  1.186   msaitoh 		delay(150);
   4833    1.1   thorpej #if 0
   4834    1.1   thorpej 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   4835    1.1   thorpej #endif
   4836  1.189   msaitoh 		delay(20*1000);	/* XXX extra delay to get PHY ID? */
   4837  1.186   msaitoh 		break;
   4838  1.186   msaitoh 	case WM_T_82544:	/* reset 10000us */
   4839  1.186   msaitoh 	case WM_T_82540:
   4840  1.186   msaitoh 	case WM_T_82545:
   4841  1.186   msaitoh 	case WM_T_82545_3:
   4842  1.186   msaitoh 	case WM_T_82546:
   4843  1.186   msaitoh 	case WM_T_82546_3:
   4844  1.186   msaitoh 	case WM_T_82541:
   4845  1.186   msaitoh 	case WM_T_82541_2:
   4846  1.186   msaitoh 	case WM_T_82547:
   4847  1.186   msaitoh 	case WM_T_82547_2:
   4848  1.186   msaitoh 	case WM_T_82571:	/* reset 100us */
   4849  1.186   msaitoh 	case WM_T_82572:
   4850  1.186   msaitoh 	case WM_T_82573:
   4851  1.186   msaitoh 	case WM_T_82574:
   4852  1.186   msaitoh 	case WM_T_82583:
   4853  1.186   msaitoh 	case WM_T_80003:
   4854  1.186   msaitoh 		/* generic reset */
   4855  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   4856  1.186   msaitoh 		delay((sc->sc_type >= WM_T_82571) ? 100 : 10*1000);
   4857  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4858  1.188   msaitoh 		delay(150);
   4859  1.186   msaitoh 
   4860  1.186   msaitoh 		if ((sc->sc_type == WM_T_82541)
   4861  1.186   msaitoh 		    || (sc->sc_type == WM_T_82541_2)
   4862  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547)
   4863  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547_2)) {
   4864  1.186   msaitoh 			/* workaround for igp are done in igp_reset() */
   4865  1.186   msaitoh 			/* XXX add code to set LED after phy reset */
   4866  1.186   msaitoh 		}
   4867  1.186   msaitoh 		break;
   4868  1.186   msaitoh 	case WM_T_ICH8:
   4869  1.186   msaitoh 	case WM_T_ICH9:
   4870  1.186   msaitoh 	case WM_T_ICH10:
   4871  1.190   msaitoh 	case WM_T_PCH:
   4872  1.186   msaitoh 		/* generic reset */
   4873  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   4874  1.186   msaitoh 		delay(100);
   4875  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4876  1.188   msaitoh 		delay(150);
   4877  1.186   msaitoh 
   4878  1.186   msaitoh 		/* Allow time for h/w to get to a quiescent state afer reset */
   4879  1.186   msaitoh 		delay(10*1000);
   4880  1.186   msaitoh 
   4881  1.186   msaitoh 		/* XXX add code to set LED after phy reset */
   4882  1.186   msaitoh 		break;
   4883  1.186   msaitoh 	default:
   4884  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   4885  1.189   msaitoh 		    __func__);
   4886  1.186   msaitoh 		break;
   4887    1.1   thorpej 	}
   4888  1.186   msaitoh 
   4889  1.189   msaitoh 	/* release PHY semaphore */
   4890  1.189   msaitoh 	switch (sc->sc_type) {
   4891  1.189   msaitoh 	case WM_T_82571:
   4892  1.189   msaitoh 	case WM_T_82572:
   4893  1.189   msaitoh 	case WM_T_82573:
   4894  1.189   msaitoh 	case WM_T_82574:
   4895  1.189   msaitoh 	case WM_T_82583:
   4896  1.189   msaitoh 		 /* XXX sould put sw semaphore, too */
   4897  1.189   msaitoh 		wm_put_swsm_semaphore(sc);
   4898  1.189   msaitoh 		break;
   4899  1.189   msaitoh 	case WM_T_80003:
   4900  1.189   msaitoh 		wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4901  1.189   msaitoh 		break;
   4902  1.189   msaitoh 	case WM_T_ICH8:
   4903  1.189   msaitoh 	case WM_T_ICH9:
   4904  1.189   msaitoh 	case WM_T_ICH10:
   4905  1.190   msaitoh 	case WM_T_PCH:
   4906  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   4907  1.189   msaitoh 		break;
   4908  1.189   msaitoh 	default:
   4909  1.189   msaitoh 		/* nothing to do*/
   4910  1.189   msaitoh 		rv = 0;
   4911  1.189   msaitoh 		break;
   4912  1.189   msaitoh 	}
   4913  1.189   msaitoh 
   4914  1.189   msaitoh 	/* get_cfg_done */
   4915  1.189   msaitoh 	wm_get_cfg_done(sc);
   4916  1.189   msaitoh 
   4917  1.189   msaitoh 	/* extra setup */
   4918  1.189   msaitoh 	switch (sc->sc_type) {
   4919  1.189   msaitoh 	case WM_T_82542_2_0:
   4920  1.189   msaitoh 	case WM_T_82542_2_1:
   4921  1.189   msaitoh 	case WM_T_82543:
   4922  1.189   msaitoh 	case WM_T_82544:
   4923  1.189   msaitoh 	case WM_T_82540:
   4924  1.189   msaitoh 	case WM_T_82545:
   4925  1.189   msaitoh 	case WM_T_82545_3:
   4926  1.189   msaitoh 	case WM_T_82546:
   4927  1.189   msaitoh 	case WM_T_82546_3:
   4928  1.189   msaitoh 	case WM_T_82541_2:
   4929  1.189   msaitoh 	case WM_T_82547_2:
   4930  1.189   msaitoh 	case WM_T_82571:
   4931  1.189   msaitoh 	case WM_T_82572:
   4932  1.189   msaitoh 	case WM_T_82573:
   4933  1.189   msaitoh 	case WM_T_82574:
   4934  1.189   msaitoh 	case WM_T_82583:
   4935  1.189   msaitoh 	case WM_T_80003:
   4936  1.189   msaitoh 		/* null */
   4937  1.189   msaitoh 		break;
   4938  1.189   msaitoh 	case WM_T_82541:
   4939  1.189   msaitoh 	case WM_T_82547:
   4940  1.189   msaitoh 		/* XXX Configure actively LED after PHY reset */
   4941  1.189   msaitoh 		break;
   4942  1.189   msaitoh 	case WM_T_ICH8:
   4943  1.189   msaitoh 	case WM_T_ICH9:
   4944  1.189   msaitoh 	case WM_T_ICH10:
   4945  1.190   msaitoh 	case WM_T_PCH:
   4946  1.189   msaitoh 		delay(10*1000);
   4947  1.190   msaitoh 
   4948  1.190   msaitoh 		if (sc->sc_type == WM_T_PCH) {
   4949  1.190   msaitoh 			/* XXX hv_phy_workaround */
   4950  1.190   msaitoh 
   4951  1.190   msaitoh 			/* dummy read from WUC */
   4952  1.190   msaitoh 		}
   4953  1.190   msaitoh 		/* XXX SW LCD configuration from NVM */
   4954  1.190   msaitoh 
   4955  1.190   msaitoh 		if (sc->sc_type == WM_T_PCH) {
   4956  1.190   msaitoh 			/* XXX Configure the LCD with the OEM bits in NVM */
   4957  1.191   msaitoh 
   4958  1.191   msaitoh #if 1
   4959  1.191   msaitoh 			/*
   4960  1.191   msaitoh 			 * We shlould make the new driver for 8257[78] and
   4961  1.191   msaitoh 			 * move these code into it.
   4962  1.191   msaitoh 			 */
   4963  1.191   msaitoh #define HV_OEM_BITS	((0 << 5) | 25)
   4964  1.191   msaitoh #define HV_OEM_BITS_LPLU	(1 << 2)
   4965  1.191   msaitoh #define HV_OEM_BITS_A1KDIS	(1 << 6)
   4966  1.191   msaitoh #define HV_OEM_BITS_ANEGNOW	(1 << 10)
   4967  1.191   msaitoh #endif
   4968  1.191   msaitoh 			/*
   4969  1.191   msaitoh 			 * Disable LPLU.
   4970  1.191   msaitoh 			 * XXX It seems that 82567 has LPLU, too.
   4971  1.191   msaitoh 			 */
   4972  1.191   msaitoh 			reg = wm_gmii_kv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
   4973  1.191   msaitoh 			reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
   4974  1.191   msaitoh 			reg |= HV_OEM_BITS_ANEGNOW;
   4975  1.191   msaitoh 			wm_gmii_kv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
   4976  1.190   msaitoh 		}
   4977  1.189   msaitoh 		break;
   4978  1.189   msaitoh 	default:
   4979  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   4980  1.189   msaitoh 		break;
   4981  1.189   msaitoh 	}
   4982    1.1   thorpej }
   4983    1.1   thorpej 
   4984    1.1   thorpej /*
   4985    1.1   thorpej  * wm_gmii_mediainit:
   4986    1.1   thorpej  *
   4987    1.1   thorpej  *	Initialize media for use on 1000BASE-T devices.
   4988    1.1   thorpej  */
   4989   1.47   thorpej static void
   4990  1.191   msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
   4991    1.1   thorpej {
   4992    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4993    1.1   thorpej 
   4994    1.1   thorpej 	/* We have MII. */
   4995    1.1   thorpej 	sc->sc_flags |= WM_F_HAS_MII;
   4996    1.1   thorpej 
   4997  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   4998  1.127    bouyer 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   4999  1.127    bouyer 	else
   5000  1.127    bouyer 		sc->sc_tipg = TIPG_1000T_DFLT;
   5001    1.1   thorpej 
   5002    1.1   thorpej 	/*
   5003    1.1   thorpej 	 * Let the chip set speed/duplex on its own based on
   5004    1.1   thorpej 	 * signals from the PHY.
   5005  1.127    bouyer 	 * XXXbouyer - I'm not sure this is right for the 80003,
   5006  1.127    bouyer 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   5007    1.1   thorpej 	 */
   5008  1.133   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   5009    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   5010    1.1   thorpej 
   5011    1.1   thorpej 	/* Initialize our media structures and probe the GMII. */
   5012    1.1   thorpej 	sc->sc_mii.mii_ifp = ifp;
   5013    1.1   thorpej 
   5014  1.191   msaitoh 	switch (prodid) {
   5015  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LM:
   5016  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LC:
   5017  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DM:
   5018  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DC:
   5019  1.191   msaitoh 		/* 82577 or 82578 */
   5020  1.191   msaitoh 		sc->sc_mii.mii_readreg = wm_gmii_kv_readreg;
   5021  1.191   msaitoh 		sc->sc_mii.mii_writereg = wm_gmii_kv_writereg;
   5022  1.191   msaitoh 		break;
   5023  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801I_BM:
   5024  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
   5025  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
   5026  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
   5027  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
   5028  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_V:
   5029  1.191   msaitoh 		/* 82567 */
   5030  1.191   msaitoh 		sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
   5031  1.191   msaitoh 		sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
   5032  1.191   msaitoh 		break;
   5033  1.191   msaitoh 	default:
   5034  1.191   msaitoh 		if (sc->sc_type >= WM_T_80003) {
   5035  1.191   msaitoh 			sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
   5036  1.191   msaitoh 			sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
   5037  1.191   msaitoh 		} else if (sc->sc_type >= WM_T_82544) {
   5038  1.191   msaitoh 			sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
   5039  1.191   msaitoh 			sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
   5040  1.191   msaitoh 		} else {
   5041  1.191   msaitoh 			sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
   5042  1.191   msaitoh 			sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
   5043  1.191   msaitoh 		}
   5044  1.191   msaitoh 		break;
   5045  1.191   msaitoh 
   5046    1.1   thorpej 	}
   5047    1.1   thorpej 	sc->sc_mii.mii_statchg = wm_gmii_statchg;
   5048    1.1   thorpej 
   5049    1.1   thorpej 	wm_gmii_reset(sc);
   5050    1.1   thorpej 
   5051  1.152    dyoung 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   5052   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
   5053    1.1   thorpej 	    wm_gmii_mediastatus);
   5054    1.1   thorpej 
   5055  1.160  christos 	mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   5056   1.71   thorpej 	    MII_OFFSET_ANY, MIIF_DOPAUSE);
   5057  1.184   msaitoh 
   5058  1.184   msaitoh 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
   5059  1.184   msaitoh 		/* if failed, retry with *_bm_* */
   5060  1.184   msaitoh 		sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
   5061  1.184   msaitoh 		sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
   5062  1.184   msaitoh 
   5063  1.184   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   5064  1.184   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   5065  1.184   msaitoh 	}
   5066    1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
   5067    1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   5068    1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
   5069  1.191   msaitoh 	} else
   5070    1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   5071    1.1   thorpej }
   5072    1.1   thorpej 
   5073    1.1   thorpej /*
   5074    1.1   thorpej  * wm_gmii_mediastatus:	[ifmedia interface function]
   5075    1.1   thorpej  *
   5076    1.1   thorpej  *	Get the current interface media status on a 1000BASE-T device.
   5077    1.1   thorpej  */
   5078   1.47   thorpej static void
   5079    1.1   thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   5080    1.1   thorpej {
   5081    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5082    1.1   thorpej 
   5083  1.152    dyoung 	ether_mediastatus(ifp, ifmr);
   5084  1.152    dyoung 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK) |
   5085   1.71   thorpej 			   sc->sc_flowflags;
   5086    1.1   thorpej }
   5087    1.1   thorpej 
   5088    1.1   thorpej /*
   5089    1.1   thorpej  * wm_gmii_mediachange:	[ifmedia interface function]
   5090    1.1   thorpej  *
   5091    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-T device.
   5092    1.1   thorpej  */
   5093   1.47   thorpej static int
   5094    1.1   thorpej wm_gmii_mediachange(struct ifnet *ifp)
   5095    1.1   thorpej {
   5096    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5097  1.127    bouyer 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   5098  1.152    dyoung 	int rc;
   5099    1.1   thorpej 
   5100  1.152    dyoung 	if ((ifp->if_flags & IFF_UP) == 0)
   5101  1.152    dyoung 		return 0;
   5102  1.152    dyoung 
   5103  1.152    dyoung 	sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   5104  1.152    dyoung 	sc->sc_ctrl |= CTRL_SLU;
   5105  1.152    dyoung 	if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   5106  1.152    dyoung 	    || (sc->sc_type > WM_T_82543)) {
   5107  1.152    dyoung 		sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   5108  1.152    dyoung 	} else {
   5109  1.152    dyoung 		sc->sc_ctrl &= ~CTRL_ASDE;
   5110  1.152    dyoung 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   5111  1.152    dyoung 		if (ife->ifm_media & IFM_FDX)
   5112  1.152    dyoung 			sc->sc_ctrl |= CTRL_FD;
   5113  1.152    dyoung 		switch(IFM_SUBTYPE(ife->ifm_media)) {
   5114  1.152    dyoung 		case IFM_10_T:
   5115  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_10;
   5116  1.152    dyoung 			break;
   5117  1.152    dyoung 		case IFM_100_TX:
   5118  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_100;
   5119  1.152    dyoung 			break;
   5120  1.152    dyoung 		case IFM_1000_T:
   5121  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_1000;
   5122  1.152    dyoung 			break;
   5123  1.152    dyoung 		default:
   5124  1.152    dyoung 			panic("wm_gmii_mediachange: bad media 0x%x",
   5125  1.152    dyoung 			    ife->ifm_media);
   5126  1.127    bouyer 		}
   5127  1.127    bouyer 	}
   5128  1.152    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   5129  1.152    dyoung 	if (sc->sc_type <= WM_T_82543)
   5130  1.152    dyoung 		wm_gmii_reset(sc);
   5131  1.152    dyoung 
   5132  1.152    dyoung 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
   5133  1.152    dyoung 		return 0;
   5134  1.152    dyoung 	return rc;
   5135    1.1   thorpej }
   5136    1.1   thorpej 
   5137    1.1   thorpej #define	MDI_IO		CTRL_SWDPIN(2)
   5138    1.1   thorpej #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   5139    1.1   thorpej #define	MDI_CLK		CTRL_SWDPIN(3)
   5140    1.1   thorpej 
   5141    1.1   thorpej static void
   5142   1.11   thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   5143    1.1   thorpej {
   5144    1.1   thorpej 	uint32_t i, v;
   5145    1.1   thorpej 
   5146    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   5147    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   5148    1.1   thorpej 	v |= MDI_DIR | CTRL_SWDPIO(3);
   5149    1.1   thorpej 
   5150    1.1   thorpej 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   5151    1.1   thorpej 		if (data & i)
   5152    1.1   thorpej 			v |= MDI_IO;
   5153    1.1   thorpej 		else
   5154    1.1   thorpej 			v &= ~MDI_IO;
   5155    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   5156    1.1   thorpej 		delay(10);
   5157    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   5158    1.1   thorpej 		delay(10);
   5159    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   5160    1.1   thorpej 		delay(10);
   5161    1.1   thorpej 	}
   5162    1.1   thorpej }
   5163    1.1   thorpej 
   5164    1.1   thorpej static uint32_t
   5165   1.11   thorpej i82543_mii_recvbits(struct wm_softc *sc)
   5166    1.1   thorpej {
   5167    1.1   thorpej 	uint32_t v, i, data = 0;
   5168    1.1   thorpej 
   5169    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   5170    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   5171    1.1   thorpej 	v |= CTRL_SWDPIO(3);
   5172    1.1   thorpej 
   5173    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   5174    1.1   thorpej 	delay(10);
   5175    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   5176    1.1   thorpej 	delay(10);
   5177    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   5178    1.1   thorpej 	delay(10);
   5179    1.1   thorpej 
   5180    1.1   thorpej 	for (i = 0; i < 16; i++) {
   5181    1.1   thorpej 		data <<= 1;
   5182    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   5183    1.1   thorpej 		delay(10);
   5184    1.1   thorpej 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   5185    1.1   thorpej 			data |= 1;
   5186    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   5187    1.1   thorpej 		delay(10);
   5188    1.1   thorpej 	}
   5189    1.1   thorpej 
   5190    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   5191    1.1   thorpej 	delay(10);
   5192    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   5193    1.1   thorpej 	delay(10);
   5194    1.1   thorpej 
   5195    1.1   thorpej 	return (data);
   5196    1.1   thorpej }
   5197    1.1   thorpej 
   5198    1.1   thorpej #undef MDI_IO
   5199    1.1   thorpej #undef MDI_DIR
   5200    1.1   thorpej #undef MDI_CLK
   5201    1.1   thorpej 
   5202    1.1   thorpej /*
   5203   1.11   thorpej  * wm_gmii_i82543_readreg:	[mii interface function]
   5204    1.1   thorpej  *
   5205   1.11   thorpej  *	Read a PHY register on the GMII (i82543 version).
   5206    1.1   thorpej  */
   5207   1.47   thorpej static int
   5208  1.157    dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
   5209    1.1   thorpej {
   5210  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5211    1.1   thorpej 	int rv;
   5212    1.1   thorpej 
   5213   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   5214   1.11   thorpej 	i82543_mii_sendbits(sc, reg | (phy << 5) |
   5215    1.1   thorpej 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   5216   1.11   thorpej 	rv = i82543_mii_recvbits(sc) & 0xffff;
   5217    1.1   thorpej 
   5218    1.1   thorpej 	DPRINTF(WM_DEBUG_GMII,
   5219    1.1   thorpej 	    ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   5220  1.160  christos 	    device_xname(sc->sc_dev), phy, reg, rv));
   5221    1.1   thorpej 
   5222    1.1   thorpej 	return (rv);
   5223    1.1   thorpej }
   5224    1.1   thorpej 
   5225    1.1   thorpej /*
   5226   1.11   thorpej  * wm_gmii_i82543_writereg:	[mii interface function]
   5227    1.1   thorpej  *
   5228   1.11   thorpej  *	Write a PHY register on the GMII (i82543 version).
   5229    1.1   thorpej  */
   5230   1.47   thorpej static void
   5231  1.157    dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
   5232    1.1   thorpej {
   5233  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5234    1.1   thorpej 
   5235   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   5236   1.11   thorpej 	i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   5237    1.1   thorpej 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   5238    1.1   thorpej 	    (MII_COMMAND_START << 30), 32);
   5239    1.1   thorpej }
   5240    1.1   thorpej 
   5241    1.1   thorpej /*
   5242   1.11   thorpej  * wm_gmii_i82544_readreg:	[mii interface function]
   5243    1.1   thorpej  *
   5244    1.1   thorpej  *	Read a PHY register on the GMII.
   5245    1.1   thorpej  */
   5246   1.47   thorpej static int
   5247  1.157    dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
   5248    1.1   thorpej {
   5249  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5250   1.60    ichiro 	uint32_t mdic = 0;
   5251    1.1   thorpej 	int i, rv;
   5252    1.1   thorpej 
   5253    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   5254    1.1   thorpej 	    MDIC_REGADD(reg));
   5255    1.1   thorpej 
   5256  1.127    bouyer 	for (i = 0; i < 320; i++) {
   5257    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   5258    1.1   thorpej 		if (mdic & MDIC_READY)
   5259    1.1   thorpej 			break;
   5260    1.1   thorpej 		delay(10);
   5261    1.1   thorpej 	}
   5262    1.1   thorpej 
   5263    1.1   thorpej 	if ((mdic & MDIC_READY) == 0) {
   5264   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   5265  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   5266    1.1   thorpej 		rv = 0;
   5267    1.1   thorpej 	} else if (mdic & MDIC_E) {
   5268    1.1   thorpej #if 0 /* This is normal if no PHY is present. */
   5269   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   5270  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   5271    1.1   thorpej #endif
   5272    1.1   thorpej 		rv = 0;
   5273    1.1   thorpej 	} else {
   5274    1.1   thorpej 		rv = MDIC_DATA(mdic);
   5275    1.1   thorpej 		if (rv == 0xffff)
   5276    1.1   thorpej 			rv = 0;
   5277    1.1   thorpej 	}
   5278    1.1   thorpej 
   5279    1.1   thorpej 	return (rv);
   5280    1.1   thorpej }
   5281    1.1   thorpej 
   5282    1.1   thorpej /*
   5283   1.11   thorpej  * wm_gmii_i82544_writereg:	[mii interface function]
   5284    1.1   thorpej  *
   5285    1.1   thorpej  *	Write a PHY register on the GMII.
   5286    1.1   thorpej  */
   5287   1.47   thorpej static void
   5288  1.157    dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
   5289    1.1   thorpej {
   5290  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5291   1.60    ichiro 	uint32_t mdic = 0;
   5292    1.1   thorpej 	int i;
   5293    1.1   thorpej 
   5294    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   5295    1.1   thorpej 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   5296    1.1   thorpej 
   5297  1.127    bouyer 	for (i = 0; i < 320; i++) {
   5298    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   5299    1.1   thorpej 		if (mdic & MDIC_READY)
   5300    1.1   thorpej 			break;
   5301    1.1   thorpej 		delay(10);
   5302    1.1   thorpej 	}
   5303    1.1   thorpej 
   5304    1.1   thorpej 	if ((mdic & MDIC_READY) == 0)
   5305   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   5306  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   5307    1.1   thorpej 	else if (mdic & MDIC_E)
   5308   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   5309  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   5310    1.1   thorpej }
   5311    1.1   thorpej 
   5312    1.1   thorpej /*
   5313  1.127    bouyer  * wm_gmii_i80003_readreg:	[mii interface function]
   5314  1.127    bouyer  *
   5315  1.127    bouyer  *	Read a PHY register on the kumeran
   5316  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   5317  1.127    bouyer  * ressource ...
   5318  1.127    bouyer  */
   5319  1.127    bouyer static int
   5320  1.157    dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
   5321  1.127    bouyer {
   5322  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5323  1.127    bouyer 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   5324  1.127    bouyer 	int rv;
   5325  1.127    bouyer 
   5326  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   5327  1.127    bouyer 		return 0;
   5328  1.127    bouyer 
   5329  1.169   msaitoh 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
   5330  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5331  1.169   msaitoh 		    __func__);
   5332  1.127    bouyer 		return 0;
   5333  1.169   msaitoh 	}
   5334  1.127    bouyer 
   5335  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   5336  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   5337  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   5338  1.127    bouyer 	} else {
   5339  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   5340  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   5341  1.127    bouyer 	}
   5342  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   5343  1.168   msaitoh 	delay(200);
   5344  1.168   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   5345  1.168   msaitoh 	delay(200);
   5346  1.127    bouyer 
   5347  1.127    bouyer 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   5348  1.127    bouyer 	return (rv);
   5349  1.127    bouyer }
   5350  1.127    bouyer 
   5351  1.127    bouyer /*
   5352  1.127    bouyer  * wm_gmii_i80003_writereg:	[mii interface function]
   5353  1.127    bouyer  *
   5354  1.127    bouyer  *	Write a PHY register on the kumeran.
   5355  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   5356  1.127    bouyer  * ressource ...
   5357  1.127    bouyer  */
   5358  1.127    bouyer static void
   5359  1.157    dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
   5360  1.127    bouyer {
   5361  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5362  1.127    bouyer 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   5363  1.127    bouyer 
   5364  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   5365  1.127    bouyer 		return;
   5366  1.127    bouyer 
   5367  1.169   msaitoh 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
   5368  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5369  1.169   msaitoh 		    __func__);
   5370  1.127    bouyer 		return;
   5371  1.169   msaitoh 	}
   5372  1.127    bouyer 
   5373  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   5374  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   5375  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   5376  1.127    bouyer 	} else {
   5377  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   5378  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   5379  1.127    bouyer 	}
   5380  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   5381  1.168   msaitoh 	delay(200);
   5382  1.168   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   5383  1.168   msaitoh 	delay(200);
   5384  1.127    bouyer 
   5385  1.127    bouyer 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   5386  1.127    bouyer }
   5387  1.127    bouyer 
   5388  1.127    bouyer /*
   5389  1.167   msaitoh  * wm_gmii_bm_readreg:	[mii interface function]
   5390  1.167   msaitoh  *
   5391  1.167   msaitoh  *	Read a PHY register on the kumeran
   5392  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   5393  1.167   msaitoh  * ressource ...
   5394  1.167   msaitoh  */
   5395  1.167   msaitoh static int
   5396  1.167   msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
   5397  1.167   msaitoh {
   5398  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   5399  1.167   msaitoh 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   5400  1.167   msaitoh 	int rv;
   5401  1.167   msaitoh 
   5402  1.169   msaitoh 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
   5403  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5404  1.169   msaitoh 		    __func__);
   5405  1.167   msaitoh 		return 0;
   5406  1.169   msaitoh 	}
   5407  1.167   msaitoh 
   5408  1.167   msaitoh 	if (reg > GG82563_MAX_REG_ADDRESS) {
   5409  1.167   msaitoh 		if (phy == 1)
   5410  1.167   msaitoh 			wm_gmii_i82544_writereg(self, phy, 0x1f,
   5411  1.167   msaitoh 			    reg);
   5412  1.167   msaitoh 		else
   5413  1.167   msaitoh 			wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   5414  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   5415  1.167   msaitoh 
   5416  1.167   msaitoh 	}
   5417  1.167   msaitoh 
   5418  1.167   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   5419  1.167   msaitoh 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   5420  1.167   msaitoh 	return (rv);
   5421  1.167   msaitoh }
   5422  1.167   msaitoh 
   5423  1.167   msaitoh /*
   5424  1.167   msaitoh  * wm_gmii_bm_writereg:	[mii interface function]
   5425  1.167   msaitoh  *
   5426  1.167   msaitoh  *	Write a PHY register on the kumeran.
   5427  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   5428  1.167   msaitoh  * ressource ...
   5429  1.167   msaitoh  */
   5430  1.167   msaitoh static void
   5431  1.167   msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
   5432  1.167   msaitoh {
   5433  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   5434  1.167   msaitoh 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   5435  1.167   msaitoh 
   5436  1.169   msaitoh 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
   5437  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5438  1.169   msaitoh 		    __func__);
   5439  1.167   msaitoh 		return;
   5440  1.169   msaitoh 	}
   5441  1.167   msaitoh 
   5442  1.167   msaitoh 	if (reg > GG82563_MAX_REG_ADDRESS) {
   5443  1.167   msaitoh 		if (phy == 1)
   5444  1.167   msaitoh 			wm_gmii_i82544_writereg(self, phy, 0x1f,
   5445  1.167   msaitoh 			    reg);
   5446  1.167   msaitoh 		else
   5447  1.167   msaitoh 			wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   5448  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   5449  1.167   msaitoh 
   5450  1.167   msaitoh 	}
   5451  1.167   msaitoh 
   5452  1.167   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   5453  1.167   msaitoh 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   5454  1.167   msaitoh }
   5455  1.167   msaitoh 
   5456  1.167   msaitoh /*
   5457  1.191   msaitoh  * wm_gmii_kv_readreg:	[mii interface function]
   5458  1.191   msaitoh  *
   5459  1.191   msaitoh  *	Read a PHY register on the kumeran
   5460  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   5461  1.191   msaitoh  * ressource ...
   5462  1.191   msaitoh  */
   5463  1.191   msaitoh static int
   5464  1.191   msaitoh wm_gmii_kv_readreg(device_t self, int phy, int reg)
   5465  1.191   msaitoh {
   5466  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   5467  1.191   msaitoh 	int rv;
   5468  1.191   msaitoh 
   5469  1.191   msaitoh 	if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
   5470  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5471  1.191   msaitoh 		    __func__);
   5472  1.191   msaitoh 		return 0;
   5473  1.191   msaitoh 	}
   5474  1.191   msaitoh 
   5475  1.191   msaitoh 	if (reg > GG82563_MAX_REG_ADDRESS) {
   5476  1.191   msaitoh 		printf("XXX rd pagesel\n");
   5477  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   5478  1.191   msaitoh 		    reg & IGPHY_PAGEMASK);
   5479  1.191   msaitoh 	}
   5480  1.191   msaitoh 
   5481  1.191   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & IGPHY_MAXREGADDR);
   5482  1.191   msaitoh 	wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
   5483  1.191   msaitoh 	return (rv);
   5484  1.191   msaitoh }
   5485  1.191   msaitoh 
   5486  1.191   msaitoh /*
   5487  1.191   msaitoh  * wm_gmii_kv_writereg:	[mii interface function]
   5488  1.191   msaitoh  *
   5489  1.191   msaitoh  *	Write a PHY register on the kumeran.
   5490  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   5491  1.191   msaitoh  * ressource ...
   5492  1.191   msaitoh  */
   5493  1.191   msaitoh static void
   5494  1.191   msaitoh wm_gmii_kv_writereg(device_t self, int phy, int reg, int val)
   5495  1.191   msaitoh {
   5496  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   5497  1.191   msaitoh 
   5498  1.191   msaitoh 	if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
   5499  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5500  1.191   msaitoh 		    __func__);
   5501  1.191   msaitoh 		return;
   5502  1.191   msaitoh 	}
   5503  1.191   msaitoh 
   5504  1.191   msaitoh 	if (reg > GG82563_MAX_REG_ADDRESS) {
   5505  1.191   msaitoh 		printf("XXX wr pagesel\n");
   5506  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   5507  1.191   msaitoh 		    reg & IGPHY_PAGEMASK);
   5508  1.191   msaitoh 	}
   5509  1.191   msaitoh 
   5510  1.191   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & IGPHY_MAXREGADDR, val);
   5511  1.191   msaitoh 	wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
   5512  1.191   msaitoh }
   5513  1.191   msaitoh 
   5514  1.191   msaitoh /*
   5515    1.1   thorpej  * wm_gmii_statchg:	[mii interface function]
   5516    1.1   thorpej  *
   5517    1.1   thorpej  *	Callback from MII layer when media changes.
   5518    1.1   thorpej  */
   5519   1.47   thorpej static void
   5520  1.157    dyoung wm_gmii_statchg(device_t self)
   5521    1.1   thorpej {
   5522  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   5523   1.71   thorpej 	struct mii_data *mii = &sc->sc_mii;
   5524    1.1   thorpej 
   5525   1.71   thorpej 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   5526    1.1   thorpej 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   5527   1.71   thorpej 	sc->sc_fcrtl &= ~FCRTL_XONE;
   5528   1.71   thorpej 
   5529   1.71   thorpej 	/*
   5530   1.71   thorpej 	 * Get flow control negotiation result.
   5531   1.71   thorpej 	 */
   5532   1.71   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   5533   1.71   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   5534   1.71   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   5535   1.71   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   5536   1.71   thorpej 	}
   5537   1.71   thorpej 
   5538   1.71   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   5539   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   5540   1.71   thorpej 			sc->sc_ctrl |= CTRL_TFCE;
   5541   1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   5542   1.71   thorpej 		}
   5543   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   5544   1.71   thorpej 			sc->sc_ctrl |= CTRL_RFCE;
   5545   1.71   thorpej 	}
   5546    1.1   thorpej 
   5547    1.1   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   5548    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   5549  1.160  christos 		    ("%s: LINK: statchg: FDX\n", device_xname(sc->sc_dev)));
   5550    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   5551    1.1   thorpej 	} else  {
   5552    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   5553  1.160  christos 		    ("%s: LINK: statchg: HDX\n", device_xname(sc->sc_dev)));
   5554    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   5555    1.1   thorpej 	}
   5556    1.1   thorpej 
   5557   1.71   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   5558    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   5559   1.71   thorpej 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   5560   1.71   thorpej 						 : WMREG_FCRTL, sc->sc_fcrtl);
   5561  1.178   msaitoh 	if (sc->sc_type == WM_T_80003) {
   5562  1.127    bouyer 		switch(IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   5563  1.127    bouyer 		case IFM_1000_T:
   5564  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   5565  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   5566  1.127    bouyer 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   5567  1.127    bouyer 			break;
   5568  1.127    bouyer 		default:
   5569  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   5570  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   5571  1.127    bouyer 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   5572  1.127    bouyer 			break;
   5573  1.127    bouyer 		}
   5574  1.127    bouyer 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   5575  1.127    bouyer 	}
   5576  1.127    bouyer }
   5577  1.127    bouyer 
   5578  1.127    bouyer /*
   5579  1.178   msaitoh  * wm_kmrn_readreg:
   5580  1.127    bouyer  *
   5581  1.127    bouyer  *	Read a kumeran register
   5582  1.127    bouyer  */
   5583  1.127    bouyer static int
   5584  1.178   msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
   5585  1.127    bouyer {
   5586  1.127    bouyer 	int rv;
   5587  1.127    bouyer 
   5588  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC) {
   5589  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   5590  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   5591  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   5592  1.178   msaitoh 			return 0;
   5593  1.178   msaitoh 		}
   5594  1.178   msaitoh 	} else 	if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
   5595  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   5596  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   5597  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   5598  1.178   msaitoh 			return 0;
   5599  1.178   msaitoh 		}
   5600  1.169   msaitoh 	}
   5601  1.127    bouyer 
   5602  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   5603  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   5604  1.127    bouyer 	    KUMCTRLSTA_REN);
   5605  1.127    bouyer 	delay(2);
   5606  1.127    bouyer 
   5607  1.127    bouyer 	rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   5608  1.178   msaitoh 
   5609  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC)
   5610  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   5611  1.178   msaitoh 	else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
   5612  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   5613  1.178   msaitoh 
   5614  1.127    bouyer 	return (rv);
   5615  1.127    bouyer }
   5616  1.127    bouyer 
   5617  1.127    bouyer /*
   5618  1.178   msaitoh  * wm_kmrn_writereg:
   5619  1.127    bouyer  *
   5620  1.127    bouyer  *	Write a kumeran register
   5621  1.127    bouyer  */
   5622  1.127    bouyer static void
   5623  1.178   msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
   5624  1.127    bouyer {
   5625  1.127    bouyer 
   5626  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC) {
   5627  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   5628  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   5629  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   5630  1.178   msaitoh 			return;
   5631  1.178   msaitoh 		}
   5632  1.178   msaitoh 	} else 	if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
   5633  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   5634  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   5635  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   5636  1.178   msaitoh 			return;
   5637  1.178   msaitoh 		}
   5638  1.169   msaitoh 	}
   5639  1.127    bouyer 
   5640  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   5641  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   5642  1.127    bouyer 	    (val & KUMCTRLSTA_MASK));
   5643  1.178   msaitoh 
   5644  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC)
   5645  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   5646  1.178   msaitoh 	else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
   5647  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   5648    1.1   thorpej }
   5649  1.117   msaitoh 
   5650  1.117   msaitoh static int
   5651  1.117   msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
   5652  1.117   msaitoh {
   5653  1.117   msaitoh 	uint32_t eecd = 0;
   5654  1.117   msaitoh 
   5655  1.185   msaitoh 	if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
   5656  1.185   msaitoh 	    || sc->sc_type == WM_T_82583) {
   5657  1.117   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   5658  1.117   msaitoh 
   5659  1.117   msaitoh 		/* Isolate bits 15 & 16 */
   5660  1.117   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   5661  1.117   msaitoh 
   5662  1.117   msaitoh 		/* If both bits are set, device is Flash type */
   5663  1.185   msaitoh 		if (eecd == 0x03)
   5664  1.117   msaitoh 			return 0;
   5665  1.117   msaitoh 	}
   5666  1.117   msaitoh 	return 1;
   5667  1.117   msaitoh }
   5668  1.117   msaitoh 
   5669  1.117   msaitoh static int
   5670  1.127    bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
   5671  1.117   msaitoh {
   5672  1.117   msaitoh 	int32_t timeout;
   5673  1.117   msaitoh 	uint32_t swsm;
   5674  1.117   msaitoh 
   5675  1.117   msaitoh 	/* Get the FW semaphore. */
   5676  1.117   msaitoh 	timeout = 1000 + 1; /* XXX */
   5677  1.117   msaitoh 	while (timeout) {
   5678  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   5679  1.117   msaitoh 		swsm |= SWSM_SWESMBI;
   5680  1.117   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   5681  1.117   msaitoh 		/* if we managed to set the bit we got the semaphore. */
   5682  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   5683  1.119  uebayasi 		if (swsm & SWSM_SWESMBI)
   5684  1.117   msaitoh 			break;
   5685  1.117   msaitoh 
   5686  1.117   msaitoh 		delay(50);
   5687  1.117   msaitoh 		timeout--;
   5688  1.117   msaitoh 	}
   5689  1.117   msaitoh 
   5690  1.117   msaitoh 	if (timeout == 0) {
   5691  1.160  christos 		aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
   5692  1.117   msaitoh 		/* Release semaphores */
   5693  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   5694  1.117   msaitoh 		return 1;
   5695  1.117   msaitoh 	}
   5696  1.117   msaitoh 	return 0;
   5697  1.117   msaitoh }
   5698  1.117   msaitoh 
   5699  1.117   msaitoh static void
   5700  1.127    bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
   5701  1.117   msaitoh {
   5702  1.117   msaitoh 	uint32_t swsm;
   5703  1.117   msaitoh 
   5704  1.117   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   5705  1.119  uebayasi 	swsm &= ~(SWSM_SWESMBI);
   5706  1.117   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   5707  1.117   msaitoh }
   5708  1.127    bouyer 
   5709  1.127    bouyer static int
   5710  1.136   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   5711  1.136   msaitoh {
   5712  1.127    bouyer 	uint32_t swfw_sync;
   5713  1.127    bouyer 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   5714  1.127    bouyer 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   5715  1.127    bouyer 	int timeout = 200;
   5716  1.127    bouyer 
   5717  1.127    bouyer 	for(timeout = 0; timeout < 200; timeout++) {
   5718  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   5719  1.169   msaitoh 			if (wm_get_swsm_semaphore(sc)) {
   5720  1.169   msaitoh 				aprint_error_dev(sc->sc_dev,
   5721  1.169   msaitoh 				    "%s: failed to get semaphore\n",
   5722  1.169   msaitoh 				    __func__);
   5723  1.127    bouyer 				return 1;
   5724  1.169   msaitoh 			}
   5725  1.127    bouyer 		}
   5726  1.127    bouyer 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   5727  1.127    bouyer 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   5728  1.127    bouyer 			swfw_sync |= swmask;
   5729  1.127    bouyer 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   5730  1.127    bouyer 			if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5731  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   5732  1.127    bouyer 			return 0;
   5733  1.127    bouyer 		}
   5734  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5735  1.127    bouyer 			wm_put_swsm_semaphore(sc);
   5736  1.127    bouyer 		delay(5000);
   5737  1.127    bouyer 	}
   5738  1.127    bouyer 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   5739  1.160  christos 	    device_xname(sc->sc_dev), mask, swfw_sync);
   5740  1.127    bouyer 	return 1;
   5741  1.127    bouyer }
   5742  1.127    bouyer 
   5743  1.127    bouyer static void
   5744  1.136   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   5745  1.136   msaitoh {
   5746  1.127    bouyer 	uint32_t swfw_sync;
   5747  1.127    bouyer 
   5748  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   5749  1.127    bouyer 		while (wm_get_swsm_semaphore(sc) != 0)
   5750  1.127    bouyer 			continue;
   5751  1.127    bouyer 	}
   5752  1.127    bouyer 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   5753  1.127    bouyer 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   5754  1.127    bouyer 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   5755  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5756  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   5757  1.127    bouyer }
   5758  1.139    bouyer 
   5759  1.139    bouyer static int
   5760  1.139    bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
   5761  1.139    bouyer {
   5762  1.139    bouyer 	uint32_t ext_ctrl;
   5763  1.139    bouyer 	int timeout = 200;
   5764  1.139    bouyer 
   5765  1.139    bouyer 	for(timeout = 0; timeout < 200; timeout++) {
   5766  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   5767  1.139    bouyer 		ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
   5768  1.139    bouyer 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   5769  1.139    bouyer 
   5770  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   5771  1.139    bouyer 		if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
   5772  1.139    bouyer 			return 0;
   5773  1.139    bouyer 		delay(5000);
   5774  1.139    bouyer 	}
   5775  1.178   msaitoh 	printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
   5776  1.160  christos 	    device_xname(sc->sc_dev), ext_ctrl);
   5777  1.139    bouyer 	return 1;
   5778  1.139    bouyer }
   5779  1.139    bouyer 
   5780  1.139    bouyer static void
   5781  1.139    bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
   5782  1.139    bouyer {
   5783  1.139    bouyer 	uint32_t ext_ctrl;
   5784  1.139    bouyer 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   5785  1.139    bouyer 	ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
   5786  1.139    bouyer 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   5787  1.139    bouyer }
   5788  1.139    bouyer 
   5789  1.169   msaitoh static int
   5790  1.169   msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
   5791  1.169   msaitoh {
   5792  1.169   msaitoh 	uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
   5793  1.169   msaitoh 	uint8_t bank_high_byte;
   5794  1.169   msaitoh 	uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
   5795  1.169   msaitoh 
   5796  1.190   msaitoh 	if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
   5797  1.169   msaitoh 		/* Value of bit 22 corresponds to the flash bank we're on. */
   5798  1.169   msaitoh 		*bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
   5799  1.169   msaitoh 	} else {
   5800  1.169   msaitoh 		wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
   5801  1.169   msaitoh 		if ((bank_high_byte & 0xc0) == 0x80)
   5802  1.169   msaitoh 			*bank = 0;
   5803  1.169   msaitoh 		else {
   5804  1.169   msaitoh 			wm_read_ich8_byte(sc, act_offset + bank1_offset,
   5805  1.169   msaitoh 			    &bank_high_byte);
   5806  1.169   msaitoh 			if ((bank_high_byte & 0xc0) == 0x80)
   5807  1.169   msaitoh 				*bank = 1;
   5808  1.169   msaitoh 			else {
   5809  1.169   msaitoh 				aprint_error_dev(sc->sc_dev,
   5810  1.169   msaitoh 				    "EEPROM not present\n");
   5811  1.169   msaitoh 				return -1;
   5812  1.169   msaitoh 			}
   5813  1.169   msaitoh 		}
   5814  1.169   msaitoh 	}
   5815  1.169   msaitoh 
   5816  1.169   msaitoh 	return 0;
   5817  1.169   msaitoh }
   5818  1.169   msaitoh 
   5819  1.139    bouyer /******************************************************************************
   5820  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   5821  1.139    bouyer  * register.
   5822  1.139    bouyer  *
   5823  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   5824  1.139    bouyer  * offset - offset of word in the EEPROM to read
   5825  1.139    bouyer  * data - word read from the EEPROM
   5826  1.139    bouyer  * words - number of words to read
   5827  1.139    bouyer  *****************************************************************************/
   5828  1.139    bouyer static int
   5829  1.139    bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   5830  1.139    bouyer {
   5831  1.139    bouyer     int32_t  error = 0;
   5832  1.139    bouyer     uint32_t flash_bank = 0;
   5833  1.139    bouyer     uint32_t act_offset = 0;
   5834  1.139    bouyer     uint32_t bank_offset = 0;
   5835  1.139    bouyer     uint16_t word = 0;
   5836  1.139    bouyer     uint16_t i = 0;
   5837  1.139    bouyer 
   5838  1.139    bouyer     /* We need to know which is the valid flash bank.  In the event
   5839  1.139    bouyer      * that we didn't allocate eeprom_shadow_ram, we may not be
   5840  1.139    bouyer      * managing flash_bank.  So it cannot be trusted and needs
   5841  1.139    bouyer      * to be updated with each read.
   5842  1.139    bouyer      */
   5843  1.169   msaitoh     error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
   5844  1.169   msaitoh     if (error) {
   5845  1.169   msaitoh 	    aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
   5846  1.169   msaitoh 		    __func__);
   5847  1.169   msaitoh         return error;
   5848  1.167   msaitoh     }
   5849  1.139    bouyer 
   5850  1.139    bouyer     /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
   5851  1.139    bouyer     bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   5852  1.139    bouyer 
   5853  1.139    bouyer     error = wm_get_swfwhw_semaphore(sc);
   5854  1.169   msaitoh     if (error) {
   5855  1.169   msaitoh 	    aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5856  1.169   msaitoh 		__func__);
   5857  1.139    bouyer         return error;
   5858  1.169   msaitoh     }
   5859  1.139    bouyer 
   5860  1.139    bouyer     for (i = 0; i < words; i++) {
   5861  1.139    bouyer             /* The NVM part needs a byte offset, hence * 2 */
   5862  1.139    bouyer             act_offset = bank_offset + ((offset + i) * 2);
   5863  1.139    bouyer             error = wm_read_ich8_word(sc, act_offset, &word);
   5864  1.169   msaitoh             if (error) {
   5865  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
   5866  1.169   msaitoh 		    __func__);
   5867  1.139    bouyer                 break;
   5868  1.169   msaitoh 	    }
   5869  1.139    bouyer             data[i] = word;
   5870  1.139    bouyer     }
   5871  1.139    bouyer 
   5872  1.139    bouyer     wm_put_swfwhw_semaphore(sc);
   5873  1.139    bouyer     return error;
   5874  1.139    bouyer }
   5875  1.139    bouyer 
   5876  1.139    bouyer /******************************************************************************
   5877  1.139    bouyer  * This function does initial flash setup so that a new read/write/erase cycle
   5878  1.139    bouyer  * can be started.
   5879  1.139    bouyer  *
   5880  1.139    bouyer  * sc - The pointer to the hw structure
   5881  1.139    bouyer  ****************************************************************************/
   5882  1.139    bouyer static int32_t
   5883  1.139    bouyer wm_ich8_cycle_init(struct wm_softc *sc)
   5884  1.139    bouyer {
   5885  1.139    bouyer     uint16_t hsfsts;
   5886  1.139    bouyer     int32_t error = 1;
   5887  1.139    bouyer     int32_t i     = 0;
   5888  1.139    bouyer 
   5889  1.139    bouyer     hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   5890  1.139    bouyer 
   5891  1.139    bouyer     /* May be check the Flash Des Valid bit in Hw status */
   5892  1.139    bouyer     if ((hsfsts & HSFSTS_FLDVAL) == 0) {
   5893  1.139    bouyer         return error;
   5894  1.139    bouyer     }
   5895  1.139    bouyer 
   5896  1.139    bouyer     /* Clear FCERR in Hw status by writing 1 */
   5897  1.139    bouyer     /* Clear DAEL in Hw status by writing a 1 */
   5898  1.139    bouyer     hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   5899  1.139    bouyer 
   5900  1.139    bouyer     ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   5901  1.139    bouyer 
   5902  1.139    bouyer     /* Either we should have a hardware SPI cycle in progress bit to check
   5903  1.139    bouyer      * against, in order to start a new cycle or FDONE bit should be changed
   5904  1.139    bouyer      * in the hardware so that it is 1 after harware reset, which can then be
   5905  1.139    bouyer      * used as an indication whether a cycle is in progress or has been
   5906  1.139    bouyer      * completed .. we should also have some software semaphore mechanism to
   5907  1.139    bouyer      * guard FDONE or the cycle in progress bit so that two threads access to
   5908  1.139    bouyer      * those bits can be sequentiallized or a way so that 2 threads dont
   5909  1.139    bouyer      * start the cycle at the same time */
   5910  1.139    bouyer 
   5911  1.139    bouyer     if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   5912  1.139    bouyer         /* There is no cycle running at present, so we can start a cycle */
   5913  1.139    bouyer         /* Begin by setting Flash Cycle Done. */
   5914  1.139    bouyer         hsfsts |= HSFSTS_DONE;
   5915  1.139    bouyer         ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   5916  1.139    bouyer         error = 0;
   5917  1.139    bouyer     } else {
   5918  1.139    bouyer         /* otherwise poll for sometime so the current cycle has a chance
   5919  1.139    bouyer          * to end before giving up. */
   5920  1.139    bouyer         for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   5921  1.139    bouyer             hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   5922  1.139    bouyer             if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   5923  1.139    bouyer                 error = 0;
   5924  1.139    bouyer                 break;
   5925  1.139    bouyer             }
   5926  1.139    bouyer             delay(1);
   5927  1.139    bouyer         }
   5928  1.139    bouyer         if (error == 0) {
   5929  1.139    bouyer             /* Successful in waiting for previous cycle to timeout,
   5930  1.139    bouyer              * now set the Flash Cycle Done. */
   5931  1.139    bouyer             hsfsts |= HSFSTS_DONE;
   5932  1.139    bouyer             ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   5933  1.139    bouyer         }
   5934  1.139    bouyer     }
   5935  1.139    bouyer     return error;
   5936  1.139    bouyer }
   5937  1.139    bouyer 
   5938  1.139    bouyer /******************************************************************************
   5939  1.139    bouyer  * This function starts a flash cycle and waits for its completion
   5940  1.139    bouyer  *
   5941  1.139    bouyer  * sc - The pointer to the hw structure
   5942  1.139    bouyer  ****************************************************************************/
   5943  1.139    bouyer static int32_t
   5944  1.139    bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   5945  1.139    bouyer {
   5946  1.139    bouyer     uint16_t hsflctl;
   5947  1.139    bouyer     uint16_t hsfsts;
   5948  1.139    bouyer     int32_t error = 1;
   5949  1.139    bouyer     uint32_t i = 0;
   5950  1.139    bouyer 
   5951  1.139    bouyer     /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   5952  1.139    bouyer     hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   5953  1.139    bouyer     hsflctl |= HSFCTL_GO;
   5954  1.139    bouyer     ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   5955  1.139    bouyer 
   5956  1.139    bouyer     /* wait till FDONE bit is set to 1 */
   5957  1.139    bouyer     do {
   5958  1.139    bouyer         hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   5959  1.139    bouyer         if (hsfsts & HSFSTS_DONE)
   5960  1.139    bouyer             break;
   5961  1.139    bouyer         delay(1);
   5962  1.139    bouyer         i++;
   5963  1.139    bouyer     } while (i < timeout);
   5964  1.139    bouyer     if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0) {
   5965  1.139    bouyer         error = 0;
   5966  1.139    bouyer     }
   5967  1.139    bouyer     return error;
   5968  1.139    bouyer }
   5969  1.139    bouyer 
   5970  1.139    bouyer /******************************************************************************
   5971  1.139    bouyer  * Reads a byte or word from the NVM using the ICH8 flash access registers.
   5972  1.139    bouyer  *
   5973  1.139    bouyer  * sc - The pointer to the hw structure
   5974  1.139    bouyer  * index - The index of the byte or word to read.
   5975  1.139    bouyer  * size - Size of data to read, 1=byte 2=word
   5976  1.139    bouyer  * data - Pointer to the word to store the value read.
   5977  1.139    bouyer  *****************************************************************************/
   5978  1.139    bouyer static int32_t
   5979  1.139    bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   5980  1.139    bouyer                      uint32_t size, uint16_t* data)
   5981  1.139    bouyer {
   5982  1.139    bouyer     uint16_t hsfsts;
   5983  1.139    bouyer     uint16_t hsflctl;
   5984  1.139    bouyer     uint32_t flash_linear_address;
   5985  1.139    bouyer     uint32_t flash_data = 0;
   5986  1.139    bouyer     int32_t error = 1;
   5987  1.139    bouyer     int32_t count = 0;
   5988  1.139    bouyer 
   5989  1.139    bouyer     if (size < 1  || size > 2 || data == 0x0 ||
   5990  1.139    bouyer         index > ICH_FLASH_LINEAR_ADDR_MASK)
   5991  1.139    bouyer         return error;
   5992  1.139    bouyer 
   5993  1.139    bouyer     flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   5994  1.139    bouyer                            sc->sc_ich8_flash_base;
   5995  1.139    bouyer 
   5996  1.139    bouyer     do {
   5997  1.139    bouyer         delay(1);
   5998  1.139    bouyer         /* Steps */
   5999  1.139    bouyer         error = wm_ich8_cycle_init(sc);
   6000  1.139    bouyer         if (error)
   6001  1.139    bouyer             break;
   6002  1.139    bouyer 
   6003  1.139    bouyer         hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   6004  1.139    bouyer         /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   6005  1.139    bouyer         hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT) & HSFCTL_BCOUNT_MASK;
   6006  1.139    bouyer         hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   6007  1.139    bouyer         ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   6008  1.139    bouyer 
   6009  1.139    bouyer         /* Write the last 24 bits of index into Flash Linear address field in
   6010  1.139    bouyer          * Flash Address */
   6011  1.139    bouyer         /* TODO: TBD maybe check the index against the size of flash */
   6012  1.139    bouyer 
   6013  1.139    bouyer         ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   6014  1.139    bouyer 
   6015  1.139    bouyer         error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   6016  1.139    bouyer 
   6017  1.139    bouyer         /* Check if FCERR is set to 1, if set to 1, clear it and try the whole
   6018  1.139    bouyer          * sequence a few more times, else read in (shift in) the Flash Data0,
   6019  1.139    bouyer          * the order is least significant byte first msb to lsb */
   6020  1.139    bouyer         if (error == 0) {
   6021  1.139    bouyer             flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   6022  1.139    bouyer             if (size == 1) {
   6023  1.139    bouyer                 *data = (uint8_t)(flash_data & 0x000000FF);
   6024  1.139    bouyer             } else if (size == 2) {
   6025  1.139    bouyer                 *data = (uint16_t)(flash_data & 0x0000FFFF);
   6026  1.139    bouyer             }
   6027  1.139    bouyer             break;
   6028  1.139    bouyer         } else {
   6029  1.139    bouyer             /* If we've gotten here, then things are probably completely hosed,
   6030  1.139    bouyer              * but if the error condition is detected, it won't hurt to give
   6031  1.139    bouyer              * it another try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
   6032  1.139    bouyer              */
   6033  1.139    bouyer             hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   6034  1.139    bouyer             if (hsfsts & HSFSTS_ERR) {
   6035  1.139    bouyer                 /* Repeat for some time before giving up. */
   6036  1.139    bouyer                 continue;
   6037  1.139    bouyer             } else if ((hsfsts & HSFSTS_DONE) == 0) {
   6038  1.139    bouyer                 break;
   6039  1.139    bouyer             }
   6040  1.139    bouyer         }
   6041  1.139    bouyer     } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   6042  1.139    bouyer 
   6043  1.139    bouyer     return error;
   6044  1.139    bouyer }
   6045  1.139    bouyer 
   6046  1.139    bouyer /******************************************************************************
   6047  1.139    bouyer  * Reads a single byte from the NVM using the ICH8 flash access registers.
   6048  1.139    bouyer  *
   6049  1.139    bouyer  * sc - pointer to wm_hw structure
   6050  1.139    bouyer  * index - The index of the byte to read.
   6051  1.139    bouyer  * data - Pointer to a byte to store the value read.
   6052  1.139    bouyer  *****************************************************************************/
   6053  1.139    bouyer static int32_t
   6054  1.139    bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   6055  1.139    bouyer {
   6056  1.144   msaitoh     int32_t status;
   6057  1.139    bouyer     uint16_t word = 0;
   6058  1.139    bouyer 
   6059  1.139    bouyer     status = wm_read_ich8_data(sc, index, 1, &word);
   6060  1.139    bouyer     if (status == 0) {
   6061  1.139    bouyer         *data = (uint8_t)word;
   6062  1.139    bouyer     }
   6063  1.139    bouyer 
   6064  1.139    bouyer     return status;
   6065  1.139    bouyer }
   6066  1.139    bouyer 
   6067  1.139    bouyer /******************************************************************************
   6068  1.139    bouyer  * Reads a word from the NVM using the ICH8 flash access registers.
   6069  1.139    bouyer  *
   6070  1.139    bouyer  * sc - pointer to wm_hw structure
   6071  1.139    bouyer  * index - The starting byte index of the word to read.
   6072  1.139    bouyer  * data - Pointer to a word to store the value read.
   6073  1.139    bouyer  *****************************************************************************/
   6074  1.139    bouyer static int32_t
   6075  1.139    bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   6076  1.139    bouyer {
   6077  1.144   msaitoh     int32_t status;
   6078  1.144   msaitoh 
   6079  1.139    bouyer     status = wm_read_ich8_data(sc, index, 2, data);
   6080  1.139    bouyer     return status;
   6081  1.139    bouyer }
   6082  1.169   msaitoh 
   6083  1.169   msaitoh static int
   6084  1.169   msaitoh wm_check_mng_mode(struct wm_softc *sc)
   6085  1.169   msaitoh {
   6086  1.169   msaitoh 	int rv;
   6087  1.169   msaitoh 
   6088  1.169   msaitoh 	switch (sc->sc_type) {
   6089  1.169   msaitoh 	case WM_T_ICH8:
   6090  1.169   msaitoh 	case WM_T_ICH9:
   6091  1.169   msaitoh 	case WM_T_ICH10:
   6092  1.190   msaitoh 	case WM_T_PCH:
   6093  1.169   msaitoh 		rv = wm_check_mng_mode_ich8lan(sc);
   6094  1.169   msaitoh 		break;
   6095  1.169   msaitoh 	case WM_T_82574:
   6096  1.185   msaitoh 	case WM_T_82583:
   6097  1.169   msaitoh 		rv = wm_check_mng_mode_82574(sc);
   6098  1.169   msaitoh 		break;
   6099  1.169   msaitoh 	case WM_T_82571:
   6100  1.169   msaitoh 	case WM_T_82572:
   6101  1.169   msaitoh 	case WM_T_82573:
   6102  1.169   msaitoh 	case WM_T_80003:
   6103  1.169   msaitoh 		rv = wm_check_mng_mode_generic(sc);
   6104  1.169   msaitoh 		break;
   6105  1.169   msaitoh 	default:
   6106  1.169   msaitoh 		/* noting to do */
   6107  1.169   msaitoh 		rv = 0;
   6108  1.169   msaitoh 		break;
   6109  1.169   msaitoh 	}
   6110  1.169   msaitoh 
   6111  1.169   msaitoh 	return rv;
   6112  1.169   msaitoh }
   6113  1.169   msaitoh 
   6114  1.169   msaitoh static int
   6115  1.169   msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
   6116  1.169   msaitoh {
   6117  1.169   msaitoh 	uint32_t fwsm;
   6118  1.169   msaitoh 
   6119  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   6120  1.169   msaitoh 
   6121  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
   6122  1.169   msaitoh 		return 1;
   6123  1.169   msaitoh 
   6124  1.169   msaitoh 	return 0;
   6125  1.169   msaitoh }
   6126  1.169   msaitoh 
   6127  1.169   msaitoh static int
   6128  1.169   msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
   6129  1.169   msaitoh {
   6130  1.169   msaitoh 	uint16_t data;
   6131  1.169   msaitoh 
   6132  1.187   msaitoh 	wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
   6133  1.169   msaitoh 
   6134  1.187   msaitoh 	if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
   6135  1.169   msaitoh 		return 1;
   6136  1.169   msaitoh 
   6137  1.169   msaitoh 	return 0;
   6138  1.169   msaitoh }
   6139  1.169   msaitoh 
   6140  1.169   msaitoh static int
   6141  1.169   msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
   6142  1.169   msaitoh {
   6143  1.169   msaitoh 	uint32_t fwsm;
   6144  1.169   msaitoh 
   6145  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   6146  1.169   msaitoh 
   6147  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
   6148  1.169   msaitoh 		return 1;
   6149  1.169   msaitoh 
   6150  1.169   msaitoh 	return 0;
   6151  1.169   msaitoh }
   6152  1.169   msaitoh 
   6153  1.189   msaitoh static int
   6154  1.189   msaitoh wm_check_reset_block(struct wm_softc *sc)
   6155  1.189   msaitoh {
   6156  1.189   msaitoh 	uint32_t reg;
   6157  1.189   msaitoh 
   6158  1.189   msaitoh 	switch (sc->sc_type) {
   6159  1.189   msaitoh 	case WM_T_ICH8:
   6160  1.189   msaitoh 	case WM_T_ICH9:
   6161  1.189   msaitoh 	case WM_T_ICH10:
   6162  1.190   msaitoh 	case WM_T_PCH:
   6163  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_FWSM);
   6164  1.189   msaitoh 		if ((reg & FWSM_RSPCIPHY) != 0)
   6165  1.189   msaitoh 			return 0;
   6166  1.189   msaitoh 		else
   6167  1.189   msaitoh 			return -1;
   6168  1.189   msaitoh 		break;
   6169  1.189   msaitoh 	case WM_T_82571:
   6170  1.189   msaitoh 	case WM_T_82572:
   6171  1.189   msaitoh 	case WM_T_82573:
   6172  1.189   msaitoh 	case WM_T_82574:
   6173  1.189   msaitoh 	case WM_T_82583:
   6174  1.189   msaitoh 	case WM_T_80003:
   6175  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_MANC);
   6176  1.189   msaitoh 		if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
   6177  1.189   msaitoh 			return -1;
   6178  1.189   msaitoh 		else
   6179  1.189   msaitoh 			return 0;
   6180  1.189   msaitoh 		break;
   6181  1.189   msaitoh 	default:
   6182  1.189   msaitoh 		/* no problem */
   6183  1.189   msaitoh 		break;
   6184  1.189   msaitoh 	}
   6185  1.189   msaitoh 
   6186  1.189   msaitoh 	return 0;
   6187  1.189   msaitoh }
   6188  1.189   msaitoh 
   6189  1.169   msaitoh static void
   6190  1.169   msaitoh wm_get_hw_control(struct wm_softc *sc)
   6191  1.169   msaitoh {
   6192  1.169   msaitoh 	uint32_t reg;
   6193  1.169   msaitoh 
   6194  1.169   msaitoh 	switch (sc->sc_type) {
   6195  1.169   msaitoh 	case WM_T_82573:
   6196  1.169   msaitoh #if 0
   6197  1.169   msaitoh 	case WM_T_82574:
   6198  1.185   msaitoh 	case WM_T_82583:
   6199  1.169   msaitoh 		/*
   6200  1.169   msaitoh 		 * FreeBSD's em driver has the function for 82574 to checks
   6201  1.169   msaitoh 		 * the management mode, but it's not used. Why?
   6202  1.169   msaitoh 		 */
   6203  1.169   msaitoh #endif
   6204  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   6205  1.169   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
   6206  1.169   msaitoh 		break;
   6207  1.169   msaitoh 	case WM_T_82571:
   6208  1.169   msaitoh 	case WM_T_82572:
   6209  1.169   msaitoh 	case WM_T_80003:
   6210  1.169   msaitoh 	case WM_T_ICH8:
   6211  1.169   msaitoh 	case WM_T_ICH9:
   6212  1.169   msaitoh 	case WM_T_ICH10:
   6213  1.190   msaitoh 	case WM_T_PCH:
   6214  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   6215  1.169   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
   6216  1.169   msaitoh 		break;
   6217  1.169   msaitoh 	default:
   6218  1.169   msaitoh 		break;
   6219  1.169   msaitoh 	}
   6220  1.169   msaitoh }
   6221  1.173   msaitoh 
   6222  1.173   msaitoh /* XXX Currently TBI only */
   6223  1.173   msaitoh static int
   6224  1.173   msaitoh wm_check_for_link(struct wm_softc *sc)
   6225  1.173   msaitoh {
   6226  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6227  1.173   msaitoh 	uint32_t rxcw;
   6228  1.173   msaitoh 	uint32_t ctrl;
   6229  1.173   msaitoh 	uint32_t status;
   6230  1.173   msaitoh 	uint32_t sig;
   6231  1.173   msaitoh 
   6232  1.173   msaitoh 	rxcw = CSR_READ(sc, WMREG_RXCW);
   6233  1.173   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   6234  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   6235  1.173   msaitoh 
   6236  1.173   msaitoh 	sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
   6237  1.173   msaitoh 
   6238  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
   6239  1.173   msaitoh 		device_xname(sc->sc_dev), __func__,
   6240  1.173   msaitoh 		((ctrl & CTRL_SWDPIN(1)) == sig),
   6241  1.173   msaitoh 		((status & STATUS_LU) != 0),
   6242  1.173   msaitoh 		((rxcw & RXCW_C) != 0)
   6243  1.173   msaitoh 		    ));
   6244  1.173   msaitoh 
   6245  1.173   msaitoh 	/*
   6246  1.173   msaitoh 	 * SWDPIN   LU RXCW
   6247  1.173   msaitoh 	 *      0    0    0
   6248  1.173   msaitoh 	 *      0    0    1	(should not happen)
   6249  1.173   msaitoh 	 *      0    1    0	(should not happen)
   6250  1.173   msaitoh 	 *      0    1    1	(should not happen)
   6251  1.173   msaitoh 	 *      1    0    0	Disable autonego and force linkup
   6252  1.173   msaitoh 	 *      1    0    1	got /C/ but not linkup yet
   6253  1.173   msaitoh 	 *      1    1    0	(linkup)
   6254  1.173   msaitoh 	 *      1    1    1	If IFM_AUTO, back to autonego
   6255  1.173   msaitoh 	 *
   6256  1.173   msaitoh 	 */
   6257  1.173   msaitoh 	if (((ctrl & CTRL_SWDPIN(1)) == sig)
   6258  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)
   6259  1.173   msaitoh 	    && ((rxcw & RXCW_C) == 0)) {
   6260  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
   6261  1.173   msaitoh 			__func__));
   6262  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   6263  1.173   msaitoh 		/* Disable auto-negotiation in the TXCW register */
   6264  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
   6265  1.173   msaitoh 
   6266  1.173   msaitoh 		/*
   6267  1.173   msaitoh 		 * Force link-up and also force full-duplex.
   6268  1.173   msaitoh 		 *
   6269  1.173   msaitoh 		 * NOTE: CTRL was updated TFCE and RFCE automatically,
   6270  1.173   msaitoh 		 * so we should update sc->sc_ctrl
   6271  1.173   msaitoh 		 */
   6272  1.173   msaitoh 		sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
   6273  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6274  1.173   msaitoh 	} else if(((status & STATUS_LU) != 0)
   6275  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)
   6276  1.173   msaitoh 	    && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
   6277  1.173   msaitoh 		sc->sc_tbi_linkup = 1;
   6278  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
   6279  1.173   msaitoh 			__func__));
   6280  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6281  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
   6282  1.173   msaitoh 	} else if (((ctrl & CTRL_SWDPIN(1)) == sig)
   6283  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)) {
   6284  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("/C/"));
   6285  1.173   msaitoh 	} else {
   6286  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
   6287  1.173   msaitoh 			status));
   6288  1.173   msaitoh 	}
   6289  1.173   msaitoh 
   6290  1.173   msaitoh 	return 0;
   6291  1.173   msaitoh }
   6292