if_wm.c revision 1.200 1 1.200 msaitoh /* $NetBSD: if_wm.c,v 1.200 2010/02/25 15:07:06 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.139 bouyer Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.139 bouyer
43 1.139 bouyer Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.139 bouyer
46 1.139 bouyer 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.139 bouyer
49 1.139 bouyer 2. Redistributions in binary form must reproduce the above copyright
50 1.139 bouyer notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.139 bouyer
53 1.139 bouyer 3. Neither the name of the Intel Corporation nor the names of its
54 1.139 bouyer contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.139 bouyer
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.139 bouyer AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.139 bouyer IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.139 bouyer ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.139 bouyer LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.139 bouyer CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.139 bouyer SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.139 bouyer INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.139 bouyer CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
76 1.1 thorpej */
77 1.38 lukem
78 1.38 lukem #include <sys/cdefs.h>
79 1.200 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.200 2010/02/25 15:07:06 msaitoh Exp $");
80 1.1 thorpej
81 1.21 itojun #include "rnd.h"
82 1.1 thorpej
83 1.1 thorpej #include <sys/param.h>
84 1.1 thorpej #include <sys/systm.h>
85 1.96 perry #include <sys/callout.h>
86 1.1 thorpej #include <sys/mbuf.h>
87 1.1 thorpej #include <sys/malloc.h>
88 1.1 thorpej #include <sys/kernel.h>
89 1.1 thorpej #include <sys/socket.h>
90 1.1 thorpej #include <sys/ioctl.h>
91 1.1 thorpej #include <sys/errno.h>
92 1.1 thorpej #include <sys/device.h>
93 1.1 thorpej #include <sys/queue.h>
94 1.84 thorpej #include <sys/syslog.h>
95 1.1 thorpej
96 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
97 1.1 thorpej
98 1.21 itojun #if NRND > 0
99 1.21 itojun #include <sys/rnd.h>
100 1.21 itojun #endif
101 1.21 itojun
102 1.1 thorpej #include <net/if.h>
103 1.96 perry #include <net/if_dl.h>
104 1.1 thorpej #include <net/if_media.h>
105 1.1 thorpej #include <net/if_ether.h>
106 1.1 thorpej
107 1.1 thorpej #include <net/bpf.h>
108 1.1 thorpej
109 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
110 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
111 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
112 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
113 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
114 1.1 thorpej
115 1.147 ad #include <sys/bus.h>
116 1.147 ad #include <sys/intr.h>
117 1.1 thorpej #include <machine/endian.h>
118 1.1 thorpej
119 1.1 thorpej #include <dev/mii/mii.h>
120 1.1 thorpej #include <dev/mii/miivar.h>
121 1.1 thorpej #include <dev/mii/mii_bitbang.h>
122 1.127 bouyer #include <dev/mii/ikphyreg.h>
123 1.191 msaitoh #include <dev/mii/igphyreg.h>
124 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
125 1.1 thorpej
126 1.1 thorpej #include <dev/pci/pcireg.h>
127 1.1 thorpej #include <dev/pci/pcivar.h>
128 1.1 thorpej #include <dev/pci/pcidevs.h>
129 1.1 thorpej
130 1.1 thorpej #include <dev/pci/if_wmreg.h>
131 1.182 msaitoh #include <dev/pci/if_wmvar.h>
132 1.1 thorpej
133 1.1 thorpej #ifdef WM_DEBUG
134 1.1 thorpej #define WM_DEBUG_LINK 0x01
135 1.1 thorpej #define WM_DEBUG_TX 0x02
136 1.1 thorpej #define WM_DEBUG_RX 0x04
137 1.1 thorpej #define WM_DEBUG_GMII 0x08
138 1.127 bouyer int wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK|WM_DEBUG_GMII;
139 1.1 thorpej
140 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
141 1.1 thorpej #else
142 1.1 thorpej #define DPRINTF(x, y) /* nothing */
143 1.1 thorpej #endif /* WM_DEBUG */
144 1.1 thorpej
145 1.1 thorpej /*
146 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
147 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
148 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
149 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
150 1.75 thorpej * of them at a time.
151 1.75 thorpej *
152 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
153 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
154 1.75 thorpej * situations with jumbo frames.
155 1.1 thorpej */
156 1.75 thorpej #define WM_NTXSEGS 256
157 1.2 thorpej #define WM_IFQUEUELEN 256
158 1.74 tron #define WM_TXQUEUELEN_MAX 64
159 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
160 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
161 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
162 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
163 1.75 thorpej #define WM_NTXDESC_82542 256
164 1.75 thorpej #define WM_NTXDESC_82544 4096
165 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
166 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
167 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
168 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
169 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
170 1.1 thorpej
171 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
172 1.82 thorpej
173 1.1 thorpej /*
174 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
175 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
176 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
177 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
178 1.1 thorpej */
179 1.10 thorpej #define WM_NRXDESC 256
180 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
181 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
182 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
183 1.1 thorpej
184 1.1 thorpej /*
185 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
186 1.105 skrll * a single clump that maps to a single DMA segment to make several things
187 1.1 thorpej * easier.
188 1.1 thorpej */
189 1.75 thorpej struct wm_control_data_82544 {
190 1.1 thorpej /*
191 1.75 thorpej * The receive descriptors.
192 1.1 thorpej */
193 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
194 1.1 thorpej
195 1.1 thorpej /*
196 1.75 thorpej * The transmit descriptors. Put these at the end, because
197 1.75 thorpej * we might use a smaller number of them.
198 1.1 thorpej */
199 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
200 1.75 thorpej };
201 1.75 thorpej
202 1.75 thorpej struct wm_control_data_82542 {
203 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
204 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
205 1.1 thorpej };
206 1.1 thorpej
207 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
208 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
209 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
210 1.1 thorpej
211 1.1 thorpej /*
212 1.1 thorpej * Software state for transmit jobs.
213 1.1 thorpej */
214 1.1 thorpej struct wm_txsoft {
215 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
216 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
217 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
218 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
219 1.4 thorpej int txs_ndesc; /* # of descriptors used */
220 1.1 thorpej };
221 1.1 thorpej
222 1.1 thorpej /*
223 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
224 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
225 1.1 thorpej * more than one buffer, we chain them together.
226 1.1 thorpej */
227 1.1 thorpej struct wm_rxsoft {
228 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
229 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
230 1.1 thorpej };
231 1.1 thorpej
232 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
233 1.173 msaitoh
234 1.199 msaitoh static uint16_t swfwphysem[] = {
235 1.199 msaitoh SWFW_PHY0_SM,
236 1.199 msaitoh SWFW_PHY1_SM,
237 1.199 msaitoh SWFW_PHY2_SM,
238 1.199 msaitoh SWFW_PHY3_SM
239 1.199 msaitoh };
240 1.199 msaitoh
241 1.1 thorpej /*
242 1.1 thorpej * Software state per device.
243 1.1 thorpej */
244 1.1 thorpej struct wm_softc {
245 1.160 christos device_t sc_dev; /* generic device information */
246 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
247 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
248 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
249 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
250 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
251 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
252 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
253 1.199 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
254 1.199 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
255 1.199 msaitoh
256 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
257 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
258 1.199 msaitoh
259 1.123 jmcneill pci_chipset_tag_t sc_pc;
260 1.123 jmcneill pcitag_t sc_pcitag;
261 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
262 1.199 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability register offset */
263 1.1 thorpej
264 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
265 1.192 msaitoh int sc_rev; /* MAC revision */
266 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
267 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
268 1.1 thorpej int sc_flags; /* flags; see below */
269 1.179 msaitoh int sc_if_flags; /* last if_flags */
270 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
271 1.199 msaitoh int sc_align_tweak;
272 1.1 thorpej
273 1.1 thorpej void *sc_ih; /* interrupt cookie */
274 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
275 1.1 thorpej
276 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
277 1.199 msaitoh int sc_ich8_flash_base;
278 1.199 msaitoh int sc_ich8_flash_bank_size;
279 1.199 msaitoh int sc_nvm_k1_enabled;
280 1.42 thorpej
281 1.1 thorpej /*
282 1.1 thorpej * Software state for the transmit and receive descriptors.
283 1.1 thorpej */
284 1.74 tron int sc_txnum; /* must be a power of two */
285 1.74 tron struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
286 1.74 tron struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
287 1.1 thorpej
288 1.1 thorpej /*
289 1.1 thorpej * Control data structures.
290 1.1 thorpej */
291 1.75 thorpej int sc_ntxdesc; /* must be a power of two */
292 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
293 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
294 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
295 1.1 thorpej
296 1.1 thorpej #ifdef WM_EVENT_COUNTERS
297 1.1 thorpej /* Event counters. */
298 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
299 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
300 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
301 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
302 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
303 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
304 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
305 1.1 thorpej
306 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
307 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
308 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
309 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
310 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
311 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
312 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
313 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
314 1.1 thorpej
315 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
316 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
317 1.1 thorpej
318 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
319 1.71 thorpej
320 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
321 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
322 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
323 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
324 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
325 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
326 1.1 thorpej
327 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
328 1.1 thorpej
329 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
330 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
331 1.1 thorpej
332 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
333 1.1 thorpej int sc_txsnext; /* next free Tx job */
334 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
335 1.1 thorpej
336 1.78 thorpej /* These 5 variables are used only on the 82547. */
337 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
338 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
339 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
340 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
341 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
342 1.78 thorpej
343 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
344 1.1 thorpej
345 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
346 1.1 thorpej int sc_rxdiscard;
347 1.1 thorpej int sc_rxlen;
348 1.1 thorpej struct mbuf *sc_rxhead;
349 1.1 thorpej struct mbuf *sc_rxtail;
350 1.1 thorpej struct mbuf **sc_rxtailp;
351 1.1 thorpej
352 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
353 1.1 thorpej #if 0
354 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
355 1.1 thorpej #endif
356 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
357 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
358 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
359 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
360 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
361 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
362 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
363 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
364 1.1 thorpej
365 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
366 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
367 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
368 1.173 msaitoh int sc_tbi_nrxcfg; /* count of ICR_RXCFG */
369 1.173 msaitoh int sc_tbi_lastnrxcfg; /* count of ICR_RXCFG (on last tick) */
370 1.1 thorpej
371 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
372 1.21 itojun
373 1.21 itojun #if NRND > 0
374 1.21 itojun rndsource_element_t rnd_source; /* random source */
375 1.21 itojun #endif
376 1.1 thorpej };
377 1.1 thorpej
378 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
379 1.1 thorpej do { \
380 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
381 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
382 1.1 thorpej (sc)->sc_rxlen = 0; \
383 1.1 thorpej } while (/*CONSTCOND*/0)
384 1.1 thorpej
385 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
386 1.1 thorpej do { \
387 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
388 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
389 1.1 thorpej } while (/*CONSTCOND*/0)
390 1.1 thorpej
391 1.1 thorpej #ifdef WM_EVENT_COUNTERS
392 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
393 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
394 1.1 thorpej #else
395 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
396 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
397 1.1 thorpej #endif
398 1.1 thorpej
399 1.1 thorpej #define CSR_READ(sc, reg) \
400 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
401 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
402 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
403 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
404 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
405 1.1 thorpej
406 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
407 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
408 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
409 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
410 1.139 bouyer
411 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
412 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
413 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
414 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
415 1.139 bouyer
416 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
417 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
418 1.1 thorpej
419 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
420 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
421 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
422 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
423 1.69 thorpej
424 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
425 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
426 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
427 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
428 1.69 thorpej
429 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
430 1.1 thorpej do { \
431 1.1 thorpej int __x, __n; \
432 1.1 thorpej \
433 1.1 thorpej __x = (x); \
434 1.1 thorpej __n = (n); \
435 1.1 thorpej \
436 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
437 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
438 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
439 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
440 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
441 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
442 1.1 thorpej __x = 0; \
443 1.1 thorpej } \
444 1.1 thorpej \
445 1.1 thorpej /* Now sync whatever is left. */ \
446 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
447 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
448 1.1 thorpej } while (/*CONSTCOND*/0)
449 1.1 thorpej
450 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
451 1.1 thorpej do { \
452 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
453 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
454 1.1 thorpej } while (/*CONSTCOND*/0)
455 1.1 thorpej
456 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
457 1.1 thorpej do { \
458 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
459 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
460 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
461 1.1 thorpej \
462 1.1 thorpej /* \
463 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
464 1.1 thorpej * so that the payload after the Ethernet header is aligned \
465 1.1 thorpej * to a 4-byte boundary. \
466 1.1 thorpej * \
467 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
468 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
469 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
470 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
471 1.41 tls * reason, we can't "scoot" packets longer than the standard \
472 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
473 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
474 1.41 tls * the upper layer copy the headers. \
475 1.1 thorpej */ \
476 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
477 1.1 thorpej \
478 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
479 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
480 1.1 thorpej __rxd->wrx_len = 0; \
481 1.1 thorpej __rxd->wrx_cksum = 0; \
482 1.1 thorpej __rxd->wrx_status = 0; \
483 1.1 thorpej __rxd->wrx_errors = 0; \
484 1.1 thorpej __rxd->wrx_special = 0; \
485 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
486 1.1 thorpej \
487 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
488 1.1 thorpej } while (/*CONSTCOND*/0)
489 1.1 thorpej
490 1.47 thorpej static void wm_start(struct ifnet *);
491 1.47 thorpej static void wm_watchdog(struct ifnet *);
492 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
493 1.47 thorpej static int wm_init(struct ifnet *);
494 1.47 thorpej static void wm_stop(struct ifnet *, int);
495 1.1 thorpej
496 1.47 thorpej static void wm_reset(struct wm_softc *);
497 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
498 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
499 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
500 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
501 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
502 1.47 thorpej static void wm_tick(void *);
503 1.1 thorpej
504 1.47 thorpej static void wm_set_filter(struct wm_softc *);
505 1.1 thorpej
506 1.47 thorpej static int wm_intr(void *);
507 1.47 thorpej static void wm_txintr(struct wm_softc *);
508 1.47 thorpej static void wm_rxintr(struct wm_softc *);
509 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
510 1.1 thorpej
511 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
512 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
513 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
514 1.1 thorpej
515 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
516 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
517 1.1 thorpej
518 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
519 1.1 thorpej
520 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
521 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
522 1.1 thorpej
523 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
524 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
525 1.1 thorpej
526 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
527 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
528 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
529 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
530 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
531 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
532 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
533 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
534 1.167 msaitoh
535 1.157 dyoung static void wm_gmii_statchg(device_t);
536 1.1 thorpej
537 1.191 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
538 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
539 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
540 1.1 thorpej
541 1.178 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
542 1.178 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
543 1.127 bouyer
544 1.199 msaitoh static void wm_set_spiaddrbits(struct wm_softc *);
545 1.160 christos static int wm_match(device_t, cfdata_t, void *);
546 1.157 dyoung static void wm_attach(device_t, device_t, void *);
547 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
548 1.146 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
549 1.189 msaitoh static void wm_lan_init_done(struct wm_softc *);
550 1.189 msaitoh static void wm_get_cfg_done(struct wm_softc *);
551 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
552 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
553 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
554 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
555 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
556 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
557 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
558 1.139 bouyer
559 1.139 bouyer static int wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
560 1.139 bouyer static int32_t wm_ich8_cycle_init(struct wm_softc *);
561 1.139 bouyer static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
562 1.139 bouyer static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t,
563 1.148 simonb uint32_t, uint16_t *);
564 1.185 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
565 1.185 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
566 1.169 msaitoh static void wm_82547_txfifo_stall(void *);
567 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
568 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
569 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
570 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
571 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
572 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
573 1.173 msaitoh static int wm_check_for_link(struct wm_softc *);
574 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
575 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
576 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
577 1.199 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
578 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
579 1.1 thorpej
580 1.160 christos CFATTACH_DECL_NEW(wm, sizeof(struct wm_softc),
581 1.25 thorpej wm_match, wm_attach, NULL, NULL);
582 1.1 thorpej
583 1.1 thorpej /*
584 1.1 thorpej * Devices supported by this driver.
585 1.1 thorpej */
586 1.76 thorpej static const struct wm_product {
587 1.1 thorpej pci_vendor_id_t wmp_vendor;
588 1.1 thorpej pci_product_id_t wmp_product;
589 1.1 thorpej const char *wmp_name;
590 1.43 thorpej wm_chip_type wmp_type;
591 1.1 thorpej int wmp_flags;
592 1.1 thorpej #define WMP_F_1000X 0x01
593 1.1 thorpej #define WMP_F_1000T 0x02
594 1.1 thorpej } wm_products[] = {
595 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
596 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
597 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
598 1.1 thorpej
599 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
600 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
601 1.11 thorpej WM_T_82543, WMP_F_1000X },
602 1.1 thorpej
603 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
604 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
605 1.11 thorpej WM_T_82543, WMP_F_1000T },
606 1.1 thorpej
607 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
608 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
609 1.11 thorpej WM_T_82544, WMP_F_1000T },
610 1.1 thorpej
611 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
612 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
613 1.11 thorpej WM_T_82544, WMP_F_1000X },
614 1.1 thorpej
615 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
616 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
617 1.11 thorpej WM_T_82544, WMP_F_1000T },
618 1.1 thorpej
619 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
620 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
621 1.11 thorpej WM_T_82544, WMP_F_1000T },
622 1.1 thorpej
623 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
624 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
625 1.34 kent WM_T_82540, WMP_F_1000T },
626 1.34 kent
627 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
628 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
629 1.55 thorpej WM_T_82540, WMP_F_1000T },
630 1.55 thorpej
631 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
632 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
633 1.34 kent WM_T_82540, WMP_F_1000T },
634 1.34 kent
635 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
636 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
637 1.33 kent WM_T_82540, WMP_F_1000T },
638 1.33 kent
639 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
640 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
641 1.17 thorpej WM_T_82540, WMP_F_1000T },
642 1.17 thorpej
643 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
644 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
645 1.17 thorpej WM_T_82545, WMP_F_1000T },
646 1.17 thorpej
647 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
648 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
649 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
650 1.55 thorpej
651 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
652 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
653 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
654 1.55 thorpej #if 0
655 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
656 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
657 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
658 1.55 thorpej #endif
659 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
660 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
661 1.39 thorpej WM_T_82546, WMP_F_1000T },
662 1.39 thorpej
663 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
664 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
665 1.17 thorpej WM_T_82546, WMP_F_1000T },
666 1.17 thorpej
667 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
668 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
669 1.17 thorpej WM_T_82545, WMP_F_1000X },
670 1.17 thorpej
671 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
672 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
673 1.17 thorpej WM_T_82546, WMP_F_1000X },
674 1.17 thorpej
675 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
676 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
677 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
678 1.55 thorpej
679 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
680 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
681 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
682 1.55 thorpej #if 0
683 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
684 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
685 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
686 1.55 thorpej #endif
687 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
688 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
689 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
690 1.127 bouyer
691 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
692 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
693 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
694 1.127 bouyer
695 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
696 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
697 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
698 1.116 msaitoh
699 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
700 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
701 1.63 thorpej WM_T_82541, WMP_F_1000T },
702 1.63 thorpej
703 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
704 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
705 1.116 msaitoh WM_T_82541, WMP_F_1000T },
706 1.116 msaitoh
707 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
708 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
709 1.57 thorpej WM_T_82541, WMP_F_1000T },
710 1.57 thorpej
711 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
712 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
713 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
714 1.57 thorpej
715 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
716 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
717 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
718 1.57 thorpej
719 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
720 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
721 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
722 1.57 thorpej
723 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
724 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
725 1.101 tron WM_T_82541_2, WMP_F_1000T },
726 1.101 tron
727 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
728 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
729 1.57 thorpej WM_T_82547, WMP_F_1000T },
730 1.57 thorpej
731 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
732 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
733 1.116 msaitoh WM_T_82547, WMP_F_1000T },
734 1.116 msaitoh
735 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
736 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
737 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
738 1.116 msaitoh
739 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
740 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
741 1.116 msaitoh WM_T_82571, WMP_F_1000T },
742 1.116 msaitoh
743 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
744 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
745 1.116 msaitoh WM_T_82571, WMP_F_1000X },
746 1.116 msaitoh #if 0
747 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
748 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
749 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
750 1.116 msaitoh #endif
751 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
752 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
753 1.127 bouyer WM_T_82571, WMP_F_1000T },
754 1.127 bouyer
755 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
756 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
757 1.116 msaitoh WM_T_82572, WMP_F_1000T },
758 1.116 msaitoh
759 1.151 ragge { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
760 1.151 ragge "Intel PRO/1000 PT Quad Port Server Adapter",
761 1.151 ragge WM_T_82571, WMP_F_1000T, },
762 1.151 ragge
763 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
764 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
765 1.116 msaitoh WM_T_82572, WMP_F_1000X },
766 1.116 msaitoh #if 0
767 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
768 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
769 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
770 1.116 msaitoh #endif
771 1.116 msaitoh
772 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
773 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
774 1.116 msaitoh WM_T_82572, WMP_F_1000T },
775 1.116 msaitoh
776 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
777 1.116 msaitoh "Intel i82573E",
778 1.116 msaitoh WM_T_82573, WMP_F_1000T },
779 1.116 msaitoh
780 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
781 1.117 msaitoh "Intel i82573E IAMT",
782 1.116 msaitoh WM_T_82573, WMP_F_1000T },
783 1.116 msaitoh
784 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
785 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
786 1.116 msaitoh WM_T_82573, WMP_F_1000T },
787 1.116 msaitoh
788 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
789 1.165 sborrill "Intel i82574L",
790 1.165 sborrill WM_T_82574, WMP_F_1000T },
791 1.165 sborrill
792 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
793 1.185 msaitoh "Intel i82583V",
794 1.185 msaitoh WM_T_82583, WMP_F_1000T },
795 1.185 msaitoh
796 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
797 1.127 bouyer "i80003 dual 1000baseT Ethernet",
798 1.127 bouyer WM_T_80003, WMP_F_1000T },
799 1.127 bouyer
800 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
801 1.127 bouyer "i80003 dual 1000baseX Ethernet",
802 1.127 bouyer WM_T_80003, WMP_F_1000T },
803 1.127 bouyer #if 0
804 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
805 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
806 1.127 bouyer WM_T_80003, WMP_F_SERDES },
807 1.127 bouyer #endif
808 1.127 bouyer
809 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
810 1.127 bouyer "Intel i80003 1000baseT Ethernet",
811 1.127 bouyer WM_T_80003, WMP_F_1000T },
812 1.127 bouyer #if 0
813 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
814 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
815 1.127 bouyer WM_T_80003, WMP_F_SERDES },
816 1.127 bouyer #endif
817 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
818 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
819 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
820 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
821 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
822 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
823 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
824 1.139 bouyer "Intel i82801H LAN Controller",
825 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
826 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
827 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
828 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
829 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
830 1.139 bouyer "Intel i82801H (M) LAN Controller",
831 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
832 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
833 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
834 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
835 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
836 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
837 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
838 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
839 1.144 msaitoh "82801I (AMT) LAN Controller",
840 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
841 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
842 1.144 msaitoh "82801I LAN Controller",
843 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
844 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
845 1.144 msaitoh "82801I (G) LAN Controller",
846 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
847 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
848 1.144 msaitoh "82801I (GT) LAN Controller",
849 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
850 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
851 1.144 msaitoh "82801I (C) LAN Controller",
852 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
853 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
854 1.162 bouyer "82801I mobile LAN Controller",
855 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
856 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
857 1.162 bouyer "82801I mobile (V) LAN Controller",
858 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
859 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
860 1.162 bouyer "82801I mobile (AMT) LAN Controller",
861 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
862 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
863 1.191 msaitoh "82567LM-4 LAN Controller",
864 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
865 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
866 1.191 msaitoh "82567V-3 LAN Controller",
867 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
868 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
869 1.191 msaitoh "82567LM-2 LAN Controller",
870 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
871 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
872 1.191 msaitoh "82567LF-2 LAN Controller",
873 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
874 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
875 1.164 markd "82567LM-3 LAN Controller",
876 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
877 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
878 1.167 msaitoh "82567LF-3 LAN Controller",
879 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
880 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
881 1.191 msaitoh "82567V-2 LAN Controller",
882 1.174 msaitoh WM_T_ICH10, WMP_F_1000T },
883 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
884 1.190 msaitoh "PCH LAN (82578LM) Controller",
885 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
886 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
887 1.190 msaitoh "PCH LAN (82578LC) Controller",
888 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
889 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
890 1.190 msaitoh "PCH LAN (82578DM) Controller",
891 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
892 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
893 1.190 msaitoh "PCH LAN (82578DC) Controller",
894 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
895 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
896 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
897 1.199 msaitoh WM_T_82575, WMP_F_1000T },
898 1.199 msaitoh #if 0
899 1.199 msaitoh /*
900 1.199 msaitoh * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
901 1.199 msaitoh * disabled for now ...
902 1.199 msaitoh */
903 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
904 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
905 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
906 1.199 msaitoh #endif
907 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
908 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
909 1.199 msaitoh WM_T_82575, WMP_F_1000T },
910 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
911 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
912 1.199 msaitoh WM_T_82575, WMP_F_1000T },
913 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
914 1.199 msaitoh "82576 1000BaseT Ethernet",
915 1.199 msaitoh WM_T_82576, WMP_F_1000T },
916 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
917 1.199 msaitoh "82576 1000BaseX Ethernet",
918 1.199 msaitoh WM_T_82576, WMP_F_1000X },
919 1.199 msaitoh #if 0
920 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
921 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
922 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
923 1.199 msaitoh #endif
924 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
925 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
926 1.199 msaitoh WM_T_82576, WMP_F_1000T },
927 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
928 1.199 msaitoh "82576 gigabit Ethernet",
929 1.199 msaitoh WM_T_82576, WMP_F_1000T },
930 1.199 msaitoh #if 0
931 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
932 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
933 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
934 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
935 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
936 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
937 1.199 msaitoh #endif
938 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
939 1.199 msaitoh "82580 1000BaseT Ethernet",
940 1.199 msaitoh WM_T_82580, WMP_F_1000T },
941 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
942 1.199 msaitoh "82580 1000BaseX Ethernet",
943 1.199 msaitoh WM_T_82580, WMP_F_1000X },
944 1.199 msaitoh #if 0
945 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
946 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
947 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
948 1.199 msaitoh #endif
949 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
950 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
951 1.199 msaitoh WM_T_82580, WMP_F_1000T },
952 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
953 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
954 1.199 msaitoh WM_T_82580, WMP_F_1000T },
955 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER,
956 1.199 msaitoh "82580 1000BaseT Ethernet",
957 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
958 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER_DUAL,
959 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
960 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
961 1.1 thorpej { 0, 0,
962 1.1 thorpej NULL,
963 1.1 thorpej 0, 0 },
964 1.1 thorpej };
965 1.1 thorpej
966 1.2 thorpej #ifdef WM_EVENT_COUNTERS
967 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
968 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
969 1.2 thorpej
970 1.53 thorpej #if 0 /* Not currently used */
971 1.110 perry static inline uint32_t
972 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
973 1.53 thorpej {
974 1.53 thorpej
975 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
976 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
977 1.53 thorpej }
978 1.53 thorpej #endif
979 1.53 thorpej
980 1.110 perry static inline void
981 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
982 1.53 thorpej {
983 1.53 thorpej
984 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
985 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
986 1.53 thorpej }
987 1.53 thorpej
988 1.110 perry static inline void
989 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
990 1.199 msaitoh uint32_t data)
991 1.199 msaitoh {
992 1.199 msaitoh uint32_t regval;
993 1.199 msaitoh int i;
994 1.199 msaitoh
995 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
996 1.199 msaitoh
997 1.199 msaitoh CSR_WRITE(sc, reg, regval);
998 1.199 msaitoh
999 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1000 1.199 msaitoh delay(5);
1001 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1002 1.199 msaitoh break;
1003 1.199 msaitoh }
1004 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1005 1.199 msaitoh aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
1006 1.199 msaitoh device_xname(sc->sc_dev), reg);
1007 1.199 msaitoh }
1008 1.199 msaitoh }
1009 1.199 msaitoh
1010 1.199 msaitoh static inline void
1011 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1012 1.69 thorpej {
1013 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1014 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1015 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1016 1.69 thorpej else
1017 1.69 thorpej wa->wa_high = 0;
1018 1.69 thorpej }
1019 1.69 thorpej
1020 1.185 msaitoh static void
1021 1.199 msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
1022 1.185 msaitoh {
1023 1.185 msaitoh uint32_t reg;
1024 1.185 msaitoh
1025 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1026 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1027 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1028 1.185 msaitoh }
1029 1.185 msaitoh
1030 1.1 thorpej static const struct wm_product *
1031 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1032 1.1 thorpej {
1033 1.1 thorpej const struct wm_product *wmp;
1034 1.1 thorpej
1035 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1036 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1037 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1038 1.194 msaitoh return wmp;
1039 1.1 thorpej }
1040 1.194 msaitoh return NULL;
1041 1.1 thorpej }
1042 1.1 thorpej
1043 1.47 thorpej static int
1044 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1045 1.1 thorpej {
1046 1.1 thorpej struct pci_attach_args *pa = aux;
1047 1.1 thorpej
1048 1.1 thorpej if (wm_lookup(pa) != NULL)
1049 1.194 msaitoh return 1;
1050 1.1 thorpej
1051 1.194 msaitoh return 0;
1052 1.1 thorpej }
1053 1.1 thorpej
1054 1.47 thorpej static void
1055 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1056 1.1 thorpej {
1057 1.157 dyoung struct wm_softc *sc = device_private(self);
1058 1.1 thorpej struct pci_attach_args *pa = aux;
1059 1.182 msaitoh prop_dictionary_t dict;
1060 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1061 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1062 1.1 thorpej pci_intr_handle_t ih;
1063 1.75 thorpej size_t cdata_size;
1064 1.1 thorpej const char *intrstr = NULL;
1065 1.160 christos const char *eetype, *xname;
1066 1.1 thorpej bus_space_tag_t memt;
1067 1.1 thorpej bus_space_handle_t memh;
1068 1.1 thorpej bus_dma_segment_t seg;
1069 1.1 thorpej int memh_valid;
1070 1.1 thorpej int i, rseg, error;
1071 1.1 thorpej const struct wm_product *wmp;
1072 1.115 thorpej prop_data_t ea;
1073 1.115 thorpej prop_number_t pn;
1074 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1075 1.187 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin, io3;
1076 1.1 thorpej pcireg_t preg, memtype;
1077 1.44 thorpej uint32_t reg;
1078 1.1 thorpej
1079 1.160 christos sc->sc_dev = self;
1080 1.142 ad callout_init(&sc->sc_tick_ch, 0);
1081 1.1 thorpej
1082 1.1 thorpej wmp = wm_lookup(pa);
1083 1.1 thorpej if (wmp == NULL) {
1084 1.1 thorpej printf("\n");
1085 1.1 thorpej panic("wm_attach: impossible");
1086 1.1 thorpej }
1087 1.1 thorpej
1088 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1089 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1090 1.123 jmcneill
1091 1.69 thorpej if (pci_dma64_available(pa))
1092 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1093 1.69 thorpej else
1094 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1095 1.1 thorpej
1096 1.192 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
1097 1.37 thorpej aprint_naive(": Ethernet controller\n");
1098 1.192 msaitoh aprint_normal(": %s, rev. %d\n", wmp->wmp_name, sc->sc_rev);
1099 1.1 thorpej
1100 1.1 thorpej sc->sc_type = wmp->wmp_type;
1101 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1102 1.192 msaitoh if (sc->sc_rev < 2) {
1103 1.160 christos aprint_error_dev(sc->sc_dev,
1104 1.160 christos "i82542 must be at least rev. 2\n");
1105 1.1 thorpej return;
1106 1.1 thorpej }
1107 1.192 msaitoh if (sc->sc_rev < 3)
1108 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1109 1.1 thorpej }
1110 1.1 thorpej
1111 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1112 1.199 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER))
1113 1.199 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1114 1.199 msaitoh
1115 1.184 msaitoh /* Set device properties (mactype) */
1116 1.182 msaitoh dict = device_properties(sc->sc_dev);
1117 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1118 1.182 msaitoh
1119 1.1 thorpej /*
1120 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1121 1.53 thorpej * and it is really required for normal operation.
1122 1.1 thorpej */
1123 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1124 1.1 thorpej switch (memtype) {
1125 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1126 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1127 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1128 1.1 thorpej memtype, 0, &memt, &memh, NULL, NULL) == 0);
1129 1.1 thorpej break;
1130 1.1 thorpej default:
1131 1.1 thorpej memh_valid = 0;
1132 1.189 msaitoh break;
1133 1.1 thorpej }
1134 1.1 thorpej
1135 1.1 thorpej if (memh_valid) {
1136 1.1 thorpej sc->sc_st = memt;
1137 1.1 thorpej sc->sc_sh = memh;
1138 1.1 thorpej } else {
1139 1.160 christos aprint_error_dev(sc->sc_dev,
1140 1.160 christos "unable to map device registers\n");
1141 1.1 thorpej return;
1142 1.1 thorpej }
1143 1.1 thorpej
1144 1.53 thorpej /*
1145 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1146 1.53 thorpej * register access. It is not desirable (nor supported in
1147 1.53 thorpej * this driver) to use it for normal operation, though it is
1148 1.53 thorpej * required to work around bugs in some chip versions.
1149 1.53 thorpej */
1150 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1151 1.53 thorpej /* First we have to find the I/O BAR. */
1152 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1153 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
1154 1.53 thorpej PCI_MAPREG_TYPE_IO)
1155 1.53 thorpej break;
1156 1.53 thorpej }
1157 1.53 thorpej if (i == PCI_MAPREG_END)
1158 1.160 christos aprint_error_dev(sc->sc_dev,
1159 1.160 christos "WARNING: unable to find I/O BAR\n");
1160 1.88 briggs else {
1161 1.88 briggs /*
1162 1.88 briggs * The i8254x doesn't apparently respond when the
1163 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1164 1.88 briggs * been configured.
1165 1.88 briggs */
1166 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1167 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1168 1.160 christos aprint_error_dev(sc->sc_dev,
1169 1.160 christos "WARNING: I/O BAR at zero.\n");
1170 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1171 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1172 1.88 briggs NULL, NULL) == 0) {
1173 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1174 1.88 briggs } else {
1175 1.160 christos aprint_error_dev(sc->sc_dev,
1176 1.160 christos "WARNING: unable to map I/O space\n");
1177 1.88 briggs }
1178 1.88 briggs }
1179 1.88 briggs
1180 1.53 thorpej }
1181 1.53 thorpej
1182 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1183 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1184 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1185 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1186 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1187 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1188 1.1 thorpej
1189 1.122 christos /* power up chip */
1190 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1191 1.122 christos NULL)) && error != EOPNOTSUPP) {
1192 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1193 1.122 christos return;
1194 1.1 thorpej }
1195 1.1 thorpej
1196 1.1 thorpej /*
1197 1.1 thorpej * Map and establish our interrupt.
1198 1.1 thorpej */
1199 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1200 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1201 1.1 thorpej return;
1202 1.1 thorpej }
1203 1.1 thorpej intrstr = pci_intr_string(pc, ih);
1204 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1205 1.1 thorpej if (sc->sc_ih == NULL) {
1206 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1207 1.1 thorpej if (intrstr != NULL)
1208 1.181 njoly aprint_error(" at %s", intrstr);
1209 1.181 njoly aprint_error("\n");
1210 1.1 thorpej return;
1211 1.1 thorpej }
1212 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1213 1.52 thorpej
1214 1.52 thorpej /*
1215 1.199 msaitoh * Check the function ID (unit number of the chip).
1216 1.199 msaitoh */
1217 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1218 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1219 1.199 msaitoh || (sc->sc_type == WM_T_82575))
1220 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1221 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1222 1.199 msaitoh else
1223 1.199 msaitoh sc->sc_funcid = 0;
1224 1.199 msaitoh
1225 1.199 msaitoh /*
1226 1.52 thorpej * Determine a few things about the bus we're connected to.
1227 1.52 thorpej */
1228 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1229 1.52 thorpej /* We don't really know the bus characteristics here. */
1230 1.52 thorpej sc->sc_bus_speed = 33;
1231 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1232 1.73 tron /*
1233 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1234 1.73 tron * a 32-bit 66MHz PCI Bus.
1235 1.73 tron */
1236 1.73 tron sc->sc_flags |= WM_F_CSA;
1237 1.73 tron sc->sc_bus_speed = 66;
1238 1.160 christos aprint_verbose_dev(sc->sc_dev,
1239 1.160 christos "Communication Streaming Architecture\n");
1240 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1241 1.142 ad callout_init(&sc->sc_txfifo_ch, 0);
1242 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1243 1.78 thorpej wm_82547_txfifo_stall, sc);
1244 1.160 christos aprint_verbose_dev(sc->sc_dev,
1245 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1246 1.78 thorpej }
1247 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1248 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1249 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1250 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1251 1.199 msaitoh && (sc->sc_type != WM_T_PCH)) {
1252 1.139 bouyer sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
1253 1.199 msaitoh /* ICH* and PCH have no PCIe capability registers */
1254 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1255 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1256 1.199 msaitoh NULL) == 0)
1257 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1258 1.199 msaitoh "unable to find PCIe capability\n");
1259 1.199 msaitoh }
1260 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1261 1.73 tron } else {
1262 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1263 1.52 thorpej if (reg & STATUS_BUS64)
1264 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1265 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1266 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1267 1.54 thorpej
1268 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1269 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1270 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1271 1.160 christos aprint_error_dev(sc->sc_dev,
1272 1.160 christos "unable to find PCIX capability\n");
1273 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1274 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1275 1.54 thorpej /*
1276 1.54 thorpej * Work around a problem caused by the BIOS
1277 1.54 thorpej * setting the max memory read byte count
1278 1.54 thorpej * incorrectly.
1279 1.54 thorpej */
1280 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1281 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD);
1282 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1283 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_STATUS);
1284 1.54 thorpej
1285 1.54 thorpej bytecnt =
1286 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
1287 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
1288 1.54 thorpej maxb =
1289 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
1290 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
1291 1.54 thorpej if (bytecnt > maxb) {
1292 1.160 christos aprint_verbose_dev(sc->sc_dev,
1293 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1294 1.54 thorpej 512 << bytecnt, 512 << maxb);
1295 1.54 thorpej pcix_cmd = (pcix_cmd &
1296 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
1297 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
1298 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1299 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD,
1300 1.54 thorpej pcix_cmd);
1301 1.54 thorpej }
1302 1.54 thorpej }
1303 1.54 thorpej }
1304 1.52 thorpej /*
1305 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1306 1.52 thorpej * bridge on the board, and can run the secondary bus at
1307 1.52 thorpej * a higher speed.
1308 1.52 thorpej */
1309 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1310 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1311 1.52 thorpej : 66;
1312 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1313 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1314 1.52 thorpej case STATUS_PCIXSPD_50_66:
1315 1.52 thorpej sc->sc_bus_speed = 66;
1316 1.52 thorpej break;
1317 1.52 thorpej case STATUS_PCIXSPD_66_100:
1318 1.52 thorpej sc->sc_bus_speed = 100;
1319 1.52 thorpej break;
1320 1.52 thorpej case STATUS_PCIXSPD_100_133:
1321 1.52 thorpej sc->sc_bus_speed = 133;
1322 1.52 thorpej break;
1323 1.52 thorpej default:
1324 1.160 christos aprint_error_dev(sc->sc_dev,
1325 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1326 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1327 1.52 thorpej sc->sc_bus_speed = 66;
1328 1.189 msaitoh break;
1329 1.52 thorpej }
1330 1.52 thorpej } else
1331 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1332 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1333 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1334 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1335 1.52 thorpej }
1336 1.1 thorpej
1337 1.1 thorpej /*
1338 1.1 thorpej * Allocate the control data structures, and create and load the
1339 1.1 thorpej * DMA map for it.
1340 1.69 thorpej *
1341 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1342 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1343 1.69 thorpej * both sets within the same 4G segment.
1344 1.1 thorpej */
1345 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1346 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1347 1.75 thorpej cdata_size = sc->sc_type < WM_T_82544 ?
1348 1.75 thorpej sizeof(struct wm_control_data_82542) :
1349 1.75 thorpej sizeof(struct wm_control_data_82544);
1350 1.75 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat, cdata_size, PAGE_SIZE,
1351 1.194 msaitoh (bus_size_t) 0x100000000ULL, &seg, 1, &rseg, 0)) != 0) {
1352 1.160 christos aprint_error_dev(sc->sc_dev,
1353 1.158 cegger "unable to allocate control data, error = %d\n",
1354 1.158 cegger error);
1355 1.1 thorpej goto fail_0;
1356 1.1 thorpej }
1357 1.1 thorpej
1358 1.75 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, cdata_size,
1359 1.194 msaitoh (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
1360 1.160 christos aprint_error_dev(sc->sc_dev,
1361 1.160 christos "unable to map control data, error = %d\n", error);
1362 1.1 thorpej goto fail_1;
1363 1.1 thorpej }
1364 1.1 thorpej
1365 1.75 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, cdata_size, 1, cdata_size,
1366 1.194 msaitoh 0, 0, &sc->sc_cddmamap)) != 0) {
1367 1.160 christos aprint_error_dev(sc->sc_dev,
1368 1.160 christos "unable to create control data DMA map, error = %d\n",
1369 1.160 christos error);
1370 1.1 thorpej goto fail_2;
1371 1.1 thorpej }
1372 1.1 thorpej
1373 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1374 1.194 msaitoh sc->sc_control_data, cdata_size, NULL, 0)) != 0) {
1375 1.160 christos aprint_error_dev(sc->sc_dev,
1376 1.158 cegger "unable to load control data DMA map, error = %d\n",
1377 1.158 cegger error);
1378 1.1 thorpej goto fail_3;
1379 1.1 thorpej }
1380 1.1 thorpej
1381 1.1 thorpej /*
1382 1.1 thorpej * Create the transmit buffer DMA maps.
1383 1.1 thorpej */
1384 1.74 tron WM_TXQUEUELEN(sc) =
1385 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1386 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1387 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1388 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1389 1.194 msaitoh WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1390 1.194 msaitoh &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1391 1.160 christos aprint_error_dev(sc->sc_dev,
1392 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1393 1.160 christos i, error);
1394 1.1 thorpej goto fail_4;
1395 1.1 thorpej }
1396 1.1 thorpej }
1397 1.1 thorpej
1398 1.1 thorpej /*
1399 1.1 thorpej * Create the receive buffer DMA maps.
1400 1.1 thorpej */
1401 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1402 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1403 1.194 msaitoh MCLBYTES, 0, 0,
1404 1.194 msaitoh &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1405 1.160 christos aprint_error_dev(sc->sc_dev,
1406 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1407 1.160 christos i, error);
1408 1.1 thorpej goto fail_5;
1409 1.1 thorpej }
1410 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1411 1.1 thorpej }
1412 1.1 thorpej
1413 1.127 bouyer /* clear interesting stat counters */
1414 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1415 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1416 1.127 bouyer
1417 1.1 thorpej /*
1418 1.1 thorpej * Reset the chip to a known state.
1419 1.1 thorpej */
1420 1.1 thorpej wm_reset(sc);
1421 1.1 thorpej
1422 1.169 msaitoh switch (sc->sc_type) {
1423 1.169 msaitoh case WM_T_82571:
1424 1.169 msaitoh case WM_T_82572:
1425 1.169 msaitoh case WM_T_82573:
1426 1.169 msaitoh case WM_T_82574:
1427 1.185 msaitoh case WM_T_82583:
1428 1.169 msaitoh case WM_T_80003:
1429 1.169 msaitoh case WM_T_ICH8:
1430 1.169 msaitoh case WM_T_ICH9:
1431 1.169 msaitoh case WM_T_ICH10:
1432 1.190 msaitoh case WM_T_PCH:
1433 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
1434 1.169 msaitoh wm_get_hw_control(sc);
1435 1.169 msaitoh break;
1436 1.169 msaitoh default:
1437 1.169 msaitoh break;
1438 1.169 msaitoh }
1439 1.169 msaitoh
1440 1.1 thorpej /*
1441 1.44 thorpej * Get some information about the EEPROM.
1442 1.44 thorpej */
1443 1.185 msaitoh switch (sc->sc_type) {
1444 1.185 msaitoh case WM_T_82542_2_0:
1445 1.185 msaitoh case WM_T_82542_2_1:
1446 1.185 msaitoh case WM_T_82543:
1447 1.185 msaitoh case WM_T_82544:
1448 1.185 msaitoh /* Microwire */
1449 1.185 msaitoh sc->sc_ee_addrbits = 6;
1450 1.185 msaitoh break;
1451 1.185 msaitoh case WM_T_82540:
1452 1.185 msaitoh case WM_T_82545:
1453 1.185 msaitoh case WM_T_82545_3:
1454 1.185 msaitoh case WM_T_82546:
1455 1.185 msaitoh case WM_T_82546_3:
1456 1.185 msaitoh /* Microwire */
1457 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1458 1.185 msaitoh if (reg & EECD_EE_SIZE)
1459 1.185 msaitoh sc->sc_ee_addrbits = 8;
1460 1.185 msaitoh else
1461 1.185 msaitoh sc->sc_ee_addrbits = 6;
1462 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1463 1.185 msaitoh break;
1464 1.185 msaitoh case WM_T_82541:
1465 1.185 msaitoh case WM_T_82541_2:
1466 1.185 msaitoh case WM_T_82547:
1467 1.185 msaitoh case WM_T_82547_2:
1468 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1469 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1470 1.185 msaitoh /* SPI */
1471 1.199 msaitoh wm_set_spiaddrbits(sc);
1472 1.185 msaitoh } else
1473 1.185 msaitoh /* Microwire */
1474 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1475 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1476 1.185 msaitoh break;
1477 1.185 msaitoh case WM_T_82571:
1478 1.185 msaitoh case WM_T_82572:
1479 1.185 msaitoh /* SPI */
1480 1.199 msaitoh wm_set_spiaddrbits(sc);
1481 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1482 1.185 msaitoh break;
1483 1.185 msaitoh case WM_T_82573:
1484 1.185 msaitoh case WM_T_82574:
1485 1.185 msaitoh case WM_T_82583:
1486 1.185 msaitoh if (wm_is_onboard_nvm_eeprom(sc) == 0)
1487 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1488 1.185 msaitoh else {
1489 1.185 msaitoh /* SPI */
1490 1.199 msaitoh wm_set_spiaddrbits(sc);
1491 1.185 msaitoh }
1492 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1493 1.185 msaitoh break;
1494 1.199 msaitoh case WM_T_82575:
1495 1.199 msaitoh case WM_T_82576:
1496 1.199 msaitoh case WM_T_82580:
1497 1.199 msaitoh case WM_T_82580ER:
1498 1.185 msaitoh case WM_T_80003:
1499 1.185 msaitoh /* SPI */
1500 1.199 msaitoh wm_set_spiaddrbits(sc);
1501 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
1502 1.185 msaitoh break;
1503 1.185 msaitoh case WM_T_ICH8:
1504 1.185 msaitoh case WM_T_ICH9:
1505 1.185 msaitoh case WM_T_ICH10:
1506 1.190 msaitoh case WM_T_PCH:
1507 1.185 msaitoh /* FLASH */
1508 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
1509 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1510 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1511 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1512 1.160 christos aprint_error_dev(sc->sc_dev,
1513 1.160 christos "can't map FLASH registers\n");
1514 1.139 bouyer return;
1515 1.139 bouyer }
1516 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1517 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1518 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1519 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1520 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1521 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1522 1.199 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1523 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1524 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1525 1.185 msaitoh break;
1526 1.185 msaitoh default:
1527 1.185 msaitoh break;
1528 1.44 thorpej }
1529 1.112 gavan
1530 1.112 gavan /*
1531 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1532 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1533 1.112 gavan * that no EEPROM is attached.
1534 1.112 gavan */
1535 1.185 msaitoh /*
1536 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1537 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1538 1.185 msaitoh */
1539 1.185 msaitoh if (wm_validate_eeprom_checksum(sc)) {
1540 1.169 msaitoh /*
1541 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1542 1.185 msaitoh * first check due to the link being in sleep state.
1543 1.169 msaitoh */
1544 1.185 msaitoh if (wm_validate_eeprom_checksum(sc))
1545 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1546 1.169 msaitoh }
1547 1.185 msaitoh
1548 1.184 msaitoh /* Set device properties (macflags) */
1549 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1550 1.112 gavan
1551 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1552 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1553 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1554 1.160 christos aprint_verbose_dev(sc->sc_dev, "FLASH\n");
1555 1.117 msaitoh } else {
1556 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1557 1.112 gavan eetype = "SPI";
1558 1.112 gavan else
1559 1.112 gavan eetype = "MicroWire";
1560 1.160 christos aprint_verbose_dev(sc->sc_dev,
1561 1.160 christos "%u word (%d address bits) %s EEPROM\n",
1562 1.158 cegger 1U << sc->sc_ee_addrbits,
1563 1.112 gavan sc->sc_ee_addrbits, eetype);
1564 1.112 gavan }
1565 1.112 gavan
1566 1.113 gavan /*
1567 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1568 1.113 gavan * in device properties.
1569 1.113 gavan */
1570 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
1571 1.115 thorpej if (ea != NULL) {
1572 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1573 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1574 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1575 1.115 thorpej } else {
1576 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
1577 1.113 gavan sizeof(myea) / sizeof(myea[0]), myea)) {
1578 1.160 christos aprint_error_dev(sc->sc_dev,
1579 1.160 christos "unable to read Ethernet address\n");
1580 1.113 gavan return;
1581 1.113 gavan }
1582 1.113 gavan enaddr[0] = myea[0] & 0xff;
1583 1.113 gavan enaddr[1] = myea[0] >> 8;
1584 1.113 gavan enaddr[2] = myea[1] & 0xff;
1585 1.113 gavan enaddr[3] = myea[1] >> 8;
1586 1.113 gavan enaddr[4] = myea[2] & 0xff;
1587 1.113 gavan enaddr[5] = myea[2] >> 8;
1588 1.113 gavan }
1589 1.1 thorpej
1590 1.17 thorpej /*
1591 1.17 thorpej * Toggle the LSB of the MAC address on the second port
1592 1.121 msaitoh * of the dual port controller.
1593 1.17 thorpej */
1594 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1595 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1596 1.199 msaitoh || (sc->sc_type == WM_T_82575)) {
1597 1.199 msaitoh if (sc->sc_funcid == 1)
1598 1.17 thorpej enaddr[5] ^= 1;
1599 1.17 thorpej }
1600 1.17 thorpej
1601 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1602 1.1 thorpej ether_sprintf(enaddr));
1603 1.1 thorpej
1604 1.1 thorpej /*
1605 1.1 thorpej * Read the config info from the EEPROM, and set up various
1606 1.1 thorpej * bits in the control registers based on their contents.
1607 1.1 thorpej */
1608 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1609 1.115 thorpej if (pn != NULL) {
1610 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1611 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1612 1.115 thorpej } else {
1613 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1614 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1615 1.113 gavan return;
1616 1.113 gavan }
1617 1.51 thorpej }
1618 1.115 thorpej
1619 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1620 1.115 thorpej if (pn != NULL) {
1621 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1622 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1623 1.115 thorpej } else {
1624 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1625 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1626 1.113 gavan return;
1627 1.113 gavan }
1628 1.51 thorpej }
1629 1.115 thorpej
1630 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1631 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
1632 1.115 thorpej if (pn != NULL) {
1633 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1634 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1635 1.115 thorpej } else {
1636 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1637 1.160 christos aprint_error_dev(sc->sc_dev,
1638 1.160 christos "unable to read SWDPIN\n");
1639 1.113 gavan return;
1640 1.113 gavan }
1641 1.51 thorpej }
1642 1.51 thorpej }
1643 1.1 thorpej
1644 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1645 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1646 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1647 1.1 thorpej sc->sc_ctrl |=
1648 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1649 1.1 thorpej CTRL_SWDPIO_SHIFT;
1650 1.1 thorpej sc->sc_ctrl |=
1651 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1652 1.1 thorpej CTRL_SWDPINS_SHIFT;
1653 1.1 thorpej } else {
1654 1.1 thorpej sc->sc_ctrl |=
1655 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1656 1.1 thorpej CTRL_SWDPIO_SHIFT;
1657 1.1 thorpej }
1658 1.1 thorpej
1659 1.1 thorpej #if 0
1660 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1661 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1662 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1663 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1664 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1665 1.1 thorpej sc->sc_ctrl_ext |=
1666 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1667 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1668 1.1 thorpej sc->sc_ctrl_ext |=
1669 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1670 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1671 1.1 thorpej } else {
1672 1.1 thorpej sc->sc_ctrl_ext |=
1673 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1674 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1675 1.1 thorpej }
1676 1.1 thorpej #endif
1677 1.1 thorpej
1678 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1679 1.1 thorpej #if 0
1680 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1681 1.1 thorpej #endif
1682 1.1 thorpej
1683 1.1 thorpej /*
1684 1.1 thorpej * Set up some register offsets that are different between
1685 1.11 thorpej * the i82542 and the i82543 and later chips.
1686 1.1 thorpej */
1687 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1688 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1689 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1690 1.1 thorpej } else {
1691 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1692 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1693 1.1 thorpej }
1694 1.1 thorpej
1695 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
1696 1.192 msaitoh uint16_t val;
1697 1.192 msaitoh
1698 1.192 msaitoh /* Save the NVM K1 bit setting */
1699 1.192 msaitoh wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
1700 1.192 msaitoh
1701 1.192 msaitoh if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
1702 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
1703 1.192 msaitoh else
1704 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
1705 1.192 msaitoh }
1706 1.192 msaitoh
1707 1.1 thorpej /*
1708 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
1709 1.1 thorpej * media structures accordingly.
1710 1.1 thorpej */
1711 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
1712 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
1713 1.190 msaitoh || sc->sc_type == WM_T_82573
1714 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
1715 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
1716 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1717 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
1718 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1719 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1720 1.160 christos aprint_error_dev(sc->sc_dev,
1721 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
1722 1.1 thorpej wm_tbi_mediainit(sc);
1723 1.1 thorpej } else {
1724 1.199 msaitoh switch (sc->sc_type) {
1725 1.199 msaitoh case WM_T_82575:
1726 1.199 msaitoh case WM_T_82576:
1727 1.199 msaitoh case WM_T_82580:
1728 1.199 msaitoh case WM_T_82580ER:
1729 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
1730 1.199 msaitoh switch (reg & CTRL_EXT_LINK_MODE_MASK) {
1731 1.199 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
1732 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII\n");
1733 1.199 msaitoh sc->sc_flags |= WM_F_SGMII;
1734 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1735 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1736 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1737 1.199 msaitoh break;
1738 1.199 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
1739 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
1740 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX or SERDES\n");
1741 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1742 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1743 1.199 msaitoh panic("not supported yet\n");
1744 1.199 msaitoh break;
1745 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
1746 1.199 msaitoh default:
1747 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1748 1.199 msaitoh reg & ~CTRL_EXT_I2C_ENA);
1749 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1750 1.199 msaitoh break;
1751 1.199 msaitoh }
1752 1.199 msaitoh break;
1753 1.199 msaitoh default:
1754 1.199 msaitoh if (wmp->wmp_flags & WMP_F_1000X)
1755 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1756 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
1757 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1758 1.199 msaitoh }
1759 1.1 thorpej }
1760 1.1 thorpej
1761 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1762 1.160 christos xname = device_xname(sc->sc_dev);
1763 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
1764 1.1 thorpej ifp->if_softc = sc;
1765 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1766 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1767 1.1 thorpej ifp->if_start = wm_start;
1768 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1769 1.1 thorpej ifp->if_init = wm_init;
1770 1.1 thorpej ifp->if_stop = wm_stop;
1771 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1772 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1773 1.1 thorpej
1774 1.187 msaitoh /* Check for jumbo frame */
1775 1.187 msaitoh switch (sc->sc_type) {
1776 1.187 msaitoh case WM_T_82573:
1777 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
1778 1.187 msaitoh wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
1779 1.187 msaitoh if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
1780 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1781 1.187 msaitoh break;
1782 1.187 msaitoh case WM_T_82571:
1783 1.187 msaitoh case WM_T_82572:
1784 1.187 msaitoh case WM_T_82574:
1785 1.199 msaitoh case WM_T_82575:
1786 1.199 msaitoh case WM_T_82576:
1787 1.199 msaitoh case WM_T_82580:
1788 1.199 msaitoh case WM_T_82580ER:
1789 1.187 msaitoh case WM_T_80003:
1790 1.187 msaitoh case WM_T_ICH9:
1791 1.187 msaitoh case WM_T_ICH10:
1792 1.187 msaitoh /* XXX limited to 9234 */
1793 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1794 1.187 msaitoh break;
1795 1.190 msaitoh case WM_T_PCH:
1796 1.190 msaitoh /* XXX limited to 4096 */
1797 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1798 1.190 msaitoh break;
1799 1.187 msaitoh case WM_T_82542_2_0:
1800 1.187 msaitoh case WM_T_82542_2_1:
1801 1.187 msaitoh case WM_T_82583:
1802 1.187 msaitoh case WM_T_ICH8:
1803 1.187 msaitoh /* No support for jumbo frame */
1804 1.187 msaitoh break;
1805 1.187 msaitoh default:
1806 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
1807 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1808 1.187 msaitoh break;
1809 1.187 msaitoh }
1810 1.41 tls
1811 1.1 thorpej /*
1812 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1813 1.1 thorpej */
1814 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1815 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1816 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1817 1.1 thorpej
1818 1.1 thorpej /*
1819 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1820 1.11 thorpej * on i82543 and later.
1821 1.1 thorpej */
1822 1.130 yamt if (sc->sc_type >= WM_T_82543) {
1823 1.1 thorpej ifp->if_capabilities |=
1824 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1825 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1826 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1827 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1828 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1829 1.130 yamt }
1830 1.130 yamt
1831 1.130 yamt /*
1832 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
1833 1.130 yamt *
1834 1.130 yamt * 82541GI (8086:1076) ... no
1835 1.130 yamt * 82572EI (8086:10b9) ... yes
1836 1.130 yamt */
1837 1.130 yamt if (sc->sc_type >= WM_T_82571) {
1838 1.130 yamt ifp->if_capabilities |=
1839 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1840 1.130 yamt }
1841 1.1 thorpej
1842 1.198 msaitoh /*
1843 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1844 1.99 matt * TCP segmentation offload.
1845 1.99 matt */
1846 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
1847 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1848 1.131 yamt }
1849 1.131 yamt
1850 1.131 yamt if (sc->sc_type >= WM_T_82571) {
1851 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
1852 1.131 yamt }
1853 1.99 matt
1854 1.1 thorpej /*
1855 1.1 thorpej * Attach the interface.
1856 1.1 thorpej */
1857 1.1 thorpej if_attach(ifp);
1858 1.1 thorpej ether_ifattach(ifp, enaddr);
1859 1.21 itojun #if NRND > 0
1860 1.160 christos rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
1861 1.21 itojun #endif
1862 1.1 thorpej
1863 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1864 1.1 thorpej /* Attach event counters. */
1865 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1866 1.160 christos NULL, xname, "txsstall");
1867 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1868 1.160 christos NULL, xname, "txdstall");
1869 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1870 1.160 christos NULL, xname, "txfifo_stall");
1871 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1872 1.160 christos NULL, xname, "txdw");
1873 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1874 1.160 christos NULL, xname, "txqe");
1875 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1876 1.160 christos NULL, xname, "rxintr");
1877 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1878 1.160 christos NULL, xname, "linkintr");
1879 1.1 thorpej
1880 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1881 1.160 christos NULL, xname, "rxipsum");
1882 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1883 1.160 christos NULL, xname, "rxtusum");
1884 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1885 1.160 christos NULL, xname, "txipsum");
1886 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1887 1.160 christos NULL, xname, "txtusum");
1888 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
1889 1.160 christos NULL, xname, "txtusum6");
1890 1.1 thorpej
1891 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
1892 1.160 christos NULL, xname, "txtso");
1893 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
1894 1.160 christos NULL, xname, "txtso6");
1895 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
1896 1.160 christos NULL, xname, "txtsopain");
1897 1.99 matt
1898 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
1899 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
1900 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
1901 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
1902 1.75 thorpej }
1903 1.2 thorpej
1904 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
1905 1.160 christos NULL, xname, "txdrop");
1906 1.1 thorpej
1907 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
1908 1.160 christos NULL, xname, "tu");
1909 1.71 thorpej
1910 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
1911 1.160 christos NULL, xname, "tx_xoff");
1912 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
1913 1.160 christos NULL, xname, "tx_xon");
1914 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
1915 1.160 christos NULL, xname, "rx_xoff");
1916 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
1917 1.160 christos NULL, xname, "rx_xon");
1918 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
1919 1.160 christos NULL, xname, "rx_macctl");
1920 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
1921 1.1 thorpej
1922 1.180 tsutsui if (pmf_device_register(self, NULL, NULL))
1923 1.180 tsutsui pmf_class_network_register(self, ifp);
1924 1.180 tsutsui else
1925 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
1926 1.123 jmcneill
1927 1.1 thorpej return;
1928 1.1 thorpej
1929 1.1 thorpej /*
1930 1.1 thorpej * Free any resources we've allocated during the failed attach
1931 1.1 thorpej * attempt. Do this in reverse order and fall through.
1932 1.1 thorpej */
1933 1.1 thorpej fail_5:
1934 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1935 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1936 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1937 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1938 1.1 thorpej }
1939 1.1 thorpej fail_4:
1940 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1941 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1942 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1943 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1944 1.1 thorpej }
1945 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1946 1.1 thorpej fail_3:
1947 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1948 1.1 thorpej fail_2:
1949 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
1950 1.75 thorpej cdata_size);
1951 1.1 thorpej fail_1:
1952 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1953 1.1 thorpej fail_0:
1954 1.1 thorpej return;
1955 1.1 thorpej }
1956 1.1 thorpej
1957 1.1 thorpej /*
1958 1.86 thorpej * wm_tx_offload:
1959 1.1 thorpej *
1960 1.1 thorpej * Set up TCP/IP checksumming parameters for the
1961 1.1 thorpej * specified packet.
1962 1.1 thorpej */
1963 1.1 thorpej static int
1964 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
1965 1.65 tsutsui uint8_t *fieldsp)
1966 1.1 thorpej {
1967 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
1968 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
1969 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
1970 1.131 yamt uint32_t ipcse;
1971 1.13 thorpej struct ether_header *eh;
1972 1.1 thorpej int offset, iphl;
1973 1.98 thorpej uint8_t fields;
1974 1.1 thorpej
1975 1.1 thorpej /*
1976 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
1977 1.1 thorpej * fields for the protocol headers.
1978 1.1 thorpej */
1979 1.1 thorpej
1980 1.13 thorpej eh = mtod(m0, struct ether_header *);
1981 1.13 thorpej switch (htons(eh->ether_type)) {
1982 1.13 thorpej case ETHERTYPE_IP:
1983 1.107 yamt case ETHERTYPE_IPV6:
1984 1.13 thorpej offset = ETHER_HDR_LEN;
1985 1.35 thorpej break;
1986 1.35 thorpej
1987 1.35 thorpej case ETHERTYPE_VLAN:
1988 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1989 1.13 thorpej break;
1990 1.13 thorpej
1991 1.13 thorpej default:
1992 1.13 thorpej /*
1993 1.13 thorpej * Don't support this protocol or encapsulation.
1994 1.13 thorpej */
1995 1.13 thorpej *fieldsp = 0;
1996 1.13 thorpej *cmdp = 0;
1997 1.194 msaitoh return 0;
1998 1.13 thorpej }
1999 1.1 thorpej
2000 1.107 yamt if ((m0->m_pkthdr.csum_flags &
2001 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
2002 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
2003 1.107 yamt } else {
2004 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
2005 1.107 yamt }
2006 1.131 yamt ipcse = offset + iphl - 1;
2007 1.1 thorpej
2008 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
2009 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
2010 1.98 thorpej seg = 0;
2011 1.98 thorpej fields = 0;
2012 1.98 thorpej
2013 1.131 yamt if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
2014 1.99 matt int hlen = offset + iphl;
2015 1.132 thorpej bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
2016 1.131 yamt
2017 1.99 matt if (__predict_false(m0->m_len <
2018 1.99 matt (hlen + sizeof(struct tcphdr)))) {
2019 1.99 matt /*
2020 1.99 matt * TCP/IP headers are not in the first mbuf; we need
2021 1.99 matt * to do this the slow and painful way. Let's just
2022 1.99 matt * hope this doesn't happen very often.
2023 1.99 matt */
2024 1.99 matt struct tcphdr th;
2025 1.99 matt
2026 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
2027 1.99 matt
2028 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
2029 1.131 yamt if (v4) {
2030 1.131 yamt struct ip ip;
2031 1.99 matt
2032 1.131 yamt m_copydata(m0, offset, sizeof(ip), &ip);
2033 1.131 yamt ip.ip_len = 0;
2034 1.131 yamt m_copyback(m0,
2035 1.131 yamt offset + offsetof(struct ip, ip_len),
2036 1.131 yamt sizeof(ip.ip_len), &ip.ip_len);
2037 1.131 yamt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
2038 1.131 yamt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
2039 1.131 yamt } else {
2040 1.131 yamt struct ip6_hdr ip6;
2041 1.99 matt
2042 1.131 yamt m_copydata(m0, offset, sizeof(ip6), &ip6);
2043 1.131 yamt ip6.ip6_plen = 0;
2044 1.131 yamt m_copyback(m0,
2045 1.131 yamt offset + offsetof(struct ip6_hdr, ip6_plen),
2046 1.131 yamt sizeof(ip6.ip6_plen), &ip6.ip6_plen);
2047 1.131 yamt th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
2048 1.131 yamt &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
2049 1.131 yamt }
2050 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
2051 1.99 matt sizeof(th.th_sum), &th.th_sum);
2052 1.99 matt
2053 1.99 matt hlen += th.th_off << 2;
2054 1.99 matt } else {
2055 1.99 matt /*
2056 1.99 matt * TCP/IP headers are in the first mbuf; we can do
2057 1.99 matt * this the easy way.
2058 1.99 matt */
2059 1.131 yamt struct tcphdr *th;
2060 1.99 matt
2061 1.131 yamt if (v4) {
2062 1.131 yamt struct ip *ip =
2063 1.135 christos (void *)(mtod(m0, char *) + offset);
2064 1.135 christos th = (void *)(mtod(m0, char *) + hlen);
2065 1.131 yamt
2066 1.131 yamt ip->ip_len = 0;
2067 1.131 yamt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2068 1.131 yamt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2069 1.131 yamt } else {
2070 1.131 yamt struct ip6_hdr *ip6 =
2071 1.131 yamt (void *)(mtod(m0, char *) + offset);
2072 1.131 yamt th = (void *)(mtod(m0, char *) + hlen);
2073 1.131 yamt
2074 1.131 yamt ip6->ip6_plen = 0;
2075 1.131 yamt th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
2076 1.131 yamt &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
2077 1.131 yamt }
2078 1.99 matt hlen += th->th_off << 2;
2079 1.99 matt }
2080 1.99 matt
2081 1.131 yamt if (v4) {
2082 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso);
2083 1.131 yamt cmdlen |= WTX_TCPIP_CMD_IP;
2084 1.131 yamt } else {
2085 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso6);
2086 1.131 yamt ipcse = 0;
2087 1.131 yamt }
2088 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
2089 1.131 yamt cmdlen |= WTX_TCPIP_CMD_TSE |
2090 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
2091 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
2092 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
2093 1.99 matt }
2094 1.99 matt
2095 1.13 thorpej /*
2096 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
2097 1.13 thorpej * offload feature, if we load the context descriptor, we
2098 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
2099 1.13 thorpej */
2100 1.13 thorpej
2101 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
2102 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
2103 1.131 yamt WTX_TCPIP_IPCSE(ipcse);
2104 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
2105 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
2106 1.65 tsutsui fields |= WTX_IXSM;
2107 1.13 thorpej }
2108 1.1 thorpej
2109 1.1 thorpej offset += iphl;
2110 1.1 thorpej
2111 1.99 matt if (m0->m_pkthdr.csum_flags &
2112 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
2113 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
2114 1.65 tsutsui fields |= WTX_TXSM;
2115 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2116 1.107 yamt WTX_TCPIP_TUCSO(offset +
2117 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
2118 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2119 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
2120 1.131 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
2121 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
2122 1.107 yamt fields |= WTX_TXSM;
2123 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
2124 1.107 yamt WTX_TCPIP_TUCSO(offset +
2125 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
2126 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2127 1.13 thorpej } else {
2128 1.13 thorpej /* Just initialize it to a valid TCP context. */
2129 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2130 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
2131 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
2132 1.13 thorpej }
2133 1.1 thorpej
2134 1.87 thorpej /* Fill in the context descriptor. */
2135 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
2136 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
2137 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
2138 1.87 thorpej t->tcpip_tucs = htole32(tucs);
2139 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
2140 1.98 thorpej t->tcpip_seg = htole32(seg);
2141 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
2142 1.5 thorpej
2143 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
2144 1.87 thorpej txs->txs_ndesc++;
2145 1.1 thorpej
2146 1.98 thorpej *cmdp = cmd;
2147 1.1 thorpej *fieldsp = fields;
2148 1.1 thorpej
2149 1.194 msaitoh return 0;
2150 1.1 thorpej }
2151 1.1 thorpej
2152 1.75 thorpej static void
2153 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
2154 1.75 thorpej {
2155 1.75 thorpej struct mbuf *m;
2156 1.75 thorpej int i;
2157 1.75 thorpej
2158 1.160 christos log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
2159 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
2160 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
2161 1.160 christos "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
2162 1.75 thorpej m->m_data, m->m_len, m->m_flags);
2163 1.160 christos log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
2164 1.84 thorpej i, i == 1 ? "" : "s");
2165 1.75 thorpej }
2166 1.75 thorpej
2167 1.1 thorpej /*
2168 1.78 thorpej * wm_82547_txfifo_stall:
2169 1.78 thorpej *
2170 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
2171 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
2172 1.78 thorpej */
2173 1.78 thorpej static void
2174 1.78 thorpej wm_82547_txfifo_stall(void *arg)
2175 1.78 thorpej {
2176 1.78 thorpej struct wm_softc *sc = arg;
2177 1.78 thorpej int s;
2178 1.78 thorpej
2179 1.78 thorpej s = splnet();
2180 1.78 thorpej
2181 1.78 thorpej if (sc->sc_txfifo_stall) {
2182 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
2183 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
2184 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
2185 1.78 thorpej /*
2186 1.78 thorpej * Packets have drained. Stop transmitter, reset
2187 1.78 thorpej * FIFO pointers, restart transmitter, and kick
2188 1.78 thorpej * the packet queue.
2189 1.78 thorpej */
2190 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
2191 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
2192 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
2193 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
2194 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
2195 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
2196 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
2197 1.78 thorpej CSR_WRITE_FLUSH(sc);
2198 1.78 thorpej
2199 1.78 thorpej sc->sc_txfifo_head = 0;
2200 1.78 thorpej sc->sc_txfifo_stall = 0;
2201 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
2202 1.78 thorpej } else {
2203 1.78 thorpej /*
2204 1.78 thorpej * Still waiting for packets to drain; try again in
2205 1.78 thorpej * another tick.
2206 1.78 thorpej */
2207 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2208 1.78 thorpej }
2209 1.78 thorpej }
2210 1.78 thorpej
2211 1.78 thorpej splx(s);
2212 1.78 thorpej }
2213 1.78 thorpej
2214 1.78 thorpej /*
2215 1.78 thorpej * wm_82547_txfifo_bugchk:
2216 1.78 thorpej *
2217 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
2218 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
2219 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
2220 1.78 thorpej *
2221 1.78 thorpej * We do this by checking the amount of space before the end
2222 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
2223 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
2224 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
2225 1.78 thorpej * transmission on the interface.
2226 1.78 thorpej */
2227 1.78 thorpej #define WM_FIFO_HDR 0x10
2228 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
2229 1.78 thorpej static int
2230 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
2231 1.78 thorpej {
2232 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
2233 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
2234 1.78 thorpej
2235 1.78 thorpej /* Just return if already stalled. */
2236 1.78 thorpej if (sc->sc_txfifo_stall)
2237 1.194 msaitoh return 1;
2238 1.78 thorpej
2239 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
2240 1.78 thorpej /* Stall only occurs in half-duplex mode. */
2241 1.78 thorpej goto send_packet;
2242 1.78 thorpej }
2243 1.78 thorpej
2244 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
2245 1.78 thorpej sc->sc_txfifo_stall = 1;
2246 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2247 1.194 msaitoh return 1;
2248 1.78 thorpej }
2249 1.78 thorpej
2250 1.78 thorpej send_packet:
2251 1.78 thorpej sc->sc_txfifo_head += len;
2252 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
2253 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
2254 1.78 thorpej
2255 1.194 msaitoh return 0;
2256 1.78 thorpej }
2257 1.78 thorpej
2258 1.78 thorpej /*
2259 1.1 thorpej * wm_start: [ifnet interface function]
2260 1.1 thorpej *
2261 1.1 thorpej * Start packet transmission on the interface.
2262 1.1 thorpej */
2263 1.47 thorpej static void
2264 1.1 thorpej wm_start(struct ifnet *ifp)
2265 1.1 thorpej {
2266 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2267 1.30 itojun struct mbuf *m0;
2268 1.30 itojun struct m_tag *mtag;
2269 1.1 thorpej struct wm_txsoft *txs;
2270 1.1 thorpej bus_dmamap_t dmamap;
2271 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
2272 1.80 thorpej bus_addr_t curaddr;
2273 1.80 thorpej bus_size_t seglen, curlen;
2274 1.65 tsutsui uint32_t cksumcmd;
2275 1.65 tsutsui uint8_t cksumfields;
2276 1.1 thorpej
2277 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2278 1.1 thorpej return;
2279 1.1 thorpej
2280 1.1 thorpej /*
2281 1.1 thorpej * Remember the previous number of free descriptors.
2282 1.1 thorpej */
2283 1.1 thorpej ofree = sc->sc_txfree;
2284 1.1 thorpej
2285 1.1 thorpej /*
2286 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
2287 1.1 thorpej * until we drain the queue, or use up all available transmit
2288 1.1 thorpej * descriptors.
2289 1.1 thorpej */
2290 1.1 thorpej for (;;) {
2291 1.1 thorpej /* Grab a packet off the queue. */
2292 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
2293 1.1 thorpej if (m0 == NULL)
2294 1.1 thorpej break;
2295 1.1 thorpej
2296 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2297 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
2298 1.160 christos device_xname(sc->sc_dev), m0));
2299 1.1 thorpej
2300 1.1 thorpej /* Get a work queue entry. */
2301 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
2302 1.10 thorpej wm_txintr(sc);
2303 1.10 thorpej if (sc->sc_txsfree == 0) {
2304 1.10 thorpej DPRINTF(WM_DEBUG_TX,
2305 1.10 thorpej ("%s: TX: no free job descriptors\n",
2306 1.160 christos device_xname(sc->sc_dev)));
2307 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
2308 1.10 thorpej break;
2309 1.10 thorpej }
2310 1.1 thorpej }
2311 1.1 thorpej
2312 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
2313 1.1 thorpej dmamap = txs->txs_dmamap;
2314 1.1 thorpej
2315 1.131 yamt use_tso = (m0->m_pkthdr.csum_flags &
2316 1.131 yamt (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
2317 1.99 matt
2318 1.99 matt /*
2319 1.99 matt * So says the Linux driver:
2320 1.99 matt * The controller does a simple calculation to make sure
2321 1.99 matt * there is enough room in the FIFO before initiating the
2322 1.99 matt * DMA for each buffer. The calc is:
2323 1.99 matt * 4 = ceil(buffer len / MSS)
2324 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
2325 1.99 matt * buffer len if the MSS drops.
2326 1.99 matt */
2327 1.99 matt dmamap->dm_maxsegsz =
2328 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
2329 1.99 matt ? m0->m_pkthdr.segsz << 2
2330 1.99 matt : WTX_MAX_LEN;
2331 1.99 matt
2332 1.1 thorpej /*
2333 1.1 thorpej * Load the DMA map. If this fails, the packet either
2334 1.1 thorpej * didn't fit in the allotted number of segments, or we
2335 1.1 thorpej * were short on resources. For the too-many-segments
2336 1.1 thorpej * case, we simply report an error and drop the packet,
2337 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
2338 1.1 thorpej * buffer.
2339 1.1 thorpej */
2340 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
2341 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
2342 1.1 thorpej if (error) {
2343 1.1 thorpej if (error == EFBIG) {
2344 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
2345 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
2346 1.1 thorpej "DMA segments, dropping...\n",
2347 1.160 christos device_xname(sc->sc_dev));
2348 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2349 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
2350 1.1 thorpej m_freem(m0);
2351 1.1 thorpej continue;
2352 1.1 thorpej }
2353 1.1 thorpej /*
2354 1.1 thorpej * Short on resources, just stop for now.
2355 1.1 thorpej */
2356 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2357 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
2358 1.160 christos device_xname(sc->sc_dev), error));
2359 1.1 thorpej break;
2360 1.1 thorpej }
2361 1.1 thorpej
2362 1.80 thorpej segs_needed = dmamap->dm_nsegs;
2363 1.99 matt if (use_tso) {
2364 1.99 matt /* For sentinel descriptor; see below. */
2365 1.99 matt segs_needed++;
2366 1.99 matt }
2367 1.80 thorpej
2368 1.1 thorpej /*
2369 1.1 thorpej * Ensure we have enough descriptors free to describe
2370 1.1 thorpej * the packet. Note, we always reserve one descriptor
2371 1.1 thorpej * at the end of the ring due to the semantics of the
2372 1.1 thorpej * TDT register, plus one more in the event we need
2373 1.87 thorpej * to load offload context.
2374 1.1 thorpej */
2375 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
2376 1.1 thorpej /*
2377 1.1 thorpej * Not enough free descriptors to transmit this
2378 1.1 thorpej * packet. We haven't committed anything yet,
2379 1.1 thorpej * so just unload the DMA map, put the packet
2380 1.1 thorpej * pack on the queue, and punt. Notify the upper
2381 1.1 thorpej * layer that there are no more slots left.
2382 1.1 thorpej */
2383 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2384 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
2385 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs,
2386 1.160 christos segs_needed, sc->sc_txfree - 1));
2387 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2388 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2389 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
2390 1.1 thorpej break;
2391 1.1 thorpej }
2392 1.1 thorpej
2393 1.78 thorpej /*
2394 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
2395 1.78 thorpej * once we know we can transmit the packet, since we
2396 1.78 thorpej * do some internal FIFO space accounting here.
2397 1.78 thorpej */
2398 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
2399 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
2400 1.78 thorpej DPRINTF(WM_DEBUG_TX,
2401 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
2402 1.160 christos device_xname(sc->sc_dev)));
2403 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
2404 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2405 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
2406 1.78 thorpej break;
2407 1.78 thorpej }
2408 1.78 thorpej
2409 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2410 1.1 thorpej
2411 1.1 thorpej /*
2412 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
2413 1.1 thorpej */
2414 1.1 thorpej
2415 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2416 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
2417 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
2418 1.1 thorpej
2419 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
2420 1.1 thorpej
2421 1.1 thorpej /*
2422 1.4 thorpej * Store a pointer to the packet so that we can free it
2423 1.4 thorpej * later.
2424 1.4 thorpej *
2425 1.4 thorpej * Initially, we consider the number of descriptors the
2426 1.4 thorpej * packet uses the number of DMA segments. This may be
2427 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
2428 1.4 thorpej * is used to set the checksum context).
2429 1.4 thorpej */
2430 1.4 thorpej txs->txs_mbuf = m0;
2431 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
2432 1.80 thorpej txs->txs_ndesc = segs_needed;
2433 1.4 thorpej
2434 1.86 thorpej /* Set up offload parameters for this packet. */
2435 1.1 thorpej if (m0->m_pkthdr.csum_flags &
2436 1.131 yamt (M_CSUM_TSOv4|M_CSUM_TSOv6|
2437 1.131 yamt M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
2438 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
2439 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
2440 1.86 thorpej &cksumfields) != 0) {
2441 1.1 thorpej /* Error message already displayed. */
2442 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2443 1.1 thorpej continue;
2444 1.1 thorpej }
2445 1.1 thorpej } else {
2446 1.1 thorpej cksumcmd = 0;
2447 1.1 thorpej cksumfields = 0;
2448 1.1 thorpej }
2449 1.1 thorpej
2450 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
2451 1.6 thorpej
2452 1.81 thorpej /* Sync the DMA map. */
2453 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2454 1.81 thorpej BUS_DMASYNC_PREWRITE);
2455 1.81 thorpej
2456 1.1 thorpej /*
2457 1.1 thorpej * Initialize the transmit descriptor.
2458 1.1 thorpej */
2459 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
2460 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
2461 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
2462 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
2463 1.80 thorpej seglen != 0;
2464 1.80 thorpej curaddr += curlen, seglen -= curlen,
2465 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
2466 1.80 thorpej curlen = seglen;
2467 1.80 thorpej
2468 1.99 matt /*
2469 1.99 matt * So says the Linux driver:
2470 1.99 matt * Work around for premature descriptor
2471 1.99 matt * write-backs in TSO mode. Append a
2472 1.99 matt * 4-byte sentinel descriptor.
2473 1.99 matt */
2474 1.99 matt if (use_tso &&
2475 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2476 1.99 matt curlen > 8)
2477 1.99 matt curlen -= 4;
2478 1.99 matt
2479 1.80 thorpej wm_set_dma_addr(
2480 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2481 1.80 thorpej curaddr);
2482 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2483 1.80 thorpej htole32(cksumcmd | curlen);
2484 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2485 1.80 thorpej 0;
2486 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2487 1.80 thorpej cksumfields;
2488 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2489 1.80 thorpej lasttx = nexttx;
2490 1.1 thorpej
2491 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2492 1.104 ross ("%s: TX: desc %d: low 0x%08lx, "
2493 1.80 thorpej "len 0x%04x\n",
2494 1.160 christos device_xname(sc->sc_dev), nexttx,
2495 1.104 ross curaddr & 0xffffffffUL, (unsigned)curlen));
2496 1.80 thorpej }
2497 1.1 thorpej }
2498 1.59 christos
2499 1.59 christos KASSERT(lasttx != -1);
2500 1.1 thorpej
2501 1.1 thorpej /*
2502 1.1 thorpej * Set up the command byte on the last descriptor of
2503 1.1 thorpej * the packet. If we're in the interrupt delay window,
2504 1.1 thorpej * delay the interrupt.
2505 1.1 thorpej */
2506 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2507 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2508 1.1 thorpej
2509 1.1 thorpej /*
2510 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2511 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2512 1.1 thorpej *
2513 1.1 thorpej * This is only valid on the last descriptor of the packet.
2514 1.1 thorpej */
2515 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2516 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2517 1.1 thorpej htole32(WTX_CMD_VLE);
2518 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2519 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2520 1.1 thorpej }
2521 1.1 thorpej
2522 1.6 thorpej txs->txs_lastdesc = lasttx;
2523 1.6 thorpej
2524 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2525 1.160 christos ("%s: TX: desc %d: cmdlen 0x%08x\n",
2526 1.160 christos device_xname(sc->sc_dev),
2527 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2528 1.1 thorpej
2529 1.1 thorpej /* Sync the descriptors we're using. */
2530 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2531 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2532 1.1 thorpej
2533 1.1 thorpej /* Give the packet to the chip. */
2534 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2535 1.1 thorpej
2536 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2537 1.160 christos ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
2538 1.1 thorpej
2539 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2540 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2541 1.160 christos device_xname(sc->sc_dev), sc->sc_txsnext));
2542 1.1 thorpej
2543 1.1 thorpej /* Advance the tx pointer. */
2544 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2545 1.1 thorpej sc->sc_txnext = nexttx;
2546 1.1 thorpej
2547 1.1 thorpej sc->sc_txsfree--;
2548 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2549 1.1 thorpej
2550 1.1 thorpej /* Pass the packet to any BPF listeners. */
2551 1.1 thorpej if (ifp->if_bpf)
2552 1.193 pooka bpf_ops->bpf_mtap(ifp->if_bpf, m0);
2553 1.1 thorpej }
2554 1.1 thorpej
2555 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2556 1.1 thorpej /* No more slots; notify upper layer. */
2557 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2558 1.1 thorpej }
2559 1.1 thorpej
2560 1.1 thorpej if (sc->sc_txfree != ofree) {
2561 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2562 1.1 thorpej ifp->if_timer = 5;
2563 1.1 thorpej }
2564 1.1 thorpej }
2565 1.1 thorpej
2566 1.1 thorpej /*
2567 1.1 thorpej * wm_watchdog: [ifnet interface function]
2568 1.1 thorpej *
2569 1.1 thorpej * Watchdog timer handler.
2570 1.1 thorpej */
2571 1.47 thorpej static void
2572 1.1 thorpej wm_watchdog(struct ifnet *ifp)
2573 1.1 thorpej {
2574 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2575 1.1 thorpej
2576 1.1 thorpej /*
2577 1.1 thorpej * Since we're using delayed interrupts, sweep up
2578 1.1 thorpej * before we report an error.
2579 1.1 thorpej */
2580 1.1 thorpej wm_txintr(sc);
2581 1.1 thorpej
2582 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
2583 1.84 thorpej log(LOG_ERR,
2584 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2585 1.160 christos device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
2586 1.2 thorpej sc->sc_txnext);
2587 1.1 thorpej ifp->if_oerrors++;
2588 1.1 thorpej
2589 1.1 thorpej /* Reset the interface. */
2590 1.1 thorpej (void) wm_init(ifp);
2591 1.1 thorpej }
2592 1.1 thorpej
2593 1.1 thorpej /* Try to get more packets going. */
2594 1.1 thorpej wm_start(ifp);
2595 1.1 thorpej }
2596 1.1 thorpej
2597 1.1 thorpej /*
2598 1.1 thorpej * wm_ioctl: [ifnet interface function]
2599 1.1 thorpej *
2600 1.1 thorpej * Handle control requests from the operator.
2601 1.1 thorpej */
2602 1.47 thorpej static int
2603 1.135 christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2604 1.1 thorpej {
2605 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2606 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
2607 1.175 darran struct ifaddr *ifa = (struct ifaddr *)data;
2608 1.175 darran struct sockaddr_dl *sdl;
2609 1.179 msaitoh int diff, s, error;
2610 1.1 thorpej
2611 1.1 thorpej s = splnet();
2612 1.1 thorpej
2613 1.1 thorpej switch (cmd) {
2614 1.179 msaitoh case SIOCSIFFLAGS:
2615 1.179 msaitoh if ((error = ifioctl_common(ifp, cmd, data)) != 0)
2616 1.179 msaitoh break;
2617 1.179 msaitoh if (ifp->if_flags & IFF_UP) {
2618 1.179 msaitoh diff = (ifp->if_flags ^ sc->sc_if_flags)
2619 1.179 msaitoh & (IFF_PROMISC | IFF_ALLMULTI);
2620 1.179 msaitoh if ((diff & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
2621 1.179 msaitoh /*
2622 1.179 msaitoh * If the difference bettween last flag and
2623 1.179 msaitoh * new flag is only IFF_PROMISC or
2624 1.179 msaitoh * IFF_ALLMULTI, set multicast filter only
2625 1.179 msaitoh * (don't reset to prevent link down).
2626 1.179 msaitoh */
2627 1.179 msaitoh wm_set_filter(sc);
2628 1.179 msaitoh } else {
2629 1.179 msaitoh /*
2630 1.179 msaitoh * Reset the interface to pick up changes in
2631 1.179 msaitoh * any other flags that affect the hardware
2632 1.179 msaitoh * state.
2633 1.179 msaitoh */
2634 1.179 msaitoh wm_init(ifp);
2635 1.179 msaitoh }
2636 1.179 msaitoh } else {
2637 1.179 msaitoh if (ifp->if_flags & IFF_RUNNING)
2638 1.179 msaitoh wm_stop(ifp, 1);
2639 1.179 msaitoh }
2640 1.179 msaitoh sc->sc_if_flags = ifp->if_flags;
2641 1.179 msaitoh error = 0;
2642 1.179 msaitoh break;
2643 1.1 thorpej case SIOCSIFMEDIA:
2644 1.1 thorpej case SIOCGIFMEDIA:
2645 1.71 thorpej /* Flow control requires full-duplex mode. */
2646 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2647 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
2648 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
2649 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2650 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2651 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
2652 1.71 thorpej ifr->ifr_media |=
2653 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2654 1.71 thorpej }
2655 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2656 1.71 thorpej }
2657 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2658 1.1 thorpej break;
2659 1.175 darran case SIOCINITIFADDR:
2660 1.175 darran if (ifa->ifa_addr->sa_family == AF_LINK) {
2661 1.175 darran sdl = satosdl(ifp->if_dl->ifa_addr);
2662 1.198 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2663 1.198 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2664 1.175 darran /* unicast address is first multicast entry */
2665 1.175 darran wm_set_filter(sc);
2666 1.175 darran error = 0;
2667 1.175 darran break;
2668 1.175 darran }
2669 1.175 darran /* Fall through for rest */
2670 1.1 thorpej default:
2671 1.154 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
2672 1.154 dyoung break;
2673 1.154 dyoung
2674 1.154 dyoung error = 0;
2675 1.154 dyoung
2676 1.154 dyoung if (cmd == SIOCSIFCAP)
2677 1.154 dyoung error = (*ifp->if_init)(ifp);
2678 1.154 dyoung else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2679 1.154 dyoung ;
2680 1.154 dyoung else if (ifp->if_flags & IFF_RUNNING) {
2681 1.1 thorpej /*
2682 1.1 thorpej * Multicast list has changed; set the hardware filter
2683 1.1 thorpej * accordingly.
2684 1.1 thorpej */
2685 1.154 dyoung wm_set_filter(sc);
2686 1.1 thorpej }
2687 1.1 thorpej break;
2688 1.1 thorpej }
2689 1.1 thorpej
2690 1.1 thorpej /* Try to get more packets going. */
2691 1.1 thorpej wm_start(ifp);
2692 1.1 thorpej
2693 1.1 thorpej splx(s);
2694 1.194 msaitoh return error;
2695 1.1 thorpej }
2696 1.1 thorpej
2697 1.1 thorpej /*
2698 1.1 thorpej * wm_intr:
2699 1.1 thorpej *
2700 1.1 thorpej * Interrupt service routine.
2701 1.1 thorpej */
2702 1.47 thorpej static int
2703 1.1 thorpej wm_intr(void *arg)
2704 1.1 thorpej {
2705 1.1 thorpej struct wm_softc *sc = arg;
2706 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2707 1.1 thorpej uint32_t icr;
2708 1.108 yamt int handled = 0;
2709 1.1 thorpej
2710 1.108 yamt while (1 /* CONSTCOND */) {
2711 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
2712 1.1 thorpej if ((icr & sc->sc_icr) == 0)
2713 1.1 thorpej break;
2714 1.22 itojun #if 0 /*NRND > 0*/
2715 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
2716 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
2717 1.21 itojun #endif
2718 1.1 thorpej
2719 1.1 thorpej handled = 1;
2720 1.1 thorpej
2721 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2722 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
2723 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2724 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
2725 1.160 christos device_xname(sc->sc_dev),
2726 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
2727 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
2728 1.1 thorpej }
2729 1.10 thorpej #endif
2730 1.10 thorpej wm_rxintr(sc);
2731 1.1 thorpej
2732 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2733 1.10 thorpej if (icr & ICR_TXDW) {
2734 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2735 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
2736 1.160 christos device_xname(sc->sc_dev)));
2737 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
2738 1.10 thorpej }
2739 1.4 thorpej #endif
2740 1.10 thorpej wm_txintr(sc);
2741 1.1 thorpej
2742 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
2743 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
2744 1.1 thorpej wm_linkintr(sc, icr);
2745 1.1 thorpej }
2746 1.1 thorpej
2747 1.1 thorpej if (icr & ICR_RXO) {
2748 1.108 yamt #if defined(WM_DEBUG)
2749 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
2750 1.160 christos device_xname(sc->sc_dev));
2751 1.108 yamt #endif /* defined(WM_DEBUG) */
2752 1.1 thorpej }
2753 1.1 thorpej }
2754 1.1 thorpej
2755 1.1 thorpej if (handled) {
2756 1.1 thorpej /* Try to get more packets going. */
2757 1.1 thorpej wm_start(ifp);
2758 1.1 thorpej }
2759 1.1 thorpej
2760 1.194 msaitoh return handled;
2761 1.1 thorpej }
2762 1.1 thorpej
2763 1.1 thorpej /*
2764 1.1 thorpej * wm_txintr:
2765 1.1 thorpej *
2766 1.1 thorpej * Helper; handle transmit interrupts.
2767 1.1 thorpej */
2768 1.47 thorpej static void
2769 1.1 thorpej wm_txintr(struct wm_softc *sc)
2770 1.1 thorpej {
2771 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2772 1.1 thorpej struct wm_txsoft *txs;
2773 1.1 thorpej uint8_t status;
2774 1.1 thorpej int i;
2775 1.1 thorpej
2776 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2777 1.1 thorpej
2778 1.1 thorpej /*
2779 1.1 thorpej * Go through the Tx list and free mbufs for those
2780 1.16 simonb * frames which have been transmitted.
2781 1.1 thorpej */
2782 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
2783 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
2784 1.1 thorpej txs = &sc->sc_txsoft[i];
2785 1.1 thorpej
2786 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2787 1.160 christos ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
2788 1.1 thorpej
2789 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
2790 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2791 1.1 thorpej
2792 1.65 tsutsui status =
2793 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
2794 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
2795 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
2796 1.20 thorpej BUS_DMASYNC_PREREAD);
2797 1.1 thorpej break;
2798 1.20 thorpej }
2799 1.1 thorpej
2800 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2801 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
2802 1.160 christos device_xname(sc->sc_dev), i, txs->txs_firstdesc,
2803 1.1 thorpej txs->txs_lastdesc));
2804 1.1 thorpej
2805 1.1 thorpej /*
2806 1.1 thorpej * XXX We should probably be using the statistics
2807 1.1 thorpej * XXX registers, but I don't know if they exist
2808 1.11 thorpej * XXX on chips before the i82544.
2809 1.1 thorpej */
2810 1.1 thorpej
2811 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2812 1.1 thorpej if (status & WTX_ST_TU)
2813 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
2814 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2815 1.1 thorpej
2816 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
2817 1.1 thorpej ifp->if_oerrors++;
2818 1.1 thorpej if (status & WTX_ST_LC)
2819 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
2820 1.160 christos device_xname(sc->sc_dev));
2821 1.1 thorpej else if (status & WTX_ST_EC) {
2822 1.1 thorpej ifp->if_collisions += 16;
2823 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
2824 1.160 christos device_xname(sc->sc_dev));
2825 1.1 thorpej }
2826 1.1 thorpej } else
2827 1.1 thorpej ifp->if_opackets++;
2828 1.1 thorpej
2829 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
2830 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
2831 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2832 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2833 1.1 thorpej m_freem(txs->txs_mbuf);
2834 1.1 thorpej txs->txs_mbuf = NULL;
2835 1.1 thorpej }
2836 1.1 thorpej
2837 1.1 thorpej /* Update the dirty transmit buffer pointer. */
2838 1.1 thorpej sc->sc_txsdirty = i;
2839 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2840 1.160 christos ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
2841 1.1 thorpej
2842 1.1 thorpej /*
2843 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
2844 1.1 thorpej * timer.
2845 1.1 thorpej */
2846 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
2847 1.1 thorpej ifp->if_timer = 0;
2848 1.1 thorpej }
2849 1.1 thorpej
2850 1.1 thorpej /*
2851 1.1 thorpej * wm_rxintr:
2852 1.1 thorpej *
2853 1.1 thorpej * Helper; handle receive interrupts.
2854 1.1 thorpej */
2855 1.47 thorpej static void
2856 1.1 thorpej wm_rxintr(struct wm_softc *sc)
2857 1.1 thorpej {
2858 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2859 1.1 thorpej struct wm_rxsoft *rxs;
2860 1.1 thorpej struct mbuf *m;
2861 1.1 thorpej int i, len;
2862 1.1 thorpej uint8_t status, errors;
2863 1.171 darran uint16_t vlantag;
2864 1.1 thorpej
2865 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
2866 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2867 1.1 thorpej
2868 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2869 1.1 thorpej ("%s: RX: checking descriptor %d\n",
2870 1.160 christos device_xname(sc->sc_dev), i));
2871 1.1 thorpej
2872 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2873 1.1 thorpej
2874 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
2875 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
2876 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
2877 1.171 darran vlantag = sc->sc_rxdescs[i].wrx_special;
2878 1.1 thorpej
2879 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
2880 1.1 thorpej /*
2881 1.1 thorpej * We have processed all of the receive descriptors.
2882 1.1 thorpej */
2883 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
2884 1.1 thorpej break;
2885 1.1 thorpej }
2886 1.1 thorpej
2887 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
2888 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2889 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
2890 1.160 christos device_xname(sc->sc_dev), i));
2891 1.1 thorpej WM_INIT_RXDESC(sc, i);
2892 1.1 thorpej if (status & WRX_ST_EOP) {
2893 1.1 thorpej /* Reset our state. */
2894 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2895 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
2896 1.160 christos device_xname(sc->sc_dev)));
2897 1.1 thorpej sc->sc_rxdiscard = 0;
2898 1.1 thorpej }
2899 1.1 thorpej continue;
2900 1.1 thorpej }
2901 1.1 thorpej
2902 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2903 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
2904 1.1 thorpej
2905 1.1 thorpej m = rxs->rxs_mbuf;
2906 1.1 thorpej
2907 1.1 thorpej /*
2908 1.124 wrstuden * Add a new receive buffer to the ring, unless of
2909 1.124 wrstuden * course the length is zero. Treat the latter as a
2910 1.124 wrstuden * failed mapping.
2911 1.1 thorpej */
2912 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
2913 1.1 thorpej /*
2914 1.1 thorpej * Failed, throw away what we've done so
2915 1.1 thorpej * far, and discard the rest of the packet.
2916 1.1 thorpej */
2917 1.1 thorpej ifp->if_ierrors++;
2918 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2919 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2920 1.1 thorpej WM_INIT_RXDESC(sc, i);
2921 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
2922 1.1 thorpej sc->sc_rxdiscard = 1;
2923 1.1 thorpej if (sc->sc_rxhead != NULL)
2924 1.1 thorpej m_freem(sc->sc_rxhead);
2925 1.1 thorpej WM_RXCHAIN_RESET(sc);
2926 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2927 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
2928 1.160 christos "dropping packet%s\n", device_xname(sc->sc_dev),
2929 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
2930 1.1 thorpej continue;
2931 1.1 thorpej }
2932 1.1 thorpej
2933 1.1 thorpej m->m_len = len;
2934 1.159 simonb sc->sc_rxlen += len;
2935 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2936 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
2937 1.160 christos device_xname(sc->sc_dev), m->m_data, len));
2938 1.1 thorpej
2939 1.1 thorpej /*
2940 1.1 thorpej * If this is not the end of the packet, keep
2941 1.1 thorpej * looking.
2942 1.1 thorpej */
2943 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
2944 1.159 simonb WM_RXCHAIN_LINK(sc, m);
2945 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2946 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
2947 1.160 christos device_xname(sc->sc_dev), sc->sc_rxlen));
2948 1.1 thorpej continue;
2949 1.1 thorpej }
2950 1.1 thorpej
2951 1.1 thorpej /*
2952 1.93 thorpej * Okay, we have the entire packet now. The chip is
2953 1.93 thorpej * configured to include the FCS (not all chips can
2954 1.93 thorpej * be configured to strip it), so we need to trim it.
2955 1.159 simonb * May need to adjust length of previous mbuf in the
2956 1.159 simonb * chain if the current mbuf is too short.
2957 1.1 thorpej */
2958 1.159 simonb if (m->m_len < ETHER_CRC_LEN) {
2959 1.159 simonb sc->sc_rxtail->m_len -= (ETHER_CRC_LEN - m->m_len);
2960 1.159 simonb m->m_len = 0;
2961 1.159 simonb } else {
2962 1.159 simonb m->m_len -= ETHER_CRC_LEN;
2963 1.159 simonb }
2964 1.159 simonb len = sc->sc_rxlen - ETHER_CRC_LEN;
2965 1.159 simonb
2966 1.159 simonb WM_RXCHAIN_LINK(sc, m);
2967 1.93 thorpej
2968 1.1 thorpej *sc->sc_rxtailp = NULL;
2969 1.1 thorpej m = sc->sc_rxhead;
2970 1.1 thorpej
2971 1.1 thorpej WM_RXCHAIN_RESET(sc);
2972 1.1 thorpej
2973 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2974 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
2975 1.160 christos device_xname(sc->sc_dev), len));
2976 1.1 thorpej
2977 1.1 thorpej /*
2978 1.1 thorpej * If an error occurred, update stats and drop the packet.
2979 1.1 thorpej */
2980 1.1 thorpej if (errors &
2981 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
2982 1.1 thorpej if (errors & WRX_ER_SE)
2983 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
2984 1.160 christos device_xname(sc->sc_dev));
2985 1.1 thorpej else if (errors & WRX_ER_SEQ)
2986 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
2987 1.160 christos device_xname(sc->sc_dev));
2988 1.1 thorpej else if (errors & WRX_ER_CE)
2989 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
2990 1.160 christos device_xname(sc->sc_dev));
2991 1.1 thorpej m_freem(m);
2992 1.1 thorpej continue;
2993 1.1 thorpej }
2994 1.1 thorpej
2995 1.1 thorpej /*
2996 1.1 thorpej * No errors. Receive the packet.
2997 1.1 thorpej */
2998 1.1 thorpej m->m_pkthdr.rcvif = ifp;
2999 1.1 thorpej m->m_pkthdr.len = len;
3000 1.1 thorpej
3001 1.1 thorpej /*
3002 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
3003 1.1 thorpej * for us. Associate the tag with the packet.
3004 1.1 thorpej */
3005 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
3006 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
3007 1.171 darran le16toh(vlantag),
3008 1.94 jdolecek continue);
3009 1.1 thorpej }
3010 1.1 thorpej
3011 1.1 thorpej /*
3012 1.1 thorpej * Set up checksum info for this packet.
3013 1.1 thorpej */
3014 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
3015 1.106 yamt if (status & WRX_ST_IPCS) {
3016 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
3017 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
3018 1.106 yamt if (errors & WRX_ER_IPE)
3019 1.106 yamt m->m_pkthdr.csum_flags |=
3020 1.106 yamt M_CSUM_IPv4_BAD;
3021 1.106 yamt }
3022 1.106 yamt if (status & WRX_ST_TCPCS) {
3023 1.106 yamt /*
3024 1.106 yamt * Note: we don't know if this was TCP or UDP,
3025 1.106 yamt * so we just set both bits, and expect the
3026 1.106 yamt * upper layers to deal.
3027 1.106 yamt */
3028 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
3029 1.106 yamt m->m_pkthdr.csum_flags |=
3030 1.130 yamt M_CSUM_TCPv4 | M_CSUM_UDPv4 |
3031 1.130 yamt M_CSUM_TCPv6 | M_CSUM_UDPv6;
3032 1.106 yamt if (errors & WRX_ER_TCPE)
3033 1.106 yamt m->m_pkthdr.csum_flags |=
3034 1.106 yamt M_CSUM_TCP_UDP_BAD;
3035 1.106 yamt }
3036 1.1 thorpej }
3037 1.1 thorpej
3038 1.1 thorpej ifp->if_ipackets++;
3039 1.1 thorpej
3040 1.1 thorpej /* Pass this up to any BPF listeners. */
3041 1.1 thorpej if (ifp->if_bpf)
3042 1.193 pooka bpf_ops->bpf_mtap(ifp->if_bpf, m);
3043 1.1 thorpej
3044 1.1 thorpej /* Pass it on. */
3045 1.1 thorpej (*ifp->if_input)(ifp, m);
3046 1.1 thorpej }
3047 1.1 thorpej
3048 1.1 thorpej /* Update the receive pointer. */
3049 1.1 thorpej sc->sc_rxptr = i;
3050 1.1 thorpej
3051 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3052 1.160 christos ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
3053 1.1 thorpej }
3054 1.1 thorpej
3055 1.1 thorpej /*
3056 1.192 msaitoh * wm_linkintr_gmii:
3057 1.1 thorpej *
3058 1.192 msaitoh * Helper; handle link interrupts for GMII.
3059 1.1 thorpej */
3060 1.47 thorpej static void
3061 1.192 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
3062 1.1 thorpej {
3063 1.1 thorpej
3064 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3065 1.173 msaitoh __func__));
3066 1.170 msaitoh
3067 1.192 msaitoh if (icr & ICR_LSC) {
3068 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3069 1.192 msaitoh ("%s: LINK: LSC -> mii_tick\n",
3070 1.192 msaitoh device_xname(sc->sc_dev)));
3071 1.192 msaitoh mii_tick(&sc->sc_mii);
3072 1.192 msaitoh if (sc->sc_type == WM_T_82543) {
3073 1.192 msaitoh int miistatus, active;
3074 1.192 msaitoh
3075 1.192 msaitoh /*
3076 1.192 msaitoh * With 82543, we need to force speed and
3077 1.192 msaitoh * duplex on the MAC equal to what the PHY
3078 1.192 msaitoh * speed and duplex configuration is.
3079 1.192 msaitoh */
3080 1.192 msaitoh miistatus = sc->sc_mii.mii_media_status;
3081 1.170 msaitoh
3082 1.192 msaitoh if (miistatus & IFM_ACTIVE) {
3083 1.192 msaitoh active = sc->sc_mii.mii_media_active;
3084 1.192 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
3085 1.192 msaitoh switch (IFM_SUBTYPE(active)) {
3086 1.192 msaitoh case IFM_10_T:
3087 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
3088 1.192 msaitoh break;
3089 1.192 msaitoh case IFM_100_TX:
3090 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
3091 1.192 msaitoh break;
3092 1.192 msaitoh case IFM_1000_T:
3093 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
3094 1.192 msaitoh break;
3095 1.192 msaitoh default:
3096 1.192 msaitoh /*
3097 1.192 msaitoh * fiber?
3098 1.192 msaitoh * Shoud not enter here.
3099 1.192 msaitoh */
3100 1.192 msaitoh printf("unknown media (%x)\n",
3101 1.192 msaitoh active);
3102 1.192 msaitoh break;
3103 1.170 msaitoh }
3104 1.192 msaitoh if (active & IFM_FDX)
3105 1.192 msaitoh sc->sc_ctrl |= CTRL_FD;
3106 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3107 1.192 msaitoh }
3108 1.192 msaitoh } else if (sc->sc_type == WM_T_PCH) {
3109 1.192 msaitoh wm_k1_gig_workaround_hv(sc,
3110 1.192 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
3111 1.192 msaitoh }
3112 1.192 msaitoh
3113 1.192 msaitoh if ((sc->sc_phytype == WMPHY_82578)
3114 1.192 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
3115 1.192 msaitoh == IFM_1000_T)) {
3116 1.192 msaitoh
3117 1.192 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
3118 1.192 msaitoh delay(200*1000); /* XXX too big */
3119 1.192 msaitoh
3120 1.192 msaitoh /* Link stall fix for link up */
3121 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3122 1.192 msaitoh HV_MUX_DATA_CTRL,
3123 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
3124 1.192 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
3125 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3126 1.192 msaitoh HV_MUX_DATA_CTRL,
3127 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
3128 1.170 msaitoh }
3129 1.1 thorpej }
3130 1.192 msaitoh } else if (icr & ICR_RXSEQ) {
3131 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3132 1.192 msaitoh ("%s: LINK Receive sequence error\n",
3133 1.192 msaitoh device_xname(sc->sc_dev)));
3134 1.1 thorpej }
3135 1.192 msaitoh }
3136 1.192 msaitoh
3137 1.192 msaitoh /*
3138 1.192 msaitoh * wm_linkintr_tbi:
3139 1.192 msaitoh *
3140 1.192 msaitoh * Helper; handle link interrupts for TBI mode.
3141 1.192 msaitoh */
3142 1.192 msaitoh static void
3143 1.192 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
3144 1.192 msaitoh {
3145 1.192 msaitoh uint32_t status;
3146 1.192 msaitoh
3147 1.192 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3148 1.192 msaitoh __func__));
3149 1.1 thorpej
3150 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3151 1.1 thorpej if (icr & ICR_LSC) {
3152 1.1 thorpej if (status & STATUS_LU) {
3153 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
3154 1.160 christos device_xname(sc->sc_dev),
3155 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3156 1.173 msaitoh /*
3157 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
3158 1.173 msaitoh * so we should update sc->sc_ctrl
3159 1.173 msaitoh */
3160 1.198 msaitoh
3161 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3162 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3163 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3164 1.1 thorpej if (status & STATUS_FD)
3165 1.1 thorpej sc->sc_tctl |=
3166 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3167 1.1 thorpej else
3168 1.1 thorpej sc->sc_tctl |=
3169 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3170 1.173 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
3171 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3172 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3173 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3174 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3175 1.71 thorpej sc->sc_fcrtl);
3176 1.1 thorpej sc->sc_tbi_linkup = 1;
3177 1.1 thorpej } else {
3178 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
3179 1.161 cegger device_xname(sc->sc_dev)));
3180 1.1 thorpej sc->sc_tbi_linkup = 0;
3181 1.1 thorpej }
3182 1.1 thorpej wm_tbi_set_linkled(sc);
3183 1.173 msaitoh } else if (icr & ICR_RXCFG) {
3184 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
3185 1.173 msaitoh device_xname(sc->sc_dev)));
3186 1.173 msaitoh sc->sc_tbi_nrxcfg++;
3187 1.173 msaitoh wm_check_for_link(sc);
3188 1.1 thorpej } else if (icr & ICR_RXSEQ) {
3189 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3190 1.1 thorpej ("%s: LINK: Receive sequence error\n",
3191 1.160 christos device_xname(sc->sc_dev)));
3192 1.1 thorpej }
3193 1.1 thorpej }
3194 1.1 thorpej
3195 1.1 thorpej /*
3196 1.192 msaitoh * wm_linkintr:
3197 1.192 msaitoh *
3198 1.192 msaitoh * Helper; handle link interrupts.
3199 1.192 msaitoh */
3200 1.192 msaitoh static void
3201 1.192 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
3202 1.192 msaitoh {
3203 1.192 msaitoh
3204 1.192 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3205 1.192 msaitoh wm_linkintr_gmii(sc, icr);
3206 1.192 msaitoh else
3207 1.192 msaitoh wm_linkintr_tbi(sc, icr);
3208 1.192 msaitoh }
3209 1.192 msaitoh
3210 1.192 msaitoh /*
3211 1.1 thorpej * wm_tick:
3212 1.1 thorpej *
3213 1.1 thorpej * One second timer, used to check link status, sweep up
3214 1.1 thorpej * completed transmit jobs, etc.
3215 1.1 thorpej */
3216 1.47 thorpej static void
3217 1.1 thorpej wm_tick(void *arg)
3218 1.1 thorpej {
3219 1.1 thorpej struct wm_softc *sc = arg;
3220 1.127 bouyer struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3221 1.1 thorpej int s;
3222 1.1 thorpej
3223 1.1 thorpej s = splnet();
3224 1.1 thorpej
3225 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
3226 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3227 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3228 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3229 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3230 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3231 1.71 thorpej }
3232 1.71 thorpej
3233 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3234 1.196 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
3235 1.196 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
3236 1.196 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
3237 1.196 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
3238 1.196 msaitoh + CSR_READ(sc, WMREG_RXERRC)
3239 1.196 msaitoh + CSR_READ(sc, WMREG_SEC)
3240 1.196 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
3241 1.196 msaitoh + CSR_READ(sc, WMREG_RLEC);
3242 1.196 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
3243 1.127 bouyer
3244 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
3245 1.1 thorpej mii_tick(&sc->sc_mii);
3246 1.1 thorpej else
3247 1.1 thorpej wm_tbi_check_link(sc);
3248 1.1 thorpej
3249 1.1 thorpej splx(s);
3250 1.1 thorpej
3251 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3252 1.1 thorpej }
3253 1.1 thorpej
3254 1.1 thorpej /*
3255 1.1 thorpej * wm_reset:
3256 1.1 thorpej *
3257 1.1 thorpej * Reset the i82542 chip.
3258 1.1 thorpej */
3259 1.47 thorpej static void
3260 1.1 thorpej wm_reset(struct wm_softc *sc)
3261 1.1 thorpej {
3262 1.189 msaitoh int phy_reset = 0;
3263 1.199 msaitoh uint32_t reg, mask;
3264 1.189 msaitoh int i;
3265 1.1 thorpej
3266 1.78 thorpej /*
3267 1.78 thorpej * Allocate on-chip memory according to the MTU size.
3268 1.78 thorpej * The Packet Buffer Allocation register must be written
3269 1.78 thorpej * before the chip is reset.
3270 1.78 thorpej */
3271 1.120 msaitoh switch (sc->sc_type) {
3272 1.120 msaitoh case WM_T_82547:
3273 1.120 msaitoh case WM_T_82547_2:
3274 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3275 1.78 thorpej PBA_22K : PBA_30K;
3276 1.78 thorpej sc->sc_txfifo_head = 0;
3277 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3278 1.78 thorpej sc->sc_txfifo_size =
3279 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3280 1.78 thorpej sc->sc_txfifo_stall = 0;
3281 1.120 msaitoh break;
3282 1.120 msaitoh case WM_T_82571:
3283 1.198 msaitoh case WM_T_82572:
3284 1.199 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3285 1.198 msaitoh case WM_T_80003:
3286 1.120 msaitoh sc->sc_pba = PBA_32K;
3287 1.120 msaitoh break;
3288 1.199 msaitoh case WM_T_82580:
3289 1.199 msaitoh case WM_T_82580ER:
3290 1.199 msaitoh sc->sc_pba = PBA_35K;
3291 1.199 msaitoh break;
3292 1.199 msaitoh case WM_T_82576:
3293 1.199 msaitoh sc->sc_pba = PBA_64K;
3294 1.199 msaitoh break;
3295 1.120 msaitoh case WM_T_82573:
3296 1.185 msaitoh sc->sc_pba = PBA_12K;
3297 1.185 msaitoh break;
3298 1.165 sborrill case WM_T_82574:
3299 1.185 msaitoh case WM_T_82583:
3300 1.185 msaitoh sc->sc_pba = PBA_20K;
3301 1.120 msaitoh break;
3302 1.139 bouyer case WM_T_ICH8:
3303 1.139 bouyer sc->sc_pba = PBA_8K;
3304 1.139 bouyer CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3305 1.139 bouyer break;
3306 1.144 msaitoh case WM_T_ICH9:
3307 1.167 msaitoh case WM_T_ICH10:
3308 1.190 msaitoh case WM_T_PCH:
3309 1.144 msaitoh sc->sc_pba = PBA_10K;
3310 1.144 msaitoh break;
3311 1.120 msaitoh default:
3312 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3313 1.120 msaitoh PBA_40K : PBA_48K;
3314 1.120 msaitoh break;
3315 1.78 thorpej }
3316 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3317 1.78 thorpej
3318 1.199 msaitoh /* Prevent the PCI-E bus from sticking */
3319 1.144 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3320 1.144 msaitoh int timeout = 800;
3321 1.144 msaitoh
3322 1.144 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3323 1.144 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3324 1.144 msaitoh
3325 1.185 msaitoh while (timeout--) {
3326 1.144 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
3327 1.144 msaitoh break;
3328 1.144 msaitoh delay(100);
3329 1.144 msaitoh }
3330 1.144 msaitoh }
3331 1.144 msaitoh
3332 1.199 msaitoh /* Set the completion timeout for interface */
3333 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
3334 1.199 msaitoh wm_set_pcie_completion_timeout(sc);
3335 1.199 msaitoh
3336 1.199 msaitoh /* Clear interrupt */
3337 1.144 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3338 1.144 msaitoh
3339 1.189 msaitoh /* Stop the transmit and receive processes. */
3340 1.189 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3341 1.189 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3342 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
3343 1.189 msaitoh
3344 1.199 msaitoh /* XXX set_tbi_sbp_82543() */
3345 1.189 msaitoh
3346 1.189 msaitoh delay(10*1000);
3347 1.189 msaitoh
3348 1.189 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3349 1.194 msaitoh switch (sc->sc_type) {
3350 1.189 msaitoh case WM_T_82573:
3351 1.189 msaitoh case WM_T_82574:
3352 1.189 msaitoh case WM_T_82583:
3353 1.189 msaitoh i = 0;
3354 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR)
3355 1.189 msaitoh | EXTCNFCTR_MDIO_SW_OWNERSHIP;
3356 1.189 msaitoh do {
3357 1.189 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
3358 1.189 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
3359 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
3360 1.189 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
3361 1.189 msaitoh break;
3362 1.189 msaitoh reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
3363 1.189 msaitoh delay(2*1000);
3364 1.189 msaitoh i++;
3365 1.189 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
3366 1.189 msaitoh break;
3367 1.189 msaitoh default:
3368 1.189 msaitoh break;
3369 1.189 msaitoh }
3370 1.189 msaitoh
3371 1.137 msaitoh /*
3372 1.138 salo * 82541 Errata 29? & 82547 Errata 28?
3373 1.137 msaitoh * See also the description about PHY_RST bit in CTRL register
3374 1.137 msaitoh * in 8254x_GBe_SDM.pdf.
3375 1.137 msaitoh */
3376 1.137 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3377 1.137 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3378 1.137 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3379 1.137 msaitoh delay(5000);
3380 1.137 msaitoh }
3381 1.137 msaitoh
3382 1.53 thorpej switch (sc->sc_type) {
3383 1.189 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3384 1.53 thorpej case WM_T_82541:
3385 1.53 thorpej case WM_T_82541_2:
3386 1.189 msaitoh case WM_T_82547:
3387 1.189 msaitoh case WM_T_82547_2:
3388 1.53 thorpej /*
3389 1.88 briggs * On some chipsets, a reset through a memory-mapped write
3390 1.88 briggs * cycle can cause the chip to reset before completing the
3391 1.88 briggs * write cycle. This causes major headache that can be
3392 1.88 briggs * avoided by issuing the reset via indirect register writes
3393 1.88 briggs * through I/O space.
3394 1.88 briggs *
3395 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
3396 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
3397 1.88 briggs * reset.
3398 1.53 thorpej */
3399 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
3400 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3401 1.53 thorpej else
3402 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3403 1.53 thorpej break;
3404 1.53 thorpej case WM_T_82545_3:
3405 1.53 thorpej case WM_T_82546_3:
3406 1.53 thorpej /* Use the shadow control register on these chips. */
3407 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3408 1.53 thorpej break;
3409 1.189 msaitoh case WM_T_80003:
3410 1.199 msaitoh mask = swfwphysem[sc->sc_funcid];
3411 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3412 1.189 msaitoh wm_get_swfw_semaphore(sc, mask);
3413 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3414 1.189 msaitoh wm_put_swfw_semaphore(sc, mask);
3415 1.189 msaitoh break;
3416 1.139 bouyer case WM_T_ICH8:
3417 1.144 msaitoh case WM_T_ICH9:
3418 1.167 msaitoh case WM_T_ICH10:
3419 1.190 msaitoh case WM_T_PCH:
3420 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3421 1.189 msaitoh if (wm_check_reset_block(sc) == 0) {
3422 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
3423 1.190 msaitoh uint32_t status;
3424 1.190 msaitoh
3425 1.190 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3426 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
3427 1.190 msaitoh status & ~STATUS_PHYRA);
3428 1.190 msaitoh }
3429 1.190 msaitoh
3430 1.189 msaitoh reg |= CTRL_PHY_RESET;
3431 1.189 msaitoh phy_reset = 1;
3432 1.189 msaitoh }
3433 1.139 bouyer wm_get_swfwhw_semaphore(sc);
3434 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3435 1.189 msaitoh delay(20*1000);
3436 1.189 msaitoh wm_put_swfwhw_semaphore(sc);
3437 1.188 msaitoh break;
3438 1.189 msaitoh case WM_T_82542_2_0:
3439 1.189 msaitoh case WM_T_82542_2_1:
3440 1.189 msaitoh case WM_T_82543:
3441 1.189 msaitoh case WM_T_82540:
3442 1.189 msaitoh case WM_T_82545:
3443 1.189 msaitoh case WM_T_82546:
3444 1.189 msaitoh case WM_T_82571:
3445 1.189 msaitoh case WM_T_82572:
3446 1.189 msaitoh case WM_T_82573:
3447 1.189 msaitoh case WM_T_82574:
3448 1.199 msaitoh case WM_T_82575:
3449 1.199 msaitoh case WM_T_82576:
3450 1.189 msaitoh case WM_T_82583:
3451 1.53 thorpej default:
3452 1.53 thorpej /* Everything else can safely use the documented method. */
3453 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3454 1.53 thorpej break;
3455 1.53 thorpej }
3456 1.189 msaitoh
3457 1.189 msaitoh if (phy_reset != 0)
3458 1.189 msaitoh wm_get_cfg_done(sc);
3459 1.1 thorpej
3460 1.146 msaitoh /* reload EEPROM */
3461 1.194 msaitoh switch (sc->sc_type) {
3462 1.144 msaitoh case WM_T_82542_2_0:
3463 1.144 msaitoh case WM_T_82542_2_1:
3464 1.144 msaitoh case WM_T_82543:
3465 1.144 msaitoh case WM_T_82544:
3466 1.144 msaitoh delay(10);
3467 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3468 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3469 1.144 msaitoh delay(2000);
3470 1.144 msaitoh break;
3471 1.189 msaitoh case WM_T_82540:
3472 1.189 msaitoh case WM_T_82545:
3473 1.189 msaitoh case WM_T_82545_3:
3474 1.189 msaitoh case WM_T_82546:
3475 1.189 msaitoh case WM_T_82546_3:
3476 1.189 msaitoh delay(5*1000);
3477 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3478 1.189 msaitoh break;
3479 1.144 msaitoh case WM_T_82541:
3480 1.144 msaitoh case WM_T_82541_2:
3481 1.144 msaitoh case WM_T_82547:
3482 1.144 msaitoh case WM_T_82547_2:
3483 1.144 msaitoh delay(20000);
3484 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3485 1.144 msaitoh break;
3486 1.189 msaitoh case WM_T_82571:
3487 1.189 msaitoh case WM_T_82572:
3488 1.144 msaitoh case WM_T_82573:
3489 1.165 sborrill case WM_T_82574:
3490 1.185 msaitoh case WM_T_82583:
3491 1.146 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3492 1.146 msaitoh delay(10);
3493 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3494 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3495 1.146 msaitoh }
3496 1.145 msaitoh /* check EECD_EE_AUTORD */
3497 1.146 msaitoh wm_get_auto_rd_done(sc);
3498 1.189 msaitoh /*
3499 1.189 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3500 1.189 msaitoh * is set.
3501 1.189 msaitoh */
3502 1.189 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3503 1.189 msaitoh || (sc->sc_type == WM_T_82583))
3504 1.189 msaitoh delay(25*1000);
3505 1.189 msaitoh break;
3506 1.199 msaitoh case WM_T_82575:
3507 1.199 msaitoh case WM_T_82576:
3508 1.189 msaitoh case WM_T_80003:
3509 1.189 msaitoh case WM_T_ICH8:
3510 1.189 msaitoh case WM_T_ICH9:
3511 1.189 msaitoh /* check EECD_EE_AUTORD */
3512 1.189 msaitoh wm_get_auto_rd_done(sc);
3513 1.189 msaitoh break;
3514 1.190 msaitoh case WM_T_ICH10:
3515 1.190 msaitoh case WM_T_PCH:
3516 1.189 msaitoh wm_lan_init_done(sc);
3517 1.189 msaitoh break;
3518 1.189 msaitoh default:
3519 1.189 msaitoh panic("%s: unknown type\n", __func__);
3520 1.127 bouyer }
3521 1.144 msaitoh
3522 1.199 msaitoh /* Check whether EEPROM is present or not */
3523 1.199 msaitoh switch (sc->sc_type) {
3524 1.199 msaitoh case WM_T_82575:
3525 1.199 msaitoh case WM_T_82576:
3526 1.199 msaitoh case WM_T_82580:
3527 1.199 msaitoh case WM_T_ICH8:
3528 1.199 msaitoh case WM_T_ICH9:
3529 1.199 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
3530 1.199 msaitoh /* Not found */
3531 1.199 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
3532 1.199 msaitoh if (sc->sc_type == WM_T_82575) /* 82575 only */
3533 1.199 msaitoh wm_reset_init_script_82575(sc);
3534 1.199 msaitoh }
3535 1.199 msaitoh break;
3536 1.199 msaitoh default:
3537 1.199 msaitoh break;
3538 1.199 msaitoh }
3539 1.199 msaitoh
3540 1.199 msaitoh /* Clear any pending interrupt events. */
3541 1.199 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3542 1.199 msaitoh reg = CSR_READ(sc, WMREG_ICR);
3543 1.199 msaitoh
3544 1.174 msaitoh /* reload sc_ctrl */
3545 1.174 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3546 1.174 msaitoh
3547 1.192 msaitoh /* dummy read from WUC */
3548 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3549 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
3550 1.190 msaitoh /*
3551 1.190 msaitoh * For PCH, this write will make sure that any noise will be detected
3552 1.190 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
3553 1.190 msaitoh * to the DMA engine
3554 1.190 msaitoh */
3555 1.190 msaitoh if (sc->sc_type == WM_T_PCH)
3556 1.190 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
3557 1.190 msaitoh
3558 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3559 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
3560 1.144 msaitoh
3561 1.199 msaitoh /* XXX need special handling for 82580 */
3562 1.1 thorpej }
3563 1.1 thorpej
3564 1.1 thorpej /*
3565 1.1 thorpej * wm_init: [ifnet interface function]
3566 1.1 thorpej *
3567 1.1 thorpej * Initialize the interface. Must be called at splnet().
3568 1.1 thorpej */
3569 1.47 thorpej static int
3570 1.1 thorpej wm_init(struct ifnet *ifp)
3571 1.1 thorpej {
3572 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3573 1.1 thorpej struct wm_rxsoft *rxs;
3574 1.1 thorpej int i, error = 0;
3575 1.1 thorpej uint32_t reg;
3576 1.1 thorpej
3577 1.42 thorpej /*
3578 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
3579 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
3580 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
3581 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
3582 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
3583 1.42 thorpej * of the front of the headers) is aligned.
3584 1.42 thorpej *
3585 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
3586 1.42 thorpej * jumbo frames.
3587 1.42 thorpej */
3588 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
3589 1.42 thorpej sc->sc_align_tweak = 0;
3590 1.41 tls #else
3591 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
3592 1.42 thorpej sc->sc_align_tweak = 0;
3593 1.42 thorpej else
3594 1.42 thorpej sc->sc_align_tweak = 2;
3595 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
3596 1.41 tls
3597 1.1 thorpej /* Cancel any pending I/O. */
3598 1.1 thorpej wm_stop(ifp, 0);
3599 1.1 thorpej
3600 1.127 bouyer /* update statistics before reset */
3601 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3602 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3603 1.127 bouyer
3604 1.1 thorpej /* Reset the chip to a known state. */
3605 1.1 thorpej wm_reset(sc);
3606 1.1 thorpej
3607 1.169 msaitoh switch (sc->sc_type) {
3608 1.169 msaitoh case WM_T_82571:
3609 1.169 msaitoh case WM_T_82572:
3610 1.169 msaitoh case WM_T_82573:
3611 1.169 msaitoh case WM_T_82574:
3612 1.185 msaitoh case WM_T_82583:
3613 1.169 msaitoh case WM_T_80003:
3614 1.169 msaitoh case WM_T_ICH8:
3615 1.169 msaitoh case WM_T_ICH9:
3616 1.169 msaitoh case WM_T_ICH10:
3617 1.190 msaitoh case WM_T_PCH:
3618 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
3619 1.169 msaitoh wm_get_hw_control(sc);
3620 1.169 msaitoh break;
3621 1.169 msaitoh default:
3622 1.169 msaitoh break;
3623 1.169 msaitoh }
3624 1.169 msaitoh
3625 1.191 msaitoh /* Reset the PHY. */
3626 1.191 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3627 1.191 msaitoh wm_gmii_reset(sc);
3628 1.191 msaitoh
3629 1.192 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3630 1.192 msaitoh /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3631 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3632 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
3633 1.192 msaitoh
3634 1.1 thorpej /* Initialize the transmit descriptor ring. */
3635 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
3636 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
3637 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3638 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
3639 1.1 thorpej sc->sc_txnext = 0;
3640 1.5 thorpej
3641 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3642 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
3643 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
3644 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
3645 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
3646 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
3647 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
3648 1.1 thorpej } else {
3649 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
3650 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
3651 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
3652 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
3653 1.1 thorpej CSR_WRITE(sc, WMREG_TDT, 0);
3654 1.150 tls CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
3655 1.150 tls CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
3656 1.1 thorpej
3657 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3658 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
3659 1.199 msaitoh | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
3660 1.199 msaitoh | TXDCTL_WTHRESH(0));
3661 1.199 msaitoh else {
3662 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
3663 1.199 msaitoh TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
3664 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
3665 1.199 msaitoh RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
3666 1.199 msaitoh }
3667 1.1 thorpej }
3668 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
3669 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
3670 1.1 thorpej
3671 1.1 thorpej /* Initialize the transmit job descriptors. */
3672 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
3673 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
3674 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
3675 1.1 thorpej sc->sc_txsnext = 0;
3676 1.1 thorpej sc->sc_txsdirty = 0;
3677 1.1 thorpej
3678 1.1 thorpej /*
3679 1.1 thorpej * Initialize the receive descriptor and receive job
3680 1.1 thorpej * descriptor rings.
3681 1.1 thorpej */
3682 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3683 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
3684 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
3685 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
3686 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
3687 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
3688 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
3689 1.1 thorpej
3690 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
3691 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
3692 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
3693 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
3694 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
3695 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
3696 1.1 thorpej } else {
3697 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
3698 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
3699 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
3700 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3701 1.199 msaitoh CSR_WRITE(sc, WMREG_EITR(0), 450);
3702 1.199 msaitoh if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
3703 1.199 msaitoh panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
3704 1.199 msaitoh CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
3705 1.199 msaitoh | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
3706 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
3707 1.199 msaitoh | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
3708 1.199 msaitoh | RXDCTL_WTHRESH(1));
3709 1.199 msaitoh } else {
3710 1.199 msaitoh CSR_WRITE(sc, WMREG_RDH, 0);
3711 1.199 msaitoh CSR_WRITE(sc, WMREG_RDT, 0);
3712 1.199 msaitoh CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
3713 1.199 msaitoh CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
3714 1.199 msaitoh }
3715 1.1 thorpej }
3716 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3717 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3718 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
3719 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
3720 1.84 thorpej log(LOG_ERR, "%s: unable to allocate or map rx "
3721 1.1 thorpej "buffer %d, error = %d\n",
3722 1.160 christos device_xname(sc->sc_dev), i, error);
3723 1.1 thorpej /*
3724 1.1 thorpej * XXX Should attempt to run with fewer receive
3725 1.1 thorpej * XXX buffers instead of just failing.
3726 1.1 thorpej */
3727 1.1 thorpej wm_rxdrain(sc);
3728 1.1 thorpej goto out;
3729 1.1 thorpej }
3730 1.199 msaitoh } else {
3731 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3732 1.199 msaitoh WM_INIT_RXDESC(sc, i);
3733 1.199 msaitoh }
3734 1.1 thorpej }
3735 1.1 thorpej sc->sc_rxptr = 0;
3736 1.1 thorpej sc->sc_rxdiscard = 0;
3737 1.1 thorpej WM_RXCHAIN_RESET(sc);
3738 1.1 thorpej
3739 1.1 thorpej /*
3740 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
3741 1.1 thorpej */
3742 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
3743 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
3744 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
3745 1.1 thorpej
3746 1.1 thorpej /*
3747 1.1 thorpej * Set up flow-control parameters.
3748 1.1 thorpej *
3749 1.1 thorpej * XXX Values could probably stand some tuning.
3750 1.1 thorpej */
3751 1.177 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
3752 1.190 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
3753 1.139 bouyer CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
3754 1.139 bouyer CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
3755 1.139 bouyer CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
3756 1.139 bouyer }
3757 1.71 thorpej
3758 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
3759 1.71 thorpej if (sc->sc_type < WM_T_82543) {
3760 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
3761 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
3762 1.71 thorpej } else {
3763 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
3764 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
3765 1.1 thorpej }
3766 1.177 msaitoh
3767 1.177 msaitoh if (sc->sc_type == WM_T_80003)
3768 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
3769 1.177 msaitoh else
3770 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
3771 1.1 thorpej
3772 1.1 thorpej /* Deal with VLAN enables. */
3773 1.94 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
3774 1.1 thorpej sc->sc_ctrl |= CTRL_VME;
3775 1.1 thorpej else
3776 1.1 thorpej sc->sc_ctrl &= ~CTRL_VME;
3777 1.1 thorpej
3778 1.1 thorpej /* Write the control registers. */
3779 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3780 1.177 msaitoh
3781 1.177 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
3782 1.127 bouyer int val;
3783 1.177 msaitoh
3784 1.177 msaitoh switch (sc->sc_type) {
3785 1.177 msaitoh case WM_T_80003:
3786 1.177 msaitoh case WM_T_ICH8:
3787 1.177 msaitoh case WM_T_ICH9:
3788 1.177 msaitoh case WM_T_ICH10:
3789 1.190 msaitoh case WM_T_PCH:
3790 1.177 msaitoh /*
3791 1.177 msaitoh * Set the mac to wait the maximum time between each
3792 1.177 msaitoh * iteration and increase the max iterations when
3793 1.177 msaitoh * polling the phy; this fixes erroneous timeouts at
3794 1.177 msaitoh * 10Mbps.
3795 1.177 msaitoh */
3796 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
3797 1.177 msaitoh 0xFFFF);
3798 1.178 msaitoh val = wm_kmrn_readreg(sc,
3799 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
3800 1.177 msaitoh val |= 0x3F;
3801 1.178 msaitoh wm_kmrn_writereg(sc,
3802 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
3803 1.177 msaitoh break;
3804 1.177 msaitoh default:
3805 1.177 msaitoh break;
3806 1.177 msaitoh }
3807 1.177 msaitoh
3808 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
3809 1.177 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
3810 1.177 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
3811 1.177 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
3812 1.177 msaitoh
3813 1.177 msaitoh /* Bypass RX and TX FIFO's */
3814 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
3815 1.198 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
3816 1.198 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
3817 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
3818 1.177 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
3819 1.177 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
3820 1.177 msaitoh }
3821 1.127 bouyer }
3822 1.1 thorpej #if 0
3823 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
3824 1.1 thorpej #endif
3825 1.1 thorpej
3826 1.1 thorpej /*
3827 1.1 thorpej * Set up checksum offload parameters.
3828 1.1 thorpej */
3829 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
3830 1.130 yamt reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
3831 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
3832 1.1 thorpej reg |= RXCSUM_IPOFL;
3833 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
3834 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
3835 1.130 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
3836 1.130 yamt reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
3837 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
3838 1.1 thorpej
3839 1.173 msaitoh /* Reset TBI's RXCFG count */
3840 1.173 msaitoh sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
3841 1.173 msaitoh
3842 1.1 thorpej /*
3843 1.1 thorpej * Set up the interrupt registers.
3844 1.1 thorpej */
3845 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3846 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
3847 1.1 thorpej ICR_RXO | ICR_RXT0;
3848 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
3849 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
3850 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
3851 1.1 thorpej
3852 1.177 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3853 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
3854 1.177 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
3855 1.177 msaitoh reg |= KABGTXD_BGSQLBIAS;
3856 1.177 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
3857 1.177 msaitoh }
3858 1.177 msaitoh
3859 1.1 thorpej /* Set up the inter-packet gap. */
3860 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
3861 1.1 thorpej
3862 1.92 briggs if (sc->sc_type >= WM_T_82543) {
3863 1.150 tls /*
3864 1.150 tls * Set up the interrupt throttling register (units of 256ns)
3865 1.150 tls * Note that a footnote in Intel's documentation says this
3866 1.150 tls * ticker runs at 1/4 the rate when the chip is in 100Mbit
3867 1.150 tls * or 10Mbit mode. Empirically, it appears to be the case
3868 1.150 tls * that that is also true for the 1024ns units of the other
3869 1.150 tls * interrupt-related timer registers -- so, really, we ought
3870 1.150 tls * to divide this value by 4 when the link speed is low.
3871 1.150 tls *
3872 1.150 tls * XXX implement this division at link speed change!
3873 1.150 tls */
3874 1.153 tls
3875 1.153 tls /*
3876 1.153 tls * For N interrupts/sec, set this value to:
3877 1.153 tls * 1000000000 / (N * 256). Note that we set the
3878 1.153 tls * absolute and packet timer values to this value
3879 1.153 tls * divided by 4 to get "simple timer" behavior.
3880 1.153 tls */
3881 1.153 tls
3882 1.153 tls sc->sc_itr = 1500; /* 2604 ints/sec */
3883 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
3884 1.92 briggs }
3885 1.92 briggs
3886 1.1 thorpej /* Set the VLAN ethernetype. */
3887 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
3888 1.1 thorpej
3889 1.1 thorpej /*
3890 1.1 thorpej * Set up the transmit control register; we start out with
3891 1.1 thorpej * a collision distance suitable for FDX, but update it whe
3892 1.1 thorpej * we resolve the media type.
3893 1.1 thorpej */
3894 1.178 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
3895 1.178 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
3896 1.178 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3897 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
3898 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
3899 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3900 1.1 thorpej
3901 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
3902 1.177 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
3903 1.177 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
3904 1.177 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
3905 1.177 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
3906 1.177 msaitoh }
3907 1.177 msaitoh
3908 1.1 thorpej /* Set the media. */
3909 1.152 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
3910 1.152 dyoung goto out;
3911 1.1 thorpej
3912 1.1 thorpej /*
3913 1.1 thorpej * Set up the receive control register; we actually program
3914 1.1 thorpej * the register when we set the receive filter. Use multicast
3915 1.1 thorpej * address offset type 0.
3916 1.1 thorpej *
3917 1.11 thorpej * Only the i82544 has the ability to strip the incoming
3918 1.1 thorpej * CRC, so we don't enable that feature.
3919 1.1 thorpej */
3920 1.1 thorpej sc->sc_mchash_type = 0;
3921 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
3922 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
3923 1.120 msaitoh
3924 1.187 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
3925 1.199 msaitoh && (ifp->if_mtu > ETHERMTU)) {
3926 1.199 msaitoh sc->sc_rctl |= RCTL_LPE;
3927 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3928 1.199 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
3929 1.199 msaitoh }
3930 1.41 tls
3931 1.119 uebayasi if (MCLBYTES == 2048) {
3932 1.41 tls sc->sc_rctl |= RCTL_2k;
3933 1.41 tls } else {
3934 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
3935 1.194 msaitoh switch (MCLBYTES) {
3936 1.41 tls case 4096:
3937 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
3938 1.41 tls break;
3939 1.41 tls case 8192:
3940 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
3941 1.41 tls break;
3942 1.41 tls case 16384:
3943 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
3944 1.41 tls break;
3945 1.41 tls default:
3946 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
3947 1.41 tls MCLBYTES);
3948 1.41 tls break;
3949 1.41 tls }
3950 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
3951 1.41 tls }
3952 1.1 thorpej
3953 1.1 thorpej /* Set the receive filter. */
3954 1.1 thorpej wm_set_filter(sc);
3955 1.1 thorpej
3956 1.199 msaitoh /* On 575 and later set RDT only if RX enabled... */
3957 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3958 1.199 msaitoh for (i = 0; i < WM_NRXDESC; i++)
3959 1.199 msaitoh WM_INIT_RXDESC(sc, i);
3960 1.199 msaitoh
3961 1.1 thorpej /* Start the one second link check clock. */
3962 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3963 1.1 thorpej
3964 1.1 thorpej /* ...all done! */
3965 1.96 perry ifp->if_flags |= IFF_RUNNING;
3966 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
3967 1.1 thorpej
3968 1.1 thorpej out:
3969 1.1 thorpej if (error)
3970 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
3971 1.160 christos device_xname(sc->sc_dev));
3972 1.194 msaitoh return error;
3973 1.1 thorpej }
3974 1.1 thorpej
3975 1.1 thorpej /*
3976 1.1 thorpej * wm_rxdrain:
3977 1.1 thorpej *
3978 1.1 thorpej * Drain the receive queue.
3979 1.1 thorpej */
3980 1.47 thorpej static void
3981 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
3982 1.1 thorpej {
3983 1.1 thorpej struct wm_rxsoft *rxs;
3984 1.1 thorpej int i;
3985 1.1 thorpej
3986 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3987 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3988 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
3989 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
3990 1.1 thorpej m_freem(rxs->rxs_mbuf);
3991 1.1 thorpej rxs->rxs_mbuf = NULL;
3992 1.1 thorpej }
3993 1.1 thorpej }
3994 1.1 thorpej }
3995 1.1 thorpej
3996 1.1 thorpej /*
3997 1.1 thorpej * wm_stop: [ifnet interface function]
3998 1.1 thorpej *
3999 1.1 thorpej * Stop transmission on the interface.
4000 1.1 thorpej */
4001 1.47 thorpej static void
4002 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
4003 1.1 thorpej {
4004 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4005 1.1 thorpej struct wm_txsoft *txs;
4006 1.1 thorpej int i;
4007 1.1 thorpej
4008 1.1 thorpej /* Stop the one second clock. */
4009 1.1 thorpej callout_stop(&sc->sc_tick_ch);
4010 1.1 thorpej
4011 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
4012 1.78 thorpej if (sc->sc_type == WM_T_82547)
4013 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
4014 1.78 thorpej
4015 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
4016 1.1 thorpej /* Down the MII. */
4017 1.1 thorpej mii_down(&sc->sc_mii);
4018 1.173 msaitoh } else {
4019 1.173 msaitoh #if 0
4020 1.173 msaitoh /* Should we clear PHY's status properly? */
4021 1.173 msaitoh wm_reset(sc);
4022 1.173 msaitoh #endif
4023 1.1 thorpej }
4024 1.1 thorpej
4025 1.1 thorpej /* Stop the transmit and receive processes. */
4026 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
4027 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
4028 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
4029 1.1 thorpej
4030 1.102 scw /*
4031 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
4032 1.102 scw * interrupt line.
4033 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
4034 1.102 scw * any currently pending or shared interrupt.
4035 1.102 scw */
4036 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4037 1.102 scw sc->sc_icr = 0;
4038 1.102 scw
4039 1.1 thorpej /* Release any queued transmit buffers. */
4040 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
4041 1.1 thorpej txs = &sc->sc_txsoft[i];
4042 1.1 thorpej if (txs->txs_mbuf != NULL) {
4043 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
4044 1.1 thorpej m_freem(txs->txs_mbuf);
4045 1.1 thorpej txs->txs_mbuf = NULL;
4046 1.1 thorpej }
4047 1.1 thorpej }
4048 1.1 thorpej
4049 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
4050 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4051 1.1 thorpej ifp->if_timer = 0;
4052 1.156 dyoung
4053 1.156 dyoung if (disable)
4054 1.156 dyoung wm_rxdrain(sc);
4055 1.199 msaitoh
4056 1.199 msaitoh #if 0 /* notyet */
4057 1.199 msaitoh if (sc->sc_type >= WM_T_82544)
4058 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4059 1.199 msaitoh #endif
4060 1.1 thorpej }
4061 1.1 thorpej
4062 1.145 msaitoh void
4063 1.146 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
4064 1.145 msaitoh {
4065 1.145 msaitoh int i;
4066 1.145 msaitoh
4067 1.145 msaitoh /* wait for eeprom to reload */
4068 1.145 msaitoh switch (sc->sc_type) {
4069 1.145 msaitoh case WM_T_82571:
4070 1.145 msaitoh case WM_T_82572:
4071 1.145 msaitoh case WM_T_82573:
4072 1.165 sborrill case WM_T_82574:
4073 1.185 msaitoh case WM_T_82583:
4074 1.199 msaitoh case WM_T_82575:
4075 1.199 msaitoh case WM_T_82576:
4076 1.145 msaitoh case WM_T_80003:
4077 1.145 msaitoh case WM_T_ICH8:
4078 1.145 msaitoh case WM_T_ICH9:
4079 1.189 msaitoh for (i = 0; i < 10; i++) {
4080 1.145 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
4081 1.145 msaitoh break;
4082 1.145 msaitoh delay(1000);
4083 1.145 msaitoh }
4084 1.189 msaitoh if (i == 10) {
4085 1.145 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
4086 1.160 christos "complete\n", device_xname(sc->sc_dev));
4087 1.145 msaitoh }
4088 1.145 msaitoh break;
4089 1.145 msaitoh default:
4090 1.145 msaitoh break;
4091 1.145 msaitoh }
4092 1.189 msaitoh }
4093 1.189 msaitoh
4094 1.189 msaitoh void
4095 1.189 msaitoh wm_lan_init_done(struct wm_softc *sc)
4096 1.189 msaitoh {
4097 1.189 msaitoh uint32_t reg = 0;
4098 1.189 msaitoh int i;
4099 1.145 msaitoh
4100 1.189 msaitoh /* wait for eeprom to reload */
4101 1.189 msaitoh switch (sc->sc_type) {
4102 1.190 msaitoh case WM_T_ICH10:
4103 1.190 msaitoh case WM_T_PCH:
4104 1.189 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
4105 1.189 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4106 1.189 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
4107 1.189 msaitoh break;
4108 1.189 msaitoh delay(100);
4109 1.189 msaitoh }
4110 1.189 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
4111 1.189 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
4112 1.189 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
4113 1.189 msaitoh }
4114 1.189 msaitoh break;
4115 1.189 msaitoh default:
4116 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4117 1.189 msaitoh __func__);
4118 1.189 msaitoh break;
4119 1.189 msaitoh }
4120 1.189 msaitoh
4121 1.189 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
4122 1.189 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
4123 1.189 msaitoh }
4124 1.189 msaitoh
4125 1.189 msaitoh void
4126 1.189 msaitoh wm_get_cfg_done(struct wm_softc *sc)
4127 1.189 msaitoh {
4128 1.189 msaitoh int mask;
4129 1.190 msaitoh uint32_t reg;
4130 1.189 msaitoh int i;
4131 1.189 msaitoh
4132 1.189 msaitoh /* wait for eeprom to reload */
4133 1.189 msaitoh switch (sc->sc_type) {
4134 1.189 msaitoh case WM_T_82542_2_0:
4135 1.189 msaitoh case WM_T_82542_2_1:
4136 1.189 msaitoh /* null */
4137 1.189 msaitoh break;
4138 1.189 msaitoh case WM_T_82543:
4139 1.189 msaitoh case WM_T_82544:
4140 1.189 msaitoh case WM_T_82540:
4141 1.189 msaitoh case WM_T_82545:
4142 1.189 msaitoh case WM_T_82545_3:
4143 1.189 msaitoh case WM_T_82546:
4144 1.189 msaitoh case WM_T_82546_3:
4145 1.189 msaitoh case WM_T_82541:
4146 1.189 msaitoh case WM_T_82541_2:
4147 1.189 msaitoh case WM_T_82547:
4148 1.189 msaitoh case WM_T_82547_2:
4149 1.189 msaitoh case WM_T_82573:
4150 1.189 msaitoh case WM_T_82574:
4151 1.189 msaitoh case WM_T_82583:
4152 1.189 msaitoh /* generic */
4153 1.189 msaitoh delay(10*1000);
4154 1.189 msaitoh break;
4155 1.189 msaitoh case WM_T_80003:
4156 1.189 msaitoh case WM_T_82571:
4157 1.189 msaitoh case WM_T_82572:
4158 1.199 msaitoh case WM_T_82575:
4159 1.199 msaitoh case WM_T_82576:
4160 1.199 msaitoh case WM_T_82580:
4161 1.199 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
4162 1.189 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
4163 1.189 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
4164 1.189 msaitoh break;
4165 1.189 msaitoh delay(1000);
4166 1.189 msaitoh }
4167 1.189 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
4168 1.189 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
4169 1.189 msaitoh device_xname(sc->sc_dev), __func__));
4170 1.189 msaitoh }
4171 1.189 msaitoh break;
4172 1.190 msaitoh case WM_T_ICH8:
4173 1.190 msaitoh case WM_T_ICH9:
4174 1.190 msaitoh case WM_T_ICH10:
4175 1.190 msaitoh case WM_T_PCH:
4176 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
4177 1.190 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4178 1.190 msaitoh if ((reg & STATUS_PHYRA) != 0)
4179 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
4180 1.190 msaitoh reg & ~STATUS_PHYRA);
4181 1.190 msaitoh }
4182 1.190 msaitoh delay(10*1000);
4183 1.190 msaitoh break;
4184 1.189 msaitoh default:
4185 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4186 1.189 msaitoh __func__);
4187 1.189 msaitoh break;
4188 1.189 msaitoh }
4189 1.145 msaitoh }
4190 1.145 msaitoh
4191 1.1 thorpej /*
4192 1.45 thorpej * wm_acquire_eeprom:
4193 1.45 thorpej *
4194 1.45 thorpej * Perform the EEPROM handshake required on some chips.
4195 1.45 thorpej */
4196 1.45 thorpej static int
4197 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
4198 1.45 thorpej {
4199 1.45 thorpej uint32_t reg;
4200 1.45 thorpej int x;
4201 1.127 bouyer int ret = 0;
4202 1.45 thorpej
4203 1.117 msaitoh /* always success */
4204 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4205 1.117 msaitoh return 0;
4206 1.117 msaitoh
4207 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
4208 1.139 bouyer ret = wm_get_swfwhw_semaphore(sc);
4209 1.139 bouyer } else if (sc->sc_flags & WM_F_SWFW_SYNC) {
4210 1.127 bouyer /* this will also do wm_get_swsm_semaphore() if needed */
4211 1.127 bouyer ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
4212 1.127 bouyer } else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
4213 1.127 bouyer ret = wm_get_swsm_semaphore(sc);
4214 1.127 bouyer }
4215 1.127 bouyer
4216 1.169 msaitoh if (ret) {
4217 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
4218 1.169 msaitoh __func__);
4219 1.117 msaitoh return 1;
4220 1.169 msaitoh }
4221 1.117 msaitoh
4222 1.198 msaitoh if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4223 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4224 1.45 thorpej
4225 1.45 thorpej /* Request EEPROM access. */
4226 1.45 thorpej reg |= EECD_EE_REQ;
4227 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4228 1.45 thorpej
4229 1.45 thorpej /* ..and wait for it to be granted. */
4230 1.117 msaitoh for (x = 0; x < 1000; x++) {
4231 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4232 1.45 thorpej if (reg & EECD_EE_GNT)
4233 1.45 thorpej break;
4234 1.45 thorpej delay(5);
4235 1.45 thorpej }
4236 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
4237 1.160 christos aprint_error_dev(sc->sc_dev,
4238 1.160 christos "could not acquire EEPROM GNT\n");
4239 1.45 thorpej reg &= ~EECD_EE_REQ;
4240 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4241 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4242 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4243 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4244 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4245 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4246 1.127 bouyer wm_put_swsm_semaphore(sc);
4247 1.194 msaitoh return 1;
4248 1.45 thorpej }
4249 1.45 thorpej }
4250 1.45 thorpej
4251 1.194 msaitoh return 0;
4252 1.45 thorpej }
4253 1.45 thorpej
4254 1.45 thorpej /*
4255 1.45 thorpej * wm_release_eeprom:
4256 1.45 thorpej *
4257 1.45 thorpej * Release the EEPROM mutex.
4258 1.45 thorpej */
4259 1.45 thorpej static void
4260 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
4261 1.45 thorpej {
4262 1.45 thorpej uint32_t reg;
4263 1.45 thorpej
4264 1.117 msaitoh /* always success */
4265 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4266 1.117 msaitoh return;
4267 1.117 msaitoh
4268 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4269 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4270 1.45 thorpej reg &= ~EECD_EE_REQ;
4271 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4272 1.45 thorpej }
4273 1.117 msaitoh
4274 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4275 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4276 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4277 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4278 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4279 1.127 bouyer wm_put_swsm_semaphore(sc);
4280 1.45 thorpej }
4281 1.45 thorpej
4282 1.45 thorpej /*
4283 1.46 thorpej * wm_eeprom_sendbits:
4284 1.46 thorpej *
4285 1.46 thorpej * Send a series of bits to the EEPROM.
4286 1.46 thorpej */
4287 1.46 thorpej static void
4288 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
4289 1.46 thorpej {
4290 1.46 thorpej uint32_t reg;
4291 1.46 thorpej int x;
4292 1.46 thorpej
4293 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
4294 1.46 thorpej
4295 1.46 thorpej for (x = nbits; x > 0; x--) {
4296 1.46 thorpej if (bits & (1U << (x - 1)))
4297 1.46 thorpej reg |= EECD_DI;
4298 1.46 thorpej else
4299 1.46 thorpej reg &= ~EECD_DI;
4300 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4301 1.46 thorpej delay(2);
4302 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4303 1.46 thorpej delay(2);
4304 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4305 1.46 thorpej delay(2);
4306 1.46 thorpej }
4307 1.46 thorpej }
4308 1.46 thorpej
4309 1.46 thorpej /*
4310 1.48 thorpej * wm_eeprom_recvbits:
4311 1.48 thorpej *
4312 1.48 thorpej * Receive a series of bits from the EEPROM.
4313 1.48 thorpej */
4314 1.48 thorpej static void
4315 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
4316 1.48 thorpej {
4317 1.48 thorpej uint32_t reg, val;
4318 1.48 thorpej int x;
4319 1.48 thorpej
4320 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
4321 1.48 thorpej
4322 1.48 thorpej val = 0;
4323 1.48 thorpej for (x = nbits; x > 0; x--) {
4324 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4325 1.48 thorpej delay(2);
4326 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
4327 1.48 thorpej val |= (1U << (x - 1));
4328 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4329 1.48 thorpej delay(2);
4330 1.48 thorpej }
4331 1.48 thorpej *valp = val;
4332 1.48 thorpej }
4333 1.48 thorpej
4334 1.48 thorpej /*
4335 1.50 thorpej * wm_read_eeprom_uwire:
4336 1.50 thorpej *
4337 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
4338 1.50 thorpej */
4339 1.51 thorpej static int
4340 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4341 1.50 thorpej {
4342 1.50 thorpej uint32_t reg, val;
4343 1.51 thorpej int i;
4344 1.51 thorpej
4345 1.51 thorpej for (i = 0; i < wordcnt; i++) {
4346 1.51 thorpej /* Clear SK and DI. */
4347 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
4348 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4349 1.50 thorpej
4350 1.51 thorpej /* Set CHIP SELECT. */
4351 1.51 thorpej reg |= EECD_CS;
4352 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4353 1.51 thorpej delay(2);
4354 1.51 thorpej
4355 1.51 thorpej /* Shift in the READ command. */
4356 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
4357 1.51 thorpej
4358 1.51 thorpej /* Shift in address. */
4359 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
4360 1.51 thorpej
4361 1.51 thorpej /* Shift out the data. */
4362 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
4363 1.51 thorpej data[i] = val & 0xffff;
4364 1.51 thorpej
4365 1.51 thorpej /* Clear CHIP SELECT. */
4366 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
4367 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4368 1.51 thorpej delay(2);
4369 1.51 thorpej }
4370 1.51 thorpej
4371 1.194 msaitoh return 0;
4372 1.50 thorpej }
4373 1.50 thorpej
4374 1.50 thorpej /*
4375 1.57 thorpej * wm_spi_eeprom_ready:
4376 1.57 thorpej *
4377 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
4378 1.57 thorpej */
4379 1.57 thorpej static int
4380 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
4381 1.57 thorpej {
4382 1.57 thorpej uint32_t val;
4383 1.57 thorpej int usec;
4384 1.57 thorpej
4385 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
4386 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
4387 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
4388 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
4389 1.57 thorpej break;
4390 1.57 thorpej }
4391 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
4392 1.160 christos aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
4393 1.194 msaitoh return 1;
4394 1.57 thorpej }
4395 1.194 msaitoh return 0;
4396 1.57 thorpej }
4397 1.57 thorpej
4398 1.57 thorpej /*
4399 1.57 thorpej * wm_read_eeprom_spi:
4400 1.57 thorpej *
4401 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
4402 1.57 thorpej */
4403 1.57 thorpej static int
4404 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4405 1.57 thorpej {
4406 1.57 thorpej uint32_t reg, val;
4407 1.57 thorpej int i;
4408 1.57 thorpej uint8_t opc;
4409 1.57 thorpej
4410 1.57 thorpej /* Clear SK and CS. */
4411 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
4412 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4413 1.57 thorpej delay(2);
4414 1.57 thorpej
4415 1.57 thorpej if (wm_spi_eeprom_ready(sc))
4416 1.194 msaitoh return 1;
4417 1.57 thorpej
4418 1.57 thorpej /* Toggle CS to flush commands. */
4419 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
4420 1.57 thorpej delay(2);
4421 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4422 1.57 thorpej delay(2);
4423 1.57 thorpej
4424 1.57 thorpej opc = SPI_OPC_READ;
4425 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
4426 1.57 thorpej opc |= SPI_OPC_A8;
4427 1.57 thorpej
4428 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
4429 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
4430 1.57 thorpej
4431 1.57 thorpej for (i = 0; i < wordcnt; i++) {
4432 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
4433 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
4434 1.57 thorpej }
4435 1.57 thorpej
4436 1.57 thorpej /* Raise CS and clear SK. */
4437 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
4438 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4439 1.57 thorpej delay(2);
4440 1.57 thorpej
4441 1.194 msaitoh return 0;
4442 1.57 thorpej }
4443 1.57 thorpej
4444 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
4445 1.112 gavan #define EEPROM_SIZE 0x0040
4446 1.112 gavan
4447 1.112 gavan /*
4448 1.112 gavan * wm_validate_eeprom_checksum
4449 1.112 gavan *
4450 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
4451 1.112 gavan */
4452 1.112 gavan static int
4453 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
4454 1.198 msaitoh {
4455 1.112 gavan uint16_t checksum;
4456 1.112 gavan uint16_t eeprom_data;
4457 1.112 gavan int i;
4458 1.112 gavan
4459 1.112 gavan checksum = 0;
4460 1.112 gavan
4461 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
4462 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
4463 1.112 gavan return 1;
4464 1.112 gavan checksum += eeprom_data;
4465 1.112 gavan }
4466 1.112 gavan
4467 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
4468 1.112 gavan return 1;
4469 1.112 gavan
4470 1.112 gavan return 0;
4471 1.112 gavan }
4472 1.112 gavan
4473 1.57 thorpej /*
4474 1.1 thorpej * wm_read_eeprom:
4475 1.1 thorpej *
4476 1.1 thorpej * Read data from the serial EEPROM.
4477 1.1 thorpej */
4478 1.51 thorpej static int
4479 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4480 1.1 thorpej {
4481 1.51 thorpej int rv;
4482 1.1 thorpej
4483 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
4484 1.113 gavan return 1;
4485 1.112 gavan
4486 1.51 thorpej if (wm_acquire_eeprom(sc))
4487 1.113 gavan return 1;
4488 1.17 thorpej
4489 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4490 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4491 1.139 bouyer rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
4492 1.139 bouyer else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
4493 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
4494 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
4495 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
4496 1.57 thorpej else
4497 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
4498 1.17 thorpej
4499 1.51 thorpej wm_release_eeprom(sc);
4500 1.113 gavan return rv;
4501 1.1 thorpej }
4502 1.1 thorpej
4503 1.117 msaitoh static int
4504 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
4505 1.117 msaitoh uint16_t *data)
4506 1.117 msaitoh {
4507 1.117 msaitoh int i, eerd = 0;
4508 1.117 msaitoh int error = 0;
4509 1.117 msaitoh
4510 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
4511 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
4512 1.117 msaitoh
4513 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
4514 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
4515 1.117 msaitoh if (error != 0)
4516 1.117 msaitoh break;
4517 1.117 msaitoh
4518 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
4519 1.117 msaitoh }
4520 1.119 uebayasi
4521 1.117 msaitoh return error;
4522 1.117 msaitoh }
4523 1.117 msaitoh
4524 1.117 msaitoh static int
4525 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
4526 1.117 msaitoh {
4527 1.117 msaitoh uint32_t attempts = 100000;
4528 1.117 msaitoh uint32_t i, reg = 0;
4529 1.117 msaitoh int32_t done = -1;
4530 1.117 msaitoh
4531 1.119 uebayasi for (i = 0; i < attempts; i++) {
4532 1.117 msaitoh reg = CSR_READ(sc, rw);
4533 1.117 msaitoh
4534 1.119 uebayasi if (reg & EERD_DONE) {
4535 1.117 msaitoh done = 0;
4536 1.117 msaitoh break;
4537 1.117 msaitoh }
4538 1.117 msaitoh delay(5);
4539 1.117 msaitoh }
4540 1.117 msaitoh
4541 1.117 msaitoh return done;
4542 1.117 msaitoh }
4543 1.117 msaitoh
4544 1.1 thorpej /*
4545 1.1 thorpej * wm_add_rxbuf:
4546 1.1 thorpej *
4547 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
4548 1.1 thorpej */
4549 1.47 thorpej static int
4550 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
4551 1.1 thorpej {
4552 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
4553 1.1 thorpej struct mbuf *m;
4554 1.1 thorpej int error;
4555 1.1 thorpej
4556 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
4557 1.1 thorpej if (m == NULL)
4558 1.194 msaitoh return ENOBUFS;
4559 1.1 thorpej
4560 1.1 thorpej MCLGET(m, M_DONTWAIT);
4561 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
4562 1.1 thorpej m_freem(m);
4563 1.194 msaitoh return ENOBUFS;
4564 1.1 thorpej }
4565 1.1 thorpej
4566 1.1 thorpej if (rxs->rxs_mbuf != NULL)
4567 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4568 1.1 thorpej
4569 1.1 thorpej rxs->rxs_mbuf = m;
4570 1.1 thorpej
4571 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4572 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4573 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
4574 1.1 thorpej if (error) {
4575 1.84 thorpej /* XXX XXX XXX */
4576 1.160 christos aprint_error_dev(sc->sc_dev,
4577 1.160 christos "unable to load rx DMA map %d, error = %d\n",
4578 1.158 cegger idx, error);
4579 1.84 thorpej panic("wm_add_rxbuf");
4580 1.1 thorpej }
4581 1.1 thorpej
4582 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4583 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4584 1.1 thorpej
4585 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4586 1.199 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4587 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4588 1.199 msaitoh } else
4589 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4590 1.1 thorpej
4591 1.194 msaitoh return 0;
4592 1.1 thorpej }
4593 1.1 thorpej
4594 1.1 thorpej /*
4595 1.1 thorpej * wm_set_ral:
4596 1.1 thorpej *
4597 1.1 thorpej * Set an entery in the receive address list.
4598 1.1 thorpej */
4599 1.1 thorpej static void
4600 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
4601 1.1 thorpej {
4602 1.1 thorpej uint32_t ral_lo, ral_hi;
4603 1.1 thorpej
4604 1.1 thorpej if (enaddr != NULL) {
4605 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
4606 1.1 thorpej (enaddr[3] << 24);
4607 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
4608 1.1 thorpej ral_hi |= RAL_AV;
4609 1.1 thorpej } else {
4610 1.1 thorpej ral_lo = 0;
4611 1.1 thorpej ral_hi = 0;
4612 1.1 thorpej }
4613 1.1 thorpej
4614 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
4615 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
4616 1.1 thorpej ral_lo);
4617 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
4618 1.1 thorpej ral_hi);
4619 1.1 thorpej } else {
4620 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
4621 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
4622 1.1 thorpej }
4623 1.1 thorpej }
4624 1.1 thorpej
4625 1.1 thorpej /*
4626 1.1 thorpej * wm_mchash:
4627 1.1 thorpej *
4628 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
4629 1.1 thorpej * multicast filter.
4630 1.1 thorpej */
4631 1.1 thorpej static uint32_t
4632 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
4633 1.1 thorpej {
4634 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
4635 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
4636 1.139 bouyer static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
4637 1.139 bouyer static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
4638 1.1 thorpej uint32_t hash;
4639 1.1 thorpej
4640 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4641 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
4642 1.139 bouyer hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
4643 1.139 bouyer (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
4644 1.139 bouyer return (hash & 0x3ff);
4645 1.139 bouyer }
4646 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
4647 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
4648 1.1 thorpej
4649 1.1 thorpej return (hash & 0xfff);
4650 1.1 thorpej }
4651 1.1 thorpej
4652 1.1 thorpej /*
4653 1.1 thorpej * wm_set_filter:
4654 1.1 thorpej *
4655 1.1 thorpej * Set up the receive filter.
4656 1.1 thorpej */
4657 1.47 thorpej static void
4658 1.1 thorpej wm_set_filter(struct wm_softc *sc)
4659 1.1 thorpej {
4660 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
4661 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4662 1.1 thorpej struct ether_multi *enm;
4663 1.1 thorpej struct ether_multistep step;
4664 1.1 thorpej bus_addr_t mta_reg;
4665 1.1 thorpej uint32_t hash, reg, bit;
4666 1.139 bouyer int i, size;
4667 1.1 thorpej
4668 1.11 thorpej if (sc->sc_type >= WM_T_82544)
4669 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
4670 1.1 thorpej else
4671 1.1 thorpej mta_reg = WMREG_MTA;
4672 1.1 thorpej
4673 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
4674 1.1 thorpej
4675 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
4676 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
4677 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
4678 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
4679 1.1 thorpej goto allmulti;
4680 1.1 thorpej }
4681 1.1 thorpej
4682 1.1 thorpej /*
4683 1.1 thorpej * Set the station address in the first RAL slot, and
4684 1.1 thorpej * clear the remaining slots.
4685 1.1 thorpej */
4686 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4687 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4688 1.139 bouyer size = WM_ICH8_RAL_TABSIZE;
4689 1.139 bouyer else
4690 1.139 bouyer size = WM_RAL_TABSIZE;
4691 1.143 dyoung wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
4692 1.139 bouyer for (i = 1; i < size; i++)
4693 1.1 thorpej wm_set_ral(sc, NULL, i);
4694 1.1 thorpej
4695 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4696 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4697 1.139 bouyer size = WM_ICH8_MC_TABSIZE;
4698 1.139 bouyer else
4699 1.139 bouyer size = WM_MC_TABSIZE;
4700 1.1 thorpej /* Clear out the multicast table. */
4701 1.139 bouyer for (i = 0; i < size; i++)
4702 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
4703 1.1 thorpej
4704 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
4705 1.1 thorpej while (enm != NULL) {
4706 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
4707 1.1 thorpej /*
4708 1.1 thorpej * We must listen to a range of multicast addresses.
4709 1.1 thorpej * For now, just accept all multicasts, rather than
4710 1.1 thorpej * trying to set only those filter bits needed to match
4711 1.1 thorpej * the range. (At this time, the only use of address
4712 1.1 thorpej * ranges is for IP multicast routing, for which the
4713 1.1 thorpej * range is big enough to require all bits set.)
4714 1.1 thorpej */
4715 1.1 thorpej goto allmulti;
4716 1.1 thorpej }
4717 1.1 thorpej
4718 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
4719 1.1 thorpej
4720 1.139 bouyer reg = (hash >> 5);
4721 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4722 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4723 1.139 bouyer reg &= 0x1f;
4724 1.139 bouyer else
4725 1.139 bouyer reg &= 0x7f;
4726 1.1 thorpej bit = hash & 0x1f;
4727 1.1 thorpej
4728 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
4729 1.1 thorpej hash |= 1U << bit;
4730 1.1 thorpej
4731 1.1 thorpej /* XXX Hardware bug?? */
4732 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
4733 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
4734 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
4735 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
4736 1.1 thorpej } else
4737 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
4738 1.1 thorpej
4739 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
4740 1.1 thorpej }
4741 1.1 thorpej
4742 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
4743 1.1 thorpej goto setit;
4744 1.1 thorpej
4745 1.1 thorpej allmulti:
4746 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
4747 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
4748 1.1 thorpej
4749 1.1 thorpej setit:
4750 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
4751 1.1 thorpej }
4752 1.1 thorpej
4753 1.1 thorpej /*
4754 1.1 thorpej * wm_tbi_mediainit:
4755 1.1 thorpej *
4756 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
4757 1.1 thorpej */
4758 1.47 thorpej static void
4759 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
4760 1.1 thorpej {
4761 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4762 1.1 thorpej const char *sep = "";
4763 1.1 thorpej
4764 1.11 thorpej if (sc->sc_type < WM_T_82543)
4765 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
4766 1.1 thorpej else
4767 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
4768 1.1 thorpej
4769 1.173 msaitoh sc->sc_tbi_anegticks = 5;
4770 1.173 msaitoh
4771 1.173 msaitoh /* Initialize our media structures */
4772 1.173 msaitoh sc->sc_mii.mii_ifp = ifp;
4773 1.173 msaitoh
4774 1.173 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
4775 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
4776 1.1 thorpej wm_tbi_mediastatus);
4777 1.1 thorpej
4778 1.1 thorpej /*
4779 1.1 thorpej * SWD Pins:
4780 1.1 thorpej *
4781 1.1 thorpej * 0 = Link LED (output)
4782 1.1 thorpej * 1 = Loss Of Signal (input)
4783 1.1 thorpej */
4784 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
4785 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
4786 1.1 thorpej
4787 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4788 1.1 thorpej
4789 1.27 christos #define ADD(ss, mm, dd) \
4790 1.1 thorpej do { \
4791 1.84 thorpej aprint_normal("%s%s", sep, ss); \
4792 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
4793 1.1 thorpej sep = ", "; \
4794 1.1 thorpej } while (/*CONSTCOND*/0)
4795 1.1 thorpej
4796 1.160 christos aprint_normal_dev(sc->sc_dev, "");
4797 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
4798 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
4799 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
4800 1.84 thorpej aprint_normal("\n");
4801 1.1 thorpej
4802 1.1 thorpej #undef ADD
4803 1.1 thorpej
4804 1.198 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
4805 1.1 thorpej }
4806 1.1 thorpej
4807 1.1 thorpej /*
4808 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
4809 1.1 thorpej *
4810 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
4811 1.1 thorpej */
4812 1.47 thorpej static void
4813 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
4814 1.1 thorpej {
4815 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4816 1.173 msaitoh uint32_t ctrl, status;
4817 1.1 thorpej
4818 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
4819 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
4820 1.1 thorpej
4821 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
4822 1.173 msaitoh if ((status & STATUS_LU) == 0) {
4823 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
4824 1.1 thorpej return;
4825 1.1 thorpej }
4826 1.1 thorpej
4827 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
4828 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
4829 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
4830 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
4831 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
4832 1.71 thorpej if (ctrl & CTRL_RFCE)
4833 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
4834 1.71 thorpej if (ctrl & CTRL_TFCE)
4835 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
4836 1.1 thorpej }
4837 1.1 thorpej
4838 1.1 thorpej /*
4839 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
4840 1.1 thorpej *
4841 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
4842 1.1 thorpej */
4843 1.47 thorpej static int
4844 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
4845 1.1 thorpej {
4846 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4847 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
4848 1.1 thorpej uint32_t status;
4849 1.1 thorpej int i;
4850 1.1 thorpej
4851 1.173 msaitoh sc->sc_txcw = 0;
4852 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
4853 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
4854 1.173 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
4855 1.198 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
4856 1.173 msaitoh sc->sc_txcw |= TXCW_ANE;
4857 1.134 msaitoh } else {
4858 1.173 msaitoh /*
4859 1.173 msaitoh * If autonegotiation is turned off, force link up and turn on
4860 1.173 msaitoh * full duplex
4861 1.173 msaitoh */
4862 1.134 msaitoh sc->sc_txcw &= ~TXCW_ANE;
4863 1.134 msaitoh sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
4864 1.173 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
4865 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4866 1.134 msaitoh delay(1000);
4867 1.134 msaitoh }
4868 1.1 thorpej
4869 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
4870 1.160 christos device_xname(sc->sc_dev),sc->sc_txcw));
4871 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
4872 1.1 thorpej delay(10000);
4873 1.1 thorpej
4874 1.134 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
4875 1.160 christos DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
4876 1.134 msaitoh
4877 1.198 msaitoh /*
4878 1.134 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
4879 1.134 msaitoh * optics detect a signal, 0 if they don't.
4880 1.134 msaitoh */
4881 1.173 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
4882 1.1 thorpej /* Have signal; wait for the link to come up. */
4883 1.134 msaitoh
4884 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
4885 1.134 msaitoh /*
4886 1.134 msaitoh * Reset the link, and let autonegotiation do its thing
4887 1.134 msaitoh */
4888 1.134 msaitoh sc->sc_ctrl |= CTRL_LRST;
4889 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4890 1.134 msaitoh delay(1000);
4891 1.134 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
4892 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4893 1.134 msaitoh delay(1000);
4894 1.134 msaitoh }
4895 1.134 msaitoh
4896 1.173 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
4897 1.1 thorpej delay(10000);
4898 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
4899 1.1 thorpej break;
4900 1.1 thorpej }
4901 1.1 thorpej
4902 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
4903 1.160 christos device_xname(sc->sc_dev),i));
4904 1.134 msaitoh
4905 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
4906 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,
4907 1.134 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
4908 1.160 christos device_xname(sc->sc_dev),status, STATUS_LU));
4909 1.1 thorpej if (status & STATUS_LU) {
4910 1.1 thorpej /* Link is up. */
4911 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4912 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
4913 1.160 christos device_xname(sc->sc_dev),
4914 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
4915 1.173 msaitoh
4916 1.173 msaitoh /*
4917 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
4918 1.173 msaitoh * so we should update sc->sc_ctrl
4919 1.173 msaitoh */
4920 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4921 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
4922 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
4923 1.1 thorpej if (status & STATUS_FD)
4924 1.1 thorpej sc->sc_tctl |=
4925 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4926 1.1 thorpej else
4927 1.1 thorpej sc->sc_tctl |=
4928 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
4929 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
4930 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
4931 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4932 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
4933 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
4934 1.71 thorpej sc->sc_fcrtl);
4935 1.1 thorpej sc->sc_tbi_linkup = 1;
4936 1.1 thorpej } else {
4937 1.173 msaitoh if (i == WM_LINKUP_TIMEOUT)
4938 1.173 msaitoh wm_check_for_link(sc);
4939 1.1 thorpej /* Link is down. */
4940 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4941 1.1 thorpej ("%s: LINK: set media -> link down\n",
4942 1.160 christos device_xname(sc->sc_dev)));
4943 1.1 thorpej sc->sc_tbi_linkup = 0;
4944 1.1 thorpej }
4945 1.1 thorpej } else {
4946 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
4947 1.160 christos device_xname(sc->sc_dev)));
4948 1.1 thorpej sc->sc_tbi_linkup = 0;
4949 1.1 thorpej }
4950 1.1 thorpej
4951 1.1 thorpej wm_tbi_set_linkled(sc);
4952 1.1 thorpej
4953 1.194 msaitoh return 0;
4954 1.1 thorpej }
4955 1.1 thorpej
4956 1.1 thorpej /*
4957 1.1 thorpej * wm_tbi_set_linkled:
4958 1.1 thorpej *
4959 1.1 thorpej * Update the link LED on 1000BASE-X devices.
4960 1.1 thorpej */
4961 1.47 thorpej static void
4962 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
4963 1.1 thorpej {
4964 1.1 thorpej
4965 1.1 thorpej if (sc->sc_tbi_linkup)
4966 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
4967 1.1 thorpej else
4968 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
4969 1.1 thorpej
4970 1.173 msaitoh /* 82540 or newer devices are active low */
4971 1.173 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
4972 1.173 msaitoh
4973 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4974 1.1 thorpej }
4975 1.1 thorpej
4976 1.1 thorpej /*
4977 1.1 thorpej * wm_tbi_check_link:
4978 1.1 thorpej *
4979 1.1 thorpej * Check the link on 1000BASE-X devices.
4980 1.1 thorpej */
4981 1.47 thorpej static void
4982 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
4983 1.1 thorpej {
4984 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4985 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
4986 1.1 thorpej uint32_t rxcw, ctrl, status;
4987 1.1 thorpej
4988 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
4989 1.1 thorpej
4990 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
4991 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
4992 1.1 thorpej
4993 1.173 msaitoh /* set link status */
4994 1.1 thorpej if ((status & STATUS_LU) == 0) {
4995 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4996 1.160 christos ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
4997 1.1 thorpej sc->sc_tbi_linkup = 0;
4998 1.173 msaitoh } else if (sc->sc_tbi_linkup == 0) {
4999 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5000 1.160 christos ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
5001 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5002 1.1 thorpej sc->sc_tbi_linkup = 1;
5003 1.1 thorpej }
5004 1.1 thorpej
5005 1.173 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
5006 1.173 msaitoh && ((status & STATUS_LU) == 0)) {
5007 1.173 msaitoh sc->sc_tbi_linkup = 0;
5008 1.173 msaitoh if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
5009 1.173 msaitoh /* RXCFG storm! */
5010 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
5011 1.173 msaitoh sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
5012 1.173 msaitoh wm_init(ifp);
5013 1.173 msaitoh wm_start(ifp);
5014 1.173 msaitoh } else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5015 1.173 msaitoh /* If the timer expired, retry autonegotiation */
5016 1.173 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
5017 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
5018 1.173 msaitoh sc->sc_tbi_ticks = 0;
5019 1.173 msaitoh /*
5020 1.173 msaitoh * Reset the link, and let autonegotiation do
5021 1.173 msaitoh * its thing
5022 1.173 msaitoh */
5023 1.173 msaitoh sc->sc_ctrl |= CTRL_LRST;
5024 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5025 1.173 msaitoh delay(1000);
5026 1.173 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5027 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5028 1.173 msaitoh delay(1000);
5029 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW,
5030 1.173 msaitoh sc->sc_txcw & ~TXCW_ANE);
5031 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5032 1.173 msaitoh }
5033 1.173 msaitoh }
5034 1.173 msaitoh }
5035 1.173 msaitoh
5036 1.1 thorpej wm_tbi_set_linkled(sc);
5037 1.1 thorpej }
5038 1.1 thorpej
5039 1.1 thorpej /*
5040 1.1 thorpej * wm_gmii_reset:
5041 1.1 thorpej *
5042 1.1 thorpej * Reset the PHY.
5043 1.1 thorpej */
5044 1.47 thorpej static void
5045 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
5046 1.1 thorpej {
5047 1.1 thorpej uint32_t reg;
5048 1.189 msaitoh int rv;
5049 1.1 thorpej
5050 1.189 msaitoh /* get phy semaphore */
5051 1.189 msaitoh switch (sc->sc_type) {
5052 1.189 msaitoh case WM_T_82571:
5053 1.189 msaitoh case WM_T_82572:
5054 1.189 msaitoh case WM_T_82573:
5055 1.189 msaitoh case WM_T_82574:
5056 1.189 msaitoh case WM_T_82583:
5057 1.192 msaitoh /* XXX should get sw semaphore, too */
5058 1.189 msaitoh rv = wm_get_swsm_semaphore(sc);
5059 1.189 msaitoh break;
5060 1.199 msaitoh case WM_T_82575:
5061 1.199 msaitoh case WM_T_82576:
5062 1.199 msaitoh case WM_T_82580:
5063 1.199 msaitoh case WM_T_82580ER:
5064 1.189 msaitoh case WM_T_80003:
5065 1.199 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5066 1.189 msaitoh break;
5067 1.189 msaitoh case WM_T_ICH8:
5068 1.189 msaitoh case WM_T_ICH9:
5069 1.189 msaitoh case WM_T_ICH10:
5070 1.190 msaitoh case WM_T_PCH:
5071 1.189 msaitoh rv = wm_get_swfwhw_semaphore(sc);
5072 1.189 msaitoh break;
5073 1.189 msaitoh default:
5074 1.189 msaitoh /* nothing to do*/
5075 1.189 msaitoh rv = 0;
5076 1.189 msaitoh break;
5077 1.139 bouyer }
5078 1.189 msaitoh if (rv != 0) {
5079 1.189 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5080 1.189 msaitoh __func__);
5081 1.189 msaitoh return;
5082 1.127 bouyer }
5083 1.1 thorpej
5084 1.186 msaitoh switch (sc->sc_type) {
5085 1.186 msaitoh case WM_T_82542_2_0:
5086 1.186 msaitoh case WM_T_82542_2_1:
5087 1.189 msaitoh /* null */
5088 1.186 msaitoh break;
5089 1.186 msaitoh case WM_T_82543:
5090 1.148 simonb /*
5091 1.148 simonb * With 82543, we need to force speed and duplex on the MAC
5092 1.148 simonb * equal to what the PHY speed and duplex configuration is.
5093 1.148 simonb * In addition, we need to perform a hardware reset on the PHY
5094 1.148 simonb * to take it out of reset.
5095 1.148 simonb */
5096 1.148 simonb sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5097 1.148 simonb CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5098 1.133 msaitoh
5099 1.1 thorpej /* The PHY reset pin is active-low. */
5100 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
5101 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
5102 1.1 thorpej CTRL_EXT_SWDPIN(4));
5103 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
5104 1.1 thorpej
5105 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5106 1.186 msaitoh delay(10*1000);
5107 1.1 thorpej
5108 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
5109 1.186 msaitoh delay(150);
5110 1.1 thorpej #if 0
5111 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
5112 1.1 thorpej #endif
5113 1.189 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
5114 1.186 msaitoh break;
5115 1.186 msaitoh case WM_T_82544: /* reset 10000us */
5116 1.186 msaitoh case WM_T_82540:
5117 1.186 msaitoh case WM_T_82545:
5118 1.186 msaitoh case WM_T_82545_3:
5119 1.186 msaitoh case WM_T_82546:
5120 1.186 msaitoh case WM_T_82546_3:
5121 1.186 msaitoh case WM_T_82541:
5122 1.186 msaitoh case WM_T_82541_2:
5123 1.186 msaitoh case WM_T_82547:
5124 1.186 msaitoh case WM_T_82547_2:
5125 1.186 msaitoh case WM_T_82571: /* reset 100us */
5126 1.186 msaitoh case WM_T_82572:
5127 1.186 msaitoh case WM_T_82573:
5128 1.186 msaitoh case WM_T_82574:
5129 1.199 msaitoh case WM_T_82575:
5130 1.199 msaitoh case WM_T_82576:
5131 1.199 msaitoh case WM_T_82580:
5132 1.199 msaitoh case WM_T_82580ER:
5133 1.186 msaitoh case WM_T_82583:
5134 1.186 msaitoh case WM_T_80003:
5135 1.186 msaitoh /* generic reset */
5136 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5137 1.186 msaitoh delay((sc->sc_type >= WM_T_82571) ? 100 : 10*1000);
5138 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5139 1.188 msaitoh delay(150);
5140 1.186 msaitoh
5141 1.186 msaitoh if ((sc->sc_type == WM_T_82541)
5142 1.186 msaitoh || (sc->sc_type == WM_T_82541_2)
5143 1.186 msaitoh || (sc->sc_type == WM_T_82547)
5144 1.186 msaitoh || (sc->sc_type == WM_T_82547_2)) {
5145 1.186 msaitoh /* workaround for igp are done in igp_reset() */
5146 1.186 msaitoh /* XXX add code to set LED after phy reset */
5147 1.186 msaitoh }
5148 1.186 msaitoh break;
5149 1.186 msaitoh case WM_T_ICH8:
5150 1.186 msaitoh case WM_T_ICH9:
5151 1.186 msaitoh case WM_T_ICH10:
5152 1.190 msaitoh case WM_T_PCH:
5153 1.186 msaitoh /* generic reset */
5154 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5155 1.186 msaitoh delay(100);
5156 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5157 1.188 msaitoh delay(150);
5158 1.186 msaitoh break;
5159 1.186 msaitoh default:
5160 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
5161 1.189 msaitoh __func__);
5162 1.186 msaitoh break;
5163 1.1 thorpej }
5164 1.186 msaitoh
5165 1.189 msaitoh /* release PHY semaphore */
5166 1.189 msaitoh switch (sc->sc_type) {
5167 1.189 msaitoh case WM_T_82571:
5168 1.189 msaitoh case WM_T_82572:
5169 1.189 msaitoh case WM_T_82573:
5170 1.189 msaitoh case WM_T_82574:
5171 1.189 msaitoh case WM_T_82583:
5172 1.189 msaitoh /* XXX sould put sw semaphore, too */
5173 1.189 msaitoh wm_put_swsm_semaphore(sc);
5174 1.189 msaitoh break;
5175 1.199 msaitoh case WM_T_82575:
5176 1.199 msaitoh case WM_T_82576:
5177 1.199 msaitoh case WM_T_82580:
5178 1.199 msaitoh case WM_T_82580ER:
5179 1.189 msaitoh case WM_T_80003:
5180 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5181 1.189 msaitoh break;
5182 1.189 msaitoh case WM_T_ICH8:
5183 1.189 msaitoh case WM_T_ICH9:
5184 1.189 msaitoh case WM_T_ICH10:
5185 1.190 msaitoh case WM_T_PCH:
5186 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5187 1.189 msaitoh break;
5188 1.189 msaitoh default:
5189 1.189 msaitoh /* nothing to do*/
5190 1.189 msaitoh rv = 0;
5191 1.189 msaitoh break;
5192 1.189 msaitoh }
5193 1.189 msaitoh
5194 1.189 msaitoh /* get_cfg_done */
5195 1.189 msaitoh wm_get_cfg_done(sc);
5196 1.189 msaitoh
5197 1.189 msaitoh /* extra setup */
5198 1.189 msaitoh switch (sc->sc_type) {
5199 1.189 msaitoh case WM_T_82542_2_0:
5200 1.189 msaitoh case WM_T_82542_2_1:
5201 1.189 msaitoh case WM_T_82543:
5202 1.189 msaitoh case WM_T_82544:
5203 1.189 msaitoh case WM_T_82540:
5204 1.189 msaitoh case WM_T_82545:
5205 1.189 msaitoh case WM_T_82545_3:
5206 1.189 msaitoh case WM_T_82546:
5207 1.189 msaitoh case WM_T_82546_3:
5208 1.189 msaitoh case WM_T_82541_2:
5209 1.189 msaitoh case WM_T_82547_2:
5210 1.189 msaitoh case WM_T_82571:
5211 1.189 msaitoh case WM_T_82572:
5212 1.189 msaitoh case WM_T_82573:
5213 1.189 msaitoh case WM_T_82574:
5214 1.199 msaitoh case WM_T_82575:
5215 1.199 msaitoh case WM_T_82576:
5216 1.199 msaitoh case WM_T_82580:
5217 1.199 msaitoh case WM_T_82580ER:
5218 1.189 msaitoh case WM_T_82583:
5219 1.189 msaitoh case WM_T_80003:
5220 1.189 msaitoh /* null */
5221 1.189 msaitoh break;
5222 1.189 msaitoh case WM_T_82541:
5223 1.189 msaitoh case WM_T_82547:
5224 1.189 msaitoh /* XXX Configure actively LED after PHY reset */
5225 1.189 msaitoh break;
5226 1.189 msaitoh case WM_T_ICH8:
5227 1.189 msaitoh case WM_T_ICH9:
5228 1.189 msaitoh case WM_T_ICH10:
5229 1.190 msaitoh case WM_T_PCH:
5230 1.192 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
5231 1.189 msaitoh delay(10*1000);
5232 1.190 msaitoh
5233 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
5234 1.192 msaitoh wm_hv_phy_workaround_ich8lan(sc);
5235 1.190 msaitoh
5236 1.192 msaitoh /*
5237 1.192 msaitoh * dummy read to clear the phy wakeup bit after lcd
5238 1.192 msaitoh * reset
5239 1.192 msaitoh */
5240 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
5241 1.190 msaitoh }
5242 1.190 msaitoh
5243 1.192 msaitoh /*
5244 1.192 msaitoh * XXX Configure the LCD with th extended configuration region
5245 1.192 msaitoh * in NVM
5246 1.192 msaitoh */
5247 1.192 msaitoh
5248 1.192 msaitoh /* Configure the LCD with the OEM bits in NVM */
5249 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
5250 1.191 msaitoh /*
5251 1.191 msaitoh * Disable LPLU.
5252 1.191 msaitoh * XXX It seems that 82567 has LPLU, too.
5253 1.191 msaitoh */
5254 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
5255 1.191 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
5256 1.191 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
5257 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
5258 1.190 msaitoh }
5259 1.189 msaitoh break;
5260 1.189 msaitoh default:
5261 1.189 msaitoh panic("%s: unknown type\n", __func__);
5262 1.189 msaitoh break;
5263 1.189 msaitoh }
5264 1.1 thorpej }
5265 1.1 thorpej
5266 1.1 thorpej /*
5267 1.1 thorpej * wm_gmii_mediainit:
5268 1.1 thorpej *
5269 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
5270 1.1 thorpej */
5271 1.47 thorpej static void
5272 1.191 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
5273 1.1 thorpej {
5274 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5275 1.1 thorpej
5276 1.1 thorpej /* We have MII. */
5277 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
5278 1.1 thorpej
5279 1.177 msaitoh if (sc->sc_type == WM_T_80003)
5280 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
5281 1.127 bouyer else
5282 1.127 bouyer sc->sc_tipg = TIPG_1000T_DFLT;
5283 1.1 thorpej
5284 1.1 thorpej /*
5285 1.1 thorpej * Let the chip set speed/duplex on its own based on
5286 1.1 thorpej * signals from the PHY.
5287 1.127 bouyer * XXXbouyer - I'm not sure this is right for the 80003,
5288 1.127 bouyer * the em driver only sets CTRL_SLU here - but it seems to work.
5289 1.1 thorpej */
5290 1.133 msaitoh sc->sc_ctrl |= CTRL_SLU;
5291 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5292 1.1 thorpej
5293 1.1 thorpej /* Initialize our media structures and probe the GMII. */
5294 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
5295 1.1 thorpej
5296 1.191 msaitoh switch (prodid) {
5297 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
5298 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
5299 1.192 msaitoh /* 82577 */
5300 1.192 msaitoh sc->sc_phytype = WMPHY_82577;
5301 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5302 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5303 1.192 msaitoh break;
5304 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
5305 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
5306 1.192 msaitoh /* 82578 */
5307 1.192 msaitoh sc->sc_phytype = WMPHY_82578;
5308 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5309 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5310 1.191 msaitoh break;
5311 1.191 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
5312 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
5313 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
5314 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
5315 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
5316 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
5317 1.191 msaitoh /* 82567 */
5318 1.192 msaitoh sc->sc_phytype = WMPHY_BM;
5319 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5320 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5321 1.191 msaitoh break;
5322 1.191 msaitoh default:
5323 1.199 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0) {
5324 1.199 msaitoh sc->sc_mii.mii_readreg = wm_sgmii_readreg;
5325 1.199 msaitoh sc->sc_mii.mii_writereg = wm_sgmii_writereg;
5326 1.199 msaitoh } else if (sc->sc_type >= WM_T_80003) {
5327 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
5328 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
5329 1.191 msaitoh } else if (sc->sc_type >= WM_T_82544) {
5330 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
5331 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
5332 1.191 msaitoh } else {
5333 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
5334 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
5335 1.191 msaitoh }
5336 1.191 msaitoh break;
5337 1.1 thorpej }
5338 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
5339 1.1 thorpej
5340 1.1 thorpej wm_gmii_reset(sc);
5341 1.1 thorpej
5342 1.152 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
5343 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
5344 1.1 thorpej wm_gmii_mediastatus);
5345 1.1 thorpej
5346 1.160 christos mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5347 1.71 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
5348 1.184 msaitoh
5349 1.184 msaitoh if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5350 1.184 msaitoh /* if failed, retry with *_bm_* */
5351 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5352 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5353 1.184 msaitoh
5354 1.184 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5355 1.184 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5356 1.184 msaitoh }
5357 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5358 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
5359 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
5360 1.192 msaitoh sc->sc_phytype = WMPHY_NONE;
5361 1.192 msaitoh } else {
5362 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
5363 1.192 msaitoh }
5364 1.1 thorpej }
5365 1.1 thorpej
5366 1.1 thorpej /*
5367 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
5368 1.1 thorpej *
5369 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
5370 1.1 thorpej */
5371 1.47 thorpej static void
5372 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5373 1.1 thorpej {
5374 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5375 1.1 thorpej
5376 1.152 dyoung ether_mediastatus(ifp, ifmr);
5377 1.198 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
5378 1.198 msaitoh | sc->sc_flowflags;
5379 1.1 thorpej }
5380 1.1 thorpej
5381 1.1 thorpej /*
5382 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
5383 1.1 thorpej *
5384 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
5385 1.1 thorpej */
5386 1.47 thorpej static int
5387 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
5388 1.1 thorpej {
5389 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5390 1.127 bouyer struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5391 1.152 dyoung int rc;
5392 1.1 thorpej
5393 1.152 dyoung if ((ifp->if_flags & IFF_UP) == 0)
5394 1.152 dyoung return 0;
5395 1.152 dyoung
5396 1.152 dyoung sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
5397 1.152 dyoung sc->sc_ctrl |= CTRL_SLU;
5398 1.152 dyoung if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
5399 1.152 dyoung || (sc->sc_type > WM_T_82543)) {
5400 1.152 dyoung sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
5401 1.152 dyoung } else {
5402 1.152 dyoung sc->sc_ctrl &= ~CTRL_ASDE;
5403 1.152 dyoung sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5404 1.152 dyoung if (ife->ifm_media & IFM_FDX)
5405 1.152 dyoung sc->sc_ctrl |= CTRL_FD;
5406 1.194 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
5407 1.152 dyoung case IFM_10_T:
5408 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_10;
5409 1.152 dyoung break;
5410 1.152 dyoung case IFM_100_TX:
5411 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_100;
5412 1.152 dyoung break;
5413 1.152 dyoung case IFM_1000_T:
5414 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_1000;
5415 1.152 dyoung break;
5416 1.152 dyoung default:
5417 1.152 dyoung panic("wm_gmii_mediachange: bad media 0x%x",
5418 1.152 dyoung ife->ifm_media);
5419 1.127 bouyer }
5420 1.127 bouyer }
5421 1.152 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5422 1.152 dyoung if (sc->sc_type <= WM_T_82543)
5423 1.152 dyoung wm_gmii_reset(sc);
5424 1.152 dyoung
5425 1.152 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
5426 1.152 dyoung return 0;
5427 1.152 dyoung return rc;
5428 1.1 thorpej }
5429 1.1 thorpej
5430 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
5431 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
5432 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
5433 1.1 thorpej
5434 1.1 thorpej static void
5435 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
5436 1.1 thorpej {
5437 1.1 thorpej uint32_t i, v;
5438 1.1 thorpej
5439 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5440 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5441 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
5442 1.1 thorpej
5443 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
5444 1.1 thorpej if (data & i)
5445 1.1 thorpej v |= MDI_IO;
5446 1.1 thorpej else
5447 1.1 thorpej v &= ~MDI_IO;
5448 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5449 1.1 thorpej delay(10);
5450 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5451 1.1 thorpej delay(10);
5452 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5453 1.1 thorpej delay(10);
5454 1.1 thorpej }
5455 1.1 thorpej }
5456 1.1 thorpej
5457 1.1 thorpej static uint32_t
5458 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
5459 1.1 thorpej {
5460 1.1 thorpej uint32_t v, i, data = 0;
5461 1.1 thorpej
5462 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5463 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5464 1.1 thorpej v |= CTRL_SWDPIO(3);
5465 1.1 thorpej
5466 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5467 1.1 thorpej delay(10);
5468 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5469 1.1 thorpej delay(10);
5470 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5471 1.1 thorpej delay(10);
5472 1.1 thorpej
5473 1.1 thorpej for (i = 0; i < 16; i++) {
5474 1.1 thorpej data <<= 1;
5475 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5476 1.1 thorpej delay(10);
5477 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
5478 1.1 thorpej data |= 1;
5479 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5480 1.1 thorpej delay(10);
5481 1.1 thorpej }
5482 1.1 thorpej
5483 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5484 1.1 thorpej delay(10);
5485 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5486 1.1 thorpej delay(10);
5487 1.1 thorpej
5488 1.194 msaitoh return data;
5489 1.1 thorpej }
5490 1.1 thorpej
5491 1.1 thorpej #undef MDI_IO
5492 1.1 thorpej #undef MDI_DIR
5493 1.1 thorpej #undef MDI_CLK
5494 1.1 thorpej
5495 1.1 thorpej /*
5496 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
5497 1.1 thorpej *
5498 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
5499 1.1 thorpej */
5500 1.47 thorpej static int
5501 1.157 dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
5502 1.1 thorpej {
5503 1.157 dyoung struct wm_softc *sc = device_private(self);
5504 1.1 thorpej int rv;
5505 1.1 thorpej
5506 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5507 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
5508 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
5509 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
5510 1.1 thorpej
5511 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
5512 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
5513 1.160 christos device_xname(sc->sc_dev), phy, reg, rv));
5514 1.1 thorpej
5515 1.194 msaitoh return rv;
5516 1.1 thorpej }
5517 1.1 thorpej
5518 1.1 thorpej /*
5519 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
5520 1.1 thorpej *
5521 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
5522 1.1 thorpej */
5523 1.47 thorpej static void
5524 1.157 dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
5525 1.1 thorpej {
5526 1.157 dyoung struct wm_softc *sc = device_private(self);
5527 1.1 thorpej
5528 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5529 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
5530 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
5531 1.1 thorpej (MII_COMMAND_START << 30), 32);
5532 1.1 thorpej }
5533 1.1 thorpej
5534 1.1 thorpej /*
5535 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
5536 1.1 thorpej *
5537 1.1 thorpej * Read a PHY register on the GMII.
5538 1.1 thorpej */
5539 1.47 thorpej static int
5540 1.157 dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
5541 1.1 thorpej {
5542 1.157 dyoung struct wm_softc *sc = device_private(self);
5543 1.60 ichiro uint32_t mdic = 0;
5544 1.1 thorpej int i, rv;
5545 1.1 thorpej
5546 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
5547 1.1 thorpej MDIC_REGADD(reg));
5548 1.1 thorpej
5549 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5550 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5551 1.1 thorpej if (mdic & MDIC_READY)
5552 1.1 thorpej break;
5553 1.200 msaitoh delay(50);
5554 1.1 thorpej }
5555 1.1 thorpej
5556 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
5557 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
5558 1.160 christos device_xname(sc->sc_dev), phy, reg);
5559 1.1 thorpej rv = 0;
5560 1.1 thorpej } else if (mdic & MDIC_E) {
5561 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
5562 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
5563 1.160 christos device_xname(sc->sc_dev), phy, reg);
5564 1.1 thorpej #endif
5565 1.1 thorpej rv = 0;
5566 1.1 thorpej } else {
5567 1.1 thorpej rv = MDIC_DATA(mdic);
5568 1.1 thorpej if (rv == 0xffff)
5569 1.1 thorpej rv = 0;
5570 1.1 thorpej }
5571 1.1 thorpej
5572 1.194 msaitoh return rv;
5573 1.1 thorpej }
5574 1.1 thorpej
5575 1.1 thorpej /*
5576 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
5577 1.1 thorpej *
5578 1.1 thorpej * Write a PHY register on the GMII.
5579 1.1 thorpej */
5580 1.47 thorpej static void
5581 1.157 dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
5582 1.1 thorpej {
5583 1.157 dyoung struct wm_softc *sc = device_private(self);
5584 1.60 ichiro uint32_t mdic = 0;
5585 1.1 thorpej int i;
5586 1.1 thorpej
5587 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
5588 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
5589 1.1 thorpej
5590 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5591 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5592 1.1 thorpej if (mdic & MDIC_READY)
5593 1.1 thorpej break;
5594 1.200 msaitoh delay(50);
5595 1.1 thorpej }
5596 1.1 thorpej
5597 1.1 thorpej if ((mdic & MDIC_READY) == 0)
5598 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
5599 1.160 christos device_xname(sc->sc_dev), phy, reg);
5600 1.1 thorpej else if (mdic & MDIC_E)
5601 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
5602 1.160 christos device_xname(sc->sc_dev), phy, reg);
5603 1.1 thorpej }
5604 1.1 thorpej
5605 1.1 thorpej /*
5606 1.127 bouyer * wm_gmii_i80003_readreg: [mii interface function]
5607 1.127 bouyer *
5608 1.127 bouyer * Read a PHY register on the kumeran
5609 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5610 1.127 bouyer * ressource ...
5611 1.127 bouyer */
5612 1.127 bouyer static int
5613 1.157 dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
5614 1.127 bouyer {
5615 1.157 dyoung struct wm_softc *sc = device_private(self);
5616 1.199 msaitoh int sem;
5617 1.127 bouyer int rv;
5618 1.127 bouyer
5619 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5620 1.127 bouyer return 0;
5621 1.127 bouyer
5622 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5623 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5624 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5625 1.169 msaitoh __func__);
5626 1.127 bouyer return 0;
5627 1.169 msaitoh }
5628 1.127 bouyer
5629 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5630 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5631 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5632 1.127 bouyer } else {
5633 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5634 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5635 1.127 bouyer }
5636 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5637 1.168 msaitoh delay(200);
5638 1.168 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5639 1.168 msaitoh delay(200);
5640 1.127 bouyer
5641 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5642 1.194 msaitoh return rv;
5643 1.127 bouyer }
5644 1.127 bouyer
5645 1.127 bouyer /*
5646 1.127 bouyer * wm_gmii_i80003_writereg: [mii interface function]
5647 1.127 bouyer *
5648 1.127 bouyer * Write a PHY register on the kumeran.
5649 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5650 1.127 bouyer * ressource ...
5651 1.127 bouyer */
5652 1.127 bouyer static void
5653 1.157 dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
5654 1.127 bouyer {
5655 1.157 dyoung struct wm_softc *sc = device_private(self);
5656 1.199 msaitoh int sem;
5657 1.127 bouyer
5658 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5659 1.127 bouyer return;
5660 1.127 bouyer
5661 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5662 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5663 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5664 1.169 msaitoh __func__);
5665 1.127 bouyer return;
5666 1.169 msaitoh }
5667 1.127 bouyer
5668 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5669 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5670 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5671 1.127 bouyer } else {
5672 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5673 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5674 1.127 bouyer }
5675 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5676 1.168 msaitoh delay(200);
5677 1.168 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
5678 1.168 msaitoh delay(200);
5679 1.127 bouyer
5680 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5681 1.127 bouyer }
5682 1.127 bouyer
5683 1.127 bouyer /*
5684 1.167 msaitoh * wm_gmii_bm_readreg: [mii interface function]
5685 1.167 msaitoh *
5686 1.167 msaitoh * Read a PHY register on the kumeran
5687 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5688 1.167 msaitoh * ressource ...
5689 1.167 msaitoh */
5690 1.167 msaitoh static int
5691 1.167 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
5692 1.167 msaitoh {
5693 1.167 msaitoh struct wm_softc *sc = device_private(self);
5694 1.199 msaitoh int sem;
5695 1.167 msaitoh int rv;
5696 1.167 msaitoh
5697 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5698 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5699 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5700 1.169 msaitoh __func__);
5701 1.167 msaitoh return 0;
5702 1.169 msaitoh }
5703 1.167 msaitoh
5704 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
5705 1.167 msaitoh if (phy == 1)
5706 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
5707 1.167 msaitoh reg);
5708 1.167 msaitoh else
5709 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5710 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
5711 1.167 msaitoh
5712 1.167 msaitoh }
5713 1.167 msaitoh
5714 1.167 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5715 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5716 1.194 msaitoh return rv;
5717 1.167 msaitoh }
5718 1.167 msaitoh
5719 1.167 msaitoh /*
5720 1.167 msaitoh * wm_gmii_bm_writereg: [mii interface function]
5721 1.167 msaitoh *
5722 1.167 msaitoh * Write a PHY register on the kumeran.
5723 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5724 1.167 msaitoh * ressource ...
5725 1.167 msaitoh */
5726 1.167 msaitoh static void
5727 1.167 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
5728 1.167 msaitoh {
5729 1.167 msaitoh struct wm_softc *sc = device_private(self);
5730 1.199 msaitoh int sem;
5731 1.167 msaitoh
5732 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5733 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5734 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5735 1.169 msaitoh __func__);
5736 1.167 msaitoh return;
5737 1.169 msaitoh }
5738 1.167 msaitoh
5739 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
5740 1.167 msaitoh if (phy == 1)
5741 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
5742 1.167 msaitoh reg);
5743 1.167 msaitoh else
5744 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5745 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
5746 1.167 msaitoh
5747 1.167 msaitoh }
5748 1.167 msaitoh
5749 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
5750 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5751 1.167 msaitoh }
5752 1.167 msaitoh
5753 1.192 msaitoh static void
5754 1.192 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
5755 1.192 msaitoh {
5756 1.192 msaitoh struct wm_softc *sc = device_private(self);
5757 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
5758 1.192 msaitoh uint16_t wuce;
5759 1.192 msaitoh
5760 1.192 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
5761 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
5762 1.192 msaitoh /* XXX e1000 driver do nothing... why? */
5763 1.192 msaitoh }
5764 1.192 msaitoh
5765 1.192 msaitoh /* Set page 769 */
5766 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5767 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
5768 1.192 msaitoh
5769 1.192 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
5770 1.192 msaitoh
5771 1.192 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
5772 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
5773 1.192 msaitoh wuce | BM_WUC_ENABLE_BIT);
5774 1.192 msaitoh
5775 1.192 msaitoh /* Select page 800 */
5776 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5777 1.192 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
5778 1.192 msaitoh
5779 1.192 msaitoh /* Write page 800 */
5780 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
5781 1.198 msaitoh
5782 1.192 msaitoh if (rd)
5783 1.192 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
5784 1.192 msaitoh else
5785 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
5786 1.192 msaitoh
5787 1.192 msaitoh /* Set page 769 */
5788 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5789 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
5790 1.192 msaitoh
5791 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
5792 1.192 msaitoh }
5793 1.192 msaitoh
5794 1.167 msaitoh /*
5795 1.192 msaitoh * wm_gmii_hv_readreg: [mii interface function]
5796 1.191 msaitoh *
5797 1.191 msaitoh * Read a PHY register on the kumeran
5798 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5799 1.191 msaitoh * ressource ...
5800 1.191 msaitoh */
5801 1.191 msaitoh static int
5802 1.192 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
5803 1.191 msaitoh {
5804 1.191 msaitoh struct wm_softc *sc = device_private(self);
5805 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
5806 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
5807 1.192 msaitoh uint16_t val;
5808 1.191 msaitoh int rv;
5809 1.191 msaitoh
5810 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
5811 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5812 1.191 msaitoh __func__);
5813 1.191 msaitoh return 0;
5814 1.191 msaitoh }
5815 1.191 msaitoh
5816 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
5817 1.192 msaitoh if (sc->sc_phytype == WMPHY_82577) {
5818 1.192 msaitoh /* XXX must write */
5819 1.192 msaitoh }
5820 1.192 msaitoh
5821 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
5822 1.192 msaitoh if (page == BM_WUC_PAGE) {
5823 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
5824 1.192 msaitoh return val;
5825 1.192 msaitoh }
5826 1.192 msaitoh
5827 1.192 msaitoh /*
5828 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
5829 1.192 msaitoh * own func
5830 1.192 msaitoh */
5831 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
5832 1.192 msaitoh printf("gmii_hv_readreg!!!\n");
5833 1.192 msaitoh return 0;
5834 1.192 msaitoh }
5835 1.192 msaitoh
5836 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
5837 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5838 1.192 msaitoh page << BME1000_PAGE_SHIFT);
5839 1.191 msaitoh }
5840 1.191 msaitoh
5841 1.192 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
5842 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
5843 1.194 msaitoh return rv;
5844 1.191 msaitoh }
5845 1.191 msaitoh
5846 1.191 msaitoh /*
5847 1.192 msaitoh * wm_gmii_hv_writereg: [mii interface function]
5848 1.191 msaitoh *
5849 1.191 msaitoh * Write a PHY register on the kumeran.
5850 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5851 1.191 msaitoh * ressource ...
5852 1.191 msaitoh */
5853 1.191 msaitoh static void
5854 1.192 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
5855 1.191 msaitoh {
5856 1.191 msaitoh struct wm_softc *sc = device_private(self);
5857 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
5858 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
5859 1.191 msaitoh
5860 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
5861 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5862 1.191 msaitoh __func__);
5863 1.191 msaitoh return;
5864 1.191 msaitoh }
5865 1.191 msaitoh
5866 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
5867 1.192 msaitoh
5868 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
5869 1.192 msaitoh if (page == BM_WUC_PAGE) {
5870 1.192 msaitoh uint16_t tmp;
5871 1.192 msaitoh
5872 1.192 msaitoh tmp = val;
5873 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
5874 1.192 msaitoh return;
5875 1.192 msaitoh }
5876 1.192 msaitoh
5877 1.192 msaitoh /*
5878 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
5879 1.192 msaitoh * own func
5880 1.192 msaitoh */
5881 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
5882 1.192 msaitoh printf("gmii_hv_writereg!!!\n");
5883 1.192 msaitoh return;
5884 1.192 msaitoh }
5885 1.192 msaitoh
5886 1.192 msaitoh /*
5887 1.192 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
5888 1.192 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
5889 1.192 msaitoh */
5890 1.192 msaitoh
5891 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
5892 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5893 1.192 msaitoh page << BME1000_PAGE_SHIFT);
5894 1.191 msaitoh }
5895 1.191 msaitoh
5896 1.192 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
5897 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
5898 1.191 msaitoh }
5899 1.191 msaitoh
5900 1.191 msaitoh /*
5901 1.199 msaitoh * wm_gmii_hv_readreg: [mii interface function]
5902 1.199 msaitoh *
5903 1.199 msaitoh * Read a PHY register on the kumeran
5904 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5905 1.199 msaitoh * ressource ...
5906 1.199 msaitoh */
5907 1.199 msaitoh static int
5908 1.199 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
5909 1.199 msaitoh {
5910 1.199 msaitoh struct wm_softc *sc = device_private(self);
5911 1.199 msaitoh uint32_t i2ccmd;
5912 1.199 msaitoh int i, rv;
5913 1.199 msaitoh
5914 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
5915 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5916 1.199 msaitoh __func__);
5917 1.199 msaitoh return 0;
5918 1.199 msaitoh }
5919 1.199 msaitoh
5920 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
5921 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
5922 1.199 msaitoh | I2CCMD_OPCODE_READ;
5923 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
5924 1.199 msaitoh
5925 1.199 msaitoh /* Poll the ready bit */
5926 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
5927 1.199 msaitoh delay(50);
5928 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
5929 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
5930 1.199 msaitoh break;
5931 1.199 msaitoh }
5932 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
5933 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
5934 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
5935 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
5936 1.199 msaitoh
5937 1.199 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
5938 1.199 msaitoh
5939 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5940 1.199 msaitoh return rv;
5941 1.199 msaitoh }
5942 1.199 msaitoh
5943 1.199 msaitoh /*
5944 1.199 msaitoh * wm_gmii_hv_writereg: [mii interface function]
5945 1.199 msaitoh *
5946 1.199 msaitoh * Write a PHY register on the kumeran.
5947 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5948 1.199 msaitoh * ressource ...
5949 1.199 msaitoh */
5950 1.199 msaitoh static void
5951 1.199 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
5952 1.199 msaitoh {
5953 1.199 msaitoh struct wm_softc *sc = device_private(self);
5954 1.199 msaitoh uint32_t i2ccmd;
5955 1.199 msaitoh int i;
5956 1.199 msaitoh
5957 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
5958 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5959 1.199 msaitoh __func__);
5960 1.199 msaitoh return;
5961 1.199 msaitoh }
5962 1.199 msaitoh
5963 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
5964 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
5965 1.199 msaitoh | I2CCMD_OPCODE_WRITE;
5966 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
5967 1.199 msaitoh
5968 1.199 msaitoh /* Poll the ready bit */
5969 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
5970 1.199 msaitoh delay(50);
5971 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
5972 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
5973 1.199 msaitoh break;
5974 1.199 msaitoh }
5975 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
5976 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
5977 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
5978 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
5979 1.199 msaitoh
5980 1.199 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
5981 1.199 msaitoh }
5982 1.199 msaitoh
5983 1.199 msaitoh /*
5984 1.1 thorpej * wm_gmii_statchg: [mii interface function]
5985 1.1 thorpej *
5986 1.1 thorpej * Callback from MII layer when media changes.
5987 1.1 thorpej */
5988 1.47 thorpej static void
5989 1.157 dyoung wm_gmii_statchg(device_t self)
5990 1.1 thorpej {
5991 1.157 dyoung struct wm_softc *sc = device_private(self);
5992 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
5993 1.1 thorpej
5994 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
5995 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5996 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
5997 1.71 thorpej
5998 1.71 thorpej /*
5999 1.71 thorpej * Get flow control negotiation result.
6000 1.71 thorpej */
6001 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
6002 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
6003 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
6004 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
6005 1.71 thorpej }
6006 1.71 thorpej
6007 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
6008 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
6009 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
6010 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
6011 1.71 thorpej }
6012 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
6013 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
6014 1.71 thorpej }
6015 1.1 thorpej
6016 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
6017 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6018 1.160 christos ("%s: LINK: statchg: FDX\n", device_xname(sc->sc_dev)));
6019 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
6020 1.198 msaitoh } else {
6021 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6022 1.160 christos ("%s: LINK: statchg: HDX\n", device_xname(sc->sc_dev)));
6023 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
6024 1.1 thorpej }
6025 1.1 thorpej
6026 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6027 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
6028 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
6029 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
6030 1.178 msaitoh if (sc->sc_type == WM_T_80003) {
6031 1.194 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
6032 1.127 bouyer case IFM_1000_T:
6033 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6034 1.127 bouyer KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
6035 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
6036 1.127 bouyer break;
6037 1.127 bouyer default:
6038 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6039 1.127 bouyer KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
6040 1.127 bouyer sc->sc_tipg = TIPG_10_100_80003_DFLT;
6041 1.127 bouyer break;
6042 1.127 bouyer }
6043 1.127 bouyer CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
6044 1.127 bouyer }
6045 1.127 bouyer }
6046 1.127 bouyer
6047 1.127 bouyer /*
6048 1.178 msaitoh * wm_kmrn_readreg:
6049 1.127 bouyer *
6050 1.127 bouyer * Read a kumeran register
6051 1.127 bouyer */
6052 1.127 bouyer static int
6053 1.178 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
6054 1.127 bouyer {
6055 1.127 bouyer int rv;
6056 1.127 bouyer
6057 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6058 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6059 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6060 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6061 1.178 msaitoh return 0;
6062 1.178 msaitoh }
6063 1.178 msaitoh } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6064 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6065 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6066 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6067 1.178 msaitoh return 0;
6068 1.178 msaitoh }
6069 1.169 msaitoh }
6070 1.127 bouyer
6071 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6072 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6073 1.127 bouyer KUMCTRLSTA_REN);
6074 1.127 bouyer delay(2);
6075 1.127 bouyer
6076 1.127 bouyer rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
6077 1.178 msaitoh
6078 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6079 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6080 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6081 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6082 1.178 msaitoh
6083 1.194 msaitoh return rv;
6084 1.127 bouyer }
6085 1.127 bouyer
6086 1.127 bouyer /*
6087 1.178 msaitoh * wm_kmrn_writereg:
6088 1.127 bouyer *
6089 1.127 bouyer * Write a kumeran register
6090 1.127 bouyer */
6091 1.127 bouyer static void
6092 1.178 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
6093 1.127 bouyer {
6094 1.127 bouyer
6095 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6096 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6097 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6098 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6099 1.178 msaitoh return;
6100 1.178 msaitoh }
6101 1.178 msaitoh } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6102 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6103 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6104 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6105 1.178 msaitoh return;
6106 1.178 msaitoh }
6107 1.169 msaitoh }
6108 1.127 bouyer
6109 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6110 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6111 1.127 bouyer (val & KUMCTRLSTA_MASK));
6112 1.178 msaitoh
6113 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6114 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6115 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6116 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6117 1.1 thorpej }
6118 1.117 msaitoh
6119 1.117 msaitoh static int
6120 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
6121 1.117 msaitoh {
6122 1.117 msaitoh uint32_t eecd = 0;
6123 1.117 msaitoh
6124 1.185 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
6125 1.185 msaitoh || sc->sc_type == WM_T_82583) {
6126 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
6127 1.117 msaitoh
6128 1.117 msaitoh /* Isolate bits 15 & 16 */
6129 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
6130 1.117 msaitoh
6131 1.117 msaitoh /* If both bits are set, device is Flash type */
6132 1.185 msaitoh if (eecd == 0x03)
6133 1.117 msaitoh return 0;
6134 1.117 msaitoh }
6135 1.117 msaitoh return 1;
6136 1.117 msaitoh }
6137 1.117 msaitoh
6138 1.117 msaitoh static int
6139 1.127 bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
6140 1.117 msaitoh {
6141 1.117 msaitoh int32_t timeout;
6142 1.117 msaitoh uint32_t swsm;
6143 1.117 msaitoh
6144 1.117 msaitoh /* Get the FW semaphore. */
6145 1.117 msaitoh timeout = 1000 + 1; /* XXX */
6146 1.117 msaitoh while (timeout) {
6147 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6148 1.117 msaitoh swsm |= SWSM_SWESMBI;
6149 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6150 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
6151 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6152 1.119 uebayasi if (swsm & SWSM_SWESMBI)
6153 1.117 msaitoh break;
6154 1.117 msaitoh
6155 1.117 msaitoh delay(50);
6156 1.117 msaitoh timeout--;
6157 1.117 msaitoh }
6158 1.117 msaitoh
6159 1.117 msaitoh if (timeout == 0) {
6160 1.160 christos aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
6161 1.117 msaitoh /* Release semaphores */
6162 1.127 bouyer wm_put_swsm_semaphore(sc);
6163 1.117 msaitoh return 1;
6164 1.117 msaitoh }
6165 1.117 msaitoh return 0;
6166 1.117 msaitoh }
6167 1.117 msaitoh
6168 1.117 msaitoh static void
6169 1.127 bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
6170 1.117 msaitoh {
6171 1.117 msaitoh uint32_t swsm;
6172 1.117 msaitoh
6173 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6174 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
6175 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6176 1.117 msaitoh }
6177 1.127 bouyer
6178 1.127 bouyer static int
6179 1.136 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6180 1.136 msaitoh {
6181 1.127 bouyer uint32_t swfw_sync;
6182 1.127 bouyer uint32_t swmask = mask << SWFW_SOFT_SHIFT;
6183 1.127 bouyer uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
6184 1.127 bouyer int timeout = 200;
6185 1.127 bouyer
6186 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6187 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6188 1.169 msaitoh if (wm_get_swsm_semaphore(sc)) {
6189 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6190 1.169 msaitoh "%s: failed to get semaphore\n",
6191 1.169 msaitoh __func__);
6192 1.127 bouyer return 1;
6193 1.169 msaitoh }
6194 1.127 bouyer }
6195 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6196 1.127 bouyer if ((swfw_sync & (swmask | fwmask)) == 0) {
6197 1.127 bouyer swfw_sync |= swmask;
6198 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6199 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6200 1.127 bouyer wm_put_swsm_semaphore(sc);
6201 1.127 bouyer return 0;
6202 1.127 bouyer }
6203 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6204 1.127 bouyer wm_put_swsm_semaphore(sc);
6205 1.127 bouyer delay(5000);
6206 1.127 bouyer }
6207 1.127 bouyer printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
6208 1.160 christos device_xname(sc->sc_dev), mask, swfw_sync);
6209 1.127 bouyer return 1;
6210 1.127 bouyer }
6211 1.127 bouyer
6212 1.127 bouyer static void
6213 1.136 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6214 1.136 msaitoh {
6215 1.127 bouyer uint32_t swfw_sync;
6216 1.127 bouyer
6217 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6218 1.127 bouyer while (wm_get_swsm_semaphore(sc) != 0)
6219 1.127 bouyer continue;
6220 1.127 bouyer }
6221 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6222 1.127 bouyer swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
6223 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6224 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6225 1.127 bouyer wm_put_swsm_semaphore(sc);
6226 1.127 bouyer }
6227 1.139 bouyer
6228 1.139 bouyer static int
6229 1.139 bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
6230 1.139 bouyer {
6231 1.139 bouyer uint32_t ext_ctrl;
6232 1.139 bouyer int timeout = 200;
6233 1.139 bouyer
6234 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6235 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6236 1.139 bouyer ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
6237 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6238 1.139 bouyer
6239 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6240 1.139 bouyer if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
6241 1.139 bouyer return 0;
6242 1.139 bouyer delay(5000);
6243 1.139 bouyer }
6244 1.178 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
6245 1.160 christos device_xname(sc->sc_dev), ext_ctrl);
6246 1.139 bouyer return 1;
6247 1.139 bouyer }
6248 1.139 bouyer
6249 1.139 bouyer static void
6250 1.139 bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
6251 1.139 bouyer {
6252 1.139 bouyer uint32_t ext_ctrl;
6253 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6254 1.139 bouyer ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
6255 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6256 1.139 bouyer }
6257 1.139 bouyer
6258 1.169 msaitoh static int
6259 1.169 msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
6260 1.169 msaitoh {
6261 1.169 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
6262 1.169 msaitoh uint8_t bank_high_byte;
6263 1.169 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
6264 1.169 msaitoh
6265 1.190 msaitoh if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
6266 1.169 msaitoh /* Value of bit 22 corresponds to the flash bank we're on. */
6267 1.169 msaitoh *bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
6268 1.169 msaitoh } else {
6269 1.169 msaitoh wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
6270 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6271 1.169 msaitoh *bank = 0;
6272 1.169 msaitoh else {
6273 1.169 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
6274 1.169 msaitoh &bank_high_byte);
6275 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6276 1.169 msaitoh *bank = 1;
6277 1.169 msaitoh else {
6278 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6279 1.169 msaitoh "EEPROM not present\n");
6280 1.169 msaitoh return -1;
6281 1.169 msaitoh }
6282 1.169 msaitoh }
6283 1.169 msaitoh }
6284 1.169 msaitoh
6285 1.169 msaitoh return 0;
6286 1.169 msaitoh }
6287 1.169 msaitoh
6288 1.139 bouyer /******************************************************************************
6289 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
6290 1.139 bouyer * register.
6291 1.139 bouyer *
6292 1.139 bouyer * sc - Struct containing variables accessed by shared code
6293 1.139 bouyer * offset - offset of word in the EEPROM to read
6294 1.139 bouyer * data - word read from the EEPROM
6295 1.139 bouyer * words - number of words to read
6296 1.139 bouyer *****************************************************************************/
6297 1.139 bouyer static int
6298 1.139 bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
6299 1.139 bouyer {
6300 1.194 msaitoh int32_t error = 0;
6301 1.194 msaitoh uint32_t flash_bank = 0;
6302 1.194 msaitoh uint32_t act_offset = 0;
6303 1.194 msaitoh uint32_t bank_offset = 0;
6304 1.194 msaitoh uint16_t word = 0;
6305 1.194 msaitoh uint16_t i = 0;
6306 1.194 msaitoh
6307 1.194 msaitoh /* We need to know which is the valid flash bank. In the event
6308 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
6309 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
6310 1.194 msaitoh * to be updated with each read.
6311 1.194 msaitoh */
6312 1.194 msaitoh error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
6313 1.194 msaitoh if (error) {
6314 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
6315 1.169 msaitoh __func__);
6316 1.194 msaitoh return error;
6317 1.194 msaitoh }
6318 1.139 bouyer
6319 1.194 msaitoh /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
6320 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
6321 1.139 bouyer
6322 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
6323 1.194 msaitoh if (error) {
6324 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6325 1.169 msaitoh __func__);
6326 1.194 msaitoh return error;
6327 1.194 msaitoh }
6328 1.139 bouyer
6329 1.194 msaitoh for (i = 0; i < words; i++) {
6330 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
6331 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
6332 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
6333 1.194 msaitoh if (error) {
6334 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
6335 1.194 msaitoh __func__);
6336 1.194 msaitoh break;
6337 1.194 msaitoh }
6338 1.194 msaitoh data[i] = word;
6339 1.194 msaitoh }
6340 1.194 msaitoh
6341 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
6342 1.194 msaitoh return error;
6343 1.139 bouyer }
6344 1.139 bouyer
6345 1.139 bouyer /******************************************************************************
6346 1.139 bouyer * This function does initial flash setup so that a new read/write/erase cycle
6347 1.139 bouyer * can be started.
6348 1.139 bouyer *
6349 1.139 bouyer * sc - The pointer to the hw structure
6350 1.139 bouyer ****************************************************************************/
6351 1.139 bouyer static int32_t
6352 1.139 bouyer wm_ich8_cycle_init(struct wm_softc *sc)
6353 1.139 bouyer {
6354 1.194 msaitoh uint16_t hsfsts;
6355 1.194 msaitoh int32_t error = 1;
6356 1.194 msaitoh int32_t i = 0;
6357 1.194 msaitoh
6358 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6359 1.194 msaitoh
6360 1.194 msaitoh /* May be check the Flash Des Valid bit in Hw status */
6361 1.194 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
6362 1.194 msaitoh return error;
6363 1.194 msaitoh }
6364 1.194 msaitoh
6365 1.194 msaitoh /* Clear FCERR in Hw status by writing 1 */
6366 1.194 msaitoh /* Clear DAEL in Hw status by writing a 1 */
6367 1.194 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
6368 1.194 msaitoh
6369 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6370 1.194 msaitoh
6371 1.194 msaitoh /*
6372 1.194 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
6373 1.194 msaitoh * against, in order to start a new cycle or FDONE bit should be
6374 1.194 msaitoh * changed in the hardware so that it is 1 after harware reset, which
6375 1.194 msaitoh * can then be used as an indication whether a cycle is in progress or
6376 1.194 msaitoh * has been completed .. we should also have some software semaphore me
6377 1.194 msaitoh * chanism to guard FDONE or the cycle in progress bit so that two
6378 1.194 msaitoh * threads access to those bits can be sequentiallized or a way so that
6379 1.194 msaitoh * 2 threads dont start the cycle at the same time
6380 1.194 msaitoh */
6381 1.194 msaitoh
6382 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6383 1.194 msaitoh /*
6384 1.194 msaitoh * There is no cycle running at present, so we can start a
6385 1.194 msaitoh * cycle
6386 1.194 msaitoh */
6387 1.194 msaitoh
6388 1.194 msaitoh /* Begin by setting Flash Cycle Done. */
6389 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6390 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6391 1.194 msaitoh error = 0;
6392 1.194 msaitoh } else {
6393 1.194 msaitoh /*
6394 1.194 msaitoh * otherwise poll for sometime so the current cycle has a
6395 1.194 msaitoh * chance to end before giving up.
6396 1.194 msaitoh */
6397 1.194 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
6398 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6399 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6400 1.194 msaitoh error = 0;
6401 1.194 msaitoh break;
6402 1.194 msaitoh }
6403 1.194 msaitoh delay(1);
6404 1.194 msaitoh }
6405 1.194 msaitoh if (error == 0) {
6406 1.194 msaitoh /*
6407 1.194 msaitoh * Successful in waiting for previous cycle to timeout,
6408 1.194 msaitoh * now set the Flash Cycle Done.
6409 1.194 msaitoh */
6410 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6411 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6412 1.194 msaitoh }
6413 1.194 msaitoh }
6414 1.194 msaitoh return error;
6415 1.139 bouyer }
6416 1.139 bouyer
6417 1.139 bouyer /******************************************************************************
6418 1.139 bouyer * This function starts a flash cycle and waits for its completion
6419 1.139 bouyer *
6420 1.139 bouyer * sc - The pointer to the hw structure
6421 1.139 bouyer ****************************************************************************/
6422 1.139 bouyer static int32_t
6423 1.139 bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
6424 1.139 bouyer {
6425 1.194 msaitoh uint16_t hsflctl;
6426 1.194 msaitoh uint16_t hsfsts;
6427 1.194 msaitoh int32_t error = 1;
6428 1.194 msaitoh uint32_t i = 0;
6429 1.194 msaitoh
6430 1.194 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
6431 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6432 1.194 msaitoh hsflctl |= HSFCTL_GO;
6433 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6434 1.194 msaitoh
6435 1.194 msaitoh /* wait till FDONE bit is set to 1 */
6436 1.194 msaitoh do {
6437 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6438 1.194 msaitoh if (hsfsts & HSFSTS_DONE)
6439 1.194 msaitoh break;
6440 1.194 msaitoh delay(1);
6441 1.194 msaitoh i++;
6442 1.194 msaitoh } while (i < timeout);
6443 1.194 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
6444 1.194 msaitoh error = 0;
6445 1.194 msaitoh
6446 1.194 msaitoh return error;
6447 1.139 bouyer }
6448 1.139 bouyer
6449 1.139 bouyer /******************************************************************************
6450 1.139 bouyer * Reads a byte or word from the NVM using the ICH8 flash access registers.
6451 1.139 bouyer *
6452 1.139 bouyer * sc - The pointer to the hw structure
6453 1.139 bouyer * index - The index of the byte or word to read.
6454 1.139 bouyer * size - Size of data to read, 1=byte 2=word
6455 1.139 bouyer * data - Pointer to the word to store the value read.
6456 1.139 bouyer *****************************************************************************/
6457 1.139 bouyer static int32_t
6458 1.139 bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
6459 1.194 msaitoh uint32_t size, uint16_t* data)
6460 1.139 bouyer {
6461 1.194 msaitoh uint16_t hsfsts;
6462 1.194 msaitoh uint16_t hsflctl;
6463 1.194 msaitoh uint32_t flash_linear_address;
6464 1.194 msaitoh uint32_t flash_data = 0;
6465 1.194 msaitoh int32_t error = 1;
6466 1.194 msaitoh int32_t count = 0;
6467 1.194 msaitoh
6468 1.194 msaitoh if (size < 1 || size > 2 || data == 0x0 ||
6469 1.194 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
6470 1.194 msaitoh return error;
6471 1.194 msaitoh
6472 1.194 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
6473 1.194 msaitoh sc->sc_ich8_flash_base;
6474 1.194 msaitoh
6475 1.194 msaitoh do {
6476 1.194 msaitoh delay(1);
6477 1.194 msaitoh /* Steps */
6478 1.194 msaitoh error = wm_ich8_cycle_init(sc);
6479 1.194 msaitoh if (error)
6480 1.194 msaitoh break;
6481 1.194 msaitoh
6482 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6483 1.194 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
6484 1.194 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
6485 1.194 msaitoh & HSFCTL_BCOUNT_MASK;
6486 1.194 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
6487 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6488 1.139 bouyer
6489 1.194 msaitoh /*
6490 1.194 msaitoh * Write the last 24 bits of index into Flash Linear address
6491 1.194 msaitoh * field in Flash Address
6492 1.194 msaitoh */
6493 1.194 msaitoh /* TODO: TBD maybe check the index against the size of flash */
6494 1.194 msaitoh
6495 1.194 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
6496 1.194 msaitoh
6497 1.194 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
6498 1.194 msaitoh
6499 1.194 msaitoh /*
6500 1.194 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
6501 1.194 msaitoh * the whole sequence a few more times, else read in (shift in)
6502 1.194 msaitoh * the Flash Data0, the order is least significant byte first
6503 1.194 msaitoh * msb to lsb
6504 1.194 msaitoh */
6505 1.194 msaitoh if (error == 0) {
6506 1.194 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
6507 1.194 msaitoh if (size == 1)
6508 1.194 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
6509 1.194 msaitoh else if (size == 2)
6510 1.194 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
6511 1.194 msaitoh break;
6512 1.194 msaitoh } else {
6513 1.194 msaitoh /*
6514 1.194 msaitoh * If we've gotten here, then things are probably
6515 1.194 msaitoh * completely hosed, but if the error condition is
6516 1.194 msaitoh * detected, it won't hurt to give it another try...
6517 1.194 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
6518 1.194 msaitoh */
6519 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6520 1.194 msaitoh if (hsfsts & HSFSTS_ERR) {
6521 1.194 msaitoh /* Repeat for some time before giving up. */
6522 1.194 msaitoh continue;
6523 1.194 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
6524 1.194 msaitoh break;
6525 1.194 msaitoh }
6526 1.194 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
6527 1.194 msaitoh
6528 1.194 msaitoh return error;
6529 1.139 bouyer }
6530 1.139 bouyer
6531 1.139 bouyer /******************************************************************************
6532 1.139 bouyer * Reads a single byte from the NVM using the ICH8 flash access registers.
6533 1.139 bouyer *
6534 1.139 bouyer * sc - pointer to wm_hw structure
6535 1.139 bouyer * index - The index of the byte to read.
6536 1.139 bouyer * data - Pointer to a byte to store the value read.
6537 1.139 bouyer *****************************************************************************/
6538 1.139 bouyer static int32_t
6539 1.139 bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
6540 1.139 bouyer {
6541 1.194 msaitoh int32_t status;
6542 1.194 msaitoh uint16_t word = 0;
6543 1.139 bouyer
6544 1.194 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
6545 1.194 msaitoh if (status == 0)
6546 1.194 msaitoh *data = (uint8_t)word;
6547 1.139 bouyer
6548 1.194 msaitoh return status;
6549 1.139 bouyer }
6550 1.139 bouyer
6551 1.139 bouyer /******************************************************************************
6552 1.139 bouyer * Reads a word from the NVM using the ICH8 flash access registers.
6553 1.139 bouyer *
6554 1.139 bouyer * sc - pointer to wm_hw structure
6555 1.139 bouyer * index - The starting byte index of the word to read.
6556 1.139 bouyer * data - Pointer to a word to store the value read.
6557 1.139 bouyer *****************************************************************************/
6558 1.139 bouyer static int32_t
6559 1.139 bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
6560 1.139 bouyer {
6561 1.194 msaitoh int32_t status;
6562 1.144 msaitoh
6563 1.194 msaitoh status = wm_read_ich8_data(sc, index, 2, data);
6564 1.194 msaitoh return status;
6565 1.139 bouyer }
6566 1.169 msaitoh
6567 1.169 msaitoh static int
6568 1.169 msaitoh wm_check_mng_mode(struct wm_softc *sc)
6569 1.169 msaitoh {
6570 1.169 msaitoh int rv;
6571 1.169 msaitoh
6572 1.169 msaitoh switch (sc->sc_type) {
6573 1.169 msaitoh case WM_T_ICH8:
6574 1.169 msaitoh case WM_T_ICH9:
6575 1.169 msaitoh case WM_T_ICH10:
6576 1.190 msaitoh case WM_T_PCH:
6577 1.169 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
6578 1.169 msaitoh break;
6579 1.169 msaitoh case WM_T_82574:
6580 1.185 msaitoh case WM_T_82583:
6581 1.169 msaitoh rv = wm_check_mng_mode_82574(sc);
6582 1.169 msaitoh break;
6583 1.169 msaitoh case WM_T_82571:
6584 1.169 msaitoh case WM_T_82572:
6585 1.169 msaitoh case WM_T_82573:
6586 1.169 msaitoh case WM_T_80003:
6587 1.169 msaitoh rv = wm_check_mng_mode_generic(sc);
6588 1.169 msaitoh break;
6589 1.169 msaitoh default:
6590 1.169 msaitoh /* noting to do */
6591 1.169 msaitoh rv = 0;
6592 1.169 msaitoh break;
6593 1.169 msaitoh }
6594 1.169 msaitoh
6595 1.169 msaitoh return rv;
6596 1.169 msaitoh }
6597 1.169 msaitoh
6598 1.169 msaitoh static int
6599 1.169 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
6600 1.169 msaitoh {
6601 1.169 msaitoh uint32_t fwsm;
6602 1.169 msaitoh
6603 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6604 1.169 msaitoh
6605 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
6606 1.169 msaitoh return 1;
6607 1.169 msaitoh
6608 1.169 msaitoh return 0;
6609 1.169 msaitoh }
6610 1.169 msaitoh
6611 1.169 msaitoh static int
6612 1.169 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
6613 1.169 msaitoh {
6614 1.169 msaitoh uint16_t data;
6615 1.169 msaitoh
6616 1.187 msaitoh wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
6617 1.169 msaitoh
6618 1.187 msaitoh if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
6619 1.169 msaitoh return 1;
6620 1.169 msaitoh
6621 1.169 msaitoh return 0;
6622 1.169 msaitoh }
6623 1.169 msaitoh
6624 1.169 msaitoh static int
6625 1.169 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
6626 1.169 msaitoh {
6627 1.169 msaitoh uint32_t fwsm;
6628 1.169 msaitoh
6629 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6630 1.169 msaitoh
6631 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
6632 1.169 msaitoh return 1;
6633 1.169 msaitoh
6634 1.169 msaitoh return 0;
6635 1.169 msaitoh }
6636 1.169 msaitoh
6637 1.189 msaitoh static int
6638 1.189 msaitoh wm_check_reset_block(struct wm_softc *sc)
6639 1.189 msaitoh {
6640 1.189 msaitoh uint32_t reg;
6641 1.189 msaitoh
6642 1.189 msaitoh switch (sc->sc_type) {
6643 1.189 msaitoh case WM_T_ICH8:
6644 1.189 msaitoh case WM_T_ICH9:
6645 1.189 msaitoh case WM_T_ICH10:
6646 1.190 msaitoh case WM_T_PCH:
6647 1.189 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
6648 1.189 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
6649 1.189 msaitoh return 0;
6650 1.189 msaitoh else
6651 1.189 msaitoh return -1;
6652 1.189 msaitoh break;
6653 1.189 msaitoh case WM_T_82571:
6654 1.189 msaitoh case WM_T_82572:
6655 1.189 msaitoh case WM_T_82573:
6656 1.189 msaitoh case WM_T_82574:
6657 1.189 msaitoh case WM_T_82583:
6658 1.189 msaitoh case WM_T_80003:
6659 1.189 msaitoh reg = CSR_READ(sc, WMREG_MANC);
6660 1.189 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
6661 1.189 msaitoh return -1;
6662 1.189 msaitoh else
6663 1.189 msaitoh return 0;
6664 1.189 msaitoh break;
6665 1.189 msaitoh default:
6666 1.189 msaitoh /* no problem */
6667 1.189 msaitoh break;
6668 1.189 msaitoh }
6669 1.189 msaitoh
6670 1.189 msaitoh return 0;
6671 1.189 msaitoh }
6672 1.189 msaitoh
6673 1.169 msaitoh static void
6674 1.169 msaitoh wm_get_hw_control(struct wm_softc *sc)
6675 1.169 msaitoh {
6676 1.169 msaitoh uint32_t reg;
6677 1.169 msaitoh
6678 1.169 msaitoh switch (sc->sc_type) {
6679 1.169 msaitoh case WM_T_82573:
6680 1.169 msaitoh #if 0
6681 1.169 msaitoh case WM_T_82574:
6682 1.185 msaitoh case WM_T_82583:
6683 1.169 msaitoh /*
6684 1.169 msaitoh * FreeBSD's em driver has the function for 82574 to checks
6685 1.169 msaitoh * the management mode, but it's not used. Why?
6686 1.169 msaitoh */
6687 1.169 msaitoh #endif
6688 1.169 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
6689 1.169 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
6690 1.169 msaitoh break;
6691 1.169 msaitoh case WM_T_82571:
6692 1.169 msaitoh case WM_T_82572:
6693 1.169 msaitoh case WM_T_80003:
6694 1.169 msaitoh case WM_T_ICH8:
6695 1.169 msaitoh case WM_T_ICH9:
6696 1.169 msaitoh case WM_T_ICH10:
6697 1.190 msaitoh case WM_T_PCH:
6698 1.169 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
6699 1.169 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
6700 1.169 msaitoh break;
6701 1.169 msaitoh default:
6702 1.169 msaitoh break;
6703 1.169 msaitoh }
6704 1.169 msaitoh }
6705 1.173 msaitoh
6706 1.173 msaitoh /* XXX Currently TBI only */
6707 1.173 msaitoh static int
6708 1.173 msaitoh wm_check_for_link(struct wm_softc *sc)
6709 1.173 msaitoh {
6710 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
6711 1.173 msaitoh uint32_t rxcw;
6712 1.173 msaitoh uint32_t ctrl;
6713 1.173 msaitoh uint32_t status;
6714 1.173 msaitoh uint32_t sig;
6715 1.173 msaitoh
6716 1.173 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
6717 1.173 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
6718 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
6719 1.173 msaitoh
6720 1.173 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
6721 1.173 msaitoh
6722 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
6723 1.173 msaitoh device_xname(sc->sc_dev), __func__,
6724 1.173 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
6725 1.173 msaitoh ((status & STATUS_LU) != 0),
6726 1.173 msaitoh ((rxcw & RXCW_C) != 0)
6727 1.173 msaitoh ));
6728 1.173 msaitoh
6729 1.173 msaitoh /*
6730 1.173 msaitoh * SWDPIN LU RXCW
6731 1.173 msaitoh * 0 0 0
6732 1.173 msaitoh * 0 0 1 (should not happen)
6733 1.173 msaitoh * 0 1 0 (should not happen)
6734 1.173 msaitoh * 0 1 1 (should not happen)
6735 1.173 msaitoh * 1 0 0 Disable autonego and force linkup
6736 1.173 msaitoh * 1 0 1 got /C/ but not linkup yet
6737 1.173 msaitoh * 1 1 0 (linkup)
6738 1.173 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
6739 1.173 msaitoh *
6740 1.173 msaitoh */
6741 1.173 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
6742 1.173 msaitoh && ((status & STATUS_LU) == 0)
6743 1.173 msaitoh && ((rxcw & RXCW_C) == 0)) {
6744 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
6745 1.173 msaitoh __func__));
6746 1.173 msaitoh sc->sc_tbi_linkup = 0;
6747 1.173 msaitoh /* Disable auto-negotiation in the TXCW register */
6748 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
6749 1.173 msaitoh
6750 1.173 msaitoh /*
6751 1.173 msaitoh * Force link-up and also force full-duplex.
6752 1.173 msaitoh *
6753 1.173 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
6754 1.173 msaitoh * so we should update sc->sc_ctrl
6755 1.173 msaitoh */
6756 1.173 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
6757 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6758 1.194 msaitoh } else if (((status & STATUS_LU) != 0)
6759 1.173 msaitoh && ((rxcw & RXCW_C) != 0)
6760 1.173 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
6761 1.173 msaitoh sc->sc_tbi_linkup = 1;
6762 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
6763 1.173 msaitoh __func__));
6764 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
6765 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
6766 1.173 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
6767 1.173 msaitoh && ((rxcw & RXCW_C) != 0)) {
6768 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
6769 1.173 msaitoh } else {
6770 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
6771 1.173 msaitoh status));
6772 1.173 msaitoh }
6773 1.173 msaitoh
6774 1.173 msaitoh return 0;
6775 1.173 msaitoh }
6776 1.192 msaitoh
6777 1.192 msaitoh /*
6778 1.192 msaitoh * Workaround for pch's PHYs
6779 1.192 msaitoh * XXX should be moved to new PHY driver?
6780 1.192 msaitoh */
6781 1.192 msaitoh static void
6782 1.192 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
6783 1.192 msaitoh {
6784 1.192 msaitoh
6785 1.192 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
6786 1.192 msaitoh
6787 1.192 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
6788 1.192 msaitoh
6789 1.192 msaitoh /* 82578 */
6790 1.192 msaitoh if (sc->sc_phytype == WMPHY_82578) {
6791 1.192 msaitoh /* PCH rev. < 3 */
6792 1.192 msaitoh if (sc->sc_rev < 3) {
6793 1.192 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
6794 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
6795 1.192 msaitoh 0x66c0);
6796 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
6797 1.192 msaitoh 0xffff);
6798 1.192 msaitoh }
6799 1.192 msaitoh
6800 1.192 msaitoh /* XXX phy rev. < 2 */
6801 1.192 msaitoh }
6802 1.192 msaitoh
6803 1.192 msaitoh /* Select page 0 */
6804 1.192 msaitoh
6805 1.192 msaitoh /* XXX acquire semaphore */
6806 1.192 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
6807 1.192 msaitoh /* XXX release semaphore */
6808 1.192 msaitoh
6809 1.192 msaitoh /*
6810 1.192 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
6811 1.192 msaitoh * link so that it disables K1 if link is in 1Gbps.
6812 1.192 msaitoh */
6813 1.192 msaitoh wm_k1_gig_workaround_hv(sc, 1);
6814 1.192 msaitoh }
6815 1.192 msaitoh
6816 1.192 msaitoh static void
6817 1.192 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
6818 1.192 msaitoh {
6819 1.192 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
6820 1.192 msaitoh
6821 1.192 msaitoh /* XXX acquire semaphore */
6822 1.192 msaitoh
6823 1.192 msaitoh if (link) {
6824 1.192 msaitoh k1_enable = 0;
6825 1.198 msaitoh
6826 1.192 msaitoh /* Link stall fix for link up */
6827 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
6828 1.192 msaitoh } else {
6829 1.192 msaitoh /* Link stall fix for link down */
6830 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
6831 1.192 msaitoh }
6832 1.192 msaitoh
6833 1.192 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
6834 1.192 msaitoh
6835 1.192 msaitoh /* XXX release semaphore */
6836 1.192 msaitoh }
6837 1.192 msaitoh
6838 1.192 msaitoh static void
6839 1.192 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
6840 1.192 msaitoh {
6841 1.192 msaitoh uint32_t ctrl, ctrl_ext, tmp;
6842 1.192 msaitoh uint16_t kmrn_reg;
6843 1.192 msaitoh
6844 1.192 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
6845 1.192 msaitoh
6846 1.192 msaitoh if (k1_enable)
6847 1.192 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
6848 1.192 msaitoh else
6849 1.192 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
6850 1.192 msaitoh
6851 1.192 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
6852 1.192 msaitoh
6853 1.192 msaitoh delay(20);
6854 1.192 msaitoh
6855 1.192 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
6856 1.192 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
6857 1.192 msaitoh
6858 1.192 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
6859 1.192 msaitoh tmp |= CTRL_FRCSPD;
6860 1.192 msaitoh
6861 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
6862 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
6863 1.192 msaitoh delay(20);
6864 1.192 msaitoh
6865 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
6866 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
6867 1.192 msaitoh delay(20);
6868 1.192 msaitoh }
6869 1.199 msaitoh
6870 1.199 msaitoh static void
6871 1.199 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
6872 1.199 msaitoh {
6873 1.199 msaitoh uint32_t gcr;
6874 1.199 msaitoh pcireg_t ctrl2;
6875 1.199 msaitoh
6876 1.199 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
6877 1.199 msaitoh
6878 1.199 msaitoh /* Only take action if timeout value is defaulted to 0 */
6879 1.199 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
6880 1.199 msaitoh goto out;
6881 1.199 msaitoh
6882 1.199 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
6883 1.199 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
6884 1.199 msaitoh goto out;
6885 1.199 msaitoh }
6886 1.199 msaitoh
6887 1.199 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
6888 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2);
6889 1.199 msaitoh ctrl2 |= WM_PCI_PCIE_DCSR2_16MS;
6890 1.199 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
6891 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2, ctrl2);
6892 1.199 msaitoh
6893 1.199 msaitoh out:
6894 1.199 msaitoh /* Disable completion timeout resend */
6895 1.199 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
6896 1.199 msaitoh
6897 1.199 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
6898 1.199 msaitoh }
6899 1.199 msaitoh
6900 1.199 msaitoh /* special case - for 82575 - need to do manual init ... */
6901 1.199 msaitoh static void
6902 1.199 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
6903 1.199 msaitoh {
6904 1.199 msaitoh /*
6905 1.199 msaitoh * remark: this is untested code - we have no board without EEPROM
6906 1.199 msaitoh * same setup as mentioned int the freeBSD driver for the i82575
6907 1.199 msaitoh */
6908 1.199 msaitoh
6909 1.199 msaitoh /* SerDes configuration via SERDESCTRL */
6910 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
6911 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
6912 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
6913 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
6914 1.199 msaitoh
6915 1.199 msaitoh /* CCM configuration via CCMCTL register */
6916 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
6917 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
6918 1.199 msaitoh
6919 1.199 msaitoh /* PCIe lanes configuration */
6920 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
6921 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
6922 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
6923 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
6924 1.199 msaitoh
6925 1.199 msaitoh /* PCIe PLL Configuration */
6926 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
6927 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
6928 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
6929 1.199 msaitoh }
6930