if_wm.c revision 1.206 1 1.206 joerg /* $NetBSD: if_wm.c,v 1.206 2010/04/05 07:20:28 joerg Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.139 bouyer Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.139 bouyer
43 1.139 bouyer Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.139 bouyer
46 1.139 bouyer 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.139 bouyer
49 1.139 bouyer 2. Redistributions in binary form must reproduce the above copyright
50 1.139 bouyer notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.139 bouyer
53 1.139 bouyer 3. Neither the name of the Intel Corporation nor the names of its
54 1.139 bouyer contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.139 bouyer
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.139 bouyer AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.139 bouyer IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.139 bouyer ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.139 bouyer LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.139 bouyer CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.139 bouyer SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.139 bouyer INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.139 bouyer CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
76 1.1 thorpej */
77 1.38 lukem
78 1.38 lukem #include <sys/cdefs.h>
79 1.206 joerg __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.206 2010/04/05 07:20:28 joerg Exp $");
80 1.1 thorpej
81 1.21 itojun #include "rnd.h"
82 1.1 thorpej
83 1.1 thorpej #include <sys/param.h>
84 1.1 thorpej #include <sys/systm.h>
85 1.96 perry #include <sys/callout.h>
86 1.1 thorpej #include <sys/mbuf.h>
87 1.1 thorpej #include <sys/malloc.h>
88 1.1 thorpej #include <sys/kernel.h>
89 1.1 thorpej #include <sys/socket.h>
90 1.1 thorpej #include <sys/ioctl.h>
91 1.1 thorpej #include <sys/errno.h>
92 1.1 thorpej #include <sys/device.h>
93 1.1 thorpej #include <sys/queue.h>
94 1.84 thorpej #include <sys/syslog.h>
95 1.1 thorpej
96 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
97 1.1 thorpej
98 1.21 itojun #if NRND > 0
99 1.21 itojun #include <sys/rnd.h>
100 1.21 itojun #endif
101 1.21 itojun
102 1.1 thorpej #include <net/if.h>
103 1.96 perry #include <net/if_dl.h>
104 1.1 thorpej #include <net/if_media.h>
105 1.1 thorpej #include <net/if_ether.h>
106 1.1 thorpej
107 1.1 thorpej #include <net/bpf.h>
108 1.1 thorpej
109 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
110 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
111 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
112 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
113 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
114 1.1 thorpej
115 1.147 ad #include <sys/bus.h>
116 1.147 ad #include <sys/intr.h>
117 1.1 thorpej #include <machine/endian.h>
118 1.1 thorpej
119 1.1 thorpej #include <dev/mii/mii.h>
120 1.1 thorpej #include <dev/mii/miivar.h>
121 1.202 msaitoh #include <dev/mii/miidevs.h>
122 1.1 thorpej #include <dev/mii/mii_bitbang.h>
123 1.127 bouyer #include <dev/mii/ikphyreg.h>
124 1.191 msaitoh #include <dev/mii/igphyreg.h>
125 1.202 msaitoh #include <dev/mii/igphyvar.h>
126 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
127 1.1 thorpej
128 1.1 thorpej #include <dev/pci/pcireg.h>
129 1.1 thorpej #include <dev/pci/pcivar.h>
130 1.1 thorpej #include <dev/pci/pcidevs.h>
131 1.1 thorpej
132 1.1 thorpej #include <dev/pci/if_wmreg.h>
133 1.182 msaitoh #include <dev/pci/if_wmvar.h>
134 1.1 thorpej
135 1.1 thorpej #ifdef WM_DEBUG
136 1.1 thorpej #define WM_DEBUG_LINK 0x01
137 1.1 thorpej #define WM_DEBUG_TX 0x02
138 1.1 thorpej #define WM_DEBUG_RX 0x04
139 1.1 thorpej #define WM_DEBUG_GMII 0x08
140 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
141 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
142 1.203 msaitoh | WM_DEBUG_MANAGE;
143 1.1 thorpej
144 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
145 1.1 thorpej #else
146 1.1 thorpej #define DPRINTF(x, y) /* nothing */
147 1.1 thorpej #endif /* WM_DEBUG */
148 1.1 thorpej
149 1.1 thorpej /*
150 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
151 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
152 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
153 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
154 1.75 thorpej * of them at a time.
155 1.75 thorpej *
156 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
157 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
158 1.75 thorpej * situations with jumbo frames.
159 1.1 thorpej */
160 1.75 thorpej #define WM_NTXSEGS 256
161 1.2 thorpej #define WM_IFQUEUELEN 256
162 1.74 tron #define WM_TXQUEUELEN_MAX 64
163 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
164 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
165 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
166 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
167 1.75 thorpej #define WM_NTXDESC_82542 256
168 1.75 thorpej #define WM_NTXDESC_82544 4096
169 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
170 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
171 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
172 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
173 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
174 1.1 thorpej
175 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
176 1.82 thorpej
177 1.1 thorpej /*
178 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
179 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
180 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
181 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
182 1.1 thorpej */
183 1.10 thorpej #define WM_NRXDESC 256
184 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
185 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
186 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
187 1.1 thorpej
188 1.1 thorpej /*
189 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
190 1.105 skrll * a single clump that maps to a single DMA segment to make several things
191 1.1 thorpej * easier.
192 1.1 thorpej */
193 1.75 thorpej struct wm_control_data_82544 {
194 1.1 thorpej /*
195 1.75 thorpej * The receive descriptors.
196 1.1 thorpej */
197 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
198 1.1 thorpej
199 1.1 thorpej /*
200 1.75 thorpej * The transmit descriptors. Put these at the end, because
201 1.75 thorpej * we might use a smaller number of them.
202 1.1 thorpej */
203 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
204 1.75 thorpej };
205 1.75 thorpej
206 1.75 thorpej struct wm_control_data_82542 {
207 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
208 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
209 1.1 thorpej };
210 1.1 thorpej
211 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
212 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
213 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
214 1.1 thorpej
215 1.1 thorpej /*
216 1.1 thorpej * Software state for transmit jobs.
217 1.1 thorpej */
218 1.1 thorpej struct wm_txsoft {
219 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
220 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
221 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
222 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
223 1.4 thorpej int txs_ndesc; /* # of descriptors used */
224 1.1 thorpej };
225 1.1 thorpej
226 1.1 thorpej /*
227 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
228 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
229 1.1 thorpej * more than one buffer, we chain them together.
230 1.1 thorpej */
231 1.1 thorpej struct wm_rxsoft {
232 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
233 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
234 1.1 thorpej };
235 1.1 thorpej
236 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
237 1.173 msaitoh
238 1.199 msaitoh static uint16_t swfwphysem[] = {
239 1.199 msaitoh SWFW_PHY0_SM,
240 1.199 msaitoh SWFW_PHY1_SM,
241 1.199 msaitoh SWFW_PHY2_SM,
242 1.199 msaitoh SWFW_PHY3_SM
243 1.199 msaitoh };
244 1.199 msaitoh
245 1.1 thorpej /*
246 1.1 thorpej * Software state per device.
247 1.1 thorpej */
248 1.1 thorpej struct wm_softc {
249 1.160 christos device_t sc_dev; /* generic device information */
250 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
251 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
252 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
253 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
254 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
255 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
256 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
257 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
258 1.199 msaitoh
259 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
260 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
261 1.199 msaitoh
262 1.123 jmcneill pci_chipset_tag_t sc_pc;
263 1.123 jmcneill pcitag_t sc_pcitag;
264 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
265 1.199 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability register offset */
266 1.1 thorpej
267 1.203 msaitoh const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
268 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
269 1.192 msaitoh int sc_rev; /* MAC revision */
270 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
271 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
272 1.1 thorpej int sc_flags; /* flags; see below */
273 1.179 msaitoh int sc_if_flags; /* last if_flags */
274 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
275 1.199 msaitoh int sc_align_tweak;
276 1.1 thorpej
277 1.1 thorpej void *sc_ih; /* interrupt cookie */
278 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
279 1.1 thorpej
280 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
281 1.199 msaitoh int sc_ich8_flash_base;
282 1.199 msaitoh int sc_ich8_flash_bank_size;
283 1.199 msaitoh int sc_nvm_k1_enabled;
284 1.42 thorpej
285 1.1 thorpej /*
286 1.1 thorpej * Software state for the transmit and receive descriptors.
287 1.1 thorpej */
288 1.203 msaitoh int sc_txnum; /* must be a power of two */
289 1.203 msaitoh struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
290 1.203 msaitoh struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
291 1.1 thorpej
292 1.1 thorpej /*
293 1.1 thorpej * Control data structures.
294 1.1 thorpej */
295 1.201 msaitoh int sc_ntxdesc; /* must be a power of two */
296 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
297 1.201 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
298 1.201 msaitoh bus_dma_segment_t sc_cd_seg; /* control data segment */
299 1.201 msaitoh int sc_cd_rseg; /* real number of control segment */
300 1.201 msaitoh size_t sc_cd_size; /* control data size */
301 1.201 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
302 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
303 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
304 1.1 thorpej
305 1.1 thorpej #ifdef WM_EVENT_COUNTERS
306 1.1 thorpej /* Event counters. */
307 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
308 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
309 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
310 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
311 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
312 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
313 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
314 1.1 thorpej
315 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
316 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
317 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
318 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
319 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
320 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
321 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
322 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
323 1.1 thorpej
324 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
325 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
326 1.1 thorpej
327 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
328 1.71 thorpej
329 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
330 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
331 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
332 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
333 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
334 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
335 1.1 thorpej
336 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
337 1.1 thorpej
338 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
339 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
340 1.1 thorpej
341 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
342 1.1 thorpej int sc_txsnext; /* next free Tx job */
343 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
344 1.1 thorpej
345 1.78 thorpej /* These 5 variables are used only on the 82547. */
346 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
347 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
348 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
349 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
350 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
351 1.78 thorpej
352 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
353 1.1 thorpej
354 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
355 1.1 thorpej int sc_rxdiscard;
356 1.1 thorpej int sc_rxlen;
357 1.1 thorpej struct mbuf *sc_rxhead;
358 1.1 thorpej struct mbuf *sc_rxtail;
359 1.1 thorpej struct mbuf **sc_rxtailp;
360 1.1 thorpej
361 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
362 1.1 thorpej #if 0
363 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
364 1.1 thorpej #endif
365 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
366 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
367 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
368 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
369 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
370 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
371 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
372 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
373 1.1 thorpej
374 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
375 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
376 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
377 1.173 msaitoh int sc_tbi_nrxcfg; /* count of ICR_RXCFG */
378 1.173 msaitoh int sc_tbi_lastnrxcfg; /* count of ICR_RXCFG (on last tick) */
379 1.1 thorpej
380 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
381 1.21 itojun
382 1.21 itojun #if NRND > 0
383 1.21 itojun rndsource_element_t rnd_source; /* random source */
384 1.21 itojun #endif
385 1.1 thorpej };
386 1.1 thorpej
387 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
388 1.1 thorpej do { \
389 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
390 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
391 1.1 thorpej (sc)->sc_rxlen = 0; \
392 1.1 thorpej } while (/*CONSTCOND*/0)
393 1.1 thorpej
394 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
395 1.1 thorpej do { \
396 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
397 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
398 1.1 thorpej } while (/*CONSTCOND*/0)
399 1.1 thorpej
400 1.1 thorpej #ifdef WM_EVENT_COUNTERS
401 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
402 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
403 1.1 thorpej #else
404 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
405 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
406 1.1 thorpej #endif
407 1.1 thorpej
408 1.1 thorpej #define CSR_READ(sc, reg) \
409 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
410 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
411 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
412 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
413 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
414 1.1 thorpej
415 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
416 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
417 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
418 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
419 1.139 bouyer
420 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
421 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
422 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
423 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
424 1.139 bouyer
425 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
426 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
427 1.1 thorpej
428 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
429 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
430 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
431 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
432 1.69 thorpej
433 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
434 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
435 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
436 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
437 1.69 thorpej
438 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
439 1.1 thorpej do { \
440 1.1 thorpej int __x, __n; \
441 1.1 thorpej \
442 1.1 thorpej __x = (x); \
443 1.1 thorpej __n = (n); \
444 1.1 thorpej \
445 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
446 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
447 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
448 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
449 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
450 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
451 1.1 thorpej __x = 0; \
452 1.1 thorpej } \
453 1.1 thorpej \
454 1.1 thorpej /* Now sync whatever is left. */ \
455 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
456 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
457 1.1 thorpej } while (/*CONSTCOND*/0)
458 1.1 thorpej
459 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
460 1.1 thorpej do { \
461 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
462 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
463 1.1 thorpej } while (/*CONSTCOND*/0)
464 1.1 thorpej
465 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
466 1.1 thorpej do { \
467 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
468 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
469 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
470 1.1 thorpej \
471 1.1 thorpej /* \
472 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
473 1.1 thorpej * so that the payload after the Ethernet header is aligned \
474 1.1 thorpej * to a 4-byte boundary. \
475 1.1 thorpej * \
476 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
477 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
478 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
479 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
480 1.41 tls * reason, we can't "scoot" packets longer than the standard \
481 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
482 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
483 1.41 tls * the upper layer copy the headers. \
484 1.1 thorpej */ \
485 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
486 1.1 thorpej \
487 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
488 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
489 1.1 thorpej __rxd->wrx_len = 0; \
490 1.1 thorpej __rxd->wrx_cksum = 0; \
491 1.1 thorpej __rxd->wrx_status = 0; \
492 1.1 thorpej __rxd->wrx_errors = 0; \
493 1.1 thorpej __rxd->wrx_special = 0; \
494 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
495 1.1 thorpej \
496 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
497 1.1 thorpej } while (/*CONSTCOND*/0)
498 1.1 thorpej
499 1.47 thorpej static void wm_start(struct ifnet *);
500 1.47 thorpej static void wm_watchdog(struct ifnet *);
501 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
502 1.47 thorpej static int wm_init(struct ifnet *);
503 1.47 thorpej static void wm_stop(struct ifnet *, int);
504 1.203 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
505 1.203 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
506 1.1 thorpej
507 1.47 thorpej static void wm_reset(struct wm_softc *);
508 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
509 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
510 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
511 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
512 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
513 1.47 thorpej static void wm_tick(void *);
514 1.1 thorpej
515 1.47 thorpej static void wm_set_filter(struct wm_softc *);
516 1.1 thorpej
517 1.47 thorpej static int wm_intr(void *);
518 1.47 thorpej static void wm_txintr(struct wm_softc *);
519 1.47 thorpej static void wm_rxintr(struct wm_softc *);
520 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
521 1.1 thorpej
522 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
523 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
524 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
525 1.1 thorpej
526 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
527 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
528 1.1 thorpej
529 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
530 1.1 thorpej
531 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
532 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
533 1.1 thorpej
534 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
535 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
536 1.1 thorpej
537 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
538 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
539 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
540 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
541 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
542 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
543 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
544 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
545 1.167 msaitoh
546 1.157 dyoung static void wm_gmii_statchg(device_t);
547 1.1 thorpej
548 1.191 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
549 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
550 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
551 1.1 thorpej
552 1.178 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
553 1.178 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
554 1.127 bouyer
555 1.199 msaitoh static void wm_set_spiaddrbits(struct wm_softc *);
556 1.160 christos static int wm_match(device_t, cfdata_t, void *);
557 1.157 dyoung static void wm_attach(device_t, device_t, void *);
558 1.201 msaitoh static int wm_detach(device_t, int);
559 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
560 1.146 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
561 1.189 msaitoh static void wm_lan_init_done(struct wm_softc *);
562 1.189 msaitoh static void wm_get_cfg_done(struct wm_softc *);
563 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
564 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
565 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
566 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
567 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
568 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
569 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
570 1.139 bouyer
571 1.139 bouyer static int wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
572 1.139 bouyer static int32_t wm_ich8_cycle_init(struct wm_softc *);
573 1.139 bouyer static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
574 1.139 bouyer static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t,
575 1.148 simonb uint32_t, uint16_t *);
576 1.185 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
577 1.185 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
578 1.169 msaitoh static void wm_82547_txfifo_stall(void *);
579 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
580 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
581 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
582 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
583 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
584 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
585 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
586 1.173 msaitoh static int wm_check_for_link(struct wm_softc *);
587 1.202 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
588 1.202 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
589 1.203 msaitoh #ifdef WM_WOL
590 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
591 1.203 msaitoh #endif
592 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
593 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
594 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
595 1.199 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
596 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
597 1.203 msaitoh static void wm_release_manageability(struct wm_softc *);
598 1.203 msaitoh static void wm_release_hw_control(struct wm_softc *);
599 1.203 msaitoh static void wm_get_wakeup(struct wm_softc *);
600 1.203 msaitoh #ifdef WM_WOL
601 1.203 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
602 1.203 msaitoh static void wm_enable_wakeup(struct wm_softc *);
603 1.203 msaitoh #endif
604 1.203 msaitoh static void wm_init_manageability(struct wm_softc *);
605 1.1 thorpej
606 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
607 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
608 1.1 thorpej
609 1.1 thorpej /*
610 1.1 thorpej * Devices supported by this driver.
611 1.1 thorpej */
612 1.76 thorpej static const struct wm_product {
613 1.1 thorpej pci_vendor_id_t wmp_vendor;
614 1.1 thorpej pci_product_id_t wmp_product;
615 1.1 thorpej const char *wmp_name;
616 1.43 thorpej wm_chip_type wmp_type;
617 1.1 thorpej int wmp_flags;
618 1.1 thorpej #define WMP_F_1000X 0x01
619 1.1 thorpej #define WMP_F_1000T 0x02
620 1.203 msaitoh #define WMP_F_SERDES 0x04
621 1.1 thorpej } wm_products[] = {
622 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
623 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
624 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
625 1.1 thorpej
626 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
627 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
628 1.11 thorpej WM_T_82543, WMP_F_1000X },
629 1.1 thorpej
630 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
631 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
632 1.11 thorpej WM_T_82543, WMP_F_1000T },
633 1.1 thorpej
634 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
635 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
636 1.11 thorpej WM_T_82544, WMP_F_1000T },
637 1.1 thorpej
638 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
639 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
640 1.11 thorpej WM_T_82544, WMP_F_1000X },
641 1.1 thorpej
642 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
643 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
644 1.11 thorpej WM_T_82544, WMP_F_1000T },
645 1.1 thorpej
646 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
647 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
648 1.11 thorpej WM_T_82544, WMP_F_1000T },
649 1.1 thorpej
650 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
651 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
652 1.34 kent WM_T_82540, WMP_F_1000T },
653 1.34 kent
654 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
655 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
656 1.55 thorpej WM_T_82540, WMP_F_1000T },
657 1.55 thorpej
658 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
659 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
660 1.34 kent WM_T_82540, WMP_F_1000T },
661 1.34 kent
662 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
663 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
664 1.33 kent WM_T_82540, WMP_F_1000T },
665 1.33 kent
666 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
667 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
668 1.17 thorpej WM_T_82540, WMP_F_1000T },
669 1.17 thorpej
670 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
671 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
672 1.17 thorpej WM_T_82545, WMP_F_1000T },
673 1.17 thorpej
674 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
675 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
676 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
677 1.55 thorpej
678 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
679 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
680 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
681 1.55 thorpej #if 0
682 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
683 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
684 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
685 1.55 thorpej #endif
686 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
687 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
688 1.39 thorpej WM_T_82546, WMP_F_1000T },
689 1.39 thorpej
690 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
691 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
692 1.17 thorpej WM_T_82546, WMP_F_1000T },
693 1.17 thorpej
694 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
695 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
696 1.17 thorpej WM_T_82545, WMP_F_1000X },
697 1.17 thorpej
698 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
699 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
700 1.17 thorpej WM_T_82546, WMP_F_1000X },
701 1.17 thorpej
702 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
703 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
704 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
705 1.55 thorpej
706 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
707 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
708 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
709 1.55 thorpej #if 0
710 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
711 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
712 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
713 1.55 thorpej #endif
714 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
715 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
716 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
717 1.127 bouyer
718 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
719 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
720 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
721 1.127 bouyer
722 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
723 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
724 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
725 1.116 msaitoh
726 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
727 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
728 1.63 thorpej WM_T_82541, WMP_F_1000T },
729 1.63 thorpej
730 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
731 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
732 1.116 msaitoh WM_T_82541, WMP_F_1000T },
733 1.116 msaitoh
734 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
735 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
736 1.57 thorpej WM_T_82541, WMP_F_1000T },
737 1.57 thorpej
738 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
739 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
740 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
741 1.57 thorpej
742 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
743 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
744 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
745 1.57 thorpej
746 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
747 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
748 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
749 1.57 thorpej
750 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
751 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
752 1.101 tron WM_T_82541_2, WMP_F_1000T },
753 1.101 tron
754 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
755 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
756 1.57 thorpej WM_T_82547, WMP_F_1000T },
757 1.57 thorpej
758 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
759 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
760 1.116 msaitoh WM_T_82547, WMP_F_1000T },
761 1.116 msaitoh
762 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
763 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
764 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
765 1.116 msaitoh
766 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
767 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
768 1.116 msaitoh WM_T_82571, WMP_F_1000T },
769 1.116 msaitoh
770 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
771 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
772 1.116 msaitoh WM_T_82571, WMP_F_1000X },
773 1.116 msaitoh #if 0
774 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
775 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
776 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
777 1.116 msaitoh #endif
778 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
779 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
780 1.127 bouyer WM_T_82571, WMP_F_1000T },
781 1.127 bouyer
782 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
783 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
784 1.116 msaitoh WM_T_82572, WMP_F_1000T },
785 1.116 msaitoh
786 1.151 ragge { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
787 1.151 ragge "Intel PRO/1000 PT Quad Port Server Adapter",
788 1.151 ragge WM_T_82571, WMP_F_1000T, },
789 1.151 ragge
790 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
791 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
792 1.116 msaitoh WM_T_82572, WMP_F_1000X },
793 1.116 msaitoh #if 0
794 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
795 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
796 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
797 1.116 msaitoh #endif
798 1.116 msaitoh
799 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
800 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
801 1.116 msaitoh WM_T_82572, WMP_F_1000T },
802 1.116 msaitoh
803 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
804 1.116 msaitoh "Intel i82573E",
805 1.116 msaitoh WM_T_82573, WMP_F_1000T },
806 1.116 msaitoh
807 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
808 1.117 msaitoh "Intel i82573E IAMT",
809 1.116 msaitoh WM_T_82573, WMP_F_1000T },
810 1.116 msaitoh
811 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
812 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
813 1.116 msaitoh WM_T_82573, WMP_F_1000T },
814 1.116 msaitoh
815 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
816 1.165 sborrill "Intel i82574L",
817 1.165 sborrill WM_T_82574, WMP_F_1000T },
818 1.165 sborrill
819 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
820 1.185 msaitoh "Intel i82583V",
821 1.185 msaitoh WM_T_82583, WMP_F_1000T },
822 1.185 msaitoh
823 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
824 1.127 bouyer "i80003 dual 1000baseT Ethernet",
825 1.127 bouyer WM_T_80003, WMP_F_1000T },
826 1.127 bouyer
827 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
828 1.127 bouyer "i80003 dual 1000baseX Ethernet",
829 1.127 bouyer WM_T_80003, WMP_F_1000T },
830 1.127 bouyer #if 0
831 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
832 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
833 1.127 bouyer WM_T_80003, WMP_F_SERDES },
834 1.127 bouyer #endif
835 1.127 bouyer
836 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
837 1.127 bouyer "Intel i80003 1000baseT Ethernet",
838 1.127 bouyer WM_T_80003, WMP_F_1000T },
839 1.127 bouyer #if 0
840 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
841 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
842 1.127 bouyer WM_T_80003, WMP_F_SERDES },
843 1.127 bouyer #endif
844 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
845 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
846 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
847 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
848 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
849 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
850 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
851 1.139 bouyer "Intel i82801H LAN Controller",
852 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
853 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
854 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
855 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
856 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
857 1.139 bouyer "Intel i82801H (M) LAN Controller",
858 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
859 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
860 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
861 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
862 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
863 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
864 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
865 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
866 1.144 msaitoh "82801I (AMT) LAN Controller",
867 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
868 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
869 1.144 msaitoh "82801I LAN Controller",
870 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
871 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
872 1.144 msaitoh "82801I (G) LAN Controller",
873 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
874 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
875 1.144 msaitoh "82801I (GT) LAN Controller",
876 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
877 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
878 1.144 msaitoh "82801I (C) LAN Controller",
879 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
880 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
881 1.162 bouyer "82801I mobile LAN Controller",
882 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
883 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
884 1.162 bouyer "82801I mobile (V) LAN Controller",
885 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
886 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
887 1.162 bouyer "82801I mobile (AMT) LAN Controller",
888 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
889 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
890 1.191 msaitoh "82567LM-4 LAN Controller",
891 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
892 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
893 1.191 msaitoh "82567V-3 LAN Controller",
894 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
895 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
896 1.191 msaitoh "82567LM-2 LAN Controller",
897 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
898 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
899 1.191 msaitoh "82567LF-2 LAN Controller",
900 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
901 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
902 1.164 markd "82567LM-3 LAN Controller",
903 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
904 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
905 1.167 msaitoh "82567LF-3 LAN Controller",
906 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
907 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
908 1.191 msaitoh "82567V-2 LAN Controller",
909 1.174 msaitoh WM_T_ICH10, WMP_F_1000T },
910 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
911 1.190 msaitoh "PCH LAN (82578LM) Controller",
912 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
913 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
914 1.190 msaitoh "PCH LAN (82578LC) Controller",
915 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
916 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
917 1.190 msaitoh "PCH LAN (82578DM) Controller",
918 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
919 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
920 1.190 msaitoh "PCH LAN (82578DC) Controller",
921 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
922 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
923 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
924 1.199 msaitoh WM_T_82575, WMP_F_1000T },
925 1.199 msaitoh #if 0
926 1.199 msaitoh /*
927 1.199 msaitoh * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
928 1.199 msaitoh * disabled for now ...
929 1.199 msaitoh */
930 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
931 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
932 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
933 1.199 msaitoh #endif
934 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
935 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
936 1.199 msaitoh WM_T_82575, WMP_F_1000T },
937 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
938 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
939 1.199 msaitoh WM_T_82575, WMP_F_1000T },
940 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
941 1.199 msaitoh "82576 1000BaseT Ethernet",
942 1.199 msaitoh WM_T_82576, WMP_F_1000T },
943 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
944 1.199 msaitoh "82576 1000BaseX Ethernet",
945 1.199 msaitoh WM_T_82576, WMP_F_1000X },
946 1.199 msaitoh #if 0
947 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
948 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
949 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
950 1.199 msaitoh #endif
951 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
952 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
953 1.199 msaitoh WM_T_82576, WMP_F_1000T },
954 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
955 1.199 msaitoh "82576 gigabit Ethernet",
956 1.199 msaitoh WM_T_82576, WMP_F_1000T },
957 1.199 msaitoh #if 0
958 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
959 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
960 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
961 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
962 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
963 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
964 1.199 msaitoh #endif
965 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
966 1.199 msaitoh "82580 1000BaseT Ethernet",
967 1.199 msaitoh WM_T_82580, WMP_F_1000T },
968 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
969 1.199 msaitoh "82580 1000BaseX Ethernet",
970 1.199 msaitoh WM_T_82580, WMP_F_1000X },
971 1.199 msaitoh #if 0
972 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
973 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
974 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
975 1.199 msaitoh #endif
976 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
977 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
978 1.199 msaitoh WM_T_82580, WMP_F_1000T },
979 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
980 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
981 1.199 msaitoh WM_T_82580, WMP_F_1000T },
982 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER,
983 1.199 msaitoh "82580 1000BaseT Ethernet",
984 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
985 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER_DUAL,
986 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
987 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
988 1.1 thorpej { 0, 0,
989 1.1 thorpej NULL,
990 1.1 thorpej 0, 0 },
991 1.1 thorpej };
992 1.1 thorpej
993 1.2 thorpej #ifdef WM_EVENT_COUNTERS
994 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
995 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
996 1.2 thorpej
997 1.53 thorpej #if 0 /* Not currently used */
998 1.110 perry static inline uint32_t
999 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1000 1.53 thorpej {
1001 1.53 thorpej
1002 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1003 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1004 1.53 thorpej }
1005 1.53 thorpej #endif
1006 1.53 thorpej
1007 1.110 perry static inline void
1008 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1009 1.53 thorpej {
1010 1.53 thorpej
1011 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1012 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1013 1.53 thorpej }
1014 1.53 thorpej
1015 1.110 perry static inline void
1016 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1017 1.199 msaitoh uint32_t data)
1018 1.199 msaitoh {
1019 1.199 msaitoh uint32_t regval;
1020 1.199 msaitoh int i;
1021 1.199 msaitoh
1022 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1023 1.199 msaitoh
1024 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1025 1.199 msaitoh
1026 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1027 1.199 msaitoh delay(5);
1028 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1029 1.199 msaitoh break;
1030 1.199 msaitoh }
1031 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1032 1.199 msaitoh aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
1033 1.199 msaitoh device_xname(sc->sc_dev), reg);
1034 1.199 msaitoh }
1035 1.199 msaitoh }
1036 1.199 msaitoh
1037 1.199 msaitoh static inline void
1038 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1039 1.69 thorpej {
1040 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1041 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1042 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1043 1.69 thorpej else
1044 1.69 thorpej wa->wa_high = 0;
1045 1.69 thorpej }
1046 1.69 thorpej
1047 1.185 msaitoh static void
1048 1.199 msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
1049 1.185 msaitoh {
1050 1.185 msaitoh uint32_t reg;
1051 1.185 msaitoh
1052 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1053 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1054 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1055 1.185 msaitoh }
1056 1.185 msaitoh
1057 1.1 thorpej static const struct wm_product *
1058 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1059 1.1 thorpej {
1060 1.1 thorpej const struct wm_product *wmp;
1061 1.1 thorpej
1062 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1063 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1064 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1065 1.194 msaitoh return wmp;
1066 1.1 thorpej }
1067 1.194 msaitoh return NULL;
1068 1.1 thorpej }
1069 1.1 thorpej
1070 1.47 thorpej static int
1071 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1072 1.1 thorpej {
1073 1.1 thorpej struct pci_attach_args *pa = aux;
1074 1.1 thorpej
1075 1.1 thorpej if (wm_lookup(pa) != NULL)
1076 1.194 msaitoh return 1;
1077 1.1 thorpej
1078 1.194 msaitoh return 0;
1079 1.1 thorpej }
1080 1.1 thorpej
1081 1.47 thorpej static void
1082 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1083 1.1 thorpej {
1084 1.157 dyoung struct wm_softc *sc = device_private(self);
1085 1.1 thorpej struct pci_attach_args *pa = aux;
1086 1.182 msaitoh prop_dictionary_t dict;
1087 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1088 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1089 1.1 thorpej pci_intr_handle_t ih;
1090 1.1 thorpej const char *intrstr = NULL;
1091 1.160 christos const char *eetype, *xname;
1092 1.1 thorpej bus_space_tag_t memt;
1093 1.1 thorpej bus_space_handle_t memh;
1094 1.201 msaitoh bus_size_t memsize;
1095 1.1 thorpej int memh_valid;
1096 1.201 msaitoh int i, error;
1097 1.1 thorpej const struct wm_product *wmp;
1098 1.115 thorpej prop_data_t ea;
1099 1.115 thorpej prop_number_t pn;
1100 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1101 1.187 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin, io3;
1102 1.1 thorpej pcireg_t preg, memtype;
1103 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1104 1.44 thorpej uint32_t reg;
1105 1.1 thorpej
1106 1.160 christos sc->sc_dev = self;
1107 1.142 ad callout_init(&sc->sc_tick_ch, 0);
1108 1.1 thorpej
1109 1.203 msaitoh sc->sc_wmp = wmp = wm_lookup(pa);
1110 1.1 thorpej if (wmp == NULL) {
1111 1.1 thorpej printf("\n");
1112 1.1 thorpej panic("wm_attach: impossible");
1113 1.1 thorpej }
1114 1.1 thorpej
1115 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1116 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1117 1.123 jmcneill
1118 1.69 thorpej if (pci_dma64_available(pa))
1119 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1120 1.69 thorpej else
1121 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1122 1.1 thorpej
1123 1.192 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
1124 1.37 thorpej aprint_naive(": Ethernet controller\n");
1125 1.192 msaitoh aprint_normal(": %s, rev. %d\n", wmp->wmp_name, sc->sc_rev);
1126 1.1 thorpej
1127 1.1 thorpej sc->sc_type = wmp->wmp_type;
1128 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1129 1.192 msaitoh if (sc->sc_rev < 2) {
1130 1.160 christos aprint_error_dev(sc->sc_dev,
1131 1.160 christos "i82542 must be at least rev. 2\n");
1132 1.1 thorpej return;
1133 1.1 thorpej }
1134 1.192 msaitoh if (sc->sc_rev < 3)
1135 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1136 1.1 thorpej }
1137 1.1 thorpej
1138 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1139 1.199 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER))
1140 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1141 1.199 msaitoh
1142 1.184 msaitoh /* Set device properties (mactype) */
1143 1.182 msaitoh dict = device_properties(sc->sc_dev);
1144 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1145 1.182 msaitoh
1146 1.1 thorpej /*
1147 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1148 1.53 thorpej * and it is really required for normal operation.
1149 1.1 thorpej */
1150 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1151 1.1 thorpej switch (memtype) {
1152 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1153 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1154 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1155 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1156 1.1 thorpej break;
1157 1.1 thorpej default:
1158 1.1 thorpej memh_valid = 0;
1159 1.189 msaitoh break;
1160 1.1 thorpej }
1161 1.1 thorpej
1162 1.1 thorpej if (memh_valid) {
1163 1.1 thorpej sc->sc_st = memt;
1164 1.1 thorpej sc->sc_sh = memh;
1165 1.201 msaitoh sc->sc_ss = memsize;
1166 1.1 thorpej } else {
1167 1.160 christos aprint_error_dev(sc->sc_dev,
1168 1.160 christos "unable to map device registers\n");
1169 1.1 thorpej return;
1170 1.1 thorpej }
1171 1.1 thorpej
1172 1.203 msaitoh wm_get_wakeup(sc);
1173 1.203 msaitoh
1174 1.53 thorpej /*
1175 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1176 1.53 thorpej * register access. It is not desirable (nor supported in
1177 1.53 thorpej * this driver) to use it for normal operation, though it is
1178 1.53 thorpej * required to work around bugs in some chip versions.
1179 1.53 thorpej */
1180 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1181 1.53 thorpej /* First we have to find the I/O BAR. */
1182 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1183 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
1184 1.53 thorpej PCI_MAPREG_TYPE_IO)
1185 1.53 thorpej break;
1186 1.53 thorpej }
1187 1.53 thorpej if (i == PCI_MAPREG_END)
1188 1.160 christos aprint_error_dev(sc->sc_dev,
1189 1.160 christos "WARNING: unable to find I/O BAR\n");
1190 1.88 briggs else {
1191 1.88 briggs /*
1192 1.88 briggs * The i8254x doesn't apparently respond when the
1193 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1194 1.88 briggs * been configured.
1195 1.88 briggs */
1196 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1197 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1198 1.160 christos aprint_error_dev(sc->sc_dev,
1199 1.160 christos "WARNING: I/O BAR at zero.\n");
1200 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1201 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1202 1.88 briggs NULL, NULL) == 0) {
1203 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1204 1.88 briggs } else {
1205 1.160 christos aprint_error_dev(sc->sc_dev,
1206 1.160 christos "WARNING: unable to map I/O space\n");
1207 1.88 briggs }
1208 1.88 briggs }
1209 1.88 briggs
1210 1.53 thorpej }
1211 1.53 thorpej
1212 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1213 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1214 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1215 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1216 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1217 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1218 1.1 thorpej
1219 1.122 christos /* power up chip */
1220 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1221 1.122 christos NULL)) && error != EOPNOTSUPP) {
1222 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1223 1.122 christos return;
1224 1.1 thorpej }
1225 1.1 thorpej
1226 1.1 thorpej /*
1227 1.1 thorpej * Map and establish our interrupt.
1228 1.1 thorpej */
1229 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1230 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1231 1.1 thorpej return;
1232 1.1 thorpej }
1233 1.1 thorpej intrstr = pci_intr_string(pc, ih);
1234 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1235 1.1 thorpej if (sc->sc_ih == NULL) {
1236 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1237 1.1 thorpej if (intrstr != NULL)
1238 1.181 njoly aprint_error(" at %s", intrstr);
1239 1.181 njoly aprint_error("\n");
1240 1.1 thorpej return;
1241 1.1 thorpej }
1242 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1243 1.52 thorpej
1244 1.52 thorpej /*
1245 1.199 msaitoh * Check the function ID (unit number of the chip).
1246 1.199 msaitoh */
1247 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1248 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1249 1.205 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
1250 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1251 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1252 1.199 msaitoh else
1253 1.199 msaitoh sc->sc_funcid = 0;
1254 1.199 msaitoh
1255 1.199 msaitoh /*
1256 1.52 thorpej * Determine a few things about the bus we're connected to.
1257 1.52 thorpej */
1258 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1259 1.52 thorpej /* We don't really know the bus characteristics here. */
1260 1.52 thorpej sc->sc_bus_speed = 33;
1261 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1262 1.73 tron /*
1263 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1264 1.73 tron * a 32-bit 66MHz PCI Bus.
1265 1.73 tron */
1266 1.73 tron sc->sc_flags |= WM_F_CSA;
1267 1.73 tron sc->sc_bus_speed = 66;
1268 1.160 christos aprint_verbose_dev(sc->sc_dev,
1269 1.160 christos "Communication Streaming Architecture\n");
1270 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1271 1.142 ad callout_init(&sc->sc_txfifo_ch, 0);
1272 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1273 1.78 thorpej wm_82547_txfifo_stall, sc);
1274 1.160 christos aprint_verbose_dev(sc->sc_dev,
1275 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1276 1.78 thorpej }
1277 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1278 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1279 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1280 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1281 1.199 msaitoh && (sc->sc_type != WM_T_PCH)) {
1282 1.139 bouyer sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
1283 1.199 msaitoh /* ICH* and PCH have no PCIe capability registers */
1284 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1285 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1286 1.199 msaitoh NULL) == 0)
1287 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1288 1.199 msaitoh "unable to find PCIe capability\n");
1289 1.199 msaitoh }
1290 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1291 1.73 tron } else {
1292 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1293 1.52 thorpej if (reg & STATUS_BUS64)
1294 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1295 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1296 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1297 1.54 thorpej
1298 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1299 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1300 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1301 1.160 christos aprint_error_dev(sc->sc_dev,
1302 1.160 christos "unable to find PCIX capability\n");
1303 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1304 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1305 1.54 thorpej /*
1306 1.54 thorpej * Work around a problem caused by the BIOS
1307 1.54 thorpej * setting the max memory read byte count
1308 1.54 thorpej * incorrectly.
1309 1.54 thorpej */
1310 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1311 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD);
1312 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1313 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_STATUS);
1314 1.54 thorpej
1315 1.54 thorpej bytecnt =
1316 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
1317 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
1318 1.54 thorpej maxb =
1319 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
1320 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
1321 1.54 thorpej if (bytecnt > maxb) {
1322 1.160 christos aprint_verbose_dev(sc->sc_dev,
1323 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1324 1.54 thorpej 512 << bytecnt, 512 << maxb);
1325 1.54 thorpej pcix_cmd = (pcix_cmd &
1326 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
1327 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
1328 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1329 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD,
1330 1.54 thorpej pcix_cmd);
1331 1.54 thorpej }
1332 1.54 thorpej }
1333 1.54 thorpej }
1334 1.52 thorpej /*
1335 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1336 1.52 thorpej * bridge on the board, and can run the secondary bus at
1337 1.52 thorpej * a higher speed.
1338 1.52 thorpej */
1339 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1340 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1341 1.52 thorpej : 66;
1342 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1343 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1344 1.52 thorpej case STATUS_PCIXSPD_50_66:
1345 1.52 thorpej sc->sc_bus_speed = 66;
1346 1.52 thorpej break;
1347 1.52 thorpej case STATUS_PCIXSPD_66_100:
1348 1.52 thorpej sc->sc_bus_speed = 100;
1349 1.52 thorpej break;
1350 1.52 thorpej case STATUS_PCIXSPD_100_133:
1351 1.52 thorpej sc->sc_bus_speed = 133;
1352 1.52 thorpej break;
1353 1.52 thorpej default:
1354 1.160 christos aprint_error_dev(sc->sc_dev,
1355 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1356 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1357 1.52 thorpej sc->sc_bus_speed = 66;
1358 1.189 msaitoh break;
1359 1.52 thorpej }
1360 1.52 thorpej } else
1361 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1362 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1363 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1364 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1365 1.52 thorpej }
1366 1.1 thorpej
1367 1.1 thorpej /*
1368 1.1 thorpej * Allocate the control data structures, and create and load the
1369 1.1 thorpej * DMA map for it.
1370 1.69 thorpej *
1371 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1372 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1373 1.69 thorpej * both sets within the same 4G segment.
1374 1.1 thorpej */
1375 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1376 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1377 1.201 msaitoh sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
1378 1.75 thorpej sizeof(struct wm_control_data_82542) :
1379 1.75 thorpej sizeof(struct wm_control_data_82544);
1380 1.201 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
1381 1.201 msaitoh (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
1382 1.201 msaitoh &sc->sc_cd_rseg, 0)) != 0) {
1383 1.160 christos aprint_error_dev(sc->sc_dev,
1384 1.158 cegger "unable to allocate control data, error = %d\n",
1385 1.158 cegger error);
1386 1.1 thorpej goto fail_0;
1387 1.1 thorpej }
1388 1.1 thorpej
1389 1.201 msaitoh if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
1390 1.201 msaitoh sc->sc_cd_rseg, sc->sc_cd_size,
1391 1.194 msaitoh (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
1392 1.160 christos aprint_error_dev(sc->sc_dev,
1393 1.160 christos "unable to map control data, error = %d\n", error);
1394 1.1 thorpej goto fail_1;
1395 1.1 thorpej }
1396 1.1 thorpej
1397 1.201 msaitoh if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
1398 1.201 msaitoh sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
1399 1.160 christos aprint_error_dev(sc->sc_dev,
1400 1.160 christos "unable to create control data DMA map, error = %d\n",
1401 1.160 christos error);
1402 1.1 thorpej goto fail_2;
1403 1.1 thorpej }
1404 1.1 thorpej
1405 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1406 1.201 msaitoh sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
1407 1.160 christos aprint_error_dev(sc->sc_dev,
1408 1.158 cegger "unable to load control data DMA map, error = %d\n",
1409 1.158 cegger error);
1410 1.1 thorpej goto fail_3;
1411 1.1 thorpej }
1412 1.1 thorpej
1413 1.1 thorpej /*
1414 1.1 thorpej * Create the transmit buffer DMA maps.
1415 1.1 thorpej */
1416 1.74 tron WM_TXQUEUELEN(sc) =
1417 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1418 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1419 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1420 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1421 1.194 msaitoh WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1422 1.194 msaitoh &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1423 1.160 christos aprint_error_dev(sc->sc_dev,
1424 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1425 1.160 christos i, error);
1426 1.1 thorpej goto fail_4;
1427 1.1 thorpej }
1428 1.1 thorpej }
1429 1.1 thorpej
1430 1.1 thorpej /*
1431 1.1 thorpej * Create the receive buffer DMA maps.
1432 1.1 thorpej */
1433 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1434 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1435 1.194 msaitoh MCLBYTES, 0, 0,
1436 1.194 msaitoh &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1437 1.160 christos aprint_error_dev(sc->sc_dev,
1438 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1439 1.160 christos i, error);
1440 1.1 thorpej goto fail_5;
1441 1.1 thorpej }
1442 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1443 1.1 thorpej }
1444 1.1 thorpej
1445 1.127 bouyer /* clear interesting stat counters */
1446 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1447 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1448 1.127 bouyer
1449 1.1 thorpej /*
1450 1.1 thorpej * Reset the chip to a known state.
1451 1.1 thorpej */
1452 1.1 thorpej wm_reset(sc);
1453 1.1 thorpej
1454 1.169 msaitoh switch (sc->sc_type) {
1455 1.169 msaitoh case WM_T_82571:
1456 1.169 msaitoh case WM_T_82572:
1457 1.169 msaitoh case WM_T_82573:
1458 1.169 msaitoh case WM_T_82574:
1459 1.185 msaitoh case WM_T_82583:
1460 1.169 msaitoh case WM_T_80003:
1461 1.169 msaitoh case WM_T_ICH8:
1462 1.169 msaitoh case WM_T_ICH9:
1463 1.169 msaitoh case WM_T_ICH10:
1464 1.190 msaitoh case WM_T_PCH:
1465 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
1466 1.169 msaitoh wm_get_hw_control(sc);
1467 1.169 msaitoh break;
1468 1.169 msaitoh default:
1469 1.169 msaitoh break;
1470 1.169 msaitoh }
1471 1.169 msaitoh
1472 1.1 thorpej /*
1473 1.44 thorpej * Get some information about the EEPROM.
1474 1.44 thorpej */
1475 1.185 msaitoh switch (sc->sc_type) {
1476 1.185 msaitoh case WM_T_82542_2_0:
1477 1.185 msaitoh case WM_T_82542_2_1:
1478 1.185 msaitoh case WM_T_82543:
1479 1.185 msaitoh case WM_T_82544:
1480 1.185 msaitoh /* Microwire */
1481 1.185 msaitoh sc->sc_ee_addrbits = 6;
1482 1.185 msaitoh break;
1483 1.185 msaitoh case WM_T_82540:
1484 1.185 msaitoh case WM_T_82545:
1485 1.185 msaitoh case WM_T_82545_3:
1486 1.185 msaitoh case WM_T_82546:
1487 1.185 msaitoh case WM_T_82546_3:
1488 1.185 msaitoh /* Microwire */
1489 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1490 1.185 msaitoh if (reg & EECD_EE_SIZE)
1491 1.185 msaitoh sc->sc_ee_addrbits = 8;
1492 1.185 msaitoh else
1493 1.185 msaitoh sc->sc_ee_addrbits = 6;
1494 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1495 1.185 msaitoh break;
1496 1.185 msaitoh case WM_T_82541:
1497 1.185 msaitoh case WM_T_82541_2:
1498 1.185 msaitoh case WM_T_82547:
1499 1.185 msaitoh case WM_T_82547_2:
1500 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1501 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1502 1.185 msaitoh /* SPI */
1503 1.199 msaitoh wm_set_spiaddrbits(sc);
1504 1.185 msaitoh } else
1505 1.185 msaitoh /* Microwire */
1506 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1507 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1508 1.185 msaitoh break;
1509 1.185 msaitoh case WM_T_82571:
1510 1.185 msaitoh case WM_T_82572:
1511 1.185 msaitoh /* SPI */
1512 1.199 msaitoh wm_set_spiaddrbits(sc);
1513 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1514 1.185 msaitoh break;
1515 1.185 msaitoh case WM_T_82573:
1516 1.185 msaitoh case WM_T_82574:
1517 1.185 msaitoh case WM_T_82583:
1518 1.185 msaitoh if (wm_is_onboard_nvm_eeprom(sc) == 0)
1519 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1520 1.185 msaitoh else {
1521 1.185 msaitoh /* SPI */
1522 1.199 msaitoh wm_set_spiaddrbits(sc);
1523 1.185 msaitoh }
1524 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1525 1.185 msaitoh break;
1526 1.199 msaitoh case WM_T_82575:
1527 1.199 msaitoh case WM_T_82576:
1528 1.199 msaitoh case WM_T_82580:
1529 1.199 msaitoh case WM_T_82580ER:
1530 1.185 msaitoh case WM_T_80003:
1531 1.185 msaitoh /* SPI */
1532 1.199 msaitoh wm_set_spiaddrbits(sc);
1533 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
1534 1.185 msaitoh break;
1535 1.185 msaitoh case WM_T_ICH8:
1536 1.185 msaitoh case WM_T_ICH9:
1537 1.185 msaitoh case WM_T_ICH10:
1538 1.190 msaitoh case WM_T_PCH:
1539 1.185 msaitoh /* FLASH */
1540 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
1541 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1542 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1543 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1544 1.160 christos aprint_error_dev(sc->sc_dev,
1545 1.160 christos "can't map FLASH registers\n");
1546 1.139 bouyer return;
1547 1.139 bouyer }
1548 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1549 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1550 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1551 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1552 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1553 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1554 1.199 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1555 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1556 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1557 1.185 msaitoh break;
1558 1.185 msaitoh default:
1559 1.185 msaitoh break;
1560 1.44 thorpej }
1561 1.112 gavan
1562 1.112 gavan /*
1563 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1564 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1565 1.112 gavan * that no EEPROM is attached.
1566 1.112 gavan */
1567 1.185 msaitoh /*
1568 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1569 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1570 1.185 msaitoh */
1571 1.185 msaitoh if (wm_validate_eeprom_checksum(sc)) {
1572 1.169 msaitoh /*
1573 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1574 1.185 msaitoh * first check due to the link being in sleep state.
1575 1.169 msaitoh */
1576 1.185 msaitoh if (wm_validate_eeprom_checksum(sc))
1577 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1578 1.169 msaitoh }
1579 1.185 msaitoh
1580 1.184 msaitoh /* Set device properties (macflags) */
1581 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1582 1.112 gavan
1583 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1584 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1585 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1586 1.160 christos aprint_verbose_dev(sc->sc_dev, "FLASH\n");
1587 1.117 msaitoh } else {
1588 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1589 1.112 gavan eetype = "SPI";
1590 1.112 gavan else
1591 1.112 gavan eetype = "MicroWire";
1592 1.160 christos aprint_verbose_dev(sc->sc_dev,
1593 1.160 christos "%u word (%d address bits) %s EEPROM\n",
1594 1.158 cegger 1U << sc->sc_ee_addrbits,
1595 1.112 gavan sc->sc_ee_addrbits, eetype);
1596 1.112 gavan }
1597 1.112 gavan
1598 1.113 gavan /*
1599 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1600 1.113 gavan * in device properties.
1601 1.113 gavan */
1602 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
1603 1.115 thorpej if (ea != NULL) {
1604 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1605 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1606 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1607 1.115 thorpej } else {
1608 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
1609 1.113 gavan sizeof(myea) / sizeof(myea[0]), myea)) {
1610 1.160 christos aprint_error_dev(sc->sc_dev,
1611 1.160 christos "unable to read Ethernet address\n");
1612 1.113 gavan return;
1613 1.113 gavan }
1614 1.113 gavan enaddr[0] = myea[0] & 0xff;
1615 1.113 gavan enaddr[1] = myea[0] >> 8;
1616 1.113 gavan enaddr[2] = myea[1] & 0xff;
1617 1.113 gavan enaddr[3] = myea[1] >> 8;
1618 1.113 gavan enaddr[4] = myea[2] & 0xff;
1619 1.113 gavan enaddr[5] = myea[2] >> 8;
1620 1.113 gavan }
1621 1.1 thorpej
1622 1.17 thorpej /*
1623 1.17 thorpej * Toggle the LSB of the MAC address on the second port
1624 1.121 msaitoh * of the dual port controller.
1625 1.17 thorpej */
1626 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1627 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1628 1.205 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
1629 1.199 msaitoh if (sc->sc_funcid == 1)
1630 1.17 thorpej enaddr[5] ^= 1;
1631 1.17 thorpej }
1632 1.17 thorpej
1633 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1634 1.1 thorpej ether_sprintf(enaddr));
1635 1.1 thorpej
1636 1.1 thorpej /*
1637 1.1 thorpej * Read the config info from the EEPROM, and set up various
1638 1.1 thorpej * bits in the control registers based on their contents.
1639 1.1 thorpej */
1640 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1641 1.115 thorpej if (pn != NULL) {
1642 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1643 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1644 1.115 thorpej } else {
1645 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1646 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1647 1.113 gavan return;
1648 1.113 gavan }
1649 1.51 thorpej }
1650 1.115 thorpej
1651 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1652 1.115 thorpej if (pn != NULL) {
1653 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1654 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1655 1.115 thorpej } else {
1656 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1657 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1658 1.113 gavan return;
1659 1.113 gavan }
1660 1.51 thorpej }
1661 1.115 thorpej
1662 1.203 msaitoh /* check for WM_F_WOL */
1663 1.203 msaitoh switch (sc->sc_type) {
1664 1.203 msaitoh case WM_T_82542_2_0:
1665 1.203 msaitoh case WM_T_82542_2_1:
1666 1.203 msaitoh case WM_T_82543:
1667 1.203 msaitoh /* dummy? */
1668 1.203 msaitoh eeprom_data = 0;
1669 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1670 1.203 msaitoh break;
1671 1.203 msaitoh case WM_T_82544:
1672 1.203 msaitoh apme_mask = EEPROM_CFG2_82544_APM_EN;
1673 1.203 msaitoh eeprom_data = cfg2;
1674 1.203 msaitoh break;
1675 1.203 msaitoh case WM_T_82546:
1676 1.203 msaitoh case WM_T_82546_3:
1677 1.203 msaitoh case WM_T_82571:
1678 1.203 msaitoh case WM_T_82572:
1679 1.203 msaitoh case WM_T_82573:
1680 1.203 msaitoh case WM_T_82574:
1681 1.203 msaitoh case WM_T_82583:
1682 1.203 msaitoh case WM_T_80003:
1683 1.203 msaitoh default:
1684 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1685 1.203 msaitoh wm_read_eeprom(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
1686 1.203 msaitoh : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
1687 1.203 msaitoh break;
1688 1.203 msaitoh case WM_T_82575:
1689 1.203 msaitoh case WM_T_82576:
1690 1.203 msaitoh case WM_T_82580:
1691 1.203 msaitoh case WM_T_82580ER:
1692 1.203 msaitoh case WM_T_ICH8:
1693 1.203 msaitoh case WM_T_ICH9:
1694 1.203 msaitoh case WM_T_ICH10:
1695 1.203 msaitoh case WM_T_PCH:
1696 1.203 msaitoh apme_mask = WUC_APME;
1697 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
1698 1.203 msaitoh break;
1699 1.203 msaitoh }
1700 1.203 msaitoh
1701 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
1702 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
1703 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
1704 1.203 msaitoh #ifdef WM_DEBUG
1705 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
1706 1.203 msaitoh printf("WOL\n");
1707 1.203 msaitoh #endif
1708 1.203 msaitoh
1709 1.203 msaitoh /*
1710 1.203 msaitoh * XXX need special handling for some multiple port cards
1711 1.203 msaitoh * to disable a paticular port.
1712 1.203 msaitoh */
1713 1.203 msaitoh
1714 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1715 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
1716 1.115 thorpej if (pn != NULL) {
1717 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1718 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1719 1.115 thorpej } else {
1720 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1721 1.160 christos aprint_error_dev(sc->sc_dev,
1722 1.160 christos "unable to read SWDPIN\n");
1723 1.113 gavan return;
1724 1.113 gavan }
1725 1.51 thorpej }
1726 1.51 thorpej }
1727 1.1 thorpej
1728 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1729 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1730 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1731 1.1 thorpej sc->sc_ctrl |=
1732 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1733 1.1 thorpej CTRL_SWDPIO_SHIFT;
1734 1.1 thorpej sc->sc_ctrl |=
1735 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1736 1.1 thorpej CTRL_SWDPINS_SHIFT;
1737 1.1 thorpej } else {
1738 1.1 thorpej sc->sc_ctrl |=
1739 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1740 1.1 thorpej CTRL_SWDPIO_SHIFT;
1741 1.1 thorpej }
1742 1.1 thorpej
1743 1.1 thorpej #if 0
1744 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1745 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1746 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1747 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1748 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1749 1.1 thorpej sc->sc_ctrl_ext |=
1750 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1751 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1752 1.1 thorpej sc->sc_ctrl_ext |=
1753 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1754 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1755 1.1 thorpej } else {
1756 1.1 thorpej sc->sc_ctrl_ext |=
1757 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1758 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1759 1.1 thorpej }
1760 1.1 thorpej #endif
1761 1.1 thorpej
1762 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1763 1.1 thorpej #if 0
1764 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1765 1.1 thorpej #endif
1766 1.1 thorpej
1767 1.1 thorpej /*
1768 1.1 thorpej * Set up some register offsets that are different between
1769 1.11 thorpej * the i82542 and the i82543 and later chips.
1770 1.1 thorpej */
1771 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1772 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1773 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1774 1.1 thorpej } else {
1775 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1776 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1777 1.1 thorpej }
1778 1.1 thorpej
1779 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
1780 1.192 msaitoh uint16_t val;
1781 1.192 msaitoh
1782 1.192 msaitoh /* Save the NVM K1 bit setting */
1783 1.192 msaitoh wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
1784 1.192 msaitoh
1785 1.192 msaitoh if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
1786 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
1787 1.192 msaitoh else
1788 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
1789 1.192 msaitoh }
1790 1.192 msaitoh
1791 1.1 thorpej /*
1792 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
1793 1.1 thorpej * media structures accordingly.
1794 1.1 thorpej */
1795 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
1796 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
1797 1.190 msaitoh || sc->sc_type == WM_T_82573
1798 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
1799 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
1800 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1801 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
1802 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1803 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1804 1.160 christos aprint_error_dev(sc->sc_dev,
1805 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
1806 1.1 thorpej wm_tbi_mediainit(sc);
1807 1.1 thorpej } else {
1808 1.199 msaitoh switch (sc->sc_type) {
1809 1.199 msaitoh case WM_T_82575:
1810 1.199 msaitoh case WM_T_82576:
1811 1.199 msaitoh case WM_T_82580:
1812 1.199 msaitoh case WM_T_82580ER:
1813 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
1814 1.199 msaitoh switch (reg & CTRL_EXT_LINK_MODE_MASK) {
1815 1.199 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
1816 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII\n");
1817 1.199 msaitoh sc->sc_flags |= WM_F_SGMII;
1818 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1819 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1820 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1821 1.199 msaitoh break;
1822 1.199 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
1823 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
1824 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX or SERDES\n");
1825 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1826 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1827 1.199 msaitoh panic("not supported yet\n");
1828 1.199 msaitoh break;
1829 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
1830 1.199 msaitoh default:
1831 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1832 1.199 msaitoh reg & ~CTRL_EXT_I2C_ENA);
1833 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1834 1.199 msaitoh break;
1835 1.199 msaitoh }
1836 1.199 msaitoh break;
1837 1.199 msaitoh default:
1838 1.199 msaitoh if (wmp->wmp_flags & WMP_F_1000X)
1839 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1840 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
1841 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1842 1.199 msaitoh }
1843 1.1 thorpej }
1844 1.1 thorpej
1845 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1846 1.160 christos xname = device_xname(sc->sc_dev);
1847 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
1848 1.1 thorpej ifp->if_softc = sc;
1849 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1850 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1851 1.1 thorpej ifp->if_start = wm_start;
1852 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1853 1.1 thorpej ifp->if_init = wm_init;
1854 1.1 thorpej ifp->if_stop = wm_stop;
1855 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1856 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1857 1.1 thorpej
1858 1.187 msaitoh /* Check for jumbo frame */
1859 1.187 msaitoh switch (sc->sc_type) {
1860 1.187 msaitoh case WM_T_82573:
1861 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
1862 1.187 msaitoh wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
1863 1.187 msaitoh if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
1864 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1865 1.187 msaitoh break;
1866 1.187 msaitoh case WM_T_82571:
1867 1.187 msaitoh case WM_T_82572:
1868 1.187 msaitoh case WM_T_82574:
1869 1.199 msaitoh case WM_T_82575:
1870 1.199 msaitoh case WM_T_82576:
1871 1.199 msaitoh case WM_T_82580:
1872 1.199 msaitoh case WM_T_82580ER:
1873 1.187 msaitoh case WM_T_80003:
1874 1.187 msaitoh case WM_T_ICH9:
1875 1.187 msaitoh case WM_T_ICH10:
1876 1.187 msaitoh /* XXX limited to 9234 */
1877 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1878 1.187 msaitoh break;
1879 1.190 msaitoh case WM_T_PCH:
1880 1.190 msaitoh /* XXX limited to 4096 */
1881 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1882 1.190 msaitoh break;
1883 1.187 msaitoh case WM_T_82542_2_0:
1884 1.187 msaitoh case WM_T_82542_2_1:
1885 1.187 msaitoh case WM_T_82583:
1886 1.187 msaitoh case WM_T_ICH8:
1887 1.187 msaitoh /* No support for jumbo frame */
1888 1.187 msaitoh break;
1889 1.187 msaitoh default:
1890 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
1891 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1892 1.187 msaitoh break;
1893 1.187 msaitoh }
1894 1.41 tls
1895 1.1 thorpej /*
1896 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1897 1.1 thorpej */
1898 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1899 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1900 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1901 1.1 thorpej
1902 1.1 thorpej /*
1903 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1904 1.11 thorpej * on i82543 and later.
1905 1.1 thorpej */
1906 1.130 yamt if (sc->sc_type >= WM_T_82543) {
1907 1.1 thorpej ifp->if_capabilities |=
1908 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1909 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1910 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1911 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1912 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1913 1.130 yamt }
1914 1.130 yamt
1915 1.130 yamt /*
1916 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
1917 1.130 yamt *
1918 1.130 yamt * 82541GI (8086:1076) ... no
1919 1.130 yamt * 82572EI (8086:10b9) ... yes
1920 1.130 yamt */
1921 1.130 yamt if (sc->sc_type >= WM_T_82571) {
1922 1.130 yamt ifp->if_capabilities |=
1923 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1924 1.130 yamt }
1925 1.1 thorpej
1926 1.198 msaitoh /*
1927 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1928 1.99 matt * TCP segmentation offload.
1929 1.99 matt */
1930 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
1931 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1932 1.131 yamt }
1933 1.131 yamt
1934 1.131 yamt if (sc->sc_type >= WM_T_82571) {
1935 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
1936 1.131 yamt }
1937 1.99 matt
1938 1.1 thorpej /*
1939 1.1 thorpej * Attach the interface.
1940 1.1 thorpej */
1941 1.1 thorpej if_attach(ifp);
1942 1.1 thorpej ether_ifattach(ifp, enaddr);
1943 1.21 itojun #if NRND > 0
1944 1.160 christos rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
1945 1.21 itojun #endif
1946 1.1 thorpej
1947 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1948 1.1 thorpej /* Attach event counters. */
1949 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1950 1.160 christos NULL, xname, "txsstall");
1951 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1952 1.160 christos NULL, xname, "txdstall");
1953 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1954 1.160 christos NULL, xname, "txfifo_stall");
1955 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1956 1.160 christos NULL, xname, "txdw");
1957 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1958 1.160 christos NULL, xname, "txqe");
1959 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1960 1.160 christos NULL, xname, "rxintr");
1961 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1962 1.160 christos NULL, xname, "linkintr");
1963 1.1 thorpej
1964 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1965 1.160 christos NULL, xname, "rxipsum");
1966 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1967 1.160 christos NULL, xname, "rxtusum");
1968 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1969 1.160 christos NULL, xname, "txipsum");
1970 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1971 1.160 christos NULL, xname, "txtusum");
1972 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
1973 1.160 christos NULL, xname, "txtusum6");
1974 1.1 thorpej
1975 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
1976 1.160 christos NULL, xname, "txtso");
1977 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
1978 1.160 christos NULL, xname, "txtso6");
1979 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
1980 1.160 christos NULL, xname, "txtsopain");
1981 1.99 matt
1982 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
1983 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
1984 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
1985 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
1986 1.75 thorpej }
1987 1.2 thorpej
1988 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
1989 1.160 christos NULL, xname, "txdrop");
1990 1.1 thorpej
1991 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
1992 1.160 christos NULL, xname, "tu");
1993 1.71 thorpej
1994 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
1995 1.160 christos NULL, xname, "tx_xoff");
1996 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
1997 1.160 christos NULL, xname, "tx_xon");
1998 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
1999 1.160 christos NULL, xname, "rx_xoff");
2000 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2001 1.160 christos NULL, xname, "rx_xon");
2002 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2003 1.160 christos NULL, xname, "rx_macctl");
2004 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2005 1.1 thorpej
2006 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2007 1.180 tsutsui pmf_class_network_register(self, ifp);
2008 1.180 tsutsui else
2009 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2010 1.123 jmcneill
2011 1.1 thorpej return;
2012 1.1 thorpej
2013 1.1 thorpej /*
2014 1.1 thorpej * Free any resources we've allocated during the failed attach
2015 1.1 thorpej * attempt. Do this in reverse order and fall through.
2016 1.1 thorpej */
2017 1.1 thorpej fail_5:
2018 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2019 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2020 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2021 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
2022 1.1 thorpej }
2023 1.1 thorpej fail_4:
2024 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2025 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
2026 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2027 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
2028 1.1 thorpej }
2029 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2030 1.1 thorpej fail_3:
2031 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2032 1.1 thorpej fail_2:
2033 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2034 1.201 msaitoh sc->sc_cd_size);
2035 1.1 thorpej fail_1:
2036 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2037 1.1 thorpej fail_0:
2038 1.1 thorpej return;
2039 1.1 thorpej }
2040 1.1 thorpej
2041 1.201 msaitoh static int
2042 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2043 1.201 msaitoh {
2044 1.201 msaitoh struct wm_softc *sc = device_private(self);
2045 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2046 1.201 msaitoh int i, s;
2047 1.201 msaitoh
2048 1.201 msaitoh s = splnet();
2049 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2050 1.201 msaitoh wm_stop(ifp, 1);
2051 1.201 msaitoh splx(s);
2052 1.201 msaitoh
2053 1.201 msaitoh pmf_device_deregister(self);
2054 1.201 msaitoh
2055 1.201 msaitoh /* Tell the firmware about the release */
2056 1.201 msaitoh wm_release_manageability(sc);
2057 1.201 msaitoh
2058 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2059 1.201 msaitoh
2060 1.201 msaitoh /* Delete all remaining media. */
2061 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2062 1.201 msaitoh
2063 1.201 msaitoh ether_ifdetach(ifp);
2064 1.201 msaitoh if_detach(ifp);
2065 1.201 msaitoh
2066 1.201 msaitoh
2067 1.201 msaitoh /* Unload RX dmamaps and free mbufs */
2068 1.201 msaitoh wm_rxdrain(sc);
2069 1.201 msaitoh
2070 1.201 msaitoh /* Free dmamap. It's the same as the end of the wm_attach() function */
2071 1.201 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
2072 1.201 msaitoh if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2073 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2074 1.201 msaitoh sc->sc_rxsoft[i].rxs_dmamap);
2075 1.201 msaitoh }
2076 1.201 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2077 1.201 msaitoh if (sc->sc_txsoft[i].txs_dmamap != NULL)
2078 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2079 1.201 msaitoh sc->sc_txsoft[i].txs_dmamap);
2080 1.201 msaitoh }
2081 1.201 msaitoh bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2082 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2083 1.201 msaitoh bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2084 1.201 msaitoh sc->sc_cd_size);
2085 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2086 1.201 msaitoh
2087 1.201 msaitoh /* Disestablish the interrupt handler */
2088 1.201 msaitoh if (sc->sc_ih != NULL) {
2089 1.201 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
2090 1.201 msaitoh sc->sc_ih = NULL;
2091 1.201 msaitoh }
2092 1.201 msaitoh
2093 1.201 msaitoh /* Unmap the register */
2094 1.201 msaitoh if (sc->sc_ss) {
2095 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2096 1.201 msaitoh sc->sc_ss = 0;
2097 1.201 msaitoh }
2098 1.201 msaitoh
2099 1.201 msaitoh wm_release_hw_control(sc);
2100 1.201 msaitoh
2101 1.201 msaitoh return 0;
2102 1.201 msaitoh }
2103 1.201 msaitoh
2104 1.1 thorpej /*
2105 1.86 thorpej * wm_tx_offload:
2106 1.1 thorpej *
2107 1.1 thorpej * Set up TCP/IP checksumming parameters for the
2108 1.1 thorpej * specified packet.
2109 1.1 thorpej */
2110 1.1 thorpej static int
2111 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
2112 1.65 tsutsui uint8_t *fieldsp)
2113 1.1 thorpej {
2114 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
2115 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
2116 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
2117 1.131 yamt uint32_t ipcse;
2118 1.13 thorpej struct ether_header *eh;
2119 1.1 thorpej int offset, iphl;
2120 1.98 thorpej uint8_t fields;
2121 1.1 thorpej
2122 1.1 thorpej /*
2123 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
2124 1.1 thorpej * fields for the protocol headers.
2125 1.1 thorpej */
2126 1.1 thorpej
2127 1.13 thorpej eh = mtod(m0, struct ether_header *);
2128 1.13 thorpej switch (htons(eh->ether_type)) {
2129 1.13 thorpej case ETHERTYPE_IP:
2130 1.107 yamt case ETHERTYPE_IPV6:
2131 1.13 thorpej offset = ETHER_HDR_LEN;
2132 1.35 thorpej break;
2133 1.35 thorpej
2134 1.35 thorpej case ETHERTYPE_VLAN:
2135 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2136 1.13 thorpej break;
2137 1.13 thorpej
2138 1.13 thorpej default:
2139 1.13 thorpej /*
2140 1.13 thorpej * Don't support this protocol or encapsulation.
2141 1.13 thorpej */
2142 1.13 thorpej *fieldsp = 0;
2143 1.13 thorpej *cmdp = 0;
2144 1.194 msaitoh return 0;
2145 1.13 thorpej }
2146 1.1 thorpej
2147 1.107 yamt if ((m0->m_pkthdr.csum_flags &
2148 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
2149 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
2150 1.107 yamt } else {
2151 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
2152 1.107 yamt }
2153 1.131 yamt ipcse = offset + iphl - 1;
2154 1.1 thorpej
2155 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
2156 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
2157 1.98 thorpej seg = 0;
2158 1.98 thorpej fields = 0;
2159 1.98 thorpej
2160 1.131 yamt if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
2161 1.99 matt int hlen = offset + iphl;
2162 1.132 thorpej bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
2163 1.131 yamt
2164 1.99 matt if (__predict_false(m0->m_len <
2165 1.99 matt (hlen + sizeof(struct tcphdr)))) {
2166 1.99 matt /*
2167 1.99 matt * TCP/IP headers are not in the first mbuf; we need
2168 1.99 matt * to do this the slow and painful way. Let's just
2169 1.99 matt * hope this doesn't happen very often.
2170 1.99 matt */
2171 1.99 matt struct tcphdr th;
2172 1.99 matt
2173 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
2174 1.99 matt
2175 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
2176 1.131 yamt if (v4) {
2177 1.131 yamt struct ip ip;
2178 1.99 matt
2179 1.131 yamt m_copydata(m0, offset, sizeof(ip), &ip);
2180 1.131 yamt ip.ip_len = 0;
2181 1.131 yamt m_copyback(m0,
2182 1.131 yamt offset + offsetof(struct ip, ip_len),
2183 1.131 yamt sizeof(ip.ip_len), &ip.ip_len);
2184 1.131 yamt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
2185 1.131 yamt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
2186 1.131 yamt } else {
2187 1.131 yamt struct ip6_hdr ip6;
2188 1.99 matt
2189 1.131 yamt m_copydata(m0, offset, sizeof(ip6), &ip6);
2190 1.131 yamt ip6.ip6_plen = 0;
2191 1.131 yamt m_copyback(m0,
2192 1.131 yamt offset + offsetof(struct ip6_hdr, ip6_plen),
2193 1.131 yamt sizeof(ip6.ip6_plen), &ip6.ip6_plen);
2194 1.131 yamt th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
2195 1.131 yamt &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
2196 1.131 yamt }
2197 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
2198 1.99 matt sizeof(th.th_sum), &th.th_sum);
2199 1.99 matt
2200 1.99 matt hlen += th.th_off << 2;
2201 1.99 matt } else {
2202 1.99 matt /*
2203 1.99 matt * TCP/IP headers are in the first mbuf; we can do
2204 1.99 matt * this the easy way.
2205 1.99 matt */
2206 1.131 yamt struct tcphdr *th;
2207 1.99 matt
2208 1.131 yamt if (v4) {
2209 1.131 yamt struct ip *ip =
2210 1.135 christos (void *)(mtod(m0, char *) + offset);
2211 1.135 christos th = (void *)(mtod(m0, char *) + hlen);
2212 1.131 yamt
2213 1.131 yamt ip->ip_len = 0;
2214 1.131 yamt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2215 1.131 yamt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2216 1.131 yamt } else {
2217 1.131 yamt struct ip6_hdr *ip6 =
2218 1.131 yamt (void *)(mtod(m0, char *) + offset);
2219 1.131 yamt th = (void *)(mtod(m0, char *) + hlen);
2220 1.131 yamt
2221 1.131 yamt ip6->ip6_plen = 0;
2222 1.131 yamt th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
2223 1.131 yamt &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
2224 1.131 yamt }
2225 1.99 matt hlen += th->th_off << 2;
2226 1.99 matt }
2227 1.99 matt
2228 1.131 yamt if (v4) {
2229 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso);
2230 1.131 yamt cmdlen |= WTX_TCPIP_CMD_IP;
2231 1.131 yamt } else {
2232 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso6);
2233 1.131 yamt ipcse = 0;
2234 1.131 yamt }
2235 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
2236 1.131 yamt cmdlen |= WTX_TCPIP_CMD_TSE |
2237 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
2238 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
2239 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
2240 1.99 matt }
2241 1.99 matt
2242 1.13 thorpej /*
2243 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
2244 1.13 thorpej * offload feature, if we load the context descriptor, we
2245 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
2246 1.13 thorpej */
2247 1.13 thorpej
2248 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
2249 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
2250 1.131 yamt WTX_TCPIP_IPCSE(ipcse);
2251 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
2252 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
2253 1.65 tsutsui fields |= WTX_IXSM;
2254 1.13 thorpej }
2255 1.1 thorpej
2256 1.1 thorpej offset += iphl;
2257 1.1 thorpej
2258 1.99 matt if (m0->m_pkthdr.csum_flags &
2259 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
2260 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
2261 1.65 tsutsui fields |= WTX_TXSM;
2262 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2263 1.107 yamt WTX_TCPIP_TUCSO(offset +
2264 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
2265 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2266 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
2267 1.131 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
2268 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
2269 1.107 yamt fields |= WTX_TXSM;
2270 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
2271 1.107 yamt WTX_TCPIP_TUCSO(offset +
2272 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
2273 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2274 1.13 thorpej } else {
2275 1.13 thorpej /* Just initialize it to a valid TCP context. */
2276 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2277 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
2278 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
2279 1.13 thorpej }
2280 1.1 thorpej
2281 1.87 thorpej /* Fill in the context descriptor. */
2282 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
2283 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
2284 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
2285 1.87 thorpej t->tcpip_tucs = htole32(tucs);
2286 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
2287 1.98 thorpej t->tcpip_seg = htole32(seg);
2288 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
2289 1.5 thorpej
2290 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
2291 1.87 thorpej txs->txs_ndesc++;
2292 1.1 thorpej
2293 1.98 thorpej *cmdp = cmd;
2294 1.1 thorpej *fieldsp = fields;
2295 1.1 thorpej
2296 1.194 msaitoh return 0;
2297 1.1 thorpej }
2298 1.1 thorpej
2299 1.75 thorpej static void
2300 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
2301 1.75 thorpej {
2302 1.75 thorpej struct mbuf *m;
2303 1.75 thorpej int i;
2304 1.75 thorpej
2305 1.160 christos log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
2306 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
2307 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
2308 1.160 christos "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
2309 1.75 thorpej m->m_data, m->m_len, m->m_flags);
2310 1.160 christos log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
2311 1.84 thorpej i, i == 1 ? "" : "s");
2312 1.75 thorpej }
2313 1.75 thorpej
2314 1.1 thorpej /*
2315 1.78 thorpej * wm_82547_txfifo_stall:
2316 1.78 thorpej *
2317 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
2318 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
2319 1.78 thorpej */
2320 1.78 thorpej static void
2321 1.78 thorpej wm_82547_txfifo_stall(void *arg)
2322 1.78 thorpej {
2323 1.78 thorpej struct wm_softc *sc = arg;
2324 1.78 thorpej int s;
2325 1.78 thorpej
2326 1.78 thorpej s = splnet();
2327 1.78 thorpej
2328 1.78 thorpej if (sc->sc_txfifo_stall) {
2329 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
2330 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
2331 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
2332 1.78 thorpej /*
2333 1.78 thorpej * Packets have drained. Stop transmitter, reset
2334 1.78 thorpej * FIFO pointers, restart transmitter, and kick
2335 1.78 thorpej * the packet queue.
2336 1.78 thorpej */
2337 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
2338 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
2339 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
2340 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
2341 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
2342 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
2343 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
2344 1.78 thorpej CSR_WRITE_FLUSH(sc);
2345 1.78 thorpej
2346 1.78 thorpej sc->sc_txfifo_head = 0;
2347 1.78 thorpej sc->sc_txfifo_stall = 0;
2348 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
2349 1.78 thorpej } else {
2350 1.78 thorpej /*
2351 1.78 thorpej * Still waiting for packets to drain; try again in
2352 1.78 thorpej * another tick.
2353 1.78 thorpej */
2354 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2355 1.78 thorpej }
2356 1.78 thorpej }
2357 1.78 thorpej
2358 1.78 thorpej splx(s);
2359 1.78 thorpej }
2360 1.78 thorpej
2361 1.78 thorpej /*
2362 1.78 thorpej * wm_82547_txfifo_bugchk:
2363 1.78 thorpej *
2364 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
2365 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
2366 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
2367 1.78 thorpej *
2368 1.78 thorpej * We do this by checking the amount of space before the end
2369 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
2370 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
2371 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
2372 1.78 thorpej * transmission on the interface.
2373 1.78 thorpej */
2374 1.78 thorpej #define WM_FIFO_HDR 0x10
2375 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
2376 1.78 thorpej static int
2377 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
2378 1.78 thorpej {
2379 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
2380 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
2381 1.78 thorpej
2382 1.78 thorpej /* Just return if already stalled. */
2383 1.78 thorpej if (sc->sc_txfifo_stall)
2384 1.194 msaitoh return 1;
2385 1.78 thorpej
2386 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
2387 1.78 thorpej /* Stall only occurs in half-duplex mode. */
2388 1.78 thorpej goto send_packet;
2389 1.78 thorpej }
2390 1.78 thorpej
2391 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
2392 1.78 thorpej sc->sc_txfifo_stall = 1;
2393 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2394 1.194 msaitoh return 1;
2395 1.78 thorpej }
2396 1.78 thorpej
2397 1.78 thorpej send_packet:
2398 1.78 thorpej sc->sc_txfifo_head += len;
2399 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
2400 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
2401 1.78 thorpej
2402 1.194 msaitoh return 0;
2403 1.78 thorpej }
2404 1.78 thorpej
2405 1.78 thorpej /*
2406 1.1 thorpej * wm_start: [ifnet interface function]
2407 1.1 thorpej *
2408 1.1 thorpej * Start packet transmission on the interface.
2409 1.1 thorpej */
2410 1.47 thorpej static void
2411 1.1 thorpej wm_start(struct ifnet *ifp)
2412 1.1 thorpej {
2413 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2414 1.30 itojun struct mbuf *m0;
2415 1.30 itojun struct m_tag *mtag;
2416 1.1 thorpej struct wm_txsoft *txs;
2417 1.1 thorpej bus_dmamap_t dmamap;
2418 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
2419 1.80 thorpej bus_addr_t curaddr;
2420 1.80 thorpej bus_size_t seglen, curlen;
2421 1.65 tsutsui uint32_t cksumcmd;
2422 1.65 tsutsui uint8_t cksumfields;
2423 1.1 thorpej
2424 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2425 1.1 thorpej return;
2426 1.1 thorpej
2427 1.1 thorpej /*
2428 1.1 thorpej * Remember the previous number of free descriptors.
2429 1.1 thorpej */
2430 1.1 thorpej ofree = sc->sc_txfree;
2431 1.1 thorpej
2432 1.1 thorpej /*
2433 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
2434 1.1 thorpej * until we drain the queue, or use up all available transmit
2435 1.1 thorpej * descriptors.
2436 1.1 thorpej */
2437 1.1 thorpej for (;;) {
2438 1.1 thorpej /* Grab a packet off the queue. */
2439 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
2440 1.1 thorpej if (m0 == NULL)
2441 1.1 thorpej break;
2442 1.1 thorpej
2443 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2444 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
2445 1.160 christos device_xname(sc->sc_dev), m0));
2446 1.1 thorpej
2447 1.1 thorpej /* Get a work queue entry. */
2448 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
2449 1.10 thorpej wm_txintr(sc);
2450 1.10 thorpej if (sc->sc_txsfree == 0) {
2451 1.10 thorpej DPRINTF(WM_DEBUG_TX,
2452 1.10 thorpej ("%s: TX: no free job descriptors\n",
2453 1.160 christos device_xname(sc->sc_dev)));
2454 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
2455 1.10 thorpej break;
2456 1.10 thorpej }
2457 1.1 thorpej }
2458 1.1 thorpej
2459 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
2460 1.1 thorpej dmamap = txs->txs_dmamap;
2461 1.1 thorpej
2462 1.131 yamt use_tso = (m0->m_pkthdr.csum_flags &
2463 1.131 yamt (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
2464 1.99 matt
2465 1.99 matt /*
2466 1.99 matt * So says the Linux driver:
2467 1.99 matt * The controller does a simple calculation to make sure
2468 1.99 matt * there is enough room in the FIFO before initiating the
2469 1.99 matt * DMA for each buffer. The calc is:
2470 1.99 matt * 4 = ceil(buffer len / MSS)
2471 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
2472 1.99 matt * buffer len if the MSS drops.
2473 1.99 matt */
2474 1.99 matt dmamap->dm_maxsegsz =
2475 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
2476 1.99 matt ? m0->m_pkthdr.segsz << 2
2477 1.99 matt : WTX_MAX_LEN;
2478 1.99 matt
2479 1.1 thorpej /*
2480 1.1 thorpej * Load the DMA map. If this fails, the packet either
2481 1.1 thorpej * didn't fit in the allotted number of segments, or we
2482 1.1 thorpej * were short on resources. For the too-many-segments
2483 1.1 thorpej * case, we simply report an error and drop the packet,
2484 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
2485 1.1 thorpej * buffer.
2486 1.1 thorpej */
2487 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
2488 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
2489 1.1 thorpej if (error) {
2490 1.1 thorpej if (error == EFBIG) {
2491 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
2492 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
2493 1.1 thorpej "DMA segments, dropping...\n",
2494 1.160 christos device_xname(sc->sc_dev));
2495 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2496 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
2497 1.1 thorpej m_freem(m0);
2498 1.1 thorpej continue;
2499 1.1 thorpej }
2500 1.1 thorpej /*
2501 1.1 thorpej * Short on resources, just stop for now.
2502 1.1 thorpej */
2503 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2504 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
2505 1.160 christos device_xname(sc->sc_dev), error));
2506 1.1 thorpej break;
2507 1.1 thorpej }
2508 1.1 thorpej
2509 1.80 thorpej segs_needed = dmamap->dm_nsegs;
2510 1.99 matt if (use_tso) {
2511 1.99 matt /* For sentinel descriptor; see below. */
2512 1.99 matt segs_needed++;
2513 1.99 matt }
2514 1.80 thorpej
2515 1.1 thorpej /*
2516 1.1 thorpej * Ensure we have enough descriptors free to describe
2517 1.1 thorpej * the packet. Note, we always reserve one descriptor
2518 1.1 thorpej * at the end of the ring due to the semantics of the
2519 1.1 thorpej * TDT register, plus one more in the event we need
2520 1.87 thorpej * to load offload context.
2521 1.1 thorpej */
2522 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
2523 1.1 thorpej /*
2524 1.1 thorpej * Not enough free descriptors to transmit this
2525 1.1 thorpej * packet. We haven't committed anything yet,
2526 1.1 thorpej * so just unload the DMA map, put the packet
2527 1.1 thorpej * pack on the queue, and punt. Notify the upper
2528 1.1 thorpej * layer that there are no more slots left.
2529 1.1 thorpej */
2530 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2531 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
2532 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs,
2533 1.160 christos segs_needed, sc->sc_txfree - 1));
2534 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2535 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2536 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
2537 1.1 thorpej break;
2538 1.1 thorpej }
2539 1.1 thorpej
2540 1.78 thorpej /*
2541 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
2542 1.78 thorpej * once we know we can transmit the packet, since we
2543 1.78 thorpej * do some internal FIFO space accounting here.
2544 1.78 thorpej */
2545 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
2546 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
2547 1.78 thorpej DPRINTF(WM_DEBUG_TX,
2548 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
2549 1.160 christos device_xname(sc->sc_dev)));
2550 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
2551 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2552 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
2553 1.78 thorpej break;
2554 1.78 thorpej }
2555 1.78 thorpej
2556 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2557 1.1 thorpej
2558 1.1 thorpej /*
2559 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
2560 1.1 thorpej */
2561 1.1 thorpej
2562 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2563 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
2564 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
2565 1.1 thorpej
2566 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
2567 1.1 thorpej
2568 1.1 thorpej /*
2569 1.4 thorpej * Store a pointer to the packet so that we can free it
2570 1.4 thorpej * later.
2571 1.4 thorpej *
2572 1.4 thorpej * Initially, we consider the number of descriptors the
2573 1.4 thorpej * packet uses the number of DMA segments. This may be
2574 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
2575 1.4 thorpej * is used to set the checksum context).
2576 1.4 thorpej */
2577 1.4 thorpej txs->txs_mbuf = m0;
2578 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
2579 1.80 thorpej txs->txs_ndesc = segs_needed;
2580 1.4 thorpej
2581 1.86 thorpej /* Set up offload parameters for this packet. */
2582 1.1 thorpej if (m0->m_pkthdr.csum_flags &
2583 1.131 yamt (M_CSUM_TSOv4|M_CSUM_TSOv6|
2584 1.131 yamt M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
2585 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
2586 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
2587 1.86 thorpej &cksumfields) != 0) {
2588 1.1 thorpej /* Error message already displayed. */
2589 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2590 1.1 thorpej continue;
2591 1.1 thorpej }
2592 1.1 thorpej } else {
2593 1.1 thorpej cksumcmd = 0;
2594 1.1 thorpej cksumfields = 0;
2595 1.1 thorpej }
2596 1.1 thorpej
2597 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
2598 1.6 thorpej
2599 1.81 thorpej /* Sync the DMA map. */
2600 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2601 1.81 thorpej BUS_DMASYNC_PREWRITE);
2602 1.81 thorpej
2603 1.1 thorpej /*
2604 1.1 thorpej * Initialize the transmit descriptor.
2605 1.1 thorpej */
2606 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
2607 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
2608 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
2609 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
2610 1.80 thorpej seglen != 0;
2611 1.80 thorpej curaddr += curlen, seglen -= curlen,
2612 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
2613 1.80 thorpej curlen = seglen;
2614 1.80 thorpej
2615 1.99 matt /*
2616 1.99 matt * So says the Linux driver:
2617 1.99 matt * Work around for premature descriptor
2618 1.99 matt * write-backs in TSO mode. Append a
2619 1.99 matt * 4-byte sentinel descriptor.
2620 1.99 matt */
2621 1.99 matt if (use_tso &&
2622 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2623 1.99 matt curlen > 8)
2624 1.99 matt curlen -= 4;
2625 1.99 matt
2626 1.80 thorpej wm_set_dma_addr(
2627 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2628 1.80 thorpej curaddr);
2629 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2630 1.80 thorpej htole32(cksumcmd | curlen);
2631 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2632 1.80 thorpej 0;
2633 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2634 1.80 thorpej cksumfields;
2635 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2636 1.80 thorpej lasttx = nexttx;
2637 1.1 thorpej
2638 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2639 1.104 ross ("%s: TX: desc %d: low 0x%08lx, "
2640 1.80 thorpej "len 0x%04x\n",
2641 1.160 christos device_xname(sc->sc_dev), nexttx,
2642 1.104 ross curaddr & 0xffffffffUL, (unsigned)curlen));
2643 1.80 thorpej }
2644 1.1 thorpej }
2645 1.59 christos
2646 1.59 christos KASSERT(lasttx != -1);
2647 1.1 thorpej
2648 1.1 thorpej /*
2649 1.1 thorpej * Set up the command byte on the last descriptor of
2650 1.1 thorpej * the packet. If we're in the interrupt delay window,
2651 1.1 thorpej * delay the interrupt.
2652 1.1 thorpej */
2653 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2654 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2655 1.1 thorpej
2656 1.1 thorpej /*
2657 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2658 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2659 1.1 thorpej *
2660 1.1 thorpej * This is only valid on the last descriptor of the packet.
2661 1.1 thorpej */
2662 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2663 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2664 1.1 thorpej htole32(WTX_CMD_VLE);
2665 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2666 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2667 1.1 thorpej }
2668 1.1 thorpej
2669 1.6 thorpej txs->txs_lastdesc = lasttx;
2670 1.6 thorpej
2671 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2672 1.160 christos ("%s: TX: desc %d: cmdlen 0x%08x\n",
2673 1.160 christos device_xname(sc->sc_dev),
2674 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2675 1.1 thorpej
2676 1.1 thorpej /* Sync the descriptors we're using. */
2677 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2678 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2679 1.1 thorpej
2680 1.1 thorpej /* Give the packet to the chip. */
2681 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2682 1.1 thorpej
2683 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2684 1.160 christos ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
2685 1.1 thorpej
2686 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2687 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2688 1.160 christos device_xname(sc->sc_dev), sc->sc_txsnext));
2689 1.1 thorpej
2690 1.1 thorpej /* Advance the tx pointer. */
2691 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2692 1.1 thorpej sc->sc_txnext = nexttx;
2693 1.1 thorpej
2694 1.1 thorpej sc->sc_txsfree--;
2695 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2696 1.1 thorpej
2697 1.1 thorpej /* Pass the packet to any BPF listeners. */
2698 1.206 joerg bpf_mtap(ifp, m0);
2699 1.1 thorpej }
2700 1.1 thorpej
2701 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2702 1.1 thorpej /* No more slots; notify upper layer. */
2703 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2704 1.1 thorpej }
2705 1.1 thorpej
2706 1.1 thorpej if (sc->sc_txfree != ofree) {
2707 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2708 1.1 thorpej ifp->if_timer = 5;
2709 1.1 thorpej }
2710 1.1 thorpej }
2711 1.1 thorpej
2712 1.1 thorpej /*
2713 1.1 thorpej * wm_watchdog: [ifnet interface function]
2714 1.1 thorpej *
2715 1.1 thorpej * Watchdog timer handler.
2716 1.1 thorpej */
2717 1.47 thorpej static void
2718 1.1 thorpej wm_watchdog(struct ifnet *ifp)
2719 1.1 thorpej {
2720 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2721 1.1 thorpej
2722 1.1 thorpej /*
2723 1.1 thorpej * Since we're using delayed interrupts, sweep up
2724 1.1 thorpej * before we report an error.
2725 1.1 thorpej */
2726 1.1 thorpej wm_txintr(sc);
2727 1.1 thorpej
2728 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
2729 1.84 thorpej log(LOG_ERR,
2730 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2731 1.160 christos device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
2732 1.2 thorpej sc->sc_txnext);
2733 1.1 thorpej ifp->if_oerrors++;
2734 1.1 thorpej
2735 1.1 thorpej /* Reset the interface. */
2736 1.1 thorpej (void) wm_init(ifp);
2737 1.1 thorpej }
2738 1.1 thorpej
2739 1.1 thorpej /* Try to get more packets going. */
2740 1.1 thorpej wm_start(ifp);
2741 1.1 thorpej }
2742 1.1 thorpej
2743 1.1 thorpej /*
2744 1.1 thorpej * wm_ioctl: [ifnet interface function]
2745 1.1 thorpej *
2746 1.1 thorpej * Handle control requests from the operator.
2747 1.1 thorpej */
2748 1.47 thorpej static int
2749 1.135 christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2750 1.1 thorpej {
2751 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2752 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
2753 1.175 darran struct ifaddr *ifa = (struct ifaddr *)data;
2754 1.175 darran struct sockaddr_dl *sdl;
2755 1.179 msaitoh int diff, s, error;
2756 1.1 thorpej
2757 1.1 thorpej s = splnet();
2758 1.1 thorpej
2759 1.1 thorpej switch (cmd) {
2760 1.179 msaitoh case SIOCSIFFLAGS:
2761 1.179 msaitoh if ((error = ifioctl_common(ifp, cmd, data)) != 0)
2762 1.179 msaitoh break;
2763 1.179 msaitoh if (ifp->if_flags & IFF_UP) {
2764 1.179 msaitoh diff = (ifp->if_flags ^ sc->sc_if_flags)
2765 1.179 msaitoh & (IFF_PROMISC | IFF_ALLMULTI);
2766 1.179 msaitoh if ((diff & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
2767 1.179 msaitoh /*
2768 1.179 msaitoh * If the difference bettween last flag and
2769 1.179 msaitoh * new flag is only IFF_PROMISC or
2770 1.179 msaitoh * IFF_ALLMULTI, set multicast filter only
2771 1.179 msaitoh * (don't reset to prevent link down).
2772 1.179 msaitoh */
2773 1.179 msaitoh wm_set_filter(sc);
2774 1.179 msaitoh } else {
2775 1.179 msaitoh /*
2776 1.179 msaitoh * Reset the interface to pick up changes in
2777 1.179 msaitoh * any other flags that affect the hardware
2778 1.179 msaitoh * state.
2779 1.179 msaitoh */
2780 1.179 msaitoh wm_init(ifp);
2781 1.179 msaitoh }
2782 1.179 msaitoh } else {
2783 1.179 msaitoh if (ifp->if_flags & IFF_RUNNING)
2784 1.179 msaitoh wm_stop(ifp, 1);
2785 1.179 msaitoh }
2786 1.179 msaitoh sc->sc_if_flags = ifp->if_flags;
2787 1.179 msaitoh error = 0;
2788 1.179 msaitoh break;
2789 1.1 thorpej case SIOCSIFMEDIA:
2790 1.1 thorpej case SIOCGIFMEDIA:
2791 1.71 thorpej /* Flow control requires full-duplex mode. */
2792 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2793 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
2794 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
2795 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2796 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2797 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
2798 1.71 thorpej ifr->ifr_media |=
2799 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2800 1.71 thorpej }
2801 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2802 1.71 thorpej }
2803 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2804 1.1 thorpej break;
2805 1.175 darran case SIOCINITIFADDR:
2806 1.175 darran if (ifa->ifa_addr->sa_family == AF_LINK) {
2807 1.175 darran sdl = satosdl(ifp->if_dl->ifa_addr);
2808 1.198 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2809 1.198 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2810 1.175 darran /* unicast address is first multicast entry */
2811 1.175 darran wm_set_filter(sc);
2812 1.175 darran error = 0;
2813 1.175 darran break;
2814 1.175 darran }
2815 1.175 darran /* Fall through for rest */
2816 1.1 thorpej default:
2817 1.154 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
2818 1.154 dyoung break;
2819 1.154 dyoung
2820 1.154 dyoung error = 0;
2821 1.154 dyoung
2822 1.154 dyoung if (cmd == SIOCSIFCAP)
2823 1.154 dyoung error = (*ifp->if_init)(ifp);
2824 1.154 dyoung else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2825 1.154 dyoung ;
2826 1.154 dyoung else if (ifp->if_flags & IFF_RUNNING) {
2827 1.1 thorpej /*
2828 1.1 thorpej * Multicast list has changed; set the hardware filter
2829 1.1 thorpej * accordingly.
2830 1.1 thorpej */
2831 1.154 dyoung wm_set_filter(sc);
2832 1.1 thorpej }
2833 1.1 thorpej break;
2834 1.1 thorpej }
2835 1.1 thorpej
2836 1.1 thorpej /* Try to get more packets going. */
2837 1.1 thorpej wm_start(ifp);
2838 1.1 thorpej
2839 1.1 thorpej splx(s);
2840 1.194 msaitoh return error;
2841 1.1 thorpej }
2842 1.1 thorpej
2843 1.1 thorpej /*
2844 1.1 thorpej * wm_intr:
2845 1.1 thorpej *
2846 1.1 thorpej * Interrupt service routine.
2847 1.1 thorpej */
2848 1.47 thorpej static int
2849 1.1 thorpej wm_intr(void *arg)
2850 1.1 thorpej {
2851 1.1 thorpej struct wm_softc *sc = arg;
2852 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2853 1.1 thorpej uint32_t icr;
2854 1.108 yamt int handled = 0;
2855 1.1 thorpej
2856 1.108 yamt while (1 /* CONSTCOND */) {
2857 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
2858 1.1 thorpej if ((icr & sc->sc_icr) == 0)
2859 1.1 thorpej break;
2860 1.22 itojun #if 0 /*NRND > 0*/
2861 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
2862 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
2863 1.21 itojun #endif
2864 1.1 thorpej
2865 1.1 thorpej handled = 1;
2866 1.1 thorpej
2867 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2868 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
2869 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2870 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
2871 1.160 christos device_xname(sc->sc_dev),
2872 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
2873 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
2874 1.1 thorpej }
2875 1.10 thorpej #endif
2876 1.10 thorpej wm_rxintr(sc);
2877 1.1 thorpej
2878 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2879 1.10 thorpej if (icr & ICR_TXDW) {
2880 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2881 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
2882 1.160 christos device_xname(sc->sc_dev)));
2883 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
2884 1.10 thorpej }
2885 1.4 thorpej #endif
2886 1.10 thorpej wm_txintr(sc);
2887 1.1 thorpej
2888 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
2889 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
2890 1.1 thorpej wm_linkintr(sc, icr);
2891 1.1 thorpej }
2892 1.1 thorpej
2893 1.1 thorpej if (icr & ICR_RXO) {
2894 1.108 yamt #if defined(WM_DEBUG)
2895 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
2896 1.160 christos device_xname(sc->sc_dev));
2897 1.108 yamt #endif /* defined(WM_DEBUG) */
2898 1.1 thorpej }
2899 1.1 thorpej }
2900 1.1 thorpej
2901 1.1 thorpej if (handled) {
2902 1.1 thorpej /* Try to get more packets going. */
2903 1.1 thorpej wm_start(ifp);
2904 1.1 thorpej }
2905 1.1 thorpej
2906 1.194 msaitoh return handled;
2907 1.1 thorpej }
2908 1.1 thorpej
2909 1.1 thorpej /*
2910 1.1 thorpej * wm_txintr:
2911 1.1 thorpej *
2912 1.1 thorpej * Helper; handle transmit interrupts.
2913 1.1 thorpej */
2914 1.47 thorpej static void
2915 1.1 thorpej wm_txintr(struct wm_softc *sc)
2916 1.1 thorpej {
2917 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2918 1.1 thorpej struct wm_txsoft *txs;
2919 1.1 thorpej uint8_t status;
2920 1.1 thorpej int i;
2921 1.1 thorpej
2922 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2923 1.1 thorpej
2924 1.1 thorpej /*
2925 1.1 thorpej * Go through the Tx list and free mbufs for those
2926 1.16 simonb * frames which have been transmitted.
2927 1.1 thorpej */
2928 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
2929 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
2930 1.1 thorpej txs = &sc->sc_txsoft[i];
2931 1.1 thorpej
2932 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2933 1.160 christos ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
2934 1.1 thorpej
2935 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
2936 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2937 1.1 thorpej
2938 1.65 tsutsui status =
2939 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
2940 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
2941 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
2942 1.20 thorpej BUS_DMASYNC_PREREAD);
2943 1.1 thorpej break;
2944 1.20 thorpej }
2945 1.1 thorpej
2946 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2947 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
2948 1.160 christos device_xname(sc->sc_dev), i, txs->txs_firstdesc,
2949 1.1 thorpej txs->txs_lastdesc));
2950 1.1 thorpej
2951 1.1 thorpej /*
2952 1.1 thorpej * XXX We should probably be using the statistics
2953 1.1 thorpej * XXX registers, but I don't know if they exist
2954 1.11 thorpej * XXX on chips before the i82544.
2955 1.1 thorpej */
2956 1.1 thorpej
2957 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2958 1.1 thorpej if (status & WTX_ST_TU)
2959 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
2960 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2961 1.1 thorpej
2962 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
2963 1.1 thorpej ifp->if_oerrors++;
2964 1.1 thorpej if (status & WTX_ST_LC)
2965 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
2966 1.160 christos device_xname(sc->sc_dev));
2967 1.1 thorpej else if (status & WTX_ST_EC) {
2968 1.1 thorpej ifp->if_collisions += 16;
2969 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
2970 1.160 christos device_xname(sc->sc_dev));
2971 1.1 thorpej }
2972 1.1 thorpej } else
2973 1.1 thorpej ifp->if_opackets++;
2974 1.1 thorpej
2975 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
2976 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
2977 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2978 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2979 1.1 thorpej m_freem(txs->txs_mbuf);
2980 1.1 thorpej txs->txs_mbuf = NULL;
2981 1.1 thorpej }
2982 1.1 thorpej
2983 1.1 thorpej /* Update the dirty transmit buffer pointer. */
2984 1.1 thorpej sc->sc_txsdirty = i;
2985 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2986 1.160 christos ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
2987 1.1 thorpej
2988 1.1 thorpej /*
2989 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
2990 1.1 thorpej * timer.
2991 1.1 thorpej */
2992 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
2993 1.1 thorpej ifp->if_timer = 0;
2994 1.1 thorpej }
2995 1.1 thorpej
2996 1.1 thorpej /*
2997 1.1 thorpej * wm_rxintr:
2998 1.1 thorpej *
2999 1.1 thorpej * Helper; handle receive interrupts.
3000 1.1 thorpej */
3001 1.47 thorpej static void
3002 1.1 thorpej wm_rxintr(struct wm_softc *sc)
3003 1.1 thorpej {
3004 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3005 1.1 thorpej struct wm_rxsoft *rxs;
3006 1.1 thorpej struct mbuf *m;
3007 1.1 thorpej int i, len;
3008 1.1 thorpej uint8_t status, errors;
3009 1.171 darran uint16_t vlantag;
3010 1.1 thorpej
3011 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
3012 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3013 1.1 thorpej
3014 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3015 1.1 thorpej ("%s: RX: checking descriptor %d\n",
3016 1.160 christos device_xname(sc->sc_dev), i));
3017 1.1 thorpej
3018 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3019 1.1 thorpej
3020 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
3021 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
3022 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
3023 1.171 darran vlantag = sc->sc_rxdescs[i].wrx_special;
3024 1.1 thorpej
3025 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
3026 1.1 thorpej /*
3027 1.1 thorpej * We have processed all of the receive descriptors.
3028 1.1 thorpej */
3029 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
3030 1.1 thorpej break;
3031 1.1 thorpej }
3032 1.1 thorpej
3033 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
3034 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3035 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
3036 1.160 christos device_xname(sc->sc_dev), i));
3037 1.1 thorpej WM_INIT_RXDESC(sc, i);
3038 1.1 thorpej if (status & WRX_ST_EOP) {
3039 1.1 thorpej /* Reset our state. */
3040 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3041 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
3042 1.160 christos device_xname(sc->sc_dev)));
3043 1.1 thorpej sc->sc_rxdiscard = 0;
3044 1.1 thorpej }
3045 1.1 thorpej continue;
3046 1.1 thorpej }
3047 1.1 thorpej
3048 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3049 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3050 1.1 thorpej
3051 1.1 thorpej m = rxs->rxs_mbuf;
3052 1.1 thorpej
3053 1.1 thorpej /*
3054 1.124 wrstuden * Add a new receive buffer to the ring, unless of
3055 1.124 wrstuden * course the length is zero. Treat the latter as a
3056 1.124 wrstuden * failed mapping.
3057 1.1 thorpej */
3058 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
3059 1.1 thorpej /*
3060 1.1 thorpej * Failed, throw away what we've done so
3061 1.1 thorpej * far, and discard the rest of the packet.
3062 1.1 thorpej */
3063 1.1 thorpej ifp->if_ierrors++;
3064 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3065 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3066 1.1 thorpej WM_INIT_RXDESC(sc, i);
3067 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
3068 1.1 thorpej sc->sc_rxdiscard = 1;
3069 1.1 thorpej if (sc->sc_rxhead != NULL)
3070 1.1 thorpej m_freem(sc->sc_rxhead);
3071 1.1 thorpej WM_RXCHAIN_RESET(sc);
3072 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3073 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
3074 1.160 christos "dropping packet%s\n", device_xname(sc->sc_dev),
3075 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
3076 1.1 thorpej continue;
3077 1.1 thorpej }
3078 1.1 thorpej
3079 1.1 thorpej m->m_len = len;
3080 1.159 simonb sc->sc_rxlen += len;
3081 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3082 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
3083 1.160 christos device_xname(sc->sc_dev), m->m_data, len));
3084 1.1 thorpej
3085 1.1 thorpej /*
3086 1.1 thorpej * If this is not the end of the packet, keep
3087 1.1 thorpej * looking.
3088 1.1 thorpej */
3089 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
3090 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3091 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3092 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
3093 1.160 christos device_xname(sc->sc_dev), sc->sc_rxlen));
3094 1.1 thorpej continue;
3095 1.1 thorpej }
3096 1.1 thorpej
3097 1.1 thorpej /*
3098 1.93 thorpej * Okay, we have the entire packet now. The chip is
3099 1.93 thorpej * configured to include the FCS (not all chips can
3100 1.93 thorpej * be configured to strip it), so we need to trim it.
3101 1.159 simonb * May need to adjust length of previous mbuf in the
3102 1.159 simonb * chain if the current mbuf is too short.
3103 1.1 thorpej */
3104 1.159 simonb if (m->m_len < ETHER_CRC_LEN) {
3105 1.159 simonb sc->sc_rxtail->m_len -= (ETHER_CRC_LEN - m->m_len);
3106 1.159 simonb m->m_len = 0;
3107 1.159 simonb } else {
3108 1.159 simonb m->m_len -= ETHER_CRC_LEN;
3109 1.159 simonb }
3110 1.159 simonb len = sc->sc_rxlen - ETHER_CRC_LEN;
3111 1.159 simonb
3112 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3113 1.93 thorpej
3114 1.1 thorpej *sc->sc_rxtailp = NULL;
3115 1.1 thorpej m = sc->sc_rxhead;
3116 1.1 thorpej
3117 1.1 thorpej WM_RXCHAIN_RESET(sc);
3118 1.1 thorpej
3119 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3120 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
3121 1.160 christos device_xname(sc->sc_dev), len));
3122 1.1 thorpej
3123 1.1 thorpej /*
3124 1.1 thorpej * If an error occurred, update stats and drop the packet.
3125 1.1 thorpej */
3126 1.1 thorpej if (errors &
3127 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
3128 1.1 thorpej if (errors & WRX_ER_SE)
3129 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
3130 1.160 christos device_xname(sc->sc_dev));
3131 1.1 thorpej else if (errors & WRX_ER_SEQ)
3132 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
3133 1.160 christos device_xname(sc->sc_dev));
3134 1.1 thorpej else if (errors & WRX_ER_CE)
3135 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
3136 1.160 christos device_xname(sc->sc_dev));
3137 1.1 thorpej m_freem(m);
3138 1.1 thorpej continue;
3139 1.1 thorpej }
3140 1.1 thorpej
3141 1.1 thorpej /*
3142 1.1 thorpej * No errors. Receive the packet.
3143 1.1 thorpej */
3144 1.1 thorpej m->m_pkthdr.rcvif = ifp;
3145 1.1 thorpej m->m_pkthdr.len = len;
3146 1.1 thorpej
3147 1.1 thorpej /*
3148 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
3149 1.1 thorpej * for us. Associate the tag with the packet.
3150 1.1 thorpej */
3151 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
3152 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
3153 1.171 darran le16toh(vlantag),
3154 1.94 jdolecek continue);
3155 1.1 thorpej }
3156 1.1 thorpej
3157 1.1 thorpej /*
3158 1.1 thorpej * Set up checksum info for this packet.
3159 1.1 thorpej */
3160 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
3161 1.106 yamt if (status & WRX_ST_IPCS) {
3162 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
3163 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
3164 1.106 yamt if (errors & WRX_ER_IPE)
3165 1.106 yamt m->m_pkthdr.csum_flags |=
3166 1.106 yamt M_CSUM_IPv4_BAD;
3167 1.106 yamt }
3168 1.106 yamt if (status & WRX_ST_TCPCS) {
3169 1.106 yamt /*
3170 1.106 yamt * Note: we don't know if this was TCP or UDP,
3171 1.106 yamt * so we just set both bits, and expect the
3172 1.106 yamt * upper layers to deal.
3173 1.106 yamt */
3174 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
3175 1.106 yamt m->m_pkthdr.csum_flags |=
3176 1.130 yamt M_CSUM_TCPv4 | M_CSUM_UDPv4 |
3177 1.130 yamt M_CSUM_TCPv6 | M_CSUM_UDPv6;
3178 1.106 yamt if (errors & WRX_ER_TCPE)
3179 1.106 yamt m->m_pkthdr.csum_flags |=
3180 1.106 yamt M_CSUM_TCP_UDP_BAD;
3181 1.106 yamt }
3182 1.1 thorpej }
3183 1.1 thorpej
3184 1.1 thorpej ifp->if_ipackets++;
3185 1.1 thorpej
3186 1.1 thorpej /* Pass this up to any BPF listeners. */
3187 1.206 joerg bpf_mtap(ifp, m);
3188 1.1 thorpej
3189 1.1 thorpej /* Pass it on. */
3190 1.1 thorpej (*ifp->if_input)(ifp, m);
3191 1.1 thorpej }
3192 1.1 thorpej
3193 1.1 thorpej /* Update the receive pointer. */
3194 1.1 thorpej sc->sc_rxptr = i;
3195 1.1 thorpej
3196 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3197 1.160 christos ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
3198 1.1 thorpej }
3199 1.1 thorpej
3200 1.1 thorpej /*
3201 1.192 msaitoh * wm_linkintr_gmii:
3202 1.1 thorpej *
3203 1.192 msaitoh * Helper; handle link interrupts for GMII.
3204 1.1 thorpej */
3205 1.47 thorpej static void
3206 1.192 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
3207 1.1 thorpej {
3208 1.1 thorpej
3209 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3210 1.173 msaitoh __func__));
3211 1.170 msaitoh
3212 1.192 msaitoh if (icr & ICR_LSC) {
3213 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3214 1.192 msaitoh ("%s: LINK: LSC -> mii_tick\n",
3215 1.192 msaitoh device_xname(sc->sc_dev)));
3216 1.192 msaitoh mii_tick(&sc->sc_mii);
3217 1.192 msaitoh if (sc->sc_type == WM_T_82543) {
3218 1.192 msaitoh int miistatus, active;
3219 1.192 msaitoh
3220 1.192 msaitoh /*
3221 1.192 msaitoh * With 82543, we need to force speed and
3222 1.192 msaitoh * duplex on the MAC equal to what the PHY
3223 1.192 msaitoh * speed and duplex configuration is.
3224 1.192 msaitoh */
3225 1.192 msaitoh miistatus = sc->sc_mii.mii_media_status;
3226 1.170 msaitoh
3227 1.192 msaitoh if (miistatus & IFM_ACTIVE) {
3228 1.192 msaitoh active = sc->sc_mii.mii_media_active;
3229 1.192 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
3230 1.192 msaitoh switch (IFM_SUBTYPE(active)) {
3231 1.192 msaitoh case IFM_10_T:
3232 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
3233 1.192 msaitoh break;
3234 1.192 msaitoh case IFM_100_TX:
3235 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
3236 1.192 msaitoh break;
3237 1.192 msaitoh case IFM_1000_T:
3238 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
3239 1.192 msaitoh break;
3240 1.192 msaitoh default:
3241 1.192 msaitoh /*
3242 1.192 msaitoh * fiber?
3243 1.192 msaitoh * Shoud not enter here.
3244 1.192 msaitoh */
3245 1.192 msaitoh printf("unknown media (%x)\n",
3246 1.192 msaitoh active);
3247 1.192 msaitoh break;
3248 1.170 msaitoh }
3249 1.192 msaitoh if (active & IFM_FDX)
3250 1.192 msaitoh sc->sc_ctrl |= CTRL_FD;
3251 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3252 1.192 msaitoh }
3253 1.202 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
3254 1.202 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
3255 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
3256 1.192 msaitoh } else if (sc->sc_type == WM_T_PCH) {
3257 1.192 msaitoh wm_k1_gig_workaround_hv(sc,
3258 1.192 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
3259 1.192 msaitoh }
3260 1.192 msaitoh
3261 1.192 msaitoh if ((sc->sc_phytype == WMPHY_82578)
3262 1.192 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
3263 1.192 msaitoh == IFM_1000_T)) {
3264 1.192 msaitoh
3265 1.192 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
3266 1.192 msaitoh delay(200*1000); /* XXX too big */
3267 1.192 msaitoh
3268 1.192 msaitoh /* Link stall fix for link up */
3269 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3270 1.192 msaitoh HV_MUX_DATA_CTRL,
3271 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
3272 1.192 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
3273 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3274 1.192 msaitoh HV_MUX_DATA_CTRL,
3275 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
3276 1.170 msaitoh }
3277 1.1 thorpej }
3278 1.192 msaitoh } else if (icr & ICR_RXSEQ) {
3279 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3280 1.192 msaitoh ("%s: LINK Receive sequence error\n",
3281 1.192 msaitoh device_xname(sc->sc_dev)));
3282 1.1 thorpej }
3283 1.192 msaitoh }
3284 1.192 msaitoh
3285 1.192 msaitoh /*
3286 1.192 msaitoh * wm_linkintr_tbi:
3287 1.192 msaitoh *
3288 1.192 msaitoh * Helper; handle link interrupts for TBI mode.
3289 1.192 msaitoh */
3290 1.192 msaitoh static void
3291 1.192 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
3292 1.192 msaitoh {
3293 1.192 msaitoh uint32_t status;
3294 1.192 msaitoh
3295 1.192 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3296 1.192 msaitoh __func__));
3297 1.1 thorpej
3298 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3299 1.1 thorpej if (icr & ICR_LSC) {
3300 1.1 thorpej if (status & STATUS_LU) {
3301 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
3302 1.160 christos device_xname(sc->sc_dev),
3303 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3304 1.173 msaitoh /*
3305 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
3306 1.173 msaitoh * so we should update sc->sc_ctrl
3307 1.173 msaitoh */
3308 1.198 msaitoh
3309 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3310 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3311 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3312 1.1 thorpej if (status & STATUS_FD)
3313 1.1 thorpej sc->sc_tctl |=
3314 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3315 1.1 thorpej else
3316 1.1 thorpej sc->sc_tctl |=
3317 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3318 1.173 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
3319 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3320 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3321 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3322 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3323 1.71 thorpej sc->sc_fcrtl);
3324 1.1 thorpej sc->sc_tbi_linkup = 1;
3325 1.1 thorpej } else {
3326 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
3327 1.161 cegger device_xname(sc->sc_dev)));
3328 1.1 thorpej sc->sc_tbi_linkup = 0;
3329 1.1 thorpej }
3330 1.1 thorpej wm_tbi_set_linkled(sc);
3331 1.173 msaitoh } else if (icr & ICR_RXCFG) {
3332 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
3333 1.173 msaitoh device_xname(sc->sc_dev)));
3334 1.173 msaitoh sc->sc_tbi_nrxcfg++;
3335 1.173 msaitoh wm_check_for_link(sc);
3336 1.1 thorpej } else if (icr & ICR_RXSEQ) {
3337 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3338 1.1 thorpej ("%s: LINK: Receive sequence error\n",
3339 1.160 christos device_xname(sc->sc_dev)));
3340 1.1 thorpej }
3341 1.1 thorpej }
3342 1.1 thorpej
3343 1.1 thorpej /*
3344 1.192 msaitoh * wm_linkintr:
3345 1.192 msaitoh *
3346 1.192 msaitoh * Helper; handle link interrupts.
3347 1.192 msaitoh */
3348 1.192 msaitoh static void
3349 1.192 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
3350 1.192 msaitoh {
3351 1.192 msaitoh
3352 1.192 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3353 1.192 msaitoh wm_linkintr_gmii(sc, icr);
3354 1.192 msaitoh else
3355 1.192 msaitoh wm_linkintr_tbi(sc, icr);
3356 1.192 msaitoh }
3357 1.192 msaitoh
3358 1.192 msaitoh /*
3359 1.1 thorpej * wm_tick:
3360 1.1 thorpej *
3361 1.1 thorpej * One second timer, used to check link status, sweep up
3362 1.1 thorpej * completed transmit jobs, etc.
3363 1.1 thorpej */
3364 1.47 thorpej static void
3365 1.1 thorpej wm_tick(void *arg)
3366 1.1 thorpej {
3367 1.1 thorpej struct wm_softc *sc = arg;
3368 1.127 bouyer struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3369 1.1 thorpej int s;
3370 1.1 thorpej
3371 1.1 thorpej s = splnet();
3372 1.1 thorpej
3373 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
3374 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3375 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3376 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3377 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3378 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3379 1.71 thorpej }
3380 1.71 thorpej
3381 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3382 1.196 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
3383 1.196 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
3384 1.196 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
3385 1.196 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
3386 1.196 msaitoh + CSR_READ(sc, WMREG_RXERRC)
3387 1.196 msaitoh + CSR_READ(sc, WMREG_SEC)
3388 1.196 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
3389 1.196 msaitoh + CSR_READ(sc, WMREG_RLEC);
3390 1.196 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
3391 1.127 bouyer
3392 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
3393 1.1 thorpej mii_tick(&sc->sc_mii);
3394 1.1 thorpej else
3395 1.1 thorpej wm_tbi_check_link(sc);
3396 1.1 thorpej
3397 1.1 thorpej splx(s);
3398 1.1 thorpej
3399 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3400 1.1 thorpej }
3401 1.1 thorpej
3402 1.1 thorpej /*
3403 1.1 thorpej * wm_reset:
3404 1.1 thorpej *
3405 1.1 thorpej * Reset the i82542 chip.
3406 1.1 thorpej */
3407 1.47 thorpej static void
3408 1.1 thorpej wm_reset(struct wm_softc *sc)
3409 1.1 thorpej {
3410 1.189 msaitoh int phy_reset = 0;
3411 1.199 msaitoh uint32_t reg, mask;
3412 1.189 msaitoh int i;
3413 1.1 thorpej
3414 1.78 thorpej /*
3415 1.78 thorpej * Allocate on-chip memory according to the MTU size.
3416 1.78 thorpej * The Packet Buffer Allocation register must be written
3417 1.78 thorpej * before the chip is reset.
3418 1.78 thorpej */
3419 1.120 msaitoh switch (sc->sc_type) {
3420 1.120 msaitoh case WM_T_82547:
3421 1.120 msaitoh case WM_T_82547_2:
3422 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3423 1.78 thorpej PBA_22K : PBA_30K;
3424 1.78 thorpej sc->sc_txfifo_head = 0;
3425 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3426 1.78 thorpej sc->sc_txfifo_size =
3427 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3428 1.78 thorpej sc->sc_txfifo_stall = 0;
3429 1.120 msaitoh break;
3430 1.120 msaitoh case WM_T_82571:
3431 1.198 msaitoh case WM_T_82572:
3432 1.199 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3433 1.198 msaitoh case WM_T_80003:
3434 1.120 msaitoh sc->sc_pba = PBA_32K;
3435 1.120 msaitoh break;
3436 1.199 msaitoh case WM_T_82580:
3437 1.199 msaitoh case WM_T_82580ER:
3438 1.199 msaitoh sc->sc_pba = PBA_35K;
3439 1.199 msaitoh break;
3440 1.199 msaitoh case WM_T_82576:
3441 1.199 msaitoh sc->sc_pba = PBA_64K;
3442 1.199 msaitoh break;
3443 1.120 msaitoh case WM_T_82573:
3444 1.185 msaitoh sc->sc_pba = PBA_12K;
3445 1.185 msaitoh break;
3446 1.165 sborrill case WM_T_82574:
3447 1.185 msaitoh case WM_T_82583:
3448 1.185 msaitoh sc->sc_pba = PBA_20K;
3449 1.120 msaitoh break;
3450 1.139 bouyer case WM_T_ICH8:
3451 1.139 bouyer sc->sc_pba = PBA_8K;
3452 1.139 bouyer CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3453 1.139 bouyer break;
3454 1.144 msaitoh case WM_T_ICH9:
3455 1.167 msaitoh case WM_T_ICH10:
3456 1.190 msaitoh case WM_T_PCH:
3457 1.144 msaitoh sc->sc_pba = PBA_10K;
3458 1.144 msaitoh break;
3459 1.120 msaitoh default:
3460 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3461 1.120 msaitoh PBA_40K : PBA_48K;
3462 1.120 msaitoh break;
3463 1.78 thorpej }
3464 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3465 1.78 thorpej
3466 1.199 msaitoh /* Prevent the PCI-E bus from sticking */
3467 1.144 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3468 1.144 msaitoh int timeout = 800;
3469 1.144 msaitoh
3470 1.144 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3471 1.144 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3472 1.144 msaitoh
3473 1.185 msaitoh while (timeout--) {
3474 1.144 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
3475 1.144 msaitoh break;
3476 1.144 msaitoh delay(100);
3477 1.144 msaitoh }
3478 1.144 msaitoh }
3479 1.144 msaitoh
3480 1.199 msaitoh /* Set the completion timeout for interface */
3481 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
3482 1.199 msaitoh wm_set_pcie_completion_timeout(sc);
3483 1.199 msaitoh
3484 1.199 msaitoh /* Clear interrupt */
3485 1.144 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3486 1.144 msaitoh
3487 1.189 msaitoh /* Stop the transmit and receive processes. */
3488 1.189 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3489 1.189 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3490 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
3491 1.189 msaitoh
3492 1.199 msaitoh /* XXX set_tbi_sbp_82543() */
3493 1.189 msaitoh
3494 1.189 msaitoh delay(10*1000);
3495 1.189 msaitoh
3496 1.189 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3497 1.194 msaitoh switch (sc->sc_type) {
3498 1.189 msaitoh case WM_T_82573:
3499 1.189 msaitoh case WM_T_82574:
3500 1.189 msaitoh case WM_T_82583:
3501 1.189 msaitoh i = 0;
3502 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR)
3503 1.189 msaitoh | EXTCNFCTR_MDIO_SW_OWNERSHIP;
3504 1.189 msaitoh do {
3505 1.189 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
3506 1.189 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
3507 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
3508 1.189 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
3509 1.189 msaitoh break;
3510 1.189 msaitoh reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
3511 1.189 msaitoh delay(2*1000);
3512 1.189 msaitoh i++;
3513 1.189 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
3514 1.189 msaitoh break;
3515 1.189 msaitoh default:
3516 1.189 msaitoh break;
3517 1.189 msaitoh }
3518 1.189 msaitoh
3519 1.137 msaitoh /*
3520 1.138 salo * 82541 Errata 29? & 82547 Errata 28?
3521 1.137 msaitoh * See also the description about PHY_RST bit in CTRL register
3522 1.137 msaitoh * in 8254x_GBe_SDM.pdf.
3523 1.137 msaitoh */
3524 1.137 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3525 1.137 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3526 1.137 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3527 1.137 msaitoh delay(5000);
3528 1.137 msaitoh }
3529 1.137 msaitoh
3530 1.53 thorpej switch (sc->sc_type) {
3531 1.189 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3532 1.53 thorpej case WM_T_82541:
3533 1.53 thorpej case WM_T_82541_2:
3534 1.189 msaitoh case WM_T_82547:
3535 1.189 msaitoh case WM_T_82547_2:
3536 1.53 thorpej /*
3537 1.88 briggs * On some chipsets, a reset through a memory-mapped write
3538 1.88 briggs * cycle can cause the chip to reset before completing the
3539 1.88 briggs * write cycle. This causes major headache that can be
3540 1.88 briggs * avoided by issuing the reset via indirect register writes
3541 1.88 briggs * through I/O space.
3542 1.88 briggs *
3543 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
3544 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
3545 1.88 briggs * reset.
3546 1.53 thorpej */
3547 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
3548 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3549 1.53 thorpej else
3550 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3551 1.53 thorpej break;
3552 1.53 thorpej case WM_T_82545_3:
3553 1.53 thorpej case WM_T_82546_3:
3554 1.53 thorpej /* Use the shadow control register on these chips. */
3555 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3556 1.53 thorpej break;
3557 1.189 msaitoh case WM_T_80003:
3558 1.199 msaitoh mask = swfwphysem[sc->sc_funcid];
3559 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3560 1.189 msaitoh wm_get_swfw_semaphore(sc, mask);
3561 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3562 1.189 msaitoh wm_put_swfw_semaphore(sc, mask);
3563 1.189 msaitoh break;
3564 1.139 bouyer case WM_T_ICH8:
3565 1.144 msaitoh case WM_T_ICH9:
3566 1.167 msaitoh case WM_T_ICH10:
3567 1.190 msaitoh case WM_T_PCH:
3568 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3569 1.189 msaitoh if (wm_check_reset_block(sc) == 0) {
3570 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
3571 1.190 msaitoh uint32_t status;
3572 1.190 msaitoh
3573 1.190 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3574 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
3575 1.190 msaitoh status & ~STATUS_PHYRA);
3576 1.190 msaitoh }
3577 1.190 msaitoh
3578 1.189 msaitoh reg |= CTRL_PHY_RESET;
3579 1.189 msaitoh phy_reset = 1;
3580 1.189 msaitoh }
3581 1.139 bouyer wm_get_swfwhw_semaphore(sc);
3582 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3583 1.189 msaitoh delay(20*1000);
3584 1.189 msaitoh wm_put_swfwhw_semaphore(sc);
3585 1.188 msaitoh break;
3586 1.189 msaitoh case WM_T_82542_2_0:
3587 1.189 msaitoh case WM_T_82542_2_1:
3588 1.189 msaitoh case WM_T_82543:
3589 1.189 msaitoh case WM_T_82540:
3590 1.189 msaitoh case WM_T_82545:
3591 1.189 msaitoh case WM_T_82546:
3592 1.189 msaitoh case WM_T_82571:
3593 1.189 msaitoh case WM_T_82572:
3594 1.189 msaitoh case WM_T_82573:
3595 1.189 msaitoh case WM_T_82574:
3596 1.199 msaitoh case WM_T_82575:
3597 1.199 msaitoh case WM_T_82576:
3598 1.189 msaitoh case WM_T_82583:
3599 1.53 thorpej default:
3600 1.53 thorpej /* Everything else can safely use the documented method. */
3601 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3602 1.53 thorpej break;
3603 1.53 thorpej }
3604 1.189 msaitoh
3605 1.189 msaitoh if (phy_reset != 0)
3606 1.189 msaitoh wm_get_cfg_done(sc);
3607 1.1 thorpej
3608 1.146 msaitoh /* reload EEPROM */
3609 1.194 msaitoh switch (sc->sc_type) {
3610 1.144 msaitoh case WM_T_82542_2_0:
3611 1.144 msaitoh case WM_T_82542_2_1:
3612 1.144 msaitoh case WM_T_82543:
3613 1.144 msaitoh case WM_T_82544:
3614 1.144 msaitoh delay(10);
3615 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3616 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3617 1.144 msaitoh delay(2000);
3618 1.144 msaitoh break;
3619 1.189 msaitoh case WM_T_82540:
3620 1.189 msaitoh case WM_T_82545:
3621 1.189 msaitoh case WM_T_82545_3:
3622 1.189 msaitoh case WM_T_82546:
3623 1.189 msaitoh case WM_T_82546_3:
3624 1.189 msaitoh delay(5*1000);
3625 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3626 1.189 msaitoh break;
3627 1.144 msaitoh case WM_T_82541:
3628 1.144 msaitoh case WM_T_82541_2:
3629 1.144 msaitoh case WM_T_82547:
3630 1.144 msaitoh case WM_T_82547_2:
3631 1.144 msaitoh delay(20000);
3632 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3633 1.144 msaitoh break;
3634 1.189 msaitoh case WM_T_82571:
3635 1.189 msaitoh case WM_T_82572:
3636 1.144 msaitoh case WM_T_82573:
3637 1.165 sborrill case WM_T_82574:
3638 1.185 msaitoh case WM_T_82583:
3639 1.146 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3640 1.146 msaitoh delay(10);
3641 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3642 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3643 1.146 msaitoh }
3644 1.145 msaitoh /* check EECD_EE_AUTORD */
3645 1.146 msaitoh wm_get_auto_rd_done(sc);
3646 1.189 msaitoh /*
3647 1.189 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3648 1.189 msaitoh * is set.
3649 1.189 msaitoh */
3650 1.189 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3651 1.189 msaitoh || (sc->sc_type == WM_T_82583))
3652 1.189 msaitoh delay(25*1000);
3653 1.189 msaitoh break;
3654 1.199 msaitoh case WM_T_82575:
3655 1.199 msaitoh case WM_T_82576:
3656 1.189 msaitoh case WM_T_80003:
3657 1.189 msaitoh case WM_T_ICH8:
3658 1.189 msaitoh case WM_T_ICH9:
3659 1.189 msaitoh /* check EECD_EE_AUTORD */
3660 1.189 msaitoh wm_get_auto_rd_done(sc);
3661 1.189 msaitoh break;
3662 1.190 msaitoh case WM_T_ICH10:
3663 1.190 msaitoh case WM_T_PCH:
3664 1.189 msaitoh wm_lan_init_done(sc);
3665 1.189 msaitoh break;
3666 1.189 msaitoh default:
3667 1.189 msaitoh panic("%s: unknown type\n", __func__);
3668 1.127 bouyer }
3669 1.144 msaitoh
3670 1.199 msaitoh /* Check whether EEPROM is present or not */
3671 1.199 msaitoh switch (sc->sc_type) {
3672 1.199 msaitoh case WM_T_82575:
3673 1.199 msaitoh case WM_T_82576:
3674 1.199 msaitoh case WM_T_82580:
3675 1.199 msaitoh case WM_T_ICH8:
3676 1.199 msaitoh case WM_T_ICH9:
3677 1.199 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
3678 1.199 msaitoh /* Not found */
3679 1.199 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
3680 1.199 msaitoh if (sc->sc_type == WM_T_82575) /* 82575 only */
3681 1.199 msaitoh wm_reset_init_script_82575(sc);
3682 1.199 msaitoh }
3683 1.199 msaitoh break;
3684 1.199 msaitoh default:
3685 1.199 msaitoh break;
3686 1.199 msaitoh }
3687 1.199 msaitoh
3688 1.199 msaitoh /* Clear any pending interrupt events. */
3689 1.199 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3690 1.199 msaitoh reg = CSR_READ(sc, WMREG_ICR);
3691 1.199 msaitoh
3692 1.174 msaitoh /* reload sc_ctrl */
3693 1.174 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3694 1.174 msaitoh
3695 1.192 msaitoh /* dummy read from WUC */
3696 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3697 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
3698 1.190 msaitoh /*
3699 1.190 msaitoh * For PCH, this write will make sure that any noise will be detected
3700 1.190 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
3701 1.190 msaitoh * to the DMA engine
3702 1.190 msaitoh */
3703 1.190 msaitoh if (sc->sc_type == WM_T_PCH)
3704 1.190 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
3705 1.190 msaitoh
3706 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3707 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
3708 1.144 msaitoh
3709 1.199 msaitoh /* XXX need special handling for 82580 */
3710 1.1 thorpej }
3711 1.1 thorpej
3712 1.1 thorpej /*
3713 1.1 thorpej * wm_init: [ifnet interface function]
3714 1.1 thorpej *
3715 1.1 thorpej * Initialize the interface. Must be called at splnet().
3716 1.1 thorpej */
3717 1.47 thorpej static int
3718 1.1 thorpej wm_init(struct ifnet *ifp)
3719 1.1 thorpej {
3720 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3721 1.1 thorpej struct wm_rxsoft *rxs;
3722 1.1 thorpej int i, error = 0;
3723 1.1 thorpej uint32_t reg;
3724 1.1 thorpej
3725 1.42 thorpej /*
3726 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
3727 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
3728 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
3729 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
3730 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
3731 1.42 thorpej * of the front of the headers) is aligned.
3732 1.42 thorpej *
3733 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
3734 1.42 thorpej * jumbo frames.
3735 1.42 thorpej */
3736 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
3737 1.42 thorpej sc->sc_align_tweak = 0;
3738 1.41 tls #else
3739 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
3740 1.42 thorpej sc->sc_align_tweak = 0;
3741 1.42 thorpej else
3742 1.42 thorpej sc->sc_align_tweak = 2;
3743 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
3744 1.41 tls
3745 1.1 thorpej /* Cancel any pending I/O. */
3746 1.1 thorpej wm_stop(ifp, 0);
3747 1.1 thorpej
3748 1.127 bouyer /* update statistics before reset */
3749 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3750 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3751 1.127 bouyer
3752 1.1 thorpej /* Reset the chip to a known state. */
3753 1.1 thorpej wm_reset(sc);
3754 1.1 thorpej
3755 1.169 msaitoh switch (sc->sc_type) {
3756 1.169 msaitoh case WM_T_82571:
3757 1.169 msaitoh case WM_T_82572:
3758 1.169 msaitoh case WM_T_82573:
3759 1.169 msaitoh case WM_T_82574:
3760 1.185 msaitoh case WM_T_82583:
3761 1.169 msaitoh case WM_T_80003:
3762 1.169 msaitoh case WM_T_ICH8:
3763 1.169 msaitoh case WM_T_ICH9:
3764 1.169 msaitoh case WM_T_ICH10:
3765 1.190 msaitoh case WM_T_PCH:
3766 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
3767 1.169 msaitoh wm_get_hw_control(sc);
3768 1.169 msaitoh break;
3769 1.169 msaitoh default:
3770 1.169 msaitoh break;
3771 1.169 msaitoh }
3772 1.169 msaitoh
3773 1.191 msaitoh /* Reset the PHY. */
3774 1.191 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3775 1.191 msaitoh wm_gmii_reset(sc);
3776 1.191 msaitoh
3777 1.192 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3778 1.192 msaitoh /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3779 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3780 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
3781 1.192 msaitoh
3782 1.1 thorpej /* Initialize the transmit descriptor ring. */
3783 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
3784 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
3785 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3786 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
3787 1.1 thorpej sc->sc_txnext = 0;
3788 1.5 thorpej
3789 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3790 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
3791 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
3792 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
3793 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
3794 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
3795 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
3796 1.1 thorpej } else {
3797 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
3798 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
3799 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
3800 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
3801 1.1 thorpej CSR_WRITE(sc, WMREG_TDT, 0);
3802 1.150 tls CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
3803 1.150 tls CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
3804 1.1 thorpej
3805 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3806 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
3807 1.199 msaitoh | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
3808 1.199 msaitoh | TXDCTL_WTHRESH(0));
3809 1.199 msaitoh else {
3810 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
3811 1.199 msaitoh TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
3812 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
3813 1.199 msaitoh RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
3814 1.199 msaitoh }
3815 1.1 thorpej }
3816 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
3817 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
3818 1.1 thorpej
3819 1.1 thorpej /* Initialize the transmit job descriptors. */
3820 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
3821 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
3822 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
3823 1.1 thorpej sc->sc_txsnext = 0;
3824 1.1 thorpej sc->sc_txsdirty = 0;
3825 1.1 thorpej
3826 1.1 thorpej /*
3827 1.1 thorpej * Initialize the receive descriptor and receive job
3828 1.1 thorpej * descriptor rings.
3829 1.1 thorpej */
3830 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3831 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
3832 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
3833 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
3834 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
3835 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
3836 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
3837 1.1 thorpej
3838 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
3839 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
3840 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
3841 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
3842 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
3843 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
3844 1.1 thorpej } else {
3845 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
3846 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
3847 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
3848 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3849 1.199 msaitoh CSR_WRITE(sc, WMREG_EITR(0), 450);
3850 1.199 msaitoh if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
3851 1.199 msaitoh panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
3852 1.199 msaitoh CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
3853 1.199 msaitoh | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
3854 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
3855 1.199 msaitoh | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
3856 1.199 msaitoh | RXDCTL_WTHRESH(1));
3857 1.199 msaitoh } else {
3858 1.199 msaitoh CSR_WRITE(sc, WMREG_RDH, 0);
3859 1.199 msaitoh CSR_WRITE(sc, WMREG_RDT, 0);
3860 1.199 msaitoh CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
3861 1.199 msaitoh CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
3862 1.199 msaitoh }
3863 1.1 thorpej }
3864 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3865 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3866 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
3867 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
3868 1.84 thorpej log(LOG_ERR, "%s: unable to allocate or map rx "
3869 1.1 thorpej "buffer %d, error = %d\n",
3870 1.160 christos device_xname(sc->sc_dev), i, error);
3871 1.1 thorpej /*
3872 1.1 thorpej * XXX Should attempt to run with fewer receive
3873 1.1 thorpej * XXX buffers instead of just failing.
3874 1.1 thorpej */
3875 1.1 thorpej wm_rxdrain(sc);
3876 1.1 thorpej goto out;
3877 1.1 thorpej }
3878 1.199 msaitoh } else {
3879 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3880 1.199 msaitoh WM_INIT_RXDESC(sc, i);
3881 1.199 msaitoh }
3882 1.1 thorpej }
3883 1.1 thorpej sc->sc_rxptr = 0;
3884 1.1 thorpej sc->sc_rxdiscard = 0;
3885 1.1 thorpej WM_RXCHAIN_RESET(sc);
3886 1.1 thorpej
3887 1.1 thorpej /*
3888 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
3889 1.1 thorpej */
3890 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
3891 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
3892 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
3893 1.1 thorpej
3894 1.1 thorpej /*
3895 1.1 thorpej * Set up flow-control parameters.
3896 1.1 thorpej *
3897 1.1 thorpej * XXX Values could probably stand some tuning.
3898 1.1 thorpej */
3899 1.177 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
3900 1.190 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
3901 1.139 bouyer CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
3902 1.139 bouyer CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
3903 1.139 bouyer CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
3904 1.139 bouyer }
3905 1.71 thorpej
3906 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
3907 1.71 thorpej if (sc->sc_type < WM_T_82543) {
3908 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
3909 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
3910 1.71 thorpej } else {
3911 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
3912 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
3913 1.1 thorpej }
3914 1.177 msaitoh
3915 1.177 msaitoh if (sc->sc_type == WM_T_80003)
3916 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
3917 1.177 msaitoh else
3918 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
3919 1.1 thorpej
3920 1.1 thorpej /* Deal with VLAN enables. */
3921 1.94 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
3922 1.1 thorpej sc->sc_ctrl |= CTRL_VME;
3923 1.1 thorpej else
3924 1.1 thorpej sc->sc_ctrl &= ~CTRL_VME;
3925 1.1 thorpej
3926 1.1 thorpej /* Write the control registers. */
3927 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3928 1.177 msaitoh
3929 1.177 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
3930 1.127 bouyer int val;
3931 1.177 msaitoh
3932 1.177 msaitoh switch (sc->sc_type) {
3933 1.177 msaitoh case WM_T_80003:
3934 1.177 msaitoh case WM_T_ICH8:
3935 1.177 msaitoh case WM_T_ICH9:
3936 1.177 msaitoh case WM_T_ICH10:
3937 1.190 msaitoh case WM_T_PCH:
3938 1.177 msaitoh /*
3939 1.177 msaitoh * Set the mac to wait the maximum time between each
3940 1.177 msaitoh * iteration and increase the max iterations when
3941 1.177 msaitoh * polling the phy; this fixes erroneous timeouts at
3942 1.177 msaitoh * 10Mbps.
3943 1.177 msaitoh */
3944 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
3945 1.177 msaitoh 0xFFFF);
3946 1.178 msaitoh val = wm_kmrn_readreg(sc,
3947 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
3948 1.177 msaitoh val |= 0x3F;
3949 1.178 msaitoh wm_kmrn_writereg(sc,
3950 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
3951 1.177 msaitoh break;
3952 1.177 msaitoh default:
3953 1.177 msaitoh break;
3954 1.177 msaitoh }
3955 1.177 msaitoh
3956 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
3957 1.177 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
3958 1.177 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
3959 1.177 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
3960 1.177 msaitoh
3961 1.177 msaitoh /* Bypass RX and TX FIFO's */
3962 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
3963 1.198 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
3964 1.198 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
3965 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
3966 1.177 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
3967 1.177 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
3968 1.177 msaitoh }
3969 1.127 bouyer }
3970 1.1 thorpej #if 0
3971 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
3972 1.1 thorpej #endif
3973 1.1 thorpej
3974 1.1 thorpej /*
3975 1.1 thorpej * Set up checksum offload parameters.
3976 1.1 thorpej */
3977 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
3978 1.130 yamt reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
3979 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
3980 1.1 thorpej reg |= RXCSUM_IPOFL;
3981 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
3982 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
3983 1.130 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
3984 1.130 yamt reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
3985 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
3986 1.1 thorpej
3987 1.173 msaitoh /* Reset TBI's RXCFG count */
3988 1.173 msaitoh sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
3989 1.173 msaitoh
3990 1.1 thorpej /*
3991 1.1 thorpej * Set up the interrupt registers.
3992 1.1 thorpej */
3993 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3994 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
3995 1.1 thorpej ICR_RXO | ICR_RXT0;
3996 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
3997 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
3998 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
3999 1.1 thorpej
4000 1.177 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4001 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
4002 1.177 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4003 1.177 msaitoh reg |= KABGTXD_BGSQLBIAS;
4004 1.177 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4005 1.177 msaitoh }
4006 1.177 msaitoh
4007 1.1 thorpej /* Set up the inter-packet gap. */
4008 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
4009 1.1 thorpej
4010 1.92 briggs if (sc->sc_type >= WM_T_82543) {
4011 1.150 tls /*
4012 1.150 tls * Set up the interrupt throttling register (units of 256ns)
4013 1.150 tls * Note that a footnote in Intel's documentation says this
4014 1.150 tls * ticker runs at 1/4 the rate when the chip is in 100Mbit
4015 1.150 tls * or 10Mbit mode. Empirically, it appears to be the case
4016 1.150 tls * that that is also true for the 1024ns units of the other
4017 1.150 tls * interrupt-related timer registers -- so, really, we ought
4018 1.150 tls * to divide this value by 4 when the link speed is low.
4019 1.150 tls *
4020 1.150 tls * XXX implement this division at link speed change!
4021 1.150 tls */
4022 1.153 tls
4023 1.153 tls /*
4024 1.153 tls * For N interrupts/sec, set this value to:
4025 1.153 tls * 1000000000 / (N * 256). Note that we set the
4026 1.153 tls * absolute and packet timer values to this value
4027 1.153 tls * divided by 4 to get "simple timer" behavior.
4028 1.153 tls */
4029 1.153 tls
4030 1.153 tls sc->sc_itr = 1500; /* 2604 ints/sec */
4031 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4032 1.92 briggs }
4033 1.92 briggs
4034 1.1 thorpej /* Set the VLAN ethernetype. */
4035 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4036 1.1 thorpej
4037 1.1 thorpej /*
4038 1.1 thorpej * Set up the transmit control register; we start out with
4039 1.1 thorpej * a collision distance suitable for FDX, but update it whe
4040 1.1 thorpej * we resolve the media type.
4041 1.1 thorpej */
4042 1.178 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4043 1.178 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4044 1.178 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4045 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
4046 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
4047 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4048 1.1 thorpej
4049 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
4050 1.177 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
4051 1.177 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
4052 1.177 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
4053 1.177 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
4054 1.177 msaitoh }
4055 1.177 msaitoh
4056 1.1 thorpej /* Set the media. */
4057 1.152 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
4058 1.152 dyoung goto out;
4059 1.1 thorpej
4060 1.203 msaitoh /* Configure for OS presence */
4061 1.203 msaitoh wm_init_manageability(sc);
4062 1.203 msaitoh
4063 1.1 thorpej /*
4064 1.1 thorpej * Set up the receive control register; we actually program
4065 1.1 thorpej * the register when we set the receive filter. Use multicast
4066 1.1 thorpej * address offset type 0.
4067 1.1 thorpej *
4068 1.11 thorpej * Only the i82544 has the ability to strip the incoming
4069 1.1 thorpej * CRC, so we don't enable that feature.
4070 1.1 thorpej */
4071 1.1 thorpej sc->sc_mchash_type = 0;
4072 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
4073 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
4074 1.120 msaitoh
4075 1.187 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
4076 1.199 msaitoh && (ifp->if_mtu > ETHERMTU)) {
4077 1.199 msaitoh sc->sc_rctl |= RCTL_LPE;
4078 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4079 1.199 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
4080 1.199 msaitoh }
4081 1.41 tls
4082 1.119 uebayasi if (MCLBYTES == 2048) {
4083 1.41 tls sc->sc_rctl |= RCTL_2k;
4084 1.41 tls } else {
4085 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
4086 1.194 msaitoh switch (MCLBYTES) {
4087 1.41 tls case 4096:
4088 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
4089 1.41 tls break;
4090 1.41 tls case 8192:
4091 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
4092 1.41 tls break;
4093 1.41 tls case 16384:
4094 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
4095 1.41 tls break;
4096 1.41 tls default:
4097 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
4098 1.41 tls MCLBYTES);
4099 1.41 tls break;
4100 1.41 tls }
4101 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
4102 1.41 tls }
4103 1.1 thorpej
4104 1.1 thorpej /* Set the receive filter. */
4105 1.1 thorpej wm_set_filter(sc);
4106 1.1 thorpej
4107 1.199 msaitoh /* On 575 and later set RDT only if RX enabled... */
4108 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4109 1.199 msaitoh for (i = 0; i < WM_NRXDESC; i++)
4110 1.199 msaitoh WM_INIT_RXDESC(sc, i);
4111 1.199 msaitoh
4112 1.1 thorpej /* Start the one second link check clock. */
4113 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
4114 1.1 thorpej
4115 1.1 thorpej /* ...all done! */
4116 1.96 perry ifp->if_flags |= IFF_RUNNING;
4117 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
4118 1.1 thorpej
4119 1.1 thorpej out:
4120 1.1 thorpej if (error)
4121 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
4122 1.160 christos device_xname(sc->sc_dev));
4123 1.194 msaitoh return error;
4124 1.1 thorpej }
4125 1.1 thorpej
4126 1.1 thorpej /*
4127 1.1 thorpej * wm_rxdrain:
4128 1.1 thorpej *
4129 1.1 thorpej * Drain the receive queue.
4130 1.1 thorpej */
4131 1.47 thorpej static void
4132 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
4133 1.1 thorpej {
4134 1.1 thorpej struct wm_rxsoft *rxs;
4135 1.1 thorpej int i;
4136 1.1 thorpej
4137 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
4138 1.1 thorpej rxs = &sc->sc_rxsoft[i];
4139 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
4140 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4141 1.1 thorpej m_freem(rxs->rxs_mbuf);
4142 1.1 thorpej rxs->rxs_mbuf = NULL;
4143 1.1 thorpej }
4144 1.1 thorpej }
4145 1.1 thorpej }
4146 1.1 thorpej
4147 1.1 thorpej /*
4148 1.1 thorpej * wm_stop: [ifnet interface function]
4149 1.1 thorpej *
4150 1.1 thorpej * Stop transmission on the interface.
4151 1.1 thorpej */
4152 1.47 thorpej static void
4153 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
4154 1.1 thorpej {
4155 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4156 1.1 thorpej struct wm_txsoft *txs;
4157 1.1 thorpej int i;
4158 1.1 thorpej
4159 1.1 thorpej /* Stop the one second clock. */
4160 1.1 thorpej callout_stop(&sc->sc_tick_ch);
4161 1.1 thorpej
4162 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
4163 1.78 thorpej if (sc->sc_type == WM_T_82547)
4164 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
4165 1.78 thorpej
4166 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
4167 1.1 thorpej /* Down the MII. */
4168 1.1 thorpej mii_down(&sc->sc_mii);
4169 1.173 msaitoh } else {
4170 1.173 msaitoh #if 0
4171 1.173 msaitoh /* Should we clear PHY's status properly? */
4172 1.173 msaitoh wm_reset(sc);
4173 1.173 msaitoh #endif
4174 1.1 thorpej }
4175 1.1 thorpej
4176 1.1 thorpej /* Stop the transmit and receive processes. */
4177 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
4178 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
4179 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
4180 1.1 thorpej
4181 1.102 scw /*
4182 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
4183 1.102 scw * interrupt line.
4184 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
4185 1.102 scw * any currently pending or shared interrupt.
4186 1.102 scw */
4187 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4188 1.102 scw sc->sc_icr = 0;
4189 1.102 scw
4190 1.1 thorpej /* Release any queued transmit buffers. */
4191 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
4192 1.1 thorpej txs = &sc->sc_txsoft[i];
4193 1.1 thorpej if (txs->txs_mbuf != NULL) {
4194 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
4195 1.1 thorpej m_freem(txs->txs_mbuf);
4196 1.1 thorpej txs->txs_mbuf = NULL;
4197 1.1 thorpej }
4198 1.1 thorpej }
4199 1.1 thorpej
4200 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
4201 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4202 1.1 thorpej ifp->if_timer = 0;
4203 1.156 dyoung
4204 1.156 dyoung if (disable)
4205 1.156 dyoung wm_rxdrain(sc);
4206 1.199 msaitoh
4207 1.199 msaitoh #if 0 /* notyet */
4208 1.199 msaitoh if (sc->sc_type >= WM_T_82544)
4209 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4210 1.199 msaitoh #endif
4211 1.1 thorpej }
4212 1.1 thorpej
4213 1.145 msaitoh void
4214 1.146 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
4215 1.145 msaitoh {
4216 1.145 msaitoh int i;
4217 1.145 msaitoh
4218 1.145 msaitoh /* wait for eeprom to reload */
4219 1.145 msaitoh switch (sc->sc_type) {
4220 1.145 msaitoh case WM_T_82571:
4221 1.145 msaitoh case WM_T_82572:
4222 1.145 msaitoh case WM_T_82573:
4223 1.165 sborrill case WM_T_82574:
4224 1.185 msaitoh case WM_T_82583:
4225 1.199 msaitoh case WM_T_82575:
4226 1.199 msaitoh case WM_T_82576:
4227 1.145 msaitoh case WM_T_80003:
4228 1.145 msaitoh case WM_T_ICH8:
4229 1.145 msaitoh case WM_T_ICH9:
4230 1.189 msaitoh for (i = 0; i < 10; i++) {
4231 1.145 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
4232 1.145 msaitoh break;
4233 1.145 msaitoh delay(1000);
4234 1.145 msaitoh }
4235 1.189 msaitoh if (i == 10) {
4236 1.145 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
4237 1.160 christos "complete\n", device_xname(sc->sc_dev));
4238 1.145 msaitoh }
4239 1.145 msaitoh break;
4240 1.145 msaitoh default:
4241 1.145 msaitoh break;
4242 1.145 msaitoh }
4243 1.189 msaitoh }
4244 1.189 msaitoh
4245 1.189 msaitoh void
4246 1.189 msaitoh wm_lan_init_done(struct wm_softc *sc)
4247 1.189 msaitoh {
4248 1.189 msaitoh uint32_t reg = 0;
4249 1.189 msaitoh int i;
4250 1.145 msaitoh
4251 1.189 msaitoh /* wait for eeprom to reload */
4252 1.189 msaitoh switch (sc->sc_type) {
4253 1.190 msaitoh case WM_T_ICH10:
4254 1.190 msaitoh case WM_T_PCH:
4255 1.189 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
4256 1.189 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4257 1.189 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
4258 1.189 msaitoh break;
4259 1.189 msaitoh delay(100);
4260 1.189 msaitoh }
4261 1.189 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
4262 1.189 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
4263 1.189 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
4264 1.189 msaitoh }
4265 1.189 msaitoh break;
4266 1.189 msaitoh default:
4267 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4268 1.189 msaitoh __func__);
4269 1.189 msaitoh break;
4270 1.189 msaitoh }
4271 1.189 msaitoh
4272 1.189 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
4273 1.189 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
4274 1.189 msaitoh }
4275 1.189 msaitoh
4276 1.189 msaitoh void
4277 1.189 msaitoh wm_get_cfg_done(struct wm_softc *sc)
4278 1.189 msaitoh {
4279 1.189 msaitoh int mask;
4280 1.190 msaitoh uint32_t reg;
4281 1.189 msaitoh int i;
4282 1.189 msaitoh
4283 1.189 msaitoh /* wait for eeprom to reload */
4284 1.189 msaitoh switch (sc->sc_type) {
4285 1.189 msaitoh case WM_T_82542_2_0:
4286 1.189 msaitoh case WM_T_82542_2_1:
4287 1.189 msaitoh /* null */
4288 1.189 msaitoh break;
4289 1.189 msaitoh case WM_T_82543:
4290 1.189 msaitoh case WM_T_82544:
4291 1.189 msaitoh case WM_T_82540:
4292 1.189 msaitoh case WM_T_82545:
4293 1.189 msaitoh case WM_T_82545_3:
4294 1.189 msaitoh case WM_T_82546:
4295 1.189 msaitoh case WM_T_82546_3:
4296 1.189 msaitoh case WM_T_82541:
4297 1.189 msaitoh case WM_T_82541_2:
4298 1.189 msaitoh case WM_T_82547:
4299 1.189 msaitoh case WM_T_82547_2:
4300 1.189 msaitoh case WM_T_82573:
4301 1.189 msaitoh case WM_T_82574:
4302 1.189 msaitoh case WM_T_82583:
4303 1.189 msaitoh /* generic */
4304 1.189 msaitoh delay(10*1000);
4305 1.189 msaitoh break;
4306 1.189 msaitoh case WM_T_80003:
4307 1.189 msaitoh case WM_T_82571:
4308 1.189 msaitoh case WM_T_82572:
4309 1.199 msaitoh case WM_T_82575:
4310 1.199 msaitoh case WM_T_82576:
4311 1.199 msaitoh case WM_T_82580:
4312 1.199 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
4313 1.189 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
4314 1.189 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
4315 1.189 msaitoh break;
4316 1.189 msaitoh delay(1000);
4317 1.189 msaitoh }
4318 1.189 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
4319 1.189 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
4320 1.189 msaitoh device_xname(sc->sc_dev), __func__));
4321 1.189 msaitoh }
4322 1.189 msaitoh break;
4323 1.190 msaitoh case WM_T_ICH8:
4324 1.190 msaitoh case WM_T_ICH9:
4325 1.190 msaitoh case WM_T_ICH10:
4326 1.190 msaitoh case WM_T_PCH:
4327 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
4328 1.190 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4329 1.190 msaitoh if ((reg & STATUS_PHYRA) != 0)
4330 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
4331 1.190 msaitoh reg & ~STATUS_PHYRA);
4332 1.190 msaitoh }
4333 1.190 msaitoh delay(10*1000);
4334 1.190 msaitoh break;
4335 1.189 msaitoh default:
4336 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4337 1.189 msaitoh __func__);
4338 1.189 msaitoh break;
4339 1.189 msaitoh }
4340 1.145 msaitoh }
4341 1.145 msaitoh
4342 1.1 thorpej /*
4343 1.45 thorpej * wm_acquire_eeprom:
4344 1.45 thorpej *
4345 1.45 thorpej * Perform the EEPROM handshake required on some chips.
4346 1.45 thorpej */
4347 1.45 thorpej static int
4348 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
4349 1.45 thorpej {
4350 1.45 thorpej uint32_t reg;
4351 1.45 thorpej int x;
4352 1.127 bouyer int ret = 0;
4353 1.45 thorpej
4354 1.117 msaitoh /* always success */
4355 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4356 1.117 msaitoh return 0;
4357 1.117 msaitoh
4358 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
4359 1.139 bouyer ret = wm_get_swfwhw_semaphore(sc);
4360 1.139 bouyer } else if (sc->sc_flags & WM_F_SWFW_SYNC) {
4361 1.127 bouyer /* this will also do wm_get_swsm_semaphore() if needed */
4362 1.127 bouyer ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
4363 1.127 bouyer } else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
4364 1.127 bouyer ret = wm_get_swsm_semaphore(sc);
4365 1.127 bouyer }
4366 1.127 bouyer
4367 1.169 msaitoh if (ret) {
4368 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
4369 1.169 msaitoh __func__);
4370 1.117 msaitoh return 1;
4371 1.169 msaitoh }
4372 1.117 msaitoh
4373 1.198 msaitoh if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4374 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4375 1.45 thorpej
4376 1.45 thorpej /* Request EEPROM access. */
4377 1.45 thorpej reg |= EECD_EE_REQ;
4378 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4379 1.45 thorpej
4380 1.45 thorpej /* ..and wait for it to be granted. */
4381 1.117 msaitoh for (x = 0; x < 1000; x++) {
4382 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4383 1.45 thorpej if (reg & EECD_EE_GNT)
4384 1.45 thorpej break;
4385 1.45 thorpej delay(5);
4386 1.45 thorpej }
4387 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
4388 1.160 christos aprint_error_dev(sc->sc_dev,
4389 1.160 christos "could not acquire EEPROM GNT\n");
4390 1.45 thorpej reg &= ~EECD_EE_REQ;
4391 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4392 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4393 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4394 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4395 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4396 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4397 1.127 bouyer wm_put_swsm_semaphore(sc);
4398 1.194 msaitoh return 1;
4399 1.45 thorpej }
4400 1.45 thorpej }
4401 1.45 thorpej
4402 1.194 msaitoh return 0;
4403 1.45 thorpej }
4404 1.45 thorpej
4405 1.45 thorpej /*
4406 1.45 thorpej * wm_release_eeprom:
4407 1.45 thorpej *
4408 1.45 thorpej * Release the EEPROM mutex.
4409 1.45 thorpej */
4410 1.45 thorpej static void
4411 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
4412 1.45 thorpej {
4413 1.45 thorpej uint32_t reg;
4414 1.45 thorpej
4415 1.117 msaitoh /* always success */
4416 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4417 1.117 msaitoh return;
4418 1.117 msaitoh
4419 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4420 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4421 1.45 thorpej reg &= ~EECD_EE_REQ;
4422 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4423 1.45 thorpej }
4424 1.117 msaitoh
4425 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4426 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4427 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4428 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4429 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4430 1.127 bouyer wm_put_swsm_semaphore(sc);
4431 1.45 thorpej }
4432 1.45 thorpej
4433 1.45 thorpej /*
4434 1.46 thorpej * wm_eeprom_sendbits:
4435 1.46 thorpej *
4436 1.46 thorpej * Send a series of bits to the EEPROM.
4437 1.46 thorpej */
4438 1.46 thorpej static void
4439 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
4440 1.46 thorpej {
4441 1.46 thorpej uint32_t reg;
4442 1.46 thorpej int x;
4443 1.46 thorpej
4444 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
4445 1.46 thorpej
4446 1.46 thorpej for (x = nbits; x > 0; x--) {
4447 1.46 thorpej if (bits & (1U << (x - 1)))
4448 1.46 thorpej reg |= EECD_DI;
4449 1.46 thorpej else
4450 1.46 thorpej reg &= ~EECD_DI;
4451 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4452 1.46 thorpej delay(2);
4453 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4454 1.46 thorpej delay(2);
4455 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4456 1.46 thorpej delay(2);
4457 1.46 thorpej }
4458 1.46 thorpej }
4459 1.46 thorpej
4460 1.46 thorpej /*
4461 1.48 thorpej * wm_eeprom_recvbits:
4462 1.48 thorpej *
4463 1.48 thorpej * Receive a series of bits from the EEPROM.
4464 1.48 thorpej */
4465 1.48 thorpej static void
4466 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
4467 1.48 thorpej {
4468 1.48 thorpej uint32_t reg, val;
4469 1.48 thorpej int x;
4470 1.48 thorpej
4471 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
4472 1.48 thorpej
4473 1.48 thorpej val = 0;
4474 1.48 thorpej for (x = nbits; x > 0; x--) {
4475 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4476 1.48 thorpej delay(2);
4477 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
4478 1.48 thorpej val |= (1U << (x - 1));
4479 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4480 1.48 thorpej delay(2);
4481 1.48 thorpej }
4482 1.48 thorpej *valp = val;
4483 1.48 thorpej }
4484 1.48 thorpej
4485 1.48 thorpej /*
4486 1.50 thorpej * wm_read_eeprom_uwire:
4487 1.50 thorpej *
4488 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
4489 1.50 thorpej */
4490 1.51 thorpej static int
4491 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4492 1.50 thorpej {
4493 1.50 thorpej uint32_t reg, val;
4494 1.51 thorpej int i;
4495 1.51 thorpej
4496 1.51 thorpej for (i = 0; i < wordcnt; i++) {
4497 1.51 thorpej /* Clear SK and DI. */
4498 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
4499 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4500 1.50 thorpej
4501 1.51 thorpej /* Set CHIP SELECT. */
4502 1.51 thorpej reg |= EECD_CS;
4503 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4504 1.51 thorpej delay(2);
4505 1.51 thorpej
4506 1.51 thorpej /* Shift in the READ command. */
4507 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
4508 1.51 thorpej
4509 1.51 thorpej /* Shift in address. */
4510 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
4511 1.51 thorpej
4512 1.51 thorpej /* Shift out the data. */
4513 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
4514 1.51 thorpej data[i] = val & 0xffff;
4515 1.51 thorpej
4516 1.51 thorpej /* Clear CHIP SELECT. */
4517 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
4518 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4519 1.51 thorpej delay(2);
4520 1.51 thorpej }
4521 1.51 thorpej
4522 1.194 msaitoh return 0;
4523 1.50 thorpej }
4524 1.50 thorpej
4525 1.50 thorpej /*
4526 1.57 thorpej * wm_spi_eeprom_ready:
4527 1.57 thorpej *
4528 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
4529 1.57 thorpej */
4530 1.57 thorpej static int
4531 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
4532 1.57 thorpej {
4533 1.57 thorpej uint32_t val;
4534 1.57 thorpej int usec;
4535 1.57 thorpej
4536 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
4537 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
4538 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
4539 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
4540 1.57 thorpej break;
4541 1.57 thorpej }
4542 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
4543 1.160 christos aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
4544 1.194 msaitoh return 1;
4545 1.57 thorpej }
4546 1.194 msaitoh return 0;
4547 1.57 thorpej }
4548 1.57 thorpej
4549 1.57 thorpej /*
4550 1.57 thorpej * wm_read_eeprom_spi:
4551 1.57 thorpej *
4552 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
4553 1.57 thorpej */
4554 1.57 thorpej static int
4555 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4556 1.57 thorpej {
4557 1.57 thorpej uint32_t reg, val;
4558 1.57 thorpej int i;
4559 1.57 thorpej uint8_t opc;
4560 1.57 thorpej
4561 1.57 thorpej /* Clear SK and CS. */
4562 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
4563 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4564 1.57 thorpej delay(2);
4565 1.57 thorpej
4566 1.57 thorpej if (wm_spi_eeprom_ready(sc))
4567 1.194 msaitoh return 1;
4568 1.57 thorpej
4569 1.57 thorpej /* Toggle CS to flush commands. */
4570 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
4571 1.57 thorpej delay(2);
4572 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4573 1.57 thorpej delay(2);
4574 1.57 thorpej
4575 1.57 thorpej opc = SPI_OPC_READ;
4576 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
4577 1.57 thorpej opc |= SPI_OPC_A8;
4578 1.57 thorpej
4579 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
4580 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
4581 1.57 thorpej
4582 1.57 thorpej for (i = 0; i < wordcnt; i++) {
4583 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
4584 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
4585 1.57 thorpej }
4586 1.57 thorpej
4587 1.57 thorpej /* Raise CS and clear SK. */
4588 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
4589 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4590 1.57 thorpej delay(2);
4591 1.57 thorpej
4592 1.194 msaitoh return 0;
4593 1.57 thorpej }
4594 1.57 thorpej
4595 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
4596 1.112 gavan #define EEPROM_SIZE 0x0040
4597 1.112 gavan
4598 1.112 gavan /*
4599 1.112 gavan * wm_validate_eeprom_checksum
4600 1.112 gavan *
4601 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
4602 1.112 gavan */
4603 1.112 gavan static int
4604 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
4605 1.198 msaitoh {
4606 1.112 gavan uint16_t checksum;
4607 1.112 gavan uint16_t eeprom_data;
4608 1.112 gavan int i;
4609 1.112 gavan
4610 1.112 gavan checksum = 0;
4611 1.112 gavan
4612 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
4613 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
4614 1.112 gavan return 1;
4615 1.112 gavan checksum += eeprom_data;
4616 1.112 gavan }
4617 1.112 gavan
4618 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
4619 1.112 gavan return 1;
4620 1.112 gavan
4621 1.112 gavan return 0;
4622 1.112 gavan }
4623 1.112 gavan
4624 1.57 thorpej /*
4625 1.1 thorpej * wm_read_eeprom:
4626 1.1 thorpej *
4627 1.1 thorpej * Read data from the serial EEPROM.
4628 1.1 thorpej */
4629 1.51 thorpej static int
4630 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4631 1.1 thorpej {
4632 1.51 thorpej int rv;
4633 1.1 thorpej
4634 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
4635 1.113 gavan return 1;
4636 1.112 gavan
4637 1.51 thorpej if (wm_acquire_eeprom(sc))
4638 1.113 gavan return 1;
4639 1.17 thorpej
4640 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4641 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4642 1.139 bouyer rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
4643 1.139 bouyer else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
4644 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
4645 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
4646 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
4647 1.57 thorpej else
4648 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
4649 1.17 thorpej
4650 1.51 thorpej wm_release_eeprom(sc);
4651 1.113 gavan return rv;
4652 1.1 thorpej }
4653 1.1 thorpej
4654 1.117 msaitoh static int
4655 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
4656 1.117 msaitoh uint16_t *data)
4657 1.117 msaitoh {
4658 1.117 msaitoh int i, eerd = 0;
4659 1.117 msaitoh int error = 0;
4660 1.117 msaitoh
4661 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
4662 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
4663 1.117 msaitoh
4664 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
4665 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
4666 1.117 msaitoh if (error != 0)
4667 1.117 msaitoh break;
4668 1.117 msaitoh
4669 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
4670 1.117 msaitoh }
4671 1.119 uebayasi
4672 1.117 msaitoh return error;
4673 1.117 msaitoh }
4674 1.117 msaitoh
4675 1.117 msaitoh static int
4676 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
4677 1.117 msaitoh {
4678 1.117 msaitoh uint32_t attempts = 100000;
4679 1.117 msaitoh uint32_t i, reg = 0;
4680 1.117 msaitoh int32_t done = -1;
4681 1.117 msaitoh
4682 1.119 uebayasi for (i = 0; i < attempts; i++) {
4683 1.117 msaitoh reg = CSR_READ(sc, rw);
4684 1.117 msaitoh
4685 1.119 uebayasi if (reg & EERD_DONE) {
4686 1.117 msaitoh done = 0;
4687 1.117 msaitoh break;
4688 1.117 msaitoh }
4689 1.117 msaitoh delay(5);
4690 1.117 msaitoh }
4691 1.117 msaitoh
4692 1.117 msaitoh return done;
4693 1.117 msaitoh }
4694 1.117 msaitoh
4695 1.1 thorpej /*
4696 1.1 thorpej * wm_add_rxbuf:
4697 1.1 thorpej *
4698 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
4699 1.1 thorpej */
4700 1.47 thorpej static int
4701 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
4702 1.1 thorpej {
4703 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
4704 1.1 thorpej struct mbuf *m;
4705 1.1 thorpej int error;
4706 1.1 thorpej
4707 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
4708 1.1 thorpej if (m == NULL)
4709 1.194 msaitoh return ENOBUFS;
4710 1.1 thorpej
4711 1.1 thorpej MCLGET(m, M_DONTWAIT);
4712 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
4713 1.1 thorpej m_freem(m);
4714 1.194 msaitoh return ENOBUFS;
4715 1.1 thorpej }
4716 1.1 thorpej
4717 1.1 thorpej if (rxs->rxs_mbuf != NULL)
4718 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4719 1.1 thorpej
4720 1.1 thorpej rxs->rxs_mbuf = m;
4721 1.1 thorpej
4722 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4723 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4724 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
4725 1.1 thorpej if (error) {
4726 1.84 thorpej /* XXX XXX XXX */
4727 1.160 christos aprint_error_dev(sc->sc_dev,
4728 1.160 christos "unable to load rx DMA map %d, error = %d\n",
4729 1.158 cegger idx, error);
4730 1.84 thorpej panic("wm_add_rxbuf");
4731 1.1 thorpej }
4732 1.1 thorpej
4733 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4734 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4735 1.1 thorpej
4736 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4737 1.199 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4738 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4739 1.199 msaitoh } else
4740 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4741 1.1 thorpej
4742 1.194 msaitoh return 0;
4743 1.1 thorpej }
4744 1.1 thorpej
4745 1.1 thorpej /*
4746 1.1 thorpej * wm_set_ral:
4747 1.1 thorpej *
4748 1.1 thorpej * Set an entery in the receive address list.
4749 1.1 thorpej */
4750 1.1 thorpej static void
4751 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
4752 1.1 thorpej {
4753 1.1 thorpej uint32_t ral_lo, ral_hi;
4754 1.1 thorpej
4755 1.1 thorpej if (enaddr != NULL) {
4756 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
4757 1.1 thorpej (enaddr[3] << 24);
4758 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
4759 1.1 thorpej ral_hi |= RAL_AV;
4760 1.1 thorpej } else {
4761 1.1 thorpej ral_lo = 0;
4762 1.1 thorpej ral_hi = 0;
4763 1.1 thorpej }
4764 1.1 thorpej
4765 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
4766 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
4767 1.1 thorpej ral_lo);
4768 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
4769 1.1 thorpej ral_hi);
4770 1.1 thorpej } else {
4771 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
4772 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
4773 1.1 thorpej }
4774 1.1 thorpej }
4775 1.1 thorpej
4776 1.1 thorpej /*
4777 1.1 thorpej * wm_mchash:
4778 1.1 thorpej *
4779 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
4780 1.1 thorpej * multicast filter.
4781 1.1 thorpej */
4782 1.1 thorpej static uint32_t
4783 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
4784 1.1 thorpej {
4785 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
4786 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
4787 1.139 bouyer static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
4788 1.139 bouyer static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
4789 1.1 thorpej uint32_t hash;
4790 1.1 thorpej
4791 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4792 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
4793 1.139 bouyer hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
4794 1.139 bouyer (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
4795 1.139 bouyer return (hash & 0x3ff);
4796 1.139 bouyer }
4797 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
4798 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
4799 1.1 thorpej
4800 1.1 thorpej return (hash & 0xfff);
4801 1.1 thorpej }
4802 1.1 thorpej
4803 1.1 thorpej /*
4804 1.1 thorpej * wm_set_filter:
4805 1.1 thorpej *
4806 1.1 thorpej * Set up the receive filter.
4807 1.1 thorpej */
4808 1.47 thorpej static void
4809 1.1 thorpej wm_set_filter(struct wm_softc *sc)
4810 1.1 thorpej {
4811 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
4812 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4813 1.1 thorpej struct ether_multi *enm;
4814 1.1 thorpej struct ether_multistep step;
4815 1.1 thorpej bus_addr_t mta_reg;
4816 1.1 thorpej uint32_t hash, reg, bit;
4817 1.139 bouyer int i, size;
4818 1.1 thorpej
4819 1.11 thorpej if (sc->sc_type >= WM_T_82544)
4820 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
4821 1.1 thorpej else
4822 1.1 thorpej mta_reg = WMREG_MTA;
4823 1.1 thorpej
4824 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
4825 1.1 thorpej
4826 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
4827 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
4828 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
4829 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
4830 1.1 thorpej goto allmulti;
4831 1.1 thorpej }
4832 1.1 thorpej
4833 1.1 thorpej /*
4834 1.1 thorpej * Set the station address in the first RAL slot, and
4835 1.1 thorpej * clear the remaining slots.
4836 1.1 thorpej */
4837 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4838 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4839 1.139 bouyer size = WM_ICH8_RAL_TABSIZE;
4840 1.139 bouyer else
4841 1.139 bouyer size = WM_RAL_TABSIZE;
4842 1.143 dyoung wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
4843 1.139 bouyer for (i = 1; i < size; i++)
4844 1.1 thorpej wm_set_ral(sc, NULL, i);
4845 1.1 thorpej
4846 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4847 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4848 1.139 bouyer size = WM_ICH8_MC_TABSIZE;
4849 1.139 bouyer else
4850 1.139 bouyer size = WM_MC_TABSIZE;
4851 1.1 thorpej /* Clear out the multicast table. */
4852 1.139 bouyer for (i = 0; i < size; i++)
4853 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
4854 1.1 thorpej
4855 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
4856 1.1 thorpej while (enm != NULL) {
4857 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
4858 1.1 thorpej /*
4859 1.1 thorpej * We must listen to a range of multicast addresses.
4860 1.1 thorpej * For now, just accept all multicasts, rather than
4861 1.1 thorpej * trying to set only those filter bits needed to match
4862 1.1 thorpej * the range. (At this time, the only use of address
4863 1.1 thorpej * ranges is for IP multicast routing, for which the
4864 1.1 thorpej * range is big enough to require all bits set.)
4865 1.1 thorpej */
4866 1.1 thorpej goto allmulti;
4867 1.1 thorpej }
4868 1.1 thorpej
4869 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
4870 1.1 thorpej
4871 1.139 bouyer reg = (hash >> 5);
4872 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4873 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4874 1.139 bouyer reg &= 0x1f;
4875 1.139 bouyer else
4876 1.139 bouyer reg &= 0x7f;
4877 1.1 thorpej bit = hash & 0x1f;
4878 1.1 thorpej
4879 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
4880 1.1 thorpej hash |= 1U << bit;
4881 1.1 thorpej
4882 1.1 thorpej /* XXX Hardware bug?? */
4883 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
4884 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
4885 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
4886 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
4887 1.1 thorpej } else
4888 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
4889 1.1 thorpej
4890 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
4891 1.1 thorpej }
4892 1.1 thorpej
4893 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
4894 1.1 thorpej goto setit;
4895 1.1 thorpej
4896 1.1 thorpej allmulti:
4897 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
4898 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
4899 1.1 thorpej
4900 1.1 thorpej setit:
4901 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
4902 1.1 thorpej }
4903 1.1 thorpej
4904 1.1 thorpej /*
4905 1.1 thorpej * wm_tbi_mediainit:
4906 1.1 thorpej *
4907 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
4908 1.1 thorpej */
4909 1.47 thorpej static void
4910 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
4911 1.1 thorpej {
4912 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4913 1.1 thorpej const char *sep = "";
4914 1.1 thorpej
4915 1.11 thorpej if (sc->sc_type < WM_T_82543)
4916 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
4917 1.1 thorpej else
4918 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
4919 1.1 thorpej
4920 1.173 msaitoh sc->sc_tbi_anegticks = 5;
4921 1.173 msaitoh
4922 1.173 msaitoh /* Initialize our media structures */
4923 1.173 msaitoh sc->sc_mii.mii_ifp = ifp;
4924 1.173 msaitoh
4925 1.173 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
4926 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
4927 1.1 thorpej wm_tbi_mediastatus);
4928 1.1 thorpej
4929 1.1 thorpej /*
4930 1.1 thorpej * SWD Pins:
4931 1.1 thorpej *
4932 1.1 thorpej * 0 = Link LED (output)
4933 1.1 thorpej * 1 = Loss Of Signal (input)
4934 1.1 thorpej */
4935 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
4936 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
4937 1.1 thorpej
4938 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4939 1.1 thorpej
4940 1.27 christos #define ADD(ss, mm, dd) \
4941 1.1 thorpej do { \
4942 1.84 thorpej aprint_normal("%s%s", sep, ss); \
4943 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
4944 1.1 thorpej sep = ", "; \
4945 1.1 thorpej } while (/*CONSTCOND*/0)
4946 1.1 thorpej
4947 1.160 christos aprint_normal_dev(sc->sc_dev, "");
4948 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
4949 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
4950 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
4951 1.84 thorpej aprint_normal("\n");
4952 1.1 thorpej
4953 1.1 thorpej #undef ADD
4954 1.1 thorpej
4955 1.198 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
4956 1.1 thorpej }
4957 1.1 thorpej
4958 1.1 thorpej /*
4959 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
4960 1.1 thorpej *
4961 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
4962 1.1 thorpej */
4963 1.47 thorpej static void
4964 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
4965 1.1 thorpej {
4966 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4967 1.173 msaitoh uint32_t ctrl, status;
4968 1.1 thorpej
4969 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
4970 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
4971 1.1 thorpej
4972 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
4973 1.173 msaitoh if ((status & STATUS_LU) == 0) {
4974 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
4975 1.1 thorpej return;
4976 1.1 thorpej }
4977 1.1 thorpej
4978 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
4979 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
4980 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
4981 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
4982 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
4983 1.71 thorpej if (ctrl & CTRL_RFCE)
4984 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
4985 1.71 thorpej if (ctrl & CTRL_TFCE)
4986 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
4987 1.1 thorpej }
4988 1.1 thorpej
4989 1.1 thorpej /*
4990 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
4991 1.1 thorpej *
4992 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
4993 1.1 thorpej */
4994 1.47 thorpej static int
4995 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
4996 1.1 thorpej {
4997 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4998 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
4999 1.1 thorpej uint32_t status;
5000 1.1 thorpej int i;
5001 1.1 thorpej
5002 1.173 msaitoh sc->sc_txcw = 0;
5003 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
5004 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
5005 1.173 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
5006 1.198 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5007 1.173 msaitoh sc->sc_txcw |= TXCW_ANE;
5008 1.134 msaitoh } else {
5009 1.173 msaitoh /*
5010 1.173 msaitoh * If autonegotiation is turned off, force link up and turn on
5011 1.173 msaitoh * full duplex
5012 1.173 msaitoh */
5013 1.134 msaitoh sc->sc_txcw &= ~TXCW_ANE;
5014 1.134 msaitoh sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
5015 1.173 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
5016 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5017 1.134 msaitoh delay(1000);
5018 1.134 msaitoh }
5019 1.1 thorpej
5020 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
5021 1.160 christos device_xname(sc->sc_dev),sc->sc_txcw));
5022 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5023 1.1 thorpej delay(10000);
5024 1.1 thorpej
5025 1.134 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
5026 1.160 christos DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
5027 1.134 msaitoh
5028 1.198 msaitoh /*
5029 1.134 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
5030 1.134 msaitoh * optics detect a signal, 0 if they don't.
5031 1.134 msaitoh */
5032 1.173 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
5033 1.1 thorpej /* Have signal; wait for the link to come up. */
5034 1.134 msaitoh
5035 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5036 1.134 msaitoh /*
5037 1.134 msaitoh * Reset the link, and let autonegotiation do its thing
5038 1.134 msaitoh */
5039 1.134 msaitoh sc->sc_ctrl |= CTRL_LRST;
5040 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5041 1.134 msaitoh delay(1000);
5042 1.134 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5043 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5044 1.134 msaitoh delay(1000);
5045 1.134 msaitoh }
5046 1.134 msaitoh
5047 1.173 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
5048 1.1 thorpej delay(10000);
5049 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
5050 1.1 thorpej break;
5051 1.1 thorpej }
5052 1.1 thorpej
5053 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
5054 1.160 christos device_xname(sc->sc_dev),i));
5055 1.134 msaitoh
5056 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
5057 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,
5058 1.134 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
5059 1.160 christos device_xname(sc->sc_dev),status, STATUS_LU));
5060 1.1 thorpej if (status & STATUS_LU) {
5061 1.1 thorpej /* Link is up. */
5062 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5063 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
5064 1.160 christos device_xname(sc->sc_dev),
5065 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5066 1.173 msaitoh
5067 1.173 msaitoh /*
5068 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
5069 1.173 msaitoh * so we should update sc->sc_ctrl
5070 1.173 msaitoh */
5071 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
5072 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5073 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
5074 1.1 thorpej if (status & STATUS_FD)
5075 1.1 thorpej sc->sc_tctl |=
5076 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5077 1.1 thorpej else
5078 1.1 thorpej sc->sc_tctl |=
5079 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
5080 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
5081 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
5082 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5083 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
5084 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
5085 1.71 thorpej sc->sc_fcrtl);
5086 1.1 thorpej sc->sc_tbi_linkup = 1;
5087 1.1 thorpej } else {
5088 1.173 msaitoh if (i == WM_LINKUP_TIMEOUT)
5089 1.173 msaitoh wm_check_for_link(sc);
5090 1.1 thorpej /* Link is down. */
5091 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5092 1.1 thorpej ("%s: LINK: set media -> link down\n",
5093 1.160 christos device_xname(sc->sc_dev)));
5094 1.1 thorpej sc->sc_tbi_linkup = 0;
5095 1.1 thorpej }
5096 1.1 thorpej } else {
5097 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
5098 1.160 christos device_xname(sc->sc_dev)));
5099 1.1 thorpej sc->sc_tbi_linkup = 0;
5100 1.1 thorpej }
5101 1.1 thorpej
5102 1.1 thorpej wm_tbi_set_linkled(sc);
5103 1.1 thorpej
5104 1.194 msaitoh return 0;
5105 1.1 thorpej }
5106 1.1 thorpej
5107 1.1 thorpej /*
5108 1.1 thorpej * wm_tbi_set_linkled:
5109 1.1 thorpej *
5110 1.1 thorpej * Update the link LED on 1000BASE-X devices.
5111 1.1 thorpej */
5112 1.47 thorpej static void
5113 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
5114 1.1 thorpej {
5115 1.1 thorpej
5116 1.1 thorpej if (sc->sc_tbi_linkup)
5117 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
5118 1.1 thorpej else
5119 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
5120 1.1 thorpej
5121 1.173 msaitoh /* 82540 or newer devices are active low */
5122 1.173 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
5123 1.173 msaitoh
5124 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5125 1.1 thorpej }
5126 1.1 thorpej
5127 1.1 thorpej /*
5128 1.1 thorpej * wm_tbi_check_link:
5129 1.1 thorpej *
5130 1.1 thorpej * Check the link on 1000BASE-X devices.
5131 1.1 thorpej */
5132 1.47 thorpej static void
5133 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
5134 1.1 thorpej {
5135 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5136 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5137 1.1 thorpej uint32_t rxcw, ctrl, status;
5138 1.1 thorpej
5139 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5140 1.1 thorpej
5141 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
5142 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5143 1.1 thorpej
5144 1.173 msaitoh /* set link status */
5145 1.1 thorpej if ((status & STATUS_LU) == 0) {
5146 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5147 1.160 christos ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
5148 1.1 thorpej sc->sc_tbi_linkup = 0;
5149 1.173 msaitoh } else if (sc->sc_tbi_linkup == 0) {
5150 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5151 1.160 christos ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
5152 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5153 1.1 thorpej sc->sc_tbi_linkup = 1;
5154 1.1 thorpej }
5155 1.1 thorpej
5156 1.173 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
5157 1.173 msaitoh && ((status & STATUS_LU) == 0)) {
5158 1.173 msaitoh sc->sc_tbi_linkup = 0;
5159 1.173 msaitoh if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
5160 1.173 msaitoh /* RXCFG storm! */
5161 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
5162 1.173 msaitoh sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
5163 1.173 msaitoh wm_init(ifp);
5164 1.173 msaitoh wm_start(ifp);
5165 1.173 msaitoh } else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5166 1.173 msaitoh /* If the timer expired, retry autonegotiation */
5167 1.173 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
5168 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
5169 1.173 msaitoh sc->sc_tbi_ticks = 0;
5170 1.173 msaitoh /*
5171 1.173 msaitoh * Reset the link, and let autonegotiation do
5172 1.173 msaitoh * its thing
5173 1.173 msaitoh */
5174 1.173 msaitoh sc->sc_ctrl |= CTRL_LRST;
5175 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5176 1.173 msaitoh delay(1000);
5177 1.173 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5178 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5179 1.173 msaitoh delay(1000);
5180 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW,
5181 1.173 msaitoh sc->sc_txcw & ~TXCW_ANE);
5182 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5183 1.173 msaitoh }
5184 1.173 msaitoh }
5185 1.173 msaitoh }
5186 1.173 msaitoh
5187 1.1 thorpej wm_tbi_set_linkled(sc);
5188 1.1 thorpej }
5189 1.1 thorpej
5190 1.1 thorpej /*
5191 1.1 thorpej * wm_gmii_reset:
5192 1.1 thorpej *
5193 1.1 thorpej * Reset the PHY.
5194 1.1 thorpej */
5195 1.47 thorpej static void
5196 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
5197 1.1 thorpej {
5198 1.1 thorpej uint32_t reg;
5199 1.189 msaitoh int rv;
5200 1.1 thorpej
5201 1.189 msaitoh /* get phy semaphore */
5202 1.189 msaitoh switch (sc->sc_type) {
5203 1.189 msaitoh case WM_T_82571:
5204 1.189 msaitoh case WM_T_82572:
5205 1.189 msaitoh case WM_T_82573:
5206 1.189 msaitoh case WM_T_82574:
5207 1.189 msaitoh case WM_T_82583:
5208 1.192 msaitoh /* XXX should get sw semaphore, too */
5209 1.189 msaitoh rv = wm_get_swsm_semaphore(sc);
5210 1.189 msaitoh break;
5211 1.199 msaitoh case WM_T_82575:
5212 1.199 msaitoh case WM_T_82576:
5213 1.199 msaitoh case WM_T_82580:
5214 1.199 msaitoh case WM_T_82580ER:
5215 1.189 msaitoh case WM_T_80003:
5216 1.199 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5217 1.189 msaitoh break;
5218 1.189 msaitoh case WM_T_ICH8:
5219 1.189 msaitoh case WM_T_ICH9:
5220 1.189 msaitoh case WM_T_ICH10:
5221 1.190 msaitoh case WM_T_PCH:
5222 1.189 msaitoh rv = wm_get_swfwhw_semaphore(sc);
5223 1.189 msaitoh break;
5224 1.189 msaitoh default:
5225 1.189 msaitoh /* nothing to do*/
5226 1.189 msaitoh rv = 0;
5227 1.189 msaitoh break;
5228 1.139 bouyer }
5229 1.189 msaitoh if (rv != 0) {
5230 1.189 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5231 1.189 msaitoh __func__);
5232 1.189 msaitoh return;
5233 1.127 bouyer }
5234 1.1 thorpej
5235 1.186 msaitoh switch (sc->sc_type) {
5236 1.186 msaitoh case WM_T_82542_2_0:
5237 1.186 msaitoh case WM_T_82542_2_1:
5238 1.189 msaitoh /* null */
5239 1.186 msaitoh break;
5240 1.186 msaitoh case WM_T_82543:
5241 1.148 simonb /*
5242 1.148 simonb * With 82543, we need to force speed and duplex on the MAC
5243 1.148 simonb * equal to what the PHY speed and duplex configuration is.
5244 1.148 simonb * In addition, we need to perform a hardware reset on the PHY
5245 1.148 simonb * to take it out of reset.
5246 1.148 simonb */
5247 1.148 simonb sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5248 1.148 simonb CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5249 1.133 msaitoh
5250 1.1 thorpej /* The PHY reset pin is active-low. */
5251 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
5252 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
5253 1.1 thorpej CTRL_EXT_SWDPIN(4));
5254 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
5255 1.1 thorpej
5256 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5257 1.186 msaitoh delay(10*1000);
5258 1.1 thorpej
5259 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
5260 1.186 msaitoh delay(150);
5261 1.1 thorpej #if 0
5262 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
5263 1.1 thorpej #endif
5264 1.189 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
5265 1.186 msaitoh break;
5266 1.186 msaitoh case WM_T_82544: /* reset 10000us */
5267 1.186 msaitoh case WM_T_82540:
5268 1.186 msaitoh case WM_T_82545:
5269 1.186 msaitoh case WM_T_82545_3:
5270 1.186 msaitoh case WM_T_82546:
5271 1.186 msaitoh case WM_T_82546_3:
5272 1.186 msaitoh case WM_T_82541:
5273 1.186 msaitoh case WM_T_82541_2:
5274 1.186 msaitoh case WM_T_82547:
5275 1.186 msaitoh case WM_T_82547_2:
5276 1.186 msaitoh case WM_T_82571: /* reset 100us */
5277 1.186 msaitoh case WM_T_82572:
5278 1.186 msaitoh case WM_T_82573:
5279 1.186 msaitoh case WM_T_82574:
5280 1.199 msaitoh case WM_T_82575:
5281 1.199 msaitoh case WM_T_82576:
5282 1.199 msaitoh case WM_T_82580:
5283 1.199 msaitoh case WM_T_82580ER:
5284 1.186 msaitoh case WM_T_82583:
5285 1.186 msaitoh case WM_T_80003:
5286 1.186 msaitoh /* generic reset */
5287 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5288 1.186 msaitoh delay((sc->sc_type >= WM_T_82571) ? 100 : 10*1000);
5289 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5290 1.188 msaitoh delay(150);
5291 1.186 msaitoh
5292 1.186 msaitoh if ((sc->sc_type == WM_T_82541)
5293 1.186 msaitoh || (sc->sc_type == WM_T_82541_2)
5294 1.186 msaitoh || (sc->sc_type == WM_T_82547)
5295 1.186 msaitoh || (sc->sc_type == WM_T_82547_2)) {
5296 1.186 msaitoh /* workaround for igp are done in igp_reset() */
5297 1.186 msaitoh /* XXX add code to set LED after phy reset */
5298 1.186 msaitoh }
5299 1.186 msaitoh break;
5300 1.186 msaitoh case WM_T_ICH8:
5301 1.186 msaitoh case WM_T_ICH9:
5302 1.186 msaitoh case WM_T_ICH10:
5303 1.190 msaitoh case WM_T_PCH:
5304 1.186 msaitoh /* generic reset */
5305 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5306 1.186 msaitoh delay(100);
5307 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5308 1.188 msaitoh delay(150);
5309 1.186 msaitoh break;
5310 1.186 msaitoh default:
5311 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
5312 1.189 msaitoh __func__);
5313 1.186 msaitoh break;
5314 1.1 thorpej }
5315 1.186 msaitoh
5316 1.189 msaitoh /* release PHY semaphore */
5317 1.189 msaitoh switch (sc->sc_type) {
5318 1.189 msaitoh case WM_T_82571:
5319 1.189 msaitoh case WM_T_82572:
5320 1.189 msaitoh case WM_T_82573:
5321 1.189 msaitoh case WM_T_82574:
5322 1.189 msaitoh case WM_T_82583:
5323 1.189 msaitoh /* XXX sould put sw semaphore, too */
5324 1.189 msaitoh wm_put_swsm_semaphore(sc);
5325 1.189 msaitoh break;
5326 1.199 msaitoh case WM_T_82575:
5327 1.199 msaitoh case WM_T_82576:
5328 1.199 msaitoh case WM_T_82580:
5329 1.199 msaitoh case WM_T_82580ER:
5330 1.189 msaitoh case WM_T_80003:
5331 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5332 1.189 msaitoh break;
5333 1.189 msaitoh case WM_T_ICH8:
5334 1.189 msaitoh case WM_T_ICH9:
5335 1.189 msaitoh case WM_T_ICH10:
5336 1.190 msaitoh case WM_T_PCH:
5337 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5338 1.189 msaitoh break;
5339 1.189 msaitoh default:
5340 1.189 msaitoh /* nothing to do*/
5341 1.189 msaitoh rv = 0;
5342 1.189 msaitoh break;
5343 1.189 msaitoh }
5344 1.189 msaitoh
5345 1.189 msaitoh /* get_cfg_done */
5346 1.189 msaitoh wm_get_cfg_done(sc);
5347 1.189 msaitoh
5348 1.189 msaitoh /* extra setup */
5349 1.189 msaitoh switch (sc->sc_type) {
5350 1.189 msaitoh case WM_T_82542_2_0:
5351 1.189 msaitoh case WM_T_82542_2_1:
5352 1.189 msaitoh case WM_T_82543:
5353 1.189 msaitoh case WM_T_82544:
5354 1.189 msaitoh case WM_T_82540:
5355 1.189 msaitoh case WM_T_82545:
5356 1.189 msaitoh case WM_T_82545_3:
5357 1.189 msaitoh case WM_T_82546:
5358 1.189 msaitoh case WM_T_82546_3:
5359 1.189 msaitoh case WM_T_82541_2:
5360 1.189 msaitoh case WM_T_82547_2:
5361 1.189 msaitoh case WM_T_82571:
5362 1.189 msaitoh case WM_T_82572:
5363 1.189 msaitoh case WM_T_82573:
5364 1.189 msaitoh case WM_T_82574:
5365 1.199 msaitoh case WM_T_82575:
5366 1.199 msaitoh case WM_T_82576:
5367 1.199 msaitoh case WM_T_82580:
5368 1.199 msaitoh case WM_T_82580ER:
5369 1.189 msaitoh case WM_T_82583:
5370 1.189 msaitoh case WM_T_80003:
5371 1.189 msaitoh /* null */
5372 1.189 msaitoh break;
5373 1.189 msaitoh case WM_T_82541:
5374 1.189 msaitoh case WM_T_82547:
5375 1.189 msaitoh /* XXX Configure actively LED after PHY reset */
5376 1.189 msaitoh break;
5377 1.189 msaitoh case WM_T_ICH8:
5378 1.189 msaitoh case WM_T_ICH9:
5379 1.189 msaitoh case WM_T_ICH10:
5380 1.190 msaitoh case WM_T_PCH:
5381 1.192 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
5382 1.189 msaitoh delay(10*1000);
5383 1.190 msaitoh
5384 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
5385 1.192 msaitoh wm_hv_phy_workaround_ich8lan(sc);
5386 1.190 msaitoh
5387 1.192 msaitoh /*
5388 1.192 msaitoh * dummy read to clear the phy wakeup bit after lcd
5389 1.192 msaitoh * reset
5390 1.192 msaitoh */
5391 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
5392 1.190 msaitoh }
5393 1.190 msaitoh
5394 1.192 msaitoh /*
5395 1.192 msaitoh * XXX Configure the LCD with th extended configuration region
5396 1.192 msaitoh * in NVM
5397 1.192 msaitoh */
5398 1.192 msaitoh
5399 1.192 msaitoh /* Configure the LCD with the OEM bits in NVM */
5400 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
5401 1.191 msaitoh /*
5402 1.191 msaitoh * Disable LPLU.
5403 1.191 msaitoh * XXX It seems that 82567 has LPLU, too.
5404 1.191 msaitoh */
5405 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
5406 1.191 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
5407 1.191 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
5408 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
5409 1.190 msaitoh }
5410 1.189 msaitoh break;
5411 1.189 msaitoh default:
5412 1.189 msaitoh panic("%s: unknown type\n", __func__);
5413 1.189 msaitoh break;
5414 1.189 msaitoh }
5415 1.1 thorpej }
5416 1.1 thorpej
5417 1.1 thorpej /*
5418 1.1 thorpej * wm_gmii_mediainit:
5419 1.1 thorpej *
5420 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
5421 1.1 thorpej */
5422 1.47 thorpej static void
5423 1.191 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
5424 1.1 thorpej {
5425 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5426 1.1 thorpej
5427 1.1 thorpej /* We have MII. */
5428 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
5429 1.1 thorpej
5430 1.177 msaitoh if (sc->sc_type == WM_T_80003)
5431 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
5432 1.127 bouyer else
5433 1.127 bouyer sc->sc_tipg = TIPG_1000T_DFLT;
5434 1.1 thorpej
5435 1.1 thorpej /*
5436 1.1 thorpej * Let the chip set speed/duplex on its own based on
5437 1.1 thorpej * signals from the PHY.
5438 1.127 bouyer * XXXbouyer - I'm not sure this is right for the 80003,
5439 1.127 bouyer * the em driver only sets CTRL_SLU here - but it seems to work.
5440 1.1 thorpej */
5441 1.133 msaitoh sc->sc_ctrl |= CTRL_SLU;
5442 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5443 1.1 thorpej
5444 1.1 thorpej /* Initialize our media structures and probe the GMII. */
5445 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
5446 1.1 thorpej
5447 1.191 msaitoh switch (prodid) {
5448 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
5449 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
5450 1.192 msaitoh /* 82577 */
5451 1.192 msaitoh sc->sc_phytype = WMPHY_82577;
5452 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5453 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5454 1.192 msaitoh break;
5455 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
5456 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
5457 1.192 msaitoh /* 82578 */
5458 1.192 msaitoh sc->sc_phytype = WMPHY_82578;
5459 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5460 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5461 1.191 msaitoh break;
5462 1.191 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
5463 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
5464 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
5465 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
5466 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
5467 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
5468 1.191 msaitoh /* 82567 */
5469 1.192 msaitoh sc->sc_phytype = WMPHY_BM;
5470 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5471 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5472 1.191 msaitoh break;
5473 1.191 msaitoh default:
5474 1.199 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0) {
5475 1.199 msaitoh sc->sc_mii.mii_readreg = wm_sgmii_readreg;
5476 1.199 msaitoh sc->sc_mii.mii_writereg = wm_sgmii_writereg;
5477 1.199 msaitoh } else if (sc->sc_type >= WM_T_80003) {
5478 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
5479 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
5480 1.191 msaitoh } else if (sc->sc_type >= WM_T_82544) {
5481 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
5482 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
5483 1.191 msaitoh } else {
5484 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
5485 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
5486 1.191 msaitoh }
5487 1.191 msaitoh break;
5488 1.1 thorpej }
5489 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
5490 1.1 thorpej
5491 1.1 thorpej wm_gmii_reset(sc);
5492 1.1 thorpej
5493 1.152 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
5494 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
5495 1.1 thorpej wm_gmii_mediastatus);
5496 1.1 thorpej
5497 1.160 christos mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5498 1.71 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
5499 1.184 msaitoh
5500 1.184 msaitoh if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5501 1.184 msaitoh /* if failed, retry with *_bm_* */
5502 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5503 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5504 1.184 msaitoh
5505 1.184 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5506 1.184 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5507 1.184 msaitoh }
5508 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5509 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
5510 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
5511 1.192 msaitoh sc->sc_phytype = WMPHY_NONE;
5512 1.192 msaitoh } else {
5513 1.202 msaitoh /* Check PHY type */
5514 1.202 msaitoh uint32_t model;
5515 1.202 msaitoh struct mii_softc *child;
5516 1.202 msaitoh
5517 1.202 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
5518 1.202 msaitoh if (device_is_a(child->mii_dev, "igphy")) {
5519 1.202 msaitoh struct igphy_softc *isc = (struct igphy_softc *)child;
5520 1.202 msaitoh
5521 1.202 msaitoh model = isc->sc_mii.mii_mpd_model;
5522 1.202 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
5523 1.202 msaitoh sc->sc_phytype = WMPHY_IGP_3;
5524 1.202 msaitoh }
5525 1.202 msaitoh
5526 1.202 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
5527 1.192 msaitoh }
5528 1.1 thorpej }
5529 1.1 thorpej
5530 1.1 thorpej /*
5531 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
5532 1.1 thorpej *
5533 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
5534 1.1 thorpej */
5535 1.47 thorpej static void
5536 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5537 1.1 thorpej {
5538 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5539 1.1 thorpej
5540 1.152 dyoung ether_mediastatus(ifp, ifmr);
5541 1.198 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
5542 1.198 msaitoh | sc->sc_flowflags;
5543 1.1 thorpej }
5544 1.1 thorpej
5545 1.1 thorpej /*
5546 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
5547 1.1 thorpej *
5548 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
5549 1.1 thorpej */
5550 1.47 thorpej static int
5551 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
5552 1.1 thorpej {
5553 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5554 1.127 bouyer struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5555 1.152 dyoung int rc;
5556 1.1 thorpej
5557 1.152 dyoung if ((ifp->if_flags & IFF_UP) == 0)
5558 1.152 dyoung return 0;
5559 1.152 dyoung
5560 1.152 dyoung sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
5561 1.152 dyoung sc->sc_ctrl |= CTRL_SLU;
5562 1.152 dyoung if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
5563 1.152 dyoung || (sc->sc_type > WM_T_82543)) {
5564 1.152 dyoung sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
5565 1.152 dyoung } else {
5566 1.152 dyoung sc->sc_ctrl &= ~CTRL_ASDE;
5567 1.152 dyoung sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5568 1.152 dyoung if (ife->ifm_media & IFM_FDX)
5569 1.152 dyoung sc->sc_ctrl |= CTRL_FD;
5570 1.194 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
5571 1.152 dyoung case IFM_10_T:
5572 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_10;
5573 1.152 dyoung break;
5574 1.152 dyoung case IFM_100_TX:
5575 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_100;
5576 1.152 dyoung break;
5577 1.152 dyoung case IFM_1000_T:
5578 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_1000;
5579 1.152 dyoung break;
5580 1.152 dyoung default:
5581 1.152 dyoung panic("wm_gmii_mediachange: bad media 0x%x",
5582 1.152 dyoung ife->ifm_media);
5583 1.127 bouyer }
5584 1.127 bouyer }
5585 1.152 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5586 1.152 dyoung if (sc->sc_type <= WM_T_82543)
5587 1.152 dyoung wm_gmii_reset(sc);
5588 1.152 dyoung
5589 1.152 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
5590 1.152 dyoung return 0;
5591 1.152 dyoung return rc;
5592 1.1 thorpej }
5593 1.1 thorpej
5594 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
5595 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
5596 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
5597 1.1 thorpej
5598 1.1 thorpej static void
5599 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
5600 1.1 thorpej {
5601 1.1 thorpej uint32_t i, v;
5602 1.1 thorpej
5603 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5604 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5605 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
5606 1.1 thorpej
5607 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
5608 1.1 thorpej if (data & i)
5609 1.1 thorpej v |= MDI_IO;
5610 1.1 thorpej else
5611 1.1 thorpej v &= ~MDI_IO;
5612 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5613 1.1 thorpej delay(10);
5614 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5615 1.1 thorpej delay(10);
5616 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5617 1.1 thorpej delay(10);
5618 1.1 thorpej }
5619 1.1 thorpej }
5620 1.1 thorpej
5621 1.1 thorpej static uint32_t
5622 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
5623 1.1 thorpej {
5624 1.1 thorpej uint32_t v, i, data = 0;
5625 1.1 thorpej
5626 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5627 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5628 1.1 thorpej v |= CTRL_SWDPIO(3);
5629 1.1 thorpej
5630 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5631 1.1 thorpej delay(10);
5632 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5633 1.1 thorpej delay(10);
5634 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5635 1.1 thorpej delay(10);
5636 1.1 thorpej
5637 1.1 thorpej for (i = 0; i < 16; i++) {
5638 1.1 thorpej data <<= 1;
5639 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5640 1.1 thorpej delay(10);
5641 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
5642 1.1 thorpej data |= 1;
5643 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5644 1.1 thorpej delay(10);
5645 1.1 thorpej }
5646 1.1 thorpej
5647 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5648 1.1 thorpej delay(10);
5649 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5650 1.1 thorpej delay(10);
5651 1.1 thorpej
5652 1.194 msaitoh return data;
5653 1.1 thorpej }
5654 1.1 thorpej
5655 1.1 thorpej #undef MDI_IO
5656 1.1 thorpej #undef MDI_DIR
5657 1.1 thorpej #undef MDI_CLK
5658 1.1 thorpej
5659 1.1 thorpej /*
5660 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
5661 1.1 thorpej *
5662 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
5663 1.1 thorpej */
5664 1.47 thorpej static int
5665 1.157 dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
5666 1.1 thorpej {
5667 1.157 dyoung struct wm_softc *sc = device_private(self);
5668 1.1 thorpej int rv;
5669 1.1 thorpej
5670 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5671 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
5672 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
5673 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
5674 1.1 thorpej
5675 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
5676 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
5677 1.160 christos device_xname(sc->sc_dev), phy, reg, rv));
5678 1.1 thorpej
5679 1.194 msaitoh return rv;
5680 1.1 thorpej }
5681 1.1 thorpej
5682 1.1 thorpej /*
5683 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
5684 1.1 thorpej *
5685 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
5686 1.1 thorpej */
5687 1.47 thorpej static void
5688 1.157 dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
5689 1.1 thorpej {
5690 1.157 dyoung struct wm_softc *sc = device_private(self);
5691 1.1 thorpej
5692 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5693 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
5694 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
5695 1.1 thorpej (MII_COMMAND_START << 30), 32);
5696 1.1 thorpej }
5697 1.1 thorpej
5698 1.1 thorpej /*
5699 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
5700 1.1 thorpej *
5701 1.1 thorpej * Read a PHY register on the GMII.
5702 1.1 thorpej */
5703 1.47 thorpej static int
5704 1.157 dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
5705 1.1 thorpej {
5706 1.157 dyoung struct wm_softc *sc = device_private(self);
5707 1.60 ichiro uint32_t mdic = 0;
5708 1.1 thorpej int i, rv;
5709 1.1 thorpej
5710 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
5711 1.1 thorpej MDIC_REGADD(reg));
5712 1.1 thorpej
5713 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5714 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5715 1.1 thorpej if (mdic & MDIC_READY)
5716 1.1 thorpej break;
5717 1.200 msaitoh delay(50);
5718 1.1 thorpej }
5719 1.1 thorpej
5720 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
5721 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
5722 1.160 christos device_xname(sc->sc_dev), phy, reg);
5723 1.1 thorpej rv = 0;
5724 1.1 thorpej } else if (mdic & MDIC_E) {
5725 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
5726 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
5727 1.160 christos device_xname(sc->sc_dev), phy, reg);
5728 1.1 thorpej #endif
5729 1.1 thorpej rv = 0;
5730 1.1 thorpej } else {
5731 1.1 thorpej rv = MDIC_DATA(mdic);
5732 1.1 thorpej if (rv == 0xffff)
5733 1.1 thorpej rv = 0;
5734 1.1 thorpej }
5735 1.1 thorpej
5736 1.194 msaitoh return rv;
5737 1.1 thorpej }
5738 1.1 thorpej
5739 1.1 thorpej /*
5740 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
5741 1.1 thorpej *
5742 1.1 thorpej * Write a PHY register on the GMII.
5743 1.1 thorpej */
5744 1.47 thorpej static void
5745 1.157 dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
5746 1.1 thorpej {
5747 1.157 dyoung struct wm_softc *sc = device_private(self);
5748 1.60 ichiro uint32_t mdic = 0;
5749 1.1 thorpej int i;
5750 1.1 thorpej
5751 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
5752 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
5753 1.1 thorpej
5754 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5755 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5756 1.1 thorpej if (mdic & MDIC_READY)
5757 1.1 thorpej break;
5758 1.200 msaitoh delay(50);
5759 1.1 thorpej }
5760 1.1 thorpej
5761 1.1 thorpej if ((mdic & MDIC_READY) == 0)
5762 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
5763 1.160 christos device_xname(sc->sc_dev), phy, reg);
5764 1.1 thorpej else if (mdic & MDIC_E)
5765 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
5766 1.160 christos device_xname(sc->sc_dev), phy, reg);
5767 1.1 thorpej }
5768 1.1 thorpej
5769 1.1 thorpej /*
5770 1.127 bouyer * wm_gmii_i80003_readreg: [mii interface function]
5771 1.127 bouyer *
5772 1.127 bouyer * Read a PHY register on the kumeran
5773 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5774 1.127 bouyer * ressource ...
5775 1.127 bouyer */
5776 1.127 bouyer static int
5777 1.157 dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
5778 1.127 bouyer {
5779 1.157 dyoung struct wm_softc *sc = device_private(self);
5780 1.199 msaitoh int sem;
5781 1.127 bouyer int rv;
5782 1.127 bouyer
5783 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5784 1.127 bouyer return 0;
5785 1.127 bouyer
5786 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5787 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5788 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5789 1.169 msaitoh __func__);
5790 1.127 bouyer return 0;
5791 1.169 msaitoh }
5792 1.127 bouyer
5793 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5794 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5795 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5796 1.127 bouyer } else {
5797 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5798 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5799 1.127 bouyer }
5800 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5801 1.168 msaitoh delay(200);
5802 1.168 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5803 1.168 msaitoh delay(200);
5804 1.127 bouyer
5805 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5806 1.194 msaitoh return rv;
5807 1.127 bouyer }
5808 1.127 bouyer
5809 1.127 bouyer /*
5810 1.127 bouyer * wm_gmii_i80003_writereg: [mii interface function]
5811 1.127 bouyer *
5812 1.127 bouyer * Write a PHY register on the kumeran.
5813 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5814 1.127 bouyer * ressource ...
5815 1.127 bouyer */
5816 1.127 bouyer static void
5817 1.157 dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
5818 1.127 bouyer {
5819 1.157 dyoung struct wm_softc *sc = device_private(self);
5820 1.199 msaitoh int sem;
5821 1.127 bouyer
5822 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5823 1.127 bouyer return;
5824 1.127 bouyer
5825 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5826 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5827 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5828 1.169 msaitoh __func__);
5829 1.127 bouyer return;
5830 1.169 msaitoh }
5831 1.127 bouyer
5832 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5833 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5834 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5835 1.127 bouyer } else {
5836 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5837 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5838 1.127 bouyer }
5839 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5840 1.168 msaitoh delay(200);
5841 1.168 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
5842 1.168 msaitoh delay(200);
5843 1.127 bouyer
5844 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5845 1.127 bouyer }
5846 1.127 bouyer
5847 1.127 bouyer /*
5848 1.167 msaitoh * wm_gmii_bm_readreg: [mii interface function]
5849 1.167 msaitoh *
5850 1.167 msaitoh * Read a PHY register on the kumeran
5851 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5852 1.167 msaitoh * ressource ...
5853 1.167 msaitoh */
5854 1.167 msaitoh static int
5855 1.167 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
5856 1.167 msaitoh {
5857 1.167 msaitoh struct wm_softc *sc = device_private(self);
5858 1.199 msaitoh int sem;
5859 1.167 msaitoh int rv;
5860 1.167 msaitoh
5861 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5862 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5863 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5864 1.169 msaitoh __func__);
5865 1.167 msaitoh return 0;
5866 1.169 msaitoh }
5867 1.167 msaitoh
5868 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
5869 1.167 msaitoh if (phy == 1)
5870 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
5871 1.167 msaitoh reg);
5872 1.167 msaitoh else
5873 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5874 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
5875 1.167 msaitoh
5876 1.167 msaitoh }
5877 1.167 msaitoh
5878 1.167 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5879 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5880 1.194 msaitoh return rv;
5881 1.167 msaitoh }
5882 1.167 msaitoh
5883 1.167 msaitoh /*
5884 1.167 msaitoh * wm_gmii_bm_writereg: [mii interface function]
5885 1.167 msaitoh *
5886 1.167 msaitoh * Write a PHY register on the kumeran.
5887 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5888 1.167 msaitoh * ressource ...
5889 1.167 msaitoh */
5890 1.167 msaitoh static void
5891 1.167 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
5892 1.167 msaitoh {
5893 1.167 msaitoh struct wm_softc *sc = device_private(self);
5894 1.199 msaitoh int sem;
5895 1.167 msaitoh
5896 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5897 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5898 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5899 1.169 msaitoh __func__);
5900 1.167 msaitoh return;
5901 1.169 msaitoh }
5902 1.167 msaitoh
5903 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
5904 1.167 msaitoh if (phy == 1)
5905 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
5906 1.167 msaitoh reg);
5907 1.167 msaitoh else
5908 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5909 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
5910 1.167 msaitoh
5911 1.167 msaitoh }
5912 1.167 msaitoh
5913 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
5914 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5915 1.167 msaitoh }
5916 1.167 msaitoh
5917 1.192 msaitoh static void
5918 1.192 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
5919 1.192 msaitoh {
5920 1.192 msaitoh struct wm_softc *sc = device_private(self);
5921 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
5922 1.192 msaitoh uint16_t wuce;
5923 1.192 msaitoh
5924 1.192 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
5925 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
5926 1.192 msaitoh /* XXX e1000 driver do nothing... why? */
5927 1.192 msaitoh }
5928 1.192 msaitoh
5929 1.192 msaitoh /* Set page 769 */
5930 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5931 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
5932 1.192 msaitoh
5933 1.192 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
5934 1.192 msaitoh
5935 1.192 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
5936 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
5937 1.192 msaitoh wuce | BM_WUC_ENABLE_BIT);
5938 1.192 msaitoh
5939 1.192 msaitoh /* Select page 800 */
5940 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5941 1.192 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
5942 1.192 msaitoh
5943 1.192 msaitoh /* Write page 800 */
5944 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
5945 1.198 msaitoh
5946 1.192 msaitoh if (rd)
5947 1.192 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
5948 1.192 msaitoh else
5949 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
5950 1.192 msaitoh
5951 1.192 msaitoh /* Set page 769 */
5952 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
5953 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
5954 1.192 msaitoh
5955 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
5956 1.192 msaitoh }
5957 1.192 msaitoh
5958 1.167 msaitoh /*
5959 1.192 msaitoh * wm_gmii_hv_readreg: [mii interface function]
5960 1.191 msaitoh *
5961 1.191 msaitoh * Read a PHY register on the kumeran
5962 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5963 1.191 msaitoh * ressource ...
5964 1.191 msaitoh */
5965 1.191 msaitoh static int
5966 1.192 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
5967 1.191 msaitoh {
5968 1.191 msaitoh struct wm_softc *sc = device_private(self);
5969 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
5970 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
5971 1.192 msaitoh uint16_t val;
5972 1.191 msaitoh int rv;
5973 1.191 msaitoh
5974 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
5975 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5976 1.191 msaitoh __func__);
5977 1.191 msaitoh return 0;
5978 1.191 msaitoh }
5979 1.191 msaitoh
5980 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
5981 1.192 msaitoh if (sc->sc_phytype == WMPHY_82577) {
5982 1.192 msaitoh /* XXX must write */
5983 1.192 msaitoh }
5984 1.192 msaitoh
5985 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
5986 1.192 msaitoh if (page == BM_WUC_PAGE) {
5987 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
5988 1.192 msaitoh return val;
5989 1.192 msaitoh }
5990 1.192 msaitoh
5991 1.192 msaitoh /*
5992 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
5993 1.192 msaitoh * own func
5994 1.192 msaitoh */
5995 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
5996 1.192 msaitoh printf("gmii_hv_readreg!!!\n");
5997 1.192 msaitoh return 0;
5998 1.192 msaitoh }
5999 1.192 msaitoh
6000 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6001 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6002 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6003 1.191 msaitoh }
6004 1.191 msaitoh
6005 1.192 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
6006 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6007 1.194 msaitoh return rv;
6008 1.191 msaitoh }
6009 1.191 msaitoh
6010 1.191 msaitoh /*
6011 1.192 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6012 1.191 msaitoh *
6013 1.191 msaitoh * Write a PHY register on the kumeran.
6014 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6015 1.191 msaitoh * ressource ...
6016 1.191 msaitoh */
6017 1.191 msaitoh static void
6018 1.192 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
6019 1.191 msaitoh {
6020 1.191 msaitoh struct wm_softc *sc = device_private(self);
6021 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6022 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6023 1.191 msaitoh
6024 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6025 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6026 1.191 msaitoh __func__);
6027 1.191 msaitoh return;
6028 1.191 msaitoh }
6029 1.191 msaitoh
6030 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6031 1.192 msaitoh
6032 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6033 1.192 msaitoh if (page == BM_WUC_PAGE) {
6034 1.192 msaitoh uint16_t tmp;
6035 1.192 msaitoh
6036 1.192 msaitoh tmp = val;
6037 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
6038 1.192 msaitoh return;
6039 1.192 msaitoh }
6040 1.192 msaitoh
6041 1.192 msaitoh /*
6042 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6043 1.192 msaitoh * own func
6044 1.192 msaitoh */
6045 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6046 1.192 msaitoh printf("gmii_hv_writereg!!!\n");
6047 1.192 msaitoh return;
6048 1.192 msaitoh }
6049 1.192 msaitoh
6050 1.192 msaitoh /*
6051 1.192 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
6052 1.192 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
6053 1.192 msaitoh */
6054 1.192 msaitoh
6055 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6056 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6057 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6058 1.191 msaitoh }
6059 1.191 msaitoh
6060 1.192 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
6061 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6062 1.191 msaitoh }
6063 1.191 msaitoh
6064 1.191 msaitoh /*
6065 1.199 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6066 1.199 msaitoh *
6067 1.199 msaitoh * Read a PHY register on the kumeran
6068 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6069 1.199 msaitoh * ressource ...
6070 1.199 msaitoh */
6071 1.199 msaitoh static int
6072 1.199 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
6073 1.199 msaitoh {
6074 1.199 msaitoh struct wm_softc *sc = device_private(self);
6075 1.199 msaitoh uint32_t i2ccmd;
6076 1.199 msaitoh int i, rv;
6077 1.199 msaitoh
6078 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6079 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6080 1.199 msaitoh __func__);
6081 1.199 msaitoh return 0;
6082 1.199 msaitoh }
6083 1.199 msaitoh
6084 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6085 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6086 1.199 msaitoh | I2CCMD_OPCODE_READ;
6087 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6088 1.199 msaitoh
6089 1.199 msaitoh /* Poll the ready bit */
6090 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6091 1.199 msaitoh delay(50);
6092 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6093 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6094 1.199 msaitoh break;
6095 1.199 msaitoh }
6096 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
6097 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
6098 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
6099 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
6100 1.199 msaitoh
6101 1.199 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
6102 1.199 msaitoh
6103 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
6104 1.199 msaitoh return rv;
6105 1.199 msaitoh }
6106 1.199 msaitoh
6107 1.199 msaitoh /*
6108 1.199 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6109 1.199 msaitoh *
6110 1.199 msaitoh * Write a PHY register on the kumeran.
6111 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6112 1.199 msaitoh * ressource ...
6113 1.199 msaitoh */
6114 1.199 msaitoh static void
6115 1.199 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
6116 1.199 msaitoh {
6117 1.199 msaitoh struct wm_softc *sc = device_private(self);
6118 1.199 msaitoh uint32_t i2ccmd;
6119 1.199 msaitoh int i;
6120 1.199 msaitoh
6121 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6122 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6123 1.199 msaitoh __func__);
6124 1.199 msaitoh return;
6125 1.199 msaitoh }
6126 1.199 msaitoh
6127 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6128 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6129 1.199 msaitoh | I2CCMD_OPCODE_WRITE;
6130 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6131 1.199 msaitoh
6132 1.199 msaitoh /* Poll the ready bit */
6133 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6134 1.199 msaitoh delay(50);
6135 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6136 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6137 1.199 msaitoh break;
6138 1.199 msaitoh }
6139 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
6140 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
6141 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
6142 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
6143 1.199 msaitoh
6144 1.199 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6145 1.199 msaitoh }
6146 1.199 msaitoh
6147 1.199 msaitoh /*
6148 1.1 thorpej * wm_gmii_statchg: [mii interface function]
6149 1.1 thorpej *
6150 1.1 thorpej * Callback from MII layer when media changes.
6151 1.1 thorpej */
6152 1.47 thorpej static void
6153 1.157 dyoung wm_gmii_statchg(device_t self)
6154 1.1 thorpej {
6155 1.157 dyoung struct wm_softc *sc = device_private(self);
6156 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
6157 1.1 thorpej
6158 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
6159 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
6160 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
6161 1.71 thorpej
6162 1.71 thorpej /*
6163 1.71 thorpej * Get flow control negotiation result.
6164 1.71 thorpej */
6165 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
6166 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
6167 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
6168 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
6169 1.71 thorpej }
6170 1.71 thorpej
6171 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
6172 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
6173 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
6174 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
6175 1.71 thorpej }
6176 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
6177 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
6178 1.71 thorpej }
6179 1.1 thorpej
6180 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
6181 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6182 1.160 christos ("%s: LINK: statchg: FDX\n", device_xname(sc->sc_dev)));
6183 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
6184 1.198 msaitoh } else {
6185 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6186 1.160 christos ("%s: LINK: statchg: HDX\n", device_xname(sc->sc_dev)));
6187 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
6188 1.1 thorpej }
6189 1.1 thorpej
6190 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6191 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
6192 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
6193 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
6194 1.178 msaitoh if (sc->sc_type == WM_T_80003) {
6195 1.194 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
6196 1.127 bouyer case IFM_1000_T:
6197 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6198 1.127 bouyer KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
6199 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
6200 1.127 bouyer break;
6201 1.127 bouyer default:
6202 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6203 1.127 bouyer KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
6204 1.127 bouyer sc->sc_tipg = TIPG_10_100_80003_DFLT;
6205 1.127 bouyer break;
6206 1.127 bouyer }
6207 1.127 bouyer CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
6208 1.127 bouyer }
6209 1.127 bouyer }
6210 1.127 bouyer
6211 1.127 bouyer /*
6212 1.178 msaitoh * wm_kmrn_readreg:
6213 1.127 bouyer *
6214 1.127 bouyer * Read a kumeran register
6215 1.127 bouyer */
6216 1.127 bouyer static int
6217 1.178 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
6218 1.127 bouyer {
6219 1.127 bouyer int rv;
6220 1.127 bouyer
6221 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6222 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6223 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6224 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6225 1.178 msaitoh return 0;
6226 1.178 msaitoh }
6227 1.178 msaitoh } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6228 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6229 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6230 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6231 1.178 msaitoh return 0;
6232 1.178 msaitoh }
6233 1.169 msaitoh }
6234 1.127 bouyer
6235 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6236 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6237 1.127 bouyer KUMCTRLSTA_REN);
6238 1.127 bouyer delay(2);
6239 1.127 bouyer
6240 1.127 bouyer rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
6241 1.178 msaitoh
6242 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6243 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6244 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6245 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6246 1.178 msaitoh
6247 1.194 msaitoh return rv;
6248 1.127 bouyer }
6249 1.127 bouyer
6250 1.127 bouyer /*
6251 1.178 msaitoh * wm_kmrn_writereg:
6252 1.127 bouyer *
6253 1.127 bouyer * Write a kumeran register
6254 1.127 bouyer */
6255 1.127 bouyer static void
6256 1.178 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
6257 1.127 bouyer {
6258 1.127 bouyer
6259 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6260 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6261 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6262 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6263 1.178 msaitoh return;
6264 1.178 msaitoh }
6265 1.178 msaitoh } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6266 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6267 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6268 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6269 1.178 msaitoh return;
6270 1.178 msaitoh }
6271 1.169 msaitoh }
6272 1.127 bouyer
6273 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6274 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6275 1.127 bouyer (val & KUMCTRLSTA_MASK));
6276 1.178 msaitoh
6277 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6278 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6279 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6280 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6281 1.1 thorpej }
6282 1.117 msaitoh
6283 1.117 msaitoh static int
6284 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
6285 1.117 msaitoh {
6286 1.117 msaitoh uint32_t eecd = 0;
6287 1.117 msaitoh
6288 1.185 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
6289 1.185 msaitoh || sc->sc_type == WM_T_82583) {
6290 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
6291 1.117 msaitoh
6292 1.117 msaitoh /* Isolate bits 15 & 16 */
6293 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
6294 1.117 msaitoh
6295 1.117 msaitoh /* If both bits are set, device is Flash type */
6296 1.185 msaitoh if (eecd == 0x03)
6297 1.117 msaitoh return 0;
6298 1.117 msaitoh }
6299 1.117 msaitoh return 1;
6300 1.117 msaitoh }
6301 1.117 msaitoh
6302 1.117 msaitoh static int
6303 1.127 bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
6304 1.117 msaitoh {
6305 1.117 msaitoh int32_t timeout;
6306 1.117 msaitoh uint32_t swsm;
6307 1.117 msaitoh
6308 1.117 msaitoh /* Get the FW semaphore. */
6309 1.117 msaitoh timeout = 1000 + 1; /* XXX */
6310 1.117 msaitoh while (timeout) {
6311 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6312 1.117 msaitoh swsm |= SWSM_SWESMBI;
6313 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6314 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
6315 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6316 1.119 uebayasi if (swsm & SWSM_SWESMBI)
6317 1.117 msaitoh break;
6318 1.117 msaitoh
6319 1.117 msaitoh delay(50);
6320 1.117 msaitoh timeout--;
6321 1.117 msaitoh }
6322 1.117 msaitoh
6323 1.117 msaitoh if (timeout == 0) {
6324 1.160 christos aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
6325 1.117 msaitoh /* Release semaphores */
6326 1.127 bouyer wm_put_swsm_semaphore(sc);
6327 1.117 msaitoh return 1;
6328 1.117 msaitoh }
6329 1.117 msaitoh return 0;
6330 1.117 msaitoh }
6331 1.117 msaitoh
6332 1.117 msaitoh static void
6333 1.127 bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
6334 1.117 msaitoh {
6335 1.117 msaitoh uint32_t swsm;
6336 1.117 msaitoh
6337 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6338 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
6339 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6340 1.117 msaitoh }
6341 1.127 bouyer
6342 1.127 bouyer static int
6343 1.136 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6344 1.136 msaitoh {
6345 1.127 bouyer uint32_t swfw_sync;
6346 1.127 bouyer uint32_t swmask = mask << SWFW_SOFT_SHIFT;
6347 1.127 bouyer uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
6348 1.127 bouyer int timeout = 200;
6349 1.127 bouyer
6350 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6351 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6352 1.169 msaitoh if (wm_get_swsm_semaphore(sc)) {
6353 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6354 1.169 msaitoh "%s: failed to get semaphore\n",
6355 1.169 msaitoh __func__);
6356 1.127 bouyer return 1;
6357 1.169 msaitoh }
6358 1.127 bouyer }
6359 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6360 1.127 bouyer if ((swfw_sync & (swmask | fwmask)) == 0) {
6361 1.127 bouyer swfw_sync |= swmask;
6362 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6363 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6364 1.127 bouyer wm_put_swsm_semaphore(sc);
6365 1.127 bouyer return 0;
6366 1.127 bouyer }
6367 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6368 1.127 bouyer wm_put_swsm_semaphore(sc);
6369 1.127 bouyer delay(5000);
6370 1.127 bouyer }
6371 1.127 bouyer printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
6372 1.160 christos device_xname(sc->sc_dev), mask, swfw_sync);
6373 1.127 bouyer return 1;
6374 1.127 bouyer }
6375 1.127 bouyer
6376 1.127 bouyer static void
6377 1.136 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6378 1.136 msaitoh {
6379 1.127 bouyer uint32_t swfw_sync;
6380 1.127 bouyer
6381 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6382 1.127 bouyer while (wm_get_swsm_semaphore(sc) != 0)
6383 1.127 bouyer continue;
6384 1.127 bouyer }
6385 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6386 1.127 bouyer swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
6387 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6388 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6389 1.127 bouyer wm_put_swsm_semaphore(sc);
6390 1.127 bouyer }
6391 1.139 bouyer
6392 1.139 bouyer static int
6393 1.139 bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
6394 1.139 bouyer {
6395 1.139 bouyer uint32_t ext_ctrl;
6396 1.139 bouyer int timeout = 200;
6397 1.139 bouyer
6398 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6399 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6400 1.139 bouyer ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
6401 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6402 1.139 bouyer
6403 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6404 1.139 bouyer if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
6405 1.139 bouyer return 0;
6406 1.139 bouyer delay(5000);
6407 1.139 bouyer }
6408 1.178 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
6409 1.160 christos device_xname(sc->sc_dev), ext_ctrl);
6410 1.139 bouyer return 1;
6411 1.139 bouyer }
6412 1.139 bouyer
6413 1.139 bouyer static void
6414 1.139 bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
6415 1.139 bouyer {
6416 1.139 bouyer uint32_t ext_ctrl;
6417 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6418 1.139 bouyer ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
6419 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6420 1.139 bouyer }
6421 1.139 bouyer
6422 1.169 msaitoh static int
6423 1.169 msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
6424 1.169 msaitoh {
6425 1.169 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
6426 1.169 msaitoh uint8_t bank_high_byte;
6427 1.169 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
6428 1.169 msaitoh
6429 1.190 msaitoh if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
6430 1.169 msaitoh /* Value of bit 22 corresponds to the flash bank we're on. */
6431 1.169 msaitoh *bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
6432 1.169 msaitoh } else {
6433 1.169 msaitoh wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
6434 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6435 1.169 msaitoh *bank = 0;
6436 1.169 msaitoh else {
6437 1.169 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
6438 1.169 msaitoh &bank_high_byte);
6439 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6440 1.169 msaitoh *bank = 1;
6441 1.169 msaitoh else {
6442 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6443 1.169 msaitoh "EEPROM not present\n");
6444 1.169 msaitoh return -1;
6445 1.169 msaitoh }
6446 1.169 msaitoh }
6447 1.169 msaitoh }
6448 1.169 msaitoh
6449 1.169 msaitoh return 0;
6450 1.169 msaitoh }
6451 1.169 msaitoh
6452 1.139 bouyer /******************************************************************************
6453 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
6454 1.139 bouyer * register.
6455 1.139 bouyer *
6456 1.139 bouyer * sc - Struct containing variables accessed by shared code
6457 1.139 bouyer * offset - offset of word in the EEPROM to read
6458 1.139 bouyer * data - word read from the EEPROM
6459 1.139 bouyer * words - number of words to read
6460 1.139 bouyer *****************************************************************************/
6461 1.139 bouyer static int
6462 1.139 bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
6463 1.139 bouyer {
6464 1.194 msaitoh int32_t error = 0;
6465 1.194 msaitoh uint32_t flash_bank = 0;
6466 1.194 msaitoh uint32_t act_offset = 0;
6467 1.194 msaitoh uint32_t bank_offset = 0;
6468 1.194 msaitoh uint16_t word = 0;
6469 1.194 msaitoh uint16_t i = 0;
6470 1.194 msaitoh
6471 1.194 msaitoh /* We need to know which is the valid flash bank. In the event
6472 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
6473 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
6474 1.194 msaitoh * to be updated with each read.
6475 1.194 msaitoh */
6476 1.194 msaitoh error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
6477 1.194 msaitoh if (error) {
6478 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
6479 1.169 msaitoh __func__);
6480 1.194 msaitoh return error;
6481 1.194 msaitoh }
6482 1.139 bouyer
6483 1.194 msaitoh /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
6484 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
6485 1.139 bouyer
6486 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
6487 1.194 msaitoh if (error) {
6488 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6489 1.169 msaitoh __func__);
6490 1.194 msaitoh return error;
6491 1.194 msaitoh }
6492 1.139 bouyer
6493 1.194 msaitoh for (i = 0; i < words; i++) {
6494 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
6495 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
6496 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
6497 1.194 msaitoh if (error) {
6498 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
6499 1.194 msaitoh __func__);
6500 1.194 msaitoh break;
6501 1.194 msaitoh }
6502 1.194 msaitoh data[i] = word;
6503 1.194 msaitoh }
6504 1.194 msaitoh
6505 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
6506 1.194 msaitoh return error;
6507 1.139 bouyer }
6508 1.139 bouyer
6509 1.139 bouyer /******************************************************************************
6510 1.139 bouyer * This function does initial flash setup so that a new read/write/erase cycle
6511 1.139 bouyer * can be started.
6512 1.139 bouyer *
6513 1.139 bouyer * sc - The pointer to the hw structure
6514 1.139 bouyer ****************************************************************************/
6515 1.139 bouyer static int32_t
6516 1.139 bouyer wm_ich8_cycle_init(struct wm_softc *sc)
6517 1.139 bouyer {
6518 1.194 msaitoh uint16_t hsfsts;
6519 1.194 msaitoh int32_t error = 1;
6520 1.194 msaitoh int32_t i = 0;
6521 1.194 msaitoh
6522 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6523 1.194 msaitoh
6524 1.194 msaitoh /* May be check the Flash Des Valid bit in Hw status */
6525 1.194 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
6526 1.194 msaitoh return error;
6527 1.194 msaitoh }
6528 1.194 msaitoh
6529 1.194 msaitoh /* Clear FCERR in Hw status by writing 1 */
6530 1.194 msaitoh /* Clear DAEL in Hw status by writing a 1 */
6531 1.194 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
6532 1.194 msaitoh
6533 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6534 1.194 msaitoh
6535 1.194 msaitoh /*
6536 1.194 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
6537 1.194 msaitoh * against, in order to start a new cycle or FDONE bit should be
6538 1.194 msaitoh * changed in the hardware so that it is 1 after harware reset, which
6539 1.194 msaitoh * can then be used as an indication whether a cycle is in progress or
6540 1.194 msaitoh * has been completed .. we should also have some software semaphore me
6541 1.194 msaitoh * chanism to guard FDONE or the cycle in progress bit so that two
6542 1.194 msaitoh * threads access to those bits can be sequentiallized or a way so that
6543 1.194 msaitoh * 2 threads dont start the cycle at the same time
6544 1.194 msaitoh */
6545 1.194 msaitoh
6546 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6547 1.194 msaitoh /*
6548 1.194 msaitoh * There is no cycle running at present, so we can start a
6549 1.194 msaitoh * cycle
6550 1.194 msaitoh */
6551 1.194 msaitoh
6552 1.194 msaitoh /* Begin by setting Flash Cycle Done. */
6553 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6554 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6555 1.194 msaitoh error = 0;
6556 1.194 msaitoh } else {
6557 1.194 msaitoh /*
6558 1.194 msaitoh * otherwise poll for sometime so the current cycle has a
6559 1.194 msaitoh * chance to end before giving up.
6560 1.194 msaitoh */
6561 1.194 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
6562 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6563 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6564 1.194 msaitoh error = 0;
6565 1.194 msaitoh break;
6566 1.194 msaitoh }
6567 1.194 msaitoh delay(1);
6568 1.194 msaitoh }
6569 1.194 msaitoh if (error == 0) {
6570 1.194 msaitoh /*
6571 1.194 msaitoh * Successful in waiting for previous cycle to timeout,
6572 1.194 msaitoh * now set the Flash Cycle Done.
6573 1.194 msaitoh */
6574 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6575 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6576 1.194 msaitoh }
6577 1.194 msaitoh }
6578 1.194 msaitoh return error;
6579 1.139 bouyer }
6580 1.139 bouyer
6581 1.139 bouyer /******************************************************************************
6582 1.139 bouyer * This function starts a flash cycle and waits for its completion
6583 1.139 bouyer *
6584 1.139 bouyer * sc - The pointer to the hw structure
6585 1.139 bouyer ****************************************************************************/
6586 1.139 bouyer static int32_t
6587 1.139 bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
6588 1.139 bouyer {
6589 1.194 msaitoh uint16_t hsflctl;
6590 1.194 msaitoh uint16_t hsfsts;
6591 1.194 msaitoh int32_t error = 1;
6592 1.194 msaitoh uint32_t i = 0;
6593 1.194 msaitoh
6594 1.194 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
6595 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6596 1.194 msaitoh hsflctl |= HSFCTL_GO;
6597 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6598 1.194 msaitoh
6599 1.194 msaitoh /* wait till FDONE bit is set to 1 */
6600 1.194 msaitoh do {
6601 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6602 1.194 msaitoh if (hsfsts & HSFSTS_DONE)
6603 1.194 msaitoh break;
6604 1.194 msaitoh delay(1);
6605 1.194 msaitoh i++;
6606 1.194 msaitoh } while (i < timeout);
6607 1.194 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
6608 1.194 msaitoh error = 0;
6609 1.194 msaitoh
6610 1.194 msaitoh return error;
6611 1.139 bouyer }
6612 1.139 bouyer
6613 1.139 bouyer /******************************************************************************
6614 1.139 bouyer * Reads a byte or word from the NVM using the ICH8 flash access registers.
6615 1.139 bouyer *
6616 1.139 bouyer * sc - The pointer to the hw structure
6617 1.139 bouyer * index - The index of the byte or word to read.
6618 1.139 bouyer * size - Size of data to read, 1=byte 2=word
6619 1.139 bouyer * data - Pointer to the word to store the value read.
6620 1.139 bouyer *****************************************************************************/
6621 1.139 bouyer static int32_t
6622 1.139 bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
6623 1.194 msaitoh uint32_t size, uint16_t* data)
6624 1.139 bouyer {
6625 1.194 msaitoh uint16_t hsfsts;
6626 1.194 msaitoh uint16_t hsflctl;
6627 1.194 msaitoh uint32_t flash_linear_address;
6628 1.194 msaitoh uint32_t flash_data = 0;
6629 1.194 msaitoh int32_t error = 1;
6630 1.194 msaitoh int32_t count = 0;
6631 1.194 msaitoh
6632 1.194 msaitoh if (size < 1 || size > 2 || data == 0x0 ||
6633 1.194 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
6634 1.194 msaitoh return error;
6635 1.194 msaitoh
6636 1.194 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
6637 1.194 msaitoh sc->sc_ich8_flash_base;
6638 1.194 msaitoh
6639 1.194 msaitoh do {
6640 1.194 msaitoh delay(1);
6641 1.194 msaitoh /* Steps */
6642 1.194 msaitoh error = wm_ich8_cycle_init(sc);
6643 1.194 msaitoh if (error)
6644 1.194 msaitoh break;
6645 1.194 msaitoh
6646 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6647 1.194 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
6648 1.194 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
6649 1.194 msaitoh & HSFCTL_BCOUNT_MASK;
6650 1.194 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
6651 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6652 1.139 bouyer
6653 1.194 msaitoh /*
6654 1.194 msaitoh * Write the last 24 bits of index into Flash Linear address
6655 1.194 msaitoh * field in Flash Address
6656 1.194 msaitoh */
6657 1.194 msaitoh /* TODO: TBD maybe check the index against the size of flash */
6658 1.194 msaitoh
6659 1.194 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
6660 1.194 msaitoh
6661 1.194 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
6662 1.194 msaitoh
6663 1.194 msaitoh /*
6664 1.194 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
6665 1.194 msaitoh * the whole sequence a few more times, else read in (shift in)
6666 1.194 msaitoh * the Flash Data0, the order is least significant byte first
6667 1.194 msaitoh * msb to lsb
6668 1.194 msaitoh */
6669 1.194 msaitoh if (error == 0) {
6670 1.194 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
6671 1.194 msaitoh if (size == 1)
6672 1.194 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
6673 1.194 msaitoh else if (size == 2)
6674 1.194 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
6675 1.194 msaitoh break;
6676 1.194 msaitoh } else {
6677 1.194 msaitoh /*
6678 1.194 msaitoh * If we've gotten here, then things are probably
6679 1.194 msaitoh * completely hosed, but if the error condition is
6680 1.194 msaitoh * detected, it won't hurt to give it another try...
6681 1.194 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
6682 1.194 msaitoh */
6683 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6684 1.194 msaitoh if (hsfsts & HSFSTS_ERR) {
6685 1.194 msaitoh /* Repeat for some time before giving up. */
6686 1.194 msaitoh continue;
6687 1.194 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
6688 1.194 msaitoh break;
6689 1.194 msaitoh }
6690 1.194 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
6691 1.194 msaitoh
6692 1.194 msaitoh return error;
6693 1.139 bouyer }
6694 1.139 bouyer
6695 1.139 bouyer /******************************************************************************
6696 1.139 bouyer * Reads a single byte from the NVM using the ICH8 flash access registers.
6697 1.139 bouyer *
6698 1.139 bouyer * sc - pointer to wm_hw structure
6699 1.139 bouyer * index - The index of the byte to read.
6700 1.139 bouyer * data - Pointer to a byte to store the value read.
6701 1.139 bouyer *****************************************************************************/
6702 1.139 bouyer static int32_t
6703 1.139 bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
6704 1.139 bouyer {
6705 1.194 msaitoh int32_t status;
6706 1.194 msaitoh uint16_t word = 0;
6707 1.139 bouyer
6708 1.194 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
6709 1.194 msaitoh if (status == 0)
6710 1.194 msaitoh *data = (uint8_t)word;
6711 1.139 bouyer
6712 1.194 msaitoh return status;
6713 1.139 bouyer }
6714 1.139 bouyer
6715 1.139 bouyer /******************************************************************************
6716 1.139 bouyer * Reads a word from the NVM using the ICH8 flash access registers.
6717 1.139 bouyer *
6718 1.139 bouyer * sc - pointer to wm_hw structure
6719 1.139 bouyer * index - The starting byte index of the word to read.
6720 1.139 bouyer * data - Pointer to a word to store the value read.
6721 1.139 bouyer *****************************************************************************/
6722 1.139 bouyer static int32_t
6723 1.139 bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
6724 1.139 bouyer {
6725 1.194 msaitoh int32_t status;
6726 1.144 msaitoh
6727 1.194 msaitoh status = wm_read_ich8_data(sc, index, 2, data);
6728 1.194 msaitoh return status;
6729 1.139 bouyer }
6730 1.169 msaitoh
6731 1.169 msaitoh static int
6732 1.169 msaitoh wm_check_mng_mode(struct wm_softc *sc)
6733 1.169 msaitoh {
6734 1.169 msaitoh int rv;
6735 1.169 msaitoh
6736 1.169 msaitoh switch (sc->sc_type) {
6737 1.169 msaitoh case WM_T_ICH8:
6738 1.169 msaitoh case WM_T_ICH9:
6739 1.169 msaitoh case WM_T_ICH10:
6740 1.190 msaitoh case WM_T_PCH:
6741 1.169 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
6742 1.169 msaitoh break;
6743 1.169 msaitoh case WM_T_82574:
6744 1.185 msaitoh case WM_T_82583:
6745 1.169 msaitoh rv = wm_check_mng_mode_82574(sc);
6746 1.169 msaitoh break;
6747 1.169 msaitoh case WM_T_82571:
6748 1.169 msaitoh case WM_T_82572:
6749 1.169 msaitoh case WM_T_82573:
6750 1.169 msaitoh case WM_T_80003:
6751 1.169 msaitoh rv = wm_check_mng_mode_generic(sc);
6752 1.169 msaitoh break;
6753 1.169 msaitoh default:
6754 1.169 msaitoh /* noting to do */
6755 1.169 msaitoh rv = 0;
6756 1.169 msaitoh break;
6757 1.169 msaitoh }
6758 1.169 msaitoh
6759 1.169 msaitoh return rv;
6760 1.169 msaitoh }
6761 1.169 msaitoh
6762 1.169 msaitoh static int
6763 1.169 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
6764 1.169 msaitoh {
6765 1.169 msaitoh uint32_t fwsm;
6766 1.169 msaitoh
6767 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6768 1.169 msaitoh
6769 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
6770 1.169 msaitoh return 1;
6771 1.169 msaitoh
6772 1.169 msaitoh return 0;
6773 1.169 msaitoh }
6774 1.169 msaitoh
6775 1.169 msaitoh static int
6776 1.169 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
6777 1.169 msaitoh {
6778 1.169 msaitoh uint16_t data;
6779 1.169 msaitoh
6780 1.187 msaitoh wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
6781 1.169 msaitoh
6782 1.187 msaitoh if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
6783 1.169 msaitoh return 1;
6784 1.169 msaitoh
6785 1.169 msaitoh return 0;
6786 1.169 msaitoh }
6787 1.169 msaitoh
6788 1.169 msaitoh static int
6789 1.169 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
6790 1.169 msaitoh {
6791 1.169 msaitoh uint32_t fwsm;
6792 1.169 msaitoh
6793 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6794 1.169 msaitoh
6795 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
6796 1.169 msaitoh return 1;
6797 1.169 msaitoh
6798 1.169 msaitoh return 0;
6799 1.169 msaitoh }
6800 1.169 msaitoh
6801 1.189 msaitoh static int
6802 1.203 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
6803 1.203 msaitoh {
6804 1.203 msaitoh uint32_t manc, fwsm, factps;
6805 1.203 msaitoh
6806 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
6807 1.203 msaitoh return 0;
6808 1.203 msaitoh
6809 1.203 msaitoh manc = CSR_READ(sc, WMREG_MANC);
6810 1.203 msaitoh
6811 1.203 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
6812 1.203 msaitoh device_xname(sc->sc_dev), manc));
6813 1.203 msaitoh if (((manc & MANC_RECV_TCO_EN) == 0)
6814 1.203 msaitoh || ((manc & MANC_EN_MAC_ADDR_FILTER) == 0))
6815 1.203 msaitoh return 0;
6816 1.203 msaitoh
6817 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
6818 1.203 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6819 1.203 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
6820 1.203 msaitoh if (((factps & FACTPS_MNGCG) == 0)
6821 1.203 msaitoh && ((fwsm & FWSM_MODE_MASK)
6822 1.203 msaitoh == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
6823 1.203 msaitoh return 1;
6824 1.203 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
6825 1.203 msaitoh && ((manc & MANC_ASF_EN) == 0))
6826 1.203 msaitoh return 1;
6827 1.203 msaitoh
6828 1.203 msaitoh return 0;
6829 1.203 msaitoh }
6830 1.203 msaitoh
6831 1.203 msaitoh static int
6832 1.189 msaitoh wm_check_reset_block(struct wm_softc *sc)
6833 1.189 msaitoh {
6834 1.189 msaitoh uint32_t reg;
6835 1.189 msaitoh
6836 1.189 msaitoh switch (sc->sc_type) {
6837 1.189 msaitoh case WM_T_ICH8:
6838 1.189 msaitoh case WM_T_ICH9:
6839 1.189 msaitoh case WM_T_ICH10:
6840 1.190 msaitoh case WM_T_PCH:
6841 1.189 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
6842 1.189 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
6843 1.189 msaitoh return 0;
6844 1.189 msaitoh else
6845 1.189 msaitoh return -1;
6846 1.189 msaitoh break;
6847 1.189 msaitoh case WM_T_82571:
6848 1.189 msaitoh case WM_T_82572:
6849 1.189 msaitoh case WM_T_82573:
6850 1.189 msaitoh case WM_T_82574:
6851 1.189 msaitoh case WM_T_82583:
6852 1.189 msaitoh case WM_T_80003:
6853 1.189 msaitoh reg = CSR_READ(sc, WMREG_MANC);
6854 1.189 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
6855 1.189 msaitoh return -1;
6856 1.189 msaitoh else
6857 1.189 msaitoh return 0;
6858 1.189 msaitoh break;
6859 1.189 msaitoh default:
6860 1.189 msaitoh /* no problem */
6861 1.189 msaitoh break;
6862 1.189 msaitoh }
6863 1.189 msaitoh
6864 1.189 msaitoh return 0;
6865 1.189 msaitoh }
6866 1.189 msaitoh
6867 1.169 msaitoh static void
6868 1.169 msaitoh wm_get_hw_control(struct wm_softc *sc)
6869 1.169 msaitoh {
6870 1.169 msaitoh uint32_t reg;
6871 1.169 msaitoh
6872 1.169 msaitoh switch (sc->sc_type) {
6873 1.169 msaitoh case WM_T_82573:
6874 1.169 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
6875 1.169 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
6876 1.169 msaitoh break;
6877 1.169 msaitoh case WM_T_82571:
6878 1.169 msaitoh case WM_T_82572:
6879 1.203 msaitoh case WM_T_82574:
6880 1.203 msaitoh case WM_T_82583:
6881 1.169 msaitoh case WM_T_80003:
6882 1.169 msaitoh case WM_T_ICH8:
6883 1.169 msaitoh case WM_T_ICH9:
6884 1.169 msaitoh case WM_T_ICH10:
6885 1.190 msaitoh case WM_T_PCH:
6886 1.169 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
6887 1.169 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
6888 1.169 msaitoh break;
6889 1.169 msaitoh default:
6890 1.169 msaitoh break;
6891 1.169 msaitoh }
6892 1.169 msaitoh }
6893 1.173 msaitoh
6894 1.203 msaitoh static void
6895 1.203 msaitoh wm_release_hw_control(struct wm_softc *sc)
6896 1.203 msaitoh {
6897 1.203 msaitoh uint32_t reg;
6898 1.203 msaitoh
6899 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
6900 1.203 msaitoh return;
6901 1.203 msaitoh
6902 1.203 msaitoh if (sc->sc_type == WM_T_82573) {
6903 1.203 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
6904 1.203 msaitoh reg &= ~SWSM_DRV_LOAD;
6905 1.203 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
6906 1.203 msaitoh } else {
6907 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
6908 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
6909 1.203 msaitoh }
6910 1.203 msaitoh }
6911 1.203 msaitoh
6912 1.173 msaitoh /* XXX Currently TBI only */
6913 1.173 msaitoh static int
6914 1.173 msaitoh wm_check_for_link(struct wm_softc *sc)
6915 1.173 msaitoh {
6916 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
6917 1.173 msaitoh uint32_t rxcw;
6918 1.173 msaitoh uint32_t ctrl;
6919 1.173 msaitoh uint32_t status;
6920 1.173 msaitoh uint32_t sig;
6921 1.173 msaitoh
6922 1.173 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
6923 1.173 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
6924 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
6925 1.173 msaitoh
6926 1.173 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
6927 1.173 msaitoh
6928 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
6929 1.173 msaitoh device_xname(sc->sc_dev), __func__,
6930 1.173 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
6931 1.173 msaitoh ((status & STATUS_LU) != 0),
6932 1.173 msaitoh ((rxcw & RXCW_C) != 0)
6933 1.173 msaitoh ));
6934 1.173 msaitoh
6935 1.173 msaitoh /*
6936 1.173 msaitoh * SWDPIN LU RXCW
6937 1.173 msaitoh * 0 0 0
6938 1.173 msaitoh * 0 0 1 (should not happen)
6939 1.173 msaitoh * 0 1 0 (should not happen)
6940 1.173 msaitoh * 0 1 1 (should not happen)
6941 1.173 msaitoh * 1 0 0 Disable autonego and force linkup
6942 1.173 msaitoh * 1 0 1 got /C/ but not linkup yet
6943 1.173 msaitoh * 1 1 0 (linkup)
6944 1.173 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
6945 1.173 msaitoh *
6946 1.173 msaitoh */
6947 1.173 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
6948 1.173 msaitoh && ((status & STATUS_LU) == 0)
6949 1.173 msaitoh && ((rxcw & RXCW_C) == 0)) {
6950 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
6951 1.173 msaitoh __func__));
6952 1.173 msaitoh sc->sc_tbi_linkup = 0;
6953 1.173 msaitoh /* Disable auto-negotiation in the TXCW register */
6954 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
6955 1.173 msaitoh
6956 1.173 msaitoh /*
6957 1.173 msaitoh * Force link-up and also force full-duplex.
6958 1.173 msaitoh *
6959 1.173 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
6960 1.173 msaitoh * so we should update sc->sc_ctrl
6961 1.173 msaitoh */
6962 1.173 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
6963 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6964 1.194 msaitoh } else if (((status & STATUS_LU) != 0)
6965 1.173 msaitoh && ((rxcw & RXCW_C) != 0)
6966 1.173 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
6967 1.173 msaitoh sc->sc_tbi_linkup = 1;
6968 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
6969 1.173 msaitoh __func__));
6970 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
6971 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
6972 1.173 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
6973 1.173 msaitoh && ((rxcw & RXCW_C) != 0)) {
6974 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
6975 1.173 msaitoh } else {
6976 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
6977 1.173 msaitoh status));
6978 1.173 msaitoh }
6979 1.173 msaitoh
6980 1.173 msaitoh return 0;
6981 1.173 msaitoh }
6982 1.192 msaitoh
6983 1.202 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
6984 1.202 msaitoh static void
6985 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
6986 1.202 msaitoh {
6987 1.202 msaitoh int miistatus, active, i;
6988 1.202 msaitoh int reg;
6989 1.202 msaitoh
6990 1.202 msaitoh miistatus = sc->sc_mii.mii_media_status;
6991 1.202 msaitoh
6992 1.202 msaitoh /* If the link is not up, do nothing */
6993 1.202 msaitoh if ((miistatus & IFM_ACTIVE) != 0)
6994 1.202 msaitoh return;
6995 1.202 msaitoh
6996 1.202 msaitoh active = sc->sc_mii.mii_media_active;
6997 1.202 msaitoh
6998 1.202 msaitoh /* Nothing to do if the link is other than 1Gbps */
6999 1.202 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
7000 1.202 msaitoh return;
7001 1.202 msaitoh
7002 1.202 msaitoh for (i = 0; i < 10; i++) {
7003 1.202 msaitoh /* read twice */
7004 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7005 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7006 1.202 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
7007 1.202 msaitoh goto out; /* GOOD! */
7008 1.202 msaitoh
7009 1.202 msaitoh /* Reset the PHY */
7010 1.202 msaitoh wm_gmii_reset(sc);
7011 1.202 msaitoh delay(5*1000);
7012 1.202 msaitoh }
7013 1.202 msaitoh
7014 1.202 msaitoh /* Disable GigE link negotiation */
7015 1.202 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7016 1.202 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7017 1.202 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7018 1.202 msaitoh
7019 1.202 msaitoh /*
7020 1.202 msaitoh * Call gig speed drop workaround on Gig disable before accessing
7021 1.202 msaitoh * any PHY registers.
7022 1.202 msaitoh */
7023 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7024 1.202 msaitoh
7025 1.202 msaitoh out:
7026 1.202 msaitoh return;
7027 1.202 msaitoh }
7028 1.202 msaitoh
7029 1.202 msaitoh /* WOL from S5 stops working */
7030 1.202 msaitoh static void
7031 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
7032 1.202 msaitoh {
7033 1.202 msaitoh uint16_t kmrn_reg;
7034 1.202 msaitoh
7035 1.202 msaitoh /* Only for igp3 */
7036 1.202 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
7037 1.202 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
7038 1.202 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
7039 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
7040 1.202 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
7041 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
7042 1.202 msaitoh }
7043 1.202 msaitoh }
7044 1.202 msaitoh
7045 1.203 msaitoh #ifdef WM_WOL
7046 1.203 msaitoh /* Power down workaround on D3 */
7047 1.203 msaitoh static void
7048 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
7049 1.203 msaitoh {
7050 1.203 msaitoh uint32_t reg;
7051 1.203 msaitoh int i;
7052 1.203 msaitoh
7053 1.203 msaitoh for (i = 0; i < 2; i++) {
7054 1.203 msaitoh /* Disable link */
7055 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7056 1.203 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7057 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7058 1.203 msaitoh
7059 1.203 msaitoh /*
7060 1.203 msaitoh * Call gig speed drop workaround on Gig disable before
7061 1.203 msaitoh * accessing any PHY registers
7062 1.203 msaitoh */
7063 1.203 msaitoh if (sc->sc_type == WM_T_ICH8)
7064 1.203 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7065 1.203 msaitoh
7066 1.203 msaitoh /* Write VR power-down enable */
7067 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
7068 1.203 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
7069 1.203 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
7070 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
7071 1.203 msaitoh
7072 1.203 msaitoh /* Read it back and test */
7073 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
7074 1.203 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
7075 1.203 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
7076 1.203 msaitoh break;
7077 1.203 msaitoh
7078 1.203 msaitoh /* Issue PHY reset and repeat at most one more time */
7079 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7080 1.203 msaitoh }
7081 1.203 msaitoh }
7082 1.203 msaitoh #endif /* WM_WOL */
7083 1.203 msaitoh
7084 1.192 msaitoh /*
7085 1.192 msaitoh * Workaround for pch's PHYs
7086 1.192 msaitoh * XXX should be moved to new PHY driver?
7087 1.192 msaitoh */
7088 1.192 msaitoh static void
7089 1.192 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
7090 1.192 msaitoh {
7091 1.192 msaitoh
7092 1.192 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
7093 1.192 msaitoh
7094 1.192 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
7095 1.192 msaitoh
7096 1.192 msaitoh /* 82578 */
7097 1.192 msaitoh if (sc->sc_phytype == WMPHY_82578) {
7098 1.192 msaitoh /* PCH rev. < 3 */
7099 1.192 msaitoh if (sc->sc_rev < 3) {
7100 1.192 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
7101 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
7102 1.192 msaitoh 0x66c0);
7103 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
7104 1.192 msaitoh 0xffff);
7105 1.192 msaitoh }
7106 1.192 msaitoh
7107 1.192 msaitoh /* XXX phy rev. < 2 */
7108 1.192 msaitoh }
7109 1.192 msaitoh
7110 1.192 msaitoh /* Select page 0 */
7111 1.192 msaitoh
7112 1.192 msaitoh /* XXX acquire semaphore */
7113 1.192 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
7114 1.192 msaitoh /* XXX release semaphore */
7115 1.192 msaitoh
7116 1.192 msaitoh /*
7117 1.192 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
7118 1.192 msaitoh * link so that it disables K1 if link is in 1Gbps.
7119 1.192 msaitoh */
7120 1.192 msaitoh wm_k1_gig_workaround_hv(sc, 1);
7121 1.192 msaitoh }
7122 1.192 msaitoh
7123 1.192 msaitoh static void
7124 1.192 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
7125 1.192 msaitoh {
7126 1.192 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
7127 1.192 msaitoh
7128 1.192 msaitoh /* XXX acquire semaphore */
7129 1.192 msaitoh
7130 1.192 msaitoh if (link) {
7131 1.192 msaitoh k1_enable = 0;
7132 1.198 msaitoh
7133 1.192 msaitoh /* Link stall fix for link up */
7134 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
7135 1.192 msaitoh } else {
7136 1.192 msaitoh /* Link stall fix for link down */
7137 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
7138 1.192 msaitoh }
7139 1.192 msaitoh
7140 1.192 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
7141 1.192 msaitoh
7142 1.192 msaitoh /* XXX release semaphore */
7143 1.192 msaitoh }
7144 1.192 msaitoh
7145 1.192 msaitoh static void
7146 1.192 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
7147 1.192 msaitoh {
7148 1.192 msaitoh uint32_t ctrl, ctrl_ext, tmp;
7149 1.192 msaitoh uint16_t kmrn_reg;
7150 1.192 msaitoh
7151 1.192 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
7152 1.192 msaitoh
7153 1.192 msaitoh if (k1_enable)
7154 1.192 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
7155 1.192 msaitoh else
7156 1.192 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
7157 1.192 msaitoh
7158 1.192 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
7159 1.192 msaitoh
7160 1.192 msaitoh delay(20);
7161 1.192 msaitoh
7162 1.192 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7163 1.192 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
7164 1.192 msaitoh
7165 1.192 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
7166 1.192 msaitoh tmp |= CTRL_FRCSPD;
7167 1.192 msaitoh
7168 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
7169 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
7170 1.192 msaitoh delay(20);
7171 1.192 msaitoh
7172 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
7173 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
7174 1.192 msaitoh delay(20);
7175 1.192 msaitoh }
7176 1.199 msaitoh
7177 1.199 msaitoh static void
7178 1.199 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
7179 1.199 msaitoh {
7180 1.199 msaitoh uint32_t gcr;
7181 1.199 msaitoh pcireg_t ctrl2;
7182 1.199 msaitoh
7183 1.199 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
7184 1.199 msaitoh
7185 1.199 msaitoh /* Only take action if timeout value is defaulted to 0 */
7186 1.199 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
7187 1.199 msaitoh goto out;
7188 1.199 msaitoh
7189 1.199 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
7190 1.199 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
7191 1.199 msaitoh goto out;
7192 1.199 msaitoh }
7193 1.199 msaitoh
7194 1.199 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
7195 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2);
7196 1.199 msaitoh ctrl2 |= WM_PCI_PCIE_DCSR2_16MS;
7197 1.199 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
7198 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2, ctrl2);
7199 1.199 msaitoh
7200 1.199 msaitoh out:
7201 1.199 msaitoh /* Disable completion timeout resend */
7202 1.199 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
7203 1.199 msaitoh
7204 1.199 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
7205 1.199 msaitoh }
7206 1.199 msaitoh
7207 1.199 msaitoh /* special case - for 82575 - need to do manual init ... */
7208 1.199 msaitoh static void
7209 1.199 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
7210 1.199 msaitoh {
7211 1.199 msaitoh /*
7212 1.199 msaitoh * remark: this is untested code - we have no board without EEPROM
7213 1.199 msaitoh * same setup as mentioned int the freeBSD driver for the i82575
7214 1.199 msaitoh */
7215 1.199 msaitoh
7216 1.199 msaitoh /* SerDes configuration via SERDESCTRL */
7217 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
7218 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
7219 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
7220 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
7221 1.199 msaitoh
7222 1.199 msaitoh /* CCM configuration via CCMCTL register */
7223 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
7224 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
7225 1.199 msaitoh
7226 1.199 msaitoh /* PCIe lanes configuration */
7227 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
7228 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
7229 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
7230 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
7231 1.199 msaitoh
7232 1.199 msaitoh /* PCIe PLL Configuration */
7233 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
7234 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
7235 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
7236 1.199 msaitoh }
7237 1.203 msaitoh
7238 1.203 msaitoh static void
7239 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
7240 1.203 msaitoh {
7241 1.203 msaitoh
7242 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
7243 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
7244 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
7245 1.203 msaitoh
7246 1.203 msaitoh /* disabl hardware interception of ARP */
7247 1.203 msaitoh manc &= ~MANC_ARP_EN;
7248 1.203 msaitoh
7249 1.203 msaitoh /* enable receiving management packets to the host */
7250 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
7251 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
7252 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
7253 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
7254 1.203 msaitoh
7255 1.203 msaitoh }
7256 1.203 msaitoh
7257 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
7258 1.203 msaitoh }
7259 1.203 msaitoh }
7260 1.203 msaitoh
7261 1.203 msaitoh static void
7262 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
7263 1.203 msaitoh {
7264 1.203 msaitoh
7265 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
7266 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
7267 1.203 msaitoh
7268 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
7269 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
7270 1.203 msaitoh
7271 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
7272 1.203 msaitoh }
7273 1.203 msaitoh }
7274 1.203 msaitoh
7275 1.203 msaitoh static void
7276 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
7277 1.203 msaitoh {
7278 1.203 msaitoh
7279 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
7280 1.203 msaitoh switch (sc->sc_type) {
7281 1.203 msaitoh case WM_T_82573:
7282 1.203 msaitoh case WM_T_82583:
7283 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
7284 1.203 msaitoh /* FALLTHROUGH */
7285 1.203 msaitoh case WM_T_80003:
7286 1.203 msaitoh case WM_T_82541:
7287 1.203 msaitoh case WM_T_82547:
7288 1.203 msaitoh case WM_T_82571:
7289 1.203 msaitoh case WM_T_82572:
7290 1.203 msaitoh case WM_T_82574:
7291 1.203 msaitoh case WM_T_82575:
7292 1.203 msaitoh case WM_T_82576:
7293 1.203 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
7294 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
7295 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
7296 1.203 msaitoh break;
7297 1.203 msaitoh case WM_T_ICH8:
7298 1.203 msaitoh case WM_T_ICH9:
7299 1.203 msaitoh case WM_T_ICH10:
7300 1.203 msaitoh case WM_T_PCH:
7301 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
7302 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
7303 1.203 msaitoh break;
7304 1.203 msaitoh default:
7305 1.203 msaitoh break;
7306 1.203 msaitoh }
7307 1.203 msaitoh
7308 1.203 msaitoh /* 1: HAS_MANAGE */
7309 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
7310 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
7311 1.203 msaitoh
7312 1.203 msaitoh #ifdef WM_DEBUG
7313 1.203 msaitoh printf("\n");
7314 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
7315 1.203 msaitoh printf("HAS_AMT,");
7316 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
7317 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
7318 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
7319 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
7320 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
7321 1.203 msaitoh printf("HAS_MANAGE,");
7322 1.203 msaitoh printf("\n");
7323 1.203 msaitoh #endif
7324 1.203 msaitoh /*
7325 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
7326 1.203 msaitoh * stuff
7327 1.203 msaitoh */
7328 1.203 msaitoh }
7329 1.203 msaitoh
7330 1.203 msaitoh #ifdef WM_WOL
7331 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
7332 1.203 msaitoh static void
7333 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
7334 1.203 msaitoh {
7335 1.203 msaitoh #if 0
7336 1.203 msaitoh uint16_t preg;
7337 1.203 msaitoh
7338 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
7339 1.203 msaitoh
7340 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
7341 1.203 msaitoh
7342 1.203 msaitoh /* Configure PHY Rx Control register */
7343 1.203 msaitoh
7344 1.203 msaitoh /* Enable PHY wakeup in MAC register */
7345 1.203 msaitoh
7346 1.203 msaitoh /* Configure and enable PHY wakeup in PHY registers */
7347 1.203 msaitoh
7348 1.203 msaitoh /* Activate PHY wakeup */
7349 1.203 msaitoh
7350 1.203 msaitoh /* XXX */
7351 1.203 msaitoh #endif
7352 1.203 msaitoh }
7353 1.203 msaitoh
7354 1.203 msaitoh static void
7355 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
7356 1.203 msaitoh {
7357 1.203 msaitoh uint32_t reg, pmreg;
7358 1.203 msaitoh pcireg_t pmode;
7359 1.203 msaitoh
7360 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
7361 1.203 msaitoh &pmreg, NULL) == 0)
7362 1.203 msaitoh return;
7363 1.203 msaitoh
7364 1.203 msaitoh /* Advertise the wakeup capability */
7365 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
7366 1.203 msaitoh | CTRL_SWDPIN(3));
7367 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
7368 1.203 msaitoh
7369 1.203 msaitoh /* ICH workaround */
7370 1.203 msaitoh switch (sc->sc_type) {
7371 1.203 msaitoh case WM_T_ICH8:
7372 1.203 msaitoh case WM_T_ICH9:
7373 1.203 msaitoh case WM_T_ICH10:
7374 1.203 msaitoh case WM_T_PCH:
7375 1.203 msaitoh /* Disable gig during WOL */
7376 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7377 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
7378 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7379 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
7380 1.203 msaitoh wm_gmii_reset(sc);
7381 1.203 msaitoh
7382 1.203 msaitoh /* Power down workaround */
7383 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
7384 1.203 msaitoh struct mii_softc *child;
7385 1.203 msaitoh
7386 1.203 msaitoh /* Assume that the PHY is copper */
7387 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
7388 1.203 msaitoh if (child->mii_mpd_rev <= 2)
7389 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
7390 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
7391 1.203 msaitoh }
7392 1.203 msaitoh break;
7393 1.203 msaitoh default:
7394 1.203 msaitoh break;
7395 1.203 msaitoh }
7396 1.203 msaitoh
7397 1.203 msaitoh /* Keep the laser running on fiber adapters */
7398 1.203 msaitoh if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
7399 1.203 msaitoh || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
7400 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7401 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
7402 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
7403 1.203 msaitoh }
7404 1.203 msaitoh
7405 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
7406 1.203 msaitoh #if 0 /* for the multicast packet */
7407 1.203 msaitoh reg |= WUFC_MC;
7408 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
7409 1.203 msaitoh #endif
7410 1.203 msaitoh
7411 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
7412 1.203 msaitoh wm_enable_phy_wakeup(sc);
7413 1.203 msaitoh } else {
7414 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
7415 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
7416 1.203 msaitoh }
7417 1.203 msaitoh
7418 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
7419 1.203 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
7420 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
7421 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
7422 1.203 msaitoh
7423 1.203 msaitoh /* Request PME */
7424 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
7425 1.203 msaitoh #if 0
7426 1.203 msaitoh /* Disable WOL */
7427 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
7428 1.203 msaitoh #else
7429 1.203 msaitoh /* For WOL */
7430 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
7431 1.203 msaitoh #endif
7432 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
7433 1.203 msaitoh }
7434 1.203 msaitoh #endif /* WM_WOL */
7435 1.203 msaitoh
7436 1.203 msaitoh static bool
7437 1.203 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
7438 1.203 msaitoh {
7439 1.203 msaitoh struct wm_softc *sc = device_private(self);
7440 1.203 msaitoh
7441 1.203 msaitoh wm_release_manageability(sc);
7442 1.203 msaitoh wm_release_hw_control(sc);
7443 1.203 msaitoh #ifdef WM_WOL
7444 1.203 msaitoh wm_enable_wakeup(sc);
7445 1.203 msaitoh #endif
7446 1.203 msaitoh
7447 1.203 msaitoh return true;
7448 1.203 msaitoh }
7449 1.203 msaitoh
7450 1.203 msaitoh static bool
7451 1.203 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
7452 1.203 msaitoh {
7453 1.203 msaitoh struct wm_softc *sc = device_private(self);
7454 1.203 msaitoh
7455 1.203 msaitoh wm_init_manageability(sc);
7456 1.203 msaitoh
7457 1.203 msaitoh return true;
7458 1.203 msaitoh }
7459