if_wm.c revision 1.218 1 1.218 msaitoh /* $NetBSD: if_wm.c,v 1.218 2011/01/26 00:25:34 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.139 bouyer Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.139 bouyer
43 1.139 bouyer Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.139 bouyer
46 1.139 bouyer 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.139 bouyer
49 1.139 bouyer 2. Redistributions in binary form must reproduce the above copyright
50 1.139 bouyer notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.139 bouyer
53 1.139 bouyer 3. Neither the name of the Intel Corporation nor the names of its
54 1.139 bouyer contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.139 bouyer
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.139 bouyer AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.139 bouyer IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.139 bouyer ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.139 bouyer LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.139 bouyer CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.139 bouyer SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.139 bouyer INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.139 bouyer CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
76 1.1 thorpej */
77 1.38 lukem
78 1.38 lukem #include <sys/cdefs.h>
79 1.218 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.218 2011/01/26 00:25:34 msaitoh Exp $");
80 1.1 thorpej
81 1.21 itojun #include "rnd.h"
82 1.1 thorpej
83 1.1 thorpej #include <sys/param.h>
84 1.1 thorpej #include <sys/systm.h>
85 1.96 perry #include <sys/callout.h>
86 1.1 thorpej #include <sys/mbuf.h>
87 1.1 thorpej #include <sys/malloc.h>
88 1.1 thorpej #include <sys/kernel.h>
89 1.1 thorpej #include <sys/socket.h>
90 1.1 thorpej #include <sys/ioctl.h>
91 1.1 thorpej #include <sys/errno.h>
92 1.1 thorpej #include <sys/device.h>
93 1.1 thorpej #include <sys/queue.h>
94 1.84 thorpej #include <sys/syslog.h>
95 1.1 thorpej
96 1.21 itojun #if NRND > 0
97 1.21 itojun #include <sys/rnd.h>
98 1.21 itojun #endif
99 1.21 itojun
100 1.1 thorpej #include <net/if.h>
101 1.96 perry #include <net/if_dl.h>
102 1.1 thorpej #include <net/if_media.h>
103 1.1 thorpej #include <net/if_ether.h>
104 1.1 thorpej
105 1.1 thorpej #include <net/bpf.h>
106 1.1 thorpej
107 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
108 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
109 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
110 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
111 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
112 1.1 thorpej
113 1.147 ad #include <sys/bus.h>
114 1.147 ad #include <sys/intr.h>
115 1.1 thorpej #include <machine/endian.h>
116 1.1 thorpej
117 1.1 thorpej #include <dev/mii/mii.h>
118 1.1 thorpej #include <dev/mii/miivar.h>
119 1.202 msaitoh #include <dev/mii/miidevs.h>
120 1.1 thorpej #include <dev/mii/mii_bitbang.h>
121 1.127 bouyer #include <dev/mii/ikphyreg.h>
122 1.191 msaitoh #include <dev/mii/igphyreg.h>
123 1.202 msaitoh #include <dev/mii/igphyvar.h>
124 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
125 1.1 thorpej
126 1.1 thorpej #include <dev/pci/pcireg.h>
127 1.1 thorpej #include <dev/pci/pcivar.h>
128 1.1 thorpej #include <dev/pci/pcidevs.h>
129 1.1 thorpej
130 1.1 thorpej #include <dev/pci/if_wmreg.h>
131 1.182 msaitoh #include <dev/pci/if_wmvar.h>
132 1.1 thorpej
133 1.1 thorpej #ifdef WM_DEBUG
134 1.1 thorpej #define WM_DEBUG_LINK 0x01
135 1.1 thorpej #define WM_DEBUG_TX 0x02
136 1.1 thorpej #define WM_DEBUG_RX 0x04
137 1.1 thorpej #define WM_DEBUG_GMII 0x08
138 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
139 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
140 1.203 msaitoh | WM_DEBUG_MANAGE;
141 1.1 thorpej
142 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
143 1.1 thorpej #else
144 1.1 thorpej #define DPRINTF(x, y) /* nothing */
145 1.1 thorpej #endif /* WM_DEBUG */
146 1.1 thorpej
147 1.1 thorpej /*
148 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
149 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
150 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
151 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
152 1.75 thorpej * of them at a time.
153 1.75 thorpej *
154 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
155 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
156 1.75 thorpej * situations with jumbo frames.
157 1.1 thorpej */
158 1.75 thorpej #define WM_NTXSEGS 256
159 1.2 thorpej #define WM_IFQUEUELEN 256
160 1.74 tron #define WM_TXQUEUELEN_MAX 64
161 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
162 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
163 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
164 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
165 1.75 thorpej #define WM_NTXDESC_82542 256
166 1.75 thorpej #define WM_NTXDESC_82544 4096
167 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
168 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
169 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
170 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
171 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
172 1.1 thorpej
173 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
174 1.82 thorpej
175 1.1 thorpej /*
176 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
177 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
178 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
179 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
180 1.1 thorpej */
181 1.10 thorpej #define WM_NRXDESC 256
182 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
183 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
184 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
185 1.1 thorpej
186 1.1 thorpej /*
187 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
188 1.105 skrll * a single clump that maps to a single DMA segment to make several things
189 1.1 thorpej * easier.
190 1.1 thorpej */
191 1.75 thorpej struct wm_control_data_82544 {
192 1.1 thorpej /*
193 1.75 thorpej * The receive descriptors.
194 1.1 thorpej */
195 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
196 1.1 thorpej
197 1.1 thorpej /*
198 1.75 thorpej * The transmit descriptors. Put these at the end, because
199 1.75 thorpej * we might use a smaller number of them.
200 1.1 thorpej */
201 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
202 1.75 thorpej };
203 1.75 thorpej
204 1.75 thorpej struct wm_control_data_82542 {
205 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
206 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
207 1.1 thorpej };
208 1.1 thorpej
209 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
210 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
211 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
212 1.1 thorpej
213 1.1 thorpej /*
214 1.1 thorpej * Software state for transmit jobs.
215 1.1 thorpej */
216 1.1 thorpej struct wm_txsoft {
217 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
218 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
219 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
220 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
221 1.4 thorpej int txs_ndesc; /* # of descriptors used */
222 1.1 thorpej };
223 1.1 thorpej
224 1.1 thorpej /*
225 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
226 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
227 1.1 thorpej * more than one buffer, we chain them together.
228 1.1 thorpej */
229 1.1 thorpej struct wm_rxsoft {
230 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
231 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
232 1.1 thorpej };
233 1.1 thorpej
234 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
235 1.173 msaitoh
236 1.199 msaitoh static uint16_t swfwphysem[] = {
237 1.199 msaitoh SWFW_PHY0_SM,
238 1.199 msaitoh SWFW_PHY1_SM,
239 1.199 msaitoh SWFW_PHY2_SM,
240 1.199 msaitoh SWFW_PHY3_SM
241 1.199 msaitoh };
242 1.199 msaitoh
243 1.1 thorpej /*
244 1.1 thorpej * Software state per device.
245 1.1 thorpej */
246 1.1 thorpej struct wm_softc {
247 1.160 christos device_t sc_dev; /* generic device information */
248 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
249 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
250 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
251 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
252 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
253 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
254 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
255 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
256 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
257 1.199 msaitoh
258 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
259 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
260 1.199 msaitoh
261 1.123 jmcneill pci_chipset_tag_t sc_pc;
262 1.123 jmcneill pcitag_t sc_pcitag;
263 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
264 1.199 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability register offset */
265 1.1 thorpej
266 1.203 msaitoh const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
267 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
268 1.192 msaitoh int sc_rev; /* MAC revision */
269 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
270 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
271 1.1 thorpej int sc_flags; /* flags; see below */
272 1.179 msaitoh int sc_if_flags; /* last if_flags */
273 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
274 1.199 msaitoh int sc_align_tweak;
275 1.1 thorpej
276 1.1 thorpej void *sc_ih; /* interrupt cookie */
277 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
278 1.1 thorpej
279 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
280 1.199 msaitoh int sc_ich8_flash_base;
281 1.199 msaitoh int sc_ich8_flash_bank_size;
282 1.199 msaitoh int sc_nvm_k1_enabled;
283 1.42 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * Software state for the transmit and receive descriptors.
286 1.1 thorpej */
287 1.203 msaitoh int sc_txnum; /* must be a power of two */
288 1.203 msaitoh struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
289 1.203 msaitoh struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
290 1.1 thorpej
291 1.1 thorpej /*
292 1.1 thorpej * Control data structures.
293 1.1 thorpej */
294 1.201 msaitoh int sc_ntxdesc; /* must be a power of two */
295 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
296 1.201 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
297 1.201 msaitoh bus_dma_segment_t sc_cd_seg; /* control data segment */
298 1.201 msaitoh int sc_cd_rseg; /* real number of control segment */
299 1.201 msaitoh size_t sc_cd_size; /* control data size */
300 1.201 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
301 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
302 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
303 1.1 thorpej
304 1.1 thorpej #ifdef WM_EVENT_COUNTERS
305 1.1 thorpej /* Event counters. */
306 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
307 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
308 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
309 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
310 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
311 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
312 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
313 1.1 thorpej
314 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
315 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
316 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
317 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
318 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
319 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
320 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
321 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
322 1.1 thorpej
323 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
324 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
325 1.1 thorpej
326 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
327 1.71 thorpej
328 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
329 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
330 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
331 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
332 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
333 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
334 1.1 thorpej
335 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
336 1.1 thorpej
337 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
338 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
339 1.1 thorpej
340 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
341 1.1 thorpej int sc_txsnext; /* next free Tx job */
342 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
343 1.1 thorpej
344 1.78 thorpej /* These 5 variables are used only on the 82547. */
345 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
346 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
347 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
348 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
349 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
350 1.78 thorpej
351 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
352 1.1 thorpej
353 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
354 1.1 thorpej int sc_rxdiscard;
355 1.1 thorpej int sc_rxlen;
356 1.1 thorpej struct mbuf *sc_rxhead;
357 1.1 thorpej struct mbuf *sc_rxtail;
358 1.1 thorpej struct mbuf **sc_rxtailp;
359 1.1 thorpej
360 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
361 1.1 thorpej #if 0
362 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
363 1.1 thorpej #endif
364 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
365 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
366 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
367 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
368 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
369 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
370 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
371 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
372 1.1 thorpej
373 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
374 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
375 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
376 1.173 msaitoh int sc_tbi_nrxcfg; /* count of ICR_RXCFG */
377 1.173 msaitoh int sc_tbi_lastnrxcfg; /* count of ICR_RXCFG (on last tick) */
378 1.1 thorpej
379 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
380 1.21 itojun
381 1.21 itojun #if NRND > 0
382 1.21 itojun rndsource_element_t rnd_source; /* random source */
383 1.21 itojun #endif
384 1.1 thorpej };
385 1.1 thorpej
386 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
387 1.1 thorpej do { \
388 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
389 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
390 1.1 thorpej (sc)->sc_rxlen = 0; \
391 1.1 thorpej } while (/*CONSTCOND*/0)
392 1.1 thorpej
393 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
394 1.1 thorpej do { \
395 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
396 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
397 1.1 thorpej } while (/*CONSTCOND*/0)
398 1.1 thorpej
399 1.1 thorpej #ifdef WM_EVENT_COUNTERS
400 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
401 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
402 1.1 thorpej #else
403 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
404 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
405 1.1 thorpej #endif
406 1.1 thorpej
407 1.1 thorpej #define CSR_READ(sc, reg) \
408 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
409 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
410 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
411 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
412 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
413 1.1 thorpej
414 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
415 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
416 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
417 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
418 1.139 bouyer
419 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
420 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
421 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
422 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
423 1.139 bouyer
424 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
425 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
426 1.1 thorpej
427 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
428 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
429 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
430 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
431 1.69 thorpej
432 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
433 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
434 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
435 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
436 1.69 thorpej
437 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
438 1.1 thorpej do { \
439 1.1 thorpej int __x, __n; \
440 1.1 thorpej \
441 1.1 thorpej __x = (x); \
442 1.1 thorpej __n = (n); \
443 1.1 thorpej \
444 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
445 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
446 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
447 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
448 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
449 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
450 1.1 thorpej __x = 0; \
451 1.1 thorpej } \
452 1.1 thorpej \
453 1.1 thorpej /* Now sync whatever is left. */ \
454 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
455 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
456 1.1 thorpej } while (/*CONSTCOND*/0)
457 1.1 thorpej
458 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
459 1.1 thorpej do { \
460 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
461 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
462 1.1 thorpej } while (/*CONSTCOND*/0)
463 1.1 thorpej
464 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
465 1.1 thorpej do { \
466 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
467 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
468 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
469 1.1 thorpej \
470 1.1 thorpej /* \
471 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
472 1.1 thorpej * so that the payload after the Ethernet header is aligned \
473 1.1 thorpej * to a 4-byte boundary. \
474 1.1 thorpej * \
475 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
476 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
477 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
478 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
479 1.41 tls * reason, we can't "scoot" packets longer than the standard \
480 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
481 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
482 1.41 tls * the upper layer copy the headers. \
483 1.1 thorpej */ \
484 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
485 1.1 thorpej \
486 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
487 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
488 1.1 thorpej __rxd->wrx_len = 0; \
489 1.1 thorpej __rxd->wrx_cksum = 0; \
490 1.1 thorpej __rxd->wrx_status = 0; \
491 1.1 thorpej __rxd->wrx_errors = 0; \
492 1.1 thorpej __rxd->wrx_special = 0; \
493 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
494 1.1 thorpej \
495 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
496 1.1 thorpej } while (/*CONSTCOND*/0)
497 1.1 thorpej
498 1.47 thorpej static void wm_start(struct ifnet *);
499 1.47 thorpej static void wm_watchdog(struct ifnet *);
500 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
501 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
502 1.47 thorpej static int wm_init(struct ifnet *);
503 1.47 thorpej static void wm_stop(struct ifnet *, int);
504 1.203 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
505 1.203 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
506 1.1 thorpej
507 1.47 thorpej static void wm_reset(struct wm_softc *);
508 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
509 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
510 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
511 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
512 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
513 1.218 msaitoh static int wm_check_alt_mac_addr(struct wm_softc *);
514 1.208 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
515 1.47 thorpej static void wm_tick(void *);
516 1.1 thorpej
517 1.47 thorpej static void wm_set_filter(struct wm_softc *);
518 1.217 dyoung static void wm_set_vlan(struct wm_softc *);
519 1.1 thorpej
520 1.47 thorpej static int wm_intr(void *);
521 1.47 thorpej static void wm_txintr(struct wm_softc *);
522 1.47 thorpej static void wm_rxintr(struct wm_softc *);
523 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
524 1.1 thorpej
525 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
526 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
527 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
528 1.1 thorpej
529 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
530 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
531 1.1 thorpej
532 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
533 1.1 thorpej
534 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
535 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
536 1.1 thorpej
537 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
538 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
539 1.1 thorpej
540 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
541 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
542 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
543 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
544 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
545 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
546 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
547 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
548 1.167 msaitoh
549 1.157 dyoung static void wm_gmii_statchg(device_t);
550 1.1 thorpej
551 1.191 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
552 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
553 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
554 1.1 thorpej
555 1.178 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
556 1.178 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
557 1.127 bouyer
558 1.199 msaitoh static void wm_set_spiaddrbits(struct wm_softc *);
559 1.160 christos static int wm_match(device_t, cfdata_t, void *);
560 1.157 dyoung static void wm_attach(device_t, device_t, void *);
561 1.201 msaitoh static int wm_detach(device_t, int);
562 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
563 1.146 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
564 1.189 msaitoh static void wm_lan_init_done(struct wm_softc *);
565 1.189 msaitoh static void wm_get_cfg_done(struct wm_softc *);
566 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
567 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
568 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
569 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
570 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
571 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
572 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
573 1.139 bouyer
574 1.139 bouyer static int wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
575 1.139 bouyer static int32_t wm_ich8_cycle_init(struct wm_softc *);
576 1.139 bouyer static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
577 1.139 bouyer static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t,
578 1.148 simonb uint32_t, uint16_t *);
579 1.185 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
580 1.185 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
581 1.169 msaitoh static void wm_82547_txfifo_stall(void *);
582 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
583 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
584 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
585 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
586 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
587 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
588 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
589 1.173 msaitoh static int wm_check_for_link(struct wm_softc *);
590 1.202 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
591 1.202 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
592 1.203 msaitoh #ifdef WM_WOL
593 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
594 1.203 msaitoh #endif
595 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
596 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
597 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
598 1.199 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
599 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
600 1.203 msaitoh static void wm_release_manageability(struct wm_softc *);
601 1.203 msaitoh static void wm_release_hw_control(struct wm_softc *);
602 1.203 msaitoh static void wm_get_wakeup(struct wm_softc *);
603 1.203 msaitoh #ifdef WM_WOL
604 1.203 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
605 1.203 msaitoh static void wm_enable_wakeup(struct wm_softc *);
606 1.203 msaitoh #endif
607 1.203 msaitoh static void wm_init_manageability(struct wm_softc *);
608 1.1 thorpej
609 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
610 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
611 1.1 thorpej
612 1.1 thorpej /*
613 1.1 thorpej * Devices supported by this driver.
614 1.1 thorpej */
615 1.76 thorpej static const struct wm_product {
616 1.1 thorpej pci_vendor_id_t wmp_vendor;
617 1.1 thorpej pci_product_id_t wmp_product;
618 1.1 thorpej const char *wmp_name;
619 1.43 thorpej wm_chip_type wmp_type;
620 1.1 thorpej int wmp_flags;
621 1.1 thorpej #define WMP_F_1000X 0x01
622 1.1 thorpej #define WMP_F_1000T 0x02
623 1.203 msaitoh #define WMP_F_SERDES 0x04
624 1.1 thorpej } wm_products[] = {
625 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
626 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
627 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
628 1.1 thorpej
629 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
630 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
631 1.11 thorpej WM_T_82543, WMP_F_1000X },
632 1.1 thorpej
633 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
634 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
635 1.11 thorpej WM_T_82543, WMP_F_1000T },
636 1.1 thorpej
637 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
638 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
639 1.11 thorpej WM_T_82544, WMP_F_1000T },
640 1.1 thorpej
641 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
642 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
643 1.11 thorpej WM_T_82544, WMP_F_1000X },
644 1.1 thorpej
645 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
646 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
647 1.11 thorpej WM_T_82544, WMP_F_1000T },
648 1.1 thorpej
649 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
650 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
651 1.11 thorpej WM_T_82544, WMP_F_1000T },
652 1.1 thorpej
653 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
654 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
655 1.34 kent WM_T_82540, WMP_F_1000T },
656 1.34 kent
657 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
658 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
659 1.55 thorpej WM_T_82540, WMP_F_1000T },
660 1.55 thorpej
661 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
662 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
663 1.34 kent WM_T_82540, WMP_F_1000T },
664 1.34 kent
665 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
666 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
667 1.33 kent WM_T_82540, WMP_F_1000T },
668 1.33 kent
669 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
670 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
671 1.17 thorpej WM_T_82540, WMP_F_1000T },
672 1.17 thorpej
673 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
674 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
675 1.17 thorpej WM_T_82545, WMP_F_1000T },
676 1.17 thorpej
677 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
678 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
679 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
680 1.55 thorpej
681 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
682 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
683 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
684 1.55 thorpej #if 0
685 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
686 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
687 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
688 1.55 thorpej #endif
689 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
690 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
691 1.39 thorpej WM_T_82546, WMP_F_1000T },
692 1.39 thorpej
693 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
694 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
695 1.17 thorpej WM_T_82546, WMP_F_1000T },
696 1.17 thorpej
697 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
698 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
699 1.17 thorpej WM_T_82545, WMP_F_1000X },
700 1.17 thorpej
701 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
702 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
703 1.17 thorpej WM_T_82546, WMP_F_1000X },
704 1.17 thorpej
705 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
706 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
707 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
708 1.55 thorpej
709 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
710 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
711 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
712 1.55 thorpej #if 0
713 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
714 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
715 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
716 1.55 thorpej #endif
717 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
718 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
719 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
720 1.127 bouyer
721 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
722 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
723 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
724 1.127 bouyer
725 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
726 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
727 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
728 1.116 msaitoh
729 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
730 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
731 1.63 thorpej WM_T_82541, WMP_F_1000T },
732 1.63 thorpej
733 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
734 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
735 1.116 msaitoh WM_T_82541, WMP_F_1000T },
736 1.116 msaitoh
737 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
738 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
739 1.57 thorpej WM_T_82541, WMP_F_1000T },
740 1.57 thorpej
741 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
742 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
743 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
744 1.57 thorpej
745 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
746 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
747 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
748 1.57 thorpej
749 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
750 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
751 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
752 1.57 thorpej
753 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
754 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
755 1.101 tron WM_T_82541_2, WMP_F_1000T },
756 1.101 tron
757 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
758 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
759 1.57 thorpej WM_T_82547, WMP_F_1000T },
760 1.57 thorpej
761 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
762 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
763 1.116 msaitoh WM_T_82547, WMP_F_1000T },
764 1.116 msaitoh
765 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
766 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
767 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
768 1.116 msaitoh
769 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
770 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
771 1.116 msaitoh WM_T_82571, WMP_F_1000T },
772 1.116 msaitoh
773 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
774 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
775 1.116 msaitoh WM_T_82571, WMP_F_1000X },
776 1.116 msaitoh #if 0
777 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
778 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
779 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
780 1.116 msaitoh #endif
781 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
782 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
783 1.127 bouyer WM_T_82571, WMP_F_1000T },
784 1.127 bouyer
785 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
786 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
787 1.116 msaitoh WM_T_82572, WMP_F_1000T },
788 1.116 msaitoh
789 1.151 ragge { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
790 1.212 jakllsch "Intel PRO/1000 PT Quad Port Server Adapter",
791 1.151 ragge WM_T_82571, WMP_F_1000T, },
792 1.151 ragge
793 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
794 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
795 1.116 msaitoh WM_T_82572, WMP_F_1000X },
796 1.116 msaitoh #if 0
797 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
798 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
799 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
800 1.116 msaitoh #endif
801 1.116 msaitoh
802 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
803 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
804 1.116 msaitoh WM_T_82572, WMP_F_1000T },
805 1.116 msaitoh
806 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
807 1.116 msaitoh "Intel i82573E",
808 1.116 msaitoh WM_T_82573, WMP_F_1000T },
809 1.116 msaitoh
810 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
811 1.117 msaitoh "Intel i82573E IAMT",
812 1.116 msaitoh WM_T_82573, WMP_F_1000T },
813 1.116 msaitoh
814 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
815 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
816 1.116 msaitoh WM_T_82573, WMP_F_1000T },
817 1.116 msaitoh
818 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
819 1.165 sborrill "Intel i82574L",
820 1.165 sborrill WM_T_82574, WMP_F_1000T },
821 1.165 sborrill
822 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
823 1.185 msaitoh "Intel i82583V",
824 1.185 msaitoh WM_T_82583, WMP_F_1000T },
825 1.185 msaitoh
826 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
827 1.127 bouyer "i80003 dual 1000baseT Ethernet",
828 1.127 bouyer WM_T_80003, WMP_F_1000T },
829 1.127 bouyer
830 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
831 1.127 bouyer "i80003 dual 1000baseX Ethernet",
832 1.127 bouyer WM_T_80003, WMP_F_1000T },
833 1.127 bouyer #if 0
834 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
835 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
836 1.127 bouyer WM_T_80003, WMP_F_SERDES },
837 1.127 bouyer #endif
838 1.127 bouyer
839 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
840 1.127 bouyer "Intel i80003 1000baseT Ethernet",
841 1.127 bouyer WM_T_80003, WMP_F_1000T },
842 1.127 bouyer #if 0
843 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
844 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
845 1.127 bouyer WM_T_80003, WMP_F_SERDES },
846 1.127 bouyer #endif
847 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
848 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
849 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
850 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
851 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
852 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
853 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
854 1.139 bouyer "Intel i82801H LAN Controller",
855 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
856 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
857 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
858 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
859 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
860 1.139 bouyer "Intel i82801H (M) LAN Controller",
861 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
862 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
863 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
864 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
865 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
866 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
867 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
868 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
869 1.144 msaitoh "82801I (AMT) LAN Controller",
870 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
871 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
872 1.144 msaitoh "82801I LAN Controller",
873 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
874 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
875 1.144 msaitoh "82801I (G) LAN Controller",
876 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
877 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
878 1.144 msaitoh "82801I (GT) LAN Controller",
879 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
880 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
881 1.144 msaitoh "82801I (C) LAN Controller",
882 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
883 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
884 1.162 bouyer "82801I mobile LAN Controller",
885 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
886 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
887 1.162 bouyer "82801I mobile (V) LAN Controller",
888 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
889 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
890 1.162 bouyer "82801I mobile (AMT) LAN Controller",
891 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
892 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
893 1.191 msaitoh "82567LM-4 LAN Controller",
894 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
895 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
896 1.191 msaitoh "82567V-3 LAN Controller",
897 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
898 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
899 1.191 msaitoh "82567LM-2 LAN Controller",
900 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
901 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
902 1.191 msaitoh "82567LF-2 LAN Controller",
903 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
904 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
905 1.164 markd "82567LM-3 LAN Controller",
906 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
907 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
908 1.167 msaitoh "82567LF-3 LAN Controller",
909 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
910 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
911 1.191 msaitoh "82567V-2 LAN Controller",
912 1.174 msaitoh WM_T_ICH10, WMP_F_1000T },
913 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
914 1.207 msaitoh "PCH LAN (82577LM) Controller",
915 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
916 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
917 1.207 msaitoh "PCH LAN (82577LC) Controller",
918 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
919 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
920 1.190 msaitoh "PCH LAN (82578DM) Controller",
921 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
922 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
923 1.190 msaitoh "PCH LAN (82578DC) Controller",
924 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
925 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
926 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
927 1.199 msaitoh WM_T_82575, WMP_F_1000T },
928 1.199 msaitoh #if 0
929 1.199 msaitoh /*
930 1.199 msaitoh * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
931 1.199 msaitoh * disabled for now ...
932 1.199 msaitoh */
933 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
934 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
935 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
936 1.199 msaitoh #endif
937 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
938 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
939 1.199 msaitoh WM_T_82575, WMP_F_1000T },
940 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
941 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
942 1.199 msaitoh WM_T_82575, WMP_F_1000T },
943 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
944 1.199 msaitoh "82576 1000BaseT Ethernet",
945 1.199 msaitoh WM_T_82576, WMP_F_1000T },
946 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
947 1.199 msaitoh "82576 1000BaseX Ethernet",
948 1.199 msaitoh WM_T_82576, WMP_F_1000X },
949 1.199 msaitoh #if 0
950 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
951 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
952 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
953 1.199 msaitoh #endif
954 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
955 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
956 1.199 msaitoh WM_T_82576, WMP_F_1000T },
957 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
958 1.199 msaitoh "82576 gigabit Ethernet",
959 1.199 msaitoh WM_T_82576, WMP_F_1000T },
960 1.199 msaitoh #if 0
961 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
962 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
963 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
964 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
965 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
966 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
967 1.199 msaitoh #endif
968 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
969 1.199 msaitoh "82580 1000BaseT Ethernet",
970 1.199 msaitoh WM_T_82580, WMP_F_1000T },
971 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
972 1.199 msaitoh "82580 1000BaseX Ethernet",
973 1.199 msaitoh WM_T_82580, WMP_F_1000X },
974 1.199 msaitoh #if 0
975 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
976 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
977 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
978 1.199 msaitoh #endif
979 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
980 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
981 1.199 msaitoh WM_T_82580, WMP_F_1000T },
982 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
983 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
984 1.199 msaitoh WM_T_82580, WMP_F_1000T },
985 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER,
986 1.199 msaitoh "82580 1000BaseT Ethernet",
987 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
988 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER_DUAL,
989 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
990 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
991 1.1 thorpej { 0, 0,
992 1.1 thorpej NULL,
993 1.1 thorpej 0, 0 },
994 1.1 thorpej };
995 1.1 thorpej
996 1.2 thorpej #ifdef WM_EVENT_COUNTERS
997 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
998 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
999 1.2 thorpej
1000 1.53 thorpej #if 0 /* Not currently used */
1001 1.110 perry static inline uint32_t
1002 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1003 1.53 thorpej {
1004 1.53 thorpej
1005 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1006 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1007 1.53 thorpej }
1008 1.53 thorpej #endif
1009 1.53 thorpej
1010 1.110 perry static inline void
1011 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1012 1.53 thorpej {
1013 1.53 thorpej
1014 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1015 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1016 1.53 thorpej }
1017 1.53 thorpej
1018 1.110 perry static inline void
1019 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1020 1.199 msaitoh uint32_t data)
1021 1.199 msaitoh {
1022 1.199 msaitoh uint32_t regval;
1023 1.199 msaitoh int i;
1024 1.199 msaitoh
1025 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1026 1.199 msaitoh
1027 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1028 1.199 msaitoh
1029 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1030 1.199 msaitoh delay(5);
1031 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1032 1.199 msaitoh break;
1033 1.199 msaitoh }
1034 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1035 1.199 msaitoh aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
1036 1.199 msaitoh device_xname(sc->sc_dev), reg);
1037 1.199 msaitoh }
1038 1.199 msaitoh }
1039 1.199 msaitoh
1040 1.199 msaitoh static inline void
1041 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1042 1.69 thorpej {
1043 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1044 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1045 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1046 1.69 thorpej else
1047 1.69 thorpej wa->wa_high = 0;
1048 1.69 thorpej }
1049 1.69 thorpej
1050 1.185 msaitoh static void
1051 1.199 msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
1052 1.185 msaitoh {
1053 1.185 msaitoh uint32_t reg;
1054 1.185 msaitoh
1055 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1056 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1057 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1058 1.185 msaitoh }
1059 1.185 msaitoh
1060 1.1 thorpej static const struct wm_product *
1061 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1062 1.1 thorpej {
1063 1.1 thorpej const struct wm_product *wmp;
1064 1.1 thorpej
1065 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1066 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1067 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1068 1.194 msaitoh return wmp;
1069 1.1 thorpej }
1070 1.194 msaitoh return NULL;
1071 1.1 thorpej }
1072 1.1 thorpej
1073 1.47 thorpej static int
1074 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1075 1.1 thorpej {
1076 1.1 thorpej struct pci_attach_args *pa = aux;
1077 1.1 thorpej
1078 1.1 thorpej if (wm_lookup(pa) != NULL)
1079 1.194 msaitoh return 1;
1080 1.1 thorpej
1081 1.194 msaitoh return 0;
1082 1.1 thorpej }
1083 1.1 thorpej
1084 1.47 thorpej static void
1085 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1086 1.1 thorpej {
1087 1.157 dyoung struct wm_softc *sc = device_private(self);
1088 1.1 thorpej struct pci_attach_args *pa = aux;
1089 1.182 msaitoh prop_dictionary_t dict;
1090 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1091 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1092 1.1 thorpej pci_intr_handle_t ih;
1093 1.1 thorpej const char *intrstr = NULL;
1094 1.160 christos const char *eetype, *xname;
1095 1.1 thorpej bus_space_tag_t memt;
1096 1.1 thorpej bus_space_handle_t memh;
1097 1.201 msaitoh bus_size_t memsize;
1098 1.1 thorpej int memh_valid;
1099 1.201 msaitoh int i, error;
1100 1.1 thorpej const struct wm_product *wmp;
1101 1.115 thorpej prop_data_t ea;
1102 1.115 thorpej prop_number_t pn;
1103 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1104 1.208 msaitoh uint16_t cfg1, cfg2, swdpin, io3;
1105 1.1 thorpej pcireg_t preg, memtype;
1106 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1107 1.44 thorpej uint32_t reg;
1108 1.1 thorpej
1109 1.160 christos sc->sc_dev = self;
1110 1.142 ad callout_init(&sc->sc_tick_ch, 0);
1111 1.1 thorpej
1112 1.203 msaitoh sc->sc_wmp = wmp = wm_lookup(pa);
1113 1.1 thorpej if (wmp == NULL) {
1114 1.1 thorpej printf("\n");
1115 1.1 thorpej panic("wm_attach: impossible");
1116 1.1 thorpej }
1117 1.1 thorpej
1118 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1119 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1120 1.123 jmcneill
1121 1.69 thorpej if (pci_dma64_available(pa))
1122 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1123 1.69 thorpej else
1124 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1125 1.1 thorpej
1126 1.192 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
1127 1.37 thorpej aprint_naive(": Ethernet controller\n");
1128 1.192 msaitoh aprint_normal(": %s, rev. %d\n", wmp->wmp_name, sc->sc_rev);
1129 1.1 thorpej
1130 1.1 thorpej sc->sc_type = wmp->wmp_type;
1131 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1132 1.192 msaitoh if (sc->sc_rev < 2) {
1133 1.160 christos aprint_error_dev(sc->sc_dev,
1134 1.160 christos "i82542 must be at least rev. 2\n");
1135 1.1 thorpej return;
1136 1.1 thorpej }
1137 1.192 msaitoh if (sc->sc_rev < 3)
1138 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1139 1.1 thorpej }
1140 1.1 thorpej
1141 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1142 1.199 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER))
1143 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1144 1.199 msaitoh
1145 1.184 msaitoh /* Set device properties (mactype) */
1146 1.182 msaitoh dict = device_properties(sc->sc_dev);
1147 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1148 1.182 msaitoh
1149 1.1 thorpej /*
1150 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1151 1.53 thorpej * and it is really required for normal operation.
1152 1.1 thorpej */
1153 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1154 1.1 thorpej switch (memtype) {
1155 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1156 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1157 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1158 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1159 1.1 thorpej break;
1160 1.1 thorpej default:
1161 1.1 thorpej memh_valid = 0;
1162 1.189 msaitoh break;
1163 1.1 thorpej }
1164 1.1 thorpej
1165 1.1 thorpej if (memh_valid) {
1166 1.1 thorpej sc->sc_st = memt;
1167 1.1 thorpej sc->sc_sh = memh;
1168 1.201 msaitoh sc->sc_ss = memsize;
1169 1.1 thorpej } else {
1170 1.160 christos aprint_error_dev(sc->sc_dev,
1171 1.160 christos "unable to map device registers\n");
1172 1.1 thorpej return;
1173 1.1 thorpej }
1174 1.1 thorpej
1175 1.203 msaitoh wm_get_wakeup(sc);
1176 1.203 msaitoh
1177 1.53 thorpej /*
1178 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1179 1.53 thorpej * register access. It is not desirable (nor supported in
1180 1.53 thorpej * this driver) to use it for normal operation, though it is
1181 1.53 thorpej * required to work around bugs in some chip versions.
1182 1.53 thorpej */
1183 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1184 1.53 thorpej /* First we have to find the I/O BAR. */
1185 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1186 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
1187 1.53 thorpej PCI_MAPREG_TYPE_IO)
1188 1.53 thorpej break;
1189 1.53 thorpej }
1190 1.218 msaitoh if (i != PCI_MAPREG_END) {
1191 1.88 briggs /*
1192 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1193 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1194 1.218 msaitoh * It's no problem because newer chips has no this
1195 1.218 msaitoh * bug.
1196 1.218 msaitoh *
1197 1.88 briggs * The i8254x doesn't apparently respond when the
1198 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1199 1.88 briggs * been configured.
1200 1.88 briggs */
1201 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1202 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1203 1.160 christos aprint_error_dev(sc->sc_dev,
1204 1.160 christos "WARNING: I/O BAR at zero.\n");
1205 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1206 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1207 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1208 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1209 1.88 briggs } else {
1210 1.160 christos aprint_error_dev(sc->sc_dev,
1211 1.160 christos "WARNING: unable to map I/O space\n");
1212 1.88 briggs }
1213 1.88 briggs }
1214 1.88 briggs
1215 1.53 thorpej }
1216 1.53 thorpej
1217 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1218 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1219 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1220 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1221 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1222 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1223 1.1 thorpej
1224 1.122 christos /* power up chip */
1225 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1226 1.122 christos NULL)) && error != EOPNOTSUPP) {
1227 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1228 1.122 christos return;
1229 1.1 thorpej }
1230 1.1 thorpej
1231 1.1 thorpej /*
1232 1.1 thorpej * Map and establish our interrupt.
1233 1.1 thorpej */
1234 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1235 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1236 1.1 thorpej return;
1237 1.1 thorpej }
1238 1.1 thorpej intrstr = pci_intr_string(pc, ih);
1239 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1240 1.1 thorpej if (sc->sc_ih == NULL) {
1241 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1242 1.1 thorpej if (intrstr != NULL)
1243 1.181 njoly aprint_error(" at %s", intrstr);
1244 1.181 njoly aprint_error("\n");
1245 1.1 thorpej return;
1246 1.1 thorpej }
1247 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1248 1.52 thorpej
1249 1.52 thorpej /*
1250 1.199 msaitoh * Check the function ID (unit number of the chip).
1251 1.199 msaitoh */
1252 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1253 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1254 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1255 1.208 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER))
1256 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1257 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1258 1.199 msaitoh else
1259 1.199 msaitoh sc->sc_funcid = 0;
1260 1.199 msaitoh
1261 1.199 msaitoh /*
1262 1.52 thorpej * Determine a few things about the bus we're connected to.
1263 1.52 thorpej */
1264 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1265 1.52 thorpej /* We don't really know the bus characteristics here. */
1266 1.52 thorpej sc->sc_bus_speed = 33;
1267 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1268 1.73 tron /*
1269 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1270 1.73 tron * a 32-bit 66MHz PCI Bus.
1271 1.73 tron */
1272 1.73 tron sc->sc_flags |= WM_F_CSA;
1273 1.73 tron sc->sc_bus_speed = 66;
1274 1.160 christos aprint_verbose_dev(sc->sc_dev,
1275 1.160 christos "Communication Streaming Architecture\n");
1276 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1277 1.142 ad callout_init(&sc->sc_txfifo_ch, 0);
1278 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1279 1.78 thorpej wm_82547_txfifo_stall, sc);
1280 1.160 christos aprint_verbose_dev(sc->sc_dev,
1281 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1282 1.78 thorpej }
1283 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1284 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1285 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1286 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1287 1.199 msaitoh && (sc->sc_type != WM_T_PCH)) {
1288 1.139 bouyer sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
1289 1.199 msaitoh /* ICH* and PCH have no PCIe capability registers */
1290 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1291 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1292 1.199 msaitoh NULL) == 0)
1293 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1294 1.199 msaitoh "unable to find PCIe capability\n");
1295 1.199 msaitoh }
1296 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1297 1.73 tron } else {
1298 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1299 1.52 thorpej if (reg & STATUS_BUS64)
1300 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1301 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1302 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1303 1.54 thorpej
1304 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1305 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1306 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1307 1.160 christos aprint_error_dev(sc->sc_dev,
1308 1.160 christos "unable to find PCIX capability\n");
1309 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1310 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1311 1.54 thorpej /*
1312 1.54 thorpej * Work around a problem caused by the BIOS
1313 1.54 thorpej * setting the max memory read byte count
1314 1.54 thorpej * incorrectly.
1315 1.54 thorpej */
1316 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1317 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD);
1318 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1319 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_STATUS);
1320 1.54 thorpej
1321 1.54 thorpej bytecnt =
1322 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
1323 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
1324 1.54 thorpej maxb =
1325 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
1326 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
1327 1.54 thorpej if (bytecnt > maxb) {
1328 1.160 christos aprint_verbose_dev(sc->sc_dev,
1329 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1330 1.54 thorpej 512 << bytecnt, 512 << maxb);
1331 1.54 thorpej pcix_cmd = (pcix_cmd &
1332 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
1333 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
1334 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1335 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD,
1336 1.54 thorpej pcix_cmd);
1337 1.54 thorpej }
1338 1.54 thorpej }
1339 1.54 thorpej }
1340 1.52 thorpej /*
1341 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1342 1.52 thorpej * bridge on the board, and can run the secondary bus at
1343 1.52 thorpej * a higher speed.
1344 1.52 thorpej */
1345 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1346 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1347 1.52 thorpej : 66;
1348 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1349 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1350 1.52 thorpej case STATUS_PCIXSPD_50_66:
1351 1.52 thorpej sc->sc_bus_speed = 66;
1352 1.52 thorpej break;
1353 1.52 thorpej case STATUS_PCIXSPD_66_100:
1354 1.52 thorpej sc->sc_bus_speed = 100;
1355 1.52 thorpej break;
1356 1.52 thorpej case STATUS_PCIXSPD_100_133:
1357 1.52 thorpej sc->sc_bus_speed = 133;
1358 1.52 thorpej break;
1359 1.52 thorpej default:
1360 1.160 christos aprint_error_dev(sc->sc_dev,
1361 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1362 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1363 1.52 thorpej sc->sc_bus_speed = 66;
1364 1.189 msaitoh break;
1365 1.52 thorpej }
1366 1.52 thorpej } else
1367 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1368 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1369 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1370 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1371 1.52 thorpej }
1372 1.1 thorpej
1373 1.1 thorpej /*
1374 1.1 thorpej * Allocate the control data structures, and create and load the
1375 1.1 thorpej * DMA map for it.
1376 1.69 thorpej *
1377 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1378 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1379 1.69 thorpej * both sets within the same 4G segment.
1380 1.1 thorpej */
1381 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1382 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1383 1.201 msaitoh sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
1384 1.75 thorpej sizeof(struct wm_control_data_82542) :
1385 1.75 thorpej sizeof(struct wm_control_data_82544);
1386 1.201 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
1387 1.201 msaitoh (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
1388 1.201 msaitoh &sc->sc_cd_rseg, 0)) != 0) {
1389 1.160 christos aprint_error_dev(sc->sc_dev,
1390 1.158 cegger "unable to allocate control data, error = %d\n",
1391 1.158 cegger error);
1392 1.1 thorpej goto fail_0;
1393 1.1 thorpej }
1394 1.1 thorpej
1395 1.201 msaitoh if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
1396 1.201 msaitoh sc->sc_cd_rseg, sc->sc_cd_size,
1397 1.194 msaitoh (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
1398 1.160 christos aprint_error_dev(sc->sc_dev,
1399 1.160 christos "unable to map control data, error = %d\n", error);
1400 1.1 thorpej goto fail_1;
1401 1.1 thorpej }
1402 1.1 thorpej
1403 1.201 msaitoh if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
1404 1.201 msaitoh sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
1405 1.160 christos aprint_error_dev(sc->sc_dev,
1406 1.160 christos "unable to create control data DMA map, error = %d\n",
1407 1.160 christos error);
1408 1.1 thorpej goto fail_2;
1409 1.1 thorpej }
1410 1.1 thorpej
1411 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1412 1.201 msaitoh sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
1413 1.160 christos aprint_error_dev(sc->sc_dev,
1414 1.158 cegger "unable to load control data DMA map, error = %d\n",
1415 1.158 cegger error);
1416 1.1 thorpej goto fail_3;
1417 1.1 thorpej }
1418 1.1 thorpej
1419 1.1 thorpej /*
1420 1.1 thorpej * Create the transmit buffer DMA maps.
1421 1.1 thorpej */
1422 1.74 tron WM_TXQUEUELEN(sc) =
1423 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1424 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1425 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1426 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1427 1.194 msaitoh WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1428 1.194 msaitoh &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1429 1.160 christos aprint_error_dev(sc->sc_dev,
1430 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1431 1.160 christos i, error);
1432 1.1 thorpej goto fail_4;
1433 1.1 thorpej }
1434 1.1 thorpej }
1435 1.1 thorpej
1436 1.1 thorpej /*
1437 1.1 thorpej * Create the receive buffer DMA maps.
1438 1.1 thorpej */
1439 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1440 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1441 1.194 msaitoh MCLBYTES, 0, 0,
1442 1.194 msaitoh &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1443 1.160 christos aprint_error_dev(sc->sc_dev,
1444 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1445 1.160 christos i, error);
1446 1.1 thorpej goto fail_5;
1447 1.1 thorpej }
1448 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1449 1.1 thorpej }
1450 1.1 thorpej
1451 1.127 bouyer /* clear interesting stat counters */
1452 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1453 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1454 1.127 bouyer
1455 1.1 thorpej /*
1456 1.1 thorpej * Reset the chip to a known state.
1457 1.1 thorpej */
1458 1.1 thorpej wm_reset(sc);
1459 1.1 thorpej
1460 1.169 msaitoh switch (sc->sc_type) {
1461 1.169 msaitoh case WM_T_82571:
1462 1.169 msaitoh case WM_T_82572:
1463 1.169 msaitoh case WM_T_82573:
1464 1.169 msaitoh case WM_T_82574:
1465 1.185 msaitoh case WM_T_82583:
1466 1.169 msaitoh case WM_T_80003:
1467 1.169 msaitoh case WM_T_ICH8:
1468 1.169 msaitoh case WM_T_ICH9:
1469 1.169 msaitoh case WM_T_ICH10:
1470 1.190 msaitoh case WM_T_PCH:
1471 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
1472 1.169 msaitoh wm_get_hw_control(sc);
1473 1.169 msaitoh break;
1474 1.169 msaitoh default:
1475 1.169 msaitoh break;
1476 1.169 msaitoh }
1477 1.169 msaitoh
1478 1.1 thorpej /*
1479 1.44 thorpej * Get some information about the EEPROM.
1480 1.44 thorpej */
1481 1.185 msaitoh switch (sc->sc_type) {
1482 1.185 msaitoh case WM_T_82542_2_0:
1483 1.185 msaitoh case WM_T_82542_2_1:
1484 1.185 msaitoh case WM_T_82543:
1485 1.185 msaitoh case WM_T_82544:
1486 1.185 msaitoh /* Microwire */
1487 1.185 msaitoh sc->sc_ee_addrbits = 6;
1488 1.185 msaitoh break;
1489 1.185 msaitoh case WM_T_82540:
1490 1.185 msaitoh case WM_T_82545:
1491 1.185 msaitoh case WM_T_82545_3:
1492 1.185 msaitoh case WM_T_82546:
1493 1.185 msaitoh case WM_T_82546_3:
1494 1.185 msaitoh /* Microwire */
1495 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1496 1.185 msaitoh if (reg & EECD_EE_SIZE)
1497 1.185 msaitoh sc->sc_ee_addrbits = 8;
1498 1.185 msaitoh else
1499 1.185 msaitoh sc->sc_ee_addrbits = 6;
1500 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1501 1.185 msaitoh break;
1502 1.185 msaitoh case WM_T_82541:
1503 1.185 msaitoh case WM_T_82541_2:
1504 1.185 msaitoh case WM_T_82547:
1505 1.185 msaitoh case WM_T_82547_2:
1506 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1507 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1508 1.185 msaitoh /* SPI */
1509 1.199 msaitoh wm_set_spiaddrbits(sc);
1510 1.185 msaitoh } else
1511 1.185 msaitoh /* Microwire */
1512 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1513 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1514 1.185 msaitoh break;
1515 1.185 msaitoh case WM_T_82571:
1516 1.185 msaitoh case WM_T_82572:
1517 1.185 msaitoh /* SPI */
1518 1.199 msaitoh wm_set_spiaddrbits(sc);
1519 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1520 1.185 msaitoh break;
1521 1.185 msaitoh case WM_T_82573:
1522 1.185 msaitoh case WM_T_82574:
1523 1.185 msaitoh case WM_T_82583:
1524 1.185 msaitoh if (wm_is_onboard_nvm_eeprom(sc) == 0)
1525 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1526 1.185 msaitoh else {
1527 1.185 msaitoh /* SPI */
1528 1.199 msaitoh wm_set_spiaddrbits(sc);
1529 1.185 msaitoh }
1530 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1531 1.185 msaitoh break;
1532 1.199 msaitoh case WM_T_82575:
1533 1.199 msaitoh case WM_T_82576:
1534 1.199 msaitoh case WM_T_82580:
1535 1.199 msaitoh case WM_T_82580ER:
1536 1.185 msaitoh case WM_T_80003:
1537 1.185 msaitoh /* SPI */
1538 1.199 msaitoh wm_set_spiaddrbits(sc);
1539 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
1540 1.185 msaitoh break;
1541 1.185 msaitoh case WM_T_ICH8:
1542 1.185 msaitoh case WM_T_ICH9:
1543 1.185 msaitoh case WM_T_ICH10:
1544 1.190 msaitoh case WM_T_PCH:
1545 1.185 msaitoh /* FLASH */
1546 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
1547 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1548 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1549 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1550 1.160 christos aprint_error_dev(sc->sc_dev,
1551 1.160 christos "can't map FLASH registers\n");
1552 1.139 bouyer return;
1553 1.139 bouyer }
1554 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1555 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1556 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1557 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1558 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1559 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1560 1.199 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1561 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1562 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1563 1.185 msaitoh break;
1564 1.185 msaitoh default:
1565 1.185 msaitoh break;
1566 1.44 thorpej }
1567 1.112 gavan
1568 1.112 gavan /*
1569 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1570 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1571 1.112 gavan * that no EEPROM is attached.
1572 1.112 gavan */
1573 1.185 msaitoh /*
1574 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1575 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1576 1.185 msaitoh */
1577 1.185 msaitoh if (wm_validate_eeprom_checksum(sc)) {
1578 1.169 msaitoh /*
1579 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1580 1.185 msaitoh * first check due to the link being in sleep state.
1581 1.169 msaitoh */
1582 1.185 msaitoh if (wm_validate_eeprom_checksum(sc))
1583 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1584 1.169 msaitoh }
1585 1.185 msaitoh
1586 1.184 msaitoh /* Set device properties (macflags) */
1587 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1588 1.112 gavan
1589 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1590 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1591 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1592 1.160 christos aprint_verbose_dev(sc->sc_dev, "FLASH\n");
1593 1.117 msaitoh } else {
1594 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1595 1.112 gavan eetype = "SPI";
1596 1.112 gavan else
1597 1.112 gavan eetype = "MicroWire";
1598 1.160 christos aprint_verbose_dev(sc->sc_dev,
1599 1.160 christos "%u word (%d address bits) %s EEPROM\n",
1600 1.158 cegger 1U << sc->sc_ee_addrbits,
1601 1.112 gavan sc->sc_ee_addrbits, eetype);
1602 1.112 gavan }
1603 1.112 gavan
1604 1.113 gavan /*
1605 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1606 1.113 gavan * in device properties.
1607 1.113 gavan */
1608 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
1609 1.115 thorpej if (ea != NULL) {
1610 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1611 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1612 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1613 1.115 thorpej } else {
1614 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
1615 1.160 christos aprint_error_dev(sc->sc_dev,
1616 1.160 christos "unable to read Ethernet address\n");
1617 1.210 msaitoh return;
1618 1.210 msaitoh }
1619 1.17 thorpej }
1620 1.17 thorpej
1621 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1622 1.1 thorpej ether_sprintf(enaddr));
1623 1.1 thorpej
1624 1.1 thorpej /*
1625 1.1 thorpej * Read the config info from the EEPROM, and set up various
1626 1.1 thorpej * bits in the control registers based on their contents.
1627 1.1 thorpej */
1628 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1629 1.115 thorpej if (pn != NULL) {
1630 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1631 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1632 1.115 thorpej } else {
1633 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1634 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1635 1.113 gavan return;
1636 1.113 gavan }
1637 1.51 thorpej }
1638 1.115 thorpej
1639 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1640 1.115 thorpej if (pn != NULL) {
1641 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1642 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1643 1.115 thorpej } else {
1644 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1645 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1646 1.113 gavan return;
1647 1.113 gavan }
1648 1.51 thorpej }
1649 1.115 thorpej
1650 1.203 msaitoh /* check for WM_F_WOL */
1651 1.203 msaitoh switch (sc->sc_type) {
1652 1.203 msaitoh case WM_T_82542_2_0:
1653 1.203 msaitoh case WM_T_82542_2_1:
1654 1.203 msaitoh case WM_T_82543:
1655 1.203 msaitoh /* dummy? */
1656 1.203 msaitoh eeprom_data = 0;
1657 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1658 1.203 msaitoh break;
1659 1.203 msaitoh case WM_T_82544:
1660 1.203 msaitoh apme_mask = EEPROM_CFG2_82544_APM_EN;
1661 1.203 msaitoh eeprom_data = cfg2;
1662 1.203 msaitoh break;
1663 1.203 msaitoh case WM_T_82546:
1664 1.203 msaitoh case WM_T_82546_3:
1665 1.203 msaitoh case WM_T_82571:
1666 1.203 msaitoh case WM_T_82572:
1667 1.203 msaitoh case WM_T_82573:
1668 1.203 msaitoh case WM_T_82574:
1669 1.203 msaitoh case WM_T_82583:
1670 1.203 msaitoh case WM_T_80003:
1671 1.203 msaitoh default:
1672 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1673 1.203 msaitoh wm_read_eeprom(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
1674 1.203 msaitoh : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
1675 1.203 msaitoh break;
1676 1.203 msaitoh case WM_T_82575:
1677 1.203 msaitoh case WM_T_82576:
1678 1.203 msaitoh case WM_T_82580:
1679 1.203 msaitoh case WM_T_82580ER:
1680 1.203 msaitoh case WM_T_ICH8:
1681 1.203 msaitoh case WM_T_ICH9:
1682 1.203 msaitoh case WM_T_ICH10:
1683 1.203 msaitoh case WM_T_PCH:
1684 1.203 msaitoh apme_mask = WUC_APME;
1685 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
1686 1.203 msaitoh break;
1687 1.203 msaitoh }
1688 1.203 msaitoh
1689 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
1690 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
1691 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
1692 1.203 msaitoh #ifdef WM_DEBUG
1693 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
1694 1.203 msaitoh printf("WOL\n");
1695 1.203 msaitoh #endif
1696 1.203 msaitoh
1697 1.203 msaitoh /*
1698 1.203 msaitoh * XXX need special handling for some multiple port cards
1699 1.203 msaitoh * to disable a paticular port.
1700 1.203 msaitoh */
1701 1.203 msaitoh
1702 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1703 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
1704 1.115 thorpej if (pn != NULL) {
1705 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1706 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1707 1.115 thorpej } else {
1708 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1709 1.160 christos aprint_error_dev(sc->sc_dev,
1710 1.160 christos "unable to read SWDPIN\n");
1711 1.113 gavan return;
1712 1.113 gavan }
1713 1.51 thorpej }
1714 1.51 thorpej }
1715 1.1 thorpej
1716 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1717 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1718 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1719 1.1 thorpej sc->sc_ctrl |=
1720 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1721 1.1 thorpej CTRL_SWDPIO_SHIFT;
1722 1.1 thorpej sc->sc_ctrl |=
1723 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1724 1.1 thorpej CTRL_SWDPINS_SHIFT;
1725 1.1 thorpej } else {
1726 1.1 thorpej sc->sc_ctrl |=
1727 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1728 1.1 thorpej CTRL_SWDPIO_SHIFT;
1729 1.1 thorpej }
1730 1.1 thorpej
1731 1.1 thorpej #if 0
1732 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1733 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1734 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1735 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1736 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1737 1.1 thorpej sc->sc_ctrl_ext |=
1738 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1739 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1740 1.1 thorpej sc->sc_ctrl_ext |=
1741 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1742 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1743 1.1 thorpej } else {
1744 1.1 thorpej sc->sc_ctrl_ext |=
1745 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1746 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1747 1.1 thorpej }
1748 1.1 thorpej #endif
1749 1.1 thorpej
1750 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1751 1.1 thorpej #if 0
1752 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1753 1.1 thorpej #endif
1754 1.1 thorpej
1755 1.1 thorpej /*
1756 1.1 thorpej * Set up some register offsets that are different between
1757 1.11 thorpej * the i82542 and the i82543 and later chips.
1758 1.1 thorpej */
1759 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1760 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1761 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1762 1.1 thorpej } else {
1763 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1764 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1765 1.1 thorpej }
1766 1.1 thorpej
1767 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
1768 1.192 msaitoh uint16_t val;
1769 1.192 msaitoh
1770 1.192 msaitoh /* Save the NVM K1 bit setting */
1771 1.192 msaitoh wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
1772 1.192 msaitoh
1773 1.192 msaitoh if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
1774 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
1775 1.192 msaitoh else
1776 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
1777 1.192 msaitoh }
1778 1.192 msaitoh
1779 1.1 thorpej /*
1780 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
1781 1.1 thorpej * media structures accordingly.
1782 1.1 thorpej */
1783 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
1784 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
1785 1.190 msaitoh || sc->sc_type == WM_T_82573
1786 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
1787 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
1788 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1789 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
1790 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1791 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1792 1.160 christos aprint_error_dev(sc->sc_dev,
1793 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
1794 1.1 thorpej wm_tbi_mediainit(sc);
1795 1.1 thorpej } else {
1796 1.199 msaitoh switch (sc->sc_type) {
1797 1.199 msaitoh case WM_T_82575:
1798 1.199 msaitoh case WM_T_82576:
1799 1.199 msaitoh case WM_T_82580:
1800 1.199 msaitoh case WM_T_82580ER:
1801 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
1802 1.199 msaitoh switch (reg & CTRL_EXT_LINK_MODE_MASK) {
1803 1.199 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
1804 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII\n");
1805 1.199 msaitoh sc->sc_flags |= WM_F_SGMII;
1806 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1807 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1808 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1809 1.199 msaitoh break;
1810 1.199 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
1811 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
1812 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX or SERDES\n");
1813 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1814 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1815 1.199 msaitoh panic("not supported yet\n");
1816 1.199 msaitoh break;
1817 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
1818 1.199 msaitoh default:
1819 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1820 1.199 msaitoh reg & ~CTRL_EXT_I2C_ENA);
1821 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1822 1.199 msaitoh break;
1823 1.199 msaitoh }
1824 1.199 msaitoh break;
1825 1.199 msaitoh default:
1826 1.199 msaitoh if (wmp->wmp_flags & WMP_F_1000X)
1827 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1828 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
1829 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1830 1.199 msaitoh }
1831 1.1 thorpej }
1832 1.1 thorpej
1833 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1834 1.160 christos xname = device_xname(sc->sc_dev);
1835 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
1836 1.1 thorpej ifp->if_softc = sc;
1837 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1838 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1839 1.1 thorpej ifp->if_start = wm_start;
1840 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1841 1.1 thorpej ifp->if_init = wm_init;
1842 1.1 thorpej ifp->if_stop = wm_stop;
1843 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1844 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1845 1.1 thorpej
1846 1.187 msaitoh /* Check for jumbo frame */
1847 1.187 msaitoh switch (sc->sc_type) {
1848 1.187 msaitoh case WM_T_82573:
1849 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
1850 1.187 msaitoh wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
1851 1.187 msaitoh if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
1852 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1853 1.187 msaitoh break;
1854 1.187 msaitoh case WM_T_82571:
1855 1.187 msaitoh case WM_T_82572:
1856 1.187 msaitoh case WM_T_82574:
1857 1.199 msaitoh case WM_T_82575:
1858 1.199 msaitoh case WM_T_82576:
1859 1.199 msaitoh case WM_T_82580:
1860 1.199 msaitoh case WM_T_82580ER:
1861 1.187 msaitoh case WM_T_80003:
1862 1.187 msaitoh case WM_T_ICH9:
1863 1.187 msaitoh case WM_T_ICH10:
1864 1.187 msaitoh /* XXX limited to 9234 */
1865 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1866 1.187 msaitoh break;
1867 1.190 msaitoh case WM_T_PCH:
1868 1.190 msaitoh /* XXX limited to 4096 */
1869 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1870 1.190 msaitoh break;
1871 1.187 msaitoh case WM_T_82542_2_0:
1872 1.187 msaitoh case WM_T_82542_2_1:
1873 1.187 msaitoh case WM_T_82583:
1874 1.187 msaitoh case WM_T_ICH8:
1875 1.187 msaitoh /* No support for jumbo frame */
1876 1.187 msaitoh break;
1877 1.187 msaitoh default:
1878 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
1879 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1880 1.187 msaitoh break;
1881 1.187 msaitoh }
1882 1.41 tls
1883 1.1 thorpej /*
1884 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1885 1.1 thorpej */
1886 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1887 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1888 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1889 1.1 thorpej
1890 1.1 thorpej /*
1891 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1892 1.11 thorpej * on i82543 and later.
1893 1.1 thorpej */
1894 1.130 yamt if (sc->sc_type >= WM_T_82543) {
1895 1.1 thorpej ifp->if_capabilities |=
1896 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1897 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1898 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1899 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1900 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1901 1.130 yamt }
1902 1.130 yamt
1903 1.130 yamt /*
1904 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
1905 1.130 yamt *
1906 1.130 yamt * 82541GI (8086:1076) ... no
1907 1.130 yamt * 82572EI (8086:10b9) ... yes
1908 1.130 yamt */
1909 1.130 yamt if (sc->sc_type >= WM_T_82571) {
1910 1.130 yamt ifp->if_capabilities |=
1911 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1912 1.130 yamt }
1913 1.1 thorpej
1914 1.198 msaitoh /*
1915 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1916 1.99 matt * TCP segmentation offload.
1917 1.99 matt */
1918 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
1919 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1920 1.131 yamt }
1921 1.131 yamt
1922 1.131 yamt if (sc->sc_type >= WM_T_82571) {
1923 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
1924 1.131 yamt }
1925 1.99 matt
1926 1.1 thorpej /*
1927 1.1 thorpej * Attach the interface.
1928 1.1 thorpej */
1929 1.1 thorpej if_attach(ifp);
1930 1.1 thorpej ether_ifattach(ifp, enaddr);
1931 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
1932 1.21 itojun #if NRND > 0
1933 1.160 christos rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
1934 1.21 itojun #endif
1935 1.1 thorpej
1936 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1937 1.1 thorpej /* Attach event counters. */
1938 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1939 1.160 christos NULL, xname, "txsstall");
1940 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1941 1.160 christos NULL, xname, "txdstall");
1942 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1943 1.160 christos NULL, xname, "txfifo_stall");
1944 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1945 1.160 christos NULL, xname, "txdw");
1946 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1947 1.160 christos NULL, xname, "txqe");
1948 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1949 1.160 christos NULL, xname, "rxintr");
1950 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1951 1.160 christos NULL, xname, "linkintr");
1952 1.1 thorpej
1953 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1954 1.160 christos NULL, xname, "rxipsum");
1955 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1956 1.160 christos NULL, xname, "rxtusum");
1957 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1958 1.160 christos NULL, xname, "txipsum");
1959 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1960 1.160 christos NULL, xname, "txtusum");
1961 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
1962 1.160 christos NULL, xname, "txtusum6");
1963 1.1 thorpej
1964 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
1965 1.160 christos NULL, xname, "txtso");
1966 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
1967 1.160 christos NULL, xname, "txtso6");
1968 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
1969 1.160 christos NULL, xname, "txtsopain");
1970 1.99 matt
1971 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
1972 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
1973 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
1974 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
1975 1.75 thorpej }
1976 1.2 thorpej
1977 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
1978 1.160 christos NULL, xname, "txdrop");
1979 1.1 thorpej
1980 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
1981 1.160 christos NULL, xname, "tu");
1982 1.71 thorpej
1983 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
1984 1.160 christos NULL, xname, "tx_xoff");
1985 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
1986 1.160 christos NULL, xname, "tx_xon");
1987 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
1988 1.160 christos NULL, xname, "rx_xoff");
1989 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
1990 1.160 christos NULL, xname, "rx_xon");
1991 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
1992 1.160 christos NULL, xname, "rx_macctl");
1993 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
1994 1.1 thorpej
1995 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
1996 1.180 tsutsui pmf_class_network_register(self, ifp);
1997 1.180 tsutsui else
1998 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
1999 1.123 jmcneill
2000 1.1 thorpej return;
2001 1.1 thorpej
2002 1.1 thorpej /*
2003 1.1 thorpej * Free any resources we've allocated during the failed attach
2004 1.1 thorpej * attempt. Do this in reverse order and fall through.
2005 1.1 thorpej */
2006 1.1 thorpej fail_5:
2007 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2008 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2009 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2010 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
2011 1.1 thorpej }
2012 1.1 thorpej fail_4:
2013 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2014 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
2015 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2016 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
2017 1.1 thorpej }
2018 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2019 1.1 thorpej fail_3:
2020 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2021 1.1 thorpej fail_2:
2022 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2023 1.201 msaitoh sc->sc_cd_size);
2024 1.1 thorpej fail_1:
2025 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2026 1.1 thorpej fail_0:
2027 1.1 thorpej return;
2028 1.1 thorpej }
2029 1.1 thorpej
2030 1.201 msaitoh static int
2031 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2032 1.201 msaitoh {
2033 1.201 msaitoh struct wm_softc *sc = device_private(self);
2034 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2035 1.201 msaitoh int i, s;
2036 1.201 msaitoh
2037 1.201 msaitoh s = splnet();
2038 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2039 1.201 msaitoh wm_stop(ifp, 1);
2040 1.201 msaitoh splx(s);
2041 1.201 msaitoh
2042 1.201 msaitoh pmf_device_deregister(self);
2043 1.201 msaitoh
2044 1.201 msaitoh /* Tell the firmware about the release */
2045 1.201 msaitoh wm_release_manageability(sc);
2046 1.212 jakllsch wm_release_hw_control(sc);
2047 1.201 msaitoh
2048 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2049 1.201 msaitoh
2050 1.201 msaitoh /* Delete all remaining media. */
2051 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2052 1.201 msaitoh
2053 1.201 msaitoh ether_ifdetach(ifp);
2054 1.201 msaitoh if_detach(ifp);
2055 1.201 msaitoh
2056 1.201 msaitoh
2057 1.201 msaitoh /* Unload RX dmamaps and free mbufs */
2058 1.201 msaitoh wm_rxdrain(sc);
2059 1.201 msaitoh
2060 1.201 msaitoh /* Free dmamap. It's the same as the end of the wm_attach() function */
2061 1.201 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
2062 1.201 msaitoh if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2063 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2064 1.201 msaitoh sc->sc_rxsoft[i].rxs_dmamap);
2065 1.201 msaitoh }
2066 1.201 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2067 1.201 msaitoh if (sc->sc_txsoft[i].txs_dmamap != NULL)
2068 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2069 1.201 msaitoh sc->sc_txsoft[i].txs_dmamap);
2070 1.201 msaitoh }
2071 1.201 msaitoh bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2072 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2073 1.201 msaitoh bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2074 1.201 msaitoh sc->sc_cd_size);
2075 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2076 1.201 msaitoh
2077 1.201 msaitoh /* Disestablish the interrupt handler */
2078 1.201 msaitoh if (sc->sc_ih != NULL) {
2079 1.201 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
2080 1.201 msaitoh sc->sc_ih = NULL;
2081 1.201 msaitoh }
2082 1.201 msaitoh
2083 1.212 jakllsch /* Unmap the registers */
2084 1.201 msaitoh if (sc->sc_ss) {
2085 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2086 1.201 msaitoh sc->sc_ss = 0;
2087 1.201 msaitoh }
2088 1.201 msaitoh
2089 1.212 jakllsch if (sc->sc_ios) {
2090 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2091 1.212 jakllsch sc->sc_ios = 0;
2092 1.212 jakllsch }
2093 1.201 msaitoh
2094 1.201 msaitoh return 0;
2095 1.201 msaitoh }
2096 1.201 msaitoh
2097 1.1 thorpej /*
2098 1.86 thorpej * wm_tx_offload:
2099 1.1 thorpej *
2100 1.1 thorpej * Set up TCP/IP checksumming parameters for the
2101 1.1 thorpej * specified packet.
2102 1.1 thorpej */
2103 1.1 thorpej static int
2104 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
2105 1.65 tsutsui uint8_t *fieldsp)
2106 1.1 thorpej {
2107 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
2108 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
2109 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
2110 1.131 yamt uint32_t ipcse;
2111 1.13 thorpej struct ether_header *eh;
2112 1.1 thorpej int offset, iphl;
2113 1.98 thorpej uint8_t fields;
2114 1.1 thorpej
2115 1.1 thorpej /*
2116 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
2117 1.1 thorpej * fields for the protocol headers.
2118 1.1 thorpej */
2119 1.1 thorpej
2120 1.13 thorpej eh = mtod(m0, struct ether_header *);
2121 1.13 thorpej switch (htons(eh->ether_type)) {
2122 1.13 thorpej case ETHERTYPE_IP:
2123 1.107 yamt case ETHERTYPE_IPV6:
2124 1.13 thorpej offset = ETHER_HDR_LEN;
2125 1.35 thorpej break;
2126 1.35 thorpej
2127 1.35 thorpej case ETHERTYPE_VLAN:
2128 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2129 1.13 thorpej break;
2130 1.13 thorpej
2131 1.13 thorpej default:
2132 1.13 thorpej /*
2133 1.13 thorpej * Don't support this protocol or encapsulation.
2134 1.13 thorpej */
2135 1.13 thorpej *fieldsp = 0;
2136 1.13 thorpej *cmdp = 0;
2137 1.194 msaitoh return 0;
2138 1.13 thorpej }
2139 1.1 thorpej
2140 1.107 yamt if ((m0->m_pkthdr.csum_flags &
2141 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
2142 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
2143 1.107 yamt } else {
2144 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
2145 1.107 yamt }
2146 1.131 yamt ipcse = offset + iphl - 1;
2147 1.1 thorpej
2148 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
2149 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
2150 1.98 thorpej seg = 0;
2151 1.98 thorpej fields = 0;
2152 1.98 thorpej
2153 1.131 yamt if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
2154 1.99 matt int hlen = offset + iphl;
2155 1.132 thorpej bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
2156 1.131 yamt
2157 1.99 matt if (__predict_false(m0->m_len <
2158 1.99 matt (hlen + sizeof(struct tcphdr)))) {
2159 1.99 matt /*
2160 1.99 matt * TCP/IP headers are not in the first mbuf; we need
2161 1.99 matt * to do this the slow and painful way. Let's just
2162 1.99 matt * hope this doesn't happen very often.
2163 1.99 matt */
2164 1.99 matt struct tcphdr th;
2165 1.99 matt
2166 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
2167 1.99 matt
2168 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
2169 1.131 yamt if (v4) {
2170 1.131 yamt struct ip ip;
2171 1.99 matt
2172 1.131 yamt m_copydata(m0, offset, sizeof(ip), &ip);
2173 1.131 yamt ip.ip_len = 0;
2174 1.131 yamt m_copyback(m0,
2175 1.131 yamt offset + offsetof(struct ip, ip_len),
2176 1.131 yamt sizeof(ip.ip_len), &ip.ip_len);
2177 1.131 yamt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
2178 1.131 yamt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
2179 1.131 yamt } else {
2180 1.131 yamt struct ip6_hdr ip6;
2181 1.99 matt
2182 1.131 yamt m_copydata(m0, offset, sizeof(ip6), &ip6);
2183 1.131 yamt ip6.ip6_plen = 0;
2184 1.131 yamt m_copyback(m0,
2185 1.131 yamt offset + offsetof(struct ip6_hdr, ip6_plen),
2186 1.131 yamt sizeof(ip6.ip6_plen), &ip6.ip6_plen);
2187 1.131 yamt th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
2188 1.131 yamt &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
2189 1.131 yamt }
2190 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
2191 1.99 matt sizeof(th.th_sum), &th.th_sum);
2192 1.99 matt
2193 1.99 matt hlen += th.th_off << 2;
2194 1.99 matt } else {
2195 1.99 matt /*
2196 1.99 matt * TCP/IP headers are in the first mbuf; we can do
2197 1.99 matt * this the easy way.
2198 1.99 matt */
2199 1.131 yamt struct tcphdr *th;
2200 1.99 matt
2201 1.131 yamt if (v4) {
2202 1.131 yamt struct ip *ip =
2203 1.135 christos (void *)(mtod(m0, char *) + offset);
2204 1.135 christos th = (void *)(mtod(m0, char *) + hlen);
2205 1.131 yamt
2206 1.131 yamt ip->ip_len = 0;
2207 1.131 yamt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2208 1.131 yamt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2209 1.131 yamt } else {
2210 1.131 yamt struct ip6_hdr *ip6 =
2211 1.131 yamt (void *)(mtod(m0, char *) + offset);
2212 1.131 yamt th = (void *)(mtod(m0, char *) + hlen);
2213 1.131 yamt
2214 1.131 yamt ip6->ip6_plen = 0;
2215 1.131 yamt th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
2216 1.131 yamt &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
2217 1.131 yamt }
2218 1.99 matt hlen += th->th_off << 2;
2219 1.99 matt }
2220 1.99 matt
2221 1.131 yamt if (v4) {
2222 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso);
2223 1.131 yamt cmdlen |= WTX_TCPIP_CMD_IP;
2224 1.131 yamt } else {
2225 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso6);
2226 1.131 yamt ipcse = 0;
2227 1.131 yamt }
2228 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
2229 1.131 yamt cmdlen |= WTX_TCPIP_CMD_TSE |
2230 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
2231 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
2232 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
2233 1.99 matt }
2234 1.99 matt
2235 1.13 thorpej /*
2236 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
2237 1.13 thorpej * offload feature, if we load the context descriptor, we
2238 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
2239 1.13 thorpej */
2240 1.13 thorpej
2241 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
2242 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
2243 1.131 yamt WTX_TCPIP_IPCSE(ipcse);
2244 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
2245 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
2246 1.65 tsutsui fields |= WTX_IXSM;
2247 1.13 thorpej }
2248 1.1 thorpej
2249 1.1 thorpej offset += iphl;
2250 1.1 thorpej
2251 1.99 matt if (m0->m_pkthdr.csum_flags &
2252 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
2253 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
2254 1.65 tsutsui fields |= WTX_TXSM;
2255 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2256 1.107 yamt WTX_TCPIP_TUCSO(offset +
2257 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
2258 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2259 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
2260 1.131 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
2261 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
2262 1.107 yamt fields |= WTX_TXSM;
2263 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
2264 1.107 yamt WTX_TCPIP_TUCSO(offset +
2265 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
2266 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2267 1.13 thorpej } else {
2268 1.13 thorpej /* Just initialize it to a valid TCP context. */
2269 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2270 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
2271 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
2272 1.13 thorpej }
2273 1.1 thorpej
2274 1.87 thorpej /* Fill in the context descriptor. */
2275 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
2276 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
2277 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
2278 1.87 thorpej t->tcpip_tucs = htole32(tucs);
2279 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
2280 1.98 thorpej t->tcpip_seg = htole32(seg);
2281 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
2282 1.5 thorpej
2283 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
2284 1.87 thorpej txs->txs_ndesc++;
2285 1.1 thorpej
2286 1.98 thorpej *cmdp = cmd;
2287 1.1 thorpej *fieldsp = fields;
2288 1.1 thorpej
2289 1.194 msaitoh return 0;
2290 1.1 thorpej }
2291 1.1 thorpej
2292 1.75 thorpej static void
2293 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
2294 1.75 thorpej {
2295 1.75 thorpej struct mbuf *m;
2296 1.75 thorpej int i;
2297 1.75 thorpej
2298 1.160 christos log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
2299 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
2300 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
2301 1.160 christos "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
2302 1.75 thorpej m->m_data, m->m_len, m->m_flags);
2303 1.160 christos log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
2304 1.84 thorpej i, i == 1 ? "" : "s");
2305 1.75 thorpej }
2306 1.75 thorpej
2307 1.1 thorpej /*
2308 1.78 thorpej * wm_82547_txfifo_stall:
2309 1.78 thorpej *
2310 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
2311 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
2312 1.78 thorpej */
2313 1.78 thorpej static void
2314 1.78 thorpej wm_82547_txfifo_stall(void *arg)
2315 1.78 thorpej {
2316 1.78 thorpej struct wm_softc *sc = arg;
2317 1.78 thorpej int s;
2318 1.78 thorpej
2319 1.78 thorpej s = splnet();
2320 1.78 thorpej
2321 1.78 thorpej if (sc->sc_txfifo_stall) {
2322 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
2323 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
2324 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
2325 1.78 thorpej /*
2326 1.78 thorpej * Packets have drained. Stop transmitter, reset
2327 1.78 thorpej * FIFO pointers, restart transmitter, and kick
2328 1.78 thorpej * the packet queue.
2329 1.78 thorpej */
2330 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
2331 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
2332 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
2333 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
2334 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
2335 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
2336 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
2337 1.78 thorpej CSR_WRITE_FLUSH(sc);
2338 1.78 thorpej
2339 1.78 thorpej sc->sc_txfifo_head = 0;
2340 1.78 thorpej sc->sc_txfifo_stall = 0;
2341 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
2342 1.78 thorpej } else {
2343 1.78 thorpej /*
2344 1.78 thorpej * Still waiting for packets to drain; try again in
2345 1.78 thorpej * another tick.
2346 1.78 thorpej */
2347 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2348 1.78 thorpej }
2349 1.78 thorpej }
2350 1.78 thorpej
2351 1.78 thorpej splx(s);
2352 1.78 thorpej }
2353 1.78 thorpej
2354 1.78 thorpej /*
2355 1.78 thorpej * wm_82547_txfifo_bugchk:
2356 1.78 thorpej *
2357 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
2358 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
2359 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
2360 1.78 thorpej *
2361 1.78 thorpej * We do this by checking the amount of space before the end
2362 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
2363 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
2364 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
2365 1.78 thorpej * transmission on the interface.
2366 1.78 thorpej */
2367 1.78 thorpej #define WM_FIFO_HDR 0x10
2368 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
2369 1.78 thorpej static int
2370 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
2371 1.78 thorpej {
2372 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
2373 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
2374 1.78 thorpej
2375 1.78 thorpej /* Just return if already stalled. */
2376 1.78 thorpej if (sc->sc_txfifo_stall)
2377 1.194 msaitoh return 1;
2378 1.78 thorpej
2379 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
2380 1.78 thorpej /* Stall only occurs in half-duplex mode. */
2381 1.78 thorpej goto send_packet;
2382 1.78 thorpej }
2383 1.78 thorpej
2384 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
2385 1.78 thorpej sc->sc_txfifo_stall = 1;
2386 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2387 1.194 msaitoh return 1;
2388 1.78 thorpej }
2389 1.78 thorpej
2390 1.78 thorpej send_packet:
2391 1.78 thorpej sc->sc_txfifo_head += len;
2392 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
2393 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
2394 1.78 thorpej
2395 1.194 msaitoh return 0;
2396 1.78 thorpej }
2397 1.78 thorpej
2398 1.78 thorpej /*
2399 1.1 thorpej * wm_start: [ifnet interface function]
2400 1.1 thorpej *
2401 1.1 thorpej * Start packet transmission on the interface.
2402 1.1 thorpej */
2403 1.47 thorpej static void
2404 1.1 thorpej wm_start(struct ifnet *ifp)
2405 1.1 thorpej {
2406 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2407 1.30 itojun struct mbuf *m0;
2408 1.30 itojun struct m_tag *mtag;
2409 1.1 thorpej struct wm_txsoft *txs;
2410 1.1 thorpej bus_dmamap_t dmamap;
2411 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
2412 1.80 thorpej bus_addr_t curaddr;
2413 1.80 thorpej bus_size_t seglen, curlen;
2414 1.65 tsutsui uint32_t cksumcmd;
2415 1.65 tsutsui uint8_t cksumfields;
2416 1.1 thorpej
2417 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2418 1.1 thorpej return;
2419 1.1 thorpej
2420 1.1 thorpej /*
2421 1.1 thorpej * Remember the previous number of free descriptors.
2422 1.1 thorpej */
2423 1.1 thorpej ofree = sc->sc_txfree;
2424 1.1 thorpej
2425 1.1 thorpej /*
2426 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
2427 1.1 thorpej * until we drain the queue, or use up all available transmit
2428 1.1 thorpej * descriptors.
2429 1.1 thorpej */
2430 1.1 thorpej for (;;) {
2431 1.1 thorpej /* Grab a packet off the queue. */
2432 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
2433 1.1 thorpej if (m0 == NULL)
2434 1.1 thorpej break;
2435 1.1 thorpej
2436 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2437 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
2438 1.160 christos device_xname(sc->sc_dev), m0));
2439 1.1 thorpej
2440 1.1 thorpej /* Get a work queue entry. */
2441 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
2442 1.10 thorpej wm_txintr(sc);
2443 1.10 thorpej if (sc->sc_txsfree == 0) {
2444 1.10 thorpej DPRINTF(WM_DEBUG_TX,
2445 1.10 thorpej ("%s: TX: no free job descriptors\n",
2446 1.160 christos device_xname(sc->sc_dev)));
2447 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
2448 1.10 thorpej break;
2449 1.10 thorpej }
2450 1.1 thorpej }
2451 1.1 thorpej
2452 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
2453 1.1 thorpej dmamap = txs->txs_dmamap;
2454 1.1 thorpej
2455 1.131 yamt use_tso = (m0->m_pkthdr.csum_flags &
2456 1.131 yamt (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
2457 1.99 matt
2458 1.99 matt /*
2459 1.99 matt * So says the Linux driver:
2460 1.99 matt * The controller does a simple calculation to make sure
2461 1.99 matt * there is enough room in the FIFO before initiating the
2462 1.99 matt * DMA for each buffer. The calc is:
2463 1.99 matt * 4 = ceil(buffer len / MSS)
2464 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
2465 1.99 matt * buffer len if the MSS drops.
2466 1.99 matt */
2467 1.99 matt dmamap->dm_maxsegsz =
2468 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
2469 1.99 matt ? m0->m_pkthdr.segsz << 2
2470 1.99 matt : WTX_MAX_LEN;
2471 1.99 matt
2472 1.1 thorpej /*
2473 1.1 thorpej * Load the DMA map. If this fails, the packet either
2474 1.1 thorpej * didn't fit in the allotted number of segments, or we
2475 1.1 thorpej * were short on resources. For the too-many-segments
2476 1.1 thorpej * case, we simply report an error and drop the packet,
2477 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
2478 1.1 thorpej * buffer.
2479 1.1 thorpej */
2480 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
2481 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
2482 1.1 thorpej if (error) {
2483 1.1 thorpej if (error == EFBIG) {
2484 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
2485 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
2486 1.1 thorpej "DMA segments, dropping...\n",
2487 1.160 christos device_xname(sc->sc_dev));
2488 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2489 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
2490 1.1 thorpej m_freem(m0);
2491 1.1 thorpej continue;
2492 1.1 thorpej }
2493 1.1 thorpej /*
2494 1.1 thorpej * Short on resources, just stop for now.
2495 1.1 thorpej */
2496 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2497 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
2498 1.160 christos device_xname(sc->sc_dev), error));
2499 1.1 thorpej break;
2500 1.1 thorpej }
2501 1.1 thorpej
2502 1.80 thorpej segs_needed = dmamap->dm_nsegs;
2503 1.99 matt if (use_tso) {
2504 1.99 matt /* For sentinel descriptor; see below. */
2505 1.99 matt segs_needed++;
2506 1.99 matt }
2507 1.80 thorpej
2508 1.1 thorpej /*
2509 1.1 thorpej * Ensure we have enough descriptors free to describe
2510 1.1 thorpej * the packet. Note, we always reserve one descriptor
2511 1.1 thorpej * at the end of the ring due to the semantics of the
2512 1.1 thorpej * TDT register, plus one more in the event we need
2513 1.87 thorpej * to load offload context.
2514 1.1 thorpej */
2515 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
2516 1.1 thorpej /*
2517 1.1 thorpej * Not enough free descriptors to transmit this
2518 1.1 thorpej * packet. We haven't committed anything yet,
2519 1.1 thorpej * so just unload the DMA map, put the packet
2520 1.1 thorpej * pack on the queue, and punt. Notify the upper
2521 1.1 thorpej * layer that there are no more slots left.
2522 1.1 thorpej */
2523 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2524 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
2525 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs,
2526 1.160 christos segs_needed, sc->sc_txfree - 1));
2527 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2528 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2529 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
2530 1.1 thorpej break;
2531 1.1 thorpej }
2532 1.1 thorpej
2533 1.78 thorpej /*
2534 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
2535 1.78 thorpej * once we know we can transmit the packet, since we
2536 1.78 thorpej * do some internal FIFO space accounting here.
2537 1.78 thorpej */
2538 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
2539 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
2540 1.78 thorpej DPRINTF(WM_DEBUG_TX,
2541 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
2542 1.160 christos device_xname(sc->sc_dev)));
2543 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
2544 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2545 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
2546 1.78 thorpej break;
2547 1.78 thorpej }
2548 1.78 thorpej
2549 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2550 1.1 thorpej
2551 1.1 thorpej /*
2552 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
2553 1.1 thorpej */
2554 1.1 thorpej
2555 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2556 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
2557 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
2558 1.1 thorpej
2559 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
2560 1.1 thorpej
2561 1.1 thorpej /*
2562 1.4 thorpej * Store a pointer to the packet so that we can free it
2563 1.4 thorpej * later.
2564 1.4 thorpej *
2565 1.4 thorpej * Initially, we consider the number of descriptors the
2566 1.4 thorpej * packet uses the number of DMA segments. This may be
2567 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
2568 1.4 thorpej * is used to set the checksum context).
2569 1.4 thorpej */
2570 1.4 thorpej txs->txs_mbuf = m0;
2571 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
2572 1.80 thorpej txs->txs_ndesc = segs_needed;
2573 1.4 thorpej
2574 1.86 thorpej /* Set up offload parameters for this packet. */
2575 1.1 thorpej if (m0->m_pkthdr.csum_flags &
2576 1.131 yamt (M_CSUM_TSOv4|M_CSUM_TSOv6|
2577 1.131 yamt M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
2578 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
2579 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
2580 1.86 thorpej &cksumfields) != 0) {
2581 1.1 thorpej /* Error message already displayed. */
2582 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2583 1.1 thorpej continue;
2584 1.1 thorpej }
2585 1.1 thorpej } else {
2586 1.1 thorpej cksumcmd = 0;
2587 1.1 thorpej cksumfields = 0;
2588 1.1 thorpej }
2589 1.1 thorpej
2590 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
2591 1.6 thorpej
2592 1.81 thorpej /* Sync the DMA map. */
2593 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2594 1.81 thorpej BUS_DMASYNC_PREWRITE);
2595 1.81 thorpej
2596 1.1 thorpej /*
2597 1.1 thorpej * Initialize the transmit descriptor.
2598 1.1 thorpej */
2599 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
2600 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
2601 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
2602 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
2603 1.80 thorpej seglen != 0;
2604 1.80 thorpej curaddr += curlen, seglen -= curlen,
2605 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
2606 1.80 thorpej curlen = seglen;
2607 1.80 thorpej
2608 1.99 matt /*
2609 1.99 matt * So says the Linux driver:
2610 1.99 matt * Work around for premature descriptor
2611 1.99 matt * write-backs in TSO mode. Append a
2612 1.99 matt * 4-byte sentinel descriptor.
2613 1.99 matt */
2614 1.99 matt if (use_tso &&
2615 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2616 1.99 matt curlen > 8)
2617 1.99 matt curlen -= 4;
2618 1.99 matt
2619 1.80 thorpej wm_set_dma_addr(
2620 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2621 1.80 thorpej curaddr);
2622 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2623 1.80 thorpej htole32(cksumcmd | curlen);
2624 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2625 1.80 thorpej 0;
2626 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2627 1.80 thorpej cksumfields;
2628 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2629 1.80 thorpej lasttx = nexttx;
2630 1.1 thorpej
2631 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2632 1.214 jym ("%s: TX: desc %d: low %#" PRIxPADDR ", "
2633 1.214 jym "len %#04zx\n",
2634 1.160 christos device_xname(sc->sc_dev), nexttx,
2635 1.214 jym curaddr & 0xffffffffUL, curlen));
2636 1.80 thorpej }
2637 1.1 thorpej }
2638 1.59 christos
2639 1.59 christos KASSERT(lasttx != -1);
2640 1.1 thorpej
2641 1.1 thorpej /*
2642 1.1 thorpej * Set up the command byte on the last descriptor of
2643 1.1 thorpej * the packet. If we're in the interrupt delay window,
2644 1.1 thorpej * delay the interrupt.
2645 1.1 thorpej */
2646 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2647 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2648 1.1 thorpej
2649 1.1 thorpej /*
2650 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2651 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2652 1.1 thorpej *
2653 1.1 thorpej * This is only valid on the last descriptor of the packet.
2654 1.1 thorpej */
2655 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2656 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2657 1.1 thorpej htole32(WTX_CMD_VLE);
2658 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2659 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2660 1.1 thorpej }
2661 1.1 thorpej
2662 1.6 thorpej txs->txs_lastdesc = lasttx;
2663 1.6 thorpej
2664 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2665 1.160 christos ("%s: TX: desc %d: cmdlen 0x%08x\n",
2666 1.160 christos device_xname(sc->sc_dev),
2667 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2668 1.1 thorpej
2669 1.1 thorpej /* Sync the descriptors we're using. */
2670 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2671 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2672 1.1 thorpej
2673 1.1 thorpej /* Give the packet to the chip. */
2674 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2675 1.1 thorpej
2676 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2677 1.160 christos ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
2678 1.1 thorpej
2679 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2680 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2681 1.160 christos device_xname(sc->sc_dev), sc->sc_txsnext));
2682 1.1 thorpej
2683 1.1 thorpej /* Advance the tx pointer. */
2684 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2685 1.1 thorpej sc->sc_txnext = nexttx;
2686 1.1 thorpej
2687 1.1 thorpej sc->sc_txsfree--;
2688 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2689 1.1 thorpej
2690 1.1 thorpej /* Pass the packet to any BPF listeners. */
2691 1.206 joerg bpf_mtap(ifp, m0);
2692 1.1 thorpej }
2693 1.1 thorpej
2694 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2695 1.1 thorpej /* No more slots; notify upper layer. */
2696 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2697 1.1 thorpej }
2698 1.1 thorpej
2699 1.1 thorpej if (sc->sc_txfree != ofree) {
2700 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2701 1.1 thorpej ifp->if_timer = 5;
2702 1.1 thorpej }
2703 1.1 thorpej }
2704 1.1 thorpej
2705 1.1 thorpej /*
2706 1.1 thorpej * wm_watchdog: [ifnet interface function]
2707 1.1 thorpej *
2708 1.1 thorpej * Watchdog timer handler.
2709 1.1 thorpej */
2710 1.47 thorpej static void
2711 1.1 thorpej wm_watchdog(struct ifnet *ifp)
2712 1.1 thorpej {
2713 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2714 1.1 thorpej
2715 1.1 thorpej /*
2716 1.1 thorpej * Since we're using delayed interrupts, sweep up
2717 1.1 thorpej * before we report an error.
2718 1.1 thorpej */
2719 1.1 thorpej wm_txintr(sc);
2720 1.1 thorpej
2721 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
2722 1.84 thorpej log(LOG_ERR,
2723 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2724 1.160 christos device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
2725 1.2 thorpej sc->sc_txnext);
2726 1.1 thorpej ifp->if_oerrors++;
2727 1.1 thorpej
2728 1.1 thorpej /* Reset the interface. */
2729 1.1 thorpej (void) wm_init(ifp);
2730 1.1 thorpej }
2731 1.1 thorpej
2732 1.1 thorpej /* Try to get more packets going. */
2733 1.1 thorpej wm_start(ifp);
2734 1.1 thorpej }
2735 1.1 thorpej
2736 1.213 msaitoh static int
2737 1.213 msaitoh wm_ifflags_cb(struct ethercom *ec)
2738 1.213 msaitoh {
2739 1.213 msaitoh struct ifnet *ifp = &ec->ec_if;
2740 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
2741 1.213 msaitoh int change = ifp->if_flags ^ sc->sc_if_flags;
2742 1.213 msaitoh
2743 1.217 dyoung if (change != 0)
2744 1.217 dyoung sc->sc_if_flags = ifp->if_flags;
2745 1.217 dyoung
2746 1.213 msaitoh if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
2747 1.213 msaitoh return ENETRESET;
2748 1.213 msaitoh
2749 1.217 dyoung if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2750 1.217 dyoung wm_set_filter(sc);
2751 1.217 dyoung
2752 1.217 dyoung wm_set_vlan(sc);
2753 1.213 msaitoh
2754 1.213 msaitoh return 0;
2755 1.213 msaitoh }
2756 1.213 msaitoh
2757 1.1 thorpej /*
2758 1.1 thorpej * wm_ioctl: [ifnet interface function]
2759 1.1 thorpej *
2760 1.1 thorpej * Handle control requests from the operator.
2761 1.1 thorpej */
2762 1.47 thorpej static int
2763 1.135 christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2764 1.1 thorpej {
2765 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2766 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
2767 1.175 darran struct ifaddr *ifa = (struct ifaddr *)data;
2768 1.175 darran struct sockaddr_dl *sdl;
2769 1.213 msaitoh int s, error;
2770 1.1 thorpej
2771 1.1 thorpej s = splnet();
2772 1.1 thorpej
2773 1.1 thorpej switch (cmd) {
2774 1.1 thorpej case SIOCSIFMEDIA:
2775 1.1 thorpej case SIOCGIFMEDIA:
2776 1.71 thorpej /* Flow control requires full-duplex mode. */
2777 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2778 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
2779 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
2780 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2781 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2782 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
2783 1.71 thorpej ifr->ifr_media |=
2784 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2785 1.71 thorpej }
2786 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2787 1.71 thorpej }
2788 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2789 1.1 thorpej break;
2790 1.175 darran case SIOCINITIFADDR:
2791 1.175 darran if (ifa->ifa_addr->sa_family == AF_LINK) {
2792 1.175 darran sdl = satosdl(ifp->if_dl->ifa_addr);
2793 1.198 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2794 1.198 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2795 1.175 darran /* unicast address is first multicast entry */
2796 1.175 darran wm_set_filter(sc);
2797 1.175 darran error = 0;
2798 1.175 darran break;
2799 1.175 darran }
2800 1.175 darran /* Fall through for rest */
2801 1.1 thorpej default:
2802 1.154 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
2803 1.154 dyoung break;
2804 1.154 dyoung
2805 1.154 dyoung error = 0;
2806 1.154 dyoung
2807 1.154 dyoung if (cmd == SIOCSIFCAP)
2808 1.154 dyoung error = (*ifp->if_init)(ifp);
2809 1.154 dyoung else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2810 1.154 dyoung ;
2811 1.154 dyoung else if (ifp->if_flags & IFF_RUNNING) {
2812 1.1 thorpej /*
2813 1.1 thorpej * Multicast list has changed; set the hardware filter
2814 1.1 thorpej * accordingly.
2815 1.1 thorpej */
2816 1.154 dyoung wm_set_filter(sc);
2817 1.1 thorpej }
2818 1.1 thorpej break;
2819 1.1 thorpej }
2820 1.1 thorpej
2821 1.1 thorpej /* Try to get more packets going. */
2822 1.1 thorpej wm_start(ifp);
2823 1.1 thorpej
2824 1.1 thorpej splx(s);
2825 1.194 msaitoh return error;
2826 1.1 thorpej }
2827 1.1 thorpej
2828 1.1 thorpej /*
2829 1.1 thorpej * wm_intr:
2830 1.1 thorpej *
2831 1.1 thorpej * Interrupt service routine.
2832 1.1 thorpej */
2833 1.47 thorpej static int
2834 1.1 thorpej wm_intr(void *arg)
2835 1.1 thorpej {
2836 1.1 thorpej struct wm_softc *sc = arg;
2837 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2838 1.1 thorpej uint32_t icr;
2839 1.108 yamt int handled = 0;
2840 1.1 thorpej
2841 1.108 yamt while (1 /* CONSTCOND */) {
2842 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
2843 1.1 thorpej if ((icr & sc->sc_icr) == 0)
2844 1.1 thorpej break;
2845 1.22 itojun #if 0 /*NRND > 0*/
2846 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
2847 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
2848 1.21 itojun #endif
2849 1.1 thorpej
2850 1.1 thorpej handled = 1;
2851 1.1 thorpej
2852 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2853 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
2854 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2855 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
2856 1.160 christos device_xname(sc->sc_dev),
2857 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
2858 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
2859 1.1 thorpej }
2860 1.10 thorpej #endif
2861 1.10 thorpej wm_rxintr(sc);
2862 1.1 thorpej
2863 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2864 1.10 thorpej if (icr & ICR_TXDW) {
2865 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2866 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
2867 1.160 christos device_xname(sc->sc_dev)));
2868 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
2869 1.10 thorpej }
2870 1.4 thorpej #endif
2871 1.10 thorpej wm_txintr(sc);
2872 1.1 thorpej
2873 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
2874 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
2875 1.1 thorpej wm_linkintr(sc, icr);
2876 1.1 thorpej }
2877 1.1 thorpej
2878 1.1 thorpej if (icr & ICR_RXO) {
2879 1.108 yamt #if defined(WM_DEBUG)
2880 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
2881 1.160 christos device_xname(sc->sc_dev));
2882 1.108 yamt #endif /* defined(WM_DEBUG) */
2883 1.1 thorpej }
2884 1.1 thorpej }
2885 1.1 thorpej
2886 1.1 thorpej if (handled) {
2887 1.1 thorpej /* Try to get more packets going. */
2888 1.1 thorpej wm_start(ifp);
2889 1.1 thorpej }
2890 1.1 thorpej
2891 1.194 msaitoh return handled;
2892 1.1 thorpej }
2893 1.1 thorpej
2894 1.1 thorpej /*
2895 1.1 thorpej * wm_txintr:
2896 1.1 thorpej *
2897 1.1 thorpej * Helper; handle transmit interrupts.
2898 1.1 thorpej */
2899 1.47 thorpej static void
2900 1.1 thorpej wm_txintr(struct wm_softc *sc)
2901 1.1 thorpej {
2902 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2903 1.1 thorpej struct wm_txsoft *txs;
2904 1.1 thorpej uint8_t status;
2905 1.1 thorpej int i;
2906 1.1 thorpej
2907 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2908 1.1 thorpej
2909 1.1 thorpej /*
2910 1.1 thorpej * Go through the Tx list and free mbufs for those
2911 1.16 simonb * frames which have been transmitted.
2912 1.1 thorpej */
2913 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
2914 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
2915 1.1 thorpej txs = &sc->sc_txsoft[i];
2916 1.1 thorpej
2917 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2918 1.160 christos ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
2919 1.1 thorpej
2920 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
2921 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2922 1.1 thorpej
2923 1.65 tsutsui status =
2924 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
2925 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
2926 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
2927 1.20 thorpej BUS_DMASYNC_PREREAD);
2928 1.1 thorpej break;
2929 1.20 thorpej }
2930 1.1 thorpej
2931 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2932 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
2933 1.160 christos device_xname(sc->sc_dev), i, txs->txs_firstdesc,
2934 1.1 thorpej txs->txs_lastdesc));
2935 1.1 thorpej
2936 1.1 thorpej /*
2937 1.1 thorpej * XXX We should probably be using the statistics
2938 1.1 thorpej * XXX registers, but I don't know if they exist
2939 1.11 thorpej * XXX on chips before the i82544.
2940 1.1 thorpej */
2941 1.1 thorpej
2942 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2943 1.1 thorpej if (status & WTX_ST_TU)
2944 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
2945 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2946 1.1 thorpej
2947 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
2948 1.1 thorpej ifp->if_oerrors++;
2949 1.1 thorpej if (status & WTX_ST_LC)
2950 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
2951 1.160 christos device_xname(sc->sc_dev));
2952 1.1 thorpej else if (status & WTX_ST_EC) {
2953 1.1 thorpej ifp->if_collisions += 16;
2954 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
2955 1.160 christos device_xname(sc->sc_dev));
2956 1.1 thorpej }
2957 1.1 thorpej } else
2958 1.1 thorpej ifp->if_opackets++;
2959 1.1 thorpej
2960 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
2961 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
2962 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2963 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2964 1.1 thorpej m_freem(txs->txs_mbuf);
2965 1.1 thorpej txs->txs_mbuf = NULL;
2966 1.1 thorpej }
2967 1.1 thorpej
2968 1.1 thorpej /* Update the dirty transmit buffer pointer. */
2969 1.1 thorpej sc->sc_txsdirty = i;
2970 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2971 1.160 christos ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
2972 1.1 thorpej
2973 1.1 thorpej /*
2974 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
2975 1.1 thorpej * timer.
2976 1.1 thorpej */
2977 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
2978 1.1 thorpej ifp->if_timer = 0;
2979 1.1 thorpej }
2980 1.1 thorpej
2981 1.1 thorpej /*
2982 1.1 thorpej * wm_rxintr:
2983 1.1 thorpej *
2984 1.1 thorpej * Helper; handle receive interrupts.
2985 1.1 thorpej */
2986 1.47 thorpej static void
2987 1.1 thorpej wm_rxintr(struct wm_softc *sc)
2988 1.1 thorpej {
2989 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2990 1.1 thorpej struct wm_rxsoft *rxs;
2991 1.1 thorpej struct mbuf *m;
2992 1.1 thorpej int i, len;
2993 1.1 thorpej uint8_t status, errors;
2994 1.171 darran uint16_t vlantag;
2995 1.1 thorpej
2996 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
2997 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2998 1.1 thorpej
2999 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3000 1.1 thorpej ("%s: RX: checking descriptor %d\n",
3001 1.160 christos device_xname(sc->sc_dev), i));
3002 1.1 thorpej
3003 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3004 1.1 thorpej
3005 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
3006 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
3007 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
3008 1.171 darran vlantag = sc->sc_rxdescs[i].wrx_special;
3009 1.1 thorpej
3010 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
3011 1.1 thorpej /*
3012 1.1 thorpej * We have processed all of the receive descriptors.
3013 1.1 thorpej */
3014 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
3015 1.1 thorpej break;
3016 1.1 thorpej }
3017 1.1 thorpej
3018 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
3019 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3020 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
3021 1.160 christos device_xname(sc->sc_dev), i));
3022 1.1 thorpej WM_INIT_RXDESC(sc, i);
3023 1.1 thorpej if (status & WRX_ST_EOP) {
3024 1.1 thorpej /* Reset our state. */
3025 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3026 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
3027 1.160 christos device_xname(sc->sc_dev)));
3028 1.1 thorpej sc->sc_rxdiscard = 0;
3029 1.1 thorpej }
3030 1.1 thorpej continue;
3031 1.1 thorpej }
3032 1.1 thorpej
3033 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3034 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3035 1.1 thorpej
3036 1.1 thorpej m = rxs->rxs_mbuf;
3037 1.1 thorpej
3038 1.1 thorpej /*
3039 1.124 wrstuden * Add a new receive buffer to the ring, unless of
3040 1.124 wrstuden * course the length is zero. Treat the latter as a
3041 1.124 wrstuden * failed mapping.
3042 1.1 thorpej */
3043 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
3044 1.1 thorpej /*
3045 1.1 thorpej * Failed, throw away what we've done so
3046 1.1 thorpej * far, and discard the rest of the packet.
3047 1.1 thorpej */
3048 1.1 thorpej ifp->if_ierrors++;
3049 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3050 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3051 1.1 thorpej WM_INIT_RXDESC(sc, i);
3052 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
3053 1.1 thorpej sc->sc_rxdiscard = 1;
3054 1.1 thorpej if (sc->sc_rxhead != NULL)
3055 1.1 thorpej m_freem(sc->sc_rxhead);
3056 1.1 thorpej WM_RXCHAIN_RESET(sc);
3057 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3058 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
3059 1.160 christos "dropping packet%s\n", device_xname(sc->sc_dev),
3060 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
3061 1.1 thorpej continue;
3062 1.1 thorpej }
3063 1.1 thorpej
3064 1.1 thorpej m->m_len = len;
3065 1.159 simonb sc->sc_rxlen += len;
3066 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3067 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
3068 1.160 christos device_xname(sc->sc_dev), m->m_data, len));
3069 1.1 thorpej
3070 1.1 thorpej /*
3071 1.1 thorpej * If this is not the end of the packet, keep
3072 1.1 thorpej * looking.
3073 1.1 thorpej */
3074 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
3075 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3076 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3077 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
3078 1.160 christos device_xname(sc->sc_dev), sc->sc_rxlen));
3079 1.1 thorpej continue;
3080 1.1 thorpej }
3081 1.1 thorpej
3082 1.1 thorpej /*
3083 1.93 thorpej * Okay, we have the entire packet now. The chip is
3084 1.93 thorpej * configured to include the FCS (not all chips can
3085 1.93 thorpej * be configured to strip it), so we need to trim it.
3086 1.159 simonb * May need to adjust length of previous mbuf in the
3087 1.159 simonb * chain if the current mbuf is too short.
3088 1.1 thorpej */
3089 1.159 simonb if (m->m_len < ETHER_CRC_LEN) {
3090 1.159 simonb sc->sc_rxtail->m_len -= (ETHER_CRC_LEN - m->m_len);
3091 1.159 simonb m->m_len = 0;
3092 1.159 simonb } else {
3093 1.159 simonb m->m_len -= ETHER_CRC_LEN;
3094 1.159 simonb }
3095 1.159 simonb len = sc->sc_rxlen - ETHER_CRC_LEN;
3096 1.159 simonb
3097 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3098 1.93 thorpej
3099 1.1 thorpej *sc->sc_rxtailp = NULL;
3100 1.1 thorpej m = sc->sc_rxhead;
3101 1.1 thorpej
3102 1.1 thorpej WM_RXCHAIN_RESET(sc);
3103 1.1 thorpej
3104 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3105 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
3106 1.160 christos device_xname(sc->sc_dev), len));
3107 1.1 thorpej
3108 1.1 thorpej /*
3109 1.1 thorpej * If an error occurred, update stats and drop the packet.
3110 1.1 thorpej */
3111 1.1 thorpej if (errors &
3112 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
3113 1.1 thorpej if (errors & WRX_ER_SE)
3114 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
3115 1.160 christos device_xname(sc->sc_dev));
3116 1.1 thorpej else if (errors & WRX_ER_SEQ)
3117 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
3118 1.160 christos device_xname(sc->sc_dev));
3119 1.1 thorpej else if (errors & WRX_ER_CE)
3120 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
3121 1.160 christos device_xname(sc->sc_dev));
3122 1.1 thorpej m_freem(m);
3123 1.1 thorpej continue;
3124 1.1 thorpej }
3125 1.1 thorpej
3126 1.1 thorpej /*
3127 1.1 thorpej * No errors. Receive the packet.
3128 1.1 thorpej */
3129 1.1 thorpej m->m_pkthdr.rcvif = ifp;
3130 1.1 thorpej m->m_pkthdr.len = len;
3131 1.1 thorpej
3132 1.1 thorpej /*
3133 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
3134 1.1 thorpej * for us. Associate the tag with the packet.
3135 1.1 thorpej */
3136 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
3137 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
3138 1.171 darran le16toh(vlantag),
3139 1.94 jdolecek continue);
3140 1.1 thorpej }
3141 1.1 thorpej
3142 1.1 thorpej /*
3143 1.1 thorpej * Set up checksum info for this packet.
3144 1.1 thorpej */
3145 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
3146 1.106 yamt if (status & WRX_ST_IPCS) {
3147 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
3148 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
3149 1.106 yamt if (errors & WRX_ER_IPE)
3150 1.106 yamt m->m_pkthdr.csum_flags |=
3151 1.106 yamt M_CSUM_IPv4_BAD;
3152 1.106 yamt }
3153 1.106 yamt if (status & WRX_ST_TCPCS) {
3154 1.106 yamt /*
3155 1.106 yamt * Note: we don't know if this was TCP or UDP,
3156 1.106 yamt * so we just set both bits, and expect the
3157 1.106 yamt * upper layers to deal.
3158 1.106 yamt */
3159 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
3160 1.106 yamt m->m_pkthdr.csum_flags |=
3161 1.130 yamt M_CSUM_TCPv4 | M_CSUM_UDPv4 |
3162 1.130 yamt M_CSUM_TCPv6 | M_CSUM_UDPv6;
3163 1.106 yamt if (errors & WRX_ER_TCPE)
3164 1.106 yamt m->m_pkthdr.csum_flags |=
3165 1.106 yamt M_CSUM_TCP_UDP_BAD;
3166 1.106 yamt }
3167 1.1 thorpej }
3168 1.1 thorpej
3169 1.1 thorpej ifp->if_ipackets++;
3170 1.1 thorpej
3171 1.1 thorpej /* Pass this up to any BPF listeners. */
3172 1.206 joerg bpf_mtap(ifp, m);
3173 1.1 thorpej
3174 1.1 thorpej /* Pass it on. */
3175 1.1 thorpej (*ifp->if_input)(ifp, m);
3176 1.1 thorpej }
3177 1.1 thorpej
3178 1.1 thorpej /* Update the receive pointer. */
3179 1.1 thorpej sc->sc_rxptr = i;
3180 1.1 thorpej
3181 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3182 1.160 christos ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
3183 1.1 thorpej }
3184 1.1 thorpej
3185 1.1 thorpej /*
3186 1.192 msaitoh * wm_linkintr_gmii:
3187 1.1 thorpej *
3188 1.192 msaitoh * Helper; handle link interrupts for GMII.
3189 1.1 thorpej */
3190 1.47 thorpej static void
3191 1.192 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
3192 1.1 thorpej {
3193 1.1 thorpej
3194 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3195 1.173 msaitoh __func__));
3196 1.170 msaitoh
3197 1.192 msaitoh if (icr & ICR_LSC) {
3198 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3199 1.192 msaitoh ("%s: LINK: LSC -> mii_tick\n",
3200 1.192 msaitoh device_xname(sc->sc_dev)));
3201 1.192 msaitoh mii_tick(&sc->sc_mii);
3202 1.192 msaitoh if (sc->sc_type == WM_T_82543) {
3203 1.192 msaitoh int miistatus, active;
3204 1.192 msaitoh
3205 1.192 msaitoh /*
3206 1.192 msaitoh * With 82543, we need to force speed and
3207 1.192 msaitoh * duplex on the MAC equal to what the PHY
3208 1.192 msaitoh * speed and duplex configuration is.
3209 1.192 msaitoh */
3210 1.192 msaitoh miistatus = sc->sc_mii.mii_media_status;
3211 1.170 msaitoh
3212 1.192 msaitoh if (miistatus & IFM_ACTIVE) {
3213 1.192 msaitoh active = sc->sc_mii.mii_media_active;
3214 1.192 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
3215 1.192 msaitoh switch (IFM_SUBTYPE(active)) {
3216 1.192 msaitoh case IFM_10_T:
3217 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
3218 1.192 msaitoh break;
3219 1.192 msaitoh case IFM_100_TX:
3220 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
3221 1.192 msaitoh break;
3222 1.192 msaitoh case IFM_1000_T:
3223 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
3224 1.192 msaitoh break;
3225 1.192 msaitoh default:
3226 1.192 msaitoh /*
3227 1.192 msaitoh * fiber?
3228 1.192 msaitoh * Shoud not enter here.
3229 1.192 msaitoh */
3230 1.192 msaitoh printf("unknown media (%x)\n",
3231 1.192 msaitoh active);
3232 1.192 msaitoh break;
3233 1.170 msaitoh }
3234 1.192 msaitoh if (active & IFM_FDX)
3235 1.192 msaitoh sc->sc_ctrl |= CTRL_FD;
3236 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3237 1.192 msaitoh }
3238 1.202 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
3239 1.202 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
3240 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
3241 1.192 msaitoh } else if (sc->sc_type == WM_T_PCH) {
3242 1.192 msaitoh wm_k1_gig_workaround_hv(sc,
3243 1.192 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
3244 1.192 msaitoh }
3245 1.192 msaitoh
3246 1.192 msaitoh if ((sc->sc_phytype == WMPHY_82578)
3247 1.192 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
3248 1.192 msaitoh == IFM_1000_T)) {
3249 1.192 msaitoh
3250 1.192 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
3251 1.192 msaitoh delay(200*1000); /* XXX too big */
3252 1.192 msaitoh
3253 1.192 msaitoh /* Link stall fix for link up */
3254 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3255 1.192 msaitoh HV_MUX_DATA_CTRL,
3256 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
3257 1.192 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
3258 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3259 1.192 msaitoh HV_MUX_DATA_CTRL,
3260 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
3261 1.170 msaitoh }
3262 1.1 thorpej }
3263 1.192 msaitoh } else if (icr & ICR_RXSEQ) {
3264 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3265 1.192 msaitoh ("%s: LINK Receive sequence error\n",
3266 1.192 msaitoh device_xname(sc->sc_dev)));
3267 1.1 thorpej }
3268 1.192 msaitoh }
3269 1.192 msaitoh
3270 1.192 msaitoh /*
3271 1.192 msaitoh * wm_linkintr_tbi:
3272 1.192 msaitoh *
3273 1.192 msaitoh * Helper; handle link interrupts for TBI mode.
3274 1.192 msaitoh */
3275 1.192 msaitoh static void
3276 1.192 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
3277 1.192 msaitoh {
3278 1.192 msaitoh uint32_t status;
3279 1.192 msaitoh
3280 1.192 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3281 1.192 msaitoh __func__));
3282 1.1 thorpej
3283 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3284 1.1 thorpej if (icr & ICR_LSC) {
3285 1.1 thorpej if (status & STATUS_LU) {
3286 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
3287 1.160 christos device_xname(sc->sc_dev),
3288 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3289 1.173 msaitoh /*
3290 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
3291 1.173 msaitoh * so we should update sc->sc_ctrl
3292 1.173 msaitoh */
3293 1.198 msaitoh
3294 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3295 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3296 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3297 1.1 thorpej if (status & STATUS_FD)
3298 1.1 thorpej sc->sc_tctl |=
3299 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3300 1.1 thorpej else
3301 1.1 thorpej sc->sc_tctl |=
3302 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3303 1.173 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
3304 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3305 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3306 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3307 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3308 1.71 thorpej sc->sc_fcrtl);
3309 1.1 thorpej sc->sc_tbi_linkup = 1;
3310 1.1 thorpej } else {
3311 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
3312 1.161 cegger device_xname(sc->sc_dev)));
3313 1.1 thorpej sc->sc_tbi_linkup = 0;
3314 1.1 thorpej }
3315 1.1 thorpej wm_tbi_set_linkled(sc);
3316 1.173 msaitoh } else if (icr & ICR_RXCFG) {
3317 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
3318 1.173 msaitoh device_xname(sc->sc_dev)));
3319 1.173 msaitoh sc->sc_tbi_nrxcfg++;
3320 1.173 msaitoh wm_check_for_link(sc);
3321 1.1 thorpej } else if (icr & ICR_RXSEQ) {
3322 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3323 1.1 thorpej ("%s: LINK: Receive sequence error\n",
3324 1.160 christos device_xname(sc->sc_dev)));
3325 1.1 thorpej }
3326 1.1 thorpej }
3327 1.1 thorpej
3328 1.1 thorpej /*
3329 1.192 msaitoh * wm_linkintr:
3330 1.192 msaitoh *
3331 1.192 msaitoh * Helper; handle link interrupts.
3332 1.192 msaitoh */
3333 1.192 msaitoh static void
3334 1.192 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
3335 1.192 msaitoh {
3336 1.192 msaitoh
3337 1.192 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3338 1.192 msaitoh wm_linkintr_gmii(sc, icr);
3339 1.192 msaitoh else
3340 1.192 msaitoh wm_linkintr_tbi(sc, icr);
3341 1.192 msaitoh }
3342 1.192 msaitoh
3343 1.192 msaitoh /*
3344 1.1 thorpej * wm_tick:
3345 1.1 thorpej *
3346 1.1 thorpej * One second timer, used to check link status, sweep up
3347 1.1 thorpej * completed transmit jobs, etc.
3348 1.1 thorpej */
3349 1.47 thorpej static void
3350 1.1 thorpej wm_tick(void *arg)
3351 1.1 thorpej {
3352 1.1 thorpej struct wm_softc *sc = arg;
3353 1.127 bouyer struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3354 1.1 thorpej int s;
3355 1.1 thorpej
3356 1.1 thorpej s = splnet();
3357 1.1 thorpej
3358 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
3359 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3360 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3361 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3362 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3363 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3364 1.71 thorpej }
3365 1.71 thorpej
3366 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3367 1.196 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
3368 1.196 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
3369 1.196 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
3370 1.196 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
3371 1.196 msaitoh + CSR_READ(sc, WMREG_RXERRC)
3372 1.196 msaitoh + CSR_READ(sc, WMREG_SEC)
3373 1.196 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
3374 1.196 msaitoh + CSR_READ(sc, WMREG_RLEC);
3375 1.196 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
3376 1.127 bouyer
3377 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
3378 1.1 thorpej mii_tick(&sc->sc_mii);
3379 1.1 thorpej else
3380 1.1 thorpej wm_tbi_check_link(sc);
3381 1.1 thorpej
3382 1.1 thorpej splx(s);
3383 1.1 thorpej
3384 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3385 1.1 thorpej }
3386 1.1 thorpej
3387 1.1 thorpej /*
3388 1.1 thorpej * wm_reset:
3389 1.1 thorpej *
3390 1.1 thorpej * Reset the i82542 chip.
3391 1.1 thorpej */
3392 1.47 thorpej static void
3393 1.1 thorpej wm_reset(struct wm_softc *sc)
3394 1.1 thorpej {
3395 1.189 msaitoh int phy_reset = 0;
3396 1.199 msaitoh uint32_t reg, mask;
3397 1.189 msaitoh int i;
3398 1.1 thorpej
3399 1.78 thorpej /*
3400 1.78 thorpej * Allocate on-chip memory according to the MTU size.
3401 1.78 thorpej * The Packet Buffer Allocation register must be written
3402 1.78 thorpej * before the chip is reset.
3403 1.78 thorpej */
3404 1.120 msaitoh switch (sc->sc_type) {
3405 1.120 msaitoh case WM_T_82547:
3406 1.120 msaitoh case WM_T_82547_2:
3407 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3408 1.78 thorpej PBA_22K : PBA_30K;
3409 1.78 thorpej sc->sc_txfifo_head = 0;
3410 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3411 1.78 thorpej sc->sc_txfifo_size =
3412 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3413 1.78 thorpej sc->sc_txfifo_stall = 0;
3414 1.120 msaitoh break;
3415 1.120 msaitoh case WM_T_82571:
3416 1.198 msaitoh case WM_T_82572:
3417 1.199 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3418 1.198 msaitoh case WM_T_80003:
3419 1.120 msaitoh sc->sc_pba = PBA_32K;
3420 1.120 msaitoh break;
3421 1.199 msaitoh case WM_T_82580:
3422 1.199 msaitoh case WM_T_82580ER:
3423 1.199 msaitoh sc->sc_pba = PBA_35K;
3424 1.199 msaitoh break;
3425 1.199 msaitoh case WM_T_82576:
3426 1.199 msaitoh sc->sc_pba = PBA_64K;
3427 1.199 msaitoh break;
3428 1.120 msaitoh case WM_T_82573:
3429 1.185 msaitoh sc->sc_pba = PBA_12K;
3430 1.185 msaitoh break;
3431 1.165 sborrill case WM_T_82574:
3432 1.185 msaitoh case WM_T_82583:
3433 1.185 msaitoh sc->sc_pba = PBA_20K;
3434 1.120 msaitoh break;
3435 1.139 bouyer case WM_T_ICH8:
3436 1.139 bouyer sc->sc_pba = PBA_8K;
3437 1.139 bouyer CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3438 1.139 bouyer break;
3439 1.144 msaitoh case WM_T_ICH9:
3440 1.167 msaitoh case WM_T_ICH10:
3441 1.190 msaitoh case WM_T_PCH:
3442 1.144 msaitoh sc->sc_pba = PBA_10K;
3443 1.144 msaitoh break;
3444 1.120 msaitoh default:
3445 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3446 1.120 msaitoh PBA_40K : PBA_48K;
3447 1.120 msaitoh break;
3448 1.78 thorpej }
3449 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3450 1.78 thorpej
3451 1.199 msaitoh /* Prevent the PCI-E bus from sticking */
3452 1.144 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3453 1.144 msaitoh int timeout = 800;
3454 1.144 msaitoh
3455 1.144 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3456 1.144 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3457 1.144 msaitoh
3458 1.185 msaitoh while (timeout--) {
3459 1.144 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
3460 1.144 msaitoh break;
3461 1.144 msaitoh delay(100);
3462 1.144 msaitoh }
3463 1.144 msaitoh }
3464 1.144 msaitoh
3465 1.199 msaitoh /* Set the completion timeout for interface */
3466 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
3467 1.199 msaitoh wm_set_pcie_completion_timeout(sc);
3468 1.199 msaitoh
3469 1.199 msaitoh /* Clear interrupt */
3470 1.144 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3471 1.144 msaitoh
3472 1.189 msaitoh /* Stop the transmit and receive processes. */
3473 1.189 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3474 1.189 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3475 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
3476 1.189 msaitoh
3477 1.199 msaitoh /* XXX set_tbi_sbp_82543() */
3478 1.189 msaitoh
3479 1.189 msaitoh delay(10*1000);
3480 1.189 msaitoh
3481 1.189 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3482 1.194 msaitoh switch (sc->sc_type) {
3483 1.189 msaitoh case WM_T_82573:
3484 1.189 msaitoh case WM_T_82574:
3485 1.189 msaitoh case WM_T_82583:
3486 1.189 msaitoh i = 0;
3487 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR)
3488 1.189 msaitoh | EXTCNFCTR_MDIO_SW_OWNERSHIP;
3489 1.189 msaitoh do {
3490 1.189 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
3491 1.189 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
3492 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
3493 1.189 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
3494 1.189 msaitoh break;
3495 1.189 msaitoh reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
3496 1.189 msaitoh delay(2*1000);
3497 1.189 msaitoh i++;
3498 1.189 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
3499 1.189 msaitoh break;
3500 1.189 msaitoh default:
3501 1.189 msaitoh break;
3502 1.189 msaitoh }
3503 1.189 msaitoh
3504 1.137 msaitoh /*
3505 1.138 salo * 82541 Errata 29? & 82547 Errata 28?
3506 1.137 msaitoh * See also the description about PHY_RST bit in CTRL register
3507 1.137 msaitoh * in 8254x_GBe_SDM.pdf.
3508 1.137 msaitoh */
3509 1.137 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3510 1.137 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3511 1.137 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3512 1.137 msaitoh delay(5000);
3513 1.137 msaitoh }
3514 1.137 msaitoh
3515 1.53 thorpej switch (sc->sc_type) {
3516 1.189 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3517 1.53 thorpej case WM_T_82541:
3518 1.53 thorpej case WM_T_82541_2:
3519 1.189 msaitoh case WM_T_82547:
3520 1.189 msaitoh case WM_T_82547_2:
3521 1.53 thorpej /*
3522 1.88 briggs * On some chipsets, a reset through a memory-mapped write
3523 1.88 briggs * cycle can cause the chip to reset before completing the
3524 1.88 briggs * write cycle. This causes major headache that can be
3525 1.88 briggs * avoided by issuing the reset via indirect register writes
3526 1.88 briggs * through I/O space.
3527 1.88 briggs *
3528 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
3529 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
3530 1.88 briggs * reset.
3531 1.53 thorpej */
3532 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
3533 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3534 1.53 thorpej else
3535 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3536 1.53 thorpej break;
3537 1.53 thorpej case WM_T_82545_3:
3538 1.53 thorpej case WM_T_82546_3:
3539 1.53 thorpej /* Use the shadow control register on these chips. */
3540 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3541 1.53 thorpej break;
3542 1.189 msaitoh case WM_T_80003:
3543 1.199 msaitoh mask = swfwphysem[sc->sc_funcid];
3544 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3545 1.189 msaitoh wm_get_swfw_semaphore(sc, mask);
3546 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3547 1.189 msaitoh wm_put_swfw_semaphore(sc, mask);
3548 1.189 msaitoh break;
3549 1.139 bouyer case WM_T_ICH8:
3550 1.144 msaitoh case WM_T_ICH9:
3551 1.167 msaitoh case WM_T_ICH10:
3552 1.190 msaitoh case WM_T_PCH:
3553 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3554 1.189 msaitoh if (wm_check_reset_block(sc) == 0) {
3555 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
3556 1.190 msaitoh uint32_t status;
3557 1.190 msaitoh
3558 1.190 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3559 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
3560 1.190 msaitoh status & ~STATUS_PHYRA);
3561 1.190 msaitoh }
3562 1.190 msaitoh
3563 1.189 msaitoh reg |= CTRL_PHY_RESET;
3564 1.189 msaitoh phy_reset = 1;
3565 1.189 msaitoh }
3566 1.139 bouyer wm_get_swfwhw_semaphore(sc);
3567 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3568 1.189 msaitoh delay(20*1000);
3569 1.189 msaitoh wm_put_swfwhw_semaphore(sc);
3570 1.188 msaitoh break;
3571 1.189 msaitoh case WM_T_82542_2_0:
3572 1.189 msaitoh case WM_T_82542_2_1:
3573 1.189 msaitoh case WM_T_82543:
3574 1.189 msaitoh case WM_T_82540:
3575 1.189 msaitoh case WM_T_82545:
3576 1.189 msaitoh case WM_T_82546:
3577 1.189 msaitoh case WM_T_82571:
3578 1.189 msaitoh case WM_T_82572:
3579 1.189 msaitoh case WM_T_82573:
3580 1.189 msaitoh case WM_T_82574:
3581 1.199 msaitoh case WM_T_82575:
3582 1.199 msaitoh case WM_T_82576:
3583 1.208 msaitoh case WM_T_82580:
3584 1.208 msaitoh case WM_T_82580ER:
3585 1.189 msaitoh case WM_T_82583:
3586 1.53 thorpej default:
3587 1.53 thorpej /* Everything else can safely use the documented method. */
3588 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3589 1.53 thorpej break;
3590 1.53 thorpej }
3591 1.189 msaitoh
3592 1.189 msaitoh if (phy_reset != 0)
3593 1.189 msaitoh wm_get_cfg_done(sc);
3594 1.1 thorpej
3595 1.146 msaitoh /* reload EEPROM */
3596 1.194 msaitoh switch (sc->sc_type) {
3597 1.144 msaitoh case WM_T_82542_2_0:
3598 1.144 msaitoh case WM_T_82542_2_1:
3599 1.144 msaitoh case WM_T_82543:
3600 1.144 msaitoh case WM_T_82544:
3601 1.144 msaitoh delay(10);
3602 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3603 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3604 1.144 msaitoh delay(2000);
3605 1.144 msaitoh break;
3606 1.189 msaitoh case WM_T_82540:
3607 1.189 msaitoh case WM_T_82545:
3608 1.189 msaitoh case WM_T_82545_3:
3609 1.189 msaitoh case WM_T_82546:
3610 1.189 msaitoh case WM_T_82546_3:
3611 1.189 msaitoh delay(5*1000);
3612 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3613 1.189 msaitoh break;
3614 1.144 msaitoh case WM_T_82541:
3615 1.144 msaitoh case WM_T_82541_2:
3616 1.144 msaitoh case WM_T_82547:
3617 1.144 msaitoh case WM_T_82547_2:
3618 1.144 msaitoh delay(20000);
3619 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3620 1.144 msaitoh break;
3621 1.189 msaitoh case WM_T_82571:
3622 1.189 msaitoh case WM_T_82572:
3623 1.144 msaitoh case WM_T_82573:
3624 1.165 sborrill case WM_T_82574:
3625 1.185 msaitoh case WM_T_82583:
3626 1.146 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3627 1.146 msaitoh delay(10);
3628 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3629 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3630 1.146 msaitoh }
3631 1.145 msaitoh /* check EECD_EE_AUTORD */
3632 1.146 msaitoh wm_get_auto_rd_done(sc);
3633 1.189 msaitoh /*
3634 1.189 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3635 1.189 msaitoh * is set.
3636 1.189 msaitoh */
3637 1.189 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3638 1.189 msaitoh || (sc->sc_type == WM_T_82583))
3639 1.189 msaitoh delay(25*1000);
3640 1.189 msaitoh break;
3641 1.199 msaitoh case WM_T_82575:
3642 1.199 msaitoh case WM_T_82576:
3643 1.208 msaitoh case WM_T_82580:
3644 1.208 msaitoh case WM_T_82580ER:
3645 1.189 msaitoh case WM_T_80003:
3646 1.189 msaitoh case WM_T_ICH8:
3647 1.189 msaitoh case WM_T_ICH9:
3648 1.189 msaitoh /* check EECD_EE_AUTORD */
3649 1.189 msaitoh wm_get_auto_rd_done(sc);
3650 1.189 msaitoh break;
3651 1.190 msaitoh case WM_T_ICH10:
3652 1.190 msaitoh case WM_T_PCH:
3653 1.189 msaitoh wm_lan_init_done(sc);
3654 1.189 msaitoh break;
3655 1.189 msaitoh default:
3656 1.189 msaitoh panic("%s: unknown type\n", __func__);
3657 1.127 bouyer }
3658 1.144 msaitoh
3659 1.199 msaitoh /* Check whether EEPROM is present or not */
3660 1.199 msaitoh switch (sc->sc_type) {
3661 1.199 msaitoh case WM_T_82575:
3662 1.199 msaitoh case WM_T_82576:
3663 1.208 msaitoh #if 0 /* XXX */
3664 1.199 msaitoh case WM_T_82580:
3665 1.208 msaitoh case WM_T_82580ER:
3666 1.208 msaitoh #endif
3667 1.199 msaitoh case WM_T_ICH8:
3668 1.199 msaitoh case WM_T_ICH9:
3669 1.199 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
3670 1.199 msaitoh /* Not found */
3671 1.199 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
3672 1.208 msaitoh if ((sc->sc_type == WM_T_82575)
3673 1.208 msaitoh || (sc->sc_type == WM_T_82576)
3674 1.208 msaitoh || (sc->sc_type == WM_T_82580)
3675 1.208 msaitoh || (sc->sc_type == WM_T_82580ER))
3676 1.199 msaitoh wm_reset_init_script_82575(sc);
3677 1.199 msaitoh }
3678 1.199 msaitoh break;
3679 1.199 msaitoh default:
3680 1.199 msaitoh break;
3681 1.199 msaitoh }
3682 1.199 msaitoh
3683 1.208 msaitoh if ((sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)) {
3684 1.208 msaitoh /* clear global device reset status bit */
3685 1.208 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
3686 1.208 msaitoh }
3687 1.208 msaitoh
3688 1.199 msaitoh /* Clear any pending interrupt events. */
3689 1.199 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3690 1.199 msaitoh reg = CSR_READ(sc, WMREG_ICR);
3691 1.199 msaitoh
3692 1.174 msaitoh /* reload sc_ctrl */
3693 1.174 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3694 1.174 msaitoh
3695 1.192 msaitoh /* dummy read from WUC */
3696 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3697 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
3698 1.190 msaitoh /*
3699 1.190 msaitoh * For PCH, this write will make sure that any noise will be detected
3700 1.190 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
3701 1.190 msaitoh * to the DMA engine
3702 1.190 msaitoh */
3703 1.190 msaitoh if (sc->sc_type == WM_T_PCH)
3704 1.190 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
3705 1.190 msaitoh
3706 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3707 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
3708 1.144 msaitoh
3709 1.199 msaitoh /* XXX need special handling for 82580 */
3710 1.1 thorpej }
3711 1.1 thorpej
3712 1.217 dyoung static void
3713 1.217 dyoung wm_set_vlan(struct wm_softc *sc)
3714 1.217 dyoung {
3715 1.217 dyoung /* Deal with VLAN enables. */
3716 1.217 dyoung if (VLAN_ATTACHED(&sc->sc_ethercom))
3717 1.217 dyoung sc->sc_ctrl |= CTRL_VME;
3718 1.217 dyoung else
3719 1.217 dyoung sc->sc_ctrl &= ~CTRL_VME;
3720 1.217 dyoung
3721 1.217 dyoung /* Write the control registers. */
3722 1.217 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3723 1.217 dyoung }
3724 1.217 dyoung
3725 1.1 thorpej /*
3726 1.1 thorpej * wm_init: [ifnet interface function]
3727 1.1 thorpej *
3728 1.1 thorpej * Initialize the interface. Must be called at splnet().
3729 1.1 thorpej */
3730 1.47 thorpej static int
3731 1.1 thorpej wm_init(struct ifnet *ifp)
3732 1.1 thorpej {
3733 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3734 1.1 thorpej struct wm_rxsoft *rxs;
3735 1.1 thorpej int i, error = 0;
3736 1.1 thorpej uint32_t reg;
3737 1.1 thorpej
3738 1.42 thorpej /*
3739 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
3740 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
3741 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
3742 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
3743 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
3744 1.42 thorpej * of the front of the headers) is aligned.
3745 1.42 thorpej *
3746 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
3747 1.42 thorpej * jumbo frames.
3748 1.42 thorpej */
3749 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
3750 1.42 thorpej sc->sc_align_tweak = 0;
3751 1.41 tls #else
3752 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
3753 1.42 thorpej sc->sc_align_tweak = 0;
3754 1.42 thorpej else
3755 1.42 thorpej sc->sc_align_tweak = 2;
3756 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
3757 1.41 tls
3758 1.1 thorpej /* Cancel any pending I/O. */
3759 1.1 thorpej wm_stop(ifp, 0);
3760 1.1 thorpej
3761 1.127 bouyer /* update statistics before reset */
3762 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3763 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3764 1.127 bouyer
3765 1.1 thorpej /* Reset the chip to a known state. */
3766 1.1 thorpej wm_reset(sc);
3767 1.1 thorpej
3768 1.169 msaitoh switch (sc->sc_type) {
3769 1.169 msaitoh case WM_T_82571:
3770 1.169 msaitoh case WM_T_82572:
3771 1.169 msaitoh case WM_T_82573:
3772 1.169 msaitoh case WM_T_82574:
3773 1.185 msaitoh case WM_T_82583:
3774 1.169 msaitoh case WM_T_80003:
3775 1.169 msaitoh case WM_T_ICH8:
3776 1.169 msaitoh case WM_T_ICH9:
3777 1.169 msaitoh case WM_T_ICH10:
3778 1.190 msaitoh case WM_T_PCH:
3779 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
3780 1.169 msaitoh wm_get_hw_control(sc);
3781 1.169 msaitoh break;
3782 1.169 msaitoh default:
3783 1.169 msaitoh break;
3784 1.169 msaitoh }
3785 1.169 msaitoh
3786 1.191 msaitoh /* Reset the PHY. */
3787 1.191 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3788 1.191 msaitoh wm_gmii_reset(sc);
3789 1.191 msaitoh
3790 1.192 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3791 1.192 msaitoh /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3792 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3793 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
3794 1.192 msaitoh
3795 1.1 thorpej /* Initialize the transmit descriptor ring. */
3796 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
3797 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
3798 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3799 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
3800 1.1 thorpej sc->sc_txnext = 0;
3801 1.5 thorpej
3802 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3803 1.211 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
3804 1.211 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
3805 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
3806 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
3807 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
3808 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
3809 1.1 thorpej } else {
3810 1.211 msaitoh CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
3811 1.211 msaitoh CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
3812 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
3813 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
3814 1.150 tls CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
3815 1.150 tls CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
3816 1.1 thorpej
3817 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3818 1.211 msaitoh /*
3819 1.211 msaitoh * Don't write TDT before TCTL.EN is set.
3820 1.211 msaitoh * See the document.
3821 1.211 msaitoh */
3822 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
3823 1.199 msaitoh | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
3824 1.199 msaitoh | TXDCTL_WTHRESH(0));
3825 1.199 msaitoh else {
3826 1.211 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
3827 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
3828 1.199 msaitoh TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
3829 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
3830 1.199 msaitoh RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
3831 1.199 msaitoh }
3832 1.1 thorpej }
3833 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
3834 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
3835 1.1 thorpej
3836 1.1 thorpej /* Initialize the transmit job descriptors. */
3837 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
3838 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
3839 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
3840 1.1 thorpej sc->sc_txsnext = 0;
3841 1.1 thorpej sc->sc_txsdirty = 0;
3842 1.1 thorpej
3843 1.1 thorpej /*
3844 1.1 thorpej * Initialize the receive descriptor and receive job
3845 1.1 thorpej * descriptor rings.
3846 1.1 thorpej */
3847 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3848 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
3849 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
3850 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
3851 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
3852 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
3853 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
3854 1.1 thorpej
3855 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
3856 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
3857 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
3858 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
3859 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
3860 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
3861 1.1 thorpej } else {
3862 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
3863 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
3864 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
3865 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3866 1.199 msaitoh CSR_WRITE(sc, WMREG_EITR(0), 450);
3867 1.199 msaitoh if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
3868 1.199 msaitoh panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
3869 1.199 msaitoh CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
3870 1.199 msaitoh | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
3871 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
3872 1.199 msaitoh | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
3873 1.199 msaitoh | RXDCTL_WTHRESH(1));
3874 1.199 msaitoh } else {
3875 1.199 msaitoh CSR_WRITE(sc, WMREG_RDH, 0);
3876 1.199 msaitoh CSR_WRITE(sc, WMREG_RDT, 0);
3877 1.199 msaitoh CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
3878 1.199 msaitoh CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
3879 1.199 msaitoh }
3880 1.1 thorpej }
3881 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3882 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3883 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
3884 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
3885 1.84 thorpej log(LOG_ERR, "%s: unable to allocate or map rx "
3886 1.1 thorpej "buffer %d, error = %d\n",
3887 1.160 christos device_xname(sc->sc_dev), i, error);
3888 1.1 thorpej /*
3889 1.1 thorpej * XXX Should attempt to run with fewer receive
3890 1.1 thorpej * XXX buffers instead of just failing.
3891 1.1 thorpej */
3892 1.1 thorpej wm_rxdrain(sc);
3893 1.1 thorpej goto out;
3894 1.1 thorpej }
3895 1.199 msaitoh } else {
3896 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3897 1.199 msaitoh WM_INIT_RXDESC(sc, i);
3898 1.211 msaitoh /*
3899 1.211 msaitoh * For 82575 and newer device, the RX descriptors
3900 1.211 msaitoh * must be initialized after the setting of RCTL.EN in
3901 1.211 msaitoh * wm_set_filter()
3902 1.211 msaitoh */
3903 1.199 msaitoh }
3904 1.1 thorpej }
3905 1.1 thorpej sc->sc_rxptr = 0;
3906 1.1 thorpej sc->sc_rxdiscard = 0;
3907 1.1 thorpej WM_RXCHAIN_RESET(sc);
3908 1.1 thorpej
3909 1.1 thorpej /*
3910 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
3911 1.1 thorpej */
3912 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
3913 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
3914 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
3915 1.1 thorpej
3916 1.1 thorpej /*
3917 1.1 thorpej * Set up flow-control parameters.
3918 1.1 thorpej *
3919 1.1 thorpej * XXX Values could probably stand some tuning.
3920 1.1 thorpej */
3921 1.177 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
3922 1.190 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
3923 1.139 bouyer CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
3924 1.139 bouyer CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
3925 1.139 bouyer CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
3926 1.139 bouyer }
3927 1.71 thorpej
3928 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
3929 1.71 thorpej if (sc->sc_type < WM_T_82543) {
3930 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
3931 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
3932 1.71 thorpej } else {
3933 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
3934 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
3935 1.1 thorpej }
3936 1.177 msaitoh
3937 1.177 msaitoh if (sc->sc_type == WM_T_80003)
3938 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
3939 1.177 msaitoh else
3940 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
3941 1.1 thorpej
3942 1.217 dyoung /* Writes the control register. */
3943 1.217 dyoung wm_set_vlan(sc);
3944 1.177 msaitoh
3945 1.177 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
3946 1.127 bouyer int val;
3947 1.177 msaitoh
3948 1.177 msaitoh switch (sc->sc_type) {
3949 1.177 msaitoh case WM_T_80003:
3950 1.177 msaitoh case WM_T_ICH8:
3951 1.177 msaitoh case WM_T_ICH9:
3952 1.177 msaitoh case WM_T_ICH10:
3953 1.190 msaitoh case WM_T_PCH:
3954 1.177 msaitoh /*
3955 1.177 msaitoh * Set the mac to wait the maximum time between each
3956 1.177 msaitoh * iteration and increase the max iterations when
3957 1.177 msaitoh * polling the phy; this fixes erroneous timeouts at
3958 1.177 msaitoh * 10Mbps.
3959 1.177 msaitoh */
3960 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
3961 1.177 msaitoh 0xFFFF);
3962 1.178 msaitoh val = wm_kmrn_readreg(sc,
3963 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
3964 1.177 msaitoh val |= 0x3F;
3965 1.178 msaitoh wm_kmrn_writereg(sc,
3966 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
3967 1.177 msaitoh break;
3968 1.177 msaitoh default:
3969 1.177 msaitoh break;
3970 1.177 msaitoh }
3971 1.177 msaitoh
3972 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
3973 1.177 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
3974 1.177 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
3975 1.177 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
3976 1.177 msaitoh
3977 1.177 msaitoh /* Bypass RX and TX FIFO's */
3978 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
3979 1.198 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
3980 1.198 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
3981 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
3982 1.177 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
3983 1.177 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
3984 1.177 msaitoh }
3985 1.127 bouyer }
3986 1.1 thorpej #if 0
3987 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
3988 1.1 thorpej #endif
3989 1.1 thorpej
3990 1.1 thorpej /*
3991 1.1 thorpej * Set up checksum offload parameters.
3992 1.1 thorpej */
3993 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
3994 1.130 yamt reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
3995 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
3996 1.1 thorpej reg |= RXCSUM_IPOFL;
3997 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
3998 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
3999 1.130 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
4000 1.130 yamt reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
4001 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
4002 1.1 thorpej
4003 1.173 msaitoh /* Reset TBI's RXCFG count */
4004 1.173 msaitoh sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
4005 1.173 msaitoh
4006 1.1 thorpej /*
4007 1.1 thorpej * Set up the interrupt registers.
4008 1.1 thorpej */
4009 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4010 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
4011 1.1 thorpej ICR_RXO | ICR_RXT0;
4012 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
4013 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
4014 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4015 1.1 thorpej
4016 1.177 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4017 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
4018 1.177 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4019 1.177 msaitoh reg |= KABGTXD_BGSQLBIAS;
4020 1.177 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4021 1.177 msaitoh }
4022 1.177 msaitoh
4023 1.1 thorpej /* Set up the inter-packet gap. */
4024 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
4025 1.1 thorpej
4026 1.92 briggs if (sc->sc_type >= WM_T_82543) {
4027 1.150 tls /*
4028 1.150 tls * Set up the interrupt throttling register (units of 256ns)
4029 1.150 tls * Note that a footnote in Intel's documentation says this
4030 1.150 tls * ticker runs at 1/4 the rate when the chip is in 100Mbit
4031 1.150 tls * or 10Mbit mode. Empirically, it appears to be the case
4032 1.150 tls * that that is also true for the 1024ns units of the other
4033 1.150 tls * interrupt-related timer registers -- so, really, we ought
4034 1.150 tls * to divide this value by 4 when the link speed is low.
4035 1.150 tls *
4036 1.150 tls * XXX implement this division at link speed change!
4037 1.150 tls */
4038 1.153 tls
4039 1.153 tls /*
4040 1.153 tls * For N interrupts/sec, set this value to:
4041 1.153 tls * 1000000000 / (N * 256). Note that we set the
4042 1.153 tls * absolute and packet timer values to this value
4043 1.153 tls * divided by 4 to get "simple timer" behavior.
4044 1.153 tls */
4045 1.153 tls
4046 1.153 tls sc->sc_itr = 1500; /* 2604 ints/sec */
4047 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4048 1.92 briggs }
4049 1.92 briggs
4050 1.1 thorpej /* Set the VLAN ethernetype. */
4051 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4052 1.1 thorpej
4053 1.1 thorpej /*
4054 1.1 thorpej * Set up the transmit control register; we start out with
4055 1.1 thorpej * a collision distance suitable for FDX, but update it whe
4056 1.1 thorpej * we resolve the media type.
4057 1.1 thorpej */
4058 1.178 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4059 1.178 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4060 1.178 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4061 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
4062 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
4063 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4064 1.1 thorpej
4065 1.211 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4066 1.211 msaitoh /*
4067 1.211 msaitoh * Write TDT after TCTL.EN is set.
4068 1.211 msaitoh * See the document.
4069 1.211 msaitoh */
4070 1.211 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
4071 1.211 msaitoh }
4072 1.211 msaitoh
4073 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
4074 1.177 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
4075 1.177 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
4076 1.177 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
4077 1.177 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
4078 1.177 msaitoh }
4079 1.177 msaitoh
4080 1.1 thorpej /* Set the media. */
4081 1.152 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
4082 1.152 dyoung goto out;
4083 1.1 thorpej
4084 1.203 msaitoh /* Configure for OS presence */
4085 1.203 msaitoh wm_init_manageability(sc);
4086 1.203 msaitoh
4087 1.1 thorpej /*
4088 1.1 thorpej * Set up the receive control register; we actually program
4089 1.1 thorpej * the register when we set the receive filter. Use multicast
4090 1.1 thorpej * address offset type 0.
4091 1.1 thorpej *
4092 1.11 thorpej * Only the i82544 has the ability to strip the incoming
4093 1.1 thorpej * CRC, so we don't enable that feature.
4094 1.1 thorpej */
4095 1.1 thorpej sc->sc_mchash_type = 0;
4096 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
4097 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
4098 1.120 msaitoh
4099 1.187 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
4100 1.199 msaitoh && (ifp->if_mtu > ETHERMTU)) {
4101 1.199 msaitoh sc->sc_rctl |= RCTL_LPE;
4102 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4103 1.199 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
4104 1.199 msaitoh }
4105 1.41 tls
4106 1.119 uebayasi if (MCLBYTES == 2048) {
4107 1.41 tls sc->sc_rctl |= RCTL_2k;
4108 1.41 tls } else {
4109 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
4110 1.194 msaitoh switch (MCLBYTES) {
4111 1.41 tls case 4096:
4112 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
4113 1.41 tls break;
4114 1.41 tls case 8192:
4115 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
4116 1.41 tls break;
4117 1.41 tls case 16384:
4118 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
4119 1.41 tls break;
4120 1.41 tls default:
4121 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
4122 1.41 tls MCLBYTES);
4123 1.41 tls break;
4124 1.41 tls }
4125 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
4126 1.41 tls }
4127 1.1 thorpej
4128 1.1 thorpej /* Set the receive filter. */
4129 1.1 thorpej wm_set_filter(sc);
4130 1.1 thorpej
4131 1.211 msaitoh /* On 575 and later set RDT only if RX enabled */
4132 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4133 1.199 msaitoh for (i = 0; i < WM_NRXDESC; i++)
4134 1.199 msaitoh WM_INIT_RXDESC(sc, i);
4135 1.199 msaitoh
4136 1.1 thorpej /* Start the one second link check clock. */
4137 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
4138 1.1 thorpej
4139 1.1 thorpej /* ...all done! */
4140 1.96 perry ifp->if_flags |= IFF_RUNNING;
4141 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
4142 1.1 thorpej
4143 1.1 thorpej out:
4144 1.213 msaitoh sc->sc_if_flags = ifp->if_flags;
4145 1.1 thorpej if (error)
4146 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
4147 1.160 christos device_xname(sc->sc_dev));
4148 1.194 msaitoh return error;
4149 1.1 thorpej }
4150 1.1 thorpej
4151 1.1 thorpej /*
4152 1.1 thorpej * wm_rxdrain:
4153 1.1 thorpej *
4154 1.1 thorpej * Drain the receive queue.
4155 1.1 thorpej */
4156 1.47 thorpej static void
4157 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
4158 1.1 thorpej {
4159 1.1 thorpej struct wm_rxsoft *rxs;
4160 1.1 thorpej int i;
4161 1.1 thorpej
4162 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
4163 1.1 thorpej rxs = &sc->sc_rxsoft[i];
4164 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
4165 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4166 1.1 thorpej m_freem(rxs->rxs_mbuf);
4167 1.1 thorpej rxs->rxs_mbuf = NULL;
4168 1.1 thorpej }
4169 1.1 thorpej }
4170 1.1 thorpej }
4171 1.1 thorpej
4172 1.1 thorpej /*
4173 1.1 thorpej * wm_stop: [ifnet interface function]
4174 1.1 thorpej *
4175 1.1 thorpej * Stop transmission on the interface.
4176 1.1 thorpej */
4177 1.47 thorpej static void
4178 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
4179 1.1 thorpej {
4180 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4181 1.1 thorpej struct wm_txsoft *txs;
4182 1.1 thorpej int i;
4183 1.1 thorpej
4184 1.1 thorpej /* Stop the one second clock. */
4185 1.1 thorpej callout_stop(&sc->sc_tick_ch);
4186 1.1 thorpej
4187 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
4188 1.78 thorpej if (sc->sc_type == WM_T_82547)
4189 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
4190 1.78 thorpej
4191 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
4192 1.1 thorpej /* Down the MII. */
4193 1.1 thorpej mii_down(&sc->sc_mii);
4194 1.173 msaitoh } else {
4195 1.173 msaitoh #if 0
4196 1.173 msaitoh /* Should we clear PHY's status properly? */
4197 1.173 msaitoh wm_reset(sc);
4198 1.173 msaitoh #endif
4199 1.1 thorpej }
4200 1.1 thorpej
4201 1.1 thorpej /* Stop the transmit and receive processes. */
4202 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
4203 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
4204 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
4205 1.1 thorpej
4206 1.102 scw /*
4207 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
4208 1.102 scw * interrupt line.
4209 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
4210 1.102 scw * any currently pending or shared interrupt.
4211 1.102 scw */
4212 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4213 1.102 scw sc->sc_icr = 0;
4214 1.102 scw
4215 1.1 thorpej /* Release any queued transmit buffers. */
4216 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
4217 1.1 thorpej txs = &sc->sc_txsoft[i];
4218 1.1 thorpej if (txs->txs_mbuf != NULL) {
4219 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
4220 1.1 thorpej m_freem(txs->txs_mbuf);
4221 1.1 thorpej txs->txs_mbuf = NULL;
4222 1.1 thorpej }
4223 1.1 thorpej }
4224 1.1 thorpej
4225 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
4226 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4227 1.1 thorpej ifp->if_timer = 0;
4228 1.156 dyoung
4229 1.156 dyoung if (disable)
4230 1.156 dyoung wm_rxdrain(sc);
4231 1.199 msaitoh
4232 1.199 msaitoh #if 0 /* notyet */
4233 1.199 msaitoh if (sc->sc_type >= WM_T_82544)
4234 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4235 1.199 msaitoh #endif
4236 1.1 thorpej }
4237 1.1 thorpej
4238 1.145 msaitoh void
4239 1.146 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
4240 1.145 msaitoh {
4241 1.145 msaitoh int i;
4242 1.145 msaitoh
4243 1.145 msaitoh /* wait for eeprom to reload */
4244 1.145 msaitoh switch (sc->sc_type) {
4245 1.145 msaitoh case WM_T_82571:
4246 1.145 msaitoh case WM_T_82572:
4247 1.145 msaitoh case WM_T_82573:
4248 1.165 sborrill case WM_T_82574:
4249 1.185 msaitoh case WM_T_82583:
4250 1.199 msaitoh case WM_T_82575:
4251 1.199 msaitoh case WM_T_82576:
4252 1.208 msaitoh case WM_T_82580:
4253 1.208 msaitoh case WM_T_82580ER:
4254 1.145 msaitoh case WM_T_80003:
4255 1.145 msaitoh case WM_T_ICH8:
4256 1.145 msaitoh case WM_T_ICH9:
4257 1.189 msaitoh for (i = 0; i < 10; i++) {
4258 1.145 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
4259 1.145 msaitoh break;
4260 1.145 msaitoh delay(1000);
4261 1.145 msaitoh }
4262 1.189 msaitoh if (i == 10) {
4263 1.145 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
4264 1.160 christos "complete\n", device_xname(sc->sc_dev));
4265 1.145 msaitoh }
4266 1.145 msaitoh break;
4267 1.145 msaitoh default:
4268 1.145 msaitoh break;
4269 1.145 msaitoh }
4270 1.189 msaitoh }
4271 1.189 msaitoh
4272 1.189 msaitoh void
4273 1.189 msaitoh wm_lan_init_done(struct wm_softc *sc)
4274 1.189 msaitoh {
4275 1.189 msaitoh uint32_t reg = 0;
4276 1.189 msaitoh int i;
4277 1.145 msaitoh
4278 1.189 msaitoh /* wait for eeprom to reload */
4279 1.189 msaitoh switch (sc->sc_type) {
4280 1.190 msaitoh case WM_T_ICH10:
4281 1.190 msaitoh case WM_T_PCH:
4282 1.189 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
4283 1.189 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4284 1.189 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
4285 1.189 msaitoh break;
4286 1.189 msaitoh delay(100);
4287 1.189 msaitoh }
4288 1.189 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
4289 1.189 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
4290 1.189 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
4291 1.189 msaitoh }
4292 1.189 msaitoh break;
4293 1.189 msaitoh default:
4294 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4295 1.189 msaitoh __func__);
4296 1.189 msaitoh break;
4297 1.189 msaitoh }
4298 1.189 msaitoh
4299 1.189 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
4300 1.189 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
4301 1.189 msaitoh }
4302 1.189 msaitoh
4303 1.189 msaitoh void
4304 1.189 msaitoh wm_get_cfg_done(struct wm_softc *sc)
4305 1.189 msaitoh {
4306 1.189 msaitoh int mask;
4307 1.190 msaitoh uint32_t reg;
4308 1.189 msaitoh int i;
4309 1.189 msaitoh
4310 1.189 msaitoh /* wait for eeprom to reload */
4311 1.189 msaitoh switch (sc->sc_type) {
4312 1.189 msaitoh case WM_T_82542_2_0:
4313 1.189 msaitoh case WM_T_82542_2_1:
4314 1.189 msaitoh /* null */
4315 1.189 msaitoh break;
4316 1.189 msaitoh case WM_T_82543:
4317 1.189 msaitoh case WM_T_82544:
4318 1.189 msaitoh case WM_T_82540:
4319 1.189 msaitoh case WM_T_82545:
4320 1.189 msaitoh case WM_T_82545_3:
4321 1.189 msaitoh case WM_T_82546:
4322 1.189 msaitoh case WM_T_82546_3:
4323 1.189 msaitoh case WM_T_82541:
4324 1.189 msaitoh case WM_T_82541_2:
4325 1.189 msaitoh case WM_T_82547:
4326 1.189 msaitoh case WM_T_82547_2:
4327 1.189 msaitoh case WM_T_82573:
4328 1.189 msaitoh case WM_T_82574:
4329 1.189 msaitoh case WM_T_82583:
4330 1.189 msaitoh /* generic */
4331 1.189 msaitoh delay(10*1000);
4332 1.189 msaitoh break;
4333 1.189 msaitoh case WM_T_80003:
4334 1.189 msaitoh case WM_T_82571:
4335 1.189 msaitoh case WM_T_82572:
4336 1.199 msaitoh case WM_T_82575:
4337 1.199 msaitoh case WM_T_82576:
4338 1.199 msaitoh case WM_T_82580:
4339 1.208 msaitoh case WM_T_82580ER:
4340 1.209 msaitoh if (sc->sc_type == WM_T_82571) {
4341 1.209 msaitoh /* Only 82571 shares port 0 */
4342 1.209 msaitoh mask = EEMNGCTL_CFGDONE_0;
4343 1.209 msaitoh } else
4344 1.209 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
4345 1.189 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
4346 1.189 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
4347 1.189 msaitoh break;
4348 1.189 msaitoh delay(1000);
4349 1.189 msaitoh }
4350 1.189 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
4351 1.189 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
4352 1.189 msaitoh device_xname(sc->sc_dev), __func__));
4353 1.189 msaitoh }
4354 1.189 msaitoh break;
4355 1.190 msaitoh case WM_T_ICH8:
4356 1.190 msaitoh case WM_T_ICH9:
4357 1.190 msaitoh case WM_T_ICH10:
4358 1.190 msaitoh case WM_T_PCH:
4359 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
4360 1.190 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4361 1.190 msaitoh if ((reg & STATUS_PHYRA) != 0)
4362 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
4363 1.190 msaitoh reg & ~STATUS_PHYRA);
4364 1.190 msaitoh }
4365 1.190 msaitoh delay(10*1000);
4366 1.190 msaitoh break;
4367 1.189 msaitoh default:
4368 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4369 1.189 msaitoh __func__);
4370 1.189 msaitoh break;
4371 1.189 msaitoh }
4372 1.145 msaitoh }
4373 1.145 msaitoh
4374 1.1 thorpej /*
4375 1.45 thorpej * wm_acquire_eeprom:
4376 1.45 thorpej *
4377 1.45 thorpej * Perform the EEPROM handshake required on some chips.
4378 1.45 thorpej */
4379 1.45 thorpej static int
4380 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
4381 1.45 thorpej {
4382 1.45 thorpej uint32_t reg;
4383 1.45 thorpej int x;
4384 1.127 bouyer int ret = 0;
4385 1.45 thorpej
4386 1.117 msaitoh /* always success */
4387 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4388 1.117 msaitoh return 0;
4389 1.117 msaitoh
4390 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
4391 1.139 bouyer ret = wm_get_swfwhw_semaphore(sc);
4392 1.139 bouyer } else if (sc->sc_flags & WM_F_SWFW_SYNC) {
4393 1.127 bouyer /* this will also do wm_get_swsm_semaphore() if needed */
4394 1.127 bouyer ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
4395 1.127 bouyer } else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
4396 1.127 bouyer ret = wm_get_swsm_semaphore(sc);
4397 1.127 bouyer }
4398 1.127 bouyer
4399 1.169 msaitoh if (ret) {
4400 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
4401 1.169 msaitoh __func__);
4402 1.117 msaitoh return 1;
4403 1.169 msaitoh }
4404 1.117 msaitoh
4405 1.198 msaitoh if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4406 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4407 1.45 thorpej
4408 1.45 thorpej /* Request EEPROM access. */
4409 1.45 thorpej reg |= EECD_EE_REQ;
4410 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4411 1.45 thorpej
4412 1.45 thorpej /* ..and wait for it to be granted. */
4413 1.117 msaitoh for (x = 0; x < 1000; x++) {
4414 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4415 1.45 thorpej if (reg & EECD_EE_GNT)
4416 1.45 thorpej break;
4417 1.45 thorpej delay(5);
4418 1.45 thorpej }
4419 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
4420 1.160 christos aprint_error_dev(sc->sc_dev,
4421 1.160 christos "could not acquire EEPROM GNT\n");
4422 1.45 thorpej reg &= ~EECD_EE_REQ;
4423 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4424 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4425 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4426 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4427 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4428 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4429 1.127 bouyer wm_put_swsm_semaphore(sc);
4430 1.194 msaitoh return 1;
4431 1.45 thorpej }
4432 1.45 thorpej }
4433 1.45 thorpej
4434 1.194 msaitoh return 0;
4435 1.45 thorpej }
4436 1.45 thorpej
4437 1.45 thorpej /*
4438 1.45 thorpej * wm_release_eeprom:
4439 1.45 thorpej *
4440 1.45 thorpej * Release the EEPROM mutex.
4441 1.45 thorpej */
4442 1.45 thorpej static void
4443 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
4444 1.45 thorpej {
4445 1.45 thorpej uint32_t reg;
4446 1.45 thorpej
4447 1.117 msaitoh /* always success */
4448 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4449 1.117 msaitoh return;
4450 1.117 msaitoh
4451 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4452 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4453 1.45 thorpej reg &= ~EECD_EE_REQ;
4454 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4455 1.45 thorpej }
4456 1.117 msaitoh
4457 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4458 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4459 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4460 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4461 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4462 1.127 bouyer wm_put_swsm_semaphore(sc);
4463 1.45 thorpej }
4464 1.45 thorpej
4465 1.45 thorpej /*
4466 1.46 thorpej * wm_eeprom_sendbits:
4467 1.46 thorpej *
4468 1.46 thorpej * Send a series of bits to the EEPROM.
4469 1.46 thorpej */
4470 1.46 thorpej static void
4471 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
4472 1.46 thorpej {
4473 1.46 thorpej uint32_t reg;
4474 1.46 thorpej int x;
4475 1.46 thorpej
4476 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
4477 1.46 thorpej
4478 1.46 thorpej for (x = nbits; x > 0; x--) {
4479 1.46 thorpej if (bits & (1U << (x - 1)))
4480 1.46 thorpej reg |= EECD_DI;
4481 1.46 thorpej else
4482 1.46 thorpej reg &= ~EECD_DI;
4483 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4484 1.46 thorpej delay(2);
4485 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4486 1.46 thorpej delay(2);
4487 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4488 1.46 thorpej delay(2);
4489 1.46 thorpej }
4490 1.46 thorpej }
4491 1.46 thorpej
4492 1.46 thorpej /*
4493 1.48 thorpej * wm_eeprom_recvbits:
4494 1.48 thorpej *
4495 1.48 thorpej * Receive a series of bits from the EEPROM.
4496 1.48 thorpej */
4497 1.48 thorpej static void
4498 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
4499 1.48 thorpej {
4500 1.48 thorpej uint32_t reg, val;
4501 1.48 thorpej int x;
4502 1.48 thorpej
4503 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
4504 1.48 thorpej
4505 1.48 thorpej val = 0;
4506 1.48 thorpej for (x = nbits; x > 0; x--) {
4507 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4508 1.48 thorpej delay(2);
4509 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
4510 1.48 thorpej val |= (1U << (x - 1));
4511 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4512 1.48 thorpej delay(2);
4513 1.48 thorpej }
4514 1.48 thorpej *valp = val;
4515 1.48 thorpej }
4516 1.48 thorpej
4517 1.48 thorpej /*
4518 1.50 thorpej * wm_read_eeprom_uwire:
4519 1.50 thorpej *
4520 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
4521 1.50 thorpej */
4522 1.51 thorpej static int
4523 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4524 1.50 thorpej {
4525 1.50 thorpej uint32_t reg, val;
4526 1.51 thorpej int i;
4527 1.51 thorpej
4528 1.51 thorpej for (i = 0; i < wordcnt; i++) {
4529 1.51 thorpej /* Clear SK and DI. */
4530 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
4531 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4532 1.50 thorpej
4533 1.51 thorpej /* Set CHIP SELECT. */
4534 1.51 thorpej reg |= EECD_CS;
4535 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4536 1.51 thorpej delay(2);
4537 1.51 thorpej
4538 1.51 thorpej /* Shift in the READ command. */
4539 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
4540 1.51 thorpej
4541 1.51 thorpej /* Shift in address. */
4542 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
4543 1.51 thorpej
4544 1.51 thorpej /* Shift out the data. */
4545 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
4546 1.51 thorpej data[i] = val & 0xffff;
4547 1.51 thorpej
4548 1.51 thorpej /* Clear CHIP SELECT. */
4549 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
4550 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4551 1.51 thorpej delay(2);
4552 1.51 thorpej }
4553 1.51 thorpej
4554 1.194 msaitoh return 0;
4555 1.50 thorpej }
4556 1.50 thorpej
4557 1.50 thorpej /*
4558 1.57 thorpej * wm_spi_eeprom_ready:
4559 1.57 thorpej *
4560 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
4561 1.57 thorpej */
4562 1.57 thorpej static int
4563 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
4564 1.57 thorpej {
4565 1.57 thorpej uint32_t val;
4566 1.57 thorpej int usec;
4567 1.57 thorpej
4568 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
4569 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
4570 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
4571 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
4572 1.57 thorpej break;
4573 1.57 thorpej }
4574 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
4575 1.160 christos aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
4576 1.194 msaitoh return 1;
4577 1.57 thorpej }
4578 1.194 msaitoh return 0;
4579 1.57 thorpej }
4580 1.57 thorpej
4581 1.57 thorpej /*
4582 1.57 thorpej * wm_read_eeprom_spi:
4583 1.57 thorpej *
4584 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
4585 1.57 thorpej */
4586 1.57 thorpej static int
4587 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4588 1.57 thorpej {
4589 1.57 thorpej uint32_t reg, val;
4590 1.57 thorpej int i;
4591 1.57 thorpej uint8_t opc;
4592 1.57 thorpej
4593 1.57 thorpej /* Clear SK and CS. */
4594 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
4595 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4596 1.57 thorpej delay(2);
4597 1.57 thorpej
4598 1.57 thorpej if (wm_spi_eeprom_ready(sc))
4599 1.194 msaitoh return 1;
4600 1.57 thorpej
4601 1.57 thorpej /* Toggle CS to flush commands. */
4602 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
4603 1.57 thorpej delay(2);
4604 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4605 1.57 thorpej delay(2);
4606 1.57 thorpej
4607 1.57 thorpej opc = SPI_OPC_READ;
4608 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
4609 1.57 thorpej opc |= SPI_OPC_A8;
4610 1.57 thorpej
4611 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
4612 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
4613 1.57 thorpej
4614 1.57 thorpej for (i = 0; i < wordcnt; i++) {
4615 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
4616 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
4617 1.57 thorpej }
4618 1.57 thorpej
4619 1.57 thorpej /* Raise CS and clear SK. */
4620 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
4621 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4622 1.57 thorpej delay(2);
4623 1.57 thorpej
4624 1.194 msaitoh return 0;
4625 1.57 thorpej }
4626 1.57 thorpej
4627 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
4628 1.112 gavan #define EEPROM_SIZE 0x0040
4629 1.112 gavan
4630 1.112 gavan /*
4631 1.112 gavan * wm_validate_eeprom_checksum
4632 1.112 gavan *
4633 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
4634 1.112 gavan */
4635 1.112 gavan static int
4636 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
4637 1.198 msaitoh {
4638 1.112 gavan uint16_t checksum;
4639 1.112 gavan uint16_t eeprom_data;
4640 1.112 gavan int i;
4641 1.112 gavan
4642 1.112 gavan checksum = 0;
4643 1.112 gavan
4644 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
4645 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
4646 1.112 gavan return 1;
4647 1.112 gavan checksum += eeprom_data;
4648 1.112 gavan }
4649 1.112 gavan
4650 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
4651 1.112 gavan return 1;
4652 1.112 gavan
4653 1.112 gavan return 0;
4654 1.112 gavan }
4655 1.112 gavan
4656 1.57 thorpej /*
4657 1.1 thorpej * wm_read_eeprom:
4658 1.1 thorpej *
4659 1.1 thorpej * Read data from the serial EEPROM.
4660 1.1 thorpej */
4661 1.51 thorpej static int
4662 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4663 1.1 thorpej {
4664 1.51 thorpej int rv;
4665 1.1 thorpej
4666 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
4667 1.113 gavan return 1;
4668 1.112 gavan
4669 1.51 thorpej if (wm_acquire_eeprom(sc))
4670 1.113 gavan return 1;
4671 1.17 thorpej
4672 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4673 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4674 1.139 bouyer rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
4675 1.139 bouyer else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
4676 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
4677 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
4678 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
4679 1.57 thorpej else
4680 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
4681 1.17 thorpej
4682 1.51 thorpej wm_release_eeprom(sc);
4683 1.113 gavan return rv;
4684 1.1 thorpej }
4685 1.1 thorpej
4686 1.117 msaitoh static int
4687 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
4688 1.117 msaitoh uint16_t *data)
4689 1.117 msaitoh {
4690 1.117 msaitoh int i, eerd = 0;
4691 1.117 msaitoh int error = 0;
4692 1.117 msaitoh
4693 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
4694 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
4695 1.117 msaitoh
4696 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
4697 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
4698 1.117 msaitoh if (error != 0)
4699 1.117 msaitoh break;
4700 1.117 msaitoh
4701 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
4702 1.117 msaitoh }
4703 1.119 uebayasi
4704 1.117 msaitoh return error;
4705 1.117 msaitoh }
4706 1.117 msaitoh
4707 1.117 msaitoh static int
4708 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
4709 1.117 msaitoh {
4710 1.117 msaitoh uint32_t attempts = 100000;
4711 1.117 msaitoh uint32_t i, reg = 0;
4712 1.117 msaitoh int32_t done = -1;
4713 1.117 msaitoh
4714 1.119 uebayasi for (i = 0; i < attempts; i++) {
4715 1.117 msaitoh reg = CSR_READ(sc, rw);
4716 1.117 msaitoh
4717 1.119 uebayasi if (reg & EERD_DONE) {
4718 1.117 msaitoh done = 0;
4719 1.117 msaitoh break;
4720 1.117 msaitoh }
4721 1.117 msaitoh delay(5);
4722 1.117 msaitoh }
4723 1.117 msaitoh
4724 1.117 msaitoh return done;
4725 1.117 msaitoh }
4726 1.117 msaitoh
4727 1.208 msaitoh static int
4728 1.218 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
4729 1.218 msaitoh {
4730 1.218 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
4731 1.218 msaitoh uint16_t offset = EEPROM_OFF_MACADDR;
4732 1.218 msaitoh
4733 1.218 msaitoh /* Try to read alternative MAC address pointer */
4734 1.218 msaitoh if (wm_read_eeprom(sc, EEPROM_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
4735 1.218 msaitoh return -1;
4736 1.218 msaitoh
4737 1.218 msaitoh /* Check pointer */
4738 1.218 msaitoh if (offset == 0xffff)
4739 1.218 msaitoh return -1;
4740 1.218 msaitoh
4741 1.218 msaitoh /*
4742 1.218 msaitoh * Check whether alternative MAC address is valid or not.
4743 1.218 msaitoh * Some cards have non 0xffff pointer but those don't use
4744 1.218 msaitoh * alternative MAC address in reality.
4745 1.218 msaitoh *
4746 1.218 msaitoh * Check whether the broadcast bit is set or not.
4747 1.218 msaitoh */
4748 1.218 msaitoh if (wm_read_eeprom(sc, offset, 1, myea) == 0)
4749 1.218 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
4750 1.218 msaitoh return 0; /* found! */
4751 1.218 msaitoh
4752 1.218 msaitoh /* not found */
4753 1.218 msaitoh return -1;
4754 1.218 msaitoh }
4755 1.218 msaitoh
4756 1.218 msaitoh static int
4757 1.208 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
4758 1.208 msaitoh {
4759 1.208 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
4760 1.210 msaitoh uint16_t offset = EEPROM_OFF_MACADDR;
4761 1.208 msaitoh int do_invert = 0;
4762 1.208 msaitoh
4763 1.218 msaitoh switch (sc->sc_type) {
4764 1.218 msaitoh case WM_T_82580:
4765 1.218 msaitoh case WM_T_82580ER:
4766 1.218 msaitoh switch (sc->sc_funcid) {
4767 1.218 msaitoh case 0:
4768 1.218 msaitoh /* default value (== EEPROM_OFF_MACADDR) */
4769 1.218 msaitoh break;
4770 1.218 msaitoh case 1:
4771 1.218 msaitoh offset = EEPROM_OFF_LAN1;
4772 1.218 msaitoh break;
4773 1.218 msaitoh case 2:
4774 1.218 msaitoh offset = EEPROM_OFF_LAN2;
4775 1.218 msaitoh break;
4776 1.218 msaitoh case 3:
4777 1.218 msaitoh offset = EEPROM_OFF_LAN3;
4778 1.218 msaitoh break;
4779 1.218 msaitoh default:
4780 1.218 msaitoh goto bad;
4781 1.218 msaitoh /* NOTREACHED */
4782 1.208 msaitoh break;
4783 1.218 msaitoh }
4784 1.218 msaitoh break;
4785 1.218 msaitoh case WM_T_82571:
4786 1.218 msaitoh case WM_T_82575:
4787 1.218 msaitoh case WM_T_82576:
4788 1.218 msaitoh case WM_T_80003:
4789 1.218 msaitoh if (wm_check_alt_mac_addr(sc) != 0) {
4790 1.218 msaitoh /* reset the offset to LAN0 */
4791 1.218 msaitoh offset = EEPROM_OFF_MACADDR;
4792 1.218 msaitoh if ((sc->sc_funcid & 0x01) == 1)
4793 1.208 msaitoh do_invert = 1;
4794 1.218 msaitoh goto do_read;
4795 1.218 msaitoh }
4796 1.218 msaitoh switch (sc->sc_funcid) {
4797 1.218 msaitoh case 0:
4798 1.218 msaitoh /*
4799 1.218 msaitoh * The offset is the value in EEPROM_ALT_MAC_ADDR_PTR
4800 1.218 msaitoh * itself.
4801 1.218 msaitoh */
4802 1.218 msaitoh break;
4803 1.218 msaitoh case 1:
4804 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN1;
4805 1.218 msaitoh break;
4806 1.218 msaitoh case 2:
4807 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN2;
4808 1.218 msaitoh break;
4809 1.218 msaitoh case 3:
4810 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN3;
4811 1.208 msaitoh break;
4812 1.208 msaitoh default:
4813 1.218 msaitoh goto bad;
4814 1.218 msaitoh /* NOTREACHED */
4815 1.208 msaitoh break;
4816 1.208 msaitoh }
4817 1.218 msaitoh break;
4818 1.218 msaitoh default:
4819 1.218 msaitoh if ((sc->sc_funcid & 0x01) == 1)
4820 1.218 msaitoh do_invert = 1;
4821 1.218 msaitoh break;
4822 1.218 msaitoh }
4823 1.210 msaitoh
4824 1.208 msaitoh do_read:
4825 1.208 msaitoh if (wm_read_eeprom(sc, offset, sizeof(myea) / sizeof(myea[0]),
4826 1.208 msaitoh myea) != 0) {
4827 1.208 msaitoh goto bad;
4828 1.208 msaitoh }
4829 1.208 msaitoh
4830 1.208 msaitoh enaddr[0] = myea[0] & 0xff;
4831 1.208 msaitoh enaddr[1] = myea[0] >> 8;
4832 1.208 msaitoh enaddr[2] = myea[1] & 0xff;
4833 1.208 msaitoh enaddr[3] = myea[1] >> 8;
4834 1.208 msaitoh enaddr[4] = myea[2] & 0xff;
4835 1.208 msaitoh enaddr[5] = myea[2] >> 8;
4836 1.208 msaitoh
4837 1.208 msaitoh /*
4838 1.208 msaitoh * Toggle the LSB of the MAC address on the second port
4839 1.208 msaitoh * of some dual port cards.
4840 1.208 msaitoh */
4841 1.208 msaitoh if (do_invert != 0)
4842 1.208 msaitoh enaddr[5] ^= 1;
4843 1.208 msaitoh
4844 1.208 msaitoh return 0;
4845 1.208 msaitoh
4846 1.208 msaitoh bad:
4847 1.208 msaitoh aprint_error_dev(sc->sc_dev, "unable to read Ethernet address\n");
4848 1.208 msaitoh
4849 1.208 msaitoh return -1;
4850 1.208 msaitoh }
4851 1.208 msaitoh
4852 1.1 thorpej /*
4853 1.1 thorpej * wm_add_rxbuf:
4854 1.1 thorpej *
4855 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
4856 1.1 thorpej */
4857 1.47 thorpej static int
4858 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
4859 1.1 thorpej {
4860 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
4861 1.1 thorpej struct mbuf *m;
4862 1.1 thorpej int error;
4863 1.1 thorpej
4864 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
4865 1.1 thorpej if (m == NULL)
4866 1.194 msaitoh return ENOBUFS;
4867 1.1 thorpej
4868 1.1 thorpej MCLGET(m, M_DONTWAIT);
4869 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
4870 1.1 thorpej m_freem(m);
4871 1.194 msaitoh return ENOBUFS;
4872 1.1 thorpej }
4873 1.1 thorpej
4874 1.1 thorpej if (rxs->rxs_mbuf != NULL)
4875 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4876 1.1 thorpej
4877 1.1 thorpej rxs->rxs_mbuf = m;
4878 1.1 thorpej
4879 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4880 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4881 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
4882 1.1 thorpej if (error) {
4883 1.84 thorpej /* XXX XXX XXX */
4884 1.160 christos aprint_error_dev(sc->sc_dev,
4885 1.160 christos "unable to load rx DMA map %d, error = %d\n",
4886 1.158 cegger idx, error);
4887 1.84 thorpej panic("wm_add_rxbuf");
4888 1.1 thorpej }
4889 1.1 thorpej
4890 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4891 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4892 1.1 thorpej
4893 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4894 1.199 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4895 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4896 1.199 msaitoh } else
4897 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4898 1.1 thorpej
4899 1.194 msaitoh return 0;
4900 1.1 thorpej }
4901 1.1 thorpej
4902 1.1 thorpej /*
4903 1.1 thorpej * wm_set_ral:
4904 1.1 thorpej *
4905 1.1 thorpej * Set an entery in the receive address list.
4906 1.1 thorpej */
4907 1.1 thorpej static void
4908 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
4909 1.1 thorpej {
4910 1.1 thorpej uint32_t ral_lo, ral_hi;
4911 1.1 thorpej
4912 1.1 thorpej if (enaddr != NULL) {
4913 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
4914 1.1 thorpej (enaddr[3] << 24);
4915 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
4916 1.1 thorpej ral_hi |= RAL_AV;
4917 1.1 thorpej } else {
4918 1.1 thorpej ral_lo = 0;
4919 1.1 thorpej ral_hi = 0;
4920 1.1 thorpej }
4921 1.1 thorpej
4922 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
4923 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
4924 1.1 thorpej ral_lo);
4925 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
4926 1.1 thorpej ral_hi);
4927 1.1 thorpej } else {
4928 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
4929 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
4930 1.1 thorpej }
4931 1.1 thorpej }
4932 1.1 thorpej
4933 1.1 thorpej /*
4934 1.1 thorpej * wm_mchash:
4935 1.1 thorpej *
4936 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
4937 1.1 thorpej * multicast filter.
4938 1.1 thorpej */
4939 1.1 thorpej static uint32_t
4940 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
4941 1.1 thorpej {
4942 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
4943 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
4944 1.139 bouyer static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
4945 1.139 bouyer static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
4946 1.1 thorpej uint32_t hash;
4947 1.1 thorpej
4948 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4949 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
4950 1.139 bouyer hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
4951 1.139 bouyer (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
4952 1.139 bouyer return (hash & 0x3ff);
4953 1.139 bouyer }
4954 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
4955 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
4956 1.1 thorpej
4957 1.1 thorpej return (hash & 0xfff);
4958 1.1 thorpej }
4959 1.1 thorpej
4960 1.1 thorpej /*
4961 1.1 thorpej * wm_set_filter:
4962 1.1 thorpej *
4963 1.1 thorpej * Set up the receive filter.
4964 1.1 thorpej */
4965 1.47 thorpej static void
4966 1.1 thorpej wm_set_filter(struct wm_softc *sc)
4967 1.1 thorpej {
4968 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
4969 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4970 1.1 thorpej struct ether_multi *enm;
4971 1.1 thorpej struct ether_multistep step;
4972 1.1 thorpej bus_addr_t mta_reg;
4973 1.1 thorpej uint32_t hash, reg, bit;
4974 1.139 bouyer int i, size;
4975 1.1 thorpej
4976 1.11 thorpej if (sc->sc_type >= WM_T_82544)
4977 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
4978 1.1 thorpej else
4979 1.1 thorpej mta_reg = WMREG_MTA;
4980 1.1 thorpej
4981 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
4982 1.1 thorpej
4983 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
4984 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
4985 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
4986 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
4987 1.1 thorpej goto allmulti;
4988 1.1 thorpej }
4989 1.1 thorpej
4990 1.1 thorpej /*
4991 1.1 thorpej * Set the station address in the first RAL slot, and
4992 1.1 thorpej * clear the remaining slots.
4993 1.1 thorpej */
4994 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4995 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4996 1.139 bouyer size = WM_ICH8_RAL_TABSIZE;
4997 1.139 bouyer else
4998 1.139 bouyer size = WM_RAL_TABSIZE;
4999 1.143 dyoung wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
5000 1.139 bouyer for (i = 1; i < size; i++)
5001 1.1 thorpej wm_set_ral(sc, NULL, i);
5002 1.1 thorpej
5003 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5004 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
5005 1.139 bouyer size = WM_ICH8_MC_TABSIZE;
5006 1.139 bouyer else
5007 1.139 bouyer size = WM_MC_TABSIZE;
5008 1.1 thorpej /* Clear out the multicast table. */
5009 1.139 bouyer for (i = 0; i < size; i++)
5010 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
5011 1.1 thorpej
5012 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
5013 1.1 thorpej while (enm != NULL) {
5014 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
5015 1.1 thorpej /*
5016 1.1 thorpej * We must listen to a range of multicast addresses.
5017 1.1 thorpej * For now, just accept all multicasts, rather than
5018 1.1 thorpej * trying to set only those filter bits needed to match
5019 1.1 thorpej * the range. (At this time, the only use of address
5020 1.1 thorpej * ranges is for IP multicast routing, for which the
5021 1.1 thorpej * range is big enough to require all bits set.)
5022 1.1 thorpej */
5023 1.1 thorpej goto allmulti;
5024 1.1 thorpej }
5025 1.1 thorpej
5026 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
5027 1.1 thorpej
5028 1.139 bouyer reg = (hash >> 5);
5029 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5030 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
5031 1.139 bouyer reg &= 0x1f;
5032 1.139 bouyer else
5033 1.139 bouyer reg &= 0x7f;
5034 1.1 thorpej bit = hash & 0x1f;
5035 1.1 thorpej
5036 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
5037 1.1 thorpej hash |= 1U << bit;
5038 1.1 thorpej
5039 1.1 thorpej /* XXX Hardware bug?? */
5040 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
5041 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
5042 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
5043 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
5044 1.1 thorpej } else
5045 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
5046 1.1 thorpej
5047 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
5048 1.1 thorpej }
5049 1.1 thorpej
5050 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
5051 1.1 thorpej goto setit;
5052 1.1 thorpej
5053 1.1 thorpej allmulti:
5054 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
5055 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
5056 1.1 thorpej
5057 1.1 thorpej setit:
5058 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
5059 1.1 thorpej }
5060 1.1 thorpej
5061 1.1 thorpej /*
5062 1.1 thorpej * wm_tbi_mediainit:
5063 1.1 thorpej *
5064 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
5065 1.1 thorpej */
5066 1.47 thorpej static void
5067 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
5068 1.1 thorpej {
5069 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5070 1.1 thorpej const char *sep = "";
5071 1.1 thorpej
5072 1.11 thorpej if (sc->sc_type < WM_T_82543)
5073 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
5074 1.1 thorpej else
5075 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
5076 1.1 thorpej
5077 1.173 msaitoh sc->sc_tbi_anegticks = 5;
5078 1.173 msaitoh
5079 1.173 msaitoh /* Initialize our media structures */
5080 1.173 msaitoh sc->sc_mii.mii_ifp = ifp;
5081 1.173 msaitoh
5082 1.173 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
5083 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
5084 1.1 thorpej wm_tbi_mediastatus);
5085 1.1 thorpej
5086 1.1 thorpej /*
5087 1.1 thorpej * SWD Pins:
5088 1.1 thorpej *
5089 1.1 thorpej * 0 = Link LED (output)
5090 1.1 thorpej * 1 = Loss Of Signal (input)
5091 1.1 thorpej */
5092 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
5093 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
5094 1.1 thorpej
5095 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5096 1.1 thorpej
5097 1.27 christos #define ADD(ss, mm, dd) \
5098 1.1 thorpej do { \
5099 1.84 thorpej aprint_normal("%s%s", sep, ss); \
5100 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
5101 1.1 thorpej sep = ", "; \
5102 1.1 thorpej } while (/*CONSTCOND*/0)
5103 1.1 thorpej
5104 1.160 christos aprint_normal_dev(sc->sc_dev, "");
5105 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
5106 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
5107 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
5108 1.84 thorpej aprint_normal("\n");
5109 1.1 thorpej
5110 1.1 thorpej #undef ADD
5111 1.1 thorpej
5112 1.198 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
5113 1.1 thorpej }
5114 1.1 thorpej
5115 1.1 thorpej /*
5116 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
5117 1.1 thorpej *
5118 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
5119 1.1 thorpej */
5120 1.47 thorpej static void
5121 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5122 1.1 thorpej {
5123 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5124 1.173 msaitoh uint32_t ctrl, status;
5125 1.1 thorpej
5126 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
5127 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
5128 1.1 thorpej
5129 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5130 1.173 msaitoh if ((status & STATUS_LU) == 0) {
5131 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
5132 1.1 thorpej return;
5133 1.1 thorpej }
5134 1.1 thorpej
5135 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
5136 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
5137 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
5138 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
5139 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5140 1.71 thorpej if (ctrl & CTRL_RFCE)
5141 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
5142 1.71 thorpej if (ctrl & CTRL_TFCE)
5143 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
5144 1.1 thorpej }
5145 1.1 thorpej
5146 1.1 thorpej /*
5147 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
5148 1.1 thorpej *
5149 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
5150 1.1 thorpej */
5151 1.47 thorpej static int
5152 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
5153 1.1 thorpej {
5154 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5155 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5156 1.1 thorpej uint32_t status;
5157 1.1 thorpej int i;
5158 1.1 thorpej
5159 1.173 msaitoh sc->sc_txcw = 0;
5160 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
5161 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
5162 1.173 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
5163 1.198 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5164 1.173 msaitoh sc->sc_txcw |= TXCW_ANE;
5165 1.134 msaitoh } else {
5166 1.173 msaitoh /*
5167 1.173 msaitoh * If autonegotiation is turned off, force link up and turn on
5168 1.173 msaitoh * full duplex
5169 1.173 msaitoh */
5170 1.134 msaitoh sc->sc_txcw &= ~TXCW_ANE;
5171 1.134 msaitoh sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
5172 1.173 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
5173 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5174 1.134 msaitoh delay(1000);
5175 1.134 msaitoh }
5176 1.1 thorpej
5177 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
5178 1.160 christos device_xname(sc->sc_dev),sc->sc_txcw));
5179 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5180 1.1 thorpej delay(10000);
5181 1.1 thorpej
5182 1.134 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
5183 1.160 christos DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
5184 1.134 msaitoh
5185 1.198 msaitoh /*
5186 1.134 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
5187 1.134 msaitoh * optics detect a signal, 0 if they don't.
5188 1.134 msaitoh */
5189 1.173 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
5190 1.1 thorpej /* Have signal; wait for the link to come up. */
5191 1.134 msaitoh
5192 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5193 1.134 msaitoh /*
5194 1.134 msaitoh * Reset the link, and let autonegotiation do its thing
5195 1.134 msaitoh */
5196 1.134 msaitoh sc->sc_ctrl |= CTRL_LRST;
5197 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5198 1.134 msaitoh delay(1000);
5199 1.134 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5200 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5201 1.134 msaitoh delay(1000);
5202 1.134 msaitoh }
5203 1.134 msaitoh
5204 1.173 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
5205 1.1 thorpej delay(10000);
5206 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
5207 1.1 thorpej break;
5208 1.1 thorpej }
5209 1.1 thorpej
5210 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
5211 1.160 christos device_xname(sc->sc_dev),i));
5212 1.134 msaitoh
5213 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
5214 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,
5215 1.134 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
5216 1.160 christos device_xname(sc->sc_dev),status, STATUS_LU));
5217 1.1 thorpej if (status & STATUS_LU) {
5218 1.1 thorpej /* Link is up. */
5219 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5220 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
5221 1.160 christos device_xname(sc->sc_dev),
5222 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5223 1.173 msaitoh
5224 1.173 msaitoh /*
5225 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
5226 1.173 msaitoh * so we should update sc->sc_ctrl
5227 1.173 msaitoh */
5228 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
5229 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5230 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
5231 1.1 thorpej if (status & STATUS_FD)
5232 1.1 thorpej sc->sc_tctl |=
5233 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5234 1.1 thorpej else
5235 1.1 thorpej sc->sc_tctl |=
5236 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
5237 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
5238 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
5239 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5240 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
5241 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
5242 1.71 thorpej sc->sc_fcrtl);
5243 1.1 thorpej sc->sc_tbi_linkup = 1;
5244 1.1 thorpej } else {
5245 1.173 msaitoh if (i == WM_LINKUP_TIMEOUT)
5246 1.173 msaitoh wm_check_for_link(sc);
5247 1.1 thorpej /* Link is down. */
5248 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5249 1.1 thorpej ("%s: LINK: set media -> link down\n",
5250 1.160 christos device_xname(sc->sc_dev)));
5251 1.1 thorpej sc->sc_tbi_linkup = 0;
5252 1.1 thorpej }
5253 1.1 thorpej } else {
5254 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
5255 1.160 christos device_xname(sc->sc_dev)));
5256 1.1 thorpej sc->sc_tbi_linkup = 0;
5257 1.1 thorpej }
5258 1.1 thorpej
5259 1.1 thorpej wm_tbi_set_linkled(sc);
5260 1.1 thorpej
5261 1.194 msaitoh return 0;
5262 1.1 thorpej }
5263 1.1 thorpej
5264 1.1 thorpej /*
5265 1.1 thorpej * wm_tbi_set_linkled:
5266 1.1 thorpej *
5267 1.1 thorpej * Update the link LED on 1000BASE-X devices.
5268 1.1 thorpej */
5269 1.47 thorpej static void
5270 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
5271 1.1 thorpej {
5272 1.1 thorpej
5273 1.1 thorpej if (sc->sc_tbi_linkup)
5274 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
5275 1.1 thorpej else
5276 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
5277 1.1 thorpej
5278 1.173 msaitoh /* 82540 or newer devices are active low */
5279 1.173 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
5280 1.173 msaitoh
5281 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5282 1.1 thorpej }
5283 1.1 thorpej
5284 1.1 thorpej /*
5285 1.1 thorpej * wm_tbi_check_link:
5286 1.1 thorpej *
5287 1.1 thorpej * Check the link on 1000BASE-X devices.
5288 1.1 thorpej */
5289 1.47 thorpej static void
5290 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
5291 1.1 thorpej {
5292 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5293 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5294 1.1 thorpej uint32_t rxcw, ctrl, status;
5295 1.1 thorpej
5296 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5297 1.1 thorpej
5298 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
5299 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5300 1.1 thorpej
5301 1.173 msaitoh /* set link status */
5302 1.1 thorpej if ((status & STATUS_LU) == 0) {
5303 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5304 1.160 christos ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
5305 1.1 thorpej sc->sc_tbi_linkup = 0;
5306 1.173 msaitoh } else if (sc->sc_tbi_linkup == 0) {
5307 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5308 1.160 christos ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
5309 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5310 1.1 thorpej sc->sc_tbi_linkup = 1;
5311 1.1 thorpej }
5312 1.1 thorpej
5313 1.173 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
5314 1.173 msaitoh && ((status & STATUS_LU) == 0)) {
5315 1.173 msaitoh sc->sc_tbi_linkup = 0;
5316 1.173 msaitoh if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
5317 1.173 msaitoh /* RXCFG storm! */
5318 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
5319 1.173 msaitoh sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
5320 1.173 msaitoh wm_init(ifp);
5321 1.173 msaitoh wm_start(ifp);
5322 1.173 msaitoh } else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5323 1.173 msaitoh /* If the timer expired, retry autonegotiation */
5324 1.173 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
5325 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
5326 1.173 msaitoh sc->sc_tbi_ticks = 0;
5327 1.173 msaitoh /*
5328 1.173 msaitoh * Reset the link, and let autonegotiation do
5329 1.173 msaitoh * its thing
5330 1.173 msaitoh */
5331 1.173 msaitoh sc->sc_ctrl |= CTRL_LRST;
5332 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5333 1.173 msaitoh delay(1000);
5334 1.173 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5335 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5336 1.173 msaitoh delay(1000);
5337 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW,
5338 1.173 msaitoh sc->sc_txcw & ~TXCW_ANE);
5339 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5340 1.173 msaitoh }
5341 1.173 msaitoh }
5342 1.173 msaitoh }
5343 1.173 msaitoh
5344 1.1 thorpej wm_tbi_set_linkled(sc);
5345 1.1 thorpej }
5346 1.1 thorpej
5347 1.1 thorpej /*
5348 1.1 thorpej * wm_gmii_reset:
5349 1.1 thorpej *
5350 1.1 thorpej * Reset the PHY.
5351 1.1 thorpej */
5352 1.47 thorpej static void
5353 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
5354 1.1 thorpej {
5355 1.1 thorpej uint32_t reg;
5356 1.189 msaitoh int rv;
5357 1.1 thorpej
5358 1.189 msaitoh /* get phy semaphore */
5359 1.189 msaitoh switch (sc->sc_type) {
5360 1.189 msaitoh case WM_T_82571:
5361 1.189 msaitoh case WM_T_82572:
5362 1.189 msaitoh case WM_T_82573:
5363 1.189 msaitoh case WM_T_82574:
5364 1.189 msaitoh case WM_T_82583:
5365 1.192 msaitoh /* XXX should get sw semaphore, too */
5366 1.189 msaitoh rv = wm_get_swsm_semaphore(sc);
5367 1.189 msaitoh break;
5368 1.199 msaitoh case WM_T_82575:
5369 1.199 msaitoh case WM_T_82576:
5370 1.199 msaitoh case WM_T_82580:
5371 1.199 msaitoh case WM_T_82580ER:
5372 1.189 msaitoh case WM_T_80003:
5373 1.199 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5374 1.189 msaitoh break;
5375 1.189 msaitoh case WM_T_ICH8:
5376 1.189 msaitoh case WM_T_ICH9:
5377 1.189 msaitoh case WM_T_ICH10:
5378 1.190 msaitoh case WM_T_PCH:
5379 1.189 msaitoh rv = wm_get_swfwhw_semaphore(sc);
5380 1.189 msaitoh break;
5381 1.189 msaitoh default:
5382 1.189 msaitoh /* nothing to do*/
5383 1.189 msaitoh rv = 0;
5384 1.189 msaitoh break;
5385 1.139 bouyer }
5386 1.189 msaitoh if (rv != 0) {
5387 1.189 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5388 1.189 msaitoh __func__);
5389 1.189 msaitoh return;
5390 1.127 bouyer }
5391 1.1 thorpej
5392 1.186 msaitoh switch (sc->sc_type) {
5393 1.186 msaitoh case WM_T_82542_2_0:
5394 1.186 msaitoh case WM_T_82542_2_1:
5395 1.189 msaitoh /* null */
5396 1.186 msaitoh break;
5397 1.186 msaitoh case WM_T_82543:
5398 1.148 simonb /*
5399 1.148 simonb * With 82543, we need to force speed and duplex on the MAC
5400 1.148 simonb * equal to what the PHY speed and duplex configuration is.
5401 1.148 simonb * In addition, we need to perform a hardware reset on the PHY
5402 1.148 simonb * to take it out of reset.
5403 1.148 simonb */
5404 1.148 simonb sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5405 1.148 simonb CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5406 1.133 msaitoh
5407 1.1 thorpej /* The PHY reset pin is active-low. */
5408 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
5409 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
5410 1.1 thorpej CTRL_EXT_SWDPIN(4));
5411 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
5412 1.1 thorpej
5413 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5414 1.186 msaitoh delay(10*1000);
5415 1.1 thorpej
5416 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
5417 1.186 msaitoh delay(150);
5418 1.1 thorpej #if 0
5419 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
5420 1.1 thorpej #endif
5421 1.189 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
5422 1.186 msaitoh break;
5423 1.186 msaitoh case WM_T_82544: /* reset 10000us */
5424 1.186 msaitoh case WM_T_82540:
5425 1.186 msaitoh case WM_T_82545:
5426 1.186 msaitoh case WM_T_82545_3:
5427 1.186 msaitoh case WM_T_82546:
5428 1.186 msaitoh case WM_T_82546_3:
5429 1.186 msaitoh case WM_T_82541:
5430 1.186 msaitoh case WM_T_82541_2:
5431 1.186 msaitoh case WM_T_82547:
5432 1.186 msaitoh case WM_T_82547_2:
5433 1.186 msaitoh case WM_T_82571: /* reset 100us */
5434 1.186 msaitoh case WM_T_82572:
5435 1.186 msaitoh case WM_T_82573:
5436 1.186 msaitoh case WM_T_82574:
5437 1.199 msaitoh case WM_T_82575:
5438 1.199 msaitoh case WM_T_82576:
5439 1.199 msaitoh case WM_T_82580:
5440 1.199 msaitoh case WM_T_82580ER:
5441 1.186 msaitoh case WM_T_82583:
5442 1.186 msaitoh case WM_T_80003:
5443 1.186 msaitoh /* generic reset */
5444 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5445 1.186 msaitoh delay((sc->sc_type >= WM_T_82571) ? 100 : 10*1000);
5446 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5447 1.188 msaitoh delay(150);
5448 1.186 msaitoh
5449 1.186 msaitoh if ((sc->sc_type == WM_T_82541)
5450 1.186 msaitoh || (sc->sc_type == WM_T_82541_2)
5451 1.186 msaitoh || (sc->sc_type == WM_T_82547)
5452 1.186 msaitoh || (sc->sc_type == WM_T_82547_2)) {
5453 1.186 msaitoh /* workaround for igp are done in igp_reset() */
5454 1.186 msaitoh /* XXX add code to set LED after phy reset */
5455 1.186 msaitoh }
5456 1.186 msaitoh break;
5457 1.186 msaitoh case WM_T_ICH8:
5458 1.186 msaitoh case WM_T_ICH9:
5459 1.186 msaitoh case WM_T_ICH10:
5460 1.190 msaitoh case WM_T_PCH:
5461 1.186 msaitoh /* generic reset */
5462 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5463 1.186 msaitoh delay(100);
5464 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5465 1.188 msaitoh delay(150);
5466 1.186 msaitoh break;
5467 1.186 msaitoh default:
5468 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
5469 1.189 msaitoh __func__);
5470 1.186 msaitoh break;
5471 1.1 thorpej }
5472 1.186 msaitoh
5473 1.189 msaitoh /* release PHY semaphore */
5474 1.189 msaitoh switch (sc->sc_type) {
5475 1.189 msaitoh case WM_T_82571:
5476 1.189 msaitoh case WM_T_82572:
5477 1.189 msaitoh case WM_T_82573:
5478 1.189 msaitoh case WM_T_82574:
5479 1.189 msaitoh case WM_T_82583:
5480 1.207 msaitoh /* XXX should put sw semaphore, too */
5481 1.189 msaitoh wm_put_swsm_semaphore(sc);
5482 1.189 msaitoh break;
5483 1.199 msaitoh case WM_T_82575:
5484 1.199 msaitoh case WM_T_82576:
5485 1.199 msaitoh case WM_T_82580:
5486 1.199 msaitoh case WM_T_82580ER:
5487 1.189 msaitoh case WM_T_80003:
5488 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5489 1.189 msaitoh break;
5490 1.189 msaitoh case WM_T_ICH8:
5491 1.189 msaitoh case WM_T_ICH9:
5492 1.189 msaitoh case WM_T_ICH10:
5493 1.190 msaitoh case WM_T_PCH:
5494 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5495 1.189 msaitoh break;
5496 1.189 msaitoh default:
5497 1.189 msaitoh /* nothing to do*/
5498 1.189 msaitoh rv = 0;
5499 1.189 msaitoh break;
5500 1.189 msaitoh }
5501 1.189 msaitoh
5502 1.189 msaitoh /* get_cfg_done */
5503 1.189 msaitoh wm_get_cfg_done(sc);
5504 1.189 msaitoh
5505 1.189 msaitoh /* extra setup */
5506 1.189 msaitoh switch (sc->sc_type) {
5507 1.189 msaitoh case WM_T_82542_2_0:
5508 1.189 msaitoh case WM_T_82542_2_1:
5509 1.189 msaitoh case WM_T_82543:
5510 1.189 msaitoh case WM_T_82544:
5511 1.189 msaitoh case WM_T_82540:
5512 1.189 msaitoh case WM_T_82545:
5513 1.189 msaitoh case WM_T_82545_3:
5514 1.189 msaitoh case WM_T_82546:
5515 1.189 msaitoh case WM_T_82546_3:
5516 1.189 msaitoh case WM_T_82541_2:
5517 1.189 msaitoh case WM_T_82547_2:
5518 1.189 msaitoh case WM_T_82571:
5519 1.189 msaitoh case WM_T_82572:
5520 1.189 msaitoh case WM_T_82573:
5521 1.189 msaitoh case WM_T_82574:
5522 1.199 msaitoh case WM_T_82575:
5523 1.199 msaitoh case WM_T_82576:
5524 1.199 msaitoh case WM_T_82580:
5525 1.199 msaitoh case WM_T_82580ER:
5526 1.189 msaitoh case WM_T_82583:
5527 1.189 msaitoh case WM_T_80003:
5528 1.189 msaitoh /* null */
5529 1.189 msaitoh break;
5530 1.189 msaitoh case WM_T_82541:
5531 1.189 msaitoh case WM_T_82547:
5532 1.189 msaitoh /* XXX Configure actively LED after PHY reset */
5533 1.189 msaitoh break;
5534 1.189 msaitoh case WM_T_ICH8:
5535 1.189 msaitoh case WM_T_ICH9:
5536 1.189 msaitoh case WM_T_ICH10:
5537 1.190 msaitoh case WM_T_PCH:
5538 1.192 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
5539 1.189 msaitoh delay(10*1000);
5540 1.190 msaitoh
5541 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
5542 1.192 msaitoh wm_hv_phy_workaround_ich8lan(sc);
5543 1.190 msaitoh
5544 1.192 msaitoh /*
5545 1.192 msaitoh * dummy read to clear the phy wakeup bit after lcd
5546 1.192 msaitoh * reset
5547 1.192 msaitoh */
5548 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
5549 1.190 msaitoh }
5550 1.190 msaitoh
5551 1.192 msaitoh /*
5552 1.192 msaitoh * XXX Configure the LCD with th extended configuration region
5553 1.192 msaitoh * in NVM
5554 1.192 msaitoh */
5555 1.192 msaitoh
5556 1.192 msaitoh /* Configure the LCD with the OEM bits in NVM */
5557 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
5558 1.191 msaitoh /*
5559 1.191 msaitoh * Disable LPLU.
5560 1.191 msaitoh * XXX It seems that 82567 has LPLU, too.
5561 1.191 msaitoh */
5562 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
5563 1.191 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
5564 1.191 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
5565 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
5566 1.190 msaitoh }
5567 1.189 msaitoh break;
5568 1.189 msaitoh default:
5569 1.189 msaitoh panic("%s: unknown type\n", __func__);
5570 1.189 msaitoh break;
5571 1.189 msaitoh }
5572 1.1 thorpej }
5573 1.1 thorpej
5574 1.1 thorpej /*
5575 1.1 thorpej * wm_gmii_mediainit:
5576 1.1 thorpej *
5577 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
5578 1.1 thorpej */
5579 1.47 thorpej static void
5580 1.191 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
5581 1.1 thorpej {
5582 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5583 1.1 thorpej
5584 1.1 thorpej /* We have MII. */
5585 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
5586 1.1 thorpej
5587 1.177 msaitoh if (sc->sc_type == WM_T_80003)
5588 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
5589 1.127 bouyer else
5590 1.127 bouyer sc->sc_tipg = TIPG_1000T_DFLT;
5591 1.1 thorpej
5592 1.1 thorpej /*
5593 1.1 thorpej * Let the chip set speed/duplex on its own based on
5594 1.1 thorpej * signals from the PHY.
5595 1.127 bouyer * XXXbouyer - I'm not sure this is right for the 80003,
5596 1.127 bouyer * the em driver only sets CTRL_SLU here - but it seems to work.
5597 1.1 thorpej */
5598 1.133 msaitoh sc->sc_ctrl |= CTRL_SLU;
5599 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5600 1.1 thorpej
5601 1.1 thorpej /* Initialize our media structures and probe the GMII. */
5602 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
5603 1.1 thorpej
5604 1.191 msaitoh switch (prodid) {
5605 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
5606 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
5607 1.192 msaitoh /* 82577 */
5608 1.192 msaitoh sc->sc_phytype = WMPHY_82577;
5609 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5610 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5611 1.192 msaitoh break;
5612 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
5613 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
5614 1.192 msaitoh /* 82578 */
5615 1.192 msaitoh sc->sc_phytype = WMPHY_82578;
5616 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5617 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5618 1.191 msaitoh break;
5619 1.191 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
5620 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
5621 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
5622 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
5623 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
5624 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
5625 1.191 msaitoh /* 82567 */
5626 1.192 msaitoh sc->sc_phytype = WMPHY_BM;
5627 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5628 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5629 1.191 msaitoh break;
5630 1.191 msaitoh default:
5631 1.199 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0) {
5632 1.199 msaitoh sc->sc_mii.mii_readreg = wm_sgmii_readreg;
5633 1.199 msaitoh sc->sc_mii.mii_writereg = wm_sgmii_writereg;
5634 1.199 msaitoh } else if (sc->sc_type >= WM_T_80003) {
5635 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
5636 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
5637 1.191 msaitoh } else if (sc->sc_type >= WM_T_82544) {
5638 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
5639 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
5640 1.191 msaitoh } else {
5641 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
5642 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
5643 1.191 msaitoh }
5644 1.191 msaitoh break;
5645 1.1 thorpej }
5646 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
5647 1.1 thorpej
5648 1.1 thorpej wm_gmii_reset(sc);
5649 1.1 thorpej
5650 1.152 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
5651 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
5652 1.1 thorpej wm_gmii_mediastatus);
5653 1.1 thorpej
5654 1.208 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
5655 1.208 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)) {
5656 1.208 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
5657 1.208 msaitoh /* Attach only one port */
5658 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
5659 1.208 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5660 1.208 msaitoh } else {
5661 1.208 msaitoh int i;
5662 1.208 msaitoh uint32_t ctrl_ext;
5663 1.208 msaitoh
5664 1.208 msaitoh /* Power on sgmii phy if it is disabled */
5665 1.208 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
5666 1.208 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
5667 1.208 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
5668 1.208 msaitoh CSR_WRITE_FLUSH(sc);
5669 1.208 msaitoh delay(300*1000); /* XXX too long */
5670 1.208 msaitoh
5671 1.208 msaitoh /* from 1 to 8 */
5672 1.208 msaitoh for (i = 1; i < 8; i++)
5673 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
5674 1.208 msaitoh i, MII_OFFSET_ANY, MIIF_DOPAUSE);
5675 1.208 msaitoh
5676 1.208 msaitoh /* restore previous sfp cage power state */
5677 1.208 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
5678 1.208 msaitoh }
5679 1.208 msaitoh } else {
5680 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5681 1.208 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5682 1.208 msaitoh }
5683 1.184 msaitoh
5684 1.184 msaitoh if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5685 1.184 msaitoh /* if failed, retry with *_bm_* */
5686 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5687 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5688 1.184 msaitoh
5689 1.184 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5690 1.184 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5691 1.184 msaitoh }
5692 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5693 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
5694 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
5695 1.192 msaitoh sc->sc_phytype = WMPHY_NONE;
5696 1.192 msaitoh } else {
5697 1.202 msaitoh /* Check PHY type */
5698 1.202 msaitoh uint32_t model;
5699 1.202 msaitoh struct mii_softc *child;
5700 1.202 msaitoh
5701 1.202 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
5702 1.202 msaitoh if (device_is_a(child->mii_dev, "igphy")) {
5703 1.202 msaitoh struct igphy_softc *isc = (struct igphy_softc *)child;
5704 1.202 msaitoh
5705 1.202 msaitoh model = isc->sc_mii.mii_mpd_model;
5706 1.202 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
5707 1.202 msaitoh sc->sc_phytype = WMPHY_IGP_3;
5708 1.202 msaitoh }
5709 1.202 msaitoh
5710 1.202 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
5711 1.192 msaitoh }
5712 1.1 thorpej }
5713 1.1 thorpej
5714 1.1 thorpej /*
5715 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
5716 1.1 thorpej *
5717 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
5718 1.1 thorpej */
5719 1.47 thorpej static void
5720 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5721 1.1 thorpej {
5722 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5723 1.1 thorpej
5724 1.152 dyoung ether_mediastatus(ifp, ifmr);
5725 1.198 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
5726 1.198 msaitoh | sc->sc_flowflags;
5727 1.1 thorpej }
5728 1.1 thorpej
5729 1.1 thorpej /*
5730 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
5731 1.1 thorpej *
5732 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
5733 1.1 thorpej */
5734 1.47 thorpej static int
5735 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
5736 1.1 thorpej {
5737 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5738 1.127 bouyer struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5739 1.152 dyoung int rc;
5740 1.1 thorpej
5741 1.152 dyoung if ((ifp->if_flags & IFF_UP) == 0)
5742 1.152 dyoung return 0;
5743 1.152 dyoung
5744 1.152 dyoung sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
5745 1.152 dyoung sc->sc_ctrl |= CTRL_SLU;
5746 1.152 dyoung if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
5747 1.152 dyoung || (sc->sc_type > WM_T_82543)) {
5748 1.152 dyoung sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
5749 1.152 dyoung } else {
5750 1.152 dyoung sc->sc_ctrl &= ~CTRL_ASDE;
5751 1.152 dyoung sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5752 1.152 dyoung if (ife->ifm_media & IFM_FDX)
5753 1.152 dyoung sc->sc_ctrl |= CTRL_FD;
5754 1.194 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
5755 1.152 dyoung case IFM_10_T:
5756 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_10;
5757 1.152 dyoung break;
5758 1.152 dyoung case IFM_100_TX:
5759 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_100;
5760 1.152 dyoung break;
5761 1.152 dyoung case IFM_1000_T:
5762 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_1000;
5763 1.152 dyoung break;
5764 1.152 dyoung default:
5765 1.152 dyoung panic("wm_gmii_mediachange: bad media 0x%x",
5766 1.152 dyoung ife->ifm_media);
5767 1.127 bouyer }
5768 1.127 bouyer }
5769 1.152 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5770 1.152 dyoung if (sc->sc_type <= WM_T_82543)
5771 1.152 dyoung wm_gmii_reset(sc);
5772 1.152 dyoung
5773 1.152 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
5774 1.152 dyoung return 0;
5775 1.152 dyoung return rc;
5776 1.1 thorpej }
5777 1.1 thorpej
5778 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
5779 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
5780 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
5781 1.1 thorpej
5782 1.1 thorpej static void
5783 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
5784 1.1 thorpej {
5785 1.1 thorpej uint32_t i, v;
5786 1.1 thorpej
5787 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5788 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5789 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
5790 1.1 thorpej
5791 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
5792 1.1 thorpej if (data & i)
5793 1.1 thorpej v |= MDI_IO;
5794 1.1 thorpej else
5795 1.1 thorpej v &= ~MDI_IO;
5796 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5797 1.1 thorpej delay(10);
5798 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5799 1.1 thorpej delay(10);
5800 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5801 1.1 thorpej delay(10);
5802 1.1 thorpej }
5803 1.1 thorpej }
5804 1.1 thorpej
5805 1.1 thorpej static uint32_t
5806 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
5807 1.1 thorpej {
5808 1.1 thorpej uint32_t v, i, data = 0;
5809 1.1 thorpej
5810 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5811 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5812 1.1 thorpej v |= CTRL_SWDPIO(3);
5813 1.1 thorpej
5814 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5815 1.1 thorpej delay(10);
5816 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5817 1.1 thorpej delay(10);
5818 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5819 1.1 thorpej delay(10);
5820 1.1 thorpej
5821 1.1 thorpej for (i = 0; i < 16; i++) {
5822 1.1 thorpej data <<= 1;
5823 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5824 1.1 thorpej delay(10);
5825 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
5826 1.1 thorpej data |= 1;
5827 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5828 1.1 thorpej delay(10);
5829 1.1 thorpej }
5830 1.1 thorpej
5831 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5832 1.1 thorpej delay(10);
5833 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5834 1.1 thorpej delay(10);
5835 1.1 thorpej
5836 1.194 msaitoh return data;
5837 1.1 thorpej }
5838 1.1 thorpej
5839 1.1 thorpej #undef MDI_IO
5840 1.1 thorpej #undef MDI_DIR
5841 1.1 thorpej #undef MDI_CLK
5842 1.1 thorpej
5843 1.1 thorpej /*
5844 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
5845 1.1 thorpej *
5846 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
5847 1.1 thorpej */
5848 1.47 thorpej static int
5849 1.157 dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
5850 1.1 thorpej {
5851 1.157 dyoung struct wm_softc *sc = device_private(self);
5852 1.1 thorpej int rv;
5853 1.1 thorpej
5854 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5855 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
5856 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
5857 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
5858 1.1 thorpej
5859 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
5860 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
5861 1.160 christos device_xname(sc->sc_dev), phy, reg, rv));
5862 1.1 thorpej
5863 1.194 msaitoh return rv;
5864 1.1 thorpej }
5865 1.1 thorpej
5866 1.1 thorpej /*
5867 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
5868 1.1 thorpej *
5869 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
5870 1.1 thorpej */
5871 1.47 thorpej static void
5872 1.157 dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
5873 1.1 thorpej {
5874 1.157 dyoung struct wm_softc *sc = device_private(self);
5875 1.1 thorpej
5876 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5877 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
5878 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
5879 1.1 thorpej (MII_COMMAND_START << 30), 32);
5880 1.1 thorpej }
5881 1.1 thorpej
5882 1.1 thorpej /*
5883 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
5884 1.1 thorpej *
5885 1.1 thorpej * Read a PHY register on the GMII.
5886 1.1 thorpej */
5887 1.47 thorpej static int
5888 1.157 dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
5889 1.1 thorpej {
5890 1.157 dyoung struct wm_softc *sc = device_private(self);
5891 1.60 ichiro uint32_t mdic = 0;
5892 1.1 thorpej int i, rv;
5893 1.1 thorpej
5894 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
5895 1.1 thorpej MDIC_REGADD(reg));
5896 1.1 thorpej
5897 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5898 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5899 1.1 thorpej if (mdic & MDIC_READY)
5900 1.1 thorpej break;
5901 1.200 msaitoh delay(50);
5902 1.1 thorpej }
5903 1.1 thorpej
5904 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
5905 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
5906 1.160 christos device_xname(sc->sc_dev), phy, reg);
5907 1.1 thorpej rv = 0;
5908 1.1 thorpej } else if (mdic & MDIC_E) {
5909 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
5910 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
5911 1.160 christos device_xname(sc->sc_dev), phy, reg);
5912 1.1 thorpej #endif
5913 1.1 thorpej rv = 0;
5914 1.1 thorpej } else {
5915 1.1 thorpej rv = MDIC_DATA(mdic);
5916 1.1 thorpej if (rv == 0xffff)
5917 1.1 thorpej rv = 0;
5918 1.1 thorpej }
5919 1.1 thorpej
5920 1.194 msaitoh return rv;
5921 1.1 thorpej }
5922 1.1 thorpej
5923 1.1 thorpej /*
5924 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
5925 1.1 thorpej *
5926 1.1 thorpej * Write a PHY register on the GMII.
5927 1.1 thorpej */
5928 1.47 thorpej static void
5929 1.157 dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
5930 1.1 thorpej {
5931 1.157 dyoung struct wm_softc *sc = device_private(self);
5932 1.60 ichiro uint32_t mdic = 0;
5933 1.1 thorpej int i;
5934 1.1 thorpej
5935 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
5936 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
5937 1.1 thorpej
5938 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5939 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5940 1.1 thorpej if (mdic & MDIC_READY)
5941 1.1 thorpej break;
5942 1.200 msaitoh delay(50);
5943 1.1 thorpej }
5944 1.1 thorpej
5945 1.1 thorpej if ((mdic & MDIC_READY) == 0)
5946 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
5947 1.160 christos device_xname(sc->sc_dev), phy, reg);
5948 1.1 thorpej else if (mdic & MDIC_E)
5949 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
5950 1.160 christos device_xname(sc->sc_dev), phy, reg);
5951 1.1 thorpej }
5952 1.1 thorpej
5953 1.1 thorpej /*
5954 1.127 bouyer * wm_gmii_i80003_readreg: [mii interface function]
5955 1.127 bouyer *
5956 1.127 bouyer * Read a PHY register on the kumeran
5957 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5958 1.127 bouyer * ressource ...
5959 1.127 bouyer */
5960 1.127 bouyer static int
5961 1.157 dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
5962 1.127 bouyer {
5963 1.157 dyoung struct wm_softc *sc = device_private(self);
5964 1.199 msaitoh int sem;
5965 1.127 bouyer int rv;
5966 1.127 bouyer
5967 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5968 1.127 bouyer return 0;
5969 1.127 bouyer
5970 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
5971 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
5972 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5973 1.169 msaitoh __func__);
5974 1.127 bouyer return 0;
5975 1.169 msaitoh }
5976 1.127 bouyer
5977 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5978 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5979 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5980 1.127 bouyer } else {
5981 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5982 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5983 1.127 bouyer }
5984 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5985 1.168 msaitoh delay(200);
5986 1.168 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5987 1.168 msaitoh delay(200);
5988 1.127 bouyer
5989 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
5990 1.194 msaitoh return rv;
5991 1.127 bouyer }
5992 1.127 bouyer
5993 1.127 bouyer /*
5994 1.127 bouyer * wm_gmii_i80003_writereg: [mii interface function]
5995 1.127 bouyer *
5996 1.127 bouyer * Write a PHY register on the kumeran.
5997 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5998 1.127 bouyer * ressource ...
5999 1.127 bouyer */
6000 1.127 bouyer static void
6001 1.157 dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
6002 1.127 bouyer {
6003 1.157 dyoung struct wm_softc *sc = device_private(self);
6004 1.199 msaitoh int sem;
6005 1.127 bouyer
6006 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
6007 1.127 bouyer return;
6008 1.127 bouyer
6009 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6010 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6011 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6012 1.169 msaitoh __func__);
6013 1.127 bouyer return;
6014 1.169 msaitoh }
6015 1.127 bouyer
6016 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6017 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6018 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6019 1.127 bouyer } else {
6020 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6021 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6022 1.127 bouyer }
6023 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6024 1.168 msaitoh delay(200);
6025 1.168 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6026 1.168 msaitoh delay(200);
6027 1.127 bouyer
6028 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6029 1.127 bouyer }
6030 1.127 bouyer
6031 1.127 bouyer /*
6032 1.167 msaitoh * wm_gmii_bm_readreg: [mii interface function]
6033 1.167 msaitoh *
6034 1.167 msaitoh * Read a PHY register on the kumeran
6035 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6036 1.167 msaitoh * ressource ...
6037 1.167 msaitoh */
6038 1.167 msaitoh static int
6039 1.167 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
6040 1.167 msaitoh {
6041 1.167 msaitoh struct wm_softc *sc = device_private(self);
6042 1.199 msaitoh int sem;
6043 1.167 msaitoh int rv;
6044 1.167 msaitoh
6045 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6046 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6047 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6048 1.169 msaitoh __func__);
6049 1.167 msaitoh return 0;
6050 1.169 msaitoh }
6051 1.167 msaitoh
6052 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6053 1.167 msaitoh if (phy == 1)
6054 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
6055 1.167 msaitoh reg);
6056 1.167 msaitoh else
6057 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6058 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
6059 1.167 msaitoh
6060 1.167 msaitoh }
6061 1.167 msaitoh
6062 1.167 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6063 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6064 1.194 msaitoh return rv;
6065 1.167 msaitoh }
6066 1.167 msaitoh
6067 1.167 msaitoh /*
6068 1.167 msaitoh * wm_gmii_bm_writereg: [mii interface function]
6069 1.167 msaitoh *
6070 1.167 msaitoh * Write a PHY register on the kumeran.
6071 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6072 1.167 msaitoh * ressource ...
6073 1.167 msaitoh */
6074 1.167 msaitoh static void
6075 1.167 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
6076 1.167 msaitoh {
6077 1.167 msaitoh struct wm_softc *sc = device_private(self);
6078 1.199 msaitoh int sem;
6079 1.167 msaitoh
6080 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6081 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6082 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6083 1.169 msaitoh __func__);
6084 1.167 msaitoh return;
6085 1.169 msaitoh }
6086 1.167 msaitoh
6087 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6088 1.167 msaitoh if (phy == 1)
6089 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
6090 1.167 msaitoh reg);
6091 1.167 msaitoh else
6092 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6093 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
6094 1.167 msaitoh
6095 1.167 msaitoh }
6096 1.167 msaitoh
6097 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6098 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6099 1.167 msaitoh }
6100 1.167 msaitoh
6101 1.192 msaitoh static void
6102 1.192 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
6103 1.192 msaitoh {
6104 1.192 msaitoh struct wm_softc *sc = device_private(self);
6105 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
6106 1.192 msaitoh uint16_t wuce;
6107 1.192 msaitoh
6108 1.192 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
6109 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
6110 1.192 msaitoh /* XXX e1000 driver do nothing... why? */
6111 1.192 msaitoh }
6112 1.192 msaitoh
6113 1.192 msaitoh /* Set page 769 */
6114 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6115 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6116 1.192 msaitoh
6117 1.192 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
6118 1.192 msaitoh
6119 1.192 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
6120 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
6121 1.192 msaitoh wuce | BM_WUC_ENABLE_BIT);
6122 1.192 msaitoh
6123 1.192 msaitoh /* Select page 800 */
6124 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6125 1.192 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
6126 1.192 msaitoh
6127 1.192 msaitoh /* Write page 800 */
6128 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
6129 1.198 msaitoh
6130 1.192 msaitoh if (rd)
6131 1.192 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
6132 1.192 msaitoh else
6133 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
6134 1.192 msaitoh
6135 1.192 msaitoh /* Set page 769 */
6136 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6137 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6138 1.192 msaitoh
6139 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
6140 1.192 msaitoh }
6141 1.192 msaitoh
6142 1.167 msaitoh /*
6143 1.192 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6144 1.191 msaitoh *
6145 1.191 msaitoh * Read a PHY register on the kumeran
6146 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6147 1.191 msaitoh * ressource ...
6148 1.191 msaitoh */
6149 1.191 msaitoh static int
6150 1.192 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
6151 1.191 msaitoh {
6152 1.191 msaitoh struct wm_softc *sc = device_private(self);
6153 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6154 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6155 1.192 msaitoh uint16_t val;
6156 1.191 msaitoh int rv;
6157 1.191 msaitoh
6158 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6159 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6160 1.191 msaitoh __func__);
6161 1.191 msaitoh return 0;
6162 1.191 msaitoh }
6163 1.191 msaitoh
6164 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6165 1.192 msaitoh if (sc->sc_phytype == WMPHY_82577) {
6166 1.192 msaitoh /* XXX must write */
6167 1.192 msaitoh }
6168 1.192 msaitoh
6169 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6170 1.192 msaitoh if (page == BM_WUC_PAGE) {
6171 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
6172 1.192 msaitoh return val;
6173 1.192 msaitoh }
6174 1.192 msaitoh
6175 1.192 msaitoh /*
6176 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6177 1.192 msaitoh * own func
6178 1.192 msaitoh */
6179 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6180 1.192 msaitoh printf("gmii_hv_readreg!!!\n");
6181 1.192 msaitoh return 0;
6182 1.192 msaitoh }
6183 1.192 msaitoh
6184 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6185 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6186 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6187 1.191 msaitoh }
6188 1.191 msaitoh
6189 1.192 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
6190 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6191 1.194 msaitoh return rv;
6192 1.191 msaitoh }
6193 1.191 msaitoh
6194 1.191 msaitoh /*
6195 1.192 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6196 1.191 msaitoh *
6197 1.191 msaitoh * Write a PHY register on the kumeran.
6198 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6199 1.191 msaitoh * ressource ...
6200 1.191 msaitoh */
6201 1.191 msaitoh static void
6202 1.192 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
6203 1.191 msaitoh {
6204 1.191 msaitoh struct wm_softc *sc = device_private(self);
6205 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6206 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6207 1.191 msaitoh
6208 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6209 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6210 1.191 msaitoh __func__);
6211 1.191 msaitoh return;
6212 1.191 msaitoh }
6213 1.191 msaitoh
6214 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6215 1.192 msaitoh
6216 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6217 1.192 msaitoh if (page == BM_WUC_PAGE) {
6218 1.192 msaitoh uint16_t tmp;
6219 1.192 msaitoh
6220 1.192 msaitoh tmp = val;
6221 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
6222 1.192 msaitoh return;
6223 1.192 msaitoh }
6224 1.192 msaitoh
6225 1.192 msaitoh /*
6226 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6227 1.192 msaitoh * own func
6228 1.192 msaitoh */
6229 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6230 1.192 msaitoh printf("gmii_hv_writereg!!!\n");
6231 1.192 msaitoh return;
6232 1.192 msaitoh }
6233 1.192 msaitoh
6234 1.192 msaitoh /*
6235 1.192 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
6236 1.192 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
6237 1.192 msaitoh */
6238 1.192 msaitoh
6239 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6240 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6241 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6242 1.191 msaitoh }
6243 1.191 msaitoh
6244 1.192 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
6245 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6246 1.191 msaitoh }
6247 1.191 msaitoh
6248 1.191 msaitoh /*
6249 1.199 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6250 1.199 msaitoh *
6251 1.199 msaitoh * Read a PHY register on the kumeran
6252 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6253 1.199 msaitoh * ressource ...
6254 1.199 msaitoh */
6255 1.199 msaitoh static int
6256 1.199 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
6257 1.199 msaitoh {
6258 1.199 msaitoh struct wm_softc *sc = device_private(self);
6259 1.199 msaitoh uint32_t i2ccmd;
6260 1.199 msaitoh int i, rv;
6261 1.199 msaitoh
6262 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6263 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6264 1.199 msaitoh __func__);
6265 1.199 msaitoh return 0;
6266 1.199 msaitoh }
6267 1.199 msaitoh
6268 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6269 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6270 1.199 msaitoh | I2CCMD_OPCODE_READ;
6271 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6272 1.199 msaitoh
6273 1.199 msaitoh /* Poll the ready bit */
6274 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6275 1.199 msaitoh delay(50);
6276 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6277 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6278 1.199 msaitoh break;
6279 1.199 msaitoh }
6280 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
6281 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
6282 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
6283 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
6284 1.199 msaitoh
6285 1.199 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
6286 1.199 msaitoh
6287 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
6288 1.199 msaitoh return rv;
6289 1.199 msaitoh }
6290 1.199 msaitoh
6291 1.199 msaitoh /*
6292 1.199 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6293 1.199 msaitoh *
6294 1.199 msaitoh * Write a PHY register on the kumeran.
6295 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6296 1.199 msaitoh * ressource ...
6297 1.199 msaitoh */
6298 1.199 msaitoh static void
6299 1.199 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
6300 1.199 msaitoh {
6301 1.199 msaitoh struct wm_softc *sc = device_private(self);
6302 1.199 msaitoh uint32_t i2ccmd;
6303 1.199 msaitoh int i;
6304 1.199 msaitoh
6305 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6306 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6307 1.199 msaitoh __func__);
6308 1.199 msaitoh return;
6309 1.199 msaitoh }
6310 1.199 msaitoh
6311 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6312 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6313 1.199 msaitoh | I2CCMD_OPCODE_WRITE;
6314 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6315 1.199 msaitoh
6316 1.199 msaitoh /* Poll the ready bit */
6317 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6318 1.199 msaitoh delay(50);
6319 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6320 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6321 1.199 msaitoh break;
6322 1.199 msaitoh }
6323 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
6324 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
6325 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
6326 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
6327 1.199 msaitoh
6328 1.199 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6329 1.199 msaitoh }
6330 1.199 msaitoh
6331 1.199 msaitoh /*
6332 1.1 thorpej * wm_gmii_statchg: [mii interface function]
6333 1.1 thorpej *
6334 1.1 thorpej * Callback from MII layer when media changes.
6335 1.1 thorpej */
6336 1.47 thorpej static void
6337 1.157 dyoung wm_gmii_statchg(device_t self)
6338 1.1 thorpej {
6339 1.157 dyoung struct wm_softc *sc = device_private(self);
6340 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
6341 1.1 thorpej
6342 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
6343 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
6344 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
6345 1.71 thorpej
6346 1.71 thorpej /*
6347 1.71 thorpej * Get flow control negotiation result.
6348 1.71 thorpej */
6349 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
6350 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
6351 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
6352 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
6353 1.71 thorpej }
6354 1.71 thorpej
6355 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
6356 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
6357 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
6358 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
6359 1.71 thorpej }
6360 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
6361 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
6362 1.71 thorpej }
6363 1.1 thorpej
6364 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
6365 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6366 1.160 christos ("%s: LINK: statchg: FDX\n", device_xname(sc->sc_dev)));
6367 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
6368 1.198 msaitoh } else {
6369 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6370 1.160 christos ("%s: LINK: statchg: HDX\n", device_xname(sc->sc_dev)));
6371 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
6372 1.1 thorpej }
6373 1.1 thorpej
6374 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6375 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
6376 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
6377 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
6378 1.178 msaitoh if (sc->sc_type == WM_T_80003) {
6379 1.194 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
6380 1.127 bouyer case IFM_1000_T:
6381 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6382 1.127 bouyer KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
6383 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
6384 1.127 bouyer break;
6385 1.127 bouyer default:
6386 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6387 1.127 bouyer KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
6388 1.127 bouyer sc->sc_tipg = TIPG_10_100_80003_DFLT;
6389 1.127 bouyer break;
6390 1.127 bouyer }
6391 1.127 bouyer CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
6392 1.127 bouyer }
6393 1.127 bouyer }
6394 1.127 bouyer
6395 1.127 bouyer /*
6396 1.178 msaitoh * wm_kmrn_readreg:
6397 1.127 bouyer *
6398 1.127 bouyer * Read a kumeran register
6399 1.127 bouyer */
6400 1.127 bouyer static int
6401 1.178 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
6402 1.127 bouyer {
6403 1.127 bouyer int rv;
6404 1.127 bouyer
6405 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6406 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6407 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6408 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6409 1.178 msaitoh return 0;
6410 1.178 msaitoh }
6411 1.215 taca } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6412 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6413 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6414 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6415 1.178 msaitoh return 0;
6416 1.178 msaitoh }
6417 1.169 msaitoh }
6418 1.127 bouyer
6419 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6420 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6421 1.127 bouyer KUMCTRLSTA_REN);
6422 1.127 bouyer delay(2);
6423 1.127 bouyer
6424 1.127 bouyer rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
6425 1.178 msaitoh
6426 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6427 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6428 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6429 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6430 1.178 msaitoh
6431 1.194 msaitoh return rv;
6432 1.127 bouyer }
6433 1.127 bouyer
6434 1.127 bouyer /*
6435 1.178 msaitoh * wm_kmrn_writereg:
6436 1.127 bouyer *
6437 1.127 bouyer * Write a kumeran register
6438 1.127 bouyer */
6439 1.127 bouyer static void
6440 1.178 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
6441 1.127 bouyer {
6442 1.127 bouyer
6443 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6444 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6445 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6446 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6447 1.178 msaitoh return;
6448 1.178 msaitoh }
6449 1.215 taca } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6450 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6451 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6452 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6453 1.178 msaitoh return;
6454 1.178 msaitoh }
6455 1.169 msaitoh }
6456 1.127 bouyer
6457 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6458 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6459 1.127 bouyer (val & KUMCTRLSTA_MASK));
6460 1.178 msaitoh
6461 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6462 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6463 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6464 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6465 1.1 thorpej }
6466 1.117 msaitoh
6467 1.117 msaitoh static int
6468 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
6469 1.117 msaitoh {
6470 1.117 msaitoh uint32_t eecd = 0;
6471 1.117 msaitoh
6472 1.185 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
6473 1.185 msaitoh || sc->sc_type == WM_T_82583) {
6474 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
6475 1.117 msaitoh
6476 1.117 msaitoh /* Isolate bits 15 & 16 */
6477 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
6478 1.117 msaitoh
6479 1.117 msaitoh /* If both bits are set, device is Flash type */
6480 1.185 msaitoh if (eecd == 0x03)
6481 1.117 msaitoh return 0;
6482 1.117 msaitoh }
6483 1.117 msaitoh return 1;
6484 1.117 msaitoh }
6485 1.117 msaitoh
6486 1.117 msaitoh static int
6487 1.127 bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
6488 1.117 msaitoh {
6489 1.117 msaitoh int32_t timeout;
6490 1.117 msaitoh uint32_t swsm;
6491 1.117 msaitoh
6492 1.117 msaitoh /* Get the FW semaphore. */
6493 1.117 msaitoh timeout = 1000 + 1; /* XXX */
6494 1.117 msaitoh while (timeout) {
6495 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6496 1.117 msaitoh swsm |= SWSM_SWESMBI;
6497 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6498 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
6499 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6500 1.119 uebayasi if (swsm & SWSM_SWESMBI)
6501 1.117 msaitoh break;
6502 1.117 msaitoh
6503 1.117 msaitoh delay(50);
6504 1.117 msaitoh timeout--;
6505 1.117 msaitoh }
6506 1.117 msaitoh
6507 1.117 msaitoh if (timeout == 0) {
6508 1.160 christos aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
6509 1.117 msaitoh /* Release semaphores */
6510 1.127 bouyer wm_put_swsm_semaphore(sc);
6511 1.117 msaitoh return 1;
6512 1.117 msaitoh }
6513 1.117 msaitoh return 0;
6514 1.117 msaitoh }
6515 1.117 msaitoh
6516 1.117 msaitoh static void
6517 1.127 bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
6518 1.117 msaitoh {
6519 1.117 msaitoh uint32_t swsm;
6520 1.117 msaitoh
6521 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6522 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
6523 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6524 1.117 msaitoh }
6525 1.127 bouyer
6526 1.127 bouyer static int
6527 1.136 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6528 1.136 msaitoh {
6529 1.127 bouyer uint32_t swfw_sync;
6530 1.127 bouyer uint32_t swmask = mask << SWFW_SOFT_SHIFT;
6531 1.127 bouyer uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
6532 1.127 bouyer int timeout = 200;
6533 1.127 bouyer
6534 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6535 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6536 1.169 msaitoh if (wm_get_swsm_semaphore(sc)) {
6537 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6538 1.169 msaitoh "%s: failed to get semaphore\n",
6539 1.169 msaitoh __func__);
6540 1.127 bouyer return 1;
6541 1.169 msaitoh }
6542 1.127 bouyer }
6543 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6544 1.127 bouyer if ((swfw_sync & (swmask | fwmask)) == 0) {
6545 1.127 bouyer swfw_sync |= swmask;
6546 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6547 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6548 1.127 bouyer wm_put_swsm_semaphore(sc);
6549 1.127 bouyer return 0;
6550 1.127 bouyer }
6551 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6552 1.127 bouyer wm_put_swsm_semaphore(sc);
6553 1.127 bouyer delay(5000);
6554 1.127 bouyer }
6555 1.127 bouyer printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
6556 1.160 christos device_xname(sc->sc_dev), mask, swfw_sync);
6557 1.127 bouyer return 1;
6558 1.127 bouyer }
6559 1.127 bouyer
6560 1.127 bouyer static void
6561 1.136 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6562 1.136 msaitoh {
6563 1.127 bouyer uint32_t swfw_sync;
6564 1.127 bouyer
6565 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6566 1.127 bouyer while (wm_get_swsm_semaphore(sc) != 0)
6567 1.127 bouyer continue;
6568 1.127 bouyer }
6569 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6570 1.127 bouyer swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
6571 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6572 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6573 1.127 bouyer wm_put_swsm_semaphore(sc);
6574 1.127 bouyer }
6575 1.139 bouyer
6576 1.139 bouyer static int
6577 1.139 bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
6578 1.139 bouyer {
6579 1.139 bouyer uint32_t ext_ctrl;
6580 1.139 bouyer int timeout = 200;
6581 1.139 bouyer
6582 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6583 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6584 1.139 bouyer ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
6585 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6586 1.139 bouyer
6587 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6588 1.139 bouyer if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
6589 1.139 bouyer return 0;
6590 1.139 bouyer delay(5000);
6591 1.139 bouyer }
6592 1.178 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
6593 1.160 christos device_xname(sc->sc_dev), ext_ctrl);
6594 1.139 bouyer return 1;
6595 1.139 bouyer }
6596 1.139 bouyer
6597 1.139 bouyer static void
6598 1.139 bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
6599 1.139 bouyer {
6600 1.139 bouyer uint32_t ext_ctrl;
6601 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6602 1.139 bouyer ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
6603 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6604 1.139 bouyer }
6605 1.139 bouyer
6606 1.169 msaitoh static int
6607 1.169 msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
6608 1.169 msaitoh {
6609 1.169 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
6610 1.169 msaitoh uint8_t bank_high_byte;
6611 1.169 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
6612 1.169 msaitoh
6613 1.190 msaitoh if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
6614 1.169 msaitoh /* Value of bit 22 corresponds to the flash bank we're on. */
6615 1.169 msaitoh *bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
6616 1.169 msaitoh } else {
6617 1.169 msaitoh wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
6618 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6619 1.169 msaitoh *bank = 0;
6620 1.169 msaitoh else {
6621 1.169 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
6622 1.169 msaitoh &bank_high_byte);
6623 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6624 1.169 msaitoh *bank = 1;
6625 1.169 msaitoh else {
6626 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6627 1.169 msaitoh "EEPROM not present\n");
6628 1.169 msaitoh return -1;
6629 1.169 msaitoh }
6630 1.169 msaitoh }
6631 1.169 msaitoh }
6632 1.169 msaitoh
6633 1.169 msaitoh return 0;
6634 1.169 msaitoh }
6635 1.169 msaitoh
6636 1.139 bouyer /******************************************************************************
6637 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
6638 1.139 bouyer * register.
6639 1.139 bouyer *
6640 1.139 bouyer * sc - Struct containing variables accessed by shared code
6641 1.139 bouyer * offset - offset of word in the EEPROM to read
6642 1.139 bouyer * data - word read from the EEPROM
6643 1.139 bouyer * words - number of words to read
6644 1.139 bouyer *****************************************************************************/
6645 1.139 bouyer static int
6646 1.139 bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
6647 1.139 bouyer {
6648 1.194 msaitoh int32_t error = 0;
6649 1.194 msaitoh uint32_t flash_bank = 0;
6650 1.194 msaitoh uint32_t act_offset = 0;
6651 1.194 msaitoh uint32_t bank_offset = 0;
6652 1.194 msaitoh uint16_t word = 0;
6653 1.194 msaitoh uint16_t i = 0;
6654 1.194 msaitoh
6655 1.194 msaitoh /* We need to know which is the valid flash bank. In the event
6656 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
6657 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
6658 1.194 msaitoh * to be updated with each read.
6659 1.194 msaitoh */
6660 1.194 msaitoh error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
6661 1.194 msaitoh if (error) {
6662 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
6663 1.169 msaitoh __func__);
6664 1.194 msaitoh return error;
6665 1.194 msaitoh }
6666 1.139 bouyer
6667 1.194 msaitoh /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
6668 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
6669 1.139 bouyer
6670 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
6671 1.194 msaitoh if (error) {
6672 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6673 1.169 msaitoh __func__);
6674 1.194 msaitoh return error;
6675 1.194 msaitoh }
6676 1.139 bouyer
6677 1.194 msaitoh for (i = 0; i < words; i++) {
6678 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
6679 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
6680 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
6681 1.194 msaitoh if (error) {
6682 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
6683 1.194 msaitoh __func__);
6684 1.194 msaitoh break;
6685 1.194 msaitoh }
6686 1.194 msaitoh data[i] = word;
6687 1.194 msaitoh }
6688 1.194 msaitoh
6689 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
6690 1.194 msaitoh return error;
6691 1.139 bouyer }
6692 1.139 bouyer
6693 1.139 bouyer /******************************************************************************
6694 1.139 bouyer * This function does initial flash setup so that a new read/write/erase cycle
6695 1.139 bouyer * can be started.
6696 1.139 bouyer *
6697 1.139 bouyer * sc - The pointer to the hw structure
6698 1.139 bouyer ****************************************************************************/
6699 1.139 bouyer static int32_t
6700 1.139 bouyer wm_ich8_cycle_init(struct wm_softc *sc)
6701 1.139 bouyer {
6702 1.194 msaitoh uint16_t hsfsts;
6703 1.194 msaitoh int32_t error = 1;
6704 1.194 msaitoh int32_t i = 0;
6705 1.194 msaitoh
6706 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6707 1.194 msaitoh
6708 1.194 msaitoh /* May be check the Flash Des Valid bit in Hw status */
6709 1.194 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
6710 1.194 msaitoh return error;
6711 1.194 msaitoh }
6712 1.194 msaitoh
6713 1.194 msaitoh /* Clear FCERR in Hw status by writing 1 */
6714 1.194 msaitoh /* Clear DAEL in Hw status by writing a 1 */
6715 1.194 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
6716 1.194 msaitoh
6717 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6718 1.194 msaitoh
6719 1.194 msaitoh /*
6720 1.194 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
6721 1.194 msaitoh * against, in order to start a new cycle or FDONE bit should be
6722 1.194 msaitoh * changed in the hardware so that it is 1 after harware reset, which
6723 1.194 msaitoh * can then be used as an indication whether a cycle is in progress or
6724 1.215 taca * has been completed .. we should also have some software semaphore
6725 1.215 taca * mechanism to guard FDONE or the cycle in progress bit so that two
6726 1.194 msaitoh * threads access to those bits can be sequentiallized or a way so that
6727 1.194 msaitoh * 2 threads dont start the cycle at the same time
6728 1.194 msaitoh */
6729 1.194 msaitoh
6730 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6731 1.194 msaitoh /*
6732 1.194 msaitoh * There is no cycle running at present, so we can start a
6733 1.194 msaitoh * cycle
6734 1.194 msaitoh */
6735 1.194 msaitoh
6736 1.194 msaitoh /* Begin by setting Flash Cycle Done. */
6737 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6738 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6739 1.194 msaitoh error = 0;
6740 1.194 msaitoh } else {
6741 1.194 msaitoh /*
6742 1.194 msaitoh * otherwise poll for sometime so the current cycle has a
6743 1.194 msaitoh * chance to end before giving up.
6744 1.194 msaitoh */
6745 1.194 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
6746 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6747 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6748 1.194 msaitoh error = 0;
6749 1.194 msaitoh break;
6750 1.194 msaitoh }
6751 1.194 msaitoh delay(1);
6752 1.194 msaitoh }
6753 1.194 msaitoh if (error == 0) {
6754 1.194 msaitoh /*
6755 1.194 msaitoh * Successful in waiting for previous cycle to timeout,
6756 1.194 msaitoh * now set the Flash Cycle Done.
6757 1.194 msaitoh */
6758 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6759 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6760 1.194 msaitoh }
6761 1.194 msaitoh }
6762 1.194 msaitoh return error;
6763 1.139 bouyer }
6764 1.139 bouyer
6765 1.139 bouyer /******************************************************************************
6766 1.139 bouyer * This function starts a flash cycle and waits for its completion
6767 1.139 bouyer *
6768 1.139 bouyer * sc - The pointer to the hw structure
6769 1.139 bouyer ****************************************************************************/
6770 1.139 bouyer static int32_t
6771 1.139 bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
6772 1.139 bouyer {
6773 1.194 msaitoh uint16_t hsflctl;
6774 1.194 msaitoh uint16_t hsfsts;
6775 1.194 msaitoh int32_t error = 1;
6776 1.194 msaitoh uint32_t i = 0;
6777 1.194 msaitoh
6778 1.194 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
6779 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6780 1.194 msaitoh hsflctl |= HSFCTL_GO;
6781 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6782 1.194 msaitoh
6783 1.194 msaitoh /* wait till FDONE bit is set to 1 */
6784 1.194 msaitoh do {
6785 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6786 1.194 msaitoh if (hsfsts & HSFSTS_DONE)
6787 1.194 msaitoh break;
6788 1.194 msaitoh delay(1);
6789 1.194 msaitoh i++;
6790 1.194 msaitoh } while (i < timeout);
6791 1.194 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
6792 1.194 msaitoh error = 0;
6793 1.194 msaitoh
6794 1.194 msaitoh return error;
6795 1.139 bouyer }
6796 1.139 bouyer
6797 1.139 bouyer /******************************************************************************
6798 1.139 bouyer * Reads a byte or word from the NVM using the ICH8 flash access registers.
6799 1.139 bouyer *
6800 1.139 bouyer * sc - The pointer to the hw structure
6801 1.139 bouyer * index - The index of the byte or word to read.
6802 1.139 bouyer * size - Size of data to read, 1=byte 2=word
6803 1.139 bouyer * data - Pointer to the word to store the value read.
6804 1.139 bouyer *****************************************************************************/
6805 1.139 bouyer static int32_t
6806 1.139 bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
6807 1.194 msaitoh uint32_t size, uint16_t* data)
6808 1.139 bouyer {
6809 1.194 msaitoh uint16_t hsfsts;
6810 1.194 msaitoh uint16_t hsflctl;
6811 1.194 msaitoh uint32_t flash_linear_address;
6812 1.194 msaitoh uint32_t flash_data = 0;
6813 1.194 msaitoh int32_t error = 1;
6814 1.194 msaitoh int32_t count = 0;
6815 1.194 msaitoh
6816 1.194 msaitoh if (size < 1 || size > 2 || data == 0x0 ||
6817 1.194 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
6818 1.194 msaitoh return error;
6819 1.194 msaitoh
6820 1.194 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
6821 1.194 msaitoh sc->sc_ich8_flash_base;
6822 1.194 msaitoh
6823 1.194 msaitoh do {
6824 1.194 msaitoh delay(1);
6825 1.194 msaitoh /* Steps */
6826 1.194 msaitoh error = wm_ich8_cycle_init(sc);
6827 1.194 msaitoh if (error)
6828 1.194 msaitoh break;
6829 1.194 msaitoh
6830 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6831 1.194 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
6832 1.194 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
6833 1.194 msaitoh & HSFCTL_BCOUNT_MASK;
6834 1.194 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
6835 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6836 1.139 bouyer
6837 1.194 msaitoh /*
6838 1.194 msaitoh * Write the last 24 bits of index into Flash Linear address
6839 1.194 msaitoh * field in Flash Address
6840 1.194 msaitoh */
6841 1.194 msaitoh /* TODO: TBD maybe check the index against the size of flash */
6842 1.194 msaitoh
6843 1.194 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
6844 1.194 msaitoh
6845 1.194 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
6846 1.194 msaitoh
6847 1.194 msaitoh /*
6848 1.194 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
6849 1.194 msaitoh * the whole sequence a few more times, else read in (shift in)
6850 1.194 msaitoh * the Flash Data0, the order is least significant byte first
6851 1.194 msaitoh * msb to lsb
6852 1.194 msaitoh */
6853 1.194 msaitoh if (error == 0) {
6854 1.194 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
6855 1.194 msaitoh if (size == 1)
6856 1.194 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
6857 1.194 msaitoh else if (size == 2)
6858 1.194 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
6859 1.194 msaitoh break;
6860 1.194 msaitoh } else {
6861 1.194 msaitoh /*
6862 1.194 msaitoh * If we've gotten here, then things are probably
6863 1.194 msaitoh * completely hosed, but if the error condition is
6864 1.194 msaitoh * detected, it won't hurt to give it another try...
6865 1.194 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
6866 1.194 msaitoh */
6867 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6868 1.194 msaitoh if (hsfsts & HSFSTS_ERR) {
6869 1.194 msaitoh /* Repeat for some time before giving up. */
6870 1.194 msaitoh continue;
6871 1.194 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
6872 1.194 msaitoh break;
6873 1.194 msaitoh }
6874 1.194 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
6875 1.194 msaitoh
6876 1.194 msaitoh return error;
6877 1.139 bouyer }
6878 1.139 bouyer
6879 1.139 bouyer /******************************************************************************
6880 1.139 bouyer * Reads a single byte from the NVM using the ICH8 flash access registers.
6881 1.139 bouyer *
6882 1.139 bouyer * sc - pointer to wm_hw structure
6883 1.139 bouyer * index - The index of the byte to read.
6884 1.139 bouyer * data - Pointer to a byte to store the value read.
6885 1.139 bouyer *****************************************************************************/
6886 1.139 bouyer static int32_t
6887 1.139 bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
6888 1.139 bouyer {
6889 1.194 msaitoh int32_t status;
6890 1.194 msaitoh uint16_t word = 0;
6891 1.139 bouyer
6892 1.194 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
6893 1.194 msaitoh if (status == 0)
6894 1.194 msaitoh *data = (uint8_t)word;
6895 1.139 bouyer
6896 1.194 msaitoh return status;
6897 1.139 bouyer }
6898 1.139 bouyer
6899 1.139 bouyer /******************************************************************************
6900 1.139 bouyer * Reads a word from the NVM using the ICH8 flash access registers.
6901 1.139 bouyer *
6902 1.139 bouyer * sc - pointer to wm_hw structure
6903 1.139 bouyer * index - The starting byte index of the word to read.
6904 1.139 bouyer * data - Pointer to a word to store the value read.
6905 1.139 bouyer *****************************************************************************/
6906 1.139 bouyer static int32_t
6907 1.139 bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
6908 1.139 bouyer {
6909 1.194 msaitoh int32_t status;
6910 1.144 msaitoh
6911 1.194 msaitoh status = wm_read_ich8_data(sc, index, 2, data);
6912 1.194 msaitoh return status;
6913 1.139 bouyer }
6914 1.169 msaitoh
6915 1.169 msaitoh static int
6916 1.169 msaitoh wm_check_mng_mode(struct wm_softc *sc)
6917 1.169 msaitoh {
6918 1.169 msaitoh int rv;
6919 1.169 msaitoh
6920 1.169 msaitoh switch (sc->sc_type) {
6921 1.169 msaitoh case WM_T_ICH8:
6922 1.169 msaitoh case WM_T_ICH9:
6923 1.169 msaitoh case WM_T_ICH10:
6924 1.190 msaitoh case WM_T_PCH:
6925 1.169 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
6926 1.169 msaitoh break;
6927 1.169 msaitoh case WM_T_82574:
6928 1.185 msaitoh case WM_T_82583:
6929 1.169 msaitoh rv = wm_check_mng_mode_82574(sc);
6930 1.169 msaitoh break;
6931 1.169 msaitoh case WM_T_82571:
6932 1.169 msaitoh case WM_T_82572:
6933 1.169 msaitoh case WM_T_82573:
6934 1.169 msaitoh case WM_T_80003:
6935 1.169 msaitoh rv = wm_check_mng_mode_generic(sc);
6936 1.169 msaitoh break;
6937 1.169 msaitoh default:
6938 1.169 msaitoh /* noting to do */
6939 1.169 msaitoh rv = 0;
6940 1.169 msaitoh break;
6941 1.169 msaitoh }
6942 1.169 msaitoh
6943 1.169 msaitoh return rv;
6944 1.169 msaitoh }
6945 1.169 msaitoh
6946 1.169 msaitoh static int
6947 1.169 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
6948 1.169 msaitoh {
6949 1.169 msaitoh uint32_t fwsm;
6950 1.169 msaitoh
6951 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6952 1.169 msaitoh
6953 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
6954 1.169 msaitoh return 1;
6955 1.169 msaitoh
6956 1.169 msaitoh return 0;
6957 1.169 msaitoh }
6958 1.169 msaitoh
6959 1.169 msaitoh static int
6960 1.169 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
6961 1.169 msaitoh {
6962 1.169 msaitoh uint16_t data;
6963 1.169 msaitoh
6964 1.187 msaitoh wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
6965 1.169 msaitoh
6966 1.187 msaitoh if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
6967 1.169 msaitoh return 1;
6968 1.169 msaitoh
6969 1.169 msaitoh return 0;
6970 1.169 msaitoh }
6971 1.169 msaitoh
6972 1.169 msaitoh static int
6973 1.169 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
6974 1.169 msaitoh {
6975 1.169 msaitoh uint32_t fwsm;
6976 1.169 msaitoh
6977 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6978 1.169 msaitoh
6979 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
6980 1.169 msaitoh return 1;
6981 1.169 msaitoh
6982 1.169 msaitoh return 0;
6983 1.169 msaitoh }
6984 1.169 msaitoh
6985 1.189 msaitoh static int
6986 1.203 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
6987 1.203 msaitoh {
6988 1.203 msaitoh uint32_t manc, fwsm, factps;
6989 1.203 msaitoh
6990 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
6991 1.203 msaitoh return 0;
6992 1.203 msaitoh
6993 1.203 msaitoh manc = CSR_READ(sc, WMREG_MANC);
6994 1.203 msaitoh
6995 1.203 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
6996 1.203 msaitoh device_xname(sc->sc_dev), manc));
6997 1.203 msaitoh if (((manc & MANC_RECV_TCO_EN) == 0)
6998 1.203 msaitoh || ((manc & MANC_EN_MAC_ADDR_FILTER) == 0))
6999 1.203 msaitoh return 0;
7000 1.203 msaitoh
7001 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
7002 1.203 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7003 1.203 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
7004 1.203 msaitoh if (((factps & FACTPS_MNGCG) == 0)
7005 1.203 msaitoh && ((fwsm & FWSM_MODE_MASK)
7006 1.203 msaitoh == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
7007 1.203 msaitoh return 1;
7008 1.203 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
7009 1.203 msaitoh && ((manc & MANC_ASF_EN) == 0))
7010 1.203 msaitoh return 1;
7011 1.203 msaitoh
7012 1.203 msaitoh return 0;
7013 1.203 msaitoh }
7014 1.203 msaitoh
7015 1.203 msaitoh static int
7016 1.189 msaitoh wm_check_reset_block(struct wm_softc *sc)
7017 1.189 msaitoh {
7018 1.189 msaitoh uint32_t reg;
7019 1.189 msaitoh
7020 1.189 msaitoh switch (sc->sc_type) {
7021 1.189 msaitoh case WM_T_ICH8:
7022 1.189 msaitoh case WM_T_ICH9:
7023 1.189 msaitoh case WM_T_ICH10:
7024 1.190 msaitoh case WM_T_PCH:
7025 1.189 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
7026 1.189 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
7027 1.189 msaitoh return 0;
7028 1.189 msaitoh else
7029 1.189 msaitoh return -1;
7030 1.189 msaitoh break;
7031 1.189 msaitoh case WM_T_82571:
7032 1.189 msaitoh case WM_T_82572:
7033 1.189 msaitoh case WM_T_82573:
7034 1.189 msaitoh case WM_T_82574:
7035 1.189 msaitoh case WM_T_82583:
7036 1.189 msaitoh case WM_T_80003:
7037 1.189 msaitoh reg = CSR_READ(sc, WMREG_MANC);
7038 1.189 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
7039 1.189 msaitoh return -1;
7040 1.189 msaitoh else
7041 1.189 msaitoh return 0;
7042 1.189 msaitoh break;
7043 1.189 msaitoh default:
7044 1.189 msaitoh /* no problem */
7045 1.189 msaitoh break;
7046 1.189 msaitoh }
7047 1.189 msaitoh
7048 1.189 msaitoh return 0;
7049 1.189 msaitoh }
7050 1.189 msaitoh
7051 1.169 msaitoh static void
7052 1.169 msaitoh wm_get_hw_control(struct wm_softc *sc)
7053 1.169 msaitoh {
7054 1.169 msaitoh uint32_t reg;
7055 1.169 msaitoh
7056 1.169 msaitoh switch (sc->sc_type) {
7057 1.169 msaitoh case WM_T_82573:
7058 1.169 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
7059 1.169 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
7060 1.169 msaitoh break;
7061 1.169 msaitoh case WM_T_82571:
7062 1.169 msaitoh case WM_T_82572:
7063 1.203 msaitoh case WM_T_82574:
7064 1.203 msaitoh case WM_T_82583:
7065 1.169 msaitoh case WM_T_80003:
7066 1.169 msaitoh case WM_T_ICH8:
7067 1.169 msaitoh case WM_T_ICH9:
7068 1.169 msaitoh case WM_T_ICH10:
7069 1.190 msaitoh case WM_T_PCH:
7070 1.169 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7071 1.169 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
7072 1.169 msaitoh break;
7073 1.169 msaitoh default:
7074 1.169 msaitoh break;
7075 1.169 msaitoh }
7076 1.169 msaitoh }
7077 1.173 msaitoh
7078 1.203 msaitoh static void
7079 1.203 msaitoh wm_release_hw_control(struct wm_softc *sc)
7080 1.203 msaitoh {
7081 1.203 msaitoh uint32_t reg;
7082 1.203 msaitoh
7083 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
7084 1.203 msaitoh return;
7085 1.203 msaitoh
7086 1.203 msaitoh if (sc->sc_type == WM_T_82573) {
7087 1.203 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
7088 1.203 msaitoh reg &= ~SWSM_DRV_LOAD;
7089 1.203 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
7090 1.203 msaitoh } else {
7091 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7092 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
7093 1.203 msaitoh }
7094 1.203 msaitoh }
7095 1.203 msaitoh
7096 1.173 msaitoh /* XXX Currently TBI only */
7097 1.173 msaitoh static int
7098 1.173 msaitoh wm_check_for_link(struct wm_softc *sc)
7099 1.173 msaitoh {
7100 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7101 1.173 msaitoh uint32_t rxcw;
7102 1.173 msaitoh uint32_t ctrl;
7103 1.173 msaitoh uint32_t status;
7104 1.173 msaitoh uint32_t sig;
7105 1.173 msaitoh
7106 1.173 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
7107 1.173 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7108 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7109 1.173 msaitoh
7110 1.173 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
7111 1.173 msaitoh
7112 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
7113 1.173 msaitoh device_xname(sc->sc_dev), __func__,
7114 1.173 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
7115 1.173 msaitoh ((status & STATUS_LU) != 0),
7116 1.173 msaitoh ((rxcw & RXCW_C) != 0)
7117 1.173 msaitoh ));
7118 1.173 msaitoh
7119 1.173 msaitoh /*
7120 1.173 msaitoh * SWDPIN LU RXCW
7121 1.173 msaitoh * 0 0 0
7122 1.173 msaitoh * 0 0 1 (should not happen)
7123 1.173 msaitoh * 0 1 0 (should not happen)
7124 1.173 msaitoh * 0 1 1 (should not happen)
7125 1.173 msaitoh * 1 0 0 Disable autonego and force linkup
7126 1.173 msaitoh * 1 0 1 got /C/ but not linkup yet
7127 1.173 msaitoh * 1 1 0 (linkup)
7128 1.173 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
7129 1.173 msaitoh *
7130 1.173 msaitoh */
7131 1.173 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
7132 1.173 msaitoh && ((status & STATUS_LU) == 0)
7133 1.173 msaitoh && ((rxcw & RXCW_C) == 0)) {
7134 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
7135 1.173 msaitoh __func__));
7136 1.173 msaitoh sc->sc_tbi_linkup = 0;
7137 1.173 msaitoh /* Disable auto-negotiation in the TXCW register */
7138 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
7139 1.173 msaitoh
7140 1.173 msaitoh /*
7141 1.173 msaitoh * Force link-up and also force full-duplex.
7142 1.173 msaitoh *
7143 1.173 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
7144 1.173 msaitoh * so we should update sc->sc_ctrl
7145 1.173 msaitoh */
7146 1.173 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
7147 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7148 1.194 msaitoh } else if (((status & STATUS_LU) != 0)
7149 1.173 msaitoh && ((rxcw & RXCW_C) != 0)
7150 1.173 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
7151 1.173 msaitoh sc->sc_tbi_linkup = 1;
7152 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
7153 1.173 msaitoh __func__));
7154 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
7155 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
7156 1.173 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
7157 1.173 msaitoh && ((rxcw & RXCW_C) != 0)) {
7158 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
7159 1.173 msaitoh } else {
7160 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
7161 1.173 msaitoh status));
7162 1.173 msaitoh }
7163 1.173 msaitoh
7164 1.173 msaitoh return 0;
7165 1.173 msaitoh }
7166 1.192 msaitoh
7167 1.202 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
7168 1.202 msaitoh static void
7169 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
7170 1.202 msaitoh {
7171 1.202 msaitoh int miistatus, active, i;
7172 1.202 msaitoh int reg;
7173 1.202 msaitoh
7174 1.202 msaitoh miistatus = sc->sc_mii.mii_media_status;
7175 1.202 msaitoh
7176 1.202 msaitoh /* If the link is not up, do nothing */
7177 1.202 msaitoh if ((miistatus & IFM_ACTIVE) != 0)
7178 1.202 msaitoh return;
7179 1.202 msaitoh
7180 1.202 msaitoh active = sc->sc_mii.mii_media_active;
7181 1.202 msaitoh
7182 1.202 msaitoh /* Nothing to do if the link is other than 1Gbps */
7183 1.202 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
7184 1.202 msaitoh return;
7185 1.202 msaitoh
7186 1.202 msaitoh for (i = 0; i < 10; i++) {
7187 1.202 msaitoh /* read twice */
7188 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7189 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7190 1.202 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
7191 1.202 msaitoh goto out; /* GOOD! */
7192 1.202 msaitoh
7193 1.202 msaitoh /* Reset the PHY */
7194 1.202 msaitoh wm_gmii_reset(sc);
7195 1.202 msaitoh delay(5*1000);
7196 1.202 msaitoh }
7197 1.202 msaitoh
7198 1.202 msaitoh /* Disable GigE link negotiation */
7199 1.202 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7200 1.202 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7201 1.202 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7202 1.202 msaitoh
7203 1.202 msaitoh /*
7204 1.202 msaitoh * Call gig speed drop workaround on Gig disable before accessing
7205 1.202 msaitoh * any PHY registers.
7206 1.202 msaitoh */
7207 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7208 1.202 msaitoh
7209 1.202 msaitoh out:
7210 1.202 msaitoh return;
7211 1.202 msaitoh }
7212 1.202 msaitoh
7213 1.202 msaitoh /* WOL from S5 stops working */
7214 1.202 msaitoh static void
7215 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
7216 1.202 msaitoh {
7217 1.202 msaitoh uint16_t kmrn_reg;
7218 1.202 msaitoh
7219 1.202 msaitoh /* Only for igp3 */
7220 1.202 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
7221 1.202 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
7222 1.202 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
7223 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
7224 1.202 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
7225 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
7226 1.202 msaitoh }
7227 1.202 msaitoh }
7228 1.202 msaitoh
7229 1.203 msaitoh #ifdef WM_WOL
7230 1.203 msaitoh /* Power down workaround on D3 */
7231 1.203 msaitoh static void
7232 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
7233 1.203 msaitoh {
7234 1.203 msaitoh uint32_t reg;
7235 1.203 msaitoh int i;
7236 1.203 msaitoh
7237 1.203 msaitoh for (i = 0; i < 2; i++) {
7238 1.203 msaitoh /* Disable link */
7239 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7240 1.203 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7241 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7242 1.203 msaitoh
7243 1.203 msaitoh /*
7244 1.203 msaitoh * Call gig speed drop workaround on Gig disable before
7245 1.203 msaitoh * accessing any PHY registers
7246 1.203 msaitoh */
7247 1.203 msaitoh if (sc->sc_type == WM_T_ICH8)
7248 1.203 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7249 1.203 msaitoh
7250 1.203 msaitoh /* Write VR power-down enable */
7251 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
7252 1.203 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
7253 1.203 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
7254 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
7255 1.203 msaitoh
7256 1.203 msaitoh /* Read it back and test */
7257 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
7258 1.203 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
7259 1.203 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
7260 1.203 msaitoh break;
7261 1.203 msaitoh
7262 1.203 msaitoh /* Issue PHY reset and repeat at most one more time */
7263 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7264 1.203 msaitoh }
7265 1.203 msaitoh }
7266 1.203 msaitoh #endif /* WM_WOL */
7267 1.203 msaitoh
7268 1.192 msaitoh /*
7269 1.192 msaitoh * Workaround for pch's PHYs
7270 1.192 msaitoh * XXX should be moved to new PHY driver?
7271 1.192 msaitoh */
7272 1.192 msaitoh static void
7273 1.192 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
7274 1.192 msaitoh {
7275 1.192 msaitoh
7276 1.192 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
7277 1.192 msaitoh
7278 1.192 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
7279 1.192 msaitoh
7280 1.192 msaitoh /* 82578 */
7281 1.192 msaitoh if (sc->sc_phytype == WMPHY_82578) {
7282 1.192 msaitoh /* PCH rev. < 3 */
7283 1.192 msaitoh if (sc->sc_rev < 3) {
7284 1.192 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
7285 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
7286 1.192 msaitoh 0x66c0);
7287 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
7288 1.192 msaitoh 0xffff);
7289 1.192 msaitoh }
7290 1.192 msaitoh
7291 1.192 msaitoh /* XXX phy rev. < 2 */
7292 1.192 msaitoh }
7293 1.192 msaitoh
7294 1.192 msaitoh /* Select page 0 */
7295 1.192 msaitoh
7296 1.192 msaitoh /* XXX acquire semaphore */
7297 1.192 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
7298 1.192 msaitoh /* XXX release semaphore */
7299 1.192 msaitoh
7300 1.192 msaitoh /*
7301 1.192 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
7302 1.192 msaitoh * link so that it disables K1 if link is in 1Gbps.
7303 1.192 msaitoh */
7304 1.192 msaitoh wm_k1_gig_workaround_hv(sc, 1);
7305 1.192 msaitoh }
7306 1.192 msaitoh
7307 1.192 msaitoh static void
7308 1.192 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
7309 1.192 msaitoh {
7310 1.192 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
7311 1.192 msaitoh
7312 1.192 msaitoh /* XXX acquire semaphore */
7313 1.192 msaitoh
7314 1.192 msaitoh if (link) {
7315 1.192 msaitoh k1_enable = 0;
7316 1.198 msaitoh
7317 1.192 msaitoh /* Link stall fix for link up */
7318 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
7319 1.192 msaitoh } else {
7320 1.192 msaitoh /* Link stall fix for link down */
7321 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
7322 1.192 msaitoh }
7323 1.192 msaitoh
7324 1.192 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
7325 1.192 msaitoh
7326 1.192 msaitoh /* XXX release semaphore */
7327 1.192 msaitoh }
7328 1.192 msaitoh
7329 1.192 msaitoh static void
7330 1.192 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
7331 1.192 msaitoh {
7332 1.192 msaitoh uint32_t ctrl, ctrl_ext, tmp;
7333 1.192 msaitoh uint16_t kmrn_reg;
7334 1.192 msaitoh
7335 1.192 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
7336 1.192 msaitoh
7337 1.192 msaitoh if (k1_enable)
7338 1.192 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
7339 1.192 msaitoh else
7340 1.192 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
7341 1.192 msaitoh
7342 1.192 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
7343 1.192 msaitoh
7344 1.192 msaitoh delay(20);
7345 1.192 msaitoh
7346 1.192 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7347 1.192 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
7348 1.192 msaitoh
7349 1.192 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
7350 1.192 msaitoh tmp |= CTRL_FRCSPD;
7351 1.192 msaitoh
7352 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
7353 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
7354 1.192 msaitoh delay(20);
7355 1.192 msaitoh
7356 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
7357 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
7358 1.192 msaitoh delay(20);
7359 1.192 msaitoh }
7360 1.199 msaitoh
7361 1.199 msaitoh static void
7362 1.199 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
7363 1.199 msaitoh {
7364 1.199 msaitoh uint32_t gcr;
7365 1.199 msaitoh pcireg_t ctrl2;
7366 1.199 msaitoh
7367 1.199 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
7368 1.199 msaitoh
7369 1.199 msaitoh /* Only take action if timeout value is defaulted to 0 */
7370 1.199 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
7371 1.199 msaitoh goto out;
7372 1.199 msaitoh
7373 1.199 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
7374 1.199 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
7375 1.199 msaitoh goto out;
7376 1.199 msaitoh }
7377 1.199 msaitoh
7378 1.199 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
7379 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2);
7380 1.199 msaitoh ctrl2 |= WM_PCI_PCIE_DCSR2_16MS;
7381 1.199 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
7382 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2, ctrl2);
7383 1.199 msaitoh
7384 1.199 msaitoh out:
7385 1.199 msaitoh /* Disable completion timeout resend */
7386 1.199 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
7387 1.199 msaitoh
7388 1.199 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
7389 1.199 msaitoh }
7390 1.199 msaitoh
7391 1.199 msaitoh /* special case - for 82575 - need to do manual init ... */
7392 1.199 msaitoh static void
7393 1.199 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
7394 1.199 msaitoh {
7395 1.199 msaitoh /*
7396 1.199 msaitoh * remark: this is untested code - we have no board without EEPROM
7397 1.199 msaitoh * same setup as mentioned int the freeBSD driver for the i82575
7398 1.199 msaitoh */
7399 1.199 msaitoh
7400 1.199 msaitoh /* SerDes configuration via SERDESCTRL */
7401 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
7402 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
7403 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
7404 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
7405 1.199 msaitoh
7406 1.199 msaitoh /* CCM configuration via CCMCTL register */
7407 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
7408 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
7409 1.199 msaitoh
7410 1.199 msaitoh /* PCIe lanes configuration */
7411 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
7412 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
7413 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
7414 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
7415 1.199 msaitoh
7416 1.199 msaitoh /* PCIe PLL Configuration */
7417 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
7418 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
7419 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
7420 1.199 msaitoh }
7421 1.203 msaitoh
7422 1.203 msaitoh static void
7423 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
7424 1.203 msaitoh {
7425 1.203 msaitoh
7426 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
7427 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
7428 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
7429 1.203 msaitoh
7430 1.203 msaitoh /* disabl hardware interception of ARP */
7431 1.203 msaitoh manc &= ~MANC_ARP_EN;
7432 1.203 msaitoh
7433 1.203 msaitoh /* enable receiving management packets to the host */
7434 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
7435 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
7436 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
7437 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
7438 1.203 msaitoh
7439 1.203 msaitoh }
7440 1.203 msaitoh
7441 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
7442 1.203 msaitoh }
7443 1.203 msaitoh }
7444 1.203 msaitoh
7445 1.203 msaitoh static void
7446 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
7447 1.203 msaitoh {
7448 1.203 msaitoh
7449 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
7450 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
7451 1.203 msaitoh
7452 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
7453 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
7454 1.203 msaitoh
7455 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
7456 1.203 msaitoh }
7457 1.203 msaitoh }
7458 1.203 msaitoh
7459 1.203 msaitoh static void
7460 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
7461 1.203 msaitoh {
7462 1.203 msaitoh
7463 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
7464 1.203 msaitoh switch (sc->sc_type) {
7465 1.203 msaitoh case WM_T_82573:
7466 1.203 msaitoh case WM_T_82583:
7467 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
7468 1.203 msaitoh /* FALLTHROUGH */
7469 1.203 msaitoh case WM_T_80003:
7470 1.203 msaitoh case WM_T_82541:
7471 1.203 msaitoh case WM_T_82547:
7472 1.203 msaitoh case WM_T_82571:
7473 1.203 msaitoh case WM_T_82572:
7474 1.203 msaitoh case WM_T_82574:
7475 1.203 msaitoh case WM_T_82575:
7476 1.203 msaitoh case WM_T_82576:
7477 1.208 msaitoh #if 0 /* XXX */
7478 1.208 msaitoh case WM_T_82580:
7479 1.208 msaitoh case WM_T_82580ER:
7480 1.208 msaitoh #endif
7481 1.203 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
7482 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
7483 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
7484 1.203 msaitoh break;
7485 1.203 msaitoh case WM_T_ICH8:
7486 1.203 msaitoh case WM_T_ICH9:
7487 1.203 msaitoh case WM_T_ICH10:
7488 1.203 msaitoh case WM_T_PCH:
7489 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
7490 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
7491 1.203 msaitoh break;
7492 1.203 msaitoh default:
7493 1.203 msaitoh break;
7494 1.203 msaitoh }
7495 1.203 msaitoh
7496 1.203 msaitoh /* 1: HAS_MANAGE */
7497 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
7498 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
7499 1.203 msaitoh
7500 1.203 msaitoh #ifdef WM_DEBUG
7501 1.203 msaitoh printf("\n");
7502 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
7503 1.203 msaitoh printf("HAS_AMT,");
7504 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
7505 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
7506 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
7507 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
7508 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
7509 1.203 msaitoh printf("HAS_MANAGE,");
7510 1.203 msaitoh printf("\n");
7511 1.203 msaitoh #endif
7512 1.203 msaitoh /*
7513 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
7514 1.203 msaitoh * stuff
7515 1.203 msaitoh */
7516 1.203 msaitoh }
7517 1.203 msaitoh
7518 1.203 msaitoh #ifdef WM_WOL
7519 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
7520 1.203 msaitoh static void
7521 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
7522 1.203 msaitoh {
7523 1.203 msaitoh #if 0
7524 1.203 msaitoh uint16_t preg;
7525 1.203 msaitoh
7526 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
7527 1.203 msaitoh
7528 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
7529 1.203 msaitoh
7530 1.203 msaitoh /* Configure PHY Rx Control register */
7531 1.203 msaitoh
7532 1.203 msaitoh /* Enable PHY wakeup in MAC register */
7533 1.203 msaitoh
7534 1.203 msaitoh /* Configure and enable PHY wakeup in PHY registers */
7535 1.203 msaitoh
7536 1.203 msaitoh /* Activate PHY wakeup */
7537 1.203 msaitoh
7538 1.203 msaitoh /* XXX */
7539 1.203 msaitoh #endif
7540 1.203 msaitoh }
7541 1.203 msaitoh
7542 1.203 msaitoh static void
7543 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
7544 1.203 msaitoh {
7545 1.203 msaitoh uint32_t reg, pmreg;
7546 1.203 msaitoh pcireg_t pmode;
7547 1.203 msaitoh
7548 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
7549 1.203 msaitoh &pmreg, NULL) == 0)
7550 1.203 msaitoh return;
7551 1.203 msaitoh
7552 1.203 msaitoh /* Advertise the wakeup capability */
7553 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
7554 1.203 msaitoh | CTRL_SWDPIN(3));
7555 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
7556 1.203 msaitoh
7557 1.203 msaitoh /* ICH workaround */
7558 1.203 msaitoh switch (sc->sc_type) {
7559 1.203 msaitoh case WM_T_ICH8:
7560 1.203 msaitoh case WM_T_ICH9:
7561 1.203 msaitoh case WM_T_ICH10:
7562 1.203 msaitoh case WM_T_PCH:
7563 1.203 msaitoh /* Disable gig during WOL */
7564 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7565 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
7566 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7567 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
7568 1.203 msaitoh wm_gmii_reset(sc);
7569 1.203 msaitoh
7570 1.203 msaitoh /* Power down workaround */
7571 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
7572 1.203 msaitoh struct mii_softc *child;
7573 1.203 msaitoh
7574 1.203 msaitoh /* Assume that the PHY is copper */
7575 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
7576 1.203 msaitoh if (child->mii_mpd_rev <= 2)
7577 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
7578 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
7579 1.203 msaitoh }
7580 1.203 msaitoh break;
7581 1.203 msaitoh default:
7582 1.203 msaitoh break;
7583 1.203 msaitoh }
7584 1.203 msaitoh
7585 1.203 msaitoh /* Keep the laser running on fiber adapters */
7586 1.203 msaitoh if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
7587 1.203 msaitoh || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
7588 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7589 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
7590 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
7591 1.203 msaitoh }
7592 1.203 msaitoh
7593 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
7594 1.203 msaitoh #if 0 /* for the multicast packet */
7595 1.203 msaitoh reg |= WUFC_MC;
7596 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
7597 1.203 msaitoh #endif
7598 1.203 msaitoh
7599 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
7600 1.203 msaitoh wm_enable_phy_wakeup(sc);
7601 1.203 msaitoh } else {
7602 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
7603 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
7604 1.203 msaitoh }
7605 1.203 msaitoh
7606 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
7607 1.203 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
7608 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
7609 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
7610 1.203 msaitoh
7611 1.203 msaitoh /* Request PME */
7612 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
7613 1.203 msaitoh #if 0
7614 1.203 msaitoh /* Disable WOL */
7615 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
7616 1.203 msaitoh #else
7617 1.203 msaitoh /* For WOL */
7618 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
7619 1.203 msaitoh #endif
7620 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
7621 1.203 msaitoh }
7622 1.203 msaitoh #endif /* WM_WOL */
7623 1.203 msaitoh
7624 1.203 msaitoh static bool
7625 1.203 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
7626 1.203 msaitoh {
7627 1.203 msaitoh struct wm_softc *sc = device_private(self);
7628 1.203 msaitoh
7629 1.203 msaitoh wm_release_manageability(sc);
7630 1.203 msaitoh wm_release_hw_control(sc);
7631 1.203 msaitoh #ifdef WM_WOL
7632 1.203 msaitoh wm_enable_wakeup(sc);
7633 1.203 msaitoh #endif
7634 1.203 msaitoh
7635 1.203 msaitoh return true;
7636 1.203 msaitoh }
7637 1.203 msaitoh
7638 1.203 msaitoh static bool
7639 1.203 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
7640 1.203 msaitoh {
7641 1.203 msaitoh struct wm_softc *sc = device_private(self);
7642 1.203 msaitoh
7643 1.203 msaitoh wm_init_manageability(sc);
7644 1.203 msaitoh
7645 1.203 msaitoh return true;
7646 1.203 msaitoh }
7647