if_wm.c revision 1.223 1 1.223 matt /* $NetBSD: if_wm.c,v 1.223 2011/07/01 07:45:39 matt Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.139 bouyer Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.139 bouyer
43 1.139 bouyer Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.139 bouyer
46 1.139 bouyer 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.139 bouyer
49 1.139 bouyer 2. Redistributions in binary form must reproduce the above copyright
50 1.139 bouyer notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.139 bouyer
53 1.139 bouyer 3. Neither the name of the Intel Corporation nor the names of its
54 1.139 bouyer contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.139 bouyer
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.139 bouyer AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.139 bouyer IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.139 bouyer ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.139 bouyer LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.139 bouyer CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.139 bouyer SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.139 bouyer INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.139 bouyer CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
76 1.1 thorpej */
77 1.38 lukem
78 1.38 lukem #include <sys/cdefs.h>
79 1.223 matt __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.223 2011/07/01 07:45:39 matt Exp $");
80 1.1 thorpej
81 1.21 itojun #include "rnd.h"
82 1.1 thorpej
83 1.1 thorpej #include <sys/param.h>
84 1.1 thorpej #include <sys/systm.h>
85 1.96 perry #include <sys/callout.h>
86 1.1 thorpej #include <sys/mbuf.h>
87 1.1 thorpej #include <sys/malloc.h>
88 1.1 thorpej #include <sys/kernel.h>
89 1.1 thorpej #include <sys/socket.h>
90 1.1 thorpej #include <sys/ioctl.h>
91 1.1 thorpej #include <sys/errno.h>
92 1.1 thorpej #include <sys/device.h>
93 1.1 thorpej #include <sys/queue.h>
94 1.84 thorpej #include <sys/syslog.h>
95 1.1 thorpej
96 1.21 itojun #if NRND > 0
97 1.21 itojun #include <sys/rnd.h>
98 1.21 itojun #endif
99 1.21 itojun
100 1.1 thorpej #include <net/if.h>
101 1.96 perry #include <net/if_dl.h>
102 1.1 thorpej #include <net/if_media.h>
103 1.1 thorpej #include <net/if_ether.h>
104 1.1 thorpej
105 1.1 thorpej #include <net/bpf.h>
106 1.1 thorpej
107 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
108 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
109 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
110 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
111 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
112 1.1 thorpej
113 1.147 ad #include <sys/bus.h>
114 1.147 ad #include <sys/intr.h>
115 1.1 thorpej #include <machine/endian.h>
116 1.1 thorpej
117 1.1 thorpej #include <dev/mii/mii.h>
118 1.1 thorpej #include <dev/mii/miivar.h>
119 1.202 msaitoh #include <dev/mii/miidevs.h>
120 1.1 thorpej #include <dev/mii/mii_bitbang.h>
121 1.127 bouyer #include <dev/mii/ikphyreg.h>
122 1.191 msaitoh #include <dev/mii/igphyreg.h>
123 1.202 msaitoh #include <dev/mii/igphyvar.h>
124 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
125 1.1 thorpej
126 1.1 thorpej #include <dev/pci/pcireg.h>
127 1.1 thorpej #include <dev/pci/pcivar.h>
128 1.1 thorpej #include <dev/pci/pcidevs.h>
129 1.1 thorpej
130 1.1 thorpej #include <dev/pci/if_wmreg.h>
131 1.182 msaitoh #include <dev/pci/if_wmvar.h>
132 1.1 thorpej
133 1.1 thorpej #ifdef WM_DEBUG
134 1.1 thorpej #define WM_DEBUG_LINK 0x01
135 1.1 thorpej #define WM_DEBUG_TX 0x02
136 1.1 thorpej #define WM_DEBUG_RX 0x04
137 1.1 thorpej #define WM_DEBUG_GMII 0x08
138 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
139 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
140 1.203 msaitoh | WM_DEBUG_MANAGE;
141 1.1 thorpej
142 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
143 1.1 thorpej #else
144 1.1 thorpej #define DPRINTF(x, y) /* nothing */
145 1.1 thorpej #endif /* WM_DEBUG */
146 1.1 thorpej
147 1.1 thorpej /*
148 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
149 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
150 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
151 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
152 1.75 thorpej * of them at a time.
153 1.75 thorpej *
154 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
155 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
156 1.75 thorpej * situations with jumbo frames.
157 1.1 thorpej */
158 1.75 thorpej #define WM_NTXSEGS 256
159 1.2 thorpej #define WM_IFQUEUELEN 256
160 1.74 tron #define WM_TXQUEUELEN_MAX 64
161 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
162 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
163 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
164 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
165 1.75 thorpej #define WM_NTXDESC_82542 256
166 1.75 thorpej #define WM_NTXDESC_82544 4096
167 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
168 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
169 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
170 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
171 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
172 1.1 thorpej
173 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
174 1.82 thorpej
175 1.1 thorpej /*
176 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
177 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
178 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
179 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
180 1.1 thorpej */
181 1.10 thorpej #define WM_NRXDESC 256
182 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
183 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
184 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
185 1.1 thorpej
186 1.1 thorpej /*
187 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
188 1.105 skrll * a single clump that maps to a single DMA segment to make several things
189 1.1 thorpej * easier.
190 1.1 thorpej */
191 1.75 thorpej struct wm_control_data_82544 {
192 1.1 thorpej /*
193 1.75 thorpej * The receive descriptors.
194 1.1 thorpej */
195 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
196 1.1 thorpej
197 1.1 thorpej /*
198 1.75 thorpej * The transmit descriptors. Put these at the end, because
199 1.75 thorpej * we might use a smaller number of them.
200 1.1 thorpej */
201 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
202 1.75 thorpej };
203 1.75 thorpej
204 1.75 thorpej struct wm_control_data_82542 {
205 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
206 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
207 1.1 thorpej };
208 1.1 thorpej
209 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
210 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
211 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
212 1.1 thorpej
213 1.1 thorpej /*
214 1.1 thorpej * Software state for transmit jobs.
215 1.1 thorpej */
216 1.1 thorpej struct wm_txsoft {
217 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
218 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
219 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
220 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
221 1.4 thorpej int txs_ndesc; /* # of descriptors used */
222 1.1 thorpej };
223 1.1 thorpej
224 1.1 thorpej /*
225 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
226 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
227 1.1 thorpej * more than one buffer, we chain them together.
228 1.1 thorpej */
229 1.1 thorpej struct wm_rxsoft {
230 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
231 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
232 1.1 thorpej };
233 1.1 thorpej
234 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
235 1.173 msaitoh
236 1.199 msaitoh static uint16_t swfwphysem[] = {
237 1.199 msaitoh SWFW_PHY0_SM,
238 1.199 msaitoh SWFW_PHY1_SM,
239 1.199 msaitoh SWFW_PHY2_SM,
240 1.199 msaitoh SWFW_PHY3_SM
241 1.199 msaitoh };
242 1.199 msaitoh
243 1.1 thorpej /*
244 1.1 thorpej * Software state per device.
245 1.1 thorpej */
246 1.1 thorpej struct wm_softc {
247 1.160 christos device_t sc_dev; /* generic device information */
248 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
249 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
250 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
251 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
252 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
253 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
254 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
255 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
256 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
257 1.199 msaitoh
258 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
259 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
260 1.199 msaitoh
261 1.123 jmcneill pci_chipset_tag_t sc_pc;
262 1.123 jmcneill pcitag_t sc_pcitag;
263 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
264 1.199 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability register offset */
265 1.1 thorpej
266 1.203 msaitoh const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
267 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
268 1.192 msaitoh int sc_rev; /* MAC revision */
269 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
270 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
271 1.1 thorpej int sc_flags; /* flags; see below */
272 1.179 msaitoh int sc_if_flags; /* last if_flags */
273 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
274 1.199 msaitoh int sc_align_tweak;
275 1.1 thorpej
276 1.1 thorpej void *sc_ih; /* interrupt cookie */
277 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
278 1.1 thorpej
279 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
280 1.199 msaitoh int sc_ich8_flash_base;
281 1.199 msaitoh int sc_ich8_flash_bank_size;
282 1.199 msaitoh int sc_nvm_k1_enabled;
283 1.42 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * Software state for the transmit and receive descriptors.
286 1.1 thorpej */
287 1.203 msaitoh int sc_txnum; /* must be a power of two */
288 1.203 msaitoh struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
289 1.203 msaitoh struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
290 1.1 thorpej
291 1.1 thorpej /*
292 1.1 thorpej * Control data structures.
293 1.1 thorpej */
294 1.201 msaitoh int sc_ntxdesc; /* must be a power of two */
295 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
296 1.201 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
297 1.201 msaitoh bus_dma_segment_t sc_cd_seg; /* control data segment */
298 1.201 msaitoh int sc_cd_rseg; /* real number of control segment */
299 1.201 msaitoh size_t sc_cd_size; /* control data size */
300 1.201 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
301 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
302 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
303 1.1 thorpej
304 1.1 thorpej #ifdef WM_EVENT_COUNTERS
305 1.1 thorpej /* Event counters. */
306 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
307 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
308 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
309 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
310 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
311 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
312 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
313 1.1 thorpej
314 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
315 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
316 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
317 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
318 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
319 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
320 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
321 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
322 1.1 thorpej
323 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
324 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
325 1.1 thorpej
326 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
327 1.71 thorpej
328 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
329 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
330 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
331 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
332 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
333 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
334 1.1 thorpej
335 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
336 1.1 thorpej
337 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
338 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
339 1.1 thorpej
340 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
341 1.1 thorpej int sc_txsnext; /* next free Tx job */
342 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
343 1.1 thorpej
344 1.78 thorpej /* These 5 variables are used only on the 82547. */
345 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
346 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
347 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
348 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
349 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
350 1.78 thorpej
351 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
352 1.1 thorpej
353 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
354 1.1 thorpej int sc_rxdiscard;
355 1.1 thorpej int sc_rxlen;
356 1.1 thorpej struct mbuf *sc_rxhead;
357 1.1 thorpej struct mbuf *sc_rxtail;
358 1.1 thorpej struct mbuf **sc_rxtailp;
359 1.1 thorpej
360 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
361 1.1 thorpej #if 0
362 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
363 1.1 thorpej #endif
364 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
365 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
366 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
367 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
368 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
369 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
370 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
371 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
372 1.1 thorpej
373 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
374 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
375 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
376 1.173 msaitoh int sc_tbi_nrxcfg; /* count of ICR_RXCFG */
377 1.173 msaitoh int sc_tbi_lastnrxcfg; /* count of ICR_RXCFG (on last tick) */
378 1.1 thorpej
379 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
380 1.21 itojun
381 1.21 itojun #if NRND > 0
382 1.21 itojun rndsource_element_t rnd_source; /* random source */
383 1.21 itojun #endif
384 1.1 thorpej };
385 1.1 thorpej
386 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
387 1.1 thorpej do { \
388 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
389 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
390 1.1 thorpej (sc)->sc_rxlen = 0; \
391 1.1 thorpej } while (/*CONSTCOND*/0)
392 1.1 thorpej
393 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
394 1.1 thorpej do { \
395 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
396 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
397 1.1 thorpej } while (/*CONSTCOND*/0)
398 1.1 thorpej
399 1.1 thorpej #ifdef WM_EVENT_COUNTERS
400 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
401 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
402 1.1 thorpej #else
403 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
404 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
405 1.1 thorpej #endif
406 1.1 thorpej
407 1.1 thorpej #define CSR_READ(sc, reg) \
408 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
409 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
410 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
411 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
412 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
413 1.1 thorpej
414 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
415 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
416 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
417 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
418 1.139 bouyer
419 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
420 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
421 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
422 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
423 1.139 bouyer
424 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
425 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
426 1.1 thorpej
427 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
428 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
429 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
430 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
431 1.69 thorpej
432 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
433 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
434 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
435 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
436 1.69 thorpej
437 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
438 1.1 thorpej do { \
439 1.1 thorpej int __x, __n; \
440 1.1 thorpej \
441 1.1 thorpej __x = (x); \
442 1.1 thorpej __n = (n); \
443 1.1 thorpej \
444 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
445 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
446 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
447 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
448 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
449 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
450 1.1 thorpej __x = 0; \
451 1.1 thorpej } \
452 1.1 thorpej \
453 1.1 thorpej /* Now sync whatever is left. */ \
454 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
455 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
456 1.1 thorpej } while (/*CONSTCOND*/0)
457 1.1 thorpej
458 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
459 1.1 thorpej do { \
460 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
461 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
462 1.1 thorpej } while (/*CONSTCOND*/0)
463 1.1 thorpej
464 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
465 1.1 thorpej do { \
466 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
467 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
468 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
469 1.1 thorpej \
470 1.1 thorpej /* \
471 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
472 1.1 thorpej * so that the payload after the Ethernet header is aligned \
473 1.1 thorpej * to a 4-byte boundary. \
474 1.1 thorpej * \
475 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
476 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
477 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
478 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
479 1.41 tls * reason, we can't "scoot" packets longer than the standard \
480 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
481 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
482 1.41 tls * the upper layer copy the headers. \
483 1.1 thorpej */ \
484 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
485 1.1 thorpej \
486 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
487 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
488 1.1 thorpej __rxd->wrx_len = 0; \
489 1.1 thorpej __rxd->wrx_cksum = 0; \
490 1.1 thorpej __rxd->wrx_status = 0; \
491 1.1 thorpej __rxd->wrx_errors = 0; \
492 1.1 thorpej __rxd->wrx_special = 0; \
493 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
494 1.1 thorpej \
495 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
496 1.1 thorpej } while (/*CONSTCOND*/0)
497 1.1 thorpej
498 1.47 thorpej static void wm_start(struct ifnet *);
499 1.47 thorpej static void wm_watchdog(struct ifnet *);
500 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
501 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
502 1.47 thorpej static int wm_init(struct ifnet *);
503 1.47 thorpej static void wm_stop(struct ifnet *, int);
504 1.203 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
505 1.203 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
506 1.1 thorpej
507 1.47 thorpej static void wm_reset(struct wm_softc *);
508 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
509 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
510 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
511 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
512 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
513 1.218 msaitoh static int wm_check_alt_mac_addr(struct wm_softc *);
514 1.208 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
515 1.47 thorpej static void wm_tick(void *);
516 1.1 thorpej
517 1.47 thorpej static void wm_set_filter(struct wm_softc *);
518 1.217 dyoung static void wm_set_vlan(struct wm_softc *);
519 1.1 thorpej
520 1.47 thorpej static int wm_intr(void *);
521 1.47 thorpej static void wm_txintr(struct wm_softc *);
522 1.47 thorpej static void wm_rxintr(struct wm_softc *);
523 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
524 1.1 thorpej
525 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
526 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
527 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
528 1.1 thorpej
529 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
530 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
531 1.1 thorpej
532 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
533 1.1 thorpej
534 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
535 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
536 1.1 thorpej
537 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
538 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
539 1.1 thorpej
540 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
541 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
542 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
543 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
544 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
545 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
546 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
547 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
548 1.167 msaitoh
549 1.157 dyoung static void wm_gmii_statchg(device_t);
550 1.1 thorpej
551 1.191 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
552 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
553 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
554 1.1 thorpej
555 1.178 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
556 1.178 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
557 1.127 bouyer
558 1.199 msaitoh static void wm_set_spiaddrbits(struct wm_softc *);
559 1.160 christos static int wm_match(device_t, cfdata_t, void *);
560 1.157 dyoung static void wm_attach(device_t, device_t, void *);
561 1.201 msaitoh static int wm_detach(device_t, int);
562 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
563 1.146 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
564 1.189 msaitoh static void wm_lan_init_done(struct wm_softc *);
565 1.189 msaitoh static void wm_get_cfg_done(struct wm_softc *);
566 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
567 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
568 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
569 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
570 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
571 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
572 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
573 1.139 bouyer
574 1.139 bouyer static int wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
575 1.139 bouyer static int32_t wm_ich8_cycle_init(struct wm_softc *);
576 1.139 bouyer static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
577 1.139 bouyer static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t,
578 1.148 simonb uint32_t, uint16_t *);
579 1.185 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
580 1.185 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
581 1.169 msaitoh static void wm_82547_txfifo_stall(void *);
582 1.221 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, int);
583 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
584 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
585 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
586 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
587 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
588 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
589 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
590 1.173 msaitoh static int wm_check_for_link(struct wm_softc *);
591 1.202 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
592 1.202 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
593 1.203 msaitoh #ifdef WM_WOL
594 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
595 1.203 msaitoh #endif
596 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
597 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
598 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
599 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
600 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
601 1.221 msaitoh static void wm_smbustopci(struct wm_softc *);
602 1.199 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
603 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
604 1.203 msaitoh static void wm_release_manageability(struct wm_softc *);
605 1.203 msaitoh static void wm_release_hw_control(struct wm_softc *);
606 1.203 msaitoh static void wm_get_wakeup(struct wm_softc *);
607 1.203 msaitoh #ifdef WM_WOL
608 1.203 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
609 1.203 msaitoh static void wm_enable_wakeup(struct wm_softc *);
610 1.203 msaitoh #endif
611 1.203 msaitoh static void wm_init_manageability(struct wm_softc *);
612 1.1 thorpej
613 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
614 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
615 1.1 thorpej
616 1.1 thorpej /*
617 1.1 thorpej * Devices supported by this driver.
618 1.1 thorpej */
619 1.76 thorpej static const struct wm_product {
620 1.1 thorpej pci_vendor_id_t wmp_vendor;
621 1.1 thorpej pci_product_id_t wmp_product;
622 1.1 thorpej const char *wmp_name;
623 1.43 thorpej wm_chip_type wmp_type;
624 1.1 thorpej int wmp_flags;
625 1.1 thorpej #define WMP_F_1000X 0x01
626 1.1 thorpej #define WMP_F_1000T 0x02
627 1.203 msaitoh #define WMP_F_SERDES 0x04
628 1.1 thorpej } wm_products[] = {
629 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
630 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
631 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
632 1.1 thorpej
633 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
634 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
635 1.11 thorpej WM_T_82543, WMP_F_1000X },
636 1.1 thorpej
637 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
638 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
639 1.11 thorpej WM_T_82543, WMP_F_1000T },
640 1.1 thorpej
641 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
642 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
643 1.11 thorpej WM_T_82544, WMP_F_1000T },
644 1.1 thorpej
645 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
646 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
647 1.11 thorpej WM_T_82544, WMP_F_1000X },
648 1.1 thorpej
649 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
650 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
651 1.11 thorpej WM_T_82544, WMP_F_1000T },
652 1.1 thorpej
653 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
654 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
655 1.11 thorpej WM_T_82544, WMP_F_1000T },
656 1.1 thorpej
657 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
658 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
659 1.34 kent WM_T_82540, WMP_F_1000T },
660 1.34 kent
661 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
662 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
663 1.55 thorpej WM_T_82540, WMP_F_1000T },
664 1.55 thorpej
665 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
666 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
667 1.34 kent WM_T_82540, WMP_F_1000T },
668 1.34 kent
669 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
670 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
671 1.33 kent WM_T_82540, WMP_F_1000T },
672 1.33 kent
673 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
674 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
675 1.17 thorpej WM_T_82540, WMP_F_1000T },
676 1.17 thorpej
677 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
678 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
679 1.17 thorpej WM_T_82545, WMP_F_1000T },
680 1.17 thorpej
681 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
682 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
683 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
684 1.55 thorpej
685 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
686 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
687 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
688 1.55 thorpej #if 0
689 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
690 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
691 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
692 1.55 thorpej #endif
693 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
694 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
695 1.39 thorpej WM_T_82546, WMP_F_1000T },
696 1.39 thorpej
697 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
698 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
699 1.17 thorpej WM_T_82546, WMP_F_1000T },
700 1.17 thorpej
701 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
702 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
703 1.17 thorpej WM_T_82545, WMP_F_1000X },
704 1.17 thorpej
705 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
706 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
707 1.17 thorpej WM_T_82546, WMP_F_1000X },
708 1.17 thorpej
709 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
710 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
711 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
712 1.55 thorpej
713 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
714 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
715 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
716 1.55 thorpej #if 0
717 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
718 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
719 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
720 1.55 thorpej #endif
721 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
722 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
723 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
724 1.127 bouyer
725 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
726 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
727 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
728 1.127 bouyer
729 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
730 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
731 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
732 1.116 msaitoh
733 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
734 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
735 1.63 thorpej WM_T_82541, WMP_F_1000T },
736 1.63 thorpej
737 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
738 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
739 1.116 msaitoh WM_T_82541, WMP_F_1000T },
740 1.116 msaitoh
741 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
742 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
743 1.57 thorpej WM_T_82541, WMP_F_1000T },
744 1.57 thorpej
745 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
746 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
747 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
748 1.57 thorpej
749 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
750 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
751 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
752 1.57 thorpej
753 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
754 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
755 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
756 1.57 thorpej
757 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
758 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
759 1.101 tron WM_T_82541_2, WMP_F_1000T },
760 1.101 tron
761 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
762 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
763 1.57 thorpej WM_T_82547, WMP_F_1000T },
764 1.57 thorpej
765 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
766 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
767 1.116 msaitoh WM_T_82547, WMP_F_1000T },
768 1.116 msaitoh
769 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
770 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
771 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
772 1.116 msaitoh
773 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
774 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
775 1.116 msaitoh WM_T_82571, WMP_F_1000T },
776 1.116 msaitoh
777 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
778 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
779 1.116 msaitoh WM_T_82571, WMP_F_1000X },
780 1.116 msaitoh #if 0
781 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
782 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
783 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
784 1.116 msaitoh #endif
785 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
786 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
787 1.127 bouyer WM_T_82571, WMP_F_1000T },
788 1.127 bouyer
789 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
790 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
791 1.116 msaitoh WM_T_82572, WMP_F_1000T },
792 1.116 msaitoh
793 1.151 ragge { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
794 1.212 jakllsch "Intel PRO/1000 PT Quad Port Server Adapter",
795 1.151 ragge WM_T_82571, WMP_F_1000T, },
796 1.151 ragge
797 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
798 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
799 1.116 msaitoh WM_T_82572, WMP_F_1000X },
800 1.116 msaitoh #if 0
801 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
802 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
803 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
804 1.116 msaitoh #endif
805 1.116 msaitoh
806 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
807 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
808 1.116 msaitoh WM_T_82572, WMP_F_1000T },
809 1.116 msaitoh
810 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
811 1.116 msaitoh "Intel i82573E",
812 1.116 msaitoh WM_T_82573, WMP_F_1000T },
813 1.116 msaitoh
814 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
815 1.117 msaitoh "Intel i82573E IAMT",
816 1.116 msaitoh WM_T_82573, WMP_F_1000T },
817 1.116 msaitoh
818 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
819 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
820 1.116 msaitoh WM_T_82573, WMP_F_1000T },
821 1.116 msaitoh
822 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
823 1.165 sborrill "Intel i82574L",
824 1.165 sborrill WM_T_82574, WMP_F_1000T },
825 1.165 sborrill
826 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
827 1.185 msaitoh "Intel i82583V",
828 1.185 msaitoh WM_T_82583, WMP_F_1000T },
829 1.185 msaitoh
830 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
831 1.127 bouyer "i80003 dual 1000baseT Ethernet",
832 1.127 bouyer WM_T_80003, WMP_F_1000T },
833 1.127 bouyer
834 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
835 1.127 bouyer "i80003 dual 1000baseX Ethernet",
836 1.127 bouyer WM_T_80003, WMP_F_1000T },
837 1.127 bouyer #if 0
838 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
839 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
840 1.127 bouyer WM_T_80003, WMP_F_SERDES },
841 1.127 bouyer #endif
842 1.127 bouyer
843 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
844 1.127 bouyer "Intel i80003 1000baseT Ethernet",
845 1.127 bouyer WM_T_80003, WMP_F_1000T },
846 1.127 bouyer #if 0
847 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
848 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
849 1.127 bouyer WM_T_80003, WMP_F_SERDES },
850 1.127 bouyer #endif
851 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
852 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
853 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
854 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
855 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
856 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
857 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
858 1.139 bouyer "Intel i82801H LAN Controller",
859 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
860 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
861 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
862 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
863 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
864 1.139 bouyer "Intel i82801H (M) LAN Controller",
865 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
866 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
867 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
868 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
869 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
870 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
871 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
872 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
873 1.144 msaitoh "82801I (AMT) LAN Controller",
874 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
875 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
876 1.144 msaitoh "82801I LAN Controller",
877 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
878 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
879 1.144 msaitoh "82801I (G) LAN Controller",
880 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
881 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
882 1.144 msaitoh "82801I (GT) LAN Controller",
883 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
884 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
885 1.144 msaitoh "82801I (C) LAN Controller",
886 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
887 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
888 1.162 bouyer "82801I mobile LAN Controller",
889 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
890 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
891 1.162 bouyer "82801I mobile (V) LAN Controller",
892 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
893 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
894 1.162 bouyer "82801I mobile (AMT) LAN Controller",
895 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
896 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
897 1.191 msaitoh "82567LM-4 LAN Controller",
898 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
899 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
900 1.191 msaitoh "82567V-3 LAN Controller",
901 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
902 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
903 1.191 msaitoh "82567LM-2 LAN Controller",
904 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
905 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
906 1.191 msaitoh "82567LF-2 LAN Controller",
907 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
908 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
909 1.164 markd "82567LM-3 LAN Controller",
910 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
911 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
912 1.167 msaitoh "82567LF-3 LAN Controller",
913 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
914 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
915 1.191 msaitoh "82567V-2 LAN Controller",
916 1.174 msaitoh WM_T_ICH10, WMP_F_1000T },
917 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
918 1.221 msaitoh "82567V-3? LAN Controller",
919 1.221 msaitoh WM_T_ICH10, WMP_F_1000T },
920 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
921 1.221 msaitoh "HANKSVILLE LAN Controller",
922 1.221 msaitoh WM_T_ICH10, WMP_F_1000T },
923 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
924 1.207 msaitoh "PCH LAN (82577LM) Controller",
925 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
926 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
927 1.207 msaitoh "PCH LAN (82577LC) Controller",
928 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
929 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
930 1.190 msaitoh "PCH LAN (82578DM) Controller",
931 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
932 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
933 1.190 msaitoh "PCH LAN (82578DC) Controller",
934 1.221 msaitoh WM_T_PCH2, WMP_F_1000T },
935 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
936 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
937 1.221 msaitoh WM_T_PCH2, WMP_F_1000T },
938 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
939 1.221 msaitoh "PCH2 LAN (82579V) Controller",
940 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
941 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
942 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
943 1.199 msaitoh WM_T_82575, WMP_F_1000T },
944 1.199 msaitoh #if 0
945 1.199 msaitoh /*
946 1.199 msaitoh * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
947 1.199 msaitoh * disabled for now ...
948 1.199 msaitoh */
949 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
950 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
951 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
952 1.199 msaitoh #endif
953 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
954 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
955 1.199 msaitoh WM_T_82575, WMP_F_1000T },
956 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
957 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
958 1.199 msaitoh WM_T_82575, WMP_F_1000T },
959 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
960 1.199 msaitoh "82576 1000BaseT Ethernet",
961 1.199 msaitoh WM_T_82576, WMP_F_1000T },
962 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
963 1.199 msaitoh "82576 1000BaseX Ethernet",
964 1.199 msaitoh WM_T_82576, WMP_F_1000X },
965 1.199 msaitoh #if 0
966 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
967 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
968 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
969 1.199 msaitoh #endif
970 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
971 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
972 1.199 msaitoh WM_T_82576, WMP_F_1000T },
973 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
974 1.199 msaitoh "82576 gigabit Ethernet",
975 1.199 msaitoh WM_T_82576, WMP_F_1000T },
976 1.199 msaitoh #if 0
977 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
978 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
979 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
980 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
981 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
982 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
983 1.199 msaitoh #endif
984 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
985 1.199 msaitoh "82580 1000BaseT Ethernet",
986 1.199 msaitoh WM_T_82580, WMP_F_1000T },
987 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
988 1.199 msaitoh "82580 1000BaseX Ethernet",
989 1.199 msaitoh WM_T_82580, WMP_F_1000X },
990 1.199 msaitoh #if 0
991 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
992 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
993 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
994 1.199 msaitoh #endif
995 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
996 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
997 1.199 msaitoh WM_T_82580, WMP_F_1000T },
998 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
999 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1000 1.199 msaitoh WM_T_82580, WMP_F_1000T },
1001 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER,
1002 1.199 msaitoh "82580 1000BaseT Ethernet",
1003 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
1004 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER_DUAL,
1005 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1006 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
1007 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1008 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1009 1.221 msaitoh WM_T_82580, WMP_F_1000X },
1010 1.1 thorpej { 0, 0,
1011 1.1 thorpej NULL,
1012 1.1 thorpej 0, 0 },
1013 1.1 thorpej };
1014 1.1 thorpej
1015 1.2 thorpej #ifdef WM_EVENT_COUNTERS
1016 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
1017 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
1018 1.2 thorpej
1019 1.53 thorpej #if 0 /* Not currently used */
1020 1.110 perry static inline uint32_t
1021 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1022 1.53 thorpej {
1023 1.53 thorpej
1024 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1025 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1026 1.53 thorpej }
1027 1.53 thorpej #endif
1028 1.53 thorpej
1029 1.110 perry static inline void
1030 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1031 1.53 thorpej {
1032 1.53 thorpej
1033 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1034 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1035 1.53 thorpej }
1036 1.53 thorpej
1037 1.110 perry static inline void
1038 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1039 1.199 msaitoh uint32_t data)
1040 1.199 msaitoh {
1041 1.199 msaitoh uint32_t regval;
1042 1.199 msaitoh int i;
1043 1.199 msaitoh
1044 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1045 1.199 msaitoh
1046 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1047 1.199 msaitoh
1048 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1049 1.199 msaitoh delay(5);
1050 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1051 1.199 msaitoh break;
1052 1.199 msaitoh }
1053 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1054 1.199 msaitoh aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
1055 1.199 msaitoh device_xname(sc->sc_dev), reg);
1056 1.199 msaitoh }
1057 1.199 msaitoh }
1058 1.199 msaitoh
1059 1.199 msaitoh static inline void
1060 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1061 1.69 thorpej {
1062 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1063 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1064 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1065 1.69 thorpej else
1066 1.69 thorpej wa->wa_high = 0;
1067 1.69 thorpej }
1068 1.69 thorpej
1069 1.185 msaitoh static void
1070 1.199 msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
1071 1.185 msaitoh {
1072 1.185 msaitoh uint32_t reg;
1073 1.185 msaitoh
1074 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1075 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1076 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1077 1.185 msaitoh }
1078 1.185 msaitoh
1079 1.1 thorpej static const struct wm_product *
1080 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1081 1.1 thorpej {
1082 1.1 thorpej const struct wm_product *wmp;
1083 1.1 thorpej
1084 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1085 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1086 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1087 1.194 msaitoh return wmp;
1088 1.1 thorpej }
1089 1.194 msaitoh return NULL;
1090 1.1 thorpej }
1091 1.1 thorpej
1092 1.47 thorpej static int
1093 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1094 1.1 thorpej {
1095 1.1 thorpej struct pci_attach_args *pa = aux;
1096 1.1 thorpej
1097 1.1 thorpej if (wm_lookup(pa) != NULL)
1098 1.194 msaitoh return 1;
1099 1.1 thorpej
1100 1.194 msaitoh return 0;
1101 1.1 thorpej }
1102 1.1 thorpej
1103 1.47 thorpej static void
1104 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1105 1.1 thorpej {
1106 1.157 dyoung struct wm_softc *sc = device_private(self);
1107 1.1 thorpej struct pci_attach_args *pa = aux;
1108 1.182 msaitoh prop_dictionary_t dict;
1109 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1110 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1111 1.1 thorpej pci_intr_handle_t ih;
1112 1.1 thorpej const char *intrstr = NULL;
1113 1.160 christos const char *eetype, *xname;
1114 1.1 thorpej bus_space_tag_t memt;
1115 1.1 thorpej bus_space_handle_t memh;
1116 1.201 msaitoh bus_size_t memsize;
1117 1.1 thorpej int memh_valid;
1118 1.201 msaitoh int i, error;
1119 1.1 thorpej const struct wm_product *wmp;
1120 1.115 thorpej prop_data_t ea;
1121 1.115 thorpej prop_number_t pn;
1122 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1123 1.208 msaitoh uint16_t cfg1, cfg2, swdpin, io3;
1124 1.1 thorpej pcireg_t preg, memtype;
1125 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1126 1.44 thorpej uint32_t reg;
1127 1.1 thorpej
1128 1.160 christos sc->sc_dev = self;
1129 1.142 ad callout_init(&sc->sc_tick_ch, 0);
1130 1.1 thorpej
1131 1.203 msaitoh sc->sc_wmp = wmp = wm_lookup(pa);
1132 1.1 thorpej if (wmp == NULL) {
1133 1.1 thorpej printf("\n");
1134 1.1 thorpej panic("wm_attach: impossible");
1135 1.1 thorpej }
1136 1.1 thorpej
1137 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1138 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1139 1.123 jmcneill
1140 1.69 thorpej if (pci_dma64_available(pa))
1141 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1142 1.69 thorpej else
1143 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1144 1.1 thorpej
1145 1.192 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
1146 1.37 thorpej aprint_naive(": Ethernet controller\n");
1147 1.192 msaitoh aprint_normal(": %s, rev. %d\n", wmp->wmp_name, sc->sc_rev);
1148 1.1 thorpej
1149 1.1 thorpej sc->sc_type = wmp->wmp_type;
1150 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1151 1.192 msaitoh if (sc->sc_rev < 2) {
1152 1.160 christos aprint_error_dev(sc->sc_dev,
1153 1.160 christos "i82542 must be at least rev. 2\n");
1154 1.1 thorpej return;
1155 1.1 thorpej }
1156 1.192 msaitoh if (sc->sc_rev < 3)
1157 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1158 1.1 thorpej }
1159 1.1 thorpej
1160 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1161 1.199 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER))
1162 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1163 1.199 msaitoh
1164 1.184 msaitoh /* Set device properties (mactype) */
1165 1.182 msaitoh dict = device_properties(sc->sc_dev);
1166 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1167 1.182 msaitoh
1168 1.1 thorpej /*
1169 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1170 1.53 thorpej * and it is really required for normal operation.
1171 1.1 thorpej */
1172 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1173 1.1 thorpej switch (memtype) {
1174 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1175 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1176 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1177 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1178 1.1 thorpej break;
1179 1.1 thorpej default:
1180 1.1 thorpej memh_valid = 0;
1181 1.189 msaitoh break;
1182 1.1 thorpej }
1183 1.1 thorpej
1184 1.1 thorpej if (memh_valid) {
1185 1.1 thorpej sc->sc_st = memt;
1186 1.1 thorpej sc->sc_sh = memh;
1187 1.201 msaitoh sc->sc_ss = memsize;
1188 1.1 thorpej } else {
1189 1.160 christos aprint_error_dev(sc->sc_dev,
1190 1.160 christos "unable to map device registers\n");
1191 1.1 thorpej return;
1192 1.1 thorpej }
1193 1.1 thorpej
1194 1.203 msaitoh wm_get_wakeup(sc);
1195 1.203 msaitoh
1196 1.53 thorpej /*
1197 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1198 1.53 thorpej * register access. It is not desirable (nor supported in
1199 1.53 thorpej * this driver) to use it for normal operation, though it is
1200 1.53 thorpej * required to work around bugs in some chip versions.
1201 1.53 thorpej */
1202 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1203 1.53 thorpej /* First we have to find the I/O BAR. */
1204 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1205 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
1206 1.53 thorpej PCI_MAPREG_TYPE_IO)
1207 1.53 thorpej break;
1208 1.53 thorpej }
1209 1.218 msaitoh if (i != PCI_MAPREG_END) {
1210 1.88 briggs /*
1211 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1212 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1213 1.218 msaitoh * It's no problem because newer chips has no this
1214 1.218 msaitoh * bug.
1215 1.218 msaitoh *
1216 1.88 briggs * The i8254x doesn't apparently respond when the
1217 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1218 1.88 briggs * been configured.
1219 1.88 briggs */
1220 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1221 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1222 1.160 christos aprint_error_dev(sc->sc_dev,
1223 1.160 christos "WARNING: I/O BAR at zero.\n");
1224 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1225 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1226 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1227 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1228 1.88 briggs } else {
1229 1.160 christos aprint_error_dev(sc->sc_dev,
1230 1.160 christos "WARNING: unable to map I/O space\n");
1231 1.88 briggs }
1232 1.88 briggs }
1233 1.88 briggs
1234 1.53 thorpej }
1235 1.53 thorpej
1236 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1237 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1238 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1239 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1240 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1241 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1242 1.1 thorpej
1243 1.122 christos /* power up chip */
1244 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1245 1.122 christos NULL)) && error != EOPNOTSUPP) {
1246 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1247 1.122 christos return;
1248 1.1 thorpej }
1249 1.1 thorpej
1250 1.1 thorpej /*
1251 1.1 thorpej * Map and establish our interrupt.
1252 1.1 thorpej */
1253 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1254 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1255 1.1 thorpej return;
1256 1.1 thorpej }
1257 1.1 thorpej intrstr = pci_intr_string(pc, ih);
1258 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1259 1.1 thorpej if (sc->sc_ih == NULL) {
1260 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1261 1.1 thorpej if (intrstr != NULL)
1262 1.181 njoly aprint_error(" at %s", intrstr);
1263 1.181 njoly aprint_error("\n");
1264 1.1 thorpej return;
1265 1.1 thorpej }
1266 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1267 1.52 thorpej
1268 1.52 thorpej /*
1269 1.199 msaitoh * Check the function ID (unit number of the chip).
1270 1.199 msaitoh */
1271 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1272 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1273 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1274 1.208 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER))
1275 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1276 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1277 1.199 msaitoh else
1278 1.199 msaitoh sc->sc_funcid = 0;
1279 1.199 msaitoh
1280 1.199 msaitoh /*
1281 1.52 thorpej * Determine a few things about the bus we're connected to.
1282 1.52 thorpej */
1283 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1284 1.52 thorpej /* We don't really know the bus characteristics here. */
1285 1.52 thorpej sc->sc_bus_speed = 33;
1286 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1287 1.73 tron /*
1288 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1289 1.73 tron * a 32-bit 66MHz PCI Bus.
1290 1.73 tron */
1291 1.73 tron sc->sc_flags |= WM_F_CSA;
1292 1.73 tron sc->sc_bus_speed = 66;
1293 1.160 christos aprint_verbose_dev(sc->sc_dev,
1294 1.160 christos "Communication Streaming Architecture\n");
1295 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1296 1.142 ad callout_init(&sc->sc_txfifo_ch, 0);
1297 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1298 1.78 thorpej wm_82547_txfifo_stall, sc);
1299 1.160 christos aprint_verbose_dev(sc->sc_dev,
1300 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1301 1.78 thorpej }
1302 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1303 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1304 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1305 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1306 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1307 1.221 msaitoh && (sc->sc_type != WM_T_PCH2)) {
1308 1.139 bouyer sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
1309 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1310 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1311 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1312 1.199 msaitoh NULL) == 0)
1313 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1314 1.199 msaitoh "unable to find PCIe capability\n");
1315 1.199 msaitoh }
1316 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1317 1.73 tron } else {
1318 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1319 1.52 thorpej if (reg & STATUS_BUS64)
1320 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1321 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1322 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1323 1.54 thorpej
1324 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1325 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1326 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1327 1.160 christos aprint_error_dev(sc->sc_dev,
1328 1.160 christos "unable to find PCIX capability\n");
1329 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1330 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1331 1.54 thorpej /*
1332 1.54 thorpej * Work around a problem caused by the BIOS
1333 1.54 thorpej * setting the max memory read byte count
1334 1.54 thorpej * incorrectly.
1335 1.54 thorpej */
1336 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1337 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD);
1338 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1339 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_STATUS);
1340 1.54 thorpej
1341 1.54 thorpej bytecnt =
1342 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
1343 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
1344 1.54 thorpej maxb =
1345 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
1346 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
1347 1.54 thorpej if (bytecnt > maxb) {
1348 1.160 christos aprint_verbose_dev(sc->sc_dev,
1349 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1350 1.54 thorpej 512 << bytecnt, 512 << maxb);
1351 1.54 thorpej pcix_cmd = (pcix_cmd &
1352 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
1353 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
1354 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1355 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD,
1356 1.54 thorpej pcix_cmd);
1357 1.54 thorpej }
1358 1.54 thorpej }
1359 1.54 thorpej }
1360 1.52 thorpej /*
1361 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1362 1.52 thorpej * bridge on the board, and can run the secondary bus at
1363 1.52 thorpej * a higher speed.
1364 1.52 thorpej */
1365 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1366 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1367 1.52 thorpej : 66;
1368 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1369 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1370 1.52 thorpej case STATUS_PCIXSPD_50_66:
1371 1.52 thorpej sc->sc_bus_speed = 66;
1372 1.52 thorpej break;
1373 1.52 thorpej case STATUS_PCIXSPD_66_100:
1374 1.52 thorpej sc->sc_bus_speed = 100;
1375 1.52 thorpej break;
1376 1.52 thorpej case STATUS_PCIXSPD_100_133:
1377 1.52 thorpej sc->sc_bus_speed = 133;
1378 1.52 thorpej break;
1379 1.52 thorpej default:
1380 1.160 christos aprint_error_dev(sc->sc_dev,
1381 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1382 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1383 1.52 thorpej sc->sc_bus_speed = 66;
1384 1.189 msaitoh break;
1385 1.52 thorpej }
1386 1.52 thorpej } else
1387 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1388 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1389 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1390 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1391 1.52 thorpej }
1392 1.1 thorpej
1393 1.1 thorpej /*
1394 1.1 thorpej * Allocate the control data structures, and create and load the
1395 1.1 thorpej * DMA map for it.
1396 1.69 thorpej *
1397 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1398 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1399 1.69 thorpej * both sets within the same 4G segment.
1400 1.1 thorpej */
1401 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1402 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1403 1.201 msaitoh sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
1404 1.75 thorpej sizeof(struct wm_control_data_82542) :
1405 1.75 thorpej sizeof(struct wm_control_data_82544);
1406 1.201 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
1407 1.201 msaitoh (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
1408 1.201 msaitoh &sc->sc_cd_rseg, 0)) != 0) {
1409 1.160 christos aprint_error_dev(sc->sc_dev,
1410 1.158 cegger "unable to allocate control data, error = %d\n",
1411 1.158 cegger error);
1412 1.1 thorpej goto fail_0;
1413 1.1 thorpej }
1414 1.1 thorpej
1415 1.201 msaitoh if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
1416 1.201 msaitoh sc->sc_cd_rseg, sc->sc_cd_size,
1417 1.194 msaitoh (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
1418 1.160 christos aprint_error_dev(sc->sc_dev,
1419 1.160 christos "unable to map control data, error = %d\n", error);
1420 1.1 thorpej goto fail_1;
1421 1.1 thorpej }
1422 1.1 thorpej
1423 1.201 msaitoh if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
1424 1.201 msaitoh sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
1425 1.160 christos aprint_error_dev(sc->sc_dev,
1426 1.160 christos "unable to create control data DMA map, error = %d\n",
1427 1.160 christos error);
1428 1.1 thorpej goto fail_2;
1429 1.1 thorpej }
1430 1.1 thorpej
1431 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1432 1.201 msaitoh sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
1433 1.160 christos aprint_error_dev(sc->sc_dev,
1434 1.158 cegger "unable to load control data DMA map, error = %d\n",
1435 1.158 cegger error);
1436 1.1 thorpej goto fail_3;
1437 1.1 thorpej }
1438 1.1 thorpej
1439 1.1 thorpej /*
1440 1.1 thorpej * Create the transmit buffer DMA maps.
1441 1.1 thorpej */
1442 1.74 tron WM_TXQUEUELEN(sc) =
1443 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1444 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1445 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1446 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1447 1.194 msaitoh WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1448 1.194 msaitoh &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1449 1.160 christos aprint_error_dev(sc->sc_dev,
1450 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1451 1.160 christos i, error);
1452 1.1 thorpej goto fail_4;
1453 1.1 thorpej }
1454 1.1 thorpej }
1455 1.1 thorpej
1456 1.1 thorpej /*
1457 1.1 thorpej * Create the receive buffer DMA maps.
1458 1.1 thorpej */
1459 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1460 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1461 1.194 msaitoh MCLBYTES, 0, 0,
1462 1.194 msaitoh &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1463 1.160 christos aprint_error_dev(sc->sc_dev,
1464 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1465 1.160 christos i, error);
1466 1.1 thorpej goto fail_5;
1467 1.1 thorpej }
1468 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1469 1.1 thorpej }
1470 1.1 thorpej
1471 1.127 bouyer /* clear interesting stat counters */
1472 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1473 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1474 1.127 bouyer
1475 1.221 msaitoh /* get PHY control from SMBus to PCIe */
1476 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2))
1477 1.221 msaitoh wm_smbustopci(sc);
1478 1.221 msaitoh
1479 1.1 thorpej /*
1480 1.1 thorpej * Reset the chip to a known state.
1481 1.1 thorpej */
1482 1.1 thorpej wm_reset(sc);
1483 1.1 thorpej
1484 1.169 msaitoh switch (sc->sc_type) {
1485 1.169 msaitoh case WM_T_82571:
1486 1.169 msaitoh case WM_T_82572:
1487 1.169 msaitoh case WM_T_82573:
1488 1.169 msaitoh case WM_T_82574:
1489 1.185 msaitoh case WM_T_82583:
1490 1.169 msaitoh case WM_T_80003:
1491 1.169 msaitoh case WM_T_ICH8:
1492 1.169 msaitoh case WM_T_ICH9:
1493 1.169 msaitoh case WM_T_ICH10:
1494 1.190 msaitoh case WM_T_PCH:
1495 1.221 msaitoh case WM_T_PCH2:
1496 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
1497 1.169 msaitoh wm_get_hw_control(sc);
1498 1.169 msaitoh break;
1499 1.169 msaitoh default:
1500 1.169 msaitoh break;
1501 1.169 msaitoh }
1502 1.169 msaitoh
1503 1.1 thorpej /*
1504 1.44 thorpej * Get some information about the EEPROM.
1505 1.44 thorpej */
1506 1.185 msaitoh switch (sc->sc_type) {
1507 1.185 msaitoh case WM_T_82542_2_0:
1508 1.185 msaitoh case WM_T_82542_2_1:
1509 1.185 msaitoh case WM_T_82543:
1510 1.185 msaitoh case WM_T_82544:
1511 1.185 msaitoh /* Microwire */
1512 1.185 msaitoh sc->sc_ee_addrbits = 6;
1513 1.185 msaitoh break;
1514 1.185 msaitoh case WM_T_82540:
1515 1.185 msaitoh case WM_T_82545:
1516 1.185 msaitoh case WM_T_82545_3:
1517 1.185 msaitoh case WM_T_82546:
1518 1.185 msaitoh case WM_T_82546_3:
1519 1.185 msaitoh /* Microwire */
1520 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1521 1.185 msaitoh if (reg & EECD_EE_SIZE)
1522 1.185 msaitoh sc->sc_ee_addrbits = 8;
1523 1.185 msaitoh else
1524 1.185 msaitoh sc->sc_ee_addrbits = 6;
1525 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1526 1.185 msaitoh break;
1527 1.185 msaitoh case WM_T_82541:
1528 1.185 msaitoh case WM_T_82541_2:
1529 1.185 msaitoh case WM_T_82547:
1530 1.185 msaitoh case WM_T_82547_2:
1531 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1532 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1533 1.185 msaitoh /* SPI */
1534 1.199 msaitoh wm_set_spiaddrbits(sc);
1535 1.185 msaitoh } else
1536 1.185 msaitoh /* Microwire */
1537 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1538 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1539 1.185 msaitoh break;
1540 1.185 msaitoh case WM_T_82571:
1541 1.185 msaitoh case WM_T_82572:
1542 1.185 msaitoh /* SPI */
1543 1.199 msaitoh wm_set_spiaddrbits(sc);
1544 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1545 1.185 msaitoh break;
1546 1.185 msaitoh case WM_T_82573:
1547 1.185 msaitoh case WM_T_82574:
1548 1.185 msaitoh case WM_T_82583:
1549 1.185 msaitoh if (wm_is_onboard_nvm_eeprom(sc) == 0)
1550 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1551 1.185 msaitoh else {
1552 1.185 msaitoh /* SPI */
1553 1.199 msaitoh wm_set_spiaddrbits(sc);
1554 1.185 msaitoh }
1555 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1556 1.185 msaitoh break;
1557 1.199 msaitoh case WM_T_82575:
1558 1.199 msaitoh case WM_T_82576:
1559 1.199 msaitoh case WM_T_82580:
1560 1.199 msaitoh case WM_T_82580ER:
1561 1.185 msaitoh case WM_T_80003:
1562 1.185 msaitoh /* SPI */
1563 1.199 msaitoh wm_set_spiaddrbits(sc);
1564 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
1565 1.185 msaitoh break;
1566 1.185 msaitoh case WM_T_ICH8:
1567 1.185 msaitoh case WM_T_ICH9:
1568 1.185 msaitoh case WM_T_ICH10:
1569 1.190 msaitoh case WM_T_PCH:
1570 1.221 msaitoh case WM_T_PCH2:
1571 1.185 msaitoh /* FLASH */
1572 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
1573 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1574 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1575 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1576 1.160 christos aprint_error_dev(sc->sc_dev,
1577 1.160 christos "can't map FLASH registers\n");
1578 1.139 bouyer return;
1579 1.139 bouyer }
1580 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1581 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1582 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1583 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1584 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1585 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1586 1.199 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1587 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1588 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1589 1.185 msaitoh break;
1590 1.185 msaitoh default:
1591 1.185 msaitoh break;
1592 1.44 thorpej }
1593 1.112 gavan
1594 1.112 gavan /*
1595 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1596 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1597 1.112 gavan * that no EEPROM is attached.
1598 1.112 gavan */
1599 1.185 msaitoh /*
1600 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1601 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1602 1.185 msaitoh */
1603 1.185 msaitoh if (wm_validate_eeprom_checksum(sc)) {
1604 1.169 msaitoh /*
1605 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1606 1.185 msaitoh * first check due to the link being in sleep state.
1607 1.169 msaitoh */
1608 1.185 msaitoh if (wm_validate_eeprom_checksum(sc))
1609 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1610 1.169 msaitoh }
1611 1.185 msaitoh
1612 1.184 msaitoh /* Set device properties (macflags) */
1613 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1614 1.112 gavan
1615 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1616 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1617 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1618 1.160 christos aprint_verbose_dev(sc->sc_dev, "FLASH\n");
1619 1.117 msaitoh } else {
1620 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1621 1.112 gavan eetype = "SPI";
1622 1.112 gavan else
1623 1.112 gavan eetype = "MicroWire";
1624 1.160 christos aprint_verbose_dev(sc->sc_dev,
1625 1.160 christos "%u word (%d address bits) %s EEPROM\n",
1626 1.158 cegger 1U << sc->sc_ee_addrbits,
1627 1.112 gavan sc->sc_ee_addrbits, eetype);
1628 1.112 gavan }
1629 1.112 gavan
1630 1.113 gavan /*
1631 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1632 1.113 gavan * in device properties.
1633 1.113 gavan */
1634 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
1635 1.115 thorpej if (ea != NULL) {
1636 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1637 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1638 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1639 1.115 thorpej } else {
1640 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
1641 1.160 christos aprint_error_dev(sc->sc_dev,
1642 1.160 christos "unable to read Ethernet address\n");
1643 1.210 msaitoh return;
1644 1.210 msaitoh }
1645 1.17 thorpej }
1646 1.17 thorpej
1647 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1648 1.1 thorpej ether_sprintf(enaddr));
1649 1.1 thorpej
1650 1.1 thorpej /*
1651 1.1 thorpej * Read the config info from the EEPROM, and set up various
1652 1.1 thorpej * bits in the control registers based on their contents.
1653 1.1 thorpej */
1654 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1655 1.115 thorpej if (pn != NULL) {
1656 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1657 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1658 1.115 thorpej } else {
1659 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1660 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1661 1.113 gavan return;
1662 1.113 gavan }
1663 1.51 thorpej }
1664 1.115 thorpej
1665 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1666 1.115 thorpej if (pn != NULL) {
1667 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1668 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1669 1.115 thorpej } else {
1670 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1671 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1672 1.113 gavan return;
1673 1.113 gavan }
1674 1.51 thorpej }
1675 1.115 thorpej
1676 1.203 msaitoh /* check for WM_F_WOL */
1677 1.203 msaitoh switch (sc->sc_type) {
1678 1.203 msaitoh case WM_T_82542_2_0:
1679 1.203 msaitoh case WM_T_82542_2_1:
1680 1.203 msaitoh case WM_T_82543:
1681 1.203 msaitoh /* dummy? */
1682 1.203 msaitoh eeprom_data = 0;
1683 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1684 1.203 msaitoh break;
1685 1.203 msaitoh case WM_T_82544:
1686 1.203 msaitoh apme_mask = EEPROM_CFG2_82544_APM_EN;
1687 1.203 msaitoh eeprom_data = cfg2;
1688 1.203 msaitoh break;
1689 1.203 msaitoh case WM_T_82546:
1690 1.203 msaitoh case WM_T_82546_3:
1691 1.203 msaitoh case WM_T_82571:
1692 1.203 msaitoh case WM_T_82572:
1693 1.203 msaitoh case WM_T_82573:
1694 1.203 msaitoh case WM_T_82574:
1695 1.203 msaitoh case WM_T_82583:
1696 1.203 msaitoh case WM_T_80003:
1697 1.203 msaitoh default:
1698 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1699 1.203 msaitoh wm_read_eeprom(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
1700 1.203 msaitoh : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
1701 1.203 msaitoh break;
1702 1.203 msaitoh case WM_T_82575:
1703 1.203 msaitoh case WM_T_82576:
1704 1.203 msaitoh case WM_T_82580:
1705 1.203 msaitoh case WM_T_82580ER:
1706 1.203 msaitoh case WM_T_ICH8:
1707 1.203 msaitoh case WM_T_ICH9:
1708 1.203 msaitoh case WM_T_ICH10:
1709 1.203 msaitoh case WM_T_PCH:
1710 1.221 msaitoh case WM_T_PCH2:
1711 1.203 msaitoh apme_mask = WUC_APME;
1712 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
1713 1.203 msaitoh break;
1714 1.203 msaitoh }
1715 1.203 msaitoh
1716 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
1717 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
1718 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
1719 1.203 msaitoh #ifdef WM_DEBUG
1720 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
1721 1.203 msaitoh printf("WOL\n");
1722 1.203 msaitoh #endif
1723 1.203 msaitoh
1724 1.203 msaitoh /*
1725 1.203 msaitoh * XXX need special handling for some multiple port cards
1726 1.203 msaitoh * to disable a paticular port.
1727 1.203 msaitoh */
1728 1.203 msaitoh
1729 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1730 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
1731 1.115 thorpej if (pn != NULL) {
1732 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1733 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1734 1.115 thorpej } else {
1735 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1736 1.160 christos aprint_error_dev(sc->sc_dev,
1737 1.160 christos "unable to read SWDPIN\n");
1738 1.113 gavan return;
1739 1.113 gavan }
1740 1.51 thorpej }
1741 1.51 thorpej }
1742 1.1 thorpej
1743 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1744 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1745 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1746 1.1 thorpej sc->sc_ctrl |=
1747 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1748 1.1 thorpej CTRL_SWDPIO_SHIFT;
1749 1.1 thorpej sc->sc_ctrl |=
1750 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1751 1.1 thorpej CTRL_SWDPINS_SHIFT;
1752 1.1 thorpej } else {
1753 1.1 thorpej sc->sc_ctrl |=
1754 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1755 1.1 thorpej CTRL_SWDPIO_SHIFT;
1756 1.1 thorpej }
1757 1.1 thorpej
1758 1.1 thorpej #if 0
1759 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1760 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1761 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1762 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1763 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1764 1.1 thorpej sc->sc_ctrl_ext |=
1765 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1766 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1767 1.1 thorpej sc->sc_ctrl_ext |=
1768 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1769 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1770 1.1 thorpej } else {
1771 1.1 thorpej sc->sc_ctrl_ext |=
1772 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1773 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1774 1.1 thorpej }
1775 1.1 thorpej #endif
1776 1.1 thorpej
1777 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1778 1.1 thorpej #if 0
1779 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1780 1.1 thorpej #endif
1781 1.1 thorpej
1782 1.1 thorpej /*
1783 1.1 thorpej * Set up some register offsets that are different between
1784 1.11 thorpej * the i82542 and the i82543 and later chips.
1785 1.1 thorpej */
1786 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1787 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1788 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1789 1.1 thorpej } else {
1790 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1791 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1792 1.1 thorpej }
1793 1.1 thorpej
1794 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
1795 1.192 msaitoh uint16_t val;
1796 1.192 msaitoh
1797 1.192 msaitoh /* Save the NVM K1 bit setting */
1798 1.192 msaitoh wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
1799 1.192 msaitoh
1800 1.192 msaitoh if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
1801 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
1802 1.192 msaitoh else
1803 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
1804 1.192 msaitoh }
1805 1.192 msaitoh
1806 1.1 thorpej /*
1807 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
1808 1.1 thorpej * media structures accordingly.
1809 1.1 thorpej */
1810 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
1811 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
1812 1.221 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_82573
1813 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
1814 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
1815 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1816 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
1817 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1818 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1819 1.160 christos aprint_error_dev(sc->sc_dev,
1820 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
1821 1.1 thorpej wm_tbi_mediainit(sc);
1822 1.1 thorpej } else {
1823 1.199 msaitoh switch (sc->sc_type) {
1824 1.199 msaitoh case WM_T_82575:
1825 1.199 msaitoh case WM_T_82576:
1826 1.199 msaitoh case WM_T_82580:
1827 1.199 msaitoh case WM_T_82580ER:
1828 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
1829 1.199 msaitoh switch (reg & CTRL_EXT_LINK_MODE_MASK) {
1830 1.199 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
1831 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII\n");
1832 1.199 msaitoh sc->sc_flags |= WM_F_SGMII;
1833 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1834 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1835 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1836 1.199 msaitoh break;
1837 1.199 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
1838 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
1839 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX or SERDES\n");
1840 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1841 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1842 1.199 msaitoh panic("not supported yet\n");
1843 1.199 msaitoh break;
1844 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
1845 1.199 msaitoh default:
1846 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1847 1.199 msaitoh reg & ~CTRL_EXT_I2C_ENA);
1848 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1849 1.199 msaitoh break;
1850 1.199 msaitoh }
1851 1.199 msaitoh break;
1852 1.199 msaitoh default:
1853 1.199 msaitoh if (wmp->wmp_flags & WMP_F_1000X)
1854 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1855 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
1856 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1857 1.199 msaitoh }
1858 1.1 thorpej }
1859 1.1 thorpej
1860 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1861 1.160 christos xname = device_xname(sc->sc_dev);
1862 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
1863 1.1 thorpej ifp->if_softc = sc;
1864 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1865 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1866 1.1 thorpej ifp->if_start = wm_start;
1867 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1868 1.1 thorpej ifp->if_init = wm_init;
1869 1.1 thorpej ifp->if_stop = wm_stop;
1870 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1871 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1872 1.1 thorpej
1873 1.187 msaitoh /* Check for jumbo frame */
1874 1.187 msaitoh switch (sc->sc_type) {
1875 1.187 msaitoh case WM_T_82573:
1876 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
1877 1.187 msaitoh wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
1878 1.187 msaitoh if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
1879 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1880 1.187 msaitoh break;
1881 1.187 msaitoh case WM_T_82571:
1882 1.187 msaitoh case WM_T_82572:
1883 1.187 msaitoh case WM_T_82574:
1884 1.199 msaitoh case WM_T_82575:
1885 1.199 msaitoh case WM_T_82576:
1886 1.199 msaitoh case WM_T_82580:
1887 1.199 msaitoh case WM_T_82580ER:
1888 1.187 msaitoh case WM_T_80003:
1889 1.187 msaitoh case WM_T_ICH9:
1890 1.187 msaitoh case WM_T_ICH10:
1891 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
1892 1.187 msaitoh /* XXX limited to 9234 */
1893 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1894 1.187 msaitoh break;
1895 1.190 msaitoh case WM_T_PCH:
1896 1.190 msaitoh /* XXX limited to 4096 */
1897 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1898 1.190 msaitoh break;
1899 1.187 msaitoh case WM_T_82542_2_0:
1900 1.187 msaitoh case WM_T_82542_2_1:
1901 1.187 msaitoh case WM_T_82583:
1902 1.187 msaitoh case WM_T_ICH8:
1903 1.187 msaitoh /* No support for jumbo frame */
1904 1.187 msaitoh break;
1905 1.187 msaitoh default:
1906 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
1907 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1908 1.187 msaitoh break;
1909 1.187 msaitoh }
1910 1.41 tls
1911 1.1 thorpej /*
1912 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1913 1.1 thorpej */
1914 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1915 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1916 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1917 1.1 thorpej
1918 1.1 thorpej /*
1919 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1920 1.11 thorpej * on i82543 and later.
1921 1.1 thorpej */
1922 1.130 yamt if (sc->sc_type >= WM_T_82543) {
1923 1.1 thorpej ifp->if_capabilities |=
1924 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1925 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1926 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1927 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1928 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1929 1.130 yamt }
1930 1.130 yamt
1931 1.130 yamt /*
1932 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
1933 1.130 yamt *
1934 1.130 yamt * 82541GI (8086:1076) ... no
1935 1.130 yamt * 82572EI (8086:10b9) ... yes
1936 1.130 yamt */
1937 1.130 yamt if (sc->sc_type >= WM_T_82571) {
1938 1.130 yamt ifp->if_capabilities |=
1939 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1940 1.130 yamt }
1941 1.1 thorpej
1942 1.198 msaitoh /*
1943 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1944 1.99 matt * TCP segmentation offload.
1945 1.99 matt */
1946 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
1947 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1948 1.131 yamt }
1949 1.131 yamt
1950 1.131 yamt if (sc->sc_type >= WM_T_82571) {
1951 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
1952 1.131 yamt }
1953 1.99 matt
1954 1.1 thorpej /*
1955 1.1 thorpej * Attach the interface.
1956 1.1 thorpej */
1957 1.1 thorpej if_attach(ifp);
1958 1.1 thorpej ether_ifattach(ifp, enaddr);
1959 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
1960 1.21 itojun #if NRND > 0
1961 1.160 christos rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
1962 1.21 itojun #endif
1963 1.1 thorpej
1964 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1965 1.1 thorpej /* Attach event counters. */
1966 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1967 1.160 christos NULL, xname, "txsstall");
1968 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1969 1.160 christos NULL, xname, "txdstall");
1970 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1971 1.160 christos NULL, xname, "txfifo_stall");
1972 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1973 1.160 christos NULL, xname, "txdw");
1974 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1975 1.160 christos NULL, xname, "txqe");
1976 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1977 1.160 christos NULL, xname, "rxintr");
1978 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1979 1.160 christos NULL, xname, "linkintr");
1980 1.1 thorpej
1981 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1982 1.160 christos NULL, xname, "rxipsum");
1983 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1984 1.160 christos NULL, xname, "rxtusum");
1985 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1986 1.160 christos NULL, xname, "txipsum");
1987 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1988 1.160 christos NULL, xname, "txtusum");
1989 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
1990 1.160 christos NULL, xname, "txtusum6");
1991 1.1 thorpej
1992 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
1993 1.160 christos NULL, xname, "txtso");
1994 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
1995 1.160 christos NULL, xname, "txtso6");
1996 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
1997 1.160 christos NULL, xname, "txtsopain");
1998 1.99 matt
1999 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
2000 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
2001 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
2002 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
2003 1.75 thorpej }
2004 1.2 thorpej
2005 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
2006 1.160 christos NULL, xname, "txdrop");
2007 1.1 thorpej
2008 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
2009 1.160 christos NULL, xname, "tu");
2010 1.71 thorpej
2011 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2012 1.160 christos NULL, xname, "tx_xoff");
2013 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2014 1.160 christos NULL, xname, "tx_xon");
2015 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2016 1.160 christos NULL, xname, "rx_xoff");
2017 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2018 1.160 christos NULL, xname, "rx_xon");
2019 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2020 1.160 christos NULL, xname, "rx_macctl");
2021 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2022 1.1 thorpej
2023 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2024 1.180 tsutsui pmf_class_network_register(self, ifp);
2025 1.180 tsutsui else
2026 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2027 1.123 jmcneill
2028 1.1 thorpej return;
2029 1.1 thorpej
2030 1.1 thorpej /*
2031 1.1 thorpej * Free any resources we've allocated during the failed attach
2032 1.1 thorpej * attempt. Do this in reverse order and fall through.
2033 1.1 thorpej */
2034 1.1 thorpej fail_5:
2035 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2036 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2037 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2038 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
2039 1.1 thorpej }
2040 1.1 thorpej fail_4:
2041 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2042 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
2043 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2044 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
2045 1.1 thorpej }
2046 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2047 1.1 thorpej fail_3:
2048 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2049 1.1 thorpej fail_2:
2050 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2051 1.201 msaitoh sc->sc_cd_size);
2052 1.1 thorpej fail_1:
2053 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2054 1.1 thorpej fail_0:
2055 1.1 thorpej return;
2056 1.1 thorpej }
2057 1.1 thorpej
2058 1.201 msaitoh static int
2059 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2060 1.201 msaitoh {
2061 1.201 msaitoh struct wm_softc *sc = device_private(self);
2062 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2063 1.201 msaitoh int i, s;
2064 1.201 msaitoh
2065 1.201 msaitoh s = splnet();
2066 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2067 1.201 msaitoh wm_stop(ifp, 1);
2068 1.201 msaitoh splx(s);
2069 1.201 msaitoh
2070 1.201 msaitoh pmf_device_deregister(self);
2071 1.201 msaitoh
2072 1.201 msaitoh /* Tell the firmware about the release */
2073 1.201 msaitoh wm_release_manageability(sc);
2074 1.212 jakllsch wm_release_hw_control(sc);
2075 1.201 msaitoh
2076 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2077 1.201 msaitoh
2078 1.201 msaitoh /* Delete all remaining media. */
2079 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2080 1.201 msaitoh
2081 1.201 msaitoh ether_ifdetach(ifp);
2082 1.201 msaitoh if_detach(ifp);
2083 1.201 msaitoh
2084 1.201 msaitoh
2085 1.201 msaitoh /* Unload RX dmamaps and free mbufs */
2086 1.201 msaitoh wm_rxdrain(sc);
2087 1.201 msaitoh
2088 1.201 msaitoh /* Free dmamap. It's the same as the end of the wm_attach() function */
2089 1.201 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
2090 1.201 msaitoh if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2091 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2092 1.201 msaitoh sc->sc_rxsoft[i].rxs_dmamap);
2093 1.201 msaitoh }
2094 1.201 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2095 1.201 msaitoh if (sc->sc_txsoft[i].txs_dmamap != NULL)
2096 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2097 1.201 msaitoh sc->sc_txsoft[i].txs_dmamap);
2098 1.201 msaitoh }
2099 1.201 msaitoh bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2100 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2101 1.201 msaitoh bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2102 1.201 msaitoh sc->sc_cd_size);
2103 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2104 1.201 msaitoh
2105 1.201 msaitoh /* Disestablish the interrupt handler */
2106 1.201 msaitoh if (sc->sc_ih != NULL) {
2107 1.201 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
2108 1.201 msaitoh sc->sc_ih = NULL;
2109 1.201 msaitoh }
2110 1.201 msaitoh
2111 1.212 jakllsch /* Unmap the registers */
2112 1.201 msaitoh if (sc->sc_ss) {
2113 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2114 1.201 msaitoh sc->sc_ss = 0;
2115 1.201 msaitoh }
2116 1.201 msaitoh
2117 1.212 jakllsch if (sc->sc_ios) {
2118 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2119 1.212 jakllsch sc->sc_ios = 0;
2120 1.212 jakllsch }
2121 1.201 msaitoh
2122 1.201 msaitoh return 0;
2123 1.201 msaitoh }
2124 1.201 msaitoh
2125 1.1 thorpej /*
2126 1.86 thorpej * wm_tx_offload:
2127 1.1 thorpej *
2128 1.1 thorpej * Set up TCP/IP checksumming parameters for the
2129 1.1 thorpej * specified packet.
2130 1.1 thorpej */
2131 1.1 thorpej static int
2132 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
2133 1.65 tsutsui uint8_t *fieldsp)
2134 1.1 thorpej {
2135 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
2136 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
2137 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
2138 1.131 yamt uint32_t ipcse;
2139 1.13 thorpej struct ether_header *eh;
2140 1.1 thorpej int offset, iphl;
2141 1.98 thorpej uint8_t fields;
2142 1.1 thorpej
2143 1.1 thorpej /*
2144 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
2145 1.1 thorpej * fields for the protocol headers.
2146 1.1 thorpej */
2147 1.1 thorpej
2148 1.13 thorpej eh = mtod(m0, struct ether_header *);
2149 1.13 thorpej switch (htons(eh->ether_type)) {
2150 1.13 thorpej case ETHERTYPE_IP:
2151 1.107 yamt case ETHERTYPE_IPV6:
2152 1.13 thorpej offset = ETHER_HDR_LEN;
2153 1.35 thorpej break;
2154 1.35 thorpej
2155 1.35 thorpej case ETHERTYPE_VLAN:
2156 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2157 1.13 thorpej break;
2158 1.13 thorpej
2159 1.13 thorpej default:
2160 1.13 thorpej /*
2161 1.13 thorpej * Don't support this protocol or encapsulation.
2162 1.13 thorpej */
2163 1.13 thorpej *fieldsp = 0;
2164 1.13 thorpej *cmdp = 0;
2165 1.194 msaitoh return 0;
2166 1.13 thorpej }
2167 1.1 thorpej
2168 1.107 yamt if ((m0->m_pkthdr.csum_flags &
2169 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
2170 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
2171 1.107 yamt } else {
2172 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
2173 1.107 yamt }
2174 1.131 yamt ipcse = offset + iphl - 1;
2175 1.1 thorpej
2176 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
2177 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
2178 1.98 thorpej seg = 0;
2179 1.98 thorpej fields = 0;
2180 1.98 thorpej
2181 1.131 yamt if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
2182 1.99 matt int hlen = offset + iphl;
2183 1.132 thorpej bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
2184 1.131 yamt
2185 1.99 matt if (__predict_false(m0->m_len <
2186 1.99 matt (hlen + sizeof(struct tcphdr)))) {
2187 1.99 matt /*
2188 1.99 matt * TCP/IP headers are not in the first mbuf; we need
2189 1.99 matt * to do this the slow and painful way. Let's just
2190 1.99 matt * hope this doesn't happen very often.
2191 1.99 matt */
2192 1.99 matt struct tcphdr th;
2193 1.99 matt
2194 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
2195 1.99 matt
2196 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
2197 1.131 yamt if (v4) {
2198 1.131 yamt struct ip ip;
2199 1.99 matt
2200 1.131 yamt m_copydata(m0, offset, sizeof(ip), &ip);
2201 1.131 yamt ip.ip_len = 0;
2202 1.131 yamt m_copyback(m0,
2203 1.131 yamt offset + offsetof(struct ip, ip_len),
2204 1.131 yamt sizeof(ip.ip_len), &ip.ip_len);
2205 1.131 yamt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
2206 1.131 yamt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
2207 1.131 yamt } else {
2208 1.131 yamt struct ip6_hdr ip6;
2209 1.99 matt
2210 1.131 yamt m_copydata(m0, offset, sizeof(ip6), &ip6);
2211 1.131 yamt ip6.ip6_plen = 0;
2212 1.131 yamt m_copyback(m0,
2213 1.131 yamt offset + offsetof(struct ip6_hdr, ip6_plen),
2214 1.131 yamt sizeof(ip6.ip6_plen), &ip6.ip6_plen);
2215 1.131 yamt th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
2216 1.131 yamt &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
2217 1.131 yamt }
2218 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
2219 1.99 matt sizeof(th.th_sum), &th.th_sum);
2220 1.99 matt
2221 1.99 matt hlen += th.th_off << 2;
2222 1.99 matt } else {
2223 1.99 matt /*
2224 1.99 matt * TCP/IP headers are in the first mbuf; we can do
2225 1.99 matt * this the easy way.
2226 1.99 matt */
2227 1.131 yamt struct tcphdr *th;
2228 1.99 matt
2229 1.131 yamt if (v4) {
2230 1.131 yamt struct ip *ip =
2231 1.135 christos (void *)(mtod(m0, char *) + offset);
2232 1.135 christos th = (void *)(mtod(m0, char *) + hlen);
2233 1.131 yamt
2234 1.131 yamt ip->ip_len = 0;
2235 1.131 yamt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2236 1.131 yamt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2237 1.131 yamt } else {
2238 1.131 yamt struct ip6_hdr *ip6 =
2239 1.131 yamt (void *)(mtod(m0, char *) + offset);
2240 1.131 yamt th = (void *)(mtod(m0, char *) + hlen);
2241 1.131 yamt
2242 1.131 yamt ip6->ip6_plen = 0;
2243 1.131 yamt th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
2244 1.131 yamt &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
2245 1.131 yamt }
2246 1.99 matt hlen += th->th_off << 2;
2247 1.99 matt }
2248 1.99 matt
2249 1.131 yamt if (v4) {
2250 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso);
2251 1.131 yamt cmdlen |= WTX_TCPIP_CMD_IP;
2252 1.131 yamt } else {
2253 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso6);
2254 1.131 yamt ipcse = 0;
2255 1.131 yamt }
2256 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
2257 1.131 yamt cmdlen |= WTX_TCPIP_CMD_TSE |
2258 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
2259 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
2260 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
2261 1.99 matt }
2262 1.99 matt
2263 1.13 thorpej /*
2264 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
2265 1.13 thorpej * offload feature, if we load the context descriptor, we
2266 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
2267 1.13 thorpej */
2268 1.13 thorpej
2269 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
2270 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
2271 1.131 yamt WTX_TCPIP_IPCSE(ipcse);
2272 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
2273 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
2274 1.65 tsutsui fields |= WTX_IXSM;
2275 1.13 thorpej }
2276 1.1 thorpej
2277 1.1 thorpej offset += iphl;
2278 1.1 thorpej
2279 1.99 matt if (m0->m_pkthdr.csum_flags &
2280 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
2281 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
2282 1.65 tsutsui fields |= WTX_TXSM;
2283 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2284 1.107 yamt WTX_TCPIP_TUCSO(offset +
2285 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
2286 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2287 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
2288 1.131 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
2289 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
2290 1.107 yamt fields |= WTX_TXSM;
2291 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
2292 1.107 yamt WTX_TCPIP_TUCSO(offset +
2293 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
2294 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2295 1.13 thorpej } else {
2296 1.13 thorpej /* Just initialize it to a valid TCP context. */
2297 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2298 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
2299 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
2300 1.13 thorpej }
2301 1.1 thorpej
2302 1.87 thorpej /* Fill in the context descriptor. */
2303 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
2304 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
2305 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
2306 1.87 thorpej t->tcpip_tucs = htole32(tucs);
2307 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
2308 1.98 thorpej t->tcpip_seg = htole32(seg);
2309 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
2310 1.5 thorpej
2311 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
2312 1.87 thorpej txs->txs_ndesc++;
2313 1.1 thorpej
2314 1.98 thorpej *cmdp = cmd;
2315 1.1 thorpej *fieldsp = fields;
2316 1.1 thorpej
2317 1.194 msaitoh return 0;
2318 1.1 thorpej }
2319 1.1 thorpej
2320 1.75 thorpej static void
2321 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
2322 1.75 thorpej {
2323 1.75 thorpej struct mbuf *m;
2324 1.75 thorpej int i;
2325 1.75 thorpej
2326 1.160 christos log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
2327 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
2328 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
2329 1.160 christos "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
2330 1.75 thorpej m->m_data, m->m_len, m->m_flags);
2331 1.160 christos log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
2332 1.84 thorpej i, i == 1 ? "" : "s");
2333 1.75 thorpej }
2334 1.75 thorpej
2335 1.1 thorpej /*
2336 1.78 thorpej * wm_82547_txfifo_stall:
2337 1.78 thorpej *
2338 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
2339 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
2340 1.78 thorpej */
2341 1.78 thorpej static void
2342 1.78 thorpej wm_82547_txfifo_stall(void *arg)
2343 1.78 thorpej {
2344 1.78 thorpej struct wm_softc *sc = arg;
2345 1.78 thorpej int s;
2346 1.78 thorpej
2347 1.78 thorpej s = splnet();
2348 1.78 thorpej
2349 1.78 thorpej if (sc->sc_txfifo_stall) {
2350 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
2351 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
2352 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
2353 1.78 thorpej /*
2354 1.78 thorpej * Packets have drained. Stop transmitter, reset
2355 1.78 thorpej * FIFO pointers, restart transmitter, and kick
2356 1.78 thorpej * the packet queue.
2357 1.78 thorpej */
2358 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
2359 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
2360 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
2361 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
2362 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
2363 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
2364 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
2365 1.78 thorpej CSR_WRITE_FLUSH(sc);
2366 1.78 thorpej
2367 1.78 thorpej sc->sc_txfifo_head = 0;
2368 1.78 thorpej sc->sc_txfifo_stall = 0;
2369 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
2370 1.78 thorpej } else {
2371 1.78 thorpej /*
2372 1.78 thorpej * Still waiting for packets to drain; try again in
2373 1.78 thorpej * another tick.
2374 1.78 thorpej */
2375 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2376 1.78 thorpej }
2377 1.78 thorpej }
2378 1.78 thorpej
2379 1.78 thorpej splx(s);
2380 1.78 thorpej }
2381 1.78 thorpej
2382 1.221 msaitoh static void
2383 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, int on)
2384 1.221 msaitoh {
2385 1.221 msaitoh uint32_t reg;
2386 1.221 msaitoh
2387 1.221 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
2388 1.221 msaitoh
2389 1.221 msaitoh if (on != 0)
2390 1.221 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
2391 1.221 msaitoh else
2392 1.221 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
2393 1.221 msaitoh
2394 1.221 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
2395 1.221 msaitoh }
2396 1.221 msaitoh
2397 1.78 thorpej /*
2398 1.78 thorpej * wm_82547_txfifo_bugchk:
2399 1.78 thorpej *
2400 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
2401 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
2402 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
2403 1.78 thorpej *
2404 1.78 thorpej * We do this by checking the amount of space before the end
2405 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
2406 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
2407 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
2408 1.78 thorpej * transmission on the interface.
2409 1.78 thorpej */
2410 1.78 thorpej #define WM_FIFO_HDR 0x10
2411 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
2412 1.78 thorpej static int
2413 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
2414 1.78 thorpej {
2415 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
2416 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
2417 1.78 thorpej
2418 1.78 thorpej /* Just return if already stalled. */
2419 1.78 thorpej if (sc->sc_txfifo_stall)
2420 1.194 msaitoh return 1;
2421 1.78 thorpej
2422 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
2423 1.78 thorpej /* Stall only occurs in half-duplex mode. */
2424 1.78 thorpej goto send_packet;
2425 1.78 thorpej }
2426 1.78 thorpej
2427 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
2428 1.78 thorpej sc->sc_txfifo_stall = 1;
2429 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2430 1.194 msaitoh return 1;
2431 1.78 thorpej }
2432 1.78 thorpej
2433 1.78 thorpej send_packet:
2434 1.78 thorpej sc->sc_txfifo_head += len;
2435 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
2436 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
2437 1.78 thorpej
2438 1.194 msaitoh return 0;
2439 1.78 thorpej }
2440 1.78 thorpej
2441 1.78 thorpej /*
2442 1.1 thorpej * wm_start: [ifnet interface function]
2443 1.1 thorpej *
2444 1.1 thorpej * Start packet transmission on the interface.
2445 1.1 thorpej */
2446 1.47 thorpej static void
2447 1.1 thorpej wm_start(struct ifnet *ifp)
2448 1.1 thorpej {
2449 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2450 1.30 itojun struct mbuf *m0;
2451 1.30 itojun struct m_tag *mtag;
2452 1.1 thorpej struct wm_txsoft *txs;
2453 1.1 thorpej bus_dmamap_t dmamap;
2454 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
2455 1.80 thorpej bus_addr_t curaddr;
2456 1.80 thorpej bus_size_t seglen, curlen;
2457 1.65 tsutsui uint32_t cksumcmd;
2458 1.65 tsutsui uint8_t cksumfields;
2459 1.1 thorpej
2460 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2461 1.1 thorpej return;
2462 1.1 thorpej
2463 1.1 thorpej /*
2464 1.1 thorpej * Remember the previous number of free descriptors.
2465 1.1 thorpej */
2466 1.1 thorpej ofree = sc->sc_txfree;
2467 1.1 thorpej
2468 1.1 thorpej /*
2469 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
2470 1.1 thorpej * until we drain the queue, or use up all available transmit
2471 1.1 thorpej * descriptors.
2472 1.1 thorpej */
2473 1.1 thorpej for (;;) {
2474 1.1 thorpej /* Grab a packet off the queue. */
2475 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
2476 1.1 thorpej if (m0 == NULL)
2477 1.1 thorpej break;
2478 1.1 thorpej
2479 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2480 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
2481 1.160 christos device_xname(sc->sc_dev), m0));
2482 1.1 thorpej
2483 1.1 thorpej /* Get a work queue entry. */
2484 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
2485 1.10 thorpej wm_txintr(sc);
2486 1.10 thorpej if (sc->sc_txsfree == 0) {
2487 1.10 thorpej DPRINTF(WM_DEBUG_TX,
2488 1.10 thorpej ("%s: TX: no free job descriptors\n",
2489 1.160 christos device_xname(sc->sc_dev)));
2490 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
2491 1.10 thorpej break;
2492 1.10 thorpej }
2493 1.1 thorpej }
2494 1.1 thorpej
2495 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
2496 1.1 thorpej dmamap = txs->txs_dmamap;
2497 1.1 thorpej
2498 1.131 yamt use_tso = (m0->m_pkthdr.csum_flags &
2499 1.131 yamt (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
2500 1.99 matt
2501 1.99 matt /*
2502 1.99 matt * So says the Linux driver:
2503 1.99 matt * The controller does a simple calculation to make sure
2504 1.99 matt * there is enough room in the FIFO before initiating the
2505 1.99 matt * DMA for each buffer. The calc is:
2506 1.99 matt * 4 = ceil(buffer len / MSS)
2507 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
2508 1.99 matt * buffer len if the MSS drops.
2509 1.99 matt */
2510 1.99 matt dmamap->dm_maxsegsz =
2511 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
2512 1.99 matt ? m0->m_pkthdr.segsz << 2
2513 1.99 matt : WTX_MAX_LEN;
2514 1.99 matt
2515 1.1 thorpej /*
2516 1.1 thorpej * Load the DMA map. If this fails, the packet either
2517 1.1 thorpej * didn't fit in the allotted number of segments, or we
2518 1.1 thorpej * were short on resources. For the too-many-segments
2519 1.1 thorpej * case, we simply report an error and drop the packet,
2520 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
2521 1.1 thorpej * buffer.
2522 1.1 thorpej */
2523 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
2524 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
2525 1.1 thorpej if (error) {
2526 1.1 thorpej if (error == EFBIG) {
2527 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
2528 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
2529 1.1 thorpej "DMA segments, dropping...\n",
2530 1.160 christos device_xname(sc->sc_dev));
2531 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2532 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
2533 1.1 thorpej m_freem(m0);
2534 1.1 thorpej continue;
2535 1.1 thorpej }
2536 1.1 thorpej /*
2537 1.1 thorpej * Short on resources, just stop for now.
2538 1.1 thorpej */
2539 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2540 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
2541 1.160 christos device_xname(sc->sc_dev), error));
2542 1.1 thorpej break;
2543 1.1 thorpej }
2544 1.1 thorpej
2545 1.80 thorpej segs_needed = dmamap->dm_nsegs;
2546 1.99 matt if (use_tso) {
2547 1.99 matt /* For sentinel descriptor; see below. */
2548 1.99 matt segs_needed++;
2549 1.99 matt }
2550 1.80 thorpej
2551 1.1 thorpej /*
2552 1.1 thorpej * Ensure we have enough descriptors free to describe
2553 1.1 thorpej * the packet. Note, we always reserve one descriptor
2554 1.1 thorpej * at the end of the ring due to the semantics of the
2555 1.1 thorpej * TDT register, plus one more in the event we need
2556 1.87 thorpej * to load offload context.
2557 1.1 thorpej */
2558 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
2559 1.1 thorpej /*
2560 1.1 thorpej * Not enough free descriptors to transmit this
2561 1.1 thorpej * packet. We haven't committed anything yet,
2562 1.1 thorpej * so just unload the DMA map, put the packet
2563 1.1 thorpej * pack on the queue, and punt. Notify the upper
2564 1.1 thorpej * layer that there are no more slots left.
2565 1.1 thorpej */
2566 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2567 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
2568 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs,
2569 1.160 christos segs_needed, sc->sc_txfree - 1));
2570 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2571 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2572 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
2573 1.1 thorpej break;
2574 1.1 thorpej }
2575 1.1 thorpej
2576 1.78 thorpej /*
2577 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
2578 1.78 thorpej * once we know we can transmit the packet, since we
2579 1.78 thorpej * do some internal FIFO space accounting here.
2580 1.78 thorpej */
2581 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
2582 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
2583 1.78 thorpej DPRINTF(WM_DEBUG_TX,
2584 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
2585 1.160 christos device_xname(sc->sc_dev)));
2586 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
2587 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2588 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
2589 1.78 thorpej break;
2590 1.78 thorpej }
2591 1.78 thorpej
2592 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2593 1.1 thorpej
2594 1.1 thorpej /*
2595 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
2596 1.1 thorpej */
2597 1.1 thorpej
2598 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2599 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
2600 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
2601 1.1 thorpej
2602 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
2603 1.1 thorpej
2604 1.1 thorpej /*
2605 1.4 thorpej * Store a pointer to the packet so that we can free it
2606 1.4 thorpej * later.
2607 1.4 thorpej *
2608 1.4 thorpej * Initially, we consider the number of descriptors the
2609 1.4 thorpej * packet uses the number of DMA segments. This may be
2610 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
2611 1.4 thorpej * is used to set the checksum context).
2612 1.4 thorpej */
2613 1.4 thorpej txs->txs_mbuf = m0;
2614 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
2615 1.80 thorpej txs->txs_ndesc = segs_needed;
2616 1.4 thorpej
2617 1.86 thorpej /* Set up offload parameters for this packet. */
2618 1.1 thorpej if (m0->m_pkthdr.csum_flags &
2619 1.131 yamt (M_CSUM_TSOv4|M_CSUM_TSOv6|
2620 1.131 yamt M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
2621 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
2622 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
2623 1.86 thorpej &cksumfields) != 0) {
2624 1.1 thorpej /* Error message already displayed. */
2625 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2626 1.1 thorpej continue;
2627 1.1 thorpej }
2628 1.1 thorpej } else {
2629 1.1 thorpej cksumcmd = 0;
2630 1.1 thorpej cksumfields = 0;
2631 1.1 thorpej }
2632 1.1 thorpej
2633 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
2634 1.6 thorpej
2635 1.81 thorpej /* Sync the DMA map. */
2636 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2637 1.81 thorpej BUS_DMASYNC_PREWRITE);
2638 1.81 thorpej
2639 1.1 thorpej /*
2640 1.1 thorpej * Initialize the transmit descriptor.
2641 1.1 thorpej */
2642 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
2643 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
2644 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
2645 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
2646 1.80 thorpej seglen != 0;
2647 1.80 thorpej curaddr += curlen, seglen -= curlen,
2648 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
2649 1.80 thorpej curlen = seglen;
2650 1.80 thorpej
2651 1.99 matt /*
2652 1.99 matt * So says the Linux driver:
2653 1.99 matt * Work around for premature descriptor
2654 1.99 matt * write-backs in TSO mode. Append a
2655 1.99 matt * 4-byte sentinel descriptor.
2656 1.99 matt */
2657 1.99 matt if (use_tso &&
2658 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2659 1.99 matt curlen > 8)
2660 1.99 matt curlen -= 4;
2661 1.99 matt
2662 1.80 thorpej wm_set_dma_addr(
2663 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2664 1.80 thorpej curaddr);
2665 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2666 1.80 thorpej htole32(cksumcmd | curlen);
2667 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2668 1.80 thorpej 0;
2669 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2670 1.80 thorpej cksumfields;
2671 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2672 1.80 thorpej lasttx = nexttx;
2673 1.1 thorpej
2674 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2675 1.214 jym ("%s: TX: desc %d: low %#" PRIxPADDR ", "
2676 1.214 jym "len %#04zx\n",
2677 1.160 christos device_xname(sc->sc_dev), nexttx,
2678 1.214 jym curaddr & 0xffffffffUL, curlen));
2679 1.80 thorpej }
2680 1.1 thorpej }
2681 1.59 christos
2682 1.59 christos KASSERT(lasttx != -1);
2683 1.1 thorpej
2684 1.1 thorpej /*
2685 1.1 thorpej * Set up the command byte on the last descriptor of
2686 1.1 thorpej * the packet. If we're in the interrupt delay window,
2687 1.1 thorpej * delay the interrupt.
2688 1.1 thorpej */
2689 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2690 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2691 1.1 thorpej
2692 1.1 thorpej /*
2693 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2694 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2695 1.1 thorpej *
2696 1.1 thorpej * This is only valid on the last descriptor of the packet.
2697 1.1 thorpej */
2698 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2699 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2700 1.1 thorpej htole32(WTX_CMD_VLE);
2701 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2702 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2703 1.1 thorpej }
2704 1.1 thorpej
2705 1.6 thorpej txs->txs_lastdesc = lasttx;
2706 1.6 thorpej
2707 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2708 1.160 christos ("%s: TX: desc %d: cmdlen 0x%08x\n",
2709 1.160 christos device_xname(sc->sc_dev),
2710 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2711 1.1 thorpej
2712 1.1 thorpej /* Sync the descriptors we're using. */
2713 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2714 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2715 1.1 thorpej
2716 1.1 thorpej /* Give the packet to the chip. */
2717 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2718 1.1 thorpej
2719 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2720 1.160 christos ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
2721 1.1 thorpej
2722 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2723 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2724 1.160 christos device_xname(sc->sc_dev), sc->sc_txsnext));
2725 1.1 thorpej
2726 1.1 thorpej /* Advance the tx pointer. */
2727 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2728 1.1 thorpej sc->sc_txnext = nexttx;
2729 1.1 thorpej
2730 1.1 thorpej sc->sc_txsfree--;
2731 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2732 1.1 thorpej
2733 1.1 thorpej /* Pass the packet to any BPF listeners. */
2734 1.206 joerg bpf_mtap(ifp, m0);
2735 1.1 thorpej }
2736 1.1 thorpej
2737 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2738 1.1 thorpej /* No more slots; notify upper layer. */
2739 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2740 1.1 thorpej }
2741 1.1 thorpej
2742 1.1 thorpej if (sc->sc_txfree != ofree) {
2743 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2744 1.1 thorpej ifp->if_timer = 5;
2745 1.1 thorpej }
2746 1.1 thorpej }
2747 1.1 thorpej
2748 1.1 thorpej /*
2749 1.1 thorpej * wm_watchdog: [ifnet interface function]
2750 1.1 thorpej *
2751 1.1 thorpej * Watchdog timer handler.
2752 1.1 thorpej */
2753 1.47 thorpej static void
2754 1.1 thorpej wm_watchdog(struct ifnet *ifp)
2755 1.1 thorpej {
2756 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2757 1.1 thorpej
2758 1.1 thorpej /*
2759 1.1 thorpej * Since we're using delayed interrupts, sweep up
2760 1.1 thorpej * before we report an error.
2761 1.1 thorpej */
2762 1.1 thorpej wm_txintr(sc);
2763 1.1 thorpej
2764 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
2765 1.84 thorpej log(LOG_ERR,
2766 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2767 1.160 christos device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
2768 1.2 thorpej sc->sc_txnext);
2769 1.1 thorpej ifp->if_oerrors++;
2770 1.1 thorpej
2771 1.1 thorpej /* Reset the interface. */
2772 1.1 thorpej (void) wm_init(ifp);
2773 1.1 thorpej }
2774 1.1 thorpej
2775 1.1 thorpej /* Try to get more packets going. */
2776 1.1 thorpej wm_start(ifp);
2777 1.1 thorpej }
2778 1.1 thorpej
2779 1.213 msaitoh static int
2780 1.213 msaitoh wm_ifflags_cb(struct ethercom *ec)
2781 1.213 msaitoh {
2782 1.213 msaitoh struct ifnet *ifp = &ec->ec_if;
2783 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
2784 1.213 msaitoh int change = ifp->if_flags ^ sc->sc_if_flags;
2785 1.213 msaitoh
2786 1.217 dyoung if (change != 0)
2787 1.217 dyoung sc->sc_if_flags = ifp->if_flags;
2788 1.217 dyoung
2789 1.213 msaitoh if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
2790 1.213 msaitoh return ENETRESET;
2791 1.213 msaitoh
2792 1.217 dyoung if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2793 1.217 dyoung wm_set_filter(sc);
2794 1.217 dyoung
2795 1.217 dyoung wm_set_vlan(sc);
2796 1.213 msaitoh
2797 1.213 msaitoh return 0;
2798 1.213 msaitoh }
2799 1.213 msaitoh
2800 1.1 thorpej /*
2801 1.1 thorpej * wm_ioctl: [ifnet interface function]
2802 1.1 thorpej *
2803 1.1 thorpej * Handle control requests from the operator.
2804 1.1 thorpej */
2805 1.47 thorpej static int
2806 1.135 christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2807 1.1 thorpej {
2808 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2809 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
2810 1.175 darran struct ifaddr *ifa = (struct ifaddr *)data;
2811 1.175 darran struct sockaddr_dl *sdl;
2812 1.213 msaitoh int s, error;
2813 1.1 thorpej
2814 1.1 thorpej s = splnet();
2815 1.1 thorpej
2816 1.1 thorpej switch (cmd) {
2817 1.1 thorpej case SIOCSIFMEDIA:
2818 1.1 thorpej case SIOCGIFMEDIA:
2819 1.71 thorpej /* Flow control requires full-duplex mode. */
2820 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2821 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
2822 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
2823 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2824 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2825 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
2826 1.71 thorpej ifr->ifr_media |=
2827 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2828 1.71 thorpej }
2829 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2830 1.71 thorpej }
2831 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2832 1.1 thorpej break;
2833 1.175 darran case SIOCINITIFADDR:
2834 1.175 darran if (ifa->ifa_addr->sa_family == AF_LINK) {
2835 1.175 darran sdl = satosdl(ifp->if_dl->ifa_addr);
2836 1.198 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2837 1.198 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2838 1.175 darran /* unicast address is first multicast entry */
2839 1.175 darran wm_set_filter(sc);
2840 1.175 darran error = 0;
2841 1.175 darran break;
2842 1.175 darran }
2843 1.220 dyoung /*FALLTHROUGH*/
2844 1.1 thorpej default:
2845 1.154 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
2846 1.154 dyoung break;
2847 1.154 dyoung
2848 1.154 dyoung error = 0;
2849 1.154 dyoung
2850 1.154 dyoung if (cmd == SIOCSIFCAP)
2851 1.154 dyoung error = (*ifp->if_init)(ifp);
2852 1.154 dyoung else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2853 1.154 dyoung ;
2854 1.154 dyoung else if (ifp->if_flags & IFF_RUNNING) {
2855 1.1 thorpej /*
2856 1.1 thorpej * Multicast list has changed; set the hardware filter
2857 1.1 thorpej * accordingly.
2858 1.1 thorpej */
2859 1.154 dyoung wm_set_filter(sc);
2860 1.1 thorpej }
2861 1.1 thorpej break;
2862 1.1 thorpej }
2863 1.1 thorpej
2864 1.1 thorpej /* Try to get more packets going. */
2865 1.1 thorpej wm_start(ifp);
2866 1.1 thorpej
2867 1.1 thorpej splx(s);
2868 1.194 msaitoh return error;
2869 1.1 thorpej }
2870 1.1 thorpej
2871 1.1 thorpej /*
2872 1.1 thorpej * wm_intr:
2873 1.1 thorpej *
2874 1.1 thorpej * Interrupt service routine.
2875 1.1 thorpej */
2876 1.47 thorpej static int
2877 1.1 thorpej wm_intr(void *arg)
2878 1.1 thorpej {
2879 1.1 thorpej struct wm_softc *sc = arg;
2880 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2881 1.1 thorpej uint32_t icr;
2882 1.108 yamt int handled = 0;
2883 1.1 thorpej
2884 1.108 yamt while (1 /* CONSTCOND */) {
2885 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
2886 1.1 thorpej if ((icr & sc->sc_icr) == 0)
2887 1.1 thorpej break;
2888 1.22 itojun #if 0 /*NRND > 0*/
2889 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
2890 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
2891 1.21 itojun #endif
2892 1.1 thorpej
2893 1.1 thorpej handled = 1;
2894 1.1 thorpej
2895 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2896 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
2897 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2898 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
2899 1.160 christos device_xname(sc->sc_dev),
2900 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
2901 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
2902 1.1 thorpej }
2903 1.10 thorpej #endif
2904 1.10 thorpej wm_rxintr(sc);
2905 1.1 thorpej
2906 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2907 1.10 thorpej if (icr & ICR_TXDW) {
2908 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2909 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
2910 1.160 christos device_xname(sc->sc_dev)));
2911 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
2912 1.10 thorpej }
2913 1.4 thorpej #endif
2914 1.10 thorpej wm_txintr(sc);
2915 1.1 thorpej
2916 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
2917 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
2918 1.1 thorpej wm_linkintr(sc, icr);
2919 1.1 thorpej }
2920 1.1 thorpej
2921 1.1 thorpej if (icr & ICR_RXO) {
2922 1.108 yamt #if defined(WM_DEBUG)
2923 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
2924 1.160 christos device_xname(sc->sc_dev));
2925 1.108 yamt #endif /* defined(WM_DEBUG) */
2926 1.1 thorpej }
2927 1.1 thorpej }
2928 1.1 thorpej
2929 1.1 thorpej if (handled) {
2930 1.1 thorpej /* Try to get more packets going. */
2931 1.1 thorpej wm_start(ifp);
2932 1.1 thorpej }
2933 1.1 thorpej
2934 1.194 msaitoh return handled;
2935 1.1 thorpej }
2936 1.1 thorpej
2937 1.1 thorpej /*
2938 1.1 thorpej * wm_txintr:
2939 1.1 thorpej *
2940 1.1 thorpej * Helper; handle transmit interrupts.
2941 1.1 thorpej */
2942 1.47 thorpej static void
2943 1.1 thorpej wm_txintr(struct wm_softc *sc)
2944 1.1 thorpej {
2945 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2946 1.1 thorpej struct wm_txsoft *txs;
2947 1.1 thorpej uint8_t status;
2948 1.1 thorpej int i;
2949 1.1 thorpej
2950 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2951 1.1 thorpej
2952 1.1 thorpej /*
2953 1.1 thorpej * Go through the Tx list and free mbufs for those
2954 1.16 simonb * frames which have been transmitted.
2955 1.1 thorpej */
2956 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
2957 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
2958 1.1 thorpej txs = &sc->sc_txsoft[i];
2959 1.1 thorpej
2960 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2961 1.160 christos ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
2962 1.1 thorpej
2963 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
2964 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2965 1.1 thorpej
2966 1.65 tsutsui status =
2967 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
2968 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
2969 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
2970 1.20 thorpej BUS_DMASYNC_PREREAD);
2971 1.1 thorpej break;
2972 1.20 thorpej }
2973 1.1 thorpej
2974 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2975 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
2976 1.160 christos device_xname(sc->sc_dev), i, txs->txs_firstdesc,
2977 1.1 thorpej txs->txs_lastdesc));
2978 1.1 thorpej
2979 1.1 thorpej /*
2980 1.1 thorpej * XXX We should probably be using the statistics
2981 1.1 thorpej * XXX registers, but I don't know if they exist
2982 1.11 thorpej * XXX on chips before the i82544.
2983 1.1 thorpej */
2984 1.1 thorpej
2985 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2986 1.1 thorpej if (status & WTX_ST_TU)
2987 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
2988 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2989 1.1 thorpej
2990 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
2991 1.1 thorpej ifp->if_oerrors++;
2992 1.1 thorpej if (status & WTX_ST_LC)
2993 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
2994 1.160 christos device_xname(sc->sc_dev));
2995 1.1 thorpej else if (status & WTX_ST_EC) {
2996 1.1 thorpej ifp->if_collisions += 16;
2997 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
2998 1.160 christos device_xname(sc->sc_dev));
2999 1.1 thorpej }
3000 1.1 thorpej } else
3001 1.1 thorpej ifp->if_opackets++;
3002 1.1 thorpej
3003 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
3004 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
3005 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
3006 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3007 1.1 thorpej m_freem(txs->txs_mbuf);
3008 1.1 thorpej txs->txs_mbuf = NULL;
3009 1.1 thorpej }
3010 1.1 thorpej
3011 1.1 thorpej /* Update the dirty transmit buffer pointer. */
3012 1.1 thorpej sc->sc_txsdirty = i;
3013 1.1 thorpej DPRINTF(WM_DEBUG_TX,
3014 1.160 christos ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
3015 1.1 thorpej
3016 1.1 thorpej /*
3017 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
3018 1.1 thorpej * timer.
3019 1.1 thorpej */
3020 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
3021 1.1 thorpej ifp->if_timer = 0;
3022 1.1 thorpej }
3023 1.1 thorpej
3024 1.1 thorpej /*
3025 1.1 thorpej * wm_rxintr:
3026 1.1 thorpej *
3027 1.1 thorpej * Helper; handle receive interrupts.
3028 1.1 thorpej */
3029 1.47 thorpej static void
3030 1.1 thorpej wm_rxintr(struct wm_softc *sc)
3031 1.1 thorpej {
3032 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3033 1.1 thorpej struct wm_rxsoft *rxs;
3034 1.1 thorpej struct mbuf *m;
3035 1.1 thorpej int i, len;
3036 1.1 thorpej uint8_t status, errors;
3037 1.171 darran uint16_t vlantag;
3038 1.1 thorpej
3039 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
3040 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3041 1.1 thorpej
3042 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3043 1.1 thorpej ("%s: RX: checking descriptor %d\n",
3044 1.160 christos device_xname(sc->sc_dev), i));
3045 1.1 thorpej
3046 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3047 1.1 thorpej
3048 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
3049 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
3050 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
3051 1.171 darran vlantag = sc->sc_rxdescs[i].wrx_special;
3052 1.1 thorpej
3053 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
3054 1.1 thorpej /*
3055 1.1 thorpej * We have processed all of the receive descriptors.
3056 1.1 thorpej */
3057 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
3058 1.1 thorpej break;
3059 1.1 thorpej }
3060 1.1 thorpej
3061 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
3062 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3063 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
3064 1.160 christos device_xname(sc->sc_dev), i));
3065 1.1 thorpej WM_INIT_RXDESC(sc, i);
3066 1.1 thorpej if (status & WRX_ST_EOP) {
3067 1.1 thorpej /* Reset our state. */
3068 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3069 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
3070 1.160 christos device_xname(sc->sc_dev)));
3071 1.1 thorpej sc->sc_rxdiscard = 0;
3072 1.1 thorpej }
3073 1.1 thorpej continue;
3074 1.1 thorpej }
3075 1.1 thorpej
3076 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3077 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3078 1.1 thorpej
3079 1.1 thorpej m = rxs->rxs_mbuf;
3080 1.1 thorpej
3081 1.1 thorpej /*
3082 1.124 wrstuden * Add a new receive buffer to the ring, unless of
3083 1.124 wrstuden * course the length is zero. Treat the latter as a
3084 1.124 wrstuden * failed mapping.
3085 1.1 thorpej */
3086 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
3087 1.1 thorpej /*
3088 1.1 thorpej * Failed, throw away what we've done so
3089 1.1 thorpej * far, and discard the rest of the packet.
3090 1.1 thorpej */
3091 1.1 thorpej ifp->if_ierrors++;
3092 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3093 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3094 1.1 thorpej WM_INIT_RXDESC(sc, i);
3095 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
3096 1.1 thorpej sc->sc_rxdiscard = 1;
3097 1.1 thorpej if (sc->sc_rxhead != NULL)
3098 1.1 thorpej m_freem(sc->sc_rxhead);
3099 1.1 thorpej WM_RXCHAIN_RESET(sc);
3100 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3101 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
3102 1.160 christos "dropping packet%s\n", device_xname(sc->sc_dev),
3103 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
3104 1.1 thorpej continue;
3105 1.1 thorpej }
3106 1.1 thorpej
3107 1.1 thorpej m->m_len = len;
3108 1.159 simonb sc->sc_rxlen += len;
3109 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3110 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
3111 1.160 christos device_xname(sc->sc_dev), m->m_data, len));
3112 1.1 thorpej
3113 1.1 thorpej /*
3114 1.1 thorpej * If this is not the end of the packet, keep
3115 1.1 thorpej * looking.
3116 1.1 thorpej */
3117 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
3118 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3119 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3120 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
3121 1.160 christos device_xname(sc->sc_dev), sc->sc_rxlen));
3122 1.1 thorpej continue;
3123 1.1 thorpej }
3124 1.1 thorpej
3125 1.1 thorpej /*
3126 1.93 thorpej * Okay, we have the entire packet now. The chip is
3127 1.93 thorpej * configured to include the FCS (not all chips can
3128 1.93 thorpej * be configured to strip it), so we need to trim it.
3129 1.159 simonb * May need to adjust length of previous mbuf in the
3130 1.159 simonb * chain if the current mbuf is too short.
3131 1.1 thorpej */
3132 1.159 simonb if (m->m_len < ETHER_CRC_LEN) {
3133 1.159 simonb sc->sc_rxtail->m_len -= (ETHER_CRC_LEN - m->m_len);
3134 1.159 simonb m->m_len = 0;
3135 1.159 simonb } else {
3136 1.159 simonb m->m_len -= ETHER_CRC_LEN;
3137 1.159 simonb }
3138 1.159 simonb len = sc->sc_rxlen - ETHER_CRC_LEN;
3139 1.159 simonb
3140 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3141 1.93 thorpej
3142 1.1 thorpej *sc->sc_rxtailp = NULL;
3143 1.1 thorpej m = sc->sc_rxhead;
3144 1.1 thorpej
3145 1.1 thorpej WM_RXCHAIN_RESET(sc);
3146 1.1 thorpej
3147 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3148 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
3149 1.160 christos device_xname(sc->sc_dev), len));
3150 1.1 thorpej
3151 1.1 thorpej /*
3152 1.1 thorpej * If an error occurred, update stats and drop the packet.
3153 1.1 thorpej */
3154 1.1 thorpej if (errors &
3155 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
3156 1.1 thorpej if (errors & WRX_ER_SE)
3157 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
3158 1.160 christos device_xname(sc->sc_dev));
3159 1.1 thorpej else if (errors & WRX_ER_SEQ)
3160 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
3161 1.160 christos device_xname(sc->sc_dev));
3162 1.1 thorpej else if (errors & WRX_ER_CE)
3163 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
3164 1.160 christos device_xname(sc->sc_dev));
3165 1.1 thorpej m_freem(m);
3166 1.1 thorpej continue;
3167 1.1 thorpej }
3168 1.1 thorpej
3169 1.1 thorpej /*
3170 1.1 thorpej * No errors. Receive the packet.
3171 1.1 thorpej */
3172 1.1 thorpej m->m_pkthdr.rcvif = ifp;
3173 1.1 thorpej m->m_pkthdr.len = len;
3174 1.1 thorpej
3175 1.1 thorpej /*
3176 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
3177 1.1 thorpej * for us. Associate the tag with the packet.
3178 1.1 thorpej */
3179 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
3180 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
3181 1.171 darran le16toh(vlantag),
3182 1.94 jdolecek continue);
3183 1.1 thorpej }
3184 1.1 thorpej
3185 1.1 thorpej /*
3186 1.1 thorpej * Set up checksum info for this packet.
3187 1.1 thorpej */
3188 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
3189 1.106 yamt if (status & WRX_ST_IPCS) {
3190 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
3191 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
3192 1.106 yamt if (errors & WRX_ER_IPE)
3193 1.106 yamt m->m_pkthdr.csum_flags |=
3194 1.106 yamt M_CSUM_IPv4_BAD;
3195 1.106 yamt }
3196 1.106 yamt if (status & WRX_ST_TCPCS) {
3197 1.106 yamt /*
3198 1.106 yamt * Note: we don't know if this was TCP or UDP,
3199 1.106 yamt * so we just set both bits, and expect the
3200 1.106 yamt * upper layers to deal.
3201 1.106 yamt */
3202 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
3203 1.106 yamt m->m_pkthdr.csum_flags |=
3204 1.130 yamt M_CSUM_TCPv4 | M_CSUM_UDPv4 |
3205 1.130 yamt M_CSUM_TCPv6 | M_CSUM_UDPv6;
3206 1.106 yamt if (errors & WRX_ER_TCPE)
3207 1.106 yamt m->m_pkthdr.csum_flags |=
3208 1.106 yamt M_CSUM_TCP_UDP_BAD;
3209 1.106 yamt }
3210 1.1 thorpej }
3211 1.1 thorpej
3212 1.1 thorpej ifp->if_ipackets++;
3213 1.1 thorpej
3214 1.1 thorpej /* Pass this up to any BPF listeners. */
3215 1.206 joerg bpf_mtap(ifp, m);
3216 1.1 thorpej
3217 1.1 thorpej /* Pass it on. */
3218 1.1 thorpej (*ifp->if_input)(ifp, m);
3219 1.1 thorpej }
3220 1.1 thorpej
3221 1.1 thorpej /* Update the receive pointer. */
3222 1.1 thorpej sc->sc_rxptr = i;
3223 1.1 thorpej
3224 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3225 1.160 christos ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
3226 1.1 thorpej }
3227 1.1 thorpej
3228 1.1 thorpej /*
3229 1.192 msaitoh * wm_linkintr_gmii:
3230 1.1 thorpej *
3231 1.192 msaitoh * Helper; handle link interrupts for GMII.
3232 1.1 thorpej */
3233 1.47 thorpej static void
3234 1.192 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
3235 1.1 thorpej {
3236 1.1 thorpej
3237 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3238 1.173 msaitoh __func__));
3239 1.170 msaitoh
3240 1.192 msaitoh if (icr & ICR_LSC) {
3241 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3242 1.192 msaitoh ("%s: LINK: LSC -> mii_tick\n",
3243 1.192 msaitoh device_xname(sc->sc_dev)));
3244 1.192 msaitoh mii_tick(&sc->sc_mii);
3245 1.192 msaitoh if (sc->sc_type == WM_T_82543) {
3246 1.192 msaitoh int miistatus, active;
3247 1.192 msaitoh
3248 1.192 msaitoh /*
3249 1.192 msaitoh * With 82543, we need to force speed and
3250 1.192 msaitoh * duplex on the MAC equal to what the PHY
3251 1.192 msaitoh * speed and duplex configuration is.
3252 1.192 msaitoh */
3253 1.192 msaitoh miistatus = sc->sc_mii.mii_media_status;
3254 1.170 msaitoh
3255 1.192 msaitoh if (miistatus & IFM_ACTIVE) {
3256 1.192 msaitoh active = sc->sc_mii.mii_media_active;
3257 1.192 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
3258 1.192 msaitoh switch (IFM_SUBTYPE(active)) {
3259 1.192 msaitoh case IFM_10_T:
3260 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
3261 1.192 msaitoh break;
3262 1.192 msaitoh case IFM_100_TX:
3263 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
3264 1.192 msaitoh break;
3265 1.192 msaitoh case IFM_1000_T:
3266 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
3267 1.192 msaitoh break;
3268 1.192 msaitoh default:
3269 1.192 msaitoh /*
3270 1.192 msaitoh * fiber?
3271 1.192 msaitoh * Shoud not enter here.
3272 1.192 msaitoh */
3273 1.192 msaitoh printf("unknown media (%x)\n",
3274 1.192 msaitoh active);
3275 1.192 msaitoh break;
3276 1.170 msaitoh }
3277 1.192 msaitoh if (active & IFM_FDX)
3278 1.192 msaitoh sc->sc_ctrl |= CTRL_FD;
3279 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3280 1.192 msaitoh }
3281 1.202 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
3282 1.202 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
3283 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
3284 1.192 msaitoh } else if (sc->sc_type == WM_T_PCH) {
3285 1.192 msaitoh wm_k1_gig_workaround_hv(sc,
3286 1.192 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
3287 1.192 msaitoh }
3288 1.192 msaitoh
3289 1.192 msaitoh if ((sc->sc_phytype == WMPHY_82578)
3290 1.192 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
3291 1.192 msaitoh == IFM_1000_T)) {
3292 1.192 msaitoh
3293 1.192 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
3294 1.192 msaitoh delay(200*1000); /* XXX too big */
3295 1.192 msaitoh
3296 1.192 msaitoh /* Link stall fix for link up */
3297 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3298 1.192 msaitoh HV_MUX_DATA_CTRL,
3299 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
3300 1.192 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
3301 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3302 1.192 msaitoh HV_MUX_DATA_CTRL,
3303 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
3304 1.170 msaitoh }
3305 1.1 thorpej }
3306 1.192 msaitoh } else if (icr & ICR_RXSEQ) {
3307 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3308 1.192 msaitoh ("%s: LINK Receive sequence error\n",
3309 1.192 msaitoh device_xname(sc->sc_dev)));
3310 1.1 thorpej }
3311 1.192 msaitoh }
3312 1.192 msaitoh
3313 1.192 msaitoh /*
3314 1.192 msaitoh * wm_linkintr_tbi:
3315 1.192 msaitoh *
3316 1.192 msaitoh * Helper; handle link interrupts for TBI mode.
3317 1.192 msaitoh */
3318 1.192 msaitoh static void
3319 1.192 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
3320 1.192 msaitoh {
3321 1.192 msaitoh uint32_t status;
3322 1.192 msaitoh
3323 1.192 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3324 1.192 msaitoh __func__));
3325 1.1 thorpej
3326 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3327 1.1 thorpej if (icr & ICR_LSC) {
3328 1.1 thorpej if (status & STATUS_LU) {
3329 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
3330 1.160 christos device_xname(sc->sc_dev),
3331 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3332 1.173 msaitoh /*
3333 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
3334 1.173 msaitoh * so we should update sc->sc_ctrl
3335 1.173 msaitoh */
3336 1.198 msaitoh
3337 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3338 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3339 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3340 1.1 thorpej if (status & STATUS_FD)
3341 1.1 thorpej sc->sc_tctl |=
3342 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3343 1.1 thorpej else
3344 1.1 thorpej sc->sc_tctl |=
3345 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3346 1.173 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
3347 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3348 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3349 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3350 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3351 1.71 thorpej sc->sc_fcrtl);
3352 1.1 thorpej sc->sc_tbi_linkup = 1;
3353 1.1 thorpej } else {
3354 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
3355 1.161 cegger device_xname(sc->sc_dev)));
3356 1.1 thorpej sc->sc_tbi_linkup = 0;
3357 1.1 thorpej }
3358 1.1 thorpej wm_tbi_set_linkled(sc);
3359 1.173 msaitoh } else if (icr & ICR_RXCFG) {
3360 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
3361 1.173 msaitoh device_xname(sc->sc_dev)));
3362 1.173 msaitoh sc->sc_tbi_nrxcfg++;
3363 1.173 msaitoh wm_check_for_link(sc);
3364 1.1 thorpej } else if (icr & ICR_RXSEQ) {
3365 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3366 1.1 thorpej ("%s: LINK: Receive sequence error\n",
3367 1.160 christos device_xname(sc->sc_dev)));
3368 1.1 thorpej }
3369 1.1 thorpej }
3370 1.1 thorpej
3371 1.1 thorpej /*
3372 1.192 msaitoh * wm_linkintr:
3373 1.192 msaitoh *
3374 1.192 msaitoh * Helper; handle link interrupts.
3375 1.192 msaitoh */
3376 1.192 msaitoh static void
3377 1.192 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
3378 1.192 msaitoh {
3379 1.192 msaitoh
3380 1.192 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3381 1.192 msaitoh wm_linkintr_gmii(sc, icr);
3382 1.192 msaitoh else
3383 1.192 msaitoh wm_linkintr_tbi(sc, icr);
3384 1.192 msaitoh }
3385 1.192 msaitoh
3386 1.192 msaitoh /*
3387 1.1 thorpej * wm_tick:
3388 1.1 thorpej *
3389 1.1 thorpej * One second timer, used to check link status, sweep up
3390 1.1 thorpej * completed transmit jobs, etc.
3391 1.1 thorpej */
3392 1.47 thorpej static void
3393 1.1 thorpej wm_tick(void *arg)
3394 1.1 thorpej {
3395 1.1 thorpej struct wm_softc *sc = arg;
3396 1.127 bouyer struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3397 1.1 thorpej int s;
3398 1.1 thorpej
3399 1.1 thorpej s = splnet();
3400 1.1 thorpej
3401 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
3402 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3403 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3404 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3405 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3406 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3407 1.71 thorpej }
3408 1.71 thorpej
3409 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3410 1.196 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
3411 1.196 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
3412 1.196 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
3413 1.196 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
3414 1.196 msaitoh + CSR_READ(sc, WMREG_RXERRC)
3415 1.196 msaitoh + CSR_READ(sc, WMREG_SEC)
3416 1.196 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
3417 1.196 msaitoh + CSR_READ(sc, WMREG_RLEC);
3418 1.196 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
3419 1.127 bouyer
3420 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
3421 1.1 thorpej mii_tick(&sc->sc_mii);
3422 1.1 thorpej else
3423 1.1 thorpej wm_tbi_check_link(sc);
3424 1.1 thorpej
3425 1.1 thorpej splx(s);
3426 1.1 thorpej
3427 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3428 1.1 thorpej }
3429 1.1 thorpej
3430 1.1 thorpej /*
3431 1.1 thorpej * wm_reset:
3432 1.1 thorpej *
3433 1.1 thorpej * Reset the i82542 chip.
3434 1.1 thorpej */
3435 1.47 thorpej static void
3436 1.1 thorpej wm_reset(struct wm_softc *sc)
3437 1.1 thorpej {
3438 1.189 msaitoh int phy_reset = 0;
3439 1.199 msaitoh uint32_t reg, mask;
3440 1.189 msaitoh int i;
3441 1.1 thorpej
3442 1.78 thorpej /*
3443 1.78 thorpej * Allocate on-chip memory according to the MTU size.
3444 1.78 thorpej * The Packet Buffer Allocation register must be written
3445 1.78 thorpej * before the chip is reset.
3446 1.78 thorpej */
3447 1.120 msaitoh switch (sc->sc_type) {
3448 1.120 msaitoh case WM_T_82547:
3449 1.120 msaitoh case WM_T_82547_2:
3450 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3451 1.78 thorpej PBA_22K : PBA_30K;
3452 1.78 thorpej sc->sc_txfifo_head = 0;
3453 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3454 1.78 thorpej sc->sc_txfifo_size =
3455 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3456 1.78 thorpej sc->sc_txfifo_stall = 0;
3457 1.120 msaitoh break;
3458 1.120 msaitoh case WM_T_82571:
3459 1.198 msaitoh case WM_T_82572:
3460 1.199 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3461 1.198 msaitoh case WM_T_80003:
3462 1.120 msaitoh sc->sc_pba = PBA_32K;
3463 1.120 msaitoh break;
3464 1.199 msaitoh case WM_T_82580:
3465 1.199 msaitoh case WM_T_82580ER:
3466 1.199 msaitoh sc->sc_pba = PBA_35K;
3467 1.199 msaitoh break;
3468 1.199 msaitoh case WM_T_82576:
3469 1.199 msaitoh sc->sc_pba = PBA_64K;
3470 1.199 msaitoh break;
3471 1.120 msaitoh case WM_T_82573:
3472 1.185 msaitoh sc->sc_pba = PBA_12K;
3473 1.185 msaitoh break;
3474 1.165 sborrill case WM_T_82574:
3475 1.185 msaitoh case WM_T_82583:
3476 1.185 msaitoh sc->sc_pba = PBA_20K;
3477 1.120 msaitoh break;
3478 1.139 bouyer case WM_T_ICH8:
3479 1.139 bouyer sc->sc_pba = PBA_8K;
3480 1.139 bouyer CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3481 1.139 bouyer break;
3482 1.144 msaitoh case WM_T_ICH9:
3483 1.167 msaitoh case WM_T_ICH10:
3484 1.221 msaitoh sc->sc_pba = PBA_10K;
3485 1.222 msaitoh break;
3486 1.190 msaitoh case WM_T_PCH:
3487 1.221 msaitoh case WM_T_PCH2:
3488 1.221 msaitoh sc->sc_pba = PBA_26K;
3489 1.144 msaitoh break;
3490 1.120 msaitoh default:
3491 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3492 1.120 msaitoh PBA_40K : PBA_48K;
3493 1.120 msaitoh break;
3494 1.78 thorpej }
3495 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3496 1.78 thorpej
3497 1.199 msaitoh /* Prevent the PCI-E bus from sticking */
3498 1.144 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3499 1.144 msaitoh int timeout = 800;
3500 1.144 msaitoh
3501 1.144 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3502 1.144 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3503 1.144 msaitoh
3504 1.185 msaitoh while (timeout--) {
3505 1.144 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
3506 1.144 msaitoh break;
3507 1.144 msaitoh delay(100);
3508 1.144 msaitoh }
3509 1.144 msaitoh }
3510 1.144 msaitoh
3511 1.199 msaitoh /* Set the completion timeout for interface */
3512 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
3513 1.199 msaitoh wm_set_pcie_completion_timeout(sc);
3514 1.199 msaitoh
3515 1.199 msaitoh /* Clear interrupt */
3516 1.144 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3517 1.144 msaitoh
3518 1.189 msaitoh /* Stop the transmit and receive processes. */
3519 1.189 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3520 1.189 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3521 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
3522 1.189 msaitoh
3523 1.199 msaitoh /* XXX set_tbi_sbp_82543() */
3524 1.189 msaitoh
3525 1.189 msaitoh delay(10*1000);
3526 1.189 msaitoh
3527 1.189 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3528 1.194 msaitoh switch (sc->sc_type) {
3529 1.189 msaitoh case WM_T_82573:
3530 1.189 msaitoh case WM_T_82574:
3531 1.189 msaitoh case WM_T_82583:
3532 1.189 msaitoh i = 0;
3533 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR)
3534 1.189 msaitoh | EXTCNFCTR_MDIO_SW_OWNERSHIP;
3535 1.189 msaitoh do {
3536 1.189 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
3537 1.189 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
3538 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
3539 1.189 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
3540 1.189 msaitoh break;
3541 1.189 msaitoh reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
3542 1.189 msaitoh delay(2*1000);
3543 1.189 msaitoh i++;
3544 1.189 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
3545 1.189 msaitoh break;
3546 1.189 msaitoh default:
3547 1.189 msaitoh break;
3548 1.189 msaitoh }
3549 1.189 msaitoh
3550 1.137 msaitoh /*
3551 1.138 salo * 82541 Errata 29? & 82547 Errata 28?
3552 1.137 msaitoh * See also the description about PHY_RST bit in CTRL register
3553 1.137 msaitoh * in 8254x_GBe_SDM.pdf.
3554 1.137 msaitoh */
3555 1.137 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3556 1.137 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3557 1.137 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3558 1.137 msaitoh delay(5000);
3559 1.137 msaitoh }
3560 1.137 msaitoh
3561 1.53 thorpej switch (sc->sc_type) {
3562 1.189 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3563 1.53 thorpej case WM_T_82541:
3564 1.53 thorpej case WM_T_82541_2:
3565 1.189 msaitoh case WM_T_82547:
3566 1.189 msaitoh case WM_T_82547_2:
3567 1.53 thorpej /*
3568 1.88 briggs * On some chipsets, a reset through a memory-mapped write
3569 1.88 briggs * cycle can cause the chip to reset before completing the
3570 1.88 briggs * write cycle. This causes major headache that can be
3571 1.88 briggs * avoided by issuing the reset via indirect register writes
3572 1.88 briggs * through I/O space.
3573 1.88 briggs *
3574 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
3575 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
3576 1.88 briggs * reset.
3577 1.53 thorpej */
3578 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
3579 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3580 1.53 thorpej else
3581 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3582 1.53 thorpej break;
3583 1.53 thorpej case WM_T_82545_3:
3584 1.53 thorpej case WM_T_82546_3:
3585 1.53 thorpej /* Use the shadow control register on these chips. */
3586 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3587 1.53 thorpej break;
3588 1.189 msaitoh case WM_T_80003:
3589 1.199 msaitoh mask = swfwphysem[sc->sc_funcid];
3590 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3591 1.189 msaitoh wm_get_swfw_semaphore(sc, mask);
3592 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3593 1.189 msaitoh wm_put_swfw_semaphore(sc, mask);
3594 1.189 msaitoh break;
3595 1.139 bouyer case WM_T_ICH8:
3596 1.144 msaitoh case WM_T_ICH9:
3597 1.167 msaitoh case WM_T_ICH10:
3598 1.190 msaitoh case WM_T_PCH:
3599 1.221 msaitoh case WM_T_PCH2:
3600 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3601 1.189 msaitoh if (wm_check_reset_block(sc) == 0) {
3602 1.221 msaitoh /*
3603 1.221 msaitoh * Gate automatic PHY configuration by hardware on
3604 1.221 msaitoh * manaed 82579
3605 1.221 msaitoh */
3606 1.221 msaitoh if ((sc->sc_type == WM_T_PCH2)
3607 1.221 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
3608 1.221 msaitoh != 0))
3609 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(sc, 1);
3610 1.190 msaitoh
3611 1.190 msaitoh
3612 1.189 msaitoh reg |= CTRL_PHY_RESET;
3613 1.189 msaitoh phy_reset = 1;
3614 1.189 msaitoh }
3615 1.139 bouyer wm_get_swfwhw_semaphore(sc);
3616 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3617 1.189 msaitoh delay(20*1000);
3618 1.189 msaitoh wm_put_swfwhw_semaphore(sc);
3619 1.188 msaitoh break;
3620 1.189 msaitoh case WM_T_82542_2_0:
3621 1.189 msaitoh case WM_T_82542_2_1:
3622 1.189 msaitoh case WM_T_82543:
3623 1.189 msaitoh case WM_T_82540:
3624 1.189 msaitoh case WM_T_82545:
3625 1.189 msaitoh case WM_T_82546:
3626 1.189 msaitoh case WM_T_82571:
3627 1.189 msaitoh case WM_T_82572:
3628 1.189 msaitoh case WM_T_82573:
3629 1.189 msaitoh case WM_T_82574:
3630 1.199 msaitoh case WM_T_82575:
3631 1.199 msaitoh case WM_T_82576:
3632 1.208 msaitoh case WM_T_82580:
3633 1.208 msaitoh case WM_T_82580ER:
3634 1.189 msaitoh case WM_T_82583:
3635 1.53 thorpej default:
3636 1.53 thorpej /* Everything else can safely use the documented method. */
3637 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3638 1.53 thorpej break;
3639 1.53 thorpej }
3640 1.189 msaitoh
3641 1.189 msaitoh if (phy_reset != 0)
3642 1.189 msaitoh wm_get_cfg_done(sc);
3643 1.1 thorpej
3644 1.146 msaitoh /* reload EEPROM */
3645 1.194 msaitoh switch (sc->sc_type) {
3646 1.144 msaitoh case WM_T_82542_2_0:
3647 1.144 msaitoh case WM_T_82542_2_1:
3648 1.144 msaitoh case WM_T_82543:
3649 1.144 msaitoh case WM_T_82544:
3650 1.144 msaitoh delay(10);
3651 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3652 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3653 1.144 msaitoh delay(2000);
3654 1.144 msaitoh break;
3655 1.189 msaitoh case WM_T_82540:
3656 1.189 msaitoh case WM_T_82545:
3657 1.189 msaitoh case WM_T_82545_3:
3658 1.189 msaitoh case WM_T_82546:
3659 1.189 msaitoh case WM_T_82546_3:
3660 1.189 msaitoh delay(5*1000);
3661 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3662 1.189 msaitoh break;
3663 1.144 msaitoh case WM_T_82541:
3664 1.144 msaitoh case WM_T_82541_2:
3665 1.144 msaitoh case WM_T_82547:
3666 1.144 msaitoh case WM_T_82547_2:
3667 1.144 msaitoh delay(20000);
3668 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3669 1.144 msaitoh break;
3670 1.189 msaitoh case WM_T_82571:
3671 1.189 msaitoh case WM_T_82572:
3672 1.144 msaitoh case WM_T_82573:
3673 1.165 sborrill case WM_T_82574:
3674 1.185 msaitoh case WM_T_82583:
3675 1.146 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3676 1.146 msaitoh delay(10);
3677 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3678 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3679 1.146 msaitoh }
3680 1.145 msaitoh /* check EECD_EE_AUTORD */
3681 1.146 msaitoh wm_get_auto_rd_done(sc);
3682 1.189 msaitoh /*
3683 1.189 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3684 1.189 msaitoh * is set.
3685 1.189 msaitoh */
3686 1.189 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3687 1.189 msaitoh || (sc->sc_type == WM_T_82583))
3688 1.189 msaitoh delay(25*1000);
3689 1.189 msaitoh break;
3690 1.199 msaitoh case WM_T_82575:
3691 1.199 msaitoh case WM_T_82576:
3692 1.208 msaitoh case WM_T_82580:
3693 1.208 msaitoh case WM_T_82580ER:
3694 1.189 msaitoh case WM_T_80003:
3695 1.189 msaitoh case WM_T_ICH8:
3696 1.189 msaitoh case WM_T_ICH9:
3697 1.189 msaitoh /* check EECD_EE_AUTORD */
3698 1.189 msaitoh wm_get_auto_rd_done(sc);
3699 1.189 msaitoh break;
3700 1.190 msaitoh case WM_T_ICH10:
3701 1.190 msaitoh case WM_T_PCH:
3702 1.221 msaitoh case WM_T_PCH2:
3703 1.189 msaitoh wm_lan_init_done(sc);
3704 1.189 msaitoh break;
3705 1.189 msaitoh default:
3706 1.189 msaitoh panic("%s: unknown type\n", __func__);
3707 1.127 bouyer }
3708 1.144 msaitoh
3709 1.199 msaitoh /* Check whether EEPROM is present or not */
3710 1.199 msaitoh switch (sc->sc_type) {
3711 1.199 msaitoh case WM_T_82575:
3712 1.199 msaitoh case WM_T_82576:
3713 1.208 msaitoh #if 0 /* XXX */
3714 1.199 msaitoh case WM_T_82580:
3715 1.208 msaitoh case WM_T_82580ER:
3716 1.208 msaitoh #endif
3717 1.199 msaitoh case WM_T_ICH8:
3718 1.199 msaitoh case WM_T_ICH9:
3719 1.199 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
3720 1.199 msaitoh /* Not found */
3721 1.199 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
3722 1.208 msaitoh if ((sc->sc_type == WM_T_82575)
3723 1.208 msaitoh || (sc->sc_type == WM_T_82576)
3724 1.208 msaitoh || (sc->sc_type == WM_T_82580)
3725 1.208 msaitoh || (sc->sc_type == WM_T_82580ER))
3726 1.199 msaitoh wm_reset_init_script_82575(sc);
3727 1.199 msaitoh }
3728 1.199 msaitoh break;
3729 1.199 msaitoh default:
3730 1.199 msaitoh break;
3731 1.199 msaitoh }
3732 1.199 msaitoh
3733 1.208 msaitoh if ((sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)) {
3734 1.208 msaitoh /* clear global device reset status bit */
3735 1.208 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
3736 1.208 msaitoh }
3737 1.208 msaitoh
3738 1.199 msaitoh /* Clear any pending interrupt events. */
3739 1.199 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3740 1.199 msaitoh reg = CSR_READ(sc, WMREG_ICR);
3741 1.199 msaitoh
3742 1.174 msaitoh /* reload sc_ctrl */
3743 1.174 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3744 1.174 msaitoh
3745 1.192 msaitoh /* dummy read from WUC */
3746 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
3747 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
3748 1.190 msaitoh /*
3749 1.190 msaitoh * For PCH, this write will make sure that any noise will be detected
3750 1.190 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
3751 1.190 msaitoh * to the DMA engine
3752 1.190 msaitoh */
3753 1.190 msaitoh if (sc->sc_type == WM_T_PCH)
3754 1.190 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
3755 1.190 msaitoh
3756 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3757 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
3758 1.144 msaitoh
3759 1.199 msaitoh /* XXX need special handling for 82580 */
3760 1.1 thorpej }
3761 1.1 thorpej
3762 1.217 dyoung static void
3763 1.217 dyoung wm_set_vlan(struct wm_softc *sc)
3764 1.217 dyoung {
3765 1.217 dyoung /* Deal with VLAN enables. */
3766 1.217 dyoung if (VLAN_ATTACHED(&sc->sc_ethercom))
3767 1.217 dyoung sc->sc_ctrl |= CTRL_VME;
3768 1.217 dyoung else
3769 1.217 dyoung sc->sc_ctrl &= ~CTRL_VME;
3770 1.217 dyoung
3771 1.217 dyoung /* Write the control registers. */
3772 1.217 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3773 1.217 dyoung }
3774 1.217 dyoung
3775 1.1 thorpej /*
3776 1.1 thorpej * wm_init: [ifnet interface function]
3777 1.1 thorpej *
3778 1.1 thorpej * Initialize the interface. Must be called at splnet().
3779 1.1 thorpej */
3780 1.47 thorpej static int
3781 1.1 thorpej wm_init(struct ifnet *ifp)
3782 1.1 thorpej {
3783 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3784 1.1 thorpej struct wm_rxsoft *rxs;
3785 1.1 thorpej int i, error = 0;
3786 1.1 thorpej uint32_t reg;
3787 1.1 thorpej
3788 1.42 thorpej /*
3789 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
3790 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
3791 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
3792 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
3793 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
3794 1.42 thorpej * of the front of the headers) is aligned.
3795 1.42 thorpej *
3796 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
3797 1.42 thorpej * jumbo frames.
3798 1.42 thorpej */
3799 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
3800 1.42 thorpej sc->sc_align_tweak = 0;
3801 1.41 tls #else
3802 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
3803 1.42 thorpej sc->sc_align_tweak = 0;
3804 1.42 thorpej else
3805 1.42 thorpej sc->sc_align_tweak = 2;
3806 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
3807 1.41 tls
3808 1.1 thorpej /* Cancel any pending I/O. */
3809 1.1 thorpej wm_stop(ifp, 0);
3810 1.1 thorpej
3811 1.127 bouyer /* update statistics before reset */
3812 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3813 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3814 1.127 bouyer
3815 1.1 thorpej /* Reset the chip to a known state. */
3816 1.1 thorpej wm_reset(sc);
3817 1.1 thorpej
3818 1.169 msaitoh switch (sc->sc_type) {
3819 1.169 msaitoh case WM_T_82571:
3820 1.169 msaitoh case WM_T_82572:
3821 1.169 msaitoh case WM_T_82573:
3822 1.169 msaitoh case WM_T_82574:
3823 1.185 msaitoh case WM_T_82583:
3824 1.169 msaitoh case WM_T_80003:
3825 1.169 msaitoh case WM_T_ICH8:
3826 1.169 msaitoh case WM_T_ICH9:
3827 1.169 msaitoh case WM_T_ICH10:
3828 1.190 msaitoh case WM_T_PCH:
3829 1.221 msaitoh case WM_T_PCH2:
3830 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
3831 1.169 msaitoh wm_get_hw_control(sc);
3832 1.169 msaitoh break;
3833 1.169 msaitoh default:
3834 1.169 msaitoh break;
3835 1.169 msaitoh }
3836 1.169 msaitoh
3837 1.191 msaitoh /* Reset the PHY. */
3838 1.191 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3839 1.191 msaitoh wm_gmii_reset(sc);
3840 1.191 msaitoh
3841 1.192 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3842 1.192 msaitoh /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3843 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) && (sc->sc_type == WM_T_PCH2))
3844 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
3845 1.192 msaitoh
3846 1.1 thorpej /* Initialize the transmit descriptor ring. */
3847 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
3848 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
3849 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3850 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
3851 1.1 thorpej sc->sc_txnext = 0;
3852 1.5 thorpej
3853 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3854 1.211 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
3855 1.211 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
3856 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
3857 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
3858 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
3859 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
3860 1.1 thorpej } else {
3861 1.211 msaitoh CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
3862 1.211 msaitoh CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
3863 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
3864 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
3865 1.150 tls CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
3866 1.150 tls CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
3867 1.1 thorpej
3868 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3869 1.211 msaitoh /*
3870 1.211 msaitoh * Don't write TDT before TCTL.EN is set.
3871 1.211 msaitoh * See the document.
3872 1.211 msaitoh */
3873 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
3874 1.199 msaitoh | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
3875 1.199 msaitoh | TXDCTL_WTHRESH(0));
3876 1.199 msaitoh else {
3877 1.211 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
3878 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
3879 1.199 msaitoh TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
3880 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
3881 1.199 msaitoh RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
3882 1.199 msaitoh }
3883 1.1 thorpej }
3884 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
3885 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
3886 1.1 thorpej
3887 1.1 thorpej /* Initialize the transmit job descriptors. */
3888 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
3889 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
3890 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
3891 1.1 thorpej sc->sc_txsnext = 0;
3892 1.1 thorpej sc->sc_txsdirty = 0;
3893 1.1 thorpej
3894 1.1 thorpej /*
3895 1.1 thorpej * Initialize the receive descriptor and receive job
3896 1.1 thorpej * descriptor rings.
3897 1.1 thorpej */
3898 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3899 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
3900 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
3901 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
3902 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
3903 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
3904 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
3905 1.1 thorpej
3906 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
3907 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
3908 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
3909 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
3910 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
3911 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
3912 1.1 thorpej } else {
3913 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
3914 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
3915 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
3916 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3917 1.199 msaitoh CSR_WRITE(sc, WMREG_EITR(0), 450);
3918 1.199 msaitoh if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
3919 1.199 msaitoh panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
3920 1.199 msaitoh CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
3921 1.199 msaitoh | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
3922 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
3923 1.199 msaitoh | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
3924 1.199 msaitoh | RXDCTL_WTHRESH(1));
3925 1.199 msaitoh } else {
3926 1.199 msaitoh CSR_WRITE(sc, WMREG_RDH, 0);
3927 1.199 msaitoh CSR_WRITE(sc, WMREG_RDT, 0);
3928 1.199 msaitoh CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
3929 1.199 msaitoh CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
3930 1.199 msaitoh }
3931 1.1 thorpej }
3932 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3933 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3934 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
3935 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
3936 1.84 thorpej log(LOG_ERR, "%s: unable to allocate or map rx "
3937 1.1 thorpej "buffer %d, error = %d\n",
3938 1.160 christos device_xname(sc->sc_dev), i, error);
3939 1.1 thorpej /*
3940 1.1 thorpej * XXX Should attempt to run with fewer receive
3941 1.1 thorpej * XXX buffers instead of just failing.
3942 1.1 thorpej */
3943 1.1 thorpej wm_rxdrain(sc);
3944 1.1 thorpej goto out;
3945 1.1 thorpej }
3946 1.199 msaitoh } else {
3947 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3948 1.199 msaitoh WM_INIT_RXDESC(sc, i);
3949 1.211 msaitoh /*
3950 1.211 msaitoh * For 82575 and newer device, the RX descriptors
3951 1.211 msaitoh * must be initialized after the setting of RCTL.EN in
3952 1.211 msaitoh * wm_set_filter()
3953 1.211 msaitoh */
3954 1.199 msaitoh }
3955 1.1 thorpej }
3956 1.1 thorpej sc->sc_rxptr = 0;
3957 1.1 thorpej sc->sc_rxdiscard = 0;
3958 1.1 thorpej WM_RXCHAIN_RESET(sc);
3959 1.1 thorpej
3960 1.1 thorpej /*
3961 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
3962 1.1 thorpej */
3963 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
3964 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
3965 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
3966 1.1 thorpej
3967 1.1 thorpej /*
3968 1.1 thorpej * Set up flow-control parameters.
3969 1.1 thorpej *
3970 1.1 thorpej * XXX Values could probably stand some tuning.
3971 1.1 thorpej */
3972 1.177 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
3973 1.221 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
3974 1.221 msaitoh && (sc->sc_type != WM_T_PCH2)) {
3975 1.139 bouyer CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
3976 1.139 bouyer CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
3977 1.139 bouyer CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
3978 1.139 bouyer }
3979 1.71 thorpej
3980 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
3981 1.71 thorpej if (sc->sc_type < WM_T_82543) {
3982 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
3983 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
3984 1.71 thorpej } else {
3985 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
3986 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
3987 1.1 thorpej }
3988 1.177 msaitoh
3989 1.177 msaitoh if (sc->sc_type == WM_T_80003)
3990 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
3991 1.177 msaitoh else
3992 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
3993 1.1 thorpej
3994 1.217 dyoung /* Writes the control register. */
3995 1.217 dyoung wm_set_vlan(sc);
3996 1.177 msaitoh
3997 1.177 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
3998 1.127 bouyer int val;
3999 1.177 msaitoh
4000 1.177 msaitoh switch (sc->sc_type) {
4001 1.177 msaitoh case WM_T_80003:
4002 1.177 msaitoh case WM_T_ICH8:
4003 1.177 msaitoh case WM_T_ICH9:
4004 1.177 msaitoh case WM_T_ICH10:
4005 1.190 msaitoh case WM_T_PCH:
4006 1.221 msaitoh case WM_T_PCH2:
4007 1.177 msaitoh /*
4008 1.177 msaitoh * Set the mac to wait the maximum time between each
4009 1.177 msaitoh * iteration and increase the max iterations when
4010 1.177 msaitoh * polling the phy; this fixes erroneous timeouts at
4011 1.177 msaitoh * 10Mbps.
4012 1.177 msaitoh */
4013 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
4014 1.177 msaitoh 0xFFFF);
4015 1.178 msaitoh val = wm_kmrn_readreg(sc,
4016 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
4017 1.177 msaitoh val |= 0x3F;
4018 1.178 msaitoh wm_kmrn_writereg(sc,
4019 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
4020 1.177 msaitoh break;
4021 1.177 msaitoh default:
4022 1.177 msaitoh break;
4023 1.177 msaitoh }
4024 1.177 msaitoh
4025 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
4026 1.177 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
4027 1.177 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
4028 1.177 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
4029 1.177 msaitoh
4030 1.177 msaitoh /* Bypass RX and TX FIFO's */
4031 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
4032 1.198 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
4033 1.198 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
4034 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
4035 1.177 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
4036 1.177 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
4037 1.177 msaitoh }
4038 1.127 bouyer }
4039 1.1 thorpej #if 0
4040 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
4041 1.1 thorpej #endif
4042 1.1 thorpej
4043 1.1 thorpej /*
4044 1.1 thorpej * Set up checksum offload parameters.
4045 1.1 thorpej */
4046 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
4047 1.130 yamt reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
4048 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
4049 1.1 thorpej reg |= RXCSUM_IPOFL;
4050 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
4051 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
4052 1.130 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
4053 1.130 yamt reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
4054 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
4055 1.1 thorpej
4056 1.173 msaitoh /* Reset TBI's RXCFG count */
4057 1.173 msaitoh sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
4058 1.173 msaitoh
4059 1.1 thorpej /*
4060 1.1 thorpej * Set up the interrupt registers.
4061 1.1 thorpej */
4062 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4063 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
4064 1.1 thorpej ICR_RXO | ICR_RXT0;
4065 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
4066 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
4067 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4068 1.1 thorpej
4069 1.177 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4070 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
4071 1.221 msaitoh || (sc->sc_type == WM_T_PCH2)) {
4072 1.177 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4073 1.177 msaitoh reg |= KABGTXD_BGSQLBIAS;
4074 1.177 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4075 1.177 msaitoh }
4076 1.177 msaitoh
4077 1.1 thorpej /* Set up the inter-packet gap. */
4078 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
4079 1.1 thorpej
4080 1.92 briggs if (sc->sc_type >= WM_T_82543) {
4081 1.150 tls /*
4082 1.150 tls * Set up the interrupt throttling register (units of 256ns)
4083 1.150 tls * Note that a footnote in Intel's documentation says this
4084 1.150 tls * ticker runs at 1/4 the rate when the chip is in 100Mbit
4085 1.150 tls * or 10Mbit mode. Empirically, it appears to be the case
4086 1.150 tls * that that is also true for the 1024ns units of the other
4087 1.150 tls * interrupt-related timer registers -- so, really, we ought
4088 1.150 tls * to divide this value by 4 when the link speed is low.
4089 1.150 tls *
4090 1.150 tls * XXX implement this division at link speed change!
4091 1.150 tls */
4092 1.153 tls
4093 1.153 tls /*
4094 1.153 tls * For N interrupts/sec, set this value to:
4095 1.153 tls * 1000000000 / (N * 256). Note that we set the
4096 1.153 tls * absolute and packet timer values to this value
4097 1.153 tls * divided by 4 to get "simple timer" behavior.
4098 1.153 tls */
4099 1.153 tls
4100 1.153 tls sc->sc_itr = 1500; /* 2604 ints/sec */
4101 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4102 1.92 briggs }
4103 1.92 briggs
4104 1.1 thorpej /* Set the VLAN ethernetype. */
4105 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4106 1.1 thorpej
4107 1.1 thorpej /*
4108 1.1 thorpej * Set up the transmit control register; we start out with
4109 1.1 thorpej * a collision distance suitable for FDX, but update it whe
4110 1.1 thorpej * we resolve the media type.
4111 1.1 thorpej */
4112 1.178 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4113 1.178 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4114 1.178 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4115 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
4116 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
4117 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4118 1.1 thorpej
4119 1.211 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4120 1.211 msaitoh /*
4121 1.211 msaitoh * Write TDT after TCTL.EN is set.
4122 1.211 msaitoh * See the document.
4123 1.211 msaitoh */
4124 1.211 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
4125 1.211 msaitoh }
4126 1.211 msaitoh
4127 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
4128 1.177 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
4129 1.177 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
4130 1.177 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
4131 1.177 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
4132 1.177 msaitoh }
4133 1.177 msaitoh
4134 1.1 thorpej /* Set the media. */
4135 1.152 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
4136 1.152 dyoung goto out;
4137 1.1 thorpej
4138 1.203 msaitoh /* Configure for OS presence */
4139 1.203 msaitoh wm_init_manageability(sc);
4140 1.203 msaitoh
4141 1.1 thorpej /*
4142 1.1 thorpej * Set up the receive control register; we actually program
4143 1.1 thorpej * the register when we set the receive filter. Use multicast
4144 1.1 thorpej * address offset type 0.
4145 1.1 thorpej *
4146 1.11 thorpej * Only the i82544 has the ability to strip the incoming
4147 1.1 thorpej * CRC, so we don't enable that feature.
4148 1.1 thorpej */
4149 1.1 thorpej sc->sc_mchash_type = 0;
4150 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
4151 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
4152 1.120 msaitoh
4153 1.187 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
4154 1.199 msaitoh && (ifp->if_mtu > ETHERMTU)) {
4155 1.199 msaitoh sc->sc_rctl |= RCTL_LPE;
4156 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4157 1.199 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
4158 1.199 msaitoh }
4159 1.41 tls
4160 1.119 uebayasi if (MCLBYTES == 2048) {
4161 1.41 tls sc->sc_rctl |= RCTL_2k;
4162 1.41 tls } else {
4163 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
4164 1.194 msaitoh switch (MCLBYTES) {
4165 1.41 tls case 4096:
4166 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
4167 1.41 tls break;
4168 1.41 tls case 8192:
4169 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
4170 1.41 tls break;
4171 1.41 tls case 16384:
4172 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
4173 1.41 tls break;
4174 1.41 tls default:
4175 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
4176 1.41 tls MCLBYTES);
4177 1.41 tls break;
4178 1.41 tls }
4179 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
4180 1.41 tls }
4181 1.1 thorpej
4182 1.1 thorpej /* Set the receive filter. */
4183 1.1 thorpej wm_set_filter(sc);
4184 1.1 thorpej
4185 1.211 msaitoh /* On 575 and later set RDT only if RX enabled */
4186 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4187 1.199 msaitoh for (i = 0; i < WM_NRXDESC; i++)
4188 1.199 msaitoh WM_INIT_RXDESC(sc, i);
4189 1.199 msaitoh
4190 1.1 thorpej /* Start the one second link check clock. */
4191 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
4192 1.1 thorpej
4193 1.1 thorpej /* ...all done! */
4194 1.96 perry ifp->if_flags |= IFF_RUNNING;
4195 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
4196 1.1 thorpej
4197 1.1 thorpej out:
4198 1.213 msaitoh sc->sc_if_flags = ifp->if_flags;
4199 1.1 thorpej if (error)
4200 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
4201 1.160 christos device_xname(sc->sc_dev));
4202 1.194 msaitoh return error;
4203 1.1 thorpej }
4204 1.1 thorpej
4205 1.1 thorpej /*
4206 1.1 thorpej * wm_rxdrain:
4207 1.1 thorpej *
4208 1.1 thorpej * Drain the receive queue.
4209 1.1 thorpej */
4210 1.47 thorpej static void
4211 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
4212 1.1 thorpej {
4213 1.1 thorpej struct wm_rxsoft *rxs;
4214 1.1 thorpej int i;
4215 1.1 thorpej
4216 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
4217 1.1 thorpej rxs = &sc->sc_rxsoft[i];
4218 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
4219 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4220 1.1 thorpej m_freem(rxs->rxs_mbuf);
4221 1.1 thorpej rxs->rxs_mbuf = NULL;
4222 1.1 thorpej }
4223 1.1 thorpej }
4224 1.1 thorpej }
4225 1.1 thorpej
4226 1.1 thorpej /*
4227 1.1 thorpej * wm_stop: [ifnet interface function]
4228 1.1 thorpej *
4229 1.1 thorpej * Stop transmission on the interface.
4230 1.1 thorpej */
4231 1.47 thorpej static void
4232 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
4233 1.1 thorpej {
4234 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4235 1.1 thorpej struct wm_txsoft *txs;
4236 1.1 thorpej int i;
4237 1.1 thorpej
4238 1.1 thorpej /* Stop the one second clock. */
4239 1.1 thorpej callout_stop(&sc->sc_tick_ch);
4240 1.1 thorpej
4241 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
4242 1.78 thorpej if (sc->sc_type == WM_T_82547)
4243 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
4244 1.78 thorpej
4245 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
4246 1.1 thorpej /* Down the MII. */
4247 1.1 thorpej mii_down(&sc->sc_mii);
4248 1.173 msaitoh } else {
4249 1.173 msaitoh #if 0
4250 1.173 msaitoh /* Should we clear PHY's status properly? */
4251 1.173 msaitoh wm_reset(sc);
4252 1.173 msaitoh #endif
4253 1.1 thorpej }
4254 1.1 thorpej
4255 1.1 thorpej /* Stop the transmit and receive processes. */
4256 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
4257 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
4258 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
4259 1.1 thorpej
4260 1.102 scw /*
4261 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
4262 1.102 scw * interrupt line.
4263 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
4264 1.102 scw * any currently pending or shared interrupt.
4265 1.102 scw */
4266 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4267 1.102 scw sc->sc_icr = 0;
4268 1.102 scw
4269 1.1 thorpej /* Release any queued transmit buffers. */
4270 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
4271 1.1 thorpej txs = &sc->sc_txsoft[i];
4272 1.1 thorpej if (txs->txs_mbuf != NULL) {
4273 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
4274 1.1 thorpej m_freem(txs->txs_mbuf);
4275 1.1 thorpej txs->txs_mbuf = NULL;
4276 1.1 thorpej }
4277 1.1 thorpej }
4278 1.1 thorpej
4279 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
4280 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4281 1.1 thorpej ifp->if_timer = 0;
4282 1.156 dyoung
4283 1.156 dyoung if (disable)
4284 1.156 dyoung wm_rxdrain(sc);
4285 1.199 msaitoh
4286 1.199 msaitoh #if 0 /* notyet */
4287 1.199 msaitoh if (sc->sc_type >= WM_T_82544)
4288 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4289 1.199 msaitoh #endif
4290 1.1 thorpej }
4291 1.1 thorpej
4292 1.145 msaitoh void
4293 1.146 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
4294 1.145 msaitoh {
4295 1.145 msaitoh int i;
4296 1.145 msaitoh
4297 1.145 msaitoh /* wait for eeprom to reload */
4298 1.145 msaitoh switch (sc->sc_type) {
4299 1.145 msaitoh case WM_T_82571:
4300 1.145 msaitoh case WM_T_82572:
4301 1.145 msaitoh case WM_T_82573:
4302 1.165 sborrill case WM_T_82574:
4303 1.185 msaitoh case WM_T_82583:
4304 1.199 msaitoh case WM_T_82575:
4305 1.199 msaitoh case WM_T_82576:
4306 1.208 msaitoh case WM_T_82580:
4307 1.208 msaitoh case WM_T_82580ER:
4308 1.145 msaitoh case WM_T_80003:
4309 1.145 msaitoh case WM_T_ICH8:
4310 1.145 msaitoh case WM_T_ICH9:
4311 1.189 msaitoh for (i = 0; i < 10; i++) {
4312 1.145 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
4313 1.145 msaitoh break;
4314 1.145 msaitoh delay(1000);
4315 1.145 msaitoh }
4316 1.189 msaitoh if (i == 10) {
4317 1.145 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
4318 1.160 christos "complete\n", device_xname(sc->sc_dev));
4319 1.145 msaitoh }
4320 1.145 msaitoh break;
4321 1.145 msaitoh default:
4322 1.145 msaitoh break;
4323 1.145 msaitoh }
4324 1.189 msaitoh }
4325 1.189 msaitoh
4326 1.189 msaitoh void
4327 1.189 msaitoh wm_lan_init_done(struct wm_softc *sc)
4328 1.189 msaitoh {
4329 1.189 msaitoh uint32_t reg = 0;
4330 1.189 msaitoh int i;
4331 1.145 msaitoh
4332 1.189 msaitoh /* wait for eeprom to reload */
4333 1.189 msaitoh switch (sc->sc_type) {
4334 1.190 msaitoh case WM_T_ICH10:
4335 1.190 msaitoh case WM_T_PCH:
4336 1.221 msaitoh case WM_T_PCH2:
4337 1.189 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
4338 1.189 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4339 1.189 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
4340 1.189 msaitoh break;
4341 1.189 msaitoh delay(100);
4342 1.189 msaitoh }
4343 1.189 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
4344 1.189 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
4345 1.189 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
4346 1.189 msaitoh }
4347 1.189 msaitoh break;
4348 1.189 msaitoh default:
4349 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4350 1.189 msaitoh __func__);
4351 1.189 msaitoh break;
4352 1.189 msaitoh }
4353 1.189 msaitoh
4354 1.189 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
4355 1.189 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
4356 1.189 msaitoh }
4357 1.189 msaitoh
4358 1.189 msaitoh void
4359 1.189 msaitoh wm_get_cfg_done(struct wm_softc *sc)
4360 1.189 msaitoh {
4361 1.189 msaitoh int mask;
4362 1.190 msaitoh uint32_t reg;
4363 1.189 msaitoh int i;
4364 1.189 msaitoh
4365 1.189 msaitoh /* wait for eeprom to reload */
4366 1.189 msaitoh switch (sc->sc_type) {
4367 1.189 msaitoh case WM_T_82542_2_0:
4368 1.189 msaitoh case WM_T_82542_2_1:
4369 1.189 msaitoh /* null */
4370 1.189 msaitoh break;
4371 1.189 msaitoh case WM_T_82543:
4372 1.189 msaitoh case WM_T_82544:
4373 1.189 msaitoh case WM_T_82540:
4374 1.189 msaitoh case WM_T_82545:
4375 1.189 msaitoh case WM_T_82545_3:
4376 1.189 msaitoh case WM_T_82546:
4377 1.189 msaitoh case WM_T_82546_3:
4378 1.189 msaitoh case WM_T_82541:
4379 1.189 msaitoh case WM_T_82541_2:
4380 1.189 msaitoh case WM_T_82547:
4381 1.189 msaitoh case WM_T_82547_2:
4382 1.189 msaitoh case WM_T_82573:
4383 1.189 msaitoh case WM_T_82574:
4384 1.189 msaitoh case WM_T_82583:
4385 1.189 msaitoh /* generic */
4386 1.189 msaitoh delay(10*1000);
4387 1.189 msaitoh break;
4388 1.189 msaitoh case WM_T_80003:
4389 1.189 msaitoh case WM_T_82571:
4390 1.189 msaitoh case WM_T_82572:
4391 1.199 msaitoh case WM_T_82575:
4392 1.199 msaitoh case WM_T_82576:
4393 1.199 msaitoh case WM_T_82580:
4394 1.208 msaitoh case WM_T_82580ER:
4395 1.209 msaitoh if (sc->sc_type == WM_T_82571) {
4396 1.209 msaitoh /* Only 82571 shares port 0 */
4397 1.209 msaitoh mask = EEMNGCTL_CFGDONE_0;
4398 1.209 msaitoh } else
4399 1.209 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
4400 1.189 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
4401 1.189 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
4402 1.189 msaitoh break;
4403 1.189 msaitoh delay(1000);
4404 1.189 msaitoh }
4405 1.189 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
4406 1.189 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
4407 1.189 msaitoh device_xname(sc->sc_dev), __func__));
4408 1.189 msaitoh }
4409 1.189 msaitoh break;
4410 1.190 msaitoh case WM_T_ICH8:
4411 1.190 msaitoh case WM_T_ICH9:
4412 1.190 msaitoh case WM_T_ICH10:
4413 1.190 msaitoh case WM_T_PCH:
4414 1.221 msaitoh case WM_T_PCH2:
4415 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
4416 1.190 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4417 1.190 msaitoh if ((reg & STATUS_PHYRA) != 0)
4418 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
4419 1.190 msaitoh reg & ~STATUS_PHYRA);
4420 1.190 msaitoh }
4421 1.190 msaitoh delay(10*1000);
4422 1.190 msaitoh break;
4423 1.189 msaitoh default:
4424 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4425 1.189 msaitoh __func__);
4426 1.189 msaitoh break;
4427 1.189 msaitoh }
4428 1.145 msaitoh }
4429 1.145 msaitoh
4430 1.1 thorpej /*
4431 1.45 thorpej * wm_acquire_eeprom:
4432 1.45 thorpej *
4433 1.45 thorpej * Perform the EEPROM handshake required on some chips.
4434 1.45 thorpej */
4435 1.45 thorpej static int
4436 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
4437 1.45 thorpej {
4438 1.45 thorpej uint32_t reg;
4439 1.45 thorpej int x;
4440 1.127 bouyer int ret = 0;
4441 1.45 thorpej
4442 1.117 msaitoh /* always success */
4443 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4444 1.117 msaitoh return 0;
4445 1.117 msaitoh
4446 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
4447 1.139 bouyer ret = wm_get_swfwhw_semaphore(sc);
4448 1.139 bouyer } else if (sc->sc_flags & WM_F_SWFW_SYNC) {
4449 1.127 bouyer /* this will also do wm_get_swsm_semaphore() if needed */
4450 1.127 bouyer ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
4451 1.127 bouyer } else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
4452 1.127 bouyer ret = wm_get_swsm_semaphore(sc);
4453 1.127 bouyer }
4454 1.127 bouyer
4455 1.169 msaitoh if (ret) {
4456 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
4457 1.169 msaitoh __func__);
4458 1.117 msaitoh return 1;
4459 1.169 msaitoh }
4460 1.117 msaitoh
4461 1.198 msaitoh if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4462 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4463 1.45 thorpej
4464 1.45 thorpej /* Request EEPROM access. */
4465 1.45 thorpej reg |= EECD_EE_REQ;
4466 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4467 1.45 thorpej
4468 1.45 thorpej /* ..and wait for it to be granted. */
4469 1.117 msaitoh for (x = 0; x < 1000; x++) {
4470 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4471 1.45 thorpej if (reg & EECD_EE_GNT)
4472 1.45 thorpej break;
4473 1.45 thorpej delay(5);
4474 1.45 thorpej }
4475 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
4476 1.160 christos aprint_error_dev(sc->sc_dev,
4477 1.160 christos "could not acquire EEPROM GNT\n");
4478 1.45 thorpej reg &= ~EECD_EE_REQ;
4479 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4480 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4481 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4482 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4483 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4484 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4485 1.127 bouyer wm_put_swsm_semaphore(sc);
4486 1.194 msaitoh return 1;
4487 1.45 thorpej }
4488 1.45 thorpej }
4489 1.45 thorpej
4490 1.194 msaitoh return 0;
4491 1.45 thorpej }
4492 1.45 thorpej
4493 1.45 thorpej /*
4494 1.45 thorpej * wm_release_eeprom:
4495 1.45 thorpej *
4496 1.45 thorpej * Release the EEPROM mutex.
4497 1.45 thorpej */
4498 1.45 thorpej static void
4499 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
4500 1.45 thorpej {
4501 1.45 thorpej uint32_t reg;
4502 1.45 thorpej
4503 1.117 msaitoh /* always success */
4504 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4505 1.117 msaitoh return;
4506 1.117 msaitoh
4507 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
4508 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
4509 1.45 thorpej reg &= ~EECD_EE_REQ;
4510 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4511 1.45 thorpej }
4512 1.117 msaitoh
4513 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
4514 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4515 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
4516 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
4517 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
4518 1.127 bouyer wm_put_swsm_semaphore(sc);
4519 1.45 thorpej }
4520 1.45 thorpej
4521 1.45 thorpej /*
4522 1.46 thorpej * wm_eeprom_sendbits:
4523 1.46 thorpej *
4524 1.46 thorpej * Send a series of bits to the EEPROM.
4525 1.46 thorpej */
4526 1.46 thorpej static void
4527 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
4528 1.46 thorpej {
4529 1.46 thorpej uint32_t reg;
4530 1.46 thorpej int x;
4531 1.46 thorpej
4532 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
4533 1.46 thorpej
4534 1.46 thorpej for (x = nbits; x > 0; x--) {
4535 1.46 thorpej if (bits & (1U << (x - 1)))
4536 1.46 thorpej reg |= EECD_DI;
4537 1.46 thorpej else
4538 1.46 thorpej reg &= ~EECD_DI;
4539 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4540 1.46 thorpej delay(2);
4541 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4542 1.46 thorpej delay(2);
4543 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4544 1.46 thorpej delay(2);
4545 1.46 thorpej }
4546 1.46 thorpej }
4547 1.46 thorpej
4548 1.46 thorpej /*
4549 1.48 thorpej * wm_eeprom_recvbits:
4550 1.48 thorpej *
4551 1.48 thorpej * Receive a series of bits from the EEPROM.
4552 1.48 thorpej */
4553 1.48 thorpej static void
4554 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
4555 1.48 thorpej {
4556 1.48 thorpej uint32_t reg, val;
4557 1.48 thorpej int x;
4558 1.48 thorpej
4559 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
4560 1.48 thorpej
4561 1.48 thorpej val = 0;
4562 1.48 thorpej for (x = nbits; x > 0; x--) {
4563 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4564 1.48 thorpej delay(2);
4565 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
4566 1.48 thorpej val |= (1U << (x - 1));
4567 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4568 1.48 thorpej delay(2);
4569 1.48 thorpej }
4570 1.48 thorpej *valp = val;
4571 1.48 thorpej }
4572 1.48 thorpej
4573 1.48 thorpej /*
4574 1.50 thorpej * wm_read_eeprom_uwire:
4575 1.50 thorpej *
4576 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
4577 1.50 thorpej */
4578 1.51 thorpej static int
4579 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4580 1.50 thorpej {
4581 1.50 thorpej uint32_t reg, val;
4582 1.51 thorpej int i;
4583 1.51 thorpej
4584 1.51 thorpej for (i = 0; i < wordcnt; i++) {
4585 1.51 thorpej /* Clear SK and DI. */
4586 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
4587 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4588 1.50 thorpej
4589 1.51 thorpej /* Set CHIP SELECT. */
4590 1.51 thorpej reg |= EECD_CS;
4591 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4592 1.51 thorpej delay(2);
4593 1.51 thorpej
4594 1.51 thorpej /* Shift in the READ command. */
4595 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
4596 1.51 thorpej
4597 1.51 thorpej /* Shift in address. */
4598 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
4599 1.51 thorpej
4600 1.51 thorpej /* Shift out the data. */
4601 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
4602 1.51 thorpej data[i] = val & 0xffff;
4603 1.51 thorpej
4604 1.51 thorpej /* Clear CHIP SELECT. */
4605 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
4606 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4607 1.51 thorpej delay(2);
4608 1.51 thorpej }
4609 1.51 thorpej
4610 1.194 msaitoh return 0;
4611 1.50 thorpej }
4612 1.50 thorpej
4613 1.50 thorpej /*
4614 1.57 thorpej * wm_spi_eeprom_ready:
4615 1.57 thorpej *
4616 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
4617 1.57 thorpej */
4618 1.57 thorpej static int
4619 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
4620 1.57 thorpej {
4621 1.57 thorpej uint32_t val;
4622 1.57 thorpej int usec;
4623 1.57 thorpej
4624 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
4625 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
4626 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
4627 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
4628 1.57 thorpej break;
4629 1.57 thorpej }
4630 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
4631 1.160 christos aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
4632 1.194 msaitoh return 1;
4633 1.57 thorpej }
4634 1.194 msaitoh return 0;
4635 1.57 thorpej }
4636 1.57 thorpej
4637 1.57 thorpej /*
4638 1.57 thorpej * wm_read_eeprom_spi:
4639 1.57 thorpej *
4640 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
4641 1.57 thorpej */
4642 1.57 thorpej static int
4643 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4644 1.57 thorpej {
4645 1.57 thorpej uint32_t reg, val;
4646 1.57 thorpej int i;
4647 1.57 thorpej uint8_t opc;
4648 1.57 thorpej
4649 1.57 thorpej /* Clear SK and CS. */
4650 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
4651 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4652 1.57 thorpej delay(2);
4653 1.57 thorpej
4654 1.57 thorpej if (wm_spi_eeprom_ready(sc))
4655 1.194 msaitoh return 1;
4656 1.57 thorpej
4657 1.57 thorpej /* Toggle CS to flush commands. */
4658 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
4659 1.57 thorpej delay(2);
4660 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4661 1.57 thorpej delay(2);
4662 1.57 thorpej
4663 1.57 thorpej opc = SPI_OPC_READ;
4664 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
4665 1.57 thorpej opc |= SPI_OPC_A8;
4666 1.57 thorpej
4667 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
4668 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
4669 1.57 thorpej
4670 1.57 thorpej for (i = 0; i < wordcnt; i++) {
4671 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
4672 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
4673 1.57 thorpej }
4674 1.57 thorpej
4675 1.57 thorpej /* Raise CS and clear SK. */
4676 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
4677 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4678 1.57 thorpej delay(2);
4679 1.57 thorpej
4680 1.194 msaitoh return 0;
4681 1.57 thorpej }
4682 1.57 thorpej
4683 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
4684 1.112 gavan #define EEPROM_SIZE 0x0040
4685 1.112 gavan
4686 1.112 gavan /*
4687 1.112 gavan * wm_validate_eeprom_checksum
4688 1.112 gavan *
4689 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
4690 1.112 gavan */
4691 1.112 gavan static int
4692 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
4693 1.198 msaitoh {
4694 1.112 gavan uint16_t checksum;
4695 1.112 gavan uint16_t eeprom_data;
4696 1.112 gavan int i;
4697 1.112 gavan
4698 1.112 gavan checksum = 0;
4699 1.112 gavan
4700 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
4701 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
4702 1.112 gavan return 1;
4703 1.112 gavan checksum += eeprom_data;
4704 1.112 gavan }
4705 1.112 gavan
4706 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
4707 1.112 gavan return 1;
4708 1.112 gavan
4709 1.112 gavan return 0;
4710 1.112 gavan }
4711 1.112 gavan
4712 1.57 thorpej /*
4713 1.1 thorpej * wm_read_eeprom:
4714 1.1 thorpej *
4715 1.1 thorpej * Read data from the serial EEPROM.
4716 1.1 thorpej */
4717 1.51 thorpej static int
4718 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4719 1.1 thorpej {
4720 1.51 thorpej int rv;
4721 1.1 thorpej
4722 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
4723 1.113 gavan return 1;
4724 1.112 gavan
4725 1.51 thorpej if (wm_acquire_eeprom(sc))
4726 1.113 gavan return 1;
4727 1.17 thorpej
4728 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4729 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
4730 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
4731 1.139 bouyer rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
4732 1.139 bouyer else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
4733 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
4734 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
4735 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
4736 1.57 thorpej else
4737 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
4738 1.17 thorpej
4739 1.51 thorpej wm_release_eeprom(sc);
4740 1.113 gavan return rv;
4741 1.1 thorpej }
4742 1.1 thorpej
4743 1.117 msaitoh static int
4744 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
4745 1.117 msaitoh uint16_t *data)
4746 1.117 msaitoh {
4747 1.117 msaitoh int i, eerd = 0;
4748 1.117 msaitoh int error = 0;
4749 1.117 msaitoh
4750 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
4751 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
4752 1.117 msaitoh
4753 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
4754 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
4755 1.117 msaitoh if (error != 0)
4756 1.117 msaitoh break;
4757 1.117 msaitoh
4758 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
4759 1.117 msaitoh }
4760 1.119 uebayasi
4761 1.117 msaitoh return error;
4762 1.117 msaitoh }
4763 1.117 msaitoh
4764 1.117 msaitoh static int
4765 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
4766 1.117 msaitoh {
4767 1.117 msaitoh uint32_t attempts = 100000;
4768 1.117 msaitoh uint32_t i, reg = 0;
4769 1.117 msaitoh int32_t done = -1;
4770 1.117 msaitoh
4771 1.119 uebayasi for (i = 0; i < attempts; i++) {
4772 1.117 msaitoh reg = CSR_READ(sc, rw);
4773 1.117 msaitoh
4774 1.119 uebayasi if (reg & EERD_DONE) {
4775 1.117 msaitoh done = 0;
4776 1.117 msaitoh break;
4777 1.117 msaitoh }
4778 1.117 msaitoh delay(5);
4779 1.117 msaitoh }
4780 1.117 msaitoh
4781 1.117 msaitoh return done;
4782 1.117 msaitoh }
4783 1.117 msaitoh
4784 1.208 msaitoh static int
4785 1.218 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
4786 1.218 msaitoh {
4787 1.218 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
4788 1.218 msaitoh uint16_t offset = EEPROM_OFF_MACADDR;
4789 1.218 msaitoh
4790 1.218 msaitoh /* Try to read alternative MAC address pointer */
4791 1.218 msaitoh if (wm_read_eeprom(sc, EEPROM_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
4792 1.218 msaitoh return -1;
4793 1.218 msaitoh
4794 1.218 msaitoh /* Check pointer */
4795 1.218 msaitoh if (offset == 0xffff)
4796 1.218 msaitoh return -1;
4797 1.218 msaitoh
4798 1.218 msaitoh /*
4799 1.218 msaitoh * Check whether alternative MAC address is valid or not.
4800 1.218 msaitoh * Some cards have non 0xffff pointer but those don't use
4801 1.218 msaitoh * alternative MAC address in reality.
4802 1.218 msaitoh *
4803 1.218 msaitoh * Check whether the broadcast bit is set or not.
4804 1.218 msaitoh */
4805 1.218 msaitoh if (wm_read_eeprom(sc, offset, 1, myea) == 0)
4806 1.218 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
4807 1.218 msaitoh return 0; /* found! */
4808 1.218 msaitoh
4809 1.218 msaitoh /* not found */
4810 1.218 msaitoh return -1;
4811 1.218 msaitoh }
4812 1.218 msaitoh
4813 1.218 msaitoh static int
4814 1.208 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
4815 1.208 msaitoh {
4816 1.208 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
4817 1.210 msaitoh uint16_t offset = EEPROM_OFF_MACADDR;
4818 1.208 msaitoh int do_invert = 0;
4819 1.208 msaitoh
4820 1.218 msaitoh switch (sc->sc_type) {
4821 1.218 msaitoh case WM_T_82580:
4822 1.218 msaitoh case WM_T_82580ER:
4823 1.218 msaitoh switch (sc->sc_funcid) {
4824 1.218 msaitoh case 0:
4825 1.218 msaitoh /* default value (== EEPROM_OFF_MACADDR) */
4826 1.218 msaitoh break;
4827 1.218 msaitoh case 1:
4828 1.218 msaitoh offset = EEPROM_OFF_LAN1;
4829 1.218 msaitoh break;
4830 1.218 msaitoh case 2:
4831 1.218 msaitoh offset = EEPROM_OFF_LAN2;
4832 1.218 msaitoh break;
4833 1.218 msaitoh case 3:
4834 1.218 msaitoh offset = EEPROM_OFF_LAN3;
4835 1.218 msaitoh break;
4836 1.218 msaitoh default:
4837 1.218 msaitoh goto bad;
4838 1.218 msaitoh /* NOTREACHED */
4839 1.208 msaitoh break;
4840 1.218 msaitoh }
4841 1.218 msaitoh break;
4842 1.218 msaitoh case WM_T_82571:
4843 1.218 msaitoh case WM_T_82575:
4844 1.218 msaitoh case WM_T_82576:
4845 1.218 msaitoh case WM_T_80003:
4846 1.218 msaitoh if (wm_check_alt_mac_addr(sc) != 0) {
4847 1.218 msaitoh /* reset the offset to LAN0 */
4848 1.218 msaitoh offset = EEPROM_OFF_MACADDR;
4849 1.218 msaitoh if ((sc->sc_funcid & 0x01) == 1)
4850 1.208 msaitoh do_invert = 1;
4851 1.218 msaitoh goto do_read;
4852 1.218 msaitoh }
4853 1.218 msaitoh switch (sc->sc_funcid) {
4854 1.218 msaitoh case 0:
4855 1.218 msaitoh /*
4856 1.218 msaitoh * The offset is the value in EEPROM_ALT_MAC_ADDR_PTR
4857 1.218 msaitoh * itself.
4858 1.218 msaitoh */
4859 1.218 msaitoh break;
4860 1.218 msaitoh case 1:
4861 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN1;
4862 1.218 msaitoh break;
4863 1.218 msaitoh case 2:
4864 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN2;
4865 1.218 msaitoh break;
4866 1.218 msaitoh case 3:
4867 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN3;
4868 1.208 msaitoh break;
4869 1.208 msaitoh default:
4870 1.218 msaitoh goto bad;
4871 1.218 msaitoh /* NOTREACHED */
4872 1.208 msaitoh break;
4873 1.208 msaitoh }
4874 1.218 msaitoh break;
4875 1.218 msaitoh default:
4876 1.218 msaitoh if ((sc->sc_funcid & 0x01) == 1)
4877 1.218 msaitoh do_invert = 1;
4878 1.218 msaitoh break;
4879 1.218 msaitoh }
4880 1.210 msaitoh
4881 1.208 msaitoh do_read:
4882 1.208 msaitoh if (wm_read_eeprom(sc, offset, sizeof(myea) / sizeof(myea[0]),
4883 1.208 msaitoh myea) != 0) {
4884 1.208 msaitoh goto bad;
4885 1.208 msaitoh }
4886 1.208 msaitoh
4887 1.208 msaitoh enaddr[0] = myea[0] & 0xff;
4888 1.208 msaitoh enaddr[1] = myea[0] >> 8;
4889 1.208 msaitoh enaddr[2] = myea[1] & 0xff;
4890 1.208 msaitoh enaddr[3] = myea[1] >> 8;
4891 1.208 msaitoh enaddr[4] = myea[2] & 0xff;
4892 1.208 msaitoh enaddr[5] = myea[2] >> 8;
4893 1.208 msaitoh
4894 1.208 msaitoh /*
4895 1.208 msaitoh * Toggle the LSB of the MAC address on the second port
4896 1.208 msaitoh * of some dual port cards.
4897 1.208 msaitoh */
4898 1.208 msaitoh if (do_invert != 0)
4899 1.208 msaitoh enaddr[5] ^= 1;
4900 1.208 msaitoh
4901 1.208 msaitoh return 0;
4902 1.208 msaitoh
4903 1.208 msaitoh bad:
4904 1.208 msaitoh aprint_error_dev(sc->sc_dev, "unable to read Ethernet address\n");
4905 1.208 msaitoh
4906 1.208 msaitoh return -1;
4907 1.208 msaitoh }
4908 1.208 msaitoh
4909 1.1 thorpej /*
4910 1.1 thorpej * wm_add_rxbuf:
4911 1.1 thorpej *
4912 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
4913 1.1 thorpej */
4914 1.47 thorpej static int
4915 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
4916 1.1 thorpej {
4917 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
4918 1.1 thorpej struct mbuf *m;
4919 1.1 thorpej int error;
4920 1.1 thorpej
4921 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
4922 1.1 thorpej if (m == NULL)
4923 1.194 msaitoh return ENOBUFS;
4924 1.1 thorpej
4925 1.1 thorpej MCLGET(m, M_DONTWAIT);
4926 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
4927 1.1 thorpej m_freem(m);
4928 1.194 msaitoh return ENOBUFS;
4929 1.1 thorpej }
4930 1.1 thorpej
4931 1.1 thorpej if (rxs->rxs_mbuf != NULL)
4932 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4933 1.1 thorpej
4934 1.1 thorpej rxs->rxs_mbuf = m;
4935 1.1 thorpej
4936 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4937 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4938 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
4939 1.1 thorpej if (error) {
4940 1.84 thorpej /* XXX XXX XXX */
4941 1.160 christos aprint_error_dev(sc->sc_dev,
4942 1.160 christos "unable to load rx DMA map %d, error = %d\n",
4943 1.158 cegger idx, error);
4944 1.84 thorpej panic("wm_add_rxbuf");
4945 1.1 thorpej }
4946 1.1 thorpej
4947 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4948 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4949 1.1 thorpej
4950 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4951 1.199 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4952 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4953 1.199 msaitoh } else
4954 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
4955 1.1 thorpej
4956 1.194 msaitoh return 0;
4957 1.1 thorpej }
4958 1.1 thorpej
4959 1.1 thorpej /*
4960 1.1 thorpej * wm_set_ral:
4961 1.1 thorpej *
4962 1.1 thorpej * Set an entery in the receive address list.
4963 1.1 thorpej */
4964 1.1 thorpej static void
4965 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
4966 1.1 thorpej {
4967 1.1 thorpej uint32_t ral_lo, ral_hi;
4968 1.1 thorpej
4969 1.1 thorpej if (enaddr != NULL) {
4970 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
4971 1.1 thorpej (enaddr[3] << 24);
4972 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
4973 1.1 thorpej ral_hi |= RAL_AV;
4974 1.1 thorpej } else {
4975 1.1 thorpej ral_lo = 0;
4976 1.1 thorpej ral_hi = 0;
4977 1.1 thorpej }
4978 1.1 thorpej
4979 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
4980 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
4981 1.1 thorpej ral_lo);
4982 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
4983 1.1 thorpej ral_hi);
4984 1.1 thorpej } else {
4985 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
4986 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
4987 1.1 thorpej }
4988 1.1 thorpej }
4989 1.1 thorpej
4990 1.1 thorpej /*
4991 1.1 thorpej * wm_mchash:
4992 1.1 thorpej *
4993 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
4994 1.1 thorpej * multicast filter.
4995 1.1 thorpej */
4996 1.1 thorpej static uint32_t
4997 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
4998 1.1 thorpej {
4999 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
5000 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
5001 1.139 bouyer static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
5002 1.139 bouyer static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
5003 1.1 thorpej uint32_t hash;
5004 1.1 thorpej
5005 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5006 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5007 1.221 msaitoh || (sc->sc_type == WM_T_PCH2)) {
5008 1.139 bouyer hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
5009 1.139 bouyer (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
5010 1.139 bouyer return (hash & 0x3ff);
5011 1.139 bouyer }
5012 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
5013 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
5014 1.1 thorpej
5015 1.1 thorpej return (hash & 0xfff);
5016 1.1 thorpej }
5017 1.1 thorpej
5018 1.1 thorpej /*
5019 1.1 thorpej * wm_set_filter:
5020 1.1 thorpej *
5021 1.1 thorpej * Set up the receive filter.
5022 1.1 thorpej */
5023 1.47 thorpej static void
5024 1.1 thorpej wm_set_filter(struct wm_softc *sc)
5025 1.1 thorpej {
5026 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
5027 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5028 1.1 thorpej struct ether_multi *enm;
5029 1.1 thorpej struct ether_multistep step;
5030 1.1 thorpej bus_addr_t mta_reg;
5031 1.1 thorpej uint32_t hash, reg, bit;
5032 1.139 bouyer int i, size;
5033 1.1 thorpej
5034 1.11 thorpej if (sc->sc_type >= WM_T_82544)
5035 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
5036 1.1 thorpej else
5037 1.1 thorpej mta_reg = WMREG_MTA;
5038 1.1 thorpej
5039 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
5040 1.1 thorpej
5041 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
5042 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
5043 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
5044 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
5045 1.1 thorpej goto allmulti;
5046 1.1 thorpej }
5047 1.1 thorpej
5048 1.1 thorpej /*
5049 1.1 thorpej * Set the station address in the first RAL slot, and
5050 1.1 thorpej * clear the remaining slots.
5051 1.1 thorpej */
5052 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5053 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5054 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
5055 1.139 bouyer size = WM_ICH8_RAL_TABSIZE;
5056 1.139 bouyer else
5057 1.139 bouyer size = WM_RAL_TABSIZE;
5058 1.143 dyoung wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
5059 1.139 bouyer for (i = 1; i < size; i++)
5060 1.1 thorpej wm_set_ral(sc, NULL, i);
5061 1.1 thorpej
5062 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5063 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5064 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
5065 1.139 bouyer size = WM_ICH8_MC_TABSIZE;
5066 1.139 bouyer else
5067 1.139 bouyer size = WM_MC_TABSIZE;
5068 1.1 thorpej /* Clear out the multicast table. */
5069 1.139 bouyer for (i = 0; i < size; i++)
5070 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
5071 1.1 thorpej
5072 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
5073 1.1 thorpej while (enm != NULL) {
5074 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
5075 1.1 thorpej /*
5076 1.1 thorpej * We must listen to a range of multicast addresses.
5077 1.1 thorpej * For now, just accept all multicasts, rather than
5078 1.1 thorpej * trying to set only those filter bits needed to match
5079 1.1 thorpej * the range. (At this time, the only use of address
5080 1.1 thorpej * ranges is for IP multicast routing, for which the
5081 1.1 thorpej * range is big enough to require all bits set.)
5082 1.1 thorpej */
5083 1.1 thorpej goto allmulti;
5084 1.1 thorpej }
5085 1.1 thorpej
5086 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
5087 1.1 thorpej
5088 1.139 bouyer reg = (hash >> 5);
5089 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5090 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5091 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
5092 1.139 bouyer reg &= 0x1f;
5093 1.139 bouyer else
5094 1.139 bouyer reg &= 0x7f;
5095 1.1 thorpej bit = hash & 0x1f;
5096 1.1 thorpej
5097 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
5098 1.1 thorpej hash |= 1U << bit;
5099 1.1 thorpej
5100 1.1 thorpej /* XXX Hardware bug?? */
5101 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
5102 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
5103 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
5104 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
5105 1.1 thorpej } else
5106 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
5107 1.1 thorpej
5108 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
5109 1.1 thorpej }
5110 1.1 thorpej
5111 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
5112 1.1 thorpej goto setit;
5113 1.1 thorpej
5114 1.1 thorpej allmulti:
5115 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
5116 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
5117 1.1 thorpej
5118 1.1 thorpej setit:
5119 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
5120 1.1 thorpej }
5121 1.1 thorpej
5122 1.1 thorpej /*
5123 1.1 thorpej * wm_tbi_mediainit:
5124 1.1 thorpej *
5125 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
5126 1.1 thorpej */
5127 1.47 thorpej static void
5128 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
5129 1.1 thorpej {
5130 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5131 1.1 thorpej const char *sep = "";
5132 1.1 thorpej
5133 1.11 thorpej if (sc->sc_type < WM_T_82543)
5134 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
5135 1.1 thorpej else
5136 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
5137 1.1 thorpej
5138 1.173 msaitoh sc->sc_tbi_anegticks = 5;
5139 1.173 msaitoh
5140 1.173 msaitoh /* Initialize our media structures */
5141 1.173 msaitoh sc->sc_mii.mii_ifp = ifp;
5142 1.173 msaitoh
5143 1.173 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
5144 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
5145 1.1 thorpej wm_tbi_mediastatus);
5146 1.1 thorpej
5147 1.1 thorpej /*
5148 1.1 thorpej * SWD Pins:
5149 1.1 thorpej *
5150 1.1 thorpej * 0 = Link LED (output)
5151 1.1 thorpej * 1 = Loss Of Signal (input)
5152 1.1 thorpej */
5153 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
5154 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
5155 1.1 thorpej
5156 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5157 1.1 thorpej
5158 1.27 christos #define ADD(ss, mm, dd) \
5159 1.1 thorpej do { \
5160 1.84 thorpej aprint_normal("%s%s", sep, ss); \
5161 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
5162 1.1 thorpej sep = ", "; \
5163 1.1 thorpej } while (/*CONSTCOND*/0)
5164 1.1 thorpej
5165 1.160 christos aprint_normal_dev(sc->sc_dev, "");
5166 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
5167 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
5168 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
5169 1.84 thorpej aprint_normal("\n");
5170 1.1 thorpej
5171 1.1 thorpej #undef ADD
5172 1.1 thorpej
5173 1.198 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
5174 1.1 thorpej }
5175 1.1 thorpej
5176 1.1 thorpej /*
5177 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
5178 1.1 thorpej *
5179 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
5180 1.1 thorpej */
5181 1.47 thorpej static void
5182 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5183 1.1 thorpej {
5184 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5185 1.173 msaitoh uint32_t ctrl, status;
5186 1.1 thorpej
5187 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
5188 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
5189 1.1 thorpej
5190 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5191 1.173 msaitoh if ((status & STATUS_LU) == 0) {
5192 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
5193 1.1 thorpej return;
5194 1.1 thorpej }
5195 1.1 thorpej
5196 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
5197 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
5198 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
5199 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
5200 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5201 1.71 thorpej if (ctrl & CTRL_RFCE)
5202 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
5203 1.71 thorpej if (ctrl & CTRL_TFCE)
5204 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
5205 1.1 thorpej }
5206 1.1 thorpej
5207 1.1 thorpej /*
5208 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
5209 1.1 thorpej *
5210 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
5211 1.1 thorpej */
5212 1.47 thorpej static int
5213 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
5214 1.1 thorpej {
5215 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5216 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5217 1.1 thorpej uint32_t status;
5218 1.1 thorpej int i;
5219 1.1 thorpej
5220 1.173 msaitoh sc->sc_txcw = 0;
5221 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
5222 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
5223 1.173 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
5224 1.198 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5225 1.173 msaitoh sc->sc_txcw |= TXCW_ANE;
5226 1.134 msaitoh } else {
5227 1.173 msaitoh /*
5228 1.173 msaitoh * If autonegotiation is turned off, force link up and turn on
5229 1.173 msaitoh * full duplex
5230 1.173 msaitoh */
5231 1.134 msaitoh sc->sc_txcw &= ~TXCW_ANE;
5232 1.134 msaitoh sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
5233 1.173 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
5234 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5235 1.134 msaitoh delay(1000);
5236 1.134 msaitoh }
5237 1.1 thorpej
5238 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
5239 1.160 christos device_xname(sc->sc_dev),sc->sc_txcw));
5240 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5241 1.1 thorpej delay(10000);
5242 1.1 thorpej
5243 1.134 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
5244 1.160 christos DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
5245 1.134 msaitoh
5246 1.198 msaitoh /*
5247 1.134 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
5248 1.134 msaitoh * optics detect a signal, 0 if they don't.
5249 1.134 msaitoh */
5250 1.173 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
5251 1.1 thorpej /* Have signal; wait for the link to come up. */
5252 1.134 msaitoh
5253 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5254 1.134 msaitoh /*
5255 1.134 msaitoh * Reset the link, and let autonegotiation do its thing
5256 1.134 msaitoh */
5257 1.134 msaitoh sc->sc_ctrl |= CTRL_LRST;
5258 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5259 1.134 msaitoh delay(1000);
5260 1.134 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5261 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5262 1.134 msaitoh delay(1000);
5263 1.134 msaitoh }
5264 1.134 msaitoh
5265 1.173 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
5266 1.1 thorpej delay(10000);
5267 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
5268 1.1 thorpej break;
5269 1.1 thorpej }
5270 1.1 thorpej
5271 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
5272 1.160 christos device_xname(sc->sc_dev),i));
5273 1.134 msaitoh
5274 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
5275 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,
5276 1.134 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
5277 1.160 christos device_xname(sc->sc_dev),status, STATUS_LU));
5278 1.1 thorpej if (status & STATUS_LU) {
5279 1.1 thorpej /* Link is up. */
5280 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5281 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
5282 1.160 christos device_xname(sc->sc_dev),
5283 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5284 1.173 msaitoh
5285 1.173 msaitoh /*
5286 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
5287 1.173 msaitoh * so we should update sc->sc_ctrl
5288 1.173 msaitoh */
5289 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
5290 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5291 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
5292 1.1 thorpej if (status & STATUS_FD)
5293 1.1 thorpej sc->sc_tctl |=
5294 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5295 1.1 thorpej else
5296 1.1 thorpej sc->sc_tctl |=
5297 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
5298 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
5299 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
5300 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5301 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
5302 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
5303 1.71 thorpej sc->sc_fcrtl);
5304 1.1 thorpej sc->sc_tbi_linkup = 1;
5305 1.1 thorpej } else {
5306 1.173 msaitoh if (i == WM_LINKUP_TIMEOUT)
5307 1.173 msaitoh wm_check_for_link(sc);
5308 1.1 thorpej /* Link is down. */
5309 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5310 1.1 thorpej ("%s: LINK: set media -> link down\n",
5311 1.160 christos device_xname(sc->sc_dev)));
5312 1.1 thorpej sc->sc_tbi_linkup = 0;
5313 1.1 thorpej }
5314 1.1 thorpej } else {
5315 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
5316 1.160 christos device_xname(sc->sc_dev)));
5317 1.1 thorpej sc->sc_tbi_linkup = 0;
5318 1.1 thorpej }
5319 1.1 thorpej
5320 1.1 thorpej wm_tbi_set_linkled(sc);
5321 1.1 thorpej
5322 1.194 msaitoh return 0;
5323 1.1 thorpej }
5324 1.1 thorpej
5325 1.1 thorpej /*
5326 1.1 thorpej * wm_tbi_set_linkled:
5327 1.1 thorpej *
5328 1.1 thorpej * Update the link LED on 1000BASE-X devices.
5329 1.1 thorpej */
5330 1.47 thorpej static void
5331 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
5332 1.1 thorpej {
5333 1.1 thorpej
5334 1.1 thorpej if (sc->sc_tbi_linkup)
5335 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
5336 1.1 thorpej else
5337 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
5338 1.1 thorpej
5339 1.173 msaitoh /* 82540 or newer devices are active low */
5340 1.173 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
5341 1.173 msaitoh
5342 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5343 1.1 thorpej }
5344 1.1 thorpej
5345 1.1 thorpej /*
5346 1.1 thorpej * wm_tbi_check_link:
5347 1.1 thorpej *
5348 1.1 thorpej * Check the link on 1000BASE-X devices.
5349 1.1 thorpej */
5350 1.47 thorpej static void
5351 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
5352 1.1 thorpej {
5353 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5354 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5355 1.1 thorpej uint32_t rxcw, ctrl, status;
5356 1.1 thorpej
5357 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5358 1.1 thorpej
5359 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
5360 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5361 1.1 thorpej
5362 1.173 msaitoh /* set link status */
5363 1.1 thorpej if ((status & STATUS_LU) == 0) {
5364 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5365 1.160 christos ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
5366 1.1 thorpej sc->sc_tbi_linkup = 0;
5367 1.173 msaitoh } else if (sc->sc_tbi_linkup == 0) {
5368 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5369 1.160 christos ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
5370 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5371 1.1 thorpej sc->sc_tbi_linkup = 1;
5372 1.1 thorpej }
5373 1.1 thorpej
5374 1.173 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
5375 1.173 msaitoh && ((status & STATUS_LU) == 0)) {
5376 1.173 msaitoh sc->sc_tbi_linkup = 0;
5377 1.173 msaitoh if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
5378 1.173 msaitoh /* RXCFG storm! */
5379 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
5380 1.173 msaitoh sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
5381 1.173 msaitoh wm_init(ifp);
5382 1.173 msaitoh wm_start(ifp);
5383 1.173 msaitoh } else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5384 1.173 msaitoh /* If the timer expired, retry autonegotiation */
5385 1.173 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
5386 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
5387 1.173 msaitoh sc->sc_tbi_ticks = 0;
5388 1.173 msaitoh /*
5389 1.173 msaitoh * Reset the link, and let autonegotiation do
5390 1.173 msaitoh * its thing
5391 1.173 msaitoh */
5392 1.173 msaitoh sc->sc_ctrl |= CTRL_LRST;
5393 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5394 1.173 msaitoh delay(1000);
5395 1.173 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5396 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5397 1.173 msaitoh delay(1000);
5398 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW,
5399 1.173 msaitoh sc->sc_txcw & ~TXCW_ANE);
5400 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5401 1.173 msaitoh }
5402 1.173 msaitoh }
5403 1.173 msaitoh }
5404 1.173 msaitoh
5405 1.1 thorpej wm_tbi_set_linkled(sc);
5406 1.1 thorpej }
5407 1.1 thorpej
5408 1.1 thorpej /*
5409 1.1 thorpej * wm_gmii_reset:
5410 1.1 thorpej *
5411 1.1 thorpej * Reset the PHY.
5412 1.1 thorpej */
5413 1.47 thorpej static void
5414 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
5415 1.1 thorpej {
5416 1.1 thorpej uint32_t reg;
5417 1.189 msaitoh int rv;
5418 1.1 thorpej
5419 1.189 msaitoh /* get phy semaphore */
5420 1.189 msaitoh switch (sc->sc_type) {
5421 1.189 msaitoh case WM_T_82571:
5422 1.189 msaitoh case WM_T_82572:
5423 1.189 msaitoh case WM_T_82573:
5424 1.189 msaitoh case WM_T_82574:
5425 1.189 msaitoh case WM_T_82583:
5426 1.192 msaitoh /* XXX should get sw semaphore, too */
5427 1.189 msaitoh rv = wm_get_swsm_semaphore(sc);
5428 1.189 msaitoh break;
5429 1.199 msaitoh case WM_T_82575:
5430 1.199 msaitoh case WM_T_82576:
5431 1.199 msaitoh case WM_T_82580:
5432 1.199 msaitoh case WM_T_82580ER:
5433 1.189 msaitoh case WM_T_80003:
5434 1.199 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5435 1.189 msaitoh break;
5436 1.189 msaitoh case WM_T_ICH8:
5437 1.189 msaitoh case WM_T_ICH9:
5438 1.189 msaitoh case WM_T_ICH10:
5439 1.190 msaitoh case WM_T_PCH:
5440 1.221 msaitoh case WM_T_PCH2:
5441 1.189 msaitoh rv = wm_get_swfwhw_semaphore(sc);
5442 1.189 msaitoh break;
5443 1.189 msaitoh default:
5444 1.189 msaitoh /* nothing to do*/
5445 1.189 msaitoh rv = 0;
5446 1.189 msaitoh break;
5447 1.139 bouyer }
5448 1.189 msaitoh if (rv != 0) {
5449 1.189 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5450 1.189 msaitoh __func__);
5451 1.189 msaitoh return;
5452 1.127 bouyer }
5453 1.1 thorpej
5454 1.186 msaitoh switch (sc->sc_type) {
5455 1.186 msaitoh case WM_T_82542_2_0:
5456 1.186 msaitoh case WM_T_82542_2_1:
5457 1.189 msaitoh /* null */
5458 1.186 msaitoh break;
5459 1.186 msaitoh case WM_T_82543:
5460 1.148 simonb /*
5461 1.148 simonb * With 82543, we need to force speed and duplex on the MAC
5462 1.148 simonb * equal to what the PHY speed and duplex configuration is.
5463 1.148 simonb * In addition, we need to perform a hardware reset on the PHY
5464 1.148 simonb * to take it out of reset.
5465 1.148 simonb */
5466 1.148 simonb sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5467 1.148 simonb CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5468 1.133 msaitoh
5469 1.1 thorpej /* The PHY reset pin is active-low. */
5470 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
5471 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
5472 1.1 thorpej CTRL_EXT_SWDPIN(4));
5473 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
5474 1.1 thorpej
5475 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5476 1.186 msaitoh delay(10*1000);
5477 1.1 thorpej
5478 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
5479 1.186 msaitoh delay(150);
5480 1.1 thorpej #if 0
5481 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
5482 1.1 thorpej #endif
5483 1.189 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
5484 1.186 msaitoh break;
5485 1.186 msaitoh case WM_T_82544: /* reset 10000us */
5486 1.186 msaitoh case WM_T_82540:
5487 1.186 msaitoh case WM_T_82545:
5488 1.186 msaitoh case WM_T_82545_3:
5489 1.186 msaitoh case WM_T_82546:
5490 1.186 msaitoh case WM_T_82546_3:
5491 1.186 msaitoh case WM_T_82541:
5492 1.186 msaitoh case WM_T_82541_2:
5493 1.186 msaitoh case WM_T_82547:
5494 1.186 msaitoh case WM_T_82547_2:
5495 1.186 msaitoh case WM_T_82571: /* reset 100us */
5496 1.186 msaitoh case WM_T_82572:
5497 1.186 msaitoh case WM_T_82573:
5498 1.186 msaitoh case WM_T_82574:
5499 1.199 msaitoh case WM_T_82575:
5500 1.199 msaitoh case WM_T_82576:
5501 1.199 msaitoh case WM_T_82580:
5502 1.199 msaitoh case WM_T_82580ER:
5503 1.186 msaitoh case WM_T_82583:
5504 1.186 msaitoh case WM_T_80003:
5505 1.186 msaitoh /* generic reset */
5506 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5507 1.219 bouyer delay(20000);
5508 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5509 1.219 bouyer delay(20000);
5510 1.186 msaitoh
5511 1.186 msaitoh if ((sc->sc_type == WM_T_82541)
5512 1.186 msaitoh || (sc->sc_type == WM_T_82541_2)
5513 1.186 msaitoh || (sc->sc_type == WM_T_82547)
5514 1.186 msaitoh || (sc->sc_type == WM_T_82547_2)) {
5515 1.186 msaitoh /* workaround for igp are done in igp_reset() */
5516 1.186 msaitoh /* XXX add code to set LED after phy reset */
5517 1.186 msaitoh }
5518 1.186 msaitoh break;
5519 1.186 msaitoh case WM_T_ICH8:
5520 1.186 msaitoh case WM_T_ICH9:
5521 1.186 msaitoh case WM_T_ICH10:
5522 1.190 msaitoh case WM_T_PCH:
5523 1.221 msaitoh case WM_T_PCH2:
5524 1.186 msaitoh /* generic reset */
5525 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5526 1.186 msaitoh delay(100);
5527 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5528 1.188 msaitoh delay(150);
5529 1.186 msaitoh break;
5530 1.186 msaitoh default:
5531 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
5532 1.189 msaitoh __func__);
5533 1.186 msaitoh break;
5534 1.1 thorpej }
5535 1.186 msaitoh
5536 1.189 msaitoh /* release PHY semaphore */
5537 1.189 msaitoh switch (sc->sc_type) {
5538 1.189 msaitoh case WM_T_82571:
5539 1.189 msaitoh case WM_T_82572:
5540 1.189 msaitoh case WM_T_82573:
5541 1.189 msaitoh case WM_T_82574:
5542 1.189 msaitoh case WM_T_82583:
5543 1.207 msaitoh /* XXX should put sw semaphore, too */
5544 1.189 msaitoh wm_put_swsm_semaphore(sc);
5545 1.189 msaitoh break;
5546 1.199 msaitoh case WM_T_82575:
5547 1.199 msaitoh case WM_T_82576:
5548 1.199 msaitoh case WM_T_82580:
5549 1.199 msaitoh case WM_T_82580ER:
5550 1.189 msaitoh case WM_T_80003:
5551 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5552 1.189 msaitoh break;
5553 1.189 msaitoh case WM_T_ICH8:
5554 1.189 msaitoh case WM_T_ICH9:
5555 1.189 msaitoh case WM_T_ICH10:
5556 1.190 msaitoh case WM_T_PCH:
5557 1.221 msaitoh case WM_T_PCH2:
5558 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5559 1.189 msaitoh break;
5560 1.189 msaitoh default:
5561 1.189 msaitoh /* nothing to do*/
5562 1.189 msaitoh rv = 0;
5563 1.189 msaitoh break;
5564 1.189 msaitoh }
5565 1.189 msaitoh
5566 1.189 msaitoh /* get_cfg_done */
5567 1.189 msaitoh wm_get_cfg_done(sc);
5568 1.189 msaitoh
5569 1.189 msaitoh /* extra setup */
5570 1.189 msaitoh switch (sc->sc_type) {
5571 1.189 msaitoh case WM_T_82542_2_0:
5572 1.189 msaitoh case WM_T_82542_2_1:
5573 1.189 msaitoh case WM_T_82543:
5574 1.189 msaitoh case WM_T_82544:
5575 1.189 msaitoh case WM_T_82540:
5576 1.189 msaitoh case WM_T_82545:
5577 1.189 msaitoh case WM_T_82545_3:
5578 1.189 msaitoh case WM_T_82546:
5579 1.189 msaitoh case WM_T_82546_3:
5580 1.189 msaitoh case WM_T_82541_2:
5581 1.189 msaitoh case WM_T_82547_2:
5582 1.189 msaitoh case WM_T_82571:
5583 1.189 msaitoh case WM_T_82572:
5584 1.189 msaitoh case WM_T_82573:
5585 1.189 msaitoh case WM_T_82574:
5586 1.199 msaitoh case WM_T_82575:
5587 1.199 msaitoh case WM_T_82576:
5588 1.199 msaitoh case WM_T_82580:
5589 1.199 msaitoh case WM_T_82580ER:
5590 1.189 msaitoh case WM_T_82583:
5591 1.189 msaitoh case WM_T_80003:
5592 1.189 msaitoh /* null */
5593 1.189 msaitoh break;
5594 1.189 msaitoh case WM_T_82541:
5595 1.189 msaitoh case WM_T_82547:
5596 1.189 msaitoh /* XXX Configure actively LED after PHY reset */
5597 1.189 msaitoh break;
5598 1.189 msaitoh case WM_T_ICH8:
5599 1.189 msaitoh case WM_T_ICH9:
5600 1.189 msaitoh case WM_T_ICH10:
5601 1.190 msaitoh case WM_T_PCH:
5602 1.221 msaitoh case WM_T_PCH2:
5603 1.192 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
5604 1.189 msaitoh delay(10*1000);
5605 1.190 msaitoh
5606 1.221 msaitoh if (sc->sc_type == WM_T_PCH)
5607 1.192 msaitoh wm_hv_phy_workaround_ich8lan(sc);
5608 1.190 msaitoh
5609 1.221 msaitoh if (sc->sc_type == WM_T_PCH2)
5610 1.221 msaitoh wm_lv_phy_workaround_ich8lan(sc);
5611 1.221 msaitoh
5612 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
5613 1.192 msaitoh /*
5614 1.192 msaitoh * dummy read to clear the phy wakeup bit after lcd
5615 1.192 msaitoh * reset
5616 1.192 msaitoh */
5617 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
5618 1.190 msaitoh }
5619 1.190 msaitoh
5620 1.192 msaitoh /*
5621 1.192 msaitoh * XXX Configure the LCD with th extended configuration region
5622 1.192 msaitoh * in NVM
5623 1.192 msaitoh */
5624 1.192 msaitoh
5625 1.192 msaitoh /* Configure the LCD with the OEM bits in NVM */
5626 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
5627 1.191 msaitoh /*
5628 1.191 msaitoh * Disable LPLU.
5629 1.191 msaitoh * XXX It seems that 82567 has LPLU, too.
5630 1.191 msaitoh */
5631 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
5632 1.191 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
5633 1.191 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
5634 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
5635 1.190 msaitoh }
5636 1.189 msaitoh break;
5637 1.189 msaitoh default:
5638 1.189 msaitoh panic("%s: unknown type\n", __func__);
5639 1.189 msaitoh break;
5640 1.189 msaitoh }
5641 1.1 thorpej }
5642 1.1 thorpej
5643 1.1 thorpej /*
5644 1.1 thorpej * wm_gmii_mediainit:
5645 1.1 thorpej *
5646 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
5647 1.1 thorpej */
5648 1.47 thorpej static void
5649 1.191 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
5650 1.1 thorpej {
5651 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5652 1.1 thorpej
5653 1.1 thorpej /* We have MII. */
5654 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
5655 1.1 thorpej
5656 1.177 msaitoh if (sc->sc_type == WM_T_80003)
5657 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
5658 1.127 bouyer else
5659 1.127 bouyer sc->sc_tipg = TIPG_1000T_DFLT;
5660 1.1 thorpej
5661 1.1 thorpej /*
5662 1.1 thorpej * Let the chip set speed/duplex on its own based on
5663 1.1 thorpej * signals from the PHY.
5664 1.127 bouyer * XXXbouyer - I'm not sure this is right for the 80003,
5665 1.127 bouyer * the em driver only sets CTRL_SLU here - but it seems to work.
5666 1.1 thorpej */
5667 1.133 msaitoh sc->sc_ctrl |= CTRL_SLU;
5668 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5669 1.1 thorpej
5670 1.1 thorpej /* Initialize our media structures and probe the GMII. */
5671 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
5672 1.1 thorpej
5673 1.191 msaitoh switch (prodid) {
5674 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
5675 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
5676 1.192 msaitoh /* 82577 */
5677 1.192 msaitoh sc->sc_phytype = WMPHY_82577;
5678 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5679 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5680 1.192 msaitoh break;
5681 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
5682 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
5683 1.192 msaitoh /* 82578 */
5684 1.192 msaitoh sc->sc_phytype = WMPHY_82578;
5685 1.192 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5686 1.192 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5687 1.191 msaitoh break;
5688 1.221 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
5689 1.221 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
5690 1.221 msaitoh /* 82578 */
5691 1.221 msaitoh sc->sc_phytype = WMPHY_82579;
5692 1.221 msaitoh sc->sc_mii.mii_readreg = wm_gmii_hv_readreg;
5693 1.221 msaitoh sc->sc_mii.mii_writereg = wm_gmii_hv_writereg;
5694 1.221 msaitoh break;
5695 1.191 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
5696 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
5697 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
5698 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
5699 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
5700 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
5701 1.191 msaitoh /* 82567 */
5702 1.192 msaitoh sc->sc_phytype = WMPHY_BM;
5703 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5704 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5705 1.191 msaitoh break;
5706 1.191 msaitoh default:
5707 1.199 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0) {
5708 1.199 msaitoh sc->sc_mii.mii_readreg = wm_sgmii_readreg;
5709 1.199 msaitoh sc->sc_mii.mii_writereg = wm_sgmii_writereg;
5710 1.199 msaitoh } else if (sc->sc_type >= WM_T_80003) {
5711 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
5712 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
5713 1.191 msaitoh } else if (sc->sc_type >= WM_T_82544) {
5714 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
5715 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
5716 1.191 msaitoh } else {
5717 1.191 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
5718 1.191 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
5719 1.191 msaitoh }
5720 1.191 msaitoh break;
5721 1.1 thorpej }
5722 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
5723 1.1 thorpej
5724 1.1 thorpej wm_gmii_reset(sc);
5725 1.1 thorpej
5726 1.152 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
5727 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
5728 1.1 thorpej wm_gmii_mediastatus);
5729 1.1 thorpej
5730 1.208 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
5731 1.208 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)) {
5732 1.208 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
5733 1.208 msaitoh /* Attach only one port */
5734 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
5735 1.208 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5736 1.208 msaitoh } else {
5737 1.208 msaitoh int i;
5738 1.208 msaitoh uint32_t ctrl_ext;
5739 1.208 msaitoh
5740 1.208 msaitoh /* Power on sgmii phy if it is disabled */
5741 1.208 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
5742 1.208 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
5743 1.208 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
5744 1.208 msaitoh CSR_WRITE_FLUSH(sc);
5745 1.208 msaitoh delay(300*1000); /* XXX too long */
5746 1.208 msaitoh
5747 1.208 msaitoh /* from 1 to 8 */
5748 1.208 msaitoh for (i = 1; i < 8; i++)
5749 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
5750 1.208 msaitoh i, MII_OFFSET_ANY, MIIF_DOPAUSE);
5751 1.208 msaitoh
5752 1.208 msaitoh /* restore previous sfp cage power state */
5753 1.208 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
5754 1.208 msaitoh }
5755 1.208 msaitoh } else {
5756 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5757 1.208 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5758 1.208 msaitoh }
5759 1.184 msaitoh
5760 1.221 msaitoh if ((sc->sc_type == WM_T_PCH2) &&
5761 1.221 msaitoh (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL)) {
5762 1.221 msaitoh wm_set_mdio_slow_mode_hv(sc);
5763 1.221 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5764 1.221 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5765 1.221 msaitoh }
5766 1.221 msaitoh
5767 1.184 msaitoh if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5768 1.184 msaitoh /* if failed, retry with *_bm_* */
5769 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5770 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5771 1.184 msaitoh
5772 1.184 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5773 1.184 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5774 1.184 msaitoh }
5775 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5776 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
5777 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
5778 1.192 msaitoh sc->sc_phytype = WMPHY_NONE;
5779 1.192 msaitoh } else {
5780 1.202 msaitoh /* Check PHY type */
5781 1.202 msaitoh uint32_t model;
5782 1.202 msaitoh struct mii_softc *child;
5783 1.202 msaitoh
5784 1.202 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
5785 1.202 msaitoh if (device_is_a(child->mii_dev, "igphy")) {
5786 1.202 msaitoh struct igphy_softc *isc = (struct igphy_softc *)child;
5787 1.202 msaitoh
5788 1.202 msaitoh model = isc->sc_mii.mii_mpd_model;
5789 1.202 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
5790 1.202 msaitoh sc->sc_phytype = WMPHY_IGP_3;
5791 1.202 msaitoh }
5792 1.202 msaitoh
5793 1.202 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
5794 1.192 msaitoh }
5795 1.1 thorpej }
5796 1.1 thorpej
5797 1.1 thorpej /*
5798 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
5799 1.1 thorpej *
5800 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
5801 1.1 thorpej */
5802 1.47 thorpej static void
5803 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5804 1.1 thorpej {
5805 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5806 1.1 thorpej
5807 1.152 dyoung ether_mediastatus(ifp, ifmr);
5808 1.198 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
5809 1.198 msaitoh | sc->sc_flowflags;
5810 1.1 thorpej }
5811 1.1 thorpej
5812 1.1 thorpej /*
5813 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
5814 1.1 thorpej *
5815 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
5816 1.1 thorpej */
5817 1.47 thorpej static int
5818 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
5819 1.1 thorpej {
5820 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5821 1.127 bouyer struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5822 1.152 dyoung int rc;
5823 1.1 thorpej
5824 1.152 dyoung if ((ifp->if_flags & IFF_UP) == 0)
5825 1.152 dyoung return 0;
5826 1.152 dyoung
5827 1.152 dyoung sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
5828 1.152 dyoung sc->sc_ctrl |= CTRL_SLU;
5829 1.152 dyoung if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
5830 1.152 dyoung || (sc->sc_type > WM_T_82543)) {
5831 1.152 dyoung sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
5832 1.152 dyoung } else {
5833 1.152 dyoung sc->sc_ctrl &= ~CTRL_ASDE;
5834 1.152 dyoung sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5835 1.152 dyoung if (ife->ifm_media & IFM_FDX)
5836 1.152 dyoung sc->sc_ctrl |= CTRL_FD;
5837 1.194 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
5838 1.152 dyoung case IFM_10_T:
5839 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_10;
5840 1.152 dyoung break;
5841 1.152 dyoung case IFM_100_TX:
5842 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_100;
5843 1.152 dyoung break;
5844 1.152 dyoung case IFM_1000_T:
5845 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_1000;
5846 1.152 dyoung break;
5847 1.152 dyoung default:
5848 1.152 dyoung panic("wm_gmii_mediachange: bad media 0x%x",
5849 1.152 dyoung ife->ifm_media);
5850 1.127 bouyer }
5851 1.127 bouyer }
5852 1.152 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5853 1.152 dyoung if (sc->sc_type <= WM_T_82543)
5854 1.152 dyoung wm_gmii_reset(sc);
5855 1.152 dyoung
5856 1.152 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
5857 1.152 dyoung return 0;
5858 1.152 dyoung return rc;
5859 1.1 thorpej }
5860 1.1 thorpej
5861 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
5862 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
5863 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
5864 1.1 thorpej
5865 1.1 thorpej static void
5866 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
5867 1.1 thorpej {
5868 1.1 thorpej uint32_t i, v;
5869 1.1 thorpej
5870 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5871 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5872 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
5873 1.1 thorpej
5874 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
5875 1.1 thorpej if (data & i)
5876 1.1 thorpej v |= MDI_IO;
5877 1.1 thorpej else
5878 1.1 thorpej v &= ~MDI_IO;
5879 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5880 1.1 thorpej delay(10);
5881 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5882 1.1 thorpej delay(10);
5883 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5884 1.1 thorpej delay(10);
5885 1.1 thorpej }
5886 1.1 thorpej }
5887 1.1 thorpej
5888 1.1 thorpej static uint32_t
5889 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
5890 1.1 thorpej {
5891 1.1 thorpej uint32_t v, i, data = 0;
5892 1.1 thorpej
5893 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5894 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5895 1.1 thorpej v |= CTRL_SWDPIO(3);
5896 1.1 thorpej
5897 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5898 1.1 thorpej delay(10);
5899 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5900 1.1 thorpej delay(10);
5901 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5902 1.1 thorpej delay(10);
5903 1.1 thorpej
5904 1.1 thorpej for (i = 0; i < 16; i++) {
5905 1.1 thorpej data <<= 1;
5906 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5907 1.1 thorpej delay(10);
5908 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
5909 1.1 thorpej data |= 1;
5910 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5911 1.1 thorpej delay(10);
5912 1.1 thorpej }
5913 1.1 thorpej
5914 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5915 1.1 thorpej delay(10);
5916 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5917 1.1 thorpej delay(10);
5918 1.1 thorpej
5919 1.194 msaitoh return data;
5920 1.1 thorpej }
5921 1.1 thorpej
5922 1.1 thorpej #undef MDI_IO
5923 1.1 thorpej #undef MDI_DIR
5924 1.1 thorpej #undef MDI_CLK
5925 1.1 thorpej
5926 1.1 thorpej /*
5927 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
5928 1.1 thorpej *
5929 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
5930 1.1 thorpej */
5931 1.47 thorpej static int
5932 1.157 dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
5933 1.1 thorpej {
5934 1.157 dyoung struct wm_softc *sc = device_private(self);
5935 1.1 thorpej int rv;
5936 1.1 thorpej
5937 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5938 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
5939 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
5940 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
5941 1.1 thorpej
5942 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
5943 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
5944 1.160 christos device_xname(sc->sc_dev), phy, reg, rv));
5945 1.1 thorpej
5946 1.194 msaitoh return rv;
5947 1.1 thorpej }
5948 1.1 thorpej
5949 1.1 thorpej /*
5950 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
5951 1.1 thorpej *
5952 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
5953 1.1 thorpej */
5954 1.47 thorpej static void
5955 1.157 dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
5956 1.1 thorpej {
5957 1.157 dyoung struct wm_softc *sc = device_private(self);
5958 1.1 thorpej
5959 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5960 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
5961 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
5962 1.1 thorpej (MII_COMMAND_START << 30), 32);
5963 1.1 thorpej }
5964 1.1 thorpej
5965 1.1 thorpej /*
5966 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
5967 1.1 thorpej *
5968 1.1 thorpej * Read a PHY register on the GMII.
5969 1.1 thorpej */
5970 1.47 thorpej static int
5971 1.157 dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
5972 1.1 thorpej {
5973 1.157 dyoung struct wm_softc *sc = device_private(self);
5974 1.60 ichiro uint32_t mdic = 0;
5975 1.1 thorpej int i, rv;
5976 1.1 thorpej
5977 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
5978 1.1 thorpej MDIC_REGADD(reg));
5979 1.1 thorpej
5980 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
5981 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5982 1.1 thorpej if (mdic & MDIC_READY)
5983 1.1 thorpej break;
5984 1.200 msaitoh delay(50);
5985 1.1 thorpej }
5986 1.1 thorpej
5987 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
5988 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
5989 1.160 christos device_xname(sc->sc_dev), phy, reg);
5990 1.1 thorpej rv = 0;
5991 1.1 thorpej } else if (mdic & MDIC_E) {
5992 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
5993 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
5994 1.160 christos device_xname(sc->sc_dev), phy, reg);
5995 1.1 thorpej #endif
5996 1.1 thorpej rv = 0;
5997 1.1 thorpej } else {
5998 1.1 thorpej rv = MDIC_DATA(mdic);
5999 1.1 thorpej if (rv == 0xffff)
6000 1.1 thorpej rv = 0;
6001 1.1 thorpej }
6002 1.1 thorpej
6003 1.194 msaitoh return rv;
6004 1.1 thorpej }
6005 1.1 thorpej
6006 1.1 thorpej /*
6007 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
6008 1.1 thorpej *
6009 1.1 thorpej * Write a PHY register on the GMII.
6010 1.1 thorpej */
6011 1.47 thorpej static void
6012 1.157 dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
6013 1.1 thorpej {
6014 1.157 dyoung struct wm_softc *sc = device_private(self);
6015 1.60 ichiro uint32_t mdic = 0;
6016 1.1 thorpej int i;
6017 1.1 thorpej
6018 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
6019 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
6020 1.1 thorpej
6021 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
6022 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
6023 1.1 thorpej if (mdic & MDIC_READY)
6024 1.1 thorpej break;
6025 1.200 msaitoh delay(50);
6026 1.1 thorpej }
6027 1.1 thorpej
6028 1.1 thorpej if ((mdic & MDIC_READY) == 0)
6029 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
6030 1.160 christos device_xname(sc->sc_dev), phy, reg);
6031 1.1 thorpej else if (mdic & MDIC_E)
6032 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
6033 1.160 christos device_xname(sc->sc_dev), phy, reg);
6034 1.1 thorpej }
6035 1.1 thorpej
6036 1.1 thorpej /*
6037 1.127 bouyer * wm_gmii_i80003_readreg: [mii interface function]
6038 1.127 bouyer *
6039 1.127 bouyer * Read a PHY register on the kumeran
6040 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
6041 1.127 bouyer * ressource ...
6042 1.127 bouyer */
6043 1.127 bouyer static int
6044 1.157 dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
6045 1.127 bouyer {
6046 1.157 dyoung struct wm_softc *sc = device_private(self);
6047 1.199 msaitoh int sem;
6048 1.127 bouyer int rv;
6049 1.127 bouyer
6050 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
6051 1.127 bouyer return 0;
6052 1.127 bouyer
6053 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6054 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6055 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6056 1.169 msaitoh __func__);
6057 1.127 bouyer return 0;
6058 1.169 msaitoh }
6059 1.127 bouyer
6060 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6061 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6062 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6063 1.127 bouyer } else {
6064 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6065 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6066 1.127 bouyer }
6067 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6068 1.168 msaitoh delay(200);
6069 1.168 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6070 1.168 msaitoh delay(200);
6071 1.127 bouyer
6072 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6073 1.194 msaitoh return rv;
6074 1.127 bouyer }
6075 1.127 bouyer
6076 1.127 bouyer /*
6077 1.127 bouyer * wm_gmii_i80003_writereg: [mii interface function]
6078 1.127 bouyer *
6079 1.127 bouyer * Write a PHY register on the kumeran.
6080 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
6081 1.127 bouyer * ressource ...
6082 1.127 bouyer */
6083 1.127 bouyer static void
6084 1.157 dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
6085 1.127 bouyer {
6086 1.157 dyoung struct wm_softc *sc = device_private(self);
6087 1.199 msaitoh int sem;
6088 1.127 bouyer
6089 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
6090 1.127 bouyer return;
6091 1.127 bouyer
6092 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6093 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6094 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6095 1.169 msaitoh __func__);
6096 1.127 bouyer return;
6097 1.169 msaitoh }
6098 1.127 bouyer
6099 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6100 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6101 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6102 1.127 bouyer } else {
6103 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6104 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6105 1.127 bouyer }
6106 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6107 1.168 msaitoh delay(200);
6108 1.168 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6109 1.168 msaitoh delay(200);
6110 1.127 bouyer
6111 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6112 1.127 bouyer }
6113 1.127 bouyer
6114 1.127 bouyer /*
6115 1.167 msaitoh * wm_gmii_bm_readreg: [mii interface function]
6116 1.167 msaitoh *
6117 1.167 msaitoh * Read a PHY register on the kumeran
6118 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6119 1.167 msaitoh * ressource ...
6120 1.167 msaitoh */
6121 1.167 msaitoh static int
6122 1.167 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
6123 1.167 msaitoh {
6124 1.167 msaitoh struct wm_softc *sc = device_private(self);
6125 1.199 msaitoh int sem;
6126 1.167 msaitoh int rv;
6127 1.167 msaitoh
6128 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6129 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6130 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6131 1.169 msaitoh __func__);
6132 1.167 msaitoh return 0;
6133 1.169 msaitoh }
6134 1.167 msaitoh
6135 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6136 1.167 msaitoh if (phy == 1)
6137 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
6138 1.167 msaitoh reg);
6139 1.167 msaitoh else
6140 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6141 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
6142 1.167 msaitoh
6143 1.167 msaitoh }
6144 1.167 msaitoh
6145 1.167 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6146 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6147 1.194 msaitoh return rv;
6148 1.167 msaitoh }
6149 1.167 msaitoh
6150 1.167 msaitoh /*
6151 1.167 msaitoh * wm_gmii_bm_writereg: [mii interface function]
6152 1.167 msaitoh *
6153 1.167 msaitoh * Write a PHY register on the kumeran.
6154 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6155 1.167 msaitoh * ressource ...
6156 1.167 msaitoh */
6157 1.167 msaitoh static void
6158 1.167 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
6159 1.167 msaitoh {
6160 1.167 msaitoh struct wm_softc *sc = device_private(self);
6161 1.199 msaitoh int sem;
6162 1.167 msaitoh
6163 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6164 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6165 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6166 1.169 msaitoh __func__);
6167 1.167 msaitoh return;
6168 1.169 msaitoh }
6169 1.167 msaitoh
6170 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6171 1.167 msaitoh if (phy == 1)
6172 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
6173 1.167 msaitoh reg);
6174 1.167 msaitoh else
6175 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6176 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
6177 1.167 msaitoh
6178 1.167 msaitoh }
6179 1.167 msaitoh
6180 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6181 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6182 1.167 msaitoh }
6183 1.167 msaitoh
6184 1.192 msaitoh static void
6185 1.192 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
6186 1.192 msaitoh {
6187 1.192 msaitoh struct wm_softc *sc = device_private(self);
6188 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
6189 1.192 msaitoh uint16_t wuce;
6190 1.192 msaitoh
6191 1.192 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
6192 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
6193 1.192 msaitoh /* XXX e1000 driver do nothing... why? */
6194 1.192 msaitoh }
6195 1.192 msaitoh
6196 1.192 msaitoh /* Set page 769 */
6197 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6198 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6199 1.192 msaitoh
6200 1.192 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
6201 1.192 msaitoh
6202 1.192 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
6203 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
6204 1.192 msaitoh wuce | BM_WUC_ENABLE_BIT);
6205 1.192 msaitoh
6206 1.192 msaitoh /* Select page 800 */
6207 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6208 1.192 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
6209 1.192 msaitoh
6210 1.192 msaitoh /* Write page 800 */
6211 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
6212 1.198 msaitoh
6213 1.192 msaitoh if (rd)
6214 1.192 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
6215 1.192 msaitoh else
6216 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
6217 1.192 msaitoh
6218 1.192 msaitoh /* Set page 769 */
6219 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6220 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6221 1.192 msaitoh
6222 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
6223 1.192 msaitoh }
6224 1.192 msaitoh
6225 1.167 msaitoh /*
6226 1.192 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6227 1.191 msaitoh *
6228 1.191 msaitoh * Read a PHY register on the kumeran
6229 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6230 1.191 msaitoh * ressource ...
6231 1.191 msaitoh */
6232 1.191 msaitoh static int
6233 1.192 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
6234 1.191 msaitoh {
6235 1.191 msaitoh struct wm_softc *sc = device_private(self);
6236 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6237 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6238 1.192 msaitoh uint16_t val;
6239 1.191 msaitoh int rv;
6240 1.191 msaitoh
6241 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6242 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6243 1.191 msaitoh __func__);
6244 1.191 msaitoh return 0;
6245 1.191 msaitoh }
6246 1.191 msaitoh
6247 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6248 1.192 msaitoh if (sc->sc_phytype == WMPHY_82577) {
6249 1.192 msaitoh /* XXX must write */
6250 1.192 msaitoh }
6251 1.192 msaitoh
6252 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6253 1.192 msaitoh if (page == BM_WUC_PAGE) {
6254 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
6255 1.192 msaitoh return val;
6256 1.192 msaitoh }
6257 1.192 msaitoh
6258 1.192 msaitoh /*
6259 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6260 1.192 msaitoh * own func
6261 1.192 msaitoh */
6262 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6263 1.192 msaitoh printf("gmii_hv_readreg!!!\n");
6264 1.192 msaitoh return 0;
6265 1.192 msaitoh }
6266 1.192 msaitoh
6267 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6268 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6269 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6270 1.191 msaitoh }
6271 1.191 msaitoh
6272 1.192 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
6273 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6274 1.194 msaitoh return rv;
6275 1.191 msaitoh }
6276 1.191 msaitoh
6277 1.191 msaitoh /*
6278 1.192 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6279 1.191 msaitoh *
6280 1.191 msaitoh * Write a PHY register on the kumeran.
6281 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6282 1.191 msaitoh * ressource ...
6283 1.191 msaitoh */
6284 1.191 msaitoh static void
6285 1.192 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
6286 1.191 msaitoh {
6287 1.191 msaitoh struct wm_softc *sc = device_private(self);
6288 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6289 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6290 1.191 msaitoh
6291 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6292 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6293 1.191 msaitoh __func__);
6294 1.191 msaitoh return;
6295 1.191 msaitoh }
6296 1.191 msaitoh
6297 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6298 1.192 msaitoh
6299 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6300 1.192 msaitoh if (page == BM_WUC_PAGE) {
6301 1.192 msaitoh uint16_t tmp;
6302 1.192 msaitoh
6303 1.192 msaitoh tmp = val;
6304 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
6305 1.192 msaitoh return;
6306 1.192 msaitoh }
6307 1.192 msaitoh
6308 1.192 msaitoh /*
6309 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6310 1.192 msaitoh * own func
6311 1.192 msaitoh */
6312 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6313 1.192 msaitoh printf("gmii_hv_writereg!!!\n");
6314 1.192 msaitoh return;
6315 1.192 msaitoh }
6316 1.192 msaitoh
6317 1.192 msaitoh /*
6318 1.192 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
6319 1.192 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
6320 1.192 msaitoh */
6321 1.192 msaitoh
6322 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6323 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6324 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6325 1.191 msaitoh }
6326 1.191 msaitoh
6327 1.192 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
6328 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6329 1.191 msaitoh }
6330 1.191 msaitoh
6331 1.191 msaitoh /*
6332 1.199 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6333 1.199 msaitoh *
6334 1.199 msaitoh * Read a PHY register on the kumeran
6335 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6336 1.199 msaitoh * ressource ...
6337 1.199 msaitoh */
6338 1.199 msaitoh static int
6339 1.199 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
6340 1.199 msaitoh {
6341 1.199 msaitoh struct wm_softc *sc = device_private(self);
6342 1.199 msaitoh uint32_t i2ccmd;
6343 1.199 msaitoh int i, rv;
6344 1.199 msaitoh
6345 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6346 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6347 1.199 msaitoh __func__);
6348 1.199 msaitoh return 0;
6349 1.199 msaitoh }
6350 1.199 msaitoh
6351 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6352 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6353 1.199 msaitoh | I2CCMD_OPCODE_READ;
6354 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6355 1.199 msaitoh
6356 1.199 msaitoh /* Poll the ready bit */
6357 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6358 1.199 msaitoh delay(50);
6359 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6360 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6361 1.199 msaitoh break;
6362 1.199 msaitoh }
6363 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
6364 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
6365 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
6366 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
6367 1.199 msaitoh
6368 1.199 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
6369 1.199 msaitoh
6370 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
6371 1.199 msaitoh return rv;
6372 1.199 msaitoh }
6373 1.199 msaitoh
6374 1.199 msaitoh /*
6375 1.199 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6376 1.199 msaitoh *
6377 1.199 msaitoh * Write a PHY register on the kumeran.
6378 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6379 1.199 msaitoh * ressource ...
6380 1.199 msaitoh */
6381 1.199 msaitoh static void
6382 1.199 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
6383 1.199 msaitoh {
6384 1.199 msaitoh struct wm_softc *sc = device_private(self);
6385 1.199 msaitoh uint32_t i2ccmd;
6386 1.199 msaitoh int i;
6387 1.199 msaitoh
6388 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6389 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6390 1.199 msaitoh __func__);
6391 1.199 msaitoh return;
6392 1.199 msaitoh }
6393 1.199 msaitoh
6394 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6395 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6396 1.199 msaitoh | I2CCMD_OPCODE_WRITE;
6397 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6398 1.199 msaitoh
6399 1.199 msaitoh /* Poll the ready bit */
6400 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6401 1.199 msaitoh delay(50);
6402 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6403 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6404 1.199 msaitoh break;
6405 1.199 msaitoh }
6406 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
6407 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
6408 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
6409 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
6410 1.199 msaitoh
6411 1.199 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6412 1.199 msaitoh }
6413 1.199 msaitoh
6414 1.199 msaitoh /*
6415 1.1 thorpej * wm_gmii_statchg: [mii interface function]
6416 1.1 thorpej *
6417 1.1 thorpej * Callback from MII layer when media changes.
6418 1.1 thorpej */
6419 1.47 thorpej static void
6420 1.157 dyoung wm_gmii_statchg(device_t self)
6421 1.1 thorpej {
6422 1.157 dyoung struct wm_softc *sc = device_private(self);
6423 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
6424 1.1 thorpej
6425 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
6426 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
6427 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
6428 1.71 thorpej
6429 1.71 thorpej /*
6430 1.71 thorpej * Get flow control negotiation result.
6431 1.71 thorpej */
6432 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
6433 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
6434 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
6435 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
6436 1.71 thorpej }
6437 1.71 thorpej
6438 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
6439 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
6440 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
6441 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
6442 1.71 thorpej }
6443 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
6444 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
6445 1.71 thorpej }
6446 1.1 thorpej
6447 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
6448 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6449 1.160 christos ("%s: LINK: statchg: FDX\n", device_xname(sc->sc_dev)));
6450 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
6451 1.198 msaitoh } else {
6452 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
6453 1.160 christos ("%s: LINK: statchg: HDX\n", device_xname(sc->sc_dev)));
6454 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
6455 1.1 thorpej }
6456 1.1 thorpej
6457 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6458 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
6459 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
6460 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
6461 1.178 msaitoh if (sc->sc_type == WM_T_80003) {
6462 1.194 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
6463 1.127 bouyer case IFM_1000_T:
6464 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6465 1.127 bouyer KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
6466 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
6467 1.127 bouyer break;
6468 1.127 bouyer default:
6469 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
6470 1.127 bouyer KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
6471 1.127 bouyer sc->sc_tipg = TIPG_10_100_80003_DFLT;
6472 1.127 bouyer break;
6473 1.127 bouyer }
6474 1.127 bouyer CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
6475 1.127 bouyer }
6476 1.127 bouyer }
6477 1.127 bouyer
6478 1.127 bouyer /*
6479 1.178 msaitoh * wm_kmrn_readreg:
6480 1.127 bouyer *
6481 1.127 bouyer * Read a kumeran register
6482 1.127 bouyer */
6483 1.127 bouyer static int
6484 1.178 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
6485 1.127 bouyer {
6486 1.127 bouyer int rv;
6487 1.127 bouyer
6488 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6489 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6490 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6491 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6492 1.178 msaitoh return 0;
6493 1.178 msaitoh }
6494 1.215 taca } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6495 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6496 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6497 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6498 1.178 msaitoh return 0;
6499 1.178 msaitoh }
6500 1.169 msaitoh }
6501 1.127 bouyer
6502 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6503 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6504 1.127 bouyer KUMCTRLSTA_REN);
6505 1.127 bouyer delay(2);
6506 1.127 bouyer
6507 1.127 bouyer rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
6508 1.178 msaitoh
6509 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6510 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6511 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6512 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6513 1.178 msaitoh
6514 1.194 msaitoh return rv;
6515 1.127 bouyer }
6516 1.127 bouyer
6517 1.127 bouyer /*
6518 1.178 msaitoh * wm_kmrn_writereg:
6519 1.127 bouyer *
6520 1.127 bouyer * Write a kumeran register
6521 1.127 bouyer */
6522 1.127 bouyer static void
6523 1.178 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
6524 1.127 bouyer {
6525 1.127 bouyer
6526 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
6527 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
6528 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6529 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6530 1.178 msaitoh return;
6531 1.178 msaitoh }
6532 1.215 taca } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
6533 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6534 1.178 msaitoh aprint_error_dev(sc->sc_dev,
6535 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
6536 1.178 msaitoh return;
6537 1.178 msaitoh }
6538 1.169 msaitoh }
6539 1.127 bouyer
6540 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
6541 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
6542 1.127 bouyer (val & KUMCTRLSTA_MASK));
6543 1.178 msaitoh
6544 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
6545 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
6546 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
6547 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
6548 1.1 thorpej }
6549 1.117 msaitoh
6550 1.117 msaitoh static int
6551 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
6552 1.117 msaitoh {
6553 1.117 msaitoh uint32_t eecd = 0;
6554 1.117 msaitoh
6555 1.185 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
6556 1.185 msaitoh || sc->sc_type == WM_T_82583) {
6557 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
6558 1.117 msaitoh
6559 1.117 msaitoh /* Isolate bits 15 & 16 */
6560 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
6561 1.117 msaitoh
6562 1.117 msaitoh /* If both bits are set, device is Flash type */
6563 1.185 msaitoh if (eecd == 0x03)
6564 1.117 msaitoh return 0;
6565 1.117 msaitoh }
6566 1.117 msaitoh return 1;
6567 1.117 msaitoh }
6568 1.117 msaitoh
6569 1.117 msaitoh static int
6570 1.127 bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
6571 1.117 msaitoh {
6572 1.117 msaitoh int32_t timeout;
6573 1.117 msaitoh uint32_t swsm;
6574 1.117 msaitoh
6575 1.117 msaitoh /* Get the FW semaphore. */
6576 1.117 msaitoh timeout = 1000 + 1; /* XXX */
6577 1.117 msaitoh while (timeout) {
6578 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6579 1.117 msaitoh swsm |= SWSM_SWESMBI;
6580 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6581 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
6582 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6583 1.119 uebayasi if (swsm & SWSM_SWESMBI)
6584 1.117 msaitoh break;
6585 1.117 msaitoh
6586 1.117 msaitoh delay(50);
6587 1.117 msaitoh timeout--;
6588 1.117 msaitoh }
6589 1.117 msaitoh
6590 1.117 msaitoh if (timeout == 0) {
6591 1.160 christos aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
6592 1.117 msaitoh /* Release semaphores */
6593 1.127 bouyer wm_put_swsm_semaphore(sc);
6594 1.117 msaitoh return 1;
6595 1.117 msaitoh }
6596 1.117 msaitoh return 0;
6597 1.117 msaitoh }
6598 1.117 msaitoh
6599 1.117 msaitoh static void
6600 1.127 bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
6601 1.117 msaitoh {
6602 1.117 msaitoh uint32_t swsm;
6603 1.117 msaitoh
6604 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
6605 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
6606 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
6607 1.117 msaitoh }
6608 1.127 bouyer
6609 1.127 bouyer static int
6610 1.136 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6611 1.136 msaitoh {
6612 1.127 bouyer uint32_t swfw_sync;
6613 1.127 bouyer uint32_t swmask = mask << SWFW_SOFT_SHIFT;
6614 1.127 bouyer uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
6615 1.127 bouyer int timeout = 200;
6616 1.127 bouyer
6617 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6618 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6619 1.169 msaitoh if (wm_get_swsm_semaphore(sc)) {
6620 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6621 1.169 msaitoh "%s: failed to get semaphore\n",
6622 1.169 msaitoh __func__);
6623 1.127 bouyer return 1;
6624 1.169 msaitoh }
6625 1.127 bouyer }
6626 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6627 1.127 bouyer if ((swfw_sync & (swmask | fwmask)) == 0) {
6628 1.127 bouyer swfw_sync |= swmask;
6629 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6630 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6631 1.127 bouyer wm_put_swsm_semaphore(sc);
6632 1.127 bouyer return 0;
6633 1.127 bouyer }
6634 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6635 1.127 bouyer wm_put_swsm_semaphore(sc);
6636 1.127 bouyer delay(5000);
6637 1.127 bouyer }
6638 1.127 bouyer printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
6639 1.160 christos device_xname(sc->sc_dev), mask, swfw_sync);
6640 1.127 bouyer return 1;
6641 1.127 bouyer }
6642 1.127 bouyer
6643 1.127 bouyer static void
6644 1.136 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
6645 1.136 msaitoh {
6646 1.127 bouyer uint32_t swfw_sync;
6647 1.127 bouyer
6648 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
6649 1.127 bouyer while (wm_get_swsm_semaphore(sc) != 0)
6650 1.127 bouyer continue;
6651 1.127 bouyer }
6652 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
6653 1.127 bouyer swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
6654 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
6655 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
6656 1.127 bouyer wm_put_swsm_semaphore(sc);
6657 1.127 bouyer }
6658 1.139 bouyer
6659 1.139 bouyer static int
6660 1.139 bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
6661 1.139 bouyer {
6662 1.139 bouyer uint32_t ext_ctrl;
6663 1.139 bouyer int timeout = 200;
6664 1.139 bouyer
6665 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
6666 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6667 1.139 bouyer ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
6668 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6669 1.139 bouyer
6670 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6671 1.139 bouyer if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
6672 1.139 bouyer return 0;
6673 1.139 bouyer delay(5000);
6674 1.139 bouyer }
6675 1.178 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
6676 1.160 christos device_xname(sc->sc_dev), ext_ctrl);
6677 1.139 bouyer return 1;
6678 1.139 bouyer }
6679 1.139 bouyer
6680 1.139 bouyer static void
6681 1.139 bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
6682 1.139 bouyer {
6683 1.139 bouyer uint32_t ext_ctrl;
6684 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
6685 1.139 bouyer ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
6686 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
6687 1.139 bouyer }
6688 1.139 bouyer
6689 1.169 msaitoh static int
6690 1.169 msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
6691 1.169 msaitoh {
6692 1.169 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
6693 1.169 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
6694 1.169 msaitoh
6695 1.190 msaitoh if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
6696 1.169 msaitoh /* Value of bit 22 corresponds to the flash bank we're on. */
6697 1.169 msaitoh *bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
6698 1.169 msaitoh } else {
6699 1.223 matt uint8_t bank_high_byte;
6700 1.169 msaitoh wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
6701 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6702 1.169 msaitoh *bank = 0;
6703 1.169 msaitoh else {
6704 1.169 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
6705 1.169 msaitoh &bank_high_byte);
6706 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
6707 1.169 msaitoh *bank = 1;
6708 1.169 msaitoh else {
6709 1.169 msaitoh aprint_error_dev(sc->sc_dev,
6710 1.169 msaitoh "EEPROM not present\n");
6711 1.169 msaitoh return -1;
6712 1.169 msaitoh }
6713 1.169 msaitoh }
6714 1.169 msaitoh }
6715 1.169 msaitoh
6716 1.169 msaitoh return 0;
6717 1.169 msaitoh }
6718 1.169 msaitoh
6719 1.139 bouyer /******************************************************************************
6720 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
6721 1.139 bouyer * register.
6722 1.139 bouyer *
6723 1.139 bouyer * sc - Struct containing variables accessed by shared code
6724 1.139 bouyer * offset - offset of word in the EEPROM to read
6725 1.139 bouyer * data - word read from the EEPROM
6726 1.139 bouyer * words - number of words to read
6727 1.139 bouyer *****************************************************************************/
6728 1.139 bouyer static int
6729 1.139 bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
6730 1.139 bouyer {
6731 1.194 msaitoh int32_t error = 0;
6732 1.194 msaitoh uint32_t flash_bank = 0;
6733 1.194 msaitoh uint32_t act_offset = 0;
6734 1.194 msaitoh uint32_t bank_offset = 0;
6735 1.194 msaitoh uint16_t word = 0;
6736 1.194 msaitoh uint16_t i = 0;
6737 1.194 msaitoh
6738 1.194 msaitoh /* We need to know which is the valid flash bank. In the event
6739 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
6740 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
6741 1.194 msaitoh * to be updated with each read.
6742 1.194 msaitoh */
6743 1.194 msaitoh error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
6744 1.194 msaitoh if (error) {
6745 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
6746 1.169 msaitoh __func__);
6747 1.194 msaitoh return error;
6748 1.194 msaitoh }
6749 1.139 bouyer
6750 1.194 msaitoh /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
6751 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
6752 1.139 bouyer
6753 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
6754 1.194 msaitoh if (error) {
6755 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6756 1.169 msaitoh __func__);
6757 1.194 msaitoh return error;
6758 1.194 msaitoh }
6759 1.139 bouyer
6760 1.194 msaitoh for (i = 0; i < words; i++) {
6761 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
6762 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
6763 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
6764 1.194 msaitoh if (error) {
6765 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
6766 1.194 msaitoh __func__);
6767 1.194 msaitoh break;
6768 1.194 msaitoh }
6769 1.194 msaitoh data[i] = word;
6770 1.194 msaitoh }
6771 1.194 msaitoh
6772 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
6773 1.194 msaitoh return error;
6774 1.139 bouyer }
6775 1.139 bouyer
6776 1.139 bouyer /******************************************************************************
6777 1.139 bouyer * This function does initial flash setup so that a new read/write/erase cycle
6778 1.139 bouyer * can be started.
6779 1.139 bouyer *
6780 1.139 bouyer * sc - The pointer to the hw structure
6781 1.139 bouyer ****************************************************************************/
6782 1.139 bouyer static int32_t
6783 1.139 bouyer wm_ich8_cycle_init(struct wm_softc *sc)
6784 1.139 bouyer {
6785 1.194 msaitoh uint16_t hsfsts;
6786 1.194 msaitoh int32_t error = 1;
6787 1.194 msaitoh int32_t i = 0;
6788 1.194 msaitoh
6789 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6790 1.194 msaitoh
6791 1.194 msaitoh /* May be check the Flash Des Valid bit in Hw status */
6792 1.194 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
6793 1.194 msaitoh return error;
6794 1.194 msaitoh }
6795 1.194 msaitoh
6796 1.194 msaitoh /* Clear FCERR in Hw status by writing 1 */
6797 1.194 msaitoh /* Clear DAEL in Hw status by writing a 1 */
6798 1.194 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
6799 1.194 msaitoh
6800 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6801 1.194 msaitoh
6802 1.194 msaitoh /*
6803 1.194 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
6804 1.194 msaitoh * against, in order to start a new cycle or FDONE bit should be
6805 1.194 msaitoh * changed in the hardware so that it is 1 after harware reset, which
6806 1.194 msaitoh * can then be used as an indication whether a cycle is in progress or
6807 1.215 taca * has been completed .. we should also have some software semaphore
6808 1.215 taca * mechanism to guard FDONE or the cycle in progress bit so that two
6809 1.194 msaitoh * threads access to those bits can be sequentiallized or a way so that
6810 1.194 msaitoh * 2 threads dont start the cycle at the same time
6811 1.194 msaitoh */
6812 1.194 msaitoh
6813 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6814 1.194 msaitoh /*
6815 1.194 msaitoh * There is no cycle running at present, so we can start a
6816 1.194 msaitoh * cycle
6817 1.194 msaitoh */
6818 1.194 msaitoh
6819 1.194 msaitoh /* Begin by setting Flash Cycle Done. */
6820 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6821 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6822 1.194 msaitoh error = 0;
6823 1.194 msaitoh } else {
6824 1.194 msaitoh /*
6825 1.194 msaitoh * otherwise poll for sometime so the current cycle has a
6826 1.194 msaitoh * chance to end before giving up.
6827 1.194 msaitoh */
6828 1.194 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
6829 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6830 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
6831 1.194 msaitoh error = 0;
6832 1.194 msaitoh break;
6833 1.194 msaitoh }
6834 1.194 msaitoh delay(1);
6835 1.194 msaitoh }
6836 1.194 msaitoh if (error == 0) {
6837 1.194 msaitoh /*
6838 1.194 msaitoh * Successful in waiting for previous cycle to timeout,
6839 1.194 msaitoh * now set the Flash Cycle Done.
6840 1.194 msaitoh */
6841 1.194 msaitoh hsfsts |= HSFSTS_DONE;
6842 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
6843 1.194 msaitoh }
6844 1.194 msaitoh }
6845 1.194 msaitoh return error;
6846 1.139 bouyer }
6847 1.139 bouyer
6848 1.139 bouyer /******************************************************************************
6849 1.139 bouyer * This function starts a flash cycle and waits for its completion
6850 1.139 bouyer *
6851 1.139 bouyer * sc - The pointer to the hw structure
6852 1.139 bouyer ****************************************************************************/
6853 1.139 bouyer static int32_t
6854 1.139 bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
6855 1.139 bouyer {
6856 1.194 msaitoh uint16_t hsflctl;
6857 1.194 msaitoh uint16_t hsfsts;
6858 1.194 msaitoh int32_t error = 1;
6859 1.194 msaitoh uint32_t i = 0;
6860 1.194 msaitoh
6861 1.194 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
6862 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6863 1.194 msaitoh hsflctl |= HSFCTL_GO;
6864 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6865 1.194 msaitoh
6866 1.194 msaitoh /* wait till FDONE bit is set to 1 */
6867 1.194 msaitoh do {
6868 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6869 1.194 msaitoh if (hsfsts & HSFSTS_DONE)
6870 1.194 msaitoh break;
6871 1.194 msaitoh delay(1);
6872 1.194 msaitoh i++;
6873 1.194 msaitoh } while (i < timeout);
6874 1.194 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
6875 1.194 msaitoh error = 0;
6876 1.194 msaitoh
6877 1.194 msaitoh return error;
6878 1.139 bouyer }
6879 1.139 bouyer
6880 1.139 bouyer /******************************************************************************
6881 1.139 bouyer * Reads a byte or word from the NVM using the ICH8 flash access registers.
6882 1.139 bouyer *
6883 1.139 bouyer * sc - The pointer to the hw structure
6884 1.139 bouyer * index - The index of the byte or word to read.
6885 1.139 bouyer * size - Size of data to read, 1=byte 2=word
6886 1.139 bouyer * data - Pointer to the word to store the value read.
6887 1.139 bouyer *****************************************************************************/
6888 1.139 bouyer static int32_t
6889 1.139 bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
6890 1.194 msaitoh uint32_t size, uint16_t* data)
6891 1.139 bouyer {
6892 1.194 msaitoh uint16_t hsfsts;
6893 1.194 msaitoh uint16_t hsflctl;
6894 1.194 msaitoh uint32_t flash_linear_address;
6895 1.194 msaitoh uint32_t flash_data = 0;
6896 1.194 msaitoh int32_t error = 1;
6897 1.194 msaitoh int32_t count = 0;
6898 1.194 msaitoh
6899 1.194 msaitoh if (size < 1 || size > 2 || data == 0x0 ||
6900 1.194 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
6901 1.194 msaitoh return error;
6902 1.194 msaitoh
6903 1.194 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
6904 1.194 msaitoh sc->sc_ich8_flash_base;
6905 1.194 msaitoh
6906 1.194 msaitoh do {
6907 1.194 msaitoh delay(1);
6908 1.194 msaitoh /* Steps */
6909 1.194 msaitoh error = wm_ich8_cycle_init(sc);
6910 1.194 msaitoh if (error)
6911 1.194 msaitoh break;
6912 1.194 msaitoh
6913 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
6914 1.194 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
6915 1.194 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
6916 1.194 msaitoh & HSFCTL_BCOUNT_MASK;
6917 1.194 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
6918 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
6919 1.139 bouyer
6920 1.194 msaitoh /*
6921 1.194 msaitoh * Write the last 24 bits of index into Flash Linear address
6922 1.194 msaitoh * field in Flash Address
6923 1.194 msaitoh */
6924 1.194 msaitoh /* TODO: TBD maybe check the index against the size of flash */
6925 1.194 msaitoh
6926 1.194 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
6927 1.194 msaitoh
6928 1.194 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
6929 1.194 msaitoh
6930 1.194 msaitoh /*
6931 1.194 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
6932 1.194 msaitoh * the whole sequence a few more times, else read in (shift in)
6933 1.194 msaitoh * the Flash Data0, the order is least significant byte first
6934 1.194 msaitoh * msb to lsb
6935 1.194 msaitoh */
6936 1.194 msaitoh if (error == 0) {
6937 1.194 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
6938 1.194 msaitoh if (size == 1)
6939 1.194 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
6940 1.194 msaitoh else if (size == 2)
6941 1.194 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
6942 1.194 msaitoh break;
6943 1.194 msaitoh } else {
6944 1.194 msaitoh /*
6945 1.194 msaitoh * If we've gotten here, then things are probably
6946 1.194 msaitoh * completely hosed, but if the error condition is
6947 1.194 msaitoh * detected, it won't hurt to give it another try...
6948 1.194 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
6949 1.194 msaitoh */
6950 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
6951 1.194 msaitoh if (hsfsts & HSFSTS_ERR) {
6952 1.194 msaitoh /* Repeat for some time before giving up. */
6953 1.194 msaitoh continue;
6954 1.194 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
6955 1.194 msaitoh break;
6956 1.194 msaitoh }
6957 1.194 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
6958 1.194 msaitoh
6959 1.194 msaitoh return error;
6960 1.139 bouyer }
6961 1.139 bouyer
6962 1.139 bouyer /******************************************************************************
6963 1.139 bouyer * Reads a single byte from the NVM using the ICH8 flash access registers.
6964 1.139 bouyer *
6965 1.139 bouyer * sc - pointer to wm_hw structure
6966 1.139 bouyer * index - The index of the byte to read.
6967 1.139 bouyer * data - Pointer to a byte to store the value read.
6968 1.139 bouyer *****************************************************************************/
6969 1.139 bouyer static int32_t
6970 1.139 bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
6971 1.139 bouyer {
6972 1.194 msaitoh int32_t status;
6973 1.194 msaitoh uint16_t word = 0;
6974 1.139 bouyer
6975 1.194 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
6976 1.194 msaitoh if (status == 0)
6977 1.194 msaitoh *data = (uint8_t)word;
6978 1.223 matt else
6979 1.223 matt *data = 0;
6980 1.139 bouyer
6981 1.194 msaitoh return status;
6982 1.139 bouyer }
6983 1.139 bouyer
6984 1.139 bouyer /******************************************************************************
6985 1.139 bouyer * Reads a word from the NVM using the ICH8 flash access registers.
6986 1.139 bouyer *
6987 1.139 bouyer * sc - pointer to wm_hw structure
6988 1.139 bouyer * index - The starting byte index of the word to read.
6989 1.139 bouyer * data - Pointer to a word to store the value read.
6990 1.139 bouyer *****************************************************************************/
6991 1.139 bouyer static int32_t
6992 1.139 bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
6993 1.139 bouyer {
6994 1.194 msaitoh int32_t status;
6995 1.144 msaitoh
6996 1.194 msaitoh status = wm_read_ich8_data(sc, index, 2, data);
6997 1.194 msaitoh return status;
6998 1.139 bouyer }
6999 1.169 msaitoh
7000 1.169 msaitoh static int
7001 1.169 msaitoh wm_check_mng_mode(struct wm_softc *sc)
7002 1.169 msaitoh {
7003 1.169 msaitoh int rv;
7004 1.169 msaitoh
7005 1.169 msaitoh switch (sc->sc_type) {
7006 1.169 msaitoh case WM_T_ICH8:
7007 1.169 msaitoh case WM_T_ICH9:
7008 1.169 msaitoh case WM_T_ICH10:
7009 1.190 msaitoh case WM_T_PCH:
7010 1.221 msaitoh case WM_T_PCH2:
7011 1.169 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
7012 1.169 msaitoh break;
7013 1.169 msaitoh case WM_T_82574:
7014 1.185 msaitoh case WM_T_82583:
7015 1.169 msaitoh rv = wm_check_mng_mode_82574(sc);
7016 1.169 msaitoh break;
7017 1.169 msaitoh case WM_T_82571:
7018 1.169 msaitoh case WM_T_82572:
7019 1.169 msaitoh case WM_T_82573:
7020 1.169 msaitoh case WM_T_80003:
7021 1.169 msaitoh rv = wm_check_mng_mode_generic(sc);
7022 1.169 msaitoh break;
7023 1.169 msaitoh default:
7024 1.169 msaitoh /* noting to do */
7025 1.169 msaitoh rv = 0;
7026 1.169 msaitoh break;
7027 1.169 msaitoh }
7028 1.169 msaitoh
7029 1.169 msaitoh return rv;
7030 1.169 msaitoh }
7031 1.169 msaitoh
7032 1.169 msaitoh static int
7033 1.169 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
7034 1.169 msaitoh {
7035 1.169 msaitoh uint32_t fwsm;
7036 1.169 msaitoh
7037 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7038 1.169 msaitoh
7039 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
7040 1.169 msaitoh return 1;
7041 1.169 msaitoh
7042 1.169 msaitoh return 0;
7043 1.169 msaitoh }
7044 1.169 msaitoh
7045 1.169 msaitoh static int
7046 1.169 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
7047 1.169 msaitoh {
7048 1.169 msaitoh uint16_t data;
7049 1.169 msaitoh
7050 1.187 msaitoh wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
7051 1.169 msaitoh
7052 1.187 msaitoh if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
7053 1.169 msaitoh return 1;
7054 1.169 msaitoh
7055 1.169 msaitoh return 0;
7056 1.169 msaitoh }
7057 1.169 msaitoh
7058 1.169 msaitoh static int
7059 1.169 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
7060 1.169 msaitoh {
7061 1.169 msaitoh uint32_t fwsm;
7062 1.169 msaitoh
7063 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7064 1.169 msaitoh
7065 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
7066 1.169 msaitoh return 1;
7067 1.169 msaitoh
7068 1.169 msaitoh return 0;
7069 1.169 msaitoh }
7070 1.169 msaitoh
7071 1.189 msaitoh static int
7072 1.203 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
7073 1.203 msaitoh {
7074 1.203 msaitoh uint32_t manc, fwsm, factps;
7075 1.203 msaitoh
7076 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
7077 1.203 msaitoh return 0;
7078 1.203 msaitoh
7079 1.203 msaitoh manc = CSR_READ(sc, WMREG_MANC);
7080 1.203 msaitoh
7081 1.203 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
7082 1.203 msaitoh device_xname(sc->sc_dev), manc));
7083 1.203 msaitoh if (((manc & MANC_RECV_TCO_EN) == 0)
7084 1.203 msaitoh || ((manc & MANC_EN_MAC_ADDR_FILTER) == 0))
7085 1.203 msaitoh return 0;
7086 1.203 msaitoh
7087 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
7088 1.203 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7089 1.203 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
7090 1.203 msaitoh if (((factps & FACTPS_MNGCG) == 0)
7091 1.203 msaitoh && ((fwsm & FWSM_MODE_MASK)
7092 1.203 msaitoh == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
7093 1.203 msaitoh return 1;
7094 1.203 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
7095 1.203 msaitoh && ((manc & MANC_ASF_EN) == 0))
7096 1.203 msaitoh return 1;
7097 1.203 msaitoh
7098 1.203 msaitoh return 0;
7099 1.203 msaitoh }
7100 1.203 msaitoh
7101 1.203 msaitoh static int
7102 1.189 msaitoh wm_check_reset_block(struct wm_softc *sc)
7103 1.189 msaitoh {
7104 1.189 msaitoh uint32_t reg;
7105 1.189 msaitoh
7106 1.189 msaitoh switch (sc->sc_type) {
7107 1.189 msaitoh case WM_T_ICH8:
7108 1.189 msaitoh case WM_T_ICH9:
7109 1.189 msaitoh case WM_T_ICH10:
7110 1.190 msaitoh case WM_T_PCH:
7111 1.221 msaitoh case WM_T_PCH2:
7112 1.189 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
7113 1.189 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
7114 1.189 msaitoh return 0;
7115 1.189 msaitoh else
7116 1.189 msaitoh return -1;
7117 1.189 msaitoh break;
7118 1.189 msaitoh case WM_T_82571:
7119 1.189 msaitoh case WM_T_82572:
7120 1.189 msaitoh case WM_T_82573:
7121 1.189 msaitoh case WM_T_82574:
7122 1.189 msaitoh case WM_T_82583:
7123 1.189 msaitoh case WM_T_80003:
7124 1.189 msaitoh reg = CSR_READ(sc, WMREG_MANC);
7125 1.189 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
7126 1.189 msaitoh return -1;
7127 1.189 msaitoh else
7128 1.189 msaitoh return 0;
7129 1.189 msaitoh break;
7130 1.189 msaitoh default:
7131 1.189 msaitoh /* no problem */
7132 1.189 msaitoh break;
7133 1.189 msaitoh }
7134 1.189 msaitoh
7135 1.189 msaitoh return 0;
7136 1.189 msaitoh }
7137 1.189 msaitoh
7138 1.169 msaitoh static void
7139 1.169 msaitoh wm_get_hw_control(struct wm_softc *sc)
7140 1.169 msaitoh {
7141 1.169 msaitoh uint32_t reg;
7142 1.169 msaitoh
7143 1.169 msaitoh switch (sc->sc_type) {
7144 1.169 msaitoh case WM_T_82573:
7145 1.169 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
7146 1.169 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
7147 1.169 msaitoh break;
7148 1.169 msaitoh case WM_T_82571:
7149 1.169 msaitoh case WM_T_82572:
7150 1.203 msaitoh case WM_T_82574:
7151 1.203 msaitoh case WM_T_82583:
7152 1.169 msaitoh case WM_T_80003:
7153 1.169 msaitoh case WM_T_ICH8:
7154 1.169 msaitoh case WM_T_ICH9:
7155 1.169 msaitoh case WM_T_ICH10:
7156 1.190 msaitoh case WM_T_PCH:
7157 1.221 msaitoh case WM_T_PCH2:
7158 1.169 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7159 1.169 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
7160 1.169 msaitoh break;
7161 1.169 msaitoh default:
7162 1.169 msaitoh break;
7163 1.169 msaitoh }
7164 1.169 msaitoh }
7165 1.173 msaitoh
7166 1.203 msaitoh static void
7167 1.203 msaitoh wm_release_hw_control(struct wm_softc *sc)
7168 1.203 msaitoh {
7169 1.203 msaitoh uint32_t reg;
7170 1.203 msaitoh
7171 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
7172 1.203 msaitoh return;
7173 1.203 msaitoh
7174 1.203 msaitoh if (sc->sc_type == WM_T_82573) {
7175 1.203 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
7176 1.203 msaitoh reg &= ~SWSM_DRV_LOAD;
7177 1.203 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
7178 1.203 msaitoh } else {
7179 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7180 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
7181 1.203 msaitoh }
7182 1.203 msaitoh }
7183 1.203 msaitoh
7184 1.173 msaitoh /* XXX Currently TBI only */
7185 1.173 msaitoh static int
7186 1.173 msaitoh wm_check_for_link(struct wm_softc *sc)
7187 1.173 msaitoh {
7188 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7189 1.173 msaitoh uint32_t rxcw;
7190 1.173 msaitoh uint32_t ctrl;
7191 1.173 msaitoh uint32_t status;
7192 1.173 msaitoh uint32_t sig;
7193 1.173 msaitoh
7194 1.173 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
7195 1.173 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7196 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7197 1.173 msaitoh
7198 1.173 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
7199 1.173 msaitoh
7200 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
7201 1.173 msaitoh device_xname(sc->sc_dev), __func__,
7202 1.173 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
7203 1.173 msaitoh ((status & STATUS_LU) != 0),
7204 1.173 msaitoh ((rxcw & RXCW_C) != 0)
7205 1.173 msaitoh ));
7206 1.173 msaitoh
7207 1.173 msaitoh /*
7208 1.173 msaitoh * SWDPIN LU RXCW
7209 1.173 msaitoh * 0 0 0
7210 1.173 msaitoh * 0 0 1 (should not happen)
7211 1.173 msaitoh * 0 1 0 (should not happen)
7212 1.173 msaitoh * 0 1 1 (should not happen)
7213 1.173 msaitoh * 1 0 0 Disable autonego and force linkup
7214 1.173 msaitoh * 1 0 1 got /C/ but not linkup yet
7215 1.173 msaitoh * 1 1 0 (linkup)
7216 1.173 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
7217 1.173 msaitoh *
7218 1.173 msaitoh */
7219 1.173 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
7220 1.173 msaitoh && ((status & STATUS_LU) == 0)
7221 1.173 msaitoh && ((rxcw & RXCW_C) == 0)) {
7222 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
7223 1.173 msaitoh __func__));
7224 1.173 msaitoh sc->sc_tbi_linkup = 0;
7225 1.173 msaitoh /* Disable auto-negotiation in the TXCW register */
7226 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
7227 1.173 msaitoh
7228 1.173 msaitoh /*
7229 1.173 msaitoh * Force link-up and also force full-duplex.
7230 1.173 msaitoh *
7231 1.173 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
7232 1.173 msaitoh * so we should update sc->sc_ctrl
7233 1.173 msaitoh */
7234 1.173 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
7235 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7236 1.194 msaitoh } else if (((status & STATUS_LU) != 0)
7237 1.173 msaitoh && ((rxcw & RXCW_C) != 0)
7238 1.173 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
7239 1.173 msaitoh sc->sc_tbi_linkup = 1;
7240 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
7241 1.173 msaitoh __func__));
7242 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
7243 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
7244 1.173 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
7245 1.173 msaitoh && ((rxcw & RXCW_C) != 0)) {
7246 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
7247 1.173 msaitoh } else {
7248 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
7249 1.173 msaitoh status));
7250 1.173 msaitoh }
7251 1.173 msaitoh
7252 1.173 msaitoh return 0;
7253 1.173 msaitoh }
7254 1.192 msaitoh
7255 1.202 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
7256 1.202 msaitoh static void
7257 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
7258 1.202 msaitoh {
7259 1.202 msaitoh int miistatus, active, i;
7260 1.202 msaitoh int reg;
7261 1.202 msaitoh
7262 1.202 msaitoh miistatus = sc->sc_mii.mii_media_status;
7263 1.202 msaitoh
7264 1.202 msaitoh /* If the link is not up, do nothing */
7265 1.202 msaitoh if ((miistatus & IFM_ACTIVE) != 0)
7266 1.202 msaitoh return;
7267 1.202 msaitoh
7268 1.202 msaitoh active = sc->sc_mii.mii_media_active;
7269 1.202 msaitoh
7270 1.202 msaitoh /* Nothing to do if the link is other than 1Gbps */
7271 1.202 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
7272 1.202 msaitoh return;
7273 1.202 msaitoh
7274 1.202 msaitoh for (i = 0; i < 10; i++) {
7275 1.202 msaitoh /* read twice */
7276 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7277 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7278 1.202 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
7279 1.202 msaitoh goto out; /* GOOD! */
7280 1.202 msaitoh
7281 1.202 msaitoh /* Reset the PHY */
7282 1.202 msaitoh wm_gmii_reset(sc);
7283 1.202 msaitoh delay(5*1000);
7284 1.202 msaitoh }
7285 1.202 msaitoh
7286 1.202 msaitoh /* Disable GigE link negotiation */
7287 1.202 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7288 1.202 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7289 1.202 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7290 1.202 msaitoh
7291 1.202 msaitoh /*
7292 1.202 msaitoh * Call gig speed drop workaround on Gig disable before accessing
7293 1.202 msaitoh * any PHY registers.
7294 1.202 msaitoh */
7295 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7296 1.202 msaitoh
7297 1.202 msaitoh out:
7298 1.202 msaitoh return;
7299 1.202 msaitoh }
7300 1.202 msaitoh
7301 1.202 msaitoh /* WOL from S5 stops working */
7302 1.202 msaitoh static void
7303 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
7304 1.202 msaitoh {
7305 1.202 msaitoh uint16_t kmrn_reg;
7306 1.202 msaitoh
7307 1.202 msaitoh /* Only for igp3 */
7308 1.202 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
7309 1.202 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
7310 1.202 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
7311 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
7312 1.202 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
7313 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
7314 1.202 msaitoh }
7315 1.202 msaitoh }
7316 1.202 msaitoh
7317 1.203 msaitoh #ifdef WM_WOL
7318 1.203 msaitoh /* Power down workaround on D3 */
7319 1.203 msaitoh static void
7320 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
7321 1.203 msaitoh {
7322 1.203 msaitoh uint32_t reg;
7323 1.203 msaitoh int i;
7324 1.203 msaitoh
7325 1.203 msaitoh for (i = 0; i < 2; i++) {
7326 1.203 msaitoh /* Disable link */
7327 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7328 1.203 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7329 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7330 1.203 msaitoh
7331 1.203 msaitoh /*
7332 1.203 msaitoh * Call gig speed drop workaround on Gig disable before
7333 1.203 msaitoh * accessing any PHY registers
7334 1.203 msaitoh */
7335 1.203 msaitoh if (sc->sc_type == WM_T_ICH8)
7336 1.203 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7337 1.203 msaitoh
7338 1.203 msaitoh /* Write VR power-down enable */
7339 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
7340 1.203 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
7341 1.203 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
7342 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
7343 1.203 msaitoh
7344 1.203 msaitoh /* Read it back and test */
7345 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
7346 1.203 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
7347 1.203 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
7348 1.203 msaitoh break;
7349 1.203 msaitoh
7350 1.203 msaitoh /* Issue PHY reset and repeat at most one more time */
7351 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7352 1.203 msaitoh }
7353 1.203 msaitoh }
7354 1.203 msaitoh #endif /* WM_WOL */
7355 1.203 msaitoh
7356 1.192 msaitoh /*
7357 1.192 msaitoh * Workaround for pch's PHYs
7358 1.192 msaitoh * XXX should be moved to new PHY driver?
7359 1.192 msaitoh */
7360 1.192 msaitoh static void
7361 1.192 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
7362 1.192 msaitoh {
7363 1.221 msaitoh if (sc->sc_phytype == WMPHY_82577)
7364 1.221 msaitoh wm_set_mdio_slow_mode_hv(sc);
7365 1.192 msaitoh
7366 1.192 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
7367 1.192 msaitoh
7368 1.192 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
7369 1.192 msaitoh
7370 1.192 msaitoh /* 82578 */
7371 1.192 msaitoh if (sc->sc_phytype == WMPHY_82578) {
7372 1.192 msaitoh /* PCH rev. < 3 */
7373 1.192 msaitoh if (sc->sc_rev < 3) {
7374 1.192 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
7375 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
7376 1.192 msaitoh 0x66c0);
7377 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
7378 1.192 msaitoh 0xffff);
7379 1.192 msaitoh }
7380 1.192 msaitoh
7381 1.192 msaitoh /* XXX phy rev. < 2 */
7382 1.192 msaitoh }
7383 1.192 msaitoh
7384 1.192 msaitoh /* Select page 0 */
7385 1.192 msaitoh
7386 1.192 msaitoh /* XXX acquire semaphore */
7387 1.192 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
7388 1.192 msaitoh /* XXX release semaphore */
7389 1.192 msaitoh
7390 1.192 msaitoh /*
7391 1.192 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
7392 1.192 msaitoh * link so that it disables K1 if link is in 1Gbps.
7393 1.192 msaitoh */
7394 1.192 msaitoh wm_k1_gig_workaround_hv(sc, 1);
7395 1.192 msaitoh }
7396 1.192 msaitoh
7397 1.192 msaitoh static void
7398 1.221 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
7399 1.221 msaitoh {
7400 1.221 msaitoh
7401 1.221 msaitoh wm_set_mdio_slow_mode_hv(sc);
7402 1.221 msaitoh }
7403 1.221 msaitoh
7404 1.221 msaitoh static void
7405 1.192 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
7406 1.192 msaitoh {
7407 1.192 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
7408 1.192 msaitoh
7409 1.192 msaitoh /* XXX acquire semaphore */
7410 1.192 msaitoh
7411 1.192 msaitoh if (link) {
7412 1.192 msaitoh k1_enable = 0;
7413 1.198 msaitoh
7414 1.192 msaitoh /* Link stall fix for link up */
7415 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
7416 1.192 msaitoh } else {
7417 1.192 msaitoh /* Link stall fix for link down */
7418 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
7419 1.192 msaitoh }
7420 1.192 msaitoh
7421 1.192 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
7422 1.192 msaitoh
7423 1.192 msaitoh /* XXX release semaphore */
7424 1.192 msaitoh }
7425 1.192 msaitoh
7426 1.192 msaitoh static void
7427 1.221 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
7428 1.221 msaitoh {
7429 1.221 msaitoh uint32_t reg;
7430 1.221 msaitoh
7431 1.221 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
7432 1.221 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
7433 1.221 msaitoh reg | HV_KMRN_MDIO_SLOW);
7434 1.221 msaitoh }
7435 1.221 msaitoh
7436 1.221 msaitoh static void
7437 1.192 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
7438 1.192 msaitoh {
7439 1.192 msaitoh uint32_t ctrl, ctrl_ext, tmp;
7440 1.192 msaitoh uint16_t kmrn_reg;
7441 1.192 msaitoh
7442 1.192 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
7443 1.192 msaitoh
7444 1.192 msaitoh if (k1_enable)
7445 1.192 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
7446 1.192 msaitoh else
7447 1.192 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
7448 1.192 msaitoh
7449 1.192 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
7450 1.192 msaitoh
7451 1.192 msaitoh delay(20);
7452 1.192 msaitoh
7453 1.192 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7454 1.192 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
7455 1.192 msaitoh
7456 1.192 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
7457 1.192 msaitoh tmp |= CTRL_FRCSPD;
7458 1.192 msaitoh
7459 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
7460 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
7461 1.192 msaitoh delay(20);
7462 1.192 msaitoh
7463 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
7464 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
7465 1.192 msaitoh delay(20);
7466 1.192 msaitoh }
7467 1.199 msaitoh
7468 1.199 msaitoh static void
7469 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
7470 1.221 msaitoh {
7471 1.221 msaitoh uint32_t fwsm;
7472 1.221 msaitoh
7473 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7474 1.221 msaitoh if (((fwsm & FWSM_FW_VALID) == 0)
7475 1.221 msaitoh && ((wm_check_reset_block(sc) == 0))) {
7476 1.221 msaitoh sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
7477 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
7478 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7479 1.221 msaitoh delay(10);
7480 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
7481 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7482 1.221 msaitoh delay(50*1000);
7483 1.221 msaitoh
7484 1.221 msaitoh /*
7485 1.221 msaitoh * Gate automatic PHY configuration by hardware on non-managed
7486 1.221 msaitoh * 82579
7487 1.221 msaitoh */
7488 1.221 msaitoh if (sc->sc_type == WM_T_PCH2)
7489 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(sc, 1);
7490 1.221 msaitoh }
7491 1.221 msaitoh }
7492 1.221 msaitoh
7493 1.221 msaitoh static void
7494 1.199 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
7495 1.199 msaitoh {
7496 1.199 msaitoh uint32_t gcr;
7497 1.199 msaitoh pcireg_t ctrl2;
7498 1.199 msaitoh
7499 1.199 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
7500 1.199 msaitoh
7501 1.199 msaitoh /* Only take action if timeout value is defaulted to 0 */
7502 1.199 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
7503 1.199 msaitoh goto out;
7504 1.199 msaitoh
7505 1.199 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
7506 1.199 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
7507 1.199 msaitoh goto out;
7508 1.199 msaitoh }
7509 1.199 msaitoh
7510 1.199 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
7511 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2);
7512 1.199 msaitoh ctrl2 |= WM_PCI_PCIE_DCSR2_16MS;
7513 1.199 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
7514 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2, ctrl2);
7515 1.199 msaitoh
7516 1.199 msaitoh out:
7517 1.199 msaitoh /* Disable completion timeout resend */
7518 1.199 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
7519 1.199 msaitoh
7520 1.199 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
7521 1.199 msaitoh }
7522 1.199 msaitoh
7523 1.199 msaitoh /* special case - for 82575 - need to do manual init ... */
7524 1.199 msaitoh static void
7525 1.199 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
7526 1.199 msaitoh {
7527 1.199 msaitoh /*
7528 1.199 msaitoh * remark: this is untested code - we have no board without EEPROM
7529 1.199 msaitoh * same setup as mentioned int the freeBSD driver for the i82575
7530 1.199 msaitoh */
7531 1.199 msaitoh
7532 1.199 msaitoh /* SerDes configuration via SERDESCTRL */
7533 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
7534 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
7535 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
7536 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
7537 1.199 msaitoh
7538 1.199 msaitoh /* CCM configuration via CCMCTL register */
7539 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
7540 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
7541 1.199 msaitoh
7542 1.199 msaitoh /* PCIe lanes configuration */
7543 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
7544 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
7545 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
7546 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
7547 1.199 msaitoh
7548 1.199 msaitoh /* PCIe PLL Configuration */
7549 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
7550 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
7551 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
7552 1.199 msaitoh }
7553 1.203 msaitoh
7554 1.203 msaitoh static void
7555 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
7556 1.203 msaitoh {
7557 1.203 msaitoh
7558 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
7559 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
7560 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
7561 1.203 msaitoh
7562 1.203 msaitoh /* disabl hardware interception of ARP */
7563 1.203 msaitoh manc &= ~MANC_ARP_EN;
7564 1.203 msaitoh
7565 1.203 msaitoh /* enable receiving management packets to the host */
7566 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
7567 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
7568 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
7569 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
7570 1.203 msaitoh
7571 1.203 msaitoh }
7572 1.203 msaitoh
7573 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
7574 1.203 msaitoh }
7575 1.203 msaitoh }
7576 1.203 msaitoh
7577 1.203 msaitoh static void
7578 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
7579 1.203 msaitoh {
7580 1.203 msaitoh
7581 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
7582 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
7583 1.203 msaitoh
7584 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
7585 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
7586 1.203 msaitoh
7587 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
7588 1.203 msaitoh }
7589 1.203 msaitoh }
7590 1.203 msaitoh
7591 1.203 msaitoh static void
7592 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
7593 1.203 msaitoh {
7594 1.203 msaitoh
7595 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
7596 1.203 msaitoh switch (sc->sc_type) {
7597 1.203 msaitoh case WM_T_82573:
7598 1.203 msaitoh case WM_T_82583:
7599 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
7600 1.203 msaitoh /* FALLTHROUGH */
7601 1.203 msaitoh case WM_T_80003:
7602 1.203 msaitoh case WM_T_82541:
7603 1.203 msaitoh case WM_T_82547:
7604 1.203 msaitoh case WM_T_82571:
7605 1.203 msaitoh case WM_T_82572:
7606 1.203 msaitoh case WM_T_82574:
7607 1.203 msaitoh case WM_T_82575:
7608 1.203 msaitoh case WM_T_82576:
7609 1.208 msaitoh #if 0 /* XXX */
7610 1.208 msaitoh case WM_T_82580:
7611 1.208 msaitoh case WM_T_82580ER:
7612 1.208 msaitoh #endif
7613 1.203 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
7614 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
7615 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
7616 1.203 msaitoh break;
7617 1.203 msaitoh case WM_T_ICH8:
7618 1.203 msaitoh case WM_T_ICH9:
7619 1.203 msaitoh case WM_T_ICH10:
7620 1.203 msaitoh case WM_T_PCH:
7621 1.221 msaitoh case WM_T_PCH2:
7622 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
7623 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
7624 1.203 msaitoh break;
7625 1.203 msaitoh default:
7626 1.203 msaitoh break;
7627 1.203 msaitoh }
7628 1.203 msaitoh
7629 1.203 msaitoh /* 1: HAS_MANAGE */
7630 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
7631 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
7632 1.203 msaitoh
7633 1.203 msaitoh #ifdef WM_DEBUG
7634 1.203 msaitoh printf("\n");
7635 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
7636 1.203 msaitoh printf("HAS_AMT,");
7637 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
7638 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
7639 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
7640 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
7641 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
7642 1.203 msaitoh printf("HAS_MANAGE,");
7643 1.203 msaitoh printf("\n");
7644 1.203 msaitoh #endif
7645 1.203 msaitoh /*
7646 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
7647 1.203 msaitoh * stuff
7648 1.203 msaitoh */
7649 1.203 msaitoh }
7650 1.203 msaitoh
7651 1.203 msaitoh #ifdef WM_WOL
7652 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
7653 1.203 msaitoh static void
7654 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
7655 1.203 msaitoh {
7656 1.203 msaitoh #if 0
7657 1.203 msaitoh uint16_t preg;
7658 1.203 msaitoh
7659 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
7660 1.203 msaitoh
7661 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
7662 1.203 msaitoh
7663 1.203 msaitoh /* Configure PHY Rx Control register */
7664 1.203 msaitoh
7665 1.203 msaitoh /* Enable PHY wakeup in MAC register */
7666 1.203 msaitoh
7667 1.203 msaitoh /* Configure and enable PHY wakeup in PHY registers */
7668 1.203 msaitoh
7669 1.203 msaitoh /* Activate PHY wakeup */
7670 1.203 msaitoh
7671 1.203 msaitoh /* XXX */
7672 1.203 msaitoh #endif
7673 1.203 msaitoh }
7674 1.203 msaitoh
7675 1.203 msaitoh static void
7676 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
7677 1.203 msaitoh {
7678 1.203 msaitoh uint32_t reg, pmreg;
7679 1.203 msaitoh pcireg_t pmode;
7680 1.203 msaitoh
7681 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
7682 1.203 msaitoh &pmreg, NULL) == 0)
7683 1.203 msaitoh return;
7684 1.203 msaitoh
7685 1.203 msaitoh /* Advertise the wakeup capability */
7686 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
7687 1.203 msaitoh | CTRL_SWDPIN(3));
7688 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
7689 1.203 msaitoh
7690 1.203 msaitoh /* ICH workaround */
7691 1.203 msaitoh switch (sc->sc_type) {
7692 1.203 msaitoh case WM_T_ICH8:
7693 1.203 msaitoh case WM_T_ICH9:
7694 1.203 msaitoh case WM_T_ICH10:
7695 1.203 msaitoh case WM_T_PCH:
7696 1.221 msaitoh case WM_T_PCH2:
7697 1.203 msaitoh /* Disable gig during WOL */
7698 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7699 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
7700 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7701 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
7702 1.203 msaitoh wm_gmii_reset(sc);
7703 1.203 msaitoh
7704 1.203 msaitoh /* Power down workaround */
7705 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
7706 1.203 msaitoh struct mii_softc *child;
7707 1.203 msaitoh
7708 1.203 msaitoh /* Assume that the PHY is copper */
7709 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
7710 1.203 msaitoh if (child->mii_mpd_rev <= 2)
7711 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
7712 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
7713 1.203 msaitoh }
7714 1.203 msaitoh break;
7715 1.203 msaitoh default:
7716 1.203 msaitoh break;
7717 1.203 msaitoh }
7718 1.203 msaitoh
7719 1.203 msaitoh /* Keep the laser running on fiber adapters */
7720 1.203 msaitoh if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
7721 1.203 msaitoh || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
7722 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7723 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
7724 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
7725 1.203 msaitoh }
7726 1.203 msaitoh
7727 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
7728 1.203 msaitoh #if 0 /* for the multicast packet */
7729 1.203 msaitoh reg |= WUFC_MC;
7730 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
7731 1.203 msaitoh #endif
7732 1.203 msaitoh
7733 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
7734 1.203 msaitoh wm_enable_phy_wakeup(sc);
7735 1.203 msaitoh } else {
7736 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
7737 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
7738 1.203 msaitoh }
7739 1.203 msaitoh
7740 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
7741 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
7742 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
7743 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
7744 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
7745 1.203 msaitoh
7746 1.203 msaitoh /* Request PME */
7747 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
7748 1.203 msaitoh #if 0
7749 1.203 msaitoh /* Disable WOL */
7750 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
7751 1.203 msaitoh #else
7752 1.203 msaitoh /* For WOL */
7753 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
7754 1.203 msaitoh #endif
7755 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
7756 1.203 msaitoh }
7757 1.203 msaitoh #endif /* WM_WOL */
7758 1.203 msaitoh
7759 1.203 msaitoh static bool
7760 1.203 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
7761 1.203 msaitoh {
7762 1.203 msaitoh struct wm_softc *sc = device_private(self);
7763 1.203 msaitoh
7764 1.203 msaitoh wm_release_manageability(sc);
7765 1.203 msaitoh wm_release_hw_control(sc);
7766 1.203 msaitoh #ifdef WM_WOL
7767 1.203 msaitoh wm_enable_wakeup(sc);
7768 1.203 msaitoh #endif
7769 1.203 msaitoh
7770 1.203 msaitoh return true;
7771 1.203 msaitoh }
7772 1.203 msaitoh
7773 1.203 msaitoh static bool
7774 1.203 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
7775 1.203 msaitoh {
7776 1.203 msaitoh struct wm_softc *sc = device_private(self);
7777 1.203 msaitoh
7778 1.203 msaitoh wm_init_manageability(sc);
7779 1.203 msaitoh
7780 1.203 msaitoh return true;
7781 1.203 msaitoh }
7782