if_wm.c revision 1.244 1 1.244 msaitoh /* $NetBSD: if_wm.c,v 1.244 2013/02/13 12:28:23 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.139 bouyer Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.139 bouyer
43 1.139 bouyer Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.139 bouyer
46 1.139 bouyer 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.139 bouyer
49 1.139 bouyer 2. Redistributions in binary form must reproduce the above copyright
50 1.139 bouyer notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.139 bouyer
53 1.139 bouyer 3. Neither the name of the Intel Corporation nor the names of its
54 1.139 bouyer contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.139 bouyer
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.139 bouyer AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.139 bouyer IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.139 bouyer ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.139 bouyer LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.139 bouyer CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.139 bouyer SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.139 bouyer INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.139 bouyer CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
76 1.1 thorpej */
77 1.38 lukem
78 1.38 lukem #include <sys/cdefs.h>
79 1.244 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.244 2013/02/13 12:28:23 msaitoh Exp $");
80 1.1 thorpej
81 1.1 thorpej #include <sys/param.h>
82 1.1 thorpej #include <sys/systm.h>
83 1.96 perry #include <sys/callout.h>
84 1.1 thorpej #include <sys/mbuf.h>
85 1.1 thorpej #include <sys/malloc.h>
86 1.1 thorpej #include <sys/kernel.h>
87 1.1 thorpej #include <sys/socket.h>
88 1.1 thorpej #include <sys/ioctl.h>
89 1.1 thorpej #include <sys/errno.h>
90 1.1 thorpej #include <sys/device.h>
91 1.1 thorpej #include <sys/queue.h>
92 1.84 thorpej #include <sys/syslog.h>
93 1.1 thorpej
94 1.21 itojun #include <sys/rnd.h>
95 1.21 itojun
96 1.1 thorpej #include <net/if.h>
97 1.96 perry #include <net/if_dl.h>
98 1.1 thorpej #include <net/if_media.h>
99 1.1 thorpej #include <net/if_ether.h>
100 1.1 thorpej
101 1.1 thorpej #include <net/bpf.h>
102 1.1 thorpej
103 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
104 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
105 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
106 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
107 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
108 1.1 thorpej
109 1.147 ad #include <sys/bus.h>
110 1.147 ad #include <sys/intr.h>
111 1.1 thorpej #include <machine/endian.h>
112 1.1 thorpej
113 1.1 thorpej #include <dev/mii/mii.h>
114 1.1 thorpej #include <dev/mii/miivar.h>
115 1.202 msaitoh #include <dev/mii/miidevs.h>
116 1.1 thorpej #include <dev/mii/mii_bitbang.h>
117 1.127 bouyer #include <dev/mii/ikphyreg.h>
118 1.191 msaitoh #include <dev/mii/igphyreg.h>
119 1.202 msaitoh #include <dev/mii/igphyvar.h>
120 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
121 1.1 thorpej
122 1.1 thorpej #include <dev/pci/pcireg.h>
123 1.1 thorpej #include <dev/pci/pcivar.h>
124 1.1 thorpej #include <dev/pci/pcidevs.h>
125 1.1 thorpej
126 1.1 thorpej #include <dev/pci/if_wmreg.h>
127 1.182 msaitoh #include <dev/pci/if_wmvar.h>
128 1.1 thorpej
129 1.1 thorpej #ifdef WM_DEBUG
130 1.1 thorpej #define WM_DEBUG_LINK 0x01
131 1.1 thorpej #define WM_DEBUG_TX 0x02
132 1.1 thorpej #define WM_DEBUG_RX 0x04
133 1.1 thorpej #define WM_DEBUG_GMII 0x08
134 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
135 1.240 msaitoh #define WM_DEBUG_NVM 0x20
136 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
137 1.240 msaitoh | WM_DEBUG_MANAGE | WM_DEBUG_NVM;
138 1.1 thorpej
139 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
140 1.1 thorpej #else
141 1.1 thorpej #define DPRINTF(x, y) /* nothing */
142 1.1 thorpej #endif /* WM_DEBUG */
143 1.1 thorpej
144 1.1 thorpej /*
145 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
146 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
147 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
148 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
149 1.75 thorpej * of them at a time.
150 1.75 thorpej *
151 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
152 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
153 1.75 thorpej * situations with jumbo frames.
154 1.1 thorpej */
155 1.75 thorpej #define WM_NTXSEGS 256
156 1.2 thorpej #define WM_IFQUEUELEN 256
157 1.74 tron #define WM_TXQUEUELEN_MAX 64
158 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
159 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
160 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
161 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
162 1.75 thorpej #define WM_NTXDESC_82542 256
163 1.75 thorpej #define WM_NTXDESC_82544 4096
164 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
165 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
166 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
167 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
168 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
169 1.1 thorpej
170 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
171 1.82 thorpej
172 1.1 thorpej /*
173 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
174 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
175 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
176 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
177 1.1 thorpej */
178 1.10 thorpej #define WM_NRXDESC 256
179 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
180 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
181 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
182 1.1 thorpej
183 1.1 thorpej /*
184 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
185 1.105 skrll * a single clump that maps to a single DMA segment to make several things
186 1.1 thorpej * easier.
187 1.1 thorpej */
188 1.75 thorpej struct wm_control_data_82544 {
189 1.1 thorpej /*
190 1.75 thorpej * The receive descriptors.
191 1.1 thorpej */
192 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
193 1.1 thorpej
194 1.1 thorpej /*
195 1.75 thorpej * The transmit descriptors. Put these at the end, because
196 1.75 thorpej * we might use a smaller number of them.
197 1.1 thorpej */
198 1.232 bouyer union {
199 1.232 bouyer wiseman_txdesc_t wcdu_txdescs[WM_NTXDESC_82544];
200 1.232 bouyer nq_txdesc_t wcdu_nq_txdescs[WM_NTXDESC_82544];
201 1.232 bouyer } wdc_u;
202 1.75 thorpej };
203 1.75 thorpej
204 1.75 thorpej struct wm_control_data_82542 {
205 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
206 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
207 1.1 thorpej };
208 1.1 thorpej
209 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
210 1.232 bouyer #define WM_CDTXOFF(x) WM_CDOFF(wdc_u.wcdu_txdescs[(x)])
211 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
212 1.1 thorpej
213 1.1 thorpej /*
214 1.1 thorpej * Software state for transmit jobs.
215 1.1 thorpej */
216 1.1 thorpej struct wm_txsoft {
217 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
218 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
219 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
220 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
221 1.4 thorpej int txs_ndesc; /* # of descriptors used */
222 1.1 thorpej };
223 1.1 thorpej
224 1.1 thorpej /*
225 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
226 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
227 1.1 thorpej * more than one buffer, we chain them together.
228 1.1 thorpej */
229 1.1 thorpej struct wm_rxsoft {
230 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
231 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
232 1.1 thorpej };
233 1.1 thorpej
234 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
235 1.173 msaitoh
236 1.199 msaitoh static uint16_t swfwphysem[] = {
237 1.199 msaitoh SWFW_PHY0_SM,
238 1.199 msaitoh SWFW_PHY1_SM,
239 1.199 msaitoh SWFW_PHY2_SM,
240 1.199 msaitoh SWFW_PHY3_SM
241 1.199 msaitoh };
242 1.199 msaitoh
243 1.1 thorpej /*
244 1.1 thorpej * Software state per device.
245 1.1 thorpej */
246 1.1 thorpej struct wm_softc {
247 1.160 christos device_t sc_dev; /* generic device information */
248 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
249 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
250 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
251 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
252 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
253 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
254 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
255 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
256 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
257 1.199 msaitoh
258 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
259 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
260 1.199 msaitoh
261 1.123 jmcneill pci_chipset_tag_t sc_pc;
262 1.123 jmcneill pcitag_t sc_pcitag;
263 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
264 1.199 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability register offset */
265 1.1 thorpej
266 1.203 msaitoh const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
267 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
268 1.192 msaitoh int sc_rev; /* MAC revision */
269 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
270 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
271 1.1 thorpej int sc_flags; /* flags; see below */
272 1.179 msaitoh int sc_if_flags; /* last if_flags */
273 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
274 1.199 msaitoh int sc_align_tweak;
275 1.1 thorpej
276 1.1 thorpej void *sc_ih; /* interrupt cookie */
277 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
278 1.1 thorpej
279 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
280 1.199 msaitoh int sc_ich8_flash_base;
281 1.199 msaitoh int sc_ich8_flash_bank_size;
282 1.199 msaitoh int sc_nvm_k1_enabled;
283 1.42 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * Software state for the transmit and receive descriptors.
286 1.1 thorpej */
287 1.203 msaitoh int sc_txnum; /* must be a power of two */
288 1.203 msaitoh struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
289 1.203 msaitoh struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
290 1.1 thorpej
291 1.1 thorpej /*
292 1.1 thorpej * Control data structures.
293 1.1 thorpej */
294 1.201 msaitoh int sc_ntxdesc; /* must be a power of two */
295 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
296 1.201 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
297 1.201 msaitoh bus_dma_segment_t sc_cd_seg; /* control data segment */
298 1.201 msaitoh int sc_cd_rseg; /* real number of control segment */
299 1.201 msaitoh size_t sc_cd_size; /* control data size */
300 1.201 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
301 1.232 bouyer #define sc_txdescs sc_control_data->wdc_u.wcdu_txdescs
302 1.232 bouyer #define sc_nq_txdescs sc_control_data->wdc_u.wcdu_nq_txdescs
303 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
304 1.1 thorpej
305 1.1 thorpej #ifdef WM_EVENT_COUNTERS
306 1.1 thorpej /* Event counters. */
307 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
308 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
309 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
310 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
311 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
312 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
313 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
314 1.1 thorpej
315 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
316 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
317 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
318 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
319 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
320 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
321 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
322 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
323 1.1 thorpej
324 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
325 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
326 1.1 thorpej
327 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
328 1.71 thorpej
329 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
330 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
331 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
332 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
333 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
334 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
335 1.1 thorpej
336 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
337 1.1 thorpej
338 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
339 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
340 1.1 thorpej
341 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
342 1.1 thorpej int sc_txsnext; /* next free Tx job */
343 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
344 1.1 thorpej
345 1.78 thorpej /* These 5 variables are used only on the 82547. */
346 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
347 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
348 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
349 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
350 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
351 1.78 thorpej
352 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
353 1.1 thorpej
354 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
355 1.1 thorpej int sc_rxdiscard;
356 1.1 thorpej int sc_rxlen;
357 1.1 thorpej struct mbuf *sc_rxhead;
358 1.1 thorpej struct mbuf *sc_rxtail;
359 1.1 thorpej struct mbuf **sc_rxtailp;
360 1.1 thorpej
361 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
362 1.1 thorpej #if 0
363 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
364 1.1 thorpej #endif
365 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
366 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
367 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
368 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
369 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
370 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
371 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
372 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
373 1.1 thorpej
374 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
375 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
376 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
377 1.173 msaitoh int sc_tbi_nrxcfg; /* count of ICR_RXCFG */
378 1.173 msaitoh int sc_tbi_lastnrxcfg; /* count of ICR_RXCFG (on last tick) */
379 1.1 thorpej
380 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
381 1.21 itojun
382 1.224 tls krndsource_t rnd_source; /* random source */
383 1.1 thorpej };
384 1.1 thorpej
385 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
386 1.1 thorpej do { \
387 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
388 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
389 1.1 thorpej (sc)->sc_rxlen = 0; \
390 1.1 thorpej } while (/*CONSTCOND*/0)
391 1.1 thorpej
392 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
393 1.1 thorpej do { \
394 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
395 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
396 1.1 thorpej } while (/*CONSTCOND*/0)
397 1.1 thorpej
398 1.1 thorpej #ifdef WM_EVENT_COUNTERS
399 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
400 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
401 1.1 thorpej #else
402 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
403 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
404 1.1 thorpej #endif
405 1.1 thorpej
406 1.1 thorpej #define CSR_READ(sc, reg) \
407 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
408 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
409 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
410 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
411 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
412 1.1 thorpej
413 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
414 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
415 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
416 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
417 1.139 bouyer
418 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
419 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
420 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
421 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
422 1.139 bouyer
423 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
424 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
425 1.1 thorpej
426 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
427 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
428 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
429 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
430 1.69 thorpej
431 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
432 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
433 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
434 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
435 1.69 thorpej
436 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
437 1.1 thorpej do { \
438 1.1 thorpej int __x, __n; \
439 1.1 thorpej \
440 1.1 thorpej __x = (x); \
441 1.1 thorpej __n = (n); \
442 1.1 thorpej \
443 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
444 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
445 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
446 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
447 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
448 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
449 1.1 thorpej __x = 0; \
450 1.1 thorpej } \
451 1.1 thorpej \
452 1.1 thorpej /* Now sync whatever is left. */ \
453 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
454 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
455 1.1 thorpej } while (/*CONSTCOND*/0)
456 1.1 thorpej
457 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
458 1.1 thorpej do { \
459 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
460 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
461 1.1 thorpej } while (/*CONSTCOND*/0)
462 1.1 thorpej
463 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
464 1.1 thorpej do { \
465 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
466 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
467 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
468 1.1 thorpej \
469 1.1 thorpej /* \
470 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
471 1.1 thorpej * so that the payload after the Ethernet header is aligned \
472 1.1 thorpej * to a 4-byte boundary. \
473 1.1 thorpej * \
474 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
475 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
476 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
477 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
478 1.41 tls * reason, we can't "scoot" packets longer than the standard \
479 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
480 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
481 1.41 tls * the upper layer copy the headers. \
482 1.1 thorpej */ \
483 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
484 1.1 thorpej \
485 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
486 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
487 1.1 thorpej __rxd->wrx_len = 0; \
488 1.1 thorpej __rxd->wrx_cksum = 0; \
489 1.1 thorpej __rxd->wrx_status = 0; \
490 1.1 thorpej __rxd->wrx_errors = 0; \
491 1.1 thorpej __rxd->wrx_special = 0; \
492 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
493 1.1 thorpej \
494 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
495 1.1 thorpej } while (/*CONSTCOND*/0)
496 1.1 thorpej
497 1.47 thorpej static void wm_start(struct ifnet *);
498 1.232 bouyer static void wm_nq_start(struct ifnet *);
499 1.47 thorpej static void wm_watchdog(struct ifnet *);
500 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
501 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
502 1.47 thorpej static int wm_init(struct ifnet *);
503 1.47 thorpej static void wm_stop(struct ifnet *, int);
504 1.203 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
505 1.203 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
506 1.1 thorpej
507 1.47 thorpej static void wm_reset(struct wm_softc *);
508 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
509 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
510 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
511 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
512 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
513 1.218 msaitoh static int wm_check_alt_mac_addr(struct wm_softc *);
514 1.208 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
515 1.47 thorpej static void wm_tick(void *);
516 1.1 thorpej
517 1.47 thorpej static void wm_set_filter(struct wm_softc *);
518 1.217 dyoung static void wm_set_vlan(struct wm_softc *);
519 1.1 thorpej
520 1.47 thorpej static int wm_intr(void *);
521 1.47 thorpej static void wm_txintr(struct wm_softc *);
522 1.47 thorpej static void wm_rxintr(struct wm_softc *);
523 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
524 1.1 thorpej
525 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
526 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
527 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
528 1.1 thorpej
529 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
530 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
531 1.1 thorpej
532 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
533 1.1 thorpej
534 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
535 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
536 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
537 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
538 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
539 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
540 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
541 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
542 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
543 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
544 1.243 msaitoh static int wm_gmii_82580_readreg(device_t, int, int);
545 1.243 msaitoh static void wm_gmii_82580_writereg(device_t, int, int, int);
546 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
547 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
548 1.167 msaitoh
549 1.229 matt static void wm_gmii_statchg(struct ifnet *);
550 1.1 thorpej
551 1.191 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
552 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
553 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
554 1.1 thorpej
555 1.178 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
556 1.178 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
557 1.127 bouyer
558 1.199 msaitoh static void wm_set_spiaddrbits(struct wm_softc *);
559 1.160 christos static int wm_match(device_t, cfdata_t, void *);
560 1.157 dyoung static void wm_attach(device_t, device_t, void *);
561 1.201 msaitoh static int wm_detach(device_t, int);
562 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
563 1.146 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
564 1.189 msaitoh static void wm_lan_init_done(struct wm_softc *);
565 1.189 msaitoh static void wm_get_cfg_done(struct wm_softc *);
566 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
567 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
568 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
569 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
570 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
571 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
572 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
573 1.139 bouyer
574 1.139 bouyer static int wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
575 1.139 bouyer static int32_t wm_ich8_cycle_init(struct wm_softc *);
576 1.139 bouyer static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
577 1.139 bouyer static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t,
578 1.148 simonb uint32_t, uint16_t *);
579 1.185 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
580 1.185 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
581 1.169 msaitoh static void wm_82547_txfifo_stall(void *);
582 1.221 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, int);
583 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
584 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
585 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
586 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
587 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
588 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
589 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
590 1.173 msaitoh static int wm_check_for_link(struct wm_softc *);
591 1.202 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
592 1.202 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
593 1.203 msaitoh #ifdef WM_WOL
594 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
595 1.203 msaitoh #endif
596 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
597 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
598 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
599 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
600 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
601 1.221 msaitoh static void wm_smbustopci(struct wm_softc *);
602 1.199 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
603 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
604 1.203 msaitoh static void wm_release_manageability(struct wm_softc *);
605 1.203 msaitoh static void wm_release_hw_control(struct wm_softc *);
606 1.203 msaitoh static void wm_get_wakeup(struct wm_softc *);
607 1.203 msaitoh #ifdef WM_WOL
608 1.203 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
609 1.203 msaitoh static void wm_enable_wakeup(struct wm_softc *);
610 1.203 msaitoh #endif
611 1.203 msaitoh static void wm_init_manageability(struct wm_softc *);
612 1.228 msaitoh static void wm_set_eee_i350(struct wm_softc *);
613 1.1 thorpej
614 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
615 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
616 1.1 thorpej
617 1.1 thorpej /*
618 1.1 thorpej * Devices supported by this driver.
619 1.1 thorpej */
620 1.76 thorpej static const struct wm_product {
621 1.1 thorpej pci_vendor_id_t wmp_vendor;
622 1.1 thorpej pci_product_id_t wmp_product;
623 1.1 thorpej const char *wmp_name;
624 1.43 thorpej wm_chip_type wmp_type;
625 1.1 thorpej int wmp_flags;
626 1.1 thorpej #define WMP_F_1000X 0x01
627 1.1 thorpej #define WMP_F_1000T 0x02
628 1.203 msaitoh #define WMP_F_SERDES 0x04
629 1.1 thorpej } wm_products[] = {
630 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
631 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
632 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
633 1.1 thorpej
634 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
635 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
636 1.11 thorpej WM_T_82543, WMP_F_1000X },
637 1.1 thorpej
638 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
639 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
640 1.11 thorpej WM_T_82543, WMP_F_1000T },
641 1.1 thorpej
642 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
643 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
644 1.11 thorpej WM_T_82544, WMP_F_1000T },
645 1.1 thorpej
646 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
647 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
648 1.11 thorpej WM_T_82544, WMP_F_1000X },
649 1.1 thorpej
650 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
651 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
652 1.11 thorpej WM_T_82544, WMP_F_1000T },
653 1.1 thorpej
654 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
655 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
656 1.11 thorpej WM_T_82544, WMP_F_1000T },
657 1.1 thorpej
658 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
659 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
660 1.34 kent WM_T_82540, WMP_F_1000T },
661 1.34 kent
662 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
663 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
664 1.55 thorpej WM_T_82540, WMP_F_1000T },
665 1.55 thorpej
666 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
667 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
668 1.34 kent WM_T_82540, WMP_F_1000T },
669 1.34 kent
670 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
671 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
672 1.33 kent WM_T_82540, WMP_F_1000T },
673 1.33 kent
674 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
675 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
676 1.17 thorpej WM_T_82540, WMP_F_1000T },
677 1.17 thorpej
678 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
679 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
680 1.17 thorpej WM_T_82545, WMP_F_1000T },
681 1.17 thorpej
682 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
683 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
684 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
685 1.55 thorpej
686 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
687 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
688 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
689 1.55 thorpej #if 0
690 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
691 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
692 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
693 1.55 thorpej #endif
694 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
695 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
696 1.39 thorpej WM_T_82546, WMP_F_1000T },
697 1.39 thorpej
698 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
699 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
700 1.17 thorpej WM_T_82546, WMP_F_1000T },
701 1.17 thorpej
702 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
703 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
704 1.17 thorpej WM_T_82545, WMP_F_1000X },
705 1.17 thorpej
706 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
707 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
708 1.17 thorpej WM_T_82546, WMP_F_1000X },
709 1.17 thorpej
710 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
711 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
712 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
713 1.55 thorpej
714 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
715 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
716 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
717 1.55 thorpej #if 0
718 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
719 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
720 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
721 1.55 thorpej #endif
722 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
723 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
724 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
725 1.127 bouyer
726 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
727 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
728 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
729 1.127 bouyer
730 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
731 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
732 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
733 1.116 msaitoh
734 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
735 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
736 1.63 thorpej WM_T_82541, WMP_F_1000T },
737 1.63 thorpej
738 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
739 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
740 1.116 msaitoh WM_T_82541, WMP_F_1000T },
741 1.116 msaitoh
742 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
743 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
744 1.57 thorpej WM_T_82541, WMP_F_1000T },
745 1.57 thorpej
746 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
747 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
748 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
749 1.57 thorpej
750 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
751 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
752 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
753 1.57 thorpej
754 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
755 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
756 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
757 1.57 thorpej
758 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
759 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
760 1.101 tron WM_T_82541_2, WMP_F_1000T },
761 1.101 tron
762 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
763 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
764 1.57 thorpej WM_T_82547, WMP_F_1000T },
765 1.57 thorpej
766 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
767 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
768 1.116 msaitoh WM_T_82547, WMP_F_1000T },
769 1.116 msaitoh
770 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
771 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
772 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
773 1.116 msaitoh
774 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
775 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
776 1.116 msaitoh WM_T_82571, WMP_F_1000T },
777 1.116 msaitoh
778 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
779 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
780 1.116 msaitoh WM_T_82571, WMP_F_1000X },
781 1.116 msaitoh #if 0
782 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
783 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
784 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
785 1.116 msaitoh #endif
786 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
787 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
788 1.127 bouyer WM_T_82571, WMP_F_1000T },
789 1.127 bouyer
790 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
791 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
792 1.116 msaitoh WM_T_82572, WMP_F_1000T },
793 1.116 msaitoh
794 1.151 ragge { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
795 1.212 jakllsch "Intel PRO/1000 PT Quad Port Server Adapter",
796 1.151 ragge WM_T_82571, WMP_F_1000T, },
797 1.151 ragge
798 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
799 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
800 1.116 msaitoh WM_T_82572, WMP_F_1000X },
801 1.116 msaitoh #if 0
802 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
803 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
804 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
805 1.116 msaitoh #endif
806 1.116 msaitoh
807 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
808 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
809 1.116 msaitoh WM_T_82572, WMP_F_1000T },
810 1.116 msaitoh
811 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
812 1.116 msaitoh "Intel i82573E",
813 1.116 msaitoh WM_T_82573, WMP_F_1000T },
814 1.116 msaitoh
815 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
816 1.117 msaitoh "Intel i82573E IAMT",
817 1.116 msaitoh WM_T_82573, WMP_F_1000T },
818 1.116 msaitoh
819 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
820 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
821 1.116 msaitoh WM_T_82573, WMP_F_1000T },
822 1.116 msaitoh
823 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
824 1.165 sborrill "Intel i82574L",
825 1.165 sborrill WM_T_82574, WMP_F_1000T },
826 1.165 sborrill
827 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
828 1.185 msaitoh "Intel i82583V",
829 1.185 msaitoh WM_T_82583, WMP_F_1000T },
830 1.185 msaitoh
831 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
832 1.127 bouyer "i80003 dual 1000baseT Ethernet",
833 1.127 bouyer WM_T_80003, WMP_F_1000T },
834 1.127 bouyer
835 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
836 1.127 bouyer "i80003 dual 1000baseX Ethernet",
837 1.127 bouyer WM_T_80003, WMP_F_1000T },
838 1.127 bouyer #if 0
839 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
840 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
841 1.127 bouyer WM_T_80003, WMP_F_SERDES },
842 1.127 bouyer #endif
843 1.127 bouyer
844 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
845 1.127 bouyer "Intel i80003 1000baseT Ethernet",
846 1.127 bouyer WM_T_80003, WMP_F_1000T },
847 1.127 bouyer #if 0
848 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
849 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
850 1.127 bouyer WM_T_80003, WMP_F_SERDES },
851 1.127 bouyer #endif
852 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
853 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
854 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
855 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
856 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
857 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
858 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
859 1.139 bouyer "Intel i82801H LAN Controller",
860 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
861 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
862 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
863 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
864 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
865 1.139 bouyer "Intel i82801H (M) LAN Controller",
866 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
867 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
868 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
869 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
870 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
871 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
872 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
873 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
874 1.144 msaitoh "82801I (AMT) LAN Controller",
875 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
876 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
877 1.144 msaitoh "82801I LAN Controller",
878 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
879 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
880 1.144 msaitoh "82801I (G) LAN Controller",
881 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
882 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
883 1.144 msaitoh "82801I (GT) LAN Controller",
884 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
885 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
886 1.144 msaitoh "82801I (C) LAN Controller",
887 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
888 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
889 1.162 bouyer "82801I mobile LAN Controller",
890 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
891 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
892 1.162 bouyer "82801I mobile (V) LAN Controller",
893 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
894 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
895 1.162 bouyer "82801I mobile (AMT) LAN Controller",
896 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
897 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
898 1.191 msaitoh "82567LM-4 LAN Controller",
899 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
900 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
901 1.191 msaitoh "82567V-3 LAN Controller",
902 1.191 msaitoh WM_T_ICH9, WMP_F_1000T },
903 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
904 1.191 msaitoh "82567LM-2 LAN Controller",
905 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
906 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
907 1.191 msaitoh "82567LF-2 LAN Controller",
908 1.191 msaitoh WM_T_ICH10, WMP_F_1000T },
909 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
910 1.164 markd "82567LM-3 LAN Controller",
911 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
912 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
913 1.167 msaitoh "82567LF-3 LAN Controller",
914 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
915 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
916 1.191 msaitoh "82567V-2 LAN Controller",
917 1.174 msaitoh WM_T_ICH10, WMP_F_1000T },
918 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
919 1.221 msaitoh "82567V-3? LAN Controller",
920 1.221 msaitoh WM_T_ICH10, WMP_F_1000T },
921 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
922 1.221 msaitoh "HANKSVILLE LAN Controller",
923 1.221 msaitoh WM_T_ICH10, WMP_F_1000T },
924 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
925 1.207 msaitoh "PCH LAN (82577LM) Controller",
926 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
927 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
928 1.207 msaitoh "PCH LAN (82577LC) Controller",
929 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
930 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
931 1.190 msaitoh "PCH LAN (82578DM) Controller",
932 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
933 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
934 1.190 msaitoh "PCH LAN (82578DC) Controller",
935 1.239 msaitoh WM_T_PCH, WMP_F_1000T },
936 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
937 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
938 1.221 msaitoh WM_T_PCH2, WMP_F_1000T },
939 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
940 1.221 msaitoh "PCH2 LAN (82579V) Controller",
941 1.239 msaitoh WM_T_PCH2, WMP_F_1000T },
942 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
943 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
944 1.199 msaitoh WM_T_82575, WMP_F_1000T },
945 1.199 msaitoh #if 0
946 1.199 msaitoh /*
947 1.199 msaitoh * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
948 1.199 msaitoh * disabled for now ...
949 1.199 msaitoh */
950 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
951 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
952 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
953 1.199 msaitoh #endif
954 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
955 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
956 1.199 msaitoh WM_T_82575, WMP_F_1000T },
957 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
958 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
959 1.199 msaitoh WM_T_82575, WMP_F_1000T },
960 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
961 1.199 msaitoh "82576 1000BaseT Ethernet",
962 1.199 msaitoh WM_T_82576, WMP_F_1000T },
963 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
964 1.199 msaitoh "82576 1000BaseX Ethernet",
965 1.199 msaitoh WM_T_82576, WMP_F_1000X },
966 1.199 msaitoh #if 0
967 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
968 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
969 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
970 1.199 msaitoh #endif
971 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
972 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
973 1.199 msaitoh WM_T_82576, WMP_F_1000T },
974 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
975 1.199 msaitoh "82576 gigabit Ethernet",
976 1.199 msaitoh WM_T_82576, WMP_F_1000T },
977 1.199 msaitoh #if 0
978 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
979 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
980 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
981 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
982 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
983 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
984 1.199 msaitoh #endif
985 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
986 1.199 msaitoh "82580 1000BaseT Ethernet",
987 1.199 msaitoh WM_T_82580, WMP_F_1000T },
988 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
989 1.199 msaitoh "82580 1000BaseX Ethernet",
990 1.199 msaitoh WM_T_82580, WMP_F_1000X },
991 1.199 msaitoh #if 0
992 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
993 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
994 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
995 1.199 msaitoh #endif
996 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
997 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
998 1.199 msaitoh WM_T_82580, WMP_F_1000T },
999 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
1000 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1001 1.199 msaitoh WM_T_82580, WMP_F_1000T },
1002 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER,
1003 1.199 msaitoh "82580 1000BaseT Ethernet",
1004 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
1005 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_ER_DUAL,
1006 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1007 1.199 msaitoh WM_T_82580ER, WMP_F_1000T },
1008 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1009 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1010 1.221 msaitoh WM_T_82580, WMP_F_1000X },
1011 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_COPPER,
1012 1.228 msaitoh "I350 Gigabit Network Connection",
1013 1.228 msaitoh WM_T_I350, WMP_F_1000T },
1014 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_FIBER,
1015 1.228 msaitoh "I350 Gigabit Fiber Network Connection",
1016 1.228 msaitoh WM_T_I350, WMP_F_1000X },
1017 1.228 msaitoh #if 0
1018 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SERDES,
1019 1.228 msaitoh "I350 Gigabit Backplane Connection",
1020 1.228 msaitoh WM_T_I350, WMP_F_SERDES },
1021 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SGMII,
1022 1.228 msaitoh "I350 Gigabit Connection",
1023 1.228 msaitoh WM_T_I350, WMP_F_1000T },
1024 1.228 msaitoh #endif
1025 1.1 thorpej { 0, 0,
1026 1.1 thorpej NULL,
1027 1.1 thorpej 0, 0 },
1028 1.1 thorpej };
1029 1.1 thorpej
1030 1.2 thorpej #ifdef WM_EVENT_COUNTERS
1031 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
1032 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
1033 1.2 thorpej
1034 1.53 thorpej #if 0 /* Not currently used */
1035 1.110 perry static inline uint32_t
1036 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1037 1.53 thorpej {
1038 1.53 thorpej
1039 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1040 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1041 1.53 thorpej }
1042 1.53 thorpej #endif
1043 1.53 thorpej
1044 1.110 perry static inline void
1045 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1046 1.53 thorpej {
1047 1.53 thorpej
1048 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1049 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1050 1.53 thorpej }
1051 1.53 thorpej
1052 1.110 perry static inline void
1053 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1054 1.199 msaitoh uint32_t data)
1055 1.199 msaitoh {
1056 1.199 msaitoh uint32_t regval;
1057 1.199 msaitoh int i;
1058 1.199 msaitoh
1059 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1060 1.199 msaitoh
1061 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1062 1.199 msaitoh
1063 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1064 1.199 msaitoh delay(5);
1065 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1066 1.199 msaitoh break;
1067 1.199 msaitoh }
1068 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1069 1.199 msaitoh aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
1070 1.199 msaitoh device_xname(sc->sc_dev), reg);
1071 1.199 msaitoh }
1072 1.199 msaitoh }
1073 1.199 msaitoh
1074 1.199 msaitoh static inline void
1075 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1076 1.69 thorpej {
1077 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1078 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1079 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1080 1.69 thorpej else
1081 1.69 thorpej wa->wa_high = 0;
1082 1.69 thorpej }
1083 1.69 thorpej
1084 1.185 msaitoh static void
1085 1.199 msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
1086 1.185 msaitoh {
1087 1.185 msaitoh uint32_t reg;
1088 1.185 msaitoh
1089 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1090 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1091 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1092 1.185 msaitoh }
1093 1.185 msaitoh
1094 1.1 thorpej static const struct wm_product *
1095 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1096 1.1 thorpej {
1097 1.1 thorpej const struct wm_product *wmp;
1098 1.1 thorpej
1099 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1100 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1101 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1102 1.194 msaitoh return wmp;
1103 1.1 thorpej }
1104 1.194 msaitoh return NULL;
1105 1.1 thorpej }
1106 1.1 thorpej
1107 1.47 thorpej static int
1108 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1109 1.1 thorpej {
1110 1.1 thorpej struct pci_attach_args *pa = aux;
1111 1.1 thorpej
1112 1.1 thorpej if (wm_lookup(pa) != NULL)
1113 1.194 msaitoh return 1;
1114 1.1 thorpej
1115 1.194 msaitoh return 0;
1116 1.1 thorpej }
1117 1.1 thorpej
1118 1.47 thorpej static void
1119 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1120 1.1 thorpej {
1121 1.157 dyoung struct wm_softc *sc = device_private(self);
1122 1.1 thorpej struct pci_attach_args *pa = aux;
1123 1.182 msaitoh prop_dictionary_t dict;
1124 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1125 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1126 1.1 thorpej pci_intr_handle_t ih;
1127 1.1 thorpej const char *intrstr = NULL;
1128 1.160 christos const char *eetype, *xname;
1129 1.1 thorpej bus_space_tag_t memt;
1130 1.1 thorpej bus_space_handle_t memh;
1131 1.201 msaitoh bus_size_t memsize;
1132 1.1 thorpej int memh_valid;
1133 1.201 msaitoh int i, error;
1134 1.1 thorpej const struct wm_product *wmp;
1135 1.115 thorpej prop_data_t ea;
1136 1.115 thorpej prop_number_t pn;
1137 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1138 1.208 msaitoh uint16_t cfg1, cfg2, swdpin, io3;
1139 1.1 thorpej pcireg_t preg, memtype;
1140 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1141 1.44 thorpej uint32_t reg;
1142 1.1 thorpej
1143 1.160 christos sc->sc_dev = self;
1144 1.142 ad callout_init(&sc->sc_tick_ch, 0);
1145 1.1 thorpej
1146 1.203 msaitoh sc->sc_wmp = wmp = wm_lookup(pa);
1147 1.1 thorpej if (wmp == NULL) {
1148 1.1 thorpej printf("\n");
1149 1.1 thorpej panic("wm_attach: impossible");
1150 1.1 thorpej }
1151 1.1 thorpej
1152 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1153 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1154 1.123 jmcneill
1155 1.69 thorpej if (pci_dma64_available(pa))
1156 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1157 1.69 thorpej else
1158 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1159 1.1 thorpej
1160 1.192 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
1161 1.226 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
1162 1.1 thorpej
1163 1.1 thorpej sc->sc_type = wmp->wmp_type;
1164 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1165 1.192 msaitoh if (sc->sc_rev < 2) {
1166 1.160 christos aprint_error_dev(sc->sc_dev,
1167 1.160 christos "i82542 must be at least rev. 2\n");
1168 1.1 thorpej return;
1169 1.1 thorpej }
1170 1.192 msaitoh if (sc->sc_rev < 3)
1171 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1172 1.1 thorpej }
1173 1.1 thorpej
1174 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1175 1.228 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
1176 1.228 msaitoh || (sc->sc_type == WM_T_I350))
1177 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1178 1.199 msaitoh
1179 1.184 msaitoh /* Set device properties (mactype) */
1180 1.182 msaitoh dict = device_properties(sc->sc_dev);
1181 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1182 1.182 msaitoh
1183 1.1 thorpej /*
1184 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1185 1.53 thorpej * and it is really required for normal operation.
1186 1.1 thorpej */
1187 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1188 1.1 thorpej switch (memtype) {
1189 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1190 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1191 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1192 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1193 1.1 thorpej break;
1194 1.1 thorpej default:
1195 1.1 thorpej memh_valid = 0;
1196 1.189 msaitoh break;
1197 1.1 thorpej }
1198 1.1 thorpej
1199 1.1 thorpej if (memh_valid) {
1200 1.1 thorpej sc->sc_st = memt;
1201 1.1 thorpej sc->sc_sh = memh;
1202 1.201 msaitoh sc->sc_ss = memsize;
1203 1.1 thorpej } else {
1204 1.160 christos aprint_error_dev(sc->sc_dev,
1205 1.160 christos "unable to map device registers\n");
1206 1.1 thorpej return;
1207 1.1 thorpej }
1208 1.1 thorpej
1209 1.203 msaitoh wm_get_wakeup(sc);
1210 1.203 msaitoh
1211 1.53 thorpej /*
1212 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1213 1.53 thorpej * register access. It is not desirable (nor supported in
1214 1.53 thorpej * this driver) to use it for normal operation, though it is
1215 1.53 thorpej * required to work around bugs in some chip versions.
1216 1.53 thorpej */
1217 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1218 1.53 thorpej /* First we have to find the I/O BAR. */
1219 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1220 1.241 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
1221 1.241 msaitoh if (memtype == PCI_MAPREG_TYPE_IO)
1222 1.53 thorpej break;
1223 1.241 msaitoh if (PCI_MAPREG_MEM_TYPE(memtype) ==
1224 1.241 msaitoh PCI_MAPREG_MEM_TYPE_64BIT)
1225 1.241 msaitoh i += 4; /* skip high bits, too */
1226 1.53 thorpej }
1227 1.241 msaitoh if (i < PCI_MAPREG_END) {
1228 1.88 briggs /*
1229 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1230 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1231 1.218 msaitoh * It's no problem because newer chips has no this
1232 1.218 msaitoh * bug.
1233 1.218 msaitoh *
1234 1.88 briggs * The i8254x doesn't apparently respond when the
1235 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1236 1.88 briggs * been configured.
1237 1.88 briggs */
1238 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1239 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1240 1.160 christos aprint_error_dev(sc->sc_dev,
1241 1.160 christos "WARNING: I/O BAR at zero.\n");
1242 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1243 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1244 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1245 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1246 1.88 briggs } else {
1247 1.160 christos aprint_error_dev(sc->sc_dev,
1248 1.160 christos "WARNING: unable to map I/O space\n");
1249 1.88 briggs }
1250 1.88 briggs }
1251 1.88 briggs
1252 1.53 thorpej }
1253 1.53 thorpej
1254 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1255 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1256 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1257 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1258 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1259 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1260 1.1 thorpej
1261 1.122 christos /* power up chip */
1262 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1263 1.122 christos NULL)) && error != EOPNOTSUPP) {
1264 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1265 1.122 christos return;
1266 1.1 thorpej }
1267 1.1 thorpej
1268 1.1 thorpej /*
1269 1.1 thorpej * Map and establish our interrupt.
1270 1.1 thorpej */
1271 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1272 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1273 1.1 thorpej return;
1274 1.1 thorpej }
1275 1.1 thorpej intrstr = pci_intr_string(pc, ih);
1276 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1277 1.1 thorpej if (sc->sc_ih == NULL) {
1278 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1279 1.1 thorpej if (intrstr != NULL)
1280 1.181 njoly aprint_error(" at %s", intrstr);
1281 1.181 njoly aprint_error("\n");
1282 1.1 thorpej return;
1283 1.1 thorpej }
1284 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1285 1.52 thorpej
1286 1.52 thorpej /*
1287 1.199 msaitoh * Check the function ID (unit number of the chip).
1288 1.199 msaitoh */
1289 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1290 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1291 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1292 1.228 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
1293 1.228 msaitoh || (sc->sc_type == WM_T_I350))
1294 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1295 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1296 1.199 msaitoh else
1297 1.199 msaitoh sc->sc_funcid = 0;
1298 1.199 msaitoh
1299 1.199 msaitoh /*
1300 1.52 thorpej * Determine a few things about the bus we're connected to.
1301 1.52 thorpej */
1302 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1303 1.52 thorpej /* We don't really know the bus characteristics here. */
1304 1.52 thorpej sc->sc_bus_speed = 33;
1305 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1306 1.73 tron /*
1307 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1308 1.73 tron * a 32-bit 66MHz PCI Bus.
1309 1.73 tron */
1310 1.73 tron sc->sc_flags |= WM_F_CSA;
1311 1.73 tron sc->sc_bus_speed = 66;
1312 1.160 christos aprint_verbose_dev(sc->sc_dev,
1313 1.160 christos "Communication Streaming Architecture\n");
1314 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1315 1.142 ad callout_init(&sc->sc_txfifo_ch, 0);
1316 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1317 1.78 thorpej wm_82547_txfifo_stall, sc);
1318 1.160 christos aprint_verbose_dev(sc->sc_dev,
1319 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1320 1.78 thorpej }
1321 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1322 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1323 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1324 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1325 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1326 1.221 msaitoh && (sc->sc_type != WM_T_PCH2)) {
1327 1.139 bouyer sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
1328 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1329 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1330 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1331 1.199 msaitoh NULL) == 0)
1332 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1333 1.199 msaitoh "unable to find PCIe capability\n");
1334 1.199 msaitoh }
1335 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1336 1.73 tron } else {
1337 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1338 1.52 thorpej if (reg & STATUS_BUS64)
1339 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1340 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1341 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1342 1.54 thorpej
1343 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1344 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1345 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1346 1.160 christos aprint_error_dev(sc->sc_dev,
1347 1.160 christos "unable to find PCIX capability\n");
1348 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1349 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1350 1.54 thorpej /*
1351 1.54 thorpej * Work around a problem caused by the BIOS
1352 1.54 thorpej * setting the max memory read byte count
1353 1.54 thorpej * incorrectly.
1354 1.54 thorpej */
1355 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1356 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD);
1357 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1358 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_STATUS);
1359 1.54 thorpej
1360 1.54 thorpej bytecnt =
1361 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
1362 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
1363 1.54 thorpej maxb =
1364 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
1365 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
1366 1.54 thorpej if (bytecnt > maxb) {
1367 1.160 christos aprint_verbose_dev(sc->sc_dev,
1368 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1369 1.54 thorpej 512 << bytecnt, 512 << maxb);
1370 1.54 thorpej pcix_cmd = (pcix_cmd &
1371 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
1372 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
1373 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1374 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIX_CMD,
1375 1.54 thorpej pcix_cmd);
1376 1.54 thorpej }
1377 1.54 thorpej }
1378 1.54 thorpej }
1379 1.52 thorpej /*
1380 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1381 1.52 thorpej * bridge on the board, and can run the secondary bus at
1382 1.52 thorpej * a higher speed.
1383 1.52 thorpej */
1384 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1385 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1386 1.52 thorpej : 66;
1387 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1388 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1389 1.52 thorpej case STATUS_PCIXSPD_50_66:
1390 1.52 thorpej sc->sc_bus_speed = 66;
1391 1.52 thorpej break;
1392 1.52 thorpej case STATUS_PCIXSPD_66_100:
1393 1.52 thorpej sc->sc_bus_speed = 100;
1394 1.52 thorpej break;
1395 1.52 thorpej case STATUS_PCIXSPD_100_133:
1396 1.52 thorpej sc->sc_bus_speed = 133;
1397 1.52 thorpej break;
1398 1.52 thorpej default:
1399 1.160 christos aprint_error_dev(sc->sc_dev,
1400 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1401 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1402 1.52 thorpej sc->sc_bus_speed = 66;
1403 1.189 msaitoh break;
1404 1.52 thorpej }
1405 1.52 thorpej } else
1406 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1407 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1408 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1409 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1410 1.52 thorpej }
1411 1.1 thorpej
1412 1.1 thorpej /*
1413 1.1 thorpej * Allocate the control data structures, and create and load the
1414 1.1 thorpej * DMA map for it.
1415 1.69 thorpej *
1416 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1417 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1418 1.69 thorpej * both sets within the same 4G segment.
1419 1.1 thorpej */
1420 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1421 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1422 1.201 msaitoh sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
1423 1.75 thorpej sizeof(struct wm_control_data_82542) :
1424 1.75 thorpej sizeof(struct wm_control_data_82544);
1425 1.201 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
1426 1.201 msaitoh (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
1427 1.201 msaitoh &sc->sc_cd_rseg, 0)) != 0) {
1428 1.160 christos aprint_error_dev(sc->sc_dev,
1429 1.158 cegger "unable to allocate control data, error = %d\n",
1430 1.158 cegger error);
1431 1.1 thorpej goto fail_0;
1432 1.1 thorpej }
1433 1.1 thorpej
1434 1.201 msaitoh if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
1435 1.201 msaitoh sc->sc_cd_rseg, sc->sc_cd_size,
1436 1.194 msaitoh (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
1437 1.160 christos aprint_error_dev(sc->sc_dev,
1438 1.160 christos "unable to map control data, error = %d\n", error);
1439 1.1 thorpej goto fail_1;
1440 1.1 thorpej }
1441 1.1 thorpej
1442 1.201 msaitoh if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
1443 1.201 msaitoh sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
1444 1.160 christos aprint_error_dev(sc->sc_dev,
1445 1.160 christos "unable to create control data DMA map, error = %d\n",
1446 1.160 christos error);
1447 1.1 thorpej goto fail_2;
1448 1.1 thorpej }
1449 1.1 thorpej
1450 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1451 1.201 msaitoh sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
1452 1.160 christos aprint_error_dev(sc->sc_dev,
1453 1.158 cegger "unable to load control data DMA map, error = %d\n",
1454 1.158 cegger error);
1455 1.1 thorpej goto fail_3;
1456 1.1 thorpej }
1457 1.1 thorpej
1458 1.1 thorpej /*
1459 1.1 thorpej * Create the transmit buffer DMA maps.
1460 1.1 thorpej */
1461 1.74 tron WM_TXQUEUELEN(sc) =
1462 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1463 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1464 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1465 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1466 1.194 msaitoh WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1467 1.194 msaitoh &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1468 1.160 christos aprint_error_dev(sc->sc_dev,
1469 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1470 1.160 christos i, error);
1471 1.1 thorpej goto fail_4;
1472 1.1 thorpej }
1473 1.1 thorpej }
1474 1.1 thorpej
1475 1.1 thorpej /*
1476 1.1 thorpej * Create the receive buffer DMA maps.
1477 1.1 thorpej */
1478 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1479 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1480 1.194 msaitoh MCLBYTES, 0, 0,
1481 1.194 msaitoh &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1482 1.160 christos aprint_error_dev(sc->sc_dev,
1483 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1484 1.160 christos i, error);
1485 1.1 thorpej goto fail_5;
1486 1.1 thorpej }
1487 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1488 1.1 thorpej }
1489 1.1 thorpej
1490 1.127 bouyer /* clear interesting stat counters */
1491 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1492 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1493 1.127 bouyer
1494 1.221 msaitoh /* get PHY control from SMBus to PCIe */
1495 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2))
1496 1.221 msaitoh wm_smbustopci(sc);
1497 1.221 msaitoh
1498 1.1 thorpej /*
1499 1.1 thorpej * Reset the chip to a known state.
1500 1.1 thorpej */
1501 1.1 thorpej wm_reset(sc);
1502 1.1 thorpej
1503 1.169 msaitoh switch (sc->sc_type) {
1504 1.169 msaitoh case WM_T_82571:
1505 1.169 msaitoh case WM_T_82572:
1506 1.169 msaitoh case WM_T_82573:
1507 1.169 msaitoh case WM_T_82574:
1508 1.185 msaitoh case WM_T_82583:
1509 1.169 msaitoh case WM_T_80003:
1510 1.169 msaitoh case WM_T_ICH8:
1511 1.169 msaitoh case WM_T_ICH9:
1512 1.169 msaitoh case WM_T_ICH10:
1513 1.190 msaitoh case WM_T_PCH:
1514 1.221 msaitoh case WM_T_PCH2:
1515 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
1516 1.169 msaitoh wm_get_hw_control(sc);
1517 1.169 msaitoh break;
1518 1.169 msaitoh default:
1519 1.169 msaitoh break;
1520 1.169 msaitoh }
1521 1.169 msaitoh
1522 1.1 thorpej /*
1523 1.44 thorpej * Get some information about the EEPROM.
1524 1.44 thorpej */
1525 1.185 msaitoh switch (sc->sc_type) {
1526 1.185 msaitoh case WM_T_82542_2_0:
1527 1.185 msaitoh case WM_T_82542_2_1:
1528 1.185 msaitoh case WM_T_82543:
1529 1.185 msaitoh case WM_T_82544:
1530 1.185 msaitoh /* Microwire */
1531 1.185 msaitoh sc->sc_ee_addrbits = 6;
1532 1.185 msaitoh break;
1533 1.185 msaitoh case WM_T_82540:
1534 1.185 msaitoh case WM_T_82545:
1535 1.185 msaitoh case WM_T_82545_3:
1536 1.185 msaitoh case WM_T_82546:
1537 1.185 msaitoh case WM_T_82546_3:
1538 1.185 msaitoh /* Microwire */
1539 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1540 1.185 msaitoh if (reg & EECD_EE_SIZE)
1541 1.185 msaitoh sc->sc_ee_addrbits = 8;
1542 1.185 msaitoh else
1543 1.185 msaitoh sc->sc_ee_addrbits = 6;
1544 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1545 1.185 msaitoh break;
1546 1.185 msaitoh case WM_T_82541:
1547 1.185 msaitoh case WM_T_82541_2:
1548 1.185 msaitoh case WM_T_82547:
1549 1.185 msaitoh case WM_T_82547_2:
1550 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1551 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1552 1.185 msaitoh /* SPI */
1553 1.199 msaitoh wm_set_spiaddrbits(sc);
1554 1.185 msaitoh } else
1555 1.185 msaitoh /* Microwire */
1556 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1557 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1558 1.185 msaitoh break;
1559 1.185 msaitoh case WM_T_82571:
1560 1.185 msaitoh case WM_T_82572:
1561 1.185 msaitoh /* SPI */
1562 1.199 msaitoh wm_set_spiaddrbits(sc);
1563 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1564 1.185 msaitoh break;
1565 1.185 msaitoh case WM_T_82573:
1566 1.185 msaitoh case WM_T_82574:
1567 1.185 msaitoh case WM_T_82583:
1568 1.185 msaitoh if (wm_is_onboard_nvm_eeprom(sc) == 0)
1569 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1570 1.185 msaitoh else {
1571 1.185 msaitoh /* SPI */
1572 1.199 msaitoh wm_set_spiaddrbits(sc);
1573 1.185 msaitoh }
1574 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1575 1.185 msaitoh break;
1576 1.199 msaitoh case WM_T_82575:
1577 1.199 msaitoh case WM_T_82576:
1578 1.199 msaitoh case WM_T_82580:
1579 1.199 msaitoh case WM_T_82580ER:
1580 1.228 msaitoh case WM_T_I350:
1581 1.185 msaitoh case WM_T_80003:
1582 1.185 msaitoh /* SPI */
1583 1.199 msaitoh wm_set_spiaddrbits(sc);
1584 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
1585 1.185 msaitoh break;
1586 1.185 msaitoh case WM_T_ICH8:
1587 1.185 msaitoh case WM_T_ICH9:
1588 1.185 msaitoh case WM_T_ICH10:
1589 1.190 msaitoh case WM_T_PCH:
1590 1.221 msaitoh case WM_T_PCH2:
1591 1.185 msaitoh /* FLASH */
1592 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
1593 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1594 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1595 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1596 1.160 christos aprint_error_dev(sc->sc_dev,
1597 1.160 christos "can't map FLASH registers\n");
1598 1.139 bouyer return;
1599 1.139 bouyer }
1600 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1601 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1602 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1603 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1604 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1605 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1606 1.199 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1607 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1608 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1609 1.185 msaitoh break;
1610 1.185 msaitoh default:
1611 1.185 msaitoh break;
1612 1.44 thorpej }
1613 1.112 gavan
1614 1.112 gavan /*
1615 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1616 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1617 1.112 gavan * that no EEPROM is attached.
1618 1.112 gavan */
1619 1.185 msaitoh /*
1620 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1621 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1622 1.185 msaitoh */
1623 1.185 msaitoh if (wm_validate_eeprom_checksum(sc)) {
1624 1.169 msaitoh /*
1625 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1626 1.185 msaitoh * first check due to the link being in sleep state.
1627 1.169 msaitoh */
1628 1.185 msaitoh if (wm_validate_eeprom_checksum(sc))
1629 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1630 1.169 msaitoh }
1631 1.185 msaitoh
1632 1.184 msaitoh /* Set device properties (macflags) */
1633 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1634 1.112 gavan
1635 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1636 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1637 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1638 1.160 christos aprint_verbose_dev(sc->sc_dev, "FLASH\n");
1639 1.117 msaitoh } else {
1640 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1641 1.112 gavan eetype = "SPI";
1642 1.112 gavan else
1643 1.112 gavan eetype = "MicroWire";
1644 1.160 christos aprint_verbose_dev(sc->sc_dev,
1645 1.160 christos "%u word (%d address bits) %s EEPROM\n",
1646 1.158 cegger 1U << sc->sc_ee_addrbits,
1647 1.112 gavan sc->sc_ee_addrbits, eetype);
1648 1.112 gavan }
1649 1.112 gavan
1650 1.113 gavan /*
1651 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1652 1.113 gavan * in device properties.
1653 1.113 gavan */
1654 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
1655 1.115 thorpej if (ea != NULL) {
1656 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1657 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1658 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1659 1.115 thorpej } else {
1660 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
1661 1.160 christos aprint_error_dev(sc->sc_dev,
1662 1.160 christos "unable to read Ethernet address\n");
1663 1.210 msaitoh return;
1664 1.210 msaitoh }
1665 1.17 thorpej }
1666 1.17 thorpej
1667 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1668 1.1 thorpej ether_sprintf(enaddr));
1669 1.1 thorpej
1670 1.1 thorpej /*
1671 1.1 thorpej * Read the config info from the EEPROM, and set up various
1672 1.1 thorpej * bits in the control registers based on their contents.
1673 1.1 thorpej */
1674 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1675 1.115 thorpej if (pn != NULL) {
1676 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1677 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1678 1.115 thorpej } else {
1679 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1680 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1681 1.113 gavan return;
1682 1.113 gavan }
1683 1.51 thorpej }
1684 1.115 thorpej
1685 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1686 1.115 thorpej if (pn != NULL) {
1687 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1688 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1689 1.115 thorpej } else {
1690 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1691 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1692 1.113 gavan return;
1693 1.113 gavan }
1694 1.51 thorpej }
1695 1.115 thorpej
1696 1.203 msaitoh /* check for WM_F_WOL */
1697 1.203 msaitoh switch (sc->sc_type) {
1698 1.203 msaitoh case WM_T_82542_2_0:
1699 1.203 msaitoh case WM_T_82542_2_1:
1700 1.203 msaitoh case WM_T_82543:
1701 1.203 msaitoh /* dummy? */
1702 1.203 msaitoh eeprom_data = 0;
1703 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1704 1.203 msaitoh break;
1705 1.203 msaitoh case WM_T_82544:
1706 1.203 msaitoh apme_mask = EEPROM_CFG2_82544_APM_EN;
1707 1.203 msaitoh eeprom_data = cfg2;
1708 1.203 msaitoh break;
1709 1.203 msaitoh case WM_T_82546:
1710 1.203 msaitoh case WM_T_82546_3:
1711 1.203 msaitoh case WM_T_82571:
1712 1.203 msaitoh case WM_T_82572:
1713 1.203 msaitoh case WM_T_82573:
1714 1.203 msaitoh case WM_T_82574:
1715 1.203 msaitoh case WM_T_82583:
1716 1.203 msaitoh case WM_T_80003:
1717 1.203 msaitoh default:
1718 1.203 msaitoh apme_mask = EEPROM_CFG3_APME;
1719 1.203 msaitoh wm_read_eeprom(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
1720 1.203 msaitoh : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
1721 1.203 msaitoh break;
1722 1.203 msaitoh case WM_T_82575:
1723 1.203 msaitoh case WM_T_82576:
1724 1.203 msaitoh case WM_T_82580:
1725 1.203 msaitoh case WM_T_82580ER:
1726 1.228 msaitoh case WM_T_I350:
1727 1.203 msaitoh case WM_T_ICH8:
1728 1.203 msaitoh case WM_T_ICH9:
1729 1.203 msaitoh case WM_T_ICH10:
1730 1.203 msaitoh case WM_T_PCH:
1731 1.221 msaitoh case WM_T_PCH2:
1732 1.228 msaitoh /* XXX The funcid should be checked on some devices */
1733 1.203 msaitoh apme_mask = WUC_APME;
1734 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
1735 1.203 msaitoh break;
1736 1.203 msaitoh }
1737 1.203 msaitoh
1738 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
1739 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
1740 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
1741 1.203 msaitoh #ifdef WM_DEBUG
1742 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
1743 1.203 msaitoh printf("WOL\n");
1744 1.203 msaitoh #endif
1745 1.203 msaitoh
1746 1.203 msaitoh /*
1747 1.203 msaitoh * XXX need special handling for some multiple port cards
1748 1.203 msaitoh * to disable a paticular port.
1749 1.203 msaitoh */
1750 1.203 msaitoh
1751 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1752 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
1753 1.115 thorpej if (pn != NULL) {
1754 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1755 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1756 1.115 thorpej } else {
1757 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1758 1.160 christos aprint_error_dev(sc->sc_dev,
1759 1.160 christos "unable to read SWDPIN\n");
1760 1.113 gavan return;
1761 1.113 gavan }
1762 1.51 thorpej }
1763 1.51 thorpej }
1764 1.1 thorpej
1765 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1766 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1767 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1768 1.1 thorpej sc->sc_ctrl |=
1769 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1770 1.1 thorpej CTRL_SWDPIO_SHIFT;
1771 1.1 thorpej sc->sc_ctrl |=
1772 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1773 1.1 thorpej CTRL_SWDPINS_SHIFT;
1774 1.1 thorpej } else {
1775 1.1 thorpej sc->sc_ctrl |=
1776 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1777 1.1 thorpej CTRL_SWDPIO_SHIFT;
1778 1.1 thorpej }
1779 1.1 thorpej
1780 1.1 thorpej #if 0
1781 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1782 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1783 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1784 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1785 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1786 1.1 thorpej sc->sc_ctrl_ext |=
1787 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1788 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1789 1.1 thorpej sc->sc_ctrl_ext |=
1790 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1791 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1792 1.1 thorpej } else {
1793 1.1 thorpej sc->sc_ctrl_ext |=
1794 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1795 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1796 1.1 thorpej }
1797 1.1 thorpej #endif
1798 1.1 thorpej
1799 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1800 1.1 thorpej #if 0
1801 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1802 1.1 thorpej #endif
1803 1.1 thorpej
1804 1.1 thorpej /*
1805 1.1 thorpej * Set up some register offsets that are different between
1806 1.11 thorpej * the i82542 and the i82543 and later chips.
1807 1.1 thorpej */
1808 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1809 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1810 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1811 1.1 thorpej } else {
1812 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1813 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1814 1.1 thorpej }
1815 1.1 thorpej
1816 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
1817 1.192 msaitoh uint16_t val;
1818 1.192 msaitoh
1819 1.192 msaitoh /* Save the NVM K1 bit setting */
1820 1.192 msaitoh wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
1821 1.192 msaitoh
1822 1.192 msaitoh if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
1823 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
1824 1.192 msaitoh else
1825 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
1826 1.192 msaitoh }
1827 1.192 msaitoh
1828 1.1 thorpej /*
1829 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
1830 1.1 thorpej * media structures accordingly.
1831 1.1 thorpej */
1832 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
1833 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
1834 1.221 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_82573
1835 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
1836 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
1837 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1838 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
1839 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1840 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1841 1.160 christos aprint_error_dev(sc->sc_dev,
1842 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
1843 1.1 thorpej wm_tbi_mediainit(sc);
1844 1.1 thorpej } else {
1845 1.199 msaitoh switch (sc->sc_type) {
1846 1.199 msaitoh case WM_T_82575:
1847 1.199 msaitoh case WM_T_82576:
1848 1.199 msaitoh case WM_T_82580:
1849 1.199 msaitoh case WM_T_82580ER:
1850 1.228 msaitoh case WM_T_I350:
1851 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
1852 1.199 msaitoh switch (reg & CTRL_EXT_LINK_MODE_MASK) {
1853 1.199 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
1854 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII\n");
1855 1.199 msaitoh sc->sc_flags |= WM_F_SGMII;
1856 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1857 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1858 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1859 1.199 msaitoh break;
1860 1.199 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
1861 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
1862 1.199 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX or SERDES\n");
1863 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1864 1.199 msaitoh reg | CTRL_EXT_I2C_ENA);
1865 1.199 msaitoh panic("not supported yet\n");
1866 1.199 msaitoh break;
1867 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
1868 1.199 msaitoh default:
1869 1.199 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
1870 1.199 msaitoh reg & ~CTRL_EXT_I2C_ENA);
1871 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1872 1.199 msaitoh break;
1873 1.199 msaitoh }
1874 1.199 msaitoh break;
1875 1.199 msaitoh default:
1876 1.199 msaitoh if (wmp->wmp_flags & WMP_F_1000X)
1877 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1878 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
1879 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
1880 1.199 msaitoh }
1881 1.1 thorpej }
1882 1.1 thorpej
1883 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1884 1.160 christos xname = device_xname(sc->sc_dev);
1885 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
1886 1.1 thorpej ifp->if_softc = sc;
1887 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1888 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1889 1.233 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
1890 1.232 bouyer ifp->if_start = wm_nq_start;
1891 1.232 bouyer else
1892 1.232 bouyer ifp->if_start = wm_start;
1893 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1894 1.1 thorpej ifp->if_init = wm_init;
1895 1.1 thorpej ifp->if_stop = wm_stop;
1896 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1897 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1898 1.1 thorpej
1899 1.187 msaitoh /* Check for jumbo frame */
1900 1.187 msaitoh switch (sc->sc_type) {
1901 1.187 msaitoh case WM_T_82573:
1902 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
1903 1.187 msaitoh wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
1904 1.187 msaitoh if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
1905 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1906 1.187 msaitoh break;
1907 1.187 msaitoh case WM_T_82571:
1908 1.187 msaitoh case WM_T_82572:
1909 1.187 msaitoh case WM_T_82574:
1910 1.199 msaitoh case WM_T_82575:
1911 1.199 msaitoh case WM_T_82576:
1912 1.199 msaitoh case WM_T_82580:
1913 1.199 msaitoh case WM_T_82580ER:
1914 1.228 msaitoh case WM_T_I350:
1915 1.187 msaitoh case WM_T_80003:
1916 1.187 msaitoh case WM_T_ICH9:
1917 1.187 msaitoh case WM_T_ICH10:
1918 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
1919 1.187 msaitoh /* XXX limited to 9234 */
1920 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1921 1.187 msaitoh break;
1922 1.190 msaitoh case WM_T_PCH:
1923 1.190 msaitoh /* XXX limited to 4096 */
1924 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1925 1.190 msaitoh break;
1926 1.187 msaitoh case WM_T_82542_2_0:
1927 1.187 msaitoh case WM_T_82542_2_1:
1928 1.187 msaitoh case WM_T_82583:
1929 1.187 msaitoh case WM_T_ICH8:
1930 1.187 msaitoh /* No support for jumbo frame */
1931 1.187 msaitoh break;
1932 1.187 msaitoh default:
1933 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
1934 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1935 1.187 msaitoh break;
1936 1.187 msaitoh }
1937 1.41 tls
1938 1.1 thorpej /*
1939 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1940 1.1 thorpej */
1941 1.233 msaitoh if (sc->sc_type >= WM_T_82543)
1942 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1943 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1944 1.1 thorpej
1945 1.1 thorpej /*
1946 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1947 1.11 thorpej * on i82543 and later.
1948 1.1 thorpej */
1949 1.130 yamt if (sc->sc_type >= WM_T_82543) {
1950 1.1 thorpej ifp->if_capabilities |=
1951 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1952 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1953 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1954 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1955 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1956 1.130 yamt }
1957 1.130 yamt
1958 1.130 yamt /*
1959 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
1960 1.130 yamt *
1961 1.130 yamt * 82541GI (8086:1076) ... no
1962 1.130 yamt * 82572EI (8086:10b9) ... yes
1963 1.130 yamt */
1964 1.130 yamt if (sc->sc_type >= WM_T_82571) {
1965 1.130 yamt ifp->if_capabilities |=
1966 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1967 1.130 yamt }
1968 1.1 thorpej
1969 1.198 msaitoh /*
1970 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1971 1.99 matt * TCP segmentation offload.
1972 1.99 matt */
1973 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
1974 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1975 1.131 yamt }
1976 1.131 yamt
1977 1.131 yamt if (sc->sc_type >= WM_T_82571) {
1978 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
1979 1.131 yamt }
1980 1.99 matt
1981 1.1 thorpej /*
1982 1.1 thorpej * Attach the interface.
1983 1.1 thorpej */
1984 1.1 thorpej if_attach(ifp);
1985 1.1 thorpej ether_ifattach(ifp, enaddr);
1986 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
1987 1.160 christos rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
1988 1.1 thorpej
1989 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1990 1.1 thorpej /* Attach event counters. */
1991 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1992 1.160 christos NULL, xname, "txsstall");
1993 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1994 1.160 christos NULL, xname, "txdstall");
1995 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1996 1.160 christos NULL, xname, "txfifo_stall");
1997 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1998 1.160 christos NULL, xname, "txdw");
1999 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
2000 1.160 christos NULL, xname, "txqe");
2001 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
2002 1.160 christos NULL, xname, "rxintr");
2003 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
2004 1.160 christos NULL, xname, "linkintr");
2005 1.1 thorpej
2006 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
2007 1.160 christos NULL, xname, "rxipsum");
2008 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
2009 1.160 christos NULL, xname, "rxtusum");
2010 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
2011 1.160 christos NULL, xname, "txipsum");
2012 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
2013 1.160 christos NULL, xname, "txtusum");
2014 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
2015 1.160 christos NULL, xname, "txtusum6");
2016 1.1 thorpej
2017 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
2018 1.160 christos NULL, xname, "txtso");
2019 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
2020 1.160 christos NULL, xname, "txtso6");
2021 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
2022 1.160 christos NULL, xname, "txtsopain");
2023 1.99 matt
2024 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
2025 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
2026 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
2027 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
2028 1.75 thorpej }
2029 1.2 thorpej
2030 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
2031 1.160 christos NULL, xname, "txdrop");
2032 1.1 thorpej
2033 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
2034 1.160 christos NULL, xname, "tu");
2035 1.71 thorpej
2036 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2037 1.160 christos NULL, xname, "tx_xoff");
2038 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2039 1.160 christos NULL, xname, "tx_xon");
2040 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2041 1.160 christos NULL, xname, "rx_xoff");
2042 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2043 1.160 christos NULL, xname, "rx_xon");
2044 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2045 1.160 christos NULL, xname, "rx_macctl");
2046 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2047 1.1 thorpej
2048 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2049 1.180 tsutsui pmf_class_network_register(self, ifp);
2050 1.180 tsutsui else
2051 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2052 1.123 jmcneill
2053 1.1 thorpej return;
2054 1.1 thorpej
2055 1.1 thorpej /*
2056 1.1 thorpej * Free any resources we've allocated during the failed attach
2057 1.1 thorpej * attempt. Do this in reverse order and fall through.
2058 1.1 thorpej */
2059 1.1 thorpej fail_5:
2060 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2061 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2062 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2063 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
2064 1.1 thorpej }
2065 1.1 thorpej fail_4:
2066 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2067 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
2068 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2069 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
2070 1.1 thorpej }
2071 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2072 1.1 thorpej fail_3:
2073 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2074 1.1 thorpej fail_2:
2075 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2076 1.201 msaitoh sc->sc_cd_size);
2077 1.1 thorpej fail_1:
2078 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2079 1.1 thorpej fail_0:
2080 1.1 thorpej return;
2081 1.1 thorpej }
2082 1.1 thorpej
2083 1.201 msaitoh static int
2084 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2085 1.201 msaitoh {
2086 1.201 msaitoh struct wm_softc *sc = device_private(self);
2087 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2088 1.201 msaitoh int i, s;
2089 1.201 msaitoh
2090 1.201 msaitoh s = splnet();
2091 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2092 1.201 msaitoh wm_stop(ifp, 1);
2093 1.201 msaitoh splx(s);
2094 1.201 msaitoh
2095 1.201 msaitoh pmf_device_deregister(self);
2096 1.201 msaitoh
2097 1.201 msaitoh /* Tell the firmware about the release */
2098 1.201 msaitoh wm_release_manageability(sc);
2099 1.212 jakllsch wm_release_hw_control(sc);
2100 1.201 msaitoh
2101 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2102 1.201 msaitoh
2103 1.201 msaitoh /* Delete all remaining media. */
2104 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2105 1.201 msaitoh
2106 1.201 msaitoh ether_ifdetach(ifp);
2107 1.201 msaitoh if_detach(ifp);
2108 1.201 msaitoh
2109 1.201 msaitoh
2110 1.201 msaitoh /* Unload RX dmamaps and free mbufs */
2111 1.201 msaitoh wm_rxdrain(sc);
2112 1.201 msaitoh
2113 1.201 msaitoh /* Free dmamap. It's the same as the end of the wm_attach() function */
2114 1.201 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
2115 1.201 msaitoh if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2116 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2117 1.201 msaitoh sc->sc_rxsoft[i].rxs_dmamap);
2118 1.201 msaitoh }
2119 1.201 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2120 1.201 msaitoh if (sc->sc_txsoft[i].txs_dmamap != NULL)
2121 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2122 1.201 msaitoh sc->sc_txsoft[i].txs_dmamap);
2123 1.201 msaitoh }
2124 1.201 msaitoh bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2125 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2126 1.201 msaitoh bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2127 1.201 msaitoh sc->sc_cd_size);
2128 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2129 1.201 msaitoh
2130 1.201 msaitoh /* Disestablish the interrupt handler */
2131 1.201 msaitoh if (sc->sc_ih != NULL) {
2132 1.201 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
2133 1.201 msaitoh sc->sc_ih = NULL;
2134 1.201 msaitoh }
2135 1.201 msaitoh
2136 1.212 jakllsch /* Unmap the registers */
2137 1.201 msaitoh if (sc->sc_ss) {
2138 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2139 1.201 msaitoh sc->sc_ss = 0;
2140 1.201 msaitoh }
2141 1.201 msaitoh
2142 1.212 jakllsch if (sc->sc_ios) {
2143 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2144 1.212 jakllsch sc->sc_ios = 0;
2145 1.212 jakllsch }
2146 1.201 msaitoh
2147 1.201 msaitoh return 0;
2148 1.201 msaitoh }
2149 1.201 msaitoh
2150 1.1 thorpej /*
2151 1.86 thorpej * wm_tx_offload:
2152 1.1 thorpej *
2153 1.1 thorpej * Set up TCP/IP checksumming parameters for the
2154 1.1 thorpej * specified packet.
2155 1.1 thorpej */
2156 1.1 thorpej static int
2157 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
2158 1.65 tsutsui uint8_t *fieldsp)
2159 1.1 thorpej {
2160 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
2161 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
2162 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
2163 1.131 yamt uint32_t ipcse;
2164 1.13 thorpej struct ether_header *eh;
2165 1.1 thorpej int offset, iphl;
2166 1.98 thorpej uint8_t fields;
2167 1.1 thorpej
2168 1.1 thorpej /*
2169 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
2170 1.1 thorpej * fields for the protocol headers.
2171 1.1 thorpej */
2172 1.1 thorpej
2173 1.13 thorpej eh = mtod(m0, struct ether_header *);
2174 1.13 thorpej switch (htons(eh->ether_type)) {
2175 1.13 thorpej case ETHERTYPE_IP:
2176 1.107 yamt case ETHERTYPE_IPV6:
2177 1.13 thorpej offset = ETHER_HDR_LEN;
2178 1.35 thorpej break;
2179 1.35 thorpej
2180 1.35 thorpej case ETHERTYPE_VLAN:
2181 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2182 1.13 thorpej break;
2183 1.13 thorpej
2184 1.13 thorpej default:
2185 1.13 thorpej /*
2186 1.13 thorpej * Don't support this protocol or encapsulation.
2187 1.13 thorpej */
2188 1.13 thorpej *fieldsp = 0;
2189 1.13 thorpej *cmdp = 0;
2190 1.194 msaitoh return 0;
2191 1.13 thorpej }
2192 1.1 thorpej
2193 1.107 yamt if ((m0->m_pkthdr.csum_flags &
2194 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
2195 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
2196 1.107 yamt } else {
2197 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
2198 1.107 yamt }
2199 1.131 yamt ipcse = offset + iphl - 1;
2200 1.1 thorpej
2201 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
2202 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
2203 1.98 thorpej seg = 0;
2204 1.98 thorpej fields = 0;
2205 1.98 thorpej
2206 1.131 yamt if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
2207 1.99 matt int hlen = offset + iphl;
2208 1.132 thorpej bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
2209 1.131 yamt
2210 1.99 matt if (__predict_false(m0->m_len <
2211 1.99 matt (hlen + sizeof(struct tcphdr)))) {
2212 1.99 matt /*
2213 1.99 matt * TCP/IP headers are not in the first mbuf; we need
2214 1.99 matt * to do this the slow and painful way. Let's just
2215 1.99 matt * hope this doesn't happen very often.
2216 1.99 matt */
2217 1.99 matt struct tcphdr th;
2218 1.99 matt
2219 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
2220 1.99 matt
2221 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
2222 1.131 yamt if (v4) {
2223 1.131 yamt struct ip ip;
2224 1.99 matt
2225 1.131 yamt m_copydata(m0, offset, sizeof(ip), &ip);
2226 1.131 yamt ip.ip_len = 0;
2227 1.131 yamt m_copyback(m0,
2228 1.131 yamt offset + offsetof(struct ip, ip_len),
2229 1.131 yamt sizeof(ip.ip_len), &ip.ip_len);
2230 1.131 yamt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
2231 1.131 yamt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
2232 1.131 yamt } else {
2233 1.131 yamt struct ip6_hdr ip6;
2234 1.99 matt
2235 1.131 yamt m_copydata(m0, offset, sizeof(ip6), &ip6);
2236 1.131 yamt ip6.ip6_plen = 0;
2237 1.131 yamt m_copyback(m0,
2238 1.131 yamt offset + offsetof(struct ip6_hdr, ip6_plen),
2239 1.131 yamt sizeof(ip6.ip6_plen), &ip6.ip6_plen);
2240 1.131 yamt th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
2241 1.131 yamt &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
2242 1.131 yamt }
2243 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
2244 1.99 matt sizeof(th.th_sum), &th.th_sum);
2245 1.99 matt
2246 1.99 matt hlen += th.th_off << 2;
2247 1.99 matt } else {
2248 1.99 matt /*
2249 1.99 matt * TCP/IP headers are in the first mbuf; we can do
2250 1.99 matt * this the easy way.
2251 1.99 matt */
2252 1.131 yamt struct tcphdr *th;
2253 1.99 matt
2254 1.131 yamt if (v4) {
2255 1.131 yamt struct ip *ip =
2256 1.135 christos (void *)(mtod(m0, char *) + offset);
2257 1.135 christos th = (void *)(mtod(m0, char *) + hlen);
2258 1.131 yamt
2259 1.131 yamt ip->ip_len = 0;
2260 1.131 yamt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2261 1.131 yamt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2262 1.131 yamt } else {
2263 1.131 yamt struct ip6_hdr *ip6 =
2264 1.131 yamt (void *)(mtod(m0, char *) + offset);
2265 1.131 yamt th = (void *)(mtod(m0, char *) + hlen);
2266 1.131 yamt
2267 1.131 yamt ip6->ip6_plen = 0;
2268 1.131 yamt th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
2269 1.131 yamt &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
2270 1.131 yamt }
2271 1.99 matt hlen += th->th_off << 2;
2272 1.99 matt }
2273 1.99 matt
2274 1.131 yamt if (v4) {
2275 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso);
2276 1.131 yamt cmdlen |= WTX_TCPIP_CMD_IP;
2277 1.131 yamt } else {
2278 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso6);
2279 1.131 yamt ipcse = 0;
2280 1.131 yamt }
2281 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
2282 1.131 yamt cmdlen |= WTX_TCPIP_CMD_TSE |
2283 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
2284 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
2285 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
2286 1.99 matt }
2287 1.99 matt
2288 1.13 thorpej /*
2289 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
2290 1.13 thorpej * offload feature, if we load the context descriptor, we
2291 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
2292 1.13 thorpej */
2293 1.13 thorpej
2294 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
2295 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
2296 1.131 yamt WTX_TCPIP_IPCSE(ipcse);
2297 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
2298 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
2299 1.65 tsutsui fields |= WTX_IXSM;
2300 1.13 thorpej }
2301 1.1 thorpej
2302 1.1 thorpej offset += iphl;
2303 1.1 thorpej
2304 1.99 matt if (m0->m_pkthdr.csum_flags &
2305 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
2306 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
2307 1.65 tsutsui fields |= WTX_TXSM;
2308 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2309 1.107 yamt WTX_TCPIP_TUCSO(offset +
2310 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
2311 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2312 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
2313 1.131 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
2314 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
2315 1.107 yamt fields |= WTX_TXSM;
2316 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
2317 1.107 yamt WTX_TCPIP_TUCSO(offset +
2318 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
2319 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
2320 1.13 thorpej } else {
2321 1.13 thorpej /* Just initialize it to a valid TCP context. */
2322 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
2323 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
2324 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
2325 1.13 thorpej }
2326 1.1 thorpej
2327 1.87 thorpej /* Fill in the context descriptor. */
2328 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
2329 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
2330 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
2331 1.87 thorpej t->tcpip_tucs = htole32(tucs);
2332 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
2333 1.98 thorpej t->tcpip_seg = htole32(seg);
2334 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
2335 1.5 thorpej
2336 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
2337 1.87 thorpej txs->txs_ndesc++;
2338 1.1 thorpej
2339 1.98 thorpej *cmdp = cmd;
2340 1.1 thorpej *fieldsp = fields;
2341 1.1 thorpej
2342 1.194 msaitoh return 0;
2343 1.1 thorpej }
2344 1.1 thorpej
2345 1.75 thorpej static void
2346 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
2347 1.75 thorpej {
2348 1.75 thorpej struct mbuf *m;
2349 1.75 thorpej int i;
2350 1.75 thorpej
2351 1.160 christos log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
2352 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
2353 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
2354 1.160 christos "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
2355 1.75 thorpej m->m_data, m->m_len, m->m_flags);
2356 1.160 christos log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
2357 1.84 thorpej i, i == 1 ? "" : "s");
2358 1.75 thorpej }
2359 1.75 thorpej
2360 1.1 thorpej /*
2361 1.78 thorpej * wm_82547_txfifo_stall:
2362 1.78 thorpej *
2363 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
2364 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
2365 1.78 thorpej */
2366 1.78 thorpej static void
2367 1.78 thorpej wm_82547_txfifo_stall(void *arg)
2368 1.78 thorpej {
2369 1.78 thorpej struct wm_softc *sc = arg;
2370 1.78 thorpej int s;
2371 1.78 thorpej
2372 1.78 thorpej s = splnet();
2373 1.78 thorpej
2374 1.78 thorpej if (sc->sc_txfifo_stall) {
2375 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
2376 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
2377 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
2378 1.78 thorpej /*
2379 1.78 thorpej * Packets have drained. Stop transmitter, reset
2380 1.78 thorpej * FIFO pointers, restart transmitter, and kick
2381 1.78 thorpej * the packet queue.
2382 1.78 thorpej */
2383 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
2384 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
2385 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
2386 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
2387 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
2388 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
2389 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
2390 1.78 thorpej CSR_WRITE_FLUSH(sc);
2391 1.78 thorpej
2392 1.78 thorpej sc->sc_txfifo_head = 0;
2393 1.78 thorpej sc->sc_txfifo_stall = 0;
2394 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
2395 1.78 thorpej } else {
2396 1.78 thorpej /*
2397 1.78 thorpej * Still waiting for packets to drain; try again in
2398 1.78 thorpej * another tick.
2399 1.78 thorpej */
2400 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2401 1.78 thorpej }
2402 1.78 thorpej }
2403 1.78 thorpej
2404 1.78 thorpej splx(s);
2405 1.78 thorpej }
2406 1.78 thorpej
2407 1.221 msaitoh static void
2408 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, int on)
2409 1.221 msaitoh {
2410 1.221 msaitoh uint32_t reg;
2411 1.221 msaitoh
2412 1.221 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
2413 1.221 msaitoh
2414 1.221 msaitoh if (on != 0)
2415 1.221 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
2416 1.221 msaitoh else
2417 1.221 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
2418 1.221 msaitoh
2419 1.221 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
2420 1.221 msaitoh }
2421 1.221 msaitoh
2422 1.78 thorpej /*
2423 1.78 thorpej * wm_82547_txfifo_bugchk:
2424 1.78 thorpej *
2425 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
2426 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
2427 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
2428 1.78 thorpej *
2429 1.78 thorpej * We do this by checking the amount of space before the end
2430 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
2431 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
2432 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
2433 1.78 thorpej * transmission on the interface.
2434 1.78 thorpej */
2435 1.78 thorpej #define WM_FIFO_HDR 0x10
2436 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
2437 1.78 thorpej static int
2438 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
2439 1.78 thorpej {
2440 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
2441 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
2442 1.78 thorpej
2443 1.78 thorpej /* Just return if already stalled. */
2444 1.78 thorpej if (sc->sc_txfifo_stall)
2445 1.194 msaitoh return 1;
2446 1.78 thorpej
2447 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
2448 1.78 thorpej /* Stall only occurs in half-duplex mode. */
2449 1.78 thorpej goto send_packet;
2450 1.78 thorpej }
2451 1.78 thorpej
2452 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
2453 1.78 thorpej sc->sc_txfifo_stall = 1;
2454 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2455 1.194 msaitoh return 1;
2456 1.78 thorpej }
2457 1.78 thorpej
2458 1.78 thorpej send_packet:
2459 1.78 thorpej sc->sc_txfifo_head += len;
2460 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
2461 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
2462 1.78 thorpej
2463 1.194 msaitoh return 0;
2464 1.78 thorpej }
2465 1.78 thorpej
2466 1.78 thorpej /*
2467 1.1 thorpej * wm_start: [ifnet interface function]
2468 1.1 thorpej *
2469 1.1 thorpej * Start packet transmission on the interface.
2470 1.1 thorpej */
2471 1.47 thorpej static void
2472 1.1 thorpej wm_start(struct ifnet *ifp)
2473 1.1 thorpej {
2474 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2475 1.30 itojun struct mbuf *m0;
2476 1.30 itojun struct m_tag *mtag;
2477 1.1 thorpej struct wm_txsoft *txs;
2478 1.1 thorpej bus_dmamap_t dmamap;
2479 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
2480 1.80 thorpej bus_addr_t curaddr;
2481 1.80 thorpej bus_size_t seglen, curlen;
2482 1.65 tsutsui uint32_t cksumcmd;
2483 1.65 tsutsui uint8_t cksumfields;
2484 1.1 thorpej
2485 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2486 1.1 thorpej return;
2487 1.1 thorpej
2488 1.1 thorpej /*
2489 1.1 thorpej * Remember the previous number of free descriptors.
2490 1.1 thorpej */
2491 1.1 thorpej ofree = sc->sc_txfree;
2492 1.1 thorpej
2493 1.1 thorpej /*
2494 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
2495 1.1 thorpej * until we drain the queue, or use up all available transmit
2496 1.1 thorpej * descriptors.
2497 1.1 thorpej */
2498 1.1 thorpej for (;;) {
2499 1.1 thorpej /* Grab a packet off the queue. */
2500 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
2501 1.1 thorpej if (m0 == NULL)
2502 1.1 thorpej break;
2503 1.1 thorpej
2504 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2505 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
2506 1.160 christos device_xname(sc->sc_dev), m0));
2507 1.1 thorpej
2508 1.1 thorpej /* Get a work queue entry. */
2509 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
2510 1.10 thorpej wm_txintr(sc);
2511 1.10 thorpej if (sc->sc_txsfree == 0) {
2512 1.10 thorpej DPRINTF(WM_DEBUG_TX,
2513 1.10 thorpej ("%s: TX: no free job descriptors\n",
2514 1.160 christos device_xname(sc->sc_dev)));
2515 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
2516 1.10 thorpej break;
2517 1.10 thorpej }
2518 1.1 thorpej }
2519 1.1 thorpej
2520 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
2521 1.1 thorpej dmamap = txs->txs_dmamap;
2522 1.1 thorpej
2523 1.131 yamt use_tso = (m0->m_pkthdr.csum_flags &
2524 1.131 yamt (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
2525 1.99 matt
2526 1.99 matt /*
2527 1.99 matt * So says the Linux driver:
2528 1.99 matt * The controller does a simple calculation to make sure
2529 1.99 matt * there is enough room in the FIFO before initiating the
2530 1.99 matt * DMA for each buffer. The calc is:
2531 1.99 matt * 4 = ceil(buffer len / MSS)
2532 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
2533 1.99 matt * buffer len if the MSS drops.
2534 1.99 matt */
2535 1.99 matt dmamap->dm_maxsegsz =
2536 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
2537 1.99 matt ? m0->m_pkthdr.segsz << 2
2538 1.99 matt : WTX_MAX_LEN;
2539 1.99 matt
2540 1.1 thorpej /*
2541 1.1 thorpej * Load the DMA map. If this fails, the packet either
2542 1.1 thorpej * didn't fit in the allotted number of segments, or we
2543 1.1 thorpej * were short on resources. For the too-many-segments
2544 1.1 thorpej * case, we simply report an error and drop the packet,
2545 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
2546 1.1 thorpej * buffer.
2547 1.1 thorpej */
2548 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
2549 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
2550 1.1 thorpej if (error) {
2551 1.1 thorpej if (error == EFBIG) {
2552 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
2553 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
2554 1.1 thorpej "DMA segments, dropping...\n",
2555 1.160 christos device_xname(sc->sc_dev));
2556 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2557 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
2558 1.1 thorpej m_freem(m0);
2559 1.1 thorpej continue;
2560 1.1 thorpej }
2561 1.1 thorpej /*
2562 1.1 thorpej * Short on resources, just stop for now.
2563 1.1 thorpej */
2564 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2565 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
2566 1.160 christos device_xname(sc->sc_dev), error));
2567 1.1 thorpej break;
2568 1.1 thorpej }
2569 1.1 thorpej
2570 1.80 thorpej segs_needed = dmamap->dm_nsegs;
2571 1.99 matt if (use_tso) {
2572 1.99 matt /* For sentinel descriptor; see below. */
2573 1.99 matt segs_needed++;
2574 1.99 matt }
2575 1.80 thorpej
2576 1.1 thorpej /*
2577 1.1 thorpej * Ensure we have enough descriptors free to describe
2578 1.1 thorpej * the packet. Note, we always reserve one descriptor
2579 1.1 thorpej * at the end of the ring due to the semantics of the
2580 1.1 thorpej * TDT register, plus one more in the event we need
2581 1.87 thorpej * to load offload context.
2582 1.1 thorpej */
2583 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
2584 1.1 thorpej /*
2585 1.1 thorpej * Not enough free descriptors to transmit this
2586 1.1 thorpej * packet. We haven't committed anything yet,
2587 1.1 thorpej * so just unload the DMA map, put the packet
2588 1.1 thorpej * pack on the queue, and punt. Notify the upper
2589 1.1 thorpej * layer that there are no more slots left.
2590 1.1 thorpej */
2591 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2592 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
2593 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs,
2594 1.160 christos segs_needed, sc->sc_txfree - 1));
2595 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2596 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2597 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
2598 1.1 thorpej break;
2599 1.1 thorpej }
2600 1.1 thorpej
2601 1.78 thorpej /*
2602 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
2603 1.78 thorpej * once we know we can transmit the packet, since we
2604 1.78 thorpej * do some internal FIFO space accounting here.
2605 1.78 thorpej */
2606 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
2607 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
2608 1.78 thorpej DPRINTF(WM_DEBUG_TX,
2609 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
2610 1.160 christos device_xname(sc->sc_dev)));
2611 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
2612 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2613 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
2614 1.78 thorpej break;
2615 1.78 thorpej }
2616 1.78 thorpej
2617 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2618 1.1 thorpej
2619 1.1 thorpej /*
2620 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
2621 1.1 thorpej */
2622 1.1 thorpej
2623 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2624 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
2625 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
2626 1.1 thorpej
2627 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
2628 1.1 thorpej
2629 1.1 thorpej /*
2630 1.4 thorpej * Store a pointer to the packet so that we can free it
2631 1.4 thorpej * later.
2632 1.4 thorpej *
2633 1.4 thorpej * Initially, we consider the number of descriptors the
2634 1.4 thorpej * packet uses the number of DMA segments. This may be
2635 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
2636 1.4 thorpej * is used to set the checksum context).
2637 1.4 thorpej */
2638 1.4 thorpej txs->txs_mbuf = m0;
2639 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
2640 1.80 thorpej txs->txs_ndesc = segs_needed;
2641 1.4 thorpej
2642 1.86 thorpej /* Set up offload parameters for this packet. */
2643 1.1 thorpej if (m0->m_pkthdr.csum_flags &
2644 1.131 yamt (M_CSUM_TSOv4|M_CSUM_TSOv6|
2645 1.131 yamt M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
2646 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
2647 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
2648 1.86 thorpej &cksumfields) != 0) {
2649 1.1 thorpej /* Error message already displayed. */
2650 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2651 1.1 thorpej continue;
2652 1.1 thorpej }
2653 1.1 thorpej } else {
2654 1.1 thorpej cksumcmd = 0;
2655 1.1 thorpej cksumfields = 0;
2656 1.1 thorpej }
2657 1.1 thorpej
2658 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
2659 1.6 thorpej
2660 1.81 thorpej /* Sync the DMA map. */
2661 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2662 1.81 thorpej BUS_DMASYNC_PREWRITE);
2663 1.81 thorpej
2664 1.1 thorpej /*
2665 1.1 thorpej * Initialize the transmit descriptor.
2666 1.1 thorpej */
2667 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
2668 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
2669 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
2670 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
2671 1.80 thorpej seglen != 0;
2672 1.80 thorpej curaddr += curlen, seglen -= curlen,
2673 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
2674 1.80 thorpej curlen = seglen;
2675 1.80 thorpej
2676 1.99 matt /*
2677 1.99 matt * So says the Linux driver:
2678 1.99 matt * Work around for premature descriptor
2679 1.99 matt * write-backs in TSO mode. Append a
2680 1.99 matt * 4-byte sentinel descriptor.
2681 1.99 matt */
2682 1.99 matt if (use_tso &&
2683 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2684 1.99 matt curlen > 8)
2685 1.99 matt curlen -= 4;
2686 1.99 matt
2687 1.80 thorpej wm_set_dma_addr(
2688 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2689 1.80 thorpej curaddr);
2690 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2691 1.80 thorpej htole32(cksumcmd | curlen);
2692 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2693 1.80 thorpej 0;
2694 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2695 1.80 thorpej cksumfields;
2696 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2697 1.80 thorpej lasttx = nexttx;
2698 1.1 thorpej
2699 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2700 1.236 msaitoh ("%s: TX: desc %d: low %#" PRIx64 ", "
2701 1.214 jym "len %#04zx\n",
2702 1.160 christos device_xname(sc->sc_dev), nexttx,
2703 1.236 msaitoh (uint64_t)curaddr, curlen));
2704 1.80 thorpej }
2705 1.1 thorpej }
2706 1.59 christos
2707 1.59 christos KASSERT(lasttx != -1);
2708 1.1 thorpej
2709 1.1 thorpej /*
2710 1.1 thorpej * Set up the command byte on the last descriptor of
2711 1.1 thorpej * the packet. If we're in the interrupt delay window,
2712 1.1 thorpej * delay the interrupt.
2713 1.1 thorpej */
2714 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2715 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2716 1.1 thorpej
2717 1.1 thorpej /*
2718 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2719 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2720 1.1 thorpej *
2721 1.1 thorpej * This is only valid on the last descriptor of the packet.
2722 1.1 thorpej */
2723 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2724 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2725 1.1 thorpej htole32(WTX_CMD_VLE);
2726 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2727 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2728 1.1 thorpej }
2729 1.1 thorpej
2730 1.6 thorpej txs->txs_lastdesc = lasttx;
2731 1.6 thorpej
2732 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2733 1.160 christos ("%s: TX: desc %d: cmdlen 0x%08x\n",
2734 1.160 christos device_xname(sc->sc_dev),
2735 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2736 1.1 thorpej
2737 1.1 thorpej /* Sync the descriptors we're using. */
2738 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2739 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2740 1.1 thorpej
2741 1.1 thorpej /* Give the packet to the chip. */
2742 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2743 1.1 thorpej
2744 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2745 1.160 christos ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
2746 1.1 thorpej
2747 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2748 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2749 1.160 christos device_xname(sc->sc_dev), sc->sc_txsnext));
2750 1.1 thorpej
2751 1.1 thorpej /* Advance the tx pointer. */
2752 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2753 1.1 thorpej sc->sc_txnext = nexttx;
2754 1.1 thorpej
2755 1.1 thorpej sc->sc_txsfree--;
2756 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2757 1.1 thorpej
2758 1.1 thorpej /* Pass the packet to any BPF listeners. */
2759 1.206 joerg bpf_mtap(ifp, m0);
2760 1.1 thorpej }
2761 1.1 thorpej
2762 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2763 1.1 thorpej /* No more slots; notify upper layer. */
2764 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2765 1.1 thorpej }
2766 1.1 thorpej
2767 1.1 thorpej if (sc->sc_txfree != ofree) {
2768 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2769 1.1 thorpej ifp->if_timer = 5;
2770 1.1 thorpej }
2771 1.1 thorpej }
2772 1.1 thorpej
2773 1.1 thorpej /*
2774 1.232 bouyer * wm_nq_tx_offload:
2775 1.232 bouyer *
2776 1.232 bouyer * Set up TCP/IP checksumming parameters for the
2777 1.232 bouyer * specified packet, for NEWQUEUE devices
2778 1.232 bouyer */
2779 1.232 bouyer static int
2780 1.232 bouyer wm_nq_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs,
2781 1.232 bouyer uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
2782 1.232 bouyer {
2783 1.232 bouyer struct mbuf *m0 = txs->txs_mbuf;
2784 1.232 bouyer struct m_tag *mtag;
2785 1.232 bouyer uint32_t vl_len, mssidx, cmdc;
2786 1.232 bouyer struct ether_header *eh;
2787 1.232 bouyer int offset, iphl;
2788 1.232 bouyer
2789 1.232 bouyer /*
2790 1.232 bouyer * XXX It would be nice if the mbuf pkthdr had offset
2791 1.232 bouyer * fields for the protocol headers.
2792 1.232 bouyer */
2793 1.234 matt *cmdlenp = 0;
2794 1.234 matt *fieldsp = 0;
2795 1.232 bouyer
2796 1.232 bouyer eh = mtod(m0, struct ether_header *);
2797 1.232 bouyer switch (htons(eh->ether_type)) {
2798 1.232 bouyer case ETHERTYPE_IP:
2799 1.232 bouyer case ETHERTYPE_IPV6:
2800 1.232 bouyer offset = ETHER_HDR_LEN;
2801 1.232 bouyer break;
2802 1.232 bouyer
2803 1.232 bouyer case ETHERTYPE_VLAN:
2804 1.232 bouyer offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2805 1.232 bouyer break;
2806 1.232 bouyer
2807 1.232 bouyer default:
2808 1.232 bouyer /*
2809 1.232 bouyer * Don't support this protocol or encapsulation.
2810 1.232 bouyer */
2811 1.232 bouyer *do_csum = false;
2812 1.232 bouyer return 0;
2813 1.232 bouyer }
2814 1.232 bouyer *do_csum = true;
2815 1.232 bouyer *cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
2816 1.232 bouyer cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
2817 1.232 bouyer
2818 1.232 bouyer vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
2819 1.232 bouyer KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
2820 1.232 bouyer
2821 1.232 bouyer if ((m0->m_pkthdr.csum_flags &
2822 1.232 bouyer (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4|M_CSUM_IPv4)) != 0) {
2823 1.232 bouyer iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
2824 1.232 bouyer } else {
2825 1.232 bouyer iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
2826 1.232 bouyer }
2827 1.232 bouyer vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
2828 1.232 bouyer KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
2829 1.232 bouyer
2830 1.232 bouyer if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2831 1.232 bouyer vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
2832 1.232 bouyer << NQTXC_VLLEN_VLAN_SHIFT);
2833 1.232 bouyer *cmdlenp |= NQTX_CMD_VLE;
2834 1.232 bouyer }
2835 1.232 bouyer
2836 1.232 bouyer mssidx = 0;
2837 1.232 bouyer
2838 1.232 bouyer if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
2839 1.232 bouyer int hlen = offset + iphl;
2840 1.232 bouyer int tcp_hlen;
2841 1.232 bouyer bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
2842 1.232 bouyer
2843 1.232 bouyer if (__predict_false(m0->m_len <
2844 1.232 bouyer (hlen + sizeof(struct tcphdr)))) {
2845 1.232 bouyer /*
2846 1.232 bouyer * TCP/IP headers are not in the first mbuf; we need
2847 1.232 bouyer * to do this the slow and painful way. Let's just
2848 1.232 bouyer * hope this doesn't happen very often.
2849 1.232 bouyer */
2850 1.232 bouyer struct tcphdr th;
2851 1.232 bouyer
2852 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
2853 1.232 bouyer
2854 1.232 bouyer m_copydata(m0, hlen, sizeof(th), &th);
2855 1.232 bouyer if (v4) {
2856 1.232 bouyer struct ip ip;
2857 1.232 bouyer
2858 1.232 bouyer m_copydata(m0, offset, sizeof(ip), &ip);
2859 1.232 bouyer ip.ip_len = 0;
2860 1.232 bouyer m_copyback(m0,
2861 1.232 bouyer offset + offsetof(struct ip, ip_len),
2862 1.232 bouyer sizeof(ip.ip_len), &ip.ip_len);
2863 1.232 bouyer th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
2864 1.232 bouyer ip.ip_dst.s_addr, htons(IPPROTO_TCP));
2865 1.232 bouyer } else {
2866 1.232 bouyer struct ip6_hdr ip6;
2867 1.232 bouyer
2868 1.232 bouyer m_copydata(m0, offset, sizeof(ip6), &ip6);
2869 1.232 bouyer ip6.ip6_plen = 0;
2870 1.232 bouyer m_copyback(m0,
2871 1.232 bouyer offset + offsetof(struct ip6_hdr, ip6_plen),
2872 1.232 bouyer sizeof(ip6.ip6_plen), &ip6.ip6_plen);
2873 1.232 bouyer th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
2874 1.232 bouyer &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
2875 1.232 bouyer }
2876 1.232 bouyer m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
2877 1.232 bouyer sizeof(th.th_sum), &th.th_sum);
2878 1.232 bouyer
2879 1.232 bouyer tcp_hlen = th.th_off << 2;
2880 1.232 bouyer } else {
2881 1.232 bouyer /*
2882 1.232 bouyer * TCP/IP headers are in the first mbuf; we can do
2883 1.232 bouyer * this the easy way.
2884 1.232 bouyer */
2885 1.232 bouyer struct tcphdr *th;
2886 1.232 bouyer
2887 1.232 bouyer if (v4) {
2888 1.232 bouyer struct ip *ip =
2889 1.232 bouyer (void *)(mtod(m0, char *) + offset);
2890 1.232 bouyer th = (void *)(mtod(m0, char *) + hlen);
2891 1.232 bouyer
2892 1.232 bouyer ip->ip_len = 0;
2893 1.232 bouyer th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2894 1.232 bouyer ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2895 1.232 bouyer } else {
2896 1.232 bouyer struct ip6_hdr *ip6 =
2897 1.232 bouyer (void *)(mtod(m0, char *) + offset);
2898 1.232 bouyer th = (void *)(mtod(m0, char *) + hlen);
2899 1.232 bouyer
2900 1.232 bouyer ip6->ip6_plen = 0;
2901 1.232 bouyer th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
2902 1.232 bouyer &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
2903 1.232 bouyer }
2904 1.232 bouyer tcp_hlen = th->th_off << 2;
2905 1.232 bouyer }
2906 1.232 bouyer hlen += tcp_hlen;
2907 1.232 bouyer *cmdlenp |= NQTX_CMD_TSE;
2908 1.232 bouyer
2909 1.232 bouyer if (v4) {
2910 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txtso);
2911 1.232 bouyer *fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
2912 1.232 bouyer } else {
2913 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txtso6);
2914 1.232 bouyer *fieldsp |= NQTXD_FIELDS_TUXSM;
2915 1.232 bouyer }
2916 1.232 bouyer *fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
2917 1.232 bouyer KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
2918 1.232 bouyer mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
2919 1.232 bouyer KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
2920 1.232 bouyer mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
2921 1.232 bouyer KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
2922 1.232 bouyer } else {
2923 1.232 bouyer *fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
2924 1.232 bouyer KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
2925 1.232 bouyer }
2926 1.232 bouyer
2927 1.232 bouyer if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
2928 1.232 bouyer *fieldsp |= NQTXD_FIELDS_IXSM;
2929 1.232 bouyer cmdc |= NQTXC_CMD_IP4;
2930 1.232 bouyer }
2931 1.232 bouyer
2932 1.232 bouyer if (m0->m_pkthdr.csum_flags &
2933 1.232 bouyer (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
2934 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txtusum);
2935 1.232 bouyer if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
2936 1.232 bouyer cmdc |= NQTXC_CMD_TCP;
2937 1.232 bouyer } else {
2938 1.232 bouyer cmdc |= NQTXC_CMD_UDP;
2939 1.232 bouyer }
2940 1.232 bouyer cmdc |= NQTXC_CMD_IP4;
2941 1.232 bouyer *fieldsp |= NQTXD_FIELDS_TUXSM;
2942 1.232 bouyer }
2943 1.232 bouyer if (m0->m_pkthdr.csum_flags &
2944 1.232 bouyer (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
2945 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
2946 1.232 bouyer if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
2947 1.232 bouyer cmdc |= NQTXC_CMD_TCP;
2948 1.232 bouyer } else {
2949 1.232 bouyer cmdc |= NQTXC_CMD_UDP;
2950 1.232 bouyer }
2951 1.232 bouyer cmdc |= NQTXC_CMD_IP6;
2952 1.232 bouyer *fieldsp |= NQTXD_FIELDS_TUXSM;
2953 1.232 bouyer }
2954 1.232 bouyer
2955 1.232 bouyer /* Fill in the context descriptor. */
2956 1.232 bouyer sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_vl_len =
2957 1.232 bouyer htole32(vl_len);
2958 1.232 bouyer sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_sn = 0;
2959 1.232 bouyer sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_cmd =
2960 1.232 bouyer htole32(cmdc);
2961 1.232 bouyer sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_mssidx =
2962 1.232 bouyer htole32(mssidx);
2963 1.232 bouyer WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
2964 1.232 bouyer DPRINTF(WM_DEBUG_TX,
2965 1.232 bouyer ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
2966 1.232 bouyer sc->sc_txnext, 0, vl_len));
2967 1.232 bouyer DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
2968 1.232 bouyer sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
2969 1.232 bouyer txs->txs_ndesc++;
2970 1.232 bouyer return 0;
2971 1.232 bouyer }
2972 1.232 bouyer
2973 1.232 bouyer /*
2974 1.232 bouyer * wm_nq_start: [ifnet interface function]
2975 1.232 bouyer *
2976 1.232 bouyer * Start packet transmission on the interface for NEWQUEUE devices
2977 1.232 bouyer */
2978 1.232 bouyer static void
2979 1.232 bouyer wm_nq_start(struct ifnet *ifp)
2980 1.232 bouyer {
2981 1.232 bouyer struct wm_softc *sc = ifp->if_softc;
2982 1.232 bouyer struct mbuf *m0;
2983 1.232 bouyer struct m_tag *mtag;
2984 1.232 bouyer struct wm_txsoft *txs;
2985 1.232 bouyer bus_dmamap_t dmamap;
2986 1.232 bouyer int error, nexttx, lasttx = -1, seg, segs_needed;
2987 1.232 bouyer bool do_csum, sent;
2988 1.232 bouyer
2989 1.232 bouyer if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2990 1.232 bouyer return;
2991 1.232 bouyer
2992 1.232 bouyer sent = false;
2993 1.232 bouyer
2994 1.232 bouyer /*
2995 1.232 bouyer * Loop through the send queue, setting up transmit descriptors
2996 1.232 bouyer * until we drain the queue, or use up all available transmit
2997 1.232 bouyer * descriptors.
2998 1.232 bouyer */
2999 1.232 bouyer for (;;) {
3000 1.232 bouyer /* Grab a packet off the queue. */
3001 1.232 bouyer IFQ_POLL(&ifp->if_snd, m0);
3002 1.232 bouyer if (m0 == NULL)
3003 1.232 bouyer break;
3004 1.232 bouyer
3005 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3006 1.232 bouyer ("%s: TX: have packet to transmit: %p\n",
3007 1.232 bouyer device_xname(sc->sc_dev), m0));
3008 1.232 bouyer
3009 1.232 bouyer /* Get a work queue entry. */
3010 1.232 bouyer if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
3011 1.232 bouyer wm_txintr(sc);
3012 1.232 bouyer if (sc->sc_txsfree == 0) {
3013 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3014 1.232 bouyer ("%s: TX: no free job descriptors\n",
3015 1.232 bouyer device_xname(sc->sc_dev)));
3016 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txsstall);
3017 1.232 bouyer break;
3018 1.232 bouyer }
3019 1.232 bouyer }
3020 1.232 bouyer
3021 1.232 bouyer txs = &sc->sc_txsoft[sc->sc_txsnext];
3022 1.232 bouyer dmamap = txs->txs_dmamap;
3023 1.232 bouyer
3024 1.232 bouyer /*
3025 1.232 bouyer * Load the DMA map. If this fails, the packet either
3026 1.232 bouyer * didn't fit in the allotted number of segments, or we
3027 1.232 bouyer * were short on resources. For the too-many-segments
3028 1.232 bouyer * case, we simply report an error and drop the packet,
3029 1.232 bouyer * since we can't sanely copy a jumbo packet to a single
3030 1.232 bouyer * buffer.
3031 1.232 bouyer */
3032 1.232 bouyer error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
3033 1.232 bouyer BUS_DMA_WRITE|BUS_DMA_NOWAIT);
3034 1.232 bouyer if (error) {
3035 1.232 bouyer if (error == EFBIG) {
3036 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txdrop);
3037 1.232 bouyer log(LOG_ERR, "%s: Tx packet consumes too many "
3038 1.232 bouyer "DMA segments, dropping...\n",
3039 1.232 bouyer device_xname(sc->sc_dev));
3040 1.232 bouyer IFQ_DEQUEUE(&ifp->if_snd, m0);
3041 1.232 bouyer wm_dump_mbuf_chain(sc, m0);
3042 1.232 bouyer m_freem(m0);
3043 1.232 bouyer continue;
3044 1.232 bouyer }
3045 1.232 bouyer /*
3046 1.232 bouyer * Short on resources, just stop for now.
3047 1.232 bouyer */
3048 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3049 1.232 bouyer ("%s: TX: dmamap load failed: %d\n",
3050 1.232 bouyer device_xname(sc->sc_dev), error));
3051 1.232 bouyer break;
3052 1.232 bouyer }
3053 1.232 bouyer
3054 1.232 bouyer segs_needed = dmamap->dm_nsegs;
3055 1.232 bouyer
3056 1.232 bouyer /*
3057 1.232 bouyer * Ensure we have enough descriptors free to describe
3058 1.232 bouyer * the packet. Note, we always reserve one descriptor
3059 1.232 bouyer * at the end of the ring due to the semantics of the
3060 1.232 bouyer * TDT register, plus one more in the event we need
3061 1.232 bouyer * to load offload context.
3062 1.232 bouyer */
3063 1.232 bouyer if (segs_needed > sc->sc_txfree - 2) {
3064 1.232 bouyer /*
3065 1.232 bouyer * Not enough free descriptors to transmit this
3066 1.232 bouyer * packet. We haven't committed anything yet,
3067 1.232 bouyer * so just unload the DMA map, put the packet
3068 1.232 bouyer * pack on the queue, and punt. Notify the upper
3069 1.232 bouyer * layer that there are no more slots left.
3070 1.232 bouyer */
3071 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3072 1.232 bouyer ("%s: TX: need %d (%d) descriptors, have %d\n",
3073 1.232 bouyer device_xname(sc->sc_dev), dmamap->dm_nsegs,
3074 1.232 bouyer segs_needed, sc->sc_txfree - 1));
3075 1.232 bouyer ifp->if_flags |= IFF_OACTIVE;
3076 1.232 bouyer bus_dmamap_unload(sc->sc_dmat, dmamap);
3077 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txdstall);
3078 1.232 bouyer break;
3079 1.232 bouyer }
3080 1.232 bouyer
3081 1.232 bouyer IFQ_DEQUEUE(&ifp->if_snd, m0);
3082 1.232 bouyer
3083 1.232 bouyer /*
3084 1.232 bouyer * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
3085 1.232 bouyer */
3086 1.232 bouyer
3087 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3088 1.232 bouyer ("%s: TX: packet has %d (%d) DMA segments\n",
3089 1.232 bouyer device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
3090 1.232 bouyer
3091 1.232 bouyer WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
3092 1.232 bouyer
3093 1.232 bouyer /*
3094 1.232 bouyer * Store a pointer to the packet so that we can free it
3095 1.232 bouyer * later.
3096 1.232 bouyer *
3097 1.232 bouyer * Initially, we consider the number of descriptors the
3098 1.232 bouyer * packet uses the number of DMA segments. This may be
3099 1.232 bouyer * incremented by 1 if we do checksum offload (a descriptor
3100 1.232 bouyer * is used to set the checksum context).
3101 1.232 bouyer */
3102 1.232 bouyer txs->txs_mbuf = m0;
3103 1.232 bouyer txs->txs_firstdesc = sc->sc_txnext;
3104 1.232 bouyer txs->txs_ndesc = segs_needed;
3105 1.232 bouyer
3106 1.232 bouyer /* Set up offload parameters for this packet. */
3107 1.234 matt uint32_t cmdlen, fields, dcmdlen;
3108 1.232 bouyer if (m0->m_pkthdr.csum_flags &
3109 1.232 bouyer (M_CSUM_TSOv4|M_CSUM_TSOv6|
3110 1.232 bouyer M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
3111 1.232 bouyer M_CSUM_TCPv6|M_CSUM_UDPv6)) {
3112 1.232 bouyer if (wm_nq_tx_offload(sc, txs, &cmdlen, &fields,
3113 1.232 bouyer &do_csum) != 0) {
3114 1.232 bouyer /* Error message already displayed. */
3115 1.232 bouyer bus_dmamap_unload(sc->sc_dmat, dmamap);
3116 1.232 bouyer continue;
3117 1.232 bouyer }
3118 1.232 bouyer } else {
3119 1.232 bouyer do_csum = false;
3120 1.234 matt cmdlen = 0;
3121 1.234 matt fields = 0;
3122 1.232 bouyer }
3123 1.232 bouyer
3124 1.232 bouyer /* Sync the DMA map. */
3125 1.232 bouyer bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
3126 1.232 bouyer BUS_DMASYNC_PREWRITE);
3127 1.232 bouyer
3128 1.232 bouyer /*
3129 1.232 bouyer * Initialize the first transmit descriptor.
3130 1.232 bouyer */
3131 1.232 bouyer nexttx = sc->sc_txnext;
3132 1.232 bouyer if (!do_csum) {
3133 1.232 bouyer /* setup a legacy descriptor */
3134 1.232 bouyer wm_set_dma_addr(
3135 1.232 bouyer &sc->sc_txdescs[nexttx].wtx_addr,
3136 1.232 bouyer dmamap->dm_segs[0].ds_addr);
3137 1.232 bouyer sc->sc_txdescs[nexttx].wtx_cmdlen =
3138 1.232 bouyer htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
3139 1.232 bouyer sc->sc_txdescs[nexttx].wtx_fields.wtxu_status = 0;
3140 1.232 bouyer sc->sc_txdescs[nexttx].wtx_fields.wtxu_options = 0;
3141 1.232 bouyer if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
3142 1.232 bouyer NULL) {
3143 1.232 bouyer sc->sc_txdescs[nexttx].wtx_cmdlen |=
3144 1.232 bouyer htole32(WTX_CMD_VLE);
3145 1.232 bouyer sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan =
3146 1.232 bouyer htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
3147 1.232 bouyer } else {
3148 1.232 bouyer sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
3149 1.232 bouyer }
3150 1.232 bouyer dcmdlen = 0;
3151 1.232 bouyer } else {
3152 1.232 bouyer /* setup an advanced data descriptor */
3153 1.232 bouyer sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
3154 1.232 bouyer htole64(dmamap->dm_segs[0].ds_addr);
3155 1.232 bouyer KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
3156 1.232 bouyer sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
3157 1.232 bouyer htole32(dmamap->dm_segs[0].ds_len | cmdlen );
3158 1.232 bouyer sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields =
3159 1.232 bouyer htole32(fields);
3160 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3161 1.236 msaitoh ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
3162 1.232 bouyer device_xname(sc->sc_dev), nexttx,
3163 1.236 msaitoh (uint64_t)dmamap->dm_segs[0].ds_addr));
3164 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3165 1.232 bouyer ("\t 0x%08x%08x\n", fields,
3166 1.232 bouyer (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
3167 1.232 bouyer dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
3168 1.232 bouyer }
3169 1.232 bouyer
3170 1.232 bouyer lasttx = nexttx;
3171 1.232 bouyer nexttx = WM_NEXTTX(sc, nexttx);
3172 1.232 bouyer /*
3173 1.232 bouyer * fill in the next descriptors. legacy or adcanced format
3174 1.232 bouyer * is the same here
3175 1.232 bouyer */
3176 1.232 bouyer for (seg = 1; seg < dmamap->dm_nsegs;
3177 1.232 bouyer seg++, nexttx = WM_NEXTTX(sc, nexttx)) {
3178 1.232 bouyer sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
3179 1.232 bouyer htole64(dmamap->dm_segs[seg].ds_addr);
3180 1.232 bouyer sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
3181 1.232 bouyer htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
3182 1.232 bouyer KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
3183 1.232 bouyer sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields = 0;
3184 1.232 bouyer lasttx = nexttx;
3185 1.232 bouyer
3186 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3187 1.236 msaitoh ("%s: TX: desc %d: %#" PRIx64 ", "
3188 1.232 bouyer "len %#04zx\n",
3189 1.232 bouyer device_xname(sc->sc_dev), nexttx,
3190 1.236 msaitoh (uint64_t)dmamap->dm_segs[seg].ds_addr,
3191 1.232 bouyer dmamap->dm_segs[seg].ds_len));
3192 1.232 bouyer }
3193 1.232 bouyer
3194 1.232 bouyer KASSERT(lasttx != -1);
3195 1.232 bouyer
3196 1.232 bouyer /*
3197 1.232 bouyer * Set up the command byte on the last descriptor of
3198 1.232 bouyer * the packet. If we're in the interrupt delay window,
3199 1.232 bouyer * delay the interrupt.
3200 1.232 bouyer */
3201 1.232 bouyer KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
3202 1.232 bouyer (NQTX_CMD_EOP | NQTX_CMD_RS));
3203 1.232 bouyer sc->sc_txdescs[lasttx].wtx_cmdlen |=
3204 1.232 bouyer htole32(WTX_CMD_EOP | WTX_CMD_RS);
3205 1.232 bouyer
3206 1.232 bouyer txs->txs_lastdesc = lasttx;
3207 1.232 bouyer
3208 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3209 1.232 bouyer ("%s: TX: desc %d: cmdlen 0x%08x\n",
3210 1.232 bouyer device_xname(sc->sc_dev),
3211 1.232 bouyer lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
3212 1.232 bouyer
3213 1.232 bouyer /* Sync the descriptors we're using. */
3214 1.232 bouyer WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
3215 1.232 bouyer BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3216 1.232 bouyer
3217 1.232 bouyer /* Give the packet to the chip. */
3218 1.232 bouyer CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
3219 1.232 bouyer sent = true;
3220 1.232 bouyer
3221 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3222 1.232 bouyer ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
3223 1.232 bouyer
3224 1.232 bouyer DPRINTF(WM_DEBUG_TX,
3225 1.232 bouyer ("%s: TX: finished transmitting packet, job %d\n",
3226 1.232 bouyer device_xname(sc->sc_dev), sc->sc_txsnext));
3227 1.232 bouyer
3228 1.232 bouyer /* Advance the tx pointer. */
3229 1.232 bouyer sc->sc_txfree -= txs->txs_ndesc;
3230 1.232 bouyer sc->sc_txnext = nexttx;
3231 1.232 bouyer
3232 1.232 bouyer sc->sc_txsfree--;
3233 1.232 bouyer sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
3234 1.232 bouyer
3235 1.232 bouyer /* Pass the packet to any BPF listeners. */
3236 1.232 bouyer bpf_mtap(ifp, m0);
3237 1.232 bouyer }
3238 1.232 bouyer
3239 1.232 bouyer if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
3240 1.232 bouyer /* No more slots; notify upper layer. */
3241 1.232 bouyer ifp->if_flags |= IFF_OACTIVE;
3242 1.232 bouyer }
3243 1.232 bouyer
3244 1.232 bouyer if (sent) {
3245 1.232 bouyer /* Set a watchdog timer in case the chip flakes out. */
3246 1.232 bouyer ifp->if_timer = 5;
3247 1.232 bouyer }
3248 1.232 bouyer }
3249 1.232 bouyer
3250 1.232 bouyer /*
3251 1.1 thorpej * wm_watchdog: [ifnet interface function]
3252 1.1 thorpej *
3253 1.1 thorpej * Watchdog timer handler.
3254 1.1 thorpej */
3255 1.47 thorpej static void
3256 1.1 thorpej wm_watchdog(struct ifnet *ifp)
3257 1.1 thorpej {
3258 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3259 1.1 thorpej
3260 1.1 thorpej /*
3261 1.1 thorpej * Since we're using delayed interrupts, sweep up
3262 1.1 thorpej * before we report an error.
3263 1.1 thorpej */
3264 1.1 thorpej wm_txintr(sc);
3265 1.1 thorpej
3266 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
3267 1.232 bouyer #ifdef WM_DEBUG
3268 1.232 bouyer int i, j;
3269 1.232 bouyer struct wm_txsoft *txs;
3270 1.232 bouyer #endif
3271 1.84 thorpej log(LOG_ERR,
3272 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
3273 1.160 christos device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
3274 1.2 thorpej sc->sc_txnext);
3275 1.1 thorpej ifp->if_oerrors++;
3276 1.232 bouyer #ifdef WM_DEBUG
3277 1.232 bouyer for (i = sc->sc_txsdirty; i != sc->sc_txsnext ;
3278 1.232 bouyer i = WM_NEXTTXS(sc, i)) {
3279 1.232 bouyer txs = &sc->sc_txsoft[i];
3280 1.232 bouyer printf("txs %d tx %d -> %d\n",
3281 1.232 bouyer i, txs->txs_firstdesc, txs->txs_lastdesc);
3282 1.232 bouyer for (j = txs->txs_firstdesc; ;
3283 1.232 bouyer j = WM_NEXTTX(sc, j)) {
3284 1.232 bouyer printf("\tdesc %d: 0x%" PRIx64 "\n", j,
3285 1.232 bouyer sc->sc_nq_txdescs[j].nqtx_data.nqtxd_addr);
3286 1.232 bouyer printf("\t %#08x%08x\n",
3287 1.232 bouyer sc->sc_nq_txdescs[j].nqtx_data.nqtxd_fields,
3288 1.232 bouyer sc->sc_nq_txdescs[j].nqtx_data.nqtxd_cmdlen);
3289 1.232 bouyer if (j == txs->txs_lastdesc)
3290 1.232 bouyer break;
3291 1.232 bouyer }
3292 1.232 bouyer }
3293 1.232 bouyer #endif
3294 1.1 thorpej /* Reset the interface. */
3295 1.1 thorpej (void) wm_init(ifp);
3296 1.1 thorpej }
3297 1.1 thorpej
3298 1.1 thorpej /* Try to get more packets going. */
3299 1.232 bouyer ifp->if_start(ifp);
3300 1.1 thorpej }
3301 1.1 thorpej
3302 1.213 msaitoh static int
3303 1.213 msaitoh wm_ifflags_cb(struct ethercom *ec)
3304 1.213 msaitoh {
3305 1.213 msaitoh struct ifnet *ifp = &ec->ec_if;
3306 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
3307 1.213 msaitoh int change = ifp->if_flags ^ sc->sc_if_flags;
3308 1.213 msaitoh
3309 1.217 dyoung if (change != 0)
3310 1.217 dyoung sc->sc_if_flags = ifp->if_flags;
3311 1.217 dyoung
3312 1.213 msaitoh if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
3313 1.213 msaitoh return ENETRESET;
3314 1.213 msaitoh
3315 1.217 dyoung if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3316 1.217 dyoung wm_set_filter(sc);
3317 1.217 dyoung
3318 1.217 dyoung wm_set_vlan(sc);
3319 1.213 msaitoh
3320 1.213 msaitoh return 0;
3321 1.213 msaitoh }
3322 1.213 msaitoh
3323 1.1 thorpej /*
3324 1.1 thorpej * wm_ioctl: [ifnet interface function]
3325 1.1 thorpej *
3326 1.1 thorpej * Handle control requests from the operator.
3327 1.1 thorpej */
3328 1.47 thorpej static int
3329 1.135 christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
3330 1.1 thorpej {
3331 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3332 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
3333 1.175 darran struct ifaddr *ifa = (struct ifaddr *)data;
3334 1.175 darran struct sockaddr_dl *sdl;
3335 1.213 msaitoh int s, error;
3336 1.1 thorpej
3337 1.1 thorpej s = splnet();
3338 1.1 thorpej
3339 1.1 thorpej switch (cmd) {
3340 1.1 thorpej case SIOCSIFMEDIA:
3341 1.1 thorpej case SIOCGIFMEDIA:
3342 1.71 thorpej /* Flow control requires full-duplex mode. */
3343 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
3344 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
3345 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
3346 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
3347 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
3348 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
3349 1.71 thorpej ifr->ifr_media |=
3350 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
3351 1.71 thorpej }
3352 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
3353 1.71 thorpej }
3354 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
3355 1.1 thorpej break;
3356 1.175 darran case SIOCINITIFADDR:
3357 1.175 darran if (ifa->ifa_addr->sa_family == AF_LINK) {
3358 1.175 darran sdl = satosdl(ifp->if_dl->ifa_addr);
3359 1.198 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
3360 1.198 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
3361 1.175 darran /* unicast address is first multicast entry */
3362 1.175 darran wm_set_filter(sc);
3363 1.175 darran error = 0;
3364 1.175 darran break;
3365 1.175 darran }
3366 1.220 dyoung /*FALLTHROUGH*/
3367 1.1 thorpej default:
3368 1.154 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
3369 1.154 dyoung break;
3370 1.154 dyoung
3371 1.154 dyoung error = 0;
3372 1.154 dyoung
3373 1.154 dyoung if (cmd == SIOCSIFCAP)
3374 1.154 dyoung error = (*ifp->if_init)(ifp);
3375 1.154 dyoung else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
3376 1.154 dyoung ;
3377 1.154 dyoung else if (ifp->if_flags & IFF_RUNNING) {
3378 1.1 thorpej /*
3379 1.1 thorpej * Multicast list has changed; set the hardware filter
3380 1.1 thorpej * accordingly.
3381 1.1 thorpej */
3382 1.154 dyoung wm_set_filter(sc);
3383 1.1 thorpej }
3384 1.1 thorpej break;
3385 1.1 thorpej }
3386 1.1 thorpej
3387 1.1 thorpej /* Try to get more packets going. */
3388 1.232 bouyer ifp->if_start(ifp);
3389 1.1 thorpej
3390 1.1 thorpej splx(s);
3391 1.194 msaitoh return error;
3392 1.1 thorpej }
3393 1.1 thorpej
3394 1.1 thorpej /*
3395 1.1 thorpej * wm_intr:
3396 1.1 thorpej *
3397 1.1 thorpej * Interrupt service routine.
3398 1.1 thorpej */
3399 1.47 thorpej static int
3400 1.1 thorpej wm_intr(void *arg)
3401 1.1 thorpej {
3402 1.1 thorpej struct wm_softc *sc = arg;
3403 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3404 1.1 thorpej uint32_t icr;
3405 1.108 yamt int handled = 0;
3406 1.1 thorpej
3407 1.108 yamt while (1 /* CONSTCOND */) {
3408 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
3409 1.1 thorpej if ((icr & sc->sc_icr) == 0)
3410 1.1 thorpej break;
3411 1.227 tls rnd_add_uint32(&sc->rnd_source, icr);
3412 1.1 thorpej
3413 1.1 thorpej handled = 1;
3414 1.1 thorpej
3415 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
3416 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
3417 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3418 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
3419 1.160 christos device_xname(sc->sc_dev),
3420 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
3421 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
3422 1.1 thorpej }
3423 1.10 thorpej #endif
3424 1.10 thorpej wm_rxintr(sc);
3425 1.1 thorpej
3426 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
3427 1.10 thorpej if (icr & ICR_TXDW) {
3428 1.1 thorpej DPRINTF(WM_DEBUG_TX,
3429 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
3430 1.160 christos device_xname(sc->sc_dev)));
3431 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
3432 1.10 thorpej }
3433 1.4 thorpej #endif
3434 1.10 thorpej wm_txintr(sc);
3435 1.1 thorpej
3436 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
3437 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
3438 1.1 thorpej wm_linkintr(sc, icr);
3439 1.1 thorpej }
3440 1.1 thorpej
3441 1.1 thorpej if (icr & ICR_RXO) {
3442 1.108 yamt #if defined(WM_DEBUG)
3443 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
3444 1.160 christos device_xname(sc->sc_dev));
3445 1.108 yamt #endif /* defined(WM_DEBUG) */
3446 1.1 thorpej }
3447 1.1 thorpej }
3448 1.1 thorpej
3449 1.1 thorpej if (handled) {
3450 1.1 thorpej /* Try to get more packets going. */
3451 1.232 bouyer ifp->if_start(ifp);
3452 1.1 thorpej }
3453 1.1 thorpej
3454 1.194 msaitoh return handled;
3455 1.1 thorpej }
3456 1.1 thorpej
3457 1.1 thorpej /*
3458 1.1 thorpej * wm_txintr:
3459 1.1 thorpej *
3460 1.1 thorpej * Helper; handle transmit interrupts.
3461 1.1 thorpej */
3462 1.47 thorpej static void
3463 1.1 thorpej wm_txintr(struct wm_softc *sc)
3464 1.1 thorpej {
3465 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3466 1.1 thorpej struct wm_txsoft *txs;
3467 1.1 thorpej uint8_t status;
3468 1.1 thorpej int i;
3469 1.1 thorpej
3470 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
3471 1.1 thorpej
3472 1.1 thorpej /*
3473 1.1 thorpej * Go through the Tx list and free mbufs for those
3474 1.16 simonb * frames which have been transmitted.
3475 1.1 thorpej */
3476 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
3477 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
3478 1.1 thorpej txs = &sc->sc_txsoft[i];
3479 1.1 thorpej
3480 1.1 thorpej DPRINTF(WM_DEBUG_TX,
3481 1.160 christos ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
3482 1.1 thorpej
3483 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
3484 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3485 1.1 thorpej
3486 1.65 tsutsui status =
3487 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
3488 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
3489 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
3490 1.20 thorpej BUS_DMASYNC_PREREAD);
3491 1.1 thorpej break;
3492 1.20 thorpej }
3493 1.1 thorpej
3494 1.1 thorpej DPRINTF(WM_DEBUG_TX,
3495 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
3496 1.160 christos device_xname(sc->sc_dev), i, txs->txs_firstdesc,
3497 1.1 thorpej txs->txs_lastdesc));
3498 1.1 thorpej
3499 1.1 thorpej /*
3500 1.1 thorpej * XXX We should probably be using the statistics
3501 1.1 thorpej * XXX registers, but I don't know if they exist
3502 1.11 thorpej * XXX on chips before the i82544.
3503 1.1 thorpej */
3504 1.1 thorpej
3505 1.1 thorpej #ifdef WM_EVENT_COUNTERS
3506 1.1 thorpej if (status & WTX_ST_TU)
3507 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
3508 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
3509 1.1 thorpej
3510 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
3511 1.1 thorpej ifp->if_oerrors++;
3512 1.1 thorpej if (status & WTX_ST_LC)
3513 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
3514 1.160 christos device_xname(sc->sc_dev));
3515 1.1 thorpej else if (status & WTX_ST_EC) {
3516 1.1 thorpej ifp->if_collisions += 16;
3517 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
3518 1.160 christos device_xname(sc->sc_dev));
3519 1.1 thorpej }
3520 1.1 thorpej } else
3521 1.1 thorpej ifp->if_opackets++;
3522 1.1 thorpej
3523 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
3524 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
3525 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
3526 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3527 1.1 thorpej m_freem(txs->txs_mbuf);
3528 1.1 thorpej txs->txs_mbuf = NULL;
3529 1.1 thorpej }
3530 1.1 thorpej
3531 1.1 thorpej /* Update the dirty transmit buffer pointer. */
3532 1.1 thorpej sc->sc_txsdirty = i;
3533 1.1 thorpej DPRINTF(WM_DEBUG_TX,
3534 1.160 christos ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
3535 1.1 thorpej
3536 1.1 thorpej /*
3537 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
3538 1.1 thorpej * timer.
3539 1.1 thorpej */
3540 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
3541 1.1 thorpej ifp->if_timer = 0;
3542 1.1 thorpej }
3543 1.1 thorpej
3544 1.1 thorpej /*
3545 1.1 thorpej * wm_rxintr:
3546 1.1 thorpej *
3547 1.1 thorpej * Helper; handle receive interrupts.
3548 1.1 thorpej */
3549 1.47 thorpej static void
3550 1.1 thorpej wm_rxintr(struct wm_softc *sc)
3551 1.1 thorpej {
3552 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3553 1.1 thorpej struct wm_rxsoft *rxs;
3554 1.1 thorpej struct mbuf *m;
3555 1.1 thorpej int i, len;
3556 1.1 thorpej uint8_t status, errors;
3557 1.171 darran uint16_t vlantag;
3558 1.1 thorpej
3559 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
3560 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3561 1.1 thorpej
3562 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3563 1.1 thorpej ("%s: RX: checking descriptor %d\n",
3564 1.160 christos device_xname(sc->sc_dev), i));
3565 1.1 thorpej
3566 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3567 1.1 thorpej
3568 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
3569 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
3570 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
3571 1.171 darran vlantag = sc->sc_rxdescs[i].wrx_special;
3572 1.1 thorpej
3573 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
3574 1.1 thorpej /*
3575 1.1 thorpej * We have processed all of the receive descriptors.
3576 1.1 thorpej */
3577 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
3578 1.1 thorpej break;
3579 1.1 thorpej }
3580 1.1 thorpej
3581 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
3582 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3583 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
3584 1.160 christos device_xname(sc->sc_dev), i));
3585 1.1 thorpej WM_INIT_RXDESC(sc, i);
3586 1.1 thorpej if (status & WRX_ST_EOP) {
3587 1.1 thorpej /* Reset our state. */
3588 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3589 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
3590 1.160 christos device_xname(sc->sc_dev)));
3591 1.1 thorpej sc->sc_rxdiscard = 0;
3592 1.1 thorpej }
3593 1.1 thorpej continue;
3594 1.1 thorpej }
3595 1.1 thorpej
3596 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3597 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3598 1.1 thorpej
3599 1.1 thorpej m = rxs->rxs_mbuf;
3600 1.1 thorpej
3601 1.1 thorpej /*
3602 1.124 wrstuden * Add a new receive buffer to the ring, unless of
3603 1.124 wrstuden * course the length is zero. Treat the latter as a
3604 1.124 wrstuden * failed mapping.
3605 1.1 thorpej */
3606 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
3607 1.1 thorpej /*
3608 1.1 thorpej * Failed, throw away what we've done so
3609 1.1 thorpej * far, and discard the rest of the packet.
3610 1.1 thorpej */
3611 1.1 thorpej ifp->if_ierrors++;
3612 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3613 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3614 1.1 thorpej WM_INIT_RXDESC(sc, i);
3615 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
3616 1.1 thorpej sc->sc_rxdiscard = 1;
3617 1.1 thorpej if (sc->sc_rxhead != NULL)
3618 1.1 thorpej m_freem(sc->sc_rxhead);
3619 1.1 thorpej WM_RXCHAIN_RESET(sc);
3620 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3621 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
3622 1.160 christos "dropping packet%s\n", device_xname(sc->sc_dev),
3623 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
3624 1.1 thorpej continue;
3625 1.1 thorpej }
3626 1.1 thorpej
3627 1.1 thorpej m->m_len = len;
3628 1.159 simonb sc->sc_rxlen += len;
3629 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3630 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
3631 1.160 christos device_xname(sc->sc_dev), m->m_data, len));
3632 1.1 thorpej
3633 1.1 thorpej /*
3634 1.1 thorpej * If this is not the end of the packet, keep
3635 1.1 thorpej * looking.
3636 1.1 thorpej */
3637 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
3638 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3639 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3640 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
3641 1.160 christos device_xname(sc->sc_dev), sc->sc_rxlen));
3642 1.1 thorpej continue;
3643 1.1 thorpej }
3644 1.1 thorpej
3645 1.1 thorpej /*
3646 1.93 thorpej * Okay, we have the entire packet now. The chip is
3647 1.228 msaitoh * configured to include the FCS except I350
3648 1.228 msaitoh * (not all chips can be configured to strip it),
3649 1.228 msaitoh * so we need to trim it.
3650 1.159 simonb * May need to adjust length of previous mbuf in the
3651 1.159 simonb * chain if the current mbuf is too short.
3652 1.228 msaitoh * For an eratta, the RCTL_SECRC bit in RCTL register
3653 1.228 msaitoh * is always set in I350, so we don't trim it.
3654 1.1 thorpej */
3655 1.228 msaitoh if (sc->sc_type != WM_T_I350) {
3656 1.228 msaitoh if (m->m_len < ETHER_CRC_LEN) {
3657 1.228 msaitoh sc->sc_rxtail->m_len
3658 1.228 msaitoh -= (ETHER_CRC_LEN - m->m_len);
3659 1.228 msaitoh m->m_len = 0;
3660 1.228 msaitoh } else
3661 1.228 msaitoh m->m_len -= ETHER_CRC_LEN;
3662 1.228 msaitoh len = sc->sc_rxlen - ETHER_CRC_LEN;
3663 1.228 msaitoh } else
3664 1.228 msaitoh len = sc->sc_rxlen;
3665 1.159 simonb
3666 1.159 simonb WM_RXCHAIN_LINK(sc, m);
3667 1.93 thorpej
3668 1.1 thorpej *sc->sc_rxtailp = NULL;
3669 1.1 thorpej m = sc->sc_rxhead;
3670 1.1 thorpej
3671 1.1 thorpej WM_RXCHAIN_RESET(sc);
3672 1.1 thorpej
3673 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3674 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
3675 1.160 christos device_xname(sc->sc_dev), len));
3676 1.1 thorpej
3677 1.1 thorpej /*
3678 1.1 thorpej * If an error occurred, update stats and drop the packet.
3679 1.1 thorpej */
3680 1.1 thorpej if (errors &
3681 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
3682 1.1 thorpej if (errors & WRX_ER_SE)
3683 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
3684 1.160 christos device_xname(sc->sc_dev));
3685 1.1 thorpej else if (errors & WRX_ER_SEQ)
3686 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
3687 1.160 christos device_xname(sc->sc_dev));
3688 1.1 thorpej else if (errors & WRX_ER_CE)
3689 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
3690 1.160 christos device_xname(sc->sc_dev));
3691 1.1 thorpej m_freem(m);
3692 1.1 thorpej continue;
3693 1.1 thorpej }
3694 1.1 thorpej
3695 1.1 thorpej /*
3696 1.1 thorpej * No errors. Receive the packet.
3697 1.1 thorpej */
3698 1.1 thorpej m->m_pkthdr.rcvif = ifp;
3699 1.1 thorpej m->m_pkthdr.len = len;
3700 1.1 thorpej
3701 1.1 thorpej /*
3702 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
3703 1.1 thorpej * for us. Associate the tag with the packet.
3704 1.1 thorpej */
3705 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
3706 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
3707 1.171 darran le16toh(vlantag),
3708 1.94 jdolecek continue);
3709 1.1 thorpej }
3710 1.1 thorpej
3711 1.1 thorpej /*
3712 1.1 thorpej * Set up checksum info for this packet.
3713 1.1 thorpej */
3714 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
3715 1.106 yamt if (status & WRX_ST_IPCS) {
3716 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
3717 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
3718 1.106 yamt if (errors & WRX_ER_IPE)
3719 1.106 yamt m->m_pkthdr.csum_flags |=
3720 1.106 yamt M_CSUM_IPv4_BAD;
3721 1.106 yamt }
3722 1.106 yamt if (status & WRX_ST_TCPCS) {
3723 1.106 yamt /*
3724 1.106 yamt * Note: we don't know if this was TCP or UDP,
3725 1.106 yamt * so we just set both bits, and expect the
3726 1.106 yamt * upper layers to deal.
3727 1.106 yamt */
3728 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
3729 1.106 yamt m->m_pkthdr.csum_flags |=
3730 1.130 yamt M_CSUM_TCPv4 | M_CSUM_UDPv4 |
3731 1.130 yamt M_CSUM_TCPv6 | M_CSUM_UDPv6;
3732 1.106 yamt if (errors & WRX_ER_TCPE)
3733 1.106 yamt m->m_pkthdr.csum_flags |=
3734 1.106 yamt M_CSUM_TCP_UDP_BAD;
3735 1.106 yamt }
3736 1.1 thorpej }
3737 1.1 thorpej
3738 1.1 thorpej ifp->if_ipackets++;
3739 1.1 thorpej
3740 1.1 thorpej /* Pass this up to any BPF listeners. */
3741 1.206 joerg bpf_mtap(ifp, m);
3742 1.1 thorpej
3743 1.1 thorpej /* Pass it on. */
3744 1.1 thorpej (*ifp->if_input)(ifp, m);
3745 1.1 thorpej }
3746 1.1 thorpej
3747 1.1 thorpej /* Update the receive pointer. */
3748 1.1 thorpej sc->sc_rxptr = i;
3749 1.1 thorpej
3750 1.1 thorpej DPRINTF(WM_DEBUG_RX,
3751 1.160 christos ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
3752 1.1 thorpej }
3753 1.1 thorpej
3754 1.1 thorpej /*
3755 1.192 msaitoh * wm_linkintr_gmii:
3756 1.1 thorpej *
3757 1.192 msaitoh * Helper; handle link interrupts for GMII.
3758 1.1 thorpej */
3759 1.47 thorpej static void
3760 1.192 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
3761 1.1 thorpej {
3762 1.1 thorpej
3763 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3764 1.173 msaitoh __func__));
3765 1.170 msaitoh
3766 1.192 msaitoh if (icr & ICR_LSC) {
3767 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3768 1.192 msaitoh ("%s: LINK: LSC -> mii_tick\n",
3769 1.192 msaitoh device_xname(sc->sc_dev)));
3770 1.192 msaitoh mii_tick(&sc->sc_mii);
3771 1.192 msaitoh if (sc->sc_type == WM_T_82543) {
3772 1.192 msaitoh int miistatus, active;
3773 1.192 msaitoh
3774 1.192 msaitoh /*
3775 1.192 msaitoh * With 82543, we need to force speed and
3776 1.192 msaitoh * duplex on the MAC equal to what the PHY
3777 1.192 msaitoh * speed and duplex configuration is.
3778 1.192 msaitoh */
3779 1.192 msaitoh miistatus = sc->sc_mii.mii_media_status;
3780 1.170 msaitoh
3781 1.192 msaitoh if (miistatus & IFM_ACTIVE) {
3782 1.192 msaitoh active = sc->sc_mii.mii_media_active;
3783 1.192 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
3784 1.192 msaitoh switch (IFM_SUBTYPE(active)) {
3785 1.192 msaitoh case IFM_10_T:
3786 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
3787 1.192 msaitoh break;
3788 1.192 msaitoh case IFM_100_TX:
3789 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
3790 1.192 msaitoh break;
3791 1.192 msaitoh case IFM_1000_T:
3792 1.192 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
3793 1.192 msaitoh break;
3794 1.192 msaitoh default:
3795 1.192 msaitoh /*
3796 1.192 msaitoh * fiber?
3797 1.192 msaitoh * Shoud not enter here.
3798 1.192 msaitoh */
3799 1.192 msaitoh printf("unknown media (%x)\n",
3800 1.192 msaitoh active);
3801 1.192 msaitoh break;
3802 1.170 msaitoh }
3803 1.192 msaitoh if (active & IFM_FDX)
3804 1.192 msaitoh sc->sc_ctrl |= CTRL_FD;
3805 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3806 1.192 msaitoh }
3807 1.202 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
3808 1.202 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
3809 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
3810 1.192 msaitoh } else if (sc->sc_type == WM_T_PCH) {
3811 1.192 msaitoh wm_k1_gig_workaround_hv(sc,
3812 1.192 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
3813 1.192 msaitoh }
3814 1.192 msaitoh
3815 1.192 msaitoh if ((sc->sc_phytype == WMPHY_82578)
3816 1.192 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
3817 1.192 msaitoh == IFM_1000_T)) {
3818 1.192 msaitoh
3819 1.192 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
3820 1.192 msaitoh delay(200*1000); /* XXX too big */
3821 1.192 msaitoh
3822 1.192 msaitoh /* Link stall fix for link up */
3823 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3824 1.192 msaitoh HV_MUX_DATA_CTRL,
3825 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
3826 1.192 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
3827 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
3828 1.192 msaitoh HV_MUX_DATA_CTRL,
3829 1.192 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
3830 1.170 msaitoh }
3831 1.1 thorpej }
3832 1.192 msaitoh } else if (icr & ICR_RXSEQ) {
3833 1.192 msaitoh DPRINTF(WM_DEBUG_LINK,
3834 1.192 msaitoh ("%s: LINK Receive sequence error\n",
3835 1.192 msaitoh device_xname(sc->sc_dev)));
3836 1.1 thorpej }
3837 1.192 msaitoh }
3838 1.192 msaitoh
3839 1.192 msaitoh /*
3840 1.192 msaitoh * wm_linkintr_tbi:
3841 1.192 msaitoh *
3842 1.192 msaitoh * Helper; handle link interrupts for TBI mode.
3843 1.192 msaitoh */
3844 1.192 msaitoh static void
3845 1.192 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
3846 1.192 msaitoh {
3847 1.192 msaitoh uint32_t status;
3848 1.192 msaitoh
3849 1.192 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
3850 1.192 msaitoh __func__));
3851 1.1 thorpej
3852 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3853 1.1 thorpej if (icr & ICR_LSC) {
3854 1.1 thorpej if (status & STATUS_LU) {
3855 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
3856 1.160 christos device_xname(sc->sc_dev),
3857 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3858 1.173 msaitoh /*
3859 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
3860 1.173 msaitoh * so we should update sc->sc_ctrl
3861 1.173 msaitoh */
3862 1.198 msaitoh
3863 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3864 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3865 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3866 1.1 thorpej if (status & STATUS_FD)
3867 1.1 thorpej sc->sc_tctl |=
3868 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3869 1.1 thorpej else
3870 1.1 thorpej sc->sc_tctl |=
3871 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3872 1.173 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
3873 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3874 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3875 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3876 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3877 1.71 thorpej sc->sc_fcrtl);
3878 1.1 thorpej sc->sc_tbi_linkup = 1;
3879 1.1 thorpej } else {
3880 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
3881 1.161 cegger device_xname(sc->sc_dev)));
3882 1.1 thorpej sc->sc_tbi_linkup = 0;
3883 1.1 thorpej }
3884 1.1 thorpej wm_tbi_set_linkled(sc);
3885 1.173 msaitoh } else if (icr & ICR_RXCFG) {
3886 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
3887 1.173 msaitoh device_xname(sc->sc_dev)));
3888 1.173 msaitoh sc->sc_tbi_nrxcfg++;
3889 1.173 msaitoh wm_check_for_link(sc);
3890 1.1 thorpej } else if (icr & ICR_RXSEQ) {
3891 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3892 1.1 thorpej ("%s: LINK: Receive sequence error\n",
3893 1.160 christos device_xname(sc->sc_dev)));
3894 1.1 thorpej }
3895 1.1 thorpej }
3896 1.1 thorpej
3897 1.1 thorpej /*
3898 1.192 msaitoh * wm_linkintr:
3899 1.192 msaitoh *
3900 1.192 msaitoh * Helper; handle link interrupts.
3901 1.192 msaitoh */
3902 1.192 msaitoh static void
3903 1.192 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
3904 1.192 msaitoh {
3905 1.192 msaitoh
3906 1.192 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3907 1.192 msaitoh wm_linkintr_gmii(sc, icr);
3908 1.192 msaitoh else
3909 1.192 msaitoh wm_linkintr_tbi(sc, icr);
3910 1.192 msaitoh }
3911 1.192 msaitoh
3912 1.192 msaitoh /*
3913 1.1 thorpej * wm_tick:
3914 1.1 thorpej *
3915 1.1 thorpej * One second timer, used to check link status, sweep up
3916 1.1 thorpej * completed transmit jobs, etc.
3917 1.1 thorpej */
3918 1.47 thorpej static void
3919 1.1 thorpej wm_tick(void *arg)
3920 1.1 thorpej {
3921 1.1 thorpej struct wm_softc *sc = arg;
3922 1.127 bouyer struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3923 1.1 thorpej int s;
3924 1.1 thorpej
3925 1.1 thorpej s = splnet();
3926 1.1 thorpej
3927 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
3928 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3929 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3930 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3931 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3932 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3933 1.71 thorpej }
3934 1.71 thorpej
3935 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3936 1.196 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
3937 1.196 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
3938 1.196 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
3939 1.196 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
3940 1.196 msaitoh + CSR_READ(sc, WMREG_RXERRC)
3941 1.196 msaitoh + CSR_READ(sc, WMREG_SEC)
3942 1.196 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
3943 1.196 msaitoh + CSR_READ(sc, WMREG_RLEC);
3944 1.196 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
3945 1.127 bouyer
3946 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
3947 1.1 thorpej mii_tick(&sc->sc_mii);
3948 1.1 thorpej else
3949 1.1 thorpej wm_tbi_check_link(sc);
3950 1.1 thorpej
3951 1.1 thorpej splx(s);
3952 1.1 thorpej
3953 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3954 1.1 thorpej }
3955 1.1 thorpej
3956 1.1 thorpej /*
3957 1.1 thorpej * wm_reset:
3958 1.1 thorpej *
3959 1.1 thorpej * Reset the i82542 chip.
3960 1.1 thorpej */
3961 1.47 thorpej static void
3962 1.1 thorpej wm_reset(struct wm_softc *sc)
3963 1.1 thorpej {
3964 1.189 msaitoh int phy_reset = 0;
3965 1.199 msaitoh uint32_t reg, mask;
3966 1.189 msaitoh int i;
3967 1.1 thorpej
3968 1.78 thorpej /*
3969 1.78 thorpej * Allocate on-chip memory according to the MTU size.
3970 1.78 thorpej * The Packet Buffer Allocation register must be written
3971 1.78 thorpej * before the chip is reset.
3972 1.78 thorpej */
3973 1.120 msaitoh switch (sc->sc_type) {
3974 1.120 msaitoh case WM_T_82547:
3975 1.120 msaitoh case WM_T_82547_2:
3976 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3977 1.78 thorpej PBA_22K : PBA_30K;
3978 1.78 thorpej sc->sc_txfifo_head = 0;
3979 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3980 1.78 thorpej sc->sc_txfifo_size =
3981 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3982 1.78 thorpej sc->sc_txfifo_stall = 0;
3983 1.120 msaitoh break;
3984 1.120 msaitoh case WM_T_82571:
3985 1.198 msaitoh case WM_T_82572:
3986 1.199 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3987 1.228 msaitoh case WM_T_I350:
3988 1.198 msaitoh case WM_T_80003:
3989 1.120 msaitoh sc->sc_pba = PBA_32K;
3990 1.120 msaitoh break;
3991 1.199 msaitoh case WM_T_82580:
3992 1.199 msaitoh case WM_T_82580ER:
3993 1.199 msaitoh sc->sc_pba = PBA_35K;
3994 1.199 msaitoh break;
3995 1.199 msaitoh case WM_T_82576:
3996 1.199 msaitoh sc->sc_pba = PBA_64K;
3997 1.199 msaitoh break;
3998 1.120 msaitoh case WM_T_82573:
3999 1.185 msaitoh sc->sc_pba = PBA_12K;
4000 1.185 msaitoh break;
4001 1.165 sborrill case WM_T_82574:
4002 1.185 msaitoh case WM_T_82583:
4003 1.185 msaitoh sc->sc_pba = PBA_20K;
4004 1.120 msaitoh break;
4005 1.139 bouyer case WM_T_ICH8:
4006 1.139 bouyer sc->sc_pba = PBA_8K;
4007 1.139 bouyer CSR_WRITE(sc, WMREG_PBS, PBA_16K);
4008 1.139 bouyer break;
4009 1.144 msaitoh case WM_T_ICH9:
4010 1.167 msaitoh case WM_T_ICH10:
4011 1.221 msaitoh sc->sc_pba = PBA_10K;
4012 1.222 msaitoh break;
4013 1.190 msaitoh case WM_T_PCH:
4014 1.221 msaitoh case WM_T_PCH2:
4015 1.221 msaitoh sc->sc_pba = PBA_26K;
4016 1.144 msaitoh break;
4017 1.120 msaitoh default:
4018 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
4019 1.120 msaitoh PBA_40K : PBA_48K;
4020 1.120 msaitoh break;
4021 1.78 thorpej }
4022 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
4023 1.78 thorpej
4024 1.199 msaitoh /* Prevent the PCI-E bus from sticking */
4025 1.144 msaitoh if (sc->sc_flags & WM_F_PCIE) {
4026 1.144 msaitoh int timeout = 800;
4027 1.144 msaitoh
4028 1.144 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
4029 1.144 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4030 1.144 msaitoh
4031 1.185 msaitoh while (timeout--) {
4032 1.238 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
4033 1.238 msaitoh == 0)
4034 1.144 msaitoh break;
4035 1.144 msaitoh delay(100);
4036 1.144 msaitoh }
4037 1.144 msaitoh }
4038 1.144 msaitoh
4039 1.199 msaitoh /* Set the completion timeout for interface */
4040 1.228 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
4041 1.228 msaitoh || (sc->sc_type == WM_T_I350))
4042 1.199 msaitoh wm_set_pcie_completion_timeout(sc);
4043 1.199 msaitoh
4044 1.199 msaitoh /* Clear interrupt */
4045 1.144 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4046 1.144 msaitoh
4047 1.189 msaitoh /* Stop the transmit and receive processes. */
4048 1.189 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
4049 1.189 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
4050 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
4051 1.189 msaitoh
4052 1.199 msaitoh /* XXX set_tbi_sbp_82543() */
4053 1.189 msaitoh
4054 1.189 msaitoh delay(10*1000);
4055 1.189 msaitoh
4056 1.189 msaitoh /* Must acquire the MDIO ownership before MAC reset */
4057 1.194 msaitoh switch (sc->sc_type) {
4058 1.189 msaitoh case WM_T_82573:
4059 1.189 msaitoh case WM_T_82574:
4060 1.189 msaitoh case WM_T_82583:
4061 1.189 msaitoh i = 0;
4062 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR)
4063 1.189 msaitoh | EXTCNFCTR_MDIO_SW_OWNERSHIP;
4064 1.189 msaitoh do {
4065 1.189 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
4066 1.189 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
4067 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
4068 1.189 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
4069 1.189 msaitoh break;
4070 1.189 msaitoh reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
4071 1.189 msaitoh delay(2*1000);
4072 1.189 msaitoh i++;
4073 1.189 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
4074 1.189 msaitoh break;
4075 1.189 msaitoh default:
4076 1.189 msaitoh break;
4077 1.189 msaitoh }
4078 1.189 msaitoh
4079 1.137 msaitoh /*
4080 1.138 salo * 82541 Errata 29? & 82547 Errata 28?
4081 1.137 msaitoh * See also the description about PHY_RST bit in CTRL register
4082 1.137 msaitoh * in 8254x_GBe_SDM.pdf.
4083 1.137 msaitoh */
4084 1.137 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
4085 1.137 msaitoh CSR_WRITE(sc, WMREG_CTRL,
4086 1.137 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
4087 1.137 msaitoh delay(5000);
4088 1.137 msaitoh }
4089 1.137 msaitoh
4090 1.53 thorpej switch (sc->sc_type) {
4091 1.189 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
4092 1.53 thorpej case WM_T_82541:
4093 1.53 thorpej case WM_T_82541_2:
4094 1.189 msaitoh case WM_T_82547:
4095 1.189 msaitoh case WM_T_82547_2:
4096 1.53 thorpej /*
4097 1.88 briggs * On some chipsets, a reset through a memory-mapped write
4098 1.88 briggs * cycle can cause the chip to reset before completing the
4099 1.88 briggs * write cycle. This causes major headache that can be
4100 1.88 briggs * avoided by issuing the reset via indirect register writes
4101 1.88 briggs * through I/O space.
4102 1.88 briggs *
4103 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
4104 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
4105 1.88 briggs * reset.
4106 1.53 thorpej */
4107 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
4108 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
4109 1.53 thorpej else
4110 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
4111 1.53 thorpej break;
4112 1.53 thorpej case WM_T_82545_3:
4113 1.53 thorpej case WM_T_82546_3:
4114 1.53 thorpej /* Use the shadow control register on these chips. */
4115 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
4116 1.53 thorpej break;
4117 1.189 msaitoh case WM_T_80003:
4118 1.199 msaitoh mask = swfwphysem[sc->sc_funcid];
4119 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
4120 1.189 msaitoh wm_get_swfw_semaphore(sc, mask);
4121 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4122 1.189 msaitoh wm_put_swfw_semaphore(sc, mask);
4123 1.189 msaitoh break;
4124 1.139 bouyer case WM_T_ICH8:
4125 1.144 msaitoh case WM_T_ICH9:
4126 1.167 msaitoh case WM_T_ICH10:
4127 1.190 msaitoh case WM_T_PCH:
4128 1.221 msaitoh case WM_T_PCH2:
4129 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
4130 1.189 msaitoh if (wm_check_reset_block(sc) == 0) {
4131 1.221 msaitoh /*
4132 1.221 msaitoh * Gate automatic PHY configuration by hardware on
4133 1.239 msaitoh * non-managed 82579
4134 1.221 msaitoh */
4135 1.221 msaitoh if ((sc->sc_type == WM_T_PCH2)
4136 1.221 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
4137 1.221 msaitoh != 0))
4138 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(sc, 1);
4139 1.190 msaitoh
4140 1.190 msaitoh
4141 1.189 msaitoh reg |= CTRL_PHY_RESET;
4142 1.189 msaitoh phy_reset = 1;
4143 1.189 msaitoh }
4144 1.139 bouyer wm_get_swfwhw_semaphore(sc);
4145 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4146 1.189 msaitoh delay(20*1000);
4147 1.189 msaitoh wm_put_swfwhw_semaphore(sc);
4148 1.188 msaitoh break;
4149 1.189 msaitoh case WM_T_82542_2_0:
4150 1.189 msaitoh case WM_T_82542_2_1:
4151 1.189 msaitoh case WM_T_82543:
4152 1.189 msaitoh case WM_T_82540:
4153 1.189 msaitoh case WM_T_82545:
4154 1.189 msaitoh case WM_T_82546:
4155 1.189 msaitoh case WM_T_82571:
4156 1.189 msaitoh case WM_T_82572:
4157 1.189 msaitoh case WM_T_82573:
4158 1.189 msaitoh case WM_T_82574:
4159 1.199 msaitoh case WM_T_82575:
4160 1.199 msaitoh case WM_T_82576:
4161 1.208 msaitoh case WM_T_82580:
4162 1.208 msaitoh case WM_T_82580ER:
4163 1.189 msaitoh case WM_T_82583:
4164 1.228 msaitoh case WM_T_I350:
4165 1.53 thorpej default:
4166 1.53 thorpej /* Everything else can safely use the documented method. */
4167 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
4168 1.53 thorpej break;
4169 1.53 thorpej }
4170 1.189 msaitoh
4171 1.189 msaitoh if (phy_reset != 0)
4172 1.189 msaitoh wm_get_cfg_done(sc);
4173 1.1 thorpej
4174 1.146 msaitoh /* reload EEPROM */
4175 1.194 msaitoh switch (sc->sc_type) {
4176 1.144 msaitoh case WM_T_82542_2_0:
4177 1.144 msaitoh case WM_T_82542_2_1:
4178 1.144 msaitoh case WM_T_82543:
4179 1.144 msaitoh case WM_T_82544:
4180 1.144 msaitoh delay(10);
4181 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
4182 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4183 1.144 msaitoh delay(2000);
4184 1.144 msaitoh break;
4185 1.189 msaitoh case WM_T_82540:
4186 1.189 msaitoh case WM_T_82545:
4187 1.189 msaitoh case WM_T_82545_3:
4188 1.189 msaitoh case WM_T_82546:
4189 1.189 msaitoh case WM_T_82546_3:
4190 1.189 msaitoh delay(5*1000);
4191 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
4192 1.189 msaitoh break;
4193 1.144 msaitoh case WM_T_82541:
4194 1.144 msaitoh case WM_T_82541_2:
4195 1.144 msaitoh case WM_T_82547:
4196 1.144 msaitoh case WM_T_82547_2:
4197 1.144 msaitoh delay(20000);
4198 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
4199 1.144 msaitoh break;
4200 1.189 msaitoh case WM_T_82571:
4201 1.189 msaitoh case WM_T_82572:
4202 1.144 msaitoh case WM_T_82573:
4203 1.165 sborrill case WM_T_82574:
4204 1.185 msaitoh case WM_T_82583:
4205 1.146 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
4206 1.146 msaitoh delay(10);
4207 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
4208 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4209 1.146 msaitoh }
4210 1.145 msaitoh /* check EECD_EE_AUTORD */
4211 1.146 msaitoh wm_get_auto_rd_done(sc);
4212 1.189 msaitoh /*
4213 1.189 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
4214 1.189 msaitoh * is set.
4215 1.189 msaitoh */
4216 1.189 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
4217 1.189 msaitoh || (sc->sc_type == WM_T_82583))
4218 1.189 msaitoh delay(25*1000);
4219 1.189 msaitoh break;
4220 1.199 msaitoh case WM_T_82575:
4221 1.199 msaitoh case WM_T_82576:
4222 1.208 msaitoh case WM_T_82580:
4223 1.208 msaitoh case WM_T_82580ER:
4224 1.228 msaitoh case WM_T_I350:
4225 1.189 msaitoh case WM_T_80003:
4226 1.189 msaitoh case WM_T_ICH8:
4227 1.189 msaitoh case WM_T_ICH9:
4228 1.189 msaitoh /* check EECD_EE_AUTORD */
4229 1.189 msaitoh wm_get_auto_rd_done(sc);
4230 1.189 msaitoh break;
4231 1.190 msaitoh case WM_T_ICH10:
4232 1.190 msaitoh case WM_T_PCH:
4233 1.221 msaitoh case WM_T_PCH2:
4234 1.189 msaitoh wm_lan_init_done(sc);
4235 1.189 msaitoh break;
4236 1.189 msaitoh default:
4237 1.189 msaitoh panic("%s: unknown type\n", __func__);
4238 1.127 bouyer }
4239 1.144 msaitoh
4240 1.199 msaitoh /* Check whether EEPROM is present or not */
4241 1.199 msaitoh switch (sc->sc_type) {
4242 1.199 msaitoh case WM_T_82575:
4243 1.199 msaitoh case WM_T_82576:
4244 1.208 msaitoh #if 0 /* XXX */
4245 1.199 msaitoh case WM_T_82580:
4246 1.208 msaitoh case WM_T_82580ER:
4247 1.208 msaitoh #endif
4248 1.228 msaitoh case WM_T_I350:
4249 1.199 msaitoh case WM_T_ICH8:
4250 1.199 msaitoh case WM_T_ICH9:
4251 1.199 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
4252 1.199 msaitoh /* Not found */
4253 1.199 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
4254 1.208 msaitoh if ((sc->sc_type == WM_T_82575)
4255 1.208 msaitoh || (sc->sc_type == WM_T_82576)
4256 1.208 msaitoh || (sc->sc_type == WM_T_82580)
4257 1.228 msaitoh || (sc->sc_type == WM_T_82580ER)
4258 1.228 msaitoh || (sc->sc_type == WM_T_I350))
4259 1.199 msaitoh wm_reset_init_script_82575(sc);
4260 1.199 msaitoh }
4261 1.199 msaitoh break;
4262 1.199 msaitoh default:
4263 1.199 msaitoh break;
4264 1.199 msaitoh }
4265 1.199 msaitoh
4266 1.228 msaitoh if ((sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
4267 1.228 msaitoh || (sc->sc_type == WM_T_I350)) {
4268 1.208 msaitoh /* clear global device reset status bit */
4269 1.208 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
4270 1.208 msaitoh }
4271 1.208 msaitoh
4272 1.199 msaitoh /* Clear any pending interrupt events. */
4273 1.199 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4274 1.199 msaitoh reg = CSR_READ(sc, WMREG_ICR);
4275 1.199 msaitoh
4276 1.174 msaitoh /* reload sc_ctrl */
4277 1.174 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4278 1.174 msaitoh
4279 1.228 msaitoh if (sc->sc_type == WM_T_I350)
4280 1.228 msaitoh wm_set_eee_i350(sc);
4281 1.228 msaitoh
4282 1.192 msaitoh /* dummy read from WUC */
4283 1.192 msaitoh if (sc->sc_type == WM_T_PCH)
4284 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
4285 1.190 msaitoh /*
4286 1.190 msaitoh * For PCH, this write will make sure that any noise will be detected
4287 1.190 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
4288 1.190 msaitoh * to the DMA engine
4289 1.190 msaitoh */
4290 1.190 msaitoh if (sc->sc_type == WM_T_PCH)
4291 1.190 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
4292 1.190 msaitoh
4293 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4294 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4295 1.144 msaitoh
4296 1.199 msaitoh /* XXX need special handling for 82580 */
4297 1.1 thorpej }
4298 1.1 thorpej
4299 1.217 dyoung static void
4300 1.217 dyoung wm_set_vlan(struct wm_softc *sc)
4301 1.217 dyoung {
4302 1.217 dyoung /* Deal with VLAN enables. */
4303 1.217 dyoung if (VLAN_ATTACHED(&sc->sc_ethercom))
4304 1.217 dyoung sc->sc_ctrl |= CTRL_VME;
4305 1.217 dyoung else
4306 1.217 dyoung sc->sc_ctrl &= ~CTRL_VME;
4307 1.217 dyoung
4308 1.217 dyoung /* Write the control registers. */
4309 1.217 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4310 1.217 dyoung }
4311 1.217 dyoung
4312 1.1 thorpej /*
4313 1.1 thorpej * wm_init: [ifnet interface function]
4314 1.1 thorpej *
4315 1.1 thorpej * Initialize the interface. Must be called at splnet().
4316 1.1 thorpej */
4317 1.47 thorpej static int
4318 1.1 thorpej wm_init(struct ifnet *ifp)
4319 1.1 thorpej {
4320 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4321 1.1 thorpej struct wm_rxsoft *rxs;
4322 1.228 msaitoh int i, j, trynum, error = 0;
4323 1.1 thorpej uint32_t reg;
4324 1.1 thorpej
4325 1.42 thorpej /*
4326 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
4327 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
4328 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
4329 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
4330 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
4331 1.42 thorpej * of the front of the headers) is aligned.
4332 1.42 thorpej *
4333 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
4334 1.42 thorpej * jumbo frames.
4335 1.42 thorpej */
4336 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
4337 1.42 thorpej sc->sc_align_tweak = 0;
4338 1.41 tls #else
4339 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
4340 1.42 thorpej sc->sc_align_tweak = 0;
4341 1.42 thorpej else
4342 1.42 thorpej sc->sc_align_tweak = 2;
4343 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
4344 1.41 tls
4345 1.1 thorpej /* Cancel any pending I/O. */
4346 1.1 thorpej wm_stop(ifp, 0);
4347 1.1 thorpej
4348 1.127 bouyer /* update statistics before reset */
4349 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
4350 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
4351 1.127 bouyer
4352 1.1 thorpej /* Reset the chip to a known state. */
4353 1.1 thorpej wm_reset(sc);
4354 1.1 thorpej
4355 1.169 msaitoh switch (sc->sc_type) {
4356 1.169 msaitoh case WM_T_82571:
4357 1.169 msaitoh case WM_T_82572:
4358 1.169 msaitoh case WM_T_82573:
4359 1.169 msaitoh case WM_T_82574:
4360 1.185 msaitoh case WM_T_82583:
4361 1.169 msaitoh case WM_T_80003:
4362 1.169 msaitoh case WM_T_ICH8:
4363 1.169 msaitoh case WM_T_ICH9:
4364 1.169 msaitoh case WM_T_ICH10:
4365 1.190 msaitoh case WM_T_PCH:
4366 1.221 msaitoh case WM_T_PCH2:
4367 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
4368 1.169 msaitoh wm_get_hw_control(sc);
4369 1.169 msaitoh break;
4370 1.169 msaitoh default:
4371 1.169 msaitoh break;
4372 1.169 msaitoh }
4373 1.169 msaitoh
4374 1.191 msaitoh /* Reset the PHY. */
4375 1.191 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
4376 1.191 msaitoh wm_gmii_reset(sc);
4377 1.191 msaitoh
4378 1.192 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4379 1.192 msaitoh /* Enable PHY low-power state when MAC is at D3 w/o WoL */
4380 1.237 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2))
4381 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
4382 1.192 msaitoh
4383 1.1 thorpej /* Initialize the transmit descriptor ring. */
4384 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
4385 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
4386 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
4387 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
4388 1.1 thorpej sc->sc_txnext = 0;
4389 1.5 thorpej
4390 1.11 thorpej if (sc->sc_type < WM_T_82543) {
4391 1.211 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
4392 1.211 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
4393 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
4394 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
4395 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
4396 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
4397 1.1 thorpej } else {
4398 1.211 msaitoh CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
4399 1.211 msaitoh CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
4400 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
4401 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
4402 1.150 tls CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
4403 1.150 tls CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
4404 1.1 thorpej
4405 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4406 1.211 msaitoh /*
4407 1.211 msaitoh * Don't write TDT before TCTL.EN is set.
4408 1.211 msaitoh * See the document.
4409 1.211 msaitoh */
4410 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
4411 1.199 msaitoh | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
4412 1.199 msaitoh | TXDCTL_WTHRESH(0));
4413 1.199 msaitoh else {
4414 1.211 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
4415 1.199 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
4416 1.199 msaitoh TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
4417 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
4418 1.199 msaitoh RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
4419 1.199 msaitoh }
4420 1.1 thorpej }
4421 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
4422 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
4423 1.1 thorpej
4424 1.1 thorpej /* Initialize the transmit job descriptors. */
4425 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
4426 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
4427 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
4428 1.1 thorpej sc->sc_txsnext = 0;
4429 1.1 thorpej sc->sc_txsdirty = 0;
4430 1.1 thorpej
4431 1.1 thorpej /*
4432 1.1 thorpej * Initialize the receive descriptor and receive job
4433 1.1 thorpej * descriptor rings.
4434 1.1 thorpej */
4435 1.11 thorpej if (sc->sc_type < WM_T_82543) {
4436 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
4437 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
4438 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
4439 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
4440 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
4441 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
4442 1.1 thorpej
4443 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
4444 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
4445 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
4446 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
4447 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
4448 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
4449 1.1 thorpej } else {
4450 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
4451 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
4452 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
4453 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4454 1.199 msaitoh CSR_WRITE(sc, WMREG_EITR(0), 450);
4455 1.199 msaitoh if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
4456 1.199 msaitoh panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
4457 1.199 msaitoh CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
4458 1.199 msaitoh | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
4459 1.199 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
4460 1.199 msaitoh | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
4461 1.199 msaitoh | RXDCTL_WTHRESH(1));
4462 1.199 msaitoh } else {
4463 1.199 msaitoh CSR_WRITE(sc, WMREG_RDH, 0);
4464 1.199 msaitoh CSR_WRITE(sc, WMREG_RDT, 0);
4465 1.238 msaitoh CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
4466 1.238 msaitoh CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
4467 1.199 msaitoh }
4468 1.1 thorpej }
4469 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
4470 1.1 thorpej rxs = &sc->sc_rxsoft[i];
4471 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
4472 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
4473 1.238 msaitoh log(LOG_ERR, "%s: unable to allocate or map "
4474 1.238 msaitoh "rx buffer %d, error = %d\n",
4475 1.160 christos device_xname(sc->sc_dev), i, error);
4476 1.1 thorpej /*
4477 1.1 thorpej * XXX Should attempt to run with fewer receive
4478 1.1 thorpej * XXX buffers instead of just failing.
4479 1.1 thorpej */
4480 1.1 thorpej wm_rxdrain(sc);
4481 1.1 thorpej goto out;
4482 1.1 thorpej }
4483 1.199 msaitoh } else {
4484 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
4485 1.199 msaitoh WM_INIT_RXDESC(sc, i);
4486 1.211 msaitoh /*
4487 1.211 msaitoh * For 82575 and newer device, the RX descriptors
4488 1.211 msaitoh * must be initialized after the setting of RCTL.EN in
4489 1.211 msaitoh * wm_set_filter()
4490 1.211 msaitoh */
4491 1.199 msaitoh }
4492 1.1 thorpej }
4493 1.1 thorpej sc->sc_rxptr = 0;
4494 1.1 thorpej sc->sc_rxdiscard = 0;
4495 1.1 thorpej WM_RXCHAIN_RESET(sc);
4496 1.1 thorpej
4497 1.1 thorpej /*
4498 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
4499 1.1 thorpej */
4500 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
4501 1.228 msaitoh if (sc->sc_type == WM_T_I350)
4502 1.228 msaitoh trynum = 10; /* Due to hw errata */
4503 1.228 msaitoh else
4504 1.228 msaitoh trynum = 1;
4505 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
4506 1.228 msaitoh for (j = 0; j < trynum; j++)
4507 1.228 msaitoh CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
4508 1.1 thorpej
4509 1.1 thorpej /*
4510 1.1 thorpej * Set up flow-control parameters.
4511 1.1 thorpej *
4512 1.1 thorpej * XXX Values could probably stand some tuning.
4513 1.1 thorpej */
4514 1.177 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
4515 1.221 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
4516 1.221 msaitoh && (sc->sc_type != WM_T_PCH2)) {
4517 1.139 bouyer CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
4518 1.139 bouyer CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
4519 1.139 bouyer CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
4520 1.139 bouyer }
4521 1.71 thorpej
4522 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
4523 1.71 thorpej if (sc->sc_type < WM_T_82543) {
4524 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
4525 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
4526 1.71 thorpej } else {
4527 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
4528 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
4529 1.1 thorpej }
4530 1.177 msaitoh
4531 1.177 msaitoh if (sc->sc_type == WM_T_80003)
4532 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
4533 1.177 msaitoh else
4534 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
4535 1.1 thorpej
4536 1.217 dyoung /* Writes the control register. */
4537 1.217 dyoung wm_set_vlan(sc);
4538 1.177 msaitoh
4539 1.177 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
4540 1.127 bouyer int val;
4541 1.177 msaitoh
4542 1.177 msaitoh switch (sc->sc_type) {
4543 1.177 msaitoh case WM_T_80003:
4544 1.177 msaitoh case WM_T_ICH8:
4545 1.177 msaitoh case WM_T_ICH9:
4546 1.177 msaitoh case WM_T_ICH10:
4547 1.190 msaitoh case WM_T_PCH:
4548 1.221 msaitoh case WM_T_PCH2:
4549 1.177 msaitoh /*
4550 1.177 msaitoh * Set the mac to wait the maximum time between each
4551 1.177 msaitoh * iteration and increase the max iterations when
4552 1.177 msaitoh * polling the phy; this fixes erroneous timeouts at
4553 1.177 msaitoh * 10Mbps.
4554 1.177 msaitoh */
4555 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
4556 1.177 msaitoh 0xFFFF);
4557 1.178 msaitoh val = wm_kmrn_readreg(sc,
4558 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
4559 1.177 msaitoh val |= 0x3F;
4560 1.178 msaitoh wm_kmrn_writereg(sc,
4561 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
4562 1.177 msaitoh break;
4563 1.177 msaitoh default:
4564 1.177 msaitoh break;
4565 1.177 msaitoh }
4566 1.177 msaitoh
4567 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
4568 1.177 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
4569 1.177 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
4570 1.177 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
4571 1.177 msaitoh
4572 1.177 msaitoh /* Bypass RX and TX FIFO's */
4573 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
4574 1.198 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
4575 1.198 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
4576 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
4577 1.177 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
4578 1.177 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
4579 1.177 msaitoh }
4580 1.127 bouyer }
4581 1.1 thorpej #if 0
4582 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
4583 1.1 thorpej #endif
4584 1.1 thorpej
4585 1.1 thorpej /*
4586 1.1 thorpej * Set up checksum offload parameters.
4587 1.1 thorpej */
4588 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
4589 1.130 yamt reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
4590 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
4591 1.1 thorpej reg |= RXCSUM_IPOFL;
4592 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
4593 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
4594 1.130 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
4595 1.130 yamt reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
4596 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
4597 1.1 thorpej
4598 1.173 msaitoh /* Reset TBI's RXCFG count */
4599 1.173 msaitoh sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
4600 1.173 msaitoh
4601 1.1 thorpej /*
4602 1.1 thorpej * Set up the interrupt registers.
4603 1.1 thorpej */
4604 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4605 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
4606 1.1 thorpej ICR_RXO | ICR_RXT0;
4607 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
4608 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
4609 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4610 1.1 thorpej
4611 1.177 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4612 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
4613 1.221 msaitoh || (sc->sc_type == WM_T_PCH2)) {
4614 1.177 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4615 1.177 msaitoh reg |= KABGTXD_BGSQLBIAS;
4616 1.177 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4617 1.177 msaitoh }
4618 1.177 msaitoh
4619 1.1 thorpej /* Set up the inter-packet gap. */
4620 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
4621 1.1 thorpej
4622 1.92 briggs if (sc->sc_type >= WM_T_82543) {
4623 1.150 tls /*
4624 1.150 tls * Set up the interrupt throttling register (units of 256ns)
4625 1.150 tls * Note that a footnote in Intel's documentation says this
4626 1.150 tls * ticker runs at 1/4 the rate when the chip is in 100Mbit
4627 1.150 tls * or 10Mbit mode. Empirically, it appears to be the case
4628 1.150 tls * that that is also true for the 1024ns units of the other
4629 1.150 tls * interrupt-related timer registers -- so, really, we ought
4630 1.150 tls * to divide this value by 4 when the link speed is low.
4631 1.150 tls *
4632 1.150 tls * XXX implement this division at link speed change!
4633 1.150 tls */
4634 1.153 tls
4635 1.153 tls /*
4636 1.153 tls * For N interrupts/sec, set this value to:
4637 1.153 tls * 1000000000 / (N * 256). Note that we set the
4638 1.153 tls * absolute and packet timer values to this value
4639 1.153 tls * divided by 4 to get "simple timer" behavior.
4640 1.153 tls */
4641 1.153 tls
4642 1.153 tls sc->sc_itr = 1500; /* 2604 ints/sec */
4643 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4644 1.92 briggs }
4645 1.92 briggs
4646 1.1 thorpej /* Set the VLAN ethernetype. */
4647 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4648 1.1 thorpej
4649 1.1 thorpej /*
4650 1.1 thorpej * Set up the transmit control register; we start out with
4651 1.1 thorpej * a collision distance suitable for FDX, but update it whe
4652 1.1 thorpej * we resolve the media type.
4653 1.1 thorpej */
4654 1.178 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4655 1.178 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4656 1.178 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4657 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
4658 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
4659 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4660 1.1 thorpej
4661 1.211 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4662 1.211 msaitoh /*
4663 1.211 msaitoh * Write TDT after TCTL.EN is set.
4664 1.211 msaitoh * See the document.
4665 1.211 msaitoh */
4666 1.211 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
4667 1.211 msaitoh }
4668 1.211 msaitoh
4669 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
4670 1.177 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
4671 1.177 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
4672 1.177 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
4673 1.177 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
4674 1.177 msaitoh }
4675 1.177 msaitoh
4676 1.1 thorpej /* Set the media. */
4677 1.152 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
4678 1.152 dyoung goto out;
4679 1.1 thorpej
4680 1.203 msaitoh /* Configure for OS presence */
4681 1.203 msaitoh wm_init_manageability(sc);
4682 1.203 msaitoh
4683 1.1 thorpej /*
4684 1.1 thorpej * Set up the receive control register; we actually program
4685 1.1 thorpej * the register when we set the receive filter. Use multicast
4686 1.1 thorpej * address offset type 0.
4687 1.1 thorpej *
4688 1.11 thorpej * Only the i82544 has the ability to strip the incoming
4689 1.1 thorpej * CRC, so we don't enable that feature.
4690 1.1 thorpej */
4691 1.1 thorpej sc->sc_mchash_type = 0;
4692 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
4693 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
4694 1.120 msaitoh
4695 1.228 msaitoh /*
4696 1.228 msaitoh * The I350 has a bug where it always strips the CRC whether
4697 1.228 msaitoh * asked to or not. So ask for stripped CRC here and cope in rxeof
4698 1.228 msaitoh */
4699 1.228 msaitoh if (sc->sc_type == WM_T_I350)
4700 1.228 msaitoh sc->sc_rctl |= RCTL_SECRC;
4701 1.228 msaitoh
4702 1.187 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
4703 1.199 msaitoh && (ifp->if_mtu > ETHERMTU)) {
4704 1.199 msaitoh sc->sc_rctl |= RCTL_LPE;
4705 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4706 1.199 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
4707 1.199 msaitoh }
4708 1.41 tls
4709 1.119 uebayasi if (MCLBYTES == 2048) {
4710 1.41 tls sc->sc_rctl |= RCTL_2k;
4711 1.41 tls } else {
4712 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
4713 1.194 msaitoh switch (MCLBYTES) {
4714 1.41 tls case 4096:
4715 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
4716 1.41 tls break;
4717 1.41 tls case 8192:
4718 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
4719 1.41 tls break;
4720 1.41 tls case 16384:
4721 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
4722 1.41 tls break;
4723 1.41 tls default:
4724 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
4725 1.41 tls MCLBYTES);
4726 1.41 tls break;
4727 1.41 tls }
4728 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
4729 1.41 tls }
4730 1.1 thorpej
4731 1.1 thorpej /* Set the receive filter. */
4732 1.1 thorpej wm_set_filter(sc);
4733 1.1 thorpej
4734 1.211 msaitoh /* On 575 and later set RDT only if RX enabled */
4735 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4736 1.199 msaitoh for (i = 0; i < WM_NRXDESC; i++)
4737 1.199 msaitoh WM_INIT_RXDESC(sc, i);
4738 1.199 msaitoh
4739 1.1 thorpej /* Start the one second link check clock. */
4740 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
4741 1.1 thorpej
4742 1.1 thorpej /* ...all done! */
4743 1.96 perry ifp->if_flags |= IFF_RUNNING;
4744 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
4745 1.1 thorpej
4746 1.1 thorpej out:
4747 1.213 msaitoh sc->sc_if_flags = ifp->if_flags;
4748 1.1 thorpej if (error)
4749 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
4750 1.160 christos device_xname(sc->sc_dev));
4751 1.194 msaitoh return error;
4752 1.1 thorpej }
4753 1.1 thorpej
4754 1.1 thorpej /*
4755 1.1 thorpej * wm_rxdrain:
4756 1.1 thorpej *
4757 1.1 thorpej * Drain the receive queue.
4758 1.1 thorpej */
4759 1.47 thorpej static void
4760 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
4761 1.1 thorpej {
4762 1.1 thorpej struct wm_rxsoft *rxs;
4763 1.1 thorpej int i;
4764 1.1 thorpej
4765 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
4766 1.1 thorpej rxs = &sc->sc_rxsoft[i];
4767 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
4768 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4769 1.1 thorpej m_freem(rxs->rxs_mbuf);
4770 1.1 thorpej rxs->rxs_mbuf = NULL;
4771 1.1 thorpej }
4772 1.1 thorpej }
4773 1.1 thorpej }
4774 1.1 thorpej
4775 1.1 thorpej /*
4776 1.1 thorpej * wm_stop: [ifnet interface function]
4777 1.1 thorpej *
4778 1.1 thorpej * Stop transmission on the interface.
4779 1.1 thorpej */
4780 1.47 thorpej static void
4781 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
4782 1.1 thorpej {
4783 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4784 1.1 thorpej struct wm_txsoft *txs;
4785 1.1 thorpej int i;
4786 1.1 thorpej
4787 1.1 thorpej /* Stop the one second clock. */
4788 1.1 thorpej callout_stop(&sc->sc_tick_ch);
4789 1.1 thorpej
4790 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
4791 1.78 thorpej if (sc->sc_type == WM_T_82547)
4792 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
4793 1.78 thorpej
4794 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
4795 1.1 thorpej /* Down the MII. */
4796 1.1 thorpej mii_down(&sc->sc_mii);
4797 1.173 msaitoh } else {
4798 1.173 msaitoh #if 0
4799 1.173 msaitoh /* Should we clear PHY's status properly? */
4800 1.173 msaitoh wm_reset(sc);
4801 1.173 msaitoh #endif
4802 1.1 thorpej }
4803 1.1 thorpej
4804 1.1 thorpej /* Stop the transmit and receive processes. */
4805 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
4806 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
4807 1.199 msaitoh sc->sc_rctl &= ~RCTL_EN;
4808 1.1 thorpej
4809 1.102 scw /*
4810 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
4811 1.102 scw * interrupt line.
4812 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
4813 1.102 scw * any currently pending or shared interrupt.
4814 1.102 scw */
4815 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4816 1.102 scw sc->sc_icr = 0;
4817 1.102 scw
4818 1.1 thorpej /* Release any queued transmit buffers. */
4819 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
4820 1.1 thorpej txs = &sc->sc_txsoft[i];
4821 1.1 thorpej if (txs->txs_mbuf != NULL) {
4822 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
4823 1.1 thorpej m_freem(txs->txs_mbuf);
4824 1.1 thorpej txs->txs_mbuf = NULL;
4825 1.1 thorpej }
4826 1.1 thorpej }
4827 1.1 thorpej
4828 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
4829 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4830 1.1 thorpej ifp->if_timer = 0;
4831 1.156 dyoung
4832 1.156 dyoung if (disable)
4833 1.156 dyoung wm_rxdrain(sc);
4834 1.199 msaitoh
4835 1.199 msaitoh #if 0 /* notyet */
4836 1.199 msaitoh if (sc->sc_type >= WM_T_82544)
4837 1.199 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4838 1.199 msaitoh #endif
4839 1.1 thorpej }
4840 1.1 thorpej
4841 1.145 msaitoh void
4842 1.146 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
4843 1.145 msaitoh {
4844 1.145 msaitoh int i;
4845 1.145 msaitoh
4846 1.145 msaitoh /* wait for eeprom to reload */
4847 1.145 msaitoh switch (sc->sc_type) {
4848 1.145 msaitoh case WM_T_82571:
4849 1.145 msaitoh case WM_T_82572:
4850 1.145 msaitoh case WM_T_82573:
4851 1.165 sborrill case WM_T_82574:
4852 1.185 msaitoh case WM_T_82583:
4853 1.199 msaitoh case WM_T_82575:
4854 1.199 msaitoh case WM_T_82576:
4855 1.208 msaitoh case WM_T_82580:
4856 1.208 msaitoh case WM_T_82580ER:
4857 1.228 msaitoh case WM_T_I350:
4858 1.145 msaitoh case WM_T_80003:
4859 1.145 msaitoh case WM_T_ICH8:
4860 1.145 msaitoh case WM_T_ICH9:
4861 1.189 msaitoh for (i = 0; i < 10; i++) {
4862 1.145 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
4863 1.145 msaitoh break;
4864 1.145 msaitoh delay(1000);
4865 1.145 msaitoh }
4866 1.189 msaitoh if (i == 10) {
4867 1.145 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
4868 1.160 christos "complete\n", device_xname(sc->sc_dev));
4869 1.145 msaitoh }
4870 1.145 msaitoh break;
4871 1.145 msaitoh default:
4872 1.145 msaitoh break;
4873 1.145 msaitoh }
4874 1.189 msaitoh }
4875 1.189 msaitoh
4876 1.189 msaitoh void
4877 1.189 msaitoh wm_lan_init_done(struct wm_softc *sc)
4878 1.189 msaitoh {
4879 1.189 msaitoh uint32_t reg = 0;
4880 1.189 msaitoh int i;
4881 1.145 msaitoh
4882 1.189 msaitoh /* wait for eeprom to reload */
4883 1.189 msaitoh switch (sc->sc_type) {
4884 1.190 msaitoh case WM_T_ICH10:
4885 1.190 msaitoh case WM_T_PCH:
4886 1.221 msaitoh case WM_T_PCH2:
4887 1.189 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
4888 1.189 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4889 1.189 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
4890 1.189 msaitoh break;
4891 1.189 msaitoh delay(100);
4892 1.189 msaitoh }
4893 1.189 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
4894 1.189 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
4895 1.189 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
4896 1.189 msaitoh }
4897 1.189 msaitoh break;
4898 1.189 msaitoh default:
4899 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4900 1.189 msaitoh __func__);
4901 1.189 msaitoh break;
4902 1.189 msaitoh }
4903 1.189 msaitoh
4904 1.189 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
4905 1.189 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
4906 1.189 msaitoh }
4907 1.189 msaitoh
4908 1.189 msaitoh void
4909 1.189 msaitoh wm_get_cfg_done(struct wm_softc *sc)
4910 1.189 msaitoh {
4911 1.189 msaitoh int mask;
4912 1.190 msaitoh uint32_t reg;
4913 1.189 msaitoh int i;
4914 1.189 msaitoh
4915 1.189 msaitoh /* wait for eeprom to reload */
4916 1.189 msaitoh switch (sc->sc_type) {
4917 1.189 msaitoh case WM_T_82542_2_0:
4918 1.189 msaitoh case WM_T_82542_2_1:
4919 1.189 msaitoh /* null */
4920 1.189 msaitoh break;
4921 1.189 msaitoh case WM_T_82543:
4922 1.189 msaitoh case WM_T_82544:
4923 1.189 msaitoh case WM_T_82540:
4924 1.189 msaitoh case WM_T_82545:
4925 1.189 msaitoh case WM_T_82545_3:
4926 1.189 msaitoh case WM_T_82546:
4927 1.189 msaitoh case WM_T_82546_3:
4928 1.189 msaitoh case WM_T_82541:
4929 1.189 msaitoh case WM_T_82541_2:
4930 1.189 msaitoh case WM_T_82547:
4931 1.189 msaitoh case WM_T_82547_2:
4932 1.189 msaitoh case WM_T_82573:
4933 1.189 msaitoh case WM_T_82574:
4934 1.189 msaitoh case WM_T_82583:
4935 1.189 msaitoh /* generic */
4936 1.189 msaitoh delay(10*1000);
4937 1.189 msaitoh break;
4938 1.189 msaitoh case WM_T_80003:
4939 1.189 msaitoh case WM_T_82571:
4940 1.189 msaitoh case WM_T_82572:
4941 1.199 msaitoh case WM_T_82575:
4942 1.199 msaitoh case WM_T_82576:
4943 1.199 msaitoh case WM_T_82580:
4944 1.208 msaitoh case WM_T_82580ER:
4945 1.228 msaitoh case WM_T_I350:
4946 1.209 msaitoh if (sc->sc_type == WM_T_82571) {
4947 1.209 msaitoh /* Only 82571 shares port 0 */
4948 1.209 msaitoh mask = EEMNGCTL_CFGDONE_0;
4949 1.209 msaitoh } else
4950 1.209 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
4951 1.189 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
4952 1.189 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
4953 1.189 msaitoh break;
4954 1.189 msaitoh delay(1000);
4955 1.189 msaitoh }
4956 1.189 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
4957 1.189 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
4958 1.189 msaitoh device_xname(sc->sc_dev), __func__));
4959 1.189 msaitoh }
4960 1.189 msaitoh break;
4961 1.190 msaitoh case WM_T_ICH8:
4962 1.190 msaitoh case WM_T_ICH9:
4963 1.190 msaitoh case WM_T_ICH10:
4964 1.190 msaitoh case WM_T_PCH:
4965 1.221 msaitoh case WM_T_PCH2:
4966 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
4967 1.190 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4968 1.190 msaitoh if ((reg & STATUS_PHYRA) != 0)
4969 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
4970 1.190 msaitoh reg & ~STATUS_PHYRA);
4971 1.190 msaitoh }
4972 1.190 msaitoh delay(10*1000);
4973 1.190 msaitoh break;
4974 1.189 msaitoh default:
4975 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4976 1.189 msaitoh __func__);
4977 1.189 msaitoh break;
4978 1.189 msaitoh }
4979 1.145 msaitoh }
4980 1.145 msaitoh
4981 1.1 thorpej /*
4982 1.45 thorpej * wm_acquire_eeprom:
4983 1.45 thorpej *
4984 1.45 thorpej * Perform the EEPROM handshake required on some chips.
4985 1.45 thorpej */
4986 1.45 thorpej static int
4987 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
4988 1.45 thorpej {
4989 1.45 thorpej uint32_t reg;
4990 1.45 thorpej int x;
4991 1.127 bouyer int ret = 0;
4992 1.45 thorpej
4993 1.117 msaitoh /* always success */
4994 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
4995 1.117 msaitoh return 0;
4996 1.117 msaitoh
4997 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
4998 1.139 bouyer ret = wm_get_swfwhw_semaphore(sc);
4999 1.139 bouyer } else if (sc->sc_flags & WM_F_SWFW_SYNC) {
5000 1.127 bouyer /* this will also do wm_get_swsm_semaphore() if needed */
5001 1.127 bouyer ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
5002 1.127 bouyer } else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
5003 1.127 bouyer ret = wm_get_swsm_semaphore(sc);
5004 1.127 bouyer }
5005 1.127 bouyer
5006 1.169 msaitoh if (ret) {
5007 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5008 1.169 msaitoh __func__);
5009 1.117 msaitoh return 1;
5010 1.169 msaitoh }
5011 1.117 msaitoh
5012 1.198 msaitoh if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
5013 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
5014 1.45 thorpej
5015 1.45 thorpej /* Request EEPROM access. */
5016 1.45 thorpej reg |= EECD_EE_REQ;
5017 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5018 1.45 thorpej
5019 1.45 thorpej /* ..and wait for it to be granted. */
5020 1.117 msaitoh for (x = 0; x < 1000; x++) {
5021 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
5022 1.45 thorpej if (reg & EECD_EE_GNT)
5023 1.45 thorpej break;
5024 1.45 thorpej delay(5);
5025 1.45 thorpej }
5026 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
5027 1.160 christos aprint_error_dev(sc->sc_dev,
5028 1.160 christos "could not acquire EEPROM GNT\n");
5029 1.45 thorpej reg &= ~EECD_EE_REQ;
5030 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5031 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
5032 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5033 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
5034 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
5035 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
5036 1.127 bouyer wm_put_swsm_semaphore(sc);
5037 1.194 msaitoh return 1;
5038 1.45 thorpej }
5039 1.45 thorpej }
5040 1.45 thorpej
5041 1.194 msaitoh return 0;
5042 1.45 thorpej }
5043 1.45 thorpej
5044 1.45 thorpej /*
5045 1.45 thorpej * wm_release_eeprom:
5046 1.45 thorpej *
5047 1.45 thorpej * Release the EEPROM mutex.
5048 1.45 thorpej */
5049 1.45 thorpej static void
5050 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
5051 1.45 thorpej {
5052 1.45 thorpej uint32_t reg;
5053 1.45 thorpej
5054 1.117 msaitoh /* always success */
5055 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
5056 1.117 msaitoh return;
5057 1.117 msaitoh
5058 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
5059 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
5060 1.45 thorpej reg &= ~EECD_EE_REQ;
5061 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5062 1.45 thorpej }
5063 1.117 msaitoh
5064 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
5065 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5066 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
5067 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
5068 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
5069 1.127 bouyer wm_put_swsm_semaphore(sc);
5070 1.45 thorpej }
5071 1.45 thorpej
5072 1.45 thorpej /*
5073 1.46 thorpej * wm_eeprom_sendbits:
5074 1.46 thorpej *
5075 1.46 thorpej * Send a series of bits to the EEPROM.
5076 1.46 thorpej */
5077 1.46 thorpej static void
5078 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
5079 1.46 thorpej {
5080 1.46 thorpej uint32_t reg;
5081 1.46 thorpej int x;
5082 1.46 thorpej
5083 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
5084 1.46 thorpej
5085 1.46 thorpej for (x = nbits; x > 0; x--) {
5086 1.46 thorpej if (bits & (1U << (x - 1)))
5087 1.46 thorpej reg |= EECD_DI;
5088 1.46 thorpej else
5089 1.46 thorpej reg &= ~EECD_DI;
5090 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5091 1.46 thorpej delay(2);
5092 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
5093 1.46 thorpej delay(2);
5094 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5095 1.46 thorpej delay(2);
5096 1.46 thorpej }
5097 1.46 thorpej }
5098 1.46 thorpej
5099 1.46 thorpej /*
5100 1.48 thorpej * wm_eeprom_recvbits:
5101 1.48 thorpej *
5102 1.48 thorpej * Receive a series of bits from the EEPROM.
5103 1.48 thorpej */
5104 1.48 thorpej static void
5105 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
5106 1.48 thorpej {
5107 1.48 thorpej uint32_t reg, val;
5108 1.48 thorpej int x;
5109 1.48 thorpej
5110 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
5111 1.48 thorpej
5112 1.48 thorpej val = 0;
5113 1.48 thorpej for (x = nbits; x > 0; x--) {
5114 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
5115 1.48 thorpej delay(2);
5116 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
5117 1.48 thorpej val |= (1U << (x - 1));
5118 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5119 1.48 thorpej delay(2);
5120 1.48 thorpej }
5121 1.48 thorpej *valp = val;
5122 1.48 thorpej }
5123 1.48 thorpej
5124 1.48 thorpej /*
5125 1.50 thorpej * wm_read_eeprom_uwire:
5126 1.50 thorpej *
5127 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
5128 1.50 thorpej */
5129 1.51 thorpej static int
5130 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
5131 1.50 thorpej {
5132 1.50 thorpej uint32_t reg, val;
5133 1.51 thorpej int i;
5134 1.51 thorpej
5135 1.51 thorpej for (i = 0; i < wordcnt; i++) {
5136 1.51 thorpej /* Clear SK and DI. */
5137 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
5138 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5139 1.50 thorpej
5140 1.230 msaitoh /*
5141 1.230 msaitoh * XXX: workaround for a bug in qemu-0.12.x and prior
5142 1.230 msaitoh * and Xen.
5143 1.230 msaitoh *
5144 1.230 msaitoh * We use this workaround only for 82540 because qemu's
5145 1.230 msaitoh * e1000 act as 82540.
5146 1.230 msaitoh */
5147 1.231 msaitoh if (sc->sc_type == WM_T_82540) {
5148 1.230 msaitoh reg |= EECD_SK;
5149 1.230 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
5150 1.230 msaitoh reg &= ~EECD_SK;
5151 1.230 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
5152 1.230 msaitoh delay(2);
5153 1.230 msaitoh }
5154 1.230 msaitoh /* XXX: end of workaround */
5155 1.230 msaitoh
5156 1.51 thorpej /* Set CHIP SELECT. */
5157 1.51 thorpej reg |= EECD_CS;
5158 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5159 1.51 thorpej delay(2);
5160 1.51 thorpej
5161 1.51 thorpej /* Shift in the READ command. */
5162 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
5163 1.51 thorpej
5164 1.51 thorpej /* Shift in address. */
5165 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
5166 1.51 thorpej
5167 1.51 thorpej /* Shift out the data. */
5168 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
5169 1.51 thorpej data[i] = val & 0xffff;
5170 1.51 thorpej
5171 1.51 thorpej /* Clear CHIP SELECT. */
5172 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
5173 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5174 1.51 thorpej delay(2);
5175 1.51 thorpej }
5176 1.51 thorpej
5177 1.194 msaitoh return 0;
5178 1.50 thorpej }
5179 1.50 thorpej
5180 1.50 thorpej /*
5181 1.57 thorpej * wm_spi_eeprom_ready:
5182 1.57 thorpej *
5183 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
5184 1.57 thorpej */
5185 1.57 thorpej static int
5186 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
5187 1.57 thorpej {
5188 1.57 thorpej uint32_t val;
5189 1.57 thorpej int usec;
5190 1.57 thorpej
5191 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
5192 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
5193 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
5194 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
5195 1.57 thorpej break;
5196 1.57 thorpej }
5197 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
5198 1.160 christos aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
5199 1.194 msaitoh return 1;
5200 1.57 thorpej }
5201 1.194 msaitoh return 0;
5202 1.57 thorpej }
5203 1.57 thorpej
5204 1.57 thorpej /*
5205 1.57 thorpej * wm_read_eeprom_spi:
5206 1.57 thorpej *
5207 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
5208 1.57 thorpej */
5209 1.57 thorpej static int
5210 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
5211 1.57 thorpej {
5212 1.57 thorpej uint32_t reg, val;
5213 1.57 thorpej int i;
5214 1.57 thorpej uint8_t opc;
5215 1.57 thorpej
5216 1.57 thorpej /* Clear SK and CS. */
5217 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
5218 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5219 1.57 thorpej delay(2);
5220 1.57 thorpej
5221 1.57 thorpej if (wm_spi_eeprom_ready(sc))
5222 1.194 msaitoh return 1;
5223 1.57 thorpej
5224 1.57 thorpej /* Toggle CS to flush commands. */
5225 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
5226 1.57 thorpej delay(2);
5227 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5228 1.57 thorpej delay(2);
5229 1.57 thorpej
5230 1.57 thorpej opc = SPI_OPC_READ;
5231 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
5232 1.57 thorpej opc |= SPI_OPC_A8;
5233 1.57 thorpej
5234 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
5235 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
5236 1.57 thorpej
5237 1.57 thorpej for (i = 0; i < wordcnt; i++) {
5238 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
5239 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
5240 1.57 thorpej }
5241 1.57 thorpej
5242 1.57 thorpej /* Raise CS and clear SK. */
5243 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
5244 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
5245 1.57 thorpej delay(2);
5246 1.57 thorpej
5247 1.194 msaitoh return 0;
5248 1.57 thorpej }
5249 1.57 thorpej
5250 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
5251 1.112 gavan #define EEPROM_SIZE 0x0040
5252 1.112 gavan
5253 1.112 gavan /*
5254 1.112 gavan * wm_validate_eeprom_checksum
5255 1.112 gavan *
5256 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
5257 1.112 gavan */
5258 1.112 gavan static int
5259 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
5260 1.198 msaitoh {
5261 1.112 gavan uint16_t checksum;
5262 1.112 gavan uint16_t eeprom_data;
5263 1.112 gavan int i;
5264 1.112 gavan
5265 1.112 gavan checksum = 0;
5266 1.112 gavan
5267 1.240 msaitoh #ifdef WM_DEBUG
5268 1.240 msaitoh /* Dump EEPROM image for debug */
5269 1.240 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5270 1.240 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5271 1.240 msaitoh || (sc->sc_type == WM_T_PCH2)) {
5272 1.240 msaitoh wm_read_eeprom(sc, 0x19, 1, &eeprom_data);
5273 1.240 msaitoh if ((eeprom_data & 0x40) == 0) {
5274 1.240 msaitoh DPRINTF(WM_DEBUG_NVM,("%s: NVM need to be updated\n",
5275 1.240 msaitoh device_xname(sc->sc_dev)));
5276 1.240 msaitoh }
5277 1.240 msaitoh }
5278 1.240 msaitoh
5279 1.240 msaitoh if ((wm_debug & WM_DEBUG_NVM) != 0) {
5280 1.240 msaitoh printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
5281 1.240 msaitoh for (i = 0; i < EEPROM_SIZE; i++) {
5282 1.240 msaitoh if (wm_read_eeprom(sc, i, 1, &eeprom_data))
5283 1.240 msaitoh printf("XX ");
5284 1.240 msaitoh else
5285 1.240 msaitoh printf("%04x ", eeprom_data);
5286 1.240 msaitoh if (i % 8 == 7)
5287 1.240 msaitoh printf("\n");
5288 1.240 msaitoh }
5289 1.240 msaitoh }
5290 1.240 msaitoh
5291 1.240 msaitoh #endif /* WM_DEBUG */
5292 1.240 msaitoh
5293 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
5294 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
5295 1.112 gavan return 1;
5296 1.112 gavan checksum += eeprom_data;
5297 1.112 gavan }
5298 1.112 gavan
5299 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
5300 1.112 gavan return 1;
5301 1.112 gavan
5302 1.112 gavan return 0;
5303 1.112 gavan }
5304 1.112 gavan
5305 1.57 thorpej /*
5306 1.1 thorpej * wm_read_eeprom:
5307 1.1 thorpej *
5308 1.1 thorpej * Read data from the serial EEPROM.
5309 1.1 thorpej */
5310 1.51 thorpej static int
5311 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
5312 1.1 thorpej {
5313 1.51 thorpej int rv;
5314 1.1 thorpej
5315 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
5316 1.113 gavan return 1;
5317 1.112 gavan
5318 1.51 thorpej if (wm_acquire_eeprom(sc))
5319 1.113 gavan return 1;
5320 1.17 thorpej
5321 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5322 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5323 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
5324 1.139 bouyer rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
5325 1.139 bouyer else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
5326 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
5327 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
5328 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
5329 1.57 thorpej else
5330 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
5331 1.17 thorpej
5332 1.51 thorpej wm_release_eeprom(sc);
5333 1.113 gavan return rv;
5334 1.1 thorpej }
5335 1.1 thorpej
5336 1.117 msaitoh static int
5337 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
5338 1.117 msaitoh uint16_t *data)
5339 1.117 msaitoh {
5340 1.117 msaitoh int i, eerd = 0;
5341 1.117 msaitoh int error = 0;
5342 1.117 msaitoh
5343 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
5344 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
5345 1.117 msaitoh
5346 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
5347 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
5348 1.117 msaitoh if (error != 0)
5349 1.117 msaitoh break;
5350 1.117 msaitoh
5351 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
5352 1.117 msaitoh }
5353 1.119 uebayasi
5354 1.117 msaitoh return error;
5355 1.117 msaitoh }
5356 1.117 msaitoh
5357 1.117 msaitoh static int
5358 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
5359 1.117 msaitoh {
5360 1.117 msaitoh uint32_t attempts = 100000;
5361 1.117 msaitoh uint32_t i, reg = 0;
5362 1.117 msaitoh int32_t done = -1;
5363 1.117 msaitoh
5364 1.119 uebayasi for (i = 0; i < attempts; i++) {
5365 1.117 msaitoh reg = CSR_READ(sc, rw);
5366 1.117 msaitoh
5367 1.119 uebayasi if (reg & EERD_DONE) {
5368 1.117 msaitoh done = 0;
5369 1.117 msaitoh break;
5370 1.117 msaitoh }
5371 1.117 msaitoh delay(5);
5372 1.117 msaitoh }
5373 1.117 msaitoh
5374 1.117 msaitoh return done;
5375 1.117 msaitoh }
5376 1.117 msaitoh
5377 1.208 msaitoh static int
5378 1.218 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
5379 1.218 msaitoh {
5380 1.218 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
5381 1.218 msaitoh uint16_t offset = EEPROM_OFF_MACADDR;
5382 1.218 msaitoh
5383 1.218 msaitoh /* Try to read alternative MAC address pointer */
5384 1.218 msaitoh if (wm_read_eeprom(sc, EEPROM_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
5385 1.218 msaitoh return -1;
5386 1.218 msaitoh
5387 1.218 msaitoh /* Check pointer */
5388 1.218 msaitoh if (offset == 0xffff)
5389 1.218 msaitoh return -1;
5390 1.218 msaitoh
5391 1.218 msaitoh /*
5392 1.218 msaitoh * Check whether alternative MAC address is valid or not.
5393 1.218 msaitoh * Some cards have non 0xffff pointer but those don't use
5394 1.218 msaitoh * alternative MAC address in reality.
5395 1.218 msaitoh *
5396 1.218 msaitoh * Check whether the broadcast bit is set or not.
5397 1.218 msaitoh */
5398 1.218 msaitoh if (wm_read_eeprom(sc, offset, 1, myea) == 0)
5399 1.218 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
5400 1.218 msaitoh return 0; /* found! */
5401 1.218 msaitoh
5402 1.218 msaitoh /* not found */
5403 1.218 msaitoh return -1;
5404 1.218 msaitoh }
5405 1.218 msaitoh
5406 1.218 msaitoh static int
5407 1.208 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
5408 1.208 msaitoh {
5409 1.208 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
5410 1.210 msaitoh uint16_t offset = EEPROM_OFF_MACADDR;
5411 1.208 msaitoh int do_invert = 0;
5412 1.208 msaitoh
5413 1.218 msaitoh switch (sc->sc_type) {
5414 1.218 msaitoh case WM_T_82580:
5415 1.218 msaitoh case WM_T_82580ER:
5416 1.228 msaitoh case WM_T_I350:
5417 1.218 msaitoh switch (sc->sc_funcid) {
5418 1.218 msaitoh case 0:
5419 1.218 msaitoh /* default value (== EEPROM_OFF_MACADDR) */
5420 1.218 msaitoh break;
5421 1.218 msaitoh case 1:
5422 1.218 msaitoh offset = EEPROM_OFF_LAN1;
5423 1.218 msaitoh break;
5424 1.218 msaitoh case 2:
5425 1.218 msaitoh offset = EEPROM_OFF_LAN2;
5426 1.218 msaitoh break;
5427 1.218 msaitoh case 3:
5428 1.218 msaitoh offset = EEPROM_OFF_LAN3;
5429 1.218 msaitoh break;
5430 1.218 msaitoh default:
5431 1.218 msaitoh goto bad;
5432 1.218 msaitoh /* NOTREACHED */
5433 1.208 msaitoh break;
5434 1.218 msaitoh }
5435 1.218 msaitoh break;
5436 1.218 msaitoh case WM_T_82571:
5437 1.218 msaitoh case WM_T_82575:
5438 1.218 msaitoh case WM_T_82576:
5439 1.218 msaitoh case WM_T_80003:
5440 1.218 msaitoh if (wm_check_alt_mac_addr(sc) != 0) {
5441 1.218 msaitoh /* reset the offset to LAN0 */
5442 1.218 msaitoh offset = EEPROM_OFF_MACADDR;
5443 1.218 msaitoh if ((sc->sc_funcid & 0x01) == 1)
5444 1.208 msaitoh do_invert = 1;
5445 1.218 msaitoh goto do_read;
5446 1.218 msaitoh }
5447 1.218 msaitoh switch (sc->sc_funcid) {
5448 1.218 msaitoh case 0:
5449 1.218 msaitoh /*
5450 1.218 msaitoh * The offset is the value in EEPROM_ALT_MAC_ADDR_PTR
5451 1.218 msaitoh * itself.
5452 1.218 msaitoh */
5453 1.218 msaitoh break;
5454 1.218 msaitoh case 1:
5455 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN1;
5456 1.218 msaitoh break;
5457 1.218 msaitoh case 2:
5458 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN2;
5459 1.218 msaitoh break;
5460 1.218 msaitoh case 3:
5461 1.218 msaitoh offset += EEPROM_OFF_MACADDR_LAN3;
5462 1.208 msaitoh break;
5463 1.208 msaitoh default:
5464 1.218 msaitoh goto bad;
5465 1.218 msaitoh /* NOTREACHED */
5466 1.208 msaitoh break;
5467 1.208 msaitoh }
5468 1.218 msaitoh break;
5469 1.218 msaitoh default:
5470 1.218 msaitoh if ((sc->sc_funcid & 0x01) == 1)
5471 1.218 msaitoh do_invert = 1;
5472 1.218 msaitoh break;
5473 1.218 msaitoh }
5474 1.210 msaitoh
5475 1.208 msaitoh do_read:
5476 1.208 msaitoh if (wm_read_eeprom(sc, offset, sizeof(myea) / sizeof(myea[0]),
5477 1.208 msaitoh myea) != 0) {
5478 1.208 msaitoh goto bad;
5479 1.208 msaitoh }
5480 1.208 msaitoh
5481 1.208 msaitoh enaddr[0] = myea[0] & 0xff;
5482 1.208 msaitoh enaddr[1] = myea[0] >> 8;
5483 1.208 msaitoh enaddr[2] = myea[1] & 0xff;
5484 1.208 msaitoh enaddr[3] = myea[1] >> 8;
5485 1.208 msaitoh enaddr[4] = myea[2] & 0xff;
5486 1.208 msaitoh enaddr[5] = myea[2] >> 8;
5487 1.208 msaitoh
5488 1.208 msaitoh /*
5489 1.208 msaitoh * Toggle the LSB of the MAC address on the second port
5490 1.208 msaitoh * of some dual port cards.
5491 1.208 msaitoh */
5492 1.208 msaitoh if (do_invert != 0)
5493 1.208 msaitoh enaddr[5] ^= 1;
5494 1.208 msaitoh
5495 1.208 msaitoh return 0;
5496 1.208 msaitoh
5497 1.208 msaitoh bad:
5498 1.208 msaitoh aprint_error_dev(sc->sc_dev, "unable to read Ethernet address\n");
5499 1.208 msaitoh
5500 1.208 msaitoh return -1;
5501 1.208 msaitoh }
5502 1.208 msaitoh
5503 1.1 thorpej /*
5504 1.1 thorpej * wm_add_rxbuf:
5505 1.1 thorpej *
5506 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
5507 1.1 thorpej */
5508 1.47 thorpej static int
5509 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
5510 1.1 thorpej {
5511 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
5512 1.1 thorpej struct mbuf *m;
5513 1.1 thorpej int error;
5514 1.1 thorpej
5515 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
5516 1.1 thorpej if (m == NULL)
5517 1.194 msaitoh return ENOBUFS;
5518 1.1 thorpej
5519 1.1 thorpej MCLGET(m, M_DONTWAIT);
5520 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
5521 1.1 thorpej m_freem(m);
5522 1.194 msaitoh return ENOBUFS;
5523 1.1 thorpej }
5524 1.1 thorpej
5525 1.1 thorpej if (rxs->rxs_mbuf != NULL)
5526 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
5527 1.1 thorpej
5528 1.1 thorpej rxs->rxs_mbuf = m;
5529 1.1 thorpej
5530 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
5531 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
5532 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
5533 1.1 thorpej if (error) {
5534 1.84 thorpej /* XXX XXX XXX */
5535 1.160 christos aprint_error_dev(sc->sc_dev,
5536 1.160 christos "unable to load rx DMA map %d, error = %d\n",
5537 1.158 cegger idx, error);
5538 1.84 thorpej panic("wm_add_rxbuf");
5539 1.1 thorpej }
5540 1.1 thorpej
5541 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
5542 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
5543 1.1 thorpej
5544 1.199 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5545 1.199 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
5546 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
5547 1.199 msaitoh } else
5548 1.199 msaitoh WM_INIT_RXDESC(sc, idx);
5549 1.1 thorpej
5550 1.194 msaitoh return 0;
5551 1.1 thorpej }
5552 1.1 thorpej
5553 1.1 thorpej /*
5554 1.1 thorpej * wm_set_ral:
5555 1.1 thorpej *
5556 1.1 thorpej * Set an entery in the receive address list.
5557 1.1 thorpej */
5558 1.1 thorpej static void
5559 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
5560 1.1 thorpej {
5561 1.1 thorpej uint32_t ral_lo, ral_hi;
5562 1.1 thorpej
5563 1.1 thorpej if (enaddr != NULL) {
5564 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
5565 1.1 thorpej (enaddr[3] << 24);
5566 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
5567 1.1 thorpej ral_hi |= RAL_AV;
5568 1.1 thorpej } else {
5569 1.1 thorpej ral_lo = 0;
5570 1.1 thorpej ral_hi = 0;
5571 1.1 thorpej }
5572 1.1 thorpej
5573 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
5574 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
5575 1.1 thorpej ral_lo);
5576 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
5577 1.1 thorpej ral_hi);
5578 1.1 thorpej } else {
5579 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
5580 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
5581 1.1 thorpej }
5582 1.1 thorpej }
5583 1.1 thorpej
5584 1.1 thorpej /*
5585 1.1 thorpej * wm_mchash:
5586 1.1 thorpej *
5587 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
5588 1.1 thorpej * multicast filter.
5589 1.1 thorpej */
5590 1.1 thorpej static uint32_t
5591 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
5592 1.1 thorpej {
5593 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
5594 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
5595 1.139 bouyer static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
5596 1.139 bouyer static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
5597 1.1 thorpej uint32_t hash;
5598 1.1 thorpej
5599 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5600 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5601 1.221 msaitoh || (sc->sc_type == WM_T_PCH2)) {
5602 1.139 bouyer hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
5603 1.139 bouyer (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
5604 1.139 bouyer return (hash & 0x3ff);
5605 1.139 bouyer }
5606 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
5607 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
5608 1.1 thorpej
5609 1.1 thorpej return (hash & 0xfff);
5610 1.1 thorpej }
5611 1.1 thorpej
5612 1.1 thorpej /*
5613 1.1 thorpej * wm_set_filter:
5614 1.1 thorpej *
5615 1.1 thorpej * Set up the receive filter.
5616 1.1 thorpej */
5617 1.47 thorpej static void
5618 1.1 thorpej wm_set_filter(struct wm_softc *sc)
5619 1.1 thorpej {
5620 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
5621 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5622 1.1 thorpej struct ether_multi *enm;
5623 1.1 thorpej struct ether_multistep step;
5624 1.1 thorpej bus_addr_t mta_reg;
5625 1.1 thorpej uint32_t hash, reg, bit;
5626 1.139 bouyer int i, size;
5627 1.1 thorpej
5628 1.11 thorpej if (sc->sc_type >= WM_T_82544)
5629 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
5630 1.1 thorpej else
5631 1.1 thorpej mta_reg = WMREG_MTA;
5632 1.1 thorpej
5633 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
5634 1.1 thorpej
5635 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
5636 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
5637 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
5638 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
5639 1.1 thorpej goto allmulti;
5640 1.1 thorpej }
5641 1.1 thorpej
5642 1.1 thorpej /*
5643 1.1 thorpej * Set the station address in the first RAL slot, and
5644 1.1 thorpej * clear the remaining slots.
5645 1.1 thorpej */
5646 1.242 msaitoh if (sc->sc_type == WM_T_ICH8)
5647 1.242 msaitoh size = WM_RAL_TABSIZE_ICH8 -1;
5648 1.242 msaitoh else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
5649 1.242 msaitoh || (sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2))
5650 1.242 msaitoh size = WM_RAL_TABSIZE_ICH8;
5651 1.242 msaitoh else if (sc->sc_type == WM_T_82575)
5652 1.242 msaitoh size = WM_RAL_TABSIZE_82575;
5653 1.242 msaitoh else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
5654 1.242 msaitoh size = WM_RAL_TABSIZE_82576;
5655 1.242 msaitoh else if (sc->sc_type == WM_T_I350)
5656 1.242 msaitoh size = WM_RAL_TABSIZE_I350;
5657 1.139 bouyer else
5658 1.139 bouyer size = WM_RAL_TABSIZE;
5659 1.143 dyoung wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
5660 1.139 bouyer for (i = 1; i < size; i++)
5661 1.1 thorpej wm_set_ral(sc, NULL, i);
5662 1.1 thorpej
5663 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5664 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5665 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
5666 1.139 bouyer size = WM_ICH8_MC_TABSIZE;
5667 1.139 bouyer else
5668 1.139 bouyer size = WM_MC_TABSIZE;
5669 1.1 thorpej /* Clear out the multicast table. */
5670 1.139 bouyer for (i = 0; i < size; i++)
5671 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
5672 1.1 thorpej
5673 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
5674 1.1 thorpej while (enm != NULL) {
5675 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
5676 1.1 thorpej /*
5677 1.1 thorpej * We must listen to a range of multicast addresses.
5678 1.1 thorpej * For now, just accept all multicasts, rather than
5679 1.1 thorpej * trying to set only those filter bits needed to match
5680 1.1 thorpej * the range. (At this time, the only use of address
5681 1.1 thorpej * ranges is for IP multicast routing, for which the
5682 1.1 thorpej * range is big enough to require all bits set.)
5683 1.1 thorpej */
5684 1.1 thorpej goto allmulti;
5685 1.1 thorpej }
5686 1.1 thorpej
5687 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
5688 1.1 thorpej
5689 1.139 bouyer reg = (hash >> 5);
5690 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5691 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5692 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
5693 1.139 bouyer reg &= 0x1f;
5694 1.139 bouyer else
5695 1.139 bouyer reg &= 0x7f;
5696 1.1 thorpej bit = hash & 0x1f;
5697 1.1 thorpej
5698 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
5699 1.1 thorpej hash |= 1U << bit;
5700 1.1 thorpej
5701 1.1 thorpej /* XXX Hardware bug?? */
5702 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
5703 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
5704 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
5705 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
5706 1.1 thorpej } else
5707 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
5708 1.1 thorpej
5709 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
5710 1.1 thorpej }
5711 1.1 thorpej
5712 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
5713 1.1 thorpej goto setit;
5714 1.1 thorpej
5715 1.1 thorpej allmulti:
5716 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
5717 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
5718 1.1 thorpej
5719 1.1 thorpej setit:
5720 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
5721 1.1 thorpej }
5722 1.1 thorpej
5723 1.1 thorpej /*
5724 1.1 thorpej * wm_tbi_mediainit:
5725 1.1 thorpej *
5726 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
5727 1.1 thorpej */
5728 1.47 thorpej static void
5729 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
5730 1.1 thorpej {
5731 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5732 1.1 thorpej const char *sep = "";
5733 1.1 thorpej
5734 1.11 thorpej if (sc->sc_type < WM_T_82543)
5735 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
5736 1.1 thorpej else
5737 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
5738 1.1 thorpej
5739 1.173 msaitoh sc->sc_tbi_anegticks = 5;
5740 1.173 msaitoh
5741 1.173 msaitoh /* Initialize our media structures */
5742 1.173 msaitoh sc->sc_mii.mii_ifp = ifp;
5743 1.173 msaitoh
5744 1.173 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
5745 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
5746 1.1 thorpej wm_tbi_mediastatus);
5747 1.1 thorpej
5748 1.1 thorpej /*
5749 1.1 thorpej * SWD Pins:
5750 1.1 thorpej *
5751 1.1 thorpej * 0 = Link LED (output)
5752 1.1 thorpej * 1 = Loss Of Signal (input)
5753 1.1 thorpej */
5754 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
5755 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
5756 1.1 thorpej
5757 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5758 1.1 thorpej
5759 1.27 christos #define ADD(ss, mm, dd) \
5760 1.1 thorpej do { \
5761 1.84 thorpej aprint_normal("%s%s", sep, ss); \
5762 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
5763 1.1 thorpej sep = ", "; \
5764 1.1 thorpej } while (/*CONSTCOND*/0)
5765 1.1 thorpej
5766 1.160 christos aprint_normal_dev(sc->sc_dev, "");
5767 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
5768 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
5769 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
5770 1.84 thorpej aprint_normal("\n");
5771 1.1 thorpej
5772 1.1 thorpej #undef ADD
5773 1.1 thorpej
5774 1.198 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
5775 1.1 thorpej }
5776 1.1 thorpej
5777 1.1 thorpej /*
5778 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
5779 1.1 thorpej *
5780 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
5781 1.1 thorpej */
5782 1.47 thorpej static void
5783 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5784 1.1 thorpej {
5785 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5786 1.173 msaitoh uint32_t ctrl, status;
5787 1.1 thorpej
5788 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
5789 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
5790 1.1 thorpej
5791 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5792 1.173 msaitoh if ((status & STATUS_LU) == 0) {
5793 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
5794 1.1 thorpej return;
5795 1.1 thorpej }
5796 1.1 thorpej
5797 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
5798 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
5799 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
5800 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
5801 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5802 1.71 thorpej if (ctrl & CTRL_RFCE)
5803 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
5804 1.71 thorpej if (ctrl & CTRL_TFCE)
5805 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
5806 1.1 thorpej }
5807 1.1 thorpej
5808 1.1 thorpej /*
5809 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
5810 1.1 thorpej *
5811 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
5812 1.1 thorpej */
5813 1.47 thorpej static int
5814 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
5815 1.1 thorpej {
5816 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5817 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5818 1.1 thorpej uint32_t status;
5819 1.1 thorpej int i;
5820 1.1 thorpej
5821 1.173 msaitoh sc->sc_txcw = 0;
5822 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
5823 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
5824 1.173 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
5825 1.198 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5826 1.173 msaitoh sc->sc_txcw |= TXCW_ANE;
5827 1.134 msaitoh } else {
5828 1.173 msaitoh /*
5829 1.173 msaitoh * If autonegotiation is turned off, force link up and turn on
5830 1.173 msaitoh * full duplex
5831 1.173 msaitoh */
5832 1.134 msaitoh sc->sc_txcw &= ~TXCW_ANE;
5833 1.134 msaitoh sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
5834 1.173 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
5835 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5836 1.134 msaitoh delay(1000);
5837 1.134 msaitoh }
5838 1.1 thorpej
5839 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
5840 1.160 christos device_xname(sc->sc_dev),sc->sc_txcw));
5841 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
5842 1.1 thorpej delay(10000);
5843 1.1 thorpej
5844 1.134 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
5845 1.160 christos DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
5846 1.134 msaitoh
5847 1.198 msaitoh /*
5848 1.134 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
5849 1.134 msaitoh * optics detect a signal, 0 if they don't.
5850 1.134 msaitoh */
5851 1.173 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
5852 1.1 thorpej /* Have signal; wait for the link to come up. */
5853 1.134 msaitoh
5854 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5855 1.134 msaitoh /*
5856 1.134 msaitoh * Reset the link, and let autonegotiation do its thing
5857 1.134 msaitoh */
5858 1.134 msaitoh sc->sc_ctrl |= CTRL_LRST;
5859 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5860 1.134 msaitoh delay(1000);
5861 1.134 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5862 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5863 1.134 msaitoh delay(1000);
5864 1.134 msaitoh }
5865 1.134 msaitoh
5866 1.173 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
5867 1.1 thorpej delay(10000);
5868 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
5869 1.1 thorpej break;
5870 1.1 thorpej }
5871 1.1 thorpej
5872 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
5873 1.160 christos device_xname(sc->sc_dev),i));
5874 1.134 msaitoh
5875 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
5876 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,
5877 1.134 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
5878 1.160 christos device_xname(sc->sc_dev),status, STATUS_LU));
5879 1.1 thorpej if (status & STATUS_LU) {
5880 1.1 thorpej /* Link is up. */
5881 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5882 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
5883 1.160 christos device_xname(sc->sc_dev),
5884 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5885 1.173 msaitoh
5886 1.173 msaitoh /*
5887 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
5888 1.173 msaitoh * so we should update sc->sc_ctrl
5889 1.173 msaitoh */
5890 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
5891 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5892 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
5893 1.1 thorpej if (status & STATUS_FD)
5894 1.1 thorpej sc->sc_tctl |=
5895 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5896 1.1 thorpej else
5897 1.1 thorpej sc->sc_tctl |=
5898 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
5899 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
5900 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
5901 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5902 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
5903 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
5904 1.71 thorpej sc->sc_fcrtl);
5905 1.1 thorpej sc->sc_tbi_linkup = 1;
5906 1.1 thorpej } else {
5907 1.173 msaitoh if (i == WM_LINKUP_TIMEOUT)
5908 1.173 msaitoh wm_check_for_link(sc);
5909 1.1 thorpej /* Link is down. */
5910 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5911 1.1 thorpej ("%s: LINK: set media -> link down\n",
5912 1.160 christos device_xname(sc->sc_dev)));
5913 1.1 thorpej sc->sc_tbi_linkup = 0;
5914 1.1 thorpej }
5915 1.1 thorpej } else {
5916 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
5917 1.160 christos device_xname(sc->sc_dev)));
5918 1.1 thorpej sc->sc_tbi_linkup = 0;
5919 1.1 thorpej }
5920 1.1 thorpej
5921 1.1 thorpej wm_tbi_set_linkled(sc);
5922 1.1 thorpej
5923 1.194 msaitoh return 0;
5924 1.1 thorpej }
5925 1.1 thorpej
5926 1.1 thorpej /*
5927 1.1 thorpej * wm_tbi_set_linkled:
5928 1.1 thorpej *
5929 1.1 thorpej * Update the link LED on 1000BASE-X devices.
5930 1.1 thorpej */
5931 1.47 thorpej static void
5932 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
5933 1.1 thorpej {
5934 1.1 thorpej
5935 1.1 thorpej if (sc->sc_tbi_linkup)
5936 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
5937 1.1 thorpej else
5938 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
5939 1.1 thorpej
5940 1.173 msaitoh /* 82540 or newer devices are active low */
5941 1.173 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
5942 1.173 msaitoh
5943 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5944 1.1 thorpej }
5945 1.1 thorpej
5946 1.1 thorpej /*
5947 1.1 thorpej * wm_tbi_check_link:
5948 1.1 thorpej *
5949 1.1 thorpej * Check the link on 1000BASE-X devices.
5950 1.1 thorpej */
5951 1.47 thorpej static void
5952 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
5953 1.1 thorpej {
5954 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5955 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5956 1.1 thorpej uint32_t rxcw, ctrl, status;
5957 1.1 thorpej
5958 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5959 1.1 thorpej
5960 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
5961 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
5962 1.1 thorpej
5963 1.173 msaitoh /* set link status */
5964 1.1 thorpej if ((status & STATUS_LU) == 0) {
5965 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5966 1.160 christos ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
5967 1.1 thorpej sc->sc_tbi_linkup = 0;
5968 1.173 msaitoh } else if (sc->sc_tbi_linkup == 0) {
5969 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5970 1.160 christos ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
5971 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
5972 1.1 thorpej sc->sc_tbi_linkup = 1;
5973 1.1 thorpej }
5974 1.1 thorpej
5975 1.173 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
5976 1.173 msaitoh && ((status & STATUS_LU) == 0)) {
5977 1.173 msaitoh sc->sc_tbi_linkup = 0;
5978 1.173 msaitoh if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
5979 1.173 msaitoh /* RXCFG storm! */
5980 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
5981 1.173 msaitoh sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
5982 1.173 msaitoh wm_init(ifp);
5983 1.232 bouyer ifp->if_start(ifp);
5984 1.173 msaitoh } else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
5985 1.173 msaitoh /* If the timer expired, retry autonegotiation */
5986 1.173 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
5987 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
5988 1.173 msaitoh sc->sc_tbi_ticks = 0;
5989 1.173 msaitoh /*
5990 1.173 msaitoh * Reset the link, and let autonegotiation do
5991 1.173 msaitoh * its thing
5992 1.173 msaitoh */
5993 1.173 msaitoh sc->sc_ctrl |= CTRL_LRST;
5994 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5995 1.173 msaitoh delay(1000);
5996 1.173 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
5997 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5998 1.173 msaitoh delay(1000);
5999 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW,
6000 1.173 msaitoh sc->sc_txcw & ~TXCW_ANE);
6001 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
6002 1.173 msaitoh }
6003 1.173 msaitoh }
6004 1.173 msaitoh }
6005 1.173 msaitoh
6006 1.1 thorpej wm_tbi_set_linkled(sc);
6007 1.1 thorpej }
6008 1.1 thorpej
6009 1.1 thorpej /*
6010 1.1 thorpej * wm_gmii_reset:
6011 1.1 thorpej *
6012 1.1 thorpej * Reset the PHY.
6013 1.1 thorpej */
6014 1.47 thorpej static void
6015 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
6016 1.1 thorpej {
6017 1.1 thorpej uint32_t reg;
6018 1.189 msaitoh int rv;
6019 1.1 thorpej
6020 1.189 msaitoh /* get phy semaphore */
6021 1.189 msaitoh switch (sc->sc_type) {
6022 1.189 msaitoh case WM_T_82571:
6023 1.189 msaitoh case WM_T_82572:
6024 1.189 msaitoh case WM_T_82573:
6025 1.189 msaitoh case WM_T_82574:
6026 1.189 msaitoh case WM_T_82583:
6027 1.192 msaitoh /* XXX should get sw semaphore, too */
6028 1.189 msaitoh rv = wm_get_swsm_semaphore(sc);
6029 1.189 msaitoh break;
6030 1.199 msaitoh case WM_T_82575:
6031 1.199 msaitoh case WM_T_82576:
6032 1.199 msaitoh case WM_T_82580:
6033 1.199 msaitoh case WM_T_82580ER:
6034 1.228 msaitoh case WM_T_I350:
6035 1.189 msaitoh case WM_T_80003:
6036 1.199 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
6037 1.189 msaitoh break;
6038 1.189 msaitoh case WM_T_ICH8:
6039 1.189 msaitoh case WM_T_ICH9:
6040 1.189 msaitoh case WM_T_ICH10:
6041 1.190 msaitoh case WM_T_PCH:
6042 1.221 msaitoh case WM_T_PCH2:
6043 1.189 msaitoh rv = wm_get_swfwhw_semaphore(sc);
6044 1.189 msaitoh break;
6045 1.189 msaitoh default:
6046 1.189 msaitoh /* nothing to do*/
6047 1.189 msaitoh rv = 0;
6048 1.189 msaitoh break;
6049 1.139 bouyer }
6050 1.189 msaitoh if (rv != 0) {
6051 1.189 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6052 1.189 msaitoh __func__);
6053 1.189 msaitoh return;
6054 1.127 bouyer }
6055 1.1 thorpej
6056 1.186 msaitoh switch (sc->sc_type) {
6057 1.186 msaitoh case WM_T_82542_2_0:
6058 1.186 msaitoh case WM_T_82542_2_1:
6059 1.189 msaitoh /* null */
6060 1.186 msaitoh break;
6061 1.186 msaitoh case WM_T_82543:
6062 1.148 simonb /*
6063 1.148 simonb * With 82543, we need to force speed and duplex on the MAC
6064 1.148 simonb * equal to what the PHY speed and duplex configuration is.
6065 1.148 simonb * In addition, we need to perform a hardware reset on the PHY
6066 1.148 simonb * to take it out of reset.
6067 1.148 simonb */
6068 1.148 simonb sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
6069 1.148 simonb CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6070 1.133 msaitoh
6071 1.1 thorpej /* The PHY reset pin is active-low. */
6072 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
6073 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
6074 1.1 thorpej CTRL_EXT_SWDPIN(4));
6075 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
6076 1.1 thorpej
6077 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
6078 1.186 msaitoh delay(10*1000);
6079 1.1 thorpej
6080 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
6081 1.186 msaitoh delay(150);
6082 1.1 thorpej #if 0
6083 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
6084 1.1 thorpej #endif
6085 1.189 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
6086 1.186 msaitoh break;
6087 1.186 msaitoh case WM_T_82544: /* reset 10000us */
6088 1.186 msaitoh case WM_T_82540:
6089 1.186 msaitoh case WM_T_82545:
6090 1.186 msaitoh case WM_T_82545_3:
6091 1.186 msaitoh case WM_T_82546:
6092 1.186 msaitoh case WM_T_82546_3:
6093 1.186 msaitoh case WM_T_82541:
6094 1.186 msaitoh case WM_T_82541_2:
6095 1.186 msaitoh case WM_T_82547:
6096 1.186 msaitoh case WM_T_82547_2:
6097 1.186 msaitoh case WM_T_82571: /* reset 100us */
6098 1.186 msaitoh case WM_T_82572:
6099 1.186 msaitoh case WM_T_82573:
6100 1.186 msaitoh case WM_T_82574:
6101 1.199 msaitoh case WM_T_82575:
6102 1.199 msaitoh case WM_T_82576:
6103 1.199 msaitoh case WM_T_82580:
6104 1.199 msaitoh case WM_T_82580ER:
6105 1.228 msaitoh case WM_T_I350:
6106 1.186 msaitoh case WM_T_82583:
6107 1.186 msaitoh case WM_T_80003:
6108 1.186 msaitoh /* generic reset */
6109 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
6110 1.219 bouyer delay(20000);
6111 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6112 1.219 bouyer delay(20000);
6113 1.186 msaitoh
6114 1.186 msaitoh if ((sc->sc_type == WM_T_82541)
6115 1.186 msaitoh || (sc->sc_type == WM_T_82541_2)
6116 1.186 msaitoh || (sc->sc_type == WM_T_82547)
6117 1.186 msaitoh || (sc->sc_type == WM_T_82547_2)) {
6118 1.186 msaitoh /* workaround for igp are done in igp_reset() */
6119 1.186 msaitoh /* XXX add code to set LED after phy reset */
6120 1.186 msaitoh }
6121 1.186 msaitoh break;
6122 1.186 msaitoh case WM_T_ICH8:
6123 1.186 msaitoh case WM_T_ICH9:
6124 1.186 msaitoh case WM_T_ICH10:
6125 1.190 msaitoh case WM_T_PCH:
6126 1.221 msaitoh case WM_T_PCH2:
6127 1.186 msaitoh /* generic reset */
6128 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
6129 1.186 msaitoh delay(100);
6130 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6131 1.188 msaitoh delay(150);
6132 1.186 msaitoh break;
6133 1.186 msaitoh default:
6134 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
6135 1.189 msaitoh __func__);
6136 1.186 msaitoh break;
6137 1.1 thorpej }
6138 1.186 msaitoh
6139 1.189 msaitoh /* release PHY semaphore */
6140 1.189 msaitoh switch (sc->sc_type) {
6141 1.189 msaitoh case WM_T_82571:
6142 1.189 msaitoh case WM_T_82572:
6143 1.189 msaitoh case WM_T_82573:
6144 1.189 msaitoh case WM_T_82574:
6145 1.189 msaitoh case WM_T_82583:
6146 1.207 msaitoh /* XXX should put sw semaphore, too */
6147 1.189 msaitoh wm_put_swsm_semaphore(sc);
6148 1.189 msaitoh break;
6149 1.199 msaitoh case WM_T_82575:
6150 1.199 msaitoh case WM_T_82576:
6151 1.199 msaitoh case WM_T_82580:
6152 1.199 msaitoh case WM_T_82580ER:
6153 1.228 msaitoh case WM_T_I350:
6154 1.189 msaitoh case WM_T_80003:
6155 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
6156 1.189 msaitoh break;
6157 1.189 msaitoh case WM_T_ICH8:
6158 1.189 msaitoh case WM_T_ICH9:
6159 1.189 msaitoh case WM_T_ICH10:
6160 1.190 msaitoh case WM_T_PCH:
6161 1.221 msaitoh case WM_T_PCH2:
6162 1.139 bouyer wm_put_swfwhw_semaphore(sc);
6163 1.189 msaitoh break;
6164 1.189 msaitoh default:
6165 1.189 msaitoh /* nothing to do*/
6166 1.189 msaitoh rv = 0;
6167 1.189 msaitoh break;
6168 1.189 msaitoh }
6169 1.189 msaitoh
6170 1.189 msaitoh /* get_cfg_done */
6171 1.189 msaitoh wm_get_cfg_done(sc);
6172 1.189 msaitoh
6173 1.189 msaitoh /* extra setup */
6174 1.189 msaitoh switch (sc->sc_type) {
6175 1.189 msaitoh case WM_T_82542_2_0:
6176 1.189 msaitoh case WM_T_82542_2_1:
6177 1.189 msaitoh case WM_T_82543:
6178 1.189 msaitoh case WM_T_82544:
6179 1.189 msaitoh case WM_T_82540:
6180 1.189 msaitoh case WM_T_82545:
6181 1.189 msaitoh case WM_T_82545_3:
6182 1.189 msaitoh case WM_T_82546:
6183 1.189 msaitoh case WM_T_82546_3:
6184 1.189 msaitoh case WM_T_82541_2:
6185 1.189 msaitoh case WM_T_82547_2:
6186 1.189 msaitoh case WM_T_82571:
6187 1.189 msaitoh case WM_T_82572:
6188 1.189 msaitoh case WM_T_82573:
6189 1.189 msaitoh case WM_T_82574:
6190 1.199 msaitoh case WM_T_82575:
6191 1.199 msaitoh case WM_T_82576:
6192 1.199 msaitoh case WM_T_82580:
6193 1.199 msaitoh case WM_T_82580ER:
6194 1.228 msaitoh case WM_T_I350:
6195 1.189 msaitoh case WM_T_82583:
6196 1.189 msaitoh case WM_T_80003:
6197 1.189 msaitoh /* null */
6198 1.189 msaitoh break;
6199 1.189 msaitoh case WM_T_82541:
6200 1.189 msaitoh case WM_T_82547:
6201 1.189 msaitoh /* XXX Configure actively LED after PHY reset */
6202 1.189 msaitoh break;
6203 1.189 msaitoh case WM_T_ICH8:
6204 1.189 msaitoh case WM_T_ICH9:
6205 1.189 msaitoh case WM_T_ICH10:
6206 1.190 msaitoh case WM_T_PCH:
6207 1.221 msaitoh case WM_T_PCH2:
6208 1.192 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
6209 1.189 msaitoh delay(10*1000);
6210 1.190 msaitoh
6211 1.221 msaitoh if (sc->sc_type == WM_T_PCH)
6212 1.192 msaitoh wm_hv_phy_workaround_ich8lan(sc);
6213 1.190 msaitoh
6214 1.221 msaitoh if (sc->sc_type == WM_T_PCH2)
6215 1.221 msaitoh wm_lv_phy_workaround_ich8lan(sc);
6216 1.221 msaitoh
6217 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
6218 1.192 msaitoh /*
6219 1.192 msaitoh * dummy read to clear the phy wakeup bit after lcd
6220 1.192 msaitoh * reset
6221 1.192 msaitoh */
6222 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
6223 1.190 msaitoh }
6224 1.190 msaitoh
6225 1.192 msaitoh /*
6226 1.192 msaitoh * XXX Configure the LCD with th extended configuration region
6227 1.192 msaitoh * in NVM
6228 1.192 msaitoh */
6229 1.192 msaitoh
6230 1.192 msaitoh /* Configure the LCD with the OEM bits in NVM */
6231 1.221 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
6232 1.191 msaitoh /*
6233 1.191 msaitoh * Disable LPLU.
6234 1.191 msaitoh * XXX It seems that 82567 has LPLU, too.
6235 1.191 msaitoh */
6236 1.192 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
6237 1.191 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
6238 1.191 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
6239 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
6240 1.190 msaitoh }
6241 1.189 msaitoh break;
6242 1.189 msaitoh default:
6243 1.189 msaitoh panic("%s: unknown type\n", __func__);
6244 1.189 msaitoh break;
6245 1.189 msaitoh }
6246 1.1 thorpej }
6247 1.1 thorpej
6248 1.1 thorpej /*
6249 1.1 thorpej * wm_gmii_mediainit:
6250 1.1 thorpej *
6251 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
6252 1.1 thorpej */
6253 1.47 thorpej static void
6254 1.191 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
6255 1.1 thorpej {
6256 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
6257 1.244 msaitoh struct mii_data *mii = &sc->sc_mii;
6258 1.1 thorpej
6259 1.1 thorpej /* We have MII. */
6260 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
6261 1.1 thorpej
6262 1.177 msaitoh if (sc->sc_type == WM_T_80003)
6263 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
6264 1.127 bouyer else
6265 1.127 bouyer sc->sc_tipg = TIPG_1000T_DFLT;
6266 1.1 thorpej
6267 1.1 thorpej /*
6268 1.1 thorpej * Let the chip set speed/duplex on its own based on
6269 1.1 thorpej * signals from the PHY.
6270 1.127 bouyer * XXXbouyer - I'm not sure this is right for the 80003,
6271 1.127 bouyer * the em driver only sets CTRL_SLU here - but it seems to work.
6272 1.1 thorpej */
6273 1.133 msaitoh sc->sc_ctrl |= CTRL_SLU;
6274 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6275 1.1 thorpej
6276 1.1 thorpej /* Initialize our media structures and probe the GMII. */
6277 1.244 msaitoh mii->mii_ifp = ifp;
6278 1.1 thorpej
6279 1.244 msaitoh /*
6280 1.244 msaitoh * Determine the PHY access method.
6281 1.244 msaitoh *
6282 1.244 msaitoh * For SGMII, use SGMII specific method.
6283 1.244 msaitoh *
6284 1.244 msaitoh * For some devices, we can determine the PHY access method
6285 1.244 msaitoh * from sc_type.
6286 1.244 msaitoh *
6287 1.244 msaitoh * For ICH8 variants, it's difficult to detemine the PHY access
6288 1.244 msaitoh * method by sc_type, so use the PCI product ID for some devices.
6289 1.244 msaitoh * For other ICH8 variants, try to use igp's method. If the PHY
6290 1.244 msaitoh * can't detect, then use bm's method.
6291 1.244 msaitoh */
6292 1.191 msaitoh switch (prodid) {
6293 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
6294 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
6295 1.192 msaitoh /* 82577 */
6296 1.192 msaitoh sc->sc_phytype = WMPHY_82577;
6297 1.244 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6298 1.244 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6299 1.192 msaitoh break;
6300 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
6301 1.191 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
6302 1.192 msaitoh /* 82578 */
6303 1.192 msaitoh sc->sc_phytype = WMPHY_82578;
6304 1.244 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6305 1.244 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6306 1.191 msaitoh break;
6307 1.221 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
6308 1.221 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
6309 1.221 msaitoh /* 82578 */
6310 1.221 msaitoh sc->sc_phytype = WMPHY_82579;
6311 1.244 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6312 1.244 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6313 1.221 msaitoh break;
6314 1.191 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
6315 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
6316 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
6317 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
6318 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
6319 1.191 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
6320 1.191 msaitoh /* 82567 */
6321 1.192 msaitoh sc->sc_phytype = WMPHY_BM;
6322 1.244 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
6323 1.244 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
6324 1.191 msaitoh break;
6325 1.191 msaitoh default:
6326 1.199 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0) {
6327 1.244 msaitoh mii->mii_readreg = wm_sgmii_readreg;
6328 1.244 msaitoh mii->mii_writereg = wm_sgmii_writereg;
6329 1.199 msaitoh } else if (sc->sc_type >= WM_T_80003) {
6330 1.244 msaitoh mii->mii_readreg = wm_gmii_i80003_readreg;
6331 1.244 msaitoh mii->mii_writereg = wm_gmii_i80003_writereg;
6332 1.243 msaitoh } else if (sc->sc_type >= WM_T_82580) {
6333 1.243 msaitoh sc->sc_phytype = WMPHY_82580;
6334 1.244 msaitoh mii->mii_readreg = wm_gmii_82580_readreg;
6335 1.244 msaitoh mii->mii_writereg = wm_gmii_82580_writereg;
6336 1.191 msaitoh } else if (sc->sc_type >= WM_T_82544) {
6337 1.244 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
6338 1.244 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
6339 1.191 msaitoh } else {
6340 1.244 msaitoh mii->mii_readreg = wm_gmii_i82543_readreg;
6341 1.244 msaitoh mii->mii_writereg = wm_gmii_i82543_writereg;
6342 1.191 msaitoh }
6343 1.191 msaitoh break;
6344 1.1 thorpej }
6345 1.244 msaitoh mii->mii_statchg = wm_gmii_statchg;
6346 1.1 thorpej
6347 1.1 thorpej wm_gmii_reset(sc);
6348 1.1 thorpej
6349 1.152 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
6350 1.244 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
6351 1.1 thorpej wm_gmii_mediastatus);
6352 1.1 thorpej
6353 1.208 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
6354 1.228 msaitoh || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
6355 1.228 msaitoh || (sc->sc_type == WM_T_I350)) {
6356 1.208 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
6357 1.208 msaitoh /* Attach only one port */
6358 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
6359 1.208 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6360 1.208 msaitoh } else {
6361 1.208 msaitoh int i;
6362 1.208 msaitoh uint32_t ctrl_ext;
6363 1.208 msaitoh
6364 1.208 msaitoh /* Power on sgmii phy if it is disabled */
6365 1.208 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
6366 1.208 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
6367 1.208 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
6368 1.208 msaitoh CSR_WRITE_FLUSH(sc);
6369 1.208 msaitoh delay(300*1000); /* XXX too long */
6370 1.208 msaitoh
6371 1.208 msaitoh /* from 1 to 8 */
6372 1.208 msaitoh for (i = 1; i < 8; i++)
6373 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
6374 1.208 msaitoh i, MII_OFFSET_ANY, MIIF_DOPAUSE);
6375 1.208 msaitoh
6376 1.208 msaitoh /* restore previous sfp cage power state */
6377 1.208 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
6378 1.208 msaitoh }
6379 1.208 msaitoh } else {
6380 1.208 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
6381 1.208 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6382 1.208 msaitoh }
6383 1.184 msaitoh
6384 1.244 msaitoh /*
6385 1.244 msaitoh * If the MAC is PCH2 and failed to detect MII PHY, call
6386 1.244 msaitoh * wm_set_mdio_slow_mode_hv() for a workaround and retry.
6387 1.244 msaitoh */
6388 1.221 msaitoh if ((sc->sc_type == WM_T_PCH2) &&
6389 1.244 msaitoh (LIST_FIRST(&mii->mii_phys) == NULL)) {
6390 1.221 msaitoh wm_set_mdio_slow_mode_hv(sc);
6391 1.221 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
6392 1.221 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6393 1.221 msaitoh }
6394 1.244 msaitoh
6395 1.244 msaitoh /*
6396 1.244 msaitoh * (For ICH8 variants)
6397 1.244 msaitoh * If PHY detection failed, use BM's r/w function and retry.
6398 1.244 msaitoh */
6399 1.244 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
6400 1.184 msaitoh /* if failed, retry with *_bm_* */
6401 1.244 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
6402 1.244 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
6403 1.184 msaitoh
6404 1.184 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
6405 1.184 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6406 1.184 msaitoh }
6407 1.244 msaitoh
6408 1.244 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
6409 1.244 msaitoh /* Any PHY wasn't find */
6410 1.244 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
6411 1.244 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
6412 1.192 msaitoh sc->sc_phytype = WMPHY_NONE;
6413 1.192 msaitoh } else {
6414 1.244 msaitoh /*
6415 1.244 msaitoh * PHY Found!
6416 1.244 msaitoh * Check PHY type.
6417 1.244 msaitoh */
6418 1.202 msaitoh uint32_t model;
6419 1.202 msaitoh struct mii_softc *child;
6420 1.202 msaitoh
6421 1.244 msaitoh child = LIST_FIRST(&mii->mii_phys);
6422 1.202 msaitoh if (device_is_a(child->mii_dev, "igphy")) {
6423 1.202 msaitoh struct igphy_softc *isc = (struct igphy_softc *)child;
6424 1.202 msaitoh
6425 1.202 msaitoh model = isc->sc_mii.mii_mpd_model;
6426 1.202 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
6427 1.202 msaitoh sc->sc_phytype = WMPHY_IGP_3;
6428 1.202 msaitoh }
6429 1.202 msaitoh
6430 1.244 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
6431 1.192 msaitoh }
6432 1.1 thorpej }
6433 1.1 thorpej
6434 1.1 thorpej /*
6435 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
6436 1.1 thorpej *
6437 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
6438 1.1 thorpej */
6439 1.47 thorpej static void
6440 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
6441 1.1 thorpej {
6442 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6443 1.1 thorpej
6444 1.152 dyoung ether_mediastatus(ifp, ifmr);
6445 1.198 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
6446 1.198 msaitoh | sc->sc_flowflags;
6447 1.1 thorpej }
6448 1.1 thorpej
6449 1.1 thorpej /*
6450 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
6451 1.1 thorpej *
6452 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
6453 1.1 thorpej */
6454 1.47 thorpej static int
6455 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
6456 1.1 thorpej {
6457 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6458 1.127 bouyer struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
6459 1.152 dyoung int rc;
6460 1.1 thorpej
6461 1.152 dyoung if ((ifp->if_flags & IFF_UP) == 0)
6462 1.152 dyoung return 0;
6463 1.152 dyoung
6464 1.152 dyoung sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
6465 1.152 dyoung sc->sc_ctrl |= CTRL_SLU;
6466 1.152 dyoung if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
6467 1.152 dyoung || (sc->sc_type > WM_T_82543)) {
6468 1.152 dyoung sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
6469 1.152 dyoung } else {
6470 1.152 dyoung sc->sc_ctrl &= ~CTRL_ASDE;
6471 1.152 dyoung sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
6472 1.152 dyoung if (ife->ifm_media & IFM_FDX)
6473 1.152 dyoung sc->sc_ctrl |= CTRL_FD;
6474 1.194 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
6475 1.152 dyoung case IFM_10_T:
6476 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_10;
6477 1.152 dyoung break;
6478 1.152 dyoung case IFM_100_TX:
6479 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_100;
6480 1.152 dyoung break;
6481 1.152 dyoung case IFM_1000_T:
6482 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_1000;
6483 1.152 dyoung break;
6484 1.152 dyoung default:
6485 1.152 dyoung panic("wm_gmii_mediachange: bad media 0x%x",
6486 1.152 dyoung ife->ifm_media);
6487 1.127 bouyer }
6488 1.127 bouyer }
6489 1.152 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6490 1.152 dyoung if (sc->sc_type <= WM_T_82543)
6491 1.152 dyoung wm_gmii_reset(sc);
6492 1.152 dyoung
6493 1.152 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
6494 1.152 dyoung return 0;
6495 1.152 dyoung return rc;
6496 1.1 thorpej }
6497 1.1 thorpej
6498 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
6499 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
6500 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
6501 1.1 thorpej
6502 1.1 thorpej static void
6503 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
6504 1.1 thorpej {
6505 1.1 thorpej uint32_t i, v;
6506 1.1 thorpej
6507 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
6508 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
6509 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
6510 1.1 thorpej
6511 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
6512 1.1 thorpej if (data & i)
6513 1.1 thorpej v |= MDI_IO;
6514 1.1 thorpej else
6515 1.1 thorpej v &= ~MDI_IO;
6516 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
6517 1.1 thorpej delay(10);
6518 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6519 1.1 thorpej delay(10);
6520 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
6521 1.1 thorpej delay(10);
6522 1.1 thorpej }
6523 1.1 thorpej }
6524 1.1 thorpej
6525 1.1 thorpej static uint32_t
6526 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
6527 1.1 thorpej {
6528 1.1 thorpej uint32_t v, i, data = 0;
6529 1.1 thorpej
6530 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
6531 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
6532 1.1 thorpej v |= CTRL_SWDPIO(3);
6533 1.1 thorpej
6534 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
6535 1.1 thorpej delay(10);
6536 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6537 1.1 thorpej delay(10);
6538 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
6539 1.1 thorpej delay(10);
6540 1.1 thorpej
6541 1.1 thorpej for (i = 0; i < 16; i++) {
6542 1.1 thorpej data <<= 1;
6543 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6544 1.1 thorpej delay(10);
6545 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
6546 1.1 thorpej data |= 1;
6547 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
6548 1.1 thorpej delay(10);
6549 1.1 thorpej }
6550 1.1 thorpej
6551 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6552 1.1 thorpej delay(10);
6553 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
6554 1.1 thorpej delay(10);
6555 1.1 thorpej
6556 1.194 msaitoh return data;
6557 1.1 thorpej }
6558 1.1 thorpej
6559 1.1 thorpej #undef MDI_IO
6560 1.1 thorpej #undef MDI_DIR
6561 1.1 thorpej #undef MDI_CLK
6562 1.1 thorpej
6563 1.1 thorpej /*
6564 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
6565 1.1 thorpej *
6566 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
6567 1.1 thorpej */
6568 1.47 thorpej static int
6569 1.157 dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
6570 1.1 thorpej {
6571 1.157 dyoung struct wm_softc *sc = device_private(self);
6572 1.1 thorpej int rv;
6573 1.1 thorpej
6574 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
6575 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
6576 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
6577 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
6578 1.1 thorpej
6579 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
6580 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
6581 1.160 christos device_xname(sc->sc_dev), phy, reg, rv));
6582 1.1 thorpej
6583 1.194 msaitoh return rv;
6584 1.1 thorpej }
6585 1.1 thorpej
6586 1.1 thorpej /*
6587 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
6588 1.1 thorpej *
6589 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
6590 1.1 thorpej */
6591 1.47 thorpej static void
6592 1.157 dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
6593 1.1 thorpej {
6594 1.157 dyoung struct wm_softc *sc = device_private(self);
6595 1.1 thorpej
6596 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
6597 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
6598 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
6599 1.1 thorpej (MII_COMMAND_START << 30), 32);
6600 1.1 thorpej }
6601 1.1 thorpej
6602 1.1 thorpej /*
6603 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
6604 1.1 thorpej *
6605 1.1 thorpej * Read a PHY register on the GMII.
6606 1.1 thorpej */
6607 1.47 thorpej static int
6608 1.157 dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
6609 1.1 thorpej {
6610 1.157 dyoung struct wm_softc *sc = device_private(self);
6611 1.60 ichiro uint32_t mdic = 0;
6612 1.1 thorpej int i, rv;
6613 1.1 thorpej
6614 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
6615 1.1 thorpej MDIC_REGADD(reg));
6616 1.1 thorpej
6617 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
6618 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
6619 1.1 thorpej if (mdic & MDIC_READY)
6620 1.1 thorpej break;
6621 1.200 msaitoh delay(50);
6622 1.1 thorpej }
6623 1.1 thorpej
6624 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
6625 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
6626 1.160 christos device_xname(sc->sc_dev), phy, reg);
6627 1.1 thorpej rv = 0;
6628 1.1 thorpej } else if (mdic & MDIC_E) {
6629 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
6630 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
6631 1.160 christos device_xname(sc->sc_dev), phy, reg);
6632 1.1 thorpej #endif
6633 1.1 thorpej rv = 0;
6634 1.1 thorpej } else {
6635 1.1 thorpej rv = MDIC_DATA(mdic);
6636 1.1 thorpej if (rv == 0xffff)
6637 1.1 thorpej rv = 0;
6638 1.1 thorpej }
6639 1.1 thorpej
6640 1.194 msaitoh return rv;
6641 1.1 thorpej }
6642 1.1 thorpej
6643 1.1 thorpej /*
6644 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
6645 1.1 thorpej *
6646 1.1 thorpej * Write a PHY register on the GMII.
6647 1.1 thorpej */
6648 1.47 thorpej static void
6649 1.157 dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
6650 1.1 thorpej {
6651 1.157 dyoung struct wm_softc *sc = device_private(self);
6652 1.60 ichiro uint32_t mdic = 0;
6653 1.1 thorpej int i;
6654 1.1 thorpej
6655 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
6656 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
6657 1.1 thorpej
6658 1.200 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
6659 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
6660 1.1 thorpej if (mdic & MDIC_READY)
6661 1.1 thorpej break;
6662 1.200 msaitoh delay(50);
6663 1.1 thorpej }
6664 1.1 thorpej
6665 1.1 thorpej if ((mdic & MDIC_READY) == 0)
6666 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
6667 1.160 christos device_xname(sc->sc_dev), phy, reg);
6668 1.1 thorpej else if (mdic & MDIC_E)
6669 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
6670 1.160 christos device_xname(sc->sc_dev), phy, reg);
6671 1.1 thorpej }
6672 1.1 thorpej
6673 1.1 thorpej /*
6674 1.127 bouyer * wm_gmii_i80003_readreg: [mii interface function]
6675 1.127 bouyer *
6676 1.127 bouyer * Read a PHY register on the kumeran
6677 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
6678 1.127 bouyer * ressource ...
6679 1.127 bouyer */
6680 1.127 bouyer static int
6681 1.157 dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
6682 1.127 bouyer {
6683 1.157 dyoung struct wm_softc *sc = device_private(self);
6684 1.199 msaitoh int sem;
6685 1.127 bouyer int rv;
6686 1.127 bouyer
6687 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
6688 1.127 bouyer return 0;
6689 1.127 bouyer
6690 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6691 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6692 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6693 1.169 msaitoh __func__);
6694 1.127 bouyer return 0;
6695 1.169 msaitoh }
6696 1.127 bouyer
6697 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6698 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6699 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6700 1.127 bouyer } else {
6701 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6702 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6703 1.127 bouyer }
6704 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6705 1.168 msaitoh delay(200);
6706 1.168 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6707 1.168 msaitoh delay(200);
6708 1.127 bouyer
6709 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6710 1.194 msaitoh return rv;
6711 1.127 bouyer }
6712 1.127 bouyer
6713 1.127 bouyer /*
6714 1.127 bouyer * wm_gmii_i80003_writereg: [mii interface function]
6715 1.127 bouyer *
6716 1.127 bouyer * Write a PHY register on the kumeran.
6717 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
6718 1.127 bouyer * ressource ...
6719 1.127 bouyer */
6720 1.127 bouyer static void
6721 1.157 dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
6722 1.127 bouyer {
6723 1.157 dyoung struct wm_softc *sc = device_private(self);
6724 1.199 msaitoh int sem;
6725 1.127 bouyer
6726 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
6727 1.127 bouyer return;
6728 1.127 bouyer
6729 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6730 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6731 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6732 1.169 msaitoh __func__);
6733 1.127 bouyer return;
6734 1.169 msaitoh }
6735 1.127 bouyer
6736 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6737 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6738 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6739 1.127 bouyer } else {
6740 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6741 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
6742 1.127 bouyer }
6743 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6744 1.168 msaitoh delay(200);
6745 1.168 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6746 1.168 msaitoh delay(200);
6747 1.127 bouyer
6748 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6749 1.127 bouyer }
6750 1.127 bouyer
6751 1.127 bouyer /*
6752 1.167 msaitoh * wm_gmii_bm_readreg: [mii interface function]
6753 1.167 msaitoh *
6754 1.167 msaitoh * Read a PHY register on the kumeran
6755 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6756 1.167 msaitoh * ressource ...
6757 1.167 msaitoh */
6758 1.167 msaitoh static int
6759 1.167 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
6760 1.167 msaitoh {
6761 1.167 msaitoh struct wm_softc *sc = device_private(self);
6762 1.199 msaitoh int sem;
6763 1.167 msaitoh int rv;
6764 1.167 msaitoh
6765 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6766 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6767 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6768 1.169 msaitoh __func__);
6769 1.167 msaitoh return 0;
6770 1.169 msaitoh }
6771 1.167 msaitoh
6772 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6773 1.167 msaitoh if (phy == 1)
6774 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
6775 1.167 msaitoh reg);
6776 1.167 msaitoh else
6777 1.238 msaitoh wm_gmii_i82544_writereg(self, phy,
6778 1.238 msaitoh GG82563_PHY_PAGE_SELECT,
6779 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
6780 1.167 msaitoh }
6781 1.167 msaitoh
6782 1.167 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6783 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6784 1.194 msaitoh return rv;
6785 1.167 msaitoh }
6786 1.167 msaitoh
6787 1.167 msaitoh /*
6788 1.167 msaitoh * wm_gmii_bm_writereg: [mii interface function]
6789 1.167 msaitoh *
6790 1.167 msaitoh * Write a PHY register on the kumeran.
6791 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6792 1.167 msaitoh * ressource ...
6793 1.167 msaitoh */
6794 1.167 msaitoh static void
6795 1.167 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
6796 1.167 msaitoh {
6797 1.167 msaitoh struct wm_softc *sc = device_private(self);
6798 1.199 msaitoh int sem;
6799 1.167 msaitoh
6800 1.199 msaitoh sem = swfwphysem[sc->sc_funcid];
6801 1.199 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6802 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6803 1.169 msaitoh __func__);
6804 1.167 msaitoh return;
6805 1.169 msaitoh }
6806 1.167 msaitoh
6807 1.192 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6808 1.167 msaitoh if (phy == 1)
6809 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
6810 1.167 msaitoh reg);
6811 1.167 msaitoh else
6812 1.238 msaitoh wm_gmii_i82544_writereg(self, phy,
6813 1.238 msaitoh GG82563_PHY_PAGE_SELECT,
6814 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
6815 1.167 msaitoh }
6816 1.167 msaitoh
6817 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6818 1.199 msaitoh wm_put_swfw_semaphore(sc, sem);
6819 1.167 msaitoh }
6820 1.167 msaitoh
6821 1.192 msaitoh static void
6822 1.192 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
6823 1.192 msaitoh {
6824 1.192 msaitoh struct wm_softc *sc = device_private(self);
6825 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
6826 1.192 msaitoh uint16_t wuce;
6827 1.192 msaitoh
6828 1.192 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
6829 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
6830 1.192 msaitoh /* XXX e1000 driver do nothing... why? */
6831 1.192 msaitoh }
6832 1.192 msaitoh
6833 1.192 msaitoh /* Set page 769 */
6834 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6835 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6836 1.192 msaitoh
6837 1.192 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
6838 1.192 msaitoh
6839 1.192 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
6840 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
6841 1.192 msaitoh wuce | BM_WUC_ENABLE_BIT);
6842 1.192 msaitoh
6843 1.192 msaitoh /* Select page 800 */
6844 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6845 1.192 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
6846 1.192 msaitoh
6847 1.192 msaitoh /* Write page 800 */
6848 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
6849 1.198 msaitoh
6850 1.192 msaitoh if (rd)
6851 1.192 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
6852 1.192 msaitoh else
6853 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
6854 1.192 msaitoh
6855 1.192 msaitoh /* Set page 769 */
6856 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6857 1.192 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6858 1.192 msaitoh
6859 1.192 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
6860 1.192 msaitoh }
6861 1.192 msaitoh
6862 1.167 msaitoh /*
6863 1.192 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6864 1.191 msaitoh *
6865 1.191 msaitoh * Read a PHY register on the kumeran
6866 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6867 1.191 msaitoh * ressource ...
6868 1.191 msaitoh */
6869 1.191 msaitoh static int
6870 1.192 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
6871 1.191 msaitoh {
6872 1.191 msaitoh struct wm_softc *sc = device_private(self);
6873 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6874 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6875 1.192 msaitoh uint16_t val;
6876 1.191 msaitoh int rv;
6877 1.191 msaitoh
6878 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6879 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6880 1.191 msaitoh __func__);
6881 1.191 msaitoh return 0;
6882 1.191 msaitoh }
6883 1.191 msaitoh
6884 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6885 1.192 msaitoh if (sc->sc_phytype == WMPHY_82577) {
6886 1.192 msaitoh /* XXX must write */
6887 1.192 msaitoh }
6888 1.192 msaitoh
6889 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6890 1.192 msaitoh if (page == BM_WUC_PAGE) {
6891 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
6892 1.192 msaitoh return val;
6893 1.192 msaitoh }
6894 1.192 msaitoh
6895 1.192 msaitoh /*
6896 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6897 1.192 msaitoh * own func
6898 1.192 msaitoh */
6899 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6900 1.192 msaitoh printf("gmii_hv_readreg!!!\n");
6901 1.192 msaitoh return 0;
6902 1.192 msaitoh }
6903 1.192 msaitoh
6904 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6905 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6906 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6907 1.191 msaitoh }
6908 1.191 msaitoh
6909 1.192 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
6910 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6911 1.194 msaitoh return rv;
6912 1.191 msaitoh }
6913 1.191 msaitoh
6914 1.191 msaitoh /*
6915 1.192 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6916 1.191 msaitoh *
6917 1.191 msaitoh * Write a PHY register on the kumeran.
6918 1.191 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6919 1.191 msaitoh * ressource ...
6920 1.191 msaitoh */
6921 1.191 msaitoh static void
6922 1.192 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
6923 1.191 msaitoh {
6924 1.191 msaitoh struct wm_softc *sc = device_private(self);
6925 1.192 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6926 1.192 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6927 1.191 msaitoh
6928 1.191 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_PHY0_SM)) {
6929 1.191 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6930 1.191 msaitoh __func__);
6931 1.191 msaitoh return;
6932 1.191 msaitoh }
6933 1.191 msaitoh
6934 1.192 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6935 1.192 msaitoh
6936 1.192 msaitoh /* Page 800 works differently than the rest so it has its own func */
6937 1.192 msaitoh if (page == BM_WUC_PAGE) {
6938 1.192 msaitoh uint16_t tmp;
6939 1.192 msaitoh
6940 1.192 msaitoh tmp = val;
6941 1.192 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
6942 1.192 msaitoh return;
6943 1.192 msaitoh }
6944 1.192 msaitoh
6945 1.192 msaitoh /*
6946 1.192 msaitoh * Lower than page 768 works differently than the rest so it has its
6947 1.192 msaitoh * own func
6948 1.192 msaitoh */
6949 1.192 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6950 1.192 msaitoh printf("gmii_hv_writereg!!!\n");
6951 1.192 msaitoh return;
6952 1.192 msaitoh }
6953 1.192 msaitoh
6954 1.192 msaitoh /*
6955 1.192 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
6956 1.192 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
6957 1.192 msaitoh */
6958 1.192 msaitoh
6959 1.192 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6960 1.191 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6961 1.192 msaitoh page << BME1000_PAGE_SHIFT);
6962 1.191 msaitoh }
6963 1.191 msaitoh
6964 1.192 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
6965 1.191 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
6966 1.191 msaitoh }
6967 1.191 msaitoh
6968 1.191 msaitoh /*
6969 1.244 msaitoh * wm_sgmii_readreg: [mii interface function]
6970 1.199 msaitoh *
6971 1.244 msaitoh * Read a PHY register on the SGMII
6972 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6973 1.199 msaitoh * ressource ...
6974 1.199 msaitoh */
6975 1.199 msaitoh static int
6976 1.199 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
6977 1.199 msaitoh {
6978 1.199 msaitoh struct wm_softc *sc = device_private(self);
6979 1.199 msaitoh uint32_t i2ccmd;
6980 1.199 msaitoh int i, rv;
6981 1.199 msaitoh
6982 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
6983 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6984 1.199 msaitoh __func__);
6985 1.199 msaitoh return 0;
6986 1.199 msaitoh }
6987 1.199 msaitoh
6988 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
6989 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
6990 1.199 msaitoh | I2CCMD_OPCODE_READ;
6991 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
6992 1.199 msaitoh
6993 1.199 msaitoh /* Poll the ready bit */
6994 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
6995 1.199 msaitoh delay(50);
6996 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
6997 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
6998 1.199 msaitoh break;
6999 1.199 msaitoh }
7000 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
7001 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
7002 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
7003 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
7004 1.199 msaitoh
7005 1.199 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
7006 1.199 msaitoh
7007 1.199 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
7008 1.199 msaitoh return rv;
7009 1.199 msaitoh }
7010 1.199 msaitoh
7011 1.199 msaitoh /*
7012 1.244 msaitoh * wm_sgmii_writereg: [mii interface function]
7013 1.199 msaitoh *
7014 1.244 msaitoh * Write a PHY register on the SGMII.
7015 1.199 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
7016 1.199 msaitoh * ressource ...
7017 1.199 msaitoh */
7018 1.199 msaitoh static void
7019 1.199 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
7020 1.199 msaitoh {
7021 1.199 msaitoh struct wm_softc *sc = device_private(self);
7022 1.199 msaitoh uint32_t i2ccmd;
7023 1.199 msaitoh int i;
7024 1.199 msaitoh
7025 1.199 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
7026 1.199 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7027 1.199 msaitoh __func__);
7028 1.199 msaitoh return;
7029 1.199 msaitoh }
7030 1.199 msaitoh
7031 1.199 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
7032 1.199 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
7033 1.199 msaitoh | I2CCMD_OPCODE_WRITE;
7034 1.199 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
7035 1.199 msaitoh
7036 1.199 msaitoh /* Poll the ready bit */
7037 1.199 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
7038 1.199 msaitoh delay(50);
7039 1.199 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
7040 1.199 msaitoh if (i2ccmd & I2CCMD_READY)
7041 1.199 msaitoh break;
7042 1.199 msaitoh }
7043 1.199 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
7044 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
7045 1.199 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
7046 1.199 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
7047 1.199 msaitoh
7048 1.199 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
7049 1.199 msaitoh }
7050 1.199 msaitoh
7051 1.199 msaitoh /*
7052 1.243 msaitoh * wm_gmii_82580_readreg: [mii interface function]
7053 1.243 msaitoh *
7054 1.243 msaitoh * Read a PHY register on the 82580 and I350.
7055 1.243 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
7056 1.243 msaitoh * ressource ...
7057 1.243 msaitoh */
7058 1.243 msaitoh static int
7059 1.243 msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
7060 1.243 msaitoh {
7061 1.243 msaitoh struct wm_softc *sc = device_private(self);
7062 1.243 msaitoh int sem;
7063 1.243 msaitoh int rv;
7064 1.243 msaitoh
7065 1.243 msaitoh sem = swfwphysem[sc->sc_funcid];
7066 1.243 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
7067 1.243 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7068 1.243 msaitoh __func__);
7069 1.243 msaitoh return 0;
7070 1.243 msaitoh }
7071 1.243 msaitoh
7072 1.243 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg);
7073 1.243 msaitoh
7074 1.243 msaitoh wm_put_swfw_semaphore(sc, sem);
7075 1.243 msaitoh return rv;
7076 1.243 msaitoh }
7077 1.243 msaitoh
7078 1.243 msaitoh /*
7079 1.243 msaitoh * wm_gmii_82580_writereg: [mii interface function]
7080 1.243 msaitoh *
7081 1.243 msaitoh * Write a PHY register on the 82580 and I350.
7082 1.243 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
7083 1.243 msaitoh * ressource ...
7084 1.243 msaitoh */
7085 1.243 msaitoh static void
7086 1.243 msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
7087 1.243 msaitoh {
7088 1.243 msaitoh struct wm_softc *sc = device_private(self);
7089 1.243 msaitoh int sem;
7090 1.243 msaitoh
7091 1.243 msaitoh sem = swfwphysem[sc->sc_funcid];
7092 1.243 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
7093 1.243 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7094 1.243 msaitoh __func__);
7095 1.243 msaitoh return;
7096 1.243 msaitoh }
7097 1.243 msaitoh
7098 1.243 msaitoh wm_gmii_i82544_writereg(self, phy, reg, val);
7099 1.243 msaitoh
7100 1.243 msaitoh wm_put_swfw_semaphore(sc, sem);
7101 1.243 msaitoh }
7102 1.243 msaitoh
7103 1.243 msaitoh /*
7104 1.1 thorpej * wm_gmii_statchg: [mii interface function]
7105 1.1 thorpej *
7106 1.1 thorpej * Callback from MII layer when media changes.
7107 1.1 thorpej */
7108 1.47 thorpej static void
7109 1.229 matt wm_gmii_statchg(struct ifnet *ifp)
7110 1.1 thorpej {
7111 1.229 matt struct wm_softc *sc = ifp->if_softc;
7112 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
7113 1.1 thorpej
7114 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
7115 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
7116 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
7117 1.71 thorpej
7118 1.71 thorpej /*
7119 1.71 thorpej * Get flow control negotiation result.
7120 1.71 thorpej */
7121 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
7122 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
7123 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
7124 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
7125 1.71 thorpej }
7126 1.71 thorpej
7127 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
7128 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
7129 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
7130 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
7131 1.71 thorpej }
7132 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
7133 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
7134 1.71 thorpej }
7135 1.1 thorpej
7136 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
7137 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
7138 1.229 matt ("%s: LINK: statchg: FDX\n", ifp->if_xname));
7139 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
7140 1.198 msaitoh } else {
7141 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
7142 1.229 matt ("%s: LINK: statchg: HDX\n", ifp->if_xname));
7143 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
7144 1.1 thorpej }
7145 1.1 thorpej
7146 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7147 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
7148 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
7149 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
7150 1.178 msaitoh if (sc->sc_type == WM_T_80003) {
7151 1.194 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
7152 1.127 bouyer case IFM_1000_T:
7153 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
7154 1.127 bouyer KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
7155 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
7156 1.127 bouyer break;
7157 1.127 bouyer default:
7158 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
7159 1.127 bouyer KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
7160 1.127 bouyer sc->sc_tipg = TIPG_10_100_80003_DFLT;
7161 1.127 bouyer break;
7162 1.127 bouyer }
7163 1.127 bouyer CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
7164 1.127 bouyer }
7165 1.127 bouyer }
7166 1.127 bouyer
7167 1.127 bouyer /*
7168 1.178 msaitoh * wm_kmrn_readreg:
7169 1.127 bouyer *
7170 1.127 bouyer * Read a kumeran register
7171 1.127 bouyer */
7172 1.127 bouyer static int
7173 1.178 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
7174 1.127 bouyer {
7175 1.127 bouyer int rv;
7176 1.127 bouyer
7177 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
7178 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
7179 1.178 msaitoh aprint_error_dev(sc->sc_dev,
7180 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
7181 1.178 msaitoh return 0;
7182 1.178 msaitoh }
7183 1.215 taca } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
7184 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
7185 1.178 msaitoh aprint_error_dev(sc->sc_dev,
7186 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
7187 1.178 msaitoh return 0;
7188 1.178 msaitoh }
7189 1.169 msaitoh }
7190 1.127 bouyer
7191 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
7192 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
7193 1.127 bouyer KUMCTRLSTA_REN);
7194 1.127 bouyer delay(2);
7195 1.127 bouyer
7196 1.127 bouyer rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
7197 1.178 msaitoh
7198 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
7199 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
7200 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
7201 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
7202 1.178 msaitoh
7203 1.194 msaitoh return rv;
7204 1.127 bouyer }
7205 1.127 bouyer
7206 1.127 bouyer /*
7207 1.178 msaitoh * wm_kmrn_writereg:
7208 1.127 bouyer *
7209 1.127 bouyer * Write a kumeran register
7210 1.127 bouyer */
7211 1.127 bouyer static void
7212 1.178 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
7213 1.127 bouyer {
7214 1.127 bouyer
7215 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
7216 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
7217 1.178 msaitoh aprint_error_dev(sc->sc_dev,
7218 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
7219 1.178 msaitoh return;
7220 1.178 msaitoh }
7221 1.215 taca } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
7222 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
7223 1.178 msaitoh aprint_error_dev(sc->sc_dev,
7224 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
7225 1.178 msaitoh return;
7226 1.178 msaitoh }
7227 1.169 msaitoh }
7228 1.127 bouyer
7229 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
7230 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
7231 1.127 bouyer (val & KUMCTRLSTA_MASK));
7232 1.178 msaitoh
7233 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
7234 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
7235 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
7236 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
7237 1.1 thorpej }
7238 1.117 msaitoh
7239 1.117 msaitoh static int
7240 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
7241 1.117 msaitoh {
7242 1.117 msaitoh uint32_t eecd = 0;
7243 1.117 msaitoh
7244 1.185 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
7245 1.185 msaitoh || sc->sc_type == WM_T_82583) {
7246 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
7247 1.117 msaitoh
7248 1.117 msaitoh /* Isolate bits 15 & 16 */
7249 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
7250 1.117 msaitoh
7251 1.117 msaitoh /* If both bits are set, device is Flash type */
7252 1.185 msaitoh if (eecd == 0x03)
7253 1.117 msaitoh return 0;
7254 1.117 msaitoh }
7255 1.117 msaitoh return 1;
7256 1.117 msaitoh }
7257 1.117 msaitoh
7258 1.117 msaitoh static int
7259 1.127 bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
7260 1.117 msaitoh {
7261 1.117 msaitoh int32_t timeout;
7262 1.117 msaitoh uint32_t swsm;
7263 1.117 msaitoh
7264 1.117 msaitoh /* Get the FW semaphore. */
7265 1.117 msaitoh timeout = 1000 + 1; /* XXX */
7266 1.117 msaitoh while (timeout) {
7267 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
7268 1.117 msaitoh swsm |= SWSM_SWESMBI;
7269 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
7270 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
7271 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
7272 1.119 uebayasi if (swsm & SWSM_SWESMBI)
7273 1.117 msaitoh break;
7274 1.117 msaitoh
7275 1.117 msaitoh delay(50);
7276 1.117 msaitoh timeout--;
7277 1.117 msaitoh }
7278 1.117 msaitoh
7279 1.117 msaitoh if (timeout == 0) {
7280 1.160 christos aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
7281 1.117 msaitoh /* Release semaphores */
7282 1.127 bouyer wm_put_swsm_semaphore(sc);
7283 1.117 msaitoh return 1;
7284 1.117 msaitoh }
7285 1.117 msaitoh return 0;
7286 1.117 msaitoh }
7287 1.117 msaitoh
7288 1.117 msaitoh static void
7289 1.127 bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
7290 1.117 msaitoh {
7291 1.117 msaitoh uint32_t swsm;
7292 1.117 msaitoh
7293 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
7294 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
7295 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
7296 1.117 msaitoh }
7297 1.127 bouyer
7298 1.127 bouyer static int
7299 1.136 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
7300 1.136 msaitoh {
7301 1.127 bouyer uint32_t swfw_sync;
7302 1.127 bouyer uint32_t swmask = mask << SWFW_SOFT_SHIFT;
7303 1.127 bouyer uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
7304 1.127 bouyer int timeout = 200;
7305 1.127 bouyer
7306 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
7307 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
7308 1.169 msaitoh if (wm_get_swsm_semaphore(sc)) {
7309 1.169 msaitoh aprint_error_dev(sc->sc_dev,
7310 1.169 msaitoh "%s: failed to get semaphore\n",
7311 1.169 msaitoh __func__);
7312 1.127 bouyer return 1;
7313 1.169 msaitoh }
7314 1.127 bouyer }
7315 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
7316 1.127 bouyer if ((swfw_sync & (swmask | fwmask)) == 0) {
7317 1.127 bouyer swfw_sync |= swmask;
7318 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
7319 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
7320 1.127 bouyer wm_put_swsm_semaphore(sc);
7321 1.127 bouyer return 0;
7322 1.127 bouyer }
7323 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
7324 1.127 bouyer wm_put_swsm_semaphore(sc);
7325 1.127 bouyer delay(5000);
7326 1.127 bouyer }
7327 1.127 bouyer printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
7328 1.160 christos device_xname(sc->sc_dev), mask, swfw_sync);
7329 1.127 bouyer return 1;
7330 1.127 bouyer }
7331 1.127 bouyer
7332 1.127 bouyer static void
7333 1.136 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
7334 1.136 msaitoh {
7335 1.127 bouyer uint32_t swfw_sync;
7336 1.127 bouyer
7337 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
7338 1.127 bouyer while (wm_get_swsm_semaphore(sc) != 0)
7339 1.127 bouyer continue;
7340 1.127 bouyer }
7341 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
7342 1.127 bouyer swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
7343 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
7344 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
7345 1.127 bouyer wm_put_swsm_semaphore(sc);
7346 1.127 bouyer }
7347 1.139 bouyer
7348 1.139 bouyer static int
7349 1.139 bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
7350 1.139 bouyer {
7351 1.139 bouyer uint32_t ext_ctrl;
7352 1.139 bouyer int timeout = 200;
7353 1.139 bouyer
7354 1.194 msaitoh for (timeout = 0; timeout < 200; timeout++) {
7355 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
7356 1.139 bouyer ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
7357 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
7358 1.139 bouyer
7359 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
7360 1.139 bouyer if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
7361 1.139 bouyer return 0;
7362 1.139 bouyer delay(5000);
7363 1.139 bouyer }
7364 1.178 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
7365 1.160 christos device_xname(sc->sc_dev), ext_ctrl);
7366 1.139 bouyer return 1;
7367 1.139 bouyer }
7368 1.139 bouyer
7369 1.139 bouyer static void
7370 1.139 bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
7371 1.139 bouyer {
7372 1.139 bouyer uint32_t ext_ctrl;
7373 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
7374 1.139 bouyer ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
7375 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
7376 1.139 bouyer }
7377 1.139 bouyer
7378 1.169 msaitoh static int
7379 1.169 msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
7380 1.169 msaitoh {
7381 1.169 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
7382 1.169 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
7383 1.169 msaitoh
7384 1.190 msaitoh if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
7385 1.169 msaitoh /* Value of bit 22 corresponds to the flash bank we're on. */
7386 1.169 msaitoh *bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
7387 1.169 msaitoh } else {
7388 1.223 matt uint8_t bank_high_byte;
7389 1.169 msaitoh wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
7390 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
7391 1.169 msaitoh *bank = 0;
7392 1.169 msaitoh else {
7393 1.169 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
7394 1.169 msaitoh &bank_high_byte);
7395 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
7396 1.169 msaitoh *bank = 1;
7397 1.169 msaitoh else {
7398 1.169 msaitoh aprint_error_dev(sc->sc_dev,
7399 1.169 msaitoh "EEPROM not present\n");
7400 1.169 msaitoh return -1;
7401 1.169 msaitoh }
7402 1.169 msaitoh }
7403 1.169 msaitoh }
7404 1.169 msaitoh
7405 1.169 msaitoh return 0;
7406 1.169 msaitoh }
7407 1.169 msaitoh
7408 1.139 bouyer /******************************************************************************
7409 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
7410 1.139 bouyer * register.
7411 1.139 bouyer *
7412 1.139 bouyer * sc - Struct containing variables accessed by shared code
7413 1.139 bouyer * offset - offset of word in the EEPROM to read
7414 1.139 bouyer * data - word read from the EEPROM
7415 1.139 bouyer * words - number of words to read
7416 1.139 bouyer *****************************************************************************/
7417 1.139 bouyer static int
7418 1.139 bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
7419 1.139 bouyer {
7420 1.194 msaitoh int32_t error = 0;
7421 1.194 msaitoh uint32_t flash_bank = 0;
7422 1.194 msaitoh uint32_t act_offset = 0;
7423 1.194 msaitoh uint32_t bank_offset = 0;
7424 1.194 msaitoh uint16_t word = 0;
7425 1.194 msaitoh uint16_t i = 0;
7426 1.194 msaitoh
7427 1.194 msaitoh /* We need to know which is the valid flash bank. In the event
7428 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
7429 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
7430 1.194 msaitoh * to be updated with each read.
7431 1.194 msaitoh */
7432 1.194 msaitoh error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
7433 1.194 msaitoh if (error) {
7434 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
7435 1.169 msaitoh __func__);
7436 1.194 msaitoh return error;
7437 1.194 msaitoh }
7438 1.139 bouyer
7439 1.238 msaitoh /*
7440 1.238 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
7441 1.238 msaitoh * size
7442 1.238 msaitoh */
7443 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
7444 1.139 bouyer
7445 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
7446 1.194 msaitoh if (error) {
7447 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7448 1.169 msaitoh __func__);
7449 1.194 msaitoh return error;
7450 1.194 msaitoh }
7451 1.139 bouyer
7452 1.194 msaitoh for (i = 0; i < words; i++) {
7453 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
7454 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
7455 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
7456 1.194 msaitoh if (error) {
7457 1.238 msaitoh aprint_error_dev(sc->sc_dev,
7458 1.238 msaitoh "%s: failed to read NVM\n", __func__);
7459 1.194 msaitoh break;
7460 1.194 msaitoh }
7461 1.194 msaitoh data[i] = word;
7462 1.194 msaitoh }
7463 1.194 msaitoh
7464 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
7465 1.194 msaitoh return error;
7466 1.139 bouyer }
7467 1.139 bouyer
7468 1.139 bouyer /******************************************************************************
7469 1.139 bouyer * This function does initial flash setup so that a new read/write/erase cycle
7470 1.139 bouyer * can be started.
7471 1.139 bouyer *
7472 1.139 bouyer * sc - The pointer to the hw structure
7473 1.139 bouyer ****************************************************************************/
7474 1.139 bouyer static int32_t
7475 1.139 bouyer wm_ich8_cycle_init(struct wm_softc *sc)
7476 1.139 bouyer {
7477 1.194 msaitoh uint16_t hsfsts;
7478 1.194 msaitoh int32_t error = 1;
7479 1.194 msaitoh int32_t i = 0;
7480 1.194 msaitoh
7481 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
7482 1.194 msaitoh
7483 1.194 msaitoh /* May be check the Flash Des Valid bit in Hw status */
7484 1.194 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
7485 1.194 msaitoh return error;
7486 1.194 msaitoh }
7487 1.194 msaitoh
7488 1.194 msaitoh /* Clear FCERR in Hw status by writing 1 */
7489 1.194 msaitoh /* Clear DAEL in Hw status by writing a 1 */
7490 1.194 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
7491 1.194 msaitoh
7492 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
7493 1.194 msaitoh
7494 1.194 msaitoh /*
7495 1.194 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
7496 1.194 msaitoh * against, in order to start a new cycle or FDONE bit should be
7497 1.194 msaitoh * changed in the hardware so that it is 1 after harware reset, which
7498 1.194 msaitoh * can then be used as an indication whether a cycle is in progress or
7499 1.215 taca * has been completed .. we should also have some software semaphore
7500 1.215 taca * mechanism to guard FDONE or the cycle in progress bit so that two
7501 1.194 msaitoh * threads access to those bits can be sequentiallized or a way so that
7502 1.194 msaitoh * 2 threads dont start the cycle at the same time
7503 1.194 msaitoh */
7504 1.194 msaitoh
7505 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
7506 1.194 msaitoh /*
7507 1.194 msaitoh * There is no cycle running at present, so we can start a
7508 1.194 msaitoh * cycle
7509 1.194 msaitoh */
7510 1.194 msaitoh
7511 1.194 msaitoh /* Begin by setting Flash Cycle Done. */
7512 1.194 msaitoh hsfsts |= HSFSTS_DONE;
7513 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
7514 1.194 msaitoh error = 0;
7515 1.194 msaitoh } else {
7516 1.194 msaitoh /*
7517 1.194 msaitoh * otherwise poll for sometime so the current cycle has a
7518 1.194 msaitoh * chance to end before giving up.
7519 1.194 msaitoh */
7520 1.194 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
7521 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
7522 1.194 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
7523 1.194 msaitoh error = 0;
7524 1.194 msaitoh break;
7525 1.194 msaitoh }
7526 1.194 msaitoh delay(1);
7527 1.194 msaitoh }
7528 1.194 msaitoh if (error == 0) {
7529 1.194 msaitoh /*
7530 1.194 msaitoh * Successful in waiting for previous cycle to timeout,
7531 1.194 msaitoh * now set the Flash Cycle Done.
7532 1.194 msaitoh */
7533 1.194 msaitoh hsfsts |= HSFSTS_DONE;
7534 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
7535 1.194 msaitoh }
7536 1.194 msaitoh }
7537 1.194 msaitoh return error;
7538 1.139 bouyer }
7539 1.139 bouyer
7540 1.139 bouyer /******************************************************************************
7541 1.139 bouyer * This function starts a flash cycle and waits for its completion
7542 1.139 bouyer *
7543 1.139 bouyer * sc - The pointer to the hw structure
7544 1.139 bouyer ****************************************************************************/
7545 1.139 bouyer static int32_t
7546 1.139 bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
7547 1.139 bouyer {
7548 1.194 msaitoh uint16_t hsflctl;
7549 1.194 msaitoh uint16_t hsfsts;
7550 1.194 msaitoh int32_t error = 1;
7551 1.194 msaitoh uint32_t i = 0;
7552 1.194 msaitoh
7553 1.194 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
7554 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
7555 1.194 msaitoh hsflctl |= HSFCTL_GO;
7556 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
7557 1.194 msaitoh
7558 1.194 msaitoh /* wait till FDONE bit is set to 1 */
7559 1.194 msaitoh do {
7560 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
7561 1.194 msaitoh if (hsfsts & HSFSTS_DONE)
7562 1.194 msaitoh break;
7563 1.194 msaitoh delay(1);
7564 1.194 msaitoh i++;
7565 1.194 msaitoh } while (i < timeout);
7566 1.194 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
7567 1.194 msaitoh error = 0;
7568 1.194 msaitoh
7569 1.194 msaitoh return error;
7570 1.139 bouyer }
7571 1.139 bouyer
7572 1.139 bouyer /******************************************************************************
7573 1.139 bouyer * Reads a byte or word from the NVM using the ICH8 flash access registers.
7574 1.139 bouyer *
7575 1.139 bouyer * sc - The pointer to the hw structure
7576 1.139 bouyer * index - The index of the byte or word to read.
7577 1.139 bouyer * size - Size of data to read, 1=byte 2=word
7578 1.139 bouyer * data - Pointer to the word to store the value read.
7579 1.139 bouyer *****************************************************************************/
7580 1.139 bouyer static int32_t
7581 1.139 bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
7582 1.194 msaitoh uint32_t size, uint16_t* data)
7583 1.139 bouyer {
7584 1.194 msaitoh uint16_t hsfsts;
7585 1.194 msaitoh uint16_t hsflctl;
7586 1.194 msaitoh uint32_t flash_linear_address;
7587 1.194 msaitoh uint32_t flash_data = 0;
7588 1.194 msaitoh int32_t error = 1;
7589 1.194 msaitoh int32_t count = 0;
7590 1.194 msaitoh
7591 1.194 msaitoh if (size < 1 || size > 2 || data == 0x0 ||
7592 1.194 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
7593 1.194 msaitoh return error;
7594 1.194 msaitoh
7595 1.194 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
7596 1.194 msaitoh sc->sc_ich8_flash_base;
7597 1.194 msaitoh
7598 1.194 msaitoh do {
7599 1.194 msaitoh delay(1);
7600 1.194 msaitoh /* Steps */
7601 1.194 msaitoh error = wm_ich8_cycle_init(sc);
7602 1.194 msaitoh if (error)
7603 1.194 msaitoh break;
7604 1.194 msaitoh
7605 1.194 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
7606 1.194 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
7607 1.194 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
7608 1.194 msaitoh & HSFCTL_BCOUNT_MASK;
7609 1.194 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
7610 1.194 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
7611 1.139 bouyer
7612 1.194 msaitoh /*
7613 1.194 msaitoh * Write the last 24 bits of index into Flash Linear address
7614 1.194 msaitoh * field in Flash Address
7615 1.194 msaitoh */
7616 1.194 msaitoh /* TODO: TBD maybe check the index against the size of flash */
7617 1.194 msaitoh
7618 1.194 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
7619 1.194 msaitoh
7620 1.194 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
7621 1.194 msaitoh
7622 1.194 msaitoh /*
7623 1.194 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
7624 1.194 msaitoh * the whole sequence a few more times, else read in (shift in)
7625 1.194 msaitoh * the Flash Data0, the order is least significant byte first
7626 1.194 msaitoh * msb to lsb
7627 1.194 msaitoh */
7628 1.194 msaitoh if (error == 0) {
7629 1.194 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
7630 1.194 msaitoh if (size == 1)
7631 1.194 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
7632 1.194 msaitoh else if (size == 2)
7633 1.194 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
7634 1.194 msaitoh break;
7635 1.194 msaitoh } else {
7636 1.194 msaitoh /*
7637 1.194 msaitoh * If we've gotten here, then things are probably
7638 1.194 msaitoh * completely hosed, but if the error condition is
7639 1.194 msaitoh * detected, it won't hurt to give it another try...
7640 1.194 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
7641 1.194 msaitoh */
7642 1.194 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
7643 1.194 msaitoh if (hsfsts & HSFSTS_ERR) {
7644 1.194 msaitoh /* Repeat for some time before giving up. */
7645 1.194 msaitoh continue;
7646 1.194 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
7647 1.194 msaitoh break;
7648 1.194 msaitoh }
7649 1.194 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
7650 1.194 msaitoh
7651 1.194 msaitoh return error;
7652 1.139 bouyer }
7653 1.139 bouyer
7654 1.139 bouyer /******************************************************************************
7655 1.139 bouyer * Reads a single byte from the NVM using the ICH8 flash access registers.
7656 1.139 bouyer *
7657 1.139 bouyer * sc - pointer to wm_hw structure
7658 1.139 bouyer * index - The index of the byte to read.
7659 1.139 bouyer * data - Pointer to a byte to store the value read.
7660 1.139 bouyer *****************************************************************************/
7661 1.139 bouyer static int32_t
7662 1.139 bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
7663 1.139 bouyer {
7664 1.194 msaitoh int32_t status;
7665 1.194 msaitoh uint16_t word = 0;
7666 1.139 bouyer
7667 1.194 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
7668 1.194 msaitoh if (status == 0)
7669 1.194 msaitoh *data = (uint8_t)word;
7670 1.223 matt else
7671 1.223 matt *data = 0;
7672 1.139 bouyer
7673 1.194 msaitoh return status;
7674 1.139 bouyer }
7675 1.139 bouyer
7676 1.139 bouyer /******************************************************************************
7677 1.139 bouyer * Reads a word from the NVM using the ICH8 flash access registers.
7678 1.139 bouyer *
7679 1.139 bouyer * sc - pointer to wm_hw structure
7680 1.139 bouyer * index - The starting byte index of the word to read.
7681 1.139 bouyer * data - Pointer to a word to store the value read.
7682 1.139 bouyer *****************************************************************************/
7683 1.139 bouyer static int32_t
7684 1.139 bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
7685 1.139 bouyer {
7686 1.194 msaitoh int32_t status;
7687 1.144 msaitoh
7688 1.194 msaitoh status = wm_read_ich8_data(sc, index, 2, data);
7689 1.194 msaitoh return status;
7690 1.139 bouyer }
7691 1.169 msaitoh
7692 1.169 msaitoh static int
7693 1.169 msaitoh wm_check_mng_mode(struct wm_softc *sc)
7694 1.169 msaitoh {
7695 1.169 msaitoh int rv;
7696 1.169 msaitoh
7697 1.169 msaitoh switch (sc->sc_type) {
7698 1.169 msaitoh case WM_T_ICH8:
7699 1.169 msaitoh case WM_T_ICH9:
7700 1.169 msaitoh case WM_T_ICH10:
7701 1.190 msaitoh case WM_T_PCH:
7702 1.221 msaitoh case WM_T_PCH2:
7703 1.169 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
7704 1.169 msaitoh break;
7705 1.169 msaitoh case WM_T_82574:
7706 1.185 msaitoh case WM_T_82583:
7707 1.169 msaitoh rv = wm_check_mng_mode_82574(sc);
7708 1.169 msaitoh break;
7709 1.169 msaitoh case WM_T_82571:
7710 1.169 msaitoh case WM_T_82572:
7711 1.169 msaitoh case WM_T_82573:
7712 1.169 msaitoh case WM_T_80003:
7713 1.169 msaitoh rv = wm_check_mng_mode_generic(sc);
7714 1.169 msaitoh break;
7715 1.169 msaitoh default:
7716 1.169 msaitoh /* noting to do */
7717 1.169 msaitoh rv = 0;
7718 1.169 msaitoh break;
7719 1.169 msaitoh }
7720 1.169 msaitoh
7721 1.169 msaitoh return rv;
7722 1.169 msaitoh }
7723 1.169 msaitoh
7724 1.169 msaitoh static int
7725 1.169 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
7726 1.169 msaitoh {
7727 1.169 msaitoh uint32_t fwsm;
7728 1.169 msaitoh
7729 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7730 1.169 msaitoh
7731 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
7732 1.169 msaitoh return 1;
7733 1.169 msaitoh
7734 1.169 msaitoh return 0;
7735 1.169 msaitoh }
7736 1.169 msaitoh
7737 1.169 msaitoh static int
7738 1.169 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
7739 1.169 msaitoh {
7740 1.169 msaitoh uint16_t data;
7741 1.169 msaitoh
7742 1.187 msaitoh wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
7743 1.169 msaitoh
7744 1.187 msaitoh if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
7745 1.169 msaitoh return 1;
7746 1.169 msaitoh
7747 1.169 msaitoh return 0;
7748 1.169 msaitoh }
7749 1.169 msaitoh
7750 1.169 msaitoh static int
7751 1.169 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
7752 1.169 msaitoh {
7753 1.169 msaitoh uint32_t fwsm;
7754 1.169 msaitoh
7755 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7756 1.169 msaitoh
7757 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
7758 1.169 msaitoh return 1;
7759 1.169 msaitoh
7760 1.169 msaitoh return 0;
7761 1.169 msaitoh }
7762 1.169 msaitoh
7763 1.189 msaitoh static int
7764 1.203 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
7765 1.203 msaitoh {
7766 1.203 msaitoh uint32_t manc, fwsm, factps;
7767 1.203 msaitoh
7768 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
7769 1.203 msaitoh return 0;
7770 1.203 msaitoh
7771 1.203 msaitoh manc = CSR_READ(sc, WMREG_MANC);
7772 1.203 msaitoh
7773 1.203 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
7774 1.203 msaitoh device_xname(sc->sc_dev), manc));
7775 1.203 msaitoh if (((manc & MANC_RECV_TCO_EN) == 0)
7776 1.203 msaitoh || ((manc & MANC_EN_MAC_ADDR_FILTER) == 0))
7777 1.203 msaitoh return 0;
7778 1.203 msaitoh
7779 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
7780 1.203 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
7781 1.203 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
7782 1.203 msaitoh if (((factps & FACTPS_MNGCG) == 0)
7783 1.203 msaitoh && ((fwsm & FWSM_MODE_MASK)
7784 1.203 msaitoh == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
7785 1.203 msaitoh return 1;
7786 1.203 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
7787 1.203 msaitoh && ((manc & MANC_ASF_EN) == 0))
7788 1.203 msaitoh return 1;
7789 1.203 msaitoh
7790 1.203 msaitoh return 0;
7791 1.203 msaitoh }
7792 1.203 msaitoh
7793 1.203 msaitoh static int
7794 1.189 msaitoh wm_check_reset_block(struct wm_softc *sc)
7795 1.189 msaitoh {
7796 1.189 msaitoh uint32_t reg;
7797 1.189 msaitoh
7798 1.189 msaitoh switch (sc->sc_type) {
7799 1.189 msaitoh case WM_T_ICH8:
7800 1.189 msaitoh case WM_T_ICH9:
7801 1.189 msaitoh case WM_T_ICH10:
7802 1.190 msaitoh case WM_T_PCH:
7803 1.221 msaitoh case WM_T_PCH2:
7804 1.189 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
7805 1.189 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
7806 1.189 msaitoh return 0;
7807 1.189 msaitoh else
7808 1.189 msaitoh return -1;
7809 1.189 msaitoh break;
7810 1.189 msaitoh case WM_T_82571:
7811 1.189 msaitoh case WM_T_82572:
7812 1.189 msaitoh case WM_T_82573:
7813 1.189 msaitoh case WM_T_82574:
7814 1.189 msaitoh case WM_T_82583:
7815 1.189 msaitoh case WM_T_80003:
7816 1.189 msaitoh reg = CSR_READ(sc, WMREG_MANC);
7817 1.189 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
7818 1.189 msaitoh return -1;
7819 1.189 msaitoh else
7820 1.189 msaitoh return 0;
7821 1.189 msaitoh break;
7822 1.189 msaitoh default:
7823 1.189 msaitoh /* no problem */
7824 1.189 msaitoh break;
7825 1.189 msaitoh }
7826 1.189 msaitoh
7827 1.189 msaitoh return 0;
7828 1.189 msaitoh }
7829 1.189 msaitoh
7830 1.169 msaitoh static void
7831 1.169 msaitoh wm_get_hw_control(struct wm_softc *sc)
7832 1.169 msaitoh {
7833 1.169 msaitoh uint32_t reg;
7834 1.169 msaitoh
7835 1.169 msaitoh switch (sc->sc_type) {
7836 1.169 msaitoh case WM_T_82573:
7837 1.169 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
7838 1.169 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
7839 1.169 msaitoh break;
7840 1.169 msaitoh case WM_T_82571:
7841 1.169 msaitoh case WM_T_82572:
7842 1.203 msaitoh case WM_T_82574:
7843 1.203 msaitoh case WM_T_82583:
7844 1.169 msaitoh case WM_T_80003:
7845 1.169 msaitoh case WM_T_ICH8:
7846 1.169 msaitoh case WM_T_ICH9:
7847 1.169 msaitoh case WM_T_ICH10:
7848 1.190 msaitoh case WM_T_PCH:
7849 1.221 msaitoh case WM_T_PCH2:
7850 1.169 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7851 1.169 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
7852 1.169 msaitoh break;
7853 1.169 msaitoh default:
7854 1.169 msaitoh break;
7855 1.169 msaitoh }
7856 1.169 msaitoh }
7857 1.173 msaitoh
7858 1.203 msaitoh static void
7859 1.203 msaitoh wm_release_hw_control(struct wm_softc *sc)
7860 1.203 msaitoh {
7861 1.203 msaitoh uint32_t reg;
7862 1.203 msaitoh
7863 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
7864 1.203 msaitoh return;
7865 1.203 msaitoh
7866 1.203 msaitoh if (sc->sc_type == WM_T_82573) {
7867 1.203 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
7868 1.203 msaitoh reg &= ~SWSM_DRV_LOAD;
7869 1.203 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
7870 1.203 msaitoh } else {
7871 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7872 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
7873 1.203 msaitoh }
7874 1.203 msaitoh }
7875 1.203 msaitoh
7876 1.173 msaitoh /* XXX Currently TBI only */
7877 1.173 msaitoh static int
7878 1.173 msaitoh wm_check_for_link(struct wm_softc *sc)
7879 1.173 msaitoh {
7880 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7881 1.173 msaitoh uint32_t rxcw;
7882 1.173 msaitoh uint32_t ctrl;
7883 1.173 msaitoh uint32_t status;
7884 1.173 msaitoh uint32_t sig;
7885 1.173 msaitoh
7886 1.173 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
7887 1.173 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7888 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7889 1.173 msaitoh
7890 1.173 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
7891 1.173 msaitoh
7892 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
7893 1.173 msaitoh device_xname(sc->sc_dev), __func__,
7894 1.173 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
7895 1.173 msaitoh ((status & STATUS_LU) != 0),
7896 1.173 msaitoh ((rxcw & RXCW_C) != 0)
7897 1.173 msaitoh ));
7898 1.173 msaitoh
7899 1.173 msaitoh /*
7900 1.173 msaitoh * SWDPIN LU RXCW
7901 1.173 msaitoh * 0 0 0
7902 1.173 msaitoh * 0 0 1 (should not happen)
7903 1.173 msaitoh * 0 1 0 (should not happen)
7904 1.173 msaitoh * 0 1 1 (should not happen)
7905 1.173 msaitoh * 1 0 0 Disable autonego and force linkup
7906 1.173 msaitoh * 1 0 1 got /C/ but not linkup yet
7907 1.173 msaitoh * 1 1 0 (linkup)
7908 1.173 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
7909 1.173 msaitoh *
7910 1.173 msaitoh */
7911 1.173 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
7912 1.173 msaitoh && ((status & STATUS_LU) == 0)
7913 1.173 msaitoh && ((rxcw & RXCW_C) == 0)) {
7914 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
7915 1.173 msaitoh __func__));
7916 1.173 msaitoh sc->sc_tbi_linkup = 0;
7917 1.173 msaitoh /* Disable auto-negotiation in the TXCW register */
7918 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
7919 1.173 msaitoh
7920 1.173 msaitoh /*
7921 1.173 msaitoh * Force link-up and also force full-duplex.
7922 1.173 msaitoh *
7923 1.173 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
7924 1.173 msaitoh * so we should update sc->sc_ctrl
7925 1.173 msaitoh */
7926 1.173 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
7927 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7928 1.194 msaitoh } else if (((status & STATUS_LU) != 0)
7929 1.173 msaitoh && ((rxcw & RXCW_C) != 0)
7930 1.173 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
7931 1.173 msaitoh sc->sc_tbi_linkup = 1;
7932 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
7933 1.173 msaitoh __func__));
7934 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
7935 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
7936 1.173 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
7937 1.173 msaitoh && ((rxcw & RXCW_C) != 0)) {
7938 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
7939 1.173 msaitoh } else {
7940 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
7941 1.173 msaitoh status));
7942 1.173 msaitoh }
7943 1.173 msaitoh
7944 1.173 msaitoh return 0;
7945 1.173 msaitoh }
7946 1.192 msaitoh
7947 1.202 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
7948 1.202 msaitoh static void
7949 1.202 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
7950 1.202 msaitoh {
7951 1.202 msaitoh int miistatus, active, i;
7952 1.202 msaitoh int reg;
7953 1.202 msaitoh
7954 1.202 msaitoh miistatus = sc->sc_mii.mii_media_status;
7955 1.202 msaitoh
7956 1.202 msaitoh /* If the link is not up, do nothing */
7957 1.202 msaitoh if ((miistatus & IFM_ACTIVE) != 0)
7958 1.202 msaitoh return;
7959 1.202 msaitoh
7960 1.202 msaitoh active = sc->sc_mii.mii_media_active;
7961 1.202 msaitoh
7962 1.202 msaitoh /* Nothing to do if the link is other than 1Gbps */
7963 1.202 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
7964 1.202 msaitoh return;
7965 1.202 msaitoh
7966 1.202 msaitoh for (i = 0; i < 10; i++) {
7967 1.202 msaitoh /* read twice */
7968 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7969 1.202 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
7970 1.202 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
7971 1.202 msaitoh goto out; /* GOOD! */
7972 1.202 msaitoh
7973 1.202 msaitoh /* Reset the PHY */
7974 1.202 msaitoh wm_gmii_reset(sc);
7975 1.202 msaitoh delay(5*1000);
7976 1.202 msaitoh }
7977 1.202 msaitoh
7978 1.202 msaitoh /* Disable GigE link negotiation */
7979 1.202 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
7980 1.202 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
7981 1.202 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
7982 1.202 msaitoh
7983 1.202 msaitoh /*
7984 1.202 msaitoh * Call gig speed drop workaround on Gig disable before accessing
7985 1.202 msaitoh * any PHY registers.
7986 1.202 msaitoh */
7987 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7988 1.202 msaitoh
7989 1.202 msaitoh out:
7990 1.202 msaitoh return;
7991 1.202 msaitoh }
7992 1.202 msaitoh
7993 1.202 msaitoh /* WOL from S5 stops working */
7994 1.202 msaitoh static void
7995 1.202 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
7996 1.202 msaitoh {
7997 1.202 msaitoh uint16_t kmrn_reg;
7998 1.202 msaitoh
7999 1.202 msaitoh /* Only for igp3 */
8000 1.202 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
8001 1.202 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
8002 1.202 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
8003 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
8004 1.202 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
8005 1.202 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
8006 1.202 msaitoh }
8007 1.202 msaitoh }
8008 1.202 msaitoh
8009 1.203 msaitoh #ifdef WM_WOL
8010 1.203 msaitoh /* Power down workaround on D3 */
8011 1.203 msaitoh static void
8012 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
8013 1.203 msaitoh {
8014 1.203 msaitoh uint32_t reg;
8015 1.203 msaitoh int i;
8016 1.203 msaitoh
8017 1.203 msaitoh for (i = 0; i < 2; i++) {
8018 1.203 msaitoh /* Disable link */
8019 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
8020 1.203 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
8021 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
8022 1.203 msaitoh
8023 1.203 msaitoh /*
8024 1.203 msaitoh * Call gig speed drop workaround on Gig disable before
8025 1.203 msaitoh * accessing any PHY registers
8026 1.203 msaitoh */
8027 1.203 msaitoh if (sc->sc_type == WM_T_ICH8)
8028 1.203 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
8029 1.203 msaitoh
8030 1.203 msaitoh /* Write VR power-down enable */
8031 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
8032 1.203 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
8033 1.203 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
8034 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
8035 1.203 msaitoh
8036 1.203 msaitoh /* Read it back and test */
8037 1.203 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
8038 1.203 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
8039 1.203 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
8040 1.203 msaitoh break;
8041 1.203 msaitoh
8042 1.203 msaitoh /* Issue PHY reset and repeat at most one more time */
8043 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
8044 1.203 msaitoh }
8045 1.203 msaitoh }
8046 1.203 msaitoh #endif /* WM_WOL */
8047 1.203 msaitoh
8048 1.192 msaitoh /*
8049 1.192 msaitoh * Workaround for pch's PHYs
8050 1.192 msaitoh * XXX should be moved to new PHY driver?
8051 1.192 msaitoh */
8052 1.192 msaitoh static void
8053 1.192 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
8054 1.192 msaitoh {
8055 1.221 msaitoh if (sc->sc_phytype == WMPHY_82577)
8056 1.221 msaitoh wm_set_mdio_slow_mode_hv(sc);
8057 1.192 msaitoh
8058 1.192 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
8059 1.192 msaitoh
8060 1.192 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
8061 1.192 msaitoh
8062 1.192 msaitoh /* 82578 */
8063 1.192 msaitoh if (sc->sc_phytype == WMPHY_82578) {
8064 1.192 msaitoh /* PCH rev. < 3 */
8065 1.192 msaitoh if (sc->sc_rev < 3) {
8066 1.192 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
8067 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
8068 1.192 msaitoh 0x66c0);
8069 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
8070 1.192 msaitoh 0xffff);
8071 1.192 msaitoh }
8072 1.192 msaitoh
8073 1.192 msaitoh /* XXX phy rev. < 2 */
8074 1.192 msaitoh }
8075 1.192 msaitoh
8076 1.192 msaitoh /* Select page 0 */
8077 1.192 msaitoh
8078 1.192 msaitoh /* XXX acquire semaphore */
8079 1.192 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
8080 1.192 msaitoh /* XXX release semaphore */
8081 1.192 msaitoh
8082 1.192 msaitoh /*
8083 1.192 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
8084 1.192 msaitoh * link so that it disables K1 if link is in 1Gbps.
8085 1.192 msaitoh */
8086 1.192 msaitoh wm_k1_gig_workaround_hv(sc, 1);
8087 1.192 msaitoh }
8088 1.192 msaitoh
8089 1.192 msaitoh static void
8090 1.221 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
8091 1.221 msaitoh {
8092 1.221 msaitoh
8093 1.221 msaitoh wm_set_mdio_slow_mode_hv(sc);
8094 1.221 msaitoh }
8095 1.221 msaitoh
8096 1.221 msaitoh static void
8097 1.192 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
8098 1.192 msaitoh {
8099 1.192 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
8100 1.192 msaitoh
8101 1.192 msaitoh /* XXX acquire semaphore */
8102 1.192 msaitoh
8103 1.192 msaitoh if (link) {
8104 1.192 msaitoh k1_enable = 0;
8105 1.198 msaitoh
8106 1.192 msaitoh /* Link stall fix for link up */
8107 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
8108 1.192 msaitoh } else {
8109 1.192 msaitoh /* Link stall fix for link down */
8110 1.192 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
8111 1.192 msaitoh }
8112 1.192 msaitoh
8113 1.192 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
8114 1.192 msaitoh
8115 1.192 msaitoh /* XXX release semaphore */
8116 1.192 msaitoh }
8117 1.192 msaitoh
8118 1.192 msaitoh static void
8119 1.221 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
8120 1.221 msaitoh {
8121 1.221 msaitoh uint32_t reg;
8122 1.221 msaitoh
8123 1.221 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
8124 1.221 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
8125 1.221 msaitoh reg | HV_KMRN_MDIO_SLOW);
8126 1.221 msaitoh }
8127 1.221 msaitoh
8128 1.221 msaitoh static void
8129 1.192 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
8130 1.192 msaitoh {
8131 1.192 msaitoh uint32_t ctrl, ctrl_ext, tmp;
8132 1.192 msaitoh uint16_t kmrn_reg;
8133 1.192 msaitoh
8134 1.192 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
8135 1.192 msaitoh
8136 1.192 msaitoh if (k1_enable)
8137 1.192 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
8138 1.192 msaitoh else
8139 1.192 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
8140 1.192 msaitoh
8141 1.192 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
8142 1.192 msaitoh
8143 1.192 msaitoh delay(20);
8144 1.192 msaitoh
8145 1.192 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
8146 1.192 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
8147 1.192 msaitoh
8148 1.192 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
8149 1.192 msaitoh tmp |= CTRL_FRCSPD;
8150 1.192 msaitoh
8151 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
8152 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
8153 1.192 msaitoh delay(20);
8154 1.192 msaitoh
8155 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
8156 1.192 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
8157 1.192 msaitoh delay(20);
8158 1.192 msaitoh }
8159 1.199 msaitoh
8160 1.199 msaitoh static void
8161 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
8162 1.221 msaitoh {
8163 1.221 msaitoh uint32_t fwsm;
8164 1.221 msaitoh
8165 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
8166 1.221 msaitoh if (((fwsm & FWSM_FW_VALID) == 0)
8167 1.221 msaitoh && ((wm_check_reset_block(sc) == 0))) {
8168 1.221 msaitoh sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
8169 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
8170 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8171 1.221 msaitoh delay(10);
8172 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
8173 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8174 1.221 msaitoh delay(50*1000);
8175 1.221 msaitoh
8176 1.221 msaitoh /*
8177 1.221 msaitoh * Gate automatic PHY configuration by hardware on non-managed
8178 1.221 msaitoh * 82579
8179 1.221 msaitoh */
8180 1.221 msaitoh if (sc->sc_type == WM_T_PCH2)
8181 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(sc, 1);
8182 1.221 msaitoh }
8183 1.221 msaitoh }
8184 1.221 msaitoh
8185 1.221 msaitoh static void
8186 1.199 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
8187 1.199 msaitoh {
8188 1.199 msaitoh uint32_t gcr;
8189 1.199 msaitoh pcireg_t ctrl2;
8190 1.199 msaitoh
8191 1.199 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
8192 1.199 msaitoh
8193 1.199 msaitoh /* Only take action if timeout value is defaulted to 0 */
8194 1.199 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
8195 1.199 msaitoh goto out;
8196 1.199 msaitoh
8197 1.199 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
8198 1.199 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
8199 1.199 msaitoh goto out;
8200 1.199 msaitoh }
8201 1.199 msaitoh
8202 1.199 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
8203 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2);
8204 1.199 msaitoh ctrl2 |= WM_PCI_PCIE_DCSR2_16MS;
8205 1.199 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
8206 1.199 msaitoh sc->sc_pcixe_capoff + PCI_PCIE_DCSR2, ctrl2);
8207 1.199 msaitoh
8208 1.199 msaitoh out:
8209 1.199 msaitoh /* Disable completion timeout resend */
8210 1.199 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
8211 1.199 msaitoh
8212 1.199 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
8213 1.199 msaitoh }
8214 1.199 msaitoh
8215 1.199 msaitoh /* special case - for 82575 - need to do manual init ... */
8216 1.199 msaitoh static void
8217 1.199 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
8218 1.199 msaitoh {
8219 1.199 msaitoh /*
8220 1.199 msaitoh * remark: this is untested code - we have no board without EEPROM
8221 1.199 msaitoh * same setup as mentioned int the freeBSD driver for the i82575
8222 1.199 msaitoh */
8223 1.199 msaitoh
8224 1.199 msaitoh /* SerDes configuration via SERDESCTRL */
8225 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
8226 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
8227 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
8228 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
8229 1.199 msaitoh
8230 1.199 msaitoh /* CCM configuration via CCMCTL register */
8231 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
8232 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
8233 1.199 msaitoh
8234 1.199 msaitoh /* PCIe lanes configuration */
8235 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
8236 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
8237 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
8238 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
8239 1.199 msaitoh
8240 1.199 msaitoh /* PCIe PLL Configuration */
8241 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
8242 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
8243 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
8244 1.199 msaitoh }
8245 1.203 msaitoh
8246 1.203 msaitoh static void
8247 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
8248 1.203 msaitoh {
8249 1.203 msaitoh
8250 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
8251 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
8252 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
8253 1.203 msaitoh
8254 1.203 msaitoh /* disabl hardware interception of ARP */
8255 1.203 msaitoh manc &= ~MANC_ARP_EN;
8256 1.203 msaitoh
8257 1.203 msaitoh /* enable receiving management packets to the host */
8258 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
8259 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
8260 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
8261 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
8262 1.203 msaitoh
8263 1.203 msaitoh }
8264 1.203 msaitoh
8265 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
8266 1.203 msaitoh }
8267 1.203 msaitoh }
8268 1.203 msaitoh
8269 1.203 msaitoh static void
8270 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
8271 1.203 msaitoh {
8272 1.203 msaitoh
8273 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
8274 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
8275 1.203 msaitoh
8276 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
8277 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
8278 1.203 msaitoh
8279 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
8280 1.203 msaitoh }
8281 1.203 msaitoh }
8282 1.203 msaitoh
8283 1.203 msaitoh static void
8284 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
8285 1.203 msaitoh {
8286 1.203 msaitoh
8287 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
8288 1.203 msaitoh switch (sc->sc_type) {
8289 1.203 msaitoh case WM_T_82573:
8290 1.203 msaitoh case WM_T_82583:
8291 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
8292 1.203 msaitoh /* FALLTHROUGH */
8293 1.203 msaitoh case WM_T_80003:
8294 1.203 msaitoh case WM_T_82541:
8295 1.203 msaitoh case WM_T_82547:
8296 1.203 msaitoh case WM_T_82571:
8297 1.203 msaitoh case WM_T_82572:
8298 1.203 msaitoh case WM_T_82574:
8299 1.203 msaitoh case WM_T_82575:
8300 1.203 msaitoh case WM_T_82576:
8301 1.208 msaitoh #if 0 /* XXX */
8302 1.208 msaitoh case WM_T_82580:
8303 1.208 msaitoh case WM_T_82580ER:
8304 1.228 msaitoh case WM_T_I350:
8305 1.208 msaitoh #endif
8306 1.203 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
8307 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
8308 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
8309 1.203 msaitoh break;
8310 1.203 msaitoh case WM_T_ICH8:
8311 1.203 msaitoh case WM_T_ICH9:
8312 1.203 msaitoh case WM_T_ICH10:
8313 1.203 msaitoh case WM_T_PCH:
8314 1.221 msaitoh case WM_T_PCH2:
8315 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
8316 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
8317 1.203 msaitoh break;
8318 1.203 msaitoh default:
8319 1.203 msaitoh break;
8320 1.203 msaitoh }
8321 1.203 msaitoh
8322 1.203 msaitoh /* 1: HAS_MANAGE */
8323 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
8324 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
8325 1.203 msaitoh
8326 1.203 msaitoh #ifdef WM_DEBUG
8327 1.203 msaitoh printf("\n");
8328 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
8329 1.203 msaitoh printf("HAS_AMT,");
8330 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
8331 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
8332 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
8333 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
8334 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
8335 1.203 msaitoh printf("HAS_MANAGE,");
8336 1.203 msaitoh printf("\n");
8337 1.203 msaitoh #endif
8338 1.203 msaitoh /*
8339 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
8340 1.203 msaitoh * stuff
8341 1.203 msaitoh */
8342 1.203 msaitoh }
8343 1.203 msaitoh
8344 1.203 msaitoh #ifdef WM_WOL
8345 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
8346 1.203 msaitoh static void
8347 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
8348 1.203 msaitoh {
8349 1.203 msaitoh #if 0
8350 1.203 msaitoh uint16_t preg;
8351 1.203 msaitoh
8352 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
8353 1.203 msaitoh
8354 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
8355 1.203 msaitoh
8356 1.203 msaitoh /* Configure PHY Rx Control register */
8357 1.203 msaitoh
8358 1.203 msaitoh /* Enable PHY wakeup in MAC register */
8359 1.203 msaitoh
8360 1.203 msaitoh /* Configure and enable PHY wakeup in PHY registers */
8361 1.203 msaitoh
8362 1.203 msaitoh /* Activate PHY wakeup */
8363 1.203 msaitoh
8364 1.203 msaitoh /* XXX */
8365 1.203 msaitoh #endif
8366 1.203 msaitoh }
8367 1.203 msaitoh
8368 1.203 msaitoh static void
8369 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
8370 1.203 msaitoh {
8371 1.203 msaitoh uint32_t reg, pmreg;
8372 1.203 msaitoh pcireg_t pmode;
8373 1.203 msaitoh
8374 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
8375 1.203 msaitoh &pmreg, NULL) == 0)
8376 1.203 msaitoh return;
8377 1.203 msaitoh
8378 1.203 msaitoh /* Advertise the wakeup capability */
8379 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
8380 1.203 msaitoh | CTRL_SWDPIN(3));
8381 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
8382 1.203 msaitoh
8383 1.203 msaitoh /* ICH workaround */
8384 1.203 msaitoh switch (sc->sc_type) {
8385 1.203 msaitoh case WM_T_ICH8:
8386 1.203 msaitoh case WM_T_ICH9:
8387 1.203 msaitoh case WM_T_ICH10:
8388 1.203 msaitoh case WM_T_PCH:
8389 1.221 msaitoh case WM_T_PCH2:
8390 1.203 msaitoh /* Disable gig during WOL */
8391 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
8392 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
8393 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
8394 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
8395 1.203 msaitoh wm_gmii_reset(sc);
8396 1.203 msaitoh
8397 1.203 msaitoh /* Power down workaround */
8398 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
8399 1.203 msaitoh struct mii_softc *child;
8400 1.203 msaitoh
8401 1.203 msaitoh /* Assume that the PHY is copper */
8402 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
8403 1.203 msaitoh if (child->mii_mpd_rev <= 2)
8404 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
8405 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
8406 1.203 msaitoh }
8407 1.203 msaitoh break;
8408 1.203 msaitoh default:
8409 1.203 msaitoh break;
8410 1.203 msaitoh }
8411 1.203 msaitoh
8412 1.203 msaitoh /* Keep the laser running on fiber adapters */
8413 1.203 msaitoh if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
8414 1.203 msaitoh || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
8415 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
8416 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
8417 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
8418 1.203 msaitoh }
8419 1.203 msaitoh
8420 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
8421 1.203 msaitoh #if 0 /* for the multicast packet */
8422 1.203 msaitoh reg |= WUFC_MC;
8423 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
8424 1.203 msaitoh #endif
8425 1.203 msaitoh
8426 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
8427 1.203 msaitoh wm_enable_phy_wakeup(sc);
8428 1.203 msaitoh } else {
8429 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
8430 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
8431 1.203 msaitoh }
8432 1.203 msaitoh
8433 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
8434 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
8435 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
8436 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
8437 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
8438 1.203 msaitoh
8439 1.203 msaitoh /* Request PME */
8440 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
8441 1.203 msaitoh #if 0
8442 1.203 msaitoh /* Disable WOL */
8443 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
8444 1.203 msaitoh #else
8445 1.203 msaitoh /* For WOL */
8446 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
8447 1.203 msaitoh #endif
8448 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
8449 1.203 msaitoh }
8450 1.203 msaitoh #endif /* WM_WOL */
8451 1.203 msaitoh
8452 1.203 msaitoh static bool
8453 1.203 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
8454 1.203 msaitoh {
8455 1.203 msaitoh struct wm_softc *sc = device_private(self);
8456 1.203 msaitoh
8457 1.203 msaitoh wm_release_manageability(sc);
8458 1.203 msaitoh wm_release_hw_control(sc);
8459 1.203 msaitoh #ifdef WM_WOL
8460 1.203 msaitoh wm_enable_wakeup(sc);
8461 1.203 msaitoh #endif
8462 1.203 msaitoh
8463 1.203 msaitoh return true;
8464 1.203 msaitoh }
8465 1.203 msaitoh
8466 1.203 msaitoh static bool
8467 1.203 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
8468 1.203 msaitoh {
8469 1.203 msaitoh struct wm_softc *sc = device_private(self);
8470 1.203 msaitoh
8471 1.203 msaitoh wm_init_manageability(sc);
8472 1.203 msaitoh
8473 1.203 msaitoh return true;
8474 1.203 msaitoh }
8475 1.228 msaitoh
8476 1.228 msaitoh static void
8477 1.228 msaitoh wm_set_eee_i350(struct wm_softc * sc)
8478 1.228 msaitoh {
8479 1.228 msaitoh uint32_t ipcnfg, eeer;
8480 1.228 msaitoh
8481 1.228 msaitoh ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
8482 1.228 msaitoh eeer = CSR_READ(sc, WMREG_EEER);
8483 1.228 msaitoh
8484 1.228 msaitoh if ((sc->sc_flags & WM_F_EEE) != 0) {
8485 1.228 msaitoh ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
8486 1.228 msaitoh eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
8487 1.228 msaitoh | EEER_LPI_FC);
8488 1.228 msaitoh } else {
8489 1.228 msaitoh ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
8490 1.228 msaitoh eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
8491 1.228 msaitoh | EEER_LPI_FC);
8492 1.228 msaitoh }
8493 1.228 msaitoh
8494 1.228 msaitoh CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
8495 1.228 msaitoh CSR_WRITE(sc, WMREG_EEER, eeer);
8496 1.228 msaitoh CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
8497 1.228 msaitoh CSR_READ(sc, WMREG_EEER); /* XXX flush? */
8498 1.228 msaitoh }
8499