Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.269
      1  1.269       tls /*	$NetBSD: if_wm.c,v 1.269 2014/05/27 02:21:29 tls Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.246  christos   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.246  christos 
     43  1.246  christos   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.246  christos 
     46  1.246  christos    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.246  christos 
     49  1.246  christos    2. Redistributions in binary form must reproduce the above copyright
     50  1.246  christos       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.246  christos 
     53  1.246  christos    3. Neither the name of the Intel Corporation nor the names of its
     54  1.246  christos       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.246  christos 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.246  christos   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.246  christos   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.246  christos   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.246  christos   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.246  christos   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.246  christos   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.246  christos   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.246  christos   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     76    1.1   thorpej  */
     77   1.38     lukem 
     78   1.38     lukem #include <sys/cdefs.h>
     79  1.269       tls __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.269 2014/05/27 02:21:29 tls Exp $");
     80    1.1   thorpej 
     81    1.1   thorpej #include <sys/param.h>
     82    1.1   thorpej #include <sys/systm.h>
     83   1.96     perry #include <sys/callout.h>
     84    1.1   thorpej #include <sys/mbuf.h>
     85    1.1   thorpej #include <sys/malloc.h>
     86    1.1   thorpej #include <sys/kernel.h>
     87    1.1   thorpej #include <sys/socket.h>
     88    1.1   thorpej #include <sys/ioctl.h>
     89    1.1   thorpej #include <sys/errno.h>
     90    1.1   thorpej #include <sys/device.h>
     91    1.1   thorpej #include <sys/queue.h>
     92   1.84   thorpej #include <sys/syslog.h>
     93    1.1   thorpej 
     94   1.21    itojun #include <sys/rnd.h>
     95   1.21    itojun 
     96    1.1   thorpej #include <net/if.h>
     97   1.96     perry #include <net/if_dl.h>
     98    1.1   thorpej #include <net/if_media.h>
     99    1.1   thorpej #include <net/if_ether.h>
    100    1.1   thorpej 
    101    1.1   thorpej #include <net/bpf.h>
    102    1.1   thorpej 
    103    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    104    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    105    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    106  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    107   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    108    1.1   thorpej 
    109  1.147        ad #include <sys/bus.h>
    110  1.147        ad #include <sys/intr.h>
    111    1.1   thorpej #include <machine/endian.h>
    112    1.1   thorpej 
    113    1.1   thorpej #include <dev/mii/mii.h>
    114    1.1   thorpej #include <dev/mii/miivar.h>
    115  1.202   msaitoh #include <dev/mii/miidevs.h>
    116    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    117  1.127    bouyer #include <dev/mii/ikphyreg.h>
    118  1.191   msaitoh #include <dev/mii/igphyreg.h>
    119  1.202   msaitoh #include <dev/mii/igphyvar.h>
    120  1.192   msaitoh #include <dev/mii/inbmphyreg.h>
    121    1.1   thorpej 
    122    1.1   thorpej #include <dev/pci/pcireg.h>
    123    1.1   thorpej #include <dev/pci/pcivar.h>
    124    1.1   thorpej #include <dev/pci/pcidevs.h>
    125    1.1   thorpej 
    126    1.1   thorpej #include <dev/pci/if_wmreg.h>
    127  1.182   msaitoh #include <dev/pci/if_wmvar.h>
    128    1.1   thorpej 
    129    1.1   thorpej #ifdef WM_DEBUG
    130    1.1   thorpej #define	WM_DEBUG_LINK		0x01
    131    1.1   thorpej #define	WM_DEBUG_TX		0x02
    132    1.1   thorpej #define	WM_DEBUG_RX		0x04
    133    1.1   thorpej #define	WM_DEBUG_GMII		0x08
    134  1.203   msaitoh #define	WM_DEBUG_MANAGE		0x10
    135  1.240   msaitoh #define	WM_DEBUG_NVM		0x20
    136  1.203   msaitoh int	wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
    137  1.240   msaitoh     | WM_DEBUG_MANAGE | WM_DEBUG_NVM;
    138    1.1   thorpej 
    139    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    140    1.1   thorpej #else
    141    1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    142    1.1   thorpej #endif /* WM_DEBUG */
    143    1.1   thorpej 
    144    1.1   thorpej /*
    145    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    146   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    147   1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    148   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    149   1.75   thorpej  * of them at a time.
    150   1.75   thorpej  *
    151   1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    152   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    153   1.75   thorpej  * situations with jumbo frames.
    154    1.1   thorpej  */
    155   1.75   thorpej #define	WM_NTXSEGS		256
    156    1.2   thorpej #define	WM_IFQUEUELEN		256
    157   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    158   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    159   1.74      tron #define	WM_TXQUEUELEN(sc)	((sc)->sc_txnum)
    160   1.74      tron #define	WM_TXQUEUELEN_MASK(sc)	(WM_TXQUEUELEN(sc) - 1)
    161   1.74      tron #define	WM_TXQUEUE_GC(sc)	(WM_TXQUEUELEN(sc) / 8)
    162   1.75   thorpej #define	WM_NTXDESC_82542	256
    163   1.75   thorpej #define	WM_NTXDESC_82544	4096
    164   1.75   thorpej #define	WM_NTXDESC(sc)		((sc)->sc_ntxdesc)
    165   1.75   thorpej #define	WM_NTXDESC_MASK(sc)	(WM_NTXDESC(sc) - 1)
    166   1.75   thorpej #define	WM_TXDESCSIZE(sc)	(WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
    167   1.75   thorpej #define	WM_NEXTTX(sc, x)	(((x) + 1) & WM_NTXDESC_MASK(sc))
    168   1.74      tron #define	WM_NEXTTXS(sc, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(sc))
    169    1.1   thorpej 
    170  1.269       tls #define	WM_MAXTXDMA		 (2 * round_page(IP_MAXPACKET)) /* for TSO */
    171   1.82   thorpej 
    172    1.1   thorpej /*
    173    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    174    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    175   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    176   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    177    1.1   thorpej  */
    178   1.10   thorpej #define	WM_NRXDESC		256
    179    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    180    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    181    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    182    1.1   thorpej 
    183    1.1   thorpej /*
    184    1.1   thorpej  * Control structures are DMA'd to the i82542 chip.  We allocate them in
    185  1.105     skrll  * a single clump that maps to a single DMA segment to make several things
    186    1.1   thorpej  * easier.
    187    1.1   thorpej  */
    188   1.75   thorpej struct wm_control_data_82544 {
    189    1.1   thorpej 	/*
    190   1.75   thorpej 	 * The receive descriptors.
    191    1.1   thorpej 	 */
    192   1.75   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    193    1.1   thorpej 
    194    1.1   thorpej 	/*
    195   1.75   thorpej 	 * The transmit descriptors.  Put these at the end, because
    196   1.75   thorpej 	 * we might use a smaller number of them.
    197    1.1   thorpej 	 */
    198  1.232    bouyer 	union {
    199  1.232    bouyer 		wiseman_txdesc_t wcdu_txdescs[WM_NTXDESC_82544];
    200  1.232    bouyer 		nq_txdesc_t      wcdu_nq_txdescs[WM_NTXDESC_82544];
    201  1.232    bouyer 	} wdc_u;
    202   1.75   thorpej };
    203   1.75   thorpej 
    204   1.75   thorpej struct wm_control_data_82542 {
    205    1.1   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    206   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
    207    1.1   thorpej };
    208    1.1   thorpej 
    209   1.75   thorpej #define	WM_CDOFF(x)	offsetof(struct wm_control_data_82544, x)
    210  1.232    bouyer #define	WM_CDTXOFF(x)	WM_CDOFF(wdc_u.wcdu_txdescs[(x)])
    211    1.1   thorpej #define	WM_CDRXOFF(x)	WM_CDOFF(wcd_rxdescs[(x)])
    212    1.1   thorpej 
    213    1.1   thorpej /*
    214    1.1   thorpej  * Software state for transmit jobs.
    215    1.1   thorpej  */
    216    1.1   thorpej struct wm_txsoft {
    217    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    218    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    219    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    220    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    221    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    222    1.1   thorpej };
    223    1.1   thorpej 
    224    1.1   thorpej /*
    225    1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    226    1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    227    1.1   thorpej  * more than one buffer, we chain them together.
    228    1.1   thorpej  */
    229    1.1   thorpej struct wm_rxsoft {
    230    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    231    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    232    1.1   thorpej };
    233    1.1   thorpej 
    234  1.173   msaitoh #define WM_LINKUP_TIMEOUT	50
    235  1.173   msaitoh 
    236  1.199   msaitoh static uint16_t swfwphysem[] = {
    237  1.199   msaitoh 	SWFW_PHY0_SM,
    238  1.199   msaitoh 	SWFW_PHY1_SM,
    239  1.199   msaitoh 	SWFW_PHY2_SM,
    240  1.199   msaitoh 	SWFW_PHY3_SM
    241  1.199   msaitoh };
    242  1.199   msaitoh 
    243    1.1   thorpej /*
    244    1.1   thorpej  * Software state per device.
    245    1.1   thorpej  */
    246    1.1   thorpej struct wm_softc {
    247  1.160  christos 	device_t sc_dev;		/* generic device information */
    248    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    249    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    250  1.204   msaitoh 	bus_size_t sc_ss;		/* bus space size */
    251   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    252   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    253  1.212  jakllsch 	bus_size_t sc_ios;		/* I/O space size */
    254  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    255  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    256    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    257  1.199   msaitoh 
    258    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    259  1.199   msaitoh 	struct mii_data sc_mii;		/* MII/media information */
    260  1.199   msaitoh 
    261  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    262  1.123  jmcneill 	pcitag_t sc_pcitag;
    263  1.199   msaitoh 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    264  1.199   msaitoh 	int sc_pcixe_capoff;		/* PCI[Xe] capability register offset */
    265    1.1   thorpej 
    266  1.203   msaitoh 	const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
    267  1.192   msaitoh 	wm_chip_type sc_type;		/* MAC type */
    268  1.192   msaitoh 	int sc_rev;			/* MAC revision */
    269  1.192   msaitoh 	wm_phy_type sc_phytype;		/* PHY type */
    270  1.199   msaitoh 	int sc_funcid;			/* unit number of the chip (0 to 3) */
    271    1.1   thorpej 	int sc_flags;			/* flags; see below */
    272  1.179   msaitoh 	int sc_if_flags;		/* last if_flags */
    273   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    274  1.199   msaitoh 	int sc_align_tweak;
    275    1.1   thorpej 
    276    1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    277  1.199   msaitoh 	callout_t sc_tick_ch;		/* tick callout */
    278    1.1   thorpej 
    279   1.44   thorpej 	int sc_ee_addrbits;		/* EEPROM address bits */
    280  1.199   msaitoh 	int sc_ich8_flash_base;
    281  1.199   msaitoh 	int sc_ich8_flash_bank_size;
    282  1.199   msaitoh 	int sc_nvm_k1_enabled;
    283   1.42   thorpej 
    284    1.1   thorpej 	/*
    285    1.1   thorpej 	 * Software state for the transmit and receive descriptors.
    286    1.1   thorpej 	 */
    287  1.203   msaitoh 	int sc_txnum;			/* must be a power of two */
    288  1.203   msaitoh 	struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
    289  1.203   msaitoh 	struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
    290    1.1   thorpej 
    291    1.1   thorpej 	/*
    292    1.1   thorpej 	 * Control data structures.
    293    1.1   thorpej 	 */
    294  1.201   msaitoh 	int sc_ntxdesc;			/* must be a power of two */
    295   1.75   thorpej 	struct wm_control_data_82544 *sc_control_data;
    296  1.201   msaitoh 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    297  1.201   msaitoh 	bus_dma_segment_t sc_cd_seg;	/* control data segment */
    298  1.201   msaitoh 	int sc_cd_rseg;			/* real number of control segment */
    299  1.201   msaitoh 	size_t sc_cd_size;		/* control data size */
    300  1.201   msaitoh #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    301  1.232    bouyer #define	sc_txdescs	sc_control_data->wdc_u.wcdu_txdescs
    302  1.232    bouyer #define	sc_nq_txdescs	sc_control_data->wdc_u.wcdu_nq_txdescs
    303    1.1   thorpej #define	sc_rxdescs	sc_control_data->wcd_rxdescs
    304    1.1   thorpej 
    305    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    306    1.1   thorpej 	/* Event counters. */
    307    1.1   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    308    1.1   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    309   1.78   thorpej 	struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
    310    1.4   thorpej 	struct evcnt sc_ev_txdw;	/* Tx descriptor interrupts */
    311    1.4   thorpej 	struct evcnt sc_ev_txqe;	/* Tx queue empty interrupts */
    312    1.1   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    313    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    314    1.1   thorpej 
    315    1.1   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    316    1.1   thorpej 	struct evcnt sc_ev_rxtusum;	/* TCP/UDP cksums checked in-bound */
    317    1.1   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    318    1.1   thorpej 	struct evcnt sc_ev_txtusum;	/* TCP/UDP cksums comp. out-bound */
    319  1.107      yamt 	struct evcnt sc_ev_txtusum6;	/* TCP/UDP v6 cksums comp. out-bound */
    320  1.131      yamt 	struct evcnt sc_ev_txtso;	/* TCP seg offload out-bound (IPv4) */
    321  1.131      yamt 	struct evcnt sc_ev_txtso6;	/* TCP seg offload out-bound (IPv6) */
    322   1.99      matt 	struct evcnt sc_ev_txtsopain;	/* painful header manip. for TSO */
    323    1.1   thorpej 
    324    1.2   thorpej 	struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    325    1.1   thorpej 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    326    1.1   thorpej 
    327    1.1   thorpej 	struct evcnt sc_ev_tu;		/* Tx underrun */
    328   1.71   thorpej 
    329   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    330   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    331   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    332   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    333   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    334    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    335    1.1   thorpej 
    336    1.1   thorpej 	bus_addr_t sc_tdt_reg;		/* offset of TDT register */
    337    1.1   thorpej 
    338    1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    339    1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    340    1.1   thorpej 
    341    1.1   thorpej 	int	sc_txsfree;		/* number of free Tx jobs */
    342    1.1   thorpej 	int	sc_txsnext;		/* next free Tx job */
    343    1.1   thorpej 	int	sc_txsdirty;		/* dirty Tx jobs */
    344    1.1   thorpej 
    345   1.78   thorpej 	/* These 5 variables are used only on the 82547. */
    346   1.78   thorpej 	int	sc_txfifo_size;		/* Tx FIFO size */
    347   1.78   thorpej 	int	sc_txfifo_head;		/* current head of FIFO */
    348   1.78   thorpej 	uint32_t sc_txfifo_addr;	/* internal address of start of FIFO */
    349   1.78   thorpej 	int	sc_txfifo_stall;	/* Tx FIFO is stalled */
    350  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    351   1.78   thorpej 
    352    1.1   thorpej 	bus_addr_t sc_rdt_reg;		/* offset of RDT register */
    353    1.1   thorpej 
    354    1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/queue ent */
    355    1.1   thorpej 	int	sc_rxdiscard;
    356    1.1   thorpej 	int	sc_rxlen;
    357    1.1   thorpej 	struct mbuf *sc_rxhead;
    358    1.1   thorpej 	struct mbuf *sc_rxtail;
    359    1.1   thorpej 	struct mbuf **sc_rxtailp;
    360    1.1   thorpej 
    361    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    362    1.1   thorpej #if 0
    363    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    364    1.1   thorpej #endif
    365    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    366   1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    367    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    368    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    369    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    370    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    371   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    372   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    373    1.1   thorpej 
    374    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    375  1.173   msaitoh 	int sc_tbi_anegticks;		/* autonegotiation ticks */
    376  1.173   msaitoh 	int sc_tbi_ticks;		/* tbi ticks */
    377  1.173   msaitoh 	int sc_tbi_nrxcfg;		/* count of ICR_RXCFG */
    378  1.173   msaitoh 	int sc_tbi_lastnrxcfg;		/* count of ICR_RXCFG (on last tick) */
    379    1.1   thorpej 
    380    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    381   1.21    itojun 
    382  1.224       tls 	krndsource_t rnd_source;	/* random source */
    383    1.1   thorpej };
    384    1.1   thorpej 
    385    1.1   thorpej #define	WM_RXCHAIN_RESET(sc)						\
    386    1.1   thorpej do {									\
    387    1.1   thorpej 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    388    1.1   thorpej 	*(sc)->sc_rxtailp = NULL;					\
    389    1.1   thorpej 	(sc)->sc_rxlen = 0;						\
    390    1.1   thorpej } while (/*CONSTCOND*/0)
    391    1.1   thorpej 
    392    1.1   thorpej #define	WM_RXCHAIN_LINK(sc, m)						\
    393    1.1   thorpej do {									\
    394    1.1   thorpej 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    395    1.1   thorpej 	(sc)->sc_rxtailp = &(m)->m_next;				\
    396    1.1   thorpej } while (/*CONSTCOND*/0)
    397    1.1   thorpej 
    398    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    399    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    400   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    401    1.1   thorpej #else
    402    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    403   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    404    1.1   thorpej #endif
    405    1.1   thorpej 
    406    1.1   thorpej #define	CSR_READ(sc, reg)						\
    407    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    408    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    409    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    410   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    411   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    412    1.1   thorpej 
    413  1.139    bouyer #define ICH8_FLASH_READ32(sc, reg) \
    414  1.139    bouyer 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    415  1.139    bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
    416  1.139    bouyer 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    417  1.139    bouyer 
    418  1.139    bouyer #define ICH8_FLASH_READ16(sc, reg) \
    419  1.139    bouyer 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    420  1.139    bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
    421  1.139    bouyer 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    422  1.139    bouyer 
    423    1.1   thorpej #define	WM_CDTXADDR(sc, x)	((sc)->sc_cddma + WM_CDTXOFF((x)))
    424    1.1   thorpej #define	WM_CDRXADDR(sc, x)	((sc)->sc_cddma + WM_CDRXOFF((x)))
    425    1.1   thorpej 
    426   1.69   thorpej #define	WM_CDTXADDR_LO(sc, x)	(WM_CDTXADDR((sc), (x)) & 0xffffffffU)
    427   1.69   thorpej #define	WM_CDTXADDR_HI(sc, x)						\
    428   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    429   1.69   thorpej 	 (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
    430   1.69   thorpej 
    431   1.69   thorpej #define	WM_CDRXADDR_LO(sc, x)	(WM_CDRXADDR((sc), (x)) & 0xffffffffU)
    432   1.69   thorpej #define	WM_CDRXADDR_HI(sc, x)						\
    433   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    434   1.69   thorpej 	 (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
    435   1.69   thorpej 
    436    1.1   thorpej #define	WM_CDTXSYNC(sc, x, n, ops)					\
    437    1.1   thorpej do {									\
    438    1.1   thorpej 	int __x, __n;							\
    439    1.1   thorpej 									\
    440    1.1   thorpej 	__x = (x);							\
    441    1.1   thorpej 	__n = (n);							\
    442    1.1   thorpej 									\
    443    1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    444   1.75   thorpej 	if ((__x + __n) > WM_NTXDESC(sc)) {				\
    445    1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    446    1.1   thorpej 		    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) *		\
    447   1.75   thorpej 		    (WM_NTXDESC(sc) - __x), (ops));			\
    448   1.75   thorpej 		__n -= (WM_NTXDESC(sc) - __x);				\
    449    1.1   thorpej 		__x = 0;						\
    450    1.1   thorpej 	}								\
    451    1.1   thorpej 									\
    452    1.1   thorpej 	/* Now sync whatever is left. */				\
    453    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    454    1.1   thorpej 	    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops));	\
    455    1.1   thorpej } while (/*CONSTCOND*/0)
    456    1.1   thorpej 
    457    1.1   thorpej #define	WM_CDRXSYNC(sc, x, ops)						\
    458    1.1   thorpej do {									\
    459    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    460    1.1   thorpej 	   WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops));		\
    461    1.1   thorpej } while (/*CONSTCOND*/0)
    462    1.1   thorpej 
    463    1.1   thorpej #define	WM_INIT_RXDESC(sc, x)						\
    464    1.1   thorpej do {									\
    465    1.1   thorpej 	struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    466    1.1   thorpej 	wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)];		\
    467    1.1   thorpej 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    468    1.1   thorpej 									\
    469    1.1   thorpej 	/*								\
    470    1.1   thorpej 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    471    1.1   thorpej 	 * so that the payload after the Ethernet header is aligned	\
    472    1.1   thorpej 	 * to a 4-byte boundary.					\
    473    1.1   thorpej 	 *								\
    474    1.1   thorpej 	 * XXX BRAINDAMAGE ALERT!					\
    475    1.1   thorpej 	 * The stupid chip uses the same size for every buffer, which	\
    476    1.1   thorpej 	 * is set in the Receive Control register.  We are using the 2K	\
    477    1.1   thorpej 	 * size option, but what we REALLY want is (2K - 2)!  For this	\
    478   1.41       tls 	 * reason, we can't "scoot" packets longer than the standard	\
    479   1.41       tls 	 * Ethernet MTU.  On strict-alignment platforms, if the total	\
    480   1.42   thorpej 	 * size exceeds (2K - 2) we set align_tweak to 0 and let	\
    481   1.41       tls 	 * the upper layer copy the headers.				\
    482    1.1   thorpej 	 */								\
    483   1.42   thorpej 	__m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak;	\
    484    1.1   thorpej 									\
    485   1.69   thorpej 	wm_set_dma_addr(&__rxd->wrx_addr,				\
    486   1.69   thorpej 	    __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
    487    1.1   thorpej 	__rxd->wrx_len = 0;						\
    488    1.1   thorpej 	__rxd->wrx_cksum = 0;						\
    489    1.1   thorpej 	__rxd->wrx_status = 0;						\
    490    1.1   thorpej 	__rxd->wrx_errors = 0;						\
    491    1.1   thorpej 	__rxd->wrx_special = 0;						\
    492    1.1   thorpej 	WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    493    1.1   thorpej 									\
    494    1.1   thorpej 	CSR_WRITE((sc), (sc)->sc_rdt_reg, (x));				\
    495    1.1   thorpej } while (/*CONSTCOND*/0)
    496    1.1   thorpej 
    497   1.47   thorpej static void	wm_start(struct ifnet *);
    498  1.232    bouyer static void	wm_nq_start(struct ifnet *);
    499   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    500  1.213   msaitoh static int	wm_ifflags_cb(struct ethercom *);
    501  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    502   1.47   thorpej static int	wm_init(struct ifnet *);
    503   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    504  1.203   msaitoh static bool	wm_suspend(device_t, const pmf_qual_t *);
    505  1.203   msaitoh static bool	wm_resume(device_t, const pmf_qual_t *);
    506    1.1   thorpej 
    507   1.47   thorpej static void	wm_reset(struct wm_softc *);
    508   1.47   thorpej static void	wm_rxdrain(struct wm_softc *);
    509   1.47   thorpej static int	wm_add_rxbuf(struct wm_softc *, int);
    510   1.51   thorpej static int	wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
    511  1.117   msaitoh static int	wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
    512  1.112     gavan static int	wm_validate_eeprom_checksum(struct wm_softc *);
    513  1.218   msaitoh static int	wm_check_alt_mac_addr(struct wm_softc *);
    514  1.208   msaitoh static int	wm_read_mac_addr(struct wm_softc *, uint8_t *);
    515   1.47   thorpej static void	wm_tick(void *);
    516    1.1   thorpej 
    517   1.47   thorpej static void	wm_set_filter(struct wm_softc *);
    518  1.217    dyoung static void	wm_set_vlan(struct wm_softc *);
    519    1.1   thorpej 
    520   1.47   thorpej static int	wm_intr(void *);
    521   1.47   thorpej static void	wm_txintr(struct wm_softc *);
    522   1.47   thorpej static void	wm_rxintr(struct wm_softc *);
    523   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    524    1.1   thorpej 
    525   1.47   thorpej static void	wm_tbi_mediainit(struct wm_softc *);
    526   1.47   thorpej static int	wm_tbi_mediachange(struct ifnet *);
    527   1.47   thorpej static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    528    1.1   thorpej 
    529   1.47   thorpej static void	wm_tbi_set_linkled(struct wm_softc *);
    530   1.47   thorpej static void	wm_tbi_check_link(struct wm_softc *);
    531    1.1   thorpej 
    532   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    533    1.1   thorpej 
    534  1.157    dyoung static int	wm_gmii_i82543_readreg(device_t, int, int);
    535  1.157    dyoung static void	wm_gmii_i82543_writereg(device_t, int, int, int);
    536  1.157    dyoung static int	wm_gmii_i82544_readreg(device_t, int, int);
    537  1.157    dyoung static void	wm_gmii_i82544_writereg(device_t, int, int, int);
    538  1.157    dyoung static int	wm_gmii_i80003_readreg(device_t, int, int);
    539  1.157    dyoung static void	wm_gmii_i80003_writereg(device_t, int, int, int);
    540  1.167   msaitoh static int	wm_gmii_bm_readreg(device_t, int, int);
    541  1.167   msaitoh static void	wm_gmii_bm_writereg(device_t, int, int, int);
    542  1.192   msaitoh static int	wm_gmii_hv_readreg(device_t, int, int);
    543  1.192   msaitoh static void	wm_gmii_hv_writereg(device_t, int, int, int);
    544  1.243   msaitoh static int	wm_gmii_82580_readreg(device_t, int, int);
    545  1.243   msaitoh static void	wm_gmii_82580_writereg(device_t, int, int, int);
    546  1.265   msaitoh static bool	wm_sgmii_uses_mdio(struct wm_softc *);
    547  1.199   msaitoh static int	wm_sgmii_readreg(device_t, int, int);
    548  1.199   msaitoh static void	wm_sgmii_writereg(device_t, int, int, int);
    549  1.167   msaitoh 
    550  1.229      matt static void	wm_gmii_statchg(struct ifnet *);
    551    1.1   thorpej 
    552  1.265   msaitoh static int	wm_get_phy_id_82575(struct wm_softc *);
    553  1.191   msaitoh static void	wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
    554   1.47   thorpej static int	wm_gmii_mediachange(struct ifnet *);
    555   1.47   thorpej static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    556    1.1   thorpej 
    557  1.178   msaitoh static int	wm_kmrn_readreg(struct wm_softc *, int);
    558  1.178   msaitoh static void	wm_kmrn_writereg(struct wm_softc *, int, int);
    559  1.127    bouyer 
    560  1.199   msaitoh static void	wm_set_spiaddrbits(struct wm_softc *);
    561  1.160  christos static int	wm_match(device_t, cfdata_t, void *);
    562  1.157    dyoung static void	wm_attach(device_t, device_t, void *);
    563  1.201   msaitoh static int	wm_detach(device_t, int);
    564  1.117   msaitoh static int	wm_is_onboard_nvm_eeprom(struct wm_softc *);
    565  1.146   msaitoh static void	wm_get_auto_rd_done(struct wm_softc *);
    566  1.189   msaitoh static void	wm_lan_init_done(struct wm_softc *);
    567  1.189   msaitoh static void	wm_get_cfg_done(struct wm_softc *);
    568  1.127    bouyer static int	wm_get_swsm_semaphore(struct wm_softc *);
    569  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    570  1.117   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    571  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    572  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    573  1.139    bouyer static int	wm_get_swfwhw_semaphore(struct wm_softc *);
    574  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    575  1.259   msaitoh static int	wm_get_hw_semaphore_82573(struct wm_softc *);
    576  1.259   msaitoh static void	wm_put_hw_semaphore_82573(struct wm_softc *);
    577  1.139    bouyer 
    578  1.139    bouyer static int	wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
    579  1.139    bouyer static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    580  1.139    bouyer static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    581  1.139    bouyer static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t,
    582  1.148    simonb 		     uint32_t, uint16_t *);
    583  1.185   msaitoh static int32_t	wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
    584  1.185   msaitoh static int32_t	wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
    585  1.169   msaitoh static void	wm_82547_txfifo_stall(void *);
    586  1.221   msaitoh static void	wm_gate_hw_phy_config_ich8lan(struct wm_softc *, int);
    587  1.169   msaitoh static int	wm_check_mng_mode(struct wm_softc *);
    588  1.169   msaitoh static int	wm_check_mng_mode_ich8lan(struct wm_softc *);
    589  1.169   msaitoh static int	wm_check_mng_mode_82574(struct wm_softc *);
    590  1.169   msaitoh static int	wm_check_mng_mode_generic(struct wm_softc *);
    591  1.203   msaitoh static int	wm_enable_mng_pass_thru(struct wm_softc *);
    592  1.189   msaitoh static int	wm_check_reset_block(struct wm_softc *);
    593  1.169   msaitoh static void	wm_get_hw_control(struct wm_softc *);
    594  1.173   msaitoh static int	wm_check_for_link(struct wm_softc *);
    595  1.202   msaitoh static void	wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
    596  1.202   msaitoh static void	wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
    597  1.203   msaitoh #ifdef WM_WOL
    598  1.203   msaitoh static void	wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
    599  1.203   msaitoh #endif
    600  1.192   msaitoh static void	wm_hv_phy_workaround_ich8lan(struct wm_softc *);
    601  1.221   msaitoh static void	wm_lv_phy_workaround_ich8lan(struct wm_softc *);
    602  1.192   msaitoh static void	wm_k1_gig_workaround_hv(struct wm_softc *, int);
    603  1.221   msaitoh static void	wm_set_mdio_slow_mode_hv(struct wm_softc *);
    604  1.192   msaitoh static void	wm_configure_k1_ich8lan(struct wm_softc *, int);
    605  1.221   msaitoh static void	wm_smbustopci(struct wm_softc *);
    606  1.199   msaitoh static void	wm_set_pcie_completion_timeout(struct wm_softc *);
    607  1.199   msaitoh static void	wm_reset_init_script_82575(struct wm_softc *);
    608  1.203   msaitoh static void	wm_release_manageability(struct wm_softc *);
    609  1.203   msaitoh static void	wm_release_hw_control(struct wm_softc *);
    610  1.203   msaitoh static void	wm_get_wakeup(struct wm_softc *);
    611  1.203   msaitoh #ifdef WM_WOL
    612  1.203   msaitoh static void	wm_enable_phy_wakeup(struct wm_softc *);
    613  1.203   msaitoh static void	wm_enable_wakeup(struct wm_softc *);
    614  1.203   msaitoh #endif
    615  1.203   msaitoh static void	wm_init_manageability(struct wm_softc *);
    616  1.228   msaitoh static void	wm_set_eee_i350(struct wm_softc *);
    617    1.1   thorpej 
    618  1.201   msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
    619  1.201   msaitoh     wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
    620    1.1   thorpej 
    621    1.1   thorpej /*
    622    1.1   thorpej  * Devices supported by this driver.
    623    1.1   thorpej  */
    624   1.76   thorpej static const struct wm_product {
    625    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    626    1.1   thorpej 	pci_product_id_t	wmp_product;
    627    1.1   thorpej 	const char		*wmp_name;
    628   1.43   thorpej 	wm_chip_type		wmp_type;
    629    1.1   thorpej 	int			wmp_flags;
    630    1.1   thorpej #define	WMP_F_1000X		0x01
    631    1.1   thorpej #define	WMP_F_1000T		0x02
    632  1.203   msaitoh #define	WMP_F_SERDES		0x04
    633    1.1   thorpej } wm_products[] = {
    634    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    635    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    636   1.11   thorpej 	  WM_T_82542_2_1,	WMP_F_1000X },
    637    1.1   thorpej 
    638   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    639   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    640   1.11   thorpej 	  WM_T_82543,		WMP_F_1000X },
    641    1.1   thorpej 
    642   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    643   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    644   1.11   thorpej 	  WM_T_82543,		WMP_F_1000T },
    645    1.1   thorpej 
    646   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    647   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    648   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    649    1.1   thorpej 
    650   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    651   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    652   1.11   thorpej 	  WM_T_82544,		WMP_F_1000X },
    653    1.1   thorpej 
    654   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    655    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    656   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    657    1.1   thorpej 
    658   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    659   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    660   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    661    1.1   thorpej 
    662   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    663   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    664   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    665   1.34      kent 
    666   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    667   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    668   1.55   thorpej 	  WM_T_82540,		WMP_F_1000T },
    669   1.55   thorpej 
    670   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    671   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    672   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    673   1.34      kent 
    674   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    675   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    676   1.33      kent 	  WM_T_82540,		WMP_F_1000T },
    677   1.33      kent 
    678   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    679   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    680   1.17   thorpej 	  WM_T_82540,		WMP_F_1000T },
    681   1.17   thorpej 
    682   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    683   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    684   1.17   thorpej 	  WM_T_82545,		WMP_F_1000T },
    685   1.17   thorpej 
    686   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    687   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    688   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000T },
    689   1.55   thorpej 
    690   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    691   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    692   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000X },
    693   1.55   thorpej #if 0
    694   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    695   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    696   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    697   1.55   thorpej #endif
    698   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    699   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    700   1.39   thorpej 	  WM_T_82546,		WMP_F_1000T },
    701   1.39   thorpej 
    702  1.198   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_QUAD,
    703   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    704   1.17   thorpej 	  WM_T_82546,		WMP_F_1000T },
    705   1.17   thorpej 
    706   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    707   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    708   1.17   thorpej 	  WM_T_82545,		WMP_F_1000X },
    709   1.17   thorpej 
    710   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    711   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    712   1.17   thorpej 	  WM_T_82546,		WMP_F_1000X },
    713   1.17   thorpej 
    714   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    715   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    716   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000T },
    717   1.55   thorpej 
    718   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    719   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    720   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000X },
    721   1.55   thorpej #if 0
    722   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    723   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    724   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    725   1.55   thorpej #endif
    726  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
    727  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
    728  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    729  1.127    bouyer 
    730  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
    731  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
    732  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    733  1.127    bouyer 
    734  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
    735  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
    736  1.116   msaitoh 	  WM_T_82546_3,		WMP_F_1000T },
    737  1.116   msaitoh 
    738   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    739   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    740   1.63   thorpej 	  WM_T_82541,		WMP_F_1000T },
    741   1.63   thorpej 
    742  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
    743  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
    744  1.116   msaitoh 	  WM_T_82541,		WMP_F_1000T },
    745  1.116   msaitoh 
    746   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    747   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
    748   1.57   thorpej 	  WM_T_82541,		WMP_F_1000T },
    749   1.57   thorpej 
    750   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
    751   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
    752   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    753   1.57   thorpej 
    754   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
    755   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
    756   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    757   1.57   thorpej 
    758   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
    759   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
    760   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    761   1.57   thorpej 
    762  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
    763  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
    764  1.101      tron 	  WM_T_82541_2,		WMP_F_1000T },
    765  1.101      tron 
    766   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
    767   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
    768   1.57   thorpej 	  WM_T_82547,		WMP_F_1000T },
    769   1.57   thorpej 
    770  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
    771  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
    772  1.116   msaitoh 	  WM_T_82547,		WMP_F_1000T },
    773  1.116   msaitoh 
    774   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
    775   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
    776   1.57   thorpej 	  WM_T_82547_2,		WMP_F_1000T },
    777  1.116   msaitoh 
    778  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
    779  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
    780  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000T },
    781  1.116   msaitoh 
    782  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
    783  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
    784  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000X },
    785  1.116   msaitoh #if 0
    786  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
    787  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
    788  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
    789  1.116   msaitoh #endif
    790  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
    791  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
    792  1.127    bouyer 	  WM_T_82571,		WMP_F_1000T },
    793  1.127    bouyer 
    794  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
    795  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    796  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    797  1.116   msaitoh 
    798  1.151     ragge 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
    799  1.212  jakllsch 	  "Intel PRO/1000 PT Quad Port Server Adapter",
    800  1.151     ragge 	  WM_T_82571,		WMP_F_1000T, },
    801  1.151     ragge 
    802  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
    803  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
    804  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000X },
    805  1.116   msaitoh #if 0
    806  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
    807  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
    808  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
    809  1.116   msaitoh #endif
    810  1.116   msaitoh 
    811  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
    812  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    813  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    814  1.116   msaitoh 
    815  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
    816  1.116   msaitoh 	  "Intel i82573E",
    817  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    818  1.116   msaitoh 
    819  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
    820  1.117   msaitoh 	  "Intel i82573E IAMT",
    821  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    822  1.116   msaitoh 
    823  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
    824  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
    825  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    826  1.116   msaitoh 
    827  1.165  sborrill 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574L,
    828  1.165  sborrill 	  "Intel i82574L",
    829  1.165  sborrill 	  WM_T_82574,		WMP_F_1000T },
    830  1.165  sborrill 
    831  1.185   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82583V,
    832  1.185   msaitoh 	  "Intel i82583V",
    833  1.185   msaitoh 	  WM_T_82583,		WMP_F_1000T },
    834  1.185   msaitoh 
    835  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
    836  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
    837  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    838  1.127    bouyer 
    839  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
    840  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
    841  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    842  1.127    bouyer #if 0
    843  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
    844  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
    845  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    846  1.127    bouyer #endif
    847  1.127    bouyer 
    848  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
    849  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
    850  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    851  1.127    bouyer #if 0
    852  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
    853  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
    854  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    855  1.127    bouyer #endif
    856  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
    857  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
    858  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    859  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
    860  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
    861  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    862  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
    863  1.139    bouyer 	  "Intel i82801H LAN Controller",
    864  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    865  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
    866  1.139    bouyer 	  "Intel i82801H (IFE) LAN Controller",
    867  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    868  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
    869  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
    870  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    871  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
    872  1.139    bouyer 	  "Intel i82801H IFE (GT) LAN Controller",
    873  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    874  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
    875  1.139    bouyer 	  "Intel i82801H IFE (G) LAN Controller",
    876  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    877  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
    878  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
    879  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    880  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
    881  1.144   msaitoh 	  "82801I LAN Controller",
    882  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    883  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
    884  1.144   msaitoh 	  "82801I (G) LAN Controller",
    885  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    886  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
    887  1.144   msaitoh 	  "82801I (GT) LAN Controller",
    888  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    889  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
    890  1.144   msaitoh 	  "82801I (C) LAN Controller",
    891  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    892  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M,
    893  1.162    bouyer 	  "82801I mobile LAN Controller",
    894  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    895  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IGP_M_V,
    896  1.162    bouyer 	  "82801I mobile (V) LAN Controller",
    897  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    898  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
    899  1.162    bouyer 	  "82801I mobile (AMT) LAN Controller",
    900  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    901  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_BM,
    902  1.191   msaitoh 	  "82567LM-4 LAN Controller",
    903  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    904  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_82567V_3,
    905  1.191   msaitoh 	  "82567V-3 LAN Controller",
    906  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    907  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LM,
    908  1.191   msaitoh 	  "82567LM-2 LAN Controller",
    909  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    910  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LF,
    911  1.191   msaitoh 	  "82567LF-2 LAN Controller",
    912  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    913  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LM,
    914  1.164     markd 	  "82567LM-3 LAN Controller",
    915  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    916  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LF,
    917  1.167   msaitoh 	  "82567LF-3 LAN Controller",
    918  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    919  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_V,
    920  1.191   msaitoh 	  "82567V-2 LAN Controller",
    921  1.174   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    922  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_V,
    923  1.221   msaitoh 	  "82567V-3? LAN Controller",
    924  1.221   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    925  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_HANKSVILLE,
    926  1.221   msaitoh 	  "HANKSVILLE LAN Controller",
    927  1.221   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    928  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LM,
    929  1.207   msaitoh 	  "PCH LAN (82577LM) Controller",
    930  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    931  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LC,
    932  1.207   msaitoh 	  "PCH LAN (82577LC) Controller",
    933  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    934  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DM,
    935  1.190   msaitoh 	  "PCH LAN (82578DM) Controller",
    936  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    937  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DC,
    938  1.190   msaitoh 	  "PCH LAN (82578DC) Controller",
    939  1.239   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    940  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_LM,
    941  1.221   msaitoh 	  "PCH2 LAN (82579LM) Controller",
    942  1.221   msaitoh 	  WM_T_PCH2,		WMP_F_1000T },
    943  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_V,
    944  1.221   msaitoh 	  "PCH2 LAN (82579V) Controller",
    945  1.239   msaitoh 	  WM_T_PCH2,		WMP_F_1000T },
    946  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_COPPER,
    947  1.199   msaitoh 	  "82575EB dual-1000baseT Ethernet",
    948  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
    949  1.199   msaitoh #if 0
    950  1.199   msaitoh 	/*
    951  1.199   msaitoh 	 * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
    952  1.199   msaitoh 	 * disabled for now ...
    953  1.199   msaitoh 	 */
    954  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
    955  1.199   msaitoh 	  "82575EB dual-1000baseX Ethernet (SERDES)",
    956  1.199   msaitoh 	  WM_T_82575,		WMP_F_SERDES },
    957  1.199   msaitoh #endif
    958  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
    959  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet",
    960  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
    961  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
    962  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet (PM)",
    963  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
    964  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_COPPER,
    965  1.199   msaitoh 	  "82576 1000BaseT Ethernet",
    966  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
    967  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_FIBER,
    968  1.199   msaitoh 	  "82576 1000BaseX Ethernet",
    969  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000X },
    970  1.199   msaitoh #if 0
    971  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES,
    972  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
    973  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
    974  1.199   msaitoh #endif
    975  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
    976  1.199   msaitoh 	  "82576 quad-1000BaseT Ethernet",
    977  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
    978  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS,
    979  1.199   msaitoh 	  "82576 gigabit Ethernet",
    980  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
    981  1.199   msaitoh #if 0
    982  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS_SERDES,
    983  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
    984  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
    985  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
    986  1.199   msaitoh 	  "82576 quad-gigabit Ethernet (SERDES)",
    987  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
    988  1.199   msaitoh #endif
    989  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER,
    990  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
    991  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
    992  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_FIBER,
    993  1.199   msaitoh 	  "82580 1000BaseX Ethernet",
    994  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000X },
    995  1.199   msaitoh #if 0
    996  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SERDES,
    997  1.199   msaitoh 	  "82580 1000BaseT Ethernet (SERDES)",
    998  1.199   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
    999  1.199   msaitoh #endif
   1000  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SGMII,
   1001  1.199   msaitoh 	  "82580 gigabit Ethernet (SGMII)",
   1002  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1003  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
   1004  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1005  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1006  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_ER,
   1007  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1008  1.199   msaitoh 	  WM_T_82580ER,		WMP_F_1000T },
   1009  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_ER_DUAL,
   1010  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1011  1.199   msaitoh 	  WM_T_82580ER,		WMP_F_1000T },
   1012  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
   1013  1.221   msaitoh 	  "82580 quad-1000BaseX Ethernet",
   1014  1.221   msaitoh 	  WM_T_82580,		WMP_F_1000X },
   1015  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_COPPER,
   1016  1.228   msaitoh 	  "I350 Gigabit Network Connection",
   1017  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000T },
   1018  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_FIBER,
   1019  1.228   msaitoh 	  "I350 Gigabit Fiber Network Connection",
   1020  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000X },
   1021  1.228   msaitoh #if 0
   1022  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SERDES,
   1023  1.228   msaitoh 	  "I350 Gigabit Backplane Connection",
   1024  1.228   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1025  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SGMII,
   1026  1.228   msaitoh 	  "I350 Gigabit Connection",
   1027  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000T },
   1028  1.228   msaitoh #endif
   1029  1.265   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_SGMII,
   1030  1.265   msaitoh 	  "I354 Gigabit Connection",
   1031  1.265   msaitoh 	  WM_T_I354,		WMP_F_1000T },
   1032  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_T1,
   1033  1.247   msaitoh 	  "I210-T1 Ethernet Server Adapter",
   1034  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1035  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
   1036  1.247   msaitoh 	  "I210 Ethernet (Copper OEM)",
   1037  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1038  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_IT,
   1039  1.247   msaitoh 	  "I210 Ethernet (Copper IT)",
   1040  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1041  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_FIBER,
   1042  1.247   msaitoh 	  "I210 Gigabit Ethernet (Fiber)",
   1043  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000X },
   1044  1.247   msaitoh #if 0
   1045  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES,
   1046  1.247   msaitoh 	  "I210 Gigabit Ethernet (SERDES)",
   1047  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1048  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SGMII,
   1049  1.247   msaitoh 	  "I210 Gigabit Ethernet (SGMII)",
   1050  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1051  1.247   msaitoh #endif
   1052  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I211_COPPER,
   1053  1.247   msaitoh 	  "I211 Ethernet (COPPER)",
   1054  1.247   msaitoh 	  WM_T_I211,		WMP_F_1000T },
   1055  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_V,
   1056  1.249   msaitoh 	  "I217 V Ethernet Connection",
   1057  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1058  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_LM,
   1059  1.249   msaitoh 	  "I217 LM Ethernet Connection",
   1060  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1061  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V,
   1062  1.249   msaitoh 	  "I218 V Ethernet Connection",
   1063  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1064  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM,
   1065  1.249   msaitoh 	  "I218 LM Ethernet Connection",
   1066  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1067    1.1   thorpej 	{ 0,			0,
   1068    1.1   thorpej 	  NULL,
   1069    1.1   thorpej 	  0,			0 },
   1070    1.1   thorpej };
   1071    1.1   thorpej 
   1072    1.2   thorpej #ifdef WM_EVENT_COUNTERS
   1073   1.75   thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
   1074    1.2   thorpej #endif /* WM_EVENT_COUNTERS */
   1075    1.2   thorpej 
   1076   1.53   thorpej #if 0 /* Not currently used */
   1077  1.110     perry static inline uint32_t
   1078   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
   1079   1.53   thorpej {
   1080   1.53   thorpej 
   1081   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1082   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
   1083   1.53   thorpej }
   1084   1.53   thorpej #endif
   1085   1.53   thorpej 
   1086  1.110     perry static inline void
   1087   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
   1088   1.53   thorpej {
   1089   1.53   thorpej 
   1090   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1091   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
   1092   1.53   thorpej }
   1093   1.53   thorpej 
   1094  1.110     perry static inline void
   1095  1.199   msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
   1096  1.199   msaitoh     uint32_t data)
   1097  1.199   msaitoh {
   1098  1.199   msaitoh 	uint32_t regval;
   1099  1.199   msaitoh 	int i;
   1100  1.199   msaitoh 
   1101  1.199   msaitoh 	regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
   1102  1.199   msaitoh 
   1103  1.199   msaitoh 	CSR_WRITE(sc, reg, regval);
   1104  1.199   msaitoh 
   1105  1.199   msaitoh 	for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
   1106  1.199   msaitoh 		delay(5);
   1107  1.199   msaitoh 		if (CSR_READ(sc, reg) & SCTL_CTL_READY)
   1108  1.199   msaitoh 			break;
   1109  1.199   msaitoh 	}
   1110  1.199   msaitoh 	if (i == SCTL_CTL_POLL_TIMEOUT) {
   1111  1.199   msaitoh 		aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
   1112  1.199   msaitoh 		    device_xname(sc->sc_dev), reg);
   1113  1.199   msaitoh 	}
   1114  1.199   msaitoh }
   1115  1.199   msaitoh 
   1116  1.199   msaitoh static inline void
   1117  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
   1118   1.69   thorpej {
   1119   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
   1120   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
   1121   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
   1122   1.69   thorpej 	else
   1123   1.69   thorpej 		wa->wa_high = 0;
   1124   1.69   thorpej }
   1125   1.69   thorpej 
   1126  1.185   msaitoh static void
   1127  1.199   msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
   1128  1.185   msaitoh {
   1129  1.185   msaitoh 	uint32_t reg;
   1130  1.185   msaitoh 
   1131  1.185   msaitoh 	sc->sc_flags |= WM_F_EEPROM_SPI;
   1132  1.185   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   1133  1.185   msaitoh 	sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1134  1.185   msaitoh }
   1135  1.185   msaitoh 
   1136    1.1   thorpej static const struct wm_product *
   1137    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
   1138    1.1   thorpej {
   1139    1.1   thorpej 	const struct wm_product *wmp;
   1140    1.1   thorpej 
   1141    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
   1142    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
   1143    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
   1144  1.194   msaitoh 			return wmp;
   1145    1.1   thorpej 	}
   1146  1.194   msaitoh 	return NULL;
   1147    1.1   thorpej }
   1148    1.1   thorpej 
   1149   1.47   thorpej static int
   1150  1.160  christos wm_match(device_t parent, cfdata_t cf, void *aux)
   1151    1.1   thorpej {
   1152    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1153    1.1   thorpej 
   1154    1.1   thorpej 	if (wm_lookup(pa) != NULL)
   1155  1.194   msaitoh 		return 1;
   1156    1.1   thorpej 
   1157  1.194   msaitoh 	return 0;
   1158    1.1   thorpej }
   1159    1.1   thorpej 
   1160   1.47   thorpej static void
   1161  1.157    dyoung wm_attach(device_t parent, device_t self, void *aux)
   1162    1.1   thorpej {
   1163  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   1164    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1165  1.182   msaitoh 	prop_dictionary_t dict;
   1166    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1167    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
   1168    1.1   thorpej 	pci_intr_handle_t ih;
   1169    1.1   thorpej 	const char *intrstr = NULL;
   1170  1.160  christos 	const char *eetype, *xname;
   1171    1.1   thorpej 	bus_space_tag_t memt;
   1172    1.1   thorpej 	bus_space_handle_t memh;
   1173  1.201   msaitoh 	bus_size_t memsize;
   1174    1.1   thorpej 	int memh_valid;
   1175  1.201   msaitoh 	int i, error;
   1176    1.1   thorpej 	const struct wm_product *wmp;
   1177  1.115   thorpej 	prop_data_t ea;
   1178  1.115   thorpej 	prop_number_t pn;
   1179    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
   1180  1.208   msaitoh 	uint16_t cfg1, cfg2, swdpin, io3;
   1181    1.1   thorpej 	pcireg_t preg, memtype;
   1182  1.203   msaitoh 	uint16_t eeprom_data, apme_mask;
   1183   1.44   thorpej 	uint32_t reg;
   1184  1.268  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1185    1.1   thorpej 
   1186  1.160  christos 	sc->sc_dev = self;
   1187  1.142        ad 	callout_init(&sc->sc_tick_ch, 0);
   1188    1.1   thorpej 
   1189  1.203   msaitoh 	sc->sc_wmp = wmp = wm_lookup(pa);
   1190    1.1   thorpej 	if (wmp == NULL) {
   1191    1.1   thorpej 		printf("\n");
   1192    1.1   thorpej 		panic("wm_attach: impossible");
   1193    1.1   thorpej 	}
   1194    1.1   thorpej 
   1195  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
   1196  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
   1197  1.123  jmcneill 
   1198   1.69   thorpej 	if (pci_dma64_available(pa))
   1199   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
   1200   1.69   thorpej 	else
   1201   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1202    1.1   thorpej 
   1203  1.192   msaitoh 	sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
   1204  1.226  drochner 	pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
   1205    1.1   thorpej 
   1206    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
   1207   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1208  1.192   msaitoh 		if (sc->sc_rev < 2) {
   1209  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1210  1.160  christos 			    "i82542 must be at least rev. 2\n");
   1211    1.1   thorpej 			return;
   1212    1.1   thorpej 		}
   1213  1.192   msaitoh 		if (sc->sc_rev < 3)
   1214   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
   1215    1.1   thorpej 	}
   1216    1.1   thorpej 
   1217  1.199   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1218  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   1219  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   1220  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   1221  1.203   msaitoh 		sc->sc_flags |= WM_F_NEWQUEUE;
   1222  1.199   msaitoh 
   1223  1.184   msaitoh 	/* Set device properties (mactype) */
   1224  1.182   msaitoh 	dict = device_properties(sc->sc_dev);
   1225  1.182   msaitoh 	prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
   1226  1.182   msaitoh 
   1227    1.1   thorpej 	/*
   1228   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
   1229   1.53   thorpej 	 * and it is really required for normal operation.
   1230    1.1   thorpej 	 */
   1231    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
   1232    1.1   thorpej 	switch (memtype) {
   1233    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1234    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1235    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
   1236  1.201   msaitoh 		    memtype, 0, &memt, &memh, NULL, &memsize) == 0);
   1237    1.1   thorpej 		break;
   1238    1.1   thorpej 	default:
   1239    1.1   thorpej 		memh_valid = 0;
   1240  1.189   msaitoh 		break;
   1241    1.1   thorpej 	}
   1242    1.1   thorpej 
   1243    1.1   thorpej 	if (memh_valid) {
   1244    1.1   thorpej 		sc->sc_st = memt;
   1245    1.1   thorpej 		sc->sc_sh = memh;
   1246  1.201   msaitoh 		sc->sc_ss = memsize;
   1247    1.1   thorpej 	} else {
   1248  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1249  1.160  christos 		    "unable to map device registers\n");
   1250    1.1   thorpej 		return;
   1251    1.1   thorpej 	}
   1252    1.1   thorpej 
   1253   1.53   thorpej 	/*
   1254   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
   1255   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
   1256   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
   1257   1.53   thorpej 	 * required to work around bugs in some chip versions.
   1258   1.53   thorpej 	 */
   1259   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1260   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1261   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1262  1.241   msaitoh 			memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
   1263  1.241   msaitoh 			if (memtype == PCI_MAPREG_TYPE_IO)
   1264   1.53   thorpej 				break;
   1265  1.241   msaitoh 			if (PCI_MAPREG_MEM_TYPE(memtype) ==
   1266  1.241   msaitoh 			    PCI_MAPREG_MEM_TYPE_64BIT)
   1267  1.241   msaitoh 				i += 4;	/* skip high bits, too */
   1268   1.53   thorpej 		}
   1269  1.241   msaitoh 		if (i < PCI_MAPREG_END) {
   1270   1.88    briggs 			/*
   1271  1.218   msaitoh 			 * We found PCI_MAPREG_TYPE_IO. Note that 82580
   1272  1.218   msaitoh 			 * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
   1273  1.218   msaitoh 			 * It's no problem because newer chips has no this
   1274  1.218   msaitoh 			 * bug.
   1275  1.218   msaitoh 			 *
   1276   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1277   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1278   1.88    briggs 			 * been configured.
   1279   1.88    briggs 			 */
   1280   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1281   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1282  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1283  1.160  christos 				    "WARNING: I/O BAR at zero.\n");
   1284   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1285   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1286  1.212  jakllsch 					NULL, &sc->sc_ios) == 0) {
   1287   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1288   1.88    briggs 			} else {
   1289  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1290  1.160  christos 				    "WARNING: unable to map I/O space\n");
   1291   1.88    briggs 			}
   1292   1.88    briggs 		}
   1293   1.88    briggs 
   1294   1.53   thorpej 	}
   1295   1.53   thorpej 
   1296   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1297    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1298    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1299   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1300    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1301    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1302    1.1   thorpej 
   1303  1.122  christos 	/* power up chip */
   1304  1.157    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
   1305  1.122  christos 	    NULL)) && error != EOPNOTSUPP) {
   1306  1.160  christos 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1307  1.122  christos 		return;
   1308    1.1   thorpej 	}
   1309    1.1   thorpej 
   1310    1.1   thorpej 	/*
   1311    1.1   thorpej 	 * Map and establish our interrupt.
   1312    1.1   thorpej 	 */
   1313    1.1   thorpej 	if (pci_intr_map(pa, &ih)) {
   1314  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
   1315    1.1   thorpej 		return;
   1316    1.1   thorpej 	}
   1317  1.268  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
   1318    1.1   thorpej 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
   1319    1.1   thorpej 	if (sc->sc_ih == NULL) {
   1320  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
   1321    1.1   thorpej 		if (intrstr != NULL)
   1322  1.181     njoly 			aprint_error(" at %s", intrstr);
   1323  1.181     njoly 		aprint_error("\n");
   1324    1.1   thorpej 		return;
   1325    1.1   thorpej 	}
   1326  1.160  christos 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   1327   1.52   thorpej 
   1328   1.52   thorpej 	/*
   1329  1.199   msaitoh 	 * Check the function ID (unit number of the chip).
   1330  1.199   msaitoh 	 */
   1331  1.199   msaitoh 	if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
   1332  1.199   msaitoh 	    || (sc->sc_type ==  WM_T_82571) || (sc->sc_type == WM_T_80003)
   1333  1.208   msaitoh 	    || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1334  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   1335  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   1336  1.199   msaitoh 		sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
   1337  1.199   msaitoh 		    >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
   1338  1.199   msaitoh 	else
   1339  1.199   msaitoh 		sc->sc_funcid = 0;
   1340  1.199   msaitoh 
   1341  1.199   msaitoh 	/*
   1342   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   1343   1.52   thorpej 	 */
   1344   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   1345   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   1346   1.52   thorpej 		sc->sc_bus_speed = 33;
   1347   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   1348   1.73      tron 		/*
   1349   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   1350   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   1351   1.73      tron 		 */
   1352   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   1353   1.73      tron 		sc->sc_bus_speed = 66;
   1354  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1355  1.160  christos 		    "Communication Streaming Architecture\n");
   1356   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   1357  1.142        ad 			callout_init(&sc->sc_txfifo_ch, 0);
   1358   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   1359   1.78   thorpej 					wm_82547_txfifo_stall, sc);
   1360  1.160  christos 			aprint_verbose_dev(sc->sc_dev,
   1361  1.160  christos 			    "using 82547 Tx FIFO stall work-around\n");
   1362   1.78   thorpej 		}
   1363  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   1364  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   1365  1.167   msaitoh 		if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   1366  1.190   msaitoh 		    && (sc->sc_type != WM_T_ICH10)
   1367  1.221   msaitoh 		    && (sc->sc_type != WM_T_PCH)
   1368  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH2)
   1369  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH_LPT)) {
   1370  1.139    bouyer 			sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
   1371  1.221   msaitoh 			/* ICH* and PCH* have no PCIe capability registers */
   1372  1.199   msaitoh 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1373  1.199   msaitoh 				PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
   1374  1.199   msaitoh 				NULL) == 0)
   1375  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   1376  1.199   msaitoh 				    "unable to find PCIe capability\n");
   1377  1.199   msaitoh 		}
   1378  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
   1379   1.73      tron 	} else {
   1380   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   1381   1.52   thorpej 		if (reg & STATUS_BUS64)
   1382   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   1383  1.176   msaitoh 		if ((reg & STATUS_PCIX_MODE) != 0) {
   1384   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   1385   1.54   thorpej 
   1386   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   1387   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1388  1.199   msaitoh 				PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
   1389  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1390  1.160  christos 				    "unable to find PCIX capability\n");
   1391   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   1392   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   1393   1.54   thorpej 				/*
   1394   1.54   thorpej 				 * Work around a problem caused by the BIOS
   1395   1.54   thorpej 				 * setting the max memory read byte count
   1396   1.54   thorpej 				 * incorrectly.
   1397   1.54   thorpej 				 */
   1398   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1399  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_CMD);
   1400   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1401  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_STATUS);
   1402   1.54   thorpej 
   1403   1.54   thorpej 				bytecnt =
   1404  1.248   msaitoh 				    (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
   1405  1.248   msaitoh 				    PCIX_CMD_BYTECNT_SHIFT;
   1406   1.54   thorpej 				maxb =
   1407  1.248   msaitoh 				    (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
   1408  1.248   msaitoh 				    PCIX_STATUS_MAXB_SHIFT;
   1409   1.54   thorpej 				if (bytecnt > maxb) {
   1410  1.160  christos 					aprint_verbose_dev(sc->sc_dev,
   1411  1.160  christos 					    "resetting PCI-X MMRBC: %d -> %d\n",
   1412   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   1413   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   1414  1.248   msaitoh 					    ~PCIX_CMD_BYTECNT_MASK) |
   1415  1.248   msaitoh 					   (maxb << PCIX_CMD_BYTECNT_SHIFT);
   1416   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   1417  1.248   msaitoh 					    sc->sc_pcixe_capoff + PCIX_CMD,
   1418   1.54   thorpej 					    pcix_cmd);
   1419   1.54   thorpej 				}
   1420   1.54   thorpej 			}
   1421   1.54   thorpej 		}
   1422   1.52   thorpej 		/*
   1423   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   1424   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   1425   1.52   thorpej 		 * a higher speed.
   1426   1.52   thorpej 		 */
   1427   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   1428   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   1429   1.52   thorpej 								      : 66;
   1430   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   1431   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   1432   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   1433   1.52   thorpej 				sc->sc_bus_speed = 66;
   1434   1.52   thorpej 				break;
   1435   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   1436   1.52   thorpej 				sc->sc_bus_speed = 100;
   1437   1.52   thorpej 				break;
   1438   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   1439   1.52   thorpej 				sc->sc_bus_speed = 133;
   1440   1.52   thorpej 				break;
   1441   1.52   thorpej 			default:
   1442  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1443  1.158    cegger 				    "unknown PCIXSPD %d; assuming 66MHz\n",
   1444   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   1445   1.52   thorpej 				sc->sc_bus_speed = 66;
   1446  1.189   msaitoh 				break;
   1447   1.52   thorpej 			}
   1448   1.52   thorpej 		} else
   1449   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   1450  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
   1451   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   1452   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   1453   1.52   thorpej 	}
   1454    1.1   thorpej 
   1455    1.1   thorpej 	/*
   1456    1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1457    1.1   thorpej 	 * DMA map for it.
   1458   1.69   thorpej 	 *
   1459   1.69   thorpej 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   1460   1.69   thorpej 	 * memory.  So must Rx descriptors.  We simplify by allocating
   1461   1.69   thorpej 	 * both sets within the same 4G segment.
   1462    1.1   thorpej 	 */
   1463   1.75   thorpej 	WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
   1464   1.75   thorpej 	    WM_NTXDESC_82542 : WM_NTXDESC_82544;
   1465  1.201   msaitoh 	sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
   1466   1.75   thorpej 	    sizeof(struct wm_control_data_82542) :
   1467   1.75   thorpej 	    sizeof(struct wm_control_data_82544);
   1468  1.201   msaitoh 	if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
   1469  1.201   msaitoh 		    (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
   1470  1.201   msaitoh 		    &sc->sc_cd_rseg, 0)) != 0) {
   1471  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1472  1.158    cegger 		    "unable to allocate control data, error = %d\n",
   1473  1.158    cegger 		    error);
   1474    1.1   thorpej 		goto fail_0;
   1475    1.1   thorpej 	}
   1476    1.1   thorpej 
   1477  1.201   msaitoh 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
   1478  1.201   msaitoh 		    sc->sc_cd_rseg, sc->sc_cd_size,
   1479  1.194   msaitoh 		    (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
   1480  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1481  1.160  christos 		    "unable to map control data, error = %d\n", error);
   1482    1.1   thorpej 		goto fail_1;
   1483    1.1   thorpej 	}
   1484    1.1   thorpej 
   1485  1.201   msaitoh 	if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
   1486  1.201   msaitoh 		    sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
   1487  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1488  1.160  christos 		    "unable to create control data DMA map, error = %d\n",
   1489  1.160  christos 		    error);
   1490    1.1   thorpej 		goto fail_2;
   1491    1.1   thorpej 	}
   1492    1.1   thorpej 
   1493    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1494  1.201   msaitoh 		    sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
   1495  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1496  1.158    cegger 		    "unable to load control data DMA map, error = %d\n",
   1497  1.158    cegger 		    error);
   1498    1.1   thorpej 		goto fail_3;
   1499    1.1   thorpej 	}
   1500    1.1   thorpej 
   1501    1.1   thorpej 	/*
   1502    1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1503    1.1   thorpej 	 */
   1504   1.74      tron 	WM_TXQUEUELEN(sc) =
   1505   1.74      tron 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   1506   1.74      tron 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   1507   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1508   1.82   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   1509  1.194   msaitoh 			    WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   1510  1.194   msaitoh 			    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1511  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1512  1.160  christos 			    "unable to create Tx DMA map %d, error = %d\n",
   1513  1.160  christos 			    i, error);
   1514    1.1   thorpej 			goto fail_4;
   1515    1.1   thorpej 		}
   1516    1.1   thorpej 	}
   1517    1.1   thorpej 
   1518    1.1   thorpej 	/*
   1519    1.1   thorpej 	 * Create the receive buffer DMA maps.
   1520    1.1   thorpej 	 */
   1521    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1522    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1523  1.194   msaitoh 			    MCLBYTES, 0, 0,
   1524  1.194   msaitoh 			    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1525  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1526  1.160  christos 			    "unable to create Rx DMA map %d error = %d\n",
   1527  1.160  christos 			    i, error);
   1528    1.1   thorpej 			goto fail_5;
   1529    1.1   thorpej 		}
   1530    1.1   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1531    1.1   thorpej 	}
   1532    1.1   thorpej 
   1533  1.127    bouyer 	/* clear interesting stat counters */
   1534  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   1535  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   1536  1.127    bouyer 
   1537  1.221   msaitoh 	/* get PHY control from SMBus to PCIe */
   1538  1.249   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   1539  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   1540  1.221   msaitoh 		wm_smbustopci(sc);
   1541  1.221   msaitoh 
   1542    1.1   thorpej 	/*
   1543    1.1   thorpej 	 * Reset the chip to a known state.
   1544    1.1   thorpej 	 */
   1545    1.1   thorpej 	wm_reset(sc);
   1546    1.1   thorpej 
   1547    1.1   thorpej 	/*
   1548   1.44   thorpej 	 * Get some information about the EEPROM.
   1549   1.44   thorpej 	 */
   1550  1.185   msaitoh 	switch (sc->sc_type) {
   1551  1.185   msaitoh 	case WM_T_82542_2_0:
   1552  1.185   msaitoh 	case WM_T_82542_2_1:
   1553  1.185   msaitoh 	case WM_T_82543:
   1554  1.185   msaitoh 	case WM_T_82544:
   1555  1.185   msaitoh 		/* Microwire */
   1556  1.185   msaitoh 		sc->sc_ee_addrbits = 6;
   1557  1.185   msaitoh 		break;
   1558  1.185   msaitoh 	case WM_T_82540:
   1559  1.185   msaitoh 	case WM_T_82545:
   1560  1.185   msaitoh 	case WM_T_82545_3:
   1561  1.185   msaitoh 	case WM_T_82546:
   1562  1.185   msaitoh 	case WM_T_82546_3:
   1563  1.185   msaitoh 		/* Microwire */
   1564  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1565  1.185   msaitoh 		if (reg & EECD_EE_SIZE)
   1566  1.185   msaitoh 			sc->sc_ee_addrbits = 8;
   1567  1.185   msaitoh 		else
   1568  1.185   msaitoh 			sc->sc_ee_addrbits = 6;
   1569  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1570  1.185   msaitoh 		break;
   1571  1.185   msaitoh 	case WM_T_82541:
   1572  1.185   msaitoh 	case WM_T_82541_2:
   1573  1.185   msaitoh 	case WM_T_82547:
   1574  1.185   msaitoh 	case WM_T_82547_2:
   1575  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1576  1.185   msaitoh 		if (reg & EECD_EE_TYPE) {
   1577  1.185   msaitoh 			/* SPI */
   1578  1.199   msaitoh 			wm_set_spiaddrbits(sc);
   1579  1.185   msaitoh 		} else
   1580  1.185   msaitoh 			/* Microwire */
   1581  1.185   msaitoh 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
   1582  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1583  1.185   msaitoh 		break;
   1584  1.185   msaitoh 	case WM_T_82571:
   1585  1.185   msaitoh 	case WM_T_82572:
   1586  1.185   msaitoh 		/* SPI */
   1587  1.199   msaitoh 		wm_set_spiaddrbits(sc);
   1588  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1589  1.185   msaitoh 		break;
   1590  1.185   msaitoh 	case WM_T_82573:
   1591  1.185   msaitoh 	case WM_T_82574:
   1592  1.185   msaitoh 	case WM_T_82583:
   1593  1.185   msaitoh 		if (wm_is_onboard_nvm_eeprom(sc) == 0)
   1594  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH;
   1595  1.185   msaitoh 		else {
   1596  1.185   msaitoh 			/* SPI */
   1597  1.199   msaitoh 			wm_set_spiaddrbits(sc);
   1598  1.185   msaitoh 		}
   1599  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   1600  1.185   msaitoh 		break;
   1601  1.199   msaitoh 	case WM_T_82575:
   1602  1.199   msaitoh 	case WM_T_82576:
   1603  1.199   msaitoh 	case WM_T_82580:
   1604  1.199   msaitoh 	case WM_T_82580ER:
   1605  1.228   msaitoh 	case WM_T_I350:
   1606  1.265   msaitoh 	case WM_T_I354: /* XXXX ok? */
   1607  1.185   msaitoh 	case WM_T_80003:
   1608  1.185   msaitoh 		/* SPI */
   1609  1.199   msaitoh 		wm_set_spiaddrbits(sc);
   1610  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
   1611  1.185   msaitoh 		break;
   1612  1.185   msaitoh 	case WM_T_ICH8:
   1613  1.185   msaitoh 	case WM_T_ICH9:
   1614  1.185   msaitoh 	case WM_T_ICH10:
   1615  1.190   msaitoh 	case WM_T_PCH:
   1616  1.221   msaitoh 	case WM_T_PCH2:
   1617  1.249   msaitoh 	case WM_T_PCH_LPT:
   1618  1.185   msaitoh 		/* FLASH */
   1619  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
   1620  1.139    bouyer 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
   1621  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   1622  1.139    bouyer 		    &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
   1623  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1624  1.160  christos 			    "can't map FLASH registers\n");
   1625  1.139    bouyer 			return;
   1626  1.139    bouyer 		}
   1627  1.185   msaitoh 		reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   1628  1.185   msaitoh 		sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
   1629  1.139    bouyer 						ICH_FLASH_SECTOR_SIZE;
   1630  1.199   msaitoh 		sc->sc_ich8_flash_bank_size =
   1631  1.199   msaitoh 		    ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   1632  1.139    bouyer 		sc->sc_ich8_flash_bank_size -=
   1633  1.199   msaitoh 		    (reg & ICH_GFPREG_BASE_MASK);
   1634  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   1635  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   1636  1.185   msaitoh 		break;
   1637  1.247   msaitoh 	case WM_T_I210:
   1638  1.247   msaitoh 	case WM_T_I211:
   1639  1.247   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
   1640  1.247   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
   1641  1.247   msaitoh 		break;
   1642  1.185   msaitoh 	default:
   1643  1.185   msaitoh 		break;
   1644   1.44   thorpej 	}
   1645  1.112     gavan 
   1646  1.112     gavan 	/*
   1647  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   1648  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   1649  1.112     gavan 	 * that no EEPROM is attached.
   1650  1.112     gavan 	 */
   1651  1.185   msaitoh 	/*
   1652  1.185   msaitoh 	 * Validate the EEPROM checksum. If the checksum fails, flag
   1653  1.185   msaitoh 	 * this for later, so we can fail future reads from the EEPROM.
   1654  1.185   msaitoh 	 */
   1655  1.185   msaitoh 	if (wm_validate_eeprom_checksum(sc)) {
   1656  1.169   msaitoh 		/*
   1657  1.185   msaitoh 		 * Read twice again because some PCI-e parts fail the
   1658  1.185   msaitoh 		 * first check due to the link being in sleep state.
   1659  1.169   msaitoh 		 */
   1660  1.185   msaitoh 		if (wm_validate_eeprom_checksum(sc))
   1661  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   1662  1.169   msaitoh 	}
   1663  1.185   msaitoh 
   1664  1.184   msaitoh 	/* Set device properties (macflags) */
   1665  1.183   msaitoh 	prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
   1666  1.112     gavan 
   1667  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   1668  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
   1669  1.247   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW) {
   1670  1.247   msaitoh 		aprint_verbose_dev(sc->sc_dev, "FLASH(HW)\n");
   1671  1.247   msaitoh 	} else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   1672  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "FLASH\n");
   1673  1.117   msaitoh 	} else {
   1674  1.112     gavan 		if (sc->sc_flags & WM_F_EEPROM_SPI)
   1675  1.112     gavan 			eetype = "SPI";
   1676  1.112     gavan 		else
   1677  1.112     gavan 			eetype = "MicroWire";
   1678  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1679  1.160  christos 		    "%u word (%d address bits) %s EEPROM\n",
   1680  1.158    cegger 		    1U << sc->sc_ee_addrbits,
   1681  1.112     gavan 		    sc->sc_ee_addrbits, eetype);
   1682  1.112     gavan 	}
   1683  1.112     gavan 
   1684  1.261   msaitoh 	switch (sc->sc_type) {
   1685  1.261   msaitoh 	case WM_T_82571:
   1686  1.261   msaitoh 	case WM_T_82572:
   1687  1.261   msaitoh 	case WM_T_82573:
   1688  1.261   msaitoh 	case WM_T_82574:
   1689  1.261   msaitoh 	case WM_T_82583:
   1690  1.261   msaitoh 	case WM_T_80003:
   1691  1.261   msaitoh 	case WM_T_ICH8:
   1692  1.261   msaitoh 	case WM_T_ICH9:
   1693  1.261   msaitoh 	case WM_T_ICH10:
   1694  1.261   msaitoh 	case WM_T_PCH:
   1695  1.261   msaitoh 	case WM_T_PCH2:
   1696  1.261   msaitoh 	case WM_T_PCH_LPT:
   1697  1.263   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   1698  1.261   msaitoh 			wm_get_hw_control(sc);
   1699  1.261   msaitoh 		break;
   1700  1.261   msaitoh 	default:
   1701  1.261   msaitoh 		break;
   1702  1.261   msaitoh 	}
   1703  1.261   msaitoh 	wm_get_wakeup(sc);
   1704  1.113     gavan 	/*
   1705  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   1706  1.113     gavan 	 * in device properties.
   1707  1.113     gavan 	 */
   1708  1.195    martin 	ea = prop_dictionary_get(dict, "mac-address");
   1709  1.115   thorpej 	if (ea != NULL) {
   1710  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   1711  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   1712  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   1713  1.115   thorpej 	} else {
   1714  1.210   msaitoh 		if (wm_read_mac_addr(sc, enaddr) != 0) {
   1715  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1716  1.160  christos 			    "unable to read Ethernet address\n");
   1717  1.210   msaitoh 			return;
   1718  1.210   msaitoh 		}
   1719   1.17   thorpej 	}
   1720   1.17   thorpej 
   1721  1.160  christos 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
   1722    1.1   thorpej 	    ether_sprintf(enaddr));
   1723    1.1   thorpej 
   1724    1.1   thorpej 	/*
   1725    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   1726    1.1   thorpej 	 * bits in the control registers based on their contents.
   1727    1.1   thorpej 	 */
   1728  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg1");
   1729  1.115   thorpej 	if (pn != NULL) {
   1730  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1731  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   1732  1.115   thorpej 	} else {
   1733  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
   1734  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
   1735  1.113     gavan 			return;
   1736  1.113     gavan 		}
   1737   1.51   thorpej 	}
   1738  1.115   thorpej 
   1739  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg2");
   1740  1.115   thorpej 	if (pn != NULL) {
   1741  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1742  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   1743  1.115   thorpej 	} else {
   1744  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
   1745  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
   1746  1.113     gavan 			return;
   1747  1.113     gavan 		}
   1748   1.51   thorpej 	}
   1749  1.115   thorpej 
   1750  1.203   msaitoh 	/* check for WM_F_WOL */
   1751  1.203   msaitoh 	switch (sc->sc_type) {
   1752  1.203   msaitoh 	case WM_T_82542_2_0:
   1753  1.203   msaitoh 	case WM_T_82542_2_1:
   1754  1.203   msaitoh 	case WM_T_82543:
   1755  1.203   msaitoh 		/* dummy? */
   1756  1.203   msaitoh 		eeprom_data = 0;
   1757  1.203   msaitoh 		apme_mask = EEPROM_CFG3_APME;
   1758  1.203   msaitoh 		break;
   1759  1.203   msaitoh 	case WM_T_82544:
   1760  1.203   msaitoh 		apme_mask = EEPROM_CFG2_82544_APM_EN;
   1761  1.203   msaitoh 		eeprom_data = cfg2;
   1762  1.203   msaitoh 		break;
   1763  1.203   msaitoh 	case WM_T_82546:
   1764  1.203   msaitoh 	case WM_T_82546_3:
   1765  1.203   msaitoh 	case WM_T_82571:
   1766  1.203   msaitoh 	case WM_T_82572:
   1767  1.203   msaitoh 	case WM_T_82573:
   1768  1.203   msaitoh 	case WM_T_82574:
   1769  1.203   msaitoh 	case WM_T_82583:
   1770  1.203   msaitoh 	case WM_T_80003:
   1771  1.203   msaitoh 	default:
   1772  1.203   msaitoh 		apme_mask = EEPROM_CFG3_APME;
   1773  1.203   msaitoh 		wm_read_eeprom(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
   1774  1.203   msaitoh 		    : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
   1775  1.203   msaitoh 		break;
   1776  1.203   msaitoh 	case WM_T_82575:
   1777  1.203   msaitoh 	case WM_T_82576:
   1778  1.203   msaitoh 	case WM_T_82580:
   1779  1.203   msaitoh 	case WM_T_82580ER:
   1780  1.228   msaitoh 	case WM_T_I350:
   1781  1.265   msaitoh 	case WM_T_I354: /* XXX ok? */
   1782  1.203   msaitoh 	case WM_T_ICH8:
   1783  1.203   msaitoh 	case WM_T_ICH9:
   1784  1.203   msaitoh 	case WM_T_ICH10:
   1785  1.203   msaitoh 	case WM_T_PCH:
   1786  1.221   msaitoh 	case WM_T_PCH2:
   1787  1.249   msaitoh 	case WM_T_PCH_LPT:
   1788  1.228   msaitoh 		/* XXX The funcid should be checked on some devices */
   1789  1.203   msaitoh 		apme_mask = WUC_APME;
   1790  1.203   msaitoh 		eeprom_data = CSR_READ(sc, WMREG_WUC);
   1791  1.203   msaitoh 		break;
   1792  1.203   msaitoh 	}
   1793  1.203   msaitoh 
   1794  1.203   msaitoh 	/* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
   1795  1.203   msaitoh 	if ((eeprom_data & apme_mask) != 0)
   1796  1.203   msaitoh 		sc->sc_flags |= WM_F_WOL;
   1797  1.203   msaitoh #ifdef WM_DEBUG
   1798  1.203   msaitoh 	if ((sc->sc_flags & WM_F_WOL) != 0)
   1799  1.203   msaitoh 		printf("WOL\n");
   1800  1.203   msaitoh #endif
   1801  1.203   msaitoh 
   1802  1.203   msaitoh 	/*
   1803  1.203   msaitoh 	 * XXX need special handling for some multiple port cards
   1804  1.203   msaitoh 	 * to disable a paticular port.
   1805  1.203   msaitoh 	 */
   1806  1.203   msaitoh 
   1807   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1808  1.182   msaitoh 		pn = prop_dictionary_get(dict, "i82543-swdpin");
   1809  1.115   thorpej 		if (pn != NULL) {
   1810  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1811  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   1812  1.115   thorpej 		} else {
   1813  1.113     gavan 			if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
   1814  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1815  1.160  christos 				    "unable to read SWDPIN\n");
   1816  1.113     gavan 				return;
   1817  1.113     gavan 			}
   1818   1.51   thorpej 		}
   1819   1.51   thorpej 	}
   1820    1.1   thorpej 
   1821    1.1   thorpej 	if (cfg1 & EEPROM_CFG1_ILOS)
   1822    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   1823   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1824    1.1   thorpej 		sc->sc_ctrl |=
   1825    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   1826    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1827    1.1   thorpej 		sc->sc_ctrl |=
   1828    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   1829    1.1   thorpej 		    CTRL_SWDPINS_SHIFT;
   1830    1.1   thorpej 	} else {
   1831    1.1   thorpej 		sc->sc_ctrl |=
   1832    1.1   thorpej 		    ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   1833    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1834    1.1   thorpej 	}
   1835    1.1   thorpej 
   1836    1.1   thorpej #if 0
   1837   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1838    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS0)
   1839    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   1840    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS1)
   1841    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   1842    1.1   thorpej 		sc->sc_ctrl_ext |=
   1843    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   1844    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1845    1.1   thorpej 		sc->sc_ctrl_ext |=
   1846    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   1847    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   1848    1.1   thorpej 	} else {
   1849    1.1   thorpej 		sc->sc_ctrl_ext |=
   1850    1.1   thorpej 		    ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   1851    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1852    1.1   thorpej 	}
   1853    1.1   thorpej #endif
   1854    1.1   thorpej 
   1855    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   1856    1.1   thorpej #if 0
   1857    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   1858    1.1   thorpej #endif
   1859    1.1   thorpej 
   1860    1.1   thorpej 	/*
   1861    1.1   thorpej 	 * Set up some register offsets that are different between
   1862   1.11   thorpej 	 * the i82542 and the i82543 and later chips.
   1863    1.1   thorpej 	 */
   1864   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1865    1.1   thorpej 		sc->sc_rdt_reg = WMREG_OLD_RDT0;
   1866    1.1   thorpej 		sc->sc_tdt_reg = WMREG_OLD_TDT;
   1867    1.1   thorpej 	} else {
   1868    1.1   thorpej 		sc->sc_rdt_reg = WMREG_RDT;
   1869    1.1   thorpej 		sc->sc_tdt_reg = WMREG_TDT;
   1870    1.1   thorpej 	}
   1871    1.1   thorpej 
   1872  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   1873  1.192   msaitoh 		uint16_t val;
   1874  1.192   msaitoh 
   1875  1.192   msaitoh 		/* Save the NVM K1 bit setting */
   1876  1.192   msaitoh 		wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
   1877  1.192   msaitoh 
   1878  1.192   msaitoh 		if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
   1879  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 1;
   1880  1.192   msaitoh 		else
   1881  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 0;
   1882  1.192   msaitoh 	}
   1883  1.192   msaitoh 
   1884    1.1   thorpej 	/*
   1885  1.199   msaitoh 	 * Determine if we're TBI,GMII or SGMII mode, and initialize the
   1886    1.1   thorpej 	 * media structures accordingly.
   1887    1.1   thorpej 	 */
   1888  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   1889  1.190   msaitoh 	    || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
   1890  1.249   msaitoh 	    || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
   1891  1.249   msaitoh 	    || sc->sc_type == WM_T_82573
   1892  1.185   msaitoh 	    || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
   1893  1.139    bouyer 		/* STATUS_TBIMODE reserved/reused, can't rely on it */
   1894  1.191   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   1895  1.139    bouyer 	} else if (sc->sc_type < WM_T_82543 ||
   1896    1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   1897    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000T)
   1898  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1899  1.160  christos 			    "WARNING: TBIMODE set on 1000BASE-T product!\n");
   1900    1.1   thorpej 		wm_tbi_mediainit(sc);
   1901    1.1   thorpej 	} else {
   1902  1.199   msaitoh 		switch (sc->sc_type) {
   1903  1.199   msaitoh 		case WM_T_82575:
   1904  1.199   msaitoh 		case WM_T_82576:
   1905  1.199   msaitoh 		case WM_T_82580:
   1906  1.199   msaitoh 		case WM_T_82580ER:
   1907  1.228   msaitoh 		case WM_T_I350:
   1908  1.265   msaitoh 		case WM_T_I354:
   1909  1.247   msaitoh 		case WM_T_I210:
   1910  1.247   msaitoh 		case WM_T_I211:
   1911  1.199   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   1912  1.199   msaitoh 			switch (reg & CTRL_EXT_LINK_MODE_MASK) {
   1913  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_1000KX:
   1914  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "1000KX\n");
   1915  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   1916  1.199   msaitoh 				    reg | CTRL_EXT_I2C_ENA);
   1917  1.265   msaitoh 				panic("not supported yet\n");
   1918  1.199   msaitoh 				break;
   1919  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_SGMII:
   1920  1.265   msaitoh 				if (wm_sgmii_uses_mdio(sc)) {
   1921  1.265   msaitoh 					aprint_verbose_dev(sc->sc_dev,
   1922  1.265   msaitoh 					    "SGMII(MDIO)\n");
   1923  1.265   msaitoh 					sc->sc_flags |= WM_F_SGMII;
   1924  1.265   msaitoh 					wm_gmii_mediainit(sc,
   1925  1.265   msaitoh 					    wmp->wmp_product);
   1926  1.265   msaitoh 					break;
   1927  1.265   msaitoh 				}
   1928  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
   1929  1.265   msaitoh 				/*FALLTHROUGH*/
   1930  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_PCIE_SERDES:
   1931  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SERDES\n");
   1932  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   1933  1.199   msaitoh 				    reg | CTRL_EXT_I2C_ENA);
   1934  1.199   msaitoh 				panic("not supported yet\n");
   1935  1.199   msaitoh 				break;
   1936  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_GMII:
   1937  1.199   msaitoh 			default:
   1938  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   1939  1.199   msaitoh 				    reg & ~CTRL_EXT_I2C_ENA);
   1940  1.199   msaitoh 				wm_gmii_mediainit(sc, wmp->wmp_product);
   1941  1.199   msaitoh 				break;
   1942  1.199   msaitoh 			}
   1943  1.199   msaitoh 			break;
   1944  1.199   msaitoh 		default:
   1945  1.199   msaitoh 			if (wmp->wmp_flags & WMP_F_1000X)
   1946  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   1947  1.199   msaitoh 				    "WARNING: TBIMODE clear on 1000BASE-X product!\n");
   1948  1.199   msaitoh 			wm_gmii_mediainit(sc, wmp->wmp_product);
   1949  1.199   msaitoh 		}
   1950    1.1   thorpej 	}
   1951    1.1   thorpej 
   1952    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   1953  1.160  christos 	xname = device_xname(sc->sc_dev);
   1954  1.160  christos 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
   1955    1.1   thorpej 	ifp->if_softc = sc;
   1956    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1957    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   1958  1.233   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   1959  1.232    bouyer 		ifp->if_start = wm_nq_start;
   1960  1.232    bouyer 	else
   1961  1.232    bouyer 		ifp->if_start = wm_start;
   1962    1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   1963    1.1   thorpej 	ifp->if_init = wm_init;
   1964    1.1   thorpej 	ifp->if_stop = wm_stop;
   1965   1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   1966    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1967    1.1   thorpej 
   1968  1.187   msaitoh 	/* Check for jumbo frame */
   1969  1.187   msaitoh 	switch (sc->sc_type) {
   1970  1.187   msaitoh 	case WM_T_82573:
   1971  1.187   msaitoh 		/* XXX limited to 9234 if ASPM is disabled */
   1972  1.187   msaitoh 		wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
   1973  1.187   msaitoh 		if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
   1974  1.187   msaitoh 			sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1975  1.187   msaitoh 		break;
   1976  1.187   msaitoh 	case WM_T_82571:
   1977  1.187   msaitoh 	case WM_T_82572:
   1978  1.187   msaitoh 	case WM_T_82574:
   1979  1.199   msaitoh 	case WM_T_82575:
   1980  1.199   msaitoh 	case WM_T_82576:
   1981  1.199   msaitoh 	case WM_T_82580:
   1982  1.199   msaitoh 	case WM_T_82580ER:
   1983  1.228   msaitoh 	case WM_T_I350:
   1984  1.265   msaitoh 	case WM_T_I354: /* XXXX ok? */
   1985  1.247   msaitoh 	case WM_T_I210:
   1986  1.247   msaitoh 	case WM_T_I211:
   1987  1.187   msaitoh 	case WM_T_80003:
   1988  1.187   msaitoh 	case WM_T_ICH9:
   1989  1.187   msaitoh 	case WM_T_ICH10:
   1990  1.221   msaitoh 	case WM_T_PCH2:	/* PCH2 supports 9K frame size */
   1991  1.249   msaitoh 	case WM_T_PCH_LPT:
   1992  1.187   msaitoh 		/* XXX limited to 9234 */
   1993  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1994  1.187   msaitoh 		break;
   1995  1.190   msaitoh 	case WM_T_PCH:
   1996  1.190   msaitoh 		/* XXX limited to 4096 */
   1997  1.190   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1998  1.190   msaitoh 		break;
   1999  1.187   msaitoh 	case WM_T_82542_2_0:
   2000  1.187   msaitoh 	case WM_T_82542_2_1:
   2001  1.187   msaitoh 	case WM_T_82583:
   2002  1.187   msaitoh 	case WM_T_ICH8:
   2003  1.187   msaitoh 		/* No support for jumbo frame */
   2004  1.187   msaitoh 		break;
   2005  1.187   msaitoh 	default:
   2006  1.187   msaitoh 		/* ETHER_MAX_LEN_JUMBO */
   2007  1.187   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2008  1.187   msaitoh 		break;
   2009  1.187   msaitoh 	}
   2010   1.41       tls 
   2011    1.1   thorpej 	/*
   2012   1.11   thorpej 	 * If we're a i82543 or greater, we can support VLANs.
   2013    1.1   thorpej 	 */
   2014  1.233   msaitoh 	if (sc->sc_type >= WM_T_82543)
   2015    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   2016  1.172    darran 		    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   2017    1.1   thorpej 
   2018    1.1   thorpej 	/*
   2019    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   2020   1.11   thorpej 	 * on i82543 and later.
   2021    1.1   thorpej 	 */
   2022  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   2023    1.1   thorpej 		ifp->if_capabilities |=
   2024  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2025  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2026  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   2027  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   2028  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   2029  1.130      yamt 	}
   2030  1.130      yamt 
   2031  1.130      yamt 	/*
   2032  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   2033  1.130      yamt 	 *
   2034  1.130      yamt 	 *	82541GI (8086:1076) ... no
   2035  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   2036  1.130      yamt 	 */
   2037  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   2038  1.130      yamt 		ifp->if_capabilities |=
   2039  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   2040  1.130      yamt 	}
   2041    1.1   thorpej 
   2042  1.198   msaitoh 	/*
   2043   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   2044   1.99      matt 	 * TCP segmentation offload.
   2045   1.99      matt 	 */
   2046  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   2047   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   2048  1.131      yamt 	}
   2049  1.131      yamt 
   2050  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   2051  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   2052  1.131      yamt 	}
   2053   1.99      matt 
   2054    1.1   thorpej 	/*
   2055    1.1   thorpej 	 * Attach the interface.
   2056    1.1   thorpej 	 */
   2057    1.1   thorpej 	if_attach(ifp);
   2058    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   2059  1.213   msaitoh 	ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
   2060  1.160  christos 	rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
   2061    1.1   thorpej 
   2062    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2063    1.1   thorpej 	/* Attach event counters. */
   2064    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   2065  1.160  christos 	    NULL, xname, "txsstall");
   2066    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   2067  1.160  christos 	    NULL, xname, "txdstall");
   2068   1.78   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
   2069  1.160  christos 	    NULL, xname, "txfifo_stall");
   2070    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
   2071  1.160  christos 	    NULL, xname, "txdw");
   2072    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
   2073  1.160  christos 	    NULL, xname, "txqe");
   2074    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   2075  1.160  christos 	    NULL, xname, "rxintr");
   2076    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   2077  1.160  christos 	    NULL, xname, "linkintr");
   2078    1.1   thorpej 
   2079    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   2080  1.160  christos 	    NULL, xname, "rxipsum");
   2081    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
   2082  1.160  christos 	    NULL, xname, "rxtusum");
   2083    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   2084  1.160  christos 	    NULL, xname, "txipsum");
   2085    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
   2086  1.160  christos 	    NULL, xname, "txtusum");
   2087  1.107      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
   2088  1.160  christos 	    NULL, xname, "txtusum6");
   2089    1.1   thorpej 
   2090   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
   2091  1.160  christos 	    NULL, xname, "txtso");
   2092  1.131      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
   2093  1.160  christos 	    NULL, xname, "txtso6");
   2094   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
   2095  1.160  christos 	    NULL, xname, "txtsopain");
   2096   1.99      matt 
   2097   1.75   thorpej 	for (i = 0; i < WM_NTXSEGS; i++) {
   2098  1.267  christos 		snprintf(wm_txseg_evcnt_names[i],
   2099  1.267  christos 		    sizeof(wm_txseg_evcnt_names[i]), "txseg%d", i);
   2100    1.2   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
   2101  1.160  christos 		    NULL, xname, wm_txseg_evcnt_names[i]);
   2102   1.75   thorpej 	}
   2103    1.2   thorpej 
   2104    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
   2105  1.160  christos 	    NULL, xname, "txdrop");
   2106    1.1   thorpej 
   2107    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
   2108  1.160  christos 	    NULL, xname, "tu");
   2109   1.71   thorpej 
   2110   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   2111  1.160  christos 	    NULL, xname, "tx_xoff");
   2112   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   2113  1.160  christos 	    NULL, xname, "tx_xon");
   2114   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   2115  1.160  christos 	    NULL, xname, "rx_xoff");
   2116   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   2117  1.160  christos 	    NULL, xname, "rx_xon");
   2118   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   2119  1.160  christos 	    NULL, xname, "rx_macctl");
   2120    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2121    1.1   thorpej 
   2122  1.203   msaitoh 	if (pmf_device_register(self, wm_suspend, wm_resume))
   2123  1.180   tsutsui 		pmf_class_network_register(self, ifp);
   2124  1.180   tsutsui 	else
   2125  1.149  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
   2126  1.123  jmcneill 
   2127    1.1   thorpej 	return;
   2128    1.1   thorpej 
   2129    1.1   thorpej 	/*
   2130    1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   2131    1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   2132    1.1   thorpej 	 */
   2133    1.1   thorpej  fail_5:
   2134    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   2135    1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   2136    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   2137    1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   2138    1.1   thorpej 	}
   2139    1.1   thorpej  fail_4:
   2140   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2141    1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   2142    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   2143    1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   2144    1.1   thorpej 	}
   2145    1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2146    1.1   thorpej  fail_3:
   2147    1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2148    1.1   thorpej  fail_2:
   2149  1.135  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2150  1.201   msaitoh 	    sc->sc_cd_size);
   2151    1.1   thorpej  fail_1:
   2152  1.201   msaitoh 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
   2153    1.1   thorpej  fail_0:
   2154    1.1   thorpej 	return;
   2155    1.1   thorpej }
   2156    1.1   thorpej 
   2157  1.201   msaitoh static int
   2158  1.201   msaitoh wm_detach(device_t self, int flags __unused)
   2159  1.201   msaitoh {
   2160  1.201   msaitoh 	struct wm_softc *sc = device_private(self);
   2161  1.201   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2162  1.201   msaitoh 	int i, s;
   2163  1.201   msaitoh 
   2164  1.201   msaitoh 	s = splnet();
   2165  1.201   msaitoh 	/* Stop the interface. Callouts are stopped in it. */
   2166  1.201   msaitoh 	wm_stop(ifp, 1);
   2167  1.201   msaitoh 	splx(s);
   2168  1.201   msaitoh 
   2169  1.201   msaitoh 	pmf_device_deregister(self);
   2170  1.201   msaitoh 
   2171  1.201   msaitoh 	/* Tell the firmware about the release */
   2172  1.201   msaitoh 	wm_release_manageability(sc);
   2173  1.212  jakllsch 	wm_release_hw_control(sc);
   2174  1.201   msaitoh 
   2175  1.201   msaitoh 	mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2176  1.201   msaitoh 
   2177  1.201   msaitoh 	/* Delete all remaining media. */
   2178  1.201   msaitoh 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2179  1.201   msaitoh 
   2180  1.201   msaitoh 	ether_ifdetach(ifp);
   2181  1.201   msaitoh 	if_detach(ifp);
   2182  1.201   msaitoh 
   2183  1.201   msaitoh 
   2184  1.246  christos 	/* Unload RX dmamaps and free mbufs */
   2185  1.201   msaitoh 	wm_rxdrain(sc);
   2186  1.201   msaitoh 
   2187  1.201   msaitoh 	/* Free dmamap. It's the same as the end of the wm_attach() function */
   2188  1.201   msaitoh 	for (i = 0; i < WM_NRXDESC; i++) {
   2189  1.201   msaitoh 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   2190  1.201   msaitoh 			bus_dmamap_destroy(sc->sc_dmat,
   2191  1.201   msaitoh 			    sc->sc_rxsoft[i].rxs_dmamap);
   2192  1.201   msaitoh 	}
   2193  1.201   msaitoh 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2194  1.201   msaitoh 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   2195  1.201   msaitoh 			bus_dmamap_destroy(sc->sc_dmat,
   2196  1.201   msaitoh 			    sc->sc_txsoft[i].txs_dmamap);
   2197  1.201   msaitoh 	}
   2198  1.201   msaitoh 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2199  1.201   msaitoh 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2200  1.201   msaitoh 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2201  1.201   msaitoh 	    sc->sc_cd_size);
   2202  1.201   msaitoh 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
   2203  1.201   msaitoh 
   2204  1.201   msaitoh 	/* Disestablish the interrupt handler */
   2205  1.201   msaitoh 	if (sc->sc_ih != NULL) {
   2206  1.201   msaitoh 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
   2207  1.201   msaitoh 		sc->sc_ih = NULL;
   2208  1.201   msaitoh 	}
   2209  1.201   msaitoh 
   2210  1.212  jakllsch 	/* Unmap the registers */
   2211  1.201   msaitoh 	if (sc->sc_ss) {
   2212  1.201   msaitoh 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
   2213  1.201   msaitoh 		sc->sc_ss = 0;
   2214  1.201   msaitoh 	}
   2215  1.201   msaitoh 
   2216  1.212  jakllsch 	if (sc->sc_ios) {
   2217  1.212  jakllsch 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
   2218  1.212  jakllsch 		sc->sc_ios = 0;
   2219  1.212  jakllsch 	}
   2220  1.201   msaitoh 
   2221  1.201   msaitoh 	return 0;
   2222  1.201   msaitoh }
   2223  1.201   msaitoh 
   2224    1.1   thorpej /*
   2225   1.86   thorpej  * wm_tx_offload:
   2226    1.1   thorpej  *
   2227    1.1   thorpej  *	Set up TCP/IP checksumming parameters for the
   2228    1.1   thorpej  *	specified packet.
   2229    1.1   thorpej  */
   2230    1.1   thorpej static int
   2231   1.86   thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   2232   1.65   tsutsui     uint8_t *fieldsp)
   2233    1.1   thorpej {
   2234    1.4   thorpej 	struct mbuf *m0 = txs->txs_mbuf;
   2235    1.1   thorpej 	struct livengood_tcpip_ctxdesc *t;
   2236   1.98   thorpej 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   2237  1.131      yamt 	uint32_t ipcse;
   2238   1.13   thorpej 	struct ether_header *eh;
   2239    1.1   thorpej 	int offset, iphl;
   2240   1.98   thorpej 	uint8_t fields;
   2241    1.1   thorpej 
   2242    1.1   thorpej 	/*
   2243    1.1   thorpej 	 * XXX It would be nice if the mbuf pkthdr had offset
   2244    1.1   thorpej 	 * fields for the protocol headers.
   2245    1.1   thorpej 	 */
   2246    1.1   thorpej 
   2247   1.13   thorpej 	eh = mtod(m0, struct ether_header *);
   2248   1.13   thorpej 	switch (htons(eh->ether_type)) {
   2249   1.13   thorpej 	case ETHERTYPE_IP:
   2250  1.107      yamt 	case ETHERTYPE_IPV6:
   2251   1.13   thorpej 		offset = ETHER_HDR_LEN;
   2252   1.35   thorpej 		break;
   2253   1.35   thorpej 
   2254   1.35   thorpej 	case ETHERTYPE_VLAN:
   2255   1.35   thorpej 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   2256   1.13   thorpej 		break;
   2257   1.13   thorpej 
   2258   1.13   thorpej 	default:
   2259   1.13   thorpej 		/*
   2260   1.13   thorpej 		 * Don't support this protocol or encapsulation.
   2261   1.13   thorpej 		 */
   2262   1.13   thorpej 		*fieldsp = 0;
   2263   1.13   thorpej 		*cmdp = 0;
   2264  1.194   msaitoh 		return 0;
   2265   1.13   thorpej 	}
   2266    1.1   thorpej 
   2267  1.107      yamt 	if ((m0->m_pkthdr.csum_flags &
   2268  1.107      yamt 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
   2269  1.107      yamt 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   2270  1.107      yamt 	} else {
   2271  1.107      yamt 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   2272  1.107      yamt 	}
   2273  1.131      yamt 	ipcse = offset + iphl - 1;
   2274    1.1   thorpej 
   2275   1.98   thorpej 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   2276   1.98   thorpej 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   2277   1.98   thorpej 	seg = 0;
   2278   1.98   thorpej 	fields = 0;
   2279   1.98   thorpej 
   2280  1.131      yamt 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   2281   1.99      matt 		int hlen = offset + iphl;
   2282  1.132   thorpej 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   2283  1.131      yamt 
   2284   1.99      matt 		if (__predict_false(m0->m_len <
   2285   1.99      matt 				    (hlen + sizeof(struct tcphdr)))) {
   2286   1.99      matt 			/*
   2287   1.99      matt 			 * TCP/IP headers are not in the first mbuf; we need
   2288   1.99      matt 			 * to do this the slow and painful way.  Let's just
   2289   1.99      matt 			 * hope this doesn't happen very often.
   2290   1.99      matt 			 */
   2291   1.99      matt 			struct tcphdr th;
   2292   1.99      matt 
   2293   1.99      matt 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   2294   1.99      matt 
   2295   1.99      matt 			m_copydata(m0, hlen, sizeof(th), &th);
   2296  1.131      yamt 			if (v4) {
   2297  1.131      yamt 				struct ip ip;
   2298   1.99      matt 
   2299  1.131      yamt 				m_copydata(m0, offset, sizeof(ip), &ip);
   2300  1.131      yamt 				ip.ip_len = 0;
   2301  1.131      yamt 				m_copyback(m0,
   2302  1.131      yamt 				    offset + offsetof(struct ip, ip_len),
   2303  1.131      yamt 				    sizeof(ip.ip_len), &ip.ip_len);
   2304  1.131      yamt 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   2305  1.131      yamt 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   2306  1.131      yamt 			} else {
   2307  1.131      yamt 				struct ip6_hdr ip6;
   2308   1.99      matt 
   2309  1.131      yamt 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   2310  1.131      yamt 				ip6.ip6_plen = 0;
   2311  1.131      yamt 				m_copyback(m0,
   2312  1.131      yamt 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   2313  1.131      yamt 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   2314  1.131      yamt 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   2315  1.131      yamt 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   2316  1.131      yamt 			}
   2317   1.99      matt 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   2318   1.99      matt 			    sizeof(th.th_sum), &th.th_sum);
   2319   1.99      matt 
   2320   1.99      matt 			hlen += th.th_off << 2;
   2321   1.99      matt 		} else {
   2322   1.99      matt 			/*
   2323   1.99      matt 			 * TCP/IP headers are in the first mbuf; we can do
   2324   1.99      matt 			 * this the easy way.
   2325   1.99      matt 			 */
   2326  1.131      yamt 			struct tcphdr *th;
   2327   1.99      matt 
   2328  1.131      yamt 			if (v4) {
   2329  1.131      yamt 				struct ip *ip =
   2330  1.135  christos 				    (void *)(mtod(m0, char *) + offset);
   2331  1.135  christos 				th = (void *)(mtod(m0, char *) + hlen);
   2332  1.131      yamt 
   2333  1.131      yamt 				ip->ip_len = 0;
   2334  1.131      yamt 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   2335  1.131      yamt 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   2336  1.131      yamt 			} else {
   2337  1.131      yamt 				struct ip6_hdr *ip6 =
   2338  1.131      yamt 				    (void *)(mtod(m0, char *) + offset);
   2339  1.131      yamt 				th = (void *)(mtod(m0, char *) + hlen);
   2340  1.131      yamt 
   2341  1.131      yamt 				ip6->ip6_plen = 0;
   2342  1.131      yamt 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   2343  1.131      yamt 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   2344  1.131      yamt 			}
   2345   1.99      matt 			hlen += th->th_off << 2;
   2346   1.99      matt 		}
   2347   1.99      matt 
   2348  1.131      yamt 		if (v4) {
   2349  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   2350  1.131      yamt 			cmdlen |= WTX_TCPIP_CMD_IP;
   2351  1.131      yamt 		} else {
   2352  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   2353  1.131      yamt 			ipcse = 0;
   2354  1.131      yamt 		}
   2355   1.99      matt 		cmd |= WTX_TCPIP_CMD_TSE;
   2356  1.131      yamt 		cmdlen |= WTX_TCPIP_CMD_TSE |
   2357   1.99      matt 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   2358   1.99      matt 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   2359   1.99      matt 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   2360   1.99      matt 	}
   2361   1.99      matt 
   2362   1.13   thorpej 	/*
   2363   1.13   thorpej 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   2364   1.13   thorpej 	 * offload feature, if we load the context descriptor, we
   2365   1.13   thorpej 	 * MUST provide valid values for IPCSS and TUCSS fields.
   2366   1.13   thorpej 	 */
   2367   1.13   thorpej 
   2368   1.87   thorpej 	ipcs = WTX_TCPIP_IPCSS(offset) |
   2369   1.87   thorpej 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   2370  1.131      yamt 	    WTX_TCPIP_IPCSE(ipcse);
   2371   1.99      matt 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
   2372    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txipsum);
   2373   1.65   tsutsui 		fields |= WTX_IXSM;
   2374   1.13   thorpej 	}
   2375    1.1   thorpej 
   2376    1.1   thorpej 	offset += iphl;
   2377    1.1   thorpej 
   2378   1.99      matt 	if (m0->m_pkthdr.csum_flags &
   2379   1.99      matt 	    (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
   2380    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   2381   1.65   tsutsui 		fields |= WTX_TXSM;
   2382   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   2383  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   2384  1.107      yamt 		    M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   2385  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2386  1.107      yamt 	} else if ((m0->m_pkthdr.csum_flags &
   2387  1.131      yamt 	    (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
   2388  1.107      yamt 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   2389  1.107      yamt 		fields |= WTX_TXSM;
   2390  1.107      yamt 		tucs = WTX_TCPIP_TUCSS(offset) |
   2391  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   2392  1.107      yamt 		    M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   2393  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2394   1.13   thorpej 	} else {
   2395   1.13   thorpej 		/* Just initialize it to a valid TCP context. */
   2396   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   2397   1.13   thorpej 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   2398   1.65   tsutsui 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2399   1.13   thorpej 	}
   2400    1.1   thorpej 
   2401   1.87   thorpej 	/* Fill in the context descriptor. */
   2402   1.87   thorpej 	t = (struct livengood_tcpip_ctxdesc *)
   2403   1.87   thorpej 	    &sc->sc_txdescs[sc->sc_txnext];
   2404   1.87   thorpej 	t->tcpip_ipcs = htole32(ipcs);
   2405   1.87   thorpej 	t->tcpip_tucs = htole32(tucs);
   2406   1.98   thorpej 	t->tcpip_cmdlen = htole32(cmdlen);
   2407   1.98   thorpej 	t->tcpip_seg = htole32(seg);
   2408   1.87   thorpej 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   2409    1.5   thorpej 
   2410   1.87   thorpej 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   2411   1.87   thorpej 	txs->txs_ndesc++;
   2412    1.1   thorpej 
   2413   1.98   thorpej 	*cmdp = cmd;
   2414    1.1   thorpej 	*fieldsp = fields;
   2415    1.1   thorpej 
   2416  1.194   msaitoh 	return 0;
   2417    1.1   thorpej }
   2418    1.1   thorpej 
   2419   1.75   thorpej static void
   2420   1.75   thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   2421   1.75   thorpej {
   2422   1.75   thorpej 	struct mbuf *m;
   2423   1.75   thorpej 	int i;
   2424   1.75   thorpej 
   2425  1.160  christos 	log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
   2426   1.75   thorpej 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   2427   1.84   thorpej 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   2428  1.160  christos 		    "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
   2429   1.75   thorpej 		    m->m_data, m->m_len, m->m_flags);
   2430  1.160  christos 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
   2431   1.84   thorpej 	    i, i == 1 ? "" : "s");
   2432   1.75   thorpej }
   2433   1.75   thorpej 
   2434    1.1   thorpej /*
   2435   1.78   thorpej  * wm_82547_txfifo_stall:
   2436   1.78   thorpej  *
   2437   1.78   thorpej  *	Callout used to wait for the 82547 Tx FIFO to drain,
   2438   1.78   thorpej  *	reset the FIFO pointers, and restart packet transmission.
   2439   1.78   thorpej  */
   2440   1.78   thorpej static void
   2441   1.78   thorpej wm_82547_txfifo_stall(void *arg)
   2442   1.78   thorpej {
   2443   1.78   thorpej 	struct wm_softc *sc = arg;
   2444   1.78   thorpej 	int s;
   2445   1.78   thorpej 
   2446   1.78   thorpej 	s = splnet();
   2447   1.78   thorpej 
   2448   1.78   thorpej 	if (sc->sc_txfifo_stall) {
   2449   1.78   thorpej 		if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
   2450   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   2451   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   2452   1.78   thorpej 			/*
   2453   1.78   thorpej 			 * Packets have drained.  Stop transmitter, reset
   2454   1.78   thorpej 			 * FIFO pointers, restart transmitter, and kick
   2455   1.78   thorpej 			 * the packet queue.
   2456   1.78   thorpej 			 */
   2457   1.78   thorpej 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   2458   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   2459   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
   2460   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
   2461   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
   2462   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
   2463   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   2464   1.78   thorpej 			CSR_WRITE_FLUSH(sc);
   2465   1.78   thorpej 
   2466   1.78   thorpej 			sc->sc_txfifo_head = 0;
   2467   1.78   thorpej 			sc->sc_txfifo_stall = 0;
   2468   1.78   thorpej 			wm_start(&sc->sc_ethercom.ec_if);
   2469   1.78   thorpej 		} else {
   2470   1.78   thorpej 			/*
   2471   1.78   thorpej 			 * Still waiting for packets to drain; try again in
   2472   1.78   thorpej 			 * another tick.
   2473   1.78   thorpej 			 */
   2474   1.78   thorpej 			callout_schedule(&sc->sc_txfifo_ch, 1);
   2475   1.78   thorpej 		}
   2476   1.78   thorpej 	}
   2477   1.78   thorpej 
   2478   1.78   thorpej 	splx(s);
   2479   1.78   thorpej }
   2480   1.78   thorpej 
   2481  1.221   msaitoh static void
   2482  1.221   msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, int on)
   2483  1.221   msaitoh {
   2484  1.221   msaitoh 	uint32_t reg;
   2485  1.221   msaitoh 
   2486  1.221   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   2487  1.221   msaitoh 
   2488  1.221   msaitoh 	if (on != 0)
   2489  1.221   msaitoh 		reg |= EXTCNFCTR_GATE_PHY_CFG;
   2490  1.221   msaitoh 	else
   2491  1.221   msaitoh 		reg &= ~EXTCNFCTR_GATE_PHY_CFG;
   2492  1.221   msaitoh 
   2493  1.221   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   2494  1.221   msaitoh }
   2495  1.221   msaitoh 
   2496   1.78   thorpej /*
   2497   1.78   thorpej  * wm_82547_txfifo_bugchk:
   2498   1.78   thorpej  *
   2499   1.78   thorpej  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   2500   1.78   thorpej  *	prevent enqueueing a packet that would wrap around the end
   2501   1.78   thorpej  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   2502   1.78   thorpej  *
   2503   1.78   thorpej  *	We do this by checking the amount of space before the end
   2504   1.78   thorpej  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   2505   1.78   thorpej  *	the Tx FIFO, wait for all remaining packets to drain, reset
   2506   1.78   thorpej  *	the internal FIFO pointers to the beginning, and restart
   2507   1.78   thorpej  *	transmission on the interface.
   2508   1.78   thorpej  */
   2509   1.78   thorpej #define	WM_FIFO_HDR		0x10
   2510   1.78   thorpej #define	WM_82547_PAD_LEN	0x3e0
   2511   1.78   thorpej static int
   2512   1.78   thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   2513   1.78   thorpej {
   2514   1.78   thorpej 	int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
   2515   1.78   thorpej 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   2516   1.78   thorpej 
   2517   1.78   thorpej 	/* Just return if already stalled. */
   2518   1.78   thorpej 	if (sc->sc_txfifo_stall)
   2519  1.194   msaitoh 		return 1;
   2520   1.78   thorpej 
   2521   1.78   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   2522   1.78   thorpej 		/* Stall only occurs in half-duplex mode. */
   2523   1.78   thorpej 		goto send_packet;
   2524   1.78   thorpej 	}
   2525   1.78   thorpej 
   2526   1.78   thorpej 	if (len >= WM_82547_PAD_LEN + space) {
   2527   1.78   thorpej 		sc->sc_txfifo_stall = 1;
   2528   1.78   thorpej 		callout_schedule(&sc->sc_txfifo_ch, 1);
   2529  1.194   msaitoh 		return 1;
   2530   1.78   thorpej 	}
   2531   1.78   thorpej 
   2532   1.78   thorpej  send_packet:
   2533   1.78   thorpej 	sc->sc_txfifo_head += len;
   2534   1.78   thorpej 	if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
   2535   1.78   thorpej 		sc->sc_txfifo_head -= sc->sc_txfifo_size;
   2536   1.78   thorpej 
   2537  1.194   msaitoh 	return 0;
   2538   1.78   thorpej }
   2539   1.78   thorpej 
   2540   1.78   thorpej /*
   2541    1.1   thorpej  * wm_start:		[ifnet interface function]
   2542    1.1   thorpej  *
   2543    1.1   thorpej  *	Start packet transmission on the interface.
   2544    1.1   thorpej  */
   2545   1.47   thorpej static void
   2546    1.1   thorpej wm_start(struct ifnet *ifp)
   2547    1.1   thorpej {
   2548    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2549   1.30    itojun 	struct mbuf *m0;
   2550   1.30    itojun 	struct m_tag *mtag;
   2551    1.1   thorpej 	struct wm_txsoft *txs;
   2552    1.1   thorpej 	bus_dmamap_t dmamap;
   2553   1.99      matt 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   2554   1.80   thorpej 	bus_addr_t curaddr;
   2555   1.80   thorpej 	bus_size_t seglen, curlen;
   2556   1.65   tsutsui 	uint32_t cksumcmd;
   2557   1.65   tsutsui 	uint8_t cksumfields;
   2558    1.1   thorpej 
   2559    1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   2560    1.1   thorpej 		return;
   2561    1.1   thorpej 
   2562    1.1   thorpej 	/*
   2563    1.1   thorpej 	 * Remember the previous number of free descriptors.
   2564    1.1   thorpej 	 */
   2565    1.1   thorpej 	ofree = sc->sc_txfree;
   2566    1.1   thorpej 
   2567    1.1   thorpej 	/*
   2568    1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   2569    1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   2570    1.1   thorpej 	 * descriptors.
   2571    1.1   thorpej 	 */
   2572    1.1   thorpej 	for (;;) {
   2573    1.1   thorpej 		/* Grab a packet off the queue. */
   2574    1.1   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   2575    1.1   thorpej 		if (m0 == NULL)
   2576    1.1   thorpej 			break;
   2577    1.1   thorpej 
   2578    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2579    1.1   thorpej 		    ("%s: TX: have packet to transmit: %p\n",
   2580  1.160  christos 		    device_xname(sc->sc_dev), m0));
   2581    1.1   thorpej 
   2582    1.1   thorpej 		/* Get a work queue entry. */
   2583   1.74      tron 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   2584   1.10   thorpej 			wm_txintr(sc);
   2585   1.10   thorpej 			if (sc->sc_txsfree == 0) {
   2586   1.10   thorpej 				DPRINTF(WM_DEBUG_TX,
   2587   1.10   thorpej 				    ("%s: TX: no free job descriptors\n",
   2588  1.160  christos 					device_xname(sc->sc_dev)));
   2589   1.10   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   2590   1.10   thorpej 				break;
   2591   1.10   thorpej 			}
   2592    1.1   thorpej 		}
   2593    1.1   thorpej 
   2594    1.1   thorpej 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   2595    1.1   thorpej 		dmamap = txs->txs_dmamap;
   2596    1.1   thorpej 
   2597  1.131      yamt 		use_tso = (m0->m_pkthdr.csum_flags &
   2598  1.131      yamt 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   2599   1.99      matt 
   2600   1.99      matt 		/*
   2601   1.99      matt 		 * So says the Linux driver:
   2602   1.99      matt 		 * The controller does a simple calculation to make sure
   2603   1.99      matt 		 * there is enough room in the FIFO before initiating the
   2604   1.99      matt 		 * DMA for each buffer.  The calc is:
   2605   1.99      matt 		 *	4 = ceil(buffer len / MSS)
   2606   1.99      matt 		 * To make sure we don't overrun the FIFO, adjust the max
   2607   1.99      matt 		 * buffer len if the MSS drops.
   2608   1.99      matt 		 */
   2609   1.99      matt 		dmamap->dm_maxsegsz =
   2610   1.99      matt 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   2611   1.99      matt 		    ? m0->m_pkthdr.segsz << 2
   2612   1.99      matt 		    : WTX_MAX_LEN;
   2613   1.99      matt 
   2614    1.1   thorpej 		/*
   2615    1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   2616    1.1   thorpej 		 * didn't fit in the allotted number of segments, or we
   2617    1.1   thorpej 		 * were short on resources.  For the too-many-segments
   2618    1.1   thorpej 		 * case, we simply report an error and drop the packet,
   2619    1.1   thorpej 		 * since we can't sanely copy a jumbo packet to a single
   2620    1.1   thorpej 		 * buffer.
   2621    1.1   thorpej 		 */
   2622    1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   2623    1.1   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   2624    1.1   thorpej 		if (error) {
   2625    1.1   thorpej 			if (error == EFBIG) {
   2626    1.1   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   2627   1.84   thorpej 				log(LOG_ERR, "%s: Tx packet consumes too many "
   2628    1.1   thorpej 				    "DMA segments, dropping...\n",
   2629  1.160  christos 				    device_xname(sc->sc_dev));
   2630    1.1   thorpej 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   2631   1.75   thorpej 				wm_dump_mbuf_chain(sc, m0);
   2632    1.1   thorpej 				m_freem(m0);
   2633    1.1   thorpej 				continue;
   2634    1.1   thorpej 			}
   2635    1.1   thorpej 			/*
   2636    1.1   thorpej 			 * Short on resources, just stop for now.
   2637    1.1   thorpej 			 */
   2638    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2639    1.1   thorpej 			    ("%s: TX: dmamap load failed: %d\n",
   2640  1.160  christos 			    device_xname(sc->sc_dev), error));
   2641    1.1   thorpej 			break;
   2642    1.1   thorpej 		}
   2643    1.1   thorpej 
   2644   1.80   thorpej 		segs_needed = dmamap->dm_nsegs;
   2645   1.99      matt 		if (use_tso) {
   2646   1.99      matt 			/* For sentinel descriptor; see below. */
   2647   1.99      matt 			segs_needed++;
   2648   1.99      matt 		}
   2649   1.80   thorpej 
   2650    1.1   thorpej 		/*
   2651    1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   2652    1.1   thorpej 		 * the packet.  Note, we always reserve one descriptor
   2653    1.1   thorpej 		 * at the end of the ring due to the semantics of the
   2654    1.1   thorpej 		 * TDT register, plus one more in the event we need
   2655   1.87   thorpej 		 * to load offload context.
   2656    1.1   thorpej 		 */
   2657   1.80   thorpej 		if (segs_needed > sc->sc_txfree - 2) {
   2658    1.1   thorpej 			/*
   2659    1.1   thorpej 			 * Not enough free descriptors to transmit this
   2660    1.1   thorpej 			 * packet.  We haven't committed anything yet,
   2661    1.1   thorpej 			 * so just unload the DMA map, put the packet
   2662    1.1   thorpej 			 * pack on the queue, and punt.  Notify the upper
   2663    1.1   thorpej 			 * layer that there are no more slots left.
   2664    1.1   thorpej 			 */
   2665    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2666  1.104      ross 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   2667  1.160  christos 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   2668  1.160  christos 			    segs_needed, sc->sc_txfree - 1));
   2669    1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2670    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2671    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   2672    1.1   thorpej 			break;
   2673    1.1   thorpej 		}
   2674    1.1   thorpej 
   2675   1.78   thorpej 		/*
   2676   1.78   thorpej 		 * Check for 82547 Tx FIFO bug.  We need to do this
   2677   1.78   thorpej 		 * once we know we can transmit the packet, since we
   2678   1.78   thorpej 		 * do some internal FIFO space accounting here.
   2679   1.78   thorpej 		 */
   2680   1.78   thorpej 		if (sc->sc_type == WM_T_82547 &&
   2681   1.78   thorpej 		    wm_82547_txfifo_bugchk(sc, m0)) {
   2682   1.78   thorpej 			DPRINTF(WM_DEBUG_TX,
   2683   1.78   thorpej 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   2684  1.160  christos 			    device_xname(sc->sc_dev)));
   2685   1.78   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2686   1.78   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2687   1.78   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
   2688   1.78   thorpej 			break;
   2689   1.78   thorpej 		}
   2690   1.78   thorpej 
   2691    1.1   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   2692    1.1   thorpej 
   2693    1.1   thorpej 		/*
   2694    1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   2695    1.1   thorpej 		 */
   2696    1.1   thorpej 
   2697    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2698   1.80   thorpej 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   2699  1.160  christos 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   2700    1.1   thorpej 
   2701    1.2   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   2702    1.1   thorpej 
   2703    1.1   thorpej 		/*
   2704    1.4   thorpej 		 * Store a pointer to the packet so that we can free it
   2705    1.4   thorpej 		 * later.
   2706    1.4   thorpej 		 *
   2707    1.4   thorpej 		 * Initially, we consider the number of descriptors the
   2708    1.4   thorpej 		 * packet uses the number of DMA segments.  This may be
   2709    1.4   thorpej 		 * incremented by 1 if we do checksum offload (a descriptor
   2710    1.4   thorpej 		 * is used to set the checksum context).
   2711    1.4   thorpej 		 */
   2712    1.4   thorpej 		txs->txs_mbuf = m0;
   2713    1.6   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   2714   1.80   thorpej 		txs->txs_ndesc = segs_needed;
   2715    1.4   thorpej 
   2716   1.86   thorpej 		/* Set up offload parameters for this packet. */
   2717    1.1   thorpej 		if (m0->m_pkthdr.csum_flags &
   2718  1.131      yamt 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   2719  1.131      yamt 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   2720  1.107      yamt 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   2721   1.86   thorpej 			if (wm_tx_offload(sc, txs, &cksumcmd,
   2722   1.86   thorpej 					  &cksumfields) != 0) {
   2723    1.1   thorpej 				/* Error message already displayed. */
   2724    1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   2725    1.1   thorpej 				continue;
   2726    1.1   thorpej 			}
   2727    1.1   thorpej 		} else {
   2728    1.1   thorpej 			cksumcmd = 0;
   2729    1.1   thorpej 			cksumfields = 0;
   2730    1.1   thorpej 		}
   2731    1.1   thorpej 
   2732   1.98   thorpej 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   2733    1.6   thorpej 
   2734   1.81   thorpej 		/* Sync the DMA map. */
   2735   1.81   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2736   1.81   thorpej 		    BUS_DMASYNC_PREWRITE);
   2737   1.81   thorpej 
   2738    1.1   thorpej 		/*
   2739    1.1   thorpej 		 * Initialize the transmit descriptor.
   2740    1.1   thorpej 		 */
   2741    1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   2742   1.80   thorpej 		     seg < dmamap->dm_nsegs; seg++) {
   2743   1.80   thorpej 			for (seglen = dmamap->dm_segs[seg].ds_len,
   2744   1.80   thorpej 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   2745   1.80   thorpej 			     seglen != 0;
   2746   1.80   thorpej 			     curaddr += curlen, seglen -= curlen,
   2747   1.80   thorpej 			     nexttx = WM_NEXTTX(sc, nexttx)) {
   2748   1.80   thorpej 				curlen = seglen;
   2749   1.80   thorpej 
   2750   1.99      matt 				/*
   2751   1.99      matt 				 * So says the Linux driver:
   2752   1.99      matt 				 * Work around for premature descriptor
   2753   1.99      matt 				 * write-backs in TSO mode.  Append a
   2754   1.99      matt 				 * 4-byte sentinel descriptor.
   2755   1.99      matt 				 */
   2756   1.99      matt 				if (use_tso &&
   2757   1.99      matt 				    seg == dmamap->dm_nsegs - 1 &&
   2758   1.99      matt 				    curlen > 8)
   2759   1.99      matt 					curlen -= 4;
   2760   1.99      matt 
   2761   1.80   thorpej 				wm_set_dma_addr(
   2762   1.80   thorpej 				    &sc->sc_txdescs[nexttx].wtx_addr,
   2763   1.80   thorpej 				    curaddr);
   2764   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_cmdlen =
   2765   1.80   thorpej 				    htole32(cksumcmd | curlen);
   2766   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
   2767   1.80   thorpej 				    0;
   2768   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
   2769   1.80   thorpej 				    cksumfields;
   2770   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   2771   1.80   thorpej 				lasttx = nexttx;
   2772    1.1   thorpej 
   2773   1.80   thorpej 				DPRINTF(WM_DEBUG_TX,
   2774  1.236   msaitoh 				    ("%s: TX: desc %d: low %#" PRIx64 ", "
   2775  1.214       jym 				     "len %#04zx\n",
   2776  1.160  christos 				    device_xname(sc->sc_dev), nexttx,
   2777  1.236   msaitoh 				    (uint64_t)curaddr, curlen));
   2778   1.80   thorpej 			}
   2779    1.1   thorpej 		}
   2780   1.59  christos 
   2781   1.59  christos 		KASSERT(lasttx != -1);
   2782    1.1   thorpej 
   2783    1.1   thorpej 		/*
   2784    1.1   thorpej 		 * Set up the command byte on the last descriptor of
   2785    1.1   thorpej 		 * the packet.  If we're in the interrupt delay window,
   2786    1.1   thorpej 		 * delay the interrupt.
   2787    1.1   thorpej 		 */
   2788    1.1   thorpej 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2789   1.98   thorpej 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   2790    1.1   thorpej 
   2791    1.1   thorpej 		/*
   2792    1.1   thorpej 		 * If VLANs are enabled and the packet has a VLAN tag, set
   2793    1.1   thorpej 		 * up the descriptor to encapsulate the packet for us.
   2794    1.1   thorpej 		 *
   2795    1.1   thorpej 		 * This is only valid on the last descriptor of the packet.
   2796    1.1   thorpej 		 */
   2797   1.94  jdolecek 		if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   2798    1.1   thorpej 			sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2799    1.1   thorpej 			    htole32(WTX_CMD_VLE);
   2800   1.65   tsutsui 			sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
   2801   1.94  jdolecek 			    = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   2802    1.1   thorpej 		}
   2803    1.1   thorpej 
   2804    1.6   thorpej 		txs->txs_lastdesc = lasttx;
   2805    1.6   thorpej 
   2806    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2807  1.160  christos 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   2808  1.160  christos 		    device_xname(sc->sc_dev),
   2809   1.65   tsutsui 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   2810    1.1   thorpej 
   2811    1.1   thorpej 		/* Sync the descriptors we're using. */
   2812   1.80   thorpej 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   2813    1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2814    1.1   thorpej 
   2815    1.1   thorpej 		/* Give the packet to the chip. */
   2816    1.1   thorpej 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   2817    1.1   thorpej 
   2818    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2819  1.160  christos 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   2820    1.1   thorpej 
   2821    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2822    1.1   thorpej 		    ("%s: TX: finished transmitting packet, job %d\n",
   2823  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   2824    1.1   thorpej 
   2825    1.1   thorpej 		/* Advance the tx pointer. */
   2826    1.4   thorpej 		sc->sc_txfree -= txs->txs_ndesc;
   2827    1.1   thorpej 		sc->sc_txnext = nexttx;
   2828    1.1   thorpej 
   2829    1.1   thorpej 		sc->sc_txsfree--;
   2830   1.74      tron 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   2831    1.1   thorpej 
   2832    1.1   thorpej 		/* Pass the packet to any BPF listeners. */
   2833  1.206     joerg 		bpf_mtap(ifp, m0);
   2834    1.1   thorpej 	}
   2835    1.1   thorpej 
   2836    1.6   thorpej 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   2837    1.1   thorpej 		/* No more slots; notify upper layer. */
   2838    1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   2839    1.1   thorpej 	}
   2840    1.1   thorpej 
   2841    1.1   thorpej 	if (sc->sc_txfree != ofree) {
   2842    1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   2843    1.1   thorpej 		ifp->if_timer = 5;
   2844    1.1   thorpej 	}
   2845    1.1   thorpej }
   2846    1.1   thorpej 
   2847    1.1   thorpej /*
   2848  1.232    bouyer  * wm_nq_tx_offload:
   2849  1.232    bouyer  *
   2850  1.232    bouyer  *	Set up TCP/IP checksumming parameters for the
   2851  1.232    bouyer  *	specified packet, for NEWQUEUE devices
   2852  1.232    bouyer  */
   2853  1.232    bouyer static int
   2854  1.232    bouyer wm_nq_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs,
   2855  1.232    bouyer     uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
   2856  1.232    bouyer {
   2857  1.232    bouyer 	struct mbuf *m0 = txs->txs_mbuf;
   2858  1.232    bouyer 	struct m_tag *mtag;
   2859  1.232    bouyer 	uint32_t vl_len, mssidx, cmdc;
   2860  1.232    bouyer 	struct ether_header *eh;
   2861  1.232    bouyer 	int offset, iphl;
   2862  1.232    bouyer 
   2863  1.232    bouyer 	/*
   2864  1.232    bouyer 	 * XXX It would be nice if the mbuf pkthdr had offset
   2865  1.232    bouyer 	 * fields for the protocol headers.
   2866  1.232    bouyer 	 */
   2867  1.234      matt 	*cmdlenp = 0;
   2868  1.234      matt 	*fieldsp = 0;
   2869  1.232    bouyer 
   2870  1.232    bouyer 	eh = mtod(m0, struct ether_header *);
   2871  1.232    bouyer 	switch (htons(eh->ether_type)) {
   2872  1.232    bouyer 	case ETHERTYPE_IP:
   2873  1.232    bouyer 	case ETHERTYPE_IPV6:
   2874  1.232    bouyer 		offset = ETHER_HDR_LEN;
   2875  1.232    bouyer 		break;
   2876  1.232    bouyer 
   2877  1.232    bouyer 	case ETHERTYPE_VLAN:
   2878  1.232    bouyer 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   2879  1.232    bouyer 		break;
   2880  1.232    bouyer 
   2881  1.232    bouyer 	default:
   2882  1.232    bouyer 		/*
   2883  1.232    bouyer 		 * Don't support this protocol or encapsulation.
   2884  1.232    bouyer 		 */
   2885  1.232    bouyer 		*do_csum = false;
   2886  1.232    bouyer 		return 0;
   2887  1.232    bouyer 	}
   2888  1.232    bouyer 	*do_csum = true;
   2889  1.232    bouyer 	*cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
   2890  1.232    bouyer 	cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
   2891  1.232    bouyer 
   2892  1.232    bouyer 	vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
   2893  1.232    bouyer 	KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
   2894  1.232    bouyer 
   2895  1.232    bouyer 	if ((m0->m_pkthdr.csum_flags &
   2896  1.232    bouyer 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4|M_CSUM_IPv4)) != 0) {
   2897  1.232    bouyer 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   2898  1.232    bouyer 	} else {
   2899  1.232    bouyer 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   2900  1.232    bouyer 	}
   2901  1.232    bouyer 	vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
   2902  1.232    bouyer 	KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
   2903  1.232    bouyer 
   2904  1.232    bouyer 	if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   2905  1.232    bouyer 		vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
   2906  1.232    bouyer 		     << NQTXC_VLLEN_VLAN_SHIFT);
   2907  1.232    bouyer 		*cmdlenp |= NQTX_CMD_VLE;
   2908  1.232    bouyer 	}
   2909  1.232    bouyer 
   2910  1.232    bouyer 	mssidx = 0;
   2911  1.232    bouyer 
   2912  1.232    bouyer 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   2913  1.232    bouyer 		int hlen = offset + iphl;
   2914  1.232    bouyer 		int tcp_hlen;
   2915  1.232    bouyer 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   2916  1.232    bouyer 
   2917  1.232    bouyer 		if (__predict_false(m0->m_len <
   2918  1.232    bouyer 				    (hlen + sizeof(struct tcphdr)))) {
   2919  1.232    bouyer 			/*
   2920  1.232    bouyer 			 * TCP/IP headers are not in the first mbuf; we need
   2921  1.232    bouyer 			 * to do this the slow and painful way.  Let's just
   2922  1.232    bouyer 			 * hope this doesn't happen very often.
   2923  1.232    bouyer 			 */
   2924  1.232    bouyer 			struct tcphdr th;
   2925  1.232    bouyer 
   2926  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   2927  1.232    bouyer 
   2928  1.232    bouyer 			m_copydata(m0, hlen, sizeof(th), &th);
   2929  1.232    bouyer 			if (v4) {
   2930  1.232    bouyer 				struct ip ip;
   2931  1.232    bouyer 
   2932  1.232    bouyer 				m_copydata(m0, offset, sizeof(ip), &ip);
   2933  1.232    bouyer 				ip.ip_len = 0;
   2934  1.232    bouyer 				m_copyback(m0,
   2935  1.232    bouyer 				    offset + offsetof(struct ip, ip_len),
   2936  1.232    bouyer 				    sizeof(ip.ip_len), &ip.ip_len);
   2937  1.232    bouyer 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   2938  1.232    bouyer 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   2939  1.232    bouyer 			} else {
   2940  1.232    bouyer 				struct ip6_hdr ip6;
   2941  1.232    bouyer 
   2942  1.232    bouyer 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   2943  1.232    bouyer 				ip6.ip6_plen = 0;
   2944  1.232    bouyer 				m_copyback(m0,
   2945  1.232    bouyer 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   2946  1.232    bouyer 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   2947  1.232    bouyer 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   2948  1.232    bouyer 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   2949  1.232    bouyer 			}
   2950  1.232    bouyer 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   2951  1.232    bouyer 			    sizeof(th.th_sum), &th.th_sum);
   2952  1.232    bouyer 
   2953  1.232    bouyer 			tcp_hlen = th.th_off << 2;
   2954  1.232    bouyer 		} else {
   2955  1.232    bouyer 			/*
   2956  1.232    bouyer 			 * TCP/IP headers are in the first mbuf; we can do
   2957  1.232    bouyer 			 * this the easy way.
   2958  1.232    bouyer 			 */
   2959  1.232    bouyer 			struct tcphdr *th;
   2960  1.232    bouyer 
   2961  1.232    bouyer 			if (v4) {
   2962  1.232    bouyer 				struct ip *ip =
   2963  1.232    bouyer 				    (void *)(mtod(m0, char *) + offset);
   2964  1.232    bouyer 				th = (void *)(mtod(m0, char *) + hlen);
   2965  1.232    bouyer 
   2966  1.232    bouyer 				ip->ip_len = 0;
   2967  1.232    bouyer 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   2968  1.232    bouyer 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   2969  1.232    bouyer 			} else {
   2970  1.232    bouyer 				struct ip6_hdr *ip6 =
   2971  1.232    bouyer 				    (void *)(mtod(m0, char *) + offset);
   2972  1.232    bouyer 				th = (void *)(mtod(m0, char *) + hlen);
   2973  1.232    bouyer 
   2974  1.232    bouyer 				ip6->ip6_plen = 0;
   2975  1.232    bouyer 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   2976  1.232    bouyer 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   2977  1.232    bouyer 			}
   2978  1.232    bouyer 			tcp_hlen = th->th_off << 2;
   2979  1.232    bouyer 		}
   2980  1.232    bouyer 		hlen += tcp_hlen;
   2981  1.232    bouyer 		*cmdlenp |= NQTX_CMD_TSE;
   2982  1.232    bouyer 
   2983  1.232    bouyer 		if (v4) {
   2984  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   2985  1.232    bouyer 			*fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
   2986  1.232    bouyer 		} else {
   2987  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   2988  1.232    bouyer 			*fieldsp |= NQTXD_FIELDS_TUXSM;
   2989  1.232    bouyer 		}
   2990  1.232    bouyer 		*fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
   2991  1.232    bouyer 		KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   2992  1.232    bouyer 		mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
   2993  1.232    bouyer 		KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
   2994  1.232    bouyer 		mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
   2995  1.232    bouyer 		KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
   2996  1.232    bouyer 	} else {
   2997  1.232    bouyer 		*fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
   2998  1.232    bouyer 		KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   2999  1.232    bouyer 	}
   3000  1.232    bouyer 
   3001  1.232    bouyer 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   3002  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_IXSM;
   3003  1.232    bouyer 		cmdc |= NQTXC_CMD_IP4;
   3004  1.232    bouyer 	}
   3005  1.232    bouyer 
   3006  1.232    bouyer 	if (m0->m_pkthdr.csum_flags &
   3007  1.232    bouyer 	    (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   3008  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   3009  1.232    bouyer 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   3010  1.232    bouyer 			cmdc |= NQTXC_CMD_TCP;
   3011  1.232    bouyer 		} else {
   3012  1.232    bouyer 			cmdc |= NQTXC_CMD_UDP;
   3013  1.232    bouyer 		}
   3014  1.232    bouyer 		cmdc |= NQTXC_CMD_IP4;
   3015  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   3016  1.232    bouyer 	}
   3017  1.232    bouyer 	if (m0->m_pkthdr.csum_flags &
   3018  1.232    bouyer 	    (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   3019  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   3020  1.232    bouyer 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   3021  1.232    bouyer 			cmdc |= NQTXC_CMD_TCP;
   3022  1.232    bouyer 		} else {
   3023  1.232    bouyer 			cmdc |= NQTXC_CMD_UDP;
   3024  1.232    bouyer 		}
   3025  1.232    bouyer 		cmdc |= NQTXC_CMD_IP6;
   3026  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   3027  1.232    bouyer 	}
   3028  1.232    bouyer 
   3029  1.232    bouyer 	/* Fill in the context descriptor. */
   3030  1.232    bouyer 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_vl_len =
   3031  1.232    bouyer 	    htole32(vl_len);
   3032  1.232    bouyer 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_sn = 0;
   3033  1.246  christos 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_cmd =
   3034  1.232    bouyer 	    htole32(cmdc);
   3035  1.246  christos 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_mssidx =
   3036  1.232    bouyer 	    htole32(mssidx);
   3037  1.232    bouyer 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   3038  1.232    bouyer 	DPRINTF(WM_DEBUG_TX,
   3039  1.232    bouyer 	    ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
   3040  1.232    bouyer 	    sc->sc_txnext, 0, vl_len));
   3041  1.232    bouyer 	DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
   3042  1.232    bouyer 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   3043  1.232    bouyer 	txs->txs_ndesc++;
   3044  1.232    bouyer 	return 0;
   3045  1.232    bouyer }
   3046  1.232    bouyer 
   3047  1.232    bouyer /*
   3048  1.232    bouyer  * wm_nq_start:		[ifnet interface function]
   3049  1.232    bouyer  *
   3050  1.232    bouyer  *	Start packet transmission on the interface for NEWQUEUE devices
   3051  1.232    bouyer  */
   3052  1.232    bouyer static void
   3053  1.232    bouyer wm_nq_start(struct ifnet *ifp)
   3054  1.232    bouyer {
   3055  1.232    bouyer 	struct wm_softc *sc = ifp->if_softc;
   3056  1.232    bouyer 	struct mbuf *m0;
   3057  1.232    bouyer 	struct m_tag *mtag;
   3058  1.232    bouyer 	struct wm_txsoft *txs;
   3059  1.232    bouyer 	bus_dmamap_t dmamap;
   3060  1.232    bouyer 	int error, nexttx, lasttx = -1, seg, segs_needed;
   3061  1.232    bouyer 	bool do_csum, sent;
   3062  1.232    bouyer 
   3063  1.232    bouyer 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   3064  1.232    bouyer 		return;
   3065  1.232    bouyer 
   3066  1.232    bouyer 	sent = false;
   3067  1.232    bouyer 
   3068  1.232    bouyer 	/*
   3069  1.232    bouyer 	 * Loop through the send queue, setting up transmit descriptors
   3070  1.232    bouyer 	 * until we drain the queue, or use up all available transmit
   3071  1.232    bouyer 	 * descriptors.
   3072  1.232    bouyer 	 */
   3073  1.232    bouyer 	for (;;) {
   3074  1.232    bouyer 		/* Grab a packet off the queue. */
   3075  1.232    bouyer 		IFQ_POLL(&ifp->if_snd, m0);
   3076  1.232    bouyer 		if (m0 == NULL)
   3077  1.232    bouyer 			break;
   3078  1.232    bouyer 
   3079  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3080  1.232    bouyer 		    ("%s: TX: have packet to transmit: %p\n",
   3081  1.232    bouyer 		    device_xname(sc->sc_dev), m0));
   3082  1.232    bouyer 
   3083  1.232    bouyer 		/* Get a work queue entry. */
   3084  1.232    bouyer 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   3085  1.232    bouyer 			wm_txintr(sc);
   3086  1.232    bouyer 			if (sc->sc_txsfree == 0) {
   3087  1.232    bouyer 				DPRINTF(WM_DEBUG_TX,
   3088  1.232    bouyer 				    ("%s: TX: no free job descriptors\n",
   3089  1.232    bouyer 					device_xname(sc->sc_dev)));
   3090  1.232    bouyer 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   3091  1.232    bouyer 				break;
   3092  1.232    bouyer 			}
   3093  1.232    bouyer 		}
   3094  1.232    bouyer 
   3095  1.232    bouyer 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   3096  1.232    bouyer 		dmamap = txs->txs_dmamap;
   3097  1.232    bouyer 
   3098  1.232    bouyer 		/*
   3099  1.232    bouyer 		 * Load the DMA map.  If this fails, the packet either
   3100  1.232    bouyer 		 * didn't fit in the allotted number of segments, or we
   3101  1.232    bouyer 		 * were short on resources.  For the too-many-segments
   3102  1.232    bouyer 		 * case, we simply report an error and drop the packet,
   3103  1.232    bouyer 		 * since we can't sanely copy a jumbo packet to a single
   3104  1.232    bouyer 		 * buffer.
   3105  1.232    bouyer 		 */
   3106  1.232    bouyer 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   3107  1.232    bouyer 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   3108  1.232    bouyer 		if (error) {
   3109  1.232    bouyer 			if (error == EFBIG) {
   3110  1.232    bouyer 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   3111  1.232    bouyer 				log(LOG_ERR, "%s: Tx packet consumes too many "
   3112  1.232    bouyer 				    "DMA segments, dropping...\n",
   3113  1.232    bouyer 				    device_xname(sc->sc_dev));
   3114  1.232    bouyer 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   3115  1.232    bouyer 				wm_dump_mbuf_chain(sc, m0);
   3116  1.232    bouyer 				m_freem(m0);
   3117  1.232    bouyer 				continue;
   3118  1.232    bouyer 			}
   3119  1.232    bouyer 			/*
   3120  1.232    bouyer 			 * Short on resources, just stop for now.
   3121  1.232    bouyer 			 */
   3122  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3123  1.232    bouyer 			    ("%s: TX: dmamap load failed: %d\n",
   3124  1.232    bouyer 			    device_xname(sc->sc_dev), error));
   3125  1.232    bouyer 			break;
   3126  1.232    bouyer 		}
   3127  1.232    bouyer 
   3128  1.232    bouyer 		segs_needed = dmamap->dm_nsegs;
   3129  1.232    bouyer 
   3130  1.232    bouyer 		/*
   3131  1.232    bouyer 		 * Ensure we have enough descriptors free to describe
   3132  1.232    bouyer 		 * the packet.  Note, we always reserve one descriptor
   3133  1.232    bouyer 		 * at the end of the ring due to the semantics of the
   3134  1.232    bouyer 		 * TDT register, plus one more in the event we need
   3135  1.232    bouyer 		 * to load offload context.
   3136  1.232    bouyer 		 */
   3137  1.232    bouyer 		if (segs_needed > sc->sc_txfree - 2) {
   3138  1.232    bouyer 			/*
   3139  1.232    bouyer 			 * Not enough free descriptors to transmit this
   3140  1.232    bouyer 			 * packet.  We haven't committed anything yet,
   3141  1.232    bouyer 			 * so just unload the DMA map, put the packet
   3142  1.232    bouyer 			 * pack on the queue, and punt.  Notify the upper
   3143  1.232    bouyer 			 * layer that there are no more slots left.
   3144  1.232    bouyer 			 */
   3145  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3146  1.232    bouyer 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   3147  1.232    bouyer 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   3148  1.232    bouyer 			    segs_needed, sc->sc_txfree - 1));
   3149  1.232    bouyer 			ifp->if_flags |= IFF_OACTIVE;
   3150  1.232    bouyer 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   3151  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   3152  1.232    bouyer 			break;
   3153  1.232    bouyer 		}
   3154  1.232    bouyer 
   3155  1.232    bouyer 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   3156  1.232    bouyer 
   3157  1.232    bouyer 		/*
   3158  1.232    bouyer 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   3159  1.232    bouyer 		 */
   3160  1.232    bouyer 
   3161  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3162  1.232    bouyer 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   3163  1.232    bouyer 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   3164  1.232    bouyer 
   3165  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   3166  1.232    bouyer 
   3167  1.232    bouyer 		/*
   3168  1.232    bouyer 		 * Store a pointer to the packet so that we can free it
   3169  1.232    bouyer 		 * later.
   3170  1.232    bouyer 		 *
   3171  1.232    bouyer 		 * Initially, we consider the number of descriptors the
   3172  1.232    bouyer 		 * packet uses the number of DMA segments.  This may be
   3173  1.232    bouyer 		 * incremented by 1 if we do checksum offload (a descriptor
   3174  1.232    bouyer 		 * is used to set the checksum context).
   3175  1.232    bouyer 		 */
   3176  1.232    bouyer 		txs->txs_mbuf = m0;
   3177  1.232    bouyer 		txs->txs_firstdesc = sc->sc_txnext;
   3178  1.232    bouyer 		txs->txs_ndesc = segs_needed;
   3179  1.232    bouyer 
   3180  1.232    bouyer 		/* Set up offload parameters for this packet. */
   3181  1.234      matt 		uint32_t cmdlen, fields, dcmdlen;
   3182  1.232    bouyer 		if (m0->m_pkthdr.csum_flags &
   3183  1.232    bouyer 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   3184  1.232    bouyer 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   3185  1.232    bouyer 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   3186  1.232    bouyer 			if (wm_nq_tx_offload(sc, txs, &cmdlen, &fields,
   3187  1.232    bouyer 			    &do_csum) != 0) {
   3188  1.232    bouyer 				/* Error message already displayed. */
   3189  1.232    bouyer 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   3190  1.232    bouyer 				continue;
   3191  1.232    bouyer 			}
   3192  1.232    bouyer 		} else {
   3193  1.232    bouyer 			do_csum = false;
   3194  1.234      matt 			cmdlen = 0;
   3195  1.234      matt 			fields = 0;
   3196  1.232    bouyer 		}
   3197  1.232    bouyer 
   3198  1.232    bouyer 		/* Sync the DMA map. */
   3199  1.232    bouyer 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   3200  1.232    bouyer 		    BUS_DMASYNC_PREWRITE);
   3201  1.232    bouyer 
   3202  1.232    bouyer 		/*
   3203  1.232    bouyer 		 * Initialize the first transmit descriptor.
   3204  1.232    bouyer 		 */
   3205  1.232    bouyer 		nexttx = sc->sc_txnext;
   3206  1.232    bouyer 		if (!do_csum) {
   3207  1.232    bouyer 			/* setup a legacy descriptor */
   3208  1.232    bouyer 			wm_set_dma_addr(
   3209  1.232    bouyer 			    &sc->sc_txdescs[nexttx].wtx_addr,
   3210  1.232    bouyer 			    dmamap->dm_segs[0].ds_addr);
   3211  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_cmdlen =
   3212  1.232    bouyer 			    htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
   3213  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_fields.wtxu_status = 0;
   3214  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_fields.wtxu_options = 0;
   3215  1.232    bouyer 			if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
   3216  1.232    bouyer 			    NULL) {
   3217  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_cmdlen |=
   3218  1.232    bouyer 				    htole32(WTX_CMD_VLE);
   3219  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan =
   3220  1.232    bouyer 				    htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   3221  1.232    bouyer 			} else {
   3222  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   3223  1.232    bouyer 			}
   3224  1.232    bouyer 			dcmdlen = 0;
   3225  1.232    bouyer 		} else {
   3226  1.232    bouyer 			/* setup an advanced data descriptor */
   3227  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
   3228  1.232    bouyer 			    htole64(dmamap->dm_segs[0].ds_addr);
   3229  1.232    bouyer 			KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
   3230  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
   3231  1.232    bouyer 			    htole32(dmamap->dm_segs[0].ds_len | cmdlen );
   3232  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields =
   3233  1.232    bouyer 			    htole32(fields);
   3234  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3235  1.236   msaitoh 			    ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
   3236  1.246  christos 			    device_xname(sc->sc_dev), nexttx,
   3237  1.236   msaitoh 			    (uint64_t)dmamap->dm_segs[0].ds_addr));
   3238  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3239  1.232    bouyer 			    ("\t 0x%08x%08x\n", fields,
   3240  1.232    bouyer 			    (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
   3241  1.232    bouyer 			dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
   3242  1.232    bouyer 		}
   3243  1.232    bouyer 
   3244  1.232    bouyer 		lasttx = nexttx;
   3245  1.232    bouyer 		nexttx = WM_NEXTTX(sc, nexttx);
   3246  1.232    bouyer 		/*
   3247  1.232    bouyer 		 * fill in the next descriptors. legacy or adcanced format
   3248  1.232    bouyer 		 * is the same here
   3249  1.232    bouyer 		 */
   3250  1.232    bouyer 		for (seg = 1; seg < dmamap->dm_nsegs;
   3251  1.232    bouyer 		    seg++, nexttx = WM_NEXTTX(sc, nexttx)) {
   3252  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
   3253  1.232    bouyer 			    htole64(dmamap->dm_segs[seg].ds_addr);
   3254  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
   3255  1.232    bouyer 			    htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
   3256  1.232    bouyer 			KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
   3257  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields = 0;
   3258  1.232    bouyer 			lasttx = nexttx;
   3259  1.232    bouyer 
   3260  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3261  1.236   msaitoh 			    ("%s: TX: desc %d: %#" PRIx64 ", "
   3262  1.232    bouyer 			     "len %#04zx\n",
   3263  1.232    bouyer 			    device_xname(sc->sc_dev), nexttx,
   3264  1.236   msaitoh 			    (uint64_t)dmamap->dm_segs[seg].ds_addr,
   3265  1.232    bouyer 			    dmamap->dm_segs[seg].ds_len));
   3266  1.232    bouyer 		}
   3267  1.232    bouyer 
   3268  1.232    bouyer 		KASSERT(lasttx != -1);
   3269  1.232    bouyer 
   3270  1.232    bouyer 		/*
   3271  1.232    bouyer 		 * Set up the command byte on the last descriptor of
   3272  1.232    bouyer 		 * the packet.  If we're in the interrupt delay window,
   3273  1.232    bouyer 		 * delay the interrupt.
   3274  1.232    bouyer 		 */
   3275  1.232    bouyer 		KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
   3276  1.232    bouyer 		    (NQTX_CMD_EOP | NQTX_CMD_RS));
   3277  1.232    bouyer 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   3278  1.232    bouyer 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   3279  1.232    bouyer 
   3280  1.232    bouyer 		txs->txs_lastdesc = lasttx;
   3281  1.232    bouyer 
   3282  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3283  1.232    bouyer 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   3284  1.232    bouyer 		    device_xname(sc->sc_dev),
   3285  1.232    bouyer 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   3286  1.232    bouyer 
   3287  1.232    bouyer 		/* Sync the descriptors we're using. */
   3288  1.232    bouyer 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   3289  1.232    bouyer 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3290  1.232    bouyer 
   3291  1.232    bouyer 		/* Give the packet to the chip. */
   3292  1.232    bouyer 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   3293  1.232    bouyer 		sent = true;
   3294  1.232    bouyer 
   3295  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3296  1.232    bouyer 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   3297  1.232    bouyer 
   3298  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3299  1.232    bouyer 		    ("%s: TX: finished transmitting packet, job %d\n",
   3300  1.232    bouyer 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   3301  1.232    bouyer 
   3302  1.232    bouyer 		/* Advance the tx pointer. */
   3303  1.232    bouyer 		sc->sc_txfree -= txs->txs_ndesc;
   3304  1.232    bouyer 		sc->sc_txnext = nexttx;
   3305  1.232    bouyer 
   3306  1.232    bouyer 		sc->sc_txsfree--;
   3307  1.232    bouyer 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   3308  1.232    bouyer 
   3309  1.232    bouyer 		/* Pass the packet to any BPF listeners. */
   3310  1.232    bouyer 		bpf_mtap(ifp, m0);
   3311  1.232    bouyer 	}
   3312  1.232    bouyer 
   3313  1.232    bouyer 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   3314  1.232    bouyer 		/* No more slots; notify upper layer. */
   3315  1.232    bouyer 		ifp->if_flags |= IFF_OACTIVE;
   3316  1.232    bouyer 	}
   3317  1.232    bouyer 
   3318  1.232    bouyer 	if (sent) {
   3319  1.232    bouyer 		/* Set a watchdog timer in case the chip flakes out. */
   3320  1.232    bouyer 		ifp->if_timer = 5;
   3321  1.232    bouyer 	}
   3322  1.232    bouyer }
   3323  1.232    bouyer 
   3324  1.232    bouyer /*
   3325    1.1   thorpej  * wm_watchdog:		[ifnet interface function]
   3326    1.1   thorpej  *
   3327    1.1   thorpej  *	Watchdog timer handler.
   3328    1.1   thorpej  */
   3329   1.47   thorpej static void
   3330    1.1   thorpej wm_watchdog(struct ifnet *ifp)
   3331    1.1   thorpej {
   3332    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3333    1.1   thorpej 
   3334    1.1   thorpej 	/*
   3335    1.1   thorpej 	 * Since we're using delayed interrupts, sweep up
   3336    1.1   thorpej 	 * before we report an error.
   3337    1.1   thorpej 	 */
   3338    1.1   thorpej 	wm_txintr(sc);
   3339    1.1   thorpej 
   3340   1.75   thorpej 	if (sc->sc_txfree != WM_NTXDESC(sc)) {
   3341  1.232    bouyer #ifdef WM_DEBUG
   3342  1.232    bouyer 		int i, j;
   3343  1.232    bouyer 		struct wm_txsoft *txs;
   3344  1.232    bouyer #endif
   3345   1.84   thorpej 		log(LOG_ERR,
   3346   1.84   thorpej 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   3347  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
   3348    1.2   thorpej 		    sc->sc_txnext);
   3349    1.1   thorpej 		ifp->if_oerrors++;
   3350  1.232    bouyer #ifdef WM_DEBUG
   3351  1.232    bouyer 		for (i = sc->sc_txsdirty; i != sc->sc_txsnext ;
   3352  1.232    bouyer 		    i = WM_NEXTTXS(sc, i)) {
   3353  1.232    bouyer 		    txs = &sc->sc_txsoft[i];
   3354  1.232    bouyer 		    printf("txs %d tx %d -> %d\n",
   3355  1.232    bouyer 			i, txs->txs_firstdesc, txs->txs_lastdesc);
   3356  1.232    bouyer 		    for (j = txs->txs_firstdesc; ;
   3357  1.232    bouyer 			j = WM_NEXTTX(sc, j)) {
   3358  1.232    bouyer 			printf("\tdesc %d: 0x%" PRIx64 "\n", j,
   3359  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_addr);
   3360  1.232    bouyer 			printf("\t %#08x%08x\n",
   3361  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_fields,
   3362  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_cmdlen);
   3363  1.232    bouyer 			if (j == txs->txs_lastdesc)
   3364  1.232    bouyer 				break;
   3365  1.232    bouyer 			}
   3366  1.232    bouyer 		}
   3367  1.232    bouyer #endif
   3368    1.1   thorpej 		/* Reset the interface. */
   3369    1.1   thorpej 		(void) wm_init(ifp);
   3370    1.1   thorpej 	}
   3371    1.1   thorpej 
   3372    1.1   thorpej 	/* Try to get more packets going. */
   3373  1.232    bouyer 	ifp->if_start(ifp);
   3374    1.1   thorpej }
   3375    1.1   thorpej 
   3376  1.213   msaitoh static int
   3377  1.213   msaitoh wm_ifflags_cb(struct ethercom *ec)
   3378  1.213   msaitoh {
   3379  1.213   msaitoh 	struct ifnet *ifp = &ec->ec_if;
   3380  1.213   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   3381  1.213   msaitoh 	int change = ifp->if_flags ^ sc->sc_if_flags;
   3382  1.213   msaitoh 
   3383  1.217    dyoung 	if (change != 0)
   3384  1.217    dyoung 		sc->sc_if_flags = ifp->if_flags;
   3385  1.217    dyoung 
   3386  1.213   msaitoh 	if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
   3387  1.213   msaitoh 		return ENETRESET;
   3388  1.213   msaitoh 
   3389  1.217    dyoung 	if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
   3390  1.217    dyoung 		wm_set_filter(sc);
   3391  1.217    dyoung 
   3392  1.217    dyoung 	wm_set_vlan(sc);
   3393  1.213   msaitoh 
   3394  1.213   msaitoh 	return 0;
   3395  1.213   msaitoh }
   3396  1.213   msaitoh 
   3397    1.1   thorpej /*
   3398    1.1   thorpej  * wm_ioctl:		[ifnet interface function]
   3399    1.1   thorpej  *
   3400    1.1   thorpej  *	Handle control requests from the operator.
   3401    1.1   thorpej  */
   3402   1.47   thorpej static int
   3403  1.135  christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3404    1.1   thorpej {
   3405    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3406    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *) data;
   3407  1.175    darran 	struct ifaddr *ifa = (struct ifaddr *)data;
   3408  1.175    darran 	struct sockaddr_dl *sdl;
   3409  1.213   msaitoh 	int s, error;
   3410    1.1   thorpej 
   3411    1.1   thorpej 	s = splnet();
   3412    1.1   thorpej 
   3413    1.1   thorpej 	switch (cmd) {
   3414    1.1   thorpej 	case SIOCSIFMEDIA:
   3415    1.1   thorpej 	case SIOCGIFMEDIA:
   3416   1.71   thorpej 		/* Flow control requires full-duplex mode. */
   3417   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   3418   1.71   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   3419   1.71   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   3420   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   3421   1.71   thorpej 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   3422   1.71   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   3423   1.71   thorpej 				ifr->ifr_media |=
   3424   1.71   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   3425   1.71   thorpej 			}
   3426   1.71   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   3427   1.71   thorpej 		}
   3428    1.1   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   3429    1.1   thorpej 		break;
   3430  1.175    darran 	case SIOCINITIFADDR:
   3431  1.175    darran 		if (ifa->ifa_addr->sa_family == AF_LINK) {
   3432  1.175    darran 			sdl = satosdl(ifp->if_dl->ifa_addr);
   3433  1.198   msaitoh 			(void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
   3434  1.198   msaitoh 			    LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
   3435  1.175    darran 			/* unicast address is first multicast entry */
   3436  1.175    darran 			wm_set_filter(sc);
   3437  1.175    darran 			error = 0;
   3438  1.175    darran 			break;
   3439  1.175    darran 		}
   3440  1.220    dyoung 		/*FALLTHROUGH*/
   3441    1.1   thorpej 	default:
   3442  1.154    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
   3443  1.154    dyoung 			break;
   3444  1.154    dyoung 
   3445  1.154    dyoung 		error = 0;
   3446  1.154    dyoung 
   3447  1.154    dyoung 		if (cmd == SIOCSIFCAP)
   3448  1.154    dyoung 			error = (*ifp->if_init)(ifp);
   3449  1.154    dyoung 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   3450  1.154    dyoung 			;
   3451  1.154    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
   3452    1.1   thorpej 			/*
   3453    1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   3454    1.1   thorpej 			 * accordingly.
   3455    1.1   thorpej 			 */
   3456  1.154    dyoung 			wm_set_filter(sc);
   3457    1.1   thorpej 		}
   3458    1.1   thorpej 		break;
   3459    1.1   thorpej 	}
   3460    1.1   thorpej 
   3461    1.1   thorpej 	/* Try to get more packets going. */
   3462  1.232    bouyer 	ifp->if_start(ifp);
   3463    1.1   thorpej 
   3464    1.1   thorpej 	splx(s);
   3465  1.194   msaitoh 	return error;
   3466    1.1   thorpej }
   3467    1.1   thorpej 
   3468    1.1   thorpej /*
   3469    1.1   thorpej  * wm_intr:
   3470    1.1   thorpej  *
   3471    1.1   thorpej  *	Interrupt service routine.
   3472    1.1   thorpej  */
   3473   1.47   thorpej static int
   3474    1.1   thorpej wm_intr(void *arg)
   3475    1.1   thorpej {
   3476    1.1   thorpej 	struct wm_softc *sc = arg;
   3477    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3478    1.1   thorpej 	uint32_t icr;
   3479  1.108      yamt 	int handled = 0;
   3480    1.1   thorpej 
   3481  1.108      yamt 	while (1 /* CONSTCOND */) {
   3482    1.1   thorpej 		icr = CSR_READ(sc, WMREG_ICR);
   3483    1.1   thorpej 		if ((icr & sc->sc_icr) == 0)
   3484    1.1   thorpej 			break;
   3485  1.227       tls 		rnd_add_uint32(&sc->rnd_source, icr);
   3486    1.1   thorpej 
   3487    1.1   thorpej 		handled = 1;
   3488    1.1   thorpej 
   3489   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   3490    1.1   thorpej 		if (icr & (ICR_RXDMT0|ICR_RXT0)) {
   3491    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3492    1.1   thorpej 			    ("%s: RX: got Rx intr 0x%08x\n",
   3493  1.160  christos 			    device_xname(sc->sc_dev),
   3494    1.1   thorpej 			    icr & (ICR_RXDMT0|ICR_RXT0)));
   3495    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxintr);
   3496    1.1   thorpej 		}
   3497   1.10   thorpej #endif
   3498   1.10   thorpej 		wm_rxintr(sc);
   3499    1.1   thorpej 
   3500   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   3501   1.10   thorpej 		if (icr & ICR_TXDW) {
   3502    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   3503   1.67   thorpej 			    ("%s: TX: got TXDW interrupt\n",
   3504  1.160  christos 			    device_xname(sc->sc_dev)));
   3505   1.10   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdw);
   3506   1.10   thorpej 		}
   3507    1.4   thorpej #endif
   3508   1.10   thorpej 		wm_txintr(sc);
   3509    1.1   thorpej 
   3510    1.1   thorpej 		if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
   3511    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   3512    1.1   thorpej 			wm_linkintr(sc, icr);
   3513    1.1   thorpej 		}
   3514    1.1   thorpej 
   3515    1.1   thorpej 		if (icr & ICR_RXO) {
   3516  1.108      yamt #if defined(WM_DEBUG)
   3517   1.84   thorpej 			log(LOG_WARNING, "%s: Receive overrun\n",
   3518  1.160  christos 			    device_xname(sc->sc_dev));
   3519  1.108      yamt #endif /* defined(WM_DEBUG) */
   3520    1.1   thorpej 		}
   3521    1.1   thorpej 	}
   3522    1.1   thorpej 
   3523    1.1   thorpej 	if (handled) {
   3524    1.1   thorpej 		/* Try to get more packets going. */
   3525  1.232    bouyer 		ifp->if_start(ifp);
   3526    1.1   thorpej 	}
   3527    1.1   thorpej 
   3528  1.194   msaitoh 	return handled;
   3529    1.1   thorpej }
   3530    1.1   thorpej 
   3531    1.1   thorpej /*
   3532    1.1   thorpej  * wm_txintr:
   3533    1.1   thorpej  *
   3534    1.1   thorpej  *	Helper; handle transmit interrupts.
   3535    1.1   thorpej  */
   3536   1.47   thorpej static void
   3537    1.1   thorpej wm_txintr(struct wm_softc *sc)
   3538    1.1   thorpej {
   3539    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3540    1.1   thorpej 	struct wm_txsoft *txs;
   3541    1.1   thorpej 	uint8_t status;
   3542    1.1   thorpej 	int i;
   3543    1.1   thorpej 
   3544    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   3545    1.1   thorpej 
   3546    1.1   thorpej 	/*
   3547    1.1   thorpej 	 * Go through the Tx list and free mbufs for those
   3548   1.16    simonb 	 * frames which have been transmitted.
   3549    1.1   thorpej 	 */
   3550   1.74      tron 	for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
   3551   1.74      tron 	     i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
   3552    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   3553    1.1   thorpej 
   3554    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   3555  1.160  christos 		    ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
   3556    1.1   thorpej 
   3557   1.80   thorpej 		WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   3558    1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3559    1.1   thorpej 
   3560   1.65   tsutsui 		status =
   3561   1.65   tsutsui 		    sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   3562   1.20   thorpej 		if ((status & WTX_ST_DD) == 0) {
   3563   1.20   thorpej 			WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3564   1.20   thorpej 			    BUS_DMASYNC_PREREAD);
   3565    1.1   thorpej 			break;
   3566   1.20   thorpej 		}
   3567    1.1   thorpej 
   3568    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   3569    1.1   thorpej 		    ("%s: TX: job %d done: descs %d..%d\n",
   3570  1.160  christos 		    device_xname(sc->sc_dev), i, txs->txs_firstdesc,
   3571    1.1   thorpej 		    txs->txs_lastdesc));
   3572    1.1   thorpej 
   3573    1.1   thorpej 		/*
   3574    1.1   thorpej 		 * XXX We should probably be using the statistics
   3575    1.1   thorpej 		 * XXX registers, but I don't know if they exist
   3576   1.11   thorpej 		 * XXX on chips before the i82544.
   3577    1.1   thorpej 		 */
   3578    1.1   thorpej 
   3579    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   3580    1.1   thorpej 		if (status & WTX_ST_TU)
   3581    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_tu);
   3582    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   3583    1.1   thorpej 
   3584    1.1   thorpej 		if (status & (WTX_ST_EC|WTX_ST_LC)) {
   3585    1.1   thorpej 			ifp->if_oerrors++;
   3586    1.1   thorpej 			if (status & WTX_ST_LC)
   3587   1.84   thorpej 				log(LOG_WARNING, "%s: late collision\n",
   3588  1.160  christos 				    device_xname(sc->sc_dev));
   3589    1.1   thorpej 			else if (status & WTX_ST_EC) {
   3590    1.1   thorpej 				ifp->if_collisions += 16;
   3591   1.84   thorpej 				log(LOG_WARNING, "%s: excessive collisions\n",
   3592  1.160  christos 				    device_xname(sc->sc_dev));
   3593    1.1   thorpej 			}
   3594    1.1   thorpej 		} else
   3595    1.1   thorpej 			ifp->if_opackets++;
   3596    1.1   thorpej 
   3597    1.4   thorpej 		sc->sc_txfree += txs->txs_ndesc;
   3598    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   3599    1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   3600    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3601    1.1   thorpej 		m_freem(txs->txs_mbuf);
   3602    1.1   thorpej 		txs->txs_mbuf = NULL;
   3603    1.1   thorpej 	}
   3604    1.1   thorpej 
   3605    1.1   thorpej 	/* Update the dirty transmit buffer pointer. */
   3606    1.1   thorpej 	sc->sc_txsdirty = i;
   3607    1.1   thorpej 	DPRINTF(WM_DEBUG_TX,
   3608  1.160  christos 	    ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
   3609    1.1   thorpej 
   3610    1.1   thorpej 	/*
   3611    1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   3612    1.1   thorpej 	 * timer.
   3613    1.1   thorpej 	 */
   3614   1.74      tron 	if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
   3615    1.1   thorpej 		ifp->if_timer = 0;
   3616    1.1   thorpej }
   3617    1.1   thorpej 
   3618    1.1   thorpej /*
   3619    1.1   thorpej  * wm_rxintr:
   3620    1.1   thorpej  *
   3621    1.1   thorpej  *	Helper; handle receive interrupts.
   3622    1.1   thorpej  */
   3623   1.47   thorpej static void
   3624    1.1   thorpej wm_rxintr(struct wm_softc *sc)
   3625    1.1   thorpej {
   3626    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3627    1.1   thorpej 	struct wm_rxsoft *rxs;
   3628    1.1   thorpej 	struct mbuf *m;
   3629    1.1   thorpej 	int i, len;
   3630    1.1   thorpej 	uint8_t status, errors;
   3631  1.171    darran 	uint16_t vlantag;
   3632    1.1   thorpej 
   3633    1.1   thorpej 	for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
   3634    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3635    1.1   thorpej 
   3636    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3637    1.1   thorpej 		    ("%s: RX: checking descriptor %d\n",
   3638  1.160  christos 		    device_xname(sc->sc_dev), i));
   3639    1.1   thorpej 
   3640    1.1   thorpej 		WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3641    1.1   thorpej 
   3642    1.1   thorpej 		status = sc->sc_rxdescs[i].wrx_status;
   3643    1.1   thorpej 		errors = sc->sc_rxdescs[i].wrx_errors;
   3644    1.1   thorpej 		len = le16toh(sc->sc_rxdescs[i].wrx_len);
   3645  1.171    darran 		vlantag = sc->sc_rxdescs[i].wrx_special;
   3646    1.1   thorpej 
   3647    1.1   thorpej 		if ((status & WRX_ST_DD) == 0) {
   3648    1.1   thorpej 			/*
   3649    1.1   thorpej 			 * We have processed all of the receive descriptors.
   3650    1.1   thorpej 			 */
   3651   1.20   thorpej 			WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   3652    1.1   thorpej 			break;
   3653    1.1   thorpej 		}
   3654    1.1   thorpej 
   3655    1.1   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   3656    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3657    1.1   thorpej 			    ("%s: RX: discarding contents of descriptor %d\n",
   3658  1.160  christos 			    device_xname(sc->sc_dev), i));
   3659    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3660    1.1   thorpej 			if (status & WRX_ST_EOP) {
   3661    1.1   thorpej 				/* Reset our state. */
   3662    1.1   thorpej 				DPRINTF(WM_DEBUG_RX,
   3663    1.1   thorpej 				    ("%s: RX: resetting rxdiscard -> 0\n",
   3664  1.160  christos 				    device_xname(sc->sc_dev)));
   3665    1.1   thorpej 				sc->sc_rxdiscard = 0;
   3666    1.1   thorpej 			}
   3667    1.1   thorpej 			continue;
   3668    1.1   thorpej 		}
   3669    1.1   thorpej 
   3670    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3671    1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   3672    1.1   thorpej 
   3673    1.1   thorpej 		m = rxs->rxs_mbuf;
   3674    1.1   thorpej 
   3675    1.1   thorpej 		/*
   3676  1.124  wrstuden 		 * Add a new receive buffer to the ring, unless of
   3677  1.124  wrstuden 		 * course the length is zero. Treat the latter as a
   3678  1.124  wrstuden 		 * failed mapping.
   3679    1.1   thorpej 		 */
   3680  1.124  wrstuden 		if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
   3681    1.1   thorpej 			/*
   3682    1.1   thorpej 			 * Failed, throw away what we've done so
   3683    1.1   thorpej 			 * far, and discard the rest of the packet.
   3684    1.1   thorpej 			 */
   3685    1.1   thorpej 			ifp->if_ierrors++;
   3686    1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3687    1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3688    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3689    1.1   thorpej 			if ((status & WRX_ST_EOP) == 0)
   3690    1.1   thorpej 				sc->sc_rxdiscard = 1;
   3691    1.1   thorpej 			if (sc->sc_rxhead != NULL)
   3692    1.1   thorpej 				m_freem(sc->sc_rxhead);
   3693    1.1   thorpej 			WM_RXCHAIN_RESET(sc);
   3694    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3695    1.1   thorpej 			    ("%s: RX: Rx buffer allocation failed, "
   3696  1.160  christos 			    "dropping packet%s\n", device_xname(sc->sc_dev),
   3697    1.1   thorpej 			    sc->sc_rxdiscard ? " (discard)" : ""));
   3698    1.1   thorpej 			continue;
   3699    1.1   thorpej 		}
   3700    1.1   thorpej 
   3701    1.1   thorpej 		m->m_len = len;
   3702  1.159    simonb 		sc->sc_rxlen += len;
   3703    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3704    1.1   thorpej 		    ("%s: RX: buffer at %p len %d\n",
   3705  1.160  christos 		    device_xname(sc->sc_dev), m->m_data, len));
   3706    1.1   thorpej 
   3707    1.1   thorpej 		/*
   3708    1.1   thorpej 		 * If this is not the end of the packet, keep
   3709    1.1   thorpej 		 * looking.
   3710    1.1   thorpej 		 */
   3711    1.1   thorpej 		if ((status & WRX_ST_EOP) == 0) {
   3712  1.159    simonb 			WM_RXCHAIN_LINK(sc, m);
   3713    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3714    1.1   thorpej 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   3715  1.160  christos 			    device_xname(sc->sc_dev), sc->sc_rxlen));
   3716    1.1   thorpej 			continue;
   3717    1.1   thorpej 		}
   3718    1.1   thorpej 
   3719    1.1   thorpej 		/*
   3720   1.93   thorpej 		 * Okay, we have the entire packet now.  The chip is
   3721  1.247   msaitoh 		 * configured to include the FCS except I350 and I21[01]
   3722  1.228   msaitoh 		 * (not all chips can be configured to strip it),
   3723  1.228   msaitoh 		 * so we need to trim it.
   3724  1.159    simonb 		 * May need to adjust length of previous mbuf in the
   3725  1.159    simonb 		 * chain if the current mbuf is too short.
   3726  1.228   msaitoh 		 * For an eratta, the RCTL_SECRC bit in RCTL register
   3727  1.228   msaitoh 		 * is always set in I350, so we don't trim it.
   3728    1.1   thorpej 		 */
   3729  1.265   msaitoh 		if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
   3730  1.265   msaitoh 		    && (sc->sc_type != WM_T_I210)
   3731  1.247   msaitoh 		    && (sc->sc_type != WM_T_I211)) {
   3732  1.228   msaitoh 			if (m->m_len < ETHER_CRC_LEN) {
   3733  1.228   msaitoh 				sc->sc_rxtail->m_len
   3734  1.228   msaitoh 				    -= (ETHER_CRC_LEN - m->m_len);
   3735  1.228   msaitoh 				m->m_len = 0;
   3736  1.228   msaitoh 			} else
   3737  1.228   msaitoh 				m->m_len -= ETHER_CRC_LEN;
   3738  1.228   msaitoh 			len = sc->sc_rxlen - ETHER_CRC_LEN;
   3739  1.228   msaitoh 		} else
   3740  1.228   msaitoh 			len = sc->sc_rxlen;
   3741  1.159    simonb 
   3742  1.159    simonb 		WM_RXCHAIN_LINK(sc, m);
   3743   1.93   thorpej 
   3744    1.1   thorpej 		*sc->sc_rxtailp = NULL;
   3745    1.1   thorpej 		m = sc->sc_rxhead;
   3746    1.1   thorpej 
   3747    1.1   thorpej 		WM_RXCHAIN_RESET(sc);
   3748    1.1   thorpej 
   3749    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3750    1.1   thorpej 		    ("%s: RX: have entire packet, len -> %d\n",
   3751  1.160  christos 		    device_xname(sc->sc_dev), len));
   3752    1.1   thorpej 
   3753    1.1   thorpej 		/*
   3754    1.1   thorpej 		 * If an error occurred, update stats and drop the packet.
   3755    1.1   thorpej 		 */
   3756    1.1   thorpej 		if (errors &
   3757    1.1   thorpej 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   3758    1.1   thorpej 			if (errors & WRX_ER_SE)
   3759   1.84   thorpej 				log(LOG_WARNING, "%s: symbol error\n",
   3760  1.160  christos 				    device_xname(sc->sc_dev));
   3761    1.1   thorpej 			else if (errors & WRX_ER_SEQ)
   3762   1.84   thorpej 				log(LOG_WARNING, "%s: receive sequence error\n",
   3763  1.160  christos 				    device_xname(sc->sc_dev));
   3764    1.1   thorpej 			else if (errors & WRX_ER_CE)
   3765   1.84   thorpej 				log(LOG_WARNING, "%s: CRC error\n",
   3766  1.160  christos 				    device_xname(sc->sc_dev));
   3767    1.1   thorpej 			m_freem(m);
   3768    1.1   thorpej 			continue;
   3769    1.1   thorpej 		}
   3770    1.1   thorpej 
   3771    1.1   thorpej 		/*
   3772    1.1   thorpej 		 * No errors.  Receive the packet.
   3773    1.1   thorpej 		 */
   3774    1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   3775    1.1   thorpej 		m->m_pkthdr.len = len;
   3776    1.1   thorpej 
   3777    1.1   thorpej 		/*
   3778    1.1   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   3779    1.1   thorpej 		 * for us.  Associate the tag with the packet.
   3780    1.1   thorpej 		 */
   3781  1.265   msaitoh 		/* XXXX should check for i350 and i354 */
   3782   1.94  jdolecek 		if ((status & WRX_ST_VP) != 0) {
   3783   1.94  jdolecek 			VLAN_INPUT_TAG(ifp, m,
   3784  1.171    darran 			    le16toh(vlantag),
   3785   1.94  jdolecek 			    continue);
   3786    1.1   thorpej 		}
   3787    1.1   thorpej 
   3788    1.1   thorpej 		/*
   3789    1.1   thorpej 		 * Set up checksum info for this packet.
   3790    1.1   thorpej 		 */
   3791  1.106      yamt 		if ((status & WRX_ST_IXSM) == 0) {
   3792  1.106      yamt 			if (status & WRX_ST_IPCS) {
   3793  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
   3794  1.106      yamt 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   3795  1.106      yamt 				if (errors & WRX_ER_IPE)
   3796  1.106      yamt 					m->m_pkthdr.csum_flags |=
   3797  1.106      yamt 					    M_CSUM_IPv4_BAD;
   3798  1.106      yamt 			}
   3799  1.106      yamt 			if (status & WRX_ST_TCPCS) {
   3800  1.106      yamt 				/*
   3801  1.106      yamt 				 * Note: we don't know if this was TCP or UDP,
   3802  1.106      yamt 				 * so we just set both bits, and expect the
   3803  1.106      yamt 				 * upper layers to deal.
   3804  1.106      yamt 				 */
   3805  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
   3806  1.106      yamt 				m->m_pkthdr.csum_flags |=
   3807  1.130      yamt 				    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   3808  1.130      yamt 				    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   3809  1.106      yamt 				if (errors & WRX_ER_TCPE)
   3810  1.106      yamt 					m->m_pkthdr.csum_flags |=
   3811  1.106      yamt 					    M_CSUM_TCP_UDP_BAD;
   3812  1.106      yamt 			}
   3813    1.1   thorpej 		}
   3814    1.1   thorpej 
   3815    1.1   thorpej 		ifp->if_ipackets++;
   3816    1.1   thorpej 
   3817    1.1   thorpej 		/* Pass this up to any BPF listeners. */
   3818  1.206     joerg 		bpf_mtap(ifp, m);
   3819    1.1   thorpej 
   3820    1.1   thorpej 		/* Pass it on. */
   3821    1.1   thorpej 		(*ifp->if_input)(ifp, m);
   3822    1.1   thorpej 	}
   3823    1.1   thorpej 
   3824    1.1   thorpej 	/* Update the receive pointer. */
   3825    1.1   thorpej 	sc->sc_rxptr = i;
   3826    1.1   thorpej 
   3827    1.1   thorpej 	DPRINTF(WM_DEBUG_RX,
   3828  1.160  christos 	    ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
   3829    1.1   thorpej }
   3830    1.1   thorpej 
   3831    1.1   thorpej /*
   3832  1.192   msaitoh  * wm_linkintr_gmii:
   3833    1.1   thorpej  *
   3834  1.192   msaitoh  *	Helper; handle link interrupts for GMII.
   3835    1.1   thorpej  */
   3836   1.47   thorpej static void
   3837  1.192   msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
   3838    1.1   thorpej {
   3839    1.1   thorpej 
   3840  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   3841  1.173   msaitoh 		__func__));
   3842  1.170   msaitoh 
   3843  1.192   msaitoh 	if (icr & ICR_LSC) {
   3844  1.192   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   3845  1.254   msaitoh 		    ("%s: LINK: LSC -> mii_pollstat\n",
   3846  1.192   msaitoh 			device_xname(sc->sc_dev)));
   3847  1.254   msaitoh 		mii_pollstat(&sc->sc_mii);
   3848  1.192   msaitoh 		if (sc->sc_type == WM_T_82543) {
   3849  1.192   msaitoh 			int miistatus, active;
   3850  1.192   msaitoh 
   3851  1.192   msaitoh 			/*
   3852  1.192   msaitoh 			 * With 82543, we need to force speed and
   3853  1.192   msaitoh 			 * duplex on the MAC equal to what the PHY
   3854  1.192   msaitoh 			 * speed and duplex configuration is.
   3855  1.192   msaitoh 			 */
   3856  1.192   msaitoh 			miistatus = sc->sc_mii.mii_media_status;
   3857  1.170   msaitoh 
   3858  1.192   msaitoh 			if (miistatus & IFM_ACTIVE) {
   3859  1.192   msaitoh 				active = sc->sc_mii.mii_media_active;
   3860  1.192   msaitoh 				sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   3861  1.192   msaitoh 				switch (IFM_SUBTYPE(active)) {
   3862  1.192   msaitoh 				case IFM_10_T:
   3863  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_10;
   3864  1.192   msaitoh 					break;
   3865  1.192   msaitoh 				case IFM_100_TX:
   3866  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_100;
   3867  1.192   msaitoh 					break;
   3868  1.192   msaitoh 				case IFM_1000_T:
   3869  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_1000;
   3870  1.192   msaitoh 					break;
   3871  1.192   msaitoh 				default:
   3872  1.192   msaitoh 					/*
   3873  1.192   msaitoh 					 * fiber?
   3874  1.192   msaitoh 					 * Shoud not enter here.
   3875  1.192   msaitoh 					 */
   3876  1.192   msaitoh 					printf("unknown media (%x)\n",
   3877  1.192   msaitoh 					    active);
   3878  1.192   msaitoh 					break;
   3879  1.170   msaitoh 				}
   3880  1.192   msaitoh 				if (active & IFM_FDX)
   3881  1.192   msaitoh 					sc->sc_ctrl |= CTRL_FD;
   3882  1.192   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3883  1.192   msaitoh 			}
   3884  1.202   msaitoh 		} else if ((sc->sc_type == WM_T_ICH8)
   3885  1.202   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3)) {
   3886  1.202   msaitoh 			wm_kmrn_lock_loss_workaround_ich8lan(sc);
   3887  1.192   msaitoh 		} else if (sc->sc_type == WM_T_PCH) {
   3888  1.192   msaitoh 			wm_k1_gig_workaround_hv(sc,
   3889  1.192   msaitoh 			    ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
   3890  1.192   msaitoh 		}
   3891  1.192   msaitoh 
   3892  1.192   msaitoh 		if ((sc->sc_phytype == WMPHY_82578)
   3893  1.192   msaitoh 		    && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
   3894  1.192   msaitoh 			== IFM_1000_T)) {
   3895  1.192   msaitoh 
   3896  1.192   msaitoh 			if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
   3897  1.192   msaitoh 				delay(200*1000); /* XXX too big */
   3898  1.192   msaitoh 
   3899  1.192   msaitoh 				/* Link stall fix for link up */
   3900  1.192   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   3901  1.192   msaitoh 				    HV_MUX_DATA_CTRL,
   3902  1.192   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC
   3903  1.192   msaitoh 				    | HV_MUX_DATA_CTRL_FORCE_SPEED);
   3904  1.192   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   3905  1.192   msaitoh 				    HV_MUX_DATA_CTRL,
   3906  1.192   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC);
   3907  1.170   msaitoh 			}
   3908    1.1   thorpej 		}
   3909  1.192   msaitoh 	} else if (icr & ICR_RXSEQ) {
   3910  1.192   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   3911  1.192   msaitoh 		    ("%s: LINK Receive sequence error\n",
   3912  1.192   msaitoh 			device_xname(sc->sc_dev)));
   3913    1.1   thorpej 	}
   3914  1.192   msaitoh }
   3915  1.192   msaitoh 
   3916  1.192   msaitoh /*
   3917  1.192   msaitoh  * wm_linkintr_tbi:
   3918  1.192   msaitoh  *
   3919  1.192   msaitoh  *	Helper; handle link interrupts for TBI mode.
   3920  1.192   msaitoh  */
   3921  1.192   msaitoh static void
   3922  1.192   msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
   3923  1.192   msaitoh {
   3924  1.192   msaitoh 	uint32_t status;
   3925  1.192   msaitoh 
   3926  1.192   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   3927  1.192   msaitoh 		__func__));
   3928    1.1   thorpej 
   3929  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   3930    1.1   thorpej 	if (icr & ICR_LSC) {
   3931    1.1   thorpej 		if (status & STATUS_LU) {
   3932    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   3933  1.160  christos 			    device_xname(sc->sc_dev),
   3934    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   3935  1.173   msaitoh 			/*
   3936  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   3937  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   3938  1.173   msaitoh 			 */
   3939  1.198   msaitoh 
   3940  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   3941    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   3942   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   3943    1.1   thorpej 			if (status & STATUS_FD)
   3944    1.1   thorpej 				sc->sc_tctl |=
   3945    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   3946    1.1   thorpej 			else
   3947    1.1   thorpej 				sc->sc_tctl |=
   3948    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   3949  1.173   msaitoh 			if (sc->sc_ctrl & CTRL_TFCE)
   3950   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   3951    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   3952   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   3953   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   3954   1.71   thorpej 				      sc->sc_fcrtl);
   3955    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   3956    1.1   thorpej 		} else {
   3957    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   3958  1.161    cegger 			    device_xname(sc->sc_dev)));
   3959    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   3960    1.1   thorpej 		}
   3961    1.1   thorpej 		wm_tbi_set_linkled(sc);
   3962  1.173   msaitoh 	} else if (icr & ICR_RXCFG) {
   3963  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
   3964  1.173   msaitoh 		    device_xname(sc->sc_dev)));
   3965  1.173   msaitoh 		sc->sc_tbi_nrxcfg++;
   3966  1.173   msaitoh 		wm_check_for_link(sc);
   3967    1.1   thorpej 	} else if (icr & ICR_RXSEQ) {
   3968    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3969    1.1   thorpej 		    ("%s: LINK: Receive sequence error\n",
   3970  1.160  christos 		    device_xname(sc->sc_dev)));
   3971    1.1   thorpej 	}
   3972    1.1   thorpej }
   3973    1.1   thorpej 
   3974    1.1   thorpej /*
   3975  1.192   msaitoh  * wm_linkintr:
   3976  1.192   msaitoh  *
   3977  1.192   msaitoh  *	Helper; handle link interrupts.
   3978  1.192   msaitoh  */
   3979  1.192   msaitoh static void
   3980  1.192   msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
   3981  1.192   msaitoh {
   3982  1.192   msaitoh 
   3983  1.192   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   3984  1.192   msaitoh 		wm_linkintr_gmii(sc, icr);
   3985  1.192   msaitoh 	else
   3986  1.192   msaitoh 		wm_linkintr_tbi(sc, icr);
   3987  1.192   msaitoh }
   3988  1.192   msaitoh 
   3989  1.192   msaitoh /*
   3990    1.1   thorpej  * wm_tick:
   3991    1.1   thorpej  *
   3992    1.1   thorpej  *	One second timer, used to check link status, sweep up
   3993    1.1   thorpej  *	completed transmit jobs, etc.
   3994    1.1   thorpej  */
   3995   1.47   thorpej static void
   3996    1.1   thorpej wm_tick(void *arg)
   3997    1.1   thorpej {
   3998    1.1   thorpej 	struct wm_softc *sc = arg;
   3999  1.127    bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4000    1.1   thorpej 	int s;
   4001    1.1   thorpej 
   4002    1.1   thorpej 	s = splnet();
   4003    1.1   thorpej 
   4004   1.71   thorpej 	if (sc->sc_type >= WM_T_82542_2_1) {
   4005   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   4006   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   4007   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   4008   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   4009   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   4010   1.71   thorpej 	}
   4011   1.71   thorpej 
   4012  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4013  1.196   msaitoh 	ifp->if_ierrors += 0ULL + /* ensure quad_t */
   4014  1.196   msaitoh 	    + CSR_READ(sc, WMREG_CRCERRS)
   4015  1.196   msaitoh 	    + CSR_READ(sc, WMREG_ALGNERRC)
   4016  1.196   msaitoh 	    + CSR_READ(sc, WMREG_SYMERRC)
   4017  1.196   msaitoh 	    + CSR_READ(sc, WMREG_RXERRC)
   4018  1.196   msaitoh 	    + CSR_READ(sc, WMREG_SEC)
   4019  1.196   msaitoh 	    + CSR_READ(sc, WMREG_CEXTERR)
   4020  1.196   msaitoh 	    + CSR_READ(sc, WMREG_RLEC);
   4021  1.196   msaitoh 	ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
   4022  1.127    bouyer 
   4023    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII)
   4024    1.1   thorpej 		mii_tick(&sc->sc_mii);
   4025    1.1   thorpej 	else
   4026    1.1   thorpej 		wm_tbi_check_link(sc);
   4027    1.1   thorpej 
   4028    1.1   thorpej 	splx(s);
   4029    1.1   thorpej 
   4030    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   4031    1.1   thorpej }
   4032    1.1   thorpej 
   4033    1.1   thorpej /*
   4034    1.1   thorpej  * wm_reset:
   4035    1.1   thorpej  *
   4036    1.1   thorpej  *	Reset the i82542 chip.
   4037    1.1   thorpej  */
   4038   1.47   thorpej static void
   4039    1.1   thorpej wm_reset(struct wm_softc *sc)
   4040    1.1   thorpej {
   4041  1.189   msaitoh 	int phy_reset = 0;
   4042  1.199   msaitoh 	uint32_t reg, mask;
   4043    1.1   thorpej 
   4044   1.78   thorpej 	/*
   4045   1.78   thorpej 	 * Allocate on-chip memory according to the MTU size.
   4046   1.78   thorpej 	 * The Packet Buffer Allocation register must be written
   4047   1.78   thorpej 	 * before the chip is reset.
   4048   1.78   thorpej 	 */
   4049  1.120   msaitoh 	switch (sc->sc_type) {
   4050  1.120   msaitoh 	case WM_T_82547:
   4051  1.120   msaitoh 	case WM_T_82547_2:
   4052   1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4053   1.78   thorpej 		    PBA_22K : PBA_30K;
   4054   1.78   thorpej 		sc->sc_txfifo_head = 0;
   4055   1.78   thorpej 		sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   4056   1.78   thorpej 		sc->sc_txfifo_size =
   4057   1.78   thorpej 		    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   4058   1.78   thorpej 		sc->sc_txfifo_stall = 0;
   4059  1.120   msaitoh 		break;
   4060  1.120   msaitoh 	case WM_T_82571:
   4061  1.198   msaitoh 	case WM_T_82572:
   4062  1.199   msaitoh 	case WM_T_82575:	/* XXX need special handing for jumbo frames */
   4063  1.228   msaitoh 	case WM_T_I350:
   4064  1.265   msaitoh 	case WM_T_I354:
   4065  1.198   msaitoh 	case WM_T_80003:
   4066  1.120   msaitoh 		sc->sc_pba = PBA_32K;
   4067  1.120   msaitoh 		break;
   4068  1.199   msaitoh 	case WM_T_82580:
   4069  1.199   msaitoh 	case WM_T_82580ER:
   4070  1.199   msaitoh 		sc->sc_pba = PBA_35K;
   4071  1.199   msaitoh 		break;
   4072  1.247   msaitoh 	case WM_T_I210:
   4073  1.247   msaitoh 	case WM_T_I211:
   4074  1.247   msaitoh 		sc->sc_pba = PBA_34K;
   4075  1.247   msaitoh 		break;
   4076  1.199   msaitoh 	case WM_T_82576:
   4077  1.199   msaitoh 		sc->sc_pba = PBA_64K;
   4078  1.199   msaitoh 		break;
   4079  1.120   msaitoh 	case WM_T_82573:
   4080  1.185   msaitoh 		sc->sc_pba = PBA_12K;
   4081  1.185   msaitoh 		break;
   4082  1.165  sborrill 	case WM_T_82574:
   4083  1.185   msaitoh 	case WM_T_82583:
   4084  1.185   msaitoh 		sc->sc_pba = PBA_20K;
   4085  1.120   msaitoh 		break;
   4086  1.139    bouyer 	case WM_T_ICH8:
   4087  1.139    bouyer 		sc->sc_pba = PBA_8K;
   4088  1.139    bouyer 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   4089  1.139    bouyer 		break;
   4090  1.144   msaitoh 	case WM_T_ICH9:
   4091  1.167   msaitoh 	case WM_T_ICH10:
   4092  1.221   msaitoh 		sc->sc_pba = PBA_10K;
   4093  1.222   msaitoh 		break;
   4094  1.190   msaitoh 	case WM_T_PCH:
   4095  1.221   msaitoh 	case WM_T_PCH2:
   4096  1.249   msaitoh 	case WM_T_PCH_LPT:
   4097  1.221   msaitoh 		sc->sc_pba = PBA_26K;
   4098  1.144   msaitoh 		break;
   4099  1.120   msaitoh 	default:
   4100  1.120   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4101  1.120   msaitoh 		    PBA_40K : PBA_48K;
   4102  1.120   msaitoh 		break;
   4103   1.78   thorpej 	}
   4104   1.78   thorpej 	CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   4105   1.78   thorpej 
   4106  1.199   msaitoh 	/* Prevent the PCI-E bus from sticking */
   4107  1.144   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   4108  1.144   msaitoh 		int timeout = 800;
   4109  1.144   msaitoh 
   4110  1.144   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   4111  1.144   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4112  1.144   msaitoh 
   4113  1.185   msaitoh 		while (timeout--) {
   4114  1.238   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
   4115  1.238   msaitoh 			    == 0)
   4116  1.144   msaitoh 				break;
   4117  1.144   msaitoh 			delay(100);
   4118  1.144   msaitoh 		}
   4119  1.144   msaitoh 	}
   4120  1.144   msaitoh 
   4121  1.199   msaitoh 	/* Set the completion timeout for interface */
   4122  1.228   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   4123  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4124  1.199   msaitoh 		wm_set_pcie_completion_timeout(sc);
   4125  1.199   msaitoh 
   4126  1.199   msaitoh 	/* Clear interrupt */
   4127  1.144   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4128  1.144   msaitoh 
   4129  1.189   msaitoh 	/* Stop the transmit and receive processes. */
   4130  1.189   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   4131  1.266   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   4132  1.189   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
   4133  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   4134  1.189   msaitoh 
   4135  1.199   msaitoh 	/* XXX set_tbi_sbp_82543() */
   4136  1.189   msaitoh 
   4137  1.189   msaitoh 	delay(10*1000);
   4138  1.189   msaitoh 
   4139  1.189   msaitoh 	/* Must acquire the MDIO ownership before MAC reset */
   4140  1.194   msaitoh 	switch (sc->sc_type) {
   4141  1.189   msaitoh 	case WM_T_82573:
   4142  1.189   msaitoh 	case WM_T_82574:
   4143  1.189   msaitoh 	case WM_T_82583:
   4144  1.259   msaitoh 		wm_get_hw_semaphore_82573(sc);
   4145  1.189   msaitoh 		break;
   4146  1.189   msaitoh 	default:
   4147  1.189   msaitoh 		break;
   4148  1.189   msaitoh 	}
   4149  1.189   msaitoh 
   4150  1.137   msaitoh 	/*
   4151  1.138      salo 	 * 82541 Errata 29? & 82547 Errata 28?
   4152  1.137   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   4153  1.137   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   4154  1.137   msaitoh 	 */
   4155  1.137   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   4156  1.137   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   4157  1.137   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   4158  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   4159  1.137   msaitoh 		delay(5000);
   4160  1.137   msaitoh 	}
   4161  1.137   msaitoh 
   4162   1.53   thorpej 	switch (sc->sc_type) {
   4163  1.189   msaitoh 	case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
   4164   1.53   thorpej 	case WM_T_82541:
   4165   1.53   thorpej 	case WM_T_82541_2:
   4166  1.189   msaitoh 	case WM_T_82547:
   4167  1.189   msaitoh 	case WM_T_82547_2:
   4168   1.53   thorpej 		/*
   4169   1.88    briggs 		 * On some chipsets, a reset through a memory-mapped write
   4170   1.88    briggs 		 * cycle can cause the chip to reset before completing the
   4171   1.88    briggs 		 * write cycle.  This causes major headache that can be
   4172   1.88    briggs 		 * avoided by issuing the reset via indirect register writes
   4173   1.88    briggs 		 * through I/O space.
   4174   1.88    briggs 		 *
   4175   1.88    briggs 		 * So, if we successfully mapped the I/O BAR at attach time,
   4176   1.88    briggs 		 * use that.  Otherwise, try our luck with a memory-mapped
   4177   1.88    briggs 		 * reset.
   4178   1.53   thorpej 		 */
   4179   1.53   thorpej 		if (sc->sc_flags & WM_F_IOH_VALID)
   4180   1.53   thorpej 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   4181   1.53   thorpej 		else
   4182   1.53   thorpej 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   4183   1.53   thorpej 		break;
   4184   1.53   thorpej 	case WM_T_82545_3:
   4185   1.53   thorpej 	case WM_T_82546_3:
   4186   1.53   thorpej 		/* Use the shadow control register on these chips. */
   4187   1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   4188   1.53   thorpej 		break;
   4189  1.189   msaitoh 	case WM_T_80003:
   4190  1.199   msaitoh 		mask = swfwphysem[sc->sc_funcid];
   4191  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4192  1.189   msaitoh 		wm_get_swfw_semaphore(sc, mask);
   4193  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4194  1.189   msaitoh 		wm_put_swfw_semaphore(sc, mask);
   4195  1.189   msaitoh 		break;
   4196  1.139    bouyer 	case WM_T_ICH8:
   4197  1.144   msaitoh 	case WM_T_ICH9:
   4198  1.167   msaitoh 	case WM_T_ICH10:
   4199  1.190   msaitoh 	case WM_T_PCH:
   4200  1.221   msaitoh 	case WM_T_PCH2:
   4201  1.249   msaitoh 	case WM_T_PCH_LPT:
   4202  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4203  1.189   msaitoh 		if (wm_check_reset_block(sc) == 0) {
   4204  1.221   msaitoh 			/*
   4205  1.221   msaitoh 			 * Gate automatic PHY configuration by hardware on
   4206  1.239   msaitoh 			 * non-managed 82579
   4207  1.221   msaitoh 			 */
   4208  1.221   msaitoh 			if ((sc->sc_type == WM_T_PCH2)
   4209  1.221   msaitoh 			    && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
   4210  1.221   msaitoh 				!= 0))
   4211  1.221   msaitoh 				wm_gate_hw_phy_config_ich8lan(sc, 1);
   4212  1.190   msaitoh 
   4213  1.190   msaitoh 
   4214  1.189   msaitoh 			reg |= CTRL_PHY_RESET;
   4215  1.189   msaitoh 			phy_reset = 1;
   4216  1.189   msaitoh 		}
   4217  1.139    bouyer 		wm_get_swfwhw_semaphore(sc);
   4218  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4219  1.266   msaitoh 		/* Don't insert a completion barrier when reset */
   4220  1.189   msaitoh 		delay(20*1000);
   4221  1.189   msaitoh 		wm_put_swfwhw_semaphore(sc);
   4222  1.188   msaitoh 		break;
   4223  1.189   msaitoh 	case WM_T_82542_2_0:
   4224  1.189   msaitoh 	case WM_T_82542_2_1:
   4225  1.189   msaitoh 	case WM_T_82543:
   4226  1.189   msaitoh 	case WM_T_82540:
   4227  1.189   msaitoh 	case WM_T_82545:
   4228  1.189   msaitoh 	case WM_T_82546:
   4229  1.189   msaitoh 	case WM_T_82571:
   4230  1.189   msaitoh 	case WM_T_82572:
   4231  1.189   msaitoh 	case WM_T_82573:
   4232  1.189   msaitoh 	case WM_T_82574:
   4233  1.199   msaitoh 	case WM_T_82575:
   4234  1.199   msaitoh 	case WM_T_82576:
   4235  1.208   msaitoh 	case WM_T_82580:
   4236  1.208   msaitoh 	case WM_T_82580ER:
   4237  1.189   msaitoh 	case WM_T_82583:
   4238  1.228   msaitoh 	case WM_T_I350:
   4239  1.265   msaitoh 	case WM_T_I354:
   4240  1.247   msaitoh 	case WM_T_I210:
   4241  1.247   msaitoh 	case WM_T_I211:
   4242   1.53   thorpej 	default:
   4243   1.53   thorpej 		/* Everything else can safely use the documented method. */
   4244  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4245   1.53   thorpej 		break;
   4246   1.53   thorpej 	}
   4247  1.189   msaitoh 
   4248  1.259   msaitoh 	/* Must release the MDIO ownership after MAC reset */
   4249  1.259   msaitoh 	switch (sc->sc_type) {
   4250  1.259   msaitoh 	case WM_T_82574:
   4251  1.259   msaitoh 	case WM_T_82583:
   4252  1.259   msaitoh 		wm_put_hw_semaphore_82573(sc);
   4253  1.259   msaitoh 		break;
   4254  1.259   msaitoh 	default:
   4255  1.259   msaitoh 		break;
   4256  1.259   msaitoh 	}
   4257  1.259   msaitoh 
   4258  1.189   msaitoh 	if (phy_reset != 0)
   4259  1.189   msaitoh 		wm_get_cfg_done(sc);
   4260    1.1   thorpej 
   4261  1.146   msaitoh 	/* reload EEPROM */
   4262  1.194   msaitoh 	switch (sc->sc_type) {
   4263  1.144   msaitoh 	case WM_T_82542_2_0:
   4264  1.144   msaitoh 	case WM_T_82542_2_1:
   4265  1.144   msaitoh 	case WM_T_82543:
   4266  1.144   msaitoh 	case WM_T_82544:
   4267  1.144   msaitoh 		delay(10);
   4268  1.146   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4269  1.146   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4270  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   4271  1.144   msaitoh 		delay(2000);
   4272  1.144   msaitoh 		break;
   4273  1.189   msaitoh 	case WM_T_82540:
   4274  1.189   msaitoh 	case WM_T_82545:
   4275  1.189   msaitoh 	case WM_T_82545_3:
   4276  1.189   msaitoh 	case WM_T_82546:
   4277  1.189   msaitoh 	case WM_T_82546_3:
   4278  1.189   msaitoh 		delay(5*1000);
   4279  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4280  1.189   msaitoh 		break;
   4281  1.144   msaitoh 	case WM_T_82541:
   4282  1.144   msaitoh 	case WM_T_82541_2:
   4283  1.144   msaitoh 	case WM_T_82547:
   4284  1.144   msaitoh 	case WM_T_82547_2:
   4285  1.144   msaitoh 		delay(20000);
   4286  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4287  1.144   msaitoh 		break;
   4288  1.189   msaitoh 	case WM_T_82571:
   4289  1.189   msaitoh 	case WM_T_82572:
   4290  1.144   msaitoh 	case WM_T_82573:
   4291  1.165  sborrill 	case WM_T_82574:
   4292  1.185   msaitoh 	case WM_T_82583:
   4293  1.146   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   4294  1.146   msaitoh 			delay(10);
   4295  1.146   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4296  1.146   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4297  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   4298  1.146   msaitoh 		}
   4299  1.145   msaitoh 		/* check EECD_EE_AUTORD */
   4300  1.146   msaitoh 		wm_get_auto_rd_done(sc);
   4301  1.189   msaitoh 		/*
   4302  1.189   msaitoh 		 * Phy configuration from NVM just starts after EECD_AUTO_RD
   4303  1.189   msaitoh 		 * is set.
   4304  1.189   msaitoh 		 */
   4305  1.189   msaitoh 		if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
   4306  1.189   msaitoh 		    || (sc->sc_type == WM_T_82583))
   4307  1.189   msaitoh 			delay(25*1000);
   4308  1.189   msaitoh 		break;
   4309  1.199   msaitoh 	case WM_T_82575:
   4310  1.199   msaitoh 	case WM_T_82576:
   4311  1.208   msaitoh 	case WM_T_82580:
   4312  1.208   msaitoh 	case WM_T_82580ER:
   4313  1.228   msaitoh 	case WM_T_I350:
   4314  1.265   msaitoh 	case WM_T_I354:
   4315  1.247   msaitoh 	case WM_T_I210:
   4316  1.247   msaitoh 	case WM_T_I211:
   4317  1.189   msaitoh 	case WM_T_80003:
   4318  1.189   msaitoh 		/* check EECD_EE_AUTORD */
   4319  1.189   msaitoh 		wm_get_auto_rd_done(sc);
   4320  1.189   msaitoh 		break;
   4321  1.253   msaitoh 	case WM_T_ICH8:
   4322  1.253   msaitoh 	case WM_T_ICH9:
   4323  1.190   msaitoh 	case WM_T_ICH10:
   4324  1.190   msaitoh 	case WM_T_PCH:
   4325  1.221   msaitoh 	case WM_T_PCH2:
   4326  1.249   msaitoh 	case WM_T_PCH_LPT:
   4327  1.189   msaitoh 		break;
   4328  1.189   msaitoh 	default:
   4329  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   4330  1.127    bouyer 	}
   4331  1.144   msaitoh 
   4332  1.199   msaitoh 	/* Check whether EEPROM is present or not */
   4333  1.199   msaitoh 	switch (sc->sc_type) {
   4334  1.199   msaitoh 	case WM_T_82575:
   4335  1.199   msaitoh 	case WM_T_82576:
   4336  1.208   msaitoh #if 0 /* XXX */
   4337  1.199   msaitoh 	case WM_T_82580:
   4338  1.208   msaitoh 	case WM_T_82580ER:
   4339  1.208   msaitoh #endif
   4340  1.228   msaitoh 	case WM_T_I350:
   4341  1.265   msaitoh 	case WM_T_I354:
   4342  1.199   msaitoh 	case WM_T_ICH8:
   4343  1.199   msaitoh 	case WM_T_ICH9:
   4344  1.199   msaitoh 		if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
   4345  1.199   msaitoh 			/* Not found */
   4346  1.199   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   4347  1.208   msaitoh 			if ((sc->sc_type == WM_T_82575)
   4348  1.208   msaitoh 			    || (sc->sc_type == WM_T_82576)
   4349  1.208   msaitoh 			    || (sc->sc_type == WM_T_82580)
   4350  1.228   msaitoh 			    || (sc->sc_type == WM_T_82580ER)
   4351  1.265   msaitoh 			    || (sc->sc_type == WM_T_I350)
   4352  1.265   msaitoh 			    || (sc->sc_type == WM_T_I354))
   4353  1.199   msaitoh 				wm_reset_init_script_82575(sc);
   4354  1.199   msaitoh 		}
   4355  1.199   msaitoh 		break;
   4356  1.199   msaitoh 	default:
   4357  1.199   msaitoh 		break;
   4358  1.199   msaitoh 	}
   4359  1.199   msaitoh 
   4360  1.228   msaitoh 	if ((sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   4361  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
   4362  1.208   msaitoh 		/* clear global device reset status bit */
   4363  1.208   msaitoh 		CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
   4364  1.208   msaitoh 	}
   4365  1.208   msaitoh 
   4366  1.199   msaitoh 	/* Clear any pending interrupt events. */
   4367  1.199   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4368  1.199   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   4369  1.199   msaitoh 
   4370  1.174   msaitoh 	/* reload sc_ctrl */
   4371  1.174   msaitoh 	sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4372  1.174   msaitoh 
   4373  1.228   msaitoh 	if (sc->sc_type == WM_T_I350)
   4374  1.228   msaitoh 		wm_set_eee_i350(sc);
   4375  1.228   msaitoh 
   4376  1.192   msaitoh 	/* dummy read from WUC */
   4377  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4378  1.192   msaitoh 		reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
   4379  1.190   msaitoh 	/*
   4380  1.190   msaitoh 	 * For PCH, this write will make sure that any noise will be detected
   4381  1.190   msaitoh 	 * as a CRC error and be dropped rather than show up as a bad packet
   4382  1.190   msaitoh 	 * to the DMA engine
   4383  1.190   msaitoh 	 */
   4384  1.190   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4385  1.190   msaitoh 		CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
   4386  1.190   msaitoh 
   4387  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4388  1.199   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   4389  1.144   msaitoh 
   4390  1.199   msaitoh 	/* XXX need special handling for 82580 */
   4391    1.1   thorpej }
   4392    1.1   thorpej 
   4393  1.217    dyoung static void
   4394  1.217    dyoung wm_set_vlan(struct wm_softc *sc)
   4395  1.217    dyoung {
   4396  1.217    dyoung 	/* Deal with VLAN enables. */
   4397  1.217    dyoung 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   4398  1.217    dyoung 		sc->sc_ctrl |= CTRL_VME;
   4399  1.217    dyoung 	else
   4400  1.217    dyoung 		sc->sc_ctrl &= ~CTRL_VME;
   4401  1.217    dyoung 
   4402  1.217    dyoung 	/* Write the control registers. */
   4403  1.217    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4404  1.217    dyoung }
   4405  1.217    dyoung 
   4406    1.1   thorpej /*
   4407    1.1   thorpej  * wm_init:		[ifnet interface function]
   4408    1.1   thorpej  *
   4409    1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   4410    1.1   thorpej  */
   4411   1.47   thorpej static int
   4412    1.1   thorpej wm_init(struct ifnet *ifp)
   4413    1.1   thorpej {
   4414    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4415    1.1   thorpej 	struct wm_rxsoft *rxs;
   4416  1.228   msaitoh 	int i, j, trynum, error = 0;
   4417    1.1   thorpej 	uint32_t reg;
   4418    1.1   thorpej 
   4419   1.42   thorpej 	/*
   4420   1.42   thorpej 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   4421   1.42   thorpej 	 * There is a small but measurable benefit to avoiding the adjusment
   4422   1.42   thorpej 	 * of the descriptor so that the headers are aligned, for normal mtu,
   4423   1.42   thorpej 	 * on such platforms.  One possibility is that the DMA itself is
   4424   1.42   thorpej 	 * slightly more efficient if the front of the entire packet (instead
   4425   1.42   thorpej 	 * of the front of the headers) is aligned.
   4426   1.42   thorpej 	 *
   4427   1.42   thorpej 	 * Note we must always set align_tweak to 0 if we are using
   4428   1.42   thorpej 	 * jumbo frames.
   4429   1.42   thorpej 	 */
   4430   1.42   thorpej #ifdef __NO_STRICT_ALIGNMENT
   4431   1.42   thorpej 	sc->sc_align_tweak = 0;
   4432   1.41       tls #else
   4433   1.42   thorpej 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   4434   1.42   thorpej 		sc->sc_align_tweak = 0;
   4435   1.42   thorpej 	else
   4436   1.42   thorpej 		sc->sc_align_tweak = 2;
   4437   1.42   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   4438   1.41       tls 
   4439    1.1   thorpej 	/* Cancel any pending I/O. */
   4440    1.1   thorpej 	wm_stop(ifp, 0);
   4441    1.1   thorpej 
   4442  1.127    bouyer 	/* update statistics before reset */
   4443  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4444  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   4445  1.127    bouyer 
   4446    1.1   thorpej 	/* Reset the chip to a known state. */
   4447    1.1   thorpej 	wm_reset(sc);
   4448    1.1   thorpej 
   4449  1.169   msaitoh 	switch (sc->sc_type) {
   4450  1.169   msaitoh 	case WM_T_82571:
   4451  1.169   msaitoh 	case WM_T_82572:
   4452  1.169   msaitoh 	case WM_T_82573:
   4453  1.169   msaitoh 	case WM_T_82574:
   4454  1.185   msaitoh 	case WM_T_82583:
   4455  1.169   msaitoh 	case WM_T_80003:
   4456  1.169   msaitoh 	case WM_T_ICH8:
   4457  1.169   msaitoh 	case WM_T_ICH9:
   4458  1.169   msaitoh 	case WM_T_ICH10:
   4459  1.190   msaitoh 	case WM_T_PCH:
   4460  1.221   msaitoh 	case WM_T_PCH2:
   4461  1.249   msaitoh 	case WM_T_PCH_LPT:
   4462  1.169   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   4463  1.169   msaitoh 			wm_get_hw_control(sc);
   4464  1.169   msaitoh 		break;
   4465  1.169   msaitoh 	default:
   4466  1.169   msaitoh 		break;
   4467  1.169   msaitoh 	}
   4468  1.169   msaitoh 
   4469  1.191   msaitoh 	/* Reset the PHY. */
   4470  1.191   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   4471  1.191   msaitoh 		wm_gmii_reset(sc);
   4472  1.191   msaitoh 
   4473  1.192   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4474  1.192   msaitoh 	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
   4475  1.256   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   4476  1.256   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   4477  1.192   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
   4478  1.192   msaitoh 
   4479    1.1   thorpej 	/* Initialize the transmit descriptor ring. */
   4480   1.75   thorpej 	memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
   4481   1.75   thorpej 	WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
   4482    1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   4483   1.75   thorpej 	sc->sc_txfree = WM_NTXDESC(sc);
   4484    1.1   thorpej 	sc->sc_txnext = 0;
   4485    1.5   thorpej 
   4486   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   4487  1.211   msaitoh 		CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
   4488  1.211   msaitoh 		CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
   4489   1.75   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
   4490    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   4491    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   4492   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   4493    1.1   thorpej 	} else {
   4494  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
   4495  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
   4496   1.75   thorpej 		CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
   4497    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDH, 0);
   4498  1.150       tls 		CSR_WRITE(sc, WMREG_TIDV, 375);		/* ITR / 4 */
   4499  1.150       tls 		CSR_WRITE(sc, WMREG_TADV, 375);		/* should be same */
   4500    1.1   thorpej 
   4501  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4502  1.211   msaitoh 			/*
   4503  1.211   msaitoh 			 * Don't write TDT before TCTL.EN is set.
   4504  1.211   msaitoh 			 * See the document.
   4505  1.211   msaitoh 			 */
   4506  1.199   msaitoh 			CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
   4507  1.199   msaitoh 			    | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
   4508  1.199   msaitoh 			    | TXDCTL_WTHRESH(0));
   4509  1.199   msaitoh 		else {
   4510  1.211   msaitoh 			CSR_WRITE(sc, WMREG_TDT, 0);
   4511  1.199   msaitoh 			CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
   4512  1.199   msaitoh 			    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   4513  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
   4514  1.199   msaitoh 			    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   4515  1.199   msaitoh 		}
   4516    1.1   thorpej 	}
   4517    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_LO, 0);
   4518    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_HI, 0);
   4519    1.1   thorpej 
   4520    1.1   thorpej 	/* Initialize the transmit job descriptors. */
   4521   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++)
   4522    1.1   thorpej 		sc->sc_txsoft[i].txs_mbuf = NULL;
   4523   1.74      tron 	sc->sc_txsfree = WM_TXQUEUELEN(sc);
   4524    1.1   thorpej 	sc->sc_txsnext = 0;
   4525    1.1   thorpej 	sc->sc_txsdirty = 0;
   4526    1.1   thorpej 
   4527    1.1   thorpej 	/*
   4528    1.1   thorpej 	 * Initialize the receive descriptor and receive job
   4529    1.1   thorpej 	 * descriptor rings.
   4530    1.1   thorpej 	 */
   4531   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   4532   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
   4533   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
   4534    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
   4535    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   4536    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   4537   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   4538    1.1   thorpej 
   4539    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   4540    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   4541    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   4542    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   4543    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   4544    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   4545    1.1   thorpej 	} else {
   4546   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
   4547   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
   4548    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
   4549  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4550  1.199   msaitoh 			CSR_WRITE(sc, WMREG_EITR(0), 450);
   4551  1.199   msaitoh 			if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
   4552  1.199   msaitoh 				panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
   4553  1.199   msaitoh 			CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
   4554  1.199   msaitoh 			    | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
   4555  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
   4556  1.199   msaitoh 			    | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
   4557  1.199   msaitoh 			    | RXDCTL_WTHRESH(1));
   4558  1.199   msaitoh 		} else {
   4559  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RDH, 0);
   4560  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RDT, 0);
   4561  1.238   msaitoh 			CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
   4562  1.238   msaitoh 			CSR_WRITE(sc, WMREG_RADV, 375);	/* MUST be same */
   4563  1.199   msaitoh 		}
   4564    1.1   thorpej 	}
   4565    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   4566    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   4567    1.1   thorpej 		if (rxs->rxs_mbuf == NULL) {
   4568    1.1   thorpej 			if ((error = wm_add_rxbuf(sc, i)) != 0) {
   4569  1.238   msaitoh 				log(LOG_ERR, "%s: unable to allocate or map "
   4570  1.238   msaitoh 				    "rx buffer %d, error = %d\n",
   4571  1.160  christos 				    device_xname(sc->sc_dev), i, error);
   4572    1.1   thorpej 				/*
   4573    1.1   thorpej 				 * XXX Should attempt to run with fewer receive
   4574    1.1   thorpej 				 * XXX buffers instead of just failing.
   4575    1.1   thorpej 				 */
   4576    1.1   thorpej 				wm_rxdrain(sc);
   4577    1.1   thorpej 				goto out;
   4578    1.1   thorpej 			}
   4579  1.199   msaitoh 		} else {
   4580  1.199   msaitoh 			if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   4581  1.199   msaitoh 				WM_INIT_RXDESC(sc, i);
   4582  1.211   msaitoh 			/*
   4583  1.211   msaitoh 			 * For 82575 and newer device, the RX descriptors
   4584  1.211   msaitoh 			 * must be initialized after the setting of RCTL.EN in
   4585  1.211   msaitoh 			 * wm_set_filter()
   4586  1.211   msaitoh 			 */
   4587  1.199   msaitoh 		}
   4588    1.1   thorpej 	}
   4589    1.1   thorpej 	sc->sc_rxptr = 0;
   4590    1.1   thorpej 	sc->sc_rxdiscard = 0;
   4591    1.1   thorpej 	WM_RXCHAIN_RESET(sc);
   4592    1.1   thorpej 
   4593    1.1   thorpej 	/*
   4594    1.1   thorpej 	 * Clear out the VLAN table -- we don't use it (yet).
   4595    1.1   thorpej 	 */
   4596    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, 0);
   4597  1.265   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4598  1.228   msaitoh 		trynum = 10; /* Due to hw errata */
   4599  1.228   msaitoh 	else
   4600  1.228   msaitoh 		trynum = 1;
   4601    1.1   thorpej 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   4602  1.228   msaitoh 		for (j = 0; j < trynum; j++)
   4603  1.228   msaitoh 			CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   4604    1.1   thorpej 
   4605    1.1   thorpej 	/*
   4606    1.1   thorpej 	 * Set up flow-control parameters.
   4607    1.1   thorpej 	 *
   4608    1.1   thorpej 	 * XXX Values could probably stand some tuning.
   4609    1.1   thorpej 	 */
   4610  1.177   msaitoh 	if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   4611  1.221   msaitoh 	    && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
   4612  1.256   msaitoh 	    && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)) {
   4613  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   4614  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   4615  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   4616  1.139    bouyer 	}
   4617   1.71   thorpej 
   4618   1.71   thorpej 	sc->sc_fcrtl = FCRTL_DFLT;
   4619   1.71   thorpej 	if (sc->sc_type < WM_T_82543) {
   4620   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   4621   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   4622   1.71   thorpej 	} else {
   4623   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   4624   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   4625    1.1   thorpej 	}
   4626  1.177   msaitoh 
   4627  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   4628  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
   4629  1.177   msaitoh 	else
   4630  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   4631    1.1   thorpej 
   4632  1.217    dyoung 	/* Writes the control register. */
   4633  1.217    dyoung 	wm_set_vlan(sc);
   4634  1.177   msaitoh 
   4635  1.177   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   4636  1.127    bouyer 		int val;
   4637  1.177   msaitoh 
   4638  1.177   msaitoh 		switch (sc->sc_type) {
   4639  1.177   msaitoh 		case WM_T_80003:
   4640  1.177   msaitoh 		case WM_T_ICH8:
   4641  1.177   msaitoh 		case WM_T_ICH9:
   4642  1.177   msaitoh 		case WM_T_ICH10:
   4643  1.190   msaitoh 		case WM_T_PCH:
   4644  1.221   msaitoh 		case WM_T_PCH2:
   4645  1.249   msaitoh 		case WM_T_PCH_LPT:
   4646  1.177   msaitoh 			/*
   4647  1.177   msaitoh 			 * Set the mac to wait the maximum time between each
   4648  1.177   msaitoh 			 * iteration and increase the max iterations when
   4649  1.177   msaitoh 			 * polling the phy; this fixes erroneous timeouts at
   4650  1.177   msaitoh 			 * 10Mbps.
   4651  1.177   msaitoh 			 */
   4652  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
   4653  1.177   msaitoh 			    0xFFFF);
   4654  1.178   msaitoh 			val = wm_kmrn_readreg(sc,
   4655  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM);
   4656  1.177   msaitoh 			val |= 0x3F;
   4657  1.178   msaitoh 			wm_kmrn_writereg(sc,
   4658  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM, val);
   4659  1.177   msaitoh 			break;
   4660  1.177   msaitoh 		default:
   4661  1.177   msaitoh 			break;
   4662  1.177   msaitoh 		}
   4663  1.177   msaitoh 
   4664  1.177   msaitoh 		if (sc->sc_type == WM_T_80003) {
   4665  1.177   msaitoh 			val = CSR_READ(sc, WMREG_CTRL_EXT);
   4666  1.177   msaitoh 			val &= ~CTRL_EXT_LINK_MODE_MASK;
   4667  1.177   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, val);
   4668  1.177   msaitoh 
   4669  1.177   msaitoh 			/* Bypass RX and TX FIFO's */
   4670  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   4671  1.198   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
   4672  1.198   msaitoh 			    | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   4673  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   4674  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   4675  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   4676  1.177   msaitoh 		}
   4677  1.127    bouyer 	}
   4678    1.1   thorpej #if 0
   4679    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   4680    1.1   thorpej #endif
   4681    1.1   thorpej 
   4682    1.1   thorpej 	/*
   4683    1.1   thorpej 	 * Set up checksum offload parameters.
   4684    1.1   thorpej 	 */
   4685    1.1   thorpej 	reg = CSR_READ(sc, WMREG_RXCSUM);
   4686  1.130      yamt 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   4687  1.103      yamt 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   4688    1.1   thorpej 		reg |= RXCSUM_IPOFL;
   4689  1.103      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   4690   1.12   thorpej 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   4691  1.130      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   4692  1.130      yamt 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   4693    1.1   thorpej 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   4694    1.1   thorpej 
   4695  1.173   msaitoh 	/* Reset TBI's RXCFG count */
   4696  1.173   msaitoh 	sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
   4697  1.173   msaitoh 
   4698    1.1   thorpej 	/*
   4699    1.1   thorpej 	 * Set up the interrupt registers.
   4700    1.1   thorpej 	 */
   4701    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4702   1.10   thorpej 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   4703    1.1   thorpej 	    ICR_RXO | ICR_RXT0;
   4704    1.1   thorpej 	if ((sc->sc_flags & WM_F_HAS_MII) == 0)
   4705    1.1   thorpej 		sc->sc_icr |= ICR_RXCFG;
   4706    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   4707    1.1   thorpej 
   4708  1.177   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4709  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   4710  1.256   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   4711  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_KABGTXD);
   4712  1.177   msaitoh 		reg |= KABGTXD_BGSQLBIAS;
   4713  1.177   msaitoh 		CSR_WRITE(sc, WMREG_KABGTXD, reg);
   4714  1.177   msaitoh 	}
   4715  1.177   msaitoh 
   4716    1.1   thorpej 	/* Set up the inter-packet gap. */
   4717    1.1   thorpej 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   4718    1.1   thorpej 
   4719   1.92    briggs 	if (sc->sc_type >= WM_T_82543) {
   4720  1.150       tls 		/*
   4721  1.150       tls 		 * Set up the interrupt throttling register (units of 256ns)
   4722  1.150       tls 		 * Note that a footnote in Intel's documentation says this
   4723  1.150       tls 		 * ticker runs at 1/4 the rate when the chip is in 100Mbit
   4724  1.150       tls 		 * or 10Mbit mode.  Empirically, it appears to be the case
   4725  1.150       tls 		 * that that is also true for the 1024ns units of the other
   4726  1.150       tls 		 * interrupt-related timer registers -- so, really, we ought
   4727  1.150       tls 		 * to divide this value by 4 when the link speed is low.
   4728  1.150       tls 		 *
   4729  1.150       tls 		 * XXX implement this division at link speed change!
   4730  1.150       tls 		 */
   4731  1.153       tls 
   4732  1.153       tls 		 /*
   4733  1.153       tls 		  * For N interrupts/sec, set this value to:
   4734  1.153       tls 		  * 1000000000 / (N * 256).  Note that we set the
   4735  1.153       tls 		  * absolute and packet timer values to this value
   4736  1.153       tls 		  * divided by 4 to get "simple timer" behavior.
   4737  1.153       tls 		  */
   4738  1.153       tls 
   4739  1.153       tls 		sc->sc_itr = 1500;		/* 2604 ints/sec */
   4740   1.92    briggs 		CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   4741   1.92    briggs 	}
   4742   1.92    briggs 
   4743    1.1   thorpej 	/* Set the VLAN ethernetype. */
   4744    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   4745    1.1   thorpej 
   4746    1.1   thorpej 	/*
   4747    1.1   thorpej 	 * Set up the transmit control register; we start out with
   4748    1.1   thorpej 	 * a collision distance suitable for FDX, but update it whe
   4749    1.1   thorpej 	 * we resolve the media type.
   4750    1.1   thorpej 	 */
   4751  1.178   msaitoh 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
   4752  1.178   msaitoh 	    | TCTL_CT(TX_COLLISION_THRESHOLD)
   4753  1.178   msaitoh 	    | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4754  1.120   msaitoh 	if (sc->sc_type >= WM_T_82571)
   4755  1.120   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   4756    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4757    1.1   thorpej 
   4758  1.211   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4759  1.211   msaitoh 		/*
   4760  1.211   msaitoh 		 * Write TDT after TCTL.EN is set.
   4761  1.211   msaitoh 		 * See the document.
   4762  1.211   msaitoh 		 */
   4763  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDT, 0);
   4764  1.211   msaitoh 	}
   4765  1.211   msaitoh 
   4766  1.177   msaitoh 	if (sc->sc_type == WM_T_80003) {
   4767  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL_EXT);
   4768  1.177   msaitoh 		reg &= ~TCTL_EXT_GCEX_MASK;
   4769  1.177   msaitoh 		reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
   4770  1.177   msaitoh 		CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
   4771  1.177   msaitoh 	}
   4772  1.177   msaitoh 
   4773    1.1   thorpej 	/* Set the media. */
   4774  1.152    dyoung 	if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
   4775  1.152    dyoung 		goto out;
   4776    1.1   thorpej 
   4777  1.203   msaitoh 	/* Configure for OS presence */
   4778  1.203   msaitoh 	wm_init_manageability(sc);
   4779  1.203   msaitoh 
   4780    1.1   thorpej 	/*
   4781    1.1   thorpej 	 * Set up the receive control register; we actually program
   4782    1.1   thorpej 	 * the register when we set the receive filter.  Use multicast
   4783    1.1   thorpej 	 * address offset type 0.
   4784    1.1   thorpej 	 *
   4785   1.11   thorpej 	 * Only the i82544 has the ability to strip the incoming
   4786    1.1   thorpej 	 * CRC, so we don't enable that feature.
   4787    1.1   thorpej 	 */
   4788    1.1   thorpej 	sc->sc_mchash_type = 0;
   4789  1.120   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   4790  1.120   msaitoh 	    | RCTL_MO(sc->sc_mchash_type);
   4791  1.120   msaitoh 
   4792  1.228   msaitoh 	/*
   4793  1.228   msaitoh 	 * The I350 has a bug where it always strips the CRC whether
   4794  1.228   msaitoh 	 * asked to or not. So ask for stripped CRC here and cope in rxeof
   4795  1.228   msaitoh 	 */
   4796  1.265   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   4797  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210))
   4798  1.228   msaitoh 		sc->sc_rctl |= RCTL_SECRC;
   4799  1.228   msaitoh 
   4800  1.187   msaitoh 	if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
   4801  1.199   msaitoh 	    && (ifp->if_mtu > ETHERMTU)) {
   4802  1.199   msaitoh 		sc->sc_rctl |= RCTL_LPE;
   4803  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4804  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
   4805  1.199   msaitoh 	}
   4806   1.41       tls 
   4807  1.119  uebayasi 	if (MCLBYTES == 2048) {
   4808   1.41       tls 		sc->sc_rctl |= RCTL_2k;
   4809   1.41       tls 	} else {
   4810  1.119  uebayasi 		if (sc->sc_type >= WM_T_82543) {
   4811  1.194   msaitoh 			switch (MCLBYTES) {
   4812   1.41       tls 			case 4096:
   4813   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   4814   1.41       tls 				break;
   4815   1.41       tls 			case 8192:
   4816   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   4817   1.41       tls 				break;
   4818   1.41       tls 			case 16384:
   4819   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   4820   1.41       tls 				break;
   4821   1.41       tls 			default:
   4822   1.41       tls 				panic("wm_init: MCLBYTES %d unsupported",
   4823   1.41       tls 				    MCLBYTES);
   4824   1.41       tls 				break;
   4825   1.41       tls 			}
   4826   1.41       tls 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   4827   1.41       tls 	}
   4828    1.1   thorpej 
   4829    1.1   thorpej 	/* Set the receive filter. */
   4830    1.1   thorpej 	wm_set_filter(sc);
   4831    1.1   thorpej 
   4832  1.257   msaitoh 	/* Enable ECC */
   4833  1.257   msaitoh 	switch (sc->sc_type) {
   4834  1.257   msaitoh 	case WM_T_82571:
   4835  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_PBA_ECC);
   4836  1.257   msaitoh 		reg |= PBA_ECC_CORR_EN;
   4837  1.257   msaitoh 		CSR_WRITE(sc, WMREG_PBA_ECC, reg);
   4838  1.257   msaitoh 		break;
   4839  1.257   msaitoh 	case WM_T_PCH_LPT:
   4840  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_PBECCSTS);
   4841  1.257   msaitoh 		reg |= PBECCSTS_UNCORR_ECC_ENABLE;
   4842  1.257   msaitoh 		CSR_WRITE(sc, WMREG_PBECCSTS, reg);
   4843  1.257   msaitoh 
   4844  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL);
   4845  1.257   msaitoh 		reg |= CTRL_MEHE;
   4846  1.257   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4847  1.257   msaitoh 		break;
   4848  1.257   msaitoh 	default:
   4849  1.257   msaitoh 		break;
   4850  1.257   msaitoh 	}
   4851  1.257   msaitoh 
   4852  1.211   msaitoh 	/* On 575 and later set RDT only if RX enabled */
   4853  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4854  1.199   msaitoh 		for (i = 0; i < WM_NRXDESC; i++)
   4855  1.199   msaitoh 			WM_INIT_RXDESC(sc, i);
   4856  1.199   msaitoh 
   4857    1.1   thorpej 	/* Start the one second link check clock. */
   4858    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   4859    1.1   thorpej 
   4860    1.1   thorpej 	/* ...all done! */
   4861   1.96     perry 	ifp->if_flags |= IFF_RUNNING;
   4862    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   4863    1.1   thorpej 
   4864    1.1   thorpej  out:
   4865  1.213   msaitoh 	sc->sc_if_flags = ifp->if_flags;
   4866    1.1   thorpej 	if (error)
   4867   1.84   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   4868  1.160  christos 		    device_xname(sc->sc_dev));
   4869  1.194   msaitoh 	return error;
   4870    1.1   thorpej }
   4871    1.1   thorpej 
   4872    1.1   thorpej /*
   4873    1.1   thorpej  * wm_rxdrain:
   4874    1.1   thorpej  *
   4875    1.1   thorpej  *	Drain the receive queue.
   4876    1.1   thorpej  */
   4877   1.47   thorpej static void
   4878    1.1   thorpej wm_rxdrain(struct wm_softc *sc)
   4879    1.1   thorpej {
   4880    1.1   thorpej 	struct wm_rxsoft *rxs;
   4881    1.1   thorpej 	int i;
   4882    1.1   thorpej 
   4883    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   4884    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   4885    1.1   thorpej 		if (rxs->rxs_mbuf != NULL) {
   4886    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   4887    1.1   thorpej 			m_freem(rxs->rxs_mbuf);
   4888    1.1   thorpej 			rxs->rxs_mbuf = NULL;
   4889    1.1   thorpej 		}
   4890    1.1   thorpej 	}
   4891    1.1   thorpej }
   4892    1.1   thorpej 
   4893    1.1   thorpej /*
   4894    1.1   thorpej  * wm_stop:		[ifnet interface function]
   4895    1.1   thorpej  *
   4896    1.1   thorpej  *	Stop transmission on the interface.
   4897    1.1   thorpej  */
   4898   1.47   thorpej static void
   4899    1.1   thorpej wm_stop(struct ifnet *ifp, int disable)
   4900    1.1   thorpej {
   4901    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4902    1.1   thorpej 	struct wm_txsoft *txs;
   4903    1.1   thorpej 	int i;
   4904    1.1   thorpej 
   4905    1.1   thorpej 	/* Stop the one second clock. */
   4906    1.1   thorpej 	callout_stop(&sc->sc_tick_ch);
   4907    1.1   thorpej 
   4908   1.78   thorpej 	/* Stop the 82547 Tx FIFO stall check timer. */
   4909   1.78   thorpej 	if (sc->sc_type == WM_T_82547)
   4910   1.78   thorpej 		callout_stop(&sc->sc_txfifo_ch);
   4911   1.78   thorpej 
   4912    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   4913    1.1   thorpej 		/* Down the MII. */
   4914    1.1   thorpej 		mii_down(&sc->sc_mii);
   4915  1.173   msaitoh 	} else {
   4916  1.173   msaitoh #if 0
   4917  1.173   msaitoh 		/* Should we clear PHY's status properly? */
   4918  1.173   msaitoh 		wm_reset(sc);
   4919  1.173   msaitoh #endif
   4920    1.1   thorpej 	}
   4921    1.1   thorpej 
   4922    1.1   thorpej 	/* Stop the transmit and receive processes. */
   4923    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, 0);
   4924    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, 0);
   4925  1.199   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   4926    1.1   thorpej 
   4927  1.102       scw 	/*
   4928  1.102       scw 	 * Clear the interrupt mask to ensure the device cannot assert its
   4929  1.102       scw 	 * interrupt line.
   4930  1.102       scw 	 * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
   4931  1.102       scw 	 * any currently pending or shared interrupt.
   4932  1.102       scw 	 */
   4933  1.102       scw 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4934  1.102       scw 	sc->sc_icr = 0;
   4935  1.102       scw 
   4936    1.1   thorpej 	/* Release any queued transmit buffers. */
   4937   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   4938    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   4939    1.1   thorpej 		if (txs->txs_mbuf != NULL) {
   4940    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   4941    1.1   thorpej 			m_freem(txs->txs_mbuf);
   4942    1.1   thorpej 			txs->txs_mbuf = NULL;
   4943    1.1   thorpej 		}
   4944    1.1   thorpej 	}
   4945    1.1   thorpej 
   4946    1.1   thorpej 	/* Mark the interface as down and cancel the watchdog timer. */
   4947    1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   4948    1.1   thorpej 	ifp->if_timer = 0;
   4949  1.156    dyoung 
   4950  1.156    dyoung 	if (disable)
   4951  1.156    dyoung 		wm_rxdrain(sc);
   4952  1.199   msaitoh 
   4953  1.199   msaitoh #if 0 /* notyet */
   4954  1.199   msaitoh 	if (sc->sc_type >= WM_T_82544)
   4955  1.199   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   4956  1.199   msaitoh #endif
   4957    1.1   thorpej }
   4958    1.1   thorpej 
   4959  1.145   msaitoh void
   4960  1.146   msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
   4961  1.145   msaitoh {
   4962  1.145   msaitoh 	int i;
   4963  1.145   msaitoh 
   4964  1.145   msaitoh 	/* wait for eeprom to reload */
   4965  1.145   msaitoh 	switch (sc->sc_type) {
   4966  1.145   msaitoh 	case WM_T_82571:
   4967  1.145   msaitoh 	case WM_T_82572:
   4968  1.145   msaitoh 	case WM_T_82573:
   4969  1.165  sborrill 	case WM_T_82574:
   4970  1.185   msaitoh 	case WM_T_82583:
   4971  1.199   msaitoh 	case WM_T_82575:
   4972  1.199   msaitoh 	case WM_T_82576:
   4973  1.208   msaitoh 	case WM_T_82580:
   4974  1.208   msaitoh 	case WM_T_82580ER:
   4975  1.228   msaitoh 	case WM_T_I350:
   4976  1.265   msaitoh 	case WM_T_I354:
   4977  1.247   msaitoh 	case WM_T_I210:
   4978  1.247   msaitoh 	case WM_T_I211:
   4979  1.145   msaitoh 	case WM_T_80003:
   4980  1.145   msaitoh 	case WM_T_ICH8:
   4981  1.145   msaitoh 	case WM_T_ICH9:
   4982  1.189   msaitoh 		for (i = 0; i < 10; i++) {
   4983  1.145   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   4984  1.145   msaitoh 				break;
   4985  1.145   msaitoh 			delay(1000);
   4986  1.145   msaitoh 		}
   4987  1.189   msaitoh 		if (i == 10) {
   4988  1.145   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   4989  1.160  christos 			    "complete\n", device_xname(sc->sc_dev));
   4990  1.145   msaitoh 		}
   4991  1.145   msaitoh 		break;
   4992  1.145   msaitoh 	default:
   4993  1.145   msaitoh 		break;
   4994  1.145   msaitoh 	}
   4995  1.189   msaitoh }
   4996  1.189   msaitoh 
   4997  1.189   msaitoh void
   4998  1.189   msaitoh wm_lan_init_done(struct wm_softc *sc)
   4999  1.189   msaitoh {
   5000  1.189   msaitoh 	uint32_t reg = 0;
   5001  1.189   msaitoh 	int i;
   5002  1.145   msaitoh 
   5003  1.189   msaitoh 	/* wait for eeprom to reload */
   5004  1.189   msaitoh 	switch (sc->sc_type) {
   5005  1.190   msaitoh 	case WM_T_ICH10:
   5006  1.190   msaitoh 	case WM_T_PCH:
   5007  1.221   msaitoh 	case WM_T_PCH2:
   5008  1.249   msaitoh 	case WM_T_PCH_LPT:
   5009  1.189   msaitoh 		for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
   5010  1.189   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   5011  1.189   msaitoh 			if ((reg & STATUS_LAN_INIT_DONE) != 0)
   5012  1.189   msaitoh 				break;
   5013  1.189   msaitoh 			delay(100);
   5014  1.189   msaitoh 		}
   5015  1.189   msaitoh 		if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
   5016  1.189   msaitoh 			log(LOG_ERR, "%s: %s: lan_init_done failed to "
   5017  1.189   msaitoh 			    "complete\n", device_xname(sc->sc_dev), __func__);
   5018  1.189   msaitoh 		}
   5019  1.189   msaitoh 		break;
   5020  1.189   msaitoh 	default:
   5021  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   5022  1.189   msaitoh 		    __func__);
   5023  1.189   msaitoh 		break;
   5024  1.189   msaitoh 	}
   5025  1.189   msaitoh 
   5026  1.189   msaitoh 	reg &= ~STATUS_LAN_INIT_DONE;
   5027  1.189   msaitoh 	CSR_WRITE(sc, WMREG_STATUS, reg);
   5028  1.189   msaitoh }
   5029  1.189   msaitoh 
   5030  1.189   msaitoh void
   5031  1.189   msaitoh wm_get_cfg_done(struct wm_softc *sc)
   5032  1.189   msaitoh {
   5033  1.189   msaitoh 	int mask;
   5034  1.190   msaitoh 	uint32_t reg;
   5035  1.189   msaitoh 	int i;
   5036  1.189   msaitoh 
   5037  1.189   msaitoh 	/* wait for eeprom to reload */
   5038  1.189   msaitoh 	switch (sc->sc_type) {
   5039  1.189   msaitoh 	case WM_T_82542_2_0:
   5040  1.189   msaitoh 	case WM_T_82542_2_1:
   5041  1.189   msaitoh 		/* null */
   5042  1.189   msaitoh 		break;
   5043  1.189   msaitoh 	case WM_T_82543:
   5044  1.189   msaitoh 	case WM_T_82544:
   5045  1.189   msaitoh 	case WM_T_82540:
   5046  1.189   msaitoh 	case WM_T_82545:
   5047  1.189   msaitoh 	case WM_T_82545_3:
   5048  1.189   msaitoh 	case WM_T_82546:
   5049  1.189   msaitoh 	case WM_T_82546_3:
   5050  1.189   msaitoh 	case WM_T_82541:
   5051  1.189   msaitoh 	case WM_T_82541_2:
   5052  1.189   msaitoh 	case WM_T_82547:
   5053  1.189   msaitoh 	case WM_T_82547_2:
   5054  1.189   msaitoh 	case WM_T_82573:
   5055  1.189   msaitoh 	case WM_T_82574:
   5056  1.189   msaitoh 	case WM_T_82583:
   5057  1.189   msaitoh 		/* generic */
   5058  1.189   msaitoh 		delay(10*1000);
   5059  1.189   msaitoh 		break;
   5060  1.189   msaitoh 	case WM_T_80003:
   5061  1.189   msaitoh 	case WM_T_82571:
   5062  1.189   msaitoh 	case WM_T_82572:
   5063  1.199   msaitoh 	case WM_T_82575:
   5064  1.199   msaitoh 	case WM_T_82576:
   5065  1.199   msaitoh 	case WM_T_82580:
   5066  1.208   msaitoh 	case WM_T_82580ER:
   5067  1.228   msaitoh 	case WM_T_I350:
   5068  1.265   msaitoh 	case WM_T_I354:
   5069  1.247   msaitoh 	case WM_T_I210:
   5070  1.247   msaitoh 	case WM_T_I211:
   5071  1.209   msaitoh 		if (sc->sc_type == WM_T_82571) {
   5072  1.209   msaitoh 			/* Only 82571 shares port 0 */
   5073  1.209   msaitoh 			mask = EEMNGCTL_CFGDONE_0;
   5074  1.209   msaitoh 		} else
   5075  1.209   msaitoh 			mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
   5076  1.189   msaitoh 		for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
   5077  1.189   msaitoh 			if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
   5078  1.189   msaitoh 				break;
   5079  1.189   msaitoh 			delay(1000);
   5080  1.189   msaitoh 		}
   5081  1.189   msaitoh 		if (i >= WM_PHY_CFG_TIMEOUT) {
   5082  1.189   msaitoh 			DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
   5083  1.189   msaitoh 				device_xname(sc->sc_dev), __func__));
   5084  1.189   msaitoh 		}
   5085  1.189   msaitoh 		break;
   5086  1.190   msaitoh 	case WM_T_ICH8:
   5087  1.190   msaitoh 	case WM_T_ICH9:
   5088  1.190   msaitoh 	case WM_T_ICH10:
   5089  1.190   msaitoh 	case WM_T_PCH:
   5090  1.221   msaitoh 	case WM_T_PCH2:
   5091  1.249   msaitoh 	case WM_T_PCH_LPT:
   5092  1.190   msaitoh 		delay(10*1000);
   5093  1.253   msaitoh 		if (sc->sc_type >= WM_T_ICH10)
   5094  1.253   msaitoh 			wm_lan_init_done(sc);
   5095  1.253   msaitoh 		else
   5096  1.253   msaitoh 			wm_get_auto_rd_done(sc);
   5097  1.253   msaitoh 
   5098  1.253   msaitoh 		reg = CSR_READ(sc, WMREG_STATUS);
   5099  1.253   msaitoh 		if ((reg & STATUS_PHYRA) != 0)
   5100  1.253   msaitoh 			CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
   5101  1.190   msaitoh 		break;
   5102  1.189   msaitoh 	default:
   5103  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   5104  1.189   msaitoh 		    __func__);
   5105  1.189   msaitoh 		break;
   5106  1.189   msaitoh 	}
   5107  1.145   msaitoh }
   5108  1.145   msaitoh 
   5109    1.1   thorpej /*
   5110   1.45   thorpej  * wm_acquire_eeprom:
   5111   1.45   thorpej  *
   5112   1.45   thorpej  *	Perform the EEPROM handshake required on some chips.
   5113   1.45   thorpej  */
   5114   1.45   thorpej static int
   5115   1.45   thorpej wm_acquire_eeprom(struct wm_softc *sc)
   5116   1.45   thorpej {
   5117   1.45   thorpej 	uint32_t reg;
   5118   1.45   thorpej 	int x;
   5119  1.127    bouyer 	int ret = 0;
   5120   1.45   thorpej 
   5121  1.117   msaitoh 	/* always success */
   5122  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   5123  1.117   msaitoh 		return 0;
   5124  1.117   msaitoh 
   5125  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
   5126  1.139    bouyer 		ret = wm_get_swfwhw_semaphore(sc);
   5127  1.139    bouyer 	} else if (sc->sc_flags & WM_F_SWFW_SYNC) {
   5128  1.127    bouyer 		/* this will also do wm_get_swsm_semaphore() if needed */
   5129  1.127    bouyer 		ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
   5130  1.127    bouyer 	} else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   5131  1.127    bouyer 		ret = wm_get_swsm_semaphore(sc);
   5132  1.127    bouyer 	}
   5133  1.127    bouyer 
   5134  1.169   msaitoh 	if (ret) {
   5135  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5136  1.169   msaitoh 			__func__);
   5137  1.117   msaitoh 		return 1;
   5138  1.169   msaitoh 	}
   5139  1.117   msaitoh 
   5140  1.198   msaitoh 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   5141   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   5142   1.45   thorpej 
   5143   1.45   thorpej 		/* Request EEPROM access. */
   5144   1.45   thorpej 		reg |= EECD_EE_REQ;
   5145   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5146   1.45   thorpej 
   5147   1.45   thorpej 		/* ..and wait for it to be granted. */
   5148  1.117   msaitoh 		for (x = 0; x < 1000; x++) {
   5149   1.45   thorpej 			reg = CSR_READ(sc, WMREG_EECD);
   5150   1.45   thorpej 			if (reg & EECD_EE_GNT)
   5151   1.45   thorpej 				break;
   5152   1.45   thorpej 			delay(5);
   5153   1.45   thorpej 		}
   5154   1.45   thorpej 		if ((reg & EECD_EE_GNT) == 0) {
   5155  1.160  christos 			aprint_error_dev(sc->sc_dev,
   5156  1.160  christos 			    "could not acquire EEPROM GNT\n");
   5157   1.45   thorpej 			reg &= ~EECD_EE_REQ;
   5158   1.45   thorpej 			CSR_WRITE(sc, WMREG_EECD, reg);
   5159  1.139    bouyer 			if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   5160  1.139    bouyer 				wm_put_swfwhw_semaphore(sc);
   5161  1.127    bouyer 			if (sc->sc_flags & WM_F_SWFW_SYNC)
   5162  1.127    bouyer 				wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   5163  1.127    bouyer 			else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5164  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   5165  1.194   msaitoh 			return 1;
   5166   1.45   thorpej 		}
   5167   1.45   thorpej 	}
   5168   1.45   thorpej 
   5169  1.194   msaitoh 	return 0;
   5170   1.45   thorpej }
   5171   1.45   thorpej 
   5172   1.45   thorpej /*
   5173   1.45   thorpej  * wm_release_eeprom:
   5174   1.45   thorpej  *
   5175   1.45   thorpej  *	Release the EEPROM mutex.
   5176   1.45   thorpej  */
   5177   1.45   thorpej static void
   5178   1.45   thorpej wm_release_eeprom(struct wm_softc *sc)
   5179   1.45   thorpej {
   5180   1.45   thorpej 	uint32_t reg;
   5181   1.45   thorpej 
   5182  1.117   msaitoh 	/* always success */
   5183  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   5184  1.117   msaitoh 		return;
   5185  1.117   msaitoh 
   5186   1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   5187   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   5188   1.45   thorpej 		reg &= ~EECD_EE_REQ;
   5189   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5190   1.45   thorpej 	}
   5191  1.117   msaitoh 
   5192  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   5193  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   5194  1.127    bouyer 	if (sc->sc_flags & WM_F_SWFW_SYNC)
   5195  1.127    bouyer 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   5196  1.127    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5197  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   5198   1.45   thorpej }
   5199   1.45   thorpej 
   5200   1.45   thorpej /*
   5201   1.46   thorpej  * wm_eeprom_sendbits:
   5202   1.46   thorpej  *
   5203   1.46   thorpej  *	Send a series of bits to the EEPROM.
   5204   1.46   thorpej  */
   5205   1.46   thorpej static void
   5206   1.46   thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   5207   1.46   thorpej {
   5208   1.46   thorpej 	uint32_t reg;
   5209   1.46   thorpej 	int x;
   5210   1.46   thorpej 
   5211   1.46   thorpej 	reg = CSR_READ(sc, WMREG_EECD);
   5212   1.46   thorpej 
   5213   1.46   thorpej 	for (x = nbits; x > 0; x--) {
   5214   1.46   thorpej 		if (bits & (1U << (x - 1)))
   5215   1.46   thorpej 			reg |= EECD_DI;
   5216   1.46   thorpej 		else
   5217   1.46   thorpej 			reg &= ~EECD_DI;
   5218   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5219  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5220   1.46   thorpej 		delay(2);
   5221   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   5222  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5223   1.46   thorpej 		delay(2);
   5224   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5225  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5226   1.46   thorpej 		delay(2);
   5227   1.46   thorpej 	}
   5228   1.46   thorpej }
   5229   1.46   thorpej 
   5230   1.46   thorpej /*
   5231   1.48   thorpej  * wm_eeprom_recvbits:
   5232   1.48   thorpej  *
   5233   1.48   thorpej  *	Receive a series of bits from the EEPROM.
   5234   1.48   thorpej  */
   5235   1.48   thorpej static void
   5236   1.48   thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   5237   1.48   thorpej {
   5238   1.48   thorpej 	uint32_t reg, val;
   5239   1.48   thorpej 	int x;
   5240   1.48   thorpej 
   5241   1.48   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   5242   1.48   thorpej 
   5243   1.48   thorpej 	val = 0;
   5244   1.48   thorpej 	for (x = nbits; x > 0; x--) {
   5245   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   5246  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5247   1.48   thorpej 		delay(2);
   5248   1.48   thorpej 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   5249   1.48   thorpej 			val |= (1U << (x - 1));
   5250   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5251  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5252   1.48   thorpej 		delay(2);
   5253   1.48   thorpej 	}
   5254   1.48   thorpej 	*valp = val;
   5255   1.48   thorpej }
   5256   1.48   thorpej 
   5257   1.48   thorpej /*
   5258   1.50   thorpej  * wm_read_eeprom_uwire:
   5259   1.50   thorpej  *
   5260   1.50   thorpej  *	Read a word from the EEPROM using the MicroWire protocol.
   5261   1.50   thorpej  */
   5262   1.51   thorpej static int
   5263   1.51   thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5264   1.50   thorpej {
   5265   1.50   thorpej 	uint32_t reg, val;
   5266   1.51   thorpej 	int i;
   5267   1.51   thorpej 
   5268   1.51   thorpej 	for (i = 0; i < wordcnt; i++) {
   5269   1.51   thorpej 		/* Clear SK and DI. */
   5270   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   5271   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5272   1.50   thorpej 
   5273  1.230   msaitoh 		/*
   5274  1.230   msaitoh 		 * XXX: workaround for a bug in qemu-0.12.x and prior
   5275  1.230   msaitoh 		 * and Xen.
   5276  1.230   msaitoh 		 *
   5277  1.230   msaitoh 		 * We use this workaround only for 82540 because qemu's
   5278  1.230   msaitoh 		 * e1000 act as 82540.
   5279  1.230   msaitoh 		 */
   5280  1.231   msaitoh 		if (sc->sc_type == WM_T_82540) {
   5281  1.230   msaitoh 			reg |= EECD_SK;
   5282  1.230   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   5283  1.230   msaitoh 			reg &= ~EECD_SK;
   5284  1.230   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   5285  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   5286  1.230   msaitoh 			delay(2);
   5287  1.230   msaitoh 		}
   5288  1.230   msaitoh 		/* XXX: end of workaround */
   5289  1.246  christos 
   5290   1.51   thorpej 		/* Set CHIP SELECT. */
   5291   1.51   thorpej 		reg |= EECD_CS;
   5292   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5293  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5294   1.51   thorpej 		delay(2);
   5295   1.51   thorpej 
   5296   1.51   thorpej 		/* Shift in the READ command. */
   5297   1.51   thorpej 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   5298   1.51   thorpej 
   5299   1.51   thorpej 		/* Shift in address. */
   5300   1.51   thorpej 		wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
   5301   1.51   thorpej 
   5302   1.51   thorpej 		/* Shift out the data. */
   5303   1.51   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   5304   1.51   thorpej 		data[i] = val & 0xffff;
   5305   1.51   thorpej 
   5306   1.51   thorpej 		/* Clear CHIP SELECT. */
   5307   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   5308   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5309  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5310   1.51   thorpej 		delay(2);
   5311   1.51   thorpej 	}
   5312   1.51   thorpej 
   5313  1.194   msaitoh 	return 0;
   5314   1.50   thorpej }
   5315   1.50   thorpej 
   5316   1.50   thorpej /*
   5317   1.57   thorpej  * wm_spi_eeprom_ready:
   5318   1.57   thorpej  *
   5319   1.57   thorpej  *	Wait for a SPI EEPROM to be ready for commands.
   5320   1.57   thorpej  */
   5321   1.57   thorpej static int
   5322   1.57   thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
   5323   1.57   thorpej {
   5324   1.57   thorpej 	uint32_t val;
   5325   1.57   thorpej 	int usec;
   5326   1.57   thorpej 
   5327   1.57   thorpej 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   5328   1.57   thorpej 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   5329   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 8);
   5330   1.57   thorpej 		if ((val & SPI_SR_RDY) == 0)
   5331   1.57   thorpej 			break;
   5332   1.57   thorpej 	}
   5333   1.57   thorpej 	if (usec >= SPI_MAX_RETRIES) {
   5334  1.160  christos 		aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
   5335  1.194   msaitoh 		return 1;
   5336   1.57   thorpej 	}
   5337  1.194   msaitoh 	return 0;
   5338   1.57   thorpej }
   5339   1.57   thorpej 
   5340   1.57   thorpej /*
   5341   1.57   thorpej  * wm_read_eeprom_spi:
   5342   1.57   thorpej  *
   5343   1.57   thorpej  *	Read a work from the EEPROM using the SPI protocol.
   5344   1.57   thorpej  */
   5345   1.57   thorpej static int
   5346   1.57   thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5347   1.57   thorpej {
   5348   1.57   thorpej 	uint32_t reg, val;
   5349   1.57   thorpej 	int i;
   5350   1.57   thorpej 	uint8_t opc;
   5351   1.57   thorpej 
   5352   1.57   thorpej 	/* Clear SK and CS. */
   5353   1.57   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   5354   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5355  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5356   1.57   thorpej 	delay(2);
   5357   1.57   thorpej 
   5358   1.57   thorpej 	if (wm_spi_eeprom_ready(sc))
   5359  1.194   msaitoh 		return 1;
   5360   1.57   thorpej 
   5361   1.57   thorpej 	/* Toggle CS to flush commands. */
   5362   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   5363  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5364   1.57   thorpej 	delay(2);
   5365   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5366  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5367   1.57   thorpej 	delay(2);
   5368   1.57   thorpej 
   5369   1.57   thorpej 	opc = SPI_OPC_READ;
   5370   1.57   thorpej 	if (sc->sc_ee_addrbits == 8 && word >= 128)
   5371   1.57   thorpej 		opc |= SPI_OPC_A8;
   5372   1.57   thorpej 
   5373   1.57   thorpej 	wm_eeprom_sendbits(sc, opc, 8);
   5374   1.57   thorpej 	wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
   5375   1.57   thorpej 
   5376   1.57   thorpej 	for (i = 0; i < wordcnt; i++) {
   5377   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   5378   1.57   thorpej 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   5379   1.57   thorpej 	}
   5380   1.57   thorpej 
   5381   1.57   thorpej 	/* Raise CS and clear SK. */
   5382   1.57   thorpej 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   5383   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5384  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5385   1.57   thorpej 	delay(2);
   5386   1.57   thorpej 
   5387  1.194   msaitoh 	return 0;
   5388   1.57   thorpej }
   5389   1.57   thorpej 
   5390  1.249   msaitoh #define NVM_CHECKSUM			0xBABA
   5391  1.249   msaitoh #define EEPROM_SIZE			0x0040
   5392  1.249   msaitoh #define NVM_COMPAT			0x0003
   5393  1.249   msaitoh #define NVM_COMPAT_VALID_CHECKSUM	0x0001
   5394  1.249   msaitoh #define NVM_FUTURE_INIT_WORD1			0x0019
   5395  1.249   msaitoh #define NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM	0x0040
   5396  1.112     gavan 
   5397  1.112     gavan /*
   5398  1.112     gavan  * wm_validate_eeprom_checksum
   5399  1.112     gavan  *
   5400  1.112     gavan  * The checksum is defined as the sum of the first 64 (16 bit) words.
   5401  1.112     gavan  */
   5402  1.112     gavan static int
   5403  1.112     gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
   5404  1.198   msaitoh {
   5405  1.264    martin 	uint16_t checksum;
   5406  1.112     gavan 	uint16_t eeprom_data;
   5407  1.264    martin #ifdef WM_DEBUG
   5408  1.264    martin 	uint16_t csum_wordaddr, valid_checksum;
   5409  1.264    martin #endif
   5410  1.112     gavan 	int i;
   5411  1.112     gavan 
   5412  1.112     gavan 	checksum = 0;
   5413  1.112     gavan 
   5414  1.247   msaitoh 	/* Don't check for I211 */
   5415  1.247   msaitoh 	if (sc->sc_type == WM_T_I211)
   5416  1.247   msaitoh 		return 0;
   5417  1.247   msaitoh 
   5418  1.264    martin #ifdef WM_DEBUG
   5419  1.249   msaitoh 	if (sc->sc_type == WM_T_PCH_LPT) {
   5420  1.249   msaitoh 		csum_wordaddr = NVM_COMPAT;
   5421  1.249   msaitoh 		valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
   5422  1.249   msaitoh 	} else {
   5423  1.249   msaitoh 		csum_wordaddr = NVM_FUTURE_INIT_WORD1;
   5424  1.249   msaitoh 		valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
   5425  1.249   msaitoh 	}
   5426  1.249   msaitoh 
   5427  1.240   msaitoh 	/* Dump EEPROM image for debug */
   5428  1.240   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5429  1.240   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5430  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   5431  1.249   msaitoh 		wm_read_eeprom(sc, csum_wordaddr, 1, &eeprom_data);
   5432  1.249   msaitoh 		if ((eeprom_data & valid_checksum) == 0) {
   5433  1.249   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   5434  1.249   msaitoh 			    ("%s: NVM need to be updated (%04x != %04x)\n",
   5435  1.249   msaitoh 				device_xname(sc->sc_dev), eeprom_data,
   5436  1.249   msaitoh 				    valid_checksum));
   5437  1.240   msaitoh 		}
   5438  1.240   msaitoh 	}
   5439  1.240   msaitoh 
   5440  1.240   msaitoh 	if ((wm_debug & WM_DEBUG_NVM) != 0) {
   5441  1.240   msaitoh 		printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
   5442  1.240   msaitoh 		for (i = 0; i < EEPROM_SIZE; i++) {
   5443  1.240   msaitoh 			if (wm_read_eeprom(sc, i, 1, &eeprom_data))
   5444  1.240   msaitoh 				printf("XX ");
   5445  1.240   msaitoh 			else
   5446  1.240   msaitoh 				printf("%04x ", eeprom_data);
   5447  1.240   msaitoh 			if (i % 8 == 7)
   5448  1.240   msaitoh 				printf("\n");
   5449  1.240   msaitoh 		}
   5450  1.240   msaitoh 	}
   5451  1.240   msaitoh 
   5452  1.240   msaitoh #endif /* WM_DEBUG */
   5453  1.240   msaitoh 
   5454  1.112     gavan 	for (i = 0; i < EEPROM_SIZE; i++) {
   5455  1.119  uebayasi 		if (wm_read_eeprom(sc, i, 1, &eeprom_data))
   5456  1.112     gavan 			return 1;
   5457  1.112     gavan 		checksum += eeprom_data;
   5458  1.112     gavan 	}
   5459  1.112     gavan 
   5460  1.249   msaitoh 	if (checksum != (uint16_t) NVM_CHECKSUM) {
   5461  1.249   msaitoh #ifdef WM_DEBUG
   5462  1.249   msaitoh 		printf("%s: NVM checksum mismatch (%04x != %04x)\n",
   5463  1.249   msaitoh 		    device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
   5464  1.249   msaitoh #endif
   5465  1.249   msaitoh 	}
   5466  1.112     gavan 
   5467  1.112     gavan 	return 0;
   5468  1.112     gavan }
   5469  1.112     gavan 
   5470   1.57   thorpej /*
   5471    1.1   thorpej  * wm_read_eeprom:
   5472    1.1   thorpej  *
   5473    1.1   thorpej  *	Read data from the serial EEPROM.
   5474    1.1   thorpej  */
   5475   1.51   thorpej static int
   5476    1.1   thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5477    1.1   thorpej {
   5478   1.51   thorpej 	int rv;
   5479    1.1   thorpej 
   5480  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   5481  1.113     gavan 		return 1;
   5482  1.112     gavan 
   5483   1.51   thorpej 	if (wm_acquire_eeprom(sc))
   5484  1.113     gavan 		return 1;
   5485   1.17   thorpej 
   5486  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5487  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5488  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   5489  1.139    bouyer 		rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
   5490  1.139    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
   5491  1.117   msaitoh 		rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
   5492  1.117   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_SPI)
   5493   1.57   thorpej 		rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
   5494   1.57   thorpej 	else
   5495   1.57   thorpej 		rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
   5496   1.17   thorpej 
   5497   1.51   thorpej 	wm_release_eeprom(sc);
   5498  1.113     gavan 	return rv;
   5499    1.1   thorpej }
   5500    1.1   thorpej 
   5501  1.117   msaitoh static int
   5502  1.117   msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
   5503  1.117   msaitoh     uint16_t *data)
   5504  1.117   msaitoh {
   5505  1.117   msaitoh 	int i, eerd = 0;
   5506  1.117   msaitoh 	int error = 0;
   5507  1.117   msaitoh 
   5508  1.117   msaitoh 	for (i = 0; i < wordcnt; i++) {
   5509  1.117   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   5510  1.117   msaitoh 
   5511  1.117   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   5512  1.117   msaitoh 		error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   5513  1.117   msaitoh 		if (error != 0)
   5514  1.117   msaitoh 			break;
   5515  1.117   msaitoh 
   5516  1.117   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   5517  1.117   msaitoh 	}
   5518  1.119  uebayasi 
   5519  1.117   msaitoh 	return error;
   5520  1.117   msaitoh }
   5521  1.117   msaitoh 
   5522  1.117   msaitoh static int
   5523  1.117   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   5524  1.117   msaitoh {
   5525  1.117   msaitoh 	uint32_t attempts = 100000;
   5526  1.117   msaitoh 	uint32_t i, reg = 0;
   5527  1.117   msaitoh 	int32_t done = -1;
   5528  1.117   msaitoh 
   5529  1.119  uebayasi 	for (i = 0; i < attempts; i++) {
   5530  1.117   msaitoh 		reg = CSR_READ(sc, rw);
   5531  1.117   msaitoh 
   5532  1.119  uebayasi 		if (reg & EERD_DONE) {
   5533  1.117   msaitoh 			done = 0;
   5534  1.117   msaitoh 			break;
   5535  1.117   msaitoh 		}
   5536  1.117   msaitoh 		delay(5);
   5537  1.117   msaitoh 	}
   5538  1.117   msaitoh 
   5539  1.117   msaitoh 	return done;
   5540  1.117   msaitoh }
   5541  1.117   msaitoh 
   5542  1.208   msaitoh static int
   5543  1.218   msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
   5544  1.218   msaitoh {
   5545  1.218   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   5546  1.218   msaitoh 	uint16_t offset = EEPROM_OFF_MACADDR;
   5547  1.218   msaitoh 
   5548  1.218   msaitoh 	/* Try to read alternative MAC address pointer */
   5549  1.218   msaitoh 	if (wm_read_eeprom(sc, EEPROM_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
   5550  1.218   msaitoh 		return -1;
   5551  1.218   msaitoh 
   5552  1.218   msaitoh 	/* Check pointer */
   5553  1.218   msaitoh 	if (offset == 0xffff)
   5554  1.218   msaitoh 		return -1;
   5555  1.218   msaitoh 
   5556  1.218   msaitoh 	/*
   5557  1.218   msaitoh 	 * Check whether alternative MAC address is valid or not.
   5558  1.218   msaitoh 	 * Some cards have non 0xffff pointer but those don't use
   5559  1.218   msaitoh 	 * alternative MAC address in reality.
   5560  1.218   msaitoh 	 *
   5561  1.218   msaitoh 	 * Check whether the broadcast bit is set or not.
   5562  1.218   msaitoh 	 */
   5563  1.218   msaitoh 	if (wm_read_eeprom(sc, offset, 1, myea) == 0)
   5564  1.218   msaitoh 		if (((myea[0] & 0xff) & 0x01) == 0)
   5565  1.218   msaitoh 			return 0; /* found! */
   5566  1.218   msaitoh 
   5567  1.218   msaitoh 	/* not found */
   5568  1.218   msaitoh 	return -1;
   5569  1.218   msaitoh }
   5570  1.218   msaitoh 
   5571  1.218   msaitoh static int
   5572  1.208   msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
   5573  1.208   msaitoh {
   5574  1.208   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   5575  1.210   msaitoh 	uint16_t offset = EEPROM_OFF_MACADDR;
   5576  1.208   msaitoh 	int do_invert = 0;
   5577  1.208   msaitoh 
   5578  1.218   msaitoh 	switch (sc->sc_type) {
   5579  1.218   msaitoh 	case WM_T_82580:
   5580  1.218   msaitoh 	case WM_T_82580ER:
   5581  1.228   msaitoh 	case WM_T_I350:
   5582  1.265   msaitoh 	case WM_T_I354:
   5583  1.218   msaitoh 		switch (sc->sc_funcid) {
   5584  1.218   msaitoh 		case 0:
   5585  1.218   msaitoh 			/* default value (== EEPROM_OFF_MACADDR) */
   5586  1.218   msaitoh 			break;
   5587  1.218   msaitoh 		case 1:
   5588  1.218   msaitoh 			offset = EEPROM_OFF_LAN1;
   5589  1.218   msaitoh 			break;
   5590  1.218   msaitoh 		case 2:
   5591  1.218   msaitoh 			offset = EEPROM_OFF_LAN2;
   5592  1.218   msaitoh 			break;
   5593  1.218   msaitoh 		case 3:
   5594  1.218   msaitoh 			offset = EEPROM_OFF_LAN3;
   5595  1.218   msaitoh 			break;
   5596  1.218   msaitoh 		default:
   5597  1.218   msaitoh 			goto bad;
   5598  1.218   msaitoh 			/* NOTREACHED */
   5599  1.208   msaitoh 			break;
   5600  1.218   msaitoh 		}
   5601  1.218   msaitoh 		break;
   5602  1.218   msaitoh 	case WM_T_82571:
   5603  1.218   msaitoh 	case WM_T_82575:
   5604  1.218   msaitoh 	case WM_T_82576:
   5605  1.218   msaitoh 	case WM_T_80003:
   5606  1.247   msaitoh 	case WM_T_I210:
   5607  1.247   msaitoh 	case WM_T_I211:
   5608  1.218   msaitoh 		if (wm_check_alt_mac_addr(sc) != 0) {
   5609  1.218   msaitoh 			/* reset the offset to LAN0 */
   5610  1.218   msaitoh 			offset = EEPROM_OFF_MACADDR;
   5611  1.218   msaitoh 			if ((sc->sc_funcid & 0x01) == 1)
   5612  1.208   msaitoh 				do_invert = 1;
   5613  1.218   msaitoh 			goto do_read;
   5614  1.218   msaitoh 		}
   5615  1.218   msaitoh 		switch (sc->sc_funcid) {
   5616  1.218   msaitoh 		case 0:
   5617  1.218   msaitoh 			/*
   5618  1.218   msaitoh 			 * The offset is the value in EEPROM_ALT_MAC_ADDR_PTR
   5619  1.218   msaitoh 			 * itself.
   5620  1.218   msaitoh 			 */
   5621  1.218   msaitoh 			break;
   5622  1.218   msaitoh 		case 1:
   5623  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN1;
   5624  1.218   msaitoh 			break;
   5625  1.218   msaitoh 		case 2:
   5626  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN2;
   5627  1.218   msaitoh 			break;
   5628  1.218   msaitoh 		case 3:
   5629  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN3;
   5630  1.208   msaitoh 			break;
   5631  1.208   msaitoh 		default:
   5632  1.218   msaitoh 			goto bad;
   5633  1.218   msaitoh 			/* NOTREACHED */
   5634  1.208   msaitoh 			break;
   5635  1.208   msaitoh 		}
   5636  1.218   msaitoh 		break;
   5637  1.218   msaitoh 	default:
   5638  1.218   msaitoh 		if ((sc->sc_funcid & 0x01) == 1)
   5639  1.218   msaitoh 			do_invert = 1;
   5640  1.218   msaitoh 		break;
   5641  1.218   msaitoh 	}
   5642  1.210   msaitoh 
   5643  1.208   msaitoh  do_read:
   5644  1.208   msaitoh 	if (wm_read_eeprom(sc, offset, sizeof(myea) / sizeof(myea[0]),
   5645  1.208   msaitoh 		myea) != 0) {
   5646  1.208   msaitoh 		goto bad;
   5647  1.208   msaitoh 	}
   5648  1.208   msaitoh 
   5649  1.208   msaitoh 	enaddr[0] = myea[0] & 0xff;
   5650  1.208   msaitoh 	enaddr[1] = myea[0] >> 8;
   5651  1.208   msaitoh 	enaddr[2] = myea[1] & 0xff;
   5652  1.208   msaitoh 	enaddr[3] = myea[1] >> 8;
   5653  1.208   msaitoh 	enaddr[4] = myea[2] & 0xff;
   5654  1.208   msaitoh 	enaddr[5] = myea[2] >> 8;
   5655  1.208   msaitoh 
   5656  1.208   msaitoh 	/*
   5657  1.208   msaitoh 	 * Toggle the LSB of the MAC address on the second port
   5658  1.208   msaitoh 	 * of some dual port cards.
   5659  1.208   msaitoh 	 */
   5660  1.208   msaitoh 	if (do_invert != 0)
   5661  1.208   msaitoh 		enaddr[5] ^= 1;
   5662  1.208   msaitoh 
   5663  1.208   msaitoh 	return 0;
   5664  1.208   msaitoh 
   5665  1.208   msaitoh  bad:
   5666  1.208   msaitoh 	aprint_error_dev(sc->sc_dev, "unable to read Ethernet address\n");
   5667  1.208   msaitoh 
   5668  1.208   msaitoh 	return -1;
   5669  1.208   msaitoh }
   5670  1.208   msaitoh 
   5671    1.1   thorpej /*
   5672    1.1   thorpej  * wm_add_rxbuf:
   5673    1.1   thorpej  *
   5674    1.1   thorpej  *	Add a receive buffer to the indiciated descriptor.
   5675    1.1   thorpej  */
   5676   1.47   thorpej static int
   5677    1.1   thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
   5678    1.1   thorpej {
   5679    1.1   thorpej 	struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
   5680    1.1   thorpej 	struct mbuf *m;
   5681    1.1   thorpej 	int error;
   5682    1.1   thorpej 
   5683    1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   5684    1.1   thorpej 	if (m == NULL)
   5685  1.194   msaitoh 		return ENOBUFS;
   5686    1.1   thorpej 
   5687    1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   5688    1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   5689    1.1   thorpej 		m_freem(m);
   5690  1.194   msaitoh 		return ENOBUFS;
   5691    1.1   thorpej 	}
   5692    1.1   thorpej 
   5693    1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   5694    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5695    1.1   thorpej 
   5696    1.1   thorpej 	rxs->rxs_mbuf = m;
   5697    1.1   thorpej 
   5698   1.32   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   5699   1.32   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   5700    1.1   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   5701    1.1   thorpej 	if (error) {
   5702   1.84   thorpej 		/* XXX XXX XXX */
   5703  1.160  christos 		aprint_error_dev(sc->sc_dev,
   5704  1.160  christos 		    "unable to load rx DMA map %d, error = %d\n",
   5705  1.158    cegger 		    idx, error);
   5706   1.84   thorpej 		panic("wm_add_rxbuf");
   5707    1.1   thorpej 	}
   5708    1.1   thorpej 
   5709    1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   5710    1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   5711    1.1   thorpej 
   5712  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5713  1.199   msaitoh 		if ((sc->sc_rctl & RCTL_EN) != 0)
   5714  1.199   msaitoh 			WM_INIT_RXDESC(sc, idx);
   5715  1.246  christos 	} else
   5716  1.199   msaitoh 		WM_INIT_RXDESC(sc, idx);
   5717    1.1   thorpej 
   5718  1.194   msaitoh 	return 0;
   5719    1.1   thorpej }
   5720    1.1   thorpej 
   5721    1.1   thorpej /*
   5722    1.1   thorpej  * wm_set_ral:
   5723    1.1   thorpej  *
   5724    1.1   thorpej  *	Set an entery in the receive address list.
   5725    1.1   thorpej  */
   5726    1.1   thorpej static void
   5727    1.1   thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   5728    1.1   thorpej {
   5729    1.1   thorpej 	uint32_t ral_lo, ral_hi;
   5730    1.1   thorpej 
   5731    1.1   thorpej 	if (enaddr != NULL) {
   5732    1.1   thorpej 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   5733    1.1   thorpej 		    (enaddr[3] << 24);
   5734    1.1   thorpej 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   5735    1.1   thorpej 		ral_hi |= RAL_AV;
   5736    1.1   thorpej 	} else {
   5737    1.1   thorpej 		ral_lo = 0;
   5738    1.1   thorpej 		ral_hi = 0;
   5739    1.1   thorpej 	}
   5740    1.1   thorpej 
   5741   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   5742    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   5743    1.1   thorpej 		    ral_lo);
   5744    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   5745    1.1   thorpej 		    ral_hi);
   5746    1.1   thorpej 	} else {
   5747    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   5748    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   5749    1.1   thorpej 	}
   5750    1.1   thorpej }
   5751    1.1   thorpej 
   5752    1.1   thorpej /*
   5753    1.1   thorpej  * wm_mchash:
   5754    1.1   thorpej  *
   5755    1.1   thorpej  *	Compute the hash of the multicast address for the 4096-bit
   5756    1.1   thorpej  *	multicast filter.
   5757    1.1   thorpej  */
   5758    1.1   thorpej static uint32_t
   5759    1.1   thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   5760    1.1   thorpej {
   5761    1.1   thorpej 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   5762    1.1   thorpej 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   5763  1.139    bouyer 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   5764  1.139    bouyer 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   5765    1.1   thorpej 	uint32_t hash;
   5766    1.1   thorpej 
   5767  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5768  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5769  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   5770  1.139    bouyer 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   5771  1.139    bouyer 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   5772  1.139    bouyer 		return (hash & 0x3ff);
   5773  1.139    bouyer 	}
   5774    1.1   thorpej 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   5775    1.1   thorpej 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   5776    1.1   thorpej 
   5777    1.1   thorpej 	return (hash & 0xfff);
   5778    1.1   thorpej }
   5779    1.1   thorpej 
   5780    1.1   thorpej /*
   5781    1.1   thorpej  * wm_set_filter:
   5782    1.1   thorpej  *
   5783    1.1   thorpej  *	Set up the receive filter.
   5784    1.1   thorpej  */
   5785   1.47   thorpej static void
   5786    1.1   thorpej wm_set_filter(struct wm_softc *sc)
   5787    1.1   thorpej {
   5788    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   5789    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   5790    1.1   thorpej 	struct ether_multi *enm;
   5791    1.1   thorpej 	struct ether_multistep step;
   5792    1.1   thorpej 	bus_addr_t mta_reg;
   5793    1.1   thorpej 	uint32_t hash, reg, bit;
   5794  1.139    bouyer 	int i, size;
   5795    1.1   thorpej 
   5796   1.11   thorpej 	if (sc->sc_type >= WM_T_82544)
   5797    1.1   thorpej 		mta_reg = WMREG_CORDOVA_MTA;
   5798    1.1   thorpej 	else
   5799    1.1   thorpej 		mta_reg = WMREG_MTA;
   5800    1.1   thorpej 
   5801    1.1   thorpej 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   5802    1.1   thorpej 
   5803    1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   5804    1.1   thorpej 		sc->sc_rctl |= RCTL_BAM;
   5805    1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   5806    1.1   thorpej 		sc->sc_rctl |= RCTL_UPE;
   5807    1.1   thorpej 		goto allmulti;
   5808    1.1   thorpej 	}
   5809    1.1   thorpej 
   5810    1.1   thorpej 	/*
   5811    1.1   thorpej 	 * Set the station address in the first RAL slot, and
   5812    1.1   thorpej 	 * clear the remaining slots.
   5813    1.1   thorpej 	 */
   5814  1.242   msaitoh 	if (sc->sc_type == WM_T_ICH8)
   5815  1.242   msaitoh 		size = WM_RAL_TABSIZE_ICH8 -1;
   5816  1.242   msaitoh 	else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
   5817  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   5818  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   5819  1.242   msaitoh 		size = WM_RAL_TABSIZE_ICH8;
   5820  1.242   msaitoh 	else if (sc->sc_type == WM_T_82575)
   5821  1.242   msaitoh 		size = WM_RAL_TABSIZE_82575;
   5822  1.242   msaitoh 	else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
   5823  1.242   msaitoh 		size = WM_RAL_TABSIZE_82576;
   5824  1.265   msaitoh 	else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   5825  1.242   msaitoh 		size = WM_RAL_TABSIZE_I350;
   5826  1.139    bouyer 	else
   5827  1.139    bouyer 		size = WM_RAL_TABSIZE;
   5828  1.143    dyoung 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   5829  1.139    bouyer 	for (i = 1; i < size; i++)
   5830    1.1   thorpej 		wm_set_ral(sc, NULL, i);
   5831    1.1   thorpej 
   5832  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5833  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5834  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   5835  1.139    bouyer 		size = WM_ICH8_MC_TABSIZE;
   5836  1.139    bouyer 	else
   5837  1.139    bouyer 		size = WM_MC_TABSIZE;
   5838    1.1   thorpej 	/* Clear out the multicast table. */
   5839  1.139    bouyer 	for (i = 0; i < size; i++)
   5840    1.1   thorpej 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   5841    1.1   thorpej 
   5842    1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   5843    1.1   thorpej 	while (enm != NULL) {
   5844    1.1   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   5845    1.1   thorpej 			/*
   5846    1.1   thorpej 			 * We must listen to a range of multicast addresses.
   5847    1.1   thorpej 			 * For now, just accept all multicasts, rather than
   5848    1.1   thorpej 			 * trying to set only those filter bits needed to match
   5849    1.1   thorpej 			 * the range.  (At this time, the only use of address
   5850    1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   5851    1.1   thorpej 			 * range is big enough to require all bits set.)
   5852    1.1   thorpej 			 */
   5853    1.1   thorpej 			goto allmulti;
   5854    1.1   thorpej 		}
   5855    1.1   thorpej 
   5856    1.1   thorpej 		hash = wm_mchash(sc, enm->enm_addrlo);
   5857    1.1   thorpej 
   5858  1.139    bouyer 		reg = (hash >> 5);
   5859  1.167   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5860  1.221   msaitoh 		    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5861  1.249   msaitoh 		    || (sc->sc_type == WM_T_PCH2)
   5862  1.249   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT))
   5863  1.139    bouyer 			reg &= 0x1f;
   5864  1.139    bouyer 		else
   5865  1.139    bouyer 			reg &= 0x7f;
   5866    1.1   thorpej 		bit = hash & 0x1f;
   5867    1.1   thorpej 
   5868    1.1   thorpej 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   5869    1.1   thorpej 		hash |= 1U << bit;
   5870    1.1   thorpej 
   5871    1.1   thorpej 		/* XXX Hardware bug?? */
   5872   1.11   thorpej 		if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
   5873    1.1   thorpej 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   5874    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   5875    1.1   thorpej 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   5876    1.1   thorpej 		} else
   5877    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   5878    1.1   thorpej 
   5879    1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   5880    1.1   thorpej 	}
   5881    1.1   thorpej 
   5882    1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   5883    1.1   thorpej 	goto setit;
   5884    1.1   thorpej 
   5885    1.1   thorpej  allmulti:
   5886    1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   5887    1.1   thorpej 	sc->sc_rctl |= RCTL_MPE;
   5888    1.1   thorpej 
   5889    1.1   thorpej  setit:
   5890    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   5891    1.1   thorpej }
   5892    1.1   thorpej 
   5893    1.1   thorpej /*
   5894    1.1   thorpej  * wm_tbi_mediainit:
   5895    1.1   thorpej  *
   5896    1.1   thorpej  *	Initialize media for use on 1000BASE-X devices.
   5897    1.1   thorpej  */
   5898   1.47   thorpej static void
   5899    1.1   thorpej wm_tbi_mediainit(struct wm_softc *sc)
   5900    1.1   thorpej {
   5901  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   5902    1.1   thorpej 	const char *sep = "";
   5903    1.1   thorpej 
   5904   1.11   thorpej 	if (sc->sc_type < WM_T_82543)
   5905    1.1   thorpej 		sc->sc_tipg = TIPG_WM_DFLT;
   5906    1.1   thorpej 	else
   5907    1.1   thorpej 		sc->sc_tipg = TIPG_LG_DFLT;
   5908    1.1   thorpej 
   5909  1.173   msaitoh 	sc->sc_tbi_anegticks = 5;
   5910  1.173   msaitoh 
   5911  1.173   msaitoh 	/* Initialize our media structures */
   5912  1.173   msaitoh 	sc->sc_mii.mii_ifp = ifp;
   5913  1.173   msaitoh 
   5914  1.173   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   5915   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
   5916    1.1   thorpej 	    wm_tbi_mediastatus);
   5917    1.1   thorpej 
   5918    1.1   thorpej 	/*
   5919    1.1   thorpej 	 * SWD Pins:
   5920    1.1   thorpej 	 *
   5921    1.1   thorpej 	 *	0 = Link LED (output)
   5922    1.1   thorpej 	 *	1 = Loss Of Signal (input)
   5923    1.1   thorpej 	 */
   5924    1.1   thorpej 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   5925    1.1   thorpej 	sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   5926    1.1   thorpej 
   5927    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   5928    1.1   thorpej 
   5929   1.27  christos #define	ADD(ss, mm, dd)							\
   5930    1.1   thorpej do {									\
   5931   1.84   thorpej 	aprint_normal("%s%s", sep, ss);					\
   5932   1.27  christos 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL);	\
   5933    1.1   thorpej 	sep = ", ";							\
   5934    1.1   thorpej } while (/*CONSTCOND*/0)
   5935    1.1   thorpej 
   5936  1.160  christos 	aprint_normal_dev(sc->sc_dev, "");
   5937    1.1   thorpej 	ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   5938    1.1   thorpej 	ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
   5939    1.1   thorpej 	ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
   5940   1.84   thorpej 	aprint_normal("\n");
   5941    1.1   thorpej 
   5942    1.1   thorpej #undef ADD
   5943    1.1   thorpej 
   5944  1.198   msaitoh 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
   5945    1.1   thorpej }
   5946    1.1   thorpej 
   5947    1.1   thorpej /*
   5948    1.1   thorpej  * wm_tbi_mediastatus:	[ifmedia interface function]
   5949    1.1   thorpej  *
   5950    1.1   thorpej  *	Get the current interface media status on a 1000BASE-X device.
   5951    1.1   thorpej  */
   5952   1.47   thorpej static void
   5953    1.1   thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   5954    1.1   thorpej {
   5955    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5956  1.173   msaitoh 	uint32_t ctrl, status;
   5957    1.1   thorpej 
   5958    1.1   thorpej 	ifmr->ifm_status = IFM_AVALID;
   5959    1.1   thorpej 	ifmr->ifm_active = IFM_ETHER;
   5960    1.1   thorpej 
   5961  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   5962  1.173   msaitoh 	if ((status & STATUS_LU) == 0) {
   5963    1.1   thorpej 		ifmr->ifm_active |= IFM_NONE;
   5964    1.1   thorpej 		return;
   5965    1.1   thorpej 	}
   5966    1.1   thorpej 
   5967    1.1   thorpej 	ifmr->ifm_status |= IFM_ACTIVE;
   5968    1.1   thorpej 	ifmr->ifm_active |= IFM_1000_SX;
   5969    1.1   thorpej 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   5970    1.1   thorpej 		ifmr->ifm_active |= IFM_FDX;
   5971   1.71   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   5972   1.71   thorpej 	if (ctrl & CTRL_RFCE)
   5973   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   5974   1.71   thorpej 	if (ctrl & CTRL_TFCE)
   5975   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   5976    1.1   thorpej }
   5977    1.1   thorpej 
   5978    1.1   thorpej /*
   5979    1.1   thorpej  * wm_tbi_mediachange:	[ifmedia interface function]
   5980    1.1   thorpej  *
   5981    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-X device.
   5982    1.1   thorpej  */
   5983   1.47   thorpej static int
   5984    1.1   thorpej wm_tbi_mediachange(struct ifnet *ifp)
   5985    1.1   thorpej {
   5986    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5987    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   5988    1.1   thorpej 	uint32_t status;
   5989    1.1   thorpej 	int i;
   5990    1.1   thorpej 
   5991  1.173   msaitoh 	sc->sc_txcw = 0;
   5992   1.71   thorpej 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
   5993   1.71   thorpej 	    (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   5994  1.173   msaitoh 		sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
   5995  1.198   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   5996  1.173   msaitoh 		sc->sc_txcw |= TXCW_ANE;
   5997  1.134   msaitoh 	} else {
   5998  1.173   msaitoh 		/*
   5999  1.173   msaitoh 		 * If autonegotiation is turned off, force link up and turn on
   6000  1.173   msaitoh 		 * full duplex
   6001  1.173   msaitoh 		 */
   6002  1.134   msaitoh 		sc->sc_txcw &= ~TXCW_ANE;
   6003  1.134   msaitoh 		sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
   6004  1.173   msaitoh 		sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   6005  1.134   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6006  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6007  1.134   msaitoh 		delay(1000);
   6008  1.134   msaitoh 	}
   6009    1.1   thorpej 
   6010  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   6011  1.160  christos 		    device_xname(sc->sc_dev),sc->sc_txcw));
   6012    1.1   thorpej 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6013  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6014    1.1   thorpej 	delay(10000);
   6015    1.1   thorpej 
   6016  1.134   msaitoh 	i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
   6017  1.160  christos 	DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
   6018  1.134   msaitoh 
   6019  1.198   msaitoh 	/*
   6020  1.134   msaitoh 	 * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
   6021  1.134   msaitoh 	 * optics detect a signal, 0 if they don't.
   6022  1.134   msaitoh 	 */
   6023  1.173   msaitoh 	if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
   6024    1.1   thorpej 		/* Have signal; wait for the link to come up. */
   6025  1.134   msaitoh 
   6026  1.134   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6027  1.134   msaitoh 			/*
   6028  1.134   msaitoh 			 * Reset the link, and let autonegotiation do its thing
   6029  1.134   msaitoh 			 */
   6030  1.134   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   6031  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6032  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   6033  1.134   msaitoh 			delay(1000);
   6034  1.134   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   6035  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6036  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   6037  1.134   msaitoh 			delay(1000);
   6038  1.134   msaitoh 		}
   6039  1.134   msaitoh 
   6040  1.173   msaitoh 		for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
   6041    1.1   thorpej 			delay(10000);
   6042    1.1   thorpej 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   6043    1.1   thorpej 				break;
   6044    1.1   thorpej 		}
   6045    1.1   thorpej 
   6046  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   6047  1.160  christos 			    device_xname(sc->sc_dev),i));
   6048  1.134   msaitoh 
   6049    1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   6050  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   6051  1.134   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   6052  1.160  christos 			device_xname(sc->sc_dev),status, STATUS_LU));
   6053    1.1   thorpej 		if (status & STATUS_LU) {
   6054    1.1   thorpej 			/* Link is up. */
   6055    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   6056    1.1   thorpej 			    ("%s: LINK: set media -> link up %s\n",
   6057  1.160  christos 			    device_xname(sc->sc_dev),
   6058    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   6059  1.173   msaitoh 
   6060  1.173   msaitoh 			/*
   6061  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   6062  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   6063  1.173   msaitoh 			 */
   6064  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   6065    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   6066   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   6067    1.1   thorpej 			if (status & STATUS_FD)
   6068    1.1   thorpej 				sc->sc_tctl |=
   6069    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   6070    1.1   thorpej 			else
   6071    1.1   thorpej 				sc->sc_tctl |=
   6072    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   6073   1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   6074   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   6075    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   6076   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   6077   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   6078   1.71   thorpej 				      sc->sc_fcrtl);
   6079    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   6080    1.1   thorpej 		} else {
   6081  1.173   msaitoh 			if (i == WM_LINKUP_TIMEOUT)
   6082  1.173   msaitoh 				wm_check_for_link(sc);
   6083    1.1   thorpej 			/* Link is down. */
   6084    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   6085    1.1   thorpej 			    ("%s: LINK: set media -> link down\n",
   6086  1.160  christos 			    device_xname(sc->sc_dev)));
   6087    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   6088    1.1   thorpej 		}
   6089    1.1   thorpej 	} else {
   6090    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   6091  1.160  christos 		    device_xname(sc->sc_dev)));
   6092    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   6093    1.1   thorpej 	}
   6094    1.1   thorpej 
   6095    1.1   thorpej 	wm_tbi_set_linkled(sc);
   6096    1.1   thorpej 
   6097  1.194   msaitoh 	return 0;
   6098    1.1   thorpej }
   6099    1.1   thorpej 
   6100    1.1   thorpej /*
   6101    1.1   thorpej  * wm_tbi_set_linkled:
   6102    1.1   thorpej  *
   6103    1.1   thorpej  *	Update the link LED on 1000BASE-X devices.
   6104    1.1   thorpej  */
   6105   1.47   thorpej static void
   6106    1.1   thorpej wm_tbi_set_linkled(struct wm_softc *sc)
   6107    1.1   thorpej {
   6108    1.1   thorpej 
   6109    1.1   thorpej 	if (sc->sc_tbi_linkup)
   6110    1.1   thorpej 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   6111    1.1   thorpej 	else
   6112    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   6113    1.1   thorpej 
   6114  1.173   msaitoh 	/* 82540 or newer devices are active low */
   6115  1.173   msaitoh 	sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
   6116  1.173   msaitoh 
   6117    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6118    1.1   thorpej }
   6119    1.1   thorpej 
   6120    1.1   thorpej /*
   6121    1.1   thorpej  * wm_tbi_check_link:
   6122    1.1   thorpej  *
   6123    1.1   thorpej  *	Check the link on 1000BASE-X devices.
   6124    1.1   thorpej  */
   6125   1.47   thorpej static void
   6126    1.1   thorpej wm_tbi_check_link(struct wm_softc *sc)
   6127    1.1   thorpej {
   6128  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6129  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6130  1.264    martin 	uint32_t status;
   6131    1.1   thorpej 
   6132  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   6133    1.1   thorpej 
   6134  1.264    martin 	/* XXX is this needed? */
   6135  1.264    martin 	(void)CSR_READ(sc, WMREG_RXCW);
   6136  1.264    martin 	(void)CSR_READ(sc, WMREG_CTRL);
   6137    1.1   thorpej 
   6138  1.173   msaitoh 	/* set link status */
   6139    1.1   thorpej 	if ((status & STATUS_LU) == 0) {
   6140    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   6141  1.160  christos 		    ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
   6142    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   6143  1.173   msaitoh 	} else if (sc->sc_tbi_linkup == 0) {
   6144    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   6145  1.160  christos 		    ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
   6146    1.1   thorpej 		    (status & STATUS_FD) ? "FDX" : "HDX"));
   6147    1.1   thorpej 		sc->sc_tbi_linkup = 1;
   6148    1.1   thorpej 	}
   6149    1.1   thorpej 
   6150  1.173   msaitoh 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
   6151  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)) {
   6152  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   6153  1.173   msaitoh 		if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
   6154  1.173   msaitoh 			/* RXCFG storm! */
   6155  1.173   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
   6156  1.173   msaitoh 				sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
   6157  1.173   msaitoh 			wm_init(ifp);
   6158  1.232    bouyer 			ifp->if_start(ifp);
   6159  1.173   msaitoh 		} else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6160  1.173   msaitoh 			/* If the timer expired, retry autonegotiation */
   6161  1.173   msaitoh 			if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
   6162  1.173   msaitoh 				DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   6163  1.173   msaitoh 				sc->sc_tbi_ticks = 0;
   6164  1.173   msaitoh 				/*
   6165  1.173   msaitoh 				 * Reset the link, and let autonegotiation do
   6166  1.173   msaitoh 				 * its thing
   6167  1.173   msaitoh 				 */
   6168  1.173   msaitoh 				sc->sc_ctrl |= CTRL_LRST;
   6169  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6170  1.266   msaitoh 				CSR_WRITE_FLUSH(sc);
   6171  1.173   msaitoh 				delay(1000);
   6172  1.173   msaitoh 				sc->sc_ctrl &= ~CTRL_LRST;
   6173  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6174  1.266   msaitoh 				CSR_WRITE_FLUSH(sc);
   6175  1.173   msaitoh 				delay(1000);
   6176  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW,
   6177  1.173   msaitoh 				    sc->sc_txcw & ~TXCW_ANE);
   6178  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6179  1.173   msaitoh 			}
   6180  1.173   msaitoh 		}
   6181  1.173   msaitoh 	}
   6182  1.173   msaitoh 
   6183    1.1   thorpej 	wm_tbi_set_linkled(sc);
   6184    1.1   thorpej }
   6185    1.1   thorpej 
   6186    1.1   thorpej /*
   6187    1.1   thorpej  * wm_gmii_reset:
   6188    1.1   thorpej  *
   6189    1.1   thorpej  *	Reset the PHY.
   6190    1.1   thorpej  */
   6191   1.47   thorpej static void
   6192    1.1   thorpej wm_gmii_reset(struct wm_softc *sc)
   6193    1.1   thorpej {
   6194    1.1   thorpej 	uint32_t reg;
   6195  1.189   msaitoh 	int rv;
   6196    1.1   thorpej 
   6197  1.189   msaitoh 	/* get phy semaphore */
   6198  1.189   msaitoh 	switch (sc->sc_type) {
   6199  1.189   msaitoh 	case WM_T_82571:
   6200  1.189   msaitoh 	case WM_T_82572:
   6201  1.189   msaitoh 	case WM_T_82573:
   6202  1.189   msaitoh 	case WM_T_82574:
   6203  1.189   msaitoh 	case WM_T_82583:
   6204  1.192   msaitoh 		 /* XXX should get sw semaphore, too */
   6205  1.189   msaitoh 		rv = wm_get_swsm_semaphore(sc);
   6206  1.189   msaitoh 		break;
   6207  1.199   msaitoh 	case WM_T_82575:
   6208  1.199   msaitoh 	case WM_T_82576:
   6209  1.199   msaitoh 	case WM_T_82580:
   6210  1.199   msaitoh 	case WM_T_82580ER:
   6211  1.228   msaitoh 	case WM_T_I350:
   6212  1.265   msaitoh 	case WM_T_I354:
   6213  1.247   msaitoh 	case WM_T_I210:
   6214  1.247   msaitoh 	case WM_T_I211:
   6215  1.189   msaitoh 	case WM_T_80003:
   6216  1.199   msaitoh 		rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   6217  1.189   msaitoh 		break;
   6218  1.189   msaitoh 	case WM_T_ICH8:
   6219  1.189   msaitoh 	case WM_T_ICH9:
   6220  1.189   msaitoh 	case WM_T_ICH10:
   6221  1.190   msaitoh 	case WM_T_PCH:
   6222  1.221   msaitoh 	case WM_T_PCH2:
   6223  1.249   msaitoh 	case WM_T_PCH_LPT:
   6224  1.189   msaitoh 		rv = wm_get_swfwhw_semaphore(sc);
   6225  1.189   msaitoh 		break;
   6226  1.189   msaitoh 	default:
   6227  1.189   msaitoh 		/* nothing to do*/
   6228  1.189   msaitoh 		rv = 0;
   6229  1.189   msaitoh 		break;
   6230  1.139    bouyer 	}
   6231  1.189   msaitoh 	if (rv != 0) {
   6232  1.189   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   6233  1.189   msaitoh 		    __func__);
   6234  1.189   msaitoh 		return;
   6235  1.127    bouyer 	}
   6236    1.1   thorpej 
   6237  1.186   msaitoh 	switch (sc->sc_type) {
   6238  1.186   msaitoh 	case WM_T_82542_2_0:
   6239  1.186   msaitoh 	case WM_T_82542_2_1:
   6240  1.189   msaitoh 		/* null */
   6241  1.186   msaitoh 		break;
   6242  1.186   msaitoh 	case WM_T_82543:
   6243  1.148    simonb 		/*
   6244  1.148    simonb 		 * With 82543, we need to force speed and duplex on the MAC
   6245  1.148    simonb 		 * equal to what the PHY speed and duplex configuration is.
   6246  1.148    simonb 		 * In addition, we need to perform a hardware reset on the PHY
   6247  1.148    simonb 		 * to take it out of reset.
   6248  1.148    simonb 		 */
   6249  1.148    simonb 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   6250  1.148    simonb 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6251  1.133   msaitoh 
   6252    1.1   thorpej 		/* The PHY reset pin is active-low. */
   6253    1.1   thorpej 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   6254    1.1   thorpej 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   6255    1.1   thorpej 		    CTRL_EXT_SWDPIN(4));
   6256    1.1   thorpej 		reg |= CTRL_EXT_SWDPIO(4);
   6257    1.1   thorpej 
   6258    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   6259  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6260  1.186   msaitoh 		delay(10*1000);
   6261    1.1   thorpej 
   6262    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   6263  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6264  1.186   msaitoh 		delay(150);
   6265    1.1   thorpej #if 0
   6266    1.1   thorpej 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   6267    1.1   thorpej #endif
   6268  1.189   msaitoh 		delay(20*1000);	/* XXX extra delay to get PHY ID? */
   6269  1.186   msaitoh 		break;
   6270  1.186   msaitoh 	case WM_T_82544:	/* reset 10000us */
   6271  1.186   msaitoh 	case WM_T_82540:
   6272  1.186   msaitoh 	case WM_T_82545:
   6273  1.186   msaitoh 	case WM_T_82545_3:
   6274  1.186   msaitoh 	case WM_T_82546:
   6275  1.186   msaitoh 	case WM_T_82546_3:
   6276  1.186   msaitoh 	case WM_T_82541:
   6277  1.186   msaitoh 	case WM_T_82541_2:
   6278  1.186   msaitoh 	case WM_T_82547:
   6279  1.186   msaitoh 	case WM_T_82547_2:
   6280  1.186   msaitoh 	case WM_T_82571:	/* reset 100us */
   6281  1.186   msaitoh 	case WM_T_82572:
   6282  1.186   msaitoh 	case WM_T_82573:
   6283  1.186   msaitoh 	case WM_T_82574:
   6284  1.199   msaitoh 	case WM_T_82575:
   6285  1.199   msaitoh 	case WM_T_82576:
   6286  1.199   msaitoh 	case WM_T_82580:
   6287  1.199   msaitoh 	case WM_T_82580ER:
   6288  1.228   msaitoh 	case WM_T_I350:
   6289  1.265   msaitoh 	case WM_T_I354:
   6290  1.247   msaitoh 	case WM_T_I210:
   6291  1.247   msaitoh 	case WM_T_I211:
   6292  1.186   msaitoh 	case WM_T_82583:
   6293  1.186   msaitoh 	case WM_T_80003:
   6294  1.186   msaitoh 		/* generic reset */
   6295  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   6296  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6297  1.219    bouyer 		delay(20000);
   6298  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6299  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6300  1.219    bouyer 		delay(20000);
   6301  1.186   msaitoh 
   6302  1.186   msaitoh 		if ((sc->sc_type == WM_T_82541)
   6303  1.186   msaitoh 		    || (sc->sc_type == WM_T_82541_2)
   6304  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547)
   6305  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547_2)) {
   6306  1.186   msaitoh 			/* workaround for igp are done in igp_reset() */
   6307  1.186   msaitoh 			/* XXX add code to set LED after phy reset */
   6308  1.186   msaitoh 		}
   6309  1.186   msaitoh 		break;
   6310  1.186   msaitoh 	case WM_T_ICH8:
   6311  1.186   msaitoh 	case WM_T_ICH9:
   6312  1.186   msaitoh 	case WM_T_ICH10:
   6313  1.190   msaitoh 	case WM_T_PCH:
   6314  1.221   msaitoh 	case WM_T_PCH2:
   6315  1.249   msaitoh 	case WM_T_PCH_LPT:
   6316  1.186   msaitoh 		/* generic reset */
   6317  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   6318  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6319  1.186   msaitoh 		delay(100);
   6320  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6321  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6322  1.188   msaitoh 		delay(150);
   6323  1.186   msaitoh 		break;
   6324  1.186   msaitoh 	default:
   6325  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   6326  1.189   msaitoh 		    __func__);
   6327  1.186   msaitoh 		break;
   6328    1.1   thorpej 	}
   6329  1.186   msaitoh 
   6330  1.189   msaitoh 	/* release PHY semaphore */
   6331  1.189   msaitoh 	switch (sc->sc_type) {
   6332  1.189   msaitoh 	case WM_T_82571:
   6333  1.189   msaitoh 	case WM_T_82572:
   6334  1.189   msaitoh 	case WM_T_82573:
   6335  1.189   msaitoh 	case WM_T_82574:
   6336  1.189   msaitoh 	case WM_T_82583:
   6337  1.207   msaitoh 		 /* XXX should put sw semaphore, too */
   6338  1.189   msaitoh 		wm_put_swsm_semaphore(sc);
   6339  1.189   msaitoh 		break;
   6340  1.199   msaitoh 	case WM_T_82575:
   6341  1.199   msaitoh 	case WM_T_82576:
   6342  1.199   msaitoh 	case WM_T_82580:
   6343  1.199   msaitoh 	case WM_T_82580ER:
   6344  1.228   msaitoh 	case WM_T_I350:
   6345  1.265   msaitoh 	case WM_T_I354:
   6346  1.247   msaitoh 	case WM_T_I210:
   6347  1.247   msaitoh 	case WM_T_I211:
   6348  1.189   msaitoh 	case WM_T_80003:
   6349  1.199   msaitoh 		wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   6350  1.189   msaitoh 		break;
   6351  1.189   msaitoh 	case WM_T_ICH8:
   6352  1.189   msaitoh 	case WM_T_ICH9:
   6353  1.189   msaitoh 	case WM_T_ICH10:
   6354  1.190   msaitoh 	case WM_T_PCH:
   6355  1.221   msaitoh 	case WM_T_PCH2:
   6356  1.249   msaitoh 	case WM_T_PCH_LPT:
   6357  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   6358  1.189   msaitoh 		break;
   6359  1.189   msaitoh 	default:
   6360  1.189   msaitoh 		/* nothing to do*/
   6361  1.189   msaitoh 		rv = 0;
   6362  1.189   msaitoh 		break;
   6363  1.189   msaitoh 	}
   6364  1.189   msaitoh 
   6365  1.189   msaitoh 	/* get_cfg_done */
   6366  1.189   msaitoh 	wm_get_cfg_done(sc);
   6367  1.189   msaitoh 
   6368  1.189   msaitoh 	/* extra setup */
   6369  1.189   msaitoh 	switch (sc->sc_type) {
   6370  1.189   msaitoh 	case WM_T_82542_2_0:
   6371  1.189   msaitoh 	case WM_T_82542_2_1:
   6372  1.189   msaitoh 	case WM_T_82543:
   6373  1.189   msaitoh 	case WM_T_82544:
   6374  1.189   msaitoh 	case WM_T_82540:
   6375  1.189   msaitoh 	case WM_T_82545:
   6376  1.189   msaitoh 	case WM_T_82545_3:
   6377  1.189   msaitoh 	case WM_T_82546:
   6378  1.189   msaitoh 	case WM_T_82546_3:
   6379  1.189   msaitoh 	case WM_T_82541_2:
   6380  1.189   msaitoh 	case WM_T_82547_2:
   6381  1.189   msaitoh 	case WM_T_82571:
   6382  1.189   msaitoh 	case WM_T_82572:
   6383  1.189   msaitoh 	case WM_T_82573:
   6384  1.189   msaitoh 	case WM_T_82574:
   6385  1.199   msaitoh 	case WM_T_82575:
   6386  1.199   msaitoh 	case WM_T_82576:
   6387  1.199   msaitoh 	case WM_T_82580:
   6388  1.199   msaitoh 	case WM_T_82580ER:
   6389  1.228   msaitoh 	case WM_T_I350:
   6390  1.265   msaitoh 	case WM_T_I354:
   6391  1.247   msaitoh 	case WM_T_I210:
   6392  1.247   msaitoh 	case WM_T_I211:
   6393  1.189   msaitoh 	case WM_T_82583:
   6394  1.189   msaitoh 	case WM_T_80003:
   6395  1.189   msaitoh 		/* null */
   6396  1.189   msaitoh 		break;
   6397  1.189   msaitoh 	case WM_T_82541:
   6398  1.189   msaitoh 	case WM_T_82547:
   6399  1.189   msaitoh 		/* XXX Configure actively LED after PHY reset */
   6400  1.189   msaitoh 		break;
   6401  1.189   msaitoh 	case WM_T_ICH8:
   6402  1.189   msaitoh 	case WM_T_ICH9:
   6403  1.189   msaitoh 	case WM_T_ICH10:
   6404  1.190   msaitoh 	case WM_T_PCH:
   6405  1.221   msaitoh 	case WM_T_PCH2:
   6406  1.249   msaitoh 	case WM_T_PCH_LPT:
   6407  1.192   msaitoh 		/* Allow time for h/w to get to a quiescent state afer reset */
   6408  1.189   msaitoh 		delay(10*1000);
   6409  1.190   msaitoh 
   6410  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH)
   6411  1.192   msaitoh 			wm_hv_phy_workaround_ich8lan(sc);
   6412  1.190   msaitoh 
   6413  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   6414  1.221   msaitoh 			wm_lv_phy_workaround_ich8lan(sc);
   6415  1.221   msaitoh 
   6416  1.221   msaitoh 		if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
   6417  1.192   msaitoh 			/*
   6418  1.192   msaitoh 			 * dummy read to clear the phy wakeup bit after lcd
   6419  1.192   msaitoh 			 * reset
   6420  1.192   msaitoh 			 */
   6421  1.192   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
   6422  1.190   msaitoh 		}
   6423  1.190   msaitoh 
   6424  1.192   msaitoh 		/*
   6425  1.192   msaitoh 		 * XXX Configure the LCD with th extended configuration region
   6426  1.192   msaitoh 		 * in NVM
   6427  1.192   msaitoh 		 */
   6428  1.192   msaitoh 
   6429  1.192   msaitoh 		/* Configure the LCD with the OEM bits in NVM */
   6430  1.255   msaitoh 		if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   6431  1.255   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT)) {
   6432  1.191   msaitoh 			/*
   6433  1.191   msaitoh 			 * Disable LPLU.
   6434  1.191   msaitoh 			 * XXX It seems that 82567 has LPLU, too.
   6435  1.191   msaitoh 			 */
   6436  1.192   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
   6437  1.191   msaitoh 			reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
   6438  1.191   msaitoh 			reg |= HV_OEM_BITS_ANEGNOW;
   6439  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
   6440  1.190   msaitoh 		}
   6441  1.189   msaitoh 		break;
   6442  1.189   msaitoh 	default:
   6443  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   6444  1.189   msaitoh 		break;
   6445  1.189   msaitoh 	}
   6446    1.1   thorpej }
   6447    1.1   thorpej 
   6448    1.1   thorpej /*
   6449  1.265   msaitoh  * wm_get_phy_id_82575:
   6450  1.265   msaitoh  *
   6451  1.265   msaitoh  * Return PHY ID. Return -1 if it failed.
   6452  1.265   msaitoh  */
   6453  1.265   msaitoh static int
   6454  1.265   msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
   6455  1.265   msaitoh {
   6456  1.265   msaitoh 	uint32_t reg;
   6457  1.265   msaitoh 	int phyid = -1;
   6458  1.265   msaitoh 
   6459  1.265   msaitoh 	/* XXX */
   6460  1.265   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   6461  1.265   msaitoh 		return -1;
   6462  1.265   msaitoh 
   6463  1.265   msaitoh 	if (wm_sgmii_uses_mdio(sc)) {
   6464  1.265   msaitoh 		switch (sc->sc_type) {
   6465  1.265   msaitoh 		case WM_T_82575:
   6466  1.265   msaitoh 		case WM_T_82576:
   6467  1.265   msaitoh 			reg = CSR_READ(sc, WMREG_MDIC);
   6468  1.265   msaitoh 			phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
   6469  1.265   msaitoh 			break;
   6470  1.265   msaitoh 		case WM_T_82580:
   6471  1.265   msaitoh 		case WM_T_I350:
   6472  1.265   msaitoh 		case WM_T_I354:
   6473  1.265   msaitoh 		case WM_T_I210:
   6474  1.265   msaitoh 		case WM_T_I211:
   6475  1.265   msaitoh 			reg = CSR_READ(sc, WMREG_MDICNFG);
   6476  1.265   msaitoh 			phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
   6477  1.265   msaitoh 			break;
   6478  1.265   msaitoh 		default:
   6479  1.265   msaitoh 			return -1;
   6480  1.265   msaitoh 		}
   6481  1.265   msaitoh 	}
   6482  1.265   msaitoh 
   6483  1.265   msaitoh 	return phyid;
   6484  1.265   msaitoh }
   6485  1.265   msaitoh 
   6486  1.265   msaitoh 
   6487  1.265   msaitoh /*
   6488    1.1   thorpej  * wm_gmii_mediainit:
   6489    1.1   thorpej  *
   6490    1.1   thorpej  *	Initialize media for use on 1000BASE-T devices.
   6491    1.1   thorpej  */
   6492   1.47   thorpej static void
   6493  1.191   msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
   6494    1.1   thorpej {
   6495    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6496  1.244   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   6497    1.1   thorpej 
   6498    1.1   thorpej 	/* We have MII. */
   6499    1.1   thorpej 	sc->sc_flags |= WM_F_HAS_MII;
   6500    1.1   thorpej 
   6501  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   6502  1.127    bouyer 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   6503  1.127    bouyer 	else
   6504  1.127    bouyer 		sc->sc_tipg = TIPG_1000T_DFLT;
   6505    1.1   thorpej 
   6506    1.1   thorpej 	/*
   6507    1.1   thorpej 	 * Let the chip set speed/duplex on its own based on
   6508    1.1   thorpej 	 * signals from the PHY.
   6509  1.127    bouyer 	 * XXXbouyer - I'm not sure this is right for the 80003,
   6510  1.127    bouyer 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   6511    1.1   thorpej 	 */
   6512  1.133   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   6513    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6514    1.1   thorpej 
   6515    1.1   thorpej 	/* Initialize our media structures and probe the GMII. */
   6516  1.244   msaitoh 	mii->mii_ifp = ifp;
   6517    1.1   thorpej 
   6518  1.244   msaitoh 	/*
   6519  1.244   msaitoh 	 * Determine the PHY access method.
   6520  1.244   msaitoh 	 *
   6521  1.244   msaitoh 	 *  For SGMII, use SGMII specific method.
   6522  1.244   msaitoh 	 *
   6523  1.244   msaitoh 	 *  For some devices, we can determine the PHY access method
   6524  1.244   msaitoh 	 * from sc_type.
   6525  1.246  christos 	 *
   6526  1.244   msaitoh 	 *  For ICH8 variants, it's difficult to detemine the PHY access
   6527  1.244   msaitoh 	 * method by sc_type, so use the PCI product ID for some devices.
   6528  1.244   msaitoh 	 * For other ICH8 variants, try to use igp's method. If the PHY
   6529  1.244   msaitoh 	 * can't detect, then use bm's method.
   6530  1.244   msaitoh 	 */
   6531  1.191   msaitoh 	switch (prodid) {
   6532  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LM:
   6533  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LC:
   6534  1.192   msaitoh 		/* 82577 */
   6535  1.192   msaitoh 		sc->sc_phytype = WMPHY_82577;
   6536  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6537  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6538  1.192   msaitoh 		break;
   6539  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DM:
   6540  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DC:
   6541  1.192   msaitoh 		/* 82578 */
   6542  1.192   msaitoh 		sc->sc_phytype = WMPHY_82578;
   6543  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6544  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6545  1.191   msaitoh 		break;
   6546  1.221   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_LM:
   6547  1.221   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_V:
   6548  1.245   msaitoh 		/* 82579 */
   6549  1.221   msaitoh 		sc->sc_phytype = WMPHY_82579;
   6550  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6551  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6552  1.221   msaitoh 		break;
   6553  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I217_LM:
   6554  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I217_V:
   6555  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I218_LM:
   6556  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I218_V:
   6557  1.252   msaitoh 		/* I21[78] */
   6558  1.252   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6559  1.252   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6560  1.252   msaitoh 		break;
   6561  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801I_BM:
   6562  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
   6563  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
   6564  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
   6565  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
   6566  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_V:
   6567  1.191   msaitoh 		/* 82567 */
   6568  1.192   msaitoh 		sc->sc_phytype = WMPHY_BM;
   6569  1.244   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   6570  1.244   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   6571  1.191   msaitoh 		break;
   6572  1.191   msaitoh 	default:
   6573  1.265   msaitoh 		if (((sc->sc_flags & WM_F_SGMII) != 0)
   6574  1.265   msaitoh 		    && !wm_sgmii_uses_mdio(sc)){
   6575  1.244   msaitoh 			mii->mii_readreg = wm_sgmii_readreg;
   6576  1.244   msaitoh 			mii->mii_writereg = wm_sgmii_writereg;
   6577  1.199   msaitoh 		} else if (sc->sc_type >= WM_T_80003) {
   6578  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i80003_readreg;
   6579  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i80003_writereg;
   6580  1.247   msaitoh 		} else if (sc->sc_type >= WM_T_I210) {
   6581  1.247   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   6582  1.247   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   6583  1.243   msaitoh 		} else if (sc->sc_type >= WM_T_82580) {
   6584  1.243   msaitoh 			sc->sc_phytype = WMPHY_82580;
   6585  1.244   msaitoh 			mii->mii_readreg = wm_gmii_82580_readreg;
   6586  1.244   msaitoh 			mii->mii_writereg = wm_gmii_82580_writereg;
   6587  1.191   msaitoh 		} else if (sc->sc_type >= WM_T_82544) {
   6588  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   6589  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   6590  1.191   msaitoh 		} else {
   6591  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i82543_readreg;
   6592  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i82543_writereg;
   6593  1.191   msaitoh 		}
   6594  1.191   msaitoh 		break;
   6595    1.1   thorpej 	}
   6596  1.244   msaitoh 	mii->mii_statchg = wm_gmii_statchg;
   6597    1.1   thorpej 
   6598    1.1   thorpej 	wm_gmii_reset(sc);
   6599    1.1   thorpej 
   6600  1.152    dyoung 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   6601  1.244   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
   6602    1.1   thorpej 	    wm_gmii_mediastatus);
   6603    1.1   thorpej 
   6604  1.208   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   6605  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   6606  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   6607  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
   6608  1.208   msaitoh 		if ((sc->sc_flags & WM_F_SGMII) == 0) {
   6609  1.208   msaitoh 			/* Attach only one port */
   6610  1.208   msaitoh 			mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
   6611  1.208   msaitoh 			    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6612  1.208   msaitoh 		} else {
   6613  1.265   msaitoh 			int i, id;
   6614  1.208   msaitoh 			uint32_t ctrl_ext;
   6615  1.208   msaitoh 
   6616  1.265   msaitoh 			id = wm_get_phy_id_82575(sc);
   6617  1.265   msaitoh 			if (id != -1) {
   6618  1.208   msaitoh 				mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
   6619  1.265   msaitoh 				    id, MII_OFFSET_ANY, MIIF_DOPAUSE);
   6620  1.265   msaitoh 			}
   6621  1.265   msaitoh 			if ((id == -1)
   6622  1.265   msaitoh 			    || (LIST_FIRST(&mii->mii_phys) == NULL)) {
   6623  1.265   msaitoh 				/* Power on sgmii phy if it is disabled */
   6624  1.265   msaitoh 				ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   6625  1.265   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   6626  1.265   msaitoh 				    ctrl_ext &~ CTRL_EXT_SWDPIN(3));
   6627  1.265   msaitoh 				CSR_WRITE_FLUSH(sc);
   6628  1.265   msaitoh 				delay(300*1000); /* XXX too long */
   6629  1.265   msaitoh 
   6630  1.265   msaitoh 				/* from 1 to 8 */
   6631  1.265   msaitoh 				for (i = 1; i < 8; i++)
   6632  1.265   msaitoh 					mii_attach(sc->sc_dev, &sc->sc_mii,
   6633  1.265   msaitoh 					    0xffffffff, i, MII_OFFSET_ANY,
   6634  1.265   msaitoh 					    MIIF_DOPAUSE);
   6635  1.208   msaitoh 
   6636  1.265   msaitoh 				/* restore previous sfp cage power state */
   6637  1.265   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   6638  1.265   msaitoh 			}
   6639  1.208   msaitoh 		}
   6640  1.208   msaitoh 	} else {
   6641  1.208   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6642  1.208   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6643  1.208   msaitoh 	}
   6644  1.184   msaitoh 
   6645  1.244   msaitoh 	/*
   6646  1.249   msaitoh 	 * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
   6647  1.244   msaitoh 	 * wm_set_mdio_slow_mode_hv() for a workaround and retry.
   6648  1.244   msaitoh 	 */
   6649  1.249   msaitoh 	if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
   6650  1.244   msaitoh 	    (LIST_FIRST(&mii->mii_phys) == NULL)) {
   6651  1.221   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   6652  1.221   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6653  1.221   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6654  1.221   msaitoh 	}
   6655  1.244   msaitoh 
   6656  1.244   msaitoh 	/*
   6657  1.244   msaitoh 	 * (For ICH8 variants)
   6658  1.244   msaitoh 	 * If PHY detection failed, use BM's r/w function and retry.
   6659  1.244   msaitoh 	 */
   6660  1.244   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   6661  1.184   msaitoh 		/* if failed, retry with *_bm_* */
   6662  1.244   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   6663  1.244   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   6664  1.184   msaitoh 
   6665  1.184   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6666  1.184   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6667  1.184   msaitoh 	}
   6668  1.244   msaitoh 
   6669  1.244   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   6670  1.244   msaitoh 		/* Any PHY wasn't find */
   6671  1.244   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   6672  1.244   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
   6673  1.192   msaitoh 		sc->sc_phytype = WMPHY_NONE;
   6674  1.192   msaitoh 	} else {
   6675  1.244   msaitoh 		/*
   6676  1.244   msaitoh 		 * PHY Found!
   6677  1.244   msaitoh 		 * Check PHY type.
   6678  1.244   msaitoh 		 */
   6679  1.202   msaitoh 		uint32_t model;
   6680  1.202   msaitoh 		struct mii_softc *child;
   6681  1.202   msaitoh 
   6682  1.244   msaitoh 		child = LIST_FIRST(&mii->mii_phys);
   6683  1.202   msaitoh 		if (device_is_a(child->mii_dev, "igphy")) {
   6684  1.202   msaitoh 			struct igphy_softc *isc = (struct igphy_softc *)child;
   6685  1.202   msaitoh 
   6686  1.202   msaitoh 			model = isc->sc_mii.mii_mpd_model;
   6687  1.202   msaitoh 			if (model == MII_MODEL_yyINTEL_I82566)
   6688  1.202   msaitoh 				sc->sc_phytype = WMPHY_IGP_3;
   6689  1.202   msaitoh 		}
   6690  1.202   msaitoh 
   6691  1.244   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   6692  1.192   msaitoh 	}
   6693    1.1   thorpej }
   6694    1.1   thorpej 
   6695    1.1   thorpej /*
   6696    1.1   thorpej  * wm_gmii_mediastatus:	[ifmedia interface function]
   6697    1.1   thorpej  *
   6698    1.1   thorpej  *	Get the current interface media status on a 1000BASE-T device.
   6699    1.1   thorpej  */
   6700   1.47   thorpej static void
   6701    1.1   thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   6702    1.1   thorpej {
   6703    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6704    1.1   thorpej 
   6705  1.152    dyoung 	ether_mediastatus(ifp, ifmr);
   6706  1.198   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   6707  1.198   msaitoh 	    | sc->sc_flowflags;
   6708    1.1   thorpej }
   6709    1.1   thorpej 
   6710    1.1   thorpej /*
   6711    1.1   thorpej  * wm_gmii_mediachange:	[ifmedia interface function]
   6712    1.1   thorpej  *
   6713    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-T device.
   6714    1.1   thorpej  */
   6715   1.47   thorpej static int
   6716    1.1   thorpej wm_gmii_mediachange(struct ifnet *ifp)
   6717    1.1   thorpej {
   6718    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6719  1.127    bouyer 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6720  1.152    dyoung 	int rc;
   6721    1.1   thorpej 
   6722  1.152    dyoung 	if ((ifp->if_flags & IFF_UP) == 0)
   6723  1.152    dyoung 		return 0;
   6724  1.152    dyoung 
   6725  1.152    dyoung 	sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   6726  1.152    dyoung 	sc->sc_ctrl |= CTRL_SLU;
   6727  1.152    dyoung 	if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   6728  1.152    dyoung 	    || (sc->sc_type > WM_T_82543)) {
   6729  1.152    dyoung 		sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   6730  1.152    dyoung 	} else {
   6731  1.152    dyoung 		sc->sc_ctrl &= ~CTRL_ASDE;
   6732  1.152    dyoung 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   6733  1.152    dyoung 		if (ife->ifm_media & IFM_FDX)
   6734  1.152    dyoung 			sc->sc_ctrl |= CTRL_FD;
   6735  1.194   msaitoh 		switch (IFM_SUBTYPE(ife->ifm_media)) {
   6736  1.152    dyoung 		case IFM_10_T:
   6737  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_10;
   6738  1.152    dyoung 			break;
   6739  1.152    dyoung 		case IFM_100_TX:
   6740  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_100;
   6741  1.152    dyoung 			break;
   6742  1.152    dyoung 		case IFM_1000_T:
   6743  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_1000;
   6744  1.152    dyoung 			break;
   6745  1.152    dyoung 		default:
   6746  1.152    dyoung 			panic("wm_gmii_mediachange: bad media 0x%x",
   6747  1.152    dyoung 			    ife->ifm_media);
   6748  1.127    bouyer 		}
   6749  1.127    bouyer 	}
   6750  1.152    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6751  1.152    dyoung 	if (sc->sc_type <= WM_T_82543)
   6752  1.152    dyoung 		wm_gmii_reset(sc);
   6753  1.152    dyoung 
   6754  1.152    dyoung 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
   6755  1.152    dyoung 		return 0;
   6756  1.152    dyoung 	return rc;
   6757    1.1   thorpej }
   6758    1.1   thorpej 
   6759    1.1   thorpej #define	MDI_IO		CTRL_SWDPIN(2)
   6760    1.1   thorpej #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   6761    1.1   thorpej #define	MDI_CLK		CTRL_SWDPIN(3)
   6762    1.1   thorpej 
   6763    1.1   thorpej static void
   6764   1.11   thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   6765    1.1   thorpej {
   6766    1.1   thorpej 	uint32_t i, v;
   6767    1.1   thorpej 
   6768    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   6769    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   6770    1.1   thorpej 	v |= MDI_DIR | CTRL_SWDPIO(3);
   6771    1.1   thorpej 
   6772    1.1   thorpej 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   6773    1.1   thorpej 		if (data & i)
   6774    1.1   thorpej 			v |= MDI_IO;
   6775    1.1   thorpej 		else
   6776    1.1   thorpej 			v &= ~MDI_IO;
   6777    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   6778  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6779    1.1   thorpej 		delay(10);
   6780    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   6781  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6782    1.1   thorpej 		delay(10);
   6783    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   6784  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6785    1.1   thorpej 		delay(10);
   6786    1.1   thorpej 	}
   6787    1.1   thorpej }
   6788    1.1   thorpej 
   6789    1.1   thorpej static uint32_t
   6790   1.11   thorpej i82543_mii_recvbits(struct wm_softc *sc)
   6791    1.1   thorpej {
   6792    1.1   thorpej 	uint32_t v, i, data = 0;
   6793    1.1   thorpej 
   6794    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   6795    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   6796    1.1   thorpej 	v |= CTRL_SWDPIO(3);
   6797    1.1   thorpej 
   6798    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   6799  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6800    1.1   thorpej 	delay(10);
   6801    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   6802  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6803    1.1   thorpej 	delay(10);
   6804    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   6805  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6806    1.1   thorpej 	delay(10);
   6807    1.1   thorpej 
   6808    1.1   thorpej 	for (i = 0; i < 16; i++) {
   6809    1.1   thorpej 		data <<= 1;
   6810    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   6811  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6812    1.1   thorpej 		delay(10);
   6813    1.1   thorpej 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   6814    1.1   thorpej 			data |= 1;
   6815    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   6816  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6817    1.1   thorpej 		delay(10);
   6818    1.1   thorpej 	}
   6819    1.1   thorpej 
   6820    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   6821  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6822    1.1   thorpej 	delay(10);
   6823    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   6824  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6825    1.1   thorpej 	delay(10);
   6826    1.1   thorpej 
   6827  1.194   msaitoh 	return data;
   6828    1.1   thorpej }
   6829    1.1   thorpej 
   6830    1.1   thorpej #undef MDI_IO
   6831    1.1   thorpej #undef MDI_DIR
   6832    1.1   thorpej #undef MDI_CLK
   6833    1.1   thorpej 
   6834    1.1   thorpej /*
   6835   1.11   thorpej  * wm_gmii_i82543_readreg:	[mii interface function]
   6836    1.1   thorpej  *
   6837   1.11   thorpej  *	Read a PHY register on the GMII (i82543 version).
   6838    1.1   thorpej  */
   6839   1.47   thorpej static int
   6840  1.157    dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
   6841    1.1   thorpej {
   6842  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   6843    1.1   thorpej 	int rv;
   6844    1.1   thorpej 
   6845   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   6846   1.11   thorpej 	i82543_mii_sendbits(sc, reg | (phy << 5) |
   6847    1.1   thorpej 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   6848   1.11   thorpej 	rv = i82543_mii_recvbits(sc) & 0xffff;
   6849    1.1   thorpej 
   6850    1.1   thorpej 	DPRINTF(WM_DEBUG_GMII,
   6851    1.1   thorpej 	    ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   6852  1.160  christos 	    device_xname(sc->sc_dev), phy, reg, rv));
   6853    1.1   thorpej 
   6854  1.194   msaitoh 	return rv;
   6855    1.1   thorpej }
   6856    1.1   thorpej 
   6857    1.1   thorpej /*
   6858   1.11   thorpej  * wm_gmii_i82543_writereg:	[mii interface function]
   6859    1.1   thorpej  *
   6860   1.11   thorpej  *	Write a PHY register on the GMII (i82543 version).
   6861    1.1   thorpej  */
   6862   1.47   thorpej static void
   6863  1.157    dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
   6864    1.1   thorpej {
   6865  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   6866    1.1   thorpej 
   6867   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   6868   1.11   thorpej 	i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   6869    1.1   thorpej 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   6870    1.1   thorpej 	    (MII_COMMAND_START << 30), 32);
   6871    1.1   thorpej }
   6872    1.1   thorpej 
   6873    1.1   thorpej /*
   6874   1.11   thorpej  * wm_gmii_i82544_readreg:	[mii interface function]
   6875    1.1   thorpej  *
   6876    1.1   thorpej  *	Read a PHY register on the GMII.
   6877    1.1   thorpej  */
   6878   1.47   thorpej static int
   6879  1.157    dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
   6880    1.1   thorpej {
   6881  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   6882   1.60    ichiro 	uint32_t mdic = 0;
   6883    1.1   thorpej 	int i, rv;
   6884    1.1   thorpej 
   6885    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   6886    1.1   thorpej 	    MDIC_REGADD(reg));
   6887    1.1   thorpej 
   6888  1.200   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   6889    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   6890    1.1   thorpej 		if (mdic & MDIC_READY)
   6891    1.1   thorpej 			break;
   6892  1.200   msaitoh 		delay(50);
   6893    1.1   thorpej 	}
   6894    1.1   thorpej 
   6895    1.1   thorpej 	if ((mdic & MDIC_READY) == 0) {
   6896   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   6897  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   6898    1.1   thorpej 		rv = 0;
   6899    1.1   thorpej 	} else if (mdic & MDIC_E) {
   6900    1.1   thorpej #if 0 /* This is normal if no PHY is present. */
   6901   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   6902  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   6903    1.1   thorpej #endif
   6904    1.1   thorpej 		rv = 0;
   6905    1.1   thorpej 	} else {
   6906    1.1   thorpej 		rv = MDIC_DATA(mdic);
   6907    1.1   thorpej 		if (rv == 0xffff)
   6908    1.1   thorpej 			rv = 0;
   6909    1.1   thorpej 	}
   6910    1.1   thorpej 
   6911  1.194   msaitoh 	return rv;
   6912    1.1   thorpej }
   6913    1.1   thorpej 
   6914    1.1   thorpej /*
   6915   1.11   thorpej  * wm_gmii_i82544_writereg:	[mii interface function]
   6916    1.1   thorpej  *
   6917    1.1   thorpej  *	Write a PHY register on the GMII.
   6918    1.1   thorpej  */
   6919   1.47   thorpej static void
   6920  1.157    dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
   6921    1.1   thorpej {
   6922  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   6923   1.60    ichiro 	uint32_t mdic = 0;
   6924    1.1   thorpej 	int i;
   6925    1.1   thorpej 
   6926    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   6927    1.1   thorpej 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   6928    1.1   thorpej 
   6929  1.200   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   6930    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   6931    1.1   thorpej 		if (mdic & MDIC_READY)
   6932    1.1   thorpej 			break;
   6933  1.200   msaitoh 		delay(50);
   6934    1.1   thorpej 	}
   6935    1.1   thorpej 
   6936    1.1   thorpej 	if ((mdic & MDIC_READY) == 0)
   6937   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   6938  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   6939    1.1   thorpej 	else if (mdic & MDIC_E)
   6940   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   6941  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   6942    1.1   thorpej }
   6943    1.1   thorpej 
   6944    1.1   thorpej /*
   6945  1.127    bouyer  * wm_gmii_i80003_readreg:	[mii interface function]
   6946  1.127    bouyer  *
   6947  1.127    bouyer  *	Read a PHY register on the kumeran
   6948  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   6949  1.127    bouyer  * ressource ...
   6950  1.127    bouyer  */
   6951  1.127    bouyer static int
   6952  1.157    dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
   6953  1.127    bouyer {
   6954  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   6955  1.199   msaitoh 	int sem;
   6956  1.127    bouyer 	int rv;
   6957  1.127    bouyer 
   6958  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   6959  1.127    bouyer 		return 0;
   6960  1.127    bouyer 
   6961  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   6962  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   6963  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   6964  1.169   msaitoh 		    __func__);
   6965  1.127    bouyer 		return 0;
   6966  1.169   msaitoh 	}
   6967  1.127    bouyer 
   6968  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   6969  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   6970  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   6971  1.127    bouyer 	} else {
   6972  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   6973  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   6974  1.127    bouyer 	}
   6975  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   6976  1.168   msaitoh 	delay(200);
   6977  1.168   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   6978  1.168   msaitoh 	delay(200);
   6979  1.127    bouyer 
   6980  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   6981  1.194   msaitoh 	return rv;
   6982  1.127    bouyer }
   6983  1.127    bouyer 
   6984  1.127    bouyer /*
   6985  1.127    bouyer  * wm_gmii_i80003_writereg:	[mii interface function]
   6986  1.127    bouyer  *
   6987  1.127    bouyer  *	Write a PHY register on the kumeran.
   6988  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   6989  1.127    bouyer  * ressource ...
   6990  1.127    bouyer  */
   6991  1.127    bouyer static void
   6992  1.157    dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
   6993  1.127    bouyer {
   6994  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   6995  1.199   msaitoh 	int sem;
   6996  1.127    bouyer 
   6997  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   6998  1.127    bouyer 		return;
   6999  1.127    bouyer 
   7000  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7001  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7002  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7003  1.169   msaitoh 		    __func__);
   7004  1.127    bouyer 		return;
   7005  1.169   msaitoh 	}
   7006  1.127    bouyer 
   7007  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   7008  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   7009  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7010  1.127    bouyer 	} else {
   7011  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   7012  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7013  1.127    bouyer 	}
   7014  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   7015  1.168   msaitoh 	delay(200);
   7016  1.168   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   7017  1.168   msaitoh 	delay(200);
   7018  1.127    bouyer 
   7019  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7020  1.127    bouyer }
   7021  1.127    bouyer 
   7022  1.127    bouyer /*
   7023  1.167   msaitoh  * wm_gmii_bm_readreg:	[mii interface function]
   7024  1.167   msaitoh  *
   7025  1.167   msaitoh  *	Read a PHY register on the kumeran
   7026  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7027  1.167   msaitoh  * ressource ...
   7028  1.167   msaitoh  */
   7029  1.167   msaitoh static int
   7030  1.167   msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
   7031  1.167   msaitoh {
   7032  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   7033  1.199   msaitoh 	int sem;
   7034  1.167   msaitoh 	int rv;
   7035  1.167   msaitoh 
   7036  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7037  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7038  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7039  1.169   msaitoh 		    __func__);
   7040  1.167   msaitoh 		return 0;
   7041  1.169   msaitoh 	}
   7042  1.167   msaitoh 
   7043  1.192   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   7044  1.167   msaitoh 		if (phy == 1)
   7045  1.245   msaitoh 			wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
   7046  1.167   msaitoh 			    reg);
   7047  1.167   msaitoh 		else
   7048  1.238   msaitoh 			wm_gmii_i82544_writereg(self, phy,
   7049  1.238   msaitoh 			    GG82563_PHY_PAGE_SELECT,
   7050  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   7051  1.167   msaitoh 	}
   7052  1.167   msaitoh 
   7053  1.167   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   7054  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7055  1.194   msaitoh 	return rv;
   7056  1.167   msaitoh }
   7057  1.167   msaitoh 
   7058  1.167   msaitoh /*
   7059  1.167   msaitoh  * wm_gmii_bm_writereg:	[mii interface function]
   7060  1.167   msaitoh  *
   7061  1.167   msaitoh  *	Write a PHY register on the kumeran.
   7062  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7063  1.167   msaitoh  * ressource ...
   7064  1.167   msaitoh  */
   7065  1.167   msaitoh static void
   7066  1.167   msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
   7067  1.167   msaitoh {
   7068  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   7069  1.199   msaitoh 	int sem;
   7070  1.167   msaitoh 
   7071  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7072  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7073  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7074  1.169   msaitoh 		    __func__);
   7075  1.167   msaitoh 		return;
   7076  1.169   msaitoh 	}
   7077  1.167   msaitoh 
   7078  1.192   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   7079  1.167   msaitoh 		if (phy == 1)
   7080  1.245   msaitoh 			wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
   7081  1.167   msaitoh 			    reg);
   7082  1.167   msaitoh 		else
   7083  1.238   msaitoh 			wm_gmii_i82544_writereg(self, phy,
   7084  1.238   msaitoh 			    GG82563_PHY_PAGE_SELECT,
   7085  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   7086  1.167   msaitoh 	}
   7087  1.167   msaitoh 
   7088  1.167   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   7089  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7090  1.167   msaitoh }
   7091  1.167   msaitoh 
   7092  1.192   msaitoh static void
   7093  1.192   msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
   7094  1.192   msaitoh {
   7095  1.192   msaitoh 	struct wm_softc *sc = device_private(self);
   7096  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(offset);
   7097  1.192   msaitoh 	uint16_t wuce;
   7098  1.192   msaitoh 
   7099  1.192   msaitoh 	/* XXX Gig must be disabled for MDIO accesses to page 800 */
   7100  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   7101  1.192   msaitoh 		/* XXX e1000 driver do nothing... why? */
   7102  1.192   msaitoh 	}
   7103  1.192   msaitoh 
   7104  1.192   msaitoh 	/* Set page 769 */
   7105  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7106  1.192   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   7107  1.192   msaitoh 
   7108  1.192   msaitoh 	wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
   7109  1.192   msaitoh 
   7110  1.192   msaitoh 	wuce &= ~BM_WUC_HOST_WU_BIT;
   7111  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
   7112  1.192   msaitoh 	    wuce | BM_WUC_ENABLE_BIT);
   7113  1.192   msaitoh 
   7114  1.192   msaitoh 	/* Select page 800 */
   7115  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7116  1.192   msaitoh 	    BM_WUC_PAGE << BME1000_PAGE_SHIFT);
   7117  1.192   msaitoh 
   7118  1.192   msaitoh 	/* Write page 800 */
   7119  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
   7120  1.198   msaitoh 
   7121  1.192   msaitoh 	if (rd)
   7122  1.192   msaitoh 		*val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
   7123  1.192   msaitoh 	else
   7124  1.192   msaitoh 		wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
   7125  1.192   msaitoh 
   7126  1.192   msaitoh 	/* Set page 769 */
   7127  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7128  1.192   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   7129  1.192   msaitoh 
   7130  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
   7131  1.192   msaitoh }
   7132  1.192   msaitoh 
   7133  1.167   msaitoh /*
   7134  1.192   msaitoh  * wm_gmii_hv_readreg:	[mii interface function]
   7135  1.191   msaitoh  *
   7136  1.191   msaitoh  *	Read a PHY register on the kumeran
   7137  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7138  1.191   msaitoh  * ressource ...
   7139  1.191   msaitoh  */
   7140  1.191   msaitoh static int
   7141  1.192   msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
   7142  1.191   msaitoh {
   7143  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   7144  1.192   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   7145  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   7146  1.192   msaitoh 	uint16_t val;
   7147  1.191   msaitoh 	int rv;
   7148  1.191   msaitoh 
   7149  1.258   msaitoh 	if (wm_get_swfwhw_semaphore(sc)) {
   7150  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7151  1.191   msaitoh 		    __func__);
   7152  1.191   msaitoh 		return 0;
   7153  1.191   msaitoh 	}
   7154  1.191   msaitoh 
   7155  1.192   msaitoh 	/* XXX Workaround failure in MDIO access while cable is disconnected */
   7156  1.192   msaitoh 	if (sc->sc_phytype == WMPHY_82577) {
   7157  1.192   msaitoh 		/* XXX must write */
   7158  1.192   msaitoh 	}
   7159  1.192   msaitoh 
   7160  1.192   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   7161  1.192   msaitoh 	if (page == BM_WUC_PAGE) {
   7162  1.192   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
   7163  1.192   msaitoh 		return val;
   7164  1.192   msaitoh 	}
   7165  1.192   msaitoh 
   7166  1.192   msaitoh 	/*
   7167  1.192   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   7168  1.192   msaitoh 	 * own func
   7169  1.192   msaitoh 	 */
   7170  1.192   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   7171  1.192   msaitoh 		printf("gmii_hv_readreg!!!\n");
   7172  1.192   msaitoh 		return 0;
   7173  1.192   msaitoh 	}
   7174  1.192   msaitoh 
   7175  1.192   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   7176  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7177  1.192   msaitoh 		    page << BME1000_PAGE_SHIFT);
   7178  1.191   msaitoh 	}
   7179  1.191   msaitoh 
   7180  1.192   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
   7181  1.258   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7182  1.194   msaitoh 	return rv;
   7183  1.191   msaitoh }
   7184  1.191   msaitoh 
   7185  1.191   msaitoh /*
   7186  1.192   msaitoh  * wm_gmii_hv_writereg:	[mii interface function]
   7187  1.191   msaitoh  *
   7188  1.191   msaitoh  *	Write a PHY register on the kumeran.
   7189  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7190  1.191   msaitoh  * ressource ...
   7191  1.191   msaitoh  */
   7192  1.191   msaitoh static void
   7193  1.192   msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
   7194  1.191   msaitoh {
   7195  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   7196  1.192   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   7197  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   7198  1.191   msaitoh 
   7199  1.258   msaitoh 	if (wm_get_swfwhw_semaphore(sc)) {
   7200  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7201  1.191   msaitoh 		    __func__);
   7202  1.191   msaitoh 		return;
   7203  1.191   msaitoh 	}
   7204  1.191   msaitoh 
   7205  1.192   msaitoh 	/* XXX Workaround failure in MDIO access while cable is disconnected */
   7206  1.192   msaitoh 
   7207  1.192   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   7208  1.192   msaitoh 	if (page == BM_WUC_PAGE) {
   7209  1.192   msaitoh 		uint16_t tmp;
   7210  1.192   msaitoh 
   7211  1.192   msaitoh 		tmp = val;
   7212  1.192   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
   7213  1.192   msaitoh 		return;
   7214  1.192   msaitoh 	}
   7215  1.192   msaitoh 
   7216  1.192   msaitoh 	/*
   7217  1.192   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   7218  1.192   msaitoh 	 * own func
   7219  1.192   msaitoh 	 */
   7220  1.192   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   7221  1.192   msaitoh 		printf("gmii_hv_writereg!!!\n");
   7222  1.192   msaitoh 		return;
   7223  1.192   msaitoh 	}
   7224  1.192   msaitoh 
   7225  1.192   msaitoh 	/*
   7226  1.192   msaitoh 	 * XXX Workaround MDIO accesses being disabled after entering IEEE
   7227  1.192   msaitoh 	 * Power Down (whenever bit 11 of the PHY control register is set)
   7228  1.192   msaitoh 	 */
   7229  1.192   msaitoh 
   7230  1.192   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   7231  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7232  1.192   msaitoh 		    page << BME1000_PAGE_SHIFT);
   7233  1.191   msaitoh 	}
   7234  1.191   msaitoh 
   7235  1.192   msaitoh 	wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
   7236  1.258   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7237  1.191   msaitoh }
   7238  1.191   msaitoh 
   7239  1.191   msaitoh /*
   7240  1.265   msaitoh  * wm_sgmii_uses_mdio
   7241  1.265   msaitoh  *
   7242  1.265   msaitoh  * Check whether the transaction is to the internal PHY or the external
   7243  1.265   msaitoh  * MDIO interface. Return true if it's MDIO.
   7244  1.265   msaitoh  */
   7245  1.265   msaitoh static bool
   7246  1.265   msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
   7247  1.265   msaitoh {
   7248  1.265   msaitoh 	uint32_t reg;
   7249  1.265   msaitoh 	bool ismdio = false;
   7250  1.265   msaitoh 
   7251  1.265   msaitoh 	switch (sc->sc_type) {
   7252  1.265   msaitoh 	case WM_T_82575:
   7253  1.265   msaitoh 	case WM_T_82576:
   7254  1.265   msaitoh 		reg = CSR_READ(sc, WMREG_MDIC);
   7255  1.265   msaitoh 		ismdio = ((reg & MDIC_DEST) != 0);
   7256  1.265   msaitoh 		break;
   7257  1.265   msaitoh 	case WM_T_82580:
   7258  1.265   msaitoh 	case WM_T_82580ER:
   7259  1.265   msaitoh 	case WM_T_I350:
   7260  1.265   msaitoh 	case WM_T_I354:
   7261  1.265   msaitoh 	case WM_T_I210:
   7262  1.265   msaitoh 	case WM_T_I211:
   7263  1.265   msaitoh 		reg = CSR_READ(sc, WMREG_MDICNFG);
   7264  1.265   msaitoh 		ismdio = ((reg & MDICNFG_DEST) != 0);
   7265  1.265   msaitoh 		break;
   7266  1.265   msaitoh 	default:
   7267  1.265   msaitoh 		break;
   7268  1.265   msaitoh 	}
   7269  1.265   msaitoh 
   7270  1.265   msaitoh 	return ismdio;
   7271  1.265   msaitoh }
   7272  1.265   msaitoh 
   7273  1.265   msaitoh /*
   7274  1.244   msaitoh  * wm_sgmii_readreg:	[mii interface function]
   7275  1.199   msaitoh  *
   7276  1.244   msaitoh  *	Read a PHY register on the SGMII
   7277  1.199   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7278  1.199   msaitoh  * ressource ...
   7279  1.199   msaitoh  */
   7280  1.199   msaitoh static int
   7281  1.199   msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
   7282  1.199   msaitoh {
   7283  1.199   msaitoh 	struct wm_softc *sc = device_private(self);
   7284  1.199   msaitoh 	uint32_t i2ccmd;
   7285  1.199   msaitoh 	int i, rv;
   7286  1.199   msaitoh 
   7287  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
   7288  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7289  1.199   msaitoh 		    __func__);
   7290  1.199   msaitoh 		return 0;
   7291  1.199   msaitoh 	}
   7292  1.199   msaitoh 
   7293  1.199   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   7294  1.199   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   7295  1.199   msaitoh 	    | I2CCMD_OPCODE_READ;
   7296  1.199   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   7297  1.199   msaitoh 
   7298  1.199   msaitoh 	/* Poll the ready bit */
   7299  1.199   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   7300  1.199   msaitoh 		delay(50);
   7301  1.199   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   7302  1.199   msaitoh 		if (i2ccmd & I2CCMD_READY)
   7303  1.199   msaitoh 			break;
   7304  1.199   msaitoh 	}
   7305  1.199   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   7306  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
   7307  1.199   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   7308  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   7309  1.199   msaitoh 
   7310  1.199   msaitoh 	rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
   7311  1.199   msaitoh 
   7312  1.199   msaitoh 	wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   7313  1.199   msaitoh 	return rv;
   7314  1.199   msaitoh }
   7315  1.199   msaitoh 
   7316  1.199   msaitoh /*
   7317  1.244   msaitoh  * wm_sgmii_writereg:	[mii interface function]
   7318  1.199   msaitoh  *
   7319  1.244   msaitoh  *	Write a PHY register on the SGMII.
   7320  1.199   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7321  1.199   msaitoh  * ressource ...
   7322  1.199   msaitoh  */
   7323  1.199   msaitoh static void
   7324  1.199   msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
   7325  1.199   msaitoh {
   7326  1.199   msaitoh 	struct wm_softc *sc = device_private(self);
   7327  1.199   msaitoh 	uint32_t i2ccmd;
   7328  1.199   msaitoh 	int i;
   7329  1.199   msaitoh 
   7330  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
   7331  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7332  1.199   msaitoh 		    __func__);
   7333  1.199   msaitoh 		return;
   7334  1.199   msaitoh 	}
   7335  1.199   msaitoh 
   7336  1.199   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   7337  1.199   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   7338  1.199   msaitoh 	    | I2CCMD_OPCODE_WRITE;
   7339  1.199   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   7340  1.199   msaitoh 
   7341  1.199   msaitoh 	/* Poll the ready bit */
   7342  1.199   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   7343  1.199   msaitoh 		delay(50);
   7344  1.199   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   7345  1.199   msaitoh 		if (i2ccmd & I2CCMD_READY)
   7346  1.199   msaitoh 			break;
   7347  1.199   msaitoh 	}
   7348  1.199   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   7349  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
   7350  1.199   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   7351  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   7352  1.199   msaitoh 
   7353  1.199   msaitoh 	wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
   7354  1.199   msaitoh }
   7355  1.199   msaitoh 
   7356  1.199   msaitoh /*
   7357  1.243   msaitoh  * wm_gmii_82580_readreg:	[mii interface function]
   7358  1.243   msaitoh  *
   7359  1.243   msaitoh  *	Read a PHY register on the 82580 and I350.
   7360  1.243   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7361  1.243   msaitoh  * ressource ...
   7362  1.243   msaitoh  */
   7363  1.243   msaitoh static int
   7364  1.243   msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
   7365  1.243   msaitoh {
   7366  1.243   msaitoh 	struct wm_softc *sc = device_private(self);
   7367  1.243   msaitoh 	int sem;
   7368  1.243   msaitoh 	int rv;
   7369  1.243   msaitoh 
   7370  1.243   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7371  1.243   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7372  1.243   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7373  1.243   msaitoh 		    __func__);
   7374  1.243   msaitoh 		return 0;
   7375  1.243   msaitoh 	}
   7376  1.243   msaitoh 
   7377  1.243   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg);
   7378  1.243   msaitoh 
   7379  1.243   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7380  1.243   msaitoh 	return rv;
   7381  1.243   msaitoh }
   7382  1.243   msaitoh 
   7383  1.243   msaitoh /*
   7384  1.243   msaitoh  * wm_gmii_82580_writereg:	[mii interface function]
   7385  1.243   msaitoh  *
   7386  1.243   msaitoh  *	Write a PHY register on the 82580 and I350.
   7387  1.243   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7388  1.243   msaitoh  * ressource ...
   7389  1.243   msaitoh  */
   7390  1.243   msaitoh static void
   7391  1.243   msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
   7392  1.243   msaitoh {
   7393  1.243   msaitoh 	struct wm_softc *sc = device_private(self);
   7394  1.243   msaitoh 	int sem;
   7395  1.243   msaitoh 
   7396  1.243   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7397  1.243   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7398  1.243   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7399  1.243   msaitoh 		    __func__);
   7400  1.243   msaitoh 		return;
   7401  1.243   msaitoh 	}
   7402  1.243   msaitoh 
   7403  1.243   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg, val);
   7404  1.243   msaitoh 
   7405  1.243   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7406  1.243   msaitoh }
   7407  1.243   msaitoh 
   7408  1.243   msaitoh /*
   7409    1.1   thorpej  * wm_gmii_statchg:	[mii interface function]
   7410    1.1   thorpej  *
   7411    1.1   thorpej  *	Callback from MII layer when media changes.
   7412    1.1   thorpej  */
   7413   1.47   thorpej static void
   7414  1.229      matt wm_gmii_statchg(struct ifnet *ifp)
   7415    1.1   thorpej {
   7416  1.229      matt 	struct wm_softc *sc = ifp->if_softc;
   7417   1.71   thorpej 	struct mii_data *mii = &sc->sc_mii;
   7418    1.1   thorpej 
   7419   1.71   thorpej 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   7420    1.1   thorpej 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   7421   1.71   thorpej 	sc->sc_fcrtl &= ~FCRTL_XONE;
   7422   1.71   thorpej 
   7423   1.71   thorpej 	/*
   7424   1.71   thorpej 	 * Get flow control negotiation result.
   7425   1.71   thorpej 	 */
   7426   1.71   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   7427   1.71   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   7428   1.71   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   7429   1.71   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   7430   1.71   thorpej 	}
   7431   1.71   thorpej 
   7432   1.71   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   7433   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   7434   1.71   thorpej 			sc->sc_ctrl |= CTRL_TFCE;
   7435   1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   7436   1.71   thorpej 		}
   7437   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   7438   1.71   thorpej 			sc->sc_ctrl |= CTRL_RFCE;
   7439   1.71   thorpej 	}
   7440    1.1   thorpej 
   7441    1.1   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   7442    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   7443  1.229      matt 		    ("%s: LINK: statchg: FDX\n", ifp->if_xname));
   7444    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   7445  1.198   msaitoh 	} else {
   7446    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   7447  1.229      matt 		    ("%s: LINK: statchg: HDX\n", ifp->if_xname));
   7448    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   7449    1.1   thorpej 	}
   7450    1.1   thorpej 
   7451   1.71   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   7452    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   7453   1.71   thorpej 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   7454   1.71   thorpej 						 : WMREG_FCRTL, sc->sc_fcrtl);
   7455  1.178   msaitoh 	if (sc->sc_type == WM_T_80003) {
   7456  1.194   msaitoh 		switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   7457  1.127    bouyer 		case IFM_1000_T:
   7458  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   7459  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   7460  1.127    bouyer 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   7461  1.127    bouyer 			break;
   7462  1.127    bouyer 		default:
   7463  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   7464  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   7465  1.127    bouyer 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   7466  1.127    bouyer 			break;
   7467  1.127    bouyer 		}
   7468  1.127    bouyer 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   7469  1.127    bouyer 	}
   7470  1.127    bouyer }
   7471  1.127    bouyer 
   7472  1.127    bouyer /*
   7473  1.178   msaitoh  * wm_kmrn_readreg:
   7474  1.127    bouyer  *
   7475  1.127    bouyer  *	Read a kumeran register
   7476  1.127    bouyer  */
   7477  1.127    bouyer static int
   7478  1.178   msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
   7479  1.127    bouyer {
   7480  1.127    bouyer 	int rv;
   7481  1.127    bouyer 
   7482  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC) {
   7483  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   7484  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7485  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7486  1.178   msaitoh 			return 0;
   7487  1.178   msaitoh 		}
   7488  1.215      taca 	} else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
   7489  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   7490  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7491  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7492  1.178   msaitoh 			return 0;
   7493  1.178   msaitoh 		}
   7494  1.169   msaitoh 	}
   7495  1.127    bouyer 
   7496  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   7497  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   7498  1.127    bouyer 	    KUMCTRLSTA_REN);
   7499  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7500  1.127    bouyer 	delay(2);
   7501  1.127    bouyer 
   7502  1.127    bouyer 	rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   7503  1.178   msaitoh 
   7504  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC)
   7505  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   7506  1.178   msaitoh 	else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
   7507  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   7508  1.178   msaitoh 
   7509  1.194   msaitoh 	return rv;
   7510  1.127    bouyer }
   7511  1.127    bouyer 
   7512  1.127    bouyer /*
   7513  1.178   msaitoh  * wm_kmrn_writereg:
   7514  1.127    bouyer  *
   7515  1.127    bouyer  *	Write a kumeran register
   7516  1.127    bouyer  */
   7517  1.127    bouyer static void
   7518  1.178   msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
   7519  1.127    bouyer {
   7520  1.127    bouyer 
   7521  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC) {
   7522  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   7523  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7524  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7525  1.178   msaitoh 			return;
   7526  1.178   msaitoh 		}
   7527  1.215      taca 	} else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
   7528  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   7529  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7530  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7531  1.178   msaitoh 			return;
   7532  1.178   msaitoh 		}
   7533  1.169   msaitoh 	}
   7534  1.127    bouyer 
   7535  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   7536  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   7537  1.127    bouyer 	    (val & KUMCTRLSTA_MASK));
   7538  1.178   msaitoh 
   7539  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC)
   7540  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   7541  1.178   msaitoh 	else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
   7542  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   7543    1.1   thorpej }
   7544  1.117   msaitoh 
   7545  1.117   msaitoh static int
   7546  1.117   msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
   7547  1.117   msaitoh {
   7548  1.117   msaitoh 	uint32_t eecd = 0;
   7549  1.117   msaitoh 
   7550  1.185   msaitoh 	if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
   7551  1.185   msaitoh 	    || sc->sc_type == WM_T_82583) {
   7552  1.117   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   7553  1.117   msaitoh 
   7554  1.117   msaitoh 		/* Isolate bits 15 & 16 */
   7555  1.117   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   7556  1.117   msaitoh 
   7557  1.117   msaitoh 		/* If both bits are set, device is Flash type */
   7558  1.185   msaitoh 		if (eecd == 0x03)
   7559  1.117   msaitoh 			return 0;
   7560  1.117   msaitoh 	}
   7561  1.117   msaitoh 	return 1;
   7562  1.117   msaitoh }
   7563  1.117   msaitoh 
   7564  1.117   msaitoh static int
   7565  1.127    bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
   7566  1.117   msaitoh {
   7567  1.117   msaitoh 	int32_t timeout;
   7568  1.117   msaitoh 	uint32_t swsm;
   7569  1.117   msaitoh 
   7570  1.117   msaitoh 	/* Get the FW semaphore. */
   7571  1.117   msaitoh 	timeout = 1000 + 1; /* XXX */
   7572  1.117   msaitoh 	while (timeout) {
   7573  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   7574  1.117   msaitoh 		swsm |= SWSM_SWESMBI;
   7575  1.117   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   7576  1.117   msaitoh 		/* if we managed to set the bit we got the semaphore. */
   7577  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   7578  1.119  uebayasi 		if (swsm & SWSM_SWESMBI)
   7579  1.117   msaitoh 			break;
   7580  1.117   msaitoh 
   7581  1.117   msaitoh 		delay(50);
   7582  1.117   msaitoh 		timeout--;
   7583  1.117   msaitoh 	}
   7584  1.117   msaitoh 
   7585  1.117   msaitoh 	if (timeout == 0) {
   7586  1.160  christos 		aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
   7587  1.117   msaitoh 		/* Release semaphores */
   7588  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   7589  1.117   msaitoh 		return 1;
   7590  1.117   msaitoh 	}
   7591  1.117   msaitoh 	return 0;
   7592  1.117   msaitoh }
   7593  1.117   msaitoh 
   7594  1.117   msaitoh static void
   7595  1.127    bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
   7596  1.117   msaitoh {
   7597  1.117   msaitoh 	uint32_t swsm;
   7598  1.117   msaitoh 
   7599  1.117   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   7600  1.119  uebayasi 	swsm &= ~(SWSM_SWESMBI);
   7601  1.117   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   7602  1.117   msaitoh }
   7603  1.127    bouyer 
   7604  1.127    bouyer static int
   7605  1.136   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   7606  1.136   msaitoh {
   7607  1.127    bouyer 	uint32_t swfw_sync;
   7608  1.127    bouyer 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   7609  1.127    bouyer 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   7610  1.127    bouyer 	int timeout = 200;
   7611  1.127    bouyer 
   7612  1.194   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   7613  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   7614  1.169   msaitoh 			if (wm_get_swsm_semaphore(sc)) {
   7615  1.169   msaitoh 				aprint_error_dev(sc->sc_dev,
   7616  1.169   msaitoh 				    "%s: failed to get semaphore\n",
   7617  1.169   msaitoh 				    __func__);
   7618  1.127    bouyer 				return 1;
   7619  1.169   msaitoh 			}
   7620  1.127    bouyer 		}
   7621  1.127    bouyer 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   7622  1.127    bouyer 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   7623  1.127    bouyer 			swfw_sync |= swmask;
   7624  1.127    bouyer 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   7625  1.127    bouyer 			if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   7626  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   7627  1.127    bouyer 			return 0;
   7628  1.127    bouyer 		}
   7629  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   7630  1.127    bouyer 			wm_put_swsm_semaphore(sc);
   7631  1.127    bouyer 		delay(5000);
   7632  1.127    bouyer 	}
   7633  1.127    bouyer 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   7634  1.160  christos 	    device_xname(sc->sc_dev), mask, swfw_sync);
   7635  1.127    bouyer 	return 1;
   7636  1.127    bouyer }
   7637  1.127    bouyer 
   7638  1.127    bouyer static void
   7639  1.136   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   7640  1.136   msaitoh {
   7641  1.127    bouyer 	uint32_t swfw_sync;
   7642  1.127    bouyer 
   7643  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   7644  1.127    bouyer 		while (wm_get_swsm_semaphore(sc) != 0)
   7645  1.127    bouyer 			continue;
   7646  1.127    bouyer 	}
   7647  1.127    bouyer 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   7648  1.127    bouyer 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   7649  1.127    bouyer 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   7650  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   7651  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   7652  1.127    bouyer }
   7653  1.139    bouyer 
   7654  1.139    bouyer static int
   7655  1.139    bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
   7656  1.139    bouyer {
   7657  1.139    bouyer 	uint32_t ext_ctrl;
   7658  1.139    bouyer 	int timeout = 200;
   7659  1.139    bouyer 
   7660  1.194   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   7661  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7662  1.139    bouyer 		ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
   7663  1.139    bouyer 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   7664  1.139    bouyer 
   7665  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7666  1.139    bouyer 		if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
   7667  1.139    bouyer 			return 0;
   7668  1.139    bouyer 		delay(5000);
   7669  1.139    bouyer 	}
   7670  1.178   msaitoh 	printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
   7671  1.160  christos 	    device_xname(sc->sc_dev), ext_ctrl);
   7672  1.139    bouyer 	return 1;
   7673  1.139    bouyer }
   7674  1.139    bouyer 
   7675  1.139    bouyer static void
   7676  1.139    bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
   7677  1.139    bouyer {
   7678  1.139    bouyer 	uint32_t ext_ctrl;
   7679  1.139    bouyer 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7680  1.139    bouyer 	ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
   7681  1.139    bouyer 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   7682  1.139    bouyer }
   7683  1.139    bouyer 
   7684  1.169   msaitoh static int
   7685  1.259   msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
   7686  1.259   msaitoh {
   7687  1.259   msaitoh 	int i = 0;
   7688  1.259   msaitoh 	uint32_t reg;
   7689  1.259   msaitoh 
   7690  1.259   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   7691  1.259   msaitoh 	do {
   7692  1.259   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR,
   7693  1.259   msaitoh 		    reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
   7694  1.259   msaitoh 		reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   7695  1.259   msaitoh 		if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
   7696  1.259   msaitoh 			break;
   7697  1.259   msaitoh 		delay(2*1000);
   7698  1.259   msaitoh 		i++;
   7699  1.259   msaitoh 	} while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
   7700  1.259   msaitoh 
   7701  1.259   msaitoh 	if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
   7702  1.259   msaitoh 		wm_put_hw_semaphore_82573(sc);
   7703  1.259   msaitoh 		log(LOG_ERR, "%s: Driver can't access the PHY\n",
   7704  1.259   msaitoh 		    device_xname(sc->sc_dev));
   7705  1.259   msaitoh 		return -1;
   7706  1.259   msaitoh 	}
   7707  1.259   msaitoh 
   7708  1.259   msaitoh 	return 0;
   7709  1.259   msaitoh }
   7710  1.259   msaitoh 
   7711  1.259   msaitoh static void
   7712  1.259   msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
   7713  1.259   msaitoh {
   7714  1.259   msaitoh 	uint32_t reg;
   7715  1.259   msaitoh 
   7716  1.259   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   7717  1.259   msaitoh 	reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   7718  1.259   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   7719  1.259   msaitoh }
   7720  1.259   msaitoh 
   7721  1.259   msaitoh static int
   7722  1.169   msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
   7723  1.169   msaitoh {
   7724  1.250   msaitoh 	uint32_t eecd;
   7725  1.169   msaitoh 	uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
   7726  1.169   msaitoh 	uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
   7727  1.250   msaitoh 	uint8_t sig_byte = 0;
   7728  1.250   msaitoh 
   7729  1.250   msaitoh 	switch (sc->sc_type) {
   7730  1.250   msaitoh 	case WM_T_ICH8:
   7731  1.250   msaitoh 	case WM_T_ICH9:
   7732  1.250   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   7733  1.250   msaitoh 		if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
   7734  1.250   msaitoh 			*bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
   7735  1.250   msaitoh 			return 0;
   7736  1.250   msaitoh 		}
   7737  1.250   msaitoh 		/* FALLTHROUGH */
   7738  1.250   msaitoh 	default:
   7739  1.250   msaitoh 		/* Default to 0 */
   7740  1.250   msaitoh 		*bank = 0;
   7741  1.169   msaitoh 
   7742  1.250   msaitoh 		/* Check bank 0 */
   7743  1.245   msaitoh 		wm_read_ich8_byte(sc, act_offset, &sig_byte);
   7744  1.250   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   7745  1.169   msaitoh 			*bank = 0;
   7746  1.250   msaitoh 			return 0;
   7747  1.250   msaitoh 		}
   7748  1.250   msaitoh 
   7749  1.250   msaitoh 		/* Check bank 1 */
   7750  1.250   msaitoh 		wm_read_ich8_byte(sc, act_offset + bank1_offset,
   7751  1.250   msaitoh 		    &sig_byte);
   7752  1.250   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   7753  1.250   msaitoh 			*bank = 1;
   7754  1.250   msaitoh 			return 0;
   7755  1.169   msaitoh 		}
   7756  1.169   msaitoh 	}
   7757  1.169   msaitoh 
   7758  1.262   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
   7759  1.262   msaitoh 		device_xname(sc->sc_dev)));
   7760  1.250   msaitoh 	return -1;
   7761  1.169   msaitoh }
   7762  1.169   msaitoh 
   7763  1.139    bouyer /******************************************************************************
   7764  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   7765  1.139    bouyer  * register.
   7766  1.139    bouyer  *
   7767  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   7768  1.139    bouyer  * offset - offset of word in the EEPROM to read
   7769  1.139    bouyer  * data - word read from the EEPROM
   7770  1.139    bouyer  * words - number of words to read
   7771  1.139    bouyer  *****************************************************************************/
   7772  1.139    bouyer static int
   7773  1.139    bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   7774  1.139    bouyer {
   7775  1.194   msaitoh 	int32_t  error = 0;
   7776  1.194   msaitoh 	uint32_t flash_bank = 0;
   7777  1.194   msaitoh 	uint32_t act_offset = 0;
   7778  1.194   msaitoh 	uint32_t bank_offset = 0;
   7779  1.194   msaitoh 	uint16_t word = 0;
   7780  1.194   msaitoh 	uint16_t i = 0;
   7781  1.194   msaitoh 
   7782  1.194   msaitoh 	/* We need to know which is the valid flash bank.  In the event
   7783  1.194   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   7784  1.194   msaitoh 	 * managing flash_bank.  So it cannot be trusted and needs
   7785  1.194   msaitoh 	 * to be updated with each read.
   7786  1.194   msaitoh 	 */
   7787  1.194   msaitoh 	error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
   7788  1.194   msaitoh 	if (error) {
   7789  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
   7790  1.169   msaitoh 		    __func__);
   7791  1.262   msaitoh 		flash_bank = 0;
   7792  1.194   msaitoh 	}
   7793  1.139    bouyer 
   7794  1.238   msaitoh 	/*
   7795  1.238   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   7796  1.238   msaitoh 	 * size
   7797  1.238   msaitoh 	 */
   7798  1.194   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   7799  1.139    bouyer 
   7800  1.194   msaitoh 	error = wm_get_swfwhw_semaphore(sc);
   7801  1.194   msaitoh 	if (error) {
   7802  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7803  1.169   msaitoh 		    __func__);
   7804  1.194   msaitoh 		return error;
   7805  1.194   msaitoh 	}
   7806  1.139    bouyer 
   7807  1.194   msaitoh 	for (i = 0; i < words; i++) {
   7808  1.194   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   7809  1.194   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   7810  1.194   msaitoh 		error = wm_read_ich8_word(sc, act_offset, &word);
   7811  1.194   msaitoh 		if (error) {
   7812  1.238   msaitoh 			aprint_error_dev(sc->sc_dev,
   7813  1.238   msaitoh 			    "%s: failed to read NVM\n", __func__);
   7814  1.194   msaitoh 			break;
   7815  1.194   msaitoh 		}
   7816  1.194   msaitoh 		data[i] = word;
   7817  1.194   msaitoh 	}
   7818  1.194   msaitoh 
   7819  1.194   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7820  1.194   msaitoh 	return error;
   7821  1.139    bouyer }
   7822  1.139    bouyer 
   7823  1.139    bouyer /******************************************************************************
   7824  1.139    bouyer  * This function does initial flash setup so that a new read/write/erase cycle
   7825  1.139    bouyer  * can be started.
   7826  1.139    bouyer  *
   7827  1.139    bouyer  * sc - The pointer to the hw structure
   7828  1.139    bouyer  ****************************************************************************/
   7829  1.139    bouyer static int32_t
   7830  1.139    bouyer wm_ich8_cycle_init(struct wm_softc *sc)
   7831  1.139    bouyer {
   7832  1.194   msaitoh 	uint16_t hsfsts;
   7833  1.194   msaitoh 	int32_t error = 1;
   7834  1.194   msaitoh 	int32_t i     = 0;
   7835  1.194   msaitoh 
   7836  1.194   msaitoh 	hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   7837  1.194   msaitoh 
   7838  1.194   msaitoh 	/* May be check the Flash Des Valid bit in Hw status */
   7839  1.194   msaitoh 	if ((hsfsts & HSFSTS_FLDVAL) == 0) {
   7840  1.194   msaitoh 		return error;
   7841  1.194   msaitoh 	}
   7842  1.194   msaitoh 
   7843  1.194   msaitoh 	/* Clear FCERR in Hw status by writing 1 */
   7844  1.194   msaitoh 	/* Clear DAEL in Hw status by writing a 1 */
   7845  1.194   msaitoh 	hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   7846  1.194   msaitoh 
   7847  1.194   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   7848  1.194   msaitoh 
   7849  1.194   msaitoh 	/*
   7850  1.194   msaitoh 	 * Either we should have a hardware SPI cycle in progress bit to check
   7851  1.194   msaitoh 	 * against, in order to start a new cycle or FDONE bit should be
   7852  1.194   msaitoh 	 * changed in the hardware so that it is 1 after harware reset, which
   7853  1.194   msaitoh 	 * can then be used as an indication whether a cycle is in progress or
   7854  1.215      taca 	 * has been completed .. we should also have some software semaphore
   7855  1.215      taca 	 * mechanism to guard FDONE or the cycle in progress bit so that two
   7856  1.194   msaitoh 	 * threads access to those bits can be sequentiallized or a way so that
   7857  1.194   msaitoh 	 * 2 threads dont start the cycle at the same time
   7858  1.194   msaitoh 	 */
   7859  1.194   msaitoh 
   7860  1.194   msaitoh 	if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   7861  1.194   msaitoh 		/*
   7862  1.194   msaitoh 		 * There is no cycle running at present, so we can start a
   7863  1.194   msaitoh 		 * cycle
   7864  1.194   msaitoh 		 */
   7865  1.194   msaitoh 
   7866  1.194   msaitoh 		/* Begin by setting Flash Cycle Done. */
   7867  1.194   msaitoh 		hsfsts |= HSFSTS_DONE;
   7868  1.194   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   7869  1.194   msaitoh 		error = 0;
   7870  1.194   msaitoh 	} else {
   7871  1.194   msaitoh 		/*
   7872  1.194   msaitoh 		 * otherwise poll for sometime so the current cycle has a
   7873  1.194   msaitoh 		 * chance to end before giving up.
   7874  1.194   msaitoh 		 */
   7875  1.194   msaitoh 		for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   7876  1.194   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   7877  1.194   msaitoh 			if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   7878  1.194   msaitoh 				error = 0;
   7879  1.194   msaitoh 				break;
   7880  1.194   msaitoh 			}
   7881  1.194   msaitoh 			delay(1);
   7882  1.194   msaitoh 		}
   7883  1.194   msaitoh 		if (error == 0) {
   7884  1.194   msaitoh 			/*
   7885  1.194   msaitoh 			 * Successful in waiting for previous cycle to timeout,
   7886  1.194   msaitoh 			 * now set the Flash Cycle Done.
   7887  1.194   msaitoh 			 */
   7888  1.194   msaitoh 			hsfsts |= HSFSTS_DONE;
   7889  1.194   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   7890  1.194   msaitoh 		}
   7891  1.194   msaitoh 	}
   7892  1.194   msaitoh 	return error;
   7893  1.139    bouyer }
   7894  1.139    bouyer 
   7895  1.139    bouyer /******************************************************************************
   7896  1.139    bouyer  * This function starts a flash cycle and waits for its completion
   7897  1.139    bouyer  *
   7898  1.139    bouyer  * sc - The pointer to the hw structure
   7899  1.139    bouyer  ****************************************************************************/
   7900  1.139    bouyer static int32_t
   7901  1.139    bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   7902  1.139    bouyer {
   7903  1.194   msaitoh 	uint16_t hsflctl;
   7904  1.194   msaitoh 	uint16_t hsfsts;
   7905  1.194   msaitoh 	int32_t error = 1;
   7906  1.194   msaitoh 	uint32_t i = 0;
   7907  1.194   msaitoh 
   7908  1.194   msaitoh 	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   7909  1.194   msaitoh 	hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   7910  1.194   msaitoh 	hsflctl |= HSFCTL_GO;
   7911  1.194   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   7912  1.194   msaitoh 
   7913  1.194   msaitoh 	/* wait till FDONE bit is set to 1 */
   7914  1.194   msaitoh 	do {
   7915  1.194   msaitoh 		hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   7916  1.194   msaitoh 		if (hsfsts & HSFSTS_DONE)
   7917  1.194   msaitoh 			break;
   7918  1.194   msaitoh 		delay(1);
   7919  1.194   msaitoh 		i++;
   7920  1.194   msaitoh 	} while (i < timeout);
   7921  1.194   msaitoh 	if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
   7922  1.194   msaitoh 		error = 0;
   7923  1.194   msaitoh 
   7924  1.194   msaitoh 	return error;
   7925  1.139    bouyer }
   7926  1.139    bouyer 
   7927  1.139    bouyer /******************************************************************************
   7928  1.139    bouyer  * Reads a byte or word from the NVM using the ICH8 flash access registers.
   7929  1.139    bouyer  *
   7930  1.139    bouyer  * sc - The pointer to the hw structure
   7931  1.139    bouyer  * index - The index of the byte or word to read.
   7932  1.139    bouyer  * size - Size of data to read, 1=byte 2=word
   7933  1.139    bouyer  * data - Pointer to the word to store the value read.
   7934  1.139    bouyer  *****************************************************************************/
   7935  1.139    bouyer static int32_t
   7936  1.139    bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   7937  1.194   msaitoh     uint32_t size, uint16_t* data)
   7938  1.139    bouyer {
   7939  1.194   msaitoh 	uint16_t hsfsts;
   7940  1.194   msaitoh 	uint16_t hsflctl;
   7941  1.194   msaitoh 	uint32_t flash_linear_address;
   7942  1.194   msaitoh 	uint32_t flash_data = 0;
   7943  1.194   msaitoh 	int32_t error = 1;
   7944  1.194   msaitoh 	int32_t count = 0;
   7945  1.194   msaitoh 
   7946  1.194   msaitoh 	if (size < 1  || size > 2 || data == 0x0 ||
   7947  1.194   msaitoh 	    index > ICH_FLASH_LINEAR_ADDR_MASK)
   7948  1.194   msaitoh 		return error;
   7949  1.194   msaitoh 
   7950  1.194   msaitoh 	flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   7951  1.194   msaitoh 	    sc->sc_ich8_flash_base;
   7952  1.194   msaitoh 
   7953  1.194   msaitoh 	do {
   7954  1.194   msaitoh 		delay(1);
   7955  1.194   msaitoh 		/* Steps */
   7956  1.194   msaitoh 		error = wm_ich8_cycle_init(sc);
   7957  1.194   msaitoh 		if (error)
   7958  1.194   msaitoh 			break;
   7959  1.194   msaitoh 
   7960  1.194   msaitoh 		hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   7961  1.194   msaitoh 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   7962  1.194   msaitoh 		hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT)
   7963  1.194   msaitoh 		    & HSFCTL_BCOUNT_MASK;
   7964  1.194   msaitoh 		hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   7965  1.194   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   7966  1.139    bouyer 
   7967  1.194   msaitoh 		/*
   7968  1.194   msaitoh 		 * Write the last 24 bits of index into Flash Linear address
   7969  1.194   msaitoh 		 * field in Flash Address
   7970  1.194   msaitoh 		 */
   7971  1.194   msaitoh 		/* TODO: TBD maybe check the index against the size of flash */
   7972  1.194   msaitoh 
   7973  1.194   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   7974  1.194   msaitoh 
   7975  1.194   msaitoh 		error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   7976  1.194   msaitoh 
   7977  1.194   msaitoh 		/*
   7978  1.194   msaitoh 		 * Check if FCERR is set to 1, if set to 1, clear it and try
   7979  1.194   msaitoh 		 * the whole sequence a few more times, else read in (shift in)
   7980  1.194   msaitoh 		 * the Flash Data0, the order is least significant byte first
   7981  1.194   msaitoh 		 * msb to lsb
   7982  1.194   msaitoh 		 */
   7983  1.194   msaitoh 		if (error == 0) {
   7984  1.194   msaitoh 			flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   7985  1.194   msaitoh 			if (size == 1)
   7986  1.194   msaitoh 				*data = (uint8_t)(flash_data & 0x000000FF);
   7987  1.194   msaitoh 			else if (size == 2)
   7988  1.194   msaitoh 				*data = (uint16_t)(flash_data & 0x0000FFFF);
   7989  1.194   msaitoh 			break;
   7990  1.194   msaitoh 		} else {
   7991  1.194   msaitoh 			/*
   7992  1.194   msaitoh 			 * If we've gotten here, then things are probably
   7993  1.194   msaitoh 			 * completely hosed, but if the error condition is
   7994  1.194   msaitoh 			 * detected, it won't hurt to give it another try...
   7995  1.194   msaitoh 			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
   7996  1.194   msaitoh 			 */
   7997  1.194   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   7998  1.194   msaitoh 			if (hsfsts & HSFSTS_ERR) {
   7999  1.194   msaitoh 				/* Repeat for some time before giving up. */
   8000  1.194   msaitoh 				continue;
   8001  1.194   msaitoh 			} else if ((hsfsts & HSFSTS_DONE) == 0)
   8002  1.194   msaitoh 				break;
   8003  1.194   msaitoh 		}
   8004  1.194   msaitoh 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   8005  1.194   msaitoh 
   8006  1.194   msaitoh 	return error;
   8007  1.139    bouyer }
   8008  1.139    bouyer 
   8009  1.139    bouyer /******************************************************************************
   8010  1.139    bouyer  * Reads a single byte from the NVM using the ICH8 flash access registers.
   8011  1.139    bouyer  *
   8012  1.139    bouyer  * sc - pointer to wm_hw structure
   8013  1.139    bouyer  * index - The index of the byte to read.
   8014  1.139    bouyer  * data - Pointer to a byte to store the value read.
   8015  1.139    bouyer  *****************************************************************************/
   8016  1.139    bouyer static int32_t
   8017  1.139    bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   8018  1.139    bouyer {
   8019  1.194   msaitoh 	int32_t status;
   8020  1.194   msaitoh 	uint16_t word = 0;
   8021  1.139    bouyer 
   8022  1.194   msaitoh 	status = wm_read_ich8_data(sc, index, 1, &word);
   8023  1.194   msaitoh 	if (status == 0)
   8024  1.194   msaitoh 		*data = (uint8_t)word;
   8025  1.223      matt 	else
   8026  1.223      matt 		*data = 0;
   8027  1.139    bouyer 
   8028  1.194   msaitoh 	return status;
   8029  1.139    bouyer }
   8030  1.139    bouyer 
   8031  1.139    bouyer /******************************************************************************
   8032  1.139    bouyer  * Reads a word from the NVM using the ICH8 flash access registers.
   8033  1.139    bouyer  *
   8034  1.139    bouyer  * sc - pointer to wm_hw structure
   8035  1.139    bouyer  * index - The starting byte index of the word to read.
   8036  1.139    bouyer  * data - Pointer to a word to store the value read.
   8037  1.139    bouyer  *****************************************************************************/
   8038  1.139    bouyer static int32_t
   8039  1.139    bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   8040  1.139    bouyer {
   8041  1.194   msaitoh 	int32_t status;
   8042  1.144   msaitoh 
   8043  1.194   msaitoh 	status = wm_read_ich8_data(sc, index, 2, data);
   8044  1.194   msaitoh 	return status;
   8045  1.139    bouyer }
   8046  1.169   msaitoh 
   8047  1.169   msaitoh static int
   8048  1.169   msaitoh wm_check_mng_mode(struct wm_softc *sc)
   8049  1.169   msaitoh {
   8050  1.169   msaitoh 	int rv;
   8051  1.169   msaitoh 
   8052  1.169   msaitoh 	switch (sc->sc_type) {
   8053  1.169   msaitoh 	case WM_T_ICH8:
   8054  1.169   msaitoh 	case WM_T_ICH9:
   8055  1.169   msaitoh 	case WM_T_ICH10:
   8056  1.190   msaitoh 	case WM_T_PCH:
   8057  1.221   msaitoh 	case WM_T_PCH2:
   8058  1.249   msaitoh 	case WM_T_PCH_LPT:
   8059  1.169   msaitoh 		rv = wm_check_mng_mode_ich8lan(sc);
   8060  1.169   msaitoh 		break;
   8061  1.169   msaitoh 	case WM_T_82574:
   8062  1.185   msaitoh 	case WM_T_82583:
   8063  1.169   msaitoh 		rv = wm_check_mng_mode_82574(sc);
   8064  1.169   msaitoh 		break;
   8065  1.169   msaitoh 	case WM_T_82571:
   8066  1.169   msaitoh 	case WM_T_82572:
   8067  1.169   msaitoh 	case WM_T_82573:
   8068  1.169   msaitoh 	case WM_T_80003:
   8069  1.169   msaitoh 		rv = wm_check_mng_mode_generic(sc);
   8070  1.169   msaitoh 		break;
   8071  1.169   msaitoh 	default:
   8072  1.169   msaitoh 		/* noting to do */
   8073  1.169   msaitoh 		rv = 0;
   8074  1.169   msaitoh 		break;
   8075  1.169   msaitoh 	}
   8076  1.169   msaitoh 
   8077  1.169   msaitoh 	return rv;
   8078  1.169   msaitoh }
   8079  1.169   msaitoh 
   8080  1.169   msaitoh static int
   8081  1.169   msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
   8082  1.169   msaitoh {
   8083  1.169   msaitoh 	uint32_t fwsm;
   8084  1.169   msaitoh 
   8085  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8086  1.169   msaitoh 
   8087  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
   8088  1.169   msaitoh 		return 1;
   8089  1.169   msaitoh 
   8090  1.169   msaitoh 	return 0;
   8091  1.169   msaitoh }
   8092  1.169   msaitoh 
   8093  1.169   msaitoh static int
   8094  1.169   msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
   8095  1.169   msaitoh {
   8096  1.169   msaitoh 	uint16_t data;
   8097  1.169   msaitoh 
   8098  1.187   msaitoh 	wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
   8099  1.169   msaitoh 
   8100  1.187   msaitoh 	if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
   8101  1.169   msaitoh 		return 1;
   8102  1.169   msaitoh 
   8103  1.169   msaitoh 	return 0;
   8104  1.169   msaitoh }
   8105  1.169   msaitoh 
   8106  1.169   msaitoh static int
   8107  1.169   msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
   8108  1.169   msaitoh {
   8109  1.169   msaitoh 	uint32_t fwsm;
   8110  1.169   msaitoh 
   8111  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8112  1.169   msaitoh 
   8113  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
   8114  1.169   msaitoh 		return 1;
   8115  1.169   msaitoh 
   8116  1.169   msaitoh 	return 0;
   8117  1.169   msaitoh }
   8118  1.169   msaitoh 
   8119  1.189   msaitoh static int
   8120  1.203   msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
   8121  1.203   msaitoh {
   8122  1.203   msaitoh 	uint32_t manc, fwsm, factps;
   8123  1.203   msaitoh 
   8124  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
   8125  1.203   msaitoh 		return 0;
   8126  1.203   msaitoh 
   8127  1.203   msaitoh 	manc = CSR_READ(sc, WMREG_MANC);
   8128  1.203   msaitoh 
   8129  1.203   msaitoh 	DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
   8130  1.203   msaitoh 		device_xname(sc->sc_dev), manc));
   8131  1.260   msaitoh 	if ((manc & MANC_RECV_TCO_EN) == 0)
   8132  1.203   msaitoh 		return 0;
   8133  1.203   msaitoh 
   8134  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
   8135  1.203   msaitoh 		fwsm = CSR_READ(sc, WMREG_FWSM);
   8136  1.203   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   8137  1.203   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   8138  1.203   msaitoh 		    && ((fwsm & FWSM_MODE_MASK)
   8139  1.203   msaitoh 			== (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
   8140  1.203   msaitoh 			return 1;
   8141  1.260   msaitoh 	} else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
   8142  1.260   msaitoh 		uint16_t data;
   8143  1.260   msaitoh 
   8144  1.260   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   8145  1.260   msaitoh 		wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
   8146  1.261   msaitoh 		DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
   8147  1.261   msaitoh 			device_xname(sc->sc_dev), factps, data));
   8148  1.260   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   8149  1.260   msaitoh 		    && ((data & EEPROM_CFG2_MNGM_MASK)
   8150  1.260   msaitoh 			== (EEPROM_CFG2_MNGM_PT << EEPROM_CFG2_MNGM_SHIFT)))
   8151  1.260   msaitoh 			return 1;
   8152  1.203   msaitoh 	} else if (((manc & MANC_SMBUS_EN) != 0)
   8153  1.203   msaitoh 	    && ((manc & MANC_ASF_EN) == 0))
   8154  1.203   msaitoh 		return 1;
   8155  1.203   msaitoh 
   8156  1.203   msaitoh 	return 0;
   8157  1.203   msaitoh }
   8158  1.203   msaitoh 
   8159  1.203   msaitoh static int
   8160  1.189   msaitoh wm_check_reset_block(struct wm_softc *sc)
   8161  1.189   msaitoh {
   8162  1.189   msaitoh 	uint32_t reg;
   8163  1.189   msaitoh 
   8164  1.189   msaitoh 	switch (sc->sc_type) {
   8165  1.189   msaitoh 	case WM_T_ICH8:
   8166  1.189   msaitoh 	case WM_T_ICH9:
   8167  1.189   msaitoh 	case WM_T_ICH10:
   8168  1.190   msaitoh 	case WM_T_PCH:
   8169  1.221   msaitoh 	case WM_T_PCH2:
   8170  1.249   msaitoh 	case WM_T_PCH_LPT:
   8171  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_FWSM);
   8172  1.189   msaitoh 		if ((reg & FWSM_RSPCIPHY) != 0)
   8173  1.189   msaitoh 			return 0;
   8174  1.189   msaitoh 		else
   8175  1.189   msaitoh 			return -1;
   8176  1.189   msaitoh 		break;
   8177  1.189   msaitoh 	case WM_T_82571:
   8178  1.189   msaitoh 	case WM_T_82572:
   8179  1.189   msaitoh 	case WM_T_82573:
   8180  1.189   msaitoh 	case WM_T_82574:
   8181  1.189   msaitoh 	case WM_T_82583:
   8182  1.189   msaitoh 	case WM_T_80003:
   8183  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_MANC);
   8184  1.189   msaitoh 		if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
   8185  1.189   msaitoh 			return -1;
   8186  1.189   msaitoh 		else
   8187  1.189   msaitoh 			return 0;
   8188  1.189   msaitoh 		break;
   8189  1.189   msaitoh 	default:
   8190  1.189   msaitoh 		/* no problem */
   8191  1.189   msaitoh 		break;
   8192  1.189   msaitoh 	}
   8193  1.189   msaitoh 
   8194  1.189   msaitoh 	return 0;
   8195  1.189   msaitoh }
   8196  1.189   msaitoh 
   8197  1.169   msaitoh static void
   8198  1.169   msaitoh wm_get_hw_control(struct wm_softc *sc)
   8199  1.169   msaitoh {
   8200  1.169   msaitoh 	uint32_t reg;
   8201  1.169   msaitoh 
   8202  1.169   msaitoh 	switch (sc->sc_type) {
   8203  1.169   msaitoh 	case WM_T_82573:
   8204  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   8205  1.169   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
   8206  1.169   msaitoh 		break;
   8207  1.169   msaitoh 	case WM_T_82571:
   8208  1.169   msaitoh 	case WM_T_82572:
   8209  1.203   msaitoh 	case WM_T_82574:
   8210  1.203   msaitoh 	case WM_T_82583:
   8211  1.169   msaitoh 	case WM_T_80003:
   8212  1.169   msaitoh 	case WM_T_ICH8:
   8213  1.169   msaitoh 	case WM_T_ICH9:
   8214  1.169   msaitoh 	case WM_T_ICH10:
   8215  1.190   msaitoh 	case WM_T_PCH:
   8216  1.221   msaitoh 	case WM_T_PCH2:
   8217  1.249   msaitoh 	case WM_T_PCH_LPT:
   8218  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8219  1.169   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
   8220  1.169   msaitoh 		break;
   8221  1.169   msaitoh 	default:
   8222  1.169   msaitoh 		break;
   8223  1.169   msaitoh 	}
   8224  1.169   msaitoh }
   8225  1.173   msaitoh 
   8226  1.203   msaitoh static void
   8227  1.203   msaitoh wm_release_hw_control(struct wm_softc *sc)
   8228  1.203   msaitoh {
   8229  1.203   msaitoh 	uint32_t reg;
   8230  1.203   msaitoh 
   8231  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
   8232  1.203   msaitoh 		return;
   8233  1.246  christos 
   8234  1.203   msaitoh 	if (sc->sc_type == WM_T_82573) {
   8235  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   8236  1.203   msaitoh 		reg &= ~SWSM_DRV_LOAD;
   8237  1.203   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
   8238  1.203   msaitoh 	} else {
   8239  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8240  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
   8241  1.203   msaitoh 	}
   8242  1.203   msaitoh }
   8243  1.203   msaitoh 
   8244  1.173   msaitoh /* XXX Currently TBI only */
   8245  1.173   msaitoh static int
   8246  1.173   msaitoh wm_check_for_link(struct wm_softc *sc)
   8247  1.173   msaitoh {
   8248  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   8249  1.173   msaitoh 	uint32_t rxcw;
   8250  1.173   msaitoh 	uint32_t ctrl;
   8251  1.173   msaitoh 	uint32_t status;
   8252  1.173   msaitoh 	uint32_t sig;
   8253  1.173   msaitoh 
   8254  1.173   msaitoh 	rxcw = CSR_READ(sc, WMREG_RXCW);
   8255  1.173   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   8256  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   8257  1.173   msaitoh 
   8258  1.173   msaitoh 	sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
   8259  1.173   msaitoh 
   8260  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
   8261  1.173   msaitoh 		device_xname(sc->sc_dev), __func__,
   8262  1.173   msaitoh 		((ctrl & CTRL_SWDPIN(1)) == sig),
   8263  1.173   msaitoh 		((status & STATUS_LU) != 0),
   8264  1.173   msaitoh 		((rxcw & RXCW_C) != 0)
   8265  1.173   msaitoh 		    ));
   8266  1.173   msaitoh 
   8267  1.173   msaitoh 	/*
   8268  1.173   msaitoh 	 * SWDPIN   LU RXCW
   8269  1.173   msaitoh 	 *      0    0    0
   8270  1.173   msaitoh 	 *      0    0    1	(should not happen)
   8271  1.173   msaitoh 	 *      0    1    0	(should not happen)
   8272  1.173   msaitoh 	 *      0    1    1	(should not happen)
   8273  1.173   msaitoh 	 *      1    0    0	Disable autonego and force linkup
   8274  1.173   msaitoh 	 *      1    0    1	got /C/ but not linkup yet
   8275  1.173   msaitoh 	 *      1    1    0	(linkup)
   8276  1.173   msaitoh 	 *      1    1    1	If IFM_AUTO, back to autonego
   8277  1.173   msaitoh 	 *
   8278  1.173   msaitoh 	 */
   8279  1.173   msaitoh 	if (((ctrl & CTRL_SWDPIN(1)) == sig)
   8280  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)
   8281  1.173   msaitoh 	    && ((rxcw & RXCW_C) == 0)) {
   8282  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
   8283  1.173   msaitoh 			__func__));
   8284  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   8285  1.173   msaitoh 		/* Disable auto-negotiation in the TXCW register */
   8286  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
   8287  1.173   msaitoh 
   8288  1.173   msaitoh 		/*
   8289  1.173   msaitoh 		 * Force link-up and also force full-duplex.
   8290  1.173   msaitoh 		 *
   8291  1.173   msaitoh 		 * NOTE: CTRL was updated TFCE and RFCE automatically,
   8292  1.173   msaitoh 		 * so we should update sc->sc_ctrl
   8293  1.173   msaitoh 		 */
   8294  1.173   msaitoh 		sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
   8295  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8296  1.194   msaitoh 	} else if (((status & STATUS_LU) != 0)
   8297  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)
   8298  1.173   msaitoh 	    && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
   8299  1.173   msaitoh 		sc->sc_tbi_linkup = 1;
   8300  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
   8301  1.173   msaitoh 			__func__));
   8302  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   8303  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
   8304  1.173   msaitoh 	} else if (((ctrl & CTRL_SWDPIN(1)) == sig)
   8305  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)) {
   8306  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("/C/"));
   8307  1.173   msaitoh 	} else {
   8308  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
   8309  1.173   msaitoh 			status));
   8310  1.173   msaitoh 	}
   8311  1.173   msaitoh 
   8312  1.173   msaitoh 	return 0;
   8313  1.173   msaitoh }
   8314  1.192   msaitoh 
   8315  1.202   msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
   8316  1.202   msaitoh static void
   8317  1.202   msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
   8318  1.202   msaitoh {
   8319  1.202   msaitoh 	int miistatus, active, i;
   8320  1.202   msaitoh 	int reg;
   8321  1.202   msaitoh 
   8322  1.202   msaitoh 	miistatus = sc->sc_mii.mii_media_status;
   8323  1.202   msaitoh 
   8324  1.202   msaitoh 	/* If the link is not up, do nothing */
   8325  1.202   msaitoh 	if ((miistatus & IFM_ACTIVE) != 0)
   8326  1.202   msaitoh 		return;
   8327  1.202   msaitoh 
   8328  1.202   msaitoh 	active = sc->sc_mii.mii_media_active;
   8329  1.202   msaitoh 
   8330  1.202   msaitoh 	/* Nothing to do if the link is other than 1Gbps */
   8331  1.202   msaitoh 	if (IFM_SUBTYPE(active) != IFM_1000_T)
   8332  1.202   msaitoh 		return;
   8333  1.202   msaitoh 
   8334  1.202   msaitoh 	for (i = 0; i < 10; i++) {
   8335  1.202   msaitoh 		/* read twice */
   8336  1.202   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   8337  1.202   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   8338  1.202   msaitoh 		if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
   8339  1.202   msaitoh 			goto out;	/* GOOD! */
   8340  1.202   msaitoh 
   8341  1.202   msaitoh 		/* Reset the PHY */
   8342  1.202   msaitoh 		wm_gmii_reset(sc);
   8343  1.202   msaitoh 		delay(5*1000);
   8344  1.202   msaitoh 	}
   8345  1.202   msaitoh 
   8346  1.202   msaitoh 	/* Disable GigE link negotiation */
   8347  1.202   msaitoh 	reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8348  1.202   msaitoh 	reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   8349  1.202   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8350  1.246  christos 
   8351  1.202   msaitoh 	/*
   8352  1.202   msaitoh 	 * Call gig speed drop workaround on Gig disable before accessing
   8353  1.202   msaitoh 	 * any PHY registers.
   8354  1.202   msaitoh 	 */
   8355  1.202   msaitoh 	wm_gig_downshift_workaround_ich8lan(sc);
   8356  1.202   msaitoh 
   8357  1.202   msaitoh out:
   8358  1.202   msaitoh 	return;
   8359  1.202   msaitoh }
   8360  1.202   msaitoh 
   8361  1.202   msaitoh /* WOL from S5 stops working */
   8362  1.202   msaitoh static void
   8363  1.202   msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
   8364  1.202   msaitoh {
   8365  1.202   msaitoh 	uint16_t kmrn_reg;
   8366  1.202   msaitoh 
   8367  1.202   msaitoh 	/* Only for igp3 */
   8368  1.202   msaitoh 	if (sc->sc_phytype == WMPHY_IGP_3) {
   8369  1.202   msaitoh 		kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
   8370  1.202   msaitoh 		kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
   8371  1.202   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   8372  1.202   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
   8373  1.202   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   8374  1.202   msaitoh 	}
   8375  1.202   msaitoh }
   8376  1.202   msaitoh 
   8377  1.203   msaitoh #ifdef WM_WOL
   8378  1.203   msaitoh /* Power down workaround on D3 */
   8379  1.203   msaitoh static void
   8380  1.203   msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
   8381  1.203   msaitoh {
   8382  1.203   msaitoh 	uint32_t reg;
   8383  1.203   msaitoh 	int i;
   8384  1.203   msaitoh 
   8385  1.203   msaitoh 	for (i = 0; i < 2; i++) {
   8386  1.203   msaitoh 		/* Disable link */
   8387  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8388  1.203   msaitoh 		reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   8389  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8390  1.203   msaitoh 
   8391  1.203   msaitoh 		/*
   8392  1.203   msaitoh 		 * Call gig speed drop workaround on Gig disable before
   8393  1.203   msaitoh 		 * accessing any PHY registers
   8394  1.203   msaitoh 		 */
   8395  1.203   msaitoh 		if (sc->sc_type == WM_T_ICH8)
   8396  1.203   msaitoh 			wm_gig_downshift_workaround_ich8lan(sc);
   8397  1.203   msaitoh 
   8398  1.203   msaitoh 		/* Write VR power-down enable */
   8399  1.203   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   8400  1.203   msaitoh 		reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   8401  1.203   msaitoh 		reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
   8402  1.203   msaitoh 		sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
   8403  1.203   msaitoh 
   8404  1.203   msaitoh 		/* Read it back and test */
   8405  1.203   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   8406  1.203   msaitoh 		reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   8407  1.203   msaitoh 		if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
   8408  1.203   msaitoh 			break;
   8409  1.203   msaitoh 
   8410  1.203   msaitoh 		/* Issue PHY reset and repeat at most one more time */
   8411  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   8412  1.203   msaitoh 	}
   8413  1.203   msaitoh }
   8414  1.203   msaitoh #endif /* WM_WOL */
   8415  1.203   msaitoh 
   8416  1.192   msaitoh /*
   8417  1.192   msaitoh  * Workaround for pch's PHYs
   8418  1.192   msaitoh  * XXX should be moved to new PHY driver?
   8419  1.192   msaitoh  */
   8420  1.192   msaitoh static void
   8421  1.192   msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
   8422  1.192   msaitoh {
   8423  1.221   msaitoh 	if (sc->sc_phytype == WMPHY_82577)
   8424  1.221   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   8425  1.192   msaitoh 
   8426  1.192   msaitoh 	/* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
   8427  1.192   msaitoh 
   8428  1.192   msaitoh 	/* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
   8429  1.192   msaitoh 
   8430  1.192   msaitoh 	/* 82578 */
   8431  1.192   msaitoh 	if (sc->sc_phytype == WMPHY_82578) {
   8432  1.192   msaitoh 		/* PCH rev. < 3 */
   8433  1.192   msaitoh 		if (sc->sc_rev < 3) {
   8434  1.192   msaitoh 			/* XXX 6 bit shift? Why? Is it page2? */
   8435  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
   8436  1.192   msaitoh 			    0x66c0);
   8437  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
   8438  1.192   msaitoh 			    0xffff);
   8439  1.192   msaitoh 		}
   8440  1.192   msaitoh 
   8441  1.192   msaitoh 		/* XXX phy rev. < 2 */
   8442  1.192   msaitoh 	}
   8443  1.192   msaitoh 
   8444  1.192   msaitoh 	/* Select page 0 */
   8445  1.192   msaitoh 
   8446  1.192   msaitoh 	/* XXX acquire semaphore */
   8447  1.192   msaitoh 	wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
   8448  1.192   msaitoh 	/* XXX release semaphore */
   8449  1.192   msaitoh 
   8450  1.192   msaitoh 	/*
   8451  1.192   msaitoh 	 * Configure the K1 Si workaround during phy reset assuming there is
   8452  1.192   msaitoh 	 * link so that it disables K1 if link is in 1Gbps.
   8453  1.192   msaitoh 	 */
   8454  1.192   msaitoh 	wm_k1_gig_workaround_hv(sc, 1);
   8455  1.192   msaitoh }
   8456  1.192   msaitoh 
   8457  1.192   msaitoh static void
   8458  1.221   msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
   8459  1.221   msaitoh {
   8460  1.221   msaitoh 
   8461  1.221   msaitoh 	wm_set_mdio_slow_mode_hv(sc);
   8462  1.221   msaitoh }
   8463  1.221   msaitoh 
   8464  1.221   msaitoh static void
   8465  1.192   msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
   8466  1.192   msaitoh {
   8467  1.192   msaitoh 	int k1_enable = sc->sc_nvm_k1_enabled;
   8468  1.192   msaitoh 
   8469  1.192   msaitoh 	/* XXX acquire semaphore */
   8470  1.192   msaitoh 
   8471  1.192   msaitoh 	if (link) {
   8472  1.192   msaitoh 		k1_enable = 0;
   8473  1.198   msaitoh 
   8474  1.192   msaitoh 		/* Link stall fix for link up */
   8475  1.192   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
   8476  1.192   msaitoh 	} else {
   8477  1.192   msaitoh 		/* Link stall fix for link down */
   8478  1.192   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
   8479  1.192   msaitoh 	}
   8480  1.192   msaitoh 
   8481  1.192   msaitoh 	wm_configure_k1_ich8lan(sc, k1_enable);
   8482  1.192   msaitoh 
   8483  1.192   msaitoh 	/* XXX release semaphore */
   8484  1.192   msaitoh }
   8485  1.192   msaitoh 
   8486  1.192   msaitoh static void
   8487  1.221   msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
   8488  1.221   msaitoh {
   8489  1.221   msaitoh 	uint32_t reg;
   8490  1.221   msaitoh 
   8491  1.221   msaitoh 	reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
   8492  1.221   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
   8493  1.221   msaitoh 	    reg | HV_KMRN_MDIO_SLOW);
   8494  1.221   msaitoh }
   8495  1.221   msaitoh 
   8496  1.221   msaitoh static void
   8497  1.192   msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
   8498  1.192   msaitoh {
   8499  1.192   msaitoh 	uint32_t ctrl, ctrl_ext, tmp;
   8500  1.192   msaitoh 	uint16_t kmrn_reg;
   8501  1.192   msaitoh 
   8502  1.192   msaitoh 	kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
   8503  1.192   msaitoh 
   8504  1.192   msaitoh 	if (k1_enable)
   8505  1.192   msaitoh 		kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
   8506  1.192   msaitoh 	else
   8507  1.192   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
   8508  1.192   msaitoh 
   8509  1.192   msaitoh 	wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
   8510  1.192   msaitoh 
   8511  1.192   msaitoh 	delay(20);
   8512  1.192   msaitoh 
   8513  1.192   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   8514  1.192   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   8515  1.192   msaitoh 
   8516  1.192   msaitoh 	tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
   8517  1.192   msaitoh 	tmp |= CTRL_FRCSPD;
   8518  1.192   msaitoh 
   8519  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, tmp);
   8520  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
   8521  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   8522  1.192   msaitoh 	delay(20);
   8523  1.192   msaitoh 
   8524  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, ctrl);
   8525  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   8526  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   8527  1.192   msaitoh 	delay(20);
   8528  1.192   msaitoh }
   8529  1.199   msaitoh 
   8530  1.199   msaitoh static void
   8531  1.221   msaitoh wm_smbustopci(struct wm_softc *sc)
   8532  1.221   msaitoh {
   8533  1.221   msaitoh 	uint32_t fwsm;
   8534  1.221   msaitoh 
   8535  1.221   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8536  1.221   msaitoh 	if (((fwsm & FWSM_FW_VALID) == 0)
   8537  1.221   msaitoh 	    && ((wm_check_reset_block(sc) == 0))) {
   8538  1.221   msaitoh 		sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
   8539  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
   8540  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8541  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   8542  1.221   msaitoh 		delay(10);
   8543  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
   8544  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8545  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   8546  1.221   msaitoh 		delay(50*1000);
   8547  1.221   msaitoh 
   8548  1.221   msaitoh 		/*
   8549  1.221   msaitoh 		 * Gate automatic PHY configuration by hardware on non-managed
   8550  1.221   msaitoh 		 * 82579
   8551  1.221   msaitoh 		 */
   8552  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   8553  1.221   msaitoh 			wm_gate_hw_phy_config_ich8lan(sc, 1);
   8554  1.221   msaitoh 	}
   8555  1.221   msaitoh }
   8556  1.221   msaitoh 
   8557  1.221   msaitoh static void
   8558  1.199   msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
   8559  1.199   msaitoh {
   8560  1.199   msaitoh 	uint32_t gcr;
   8561  1.199   msaitoh 	pcireg_t ctrl2;
   8562  1.199   msaitoh 
   8563  1.199   msaitoh 	gcr = CSR_READ(sc, WMREG_GCR);
   8564  1.199   msaitoh 
   8565  1.199   msaitoh 	/* Only take action if timeout value is defaulted to 0 */
   8566  1.199   msaitoh 	if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
   8567  1.199   msaitoh 		goto out;
   8568  1.199   msaitoh 
   8569  1.199   msaitoh 	if ((gcr & GCR_CAP_VER2) == 0) {
   8570  1.199   msaitoh 		gcr |= GCR_CMPL_TMOUT_10MS;
   8571  1.199   msaitoh 		goto out;
   8572  1.199   msaitoh 	}
   8573  1.199   msaitoh 
   8574  1.199   msaitoh 	ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   8575  1.248   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2);
   8576  1.248   msaitoh 	ctrl2 |= WM_PCIE_DCSR2_16MS;
   8577  1.199   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   8578  1.248   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
   8579  1.199   msaitoh 
   8580  1.199   msaitoh out:
   8581  1.199   msaitoh 	/* Disable completion timeout resend */
   8582  1.199   msaitoh 	gcr &= ~GCR_CMPL_TMOUT_RESEND;
   8583  1.199   msaitoh 
   8584  1.199   msaitoh 	CSR_WRITE(sc, WMREG_GCR, gcr);
   8585  1.199   msaitoh }
   8586  1.199   msaitoh 
   8587  1.199   msaitoh /* special case - for 82575 - need to do manual init ... */
   8588  1.199   msaitoh static void
   8589  1.199   msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
   8590  1.199   msaitoh {
   8591  1.199   msaitoh 	/*
   8592  1.199   msaitoh 	 * remark: this is untested code - we have no board without EEPROM
   8593  1.199   msaitoh 	 *  same setup as mentioned int the freeBSD driver for the i82575
   8594  1.199   msaitoh 	 */
   8595  1.199   msaitoh 
   8596  1.199   msaitoh 	/* SerDes configuration via SERDESCTRL */
   8597  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
   8598  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
   8599  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
   8600  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
   8601  1.199   msaitoh 
   8602  1.199   msaitoh 	/* CCM configuration via CCMCTL register */
   8603  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
   8604  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
   8605  1.199   msaitoh 
   8606  1.199   msaitoh 	/* PCIe lanes configuration */
   8607  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
   8608  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
   8609  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
   8610  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
   8611  1.199   msaitoh 
   8612  1.199   msaitoh 	/* PCIe PLL Configuration */
   8613  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
   8614  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
   8615  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
   8616  1.199   msaitoh }
   8617  1.203   msaitoh 
   8618  1.203   msaitoh static void
   8619  1.203   msaitoh wm_init_manageability(struct wm_softc *sc)
   8620  1.203   msaitoh {
   8621  1.203   msaitoh 
   8622  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   8623  1.203   msaitoh 		uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
   8624  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   8625  1.203   msaitoh 
   8626  1.203   msaitoh 		/* disabl hardware interception of ARP */
   8627  1.203   msaitoh 		manc &= ~MANC_ARP_EN;
   8628  1.203   msaitoh 
   8629  1.203   msaitoh 		/* enable receiving management packets to the host */
   8630  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   8631  1.203   msaitoh 			manc |= MANC_EN_MNG2HOST;
   8632  1.203   msaitoh 			manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
   8633  1.203   msaitoh 			CSR_WRITE(sc, WMREG_MANC2H, manc2h);
   8634  1.246  christos 
   8635  1.203   msaitoh 		}
   8636  1.203   msaitoh 
   8637  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   8638  1.203   msaitoh 	}
   8639  1.203   msaitoh }
   8640  1.203   msaitoh 
   8641  1.203   msaitoh static void
   8642  1.203   msaitoh wm_release_manageability(struct wm_softc *sc)
   8643  1.203   msaitoh {
   8644  1.203   msaitoh 
   8645  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   8646  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   8647  1.203   msaitoh 
   8648  1.260   msaitoh 		manc |= MANC_ARP_EN;
   8649  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571)
   8650  1.203   msaitoh 			manc &= ~MANC_EN_MNG2HOST;
   8651  1.203   msaitoh 
   8652  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   8653  1.203   msaitoh 	}
   8654  1.203   msaitoh }
   8655  1.203   msaitoh 
   8656  1.203   msaitoh static void
   8657  1.203   msaitoh wm_get_wakeup(struct wm_softc *sc)
   8658  1.203   msaitoh {
   8659  1.203   msaitoh 
   8660  1.203   msaitoh 	/* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
   8661  1.203   msaitoh 	switch (sc->sc_type) {
   8662  1.203   msaitoh 	case WM_T_82573:
   8663  1.203   msaitoh 	case WM_T_82583:
   8664  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   8665  1.203   msaitoh 		/* FALLTHROUGH */
   8666  1.246  christos 	case WM_T_80003:
   8667  1.203   msaitoh 	case WM_T_82541:
   8668  1.203   msaitoh 	case WM_T_82547:
   8669  1.203   msaitoh 	case WM_T_82571:
   8670  1.203   msaitoh 	case WM_T_82572:
   8671  1.203   msaitoh 	case WM_T_82574:
   8672  1.203   msaitoh 	case WM_T_82575:
   8673  1.203   msaitoh 	case WM_T_82576:
   8674  1.208   msaitoh 	case WM_T_82580:
   8675  1.208   msaitoh 	case WM_T_82580ER:
   8676  1.228   msaitoh 	case WM_T_I350:
   8677  1.265   msaitoh 	case WM_T_I354:
   8678  1.203   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
   8679  1.203   msaitoh 			sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
   8680  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   8681  1.203   msaitoh 		break;
   8682  1.203   msaitoh 	case WM_T_ICH8:
   8683  1.203   msaitoh 	case WM_T_ICH9:
   8684  1.203   msaitoh 	case WM_T_ICH10:
   8685  1.203   msaitoh 	case WM_T_PCH:
   8686  1.221   msaitoh 	case WM_T_PCH2:
   8687  1.249   msaitoh 	case WM_T_PCH_LPT:
   8688  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   8689  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   8690  1.203   msaitoh 		break;
   8691  1.203   msaitoh 	default:
   8692  1.203   msaitoh 		break;
   8693  1.203   msaitoh 	}
   8694  1.203   msaitoh 
   8695  1.203   msaitoh 	/* 1: HAS_MANAGE */
   8696  1.203   msaitoh 	if (wm_enable_mng_pass_thru(sc) != 0)
   8697  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_MANAGE;
   8698  1.203   msaitoh 
   8699  1.203   msaitoh #ifdef WM_DEBUG
   8700  1.203   msaitoh 	printf("\n");
   8701  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
   8702  1.203   msaitoh 		printf("HAS_AMT,");
   8703  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
   8704  1.203   msaitoh 		printf("ARC_SUBSYS_VALID,");
   8705  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
   8706  1.203   msaitoh 		printf("ASF_FIRMWARE_PRES,");
   8707  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
   8708  1.203   msaitoh 		printf("HAS_MANAGE,");
   8709  1.203   msaitoh 	printf("\n");
   8710  1.203   msaitoh #endif
   8711  1.203   msaitoh 	/*
   8712  1.203   msaitoh 	 * Note that the WOL flags is set after the resetting of the eeprom
   8713  1.203   msaitoh 	 * stuff
   8714  1.203   msaitoh 	 */
   8715  1.203   msaitoh }
   8716  1.203   msaitoh 
   8717  1.203   msaitoh #ifdef WM_WOL
   8718  1.203   msaitoh /* WOL in the newer chipset interfaces (pchlan) */
   8719  1.203   msaitoh static void
   8720  1.203   msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
   8721  1.203   msaitoh {
   8722  1.203   msaitoh #if 0
   8723  1.203   msaitoh 	uint16_t preg;
   8724  1.203   msaitoh 
   8725  1.203   msaitoh 	/* Copy MAC RARs to PHY RARs */
   8726  1.203   msaitoh 
   8727  1.203   msaitoh 	/* Copy MAC MTA to PHY MTA */
   8728  1.203   msaitoh 
   8729  1.203   msaitoh 	/* Configure PHY Rx Control register */
   8730  1.203   msaitoh 
   8731  1.203   msaitoh 	/* Enable PHY wakeup in MAC register */
   8732  1.203   msaitoh 
   8733  1.203   msaitoh 	/* Configure and enable PHY wakeup in PHY registers */
   8734  1.203   msaitoh 
   8735  1.203   msaitoh 	/* Activate PHY wakeup */
   8736  1.203   msaitoh 
   8737  1.203   msaitoh 	/* XXX */
   8738  1.203   msaitoh #endif
   8739  1.203   msaitoh }
   8740  1.203   msaitoh 
   8741  1.203   msaitoh static void
   8742  1.203   msaitoh wm_enable_wakeup(struct wm_softc *sc)
   8743  1.203   msaitoh {
   8744  1.203   msaitoh 	uint32_t reg, pmreg;
   8745  1.203   msaitoh 	pcireg_t pmode;
   8746  1.203   msaitoh 
   8747  1.203   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   8748  1.203   msaitoh 		&pmreg, NULL) == 0)
   8749  1.203   msaitoh 		return;
   8750  1.203   msaitoh 
   8751  1.203   msaitoh 	/* Advertise the wakeup capability */
   8752  1.203   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
   8753  1.203   msaitoh 	    | CTRL_SWDPIN(3));
   8754  1.203   msaitoh 	CSR_WRITE(sc, WMREG_WUC, WUC_APME);
   8755  1.203   msaitoh 
   8756  1.203   msaitoh 	/* ICH workaround */
   8757  1.203   msaitoh 	switch (sc->sc_type) {
   8758  1.203   msaitoh 	case WM_T_ICH8:
   8759  1.203   msaitoh 	case WM_T_ICH9:
   8760  1.203   msaitoh 	case WM_T_ICH10:
   8761  1.203   msaitoh 	case WM_T_PCH:
   8762  1.221   msaitoh 	case WM_T_PCH2:
   8763  1.249   msaitoh 	case WM_T_PCH_LPT:
   8764  1.203   msaitoh 		/* Disable gig during WOL */
   8765  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8766  1.203   msaitoh 		reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
   8767  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8768  1.203   msaitoh 		if (sc->sc_type == WM_T_PCH)
   8769  1.203   msaitoh 			wm_gmii_reset(sc);
   8770  1.203   msaitoh 
   8771  1.203   msaitoh 		/* Power down workaround */
   8772  1.203   msaitoh 		if (sc->sc_phytype == WMPHY_82577) {
   8773  1.203   msaitoh 			struct mii_softc *child;
   8774  1.203   msaitoh 
   8775  1.203   msaitoh 			/* Assume that the PHY is copper */
   8776  1.203   msaitoh 			child = LIST_FIRST(&sc->sc_mii.mii_phys);
   8777  1.203   msaitoh 			if (child->mii_mpd_rev <= 2)
   8778  1.203   msaitoh 				sc->sc_mii.mii_writereg(sc->sc_dev, 1,
   8779  1.203   msaitoh 				    (768 << 5) | 25, 0x0444); /* magic num */
   8780  1.203   msaitoh 		}
   8781  1.203   msaitoh 		break;
   8782  1.203   msaitoh 	default:
   8783  1.203   msaitoh 		break;
   8784  1.203   msaitoh 	}
   8785  1.203   msaitoh 
   8786  1.203   msaitoh 	/* Keep the laser running on fiber adapters */
   8787  1.203   msaitoh 	if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
   8788  1.203   msaitoh 	    || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
   8789  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8790  1.203   msaitoh 		reg |= CTRL_EXT_SWDPIN(3);
   8791  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   8792  1.203   msaitoh 	}
   8793  1.203   msaitoh 
   8794  1.203   msaitoh 	reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
   8795  1.203   msaitoh #if 0	/* for the multicast packet */
   8796  1.203   msaitoh 	reg |= WUFC_MC;
   8797  1.203   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
   8798  1.203   msaitoh #endif
   8799  1.203   msaitoh 
   8800  1.203   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   8801  1.203   msaitoh 		wm_enable_phy_wakeup(sc);
   8802  1.203   msaitoh 	} else {
   8803  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
   8804  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUFC, reg);
   8805  1.203   msaitoh 	}
   8806  1.203   msaitoh 
   8807  1.203   msaitoh 	if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   8808  1.221   msaitoh 		|| (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   8809  1.221   msaitoh 		|| (sc->sc_type == WM_T_PCH2))
   8810  1.203   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3))
   8811  1.203   msaitoh 			wm_igp3_phy_powerdown_workaround_ich8lan(sc);
   8812  1.203   msaitoh 
   8813  1.203   msaitoh 	/* Request PME */
   8814  1.203   msaitoh 	pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
   8815  1.203   msaitoh #if 0
   8816  1.203   msaitoh 	/* Disable WOL */
   8817  1.203   msaitoh 	pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
   8818  1.203   msaitoh #else
   8819  1.203   msaitoh 	/* For WOL */
   8820  1.203   msaitoh 	pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
   8821  1.203   msaitoh #endif
   8822  1.203   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
   8823  1.203   msaitoh }
   8824  1.203   msaitoh #endif /* WM_WOL */
   8825  1.203   msaitoh 
   8826  1.203   msaitoh static bool
   8827  1.203   msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
   8828  1.203   msaitoh {
   8829  1.203   msaitoh 	struct wm_softc *sc = device_private(self);
   8830  1.203   msaitoh 
   8831  1.203   msaitoh 	wm_release_manageability(sc);
   8832  1.203   msaitoh 	wm_release_hw_control(sc);
   8833  1.203   msaitoh #ifdef WM_WOL
   8834  1.203   msaitoh 	wm_enable_wakeup(sc);
   8835  1.203   msaitoh #endif
   8836  1.203   msaitoh 
   8837  1.203   msaitoh 	return true;
   8838  1.203   msaitoh }
   8839  1.203   msaitoh 
   8840  1.203   msaitoh static bool
   8841  1.203   msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
   8842  1.203   msaitoh {
   8843  1.203   msaitoh 	struct wm_softc *sc = device_private(self);
   8844  1.203   msaitoh 
   8845  1.203   msaitoh 	wm_init_manageability(sc);
   8846  1.203   msaitoh 
   8847  1.203   msaitoh 	return true;
   8848  1.203   msaitoh }
   8849  1.228   msaitoh 
   8850  1.228   msaitoh static void
   8851  1.228   msaitoh wm_set_eee_i350(struct wm_softc * sc)
   8852  1.228   msaitoh {
   8853  1.228   msaitoh 	uint32_t ipcnfg, eeer;
   8854  1.228   msaitoh 
   8855  1.228   msaitoh 	ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
   8856  1.228   msaitoh 	eeer = CSR_READ(sc, WMREG_EEER);
   8857  1.228   msaitoh 
   8858  1.228   msaitoh 	if ((sc->sc_flags & WM_F_EEE) != 0) {
   8859  1.228   msaitoh 		ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   8860  1.228   msaitoh 		eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
   8861  1.228   msaitoh 		    | EEER_LPI_FC);
   8862  1.228   msaitoh 	} else {
   8863  1.228   msaitoh 		ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   8864  1.228   msaitoh 		eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
   8865  1.228   msaitoh 		    | EEER_LPI_FC);
   8866  1.228   msaitoh 	}
   8867  1.228   msaitoh 
   8868  1.228   msaitoh 	CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
   8869  1.228   msaitoh 	CSR_WRITE(sc, WMREG_EEER, eeer);
   8870  1.228   msaitoh 	CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
   8871  1.228   msaitoh 	CSR_READ(sc, WMREG_EEER); /* XXX flush? */
   8872  1.228   msaitoh }
   8873