Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.273
      1  1.273   msaitoh /*	$NetBSD: if_wm.c,v 1.273 2014/07/11 02:23:44 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.246  christos   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.246  christos 
     43  1.246  christos   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.246  christos 
     46  1.246  christos    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.246  christos 
     49  1.246  christos    2. Redistributions in binary form must reproduce the above copyright
     50  1.246  christos       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.246  christos 
     53  1.246  christos    3. Neither the name of the Intel Corporation nor the names of its
     54  1.246  christos       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.246  christos 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.246  christos   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.246  christos   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.246  christos   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.246  christos   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.246  christos   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.246  christos   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.246  christos   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.246  christos   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     76    1.1   thorpej  */
     77   1.38     lukem 
     78   1.38     lukem #include <sys/cdefs.h>
     79  1.273   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.273 2014/07/11 02:23:44 msaitoh Exp $");
     80    1.1   thorpej 
     81    1.1   thorpej #include <sys/param.h>
     82    1.1   thorpej #include <sys/systm.h>
     83   1.96     perry #include <sys/callout.h>
     84    1.1   thorpej #include <sys/mbuf.h>
     85    1.1   thorpej #include <sys/malloc.h>
     86    1.1   thorpej #include <sys/kernel.h>
     87    1.1   thorpej #include <sys/socket.h>
     88    1.1   thorpej #include <sys/ioctl.h>
     89    1.1   thorpej #include <sys/errno.h>
     90    1.1   thorpej #include <sys/device.h>
     91    1.1   thorpej #include <sys/queue.h>
     92   1.84   thorpej #include <sys/syslog.h>
     93    1.1   thorpej 
     94   1.21    itojun #include <sys/rnd.h>
     95   1.21    itojun 
     96    1.1   thorpej #include <net/if.h>
     97   1.96     perry #include <net/if_dl.h>
     98    1.1   thorpej #include <net/if_media.h>
     99    1.1   thorpej #include <net/if_ether.h>
    100    1.1   thorpej 
    101    1.1   thorpej #include <net/bpf.h>
    102    1.1   thorpej 
    103    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    104    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    105    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    106  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    107   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    108    1.1   thorpej 
    109  1.147        ad #include <sys/bus.h>
    110  1.147        ad #include <sys/intr.h>
    111    1.1   thorpej #include <machine/endian.h>
    112    1.1   thorpej 
    113    1.1   thorpej #include <dev/mii/mii.h>
    114    1.1   thorpej #include <dev/mii/miivar.h>
    115  1.202   msaitoh #include <dev/mii/miidevs.h>
    116    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    117  1.127    bouyer #include <dev/mii/ikphyreg.h>
    118  1.191   msaitoh #include <dev/mii/igphyreg.h>
    119  1.202   msaitoh #include <dev/mii/igphyvar.h>
    120  1.192   msaitoh #include <dev/mii/inbmphyreg.h>
    121    1.1   thorpej 
    122    1.1   thorpej #include <dev/pci/pcireg.h>
    123    1.1   thorpej #include <dev/pci/pcivar.h>
    124    1.1   thorpej #include <dev/pci/pcidevs.h>
    125    1.1   thorpej 
    126    1.1   thorpej #include <dev/pci/if_wmreg.h>
    127  1.182   msaitoh #include <dev/pci/if_wmvar.h>
    128    1.1   thorpej 
    129    1.1   thorpej #ifdef WM_DEBUG
    130    1.1   thorpej #define	WM_DEBUG_LINK		0x01
    131    1.1   thorpej #define	WM_DEBUG_TX		0x02
    132    1.1   thorpej #define	WM_DEBUG_RX		0x04
    133    1.1   thorpej #define	WM_DEBUG_GMII		0x08
    134  1.203   msaitoh #define	WM_DEBUG_MANAGE		0x10
    135  1.240   msaitoh #define	WM_DEBUG_NVM		0x20
    136  1.203   msaitoh int	wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
    137  1.240   msaitoh     | WM_DEBUG_MANAGE | WM_DEBUG_NVM;
    138    1.1   thorpej 
    139    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    140    1.1   thorpej #else
    141    1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    142    1.1   thorpej #endif /* WM_DEBUG */
    143    1.1   thorpej 
    144  1.272     ozaki #ifdef NET_MPSAFE
    145  1.272     ozaki #define WM_MPSAFE	1
    146  1.272     ozaki #endif
    147  1.272     ozaki 
    148    1.1   thorpej /*
    149    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    150   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    151   1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    152   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    153   1.75   thorpej  * of them at a time.
    154   1.75   thorpej  *
    155   1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    156   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    157   1.75   thorpej  * situations with jumbo frames.
    158    1.1   thorpej  */
    159   1.75   thorpej #define	WM_NTXSEGS		256
    160    1.2   thorpej #define	WM_IFQUEUELEN		256
    161   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    162   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    163   1.74      tron #define	WM_TXQUEUELEN(sc)	((sc)->sc_txnum)
    164   1.74      tron #define	WM_TXQUEUELEN_MASK(sc)	(WM_TXQUEUELEN(sc) - 1)
    165   1.74      tron #define	WM_TXQUEUE_GC(sc)	(WM_TXQUEUELEN(sc) / 8)
    166   1.75   thorpej #define	WM_NTXDESC_82542	256
    167   1.75   thorpej #define	WM_NTXDESC_82544	4096
    168   1.75   thorpej #define	WM_NTXDESC(sc)		((sc)->sc_ntxdesc)
    169   1.75   thorpej #define	WM_NTXDESC_MASK(sc)	(WM_NTXDESC(sc) - 1)
    170   1.75   thorpej #define	WM_TXDESCSIZE(sc)	(WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
    171   1.75   thorpej #define	WM_NEXTTX(sc, x)	(((x) + 1) & WM_NTXDESC_MASK(sc))
    172   1.74      tron #define	WM_NEXTTXS(sc, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(sc))
    173    1.1   thorpej 
    174  1.269       tls #define	WM_MAXTXDMA		 (2 * round_page(IP_MAXPACKET)) /* for TSO */
    175   1.82   thorpej 
    176    1.1   thorpej /*
    177    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    178    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    179   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    180   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    181    1.1   thorpej  */
    182   1.10   thorpej #define	WM_NRXDESC		256
    183    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    184    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    185    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    186    1.1   thorpej 
    187    1.1   thorpej /*
    188    1.1   thorpej  * Control structures are DMA'd to the i82542 chip.  We allocate them in
    189  1.105     skrll  * a single clump that maps to a single DMA segment to make several things
    190    1.1   thorpej  * easier.
    191    1.1   thorpej  */
    192   1.75   thorpej struct wm_control_data_82544 {
    193    1.1   thorpej 	/*
    194   1.75   thorpej 	 * The receive descriptors.
    195    1.1   thorpej 	 */
    196   1.75   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    197    1.1   thorpej 
    198    1.1   thorpej 	/*
    199   1.75   thorpej 	 * The transmit descriptors.  Put these at the end, because
    200   1.75   thorpej 	 * we might use a smaller number of them.
    201    1.1   thorpej 	 */
    202  1.232    bouyer 	union {
    203  1.232    bouyer 		wiseman_txdesc_t wcdu_txdescs[WM_NTXDESC_82544];
    204  1.232    bouyer 		nq_txdesc_t      wcdu_nq_txdescs[WM_NTXDESC_82544];
    205  1.232    bouyer 	} wdc_u;
    206   1.75   thorpej };
    207   1.75   thorpej 
    208   1.75   thorpej struct wm_control_data_82542 {
    209    1.1   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    210   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
    211    1.1   thorpej };
    212    1.1   thorpej 
    213   1.75   thorpej #define	WM_CDOFF(x)	offsetof(struct wm_control_data_82544, x)
    214  1.232    bouyer #define	WM_CDTXOFF(x)	WM_CDOFF(wdc_u.wcdu_txdescs[(x)])
    215    1.1   thorpej #define	WM_CDRXOFF(x)	WM_CDOFF(wcd_rxdescs[(x)])
    216    1.1   thorpej 
    217    1.1   thorpej /*
    218    1.1   thorpej  * Software state for transmit jobs.
    219    1.1   thorpej  */
    220    1.1   thorpej struct wm_txsoft {
    221    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    222    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    223    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    224    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    225    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    226    1.1   thorpej };
    227    1.1   thorpej 
    228    1.1   thorpej /*
    229    1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    230    1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    231    1.1   thorpej  * more than one buffer, we chain them together.
    232    1.1   thorpej  */
    233    1.1   thorpej struct wm_rxsoft {
    234    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    235    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    236    1.1   thorpej };
    237    1.1   thorpej 
    238  1.173   msaitoh #define WM_LINKUP_TIMEOUT	50
    239  1.173   msaitoh 
    240  1.199   msaitoh static uint16_t swfwphysem[] = {
    241  1.199   msaitoh 	SWFW_PHY0_SM,
    242  1.199   msaitoh 	SWFW_PHY1_SM,
    243  1.199   msaitoh 	SWFW_PHY2_SM,
    244  1.199   msaitoh 	SWFW_PHY3_SM
    245  1.199   msaitoh };
    246  1.199   msaitoh 
    247    1.1   thorpej /*
    248    1.1   thorpej  * Software state per device.
    249    1.1   thorpej  */
    250    1.1   thorpej struct wm_softc {
    251  1.160  christos 	device_t sc_dev;		/* generic device information */
    252    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    253    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    254  1.204   msaitoh 	bus_size_t sc_ss;		/* bus space size */
    255   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    256   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    257  1.212  jakllsch 	bus_size_t sc_ios;		/* I/O space size */
    258  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    259  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    260    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    261  1.199   msaitoh 
    262    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    263  1.199   msaitoh 	struct mii_data sc_mii;		/* MII/media information */
    264  1.199   msaitoh 
    265  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    266  1.123  jmcneill 	pcitag_t sc_pcitag;
    267  1.199   msaitoh 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    268  1.199   msaitoh 	int sc_pcixe_capoff;		/* PCI[Xe] capability register offset */
    269    1.1   thorpej 
    270  1.203   msaitoh 	const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
    271  1.192   msaitoh 	wm_chip_type sc_type;		/* MAC type */
    272  1.192   msaitoh 	int sc_rev;			/* MAC revision */
    273  1.192   msaitoh 	wm_phy_type sc_phytype;		/* PHY type */
    274  1.199   msaitoh 	int sc_funcid;			/* unit number of the chip (0 to 3) */
    275    1.1   thorpej 	int sc_flags;			/* flags; see below */
    276  1.179   msaitoh 	int sc_if_flags;		/* last if_flags */
    277   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    278  1.199   msaitoh 	int sc_align_tweak;
    279    1.1   thorpej 
    280    1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    281  1.199   msaitoh 	callout_t sc_tick_ch;		/* tick callout */
    282  1.272     ozaki 	bool sc_stopping;
    283    1.1   thorpej 
    284   1.44   thorpej 	int sc_ee_addrbits;		/* EEPROM address bits */
    285  1.199   msaitoh 	int sc_ich8_flash_base;
    286  1.199   msaitoh 	int sc_ich8_flash_bank_size;
    287  1.199   msaitoh 	int sc_nvm_k1_enabled;
    288   1.42   thorpej 
    289    1.1   thorpej 	/*
    290    1.1   thorpej 	 * Software state for the transmit and receive descriptors.
    291    1.1   thorpej 	 */
    292  1.203   msaitoh 	int sc_txnum;			/* must be a power of two */
    293  1.203   msaitoh 	struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
    294  1.203   msaitoh 	struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
    295    1.1   thorpej 
    296    1.1   thorpej 	/*
    297    1.1   thorpej 	 * Control data structures.
    298    1.1   thorpej 	 */
    299  1.201   msaitoh 	int sc_ntxdesc;			/* must be a power of two */
    300   1.75   thorpej 	struct wm_control_data_82544 *sc_control_data;
    301  1.201   msaitoh 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    302  1.201   msaitoh 	bus_dma_segment_t sc_cd_seg;	/* control data segment */
    303  1.201   msaitoh 	int sc_cd_rseg;			/* real number of control segment */
    304  1.201   msaitoh 	size_t sc_cd_size;		/* control data size */
    305  1.201   msaitoh #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    306  1.232    bouyer #define	sc_txdescs	sc_control_data->wdc_u.wcdu_txdescs
    307  1.232    bouyer #define	sc_nq_txdescs	sc_control_data->wdc_u.wcdu_nq_txdescs
    308    1.1   thorpej #define	sc_rxdescs	sc_control_data->wcd_rxdescs
    309    1.1   thorpej 
    310    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    311    1.1   thorpej 	/* Event counters. */
    312    1.1   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    313    1.1   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    314   1.78   thorpej 	struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
    315    1.4   thorpej 	struct evcnt sc_ev_txdw;	/* Tx descriptor interrupts */
    316    1.4   thorpej 	struct evcnt sc_ev_txqe;	/* Tx queue empty interrupts */
    317    1.1   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    318    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    319    1.1   thorpej 
    320    1.1   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    321    1.1   thorpej 	struct evcnt sc_ev_rxtusum;	/* TCP/UDP cksums checked in-bound */
    322    1.1   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    323    1.1   thorpej 	struct evcnt sc_ev_txtusum;	/* TCP/UDP cksums comp. out-bound */
    324  1.107      yamt 	struct evcnt sc_ev_txtusum6;	/* TCP/UDP v6 cksums comp. out-bound */
    325  1.131      yamt 	struct evcnt sc_ev_txtso;	/* TCP seg offload out-bound (IPv4) */
    326  1.131      yamt 	struct evcnt sc_ev_txtso6;	/* TCP seg offload out-bound (IPv6) */
    327   1.99      matt 	struct evcnt sc_ev_txtsopain;	/* painful header manip. for TSO */
    328    1.1   thorpej 
    329    1.2   thorpej 	struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    330    1.1   thorpej 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    331    1.1   thorpej 
    332    1.1   thorpej 	struct evcnt sc_ev_tu;		/* Tx underrun */
    333   1.71   thorpej 
    334   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    335   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    336   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    337   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    338   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    339    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    340    1.1   thorpej 
    341    1.1   thorpej 	bus_addr_t sc_tdt_reg;		/* offset of TDT register */
    342    1.1   thorpej 
    343    1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    344    1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    345    1.1   thorpej 
    346    1.1   thorpej 	int	sc_txsfree;		/* number of free Tx jobs */
    347    1.1   thorpej 	int	sc_txsnext;		/* next free Tx job */
    348    1.1   thorpej 	int	sc_txsdirty;		/* dirty Tx jobs */
    349    1.1   thorpej 
    350   1.78   thorpej 	/* These 5 variables are used only on the 82547. */
    351   1.78   thorpej 	int	sc_txfifo_size;		/* Tx FIFO size */
    352   1.78   thorpej 	int	sc_txfifo_head;		/* current head of FIFO */
    353   1.78   thorpej 	uint32_t sc_txfifo_addr;	/* internal address of start of FIFO */
    354   1.78   thorpej 	int	sc_txfifo_stall;	/* Tx FIFO is stalled */
    355  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    356   1.78   thorpej 
    357    1.1   thorpej 	bus_addr_t sc_rdt_reg;		/* offset of RDT register */
    358    1.1   thorpej 
    359    1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/queue ent */
    360    1.1   thorpej 	int	sc_rxdiscard;
    361    1.1   thorpej 	int	sc_rxlen;
    362    1.1   thorpej 	struct mbuf *sc_rxhead;
    363    1.1   thorpej 	struct mbuf *sc_rxtail;
    364    1.1   thorpej 	struct mbuf **sc_rxtailp;
    365    1.1   thorpej 
    366    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    367    1.1   thorpej #if 0
    368    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    369    1.1   thorpej #endif
    370    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    371   1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    372    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    373    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    374    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    375    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    376   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    377   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    378    1.1   thorpej 
    379    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    380  1.173   msaitoh 	int sc_tbi_anegticks;		/* autonegotiation ticks */
    381  1.173   msaitoh 	int sc_tbi_ticks;		/* tbi ticks */
    382  1.173   msaitoh 	int sc_tbi_nrxcfg;		/* count of ICR_RXCFG */
    383  1.173   msaitoh 	int sc_tbi_lastnrxcfg;		/* count of ICR_RXCFG (on last tick) */
    384    1.1   thorpej 
    385    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    386   1.21    itojun 
    387  1.224       tls 	krndsource_t rnd_source;	/* random source */
    388  1.272     ozaki 
    389  1.272     ozaki 	kmutex_t *sc_txrx_lock;		/* lock for tx/rx operations */
    390  1.272     ozaki 					/* XXX need separation? */
    391    1.1   thorpej };
    392    1.1   thorpej 
    393  1.272     ozaki #define WM_LOCK(_sc)	if ((_sc)->sc_txrx_lock) mutex_enter((_sc)->sc_txrx_lock)
    394  1.272     ozaki #define WM_UNLOCK(_sc)	if ((_sc)->sc_txrx_lock) mutex_exit((_sc)->sc_txrx_lock)
    395  1.272     ozaki #define WM_LOCKED(_sc)	(!(_sc)->sc_txrx_lock || mutex_owned((_sc)->sc_txrx_lock))
    396  1.272     ozaki 
    397  1.272     ozaki #ifdef WM_MPSAFE
    398  1.272     ozaki #define CALLOUT_FLAGS	CALLOUT_MPSAFE
    399  1.272     ozaki #else
    400  1.272     ozaki #define CALLOUT_FLAGS	0
    401  1.272     ozaki #endif
    402  1.272     ozaki 
    403    1.1   thorpej #define	WM_RXCHAIN_RESET(sc)						\
    404    1.1   thorpej do {									\
    405    1.1   thorpej 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    406    1.1   thorpej 	*(sc)->sc_rxtailp = NULL;					\
    407    1.1   thorpej 	(sc)->sc_rxlen = 0;						\
    408    1.1   thorpej } while (/*CONSTCOND*/0)
    409    1.1   thorpej 
    410    1.1   thorpej #define	WM_RXCHAIN_LINK(sc, m)						\
    411    1.1   thorpej do {									\
    412    1.1   thorpej 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    413    1.1   thorpej 	(sc)->sc_rxtailp = &(m)->m_next;				\
    414    1.1   thorpej } while (/*CONSTCOND*/0)
    415    1.1   thorpej 
    416    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    417    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    418   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    419    1.1   thorpej #else
    420    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    421   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    422    1.1   thorpej #endif
    423    1.1   thorpej 
    424    1.1   thorpej #define	CSR_READ(sc, reg)						\
    425    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    426    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    427    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    428   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    429   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    430    1.1   thorpej 
    431  1.139    bouyer #define ICH8_FLASH_READ32(sc, reg) \
    432  1.139    bouyer 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    433  1.139    bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
    434  1.139    bouyer 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    435  1.139    bouyer 
    436  1.139    bouyer #define ICH8_FLASH_READ16(sc, reg) \
    437  1.139    bouyer 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    438  1.139    bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
    439  1.139    bouyer 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    440  1.139    bouyer 
    441    1.1   thorpej #define	WM_CDTXADDR(sc, x)	((sc)->sc_cddma + WM_CDTXOFF((x)))
    442    1.1   thorpej #define	WM_CDRXADDR(sc, x)	((sc)->sc_cddma + WM_CDRXOFF((x)))
    443    1.1   thorpej 
    444   1.69   thorpej #define	WM_CDTXADDR_LO(sc, x)	(WM_CDTXADDR((sc), (x)) & 0xffffffffU)
    445   1.69   thorpej #define	WM_CDTXADDR_HI(sc, x)						\
    446   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    447   1.69   thorpej 	 (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
    448   1.69   thorpej 
    449   1.69   thorpej #define	WM_CDRXADDR_LO(sc, x)	(WM_CDRXADDR((sc), (x)) & 0xffffffffU)
    450   1.69   thorpej #define	WM_CDRXADDR_HI(sc, x)						\
    451   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    452   1.69   thorpej 	 (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
    453   1.69   thorpej 
    454    1.1   thorpej #define	WM_CDTXSYNC(sc, x, n, ops)					\
    455    1.1   thorpej do {									\
    456    1.1   thorpej 	int __x, __n;							\
    457    1.1   thorpej 									\
    458    1.1   thorpej 	__x = (x);							\
    459    1.1   thorpej 	__n = (n);							\
    460    1.1   thorpej 									\
    461    1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    462   1.75   thorpej 	if ((__x + __n) > WM_NTXDESC(sc)) {				\
    463    1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    464    1.1   thorpej 		    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) *		\
    465   1.75   thorpej 		    (WM_NTXDESC(sc) - __x), (ops));			\
    466   1.75   thorpej 		__n -= (WM_NTXDESC(sc) - __x);				\
    467    1.1   thorpej 		__x = 0;						\
    468    1.1   thorpej 	}								\
    469    1.1   thorpej 									\
    470    1.1   thorpej 	/* Now sync whatever is left. */				\
    471    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    472    1.1   thorpej 	    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops));	\
    473    1.1   thorpej } while (/*CONSTCOND*/0)
    474    1.1   thorpej 
    475    1.1   thorpej #define	WM_CDRXSYNC(sc, x, ops)						\
    476    1.1   thorpej do {									\
    477    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    478    1.1   thorpej 	   WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops));		\
    479    1.1   thorpej } while (/*CONSTCOND*/0)
    480    1.1   thorpej 
    481    1.1   thorpej #define	WM_INIT_RXDESC(sc, x)						\
    482    1.1   thorpej do {									\
    483    1.1   thorpej 	struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    484    1.1   thorpej 	wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)];		\
    485    1.1   thorpej 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    486    1.1   thorpej 									\
    487    1.1   thorpej 	/*								\
    488    1.1   thorpej 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    489    1.1   thorpej 	 * so that the payload after the Ethernet header is aligned	\
    490    1.1   thorpej 	 * to a 4-byte boundary.					\
    491    1.1   thorpej 	 *								\
    492    1.1   thorpej 	 * XXX BRAINDAMAGE ALERT!					\
    493    1.1   thorpej 	 * The stupid chip uses the same size for every buffer, which	\
    494    1.1   thorpej 	 * is set in the Receive Control register.  We are using the 2K	\
    495    1.1   thorpej 	 * size option, but what we REALLY want is (2K - 2)!  For this	\
    496   1.41       tls 	 * reason, we can't "scoot" packets longer than the standard	\
    497   1.41       tls 	 * Ethernet MTU.  On strict-alignment platforms, if the total	\
    498   1.42   thorpej 	 * size exceeds (2K - 2) we set align_tweak to 0 and let	\
    499   1.41       tls 	 * the upper layer copy the headers.				\
    500    1.1   thorpej 	 */								\
    501   1.42   thorpej 	__m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak;	\
    502    1.1   thorpej 									\
    503   1.69   thorpej 	wm_set_dma_addr(&__rxd->wrx_addr,				\
    504   1.69   thorpej 	    __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
    505    1.1   thorpej 	__rxd->wrx_len = 0;						\
    506    1.1   thorpej 	__rxd->wrx_cksum = 0;						\
    507    1.1   thorpej 	__rxd->wrx_status = 0;						\
    508    1.1   thorpej 	__rxd->wrx_errors = 0;						\
    509    1.1   thorpej 	__rxd->wrx_special = 0;						\
    510    1.1   thorpej 	WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    511    1.1   thorpej 									\
    512    1.1   thorpej 	CSR_WRITE((sc), (sc)->sc_rdt_reg, (x));				\
    513    1.1   thorpej } while (/*CONSTCOND*/0)
    514    1.1   thorpej 
    515   1.47   thorpej static void	wm_start(struct ifnet *);
    516  1.272     ozaki static void	wm_start_locked(struct ifnet *);
    517  1.232    bouyer static void	wm_nq_start(struct ifnet *);
    518  1.272     ozaki static void	wm_nq_start_locked(struct ifnet *);
    519   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    520  1.213   msaitoh static int	wm_ifflags_cb(struct ethercom *);
    521  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    522   1.47   thorpej static int	wm_init(struct ifnet *);
    523  1.272     ozaki static int	wm_init_locked(struct ifnet *);
    524   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    525  1.272     ozaki static void	wm_stop_locked(struct ifnet *, int);
    526  1.203   msaitoh static bool	wm_suspend(device_t, const pmf_qual_t *);
    527  1.203   msaitoh static bool	wm_resume(device_t, const pmf_qual_t *);
    528    1.1   thorpej 
    529   1.47   thorpej static void	wm_reset(struct wm_softc *);
    530   1.47   thorpej static void	wm_rxdrain(struct wm_softc *);
    531   1.47   thorpej static int	wm_add_rxbuf(struct wm_softc *, int);
    532   1.51   thorpej static int	wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
    533  1.117   msaitoh static int	wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
    534  1.112     gavan static int	wm_validate_eeprom_checksum(struct wm_softc *);
    535  1.218   msaitoh static int	wm_check_alt_mac_addr(struct wm_softc *);
    536  1.208   msaitoh static int	wm_read_mac_addr(struct wm_softc *, uint8_t *);
    537   1.47   thorpej static void	wm_tick(void *);
    538    1.1   thorpej 
    539   1.47   thorpej static void	wm_set_filter(struct wm_softc *);
    540  1.217    dyoung static void	wm_set_vlan(struct wm_softc *);
    541    1.1   thorpej 
    542   1.47   thorpej static int	wm_intr(void *);
    543   1.47   thorpej static void	wm_txintr(struct wm_softc *);
    544   1.47   thorpej static void	wm_rxintr(struct wm_softc *);
    545   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    546    1.1   thorpej 
    547   1.47   thorpej static void	wm_tbi_mediainit(struct wm_softc *);
    548   1.47   thorpej static int	wm_tbi_mediachange(struct ifnet *);
    549   1.47   thorpej static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    550    1.1   thorpej 
    551   1.47   thorpej static void	wm_tbi_set_linkled(struct wm_softc *);
    552   1.47   thorpej static void	wm_tbi_check_link(struct wm_softc *);
    553    1.1   thorpej 
    554   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    555    1.1   thorpej 
    556  1.157    dyoung static int	wm_gmii_i82543_readreg(device_t, int, int);
    557  1.157    dyoung static void	wm_gmii_i82543_writereg(device_t, int, int, int);
    558  1.157    dyoung static int	wm_gmii_i82544_readreg(device_t, int, int);
    559  1.157    dyoung static void	wm_gmii_i82544_writereg(device_t, int, int, int);
    560  1.157    dyoung static int	wm_gmii_i80003_readreg(device_t, int, int);
    561  1.157    dyoung static void	wm_gmii_i80003_writereg(device_t, int, int, int);
    562  1.167   msaitoh static int	wm_gmii_bm_readreg(device_t, int, int);
    563  1.167   msaitoh static void	wm_gmii_bm_writereg(device_t, int, int, int);
    564  1.192   msaitoh static int	wm_gmii_hv_readreg(device_t, int, int);
    565  1.192   msaitoh static void	wm_gmii_hv_writereg(device_t, int, int, int);
    566  1.243   msaitoh static int	wm_gmii_82580_readreg(device_t, int, int);
    567  1.243   msaitoh static void	wm_gmii_82580_writereg(device_t, int, int, int);
    568  1.265   msaitoh static bool	wm_sgmii_uses_mdio(struct wm_softc *);
    569  1.199   msaitoh static int	wm_sgmii_readreg(device_t, int, int);
    570  1.199   msaitoh static void	wm_sgmii_writereg(device_t, int, int, int);
    571  1.167   msaitoh 
    572  1.229      matt static void	wm_gmii_statchg(struct ifnet *);
    573    1.1   thorpej 
    574  1.265   msaitoh static int	wm_get_phy_id_82575(struct wm_softc *);
    575  1.191   msaitoh static void	wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
    576   1.47   thorpej static int	wm_gmii_mediachange(struct ifnet *);
    577   1.47   thorpej static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    578    1.1   thorpej 
    579  1.178   msaitoh static int	wm_kmrn_readreg(struct wm_softc *, int);
    580  1.178   msaitoh static void	wm_kmrn_writereg(struct wm_softc *, int, int);
    581  1.127    bouyer 
    582  1.199   msaitoh static void	wm_set_spiaddrbits(struct wm_softc *);
    583  1.160  christos static int	wm_match(device_t, cfdata_t, void *);
    584  1.157    dyoung static void	wm_attach(device_t, device_t, void *);
    585  1.201   msaitoh static int	wm_detach(device_t, int);
    586  1.117   msaitoh static int	wm_is_onboard_nvm_eeprom(struct wm_softc *);
    587  1.146   msaitoh static void	wm_get_auto_rd_done(struct wm_softc *);
    588  1.189   msaitoh static void	wm_lan_init_done(struct wm_softc *);
    589  1.189   msaitoh static void	wm_get_cfg_done(struct wm_softc *);
    590  1.127    bouyer static int	wm_get_swsm_semaphore(struct wm_softc *);
    591  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    592  1.117   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    593  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    594  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    595  1.139    bouyer static int	wm_get_swfwhw_semaphore(struct wm_softc *);
    596  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    597  1.259   msaitoh static int	wm_get_hw_semaphore_82573(struct wm_softc *);
    598  1.259   msaitoh static void	wm_put_hw_semaphore_82573(struct wm_softc *);
    599  1.139    bouyer 
    600  1.139    bouyer static int	wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
    601  1.139    bouyer static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    602  1.139    bouyer static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    603  1.139    bouyer static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t,
    604  1.148    simonb 		     uint32_t, uint16_t *);
    605  1.185   msaitoh static int32_t	wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
    606  1.185   msaitoh static int32_t	wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
    607  1.169   msaitoh static void	wm_82547_txfifo_stall(void *);
    608  1.221   msaitoh static void	wm_gate_hw_phy_config_ich8lan(struct wm_softc *, int);
    609  1.169   msaitoh static int	wm_check_mng_mode(struct wm_softc *);
    610  1.169   msaitoh static int	wm_check_mng_mode_ich8lan(struct wm_softc *);
    611  1.169   msaitoh static int	wm_check_mng_mode_82574(struct wm_softc *);
    612  1.169   msaitoh static int	wm_check_mng_mode_generic(struct wm_softc *);
    613  1.203   msaitoh static int	wm_enable_mng_pass_thru(struct wm_softc *);
    614  1.189   msaitoh static int	wm_check_reset_block(struct wm_softc *);
    615  1.169   msaitoh static void	wm_get_hw_control(struct wm_softc *);
    616  1.173   msaitoh static int	wm_check_for_link(struct wm_softc *);
    617  1.202   msaitoh static void	wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
    618  1.202   msaitoh static void	wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
    619  1.203   msaitoh #ifdef WM_WOL
    620  1.203   msaitoh static void	wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
    621  1.203   msaitoh #endif
    622  1.192   msaitoh static void	wm_hv_phy_workaround_ich8lan(struct wm_softc *);
    623  1.221   msaitoh static void	wm_lv_phy_workaround_ich8lan(struct wm_softc *);
    624  1.192   msaitoh static void	wm_k1_gig_workaround_hv(struct wm_softc *, int);
    625  1.221   msaitoh static void	wm_set_mdio_slow_mode_hv(struct wm_softc *);
    626  1.192   msaitoh static void	wm_configure_k1_ich8lan(struct wm_softc *, int);
    627  1.221   msaitoh static void	wm_smbustopci(struct wm_softc *);
    628  1.199   msaitoh static void	wm_set_pcie_completion_timeout(struct wm_softc *);
    629  1.199   msaitoh static void	wm_reset_init_script_82575(struct wm_softc *);
    630  1.203   msaitoh static void	wm_release_manageability(struct wm_softc *);
    631  1.203   msaitoh static void	wm_release_hw_control(struct wm_softc *);
    632  1.203   msaitoh static void	wm_get_wakeup(struct wm_softc *);
    633  1.203   msaitoh #ifdef WM_WOL
    634  1.203   msaitoh static void	wm_enable_phy_wakeup(struct wm_softc *);
    635  1.203   msaitoh static void	wm_enable_wakeup(struct wm_softc *);
    636  1.203   msaitoh #endif
    637  1.203   msaitoh static void	wm_init_manageability(struct wm_softc *);
    638  1.228   msaitoh static void	wm_set_eee_i350(struct wm_softc *);
    639    1.1   thorpej 
    640  1.201   msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
    641  1.201   msaitoh     wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
    642    1.1   thorpej 
    643    1.1   thorpej /*
    644    1.1   thorpej  * Devices supported by this driver.
    645    1.1   thorpej  */
    646   1.76   thorpej static const struct wm_product {
    647    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    648    1.1   thorpej 	pci_product_id_t	wmp_product;
    649    1.1   thorpej 	const char		*wmp_name;
    650   1.43   thorpej 	wm_chip_type		wmp_type;
    651    1.1   thorpej 	int			wmp_flags;
    652    1.1   thorpej #define	WMP_F_1000X		0x01
    653    1.1   thorpej #define	WMP_F_1000T		0x02
    654  1.203   msaitoh #define	WMP_F_SERDES		0x04
    655    1.1   thorpej } wm_products[] = {
    656    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    657    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    658   1.11   thorpej 	  WM_T_82542_2_1,	WMP_F_1000X },
    659    1.1   thorpej 
    660   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    661   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    662   1.11   thorpej 	  WM_T_82543,		WMP_F_1000X },
    663    1.1   thorpej 
    664   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    665   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    666   1.11   thorpej 	  WM_T_82543,		WMP_F_1000T },
    667    1.1   thorpej 
    668   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    669   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    670   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    671    1.1   thorpej 
    672   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    673   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    674   1.11   thorpej 	  WM_T_82544,		WMP_F_1000X },
    675    1.1   thorpej 
    676   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    677    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    678   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    679    1.1   thorpej 
    680   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    681   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    682   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    683    1.1   thorpej 
    684   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    685   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    686   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    687   1.34      kent 
    688   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    689   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    690   1.55   thorpej 	  WM_T_82540,		WMP_F_1000T },
    691   1.55   thorpej 
    692   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    693   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    694   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    695   1.34      kent 
    696   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    697   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    698   1.33      kent 	  WM_T_82540,		WMP_F_1000T },
    699   1.33      kent 
    700   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    701   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    702   1.17   thorpej 	  WM_T_82540,		WMP_F_1000T },
    703   1.17   thorpej 
    704   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    705   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    706   1.17   thorpej 	  WM_T_82545,		WMP_F_1000T },
    707   1.17   thorpej 
    708   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    709   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    710   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000T },
    711   1.55   thorpej 
    712   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    713   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    714   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000X },
    715   1.55   thorpej #if 0
    716   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    717   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    718   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    719   1.55   thorpej #endif
    720   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    721   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    722   1.39   thorpej 	  WM_T_82546,		WMP_F_1000T },
    723   1.39   thorpej 
    724  1.198   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_QUAD,
    725   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    726   1.17   thorpej 	  WM_T_82546,		WMP_F_1000T },
    727   1.17   thorpej 
    728   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    729   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    730   1.17   thorpej 	  WM_T_82545,		WMP_F_1000X },
    731   1.17   thorpej 
    732   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    733   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    734   1.17   thorpej 	  WM_T_82546,		WMP_F_1000X },
    735   1.17   thorpej 
    736   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    737   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    738   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000T },
    739   1.55   thorpej 
    740   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    741   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    742   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000X },
    743   1.55   thorpej #if 0
    744   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    745   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    746   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    747   1.55   thorpej #endif
    748  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
    749  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
    750  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    751  1.127    bouyer 
    752  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
    753  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
    754  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    755  1.127    bouyer 
    756  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
    757  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
    758  1.116   msaitoh 	  WM_T_82546_3,		WMP_F_1000T },
    759  1.116   msaitoh 
    760   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    761   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    762   1.63   thorpej 	  WM_T_82541,		WMP_F_1000T },
    763   1.63   thorpej 
    764  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
    765  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
    766  1.116   msaitoh 	  WM_T_82541,		WMP_F_1000T },
    767  1.116   msaitoh 
    768   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    769   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
    770   1.57   thorpej 	  WM_T_82541,		WMP_F_1000T },
    771   1.57   thorpej 
    772   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
    773   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
    774   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    775   1.57   thorpej 
    776   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
    777   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
    778   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    779   1.57   thorpej 
    780   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
    781   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
    782   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    783   1.57   thorpej 
    784  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
    785  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
    786  1.101      tron 	  WM_T_82541_2,		WMP_F_1000T },
    787  1.101      tron 
    788   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
    789   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
    790   1.57   thorpej 	  WM_T_82547,		WMP_F_1000T },
    791   1.57   thorpej 
    792  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
    793  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
    794  1.116   msaitoh 	  WM_T_82547,		WMP_F_1000T },
    795  1.116   msaitoh 
    796   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
    797   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
    798   1.57   thorpej 	  WM_T_82547_2,		WMP_F_1000T },
    799  1.116   msaitoh 
    800  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
    801  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
    802  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000T },
    803  1.116   msaitoh 
    804  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
    805  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
    806  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000X },
    807  1.116   msaitoh #if 0
    808  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
    809  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
    810  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
    811  1.116   msaitoh #endif
    812  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
    813  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
    814  1.127    bouyer 	  WM_T_82571,		WMP_F_1000T },
    815  1.127    bouyer 
    816  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
    817  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    818  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    819  1.116   msaitoh 
    820  1.151     ragge 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
    821  1.212  jakllsch 	  "Intel PRO/1000 PT Quad Port Server Adapter",
    822  1.151     ragge 	  WM_T_82571,		WMP_F_1000T, },
    823  1.151     ragge 
    824  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
    825  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
    826  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000X },
    827  1.116   msaitoh #if 0
    828  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
    829  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
    830  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
    831  1.116   msaitoh #endif
    832  1.116   msaitoh 
    833  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
    834  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    835  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    836  1.116   msaitoh 
    837  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
    838  1.116   msaitoh 	  "Intel i82573E",
    839  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    840  1.116   msaitoh 
    841  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
    842  1.117   msaitoh 	  "Intel i82573E IAMT",
    843  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    844  1.116   msaitoh 
    845  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
    846  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
    847  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    848  1.116   msaitoh 
    849  1.165  sborrill 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574L,
    850  1.165  sborrill 	  "Intel i82574L",
    851  1.165  sborrill 	  WM_T_82574,		WMP_F_1000T },
    852  1.165  sborrill 
    853  1.185   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82583V,
    854  1.185   msaitoh 	  "Intel i82583V",
    855  1.185   msaitoh 	  WM_T_82583,		WMP_F_1000T },
    856  1.185   msaitoh 
    857  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
    858  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
    859  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    860  1.127    bouyer 
    861  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
    862  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
    863  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    864  1.127    bouyer #if 0
    865  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
    866  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
    867  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    868  1.127    bouyer #endif
    869  1.127    bouyer 
    870  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
    871  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
    872  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    873  1.127    bouyer #if 0
    874  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
    875  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
    876  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    877  1.127    bouyer #endif
    878  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
    879  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
    880  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    881  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
    882  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
    883  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    884  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
    885  1.139    bouyer 	  "Intel i82801H LAN Controller",
    886  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    887  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
    888  1.139    bouyer 	  "Intel i82801H (IFE) LAN Controller",
    889  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    890  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
    891  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
    892  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    893  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
    894  1.139    bouyer 	  "Intel i82801H IFE (GT) LAN Controller",
    895  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    896  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
    897  1.139    bouyer 	  "Intel i82801H IFE (G) LAN Controller",
    898  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    899  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
    900  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
    901  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    902  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
    903  1.144   msaitoh 	  "82801I LAN Controller",
    904  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    905  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
    906  1.144   msaitoh 	  "82801I (G) LAN Controller",
    907  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    908  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
    909  1.144   msaitoh 	  "82801I (GT) LAN Controller",
    910  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    911  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
    912  1.144   msaitoh 	  "82801I (C) LAN Controller",
    913  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    914  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M,
    915  1.162    bouyer 	  "82801I mobile LAN Controller",
    916  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    917  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IGP_M_V,
    918  1.162    bouyer 	  "82801I mobile (V) LAN Controller",
    919  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    920  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
    921  1.162    bouyer 	  "82801I mobile (AMT) LAN Controller",
    922  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    923  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_BM,
    924  1.191   msaitoh 	  "82567LM-4 LAN Controller",
    925  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    926  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_82567V_3,
    927  1.191   msaitoh 	  "82567V-3 LAN Controller",
    928  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    929  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LM,
    930  1.191   msaitoh 	  "82567LM-2 LAN Controller",
    931  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    932  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LF,
    933  1.191   msaitoh 	  "82567LF-2 LAN Controller",
    934  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    935  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LM,
    936  1.164     markd 	  "82567LM-3 LAN Controller",
    937  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    938  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LF,
    939  1.167   msaitoh 	  "82567LF-3 LAN Controller",
    940  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    941  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_V,
    942  1.191   msaitoh 	  "82567V-2 LAN Controller",
    943  1.174   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    944  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_V,
    945  1.221   msaitoh 	  "82567V-3? LAN Controller",
    946  1.221   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    947  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_HANKSVILLE,
    948  1.221   msaitoh 	  "HANKSVILLE LAN Controller",
    949  1.221   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    950  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LM,
    951  1.207   msaitoh 	  "PCH LAN (82577LM) Controller",
    952  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    953  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LC,
    954  1.207   msaitoh 	  "PCH LAN (82577LC) Controller",
    955  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    956  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DM,
    957  1.190   msaitoh 	  "PCH LAN (82578DM) Controller",
    958  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    959  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DC,
    960  1.190   msaitoh 	  "PCH LAN (82578DC) Controller",
    961  1.239   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
    962  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_LM,
    963  1.221   msaitoh 	  "PCH2 LAN (82579LM) Controller",
    964  1.221   msaitoh 	  WM_T_PCH2,		WMP_F_1000T },
    965  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_V,
    966  1.221   msaitoh 	  "PCH2 LAN (82579V) Controller",
    967  1.239   msaitoh 	  WM_T_PCH2,		WMP_F_1000T },
    968  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_COPPER,
    969  1.199   msaitoh 	  "82575EB dual-1000baseT Ethernet",
    970  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
    971  1.199   msaitoh #if 0
    972  1.199   msaitoh 	/*
    973  1.199   msaitoh 	 * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
    974  1.199   msaitoh 	 * disabled for now ...
    975  1.199   msaitoh 	 */
    976  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
    977  1.199   msaitoh 	  "82575EB dual-1000baseX Ethernet (SERDES)",
    978  1.199   msaitoh 	  WM_T_82575,		WMP_F_SERDES },
    979  1.199   msaitoh #endif
    980  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
    981  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet",
    982  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
    983  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
    984  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet (PM)",
    985  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
    986  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_COPPER,
    987  1.199   msaitoh 	  "82576 1000BaseT Ethernet",
    988  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
    989  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_FIBER,
    990  1.199   msaitoh 	  "82576 1000BaseX Ethernet",
    991  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000X },
    992  1.199   msaitoh #if 0
    993  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES,
    994  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
    995  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
    996  1.199   msaitoh #endif
    997  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
    998  1.199   msaitoh 	  "82576 quad-1000BaseT Ethernet",
    999  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
   1000  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS,
   1001  1.199   msaitoh 	  "82576 gigabit Ethernet",
   1002  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
   1003  1.199   msaitoh #if 0
   1004  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS_SERDES,
   1005  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1006  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1007  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
   1008  1.199   msaitoh 	  "82576 quad-gigabit Ethernet (SERDES)",
   1009  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1010  1.199   msaitoh #endif
   1011  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER,
   1012  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1013  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1014  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_FIBER,
   1015  1.199   msaitoh 	  "82580 1000BaseX Ethernet",
   1016  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000X },
   1017  1.199   msaitoh #if 0
   1018  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SERDES,
   1019  1.199   msaitoh 	  "82580 1000BaseT Ethernet (SERDES)",
   1020  1.199   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1021  1.199   msaitoh #endif
   1022  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SGMII,
   1023  1.199   msaitoh 	  "82580 gigabit Ethernet (SGMII)",
   1024  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1025  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
   1026  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1027  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1028  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_ER,
   1029  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1030  1.199   msaitoh 	  WM_T_82580ER,		WMP_F_1000T },
   1031  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_ER_DUAL,
   1032  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1033  1.199   msaitoh 	  WM_T_82580ER,		WMP_F_1000T },
   1034  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
   1035  1.221   msaitoh 	  "82580 quad-1000BaseX Ethernet",
   1036  1.221   msaitoh 	  WM_T_82580,		WMP_F_1000X },
   1037  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_COPPER,
   1038  1.228   msaitoh 	  "I350 Gigabit Network Connection",
   1039  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000T },
   1040  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_FIBER,
   1041  1.228   msaitoh 	  "I350 Gigabit Fiber Network Connection",
   1042  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000X },
   1043  1.228   msaitoh #if 0
   1044  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SERDES,
   1045  1.228   msaitoh 	  "I350 Gigabit Backplane Connection",
   1046  1.228   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1047  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SGMII,
   1048  1.228   msaitoh 	  "I350 Gigabit Connection",
   1049  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000T },
   1050  1.228   msaitoh #endif
   1051  1.265   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_SGMII,
   1052  1.265   msaitoh 	  "I354 Gigabit Connection",
   1053  1.265   msaitoh 	  WM_T_I354,		WMP_F_1000T },
   1054  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_T1,
   1055  1.247   msaitoh 	  "I210-T1 Ethernet Server Adapter",
   1056  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1057  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
   1058  1.247   msaitoh 	  "I210 Ethernet (Copper OEM)",
   1059  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1060  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_IT,
   1061  1.247   msaitoh 	  "I210 Ethernet (Copper IT)",
   1062  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1063  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_FIBER,
   1064  1.247   msaitoh 	  "I210 Gigabit Ethernet (Fiber)",
   1065  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000X },
   1066  1.247   msaitoh #if 0
   1067  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES,
   1068  1.247   msaitoh 	  "I210 Gigabit Ethernet (SERDES)",
   1069  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1070  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SGMII,
   1071  1.247   msaitoh 	  "I210 Gigabit Ethernet (SGMII)",
   1072  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1073  1.247   msaitoh #endif
   1074  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I211_COPPER,
   1075  1.247   msaitoh 	  "I211 Ethernet (COPPER)",
   1076  1.247   msaitoh 	  WM_T_I211,		WMP_F_1000T },
   1077  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_V,
   1078  1.249   msaitoh 	  "I217 V Ethernet Connection",
   1079  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1080  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_LM,
   1081  1.249   msaitoh 	  "I217 LM Ethernet Connection",
   1082  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1083  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V,
   1084  1.249   msaitoh 	  "I218 V Ethernet Connection",
   1085  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1086  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM,
   1087  1.249   msaitoh 	  "I218 LM Ethernet Connection",
   1088  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1089    1.1   thorpej 	{ 0,			0,
   1090    1.1   thorpej 	  NULL,
   1091    1.1   thorpej 	  0,			0 },
   1092    1.1   thorpej };
   1093    1.1   thorpej 
   1094    1.2   thorpej #ifdef WM_EVENT_COUNTERS
   1095   1.75   thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
   1096    1.2   thorpej #endif /* WM_EVENT_COUNTERS */
   1097    1.2   thorpej 
   1098   1.53   thorpej #if 0 /* Not currently used */
   1099  1.110     perry static inline uint32_t
   1100   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
   1101   1.53   thorpej {
   1102   1.53   thorpej 
   1103   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1104   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
   1105   1.53   thorpej }
   1106   1.53   thorpej #endif
   1107   1.53   thorpej 
   1108  1.110     perry static inline void
   1109   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
   1110   1.53   thorpej {
   1111   1.53   thorpej 
   1112   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1113   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
   1114   1.53   thorpej }
   1115   1.53   thorpej 
   1116  1.110     perry static inline void
   1117  1.199   msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
   1118  1.199   msaitoh     uint32_t data)
   1119  1.199   msaitoh {
   1120  1.199   msaitoh 	uint32_t regval;
   1121  1.199   msaitoh 	int i;
   1122  1.199   msaitoh 
   1123  1.199   msaitoh 	regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
   1124  1.199   msaitoh 
   1125  1.199   msaitoh 	CSR_WRITE(sc, reg, regval);
   1126  1.199   msaitoh 
   1127  1.199   msaitoh 	for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
   1128  1.199   msaitoh 		delay(5);
   1129  1.199   msaitoh 		if (CSR_READ(sc, reg) & SCTL_CTL_READY)
   1130  1.199   msaitoh 			break;
   1131  1.199   msaitoh 	}
   1132  1.199   msaitoh 	if (i == SCTL_CTL_POLL_TIMEOUT) {
   1133  1.199   msaitoh 		aprint_error("%s: WARNING: i82575 reg 0x%08x setup did not indicate ready\n",
   1134  1.199   msaitoh 		    device_xname(sc->sc_dev), reg);
   1135  1.199   msaitoh 	}
   1136  1.199   msaitoh }
   1137  1.199   msaitoh 
   1138  1.199   msaitoh static inline void
   1139  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
   1140   1.69   thorpej {
   1141   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
   1142   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
   1143   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
   1144   1.69   thorpej 	else
   1145   1.69   thorpej 		wa->wa_high = 0;
   1146   1.69   thorpej }
   1147   1.69   thorpej 
   1148  1.185   msaitoh static void
   1149  1.199   msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
   1150  1.185   msaitoh {
   1151  1.185   msaitoh 	uint32_t reg;
   1152  1.185   msaitoh 
   1153  1.185   msaitoh 	sc->sc_flags |= WM_F_EEPROM_SPI;
   1154  1.185   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   1155  1.185   msaitoh 	sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1156  1.185   msaitoh }
   1157  1.185   msaitoh 
   1158    1.1   thorpej static const struct wm_product *
   1159    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
   1160    1.1   thorpej {
   1161    1.1   thorpej 	const struct wm_product *wmp;
   1162    1.1   thorpej 
   1163    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
   1164    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
   1165    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
   1166  1.194   msaitoh 			return wmp;
   1167    1.1   thorpej 	}
   1168  1.194   msaitoh 	return NULL;
   1169    1.1   thorpej }
   1170    1.1   thorpej 
   1171   1.47   thorpej static int
   1172  1.160  christos wm_match(device_t parent, cfdata_t cf, void *aux)
   1173    1.1   thorpej {
   1174    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1175    1.1   thorpej 
   1176    1.1   thorpej 	if (wm_lookup(pa) != NULL)
   1177  1.194   msaitoh 		return 1;
   1178    1.1   thorpej 
   1179  1.194   msaitoh 	return 0;
   1180    1.1   thorpej }
   1181    1.1   thorpej 
   1182   1.47   thorpej static void
   1183  1.157    dyoung wm_attach(device_t parent, device_t self, void *aux)
   1184    1.1   thorpej {
   1185  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   1186    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1187  1.182   msaitoh 	prop_dictionary_t dict;
   1188    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1189    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
   1190    1.1   thorpej 	pci_intr_handle_t ih;
   1191    1.1   thorpej 	const char *intrstr = NULL;
   1192  1.160  christos 	const char *eetype, *xname;
   1193    1.1   thorpej 	bus_space_tag_t memt;
   1194    1.1   thorpej 	bus_space_handle_t memh;
   1195  1.201   msaitoh 	bus_size_t memsize;
   1196    1.1   thorpej 	int memh_valid;
   1197  1.201   msaitoh 	int i, error;
   1198    1.1   thorpej 	const struct wm_product *wmp;
   1199  1.115   thorpej 	prop_data_t ea;
   1200  1.115   thorpej 	prop_number_t pn;
   1201    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
   1202  1.208   msaitoh 	uint16_t cfg1, cfg2, swdpin, io3;
   1203    1.1   thorpej 	pcireg_t preg, memtype;
   1204  1.203   msaitoh 	uint16_t eeprom_data, apme_mask;
   1205  1.273   msaitoh 	bool force_clear_smbi;
   1206   1.44   thorpej 	uint32_t reg;
   1207  1.268  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1208    1.1   thorpej 
   1209  1.160  christos 	sc->sc_dev = self;
   1210  1.272     ozaki 	callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
   1211  1.272     ozaki 	sc->sc_stopping = false;
   1212    1.1   thorpej 
   1213  1.203   msaitoh 	sc->sc_wmp = wmp = wm_lookup(pa);
   1214    1.1   thorpej 	if (wmp == NULL) {
   1215    1.1   thorpej 		printf("\n");
   1216    1.1   thorpej 		panic("wm_attach: impossible");
   1217    1.1   thorpej 	}
   1218    1.1   thorpej 
   1219  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
   1220  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
   1221  1.123  jmcneill 
   1222   1.69   thorpej 	if (pci_dma64_available(pa))
   1223   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
   1224   1.69   thorpej 	else
   1225   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1226    1.1   thorpej 
   1227  1.192   msaitoh 	sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
   1228  1.226  drochner 	pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
   1229    1.1   thorpej 
   1230    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
   1231   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1232  1.192   msaitoh 		if (sc->sc_rev < 2) {
   1233  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1234  1.160  christos 			    "i82542 must be at least rev. 2\n");
   1235    1.1   thorpej 			return;
   1236    1.1   thorpej 		}
   1237  1.192   msaitoh 		if (sc->sc_rev < 3)
   1238   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
   1239    1.1   thorpej 	}
   1240    1.1   thorpej 
   1241  1.199   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1242  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   1243  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   1244  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   1245  1.203   msaitoh 		sc->sc_flags |= WM_F_NEWQUEUE;
   1246  1.199   msaitoh 
   1247  1.184   msaitoh 	/* Set device properties (mactype) */
   1248  1.182   msaitoh 	dict = device_properties(sc->sc_dev);
   1249  1.182   msaitoh 	prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
   1250  1.182   msaitoh 
   1251    1.1   thorpej 	/*
   1252   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
   1253   1.53   thorpej 	 * and it is really required for normal operation.
   1254    1.1   thorpej 	 */
   1255    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
   1256    1.1   thorpej 	switch (memtype) {
   1257    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1258    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1259    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
   1260  1.201   msaitoh 		    memtype, 0, &memt, &memh, NULL, &memsize) == 0);
   1261    1.1   thorpej 		break;
   1262    1.1   thorpej 	default:
   1263    1.1   thorpej 		memh_valid = 0;
   1264  1.189   msaitoh 		break;
   1265    1.1   thorpej 	}
   1266    1.1   thorpej 
   1267    1.1   thorpej 	if (memh_valid) {
   1268    1.1   thorpej 		sc->sc_st = memt;
   1269    1.1   thorpej 		sc->sc_sh = memh;
   1270  1.201   msaitoh 		sc->sc_ss = memsize;
   1271    1.1   thorpej 	} else {
   1272  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1273  1.160  christos 		    "unable to map device registers\n");
   1274    1.1   thorpej 		return;
   1275    1.1   thorpej 	}
   1276    1.1   thorpej 
   1277   1.53   thorpej 	/*
   1278   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
   1279   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
   1280   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
   1281   1.53   thorpej 	 * required to work around bugs in some chip versions.
   1282   1.53   thorpej 	 */
   1283   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1284   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1285   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1286  1.241   msaitoh 			memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
   1287  1.241   msaitoh 			if (memtype == PCI_MAPREG_TYPE_IO)
   1288   1.53   thorpej 				break;
   1289  1.241   msaitoh 			if (PCI_MAPREG_MEM_TYPE(memtype) ==
   1290  1.241   msaitoh 			    PCI_MAPREG_MEM_TYPE_64BIT)
   1291  1.241   msaitoh 				i += 4;	/* skip high bits, too */
   1292   1.53   thorpej 		}
   1293  1.241   msaitoh 		if (i < PCI_MAPREG_END) {
   1294   1.88    briggs 			/*
   1295  1.218   msaitoh 			 * We found PCI_MAPREG_TYPE_IO. Note that 82580
   1296  1.218   msaitoh 			 * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
   1297  1.218   msaitoh 			 * It's no problem because newer chips has no this
   1298  1.218   msaitoh 			 * bug.
   1299  1.218   msaitoh 			 *
   1300   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1301   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1302   1.88    briggs 			 * been configured.
   1303   1.88    briggs 			 */
   1304   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1305   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1306  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1307  1.160  christos 				    "WARNING: I/O BAR at zero.\n");
   1308   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1309   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1310  1.212  jakllsch 					NULL, &sc->sc_ios) == 0) {
   1311   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1312   1.88    briggs 			} else {
   1313  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1314  1.160  christos 				    "WARNING: unable to map I/O space\n");
   1315   1.88    briggs 			}
   1316   1.88    briggs 		}
   1317   1.88    briggs 
   1318   1.53   thorpej 	}
   1319   1.53   thorpej 
   1320   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1321    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1322    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1323   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1324    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1325    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1326    1.1   thorpej 
   1327  1.122  christos 	/* power up chip */
   1328  1.157    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
   1329  1.122  christos 	    NULL)) && error != EOPNOTSUPP) {
   1330  1.160  christos 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1331  1.122  christos 		return;
   1332    1.1   thorpej 	}
   1333    1.1   thorpej 
   1334    1.1   thorpej 	/*
   1335    1.1   thorpej 	 * Map and establish our interrupt.
   1336    1.1   thorpej 	 */
   1337    1.1   thorpej 	if (pci_intr_map(pa, &ih)) {
   1338  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
   1339    1.1   thorpej 		return;
   1340    1.1   thorpej 	}
   1341  1.268  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
   1342  1.272     ozaki #ifdef WM_MPSAFE
   1343  1.272     ozaki 	pci_intr_setattr(pc, &ih, PCI_INTR_MPSAFE, true);
   1344  1.272     ozaki #endif
   1345    1.1   thorpej 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
   1346    1.1   thorpej 	if (sc->sc_ih == NULL) {
   1347  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
   1348    1.1   thorpej 		if (intrstr != NULL)
   1349  1.181     njoly 			aprint_error(" at %s", intrstr);
   1350  1.181     njoly 		aprint_error("\n");
   1351    1.1   thorpej 		return;
   1352    1.1   thorpej 	}
   1353  1.160  christos 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   1354   1.52   thorpej 
   1355   1.52   thorpej 	/*
   1356  1.199   msaitoh 	 * Check the function ID (unit number of the chip).
   1357  1.199   msaitoh 	 */
   1358  1.199   msaitoh 	if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
   1359  1.199   msaitoh 	    || (sc->sc_type ==  WM_T_82571) || (sc->sc_type == WM_T_80003)
   1360  1.208   msaitoh 	    || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1361  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   1362  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   1363  1.199   msaitoh 		sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
   1364  1.199   msaitoh 		    >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
   1365  1.199   msaitoh 	else
   1366  1.199   msaitoh 		sc->sc_funcid = 0;
   1367  1.199   msaitoh 
   1368  1.199   msaitoh 	/*
   1369   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   1370   1.52   thorpej 	 */
   1371   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   1372   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   1373   1.52   thorpej 		sc->sc_bus_speed = 33;
   1374   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   1375   1.73      tron 		/*
   1376   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   1377   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   1378   1.73      tron 		 */
   1379   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   1380   1.73      tron 		sc->sc_bus_speed = 66;
   1381  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1382  1.160  christos 		    "Communication Streaming Architecture\n");
   1383   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   1384  1.272     ozaki 			callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
   1385   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   1386   1.78   thorpej 					wm_82547_txfifo_stall, sc);
   1387  1.160  christos 			aprint_verbose_dev(sc->sc_dev,
   1388  1.160  christos 			    "using 82547 Tx FIFO stall work-around\n");
   1389   1.78   thorpej 		}
   1390  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   1391  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   1392  1.167   msaitoh 		if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   1393  1.190   msaitoh 		    && (sc->sc_type != WM_T_ICH10)
   1394  1.221   msaitoh 		    && (sc->sc_type != WM_T_PCH)
   1395  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH2)
   1396  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH_LPT)) {
   1397  1.221   msaitoh 			/* ICH* and PCH* have no PCIe capability registers */
   1398  1.199   msaitoh 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1399  1.199   msaitoh 				PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
   1400  1.199   msaitoh 				NULL) == 0)
   1401  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   1402  1.199   msaitoh 				    "unable to find PCIe capability\n");
   1403  1.199   msaitoh 		}
   1404  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
   1405   1.73      tron 	} else {
   1406   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   1407   1.52   thorpej 		if (reg & STATUS_BUS64)
   1408   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   1409  1.176   msaitoh 		if ((reg & STATUS_PCIX_MODE) != 0) {
   1410   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   1411   1.54   thorpej 
   1412   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   1413   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1414  1.199   msaitoh 				PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
   1415  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1416  1.160  christos 				    "unable to find PCIX capability\n");
   1417   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   1418   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   1419   1.54   thorpej 				/*
   1420   1.54   thorpej 				 * Work around a problem caused by the BIOS
   1421   1.54   thorpej 				 * setting the max memory read byte count
   1422   1.54   thorpej 				 * incorrectly.
   1423   1.54   thorpej 				 */
   1424   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1425  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_CMD);
   1426   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1427  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_STATUS);
   1428   1.54   thorpej 
   1429   1.54   thorpej 				bytecnt =
   1430  1.248   msaitoh 				    (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
   1431  1.248   msaitoh 				    PCIX_CMD_BYTECNT_SHIFT;
   1432   1.54   thorpej 				maxb =
   1433  1.248   msaitoh 				    (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
   1434  1.248   msaitoh 				    PCIX_STATUS_MAXB_SHIFT;
   1435   1.54   thorpej 				if (bytecnt > maxb) {
   1436  1.160  christos 					aprint_verbose_dev(sc->sc_dev,
   1437  1.160  christos 					    "resetting PCI-X MMRBC: %d -> %d\n",
   1438   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   1439   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   1440  1.248   msaitoh 					    ~PCIX_CMD_BYTECNT_MASK) |
   1441  1.248   msaitoh 					   (maxb << PCIX_CMD_BYTECNT_SHIFT);
   1442   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   1443  1.248   msaitoh 					    sc->sc_pcixe_capoff + PCIX_CMD,
   1444   1.54   thorpej 					    pcix_cmd);
   1445   1.54   thorpej 				}
   1446   1.54   thorpej 			}
   1447   1.54   thorpej 		}
   1448   1.52   thorpej 		/*
   1449   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   1450   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   1451   1.52   thorpej 		 * a higher speed.
   1452   1.52   thorpej 		 */
   1453   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   1454   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   1455   1.52   thorpej 								      : 66;
   1456   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   1457   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   1458   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   1459   1.52   thorpej 				sc->sc_bus_speed = 66;
   1460   1.52   thorpej 				break;
   1461   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   1462   1.52   thorpej 				sc->sc_bus_speed = 100;
   1463   1.52   thorpej 				break;
   1464   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   1465   1.52   thorpej 				sc->sc_bus_speed = 133;
   1466   1.52   thorpej 				break;
   1467   1.52   thorpej 			default:
   1468  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1469  1.158    cegger 				    "unknown PCIXSPD %d; assuming 66MHz\n",
   1470   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   1471   1.52   thorpej 				sc->sc_bus_speed = 66;
   1472  1.189   msaitoh 				break;
   1473   1.52   thorpej 			}
   1474   1.52   thorpej 		} else
   1475   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   1476  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
   1477   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   1478   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   1479   1.52   thorpej 	}
   1480    1.1   thorpej 
   1481    1.1   thorpej 	/*
   1482    1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1483    1.1   thorpej 	 * DMA map for it.
   1484   1.69   thorpej 	 *
   1485   1.69   thorpej 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   1486   1.69   thorpej 	 * memory.  So must Rx descriptors.  We simplify by allocating
   1487   1.69   thorpej 	 * both sets within the same 4G segment.
   1488    1.1   thorpej 	 */
   1489   1.75   thorpej 	WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
   1490   1.75   thorpej 	    WM_NTXDESC_82542 : WM_NTXDESC_82544;
   1491  1.201   msaitoh 	sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
   1492   1.75   thorpej 	    sizeof(struct wm_control_data_82542) :
   1493   1.75   thorpej 	    sizeof(struct wm_control_data_82544);
   1494  1.201   msaitoh 	if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
   1495  1.201   msaitoh 		    (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
   1496  1.201   msaitoh 		    &sc->sc_cd_rseg, 0)) != 0) {
   1497  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1498  1.158    cegger 		    "unable to allocate control data, error = %d\n",
   1499  1.158    cegger 		    error);
   1500    1.1   thorpej 		goto fail_0;
   1501    1.1   thorpej 	}
   1502    1.1   thorpej 
   1503  1.201   msaitoh 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
   1504  1.201   msaitoh 		    sc->sc_cd_rseg, sc->sc_cd_size,
   1505  1.194   msaitoh 		    (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
   1506  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1507  1.160  christos 		    "unable to map control data, error = %d\n", error);
   1508    1.1   thorpej 		goto fail_1;
   1509    1.1   thorpej 	}
   1510    1.1   thorpej 
   1511  1.201   msaitoh 	if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
   1512  1.201   msaitoh 		    sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
   1513  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1514  1.160  christos 		    "unable to create control data DMA map, error = %d\n",
   1515  1.160  christos 		    error);
   1516    1.1   thorpej 		goto fail_2;
   1517    1.1   thorpej 	}
   1518    1.1   thorpej 
   1519    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1520  1.201   msaitoh 		    sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
   1521  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1522  1.158    cegger 		    "unable to load control data DMA map, error = %d\n",
   1523  1.158    cegger 		    error);
   1524    1.1   thorpej 		goto fail_3;
   1525    1.1   thorpej 	}
   1526    1.1   thorpej 
   1527    1.1   thorpej 	/*
   1528    1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1529    1.1   thorpej 	 */
   1530   1.74      tron 	WM_TXQUEUELEN(sc) =
   1531   1.74      tron 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   1532   1.74      tron 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   1533   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1534   1.82   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   1535  1.194   msaitoh 			    WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   1536  1.194   msaitoh 			    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1537  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1538  1.160  christos 			    "unable to create Tx DMA map %d, error = %d\n",
   1539  1.160  christos 			    i, error);
   1540    1.1   thorpej 			goto fail_4;
   1541    1.1   thorpej 		}
   1542    1.1   thorpej 	}
   1543    1.1   thorpej 
   1544    1.1   thorpej 	/*
   1545    1.1   thorpej 	 * Create the receive buffer DMA maps.
   1546    1.1   thorpej 	 */
   1547    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1548    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1549  1.194   msaitoh 			    MCLBYTES, 0, 0,
   1550  1.194   msaitoh 			    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1551  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1552  1.160  christos 			    "unable to create Rx DMA map %d error = %d\n",
   1553  1.160  christos 			    i, error);
   1554    1.1   thorpej 			goto fail_5;
   1555    1.1   thorpej 		}
   1556    1.1   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1557    1.1   thorpej 	}
   1558    1.1   thorpej 
   1559  1.127    bouyer 	/* clear interesting stat counters */
   1560  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   1561  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   1562  1.127    bouyer 
   1563  1.221   msaitoh 	/* get PHY control from SMBus to PCIe */
   1564  1.249   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   1565  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   1566  1.221   msaitoh 		wm_smbustopci(sc);
   1567  1.221   msaitoh 
   1568    1.1   thorpej 	/*
   1569    1.1   thorpej 	 * Reset the chip to a known state.
   1570    1.1   thorpej 	 */
   1571    1.1   thorpej 	wm_reset(sc);
   1572    1.1   thorpej 
   1573    1.1   thorpej 	/*
   1574   1.44   thorpej 	 * Get some information about the EEPROM.
   1575   1.44   thorpej 	 */
   1576  1.185   msaitoh 	switch (sc->sc_type) {
   1577  1.185   msaitoh 	case WM_T_82542_2_0:
   1578  1.185   msaitoh 	case WM_T_82542_2_1:
   1579  1.185   msaitoh 	case WM_T_82543:
   1580  1.185   msaitoh 	case WM_T_82544:
   1581  1.185   msaitoh 		/* Microwire */
   1582  1.185   msaitoh 		sc->sc_ee_addrbits = 6;
   1583  1.185   msaitoh 		break;
   1584  1.185   msaitoh 	case WM_T_82540:
   1585  1.185   msaitoh 	case WM_T_82545:
   1586  1.185   msaitoh 	case WM_T_82545_3:
   1587  1.185   msaitoh 	case WM_T_82546:
   1588  1.185   msaitoh 	case WM_T_82546_3:
   1589  1.185   msaitoh 		/* Microwire */
   1590  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1591  1.185   msaitoh 		if (reg & EECD_EE_SIZE)
   1592  1.185   msaitoh 			sc->sc_ee_addrbits = 8;
   1593  1.185   msaitoh 		else
   1594  1.185   msaitoh 			sc->sc_ee_addrbits = 6;
   1595  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1596  1.185   msaitoh 		break;
   1597  1.185   msaitoh 	case WM_T_82541:
   1598  1.185   msaitoh 	case WM_T_82541_2:
   1599  1.185   msaitoh 	case WM_T_82547:
   1600  1.185   msaitoh 	case WM_T_82547_2:
   1601  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1602  1.185   msaitoh 		if (reg & EECD_EE_TYPE) {
   1603  1.185   msaitoh 			/* SPI */
   1604  1.199   msaitoh 			wm_set_spiaddrbits(sc);
   1605  1.185   msaitoh 		} else
   1606  1.185   msaitoh 			/* Microwire */
   1607  1.185   msaitoh 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
   1608  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1609  1.185   msaitoh 		break;
   1610  1.185   msaitoh 	case WM_T_82571:
   1611  1.185   msaitoh 	case WM_T_82572:
   1612  1.185   msaitoh 		/* SPI */
   1613  1.199   msaitoh 		wm_set_spiaddrbits(sc);
   1614  1.273   msaitoh 		sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
   1615  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1616  1.185   msaitoh 		break;
   1617  1.185   msaitoh 	case WM_T_82573:
   1618  1.273   msaitoh 		sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
   1619  1.273   msaitoh 		/* FALLTHROUGH */
   1620  1.185   msaitoh 	case WM_T_82574:
   1621  1.185   msaitoh 	case WM_T_82583:
   1622  1.185   msaitoh 		if (wm_is_onboard_nvm_eeprom(sc) == 0)
   1623  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH;
   1624  1.185   msaitoh 		else {
   1625  1.185   msaitoh 			/* SPI */
   1626  1.199   msaitoh 			wm_set_spiaddrbits(sc);
   1627  1.185   msaitoh 		}
   1628  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   1629  1.185   msaitoh 		break;
   1630  1.199   msaitoh 	case WM_T_82575:
   1631  1.199   msaitoh 	case WM_T_82576:
   1632  1.199   msaitoh 	case WM_T_82580:
   1633  1.199   msaitoh 	case WM_T_82580ER:
   1634  1.228   msaitoh 	case WM_T_I350:
   1635  1.265   msaitoh 	case WM_T_I354: /* XXXX ok? */
   1636  1.185   msaitoh 	case WM_T_80003:
   1637  1.185   msaitoh 		/* SPI */
   1638  1.199   msaitoh 		wm_set_spiaddrbits(sc);
   1639  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
   1640  1.185   msaitoh 		break;
   1641  1.185   msaitoh 	case WM_T_ICH8:
   1642  1.185   msaitoh 	case WM_T_ICH9:
   1643  1.185   msaitoh 	case WM_T_ICH10:
   1644  1.190   msaitoh 	case WM_T_PCH:
   1645  1.221   msaitoh 	case WM_T_PCH2:
   1646  1.249   msaitoh 	case WM_T_PCH_LPT:
   1647  1.185   msaitoh 		/* FLASH */
   1648  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
   1649  1.139    bouyer 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
   1650  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   1651  1.139    bouyer 		    &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
   1652  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1653  1.160  christos 			    "can't map FLASH registers\n");
   1654  1.139    bouyer 			return;
   1655  1.139    bouyer 		}
   1656  1.185   msaitoh 		reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   1657  1.185   msaitoh 		sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
   1658  1.139    bouyer 						ICH_FLASH_SECTOR_SIZE;
   1659  1.199   msaitoh 		sc->sc_ich8_flash_bank_size =
   1660  1.199   msaitoh 		    ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   1661  1.139    bouyer 		sc->sc_ich8_flash_bank_size -=
   1662  1.199   msaitoh 		    (reg & ICH_GFPREG_BASE_MASK);
   1663  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   1664  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   1665  1.185   msaitoh 		break;
   1666  1.247   msaitoh 	case WM_T_I210:
   1667  1.247   msaitoh 	case WM_T_I211:
   1668  1.247   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
   1669  1.247   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
   1670  1.247   msaitoh 		break;
   1671  1.185   msaitoh 	default:
   1672  1.185   msaitoh 		break;
   1673   1.44   thorpej 	}
   1674  1.112     gavan 
   1675  1.273   msaitoh 	/* Ensure the SMBI bit is clear before first NVM or PHY access */
   1676  1.273   msaitoh 	switch (sc->sc_type) {
   1677  1.273   msaitoh 	case WM_T_82571:
   1678  1.273   msaitoh 	case WM_T_82572:
   1679  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM2);
   1680  1.273   msaitoh 		if ((reg & SWSM2_LOCK) != 0) {
   1681  1.273   msaitoh 			CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
   1682  1.273   msaitoh 			force_clear_smbi = true;
   1683  1.273   msaitoh 		} else
   1684  1.273   msaitoh 			force_clear_smbi = false;
   1685  1.273   msaitoh 		break;
   1686  1.273   msaitoh 	default:
   1687  1.273   msaitoh 		force_clear_smbi = true;
   1688  1.273   msaitoh 		break;
   1689  1.273   msaitoh 	}
   1690  1.273   msaitoh 	if (force_clear_smbi) {
   1691  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   1692  1.273   msaitoh 		if ((reg & ~SWSM_SMBI) != 0)
   1693  1.273   msaitoh 			aprint_error_dev(sc->sc_dev,
   1694  1.273   msaitoh 			    "Please update the Bootagent\n");
   1695  1.273   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
   1696  1.273   msaitoh 	}
   1697  1.273   msaitoh 
   1698  1.112     gavan 	/*
   1699  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   1700  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   1701  1.112     gavan 	 * that no EEPROM is attached.
   1702  1.112     gavan 	 */
   1703  1.185   msaitoh 	/*
   1704  1.185   msaitoh 	 * Validate the EEPROM checksum. If the checksum fails, flag
   1705  1.185   msaitoh 	 * this for later, so we can fail future reads from the EEPROM.
   1706  1.185   msaitoh 	 */
   1707  1.185   msaitoh 	if (wm_validate_eeprom_checksum(sc)) {
   1708  1.169   msaitoh 		/*
   1709  1.185   msaitoh 		 * Read twice again because some PCI-e parts fail the
   1710  1.185   msaitoh 		 * first check due to the link being in sleep state.
   1711  1.169   msaitoh 		 */
   1712  1.185   msaitoh 		if (wm_validate_eeprom_checksum(sc))
   1713  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   1714  1.169   msaitoh 	}
   1715  1.185   msaitoh 
   1716  1.184   msaitoh 	/* Set device properties (macflags) */
   1717  1.183   msaitoh 	prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
   1718  1.112     gavan 
   1719  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   1720  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
   1721  1.247   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW) {
   1722  1.247   msaitoh 		aprint_verbose_dev(sc->sc_dev, "FLASH(HW)\n");
   1723  1.247   msaitoh 	} else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   1724  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "FLASH\n");
   1725  1.117   msaitoh 	} else {
   1726  1.112     gavan 		if (sc->sc_flags & WM_F_EEPROM_SPI)
   1727  1.112     gavan 			eetype = "SPI";
   1728  1.112     gavan 		else
   1729  1.112     gavan 			eetype = "MicroWire";
   1730  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1731  1.160  christos 		    "%u word (%d address bits) %s EEPROM\n",
   1732  1.158    cegger 		    1U << sc->sc_ee_addrbits,
   1733  1.112     gavan 		    sc->sc_ee_addrbits, eetype);
   1734  1.112     gavan 	}
   1735  1.112     gavan 
   1736  1.261   msaitoh 	switch (sc->sc_type) {
   1737  1.261   msaitoh 	case WM_T_82571:
   1738  1.261   msaitoh 	case WM_T_82572:
   1739  1.261   msaitoh 	case WM_T_82573:
   1740  1.261   msaitoh 	case WM_T_82574:
   1741  1.261   msaitoh 	case WM_T_82583:
   1742  1.261   msaitoh 	case WM_T_80003:
   1743  1.261   msaitoh 	case WM_T_ICH8:
   1744  1.261   msaitoh 	case WM_T_ICH9:
   1745  1.261   msaitoh 	case WM_T_ICH10:
   1746  1.261   msaitoh 	case WM_T_PCH:
   1747  1.261   msaitoh 	case WM_T_PCH2:
   1748  1.261   msaitoh 	case WM_T_PCH_LPT:
   1749  1.263   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   1750  1.261   msaitoh 			wm_get_hw_control(sc);
   1751  1.261   msaitoh 		break;
   1752  1.261   msaitoh 	default:
   1753  1.261   msaitoh 		break;
   1754  1.261   msaitoh 	}
   1755  1.261   msaitoh 	wm_get_wakeup(sc);
   1756  1.113     gavan 	/*
   1757  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   1758  1.113     gavan 	 * in device properties.
   1759  1.113     gavan 	 */
   1760  1.195    martin 	ea = prop_dictionary_get(dict, "mac-address");
   1761  1.115   thorpej 	if (ea != NULL) {
   1762  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   1763  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   1764  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   1765  1.115   thorpej 	} else {
   1766  1.210   msaitoh 		if (wm_read_mac_addr(sc, enaddr) != 0) {
   1767  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1768  1.160  christos 			    "unable to read Ethernet address\n");
   1769  1.210   msaitoh 			return;
   1770  1.210   msaitoh 		}
   1771   1.17   thorpej 	}
   1772   1.17   thorpej 
   1773  1.160  christos 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
   1774    1.1   thorpej 	    ether_sprintf(enaddr));
   1775    1.1   thorpej 
   1776    1.1   thorpej 	/*
   1777    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   1778    1.1   thorpej 	 * bits in the control registers based on their contents.
   1779    1.1   thorpej 	 */
   1780  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg1");
   1781  1.115   thorpej 	if (pn != NULL) {
   1782  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1783  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   1784  1.115   thorpej 	} else {
   1785  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
   1786  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
   1787  1.113     gavan 			return;
   1788  1.113     gavan 		}
   1789   1.51   thorpej 	}
   1790  1.115   thorpej 
   1791  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg2");
   1792  1.115   thorpej 	if (pn != NULL) {
   1793  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1794  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   1795  1.115   thorpej 	} else {
   1796  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
   1797  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
   1798  1.113     gavan 			return;
   1799  1.113     gavan 		}
   1800   1.51   thorpej 	}
   1801  1.115   thorpej 
   1802  1.203   msaitoh 	/* check for WM_F_WOL */
   1803  1.203   msaitoh 	switch (sc->sc_type) {
   1804  1.203   msaitoh 	case WM_T_82542_2_0:
   1805  1.203   msaitoh 	case WM_T_82542_2_1:
   1806  1.203   msaitoh 	case WM_T_82543:
   1807  1.203   msaitoh 		/* dummy? */
   1808  1.203   msaitoh 		eeprom_data = 0;
   1809  1.203   msaitoh 		apme_mask = EEPROM_CFG3_APME;
   1810  1.203   msaitoh 		break;
   1811  1.203   msaitoh 	case WM_T_82544:
   1812  1.203   msaitoh 		apme_mask = EEPROM_CFG2_82544_APM_EN;
   1813  1.203   msaitoh 		eeprom_data = cfg2;
   1814  1.203   msaitoh 		break;
   1815  1.203   msaitoh 	case WM_T_82546:
   1816  1.203   msaitoh 	case WM_T_82546_3:
   1817  1.203   msaitoh 	case WM_T_82571:
   1818  1.203   msaitoh 	case WM_T_82572:
   1819  1.203   msaitoh 	case WM_T_82573:
   1820  1.203   msaitoh 	case WM_T_82574:
   1821  1.203   msaitoh 	case WM_T_82583:
   1822  1.203   msaitoh 	case WM_T_80003:
   1823  1.203   msaitoh 	default:
   1824  1.203   msaitoh 		apme_mask = EEPROM_CFG3_APME;
   1825  1.203   msaitoh 		wm_read_eeprom(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
   1826  1.203   msaitoh 		    : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
   1827  1.203   msaitoh 		break;
   1828  1.203   msaitoh 	case WM_T_82575:
   1829  1.203   msaitoh 	case WM_T_82576:
   1830  1.203   msaitoh 	case WM_T_82580:
   1831  1.203   msaitoh 	case WM_T_82580ER:
   1832  1.228   msaitoh 	case WM_T_I350:
   1833  1.265   msaitoh 	case WM_T_I354: /* XXX ok? */
   1834  1.203   msaitoh 	case WM_T_ICH8:
   1835  1.203   msaitoh 	case WM_T_ICH9:
   1836  1.203   msaitoh 	case WM_T_ICH10:
   1837  1.203   msaitoh 	case WM_T_PCH:
   1838  1.221   msaitoh 	case WM_T_PCH2:
   1839  1.249   msaitoh 	case WM_T_PCH_LPT:
   1840  1.228   msaitoh 		/* XXX The funcid should be checked on some devices */
   1841  1.203   msaitoh 		apme_mask = WUC_APME;
   1842  1.203   msaitoh 		eeprom_data = CSR_READ(sc, WMREG_WUC);
   1843  1.203   msaitoh 		break;
   1844  1.203   msaitoh 	}
   1845  1.203   msaitoh 
   1846  1.203   msaitoh 	/* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
   1847  1.203   msaitoh 	if ((eeprom_data & apme_mask) != 0)
   1848  1.203   msaitoh 		sc->sc_flags |= WM_F_WOL;
   1849  1.203   msaitoh #ifdef WM_DEBUG
   1850  1.203   msaitoh 	if ((sc->sc_flags & WM_F_WOL) != 0)
   1851  1.203   msaitoh 		printf("WOL\n");
   1852  1.203   msaitoh #endif
   1853  1.203   msaitoh 
   1854  1.203   msaitoh 	/*
   1855  1.203   msaitoh 	 * XXX need special handling for some multiple port cards
   1856  1.203   msaitoh 	 * to disable a paticular port.
   1857  1.203   msaitoh 	 */
   1858  1.203   msaitoh 
   1859   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1860  1.182   msaitoh 		pn = prop_dictionary_get(dict, "i82543-swdpin");
   1861  1.115   thorpej 		if (pn != NULL) {
   1862  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1863  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   1864  1.115   thorpej 		} else {
   1865  1.113     gavan 			if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
   1866  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1867  1.160  christos 				    "unable to read SWDPIN\n");
   1868  1.113     gavan 				return;
   1869  1.113     gavan 			}
   1870   1.51   thorpej 		}
   1871   1.51   thorpej 	}
   1872    1.1   thorpej 
   1873    1.1   thorpej 	if (cfg1 & EEPROM_CFG1_ILOS)
   1874    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   1875   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1876    1.1   thorpej 		sc->sc_ctrl |=
   1877    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   1878    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1879    1.1   thorpej 		sc->sc_ctrl |=
   1880    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   1881    1.1   thorpej 		    CTRL_SWDPINS_SHIFT;
   1882    1.1   thorpej 	} else {
   1883    1.1   thorpej 		sc->sc_ctrl |=
   1884    1.1   thorpej 		    ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   1885    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1886    1.1   thorpej 	}
   1887    1.1   thorpej 
   1888    1.1   thorpej #if 0
   1889   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1890    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS0)
   1891    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   1892    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS1)
   1893    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   1894    1.1   thorpej 		sc->sc_ctrl_ext |=
   1895    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   1896    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1897    1.1   thorpej 		sc->sc_ctrl_ext |=
   1898    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   1899    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   1900    1.1   thorpej 	} else {
   1901    1.1   thorpej 		sc->sc_ctrl_ext |=
   1902    1.1   thorpej 		    ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   1903    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1904    1.1   thorpej 	}
   1905    1.1   thorpej #endif
   1906    1.1   thorpej 
   1907    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   1908    1.1   thorpej #if 0
   1909    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   1910    1.1   thorpej #endif
   1911    1.1   thorpej 
   1912    1.1   thorpej 	/*
   1913    1.1   thorpej 	 * Set up some register offsets that are different between
   1914   1.11   thorpej 	 * the i82542 and the i82543 and later chips.
   1915    1.1   thorpej 	 */
   1916   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1917    1.1   thorpej 		sc->sc_rdt_reg = WMREG_OLD_RDT0;
   1918    1.1   thorpej 		sc->sc_tdt_reg = WMREG_OLD_TDT;
   1919    1.1   thorpej 	} else {
   1920    1.1   thorpej 		sc->sc_rdt_reg = WMREG_RDT;
   1921    1.1   thorpej 		sc->sc_tdt_reg = WMREG_TDT;
   1922    1.1   thorpej 	}
   1923    1.1   thorpej 
   1924  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   1925  1.192   msaitoh 		uint16_t val;
   1926  1.192   msaitoh 
   1927  1.192   msaitoh 		/* Save the NVM K1 bit setting */
   1928  1.192   msaitoh 		wm_read_eeprom(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
   1929  1.192   msaitoh 
   1930  1.192   msaitoh 		if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
   1931  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 1;
   1932  1.192   msaitoh 		else
   1933  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 0;
   1934  1.192   msaitoh 	}
   1935  1.192   msaitoh 
   1936    1.1   thorpej 	/*
   1937  1.199   msaitoh 	 * Determine if we're TBI,GMII or SGMII mode, and initialize the
   1938    1.1   thorpej 	 * media structures accordingly.
   1939    1.1   thorpej 	 */
   1940  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   1941  1.190   msaitoh 	    || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
   1942  1.249   msaitoh 	    || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
   1943  1.249   msaitoh 	    || sc->sc_type == WM_T_82573
   1944  1.185   msaitoh 	    || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
   1945  1.139    bouyer 		/* STATUS_TBIMODE reserved/reused, can't rely on it */
   1946  1.191   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   1947  1.139    bouyer 	} else if (sc->sc_type < WM_T_82543 ||
   1948    1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   1949    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000T)
   1950  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1951  1.160  christos 			    "WARNING: TBIMODE set on 1000BASE-T product!\n");
   1952    1.1   thorpej 		wm_tbi_mediainit(sc);
   1953    1.1   thorpej 	} else {
   1954  1.199   msaitoh 		switch (sc->sc_type) {
   1955  1.199   msaitoh 		case WM_T_82575:
   1956  1.199   msaitoh 		case WM_T_82576:
   1957  1.199   msaitoh 		case WM_T_82580:
   1958  1.199   msaitoh 		case WM_T_82580ER:
   1959  1.228   msaitoh 		case WM_T_I350:
   1960  1.265   msaitoh 		case WM_T_I354:
   1961  1.247   msaitoh 		case WM_T_I210:
   1962  1.247   msaitoh 		case WM_T_I211:
   1963  1.199   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   1964  1.199   msaitoh 			switch (reg & CTRL_EXT_LINK_MODE_MASK) {
   1965  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_1000KX:
   1966  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "1000KX\n");
   1967  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   1968  1.199   msaitoh 				    reg | CTRL_EXT_I2C_ENA);
   1969  1.265   msaitoh 				panic("not supported yet\n");
   1970  1.199   msaitoh 				break;
   1971  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_SGMII:
   1972  1.265   msaitoh 				if (wm_sgmii_uses_mdio(sc)) {
   1973  1.265   msaitoh 					aprint_verbose_dev(sc->sc_dev,
   1974  1.265   msaitoh 					    "SGMII(MDIO)\n");
   1975  1.265   msaitoh 					sc->sc_flags |= WM_F_SGMII;
   1976  1.265   msaitoh 					wm_gmii_mediainit(sc,
   1977  1.265   msaitoh 					    wmp->wmp_product);
   1978  1.265   msaitoh 					break;
   1979  1.265   msaitoh 				}
   1980  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
   1981  1.265   msaitoh 				/*FALLTHROUGH*/
   1982  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_PCIE_SERDES:
   1983  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SERDES\n");
   1984  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   1985  1.199   msaitoh 				    reg | CTRL_EXT_I2C_ENA);
   1986  1.199   msaitoh 				panic("not supported yet\n");
   1987  1.199   msaitoh 				break;
   1988  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_GMII:
   1989  1.199   msaitoh 			default:
   1990  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   1991  1.199   msaitoh 				    reg & ~CTRL_EXT_I2C_ENA);
   1992  1.199   msaitoh 				wm_gmii_mediainit(sc, wmp->wmp_product);
   1993  1.199   msaitoh 				break;
   1994  1.199   msaitoh 			}
   1995  1.199   msaitoh 			break;
   1996  1.199   msaitoh 		default:
   1997  1.199   msaitoh 			if (wmp->wmp_flags & WMP_F_1000X)
   1998  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   1999  1.199   msaitoh 				    "WARNING: TBIMODE clear on 1000BASE-X product!\n");
   2000  1.199   msaitoh 			wm_gmii_mediainit(sc, wmp->wmp_product);
   2001  1.199   msaitoh 		}
   2002    1.1   thorpej 	}
   2003    1.1   thorpej 
   2004    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   2005  1.160  christos 	xname = device_xname(sc->sc_dev);
   2006  1.160  christos 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
   2007    1.1   thorpej 	ifp->if_softc = sc;
   2008    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   2009    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   2010  1.233   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   2011  1.232    bouyer 		ifp->if_start = wm_nq_start;
   2012  1.232    bouyer 	else
   2013  1.232    bouyer 		ifp->if_start = wm_start;
   2014    1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   2015    1.1   thorpej 	ifp->if_init = wm_init;
   2016    1.1   thorpej 	ifp->if_stop = wm_stop;
   2017   1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   2018    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   2019    1.1   thorpej 
   2020  1.187   msaitoh 	/* Check for jumbo frame */
   2021  1.187   msaitoh 	switch (sc->sc_type) {
   2022  1.187   msaitoh 	case WM_T_82573:
   2023  1.187   msaitoh 		/* XXX limited to 9234 if ASPM is disabled */
   2024  1.187   msaitoh 		wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
   2025  1.187   msaitoh 		if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
   2026  1.187   msaitoh 			sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2027  1.187   msaitoh 		break;
   2028  1.187   msaitoh 	case WM_T_82571:
   2029  1.187   msaitoh 	case WM_T_82572:
   2030  1.187   msaitoh 	case WM_T_82574:
   2031  1.199   msaitoh 	case WM_T_82575:
   2032  1.199   msaitoh 	case WM_T_82576:
   2033  1.199   msaitoh 	case WM_T_82580:
   2034  1.199   msaitoh 	case WM_T_82580ER:
   2035  1.228   msaitoh 	case WM_T_I350:
   2036  1.265   msaitoh 	case WM_T_I354: /* XXXX ok? */
   2037  1.247   msaitoh 	case WM_T_I210:
   2038  1.247   msaitoh 	case WM_T_I211:
   2039  1.187   msaitoh 	case WM_T_80003:
   2040  1.187   msaitoh 	case WM_T_ICH9:
   2041  1.187   msaitoh 	case WM_T_ICH10:
   2042  1.221   msaitoh 	case WM_T_PCH2:	/* PCH2 supports 9K frame size */
   2043  1.249   msaitoh 	case WM_T_PCH_LPT:
   2044  1.187   msaitoh 		/* XXX limited to 9234 */
   2045  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2046  1.187   msaitoh 		break;
   2047  1.190   msaitoh 	case WM_T_PCH:
   2048  1.190   msaitoh 		/* XXX limited to 4096 */
   2049  1.190   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2050  1.190   msaitoh 		break;
   2051  1.187   msaitoh 	case WM_T_82542_2_0:
   2052  1.187   msaitoh 	case WM_T_82542_2_1:
   2053  1.187   msaitoh 	case WM_T_82583:
   2054  1.187   msaitoh 	case WM_T_ICH8:
   2055  1.187   msaitoh 		/* No support for jumbo frame */
   2056  1.187   msaitoh 		break;
   2057  1.187   msaitoh 	default:
   2058  1.187   msaitoh 		/* ETHER_MAX_LEN_JUMBO */
   2059  1.187   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2060  1.187   msaitoh 		break;
   2061  1.187   msaitoh 	}
   2062   1.41       tls 
   2063    1.1   thorpej 	/*
   2064   1.11   thorpej 	 * If we're a i82543 or greater, we can support VLANs.
   2065    1.1   thorpej 	 */
   2066  1.233   msaitoh 	if (sc->sc_type >= WM_T_82543)
   2067    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   2068  1.172    darran 		    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   2069    1.1   thorpej 
   2070    1.1   thorpej 	/*
   2071    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   2072   1.11   thorpej 	 * on i82543 and later.
   2073    1.1   thorpej 	 */
   2074  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   2075    1.1   thorpej 		ifp->if_capabilities |=
   2076  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2077  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2078  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   2079  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   2080  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   2081  1.130      yamt 	}
   2082  1.130      yamt 
   2083  1.130      yamt 	/*
   2084  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   2085  1.130      yamt 	 *
   2086  1.130      yamt 	 *	82541GI (8086:1076) ... no
   2087  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   2088  1.130      yamt 	 */
   2089  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   2090  1.130      yamt 		ifp->if_capabilities |=
   2091  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   2092  1.130      yamt 	}
   2093    1.1   thorpej 
   2094  1.198   msaitoh 	/*
   2095   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   2096   1.99      matt 	 * TCP segmentation offload.
   2097   1.99      matt 	 */
   2098  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   2099   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   2100  1.131      yamt 	}
   2101  1.131      yamt 
   2102  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   2103  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   2104  1.131      yamt 	}
   2105   1.99      matt 
   2106  1.272     ozaki #ifdef WM_MPSAFE
   2107  1.272     ozaki 	sc->sc_txrx_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   2108  1.272     ozaki #else
   2109  1.272     ozaki 	sc->sc_txrx_lock = NULL;
   2110  1.272     ozaki #endif
   2111  1.272     ozaki 
   2112    1.1   thorpej 	/*
   2113    1.1   thorpej 	 * Attach the interface.
   2114    1.1   thorpej 	 */
   2115    1.1   thorpej 	if_attach(ifp);
   2116    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   2117  1.213   msaitoh 	ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
   2118  1.160  christos 	rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
   2119    1.1   thorpej 
   2120    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2121    1.1   thorpej 	/* Attach event counters. */
   2122    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   2123  1.160  christos 	    NULL, xname, "txsstall");
   2124    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   2125  1.160  christos 	    NULL, xname, "txdstall");
   2126   1.78   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
   2127  1.160  christos 	    NULL, xname, "txfifo_stall");
   2128    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
   2129  1.160  christos 	    NULL, xname, "txdw");
   2130    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
   2131  1.160  christos 	    NULL, xname, "txqe");
   2132    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   2133  1.160  christos 	    NULL, xname, "rxintr");
   2134    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   2135  1.160  christos 	    NULL, xname, "linkintr");
   2136    1.1   thorpej 
   2137    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   2138  1.160  christos 	    NULL, xname, "rxipsum");
   2139    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
   2140  1.160  christos 	    NULL, xname, "rxtusum");
   2141    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   2142  1.160  christos 	    NULL, xname, "txipsum");
   2143    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
   2144  1.160  christos 	    NULL, xname, "txtusum");
   2145  1.107      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
   2146  1.160  christos 	    NULL, xname, "txtusum6");
   2147    1.1   thorpej 
   2148   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
   2149  1.160  christos 	    NULL, xname, "txtso");
   2150  1.131      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
   2151  1.160  christos 	    NULL, xname, "txtso6");
   2152   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
   2153  1.160  christos 	    NULL, xname, "txtsopain");
   2154   1.99      matt 
   2155   1.75   thorpej 	for (i = 0; i < WM_NTXSEGS; i++) {
   2156  1.267  christos 		snprintf(wm_txseg_evcnt_names[i],
   2157  1.267  christos 		    sizeof(wm_txseg_evcnt_names[i]), "txseg%d", i);
   2158    1.2   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
   2159  1.160  christos 		    NULL, xname, wm_txseg_evcnt_names[i]);
   2160   1.75   thorpej 	}
   2161    1.2   thorpej 
   2162    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
   2163  1.160  christos 	    NULL, xname, "txdrop");
   2164    1.1   thorpej 
   2165    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
   2166  1.160  christos 	    NULL, xname, "tu");
   2167   1.71   thorpej 
   2168   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   2169  1.160  christos 	    NULL, xname, "tx_xoff");
   2170   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   2171  1.160  christos 	    NULL, xname, "tx_xon");
   2172   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   2173  1.160  christos 	    NULL, xname, "rx_xoff");
   2174   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   2175  1.160  christos 	    NULL, xname, "rx_xon");
   2176   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   2177  1.160  christos 	    NULL, xname, "rx_macctl");
   2178    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2179    1.1   thorpej 
   2180  1.203   msaitoh 	if (pmf_device_register(self, wm_suspend, wm_resume))
   2181  1.180   tsutsui 		pmf_class_network_register(self, ifp);
   2182  1.180   tsutsui 	else
   2183  1.149  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
   2184  1.123  jmcneill 
   2185    1.1   thorpej 	return;
   2186    1.1   thorpej 
   2187    1.1   thorpej 	/*
   2188    1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   2189    1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   2190    1.1   thorpej 	 */
   2191    1.1   thorpej  fail_5:
   2192    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   2193    1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   2194    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   2195    1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   2196    1.1   thorpej 	}
   2197    1.1   thorpej  fail_4:
   2198   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2199    1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   2200    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   2201    1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   2202    1.1   thorpej 	}
   2203    1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2204    1.1   thorpej  fail_3:
   2205    1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2206    1.1   thorpej  fail_2:
   2207  1.135  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2208  1.201   msaitoh 	    sc->sc_cd_size);
   2209    1.1   thorpej  fail_1:
   2210  1.201   msaitoh 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
   2211    1.1   thorpej  fail_0:
   2212    1.1   thorpej 	return;
   2213    1.1   thorpej }
   2214    1.1   thorpej 
   2215  1.201   msaitoh static int
   2216  1.201   msaitoh wm_detach(device_t self, int flags __unused)
   2217  1.201   msaitoh {
   2218  1.201   msaitoh 	struct wm_softc *sc = device_private(self);
   2219  1.201   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2220  1.272     ozaki 	int i;
   2221  1.272     ozaki #ifndef WM_MPSAFE
   2222  1.272     ozaki 	int s;
   2223  1.201   msaitoh 
   2224  1.201   msaitoh 	s = splnet();
   2225  1.272     ozaki #endif
   2226  1.201   msaitoh 	/* Stop the interface. Callouts are stopped in it. */
   2227  1.201   msaitoh 	wm_stop(ifp, 1);
   2228  1.272     ozaki 
   2229  1.272     ozaki #ifndef WM_MPSAFE
   2230  1.201   msaitoh 	splx(s);
   2231  1.272     ozaki #endif
   2232  1.201   msaitoh 
   2233  1.201   msaitoh 	pmf_device_deregister(self);
   2234  1.201   msaitoh 
   2235  1.201   msaitoh 	/* Tell the firmware about the release */
   2236  1.272     ozaki 	WM_LOCK(sc);
   2237  1.201   msaitoh 	wm_release_manageability(sc);
   2238  1.212  jakllsch 	wm_release_hw_control(sc);
   2239  1.272     ozaki 	WM_UNLOCK(sc);
   2240  1.201   msaitoh 
   2241  1.201   msaitoh 	mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2242  1.201   msaitoh 
   2243  1.201   msaitoh 	/* Delete all remaining media. */
   2244  1.201   msaitoh 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2245  1.201   msaitoh 
   2246  1.201   msaitoh 	ether_ifdetach(ifp);
   2247  1.201   msaitoh 	if_detach(ifp);
   2248  1.201   msaitoh 
   2249  1.201   msaitoh 
   2250  1.246  christos 	/* Unload RX dmamaps and free mbufs */
   2251  1.272     ozaki 	WM_LOCK(sc);
   2252  1.201   msaitoh 	wm_rxdrain(sc);
   2253  1.272     ozaki 	WM_UNLOCK(sc);
   2254  1.272     ozaki 	/* Must unlock here */
   2255  1.201   msaitoh 
   2256  1.201   msaitoh 	/* Free dmamap. It's the same as the end of the wm_attach() function */
   2257  1.201   msaitoh 	for (i = 0; i < WM_NRXDESC; i++) {
   2258  1.201   msaitoh 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   2259  1.201   msaitoh 			bus_dmamap_destroy(sc->sc_dmat,
   2260  1.201   msaitoh 			    sc->sc_rxsoft[i].rxs_dmamap);
   2261  1.201   msaitoh 	}
   2262  1.201   msaitoh 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2263  1.201   msaitoh 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   2264  1.201   msaitoh 			bus_dmamap_destroy(sc->sc_dmat,
   2265  1.201   msaitoh 			    sc->sc_txsoft[i].txs_dmamap);
   2266  1.201   msaitoh 	}
   2267  1.201   msaitoh 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2268  1.201   msaitoh 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2269  1.201   msaitoh 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2270  1.201   msaitoh 	    sc->sc_cd_size);
   2271  1.201   msaitoh 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
   2272  1.201   msaitoh 
   2273  1.201   msaitoh 	/* Disestablish the interrupt handler */
   2274  1.201   msaitoh 	if (sc->sc_ih != NULL) {
   2275  1.201   msaitoh 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
   2276  1.201   msaitoh 		sc->sc_ih = NULL;
   2277  1.201   msaitoh 	}
   2278  1.201   msaitoh 
   2279  1.212  jakllsch 	/* Unmap the registers */
   2280  1.201   msaitoh 	if (sc->sc_ss) {
   2281  1.201   msaitoh 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
   2282  1.201   msaitoh 		sc->sc_ss = 0;
   2283  1.201   msaitoh 	}
   2284  1.201   msaitoh 
   2285  1.212  jakllsch 	if (sc->sc_ios) {
   2286  1.212  jakllsch 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
   2287  1.212  jakllsch 		sc->sc_ios = 0;
   2288  1.212  jakllsch 	}
   2289  1.201   msaitoh 
   2290  1.272     ozaki 	if (sc->sc_txrx_lock)
   2291  1.272     ozaki 		mutex_obj_free(sc->sc_txrx_lock);
   2292  1.272     ozaki 
   2293  1.201   msaitoh 	return 0;
   2294  1.201   msaitoh }
   2295  1.201   msaitoh 
   2296    1.1   thorpej /*
   2297   1.86   thorpej  * wm_tx_offload:
   2298    1.1   thorpej  *
   2299    1.1   thorpej  *	Set up TCP/IP checksumming parameters for the
   2300    1.1   thorpej  *	specified packet.
   2301    1.1   thorpej  */
   2302    1.1   thorpej static int
   2303   1.86   thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   2304   1.65   tsutsui     uint8_t *fieldsp)
   2305    1.1   thorpej {
   2306    1.4   thorpej 	struct mbuf *m0 = txs->txs_mbuf;
   2307    1.1   thorpej 	struct livengood_tcpip_ctxdesc *t;
   2308   1.98   thorpej 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   2309  1.131      yamt 	uint32_t ipcse;
   2310   1.13   thorpej 	struct ether_header *eh;
   2311    1.1   thorpej 	int offset, iphl;
   2312   1.98   thorpej 	uint8_t fields;
   2313    1.1   thorpej 
   2314    1.1   thorpej 	/*
   2315    1.1   thorpej 	 * XXX It would be nice if the mbuf pkthdr had offset
   2316    1.1   thorpej 	 * fields for the protocol headers.
   2317    1.1   thorpej 	 */
   2318    1.1   thorpej 
   2319   1.13   thorpej 	eh = mtod(m0, struct ether_header *);
   2320   1.13   thorpej 	switch (htons(eh->ether_type)) {
   2321   1.13   thorpej 	case ETHERTYPE_IP:
   2322  1.107      yamt 	case ETHERTYPE_IPV6:
   2323   1.13   thorpej 		offset = ETHER_HDR_LEN;
   2324   1.35   thorpej 		break;
   2325   1.35   thorpej 
   2326   1.35   thorpej 	case ETHERTYPE_VLAN:
   2327   1.35   thorpej 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   2328   1.13   thorpej 		break;
   2329   1.13   thorpej 
   2330   1.13   thorpej 	default:
   2331   1.13   thorpej 		/*
   2332   1.13   thorpej 		 * Don't support this protocol or encapsulation.
   2333   1.13   thorpej 		 */
   2334   1.13   thorpej 		*fieldsp = 0;
   2335   1.13   thorpej 		*cmdp = 0;
   2336  1.194   msaitoh 		return 0;
   2337   1.13   thorpej 	}
   2338    1.1   thorpej 
   2339  1.107      yamt 	if ((m0->m_pkthdr.csum_flags &
   2340  1.107      yamt 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
   2341  1.107      yamt 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   2342  1.107      yamt 	} else {
   2343  1.107      yamt 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   2344  1.107      yamt 	}
   2345  1.131      yamt 	ipcse = offset + iphl - 1;
   2346    1.1   thorpej 
   2347   1.98   thorpej 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   2348   1.98   thorpej 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   2349   1.98   thorpej 	seg = 0;
   2350   1.98   thorpej 	fields = 0;
   2351   1.98   thorpej 
   2352  1.131      yamt 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   2353   1.99      matt 		int hlen = offset + iphl;
   2354  1.132   thorpej 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   2355  1.131      yamt 
   2356   1.99      matt 		if (__predict_false(m0->m_len <
   2357   1.99      matt 				    (hlen + sizeof(struct tcphdr)))) {
   2358   1.99      matt 			/*
   2359   1.99      matt 			 * TCP/IP headers are not in the first mbuf; we need
   2360   1.99      matt 			 * to do this the slow and painful way.  Let's just
   2361   1.99      matt 			 * hope this doesn't happen very often.
   2362   1.99      matt 			 */
   2363   1.99      matt 			struct tcphdr th;
   2364   1.99      matt 
   2365   1.99      matt 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   2366   1.99      matt 
   2367   1.99      matt 			m_copydata(m0, hlen, sizeof(th), &th);
   2368  1.131      yamt 			if (v4) {
   2369  1.131      yamt 				struct ip ip;
   2370   1.99      matt 
   2371  1.131      yamt 				m_copydata(m0, offset, sizeof(ip), &ip);
   2372  1.131      yamt 				ip.ip_len = 0;
   2373  1.131      yamt 				m_copyback(m0,
   2374  1.131      yamt 				    offset + offsetof(struct ip, ip_len),
   2375  1.131      yamt 				    sizeof(ip.ip_len), &ip.ip_len);
   2376  1.131      yamt 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   2377  1.131      yamt 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   2378  1.131      yamt 			} else {
   2379  1.131      yamt 				struct ip6_hdr ip6;
   2380   1.99      matt 
   2381  1.131      yamt 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   2382  1.131      yamt 				ip6.ip6_plen = 0;
   2383  1.131      yamt 				m_copyback(m0,
   2384  1.131      yamt 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   2385  1.131      yamt 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   2386  1.131      yamt 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   2387  1.131      yamt 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   2388  1.131      yamt 			}
   2389   1.99      matt 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   2390   1.99      matt 			    sizeof(th.th_sum), &th.th_sum);
   2391   1.99      matt 
   2392   1.99      matt 			hlen += th.th_off << 2;
   2393   1.99      matt 		} else {
   2394   1.99      matt 			/*
   2395   1.99      matt 			 * TCP/IP headers are in the first mbuf; we can do
   2396   1.99      matt 			 * this the easy way.
   2397   1.99      matt 			 */
   2398  1.131      yamt 			struct tcphdr *th;
   2399   1.99      matt 
   2400  1.131      yamt 			if (v4) {
   2401  1.131      yamt 				struct ip *ip =
   2402  1.135  christos 				    (void *)(mtod(m0, char *) + offset);
   2403  1.135  christos 				th = (void *)(mtod(m0, char *) + hlen);
   2404  1.131      yamt 
   2405  1.131      yamt 				ip->ip_len = 0;
   2406  1.131      yamt 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   2407  1.131      yamt 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   2408  1.131      yamt 			} else {
   2409  1.131      yamt 				struct ip6_hdr *ip6 =
   2410  1.131      yamt 				    (void *)(mtod(m0, char *) + offset);
   2411  1.131      yamt 				th = (void *)(mtod(m0, char *) + hlen);
   2412  1.131      yamt 
   2413  1.131      yamt 				ip6->ip6_plen = 0;
   2414  1.131      yamt 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   2415  1.131      yamt 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   2416  1.131      yamt 			}
   2417   1.99      matt 			hlen += th->th_off << 2;
   2418   1.99      matt 		}
   2419   1.99      matt 
   2420  1.131      yamt 		if (v4) {
   2421  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   2422  1.131      yamt 			cmdlen |= WTX_TCPIP_CMD_IP;
   2423  1.131      yamt 		} else {
   2424  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   2425  1.131      yamt 			ipcse = 0;
   2426  1.131      yamt 		}
   2427   1.99      matt 		cmd |= WTX_TCPIP_CMD_TSE;
   2428  1.131      yamt 		cmdlen |= WTX_TCPIP_CMD_TSE |
   2429   1.99      matt 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   2430   1.99      matt 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   2431   1.99      matt 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   2432   1.99      matt 	}
   2433   1.99      matt 
   2434   1.13   thorpej 	/*
   2435   1.13   thorpej 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   2436   1.13   thorpej 	 * offload feature, if we load the context descriptor, we
   2437   1.13   thorpej 	 * MUST provide valid values for IPCSS and TUCSS fields.
   2438   1.13   thorpej 	 */
   2439   1.13   thorpej 
   2440   1.87   thorpej 	ipcs = WTX_TCPIP_IPCSS(offset) |
   2441   1.87   thorpej 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   2442  1.131      yamt 	    WTX_TCPIP_IPCSE(ipcse);
   2443   1.99      matt 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
   2444    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txipsum);
   2445   1.65   tsutsui 		fields |= WTX_IXSM;
   2446   1.13   thorpej 	}
   2447    1.1   thorpej 
   2448    1.1   thorpej 	offset += iphl;
   2449    1.1   thorpej 
   2450   1.99      matt 	if (m0->m_pkthdr.csum_flags &
   2451   1.99      matt 	    (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
   2452    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   2453   1.65   tsutsui 		fields |= WTX_TXSM;
   2454   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   2455  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   2456  1.107      yamt 		    M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   2457  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2458  1.107      yamt 	} else if ((m0->m_pkthdr.csum_flags &
   2459  1.131      yamt 	    (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
   2460  1.107      yamt 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   2461  1.107      yamt 		fields |= WTX_TXSM;
   2462  1.107      yamt 		tucs = WTX_TCPIP_TUCSS(offset) |
   2463  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   2464  1.107      yamt 		    M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   2465  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2466   1.13   thorpej 	} else {
   2467   1.13   thorpej 		/* Just initialize it to a valid TCP context. */
   2468   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   2469   1.13   thorpej 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   2470   1.65   tsutsui 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2471   1.13   thorpej 	}
   2472    1.1   thorpej 
   2473   1.87   thorpej 	/* Fill in the context descriptor. */
   2474   1.87   thorpej 	t = (struct livengood_tcpip_ctxdesc *)
   2475   1.87   thorpej 	    &sc->sc_txdescs[sc->sc_txnext];
   2476   1.87   thorpej 	t->tcpip_ipcs = htole32(ipcs);
   2477   1.87   thorpej 	t->tcpip_tucs = htole32(tucs);
   2478   1.98   thorpej 	t->tcpip_cmdlen = htole32(cmdlen);
   2479   1.98   thorpej 	t->tcpip_seg = htole32(seg);
   2480   1.87   thorpej 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   2481    1.5   thorpej 
   2482   1.87   thorpej 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   2483   1.87   thorpej 	txs->txs_ndesc++;
   2484    1.1   thorpej 
   2485   1.98   thorpej 	*cmdp = cmd;
   2486    1.1   thorpej 	*fieldsp = fields;
   2487    1.1   thorpej 
   2488  1.194   msaitoh 	return 0;
   2489    1.1   thorpej }
   2490    1.1   thorpej 
   2491   1.75   thorpej static void
   2492   1.75   thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   2493   1.75   thorpej {
   2494   1.75   thorpej 	struct mbuf *m;
   2495   1.75   thorpej 	int i;
   2496   1.75   thorpej 
   2497  1.160  christos 	log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
   2498   1.75   thorpej 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   2499   1.84   thorpej 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   2500  1.160  christos 		    "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
   2501   1.75   thorpej 		    m->m_data, m->m_len, m->m_flags);
   2502  1.160  christos 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
   2503   1.84   thorpej 	    i, i == 1 ? "" : "s");
   2504   1.75   thorpej }
   2505   1.75   thorpej 
   2506    1.1   thorpej /*
   2507   1.78   thorpej  * wm_82547_txfifo_stall:
   2508   1.78   thorpej  *
   2509   1.78   thorpej  *	Callout used to wait for the 82547 Tx FIFO to drain,
   2510   1.78   thorpej  *	reset the FIFO pointers, and restart packet transmission.
   2511   1.78   thorpej  */
   2512   1.78   thorpej static void
   2513   1.78   thorpej wm_82547_txfifo_stall(void *arg)
   2514   1.78   thorpej {
   2515   1.78   thorpej 	struct wm_softc *sc = arg;
   2516  1.272     ozaki #ifndef WM_MPSAFE
   2517   1.78   thorpej 	int s;
   2518   1.78   thorpej 
   2519   1.78   thorpej 	s = splnet();
   2520  1.272     ozaki #endif
   2521  1.272     ozaki 	WM_LOCK(sc);
   2522  1.272     ozaki 
   2523  1.272     ozaki 	if (sc->sc_stopping)
   2524  1.272     ozaki 		goto out;
   2525   1.78   thorpej 
   2526   1.78   thorpej 	if (sc->sc_txfifo_stall) {
   2527   1.78   thorpej 		if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
   2528   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   2529   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   2530   1.78   thorpej 			/*
   2531   1.78   thorpej 			 * Packets have drained.  Stop transmitter, reset
   2532   1.78   thorpej 			 * FIFO pointers, restart transmitter, and kick
   2533   1.78   thorpej 			 * the packet queue.
   2534   1.78   thorpej 			 */
   2535   1.78   thorpej 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   2536   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   2537   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
   2538   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
   2539   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
   2540   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
   2541   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   2542   1.78   thorpej 			CSR_WRITE_FLUSH(sc);
   2543   1.78   thorpej 
   2544   1.78   thorpej 			sc->sc_txfifo_head = 0;
   2545   1.78   thorpej 			sc->sc_txfifo_stall = 0;
   2546  1.272     ozaki 			wm_start_locked(&sc->sc_ethercom.ec_if);
   2547   1.78   thorpej 		} else {
   2548   1.78   thorpej 			/*
   2549   1.78   thorpej 			 * Still waiting for packets to drain; try again in
   2550   1.78   thorpej 			 * another tick.
   2551   1.78   thorpej 			 */
   2552   1.78   thorpej 			callout_schedule(&sc->sc_txfifo_ch, 1);
   2553   1.78   thorpej 		}
   2554   1.78   thorpej 	}
   2555   1.78   thorpej 
   2556  1.272     ozaki out:
   2557  1.272     ozaki 	WM_UNLOCK(sc);
   2558  1.272     ozaki #ifndef WM_MPSAFE
   2559   1.78   thorpej 	splx(s);
   2560  1.272     ozaki #endif
   2561   1.78   thorpej }
   2562   1.78   thorpej 
   2563  1.221   msaitoh static void
   2564  1.221   msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, int on)
   2565  1.221   msaitoh {
   2566  1.221   msaitoh 	uint32_t reg;
   2567  1.221   msaitoh 
   2568  1.221   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   2569  1.221   msaitoh 
   2570  1.221   msaitoh 	if (on != 0)
   2571  1.221   msaitoh 		reg |= EXTCNFCTR_GATE_PHY_CFG;
   2572  1.221   msaitoh 	else
   2573  1.221   msaitoh 		reg &= ~EXTCNFCTR_GATE_PHY_CFG;
   2574  1.221   msaitoh 
   2575  1.221   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   2576  1.221   msaitoh }
   2577  1.221   msaitoh 
   2578   1.78   thorpej /*
   2579   1.78   thorpej  * wm_82547_txfifo_bugchk:
   2580   1.78   thorpej  *
   2581   1.78   thorpej  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   2582   1.78   thorpej  *	prevent enqueueing a packet that would wrap around the end
   2583   1.78   thorpej  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   2584   1.78   thorpej  *
   2585   1.78   thorpej  *	We do this by checking the amount of space before the end
   2586   1.78   thorpej  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   2587   1.78   thorpej  *	the Tx FIFO, wait for all remaining packets to drain, reset
   2588   1.78   thorpej  *	the internal FIFO pointers to the beginning, and restart
   2589   1.78   thorpej  *	transmission on the interface.
   2590   1.78   thorpej  */
   2591   1.78   thorpej #define	WM_FIFO_HDR		0x10
   2592   1.78   thorpej #define	WM_82547_PAD_LEN	0x3e0
   2593   1.78   thorpej static int
   2594   1.78   thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   2595   1.78   thorpej {
   2596   1.78   thorpej 	int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
   2597   1.78   thorpej 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   2598   1.78   thorpej 
   2599   1.78   thorpej 	/* Just return if already stalled. */
   2600   1.78   thorpej 	if (sc->sc_txfifo_stall)
   2601  1.194   msaitoh 		return 1;
   2602   1.78   thorpej 
   2603   1.78   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   2604   1.78   thorpej 		/* Stall only occurs in half-duplex mode. */
   2605   1.78   thorpej 		goto send_packet;
   2606   1.78   thorpej 	}
   2607   1.78   thorpej 
   2608   1.78   thorpej 	if (len >= WM_82547_PAD_LEN + space) {
   2609   1.78   thorpej 		sc->sc_txfifo_stall = 1;
   2610   1.78   thorpej 		callout_schedule(&sc->sc_txfifo_ch, 1);
   2611  1.194   msaitoh 		return 1;
   2612   1.78   thorpej 	}
   2613   1.78   thorpej 
   2614   1.78   thorpej  send_packet:
   2615   1.78   thorpej 	sc->sc_txfifo_head += len;
   2616   1.78   thorpej 	if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
   2617   1.78   thorpej 		sc->sc_txfifo_head -= sc->sc_txfifo_size;
   2618   1.78   thorpej 
   2619  1.194   msaitoh 	return 0;
   2620   1.78   thorpej }
   2621   1.78   thorpej 
   2622   1.78   thorpej /*
   2623    1.1   thorpej  * wm_start:		[ifnet interface function]
   2624    1.1   thorpej  *
   2625    1.1   thorpej  *	Start packet transmission on the interface.
   2626    1.1   thorpej  */
   2627   1.47   thorpej static void
   2628    1.1   thorpej wm_start(struct ifnet *ifp)
   2629    1.1   thorpej {
   2630    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2631  1.272     ozaki 
   2632  1.272     ozaki 	WM_LOCK(sc);
   2633  1.272     ozaki 	if (!sc->sc_stopping)
   2634  1.272     ozaki 		wm_start_locked(ifp);
   2635  1.272     ozaki 	WM_UNLOCK(sc);
   2636  1.272     ozaki }
   2637  1.272     ozaki 
   2638  1.272     ozaki static void
   2639  1.272     ozaki wm_start_locked(struct ifnet *ifp)
   2640  1.272     ozaki {
   2641  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   2642   1.30    itojun 	struct mbuf *m0;
   2643   1.30    itojun 	struct m_tag *mtag;
   2644    1.1   thorpej 	struct wm_txsoft *txs;
   2645    1.1   thorpej 	bus_dmamap_t dmamap;
   2646   1.99      matt 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   2647   1.80   thorpej 	bus_addr_t curaddr;
   2648   1.80   thorpej 	bus_size_t seglen, curlen;
   2649   1.65   tsutsui 	uint32_t cksumcmd;
   2650   1.65   tsutsui 	uint8_t cksumfields;
   2651    1.1   thorpej 
   2652  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   2653  1.272     ozaki 
   2654    1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   2655    1.1   thorpej 		return;
   2656    1.1   thorpej 
   2657    1.1   thorpej 	/*
   2658    1.1   thorpej 	 * Remember the previous number of free descriptors.
   2659    1.1   thorpej 	 */
   2660    1.1   thorpej 	ofree = sc->sc_txfree;
   2661    1.1   thorpej 
   2662    1.1   thorpej 	/*
   2663    1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   2664    1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   2665    1.1   thorpej 	 * descriptors.
   2666    1.1   thorpej 	 */
   2667    1.1   thorpej 	for (;;) {
   2668  1.272     ozaki 		m0 = NULL;
   2669    1.1   thorpej 
   2670    1.1   thorpej 		/* Get a work queue entry. */
   2671   1.74      tron 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   2672   1.10   thorpej 			wm_txintr(sc);
   2673   1.10   thorpej 			if (sc->sc_txsfree == 0) {
   2674   1.10   thorpej 				DPRINTF(WM_DEBUG_TX,
   2675   1.10   thorpej 				    ("%s: TX: no free job descriptors\n",
   2676  1.160  christos 					device_xname(sc->sc_dev)));
   2677   1.10   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   2678   1.10   thorpej 				break;
   2679   1.10   thorpej 			}
   2680    1.1   thorpej 		}
   2681    1.1   thorpej 
   2682  1.272     ozaki 		/* Grab a packet off the queue. */
   2683  1.272     ozaki 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   2684  1.272     ozaki 		if (m0 == NULL)
   2685  1.272     ozaki 			break;
   2686  1.272     ozaki 
   2687  1.272     ozaki 		DPRINTF(WM_DEBUG_TX,
   2688  1.272     ozaki 		    ("%s: TX: have packet to transmit: %p\n",
   2689  1.272     ozaki 		    device_xname(sc->sc_dev), m0));
   2690  1.272     ozaki 
   2691    1.1   thorpej 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   2692    1.1   thorpej 		dmamap = txs->txs_dmamap;
   2693    1.1   thorpej 
   2694  1.131      yamt 		use_tso = (m0->m_pkthdr.csum_flags &
   2695  1.131      yamt 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   2696   1.99      matt 
   2697   1.99      matt 		/*
   2698   1.99      matt 		 * So says the Linux driver:
   2699   1.99      matt 		 * The controller does a simple calculation to make sure
   2700   1.99      matt 		 * there is enough room in the FIFO before initiating the
   2701   1.99      matt 		 * DMA for each buffer.  The calc is:
   2702   1.99      matt 		 *	4 = ceil(buffer len / MSS)
   2703   1.99      matt 		 * To make sure we don't overrun the FIFO, adjust the max
   2704   1.99      matt 		 * buffer len if the MSS drops.
   2705   1.99      matt 		 */
   2706   1.99      matt 		dmamap->dm_maxsegsz =
   2707   1.99      matt 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   2708   1.99      matt 		    ? m0->m_pkthdr.segsz << 2
   2709   1.99      matt 		    : WTX_MAX_LEN;
   2710   1.99      matt 
   2711    1.1   thorpej 		/*
   2712    1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   2713    1.1   thorpej 		 * didn't fit in the allotted number of segments, or we
   2714    1.1   thorpej 		 * were short on resources.  For the too-many-segments
   2715    1.1   thorpej 		 * case, we simply report an error and drop the packet,
   2716    1.1   thorpej 		 * since we can't sanely copy a jumbo packet to a single
   2717    1.1   thorpej 		 * buffer.
   2718    1.1   thorpej 		 */
   2719    1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   2720    1.1   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   2721    1.1   thorpej 		if (error) {
   2722    1.1   thorpej 			if (error == EFBIG) {
   2723    1.1   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   2724   1.84   thorpej 				log(LOG_ERR, "%s: Tx packet consumes too many "
   2725    1.1   thorpej 				    "DMA segments, dropping...\n",
   2726  1.160  christos 				    device_xname(sc->sc_dev));
   2727   1.75   thorpej 				wm_dump_mbuf_chain(sc, m0);
   2728    1.1   thorpej 				m_freem(m0);
   2729    1.1   thorpej 				continue;
   2730    1.1   thorpej 			}
   2731    1.1   thorpej 			/*
   2732    1.1   thorpej 			 * Short on resources, just stop for now.
   2733    1.1   thorpej 			 */
   2734    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2735    1.1   thorpej 			    ("%s: TX: dmamap load failed: %d\n",
   2736  1.160  christos 			    device_xname(sc->sc_dev), error));
   2737    1.1   thorpej 			break;
   2738    1.1   thorpej 		}
   2739    1.1   thorpej 
   2740   1.80   thorpej 		segs_needed = dmamap->dm_nsegs;
   2741   1.99      matt 		if (use_tso) {
   2742   1.99      matt 			/* For sentinel descriptor; see below. */
   2743   1.99      matt 			segs_needed++;
   2744   1.99      matt 		}
   2745   1.80   thorpej 
   2746    1.1   thorpej 		/*
   2747    1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   2748    1.1   thorpej 		 * the packet.  Note, we always reserve one descriptor
   2749    1.1   thorpej 		 * at the end of the ring due to the semantics of the
   2750    1.1   thorpej 		 * TDT register, plus one more in the event we need
   2751   1.87   thorpej 		 * to load offload context.
   2752    1.1   thorpej 		 */
   2753   1.80   thorpej 		if (segs_needed > sc->sc_txfree - 2) {
   2754    1.1   thorpej 			/*
   2755    1.1   thorpej 			 * Not enough free descriptors to transmit this
   2756    1.1   thorpej 			 * packet.  We haven't committed anything yet,
   2757    1.1   thorpej 			 * so just unload the DMA map, put the packet
   2758    1.1   thorpej 			 * pack on the queue, and punt.  Notify the upper
   2759    1.1   thorpej 			 * layer that there are no more slots left.
   2760    1.1   thorpej 			 */
   2761    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2762  1.104      ross 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   2763  1.160  christos 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   2764  1.160  christos 			    segs_needed, sc->sc_txfree - 1));
   2765    1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2766    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2767    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   2768    1.1   thorpej 			break;
   2769    1.1   thorpej 		}
   2770    1.1   thorpej 
   2771   1.78   thorpej 		/*
   2772   1.78   thorpej 		 * Check for 82547 Tx FIFO bug.  We need to do this
   2773   1.78   thorpej 		 * once we know we can transmit the packet, since we
   2774   1.78   thorpej 		 * do some internal FIFO space accounting here.
   2775   1.78   thorpej 		 */
   2776   1.78   thorpej 		if (sc->sc_type == WM_T_82547 &&
   2777   1.78   thorpej 		    wm_82547_txfifo_bugchk(sc, m0)) {
   2778   1.78   thorpej 			DPRINTF(WM_DEBUG_TX,
   2779   1.78   thorpej 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   2780  1.160  christos 			    device_xname(sc->sc_dev)));
   2781   1.78   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2782   1.78   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2783   1.78   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
   2784   1.78   thorpej 			break;
   2785   1.78   thorpej 		}
   2786   1.78   thorpej 
   2787    1.1   thorpej 		/*
   2788    1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   2789    1.1   thorpej 		 */
   2790    1.1   thorpej 
   2791    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2792   1.80   thorpej 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   2793  1.160  christos 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   2794    1.1   thorpej 
   2795    1.2   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   2796    1.1   thorpej 
   2797    1.1   thorpej 		/*
   2798    1.4   thorpej 		 * Store a pointer to the packet so that we can free it
   2799    1.4   thorpej 		 * later.
   2800    1.4   thorpej 		 *
   2801    1.4   thorpej 		 * Initially, we consider the number of descriptors the
   2802    1.4   thorpej 		 * packet uses the number of DMA segments.  This may be
   2803    1.4   thorpej 		 * incremented by 1 if we do checksum offload (a descriptor
   2804    1.4   thorpej 		 * is used to set the checksum context).
   2805    1.4   thorpej 		 */
   2806    1.4   thorpej 		txs->txs_mbuf = m0;
   2807    1.6   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   2808   1.80   thorpej 		txs->txs_ndesc = segs_needed;
   2809    1.4   thorpej 
   2810   1.86   thorpej 		/* Set up offload parameters for this packet. */
   2811    1.1   thorpej 		if (m0->m_pkthdr.csum_flags &
   2812  1.131      yamt 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   2813  1.131      yamt 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   2814  1.107      yamt 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   2815   1.86   thorpej 			if (wm_tx_offload(sc, txs, &cksumcmd,
   2816   1.86   thorpej 					  &cksumfields) != 0) {
   2817    1.1   thorpej 				/* Error message already displayed. */
   2818    1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   2819    1.1   thorpej 				continue;
   2820    1.1   thorpej 			}
   2821    1.1   thorpej 		} else {
   2822    1.1   thorpej 			cksumcmd = 0;
   2823    1.1   thorpej 			cksumfields = 0;
   2824    1.1   thorpej 		}
   2825    1.1   thorpej 
   2826   1.98   thorpej 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   2827    1.6   thorpej 
   2828   1.81   thorpej 		/* Sync the DMA map. */
   2829   1.81   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2830   1.81   thorpej 		    BUS_DMASYNC_PREWRITE);
   2831   1.81   thorpej 
   2832    1.1   thorpej 		/*
   2833    1.1   thorpej 		 * Initialize the transmit descriptor.
   2834    1.1   thorpej 		 */
   2835    1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   2836   1.80   thorpej 		     seg < dmamap->dm_nsegs; seg++) {
   2837   1.80   thorpej 			for (seglen = dmamap->dm_segs[seg].ds_len,
   2838   1.80   thorpej 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   2839   1.80   thorpej 			     seglen != 0;
   2840   1.80   thorpej 			     curaddr += curlen, seglen -= curlen,
   2841   1.80   thorpej 			     nexttx = WM_NEXTTX(sc, nexttx)) {
   2842   1.80   thorpej 				curlen = seglen;
   2843   1.80   thorpej 
   2844   1.99      matt 				/*
   2845   1.99      matt 				 * So says the Linux driver:
   2846   1.99      matt 				 * Work around for premature descriptor
   2847   1.99      matt 				 * write-backs in TSO mode.  Append a
   2848   1.99      matt 				 * 4-byte sentinel descriptor.
   2849   1.99      matt 				 */
   2850   1.99      matt 				if (use_tso &&
   2851   1.99      matt 				    seg == dmamap->dm_nsegs - 1 &&
   2852   1.99      matt 				    curlen > 8)
   2853   1.99      matt 					curlen -= 4;
   2854   1.99      matt 
   2855   1.80   thorpej 				wm_set_dma_addr(
   2856   1.80   thorpej 				    &sc->sc_txdescs[nexttx].wtx_addr,
   2857   1.80   thorpej 				    curaddr);
   2858   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_cmdlen =
   2859   1.80   thorpej 				    htole32(cksumcmd | curlen);
   2860   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
   2861   1.80   thorpej 				    0;
   2862   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
   2863   1.80   thorpej 				    cksumfields;
   2864   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   2865   1.80   thorpej 				lasttx = nexttx;
   2866    1.1   thorpej 
   2867   1.80   thorpej 				DPRINTF(WM_DEBUG_TX,
   2868  1.236   msaitoh 				    ("%s: TX: desc %d: low %#" PRIx64 ", "
   2869  1.214       jym 				     "len %#04zx\n",
   2870  1.160  christos 				    device_xname(sc->sc_dev), nexttx,
   2871  1.236   msaitoh 				    (uint64_t)curaddr, curlen));
   2872   1.80   thorpej 			}
   2873    1.1   thorpej 		}
   2874   1.59  christos 
   2875   1.59  christos 		KASSERT(lasttx != -1);
   2876    1.1   thorpej 
   2877    1.1   thorpej 		/*
   2878    1.1   thorpej 		 * Set up the command byte on the last descriptor of
   2879    1.1   thorpej 		 * the packet.  If we're in the interrupt delay window,
   2880    1.1   thorpej 		 * delay the interrupt.
   2881    1.1   thorpej 		 */
   2882    1.1   thorpej 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2883   1.98   thorpej 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   2884    1.1   thorpej 
   2885    1.1   thorpej 		/*
   2886    1.1   thorpej 		 * If VLANs are enabled and the packet has a VLAN tag, set
   2887    1.1   thorpej 		 * up the descriptor to encapsulate the packet for us.
   2888    1.1   thorpej 		 *
   2889    1.1   thorpej 		 * This is only valid on the last descriptor of the packet.
   2890    1.1   thorpej 		 */
   2891   1.94  jdolecek 		if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   2892    1.1   thorpej 			sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2893    1.1   thorpej 			    htole32(WTX_CMD_VLE);
   2894   1.65   tsutsui 			sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
   2895   1.94  jdolecek 			    = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   2896    1.1   thorpej 		}
   2897    1.1   thorpej 
   2898    1.6   thorpej 		txs->txs_lastdesc = lasttx;
   2899    1.6   thorpej 
   2900    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2901  1.160  christos 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   2902  1.160  christos 		    device_xname(sc->sc_dev),
   2903   1.65   tsutsui 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   2904    1.1   thorpej 
   2905    1.1   thorpej 		/* Sync the descriptors we're using. */
   2906   1.80   thorpej 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   2907    1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2908    1.1   thorpej 
   2909    1.1   thorpej 		/* Give the packet to the chip. */
   2910    1.1   thorpej 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   2911    1.1   thorpej 
   2912    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2913  1.160  christos 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   2914    1.1   thorpej 
   2915    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2916    1.1   thorpej 		    ("%s: TX: finished transmitting packet, job %d\n",
   2917  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   2918    1.1   thorpej 
   2919    1.1   thorpej 		/* Advance the tx pointer. */
   2920    1.4   thorpej 		sc->sc_txfree -= txs->txs_ndesc;
   2921    1.1   thorpej 		sc->sc_txnext = nexttx;
   2922    1.1   thorpej 
   2923    1.1   thorpej 		sc->sc_txsfree--;
   2924   1.74      tron 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   2925    1.1   thorpej 
   2926    1.1   thorpej 		/* Pass the packet to any BPF listeners. */
   2927  1.206     joerg 		bpf_mtap(ifp, m0);
   2928    1.1   thorpej 	}
   2929    1.1   thorpej 
   2930  1.272     ozaki 	if (m0 != NULL) {
   2931  1.272     ozaki 		ifp->if_flags |= IFF_OACTIVE;
   2932  1.272     ozaki 		WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   2933  1.272     ozaki 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n", __func__));
   2934  1.272     ozaki 		m_freem(m0);
   2935  1.272     ozaki 	}
   2936  1.272     ozaki 
   2937    1.6   thorpej 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   2938    1.1   thorpej 		/* No more slots; notify upper layer. */
   2939    1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   2940    1.1   thorpej 	}
   2941    1.1   thorpej 
   2942    1.1   thorpej 	if (sc->sc_txfree != ofree) {
   2943    1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   2944    1.1   thorpej 		ifp->if_timer = 5;
   2945    1.1   thorpej 	}
   2946    1.1   thorpej }
   2947    1.1   thorpej 
   2948    1.1   thorpej /*
   2949  1.232    bouyer  * wm_nq_tx_offload:
   2950  1.232    bouyer  *
   2951  1.232    bouyer  *	Set up TCP/IP checksumming parameters for the
   2952  1.232    bouyer  *	specified packet, for NEWQUEUE devices
   2953  1.232    bouyer  */
   2954  1.232    bouyer static int
   2955  1.232    bouyer wm_nq_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs,
   2956  1.232    bouyer     uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
   2957  1.232    bouyer {
   2958  1.232    bouyer 	struct mbuf *m0 = txs->txs_mbuf;
   2959  1.232    bouyer 	struct m_tag *mtag;
   2960  1.232    bouyer 	uint32_t vl_len, mssidx, cmdc;
   2961  1.232    bouyer 	struct ether_header *eh;
   2962  1.232    bouyer 	int offset, iphl;
   2963  1.232    bouyer 
   2964  1.232    bouyer 	/*
   2965  1.232    bouyer 	 * XXX It would be nice if the mbuf pkthdr had offset
   2966  1.232    bouyer 	 * fields for the protocol headers.
   2967  1.232    bouyer 	 */
   2968  1.234      matt 	*cmdlenp = 0;
   2969  1.234      matt 	*fieldsp = 0;
   2970  1.232    bouyer 
   2971  1.232    bouyer 	eh = mtod(m0, struct ether_header *);
   2972  1.232    bouyer 	switch (htons(eh->ether_type)) {
   2973  1.232    bouyer 	case ETHERTYPE_IP:
   2974  1.232    bouyer 	case ETHERTYPE_IPV6:
   2975  1.232    bouyer 		offset = ETHER_HDR_LEN;
   2976  1.232    bouyer 		break;
   2977  1.232    bouyer 
   2978  1.232    bouyer 	case ETHERTYPE_VLAN:
   2979  1.232    bouyer 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   2980  1.232    bouyer 		break;
   2981  1.232    bouyer 
   2982  1.232    bouyer 	default:
   2983  1.232    bouyer 		/*
   2984  1.232    bouyer 		 * Don't support this protocol or encapsulation.
   2985  1.232    bouyer 		 */
   2986  1.232    bouyer 		*do_csum = false;
   2987  1.232    bouyer 		return 0;
   2988  1.232    bouyer 	}
   2989  1.232    bouyer 	*do_csum = true;
   2990  1.232    bouyer 	*cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
   2991  1.232    bouyer 	cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
   2992  1.232    bouyer 
   2993  1.232    bouyer 	vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
   2994  1.232    bouyer 	KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
   2995  1.232    bouyer 
   2996  1.232    bouyer 	if ((m0->m_pkthdr.csum_flags &
   2997  1.232    bouyer 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4|M_CSUM_IPv4)) != 0) {
   2998  1.232    bouyer 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   2999  1.232    bouyer 	} else {
   3000  1.232    bouyer 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   3001  1.232    bouyer 	}
   3002  1.232    bouyer 	vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
   3003  1.232    bouyer 	KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
   3004  1.232    bouyer 
   3005  1.232    bouyer 	if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   3006  1.232    bouyer 		vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
   3007  1.232    bouyer 		     << NQTXC_VLLEN_VLAN_SHIFT);
   3008  1.232    bouyer 		*cmdlenp |= NQTX_CMD_VLE;
   3009  1.232    bouyer 	}
   3010  1.232    bouyer 
   3011  1.232    bouyer 	mssidx = 0;
   3012  1.232    bouyer 
   3013  1.232    bouyer 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   3014  1.232    bouyer 		int hlen = offset + iphl;
   3015  1.232    bouyer 		int tcp_hlen;
   3016  1.232    bouyer 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   3017  1.232    bouyer 
   3018  1.232    bouyer 		if (__predict_false(m0->m_len <
   3019  1.232    bouyer 				    (hlen + sizeof(struct tcphdr)))) {
   3020  1.232    bouyer 			/*
   3021  1.232    bouyer 			 * TCP/IP headers are not in the first mbuf; we need
   3022  1.232    bouyer 			 * to do this the slow and painful way.  Let's just
   3023  1.232    bouyer 			 * hope this doesn't happen very often.
   3024  1.232    bouyer 			 */
   3025  1.232    bouyer 			struct tcphdr th;
   3026  1.232    bouyer 
   3027  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   3028  1.232    bouyer 
   3029  1.232    bouyer 			m_copydata(m0, hlen, sizeof(th), &th);
   3030  1.232    bouyer 			if (v4) {
   3031  1.232    bouyer 				struct ip ip;
   3032  1.232    bouyer 
   3033  1.232    bouyer 				m_copydata(m0, offset, sizeof(ip), &ip);
   3034  1.232    bouyer 				ip.ip_len = 0;
   3035  1.232    bouyer 				m_copyback(m0,
   3036  1.232    bouyer 				    offset + offsetof(struct ip, ip_len),
   3037  1.232    bouyer 				    sizeof(ip.ip_len), &ip.ip_len);
   3038  1.232    bouyer 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   3039  1.232    bouyer 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   3040  1.232    bouyer 			} else {
   3041  1.232    bouyer 				struct ip6_hdr ip6;
   3042  1.232    bouyer 
   3043  1.232    bouyer 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   3044  1.232    bouyer 				ip6.ip6_plen = 0;
   3045  1.232    bouyer 				m_copyback(m0,
   3046  1.232    bouyer 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   3047  1.232    bouyer 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   3048  1.232    bouyer 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   3049  1.232    bouyer 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   3050  1.232    bouyer 			}
   3051  1.232    bouyer 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   3052  1.232    bouyer 			    sizeof(th.th_sum), &th.th_sum);
   3053  1.232    bouyer 
   3054  1.232    bouyer 			tcp_hlen = th.th_off << 2;
   3055  1.232    bouyer 		} else {
   3056  1.232    bouyer 			/*
   3057  1.232    bouyer 			 * TCP/IP headers are in the first mbuf; we can do
   3058  1.232    bouyer 			 * this the easy way.
   3059  1.232    bouyer 			 */
   3060  1.232    bouyer 			struct tcphdr *th;
   3061  1.232    bouyer 
   3062  1.232    bouyer 			if (v4) {
   3063  1.232    bouyer 				struct ip *ip =
   3064  1.232    bouyer 				    (void *)(mtod(m0, char *) + offset);
   3065  1.232    bouyer 				th = (void *)(mtod(m0, char *) + hlen);
   3066  1.232    bouyer 
   3067  1.232    bouyer 				ip->ip_len = 0;
   3068  1.232    bouyer 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   3069  1.232    bouyer 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   3070  1.232    bouyer 			} else {
   3071  1.232    bouyer 				struct ip6_hdr *ip6 =
   3072  1.232    bouyer 				    (void *)(mtod(m0, char *) + offset);
   3073  1.232    bouyer 				th = (void *)(mtod(m0, char *) + hlen);
   3074  1.232    bouyer 
   3075  1.232    bouyer 				ip6->ip6_plen = 0;
   3076  1.232    bouyer 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   3077  1.232    bouyer 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   3078  1.232    bouyer 			}
   3079  1.232    bouyer 			tcp_hlen = th->th_off << 2;
   3080  1.232    bouyer 		}
   3081  1.232    bouyer 		hlen += tcp_hlen;
   3082  1.232    bouyer 		*cmdlenp |= NQTX_CMD_TSE;
   3083  1.232    bouyer 
   3084  1.232    bouyer 		if (v4) {
   3085  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   3086  1.232    bouyer 			*fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
   3087  1.232    bouyer 		} else {
   3088  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   3089  1.232    bouyer 			*fieldsp |= NQTXD_FIELDS_TUXSM;
   3090  1.232    bouyer 		}
   3091  1.232    bouyer 		*fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
   3092  1.232    bouyer 		KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   3093  1.232    bouyer 		mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
   3094  1.232    bouyer 		KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
   3095  1.232    bouyer 		mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
   3096  1.232    bouyer 		KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
   3097  1.232    bouyer 	} else {
   3098  1.232    bouyer 		*fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
   3099  1.232    bouyer 		KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   3100  1.232    bouyer 	}
   3101  1.232    bouyer 
   3102  1.232    bouyer 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   3103  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_IXSM;
   3104  1.232    bouyer 		cmdc |= NQTXC_CMD_IP4;
   3105  1.232    bouyer 	}
   3106  1.232    bouyer 
   3107  1.232    bouyer 	if (m0->m_pkthdr.csum_flags &
   3108  1.232    bouyer 	    (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   3109  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   3110  1.232    bouyer 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   3111  1.232    bouyer 			cmdc |= NQTXC_CMD_TCP;
   3112  1.232    bouyer 		} else {
   3113  1.232    bouyer 			cmdc |= NQTXC_CMD_UDP;
   3114  1.232    bouyer 		}
   3115  1.232    bouyer 		cmdc |= NQTXC_CMD_IP4;
   3116  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   3117  1.232    bouyer 	}
   3118  1.232    bouyer 	if (m0->m_pkthdr.csum_flags &
   3119  1.232    bouyer 	    (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   3120  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   3121  1.232    bouyer 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   3122  1.232    bouyer 			cmdc |= NQTXC_CMD_TCP;
   3123  1.232    bouyer 		} else {
   3124  1.232    bouyer 			cmdc |= NQTXC_CMD_UDP;
   3125  1.232    bouyer 		}
   3126  1.232    bouyer 		cmdc |= NQTXC_CMD_IP6;
   3127  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   3128  1.232    bouyer 	}
   3129  1.232    bouyer 
   3130  1.232    bouyer 	/* Fill in the context descriptor. */
   3131  1.232    bouyer 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_vl_len =
   3132  1.232    bouyer 	    htole32(vl_len);
   3133  1.232    bouyer 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_sn = 0;
   3134  1.246  christos 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_cmd =
   3135  1.232    bouyer 	    htole32(cmdc);
   3136  1.246  christos 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_mssidx =
   3137  1.232    bouyer 	    htole32(mssidx);
   3138  1.232    bouyer 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   3139  1.232    bouyer 	DPRINTF(WM_DEBUG_TX,
   3140  1.232    bouyer 	    ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
   3141  1.232    bouyer 	    sc->sc_txnext, 0, vl_len));
   3142  1.232    bouyer 	DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
   3143  1.232    bouyer 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   3144  1.232    bouyer 	txs->txs_ndesc++;
   3145  1.232    bouyer 	return 0;
   3146  1.232    bouyer }
   3147  1.232    bouyer 
   3148  1.232    bouyer /*
   3149  1.232    bouyer  * wm_nq_start:		[ifnet interface function]
   3150  1.232    bouyer  *
   3151  1.232    bouyer  *	Start packet transmission on the interface for NEWQUEUE devices
   3152  1.232    bouyer  */
   3153  1.232    bouyer static void
   3154  1.232    bouyer wm_nq_start(struct ifnet *ifp)
   3155  1.232    bouyer {
   3156  1.232    bouyer 	struct wm_softc *sc = ifp->if_softc;
   3157  1.272     ozaki 
   3158  1.272     ozaki 	WM_LOCK(sc);
   3159  1.272     ozaki 	if (!sc->sc_stopping)
   3160  1.272     ozaki 		wm_nq_start_locked(ifp);
   3161  1.272     ozaki 	WM_UNLOCK(sc);
   3162  1.272     ozaki }
   3163  1.272     ozaki 
   3164  1.272     ozaki static void
   3165  1.272     ozaki wm_nq_start_locked(struct ifnet *ifp)
   3166  1.272     ozaki {
   3167  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   3168  1.232    bouyer 	struct mbuf *m0;
   3169  1.232    bouyer 	struct m_tag *mtag;
   3170  1.232    bouyer 	struct wm_txsoft *txs;
   3171  1.232    bouyer 	bus_dmamap_t dmamap;
   3172  1.232    bouyer 	int error, nexttx, lasttx = -1, seg, segs_needed;
   3173  1.232    bouyer 	bool do_csum, sent;
   3174  1.232    bouyer 
   3175  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   3176  1.272     ozaki 
   3177  1.232    bouyer 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   3178  1.232    bouyer 		return;
   3179  1.232    bouyer 
   3180  1.232    bouyer 	sent = false;
   3181  1.232    bouyer 
   3182  1.232    bouyer 	/*
   3183  1.232    bouyer 	 * Loop through the send queue, setting up transmit descriptors
   3184  1.232    bouyer 	 * until we drain the queue, or use up all available transmit
   3185  1.232    bouyer 	 * descriptors.
   3186  1.232    bouyer 	 */
   3187  1.232    bouyer 	for (;;) {
   3188  1.272     ozaki 		m0 = NULL;
   3189  1.232    bouyer 
   3190  1.232    bouyer 		/* Get a work queue entry. */
   3191  1.232    bouyer 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   3192  1.232    bouyer 			wm_txintr(sc);
   3193  1.232    bouyer 			if (sc->sc_txsfree == 0) {
   3194  1.232    bouyer 				DPRINTF(WM_DEBUG_TX,
   3195  1.232    bouyer 				    ("%s: TX: no free job descriptors\n",
   3196  1.232    bouyer 					device_xname(sc->sc_dev)));
   3197  1.232    bouyer 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   3198  1.232    bouyer 				break;
   3199  1.232    bouyer 			}
   3200  1.232    bouyer 		}
   3201  1.232    bouyer 
   3202  1.272     ozaki 		/* Grab a packet off the queue. */
   3203  1.272     ozaki 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   3204  1.272     ozaki 		if (m0 == NULL)
   3205  1.272     ozaki 			break;
   3206  1.272     ozaki 
   3207  1.272     ozaki 		DPRINTF(WM_DEBUG_TX,
   3208  1.272     ozaki 		    ("%s: TX: have packet to transmit: %p\n",
   3209  1.272     ozaki 		    device_xname(sc->sc_dev), m0));
   3210  1.272     ozaki 
   3211  1.232    bouyer 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   3212  1.232    bouyer 		dmamap = txs->txs_dmamap;
   3213  1.232    bouyer 
   3214  1.232    bouyer 		/*
   3215  1.232    bouyer 		 * Load the DMA map.  If this fails, the packet either
   3216  1.232    bouyer 		 * didn't fit in the allotted number of segments, or we
   3217  1.232    bouyer 		 * were short on resources.  For the too-many-segments
   3218  1.232    bouyer 		 * case, we simply report an error and drop the packet,
   3219  1.232    bouyer 		 * since we can't sanely copy a jumbo packet to a single
   3220  1.232    bouyer 		 * buffer.
   3221  1.232    bouyer 		 */
   3222  1.232    bouyer 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   3223  1.232    bouyer 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   3224  1.232    bouyer 		if (error) {
   3225  1.232    bouyer 			if (error == EFBIG) {
   3226  1.232    bouyer 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   3227  1.232    bouyer 				log(LOG_ERR, "%s: Tx packet consumes too many "
   3228  1.232    bouyer 				    "DMA segments, dropping...\n",
   3229  1.232    bouyer 				    device_xname(sc->sc_dev));
   3230  1.232    bouyer 				wm_dump_mbuf_chain(sc, m0);
   3231  1.232    bouyer 				m_freem(m0);
   3232  1.232    bouyer 				continue;
   3233  1.232    bouyer 			}
   3234  1.232    bouyer 			/*
   3235  1.232    bouyer 			 * Short on resources, just stop for now.
   3236  1.232    bouyer 			 */
   3237  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3238  1.232    bouyer 			    ("%s: TX: dmamap load failed: %d\n",
   3239  1.232    bouyer 			    device_xname(sc->sc_dev), error));
   3240  1.232    bouyer 			break;
   3241  1.232    bouyer 		}
   3242  1.232    bouyer 
   3243  1.232    bouyer 		segs_needed = dmamap->dm_nsegs;
   3244  1.232    bouyer 
   3245  1.232    bouyer 		/*
   3246  1.232    bouyer 		 * Ensure we have enough descriptors free to describe
   3247  1.232    bouyer 		 * the packet.  Note, we always reserve one descriptor
   3248  1.232    bouyer 		 * at the end of the ring due to the semantics of the
   3249  1.232    bouyer 		 * TDT register, plus one more in the event we need
   3250  1.232    bouyer 		 * to load offload context.
   3251  1.232    bouyer 		 */
   3252  1.232    bouyer 		if (segs_needed > sc->sc_txfree - 2) {
   3253  1.232    bouyer 			/*
   3254  1.232    bouyer 			 * Not enough free descriptors to transmit this
   3255  1.232    bouyer 			 * packet.  We haven't committed anything yet,
   3256  1.232    bouyer 			 * so just unload the DMA map, put the packet
   3257  1.232    bouyer 			 * pack on the queue, and punt.  Notify the upper
   3258  1.232    bouyer 			 * layer that there are no more slots left.
   3259  1.232    bouyer 			 */
   3260  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3261  1.232    bouyer 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   3262  1.232    bouyer 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   3263  1.232    bouyer 			    segs_needed, sc->sc_txfree - 1));
   3264  1.232    bouyer 			ifp->if_flags |= IFF_OACTIVE;
   3265  1.232    bouyer 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   3266  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   3267  1.232    bouyer 			break;
   3268  1.232    bouyer 		}
   3269  1.232    bouyer 
   3270  1.232    bouyer 		/*
   3271  1.232    bouyer 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   3272  1.232    bouyer 		 */
   3273  1.232    bouyer 
   3274  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3275  1.232    bouyer 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   3276  1.232    bouyer 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   3277  1.232    bouyer 
   3278  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   3279  1.232    bouyer 
   3280  1.232    bouyer 		/*
   3281  1.232    bouyer 		 * Store a pointer to the packet so that we can free it
   3282  1.232    bouyer 		 * later.
   3283  1.232    bouyer 		 *
   3284  1.232    bouyer 		 * Initially, we consider the number of descriptors the
   3285  1.232    bouyer 		 * packet uses the number of DMA segments.  This may be
   3286  1.232    bouyer 		 * incremented by 1 if we do checksum offload (a descriptor
   3287  1.232    bouyer 		 * is used to set the checksum context).
   3288  1.232    bouyer 		 */
   3289  1.232    bouyer 		txs->txs_mbuf = m0;
   3290  1.232    bouyer 		txs->txs_firstdesc = sc->sc_txnext;
   3291  1.232    bouyer 		txs->txs_ndesc = segs_needed;
   3292  1.232    bouyer 
   3293  1.232    bouyer 		/* Set up offload parameters for this packet. */
   3294  1.234      matt 		uint32_t cmdlen, fields, dcmdlen;
   3295  1.232    bouyer 		if (m0->m_pkthdr.csum_flags &
   3296  1.232    bouyer 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   3297  1.232    bouyer 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   3298  1.232    bouyer 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   3299  1.232    bouyer 			if (wm_nq_tx_offload(sc, txs, &cmdlen, &fields,
   3300  1.232    bouyer 			    &do_csum) != 0) {
   3301  1.232    bouyer 				/* Error message already displayed. */
   3302  1.232    bouyer 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   3303  1.232    bouyer 				continue;
   3304  1.232    bouyer 			}
   3305  1.232    bouyer 		} else {
   3306  1.232    bouyer 			do_csum = false;
   3307  1.234      matt 			cmdlen = 0;
   3308  1.234      matt 			fields = 0;
   3309  1.232    bouyer 		}
   3310  1.232    bouyer 
   3311  1.232    bouyer 		/* Sync the DMA map. */
   3312  1.232    bouyer 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   3313  1.232    bouyer 		    BUS_DMASYNC_PREWRITE);
   3314  1.232    bouyer 
   3315  1.232    bouyer 		/*
   3316  1.232    bouyer 		 * Initialize the first transmit descriptor.
   3317  1.232    bouyer 		 */
   3318  1.232    bouyer 		nexttx = sc->sc_txnext;
   3319  1.232    bouyer 		if (!do_csum) {
   3320  1.232    bouyer 			/* setup a legacy descriptor */
   3321  1.232    bouyer 			wm_set_dma_addr(
   3322  1.232    bouyer 			    &sc->sc_txdescs[nexttx].wtx_addr,
   3323  1.232    bouyer 			    dmamap->dm_segs[0].ds_addr);
   3324  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_cmdlen =
   3325  1.232    bouyer 			    htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
   3326  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_fields.wtxu_status = 0;
   3327  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_fields.wtxu_options = 0;
   3328  1.232    bouyer 			if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
   3329  1.232    bouyer 			    NULL) {
   3330  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_cmdlen |=
   3331  1.232    bouyer 				    htole32(WTX_CMD_VLE);
   3332  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan =
   3333  1.232    bouyer 				    htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   3334  1.232    bouyer 			} else {
   3335  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   3336  1.232    bouyer 			}
   3337  1.232    bouyer 			dcmdlen = 0;
   3338  1.232    bouyer 		} else {
   3339  1.232    bouyer 			/* setup an advanced data descriptor */
   3340  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
   3341  1.232    bouyer 			    htole64(dmamap->dm_segs[0].ds_addr);
   3342  1.232    bouyer 			KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
   3343  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
   3344  1.232    bouyer 			    htole32(dmamap->dm_segs[0].ds_len | cmdlen );
   3345  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields =
   3346  1.232    bouyer 			    htole32(fields);
   3347  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3348  1.236   msaitoh 			    ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
   3349  1.246  christos 			    device_xname(sc->sc_dev), nexttx,
   3350  1.236   msaitoh 			    (uint64_t)dmamap->dm_segs[0].ds_addr));
   3351  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3352  1.232    bouyer 			    ("\t 0x%08x%08x\n", fields,
   3353  1.232    bouyer 			    (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
   3354  1.232    bouyer 			dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
   3355  1.232    bouyer 		}
   3356  1.232    bouyer 
   3357  1.232    bouyer 		lasttx = nexttx;
   3358  1.232    bouyer 		nexttx = WM_NEXTTX(sc, nexttx);
   3359  1.232    bouyer 		/*
   3360  1.232    bouyer 		 * fill in the next descriptors. legacy or adcanced format
   3361  1.232    bouyer 		 * is the same here
   3362  1.232    bouyer 		 */
   3363  1.232    bouyer 		for (seg = 1; seg < dmamap->dm_nsegs;
   3364  1.232    bouyer 		    seg++, nexttx = WM_NEXTTX(sc, nexttx)) {
   3365  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
   3366  1.232    bouyer 			    htole64(dmamap->dm_segs[seg].ds_addr);
   3367  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
   3368  1.232    bouyer 			    htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
   3369  1.232    bouyer 			KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
   3370  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields = 0;
   3371  1.232    bouyer 			lasttx = nexttx;
   3372  1.232    bouyer 
   3373  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3374  1.236   msaitoh 			    ("%s: TX: desc %d: %#" PRIx64 ", "
   3375  1.232    bouyer 			     "len %#04zx\n",
   3376  1.232    bouyer 			    device_xname(sc->sc_dev), nexttx,
   3377  1.236   msaitoh 			    (uint64_t)dmamap->dm_segs[seg].ds_addr,
   3378  1.232    bouyer 			    dmamap->dm_segs[seg].ds_len));
   3379  1.232    bouyer 		}
   3380  1.232    bouyer 
   3381  1.232    bouyer 		KASSERT(lasttx != -1);
   3382  1.232    bouyer 
   3383  1.232    bouyer 		/*
   3384  1.232    bouyer 		 * Set up the command byte on the last descriptor of
   3385  1.232    bouyer 		 * the packet.  If we're in the interrupt delay window,
   3386  1.232    bouyer 		 * delay the interrupt.
   3387  1.232    bouyer 		 */
   3388  1.232    bouyer 		KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
   3389  1.232    bouyer 		    (NQTX_CMD_EOP | NQTX_CMD_RS));
   3390  1.232    bouyer 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   3391  1.232    bouyer 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   3392  1.232    bouyer 
   3393  1.232    bouyer 		txs->txs_lastdesc = lasttx;
   3394  1.232    bouyer 
   3395  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3396  1.232    bouyer 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   3397  1.232    bouyer 		    device_xname(sc->sc_dev),
   3398  1.232    bouyer 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   3399  1.232    bouyer 
   3400  1.232    bouyer 		/* Sync the descriptors we're using. */
   3401  1.232    bouyer 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   3402  1.232    bouyer 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3403  1.232    bouyer 
   3404  1.232    bouyer 		/* Give the packet to the chip. */
   3405  1.232    bouyer 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   3406  1.232    bouyer 		sent = true;
   3407  1.232    bouyer 
   3408  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3409  1.232    bouyer 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   3410  1.232    bouyer 
   3411  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3412  1.232    bouyer 		    ("%s: TX: finished transmitting packet, job %d\n",
   3413  1.232    bouyer 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   3414  1.232    bouyer 
   3415  1.232    bouyer 		/* Advance the tx pointer. */
   3416  1.232    bouyer 		sc->sc_txfree -= txs->txs_ndesc;
   3417  1.232    bouyer 		sc->sc_txnext = nexttx;
   3418  1.232    bouyer 
   3419  1.232    bouyer 		sc->sc_txsfree--;
   3420  1.232    bouyer 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   3421  1.232    bouyer 
   3422  1.232    bouyer 		/* Pass the packet to any BPF listeners. */
   3423  1.232    bouyer 		bpf_mtap(ifp, m0);
   3424  1.232    bouyer 	}
   3425  1.232    bouyer 
   3426  1.272     ozaki 	if (m0 != NULL) {
   3427  1.272     ozaki 		ifp->if_flags |= IFF_OACTIVE;
   3428  1.272     ozaki 		WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   3429  1.272     ozaki 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n", __func__));
   3430  1.272     ozaki 		m_freem(m0);
   3431  1.272     ozaki 	}
   3432  1.272     ozaki 
   3433  1.232    bouyer 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   3434  1.232    bouyer 		/* No more slots; notify upper layer. */
   3435  1.232    bouyer 		ifp->if_flags |= IFF_OACTIVE;
   3436  1.232    bouyer 	}
   3437  1.232    bouyer 
   3438  1.232    bouyer 	if (sent) {
   3439  1.232    bouyer 		/* Set a watchdog timer in case the chip flakes out. */
   3440  1.232    bouyer 		ifp->if_timer = 5;
   3441  1.232    bouyer 	}
   3442  1.232    bouyer }
   3443  1.232    bouyer 
   3444  1.232    bouyer /*
   3445    1.1   thorpej  * wm_watchdog:		[ifnet interface function]
   3446    1.1   thorpej  *
   3447    1.1   thorpej  *	Watchdog timer handler.
   3448    1.1   thorpej  */
   3449   1.47   thorpej static void
   3450    1.1   thorpej wm_watchdog(struct ifnet *ifp)
   3451    1.1   thorpej {
   3452    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3453    1.1   thorpej 
   3454    1.1   thorpej 	/*
   3455    1.1   thorpej 	 * Since we're using delayed interrupts, sweep up
   3456    1.1   thorpej 	 * before we report an error.
   3457    1.1   thorpej 	 */
   3458  1.272     ozaki 	WM_LOCK(sc);
   3459    1.1   thorpej 	wm_txintr(sc);
   3460  1.272     ozaki 	WM_UNLOCK(sc);
   3461    1.1   thorpej 
   3462   1.75   thorpej 	if (sc->sc_txfree != WM_NTXDESC(sc)) {
   3463  1.232    bouyer #ifdef WM_DEBUG
   3464  1.232    bouyer 		int i, j;
   3465  1.232    bouyer 		struct wm_txsoft *txs;
   3466  1.232    bouyer #endif
   3467   1.84   thorpej 		log(LOG_ERR,
   3468   1.84   thorpej 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   3469  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
   3470    1.2   thorpej 		    sc->sc_txnext);
   3471    1.1   thorpej 		ifp->if_oerrors++;
   3472  1.232    bouyer #ifdef WM_DEBUG
   3473  1.232    bouyer 		for (i = sc->sc_txsdirty; i != sc->sc_txsnext ;
   3474  1.232    bouyer 		    i = WM_NEXTTXS(sc, i)) {
   3475  1.232    bouyer 		    txs = &sc->sc_txsoft[i];
   3476  1.232    bouyer 		    printf("txs %d tx %d -> %d\n",
   3477  1.232    bouyer 			i, txs->txs_firstdesc, txs->txs_lastdesc);
   3478  1.232    bouyer 		    for (j = txs->txs_firstdesc; ;
   3479  1.232    bouyer 			j = WM_NEXTTX(sc, j)) {
   3480  1.232    bouyer 			printf("\tdesc %d: 0x%" PRIx64 "\n", j,
   3481  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_addr);
   3482  1.232    bouyer 			printf("\t %#08x%08x\n",
   3483  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_fields,
   3484  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_cmdlen);
   3485  1.232    bouyer 			if (j == txs->txs_lastdesc)
   3486  1.232    bouyer 				break;
   3487  1.232    bouyer 			}
   3488  1.232    bouyer 		}
   3489  1.232    bouyer #endif
   3490    1.1   thorpej 		/* Reset the interface. */
   3491    1.1   thorpej 		(void) wm_init(ifp);
   3492    1.1   thorpej 	}
   3493    1.1   thorpej 
   3494    1.1   thorpej 	/* Try to get more packets going. */
   3495  1.232    bouyer 	ifp->if_start(ifp);
   3496    1.1   thorpej }
   3497    1.1   thorpej 
   3498  1.213   msaitoh static int
   3499  1.213   msaitoh wm_ifflags_cb(struct ethercom *ec)
   3500  1.213   msaitoh {
   3501  1.213   msaitoh 	struct ifnet *ifp = &ec->ec_if;
   3502  1.213   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   3503  1.213   msaitoh 	int change = ifp->if_flags ^ sc->sc_if_flags;
   3504  1.272     ozaki 	int rc = 0;
   3505  1.272     ozaki 
   3506  1.272     ozaki 	WM_LOCK(sc);
   3507  1.213   msaitoh 
   3508  1.217    dyoung 	if (change != 0)
   3509  1.217    dyoung 		sc->sc_if_flags = ifp->if_flags;
   3510  1.217    dyoung 
   3511  1.272     ozaki 	if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0) {
   3512  1.272     ozaki 		rc = ENETRESET;
   3513  1.272     ozaki 		goto out;
   3514  1.272     ozaki 	}
   3515  1.213   msaitoh 
   3516  1.217    dyoung 	if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
   3517  1.217    dyoung 		wm_set_filter(sc);
   3518  1.217    dyoung 
   3519  1.217    dyoung 	wm_set_vlan(sc);
   3520  1.213   msaitoh 
   3521  1.272     ozaki out:
   3522  1.272     ozaki 	WM_UNLOCK(sc);
   3523  1.272     ozaki 
   3524  1.272     ozaki 	return rc;
   3525  1.213   msaitoh }
   3526  1.213   msaitoh 
   3527    1.1   thorpej /*
   3528    1.1   thorpej  * wm_ioctl:		[ifnet interface function]
   3529    1.1   thorpej  *
   3530    1.1   thorpej  *	Handle control requests from the operator.
   3531    1.1   thorpej  */
   3532   1.47   thorpej static int
   3533  1.135  christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3534    1.1   thorpej {
   3535    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3536    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *) data;
   3537  1.175    darran 	struct ifaddr *ifa = (struct ifaddr *)data;
   3538  1.175    darran 	struct sockaddr_dl *sdl;
   3539  1.213   msaitoh 	int s, error;
   3540    1.1   thorpej 
   3541  1.272     ozaki #ifndef WM_MPSAFE
   3542    1.1   thorpej 	s = splnet();
   3543  1.272     ozaki #endif
   3544  1.272     ozaki 	WM_LOCK(sc);
   3545    1.1   thorpej 
   3546    1.1   thorpej 	switch (cmd) {
   3547    1.1   thorpej 	case SIOCSIFMEDIA:
   3548    1.1   thorpej 	case SIOCGIFMEDIA:
   3549   1.71   thorpej 		/* Flow control requires full-duplex mode. */
   3550   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   3551   1.71   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   3552   1.71   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   3553   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   3554   1.71   thorpej 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   3555   1.71   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   3556   1.71   thorpej 				ifr->ifr_media |=
   3557   1.71   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   3558   1.71   thorpej 			}
   3559   1.71   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   3560   1.71   thorpej 		}
   3561    1.1   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   3562    1.1   thorpej 		break;
   3563  1.175    darran 	case SIOCINITIFADDR:
   3564  1.175    darran 		if (ifa->ifa_addr->sa_family == AF_LINK) {
   3565  1.175    darran 			sdl = satosdl(ifp->if_dl->ifa_addr);
   3566  1.198   msaitoh 			(void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
   3567  1.198   msaitoh 			    LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
   3568  1.175    darran 			/* unicast address is first multicast entry */
   3569  1.175    darran 			wm_set_filter(sc);
   3570  1.175    darran 			error = 0;
   3571  1.175    darran 			break;
   3572  1.175    darran 		}
   3573  1.220    dyoung 		/*FALLTHROUGH*/
   3574    1.1   thorpej 	default:
   3575  1.272     ozaki 		WM_UNLOCK(sc);
   3576  1.272     ozaki #ifdef WM_MPSAFE
   3577  1.272     ozaki 		s = splnet();
   3578  1.272     ozaki #endif
   3579  1.272     ozaki 		/* It may call wm_start, so unlock here */
   3580  1.272     ozaki 		error = ether_ioctl(ifp, cmd, data);
   3581  1.272     ozaki #ifdef WM_MPSAFE
   3582  1.272     ozaki 		splx(s);
   3583  1.272     ozaki #endif
   3584  1.272     ozaki 		WM_LOCK(sc);
   3585  1.272     ozaki 
   3586  1.272     ozaki 		if (error != ENETRESET)
   3587  1.154    dyoung 			break;
   3588  1.154    dyoung 
   3589  1.154    dyoung 		error = 0;
   3590  1.154    dyoung 
   3591  1.272     ozaki 		if (cmd == SIOCSIFCAP) {
   3592  1.272     ozaki 			WM_UNLOCK(sc);
   3593  1.154    dyoung 			error = (*ifp->if_init)(ifp);
   3594  1.272     ozaki 			WM_LOCK(sc);
   3595  1.272     ozaki 		} else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   3596  1.154    dyoung 			;
   3597  1.154    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
   3598    1.1   thorpej 			/*
   3599    1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   3600    1.1   thorpej 			 * accordingly.
   3601    1.1   thorpej 			 */
   3602  1.154    dyoung 			wm_set_filter(sc);
   3603    1.1   thorpej 		}
   3604    1.1   thorpej 		break;
   3605    1.1   thorpej 	}
   3606    1.1   thorpej 
   3607  1.272     ozaki 	WM_UNLOCK(sc);
   3608  1.272     ozaki 
   3609    1.1   thorpej 	/* Try to get more packets going. */
   3610  1.232    bouyer 	ifp->if_start(ifp);
   3611    1.1   thorpej 
   3612  1.272     ozaki #ifndef WM_MPSAFE
   3613    1.1   thorpej 	splx(s);
   3614  1.272     ozaki #endif
   3615  1.194   msaitoh 	return error;
   3616    1.1   thorpej }
   3617    1.1   thorpej 
   3618    1.1   thorpej /*
   3619    1.1   thorpej  * wm_intr:
   3620    1.1   thorpej  *
   3621    1.1   thorpej  *	Interrupt service routine.
   3622    1.1   thorpej  */
   3623   1.47   thorpej static int
   3624    1.1   thorpej wm_intr(void *arg)
   3625    1.1   thorpej {
   3626    1.1   thorpej 	struct wm_softc *sc = arg;
   3627    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3628    1.1   thorpej 	uint32_t icr;
   3629  1.108      yamt 	int handled = 0;
   3630    1.1   thorpej 
   3631  1.108      yamt 	while (1 /* CONSTCOND */) {
   3632    1.1   thorpej 		icr = CSR_READ(sc, WMREG_ICR);
   3633    1.1   thorpej 		if ((icr & sc->sc_icr) == 0)
   3634    1.1   thorpej 			break;
   3635  1.227       tls 		rnd_add_uint32(&sc->rnd_source, icr);
   3636    1.1   thorpej 
   3637  1.272     ozaki 		WM_LOCK(sc);
   3638  1.272     ozaki 
   3639  1.272     ozaki 		if (sc->sc_stopping) {
   3640  1.272     ozaki 			WM_UNLOCK(sc);
   3641  1.272     ozaki 			break;
   3642  1.272     ozaki 		}
   3643  1.272     ozaki 
   3644    1.1   thorpej 		handled = 1;
   3645    1.1   thorpej 
   3646   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   3647    1.1   thorpej 		if (icr & (ICR_RXDMT0|ICR_RXT0)) {
   3648    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3649    1.1   thorpej 			    ("%s: RX: got Rx intr 0x%08x\n",
   3650  1.160  christos 			    device_xname(sc->sc_dev),
   3651    1.1   thorpej 			    icr & (ICR_RXDMT0|ICR_RXT0)));
   3652    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxintr);
   3653    1.1   thorpej 		}
   3654   1.10   thorpej #endif
   3655   1.10   thorpej 		wm_rxintr(sc);
   3656    1.1   thorpej 
   3657   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   3658   1.10   thorpej 		if (icr & ICR_TXDW) {
   3659    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   3660   1.67   thorpej 			    ("%s: TX: got TXDW interrupt\n",
   3661  1.160  christos 			    device_xname(sc->sc_dev)));
   3662   1.10   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdw);
   3663   1.10   thorpej 		}
   3664    1.4   thorpej #endif
   3665   1.10   thorpej 		wm_txintr(sc);
   3666    1.1   thorpej 
   3667    1.1   thorpej 		if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
   3668    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   3669    1.1   thorpej 			wm_linkintr(sc, icr);
   3670    1.1   thorpej 		}
   3671    1.1   thorpej 
   3672  1.272     ozaki 		WM_UNLOCK(sc);
   3673  1.272     ozaki 
   3674    1.1   thorpej 		if (icr & ICR_RXO) {
   3675  1.108      yamt #if defined(WM_DEBUG)
   3676   1.84   thorpej 			log(LOG_WARNING, "%s: Receive overrun\n",
   3677  1.160  christos 			    device_xname(sc->sc_dev));
   3678  1.108      yamt #endif /* defined(WM_DEBUG) */
   3679    1.1   thorpej 		}
   3680    1.1   thorpej 	}
   3681    1.1   thorpej 
   3682    1.1   thorpej 	if (handled) {
   3683    1.1   thorpej 		/* Try to get more packets going. */
   3684  1.232    bouyer 		ifp->if_start(ifp);
   3685    1.1   thorpej 	}
   3686    1.1   thorpej 
   3687  1.194   msaitoh 	return handled;
   3688    1.1   thorpej }
   3689    1.1   thorpej 
   3690    1.1   thorpej /*
   3691    1.1   thorpej  * wm_txintr:
   3692    1.1   thorpej  *
   3693    1.1   thorpej  *	Helper; handle transmit interrupts.
   3694    1.1   thorpej  */
   3695   1.47   thorpej static void
   3696    1.1   thorpej wm_txintr(struct wm_softc *sc)
   3697    1.1   thorpej {
   3698    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3699    1.1   thorpej 	struct wm_txsoft *txs;
   3700    1.1   thorpej 	uint8_t status;
   3701    1.1   thorpej 	int i;
   3702    1.1   thorpej 
   3703  1.272     ozaki 	if (sc->sc_stopping)
   3704  1.272     ozaki 		return;
   3705  1.272     ozaki 
   3706    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   3707    1.1   thorpej 
   3708    1.1   thorpej 	/*
   3709    1.1   thorpej 	 * Go through the Tx list and free mbufs for those
   3710   1.16    simonb 	 * frames which have been transmitted.
   3711    1.1   thorpej 	 */
   3712   1.74      tron 	for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
   3713   1.74      tron 	     i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
   3714    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   3715    1.1   thorpej 
   3716    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   3717  1.160  christos 		    ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
   3718    1.1   thorpej 
   3719   1.80   thorpej 		WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   3720    1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3721    1.1   thorpej 
   3722   1.65   tsutsui 		status =
   3723   1.65   tsutsui 		    sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   3724   1.20   thorpej 		if ((status & WTX_ST_DD) == 0) {
   3725   1.20   thorpej 			WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3726   1.20   thorpej 			    BUS_DMASYNC_PREREAD);
   3727    1.1   thorpej 			break;
   3728   1.20   thorpej 		}
   3729    1.1   thorpej 
   3730    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   3731    1.1   thorpej 		    ("%s: TX: job %d done: descs %d..%d\n",
   3732  1.160  christos 		    device_xname(sc->sc_dev), i, txs->txs_firstdesc,
   3733    1.1   thorpej 		    txs->txs_lastdesc));
   3734    1.1   thorpej 
   3735    1.1   thorpej 		/*
   3736    1.1   thorpej 		 * XXX We should probably be using the statistics
   3737    1.1   thorpej 		 * XXX registers, but I don't know if they exist
   3738   1.11   thorpej 		 * XXX on chips before the i82544.
   3739    1.1   thorpej 		 */
   3740    1.1   thorpej 
   3741    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   3742    1.1   thorpej 		if (status & WTX_ST_TU)
   3743    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_tu);
   3744    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   3745    1.1   thorpej 
   3746    1.1   thorpej 		if (status & (WTX_ST_EC|WTX_ST_LC)) {
   3747    1.1   thorpej 			ifp->if_oerrors++;
   3748    1.1   thorpej 			if (status & WTX_ST_LC)
   3749   1.84   thorpej 				log(LOG_WARNING, "%s: late collision\n",
   3750  1.160  christos 				    device_xname(sc->sc_dev));
   3751    1.1   thorpej 			else if (status & WTX_ST_EC) {
   3752    1.1   thorpej 				ifp->if_collisions += 16;
   3753   1.84   thorpej 				log(LOG_WARNING, "%s: excessive collisions\n",
   3754  1.160  christos 				    device_xname(sc->sc_dev));
   3755    1.1   thorpej 			}
   3756    1.1   thorpej 		} else
   3757    1.1   thorpej 			ifp->if_opackets++;
   3758    1.1   thorpej 
   3759    1.4   thorpej 		sc->sc_txfree += txs->txs_ndesc;
   3760    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   3761    1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   3762    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3763    1.1   thorpej 		m_freem(txs->txs_mbuf);
   3764    1.1   thorpej 		txs->txs_mbuf = NULL;
   3765    1.1   thorpej 	}
   3766    1.1   thorpej 
   3767    1.1   thorpej 	/* Update the dirty transmit buffer pointer. */
   3768    1.1   thorpej 	sc->sc_txsdirty = i;
   3769    1.1   thorpej 	DPRINTF(WM_DEBUG_TX,
   3770  1.160  christos 	    ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
   3771    1.1   thorpej 
   3772    1.1   thorpej 	/*
   3773    1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   3774    1.1   thorpej 	 * timer.
   3775    1.1   thorpej 	 */
   3776   1.74      tron 	if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
   3777    1.1   thorpej 		ifp->if_timer = 0;
   3778    1.1   thorpej }
   3779    1.1   thorpej 
   3780    1.1   thorpej /*
   3781    1.1   thorpej  * wm_rxintr:
   3782    1.1   thorpej  *
   3783    1.1   thorpej  *	Helper; handle receive interrupts.
   3784    1.1   thorpej  */
   3785   1.47   thorpej static void
   3786    1.1   thorpej wm_rxintr(struct wm_softc *sc)
   3787    1.1   thorpej {
   3788    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3789    1.1   thorpej 	struct wm_rxsoft *rxs;
   3790    1.1   thorpej 	struct mbuf *m;
   3791    1.1   thorpej 	int i, len;
   3792    1.1   thorpej 	uint8_t status, errors;
   3793  1.171    darran 	uint16_t vlantag;
   3794    1.1   thorpej 
   3795    1.1   thorpej 	for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
   3796    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3797    1.1   thorpej 
   3798    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3799    1.1   thorpej 		    ("%s: RX: checking descriptor %d\n",
   3800  1.160  christos 		    device_xname(sc->sc_dev), i));
   3801    1.1   thorpej 
   3802    1.1   thorpej 		WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3803    1.1   thorpej 
   3804    1.1   thorpej 		status = sc->sc_rxdescs[i].wrx_status;
   3805    1.1   thorpej 		errors = sc->sc_rxdescs[i].wrx_errors;
   3806    1.1   thorpej 		len = le16toh(sc->sc_rxdescs[i].wrx_len);
   3807  1.171    darran 		vlantag = sc->sc_rxdescs[i].wrx_special;
   3808    1.1   thorpej 
   3809    1.1   thorpej 		if ((status & WRX_ST_DD) == 0) {
   3810    1.1   thorpej 			/*
   3811    1.1   thorpej 			 * We have processed all of the receive descriptors.
   3812    1.1   thorpej 			 */
   3813   1.20   thorpej 			WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   3814    1.1   thorpej 			break;
   3815    1.1   thorpej 		}
   3816    1.1   thorpej 
   3817    1.1   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   3818    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3819    1.1   thorpej 			    ("%s: RX: discarding contents of descriptor %d\n",
   3820  1.160  christos 			    device_xname(sc->sc_dev), i));
   3821    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3822    1.1   thorpej 			if (status & WRX_ST_EOP) {
   3823    1.1   thorpej 				/* Reset our state. */
   3824    1.1   thorpej 				DPRINTF(WM_DEBUG_RX,
   3825    1.1   thorpej 				    ("%s: RX: resetting rxdiscard -> 0\n",
   3826  1.160  christos 				    device_xname(sc->sc_dev)));
   3827    1.1   thorpej 				sc->sc_rxdiscard = 0;
   3828    1.1   thorpej 			}
   3829    1.1   thorpej 			continue;
   3830    1.1   thorpej 		}
   3831    1.1   thorpej 
   3832    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3833    1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   3834    1.1   thorpej 
   3835    1.1   thorpej 		m = rxs->rxs_mbuf;
   3836    1.1   thorpej 
   3837    1.1   thorpej 		/*
   3838  1.124  wrstuden 		 * Add a new receive buffer to the ring, unless of
   3839  1.124  wrstuden 		 * course the length is zero. Treat the latter as a
   3840  1.124  wrstuden 		 * failed mapping.
   3841    1.1   thorpej 		 */
   3842  1.124  wrstuden 		if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
   3843    1.1   thorpej 			/*
   3844    1.1   thorpej 			 * Failed, throw away what we've done so
   3845    1.1   thorpej 			 * far, and discard the rest of the packet.
   3846    1.1   thorpej 			 */
   3847    1.1   thorpej 			ifp->if_ierrors++;
   3848    1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3849    1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3850    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3851    1.1   thorpej 			if ((status & WRX_ST_EOP) == 0)
   3852    1.1   thorpej 				sc->sc_rxdiscard = 1;
   3853    1.1   thorpej 			if (sc->sc_rxhead != NULL)
   3854    1.1   thorpej 				m_freem(sc->sc_rxhead);
   3855    1.1   thorpej 			WM_RXCHAIN_RESET(sc);
   3856    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3857    1.1   thorpej 			    ("%s: RX: Rx buffer allocation failed, "
   3858  1.160  christos 			    "dropping packet%s\n", device_xname(sc->sc_dev),
   3859    1.1   thorpej 			    sc->sc_rxdiscard ? " (discard)" : ""));
   3860    1.1   thorpej 			continue;
   3861    1.1   thorpej 		}
   3862    1.1   thorpej 
   3863    1.1   thorpej 		m->m_len = len;
   3864  1.159    simonb 		sc->sc_rxlen += len;
   3865    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3866    1.1   thorpej 		    ("%s: RX: buffer at %p len %d\n",
   3867  1.160  christos 		    device_xname(sc->sc_dev), m->m_data, len));
   3868    1.1   thorpej 
   3869    1.1   thorpej 		/*
   3870    1.1   thorpej 		 * If this is not the end of the packet, keep
   3871    1.1   thorpej 		 * looking.
   3872    1.1   thorpej 		 */
   3873    1.1   thorpej 		if ((status & WRX_ST_EOP) == 0) {
   3874  1.159    simonb 			WM_RXCHAIN_LINK(sc, m);
   3875    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3876    1.1   thorpej 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   3877  1.160  christos 			    device_xname(sc->sc_dev), sc->sc_rxlen));
   3878    1.1   thorpej 			continue;
   3879    1.1   thorpej 		}
   3880    1.1   thorpej 
   3881    1.1   thorpej 		/*
   3882   1.93   thorpej 		 * Okay, we have the entire packet now.  The chip is
   3883  1.247   msaitoh 		 * configured to include the FCS except I350 and I21[01]
   3884  1.228   msaitoh 		 * (not all chips can be configured to strip it),
   3885  1.228   msaitoh 		 * so we need to trim it.
   3886  1.159    simonb 		 * May need to adjust length of previous mbuf in the
   3887  1.159    simonb 		 * chain if the current mbuf is too short.
   3888  1.228   msaitoh 		 * For an eratta, the RCTL_SECRC bit in RCTL register
   3889  1.228   msaitoh 		 * is always set in I350, so we don't trim it.
   3890    1.1   thorpej 		 */
   3891  1.265   msaitoh 		if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
   3892  1.265   msaitoh 		    && (sc->sc_type != WM_T_I210)
   3893  1.247   msaitoh 		    && (sc->sc_type != WM_T_I211)) {
   3894  1.228   msaitoh 			if (m->m_len < ETHER_CRC_LEN) {
   3895  1.228   msaitoh 				sc->sc_rxtail->m_len
   3896  1.228   msaitoh 				    -= (ETHER_CRC_LEN - m->m_len);
   3897  1.228   msaitoh 				m->m_len = 0;
   3898  1.228   msaitoh 			} else
   3899  1.228   msaitoh 				m->m_len -= ETHER_CRC_LEN;
   3900  1.228   msaitoh 			len = sc->sc_rxlen - ETHER_CRC_LEN;
   3901  1.228   msaitoh 		} else
   3902  1.228   msaitoh 			len = sc->sc_rxlen;
   3903  1.159    simonb 
   3904  1.159    simonb 		WM_RXCHAIN_LINK(sc, m);
   3905   1.93   thorpej 
   3906    1.1   thorpej 		*sc->sc_rxtailp = NULL;
   3907    1.1   thorpej 		m = sc->sc_rxhead;
   3908    1.1   thorpej 
   3909    1.1   thorpej 		WM_RXCHAIN_RESET(sc);
   3910    1.1   thorpej 
   3911    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3912    1.1   thorpej 		    ("%s: RX: have entire packet, len -> %d\n",
   3913  1.160  christos 		    device_xname(sc->sc_dev), len));
   3914    1.1   thorpej 
   3915    1.1   thorpej 		/*
   3916    1.1   thorpej 		 * If an error occurred, update stats and drop the packet.
   3917    1.1   thorpej 		 */
   3918    1.1   thorpej 		if (errors &
   3919    1.1   thorpej 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   3920    1.1   thorpej 			if (errors & WRX_ER_SE)
   3921   1.84   thorpej 				log(LOG_WARNING, "%s: symbol error\n",
   3922  1.160  christos 				    device_xname(sc->sc_dev));
   3923    1.1   thorpej 			else if (errors & WRX_ER_SEQ)
   3924   1.84   thorpej 				log(LOG_WARNING, "%s: receive sequence error\n",
   3925  1.160  christos 				    device_xname(sc->sc_dev));
   3926    1.1   thorpej 			else if (errors & WRX_ER_CE)
   3927   1.84   thorpej 				log(LOG_WARNING, "%s: CRC error\n",
   3928  1.160  christos 				    device_xname(sc->sc_dev));
   3929    1.1   thorpej 			m_freem(m);
   3930    1.1   thorpej 			continue;
   3931    1.1   thorpej 		}
   3932    1.1   thorpej 
   3933    1.1   thorpej 		/*
   3934    1.1   thorpej 		 * No errors.  Receive the packet.
   3935    1.1   thorpej 		 */
   3936    1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   3937    1.1   thorpej 		m->m_pkthdr.len = len;
   3938    1.1   thorpej 
   3939    1.1   thorpej 		/*
   3940    1.1   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   3941    1.1   thorpej 		 * for us.  Associate the tag with the packet.
   3942    1.1   thorpej 		 */
   3943  1.265   msaitoh 		/* XXXX should check for i350 and i354 */
   3944   1.94  jdolecek 		if ((status & WRX_ST_VP) != 0) {
   3945   1.94  jdolecek 			VLAN_INPUT_TAG(ifp, m,
   3946  1.171    darran 			    le16toh(vlantag),
   3947   1.94  jdolecek 			    continue);
   3948    1.1   thorpej 		}
   3949    1.1   thorpej 
   3950    1.1   thorpej 		/*
   3951    1.1   thorpej 		 * Set up checksum info for this packet.
   3952    1.1   thorpej 		 */
   3953  1.106      yamt 		if ((status & WRX_ST_IXSM) == 0) {
   3954  1.106      yamt 			if (status & WRX_ST_IPCS) {
   3955  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
   3956  1.106      yamt 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   3957  1.106      yamt 				if (errors & WRX_ER_IPE)
   3958  1.106      yamt 					m->m_pkthdr.csum_flags |=
   3959  1.106      yamt 					    M_CSUM_IPv4_BAD;
   3960  1.106      yamt 			}
   3961  1.106      yamt 			if (status & WRX_ST_TCPCS) {
   3962  1.106      yamt 				/*
   3963  1.106      yamt 				 * Note: we don't know if this was TCP or UDP,
   3964  1.106      yamt 				 * so we just set both bits, and expect the
   3965  1.106      yamt 				 * upper layers to deal.
   3966  1.106      yamt 				 */
   3967  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
   3968  1.106      yamt 				m->m_pkthdr.csum_flags |=
   3969  1.130      yamt 				    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   3970  1.130      yamt 				    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   3971  1.106      yamt 				if (errors & WRX_ER_TCPE)
   3972  1.106      yamt 					m->m_pkthdr.csum_flags |=
   3973  1.106      yamt 					    M_CSUM_TCP_UDP_BAD;
   3974  1.106      yamt 			}
   3975    1.1   thorpej 		}
   3976    1.1   thorpej 
   3977    1.1   thorpej 		ifp->if_ipackets++;
   3978    1.1   thorpej 
   3979  1.272     ozaki 		WM_UNLOCK(sc);
   3980  1.272     ozaki 
   3981    1.1   thorpej 		/* Pass this up to any BPF listeners. */
   3982  1.206     joerg 		bpf_mtap(ifp, m);
   3983    1.1   thorpej 
   3984    1.1   thorpej 		/* Pass it on. */
   3985    1.1   thorpej 		(*ifp->if_input)(ifp, m);
   3986  1.272     ozaki 
   3987  1.272     ozaki 		WM_LOCK(sc);
   3988  1.272     ozaki 
   3989  1.272     ozaki 		if (sc->sc_stopping)
   3990  1.272     ozaki 			break;
   3991    1.1   thorpej 	}
   3992    1.1   thorpej 
   3993    1.1   thorpej 	/* Update the receive pointer. */
   3994    1.1   thorpej 	sc->sc_rxptr = i;
   3995    1.1   thorpej 
   3996    1.1   thorpej 	DPRINTF(WM_DEBUG_RX,
   3997  1.160  christos 	    ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
   3998    1.1   thorpej }
   3999    1.1   thorpej 
   4000    1.1   thorpej /*
   4001  1.192   msaitoh  * wm_linkintr_gmii:
   4002    1.1   thorpej  *
   4003  1.192   msaitoh  *	Helper; handle link interrupts for GMII.
   4004    1.1   thorpej  */
   4005   1.47   thorpej static void
   4006  1.192   msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
   4007    1.1   thorpej {
   4008    1.1   thorpej 
   4009  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   4010  1.272     ozaki 
   4011  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   4012  1.173   msaitoh 		__func__));
   4013  1.170   msaitoh 
   4014  1.192   msaitoh 	if (icr & ICR_LSC) {
   4015  1.192   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   4016  1.254   msaitoh 		    ("%s: LINK: LSC -> mii_pollstat\n",
   4017  1.192   msaitoh 			device_xname(sc->sc_dev)));
   4018  1.254   msaitoh 		mii_pollstat(&sc->sc_mii);
   4019  1.192   msaitoh 		if (sc->sc_type == WM_T_82543) {
   4020  1.192   msaitoh 			int miistatus, active;
   4021  1.192   msaitoh 
   4022  1.192   msaitoh 			/*
   4023  1.192   msaitoh 			 * With 82543, we need to force speed and
   4024  1.192   msaitoh 			 * duplex on the MAC equal to what the PHY
   4025  1.192   msaitoh 			 * speed and duplex configuration is.
   4026  1.192   msaitoh 			 */
   4027  1.192   msaitoh 			miistatus = sc->sc_mii.mii_media_status;
   4028  1.170   msaitoh 
   4029  1.192   msaitoh 			if (miistatus & IFM_ACTIVE) {
   4030  1.192   msaitoh 				active = sc->sc_mii.mii_media_active;
   4031  1.192   msaitoh 				sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   4032  1.192   msaitoh 				switch (IFM_SUBTYPE(active)) {
   4033  1.192   msaitoh 				case IFM_10_T:
   4034  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_10;
   4035  1.192   msaitoh 					break;
   4036  1.192   msaitoh 				case IFM_100_TX:
   4037  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_100;
   4038  1.192   msaitoh 					break;
   4039  1.192   msaitoh 				case IFM_1000_T:
   4040  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_1000;
   4041  1.192   msaitoh 					break;
   4042  1.192   msaitoh 				default:
   4043  1.192   msaitoh 					/*
   4044  1.192   msaitoh 					 * fiber?
   4045  1.192   msaitoh 					 * Shoud not enter here.
   4046  1.192   msaitoh 					 */
   4047  1.192   msaitoh 					printf("unknown media (%x)\n",
   4048  1.192   msaitoh 					    active);
   4049  1.192   msaitoh 					break;
   4050  1.170   msaitoh 				}
   4051  1.192   msaitoh 				if (active & IFM_FDX)
   4052  1.192   msaitoh 					sc->sc_ctrl |= CTRL_FD;
   4053  1.192   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4054  1.192   msaitoh 			}
   4055  1.202   msaitoh 		} else if ((sc->sc_type == WM_T_ICH8)
   4056  1.202   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3)) {
   4057  1.202   msaitoh 			wm_kmrn_lock_loss_workaround_ich8lan(sc);
   4058  1.192   msaitoh 		} else if (sc->sc_type == WM_T_PCH) {
   4059  1.192   msaitoh 			wm_k1_gig_workaround_hv(sc,
   4060  1.192   msaitoh 			    ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
   4061  1.192   msaitoh 		}
   4062  1.192   msaitoh 
   4063  1.192   msaitoh 		if ((sc->sc_phytype == WMPHY_82578)
   4064  1.192   msaitoh 		    && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
   4065  1.192   msaitoh 			== IFM_1000_T)) {
   4066  1.192   msaitoh 
   4067  1.192   msaitoh 			if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
   4068  1.192   msaitoh 				delay(200*1000); /* XXX too big */
   4069  1.192   msaitoh 
   4070  1.192   msaitoh 				/* Link stall fix for link up */
   4071  1.192   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   4072  1.192   msaitoh 				    HV_MUX_DATA_CTRL,
   4073  1.192   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC
   4074  1.192   msaitoh 				    | HV_MUX_DATA_CTRL_FORCE_SPEED);
   4075  1.192   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   4076  1.192   msaitoh 				    HV_MUX_DATA_CTRL,
   4077  1.192   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC);
   4078  1.170   msaitoh 			}
   4079    1.1   thorpej 		}
   4080  1.192   msaitoh 	} else if (icr & ICR_RXSEQ) {
   4081  1.192   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   4082  1.192   msaitoh 		    ("%s: LINK Receive sequence error\n",
   4083  1.192   msaitoh 			device_xname(sc->sc_dev)));
   4084    1.1   thorpej 	}
   4085  1.192   msaitoh }
   4086  1.192   msaitoh 
   4087  1.192   msaitoh /*
   4088  1.192   msaitoh  * wm_linkintr_tbi:
   4089  1.192   msaitoh  *
   4090  1.192   msaitoh  *	Helper; handle link interrupts for TBI mode.
   4091  1.192   msaitoh  */
   4092  1.192   msaitoh static void
   4093  1.192   msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
   4094  1.192   msaitoh {
   4095  1.192   msaitoh 	uint32_t status;
   4096  1.192   msaitoh 
   4097  1.192   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   4098  1.192   msaitoh 		__func__));
   4099    1.1   thorpej 
   4100  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   4101    1.1   thorpej 	if (icr & ICR_LSC) {
   4102    1.1   thorpej 		if (status & STATUS_LU) {
   4103    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   4104  1.160  christos 			    device_xname(sc->sc_dev),
   4105    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   4106  1.173   msaitoh 			/*
   4107  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   4108  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   4109  1.173   msaitoh 			 */
   4110  1.198   msaitoh 
   4111  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4112    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   4113   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   4114    1.1   thorpej 			if (status & STATUS_FD)
   4115    1.1   thorpej 				sc->sc_tctl |=
   4116    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4117    1.1   thorpej 			else
   4118    1.1   thorpej 				sc->sc_tctl |=
   4119    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   4120  1.173   msaitoh 			if (sc->sc_ctrl & CTRL_TFCE)
   4121   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   4122    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4123   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   4124   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   4125   1.71   thorpej 				      sc->sc_fcrtl);
   4126    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   4127    1.1   thorpej 		} else {
   4128    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   4129  1.161    cegger 			    device_xname(sc->sc_dev)));
   4130    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   4131    1.1   thorpej 		}
   4132    1.1   thorpej 		wm_tbi_set_linkled(sc);
   4133  1.173   msaitoh 	} else if (icr & ICR_RXCFG) {
   4134  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
   4135  1.173   msaitoh 		    device_xname(sc->sc_dev)));
   4136  1.173   msaitoh 		sc->sc_tbi_nrxcfg++;
   4137  1.173   msaitoh 		wm_check_for_link(sc);
   4138    1.1   thorpej 	} else if (icr & ICR_RXSEQ) {
   4139    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4140    1.1   thorpej 		    ("%s: LINK: Receive sequence error\n",
   4141  1.160  christos 		    device_xname(sc->sc_dev)));
   4142    1.1   thorpej 	}
   4143    1.1   thorpej }
   4144    1.1   thorpej 
   4145    1.1   thorpej /*
   4146  1.192   msaitoh  * wm_linkintr:
   4147  1.192   msaitoh  *
   4148  1.192   msaitoh  *	Helper; handle link interrupts.
   4149  1.192   msaitoh  */
   4150  1.192   msaitoh static void
   4151  1.192   msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
   4152  1.192   msaitoh {
   4153  1.192   msaitoh 
   4154  1.192   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   4155  1.192   msaitoh 		wm_linkintr_gmii(sc, icr);
   4156  1.192   msaitoh 	else
   4157  1.192   msaitoh 		wm_linkintr_tbi(sc, icr);
   4158  1.192   msaitoh }
   4159  1.192   msaitoh 
   4160  1.192   msaitoh /*
   4161    1.1   thorpej  * wm_tick:
   4162    1.1   thorpej  *
   4163    1.1   thorpej  *	One second timer, used to check link status, sweep up
   4164    1.1   thorpej  *	completed transmit jobs, etc.
   4165    1.1   thorpej  */
   4166   1.47   thorpej static void
   4167    1.1   thorpej wm_tick(void *arg)
   4168    1.1   thorpej {
   4169    1.1   thorpej 	struct wm_softc *sc = arg;
   4170  1.127    bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4171  1.272     ozaki #ifndef WM_MPSAFE
   4172    1.1   thorpej 	int s;
   4173    1.1   thorpej 
   4174    1.1   thorpej 	s = splnet();
   4175  1.272     ozaki #endif
   4176  1.272     ozaki 
   4177  1.272     ozaki 	WM_LOCK(sc);
   4178  1.272     ozaki 
   4179  1.272     ozaki 	if (sc->sc_stopping)
   4180  1.272     ozaki 		goto out;
   4181    1.1   thorpej 
   4182   1.71   thorpej 	if (sc->sc_type >= WM_T_82542_2_1) {
   4183   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   4184   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   4185   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   4186   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   4187   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   4188   1.71   thorpej 	}
   4189   1.71   thorpej 
   4190  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4191  1.196   msaitoh 	ifp->if_ierrors += 0ULL + /* ensure quad_t */
   4192  1.196   msaitoh 	    + CSR_READ(sc, WMREG_CRCERRS)
   4193  1.196   msaitoh 	    + CSR_READ(sc, WMREG_ALGNERRC)
   4194  1.196   msaitoh 	    + CSR_READ(sc, WMREG_SYMERRC)
   4195  1.196   msaitoh 	    + CSR_READ(sc, WMREG_RXERRC)
   4196  1.196   msaitoh 	    + CSR_READ(sc, WMREG_SEC)
   4197  1.196   msaitoh 	    + CSR_READ(sc, WMREG_CEXTERR)
   4198  1.196   msaitoh 	    + CSR_READ(sc, WMREG_RLEC);
   4199  1.196   msaitoh 	ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
   4200  1.127    bouyer 
   4201    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII)
   4202    1.1   thorpej 		mii_tick(&sc->sc_mii);
   4203    1.1   thorpej 	else
   4204    1.1   thorpej 		wm_tbi_check_link(sc);
   4205    1.1   thorpej 
   4206  1.272     ozaki out:
   4207  1.272     ozaki 	WM_UNLOCK(sc);
   4208  1.272     ozaki #ifndef WM_MPSAFE
   4209    1.1   thorpej 	splx(s);
   4210  1.272     ozaki #endif
   4211    1.1   thorpej 
   4212  1.272     ozaki 	if (!sc->sc_stopping)
   4213  1.272     ozaki 		callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   4214    1.1   thorpej }
   4215    1.1   thorpej 
   4216    1.1   thorpej /*
   4217    1.1   thorpej  * wm_reset:
   4218    1.1   thorpej  *
   4219    1.1   thorpej  *	Reset the i82542 chip.
   4220    1.1   thorpej  */
   4221   1.47   thorpej static void
   4222    1.1   thorpej wm_reset(struct wm_softc *sc)
   4223    1.1   thorpej {
   4224  1.189   msaitoh 	int phy_reset = 0;
   4225  1.273   msaitoh 	int error = 0;
   4226  1.199   msaitoh 	uint32_t reg, mask;
   4227    1.1   thorpej 
   4228   1.78   thorpej 	/*
   4229   1.78   thorpej 	 * Allocate on-chip memory according to the MTU size.
   4230   1.78   thorpej 	 * The Packet Buffer Allocation register must be written
   4231   1.78   thorpej 	 * before the chip is reset.
   4232   1.78   thorpej 	 */
   4233  1.120   msaitoh 	switch (sc->sc_type) {
   4234  1.120   msaitoh 	case WM_T_82547:
   4235  1.120   msaitoh 	case WM_T_82547_2:
   4236   1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4237   1.78   thorpej 		    PBA_22K : PBA_30K;
   4238   1.78   thorpej 		sc->sc_txfifo_head = 0;
   4239   1.78   thorpej 		sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   4240   1.78   thorpej 		sc->sc_txfifo_size =
   4241   1.78   thorpej 		    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   4242   1.78   thorpej 		sc->sc_txfifo_stall = 0;
   4243  1.120   msaitoh 		break;
   4244  1.120   msaitoh 	case WM_T_82571:
   4245  1.198   msaitoh 	case WM_T_82572:
   4246  1.199   msaitoh 	case WM_T_82575:	/* XXX need special handing for jumbo frames */
   4247  1.228   msaitoh 	case WM_T_I350:
   4248  1.265   msaitoh 	case WM_T_I354:
   4249  1.198   msaitoh 	case WM_T_80003:
   4250  1.120   msaitoh 		sc->sc_pba = PBA_32K;
   4251  1.120   msaitoh 		break;
   4252  1.199   msaitoh 	case WM_T_82580:
   4253  1.199   msaitoh 	case WM_T_82580ER:
   4254  1.199   msaitoh 		sc->sc_pba = PBA_35K;
   4255  1.199   msaitoh 		break;
   4256  1.247   msaitoh 	case WM_T_I210:
   4257  1.247   msaitoh 	case WM_T_I211:
   4258  1.247   msaitoh 		sc->sc_pba = PBA_34K;
   4259  1.247   msaitoh 		break;
   4260  1.199   msaitoh 	case WM_T_82576:
   4261  1.199   msaitoh 		sc->sc_pba = PBA_64K;
   4262  1.199   msaitoh 		break;
   4263  1.120   msaitoh 	case WM_T_82573:
   4264  1.185   msaitoh 		sc->sc_pba = PBA_12K;
   4265  1.185   msaitoh 		break;
   4266  1.165  sborrill 	case WM_T_82574:
   4267  1.185   msaitoh 	case WM_T_82583:
   4268  1.185   msaitoh 		sc->sc_pba = PBA_20K;
   4269  1.120   msaitoh 		break;
   4270  1.139    bouyer 	case WM_T_ICH8:
   4271  1.139    bouyer 		sc->sc_pba = PBA_8K;
   4272  1.139    bouyer 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   4273  1.139    bouyer 		break;
   4274  1.144   msaitoh 	case WM_T_ICH9:
   4275  1.167   msaitoh 	case WM_T_ICH10:
   4276  1.221   msaitoh 		sc->sc_pba = PBA_10K;
   4277  1.222   msaitoh 		break;
   4278  1.190   msaitoh 	case WM_T_PCH:
   4279  1.221   msaitoh 	case WM_T_PCH2:
   4280  1.249   msaitoh 	case WM_T_PCH_LPT:
   4281  1.221   msaitoh 		sc->sc_pba = PBA_26K;
   4282  1.144   msaitoh 		break;
   4283  1.120   msaitoh 	default:
   4284  1.120   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4285  1.120   msaitoh 		    PBA_40K : PBA_48K;
   4286  1.120   msaitoh 		break;
   4287   1.78   thorpej 	}
   4288   1.78   thorpej 	CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   4289   1.78   thorpej 
   4290  1.199   msaitoh 	/* Prevent the PCI-E bus from sticking */
   4291  1.144   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   4292  1.144   msaitoh 		int timeout = 800;
   4293  1.144   msaitoh 
   4294  1.144   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   4295  1.144   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4296  1.144   msaitoh 
   4297  1.185   msaitoh 		while (timeout--) {
   4298  1.238   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
   4299  1.238   msaitoh 			    == 0)
   4300  1.144   msaitoh 				break;
   4301  1.144   msaitoh 			delay(100);
   4302  1.144   msaitoh 		}
   4303  1.144   msaitoh 	}
   4304  1.144   msaitoh 
   4305  1.199   msaitoh 	/* Set the completion timeout for interface */
   4306  1.228   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   4307  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4308  1.199   msaitoh 		wm_set_pcie_completion_timeout(sc);
   4309  1.199   msaitoh 
   4310  1.199   msaitoh 	/* Clear interrupt */
   4311  1.144   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4312  1.144   msaitoh 
   4313  1.189   msaitoh 	/* Stop the transmit and receive processes. */
   4314  1.189   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   4315  1.266   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   4316  1.189   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
   4317  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   4318  1.189   msaitoh 
   4319  1.199   msaitoh 	/* XXX set_tbi_sbp_82543() */
   4320  1.189   msaitoh 
   4321  1.189   msaitoh 	delay(10*1000);
   4322  1.189   msaitoh 
   4323  1.189   msaitoh 	/* Must acquire the MDIO ownership before MAC reset */
   4324  1.194   msaitoh 	switch (sc->sc_type) {
   4325  1.189   msaitoh 	case WM_T_82573:
   4326  1.189   msaitoh 	case WM_T_82574:
   4327  1.189   msaitoh 	case WM_T_82583:
   4328  1.273   msaitoh 		error = wm_get_hw_semaphore_82573(sc);
   4329  1.189   msaitoh 		break;
   4330  1.189   msaitoh 	default:
   4331  1.189   msaitoh 		break;
   4332  1.189   msaitoh 	}
   4333  1.189   msaitoh 
   4334  1.137   msaitoh 	/*
   4335  1.138      salo 	 * 82541 Errata 29? & 82547 Errata 28?
   4336  1.137   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   4337  1.137   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   4338  1.137   msaitoh 	 */
   4339  1.137   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   4340  1.137   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   4341  1.137   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   4342  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   4343  1.137   msaitoh 		delay(5000);
   4344  1.137   msaitoh 	}
   4345  1.137   msaitoh 
   4346   1.53   thorpej 	switch (sc->sc_type) {
   4347  1.189   msaitoh 	case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
   4348   1.53   thorpej 	case WM_T_82541:
   4349   1.53   thorpej 	case WM_T_82541_2:
   4350  1.189   msaitoh 	case WM_T_82547:
   4351  1.189   msaitoh 	case WM_T_82547_2:
   4352   1.53   thorpej 		/*
   4353   1.88    briggs 		 * On some chipsets, a reset through a memory-mapped write
   4354   1.88    briggs 		 * cycle can cause the chip to reset before completing the
   4355   1.88    briggs 		 * write cycle.  This causes major headache that can be
   4356   1.88    briggs 		 * avoided by issuing the reset via indirect register writes
   4357   1.88    briggs 		 * through I/O space.
   4358   1.88    briggs 		 *
   4359   1.88    briggs 		 * So, if we successfully mapped the I/O BAR at attach time,
   4360   1.88    briggs 		 * use that.  Otherwise, try our luck with a memory-mapped
   4361   1.88    briggs 		 * reset.
   4362   1.53   thorpej 		 */
   4363   1.53   thorpej 		if (sc->sc_flags & WM_F_IOH_VALID)
   4364   1.53   thorpej 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   4365   1.53   thorpej 		else
   4366   1.53   thorpej 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   4367   1.53   thorpej 		break;
   4368   1.53   thorpej 	case WM_T_82545_3:
   4369   1.53   thorpej 	case WM_T_82546_3:
   4370   1.53   thorpej 		/* Use the shadow control register on these chips. */
   4371   1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   4372   1.53   thorpej 		break;
   4373  1.189   msaitoh 	case WM_T_80003:
   4374  1.199   msaitoh 		mask = swfwphysem[sc->sc_funcid];
   4375  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4376  1.189   msaitoh 		wm_get_swfw_semaphore(sc, mask);
   4377  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4378  1.189   msaitoh 		wm_put_swfw_semaphore(sc, mask);
   4379  1.189   msaitoh 		break;
   4380  1.139    bouyer 	case WM_T_ICH8:
   4381  1.144   msaitoh 	case WM_T_ICH9:
   4382  1.167   msaitoh 	case WM_T_ICH10:
   4383  1.190   msaitoh 	case WM_T_PCH:
   4384  1.221   msaitoh 	case WM_T_PCH2:
   4385  1.249   msaitoh 	case WM_T_PCH_LPT:
   4386  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4387  1.189   msaitoh 		if (wm_check_reset_block(sc) == 0) {
   4388  1.221   msaitoh 			/*
   4389  1.221   msaitoh 			 * Gate automatic PHY configuration by hardware on
   4390  1.239   msaitoh 			 * non-managed 82579
   4391  1.221   msaitoh 			 */
   4392  1.221   msaitoh 			if ((sc->sc_type == WM_T_PCH2)
   4393  1.221   msaitoh 			    && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
   4394  1.221   msaitoh 				!= 0))
   4395  1.221   msaitoh 				wm_gate_hw_phy_config_ich8lan(sc, 1);
   4396  1.190   msaitoh 
   4397  1.190   msaitoh 
   4398  1.189   msaitoh 			reg |= CTRL_PHY_RESET;
   4399  1.189   msaitoh 			phy_reset = 1;
   4400  1.189   msaitoh 		}
   4401  1.139    bouyer 		wm_get_swfwhw_semaphore(sc);
   4402  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4403  1.266   msaitoh 		/* Don't insert a completion barrier when reset */
   4404  1.189   msaitoh 		delay(20*1000);
   4405  1.189   msaitoh 		wm_put_swfwhw_semaphore(sc);
   4406  1.188   msaitoh 		break;
   4407  1.189   msaitoh 	case WM_T_82542_2_0:
   4408  1.189   msaitoh 	case WM_T_82542_2_1:
   4409  1.189   msaitoh 	case WM_T_82543:
   4410  1.189   msaitoh 	case WM_T_82540:
   4411  1.189   msaitoh 	case WM_T_82545:
   4412  1.189   msaitoh 	case WM_T_82546:
   4413  1.189   msaitoh 	case WM_T_82571:
   4414  1.189   msaitoh 	case WM_T_82572:
   4415  1.189   msaitoh 	case WM_T_82573:
   4416  1.189   msaitoh 	case WM_T_82574:
   4417  1.199   msaitoh 	case WM_T_82575:
   4418  1.199   msaitoh 	case WM_T_82576:
   4419  1.208   msaitoh 	case WM_T_82580:
   4420  1.208   msaitoh 	case WM_T_82580ER:
   4421  1.189   msaitoh 	case WM_T_82583:
   4422  1.228   msaitoh 	case WM_T_I350:
   4423  1.265   msaitoh 	case WM_T_I354:
   4424  1.247   msaitoh 	case WM_T_I210:
   4425  1.247   msaitoh 	case WM_T_I211:
   4426   1.53   thorpej 	default:
   4427   1.53   thorpej 		/* Everything else can safely use the documented method. */
   4428  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4429   1.53   thorpej 		break;
   4430   1.53   thorpej 	}
   4431  1.189   msaitoh 
   4432  1.259   msaitoh 	/* Must release the MDIO ownership after MAC reset */
   4433  1.259   msaitoh 	switch (sc->sc_type) {
   4434  1.273   msaitoh 	case WM_T_82573:
   4435  1.259   msaitoh 	case WM_T_82574:
   4436  1.259   msaitoh 	case WM_T_82583:
   4437  1.273   msaitoh 		if (error == 0)
   4438  1.273   msaitoh 			wm_put_hw_semaphore_82573(sc);
   4439  1.259   msaitoh 		break;
   4440  1.259   msaitoh 	default:
   4441  1.259   msaitoh 		break;
   4442  1.259   msaitoh 	}
   4443  1.259   msaitoh 
   4444  1.189   msaitoh 	if (phy_reset != 0)
   4445  1.189   msaitoh 		wm_get_cfg_done(sc);
   4446    1.1   thorpej 
   4447  1.146   msaitoh 	/* reload EEPROM */
   4448  1.194   msaitoh 	switch (sc->sc_type) {
   4449  1.144   msaitoh 	case WM_T_82542_2_0:
   4450  1.144   msaitoh 	case WM_T_82542_2_1:
   4451  1.144   msaitoh 	case WM_T_82543:
   4452  1.144   msaitoh 	case WM_T_82544:
   4453  1.144   msaitoh 		delay(10);
   4454  1.146   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4455  1.146   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4456  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   4457  1.144   msaitoh 		delay(2000);
   4458  1.144   msaitoh 		break;
   4459  1.189   msaitoh 	case WM_T_82540:
   4460  1.189   msaitoh 	case WM_T_82545:
   4461  1.189   msaitoh 	case WM_T_82545_3:
   4462  1.189   msaitoh 	case WM_T_82546:
   4463  1.189   msaitoh 	case WM_T_82546_3:
   4464  1.189   msaitoh 		delay(5*1000);
   4465  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4466  1.189   msaitoh 		break;
   4467  1.144   msaitoh 	case WM_T_82541:
   4468  1.144   msaitoh 	case WM_T_82541_2:
   4469  1.144   msaitoh 	case WM_T_82547:
   4470  1.144   msaitoh 	case WM_T_82547_2:
   4471  1.144   msaitoh 		delay(20000);
   4472  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4473  1.144   msaitoh 		break;
   4474  1.189   msaitoh 	case WM_T_82571:
   4475  1.189   msaitoh 	case WM_T_82572:
   4476  1.144   msaitoh 	case WM_T_82573:
   4477  1.165  sborrill 	case WM_T_82574:
   4478  1.185   msaitoh 	case WM_T_82583:
   4479  1.146   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   4480  1.146   msaitoh 			delay(10);
   4481  1.146   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4482  1.146   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4483  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   4484  1.146   msaitoh 		}
   4485  1.145   msaitoh 		/* check EECD_EE_AUTORD */
   4486  1.146   msaitoh 		wm_get_auto_rd_done(sc);
   4487  1.189   msaitoh 		/*
   4488  1.189   msaitoh 		 * Phy configuration from NVM just starts after EECD_AUTO_RD
   4489  1.189   msaitoh 		 * is set.
   4490  1.189   msaitoh 		 */
   4491  1.189   msaitoh 		if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
   4492  1.189   msaitoh 		    || (sc->sc_type == WM_T_82583))
   4493  1.189   msaitoh 			delay(25*1000);
   4494  1.189   msaitoh 		break;
   4495  1.199   msaitoh 	case WM_T_82575:
   4496  1.199   msaitoh 	case WM_T_82576:
   4497  1.208   msaitoh 	case WM_T_82580:
   4498  1.208   msaitoh 	case WM_T_82580ER:
   4499  1.228   msaitoh 	case WM_T_I350:
   4500  1.265   msaitoh 	case WM_T_I354:
   4501  1.247   msaitoh 	case WM_T_I210:
   4502  1.247   msaitoh 	case WM_T_I211:
   4503  1.189   msaitoh 	case WM_T_80003:
   4504  1.189   msaitoh 		/* check EECD_EE_AUTORD */
   4505  1.189   msaitoh 		wm_get_auto_rd_done(sc);
   4506  1.189   msaitoh 		break;
   4507  1.253   msaitoh 	case WM_T_ICH8:
   4508  1.253   msaitoh 	case WM_T_ICH9:
   4509  1.190   msaitoh 	case WM_T_ICH10:
   4510  1.190   msaitoh 	case WM_T_PCH:
   4511  1.221   msaitoh 	case WM_T_PCH2:
   4512  1.249   msaitoh 	case WM_T_PCH_LPT:
   4513  1.189   msaitoh 		break;
   4514  1.189   msaitoh 	default:
   4515  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   4516  1.127    bouyer 	}
   4517  1.144   msaitoh 
   4518  1.199   msaitoh 	/* Check whether EEPROM is present or not */
   4519  1.199   msaitoh 	switch (sc->sc_type) {
   4520  1.199   msaitoh 	case WM_T_82575:
   4521  1.199   msaitoh 	case WM_T_82576:
   4522  1.208   msaitoh #if 0 /* XXX */
   4523  1.199   msaitoh 	case WM_T_82580:
   4524  1.208   msaitoh 	case WM_T_82580ER:
   4525  1.208   msaitoh #endif
   4526  1.228   msaitoh 	case WM_T_I350:
   4527  1.265   msaitoh 	case WM_T_I354:
   4528  1.199   msaitoh 	case WM_T_ICH8:
   4529  1.199   msaitoh 	case WM_T_ICH9:
   4530  1.199   msaitoh 		if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
   4531  1.199   msaitoh 			/* Not found */
   4532  1.199   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   4533  1.208   msaitoh 			if ((sc->sc_type == WM_T_82575)
   4534  1.208   msaitoh 			    || (sc->sc_type == WM_T_82576)
   4535  1.208   msaitoh 			    || (sc->sc_type == WM_T_82580)
   4536  1.228   msaitoh 			    || (sc->sc_type == WM_T_82580ER)
   4537  1.265   msaitoh 			    || (sc->sc_type == WM_T_I350)
   4538  1.265   msaitoh 			    || (sc->sc_type == WM_T_I354))
   4539  1.199   msaitoh 				wm_reset_init_script_82575(sc);
   4540  1.199   msaitoh 		}
   4541  1.199   msaitoh 		break;
   4542  1.199   msaitoh 	default:
   4543  1.199   msaitoh 		break;
   4544  1.199   msaitoh 	}
   4545  1.199   msaitoh 
   4546  1.228   msaitoh 	if ((sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   4547  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
   4548  1.208   msaitoh 		/* clear global device reset status bit */
   4549  1.208   msaitoh 		CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
   4550  1.208   msaitoh 	}
   4551  1.208   msaitoh 
   4552  1.199   msaitoh 	/* Clear any pending interrupt events. */
   4553  1.199   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4554  1.199   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   4555  1.199   msaitoh 
   4556  1.174   msaitoh 	/* reload sc_ctrl */
   4557  1.174   msaitoh 	sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4558  1.174   msaitoh 
   4559  1.228   msaitoh 	if (sc->sc_type == WM_T_I350)
   4560  1.228   msaitoh 		wm_set_eee_i350(sc);
   4561  1.228   msaitoh 
   4562  1.192   msaitoh 	/* dummy read from WUC */
   4563  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4564  1.192   msaitoh 		reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
   4565  1.190   msaitoh 	/*
   4566  1.190   msaitoh 	 * For PCH, this write will make sure that any noise will be detected
   4567  1.190   msaitoh 	 * as a CRC error and be dropped rather than show up as a bad packet
   4568  1.190   msaitoh 	 * to the DMA engine
   4569  1.190   msaitoh 	 */
   4570  1.190   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4571  1.190   msaitoh 		CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
   4572  1.190   msaitoh 
   4573  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4574  1.199   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   4575  1.144   msaitoh 
   4576  1.199   msaitoh 	/* XXX need special handling for 82580 */
   4577    1.1   thorpej }
   4578    1.1   thorpej 
   4579  1.217    dyoung static void
   4580  1.217    dyoung wm_set_vlan(struct wm_softc *sc)
   4581  1.217    dyoung {
   4582  1.217    dyoung 	/* Deal with VLAN enables. */
   4583  1.217    dyoung 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   4584  1.217    dyoung 		sc->sc_ctrl |= CTRL_VME;
   4585  1.217    dyoung 	else
   4586  1.217    dyoung 		sc->sc_ctrl &= ~CTRL_VME;
   4587  1.217    dyoung 
   4588  1.217    dyoung 	/* Write the control registers. */
   4589  1.217    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4590  1.217    dyoung }
   4591  1.217    dyoung 
   4592    1.1   thorpej /*
   4593    1.1   thorpej  * wm_init:		[ifnet interface function]
   4594    1.1   thorpej  *
   4595  1.272     ozaki  *	Initialize the interface.
   4596    1.1   thorpej  */
   4597   1.47   thorpej static int
   4598    1.1   thorpej wm_init(struct ifnet *ifp)
   4599    1.1   thorpej {
   4600    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4601  1.272     ozaki 	int ret;
   4602  1.272     ozaki 
   4603  1.272     ozaki 	WM_LOCK(sc);
   4604  1.272     ozaki 	ret = wm_init_locked(ifp);
   4605  1.272     ozaki 	WM_UNLOCK(sc);
   4606  1.272     ozaki 
   4607  1.272     ozaki 	return ret;
   4608  1.272     ozaki }
   4609  1.272     ozaki 
   4610  1.272     ozaki static int
   4611  1.272     ozaki wm_init_locked(struct ifnet *ifp)
   4612  1.272     ozaki {
   4613  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   4614    1.1   thorpej 	struct wm_rxsoft *rxs;
   4615  1.228   msaitoh 	int i, j, trynum, error = 0;
   4616    1.1   thorpej 	uint32_t reg;
   4617    1.1   thorpej 
   4618  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   4619   1.42   thorpej 	/*
   4620   1.42   thorpej 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   4621   1.42   thorpej 	 * There is a small but measurable benefit to avoiding the adjusment
   4622   1.42   thorpej 	 * of the descriptor so that the headers are aligned, for normal mtu,
   4623   1.42   thorpej 	 * on such platforms.  One possibility is that the DMA itself is
   4624   1.42   thorpej 	 * slightly more efficient if the front of the entire packet (instead
   4625   1.42   thorpej 	 * of the front of the headers) is aligned.
   4626   1.42   thorpej 	 *
   4627   1.42   thorpej 	 * Note we must always set align_tweak to 0 if we are using
   4628   1.42   thorpej 	 * jumbo frames.
   4629   1.42   thorpej 	 */
   4630   1.42   thorpej #ifdef __NO_STRICT_ALIGNMENT
   4631   1.42   thorpej 	sc->sc_align_tweak = 0;
   4632   1.41       tls #else
   4633   1.42   thorpej 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   4634   1.42   thorpej 		sc->sc_align_tweak = 0;
   4635   1.42   thorpej 	else
   4636   1.42   thorpej 		sc->sc_align_tweak = 2;
   4637   1.42   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   4638   1.41       tls 
   4639    1.1   thorpej 	/* Cancel any pending I/O. */
   4640  1.272     ozaki 	wm_stop_locked(ifp, 0);
   4641    1.1   thorpej 
   4642  1.127    bouyer 	/* update statistics before reset */
   4643  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4644  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   4645  1.127    bouyer 
   4646    1.1   thorpej 	/* Reset the chip to a known state. */
   4647    1.1   thorpej 	wm_reset(sc);
   4648    1.1   thorpej 
   4649  1.169   msaitoh 	switch (sc->sc_type) {
   4650  1.169   msaitoh 	case WM_T_82571:
   4651  1.169   msaitoh 	case WM_T_82572:
   4652  1.169   msaitoh 	case WM_T_82573:
   4653  1.169   msaitoh 	case WM_T_82574:
   4654  1.185   msaitoh 	case WM_T_82583:
   4655  1.169   msaitoh 	case WM_T_80003:
   4656  1.169   msaitoh 	case WM_T_ICH8:
   4657  1.169   msaitoh 	case WM_T_ICH9:
   4658  1.169   msaitoh 	case WM_T_ICH10:
   4659  1.190   msaitoh 	case WM_T_PCH:
   4660  1.221   msaitoh 	case WM_T_PCH2:
   4661  1.249   msaitoh 	case WM_T_PCH_LPT:
   4662  1.169   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   4663  1.169   msaitoh 			wm_get_hw_control(sc);
   4664  1.169   msaitoh 		break;
   4665  1.169   msaitoh 	default:
   4666  1.169   msaitoh 		break;
   4667  1.169   msaitoh 	}
   4668  1.169   msaitoh 
   4669  1.191   msaitoh 	/* Reset the PHY. */
   4670  1.191   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   4671  1.191   msaitoh 		wm_gmii_reset(sc);
   4672  1.191   msaitoh 
   4673  1.192   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4674  1.192   msaitoh 	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
   4675  1.256   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   4676  1.256   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   4677  1.192   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
   4678  1.192   msaitoh 
   4679    1.1   thorpej 	/* Initialize the transmit descriptor ring. */
   4680   1.75   thorpej 	memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
   4681   1.75   thorpej 	WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
   4682    1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   4683   1.75   thorpej 	sc->sc_txfree = WM_NTXDESC(sc);
   4684    1.1   thorpej 	sc->sc_txnext = 0;
   4685    1.5   thorpej 
   4686   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   4687  1.211   msaitoh 		CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
   4688  1.211   msaitoh 		CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
   4689   1.75   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
   4690    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   4691    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   4692   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   4693    1.1   thorpej 	} else {
   4694  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
   4695  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
   4696   1.75   thorpej 		CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
   4697    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDH, 0);
   4698  1.150       tls 		CSR_WRITE(sc, WMREG_TIDV, 375);		/* ITR / 4 */
   4699  1.150       tls 		CSR_WRITE(sc, WMREG_TADV, 375);		/* should be same */
   4700    1.1   thorpej 
   4701  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4702  1.211   msaitoh 			/*
   4703  1.211   msaitoh 			 * Don't write TDT before TCTL.EN is set.
   4704  1.211   msaitoh 			 * See the document.
   4705  1.211   msaitoh 			 */
   4706  1.199   msaitoh 			CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
   4707  1.199   msaitoh 			    | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
   4708  1.199   msaitoh 			    | TXDCTL_WTHRESH(0));
   4709  1.199   msaitoh 		else {
   4710  1.211   msaitoh 			CSR_WRITE(sc, WMREG_TDT, 0);
   4711  1.199   msaitoh 			CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
   4712  1.199   msaitoh 			    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   4713  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
   4714  1.199   msaitoh 			    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   4715  1.199   msaitoh 		}
   4716    1.1   thorpej 	}
   4717    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_LO, 0);
   4718    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_HI, 0);
   4719    1.1   thorpej 
   4720    1.1   thorpej 	/* Initialize the transmit job descriptors. */
   4721   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++)
   4722    1.1   thorpej 		sc->sc_txsoft[i].txs_mbuf = NULL;
   4723   1.74      tron 	sc->sc_txsfree = WM_TXQUEUELEN(sc);
   4724    1.1   thorpej 	sc->sc_txsnext = 0;
   4725    1.1   thorpej 	sc->sc_txsdirty = 0;
   4726    1.1   thorpej 
   4727    1.1   thorpej 	/*
   4728    1.1   thorpej 	 * Initialize the receive descriptor and receive job
   4729    1.1   thorpej 	 * descriptor rings.
   4730    1.1   thorpej 	 */
   4731   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   4732   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
   4733   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
   4734    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
   4735    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   4736    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   4737   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   4738    1.1   thorpej 
   4739    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   4740    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   4741    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   4742    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   4743    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   4744    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   4745    1.1   thorpej 	} else {
   4746   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
   4747   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
   4748    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
   4749  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4750  1.199   msaitoh 			CSR_WRITE(sc, WMREG_EITR(0), 450);
   4751  1.199   msaitoh 			if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
   4752  1.199   msaitoh 				panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
   4753  1.199   msaitoh 			CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
   4754  1.199   msaitoh 			    | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
   4755  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
   4756  1.199   msaitoh 			    | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
   4757  1.199   msaitoh 			    | RXDCTL_WTHRESH(1));
   4758  1.199   msaitoh 		} else {
   4759  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RDH, 0);
   4760  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RDT, 0);
   4761  1.238   msaitoh 			CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
   4762  1.238   msaitoh 			CSR_WRITE(sc, WMREG_RADV, 375);	/* MUST be same */
   4763  1.199   msaitoh 		}
   4764    1.1   thorpej 	}
   4765    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   4766    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   4767    1.1   thorpej 		if (rxs->rxs_mbuf == NULL) {
   4768    1.1   thorpej 			if ((error = wm_add_rxbuf(sc, i)) != 0) {
   4769  1.238   msaitoh 				log(LOG_ERR, "%s: unable to allocate or map "
   4770  1.238   msaitoh 				    "rx buffer %d, error = %d\n",
   4771  1.160  christos 				    device_xname(sc->sc_dev), i, error);
   4772    1.1   thorpej 				/*
   4773    1.1   thorpej 				 * XXX Should attempt to run with fewer receive
   4774    1.1   thorpej 				 * XXX buffers instead of just failing.
   4775    1.1   thorpej 				 */
   4776    1.1   thorpej 				wm_rxdrain(sc);
   4777    1.1   thorpej 				goto out;
   4778    1.1   thorpej 			}
   4779  1.199   msaitoh 		} else {
   4780  1.199   msaitoh 			if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   4781  1.199   msaitoh 				WM_INIT_RXDESC(sc, i);
   4782  1.211   msaitoh 			/*
   4783  1.211   msaitoh 			 * For 82575 and newer device, the RX descriptors
   4784  1.211   msaitoh 			 * must be initialized after the setting of RCTL.EN in
   4785  1.211   msaitoh 			 * wm_set_filter()
   4786  1.211   msaitoh 			 */
   4787  1.199   msaitoh 		}
   4788    1.1   thorpej 	}
   4789    1.1   thorpej 	sc->sc_rxptr = 0;
   4790    1.1   thorpej 	sc->sc_rxdiscard = 0;
   4791    1.1   thorpej 	WM_RXCHAIN_RESET(sc);
   4792    1.1   thorpej 
   4793    1.1   thorpej 	/*
   4794    1.1   thorpej 	 * Clear out the VLAN table -- we don't use it (yet).
   4795    1.1   thorpej 	 */
   4796    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, 0);
   4797  1.265   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4798  1.228   msaitoh 		trynum = 10; /* Due to hw errata */
   4799  1.228   msaitoh 	else
   4800  1.228   msaitoh 		trynum = 1;
   4801    1.1   thorpej 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   4802  1.228   msaitoh 		for (j = 0; j < trynum; j++)
   4803  1.228   msaitoh 			CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   4804    1.1   thorpej 
   4805    1.1   thorpej 	/*
   4806    1.1   thorpej 	 * Set up flow-control parameters.
   4807    1.1   thorpej 	 *
   4808    1.1   thorpej 	 * XXX Values could probably stand some tuning.
   4809    1.1   thorpej 	 */
   4810  1.177   msaitoh 	if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   4811  1.221   msaitoh 	    && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
   4812  1.256   msaitoh 	    && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)) {
   4813  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   4814  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   4815  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   4816  1.139    bouyer 	}
   4817   1.71   thorpej 
   4818   1.71   thorpej 	sc->sc_fcrtl = FCRTL_DFLT;
   4819   1.71   thorpej 	if (sc->sc_type < WM_T_82543) {
   4820   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   4821   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   4822   1.71   thorpej 	} else {
   4823   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   4824   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   4825    1.1   thorpej 	}
   4826  1.177   msaitoh 
   4827  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   4828  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
   4829  1.177   msaitoh 	else
   4830  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   4831    1.1   thorpej 
   4832  1.217    dyoung 	/* Writes the control register. */
   4833  1.217    dyoung 	wm_set_vlan(sc);
   4834  1.177   msaitoh 
   4835  1.177   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   4836  1.127    bouyer 		int val;
   4837  1.177   msaitoh 
   4838  1.177   msaitoh 		switch (sc->sc_type) {
   4839  1.177   msaitoh 		case WM_T_80003:
   4840  1.177   msaitoh 		case WM_T_ICH8:
   4841  1.177   msaitoh 		case WM_T_ICH9:
   4842  1.177   msaitoh 		case WM_T_ICH10:
   4843  1.190   msaitoh 		case WM_T_PCH:
   4844  1.221   msaitoh 		case WM_T_PCH2:
   4845  1.249   msaitoh 		case WM_T_PCH_LPT:
   4846  1.177   msaitoh 			/*
   4847  1.177   msaitoh 			 * Set the mac to wait the maximum time between each
   4848  1.177   msaitoh 			 * iteration and increase the max iterations when
   4849  1.177   msaitoh 			 * polling the phy; this fixes erroneous timeouts at
   4850  1.177   msaitoh 			 * 10Mbps.
   4851  1.177   msaitoh 			 */
   4852  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
   4853  1.177   msaitoh 			    0xFFFF);
   4854  1.178   msaitoh 			val = wm_kmrn_readreg(sc,
   4855  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM);
   4856  1.177   msaitoh 			val |= 0x3F;
   4857  1.178   msaitoh 			wm_kmrn_writereg(sc,
   4858  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM, val);
   4859  1.177   msaitoh 			break;
   4860  1.177   msaitoh 		default:
   4861  1.177   msaitoh 			break;
   4862  1.177   msaitoh 		}
   4863  1.177   msaitoh 
   4864  1.177   msaitoh 		if (sc->sc_type == WM_T_80003) {
   4865  1.177   msaitoh 			val = CSR_READ(sc, WMREG_CTRL_EXT);
   4866  1.177   msaitoh 			val &= ~CTRL_EXT_LINK_MODE_MASK;
   4867  1.177   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, val);
   4868  1.177   msaitoh 
   4869  1.177   msaitoh 			/* Bypass RX and TX FIFO's */
   4870  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   4871  1.198   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
   4872  1.198   msaitoh 			    | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   4873  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   4874  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   4875  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   4876  1.177   msaitoh 		}
   4877  1.127    bouyer 	}
   4878    1.1   thorpej #if 0
   4879    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   4880    1.1   thorpej #endif
   4881    1.1   thorpej 
   4882    1.1   thorpej 	/*
   4883    1.1   thorpej 	 * Set up checksum offload parameters.
   4884    1.1   thorpej 	 */
   4885    1.1   thorpej 	reg = CSR_READ(sc, WMREG_RXCSUM);
   4886  1.130      yamt 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   4887  1.103      yamt 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   4888    1.1   thorpej 		reg |= RXCSUM_IPOFL;
   4889  1.103      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   4890   1.12   thorpej 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   4891  1.130      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   4892  1.130      yamt 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   4893    1.1   thorpej 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   4894    1.1   thorpej 
   4895  1.173   msaitoh 	/* Reset TBI's RXCFG count */
   4896  1.173   msaitoh 	sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
   4897  1.173   msaitoh 
   4898    1.1   thorpej 	/*
   4899    1.1   thorpej 	 * Set up the interrupt registers.
   4900    1.1   thorpej 	 */
   4901    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4902   1.10   thorpej 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   4903    1.1   thorpej 	    ICR_RXO | ICR_RXT0;
   4904    1.1   thorpej 	if ((sc->sc_flags & WM_F_HAS_MII) == 0)
   4905    1.1   thorpej 		sc->sc_icr |= ICR_RXCFG;
   4906    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   4907    1.1   thorpej 
   4908  1.177   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4909  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   4910  1.256   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   4911  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_KABGTXD);
   4912  1.177   msaitoh 		reg |= KABGTXD_BGSQLBIAS;
   4913  1.177   msaitoh 		CSR_WRITE(sc, WMREG_KABGTXD, reg);
   4914  1.177   msaitoh 	}
   4915  1.177   msaitoh 
   4916    1.1   thorpej 	/* Set up the inter-packet gap. */
   4917    1.1   thorpej 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   4918    1.1   thorpej 
   4919   1.92    briggs 	if (sc->sc_type >= WM_T_82543) {
   4920  1.150       tls 		/*
   4921  1.150       tls 		 * Set up the interrupt throttling register (units of 256ns)
   4922  1.150       tls 		 * Note that a footnote in Intel's documentation says this
   4923  1.150       tls 		 * ticker runs at 1/4 the rate when the chip is in 100Mbit
   4924  1.150       tls 		 * or 10Mbit mode.  Empirically, it appears to be the case
   4925  1.150       tls 		 * that that is also true for the 1024ns units of the other
   4926  1.150       tls 		 * interrupt-related timer registers -- so, really, we ought
   4927  1.150       tls 		 * to divide this value by 4 when the link speed is low.
   4928  1.150       tls 		 *
   4929  1.150       tls 		 * XXX implement this division at link speed change!
   4930  1.150       tls 		 */
   4931  1.153       tls 
   4932  1.153       tls 		 /*
   4933  1.153       tls 		  * For N interrupts/sec, set this value to:
   4934  1.153       tls 		  * 1000000000 / (N * 256).  Note that we set the
   4935  1.153       tls 		  * absolute and packet timer values to this value
   4936  1.153       tls 		  * divided by 4 to get "simple timer" behavior.
   4937  1.153       tls 		  */
   4938  1.153       tls 
   4939  1.153       tls 		sc->sc_itr = 1500;		/* 2604 ints/sec */
   4940   1.92    briggs 		CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   4941   1.92    briggs 	}
   4942   1.92    briggs 
   4943    1.1   thorpej 	/* Set the VLAN ethernetype. */
   4944    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   4945    1.1   thorpej 
   4946    1.1   thorpej 	/*
   4947    1.1   thorpej 	 * Set up the transmit control register; we start out with
   4948    1.1   thorpej 	 * a collision distance suitable for FDX, but update it whe
   4949    1.1   thorpej 	 * we resolve the media type.
   4950    1.1   thorpej 	 */
   4951  1.178   msaitoh 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
   4952  1.178   msaitoh 	    | TCTL_CT(TX_COLLISION_THRESHOLD)
   4953  1.178   msaitoh 	    | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4954  1.120   msaitoh 	if (sc->sc_type >= WM_T_82571)
   4955  1.120   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   4956    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4957    1.1   thorpej 
   4958  1.211   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4959  1.211   msaitoh 		/*
   4960  1.211   msaitoh 		 * Write TDT after TCTL.EN is set.
   4961  1.211   msaitoh 		 * See the document.
   4962  1.211   msaitoh 		 */
   4963  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDT, 0);
   4964  1.211   msaitoh 	}
   4965  1.211   msaitoh 
   4966  1.177   msaitoh 	if (sc->sc_type == WM_T_80003) {
   4967  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL_EXT);
   4968  1.177   msaitoh 		reg &= ~TCTL_EXT_GCEX_MASK;
   4969  1.177   msaitoh 		reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
   4970  1.177   msaitoh 		CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
   4971  1.177   msaitoh 	}
   4972  1.177   msaitoh 
   4973    1.1   thorpej 	/* Set the media. */
   4974  1.152    dyoung 	if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
   4975  1.152    dyoung 		goto out;
   4976    1.1   thorpej 
   4977  1.203   msaitoh 	/* Configure for OS presence */
   4978  1.203   msaitoh 	wm_init_manageability(sc);
   4979  1.203   msaitoh 
   4980    1.1   thorpej 	/*
   4981    1.1   thorpej 	 * Set up the receive control register; we actually program
   4982    1.1   thorpej 	 * the register when we set the receive filter.  Use multicast
   4983    1.1   thorpej 	 * address offset type 0.
   4984    1.1   thorpej 	 *
   4985   1.11   thorpej 	 * Only the i82544 has the ability to strip the incoming
   4986    1.1   thorpej 	 * CRC, so we don't enable that feature.
   4987    1.1   thorpej 	 */
   4988    1.1   thorpej 	sc->sc_mchash_type = 0;
   4989  1.120   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   4990  1.120   msaitoh 	    | RCTL_MO(sc->sc_mchash_type);
   4991  1.120   msaitoh 
   4992  1.228   msaitoh 	/*
   4993  1.228   msaitoh 	 * The I350 has a bug where it always strips the CRC whether
   4994  1.228   msaitoh 	 * asked to or not. So ask for stripped CRC here and cope in rxeof
   4995  1.228   msaitoh 	 */
   4996  1.265   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   4997  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210))
   4998  1.228   msaitoh 		sc->sc_rctl |= RCTL_SECRC;
   4999  1.228   msaitoh 
   5000  1.187   msaitoh 	if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
   5001  1.199   msaitoh 	    && (ifp->if_mtu > ETHERMTU)) {
   5002  1.199   msaitoh 		sc->sc_rctl |= RCTL_LPE;
   5003  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5004  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
   5005  1.199   msaitoh 	}
   5006   1.41       tls 
   5007  1.119  uebayasi 	if (MCLBYTES == 2048) {
   5008   1.41       tls 		sc->sc_rctl |= RCTL_2k;
   5009   1.41       tls 	} else {
   5010  1.119  uebayasi 		if (sc->sc_type >= WM_T_82543) {
   5011  1.194   msaitoh 			switch (MCLBYTES) {
   5012   1.41       tls 			case 4096:
   5013   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   5014   1.41       tls 				break;
   5015   1.41       tls 			case 8192:
   5016   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   5017   1.41       tls 				break;
   5018   1.41       tls 			case 16384:
   5019   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   5020   1.41       tls 				break;
   5021   1.41       tls 			default:
   5022   1.41       tls 				panic("wm_init: MCLBYTES %d unsupported",
   5023   1.41       tls 				    MCLBYTES);
   5024   1.41       tls 				break;
   5025   1.41       tls 			}
   5026   1.41       tls 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   5027   1.41       tls 	}
   5028    1.1   thorpej 
   5029    1.1   thorpej 	/* Set the receive filter. */
   5030    1.1   thorpej 	wm_set_filter(sc);
   5031    1.1   thorpej 
   5032  1.257   msaitoh 	/* Enable ECC */
   5033  1.257   msaitoh 	switch (sc->sc_type) {
   5034  1.257   msaitoh 	case WM_T_82571:
   5035  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_PBA_ECC);
   5036  1.257   msaitoh 		reg |= PBA_ECC_CORR_EN;
   5037  1.257   msaitoh 		CSR_WRITE(sc, WMREG_PBA_ECC, reg);
   5038  1.257   msaitoh 		break;
   5039  1.257   msaitoh 	case WM_T_PCH_LPT:
   5040  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_PBECCSTS);
   5041  1.257   msaitoh 		reg |= PBECCSTS_UNCORR_ECC_ENABLE;
   5042  1.257   msaitoh 		CSR_WRITE(sc, WMREG_PBECCSTS, reg);
   5043  1.257   msaitoh 
   5044  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL);
   5045  1.257   msaitoh 		reg |= CTRL_MEHE;
   5046  1.257   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   5047  1.257   msaitoh 		break;
   5048  1.257   msaitoh 	default:
   5049  1.257   msaitoh 		break;
   5050  1.257   msaitoh 	}
   5051  1.257   msaitoh 
   5052  1.211   msaitoh 	/* On 575 and later set RDT only if RX enabled */
   5053  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5054  1.199   msaitoh 		for (i = 0; i < WM_NRXDESC; i++)
   5055  1.199   msaitoh 			WM_INIT_RXDESC(sc, i);
   5056  1.199   msaitoh 
   5057  1.272     ozaki 	sc->sc_stopping = false;
   5058  1.272     ozaki 
   5059    1.1   thorpej 	/* Start the one second link check clock. */
   5060    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   5061    1.1   thorpej 
   5062    1.1   thorpej 	/* ...all done! */
   5063   1.96     perry 	ifp->if_flags |= IFF_RUNNING;
   5064    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   5065    1.1   thorpej 
   5066    1.1   thorpej  out:
   5067  1.213   msaitoh 	sc->sc_if_flags = ifp->if_flags;
   5068    1.1   thorpej 	if (error)
   5069   1.84   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   5070  1.160  christos 		    device_xname(sc->sc_dev));
   5071  1.194   msaitoh 	return error;
   5072    1.1   thorpej }
   5073    1.1   thorpej 
   5074    1.1   thorpej /*
   5075    1.1   thorpej  * wm_rxdrain:
   5076    1.1   thorpej  *
   5077    1.1   thorpej  *	Drain the receive queue.
   5078    1.1   thorpej  */
   5079   1.47   thorpej static void
   5080    1.1   thorpej wm_rxdrain(struct wm_softc *sc)
   5081    1.1   thorpej {
   5082    1.1   thorpej 	struct wm_rxsoft *rxs;
   5083    1.1   thorpej 	int i;
   5084    1.1   thorpej 
   5085  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   5086  1.272     ozaki 
   5087    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   5088    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   5089    1.1   thorpej 		if (rxs->rxs_mbuf != NULL) {
   5090    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5091    1.1   thorpej 			m_freem(rxs->rxs_mbuf);
   5092    1.1   thorpej 			rxs->rxs_mbuf = NULL;
   5093    1.1   thorpej 		}
   5094    1.1   thorpej 	}
   5095    1.1   thorpej }
   5096    1.1   thorpej 
   5097    1.1   thorpej /*
   5098    1.1   thorpej  * wm_stop:		[ifnet interface function]
   5099    1.1   thorpej  *
   5100    1.1   thorpej  *	Stop transmission on the interface.
   5101    1.1   thorpej  */
   5102   1.47   thorpej static void
   5103    1.1   thorpej wm_stop(struct ifnet *ifp, int disable)
   5104    1.1   thorpej {
   5105    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5106  1.272     ozaki 
   5107  1.272     ozaki 	WM_LOCK(sc);
   5108  1.272     ozaki 	wm_stop_locked(ifp, disable);
   5109  1.272     ozaki 	WM_UNLOCK(sc);
   5110  1.272     ozaki }
   5111  1.272     ozaki 
   5112  1.272     ozaki static void
   5113  1.272     ozaki wm_stop_locked(struct ifnet *ifp, int disable)
   5114  1.272     ozaki {
   5115  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   5116    1.1   thorpej 	struct wm_txsoft *txs;
   5117    1.1   thorpej 	int i;
   5118    1.1   thorpej 
   5119  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   5120  1.272     ozaki 
   5121  1.272     ozaki 	sc->sc_stopping = true;
   5122  1.272     ozaki 
   5123    1.1   thorpej 	/* Stop the one second clock. */
   5124    1.1   thorpej 	callout_stop(&sc->sc_tick_ch);
   5125    1.1   thorpej 
   5126   1.78   thorpej 	/* Stop the 82547 Tx FIFO stall check timer. */
   5127   1.78   thorpej 	if (sc->sc_type == WM_T_82547)
   5128   1.78   thorpej 		callout_stop(&sc->sc_txfifo_ch);
   5129   1.78   thorpej 
   5130    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   5131    1.1   thorpej 		/* Down the MII. */
   5132    1.1   thorpej 		mii_down(&sc->sc_mii);
   5133  1.173   msaitoh 	} else {
   5134  1.173   msaitoh #if 0
   5135  1.173   msaitoh 		/* Should we clear PHY's status properly? */
   5136  1.173   msaitoh 		wm_reset(sc);
   5137  1.173   msaitoh #endif
   5138    1.1   thorpej 	}
   5139    1.1   thorpej 
   5140    1.1   thorpej 	/* Stop the transmit and receive processes. */
   5141    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, 0);
   5142    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, 0);
   5143  1.199   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   5144    1.1   thorpej 
   5145  1.102       scw 	/*
   5146  1.102       scw 	 * Clear the interrupt mask to ensure the device cannot assert its
   5147  1.102       scw 	 * interrupt line.
   5148  1.102       scw 	 * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
   5149  1.102       scw 	 * any currently pending or shared interrupt.
   5150  1.102       scw 	 */
   5151  1.102       scw 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   5152  1.102       scw 	sc->sc_icr = 0;
   5153  1.102       scw 
   5154    1.1   thorpej 	/* Release any queued transmit buffers. */
   5155   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   5156    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   5157    1.1   thorpej 		if (txs->txs_mbuf != NULL) {
   5158    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   5159    1.1   thorpej 			m_freem(txs->txs_mbuf);
   5160    1.1   thorpej 			txs->txs_mbuf = NULL;
   5161    1.1   thorpej 		}
   5162    1.1   thorpej 	}
   5163    1.1   thorpej 
   5164    1.1   thorpej 	/* Mark the interface as down and cancel the watchdog timer. */
   5165    1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   5166    1.1   thorpej 	ifp->if_timer = 0;
   5167  1.156    dyoung 
   5168  1.156    dyoung 	if (disable)
   5169  1.156    dyoung 		wm_rxdrain(sc);
   5170  1.199   msaitoh 
   5171  1.199   msaitoh #if 0 /* notyet */
   5172  1.199   msaitoh 	if (sc->sc_type >= WM_T_82544)
   5173  1.199   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   5174  1.199   msaitoh #endif
   5175    1.1   thorpej }
   5176    1.1   thorpej 
   5177  1.145   msaitoh void
   5178  1.146   msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
   5179  1.145   msaitoh {
   5180  1.145   msaitoh 	int i;
   5181  1.145   msaitoh 
   5182  1.145   msaitoh 	/* wait for eeprom to reload */
   5183  1.145   msaitoh 	switch (sc->sc_type) {
   5184  1.145   msaitoh 	case WM_T_82571:
   5185  1.145   msaitoh 	case WM_T_82572:
   5186  1.145   msaitoh 	case WM_T_82573:
   5187  1.165  sborrill 	case WM_T_82574:
   5188  1.185   msaitoh 	case WM_T_82583:
   5189  1.199   msaitoh 	case WM_T_82575:
   5190  1.199   msaitoh 	case WM_T_82576:
   5191  1.208   msaitoh 	case WM_T_82580:
   5192  1.208   msaitoh 	case WM_T_82580ER:
   5193  1.228   msaitoh 	case WM_T_I350:
   5194  1.265   msaitoh 	case WM_T_I354:
   5195  1.247   msaitoh 	case WM_T_I210:
   5196  1.247   msaitoh 	case WM_T_I211:
   5197  1.145   msaitoh 	case WM_T_80003:
   5198  1.145   msaitoh 	case WM_T_ICH8:
   5199  1.145   msaitoh 	case WM_T_ICH9:
   5200  1.189   msaitoh 		for (i = 0; i < 10; i++) {
   5201  1.145   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   5202  1.145   msaitoh 				break;
   5203  1.145   msaitoh 			delay(1000);
   5204  1.145   msaitoh 		}
   5205  1.189   msaitoh 		if (i == 10) {
   5206  1.145   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   5207  1.160  christos 			    "complete\n", device_xname(sc->sc_dev));
   5208  1.145   msaitoh 		}
   5209  1.145   msaitoh 		break;
   5210  1.145   msaitoh 	default:
   5211  1.145   msaitoh 		break;
   5212  1.145   msaitoh 	}
   5213  1.189   msaitoh }
   5214  1.189   msaitoh 
   5215  1.189   msaitoh void
   5216  1.189   msaitoh wm_lan_init_done(struct wm_softc *sc)
   5217  1.189   msaitoh {
   5218  1.189   msaitoh 	uint32_t reg = 0;
   5219  1.189   msaitoh 	int i;
   5220  1.145   msaitoh 
   5221  1.189   msaitoh 	/* wait for eeprom to reload */
   5222  1.189   msaitoh 	switch (sc->sc_type) {
   5223  1.190   msaitoh 	case WM_T_ICH10:
   5224  1.190   msaitoh 	case WM_T_PCH:
   5225  1.221   msaitoh 	case WM_T_PCH2:
   5226  1.249   msaitoh 	case WM_T_PCH_LPT:
   5227  1.189   msaitoh 		for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
   5228  1.189   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   5229  1.189   msaitoh 			if ((reg & STATUS_LAN_INIT_DONE) != 0)
   5230  1.189   msaitoh 				break;
   5231  1.189   msaitoh 			delay(100);
   5232  1.189   msaitoh 		}
   5233  1.189   msaitoh 		if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
   5234  1.189   msaitoh 			log(LOG_ERR, "%s: %s: lan_init_done failed to "
   5235  1.189   msaitoh 			    "complete\n", device_xname(sc->sc_dev), __func__);
   5236  1.189   msaitoh 		}
   5237  1.189   msaitoh 		break;
   5238  1.189   msaitoh 	default:
   5239  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   5240  1.189   msaitoh 		    __func__);
   5241  1.189   msaitoh 		break;
   5242  1.189   msaitoh 	}
   5243  1.189   msaitoh 
   5244  1.189   msaitoh 	reg &= ~STATUS_LAN_INIT_DONE;
   5245  1.189   msaitoh 	CSR_WRITE(sc, WMREG_STATUS, reg);
   5246  1.189   msaitoh }
   5247  1.189   msaitoh 
   5248  1.189   msaitoh void
   5249  1.189   msaitoh wm_get_cfg_done(struct wm_softc *sc)
   5250  1.189   msaitoh {
   5251  1.189   msaitoh 	int mask;
   5252  1.190   msaitoh 	uint32_t reg;
   5253  1.189   msaitoh 	int i;
   5254  1.189   msaitoh 
   5255  1.189   msaitoh 	/* wait for eeprom to reload */
   5256  1.189   msaitoh 	switch (sc->sc_type) {
   5257  1.189   msaitoh 	case WM_T_82542_2_0:
   5258  1.189   msaitoh 	case WM_T_82542_2_1:
   5259  1.189   msaitoh 		/* null */
   5260  1.189   msaitoh 		break;
   5261  1.189   msaitoh 	case WM_T_82543:
   5262  1.189   msaitoh 	case WM_T_82544:
   5263  1.189   msaitoh 	case WM_T_82540:
   5264  1.189   msaitoh 	case WM_T_82545:
   5265  1.189   msaitoh 	case WM_T_82545_3:
   5266  1.189   msaitoh 	case WM_T_82546:
   5267  1.189   msaitoh 	case WM_T_82546_3:
   5268  1.189   msaitoh 	case WM_T_82541:
   5269  1.189   msaitoh 	case WM_T_82541_2:
   5270  1.189   msaitoh 	case WM_T_82547:
   5271  1.189   msaitoh 	case WM_T_82547_2:
   5272  1.189   msaitoh 	case WM_T_82573:
   5273  1.189   msaitoh 	case WM_T_82574:
   5274  1.189   msaitoh 	case WM_T_82583:
   5275  1.189   msaitoh 		/* generic */
   5276  1.189   msaitoh 		delay(10*1000);
   5277  1.189   msaitoh 		break;
   5278  1.189   msaitoh 	case WM_T_80003:
   5279  1.189   msaitoh 	case WM_T_82571:
   5280  1.189   msaitoh 	case WM_T_82572:
   5281  1.199   msaitoh 	case WM_T_82575:
   5282  1.199   msaitoh 	case WM_T_82576:
   5283  1.199   msaitoh 	case WM_T_82580:
   5284  1.208   msaitoh 	case WM_T_82580ER:
   5285  1.228   msaitoh 	case WM_T_I350:
   5286  1.265   msaitoh 	case WM_T_I354:
   5287  1.247   msaitoh 	case WM_T_I210:
   5288  1.247   msaitoh 	case WM_T_I211:
   5289  1.209   msaitoh 		if (sc->sc_type == WM_T_82571) {
   5290  1.209   msaitoh 			/* Only 82571 shares port 0 */
   5291  1.209   msaitoh 			mask = EEMNGCTL_CFGDONE_0;
   5292  1.209   msaitoh 		} else
   5293  1.209   msaitoh 			mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
   5294  1.189   msaitoh 		for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
   5295  1.189   msaitoh 			if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
   5296  1.189   msaitoh 				break;
   5297  1.189   msaitoh 			delay(1000);
   5298  1.189   msaitoh 		}
   5299  1.189   msaitoh 		if (i >= WM_PHY_CFG_TIMEOUT) {
   5300  1.189   msaitoh 			DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
   5301  1.189   msaitoh 				device_xname(sc->sc_dev), __func__));
   5302  1.189   msaitoh 		}
   5303  1.189   msaitoh 		break;
   5304  1.190   msaitoh 	case WM_T_ICH8:
   5305  1.190   msaitoh 	case WM_T_ICH9:
   5306  1.190   msaitoh 	case WM_T_ICH10:
   5307  1.190   msaitoh 	case WM_T_PCH:
   5308  1.221   msaitoh 	case WM_T_PCH2:
   5309  1.249   msaitoh 	case WM_T_PCH_LPT:
   5310  1.190   msaitoh 		delay(10*1000);
   5311  1.253   msaitoh 		if (sc->sc_type >= WM_T_ICH10)
   5312  1.253   msaitoh 			wm_lan_init_done(sc);
   5313  1.253   msaitoh 		else
   5314  1.253   msaitoh 			wm_get_auto_rd_done(sc);
   5315  1.253   msaitoh 
   5316  1.253   msaitoh 		reg = CSR_READ(sc, WMREG_STATUS);
   5317  1.253   msaitoh 		if ((reg & STATUS_PHYRA) != 0)
   5318  1.253   msaitoh 			CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
   5319  1.190   msaitoh 		break;
   5320  1.189   msaitoh 	default:
   5321  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   5322  1.189   msaitoh 		    __func__);
   5323  1.189   msaitoh 		break;
   5324  1.189   msaitoh 	}
   5325  1.145   msaitoh }
   5326  1.145   msaitoh 
   5327    1.1   thorpej /*
   5328   1.45   thorpej  * wm_acquire_eeprom:
   5329   1.45   thorpej  *
   5330   1.45   thorpej  *	Perform the EEPROM handshake required on some chips.
   5331   1.45   thorpej  */
   5332   1.45   thorpej static int
   5333   1.45   thorpej wm_acquire_eeprom(struct wm_softc *sc)
   5334   1.45   thorpej {
   5335   1.45   thorpej 	uint32_t reg;
   5336   1.45   thorpej 	int x;
   5337  1.127    bouyer 	int ret = 0;
   5338   1.45   thorpej 
   5339  1.117   msaitoh 	/* always success */
   5340  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   5341  1.117   msaitoh 		return 0;
   5342  1.117   msaitoh 
   5343  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
   5344  1.139    bouyer 		ret = wm_get_swfwhw_semaphore(sc);
   5345  1.139    bouyer 	} else if (sc->sc_flags & WM_F_SWFW_SYNC) {
   5346  1.127    bouyer 		/* this will also do wm_get_swsm_semaphore() if needed */
   5347  1.127    bouyer 		ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
   5348  1.127    bouyer 	} else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   5349  1.127    bouyer 		ret = wm_get_swsm_semaphore(sc);
   5350  1.127    bouyer 	}
   5351  1.127    bouyer 
   5352  1.169   msaitoh 	if (ret) {
   5353  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5354  1.169   msaitoh 			__func__);
   5355  1.117   msaitoh 		return 1;
   5356  1.169   msaitoh 	}
   5357  1.117   msaitoh 
   5358  1.198   msaitoh 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   5359   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   5360   1.45   thorpej 
   5361   1.45   thorpej 		/* Request EEPROM access. */
   5362   1.45   thorpej 		reg |= EECD_EE_REQ;
   5363   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5364   1.45   thorpej 
   5365   1.45   thorpej 		/* ..and wait for it to be granted. */
   5366  1.117   msaitoh 		for (x = 0; x < 1000; x++) {
   5367   1.45   thorpej 			reg = CSR_READ(sc, WMREG_EECD);
   5368   1.45   thorpej 			if (reg & EECD_EE_GNT)
   5369   1.45   thorpej 				break;
   5370   1.45   thorpej 			delay(5);
   5371   1.45   thorpej 		}
   5372   1.45   thorpej 		if ((reg & EECD_EE_GNT) == 0) {
   5373  1.160  christos 			aprint_error_dev(sc->sc_dev,
   5374  1.160  christos 			    "could not acquire EEPROM GNT\n");
   5375   1.45   thorpej 			reg &= ~EECD_EE_REQ;
   5376   1.45   thorpej 			CSR_WRITE(sc, WMREG_EECD, reg);
   5377  1.139    bouyer 			if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   5378  1.139    bouyer 				wm_put_swfwhw_semaphore(sc);
   5379  1.127    bouyer 			if (sc->sc_flags & WM_F_SWFW_SYNC)
   5380  1.127    bouyer 				wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   5381  1.127    bouyer 			else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5382  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   5383  1.194   msaitoh 			return 1;
   5384   1.45   thorpej 		}
   5385   1.45   thorpej 	}
   5386   1.45   thorpej 
   5387  1.194   msaitoh 	return 0;
   5388   1.45   thorpej }
   5389   1.45   thorpej 
   5390   1.45   thorpej /*
   5391   1.45   thorpej  * wm_release_eeprom:
   5392   1.45   thorpej  *
   5393   1.45   thorpej  *	Release the EEPROM mutex.
   5394   1.45   thorpej  */
   5395   1.45   thorpej static void
   5396   1.45   thorpej wm_release_eeprom(struct wm_softc *sc)
   5397   1.45   thorpej {
   5398   1.45   thorpej 	uint32_t reg;
   5399   1.45   thorpej 
   5400  1.117   msaitoh 	/* always success */
   5401  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   5402  1.117   msaitoh 		return;
   5403  1.117   msaitoh 
   5404   1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   5405   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   5406   1.45   thorpej 		reg &= ~EECD_EE_REQ;
   5407   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5408   1.45   thorpej 	}
   5409  1.117   msaitoh 
   5410  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   5411  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   5412  1.127    bouyer 	if (sc->sc_flags & WM_F_SWFW_SYNC)
   5413  1.127    bouyer 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   5414  1.127    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   5415  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   5416   1.45   thorpej }
   5417   1.45   thorpej 
   5418   1.45   thorpej /*
   5419   1.46   thorpej  * wm_eeprom_sendbits:
   5420   1.46   thorpej  *
   5421   1.46   thorpej  *	Send a series of bits to the EEPROM.
   5422   1.46   thorpej  */
   5423   1.46   thorpej static void
   5424   1.46   thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   5425   1.46   thorpej {
   5426   1.46   thorpej 	uint32_t reg;
   5427   1.46   thorpej 	int x;
   5428   1.46   thorpej 
   5429   1.46   thorpej 	reg = CSR_READ(sc, WMREG_EECD);
   5430   1.46   thorpej 
   5431   1.46   thorpej 	for (x = nbits; x > 0; x--) {
   5432   1.46   thorpej 		if (bits & (1U << (x - 1)))
   5433   1.46   thorpej 			reg |= EECD_DI;
   5434   1.46   thorpej 		else
   5435   1.46   thorpej 			reg &= ~EECD_DI;
   5436   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5437  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5438   1.46   thorpej 		delay(2);
   5439   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   5440  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5441   1.46   thorpej 		delay(2);
   5442   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5443  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5444   1.46   thorpej 		delay(2);
   5445   1.46   thorpej 	}
   5446   1.46   thorpej }
   5447   1.46   thorpej 
   5448   1.46   thorpej /*
   5449   1.48   thorpej  * wm_eeprom_recvbits:
   5450   1.48   thorpej  *
   5451   1.48   thorpej  *	Receive a series of bits from the EEPROM.
   5452   1.48   thorpej  */
   5453   1.48   thorpej static void
   5454   1.48   thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   5455   1.48   thorpej {
   5456   1.48   thorpej 	uint32_t reg, val;
   5457   1.48   thorpej 	int x;
   5458   1.48   thorpej 
   5459   1.48   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   5460   1.48   thorpej 
   5461   1.48   thorpej 	val = 0;
   5462   1.48   thorpej 	for (x = nbits; x > 0; x--) {
   5463   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   5464  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5465   1.48   thorpej 		delay(2);
   5466   1.48   thorpej 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   5467   1.48   thorpej 			val |= (1U << (x - 1));
   5468   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5469  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5470   1.48   thorpej 		delay(2);
   5471   1.48   thorpej 	}
   5472   1.48   thorpej 	*valp = val;
   5473   1.48   thorpej }
   5474   1.48   thorpej 
   5475   1.48   thorpej /*
   5476   1.50   thorpej  * wm_read_eeprom_uwire:
   5477   1.50   thorpej  *
   5478   1.50   thorpej  *	Read a word from the EEPROM using the MicroWire protocol.
   5479   1.50   thorpej  */
   5480   1.51   thorpej static int
   5481   1.51   thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5482   1.50   thorpej {
   5483   1.50   thorpej 	uint32_t reg, val;
   5484   1.51   thorpej 	int i;
   5485   1.51   thorpej 
   5486   1.51   thorpej 	for (i = 0; i < wordcnt; i++) {
   5487   1.51   thorpej 		/* Clear SK and DI. */
   5488   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   5489   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5490   1.50   thorpej 
   5491  1.230   msaitoh 		/*
   5492  1.230   msaitoh 		 * XXX: workaround for a bug in qemu-0.12.x and prior
   5493  1.230   msaitoh 		 * and Xen.
   5494  1.230   msaitoh 		 *
   5495  1.230   msaitoh 		 * We use this workaround only for 82540 because qemu's
   5496  1.230   msaitoh 		 * e1000 act as 82540.
   5497  1.230   msaitoh 		 */
   5498  1.231   msaitoh 		if (sc->sc_type == WM_T_82540) {
   5499  1.230   msaitoh 			reg |= EECD_SK;
   5500  1.230   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   5501  1.230   msaitoh 			reg &= ~EECD_SK;
   5502  1.230   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   5503  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   5504  1.230   msaitoh 			delay(2);
   5505  1.230   msaitoh 		}
   5506  1.230   msaitoh 		/* XXX: end of workaround */
   5507  1.246  christos 
   5508   1.51   thorpej 		/* Set CHIP SELECT. */
   5509   1.51   thorpej 		reg |= EECD_CS;
   5510   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5511  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5512   1.51   thorpej 		delay(2);
   5513   1.51   thorpej 
   5514   1.51   thorpej 		/* Shift in the READ command. */
   5515   1.51   thorpej 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   5516   1.51   thorpej 
   5517   1.51   thorpej 		/* Shift in address. */
   5518   1.51   thorpej 		wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
   5519   1.51   thorpej 
   5520   1.51   thorpej 		/* Shift out the data. */
   5521   1.51   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   5522   1.51   thorpej 		data[i] = val & 0xffff;
   5523   1.51   thorpej 
   5524   1.51   thorpej 		/* Clear CHIP SELECT. */
   5525   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   5526   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5527  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5528   1.51   thorpej 		delay(2);
   5529   1.51   thorpej 	}
   5530   1.51   thorpej 
   5531  1.194   msaitoh 	return 0;
   5532   1.50   thorpej }
   5533   1.50   thorpej 
   5534   1.50   thorpej /*
   5535   1.57   thorpej  * wm_spi_eeprom_ready:
   5536   1.57   thorpej  *
   5537   1.57   thorpej  *	Wait for a SPI EEPROM to be ready for commands.
   5538   1.57   thorpej  */
   5539   1.57   thorpej static int
   5540   1.57   thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
   5541   1.57   thorpej {
   5542   1.57   thorpej 	uint32_t val;
   5543   1.57   thorpej 	int usec;
   5544   1.57   thorpej 
   5545   1.57   thorpej 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   5546   1.57   thorpej 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   5547   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 8);
   5548   1.57   thorpej 		if ((val & SPI_SR_RDY) == 0)
   5549   1.57   thorpej 			break;
   5550   1.57   thorpej 	}
   5551   1.57   thorpej 	if (usec >= SPI_MAX_RETRIES) {
   5552  1.160  christos 		aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
   5553  1.194   msaitoh 		return 1;
   5554   1.57   thorpej 	}
   5555  1.194   msaitoh 	return 0;
   5556   1.57   thorpej }
   5557   1.57   thorpej 
   5558   1.57   thorpej /*
   5559   1.57   thorpej  * wm_read_eeprom_spi:
   5560   1.57   thorpej  *
   5561   1.57   thorpej  *	Read a work from the EEPROM using the SPI protocol.
   5562   1.57   thorpej  */
   5563   1.57   thorpej static int
   5564   1.57   thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5565   1.57   thorpej {
   5566   1.57   thorpej 	uint32_t reg, val;
   5567   1.57   thorpej 	int i;
   5568   1.57   thorpej 	uint8_t opc;
   5569   1.57   thorpej 
   5570   1.57   thorpej 	/* Clear SK and CS. */
   5571   1.57   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   5572   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5573  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5574   1.57   thorpej 	delay(2);
   5575   1.57   thorpej 
   5576   1.57   thorpej 	if (wm_spi_eeprom_ready(sc))
   5577  1.194   msaitoh 		return 1;
   5578   1.57   thorpej 
   5579   1.57   thorpej 	/* Toggle CS to flush commands. */
   5580   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   5581  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5582   1.57   thorpej 	delay(2);
   5583   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5584  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5585   1.57   thorpej 	delay(2);
   5586   1.57   thorpej 
   5587   1.57   thorpej 	opc = SPI_OPC_READ;
   5588   1.57   thorpej 	if (sc->sc_ee_addrbits == 8 && word >= 128)
   5589   1.57   thorpej 		opc |= SPI_OPC_A8;
   5590   1.57   thorpej 
   5591   1.57   thorpej 	wm_eeprom_sendbits(sc, opc, 8);
   5592   1.57   thorpej 	wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
   5593   1.57   thorpej 
   5594   1.57   thorpej 	for (i = 0; i < wordcnt; i++) {
   5595   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   5596   1.57   thorpej 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   5597   1.57   thorpej 	}
   5598   1.57   thorpej 
   5599   1.57   thorpej 	/* Raise CS and clear SK. */
   5600   1.57   thorpej 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   5601   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5602  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5603   1.57   thorpej 	delay(2);
   5604   1.57   thorpej 
   5605  1.194   msaitoh 	return 0;
   5606   1.57   thorpej }
   5607   1.57   thorpej 
   5608  1.249   msaitoh #define NVM_CHECKSUM			0xBABA
   5609  1.249   msaitoh #define EEPROM_SIZE			0x0040
   5610  1.249   msaitoh #define NVM_COMPAT			0x0003
   5611  1.249   msaitoh #define NVM_COMPAT_VALID_CHECKSUM	0x0001
   5612  1.249   msaitoh #define NVM_FUTURE_INIT_WORD1			0x0019
   5613  1.249   msaitoh #define NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM	0x0040
   5614  1.112     gavan 
   5615  1.112     gavan /*
   5616  1.112     gavan  * wm_validate_eeprom_checksum
   5617  1.112     gavan  *
   5618  1.112     gavan  * The checksum is defined as the sum of the first 64 (16 bit) words.
   5619  1.112     gavan  */
   5620  1.112     gavan static int
   5621  1.112     gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
   5622  1.198   msaitoh {
   5623  1.264    martin 	uint16_t checksum;
   5624  1.112     gavan 	uint16_t eeprom_data;
   5625  1.264    martin #ifdef WM_DEBUG
   5626  1.264    martin 	uint16_t csum_wordaddr, valid_checksum;
   5627  1.264    martin #endif
   5628  1.112     gavan 	int i;
   5629  1.112     gavan 
   5630  1.112     gavan 	checksum = 0;
   5631  1.112     gavan 
   5632  1.247   msaitoh 	/* Don't check for I211 */
   5633  1.247   msaitoh 	if (sc->sc_type == WM_T_I211)
   5634  1.247   msaitoh 		return 0;
   5635  1.247   msaitoh 
   5636  1.264    martin #ifdef WM_DEBUG
   5637  1.249   msaitoh 	if (sc->sc_type == WM_T_PCH_LPT) {
   5638  1.249   msaitoh 		csum_wordaddr = NVM_COMPAT;
   5639  1.249   msaitoh 		valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
   5640  1.249   msaitoh 	} else {
   5641  1.249   msaitoh 		csum_wordaddr = NVM_FUTURE_INIT_WORD1;
   5642  1.249   msaitoh 		valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
   5643  1.249   msaitoh 	}
   5644  1.249   msaitoh 
   5645  1.240   msaitoh 	/* Dump EEPROM image for debug */
   5646  1.240   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5647  1.240   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5648  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   5649  1.249   msaitoh 		wm_read_eeprom(sc, csum_wordaddr, 1, &eeprom_data);
   5650  1.249   msaitoh 		if ((eeprom_data & valid_checksum) == 0) {
   5651  1.249   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   5652  1.249   msaitoh 			    ("%s: NVM need to be updated (%04x != %04x)\n",
   5653  1.249   msaitoh 				device_xname(sc->sc_dev), eeprom_data,
   5654  1.249   msaitoh 				    valid_checksum));
   5655  1.240   msaitoh 		}
   5656  1.240   msaitoh 	}
   5657  1.240   msaitoh 
   5658  1.240   msaitoh 	if ((wm_debug & WM_DEBUG_NVM) != 0) {
   5659  1.240   msaitoh 		printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
   5660  1.240   msaitoh 		for (i = 0; i < EEPROM_SIZE; i++) {
   5661  1.240   msaitoh 			if (wm_read_eeprom(sc, i, 1, &eeprom_data))
   5662  1.240   msaitoh 				printf("XX ");
   5663  1.240   msaitoh 			else
   5664  1.240   msaitoh 				printf("%04x ", eeprom_data);
   5665  1.240   msaitoh 			if (i % 8 == 7)
   5666  1.240   msaitoh 				printf("\n");
   5667  1.240   msaitoh 		}
   5668  1.240   msaitoh 	}
   5669  1.240   msaitoh 
   5670  1.240   msaitoh #endif /* WM_DEBUG */
   5671  1.240   msaitoh 
   5672  1.112     gavan 	for (i = 0; i < EEPROM_SIZE; i++) {
   5673  1.119  uebayasi 		if (wm_read_eeprom(sc, i, 1, &eeprom_data))
   5674  1.112     gavan 			return 1;
   5675  1.112     gavan 		checksum += eeprom_data;
   5676  1.112     gavan 	}
   5677  1.112     gavan 
   5678  1.249   msaitoh 	if (checksum != (uint16_t) NVM_CHECKSUM) {
   5679  1.249   msaitoh #ifdef WM_DEBUG
   5680  1.249   msaitoh 		printf("%s: NVM checksum mismatch (%04x != %04x)\n",
   5681  1.249   msaitoh 		    device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
   5682  1.249   msaitoh #endif
   5683  1.249   msaitoh 	}
   5684  1.112     gavan 
   5685  1.112     gavan 	return 0;
   5686  1.112     gavan }
   5687  1.112     gavan 
   5688   1.57   thorpej /*
   5689    1.1   thorpej  * wm_read_eeprom:
   5690    1.1   thorpej  *
   5691    1.1   thorpej  *	Read data from the serial EEPROM.
   5692    1.1   thorpej  */
   5693   1.51   thorpej static int
   5694    1.1   thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5695    1.1   thorpej {
   5696   1.51   thorpej 	int rv;
   5697    1.1   thorpej 
   5698  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   5699  1.113     gavan 		return 1;
   5700  1.112     gavan 
   5701   1.51   thorpej 	if (wm_acquire_eeprom(sc))
   5702  1.113     gavan 		return 1;
   5703   1.17   thorpej 
   5704  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5705  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5706  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   5707  1.139    bouyer 		rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
   5708  1.139    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
   5709  1.117   msaitoh 		rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
   5710  1.117   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_SPI)
   5711   1.57   thorpej 		rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
   5712   1.57   thorpej 	else
   5713   1.57   thorpej 		rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
   5714   1.17   thorpej 
   5715   1.51   thorpej 	wm_release_eeprom(sc);
   5716  1.113     gavan 	return rv;
   5717    1.1   thorpej }
   5718    1.1   thorpej 
   5719  1.117   msaitoh static int
   5720  1.117   msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
   5721  1.117   msaitoh     uint16_t *data)
   5722  1.117   msaitoh {
   5723  1.117   msaitoh 	int i, eerd = 0;
   5724  1.117   msaitoh 	int error = 0;
   5725  1.117   msaitoh 
   5726  1.117   msaitoh 	for (i = 0; i < wordcnt; i++) {
   5727  1.117   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   5728  1.117   msaitoh 
   5729  1.117   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   5730  1.117   msaitoh 		error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   5731  1.117   msaitoh 		if (error != 0)
   5732  1.117   msaitoh 			break;
   5733  1.117   msaitoh 
   5734  1.117   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   5735  1.117   msaitoh 	}
   5736  1.119  uebayasi 
   5737  1.117   msaitoh 	return error;
   5738  1.117   msaitoh }
   5739  1.117   msaitoh 
   5740  1.117   msaitoh static int
   5741  1.117   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   5742  1.117   msaitoh {
   5743  1.117   msaitoh 	uint32_t attempts = 100000;
   5744  1.117   msaitoh 	uint32_t i, reg = 0;
   5745  1.117   msaitoh 	int32_t done = -1;
   5746  1.117   msaitoh 
   5747  1.119  uebayasi 	for (i = 0; i < attempts; i++) {
   5748  1.117   msaitoh 		reg = CSR_READ(sc, rw);
   5749  1.117   msaitoh 
   5750  1.119  uebayasi 		if (reg & EERD_DONE) {
   5751  1.117   msaitoh 			done = 0;
   5752  1.117   msaitoh 			break;
   5753  1.117   msaitoh 		}
   5754  1.117   msaitoh 		delay(5);
   5755  1.117   msaitoh 	}
   5756  1.117   msaitoh 
   5757  1.117   msaitoh 	return done;
   5758  1.117   msaitoh }
   5759  1.117   msaitoh 
   5760  1.208   msaitoh static int
   5761  1.218   msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
   5762  1.218   msaitoh {
   5763  1.218   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   5764  1.218   msaitoh 	uint16_t offset = EEPROM_OFF_MACADDR;
   5765  1.218   msaitoh 
   5766  1.218   msaitoh 	/* Try to read alternative MAC address pointer */
   5767  1.218   msaitoh 	if (wm_read_eeprom(sc, EEPROM_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
   5768  1.218   msaitoh 		return -1;
   5769  1.218   msaitoh 
   5770  1.218   msaitoh 	/* Check pointer */
   5771  1.218   msaitoh 	if (offset == 0xffff)
   5772  1.218   msaitoh 		return -1;
   5773  1.218   msaitoh 
   5774  1.218   msaitoh 	/*
   5775  1.218   msaitoh 	 * Check whether alternative MAC address is valid or not.
   5776  1.218   msaitoh 	 * Some cards have non 0xffff pointer but those don't use
   5777  1.218   msaitoh 	 * alternative MAC address in reality.
   5778  1.218   msaitoh 	 *
   5779  1.218   msaitoh 	 * Check whether the broadcast bit is set or not.
   5780  1.218   msaitoh 	 */
   5781  1.218   msaitoh 	if (wm_read_eeprom(sc, offset, 1, myea) == 0)
   5782  1.218   msaitoh 		if (((myea[0] & 0xff) & 0x01) == 0)
   5783  1.218   msaitoh 			return 0; /* found! */
   5784  1.218   msaitoh 
   5785  1.218   msaitoh 	/* not found */
   5786  1.218   msaitoh 	return -1;
   5787  1.218   msaitoh }
   5788  1.218   msaitoh 
   5789  1.218   msaitoh static int
   5790  1.208   msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
   5791  1.208   msaitoh {
   5792  1.208   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   5793  1.210   msaitoh 	uint16_t offset = EEPROM_OFF_MACADDR;
   5794  1.208   msaitoh 	int do_invert = 0;
   5795  1.208   msaitoh 
   5796  1.218   msaitoh 	switch (sc->sc_type) {
   5797  1.218   msaitoh 	case WM_T_82580:
   5798  1.218   msaitoh 	case WM_T_82580ER:
   5799  1.228   msaitoh 	case WM_T_I350:
   5800  1.265   msaitoh 	case WM_T_I354:
   5801  1.218   msaitoh 		switch (sc->sc_funcid) {
   5802  1.218   msaitoh 		case 0:
   5803  1.218   msaitoh 			/* default value (== EEPROM_OFF_MACADDR) */
   5804  1.218   msaitoh 			break;
   5805  1.218   msaitoh 		case 1:
   5806  1.218   msaitoh 			offset = EEPROM_OFF_LAN1;
   5807  1.218   msaitoh 			break;
   5808  1.218   msaitoh 		case 2:
   5809  1.218   msaitoh 			offset = EEPROM_OFF_LAN2;
   5810  1.218   msaitoh 			break;
   5811  1.218   msaitoh 		case 3:
   5812  1.218   msaitoh 			offset = EEPROM_OFF_LAN3;
   5813  1.218   msaitoh 			break;
   5814  1.218   msaitoh 		default:
   5815  1.218   msaitoh 			goto bad;
   5816  1.218   msaitoh 			/* NOTREACHED */
   5817  1.208   msaitoh 			break;
   5818  1.218   msaitoh 		}
   5819  1.218   msaitoh 		break;
   5820  1.218   msaitoh 	case WM_T_82571:
   5821  1.218   msaitoh 	case WM_T_82575:
   5822  1.218   msaitoh 	case WM_T_82576:
   5823  1.218   msaitoh 	case WM_T_80003:
   5824  1.247   msaitoh 	case WM_T_I210:
   5825  1.247   msaitoh 	case WM_T_I211:
   5826  1.218   msaitoh 		if (wm_check_alt_mac_addr(sc) != 0) {
   5827  1.218   msaitoh 			/* reset the offset to LAN0 */
   5828  1.218   msaitoh 			offset = EEPROM_OFF_MACADDR;
   5829  1.218   msaitoh 			if ((sc->sc_funcid & 0x01) == 1)
   5830  1.208   msaitoh 				do_invert = 1;
   5831  1.218   msaitoh 			goto do_read;
   5832  1.218   msaitoh 		}
   5833  1.218   msaitoh 		switch (sc->sc_funcid) {
   5834  1.218   msaitoh 		case 0:
   5835  1.218   msaitoh 			/*
   5836  1.218   msaitoh 			 * The offset is the value in EEPROM_ALT_MAC_ADDR_PTR
   5837  1.218   msaitoh 			 * itself.
   5838  1.218   msaitoh 			 */
   5839  1.218   msaitoh 			break;
   5840  1.218   msaitoh 		case 1:
   5841  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN1;
   5842  1.218   msaitoh 			break;
   5843  1.218   msaitoh 		case 2:
   5844  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN2;
   5845  1.218   msaitoh 			break;
   5846  1.218   msaitoh 		case 3:
   5847  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN3;
   5848  1.208   msaitoh 			break;
   5849  1.208   msaitoh 		default:
   5850  1.218   msaitoh 			goto bad;
   5851  1.218   msaitoh 			/* NOTREACHED */
   5852  1.208   msaitoh 			break;
   5853  1.208   msaitoh 		}
   5854  1.218   msaitoh 		break;
   5855  1.218   msaitoh 	default:
   5856  1.218   msaitoh 		if ((sc->sc_funcid & 0x01) == 1)
   5857  1.218   msaitoh 			do_invert = 1;
   5858  1.218   msaitoh 		break;
   5859  1.218   msaitoh 	}
   5860  1.210   msaitoh 
   5861  1.208   msaitoh  do_read:
   5862  1.208   msaitoh 	if (wm_read_eeprom(sc, offset, sizeof(myea) / sizeof(myea[0]),
   5863  1.208   msaitoh 		myea) != 0) {
   5864  1.208   msaitoh 		goto bad;
   5865  1.208   msaitoh 	}
   5866  1.208   msaitoh 
   5867  1.208   msaitoh 	enaddr[0] = myea[0] & 0xff;
   5868  1.208   msaitoh 	enaddr[1] = myea[0] >> 8;
   5869  1.208   msaitoh 	enaddr[2] = myea[1] & 0xff;
   5870  1.208   msaitoh 	enaddr[3] = myea[1] >> 8;
   5871  1.208   msaitoh 	enaddr[4] = myea[2] & 0xff;
   5872  1.208   msaitoh 	enaddr[5] = myea[2] >> 8;
   5873  1.208   msaitoh 
   5874  1.208   msaitoh 	/*
   5875  1.208   msaitoh 	 * Toggle the LSB of the MAC address on the second port
   5876  1.208   msaitoh 	 * of some dual port cards.
   5877  1.208   msaitoh 	 */
   5878  1.208   msaitoh 	if (do_invert != 0)
   5879  1.208   msaitoh 		enaddr[5] ^= 1;
   5880  1.208   msaitoh 
   5881  1.208   msaitoh 	return 0;
   5882  1.208   msaitoh 
   5883  1.208   msaitoh  bad:
   5884  1.208   msaitoh 	aprint_error_dev(sc->sc_dev, "unable to read Ethernet address\n");
   5885  1.208   msaitoh 
   5886  1.208   msaitoh 	return -1;
   5887  1.208   msaitoh }
   5888  1.208   msaitoh 
   5889    1.1   thorpej /*
   5890    1.1   thorpej  * wm_add_rxbuf:
   5891    1.1   thorpej  *
   5892    1.1   thorpej  *	Add a receive buffer to the indiciated descriptor.
   5893    1.1   thorpej  */
   5894   1.47   thorpej static int
   5895    1.1   thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
   5896    1.1   thorpej {
   5897    1.1   thorpej 	struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
   5898    1.1   thorpej 	struct mbuf *m;
   5899    1.1   thorpej 	int error;
   5900    1.1   thorpej 
   5901  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   5902  1.272     ozaki 
   5903    1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   5904    1.1   thorpej 	if (m == NULL)
   5905  1.194   msaitoh 		return ENOBUFS;
   5906    1.1   thorpej 
   5907    1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   5908    1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   5909    1.1   thorpej 		m_freem(m);
   5910  1.194   msaitoh 		return ENOBUFS;
   5911    1.1   thorpej 	}
   5912    1.1   thorpej 
   5913    1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   5914    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5915    1.1   thorpej 
   5916    1.1   thorpej 	rxs->rxs_mbuf = m;
   5917    1.1   thorpej 
   5918   1.32   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   5919   1.32   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   5920    1.1   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   5921    1.1   thorpej 	if (error) {
   5922   1.84   thorpej 		/* XXX XXX XXX */
   5923  1.160  christos 		aprint_error_dev(sc->sc_dev,
   5924  1.160  christos 		    "unable to load rx DMA map %d, error = %d\n",
   5925  1.158    cegger 		    idx, error);
   5926   1.84   thorpej 		panic("wm_add_rxbuf");
   5927    1.1   thorpej 	}
   5928    1.1   thorpej 
   5929    1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   5930    1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   5931    1.1   thorpej 
   5932  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5933  1.199   msaitoh 		if ((sc->sc_rctl & RCTL_EN) != 0)
   5934  1.199   msaitoh 			WM_INIT_RXDESC(sc, idx);
   5935  1.246  christos 	} else
   5936  1.199   msaitoh 		WM_INIT_RXDESC(sc, idx);
   5937    1.1   thorpej 
   5938  1.194   msaitoh 	return 0;
   5939    1.1   thorpej }
   5940    1.1   thorpej 
   5941    1.1   thorpej /*
   5942    1.1   thorpej  * wm_set_ral:
   5943    1.1   thorpej  *
   5944    1.1   thorpej  *	Set an entery in the receive address list.
   5945    1.1   thorpej  */
   5946    1.1   thorpej static void
   5947    1.1   thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   5948    1.1   thorpej {
   5949    1.1   thorpej 	uint32_t ral_lo, ral_hi;
   5950    1.1   thorpej 
   5951    1.1   thorpej 	if (enaddr != NULL) {
   5952    1.1   thorpej 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   5953    1.1   thorpej 		    (enaddr[3] << 24);
   5954    1.1   thorpej 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   5955    1.1   thorpej 		ral_hi |= RAL_AV;
   5956    1.1   thorpej 	} else {
   5957    1.1   thorpej 		ral_lo = 0;
   5958    1.1   thorpej 		ral_hi = 0;
   5959    1.1   thorpej 	}
   5960    1.1   thorpej 
   5961   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   5962    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   5963    1.1   thorpej 		    ral_lo);
   5964    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   5965    1.1   thorpej 		    ral_hi);
   5966    1.1   thorpej 	} else {
   5967    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   5968    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   5969    1.1   thorpej 	}
   5970    1.1   thorpej }
   5971    1.1   thorpej 
   5972    1.1   thorpej /*
   5973    1.1   thorpej  * wm_mchash:
   5974    1.1   thorpej  *
   5975    1.1   thorpej  *	Compute the hash of the multicast address for the 4096-bit
   5976    1.1   thorpej  *	multicast filter.
   5977    1.1   thorpej  */
   5978    1.1   thorpej static uint32_t
   5979    1.1   thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   5980    1.1   thorpej {
   5981    1.1   thorpej 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   5982    1.1   thorpej 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   5983  1.139    bouyer 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   5984  1.139    bouyer 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   5985    1.1   thorpej 	uint32_t hash;
   5986    1.1   thorpej 
   5987  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5988  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5989  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   5990  1.139    bouyer 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   5991  1.139    bouyer 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   5992  1.139    bouyer 		return (hash & 0x3ff);
   5993  1.139    bouyer 	}
   5994    1.1   thorpej 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   5995    1.1   thorpej 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   5996    1.1   thorpej 
   5997    1.1   thorpej 	return (hash & 0xfff);
   5998    1.1   thorpej }
   5999    1.1   thorpej 
   6000    1.1   thorpej /*
   6001    1.1   thorpej  * wm_set_filter:
   6002    1.1   thorpej  *
   6003    1.1   thorpej  *	Set up the receive filter.
   6004    1.1   thorpej  */
   6005   1.47   thorpej static void
   6006    1.1   thorpej wm_set_filter(struct wm_softc *sc)
   6007    1.1   thorpej {
   6008    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   6009    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6010    1.1   thorpej 	struct ether_multi *enm;
   6011    1.1   thorpej 	struct ether_multistep step;
   6012    1.1   thorpej 	bus_addr_t mta_reg;
   6013    1.1   thorpej 	uint32_t hash, reg, bit;
   6014  1.139    bouyer 	int i, size;
   6015    1.1   thorpej 
   6016   1.11   thorpej 	if (sc->sc_type >= WM_T_82544)
   6017    1.1   thorpej 		mta_reg = WMREG_CORDOVA_MTA;
   6018    1.1   thorpej 	else
   6019    1.1   thorpej 		mta_reg = WMREG_MTA;
   6020    1.1   thorpej 
   6021    1.1   thorpej 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   6022    1.1   thorpej 
   6023    1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   6024    1.1   thorpej 		sc->sc_rctl |= RCTL_BAM;
   6025    1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   6026    1.1   thorpej 		sc->sc_rctl |= RCTL_UPE;
   6027    1.1   thorpej 		goto allmulti;
   6028    1.1   thorpej 	}
   6029    1.1   thorpej 
   6030    1.1   thorpej 	/*
   6031    1.1   thorpej 	 * Set the station address in the first RAL slot, and
   6032    1.1   thorpej 	 * clear the remaining slots.
   6033    1.1   thorpej 	 */
   6034  1.242   msaitoh 	if (sc->sc_type == WM_T_ICH8)
   6035  1.242   msaitoh 		size = WM_RAL_TABSIZE_ICH8 -1;
   6036  1.242   msaitoh 	else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
   6037  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   6038  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   6039  1.242   msaitoh 		size = WM_RAL_TABSIZE_ICH8;
   6040  1.242   msaitoh 	else if (sc->sc_type == WM_T_82575)
   6041  1.242   msaitoh 		size = WM_RAL_TABSIZE_82575;
   6042  1.242   msaitoh 	else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
   6043  1.242   msaitoh 		size = WM_RAL_TABSIZE_82576;
   6044  1.265   msaitoh 	else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   6045  1.242   msaitoh 		size = WM_RAL_TABSIZE_I350;
   6046  1.139    bouyer 	else
   6047  1.139    bouyer 		size = WM_RAL_TABSIZE;
   6048  1.143    dyoung 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   6049  1.139    bouyer 	for (i = 1; i < size; i++)
   6050    1.1   thorpej 		wm_set_ral(sc, NULL, i);
   6051    1.1   thorpej 
   6052  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   6053  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   6054  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   6055  1.139    bouyer 		size = WM_ICH8_MC_TABSIZE;
   6056  1.139    bouyer 	else
   6057  1.139    bouyer 		size = WM_MC_TABSIZE;
   6058    1.1   thorpej 	/* Clear out the multicast table. */
   6059  1.139    bouyer 	for (i = 0; i < size; i++)
   6060    1.1   thorpej 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   6061    1.1   thorpej 
   6062    1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   6063    1.1   thorpej 	while (enm != NULL) {
   6064    1.1   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   6065    1.1   thorpej 			/*
   6066    1.1   thorpej 			 * We must listen to a range of multicast addresses.
   6067    1.1   thorpej 			 * For now, just accept all multicasts, rather than
   6068    1.1   thorpej 			 * trying to set only those filter bits needed to match
   6069    1.1   thorpej 			 * the range.  (At this time, the only use of address
   6070    1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   6071    1.1   thorpej 			 * range is big enough to require all bits set.)
   6072    1.1   thorpej 			 */
   6073    1.1   thorpej 			goto allmulti;
   6074    1.1   thorpej 		}
   6075    1.1   thorpej 
   6076    1.1   thorpej 		hash = wm_mchash(sc, enm->enm_addrlo);
   6077    1.1   thorpej 
   6078  1.139    bouyer 		reg = (hash >> 5);
   6079  1.167   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   6080  1.221   msaitoh 		    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   6081  1.249   msaitoh 		    || (sc->sc_type == WM_T_PCH2)
   6082  1.249   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT))
   6083  1.139    bouyer 			reg &= 0x1f;
   6084  1.139    bouyer 		else
   6085  1.139    bouyer 			reg &= 0x7f;
   6086    1.1   thorpej 		bit = hash & 0x1f;
   6087    1.1   thorpej 
   6088    1.1   thorpej 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   6089    1.1   thorpej 		hash |= 1U << bit;
   6090    1.1   thorpej 
   6091    1.1   thorpej 		/* XXX Hardware bug?? */
   6092   1.11   thorpej 		if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
   6093    1.1   thorpej 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   6094    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   6095    1.1   thorpej 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   6096    1.1   thorpej 		} else
   6097    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   6098    1.1   thorpej 
   6099    1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   6100    1.1   thorpej 	}
   6101    1.1   thorpej 
   6102    1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   6103    1.1   thorpej 	goto setit;
   6104    1.1   thorpej 
   6105    1.1   thorpej  allmulti:
   6106    1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   6107    1.1   thorpej 	sc->sc_rctl |= RCTL_MPE;
   6108    1.1   thorpej 
   6109    1.1   thorpej  setit:
   6110    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   6111    1.1   thorpej }
   6112    1.1   thorpej 
   6113    1.1   thorpej /*
   6114    1.1   thorpej  * wm_tbi_mediainit:
   6115    1.1   thorpej  *
   6116    1.1   thorpej  *	Initialize media for use on 1000BASE-X devices.
   6117    1.1   thorpej  */
   6118   1.47   thorpej static void
   6119    1.1   thorpej wm_tbi_mediainit(struct wm_softc *sc)
   6120    1.1   thorpej {
   6121  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6122    1.1   thorpej 	const char *sep = "";
   6123    1.1   thorpej 
   6124   1.11   thorpej 	if (sc->sc_type < WM_T_82543)
   6125    1.1   thorpej 		sc->sc_tipg = TIPG_WM_DFLT;
   6126    1.1   thorpej 	else
   6127    1.1   thorpej 		sc->sc_tipg = TIPG_LG_DFLT;
   6128    1.1   thorpej 
   6129  1.173   msaitoh 	sc->sc_tbi_anegticks = 5;
   6130  1.173   msaitoh 
   6131  1.173   msaitoh 	/* Initialize our media structures */
   6132  1.173   msaitoh 	sc->sc_mii.mii_ifp = ifp;
   6133  1.173   msaitoh 
   6134  1.173   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   6135   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
   6136    1.1   thorpej 	    wm_tbi_mediastatus);
   6137    1.1   thorpej 
   6138    1.1   thorpej 	/*
   6139    1.1   thorpej 	 * SWD Pins:
   6140    1.1   thorpej 	 *
   6141    1.1   thorpej 	 *	0 = Link LED (output)
   6142    1.1   thorpej 	 *	1 = Loss Of Signal (input)
   6143    1.1   thorpej 	 */
   6144    1.1   thorpej 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   6145    1.1   thorpej 	sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   6146    1.1   thorpej 
   6147    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6148    1.1   thorpej 
   6149   1.27  christos #define	ADD(ss, mm, dd)							\
   6150    1.1   thorpej do {									\
   6151   1.84   thorpej 	aprint_normal("%s%s", sep, ss);					\
   6152   1.27  christos 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL);	\
   6153    1.1   thorpej 	sep = ", ";							\
   6154    1.1   thorpej } while (/*CONSTCOND*/0)
   6155    1.1   thorpej 
   6156  1.160  christos 	aprint_normal_dev(sc->sc_dev, "");
   6157    1.1   thorpej 	ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   6158    1.1   thorpej 	ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
   6159    1.1   thorpej 	ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
   6160   1.84   thorpej 	aprint_normal("\n");
   6161    1.1   thorpej 
   6162    1.1   thorpej #undef ADD
   6163    1.1   thorpej 
   6164  1.198   msaitoh 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
   6165    1.1   thorpej }
   6166    1.1   thorpej 
   6167    1.1   thorpej /*
   6168    1.1   thorpej  * wm_tbi_mediastatus:	[ifmedia interface function]
   6169    1.1   thorpej  *
   6170    1.1   thorpej  *	Get the current interface media status on a 1000BASE-X device.
   6171    1.1   thorpej  */
   6172   1.47   thorpej static void
   6173    1.1   thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   6174    1.1   thorpej {
   6175    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6176  1.173   msaitoh 	uint32_t ctrl, status;
   6177    1.1   thorpej 
   6178    1.1   thorpej 	ifmr->ifm_status = IFM_AVALID;
   6179    1.1   thorpej 	ifmr->ifm_active = IFM_ETHER;
   6180    1.1   thorpej 
   6181  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   6182  1.173   msaitoh 	if ((status & STATUS_LU) == 0) {
   6183    1.1   thorpej 		ifmr->ifm_active |= IFM_NONE;
   6184    1.1   thorpej 		return;
   6185    1.1   thorpej 	}
   6186    1.1   thorpej 
   6187    1.1   thorpej 	ifmr->ifm_status |= IFM_ACTIVE;
   6188    1.1   thorpej 	ifmr->ifm_active |= IFM_1000_SX;
   6189    1.1   thorpej 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   6190    1.1   thorpej 		ifmr->ifm_active |= IFM_FDX;
   6191  1.270   msaitoh 	else
   6192  1.270   msaitoh 		ifmr->ifm_active |= IFM_HDX;
   6193   1.71   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   6194   1.71   thorpej 	if (ctrl & CTRL_RFCE)
   6195   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   6196   1.71   thorpej 	if (ctrl & CTRL_TFCE)
   6197   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   6198    1.1   thorpej }
   6199    1.1   thorpej 
   6200    1.1   thorpej /*
   6201    1.1   thorpej  * wm_tbi_mediachange:	[ifmedia interface function]
   6202    1.1   thorpej  *
   6203    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-X device.
   6204    1.1   thorpej  */
   6205   1.47   thorpej static int
   6206    1.1   thorpej wm_tbi_mediachange(struct ifnet *ifp)
   6207    1.1   thorpej {
   6208    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6209    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6210    1.1   thorpej 	uint32_t status;
   6211    1.1   thorpej 	int i;
   6212    1.1   thorpej 
   6213  1.173   msaitoh 	sc->sc_txcw = 0;
   6214   1.71   thorpej 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
   6215   1.71   thorpej 	    (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   6216  1.173   msaitoh 		sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
   6217  1.198   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6218  1.173   msaitoh 		sc->sc_txcw |= TXCW_ANE;
   6219  1.134   msaitoh 	} else {
   6220  1.173   msaitoh 		/*
   6221  1.173   msaitoh 		 * If autonegotiation is turned off, force link up and turn on
   6222  1.173   msaitoh 		 * full duplex
   6223  1.173   msaitoh 		 */
   6224  1.134   msaitoh 		sc->sc_txcw &= ~TXCW_ANE;
   6225  1.134   msaitoh 		sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
   6226  1.173   msaitoh 		sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   6227  1.134   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6228  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6229  1.134   msaitoh 		delay(1000);
   6230  1.134   msaitoh 	}
   6231    1.1   thorpej 
   6232  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   6233  1.160  christos 		    device_xname(sc->sc_dev),sc->sc_txcw));
   6234    1.1   thorpej 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6235  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6236    1.1   thorpej 	delay(10000);
   6237    1.1   thorpej 
   6238  1.134   msaitoh 	i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
   6239  1.160  christos 	DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
   6240  1.134   msaitoh 
   6241  1.198   msaitoh 	/*
   6242  1.134   msaitoh 	 * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
   6243  1.134   msaitoh 	 * optics detect a signal, 0 if they don't.
   6244  1.134   msaitoh 	 */
   6245  1.173   msaitoh 	if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
   6246    1.1   thorpej 		/* Have signal; wait for the link to come up. */
   6247  1.134   msaitoh 
   6248  1.134   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6249  1.134   msaitoh 			/*
   6250  1.134   msaitoh 			 * Reset the link, and let autonegotiation do its thing
   6251  1.134   msaitoh 			 */
   6252  1.134   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   6253  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6254  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   6255  1.134   msaitoh 			delay(1000);
   6256  1.134   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   6257  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6258  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   6259  1.134   msaitoh 			delay(1000);
   6260  1.134   msaitoh 		}
   6261  1.134   msaitoh 
   6262  1.173   msaitoh 		for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
   6263    1.1   thorpej 			delay(10000);
   6264    1.1   thorpej 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   6265    1.1   thorpej 				break;
   6266    1.1   thorpej 		}
   6267    1.1   thorpej 
   6268  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   6269  1.160  christos 			    device_xname(sc->sc_dev),i));
   6270  1.134   msaitoh 
   6271    1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   6272  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   6273  1.134   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   6274  1.160  christos 			device_xname(sc->sc_dev),status, STATUS_LU));
   6275    1.1   thorpej 		if (status & STATUS_LU) {
   6276    1.1   thorpej 			/* Link is up. */
   6277    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   6278    1.1   thorpej 			    ("%s: LINK: set media -> link up %s\n",
   6279  1.160  christos 			    device_xname(sc->sc_dev),
   6280    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   6281  1.173   msaitoh 
   6282  1.173   msaitoh 			/*
   6283  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   6284  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   6285  1.173   msaitoh 			 */
   6286  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   6287    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   6288   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   6289    1.1   thorpej 			if (status & STATUS_FD)
   6290    1.1   thorpej 				sc->sc_tctl |=
   6291    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   6292    1.1   thorpej 			else
   6293    1.1   thorpej 				sc->sc_tctl |=
   6294    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   6295   1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   6296   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   6297    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   6298   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   6299   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   6300   1.71   thorpej 				      sc->sc_fcrtl);
   6301    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   6302    1.1   thorpej 		} else {
   6303  1.173   msaitoh 			if (i == WM_LINKUP_TIMEOUT)
   6304  1.173   msaitoh 				wm_check_for_link(sc);
   6305    1.1   thorpej 			/* Link is down. */
   6306    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   6307    1.1   thorpej 			    ("%s: LINK: set media -> link down\n",
   6308  1.160  christos 			    device_xname(sc->sc_dev)));
   6309    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   6310    1.1   thorpej 		}
   6311    1.1   thorpej 	} else {
   6312    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   6313  1.160  christos 		    device_xname(sc->sc_dev)));
   6314    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   6315    1.1   thorpej 	}
   6316    1.1   thorpej 
   6317    1.1   thorpej 	wm_tbi_set_linkled(sc);
   6318    1.1   thorpej 
   6319  1.194   msaitoh 	return 0;
   6320    1.1   thorpej }
   6321    1.1   thorpej 
   6322    1.1   thorpej /*
   6323    1.1   thorpej  * wm_tbi_set_linkled:
   6324    1.1   thorpej  *
   6325    1.1   thorpej  *	Update the link LED on 1000BASE-X devices.
   6326    1.1   thorpej  */
   6327   1.47   thorpej static void
   6328    1.1   thorpej wm_tbi_set_linkled(struct wm_softc *sc)
   6329    1.1   thorpej {
   6330    1.1   thorpej 
   6331    1.1   thorpej 	if (sc->sc_tbi_linkup)
   6332    1.1   thorpej 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   6333    1.1   thorpej 	else
   6334    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   6335    1.1   thorpej 
   6336  1.173   msaitoh 	/* 82540 or newer devices are active low */
   6337  1.173   msaitoh 	sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
   6338  1.173   msaitoh 
   6339    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6340    1.1   thorpej }
   6341    1.1   thorpej 
   6342    1.1   thorpej /*
   6343    1.1   thorpej  * wm_tbi_check_link:
   6344    1.1   thorpej  *
   6345    1.1   thorpej  *	Check the link on 1000BASE-X devices.
   6346    1.1   thorpej  */
   6347   1.47   thorpej static void
   6348    1.1   thorpej wm_tbi_check_link(struct wm_softc *sc)
   6349    1.1   thorpej {
   6350  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6351  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6352  1.264    martin 	uint32_t status;
   6353    1.1   thorpej 
   6354  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   6355  1.272     ozaki 
   6356  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   6357    1.1   thorpej 
   6358  1.264    martin 	/* XXX is this needed? */
   6359  1.264    martin 	(void)CSR_READ(sc, WMREG_RXCW);
   6360  1.264    martin 	(void)CSR_READ(sc, WMREG_CTRL);
   6361    1.1   thorpej 
   6362  1.173   msaitoh 	/* set link status */
   6363    1.1   thorpej 	if ((status & STATUS_LU) == 0) {
   6364    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   6365  1.160  christos 		    ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
   6366    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   6367  1.173   msaitoh 	} else if (sc->sc_tbi_linkup == 0) {
   6368    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   6369  1.160  christos 		    ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
   6370    1.1   thorpej 		    (status & STATUS_FD) ? "FDX" : "HDX"));
   6371    1.1   thorpej 		sc->sc_tbi_linkup = 1;
   6372    1.1   thorpej 	}
   6373    1.1   thorpej 
   6374  1.173   msaitoh 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
   6375  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)) {
   6376  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   6377  1.173   msaitoh 		if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
   6378  1.173   msaitoh 			/* RXCFG storm! */
   6379  1.173   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
   6380  1.173   msaitoh 				sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
   6381  1.272     ozaki 			wm_init_locked(ifp);
   6382  1.272     ozaki 			WM_UNLOCK(sc);
   6383  1.232    bouyer 			ifp->if_start(ifp);
   6384  1.272     ozaki 			WM_LOCK(sc);
   6385  1.173   msaitoh 		} else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6386  1.173   msaitoh 			/* If the timer expired, retry autonegotiation */
   6387  1.173   msaitoh 			if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
   6388  1.173   msaitoh 				DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   6389  1.173   msaitoh 				sc->sc_tbi_ticks = 0;
   6390  1.173   msaitoh 				/*
   6391  1.173   msaitoh 				 * Reset the link, and let autonegotiation do
   6392  1.173   msaitoh 				 * its thing
   6393  1.173   msaitoh 				 */
   6394  1.173   msaitoh 				sc->sc_ctrl |= CTRL_LRST;
   6395  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6396  1.266   msaitoh 				CSR_WRITE_FLUSH(sc);
   6397  1.173   msaitoh 				delay(1000);
   6398  1.173   msaitoh 				sc->sc_ctrl &= ~CTRL_LRST;
   6399  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6400  1.266   msaitoh 				CSR_WRITE_FLUSH(sc);
   6401  1.173   msaitoh 				delay(1000);
   6402  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW,
   6403  1.173   msaitoh 				    sc->sc_txcw & ~TXCW_ANE);
   6404  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6405  1.173   msaitoh 			}
   6406  1.173   msaitoh 		}
   6407  1.173   msaitoh 	}
   6408  1.173   msaitoh 
   6409    1.1   thorpej 	wm_tbi_set_linkled(sc);
   6410    1.1   thorpej }
   6411    1.1   thorpej 
   6412    1.1   thorpej /*
   6413    1.1   thorpej  * wm_gmii_reset:
   6414    1.1   thorpej  *
   6415    1.1   thorpej  *	Reset the PHY.
   6416    1.1   thorpej  */
   6417   1.47   thorpej static void
   6418    1.1   thorpej wm_gmii_reset(struct wm_softc *sc)
   6419    1.1   thorpej {
   6420    1.1   thorpej 	uint32_t reg;
   6421  1.189   msaitoh 	int rv;
   6422    1.1   thorpej 
   6423  1.189   msaitoh 	/* get phy semaphore */
   6424  1.189   msaitoh 	switch (sc->sc_type) {
   6425  1.189   msaitoh 	case WM_T_82571:
   6426  1.189   msaitoh 	case WM_T_82572:
   6427  1.189   msaitoh 	case WM_T_82573:
   6428  1.189   msaitoh 	case WM_T_82574:
   6429  1.189   msaitoh 	case WM_T_82583:
   6430  1.192   msaitoh 		 /* XXX should get sw semaphore, too */
   6431  1.189   msaitoh 		rv = wm_get_swsm_semaphore(sc);
   6432  1.189   msaitoh 		break;
   6433  1.199   msaitoh 	case WM_T_82575:
   6434  1.199   msaitoh 	case WM_T_82576:
   6435  1.199   msaitoh 	case WM_T_82580:
   6436  1.199   msaitoh 	case WM_T_82580ER:
   6437  1.228   msaitoh 	case WM_T_I350:
   6438  1.265   msaitoh 	case WM_T_I354:
   6439  1.247   msaitoh 	case WM_T_I210:
   6440  1.247   msaitoh 	case WM_T_I211:
   6441  1.189   msaitoh 	case WM_T_80003:
   6442  1.199   msaitoh 		rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   6443  1.189   msaitoh 		break;
   6444  1.189   msaitoh 	case WM_T_ICH8:
   6445  1.189   msaitoh 	case WM_T_ICH9:
   6446  1.189   msaitoh 	case WM_T_ICH10:
   6447  1.190   msaitoh 	case WM_T_PCH:
   6448  1.221   msaitoh 	case WM_T_PCH2:
   6449  1.249   msaitoh 	case WM_T_PCH_LPT:
   6450  1.189   msaitoh 		rv = wm_get_swfwhw_semaphore(sc);
   6451  1.189   msaitoh 		break;
   6452  1.189   msaitoh 	default:
   6453  1.189   msaitoh 		/* nothing to do*/
   6454  1.189   msaitoh 		rv = 0;
   6455  1.189   msaitoh 		break;
   6456  1.139    bouyer 	}
   6457  1.189   msaitoh 	if (rv != 0) {
   6458  1.189   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   6459  1.189   msaitoh 		    __func__);
   6460  1.189   msaitoh 		return;
   6461  1.127    bouyer 	}
   6462    1.1   thorpej 
   6463  1.186   msaitoh 	switch (sc->sc_type) {
   6464  1.186   msaitoh 	case WM_T_82542_2_0:
   6465  1.186   msaitoh 	case WM_T_82542_2_1:
   6466  1.189   msaitoh 		/* null */
   6467  1.186   msaitoh 		break;
   6468  1.186   msaitoh 	case WM_T_82543:
   6469  1.148    simonb 		/*
   6470  1.148    simonb 		 * With 82543, we need to force speed and duplex on the MAC
   6471  1.148    simonb 		 * equal to what the PHY speed and duplex configuration is.
   6472  1.148    simonb 		 * In addition, we need to perform a hardware reset on the PHY
   6473  1.148    simonb 		 * to take it out of reset.
   6474  1.148    simonb 		 */
   6475  1.148    simonb 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   6476  1.148    simonb 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6477  1.133   msaitoh 
   6478    1.1   thorpej 		/* The PHY reset pin is active-low. */
   6479    1.1   thorpej 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   6480    1.1   thorpej 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   6481    1.1   thorpej 		    CTRL_EXT_SWDPIN(4));
   6482    1.1   thorpej 		reg |= CTRL_EXT_SWDPIO(4);
   6483    1.1   thorpej 
   6484    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   6485  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6486  1.186   msaitoh 		delay(10*1000);
   6487    1.1   thorpej 
   6488    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   6489  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6490  1.186   msaitoh 		delay(150);
   6491    1.1   thorpej #if 0
   6492    1.1   thorpej 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   6493    1.1   thorpej #endif
   6494  1.189   msaitoh 		delay(20*1000);	/* XXX extra delay to get PHY ID? */
   6495  1.186   msaitoh 		break;
   6496  1.186   msaitoh 	case WM_T_82544:	/* reset 10000us */
   6497  1.186   msaitoh 	case WM_T_82540:
   6498  1.186   msaitoh 	case WM_T_82545:
   6499  1.186   msaitoh 	case WM_T_82545_3:
   6500  1.186   msaitoh 	case WM_T_82546:
   6501  1.186   msaitoh 	case WM_T_82546_3:
   6502  1.186   msaitoh 	case WM_T_82541:
   6503  1.186   msaitoh 	case WM_T_82541_2:
   6504  1.186   msaitoh 	case WM_T_82547:
   6505  1.186   msaitoh 	case WM_T_82547_2:
   6506  1.186   msaitoh 	case WM_T_82571:	/* reset 100us */
   6507  1.186   msaitoh 	case WM_T_82572:
   6508  1.186   msaitoh 	case WM_T_82573:
   6509  1.186   msaitoh 	case WM_T_82574:
   6510  1.199   msaitoh 	case WM_T_82575:
   6511  1.199   msaitoh 	case WM_T_82576:
   6512  1.199   msaitoh 	case WM_T_82580:
   6513  1.199   msaitoh 	case WM_T_82580ER:
   6514  1.228   msaitoh 	case WM_T_I350:
   6515  1.265   msaitoh 	case WM_T_I354:
   6516  1.247   msaitoh 	case WM_T_I210:
   6517  1.247   msaitoh 	case WM_T_I211:
   6518  1.186   msaitoh 	case WM_T_82583:
   6519  1.186   msaitoh 	case WM_T_80003:
   6520  1.186   msaitoh 		/* generic reset */
   6521  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   6522  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6523  1.219    bouyer 		delay(20000);
   6524  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6525  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6526  1.219    bouyer 		delay(20000);
   6527  1.186   msaitoh 
   6528  1.186   msaitoh 		if ((sc->sc_type == WM_T_82541)
   6529  1.186   msaitoh 		    || (sc->sc_type == WM_T_82541_2)
   6530  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547)
   6531  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547_2)) {
   6532  1.186   msaitoh 			/* workaround for igp are done in igp_reset() */
   6533  1.186   msaitoh 			/* XXX add code to set LED after phy reset */
   6534  1.186   msaitoh 		}
   6535  1.186   msaitoh 		break;
   6536  1.186   msaitoh 	case WM_T_ICH8:
   6537  1.186   msaitoh 	case WM_T_ICH9:
   6538  1.186   msaitoh 	case WM_T_ICH10:
   6539  1.190   msaitoh 	case WM_T_PCH:
   6540  1.221   msaitoh 	case WM_T_PCH2:
   6541  1.249   msaitoh 	case WM_T_PCH_LPT:
   6542  1.186   msaitoh 		/* generic reset */
   6543  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   6544  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6545  1.186   msaitoh 		delay(100);
   6546  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6547  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6548  1.188   msaitoh 		delay(150);
   6549  1.186   msaitoh 		break;
   6550  1.186   msaitoh 	default:
   6551  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   6552  1.189   msaitoh 		    __func__);
   6553  1.186   msaitoh 		break;
   6554    1.1   thorpej 	}
   6555  1.186   msaitoh 
   6556  1.189   msaitoh 	/* release PHY semaphore */
   6557  1.189   msaitoh 	switch (sc->sc_type) {
   6558  1.189   msaitoh 	case WM_T_82571:
   6559  1.189   msaitoh 	case WM_T_82572:
   6560  1.189   msaitoh 	case WM_T_82573:
   6561  1.189   msaitoh 	case WM_T_82574:
   6562  1.189   msaitoh 	case WM_T_82583:
   6563  1.207   msaitoh 		 /* XXX should put sw semaphore, too */
   6564  1.189   msaitoh 		wm_put_swsm_semaphore(sc);
   6565  1.189   msaitoh 		break;
   6566  1.199   msaitoh 	case WM_T_82575:
   6567  1.199   msaitoh 	case WM_T_82576:
   6568  1.199   msaitoh 	case WM_T_82580:
   6569  1.199   msaitoh 	case WM_T_82580ER:
   6570  1.228   msaitoh 	case WM_T_I350:
   6571  1.265   msaitoh 	case WM_T_I354:
   6572  1.247   msaitoh 	case WM_T_I210:
   6573  1.247   msaitoh 	case WM_T_I211:
   6574  1.189   msaitoh 	case WM_T_80003:
   6575  1.199   msaitoh 		wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   6576  1.189   msaitoh 		break;
   6577  1.189   msaitoh 	case WM_T_ICH8:
   6578  1.189   msaitoh 	case WM_T_ICH9:
   6579  1.189   msaitoh 	case WM_T_ICH10:
   6580  1.190   msaitoh 	case WM_T_PCH:
   6581  1.221   msaitoh 	case WM_T_PCH2:
   6582  1.249   msaitoh 	case WM_T_PCH_LPT:
   6583  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   6584  1.189   msaitoh 		break;
   6585  1.189   msaitoh 	default:
   6586  1.189   msaitoh 		/* nothing to do*/
   6587  1.189   msaitoh 		rv = 0;
   6588  1.189   msaitoh 		break;
   6589  1.189   msaitoh 	}
   6590  1.189   msaitoh 
   6591  1.189   msaitoh 	/* get_cfg_done */
   6592  1.189   msaitoh 	wm_get_cfg_done(sc);
   6593  1.189   msaitoh 
   6594  1.189   msaitoh 	/* extra setup */
   6595  1.189   msaitoh 	switch (sc->sc_type) {
   6596  1.189   msaitoh 	case WM_T_82542_2_0:
   6597  1.189   msaitoh 	case WM_T_82542_2_1:
   6598  1.189   msaitoh 	case WM_T_82543:
   6599  1.189   msaitoh 	case WM_T_82544:
   6600  1.189   msaitoh 	case WM_T_82540:
   6601  1.189   msaitoh 	case WM_T_82545:
   6602  1.189   msaitoh 	case WM_T_82545_3:
   6603  1.189   msaitoh 	case WM_T_82546:
   6604  1.189   msaitoh 	case WM_T_82546_3:
   6605  1.189   msaitoh 	case WM_T_82541_2:
   6606  1.189   msaitoh 	case WM_T_82547_2:
   6607  1.189   msaitoh 	case WM_T_82571:
   6608  1.189   msaitoh 	case WM_T_82572:
   6609  1.189   msaitoh 	case WM_T_82573:
   6610  1.189   msaitoh 	case WM_T_82574:
   6611  1.199   msaitoh 	case WM_T_82575:
   6612  1.199   msaitoh 	case WM_T_82576:
   6613  1.199   msaitoh 	case WM_T_82580:
   6614  1.199   msaitoh 	case WM_T_82580ER:
   6615  1.228   msaitoh 	case WM_T_I350:
   6616  1.265   msaitoh 	case WM_T_I354:
   6617  1.247   msaitoh 	case WM_T_I210:
   6618  1.247   msaitoh 	case WM_T_I211:
   6619  1.189   msaitoh 	case WM_T_82583:
   6620  1.189   msaitoh 	case WM_T_80003:
   6621  1.189   msaitoh 		/* null */
   6622  1.189   msaitoh 		break;
   6623  1.189   msaitoh 	case WM_T_82541:
   6624  1.189   msaitoh 	case WM_T_82547:
   6625  1.189   msaitoh 		/* XXX Configure actively LED after PHY reset */
   6626  1.189   msaitoh 		break;
   6627  1.189   msaitoh 	case WM_T_ICH8:
   6628  1.189   msaitoh 	case WM_T_ICH9:
   6629  1.189   msaitoh 	case WM_T_ICH10:
   6630  1.190   msaitoh 	case WM_T_PCH:
   6631  1.221   msaitoh 	case WM_T_PCH2:
   6632  1.249   msaitoh 	case WM_T_PCH_LPT:
   6633  1.192   msaitoh 		/* Allow time for h/w to get to a quiescent state afer reset */
   6634  1.189   msaitoh 		delay(10*1000);
   6635  1.190   msaitoh 
   6636  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH)
   6637  1.192   msaitoh 			wm_hv_phy_workaround_ich8lan(sc);
   6638  1.190   msaitoh 
   6639  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   6640  1.221   msaitoh 			wm_lv_phy_workaround_ich8lan(sc);
   6641  1.221   msaitoh 
   6642  1.221   msaitoh 		if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
   6643  1.192   msaitoh 			/*
   6644  1.192   msaitoh 			 * dummy read to clear the phy wakeup bit after lcd
   6645  1.192   msaitoh 			 * reset
   6646  1.192   msaitoh 			 */
   6647  1.192   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
   6648  1.190   msaitoh 		}
   6649  1.190   msaitoh 
   6650  1.192   msaitoh 		/*
   6651  1.192   msaitoh 		 * XXX Configure the LCD with th extended configuration region
   6652  1.192   msaitoh 		 * in NVM
   6653  1.192   msaitoh 		 */
   6654  1.192   msaitoh 
   6655  1.192   msaitoh 		/* Configure the LCD with the OEM bits in NVM */
   6656  1.255   msaitoh 		if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   6657  1.255   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT)) {
   6658  1.191   msaitoh 			/*
   6659  1.191   msaitoh 			 * Disable LPLU.
   6660  1.191   msaitoh 			 * XXX It seems that 82567 has LPLU, too.
   6661  1.191   msaitoh 			 */
   6662  1.192   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
   6663  1.191   msaitoh 			reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
   6664  1.191   msaitoh 			reg |= HV_OEM_BITS_ANEGNOW;
   6665  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
   6666  1.190   msaitoh 		}
   6667  1.189   msaitoh 		break;
   6668  1.189   msaitoh 	default:
   6669  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   6670  1.189   msaitoh 		break;
   6671  1.189   msaitoh 	}
   6672    1.1   thorpej }
   6673    1.1   thorpej 
   6674    1.1   thorpej /*
   6675  1.265   msaitoh  * wm_get_phy_id_82575:
   6676  1.265   msaitoh  *
   6677  1.265   msaitoh  * Return PHY ID. Return -1 if it failed.
   6678  1.265   msaitoh  */
   6679  1.265   msaitoh static int
   6680  1.265   msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
   6681  1.265   msaitoh {
   6682  1.265   msaitoh 	uint32_t reg;
   6683  1.265   msaitoh 	int phyid = -1;
   6684  1.265   msaitoh 
   6685  1.265   msaitoh 	/* XXX */
   6686  1.265   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   6687  1.265   msaitoh 		return -1;
   6688  1.265   msaitoh 
   6689  1.265   msaitoh 	if (wm_sgmii_uses_mdio(sc)) {
   6690  1.265   msaitoh 		switch (sc->sc_type) {
   6691  1.265   msaitoh 		case WM_T_82575:
   6692  1.265   msaitoh 		case WM_T_82576:
   6693  1.265   msaitoh 			reg = CSR_READ(sc, WMREG_MDIC);
   6694  1.265   msaitoh 			phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
   6695  1.265   msaitoh 			break;
   6696  1.265   msaitoh 		case WM_T_82580:
   6697  1.265   msaitoh 		case WM_T_I350:
   6698  1.265   msaitoh 		case WM_T_I354:
   6699  1.265   msaitoh 		case WM_T_I210:
   6700  1.265   msaitoh 		case WM_T_I211:
   6701  1.265   msaitoh 			reg = CSR_READ(sc, WMREG_MDICNFG);
   6702  1.265   msaitoh 			phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
   6703  1.265   msaitoh 			break;
   6704  1.265   msaitoh 		default:
   6705  1.265   msaitoh 			return -1;
   6706  1.265   msaitoh 		}
   6707  1.265   msaitoh 	}
   6708  1.265   msaitoh 
   6709  1.265   msaitoh 	return phyid;
   6710  1.265   msaitoh }
   6711  1.265   msaitoh 
   6712  1.265   msaitoh 
   6713  1.265   msaitoh /*
   6714    1.1   thorpej  * wm_gmii_mediainit:
   6715    1.1   thorpej  *
   6716    1.1   thorpej  *	Initialize media for use on 1000BASE-T devices.
   6717    1.1   thorpej  */
   6718   1.47   thorpej static void
   6719  1.191   msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
   6720    1.1   thorpej {
   6721    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6722  1.244   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   6723    1.1   thorpej 
   6724    1.1   thorpej 	/* We have MII. */
   6725    1.1   thorpej 	sc->sc_flags |= WM_F_HAS_MII;
   6726    1.1   thorpej 
   6727  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   6728  1.127    bouyer 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   6729  1.127    bouyer 	else
   6730  1.127    bouyer 		sc->sc_tipg = TIPG_1000T_DFLT;
   6731    1.1   thorpej 
   6732    1.1   thorpej 	/*
   6733    1.1   thorpej 	 * Let the chip set speed/duplex on its own based on
   6734    1.1   thorpej 	 * signals from the PHY.
   6735  1.127    bouyer 	 * XXXbouyer - I'm not sure this is right for the 80003,
   6736  1.127    bouyer 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   6737    1.1   thorpej 	 */
   6738  1.133   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   6739    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6740    1.1   thorpej 
   6741    1.1   thorpej 	/* Initialize our media structures and probe the GMII. */
   6742  1.244   msaitoh 	mii->mii_ifp = ifp;
   6743    1.1   thorpej 
   6744  1.244   msaitoh 	/*
   6745  1.244   msaitoh 	 * Determine the PHY access method.
   6746  1.244   msaitoh 	 *
   6747  1.244   msaitoh 	 *  For SGMII, use SGMII specific method.
   6748  1.244   msaitoh 	 *
   6749  1.244   msaitoh 	 *  For some devices, we can determine the PHY access method
   6750  1.244   msaitoh 	 * from sc_type.
   6751  1.246  christos 	 *
   6752  1.244   msaitoh 	 *  For ICH8 variants, it's difficult to detemine the PHY access
   6753  1.244   msaitoh 	 * method by sc_type, so use the PCI product ID for some devices.
   6754  1.244   msaitoh 	 * For other ICH8 variants, try to use igp's method. If the PHY
   6755  1.244   msaitoh 	 * can't detect, then use bm's method.
   6756  1.244   msaitoh 	 */
   6757  1.191   msaitoh 	switch (prodid) {
   6758  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LM:
   6759  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LC:
   6760  1.192   msaitoh 		/* 82577 */
   6761  1.192   msaitoh 		sc->sc_phytype = WMPHY_82577;
   6762  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6763  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6764  1.192   msaitoh 		break;
   6765  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DM:
   6766  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DC:
   6767  1.192   msaitoh 		/* 82578 */
   6768  1.192   msaitoh 		sc->sc_phytype = WMPHY_82578;
   6769  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6770  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6771  1.191   msaitoh 		break;
   6772  1.221   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_LM:
   6773  1.221   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_V:
   6774  1.245   msaitoh 		/* 82579 */
   6775  1.221   msaitoh 		sc->sc_phytype = WMPHY_82579;
   6776  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6777  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6778  1.221   msaitoh 		break;
   6779  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I217_LM:
   6780  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I217_V:
   6781  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I218_LM:
   6782  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I218_V:
   6783  1.252   msaitoh 		/* I21[78] */
   6784  1.252   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6785  1.252   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6786  1.252   msaitoh 		break;
   6787  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801I_BM:
   6788  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
   6789  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
   6790  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
   6791  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
   6792  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_V:
   6793  1.191   msaitoh 		/* 82567 */
   6794  1.192   msaitoh 		sc->sc_phytype = WMPHY_BM;
   6795  1.244   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   6796  1.244   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   6797  1.191   msaitoh 		break;
   6798  1.191   msaitoh 	default:
   6799  1.265   msaitoh 		if (((sc->sc_flags & WM_F_SGMII) != 0)
   6800  1.265   msaitoh 		    && !wm_sgmii_uses_mdio(sc)){
   6801  1.244   msaitoh 			mii->mii_readreg = wm_sgmii_readreg;
   6802  1.244   msaitoh 			mii->mii_writereg = wm_sgmii_writereg;
   6803  1.199   msaitoh 		} else if (sc->sc_type >= WM_T_80003) {
   6804  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i80003_readreg;
   6805  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i80003_writereg;
   6806  1.247   msaitoh 		} else if (sc->sc_type >= WM_T_I210) {
   6807  1.247   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   6808  1.247   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   6809  1.243   msaitoh 		} else if (sc->sc_type >= WM_T_82580) {
   6810  1.243   msaitoh 			sc->sc_phytype = WMPHY_82580;
   6811  1.244   msaitoh 			mii->mii_readreg = wm_gmii_82580_readreg;
   6812  1.244   msaitoh 			mii->mii_writereg = wm_gmii_82580_writereg;
   6813  1.191   msaitoh 		} else if (sc->sc_type >= WM_T_82544) {
   6814  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   6815  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   6816  1.191   msaitoh 		} else {
   6817  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i82543_readreg;
   6818  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i82543_writereg;
   6819  1.191   msaitoh 		}
   6820  1.191   msaitoh 		break;
   6821    1.1   thorpej 	}
   6822  1.244   msaitoh 	mii->mii_statchg = wm_gmii_statchg;
   6823    1.1   thorpej 
   6824    1.1   thorpej 	wm_gmii_reset(sc);
   6825    1.1   thorpej 
   6826  1.152    dyoung 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   6827  1.244   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
   6828    1.1   thorpej 	    wm_gmii_mediastatus);
   6829    1.1   thorpej 
   6830  1.208   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   6831  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   6832  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   6833  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
   6834  1.208   msaitoh 		if ((sc->sc_flags & WM_F_SGMII) == 0) {
   6835  1.208   msaitoh 			/* Attach only one port */
   6836  1.208   msaitoh 			mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
   6837  1.208   msaitoh 			    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6838  1.208   msaitoh 		} else {
   6839  1.265   msaitoh 			int i, id;
   6840  1.208   msaitoh 			uint32_t ctrl_ext;
   6841  1.208   msaitoh 
   6842  1.265   msaitoh 			id = wm_get_phy_id_82575(sc);
   6843  1.265   msaitoh 			if (id != -1) {
   6844  1.208   msaitoh 				mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
   6845  1.265   msaitoh 				    id, MII_OFFSET_ANY, MIIF_DOPAUSE);
   6846  1.265   msaitoh 			}
   6847  1.265   msaitoh 			if ((id == -1)
   6848  1.265   msaitoh 			    || (LIST_FIRST(&mii->mii_phys) == NULL)) {
   6849  1.265   msaitoh 				/* Power on sgmii phy if it is disabled */
   6850  1.265   msaitoh 				ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   6851  1.265   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   6852  1.265   msaitoh 				    ctrl_ext &~ CTRL_EXT_SWDPIN(3));
   6853  1.265   msaitoh 				CSR_WRITE_FLUSH(sc);
   6854  1.265   msaitoh 				delay(300*1000); /* XXX too long */
   6855  1.265   msaitoh 
   6856  1.265   msaitoh 				/* from 1 to 8 */
   6857  1.265   msaitoh 				for (i = 1; i < 8; i++)
   6858  1.265   msaitoh 					mii_attach(sc->sc_dev, &sc->sc_mii,
   6859  1.265   msaitoh 					    0xffffffff, i, MII_OFFSET_ANY,
   6860  1.265   msaitoh 					    MIIF_DOPAUSE);
   6861  1.208   msaitoh 
   6862  1.265   msaitoh 				/* restore previous sfp cage power state */
   6863  1.265   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   6864  1.265   msaitoh 			}
   6865  1.208   msaitoh 		}
   6866  1.208   msaitoh 	} else {
   6867  1.208   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6868  1.208   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6869  1.208   msaitoh 	}
   6870  1.184   msaitoh 
   6871  1.244   msaitoh 	/*
   6872  1.249   msaitoh 	 * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
   6873  1.244   msaitoh 	 * wm_set_mdio_slow_mode_hv() for a workaround and retry.
   6874  1.244   msaitoh 	 */
   6875  1.249   msaitoh 	if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
   6876  1.244   msaitoh 	    (LIST_FIRST(&mii->mii_phys) == NULL)) {
   6877  1.221   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   6878  1.221   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6879  1.221   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6880  1.221   msaitoh 	}
   6881  1.244   msaitoh 
   6882  1.244   msaitoh 	/*
   6883  1.244   msaitoh 	 * (For ICH8 variants)
   6884  1.244   msaitoh 	 * If PHY detection failed, use BM's r/w function and retry.
   6885  1.244   msaitoh 	 */
   6886  1.244   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   6887  1.184   msaitoh 		/* if failed, retry with *_bm_* */
   6888  1.244   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   6889  1.244   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   6890  1.184   msaitoh 
   6891  1.184   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6892  1.184   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6893  1.184   msaitoh 	}
   6894  1.244   msaitoh 
   6895  1.244   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   6896  1.244   msaitoh 		/* Any PHY wasn't find */
   6897  1.244   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   6898  1.244   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
   6899  1.192   msaitoh 		sc->sc_phytype = WMPHY_NONE;
   6900  1.192   msaitoh 	} else {
   6901  1.244   msaitoh 		/*
   6902  1.244   msaitoh 		 * PHY Found!
   6903  1.244   msaitoh 		 * Check PHY type.
   6904  1.244   msaitoh 		 */
   6905  1.202   msaitoh 		uint32_t model;
   6906  1.202   msaitoh 		struct mii_softc *child;
   6907  1.202   msaitoh 
   6908  1.244   msaitoh 		child = LIST_FIRST(&mii->mii_phys);
   6909  1.202   msaitoh 		if (device_is_a(child->mii_dev, "igphy")) {
   6910  1.202   msaitoh 			struct igphy_softc *isc = (struct igphy_softc *)child;
   6911  1.202   msaitoh 
   6912  1.202   msaitoh 			model = isc->sc_mii.mii_mpd_model;
   6913  1.202   msaitoh 			if (model == MII_MODEL_yyINTEL_I82566)
   6914  1.202   msaitoh 				sc->sc_phytype = WMPHY_IGP_3;
   6915  1.202   msaitoh 		}
   6916  1.202   msaitoh 
   6917  1.244   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   6918  1.192   msaitoh 	}
   6919    1.1   thorpej }
   6920    1.1   thorpej 
   6921    1.1   thorpej /*
   6922    1.1   thorpej  * wm_gmii_mediastatus:	[ifmedia interface function]
   6923    1.1   thorpej  *
   6924    1.1   thorpej  *	Get the current interface media status on a 1000BASE-T device.
   6925    1.1   thorpej  */
   6926   1.47   thorpej static void
   6927    1.1   thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   6928    1.1   thorpej {
   6929    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6930    1.1   thorpej 
   6931  1.152    dyoung 	ether_mediastatus(ifp, ifmr);
   6932  1.198   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   6933  1.198   msaitoh 	    | sc->sc_flowflags;
   6934    1.1   thorpej }
   6935    1.1   thorpej 
   6936    1.1   thorpej /*
   6937    1.1   thorpej  * wm_gmii_mediachange:	[ifmedia interface function]
   6938    1.1   thorpej  *
   6939    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-T device.
   6940    1.1   thorpej  */
   6941   1.47   thorpej static int
   6942    1.1   thorpej wm_gmii_mediachange(struct ifnet *ifp)
   6943    1.1   thorpej {
   6944    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6945  1.127    bouyer 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6946  1.152    dyoung 	int rc;
   6947    1.1   thorpej 
   6948  1.152    dyoung 	if ((ifp->if_flags & IFF_UP) == 0)
   6949  1.152    dyoung 		return 0;
   6950  1.152    dyoung 
   6951  1.152    dyoung 	sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   6952  1.152    dyoung 	sc->sc_ctrl |= CTRL_SLU;
   6953  1.152    dyoung 	if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   6954  1.152    dyoung 	    || (sc->sc_type > WM_T_82543)) {
   6955  1.152    dyoung 		sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   6956  1.152    dyoung 	} else {
   6957  1.152    dyoung 		sc->sc_ctrl &= ~CTRL_ASDE;
   6958  1.152    dyoung 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   6959  1.152    dyoung 		if (ife->ifm_media & IFM_FDX)
   6960  1.152    dyoung 			sc->sc_ctrl |= CTRL_FD;
   6961  1.194   msaitoh 		switch (IFM_SUBTYPE(ife->ifm_media)) {
   6962  1.152    dyoung 		case IFM_10_T:
   6963  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_10;
   6964  1.152    dyoung 			break;
   6965  1.152    dyoung 		case IFM_100_TX:
   6966  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_100;
   6967  1.152    dyoung 			break;
   6968  1.152    dyoung 		case IFM_1000_T:
   6969  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_1000;
   6970  1.152    dyoung 			break;
   6971  1.152    dyoung 		default:
   6972  1.152    dyoung 			panic("wm_gmii_mediachange: bad media 0x%x",
   6973  1.152    dyoung 			    ife->ifm_media);
   6974  1.127    bouyer 		}
   6975  1.127    bouyer 	}
   6976  1.152    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6977  1.152    dyoung 	if (sc->sc_type <= WM_T_82543)
   6978  1.152    dyoung 		wm_gmii_reset(sc);
   6979  1.152    dyoung 
   6980  1.152    dyoung 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
   6981  1.152    dyoung 		return 0;
   6982  1.152    dyoung 	return rc;
   6983    1.1   thorpej }
   6984    1.1   thorpej 
   6985    1.1   thorpej #define	MDI_IO		CTRL_SWDPIN(2)
   6986    1.1   thorpej #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   6987    1.1   thorpej #define	MDI_CLK		CTRL_SWDPIN(3)
   6988    1.1   thorpej 
   6989    1.1   thorpej static void
   6990   1.11   thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   6991    1.1   thorpej {
   6992    1.1   thorpej 	uint32_t i, v;
   6993    1.1   thorpej 
   6994    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   6995    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   6996    1.1   thorpej 	v |= MDI_DIR | CTRL_SWDPIO(3);
   6997    1.1   thorpej 
   6998    1.1   thorpej 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   6999    1.1   thorpej 		if (data & i)
   7000    1.1   thorpej 			v |= MDI_IO;
   7001    1.1   thorpej 		else
   7002    1.1   thorpej 			v &= ~MDI_IO;
   7003    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   7004  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7005    1.1   thorpej 		delay(10);
   7006    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7007  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7008    1.1   thorpej 		delay(10);
   7009    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   7010  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7011    1.1   thorpej 		delay(10);
   7012    1.1   thorpej 	}
   7013    1.1   thorpej }
   7014    1.1   thorpej 
   7015    1.1   thorpej static uint32_t
   7016   1.11   thorpej i82543_mii_recvbits(struct wm_softc *sc)
   7017    1.1   thorpej {
   7018    1.1   thorpej 	uint32_t v, i, data = 0;
   7019    1.1   thorpej 
   7020    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   7021    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   7022    1.1   thorpej 	v |= CTRL_SWDPIO(3);
   7023    1.1   thorpej 
   7024    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   7025  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7026    1.1   thorpej 	delay(10);
   7027    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7028  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7029    1.1   thorpej 	delay(10);
   7030    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   7031  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7032    1.1   thorpej 	delay(10);
   7033    1.1   thorpej 
   7034    1.1   thorpej 	for (i = 0; i < 16; i++) {
   7035    1.1   thorpej 		data <<= 1;
   7036    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7037  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7038    1.1   thorpej 		delay(10);
   7039    1.1   thorpej 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   7040    1.1   thorpej 			data |= 1;
   7041    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   7042  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7043    1.1   thorpej 		delay(10);
   7044    1.1   thorpej 	}
   7045    1.1   thorpej 
   7046    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7047  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7048    1.1   thorpej 	delay(10);
   7049    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   7050  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7051    1.1   thorpej 	delay(10);
   7052    1.1   thorpej 
   7053  1.194   msaitoh 	return data;
   7054    1.1   thorpej }
   7055    1.1   thorpej 
   7056    1.1   thorpej #undef MDI_IO
   7057    1.1   thorpej #undef MDI_DIR
   7058    1.1   thorpej #undef MDI_CLK
   7059    1.1   thorpej 
   7060    1.1   thorpej /*
   7061   1.11   thorpej  * wm_gmii_i82543_readreg:	[mii interface function]
   7062    1.1   thorpej  *
   7063   1.11   thorpej  *	Read a PHY register on the GMII (i82543 version).
   7064    1.1   thorpej  */
   7065   1.47   thorpej static int
   7066  1.157    dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
   7067    1.1   thorpej {
   7068  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7069    1.1   thorpej 	int rv;
   7070    1.1   thorpej 
   7071   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   7072   1.11   thorpej 	i82543_mii_sendbits(sc, reg | (phy << 5) |
   7073    1.1   thorpej 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   7074   1.11   thorpej 	rv = i82543_mii_recvbits(sc) & 0xffff;
   7075    1.1   thorpej 
   7076    1.1   thorpej 	DPRINTF(WM_DEBUG_GMII,
   7077    1.1   thorpej 	    ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   7078  1.160  christos 	    device_xname(sc->sc_dev), phy, reg, rv));
   7079    1.1   thorpej 
   7080  1.194   msaitoh 	return rv;
   7081    1.1   thorpej }
   7082    1.1   thorpej 
   7083    1.1   thorpej /*
   7084   1.11   thorpej  * wm_gmii_i82543_writereg:	[mii interface function]
   7085    1.1   thorpej  *
   7086   1.11   thorpej  *	Write a PHY register on the GMII (i82543 version).
   7087    1.1   thorpej  */
   7088   1.47   thorpej static void
   7089  1.157    dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
   7090    1.1   thorpej {
   7091  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7092    1.1   thorpej 
   7093   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   7094   1.11   thorpej 	i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   7095    1.1   thorpej 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   7096    1.1   thorpej 	    (MII_COMMAND_START << 30), 32);
   7097    1.1   thorpej }
   7098    1.1   thorpej 
   7099    1.1   thorpej /*
   7100   1.11   thorpej  * wm_gmii_i82544_readreg:	[mii interface function]
   7101    1.1   thorpej  *
   7102    1.1   thorpej  *	Read a PHY register on the GMII.
   7103    1.1   thorpej  */
   7104   1.47   thorpej static int
   7105  1.157    dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
   7106    1.1   thorpej {
   7107  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7108   1.60    ichiro 	uint32_t mdic = 0;
   7109    1.1   thorpej 	int i, rv;
   7110    1.1   thorpej 
   7111    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   7112    1.1   thorpej 	    MDIC_REGADD(reg));
   7113    1.1   thorpej 
   7114  1.200   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   7115    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   7116    1.1   thorpej 		if (mdic & MDIC_READY)
   7117    1.1   thorpej 			break;
   7118  1.200   msaitoh 		delay(50);
   7119    1.1   thorpej 	}
   7120    1.1   thorpej 
   7121    1.1   thorpej 	if ((mdic & MDIC_READY) == 0) {
   7122   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   7123  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7124    1.1   thorpej 		rv = 0;
   7125    1.1   thorpej 	} else if (mdic & MDIC_E) {
   7126    1.1   thorpej #if 0 /* This is normal if no PHY is present. */
   7127   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   7128  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7129    1.1   thorpej #endif
   7130    1.1   thorpej 		rv = 0;
   7131    1.1   thorpej 	} else {
   7132    1.1   thorpej 		rv = MDIC_DATA(mdic);
   7133    1.1   thorpej 		if (rv == 0xffff)
   7134    1.1   thorpej 			rv = 0;
   7135    1.1   thorpej 	}
   7136    1.1   thorpej 
   7137  1.194   msaitoh 	return rv;
   7138    1.1   thorpej }
   7139    1.1   thorpej 
   7140    1.1   thorpej /*
   7141   1.11   thorpej  * wm_gmii_i82544_writereg:	[mii interface function]
   7142    1.1   thorpej  *
   7143    1.1   thorpej  *	Write a PHY register on the GMII.
   7144    1.1   thorpej  */
   7145   1.47   thorpej static void
   7146  1.157    dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
   7147    1.1   thorpej {
   7148  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7149   1.60    ichiro 	uint32_t mdic = 0;
   7150    1.1   thorpej 	int i;
   7151    1.1   thorpej 
   7152    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   7153    1.1   thorpej 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   7154    1.1   thorpej 
   7155  1.200   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   7156    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   7157    1.1   thorpej 		if (mdic & MDIC_READY)
   7158    1.1   thorpej 			break;
   7159  1.200   msaitoh 		delay(50);
   7160    1.1   thorpej 	}
   7161    1.1   thorpej 
   7162    1.1   thorpej 	if ((mdic & MDIC_READY) == 0)
   7163   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   7164  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7165    1.1   thorpej 	else if (mdic & MDIC_E)
   7166   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   7167  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7168    1.1   thorpej }
   7169    1.1   thorpej 
   7170    1.1   thorpej /*
   7171  1.127    bouyer  * wm_gmii_i80003_readreg:	[mii interface function]
   7172  1.127    bouyer  *
   7173  1.127    bouyer  *	Read a PHY register on the kumeran
   7174  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   7175  1.127    bouyer  * ressource ...
   7176  1.127    bouyer  */
   7177  1.127    bouyer static int
   7178  1.157    dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
   7179  1.127    bouyer {
   7180  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7181  1.199   msaitoh 	int sem;
   7182  1.127    bouyer 	int rv;
   7183  1.127    bouyer 
   7184  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   7185  1.127    bouyer 		return 0;
   7186  1.127    bouyer 
   7187  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7188  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7189  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7190  1.169   msaitoh 		    __func__);
   7191  1.127    bouyer 		return 0;
   7192  1.169   msaitoh 	}
   7193  1.127    bouyer 
   7194  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   7195  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   7196  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7197  1.127    bouyer 	} else {
   7198  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   7199  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7200  1.127    bouyer 	}
   7201  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   7202  1.168   msaitoh 	delay(200);
   7203  1.168   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   7204  1.168   msaitoh 	delay(200);
   7205  1.127    bouyer 
   7206  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7207  1.194   msaitoh 	return rv;
   7208  1.127    bouyer }
   7209  1.127    bouyer 
   7210  1.127    bouyer /*
   7211  1.127    bouyer  * wm_gmii_i80003_writereg:	[mii interface function]
   7212  1.127    bouyer  *
   7213  1.127    bouyer  *	Write a PHY register on the kumeran.
   7214  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   7215  1.127    bouyer  * ressource ...
   7216  1.127    bouyer  */
   7217  1.127    bouyer static void
   7218  1.157    dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
   7219  1.127    bouyer {
   7220  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7221  1.199   msaitoh 	int sem;
   7222  1.127    bouyer 
   7223  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   7224  1.127    bouyer 		return;
   7225  1.127    bouyer 
   7226  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7227  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7228  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7229  1.169   msaitoh 		    __func__);
   7230  1.127    bouyer 		return;
   7231  1.169   msaitoh 	}
   7232  1.127    bouyer 
   7233  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   7234  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   7235  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7236  1.127    bouyer 	} else {
   7237  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   7238  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7239  1.127    bouyer 	}
   7240  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   7241  1.168   msaitoh 	delay(200);
   7242  1.168   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   7243  1.168   msaitoh 	delay(200);
   7244  1.127    bouyer 
   7245  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7246  1.127    bouyer }
   7247  1.127    bouyer 
   7248  1.127    bouyer /*
   7249  1.167   msaitoh  * wm_gmii_bm_readreg:	[mii interface function]
   7250  1.167   msaitoh  *
   7251  1.167   msaitoh  *	Read a PHY register on the kumeran
   7252  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7253  1.167   msaitoh  * ressource ...
   7254  1.167   msaitoh  */
   7255  1.167   msaitoh static int
   7256  1.167   msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
   7257  1.167   msaitoh {
   7258  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   7259  1.199   msaitoh 	int sem;
   7260  1.167   msaitoh 	int rv;
   7261  1.167   msaitoh 
   7262  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7263  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7264  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7265  1.169   msaitoh 		    __func__);
   7266  1.167   msaitoh 		return 0;
   7267  1.169   msaitoh 	}
   7268  1.167   msaitoh 
   7269  1.192   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   7270  1.167   msaitoh 		if (phy == 1)
   7271  1.245   msaitoh 			wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
   7272  1.167   msaitoh 			    reg);
   7273  1.167   msaitoh 		else
   7274  1.238   msaitoh 			wm_gmii_i82544_writereg(self, phy,
   7275  1.238   msaitoh 			    GG82563_PHY_PAGE_SELECT,
   7276  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   7277  1.167   msaitoh 	}
   7278  1.167   msaitoh 
   7279  1.167   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   7280  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7281  1.194   msaitoh 	return rv;
   7282  1.167   msaitoh }
   7283  1.167   msaitoh 
   7284  1.167   msaitoh /*
   7285  1.167   msaitoh  * wm_gmii_bm_writereg:	[mii interface function]
   7286  1.167   msaitoh  *
   7287  1.167   msaitoh  *	Write a PHY register on the kumeran.
   7288  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7289  1.167   msaitoh  * ressource ...
   7290  1.167   msaitoh  */
   7291  1.167   msaitoh static void
   7292  1.167   msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
   7293  1.167   msaitoh {
   7294  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   7295  1.199   msaitoh 	int sem;
   7296  1.167   msaitoh 
   7297  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7298  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7299  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7300  1.169   msaitoh 		    __func__);
   7301  1.167   msaitoh 		return;
   7302  1.169   msaitoh 	}
   7303  1.167   msaitoh 
   7304  1.192   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   7305  1.167   msaitoh 		if (phy == 1)
   7306  1.245   msaitoh 			wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
   7307  1.167   msaitoh 			    reg);
   7308  1.167   msaitoh 		else
   7309  1.238   msaitoh 			wm_gmii_i82544_writereg(self, phy,
   7310  1.238   msaitoh 			    GG82563_PHY_PAGE_SELECT,
   7311  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   7312  1.167   msaitoh 	}
   7313  1.167   msaitoh 
   7314  1.167   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   7315  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7316  1.167   msaitoh }
   7317  1.167   msaitoh 
   7318  1.192   msaitoh static void
   7319  1.192   msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
   7320  1.192   msaitoh {
   7321  1.192   msaitoh 	struct wm_softc *sc = device_private(self);
   7322  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(offset);
   7323  1.192   msaitoh 	uint16_t wuce;
   7324  1.192   msaitoh 
   7325  1.192   msaitoh 	/* XXX Gig must be disabled for MDIO accesses to page 800 */
   7326  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   7327  1.192   msaitoh 		/* XXX e1000 driver do nothing... why? */
   7328  1.192   msaitoh 	}
   7329  1.192   msaitoh 
   7330  1.192   msaitoh 	/* Set page 769 */
   7331  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7332  1.192   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   7333  1.192   msaitoh 
   7334  1.192   msaitoh 	wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
   7335  1.192   msaitoh 
   7336  1.192   msaitoh 	wuce &= ~BM_WUC_HOST_WU_BIT;
   7337  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
   7338  1.192   msaitoh 	    wuce | BM_WUC_ENABLE_BIT);
   7339  1.192   msaitoh 
   7340  1.192   msaitoh 	/* Select page 800 */
   7341  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7342  1.192   msaitoh 	    BM_WUC_PAGE << BME1000_PAGE_SHIFT);
   7343  1.192   msaitoh 
   7344  1.192   msaitoh 	/* Write page 800 */
   7345  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
   7346  1.198   msaitoh 
   7347  1.192   msaitoh 	if (rd)
   7348  1.192   msaitoh 		*val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
   7349  1.192   msaitoh 	else
   7350  1.192   msaitoh 		wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
   7351  1.192   msaitoh 
   7352  1.192   msaitoh 	/* Set page 769 */
   7353  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7354  1.192   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   7355  1.192   msaitoh 
   7356  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
   7357  1.192   msaitoh }
   7358  1.192   msaitoh 
   7359  1.167   msaitoh /*
   7360  1.192   msaitoh  * wm_gmii_hv_readreg:	[mii interface function]
   7361  1.191   msaitoh  *
   7362  1.191   msaitoh  *	Read a PHY register on the kumeran
   7363  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7364  1.191   msaitoh  * ressource ...
   7365  1.191   msaitoh  */
   7366  1.191   msaitoh static int
   7367  1.192   msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
   7368  1.191   msaitoh {
   7369  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   7370  1.192   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   7371  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   7372  1.192   msaitoh 	uint16_t val;
   7373  1.191   msaitoh 	int rv;
   7374  1.191   msaitoh 
   7375  1.258   msaitoh 	if (wm_get_swfwhw_semaphore(sc)) {
   7376  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7377  1.191   msaitoh 		    __func__);
   7378  1.191   msaitoh 		return 0;
   7379  1.191   msaitoh 	}
   7380  1.191   msaitoh 
   7381  1.192   msaitoh 	/* XXX Workaround failure in MDIO access while cable is disconnected */
   7382  1.192   msaitoh 	if (sc->sc_phytype == WMPHY_82577) {
   7383  1.192   msaitoh 		/* XXX must write */
   7384  1.192   msaitoh 	}
   7385  1.192   msaitoh 
   7386  1.192   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   7387  1.192   msaitoh 	if (page == BM_WUC_PAGE) {
   7388  1.192   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
   7389  1.192   msaitoh 		return val;
   7390  1.192   msaitoh 	}
   7391  1.192   msaitoh 
   7392  1.192   msaitoh 	/*
   7393  1.192   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   7394  1.192   msaitoh 	 * own func
   7395  1.192   msaitoh 	 */
   7396  1.192   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   7397  1.192   msaitoh 		printf("gmii_hv_readreg!!!\n");
   7398  1.192   msaitoh 		return 0;
   7399  1.192   msaitoh 	}
   7400  1.192   msaitoh 
   7401  1.192   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   7402  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7403  1.192   msaitoh 		    page << BME1000_PAGE_SHIFT);
   7404  1.191   msaitoh 	}
   7405  1.191   msaitoh 
   7406  1.192   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
   7407  1.258   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7408  1.194   msaitoh 	return rv;
   7409  1.191   msaitoh }
   7410  1.191   msaitoh 
   7411  1.191   msaitoh /*
   7412  1.192   msaitoh  * wm_gmii_hv_writereg:	[mii interface function]
   7413  1.191   msaitoh  *
   7414  1.191   msaitoh  *	Write a PHY register on the kumeran.
   7415  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7416  1.191   msaitoh  * ressource ...
   7417  1.191   msaitoh  */
   7418  1.191   msaitoh static void
   7419  1.192   msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
   7420  1.191   msaitoh {
   7421  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   7422  1.192   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   7423  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   7424  1.191   msaitoh 
   7425  1.258   msaitoh 	if (wm_get_swfwhw_semaphore(sc)) {
   7426  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7427  1.191   msaitoh 		    __func__);
   7428  1.191   msaitoh 		return;
   7429  1.191   msaitoh 	}
   7430  1.191   msaitoh 
   7431  1.192   msaitoh 	/* XXX Workaround failure in MDIO access while cable is disconnected */
   7432  1.192   msaitoh 
   7433  1.192   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   7434  1.192   msaitoh 	if (page == BM_WUC_PAGE) {
   7435  1.192   msaitoh 		uint16_t tmp;
   7436  1.192   msaitoh 
   7437  1.192   msaitoh 		tmp = val;
   7438  1.192   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
   7439  1.192   msaitoh 		return;
   7440  1.192   msaitoh 	}
   7441  1.192   msaitoh 
   7442  1.192   msaitoh 	/*
   7443  1.192   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   7444  1.192   msaitoh 	 * own func
   7445  1.192   msaitoh 	 */
   7446  1.192   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   7447  1.192   msaitoh 		printf("gmii_hv_writereg!!!\n");
   7448  1.192   msaitoh 		return;
   7449  1.192   msaitoh 	}
   7450  1.192   msaitoh 
   7451  1.192   msaitoh 	/*
   7452  1.192   msaitoh 	 * XXX Workaround MDIO accesses being disabled after entering IEEE
   7453  1.192   msaitoh 	 * Power Down (whenever bit 11 of the PHY control register is set)
   7454  1.192   msaitoh 	 */
   7455  1.192   msaitoh 
   7456  1.192   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   7457  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7458  1.192   msaitoh 		    page << BME1000_PAGE_SHIFT);
   7459  1.191   msaitoh 	}
   7460  1.191   msaitoh 
   7461  1.192   msaitoh 	wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
   7462  1.258   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7463  1.191   msaitoh }
   7464  1.191   msaitoh 
   7465  1.191   msaitoh /*
   7466  1.265   msaitoh  * wm_sgmii_uses_mdio
   7467  1.265   msaitoh  *
   7468  1.265   msaitoh  * Check whether the transaction is to the internal PHY or the external
   7469  1.265   msaitoh  * MDIO interface. Return true if it's MDIO.
   7470  1.265   msaitoh  */
   7471  1.265   msaitoh static bool
   7472  1.265   msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
   7473  1.265   msaitoh {
   7474  1.265   msaitoh 	uint32_t reg;
   7475  1.265   msaitoh 	bool ismdio = false;
   7476  1.265   msaitoh 
   7477  1.265   msaitoh 	switch (sc->sc_type) {
   7478  1.265   msaitoh 	case WM_T_82575:
   7479  1.265   msaitoh 	case WM_T_82576:
   7480  1.265   msaitoh 		reg = CSR_READ(sc, WMREG_MDIC);
   7481  1.265   msaitoh 		ismdio = ((reg & MDIC_DEST) != 0);
   7482  1.265   msaitoh 		break;
   7483  1.265   msaitoh 	case WM_T_82580:
   7484  1.265   msaitoh 	case WM_T_82580ER:
   7485  1.265   msaitoh 	case WM_T_I350:
   7486  1.265   msaitoh 	case WM_T_I354:
   7487  1.265   msaitoh 	case WM_T_I210:
   7488  1.265   msaitoh 	case WM_T_I211:
   7489  1.265   msaitoh 		reg = CSR_READ(sc, WMREG_MDICNFG);
   7490  1.265   msaitoh 		ismdio = ((reg & MDICNFG_DEST) != 0);
   7491  1.265   msaitoh 		break;
   7492  1.265   msaitoh 	default:
   7493  1.265   msaitoh 		break;
   7494  1.265   msaitoh 	}
   7495  1.265   msaitoh 
   7496  1.265   msaitoh 	return ismdio;
   7497  1.265   msaitoh }
   7498  1.265   msaitoh 
   7499  1.265   msaitoh /*
   7500  1.244   msaitoh  * wm_sgmii_readreg:	[mii interface function]
   7501  1.199   msaitoh  *
   7502  1.244   msaitoh  *	Read a PHY register on the SGMII
   7503  1.199   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7504  1.199   msaitoh  * ressource ...
   7505  1.199   msaitoh  */
   7506  1.199   msaitoh static int
   7507  1.199   msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
   7508  1.199   msaitoh {
   7509  1.199   msaitoh 	struct wm_softc *sc = device_private(self);
   7510  1.199   msaitoh 	uint32_t i2ccmd;
   7511  1.199   msaitoh 	int i, rv;
   7512  1.199   msaitoh 
   7513  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
   7514  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7515  1.199   msaitoh 		    __func__);
   7516  1.199   msaitoh 		return 0;
   7517  1.199   msaitoh 	}
   7518  1.199   msaitoh 
   7519  1.199   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   7520  1.199   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   7521  1.199   msaitoh 	    | I2CCMD_OPCODE_READ;
   7522  1.199   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   7523  1.199   msaitoh 
   7524  1.199   msaitoh 	/* Poll the ready bit */
   7525  1.199   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   7526  1.199   msaitoh 		delay(50);
   7527  1.199   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   7528  1.199   msaitoh 		if (i2ccmd & I2CCMD_READY)
   7529  1.199   msaitoh 			break;
   7530  1.199   msaitoh 	}
   7531  1.199   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   7532  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
   7533  1.199   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   7534  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   7535  1.199   msaitoh 
   7536  1.199   msaitoh 	rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
   7537  1.199   msaitoh 
   7538  1.199   msaitoh 	wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   7539  1.199   msaitoh 	return rv;
   7540  1.199   msaitoh }
   7541  1.199   msaitoh 
   7542  1.199   msaitoh /*
   7543  1.244   msaitoh  * wm_sgmii_writereg:	[mii interface function]
   7544  1.199   msaitoh  *
   7545  1.244   msaitoh  *	Write a PHY register on the SGMII.
   7546  1.199   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7547  1.199   msaitoh  * ressource ...
   7548  1.199   msaitoh  */
   7549  1.199   msaitoh static void
   7550  1.199   msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
   7551  1.199   msaitoh {
   7552  1.199   msaitoh 	struct wm_softc *sc = device_private(self);
   7553  1.199   msaitoh 	uint32_t i2ccmd;
   7554  1.199   msaitoh 	int i;
   7555  1.199   msaitoh 
   7556  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
   7557  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7558  1.199   msaitoh 		    __func__);
   7559  1.199   msaitoh 		return;
   7560  1.199   msaitoh 	}
   7561  1.199   msaitoh 
   7562  1.199   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   7563  1.199   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   7564  1.199   msaitoh 	    | I2CCMD_OPCODE_WRITE;
   7565  1.199   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   7566  1.199   msaitoh 
   7567  1.199   msaitoh 	/* Poll the ready bit */
   7568  1.199   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   7569  1.199   msaitoh 		delay(50);
   7570  1.199   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   7571  1.199   msaitoh 		if (i2ccmd & I2CCMD_READY)
   7572  1.199   msaitoh 			break;
   7573  1.199   msaitoh 	}
   7574  1.199   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   7575  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
   7576  1.199   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   7577  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   7578  1.199   msaitoh 
   7579  1.199   msaitoh 	wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
   7580  1.199   msaitoh }
   7581  1.199   msaitoh 
   7582  1.199   msaitoh /*
   7583  1.243   msaitoh  * wm_gmii_82580_readreg:	[mii interface function]
   7584  1.243   msaitoh  *
   7585  1.243   msaitoh  *	Read a PHY register on the 82580 and I350.
   7586  1.243   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7587  1.243   msaitoh  * ressource ...
   7588  1.243   msaitoh  */
   7589  1.243   msaitoh static int
   7590  1.243   msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
   7591  1.243   msaitoh {
   7592  1.243   msaitoh 	struct wm_softc *sc = device_private(self);
   7593  1.243   msaitoh 	int sem;
   7594  1.243   msaitoh 	int rv;
   7595  1.243   msaitoh 
   7596  1.243   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7597  1.243   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7598  1.243   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7599  1.243   msaitoh 		    __func__);
   7600  1.243   msaitoh 		return 0;
   7601  1.243   msaitoh 	}
   7602  1.243   msaitoh 
   7603  1.243   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg);
   7604  1.243   msaitoh 
   7605  1.243   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7606  1.243   msaitoh 	return rv;
   7607  1.243   msaitoh }
   7608  1.243   msaitoh 
   7609  1.243   msaitoh /*
   7610  1.243   msaitoh  * wm_gmii_82580_writereg:	[mii interface function]
   7611  1.243   msaitoh  *
   7612  1.243   msaitoh  *	Write a PHY register on the 82580 and I350.
   7613  1.243   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7614  1.243   msaitoh  * ressource ...
   7615  1.243   msaitoh  */
   7616  1.243   msaitoh static void
   7617  1.243   msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
   7618  1.243   msaitoh {
   7619  1.243   msaitoh 	struct wm_softc *sc = device_private(self);
   7620  1.243   msaitoh 	int sem;
   7621  1.243   msaitoh 
   7622  1.243   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7623  1.243   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7624  1.243   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7625  1.243   msaitoh 		    __func__);
   7626  1.243   msaitoh 		return;
   7627  1.243   msaitoh 	}
   7628  1.243   msaitoh 
   7629  1.243   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg, val);
   7630  1.243   msaitoh 
   7631  1.243   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7632  1.243   msaitoh }
   7633  1.243   msaitoh 
   7634  1.243   msaitoh /*
   7635    1.1   thorpej  * wm_gmii_statchg:	[mii interface function]
   7636    1.1   thorpej  *
   7637    1.1   thorpej  *	Callback from MII layer when media changes.
   7638    1.1   thorpej  */
   7639   1.47   thorpej static void
   7640  1.229      matt wm_gmii_statchg(struct ifnet *ifp)
   7641    1.1   thorpej {
   7642  1.229      matt 	struct wm_softc *sc = ifp->if_softc;
   7643   1.71   thorpej 	struct mii_data *mii = &sc->sc_mii;
   7644    1.1   thorpej 
   7645   1.71   thorpej 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   7646    1.1   thorpej 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   7647   1.71   thorpej 	sc->sc_fcrtl &= ~FCRTL_XONE;
   7648   1.71   thorpej 
   7649   1.71   thorpej 	/*
   7650   1.71   thorpej 	 * Get flow control negotiation result.
   7651   1.71   thorpej 	 */
   7652   1.71   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   7653   1.71   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   7654   1.71   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   7655   1.71   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   7656   1.71   thorpej 	}
   7657   1.71   thorpej 
   7658   1.71   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   7659   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   7660   1.71   thorpej 			sc->sc_ctrl |= CTRL_TFCE;
   7661   1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   7662   1.71   thorpej 		}
   7663   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   7664   1.71   thorpej 			sc->sc_ctrl |= CTRL_RFCE;
   7665   1.71   thorpej 	}
   7666    1.1   thorpej 
   7667    1.1   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   7668    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   7669  1.229      matt 		    ("%s: LINK: statchg: FDX\n", ifp->if_xname));
   7670    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   7671  1.198   msaitoh 	} else {
   7672    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   7673  1.229      matt 		    ("%s: LINK: statchg: HDX\n", ifp->if_xname));
   7674    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   7675    1.1   thorpej 	}
   7676    1.1   thorpej 
   7677   1.71   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   7678    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   7679   1.71   thorpej 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   7680   1.71   thorpej 						 : WMREG_FCRTL, sc->sc_fcrtl);
   7681  1.178   msaitoh 	if (sc->sc_type == WM_T_80003) {
   7682  1.194   msaitoh 		switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   7683  1.127    bouyer 		case IFM_1000_T:
   7684  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   7685  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   7686  1.127    bouyer 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   7687  1.127    bouyer 			break;
   7688  1.127    bouyer 		default:
   7689  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   7690  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   7691  1.127    bouyer 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   7692  1.127    bouyer 			break;
   7693  1.127    bouyer 		}
   7694  1.127    bouyer 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   7695  1.127    bouyer 	}
   7696  1.127    bouyer }
   7697  1.127    bouyer 
   7698  1.127    bouyer /*
   7699  1.178   msaitoh  * wm_kmrn_readreg:
   7700  1.127    bouyer  *
   7701  1.127    bouyer  *	Read a kumeran register
   7702  1.127    bouyer  */
   7703  1.127    bouyer static int
   7704  1.178   msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
   7705  1.127    bouyer {
   7706  1.127    bouyer 	int rv;
   7707  1.127    bouyer 
   7708  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC) {
   7709  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   7710  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7711  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7712  1.178   msaitoh 			return 0;
   7713  1.178   msaitoh 		}
   7714  1.215      taca 	} else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
   7715  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   7716  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7717  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7718  1.178   msaitoh 			return 0;
   7719  1.178   msaitoh 		}
   7720  1.169   msaitoh 	}
   7721  1.127    bouyer 
   7722  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   7723  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   7724  1.127    bouyer 	    KUMCTRLSTA_REN);
   7725  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7726  1.127    bouyer 	delay(2);
   7727  1.127    bouyer 
   7728  1.127    bouyer 	rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   7729  1.178   msaitoh 
   7730  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC)
   7731  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   7732  1.178   msaitoh 	else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
   7733  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   7734  1.178   msaitoh 
   7735  1.194   msaitoh 	return rv;
   7736  1.127    bouyer }
   7737  1.127    bouyer 
   7738  1.127    bouyer /*
   7739  1.178   msaitoh  * wm_kmrn_writereg:
   7740  1.127    bouyer  *
   7741  1.127    bouyer  *	Write a kumeran register
   7742  1.127    bouyer  */
   7743  1.127    bouyer static void
   7744  1.178   msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
   7745  1.127    bouyer {
   7746  1.127    bouyer 
   7747  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC) {
   7748  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   7749  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7750  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7751  1.178   msaitoh 			return;
   7752  1.178   msaitoh 		}
   7753  1.215      taca 	} else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
   7754  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   7755  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7756  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7757  1.178   msaitoh 			return;
   7758  1.178   msaitoh 		}
   7759  1.169   msaitoh 	}
   7760  1.127    bouyer 
   7761  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   7762  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   7763  1.127    bouyer 	    (val & KUMCTRLSTA_MASK));
   7764  1.178   msaitoh 
   7765  1.178   msaitoh 	if (sc->sc_flags == WM_F_SWFW_SYNC)
   7766  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   7767  1.178   msaitoh 	else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
   7768  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   7769    1.1   thorpej }
   7770  1.117   msaitoh 
   7771  1.117   msaitoh static int
   7772  1.117   msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
   7773  1.117   msaitoh {
   7774  1.117   msaitoh 	uint32_t eecd = 0;
   7775  1.117   msaitoh 
   7776  1.185   msaitoh 	if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
   7777  1.185   msaitoh 	    || sc->sc_type == WM_T_82583) {
   7778  1.117   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   7779  1.117   msaitoh 
   7780  1.117   msaitoh 		/* Isolate bits 15 & 16 */
   7781  1.117   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   7782  1.117   msaitoh 
   7783  1.117   msaitoh 		/* If both bits are set, device is Flash type */
   7784  1.185   msaitoh 		if (eecd == 0x03)
   7785  1.117   msaitoh 			return 0;
   7786  1.117   msaitoh 	}
   7787  1.117   msaitoh 	return 1;
   7788  1.117   msaitoh }
   7789  1.117   msaitoh 
   7790  1.117   msaitoh static int
   7791  1.127    bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
   7792  1.117   msaitoh {
   7793  1.117   msaitoh 	int32_t timeout;
   7794  1.117   msaitoh 	uint32_t swsm;
   7795  1.117   msaitoh 
   7796  1.271     ozaki 	/* Get the SW semaphore. */
   7797  1.271     ozaki 	timeout = 1000 + 1; /* XXX */
   7798  1.271     ozaki 	while (timeout) {
   7799  1.271     ozaki 		swsm = CSR_READ(sc, WMREG_SWSM);
   7800  1.271     ozaki 
   7801  1.271     ozaki 		if ((swsm & SWSM_SMBI) == 0)
   7802  1.271     ozaki 			break;
   7803  1.271     ozaki 
   7804  1.271     ozaki 		delay(50);
   7805  1.271     ozaki 		timeout--;
   7806  1.271     ozaki 	}
   7807  1.271     ozaki 
   7808  1.271     ozaki 	if (timeout == 0) {
   7809  1.271     ozaki 		aprint_error_dev(sc->sc_dev, "could not acquire SWSM SMBI\n");
   7810  1.271     ozaki 		return 1;
   7811  1.271     ozaki 	}
   7812  1.271     ozaki 
   7813  1.117   msaitoh 	/* Get the FW semaphore. */
   7814  1.117   msaitoh 	timeout = 1000 + 1; /* XXX */
   7815  1.117   msaitoh 	while (timeout) {
   7816  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   7817  1.117   msaitoh 		swsm |= SWSM_SWESMBI;
   7818  1.117   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   7819  1.117   msaitoh 		/* if we managed to set the bit we got the semaphore. */
   7820  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   7821  1.119  uebayasi 		if (swsm & SWSM_SWESMBI)
   7822  1.117   msaitoh 			break;
   7823  1.117   msaitoh 
   7824  1.117   msaitoh 		delay(50);
   7825  1.117   msaitoh 		timeout--;
   7826  1.117   msaitoh 	}
   7827  1.117   msaitoh 
   7828  1.117   msaitoh 	if (timeout == 0) {
   7829  1.271     ozaki 		aprint_error_dev(sc->sc_dev, "could not acquire SWSM SWESMBI\n");
   7830  1.117   msaitoh 		/* Release semaphores */
   7831  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   7832  1.117   msaitoh 		return 1;
   7833  1.117   msaitoh 	}
   7834  1.117   msaitoh 	return 0;
   7835  1.117   msaitoh }
   7836  1.117   msaitoh 
   7837  1.117   msaitoh static void
   7838  1.127    bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
   7839  1.117   msaitoh {
   7840  1.117   msaitoh 	uint32_t swsm;
   7841  1.117   msaitoh 
   7842  1.117   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   7843  1.271     ozaki 	swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
   7844  1.117   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   7845  1.117   msaitoh }
   7846  1.127    bouyer 
   7847  1.127    bouyer static int
   7848  1.136   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   7849  1.136   msaitoh {
   7850  1.127    bouyer 	uint32_t swfw_sync;
   7851  1.127    bouyer 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   7852  1.127    bouyer 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   7853  1.127    bouyer 	int timeout = 200;
   7854  1.127    bouyer 
   7855  1.194   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   7856  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   7857  1.169   msaitoh 			if (wm_get_swsm_semaphore(sc)) {
   7858  1.169   msaitoh 				aprint_error_dev(sc->sc_dev,
   7859  1.169   msaitoh 				    "%s: failed to get semaphore\n",
   7860  1.169   msaitoh 				    __func__);
   7861  1.127    bouyer 				return 1;
   7862  1.169   msaitoh 			}
   7863  1.127    bouyer 		}
   7864  1.127    bouyer 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   7865  1.127    bouyer 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   7866  1.127    bouyer 			swfw_sync |= swmask;
   7867  1.127    bouyer 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   7868  1.127    bouyer 			if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   7869  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   7870  1.127    bouyer 			return 0;
   7871  1.127    bouyer 		}
   7872  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   7873  1.127    bouyer 			wm_put_swsm_semaphore(sc);
   7874  1.127    bouyer 		delay(5000);
   7875  1.127    bouyer 	}
   7876  1.127    bouyer 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   7877  1.160  christos 	    device_xname(sc->sc_dev), mask, swfw_sync);
   7878  1.127    bouyer 	return 1;
   7879  1.127    bouyer }
   7880  1.127    bouyer 
   7881  1.127    bouyer static void
   7882  1.136   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   7883  1.136   msaitoh {
   7884  1.127    bouyer 	uint32_t swfw_sync;
   7885  1.127    bouyer 
   7886  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   7887  1.127    bouyer 		while (wm_get_swsm_semaphore(sc) != 0)
   7888  1.127    bouyer 			continue;
   7889  1.127    bouyer 	}
   7890  1.127    bouyer 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   7891  1.127    bouyer 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   7892  1.127    bouyer 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   7893  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   7894  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   7895  1.127    bouyer }
   7896  1.139    bouyer 
   7897  1.139    bouyer static int
   7898  1.139    bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
   7899  1.139    bouyer {
   7900  1.139    bouyer 	uint32_t ext_ctrl;
   7901  1.139    bouyer 	int timeout = 200;
   7902  1.139    bouyer 
   7903  1.194   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   7904  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7905  1.139    bouyer 		ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
   7906  1.139    bouyer 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   7907  1.139    bouyer 
   7908  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7909  1.139    bouyer 		if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
   7910  1.139    bouyer 			return 0;
   7911  1.139    bouyer 		delay(5000);
   7912  1.139    bouyer 	}
   7913  1.178   msaitoh 	printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
   7914  1.160  christos 	    device_xname(sc->sc_dev), ext_ctrl);
   7915  1.139    bouyer 	return 1;
   7916  1.139    bouyer }
   7917  1.139    bouyer 
   7918  1.139    bouyer static void
   7919  1.139    bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
   7920  1.139    bouyer {
   7921  1.139    bouyer 	uint32_t ext_ctrl;
   7922  1.139    bouyer 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7923  1.139    bouyer 	ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
   7924  1.139    bouyer 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   7925  1.139    bouyer }
   7926  1.139    bouyer 
   7927  1.169   msaitoh static int
   7928  1.259   msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
   7929  1.259   msaitoh {
   7930  1.259   msaitoh 	int i = 0;
   7931  1.259   msaitoh 	uint32_t reg;
   7932  1.259   msaitoh 
   7933  1.259   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   7934  1.259   msaitoh 	do {
   7935  1.259   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR,
   7936  1.259   msaitoh 		    reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
   7937  1.259   msaitoh 		reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   7938  1.259   msaitoh 		if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
   7939  1.259   msaitoh 			break;
   7940  1.259   msaitoh 		delay(2*1000);
   7941  1.259   msaitoh 		i++;
   7942  1.259   msaitoh 	} while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
   7943  1.259   msaitoh 
   7944  1.259   msaitoh 	if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
   7945  1.259   msaitoh 		wm_put_hw_semaphore_82573(sc);
   7946  1.259   msaitoh 		log(LOG_ERR, "%s: Driver can't access the PHY\n",
   7947  1.259   msaitoh 		    device_xname(sc->sc_dev));
   7948  1.259   msaitoh 		return -1;
   7949  1.259   msaitoh 	}
   7950  1.259   msaitoh 
   7951  1.259   msaitoh 	return 0;
   7952  1.259   msaitoh }
   7953  1.259   msaitoh 
   7954  1.259   msaitoh static void
   7955  1.259   msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
   7956  1.259   msaitoh {
   7957  1.259   msaitoh 	uint32_t reg;
   7958  1.259   msaitoh 
   7959  1.259   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   7960  1.259   msaitoh 	reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   7961  1.259   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   7962  1.259   msaitoh }
   7963  1.259   msaitoh 
   7964  1.259   msaitoh static int
   7965  1.169   msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
   7966  1.169   msaitoh {
   7967  1.250   msaitoh 	uint32_t eecd;
   7968  1.169   msaitoh 	uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
   7969  1.169   msaitoh 	uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
   7970  1.250   msaitoh 	uint8_t sig_byte = 0;
   7971  1.250   msaitoh 
   7972  1.250   msaitoh 	switch (sc->sc_type) {
   7973  1.250   msaitoh 	case WM_T_ICH8:
   7974  1.250   msaitoh 	case WM_T_ICH9:
   7975  1.250   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   7976  1.250   msaitoh 		if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
   7977  1.250   msaitoh 			*bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
   7978  1.250   msaitoh 			return 0;
   7979  1.250   msaitoh 		}
   7980  1.250   msaitoh 		/* FALLTHROUGH */
   7981  1.250   msaitoh 	default:
   7982  1.250   msaitoh 		/* Default to 0 */
   7983  1.250   msaitoh 		*bank = 0;
   7984  1.169   msaitoh 
   7985  1.250   msaitoh 		/* Check bank 0 */
   7986  1.245   msaitoh 		wm_read_ich8_byte(sc, act_offset, &sig_byte);
   7987  1.250   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   7988  1.169   msaitoh 			*bank = 0;
   7989  1.250   msaitoh 			return 0;
   7990  1.250   msaitoh 		}
   7991  1.250   msaitoh 
   7992  1.250   msaitoh 		/* Check bank 1 */
   7993  1.250   msaitoh 		wm_read_ich8_byte(sc, act_offset + bank1_offset,
   7994  1.250   msaitoh 		    &sig_byte);
   7995  1.250   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   7996  1.250   msaitoh 			*bank = 1;
   7997  1.250   msaitoh 			return 0;
   7998  1.169   msaitoh 		}
   7999  1.169   msaitoh 	}
   8000  1.169   msaitoh 
   8001  1.262   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
   8002  1.262   msaitoh 		device_xname(sc->sc_dev)));
   8003  1.250   msaitoh 	return -1;
   8004  1.169   msaitoh }
   8005  1.169   msaitoh 
   8006  1.139    bouyer /******************************************************************************
   8007  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   8008  1.139    bouyer  * register.
   8009  1.139    bouyer  *
   8010  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   8011  1.139    bouyer  * offset - offset of word in the EEPROM to read
   8012  1.139    bouyer  * data - word read from the EEPROM
   8013  1.139    bouyer  * words - number of words to read
   8014  1.139    bouyer  *****************************************************************************/
   8015  1.139    bouyer static int
   8016  1.139    bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   8017  1.139    bouyer {
   8018  1.194   msaitoh 	int32_t  error = 0;
   8019  1.194   msaitoh 	uint32_t flash_bank = 0;
   8020  1.194   msaitoh 	uint32_t act_offset = 0;
   8021  1.194   msaitoh 	uint32_t bank_offset = 0;
   8022  1.194   msaitoh 	uint16_t word = 0;
   8023  1.194   msaitoh 	uint16_t i = 0;
   8024  1.194   msaitoh 
   8025  1.194   msaitoh 	/* We need to know which is the valid flash bank.  In the event
   8026  1.194   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   8027  1.194   msaitoh 	 * managing flash_bank.  So it cannot be trusted and needs
   8028  1.194   msaitoh 	 * to be updated with each read.
   8029  1.194   msaitoh 	 */
   8030  1.194   msaitoh 	error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
   8031  1.194   msaitoh 	if (error) {
   8032  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
   8033  1.169   msaitoh 		    __func__);
   8034  1.262   msaitoh 		flash_bank = 0;
   8035  1.194   msaitoh 	}
   8036  1.139    bouyer 
   8037  1.238   msaitoh 	/*
   8038  1.238   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   8039  1.238   msaitoh 	 * size
   8040  1.238   msaitoh 	 */
   8041  1.194   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   8042  1.139    bouyer 
   8043  1.194   msaitoh 	error = wm_get_swfwhw_semaphore(sc);
   8044  1.194   msaitoh 	if (error) {
   8045  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8046  1.169   msaitoh 		    __func__);
   8047  1.194   msaitoh 		return error;
   8048  1.194   msaitoh 	}
   8049  1.139    bouyer 
   8050  1.194   msaitoh 	for (i = 0; i < words; i++) {
   8051  1.194   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   8052  1.194   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   8053  1.194   msaitoh 		error = wm_read_ich8_word(sc, act_offset, &word);
   8054  1.194   msaitoh 		if (error) {
   8055  1.238   msaitoh 			aprint_error_dev(sc->sc_dev,
   8056  1.238   msaitoh 			    "%s: failed to read NVM\n", __func__);
   8057  1.194   msaitoh 			break;
   8058  1.194   msaitoh 		}
   8059  1.194   msaitoh 		data[i] = word;
   8060  1.194   msaitoh 	}
   8061  1.194   msaitoh 
   8062  1.194   msaitoh 	wm_put_swfwhw_semaphore(sc);
   8063  1.194   msaitoh 	return error;
   8064  1.139    bouyer }
   8065  1.139    bouyer 
   8066  1.139    bouyer /******************************************************************************
   8067  1.139    bouyer  * This function does initial flash setup so that a new read/write/erase cycle
   8068  1.139    bouyer  * can be started.
   8069  1.139    bouyer  *
   8070  1.139    bouyer  * sc - The pointer to the hw structure
   8071  1.139    bouyer  ****************************************************************************/
   8072  1.139    bouyer static int32_t
   8073  1.139    bouyer wm_ich8_cycle_init(struct wm_softc *sc)
   8074  1.139    bouyer {
   8075  1.194   msaitoh 	uint16_t hsfsts;
   8076  1.194   msaitoh 	int32_t error = 1;
   8077  1.194   msaitoh 	int32_t i     = 0;
   8078  1.194   msaitoh 
   8079  1.194   msaitoh 	hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8080  1.194   msaitoh 
   8081  1.194   msaitoh 	/* May be check the Flash Des Valid bit in Hw status */
   8082  1.194   msaitoh 	if ((hsfsts & HSFSTS_FLDVAL) == 0) {
   8083  1.194   msaitoh 		return error;
   8084  1.194   msaitoh 	}
   8085  1.194   msaitoh 
   8086  1.194   msaitoh 	/* Clear FCERR in Hw status by writing 1 */
   8087  1.194   msaitoh 	/* Clear DAEL in Hw status by writing a 1 */
   8088  1.194   msaitoh 	hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   8089  1.194   msaitoh 
   8090  1.194   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   8091  1.194   msaitoh 
   8092  1.194   msaitoh 	/*
   8093  1.194   msaitoh 	 * Either we should have a hardware SPI cycle in progress bit to check
   8094  1.194   msaitoh 	 * against, in order to start a new cycle or FDONE bit should be
   8095  1.194   msaitoh 	 * changed in the hardware so that it is 1 after harware reset, which
   8096  1.194   msaitoh 	 * can then be used as an indication whether a cycle is in progress or
   8097  1.215      taca 	 * has been completed .. we should also have some software semaphore
   8098  1.215      taca 	 * mechanism to guard FDONE or the cycle in progress bit so that two
   8099  1.194   msaitoh 	 * threads access to those bits can be sequentiallized or a way so that
   8100  1.194   msaitoh 	 * 2 threads dont start the cycle at the same time
   8101  1.194   msaitoh 	 */
   8102  1.194   msaitoh 
   8103  1.194   msaitoh 	if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   8104  1.194   msaitoh 		/*
   8105  1.194   msaitoh 		 * There is no cycle running at present, so we can start a
   8106  1.194   msaitoh 		 * cycle
   8107  1.194   msaitoh 		 */
   8108  1.194   msaitoh 
   8109  1.194   msaitoh 		/* Begin by setting Flash Cycle Done. */
   8110  1.194   msaitoh 		hsfsts |= HSFSTS_DONE;
   8111  1.194   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   8112  1.194   msaitoh 		error = 0;
   8113  1.194   msaitoh 	} else {
   8114  1.194   msaitoh 		/*
   8115  1.194   msaitoh 		 * otherwise poll for sometime so the current cycle has a
   8116  1.194   msaitoh 		 * chance to end before giving up.
   8117  1.194   msaitoh 		 */
   8118  1.194   msaitoh 		for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   8119  1.194   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8120  1.194   msaitoh 			if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   8121  1.194   msaitoh 				error = 0;
   8122  1.194   msaitoh 				break;
   8123  1.194   msaitoh 			}
   8124  1.194   msaitoh 			delay(1);
   8125  1.194   msaitoh 		}
   8126  1.194   msaitoh 		if (error == 0) {
   8127  1.194   msaitoh 			/*
   8128  1.194   msaitoh 			 * Successful in waiting for previous cycle to timeout,
   8129  1.194   msaitoh 			 * now set the Flash Cycle Done.
   8130  1.194   msaitoh 			 */
   8131  1.194   msaitoh 			hsfsts |= HSFSTS_DONE;
   8132  1.194   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   8133  1.194   msaitoh 		}
   8134  1.194   msaitoh 	}
   8135  1.194   msaitoh 	return error;
   8136  1.139    bouyer }
   8137  1.139    bouyer 
   8138  1.139    bouyer /******************************************************************************
   8139  1.139    bouyer  * This function starts a flash cycle and waits for its completion
   8140  1.139    bouyer  *
   8141  1.139    bouyer  * sc - The pointer to the hw structure
   8142  1.139    bouyer  ****************************************************************************/
   8143  1.139    bouyer static int32_t
   8144  1.139    bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   8145  1.139    bouyer {
   8146  1.194   msaitoh 	uint16_t hsflctl;
   8147  1.194   msaitoh 	uint16_t hsfsts;
   8148  1.194   msaitoh 	int32_t error = 1;
   8149  1.194   msaitoh 	uint32_t i = 0;
   8150  1.194   msaitoh 
   8151  1.194   msaitoh 	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   8152  1.194   msaitoh 	hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   8153  1.194   msaitoh 	hsflctl |= HSFCTL_GO;
   8154  1.194   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   8155  1.194   msaitoh 
   8156  1.194   msaitoh 	/* wait till FDONE bit is set to 1 */
   8157  1.194   msaitoh 	do {
   8158  1.194   msaitoh 		hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8159  1.194   msaitoh 		if (hsfsts & HSFSTS_DONE)
   8160  1.194   msaitoh 			break;
   8161  1.194   msaitoh 		delay(1);
   8162  1.194   msaitoh 		i++;
   8163  1.194   msaitoh 	} while (i < timeout);
   8164  1.194   msaitoh 	if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
   8165  1.194   msaitoh 		error = 0;
   8166  1.194   msaitoh 
   8167  1.194   msaitoh 	return error;
   8168  1.139    bouyer }
   8169  1.139    bouyer 
   8170  1.139    bouyer /******************************************************************************
   8171  1.139    bouyer  * Reads a byte or word from the NVM using the ICH8 flash access registers.
   8172  1.139    bouyer  *
   8173  1.139    bouyer  * sc - The pointer to the hw structure
   8174  1.139    bouyer  * index - The index of the byte or word to read.
   8175  1.139    bouyer  * size - Size of data to read, 1=byte 2=word
   8176  1.139    bouyer  * data - Pointer to the word to store the value read.
   8177  1.139    bouyer  *****************************************************************************/
   8178  1.139    bouyer static int32_t
   8179  1.139    bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   8180  1.194   msaitoh     uint32_t size, uint16_t* data)
   8181  1.139    bouyer {
   8182  1.194   msaitoh 	uint16_t hsfsts;
   8183  1.194   msaitoh 	uint16_t hsflctl;
   8184  1.194   msaitoh 	uint32_t flash_linear_address;
   8185  1.194   msaitoh 	uint32_t flash_data = 0;
   8186  1.194   msaitoh 	int32_t error = 1;
   8187  1.194   msaitoh 	int32_t count = 0;
   8188  1.194   msaitoh 
   8189  1.194   msaitoh 	if (size < 1  || size > 2 || data == 0x0 ||
   8190  1.194   msaitoh 	    index > ICH_FLASH_LINEAR_ADDR_MASK)
   8191  1.194   msaitoh 		return error;
   8192  1.194   msaitoh 
   8193  1.194   msaitoh 	flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   8194  1.194   msaitoh 	    sc->sc_ich8_flash_base;
   8195  1.194   msaitoh 
   8196  1.194   msaitoh 	do {
   8197  1.194   msaitoh 		delay(1);
   8198  1.194   msaitoh 		/* Steps */
   8199  1.194   msaitoh 		error = wm_ich8_cycle_init(sc);
   8200  1.194   msaitoh 		if (error)
   8201  1.194   msaitoh 			break;
   8202  1.194   msaitoh 
   8203  1.194   msaitoh 		hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   8204  1.194   msaitoh 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   8205  1.194   msaitoh 		hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT)
   8206  1.194   msaitoh 		    & HSFCTL_BCOUNT_MASK;
   8207  1.194   msaitoh 		hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   8208  1.194   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   8209  1.139    bouyer 
   8210  1.194   msaitoh 		/*
   8211  1.194   msaitoh 		 * Write the last 24 bits of index into Flash Linear address
   8212  1.194   msaitoh 		 * field in Flash Address
   8213  1.194   msaitoh 		 */
   8214  1.194   msaitoh 		/* TODO: TBD maybe check the index against the size of flash */
   8215  1.194   msaitoh 
   8216  1.194   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   8217  1.194   msaitoh 
   8218  1.194   msaitoh 		error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   8219  1.194   msaitoh 
   8220  1.194   msaitoh 		/*
   8221  1.194   msaitoh 		 * Check if FCERR is set to 1, if set to 1, clear it and try
   8222  1.194   msaitoh 		 * the whole sequence a few more times, else read in (shift in)
   8223  1.194   msaitoh 		 * the Flash Data0, the order is least significant byte first
   8224  1.194   msaitoh 		 * msb to lsb
   8225  1.194   msaitoh 		 */
   8226  1.194   msaitoh 		if (error == 0) {
   8227  1.194   msaitoh 			flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   8228  1.194   msaitoh 			if (size == 1)
   8229  1.194   msaitoh 				*data = (uint8_t)(flash_data & 0x000000FF);
   8230  1.194   msaitoh 			else if (size == 2)
   8231  1.194   msaitoh 				*data = (uint16_t)(flash_data & 0x0000FFFF);
   8232  1.194   msaitoh 			break;
   8233  1.194   msaitoh 		} else {
   8234  1.194   msaitoh 			/*
   8235  1.194   msaitoh 			 * If we've gotten here, then things are probably
   8236  1.194   msaitoh 			 * completely hosed, but if the error condition is
   8237  1.194   msaitoh 			 * detected, it won't hurt to give it another try...
   8238  1.194   msaitoh 			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
   8239  1.194   msaitoh 			 */
   8240  1.194   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8241  1.194   msaitoh 			if (hsfsts & HSFSTS_ERR) {
   8242  1.194   msaitoh 				/* Repeat for some time before giving up. */
   8243  1.194   msaitoh 				continue;
   8244  1.194   msaitoh 			} else if ((hsfsts & HSFSTS_DONE) == 0)
   8245  1.194   msaitoh 				break;
   8246  1.194   msaitoh 		}
   8247  1.194   msaitoh 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   8248  1.194   msaitoh 
   8249  1.194   msaitoh 	return error;
   8250  1.139    bouyer }
   8251  1.139    bouyer 
   8252  1.139    bouyer /******************************************************************************
   8253  1.139    bouyer  * Reads a single byte from the NVM using the ICH8 flash access registers.
   8254  1.139    bouyer  *
   8255  1.139    bouyer  * sc - pointer to wm_hw structure
   8256  1.139    bouyer  * index - The index of the byte to read.
   8257  1.139    bouyer  * data - Pointer to a byte to store the value read.
   8258  1.139    bouyer  *****************************************************************************/
   8259  1.139    bouyer static int32_t
   8260  1.139    bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   8261  1.139    bouyer {
   8262  1.194   msaitoh 	int32_t status;
   8263  1.194   msaitoh 	uint16_t word = 0;
   8264  1.139    bouyer 
   8265  1.194   msaitoh 	status = wm_read_ich8_data(sc, index, 1, &word);
   8266  1.194   msaitoh 	if (status == 0)
   8267  1.194   msaitoh 		*data = (uint8_t)word;
   8268  1.223      matt 	else
   8269  1.223      matt 		*data = 0;
   8270  1.139    bouyer 
   8271  1.194   msaitoh 	return status;
   8272  1.139    bouyer }
   8273  1.139    bouyer 
   8274  1.139    bouyer /******************************************************************************
   8275  1.139    bouyer  * Reads a word from the NVM using the ICH8 flash access registers.
   8276  1.139    bouyer  *
   8277  1.139    bouyer  * sc - pointer to wm_hw structure
   8278  1.139    bouyer  * index - The starting byte index of the word to read.
   8279  1.139    bouyer  * data - Pointer to a word to store the value read.
   8280  1.139    bouyer  *****************************************************************************/
   8281  1.139    bouyer static int32_t
   8282  1.139    bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   8283  1.139    bouyer {
   8284  1.194   msaitoh 	int32_t status;
   8285  1.144   msaitoh 
   8286  1.194   msaitoh 	status = wm_read_ich8_data(sc, index, 2, data);
   8287  1.194   msaitoh 	return status;
   8288  1.139    bouyer }
   8289  1.169   msaitoh 
   8290  1.169   msaitoh static int
   8291  1.169   msaitoh wm_check_mng_mode(struct wm_softc *sc)
   8292  1.169   msaitoh {
   8293  1.169   msaitoh 	int rv;
   8294  1.169   msaitoh 
   8295  1.169   msaitoh 	switch (sc->sc_type) {
   8296  1.169   msaitoh 	case WM_T_ICH8:
   8297  1.169   msaitoh 	case WM_T_ICH9:
   8298  1.169   msaitoh 	case WM_T_ICH10:
   8299  1.190   msaitoh 	case WM_T_PCH:
   8300  1.221   msaitoh 	case WM_T_PCH2:
   8301  1.249   msaitoh 	case WM_T_PCH_LPT:
   8302  1.169   msaitoh 		rv = wm_check_mng_mode_ich8lan(sc);
   8303  1.169   msaitoh 		break;
   8304  1.169   msaitoh 	case WM_T_82574:
   8305  1.185   msaitoh 	case WM_T_82583:
   8306  1.169   msaitoh 		rv = wm_check_mng_mode_82574(sc);
   8307  1.169   msaitoh 		break;
   8308  1.169   msaitoh 	case WM_T_82571:
   8309  1.169   msaitoh 	case WM_T_82572:
   8310  1.169   msaitoh 	case WM_T_82573:
   8311  1.169   msaitoh 	case WM_T_80003:
   8312  1.169   msaitoh 		rv = wm_check_mng_mode_generic(sc);
   8313  1.169   msaitoh 		break;
   8314  1.169   msaitoh 	default:
   8315  1.169   msaitoh 		/* noting to do */
   8316  1.169   msaitoh 		rv = 0;
   8317  1.169   msaitoh 		break;
   8318  1.169   msaitoh 	}
   8319  1.169   msaitoh 
   8320  1.169   msaitoh 	return rv;
   8321  1.169   msaitoh }
   8322  1.169   msaitoh 
   8323  1.169   msaitoh static int
   8324  1.169   msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
   8325  1.169   msaitoh {
   8326  1.169   msaitoh 	uint32_t fwsm;
   8327  1.169   msaitoh 
   8328  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8329  1.169   msaitoh 
   8330  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
   8331  1.169   msaitoh 		return 1;
   8332  1.169   msaitoh 
   8333  1.169   msaitoh 	return 0;
   8334  1.169   msaitoh }
   8335  1.169   msaitoh 
   8336  1.169   msaitoh static int
   8337  1.169   msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
   8338  1.169   msaitoh {
   8339  1.169   msaitoh 	uint16_t data;
   8340  1.169   msaitoh 
   8341  1.187   msaitoh 	wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
   8342  1.169   msaitoh 
   8343  1.187   msaitoh 	if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
   8344  1.169   msaitoh 		return 1;
   8345  1.169   msaitoh 
   8346  1.169   msaitoh 	return 0;
   8347  1.169   msaitoh }
   8348  1.169   msaitoh 
   8349  1.169   msaitoh static int
   8350  1.169   msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
   8351  1.169   msaitoh {
   8352  1.169   msaitoh 	uint32_t fwsm;
   8353  1.169   msaitoh 
   8354  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8355  1.169   msaitoh 
   8356  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
   8357  1.169   msaitoh 		return 1;
   8358  1.169   msaitoh 
   8359  1.169   msaitoh 	return 0;
   8360  1.169   msaitoh }
   8361  1.169   msaitoh 
   8362  1.189   msaitoh static int
   8363  1.203   msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
   8364  1.203   msaitoh {
   8365  1.203   msaitoh 	uint32_t manc, fwsm, factps;
   8366  1.203   msaitoh 
   8367  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
   8368  1.203   msaitoh 		return 0;
   8369  1.203   msaitoh 
   8370  1.203   msaitoh 	manc = CSR_READ(sc, WMREG_MANC);
   8371  1.203   msaitoh 
   8372  1.203   msaitoh 	DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
   8373  1.203   msaitoh 		device_xname(sc->sc_dev), manc));
   8374  1.260   msaitoh 	if ((manc & MANC_RECV_TCO_EN) == 0)
   8375  1.203   msaitoh 		return 0;
   8376  1.203   msaitoh 
   8377  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
   8378  1.203   msaitoh 		fwsm = CSR_READ(sc, WMREG_FWSM);
   8379  1.203   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   8380  1.203   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   8381  1.203   msaitoh 		    && ((fwsm & FWSM_MODE_MASK)
   8382  1.203   msaitoh 			== (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
   8383  1.203   msaitoh 			return 1;
   8384  1.260   msaitoh 	} else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
   8385  1.260   msaitoh 		uint16_t data;
   8386  1.260   msaitoh 
   8387  1.260   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   8388  1.260   msaitoh 		wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
   8389  1.261   msaitoh 		DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
   8390  1.261   msaitoh 			device_xname(sc->sc_dev), factps, data));
   8391  1.260   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   8392  1.260   msaitoh 		    && ((data & EEPROM_CFG2_MNGM_MASK)
   8393  1.260   msaitoh 			== (EEPROM_CFG2_MNGM_PT << EEPROM_CFG2_MNGM_SHIFT)))
   8394  1.260   msaitoh 			return 1;
   8395  1.203   msaitoh 	} else if (((manc & MANC_SMBUS_EN) != 0)
   8396  1.203   msaitoh 	    && ((manc & MANC_ASF_EN) == 0))
   8397  1.203   msaitoh 		return 1;
   8398  1.203   msaitoh 
   8399  1.203   msaitoh 	return 0;
   8400  1.203   msaitoh }
   8401  1.203   msaitoh 
   8402  1.203   msaitoh static int
   8403  1.189   msaitoh wm_check_reset_block(struct wm_softc *sc)
   8404  1.189   msaitoh {
   8405  1.189   msaitoh 	uint32_t reg;
   8406  1.189   msaitoh 
   8407  1.189   msaitoh 	switch (sc->sc_type) {
   8408  1.189   msaitoh 	case WM_T_ICH8:
   8409  1.189   msaitoh 	case WM_T_ICH9:
   8410  1.189   msaitoh 	case WM_T_ICH10:
   8411  1.190   msaitoh 	case WM_T_PCH:
   8412  1.221   msaitoh 	case WM_T_PCH2:
   8413  1.249   msaitoh 	case WM_T_PCH_LPT:
   8414  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_FWSM);
   8415  1.189   msaitoh 		if ((reg & FWSM_RSPCIPHY) != 0)
   8416  1.189   msaitoh 			return 0;
   8417  1.189   msaitoh 		else
   8418  1.189   msaitoh 			return -1;
   8419  1.189   msaitoh 		break;
   8420  1.189   msaitoh 	case WM_T_82571:
   8421  1.189   msaitoh 	case WM_T_82572:
   8422  1.189   msaitoh 	case WM_T_82573:
   8423  1.189   msaitoh 	case WM_T_82574:
   8424  1.189   msaitoh 	case WM_T_82583:
   8425  1.189   msaitoh 	case WM_T_80003:
   8426  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_MANC);
   8427  1.189   msaitoh 		if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
   8428  1.189   msaitoh 			return -1;
   8429  1.189   msaitoh 		else
   8430  1.189   msaitoh 			return 0;
   8431  1.189   msaitoh 		break;
   8432  1.189   msaitoh 	default:
   8433  1.189   msaitoh 		/* no problem */
   8434  1.189   msaitoh 		break;
   8435  1.189   msaitoh 	}
   8436  1.189   msaitoh 
   8437  1.189   msaitoh 	return 0;
   8438  1.189   msaitoh }
   8439  1.189   msaitoh 
   8440  1.169   msaitoh static void
   8441  1.169   msaitoh wm_get_hw_control(struct wm_softc *sc)
   8442  1.169   msaitoh {
   8443  1.169   msaitoh 	uint32_t reg;
   8444  1.169   msaitoh 
   8445  1.169   msaitoh 	switch (sc->sc_type) {
   8446  1.169   msaitoh 	case WM_T_82573:
   8447  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   8448  1.169   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
   8449  1.169   msaitoh 		break;
   8450  1.169   msaitoh 	case WM_T_82571:
   8451  1.169   msaitoh 	case WM_T_82572:
   8452  1.203   msaitoh 	case WM_T_82574:
   8453  1.203   msaitoh 	case WM_T_82583:
   8454  1.169   msaitoh 	case WM_T_80003:
   8455  1.169   msaitoh 	case WM_T_ICH8:
   8456  1.169   msaitoh 	case WM_T_ICH9:
   8457  1.169   msaitoh 	case WM_T_ICH10:
   8458  1.190   msaitoh 	case WM_T_PCH:
   8459  1.221   msaitoh 	case WM_T_PCH2:
   8460  1.249   msaitoh 	case WM_T_PCH_LPT:
   8461  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8462  1.169   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
   8463  1.169   msaitoh 		break;
   8464  1.169   msaitoh 	default:
   8465  1.169   msaitoh 		break;
   8466  1.169   msaitoh 	}
   8467  1.169   msaitoh }
   8468  1.173   msaitoh 
   8469  1.203   msaitoh static void
   8470  1.203   msaitoh wm_release_hw_control(struct wm_softc *sc)
   8471  1.203   msaitoh {
   8472  1.203   msaitoh 	uint32_t reg;
   8473  1.203   msaitoh 
   8474  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
   8475  1.203   msaitoh 		return;
   8476  1.246  christos 
   8477  1.203   msaitoh 	if (sc->sc_type == WM_T_82573) {
   8478  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   8479  1.203   msaitoh 		reg &= ~SWSM_DRV_LOAD;
   8480  1.203   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
   8481  1.203   msaitoh 	} else {
   8482  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8483  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
   8484  1.203   msaitoh 	}
   8485  1.203   msaitoh }
   8486  1.203   msaitoh 
   8487  1.173   msaitoh /* XXX Currently TBI only */
   8488  1.173   msaitoh static int
   8489  1.173   msaitoh wm_check_for_link(struct wm_softc *sc)
   8490  1.173   msaitoh {
   8491  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   8492  1.173   msaitoh 	uint32_t rxcw;
   8493  1.173   msaitoh 	uint32_t ctrl;
   8494  1.173   msaitoh 	uint32_t status;
   8495  1.173   msaitoh 	uint32_t sig;
   8496  1.173   msaitoh 
   8497  1.173   msaitoh 	rxcw = CSR_READ(sc, WMREG_RXCW);
   8498  1.173   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   8499  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   8500  1.173   msaitoh 
   8501  1.173   msaitoh 	sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
   8502  1.173   msaitoh 
   8503  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
   8504  1.173   msaitoh 		device_xname(sc->sc_dev), __func__,
   8505  1.173   msaitoh 		((ctrl & CTRL_SWDPIN(1)) == sig),
   8506  1.173   msaitoh 		((status & STATUS_LU) != 0),
   8507  1.173   msaitoh 		((rxcw & RXCW_C) != 0)
   8508  1.173   msaitoh 		    ));
   8509  1.173   msaitoh 
   8510  1.173   msaitoh 	/*
   8511  1.173   msaitoh 	 * SWDPIN   LU RXCW
   8512  1.173   msaitoh 	 *      0    0    0
   8513  1.173   msaitoh 	 *      0    0    1	(should not happen)
   8514  1.173   msaitoh 	 *      0    1    0	(should not happen)
   8515  1.173   msaitoh 	 *      0    1    1	(should not happen)
   8516  1.173   msaitoh 	 *      1    0    0	Disable autonego and force linkup
   8517  1.173   msaitoh 	 *      1    0    1	got /C/ but not linkup yet
   8518  1.173   msaitoh 	 *      1    1    0	(linkup)
   8519  1.173   msaitoh 	 *      1    1    1	If IFM_AUTO, back to autonego
   8520  1.173   msaitoh 	 *
   8521  1.173   msaitoh 	 */
   8522  1.173   msaitoh 	if (((ctrl & CTRL_SWDPIN(1)) == sig)
   8523  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)
   8524  1.173   msaitoh 	    && ((rxcw & RXCW_C) == 0)) {
   8525  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
   8526  1.173   msaitoh 			__func__));
   8527  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   8528  1.173   msaitoh 		/* Disable auto-negotiation in the TXCW register */
   8529  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
   8530  1.173   msaitoh 
   8531  1.173   msaitoh 		/*
   8532  1.173   msaitoh 		 * Force link-up and also force full-duplex.
   8533  1.173   msaitoh 		 *
   8534  1.173   msaitoh 		 * NOTE: CTRL was updated TFCE and RFCE automatically,
   8535  1.173   msaitoh 		 * so we should update sc->sc_ctrl
   8536  1.173   msaitoh 		 */
   8537  1.173   msaitoh 		sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
   8538  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8539  1.194   msaitoh 	} else if (((status & STATUS_LU) != 0)
   8540  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)
   8541  1.173   msaitoh 	    && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
   8542  1.173   msaitoh 		sc->sc_tbi_linkup = 1;
   8543  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
   8544  1.173   msaitoh 			__func__));
   8545  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   8546  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
   8547  1.173   msaitoh 	} else if (((ctrl & CTRL_SWDPIN(1)) == sig)
   8548  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)) {
   8549  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("/C/"));
   8550  1.173   msaitoh 	} else {
   8551  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
   8552  1.173   msaitoh 			status));
   8553  1.173   msaitoh 	}
   8554  1.173   msaitoh 
   8555  1.173   msaitoh 	return 0;
   8556  1.173   msaitoh }
   8557  1.192   msaitoh 
   8558  1.202   msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
   8559  1.202   msaitoh static void
   8560  1.202   msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
   8561  1.202   msaitoh {
   8562  1.202   msaitoh 	int miistatus, active, i;
   8563  1.202   msaitoh 	int reg;
   8564  1.202   msaitoh 
   8565  1.202   msaitoh 	miistatus = sc->sc_mii.mii_media_status;
   8566  1.202   msaitoh 
   8567  1.202   msaitoh 	/* If the link is not up, do nothing */
   8568  1.202   msaitoh 	if ((miistatus & IFM_ACTIVE) != 0)
   8569  1.202   msaitoh 		return;
   8570  1.202   msaitoh 
   8571  1.202   msaitoh 	active = sc->sc_mii.mii_media_active;
   8572  1.202   msaitoh 
   8573  1.202   msaitoh 	/* Nothing to do if the link is other than 1Gbps */
   8574  1.202   msaitoh 	if (IFM_SUBTYPE(active) != IFM_1000_T)
   8575  1.202   msaitoh 		return;
   8576  1.202   msaitoh 
   8577  1.202   msaitoh 	for (i = 0; i < 10; i++) {
   8578  1.202   msaitoh 		/* read twice */
   8579  1.202   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   8580  1.202   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   8581  1.202   msaitoh 		if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
   8582  1.202   msaitoh 			goto out;	/* GOOD! */
   8583  1.202   msaitoh 
   8584  1.202   msaitoh 		/* Reset the PHY */
   8585  1.202   msaitoh 		wm_gmii_reset(sc);
   8586  1.202   msaitoh 		delay(5*1000);
   8587  1.202   msaitoh 	}
   8588  1.202   msaitoh 
   8589  1.202   msaitoh 	/* Disable GigE link negotiation */
   8590  1.202   msaitoh 	reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8591  1.202   msaitoh 	reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   8592  1.202   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8593  1.246  christos 
   8594  1.202   msaitoh 	/*
   8595  1.202   msaitoh 	 * Call gig speed drop workaround on Gig disable before accessing
   8596  1.202   msaitoh 	 * any PHY registers.
   8597  1.202   msaitoh 	 */
   8598  1.202   msaitoh 	wm_gig_downshift_workaround_ich8lan(sc);
   8599  1.202   msaitoh 
   8600  1.202   msaitoh out:
   8601  1.202   msaitoh 	return;
   8602  1.202   msaitoh }
   8603  1.202   msaitoh 
   8604  1.202   msaitoh /* WOL from S5 stops working */
   8605  1.202   msaitoh static void
   8606  1.202   msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
   8607  1.202   msaitoh {
   8608  1.202   msaitoh 	uint16_t kmrn_reg;
   8609  1.202   msaitoh 
   8610  1.202   msaitoh 	/* Only for igp3 */
   8611  1.202   msaitoh 	if (sc->sc_phytype == WMPHY_IGP_3) {
   8612  1.202   msaitoh 		kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
   8613  1.202   msaitoh 		kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
   8614  1.202   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   8615  1.202   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
   8616  1.202   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   8617  1.202   msaitoh 	}
   8618  1.202   msaitoh }
   8619  1.202   msaitoh 
   8620  1.203   msaitoh #ifdef WM_WOL
   8621  1.203   msaitoh /* Power down workaround on D3 */
   8622  1.203   msaitoh static void
   8623  1.203   msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
   8624  1.203   msaitoh {
   8625  1.203   msaitoh 	uint32_t reg;
   8626  1.203   msaitoh 	int i;
   8627  1.203   msaitoh 
   8628  1.203   msaitoh 	for (i = 0; i < 2; i++) {
   8629  1.203   msaitoh 		/* Disable link */
   8630  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8631  1.203   msaitoh 		reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   8632  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8633  1.203   msaitoh 
   8634  1.203   msaitoh 		/*
   8635  1.203   msaitoh 		 * Call gig speed drop workaround on Gig disable before
   8636  1.203   msaitoh 		 * accessing any PHY registers
   8637  1.203   msaitoh 		 */
   8638  1.203   msaitoh 		if (sc->sc_type == WM_T_ICH8)
   8639  1.203   msaitoh 			wm_gig_downshift_workaround_ich8lan(sc);
   8640  1.203   msaitoh 
   8641  1.203   msaitoh 		/* Write VR power-down enable */
   8642  1.203   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   8643  1.203   msaitoh 		reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   8644  1.203   msaitoh 		reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
   8645  1.203   msaitoh 		sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
   8646  1.203   msaitoh 
   8647  1.203   msaitoh 		/* Read it back and test */
   8648  1.203   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   8649  1.203   msaitoh 		reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   8650  1.203   msaitoh 		if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
   8651  1.203   msaitoh 			break;
   8652  1.203   msaitoh 
   8653  1.203   msaitoh 		/* Issue PHY reset and repeat at most one more time */
   8654  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   8655  1.203   msaitoh 	}
   8656  1.203   msaitoh }
   8657  1.203   msaitoh #endif /* WM_WOL */
   8658  1.203   msaitoh 
   8659  1.192   msaitoh /*
   8660  1.192   msaitoh  * Workaround for pch's PHYs
   8661  1.192   msaitoh  * XXX should be moved to new PHY driver?
   8662  1.192   msaitoh  */
   8663  1.192   msaitoh static void
   8664  1.192   msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
   8665  1.192   msaitoh {
   8666  1.221   msaitoh 	if (sc->sc_phytype == WMPHY_82577)
   8667  1.221   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   8668  1.192   msaitoh 
   8669  1.192   msaitoh 	/* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
   8670  1.192   msaitoh 
   8671  1.192   msaitoh 	/* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
   8672  1.192   msaitoh 
   8673  1.192   msaitoh 	/* 82578 */
   8674  1.192   msaitoh 	if (sc->sc_phytype == WMPHY_82578) {
   8675  1.192   msaitoh 		/* PCH rev. < 3 */
   8676  1.192   msaitoh 		if (sc->sc_rev < 3) {
   8677  1.192   msaitoh 			/* XXX 6 bit shift? Why? Is it page2? */
   8678  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
   8679  1.192   msaitoh 			    0x66c0);
   8680  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
   8681  1.192   msaitoh 			    0xffff);
   8682  1.192   msaitoh 		}
   8683  1.192   msaitoh 
   8684  1.192   msaitoh 		/* XXX phy rev. < 2 */
   8685  1.192   msaitoh 	}
   8686  1.192   msaitoh 
   8687  1.192   msaitoh 	/* Select page 0 */
   8688  1.192   msaitoh 
   8689  1.192   msaitoh 	/* XXX acquire semaphore */
   8690  1.192   msaitoh 	wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
   8691  1.192   msaitoh 	/* XXX release semaphore */
   8692  1.192   msaitoh 
   8693  1.192   msaitoh 	/*
   8694  1.192   msaitoh 	 * Configure the K1 Si workaround during phy reset assuming there is
   8695  1.192   msaitoh 	 * link so that it disables K1 if link is in 1Gbps.
   8696  1.192   msaitoh 	 */
   8697  1.192   msaitoh 	wm_k1_gig_workaround_hv(sc, 1);
   8698  1.192   msaitoh }
   8699  1.192   msaitoh 
   8700  1.192   msaitoh static void
   8701  1.221   msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
   8702  1.221   msaitoh {
   8703  1.221   msaitoh 
   8704  1.221   msaitoh 	wm_set_mdio_slow_mode_hv(sc);
   8705  1.221   msaitoh }
   8706  1.221   msaitoh 
   8707  1.221   msaitoh static void
   8708  1.192   msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
   8709  1.192   msaitoh {
   8710  1.192   msaitoh 	int k1_enable = sc->sc_nvm_k1_enabled;
   8711  1.192   msaitoh 
   8712  1.192   msaitoh 	/* XXX acquire semaphore */
   8713  1.192   msaitoh 
   8714  1.192   msaitoh 	if (link) {
   8715  1.192   msaitoh 		k1_enable = 0;
   8716  1.198   msaitoh 
   8717  1.192   msaitoh 		/* Link stall fix for link up */
   8718  1.192   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
   8719  1.192   msaitoh 	} else {
   8720  1.192   msaitoh 		/* Link stall fix for link down */
   8721  1.192   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
   8722  1.192   msaitoh 	}
   8723  1.192   msaitoh 
   8724  1.192   msaitoh 	wm_configure_k1_ich8lan(sc, k1_enable);
   8725  1.192   msaitoh 
   8726  1.192   msaitoh 	/* XXX release semaphore */
   8727  1.192   msaitoh }
   8728  1.192   msaitoh 
   8729  1.192   msaitoh static void
   8730  1.221   msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
   8731  1.221   msaitoh {
   8732  1.221   msaitoh 	uint32_t reg;
   8733  1.221   msaitoh 
   8734  1.221   msaitoh 	reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
   8735  1.221   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
   8736  1.221   msaitoh 	    reg | HV_KMRN_MDIO_SLOW);
   8737  1.221   msaitoh }
   8738  1.221   msaitoh 
   8739  1.221   msaitoh static void
   8740  1.192   msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
   8741  1.192   msaitoh {
   8742  1.192   msaitoh 	uint32_t ctrl, ctrl_ext, tmp;
   8743  1.192   msaitoh 	uint16_t kmrn_reg;
   8744  1.192   msaitoh 
   8745  1.192   msaitoh 	kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
   8746  1.192   msaitoh 
   8747  1.192   msaitoh 	if (k1_enable)
   8748  1.192   msaitoh 		kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
   8749  1.192   msaitoh 	else
   8750  1.192   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
   8751  1.192   msaitoh 
   8752  1.192   msaitoh 	wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
   8753  1.192   msaitoh 
   8754  1.192   msaitoh 	delay(20);
   8755  1.192   msaitoh 
   8756  1.192   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   8757  1.192   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   8758  1.192   msaitoh 
   8759  1.192   msaitoh 	tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
   8760  1.192   msaitoh 	tmp |= CTRL_FRCSPD;
   8761  1.192   msaitoh 
   8762  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, tmp);
   8763  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
   8764  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   8765  1.192   msaitoh 	delay(20);
   8766  1.192   msaitoh 
   8767  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, ctrl);
   8768  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   8769  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   8770  1.192   msaitoh 	delay(20);
   8771  1.192   msaitoh }
   8772  1.199   msaitoh 
   8773  1.199   msaitoh static void
   8774  1.221   msaitoh wm_smbustopci(struct wm_softc *sc)
   8775  1.221   msaitoh {
   8776  1.221   msaitoh 	uint32_t fwsm;
   8777  1.221   msaitoh 
   8778  1.221   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8779  1.221   msaitoh 	if (((fwsm & FWSM_FW_VALID) == 0)
   8780  1.221   msaitoh 	    && ((wm_check_reset_block(sc) == 0))) {
   8781  1.221   msaitoh 		sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
   8782  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
   8783  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8784  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   8785  1.221   msaitoh 		delay(10);
   8786  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
   8787  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8788  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   8789  1.221   msaitoh 		delay(50*1000);
   8790  1.221   msaitoh 
   8791  1.221   msaitoh 		/*
   8792  1.221   msaitoh 		 * Gate automatic PHY configuration by hardware on non-managed
   8793  1.221   msaitoh 		 * 82579
   8794  1.221   msaitoh 		 */
   8795  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   8796  1.221   msaitoh 			wm_gate_hw_phy_config_ich8lan(sc, 1);
   8797  1.221   msaitoh 	}
   8798  1.221   msaitoh }
   8799  1.221   msaitoh 
   8800  1.221   msaitoh static void
   8801  1.199   msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
   8802  1.199   msaitoh {
   8803  1.199   msaitoh 	uint32_t gcr;
   8804  1.199   msaitoh 	pcireg_t ctrl2;
   8805  1.199   msaitoh 
   8806  1.199   msaitoh 	gcr = CSR_READ(sc, WMREG_GCR);
   8807  1.199   msaitoh 
   8808  1.199   msaitoh 	/* Only take action if timeout value is defaulted to 0 */
   8809  1.199   msaitoh 	if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
   8810  1.199   msaitoh 		goto out;
   8811  1.199   msaitoh 
   8812  1.199   msaitoh 	if ((gcr & GCR_CAP_VER2) == 0) {
   8813  1.199   msaitoh 		gcr |= GCR_CMPL_TMOUT_10MS;
   8814  1.199   msaitoh 		goto out;
   8815  1.199   msaitoh 	}
   8816  1.199   msaitoh 
   8817  1.199   msaitoh 	ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   8818  1.248   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2);
   8819  1.248   msaitoh 	ctrl2 |= WM_PCIE_DCSR2_16MS;
   8820  1.199   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   8821  1.248   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
   8822  1.199   msaitoh 
   8823  1.199   msaitoh out:
   8824  1.199   msaitoh 	/* Disable completion timeout resend */
   8825  1.199   msaitoh 	gcr &= ~GCR_CMPL_TMOUT_RESEND;
   8826  1.199   msaitoh 
   8827  1.199   msaitoh 	CSR_WRITE(sc, WMREG_GCR, gcr);
   8828  1.199   msaitoh }
   8829  1.199   msaitoh 
   8830  1.199   msaitoh /* special case - for 82575 - need to do manual init ... */
   8831  1.199   msaitoh static void
   8832  1.199   msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
   8833  1.199   msaitoh {
   8834  1.199   msaitoh 	/*
   8835  1.199   msaitoh 	 * remark: this is untested code - we have no board without EEPROM
   8836  1.199   msaitoh 	 *  same setup as mentioned int the freeBSD driver for the i82575
   8837  1.199   msaitoh 	 */
   8838  1.199   msaitoh 
   8839  1.199   msaitoh 	/* SerDes configuration via SERDESCTRL */
   8840  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
   8841  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
   8842  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
   8843  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
   8844  1.199   msaitoh 
   8845  1.199   msaitoh 	/* CCM configuration via CCMCTL register */
   8846  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
   8847  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
   8848  1.199   msaitoh 
   8849  1.199   msaitoh 	/* PCIe lanes configuration */
   8850  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
   8851  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
   8852  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
   8853  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
   8854  1.199   msaitoh 
   8855  1.199   msaitoh 	/* PCIe PLL Configuration */
   8856  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
   8857  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
   8858  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
   8859  1.199   msaitoh }
   8860  1.203   msaitoh 
   8861  1.203   msaitoh static void
   8862  1.203   msaitoh wm_init_manageability(struct wm_softc *sc)
   8863  1.203   msaitoh {
   8864  1.203   msaitoh 
   8865  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   8866  1.203   msaitoh 		uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
   8867  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   8868  1.203   msaitoh 
   8869  1.203   msaitoh 		/* disabl hardware interception of ARP */
   8870  1.203   msaitoh 		manc &= ~MANC_ARP_EN;
   8871  1.203   msaitoh 
   8872  1.203   msaitoh 		/* enable receiving management packets to the host */
   8873  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   8874  1.203   msaitoh 			manc |= MANC_EN_MNG2HOST;
   8875  1.203   msaitoh 			manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
   8876  1.203   msaitoh 			CSR_WRITE(sc, WMREG_MANC2H, manc2h);
   8877  1.246  christos 
   8878  1.203   msaitoh 		}
   8879  1.203   msaitoh 
   8880  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   8881  1.203   msaitoh 	}
   8882  1.203   msaitoh }
   8883  1.203   msaitoh 
   8884  1.203   msaitoh static void
   8885  1.203   msaitoh wm_release_manageability(struct wm_softc *sc)
   8886  1.203   msaitoh {
   8887  1.203   msaitoh 
   8888  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   8889  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   8890  1.203   msaitoh 
   8891  1.260   msaitoh 		manc |= MANC_ARP_EN;
   8892  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571)
   8893  1.203   msaitoh 			manc &= ~MANC_EN_MNG2HOST;
   8894  1.203   msaitoh 
   8895  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   8896  1.203   msaitoh 	}
   8897  1.203   msaitoh }
   8898  1.203   msaitoh 
   8899  1.203   msaitoh static void
   8900  1.203   msaitoh wm_get_wakeup(struct wm_softc *sc)
   8901  1.203   msaitoh {
   8902  1.203   msaitoh 
   8903  1.203   msaitoh 	/* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
   8904  1.203   msaitoh 	switch (sc->sc_type) {
   8905  1.203   msaitoh 	case WM_T_82573:
   8906  1.203   msaitoh 	case WM_T_82583:
   8907  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   8908  1.203   msaitoh 		/* FALLTHROUGH */
   8909  1.246  christos 	case WM_T_80003:
   8910  1.203   msaitoh 	case WM_T_82541:
   8911  1.203   msaitoh 	case WM_T_82547:
   8912  1.203   msaitoh 	case WM_T_82571:
   8913  1.203   msaitoh 	case WM_T_82572:
   8914  1.203   msaitoh 	case WM_T_82574:
   8915  1.203   msaitoh 	case WM_T_82575:
   8916  1.203   msaitoh 	case WM_T_82576:
   8917  1.208   msaitoh 	case WM_T_82580:
   8918  1.208   msaitoh 	case WM_T_82580ER:
   8919  1.228   msaitoh 	case WM_T_I350:
   8920  1.265   msaitoh 	case WM_T_I354:
   8921  1.203   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
   8922  1.203   msaitoh 			sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
   8923  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   8924  1.203   msaitoh 		break;
   8925  1.203   msaitoh 	case WM_T_ICH8:
   8926  1.203   msaitoh 	case WM_T_ICH9:
   8927  1.203   msaitoh 	case WM_T_ICH10:
   8928  1.203   msaitoh 	case WM_T_PCH:
   8929  1.221   msaitoh 	case WM_T_PCH2:
   8930  1.249   msaitoh 	case WM_T_PCH_LPT:
   8931  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   8932  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   8933  1.203   msaitoh 		break;
   8934  1.203   msaitoh 	default:
   8935  1.203   msaitoh 		break;
   8936  1.203   msaitoh 	}
   8937  1.203   msaitoh 
   8938  1.203   msaitoh 	/* 1: HAS_MANAGE */
   8939  1.203   msaitoh 	if (wm_enable_mng_pass_thru(sc) != 0)
   8940  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_MANAGE;
   8941  1.203   msaitoh 
   8942  1.203   msaitoh #ifdef WM_DEBUG
   8943  1.203   msaitoh 	printf("\n");
   8944  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
   8945  1.203   msaitoh 		printf("HAS_AMT,");
   8946  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
   8947  1.203   msaitoh 		printf("ARC_SUBSYS_VALID,");
   8948  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
   8949  1.203   msaitoh 		printf("ASF_FIRMWARE_PRES,");
   8950  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
   8951  1.203   msaitoh 		printf("HAS_MANAGE,");
   8952  1.203   msaitoh 	printf("\n");
   8953  1.203   msaitoh #endif
   8954  1.203   msaitoh 	/*
   8955  1.203   msaitoh 	 * Note that the WOL flags is set after the resetting of the eeprom
   8956  1.203   msaitoh 	 * stuff
   8957  1.203   msaitoh 	 */
   8958  1.203   msaitoh }
   8959  1.203   msaitoh 
   8960  1.203   msaitoh #ifdef WM_WOL
   8961  1.203   msaitoh /* WOL in the newer chipset interfaces (pchlan) */
   8962  1.203   msaitoh static void
   8963  1.203   msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
   8964  1.203   msaitoh {
   8965  1.203   msaitoh #if 0
   8966  1.203   msaitoh 	uint16_t preg;
   8967  1.203   msaitoh 
   8968  1.203   msaitoh 	/* Copy MAC RARs to PHY RARs */
   8969  1.203   msaitoh 
   8970  1.203   msaitoh 	/* Copy MAC MTA to PHY MTA */
   8971  1.203   msaitoh 
   8972  1.203   msaitoh 	/* Configure PHY Rx Control register */
   8973  1.203   msaitoh 
   8974  1.203   msaitoh 	/* Enable PHY wakeup in MAC register */
   8975  1.203   msaitoh 
   8976  1.203   msaitoh 	/* Configure and enable PHY wakeup in PHY registers */
   8977  1.203   msaitoh 
   8978  1.203   msaitoh 	/* Activate PHY wakeup */
   8979  1.203   msaitoh 
   8980  1.203   msaitoh 	/* XXX */
   8981  1.203   msaitoh #endif
   8982  1.203   msaitoh }
   8983  1.203   msaitoh 
   8984  1.203   msaitoh static void
   8985  1.203   msaitoh wm_enable_wakeup(struct wm_softc *sc)
   8986  1.203   msaitoh {
   8987  1.203   msaitoh 	uint32_t reg, pmreg;
   8988  1.203   msaitoh 	pcireg_t pmode;
   8989  1.203   msaitoh 
   8990  1.203   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   8991  1.203   msaitoh 		&pmreg, NULL) == 0)
   8992  1.203   msaitoh 		return;
   8993  1.203   msaitoh 
   8994  1.203   msaitoh 	/* Advertise the wakeup capability */
   8995  1.203   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
   8996  1.203   msaitoh 	    | CTRL_SWDPIN(3));
   8997  1.203   msaitoh 	CSR_WRITE(sc, WMREG_WUC, WUC_APME);
   8998  1.203   msaitoh 
   8999  1.203   msaitoh 	/* ICH workaround */
   9000  1.203   msaitoh 	switch (sc->sc_type) {
   9001  1.203   msaitoh 	case WM_T_ICH8:
   9002  1.203   msaitoh 	case WM_T_ICH9:
   9003  1.203   msaitoh 	case WM_T_ICH10:
   9004  1.203   msaitoh 	case WM_T_PCH:
   9005  1.221   msaitoh 	case WM_T_PCH2:
   9006  1.249   msaitoh 	case WM_T_PCH_LPT:
   9007  1.203   msaitoh 		/* Disable gig during WOL */
   9008  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   9009  1.203   msaitoh 		reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
   9010  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   9011  1.203   msaitoh 		if (sc->sc_type == WM_T_PCH)
   9012  1.203   msaitoh 			wm_gmii_reset(sc);
   9013  1.203   msaitoh 
   9014  1.203   msaitoh 		/* Power down workaround */
   9015  1.203   msaitoh 		if (sc->sc_phytype == WMPHY_82577) {
   9016  1.203   msaitoh 			struct mii_softc *child;
   9017  1.203   msaitoh 
   9018  1.203   msaitoh 			/* Assume that the PHY is copper */
   9019  1.203   msaitoh 			child = LIST_FIRST(&sc->sc_mii.mii_phys);
   9020  1.203   msaitoh 			if (child->mii_mpd_rev <= 2)
   9021  1.203   msaitoh 				sc->sc_mii.mii_writereg(sc->sc_dev, 1,
   9022  1.203   msaitoh 				    (768 << 5) | 25, 0x0444); /* magic num */
   9023  1.203   msaitoh 		}
   9024  1.203   msaitoh 		break;
   9025  1.203   msaitoh 	default:
   9026  1.203   msaitoh 		break;
   9027  1.203   msaitoh 	}
   9028  1.203   msaitoh 
   9029  1.203   msaitoh 	/* Keep the laser running on fiber adapters */
   9030  1.203   msaitoh 	if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
   9031  1.203   msaitoh 	    || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
   9032  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   9033  1.203   msaitoh 		reg |= CTRL_EXT_SWDPIN(3);
   9034  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   9035  1.203   msaitoh 	}
   9036  1.203   msaitoh 
   9037  1.203   msaitoh 	reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
   9038  1.203   msaitoh #if 0	/* for the multicast packet */
   9039  1.203   msaitoh 	reg |= WUFC_MC;
   9040  1.203   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
   9041  1.203   msaitoh #endif
   9042  1.203   msaitoh 
   9043  1.203   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   9044  1.203   msaitoh 		wm_enable_phy_wakeup(sc);
   9045  1.203   msaitoh 	} else {
   9046  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
   9047  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUFC, reg);
   9048  1.203   msaitoh 	}
   9049  1.203   msaitoh 
   9050  1.203   msaitoh 	if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   9051  1.221   msaitoh 		|| (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   9052  1.221   msaitoh 		|| (sc->sc_type == WM_T_PCH2))
   9053  1.203   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3))
   9054  1.203   msaitoh 			wm_igp3_phy_powerdown_workaround_ich8lan(sc);
   9055  1.203   msaitoh 
   9056  1.203   msaitoh 	/* Request PME */
   9057  1.203   msaitoh 	pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
   9058  1.203   msaitoh #if 0
   9059  1.203   msaitoh 	/* Disable WOL */
   9060  1.203   msaitoh 	pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
   9061  1.203   msaitoh #else
   9062  1.203   msaitoh 	/* For WOL */
   9063  1.203   msaitoh 	pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
   9064  1.203   msaitoh #endif
   9065  1.203   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
   9066  1.203   msaitoh }
   9067  1.203   msaitoh #endif /* WM_WOL */
   9068  1.203   msaitoh 
   9069  1.203   msaitoh static bool
   9070  1.203   msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
   9071  1.203   msaitoh {
   9072  1.203   msaitoh 	struct wm_softc *sc = device_private(self);
   9073  1.203   msaitoh 
   9074  1.203   msaitoh 	wm_release_manageability(sc);
   9075  1.203   msaitoh 	wm_release_hw_control(sc);
   9076  1.203   msaitoh #ifdef WM_WOL
   9077  1.203   msaitoh 	wm_enable_wakeup(sc);
   9078  1.203   msaitoh #endif
   9079  1.203   msaitoh 
   9080  1.203   msaitoh 	return true;
   9081  1.203   msaitoh }
   9082  1.203   msaitoh 
   9083  1.203   msaitoh static bool
   9084  1.203   msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
   9085  1.203   msaitoh {
   9086  1.203   msaitoh 	struct wm_softc *sc = device_private(self);
   9087  1.203   msaitoh 
   9088  1.203   msaitoh 	wm_init_manageability(sc);
   9089  1.203   msaitoh 
   9090  1.203   msaitoh 	return true;
   9091  1.203   msaitoh }
   9092  1.228   msaitoh 
   9093  1.228   msaitoh static void
   9094  1.228   msaitoh wm_set_eee_i350(struct wm_softc * sc)
   9095  1.228   msaitoh {
   9096  1.228   msaitoh 	uint32_t ipcnfg, eeer;
   9097  1.228   msaitoh 
   9098  1.228   msaitoh 	ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
   9099  1.228   msaitoh 	eeer = CSR_READ(sc, WMREG_EEER);
   9100  1.228   msaitoh 
   9101  1.228   msaitoh 	if ((sc->sc_flags & WM_F_EEE) != 0) {
   9102  1.228   msaitoh 		ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   9103  1.228   msaitoh 		eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
   9104  1.228   msaitoh 		    | EEER_LPI_FC);
   9105  1.228   msaitoh 	} else {
   9106  1.228   msaitoh 		ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   9107  1.228   msaitoh 		eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
   9108  1.228   msaitoh 		    | EEER_LPI_FC);
   9109  1.228   msaitoh 	}
   9110  1.228   msaitoh 
   9111  1.228   msaitoh 	CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
   9112  1.228   msaitoh 	CSR_WRITE(sc, WMREG_EEER, eeer);
   9113  1.228   msaitoh 	CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
   9114  1.228   msaitoh 	CSR_READ(sc, WMREG_EEER); /* XXX flush? */
   9115  1.228   msaitoh }
   9116