Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.280
      1  1.280   msaitoh /*	$NetBSD: if_wm.c,v 1.280 2014/07/23 09:44:52 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.246  christos   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.246  christos 
     43  1.246  christos   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.246  christos 
     46  1.246  christos    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.246  christos 
     49  1.246  christos    2. Redistributions in binary form must reproduce the above copyright
     50  1.246  christos       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.246  christos 
     53  1.246  christos    3. Neither the name of the Intel Corporation nor the names of its
     54  1.246  christos       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.246  christos 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.246  christos   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.246  christos   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.246  christos   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.246  christos   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.246  christos   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.246  christos   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.246  christos   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.246  christos   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     76    1.1   thorpej  */
     77   1.38     lukem 
     78   1.38     lukem #include <sys/cdefs.h>
     79  1.280   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.280 2014/07/23 09:44:52 msaitoh Exp $");
     80    1.1   thorpej 
     81    1.1   thorpej #include <sys/param.h>
     82    1.1   thorpej #include <sys/systm.h>
     83   1.96     perry #include <sys/callout.h>
     84    1.1   thorpej #include <sys/mbuf.h>
     85    1.1   thorpej #include <sys/malloc.h>
     86    1.1   thorpej #include <sys/kernel.h>
     87    1.1   thorpej #include <sys/socket.h>
     88    1.1   thorpej #include <sys/ioctl.h>
     89    1.1   thorpej #include <sys/errno.h>
     90    1.1   thorpej #include <sys/device.h>
     91    1.1   thorpej #include <sys/queue.h>
     92   1.84   thorpej #include <sys/syslog.h>
     93    1.1   thorpej 
     94   1.21    itojun #include <sys/rnd.h>
     95   1.21    itojun 
     96    1.1   thorpej #include <net/if.h>
     97   1.96     perry #include <net/if_dl.h>
     98    1.1   thorpej #include <net/if_media.h>
     99    1.1   thorpej #include <net/if_ether.h>
    100    1.1   thorpej 
    101    1.1   thorpej #include <net/bpf.h>
    102    1.1   thorpej 
    103    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    104    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    105    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    106  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    107   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    108    1.1   thorpej 
    109  1.147        ad #include <sys/bus.h>
    110  1.147        ad #include <sys/intr.h>
    111    1.1   thorpej #include <machine/endian.h>
    112    1.1   thorpej 
    113    1.1   thorpej #include <dev/mii/mii.h>
    114    1.1   thorpej #include <dev/mii/miivar.h>
    115  1.202   msaitoh #include <dev/mii/miidevs.h>
    116    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    117  1.127    bouyer #include <dev/mii/ikphyreg.h>
    118  1.191   msaitoh #include <dev/mii/igphyreg.h>
    119  1.202   msaitoh #include <dev/mii/igphyvar.h>
    120  1.192   msaitoh #include <dev/mii/inbmphyreg.h>
    121    1.1   thorpej 
    122    1.1   thorpej #include <dev/pci/pcireg.h>
    123    1.1   thorpej #include <dev/pci/pcivar.h>
    124    1.1   thorpej #include <dev/pci/pcidevs.h>
    125    1.1   thorpej 
    126    1.1   thorpej #include <dev/pci/if_wmreg.h>
    127  1.182   msaitoh #include <dev/pci/if_wmvar.h>
    128    1.1   thorpej 
    129    1.1   thorpej #ifdef WM_DEBUG
    130    1.1   thorpej #define	WM_DEBUG_LINK		0x01
    131    1.1   thorpej #define	WM_DEBUG_TX		0x02
    132    1.1   thorpej #define	WM_DEBUG_RX		0x04
    133    1.1   thorpej #define	WM_DEBUG_GMII		0x08
    134  1.203   msaitoh #define	WM_DEBUG_MANAGE		0x10
    135  1.240   msaitoh #define	WM_DEBUG_NVM		0x20
    136  1.203   msaitoh int	wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
    137  1.240   msaitoh     | WM_DEBUG_MANAGE | WM_DEBUG_NVM;
    138    1.1   thorpej 
    139    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    140    1.1   thorpej #else
    141    1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    142    1.1   thorpej #endif /* WM_DEBUG */
    143    1.1   thorpej 
    144  1.272     ozaki #ifdef NET_MPSAFE
    145  1.272     ozaki #define WM_MPSAFE	1
    146  1.272     ozaki #endif
    147  1.272     ozaki 
    148    1.1   thorpej /*
    149    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    150   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    151   1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    152   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    153   1.75   thorpej  * of them at a time.
    154   1.75   thorpej  *
    155   1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    156   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    157   1.75   thorpej  * situations with jumbo frames.
    158    1.1   thorpej  */
    159   1.75   thorpej #define	WM_NTXSEGS		256
    160    1.2   thorpej #define	WM_IFQUEUELEN		256
    161   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    162   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    163   1.74      tron #define	WM_TXQUEUELEN(sc)	((sc)->sc_txnum)
    164   1.74      tron #define	WM_TXQUEUELEN_MASK(sc)	(WM_TXQUEUELEN(sc) - 1)
    165   1.74      tron #define	WM_TXQUEUE_GC(sc)	(WM_TXQUEUELEN(sc) / 8)
    166   1.75   thorpej #define	WM_NTXDESC_82542	256
    167   1.75   thorpej #define	WM_NTXDESC_82544	4096
    168   1.75   thorpej #define	WM_NTXDESC(sc)		((sc)->sc_ntxdesc)
    169   1.75   thorpej #define	WM_NTXDESC_MASK(sc)	(WM_NTXDESC(sc) - 1)
    170   1.75   thorpej #define	WM_TXDESCSIZE(sc)	(WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
    171   1.75   thorpej #define	WM_NEXTTX(sc, x)	(((x) + 1) & WM_NTXDESC_MASK(sc))
    172   1.74      tron #define	WM_NEXTTXS(sc, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(sc))
    173    1.1   thorpej 
    174  1.269       tls #define	WM_MAXTXDMA		 (2 * round_page(IP_MAXPACKET)) /* for TSO */
    175   1.82   thorpej 
    176    1.1   thorpej /*
    177    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    178    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    179   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    180   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    181    1.1   thorpej  */
    182   1.10   thorpej #define	WM_NRXDESC		256
    183    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    184    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    185    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    186    1.1   thorpej 
    187    1.1   thorpej /*
    188    1.1   thorpej  * Control structures are DMA'd to the i82542 chip.  We allocate them in
    189  1.105     skrll  * a single clump that maps to a single DMA segment to make several things
    190    1.1   thorpej  * easier.
    191    1.1   thorpej  */
    192   1.75   thorpej struct wm_control_data_82544 {
    193    1.1   thorpej 	/*
    194   1.75   thorpej 	 * The receive descriptors.
    195    1.1   thorpej 	 */
    196   1.75   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    197    1.1   thorpej 
    198    1.1   thorpej 	/*
    199   1.75   thorpej 	 * The transmit descriptors.  Put these at the end, because
    200   1.75   thorpej 	 * we might use a smaller number of them.
    201    1.1   thorpej 	 */
    202  1.232    bouyer 	union {
    203  1.232    bouyer 		wiseman_txdesc_t wcdu_txdescs[WM_NTXDESC_82544];
    204  1.232    bouyer 		nq_txdesc_t      wcdu_nq_txdescs[WM_NTXDESC_82544];
    205  1.232    bouyer 	} wdc_u;
    206   1.75   thorpej };
    207   1.75   thorpej 
    208   1.75   thorpej struct wm_control_data_82542 {
    209    1.1   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    210   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
    211    1.1   thorpej };
    212    1.1   thorpej 
    213   1.75   thorpej #define	WM_CDOFF(x)	offsetof(struct wm_control_data_82544, x)
    214  1.232    bouyer #define	WM_CDTXOFF(x)	WM_CDOFF(wdc_u.wcdu_txdescs[(x)])
    215    1.1   thorpej #define	WM_CDRXOFF(x)	WM_CDOFF(wcd_rxdescs[(x)])
    216    1.1   thorpej 
    217    1.1   thorpej /*
    218    1.1   thorpej  * Software state for transmit jobs.
    219    1.1   thorpej  */
    220    1.1   thorpej struct wm_txsoft {
    221    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    222    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    223    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    224    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    225    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    226    1.1   thorpej };
    227    1.1   thorpej 
    228    1.1   thorpej /*
    229    1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    230    1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    231    1.1   thorpej  * more than one buffer, we chain them together.
    232    1.1   thorpej  */
    233    1.1   thorpej struct wm_rxsoft {
    234    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    235    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    236    1.1   thorpej };
    237    1.1   thorpej 
    238  1.173   msaitoh #define WM_LINKUP_TIMEOUT	50
    239  1.173   msaitoh 
    240  1.199   msaitoh static uint16_t swfwphysem[] = {
    241  1.199   msaitoh 	SWFW_PHY0_SM,
    242  1.199   msaitoh 	SWFW_PHY1_SM,
    243  1.199   msaitoh 	SWFW_PHY2_SM,
    244  1.199   msaitoh 	SWFW_PHY3_SM
    245  1.199   msaitoh };
    246  1.199   msaitoh 
    247    1.1   thorpej /*
    248    1.1   thorpej  * Software state per device.
    249    1.1   thorpej  */
    250    1.1   thorpej struct wm_softc {
    251  1.160  christos 	device_t sc_dev;		/* generic device information */
    252    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    253    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    254  1.204   msaitoh 	bus_size_t sc_ss;		/* bus space size */
    255   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    256   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    257  1.212  jakllsch 	bus_size_t sc_ios;		/* I/O space size */
    258  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    259  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    260    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    261  1.199   msaitoh 
    262    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    263  1.199   msaitoh 	struct mii_data sc_mii;		/* MII/media information */
    264  1.199   msaitoh 
    265  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    266  1.123  jmcneill 	pcitag_t sc_pcitag;
    267  1.199   msaitoh 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    268  1.199   msaitoh 	int sc_pcixe_capoff;		/* PCI[Xe] capability register offset */
    269    1.1   thorpej 
    270  1.203   msaitoh 	const struct wm_product *sc_wmp; /* Pointer to the wm_product entry */
    271  1.192   msaitoh 	wm_chip_type sc_type;		/* MAC type */
    272  1.192   msaitoh 	int sc_rev;			/* MAC revision */
    273  1.192   msaitoh 	wm_phy_type sc_phytype;		/* PHY type */
    274  1.199   msaitoh 	int sc_funcid;			/* unit number of the chip (0 to 3) */
    275    1.1   thorpej 	int sc_flags;			/* flags; see below */
    276  1.179   msaitoh 	int sc_if_flags;		/* last if_flags */
    277   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    278  1.199   msaitoh 	int sc_align_tweak;
    279    1.1   thorpej 
    280    1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    281  1.199   msaitoh 	callout_t sc_tick_ch;		/* tick callout */
    282  1.272     ozaki 	bool sc_stopping;
    283    1.1   thorpej 
    284   1.44   thorpej 	int sc_ee_addrbits;		/* EEPROM address bits */
    285  1.199   msaitoh 	int sc_ich8_flash_base;
    286  1.199   msaitoh 	int sc_ich8_flash_bank_size;
    287  1.199   msaitoh 	int sc_nvm_k1_enabled;
    288   1.42   thorpej 
    289    1.1   thorpej 	/*
    290    1.1   thorpej 	 * Software state for the transmit and receive descriptors.
    291    1.1   thorpej 	 */
    292  1.203   msaitoh 	int sc_txnum;			/* must be a power of two */
    293  1.203   msaitoh 	struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
    294  1.203   msaitoh 	struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
    295    1.1   thorpej 
    296    1.1   thorpej 	/*
    297    1.1   thorpej 	 * Control data structures.
    298    1.1   thorpej 	 */
    299  1.201   msaitoh 	int sc_ntxdesc;			/* must be a power of two */
    300   1.75   thorpej 	struct wm_control_data_82544 *sc_control_data;
    301  1.201   msaitoh 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    302  1.201   msaitoh 	bus_dma_segment_t sc_cd_seg;	/* control data segment */
    303  1.201   msaitoh 	int sc_cd_rseg;			/* real number of control segment */
    304  1.201   msaitoh 	size_t sc_cd_size;		/* control data size */
    305  1.201   msaitoh #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    306  1.232    bouyer #define	sc_txdescs	sc_control_data->wdc_u.wcdu_txdescs
    307  1.232    bouyer #define	sc_nq_txdescs	sc_control_data->wdc_u.wcdu_nq_txdescs
    308    1.1   thorpej #define	sc_rxdescs	sc_control_data->wcd_rxdescs
    309    1.1   thorpej 
    310    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    311    1.1   thorpej 	/* Event counters. */
    312    1.1   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    313    1.1   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    314   1.78   thorpej 	struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
    315    1.4   thorpej 	struct evcnt sc_ev_txdw;	/* Tx descriptor interrupts */
    316    1.4   thorpej 	struct evcnt sc_ev_txqe;	/* Tx queue empty interrupts */
    317    1.1   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    318    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    319    1.1   thorpej 
    320    1.1   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    321    1.1   thorpej 	struct evcnt sc_ev_rxtusum;	/* TCP/UDP cksums checked in-bound */
    322    1.1   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    323    1.1   thorpej 	struct evcnt sc_ev_txtusum;	/* TCP/UDP cksums comp. out-bound */
    324  1.107      yamt 	struct evcnt sc_ev_txtusum6;	/* TCP/UDP v6 cksums comp. out-bound */
    325  1.131      yamt 	struct evcnt sc_ev_txtso;	/* TCP seg offload out-bound (IPv4) */
    326  1.131      yamt 	struct evcnt sc_ev_txtso6;	/* TCP seg offload out-bound (IPv6) */
    327   1.99      matt 	struct evcnt sc_ev_txtsopain;	/* painful header manip. for TSO */
    328    1.1   thorpej 
    329    1.2   thorpej 	struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    330    1.1   thorpej 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    331    1.1   thorpej 
    332    1.1   thorpej 	struct evcnt sc_ev_tu;		/* Tx underrun */
    333   1.71   thorpej 
    334   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    335   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    336   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    337   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    338   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    339    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    340    1.1   thorpej 
    341    1.1   thorpej 	bus_addr_t sc_tdt_reg;		/* offset of TDT register */
    342    1.1   thorpej 
    343    1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    344    1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    345    1.1   thorpej 
    346    1.1   thorpej 	int	sc_txsfree;		/* number of free Tx jobs */
    347    1.1   thorpej 	int	sc_txsnext;		/* next free Tx job */
    348    1.1   thorpej 	int	sc_txsdirty;		/* dirty Tx jobs */
    349    1.1   thorpej 
    350   1.78   thorpej 	/* These 5 variables are used only on the 82547. */
    351   1.78   thorpej 	int	sc_txfifo_size;		/* Tx FIFO size */
    352   1.78   thorpej 	int	sc_txfifo_head;		/* current head of FIFO */
    353   1.78   thorpej 	uint32_t sc_txfifo_addr;	/* internal address of start of FIFO */
    354   1.78   thorpej 	int	sc_txfifo_stall;	/* Tx FIFO is stalled */
    355  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    356   1.78   thorpej 
    357    1.1   thorpej 	bus_addr_t sc_rdt_reg;		/* offset of RDT register */
    358    1.1   thorpej 
    359    1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/queue ent */
    360    1.1   thorpej 	int	sc_rxdiscard;
    361    1.1   thorpej 	int	sc_rxlen;
    362    1.1   thorpej 	struct mbuf *sc_rxhead;
    363    1.1   thorpej 	struct mbuf *sc_rxtail;
    364    1.1   thorpej 	struct mbuf **sc_rxtailp;
    365    1.1   thorpej 
    366    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    367    1.1   thorpej #if 0
    368    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    369    1.1   thorpej #endif
    370    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    371   1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    372    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    373    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    374    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    375    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    376   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    377   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    378    1.1   thorpej 
    379    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    380  1.173   msaitoh 	int sc_tbi_anegticks;		/* autonegotiation ticks */
    381  1.173   msaitoh 	int sc_tbi_ticks;		/* tbi ticks */
    382  1.173   msaitoh 	int sc_tbi_nrxcfg;		/* count of ICR_RXCFG */
    383  1.173   msaitoh 	int sc_tbi_lastnrxcfg;		/* count of ICR_RXCFG (on last tick) */
    384    1.1   thorpej 
    385    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    386   1.21    itojun 
    387  1.224       tls 	krndsource_t rnd_source;	/* random source */
    388  1.272     ozaki 
    389  1.272     ozaki 	kmutex_t *sc_txrx_lock;		/* lock for tx/rx operations */
    390  1.272     ozaki 					/* XXX need separation? */
    391    1.1   thorpej };
    392    1.1   thorpej 
    393  1.272     ozaki #define WM_LOCK(_sc)	if ((_sc)->sc_txrx_lock) mutex_enter((_sc)->sc_txrx_lock)
    394  1.272     ozaki #define WM_UNLOCK(_sc)	if ((_sc)->sc_txrx_lock) mutex_exit((_sc)->sc_txrx_lock)
    395  1.272     ozaki #define WM_LOCKED(_sc)	(!(_sc)->sc_txrx_lock || mutex_owned((_sc)->sc_txrx_lock))
    396  1.272     ozaki 
    397  1.272     ozaki #ifdef WM_MPSAFE
    398  1.272     ozaki #define CALLOUT_FLAGS	CALLOUT_MPSAFE
    399  1.272     ozaki #else
    400  1.272     ozaki #define CALLOUT_FLAGS	0
    401  1.272     ozaki #endif
    402  1.272     ozaki 
    403    1.1   thorpej #define	WM_RXCHAIN_RESET(sc)						\
    404    1.1   thorpej do {									\
    405    1.1   thorpej 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    406    1.1   thorpej 	*(sc)->sc_rxtailp = NULL;					\
    407    1.1   thorpej 	(sc)->sc_rxlen = 0;						\
    408    1.1   thorpej } while (/*CONSTCOND*/0)
    409    1.1   thorpej 
    410    1.1   thorpej #define	WM_RXCHAIN_LINK(sc, m)						\
    411    1.1   thorpej do {									\
    412    1.1   thorpej 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    413    1.1   thorpej 	(sc)->sc_rxtailp = &(m)->m_next;				\
    414    1.1   thorpej } while (/*CONSTCOND*/0)
    415    1.1   thorpej 
    416    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    417    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    418   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    419    1.1   thorpej #else
    420    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    421   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    422    1.1   thorpej #endif
    423    1.1   thorpej 
    424    1.1   thorpej #define	CSR_READ(sc, reg)						\
    425    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    426    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    427    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    428   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    429   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    430    1.1   thorpej 
    431  1.139    bouyer #define ICH8_FLASH_READ32(sc, reg) \
    432  1.139    bouyer 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    433  1.139    bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
    434  1.139    bouyer 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    435  1.139    bouyer 
    436  1.139    bouyer #define ICH8_FLASH_READ16(sc, reg) \
    437  1.139    bouyer 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    438  1.139    bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
    439  1.139    bouyer 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    440  1.139    bouyer 
    441    1.1   thorpej #define	WM_CDTXADDR(sc, x)	((sc)->sc_cddma + WM_CDTXOFF((x)))
    442    1.1   thorpej #define	WM_CDRXADDR(sc, x)	((sc)->sc_cddma + WM_CDRXOFF((x)))
    443    1.1   thorpej 
    444   1.69   thorpej #define	WM_CDTXADDR_LO(sc, x)	(WM_CDTXADDR((sc), (x)) & 0xffffffffU)
    445   1.69   thorpej #define	WM_CDTXADDR_HI(sc, x)						\
    446   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    447   1.69   thorpej 	 (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
    448   1.69   thorpej 
    449   1.69   thorpej #define	WM_CDRXADDR_LO(sc, x)	(WM_CDRXADDR((sc), (x)) & 0xffffffffU)
    450   1.69   thorpej #define	WM_CDRXADDR_HI(sc, x)						\
    451   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    452   1.69   thorpej 	 (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
    453   1.69   thorpej 
    454    1.1   thorpej #define	WM_CDTXSYNC(sc, x, n, ops)					\
    455    1.1   thorpej do {									\
    456    1.1   thorpej 	int __x, __n;							\
    457    1.1   thorpej 									\
    458    1.1   thorpej 	__x = (x);							\
    459    1.1   thorpej 	__n = (n);							\
    460    1.1   thorpej 									\
    461    1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    462   1.75   thorpej 	if ((__x + __n) > WM_NTXDESC(sc)) {				\
    463    1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    464    1.1   thorpej 		    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) *		\
    465   1.75   thorpej 		    (WM_NTXDESC(sc) - __x), (ops));			\
    466   1.75   thorpej 		__n -= (WM_NTXDESC(sc) - __x);				\
    467    1.1   thorpej 		__x = 0;						\
    468    1.1   thorpej 	}								\
    469    1.1   thorpej 									\
    470    1.1   thorpej 	/* Now sync whatever is left. */				\
    471    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    472    1.1   thorpej 	    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops));	\
    473    1.1   thorpej } while (/*CONSTCOND*/0)
    474    1.1   thorpej 
    475    1.1   thorpej #define	WM_CDRXSYNC(sc, x, ops)						\
    476    1.1   thorpej do {									\
    477    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    478    1.1   thorpej 	   WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops));		\
    479    1.1   thorpej } while (/*CONSTCOND*/0)
    480    1.1   thorpej 
    481    1.1   thorpej #define	WM_INIT_RXDESC(sc, x)						\
    482    1.1   thorpej do {									\
    483    1.1   thorpej 	struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    484    1.1   thorpej 	wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)];		\
    485    1.1   thorpej 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    486    1.1   thorpej 									\
    487    1.1   thorpej 	/*								\
    488    1.1   thorpej 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    489    1.1   thorpej 	 * so that the payload after the Ethernet header is aligned	\
    490    1.1   thorpej 	 * to a 4-byte boundary.					\
    491    1.1   thorpej 	 *								\
    492    1.1   thorpej 	 * XXX BRAINDAMAGE ALERT!					\
    493    1.1   thorpej 	 * The stupid chip uses the same size for every buffer, which	\
    494    1.1   thorpej 	 * is set in the Receive Control register.  We are using the 2K	\
    495    1.1   thorpej 	 * size option, but what we REALLY want is (2K - 2)!  For this	\
    496   1.41       tls 	 * reason, we can't "scoot" packets longer than the standard	\
    497   1.41       tls 	 * Ethernet MTU.  On strict-alignment platforms, if the total	\
    498   1.42   thorpej 	 * size exceeds (2K - 2) we set align_tweak to 0 and let	\
    499   1.41       tls 	 * the upper layer copy the headers.				\
    500    1.1   thorpej 	 */								\
    501   1.42   thorpej 	__m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak;	\
    502    1.1   thorpej 									\
    503   1.69   thorpej 	wm_set_dma_addr(&__rxd->wrx_addr,				\
    504   1.69   thorpej 	    __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
    505    1.1   thorpej 	__rxd->wrx_len = 0;						\
    506    1.1   thorpej 	__rxd->wrx_cksum = 0;						\
    507    1.1   thorpej 	__rxd->wrx_status = 0;						\
    508    1.1   thorpej 	__rxd->wrx_errors = 0;						\
    509    1.1   thorpej 	__rxd->wrx_special = 0;						\
    510    1.1   thorpej 	WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    511    1.1   thorpej 									\
    512    1.1   thorpej 	CSR_WRITE((sc), (sc)->sc_rdt_reg, (x));				\
    513    1.1   thorpej } while (/*CONSTCOND*/0)
    514    1.1   thorpej 
    515  1.280   msaitoh /*
    516  1.280   msaitoh  * Register read/write functions.
    517  1.280   msaitoh  * Other than CSR_{READ|WRITE}().
    518  1.280   msaitoh  */
    519  1.280   msaitoh #if 0
    520  1.280   msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
    521  1.280   msaitoh #endif
    522  1.280   msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
    523  1.280   msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
    524  1.280   msaitoh 	uint32_t, uint32_t);
    525  1.280   msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
    526  1.280   msaitoh 
    527  1.280   msaitoh /*
    528  1.280   msaitoh  * Device driver interface functions and commonly used functions.
    529  1.280   msaitoh  * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
    530  1.280   msaitoh  */
    531  1.280   msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
    532  1.280   msaitoh static int	wm_match(device_t, cfdata_t, void *);
    533  1.280   msaitoh static void	wm_attach(device_t, device_t, void *);
    534  1.280   msaitoh static int	wm_detach(device_t, int);
    535  1.280   msaitoh static bool	wm_suspend(device_t, const pmf_qual_t *);
    536  1.280   msaitoh static bool	wm_resume(device_t, const pmf_qual_t *);
    537   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    538  1.280   msaitoh static void	wm_tick(void *);
    539  1.213   msaitoh static int	wm_ifflags_cb(struct ethercom *);
    540  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    541  1.280   msaitoh /* MAC address related */
    542  1.280   msaitoh static int	wm_check_alt_mac_addr(struct wm_softc *);
    543  1.280   msaitoh static int	wm_read_mac_addr(struct wm_softc *, uint8_t *);
    544  1.280   msaitoh static void	wm_set_ral(struct wm_softc *, const uint8_t *, int);
    545  1.280   msaitoh static uint32_t	wm_mchash(struct wm_softc *, const uint8_t *);
    546  1.280   msaitoh static void	wm_set_filter(struct wm_softc *);
    547  1.280   msaitoh /* Reset and init related */
    548  1.280   msaitoh static void	wm_set_vlan(struct wm_softc *);
    549  1.280   msaitoh static void	wm_set_pcie_completion_timeout(struct wm_softc *);
    550  1.280   msaitoh static void	wm_get_auto_rd_done(struct wm_softc *);
    551  1.280   msaitoh static void	wm_lan_init_done(struct wm_softc *);
    552  1.280   msaitoh static void	wm_get_cfg_done(struct wm_softc *);
    553  1.280   msaitoh static void	wm_reset(struct wm_softc *);
    554  1.280   msaitoh static int	wm_add_rxbuf(struct wm_softc *, int);
    555  1.280   msaitoh static void	wm_rxdrain(struct wm_softc *);
    556   1.47   thorpej static int	wm_init(struct ifnet *);
    557  1.272     ozaki static int	wm_init_locked(struct ifnet *);
    558   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    559  1.272     ozaki static void	wm_stop_locked(struct ifnet *, int);
    560  1.280   msaitoh static int	wm_tx_offload(struct wm_softc *, struct wm_txsoft *,
    561  1.280   msaitoh     uint32_t *, uint8_t *);
    562  1.280   msaitoh static void	wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
    563  1.280   msaitoh static void	wm_82547_txfifo_stall(void *);
    564  1.280   msaitoh static int	wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
    565  1.280   msaitoh /* Start */
    566  1.280   msaitoh static void	wm_start(struct ifnet *);
    567  1.280   msaitoh static void	wm_start_locked(struct ifnet *);
    568  1.280   msaitoh static int	wm_nq_tx_offload(struct wm_softc *, struct wm_txsoft *,
    569  1.280   msaitoh     uint32_t *, uint32_t *, bool *);
    570  1.280   msaitoh static void	wm_nq_start(struct ifnet *);
    571  1.280   msaitoh static void	wm_nq_start_locked(struct ifnet *);
    572  1.280   msaitoh /* Interrupt */
    573   1.47   thorpej static void	wm_txintr(struct wm_softc *);
    574   1.47   thorpej static void	wm_rxintr(struct wm_softc *);
    575  1.280   msaitoh static void	wm_linkintr_gmii(struct wm_softc *, uint32_t);
    576  1.280   msaitoh static void	wm_linkintr_tbi(struct wm_softc *, uint32_t);
    577   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    578  1.280   msaitoh static int	wm_intr(void *);
    579    1.1   thorpej 
    580  1.280   msaitoh /*
    581  1.280   msaitoh  * Media related.
    582  1.280   msaitoh  * GMII, SGMII, TBI (and SERDES)
    583  1.280   msaitoh  */
    584  1.280   msaitoh /* GMII related */
    585   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    586  1.280   msaitoh static int	wm_get_phy_id_82575(struct wm_softc *);
    587  1.280   msaitoh static void	wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
    588  1.280   msaitoh static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    589  1.280   msaitoh static int	wm_gmii_mediachange(struct ifnet *);
    590  1.280   msaitoh static void	wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
    591  1.280   msaitoh static uint32_t	wm_i82543_mii_recvbits(struct wm_softc *);
    592  1.157    dyoung static int	wm_gmii_i82543_readreg(device_t, int, int);
    593  1.157    dyoung static void	wm_gmii_i82543_writereg(device_t, int, int, int);
    594  1.157    dyoung static int	wm_gmii_i82544_readreg(device_t, int, int);
    595  1.157    dyoung static void	wm_gmii_i82544_writereg(device_t, int, int, int);
    596  1.157    dyoung static int	wm_gmii_i80003_readreg(device_t, int, int);
    597  1.157    dyoung static void	wm_gmii_i80003_writereg(device_t, int, int, int);
    598  1.167   msaitoh static int	wm_gmii_bm_readreg(device_t, int, int);
    599  1.167   msaitoh static void	wm_gmii_bm_writereg(device_t, int, int, int);
    600  1.280   msaitoh static void	wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
    601  1.192   msaitoh static int	wm_gmii_hv_readreg(device_t, int, int);
    602  1.192   msaitoh static void	wm_gmii_hv_writereg(device_t, int, int, int);
    603  1.243   msaitoh static int	wm_gmii_82580_readreg(device_t, int, int);
    604  1.243   msaitoh static void	wm_gmii_82580_writereg(device_t, int, int, int);
    605  1.280   msaitoh static void	wm_gmii_statchg(struct ifnet *);
    606  1.280   msaitoh static int	wm_kmrn_readreg(struct wm_softc *, int);
    607  1.280   msaitoh static void	wm_kmrn_writereg(struct wm_softc *, int, int);
    608  1.280   msaitoh /* SGMII */
    609  1.265   msaitoh static bool	wm_sgmii_uses_mdio(struct wm_softc *);
    610  1.199   msaitoh static int	wm_sgmii_readreg(device_t, int, int);
    611  1.199   msaitoh static void	wm_sgmii_writereg(device_t, int, int, int);
    612  1.280   msaitoh /* TBI related */
    613  1.280   msaitoh static int	wm_check_for_link(struct wm_softc *);
    614  1.280   msaitoh static void	wm_tbi_mediainit(struct wm_softc *);
    615  1.280   msaitoh static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    616  1.280   msaitoh static int	wm_tbi_mediachange(struct ifnet *);
    617  1.280   msaitoh static void	wm_tbi_set_linkled(struct wm_softc *);
    618  1.280   msaitoh static void	wm_tbi_check_link(struct wm_softc *);
    619  1.167   msaitoh 
    620  1.280   msaitoh /*
    621  1.280   msaitoh  * NVM related.
    622  1.280   msaitoh  * Microwire, SPI (w/wo EERD) and Flash.
    623  1.280   msaitoh  */
    624  1.280   msaitoh /* Both spi and uwire */
    625  1.280   msaitoh static void	wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
    626  1.280   msaitoh static void	wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
    627  1.280   msaitoh /* Microwire */
    628  1.280   msaitoh static int	wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
    629  1.280   msaitoh /* SPI */
    630  1.280   msaitoh static void	wm_set_spiaddrbits(struct wm_softc *);
    631  1.280   msaitoh static int	wm_nvm_ready_spi(struct wm_softc *);
    632  1.280   msaitoh static int	wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
    633  1.280   msaitoh /* Using with EERD */
    634  1.280   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    635  1.280   msaitoh static int	wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
    636  1.280   msaitoh /* Flash */
    637  1.280   msaitoh static int	wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
    638  1.280   msaitoh     unsigned int *);
    639  1.280   msaitoh static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    640  1.280   msaitoh static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    641  1.280   msaitoh static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
    642  1.280   msaitoh 	uint16_t *);
    643  1.280   msaitoh static int32_t	wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
    644  1.280   msaitoh static int32_t	wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
    645  1.280   msaitoh static int	wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
    646  1.280   msaitoh /* Lock, detecting NVM type, validate checksum and read */
    647  1.280   msaitoh static int	wm_nvm_acquire(struct wm_softc *);
    648  1.280   msaitoh static void	wm_nvm_release(struct wm_softc *);
    649  1.280   msaitoh static int	wm_nvm_is_onboard_eeprom(struct wm_softc *);
    650  1.280   msaitoh static int	wm_nvm_validate_checksum(struct wm_softc *);
    651  1.280   msaitoh static int	wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
    652    1.1   thorpej 
    653  1.280   msaitoh /*
    654  1.280   msaitoh  * Hardware semaphores.
    655  1.280   msaitoh  * Very complexed...
    656  1.280   msaitoh  */
    657  1.127    bouyer static int	wm_get_swsm_semaphore(struct wm_softc *);
    658  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    659  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    660  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    661  1.139    bouyer static int	wm_get_swfwhw_semaphore(struct wm_softc *);
    662  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    663  1.259   msaitoh static int	wm_get_hw_semaphore_82573(struct wm_softc *);
    664  1.259   msaitoh static void	wm_put_hw_semaphore_82573(struct wm_softc *);
    665  1.139    bouyer 
    666  1.280   msaitoh /*
    667  1.280   msaitoh  * Management mode and power management related subroutines.
    668  1.280   msaitoh  * BMC, AMT, suspend/resume and EEE.
    669  1.280   msaitoh  */
    670  1.169   msaitoh static int	wm_check_mng_mode(struct wm_softc *);
    671  1.169   msaitoh static int	wm_check_mng_mode_ich8lan(struct wm_softc *);
    672  1.169   msaitoh static int	wm_check_mng_mode_82574(struct wm_softc *);
    673  1.169   msaitoh static int	wm_check_mng_mode_generic(struct wm_softc *);
    674  1.203   msaitoh static int	wm_enable_mng_pass_thru(struct wm_softc *);
    675  1.189   msaitoh static int	wm_check_reset_block(struct wm_softc *);
    676  1.169   msaitoh static void	wm_get_hw_control(struct wm_softc *);
    677  1.280   msaitoh static void	wm_release_hw_control(struct wm_softc *);
    678  1.280   msaitoh static void	wm_gate_hw_phy_config_ich8lan(struct wm_softc *, int);
    679  1.280   msaitoh static void	wm_smbustopci(struct wm_softc *);
    680  1.280   msaitoh static void	wm_init_manageability(struct wm_softc *);
    681  1.280   msaitoh static void	wm_release_manageability(struct wm_softc *);
    682  1.280   msaitoh static void	wm_get_wakeup(struct wm_softc *);
    683  1.203   msaitoh #ifdef WM_WOL
    684  1.280   msaitoh static void	wm_enable_phy_wakeup(struct wm_softc *);
    685  1.203   msaitoh static void	wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
    686  1.280   msaitoh static void	wm_enable_wakeup(struct wm_softc *);
    687  1.203   msaitoh #endif
    688  1.280   msaitoh /* EEE */
    689  1.280   msaitoh static void	wm_set_eee_i350(struct wm_softc *);
    690  1.280   msaitoh 
    691  1.280   msaitoh /*
    692  1.280   msaitoh  * Workarounds (mainly PHY related).
    693  1.280   msaitoh  * Basically, PHY's workarounds are in the PHY drivers.
    694  1.280   msaitoh  */
    695  1.280   msaitoh static void	wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
    696  1.280   msaitoh static void	wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
    697  1.192   msaitoh static void	wm_hv_phy_workaround_ich8lan(struct wm_softc *);
    698  1.221   msaitoh static void	wm_lv_phy_workaround_ich8lan(struct wm_softc *);
    699  1.192   msaitoh static void	wm_k1_gig_workaround_hv(struct wm_softc *, int);
    700  1.221   msaitoh static void	wm_set_mdio_slow_mode_hv(struct wm_softc *);
    701  1.192   msaitoh static void	wm_configure_k1_ich8lan(struct wm_softc *, int);
    702  1.199   msaitoh static void	wm_reset_init_script_82575(struct wm_softc *);
    703    1.1   thorpej 
    704  1.201   msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
    705  1.201   msaitoh     wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
    706    1.1   thorpej 
    707    1.1   thorpej /*
    708    1.1   thorpej  * Devices supported by this driver.
    709    1.1   thorpej  */
    710   1.76   thorpej static const struct wm_product {
    711    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    712    1.1   thorpej 	pci_product_id_t	wmp_product;
    713    1.1   thorpej 	const char		*wmp_name;
    714   1.43   thorpej 	wm_chip_type		wmp_type;
    715    1.1   thorpej 	int			wmp_flags;
    716    1.1   thorpej #define	WMP_F_1000X		0x01
    717    1.1   thorpej #define	WMP_F_1000T		0x02
    718  1.203   msaitoh #define	WMP_F_SERDES		0x04
    719    1.1   thorpej } wm_products[] = {
    720    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    721    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    722   1.11   thorpej 	  WM_T_82542_2_1,	WMP_F_1000X },
    723    1.1   thorpej 
    724   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    725   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    726   1.11   thorpej 	  WM_T_82543,		WMP_F_1000X },
    727    1.1   thorpej 
    728   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    729   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    730   1.11   thorpej 	  WM_T_82543,		WMP_F_1000T },
    731    1.1   thorpej 
    732   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    733   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    734   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    735    1.1   thorpej 
    736   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    737   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    738   1.11   thorpej 	  WM_T_82544,		WMP_F_1000X },
    739    1.1   thorpej 
    740   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    741    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    742   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    743    1.1   thorpej 
    744   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    745   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    746   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    747    1.1   thorpej 
    748   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    749   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    750   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    751   1.34      kent 
    752   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    753   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    754   1.55   thorpej 	  WM_T_82540,		WMP_F_1000T },
    755   1.55   thorpej 
    756   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    757   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    758   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    759   1.34      kent 
    760   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    761   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    762   1.33      kent 	  WM_T_82540,		WMP_F_1000T },
    763   1.33      kent 
    764   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    765   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    766   1.17   thorpej 	  WM_T_82540,		WMP_F_1000T },
    767   1.17   thorpej 
    768   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    769   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    770   1.17   thorpej 	  WM_T_82545,		WMP_F_1000T },
    771   1.17   thorpej 
    772   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    773   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    774   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000T },
    775   1.55   thorpej 
    776   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    777   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    778   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000X },
    779  1.279   msaitoh 
    780   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    781   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    782   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    783  1.279   msaitoh 
    784   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    785   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    786   1.39   thorpej 	  WM_T_82546,		WMP_F_1000T },
    787   1.39   thorpej 
    788  1.198   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_QUAD,
    789   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    790   1.17   thorpej 	  WM_T_82546,		WMP_F_1000T },
    791   1.17   thorpej 
    792   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    793   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    794   1.17   thorpej 	  WM_T_82545,		WMP_F_1000X },
    795   1.17   thorpej 
    796   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    797   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    798   1.17   thorpej 	  WM_T_82546,		WMP_F_1000X },
    799   1.17   thorpej 
    800   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    801   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    802   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000T },
    803   1.55   thorpej 
    804   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    805   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    806   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000X },
    807  1.279   msaitoh 
    808   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    809   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    810   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    811  1.279   msaitoh 
    812  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
    813  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
    814  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    815  1.127    bouyer 
    816  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
    817  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
    818  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    819  1.127    bouyer 
    820  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
    821  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
    822  1.116   msaitoh 	  WM_T_82546_3,		WMP_F_1000T },
    823  1.116   msaitoh 
    824   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    825   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    826   1.63   thorpej 	  WM_T_82541,		WMP_F_1000T },
    827   1.63   thorpej 
    828  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
    829  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
    830  1.116   msaitoh 	  WM_T_82541,		WMP_F_1000T },
    831  1.116   msaitoh 
    832   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    833   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
    834   1.57   thorpej 	  WM_T_82541,		WMP_F_1000T },
    835   1.57   thorpej 
    836   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
    837   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
    838   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    839   1.57   thorpej 
    840   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
    841   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
    842   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    843   1.57   thorpej 
    844   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
    845   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
    846   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    847   1.57   thorpej 
    848  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
    849  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
    850  1.101      tron 	  WM_T_82541_2,		WMP_F_1000T },
    851  1.101      tron 
    852   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
    853   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
    854   1.57   thorpej 	  WM_T_82547,		WMP_F_1000T },
    855   1.57   thorpej 
    856  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
    857  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
    858  1.116   msaitoh 	  WM_T_82547,		WMP_F_1000T },
    859  1.116   msaitoh 
    860   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
    861   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
    862   1.57   thorpej 	  WM_T_82547_2,		WMP_F_1000T },
    863  1.116   msaitoh 
    864  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
    865  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
    866  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000T },
    867  1.116   msaitoh 
    868  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
    869  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
    870  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000X },
    871  1.279   msaitoh 
    872  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
    873  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
    874  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
    875  1.279   msaitoh 
    876  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
    877  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
    878  1.127    bouyer 	  WM_T_82571,		WMP_F_1000T },
    879  1.127    bouyer 
    880  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
    881  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    882  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    883  1.116   msaitoh 
    884  1.151     ragge 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
    885  1.212  jakllsch 	  "Intel PRO/1000 PT Quad Port Server Adapter",
    886  1.151     ragge 	  WM_T_82571,		WMP_F_1000T, },
    887  1.151     ragge 
    888  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
    889  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
    890  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000X },
    891  1.279   msaitoh 
    892  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
    893  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
    894  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
    895  1.116   msaitoh 
    896  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
    897  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    898  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    899  1.116   msaitoh 
    900  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
    901  1.116   msaitoh 	  "Intel i82573E",
    902  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    903  1.116   msaitoh 
    904  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
    905  1.117   msaitoh 	  "Intel i82573E IAMT",
    906  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    907  1.116   msaitoh 
    908  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
    909  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
    910  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    911  1.116   msaitoh 
    912  1.165  sborrill 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574L,
    913  1.165  sborrill 	  "Intel i82574L",
    914  1.165  sborrill 	  WM_T_82574,		WMP_F_1000T },
    915  1.165  sborrill 
    916  1.185   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82583V,
    917  1.185   msaitoh 	  "Intel i82583V",
    918  1.185   msaitoh 	  WM_T_82583,		WMP_F_1000T },
    919  1.185   msaitoh 
    920  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
    921  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
    922  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    923  1.127    bouyer 
    924  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
    925  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
    926  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    927  1.279   msaitoh 
    928  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
    929  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
    930  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    931  1.127    bouyer 
    932  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
    933  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
    934  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    935  1.279   msaitoh 
    936  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
    937  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
    938  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    939  1.279   msaitoh 
    940  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
    941  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
    942  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    943  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
    944  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
    945  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    946  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
    947  1.139    bouyer 	  "Intel i82801H LAN Controller",
    948  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    949  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
    950  1.139    bouyer 	  "Intel i82801H (IFE) LAN Controller",
    951  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    952  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
    953  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
    954  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    955  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
    956  1.139    bouyer 	  "Intel i82801H IFE (GT) LAN Controller",
    957  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    958  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
    959  1.139    bouyer 	  "Intel i82801H IFE (G) LAN Controller",
    960  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    961  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
    962  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
    963  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    964  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
    965  1.144   msaitoh 	  "82801I LAN Controller",
    966  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    967  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
    968  1.144   msaitoh 	  "82801I (G) LAN Controller",
    969  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    970  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
    971  1.144   msaitoh 	  "82801I (GT) LAN Controller",
    972  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    973  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
    974  1.144   msaitoh 	  "82801I (C) LAN Controller",
    975  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    976  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M,
    977  1.162    bouyer 	  "82801I mobile LAN Controller",
    978  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    979  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IGP_M_V,
    980  1.162    bouyer 	  "82801I mobile (V) LAN Controller",
    981  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    982  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
    983  1.162    bouyer 	  "82801I mobile (AMT) LAN Controller",
    984  1.162    bouyer 	  WM_T_ICH9,		WMP_F_1000T },
    985  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_BM,
    986  1.191   msaitoh 	  "82567LM-4 LAN Controller",
    987  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    988  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_82567V_3,
    989  1.191   msaitoh 	  "82567V-3 LAN Controller",
    990  1.191   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    991  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LM,
    992  1.191   msaitoh 	  "82567LM-2 LAN Controller",
    993  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    994  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LF,
    995  1.191   msaitoh 	  "82567LF-2 LAN Controller",
    996  1.191   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
    997  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LM,
    998  1.164     markd 	  "82567LM-3 LAN Controller",
    999  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
   1000  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LF,
   1001  1.167   msaitoh 	  "82567LF-3 LAN Controller",
   1002  1.167   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
   1003  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_V,
   1004  1.191   msaitoh 	  "82567V-2 LAN Controller",
   1005  1.174   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
   1006  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_V,
   1007  1.221   msaitoh 	  "82567V-3? LAN Controller",
   1008  1.221   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
   1009  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_HANKSVILLE,
   1010  1.221   msaitoh 	  "HANKSVILLE LAN Controller",
   1011  1.221   msaitoh 	  WM_T_ICH10,		WMP_F_1000T },
   1012  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LM,
   1013  1.207   msaitoh 	  "PCH LAN (82577LM) Controller",
   1014  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
   1015  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LC,
   1016  1.207   msaitoh 	  "PCH LAN (82577LC) Controller",
   1017  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
   1018  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DM,
   1019  1.190   msaitoh 	  "PCH LAN (82578DM) Controller",
   1020  1.190   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
   1021  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DC,
   1022  1.190   msaitoh 	  "PCH LAN (82578DC) Controller",
   1023  1.239   msaitoh 	  WM_T_PCH,		WMP_F_1000T },
   1024  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_LM,
   1025  1.221   msaitoh 	  "PCH2 LAN (82579LM) Controller",
   1026  1.221   msaitoh 	  WM_T_PCH2,		WMP_F_1000T },
   1027  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_V,
   1028  1.221   msaitoh 	  "PCH2 LAN (82579V) Controller",
   1029  1.239   msaitoh 	  WM_T_PCH2,		WMP_F_1000T },
   1030  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_COPPER,
   1031  1.199   msaitoh 	  "82575EB dual-1000baseT Ethernet",
   1032  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
   1033  1.199   msaitoh #if 0
   1034  1.199   msaitoh 	/*
   1035  1.199   msaitoh 	 * not sure if WMP_F_1000X or WMP_F_SERDES - we do not have it - so
   1036  1.199   msaitoh 	 * disabled for now ...
   1037  1.199   msaitoh 	 */
   1038  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
   1039  1.199   msaitoh 	  "82575EB dual-1000baseX Ethernet (SERDES)",
   1040  1.199   msaitoh 	  WM_T_82575,		WMP_F_SERDES },
   1041  1.199   msaitoh #endif
   1042  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
   1043  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet",
   1044  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
   1045  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
   1046  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet (PM)",
   1047  1.199   msaitoh 	  WM_T_82575,		WMP_F_1000T },
   1048  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_COPPER,
   1049  1.199   msaitoh 	  "82576 1000BaseT Ethernet",
   1050  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
   1051  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_FIBER,
   1052  1.199   msaitoh 	  "82576 1000BaseX Ethernet",
   1053  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000X },
   1054  1.279   msaitoh 
   1055  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES,
   1056  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1057  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1058  1.279   msaitoh 
   1059  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
   1060  1.199   msaitoh 	  "82576 quad-1000BaseT Ethernet",
   1061  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
   1062  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS,
   1063  1.199   msaitoh 	  "82576 gigabit Ethernet",
   1064  1.199   msaitoh 	  WM_T_82576,		WMP_F_1000T },
   1065  1.279   msaitoh 
   1066  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS_SERDES,
   1067  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1068  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1069  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
   1070  1.199   msaitoh 	  "82576 quad-gigabit Ethernet (SERDES)",
   1071  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1072  1.279   msaitoh 
   1073  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER,
   1074  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1075  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1076  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_FIBER,
   1077  1.199   msaitoh 	  "82580 1000BaseX Ethernet",
   1078  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000X },
   1079  1.279   msaitoh 
   1080  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SERDES,
   1081  1.199   msaitoh 	  "82580 1000BaseT Ethernet (SERDES)",
   1082  1.199   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1083  1.279   msaitoh 
   1084  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SGMII,
   1085  1.199   msaitoh 	  "82580 gigabit Ethernet (SGMII)",
   1086  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1087  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
   1088  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1089  1.199   msaitoh 	  WM_T_82580,		WMP_F_1000T },
   1090  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_ER,
   1091  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1092  1.199   msaitoh 	  WM_T_82580ER,		WMP_F_1000T },
   1093  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_ER_DUAL,
   1094  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1095  1.199   msaitoh 	  WM_T_82580ER,		WMP_F_1000T },
   1096  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
   1097  1.221   msaitoh 	  "82580 quad-1000BaseX Ethernet",
   1098  1.221   msaitoh 	  WM_T_82580,		WMP_F_1000X },
   1099  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_COPPER,
   1100  1.228   msaitoh 	  "I350 Gigabit Network Connection",
   1101  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000T },
   1102  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_FIBER,
   1103  1.228   msaitoh 	  "I350 Gigabit Fiber Network Connection",
   1104  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000X },
   1105  1.279   msaitoh 
   1106  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SERDES,
   1107  1.228   msaitoh 	  "I350 Gigabit Backplane Connection",
   1108  1.228   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1109  1.279   msaitoh #if 0
   1110  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SGMII,
   1111  1.228   msaitoh 	  "I350 Gigabit Connection",
   1112  1.228   msaitoh 	  WM_T_I350,		WMP_F_1000T },
   1113  1.228   msaitoh #endif
   1114  1.265   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_SGMII,
   1115  1.265   msaitoh 	  "I354 Gigabit Connection",
   1116  1.265   msaitoh 	  WM_T_I354,		WMP_F_1000T },
   1117  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_T1,
   1118  1.247   msaitoh 	  "I210-T1 Ethernet Server Adapter",
   1119  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1120  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
   1121  1.247   msaitoh 	  "I210 Ethernet (Copper OEM)",
   1122  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1123  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_IT,
   1124  1.247   msaitoh 	  "I210 Ethernet (Copper IT)",
   1125  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000T },
   1126  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_FIBER,
   1127  1.247   msaitoh 	  "I210 Gigabit Ethernet (Fiber)",
   1128  1.247   msaitoh 	  WM_T_I210,		WMP_F_1000X },
   1129  1.279   msaitoh 
   1130  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES,
   1131  1.247   msaitoh 	  "I210 Gigabit Ethernet (SERDES)",
   1132  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1133  1.279   msaitoh #if 0
   1134  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SGMII,
   1135  1.247   msaitoh 	  "I210 Gigabit Ethernet (SGMII)",
   1136  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1137  1.247   msaitoh #endif
   1138  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I211_COPPER,
   1139  1.247   msaitoh 	  "I211 Ethernet (COPPER)",
   1140  1.247   msaitoh 	  WM_T_I211,		WMP_F_1000T },
   1141  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_V,
   1142  1.249   msaitoh 	  "I217 V Ethernet Connection",
   1143  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1144  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_LM,
   1145  1.249   msaitoh 	  "I217 LM Ethernet Connection",
   1146  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1147  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V,
   1148  1.249   msaitoh 	  "I218 V Ethernet Connection",
   1149  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1150  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM,
   1151  1.249   msaitoh 	  "I218 LM Ethernet Connection",
   1152  1.249   msaitoh 	  WM_T_PCH_LPT,		WMP_F_1000T },
   1153    1.1   thorpej 	{ 0,			0,
   1154    1.1   thorpej 	  NULL,
   1155    1.1   thorpej 	  0,			0 },
   1156    1.1   thorpej };
   1157    1.1   thorpej 
   1158    1.2   thorpej #ifdef WM_EVENT_COUNTERS
   1159   1.75   thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
   1160    1.2   thorpej #endif /* WM_EVENT_COUNTERS */
   1161    1.2   thorpej 
   1162  1.280   msaitoh 
   1163  1.280   msaitoh /*
   1164  1.280   msaitoh  * Register read/write functions.
   1165  1.280   msaitoh  * Other than CSR_{READ|WRITE}().
   1166  1.280   msaitoh  */
   1167  1.280   msaitoh 
   1168   1.53   thorpej #if 0 /* Not currently used */
   1169  1.110     perry static inline uint32_t
   1170   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
   1171   1.53   thorpej {
   1172   1.53   thorpej 
   1173   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1174   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
   1175   1.53   thorpej }
   1176   1.53   thorpej #endif
   1177   1.53   thorpej 
   1178  1.110     perry static inline void
   1179   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
   1180   1.53   thorpej {
   1181   1.53   thorpej 
   1182   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1183   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
   1184   1.53   thorpej }
   1185   1.53   thorpej 
   1186  1.110     perry static inline void
   1187  1.199   msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
   1188  1.199   msaitoh     uint32_t data)
   1189  1.199   msaitoh {
   1190  1.199   msaitoh 	uint32_t regval;
   1191  1.199   msaitoh 	int i;
   1192  1.199   msaitoh 
   1193  1.199   msaitoh 	regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
   1194  1.199   msaitoh 
   1195  1.199   msaitoh 	CSR_WRITE(sc, reg, regval);
   1196  1.199   msaitoh 
   1197  1.199   msaitoh 	for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
   1198  1.199   msaitoh 		delay(5);
   1199  1.199   msaitoh 		if (CSR_READ(sc, reg) & SCTL_CTL_READY)
   1200  1.199   msaitoh 			break;
   1201  1.199   msaitoh 	}
   1202  1.199   msaitoh 	if (i == SCTL_CTL_POLL_TIMEOUT) {
   1203  1.280   msaitoh 		aprint_error("%s: WARNING:"
   1204  1.280   msaitoh 		    " i82575 reg 0x%08x setup did not indicate ready\n",
   1205  1.199   msaitoh 		    device_xname(sc->sc_dev), reg);
   1206  1.199   msaitoh 	}
   1207  1.199   msaitoh }
   1208  1.199   msaitoh 
   1209  1.199   msaitoh static inline void
   1210  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
   1211   1.69   thorpej {
   1212   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
   1213   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
   1214   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
   1215   1.69   thorpej 	else
   1216   1.69   thorpej 		wa->wa_high = 0;
   1217   1.69   thorpej }
   1218   1.69   thorpej 
   1219  1.185   msaitoh static void
   1220  1.199   msaitoh wm_set_spiaddrbits(struct wm_softc *sc)
   1221  1.185   msaitoh {
   1222  1.185   msaitoh 	uint32_t reg;
   1223  1.185   msaitoh 
   1224  1.185   msaitoh 	sc->sc_flags |= WM_F_EEPROM_SPI;
   1225  1.185   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   1226  1.185   msaitoh 	sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1227  1.185   msaitoh }
   1228  1.185   msaitoh 
   1229  1.280   msaitoh /*
   1230  1.280   msaitoh  * Device driver interface functions and commonly used functions.
   1231  1.280   msaitoh  * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
   1232  1.280   msaitoh  */
   1233  1.280   msaitoh 
   1234  1.280   msaitoh /* Lookup supported device table */
   1235    1.1   thorpej static const struct wm_product *
   1236    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
   1237    1.1   thorpej {
   1238    1.1   thorpej 	const struct wm_product *wmp;
   1239    1.1   thorpej 
   1240    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
   1241    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
   1242    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
   1243  1.194   msaitoh 			return wmp;
   1244    1.1   thorpej 	}
   1245  1.194   msaitoh 	return NULL;
   1246    1.1   thorpej }
   1247    1.1   thorpej 
   1248  1.280   msaitoh /* The match function (ca_match) */
   1249   1.47   thorpej static int
   1250  1.160  christos wm_match(device_t parent, cfdata_t cf, void *aux)
   1251    1.1   thorpej {
   1252    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1253    1.1   thorpej 
   1254    1.1   thorpej 	if (wm_lookup(pa) != NULL)
   1255  1.194   msaitoh 		return 1;
   1256    1.1   thorpej 
   1257  1.194   msaitoh 	return 0;
   1258    1.1   thorpej }
   1259    1.1   thorpej 
   1260  1.280   msaitoh /* The attach function (ca_attach) */
   1261   1.47   thorpej static void
   1262  1.157    dyoung wm_attach(device_t parent, device_t self, void *aux)
   1263    1.1   thorpej {
   1264  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   1265    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1266  1.182   msaitoh 	prop_dictionary_t dict;
   1267    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1268    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
   1269    1.1   thorpej 	pci_intr_handle_t ih;
   1270    1.1   thorpej 	const char *intrstr = NULL;
   1271  1.160  christos 	const char *eetype, *xname;
   1272    1.1   thorpej 	bus_space_tag_t memt;
   1273    1.1   thorpej 	bus_space_handle_t memh;
   1274  1.201   msaitoh 	bus_size_t memsize;
   1275    1.1   thorpej 	int memh_valid;
   1276  1.201   msaitoh 	int i, error;
   1277    1.1   thorpej 	const struct wm_product *wmp;
   1278  1.115   thorpej 	prop_data_t ea;
   1279  1.115   thorpej 	prop_number_t pn;
   1280    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
   1281  1.208   msaitoh 	uint16_t cfg1, cfg2, swdpin, io3;
   1282    1.1   thorpej 	pcireg_t preg, memtype;
   1283  1.203   msaitoh 	uint16_t eeprom_data, apme_mask;
   1284  1.273   msaitoh 	bool force_clear_smbi;
   1285   1.44   thorpej 	uint32_t reg;
   1286  1.268  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1287    1.1   thorpej 
   1288  1.160  christos 	sc->sc_dev = self;
   1289  1.272     ozaki 	callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
   1290  1.272     ozaki 	sc->sc_stopping = false;
   1291    1.1   thorpej 
   1292  1.203   msaitoh 	sc->sc_wmp = wmp = wm_lookup(pa);
   1293    1.1   thorpej 	if (wmp == NULL) {
   1294    1.1   thorpej 		printf("\n");
   1295    1.1   thorpej 		panic("wm_attach: impossible");
   1296    1.1   thorpej 	}
   1297    1.1   thorpej 
   1298  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
   1299  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
   1300  1.123  jmcneill 
   1301   1.69   thorpej 	if (pci_dma64_available(pa))
   1302   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
   1303   1.69   thorpej 	else
   1304   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1305    1.1   thorpej 
   1306  1.192   msaitoh 	sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
   1307  1.226  drochner 	pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
   1308    1.1   thorpej 
   1309    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
   1310   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1311  1.192   msaitoh 		if (sc->sc_rev < 2) {
   1312  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1313  1.160  christos 			    "i82542 must be at least rev. 2\n");
   1314    1.1   thorpej 			return;
   1315    1.1   thorpej 		}
   1316  1.192   msaitoh 		if (sc->sc_rev < 3)
   1317   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
   1318    1.1   thorpej 	}
   1319    1.1   thorpej 
   1320  1.199   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1321  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   1322  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   1323  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   1324  1.203   msaitoh 		sc->sc_flags |= WM_F_NEWQUEUE;
   1325  1.199   msaitoh 
   1326  1.184   msaitoh 	/* Set device properties (mactype) */
   1327  1.182   msaitoh 	dict = device_properties(sc->sc_dev);
   1328  1.182   msaitoh 	prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
   1329  1.182   msaitoh 
   1330    1.1   thorpej 	/*
   1331   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
   1332   1.53   thorpej 	 * and it is really required for normal operation.
   1333    1.1   thorpej 	 */
   1334    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
   1335    1.1   thorpej 	switch (memtype) {
   1336    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1337    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1338    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
   1339  1.201   msaitoh 		    memtype, 0, &memt, &memh, NULL, &memsize) == 0);
   1340    1.1   thorpej 		break;
   1341    1.1   thorpej 	default:
   1342    1.1   thorpej 		memh_valid = 0;
   1343  1.189   msaitoh 		break;
   1344    1.1   thorpej 	}
   1345    1.1   thorpej 
   1346    1.1   thorpej 	if (memh_valid) {
   1347    1.1   thorpej 		sc->sc_st = memt;
   1348    1.1   thorpej 		sc->sc_sh = memh;
   1349  1.201   msaitoh 		sc->sc_ss = memsize;
   1350    1.1   thorpej 	} else {
   1351  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1352  1.160  christos 		    "unable to map device registers\n");
   1353    1.1   thorpej 		return;
   1354    1.1   thorpej 	}
   1355    1.1   thorpej 
   1356   1.53   thorpej 	/*
   1357   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
   1358   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
   1359   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
   1360   1.53   thorpej 	 * required to work around bugs in some chip versions.
   1361   1.53   thorpej 	 */
   1362   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1363   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1364   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1365  1.241   msaitoh 			memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
   1366  1.241   msaitoh 			if (memtype == PCI_MAPREG_TYPE_IO)
   1367   1.53   thorpej 				break;
   1368  1.241   msaitoh 			if (PCI_MAPREG_MEM_TYPE(memtype) ==
   1369  1.241   msaitoh 			    PCI_MAPREG_MEM_TYPE_64BIT)
   1370  1.241   msaitoh 				i += 4;	/* skip high bits, too */
   1371   1.53   thorpej 		}
   1372  1.241   msaitoh 		if (i < PCI_MAPREG_END) {
   1373   1.88    briggs 			/*
   1374  1.218   msaitoh 			 * We found PCI_MAPREG_TYPE_IO. Note that 82580
   1375  1.218   msaitoh 			 * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
   1376  1.218   msaitoh 			 * It's no problem because newer chips has no this
   1377  1.218   msaitoh 			 * bug.
   1378  1.218   msaitoh 			 *
   1379   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1380   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1381   1.88    briggs 			 * been configured.
   1382   1.88    briggs 			 */
   1383   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1384   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1385  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1386  1.160  christos 				    "WARNING: I/O BAR at zero.\n");
   1387   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1388   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1389  1.212  jakllsch 					NULL, &sc->sc_ios) == 0) {
   1390   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1391   1.88    briggs 			} else {
   1392  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1393  1.160  christos 				    "WARNING: unable to map I/O space\n");
   1394   1.88    briggs 			}
   1395   1.88    briggs 		}
   1396   1.88    briggs 
   1397   1.53   thorpej 	}
   1398   1.53   thorpej 
   1399   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1400    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1401    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1402   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1403    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1404    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1405    1.1   thorpej 
   1406  1.122  christos 	/* power up chip */
   1407  1.157    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
   1408  1.122  christos 	    NULL)) && error != EOPNOTSUPP) {
   1409  1.160  christos 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1410  1.122  christos 		return;
   1411    1.1   thorpej 	}
   1412    1.1   thorpej 
   1413    1.1   thorpej 	/*
   1414    1.1   thorpej 	 * Map and establish our interrupt.
   1415    1.1   thorpej 	 */
   1416    1.1   thorpej 	if (pci_intr_map(pa, &ih)) {
   1417  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
   1418    1.1   thorpej 		return;
   1419    1.1   thorpej 	}
   1420  1.268  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
   1421  1.272     ozaki #ifdef WM_MPSAFE
   1422  1.272     ozaki 	pci_intr_setattr(pc, &ih, PCI_INTR_MPSAFE, true);
   1423  1.272     ozaki #endif
   1424    1.1   thorpej 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
   1425    1.1   thorpej 	if (sc->sc_ih == NULL) {
   1426  1.160  christos 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
   1427    1.1   thorpej 		if (intrstr != NULL)
   1428  1.181     njoly 			aprint_error(" at %s", intrstr);
   1429  1.181     njoly 		aprint_error("\n");
   1430    1.1   thorpej 		return;
   1431    1.1   thorpej 	}
   1432  1.160  christos 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   1433   1.52   thorpej 
   1434   1.52   thorpej 	/*
   1435  1.199   msaitoh 	 * Check the function ID (unit number of the chip).
   1436  1.199   msaitoh 	 */
   1437  1.199   msaitoh 	if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
   1438  1.199   msaitoh 	    || (sc->sc_type ==  WM_T_82571) || (sc->sc_type == WM_T_80003)
   1439  1.208   msaitoh 	    || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1440  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   1441  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   1442  1.199   msaitoh 		sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
   1443  1.199   msaitoh 		    >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
   1444  1.199   msaitoh 	else
   1445  1.199   msaitoh 		sc->sc_funcid = 0;
   1446  1.199   msaitoh 
   1447  1.199   msaitoh 	/*
   1448   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   1449   1.52   thorpej 	 */
   1450   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   1451   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   1452   1.52   thorpej 		sc->sc_bus_speed = 33;
   1453   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   1454   1.73      tron 		/*
   1455   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   1456   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   1457   1.73      tron 		 */
   1458   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   1459   1.73      tron 		sc->sc_bus_speed = 66;
   1460  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1461  1.160  christos 		    "Communication Streaming Architecture\n");
   1462   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   1463  1.272     ozaki 			callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
   1464   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   1465   1.78   thorpej 					wm_82547_txfifo_stall, sc);
   1466  1.160  christos 			aprint_verbose_dev(sc->sc_dev,
   1467  1.160  christos 			    "using 82547 Tx FIFO stall work-around\n");
   1468   1.78   thorpej 		}
   1469  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   1470  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   1471  1.167   msaitoh 		if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   1472  1.190   msaitoh 		    && (sc->sc_type != WM_T_ICH10)
   1473  1.221   msaitoh 		    && (sc->sc_type != WM_T_PCH)
   1474  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH2)
   1475  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH_LPT)) {
   1476  1.221   msaitoh 			/* ICH* and PCH* have no PCIe capability registers */
   1477  1.199   msaitoh 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1478  1.199   msaitoh 				PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
   1479  1.199   msaitoh 				NULL) == 0)
   1480  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   1481  1.199   msaitoh 				    "unable to find PCIe capability\n");
   1482  1.199   msaitoh 		}
   1483  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
   1484   1.73      tron 	} else {
   1485   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   1486   1.52   thorpej 		if (reg & STATUS_BUS64)
   1487   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   1488  1.176   msaitoh 		if ((reg & STATUS_PCIX_MODE) != 0) {
   1489   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   1490   1.54   thorpej 
   1491   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   1492   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1493  1.199   msaitoh 				PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
   1494  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1495  1.160  christos 				    "unable to find PCIX capability\n");
   1496   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   1497   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   1498   1.54   thorpej 				/*
   1499   1.54   thorpej 				 * Work around a problem caused by the BIOS
   1500   1.54   thorpej 				 * setting the max memory read byte count
   1501   1.54   thorpej 				 * incorrectly.
   1502   1.54   thorpej 				 */
   1503   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1504  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_CMD);
   1505   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1506  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_STATUS);
   1507   1.54   thorpej 
   1508   1.54   thorpej 				bytecnt =
   1509  1.248   msaitoh 				    (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
   1510  1.248   msaitoh 				    PCIX_CMD_BYTECNT_SHIFT;
   1511   1.54   thorpej 				maxb =
   1512  1.248   msaitoh 				    (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
   1513  1.248   msaitoh 				    PCIX_STATUS_MAXB_SHIFT;
   1514   1.54   thorpej 				if (bytecnt > maxb) {
   1515  1.160  christos 					aprint_verbose_dev(sc->sc_dev,
   1516  1.160  christos 					    "resetting PCI-X MMRBC: %d -> %d\n",
   1517   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   1518   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   1519  1.248   msaitoh 					    ~PCIX_CMD_BYTECNT_MASK) |
   1520  1.248   msaitoh 					   (maxb << PCIX_CMD_BYTECNT_SHIFT);
   1521   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   1522  1.248   msaitoh 					    sc->sc_pcixe_capoff + PCIX_CMD,
   1523   1.54   thorpej 					    pcix_cmd);
   1524   1.54   thorpej 				}
   1525   1.54   thorpej 			}
   1526   1.54   thorpej 		}
   1527   1.52   thorpej 		/*
   1528   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   1529   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   1530   1.52   thorpej 		 * a higher speed.
   1531   1.52   thorpej 		 */
   1532   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   1533   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   1534   1.52   thorpej 								      : 66;
   1535   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   1536   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   1537   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   1538   1.52   thorpej 				sc->sc_bus_speed = 66;
   1539   1.52   thorpej 				break;
   1540   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   1541   1.52   thorpej 				sc->sc_bus_speed = 100;
   1542   1.52   thorpej 				break;
   1543   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   1544   1.52   thorpej 				sc->sc_bus_speed = 133;
   1545   1.52   thorpej 				break;
   1546   1.52   thorpej 			default:
   1547  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1548  1.158    cegger 				    "unknown PCIXSPD %d; assuming 66MHz\n",
   1549   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   1550   1.52   thorpej 				sc->sc_bus_speed = 66;
   1551  1.189   msaitoh 				break;
   1552   1.52   thorpej 			}
   1553   1.52   thorpej 		} else
   1554   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   1555  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
   1556   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   1557   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   1558   1.52   thorpej 	}
   1559    1.1   thorpej 
   1560    1.1   thorpej 	/*
   1561    1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1562    1.1   thorpej 	 * DMA map for it.
   1563   1.69   thorpej 	 *
   1564   1.69   thorpej 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   1565   1.69   thorpej 	 * memory.  So must Rx descriptors.  We simplify by allocating
   1566   1.69   thorpej 	 * both sets within the same 4G segment.
   1567    1.1   thorpej 	 */
   1568   1.75   thorpej 	WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
   1569   1.75   thorpej 	    WM_NTXDESC_82542 : WM_NTXDESC_82544;
   1570  1.201   msaitoh 	sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
   1571   1.75   thorpej 	    sizeof(struct wm_control_data_82542) :
   1572   1.75   thorpej 	    sizeof(struct wm_control_data_82544);
   1573  1.201   msaitoh 	if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
   1574  1.201   msaitoh 		    (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
   1575  1.201   msaitoh 		    &sc->sc_cd_rseg, 0)) != 0) {
   1576  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1577  1.158    cegger 		    "unable to allocate control data, error = %d\n",
   1578  1.158    cegger 		    error);
   1579    1.1   thorpej 		goto fail_0;
   1580    1.1   thorpej 	}
   1581    1.1   thorpej 
   1582  1.201   msaitoh 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
   1583  1.201   msaitoh 		    sc->sc_cd_rseg, sc->sc_cd_size,
   1584  1.194   msaitoh 		    (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
   1585  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1586  1.160  christos 		    "unable to map control data, error = %d\n", error);
   1587    1.1   thorpej 		goto fail_1;
   1588    1.1   thorpej 	}
   1589    1.1   thorpej 
   1590  1.201   msaitoh 	if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
   1591  1.201   msaitoh 		    sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
   1592  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1593  1.160  christos 		    "unable to create control data DMA map, error = %d\n",
   1594  1.160  christos 		    error);
   1595    1.1   thorpej 		goto fail_2;
   1596    1.1   thorpej 	}
   1597    1.1   thorpej 
   1598    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1599  1.201   msaitoh 		    sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
   1600  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1601  1.158    cegger 		    "unable to load control data DMA map, error = %d\n",
   1602  1.158    cegger 		    error);
   1603    1.1   thorpej 		goto fail_3;
   1604    1.1   thorpej 	}
   1605    1.1   thorpej 
   1606    1.1   thorpej 	/*
   1607    1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1608    1.1   thorpej 	 */
   1609   1.74      tron 	WM_TXQUEUELEN(sc) =
   1610   1.74      tron 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   1611   1.74      tron 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   1612   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1613   1.82   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   1614  1.194   msaitoh 			    WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   1615  1.194   msaitoh 			    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1616  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1617  1.160  christos 			    "unable to create Tx DMA map %d, error = %d\n",
   1618  1.160  christos 			    i, error);
   1619    1.1   thorpej 			goto fail_4;
   1620    1.1   thorpej 		}
   1621    1.1   thorpej 	}
   1622    1.1   thorpej 
   1623    1.1   thorpej 	/*
   1624    1.1   thorpej 	 * Create the receive buffer DMA maps.
   1625    1.1   thorpej 	 */
   1626    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1627    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1628  1.194   msaitoh 			    MCLBYTES, 0, 0,
   1629  1.194   msaitoh 			    &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1630  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1631  1.160  christos 			    "unable to create Rx DMA map %d error = %d\n",
   1632  1.160  christos 			    i, error);
   1633    1.1   thorpej 			goto fail_5;
   1634    1.1   thorpej 		}
   1635    1.1   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1636    1.1   thorpej 	}
   1637    1.1   thorpej 
   1638  1.127    bouyer 	/* clear interesting stat counters */
   1639  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   1640  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   1641  1.127    bouyer 
   1642  1.221   msaitoh 	/* get PHY control from SMBus to PCIe */
   1643  1.249   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   1644  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   1645  1.221   msaitoh 		wm_smbustopci(sc);
   1646  1.221   msaitoh 
   1647    1.1   thorpej 	/*
   1648    1.1   thorpej 	 * Reset the chip to a known state.
   1649    1.1   thorpej 	 */
   1650    1.1   thorpej 	wm_reset(sc);
   1651    1.1   thorpej 
   1652    1.1   thorpej 	/*
   1653   1.44   thorpej 	 * Get some information about the EEPROM.
   1654   1.44   thorpej 	 */
   1655  1.185   msaitoh 	switch (sc->sc_type) {
   1656  1.185   msaitoh 	case WM_T_82542_2_0:
   1657  1.185   msaitoh 	case WM_T_82542_2_1:
   1658  1.185   msaitoh 	case WM_T_82543:
   1659  1.185   msaitoh 	case WM_T_82544:
   1660  1.185   msaitoh 		/* Microwire */
   1661  1.185   msaitoh 		sc->sc_ee_addrbits = 6;
   1662  1.185   msaitoh 		break;
   1663  1.185   msaitoh 	case WM_T_82540:
   1664  1.185   msaitoh 	case WM_T_82545:
   1665  1.185   msaitoh 	case WM_T_82545_3:
   1666  1.185   msaitoh 	case WM_T_82546:
   1667  1.185   msaitoh 	case WM_T_82546_3:
   1668  1.185   msaitoh 		/* Microwire */
   1669  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1670  1.185   msaitoh 		if (reg & EECD_EE_SIZE)
   1671  1.185   msaitoh 			sc->sc_ee_addrbits = 8;
   1672  1.185   msaitoh 		else
   1673  1.185   msaitoh 			sc->sc_ee_addrbits = 6;
   1674  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD;
   1675  1.185   msaitoh 		break;
   1676  1.185   msaitoh 	case WM_T_82541:
   1677  1.185   msaitoh 	case WM_T_82541_2:
   1678  1.185   msaitoh 	case WM_T_82547:
   1679  1.185   msaitoh 	case WM_T_82547_2:
   1680  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1681  1.185   msaitoh 		if (reg & EECD_EE_TYPE) {
   1682  1.185   msaitoh 			/* SPI */
   1683  1.199   msaitoh 			wm_set_spiaddrbits(sc);
   1684  1.185   msaitoh 		} else
   1685  1.185   msaitoh 			/* Microwire */
   1686  1.185   msaitoh 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
   1687  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD;
   1688  1.185   msaitoh 		break;
   1689  1.185   msaitoh 	case WM_T_82571:
   1690  1.185   msaitoh 	case WM_T_82572:
   1691  1.185   msaitoh 		/* SPI */
   1692  1.199   msaitoh 		wm_set_spiaddrbits(sc);
   1693  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD | WM_F_LOCK_SWSM;
   1694  1.185   msaitoh 		break;
   1695  1.185   msaitoh 	case WM_T_82573:
   1696  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_SWSM;
   1697  1.273   msaitoh 		/* FALLTHROUGH */
   1698  1.185   msaitoh 	case WM_T_82574:
   1699  1.185   msaitoh 	case WM_T_82583:
   1700  1.280   msaitoh 		if (wm_nvm_is_onboard_eeprom(sc) == 0)
   1701  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH;
   1702  1.185   msaitoh 		else {
   1703  1.185   msaitoh 			/* SPI */
   1704  1.199   msaitoh 			wm_set_spiaddrbits(sc);
   1705  1.185   msaitoh 		}
   1706  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   1707  1.185   msaitoh 		break;
   1708  1.199   msaitoh 	case WM_T_82575:
   1709  1.199   msaitoh 	case WM_T_82576:
   1710  1.199   msaitoh 	case WM_T_82580:
   1711  1.199   msaitoh 	case WM_T_82580ER:
   1712  1.228   msaitoh 	case WM_T_I350:
   1713  1.278   msaitoh 	case WM_T_I354:
   1714  1.185   msaitoh 	case WM_T_80003:
   1715  1.185   msaitoh 		/* SPI */
   1716  1.199   msaitoh 		wm_set_spiaddrbits(sc);
   1717  1.275   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW
   1718  1.275   msaitoh 		    | WM_F_LOCK_SWSM;
   1719  1.185   msaitoh 		break;
   1720  1.185   msaitoh 	case WM_T_ICH8:
   1721  1.185   msaitoh 	case WM_T_ICH9:
   1722  1.185   msaitoh 	case WM_T_ICH10:
   1723  1.190   msaitoh 	case WM_T_PCH:
   1724  1.221   msaitoh 	case WM_T_PCH2:
   1725  1.249   msaitoh 	case WM_T_PCH_LPT:
   1726  1.185   msaitoh 		/* FLASH */
   1727  1.276   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
   1728  1.139    bouyer 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
   1729  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   1730  1.139    bouyer 		    &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
   1731  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1732  1.160  christos 			    "can't map FLASH registers\n");
   1733  1.139    bouyer 			return;
   1734  1.139    bouyer 		}
   1735  1.185   msaitoh 		reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   1736  1.185   msaitoh 		sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
   1737  1.139    bouyer 						ICH_FLASH_SECTOR_SIZE;
   1738  1.199   msaitoh 		sc->sc_ich8_flash_bank_size =
   1739  1.199   msaitoh 		    ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   1740  1.139    bouyer 		sc->sc_ich8_flash_bank_size -=
   1741  1.199   msaitoh 		    (reg & ICH_GFPREG_BASE_MASK);
   1742  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   1743  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   1744  1.185   msaitoh 		break;
   1745  1.247   msaitoh 	case WM_T_I210:
   1746  1.247   msaitoh 	case WM_T_I211:
   1747  1.247   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
   1748  1.275   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW;
   1749  1.247   msaitoh 		break;
   1750  1.185   msaitoh 	default:
   1751  1.185   msaitoh 		break;
   1752   1.44   thorpej 	}
   1753  1.112     gavan 
   1754  1.273   msaitoh 	/* Ensure the SMBI bit is clear before first NVM or PHY access */
   1755  1.273   msaitoh 	switch (sc->sc_type) {
   1756  1.273   msaitoh 	case WM_T_82571:
   1757  1.273   msaitoh 	case WM_T_82572:
   1758  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM2);
   1759  1.273   msaitoh 		if ((reg & SWSM2_LOCK) != 0) {
   1760  1.273   msaitoh 			CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
   1761  1.273   msaitoh 			force_clear_smbi = true;
   1762  1.273   msaitoh 		} else
   1763  1.273   msaitoh 			force_clear_smbi = false;
   1764  1.273   msaitoh 		break;
   1765  1.273   msaitoh 	default:
   1766  1.273   msaitoh 		force_clear_smbi = true;
   1767  1.273   msaitoh 		break;
   1768  1.273   msaitoh 	}
   1769  1.273   msaitoh 	if (force_clear_smbi) {
   1770  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   1771  1.273   msaitoh 		if ((reg & ~SWSM_SMBI) != 0)
   1772  1.273   msaitoh 			aprint_error_dev(sc->sc_dev,
   1773  1.273   msaitoh 			    "Please update the Bootagent\n");
   1774  1.273   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
   1775  1.273   msaitoh 	}
   1776  1.273   msaitoh 
   1777  1.112     gavan 	/*
   1778  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   1779  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   1780  1.112     gavan 	 * that no EEPROM is attached.
   1781  1.112     gavan 	 */
   1782  1.185   msaitoh 	/*
   1783  1.185   msaitoh 	 * Validate the EEPROM checksum. If the checksum fails, flag
   1784  1.185   msaitoh 	 * this for later, so we can fail future reads from the EEPROM.
   1785  1.185   msaitoh 	 */
   1786  1.280   msaitoh 	if (wm_nvm_validate_checksum(sc)) {
   1787  1.169   msaitoh 		/*
   1788  1.185   msaitoh 		 * Read twice again because some PCI-e parts fail the
   1789  1.185   msaitoh 		 * first check due to the link being in sleep state.
   1790  1.169   msaitoh 		 */
   1791  1.280   msaitoh 		if (wm_nvm_validate_checksum(sc))
   1792  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   1793  1.169   msaitoh 	}
   1794  1.185   msaitoh 
   1795  1.184   msaitoh 	/* Set device properties (macflags) */
   1796  1.183   msaitoh 	prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
   1797  1.112     gavan 
   1798  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   1799  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
   1800  1.247   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW) {
   1801  1.247   msaitoh 		aprint_verbose_dev(sc->sc_dev, "FLASH(HW)\n");
   1802  1.247   msaitoh 	} else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   1803  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "FLASH\n");
   1804  1.117   msaitoh 	} else {
   1805  1.112     gavan 		if (sc->sc_flags & WM_F_EEPROM_SPI)
   1806  1.112     gavan 			eetype = "SPI";
   1807  1.112     gavan 		else
   1808  1.112     gavan 			eetype = "MicroWire";
   1809  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1810  1.160  christos 		    "%u word (%d address bits) %s EEPROM\n",
   1811  1.158    cegger 		    1U << sc->sc_ee_addrbits,
   1812  1.112     gavan 		    sc->sc_ee_addrbits, eetype);
   1813  1.112     gavan 	}
   1814  1.112     gavan 
   1815  1.261   msaitoh 	switch (sc->sc_type) {
   1816  1.261   msaitoh 	case WM_T_82571:
   1817  1.261   msaitoh 	case WM_T_82572:
   1818  1.261   msaitoh 	case WM_T_82573:
   1819  1.261   msaitoh 	case WM_T_82574:
   1820  1.261   msaitoh 	case WM_T_82583:
   1821  1.261   msaitoh 	case WM_T_80003:
   1822  1.261   msaitoh 	case WM_T_ICH8:
   1823  1.261   msaitoh 	case WM_T_ICH9:
   1824  1.261   msaitoh 	case WM_T_ICH10:
   1825  1.261   msaitoh 	case WM_T_PCH:
   1826  1.261   msaitoh 	case WM_T_PCH2:
   1827  1.261   msaitoh 	case WM_T_PCH_LPT:
   1828  1.263   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   1829  1.261   msaitoh 			wm_get_hw_control(sc);
   1830  1.261   msaitoh 		break;
   1831  1.261   msaitoh 	default:
   1832  1.261   msaitoh 		break;
   1833  1.261   msaitoh 	}
   1834  1.261   msaitoh 	wm_get_wakeup(sc);
   1835  1.113     gavan 	/*
   1836  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   1837  1.113     gavan 	 * in device properties.
   1838  1.113     gavan 	 */
   1839  1.195    martin 	ea = prop_dictionary_get(dict, "mac-address");
   1840  1.115   thorpej 	if (ea != NULL) {
   1841  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   1842  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   1843  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   1844  1.115   thorpej 	} else {
   1845  1.210   msaitoh 		if (wm_read_mac_addr(sc, enaddr) != 0) {
   1846  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1847  1.160  christos 			    "unable to read Ethernet address\n");
   1848  1.210   msaitoh 			return;
   1849  1.210   msaitoh 		}
   1850   1.17   thorpej 	}
   1851   1.17   thorpej 
   1852  1.160  christos 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
   1853    1.1   thorpej 	    ether_sprintf(enaddr));
   1854    1.1   thorpej 
   1855    1.1   thorpej 	/*
   1856    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   1857    1.1   thorpej 	 * bits in the control registers based on their contents.
   1858    1.1   thorpej 	 */
   1859  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg1");
   1860  1.115   thorpej 	if (pn != NULL) {
   1861  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1862  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   1863  1.115   thorpej 	} else {
   1864  1.280   msaitoh 		if (wm_nvm_read(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
   1865  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
   1866  1.113     gavan 			return;
   1867  1.113     gavan 		}
   1868   1.51   thorpej 	}
   1869  1.115   thorpej 
   1870  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg2");
   1871  1.115   thorpej 	if (pn != NULL) {
   1872  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1873  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   1874  1.115   thorpej 	} else {
   1875  1.280   msaitoh 		if (wm_nvm_read(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
   1876  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
   1877  1.113     gavan 			return;
   1878  1.113     gavan 		}
   1879   1.51   thorpej 	}
   1880  1.115   thorpej 
   1881  1.203   msaitoh 	/* check for WM_F_WOL */
   1882  1.203   msaitoh 	switch (sc->sc_type) {
   1883  1.203   msaitoh 	case WM_T_82542_2_0:
   1884  1.203   msaitoh 	case WM_T_82542_2_1:
   1885  1.203   msaitoh 	case WM_T_82543:
   1886  1.203   msaitoh 		/* dummy? */
   1887  1.203   msaitoh 		eeprom_data = 0;
   1888  1.203   msaitoh 		apme_mask = EEPROM_CFG3_APME;
   1889  1.203   msaitoh 		break;
   1890  1.203   msaitoh 	case WM_T_82544:
   1891  1.203   msaitoh 		apme_mask = EEPROM_CFG2_82544_APM_EN;
   1892  1.203   msaitoh 		eeprom_data = cfg2;
   1893  1.203   msaitoh 		break;
   1894  1.203   msaitoh 	case WM_T_82546:
   1895  1.203   msaitoh 	case WM_T_82546_3:
   1896  1.203   msaitoh 	case WM_T_82571:
   1897  1.203   msaitoh 	case WM_T_82572:
   1898  1.203   msaitoh 	case WM_T_82573:
   1899  1.203   msaitoh 	case WM_T_82574:
   1900  1.203   msaitoh 	case WM_T_82583:
   1901  1.203   msaitoh 	case WM_T_80003:
   1902  1.203   msaitoh 	default:
   1903  1.203   msaitoh 		apme_mask = EEPROM_CFG3_APME;
   1904  1.280   msaitoh 		wm_nvm_read(sc, (sc->sc_funcid == 1) ? EEPROM_OFF_CFG3_PORTB
   1905  1.203   msaitoh 		    : EEPROM_OFF_CFG3_PORTA, 1, &eeprom_data);
   1906  1.203   msaitoh 		break;
   1907  1.203   msaitoh 	case WM_T_82575:
   1908  1.203   msaitoh 	case WM_T_82576:
   1909  1.203   msaitoh 	case WM_T_82580:
   1910  1.203   msaitoh 	case WM_T_82580ER:
   1911  1.228   msaitoh 	case WM_T_I350:
   1912  1.265   msaitoh 	case WM_T_I354: /* XXX ok? */
   1913  1.203   msaitoh 	case WM_T_ICH8:
   1914  1.203   msaitoh 	case WM_T_ICH9:
   1915  1.203   msaitoh 	case WM_T_ICH10:
   1916  1.203   msaitoh 	case WM_T_PCH:
   1917  1.221   msaitoh 	case WM_T_PCH2:
   1918  1.249   msaitoh 	case WM_T_PCH_LPT:
   1919  1.228   msaitoh 		/* XXX The funcid should be checked on some devices */
   1920  1.203   msaitoh 		apme_mask = WUC_APME;
   1921  1.203   msaitoh 		eeprom_data = CSR_READ(sc, WMREG_WUC);
   1922  1.203   msaitoh 		break;
   1923  1.203   msaitoh 	}
   1924  1.203   msaitoh 
   1925  1.203   msaitoh 	/* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
   1926  1.203   msaitoh 	if ((eeprom_data & apme_mask) != 0)
   1927  1.203   msaitoh 		sc->sc_flags |= WM_F_WOL;
   1928  1.203   msaitoh #ifdef WM_DEBUG
   1929  1.203   msaitoh 	if ((sc->sc_flags & WM_F_WOL) != 0)
   1930  1.203   msaitoh 		printf("WOL\n");
   1931  1.203   msaitoh #endif
   1932  1.203   msaitoh 
   1933  1.203   msaitoh 	/*
   1934  1.203   msaitoh 	 * XXX need special handling for some multiple port cards
   1935  1.203   msaitoh 	 * to disable a paticular port.
   1936  1.203   msaitoh 	 */
   1937  1.203   msaitoh 
   1938   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1939  1.182   msaitoh 		pn = prop_dictionary_get(dict, "i82543-swdpin");
   1940  1.115   thorpej 		if (pn != NULL) {
   1941  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1942  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   1943  1.115   thorpej 		} else {
   1944  1.280   msaitoh 			if (wm_nvm_read(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
   1945  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1946  1.160  christos 				    "unable to read SWDPIN\n");
   1947  1.113     gavan 				return;
   1948  1.113     gavan 			}
   1949   1.51   thorpej 		}
   1950   1.51   thorpej 	}
   1951    1.1   thorpej 
   1952    1.1   thorpej 	if (cfg1 & EEPROM_CFG1_ILOS)
   1953    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   1954   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1955    1.1   thorpej 		sc->sc_ctrl |=
   1956    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   1957    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1958    1.1   thorpej 		sc->sc_ctrl |=
   1959    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   1960    1.1   thorpej 		    CTRL_SWDPINS_SHIFT;
   1961    1.1   thorpej 	} else {
   1962    1.1   thorpej 		sc->sc_ctrl |=
   1963    1.1   thorpej 		    ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   1964    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1965    1.1   thorpej 	}
   1966    1.1   thorpej 
   1967    1.1   thorpej #if 0
   1968   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1969    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS0)
   1970    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   1971    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS1)
   1972    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   1973    1.1   thorpej 		sc->sc_ctrl_ext |=
   1974    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   1975    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1976    1.1   thorpej 		sc->sc_ctrl_ext |=
   1977    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   1978    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   1979    1.1   thorpej 	} else {
   1980    1.1   thorpej 		sc->sc_ctrl_ext |=
   1981    1.1   thorpej 		    ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   1982    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1983    1.1   thorpej 	}
   1984    1.1   thorpej #endif
   1985    1.1   thorpej 
   1986    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   1987    1.1   thorpej #if 0
   1988    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   1989    1.1   thorpej #endif
   1990    1.1   thorpej 
   1991    1.1   thorpej 	/*
   1992    1.1   thorpej 	 * Set up some register offsets that are different between
   1993   1.11   thorpej 	 * the i82542 and the i82543 and later chips.
   1994    1.1   thorpej 	 */
   1995   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1996    1.1   thorpej 		sc->sc_rdt_reg = WMREG_OLD_RDT0;
   1997    1.1   thorpej 		sc->sc_tdt_reg = WMREG_OLD_TDT;
   1998    1.1   thorpej 	} else {
   1999    1.1   thorpej 		sc->sc_rdt_reg = WMREG_RDT;
   2000    1.1   thorpej 		sc->sc_tdt_reg = WMREG_TDT;
   2001    1.1   thorpej 	}
   2002    1.1   thorpej 
   2003  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   2004  1.192   msaitoh 		uint16_t val;
   2005  1.192   msaitoh 
   2006  1.192   msaitoh 		/* Save the NVM K1 bit setting */
   2007  1.280   msaitoh 		wm_nvm_read(sc, EEPROM_OFF_K1_CONFIG, 1, &val);
   2008  1.192   msaitoh 
   2009  1.192   msaitoh 		if ((val & EEPROM_K1_CONFIG_ENABLE) != 0)
   2010  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 1;
   2011  1.192   msaitoh 		else
   2012  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 0;
   2013  1.192   msaitoh 	}
   2014  1.192   msaitoh 
   2015    1.1   thorpej 	/*
   2016  1.199   msaitoh 	 * Determine if we're TBI,GMII or SGMII mode, and initialize the
   2017    1.1   thorpej 	 * media structures accordingly.
   2018    1.1   thorpej 	 */
   2019  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   2020  1.190   msaitoh 	    || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
   2021  1.249   msaitoh 	    || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
   2022  1.249   msaitoh 	    || sc->sc_type == WM_T_82573
   2023  1.185   msaitoh 	    || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
   2024  1.139    bouyer 		/* STATUS_TBIMODE reserved/reused, can't rely on it */
   2025  1.191   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   2026  1.139    bouyer 	} else if (sc->sc_type < WM_T_82543 ||
   2027    1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   2028    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000T)
   2029  1.160  christos 			aprint_error_dev(sc->sc_dev,
   2030  1.160  christos 			    "WARNING: TBIMODE set on 1000BASE-T product!\n");
   2031    1.1   thorpej 		wm_tbi_mediainit(sc);
   2032    1.1   thorpej 	} else {
   2033  1.199   msaitoh 		switch (sc->sc_type) {
   2034  1.199   msaitoh 		case WM_T_82575:
   2035  1.199   msaitoh 		case WM_T_82576:
   2036  1.199   msaitoh 		case WM_T_82580:
   2037  1.199   msaitoh 		case WM_T_82580ER:
   2038  1.228   msaitoh 		case WM_T_I350:
   2039  1.265   msaitoh 		case WM_T_I354:
   2040  1.247   msaitoh 		case WM_T_I210:
   2041  1.247   msaitoh 		case WM_T_I211:
   2042  1.199   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   2043  1.199   msaitoh 			switch (reg & CTRL_EXT_LINK_MODE_MASK) {
   2044  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_1000KX:
   2045  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "1000KX\n");
   2046  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   2047  1.199   msaitoh 				    reg | CTRL_EXT_I2C_ENA);
   2048  1.265   msaitoh 				panic("not supported yet\n");
   2049  1.199   msaitoh 				break;
   2050  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_SGMII:
   2051  1.265   msaitoh 				if (wm_sgmii_uses_mdio(sc)) {
   2052  1.265   msaitoh 					aprint_verbose_dev(sc->sc_dev,
   2053  1.265   msaitoh 					    "SGMII(MDIO)\n");
   2054  1.265   msaitoh 					sc->sc_flags |= WM_F_SGMII;
   2055  1.265   msaitoh 					wm_gmii_mediainit(sc,
   2056  1.265   msaitoh 					    wmp->wmp_product);
   2057  1.265   msaitoh 					break;
   2058  1.265   msaitoh 				}
   2059  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
   2060  1.265   msaitoh 				/*FALLTHROUGH*/
   2061  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_PCIE_SERDES:
   2062  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SERDES\n");
   2063  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   2064  1.199   msaitoh 				    reg | CTRL_EXT_I2C_ENA);
   2065  1.199   msaitoh 				panic("not supported yet\n");
   2066  1.199   msaitoh 				break;
   2067  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_GMII:
   2068  1.199   msaitoh 			default:
   2069  1.199   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   2070  1.199   msaitoh 				    reg & ~CTRL_EXT_I2C_ENA);
   2071  1.199   msaitoh 				wm_gmii_mediainit(sc, wmp->wmp_product);
   2072  1.199   msaitoh 				break;
   2073  1.199   msaitoh 			}
   2074  1.199   msaitoh 			break;
   2075  1.199   msaitoh 		default:
   2076  1.199   msaitoh 			if (wmp->wmp_flags & WMP_F_1000X)
   2077  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   2078  1.199   msaitoh 				    "WARNING: TBIMODE clear on 1000BASE-X product!\n");
   2079  1.199   msaitoh 			wm_gmii_mediainit(sc, wmp->wmp_product);
   2080  1.199   msaitoh 		}
   2081    1.1   thorpej 	}
   2082    1.1   thorpej 
   2083    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   2084  1.160  christos 	xname = device_xname(sc->sc_dev);
   2085  1.160  christos 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
   2086    1.1   thorpej 	ifp->if_softc = sc;
   2087    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   2088    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   2089  1.233   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   2090  1.232    bouyer 		ifp->if_start = wm_nq_start;
   2091  1.232    bouyer 	else
   2092  1.232    bouyer 		ifp->if_start = wm_start;
   2093    1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   2094    1.1   thorpej 	ifp->if_init = wm_init;
   2095    1.1   thorpej 	ifp->if_stop = wm_stop;
   2096   1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   2097    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   2098    1.1   thorpej 
   2099  1.187   msaitoh 	/* Check for jumbo frame */
   2100  1.187   msaitoh 	switch (sc->sc_type) {
   2101  1.187   msaitoh 	case WM_T_82573:
   2102  1.187   msaitoh 		/* XXX limited to 9234 if ASPM is disabled */
   2103  1.280   msaitoh 		wm_nvm_read(sc, EEPROM_INIT_3GIO_3, 1, &io3);
   2104  1.187   msaitoh 		if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
   2105  1.187   msaitoh 			sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2106  1.187   msaitoh 		break;
   2107  1.187   msaitoh 	case WM_T_82571:
   2108  1.187   msaitoh 	case WM_T_82572:
   2109  1.187   msaitoh 	case WM_T_82574:
   2110  1.199   msaitoh 	case WM_T_82575:
   2111  1.199   msaitoh 	case WM_T_82576:
   2112  1.199   msaitoh 	case WM_T_82580:
   2113  1.199   msaitoh 	case WM_T_82580ER:
   2114  1.228   msaitoh 	case WM_T_I350:
   2115  1.265   msaitoh 	case WM_T_I354: /* XXXX ok? */
   2116  1.247   msaitoh 	case WM_T_I210:
   2117  1.247   msaitoh 	case WM_T_I211:
   2118  1.187   msaitoh 	case WM_T_80003:
   2119  1.187   msaitoh 	case WM_T_ICH9:
   2120  1.187   msaitoh 	case WM_T_ICH10:
   2121  1.221   msaitoh 	case WM_T_PCH2:	/* PCH2 supports 9K frame size */
   2122  1.249   msaitoh 	case WM_T_PCH_LPT:
   2123  1.187   msaitoh 		/* XXX limited to 9234 */
   2124  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2125  1.187   msaitoh 		break;
   2126  1.190   msaitoh 	case WM_T_PCH:
   2127  1.190   msaitoh 		/* XXX limited to 4096 */
   2128  1.190   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2129  1.190   msaitoh 		break;
   2130  1.187   msaitoh 	case WM_T_82542_2_0:
   2131  1.187   msaitoh 	case WM_T_82542_2_1:
   2132  1.187   msaitoh 	case WM_T_82583:
   2133  1.187   msaitoh 	case WM_T_ICH8:
   2134  1.187   msaitoh 		/* No support for jumbo frame */
   2135  1.187   msaitoh 		break;
   2136  1.187   msaitoh 	default:
   2137  1.187   msaitoh 		/* ETHER_MAX_LEN_JUMBO */
   2138  1.187   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2139  1.187   msaitoh 		break;
   2140  1.187   msaitoh 	}
   2141   1.41       tls 
   2142    1.1   thorpej 	/*
   2143   1.11   thorpej 	 * If we're a i82543 or greater, we can support VLANs.
   2144    1.1   thorpej 	 */
   2145  1.233   msaitoh 	if (sc->sc_type >= WM_T_82543)
   2146    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   2147  1.172    darran 		    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   2148    1.1   thorpej 
   2149    1.1   thorpej 	/*
   2150    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   2151   1.11   thorpej 	 * on i82543 and later.
   2152    1.1   thorpej 	 */
   2153  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   2154    1.1   thorpej 		ifp->if_capabilities |=
   2155  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2156  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2157  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   2158  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   2159  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   2160  1.130      yamt 	}
   2161  1.130      yamt 
   2162  1.130      yamt 	/*
   2163  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   2164  1.130      yamt 	 *
   2165  1.130      yamt 	 *	82541GI (8086:1076) ... no
   2166  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   2167  1.130      yamt 	 */
   2168  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   2169  1.130      yamt 		ifp->if_capabilities |=
   2170  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   2171  1.130      yamt 	}
   2172    1.1   thorpej 
   2173  1.198   msaitoh 	/*
   2174   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   2175   1.99      matt 	 * TCP segmentation offload.
   2176   1.99      matt 	 */
   2177  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   2178   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   2179  1.131      yamt 	}
   2180  1.131      yamt 
   2181  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   2182  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   2183  1.131      yamt 	}
   2184   1.99      matt 
   2185  1.272     ozaki #ifdef WM_MPSAFE
   2186  1.272     ozaki 	sc->sc_txrx_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   2187  1.272     ozaki #else
   2188  1.272     ozaki 	sc->sc_txrx_lock = NULL;
   2189  1.272     ozaki #endif
   2190  1.272     ozaki 
   2191    1.1   thorpej 	/*
   2192    1.1   thorpej 	 * Attach the interface.
   2193    1.1   thorpej 	 */
   2194    1.1   thorpej 	if_attach(ifp);
   2195    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   2196  1.213   msaitoh 	ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
   2197  1.160  christos 	rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
   2198    1.1   thorpej 
   2199    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2200    1.1   thorpej 	/* Attach event counters. */
   2201    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   2202  1.160  christos 	    NULL, xname, "txsstall");
   2203    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   2204  1.160  christos 	    NULL, xname, "txdstall");
   2205   1.78   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
   2206  1.160  christos 	    NULL, xname, "txfifo_stall");
   2207    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
   2208  1.160  christos 	    NULL, xname, "txdw");
   2209    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
   2210  1.160  christos 	    NULL, xname, "txqe");
   2211    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   2212  1.160  christos 	    NULL, xname, "rxintr");
   2213    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   2214  1.160  christos 	    NULL, xname, "linkintr");
   2215    1.1   thorpej 
   2216    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   2217  1.160  christos 	    NULL, xname, "rxipsum");
   2218    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
   2219  1.160  christos 	    NULL, xname, "rxtusum");
   2220    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   2221  1.160  christos 	    NULL, xname, "txipsum");
   2222    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
   2223  1.160  christos 	    NULL, xname, "txtusum");
   2224  1.107      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
   2225  1.160  christos 	    NULL, xname, "txtusum6");
   2226    1.1   thorpej 
   2227   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
   2228  1.160  christos 	    NULL, xname, "txtso");
   2229  1.131      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
   2230  1.160  christos 	    NULL, xname, "txtso6");
   2231   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
   2232  1.160  christos 	    NULL, xname, "txtsopain");
   2233   1.99      matt 
   2234   1.75   thorpej 	for (i = 0; i < WM_NTXSEGS; i++) {
   2235  1.267  christos 		snprintf(wm_txseg_evcnt_names[i],
   2236  1.267  christos 		    sizeof(wm_txseg_evcnt_names[i]), "txseg%d", i);
   2237    1.2   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
   2238  1.160  christos 		    NULL, xname, wm_txseg_evcnt_names[i]);
   2239   1.75   thorpej 	}
   2240    1.2   thorpej 
   2241    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
   2242  1.160  christos 	    NULL, xname, "txdrop");
   2243    1.1   thorpej 
   2244    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
   2245  1.160  christos 	    NULL, xname, "tu");
   2246   1.71   thorpej 
   2247   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   2248  1.160  christos 	    NULL, xname, "tx_xoff");
   2249   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   2250  1.160  christos 	    NULL, xname, "tx_xon");
   2251   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   2252  1.160  christos 	    NULL, xname, "rx_xoff");
   2253   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   2254  1.160  christos 	    NULL, xname, "rx_xon");
   2255   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   2256  1.160  christos 	    NULL, xname, "rx_macctl");
   2257    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2258    1.1   thorpej 
   2259  1.203   msaitoh 	if (pmf_device_register(self, wm_suspend, wm_resume))
   2260  1.180   tsutsui 		pmf_class_network_register(self, ifp);
   2261  1.180   tsutsui 	else
   2262  1.149  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
   2263  1.123  jmcneill 
   2264    1.1   thorpej 	return;
   2265    1.1   thorpej 
   2266    1.1   thorpej 	/*
   2267    1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   2268    1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   2269    1.1   thorpej 	 */
   2270    1.1   thorpej  fail_5:
   2271    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   2272    1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   2273    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   2274    1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   2275    1.1   thorpej 	}
   2276    1.1   thorpej  fail_4:
   2277   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2278    1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   2279    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   2280    1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   2281    1.1   thorpej 	}
   2282    1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2283    1.1   thorpej  fail_3:
   2284    1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2285    1.1   thorpej  fail_2:
   2286  1.135  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2287  1.201   msaitoh 	    sc->sc_cd_size);
   2288    1.1   thorpej  fail_1:
   2289  1.201   msaitoh 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
   2290    1.1   thorpej  fail_0:
   2291    1.1   thorpej 	return;
   2292    1.1   thorpej }
   2293    1.1   thorpej 
   2294  1.280   msaitoh /* The detach function (ca_detach) */
   2295  1.201   msaitoh static int
   2296  1.201   msaitoh wm_detach(device_t self, int flags __unused)
   2297  1.201   msaitoh {
   2298  1.201   msaitoh 	struct wm_softc *sc = device_private(self);
   2299  1.201   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2300  1.272     ozaki 	int i;
   2301  1.272     ozaki #ifndef WM_MPSAFE
   2302  1.272     ozaki 	int s;
   2303  1.201   msaitoh 
   2304  1.201   msaitoh 	s = splnet();
   2305  1.272     ozaki #endif
   2306  1.201   msaitoh 	/* Stop the interface. Callouts are stopped in it. */
   2307  1.201   msaitoh 	wm_stop(ifp, 1);
   2308  1.272     ozaki 
   2309  1.272     ozaki #ifndef WM_MPSAFE
   2310  1.201   msaitoh 	splx(s);
   2311  1.272     ozaki #endif
   2312  1.201   msaitoh 
   2313  1.201   msaitoh 	pmf_device_deregister(self);
   2314  1.201   msaitoh 
   2315  1.201   msaitoh 	/* Tell the firmware about the release */
   2316  1.272     ozaki 	WM_LOCK(sc);
   2317  1.201   msaitoh 	wm_release_manageability(sc);
   2318  1.212  jakllsch 	wm_release_hw_control(sc);
   2319  1.272     ozaki 	WM_UNLOCK(sc);
   2320  1.201   msaitoh 
   2321  1.201   msaitoh 	mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2322  1.201   msaitoh 
   2323  1.201   msaitoh 	/* Delete all remaining media. */
   2324  1.201   msaitoh 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2325  1.201   msaitoh 
   2326  1.201   msaitoh 	ether_ifdetach(ifp);
   2327  1.201   msaitoh 	if_detach(ifp);
   2328  1.201   msaitoh 
   2329  1.201   msaitoh 
   2330  1.246  christos 	/* Unload RX dmamaps and free mbufs */
   2331  1.272     ozaki 	WM_LOCK(sc);
   2332  1.201   msaitoh 	wm_rxdrain(sc);
   2333  1.272     ozaki 	WM_UNLOCK(sc);
   2334  1.272     ozaki 	/* Must unlock here */
   2335  1.201   msaitoh 
   2336  1.201   msaitoh 	/* Free dmamap. It's the same as the end of the wm_attach() function */
   2337  1.201   msaitoh 	for (i = 0; i < WM_NRXDESC; i++) {
   2338  1.201   msaitoh 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   2339  1.201   msaitoh 			bus_dmamap_destroy(sc->sc_dmat,
   2340  1.201   msaitoh 			    sc->sc_rxsoft[i].rxs_dmamap);
   2341  1.201   msaitoh 	}
   2342  1.201   msaitoh 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2343  1.201   msaitoh 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   2344  1.201   msaitoh 			bus_dmamap_destroy(sc->sc_dmat,
   2345  1.201   msaitoh 			    sc->sc_txsoft[i].txs_dmamap);
   2346  1.201   msaitoh 	}
   2347  1.201   msaitoh 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2348  1.201   msaitoh 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2349  1.201   msaitoh 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2350  1.201   msaitoh 	    sc->sc_cd_size);
   2351  1.201   msaitoh 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
   2352  1.201   msaitoh 
   2353  1.201   msaitoh 	/* Disestablish the interrupt handler */
   2354  1.201   msaitoh 	if (sc->sc_ih != NULL) {
   2355  1.201   msaitoh 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
   2356  1.201   msaitoh 		sc->sc_ih = NULL;
   2357  1.201   msaitoh 	}
   2358  1.201   msaitoh 
   2359  1.212  jakllsch 	/* Unmap the registers */
   2360  1.201   msaitoh 	if (sc->sc_ss) {
   2361  1.201   msaitoh 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
   2362  1.201   msaitoh 		sc->sc_ss = 0;
   2363  1.201   msaitoh 	}
   2364  1.201   msaitoh 
   2365  1.212  jakllsch 	if (sc->sc_ios) {
   2366  1.212  jakllsch 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
   2367  1.212  jakllsch 		sc->sc_ios = 0;
   2368  1.212  jakllsch 	}
   2369  1.201   msaitoh 
   2370  1.272     ozaki 	if (sc->sc_txrx_lock)
   2371  1.272     ozaki 		mutex_obj_free(sc->sc_txrx_lock);
   2372  1.272     ozaki 
   2373  1.201   msaitoh 	return 0;
   2374  1.201   msaitoh }
   2375  1.201   msaitoh 
   2376    1.1   thorpej /*
   2377   1.86   thorpej  * wm_tx_offload:
   2378    1.1   thorpej  *
   2379    1.1   thorpej  *	Set up TCP/IP checksumming parameters for the
   2380    1.1   thorpej  *	specified packet.
   2381    1.1   thorpej  */
   2382    1.1   thorpej static int
   2383   1.86   thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   2384   1.65   tsutsui     uint8_t *fieldsp)
   2385    1.1   thorpej {
   2386    1.4   thorpej 	struct mbuf *m0 = txs->txs_mbuf;
   2387    1.1   thorpej 	struct livengood_tcpip_ctxdesc *t;
   2388   1.98   thorpej 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   2389  1.131      yamt 	uint32_t ipcse;
   2390   1.13   thorpej 	struct ether_header *eh;
   2391    1.1   thorpej 	int offset, iphl;
   2392   1.98   thorpej 	uint8_t fields;
   2393    1.1   thorpej 
   2394    1.1   thorpej 	/*
   2395    1.1   thorpej 	 * XXX It would be nice if the mbuf pkthdr had offset
   2396    1.1   thorpej 	 * fields for the protocol headers.
   2397    1.1   thorpej 	 */
   2398    1.1   thorpej 
   2399   1.13   thorpej 	eh = mtod(m0, struct ether_header *);
   2400   1.13   thorpej 	switch (htons(eh->ether_type)) {
   2401   1.13   thorpej 	case ETHERTYPE_IP:
   2402  1.107      yamt 	case ETHERTYPE_IPV6:
   2403   1.13   thorpej 		offset = ETHER_HDR_LEN;
   2404   1.35   thorpej 		break;
   2405   1.35   thorpej 
   2406   1.35   thorpej 	case ETHERTYPE_VLAN:
   2407   1.35   thorpej 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   2408   1.13   thorpej 		break;
   2409   1.13   thorpej 
   2410   1.13   thorpej 	default:
   2411   1.13   thorpej 		/*
   2412   1.13   thorpej 		 * Don't support this protocol or encapsulation.
   2413   1.13   thorpej 		 */
   2414   1.13   thorpej 		*fieldsp = 0;
   2415   1.13   thorpej 		*cmdp = 0;
   2416  1.194   msaitoh 		return 0;
   2417   1.13   thorpej 	}
   2418    1.1   thorpej 
   2419  1.107      yamt 	if ((m0->m_pkthdr.csum_flags &
   2420  1.107      yamt 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
   2421  1.107      yamt 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   2422  1.107      yamt 	} else {
   2423  1.107      yamt 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   2424  1.107      yamt 	}
   2425  1.131      yamt 	ipcse = offset + iphl - 1;
   2426    1.1   thorpej 
   2427   1.98   thorpej 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   2428   1.98   thorpej 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   2429   1.98   thorpej 	seg = 0;
   2430   1.98   thorpej 	fields = 0;
   2431   1.98   thorpej 
   2432  1.131      yamt 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   2433   1.99      matt 		int hlen = offset + iphl;
   2434  1.132   thorpej 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   2435  1.131      yamt 
   2436   1.99      matt 		if (__predict_false(m0->m_len <
   2437   1.99      matt 				    (hlen + sizeof(struct tcphdr)))) {
   2438   1.99      matt 			/*
   2439   1.99      matt 			 * TCP/IP headers are not in the first mbuf; we need
   2440   1.99      matt 			 * to do this the slow and painful way.  Let's just
   2441   1.99      matt 			 * hope this doesn't happen very often.
   2442   1.99      matt 			 */
   2443   1.99      matt 			struct tcphdr th;
   2444   1.99      matt 
   2445   1.99      matt 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   2446   1.99      matt 
   2447   1.99      matt 			m_copydata(m0, hlen, sizeof(th), &th);
   2448  1.131      yamt 			if (v4) {
   2449  1.131      yamt 				struct ip ip;
   2450   1.99      matt 
   2451  1.131      yamt 				m_copydata(m0, offset, sizeof(ip), &ip);
   2452  1.131      yamt 				ip.ip_len = 0;
   2453  1.131      yamt 				m_copyback(m0,
   2454  1.131      yamt 				    offset + offsetof(struct ip, ip_len),
   2455  1.131      yamt 				    sizeof(ip.ip_len), &ip.ip_len);
   2456  1.131      yamt 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   2457  1.131      yamt 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   2458  1.131      yamt 			} else {
   2459  1.131      yamt 				struct ip6_hdr ip6;
   2460   1.99      matt 
   2461  1.131      yamt 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   2462  1.131      yamt 				ip6.ip6_plen = 0;
   2463  1.131      yamt 				m_copyback(m0,
   2464  1.131      yamt 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   2465  1.131      yamt 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   2466  1.131      yamt 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   2467  1.131      yamt 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   2468  1.131      yamt 			}
   2469   1.99      matt 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   2470   1.99      matt 			    sizeof(th.th_sum), &th.th_sum);
   2471   1.99      matt 
   2472   1.99      matt 			hlen += th.th_off << 2;
   2473   1.99      matt 		} else {
   2474   1.99      matt 			/*
   2475   1.99      matt 			 * TCP/IP headers are in the first mbuf; we can do
   2476   1.99      matt 			 * this the easy way.
   2477   1.99      matt 			 */
   2478  1.131      yamt 			struct tcphdr *th;
   2479   1.99      matt 
   2480  1.131      yamt 			if (v4) {
   2481  1.131      yamt 				struct ip *ip =
   2482  1.135  christos 				    (void *)(mtod(m0, char *) + offset);
   2483  1.135  christos 				th = (void *)(mtod(m0, char *) + hlen);
   2484  1.131      yamt 
   2485  1.131      yamt 				ip->ip_len = 0;
   2486  1.131      yamt 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   2487  1.131      yamt 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   2488  1.131      yamt 			} else {
   2489  1.131      yamt 				struct ip6_hdr *ip6 =
   2490  1.131      yamt 				    (void *)(mtod(m0, char *) + offset);
   2491  1.131      yamt 				th = (void *)(mtod(m0, char *) + hlen);
   2492  1.131      yamt 
   2493  1.131      yamt 				ip6->ip6_plen = 0;
   2494  1.131      yamt 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   2495  1.131      yamt 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   2496  1.131      yamt 			}
   2497   1.99      matt 			hlen += th->th_off << 2;
   2498   1.99      matt 		}
   2499   1.99      matt 
   2500  1.131      yamt 		if (v4) {
   2501  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   2502  1.131      yamt 			cmdlen |= WTX_TCPIP_CMD_IP;
   2503  1.131      yamt 		} else {
   2504  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   2505  1.131      yamt 			ipcse = 0;
   2506  1.131      yamt 		}
   2507   1.99      matt 		cmd |= WTX_TCPIP_CMD_TSE;
   2508  1.131      yamt 		cmdlen |= WTX_TCPIP_CMD_TSE |
   2509   1.99      matt 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   2510   1.99      matt 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   2511   1.99      matt 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   2512   1.99      matt 	}
   2513   1.99      matt 
   2514   1.13   thorpej 	/*
   2515   1.13   thorpej 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   2516   1.13   thorpej 	 * offload feature, if we load the context descriptor, we
   2517   1.13   thorpej 	 * MUST provide valid values for IPCSS and TUCSS fields.
   2518   1.13   thorpej 	 */
   2519   1.13   thorpej 
   2520   1.87   thorpej 	ipcs = WTX_TCPIP_IPCSS(offset) |
   2521   1.87   thorpej 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   2522  1.131      yamt 	    WTX_TCPIP_IPCSE(ipcse);
   2523   1.99      matt 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
   2524    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txipsum);
   2525   1.65   tsutsui 		fields |= WTX_IXSM;
   2526   1.13   thorpej 	}
   2527    1.1   thorpej 
   2528    1.1   thorpej 	offset += iphl;
   2529    1.1   thorpej 
   2530   1.99      matt 	if (m0->m_pkthdr.csum_flags &
   2531   1.99      matt 	    (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
   2532    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   2533   1.65   tsutsui 		fields |= WTX_TXSM;
   2534   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   2535  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   2536  1.107      yamt 		    M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   2537  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2538  1.107      yamt 	} else if ((m0->m_pkthdr.csum_flags &
   2539  1.131      yamt 	    (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
   2540  1.107      yamt 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   2541  1.107      yamt 		fields |= WTX_TXSM;
   2542  1.107      yamt 		tucs = WTX_TCPIP_TUCSS(offset) |
   2543  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   2544  1.107      yamt 		    M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   2545  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2546   1.13   thorpej 	} else {
   2547   1.13   thorpej 		/* Just initialize it to a valid TCP context. */
   2548   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   2549   1.13   thorpej 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   2550   1.65   tsutsui 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   2551   1.13   thorpej 	}
   2552    1.1   thorpej 
   2553   1.87   thorpej 	/* Fill in the context descriptor. */
   2554   1.87   thorpej 	t = (struct livengood_tcpip_ctxdesc *)
   2555   1.87   thorpej 	    &sc->sc_txdescs[sc->sc_txnext];
   2556   1.87   thorpej 	t->tcpip_ipcs = htole32(ipcs);
   2557   1.87   thorpej 	t->tcpip_tucs = htole32(tucs);
   2558   1.98   thorpej 	t->tcpip_cmdlen = htole32(cmdlen);
   2559   1.98   thorpej 	t->tcpip_seg = htole32(seg);
   2560   1.87   thorpej 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   2561    1.5   thorpej 
   2562   1.87   thorpej 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   2563   1.87   thorpej 	txs->txs_ndesc++;
   2564    1.1   thorpej 
   2565   1.98   thorpej 	*cmdp = cmd;
   2566    1.1   thorpej 	*fieldsp = fields;
   2567    1.1   thorpej 
   2568  1.194   msaitoh 	return 0;
   2569    1.1   thorpej }
   2570    1.1   thorpej 
   2571   1.75   thorpej static void
   2572   1.75   thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   2573   1.75   thorpej {
   2574   1.75   thorpej 	struct mbuf *m;
   2575   1.75   thorpej 	int i;
   2576   1.75   thorpej 
   2577  1.160  christos 	log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
   2578   1.75   thorpej 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   2579   1.84   thorpej 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   2580  1.160  christos 		    "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
   2581   1.75   thorpej 		    m->m_data, m->m_len, m->m_flags);
   2582  1.160  christos 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
   2583   1.84   thorpej 	    i, i == 1 ? "" : "s");
   2584   1.75   thorpej }
   2585   1.75   thorpej 
   2586    1.1   thorpej /*
   2587   1.78   thorpej  * wm_82547_txfifo_stall:
   2588   1.78   thorpej  *
   2589   1.78   thorpej  *	Callout used to wait for the 82547 Tx FIFO to drain,
   2590   1.78   thorpej  *	reset the FIFO pointers, and restart packet transmission.
   2591   1.78   thorpej  */
   2592   1.78   thorpej static void
   2593   1.78   thorpej wm_82547_txfifo_stall(void *arg)
   2594   1.78   thorpej {
   2595   1.78   thorpej 	struct wm_softc *sc = arg;
   2596  1.272     ozaki #ifndef WM_MPSAFE
   2597   1.78   thorpej 	int s;
   2598   1.78   thorpej 
   2599   1.78   thorpej 	s = splnet();
   2600  1.272     ozaki #endif
   2601  1.272     ozaki 	WM_LOCK(sc);
   2602  1.272     ozaki 
   2603  1.272     ozaki 	if (sc->sc_stopping)
   2604  1.272     ozaki 		goto out;
   2605   1.78   thorpej 
   2606   1.78   thorpej 	if (sc->sc_txfifo_stall) {
   2607   1.78   thorpej 		if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
   2608   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   2609   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   2610   1.78   thorpej 			/*
   2611   1.78   thorpej 			 * Packets have drained.  Stop transmitter, reset
   2612   1.78   thorpej 			 * FIFO pointers, restart transmitter, and kick
   2613   1.78   thorpej 			 * the packet queue.
   2614   1.78   thorpej 			 */
   2615   1.78   thorpej 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   2616   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   2617   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
   2618   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
   2619   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
   2620   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
   2621   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   2622   1.78   thorpej 			CSR_WRITE_FLUSH(sc);
   2623   1.78   thorpej 
   2624   1.78   thorpej 			sc->sc_txfifo_head = 0;
   2625   1.78   thorpej 			sc->sc_txfifo_stall = 0;
   2626  1.272     ozaki 			wm_start_locked(&sc->sc_ethercom.ec_if);
   2627   1.78   thorpej 		} else {
   2628   1.78   thorpej 			/*
   2629   1.78   thorpej 			 * Still waiting for packets to drain; try again in
   2630   1.78   thorpej 			 * another tick.
   2631   1.78   thorpej 			 */
   2632   1.78   thorpej 			callout_schedule(&sc->sc_txfifo_ch, 1);
   2633   1.78   thorpej 		}
   2634   1.78   thorpej 	}
   2635   1.78   thorpej 
   2636  1.272     ozaki out:
   2637  1.272     ozaki 	WM_UNLOCK(sc);
   2638  1.272     ozaki #ifndef WM_MPSAFE
   2639   1.78   thorpej 	splx(s);
   2640  1.272     ozaki #endif
   2641   1.78   thorpej }
   2642   1.78   thorpej 
   2643  1.221   msaitoh static void
   2644  1.221   msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, int on)
   2645  1.221   msaitoh {
   2646  1.221   msaitoh 	uint32_t reg;
   2647  1.221   msaitoh 
   2648  1.221   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   2649  1.221   msaitoh 
   2650  1.221   msaitoh 	if (on != 0)
   2651  1.221   msaitoh 		reg |= EXTCNFCTR_GATE_PHY_CFG;
   2652  1.221   msaitoh 	else
   2653  1.221   msaitoh 		reg &= ~EXTCNFCTR_GATE_PHY_CFG;
   2654  1.221   msaitoh 
   2655  1.221   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   2656  1.221   msaitoh }
   2657  1.221   msaitoh 
   2658   1.78   thorpej /*
   2659   1.78   thorpej  * wm_82547_txfifo_bugchk:
   2660   1.78   thorpej  *
   2661   1.78   thorpej  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   2662   1.78   thorpej  *	prevent enqueueing a packet that would wrap around the end
   2663   1.78   thorpej  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   2664   1.78   thorpej  *
   2665   1.78   thorpej  *	We do this by checking the amount of space before the end
   2666   1.78   thorpej  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   2667   1.78   thorpej  *	the Tx FIFO, wait for all remaining packets to drain, reset
   2668   1.78   thorpej  *	the internal FIFO pointers to the beginning, and restart
   2669   1.78   thorpej  *	transmission on the interface.
   2670   1.78   thorpej  */
   2671   1.78   thorpej #define	WM_FIFO_HDR		0x10
   2672   1.78   thorpej #define	WM_82547_PAD_LEN	0x3e0
   2673   1.78   thorpej static int
   2674   1.78   thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   2675   1.78   thorpej {
   2676   1.78   thorpej 	int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
   2677   1.78   thorpej 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   2678   1.78   thorpej 
   2679   1.78   thorpej 	/* Just return if already stalled. */
   2680   1.78   thorpej 	if (sc->sc_txfifo_stall)
   2681  1.194   msaitoh 		return 1;
   2682   1.78   thorpej 
   2683   1.78   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   2684   1.78   thorpej 		/* Stall only occurs in half-duplex mode. */
   2685   1.78   thorpej 		goto send_packet;
   2686   1.78   thorpej 	}
   2687   1.78   thorpej 
   2688   1.78   thorpej 	if (len >= WM_82547_PAD_LEN + space) {
   2689   1.78   thorpej 		sc->sc_txfifo_stall = 1;
   2690   1.78   thorpej 		callout_schedule(&sc->sc_txfifo_ch, 1);
   2691  1.194   msaitoh 		return 1;
   2692   1.78   thorpej 	}
   2693   1.78   thorpej 
   2694   1.78   thorpej  send_packet:
   2695   1.78   thorpej 	sc->sc_txfifo_head += len;
   2696   1.78   thorpej 	if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
   2697   1.78   thorpej 		sc->sc_txfifo_head -= sc->sc_txfifo_size;
   2698   1.78   thorpej 
   2699  1.194   msaitoh 	return 0;
   2700   1.78   thorpej }
   2701   1.78   thorpej 
   2702   1.78   thorpej /*
   2703    1.1   thorpej  * wm_start:		[ifnet interface function]
   2704    1.1   thorpej  *
   2705    1.1   thorpej  *	Start packet transmission on the interface.
   2706    1.1   thorpej  */
   2707   1.47   thorpej static void
   2708    1.1   thorpej wm_start(struct ifnet *ifp)
   2709    1.1   thorpej {
   2710    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2711  1.272     ozaki 
   2712  1.272     ozaki 	WM_LOCK(sc);
   2713  1.272     ozaki 	if (!sc->sc_stopping)
   2714  1.272     ozaki 		wm_start_locked(ifp);
   2715  1.272     ozaki 	WM_UNLOCK(sc);
   2716  1.272     ozaki }
   2717  1.272     ozaki 
   2718  1.272     ozaki static void
   2719  1.272     ozaki wm_start_locked(struct ifnet *ifp)
   2720  1.272     ozaki {
   2721  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   2722   1.30    itojun 	struct mbuf *m0;
   2723   1.30    itojun 	struct m_tag *mtag;
   2724    1.1   thorpej 	struct wm_txsoft *txs;
   2725    1.1   thorpej 	bus_dmamap_t dmamap;
   2726   1.99      matt 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   2727   1.80   thorpej 	bus_addr_t curaddr;
   2728   1.80   thorpej 	bus_size_t seglen, curlen;
   2729   1.65   tsutsui 	uint32_t cksumcmd;
   2730   1.65   tsutsui 	uint8_t cksumfields;
   2731    1.1   thorpej 
   2732  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   2733  1.272     ozaki 
   2734    1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   2735    1.1   thorpej 		return;
   2736    1.1   thorpej 
   2737    1.1   thorpej 	/*
   2738    1.1   thorpej 	 * Remember the previous number of free descriptors.
   2739    1.1   thorpej 	 */
   2740    1.1   thorpej 	ofree = sc->sc_txfree;
   2741    1.1   thorpej 
   2742    1.1   thorpej 	/*
   2743    1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   2744    1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   2745    1.1   thorpej 	 * descriptors.
   2746    1.1   thorpej 	 */
   2747    1.1   thorpej 	for (;;) {
   2748  1.272     ozaki 		m0 = NULL;
   2749    1.1   thorpej 
   2750    1.1   thorpej 		/* Get a work queue entry. */
   2751   1.74      tron 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   2752   1.10   thorpej 			wm_txintr(sc);
   2753   1.10   thorpej 			if (sc->sc_txsfree == 0) {
   2754   1.10   thorpej 				DPRINTF(WM_DEBUG_TX,
   2755   1.10   thorpej 				    ("%s: TX: no free job descriptors\n",
   2756  1.160  christos 					device_xname(sc->sc_dev)));
   2757   1.10   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   2758   1.10   thorpej 				break;
   2759   1.10   thorpej 			}
   2760    1.1   thorpej 		}
   2761    1.1   thorpej 
   2762  1.272     ozaki 		/* Grab a packet off the queue. */
   2763  1.272     ozaki 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   2764  1.272     ozaki 		if (m0 == NULL)
   2765  1.272     ozaki 			break;
   2766  1.272     ozaki 
   2767  1.272     ozaki 		DPRINTF(WM_DEBUG_TX,
   2768  1.272     ozaki 		    ("%s: TX: have packet to transmit: %p\n",
   2769  1.272     ozaki 		    device_xname(sc->sc_dev), m0));
   2770  1.272     ozaki 
   2771    1.1   thorpej 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   2772    1.1   thorpej 		dmamap = txs->txs_dmamap;
   2773    1.1   thorpej 
   2774  1.131      yamt 		use_tso = (m0->m_pkthdr.csum_flags &
   2775  1.131      yamt 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   2776   1.99      matt 
   2777   1.99      matt 		/*
   2778   1.99      matt 		 * So says the Linux driver:
   2779   1.99      matt 		 * The controller does a simple calculation to make sure
   2780   1.99      matt 		 * there is enough room in the FIFO before initiating the
   2781   1.99      matt 		 * DMA for each buffer.  The calc is:
   2782   1.99      matt 		 *	4 = ceil(buffer len / MSS)
   2783   1.99      matt 		 * To make sure we don't overrun the FIFO, adjust the max
   2784   1.99      matt 		 * buffer len if the MSS drops.
   2785   1.99      matt 		 */
   2786   1.99      matt 		dmamap->dm_maxsegsz =
   2787   1.99      matt 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   2788   1.99      matt 		    ? m0->m_pkthdr.segsz << 2
   2789   1.99      matt 		    : WTX_MAX_LEN;
   2790   1.99      matt 
   2791    1.1   thorpej 		/*
   2792    1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   2793    1.1   thorpej 		 * didn't fit in the allotted number of segments, or we
   2794    1.1   thorpej 		 * were short on resources.  For the too-many-segments
   2795    1.1   thorpej 		 * case, we simply report an error and drop the packet,
   2796    1.1   thorpej 		 * since we can't sanely copy a jumbo packet to a single
   2797    1.1   thorpej 		 * buffer.
   2798    1.1   thorpej 		 */
   2799    1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   2800    1.1   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   2801    1.1   thorpej 		if (error) {
   2802    1.1   thorpej 			if (error == EFBIG) {
   2803    1.1   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   2804   1.84   thorpej 				log(LOG_ERR, "%s: Tx packet consumes too many "
   2805    1.1   thorpej 				    "DMA segments, dropping...\n",
   2806  1.160  christos 				    device_xname(sc->sc_dev));
   2807   1.75   thorpej 				wm_dump_mbuf_chain(sc, m0);
   2808    1.1   thorpej 				m_freem(m0);
   2809    1.1   thorpej 				continue;
   2810    1.1   thorpej 			}
   2811    1.1   thorpej 			/*
   2812    1.1   thorpej 			 * Short on resources, just stop for now.
   2813    1.1   thorpej 			 */
   2814    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2815    1.1   thorpej 			    ("%s: TX: dmamap load failed: %d\n",
   2816  1.160  christos 			    device_xname(sc->sc_dev), error));
   2817    1.1   thorpej 			break;
   2818    1.1   thorpej 		}
   2819    1.1   thorpej 
   2820   1.80   thorpej 		segs_needed = dmamap->dm_nsegs;
   2821   1.99      matt 		if (use_tso) {
   2822   1.99      matt 			/* For sentinel descriptor; see below. */
   2823   1.99      matt 			segs_needed++;
   2824   1.99      matt 		}
   2825   1.80   thorpej 
   2826    1.1   thorpej 		/*
   2827    1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   2828    1.1   thorpej 		 * the packet.  Note, we always reserve one descriptor
   2829    1.1   thorpej 		 * at the end of the ring due to the semantics of the
   2830    1.1   thorpej 		 * TDT register, plus one more in the event we need
   2831   1.87   thorpej 		 * to load offload context.
   2832    1.1   thorpej 		 */
   2833   1.80   thorpej 		if (segs_needed > sc->sc_txfree - 2) {
   2834    1.1   thorpej 			/*
   2835    1.1   thorpej 			 * Not enough free descriptors to transmit this
   2836    1.1   thorpej 			 * packet.  We haven't committed anything yet,
   2837    1.1   thorpej 			 * so just unload the DMA map, put the packet
   2838    1.1   thorpej 			 * pack on the queue, and punt.  Notify the upper
   2839    1.1   thorpej 			 * layer that there are no more slots left.
   2840    1.1   thorpej 			 */
   2841    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2842  1.104      ross 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   2843  1.160  christos 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   2844  1.160  christos 			    segs_needed, sc->sc_txfree - 1));
   2845    1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2846    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2847    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   2848    1.1   thorpej 			break;
   2849    1.1   thorpej 		}
   2850    1.1   thorpej 
   2851   1.78   thorpej 		/*
   2852   1.78   thorpej 		 * Check for 82547 Tx FIFO bug.  We need to do this
   2853   1.78   thorpej 		 * once we know we can transmit the packet, since we
   2854   1.78   thorpej 		 * do some internal FIFO space accounting here.
   2855   1.78   thorpej 		 */
   2856   1.78   thorpej 		if (sc->sc_type == WM_T_82547 &&
   2857   1.78   thorpej 		    wm_82547_txfifo_bugchk(sc, m0)) {
   2858   1.78   thorpej 			DPRINTF(WM_DEBUG_TX,
   2859   1.78   thorpej 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   2860  1.160  christos 			    device_xname(sc->sc_dev)));
   2861   1.78   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2862   1.78   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2863   1.78   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
   2864   1.78   thorpej 			break;
   2865   1.78   thorpej 		}
   2866   1.78   thorpej 
   2867    1.1   thorpej 		/*
   2868    1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   2869    1.1   thorpej 		 */
   2870    1.1   thorpej 
   2871    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2872   1.80   thorpej 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   2873  1.160  christos 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   2874    1.1   thorpej 
   2875    1.2   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   2876    1.1   thorpej 
   2877    1.1   thorpej 		/*
   2878    1.4   thorpej 		 * Store a pointer to the packet so that we can free it
   2879    1.4   thorpej 		 * later.
   2880    1.4   thorpej 		 *
   2881    1.4   thorpej 		 * Initially, we consider the number of descriptors the
   2882    1.4   thorpej 		 * packet uses the number of DMA segments.  This may be
   2883    1.4   thorpej 		 * incremented by 1 if we do checksum offload (a descriptor
   2884    1.4   thorpej 		 * is used to set the checksum context).
   2885    1.4   thorpej 		 */
   2886    1.4   thorpej 		txs->txs_mbuf = m0;
   2887    1.6   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   2888   1.80   thorpej 		txs->txs_ndesc = segs_needed;
   2889    1.4   thorpej 
   2890   1.86   thorpej 		/* Set up offload parameters for this packet. */
   2891    1.1   thorpej 		if (m0->m_pkthdr.csum_flags &
   2892  1.131      yamt 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   2893  1.131      yamt 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   2894  1.107      yamt 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   2895   1.86   thorpej 			if (wm_tx_offload(sc, txs, &cksumcmd,
   2896   1.86   thorpej 					  &cksumfields) != 0) {
   2897    1.1   thorpej 				/* Error message already displayed. */
   2898    1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   2899    1.1   thorpej 				continue;
   2900    1.1   thorpej 			}
   2901    1.1   thorpej 		} else {
   2902    1.1   thorpej 			cksumcmd = 0;
   2903    1.1   thorpej 			cksumfields = 0;
   2904    1.1   thorpej 		}
   2905    1.1   thorpej 
   2906   1.98   thorpej 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   2907    1.6   thorpej 
   2908   1.81   thorpej 		/* Sync the DMA map. */
   2909   1.81   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2910   1.81   thorpej 		    BUS_DMASYNC_PREWRITE);
   2911   1.81   thorpej 
   2912    1.1   thorpej 		/*
   2913    1.1   thorpej 		 * Initialize the transmit descriptor.
   2914    1.1   thorpej 		 */
   2915    1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   2916   1.80   thorpej 		     seg < dmamap->dm_nsegs; seg++) {
   2917   1.80   thorpej 			for (seglen = dmamap->dm_segs[seg].ds_len,
   2918   1.80   thorpej 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   2919   1.80   thorpej 			     seglen != 0;
   2920   1.80   thorpej 			     curaddr += curlen, seglen -= curlen,
   2921   1.80   thorpej 			     nexttx = WM_NEXTTX(sc, nexttx)) {
   2922   1.80   thorpej 				curlen = seglen;
   2923   1.80   thorpej 
   2924   1.99      matt 				/*
   2925   1.99      matt 				 * So says the Linux driver:
   2926   1.99      matt 				 * Work around for premature descriptor
   2927   1.99      matt 				 * write-backs in TSO mode.  Append a
   2928   1.99      matt 				 * 4-byte sentinel descriptor.
   2929   1.99      matt 				 */
   2930   1.99      matt 				if (use_tso &&
   2931   1.99      matt 				    seg == dmamap->dm_nsegs - 1 &&
   2932   1.99      matt 				    curlen > 8)
   2933   1.99      matt 					curlen -= 4;
   2934   1.99      matt 
   2935   1.80   thorpej 				wm_set_dma_addr(
   2936   1.80   thorpej 				    &sc->sc_txdescs[nexttx].wtx_addr,
   2937   1.80   thorpej 				    curaddr);
   2938   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_cmdlen =
   2939   1.80   thorpej 				    htole32(cksumcmd | curlen);
   2940   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
   2941   1.80   thorpej 				    0;
   2942   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
   2943   1.80   thorpej 				    cksumfields;
   2944   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   2945   1.80   thorpej 				lasttx = nexttx;
   2946    1.1   thorpej 
   2947   1.80   thorpej 				DPRINTF(WM_DEBUG_TX,
   2948  1.236   msaitoh 				    ("%s: TX: desc %d: low %#" PRIx64 ", "
   2949  1.214       jym 				     "len %#04zx\n",
   2950  1.160  christos 				    device_xname(sc->sc_dev), nexttx,
   2951  1.236   msaitoh 				    (uint64_t)curaddr, curlen));
   2952   1.80   thorpej 			}
   2953    1.1   thorpej 		}
   2954   1.59  christos 
   2955   1.59  christos 		KASSERT(lasttx != -1);
   2956    1.1   thorpej 
   2957    1.1   thorpej 		/*
   2958    1.1   thorpej 		 * Set up the command byte on the last descriptor of
   2959    1.1   thorpej 		 * the packet.  If we're in the interrupt delay window,
   2960    1.1   thorpej 		 * delay the interrupt.
   2961    1.1   thorpej 		 */
   2962    1.1   thorpej 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2963   1.98   thorpej 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   2964    1.1   thorpej 
   2965    1.1   thorpej 		/*
   2966    1.1   thorpej 		 * If VLANs are enabled and the packet has a VLAN tag, set
   2967    1.1   thorpej 		 * up the descriptor to encapsulate the packet for us.
   2968    1.1   thorpej 		 *
   2969    1.1   thorpej 		 * This is only valid on the last descriptor of the packet.
   2970    1.1   thorpej 		 */
   2971   1.94  jdolecek 		if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   2972    1.1   thorpej 			sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2973    1.1   thorpej 			    htole32(WTX_CMD_VLE);
   2974   1.65   tsutsui 			sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
   2975   1.94  jdolecek 			    = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   2976    1.1   thorpej 		}
   2977    1.1   thorpej 
   2978    1.6   thorpej 		txs->txs_lastdesc = lasttx;
   2979    1.6   thorpej 
   2980    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2981  1.160  christos 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   2982  1.160  christos 		    device_xname(sc->sc_dev),
   2983   1.65   tsutsui 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   2984    1.1   thorpej 
   2985    1.1   thorpej 		/* Sync the descriptors we're using. */
   2986   1.80   thorpej 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   2987    1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2988    1.1   thorpej 
   2989    1.1   thorpej 		/* Give the packet to the chip. */
   2990    1.1   thorpej 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   2991    1.1   thorpej 
   2992    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2993  1.160  christos 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   2994    1.1   thorpej 
   2995    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2996    1.1   thorpej 		    ("%s: TX: finished transmitting packet, job %d\n",
   2997  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   2998    1.1   thorpej 
   2999    1.1   thorpej 		/* Advance the tx pointer. */
   3000    1.4   thorpej 		sc->sc_txfree -= txs->txs_ndesc;
   3001    1.1   thorpej 		sc->sc_txnext = nexttx;
   3002    1.1   thorpej 
   3003    1.1   thorpej 		sc->sc_txsfree--;
   3004   1.74      tron 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   3005    1.1   thorpej 
   3006    1.1   thorpej 		/* Pass the packet to any BPF listeners. */
   3007  1.206     joerg 		bpf_mtap(ifp, m0);
   3008    1.1   thorpej 	}
   3009    1.1   thorpej 
   3010  1.272     ozaki 	if (m0 != NULL) {
   3011  1.272     ozaki 		ifp->if_flags |= IFF_OACTIVE;
   3012  1.272     ozaki 		WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   3013  1.272     ozaki 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n", __func__));
   3014  1.272     ozaki 		m_freem(m0);
   3015  1.272     ozaki 	}
   3016  1.272     ozaki 
   3017    1.6   thorpej 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   3018    1.1   thorpej 		/* No more slots; notify upper layer. */
   3019    1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   3020    1.1   thorpej 	}
   3021    1.1   thorpej 
   3022    1.1   thorpej 	if (sc->sc_txfree != ofree) {
   3023    1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   3024    1.1   thorpej 		ifp->if_timer = 5;
   3025    1.1   thorpej 	}
   3026    1.1   thorpej }
   3027    1.1   thorpej 
   3028    1.1   thorpej /*
   3029  1.232    bouyer  * wm_nq_tx_offload:
   3030  1.232    bouyer  *
   3031  1.232    bouyer  *	Set up TCP/IP checksumming parameters for the
   3032  1.232    bouyer  *	specified packet, for NEWQUEUE devices
   3033  1.232    bouyer  */
   3034  1.232    bouyer static int
   3035  1.232    bouyer wm_nq_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs,
   3036  1.232    bouyer     uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
   3037  1.232    bouyer {
   3038  1.232    bouyer 	struct mbuf *m0 = txs->txs_mbuf;
   3039  1.232    bouyer 	struct m_tag *mtag;
   3040  1.232    bouyer 	uint32_t vl_len, mssidx, cmdc;
   3041  1.232    bouyer 	struct ether_header *eh;
   3042  1.232    bouyer 	int offset, iphl;
   3043  1.232    bouyer 
   3044  1.232    bouyer 	/*
   3045  1.232    bouyer 	 * XXX It would be nice if the mbuf pkthdr had offset
   3046  1.232    bouyer 	 * fields for the protocol headers.
   3047  1.232    bouyer 	 */
   3048  1.234      matt 	*cmdlenp = 0;
   3049  1.234      matt 	*fieldsp = 0;
   3050  1.232    bouyer 
   3051  1.232    bouyer 	eh = mtod(m0, struct ether_header *);
   3052  1.232    bouyer 	switch (htons(eh->ether_type)) {
   3053  1.232    bouyer 	case ETHERTYPE_IP:
   3054  1.232    bouyer 	case ETHERTYPE_IPV6:
   3055  1.232    bouyer 		offset = ETHER_HDR_LEN;
   3056  1.232    bouyer 		break;
   3057  1.232    bouyer 
   3058  1.232    bouyer 	case ETHERTYPE_VLAN:
   3059  1.232    bouyer 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   3060  1.232    bouyer 		break;
   3061  1.232    bouyer 
   3062  1.232    bouyer 	default:
   3063  1.232    bouyer 		/*
   3064  1.232    bouyer 		 * Don't support this protocol or encapsulation.
   3065  1.232    bouyer 		 */
   3066  1.232    bouyer 		*do_csum = false;
   3067  1.232    bouyer 		return 0;
   3068  1.232    bouyer 	}
   3069  1.232    bouyer 	*do_csum = true;
   3070  1.232    bouyer 	*cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
   3071  1.232    bouyer 	cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
   3072  1.232    bouyer 
   3073  1.232    bouyer 	vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
   3074  1.232    bouyer 	KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
   3075  1.232    bouyer 
   3076  1.232    bouyer 	if ((m0->m_pkthdr.csum_flags &
   3077  1.232    bouyer 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4|M_CSUM_IPv4)) != 0) {
   3078  1.232    bouyer 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   3079  1.232    bouyer 	} else {
   3080  1.232    bouyer 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   3081  1.232    bouyer 	}
   3082  1.232    bouyer 	vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
   3083  1.232    bouyer 	KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
   3084  1.232    bouyer 
   3085  1.232    bouyer 	if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   3086  1.232    bouyer 		vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
   3087  1.232    bouyer 		     << NQTXC_VLLEN_VLAN_SHIFT);
   3088  1.232    bouyer 		*cmdlenp |= NQTX_CMD_VLE;
   3089  1.232    bouyer 	}
   3090  1.232    bouyer 
   3091  1.232    bouyer 	mssidx = 0;
   3092  1.232    bouyer 
   3093  1.232    bouyer 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   3094  1.232    bouyer 		int hlen = offset + iphl;
   3095  1.232    bouyer 		int tcp_hlen;
   3096  1.232    bouyer 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   3097  1.232    bouyer 
   3098  1.232    bouyer 		if (__predict_false(m0->m_len <
   3099  1.232    bouyer 				    (hlen + sizeof(struct tcphdr)))) {
   3100  1.232    bouyer 			/*
   3101  1.232    bouyer 			 * TCP/IP headers are not in the first mbuf; we need
   3102  1.232    bouyer 			 * to do this the slow and painful way.  Let's just
   3103  1.232    bouyer 			 * hope this doesn't happen very often.
   3104  1.232    bouyer 			 */
   3105  1.232    bouyer 			struct tcphdr th;
   3106  1.232    bouyer 
   3107  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   3108  1.232    bouyer 
   3109  1.232    bouyer 			m_copydata(m0, hlen, sizeof(th), &th);
   3110  1.232    bouyer 			if (v4) {
   3111  1.232    bouyer 				struct ip ip;
   3112  1.232    bouyer 
   3113  1.232    bouyer 				m_copydata(m0, offset, sizeof(ip), &ip);
   3114  1.232    bouyer 				ip.ip_len = 0;
   3115  1.232    bouyer 				m_copyback(m0,
   3116  1.232    bouyer 				    offset + offsetof(struct ip, ip_len),
   3117  1.232    bouyer 				    sizeof(ip.ip_len), &ip.ip_len);
   3118  1.232    bouyer 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   3119  1.232    bouyer 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   3120  1.232    bouyer 			} else {
   3121  1.232    bouyer 				struct ip6_hdr ip6;
   3122  1.232    bouyer 
   3123  1.232    bouyer 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   3124  1.232    bouyer 				ip6.ip6_plen = 0;
   3125  1.232    bouyer 				m_copyback(m0,
   3126  1.232    bouyer 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   3127  1.232    bouyer 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   3128  1.232    bouyer 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   3129  1.232    bouyer 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   3130  1.232    bouyer 			}
   3131  1.232    bouyer 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   3132  1.232    bouyer 			    sizeof(th.th_sum), &th.th_sum);
   3133  1.232    bouyer 
   3134  1.232    bouyer 			tcp_hlen = th.th_off << 2;
   3135  1.232    bouyer 		} else {
   3136  1.232    bouyer 			/*
   3137  1.232    bouyer 			 * TCP/IP headers are in the first mbuf; we can do
   3138  1.232    bouyer 			 * this the easy way.
   3139  1.232    bouyer 			 */
   3140  1.232    bouyer 			struct tcphdr *th;
   3141  1.232    bouyer 
   3142  1.232    bouyer 			if (v4) {
   3143  1.232    bouyer 				struct ip *ip =
   3144  1.232    bouyer 				    (void *)(mtod(m0, char *) + offset);
   3145  1.232    bouyer 				th = (void *)(mtod(m0, char *) + hlen);
   3146  1.232    bouyer 
   3147  1.232    bouyer 				ip->ip_len = 0;
   3148  1.232    bouyer 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   3149  1.232    bouyer 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   3150  1.232    bouyer 			} else {
   3151  1.232    bouyer 				struct ip6_hdr *ip6 =
   3152  1.232    bouyer 				    (void *)(mtod(m0, char *) + offset);
   3153  1.232    bouyer 				th = (void *)(mtod(m0, char *) + hlen);
   3154  1.232    bouyer 
   3155  1.232    bouyer 				ip6->ip6_plen = 0;
   3156  1.232    bouyer 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   3157  1.232    bouyer 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   3158  1.232    bouyer 			}
   3159  1.232    bouyer 			tcp_hlen = th->th_off << 2;
   3160  1.232    bouyer 		}
   3161  1.232    bouyer 		hlen += tcp_hlen;
   3162  1.232    bouyer 		*cmdlenp |= NQTX_CMD_TSE;
   3163  1.232    bouyer 
   3164  1.232    bouyer 		if (v4) {
   3165  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   3166  1.232    bouyer 			*fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
   3167  1.232    bouyer 		} else {
   3168  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   3169  1.232    bouyer 			*fieldsp |= NQTXD_FIELDS_TUXSM;
   3170  1.232    bouyer 		}
   3171  1.232    bouyer 		*fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
   3172  1.232    bouyer 		KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   3173  1.232    bouyer 		mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
   3174  1.232    bouyer 		KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
   3175  1.232    bouyer 		mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
   3176  1.232    bouyer 		KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
   3177  1.232    bouyer 	} else {
   3178  1.232    bouyer 		*fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
   3179  1.232    bouyer 		KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   3180  1.232    bouyer 	}
   3181  1.232    bouyer 
   3182  1.232    bouyer 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   3183  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_IXSM;
   3184  1.232    bouyer 		cmdc |= NQTXC_CMD_IP4;
   3185  1.232    bouyer 	}
   3186  1.232    bouyer 
   3187  1.232    bouyer 	if (m0->m_pkthdr.csum_flags &
   3188  1.232    bouyer 	    (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   3189  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   3190  1.232    bouyer 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   3191  1.232    bouyer 			cmdc |= NQTXC_CMD_TCP;
   3192  1.232    bouyer 		} else {
   3193  1.232    bouyer 			cmdc |= NQTXC_CMD_UDP;
   3194  1.232    bouyer 		}
   3195  1.232    bouyer 		cmdc |= NQTXC_CMD_IP4;
   3196  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   3197  1.232    bouyer 	}
   3198  1.232    bouyer 	if (m0->m_pkthdr.csum_flags &
   3199  1.232    bouyer 	    (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   3200  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   3201  1.232    bouyer 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   3202  1.232    bouyer 			cmdc |= NQTXC_CMD_TCP;
   3203  1.232    bouyer 		} else {
   3204  1.232    bouyer 			cmdc |= NQTXC_CMD_UDP;
   3205  1.232    bouyer 		}
   3206  1.232    bouyer 		cmdc |= NQTXC_CMD_IP6;
   3207  1.232    bouyer 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   3208  1.232    bouyer 	}
   3209  1.232    bouyer 
   3210  1.232    bouyer 	/* Fill in the context descriptor. */
   3211  1.232    bouyer 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_vl_len =
   3212  1.232    bouyer 	    htole32(vl_len);
   3213  1.232    bouyer 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_sn = 0;
   3214  1.246  christos 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_cmd =
   3215  1.232    bouyer 	    htole32(cmdc);
   3216  1.246  christos 	sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_mssidx =
   3217  1.232    bouyer 	    htole32(mssidx);
   3218  1.232    bouyer 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   3219  1.232    bouyer 	DPRINTF(WM_DEBUG_TX,
   3220  1.232    bouyer 	    ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
   3221  1.232    bouyer 	    sc->sc_txnext, 0, vl_len));
   3222  1.232    bouyer 	DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
   3223  1.232    bouyer 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   3224  1.232    bouyer 	txs->txs_ndesc++;
   3225  1.232    bouyer 	return 0;
   3226  1.232    bouyer }
   3227  1.232    bouyer 
   3228  1.232    bouyer /*
   3229  1.232    bouyer  * wm_nq_start:		[ifnet interface function]
   3230  1.232    bouyer  *
   3231  1.232    bouyer  *	Start packet transmission on the interface for NEWQUEUE devices
   3232  1.232    bouyer  */
   3233  1.232    bouyer static void
   3234  1.232    bouyer wm_nq_start(struct ifnet *ifp)
   3235  1.232    bouyer {
   3236  1.232    bouyer 	struct wm_softc *sc = ifp->if_softc;
   3237  1.272     ozaki 
   3238  1.272     ozaki 	WM_LOCK(sc);
   3239  1.272     ozaki 	if (!sc->sc_stopping)
   3240  1.272     ozaki 		wm_nq_start_locked(ifp);
   3241  1.272     ozaki 	WM_UNLOCK(sc);
   3242  1.272     ozaki }
   3243  1.272     ozaki 
   3244  1.272     ozaki static void
   3245  1.272     ozaki wm_nq_start_locked(struct ifnet *ifp)
   3246  1.272     ozaki {
   3247  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   3248  1.232    bouyer 	struct mbuf *m0;
   3249  1.232    bouyer 	struct m_tag *mtag;
   3250  1.232    bouyer 	struct wm_txsoft *txs;
   3251  1.232    bouyer 	bus_dmamap_t dmamap;
   3252  1.232    bouyer 	int error, nexttx, lasttx = -1, seg, segs_needed;
   3253  1.232    bouyer 	bool do_csum, sent;
   3254  1.232    bouyer 
   3255  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   3256  1.272     ozaki 
   3257  1.232    bouyer 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   3258  1.232    bouyer 		return;
   3259  1.232    bouyer 
   3260  1.232    bouyer 	sent = false;
   3261  1.232    bouyer 
   3262  1.232    bouyer 	/*
   3263  1.232    bouyer 	 * Loop through the send queue, setting up transmit descriptors
   3264  1.232    bouyer 	 * until we drain the queue, or use up all available transmit
   3265  1.232    bouyer 	 * descriptors.
   3266  1.232    bouyer 	 */
   3267  1.232    bouyer 	for (;;) {
   3268  1.272     ozaki 		m0 = NULL;
   3269  1.232    bouyer 
   3270  1.232    bouyer 		/* Get a work queue entry. */
   3271  1.232    bouyer 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   3272  1.232    bouyer 			wm_txintr(sc);
   3273  1.232    bouyer 			if (sc->sc_txsfree == 0) {
   3274  1.232    bouyer 				DPRINTF(WM_DEBUG_TX,
   3275  1.232    bouyer 				    ("%s: TX: no free job descriptors\n",
   3276  1.232    bouyer 					device_xname(sc->sc_dev)));
   3277  1.232    bouyer 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   3278  1.232    bouyer 				break;
   3279  1.232    bouyer 			}
   3280  1.232    bouyer 		}
   3281  1.232    bouyer 
   3282  1.272     ozaki 		/* Grab a packet off the queue. */
   3283  1.272     ozaki 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   3284  1.272     ozaki 		if (m0 == NULL)
   3285  1.272     ozaki 			break;
   3286  1.272     ozaki 
   3287  1.272     ozaki 		DPRINTF(WM_DEBUG_TX,
   3288  1.272     ozaki 		    ("%s: TX: have packet to transmit: %p\n",
   3289  1.272     ozaki 		    device_xname(sc->sc_dev), m0));
   3290  1.272     ozaki 
   3291  1.232    bouyer 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   3292  1.232    bouyer 		dmamap = txs->txs_dmamap;
   3293  1.232    bouyer 
   3294  1.232    bouyer 		/*
   3295  1.232    bouyer 		 * Load the DMA map.  If this fails, the packet either
   3296  1.232    bouyer 		 * didn't fit in the allotted number of segments, or we
   3297  1.232    bouyer 		 * were short on resources.  For the too-many-segments
   3298  1.232    bouyer 		 * case, we simply report an error and drop the packet,
   3299  1.232    bouyer 		 * since we can't sanely copy a jumbo packet to a single
   3300  1.232    bouyer 		 * buffer.
   3301  1.232    bouyer 		 */
   3302  1.232    bouyer 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   3303  1.232    bouyer 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   3304  1.232    bouyer 		if (error) {
   3305  1.232    bouyer 			if (error == EFBIG) {
   3306  1.232    bouyer 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   3307  1.232    bouyer 				log(LOG_ERR, "%s: Tx packet consumes too many "
   3308  1.232    bouyer 				    "DMA segments, dropping...\n",
   3309  1.232    bouyer 				    device_xname(sc->sc_dev));
   3310  1.232    bouyer 				wm_dump_mbuf_chain(sc, m0);
   3311  1.232    bouyer 				m_freem(m0);
   3312  1.232    bouyer 				continue;
   3313  1.232    bouyer 			}
   3314  1.232    bouyer 			/*
   3315  1.232    bouyer 			 * Short on resources, just stop for now.
   3316  1.232    bouyer 			 */
   3317  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3318  1.232    bouyer 			    ("%s: TX: dmamap load failed: %d\n",
   3319  1.232    bouyer 			    device_xname(sc->sc_dev), error));
   3320  1.232    bouyer 			break;
   3321  1.232    bouyer 		}
   3322  1.232    bouyer 
   3323  1.232    bouyer 		segs_needed = dmamap->dm_nsegs;
   3324  1.232    bouyer 
   3325  1.232    bouyer 		/*
   3326  1.232    bouyer 		 * Ensure we have enough descriptors free to describe
   3327  1.232    bouyer 		 * the packet.  Note, we always reserve one descriptor
   3328  1.232    bouyer 		 * at the end of the ring due to the semantics of the
   3329  1.232    bouyer 		 * TDT register, plus one more in the event we need
   3330  1.232    bouyer 		 * to load offload context.
   3331  1.232    bouyer 		 */
   3332  1.232    bouyer 		if (segs_needed > sc->sc_txfree - 2) {
   3333  1.232    bouyer 			/*
   3334  1.232    bouyer 			 * Not enough free descriptors to transmit this
   3335  1.232    bouyer 			 * packet.  We haven't committed anything yet,
   3336  1.232    bouyer 			 * so just unload the DMA map, put the packet
   3337  1.232    bouyer 			 * pack on the queue, and punt.  Notify the upper
   3338  1.232    bouyer 			 * layer that there are no more slots left.
   3339  1.232    bouyer 			 */
   3340  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3341  1.232    bouyer 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   3342  1.232    bouyer 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   3343  1.232    bouyer 			    segs_needed, sc->sc_txfree - 1));
   3344  1.232    bouyer 			ifp->if_flags |= IFF_OACTIVE;
   3345  1.232    bouyer 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   3346  1.232    bouyer 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   3347  1.232    bouyer 			break;
   3348  1.232    bouyer 		}
   3349  1.232    bouyer 
   3350  1.232    bouyer 		/*
   3351  1.232    bouyer 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   3352  1.232    bouyer 		 */
   3353  1.232    bouyer 
   3354  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3355  1.232    bouyer 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   3356  1.232    bouyer 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   3357  1.232    bouyer 
   3358  1.232    bouyer 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   3359  1.232    bouyer 
   3360  1.232    bouyer 		/*
   3361  1.232    bouyer 		 * Store a pointer to the packet so that we can free it
   3362  1.232    bouyer 		 * later.
   3363  1.232    bouyer 		 *
   3364  1.232    bouyer 		 * Initially, we consider the number of descriptors the
   3365  1.232    bouyer 		 * packet uses the number of DMA segments.  This may be
   3366  1.232    bouyer 		 * incremented by 1 if we do checksum offload (a descriptor
   3367  1.232    bouyer 		 * is used to set the checksum context).
   3368  1.232    bouyer 		 */
   3369  1.232    bouyer 		txs->txs_mbuf = m0;
   3370  1.232    bouyer 		txs->txs_firstdesc = sc->sc_txnext;
   3371  1.232    bouyer 		txs->txs_ndesc = segs_needed;
   3372  1.232    bouyer 
   3373  1.232    bouyer 		/* Set up offload parameters for this packet. */
   3374  1.234      matt 		uint32_t cmdlen, fields, dcmdlen;
   3375  1.232    bouyer 		if (m0->m_pkthdr.csum_flags &
   3376  1.232    bouyer 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   3377  1.232    bouyer 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   3378  1.232    bouyer 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   3379  1.232    bouyer 			if (wm_nq_tx_offload(sc, txs, &cmdlen, &fields,
   3380  1.232    bouyer 			    &do_csum) != 0) {
   3381  1.232    bouyer 				/* Error message already displayed. */
   3382  1.232    bouyer 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   3383  1.232    bouyer 				continue;
   3384  1.232    bouyer 			}
   3385  1.232    bouyer 		} else {
   3386  1.232    bouyer 			do_csum = false;
   3387  1.234      matt 			cmdlen = 0;
   3388  1.234      matt 			fields = 0;
   3389  1.232    bouyer 		}
   3390  1.232    bouyer 
   3391  1.232    bouyer 		/* Sync the DMA map. */
   3392  1.232    bouyer 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   3393  1.232    bouyer 		    BUS_DMASYNC_PREWRITE);
   3394  1.232    bouyer 
   3395  1.232    bouyer 		/*
   3396  1.232    bouyer 		 * Initialize the first transmit descriptor.
   3397  1.232    bouyer 		 */
   3398  1.232    bouyer 		nexttx = sc->sc_txnext;
   3399  1.232    bouyer 		if (!do_csum) {
   3400  1.232    bouyer 			/* setup a legacy descriptor */
   3401  1.232    bouyer 			wm_set_dma_addr(
   3402  1.232    bouyer 			    &sc->sc_txdescs[nexttx].wtx_addr,
   3403  1.232    bouyer 			    dmamap->dm_segs[0].ds_addr);
   3404  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_cmdlen =
   3405  1.232    bouyer 			    htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
   3406  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_fields.wtxu_status = 0;
   3407  1.232    bouyer 			sc->sc_txdescs[nexttx].wtx_fields.wtxu_options = 0;
   3408  1.232    bouyer 			if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
   3409  1.232    bouyer 			    NULL) {
   3410  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_cmdlen |=
   3411  1.232    bouyer 				    htole32(WTX_CMD_VLE);
   3412  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan =
   3413  1.232    bouyer 				    htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   3414  1.232    bouyer 			} else {
   3415  1.232    bouyer 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   3416  1.232    bouyer 			}
   3417  1.232    bouyer 			dcmdlen = 0;
   3418  1.232    bouyer 		} else {
   3419  1.232    bouyer 			/* setup an advanced data descriptor */
   3420  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
   3421  1.232    bouyer 			    htole64(dmamap->dm_segs[0].ds_addr);
   3422  1.232    bouyer 			KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
   3423  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
   3424  1.232    bouyer 			    htole32(dmamap->dm_segs[0].ds_len | cmdlen );
   3425  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields =
   3426  1.232    bouyer 			    htole32(fields);
   3427  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3428  1.236   msaitoh 			    ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
   3429  1.246  christos 			    device_xname(sc->sc_dev), nexttx,
   3430  1.236   msaitoh 			    (uint64_t)dmamap->dm_segs[0].ds_addr));
   3431  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3432  1.232    bouyer 			    ("\t 0x%08x%08x\n", fields,
   3433  1.232    bouyer 			    (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
   3434  1.232    bouyer 			dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
   3435  1.232    bouyer 		}
   3436  1.232    bouyer 
   3437  1.232    bouyer 		lasttx = nexttx;
   3438  1.232    bouyer 		nexttx = WM_NEXTTX(sc, nexttx);
   3439  1.232    bouyer 		/*
   3440  1.232    bouyer 		 * fill in the next descriptors. legacy or adcanced format
   3441  1.232    bouyer 		 * is the same here
   3442  1.232    bouyer 		 */
   3443  1.232    bouyer 		for (seg = 1; seg < dmamap->dm_nsegs;
   3444  1.232    bouyer 		    seg++, nexttx = WM_NEXTTX(sc, nexttx)) {
   3445  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
   3446  1.232    bouyer 			    htole64(dmamap->dm_segs[seg].ds_addr);
   3447  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
   3448  1.232    bouyer 			    htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
   3449  1.232    bouyer 			KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
   3450  1.232    bouyer 			sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields = 0;
   3451  1.232    bouyer 			lasttx = nexttx;
   3452  1.232    bouyer 
   3453  1.232    bouyer 			DPRINTF(WM_DEBUG_TX,
   3454  1.236   msaitoh 			    ("%s: TX: desc %d: %#" PRIx64 ", "
   3455  1.232    bouyer 			     "len %#04zx\n",
   3456  1.232    bouyer 			    device_xname(sc->sc_dev), nexttx,
   3457  1.236   msaitoh 			    (uint64_t)dmamap->dm_segs[seg].ds_addr,
   3458  1.232    bouyer 			    dmamap->dm_segs[seg].ds_len));
   3459  1.232    bouyer 		}
   3460  1.232    bouyer 
   3461  1.232    bouyer 		KASSERT(lasttx != -1);
   3462  1.232    bouyer 
   3463  1.232    bouyer 		/*
   3464  1.232    bouyer 		 * Set up the command byte on the last descriptor of
   3465  1.232    bouyer 		 * the packet.  If we're in the interrupt delay window,
   3466  1.232    bouyer 		 * delay the interrupt.
   3467  1.232    bouyer 		 */
   3468  1.232    bouyer 		KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
   3469  1.232    bouyer 		    (NQTX_CMD_EOP | NQTX_CMD_RS));
   3470  1.232    bouyer 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   3471  1.232    bouyer 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   3472  1.232    bouyer 
   3473  1.232    bouyer 		txs->txs_lastdesc = lasttx;
   3474  1.232    bouyer 
   3475  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3476  1.232    bouyer 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   3477  1.232    bouyer 		    device_xname(sc->sc_dev),
   3478  1.232    bouyer 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   3479  1.232    bouyer 
   3480  1.232    bouyer 		/* Sync the descriptors we're using. */
   3481  1.232    bouyer 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   3482  1.232    bouyer 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3483  1.232    bouyer 
   3484  1.232    bouyer 		/* Give the packet to the chip. */
   3485  1.232    bouyer 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   3486  1.232    bouyer 		sent = true;
   3487  1.232    bouyer 
   3488  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3489  1.232    bouyer 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   3490  1.232    bouyer 
   3491  1.232    bouyer 		DPRINTF(WM_DEBUG_TX,
   3492  1.232    bouyer 		    ("%s: TX: finished transmitting packet, job %d\n",
   3493  1.232    bouyer 		    device_xname(sc->sc_dev), sc->sc_txsnext));
   3494  1.232    bouyer 
   3495  1.232    bouyer 		/* Advance the tx pointer. */
   3496  1.232    bouyer 		sc->sc_txfree -= txs->txs_ndesc;
   3497  1.232    bouyer 		sc->sc_txnext = nexttx;
   3498  1.232    bouyer 
   3499  1.232    bouyer 		sc->sc_txsfree--;
   3500  1.232    bouyer 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   3501  1.232    bouyer 
   3502  1.232    bouyer 		/* Pass the packet to any BPF listeners. */
   3503  1.232    bouyer 		bpf_mtap(ifp, m0);
   3504  1.232    bouyer 	}
   3505  1.232    bouyer 
   3506  1.272     ozaki 	if (m0 != NULL) {
   3507  1.272     ozaki 		ifp->if_flags |= IFF_OACTIVE;
   3508  1.272     ozaki 		WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   3509  1.272     ozaki 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n", __func__));
   3510  1.272     ozaki 		m_freem(m0);
   3511  1.272     ozaki 	}
   3512  1.272     ozaki 
   3513  1.232    bouyer 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   3514  1.232    bouyer 		/* No more slots; notify upper layer. */
   3515  1.232    bouyer 		ifp->if_flags |= IFF_OACTIVE;
   3516  1.232    bouyer 	}
   3517  1.232    bouyer 
   3518  1.232    bouyer 	if (sent) {
   3519  1.232    bouyer 		/* Set a watchdog timer in case the chip flakes out. */
   3520  1.232    bouyer 		ifp->if_timer = 5;
   3521  1.232    bouyer 	}
   3522  1.232    bouyer }
   3523  1.232    bouyer 
   3524  1.232    bouyer /*
   3525    1.1   thorpej  * wm_watchdog:		[ifnet interface function]
   3526    1.1   thorpej  *
   3527    1.1   thorpej  *	Watchdog timer handler.
   3528    1.1   thorpej  */
   3529   1.47   thorpej static void
   3530    1.1   thorpej wm_watchdog(struct ifnet *ifp)
   3531    1.1   thorpej {
   3532    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3533    1.1   thorpej 
   3534    1.1   thorpej 	/*
   3535    1.1   thorpej 	 * Since we're using delayed interrupts, sweep up
   3536    1.1   thorpej 	 * before we report an error.
   3537    1.1   thorpej 	 */
   3538  1.272     ozaki 	WM_LOCK(sc);
   3539    1.1   thorpej 	wm_txintr(sc);
   3540  1.272     ozaki 	WM_UNLOCK(sc);
   3541    1.1   thorpej 
   3542   1.75   thorpej 	if (sc->sc_txfree != WM_NTXDESC(sc)) {
   3543  1.232    bouyer #ifdef WM_DEBUG
   3544  1.232    bouyer 		int i, j;
   3545  1.232    bouyer 		struct wm_txsoft *txs;
   3546  1.232    bouyer #endif
   3547   1.84   thorpej 		log(LOG_ERR,
   3548   1.84   thorpej 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   3549  1.160  christos 		    device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
   3550    1.2   thorpej 		    sc->sc_txnext);
   3551    1.1   thorpej 		ifp->if_oerrors++;
   3552  1.232    bouyer #ifdef WM_DEBUG
   3553  1.232    bouyer 		for (i = sc->sc_txsdirty; i != sc->sc_txsnext ;
   3554  1.232    bouyer 		    i = WM_NEXTTXS(sc, i)) {
   3555  1.232    bouyer 		    txs = &sc->sc_txsoft[i];
   3556  1.232    bouyer 		    printf("txs %d tx %d -> %d\n",
   3557  1.232    bouyer 			i, txs->txs_firstdesc, txs->txs_lastdesc);
   3558  1.232    bouyer 		    for (j = txs->txs_firstdesc; ;
   3559  1.232    bouyer 			j = WM_NEXTTX(sc, j)) {
   3560  1.232    bouyer 			printf("\tdesc %d: 0x%" PRIx64 "\n", j,
   3561  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_addr);
   3562  1.232    bouyer 			printf("\t %#08x%08x\n",
   3563  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_fields,
   3564  1.232    bouyer 			    sc->sc_nq_txdescs[j].nqtx_data.nqtxd_cmdlen);
   3565  1.232    bouyer 			if (j == txs->txs_lastdesc)
   3566  1.232    bouyer 				break;
   3567  1.232    bouyer 			}
   3568  1.232    bouyer 		}
   3569  1.232    bouyer #endif
   3570    1.1   thorpej 		/* Reset the interface. */
   3571    1.1   thorpej 		(void) wm_init(ifp);
   3572    1.1   thorpej 	}
   3573    1.1   thorpej 
   3574    1.1   thorpej 	/* Try to get more packets going. */
   3575  1.232    bouyer 	ifp->if_start(ifp);
   3576    1.1   thorpej }
   3577    1.1   thorpej 
   3578  1.213   msaitoh static int
   3579  1.213   msaitoh wm_ifflags_cb(struct ethercom *ec)
   3580  1.213   msaitoh {
   3581  1.213   msaitoh 	struct ifnet *ifp = &ec->ec_if;
   3582  1.213   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   3583  1.213   msaitoh 	int change = ifp->if_flags ^ sc->sc_if_flags;
   3584  1.272     ozaki 	int rc = 0;
   3585  1.272     ozaki 
   3586  1.272     ozaki 	WM_LOCK(sc);
   3587  1.213   msaitoh 
   3588  1.217    dyoung 	if (change != 0)
   3589  1.217    dyoung 		sc->sc_if_flags = ifp->if_flags;
   3590  1.217    dyoung 
   3591  1.272     ozaki 	if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0) {
   3592  1.272     ozaki 		rc = ENETRESET;
   3593  1.272     ozaki 		goto out;
   3594  1.272     ozaki 	}
   3595  1.213   msaitoh 
   3596  1.217    dyoung 	if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
   3597  1.217    dyoung 		wm_set_filter(sc);
   3598  1.217    dyoung 
   3599  1.217    dyoung 	wm_set_vlan(sc);
   3600  1.213   msaitoh 
   3601  1.272     ozaki out:
   3602  1.272     ozaki 	WM_UNLOCK(sc);
   3603  1.272     ozaki 
   3604  1.272     ozaki 	return rc;
   3605  1.213   msaitoh }
   3606  1.213   msaitoh 
   3607    1.1   thorpej /*
   3608    1.1   thorpej  * wm_ioctl:		[ifnet interface function]
   3609    1.1   thorpej  *
   3610    1.1   thorpej  *	Handle control requests from the operator.
   3611    1.1   thorpej  */
   3612   1.47   thorpej static int
   3613  1.135  christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3614    1.1   thorpej {
   3615    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3616    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *) data;
   3617  1.175    darran 	struct ifaddr *ifa = (struct ifaddr *)data;
   3618  1.175    darran 	struct sockaddr_dl *sdl;
   3619  1.213   msaitoh 	int s, error;
   3620    1.1   thorpej 
   3621  1.272     ozaki #ifndef WM_MPSAFE
   3622    1.1   thorpej 	s = splnet();
   3623  1.272     ozaki #endif
   3624  1.272     ozaki 	WM_LOCK(sc);
   3625    1.1   thorpej 
   3626    1.1   thorpej 	switch (cmd) {
   3627    1.1   thorpej 	case SIOCSIFMEDIA:
   3628    1.1   thorpej 	case SIOCGIFMEDIA:
   3629   1.71   thorpej 		/* Flow control requires full-duplex mode. */
   3630   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   3631   1.71   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   3632   1.71   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   3633   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   3634   1.71   thorpej 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   3635   1.71   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   3636   1.71   thorpej 				ifr->ifr_media |=
   3637   1.71   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   3638   1.71   thorpej 			}
   3639   1.71   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   3640   1.71   thorpej 		}
   3641    1.1   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   3642    1.1   thorpej 		break;
   3643  1.175    darran 	case SIOCINITIFADDR:
   3644  1.175    darran 		if (ifa->ifa_addr->sa_family == AF_LINK) {
   3645  1.175    darran 			sdl = satosdl(ifp->if_dl->ifa_addr);
   3646  1.198   msaitoh 			(void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
   3647  1.198   msaitoh 			    LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
   3648  1.175    darran 			/* unicast address is first multicast entry */
   3649  1.175    darran 			wm_set_filter(sc);
   3650  1.175    darran 			error = 0;
   3651  1.175    darran 			break;
   3652  1.175    darran 		}
   3653  1.220    dyoung 		/*FALLTHROUGH*/
   3654    1.1   thorpej 	default:
   3655  1.272     ozaki 		WM_UNLOCK(sc);
   3656  1.272     ozaki #ifdef WM_MPSAFE
   3657  1.272     ozaki 		s = splnet();
   3658  1.272     ozaki #endif
   3659  1.272     ozaki 		/* It may call wm_start, so unlock here */
   3660  1.272     ozaki 		error = ether_ioctl(ifp, cmd, data);
   3661  1.272     ozaki #ifdef WM_MPSAFE
   3662  1.272     ozaki 		splx(s);
   3663  1.272     ozaki #endif
   3664  1.272     ozaki 		WM_LOCK(sc);
   3665  1.272     ozaki 
   3666  1.272     ozaki 		if (error != ENETRESET)
   3667  1.154    dyoung 			break;
   3668  1.154    dyoung 
   3669  1.154    dyoung 		error = 0;
   3670  1.154    dyoung 
   3671  1.272     ozaki 		if (cmd == SIOCSIFCAP) {
   3672  1.272     ozaki 			WM_UNLOCK(sc);
   3673  1.154    dyoung 			error = (*ifp->if_init)(ifp);
   3674  1.272     ozaki 			WM_LOCK(sc);
   3675  1.272     ozaki 		} else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   3676  1.154    dyoung 			;
   3677  1.154    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
   3678    1.1   thorpej 			/*
   3679    1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   3680    1.1   thorpej 			 * accordingly.
   3681    1.1   thorpej 			 */
   3682  1.154    dyoung 			wm_set_filter(sc);
   3683    1.1   thorpej 		}
   3684    1.1   thorpej 		break;
   3685    1.1   thorpej 	}
   3686    1.1   thorpej 
   3687  1.272     ozaki 	WM_UNLOCK(sc);
   3688  1.272     ozaki 
   3689    1.1   thorpej 	/* Try to get more packets going. */
   3690  1.232    bouyer 	ifp->if_start(ifp);
   3691    1.1   thorpej 
   3692  1.272     ozaki #ifndef WM_MPSAFE
   3693    1.1   thorpej 	splx(s);
   3694  1.272     ozaki #endif
   3695  1.194   msaitoh 	return error;
   3696    1.1   thorpej }
   3697    1.1   thorpej 
   3698    1.1   thorpej /*
   3699    1.1   thorpej  * wm_intr:
   3700    1.1   thorpej  *
   3701    1.1   thorpej  *	Interrupt service routine.
   3702    1.1   thorpej  */
   3703   1.47   thorpej static int
   3704    1.1   thorpej wm_intr(void *arg)
   3705    1.1   thorpej {
   3706    1.1   thorpej 	struct wm_softc *sc = arg;
   3707    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3708    1.1   thorpej 	uint32_t icr;
   3709  1.108      yamt 	int handled = 0;
   3710    1.1   thorpej 
   3711  1.108      yamt 	while (1 /* CONSTCOND */) {
   3712    1.1   thorpej 		icr = CSR_READ(sc, WMREG_ICR);
   3713    1.1   thorpej 		if ((icr & sc->sc_icr) == 0)
   3714    1.1   thorpej 			break;
   3715  1.227       tls 		rnd_add_uint32(&sc->rnd_source, icr);
   3716    1.1   thorpej 
   3717  1.272     ozaki 		WM_LOCK(sc);
   3718  1.272     ozaki 
   3719  1.272     ozaki 		if (sc->sc_stopping) {
   3720  1.272     ozaki 			WM_UNLOCK(sc);
   3721  1.272     ozaki 			break;
   3722  1.272     ozaki 		}
   3723  1.272     ozaki 
   3724    1.1   thorpej 		handled = 1;
   3725    1.1   thorpej 
   3726   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   3727    1.1   thorpej 		if (icr & (ICR_RXDMT0|ICR_RXT0)) {
   3728    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3729    1.1   thorpej 			    ("%s: RX: got Rx intr 0x%08x\n",
   3730  1.160  christos 			    device_xname(sc->sc_dev),
   3731    1.1   thorpej 			    icr & (ICR_RXDMT0|ICR_RXT0)));
   3732    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxintr);
   3733    1.1   thorpej 		}
   3734   1.10   thorpej #endif
   3735   1.10   thorpej 		wm_rxintr(sc);
   3736    1.1   thorpej 
   3737   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   3738   1.10   thorpej 		if (icr & ICR_TXDW) {
   3739    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   3740   1.67   thorpej 			    ("%s: TX: got TXDW interrupt\n",
   3741  1.160  christos 			    device_xname(sc->sc_dev)));
   3742   1.10   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdw);
   3743   1.10   thorpej 		}
   3744    1.4   thorpej #endif
   3745   1.10   thorpej 		wm_txintr(sc);
   3746    1.1   thorpej 
   3747    1.1   thorpej 		if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
   3748    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   3749    1.1   thorpej 			wm_linkintr(sc, icr);
   3750    1.1   thorpej 		}
   3751    1.1   thorpej 
   3752  1.272     ozaki 		WM_UNLOCK(sc);
   3753  1.272     ozaki 
   3754    1.1   thorpej 		if (icr & ICR_RXO) {
   3755  1.108      yamt #if defined(WM_DEBUG)
   3756   1.84   thorpej 			log(LOG_WARNING, "%s: Receive overrun\n",
   3757  1.160  christos 			    device_xname(sc->sc_dev));
   3758  1.108      yamt #endif /* defined(WM_DEBUG) */
   3759    1.1   thorpej 		}
   3760    1.1   thorpej 	}
   3761    1.1   thorpej 
   3762    1.1   thorpej 	if (handled) {
   3763    1.1   thorpej 		/* Try to get more packets going. */
   3764  1.232    bouyer 		ifp->if_start(ifp);
   3765    1.1   thorpej 	}
   3766    1.1   thorpej 
   3767  1.194   msaitoh 	return handled;
   3768    1.1   thorpej }
   3769    1.1   thorpej 
   3770    1.1   thorpej /*
   3771    1.1   thorpej  * wm_txintr:
   3772    1.1   thorpej  *
   3773    1.1   thorpej  *	Helper; handle transmit interrupts.
   3774    1.1   thorpej  */
   3775   1.47   thorpej static void
   3776    1.1   thorpej wm_txintr(struct wm_softc *sc)
   3777    1.1   thorpej {
   3778    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3779    1.1   thorpej 	struct wm_txsoft *txs;
   3780    1.1   thorpej 	uint8_t status;
   3781    1.1   thorpej 	int i;
   3782    1.1   thorpej 
   3783  1.272     ozaki 	if (sc->sc_stopping)
   3784  1.272     ozaki 		return;
   3785  1.272     ozaki 
   3786    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   3787    1.1   thorpej 
   3788    1.1   thorpej 	/*
   3789    1.1   thorpej 	 * Go through the Tx list and free mbufs for those
   3790   1.16    simonb 	 * frames which have been transmitted.
   3791    1.1   thorpej 	 */
   3792   1.74      tron 	for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
   3793   1.74      tron 	     i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
   3794    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   3795    1.1   thorpej 
   3796    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   3797  1.160  christos 		    ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
   3798    1.1   thorpej 
   3799   1.80   thorpej 		WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   3800    1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3801    1.1   thorpej 
   3802   1.65   tsutsui 		status =
   3803   1.65   tsutsui 		    sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   3804   1.20   thorpej 		if ((status & WTX_ST_DD) == 0) {
   3805   1.20   thorpej 			WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3806   1.20   thorpej 			    BUS_DMASYNC_PREREAD);
   3807    1.1   thorpej 			break;
   3808   1.20   thorpej 		}
   3809    1.1   thorpej 
   3810    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   3811    1.1   thorpej 		    ("%s: TX: job %d done: descs %d..%d\n",
   3812  1.160  christos 		    device_xname(sc->sc_dev), i, txs->txs_firstdesc,
   3813    1.1   thorpej 		    txs->txs_lastdesc));
   3814    1.1   thorpej 
   3815    1.1   thorpej 		/*
   3816    1.1   thorpej 		 * XXX We should probably be using the statistics
   3817    1.1   thorpej 		 * XXX registers, but I don't know if they exist
   3818   1.11   thorpej 		 * XXX on chips before the i82544.
   3819    1.1   thorpej 		 */
   3820    1.1   thorpej 
   3821    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   3822    1.1   thorpej 		if (status & WTX_ST_TU)
   3823    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_tu);
   3824    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   3825    1.1   thorpej 
   3826    1.1   thorpej 		if (status & (WTX_ST_EC|WTX_ST_LC)) {
   3827    1.1   thorpej 			ifp->if_oerrors++;
   3828    1.1   thorpej 			if (status & WTX_ST_LC)
   3829   1.84   thorpej 				log(LOG_WARNING, "%s: late collision\n",
   3830  1.160  christos 				    device_xname(sc->sc_dev));
   3831    1.1   thorpej 			else if (status & WTX_ST_EC) {
   3832    1.1   thorpej 				ifp->if_collisions += 16;
   3833   1.84   thorpej 				log(LOG_WARNING, "%s: excessive collisions\n",
   3834  1.160  christos 				    device_xname(sc->sc_dev));
   3835    1.1   thorpej 			}
   3836    1.1   thorpej 		} else
   3837    1.1   thorpej 			ifp->if_opackets++;
   3838    1.1   thorpej 
   3839    1.4   thorpej 		sc->sc_txfree += txs->txs_ndesc;
   3840    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   3841    1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   3842    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3843    1.1   thorpej 		m_freem(txs->txs_mbuf);
   3844    1.1   thorpej 		txs->txs_mbuf = NULL;
   3845    1.1   thorpej 	}
   3846    1.1   thorpej 
   3847    1.1   thorpej 	/* Update the dirty transmit buffer pointer. */
   3848    1.1   thorpej 	sc->sc_txsdirty = i;
   3849    1.1   thorpej 	DPRINTF(WM_DEBUG_TX,
   3850  1.160  christos 	    ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
   3851    1.1   thorpej 
   3852    1.1   thorpej 	/*
   3853    1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   3854    1.1   thorpej 	 * timer.
   3855    1.1   thorpej 	 */
   3856   1.74      tron 	if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
   3857    1.1   thorpej 		ifp->if_timer = 0;
   3858    1.1   thorpej }
   3859    1.1   thorpej 
   3860    1.1   thorpej /*
   3861    1.1   thorpej  * wm_rxintr:
   3862    1.1   thorpej  *
   3863    1.1   thorpej  *	Helper; handle receive interrupts.
   3864    1.1   thorpej  */
   3865   1.47   thorpej static void
   3866    1.1   thorpej wm_rxintr(struct wm_softc *sc)
   3867    1.1   thorpej {
   3868    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3869    1.1   thorpej 	struct wm_rxsoft *rxs;
   3870    1.1   thorpej 	struct mbuf *m;
   3871    1.1   thorpej 	int i, len;
   3872    1.1   thorpej 	uint8_t status, errors;
   3873  1.171    darran 	uint16_t vlantag;
   3874    1.1   thorpej 
   3875    1.1   thorpej 	for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
   3876    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3877    1.1   thorpej 
   3878    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3879    1.1   thorpej 		    ("%s: RX: checking descriptor %d\n",
   3880  1.160  christos 		    device_xname(sc->sc_dev), i));
   3881    1.1   thorpej 
   3882    1.1   thorpej 		WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3883    1.1   thorpej 
   3884    1.1   thorpej 		status = sc->sc_rxdescs[i].wrx_status;
   3885    1.1   thorpej 		errors = sc->sc_rxdescs[i].wrx_errors;
   3886    1.1   thorpej 		len = le16toh(sc->sc_rxdescs[i].wrx_len);
   3887  1.171    darran 		vlantag = sc->sc_rxdescs[i].wrx_special;
   3888    1.1   thorpej 
   3889    1.1   thorpej 		if ((status & WRX_ST_DD) == 0) {
   3890    1.1   thorpej 			/*
   3891    1.1   thorpej 			 * We have processed all of the receive descriptors.
   3892    1.1   thorpej 			 */
   3893   1.20   thorpej 			WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   3894    1.1   thorpej 			break;
   3895    1.1   thorpej 		}
   3896    1.1   thorpej 
   3897    1.1   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   3898    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3899    1.1   thorpej 			    ("%s: RX: discarding contents of descriptor %d\n",
   3900  1.160  christos 			    device_xname(sc->sc_dev), i));
   3901    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3902    1.1   thorpej 			if (status & WRX_ST_EOP) {
   3903    1.1   thorpej 				/* Reset our state. */
   3904    1.1   thorpej 				DPRINTF(WM_DEBUG_RX,
   3905    1.1   thorpej 				    ("%s: RX: resetting rxdiscard -> 0\n",
   3906  1.160  christos 				    device_xname(sc->sc_dev)));
   3907    1.1   thorpej 				sc->sc_rxdiscard = 0;
   3908    1.1   thorpej 			}
   3909    1.1   thorpej 			continue;
   3910    1.1   thorpej 		}
   3911    1.1   thorpej 
   3912    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3913    1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   3914    1.1   thorpej 
   3915    1.1   thorpej 		m = rxs->rxs_mbuf;
   3916    1.1   thorpej 
   3917    1.1   thorpej 		/*
   3918  1.124  wrstuden 		 * Add a new receive buffer to the ring, unless of
   3919  1.124  wrstuden 		 * course the length is zero. Treat the latter as a
   3920  1.124  wrstuden 		 * failed mapping.
   3921    1.1   thorpej 		 */
   3922  1.124  wrstuden 		if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
   3923    1.1   thorpej 			/*
   3924    1.1   thorpej 			 * Failed, throw away what we've done so
   3925    1.1   thorpej 			 * far, and discard the rest of the packet.
   3926    1.1   thorpej 			 */
   3927    1.1   thorpej 			ifp->if_ierrors++;
   3928    1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3929    1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3930    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3931    1.1   thorpej 			if ((status & WRX_ST_EOP) == 0)
   3932    1.1   thorpej 				sc->sc_rxdiscard = 1;
   3933    1.1   thorpej 			if (sc->sc_rxhead != NULL)
   3934    1.1   thorpej 				m_freem(sc->sc_rxhead);
   3935    1.1   thorpej 			WM_RXCHAIN_RESET(sc);
   3936    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3937    1.1   thorpej 			    ("%s: RX: Rx buffer allocation failed, "
   3938  1.160  christos 			    "dropping packet%s\n", device_xname(sc->sc_dev),
   3939    1.1   thorpej 			    sc->sc_rxdiscard ? " (discard)" : ""));
   3940    1.1   thorpej 			continue;
   3941    1.1   thorpej 		}
   3942    1.1   thorpej 
   3943    1.1   thorpej 		m->m_len = len;
   3944  1.159    simonb 		sc->sc_rxlen += len;
   3945    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3946    1.1   thorpej 		    ("%s: RX: buffer at %p len %d\n",
   3947  1.160  christos 		    device_xname(sc->sc_dev), m->m_data, len));
   3948    1.1   thorpej 
   3949    1.1   thorpej 		/*
   3950    1.1   thorpej 		 * If this is not the end of the packet, keep
   3951    1.1   thorpej 		 * looking.
   3952    1.1   thorpej 		 */
   3953    1.1   thorpej 		if ((status & WRX_ST_EOP) == 0) {
   3954  1.159    simonb 			WM_RXCHAIN_LINK(sc, m);
   3955    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   3956    1.1   thorpej 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   3957  1.160  christos 			    device_xname(sc->sc_dev), sc->sc_rxlen));
   3958    1.1   thorpej 			continue;
   3959    1.1   thorpej 		}
   3960    1.1   thorpej 
   3961    1.1   thorpej 		/*
   3962   1.93   thorpej 		 * Okay, we have the entire packet now.  The chip is
   3963  1.247   msaitoh 		 * configured to include the FCS except I350 and I21[01]
   3964  1.228   msaitoh 		 * (not all chips can be configured to strip it),
   3965  1.228   msaitoh 		 * so we need to trim it.
   3966  1.159    simonb 		 * May need to adjust length of previous mbuf in the
   3967  1.159    simonb 		 * chain if the current mbuf is too short.
   3968  1.228   msaitoh 		 * For an eratta, the RCTL_SECRC bit in RCTL register
   3969  1.228   msaitoh 		 * is always set in I350, so we don't trim it.
   3970    1.1   thorpej 		 */
   3971  1.265   msaitoh 		if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
   3972  1.265   msaitoh 		    && (sc->sc_type != WM_T_I210)
   3973  1.247   msaitoh 		    && (sc->sc_type != WM_T_I211)) {
   3974  1.228   msaitoh 			if (m->m_len < ETHER_CRC_LEN) {
   3975  1.228   msaitoh 				sc->sc_rxtail->m_len
   3976  1.228   msaitoh 				    -= (ETHER_CRC_LEN - m->m_len);
   3977  1.228   msaitoh 				m->m_len = 0;
   3978  1.228   msaitoh 			} else
   3979  1.228   msaitoh 				m->m_len -= ETHER_CRC_LEN;
   3980  1.228   msaitoh 			len = sc->sc_rxlen - ETHER_CRC_LEN;
   3981  1.228   msaitoh 		} else
   3982  1.228   msaitoh 			len = sc->sc_rxlen;
   3983  1.159    simonb 
   3984  1.159    simonb 		WM_RXCHAIN_LINK(sc, m);
   3985   1.93   thorpej 
   3986    1.1   thorpej 		*sc->sc_rxtailp = NULL;
   3987    1.1   thorpej 		m = sc->sc_rxhead;
   3988    1.1   thorpej 
   3989    1.1   thorpej 		WM_RXCHAIN_RESET(sc);
   3990    1.1   thorpej 
   3991    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   3992    1.1   thorpej 		    ("%s: RX: have entire packet, len -> %d\n",
   3993  1.160  christos 		    device_xname(sc->sc_dev), len));
   3994    1.1   thorpej 
   3995    1.1   thorpej 		/*
   3996    1.1   thorpej 		 * If an error occurred, update stats and drop the packet.
   3997    1.1   thorpej 		 */
   3998    1.1   thorpej 		if (errors &
   3999    1.1   thorpej 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   4000    1.1   thorpej 			if (errors & WRX_ER_SE)
   4001   1.84   thorpej 				log(LOG_WARNING, "%s: symbol error\n",
   4002  1.160  christos 				    device_xname(sc->sc_dev));
   4003    1.1   thorpej 			else if (errors & WRX_ER_SEQ)
   4004   1.84   thorpej 				log(LOG_WARNING, "%s: receive sequence error\n",
   4005  1.160  christos 				    device_xname(sc->sc_dev));
   4006    1.1   thorpej 			else if (errors & WRX_ER_CE)
   4007   1.84   thorpej 				log(LOG_WARNING, "%s: CRC error\n",
   4008  1.160  christos 				    device_xname(sc->sc_dev));
   4009    1.1   thorpej 			m_freem(m);
   4010    1.1   thorpej 			continue;
   4011    1.1   thorpej 		}
   4012    1.1   thorpej 
   4013    1.1   thorpej 		/*
   4014    1.1   thorpej 		 * No errors.  Receive the packet.
   4015    1.1   thorpej 		 */
   4016    1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   4017    1.1   thorpej 		m->m_pkthdr.len = len;
   4018    1.1   thorpej 
   4019    1.1   thorpej 		/*
   4020    1.1   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   4021    1.1   thorpej 		 * for us.  Associate the tag with the packet.
   4022    1.1   thorpej 		 */
   4023  1.265   msaitoh 		/* XXXX should check for i350 and i354 */
   4024   1.94  jdolecek 		if ((status & WRX_ST_VP) != 0) {
   4025   1.94  jdolecek 			VLAN_INPUT_TAG(ifp, m,
   4026  1.171    darran 			    le16toh(vlantag),
   4027   1.94  jdolecek 			    continue);
   4028    1.1   thorpej 		}
   4029    1.1   thorpej 
   4030    1.1   thorpej 		/*
   4031    1.1   thorpej 		 * Set up checksum info for this packet.
   4032    1.1   thorpej 		 */
   4033  1.106      yamt 		if ((status & WRX_ST_IXSM) == 0) {
   4034  1.106      yamt 			if (status & WRX_ST_IPCS) {
   4035  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
   4036  1.106      yamt 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   4037  1.106      yamt 				if (errors & WRX_ER_IPE)
   4038  1.106      yamt 					m->m_pkthdr.csum_flags |=
   4039  1.106      yamt 					    M_CSUM_IPv4_BAD;
   4040  1.106      yamt 			}
   4041  1.106      yamt 			if (status & WRX_ST_TCPCS) {
   4042  1.106      yamt 				/*
   4043  1.106      yamt 				 * Note: we don't know if this was TCP or UDP,
   4044  1.106      yamt 				 * so we just set both bits, and expect the
   4045  1.106      yamt 				 * upper layers to deal.
   4046  1.106      yamt 				 */
   4047  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
   4048  1.106      yamt 				m->m_pkthdr.csum_flags |=
   4049  1.130      yamt 				    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   4050  1.130      yamt 				    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   4051  1.106      yamt 				if (errors & WRX_ER_TCPE)
   4052  1.106      yamt 					m->m_pkthdr.csum_flags |=
   4053  1.106      yamt 					    M_CSUM_TCP_UDP_BAD;
   4054  1.106      yamt 			}
   4055    1.1   thorpej 		}
   4056    1.1   thorpej 
   4057    1.1   thorpej 		ifp->if_ipackets++;
   4058    1.1   thorpej 
   4059  1.272     ozaki 		WM_UNLOCK(sc);
   4060  1.272     ozaki 
   4061    1.1   thorpej 		/* Pass this up to any BPF listeners. */
   4062  1.206     joerg 		bpf_mtap(ifp, m);
   4063    1.1   thorpej 
   4064    1.1   thorpej 		/* Pass it on. */
   4065    1.1   thorpej 		(*ifp->if_input)(ifp, m);
   4066  1.272     ozaki 
   4067  1.272     ozaki 		WM_LOCK(sc);
   4068  1.272     ozaki 
   4069  1.272     ozaki 		if (sc->sc_stopping)
   4070  1.272     ozaki 			break;
   4071    1.1   thorpej 	}
   4072    1.1   thorpej 
   4073    1.1   thorpej 	/* Update the receive pointer. */
   4074    1.1   thorpej 	sc->sc_rxptr = i;
   4075    1.1   thorpej 
   4076    1.1   thorpej 	DPRINTF(WM_DEBUG_RX,
   4077  1.160  christos 	    ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
   4078    1.1   thorpej }
   4079    1.1   thorpej 
   4080    1.1   thorpej /*
   4081  1.192   msaitoh  * wm_linkintr_gmii:
   4082    1.1   thorpej  *
   4083  1.192   msaitoh  *	Helper; handle link interrupts for GMII.
   4084    1.1   thorpej  */
   4085   1.47   thorpej static void
   4086  1.192   msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
   4087    1.1   thorpej {
   4088    1.1   thorpej 
   4089  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   4090  1.272     ozaki 
   4091  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   4092  1.173   msaitoh 		__func__));
   4093  1.170   msaitoh 
   4094  1.192   msaitoh 	if (icr & ICR_LSC) {
   4095  1.192   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   4096  1.254   msaitoh 		    ("%s: LINK: LSC -> mii_pollstat\n",
   4097  1.192   msaitoh 			device_xname(sc->sc_dev)));
   4098  1.254   msaitoh 		mii_pollstat(&sc->sc_mii);
   4099  1.192   msaitoh 		if (sc->sc_type == WM_T_82543) {
   4100  1.192   msaitoh 			int miistatus, active;
   4101  1.192   msaitoh 
   4102  1.192   msaitoh 			/*
   4103  1.192   msaitoh 			 * With 82543, we need to force speed and
   4104  1.192   msaitoh 			 * duplex on the MAC equal to what the PHY
   4105  1.192   msaitoh 			 * speed and duplex configuration is.
   4106  1.192   msaitoh 			 */
   4107  1.192   msaitoh 			miistatus = sc->sc_mii.mii_media_status;
   4108  1.170   msaitoh 
   4109  1.192   msaitoh 			if (miistatus & IFM_ACTIVE) {
   4110  1.192   msaitoh 				active = sc->sc_mii.mii_media_active;
   4111  1.192   msaitoh 				sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   4112  1.192   msaitoh 				switch (IFM_SUBTYPE(active)) {
   4113  1.192   msaitoh 				case IFM_10_T:
   4114  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_10;
   4115  1.192   msaitoh 					break;
   4116  1.192   msaitoh 				case IFM_100_TX:
   4117  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_100;
   4118  1.192   msaitoh 					break;
   4119  1.192   msaitoh 				case IFM_1000_T:
   4120  1.192   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_1000;
   4121  1.192   msaitoh 					break;
   4122  1.192   msaitoh 				default:
   4123  1.192   msaitoh 					/*
   4124  1.192   msaitoh 					 * fiber?
   4125  1.192   msaitoh 					 * Shoud not enter here.
   4126  1.192   msaitoh 					 */
   4127  1.192   msaitoh 					printf("unknown media (%x)\n",
   4128  1.192   msaitoh 					    active);
   4129  1.192   msaitoh 					break;
   4130  1.170   msaitoh 				}
   4131  1.192   msaitoh 				if (active & IFM_FDX)
   4132  1.192   msaitoh 					sc->sc_ctrl |= CTRL_FD;
   4133  1.192   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4134  1.192   msaitoh 			}
   4135  1.202   msaitoh 		} else if ((sc->sc_type == WM_T_ICH8)
   4136  1.202   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3)) {
   4137  1.202   msaitoh 			wm_kmrn_lock_loss_workaround_ich8lan(sc);
   4138  1.192   msaitoh 		} else if (sc->sc_type == WM_T_PCH) {
   4139  1.192   msaitoh 			wm_k1_gig_workaround_hv(sc,
   4140  1.192   msaitoh 			    ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
   4141  1.192   msaitoh 		}
   4142  1.192   msaitoh 
   4143  1.192   msaitoh 		if ((sc->sc_phytype == WMPHY_82578)
   4144  1.192   msaitoh 		    && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
   4145  1.192   msaitoh 			== IFM_1000_T)) {
   4146  1.192   msaitoh 
   4147  1.192   msaitoh 			if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
   4148  1.192   msaitoh 				delay(200*1000); /* XXX too big */
   4149  1.192   msaitoh 
   4150  1.192   msaitoh 				/* Link stall fix for link up */
   4151  1.192   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   4152  1.192   msaitoh 				    HV_MUX_DATA_CTRL,
   4153  1.192   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC
   4154  1.192   msaitoh 				    | HV_MUX_DATA_CTRL_FORCE_SPEED);
   4155  1.192   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   4156  1.192   msaitoh 				    HV_MUX_DATA_CTRL,
   4157  1.192   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC);
   4158  1.170   msaitoh 			}
   4159    1.1   thorpej 		}
   4160  1.192   msaitoh 	} else if (icr & ICR_RXSEQ) {
   4161  1.192   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   4162  1.192   msaitoh 		    ("%s: LINK Receive sequence error\n",
   4163  1.192   msaitoh 			device_xname(sc->sc_dev)));
   4164    1.1   thorpej 	}
   4165  1.192   msaitoh }
   4166  1.192   msaitoh 
   4167  1.192   msaitoh /*
   4168  1.192   msaitoh  * wm_linkintr_tbi:
   4169  1.192   msaitoh  *
   4170  1.192   msaitoh  *	Helper; handle link interrupts for TBI mode.
   4171  1.192   msaitoh  */
   4172  1.192   msaitoh static void
   4173  1.192   msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
   4174  1.192   msaitoh {
   4175  1.192   msaitoh 	uint32_t status;
   4176  1.192   msaitoh 
   4177  1.192   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   4178  1.192   msaitoh 		__func__));
   4179    1.1   thorpej 
   4180  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   4181    1.1   thorpej 	if (icr & ICR_LSC) {
   4182    1.1   thorpej 		if (status & STATUS_LU) {
   4183    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   4184  1.160  christos 			    device_xname(sc->sc_dev),
   4185    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   4186  1.173   msaitoh 			/*
   4187  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   4188  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   4189  1.173   msaitoh 			 */
   4190  1.198   msaitoh 
   4191  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4192    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   4193   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   4194    1.1   thorpej 			if (status & STATUS_FD)
   4195    1.1   thorpej 				sc->sc_tctl |=
   4196    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4197    1.1   thorpej 			else
   4198    1.1   thorpej 				sc->sc_tctl |=
   4199    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   4200  1.173   msaitoh 			if (sc->sc_ctrl & CTRL_TFCE)
   4201   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   4202    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4203   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   4204   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   4205   1.71   thorpej 				      sc->sc_fcrtl);
   4206    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   4207    1.1   thorpej 		} else {
   4208    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   4209  1.161    cegger 			    device_xname(sc->sc_dev)));
   4210    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   4211    1.1   thorpej 		}
   4212    1.1   thorpej 		wm_tbi_set_linkled(sc);
   4213  1.173   msaitoh 	} else if (icr & ICR_RXCFG) {
   4214  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
   4215  1.173   msaitoh 		    device_xname(sc->sc_dev)));
   4216  1.173   msaitoh 		sc->sc_tbi_nrxcfg++;
   4217  1.173   msaitoh 		wm_check_for_link(sc);
   4218    1.1   thorpej 	} else if (icr & ICR_RXSEQ) {
   4219    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4220    1.1   thorpej 		    ("%s: LINK: Receive sequence error\n",
   4221  1.160  christos 		    device_xname(sc->sc_dev)));
   4222    1.1   thorpej 	}
   4223    1.1   thorpej }
   4224    1.1   thorpej 
   4225    1.1   thorpej /*
   4226  1.192   msaitoh  * wm_linkintr:
   4227  1.192   msaitoh  *
   4228  1.192   msaitoh  *	Helper; handle link interrupts.
   4229  1.192   msaitoh  */
   4230  1.192   msaitoh static void
   4231  1.192   msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
   4232  1.192   msaitoh {
   4233  1.192   msaitoh 
   4234  1.192   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   4235  1.192   msaitoh 		wm_linkintr_gmii(sc, icr);
   4236  1.192   msaitoh 	else
   4237  1.192   msaitoh 		wm_linkintr_tbi(sc, icr);
   4238  1.192   msaitoh }
   4239  1.192   msaitoh 
   4240  1.192   msaitoh /*
   4241    1.1   thorpej  * wm_tick:
   4242    1.1   thorpej  *
   4243    1.1   thorpej  *	One second timer, used to check link status, sweep up
   4244    1.1   thorpej  *	completed transmit jobs, etc.
   4245    1.1   thorpej  */
   4246   1.47   thorpej static void
   4247    1.1   thorpej wm_tick(void *arg)
   4248    1.1   thorpej {
   4249    1.1   thorpej 	struct wm_softc *sc = arg;
   4250  1.127    bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4251  1.272     ozaki #ifndef WM_MPSAFE
   4252    1.1   thorpej 	int s;
   4253    1.1   thorpej 
   4254    1.1   thorpej 	s = splnet();
   4255  1.272     ozaki #endif
   4256  1.272     ozaki 
   4257  1.272     ozaki 	WM_LOCK(sc);
   4258  1.272     ozaki 
   4259  1.272     ozaki 	if (sc->sc_stopping)
   4260  1.272     ozaki 		goto out;
   4261    1.1   thorpej 
   4262   1.71   thorpej 	if (sc->sc_type >= WM_T_82542_2_1) {
   4263   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   4264   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   4265   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   4266   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   4267   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   4268   1.71   thorpej 	}
   4269   1.71   thorpej 
   4270  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4271  1.196   msaitoh 	ifp->if_ierrors += 0ULL + /* ensure quad_t */
   4272  1.196   msaitoh 	    + CSR_READ(sc, WMREG_CRCERRS)
   4273  1.196   msaitoh 	    + CSR_READ(sc, WMREG_ALGNERRC)
   4274  1.196   msaitoh 	    + CSR_READ(sc, WMREG_SYMERRC)
   4275  1.196   msaitoh 	    + CSR_READ(sc, WMREG_RXERRC)
   4276  1.196   msaitoh 	    + CSR_READ(sc, WMREG_SEC)
   4277  1.196   msaitoh 	    + CSR_READ(sc, WMREG_CEXTERR)
   4278  1.196   msaitoh 	    + CSR_READ(sc, WMREG_RLEC);
   4279  1.196   msaitoh 	ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
   4280  1.127    bouyer 
   4281    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII)
   4282    1.1   thorpej 		mii_tick(&sc->sc_mii);
   4283    1.1   thorpej 	else
   4284    1.1   thorpej 		wm_tbi_check_link(sc);
   4285    1.1   thorpej 
   4286  1.272     ozaki out:
   4287  1.272     ozaki 	WM_UNLOCK(sc);
   4288  1.272     ozaki #ifndef WM_MPSAFE
   4289    1.1   thorpej 	splx(s);
   4290  1.272     ozaki #endif
   4291    1.1   thorpej 
   4292  1.272     ozaki 	if (!sc->sc_stopping)
   4293  1.272     ozaki 		callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   4294    1.1   thorpej }
   4295    1.1   thorpej 
   4296    1.1   thorpej /*
   4297    1.1   thorpej  * wm_reset:
   4298    1.1   thorpej  *
   4299    1.1   thorpej  *	Reset the i82542 chip.
   4300    1.1   thorpej  */
   4301   1.47   thorpej static void
   4302    1.1   thorpej wm_reset(struct wm_softc *sc)
   4303    1.1   thorpej {
   4304  1.189   msaitoh 	int phy_reset = 0;
   4305  1.273   msaitoh 	int error = 0;
   4306  1.199   msaitoh 	uint32_t reg, mask;
   4307    1.1   thorpej 
   4308   1.78   thorpej 	/*
   4309   1.78   thorpej 	 * Allocate on-chip memory according to the MTU size.
   4310   1.78   thorpej 	 * The Packet Buffer Allocation register must be written
   4311   1.78   thorpej 	 * before the chip is reset.
   4312   1.78   thorpej 	 */
   4313  1.120   msaitoh 	switch (sc->sc_type) {
   4314  1.120   msaitoh 	case WM_T_82547:
   4315  1.120   msaitoh 	case WM_T_82547_2:
   4316   1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4317   1.78   thorpej 		    PBA_22K : PBA_30K;
   4318   1.78   thorpej 		sc->sc_txfifo_head = 0;
   4319   1.78   thorpej 		sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   4320   1.78   thorpej 		sc->sc_txfifo_size =
   4321   1.78   thorpej 		    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   4322   1.78   thorpej 		sc->sc_txfifo_stall = 0;
   4323  1.120   msaitoh 		break;
   4324  1.120   msaitoh 	case WM_T_82571:
   4325  1.198   msaitoh 	case WM_T_82572:
   4326  1.199   msaitoh 	case WM_T_82575:	/* XXX need special handing for jumbo frames */
   4327  1.228   msaitoh 	case WM_T_I350:
   4328  1.265   msaitoh 	case WM_T_I354:
   4329  1.198   msaitoh 	case WM_T_80003:
   4330  1.120   msaitoh 		sc->sc_pba = PBA_32K;
   4331  1.120   msaitoh 		break;
   4332  1.199   msaitoh 	case WM_T_82580:
   4333  1.199   msaitoh 	case WM_T_82580ER:
   4334  1.199   msaitoh 		sc->sc_pba = PBA_35K;
   4335  1.199   msaitoh 		break;
   4336  1.247   msaitoh 	case WM_T_I210:
   4337  1.247   msaitoh 	case WM_T_I211:
   4338  1.247   msaitoh 		sc->sc_pba = PBA_34K;
   4339  1.247   msaitoh 		break;
   4340  1.199   msaitoh 	case WM_T_82576:
   4341  1.199   msaitoh 		sc->sc_pba = PBA_64K;
   4342  1.199   msaitoh 		break;
   4343  1.120   msaitoh 	case WM_T_82573:
   4344  1.185   msaitoh 		sc->sc_pba = PBA_12K;
   4345  1.185   msaitoh 		break;
   4346  1.165  sborrill 	case WM_T_82574:
   4347  1.185   msaitoh 	case WM_T_82583:
   4348  1.185   msaitoh 		sc->sc_pba = PBA_20K;
   4349  1.120   msaitoh 		break;
   4350  1.139    bouyer 	case WM_T_ICH8:
   4351  1.139    bouyer 		sc->sc_pba = PBA_8K;
   4352  1.139    bouyer 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   4353  1.139    bouyer 		break;
   4354  1.144   msaitoh 	case WM_T_ICH9:
   4355  1.167   msaitoh 	case WM_T_ICH10:
   4356  1.221   msaitoh 		sc->sc_pba = PBA_10K;
   4357  1.222   msaitoh 		break;
   4358  1.190   msaitoh 	case WM_T_PCH:
   4359  1.221   msaitoh 	case WM_T_PCH2:
   4360  1.249   msaitoh 	case WM_T_PCH_LPT:
   4361  1.221   msaitoh 		sc->sc_pba = PBA_26K;
   4362  1.144   msaitoh 		break;
   4363  1.120   msaitoh 	default:
   4364  1.120   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4365  1.120   msaitoh 		    PBA_40K : PBA_48K;
   4366  1.120   msaitoh 		break;
   4367   1.78   thorpej 	}
   4368   1.78   thorpej 	CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   4369   1.78   thorpej 
   4370  1.199   msaitoh 	/* Prevent the PCI-E bus from sticking */
   4371  1.144   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   4372  1.144   msaitoh 		int timeout = 800;
   4373  1.144   msaitoh 
   4374  1.144   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   4375  1.144   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4376  1.144   msaitoh 
   4377  1.185   msaitoh 		while (timeout--) {
   4378  1.238   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
   4379  1.238   msaitoh 			    == 0)
   4380  1.144   msaitoh 				break;
   4381  1.144   msaitoh 			delay(100);
   4382  1.144   msaitoh 		}
   4383  1.144   msaitoh 	}
   4384  1.144   msaitoh 
   4385  1.199   msaitoh 	/* Set the completion timeout for interface */
   4386  1.228   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   4387  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4388  1.199   msaitoh 		wm_set_pcie_completion_timeout(sc);
   4389  1.199   msaitoh 
   4390  1.199   msaitoh 	/* Clear interrupt */
   4391  1.144   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4392  1.144   msaitoh 
   4393  1.189   msaitoh 	/* Stop the transmit and receive processes. */
   4394  1.189   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   4395  1.266   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   4396  1.189   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
   4397  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   4398  1.189   msaitoh 
   4399  1.199   msaitoh 	/* XXX set_tbi_sbp_82543() */
   4400  1.189   msaitoh 
   4401  1.189   msaitoh 	delay(10*1000);
   4402  1.189   msaitoh 
   4403  1.189   msaitoh 	/* Must acquire the MDIO ownership before MAC reset */
   4404  1.194   msaitoh 	switch (sc->sc_type) {
   4405  1.189   msaitoh 	case WM_T_82573:
   4406  1.189   msaitoh 	case WM_T_82574:
   4407  1.189   msaitoh 	case WM_T_82583:
   4408  1.273   msaitoh 		error = wm_get_hw_semaphore_82573(sc);
   4409  1.189   msaitoh 		break;
   4410  1.189   msaitoh 	default:
   4411  1.189   msaitoh 		break;
   4412  1.189   msaitoh 	}
   4413  1.189   msaitoh 
   4414  1.137   msaitoh 	/*
   4415  1.138      salo 	 * 82541 Errata 29? & 82547 Errata 28?
   4416  1.137   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   4417  1.137   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   4418  1.137   msaitoh 	 */
   4419  1.137   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   4420  1.137   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   4421  1.137   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   4422  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   4423  1.137   msaitoh 		delay(5000);
   4424  1.137   msaitoh 	}
   4425  1.137   msaitoh 
   4426   1.53   thorpej 	switch (sc->sc_type) {
   4427  1.189   msaitoh 	case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
   4428   1.53   thorpej 	case WM_T_82541:
   4429   1.53   thorpej 	case WM_T_82541_2:
   4430  1.189   msaitoh 	case WM_T_82547:
   4431  1.189   msaitoh 	case WM_T_82547_2:
   4432   1.53   thorpej 		/*
   4433   1.88    briggs 		 * On some chipsets, a reset through a memory-mapped write
   4434   1.88    briggs 		 * cycle can cause the chip to reset before completing the
   4435   1.88    briggs 		 * write cycle.  This causes major headache that can be
   4436   1.88    briggs 		 * avoided by issuing the reset via indirect register writes
   4437   1.88    briggs 		 * through I/O space.
   4438   1.88    briggs 		 *
   4439   1.88    briggs 		 * So, if we successfully mapped the I/O BAR at attach time,
   4440   1.88    briggs 		 * use that.  Otherwise, try our luck with a memory-mapped
   4441   1.88    briggs 		 * reset.
   4442   1.53   thorpej 		 */
   4443   1.53   thorpej 		if (sc->sc_flags & WM_F_IOH_VALID)
   4444   1.53   thorpej 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   4445   1.53   thorpej 		else
   4446   1.53   thorpej 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   4447   1.53   thorpej 		break;
   4448   1.53   thorpej 	case WM_T_82545_3:
   4449   1.53   thorpej 	case WM_T_82546_3:
   4450   1.53   thorpej 		/* Use the shadow control register on these chips. */
   4451   1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   4452   1.53   thorpej 		break;
   4453  1.189   msaitoh 	case WM_T_80003:
   4454  1.199   msaitoh 		mask = swfwphysem[sc->sc_funcid];
   4455  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4456  1.189   msaitoh 		wm_get_swfw_semaphore(sc, mask);
   4457  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4458  1.189   msaitoh 		wm_put_swfw_semaphore(sc, mask);
   4459  1.189   msaitoh 		break;
   4460  1.139    bouyer 	case WM_T_ICH8:
   4461  1.144   msaitoh 	case WM_T_ICH9:
   4462  1.167   msaitoh 	case WM_T_ICH10:
   4463  1.190   msaitoh 	case WM_T_PCH:
   4464  1.221   msaitoh 	case WM_T_PCH2:
   4465  1.249   msaitoh 	case WM_T_PCH_LPT:
   4466  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4467  1.189   msaitoh 		if (wm_check_reset_block(sc) == 0) {
   4468  1.221   msaitoh 			/*
   4469  1.221   msaitoh 			 * Gate automatic PHY configuration by hardware on
   4470  1.239   msaitoh 			 * non-managed 82579
   4471  1.221   msaitoh 			 */
   4472  1.221   msaitoh 			if ((sc->sc_type == WM_T_PCH2)
   4473  1.221   msaitoh 			    && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
   4474  1.221   msaitoh 				!= 0))
   4475  1.221   msaitoh 				wm_gate_hw_phy_config_ich8lan(sc, 1);
   4476  1.190   msaitoh 
   4477  1.190   msaitoh 
   4478  1.189   msaitoh 			reg |= CTRL_PHY_RESET;
   4479  1.189   msaitoh 			phy_reset = 1;
   4480  1.189   msaitoh 		}
   4481  1.139    bouyer 		wm_get_swfwhw_semaphore(sc);
   4482  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4483  1.266   msaitoh 		/* Don't insert a completion barrier when reset */
   4484  1.189   msaitoh 		delay(20*1000);
   4485  1.189   msaitoh 		wm_put_swfwhw_semaphore(sc);
   4486  1.188   msaitoh 		break;
   4487  1.189   msaitoh 	case WM_T_82542_2_0:
   4488  1.189   msaitoh 	case WM_T_82542_2_1:
   4489  1.189   msaitoh 	case WM_T_82543:
   4490  1.189   msaitoh 	case WM_T_82540:
   4491  1.189   msaitoh 	case WM_T_82545:
   4492  1.189   msaitoh 	case WM_T_82546:
   4493  1.189   msaitoh 	case WM_T_82571:
   4494  1.189   msaitoh 	case WM_T_82572:
   4495  1.189   msaitoh 	case WM_T_82573:
   4496  1.189   msaitoh 	case WM_T_82574:
   4497  1.199   msaitoh 	case WM_T_82575:
   4498  1.199   msaitoh 	case WM_T_82576:
   4499  1.208   msaitoh 	case WM_T_82580:
   4500  1.208   msaitoh 	case WM_T_82580ER:
   4501  1.189   msaitoh 	case WM_T_82583:
   4502  1.228   msaitoh 	case WM_T_I350:
   4503  1.265   msaitoh 	case WM_T_I354:
   4504  1.247   msaitoh 	case WM_T_I210:
   4505  1.247   msaitoh 	case WM_T_I211:
   4506   1.53   thorpej 	default:
   4507   1.53   thorpej 		/* Everything else can safely use the documented method. */
   4508  1.189   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4509   1.53   thorpej 		break;
   4510   1.53   thorpej 	}
   4511  1.189   msaitoh 
   4512  1.259   msaitoh 	/* Must release the MDIO ownership after MAC reset */
   4513  1.259   msaitoh 	switch (sc->sc_type) {
   4514  1.273   msaitoh 	case WM_T_82573:
   4515  1.259   msaitoh 	case WM_T_82574:
   4516  1.259   msaitoh 	case WM_T_82583:
   4517  1.273   msaitoh 		if (error == 0)
   4518  1.273   msaitoh 			wm_put_hw_semaphore_82573(sc);
   4519  1.259   msaitoh 		break;
   4520  1.259   msaitoh 	default:
   4521  1.259   msaitoh 		break;
   4522  1.259   msaitoh 	}
   4523  1.259   msaitoh 
   4524  1.189   msaitoh 	if (phy_reset != 0)
   4525  1.189   msaitoh 		wm_get_cfg_done(sc);
   4526    1.1   thorpej 
   4527  1.146   msaitoh 	/* reload EEPROM */
   4528  1.194   msaitoh 	switch (sc->sc_type) {
   4529  1.144   msaitoh 	case WM_T_82542_2_0:
   4530  1.144   msaitoh 	case WM_T_82542_2_1:
   4531  1.144   msaitoh 	case WM_T_82543:
   4532  1.144   msaitoh 	case WM_T_82544:
   4533  1.144   msaitoh 		delay(10);
   4534  1.146   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4535  1.146   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4536  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   4537  1.144   msaitoh 		delay(2000);
   4538  1.144   msaitoh 		break;
   4539  1.189   msaitoh 	case WM_T_82540:
   4540  1.189   msaitoh 	case WM_T_82545:
   4541  1.189   msaitoh 	case WM_T_82545_3:
   4542  1.189   msaitoh 	case WM_T_82546:
   4543  1.189   msaitoh 	case WM_T_82546_3:
   4544  1.189   msaitoh 		delay(5*1000);
   4545  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4546  1.189   msaitoh 		break;
   4547  1.144   msaitoh 	case WM_T_82541:
   4548  1.144   msaitoh 	case WM_T_82541_2:
   4549  1.144   msaitoh 	case WM_T_82547:
   4550  1.144   msaitoh 	case WM_T_82547_2:
   4551  1.144   msaitoh 		delay(20000);
   4552  1.189   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4553  1.144   msaitoh 		break;
   4554  1.189   msaitoh 	case WM_T_82571:
   4555  1.189   msaitoh 	case WM_T_82572:
   4556  1.144   msaitoh 	case WM_T_82573:
   4557  1.165  sborrill 	case WM_T_82574:
   4558  1.185   msaitoh 	case WM_T_82583:
   4559  1.146   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   4560  1.146   msaitoh 			delay(10);
   4561  1.146   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4562  1.146   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4563  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   4564  1.146   msaitoh 		}
   4565  1.145   msaitoh 		/* check EECD_EE_AUTORD */
   4566  1.146   msaitoh 		wm_get_auto_rd_done(sc);
   4567  1.189   msaitoh 		/*
   4568  1.189   msaitoh 		 * Phy configuration from NVM just starts after EECD_AUTO_RD
   4569  1.189   msaitoh 		 * is set.
   4570  1.189   msaitoh 		 */
   4571  1.189   msaitoh 		if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
   4572  1.189   msaitoh 		    || (sc->sc_type == WM_T_82583))
   4573  1.189   msaitoh 			delay(25*1000);
   4574  1.189   msaitoh 		break;
   4575  1.199   msaitoh 	case WM_T_82575:
   4576  1.199   msaitoh 	case WM_T_82576:
   4577  1.208   msaitoh 	case WM_T_82580:
   4578  1.208   msaitoh 	case WM_T_82580ER:
   4579  1.228   msaitoh 	case WM_T_I350:
   4580  1.265   msaitoh 	case WM_T_I354:
   4581  1.247   msaitoh 	case WM_T_I210:
   4582  1.247   msaitoh 	case WM_T_I211:
   4583  1.189   msaitoh 	case WM_T_80003:
   4584  1.189   msaitoh 		/* check EECD_EE_AUTORD */
   4585  1.189   msaitoh 		wm_get_auto_rd_done(sc);
   4586  1.189   msaitoh 		break;
   4587  1.253   msaitoh 	case WM_T_ICH8:
   4588  1.253   msaitoh 	case WM_T_ICH9:
   4589  1.190   msaitoh 	case WM_T_ICH10:
   4590  1.190   msaitoh 	case WM_T_PCH:
   4591  1.221   msaitoh 	case WM_T_PCH2:
   4592  1.249   msaitoh 	case WM_T_PCH_LPT:
   4593  1.189   msaitoh 		break;
   4594  1.189   msaitoh 	default:
   4595  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   4596  1.127    bouyer 	}
   4597  1.144   msaitoh 
   4598  1.199   msaitoh 	/* Check whether EEPROM is present or not */
   4599  1.199   msaitoh 	switch (sc->sc_type) {
   4600  1.199   msaitoh 	case WM_T_82575:
   4601  1.199   msaitoh 	case WM_T_82576:
   4602  1.208   msaitoh #if 0 /* XXX */
   4603  1.199   msaitoh 	case WM_T_82580:
   4604  1.208   msaitoh 	case WM_T_82580ER:
   4605  1.208   msaitoh #endif
   4606  1.228   msaitoh 	case WM_T_I350:
   4607  1.265   msaitoh 	case WM_T_I354:
   4608  1.199   msaitoh 	case WM_T_ICH8:
   4609  1.199   msaitoh 	case WM_T_ICH9:
   4610  1.199   msaitoh 		if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
   4611  1.199   msaitoh 			/* Not found */
   4612  1.199   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   4613  1.208   msaitoh 			if ((sc->sc_type == WM_T_82575)
   4614  1.208   msaitoh 			    || (sc->sc_type == WM_T_82576)
   4615  1.208   msaitoh 			    || (sc->sc_type == WM_T_82580)
   4616  1.228   msaitoh 			    || (sc->sc_type == WM_T_82580ER)
   4617  1.265   msaitoh 			    || (sc->sc_type == WM_T_I350)
   4618  1.265   msaitoh 			    || (sc->sc_type == WM_T_I354))
   4619  1.199   msaitoh 				wm_reset_init_script_82575(sc);
   4620  1.199   msaitoh 		}
   4621  1.199   msaitoh 		break;
   4622  1.199   msaitoh 	default:
   4623  1.199   msaitoh 		break;
   4624  1.199   msaitoh 	}
   4625  1.199   msaitoh 
   4626  1.228   msaitoh 	if ((sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   4627  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
   4628  1.208   msaitoh 		/* clear global device reset status bit */
   4629  1.208   msaitoh 		CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
   4630  1.208   msaitoh 	}
   4631  1.208   msaitoh 
   4632  1.199   msaitoh 	/* Clear any pending interrupt events. */
   4633  1.199   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4634  1.199   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   4635  1.199   msaitoh 
   4636  1.174   msaitoh 	/* reload sc_ctrl */
   4637  1.174   msaitoh 	sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4638  1.174   msaitoh 
   4639  1.228   msaitoh 	if (sc->sc_type == WM_T_I350)
   4640  1.228   msaitoh 		wm_set_eee_i350(sc);
   4641  1.228   msaitoh 
   4642  1.192   msaitoh 	/* dummy read from WUC */
   4643  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4644  1.192   msaitoh 		reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
   4645  1.190   msaitoh 	/*
   4646  1.190   msaitoh 	 * For PCH, this write will make sure that any noise will be detected
   4647  1.190   msaitoh 	 * as a CRC error and be dropped rather than show up as a bad packet
   4648  1.190   msaitoh 	 * to the DMA engine
   4649  1.190   msaitoh 	 */
   4650  1.190   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4651  1.190   msaitoh 		CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
   4652  1.190   msaitoh 
   4653  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4654  1.199   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   4655  1.144   msaitoh 
   4656  1.199   msaitoh 	/* XXX need special handling for 82580 */
   4657    1.1   thorpej }
   4658    1.1   thorpej 
   4659  1.217    dyoung static void
   4660  1.217    dyoung wm_set_vlan(struct wm_softc *sc)
   4661  1.217    dyoung {
   4662  1.217    dyoung 	/* Deal with VLAN enables. */
   4663  1.217    dyoung 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   4664  1.217    dyoung 		sc->sc_ctrl |= CTRL_VME;
   4665  1.217    dyoung 	else
   4666  1.217    dyoung 		sc->sc_ctrl &= ~CTRL_VME;
   4667  1.217    dyoung 
   4668  1.217    dyoung 	/* Write the control registers. */
   4669  1.217    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4670  1.217    dyoung }
   4671  1.217    dyoung 
   4672    1.1   thorpej /*
   4673    1.1   thorpej  * wm_init:		[ifnet interface function]
   4674    1.1   thorpej  *
   4675  1.272     ozaki  *	Initialize the interface.
   4676    1.1   thorpej  */
   4677   1.47   thorpej static int
   4678    1.1   thorpej wm_init(struct ifnet *ifp)
   4679    1.1   thorpej {
   4680    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4681  1.272     ozaki 	int ret;
   4682  1.272     ozaki 
   4683  1.272     ozaki 	WM_LOCK(sc);
   4684  1.272     ozaki 	ret = wm_init_locked(ifp);
   4685  1.272     ozaki 	WM_UNLOCK(sc);
   4686  1.272     ozaki 
   4687  1.272     ozaki 	return ret;
   4688  1.272     ozaki }
   4689  1.272     ozaki 
   4690  1.272     ozaki static int
   4691  1.272     ozaki wm_init_locked(struct ifnet *ifp)
   4692  1.272     ozaki {
   4693  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   4694    1.1   thorpej 	struct wm_rxsoft *rxs;
   4695  1.228   msaitoh 	int i, j, trynum, error = 0;
   4696    1.1   thorpej 	uint32_t reg;
   4697    1.1   thorpej 
   4698  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   4699   1.42   thorpej 	/*
   4700   1.42   thorpej 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   4701   1.42   thorpej 	 * There is a small but measurable benefit to avoiding the adjusment
   4702   1.42   thorpej 	 * of the descriptor so that the headers are aligned, for normal mtu,
   4703   1.42   thorpej 	 * on such platforms.  One possibility is that the DMA itself is
   4704   1.42   thorpej 	 * slightly more efficient if the front of the entire packet (instead
   4705   1.42   thorpej 	 * of the front of the headers) is aligned.
   4706   1.42   thorpej 	 *
   4707   1.42   thorpej 	 * Note we must always set align_tweak to 0 if we are using
   4708   1.42   thorpej 	 * jumbo frames.
   4709   1.42   thorpej 	 */
   4710   1.42   thorpej #ifdef __NO_STRICT_ALIGNMENT
   4711   1.42   thorpej 	sc->sc_align_tweak = 0;
   4712   1.41       tls #else
   4713   1.42   thorpej 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   4714   1.42   thorpej 		sc->sc_align_tweak = 0;
   4715   1.42   thorpej 	else
   4716   1.42   thorpej 		sc->sc_align_tweak = 2;
   4717   1.42   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   4718   1.41       tls 
   4719    1.1   thorpej 	/* Cancel any pending I/O. */
   4720  1.272     ozaki 	wm_stop_locked(ifp, 0);
   4721    1.1   thorpej 
   4722  1.127    bouyer 	/* update statistics before reset */
   4723  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4724  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   4725  1.127    bouyer 
   4726    1.1   thorpej 	/* Reset the chip to a known state. */
   4727    1.1   thorpej 	wm_reset(sc);
   4728    1.1   thorpej 
   4729  1.169   msaitoh 	switch (sc->sc_type) {
   4730  1.169   msaitoh 	case WM_T_82571:
   4731  1.169   msaitoh 	case WM_T_82572:
   4732  1.169   msaitoh 	case WM_T_82573:
   4733  1.169   msaitoh 	case WM_T_82574:
   4734  1.185   msaitoh 	case WM_T_82583:
   4735  1.169   msaitoh 	case WM_T_80003:
   4736  1.169   msaitoh 	case WM_T_ICH8:
   4737  1.169   msaitoh 	case WM_T_ICH9:
   4738  1.169   msaitoh 	case WM_T_ICH10:
   4739  1.190   msaitoh 	case WM_T_PCH:
   4740  1.221   msaitoh 	case WM_T_PCH2:
   4741  1.249   msaitoh 	case WM_T_PCH_LPT:
   4742  1.169   msaitoh 		if (wm_check_mng_mode(sc) != 0)
   4743  1.169   msaitoh 			wm_get_hw_control(sc);
   4744  1.169   msaitoh 		break;
   4745  1.169   msaitoh 	default:
   4746  1.169   msaitoh 		break;
   4747  1.169   msaitoh 	}
   4748  1.169   msaitoh 
   4749  1.191   msaitoh 	/* Reset the PHY. */
   4750  1.191   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   4751  1.191   msaitoh 		wm_gmii_reset(sc);
   4752  1.191   msaitoh 
   4753  1.192   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4754  1.192   msaitoh 	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
   4755  1.256   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   4756  1.256   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   4757  1.192   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
   4758  1.192   msaitoh 
   4759    1.1   thorpej 	/* Initialize the transmit descriptor ring. */
   4760   1.75   thorpej 	memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
   4761   1.75   thorpej 	WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
   4762    1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   4763   1.75   thorpej 	sc->sc_txfree = WM_NTXDESC(sc);
   4764    1.1   thorpej 	sc->sc_txnext = 0;
   4765    1.5   thorpej 
   4766   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   4767  1.211   msaitoh 		CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
   4768  1.211   msaitoh 		CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
   4769   1.75   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
   4770    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   4771    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   4772   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   4773    1.1   thorpej 	} else {
   4774  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
   4775  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
   4776   1.75   thorpej 		CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
   4777    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDH, 0);
   4778  1.150       tls 		CSR_WRITE(sc, WMREG_TIDV, 375);		/* ITR / 4 */
   4779  1.150       tls 		CSR_WRITE(sc, WMREG_TADV, 375);		/* should be same */
   4780    1.1   thorpej 
   4781  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   4782  1.211   msaitoh 			/*
   4783  1.211   msaitoh 			 * Don't write TDT before TCTL.EN is set.
   4784  1.211   msaitoh 			 * See the document.
   4785  1.211   msaitoh 			 */
   4786  1.199   msaitoh 			CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
   4787  1.199   msaitoh 			    | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
   4788  1.199   msaitoh 			    | TXDCTL_WTHRESH(0));
   4789  1.199   msaitoh 		else {
   4790  1.211   msaitoh 			CSR_WRITE(sc, WMREG_TDT, 0);
   4791  1.199   msaitoh 			CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
   4792  1.199   msaitoh 			    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   4793  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
   4794  1.199   msaitoh 			    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   4795  1.199   msaitoh 		}
   4796    1.1   thorpej 	}
   4797    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_LO, 0);
   4798    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_HI, 0);
   4799    1.1   thorpej 
   4800    1.1   thorpej 	/* Initialize the transmit job descriptors. */
   4801   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++)
   4802    1.1   thorpej 		sc->sc_txsoft[i].txs_mbuf = NULL;
   4803   1.74      tron 	sc->sc_txsfree = WM_TXQUEUELEN(sc);
   4804    1.1   thorpej 	sc->sc_txsnext = 0;
   4805    1.1   thorpej 	sc->sc_txsdirty = 0;
   4806    1.1   thorpej 
   4807    1.1   thorpej 	/*
   4808    1.1   thorpej 	 * Initialize the receive descriptor and receive job
   4809    1.1   thorpej 	 * descriptor rings.
   4810    1.1   thorpej 	 */
   4811   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   4812   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
   4813   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
   4814    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
   4815    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   4816    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   4817   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   4818    1.1   thorpej 
   4819    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   4820    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   4821    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   4822    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   4823    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   4824    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   4825    1.1   thorpej 	} else {
   4826   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
   4827   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
   4828    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
   4829  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4830  1.199   msaitoh 			CSR_WRITE(sc, WMREG_EITR(0), 450);
   4831  1.199   msaitoh 			if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
   4832  1.199   msaitoh 				panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
   4833  1.199   msaitoh 			CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
   4834  1.199   msaitoh 			    | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
   4835  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
   4836  1.199   msaitoh 			    | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
   4837  1.199   msaitoh 			    | RXDCTL_WTHRESH(1));
   4838  1.199   msaitoh 		} else {
   4839  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RDH, 0);
   4840  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RDT, 0);
   4841  1.238   msaitoh 			CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
   4842  1.238   msaitoh 			CSR_WRITE(sc, WMREG_RADV, 375);	/* MUST be same */
   4843  1.199   msaitoh 		}
   4844    1.1   thorpej 	}
   4845    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   4846    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   4847    1.1   thorpej 		if (rxs->rxs_mbuf == NULL) {
   4848    1.1   thorpej 			if ((error = wm_add_rxbuf(sc, i)) != 0) {
   4849  1.238   msaitoh 				log(LOG_ERR, "%s: unable to allocate or map "
   4850  1.238   msaitoh 				    "rx buffer %d, error = %d\n",
   4851  1.160  christos 				    device_xname(sc->sc_dev), i, error);
   4852    1.1   thorpej 				/*
   4853    1.1   thorpej 				 * XXX Should attempt to run with fewer receive
   4854    1.1   thorpej 				 * XXX buffers instead of just failing.
   4855    1.1   thorpej 				 */
   4856    1.1   thorpej 				wm_rxdrain(sc);
   4857    1.1   thorpej 				goto out;
   4858    1.1   thorpej 			}
   4859  1.199   msaitoh 		} else {
   4860  1.199   msaitoh 			if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   4861  1.199   msaitoh 				WM_INIT_RXDESC(sc, i);
   4862  1.211   msaitoh 			/*
   4863  1.211   msaitoh 			 * For 82575 and newer device, the RX descriptors
   4864  1.211   msaitoh 			 * must be initialized after the setting of RCTL.EN in
   4865  1.211   msaitoh 			 * wm_set_filter()
   4866  1.211   msaitoh 			 */
   4867  1.199   msaitoh 		}
   4868    1.1   thorpej 	}
   4869    1.1   thorpej 	sc->sc_rxptr = 0;
   4870    1.1   thorpej 	sc->sc_rxdiscard = 0;
   4871    1.1   thorpej 	WM_RXCHAIN_RESET(sc);
   4872    1.1   thorpej 
   4873    1.1   thorpej 	/*
   4874    1.1   thorpej 	 * Clear out the VLAN table -- we don't use it (yet).
   4875    1.1   thorpej 	 */
   4876    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, 0);
   4877  1.265   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4878  1.228   msaitoh 		trynum = 10; /* Due to hw errata */
   4879  1.228   msaitoh 	else
   4880  1.228   msaitoh 		trynum = 1;
   4881    1.1   thorpej 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   4882  1.228   msaitoh 		for (j = 0; j < trynum; j++)
   4883  1.228   msaitoh 			CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   4884    1.1   thorpej 
   4885    1.1   thorpej 	/*
   4886    1.1   thorpej 	 * Set up flow-control parameters.
   4887    1.1   thorpej 	 *
   4888    1.1   thorpej 	 * XXX Values could probably stand some tuning.
   4889    1.1   thorpej 	 */
   4890  1.177   msaitoh 	if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   4891  1.221   msaitoh 	    && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
   4892  1.256   msaitoh 	    && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)) {
   4893  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   4894  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   4895  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   4896  1.139    bouyer 	}
   4897   1.71   thorpej 
   4898   1.71   thorpej 	sc->sc_fcrtl = FCRTL_DFLT;
   4899   1.71   thorpej 	if (sc->sc_type < WM_T_82543) {
   4900   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   4901   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   4902   1.71   thorpej 	} else {
   4903   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   4904   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   4905    1.1   thorpej 	}
   4906  1.177   msaitoh 
   4907  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   4908  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
   4909  1.177   msaitoh 	else
   4910  1.177   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   4911    1.1   thorpej 
   4912  1.217    dyoung 	/* Writes the control register. */
   4913  1.217    dyoung 	wm_set_vlan(sc);
   4914  1.177   msaitoh 
   4915  1.177   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   4916  1.127    bouyer 		int val;
   4917  1.177   msaitoh 
   4918  1.177   msaitoh 		switch (sc->sc_type) {
   4919  1.177   msaitoh 		case WM_T_80003:
   4920  1.177   msaitoh 		case WM_T_ICH8:
   4921  1.177   msaitoh 		case WM_T_ICH9:
   4922  1.177   msaitoh 		case WM_T_ICH10:
   4923  1.190   msaitoh 		case WM_T_PCH:
   4924  1.221   msaitoh 		case WM_T_PCH2:
   4925  1.249   msaitoh 		case WM_T_PCH_LPT:
   4926  1.177   msaitoh 			/*
   4927  1.177   msaitoh 			 * Set the mac to wait the maximum time between each
   4928  1.177   msaitoh 			 * iteration and increase the max iterations when
   4929  1.177   msaitoh 			 * polling the phy; this fixes erroneous timeouts at
   4930  1.177   msaitoh 			 * 10Mbps.
   4931  1.177   msaitoh 			 */
   4932  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
   4933  1.177   msaitoh 			    0xFFFF);
   4934  1.178   msaitoh 			val = wm_kmrn_readreg(sc,
   4935  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM);
   4936  1.177   msaitoh 			val |= 0x3F;
   4937  1.178   msaitoh 			wm_kmrn_writereg(sc,
   4938  1.177   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM, val);
   4939  1.177   msaitoh 			break;
   4940  1.177   msaitoh 		default:
   4941  1.177   msaitoh 			break;
   4942  1.177   msaitoh 		}
   4943  1.177   msaitoh 
   4944  1.177   msaitoh 		if (sc->sc_type == WM_T_80003) {
   4945  1.177   msaitoh 			val = CSR_READ(sc, WMREG_CTRL_EXT);
   4946  1.177   msaitoh 			val &= ~CTRL_EXT_LINK_MODE_MASK;
   4947  1.177   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, val);
   4948  1.177   msaitoh 
   4949  1.177   msaitoh 			/* Bypass RX and TX FIFO's */
   4950  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   4951  1.198   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
   4952  1.198   msaitoh 			    | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   4953  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   4954  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   4955  1.177   msaitoh 			    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   4956  1.177   msaitoh 		}
   4957  1.127    bouyer 	}
   4958    1.1   thorpej #if 0
   4959    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   4960    1.1   thorpej #endif
   4961    1.1   thorpej 
   4962    1.1   thorpej 	/*
   4963    1.1   thorpej 	 * Set up checksum offload parameters.
   4964    1.1   thorpej 	 */
   4965    1.1   thorpej 	reg = CSR_READ(sc, WMREG_RXCSUM);
   4966  1.130      yamt 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   4967  1.103      yamt 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   4968    1.1   thorpej 		reg |= RXCSUM_IPOFL;
   4969  1.103      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   4970   1.12   thorpej 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   4971  1.130      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   4972  1.130      yamt 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   4973    1.1   thorpej 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   4974    1.1   thorpej 
   4975  1.173   msaitoh 	/* Reset TBI's RXCFG count */
   4976  1.173   msaitoh 	sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
   4977  1.173   msaitoh 
   4978    1.1   thorpej 	/*
   4979    1.1   thorpej 	 * Set up the interrupt registers.
   4980    1.1   thorpej 	 */
   4981    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4982   1.10   thorpej 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   4983    1.1   thorpej 	    ICR_RXO | ICR_RXT0;
   4984    1.1   thorpej 	if ((sc->sc_flags & WM_F_HAS_MII) == 0)
   4985    1.1   thorpej 		sc->sc_icr |= ICR_RXCFG;
   4986    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   4987    1.1   thorpej 
   4988  1.177   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   4989  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   4990  1.256   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   4991  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_KABGTXD);
   4992  1.177   msaitoh 		reg |= KABGTXD_BGSQLBIAS;
   4993  1.177   msaitoh 		CSR_WRITE(sc, WMREG_KABGTXD, reg);
   4994  1.177   msaitoh 	}
   4995  1.177   msaitoh 
   4996    1.1   thorpej 	/* Set up the inter-packet gap. */
   4997    1.1   thorpej 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   4998    1.1   thorpej 
   4999   1.92    briggs 	if (sc->sc_type >= WM_T_82543) {
   5000  1.150       tls 		/*
   5001  1.150       tls 		 * Set up the interrupt throttling register (units of 256ns)
   5002  1.150       tls 		 * Note that a footnote in Intel's documentation says this
   5003  1.150       tls 		 * ticker runs at 1/4 the rate when the chip is in 100Mbit
   5004  1.150       tls 		 * or 10Mbit mode.  Empirically, it appears to be the case
   5005  1.150       tls 		 * that that is also true for the 1024ns units of the other
   5006  1.150       tls 		 * interrupt-related timer registers -- so, really, we ought
   5007  1.150       tls 		 * to divide this value by 4 when the link speed is low.
   5008  1.150       tls 		 *
   5009  1.150       tls 		 * XXX implement this division at link speed change!
   5010  1.150       tls 		 */
   5011  1.153       tls 
   5012  1.153       tls 		 /*
   5013  1.153       tls 		  * For N interrupts/sec, set this value to:
   5014  1.153       tls 		  * 1000000000 / (N * 256).  Note that we set the
   5015  1.153       tls 		  * absolute and packet timer values to this value
   5016  1.153       tls 		  * divided by 4 to get "simple timer" behavior.
   5017  1.153       tls 		  */
   5018  1.153       tls 
   5019  1.153       tls 		sc->sc_itr = 1500;		/* 2604 ints/sec */
   5020   1.92    briggs 		CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   5021   1.92    briggs 	}
   5022   1.92    briggs 
   5023    1.1   thorpej 	/* Set the VLAN ethernetype. */
   5024    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   5025    1.1   thorpej 
   5026    1.1   thorpej 	/*
   5027    1.1   thorpej 	 * Set up the transmit control register; we start out with
   5028    1.1   thorpej 	 * a collision distance suitable for FDX, but update it whe
   5029    1.1   thorpej 	 * we resolve the media type.
   5030    1.1   thorpej 	 */
   5031  1.178   msaitoh 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
   5032  1.178   msaitoh 	    | TCTL_CT(TX_COLLISION_THRESHOLD)
   5033  1.178   msaitoh 	    | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   5034  1.120   msaitoh 	if (sc->sc_type >= WM_T_82571)
   5035  1.120   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   5036    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   5037    1.1   thorpej 
   5038  1.211   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5039  1.211   msaitoh 		/*
   5040  1.211   msaitoh 		 * Write TDT after TCTL.EN is set.
   5041  1.211   msaitoh 		 * See the document.
   5042  1.211   msaitoh 		 */
   5043  1.211   msaitoh 		CSR_WRITE(sc, WMREG_TDT, 0);
   5044  1.211   msaitoh 	}
   5045  1.211   msaitoh 
   5046  1.177   msaitoh 	if (sc->sc_type == WM_T_80003) {
   5047  1.177   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL_EXT);
   5048  1.177   msaitoh 		reg &= ~TCTL_EXT_GCEX_MASK;
   5049  1.177   msaitoh 		reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
   5050  1.177   msaitoh 		CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
   5051  1.177   msaitoh 	}
   5052  1.177   msaitoh 
   5053    1.1   thorpej 	/* Set the media. */
   5054  1.152    dyoung 	if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
   5055  1.152    dyoung 		goto out;
   5056    1.1   thorpej 
   5057  1.203   msaitoh 	/* Configure for OS presence */
   5058  1.203   msaitoh 	wm_init_manageability(sc);
   5059  1.203   msaitoh 
   5060    1.1   thorpej 	/*
   5061    1.1   thorpej 	 * Set up the receive control register; we actually program
   5062    1.1   thorpej 	 * the register when we set the receive filter.  Use multicast
   5063    1.1   thorpej 	 * address offset type 0.
   5064    1.1   thorpej 	 *
   5065   1.11   thorpej 	 * Only the i82544 has the ability to strip the incoming
   5066    1.1   thorpej 	 * CRC, so we don't enable that feature.
   5067    1.1   thorpej 	 */
   5068    1.1   thorpej 	sc->sc_mchash_type = 0;
   5069  1.120   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   5070  1.120   msaitoh 	    | RCTL_MO(sc->sc_mchash_type);
   5071  1.120   msaitoh 
   5072  1.228   msaitoh 	/*
   5073  1.228   msaitoh 	 * The I350 has a bug where it always strips the CRC whether
   5074  1.228   msaitoh 	 * asked to or not. So ask for stripped CRC here and cope in rxeof
   5075  1.228   msaitoh 	 */
   5076  1.265   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   5077  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210))
   5078  1.228   msaitoh 		sc->sc_rctl |= RCTL_SECRC;
   5079  1.228   msaitoh 
   5080  1.187   msaitoh 	if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
   5081  1.199   msaitoh 	    && (ifp->if_mtu > ETHERMTU)) {
   5082  1.199   msaitoh 		sc->sc_rctl |= RCTL_LPE;
   5083  1.199   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5084  1.199   msaitoh 			CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
   5085  1.199   msaitoh 	}
   5086   1.41       tls 
   5087  1.119  uebayasi 	if (MCLBYTES == 2048) {
   5088   1.41       tls 		sc->sc_rctl |= RCTL_2k;
   5089   1.41       tls 	} else {
   5090  1.119  uebayasi 		if (sc->sc_type >= WM_T_82543) {
   5091  1.194   msaitoh 			switch (MCLBYTES) {
   5092   1.41       tls 			case 4096:
   5093   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   5094   1.41       tls 				break;
   5095   1.41       tls 			case 8192:
   5096   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   5097   1.41       tls 				break;
   5098   1.41       tls 			case 16384:
   5099   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   5100   1.41       tls 				break;
   5101   1.41       tls 			default:
   5102   1.41       tls 				panic("wm_init: MCLBYTES %d unsupported",
   5103   1.41       tls 				    MCLBYTES);
   5104   1.41       tls 				break;
   5105   1.41       tls 			}
   5106   1.41       tls 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   5107   1.41       tls 	}
   5108    1.1   thorpej 
   5109    1.1   thorpej 	/* Set the receive filter. */
   5110    1.1   thorpej 	wm_set_filter(sc);
   5111    1.1   thorpej 
   5112  1.257   msaitoh 	/* Enable ECC */
   5113  1.257   msaitoh 	switch (sc->sc_type) {
   5114  1.257   msaitoh 	case WM_T_82571:
   5115  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_PBA_ECC);
   5116  1.257   msaitoh 		reg |= PBA_ECC_CORR_EN;
   5117  1.257   msaitoh 		CSR_WRITE(sc, WMREG_PBA_ECC, reg);
   5118  1.257   msaitoh 		break;
   5119  1.257   msaitoh 	case WM_T_PCH_LPT:
   5120  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_PBECCSTS);
   5121  1.257   msaitoh 		reg |= PBECCSTS_UNCORR_ECC_ENABLE;
   5122  1.257   msaitoh 		CSR_WRITE(sc, WMREG_PBECCSTS, reg);
   5123  1.257   msaitoh 
   5124  1.257   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL);
   5125  1.257   msaitoh 		reg |= CTRL_MEHE;
   5126  1.257   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   5127  1.257   msaitoh 		break;
   5128  1.257   msaitoh 	default:
   5129  1.257   msaitoh 		break;
   5130  1.257   msaitoh 	}
   5131  1.257   msaitoh 
   5132  1.211   msaitoh 	/* On 575 and later set RDT only if RX enabled */
   5133  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5134  1.199   msaitoh 		for (i = 0; i < WM_NRXDESC; i++)
   5135  1.199   msaitoh 			WM_INIT_RXDESC(sc, i);
   5136  1.199   msaitoh 
   5137  1.272     ozaki 	sc->sc_stopping = false;
   5138  1.272     ozaki 
   5139    1.1   thorpej 	/* Start the one second link check clock. */
   5140    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   5141    1.1   thorpej 
   5142    1.1   thorpej 	/* ...all done! */
   5143   1.96     perry 	ifp->if_flags |= IFF_RUNNING;
   5144    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   5145    1.1   thorpej 
   5146    1.1   thorpej  out:
   5147  1.213   msaitoh 	sc->sc_if_flags = ifp->if_flags;
   5148    1.1   thorpej 	if (error)
   5149   1.84   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   5150  1.160  christos 		    device_xname(sc->sc_dev));
   5151  1.194   msaitoh 	return error;
   5152    1.1   thorpej }
   5153    1.1   thorpej 
   5154    1.1   thorpej /*
   5155    1.1   thorpej  * wm_rxdrain:
   5156    1.1   thorpej  *
   5157    1.1   thorpej  *	Drain the receive queue.
   5158    1.1   thorpej  */
   5159   1.47   thorpej static void
   5160    1.1   thorpej wm_rxdrain(struct wm_softc *sc)
   5161    1.1   thorpej {
   5162    1.1   thorpej 	struct wm_rxsoft *rxs;
   5163    1.1   thorpej 	int i;
   5164    1.1   thorpej 
   5165  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   5166  1.272     ozaki 
   5167    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   5168    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   5169    1.1   thorpej 		if (rxs->rxs_mbuf != NULL) {
   5170    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5171    1.1   thorpej 			m_freem(rxs->rxs_mbuf);
   5172    1.1   thorpej 			rxs->rxs_mbuf = NULL;
   5173    1.1   thorpej 		}
   5174    1.1   thorpej 	}
   5175    1.1   thorpej }
   5176    1.1   thorpej 
   5177    1.1   thorpej /*
   5178    1.1   thorpej  * wm_stop:		[ifnet interface function]
   5179    1.1   thorpej  *
   5180    1.1   thorpej  *	Stop transmission on the interface.
   5181    1.1   thorpej  */
   5182   1.47   thorpej static void
   5183    1.1   thorpej wm_stop(struct ifnet *ifp, int disable)
   5184    1.1   thorpej {
   5185    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5186  1.272     ozaki 
   5187  1.272     ozaki 	WM_LOCK(sc);
   5188  1.272     ozaki 	wm_stop_locked(ifp, disable);
   5189  1.272     ozaki 	WM_UNLOCK(sc);
   5190  1.272     ozaki }
   5191  1.272     ozaki 
   5192  1.272     ozaki static void
   5193  1.272     ozaki wm_stop_locked(struct ifnet *ifp, int disable)
   5194  1.272     ozaki {
   5195  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   5196    1.1   thorpej 	struct wm_txsoft *txs;
   5197    1.1   thorpej 	int i;
   5198    1.1   thorpej 
   5199  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   5200  1.272     ozaki 
   5201  1.272     ozaki 	sc->sc_stopping = true;
   5202  1.272     ozaki 
   5203    1.1   thorpej 	/* Stop the one second clock. */
   5204    1.1   thorpej 	callout_stop(&sc->sc_tick_ch);
   5205    1.1   thorpej 
   5206   1.78   thorpej 	/* Stop the 82547 Tx FIFO stall check timer. */
   5207   1.78   thorpej 	if (sc->sc_type == WM_T_82547)
   5208   1.78   thorpej 		callout_stop(&sc->sc_txfifo_ch);
   5209   1.78   thorpej 
   5210    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   5211    1.1   thorpej 		/* Down the MII. */
   5212    1.1   thorpej 		mii_down(&sc->sc_mii);
   5213  1.173   msaitoh 	} else {
   5214  1.173   msaitoh #if 0
   5215  1.173   msaitoh 		/* Should we clear PHY's status properly? */
   5216  1.173   msaitoh 		wm_reset(sc);
   5217  1.173   msaitoh #endif
   5218    1.1   thorpej 	}
   5219    1.1   thorpej 
   5220    1.1   thorpej 	/* Stop the transmit and receive processes. */
   5221    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, 0);
   5222    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, 0);
   5223  1.199   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   5224    1.1   thorpej 
   5225  1.102       scw 	/*
   5226  1.102       scw 	 * Clear the interrupt mask to ensure the device cannot assert its
   5227  1.102       scw 	 * interrupt line.
   5228  1.102       scw 	 * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
   5229  1.102       scw 	 * any currently pending or shared interrupt.
   5230  1.102       scw 	 */
   5231  1.102       scw 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   5232  1.102       scw 	sc->sc_icr = 0;
   5233  1.102       scw 
   5234    1.1   thorpej 	/* Release any queued transmit buffers. */
   5235   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   5236    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   5237    1.1   thorpej 		if (txs->txs_mbuf != NULL) {
   5238    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   5239    1.1   thorpej 			m_freem(txs->txs_mbuf);
   5240    1.1   thorpej 			txs->txs_mbuf = NULL;
   5241    1.1   thorpej 		}
   5242    1.1   thorpej 	}
   5243    1.1   thorpej 
   5244    1.1   thorpej 	/* Mark the interface as down and cancel the watchdog timer. */
   5245    1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   5246    1.1   thorpej 	ifp->if_timer = 0;
   5247  1.156    dyoung 
   5248  1.156    dyoung 	if (disable)
   5249  1.156    dyoung 		wm_rxdrain(sc);
   5250  1.199   msaitoh 
   5251  1.199   msaitoh #if 0 /* notyet */
   5252  1.199   msaitoh 	if (sc->sc_type >= WM_T_82544)
   5253  1.199   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   5254  1.199   msaitoh #endif
   5255    1.1   thorpej }
   5256    1.1   thorpej 
   5257  1.145   msaitoh void
   5258  1.146   msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
   5259  1.145   msaitoh {
   5260  1.145   msaitoh 	int i;
   5261  1.145   msaitoh 
   5262  1.145   msaitoh 	/* wait for eeprom to reload */
   5263  1.145   msaitoh 	switch (sc->sc_type) {
   5264  1.145   msaitoh 	case WM_T_82571:
   5265  1.145   msaitoh 	case WM_T_82572:
   5266  1.145   msaitoh 	case WM_T_82573:
   5267  1.165  sborrill 	case WM_T_82574:
   5268  1.185   msaitoh 	case WM_T_82583:
   5269  1.199   msaitoh 	case WM_T_82575:
   5270  1.199   msaitoh 	case WM_T_82576:
   5271  1.208   msaitoh 	case WM_T_82580:
   5272  1.208   msaitoh 	case WM_T_82580ER:
   5273  1.228   msaitoh 	case WM_T_I350:
   5274  1.265   msaitoh 	case WM_T_I354:
   5275  1.247   msaitoh 	case WM_T_I210:
   5276  1.247   msaitoh 	case WM_T_I211:
   5277  1.145   msaitoh 	case WM_T_80003:
   5278  1.145   msaitoh 	case WM_T_ICH8:
   5279  1.145   msaitoh 	case WM_T_ICH9:
   5280  1.189   msaitoh 		for (i = 0; i < 10; i++) {
   5281  1.145   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   5282  1.145   msaitoh 				break;
   5283  1.145   msaitoh 			delay(1000);
   5284  1.145   msaitoh 		}
   5285  1.189   msaitoh 		if (i == 10) {
   5286  1.145   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   5287  1.160  christos 			    "complete\n", device_xname(sc->sc_dev));
   5288  1.145   msaitoh 		}
   5289  1.145   msaitoh 		break;
   5290  1.145   msaitoh 	default:
   5291  1.145   msaitoh 		break;
   5292  1.145   msaitoh 	}
   5293  1.189   msaitoh }
   5294  1.189   msaitoh 
   5295  1.189   msaitoh void
   5296  1.189   msaitoh wm_lan_init_done(struct wm_softc *sc)
   5297  1.189   msaitoh {
   5298  1.189   msaitoh 	uint32_t reg = 0;
   5299  1.189   msaitoh 	int i;
   5300  1.145   msaitoh 
   5301  1.189   msaitoh 	/* wait for eeprom to reload */
   5302  1.189   msaitoh 	switch (sc->sc_type) {
   5303  1.190   msaitoh 	case WM_T_ICH10:
   5304  1.190   msaitoh 	case WM_T_PCH:
   5305  1.221   msaitoh 	case WM_T_PCH2:
   5306  1.249   msaitoh 	case WM_T_PCH_LPT:
   5307  1.189   msaitoh 		for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
   5308  1.189   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   5309  1.189   msaitoh 			if ((reg & STATUS_LAN_INIT_DONE) != 0)
   5310  1.189   msaitoh 				break;
   5311  1.189   msaitoh 			delay(100);
   5312  1.189   msaitoh 		}
   5313  1.189   msaitoh 		if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
   5314  1.189   msaitoh 			log(LOG_ERR, "%s: %s: lan_init_done failed to "
   5315  1.189   msaitoh 			    "complete\n", device_xname(sc->sc_dev), __func__);
   5316  1.189   msaitoh 		}
   5317  1.189   msaitoh 		break;
   5318  1.189   msaitoh 	default:
   5319  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   5320  1.189   msaitoh 		    __func__);
   5321  1.189   msaitoh 		break;
   5322  1.189   msaitoh 	}
   5323  1.189   msaitoh 
   5324  1.189   msaitoh 	reg &= ~STATUS_LAN_INIT_DONE;
   5325  1.189   msaitoh 	CSR_WRITE(sc, WMREG_STATUS, reg);
   5326  1.189   msaitoh }
   5327  1.189   msaitoh 
   5328  1.189   msaitoh void
   5329  1.189   msaitoh wm_get_cfg_done(struct wm_softc *sc)
   5330  1.189   msaitoh {
   5331  1.189   msaitoh 	int mask;
   5332  1.190   msaitoh 	uint32_t reg;
   5333  1.189   msaitoh 	int i;
   5334  1.189   msaitoh 
   5335  1.189   msaitoh 	/* wait for eeprom to reload */
   5336  1.189   msaitoh 	switch (sc->sc_type) {
   5337  1.189   msaitoh 	case WM_T_82542_2_0:
   5338  1.189   msaitoh 	case WM_T_82542_2_1:
   5339  1.189   msaitoh 		/* null */
   5340  1.189   msaitoh 		break;
   5341  1.189   msaitoh 	case WM_T_82543:
   5342  1.189   msaitoh 	case WM_T_82544:
   5343  1.189   msaitoh 	case WM_T_82540:
   5344  1.189   msaitoh 	case WM_T_82545:
   5345  1.189   msaitoh 	case WM_T_82545_3:
   5346  1.189   msaitoh 	case WM_T_82546:
   5347  1.189   msaitoh 	case WM_T_82546_3:
   5348  1.189   msaitoh 	case WM_T_82541:
   5349  1.189   msaitoh 	case WM_T_82541_2:
   5350  1.189   msaitoh 	case WM_T_82547:
   5351  1.189   msaitoh 	case WM_T_82547_2:
   5352  1.189   msaitoh 	case WM_T_82573:
   5353  1.189   msaitoh 	case WM_T_82574:
   5354  1.189   msaitoh 	case WM_T_82583:
   5355  1.189   msaitoh 		/* generic */
   5356  1.189   msaitoh 		delay(10*1000);
   5357  1.189   msaitoh 		break;
   5358  1.189   msaitoh 	case WM_T_80003:
   5359  1.189   msaitoh 	case WM_T_82571:
   5360  1.189   msaitoh 	case WM_T_82572:
   5361  1.199   msaitoh 	case WM_T_82575:
   5362  1.199   msaitoh 	case WM_T_82576:
   5363  1.199   msaitoh 	case WM_T_82580:
   5364  1.208   msaitoh 	case WM_T_82580ER:
   5365  1.228   msaitoh 	case WM_T_I350:
   5366  1.265   msaitoh 	case WM_T_I354:
   5367  1.247   msaitoh 	case WM_T_I210:
   5368  1.247   msaitoh 	case WM_T_I211:
   5369  1.209   msaitoh 		if (sc->sc_type == WM_T_82571) {
   5370  1.209   msaitoh 			/* Only 82571 shares port 0 */
   5371  1.209   msaitoh 			mask = EEMNGCTL_CFGDONE_0;
   5372  1.209   msaitoh 		} else
   5373  1.209   msaitoh 			mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
   5374  1.189   msaitoh 		for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
   5375  1.189   msaitoh 			if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
   5376  1.189   msaitoh 				break;
   5377  1.189   msaitoh 			delay(1000);
   5378  1.189   msaitoh 		}
   5379  1.189   msaitoh 		if (i >= WM_PHY_CFG_TIMEOUT) {
   5380  1.189   msaitoh 			DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
   5381  1.189   msaitoh 				device_xname(sc->sc_dev), __func__));
   5382  1.189   msaitoh 		}
   5383  1.189   msaitoh 		break;
   5384  1.190   msaitoh 	case WM_T_ICH8:
   5385  1.190   msaitoh 	case WM_T_ICH9:
   5386  1.190   msaitoh 	case WM_T_ICH10:
   5387  1.190   msaitoh 	case WM_T_PCH:
   5388  1.221   msaitoh 	case WM_T_PCH2:
   5389  1.249   msaitoh 	case WM_T_PCH_LPT:
   5390  1.190   msaitoh 		delay(10*1000);
   5391  1.253   msaitoh 		if (sc->sc_type >= WM_T_ICH10)
   5392  1.253   msaitoh 			wm_lan_init_done(sc);
   5393  1.253   msaitoh 		else
   5394  1.253   msaitoh 			wm_get_auto_rd_done(sc);
   5395  1.253   msaitoh 
   5396  1.253   msaitoh 		reg = CSR_READ(sc, WMREG_STATUS);
   5397  1.253   msaitoh 		if ((reg & STATUS_PHYRA) != 0)
   5398  1.253   msaitoh 			CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
   5399  1.190   msaitoh 		break;
   5400  1.189   msaitoh 	default:
   5401  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   5402  1.189   msaitoh 		    __func__);
   5403  1.189   msaitoh 		break;
   5404  1.189   msaitoh 	}
   5405  1.145   msaitoh }
   5406  1.145   msaitoh 
   5407    1.1   thorpej /*
   5408  1.280   msaitoh  * wm_nvm_acquire:
   5409   1.45   thorpej  *
   5410   1.45   thorpej  *	Perform the EEPROM handshake required on some chips.
   5411   1.45   thorpej  */
   5412   1.45   thorpej static int
   5413  1.280   msaitoh wm_nvm_acquire(struct wm_softc *sc)
   5414   1.45   thorpej {
   5415   1.45   thorpej 	uint32_t reg;
   5416   1.45   thorpej 	int x;
   5417  1.127    bouyer 	int ret = 0;
   5418   1.45   thorpej 
   5419  1.117   msaitoh 	/* always success */
   5420  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   5421  1.117   msaitoh 		return 0;
   5422  1.117   msaitoh 
   5423  1.276   msaitoh 	if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
   5424  1.139    bouyer 		ret = wm_get_swfwhw_semaphore(sc);
   5425  1.275   msaitoh 	} else if (sc->sc_flags & WM_F_LOCK_SWFW) {
   5426  1.127    bouyer 		/* this will also do wm_get_swsm_semaphore() if needed */
   5427  1.127    bouyer 		ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
   5428  1.275   msaitoh 	} else if (sc->sc_flags & WM_F_LOCK_SWSM) {
   5429  1.127    bouyer 		ret = wm_get_swsm_semaphore(sc);
   5430  1.127    bouyer 	}
   5431  1.127    bouyer 
   5432  1.169   msaitoh 	if (ret) {
   5433  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   5434  1.169   msaitoh 			__func__);
   5435  1.117   msaitoh 		return 1;
   5436  1.169   msaitoh 	}
   5437  1.117   msaitoh 
   5438  1.275   msaitoh 	if (sc->sc_flags & WM_F_LOCK_EECD) {
   5439   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   5440   1.45   thorpej 
   5441   1.45   thorpej 		/* Request EEPROM access. */
   5442   1.45   thorpej 		reg |= EECD_EE_REQ;
   5443   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5444   1.45   thorpej 
   5445   1.45   thorpej 		/* ..and wait for it to be granted. */
   5446  1.117   msaitoh 		for (x = 0; x < 1000; x++) {
   5447   1.45   thorpej 			reg = CSR_READ(sc, WMREG_EECD);
   5448   1.45   thorpej 			if (reg & EECD_EE_GNT)
   5449   1.45   thorpej 				break;
   5450   1.45   thorpej 			delay(5);
   5451   1.45   thorpej 		}
   5452   1.45   thorpej 		if ((reg & EECD_EE_GNT) == 0) {
   5453  1.160  christos 			aprint_error_dev(sc->sc_dev,
   5454  1.160  christos 			    "could not acquire EEPROM GNT\n");
   5455   1.45   thorpej 			reg &= ~EECD_EE_REQ;
   5456   1.45   thorpej 			CSR_WRITE(sc, WMREG_EECD, reg);
   5457  1.276   msaitoh 			if (sc->sc_flags & WM_F_LOCK_EXTCNF)
   5458  1.139    bouyer 				wm_put_swfwhw_semaphore(sc);
   5459  1.275   msaitoh 			if (sc->sc_flags & WM_F_LOCK_SWFW)
   5460  1.127    bouyer 				wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   5461  1.275   msaitoh 			else if (sc->sc_flags & WM_F_LOCK_SWSM)
   5462  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   5463  1.194   msaitoh 			return 1;
   5464   1.45   thorpej 		}
   5465   1.45   thorpej 	}
   5466   1.45   thorpej 
   5467  1.194   msaitoh 	return 0;
   5468   1.45   thorpej }
   5469   1.45   thorpej 
   5470   1.45   thorpej /*
   5471  1.280   msaitoh  * wm_nvm_release:
   5472   1.45   thorpej  *
   5473   1.45   thorpej  *	Release the EEPROM mutex.
   5474   1.45   thorpej  */
   5475   1.45   thorpej static void
   5476  1.280   msaitoh wm_nvm_release(struct wm_softc *sc)
   5477   1.45   thorpej {
   5478   1.45   thorpej 	uint32_t reg;
   5479   1.45   thorpej 
   5480  1.117   msaitoh 	/* always success */
   5481  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   5482  1.117   msaitoh 		return;
   5483  1.117   msaitoh 
   5484  1.275   msaitoh 	if (sc->sc_flags & WM_F_LOCK_EECD) {
   5485   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   5486   1.45   thorpej 		reg &= ~EECD_EE_REQ;
   5487   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5488   1.45   thorpej 	}
   5489  1.117   msaitoh 
   5490  1.276   msaitoh 	if (sc->sc_flags & WM_F_LOCK_EXTCNF)
   5491  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   5492  1.275   msaitoh 	if (sc->sc_flags & WM_F_LOCK_SWFW)
   5493  1.127    bouyer 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   5494  1.275   msaitoh 	else if (sc->sc_flags & WM_F_LOCK_SWSM)
   5495  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   5496   1.45   thorpej }
   5497   1.45   thorpej 
   5498   1.45   thorpej /*
   5499   1.46   thorpej  * wm_eeprom_sendbits:
   5500   1.46   thorpej  *
   5501   1.46   thorpej  *	Send a series of bits to the EEPROM.
   5502   1.46   thorpej  */
   5503   1.46   thorpej static void
   5504   1.46   thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   5505   1.46   thorpej {
   5506   1.46   thorpej 	uint32_t reg;
   5507   1.46   thorpej 	int x;
   5508   1.46   thorpej 
   5509   1.46   thorpej 	reg = CSR_READ(sc, WMREG_EECD);
   5510   1.46   thorpej 
   5511   1.46   thorpej 	for (x = nbits; x > 0; x--) {
   5512   1.46   thorpej 		if (bits & (1U << (x - 1)))
   5513   1.46   thorpej 			reg |= EECD_DI;
   5514   1.46   thorpej 		else
   5515   1.46   thorpej 			reg &= ~EECD_DI;
   5516   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5517  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5518   1.46   thorpej 		delay(2);
   5519   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   5520  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5521   1.46   thorpej 		delay(2);
   5522   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5523  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5524   1.46   thorpej 		delay(2);
   5525   1.46   thorpej 	}
   5526   1.46   thorpej }
   5527   1.46   thorpej 
   5528   1.46   thorpej /*
   5529   1.48   thorpej  * wm_eeprom_recvbits:
   5530   1.48   thorpej  *
   5531   1.48   thorpej  *	Receive a series of bits from the EEPROM.
   5532   1.48   thorpej  */
   5533   1.48   thorpej static void
   5534   1.48   thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   5535   1.48   thorpej {
   5536   1.48   thorpej 	uint32_t reg, val;
   5537   1.48   thorpej 	int x;
   5538   1.48   thorpej 
   5539   1.48   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   5540   1.48   thorpej 
   5541   1.48   thorpej 	val = 0;
   5542   1.48   thorpej 	for (x = nbits; x > 0; x--) {
   5543   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   5544  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5545   1.48   thorpej 		delay(2);
   5546   1.48   thorpej 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   5547   1.48   thorpej 			val |= (1U << (x - 1));
   5548   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5549  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5550   1.48   thorpej 		delay(2);
   5551   1.48   thorpej 	}
   5552   1.48   thorpej 	*valp = val;
   5553   1.48   thorpej }
   5554   1.48   thorpej 
   5555   1.48   thorpej /*
   5556  1.280   msaitoh  * wm_nvm_read_uwire:
   5557   1.50   thorpej  *
   5558   1.50   thorpej  *	Read a word from the EEPROM using the MicroWire protocol.
   5559   1.50   thorpej  */
   5560   1.51   thorpej static int
   5561  1.280   msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5562   1.50   thorpej {
   5563   1.50   thorpej 	uint32_t reg, val;
   5564   1.51   thorpej 	int i;
   5565   1.51   thorpej 
   5566   1.51   thorpej 	for (i = 0; i < wordcnt; i++) {
   5567   1.51   thorpej 		/* Clear SK and DI. */
   5568   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   5569   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5570   1.50   thorpej 
   5571  1.230   msaitoh 		/*
   5572  1.230   msaitoh 		 * XXX: workaround for a bug in qemu-0.12.x and prior
   5573  1.230   msaitoh 		 * and Xen.
   5574  1.230   msaitoh 		 *
   5575  1.230   msaitoh 		 * We use this workaround only for 82540 because qemu's
   5576  1.230   msaitoh 		 * e1000 act as 82540.
   5577  1.230   msaitoh 		 */
   5578  1.231   msaitoh 		if (sc->sc_type == WM_T_82540) {
   5579  1.230   msaitoh 			reg |= EECD_SK;
   5580  1.230   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   5581  1.230   msaitoh 			reg &= ~EECD_SK;
   5582  1.230   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   5583  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   5584  1.230   msaitoh 			delay(2);
   5585  1.230   msaitoh 		}
   5586  1.230   msaitoh 		/* XXX: end of workaround */
   5587  1.246  christos 
   5588   1.51   thorpej 		/* Set CHIP SELECT. */
   5589   1.51   thorpej 		reg |= EECD_CS;
   5590   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5591  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5592   1.51   thorpej 		delay(2);
   5593   1.51   thorpej 
   5594   1.51   thorpej 		/* Shift in the READ command. */
   5595   1.51   thorpej 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   5596   1.51   thorpej 
   5597   1.51   thorpej 		/* Shift in address. */
   5598   1.51   thorpej 		wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
   5599   1.51   thorpej 
   5600   1.51   thorpej 		/* Shift out the data. */
   5601   1.51   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   5602   1.51   thorpej 		data[i] = val & 0xffff;
   5603   1.51   thorpej 
   5604   1.51   thorpej 		/* Clear CHIP SELECT. */
   5605   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   5606   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   5607  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   5608   1.51   thorpej 		delay(2);
   5609   1.51   thorpej 	}
   5610   1.51   thorpej 
   5611  1.194   msaitoh 	return 0;
   5612   1.50   thorpej }
   5613   1.50   thorpej 
   5614   1.50   thorpej /*
   5615  1.280   msaitoh  * wm_nvm_ready_spi:
   5616   1.57   thorpej  *
   5617   1.57   thorpej  *	Wait for a SPI EEPROM to be ready for commands.
   5618   1.57   thorpej  */
   5619   1.57   thorpej static int
   5620  1.280   msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
   5621   1.57   thorpej {
   5622   1.57   thorpej 	uint32_t val;
   5623   1.57   thorpej 	int usec;
   5624   1.57   thorpej 
   5625   1.57   thorpej 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   5626   1.57   thorpej 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   5627   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 8);
   5628   1.57   thorpej 		if ((val & SPI_SR_RDY) == 0)
   5629   1.57   thorpej 			break;
   5630   1.57   thorpej 	}
   5631   1.57   thorpej 	if (usec >= SPI_MAX_RETRIES) {
   5632  1.160  christos 		aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
   5633  1.194   msaitoh 		return 1;
   5634   1.57   thorpej 	}
   5635  1.194   msaitoh 	return 0;
   5636   1.57   thorpej }
   5637   1.57   thorpej 
   5638   1.57   thorpej /*
   5639  1.280   msaitoh  * wm_nvm_read_spi:
   5640   1.57   thorpej  *
   5641   1.57   thorpej  *	Read a work from the EEPROM using the SPI protocol.
   5642   1.57   thorpej  */
   5643   1.57   thorpej static int
   5644  1.280   msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5645   1.57   thorpej {
   5646   1.57   thorpej 	uint32_t reg, val;
   5647   1.57   thorpej 	int i;
   5648   1.57   thorpej 	uint8_t opc;
   5649   1.57   thorpej 
   5650   1.57   thorpej 	/* Clear SK and CS. */
   5651   1.57   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   5652   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5653  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5654   1.57   thorpej 	delay(2);
   5655   1.57   thorpej 
   5656  1.280   msaitoh 	if (wm_nvm_ready_spi(sc))
   5657  1.194   msaitoh 		return 1;
   5658   1.57   thorpej 
   5659   1.57   thorpej 	/* Toggle CS to flush commands. */
   5660   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   5661  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5662   1.57   thorpej 	delay(2);
   5663   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5664  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5665   1.57   thorpej 	delay(2);
   5666   1.57   thorpej 
   5667   1.57   thorpej 	opc = SPI_OPC_READ;
   5668   1.57   thorpej 	if (sc->sc_ee_addrbits == 8 && word >= 128)
   5669   1.57   thorpej 		opc |= SPI_OPC_A8;
   5670   1.57   thorpej 
   5671   1.57   thorpej 	wm_eeprom_sendbits(sc, opc, 8);
   5672   1.57   thorpej 	wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
   5673   1.57   thorpej 
   5674   1.57   thorpej 	for (i = 0; i < wordcnt; i++) {
   5675   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   5676   1.57   thorpej 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   5677   1.57   thorpej 	}
   5678   1.57   thorpej 
   5679   1.57   thorpej 	/* Raise CS and clear SK. */
   5680   1.57   thorpej 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   5681   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   5682  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   5683   1.57   thorpej 	delay(2);
   5684   1.57   thorpej 
   5685  1.194   msaitoh 	return 0;
   5686   1.57   thorpej }
   5687   1.57   thorpej 
   5688  1.249   msaitoh #define NVM_CHECKSUM			0xBABA
   5689  1.249   msaitoh #define EEPROM_SIZE			0x0040
   5690  1.249   msaitoh #define NVM_COMPAT			0x0003
   5691  1.249   msaitoh #define NVM_COMPAT_VALID_CHECKSUM	0x0001
   5692  1.249   msaitoh #define NVM_FUTURE_INIT_WORD1			0x0019
   5693  1.249   msaitoh #define NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM	0x0040
   5694  1.112     gavan 
   5695  1.112     gavan /*
   5696  1.280   msaitoh  * wm_nvm_validate_checksum
   5697  1.112     gavan  *
   5698  1.112     gavan  * The checksum is defined as the sum of the first 64 (16 bit) words.
   5699  1.112     gavan  */
   5700  1.112     gavan static int
   5701  1.280   msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
   5702  1.198   msaitoh {
   5703  1.264    martin 	uint16_t checksum;
   5704  1.112     gavan 	uint16_t eeprom_data;
   5705  1.264    martin #ifdef WM_DEBUG
   5706  1.264    martin 	uint16_t csum_wordaddr, valid_checksum;
   5707  1.264    martin #endif
   5708  1.112     gavan 	int i;
   5709  1.112     gavan 
   5710  1.112     gavan 	checksum = 0;
   5711  1.112     gavan 
   5712  1.247   msaitoh 	/* Don't check for I211 */
   5713  1.247   msaitoh 	if (sc->sc_type == WM_T_I211)
   5714  1.247   msaitoh 		return 0;
   5715  1.247   msaitoh 
   5716  1.264    martin #ifdef WM_DEBUG
   5717  1.249   msaitoh 	if (sc->sc_type == WM_T_PCH_LPT) {
   5718  1.249   msaitoh 		csum_wordaddr = NVM_COMPAT;
   5719  1.249   msaitoh 		valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
   5720  1.249   msaitoh 	} else {
   5721  1.249   msaitoh 		csum_wordaddr = NVM_FUTURE_INIT_WORD1;
   5722  1.249   msaitoh 		valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
   5723  1.249   msaitoh 	}
   5724  1.249   msaitoh 
   5725  1.240   msaitoh 	/* Dump EEPROM image for debug */
   5726  1.240   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5727  1.240   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5728  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   5729  1.280   msaitoh 		wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
   5730  1.249   msaitoh 		if ((eeprom_data & valid_checksum) == 0) {
   5731  1.249   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   5732  1.249   msaitoh 			    ("%s: NVM need to be updated (%04x != %04x)\n",
   5733  1.249   msaitoh 				device_xname(sc->sc_dev), eeprom_data,
   5734  1.249   msaitoh 				    valid_checksum));
   5735  1.240   msaitoh 		}
   5736  1.240   msaitoh 	}
   5737  1.240   msaitoh 
   5738  1.240   msaitoh 	if ((wm_debug & WM_DEBUG_NVM) != 0) {
   5739  1.240   msaitoh 		printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
   5740  1.240   msaitoh 		for (i = 0; i < EEPROM_SIZE; i++) {
   5741  1.280   msaitoh 			if (wm_nvm_read(sc, i, 1, &eeprom_data))
   5742  1.240   msaitoh 				printf("XX ");
   5743  1.240   msaitoh 			else
   5744  1.240   msaitoh 				printf("%04x ", eeprom_data);
   5745  1.240   msaitoh 			if (i % 8 == 7)
   5746  1.240   msaitoh 				printf("\n");
   5747  1.240   msaitoh 		}
   5748  1.240   msaitoh 	}
   5749  1.240   msaitoh 
   5750  1.240   msaitoh #endif /* WM_DEBUG */
   5751  1.240   msaitoh 
   5752  1.112     gavan 	for (i = 0; i < EEPROM_SIZE; i++) {
   5753  1.280   msaitoh 		if (wm_nvm_read(sc, i, 1, &eeprom_data))
   5754  1.112     gavan 			return 1;
   5755  1.112     gavan 		checksum += eeprom_data;
   5756  1.112     gavan 	}
   5757  1.112     gavan 
   5758  1.249   msaitoh 	if (checksum != (uint16_t) NVM_CHECKSUM) {
   5759  1.249   msaitoh #ifdef WM_DEBUG
   5760  1.249   msaitoh 		printf("%s: NVM checksum mismatch (%04x != %04x)\n",
   5761  1.249   msaitoh 		    device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
   5762  1.249   msaitoh #endif
   5763  1.249   msaitoh 	}
   5764  1.112     gavan 
   5765  1.112     gavan 	return 0;
   5766  1.112     gavan }
   5767  1.112     gavan 
   5768  1.117   msaitoh static int
   5769  1.280   msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
   5770  1.117   msaitoh     uint16_t *data)
   5771  1.117   msaitoh {
   5772  1.117   msaitoh 	int i, eerd = 0;
   5773  1.117   msaitoh 	int error = 0;
   5774  1.117   msaitoh 
   5775  1.117   msaitoh 	for (i = 0; i < wordcnt; i++) {
   5776  1.117   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   5777  1.117   msaitoh 
   5778  1.117   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   5779  1.117   msaitoh 		error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   5780  1.117   msaitoh 		if (error != 0)
   5781  1.117   msaitoh 			break;
   5782  1.117   msaitoh 
   5783  1.117   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   5784  1.117   msaitoh 	}
   5785  1.119  uebayasi 
   5786  1.117   msaitoh 	return error;
   5787  1.117   msaitoh }
   5788  1.117   msaitoh 
   5789  1.117   msaitoh static int
   5790  1.117   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   5791  1.117   msaitoh {
   5792  1.117   msaitoh 	uint32_t attempts = 100000;
   5793  1.117   msaitoh 	uint32_t i, reg = 0;
   5794  1.117   msaitoh 	int32_t done = -1;
   5795  1.117   msaitoh 
   5796  1.119  uebayasi 	for (i = 0; i < attempts; i++) {
   5797  1.117   msaitoh 		reg = CSR_READ(sc, rw);
   5798  1.117   msaitoh 
   5799  1.119  uebayasi 		if (reg & EERD_DONE) {
   5800  1.117   msaitoh 			done = 0;
   5801  1.117   msaitoh 			break;
   5802  1.117   msaitoh 		}
   5803  1.117   msaitoh 		delay(5);
   5804  1.117   msaitoh 	}
   5805  1.117   msaitoh 
   5806  1.117   msaitoh 	return done;
   5807  1.117   msaitoh }
   5808  1.117   msaitoh 
   5809  1.280   msaitoh /*
   5810  1.280   msaitoh  * wm_nvm_read:
   5811  1.280   msaitoh  *
   5812  1.280   msaitoh  *	Read data from the serial EEPROM.
   5813  1.280   msaitoh  */
   5814  1.280   msaitoh static int
   5815  1.280   msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   5816  1.280   msaitoh {
   5817  1.280   msaitoh 	int rv;
   5818  1.280   msaitoh 
   5819  1.280   msaitoh 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   5820  1.280   msaitoh 		return 1;
   5821  1.280   msaitoh 
   5822  1.280   msaitoh 	if (wm_nvm_acquire(sc))
   5823  1.280   msaitoh 		return 1;
   5824  1.280   msaitoh 
   5825  1.280   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5826  1.280   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5827  1.280   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   5828  1.280   msaitoh 		rv = wm_nvm_read_ich8(sc, word, wordcnt, data);
   5829  1.280   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
   5830  1.280   msaitoh 		rv = wm_nvm_read_eerd(sc, word, wordcnt, data);
   5831  1.280   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_SPI)
   5832  1.280   msaitoh 		rv = wm_nvm_read_spi(sc, word, wordcnt, data);
   5833  1.280   msaitoh 	else
   5834  1.280   msaitoh 		rv = wm_nvm_read_uwire(sc, word, wordcnt, data);
   5835  1.280   msaitoh 
   5836  1.280   msaitoh 	wm_nvm_release(sc);
   5837  1.280   msaitoh 	return rv;
   5838  1.280   msaitoh }
   5839  1.280   msaitoh 
   5840  1.280   msaitoh /* MAC address related */
   5841  1.280   msaitoh 
   5842  1.208   msaitoh static int
   5843  1.218   msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
   5844  1.218   msaitoh {
   5845  1.218   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   5846  1.218   msaitoh 	uint16_t offset = EEPROM_OFF_MACADDR;
   5847  1.218   msaitoh 
   5848  1.218   msaitoh 	/* Try to read alternative MAC address pointer */
   5849  1.280   msaitoh 	if (wm_nvm_read(sc, EEPROM_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
   5850  1.218   msaitoh 		return -1;
   5851  1.218   msaitoh 
   5852  1.218   msaitoh 	/* Check pointer */
   5853  1.218   msaitoh 	if (offset == 0xffff)
   5854  1.218   msaitoh 		return -1;
   5855  1.218   msaitoh 
   5856  1.218   msaitoh 	/*
   5857  1.218   msaitoh 	 * Check whether alternative MAC address is valid or not.
   5858  1.218   msaitoh 	 * Some cards have non 0xffff pointer but those don't use
   5859  1.218   msaitoh 	 * alternative MAC address in reality.
   5860  1.218   msaitoh 	 *
   5861  1.218   msaitoh 	 * Check whether the broadcast bit is set or not.
   5862  1.218   msaitoh 	 */
   5863  1.280   msaitoh 	if (wm_nvm_read(sc, offset, 1, myea) == 0)
   5864  1.218   msaitoh 		if (((myea[0] & 0xff) & 0x01) == 0)
   5865  1.218   msaitoh 			return 0; /* found! */
   5866  1.218   msaitoh 
   5867  1.218   msaitoh 	/* not found */
   5868  1.218   msaitoh 	return -1;
   5869  1.218   msaitoh }
   5870  1.218   msaitoh 
   5871  1.218   msaitoh static int
   5872  1.208   msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
   5873  1.208   msaitoh {
   5874  1.208   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   5875  1.210   msaitoh 	uint16_t offset = EEPROM_OFF_MACADDR;
   5876  1.208   msaitoh 	int do_invert = 0;
   5877  1.208   msaitoh 
   5878  1.218   msaitoh 	switch (sc->sc_type) {
   5879  1.218   msaitoh 	case WM_T_82580:
   5880  1.218   msaitoh 	case WM_T_82580ER:
   5881  1.228   msaitoh 	case WM_T_I350:
   5882  1.265   msaitoh 	case WM_T_I354:
   5883  1.218   msaitoh 		switch (sc->sc_funcid) {
   5884  1.218   msaitoh 		case 0:
   5885  1.218   msaitoh 			/* default value (== EEPROM_OFF_MACADDR) */
   5886  1.218   msaitoh 			break;
   5887  1.218   msaitoh 		case 1:
   5888  1.218   msaitoh 			offset = EEPROM_OFF_LAN1;
   5889  1.218   msaitoh 			break;
   5890  1.218   msaitoh 		case 2:
   5891  1.218   msaitoh 			offset = EEPROM_OFF_LAN2;
   5892  1.218   msaitoh 			break;
   5893  1.218   msaitoh 		case 3:
   5894  1.218   msaitoh 			offset = EEPROM_OFF_LAN3;
   5895  1.218   msaitoh 			break;
   5896  1.218   msaitoh 		default:
   5897  1.218   msaitoh 			goto bad;
   5898  1.218   msaitoh 			/* NOTREACHED */
   5899  1.208   msaitoh 			break;
   5900  1.218   msaitoh 		}
   5901  1.218   msaitoh 		break;
   5902  1.218   msaitoh 	case WM_T_82571:
   5903  1.218   msaitoh 	case WM_T_82575:
   5904  1.218   msaitoh 	case WM_T_82576:
   5905  1.218   msaitoh 	case WM_T_80003:
   5906  1.247   msaitoh 	case WM_T_I210:
   5907  1.247   msaitoh 	case WM_T_I211:
   5908  1.218   msaitoh 		if (wm_check_alt_mac_addr(sc) != 0) {
   5909  1.218   msaitoh 			/* reset the offset to LAN0 */
   5910  1.218   msaitoh 			offset = EEPROM_OFF_MACADDR;
   5911  1.218   msaitoh 			if ((sc->sc_funcid & 0x01) == 1)
   5912  1.208   msaitoh 				do_invert = 1;
   5913  1.218   msaitoh 			goto do_read;
   5914  1.218   msaitoh 		}
   5915  1.218   msaitoh 		switch (sc->sc_funcid) {
   5916  1.218   msaitoh 		case 0:
   5917  1.218   msaitoh 			/*
   5918  1.218   msaitoh 			 * The offset is the value in EEPROM_ALT_MAC_ADDR_PTR
   5919  1.218   msaitoh 			 * itself.
   5920  1.218   msaitoh 			 */
   5921  1.218   msaitoh 			break;
   5922  1.218   msaitoh 		case 1:
   5923  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN1;
   5924  1.218   msaitoh 			break;
   5925  1.218   msaitoh 		case 2:
   5926  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN2;
   5927  1.218   msaitoh 			break;
   5928  1.218   msaitoh 		case 3:
   5929  1.218   msaitoh 			offset += EEPROM_OFF_MACADDR_LAN3;
   5930  1.208   msaitoh 			break;
   5931  1.208   msaitoh 		default:
   5932  1.218   msaitoh 			goto bad;
   5933  1.218   msaitoh 			/* NOTREACHED */
   5934  1.208   msaitoh 			break;
   5935  1.208   msaitoh 		}
   5936  1.218   msaitoh 		break;
   5937  1.218   msaitoh 	default:
   5938  1.218   msaitoh 		if ((sc->sc_funcid & 0x01) == 1)
   5939  1.218   msaitoh 			do_invert = 1;
   5940  1.218   msaitoh 		break;
   5941  1.218   msaitoh 	}
   5942  1.210   msaitoh 
   5943  1.208   msaitoh  do_read:
   5944  1.280   msaitoh 	if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]),
   5945  1.208   msaitoh 		myea) != 0) {
   5946  1.208   msaitoh 		goto bad;
   5947  1.208   msaitoh 	}
   5948  1.208   msaitoh 
   5949  1.208   msaitoh 	enaddr[0] = myea[0] & 0xff;
   5950  1.208   msaitoh 	enaddr[1] = myea[0] >> 8;
   5951  1.208   msaitoh 	enaddr[2] = myea[1] & 0xff;
   5952  1.208   msaitoh 	enaddr[3] = myea[1] >> 8;
   5953  1.208   msaitoh 	enaddr[4] = myea[2] & 0xff;
   5954  1.208   msaitoh 	enaddr[5] = myea[2] >> 8;
   5955  1.208   msaitoh 
   5956  1.208   msaitoh 	/*
   5957  1.208   msaitoh 	 * Toggle the LSB of the MAC address on the second port
   5958  1.208   msaitoh 	 * of some dual port cards.
   5959  1.208   msaitoh 	 */
   5960  1.208   msaitoh 	if (do_invert != 0)
   5961  1.208   msaitoh 		enaddr[5] ^= 1;
   5962  1.208   msaitoh 
   5963  1.208   msaitoh 	return 0;
   5964  1.208   msaitoh 
   5965  1.208   msaitoh  bad:
   5966  1.208   msaitoh 	return -1;
   5967  1.208   msaitoh }
   5968  1.208   msaitoh 
   5969    1.1   thorpej /*
   5970    1.1   thorpej  * wm_add_rxbuf:
   5971    1.1   thorpej  *
   5972    1.1   thorpej  *	Add a receive buffer to the indiciated descriptor.
   5973    1.1   thorpej  */
   5974   1.47   thorpej static int
   5975    1.1   thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
   5976    1.1   thorpej {
   5977    1.1   thorpej 	struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
   5978    1.1   thorpej 	struct mbuf *m;
   5979    1.1   thorpej 	int error;
   5980    1.1   thorpej 
   5981  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   5982  1.272     ozaki 
   5983    1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   5984    1.1   thorpej 	if (m == NULL)
   5985  1.194   msaitoh 		return ENOBUFS;
   5986    1.1   thorpej 
   5987    1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   5988    1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   5989    1.1   thorpej 		m_freem(m);
   5990  1.194   msaitoh 		return ENOBUFS;
   5991    1.1   thorpej 	}
   5992    1.1   thorpej 
   5993    1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   5994    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5995    1.1   thorpej 
   5996    1.1   thorpej 	rxs->rxs_mbuf = m;
   5997    1.1   thorpej 
   5998   1.32   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   5999   1.32   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   6000    1.1   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   6001    1.1   thorpej 	if (error) {
   6002   1.84   thorpej 		/* XXX XXX XXX */
   6003  1.160  christos 		aprint_error_dev(sc->sc_dev,
   6004  1.160  christos 		    "unable to load rx DMA map %d, error = %d\n",
   6005  1.158    cegger 		    idx, error);
   6006   1.84   thorpej 		panic("wm_add_rxbuf");
   6007    1.1   thorpej 	}
   6008    1.1   thorpej 
   6009    1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   6010    1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   6011    1.1   thorpej 
   6012  1.199   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   6013  1.199   msaitoh 		if ((sc->sc_rctl & RCTL_EN) != 0)
   6014  1.199   msaitoh 			WM_INIT_RXDESC(sc, idx);
   6015  1.246  christos 	} else
   6016  1.199   msaitoh 		WM_INIT_RXDESC(sc, idx);
   6017    1.1   thorpej 
   6018  1.194   msaitoh 	return 0;
   6019    1.1   thorpej }
   6020    1.1   thorpej 
   6021    1.1   thorpej /*
   6022    1.1   thorpej  * wm_set_ral:
   6023    1.1   thorpej  *
   6024    1.1   thorpej  *	Set an entery in the receive address list.
   6025    1.1   thorpej  */
   6026    1.1   thorpej static void
   6027    1.1   thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   6028    1.1   thorpej {
   6029    1.1   thorpej 	uint32_t ral_lo, ral_hi;
   6030    1.1   thorpej 
   6031    1.1   thorpej 	if (enaddr != NULL) {
   6032    1.1   thorpej 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   6033    1.1   thorpej 		    (enaddr[3] << 24);
   6034    1.1   thorpej 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   6035    1.1   thorpej 		ral_hi |= RAL_AV;
   6036    1.1   thorpej 	} else {
   6037    1.1   thorpej 		ral_lo = 0;
   6038    1.1   thorpej 		ral_hi = 0;
   6039    1.1   thorpej 	}
   6040    1.1   thorpej 
   6041   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   6042    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   6043    1.1   thorpej 		    ral_lo);
   6044    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   6045    1.1   thorpej 		    ral_hi);
   6046    1.1   thorpej 	} else {
   6047    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   6048    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   6049    1.1   thorpej 	}
   6050    1.1   thorpej }
   6051    1.1   thorpej 
   6052    1.1   thorpej /*
   6053    1.1   thorpej  * wm_mchash:
   6054    1.1   thorpej  *
   6055    1.1   thorpej  *	Compute the hash of the multicast address for the 4096-bit
   6056    1.1   thorpej  *	multicast filter.
   6057    1.1   thorpej  */
   6058    1.1   thorpej static uint32_t
   6059    1.1   thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   6060    1.1   thorpej {
   6061    1.1   thorpej 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   6062    1.1   thorpej 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   6063  1.139    bouyer 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   6064  1.139    bouyer 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   6065    1.1   thorpej 	uint32_t hash;
   6066    1.1   thorpej 
   6067  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   6068  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   6069  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   6070  1.139    bouyer 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   6071  1.139    bouyer 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   6072  1.139    bouyer 		return (hash & 0x3ff);
   6073  1.139    bouyer 	}
   6074    1.1   thorpej 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   6075    1.1   thorpej 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   6076    1.1   thorpej 
   6077    1.1   thorpej 	return (hash & 0xfff);
   6078    1.1   thorpej }
   6079    1.1   thorpej 
   6080    1.1   thorpej /*
   6081    1.1   thorpej  * wm_set_filter:
   6082    1.1   thorpej  *
   6083    1.1   thorpej  *	Set up the receive filter.
   6084    1.1   thorpej  */
   6085   1.47   thorpej static void
   6086    1.1   thorpej wm_set_filter(struct wm_softc *sc)
   6087    1.1   thorpej {
   6088    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   6089    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6090    1.1   thorpej 	struct ether_multi *enm;
   6091    1.1   thorpej 	struct ether_multistep step;
   6092    1.1   thorpej 	bus_addr_t mta_reg;
   6093    1.1   thorpej 	uint32_t hash, reg, bit;
   6094  1.139    bouyer 	int i, size;
   6095    1.1   thorpej 
   6096   1.11   thorpej 	if (sc->sc_type >= WM_T_82544)
   6097    1.1   thorpej 		mta_reg = WMREG_CORDOVA_MTA;
   6098    1.1   thorpej 	else
   6099    1.1   thorpej 		mta_reg = WMREG_MTA;
   6100    1.1   thorpej 
   6101    1.1   thorpej 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   6102    1.1   thorpej 
   6103    1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   6104    1.1   thorpej 		sc->sc_rctl |= RCTL_BAM;
   6105    1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   6106    1.1   thorpej 		sc->sc_rctl |= RCTL_UPE;
   6107    1.1   thorpej 		goto allmulti;
   6108    1.1   thorpej 	}
   6109    1.1   thorpej 
   6110    1.1   thorpej 	/*
   6111    1.1   thorpej 	 * Set the station address in the first RAL slot, and
   6112    1.1   thorpej 	 * clear the remaining slots.
   6113    1.1   thorpej 	 */
   6114  1.242   msaitoh 	if (sc->sc_type == WM_T_ICH8)
   6115  1.242   msaitoh 		size = WM_RAL_TABSIZE_ICH8 -1;
   6116  1.242   msaitoh 	else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
   6117  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   6118  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT))
   6119  1.242   msaitoh 		size = WM_RAL_TABSIZE_ICH8;
   6120  1.242   msaitoh 	else if (sc->sc_type == WM_T_82575)
   6121  1.242   msaitoh 		size = WM_RAL_TABSIZE_82575;
   6122  1.242   msaitoh 	else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
   6123  1.242   msaitoh 		size = WM_RAL_TABSIZE_82576;
   6124  1.265   msaitoh 	else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   6125  1.242   msaitoh 		size = WM_RAL_TABSIZE_I350;
   6126  1.139    bouyer 	else
   6127  1.139    bouyer 		size = WM_RAL_TABSIZE;
   6128  1.143    dyoung 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   6129  1.139    bouyer 	for (i = 1; i < size; i++)
   6130    1.1   thorpej 		wm_set_ral(sc, NULL, i);
   6131    1.1   thorpej 
   6132  1.167   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   6133  1.221   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   6134  1.249   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   6135  1.139    bouyer 		size = WM_ICH8_MC_TABSIZE;
   6136  1.139    bouyer 	else
   6137  1.139    bouyer 		size = WM_MC_TABSIZE;
   6138    1.1   thorpej 	/* Clear out the multicast table. */
   6139  1.139    bouyer 	for (i = 0; i < size; i++)
   6140    1.1   thorpej 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   6141    1.1   thorpej 
   6142    1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   6143    1.1   thorpej 	while (enm != NULL) {
   6144    1.1   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   6145    1.1   thorpej 			/*
   6146    1.1   thorpej 			 * We must listen to a range of multicast addresses.
   6147    1.1   thorpej 			 * For now, just accept all multicasts, rather than
   6148    1.1   thorpej 			 * trying to set only those filter bits needed to match
   6149    1.1   thorpej 			 * the range.  (At this time, the only use of address
   6150    1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   6151    1.1   thorpej 			 * range is big enough to require all bits set.)
   6152    1.1   thorpej 			 */
   6153    1.1   thorpej 			goto allmulti;
   6154    1.1   thorpej 		}
   6155    1.1   thorpej 
   6156    1.1   thorpej 		hash = wm_mchash(sc, enm->enm_addrlo);
   6157    1.1   thorpej 
   6158  1.139    bouyer 		reg = (hash >> 5);
   6159  1.167   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   6160  1.221   msaitoh 		    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   6161  1.249   msaitoh 		    || (sc->sc_type == WM_T_PCH2)
   6162  1.249   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT))
   6163  1.139    bouyer 			reg &= 0x1f;
   6164  1.139    bouyer 		else
   6165  1.139    bouyer 			reg &= 0x7f;
   6166    1.1   thorpej 		bit = hash & 0x1f;
   6167    1.1   thorpej 
   6168    1.1   thorpej 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   6169    1.1   thorpej 		hash |= 1U << bit;
   6170    1.1   thorpej 
   6171    1.1   thorpej 		/* XXX Hardware bug?? */
   6172   1.11   thorpej 		if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
   6173    1.1   thorpej 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   6174    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   6175    1.1   thorpej 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   6176    1.1   thorpej 		} else
   6177    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   6178    1.1   thorpej 
   6179    1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   6180    1.1   thorpej 	}
   6181    1.1   thorpej 
   6182    1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   6183    1.1   thorpej 	goto setit;
   6184    1.1   thorpej 
   6185    1.1   thorpej  allmulti:
   6186    1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   6187    1.1   thorpej 	sc->sc_rctl |= RCTL_MPE;
   6188    1.1   thorpej 
   6189    1.1   thorpej  setit:
   6190    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   6191    1.1   thorpej }
   6192    1.1   thorpej 
   6193    1.1   thorpej /*
   6194    1.1   thorpej  * wm_tbi_mediainit:
   6195    1.1   thorpej  *
   6196    1.1   thorpej  *	Initialize media for use on 1000BASE-X devices.
   6197    1.1   thorpej  */
   6198   1.47   thorpej static void
   6199    1.1   thorpej wm_tbi_mediainit(struct wm_softc *sc)
   6200    1.1   thorpej {
   6201  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6202    1.1   thorpej 	const char *sep = "";
   6203    1.1   thorpej 
   6204   1.11   thorpej 	if (sc->sc_type < WM_T_82543)
   6205    1.1   thorpej 		sc->sc_tipg = TIPG_WM_DFLT;
   6206    1.1   thorpej 	else
   6207    1.1   thorpej 		sc->sc_tipg = TIPG_LG_DFLT;
   6208    1.1   thorpej 
   6209  1.173   msaitoh 	sc->sc_tbi_anegticks = 5;
   6210  1.173   msaitoh 
   6211  1.173   msaitoh 	/* Initialize our media structures */
   6212  1.173   msaitoh 	sc->sc_mii.mii_ifp = ifp;
   6213  1.173   msaitoh 
   6214  1.173   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   6215   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
   6216    1.1   thorpej 	    wm_tbi_mediastatus);
   6217    1.1   thorpej 
   6218    1.1   thorpej 	/*
   6219    1.1   thorpej 	 * SWD Pins:
   6220    1.1   thorpej 	 *
   6221    1.1   thorpej 	 *	0 = Link LED (output)
   6222    1.1   thorpej 	 *	1 = Loss Of Signal (input)
   6223    1.1   thorpej 	 */
   6224    1.1   thorpej 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   6225    1.1   thorpej 	sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   6226  1.279   msaitoh 	if (sc->sc_wmp->wmp_flags & WMP_F_SERDES)
   6227  1.279   msaitoh 		sc->sc_ctrl &= ~CTRL_LRST;
   6228    1.1   thorpej 
   6229    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6230    1.1   thorpej 
   6231   1.27  christos #define	ADD(ss, mm, dd)							\
   6232    1.1   thorpej do {									\
   6233   1.84   thorpej 	aprint_normal("%s%s", sep, ss);					\
   6234   1.27  christos 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL);	\
   6235    1.1   thorpej 	sep = ", ";							\
   6236    1.1   thorpej } while (/*CONSTCOND*/0)
   6237    1.1   thorpej 
   6238  1.160  christos 	aprint_normal_dev(sc->sc_dev, "");
   6239    1.1   thorpej 	ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   6240    1.1   thorpej 	ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
   6241    1.1   thorpej 	ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
   6242   1.84   thorpej 	aprint_normal("\n");
   6243    1.1   thorpej 
   6244    1.1   thorpej #undef ADD
   6245    1.1   thorpej 
   6246  1.198   msaitoh 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
   6247    1.1   thorpej }
   6248    1.1   thorpej 
   6249    1.1   thorpej /*
   6250    1.1   thorpej  * wm_tbi_mediastatus:	[ifmedia interface function]
   6251    1.1   thorpej  *
   6252    1.1   thorpej  *	Get the current interface media status on a 1000BASE-X device.
   6253    1.1   thorpej  */
   6254   1.47   thorpej static void
   6255    1.1   thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   6256    1.1   thorpej {
   6257    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6258  1.173   msaitoh 	uint32_t ctrl, status;
   6259    1.1   thorpej 
   6260    1.1   thorpej 	ifmr->ifm_status = IFM_AVALID;
   6261    1.1   thorpej 	ifmr->ifm_active = IFM_ETHER;
   6262    1.1   thorpej 
   6263  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   6264  1.173   msaitoh 	if ((status & STATUS_LU) == 0) {
   6265    1.1   thorpej 		ifmr->ifm_active |= IFM_NONE;
   6266    1.1   thorpej 		return;
   6267    1.1   thorpej 	}
   6268    1.1   thorpej 
   6269    1.1   thorpej 	ifmr->ifm_status |= IFM_ACTIVE;
   6270    1.1   thorpej 	ifmr->ifm_active |= IFM_1000_SX;
   6271    1.1   thorpej 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   6272    1.1   thorpej 		ifmr->ifm_active |= IFM_FDX;
   6273  1.270   msaitoh 	else
   6274  1.270   msaitoh 		ifmr->ifm_active |= IFM_HDX;
   6275   1.71   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   6276   1.71   thorpej 	if (ctrl & CTRL_RFCE)
   6277   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   6278   1.71   thorpej 	if (ctrl & CTRL_TFCE)
   6279   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   6280    1.1   thorpej }
   6281    1.1   thorpej 
   6282    1.1   thorpej /*
   6283    1.1   thorpej  * wm_tbi_mediachange:	[ifmedia interface function]
   6284    1.1   thorpej  *
   6285    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-X device.
   6286    1.1   thorpej  */
   6287   1.47   thorpej static int
   6288    1.1   thorpej wm_tbi_mediachange(struct ifnet *ifp)
   6289    1.1   thorpej {
   6290    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6291    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6292    1.1   thorpej 	uint32_t status;
   6293    1.1   thorpej 	int i;
   6294    1.1   thorpej 
   6295  1.279   msaitoh 	if (sc->sc_wmp->wmp_flags & WMP_F_SERDES)
   6296  1.279   msaitoh 		return 0;
   6297  1.279   msaitoh 
   6298  1.173   msaitoh 	sc->sc_txcw = 0;
   6299   1.71   thorpej 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
   6300   1.71   thorpej 	    (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   6301  1.173   msaitoh 		sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
   6302  1.198   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6303  1.173   msaitoh 		sc->sc_txcw |= TXCW_ANE;
   6304  1.134   msaitoh 	} else {
   6305  1.173   msaitoh 		/*
   6306  1.173   msaitoh 		 * If autonegotiation is turned off, force link up and turn on
   6307  1.173   msaitoh 		 * full duplex
   6308  1.173   msaitoh 		 */
   6309  1.134   msaitoh 		sc->sc_txcw &= ~TXCW_ANE;
   6310  1.134   msaitoh 		sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
   6311  1.173   msaitoh 		sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   6312  1.134   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6313  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6314  1.134   msaitoh 		delay(1000);
   6315  1.134   msaitoh 	}
   6316    1.1   thorpej 
   6317  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   6318  1.160  christos 		    device_xname(sc->sc_dev),sc->sc_txcw));
   6319    1.1   thorpej 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6320  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   6321    1.1   thorpej 	delay(10000);
   6322    1.1   thorpej 
   6323  1.134   msaitoh 	i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
   6324  1.160  christos 	DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
   6325  1.134   msaitoh 
   6326  1.198   msaitoh 	/*
   6327  1.134   msaitoh 	 * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
   6328  1.134   msaitoh 	 * optics detect a signal, 0 if they don't.
   6329  1.134   msaitoh 	 */
   6330  1.173   msaitoh 	if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
   6331    1.1   thorpej 		/* Have signal; wait for the link to come up. */
   6332  1.134   msaitoh 
   6333  1.134   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6334  1.134   msaitoh 			/*
   6335  1.134   msaitoh 			 * Reset the link, and let autonegotiation do its thing
   6336  1.134   msaitoh 			 */
   6337  1.134   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   6338  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6339  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   6340  1.134   msaitoh 			delay(1000);
   6341  1.134   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   6342  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6343  1.266   msaitoh 			CSR_WRITE_FLUSH(sc);
   6344  1.134   msaitoh 			delay(1000);
   6345  1.134   msaitoh 		}
   6346  1.134   msaitoh 
   6347  1.173   msaitoh 		for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
   6348    1.1   thorpej 			delay(10000);
   6349    1.1   thorpej 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   6350    1.1   thorpej 				break;
   6351    1.1   thorpej 		}
   6352    1.1   thorpej 
   6353  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   6354  1.160  christos 			    device_xname(sc->sc_dev),i));
   6355  1.134   msaitoh 
   6356    1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   6357  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   6358  1.134   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   6359  1.160  christos 			device_xname(sc->sc_dev),status, STATUS_LU));
   6360    1.1   thorpej 		if (status & STATUS_LU) {
   6361    1.1   thorpej 			/* Link is up. */
   6362    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   6363    1.1   thorpej 			    ("%s: LINK: set media -> link up %s\n",
   6364  1.160  christos 			    device_xname(sc->sc_dev),
   6365    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   6366  1.173   msaitoh 
   6367  1.173   msaitoh 			/*
   6368  1.173   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   6369  1.173   msaitoh 			 * so we should update sc->sc_ctrl
   6370  1.173   msaitoh 			 */
   6371  1.173   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   6372    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   6373   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   6374    1.1   thorpej 			if (status & STATUS_FD)
   6375    1.1   thorpej 				sc->sc_tctl |=
   6376    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   6377    1.1   thorpej 			else
   6378    1.1   thorpej 				sc->sc_tctl |=
   6379    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   6380   1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   6381   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   6382    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   6383   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   6384   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   6385   1.71   thorpej 				      sc->sc_fcrtl);
   6386    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   6387    1.1   thorpej 		} else {
   6388  1.173   msaitoh 			if (i == WM_LINKUP_TIMEOUT)
   6389  1.173   msaitoh 				wm_check_for_link(sc);
   6390    1.1   thorpej 			/* Link is down. */
   6391    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   6392    1.1   thorpej 			    ("%s: LINK: set media -> link down\n",
   6393  1.160  christos 			    device_xname(sc->sc_dev)));
   6394    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   6395    1.1   thorpej 		}
   6396    1.1   thorpej 	} else {
   6397    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   6398  1.160  christos 		    device_xname(sc->sc_dev)));
   6399    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   6400    1.1   thorpej 	}
   6401    1.1   thorpej 
   6402    1.1   thorpej 	wm_tbi_set_linkled(sc);
   6403    1.1   thorpej 
   6404  1.194   msaitoh 	return 0;
   6405    1.1   thorpej }
   6406    1.1   thorpej 
   6407    1.1   thorpej /*
   6408    1.1   thorpej  * wm_tbi_set_linkled:
   6409    1.1   thorpej  *
   6410    1.1   thorpej  *	Update the link LED on 1000BASE-X devices.
   6411    1.1   thorpej  */
   6412   1.47   thorpej static void
   6413    1.1   thorpej wm_tbi_set_linkled(struct wm_softc *sc)
   6414    1.1   thorpej {
   6415    1.1   thorpej 
   6416    1.1   thorpej 	if (sc->sc_tbi_linkup)
   6417    1.1   thorpej 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   6418    1.1   thorpej 	else
   6419    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   6420    1.1   thorpej 
   6421  1.173   msaitoh 	/* 82540 or newer devices are active low */
   6422  1.173   msaitoh 	sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
   6423  1.173   msaitoh 
   6424    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6425    1.1   thorpej }
   6426    1.1   thorpej 
   6427    1.1   thorpej /*
   6428    1.1   thorpej  * wm_tbi_check_link:
   6429    1.1   thorpej  *
   6430    1.1   thorpej  *	Check the link on 1000BASE-X devices.
   6431    1.1   thorpej  */
   6432   1.47   thorpej static void
   6433    1.1   thorpej wm_tbi_check_link(struct wm_softc *sc)
   6434    1.1   thorpej {
   6435  1.173   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6436  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   6437  1.264    martin 	uint32_t status;
   6438    1.1   thorpej 
   6439  1.272     ozaki 	KASSERT(WM_LOCKED(sc));
   6440  1.272     ozaki 
   6441  1.279   msaitoh 	if (sc->sc_wmp->wmp_flags & WMP_F_SERDES) {
   6442  1.279   msaitoh 		sc->sc_tbi_linkup = 1;
   6443  1.279   msaitoh 		return;
   6444  1.279   msaitoh 	}
   6445  1.279   msaitoh 
   6446  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   6447    1.1   thorpej 
   6448  1.264    martin 	/* XXX is this needed? */
   6449  1.264    martin 	(void)CSR_READ(sc, WMREG_RXCW);
   6450  1.264    martin 	(void)CSR_READ(sc, WMREG_CTRL);
   6451    1.1   thorpej 
   6452  1.173   msaitoh 	/* set link status */
   6453    1.1   thorpej 	if ((status & STATUS_LU) == 0) {
   6454    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   6455  1.280   msaitoh 		    ("%s: LINK: checklink -> down\n",
   6456  1.280   msaitoh 			device_xname(sc->sc_dev)));
   6457    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   6458  1.173   msaitoh 	} else if (sc->sc_tbi_linkup == 0) {
   6459    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   6460  1.280   msaitoh 		    ("%s: LINK: checklink -> up %s\n",
   6461  1.280   msaitoh 			device_xname(sc->sc_dev),
   6462  1.280   msaitoh 			(status & STATUS_FD) ? "FDX" : "HDX"));
   6463    1.1   thorpej 		sc->sc_tbi_linkup = 1;
   6464    1.1   thorpej 	}
   6465    1.1   thorpej 
   6466  1.173   msaitoh 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
   6467  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)) {
   6468  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   6469  1.173   msaitoh 		if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
   6470  1.173   msaitoh 			/* RXCFG storm! */
   6471  1.173   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
   6472  1.173   msaitoh 				sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
   6473  1.272     ozaki 			wm_init_locked(ifp);
   6474  1.272     ozaki 			WM_UNLOCK(sc);
   6475  1.232    bouyer 			ifp->if_start(ifp);
   6476  1.272     ozaki 			WM_LOCK(sc);
   6477  1.173   msaitoh 		} else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   6478  1.173   msaitoh 			/* If the timer expired, retry autonegotiation */
   6479  1.173   msaitoh 			if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
   6480  1.173   msaitoh 				DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   6481  1.173   msaitoh 				sc->sc_tbi_ticks = 0;
   6482  1.173   msaitoh 				/*
   6483  1.173   msaitoh 				 * Reset the link, and let autonegotiation do
   6484  1.173   msaitoh 				 * its thing
   6485  1.173   msaitoh 				 */
   6486  1.173   msaitoh 				sc->sc_ctrl |= CTRL_LRST;
   6487  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6488  1.266   msaitoh 				CSR_WRITE_FLUSH(sc);
   6489  1.173   msaitoh 				delay(1000);
   6490  1.173   msaitoh 				sc->sc_ctrl &= ~CTRL_LRST;
   6491  1.173   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6492  1.266   msaitoh 				CSR_WRITE_FLUSH(sc);
   6493  1.173   msaitoh 				delay(1000);
   6494  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW,
   6495  1.173   msaitoh 				    sc->sc_txcw & ~TXCW_ANE);
   6496  1.173   msaitoh 				CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   6497  1.173   msaitoh 			}
   6498  1.173   msaitoh 		}
   6499  1.173   msaitoh 	}
   6500  1.173   msaitoh 
   6501    1.1   thorpej 	wm_tbi_set_linkled(sc);
   6502    1.1   thorpej }
   6503    1.1   thorpej 
   6504    1.1   thorpej /*
   6505    1.1   thorpej  * wm_gmii_reset:
   6506    1.1   thorpej  *
   6507    1.1   thorpej  *	Reset the PHY.
   6508    1.1   thorpej  */
   6509   1.47   thorpej static void
   6510    1.1   thorpej wm_gmii_reset(struct wm_softc *sc)
   6511    1.1   thorpej {
   6512    1.1   thorpej 	uint32_t reg;
   6513  1.189   msaitoh 	int rv;
   6514    1.1   thorpej 
   6515  1.189   msaitoh 	/* get phy semaphore */
   6516  1.189   msaitoh 	switch (sc->sc_type) {
   6517  1.189   msaitoh 	case WM_T_82571:
   6518  1.189   msaitoh 	case WM_T_82572:
   6519  1.189   msaitoh 	case WM_T_82573:
   6520  1.189   msaitoh 	case WM_T_82574:
   6521  1.189   msaitoh 	case WM_T_82583:
   6522  1.192   msaitoh 		 /* XXX should get sw semaphore, too */
   6523  1.189   msaitoh 		rv = wm_get_swsm_semaphore(sc);
   6524  1.189   msaitoh 		break;
   6525  1.199   msaitoh 	case WM_T_82575:
   6526  1.199   msaitoh 	case WM_T_82576:
   6527  1.199   msaitoh 	case WM_T_82580:
   6528  1.199   msaitoh 	case WM_T_82580ER:
   6529  1.228   msaitoh 	case WM_T_I350:
   6530  1.265   msaitoh 	case WM_T_I354:
   6531  1.247   msaitoh 	case WM_T_I210:
   6532  1.247   msaitoh 	case WM_T_I211:
   6533  1.189   msaitoh 	case WM_T_80003:
   6534  1.199   msaitoh 		rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   6535  1.189   msaitoh 		break;
   6536  1.189   msaitoh 	case WM_T_ICH8:
   6537  1.189   msaitoh 	case WM_T_ICH9:
   6538  1.189   msaitoh 	case WM_T_ICH10:
   6539  1.190   msaitoh 	case WM_T_PCH:
   6540  1.221   msaitoh 	case WM_T_PCH2:
   6541  1.249   msaitoh 	case WM_T_PCH_LPT:
   6542  1.189   msaitoh 		rv = wm_get_swfwhw_semaphore(sc);
   6543  1.189   msaitoh 		break;
   6544  1.189   msaitoh 	default:
   6545  1.189   msaitoh 		/* nothing to do*/
   6546  1.189   msaitoh 		rv = 0;
   6547  1.189   msaitoh 		break;
   6548  1.139    bouyer 	}
   6549  1.189   msaitoh 	if (rv != 0) {
   6550  1.189   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   6551  1.189   msaitoh 		    __func__);
   6552  1.189   msaitoh 		return;
   6553  1.127    bouyer 	}
   6554    1.1   thorpej 
   6555  1.186   msaitoh 	switch (sc->sc_type) {
   6556  1.186   msaitoh 	case WM_T_82542_2_0:
   6557  1.186   msaitoh 	case WM_T_82542_2_1:
   6558  1.189   msaitoh 		/* null */
   6559  1.186   msaitoh 		break;
   6560  1.186   msaitoh 	case WM_T_82543:
   6561  1.148    simonb 		/*
   6562  1.148    simonb 		 * With 82543, we need to force speed and duplex on the MAC
   6563  1.148    simonb 		 * equal to what the PHY speed and duplex configuration is.
   6564  1.148    simonb 		 * In addition, we need to perform a hardware reset on the PHY
   6565  1.148    simonb 		 * to take it out of reset.
   6566  1.148    simonb 		 */
   6567  1.148    simonb 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   6568  1.148    simonb 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6569  1.133   msaitoh 
   6570    1.1   thorpej 		/* The PHY reset pin is active-low. */
   6571    1.1   thorpej 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   6572    1.1   thorpej 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   6573    1.1   thorpej 		    CTRL_EXT_SWDPIN(4));
   6574    1.1   thorpej 		reg |= CTRL_EXT_SWDPIO(4);
   6575    1.1   thorpej 
   6576    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   6577  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6578  1.186   msaitoh 		delay(10*1000);
   6579    1.1   thorpej 
   6580    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   6581  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6582  1.186   msaitoh 		delay(150);
   6583    1.1   thorpej #if 0
   6584    1.1   thorpej 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   6585    1.1   thorpej #endif
   6586  1.189   msaitoh 		delay(20*1000);	/* XXX extra delay to get PHY ID? */
   6587  1.186   msaitoh 		break;
   6588  1.186   msaitoh 	case WM_T_82544:	/* reset 10000us */
   6589  1.186   msaitoh 	case WM_T_82540:
   6590  1.186   msaitoh 	case WM_T_82545:
   6591  1.186   msaitoh 	case WM_T_82545_3:
   6592  1.186   msaitoh 	case WM_T_82546:
   6593  1.186   msaitoh 	case WM_T_82546_3:
   6594  1.186   msaitoh 	case WM_T_82541:
   6595  1.186   msaitoh 	case WM_T_82541_2:
   6596  1.186   msaitoh 	case WM_T_82547:
   6597  1.186   msaitoh 	case WM_T_82547_2:
   6598  1.186   msaitoh 	case WM_T_82571:	/* reset 100us */
   6599  1.186   msaitoh 	case WM_T_82572:
   6600  1.186   msaitoh 	case WM_T_82573:
   6601  1.186   msaitoh 	case WM_T_82574:
   6602  1.199   msaitoh 	case WM_T_82575:
   6603  1.199   msaitoh 	case WM_T_82576:
   6604  1.199   msaitoh 	case WM_T_82580:
   6605  1.199   msaitoh 	case WM_T_82580ER:
   6606  1.228   msaitoh 	case WM_T_I350:
   6607  1.265   msaitoh 	case WM_T_I354:
   6608  1.247   msaitoh 	case WM_T_I210:
   6609  1.247   msaitoh 	case WM_T_I211:
   6610  1.186   msaitoh 	case WM_T_82583:
   6611  1.186   msaitoh 	case WM_T_80003:
   6612  1.186   msaitoh 		/* generic reset */
   6613  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   6614  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6615  1.219    bouyer 		delay(20000);
   6616  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6617  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6618  1.219    bouyer 		delay(20000);
   6619  1.186   msaitoh 
   6620  1.186   msaitoh 		if ((sc->sc_type == WM_T_82541)
   6621  1.186   msaitoh 		    || (sc->sc_type == WM_T_82541_2)
   6622  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547)
   6623  1.186   msaitoh 		    || (sc->sc_type == WM_T_82547_2)) {
   6624  1.186   msaitoh 			/* workaround for igp are done in igp_reset() */
   6625  1.186   msaitoh 			/* XXX add code to set LED after phy reset */
   6626  1.186   msaitoh 		}
   6627  1.186   msaitoh 		break;
   6628  1.186   msaitoh 	case WM_T_ICH8:
   6629  1.186   msaitoh 	case WM_T_ICH9:
   6630  1.186   msaitoh 	case WM_T_ICH10:
   6631  1.190   msaitoh 	case WM_T_PCH:
   6632  1.221   msaitoh 	case WM_T_PCH2:
   6633  1.249   msaitoh 	case WM_T_PCH_LPT:
   6634  1.186   msaitoh 		/* generic reset */
   6635  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   6636  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6637  1.186   msaitoh 		delay(100);
   6638  1.186   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6639  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   6640  1.188   msaitoh 		delay(150);
   6641  1.186   msaitoh 		break;
   6642  1.186   msaitoh 	default:
   6643  1.189   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   6644  1.189   msaitoh 		    __func__);
   6645  1.186   msaitoh 		break;
   6646    1.1   thorpej 	}
   6647  1.186   msaitoh 
   6648  1.189   msaitoh 	/* release PHY semaphore */
   6649  1.189   msaitoh 	switch (sc->sc_type) {
   6650  1.189   msaitoh 	case WM_T_82571:
   6651  1.189   msaitoh 	case WM_T_82572:
   6652  1.189   msaitoh 	case WM_T_82573:
   6653  1.189   msaitoh 	case WM_T_82574:
   6654  1.189   msaitoh 	case WM_T_82583:
   6655  1.207   msaitoh 		 /* XXX should put sw semaphore, too */
   6656  1.189   msaitoh 		wm_put_swsm_semaphore(sc);
   6657  1.189   msaitoh 		break;
   6658  1.199   msaitoh 	case WM_T_82575:
   6659  1.199   msaitoh 	case WM_T_82576:
   6660  1.199   msaitoh 	case WM_T_82580:
   6661  1.199   msaitoh 	case WM_T_82580ER:
   6662  1.228   msaitoh 	case WM_T_I350:
   6663  1.265   msaitoh 	case WM_T_I354:
   6664  1.247   msaitoh 	case WM_T_I210:
   6665  1.247   msaitoh 	case WM_T_I211:
   6666  1.189   msaitoh 	case WM_T_80003:
   6667  1.199   msaitoh 		wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   6668  1.189   msaitoh 		break;
   6669  1.189   msaitoh 	case WM_T_ICH8:
   6670  1.189   msaitoh 	case WM_T_ICH9:
   6671  1.189   msaitoh 	case WM_T_ICH10:
   6672  1.190   msaitoh 	case WM_T_PCH:
   6673  1.221   msaitoh 	case WM_T_PCH2:
   6674  1.249   msaitoh 	case WM_T_PCH_LPT:
   6675  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   6676  1.189   msaitoh 		break;
   6677  1.189   msaitoh 	default:
   6678  1.189   msaitoh 		/* nothing to do*/
   6679  1.189   msaitoh 		rv = 0;
   6680  1.189   msaitoh 		break;
   6681  1.189   msaitoh 	}
   6682  1.189   msaitoh 
   6683  1.189   msaitoh 	/* get_cfg_done */
   6684  1.189   msaitoh 	wm_get_cfg_done(sc);
   6685  1.189   msaitoh 
   6686  1.189   msaitoh 	/* extra setup */
   6687  1.189   msaitoh 	switch (sc->sc_type) {
   6688  1.189   msaitoh 	case WM_T_82542_2_0:
   6689  1.189   msaitoh 	case WM_T_82542_2_1:
   6690  1.189   msaitoh 	case WM_T_82543:
   6691  1.189   msaitoh 	case WM_T_82544:
   6692  1.189   msaitoh 	case WM_T_82540:
   6693  1.189   msaitoh 	case WM_T_82545:
   6694  1.189   msaitoh 	case WM_T_82545_3:
   6695  1.189   msaitoh 	case WM_T_82546:
   6696  1.189   msaitoh 	case WM_T_82546_3:
   6697  1.189   msaitoh 	case WM_T_82541_2:
   6698  1.189   msaitoh 	case WM_T_82547_2:
   6699  1.189   msaitoh 	case WM_T_82571:
   6700  1.189   msaitoh 	case WM_T_82572:
   6701  1.189   msaitoh 	case WM_T_82573:
   6702  1.189   msaitoh 	case WM_T_82574:
   6703  1.199   msaitoh 	case WM_T_82575:
   6704  1.199   msaitoh 	case WM_T_82576:
   6705  1.199   msaitoh 	case WM_T_82580:
   6706  1.199   msaitoh 	case WM_T_82580ER:
   6707  1.228   msaitoh 	case WM_T_I350:
   6708  1.265   msaitoh 	case WM_T_I354:
   6709  1.247   msaitoh 	case WM_T_I210:
   6710  1.247   msaitoh 	case WM_T_I211:
   6711  1.189   msaitoh 	case WM_T_82583:
   6712  1.189   msaitoh 	case WM_T_80003:
   6713  1.189   msaitoh 		/* null */
   6714  1.189   msaitoh 		break;
   6715  1.189   msaitoh 	case WM_T_82541:
   6716  1.189   msaitoh 	case WM_T_82547:
   6717  1.189   msaitoh 		/* XXX Configure actively LED after PHY reset */
   6718  1.189   msaitoh 		break;
   6719  1.189   msaitoh 	case WM_T_ICH8:
   6720  1.189   msaitoh 	case WM_T_ICH9:
   6721  1.189   msaitoh 	case WM_T_ICH10:
   6722  1.190   msaitoh 	case WM_T_PCH:
   6723  1.221   msaitoh 	case WM_T_PCH2:
   6724  1.249   msaitoh 	case WM_T_PCH_LPT:
   6725  1.192   msaitoh 		/* Allow time for h/w to get to a quiescent state afer reset */
   6726  1.189   msaitoh 		delay(10*1000);
   6727  1.190   msaitoh 
   6728  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH)
   6729  1.192   msaitoh 			wm_hv_phy_workaround_ich8lan(sc);
   6730  1.190   msaitoh 
   6731  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   6732  1.221   msaitoh 			wm_lv_phy_workaround_ich8lan(sc);
   6733  1.221   msaitoh 
   6734  1.221   msaitoh 		if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
   6735  1.192   msaitoh 			/*
   6736  1.192   msaitoh 			 * dummy read to clear the phy wakeup bit after lcd
   6737  1.192   msaitoh 			 * reset
   6738  1.192   msaitoh 			 */
   6739  1.192   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
   6740  1.190   msaitoh 		}
   6741  1.190   msaitoh 
   6742  1.192   msaitoh 		/*
   6743  1.192   msaitoh 		 * XXX Configure the LCD with th extended configuration region
   6744  1.192   msaitoh 		 * in NVM
   6745  1.192   msaitoh 		 */
   6746  1.192   msaitoh 
   6747  1.192   msaitoh 		/* Configure the LCD with the OEM bits in NVM */
   6748  1.255   msaitoh 		if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   6749  1.255   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT)) {
   6750  1.191   msaitoh 			/*
   6751  1.191   msaitoh 			 * Disable LPLU.
   6752  1.191   msaitoh 			 * XXX It seems that 82567 has LPLU, too.
   6753  1.191   msaitoh 			 */
   6754  1.192   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
   6755  1.191   msaitoh 			reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
   6756  1.191   msaitoh 			reg |= HV_OEM_BITS_ANEGNOW;
   6757  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
   6758  1.190   msaitoh 		}
   6759  1.189   msaitoh 		break;
   6760  1.189   msaitoh 	default:
   6761  1.189   msaitoh 		panic("%s: unknown type\n", __func__);
   6762  1.189   msaitoh 		break;
   6763  1.189   msaitoh 	}
   6764    1.1   thorpej }
   6765    1.1   thorpej 
   6766    1.1   thorpej /*
   6767  1.265   msaitoh  * wm_get_phy_id_82575:
   6768  1.265   msaitoh  *
   6769  1.265   msaitoh  * Return PHY ID. Return -1 if it failed.
   6770  1.265   msaitoh  */
   6771  1.265   msaitoh static int
   6772  1.265   msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
   6773  1.265   msaitoh {
   6774  1.265   msaitoh 	uint32_t reg;
   6775  1.265   msaitoh 	int phyid = -1;
   6776  1.265   msaitoh 
   6777  1.265   msaitoh 	/* XXX */
   6778  1.265   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   6779  1.265   msaitoh 		return -1;
   6780  1.265   msaitoh 
   6781  1.265   msaitoh 	if (wm_sgmii_uses_mdio(sc)) {
   6782  1.265   msaitoh 		switch (sc->sc_type) {
   6783  1.265   msaitoh 		case WM_T_82575:
   6784  1.265   msaitoh 		case WM_T_82576:
   6785  1.265   msaitoh 			reg = CSR_READ(sc, WMREG_MDIC);
   6786  1.265   msaitoh 			phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
   6787  1.265   msaitoh 			break;
   6788  1.265   msaitoh 		case WM_T_82580:
   6789  1.265   msaitoh 		case WM_T_I350:
   6790  1.265   msaitoh 		case WM_T_I354:
   6791  1.265   msaitoh 		case WM_T_I210:
   6792  1.265   msaitoh 		case WM_T_I211:
   6793  1.265   msaitoh 			reg = CSR_READ(sc, WMREG_MDICNFG);
   6794  1.265   msaitoh 			phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
   6795  1.265   msaitoh 			break;
   6796  1.265   msaitoh 		default:
   6797  1.265   msaitoh 			return -1;
   6798  1.265   msaitoh 		}
   6799  1.265   msaitoh 	}
   6800  1.265   msaitoh 
   6801  1.265   msaitoh 	return phyid;
   6802  1.265   msaitoh }
   6803  1.265   msaitoh 
   6804  1.265   msaitoh 
   6805  1.265   msaitoh /*
   6806    1.1   thorpej  * wm_gmii_mediainit:
   6807    1.1   thorpej  *
   6808    1.1   thorpej  *	Initialize media for use on 1000BASE-T devices.
   6809    1.1   thorpej  */
   6810   1.47   thorpej static void
   6811  1.191   msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
   6812    1.1   thorpej {
   6813    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   6814  1.244   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   6815    1.1   thorpej 
   6816    1.1   thorpej 	/* We have MII. */
   6817    1.1   thorpej 	sc->sc_flags |= WM_F_HAS_MII;
   6818    1.1   thorpej 
   6819  1.177   msaitoh 	if (sc->sc_type == WM_T_80003)
   6820  1.127    bouyer 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   6821  1.127    bouyer 	else
   6822  1.127    bouyer 		sc->sc_tipg = TIPG_1000T_DFLT;
   6823    1.1   thorpej 
   6824    1.1   thorpej 	/*
   6825    1.1   thorpej 	 * Let the chip set speed/duplex on its own based on
   6826    1.1   thorpej 	 * signals from the PHY.
   6827  1.127    bouyer 	 * XXXbouyer - I'm not sure this is right for the 80003,
   6828  1.127    bouyer 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   6829    1.1   thorpej 	 */
   6830  1.133   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   6831    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6832    1.1   thorpej 
   6833    1.1   thorpej 	/* Initialize our media structures and probe the GMII. */
   6834  1.244   msaitoh 	mii->mii_ifp = ifp;
   6835    1.1   thorpej 
   6836  1.244   msaitoh 	/*
   6837  1.244   msaitoh 	 * Determine the PHY access method.
   6838  1.244   msaitoh 	 *
   6839  1.244   msaitoh 	 *  For SGMII, use SGMII specific method.
   6840  1.244   msaitoh 	 *
   6841  1.244   msaitoh 	 *  For some devices, we can determine the PHY access method
   6842  1.244   msaitoh 	 * from sc_type.
   6843  1.246  christos 	 *
   6844  1.244   msaitoh 	 *  For ICH8 variants, it's difficult to detemine the PHY access
   6845  1.244   msaitoh 	 * method by sc_type, so use the PCI product ID for some devices.
   6846  1.244   msaitoh 	 * For other ICH8 variants, try to use igp's method. If the PHY
   6847  1.244   msaitoh 	 * can't detect, then use bm's method.
   6848  1.244   msaitoh 	 */
   6849  1.191   msaitoh 	switch (prodid) {
   6850  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LM:
   6851  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LC:
   6852  1.192   msaitoh 		/* 82577 */
   6853  1.192   msaitoh 		sc->sc_phytype = WMPHY_82577;
   6854  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6855  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6856  1.192   msaitoh 		break;
   6857  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DM:
   6858  1.191   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DC:
   6859  1.192   msaitoh 		/* 82578 */
   6860  1.192   msaitoh 		sc->sc_phytype = WMPHY_82578;
   6861  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6862  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6863  1.191   msaitoh 		break;
   6864  1.221   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_LM:
   6865  1.221   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_V:
   6866  1.245   msaitoh 		/* 82579 */
   6867  1.221   msaitoh 		sc->sc_phytype = WMPHY_82579;
   6868  1.244   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6869  1.244   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6870  1.221   msaitoh 		break;
   6871  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I217_LM:
   6872  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I217_V:
   6873  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I218_LM:
   6874  1.252   msaitoh 	case PCI_PRODUCT_INTEL_I218_V:
   6875  1.252   msaitoh 		/* I21[78] */
   6876  1.252   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   6877  1.252   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   6878  1.252   msaitoh 		break;
   6879  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801I_BM:
   6880  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
   6881  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
   6882  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
   6883  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
   6884  1.191   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_V:
   6885  1.191   msaitoh 		/* 82567 */
   6886  1.192   msaitoh 		sc->sc_phytype = WMPHY_BM;
   6887  1.244   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   6888  1.244   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   6889  1.191   msaitoh 		break;
   6890  1.191   msaitoh 	default:
   6891  1.265   msaitoh 		if (((sc->sc_flags & WM_F_SGMII) != 0)
   6892  1.265   msaitoh 		    && !wm_sgmii_uses_mdio(sc)){
   6893  1.244   msaitoh 			mii->mii_readreg = wm_sgmii_readreg;
   6894  1.244   msaitoh 			mii->mii_writereg = wm_sgmii_writereg;
   6895  1.199   msaitoh 		} else if (sc->sc_type >= WM_T_80003) {
   6896  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i80003_readreg;
   6897  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i80003_writereg;
   6898  1.247   msaitoh 		} else if (sc->sc_type >= WM_T_I210) {
   6899  1.247   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   6900  1.247   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   6901  1.243   msaitoh 		} else if (sc->sc_type >= WM_T_82580) {
   6902  1.243   msaitoh 			sc->sc_phytype = WMPHY_82580;
   6903  1.244   msaitoh 			mii->mii_readreg = wm_gmii_82580_readreg;
   6904  1.244   msaitoh 			mii->mii_writereg = wm_gmii_82580_writereg;
   6905  1.191   msaitoh 		} else if (sc->sc_type >= WM_T_82544) {
   6906  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   6907  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   6908  1.191   msaitoh 		} else {
   6909  1.244   msaitoh 			mii->mii_readreg = wm_gmii_i82543_readreg;
   6910  1.244   msaitoh 			mii->mii_writereg = wm_gmii_i82543_writereg;
   6911  1.191   msaitoh 		}
   6912  1.191   msaitoh 		break;
   6913    1.1   thorpej 	}
   6914  1.244   msaitoh 	mii->mii_statchg = wm_gmii_statchg;
   6915    1.1   thorpej 
   6916    1.1   thorpej 	wm_gmii_reset(sc);
   6917    1.1   thorpej 
   6918  1.152    dyoung 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   6919  1.244   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
   6920    1.1   thorpej 	    wm_gmii_mediastatus);
   6921    1.1   thorpej 
   6922  1.208   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   6923  1.228   msaitoh 	    || (sc->sc_type == WM_T_82580) || (sc->sc_type == WM_T_82580ER)
   6924  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   6925  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
   6926  1.208   msaitoh 		if ((sc->sc_flags & WM_F_SGMII) == 0) {
   6927  1.208   msaitoh 			/* Attach only one port */
   6928  1.208   msaitoh 			mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
   6929  1.208   msaitoh 			    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6930  1.208   msaitoh 		} else {
   6931  1.265   msaitoh 			int i, id;
   6932  1.208   msaitoh 			uint32_t ctrl_ext;
   6933  1.208   msaitoh 
   6934  1.265   msaitoh 			id = wm_get_phy_id_82575(sc);
   6935  1.265   msaitoh 			if (id != -1) {
   6936  1.208   msaitoh 				mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
   6937  1.265   msaitoh 				    id, MII_OFFSET_ANY, MIIF_DOPAUSE);
   6938  1.265   msaitoh 			}
   6939  1.265   msaitoh 			if ((id == -1)
   6940  1.265   msaitoh 			    || (LIST_FIRST(&mii->mii_phys) == NULL)) {
   6941  1.265   msaitoh 				/* Power on sgmii phy if it is disabled */
   6942  1.265   msaitoh 				ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   6943  1.265   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   6944  1.265   msaitoh 				    ctrl_ext &~ CTRL_EXT_SWDPIN(3));
   6945  1.265   msaitoh 				CSR_WRITE_FLUSH(sc);
   6946  1.265   msaitoh 				delay(300*1000); /* XXX too long */
   6947  1.265   msaitoh 
   6948  1.265   msaitoh 				/* from 1 to 8 */
   6949  1.265   msaitoh 				for (i = 1; i < 8; i++)
   6950  1.265   msaitoh 					mii_attach(sc->sc_dev, &sc->sc_mii,
   6951  1.265   msaitoh 					    0xffffffff, i, MII_OFFSET_ANY,
   6952  1.265   msaitoh 					    MIIF_DOPAUSE);
   6953  1.208   msaitoh 
   6954  1.265   msaitoh 				/* restore previous sfp cage power state */
   6955  1.265   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   6956  1.265   msaitoh 			}
   6957  1.208   msaitoh 		}
   6958  1.208   msaitoh 	} else {
   6959  1.208   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6960  1.208   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6961  1.208   msaitoh 	}
   6962  1.184   msaitoh 
   6963  1.244   msaitoh 	/*
   6964  1.249   msaitoh 	 * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
   6965  1.244   msaitoh 	 * wm_set_mdio_slow_mode_hv() for a workaround and retry.
   6966  1.244   msaitoh 	 */
   6967  1.249   msaitoh 	if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
   6968  1.244   msaitoh 	    (LIST_FIRST(&mii->mii_phys) == NULL)) {
   6969  1.221   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   6970  1.221   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6971  1.221   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6972  1.221   msaitoh 	}
   6973  1.244   msaitoh 
   6974  1.244   msaitoh 	/*
   6975  1.244   msaitoh 	 * (For ICH8 variants)
   6976  1.244   msaitoh 	 * If PHY detection failed, use BM's r/w function and retry.
   6977  1.244   msaitoh 	 */
   6978  1.244   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   6979  1.184   msaitoh 		/* if failed, retry with *_bm_* */
   6980  1.244   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   6981  1.244   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   6982  1.184   msaitoh 
   6983  1.184   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   6984  1.184   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   6985  1.184   msaitoh 	}
   6986  1.244   msaitoh 
   6987  1.244   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   6988  1.244   msaitoh 		/* Any PHY wasn't find */
   6989  1.244   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   6990  1.244   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
   6991  1.192   msaitoh 		sc->sc_phytype = WMPHY_NONE;
   6992  1.192   msaitoh 	} else {
   6993  1.244   msaitoh 		/*
   6994  1.244   msaitoh 		 * PHY Found!
   6995  1.244   msaitoh 		 * Check PHY type.
   6996  1.244   msaitoh 		 */
   6997  1.202   msaitoh 		uint32_t model;
   6998  1.202   msaitoh 		struct mii_softc *child;
   6999  1.202   msaitoh 
   7000  1.244   msaitoh 		child = LIST_FIRST(&mii->mii_phys);
   7001  1.202   msaitoh 		if (device_is_a(child->mii_dev, "igphy")) {
   7002  1.202   msaitoh 			struct igphy_softc *isc = (struct igphy_softc *)child;
   7003  1.202   msaitoh 
   7004  1.202   msaitoh 			model = isc->sc_mii.mii_mpd_model;
   7005  1.202   msaitoh 			if (model == MII_MODEL_yyINTEL_I82566)
   7006  1.202   msaitoh 				sc->sc_phytype = WMPHY_IGP_3;
   7007  1.202   msaitoh 		}
   7008  1.202   msaitoh 
   7009  1.244   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   7010  1.192   msaitoh 	}
   7011    1.1   thorpej }
   7012    1.1   thorpej 
   7013    1.1   thorpej /*
   7014    1.1   thorpej  * wm_gmii_mediastatus:	[ifmedia interface function]
   7015    1.1   thorpej  *
   7016    1.1   thorpej  *	Get the current interface media status on a 1000BASE-T device.
   7017    1.1   thorpej  */
   7018   1.47   thorpej static void
   7019    1.1   thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   7020    1.1   thorpej {
   7021    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   7022    1.1   thorpej 
   7023  1.152    dyoung 	ether_mediastatus(ifp, ifmr);
   7024  1.198   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   7025  1.198   msaitoh 	    | sc->sc_flowflags;
   7026    1.1   thorpej }
   7027    1.1   thorpej 
   7028    1.1   thorpej /*
   7029    1.1   thorpej  * wm_gmii_mediachange:	[ifmedia interface function]
   7030    1.1   thorpej  *
   7031    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-T device.
   7032    1.1   thorpej  */
   7033   1.47   thorpej static int
   7034    1.1   thorpej wm_gmii_mediachange(struct ifnet *ifp)
   7035    1.1   thorpej {
   7036    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   7037  1.127    bouyer 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   7038  1.152    dyoung 	int rc;
   7039    1.1   thorpej 
   7040  1.152    dyoung 	if ((ifp->if_flags & IFF_UP) == 0)
   7041  1.152    dyoung 		return 0;
   7042  1.152    dyoung 
   7043  1.152    dyoung 	sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   7044  1.152    dyoung 	sc->sc_ctrl |= CTRL_SLU;
   7045  1.152    dyoung 	if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   7046  1.152    dyoung 	    || (sc->sc_type > WM_T_82543)) {
   7047  1.152    dyoung 		sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   7048  1.152    dyoung 	} else {
   7049  1.152    dyoung 		sc->sc_ctrl &= ~CTRL_ASDE;
   7050  1.152    dyoung 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   7051  1.152    dyoung 		if (ife->ifm_media & IFM_FDX)
   7052  1.152    dyoung 			sc->sc_ctrl |= CTRL_FD;
   7053  1.194   msaitoh 		switch (IFM_SUBTYPE(ife->ifm_media)) {
   7054  1.152    dyoung 		case IFM_10_T:
   7055  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_10;
   7056  1.152    dyoung 			break;
   7057  1.152    dyoung 		case IFM_100_TX:
   7058  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_100;
   7059  1.152    dyoung 			break;
   7060  1.152    dyoung 		case IFM_1000_T:
   7061  1.152    dyoung 			sc->sc_ctrl |= CTRL_SPEED_1000;
   7062  1.152    dyoung 			break;
   7063  1.152    dyoung 		default:
   7064  1.152    dyoung 			panic("wm_gmii_mediachange: bad media 0x%x",
   7065  1.152    dyoung 			    ife->ifm_media);
   7066  1.127    bouyer 		}
   7067  1.127    bouyer 	}
   7068  1.152    dyoung 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   7069  1.152    dyoung 	if (sc->sc_type <= WM_T_82543)
   7070  1.152    dyoung 		wm_gmii_reset(sc);
   7071  1.152    dyoung 
   7072  1.152    dyoung 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
   7073  1.152    dyoung 		return 0;
   7074  1.152    dyoung 	return rc;
   7075    1.1   thorpej }
   7076    1.1   thorpej 
   7077    1.1   thorpej #define	MDI_IO		CTRL_SWDPIN(2)
   7078    1.1   thorpej #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   7079    1.1   thorpej #define	MDI_CLK		CTRL_SWDPIN(3)
   7080    1.1   thorpej 
   7081    1.1   thorpej static void
   7082  1.280   msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   7083    1.1   thorpej {
   7084    1.1   thorpej 	uint32_t i, v;
   7085    1.1   thorpej 
   7086    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   7087    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   7088    1.1   thorpej 	v |= MDI_DIR | CTRL_SWDPIO(3);
   7089    1.1   thorpej 
   7090    1.1   thorpej 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   7091    1.1   thorpej 		if (data & i)
   7092    1.1   thorpej 			v |= MDI_IO;
   7093    1.1   thorpej 		else
   7094    1.1   thorpej 			v &= ~MDI_IO;
   7095    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   7096  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7097    1.1   thorpej 		delay(10);
   7098    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7099  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7100    1.1   thorpej 		delay(10);
   7101    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   7102  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7103    1.1   thorpej 		delay(10);
   7104    1.1   thorpej 	}
   7105    1.1   thorpej }
   7106    1.1   thorpej 
   7107    1.1   thorpej static uint32_t
   7108  1.280   msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
   7109    1.1   thorpej {
   7110    1.1   thorpej 	uint32_t v, i, data = 0;
   7111    1.1   thorpej 
   7112    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   7113    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   7114    1.1   thorpej 	v |= CTRL_SWDPIO(3);
   7115    1.1   thorpej 
   7116    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   7117  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7118    1.1   thorpej 	delay(10);
   7119    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7120  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7121    1.1   thorpej 	delay(10);
   7122    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   7123  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7124    1.1   thorpej 	delay(10);
   7125    1.1   thorpej 
   7126    1.1   thorpej 	for (i = 0; i < 16; i++) {
   7127    1.1   thorpej 		data <<= 1;
   7128    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7129  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7130    1.1   thorpej 		delay(10);
   7131    1.1   thorpej 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   7132    1.1   thorpej 			data |= 1;
   7133    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   7134  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   7135    1.1   thorpej 		delay(10);
   7136    1.1   thorpej 	}
   7137    1.1   thorpej 
   7138    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   7139  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7140    1.1   thorpej 	delay(10);
   7141    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   7142  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7143    1.1   thorpej 	delay(10);
   7144    1.1   thorpej 
   7145  1.194   msaitoh 	return data;
   7146    1.1   thorpej }
   7147    1.1   thorpej 
   7148    1.1   thorpej #undef MDI_IO
   7149    1.1   thorpej #undef MDI_DIR
   7150    1.1   thorpej #undef MDI_CLK
   7151    1.1   thorpej 
   7152    1.1   thorpej /*
   7153   1.11   thorpej  * wm_gmii_i82543_readreg:	[mii interface function]
   7154    1.1   thorpej  *
   7155   1.11   thorpej  *	Read a PHY register on the GMII (i82543 version).
   7156    1.1   thorpej  */
   7157   1.47   thorpej static int
   7158  1.157    dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
   7159    1.1   thorpej {
   7160  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7161    1.1   thorpej 	int rv;
   7162    1.1   thorpej 
   7163  1.280   msaitoh 	wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
   7164  1.280   msaitoh 	wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
   7165    1.1   thorpej 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   7166  1.280   msaitoh 	rv = wm_i82543_mii_recvbits(sc) & 0xffff;
   7167    1.1   thorpej 
   7168    1.1   thorpej 	DPRINTF(WM_DEBUG_GMII,
   7169    1.1   thorpej 	    ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   7170  1.160  christos 	    device_xname(sc->sc_dev), phy, reg, rv));
   7171    1.1   thorpej 
   7172  1.194   msaitoh 	return rv;
   7173    1.1   thorpej }
   7174    1.1   thorpej 
   7175    1.1   thorpej /*
   7176   1.11   thorpej  * wm_gmii_i82543_writereg:	[mii interface function]
   7177    1.1   thorpej  *
   7178   1.11   thorpej  *	Write a PHY register on the GMII (i82543 version).
   7179    1.1   thorpej  */
   7180   1.47   thorpej static void
   7181  1.157    dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
   7182    1.1   thorpej {
   7183  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7184    1.1   thorpej 
   7185  1.280   msaitoh 	wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
   7186  1.280   msaitoh 	wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   7187    1.1   thorpej 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   7188    1.1   thorpej 	    (MII_COMMAND_START << 30), 32);
   7189    1.1   thorpej }
   7190    1.1   thorpej 
   7191    1.1   thorpej /*
   7192   1.11   thorpej  * wm_gmii_i82544_readreg:	[mii interface function]
   7193    1.1   thorpej  *
   7194    1.1   thorpej  *	Read a PHY register on the GMII.
   7195    1.1   thorpej  */
   7196   1.47   thorpej static int
   7197  1.157    dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
   7198    1.1   thorpej {
   7199  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7200   1.60    ichiro 	uint32_t mdic = 0;
   7201    1.1   thorpej 	int i, rv;
   7202    1.1   thorpej 
   7203    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   7204    1.1   thorpej 	    MDIC_REGADD(reg));
   7205    1.1   thorpej 
   7206  1.200   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   7207    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   7208    1.1   thorpej 		if (mdic & MDIC_READY)
   7209    1.1   thorpej 			break;
   7210  1.200   msaitoh 		delay(50);
   7211    1.1   thorpej 	}
   7212    1.1   thorpej 
   7213    1.1   thorpej 	if ((mdic & MDIC_READY) == 0) {
   7214   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   7215  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7216    1.1   thorpej 		rv = 0;
   7217    1.1   thorpej 	} else if (mdic & MDIC_E) {
   7218    1.1   thorpej #if 0 /* This is normal if no PHY is present. */
   7219   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   7220  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7221    1.1   thorpej #endif
   7222    1.1   thorpej 		rv = 0;
   7223    1.1   thorpej 	} else {
   7224    1.1   thorpej 		rv = MDIC_DATA(mdic);
   7225    1.1   thorpej 		if (rv == 0xffff)
   7226    1.1   thorpej 			rv = 0;
   7227    1.1   thorpej 	}
   7228    1.1   thorpej 
   7229  1.194   msaitoh 	return rv;
   7230    1.1   thorpej }
   7231    1.1   thorpej 
   7232    1.1   thorpej /*
   7233   1.11   thorpej  * wm_gmii_i82544_writereg:	[mii interface function]
   7234    1.1   thorpej  *
   7235    1.1   thorpej  *	Write a PHY register on the GMII.
   7236    1.1   thorpej  */
   7237   1.47   thorpej static void
   7238  1.157    dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
   7239    1.1   thorpej {
   7240  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7241   1.60    ichiro 	uint32_t mdic = 0;
   7242    1.1   thorpej 	int i;
   7243    1.1   thorpej 
   7244    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   7245    1.1   thorpej 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   7246    1.1   thorpej 
   7247  1.200   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   7248    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   7249    1.1   thorpej 		if (mdic & MDIC_READY)
   7250    1.1   thorpej 			break;
   7251  1.200   msaitoh 		delay(50);
   7252    1.1   thorpej 	}
   7253    1.1   thorpej 
   7254    1.1   thorpej 	if ((mdic & MDIC_READY) == 0)
   7255   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   7256  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7257    1.1   thorpej 	else if (mdic & MDIC_E)
   7258   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   7259  1.160  christos 		    device_xname(sc->sc_dev), phy, reg);
   7260    1.1   thorpej }
   7261    1.1   thorpej 
   7262    1.1   thorpej /*
   7263  1.127    bouyer  * wm_gmii_i80003_readreg:	[mii interface function]
   7264  1.127    bouyer  *
   7265  1.127    bouyer  *	Read a PHY register on the kumeran
   7266  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   7267  1.127    bouyer  * ressource ...
   7268  1.127    bouyer  */
   7269  1.127    bouyer static int
   7270  1.157    dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
   7271  1.127    bouyer {
   7272  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7273  1.199   msaitoh 	int sem;
   7274  1.127    bouyer 	int rv;
   7275  1.127    bouyer 
   7276  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   7277  1.127    bouyer 		return 0;
   7278  1.127    bouyer 
   7279  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7280  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7281  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7282  1.169   msaitoh 		    __func__);
   7283  1.127    bouyer 		return 0;
   7284  1.169   msaitoh 	}
   7285  1.127    bouyer 
   7286  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   7287  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   7288  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7289  1.127    bouyer 	} else {
   7290  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   7291  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7292  1.127    bouyer 	}
   7293  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   7294  1.168   msaitoh 	delay(200);
   7295  1.168   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   7296  1.168   msaitoh 	delay(200);
   7297  1.127    bouyer 
   7298  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7299  1.194   msaitoh 	return rv;
   7300  1.127    bouyer }
   7301  1.127    bouyer 
   7302  1.127    bouyer /*
   7303  1.127    bouyer  * wm_gmii_i80003_writereg:	[mii interface function]
   7304  1.127    bouyer  *
   7305  1.127    bouyer  *	Write a PHY register on the kumeran.
   7306  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   7307  1.127    bouyer  * ressource ...
   7308  1.127    bouyer  */
   7309  1.127    bouyer static void
   7310  1.157    dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
   7311  1.127    bouyer {
   7312  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   7313  1.199   msaitoh 	int sem;
   7314  1.127    bouyer 
   7315  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   7316  1.127    bouyer 		return;
   7317  1.127    bouyer 
   7318  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7319  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7320  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7321  1.169   msaitoh 		    __func__);
   7322  1.127    bouyer 		return;
   7323  1.169   msaitoh 	}
   7324  1.127    bouyer 
   7325  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   7326  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   7327  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7328  1.127    bouyer 	} else {
   7329  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   7330  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   7331  1.127    bouyer 	}
   7332  1.168   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   7333  1.168   msaitoh 	delay(200);
   7334  1.168   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   7335  1.168   msaitoh 	delay(200);
   7336  1.127    bouyer 
   7337  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7338  1.127    bouyer }
   7339  1.127    bouyer 
   7340  1.127    bouyer /*
   7341  1.167   msaitoh  * wm_gmii_bm_readreg:	[mii interface function]
   7342  1.167   msaitoh  *
   7343  1.167   msaitoh  *	Read a PHY register on the kumeran
   7344  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7345  1.167   msaitoh  * ressource ...
   7346  1.167   msaitoh  */
   7347  1.167   msaitoh static int
   7348  1.167   msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
   7349  1.167   msaitoh {
   7350  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   7351  1.199   msaitoh 	int sem;
   7352  1.167   msaitoh 	int rv;
   7353  1.167   msaitoh 
   7354  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7355  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7356  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7357  1.169   msaitoh 		    __func__);
   7358  1.167   msaitoh 		return 0;
   7359  1.169   msaitoh 	}
   7360  1.167   msaitoh 
   7361  1.192   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   7362  1.167   msaitoh 		if (phy == 1)
   7363  1.245   msaitoh 			wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
   7364  1.167   msaitoh 			    reg);
   7365  1.167   msaitoh 		else
   7366  1.238   msaitoh 			wm_gmii_i82544_writereg(self, phy,
   7367  1.238   msaitoh 			    GG82563_PHY_PAGE_SELECT,
   7368  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   7369  1.167   msaitoh 	}
   7370  1.167   msaitoh 
   7371  1.167   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   7372  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7373  1.194   msaitoh 	return rv;
   7374  1.167   msaitoh }
   7375  1.167   msaitoh 
   7376  1.167   msaitoh /*
   7377  1.167   msaitoh  * wm_gmii_bm_writereg:	[mii interface function]
   7378  1.167   msaitoh  *
   7379  1.167   msaitoh  *	Write a PHY register on the kumeran.
   7380  1.167   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7381  1.167   msaitoh  * ressource ...
   7382  1.167   msaitoh  */
   7383  1.167   msaitoh static void
   7384  1.167   msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
   7385  1.167   msaitoh {
   7386  1.167   msaitoh 	struct wm_softc *sc = device_private(self);
   7387  1.199   msaitoh 	int sem;
   7388  1.167   msaitoh 
   7389  1.199   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7390  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7391  1.169   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7392  1.169   msaitoh 		    __func__);
   7393  1.167   msaitoh 		return;
   7394  1.169   msaitoh 	}
   7395  1.167   msaitoh 
   7396  1.192   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   7397  1.167   msaitoh 		if (phy == 1)
   7398  1.245   msaitoh 			wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
   7399  1.167   msaitoh 			    reg);
   7400  1.167   msaitoh 		else
   7401  1.238   msaitoh 			wm_gmii_i82544_writereg(self, phy,
   7402  1.238   msaitoh 			    GG82563_PHY_PAGE_SELECT,
   7403  1.167   msaitoh 			    reg >> GG82563_PAGE_SHIFT);
   7404  1.167   msaitoh 	}
   7405  1.167   msaitoh 
   7406  1.167   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   7407  1.199   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7408  1.167   msaitoh }
   7409  1.167   msaitoh 
   7410  1.192   msaitoh static void
   7411  1.192   msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
   7412  1.192   msaitoh {
   7413  1.192   msaitoh 	struct wm_softc *sc = device_private(self);
   7414  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(offset);
   7415  1.192   msaitoh 	uint16_t wuce;
   7416  1.192   msaitoh 
   7417  1.192   msaitoh 	/* XXX Gig must be disabled for MDIO accesses to page 800 */
   7418  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   7419  1.192   msaitoh 		/* XXX e1000 driver do nothing... why? */
   7420  1.192   msaitoh 	}
   7421  1.192   msaitoh 
   7422  1.192   msaitoh 	/* Set page 769 */
   7423  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7424  1.192   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   7425  1.192   msaitoh 
   7426  1.192   msaitoh 	wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
   7427  1.192   msaitoh 
   7428  1.192   msaitoh 	wuce &= ~BM_WUC_HOST_WU_BIT;
   7429  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
   7430  1.192   msaitoh 	    wuce | BM_WUC_ENABLE_BIT);
   7431  1.192   msaitoh 
   7432  1.192   msaitoh 	/* Select page 800 */
   7433  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7434  1.192   msaitoh 	    BM_WUC_PAGE << BME1000_PAGE_SHIFT);
   7435  1.192   msaitoh 
   7436  1.192   msaitoh 	/* Write page 800 */
   7437  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
   7438  1.198   msaitoh 
   7439  1.192   msaitoh 	if (rd)
   7440  1.192   msaitoh 		*val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
   7441  1.192   msaitoh 	else
   7442  1.192   msaitoh 		wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
   7443  1.192   msaitoh 
   7444  1.192   msaitoh 	/* Set page 769 */
   7445  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7446  1.192   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   7447  1.192   msaitoh 
   7448  1.192   msaitoh 	wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
   7449  1.192   msaitoh }
   7450  1.192   msaitoh 
   7451  1.167   msaitoh /*
   7452  1.192   msaitoh  * wm_gmii_hv_readreg:	[mii interface function]
   7453  1.191   msaitoh  *
   7454  1.191   msaitoh  *	Read a PHY register on the kumeran
   7455  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7456  1.191   msaitoh  * ressource ...
   7457  1.191   msaitoh  */
   7458  1.191   msaitoh static int
   7459  1.192   msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
   7460  1.191   msaitoh {
   7461  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   7462  1.192   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   7463  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   7464  1.192   msaitoh 	uint16_t val;
   7465  1.191   msaitoh 	int rv;
   7466  1.191   msaitoh 
   7467  1.258   msaitoh 	if (wm_get_swfwhw_semaphore(sc)) {
   7468  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7469  1.191   msaitoh 		    __func__);
   7470  1.191   msaitoh 		return 0;
   7471  1.191   msaitoh 	}
   7472  1.191   msaitoh 
   7473  1.192   msaitoh 	/* XXX Workaround failure in MDIO access while cable is disconnected */
   7474  1.192   msaitoh 	if (sc->sc_phytype == WMPHY_82577) {
   7475  1.192   msaitoh 		/* XXX must write */
   7476  1.192   msaitoh 	}
   7477  1.192   msaitoh 
   7478  1.192   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   7479  1.192   msaitoh 	if (page == BM_WUC_PAGE) {
   7480  1.192   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
   7481  1.192   msaitoh 		return val;
   7482  1.192   msaitoh 	}
   7483  1.192   msaitoh 
   7484  1.192   msaitoh 	/*
   7485  1.192   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   7486  1.192   msaitoh 	 * own func
   7487  1.192   msaitoh 	 */
   7488  1.192   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   7489  1.192   msaitoh 		printf("gmii_hv_readreg!!!\n");
   7490  1.192   msaitoh 		return 0;
   7491  1.192   msaitoh 	}
   7492  1.192   msaitoh 
   7493  1.192   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   7494  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7495  1.192   msaitoh 		    page << BME1000_PAGE_SHIFT);
   7496  1.191   msaitoh 	}
   7497  1.191   msaitoh 
   7498  1.192   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
   7499  1.258   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7500  1.194   msaitoh 	return rv;
   7501  1.191   msaitoh }
   7502  1.191   msaitoh 
   7503  1.191   msaitoh /*
   7504  1.192   msaitoh  * wm_gmii_hv_writereg:	[mii interface function]
   7505  1.191   msaitoh  *
   7506  1.191   msaitoh  *	Write a PHY register on the kumeran.
   7507  1.191   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7508  1.191   msaitoh  * ressource ...
   7509  1.191   msaitoh  */
   7510  1.191   msaitoh static void
   7511  1.192   msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
   7512  1.191   msaitoh {
   7513  1.191   msaitoh 	struct wm_softc *sc = device_private(self);
   7514  1.192   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   7515  1.192   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   7516  1.191   msaitoh 
   7517  1.258   msaitoh 	if (wm_get_swfwhw_semaphore(sc)) {
   7518  1.191   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7519  1.191   msaitoh 		    __func__);
   7520  1.191   msaitoh 		return;
   7521  1.191   msaitoh 	}
   7522  1.191   msaitoh 
   7523  1.192   msaitoh 	/* XXX Workaround failure in MDIO access while cable is disconnected */
   7524  1.192   msaitoh 
   7525  1.192   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   7526  1.192   msaitoh 	if (page == BM_WUC_PAGE) {
   7527  1.192   msaitoh 		uint16_t tmp;
   7528  1.192   msaitoh 
   7529  1.192   msaitoh 		tmp = val;
   7530  1.192   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
   7531  1.192   msaitoh 		return;
   7532  1.192   msaitoh 	}
   7533  1.192   msaitoh 
   7534  1.192   msaitoh 	/*
   7535  1.192   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   7536  1.192   msaitoh 	 * own func
   7537  1.192   msaitoh 	 */
   7538  1.192   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   7539  1.192   msaitoh 		printf("gmii_hv_writereg!!!\n");
   7540  1.192   msaitoh 		return;
   7541  1.192   msaitoh 	}
   7542  1.192   msaitoh 
   7543  1.192   msaitoh 	/*
   7544  1.192   msaitoh 	 * XXX Workaround MDIO accesses being disabled after entering IEEE
   7545  1.192   msaitoh 	 * Power Down (whenever bit 11 of the PHY control register is set)
   7546  1.192   msaitoh 	 */
   7547  1.192   msaitoh 
   7548  1.192   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   7549  1.191   msaitoh 		wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   7550  1.192   msaitoh 		    page << BME1000_PAGE_SHIFT);
   7551  1.191   msaitoh 	}
   7552  1.191   msaitoh 
   7553  1.192   msaitoh 	wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
   7554  1.258   msaitoh 	wm_put_swfwhw_semaphore(sc);
   7555  1.191   msaitoh }
   7556  1.191   msaitoh 
   7557  1.191   msaitoh /*
   7558  1.265   msaitoh  * wm_sgmii_uses_mdio
   7559  1.265   msaitoh  *
   7560  1.265   msaitoh  * Check whether the transaction is to the internal PHY or the external
   7561  1.265   msaitoh  * MDIO interface. Return true if it's MDIO.
   7562  1.265   msaitoh  */
   7563  1.265   msaitoh static bool
   7564  1.265   msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
   7565  1.265   msaitoh {
   7566  1.265   msaitoh 	uint32_t reg;
   7567  1.265   msaitoh 	bool ismdio = false;
   7568  1.265   msaitoh 
   7569  1.265   msaitoh 	switch (sc->sc_type) {
   7570  1.265   msaitoh 	case WM_T_82575:
   7571  1.265   msaitoh 	case WM_T_82576:
   7572  1.265   msaitoh 		reg = CSR_READ(sc, WMREG_MDIC);
   7573  1.265   msaitoh 		ismdio = ((reg & MDIC_DEST) != 0);
   7574  1.265   msaitoh 		break;
   7575  1.265   msaitoh 	case WM_T_82580:
   7576  1.265   msaitoh 	case WM_T_82580ER:
   7577  1.265   msaitoh 	case WM_T_I350:
   7578  1.265   msaitoh 	case WM_T_I354:
   7579  1.265   msaitoh 	case WM_T_I210:
   7580  1.265   msaitoh 	case WM_T_I211:
   7581  1.265   msaitoh 		reg = CSR_READ(sc, WMREG_MDICNFG);
   7582  1.265   msaitoh 		ismdio = ((reg & MDICNFG_DEST) != 0);
   7583  1.265   msaitoh 		break;
   7584  1.265   msaitoh 	default:
   7585  1.265   msaitoh 		break;
   7586  1.265   msaitoh 	}
   7587  1.265   msaitoh 
   7588  1.265   msaitoh 	return ismdio;
   7589  1.265   msaitoh }
   7590  1.265   msaitoh 
   7591  1.265   msaitoh /*
   7592  1.244   msaitoh  * wm_sgmii_readreg:	[mii interface function]
   7593  1.199   msaitoh  *
   7594  1.244   msaitoh  *	Read a PHY register on the SGMII
   7595  1.199   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7596  1.199   msaitoh  * ressource ...
   7597  1.199   msaitoh  */
   7598  1.199   msaitoh static int
   7599  1.199   msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
   7600  1.199   msaitoh {
   7601  1.199   msaitoh 	struct wm_softc *sc = device_private(self);
   7602  1.199   msaitoh 	uint32_t i2ccmd;
   7603  1.199   msaitoh 	int i, rv;
   7604  1.199   msaitoh 
   7605  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
   7606  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7607  1.199   msaitoh 		    __func__);
   7608  1.199   msaitoh 		return 0;
   7609  1.199   msaitoh 	}
   7610  1.199   msaitoh 
   7611  1.199   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   7612  1.199   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   7613  1.199   msaitoh 	    | I2CCMD_OPCODE_READ;
   7614  1.199   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   7615  1.199   msaitoh 
   7616  1.199   msaitoh 	/* Poll the ready bit */
   7617  1.199   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   7618  1.199   msaitoh 		delay(50);
   7619  1.199   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   7620  1.199   msaitoh 		if (i2ccmd & I2CCMD_READY)
   7621  1.199   msaitoh 			break;
   7622  1.199   msaitoh 	}
   7623  1.199   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   7624  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
   7625  1.199   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   7626  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   7627  1.199   msaitoh 
   7628  1.199   msaitoh 	rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
   7629  1.199   msaitoh 
   7630  1.199   msaitoh 	wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   7631  1.199   msaitoh 	return rv;
   7632  1.199   msaitoh }
   7633  1.199   msaitoh 
   7634  1.199   msaitoh /*
   7635  1.244   msaitoh  * wm_sgmii_writereg:	[mii interface function]
   7636  1.199   msaitoh  *
   7637  1.244   msaitoh  *	Write a PHY register on the SGMII.
   7638  1.199   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7639  1.199   msaitoh  * ressource ...
   7640  1.199   msaitoh  */
   7641  1.199   msaitoh static void
   7642  1.199   msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
   7643  1.199   msaitoh {
   7644  1.199   msaitoh 	struct wm_softc *sc = device_private(self);
   7645  1.199   msaitoh 	uint32_t i2ccmd;
   7646  1.199   msaitoh 	int i;
   7647  1.199   msaitoh 
   7648  1.199   msaitoh 	if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
   7649  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7650  1.199   msaitoh 		    __func__);
   7651  1.199   msaitoh 		return;
   7652  1.199   msaitoh 	}
   7653  1.199   msaitoh 
   7654  1.199   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   7655  1.199   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   7656  1.199   msaitoh 	    | I2CCMD_OPCODE_WRITE;
   7657  1.199   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   7658  1.199   msaitoh 
   7659  1.199   msaitoh 	/* Poll the ready bit */
   7660  1.199   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   7661  1.199   msaitoh 		delay(50);
   7662  1.199   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   7663  1.199   msaitoh 		if (i2ccmd & I2CCMD_READY)
   7664  1.199   msaitoh 			break;
   7665  1.199   msaitoh 	}
   7666  1.199   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   7667  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
   7668  1.199   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   7669  1.199   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   7670  1.199   msaitoh 
   7671  1.199   msaitoh 	wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
   7672  1.199   msaitoh }
   7673  1.199   msaitoh 
   7674  1.199   msaitoh /*
   7675  1.243   msaitoh  * wm_gmii_82580_readreg:	[mii interface function]
   7676  1.243   msaitoh  *
   7677  1.243   msaitoh  *	Read a PHY register on the 82580 and I350.
   7678  1.243   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7679  1.243   msaitoh  * ressource ...
   7680  1.243   msaitoh  */
   7681  1.243   msaitoh static int
   7682  1.243   msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
   7683  1.243   msaitoh {
   7684  1.243   msaitoh 	struct wm_softc *sc = device_private(self);
   7685  1.243   msaitoh 	int sem;
   7686  1.243   msaitoh 	int rv;
   7687  1.243   msaitoh 
   7688  1.243   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7689  1.243   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7690  1.243   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7691  1.243   msaitoh 		    __func__);
   7692  1.243   msaitoh 		return 0;
   7693  1.243   msaitoh 	}
   7694  1.243   msaitoh 
   7695  1.243   msaitoh 	rv = wm_gmii_i82544_readreg(self, phy, reg);
   7696  1.243   msaitoh 
   7697  1.243   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7698  1.243   msaitoh 	return rv;
   7699  1.243   msaitoh }
   7700  1.243   msaitoh 
   7701  1.243   msaitoh /*
   7702  1.243   msaitoh  * wm_gmii_82580_writereg:	[mii interface function]
   7703  1.243   msaitoh  *
   7704  1.243   msaitoh  *	Write a PHY register on the 82580 and I350.
   7705  1.243   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   7706  1.243   msaitoh  * ressource ...
   7707  1.243   msaitoh  */
   7708  1.243   msaitoh static void
   7709  1.243   msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
   7710  1.243   msaitoh {
   7711  1.243   msaitoh 	struct wm_softc *sc = device_private(self);
   7712  1.243   msaitoh 	int sem;
   7713  1.243   msaitoh 
   7714  1.243   msaitoh 	sem = swfwphysem[sc->sc_funcid];
   7715  1.243   msaitoh 	if (wm_get_swfw_semaphore(sc, sem)) {
   7716  1.243   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   7717  1.243   msaitoh 		    __func__);
   7718  1.243   msaitoh 		return;
   7719  1.243   msaitoh 	}
   7720  1.243   msaitoh 
   7721  1.243   msaitoh 	wm_gmii_i82544_writereg(self, phy, reg, val);
   7722  1.243   msaitoh 
   7723  1.243   msaitoh 	wm_put_swfw_semaphore(sc, sem);
   7724  1.243   msaitoh }
   7725  1.243   msaitoh 
   7726  1.243   msaitoh /*
   7727    1.1   thorpej  * wm_gmii_statchg:	[mii interface function]
   7728    1.1   thorpej  *
   7729    1.1   thorpej  *	Callback from MII layer when media changes.
   7730    1.1   thorpej  */
   7731   1.47   thorpej static void
   7732  1.229      matt wm_gmii_statchg(struct ifnet *ifp)
   7733    1.1   thorpej {
   7734  1.229      matt 	struct wm_softc *sc = ifp->if_softc;
   7735   1.71   thorpej 	struct mii_data *mii = &sc->sc_mii;
   7736    1.1   thorpej 
   7737   1.71   thorpej 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   7738    1.1   thorpej 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   7739   1.71   thorpej 	sc->sc_fcrtl &= ~FCRTL_XONE;
   7740   1.71   thorpej 
   7741   1.71   thorpej 	/*
   7742   1.71   thorpej 	 * Get flow control negotiation result.
   7743   1.71   thorpej 	 */
   7744   1.71   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   7745   1.71   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   7746   1.71   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   7747   1.71   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   7748   1.71   thorpej 	}
   7749   1.71   thorpej 
   7750   1.71   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   7751   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   7752   1.71   thorpej 			sc->sc_ctrl |= CTRL_TFCE;
   7753   1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   7754   1.71   thorpej 		}
   7755   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   7756   1.71   thorpej 			sc->sc_ctrl |= CTRL_RFCE;
   7757   1.71   thorpej 	}
   7758    1.1   thorpej 
   7759    1.1   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   7760    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   7761  1.229      matt 		    ("%s: LINK: statchg: FDX\n", ifp->if_xname));
   7762    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   7763  1.198   msaitoh 	} else {
   7764    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   7765  1.229      matt 		    ("%s: LINK: statchg: HDX\n", ifp->if_xname));
   7766    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   7767    1.1   thorpej 	}
   7768    1.1   thorpej 
   7769   1.71   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   7770    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   7771   1.71   thorpej 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   7772   1.71   thorpej 						 : WMREG_FCRTL, sc->sc_fcrtl);
   7773  1.178   msaitoh 	if (sc->sc_type == WM_T_80003) {
   7774  1.194   msaitoh 		switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   7775  1.127    bouyer 		case IFM_1000_T:
   7776  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   7777  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   7778  1.127    bouyer 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   7779  1.127    bouyer 			break;
   7780  1.127    bouyer 		default:
   7781  1.178   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   7782  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   7783  1.127    bouyer 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   7784  1.127    bouyer 			break;
   7785  1.127    bouyer 		}
   7786  1.127    bouyer 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   7787  1.127    bouyer 	}
   7788  1.127    bouyer }
   7789  1.127    bouyer 
   7790  1.127    bouyer /*
   7791  1.178   msaitoh  * wm_kmrn_readreg:
   7792  1.127    bouyer  *
   7793  1.127    bouyer  *	Read a kumeran register
   7794  1.127    bouyer  */
   7795  1.127    bouyer static int
   7796  1.178   msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
   7797  1.127    bouyer {
   7798  1.127    bouyer 	int rv;
   7799  1.127    bouyer 
   7800  1.275   msaitoh 	if (sc->sc_flags == WM_F_LOCK_SWFW) {
   7801  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   7802  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7803  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7804  1.178   msaitoh 			return 0;
   7805  1.178   msaitoh 		}
   7806  1.276   msaitoh 	} else if (sc->sc_flags == WM_F_LOCK_EXTCNF) {
   7807  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   7808  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7809  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7810  1.178   msaitoh 			return 0;
   7811  1.178   msaitoh 		}
   7812  1.169   msaitoh 	}
   7813  1.127    bouyer 
   7814  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   7815  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   7816  1.127    bouyer 	    KUMCTRLSTA_REN);
   7817  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   7818  1.127    bouyer 	delay(2);
   7819  1.127    bouyer 
   7820  1.127    bouyer 	rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   7821  1.178   msaitoh 
   7822  1.275   msaitoh 	if (sc->sc_flags == WM_F_LOCK_SWFW)
   7823  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   7824  1.276   msaitoh 	else if (sc->sc_flags == WM_F_LOCK_EXTCNF)
   7825  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   7826  1.178   msaitoh 
   7827  1.194   msaitoh 	return rv;
   7828  1.127    bouyer }
   7829  1.127    bouyer 
   7830  1.127    bouyer /*
   7831  1.178   msaitoh  * wm_kmrn_writereg:
   7832  1.127    bouyer  *
   7833  1.127    bouyer  *	Write a kumeran register
   7834  1.127    bouyer  */
   7835  1.127    bouyer static void
   7836  1.178   msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
   7837  1.127    bouyer {
   7838  1.127    bouyer 
   7839  1.275   msaitoh 	if (sc->sc_flags == WM_F_LOCK_SWFW) {
   7840  1.178   msaitoh 		if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
   7841  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7842  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7843  1.178   msaitoh 			return;
   7844  1.178   msaitoh 		}
   7845  1.276   msaitoh 	} else if (sc->sc_flags == WM_F_LOCK_EXTCNF) {
   7846  1.178   msaitoh 		if (wm_get_swfwhw_semaphore(sc)) {
   7847  1.178   msaitoh 			aprint_error_dev(sc->sc_dev,
   7848  1.178   msaitoh 			    "%s: failed to get semaphore\n", __func__);
   7849  1.178   msaitoh 			return;
   7850  1.178   msaitoh 		}
   7851  1.169   msaitoh 	}
   7852  1.127    bouyer 
   7853  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   7854  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   7855  1.127    bouyer 	    (val & KUMCTRLSTA_MASK));
   7856  1.178   msaitoh 
   7857  1.275   msaitoh 	if (sc->sc_flags == WM_F_LOCK_SWFW)
   7858  1.178   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   7859  1.276   msaitoh 	else if (sc->sc_flags == WM_F_LOCK_EXTCNF)
   7860  1.178   msaitoh 		wm_put_swfwhw_semaphore(sc);
   7861    1.1   thorpej }
   7862  1.117   msaitoh 
   7863  1.117   msaitoh static int
   7864  1.280   msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
   7865  1.117   msaitoh {
   7866  1.117   msaitoh 	uint32_t eecd = 0;
   7867  1.117   msaitoh 
   7868  1.185   msaitoh 	if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
   7869  1.185   msaitoh 	    || sc->sc_type == WM_T_82583) {
   7870  1.117   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   7871  1.117   msaitoh 
   7872  1.117   msaitoh 		/* Isolate bits 15 & 16 */
   7873  1.117   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   7874  1.117   msaitoh 
   7875  1.117   msaitoh 		/* If both bits are set, device is Flash type */
   7876  1.185   msaitoh 		if (eecd == 0x03)
   7877  1.117   msaitoh 			return 0;
   7878  1.117   msaitoh 	}
   7879  1.117   msaitoh 	return 1;
   7880  1.117   msaitoh }
   7881  1.117   msaitoh 
   7882  1.117   msaitoh static int
   7883  1.127    bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
   7884  1.117   msaitoh {
   7885  1.117   msaitoh 	int32_t timeout;
   7886  1.117   msaitoh 	uint32_t swsm;
   7887  1.117   msaitoh 
   7888  1.271     ozaki 	/* Get the SW semaphore. */
   7889  1.271     ozaki 	timeout = 1000 + 1; /* XXX */
   7890  1.271     ozaki 	while (timeout) {
   7891  1.271     ozaki 		swsm = CSR_READ(sc, WMREG_SWSM);
   7892  1.271     ozaki 
   7893  1.271     ozaki 		if ((swsm & SWSM_SMBI) == 0)
   7894  1.271     ozaki 			break;
   7895  1.271     ozaki 
   7896  1.271     ozaki 		delay(50);
   7897  1.271     ozaki 		timeout--;
   7898  1.271     ozaki 	}
   7899  1.271     ozaki 
   7900  1.271     ozaki 	if (timeout == 0) {
   7901  1.271     ozaki 		aprint_error_dev(sc->sc_dev, "could not acquire SWSM SMBI\n");
   7902  1.271     ozaki 		return 1;
   7903  1.271     ozaki 	}
   7904  1.271     ozaki 
   7905  1.117   msaitoh 	/* Get the FW semaphore. */
   7906  1.117   msaitoh 	timeout = 1000 + 1; /* XXX */
   7907  1.117   msaitoh 	while (timeout) {
   7908  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   7909  1.117   msaitoh 		swsm |= SWSM_SWESMBI;
   7910  1.117   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   7911  1.117   msaitoh 		/* if we managed to set the bit we got the semaphore. */
   7912  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   7913  1.119  uebayasi 		if (swsm & SWSM_SWESMBI)
   7914  1.117   msaitoh 			break;
   7915  1.117   msaitoh 
   7916  1.117   msaitoh 		delay(50);
   7917  1.117   msaitoh 		timeout--;
   7918  1.117   msaitoh 	}
   7919  1.117   msaitoh 
   7920  1.117   msaitoh 	if (timeout == 0) {
   7921  1.271     ozaki 		aprint_error_dev(sc->sc_dev, "could not acquire SWSM SWESMBI\n");
   7922  1.117   msaitoh 		/* Release semaphores */
   7923  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   7924  1.117   msaitoh 		return 1;
   7925  1.117   msaitoh 	}
   7926  1.117   msaitoh 	return 0;
   7927  1.117   msaitoh }
   7928  1.117   msaitoh 
   7929  1.117   msaitoh static void
   7930  1.127    bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
   7931  1.117   msaitoh {
   7932  1.117   msaitoh 	uint32_t swsm;
   7933  1.117   msaitoh 
   7934  1.117   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   7935  1.271     ozaki 	swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
   7936  1.117   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   7937  1.117   msaitoh }
   7938  1.127    bouyer 
   7939  1.127    bouyer static int
   7940  1.136   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   7941  1.136   msaitoh {
   7942  1.127    bouyer 	uint32_t swfw_sync;
   7943  1.127    bouyer 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   7944  1.127    bouyer 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   7945  1.127    bouyer 	int timeout = 200;
   7946  1.127    bouyer 
   7947  1.194   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   7948  1.275   msaitoh 		if (sc->sc_flags & WM_F_LOCK_SWSM) {
   7949  1.169   msaitoh 			if (wm_get_swsm_semaphore(sc)) {
   7950  1.169   msaitoh 				aprint_error_dev(sc->sc_dev,
   7951  1.169   msaitoh 				    "%s: failed to get semaphore\n",
   7952  1.169   msaitoh 				    __func__);
   7953  1.127    bouyer 				return 1;
   7954  1.169   msaitoh 			}
   7955  1.127    bouyer 		}
   7956  1.127    bouyer 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   7957  1.127    bouyer 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   7958  1.127    bouyer 			swfw_sync |= swmask;
   7959  1.127    bouyer 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   7960  1.275   msaitoh 			if (sc->sc_flags & WM_F_LOCK_SWSM)
   7961  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   7962  1.127    bouyer 			return 0;
   7963  1.127    bouyer 		}
   7964  1.275   msaitoh 		if (sc->sc_flags & WM_F_LOCK_SWSM)
   7965  1.127    bouyer 			wm_put_swsm_semaphore(sc);
   7966  1.127    bouyer 		delay(5000);
   7967  1.127    bouyer 	}
   7968  1.127    bouyer 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   7969  1.160  christos 	    device_xname(sc->sc_dev), mask, swfw_sync);
   7970  1.127    bouyer 	return 1;
   7971  1.127    bouyer }
   7972  1.127    bouyer 
   7973  1.127    bouyer static void
   7974  1.136   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   7975  1.136   msaitoh {
   7976  1.127    bouyer 	uint32_t swfw_sync;
   7977  1.127    bouyer 
   7978  1.275   msaitoh 	if (sc->sc_flags & WM_F_LOCK_SWSM) {
   7979  1.127    bouyer 		while (wm_get_swsm_semaphore(sc) != 0)
   7980  1.127    bouyer 			continue;
   7981  1.127    bouyer 	}
   7982  1.127    bouyer 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   7983  1.127    bouyer 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   7984  1.127    bouyer 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   7985  1.275   msaitoh 	if (sc->sc_flags & WM_F_LOCK_SWSM)
   7986  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   7987  1.127    bouyer }
   7988  1.139    bouyer 
   7989  1.139    bouyer static int
   7990  1.139    bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
   7991  1.139    bouyer {
   7992  1.139    bouyer 	uint32_t ext_ctrl;
   7993  1.139    bouyer 	int timeout = 200;
   7994  1.139    bouyer 
   7995  1.194   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   7996  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   7997  1.139    bouyer 		ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
   7998  1.139    bouyer 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   7999  1.139    bouyer 
   8000  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   8001  1.139    bouyer 		if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
   8002  1.139    bouyer 			return 0;
   8003  1.139    bouyer 		delay(5000);
   8004  1.139    bouyer 	}
   8005  1.178   msaitoh 	printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
   8006  1.160  christos 	    device_xname(sc->sc_dev), ext_ctrl);
   8007  1.139    bouyer 	return 1;
   8008  1.139    bouyer }
   8009  1.139    bouyer 
   8010  1.139    bouyer static void
   8011  1.139    bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
   8012  1.139    bouyer {
   8013  1.139    bouyer 	uint32_t ext_ctrl;
   8014  1.139    bouyer 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   8015  1.139    bouyer 	ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
   8016  1.139    bouyer 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   8017  1.139    bouyer }
   8018  1.139    bouyer 
   8019  1.169   msaitoh static int
   8020  1.259   msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
   8021  1.259   msaitoh {
   8022  1.259   msaitoh 	int i = 0;
   8023  1.259   msaitoh 	uint32_t reg;
   8024  1.259   msaitoh 
   8025  1.259   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   8026  1.259   msaitoh 	do {
   8027  1.259   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR,
   8028  1.259   msaitoh 		    reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
   8029  1.259   msaitoh 		reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   8030  1.259   msaitoh 		if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
   8031  1.259   msaitoh 			break;
   8032  1.259   msaitoh 		delay(2*1000);
   8033  1.259   msaitoh 		i++;
   8034  1.259   msaitoh 	} while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
   8035  1.259   msaitoh 
   8036  1.259   msaitoh 	if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
   8037  1.259   msaitoh 		wm_put_hw_semaphore_82573(sc);
   8038  1.259   msaitoh 		log(LOG_ERR, "%s: Driver can't access the PHY\n",
   8039  1.259   msaitoh 		    device_xname(sc->sc_dev));
   8040  1.259   msaitoh 		return -1;
   8041  1.259   msaitoh 	}
   8042  1.259   msaitoh 
   8043  1.259   msaitoh 	return 0;
   8044  1.259   msaitoh }
   8045  1.259   msaitoh 
   8046  1.259   msaitoh static void
   8047  1.259   msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
   8048  1.259   msaitoh {
   8049  1.259   msaitoh 	uint32_t reg;
   8050  1.259   msaitoh 
   8051  1.259   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   8052  1.259   msaitoh 	reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   8053  1.259   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   8054  1.259   msaitoh }
   8055  1.259   msaitoh 
   8056  1.259   msaitoh static int
   8057  1.280   msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
   8058  1.169   msaitoh {
   8059  1.250   msaitoh 	uint32_t eecd;
   8060  1.169   msaitoh 	uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
   8061  1.169   msaitoh 	uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
   8062  1.250   msaitoh 	uint8_t sig_byte = 0;
   8063  1.250   msaitoh 
   8064  1.250   msaitoh 	switch (sc->sc_type) {
   8065  1.250   msaitoh 	case WM_T_ICH8:
   8066  1.250   msaitoh 	case WM_T_ICH9:
   8067  1.250   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   8068  1.250   msaitoh 		if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
   8069  1.250   msaitoh 			*bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
   8070  1.250   msaitoh 			return 0;
   8071  1.250   msaitoh 		}
   8072  1.250   msaitoh 		/* FALLTHROUGH */
   8073  1.250   msaitoh 	default:
   8074  1.250   msaitoh 		/* Default to 0 */
   8075  1.250   msaitoh 		*bank = 0;
   8076  1.169   msaitoh 
   8077  1.250   msaitoh 		/* Check bank 0 */
   8078  1.245   msaitoh 		wm_read_ich8_byte(sc, act_offset, &sig_byte);
   8079  1.250   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   8080  1.169   msaitoh 			*bank = 0;
   8081  1.250   msaitoh 			return 0;
   8082  1.250   msaitoh 		}
   8083  1.250   msaitoh 
   8084  1.250   msaitoh 		/* Check bank 1 */
   8085  1.250   msaitoh 		wm_read_ich8_byte(sc, act_offset + bank1_offset,
   8086  1.250   msaitoh 		    &sig_byte);
   8087  1.250   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   8088  1.250   msaitoh 			*bank = 1;
   8089  1.250   msaitoh 			return 0;
   8090  1.169   msaitoh 		}
   8091  1.169   msaitoh 	}
   8092  1.169   msaitoh 
   8093  1.262   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
   8094  1.262   msaitoh 		device_xname(sc->sc_dev)));
   8095  1.250   msaitoh 	return -1;
   8096  1.169   msaitoh }
   8097  1.169   msaitoh 
   8098  1.139    bouyer /******************************************************************************
   8099  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   8100  1.139    bouyer  * register.
   8101  1.139    bouyer  *
   8102  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   8103  1.139    bouyer  * offset - offset of word in the EEPROM to read
   8104  1.139    bouyer  * data - word read from the EEPROM
   8105  1.139    bouyer  * words - number of words to read
   8106  1.139    bouyer  *****************************************************************************/
   8107  1.139    bouyer static int
   8108  1.280   msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   8109  1.139    bouyer {
   8110  1.194   msaitoh 	int32_t  error = 0;
   8111  1.194   msaitoh 	uint32_t flash_bank = 0;
   8112  1.194   msaitoh 	uint32_t act_offset = 0;
   8113  1.194   msaitoh 	uint32_t bank_offset = 0;
   8114  1.194   msaitoh 	uint16_t word = 0;
   8115  1.194   msaitoh 	uint16_t i = 0;
   8116  1.194   msaitoh 
   8117  1.194   msaitoh 	/* We need to know which is the valid flash bank.  In the event
   8118  1.194   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   8119  1.194   msaitoh 	 * managing flash_bank.  So it cannot be trusted and needs
   8120  1.194   msaitoh 	 * to be updated with each read.
   8121  1.194   msaitoh 	 */
   8122  1.280   msaitoh 	error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
   8123  1.194   msaitoh 	if (error) {
   8124  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
   8125  1.169   msaitoh 		    __func__);
   8126  1.262   msaitoh 		flash_bank = 0;
   8127  1.194   msaitoh 	}
   8128  1.139    bouyer 
   8129  1.238   msaitoh 	/*
   8130  1.238   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   8131  1.238   msaitoh 	 * size
   8132  1.238   msaitoh 	 */
   8133  1.194   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   8134  1.139    bouyer 
   8135  1.194   msaitoh 	error = wm_get_swfwhw_semaphore(sc);
   8136  1.194   msaitoh 	if (error) {
   8137  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8138  1.169   msaitoh 		    __func__);
   8139  1.194   msaitoh 		return error;
   8140  1.194   msaitoh 	}
   8141  1.139    bouyer 
   8142  1.194   msaitoh 	for (i = 0; i < words; i++) {
   8143  1.194   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   8144  1.194   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   8145  1.194   msaitoh 		error = wm_read_ich8_word(sc, act_offset, &word);
   8146  1.194   msaitoh 		if (error) {
   8147  1.238   msaitoh 			aprint_error_dev(sc->sc_dev,
   8148  1.238   msaitoh 			    "%s: failed to read NVM\n", __func__);
   8149  1.194   msaitoh 			break;
   8150  1.194   msaitoh 		}
   8151  1.194   msaitoh 		data[i] = word;
   8152  1.194   msaitoh 	}
   8153  1.194   msaitoh 
   8154  1.194   msaitoh 	wm_put_swfwhw_semaphore(sc);
   8155  1.194   msaitoh 	return error;
   8156  1.139    bouyer }
   8157  1.139    bouyer 
   8158  1.139    bouyer /******************************************************************************
   8159  1.139    bouyer  * This function does initial flash setup so that a new read/write/erase cycle
   8160  1.139    bouyer  * can be started.
   8161  1.139    bouyer  *
   8162  1.139    bouyer  * sc - The pointer to the hw structure
   8163  1.139    bouyer  ****************************************************************************/
   8164  1.139    bouyer static int32_t
   8165  1.139    bouyer wm_ich8_cycle_init(struct wm_softc *sc)
   8166  1.139    bouyer {
   8167  1.194   msaitoh 	uint16_t hsfsts;
   8168  1.194   msaitoh 	int32_t error = 1;
   8169  1.194   msaitoh 	int32_t i     = 0;
   8170  1.194   msaitoh 
   8171  1.194   msaitoh 	hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8172  1.194   msaitoh 
   8173  1.194   msaitoh 	/* May be check the Flash Des Valid bit in Hw status */
   8174  1.194   msaitoh 	if ((hsfsts & HSFSTS_FLDVAL) == 0) {
   8175  1.194   msaitoh 		return error;
   8176  1.194   msaitoh 	}
   8177  1.194   msaitoh 
   8178  1.194   msaitoh 	/* Clear FCERR in Hw status by writing 1 */
   8179  1.194   msaitoh 	/* Clear DAEL in Hw status by writing a 1 */
   8180  1.194   msaitoh 	hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   8181  1.194   msaitoh 
   8182  1.194   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   8183  1.194   msaitoh 
   8184  1.194   msaitoh 	/*
   8185  1.194   msaitoh 	 * Either we should have a hardware SPI cycle in progress bit to check
   8186  1.194   msaitoh 	 * against, in order to start a new cycle or FDONE bit should be
   8187  1.194   msaitoh 	 * changed in the hardware so that it is 1 after harware reset, which
   8188  1.194   msaitoh 	 * can then be used as an indication whether a cycle is in progress or
   8189  1.215      taca 	 * has been completed .. we should also have some software semaphore
   8190  1.215      taca 	 * mechanism to guard FDONE or the cycle in progress bit so that two
   8191  1.194   msaitoh 	 * threads access to those bits can be sequentiallized or a way so that
   8192  1.194   msaitoh 	 * 2 threads dont start the cycle at the same time
   8193  1.194   msaitoh 	 */
   8194  1.194   msaitoh 
   8195  1.194   msaitoh 	if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   8196  1.194   msaitoh 		/*
   8197  1.194   msaitoh 		 * There is no cycle running at present, so we can start a
   8198  1.194   msaitoh 		 * cycle
   8199  1.194   msaitoh 		 */
   8200  1.194   msaitoh 
   8201  1.194   msaitoh 		/* Begin by setting Flash Cycle Done. */
   8202  1.194   msaitoh 		hsfsts |= HSFSTS_DONE;
   8203  1.194   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   8204  1.194   msaitoh 		error = 0;
   8205  1.194   msaitoh 	} else {
   8206  1.194   msaitoh 		/*
   8207  1.194   msaitoh 		 * otherwise poll for sometime so the current cycle has a
   8208  1.194   msaitoh 		 * chance to end before giving up.
   8209  1.194   msaitoh 		 */
   8210  1.194   msaitoh 		for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   8211  1.194   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8212  1.194   msaitoh 			if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   8213  1.194   msaitoh 				error = 0;
   8214  1.194   msaitoh 				break;
   8215  1.194   msaitoh 			}
   8216  1.194   msaitoh 			delay(1);
   8217  1.194   msaitoh 		}
   8218  1.194   msaitoh 		if (error == 0) {
   8219  1.194   msaitoh 			/*
   8220  1.194   msaitoh 			 * Successful in waiting for previous cycle to timeout,
   8221  1.194   msaitoh 			 * now set the Flash Cycle Done.
   8222  1.194   msaitoh 			 */
   8223  1.194   msaitoh 			hsfsts |= HSFSTS_DONE;
   8224  1.194   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   8225  1.194   msaitoh 		}
   8226  1.194   msaitoh 	}
   8227  1.194   msaitoh 	return error;
   8228  1.139    bouyer }
   8229  1.139    bouyer 
   8230  1.139    bouyer /******************************************************************************
   8231  1.139    bouyer  * This function starts a flash cycle and waits for its completion
   8232  1.139    bouyer  *
   8233  1.139    bouyer  * sc - The pointer to the hw structure
   8234  1.139    bouyer  ****************************************************************************/
   8235  1.139    bouyer static int32_t
   8236  1.139    bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   8237  1.139    bouyer {
   8238  1.194   msaitoh 	uint16_t hsflctl;
   8239  1.194   msaitoh 	uint16_t hsfsts;
   8240  1.194   msaitoh 	int32_t error = 1;
   8241  1.194   msaitoh 	uint32_t i = 0;
   8242  1.194   msaitoh 
   8243  1.194   msaitoh 	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   8244  1.194   msaitoh 	hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   8245  1.194   msaitoh 	hsflctl |= HSFCTL_GO;
   8246  1.194   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   8247  1.194   msaitoh 
   8248  1.194   msaitoh 	/* wait till FDONE bit is set to 1 */
   8249  1.194   msaitoh 	do {
   8250  1.194   msaitoh 		hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8251  1.194   msaitoh 		if (hsfsts & HSFSTS_DONE)
   8252  1.194   msaitoh 			break;
   8253  1.194   msaitoh 		delay(1);
   8254  1.194   msaitoh 		i++;
   8255  1.194   msaitoh 	} while (i < timeout);
   8256  1.194   msaitoh 	if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
   8257  1.194   msaitoh 		error = 0;
   8258  1.194   msaitoh 
   8259  1.194   msaitoh 	return error;
   8260  1.139    bouyer }
   8261  1.139    bouyer 
   8262  1.139    bouyer /******************************************************************************
   8263  1.139    bouyer  * Reads a byte or word from the NVM using the ICH8 flash access registers.
   8264  1.139    bouyer  *
   8265  1.139    bouyer  * sc - The pointer to the hw structure
   8266  1.139    bouyer  * index - The index of the byte or word to read.
   8267  1.139    bouyer  * size - Size of data to read, 1=byte 2=word
   8268  1.139    bouyer  * data - Pointer to the word to store the value read.
   8269  1.139    bouyer  *****************************************************************************/
   8270  1.139    bouyer static int32_t
   8271  1.139    bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   8272  1.194   msaitoh     uint32_t size, uint16_t* data)
   8273  1.139    bouyer {
   8274  1.194   msaitoh 	uint16_t hsfsts;
   8275  1.194   msaitoh 	uint16_t hsflctl;
   8276  1.194   msaitoh 	uint32_t flash_linear_address;
   8277  1.194   msaitoh 	uint32_t flash_data = 0;
   8278  1.194   msaitoh 	int32_t error = 1;
   8279  1.194   msaitoh 	int32_t count = 0;
   8280  1.194   msaitoh 
   8281  1.194   msaitoh 	if (size < 1  || size > 2 || data == 0x0 ||
   8282  1.194   msaitoh 	    index > ICH_FLASH_LINEAR_ADDR_MASK)
   8283  1.194   msaitoh 		return error;
   8284  1.194   msaitoh 
   8285  1.194   msaitoh 	flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   8286  1.194   msaitoh 	    sc->sc_ich8_flash_base;
   8287  1.194   msaitoh 
   8288  1.194   msaitoh 	do {
   8289  1.194   msaitoh 		delay(1);
   8290  1.194   msaitoh 		/* Steps */
   8291  1.194   msaitoh 		error = wm_ich8_cycle_init(sc);
   8292  1.194   msaitoh 		if (error)
   8293  1.194   msaitoh 			break;
   8294  1.194   msaitoh 
   8295  1.194   msaitoh 		hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   8296  1.194   msaitoh 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   8297  1.194   msaitoh 		hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT)
   8298  1.194   msaitoh 		    & HSFCTL_BCOUNT_MASK;
   8299  1.194   msaitoh 		hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   8300  1.194   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   8301  1.139    bouyer 
   8302  1.194   msaitoh 		/*
   8303  1.194   msaitoh 		 * Write the last 24 bits of index into Flash Linear address
   8304  1.194   msaitoh 		 * field in Flash Address
   8305  1.194   msaitoh 		 */
   8306  1.194   msaitoh 		/* TODO: TBD maybe check the index against the size of flash */
   8307  1.194   msaitoh 
   8308  1.194   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   8309  1.194   msaitoh 
   8310  1.194   msaitoh 		error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   8311  1.194   msaitoh 
   8312  1.194   msaitoh 		/*
   8313  1.194   msaitoh 		 * Check if FCERR is set to 1, if set to 1, clear it and try
   8314  1.194   msaitoh 		 * the whole sequence a few more times, else read in (shift in)
   8315  1.194   msaitoh 		 * the Flash Data0, the order is least significant byte first
   8316  1.194   msaitoh 		 * msb to lsb
   8317  1.194   msaitoh 		 */
   8318  1.194   msaitoh 		if (error == 0) {
   8319  1.194   msaitoh 			flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   8320  1.194   msaitoh 			if (size == 1)
   8321  1.194   msaitoh 				*data = (uint8_t)(flash_data & 0x000000FF);
   8322  1.194   msaitoh 			else if (size == 2)
   8323  1.194   msaitoh 				*data = (uint16_t)(flash_data & 0x0000FFFF);
   8324  1.194   msaitoh 			break;
   8325  1.194   msaitoh 		} else {
   8326  1.194   msaitoh 			/*
   8327  1.194   msaitoh 			 * If we've gotten here, then things are probably
   8328  1.194   msaitoh 			 * completely hosed, but if the error condition is
   8329  1.194   msaitoh 			 * detected, it won't hurt to give it another try...
   8330  1.194   msaitoh 			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
   8331  1.194   msaitoh 			 */
   8332  1.194   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   8333  1.194   msaitoh 			if (hsfsts & HSFSTS_ERR) {
   8334  1.194   msaitoh 				/* Repeat for some time before giving up. */
   8335  1.194   msaitoh 				continue;
   8336  1.194   msaitoh 			} else if ((hsfsts & HSFSTS_DONE) == 0)
   8337  1.194   msaitoh 				break;
   8338  1.194   msaitoh 		}
   8339  1.194   msaitoh 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   8340  1.194   msaitoh 
   8341  1.194   msaitoh 	return error;
   8342  1.139    bouyer }
   8343  1.139    bouyer 
   8344  1.139    bouyer /******************************************************************************
   8345  1.139    bouyer  * Reads a single byte from the NVM using the ICH8 flash access registers.
   8346  1.139    bouyer  *
   8347  1.139    bouyer  * sc - pointer to wm_hw structure
   8348  1.139    bouyer  * index - The index of the byte to read.
   8349  1.139    bouyer  * data - Pointer to a byte to store the value read.
   8350  1.139    bouyer  *****************************************************************************/
   8351  1.139    bouyer static int32_t
   8352  1.139    bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   8353  1.139    bouyer {
   8354  1.194   msaitoh 	int32_t status;
   8355  1.194   msaitoh 	uint16_t word = 0;
   8356  1.139    bouyer 
   8357  1.194   msaitoh 	status = wm_read_ich8_data(sc, index, 1, &word);
   8358  1.194   msaitoh 	if (status == 0)
   8359  1.194   msaitoh 		*data = (uint8_t)word;
   8360  1.223      matt 	else
   8361  1.223      matt 		*data = 0;
   8362  1.139    bouyer 
   8363  1.194   msaitoh 	return status;
   8364  1.139    bouyer }
   8365  1.139    bouyer 
   8366  1.139    bouyer /******************************************************************************
   8367  1.139    bouyer  * Reads a word from the NVM using the ICH8 flash access registers.
   8368  1.139    bouyer  *
   8369  1.139    bouyer  * sc - pointer to wm_hw structure
   8370  1.139    bouyer  * index - The starting byte index of the word to read.
   8371  1.139    bouyer  * data - Pointer to a word to store the value read.
   8372  1.139    bouyer  *****************************************************************************/
   8373  1.139    bouyer static int32_t
   8374  1.139    bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   8375  1.139    bouyer {
   8376  1.194   msaitoh 	int32_t status;
   8377  1.144   msaitoh 
   8378  1.194   msaitoh 	status = wm_read_ich8_data(sc, index, 2, data);
   8379  1.194   msaitoh 	return status;
   8380  1.139    bouyer }
   8381  1.169   msaitoh 
   8382  1.169   msaitoh static int
   8383  1.169   msaitoh wm_check_mng_mode(struct wm_softc *sc)
   8384  1.169   msaitoh {
   8385  1.169   msaitoh 	int rv;
   8386  1.169   msaitoh 
   8387  1.169   msaitoh 	switch (sc->sc_type) {
   8388  1.169   msaitoh 	case WM_T_ICH8:
   8389  1.169   msaitoh 	case WM_T_ICH9:
   8390  1.169   msaitoh 	case WM_T_ICH10:
   8391  1.190   msaitoh 	case WM_T_PCH:
   8392  1.221   msaitoh 	case WM_T_PCH2:
   8393  1.249   msaitoh 	case WM_T_PCH_LPT:
   8394  1.169   msaitoh 		rv = wm_check_mng_mode_ich8lan(sc);
   8395  1.169   msaitoh 		break;
   8396  1.169   msaitoh 	case WM_T_82574:
   8397  1.185   msaitoh 	case WM_T_82583:
   8398  1.169   msaitoh 		rv = wm_check_mng_mode_82574(sc);
   8399  1.169   msaitoh 		break;
   8400  1.169   msaitoh 	case WM_T_82571:
   8401  1.169   msaitoh 	case WM_T_82572:
   8402  1.169   msaitoh 	case WM_T_82573:
   8403  1.169   msaitoh 	case WM_T_80003:
   8404  1.169   msaitoh 		rv = wm_check_mng_mode_generic(sc);
   8405  1.169   msaitoh 		break;
   8406  1.169   msaitoh 	default:
   8407  1.169   msaitoh 		/* noting to do */
   8408  1.169   msaitoh 		rv = 0;
   8409  1.169   msaitoh 		break;
   8410  1.169   msaitoh 	}
   8411  1.169   msaitoh 
   8412  1.169   msaitoh 	return rv;
   8413  1.169   msaitoh }
   8414  1.169   msaitoh 
   8415  1.169   msaitoh static int
   8416  1.169   msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
   8417  1.169   msaitoh {
   8418  1.169   msaitoh 	uint32_t fwsm;
   8419  1.169   msaitoh 
   8420  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8421  1.169   msaitoh 
   8422  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
   8423  1.169   msaitoh 		return 1;
   8424  1.169   msaitoh 
   8425  1.169   msaitoh 	return 0;
   8426  1.169   msaitoh }
   8427  1.169   msaitoh 
   8428  1.169   msaitoh static int
   8429  1.169   msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
   8430  1.169   msaitoh {
   8431  1.169   msaitoh 	uint16_t data;
   8432  1.169   msaitoh 
   8433  1.280   msaitoh 	wm_nvm_read(sc, EEPROM_OFF_CFG2, 1, &data);
   8434  1.169   msaitoh 
   8435  1.187   msaitoh 	if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
   8436  1.169   msaitoh 		return 1;
   8437  1.169   msaitoh 
   8438  1.169   msaitoh 	return 0;
   8439  1.169   msaitoh }
   8440  1.169   msaitoh 
   8441  1.169   msaitoh static int
   8442  1.169   msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
   8443  1.169   msaitoh {
   8444  1.169   msaitoh 	uint32_t fwsm;
   8445  1.169   msaitoh 
   8446  1.169   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8447  1.169   msaitoh 
   8448  1.169   msaitoh 	if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
   8449  1.169   msaitoh 		return 1;
   8450  1.169   msaitoh 
   8451  1.169   msaitoh 	return 0;
   8452  1.169   msaitoh }
   8453  1.169   msaitoh 
   8454  1.189   msaitoh static int
   8455  1.203   msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
   8456  1.203   msaitoh {
   8457  1.203   msaitoh 	uint32_t manc, fwsm, factps;
   8458  1.203   msaitoh 
   8459  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
   8460  1.203   msaitoh 		return 0;
   8461  1.203   msaitoh 
   8462  1.203   msaitoh 	manc = CSR_READ(sc, WMREG_MANC);
   8463  1.203   msaitoh 
   8464  1.203   msaitoh 	DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
   8465  1.203   msaitoh 		device_xname(sc->sc_dev), manc));
   8466  1.260   msaitoh 	if ((manc & MANC_RECV_TCO_EN) == 0)
   8467  1.203   msaitoh 		return 0;
   8468  1.203   msaitoh 
   8469  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
   8470  1.203   msaitoh 		fwsm = CSR_READ(sc, WMREG_FWSM);
   8471  1.203   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   8472  1.203   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   8473  1.203   msaitoh 		    && ((fwsm & FWSM_MODE_MASK)
   8474  1.203   msaitoh 			== (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
   8475  1.203   msaitoh 			return 1;
   8476  1.260   msaitoh 	} else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
   8477  1.260   msaitoh 		uint16_t data;
   8478  1.260   msaitoh 
   8479  1.260   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   8480  1.280   msaitoh 		wm_nvm_read(sc, EEPROM_OFF_CFG2, 1, &data);
   8481  1.261   msaitoh 		DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
   8482  1.261   msaitoh 			device_xname(sc->sc_dev), factps, data));
   8483  1.260   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   8484  1.260   msaitoh 		    && ((data & EEPROM_CFG2_MNGM_MASK)
   8485  1.260   msaitoh 			== (EEPROM_CFG2_MNGM_PT << EEPROM_CFG2_MNGM_SHIFT)))
   8486  1.260   msaitoh 			return 1;
   8487  1.203   msaitoh 	} else if (((manc & MANC_SMBUS_EN) != 0)
   8488  1.203   msaitoh 	    && ((manc & MANC_ASF_EN) == 0))
   8489  1.203   msaitoh 		return 1;
   8490  1.203   msaitoh 
   8491  1.203   msaitoh 	return 0;
   8492  1.203   msaitoh }
   8493  1.203   msaitoh 
   8494  1.203   msaitoh static int
   8495  1.189   msaitoh wm_check_reset_block(struct wm_softc *sc)
   8496  1.189   msaitoh {
   8497  1.189   msaitoh 	uint32_t reg;
   8498  1.189   msaitoh 
   8499  1.189   msaitoh 	switch (sc->sc_type) {
   8500  1.189   msaitoh 	case WM_T_ICH8:
   8501  1.189   msaitoh 	case WM_T_ICH9:
   8502  1.189   msaitoh 	case WM_T_ICH10:
   8503  1.190   msaitoh 	case WM_T_PCH:
   8504  1.221   msaitoh 	case WM_T_PCH2:
   8505  1.249   msaitoh 	case WM_T_PCH_LPT:
   8506  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_FWSM);
   8507  1.189   msaitoh 		if ((reg & FWSM_RSPCIPHY) != 0)
   8508  1.189   msaitoh 			return 0;
   8509  1.189   msaitoh 		else
   8510  1.189   msaitoh 			return -1;
   8511  1.189   msaitoh 		break;
   8512  1.189   msaitoh 	case WM_T_82571:
   8513  1.189   msaitoh 	case WM_T_82572:
   8514  1.189   msaitoh 	case WM_T_82573:
   8515  1.189   msaitoh 	case WM_T_82574:
   8516  1.189   msaitoh 	case WM_T_82583:
   8517  1.189   msaitoh 	case WM_T_80003:
   8518  1.189   msaitoh 		reg = CSR_READ(sc, WMREG_MANC);
   8519  1.189   msaitoh 		if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
   8520  1.189   msaitoh 			return -1;
   8521  1.189   msaitoh 		else
   8522  1.189   msaitoh 			return 0;
   8523  1.189   msaitoh 		break;
   8524  1.189   msaitoh 	default:
   8525  1.189   msaitoh 		/* no problem */
   8526  1.189   msaitoh 		break;
   8527  1.189   msaitoh 	}
   8528  1.189   msaitoh 
   8529  1.189   msaitoh 	return 0;
   8530  1.189   msaitoh }
   8531  1.189   msaitoh 
   8532  1.169   msaitoh static void
   8533  1.169   msaitoh wm_get_hw_control(struct wm_softc *sc)
   8534  1.169   msaitoh {
   8535  1.169   msaitoh 	uint32_t reg;
   8536  1.169   msaitoh 
   8537  1.169   msaitoh 	switch (sc->sc_type) {
   8538  1.169   msaitoh 	case WM_T_82573:
   8539  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   8540  1.169   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
   8541  1.169   msaitoh 		break;
   8542  1.169   msaitoh 	case WM_T_82571:
   8543  1.169   msaitoh 	case WM_T_82572:
   8544  1.203   msaitoh 	case WM_T_82574:
   8545  1.203   msaitoh 	case WM_T_82583:
   8546  1.169   msaitoh 	case WM_T_80003:
   8547  1.169   msaitoh 	case WM_T_ICH8:
   8548  1.169   msaitoh 	case WM_T_ICH9:
   8549  1.169   msaitoh 	case WM_T_ICH10:
   8550  1.190   msaitoh 	case WM_T_PCH:
   8551  1.221   msaitoh 	case WM_T_PCH2:
   8552  1.249   msaitoh 	case WM_T_PCH_LPT:
   8553  1.169   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8554  1.169   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
   8555  1.169   msaitoh 		break;
   8556  1.169   msaitoh 	default:
   8557  1.169   msaitoh 		break;
   8558  1.169   msaitoh 	}
   8559  1.169   msaitoh }
   8560  1.173   msaitoh 
   8561  1.203   msaitoh static void
   8562  1.203   msaitoh wm_release_hw_control(struct wm_softc *sc)
   8563  1.203   msaitoh {
   8564  1.203   msaitoh 	uint32_t reg;
   8565  1.203   msaitoh 
   8566  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
   8567  1.203   msaitoh 		return;
   8568  1.246  christos 
   8569  1.203   msaitoh 	if (sc->sc_type == WM_T_82573) {
   8570  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   8571  1.203   msaitoh 		reg &= ~SWSM_DRV_LOAD;
   8572  1.203   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
   8573  1.203   msaitoh 	} else {
   8574  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8575  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
   8576  1.203   msaitoh 	}
   8577  1.203   msaitoh }
   8578  1.203   msaitoh 
   8579  1.173   msaitoh /* XXX Currently TBI only */
   8580  1.173   msaitoh static int
   8581  1.173   msaitoh wm_check_for_link(struct wm_softc *sc)
   8582  1.173   msaitoh {
   8583  1.173   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   8584  1.173   msaitoh 	uint32_t rxcw;
   8585  1.173   msaitoh 	uint32_t ctrl;
   8586  1.173   msaitoh 	uint32_t status;
   8587  1.173   msaitoh 	uint32_t sig;
   8588  1.173   msaitoh 
   8589  1.279   msaitoh 	if (sc->sc_wmp->wmp_flags & WMP_F_SERDES) {
   8590  1.279   msaitoh 		sc->sc_tbi_linkup = 1;
   8591  1.279   msaitoh 		return 0;
   8592  1.279   msaitoh 	}
   8593  1.279   msaitoh 
   8594  1.173   msaitoh 	rxcw = CSR_READ(sc, WMREG_RXCW);
   8595  1.173   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   8596  1.173   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   8597  1.173   msaitoh 
   8598  1.173   msaitoh 	sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
   8599  1.173   msaitoh 
   8600  1.173   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
   8601  1.173   msaitoh 		device_xname(sc->sc_dev), __func__,
   8602  1.173   msaitoh 		((ctrl & CTRL_SWDPIN(1)) == sig),
   8603  1.173   msaitoh 		((status & STATUS_LU) != 0),
   8604  1.173   msaitoh 		((rxcw & RXCW_C) != 0)
   8605  1.173   msaitoh 		    ));
   8606  1.173   msaitoh 
   8607  1.173   msaitoh 	/*
   8608  1.173   msaitoh 	 * SWDPIN   LU RXCW
   8609  1.173   msaitoh 	 *      0    0    0
   8610  1.173   msaitoh 	 *      0    0    1	(should not happen)
   8611  1.173   msaitoh 	 *      0    1    0	(should not happen)
   8612  1.173   msaitoh 	 *      0    1    1	(should not happen)
   8613  1.173   msaitoh 	 *      1    0    0	Disable autonego and force linkup
   8614  1.173   msaitoh 	 *      1    0    1	got /C/ but not linkup yet
   8615  1.173   msaitoh 	 *      1    1    0	(linkup)
   8616  1.173   msaitoh 	 *      1    1    1	If IFM_AUTO, back to autonego
   8617  1.173   msaitoh 	 *
   8618  1.173   msaitoh 	 */
   8619  1.173   msaitoh 	if (((ctrl & CTRL_SWDPIN(1)) == sig)
   8620  1.173   msaitoh 	    && ((status & STATUS_LU) == 0)
   8621  1.173   msaitoh 	    && ((rxcw & RXCW_C) == 0)) {
   8622  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
   8623  1.173   msaitoh 			__func__));
   8624  1.173   msaitoh 		sc->sc_tbi_linkup = 0;
   8625  1.173   msaitoh 		/* Disable auto-negotiation in the TXCW register */
   8626  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
   8627  1.173   msaitoh 
   8628  1.173   msaitoh 		/*
   8629  1.173   msaitoh 		 * Force link-up and also force full-duplex.
   8630  1.173   msaitoh 		 *
   8631  1.173   msaitoh 		 * NOTE: CTRL was updated TFCE and RFCE automatically,
   8632  1.173   msaitoh 		 * so we should update sc->sc_ctrl
   8633  1.173   msaitoh 		 */
   8634  1.173   msaitoh 		sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
   8635  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8636  1.194   msaitoh 	} else if (((status & STATUS_LU) != 0)
   8637  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)
   8638  1.173   msaitoh 	    && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
   8639  1.173   msaitoh 		sc->sc_tbi_linkup = 1;
   8640  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
   8641  1.173   msaitoh 			__func__));
   8642  1.173   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   8643  1.173   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
   8644  1.173   msaitoh 	} else if (((ctrl & CTRL_SWDPIN(1)) == sig)
   8645  1.173   msaitoh 	    && ((rxcw & RXCW_C) != 0)) {
   8646  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("/C/"));
   8647  1.173   msaitoh 	} else {
   8648  1.173   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
   8649  1.173   msaitoh 			status));
   8650  1.173   msaitoh 	}
   8651  1.173   msaitoh 
   8652  1.173   msaitoh 	return 0;
   8653  1.173   msaitoh }
   8654  1.192   msaitoh 
   8655  1.202   msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
   8656  1.202   msaitoh static void
   8657  1.202   msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
   8658  1.202   msaitoh {
   8659  1.202   msaitoh 	int miistatus, active, i;
   8660  1.202   msaitoh 	int reg;
   8661  1.202   msaitoh 
   8662  1.202   msaitoh 	miistatus = sc->sc_mii.mii_media_status;
   8663  1.202   msaitoh 
   8664  1.202   msaitoh 	/* If the link is not up, do nothing */
   8665  1.202   msaitoh 	if ((miistatus & IFM_ACTIVE) != 0)
   8666  1.202   msaitoh 		return;
   8667  1.202   msaitoh 
   8668  1.202   msaitoh 	active = sc->sc_mii.mii_media_active;
   8669  1.202   msaitoh 
   8670  1.202   msaitoh 	/* Nothing to do if the link is other than 1Gbps */
   8671  1.202   msaitoh 	if (IFM_SUBTYPE(active) != IFM_1000_T)
   8672  1.202   msaitoh 		return;
   8673  1.202   msaitoh 
   8674  1.202   msaitoh 	for (i = 0; i < 10; i++) {
   8675  1.202   msaitoh 		/* read twice */
   8676  1.202   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   8677  1.202   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   8678  1.202   msaitoh 		if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
   8679  1.202   msaitoh 			goto out;	/* GOOD! */
   8680  1.202   msaitoh 
   8681  1.202   msaitoh 		/* Reset the PHY */
   8682  1.202   msaitoh 		wm_gmii_reset(sc);
   8683  1.202   msaitoh 		delay(5*1000);
   8684  1.202   msaitoh 	}
   8685  1.202   msaitoh 
   8686  1.202   msaitoh 	/* Disable GigE link negotiation */
   8687  1.202   msaitoh 	reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8688  1.202   msaitoh 	reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   8689  1.202   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8690  1.246  christos 
   8691  1.202   msaitoh 	/*
   8692  1.202   msaitoh 	 * Call gig speed drop workaround on Gig disable before accessing
   8693  1.202   msaitoh 	 * any PHY registers.
   8694  1.202   msaitoh 	 */
   8695  1.202   msaitoh 	wm_gig_downshift_workaround_ich8lan(sc);
   8696  1.202   msaitoh 
   8697  1.202   msaitoh out:
   8698  1.202   msaitoh 	return;
   8699  1.202   msaitoh }
   8700  1.202   msaitoh 
   8701  1.202   msaitoh /* WOL from S5 stops working */
   8702  1.202   msaitoh static void
   8703  1.202   msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
   8704  1.202   msaitoh {
   8705  1.202   msaitoh 	uint16_t kmrn_reg;
   8706  1.202   msaitoh 
   8707  1.202   msaitoh 	/* Only for igp3 */
   8708  1.202   msaitoh 	if (sc->sc_phytype == WMPHY_IGP_3) {
   8709  1.202   msaitoh 		kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
   8710  1.202   msaitoh 		kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
   8711  1.202   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   8712  1.202   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
   8713  1.202   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   8714  1.202   msaitoh 	}
   8715  1.202   msaitoh }
   8716  1.202   msaitoh 
   8717  1.203   msaitoh #ifdef WM_WOL
   8718  1.203   msaitoh /* Power down workaround on D3 */
   8719  1.203   msaitoh static void
   8720  1.203   msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
   8721  1.203   msaitoh {
   8722  1.203   msaitoh 	uint32_t reg;
   8723  1.203   msaitoh 	int i;
   8724  1.203   msaitoh 
   8725  1.203   msaitoh 	for (i = 0; i < 2; i++) {
   8726  1.203   msaitoh 		/* Disable link */
   8727  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   8728  1.203   msaitoh 		reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   8729  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   8730  1.203   msaitoh 
   8731  1.203   msaitoh 		/*
   8732  1.203   msaitoh 		 * Call gig speed drop workaround on Gig disable before
   8733  1.203   msaitoh 		 * accessing any PHY registers
   8734  1.203   msaitoh 		 */
   8735  1.203   msaitoh 		if (sc->sc_type == WM_T_ICH8)
   8736  1.203   msaitoh 			wm_gig_downshift_workaround_ich8lan(sc);
   8737  1.203   msaitoh 
   8738  1.203   msaitoh 		/* Write VR power-down enable */
   8739  1.203   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   8740  1.203   msaitoh 		reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   8741  1.203   msaitoh 		reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
   8742  1.203   msaitoh 		sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
   8743  1.203   msaitoh 
   8744  1.203   msaitoh 		/* Read it back and test */
   8745  1.203   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   8746  1.203   msaitoh 		reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   8747  1.203   msaitoh 		if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
   8748  1.203   msaitoh 			break;
   8749  1.203   msaitoh 
   8750  1.203   msaitoh 		/* Issue PHY reset and repeat at most one more time */
   8751  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   8752  1.203   msaitoh 	}
   8753  1.203   msaitoh }
   8754  1.203   msaitoh #endif /* WM_WOL */
   8755  1.203   msaitoh 
   8756  1.192   msaitoh /*
   8757  1.192   msaitoh  * Workaround for pch's PHYs
   8758  1.192   msaitoh  * XXX should be moved to new PHY driver?
   8759  1.192   msaitoh  */
   8760  1.192   msaitoh static void
   8761  1.192   msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
   8762  1.192   msaitoh {
   8763  1.221   msaitoh 	if (sc->sc_phytype == WMPHY_82577)
   8764  1.221   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   8765  1.192   msaitoh 
   8766  1.192   msaitoh 	/* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
   8767  1.192   msaitoh 
   8768  1.192   msaitoh 	/* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
   8769  1.192   msaitoh 
   8770  1.192   msaitoh 	/* 82578 */
   8771  1.192   msaitoh 	if (sc->sc_phytype == WMPHY_82578) {
   8772  1.192   msaitoh 		/* PCH rev. < 3 */
   8773  1.192   msaitoh 		if (sc->sc_rev < 3) {
   8774  1.192   msaitoh 			/* XXX 6 bit shift? Why? Is it page2? */
   8775  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
   8776  1.192   msaitoh 			    0x66c0);
   8777  1.192   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
   8778  1.192   msaitoh 			    0xffff);
   8779  1.192   msaitoh 		}
   8780  1.192   msaitoh 
   8781  1.192   msaitoh 		/* XXX phy rev. < 2 */
   8782  1.192   msaitoh 	}
   8783  1.192   msaitoh 
   8784  1.192   msaitoh 	/* Select page 0 */
   8785  1.192   msaitoh 
   8786  1.192   msaitoh 	/* XXX acquire semaphore */
   8787  1.192   msaitoh 	wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
   8788  1.192   msaitoh 	/* XXX release semaphore */
   8789  1.192   msaitoh 
   8790  1.192   msaitoh 	/*
   8791  1.192   msaitoh 	 * Configure the K1 Si workaround during phy reset assuming there is
   8792  1.192   msaitoh 	 * link so that it disables K1 if link is in 1Gbps.
   8793  1.192   msaitoh 	 */
   8794  1.192   msaitoh 	wm_k1_gig_workaround_hv(sc, 1);
   8795  1.192   msaitoh }
   8796  1.192   msaitoh 
   8797  1.192   msaitoh static void
   8798  1.221   msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
   8799  1.221   msaitoh {
   8800  1.221   msaitoh 
   8801  1.221   msaitoh 	wm_set_mdio_slow_mode_hv(sc);
   8802  1.221   msaitoh }
   8803  1.221   msaitoh 
   8804  1.221   msaitoh static void
   8805  1.192   msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
   8806  1.192   msaitoh {
   8807  1.192   msaitoh 	int k1_enable = sc->sc_nvm_k1_enabled;
   8808  1.192   msaitoh 
   8809  1.192   msaitoh 	/* XXX acquire semaphore */
   8810  1.192   msaitoh 
   8811  1.192   msaitoh 	if (link) {
   8812  1.192   msaitoh 		k1_enable = 0;
   8813  1.198   msaitoh 
   8814  1.192   msaitoh 		/* Link stall fix for link up */
   8815  1.192   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
   8816  1.192   msaitoh 	} else {
   8817  1.192   msaitoh 		/* Link stall fix for link down */
   8818  1.192   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
   8819  1.192   msaitoh 	}
   8820  1.192   msaitoh 
   8821  1.192   msaitoh 	wm_configure_k1_ich8lan(sc, k1_enable);
   8822  1.192   msaitoh 
   8823  1.192   msaitoh 	/* XXX release semaphore */
   8824  1.192   msaitoh }
   8825  1.192   msaitoh 
   8826  1.192   msaitoh static void
   8827  1.221   msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
   8828  1.221   msaitoh {
   8829  1.221   msaitoh 	uint32_t reg;
   8830  1.221   msaitoh 
   8831  1.221   msaitoh 	reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
   8832  1.221   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
   8833  1.221   msaitoh 	    reg | HV_KMRN_MDIO_SLOW);
   8834  1.221   msaitoh }
   8835  1.221   msaitoh 
   8836  1.221   msaitoh static void
   8837  1.192   msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
   8838  1.192   msaitoh {
   8839  1.192   msaitoh 	uint32_t ctrl, ctrl_ext, tmp;
   8840  1.192   msaitoh 	uint16_t kmrn_reg;
   8841  1.192   msaitoh 
   8842  1.192   msaitoh 	kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
   8843  1.192   msaitoh 
   8844  1.192   msaitoh 	if (k1_enable)
   8845  1.192   msaitoh 		kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
   8846  1.192   msaitoh 	else
   8847  1.192   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
   8848  1.192   msaitoh 
   8849  1.192   msaitoh 	wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
   8850  1.192   msaitoh 
   8851  1.192   msaitoh 	delay(20);
   8852  1.192   msaitoh 
   8853  1.192   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   8854  1.192   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   8855  1.192   msaitoh 
   8856  1.192   msaitoh 	tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
   8857  1.192   msaitoh 	tmp |= CTRL_FRCSPD;
   8858  1.192   msaitoh 
   8859  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, tmp);
   8860  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
   8861  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   8862  1.192   msaitoh 	delay(20);
   8863  1.192   msaitoh 
   8864  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, ctrl);
   8865  1.192   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   8866  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   8867  1.192   msaitoh 	delay(20);
   8868  1.192   msaitoh }
   8869  1.199   msaitoh 
   8870  1.199   msaitoh static void
   8871  1.221   msaitoh wm_smbustopci(struct wm_softc *sc)
   8872  1.221   msaitoh {
   8873  1.221   msaitoh 	uint32_t fwsm;
   8874  1.221   msaitoh 
   8875  1.221   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   8876  1.221   msaitoh 	if (((fwsm & FWSM_FW_VALID) == 0)
   8877  1.221   msaitoh 	    && ((wm_check_reset_block(sc) == 0))) {
   8878  1.221   msaitoh 		sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
   8879  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
   8880  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8881  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   8882  1.221   msaitoh 		delay(10);
   8883  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
   8884  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8885  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   8886  1.221   msaitoh 		delay(50*1000);
   8887  1.221   msaitoh 
   8888  1.221   msaitoh 		/*
   8889  1.221   msaitoh 		 * Gate automatic PHY configuration by hardware on non-managed
   8890  1.221   msaitoh 		 * 82579
   8891  1.221   msaitoh 		 */
   8892  1.221   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   8893  1.221   msaitoh 			wm_gate_hw_phy_config_ich8lan(sc, 1);
   8894  1.221   msaitoh 	}
   8895  1.221   msaitoh }
   8896  1.221   msaitoh 
   8897  1.221   msaitoh static void
   8898  1.199   msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
   8899  1.199   msaitoh {
   8900  1.199   msaitoh 	uint32_t gcr;
   8901  1.199   msaitoh 	pcireg_t ctrl2;
   8902  1.199   msaitoh 
   8903  1.199   msaitoh 	gcr = CSR_READ(sc, WMREG_GCR);
   8904  1.199   msaitoh 
   8905  1.199   msaitoh 	/* Only take action if timeout value is defaulted to 0 */
   8906  1.199   msaitoh 	if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
   8907  1.199   msaitoh 		goto out;
   8908  1.199   msaitoh 
   8909  1.199   msaitoh 	if ((gcr & GCR_CAP_VER2) == 0) {
   8910  1.199   msaitoh 		gcr |= GCR_CMPL_TMOUT_10MS;
   8911  1.199   msaitoh 		goto out;
   8912  1.199   msaitoh 	}
   8913  1.199   msaitoh 
   8914  1.199   msaitoh 	ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   8915  1.248   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2);
   8916  1.248   msaitoh 	ctrl2 |= WM_PCIE_DCSR2_16MS;
   8917  1.199   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   8918  1.248   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
   8919  1.199   msaitoh 
   8920  1.199   msaitoh out:
   8921  1.199   msaitoh 	/* Disable completion timeout resend */
   8922  1.199   msaitoh 	gcr &= ~GCR_CMPL_TMOUT_RESEND;
   8923  1.199   msaitoh 
   8924  1.199   msaitoh 	CSR_WRITE(sc, WMREG_GCR, gcr);
   8925  1.199   msaitoh }
   8926  1.199   msaitoh 
   8927  1.199   msaitoh /* special case - for 82575 - need to do manual init ... */
   8928  1.199   msaitoh static void
   8929  1.199   msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
   8930  1.199   msaitoh {
   8931  1.199   msaitoh 	/*
   8932  1.199   msaitoh 	 * remark: this is untested code - we have no board without EEPROM
   8933  1.199   msaitoh 	 *  same setup as mentioned int the freeBSD driver for the i82575
   8934  1.199   msaitoh 	 */
   8935  1.199   msaitoh 
   8936  1.199   msaitoh 	/* SerDes configuration via SERDESCTRL */
   8937  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
   8938  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
   8939  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
   8940  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
   8941  1.199   msaitoh 
   8942  1.199   msaitoh 	/* CCM configuration via CCMCTL register */
   8943  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
   8944  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
   8945  1.199   msaitoh 
   8946  1.199   msaitoh 	/* PCIe lanes configuration */
   8947  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
   8948  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
   8949  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
   8950  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
   8951  1.199   msaitoh 
   8952  1.199   msaitoh 	/* PCIe PLL Configuration */
   8953  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
   8954  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
   8955  1.199   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
   8956  1.199   msaitoh }
   8957  1.203   msaitoh 
   8958  1.203   msaitoh static void
   8959  1.203   msaitoh wm_init_manageability(struct wm_softc *sc)
   8960  1.203   msaitoh {
   8961  1.203   msaitoh 
   8962  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   8963  1.203   msaitoh 		uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
   8964  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   8965  1.203   msaitoh 
   8966  1.203   msaitoh 		/* disabl hardware interception of ARP */
   8967  1.203   msaitoh 		manc &= ~MANC_ARP_EN;
   8968  1.203   msaitoh 
   8969  1.203   msaitoh 		/* enable receiving management packets to the host */
   8970  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   8971  1.203   msaitoh 			manc |= MANC_EN_MNG2HOST;
   8972  1.203   msaitoh 			manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
   8973  1.203   msaitoh 			CSR_WRITE(sc, WMREG_MANC2H, manc2h);
   8974  1.246  christos 
   8975  1.203   msaitoh 		}
   8976  1.203   msaitoh 
   8977  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   8978  1.203   msaitoh 	}
   8979  1.203   msaitoh }
   8980  1.203   msaitoh 
   8981  1.203   msaitoh static void
   8982  1.203   msaitoh wm_release_manageability(struct wm_softc *sc)
   8983  1.203   msaitoh {
   8984  1.203   msaitoh 
   8985  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   8986  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   8987  1.203   msaitoh 
   8988  1.260   msaitoh 		manc |= MANC_ARP_EN;
   8989  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571)
   8990  1.203   msaitoh 			manc &= ~MANC_EN_MNG2HOST;
   8991  1.203   msaitoh 
   8992  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   8993  1.203   msaitoh 	}
   8994  1.203   msaitoh }
   8995  1.203   msaitoh 
   8996  1.203   msaitoh static void
   8997  1.203   msaitoh wm_get_wakeup(struct wm_softc *sc)
   8998  1.203   msaitoh {
   8999  1.203   msaitoh 
   9000  1.203   msaitoh 	/* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
   9001  1.203   msaitoh 	switch (sc->sc_type) {
   9002  1.203   msaitoh 	case WM_T_82573:
   9003  1.203   msaitoh 	case WM_T_82583:
   9004  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   9005  1.203   msaitoh 		/* FALLTHROUGH */
   9006  1.246  christos 	case WM_T_80003:
   9007  1.203   msaitoh 	case WM_T_82541:
   9008  1.203   msaitoh 	case WM_T_82547:
   9009  1.203   msaitoh 	case WM_T_82571:
   9010  1.203   msaitoh 	case WM_T_82572:
   9011  1.203   msaitoh 	case WM_T_82574:
   9012  1.203   msaitoh 	case WM_T_82575:
   9013  1.203   msaitoh 	case WM_T_82576:
   9014  1.208   msaitoh 	case WM_T_82580:
   9015  1.208   msaitoh 	case WM_T_82580ER:
   9016  1.228   msaitoh 	case WM_T_I350:
   9017  1.265   msaitoh 	case WM_T_I354:
   9018  1.203   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
   9019  1.203   msaitoh 			sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
   9020  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   9021  1.203   msaitoh 		break;
   9022  1.203   msaitoh 	case WM_T_ICH8:
   9023  1.203   msaitoh 	case WM_T_ICH9:
   9024  1.203   msaitoh 	case WM_T_ICH10:
   9025  1.203   msaitoh 	case WM_T_PCH:
   9026  1.221   msaitoh 	case WM_T_PCH2:
   9027  1.249   msaitoh 	case WM_T_PCH_LPT:
   9028  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   9029  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   9030  1.203   msaitoh 		break;
   9031  1.203   msaitoh 	default:
   9032  1.203   msaitoh 		break;
   9033  1.203   msaitoh 	}
   9034  1.203   msaitoh 
   9035  1.203   msaitoh 	/* 1: HAS_MANAGE */
   9036  1.203   msaitoh 	if (wm_enable_mng_pass_thru(sc) != 0)
   9037  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_MANAGE;
   9038  1.203   msaitoh 
   9039  1.203   msaitoh #ifdef WM_DEBUG
   9040  1.203   msaitoh 	printf("\n");
   9041  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
   9042  1.203   msaitoh 		printf("HAS_AMT,");
   9043  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
   9044  1.203   msaitoh 		printf("ARC_SUBSYS_VALID,");
   9045  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
   9046  1.203   msaitoh 		printf("ASF_FIRMWARE_PRES,");
   9047  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
   9048  1.203   msaitoh 		printf("HAS_MANAGE,");
   9049  1.203   msaitoh 	printf("\n");
   9050  1.203   msaitoh #endif
   9051  1.203   msaitoh 	/*
   9052  1.203   msaitoh 	 * Note that the WOL flags is set after the resetting of the eeprom
   9053  1.203   msaitoh 	 * stuff
   9054  1.203   msaitoh 	 */
   9055  1.203   msaitoh }
   9056  1.203   msaitoh 
   9057  1.203   msaitoh #ifdef WM_WOL
   9058  1.203   msaitoh /* WOL in the newer chipset interfaces (pchlan) */
   9059  1.203   msaitoh static void
   9060  1.203   msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
   9061  1.203   msaitoh {
   9062  1.203   msaitoh #if 0
   9063  1.203   msaitoh 	uint16_t preg;
   9064  1.203   msaitoh 
   9065  1.203   msaitoh 	/* Copy MAC RARs to PHY RARs */
   9066  1.203   msaitoh 
   9067  1.203   msaitoh 	/* Copy MAC MTA to PHY MTA */
   9068  1.203   msaitoh 
   9069  1.203   msaitoh 	/* Configure PHY Rx Control register */
   9070  1.203   msaitoh 
   9071  1.203   msaitoh 	/* Enable PHY wakeup in MAC register */
   9072  1.203   msaitoh 
   9073  1.203   msaitoh 	/* Configure and enable PHY wakeup in PHY registers */
   9074  1.203   msaitoh 
   9075  1.203   msaitoh 	/* Activate PHY wakeup */
   9076  1.203   msaitoh 
   9077  1.203   msaitoh 	/* XXX */
   9078  1.203   msaitoh #endif
   9079  1.203   msaitoh }
   9080  1.203   msaitoh 
   9081  1.203   msaitoh static void
   9082  1.203   msaitoh wm_enable_wakeup(struct wm_softc *sc)
   9083  1.203   msaitoh {
   9084  1.203   msaitoh 	uint32_t reg, pmreg;
   9085  1.203   msaitoh 	pcireg_t pmode;
   9086  1.203   msaitoh 
   9087  1.203   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   9088  1.203   msaitoh 		&pmreg, NULL) == 0)
   9089  1.203   msaitoh 		return;
   9090  1.203   msaitoh 
   9091  1.203   msaitoh 	/* Advertise the wakeup capability */
   9092  1.203   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
   9093  1.203   msaitoh 	    | CTRL_SWDPIN(3));
   9094  1.203   msaitoh 	CSR_WRITE(sc, WMREG_WUC, WUC_APME);
   9095  1.203   msaitoh 
   9096  1.203   msaitoh 	/* ICH workaround */
   9097  1.203   msaitoh 	switch (sc->sc_type) {
   9098  1.203   msaitoh 	case WM_T_ICH8:
   9099  1.203   msaitoh 	case WM_T_ICH9:
   9100  1.203   msaitoh 	case WM_T_ICH10:
   9101  1.203   msaitoh 	case WM_T_PCH:
   9102  1.221   msaitoh 	case WM_T_PCH2:
   9103  1.249   msaitoh 	case WM_T_PCH_LPT:
   9104  1.203   msaitoh 		/* Disable gig during WOL */
   9105  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   9106  1.203   msaitoh 		reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
   9107  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   9108  1.203   msaitoh 		if (sc->sc_type == WM_T_PCH)
   9109  1.203   msaitoh 			wm_gmii_reset(sc);
   9110  1.203   msaitoh 
   9111  1.203   msaitoh 		/* Power down workaround */
   9112  1.203   msaitoh 		if (sc->sc_phytype == WMPHY_82577) {
   9113  1.203   msaitoh 			struct mii_softc *child;
   9114  1.203   msaitoh 
   9115  1.203   msaitoh 			/* Assume that the PHY is copper */
   9116  1.203   msaitoh 			child = LIST_FIRST(&sc->sc_mii.mii_phys);
   9117  1.203   msaitoh 			if (child->mii_mpd_rev <= 2)
   9118  1.203   msaitoh 				sc->sc_mii.mii_writereg(sc->sc_dev, 1,
   9119  1.203   msaitoh 				    (768 << 5) | 25, 0x0444); /* magic num */
   9120  1.203   msaitoh 		}
   9121  1.203   msaitoh 		break;
   9122  1.203   msaitoh 	default:
   9123  1.203   msaitoh 		break;
   9124  1.203   msaitoh 	}
   9125  1.203   msaitoh 
   9126  1.203   msaitoh 	/* Keep the laser running on fiber adapters */
   9127  1.203   msaitoh 	if (((sc->sc_wmp->wmp_flags & WMP_F_1000X) != 0)
   9128  1.203   msaitoh 	    || (sc->sc_wmp->wmp_flags & WMP_F_SERDES) != 0) {
   9129  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   9130  1.203   msaitoh 		reg |= CTRL_EXT_SWDPIN(3);
   9131  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   9132  1.203   msaitoh 	}
   9133  1.203   msaitoh 
   9134  1.203   msaitoh 	reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
   9135  1.203   msaitoh #if 0	/* for the multicast packet */
   9136  1.203   msaitoh 	reg |= WUFC_MC;
   9137  1.203   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
   9138  1.203   msaitoh #endif
   9139  1.203   msaitoh 
   9140  1.203   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   9141  1.203   msaitoh 		wm_enable_phy_wakeup(sc);
   9142  1.203   msaitoh 	} else {
   9143  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
   9144  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUFC, reg);
   9145  1.203   msaitoh 	}
   9146  1.203   msaitoh 
   9147  1.203   msaitoh 	if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   9148  1.221   msaitoh 		|| (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   9149  1.221   msaitoh 		|| (sc->sc_type == WM_T_PCH2))
   9150  1.203   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3))
   9151  1.203   msaitoh 			wm_igp3_phy_powerdown_workaround_ich8lan(sc);
   9152  1.203   msaitoh 
   9153  1.203   msaitoh 	/* Request PME */
   9154  1.203   msaitoh 	pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
   9155  1.203   msaitoh #if 0
   9156  1.203   msaitoh 	/* Disable WOL */
   9157  1.203   msaitoh 	pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
   9158  1.203   msaitoh #else
   9159  1.203   msaitoh 	/* For WOL */
   9160  1.203   msaitoh 	pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
   9161  1.203   msaitoh #endif
   9162  1.203   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
   9163  1.203   msaitoh }
   9164  1.203   msaitoh #endif /* WM_WOL */
   9165  1.203   msaitoh 
   9166  1.203   msaitoh static bool
   9167  1.203   msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
   9168  1.203   msaitoh {
   9169  1.203   msaitoh 	struct wm_softc *sc = device_private(self);
   9170  1.203   msaitoh 
   9171  1.203   msaitoh 	wm_release_manageability(sc);
   9172  1.203   msaitoh 	wm_release_hw_control(sc);
   9173  1.203   msaitoh #ifdef WM_WOL
   9174  1.203   msaitoh 	wm_enable_wakeup(sc);
   9175  1.203   msaitoh #endif
   9176  1.203   msaitoh 
   9177  1.203   msaitoh 	return true;
   9178  1.203   msaitoh }
   9179  1.203   msaitoh 
   9180  1.203   msaitoh static bool
   9181  1.203   msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
   9182  1.203   msaitoh {
   9183  1.203   msaitoh 	struct wm_softc *sc = device_private(self);
   9184  1.203   msaitoh 
   9185  1.203   msaitoh 	wm_init_manageability(sc);
   9186  1.203   msaitoh 
   9187  1.203   msaitoh 	return true;
   9188  1.203   msaitoh }
   9189  1.228   msaitoh 
   9190  1.228   msaitoh static void
   9191  1.228   msaitoh wm_set_eee_i350(struct wm_softc * sc)
   9192  1.228   msaitoh {
   9193  1.228   msaitoh 	uint32_t ipcnfg, eeer;
   9194  1.228   msaitoh 
   9195  1.228   msaitoh 	ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
   9196  1.228   msaitoh 	eeer = CSR_READ(sc, WMREG_EEER);
   9197  1.228   msaitoh 
   9198  1.228   msaitoh 	if ((sc->sc_flags & WM_F_EEE) != 0) {
   9199  1.228   msaitoh 		ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   9200  1.228   msaitoh 		eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
   9201  1.228   msaitoh 		    | EEER_LPI_FC);
   9202  1.228   msaitoh 	} else {
   9203  1.228   msaitoh 		ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   9204  1.228   msaitoh 		eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
   9205  1.228   msaitoh 		    | EEER_LPI_FC);
   9206  1.228   msaitoh 	}
   9207  1.228   msaitoh 
   9208  1.228   msaitoh 	CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
   9209  1.228   msaitoh 	CSR_WRITE(sc, WMREG_EEER, eeer);
   9210  1.228   msaitoh 	CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
   9211  1.228   msaitoh 	CSR_READ(sc, WMREG_EEER); /* XXX flush? */
   9212  1.228   msaitoh }
   9213