if_wm.c revision 1.309 1 1.309 ozaki /* $NetBSD: if_wm.c,v 1.309 2015/01/16 10:36:14 ozaki-r Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.246 christos Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.246 christos
43 1.246 christos Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.246 christos
46 1.246 christos 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.246 christos
49 1.246 christos 2. Redistributions in binary form must reproduce the above copyright
50 1.246 christos notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.246 christos
53 1.246 christos 3. Neither the name of the Intel Corporation nor the names of its
54 1.246 christos contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.246 christos
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.246 christos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.246 christos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.246 christos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.246 christos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.246 christos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.246 christos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.246 christos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.246 christos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.288 msaitoh * - Check XXX'ed comments
76 1.286 msaitoh * - EEE (Energy Efficiency Ethernet)
77 1.286 msaitoh * - MSI/MSI-X
78 1.286 msaitoh * - Virtual Function
79 1.286 msaitoh * - Set LED correctly (based on contents in EEPROM)
80 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
81 1.1 thorpej */
82 1.38 lukem
83 1.38 lukem #include <sys/cdefs.h>
84 1.309 ozaki __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.309 2015/01/16 10:36:14 ozaki-r Exp $");
85 1.309 ozaki
86 1.309 ozaki #ifdef _KERNEL_OPT
87 1.309 ozaki #include "opt_net_mpsafe.h"
88 1.309 ozaki #endif
89 1.1 thorpej
90 1.1 thorpej #include <sys/param.h>
91 1.1 thorpej #include <sys/systm.h>
92 1.96 perry #include <sys/callout.h>
93 1.1 thorpej #include <sys/mbuf.h>
94 1.1 thorpej #include <sys/malloc.h>
95 1.1 thorpej #include <sys/kernel.h>
96 1.1 thorpej #include <sys/socket.h>
97 1.1 thorpej #include <sys/ioctl.h>
98 1.1 thorpej #include <sys/errno.h>
99 1.1 thorpej #include <sys/device.h>
100 1.1 thorpej #include <sys/queue.h>
101 1.84 thorpej #include <sys/syslog.h>
102 1.1 thorpej
103 1.21 itojun #include <sys/rnd.h>
104 1.21 itojun
105 1.1 thorpej #include <net/if.h>
106 1.96 perry #include <net/if_dl.h>
107 1.1 thorpej #include <net/if_media.h>
108 1.1 thorpej #include <net/if_ether.h>
109 1.1 thorpej
110 1.1 thorpej #include <net/bpf.h>
111 1.1 thorpej
112 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
113 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
114 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
115 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
116 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
117 1.1 thorpej
118 1.147 ad #include <sys/bus.h>
119 1.147 ad #include <sys/intr.h>
120 1.1 thorpej #include <machine/endian.h>
121 1.1 thorpej
122 1.1 thorpej #include <dev/mii/mii.h>
123 1.1 thorpej #include <dev/mii/miivar.h>
124 1.202 msaitoh #include <dev/mii/miidevs.h>
125 1.1 thorpej #include <dev/mii/mii_bitbang.h>
126 1.127 bouyer #include <dev/mii/ikphyreg.h>
127 1.191 msaitoh #include <dev/mii/igphyreg.h>
128 1.202 msaitoh #include <dev/mii/igphyvar.h>
129 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
130 1.1 thorpej
131 1.1 thorpej #include <dev/pci/pcireg.h>
132 1.1 thorpej #include <dev/pci/pcivar.h>
133 1.1 thorpej #include <dev/pci/pcidevs.h>
134 1.1 thorpej
135 1.1 thorpej #include <dev/pci/if_wmreg.h>
136 1.182 msaitoh #include <dev/pci/if_wmvar.h>
137 1.1 thorpej
138 1.1 thorpej #ifdef WM_DEBUG
139 1.1 thorpej #define WM_DEBUG_LINK 0x01
140 1.1 thorpej #define WM_DEBUG_TX 0x02
141 1.1 thorpej #define WM_DEBUG_RX 0x04
142 1.1 thorpej #define WM_DEBUG_GMII 0x08
143 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
144 1.240 msaitoh #define WM_DEBUG_NVM 0x20
145 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
146 1.240 msaitoh | WM_DEBUG_MANAGE | WM_DEBUG_NVM;
147 1.1 thorpej
148 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
149 1.1 thorpej #else
150 1.1 thorpej #define DPRINTF(x, y) /* nothing */
151 1.1 thorpej #endif /* WM_DEBUG */
152 1.1 thorpej
153 1.272 ozaki #ifdef NET_MPSAFE
154 1.272 ozaki #define WM_MPSAFE 1
155 1.272 ozaki #endif
156 1.272 ozaki
157 1.1 thorpej /*
158 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
159 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
160 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
161 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
162 1.75 thorpej * of them at a time.
163 1.75 thorpej *
164 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
165 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
166 1.75 thorpej * situations with jumbo frames.
167 1.1 thorpej */
168 1.75 thorpej #define WM_NTXSEGS 256
169 1.2 thorpej #define WM_IFQUEUELEN 256
170 1.74 tron #define WM_TXQUEUELEN_MAX 64
171 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
172 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
173 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
174 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
175 1.75 thorpej #define WM_NTXDESC_82542 256
176 1.75 thorpej #define WM_NTXDESC_82544 4096
177 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
178 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
179 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
180 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
181 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
182 1.1 thorpej
183 1.269 tls #define WM_MAXTXDMA (2 * round_page(IP_MAXPACKET)) /* for TSO */
184 1.82 thorpej
185 1.1 thorpej /*
186 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
187 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
188 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
189 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
190 1.1 thorpej */
191 1.10 thorpej #define WM_NRXDESC 256
192 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
193 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
194 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
195 1.1 thorpej
196 1.1 thorpej /*
197 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
198 1.105 skrll * a single clump that maps to a single DMA segment to make several things
199 1.1 thorpej * easier.
200 1.1 thorpej */
201 1.75 thorpej struct wm_control_data_82544 {
202 1.1 thorpej /*
203 1.75 thorpej * The receive descriptors.
204 1.1 thorpej */
205 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
206 1.1 thorpej
207 1.1 thorpej /*
208 1.75 thorpej * The transmit descriptors. Put these at the end, because
209 1.75 thorpej * we might use a smaller number of them.
210 1.1 thorpej */
211 1.232 bouyer union {
212 1.232 bouyer wiseman_txdesc_t wcdu_txdescs[WM_NTXDESC_82544];
213 1.232 bouyer nq_txdesc_t wcdu_nq_txdescs[WM_NTXDESC_82544];
214 1.232 bouyer } wdc_u;
215 1.75 thorpej };
216 1.75 thorpej
217 1.75 thorpej struct wm_control_data_82542 {
218 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
219 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
220 1.1 thorpej };
221 1.1 thorpej
222 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
223 1.232 bouyer #define WM_CDTXOFF(x) WM_CDOFF(wdc_u.wcdu_txdescs[(x)])
224 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
225 1.1 thorpej
226 1.1 thorpej /*
227 1.1 thorpej * Software state for transmit jobs.
228 1.1 thorpej */
229 1.1 thorpej struct wm_txsoft {
230 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
231 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
232 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
233 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
234 1.4 thorpej int txs_ndesc; /* # of descriptors used */
235 1.1 thorpej };
236 1.1 thorpej
237 1.1 thorpej /*
238 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
239 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
240 1.1 thorpej * more than one buffer, we chain them together.
241 1.1 thorpej */
242 1.1 thorpej struct wm_rxsoft {
243 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
244 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
245 1.1 thorpej };
246 1.1 thorpej
247 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
248 1.173 msaitoh
249 1.199 msaitoh static uint16_t swfwphysem[] = {
250 1.199 msaitoh SWFW_PHY0_SM,
251 1.199 msaitoh SWFW_PHY1_SM,
252 1.199 msaitoh SWFW_PHY2_SM,
253 1.199 msaitoh SWFW_PHY3_SM
254 1.199 msaitoh };
255 1.199 msaitoh
256 1.1 thorpej /*
257 1.1 thorpej * Software state per device.
258 1.1 thorpej */
259 1.1 thorpej struct wm_softc {
260 1.160 christos device_t sc_dev; /* generic device information */
261 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
262 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
263 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
264 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
265 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
266 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
267 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
268 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
269 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
270 1.199 msaitoh
271 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
272 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
273 1.199 msaitoh
274 1.123 jmcneill pci_chipset_tag_t sc_pc;
275 1.123 jmcneill pcitag_t sc_pcitag;
276 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
277 1.281 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability reg offset */
278 1.1 thorpej
279 1.304 msaitoh uint16_t sc_pcidevid; /* PCI device ID */
280 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
281 1.192 msaitoh int sc_rev; /* MAC revision */
282 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
283 1.292 msaitoh uint32_t sc_mediatype; /* Media type (Copper, Fiber, SERDES)*/
284 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
285 1.1 thorpej int sc_flags; /* flags; see below */
286 1.179 msaitoh int sc_if_flags; /* last if_flags */
287 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
288 1.199 msaitoh int sc_align_tweak;
289 1.1 thorpej
290 1.1 thorpej void *sc_ih; /* interrupt cookie */
291 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
292 1.272 ozaki bool sc_stopping;
293 1.1 thorpej
294 1.294 msaitoh int sc_nvm_addrbits; /* NVM address bits */
295 1.294 msaitoh unsigned int sc_nvm_wordsize; /* NVM word size */
296 1.199 msaitoh int sc_ich8_flash_base;
297 1.199 msaitoh int sc_ich8_flash_bank_size;
298 1.199 msaitoh int sc_nvm_k1_enabled;
299 1.42 thorpej
300 1.281 msaitoh /* Software state for the transmit and receive descriptors. */
301 1.203 msaitoh int sc_txnum; /* must be a power of two */
302 1.203 msaitoh struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
303 1.203 msaitoh struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
304 1.1 thorpej
305 1.281 msaitoh /* Control data structures. */
306 1.201 msaitoh int sc_ntxdesc; /* must be a power of two */
307 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
308 1.201 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
309 1.201 msaitoh bus_dma_segment_t sc_cd_seg; /* control data segment */
310 1.201 msaitoh int sc_cd_rseg; /* real number of control segment */
311 1.201 msaitoh size_t sc_cd_size; /* control data size */
312 1.201 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
313 1.232 bouyer #define sc_txdescs sc_control_data->wdc_u.wcdu_txdescs
314 1.232 bouyer #define sc_nq_txdescs sc_control_data->wdc_u.wcdu_nq_txdescs
315 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
316 1.1 thorpej
317 1.1 thorpej #ifdef WM_EVENT_COUNTERS
318 1.1 thorpej /* Event counters. */
319 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
320 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
321 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
322 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
323 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
324 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
325 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
326 1.1 thorpej
327 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
328 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
329 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
330 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
331 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
332 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
333 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
334 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
335 1.1 thorpej
336 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
337 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
338 1.1 thorpej
339 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
340 1.71 thorpej
341 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
342 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
343 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
344 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
345 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
346 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
347 1.1 thorpej
348 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
349 1.1 thorpej
350 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
351 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
352 1.1 thorpej
353 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
354 1.1 thorpej int sc_txsnext; /* next free Tx job */
355 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
356 1.1 thorpej
357 1.78 thorpej /* These 5 variables are used only on the 82547. */
358 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
359 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
360 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
361 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
362 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
363 1.78 thorpej
364 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
365 1.1 thorpej
366 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
367 1.1 thorpej int sc_rxdiscard;
368 1.1 thorpej int sc_rxlen;
369 1.1 thorpej struct mbuf *sc_rxhead;
370 1.1 thorpej struct mbuf *sc_rxtail;
371 1.1 thorpej struct mbuf **sc_rxtailp;
372 1.1 thorpej
373 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
374 1.1 thorpej #if 0
375 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
376 1.1 thorpej #endif
377 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
378 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
379 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
380 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
381 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
382 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
383 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
384 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
385 1.1 thorpej
386 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
387 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
388 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
389 1.1 thorpej
390 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
391 1.21 itojun
392 1.224 tls krndsource_t rnd_source; /* random source */
393 1.272 ozaki
394 1.283 ozaki kmutex_t *sc_tx_lock; /* lock for tx operations */
395 1.283 ozaki kmutex_t *sc_rx_lock; /* lock for rx operations */
396 1.1 thorpej };
397 1.1 thorpej
398 1.283 ozaki #define WM_TX_LOCK(_sc) if ((_sc)->sc_tx_lock) mutex_enter((_sc)->sc_tx_lock)
399 1.283 ozaki #define WM_TX_UNLOCK(_sc) if ((_sc)->sc_tx_lock) mutex_exit((_sc)->sc_tx_lock)
400 1.283 ozaki #define WM_TX_LOCKED(_sc) (!(_sc)->sc_tx_lock || mutex_owned((_sc)->sc_tx_lock))
401 1.283 ozaki #define WM_RX_LOCK(_sc) if ((_sc)->sc_rx_lock) mutex_enter((_sc)->sc_rx_lock)
402 1.283 ozaki #define WM_RX_UNLOCK(_sc) if ((_sc)->sc_rx_lock) mutex_exit((_sc)->sc_rx_lock)
403 1.283 ozaki #define WM_RX_LOCKED(_sc) (!(_sc)->sc_rx_lock || mutex_owned((_sc)->sc_rx_lock))
404 1.283 ozaki #define WM_BOTH_LOCK(_sc) do {WM_TX_LOCK(_sc); WM_RX_LOCK(_sc);} while (0)
405 1.283 ozaki #define WM_BOTH_UNLOCK(_sc) do {WM_RX_UNLOCK(_sc); WM_TX_UNLOCK(_sc);} while (0)
406 1.283 ozaki #define WM_BOTH_LOCKED(_sc) (WM_TX_LOCKED(_sc) && WM_RX_LOCKED(_sc))
407 1.272 ozaki
408 1.272 ozaki #ifdef WM_MPSAFE
409 1.272 ozaki #define CALLOUT_FLAGS CALLOUT_MPSAFE
410 1.272 ozaki #else
411 1.272 ozaki #define CALLOUT_FLAGS 0
412 1.272 ozaki #endif
413 1.272 ozaki
414 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
415 1.1 thorpej do { \
416 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
417 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
418 1.1 thorpej (sc)->sc_rxlen = 0; \
419 1.1 thorpej } while (/*CONSTCOND*/0)
420 1.1 thorpej
421 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
422 1.1 thorpej do { \
423 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
424 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
425 1.1 thorpej } while (/*CONSTCOND*/0)
426 1.1 thorpej
427 1.1 thorpej #ifdef WM_EVENT_COUNTERS
428 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
429 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
430 1.1 thorpej #else
431 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
432 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
433 1.1 thorpej #endif
434 1.1 thorpej
435 1.1 thorpej #define CSR_READ(sc, reg) \
436 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
437 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
438 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
439 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
440 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
441 1.1 thorpej
442 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
443 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
444 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
445 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
446 1.139 bouyer
447 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
448 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
449 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
450 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
451 1.139 bouyer
452 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
453 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
454 1.1 thorpej
455 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
456 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
457 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
458 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
459 1.69 thorpej
460 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
461 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
462 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
463 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
464 1.69 thorpej
465 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
466 1.1 thorpej do { \
467 1.1 thorpej int __x, __n; \
468 1.1 thorpej \
469 1.1 thorpej __x = (x); \
470 1.1 thorpej __n = (n); \
471 1.1 thorpej \
472 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
473 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
474 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
475 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
476 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
477 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
478 1.1 thorpej __x = 0; \
479 1.1 thorpej } \
480 1.1 thorpej \
481 1.1 thorpej /* Now sync whatever is left. */ \
482 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
483 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
484 1.1 thorpej } while (/*CONSTCOND*/0)
485 1.1 thorpej
486 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
487 1.1 thorpej do { \
488 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
489 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
490 1.1 thorpej } while (/*CONSTCOND*/0)
491 1.1 thorpej
492 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
493 1.1 thorpej do { \
494 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
495 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
496 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
497 1.1 thorpej \
498 1.1 thorpej /* \
499 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
500 1.1 thorpej * so that the payload after the Ethernet header is aligned \
501 1.1 thorpej * to a 4-byte boundary. \
502 1.1 thorpej * \
503 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
504 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
505 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
506 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
507 1.41 tls * reason, we can't "scoot" packets longer than the standard \
508 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
509 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
510 1.41 tls * the upper layer copy the headers. \
511 1.1 thorpej */ \
512 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
513 1.1 thorpej \
514 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
515 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
516 1.1 thorpej __rxd->wrx_len = 0; \
517 1.1 thorpej __rxd->wrx_cksum = 0; \
518 1.1 thorpej __rxd->wrx_status = 0; \
519 1.1 thorpej __rxd->wrx_errors = 0; \
520 1.1 thorpej __rxd->wrx_special = 0; \
521 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
522 1.1 thorpej \
523 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
524 1.1 thorpej } while (/*CONSTCOND*/0)
525 1.1 thorpej
526 1.280 msaitoh /*
527 1.280 msaitoh * Register read/write functions.
528 1.280 msaitoh * Other than CSR_{READ|WRITE}().
529 1.280 msaitoh */
530 1.280 msaitoh #if 0
531 1.280 msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
532 1.280 msaitoh #endif
533 1.280 msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
534 1.280 msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
535 1.280 msaitoh uint32_t, uint32_t);
536 1.280 msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
537 1.280 msaitoh
538 1.280 msaitoh /*
539 1.280 msaitoh * Device driver interface functions and commonly used functions.
540 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
541 1.280 msaitoh */
542 1.280 msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
543 1.280 msaitoh static int wm_match(device_t, cfdata_t, void *);
544 1.280 msaitoh static void wm_attach(device_t, device_t, void *);
545 1.280 msaitoh static int wm_detach(device_t, int);
546 1.280 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
547 1.280 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
548 1.47 thorpej static void wm_watchdog(struct ifnet *);
549 1.280 msaitoh static void wm_tick(void *);
550 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
551 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
552 1.280 msaitoh /* MAC address related */
553 1.306 msaitoh static uint16_t wm_check_alt_mac_addr(struct wm_softc *);
554 1.280 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
555 1.280 msaitoh static void wm_set_ral(struct wm_softc *, const uint8_t *, int);
556 1.280 msaitoh static uint32_t wm_mchash(struct wm_softc *, const uint8_t *);
557 1.280 msaitoh static void wm_set_filter(struct wm_softc *);
558 1.280 msaitoh /* Reset and init related */
559 1.280 msaitoh static void wm_set_vlan(struct wm_softc *);
560 1.280 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
561 1.280 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
562 1.280 msaitoh static void wm_lan_init_done(struct wm_softc *);
563 1.280 msaitoh static void wm_get_cfg_done(struct wm_softc *);
564 1.280 msaitoh static void wm_reset(struct wm_softc *);
565 1.280 msaitoh static int wm_add_rxbuf(struct wm_softc *, int);
566 1.280 msaitoh static void wm_rxdrain(struct wm_softc *);
567 1.47 thorpej static int wm_init(struct ifnet *);
568 1.272 ozaki static int wm_init_locked(struct ifnet *);
569 1.47 thorpej static void wm_stop(struct ifnet *, int);
570 1.272 ozaki static void wm_stop_locked(struct ifnet *, int);
571 1.280 msaitoh static int wm_tx_offload(struct wm_softc *, struct wm_txsoft *,
572 1.280 msaitoh uint32_t *, uint8_t *);
573 1.280 msaitoh static void wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
574 1.280 msaitoh static void wm_82547_txfifo_stall(void *);
575 1.280 msaitoh static int wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
576 1.280 msaitoh /* Start */
577 1.280 msaitoh static void wm_start(struct ifnet *);
578 1.280 msaitoh static void wm_start_locked(struct ifnet *);
579 1.280 msaitoh static int wm_nq_tx_offload(struct wm_softc *, struct wm_txsoft *,
580 1.280 msaitoh uint32_t *, uint32_t *, bool *);
581 1.280 msaitoh static void wm_nq_start(struct ifnet *);
582 1.280 msaitoh static void wm_nq_start_locked(struct ifnet *);
583 1.280 msaitoh /* Interrupt */
584 1.47 thorpej static void wm_txintr(struct wm_softc *);
585 1.47 thorpej static void wm_rxintr(struct wm_softc *);
586 1.280 msaitoh static void wm_linkintr_gmii(struct wm_softc *, uint32_t);
587 1.280 msaitoh static void wm_linkintr_tbi(struct wm_softc *, uint32_t);
588 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
589 1.280 msaitoh static int wm_intr(void *);
590 1.1 thorpej
591 1.280 msaitoh /*
592 1.280 msaitoh * Media related.
593 1.292 msaitoh * GMII, SGMII, TBI, SERDES and SFP.
594 1.280 msaitoh */
595 1.280 msaitoh /* GMII related */
596 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
597 1.280 msaitoh static int wm_get_phy_id_82575(struct wm_softc *);
598 1.280 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
599 1.280 msaitoh static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
600 1.280 msaitoh static int wm_gmii_mediachange(struct ifnet *);
601 1.280 msaitoh static void wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
602 1.280 msaitoh static uint32_t wm_i82543_mii_recvbits(struct wm_softc *);
603 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
604 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
605 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
606 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
607 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
608 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
609 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
610 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
611 1.280 msaitoh static void wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
612 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
613 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
614 1.243 msaitoh static int wm_gmii_82580_readreg(device_t, int, int);
615 1.243 msaitoh static void wm_gmii_82580_writereg(device_t, int, int, int);
616 1.280 msaitoh static void wm_gmii_statchg(struct ifnet *);
617 1.280 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
618 1.280 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
619 1.280 msaitoh /* SGMII */
620 1.265 msaitoh static bool wm_sgmii_uses_mdio(struct wm_softc *);
621 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
622 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
623 1.280 msaitoh /* TBI related */
624 1.280 msaitoh static int wm_check_for_link(struct wm_softc *);
625 1.280 msaitoh static void wm_tbi_mediainit(struct wm_softc *);
626 1.280 msaitoh static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
627 1.280 msaitoh static int wm_tbi_mediachange(struct ifnet *);
628 1.280 msaitoh static void wm_tbi_set_linkled(struct wm_softc *);
629 1.280 msaitoh static void wm_tbi_check_link(struct wm_softc *);
630 1.292 msaitoh /* SFP related */
631 1.295 msaitoh static int wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
632 1.295 msaitoh static uint32_t wm_sfp_get_media_type(struct wm_softc *);
633 1.167 msaitoh
634 1.280 msaitoh /*
635 1.280 msaitoh * NVM related.
636 1.280 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
637 1.280 msaitoh */
638 1.294 msaitoh /* Misc functions */
639 1.280 msaitoh static void wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
640 1.280 msaitoh static void wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
641 1.294 msaitoh static int wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
642 1.280 msaitoh /* Microwire */
643 1.280 msaitoh static int wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
644 1.280 msaitoh /* SPI */
645 1.280 msaitoh static int wm_nvm_ready_spi(struct wm_softc *);
646 1.280 msaitoh static int wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
647 1.280 msaitoh /* Using with EERD */
648 1.280 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
649 1.280 msaitoh static int wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
650 1.280 msaitoh /* Flash */
651 1.280 msaitoh static int wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
652 1.280 msaitoh unsigned int *);
653 1.280 msaitoh static int32_t wm_ich8_cycle_init(struct wm_softc *);
654 1.280 msaitoh static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
655 1.280 msaitoh static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
656 1.280 msaitoh uint16_t *);
657 1.280 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
658 1.280 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
659 1.280 msaitoh static int wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
660 1.280 msaitoh /* Lock, detecting NVM type, validate checksum and read */
661 1.280 msaitoh static int wm_nvm_acquire(struct wm_softc *);
662 1.280 msaitoh static void wm_nvm_release(struct wm_softc *);
663 1.280 msaitoh static int wm_nvm_is_onboard_eeprom(struct wm_softc *);
664 1.280 msaitoh static int wm_nvm_validate_checksum(struct wm_softc *);
665 1.280 msaitoh static int wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
666 1.1 thorpej
667 1.280 msaitoh /*
668 1.280 msaitoh * Hardware semaphores.
669 1.280 msaitoh * Very complexed...
670 1.280 msaitoh */
671 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
672 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
673 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
674 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
675 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
676 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
677 1.259 msaitoh static int wm_get_hw_semaphore_82573(struct wm_softc *);
678 1.259 msaitoh static void wm_put_hw_semaphore_82573(struct wm_softc *);
679 1.139 bouyer
680 1.280 msaitoh /*
681 1.280 msaitoh * Management mode and power management related subroutines.
682 1.280 msaitoh * BMC, AMT, suspend/resume and EEE.
683 1.280 msaitoh */
684 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
685 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
686 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
687 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
688 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
689 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
690 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
691 1.280 msaitoh static void wm_release_hw_control(struct wm_softc *);
692 1.280 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, int);
693 1.280 msaitoh static void wm_smbustopci(struct wm_softc *);
694 1.280 msaitoh static void wm_init_manageability(struct wm_softc *);
695 1.280 msaitoh static void wm_release_manageability(struct wm_softc *);
696 1.280 msaitoh static void wm_get_wakeup(struct wm_softc *);
697 1.203 msaitoh #ifdef WM_WOL
698 1.280 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
699 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
700 1.280 msaitoh static void wm_enable_wakeup(struct wm_softc *);
701 1.203 msaitoh #endif
702 1.280 msaitoh /* EEE */
703 1.280 msaitoh static void wm_set_eee_i350(struct wm_softc *);
704 1.280 msaitoh
705 1.280 msaitoh /*
706 1.280 msaitoh * Workarounds (mainly PHY related).
707 1.280 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
708 1.280 msaitoh */
709 1.280 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
710 1.280 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
711 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
712 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
713 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
714 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
715 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
716 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
717 1.1 thorpej
718 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
719 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
720 1.1 thorpej
721 1.1 thorpej /*
722 1.1 thorpej * Devices supported by this driver.
723 1.1 thorpej */
724 1.76 thorpej static const struct wm_product {
725 1.1 thorpej pci_vendor_id_t wmp_vendor;
726 1.1 thorpej pci_product_id_t wmp_product;
727 1.1 thorpej const char *wmp_name;
728 1.43 thorpej wm_chip_type wmp_type;
729 1.292 msaitoh uint32_t wmp_flags;
730 1.292 msaitoh #define WMP_F_UNKNOWN 0x00
731 1.291 msaitoh #define WMP_F_FIBER 0x01
732 1.291 msaitoh #define WMP_F_COPPER 0x02
733 1.292 msaitoh #define WMP_F_SERDES 0x03 /* Internal SERDES */
734 1.292 msaitoh #define WMP_MEDIATYPE(x) ((x) & 0x03)
735 1.1 thorpej } wm_products[] = {
736 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
737 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
738 1.291 msaitoh WM_T_82542_2_1, WMP_F_FIBER },
739 1.1 thorpej
740 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
741 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
742 1.291 msaitoh WM_T_82543, WMP_F_FIBER },
743 1.1 thorpej
744 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
745 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
746 1.291 msaitoh WM_T_82543, WMP_F_COPPER },
747 1.1 thorpej
748 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
749 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
750 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
751 1.1 thorpej
752 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
753 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
754 1.291 msaitoh WM_T_82544, WMP_F_FIBER },
755 1.1 thorpej
756 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
757 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
758 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
759 1.1 thorpej
760 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
761 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
762 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
763 1.1 thorpej
764 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
765 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
766 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
767 1.34 kent
768 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
769 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
770 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
771 1.55 thorpej
772 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
773 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
774 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
775 1.34 kent
776 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
777 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
778 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
779 1.33 kent
780 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
781 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
782 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
783 1.17 thorpej
784 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
785 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
786 1.291 msaitoh WM_T_82545, WMP_F_COPPER },
787 1.17 thorpej
788 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
789 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
790 1.291 msaitoh WM_T_82545_3, WMP_F_COPPER },
791 1.55 thorpej
792 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
793 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
794 1.291 msaitoh WM_T_82545_3, WMP_F_FIBER },
795 1.279 msaitoh
796 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
797 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
798 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
799 1.279 msaitoh
800 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
801 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
802 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
803 1.39 thorpej
804 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
805 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
806 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
807 1.17 thorpej
808 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
809 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
810 1.291 msaitoh WM_T_82545, WMP_F_FIBER },
811 1.17 thorpej
812 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
813 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
814 1.291 msaitoh WM_T_82546, WMP_F_FIBER },
815 1.17 thorpej
816 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
817 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
818 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
819 1.55 thorpej
820 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
821 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
822 1.291 msaitoh WM_T_82546_3, WMP_F_FIBER },
823 1.279 msaitoh
824 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
825 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
826 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
827 1.279 msaitoh
828 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
829 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
830 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
831 1.127 bouyer
832 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
833 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
834 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
835 1.127 bouyer
836 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
837 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
838 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
839 1.116 msaitoh
840 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
841 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
842 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
843 1.63 thorpej
844 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
845 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
846 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
847 1.116 msaitoh
848 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
849 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
850 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
851 1.57 thorpej
852 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
853 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
854 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
855 1.57 thorpej
856 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
857 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
858 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
859 1.57 thorpej
860 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
861 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
862 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
863 1.57 thorpej
864 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
865 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
866 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
867 1.101 tron
868 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
869 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
870 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
871 1.57 thorpej
872 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
873 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
874 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
875 1.116 msaitoh
876 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
877 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
878 1.291 msaitoh WM_T_82547_2, WMP_F_COPPER },
879 1.116 msaitoh
880 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
881 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
882 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
883 1.116 msaitoh
884 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
885 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
886 1.291 msaitoh WM_T_82571, WMP_F_FIBER },
887 1.279 msaitoh
888 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
889 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
890 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
891 1.279 msaitoh
892 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
893 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
894 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
895 1.127 bouyer
896 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
897 1.299 msaitoh "Intel PRO/1000 PT Quad Port Server Adapter",
898 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
899 1.299 msaitoh
900 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
901 1.299 msaitoh "Intel Gigabit PT Quad Port Server ExpressModule",
902 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
903 1.299 msaitoh
904 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
905 1.299 msaitoh "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
906 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
907 1.299 msaitoh
908 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
909 1.299 msaitoh "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
910 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
911 1.299 msaitoh
912 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
913 1.299 msaitoh "Intel 82571EB Quad 1000baseX Ethernet",
914 1.299 msaitoh WM_T_82571, WMP_F_FIBER, },
915 1.299 msaitoh
916 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
917 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
918 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
919 1.116 msaitoh
920 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
921 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
922 1.291 msaitoh WM_T_82572, WMP_F_FIBER },
923 1.279 msaitoh
924 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
925 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
926 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
927 1.116 msaitoh
928 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
929 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
930 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
931 1.116 msaitoh
932 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
933 1.116 msaitoh "Intel i82573E",
934 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
935 1.116 msaitoh
936 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
937 1.117 msaitoh "Intel i82573E IAMT",
938 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
939 1.116 msaitoh
940 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
941 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
942 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
943 1.116 msaitoh
944 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
945 1.165 sborrill "Intel i82574L",
946 1.291 msaitoh WM_T_82574, WMP_F_COPPER },
947 1.165 sborrill
948 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574LA,
949 1.299 msaitoh "Intel i82574L",
950 1.299 msaitoh WM_T_82574, WMP_F_COPPER },
951 1.299 msaitoh
952 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
953 1.185 msaitoh "Intel i82583V",
954 1.291 msaitoh WM_T_82583, WMP_F_COPPER },
955 1.185 msaitoh
956 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
957 1.127 bouyer "i80003 dual 1000baseT Ethernet",
958 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
959 1.127 bouyer
960 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
961 1.127 bouyer "i80003 dual 1000baseX Ethernet",
962 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
963 1.279 msaitoh
964 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
965 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
966 1.127 bouyer WM_T_80003, WMP_F_SERDES },
967 1.127 bouyer
968 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
969 1.127 bouyer "Intel i80003 1000baseT Ethernet",
970 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
971 1.279 msaitoh
972 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
973 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
974 1.127 bouyer WM_T_80003, WMP_F_SERDES },
975 1.279 msaitoh
976 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
977 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
978 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
979 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
980 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
981 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
982 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
983 1.139 bouyer "Intel i82801H LAN Controller",
984 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
985 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
986 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
987 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
988 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
989 1.139 bouyer "Intel i82801H (M) LAN Controller",
990 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
991 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
992 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
993 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
994 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
995 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
996 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
997 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
998 1.144 msaitoh "82801I (AMT) LAN Controller",
999 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1000 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
1001 1.144 msaitoh "82801I LAN Controller",
1002 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1003 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
1004 1.144 msaitoh "82801I (G) LAN Controller",
1005 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1006 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
1007 1.144 msaitoh "82801I (GT) LAN Controller",
1008 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1009 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
1010 1.144 msaitoh "82801I (C) LAN Controller",
1011 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1012 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
1013 1.162 bouyer "82801I mobile LAN Controller",
1014 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1015 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
1016 1.162 bouyer "82801I mobile (V) LAN Controller",
1017 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1018 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
1019 1.162 bouyer "82801I mobile (AMT) LAN Controller",
1020 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1021 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
1022 1.191 msaitoh "82567LM-4 LAN Controller",
1023 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1024 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
1025 1.191 msaitoh "82567V-3 LAN Controller",
1026 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1027 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
1028 1.191 msaitoh "82567LM-2 LAN Controller",
1029 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1030 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
1031 1.191 msaitoh "82567LF-2 LAN Controller",
1032 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1033 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
1034 1.164 markd "82567LM-3 LAN Controller",
1035 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1036 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
1037 1.167 msaitoh "82567LF-3 LAN Controller",
1038 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1039 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
1040 1.191 msaitoh "82567V-2 LAN Controller",
1041 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1042 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
1043 1.221 msaitoh "82567V-3? LAN Controller",
1044 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1045 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
1046 1.221 msaitoh "HANKSVILLE LAN Controller",
1047 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1048 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
1049 1.207 msaitoh "PCH LAN (82577LM) Controller",
1050 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1051 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
1052 1.207 msaitoh "PCH LAN (82577LC) Controller",
1053 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1054 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
1055 1.190 msaitoh "PCH LAN (82578DM) Controller",
1056 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1057 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
1058 1.190 msaitoh "PCH LAN (82578DC) Controller",
1059 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1060 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
1061 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
1062 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1063 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
1064 1.221 msaitoh "PCH2 LAN (82579V) Controller",
1065 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1066 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
1067 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
1068 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1069 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
1070 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
1071 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
1072 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
1073 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
1074 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1075 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
1076 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
1077 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1078 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
1079 1.199 msaitoh "82576 1000BaseT Ethernet",
1080 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1081 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
1082 1.199 msaitoh "82576 1000BaseX Ethernet",
1083 1.291 msaitoh WM_T_82576, WMP_F_FIBER },
1084 1.279 msaitoh
1085 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
1086 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1087 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1088 1.279 msaitoh
1089 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
1090 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
1091 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1092 1.299 msaitoh
1093 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
1094 1.299 msaitoh "82576 Gigabit ET2 Quad Port Server Adapter",
1095 1.299 msaitoh WM_T_82576, WMP_F_COPPER },
1096 1.299 msaitoh
1097 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
1098 1.199 msaitoh "82576 gigabit Ethernet",
1099 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1100 1.279 msaitoh
1101 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
1102 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1103 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1104 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
1105 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
1106 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1107 1.279 msaitoh
1108 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
1109 1.199 msaitoh "82580 1000BaseT Ethernet",
1110 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1111 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
1112 1.199 msaitoh "82580 1000BaseX Ethernet",
1113 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1114 1.279 msaitoh
1115 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
1116 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
1117 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
1118 1.279 msaitoh
1119 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
1120 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
1121 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1122 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
1123 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1124 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1125 1.300 msaitoh
1126 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1127 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1128 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1129 1.300 msaitoh
1130 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
1131 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SGMII)",
1132 1.304 msaitoh WM_T_82580, WMP_F_COPPER },
1133 1.304 msaitoh
1134 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
1135 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SERDES)",
1136 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1137 1.304 msaitoh
1138 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
1139 1.304 msaitoh "DH89XXCC 1000BASE-KX Ethernet",
1140 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1141 1.304 msaitoh
1142 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SFP,
1143 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SFP)",
1144 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1145 1.304 msaitoh
1146 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_COPPER,
1147 1.228 msaitoh "I350 Gigabit Network Connection",
1148 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1149 1.304 msaitoh
1150 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_FIBER,
1151 1.228 msaitoh "I350 Gigabit Fiber Network Connection",
1152 1.291 msaitoh WM_T_I350, WMP_F_FIBER },
1153 1.279 msaitoh
1154 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SERDES,
1155 1.228 msaitoh "I350 Gigabit Backplane Connection",
1156 1.228 msaitoh WM_T_I350, WMP_F_SERDES },
1157 1.292 msaitoh
1158 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_DA4,
1159 1.299 msaitoh "I350 Quad Port Gigabit Ethernet",
1160 1.299 msaitoh WM_T_I350, WMP_F_SERDES },
1161 1.299 msaitoh
1162 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SGMII,
1163 1.228 msaitoh "I350 Gigabit Connection",
1164 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1165 1.292 msaitoh
1166 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_1000KX,
1167 1.308 msaitoh "I354 Gigabit Ethernet (KX)",
1168 1.308 msaitoh WM_T_I354, WMP_F_SERDES },
1169 1.308 msaitoh
1170 1.265 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_SGMII,
1171 1.308 msaitoh "I354 Gigabit Ethernet (SGMII)",
1172 1.308 msaitoh WM_T_I354, WMP_F_COPPER },
1173 1.308 msaitoh
1174 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_25GBE,
1175 1.308 msaitoh "I354 Gigabit Ethernet (2.5G)",
1176 1.291 msaitoh WM_T_I354, WMP_F_COPPER },
1177 1.308 msaitoh
1178 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_T1,
1179 1.247 msaitoh "I210-T1 Ethernet Server Adapter",
1180 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1181 1.299 msaitoh
1182 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
1183 1.247 msaitoh "I210 Ethernet (Copper OEM)",
1184 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1185 1.299 msaitoh
1186 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_IT,
1187 1.247 msaitoh "I210 Ethernet (Copper IT)",
1188 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1189 1.299 msaitoh
1190 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_WOF,
1191 1.299 msaitoh "I210 Ethernet (FLASH less)",
1192 1.299 msaitoh WM_T_I210, WMP_F_COPPER },
1193 1.299 msaitoh
1194 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_FIBER,
1195 1.247 msaitoh "I210 Gigabit Ethernet (Fiber)",
1196 1.291 msaitoh WM_T_I210, WMP_F_FIBER },
1197 1.279 msaitoh
1198 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES,
1199 1.247 msaitoh "I210 Gigabit Ethernet (SERDES)",
1200 1.247 msaitoh WM_T_I210, WMP_F_SERDES },
1201 1.292 msaitoh
1202 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES_WOF,
1203 1.299 msaitoh "I210 Gigabit Ethernet (FLASH less)",
1204 1.299 msaitoh WM_T_I210, WMP_F_SERDES },
1205 1.299 msaitoh
1206 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SGMII,
1207 1.247 msaitoh "I210 Gigabit Ethernet (SGMII)",
1208 1.292 msaitoh WM_T_I210, WMP_F_COPPER },
1209 1.292 msaitoh
1210 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I211_COPPER,
1211 1.247 msaitoh "I211 Ethernet (COPPER)",
1212 1.291 msaitoh WM_T_I211, WMP_F_COPPER },
1213 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_V,
1214 1.249 msaitoh "I217 V Ethernet Connection",
1215 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1216 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_LM,
1217 1.249 msaitoh "I217 LM Ethernet Connection",
1218 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1219 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V,
1220 1.249 msaitoh "I218 V Ethernet Connection",
1221 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1222 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V2,
1223 1.298 msaitoh "I218 V Ethernet Connection",
1224 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1225 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V3,
1226 1.298 msaitoh "I218 V Ethernet Connection",
1227 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1228 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM,
1229 1.249 msaitoh "I218 LM Ethernet Connection",
1230 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1231 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM2,
1232 1.298 msaitoh "I218 LM Ethernet Connection",
1233 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1234 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM3,
1235 1.298 msaitoh "I218 LM Ethernet Connection",
1236 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1237 1.1 thorpej { 0, 0,
1238 1.1 thorpej NULL,
1239 1.1 thorpej 0, 0 },
1240 1.1 thorpej };
1241 1.1 thorpej
1242 1.2 thorpej #ifdef WM_EVENT_COUNTERS
1243 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
1244 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
1245 1.2 thorpej
1246 1.280 msaitoh
1247 1.280 msaitoh /*
1248 1.280 msaitoh * Register read/write functions.
1249 1.280 msaitoh * Other than CSR_{READ|WRITE}().
1250 1.280 msaitoh */
1251 1.280 msaitoh
1252 1.53 thorpej #if 0 /* Not currently used */
1253 1.110 perry static inline uint32_t
1254 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1255 1.53 thorpej {
1256 1.53 thorpej
1257 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1258 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1259 1.53 thorpej }
1260 1.53 thorpej #endif
1261 1.53 thorpej
1262 1.110 perry static inline void
1263 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1264 1.53 thorpej {
1265 1.53 thorpej
1266 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1267 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1268 1.53 thorpej }
1269 1.53 thorpej
1270 1.110 perry static inline void
1271 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1272 1.199 msaitoh uint32_t data)
1273 1.199 msaitoh {
1274 1.199 msaitoh uint32_t regval;
1275 1.199 msaitoh int i;
1276 1.199 msaitoh
1277 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1278 1.199 msaitoh
1279 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1280 1.199 msaitoh
1281 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1282 1.199 msaitoh delay(5);
1283 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1284 1.199 msaitoh break;
1285 1.199 msaitoh }
1286 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1287 1.280 msaitoh aprint_error("%s: WARNING:"
1288 1.280 msaitoh " i82575 reg 0x%08x setup did not indicate ready\n",
1289 1.199 msaitoh device_xname(sc->sc_dev), reg);
1290 1.199 msaitoh }
1291 1.199 msaitoh }
1292 1.199 msaitoh
1293 1.199 msaitoh static inline void
1294 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1295 1.69 thorpej {
1296 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1297 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1298 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1299 1.69 thorpej else
1300 1.69 thorpej wa->wa_high = 0;
1301 1.69 thorpej }
1302 1.69 thorpej
1303 1.280 msaitoh /*
1304 1.280 msaitoh * Device driver interface functions and commonly used functions.
1305 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
1306 1.280 msaitoh */
1307 1.280 msaitoh
1308 1.280 msaitoh /* Lookup supported device table */
1309 1.1 thorpej static const struct wm_product *
1310 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1311 1.1 thorpej {
1312 1.1 thorpej const struct wm_product *wmp;
1313 1.1 thorpej
1314 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1315 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1316 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1317 1.194 msaitoh return wmp;
1318 1.1 thorpej }
1319 1.194 msaitoh return NULL;
1320 1.1 thorpej }
1321 1.1 thorpej
1322 1.280 msaitoh /* The match function (ca_match) */
1323 1.47 thorpej static int
1324 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1325 1.1 thorpej {
1326 1.1 thorpej struct pci_attach_args *pa = aux;
1327 1.1 thorpej
1328 1.1 thorpej if (wm_lookup(pa) != NULL)
1329 1.194 msaitoh return 1;
1330 1.1 thorpej
1331 1.194 msaitoh return 0;
1332 1.1 thorpej }
1333 1.1 thorpej
1334 1.280 msaitoh /* The attach function (ca_attach) */
1335 1.47 thorpej static void
1336 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1337 1.1 thorpej {
1338 1.157 dyoung struct wm_softc *sc = device_private(self);
1339 1.1 thorpej struct pci_attach_args *pa = aux;
1340 1.182 msaitoh prop_dictionary_t dict;
1341 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1342 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1343 1.1 thorpej pci_intr_handle_t ih;
1344 1.1 thorpej const char *intrstr = NULL;
1345 1.160 christos const char *eetype, *xname;
1346 1.1 thorpej bus_space_tag_t memt;
1347 1.1 thorpej bus_space_handle_t memh;
1348 1.201 msaitoh bus_size_t memsize;
1349 1.1 thorpej int memh_valid;
1350 1.201 msaitoh int i, error;
1351 1.1 thorpej const struct wm_product *wmp;
1352 1.115 thorpej prop_data_t ea;
1353 1.115 thorpej prop_number_t pn;
1354 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1355 1.208 msaitoh uint16_t cfg1, cfg2, swdpin, io3;
1356 1.1 thorpej pcireg_t preg, memtype;
1357 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1358 1.273 msaitoh bool force_clear_smbi;
1359 1.292 msaitoh uint32_t link_mode;
1360 1.44 thorpej uint32_t reg;
1361 1.268 christos char intrbuf[PCI_INTRSTR_LEN];
1362 1.1 thorpej
1363 1.160 christos sc->sc_dev = self;
1364 1.272 ozaki callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
1365 1.272 ozaki sc->sc_stopping = false;
1366 1.1 thorpej
1367 1.292 msaitoh wmp = wm_lookup(pa);
1368 1.292 msaitoh #ifdef DIAGNOSTIC
1369 1.1 thorpej if (wmp == NULL) {
1370 1.1 thorpej printf("\n");
1371 1.1 thorpej panic("wm_attach: impossible");
1372 1.1 thorpej }
1373 1.292 msaitoh #endif
1374 1.292 msaitoh sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
1375 1.1 thorpej
1376 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1377 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1378 1.123 jmcneill
1379 1.69 thorpej if (pci_dma64_available(pa))
1380 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1381 1.69 thorpej else
1382 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1383 1.1 thorpej
1384 1.304 msaitoh sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
1385 1.192 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
1386 1.226 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
1387 1.1 thorpej
1388 1.1 thorpej sc->sc_type = wmp->wmp_type;
1389 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1390 1.192 msaitoh if (sc->sc_rev < 2) {
1391 1.160 christos aprint_error_dev(sc->sc_dev,
1392 1.160 christos "i82542 must be at least rev. 2\n");
1393 1.1 thorpej return;
1394 1.1 thorpej }
1395 1.192 msaitoh if (sc->sc_rev < 3)
1396 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1397 1.1 thorpej }
1398 1.1 thorpej
1399 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1400 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1401 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
1402 1.265 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
1403 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1404 1.199 msaitoh
1405 1.184 msaitoh /* Set device properties (mactype) */
1406 1.182 msaitoh dict = device_properties(sc->sc_dev);
1407 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1408 1.182 msaitoh
1409 1.1 thorpej /*
1410 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1411 1.53 thorpej * and it is really required for normal operation.
1412 1.1 thorpej */
1413 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1414 1.1 thorpej switch (memtype) {
1415 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1416 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1417 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1418 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1419 1.1 thorpej break;
1420 1.1 thorpej default:
1421 1.1 thorpej memh_valid = 0;
1422 1.189 msaitoh break;
1423 1.1 thorpej }
1424 1.1 thorpej
1425 1.1 thorpej if (memh_valid) {
1426 1.1 thorpej sc->sc_st = memt;
1427 1.1 thorpej sc->sc_sh = memh;
1428 1.201 msaitoh sc->sc_ss = memsize;
1429 1.1 thorpej } else {
1430 1.160 christos aprint_error_dev(sc->sc_dev,
1431 1.160 christos "unable to map device registers\n");
1432 1.1 thorpej return;
1433 1.1 thorpej }
1434 1.1 thorpej
1435 1.53 thorpej /*
1436 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1437 1.53 thorpej * register access. It is not desirable (nor supported in
1438 1.53 thorpej * this driver) to use it for normal operation, though it is
1439 1.53 thorpej * required to work around bugs in some chip versions.
1440 1.53 thorpej */
1441 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1442 1.53 thorpej /* First we have to find the I/O BAR. */
1443 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1444 1.241 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
1445 1.241 msaitoh if (memtype == PCI_MAPREG_TYPE_IO)
1446 1.53 thorpej break;
1447 1.241 msaitoh if (PCI_MAPREG_MEM_TYPE(memtype) ==
1448 1.241 msaitoh PCI_MAPREG_MEM_TYPE_64BIT)
1449 1.241 msaitoh i += 4; /* skip high bits, too */
1450 1.53 thorpej }
1451 1.241 msaitoh if (i < PCI_MAPREG_END) {
1452 1.88 briggs /*
1453 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1454 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1455 1.218 msaitoh * It's no problem because newer chips has no this
1456 1.218 msaitoh * bug.
1457 1.218 msaitoh *
1458 1.88 briggs * The i8254x doesn't apparently respond when the
1459 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1460 1.88 briggs * been configured.
1461 1.88 briggs */
1462 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1463 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1464 1.160 christos aprint_error_dev(sc->sc_dev,
1465 1.160 christos "WARNING: I/O BAR at zero.\n");
1466 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1467 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1468 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1469 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1470 1.88 briggs } else {
1471 1.160 christos aprint_error_dev(sc->sc_dev,
1472 1.160 christos "WARNING: unable to map I/O space\n");
1473 1.88 briggs }
1474 1.88 briggs }
1475 1.88 briggs
1476 1.53 thorpej }
1477 1.53 thorpej
1478 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1479 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1480 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1481 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1482 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1483 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1484 1.1 thorpej
1485 1.122 christos /* power up chip */
1486 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1487 1.122 christos NULL)) && error != EOPNOTSUPP) {
1488 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1489 1.122 christos return;
1490 1.1 thorpej }
1491 1.1 thorpej
1492 1.1 thorpej /*
1493 1.1 thorpej * Map and establish our interrupt.
1494 1.1 thorpej */
1495 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1496 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1497 1.1 thorpej return;
1498 1.1 thorpej }
1499 1.268 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
1500 1.272 ozaki #ifdef WM_MPSAFE
1501 1.272 ozaki pci_intr_setattr(pc, &ih, PCI_INTR_MPSAFE, true);
1502 1.272 ozaki #endif
1503 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1504 1.1 thorpej if (sc->sc_ih == NULL) {
1505 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1506 1.1 thorpej if (intrstr != NULL)
1507 1.181 njoly aprint_error(" at %s", intrstr);
1508 1.181 njoly aprint_error("\n");
1509 1.1 thorpej return;
1510 1.1 thorpej }
1511 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1512 1.52 thorpej
1513 1.52 thorpej /*
1514 1.199 msaitoh * Check the function ID (unit number of the chip).
1515 1.199 msaitoh */
1516 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1517 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1518 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1519 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1520 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
1521 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1522 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1523 1.199 msaitoh else
1524 1.199 msaitoh sc->sc_funcid = 0;
1525 1.199 msaitoh
1526 1.199 msaitoh /*
1527 1.52 thorpej * Determine a few things about the bus we're connected to.
1528 1.52 thorpej */
1529 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1530 1.52 thorpej /* We don't really know the bus characteristics here. */
1531 1.52 thorpej sc->sc_bus_speed = 33;
1532 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1533 1.73 tron /*
1534 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1535 1.73 tron * a 32-bit 66MHz PCI Bus.
1536 1.73 tron */
1537 1.73 tron sc->sc_flags |= WM_F_CSA;
1538 1.73 tron sc->sc_bus_speed = 66;
1539 1.160 christos aprint_verbose_dev(sc->sc_dev,
1540 1.160 christos "Communication Streaming Architecture\n");
1541 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1542 1.272 ozaki callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
1543 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1544 1.78 thorpej wm_82547_txfifo_stall, sc);
1545 1.160 christos aprint_verbose_dev(sc->sc_dev,
1546 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1547 1.78 thorpej }
1548 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1549 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1550 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1551 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1552 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1553 1.249 msaitoh && (sc->sc_type != WM_T_PCH2)
1554 1.249 msaitoh && (sc->sc_type != WM_T_PCH_LPT)) {
1555 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1556 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1557 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1558 1.199 msaitoh NULL) == 0)
1559 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1560 1.199 msaitoh "unable to find PCIe capability\n");
1561 1.199 msaitoh }
1562 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1563 1.73 tron } else {
1564 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1565 1.52 thorpej if (reg & STATUS_BUS64)
1566 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1567 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1568 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1569 1.54 thorpej
1570 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1571 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1572 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1573 1.160 christos aprint_error_dev(sc->sc_dev,
1574 1.160 christos "unable to find PCIX capability\n");
1575 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1576 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1577 1.54 thorpej /*
1578 1.54 thorpej * Work around a problem caused by the BIOS
1579 1.54 thorpej * setting the max memory read byte count
1580 1.54 thorpej * incorrectly.
1581 1.54 thorpej */
1582 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1583 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD);
1584 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1585 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_STATUS);
1586 1.54 thorpej
1587 1.54 thorpej bytecnt =
1588 1.248 msaitoh (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
1589 1.248 msaitoh PCIX_CMD_BYTECNT_SHIFT;
1590 1.54 thorpej maxb =
1591 1.248 msaitoh (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
1592 1.248 msaitoh PCIX_STATUS_MAXB_SHIFT;
1593 1.54 thorpej if (bytecnt > maxb) {
1594 1.160 christos aprint_verbose_dev(sc->sc_dev,
1595 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1596 1.54 thorpej 512 << bytecnt, 512 << maxb);
1597 1.54 thorpej pcix_cmd = (pcix_cmd &
1598 1.248 msaitoh ~PCIX_CMD_BYTECNT_MASK) |
1599 1.248 msaitoh (maxb << PCIX_CMD_BYTECNT_SHIFT);
1600 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1601 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD,
1602 1.54 thorpej pcix_cmd);
1603 1.54 thorpej }
1604 1.54 thorpej }
1605 1.54 thorpej }
1606 1.52 thorpej /*
1607 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1608 1.52 thorpej * bridge on the board, and can run the secondary bus at
1609 1.52 thorpej * a higher speed.
1610 1.52 thorpej */
1611 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1612 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1613 1.52 thorpej : 66;
1614 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1615 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1616 1.52 thorpej case STATUS_PCIXSPD_50_66:
1617 1.52 thorpej sc->sc_bus_speed = 66;
1618 1.52 thorpej break;
1619 1.52 thorpej case STATUS_PCIXSPD_66_100:
1620 1.52 thorpej sc->sc_bus_speed = 100;
1621 1.52 thorpej break;
1622 1.52 thorpej case STATUS_PCIXSPD_100_133:
1623 1.52 thorpej sc->sc_bus_speed = 133;
1624 1.52 thorpej break;
1625 1.52 thorpej default:
1626 1.160 christos aprint_error_dev(sc->sc_dev,
1627 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1628 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1629 1.52 thorpej sc->sc_bus_speed = 66;
1630 1.189 msaitoh break;
1631 1.52 thorpej }
1632 1.52 thorpej } else
1633 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1634 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1635 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1636 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1637 1.52 thorpej }
1638 1.1 thorpej
1639 1.1 thorpej /*
1640 1.1 thorpej * Allocate the control data structures, and create and load the
1641 1.1 thorpej * DMA map for it.
1642 1.69 thorpej *
1643 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1644 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1645 1.69 thorpej * both sets within the same 4G segment.
1646 1.1 thorpej */
1647 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1648 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1649 1.201 msaitoh sc->sc_cd_size = sc->sc_type < WM_T_82544 ?
1650 1.75 thorpej sizeof(struct wm_control_data_82542) :
1651 1.75 thorpej sizeof(struct wm_control_data_82544);
1652 1.201 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_cd_size, PAGE_SIZE,
1653 1.201 msaitoh (bus_size_t) 0x100000000ULL, &sc->sc_cd_seg, 1,
1654 1.201 msaitoh &sc->sc_cd_rseg, 0)) != 0) {
1655 1.160 christos aprint_error_dev(sc->sc_dev,
1656 1.158 cegger "unable to allocate control data, error = %d\n",
1657 1.158 cegger error);
1658 1.1 thorpej goto fail_0;
1659 1.1 thorpej }
1660 1.1 thorpej
1661 1.201 msaitoh if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cd_seg,
1662 1.201 msaitoh sc->sc_cd_rseg, sc->sc_cd_size,
1663 1.194 msaitoh (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
1664 1.160 christos aprint_error_dev(sc->sc_dev,
1665 1.160 christos "unable to map control data, error = %d\n", error);
1666 1.1 thorpej goto fail_1;
1667 1.1 thorpej }
1668 1.1 thorpej
1669 1.201 msaitoh if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_cd_size, 1,
1670 1.201 msaitoh sc->sc_cd_size, 0, 0, &sc->sc_cddmamap)) != 0) {
1671 1.160 christos aprint_error_dev(sc->sc_dev,
1672 1.160 christos "unable to create control data DMA map, error = %d\n",
1673 1.160 christos error);
1674 1.1 thorpej goto fail_2;
1675 1.1 thorpej }
1676 1.1 thorpej
1677 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1678 1.201 msaitoh sc->sc_control_data, sc->sc_cd_size, NULL, 0)) != 0) {
1679 1.160 christos aprint_error_dev(sc->sc_dev,
1680 1.158 cegger "unable to load control data DMA map, error = %d\n",
1681 1.158 cegger error);
1682 1.1 thorpej goto fail_3;
1683 1.1 thorpej }
1684 1.1 thorpej
1685 1.281 msaitoh /* Create the transmit buffer DMA maps. */
1686 1.74 tron WM_TXQUEUELEN(sc) =
1687 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1688 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1689 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1690 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1691 1.194 msaitoh WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1692 1.194 msaitoh &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1693 1.160 christos aprint_error_dev(sc->sc_dev,
1694 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1695 1.160 christos i, error);
1696 1.1 thorpej goto fail_4;
1697 1.1 thorpej }
1698 1.1 thorpej }
1699 1.1 thorpej
1700 1.281 msaitoh /* Create the receive buffer DMA maps. */
1701 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1702 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1703 1.194 msaitoh MCLBYTES, 0, 0,
1704 1.194 msaitoh &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1705 1.160 christos aprint_error_dev(sc->sc_dev,
1706 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1707 1.160 christos i, error);
1708 1.1 thorpej goto fail_5;
1709 1.1 thorpej }
1710 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1711 1.1 thorpej }
1712 1.1 thorpej
1713 1.127 bouyer /* clear interesting stat counters */
1714 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1715 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1716 1.127 bouyer
1717 1.221 msaitoh /* get PHY control from SMBus to PCIe */
1718 1.249 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
1719 1.249 msaitoh || (sc->sc_type == WM_T_PCH_LPT))
1720 1.221 msaitoh wm_smbustopci(sc);
1721 1.221 msaitoh
1722 1.281 msaitoh /* Reset the chip to a known state. */
1723 1.1 thorpej wm_reset(sc);
1724 1.1 thorpej
1725 1.281 msaitoh /* Get some information about the EEPROM. */
1726 1.185 msaitoh switch (sc->sc_type) {
1727 1.185 msaitoh case WM_T_82542_2_0:
1728 1.185 msaitoh case WM_T_82542_2_1:
1729 1.185 msaitoh case WM_T_82543:
1730 1.185 msaitoh case WM_T_82544:
1731 1.185 msaitoh /* Microwire */
1732 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1733 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1734 1.185 msaitoh break;
1735 1.185 msaitoh case WM_T_82540:
1736 1.185 msaitoh case WM_T_82545:
1737 1.185 msaitoh case WM_T_82545_3:
1738 1.185 msaitoh case WM_T_82546:
1739 1.185 msaitoh case WM_T_82546_3:
1740 1.185 msaitoh /* Microwire */
1741 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1742 1.294 msaitoh if (reg & EECD_EE_SIZE) {
1743 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1744 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1745 1.294 msaitoh } else {
1746 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1747 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1748 1.294 msaitoh }
1749 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
1750 1.185 msaitoh break;
1751 1.185 msaitoh case WM_T_82541:
1752 1.185 msaitoh case WM_T_82541_2:
1753 1.185 msaitoh case WM_T_82547:
1754 1.185 msaitoh case WM_T_82547_2:
1755 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1756 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1757 1.185 msaitoh /* SPI */
1758 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1759 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1760 1.294 msaitoh } else {
1761 1.185 msaitoh /* Microwire */
1762 1.294 msaitoh if ((reg & EECD_EE_ABITS) != 0) {
1763 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1764 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1765 1.294 msaitoh } else {
1766 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1767 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1768 1.294 msaitoh }
1769 1.294 msaitoh }
1770 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
1771 1.185 msaitoh break;
1772 1.185 msaitoh case WM_T_82571:
1773 1.185 msaitoh case WM_T_82572:
1774 1.185 msaitoh /* SPI */
1775 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1776 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1777 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD | WM_F_LOCK_SWSM;
1778 1.185 msaitoh break;
1779 1.185 msaitoh case WM_T_82573:
1780 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_SWSM;
1781 1.273 msaitoh /* FALLTHROUGH */
1782 1.185 msaitoh case WM_T_82574:
1783 1.185 msaitoh case WM_T_82583:
1784 1.294 msaitoh if (wm_nvm_is_onboard_eeprom(sc) == 0) {
1785 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1786 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
1787 1.294 msaitoh } else {
1788 1.185 msaitoh /* SPI */
1789 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1790 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1791 1.185 msaitoh }
1792 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1793 1.185 msaitoh break;
1794 1.199 msaitoh case WM_T_82575:
1795 1.199 msaitoh case WM_T_82576:
1796 1.199 msaitoh case WM_T_82580:
1797 1.228 msaitoh case WM_T_I350:
1798 1.278 msaitoh case WM_T_I354:
1799 1.185 msaitoh case WM_T_80003:
1800 1.185 msaitoh /* SPI */
1801 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1802 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1803 1.275 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW
1804 1.275 msaitoh | WM_F_LOCK_SWSM;
1805 1.185 msaitoh break;
1806 1.185 msaitoh case WM_T_ICH8:
1807 1.185 msaitoh case WM_T_ICH9:
1808 1.185 msaitoh case WM_T_ICH10:
1809 1.190 msaitoh case WM_T_PCH:
1810 1.221 msaitoh case WM_T_PCH2:
1811 1.249 msaitoh case WM_T_PCH_LPT:
1812 1.185 msaitoh /* FLASH */
1813 1.276 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
1814 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
1815 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1816 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1817 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1818 1.160 christos aprint_error_dev(sc->sc_dev,
1819 1.160 christos "can't map FLASH registers\n");
1820 1.290 msaitoh goto fail_5;
1821 1.139 bouyer }
1822 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1823 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1824 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1825 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1826 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1827 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1828 1.199 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1829 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1830 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1831 1.185 msaitoh break;
1832 1.247 msaitoh case WM_T_I210:
1833 1.247 msaitoh case WM_T_I211:
1834 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1835 1.247 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
1836 1.275 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW;
1837 1.247 msaitoh break;
1838 1.185 msaitoh default:
1839 1.185 msaitoh break;
1840 1.44 thorpej }
1841 1.112 gavan
1842 1.273 msaitoh /* Ensure the SMBI bit is clear before first NVM or PHY access */
1843 1.273 msaitoh switch (sc->sc_type) {
1844 1.273 msaitoh case WM_T_82571:
1845 1.273 msaitoh case WM_T_82572:
1846 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM2);
1847 1.273 msaitoh if ((reg & SWSM2_LOCK) != 0) {
1848 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
1849 1.273 msaitoh force_clear_smbi = true;
1850 1.273 msaitoh } else
1851 1.273 msaitoh force_clear_smbi = false;
1852 1.273 msaitoh break;
1853 1.284 msaitoh case WM_T_82573:
1854 1.284 msaitoh case WM_T_82574:
1855 1.284 msaitoh case WM_T_82583:
1856 1.284 msaitoh force_clear_smbi = true;
1857 1.284 msaitoh break;
1858 1.273 msaitoh default:
1859 1.284 msaitoh force_clear_smbi = false;
1860 1.273 msaitoh break;
1861 1.273 msaitoh }
1862 1.273 msaitoh if (force_clear_smbi) {
1863 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
1864 1.284 msaitoh if ((reg & SWSM_SMBI) != 0)
1865 1.273 msaitoh aprint_error_dev(sc->sc_dev,
1866 1.273 msaitoh "Please update the Bootagent\n");
1867 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
1868 1.273 msaitoh }
1869 1.273 msaitoh
1870 1.112 gavan /*
1871 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1872 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1873 1.112 gavan * that no EEPROM is attached.
1874 1.112 gavan */
1875 1.185 msaitoh /*
1876 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1877 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1878 1.185 msaitoh */
1879 1.280 msaitoh if (wm_nvm_validate_checksum(sc)) {
1880 1.169 msaitoh /*
1881 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1882 1.185 msaitoh * first check due to the link being in sleep state.
1883 1.169 msaitoh */
1884 1.280 msaitoh if (wm_nvm_validate_checksum(sc))
1885 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1886 1.169 msaitoh }
1887 1.185 msaitoh
1888 1.184 msaitoh /* Set device properties (macflags) */
1889 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1890 1.112 gavan
1891 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1892 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1893 1.294 msaitoh else {
1894 1.294 msaitoh aprint_verbose_dev(sc->sc_dev, "%u words ",
1895 1.294 msaitoh sc->sc_nvm_wordsize);
1896 1.294 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH_HW) {
1897 1.294 msaitoh aprint_verbose("FLASH(HW)\n");
1898 1.294 msaitoh } else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1899 1.294 msaitoh aprint_verbose("FLASH\n");
1900 1.294 msaitoh } else {
1901 1.294 msaitoh if (sc->sc_flags & WM_F_EEPROM_SPI)
1902 1.294 msaitoh eetype = "SPI";
1903 1.294 msaitoh else
1904 1.294 msaitoh eetype = "MicroWire";
1905 1.294 msaitoh aprint_verbose("(%d address bits) %s EEPROM\n",
1906 1.294 msaitoh sc->sc_nvm_addrbits, eetype);
1907 1.294 msaitoh }
1908 1.112 gavan }
1909 1.112 gavan
1910 1.261 msaitoh switch (sc->sc_type) {
1911 1.261 msaitoh case WM_T_82571:
1912 1.261 msaitoh case WM_T_82572:
1913 1.261 msaitoh case WM_T_82573:
1914 1.261 msaitoh case WM_T_82574:
1915 1.261 msaitoh case WM_T_82583:
1916 1.261 msaitoh case WM_T_80003:
1917 1.261 msaitoh case WM_T_ICH8:
1918 1.261 msaitoh case WM_T_ICH9:
1919 1.261 msaitoh case WM_T_ICH10:
1920 1.261 msaitoh case WM_T_PCH:
1921 1.261 msaitoh case WM_T_PCH2:
1922 1.261 msaitoh case WM_T_PCH_LPT:
1923 1.263 msaitoh if (wm_check_mng_mode(sc) != 0)
1924 1.261 msaitoh wm_get_hw_control(sc);
1925 1.261 msaitoh break;
1926 1.261 msaitoh default:
1927 1.261 msaitoh break;
1928 1.261 msaitoh }
1929 1.261 msaitoh wm_get_wakeup(sc);
1930 1.113 gavan /*
1931 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1932 1.113 gavan * in device properties.
1933 1.113 gavan */
1934 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
1935 1.115 thorpej if (ea != NULL) {
1936 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1937 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1938 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1939 1.115 thorpej } else {
1940 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
1941 1.160 christos aprint_error_dev(sc->sc_dev,
1942 1.160 christos "unable to read Ethernet address\n");
1943 1.290 msaitoh goto fail_5;
1944 1.210 msaitoh }
1945 1.17 thorpej }
1946 1.17 thorpej
1947 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1948 1.1 thorpej ether_sprintf(enaddr));
1949 1.1 thorpej
1950 1.1 thorpej /*
1951 1.1 thorpej * Read the config info from the EEPROM, and set up various
1952 1.1 thorpej * bits in the control registers based on their contents.
1953 1.1 thorpej */
1954 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1955 1.115 thorpej if (pn != NULL) {
1956 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1957 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1958 1.115 thorpej } else {
1959 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
1960 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1961 1.290 msaitoh goto fail_5;
1962 1.113 gavan }
1963 1.51 thorpej }
1964 1.115 thorpej
1965 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1966 1.115 thorpej if (pn != NULL) {
1967 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1968 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1969 1.115 thorpej } else {
1970 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
1971 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1972 1.290 msaitoh goto fail_5;
1973 1.113 gavan }
1974 1.51 thorpej }
1975 1.115 thorpej
1976 1.203 msaitoh /* check for WM_F_WOL */
1977 1.203 msaitoh switch (sc->sc_type) {
1978 1.203 msaitoh case WM_T_82542_2_0:
1979 1.203 msaitoh case WM_T_82542_2_1:
1980 1.203 msaitoh case WM_T_82543:
1981 1.203 msaitoh /* dummy? */
1982 1.203 msaitoh eeprom_data = 0;
1983 1.293 msaitoh apme_mask = NVM_CFG3_APME;
1984 1.203 msaitoh break;
1985 1.203 msaitoh case WM_T_82544:
1986 1.293 msaitoh apme_mask = NVM_CFG2_82544_APM_EN;
1987 1.203 msaitoh eeprom_data = cfg2;
1988 1.203 msaitoh break;
1989 1.203 msaitoh case WM_T_82546:
1990 1.203 msaitoh case WM_T_82546_3:
1991 1.203 msaitoh case WM_T_82571:
1992 1.203 msaitoh case WM_T_82572:
1993 1.203 msaitoh case WM_T_82573:
1994 1.203 msaitoh case WM_T_82574:
1995 1.203 msaitoh case WM_T_82583:
1996 1.203 msaitoh case WM_T_80003:
1997 1.203 msaitoh default:
1998 1.293 msaitoh apme_mask = NVM_CFG3_APME;
1999 1.293 msaitoh wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
2000 1.293 msaitoh : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
2001 1.203 msaitoh break;
2002 1.203 msaitoh case WM_T_82575:
2003 1.203 msaitoh case WM_T_82576:
2004 1.203 msaitoh case WM_T_82580:
2005 1.228 msaitoh case WM_T_I350:
2006 1.265 msaitoh case WM_T_I354: /* XXX ok? */
2007 1.203 msaitoh case WM_T_ICH8:
2008 1.203 msaitoh case WM_T_ICH9:
2009 1.203 msaitoh case WM_T_ICH10:
2010 1.203 msaitoh case WM_T_PCH:
2011 1.221 msaitoh case WM_T_PCH2:
2012 1.249 msaitoh case WM_T_PCH_LPT:
2013 1.228 msaitoh /* XXX The funcid should be checked on some devices */
2014 1.203 msaitoh apme_mask = WUC_APME;
2015 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
2016 1.203 msaitoh break;
2017 1.203 msaitoh }
2018 1.203 msaitoh
2019 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
2020 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
2021 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
2022 1.203 msaitoh #ifdef WM_DEBUG
2023 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
2024 1.203 msaitoh printf("WOL\n");
2025 1.203 msaitoh #endif
2026 1.203 msaitoh
2027 1.203 msaitoh /*
2028 1.203 msaitoh * XXX need special handling for some multiple port cards
2029 1.203 msaitoh * to disable a paticular port.
2030 1.203 msaitoh */
2031 1.203 msaitoh
2032 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
2033 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
2034 1.115 thorpej if (pn != NULL) {
2035 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2036 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
2037 1.115 thorpej } else {
2038 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
2039 1.160 christos aprint_error_dev(sc->sc_dev,
2040 1.160 christos "unable to read SWDPIN\n");
2041 1.290 msaitoh goto fail_5;
2042 1.113 gavan }
2043 1.51 thorpej }
2044 1.51 thorpej }
2045 1.1 thorpej
2046 1.293 msaitoh if (cfg1 & NVM_CFG1_ILOS)
2047 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
2048 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2049 1.1 thorpej sc->sc_ctrl |=
2050 1.293 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
2051 1.1 thorpej CTRL_SWDPIO_SHIFT;
2052 1.1 thorpej sc->sc_ctrl |=
2053 1.293 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
2054 1.1 thorpej CTRL_SWDPINS_SHIFT;
2055 1.1 thorpej } else {
2056 1.1 thorpej sc->sc_ctrl |=
2057 1.293 msaitoh ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
2058 1.1 thorpej CTRL_SWDPIO_SHIFT;
2059 1.1 thorpej }
2060 1.1 thorpej
2061 1.1 thorpej #if 0
2062 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2063 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS0)
2064 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
2065 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS1)
2066 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
2067 1.1 thorpej sc->sc_ctrl_ext |=
2068 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
2069 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2070 1.1 thorpej sc->sc_ctrl_ext |=
2071 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
2072 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
2073 1.1 thorpej } else {
2074 1.1 thorpej sc->sc_ctrl_ext |=
2075 1.293 msaitoh ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
2076 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2077 1.1 thorpej }
2078 1.1 thorpej #endif
2079 1.1 thorpej
2080 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2081 1.1 thorpej #if 0
2082 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2083 1.1 thorpej #endif
2084 1.1 thorpej
2085 1.1 thorpej /*
2086 1.1 thorpej * Set up some register offsets that are different between
2087 1.11 thorpej * the i82542 and the i82543 and later chips.
2088 1.1 thorpej */
2089 1.11 thorpej if (sc->sc_type < WM_T_82543) {
2090 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
2091 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
2092 1.1 thorpej } else {
2093 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
2094 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
2095 1.1 thorpej }
2096 1.1 thorpej
2097 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
2098 1.192 msaitoh uint16_t val;
2099 1.192 msaitoh
2100 1.192 msaitoh /* Save the NVM K1 bit setting */
2101 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
2102 1.192 msaitoh
2103 1.293 msaitoh if ((val & NVM_K1_CONFIG_ENABLE) != 0)
2104 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
2105 1.192 msaitoh else
2106 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
2107 1.192 msaitoh }
2108 1.192 msaitoh
2109 1.1 thorpej /*
2110 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
2111 1.1 thorpej * media structures accordingly.
2112 1.1 thorpej */
2113 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
2114 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
2115 1.249 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
2116 1.249 msaitoh || sc->sc_type == WM_T_82573
2117 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
2118 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
2119 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2120 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
2121 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
2122 1.292 msaitoh if (sc->sc_mediatype & WMP_F_COPPER) {
2123 1.160 christos aprint_error_dev(sc->sc_dev,
2124 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
2125 1.292 msaitoh sc->sc_mediatype = WMP_F_FIBER;
2126 1.292 msaitoh }
2127 1.1 thorpej wm_tbi_mediainit(sc);
2128 1.1 thorpej } else {
2129 1.199 msaitoh switch (sc->sc_type) {
2130 1.199 msaitoh case WM_T_82575:
2131 1.199 msaitoh case WM_T_82576:
2132 1.199 msaitoh case WM_T_82580:
2133 1.228 msaitoh case WM_T_I350:
2134 1.265 msaitoh case WM_T_I354:
2135 1.247 msaitoh case WM_T_I210:
2136 1.247 msaitoh case WM_T_I211:
2137 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
2138 1.292 msaitoh link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
2139 1.292 msaitoh switch (link_mode) {
2140 1.265 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
2141 1.265 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX\n");
2142 1.292 msaitoh sc->sc_mediatype = WMP_F_SERDES;
2143 1.199 msaitoh break;
2144 1.265 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
2145 1.265 msaitoh if (wm_sgmii_uses_mdio(sc)) {
2146 1.265 msaitoh aprint_verbose_dev(sc->sc_dev,
2147 1.265 msaitoh "SGMII(MDIO)\n");
2148 1.265 msaitoh sc->sc_flags |= WM_F_SGMII;
2149 1.292 msaitoh sc->sc_mediatype = WMP_F_COPPER;
2150 1.265 msaitoh break;
2151 1.265 msaitoh }
2152 1.265 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
2153 1.265 msaitoh /*FALLTHROUGH*/
2154 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
2155 1.295 msaitoh sc->sc_mediatype = wm_sfp_get_media_type(sc);
2156 1.292 msaitoh if (sc->sc_mediatype == WMP_F_UNKNOWN) {
2157 1.292 msaitoh if (link_mode
2158 1.292 msaitoh == CTRL_EXT_LINK_MODE_SGMII) {
2159 1.292 msaitoh sc->sc_mediatype
2160 1.292 msaitoh = WMP_F_COPPER;
2161 1.292 msaitoh sc->sc_flags |= WM_F_SGMII;
2162 1.292 msaitoh } else {
2163 1.292 msaitoh sc->sc_mediatype
2164 1.292 msaitoh = WMP_F_SERDES;
2165 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2166 1.292 msaitoh "SERDES\n");
2167 1.292 msaitoh }
2168 1.292 msaitoh break;
2169 1.292 msaitoh }
2170 1.292 msaitoh if (sc->sc_mediatype == WMP_F_SERDES)
2171 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2172 1.292 msaitoh "SERDES\n");
2173 1.292 msaitoh
2174 1.292 msaitoh /* Change current link mode setting */
2175 1.292 msaitoh reg &= ~CTRL_EXT_LINK_MODE_MASK;
2176 1.292 msaitoh switch (sc->sc_mediatype) {
2177 1.292 msaitoh case WMP_F_COPPER:
2178 1.292 msaitoh reg |= CTRL_EXT_LINK_MODE_SGMII;
2179 1.292 msaitoh break;
2180 1.292 msaitoh case WMP_F_SERDES:
2181 1.292 msaitoh reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
2182 1.292 msaitoh break;
2183 1.292 msaitoh default:
2184 1.292 msaitoh break;
2185 1.292 msaitoh }
2186 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2187 1.199 msaitoh break;
2188 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
2189 1.199 msaitoh default:
2190 1.295 msaitoh aprint_verbose_dev(sc->sc_dev, "Copper\n");
2191 1.292 msaitoh sc->sc_mediatype = WMP_F_COPPER;
2192 1.199 msaitoh break;
2193 1.199 msaitoh }
2194 1.292 msaitoh
2195 1.292 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2196 1.292 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0)
2197 1.292 msaitoh reg |= CTRL_EXT_I2C_ENA;
2198 1.292 msaitoh else
2199 1.292 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2200 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2201 1.292 msaitoh
2202 1.292 msaitoh if (sc->sc_mediatype == WMP_F_COPPER)
2203 1.292 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2204 1.292 msaitoh else
2205 1.292 msaitoh wm_tbi_mediainit(sc);
2206 1.199 msaitoh break;
2207 1.199 msaitoh default:
2208 1.292 msaitoh if (sc->sc_mediatype & WMP_F_FIBER)
2209 1.199 msaitoh aprint_error_dev(sc->sc_dev,
2210 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
2211 1.292 msaitoh sc->sc_mediatype = WMP_F_COPPER;
2212 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2213 1.199 msaitoh }
2214 1.1 thorpej }
2215 1.1 thorpej
2216 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
2217 1.160 christos xname = device_xname(sc->sc_dev);
2218 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
2219 1.1 thorpej ifp->if_softc = sc;
2220 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2221 1.1 thorpej ifp->if_ioctl = wm_ioctl;
2222 1.233 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
2223 1.232 bouyer ifp->if_start = wm_nq_start;
2224 1.232 bouyer else
2225 1.232 bouyer ifp->if_start = wm_start;
2226 1.1 thorpej ifp->if_watchdog = wm_watchdog;
2227 1.1 thorpej ifp->if_init = wm_init;
2228 1.1 thorpej ifp->if_stop = wm_stop;
2229 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
2230 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
2231 1.1 thorpej
2232 1.187 msaitoh /* Check for jumbo frame */
2233 1.187 msaitoh switch (sc->sc_type) {
2234 1.187 msaitoh case WM_T_82573:
2235 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
2236 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &io3);
2237 1.293 msaitoh if ((io3 & NVM_3GIO_3_ASPM_MASK) != 0)
2238 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2239 1.187 msaitoh break;
2240 1.187 msaitoh case WM_T_82571:
2241 1.187 msaitoh case WM_T_82572:
2242 1.187 msaitoh case WM_T_82574:
2243 1.199 msaitoh case WM_T_82575:
2244 1.199 msaitoh case WM_T_82576:
2245 1.199 msaitoh case WM_T_82580:
2246 1.228 msaitoh case WM_T_I350:
2247 1.265 msaitoh case WM_T_I354: /* XXXX ok? */
2248 1.247 msaitoh case WM_T_I210:
2249 1.247 msaitoh case WM_T_I211:
2250 1.187 msaitoh case WM_T_80003:
2251 1.187 msaitoh case WM_T_ICH9:
2252 1.187 msaitoh case WM_T_ICH10:
2253 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
2254 1.249 msaitoh case WM_T_PCH_LPT:
2255 1.187 msaitoh /* XXX limited to 9234 */
2256 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2257 1.187 msaitoh break;
2258 1.190 msaitoh case WM_T_PCH:
2259 1.190 msaitoh /* XXX limited to 4096 */
2260 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2261 1.190 msaitoh break;
2262 1.187 msaitoh case WM_T_82542_2_0:
2263 1.187 msaitoh case WM_T_82542_2_1:
2264 1.187 msaitoh case WM_T_82583:
2265 1.187 msaitoh case WM_T_ICH8:
2266 1.187 msaitoh /* No support for jumbo frame */
2267 1.187 msaitoh break;
2268 1.187 msaitoh default:
2269 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
2270 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2271 1.187 msaitoh break;
2272 1.187 msaitoh }
2273 1.41 tls
2274 1.281 msaitoh /* If we're a i82543 or greater, we can support VLANs. */
2275 1.233 msaitoh if (sc->sc_type >= WM_T_82543)
2276 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
2277 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
2278 1.1 thorpej
2279 1.1 thorpej /*
2280 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
2281 1.11 thorpej * on i82543 and later.
2282 1.1 thorpej */
2283 1.130 yamt if (sc->sc_type >= WM_T_82543) {
2284 1.1 thorpej ifp->if_capabilities |=
2285 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
2286 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
2287 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
2288 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
2289 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
2290 1.130 yamt }
2291 1.130 yamt
2292 1.130 yamt /*
2293 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
2294 1.130 yamt *
2295 1.130 yamt * 82541GI (8086:1076) ... no
2296 1.130 yamt * 82572EI (8086:10b9) ... yes
2297 1.130 yamt */
2298 1.130 yamt if (sc->sc_type >= WM_T_82571) {
2299 1.130 yamt ifp->if_capabilities |=
2300 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
2301 1.130 yamt }
2302 1.1 thorpej
2303 1.198 msaitoh /*
2304 1.99 matt * If we're a i82544 or greater (except i82547), we can do
2305 1.99 matt * TCP segmentation offload.
2306 1.99 matt */
2307 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
2308 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
2309 1.131 yamt }
2310 1.131 yamt
2311 1.131 yamt if (sc->sc_type >= WM_T_82571) {
2312 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
2313 1.131 yamt }
2314 1.99 matt
2315 1.272 ozaki #ifdef WM_MPSAFE
2316 1.283 ozaki sc->sc_tx_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2317 1.283 ozaki sc->sc_rx_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2318 1.272 ozaki #else
2319 1.283 ozaki sc->sc_tx_lock = NULL;
2320 1.283 ozaki sc->sc_rx_lock = NULL;
2321 1.272 ozaki #endif
2322 1.272 ozaki
2323 1.281 msaitoh /* Attach the interface. */
2324 1.1 thorpej if_attach(ifp);
2325 1.1 thorpej ether_ifattach(ifp, enaddr);
2326 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
2327 1.289 tls rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
2328 1.289 tls RND_FLAG_DEFAULT);
2329 1.1 thorpej
2330 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2331 1.1 thorpej /* Attach event counters. */
2332 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
2333 1.160 christos NULL, xname, "txsstall");
2334 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
2335 1.160 christos NULL, xname, "txdstall");
2336 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
2337 1.160 christos NULL, xname, "txfifo_stall");
2338 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
2339 1.160 christos NULL, xname, "txdw");
2340 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
2341 1.160 christos NULL, xname, "txqe");
2342 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
2343 1.160 christos NULL, xname, "rxintr");
2344 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
2345 1.160 christos NULL, xname, "linkintr");
2346 1.1 thorpej
2347 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
2348 1.160 christos NULL, xname, "rxipsum");
2349 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
2350 1.160 christos NULL, xname, "rxtusum");
2351 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
2352 1.160 christos NULL, xname, "txipsum");
2353 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
2354 1.160 christos NULL, xname, "txtusum");
2355 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
2356 1.160 christos NULL, xname, "txtusum6");
2357 1.1 thorpej
2358 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
2359 1.160 christos NULL, xname, "txtso");
2360 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
2361 1.160 christos NULL, xname, "txtso6");
2362 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
2363 1.160 christos NULL, xname, "txtsopain");
2364 1.99 matt
2365 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
2366 1.267 christos snprintf(wm_txseg_evcnt_names[i],
2367 1.267 christos sizeof(wm_txseg_evcnt_names[i]), "txseg%d", i);
2368 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
2369 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
2370 1.75 thorpej }
2371 1.2 thorpej
2372 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
2373 1.160 christos NULL, xname, "txdrop");
2374 1.1 thorpej
2375 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
2376 1.160 christos NULL, xname, "tu");
2377 1.71 thorpej
2378 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2379 1.160 christos NULL, xname, "tx_xoff");
2380 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2381 1.160 christos NULL, xname, "tx_xon");
2382 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2383 1.160 christos NULL, xname, "rx_xoff");
2384 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2385 1.160 christos NULL, xname, "rx_xon");
2386 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2387 1.160 christos NULL, xname, "rx_macctl");
2388 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2389 1.1 thorpej
2390 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2391 1.180 tsutsui pmf_class_network_register(self, ifp);
2392 1.180 tsutsui else
2393 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2394 1.123 jmcneill
2395 1.290 msaitoh sc->sc_flags |= WM_F_ATTACHED;
2396 1.1 thorpej return;
2397 1.1 thorpej
2398 1.1 thorpej /*
2399 1.1 thorpej * Free any resources we've allocated during the failed attach
2400 1.1 thorpej * attempt. Do this in reverse order and fall through.
2401 1.1 thorpej */
2402 1.1 thorpej fail_5:
2403 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2404 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2405 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2406 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
2407 1.1 thorpej }
2408 1.1 thorpej fail_4:
2409 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2410 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
2411 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
2412 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
2413 1.1 thorpej }
2414 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2415 1.1 thorpej fail_3:
2416 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2417 1.1 thorpej fail_2:
2418 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2419 1.201 msaitoh sc->sc_cd_size);
2420 1.1 thorpej fail_1:
2421 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2422 1.1 thorpej fail_0:
2423 1.1 thorpej return;
2424 1.1 thorpej }
2425 1.1 thorpej
2426 1.280 msaitoh /* The detach function (ca_detach) */
2427 1.201 msaitoh static int
2428 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2429 1.201 msaitoh {
2430 1.201 msaitoh struct wm_softc *sc = device_private(self);
2431 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2432 1.272 ozaki int i;
2433 1.272 ozaki #ifndef WM_MPSAFE
2434 1.272 ozaki int s;
2435 1.290 msaitoh #endif
2436 1.201 msaitoh
2437 1.290 msaitoh if ((sc->sc_flags & WM_F_ATTACHED) == 0)
2438 1.290 msaitoh return 0;
2439 1.290 msaitoh
2440 1.290 msaitoh #ifndef WM_MPSAFE
2441 1.201 msaitoh s = splnet();
2442 1.272 ozaki #endif
2443 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2444 1.201 msaitoh wm_stop(ifp, 1);
2445 1.272 ozaki
2446 1.272 ozaki #ifndef WM_MPSAFE
2447 1.201 msaitoh splx(s);
2448 1.272 ozaki #endif
2449 1.201 msaitoh
2450 1.201 msaitoh pmf_device_deregister(self);
2451 1.201 msaitoh
2452 1.201 msaitoh /* Tell the firmware about the release */
2453 1.283 ozaki WM_BOTH_LOCK(sc);
2454 1.201 msaitoh wm_release_manageability(sc);
2455 1.212 jakllsch wm_release_hw_control(sc);
2456 1.283 ozaki WM_BOTH_UNLOCK(sc);
2457 1.201 msaitoh
2458 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2459 1.201 msaitoh
2460 1.201 msaitoh /* Delete all remaining media. */
2461 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2462 1.201 msaitoh
2463 1.201 msaitoh ether_ifdetach(ifp);
2464 1.201 msaitoh if_detach(ifp);
2465 1.201 msaitoh
2466 1.201 msaitoh
2467 1.246 christos /* Unload RX dmamaps and free mbufs */
2468 1.283 ozaki WM_RX_LOCK(sc);
2469 1.201 msaitoh wm_rxdrain(sc);
2470 1.283 ozaki WM_RX_UNLOCK(sc);
2471 1.272 ozaki /* Must unlock here */
2472 1.201 msaitoh
2473 1.201 msaitoh /* Free dmamap. It's the same as the end of the wm_attach() function */
2474 1.201 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
2475 1.201 msaitoh if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
2476 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2477 1.201 msaitoh sc->sc_rxsoft[i].rxs_dmamap);
2478 1.201 msaitoh }
2479 1.201 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
2480 1.201 msaitoh if (sc->sc_txsoft[i].txs_dmamap != NULL)
2481 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat,
2482 1.201 msaitoh sc->sc_txsoft[i].txs_dmamap);
2483 1.201 msaitoh }
2484 1.201 msaitoh bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2485 1.201 msaitoh bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2486 1.201 msaitoh bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2487 1.201 msaitoh sc->sc_cd_size);
2488 1.201 msaitoh bus_dmamem_free(sc->sc_dmat, &sc->sc_cd_seg, sc->sc_cd_rseg);
2489 1.201 msaitoh
2490 1.201 msaitoh /* Disestablish the interrupt handler */
2491 1.201 msaitoh if (sc->sc_ih != NULL) {
2492 1.201 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
2493 1.201 msaitoh sc->sc_ih = NULL;
2494 1.201 msaitoh }
2495 1.201 msaitoh
2496 1.212 jakllsch /* Unmap the registers */
2497 1.201 msaitoh if (sc->sc_ss) {
2498 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2499 1.201 msaitoh sc->sc_ss = 0;
2500 1.201 msaitoh }
2501 1.201 msaitoh
2502 1.212 jakllsch if (sc->sc_ios) {
2503 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2504 1.212 jakllsch sc->sc_ios = 0;
2505 1.212 jakllsch }
2506 1.201 msaitoh
2507 1.283 ozaki if (sc->sc_tx_lock)
2508 1.283 ozaki mutex_obj_free(sc->sc_tx_lock);
2509 1.283 ozaki if (sc->sc_rx_lock)
2510 1.283 ozaki mutex_obj_free(sc->sc_rx_lock);
2511 1.272 ozaki
2512 1.201 msaitoh return 0;
2513 1.201 msaitoh }
2514 1.201 msaitoh
2515 1.281 msaitoh static bool
2516 1.281 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
2517 1.281 msaitoh {
2518 1.281 msaitoh struct wm_softc *sc = device_private(self);
2519 1.281 msaitoh
2520 1.281 msaitoh wm_release_manageability(sc);
2521 1.281 msaitoh wm_release_hw_control(sc);
2522 1.281 msaitoh #ifdef WM_WOL
2523 1.281 msaitoh wm_enable_wakeup(sc);
2524 1.281 msaitoh #endif
2525 1.281 msaitoh
2526 1.281 msaitoh return true;
2527 1.281 msaitoh }
2528 1.281 msaitoh
2529 1.281 msaitoh static bool
2530 1.281 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
2531 1.281 msaitoh {
2532 1.281 msaitoh struct wm_softc *sc = device_private(self);
2533 1.281 msaitoh
2534 1.281 msaitoh wm_init_manageability(sc);
2535 1.281 msaitoh
2536 1.281 msaitoh return true;
2537 1.281 msaitoh }
2538 1.281 msaitoh
2539 1.1 thorpej /*
2540 1.281 msaitoh * wm_watchdog: [ifnet interface function]
2541 1.1 thorpej *
2542 1.281 msaitoh * Watchdog timer handler.
2543 1.1 thorpej */
2544 1.281 msaitoh static void
2545 1.281 msaitoh wm_watchdog(struct ifnet *ifp)
2546 1.1 thorpej {
2547 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2548 1.1 thorpej
2549 1.1 thorpej /*
2550 1.281 msaitoh * Since we're using delayed interrupts, sweep up
2551 1.281 msaitoh * before we report an error.
2552 1.1 thorpej */
2553 1.283 ozaki WM_TX_LOCK(sc);
2554 1.281 msaitoh wm_txintr(sc);
2555 1.283 ozaki WM_TX_UNLOCK(sc);
2556 1.281 msaitoh
2557 1.281 msaitoh if (sc->sc_txfree != WM_NTXDESC(sc)) {
2558 1.281 msaitoh #ifdef WM_DEBUG
2559 1.281 msaitoh int i, j;
2560 1.281 msaitoh struct wm_txsoft *txs;
2561 1.281 msaitoh #endif
2562 1.281 msaitoh log(LOG_ERR,
2563 1.281 msaitoh "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2564 1.281 msaitoh device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
2565 1.281 msaitoh sc->sc_txnext);
2566 1.281 msaitoh ifp->if_oerrors++;
2567 1.281 msaitoh #ifdef WM_DEBUG
2568 1.281 msaitoh for (i = sc->sc_txsdirty; i != sc->sc_txsnext ;
2569 1.281 msaitoh i = WM_NEXTTXS(sc, i)) {
2570 1.281 msaitoh txs = &sc->sc_txsoft[i];
2571 1.281 msaitoh printf("txs %d tx %d -> %d\n",
2572 1.281 msaitoh i, txs->txs_firstdesc, txs->txs_lastdesc);
2573 1.281 msaitoh for (j = txs->txs_firstdesc; ;
2574 1.281 msaitoh j = WM_NEXTTX(sc, j)) {
2575 1.281 msaitoh printf("\tdesc %d: 0x%" PRIx64 "\n", j,
2576 1.281 msaitoh sc->sc_nq_txdescs[j].nqtx_data.nqtxd_addr);
2577 1.281 msaitoh printf("\t %#08x%08x\n",
2578 1.281 msaitoh sc->sc_nq_txdescs[j].nqtx_data.nqtxd_fields,
2579 1.281 msaitoh sc->sc_nq_txdescs[j].nqtx_data.nqtxd_cmdlen);
2580 1.281 msaitoh if (j == txs->txs_lastdesc)
2581 1.281 msaitoh break;
2582 1.281 msaitoh }
2583 1.281 msaitoh }
2584 1.281 msaitoh #endif
2585 1.281 msaitoh /* Reset the interface. */
2586 1.281 msaitoh (void) wm_init(ifp);
2587 1.281 msaitoh }
2588 1.281 msaitoh
2589 1.281 msaitoh /* Try to get more packets going. */
2590 1.281 msaitoh ifp->if_start(ifp);
2591 1.281 msaitoh }
2592 1.1 thorpej
2593 1.281 msaitoh /*
2594 1.281 msaitoh * wm_tick:
2595 1.281 msaitoh *
2596 1.281 msaitoh * One second timer, used to check link status, sweep up
2597 1.281 msaitoh * completed transmit jobs, etc.
2598 1.281 msaitoh */
2599 1.281 msaitoh static void
2600 1.281 msaitoh wm_tick(void *arg)
2601 1.281 msaitoh {
2602 1.281 msaitoh struct wm_softc *sc = arg;
2603 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2604 1.281 msaitoh #ifndef WM_MPSAFE
2605 1.281 msaitoh int s;
2606 1.281 msaitoh
2607 1.281 msaitoh s = splnet();
2608 1.281 msaitoh #endif
2609 1.35 thorpej
2610 1.283 ozaki WM_TX_LOCK(sc);
2611 1.13 thorpej
2612 1.281 msaitoh if (sc->sc_stopping)
2613 1.281 msaitoh goto out;
2614 1.1 thorpej
2615 1.281 msaitoh if (sc->sc_type >= WM_T_82542_2_1) {
2616 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
2617 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
2618 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
2619 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
2620 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
2621 1.107 yamt }
2622 1.1 thorpej
2623 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
2624 1.281 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
2625 1.281 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
2626 1.281 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
2627 1.281 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
2628 1.281 msaitoh + CSR_READ(sc, WMREG_RXERRC)
2629 1.281 msaitoh + CSR_READ(sc, WMREG_SEC)
2630 1.281 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
2631 1.281 msaitoh + CSR_READ(sc, WMREG_RLEC);
2632 1.281 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
2633 1.98 thorpej
2634 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
2635 1.281 msaitoh mii_tick(&sc->sc_mii);
2636 1.281 msaitoh else
2637 1.281 msaitoh wm_tbi_check_link(sc);
2638 1.131 yamt
2639 1.281 msaitoh out:
2640 1.283 ozaki WM_TX_UNLOCK(sc);
2641 1.281 msaitoh #ifndef WM_MPSAFE
2642 1.281 msaitoh splx(s);
2643 1.281 msaitoh #endif
2644 1.99 matt
2645 1.281 msaitoh if (!sc->sc_stopping)
2646 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2647 1.281 msaitoh }
2648 1.99 matt
2649 1.281 msaitoh static int
2650 1.281 msaitoh wm_ifflags_cb(struct ethercom *ec)
2651 1.281 msaitoh {
2652 1.281 msaitoh struct ifnet *ifp = &ec->ec_if;
2653 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2654 1.281 msaitoh int change = ifp->if_flags ^ sc->sc_if_flags;
2655 1.281 msaitoh int rc = 0;
2656 1.99 matt
2657 1.283 ozaki WM_BOTH_LOCK(sc);
2658 1.99 matt
2659 1.281 msaitoh if (change != 0)
2660 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
2661 1.99 matt
2662 1.281 msaitoh if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0) {
2663 1.281 msaitoh rc = ENETRESET;
2664 1.281 msaitoh goto out;
2665 1.281 msaitoh }
2666 1.99 matt
2667 1.281 msaitoh if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2668 1.281 msaitoh wm_set_filter(sc);
2669 1.131 yamt
2670 1.281 msaitoh wm_set_vlan(sc);
2671 1.131 yamt
2672 1.281 msaitoh out:
2673 1.283 ozaki WM_BOTH_UNLOCK(sc);
2674 1.99 matt
2675 1.281 msaitoh return rc;
2676 1.75 thorpej }
2677 1.75 thorpej
2678 1.1 thorpej /*
2679 1.281 msaitoh * wm_ioctl: [ifnet interface function]
2680 1.78 thorpej *
2681 1.281 msaitoh * Handle control requests from the operator.
2682 1.78 thorpej */
2683 1.281 msaitoh static int
2684 1.281 msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2685 1.78 thorpej {
2686 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2687 1.281 msaitoh struct ifreq *ifr = (struct ifreq *) data;
2688 1.281 msaitoh struct ifaddr *ifa = (struct ifaddr *)data;
2689 1.281 msaitoh struct sockaddr_dl *sdl;
2690 1.281 msaitoh int s, error;
2691 1.281 msaitoh
2692 1.272 ozaki #ifndef WM_MPSAFE
2693 1.78 thorpej s = splnet();
2694 1.272 ozaki #endif
2695 1.281 msaitoh switch (cmd) {
2696 1.281 msaitoh case SIOCSIFMEDIA:
2697 1.281 msaitoh case SIOCGIFMEDIA:
2698 1.303 ozaki WM_BOTH_LOCK(sc);
2699 1.281 msaitoh /* Flow control requires full-duplex mode. */
2700 1.281 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2701 1.281 msaitoh (ifr->ifr_media & IFM_FDX) == 0)
2702 1.281 msaitoh ifr->ifr_media &= ~IFM_ETH_FMASK;
2703 1.281 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2704 1.281 msaitoh if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2705 1.281 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
2706 1.281 msaitoh ifr->ifr_media |=
2707 1.281 msaitoh IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2708 1.281 msaitoh }
2709 1.281 msaitoh sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2710 1.281 msaitoh }
2711 1.302 ozaki WM_BOTH_UNLOCK(sc);
2712 1.302 ozaki #ifdef WM_MPSAFE
2713 1.302 ozaki s = splnet();
2714 1.302 ozaki #endif
2715 1.281 msaitoh error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2716 1.302 ozaki #ifdef WM_MPSAFE
2717 1.302 ozaki splx(s);
2718 1.302 ozaki #endif
2719 1.281 msaitoh break;
2720 1.281 msaitoh case SIOCINITIFADDR:
2721 1.303 ozaki WM_BOTH_LOCK(sc);
2722 1.281 msaitoh if (ifa->ifa_addr->sa_family == AF_LINK) {
2723 1.281 msaitoh sdl = satosdl(ifp->if_dl->ifa_addr);
2724 1.281 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2725 1.281 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2726 1.281 msaitoh /* unicast address is first multicast entry */
2727 1.281 msaitoh wm_set_filter(sc);
2728 1.281 msaitoh error = 0;
2729 1.303 ozaki WM_BOTH_UNLOCK(sc);
2730 1.281 msaitoh break;
2731 1.281 msaitoh }
2732 1.303 ozaki WM_BOTH_UNLOCK(sc);
2733 1.281 msaitoh /*FALLTHROUGH*/
2734 1.281 msaitoh default:
2735 1.281 msaitoh #ifdef WM_MPSAFE
2736 1.281 msaitoh s = splnet();
2737 1.281 msaitoh #endif
2738 1.281 msaitoh /* It may call wm_start, so unlock here */
2739 1.281 msaitoh error = ether_ioctl(ifp, cmd, data);
2740 1.281 msaitoh #ifdef WM_MPSAFE
2741 1.281 msaitoh splx(s);
2742 1.281 msaitoh #endif
2743 1.281 msaitoh if (error != ENETRESET)
2744 1.281 msaitoh break;
2745 1.78 thorpej
2746 1.281 msaitoh error = 0;
2747 1.78 thorpej
2748 1.281 msaitoh if (cmd == SIOCSIFCAP) {
2749 1.281 msaitoh error = (*ifp->if_init)(ifp);
2750 1.281 msaitoh } else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2751 1.281 msaitoh ;
2752 1.281 msaitoh else if (ifp->if_flags & IFF_RUNNING) {
2753 1.78 thorpej /*
2754 1.281 msaitoh * Multicast list has changed; set the hardware filter
2755 1.281 msaitoh * accordingly.
2756 1.78 thorpej */
2757 1.303 ozaki WM_BOTH_LOCK(sc);
2758 1.281 msaitoh wm_set_filter(sc);
2759 1.303 ozaki WM_BOTH_UNLOCK(sc);
2760 1.78 thorpej }
2761 1.281 msaitoh break;
2762 1.78 thorpej }
2763 1.78 thorpej
2764 1.281 msaitoh /* Try to get more packets going. */
2765 1.281 msaitoh ifp->if_start(ifp);
2766 1.281 msaitoh
2767 1.272 ozaki #ifndef WM_MPSAFE
2768 1.78 thorpej splx(s);
2769 1.272 ozaki #endif
2770 1.281 msaitoh return error;
2771 1.78 thorpej }
2772 1.78 thorpej
2773 1.281 msaitoh /* MAC address related */
2774 1.281 msaitoh
2775 1.306 msaitoh /*
2776 1.306 msaitoh * Get the offset of MAC address and return it.
2777 1.306 msaitoh * If error occured, use offset 0.
2778 1.306 msaitoh */
2779 1.306 msaitoh static uint16_t
2780 1.281 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
2781 1.221 msaitoh {
2782 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
2783 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
2784 1.281 msaitoh
2785 1.281 msaitoh /* Try to read alternative MAC address pointer */
2786 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
2787 1.306 msaitoh return 0;
2788 1.221 msaitoh
2789 1.306 msaitoh /* Check pointer if it's valid or not. */
2790 1.306 msaitoh if ((offset == 0x0000) || (offset == 0xffff))
2791 1.306 msaitoh return 0;
2792 1.221 msaitoh
2793 1.306 msaitoh offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
2794 1.281 msaitoh /*
2795 1.281 msaitoh * Check whether alternative MAC address is valid or not.
2796 1.281 msaitoh * Some cards have non 0xffff pointer but those don't use
2797 1.281 msaitoh * alternative MAC address in reality.
2798 1.281 msaitoh *
2799 1.281 msaitoh * Check whether the broadcast bit is set or not.
2800 1.281 msaitoh */
2801 1.281 msaitoh if (wm_nvm_read(sc, offset, 1, myea) == 0)
2802 1.281 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
2803 1.306 msaitoh return offset; /* Found */
2804 1.221 msaitoh
2805 1.306 msaitoh /* Not found */
2806 1.306 msaitoh return 0;
2807 1.221 msaitoh }
2808 1.221 msaitoh
2809 1.78 thorpej static int
2810 1.281 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
2811 1.78 thorpej {
2812 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
2813 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
2814 1.281 msaitoh int do_invert = 0;
2815 1.78 thorpej
2816 1.281 msaitoh switch (sc->sc_type) {
2817 1.281 msaitoh case WM_T_82580:
2818 1.281 msaitoh case WM_T_I350:
2819 1.281 msaitoh case WM_T_I354:
2820 1.307 msaitoh /* EEPROM Top Level Partitioning */
2821 1.307 msaitoh offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
2822 1.281 msaitoh break;
2823 1.281 msaitoh case WM_T_82571:
2824 1.281 msaitoh case WM_T_82575:
2825 1.281 msaitoh case WM_T_82576:
2826 1.281 msaitoh case WM_T_80003:
2827 1.281 msaitoh case WM_T_I210:
2828 1.281 msaitoh case WM_T_I211:
2829 1.306 msaitoh offset = wm_check_alt_mac_addr(sc);
2830 1.306 msaitoh if (offset == 0)
2831 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
2832 1.281 msaitoh do_invert = 1;
2833 1.281 msaitoh break;
2834 1.281 msaitoh default:
2835 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
2836 1.281 msaitoh do_invert = 1;
2837 1.281 msaitoh break;
2838 1.281 msaitoh }
2839 1.78 thorpej
2840 1.281 msaitoh if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]),
2841 1.306 msaitoh myea) != 0)
2842 1.281 msaitoh goto bad;
2843 1.78 thorpej
2844 1.281 msaitoh enaddr[0] = myea[0] & 0xff;
2845 1.281 msaitoh enaddr[1] = myea[0] >> 8;
2846 1.281 msaitoh enaddr[2] = myea[1] & 0xff;
2847 1.281 msaitoh enaddr[3] = myea[1] >> 8;
2848 1.281 msaitoh enaddr[4] = myea[2] & 0xff;
2849 1.281 msaitoh enaddr[5] = myea[2] >> 8;
2850 1.78 thorpej
2851 1.281 msaitoh /*
2852 1.281 msaitoh * Toggle the LSB of the MAC address on the second port
2853 1.281 msaitoh * of some dual port cards.
2854 1.281 msaitoh */
2855 1.281 msaitoh if (do_invert != 0)
2856 1.281 msaitoh enaddr[5] ^= 1;
2857 1.78 thorpej
2858 1.194 msaitoh return 0;
2859 1.281 msaitoh
2860 1.281 msaitoh bad:
2861 1.281 msaitoh return -1;
2862 1.78 thorpej }
2863 1.78 thorpej
2864 1.78 thorpej /*
2865 1.281 msaitoh * wm_set_ral:
2866 1.1 thorpej *
2867 1.281 msaitoh * Set an entery in the receive address list.
2868 1.1 thorpej */
2869 1.47 thorpej static void
2870 1.281 msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
2871 1.281 msaitoh {
2872 1.281 msaitoh uint32_t ral_lo, ral_hi;
2873 1.281 msaitoh
2874 1.281 msaitoh if (enaddr != NULL) {
2875 1.281 msaitoh ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
2876 1.281 msaitoh (enaddr[3] << 24);
2877 1.281 msaitoh ral_hi = enaddr[4] | (enaddr[5] << 8);
2878 1.281 msaitoh ral_hi |= RAL_AV;
2879 1.281 msaitoh } else {
2880 1.281 msaitoh ral_lo = 0;
2881 1.281 msaitoh ral_hi = 0;
2882 1.281 msaitoh }
2883 1.281 msaitoh
2884 1.281 msaitoh if (sc->sc_type >= WM_T_82544) {
2885 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
2886 1.281 msaitoh ral_lo);
2887 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
2888 1.281 msaitoh ral_hi);
2889 1.281 msaitoh } else {
2890 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
2891 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
2892 1.281 msaitoh }
2893 1.281 msaitoh }
2894 1.281 msaitoh
2895 1.281 msaitoh /*
2896 1.281 msaitoh * wm_mchash:
2897 1.281 msaitoh *
2898 1.281 msaitoh * Compute the hash of the multicast address for the 4096-bit
2899 1.281 msaitoh * multicast filter.
2900 1.281 msaitoh */
2901 1.281 msaitoh static uint32_t
2902 1.281 msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
2903 1.1 thorpej {
2904 1.281 msaitoh static const int lo_shift[4] = { 4, 3, 2, 0 };
2905 1.281 msaitoh static const int hi_shift[4] = { 4, 5, 6, 8 };
2906 1.281 msaitoh static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
2907 1.281 msaitoh static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
2908 1.281 msaitoh uint32_t hash;
2909 1.281 msaitoh
2910 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
2911 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
2912 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
2913 1.281 msaitoh hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
2914 1.281 msaitoh (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
2915 1.281 msaitoh return (hash & 0x3ff);
2916 1.281 msaitoh }
2917 1.281 msaitoh hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
2918 1.281 msaitoh (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
2919 1.272 ozaki
2920 1.281 msaitoh return (hash & 0xfff);
2921 1.272 ozaki }
2922 1.272 ozaki
2923 1.281 msaitoh /*
2924 1.281 msaitoh * wm_set_filter:
2925 1.281 msaitoh *
2926 1.281 msaitoh * Set up the receive filter.
2927 1.281 msaitoh */
2928 1.272 ozaki static void
2929 1.281 msaitoh wm_set_filter(struct wm_softc *sc)
2930 1.272 ozaki {
2931 1.281 msaitoh struct ethercom *ec = &sc->sc_ethercom;
2932 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2933 1.281 msaitoh struct ether_multi *enm;
2934 1.281 msaitoh struct ether_multistep step;
2935 1.281 msaitoh bus_addr_t mta_reg;
2936 1.281 msaitoh uint32_t hash, reg, bit;
2937 1.281 msaitoh int i, size;
2938 1.281 msaitoh
2939 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
2940 1.281 msaitoh mta_reg = WMREG_CORDOVA_MTA;
2941 1.281 msaitoh else
2942 1.281 msaitoh mta_reg = WMREG_MTA;
2943 1.1 thorpej
2944 1.281 msaitoh sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
2945 1.272 ozaki
2946 1.281 msaitoh if (ifp->if_flags & IFF_BROADCAST)
2947 1.281 msaitoh sc->sc_rctl |= RCTL_BAM;
2948 1.281 msaitoh if (ifp->if_flags & IFF_PROMISC) {
2949 1.281 msaitoh sc->sc_rctl |= RCTL_UPE;
2950 1.281 msaitoh goto allmulti;
2951 1.281 msaitoh }
2952 1.1 thorpej
2953 1.1 thorpej /*
2954 1.281 msaitoh * Set the station address in the first RAL slot, and
2955 1.281 msaitoh * clear the remaining slots.
2956 1.1 thorpej */
2957 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
2958 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8 -1;
2959 1.281 msaitoh else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
2960 1.281 msaitoh || (sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
2961 1.281 msaitoh || (sc->sc_type == WM_T_PCH_LPT))
2962 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8;
2963 1.281 msaitoh else if (sc->sc_type == WM_T_82575)
2964 1.281 msaitoh size = WM_RAL_TABSIZE_82575;
2965 1.281 msaitoh else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
2966 1.281 msaitoh size = WM_RAL_TABSIZE_82576;
2967 1.281 msaitoh else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
2968 1.281 msaitoh size = WM_RAL_TABSIZE_I350;
2969 1.281 msaitoh else
2970 1.281 msaitoh size = WM_RAL_TABSIZE;
2971 1.281 msaitoh wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
2972 1.281 msaitoh for (i = 1; i < size; i++)
2973 1.281 msaitoh wm_set_ral(sc, NULL, i);
2974 1.1 thorpej
2975 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
2976 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
2977 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
2978 1.281 msaitoh size = WM_ICH8_MC_TABSIZE;
2979 1.281 msaitoh else
2980 1.281 msaitoh size = WM_MC_TABSIZE;
2981 1.281 msaitoh /* Clear out the multicast table. */
2982 1.281 msaitoh for (i = 0; i < size; i++)
2983 1.281 msaitoh CSR_WRITE(sc, mta_reg + (i << 2), 0);
2984 1.1 thorpej
2985 1.281 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
2986 1.281 msaitoh while (enm != NULL) {
2987 1.281 msaitoh if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2988 1.281 msaitoh /*
2989 1.281 msaitoh * We must listen to a range of multicast addresses.
2990 1.281 msaitoh * For now, just accept all multicasts, rather than
2991 1.281 msaitoh * trying to set only those filter bits needed to match
2992 1.281 msaitoh * the range. (At this time, the only use of address
2993 1.281 msaitoh * ranges is for IP multicast routing, for which the
2994 1.281 msaitoh * range is big enough to require all bits set.)
2995 1.281 msaitoh */
2996 1.281 msaitoh goto allmulti;
2997 1.1 thorpej }
2998 1.1 thorpej
2999 1.281 msaitoh hash = wm_mchash(sc, enm->enm_addrlo);
3000 1.272 ozaki
3001 1.281 msaitoh reg = (hash >> 5);
3002 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3003 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3004 1.281 msaitoh || (sc->sc_type == WM_T_PCH2)
3005 1.281 msaitoh || (sc->sc_type == WM_T_PCH_LPT))
3006 1.281 msaitoh reg &= 0x1f;
3007 1.281 msaitoh else
3008 1.281 msaitoh reg &= 0x7f;
3009 1.281 msaitoh bit = hash & 0x1f;
3010 1.272 ozaki
3011 1.281 msaitoh hash = CSR_READ(sc, mta_reg + (reg << 2));
3012 1.281 msaitoh hash |= 1U << bit;
3013 1.1 thorpej
3014 1.281 msaitoh /* XXX Hardware bug?? */
3015 1.281 msaitoh if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
3016 1.281 msaitoh bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3017 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3018 1.281 msaitoh CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3019 1.281 msaitoh } else
3020 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3021 1.99 matt
3022 1.281 msaitoh ETHER_NEXT_MULTI(step, enm);
3023 1.281 msaitoh }
3024 1.99 matt
3025 1.281 msaitoh ifp->if_flags &= ~IFF_ALLMULTI;
3026 1.281 msaitoh goto setit;
3027 1.1 thorpej
3028 1.281 msaitoh allmulti:
3029 1.281 msaitoh ifp->if_flags |= IFF_ALLMULTI;
3030 1.281 msaitoh sc->sc_rctl |= RCTL_MPE;
3031 1.80 thorpej
3032 1.281 msaitoh setit:
3033 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3034 1.281 msaitoh }
3035 1.1 thorpej
3036 1.281 msaitoh /* Reset and init related */
3037 1.78 thorpej
3038 1.281 msaitoh static void
3039 1.281 msaitoh wm_set_vlan(struct wm_softc *sc)
3040 1.281 msaitoh {
3041 1.281 msaitoh /* Deal with VLAN enables. */
3042 1.281 msaitoh if (VLAN_ATTACHED(&sc->sc_ethercom))
3043 1.281 msaitoh sc->sc_ctrl |= CTRL_VME;
3044 1.281 msaitoh else
3045 1.281 msaitoh sc->sc_ctrl &= ~CTRL_VME;
3046 1.1 thorpej
3047 1.281 msaitoh /* Write the control registers. */
3048 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3049 1.281 msaitoh }
3050 1.1 thorpej
3051 1.281 msaitoh static void
3052 1.281 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
3053 1.281 msaitoh {
3054 1.281 msaitoh uint32_t gcr;
3055 1.281 msaitoh pcireg_t ctrl2;
3056 1.1 thorpej
3057 1.281 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
3058 1.4 thorpej
3059 1.281 msaitoh /* Only take action if timeout value is defaulted to 0 */
3060 1.281 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
3061 1.281 msaitoh goto out;
3062 1.1 thorpej
3063 1.281 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
3064 1.281 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
3065 1.281 msaitoh goto out;
3066 1.281 msaitoh }
3067 1.6 thorpej
3068 1.281 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3069 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2);
3070 1.281 msaitoh ctrl2 |= WM_PCIE_DCSR2_16MS;
3071 1.281 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3072 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
3073 1.81 thorpej
3074 1.281 msaitoh out:
3075 1.281 msaitoh /* Disable completion timeout resend */
3076 1.281 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
3077 1.80 thorpej
3078 1.281 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
3079 1.281 msaitoh }
3080 1.99 matt
3081 1.281 msaitoh void
3082 1.281 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
3083 1.281 msaitoh {
3084 1.281 msaitoh int i;
3085 1.1 thorpej
3086 1.281 msaitoh /* wait for eeprom to reload */
3087 1.281 msaitoh switch (sc->sc_type) {
3088 1.281 msaitoh case WM_T_82571:
3089 1.281 msaitoh case WM_T_82572:
3090 1.281 msaitoh case WM_T_82573:
3091 1.281 msaitoh case WM_T_82574:
3092 1.281 msaitoh case WM_T_82583:
3093 1.281 msaitoh case WM_T_82575:
3094 1.281 msaitoh case WM_T_82576:
3095 1.281 msaitoh case WM_T_82580:
3096 1.281 msaitoh case WM_T_I350:
3097 1.281 msaitoh case WM_T_I354:
3098 1.281 msaitoh case WM_T_I210:
3099 1.281 msaitoh case WM_T_I211:
3100 1.281 msaitoh case WM_T_80003:
3101 1.281 msaitoh case WM_T_ICH8:
3102 1.281 msaitoh case WM_T_ICH9:
3103 1.281 msaitoh for (i = 0; i < 10; i++) {
3104 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
3105 1.281 msaitoh break;
3106 1.281 msaitoh delay(1000);
3107 1.1 thorpej }
3108 1.281 msaitoh if (i == 10) {
3109 1.281 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
3110 1.281 msaitoh "complete\n", device_xname(sc->sc_dev));
3111 1.281 msaitoh }
3112 1.281 msaitoh break;
3113 1.281 msaitoh default:
3114 1.281 msaitoh break;
3115 1.281 msaitoh }
3116 1.281 msaitoh }
3117 1.59 christos
3118 1.281 msaitoh void
3119 1.281 msaitoh wm_lan_init_done(struct wm_softc *sc)
3120 1.281 msaitoh {
3121 1.281 msaitoh uint32_t reg = 0;
3122 1.281 msaitoh int i;
3123 1.1 thorpej
3124 1.281 msaitoh /* wait for eeprom to reload */
3125 1.281 msaitoh switch (sc->sc_type) {
3126 1.281 msaitoh case WM_T_ICH10:
3127 1.281 msaitoh case WM_T_PCH:
3128 1.281 msaitoh case WM_T_PCH2:
3129 1.281 msaitoh case WM_T_PCH_LPT:
3130 1.281 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
3131 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3132 1.281 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
3133 1.281 msaitoh break;
3134 1.281 msaitoh delay(100);
3135 1.281 msaitoh }
3136 1.281 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
3137 1.281 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
3138 1.281 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
3139 1.1 thorpej }
3140 1.281 msaitoh break;
3141 1.281 msaitoh default:
3142 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3143 1.281 msaitoh __func__);
3144 1.281 msaitoh break;
3145 1.281 msaitoh }
3146 1.1 thorpej
3147 1.281 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
3148 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3149 1.281 msaitoh }
3150 1.6 thorpej
3151 1.281 msaitoh void
3152 1.281 msaitoh wm_get_cfg_done(struct wm_softc *sc)
3153 1.281 msaitoh {
3154 1.281 msaitoh int mask;
3155 1.281 msaitoh uint32_t reg;
3156 1.281 msaitoh int i;
3157 1.1 thorpej
3158 1.281 msaitoh /* wait for eeprom to reload */
3159 1.281 msaitoh switch (sc->sc_type) {
3160 1.281 msaitoh case WM_T_82542_2_0:
3161 1.281 msaitoh case WM_T_82542_2_1:
3162 1.281 msaitoh /* null */
3163 1.281 msaitoh break;
3164 1.281 msaitoh case WM_T_82543:
3165 1.281 msaitoh case WM_T_82544:
3166 1.281 msaitoh case WM_T_82540:
3167 1.281 msaitoh case WM_T_82545:
3168 1.281 msaitoh case WM_T_82545_3:
3169 1.281 msaitoh case WM_T_82546:
3170 1.281 msaitoh case WM_T_82546_3:
3171 1.281 msaitoh case WM_T_82541:
3172 1.281 msaitoh case WM_T_82541_2:
3173 1.281 msaitoh case WM_T_82547:
3174 1.281 msaitoh case WM_T_82547_2:
3175 1.281 msaitoh case WM_T_82573:
3176 1.281 msaitoh case WM_T_82574:
3177 1.281 msaitoh case WM_T_82583:
3178 1.281 msaitoh /* generic */
3179 1.281 msaitoh delay(10*1000);
3180 1.281 msaitoh break;
3181 1.281 msaitoh case WM_T_80003:
3182 1.281 msaitoh case WM_T_82571:
3183 1.281 msaitoh case WM_T_82572:
3184 1.281 msaitoh case WM_T_82575:
3185 1.281 msaitoh case WM_T_82576:
3186 1.281 msaitoh case WM_T_82580:
3187 1.281 msaitoh case WM_T_I350:
3188 1.281 msaitoh case WM_T_I354:
3189 1.281 msaitoh case WM_T_I210:
3190 1.281 msaitoh case WM_T_I211:
3191 1.281 msaitoh if (sc->sc_type == WM_T_82571) {
3192 1.281 msaitoh /* Only 82571 shares port 0 */
3193 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0;
3194 1.281 msaitoh } else
3195 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
3196 1.281 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
3197 1.281 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
3198 1.281 msaitoh break;
3199 1.281 msaitoh delay(1000);
3200 1.281 msaitoh }
3201 1.281 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
3202 1.281 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
3203 1.281 msaitoh device_xname(sc->sc_dev), __func__));
3204 1.281 msaitoh }
3205 1.281 msaitoh break;
3206 1.281 msaitoh case WM_T_ICH8:
3207 1.281 msaitoh case WM_T_ICH9:
3208 1.281 msaitoh case WM_T_ICH10:
3209 1.281 msaitoh case WM_T_PCH:
3210 1.281 msaitoh case WM_T_PCH2:
3211 1.281 msaitoh case WM_T_PCH_LPT:
3212 1.281 msaitoh delay(10*1000);
3213 1.281 msaitoh if (sc->sc_type >= WM_T_ICH10)
3214 1.281 msaitoh wm_lan_init_done(sc);
3215 1.281 msaitoh else
3216 1.281 msaitoh wm_get_auto_rd_done(sc);
3217 1.1 thorpej
3218 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3219 1.281 msaitoh if ((reg & STATUS_PHYRA) != 0)
3220 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
3221 1.281 msaitoh break;
3222 1.281 msaitoh default:
3223 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3224 1.281 msaitoh __func__);
3225 1.281 msaitoh break;
3226 1.1 thorpej }
3227 1.1 thorpej }
3228 1.1 thorpej
3229 1.1 thorpej /*
3230 1.281 msaitoh * wm_reset:
3231 1.232 bouyer *
3232 1.281 msaitoh * Reset the i82542 chip.
3233 1.232 bouyer */
3234 1.281 msaitoh static void
3235 1.281 msaitoh wm_reset(struct wm_softc *sc)
3236 1.232 bouyer {
3237 1.281 msaitoh int phy_reset = 0;
3238 1.281 msaitoh int error = 0;
3239 1.281 msaitoh uint32_t reg, mask;
3240 1.232 bouyer
3241 1.232 bouyer /*
3242 1.281 msaitoh * Allocate on-chip memory according to the MTU size.
3243 1.281 msaitoh * The Packet Buffer Allocation register must be written
3244 1.281 msaitoh * before the chip is reset.
3245 1.232 bouyer */
3246 1.281 msaitoh switch (sc->sc_type) {
3247 1.281 msaitoh case WM_T_82547:
3248 1.281 msaitoh case WM_T_82547_2:
3249 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3250 1.281 msaitoh PBA_22K : PBA_30K;
3251 1.281 msaitoh sc->sc_txfifo_head = 0;
3252 1.281 msaitoh sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3253 1.281 msaitoh sc->sc_txfifo_size =
3254 1.281 msaitoh (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3255 1.281 msaitoh sc->sc_txfifo_stall = 0;
3256 1.281 msaitoh break;
3257 1.281 msaitoh case WM_T_82571:
3258 1.281 msaitoh case WM_T_82572:
3259 1.281 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3260 1.281 msaitoh case WM_T_I350:
3261 1.281 msaitoh case WM_T_I354:
3262 1.281 msaitoh case WM_T_80003:
3263 1.281 msaitoh sc->sc_pba = PBA_32K;
3264 1.281 msaitoh break;
3265 1.281 msaitoh case WM_T_82580:
3266 1.281 msaitoh sc->sc_pba = PBA_35K;
3267 1.281 msaitoh break;
3268 1.281 msaitoh case WM_T_I210:
3269 1.281 msaitoh case WM_T_I211:
3270 1.281 msaitoh sc->sc_pba = PBA_34K;
3271 1.281 msaitoh break;
3272 1.281 msaitoh case WM_T_82576:
3273 1.281 msaitoh sc->sc_pba = PBA_64K;
3274 1.281 msaitoh break;
3275 1.281 msaitoh case WM_T_82573:
3276 1.281 msaitoh sc->sc_pba = PBA_12K;
3277 1.281 msaitoh break;
3278 1.281 msaitoh case WM_T_82574:
3279 1.281 msaitoh case WM_T_82583:
3280 1.281 msaitoh sc->sc_pba = PBA_20K;
3281 1.281 msaitoh break;
3282 1.281 msaitoh case WM_T_ICH8:
3283 1.281 msaitoh sc->sc_pba = PBA_8K;
3284 1.281 msaitoh CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3285 1.281 msaitoh break;
3286 1.281 msaitoh case WM_T_ICH9:
3287 1.281 msaitoh case WM_T_ICH10:
3288 1.281 msaitoh sc->sc_pba = PBA_10K;
3289 1.232 bouyer break;
3290 1.281 msaitoh case WM_T_PCH:
3291 1.281 msaitoh case WM_T_PCH2:
3292 1.281 msaitoh case WM_T_PCH_LPT:
3293 1.281 msaitoh sc->sc_pba = PBA_26K;
3294 1.232 bouyer break;
3295 1.232 bouyer default:
3296 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3297 1.281 msaitoh PBA_40K : PBA_48K;
3298 1.281 msaitoh break;
3299 1.232 bouyer }
3300 1.281 msaitoh CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3301 1.232 bouyer
3302 1.281 msaitoh /* Prevent the PCI-E bus from sticking */
3303 1.281 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3304 1.281 msaitoh int timeout = 800;
3305 1.232 bouyer
3306 1.281 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3307 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3308 1.232 bouyer
3309 1.281 msaitoh while (timeout--) {
3310 1.281 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
3311 1.281 msaitoh == 0)
3312 1.281 msaitoh break;
3313 1.281 msaitoh delay(100);
3314 1.281 msaitoh }
3315 1.232 bouyer }
3316 1.232 bouyer
3317 1.281 msaitoh /* Set the completion timeout for interface */
3318 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
3319 1.300 msaitoh || (sc->sc_type == WM_T_82580)
3320 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
3321 1.282 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
3322 1.281 msaitoh wm_set_pcie_completion_timeout(sc);
3323 1.232 bouyer
3324 1.281 msaitoh /* Clear interrupt */
3325 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3326 1.232 bouyer
3327 1.281 msaitoh /* Stop the transmit and receive processes. */
3328 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3329 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
3330 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3331 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3332 1.232 bouyer
3333 1.281 msaitoh /* XXX set_tbi_sbp_82543() */
3334 1.232 bouyer
3335 1.281 msaitoh delay(10*1000);
3336 1.232 bouyer
3337 1.281 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3338 1.281 msaitoh switch (sc->sc_type) {
3339 1.281 msaitoh case WM_T_82573:
3340 1.281 msaitoh case WM_T_82574:
3341 1.281 msaitoh case WM_T_82583:
3342 1.281 msaitoh error = wm_get_hw_semaphore_82573(sc);
3343 1.281 msaitoh break;
3344 1.281 msaitoh default:
3345 1.281 msaitoh break;
3346 1.281 msaitoh }
3347 1.232 bouyer
3348 1.281 msaitoh /*
3349 1.281 msaitoh * 82541 Errata 29? & 82547 Errata 28?
3350 1.281 msaitoh * See also the description about PHY_RST bit in CTRL register
3351 1.281 msaitoh * in 8254x_GBe_SDM.pdf.
3352 1.281 msaitoh */
3353 1.281 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3354 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3355 1.281 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3356 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3357 1.281 msaitoh delay(5000);
3358 1.281 msaitoh }
3359 1.232 bouyer
3360 1.281 msaitoh switch (sc->sc_type) {
3361 1.281 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3362 1.281 msaitoh case WM_T_82541:
3363 1.281 msaitoh case WM_T_82541_2:
3364 1.281 msaitoh case WM_T_82547:
3365 1.281 msaitoh case WM_T_82547_2:
3366 1.281 msaitoh /*
3367 1.281 msaitoh * On some chipsets, a reset through a memory-mapped write
3368 1.281 msaitoh * cycle can cause the chip to reset before completing the
3369 1.281 msaitoh * write cycle. This causes major headache that can be
3370 1.281 msaitoh * avoided by issuing the reset via indirect register writes
3371 1.281 msaitoh * through I/O space.
3372 1.281 msaitoh *
3373 1.281 msaitoh * So, if we successfully mapped the I/O BAR at attach time,
3374 1.281 msaitoh * use that. Otherwise, try our luck with a memory-mapped
3375 1.281 msaitoh * reset.
3376 1.281 msaitoh */
3377 1.281 msaitoh if (sc->sc_flags & WM_F_IOH_VALID)
3378 1.281 msaitoh wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3379 1.281 msaitoh else
3380 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3381 1.281 msaitoh break;
3382 1.281 msaitoh case WM_T_82545_3:
3383 1.281 msaitoh case WM_T_82546_3:
3384 1.281 msaitoh /* Use the shadow control register on these chips. */
3385 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3386 1.281 msaitoh break;
3387 1.281 msaitoh case WM_T_80003:
3388 1.281 msaitoh mask = swfwphysem[sc->sc_funcid];
3389 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3390 1.281 msaitoh wm_get_swfw_semaphore(sc, mask);
3391 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3392 1.281 msaitoh wm_put_swfw_semaphore(sc, mask);
3393 1.281 msaitoh break;
3394 1.281 msaitoh case WM_T_ICH8:
3395 1.281 msaitoh case WM_T_ICH9:
3396 1.281 msaitoh case WM_T_ICH10:
3397 1.281 msaitoh case WM_T_PCH:
3398 1.281 msaitoh case WM_T_PCH2:
3399 1.281 msaitoh case WM_T_PCH_LPT:
3400 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3401 1.281 msaitoh if (wm_check_reset_block(sc) == 0) {
3402 1.232 bouyer /*
3403 1.281 msaitoh * Gate automatic PHY configuration by hardware on
3404 1.281 msaitoh * non-managed 82579
3405 1.232 bouyer */
3406 1.281 msaitoh if ((sc->sc_type == WM_T_PCH2)
3407 1.281 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
3408 1.281 msaitoh != 0))
3409 1.281 msaitoh wm_gate_hw_phy_config_ich8lan(sc, 1);
3410 1.232 bouyer
3411 1.232 bouyer
3412 1.281 msaitoh reg |= CTRL_PHY_RESET;
3413 1.281 msaitoh phy_reset = 1;
3414 1.232 bouyer }
3415 1.281 msaitoh wm_get_swfwhw_semaphore(sc);
3416 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3417 1.281 msaitoh /* Don't insert a completion barrier when reset */
3418 1.281 msaitoh delay(20*1000);
3419 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
3420 1.281 msaitoh break;
3421 1.304 msaitoh case WM_T_82580:
3422 1.304 msaitoh case WM_T_I350:
3423 1.304 msaitoh case WM_T_I354:
3424 1.304 msaitoh case WM_T_I210:
3425 1.304 msaitoh case WM_T_I211:
3426 1.304 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3427 1.304 msaitoh if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
3428 1.304 msaitoh CSR_WRITE_FLUSH(sc);
3429 1.304 msaitoh delay(5000);
3430 1.304 msaitoh break;
3431 1.281 msaitoh case WM_T_82542_2_0:
3432 1.281 msaitoh case WM_T_82542_2_1:
3433 1.281 msaitoh case WM_T_82543:
3434 1.281 msaitoh case WM_T_82540:
3435 1.281 msaitoh case WM_T_82545:
3436 1.281 msaitoh case WM_T_82546:
3437 1.281 msaitoh case WM_T_82571:
3438 1.281 msaitoh case WM_T_82572:
3439 1.281 msaitoh case WM_T_82573:
3440 1.281 msaitoh case WM_T_82574:
3441 1.281 msaitoh case WM_T_82575:
3442 1.281 msaitoh case WM_T_82576:
3443 1.281 msaitoh case WM_T_82583:
3444 1.281 msaitoh default:
3445 1.281 msaitoh /* Everything else can safely use the documented method. */
3446 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3447 1.281 msaitoh break;
3448 1.281 msaitoh }
3449 1.232 bouyer
3450 1.281 msaitoh /* Must release the MDIO ownership after MAC reset */
3451 1.281 msaitoh switch (sc->sc_type) {
3452 1.281 msaitoh case WM_T_82573:
3453 1.281 msaitoh case WM_T_82574:
3454 1.281 msaitoh case WM_T_82583:
3455 1.281 msaitoh if (error == 0)
3456 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
3457 1.281 msaitoh break;
3458 1.281 msaitoh default:
3459 1.281 msaitoh break;
3460 1.232 bouyer }
3461 1.232 bouyer
3462 1.281 msaitoh if (phy_reset != 0)
3463 1.281 msaitoh wm_get_cfg_done(sc);
3464 1.232 bouyer
3465 1.281 msaitoh /* reload EEPROM */
3466 1.281 msaitoh switch (sc->sc_type) {
3467 1.281 msaitoh case WM_T_82542_2_0:
3468 1.281 msaitoh case WM_T_82542_2_1:
3469 1.281 msaitoh case WM_T_82543:
3470 1.281 msaitoh case WM_T_82544:
3471 1.281 msaitoh delay(10);
3472 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3473 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3474 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3475 1.281 msaitoh delay(2000);
3476 1.281 msaitoh break;
3477 1.281 msaitoh case WM_T_82540:
3478 1.281 msaitoh case WM_T_82545:
3479 1.281 msaitoh case WM_T_82545_3:
3480 1.281 msaitoh case WM_T_82546:
3481 1.281 msaitoh case WM_T_82546_3:
3482 1.281 msaitoh delay(5*1000);
3483 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3484 1.281 msaitoh break;
3485 1.281 msaitoh case WM_T_82541:
3486 1.281 msaitoh case WM_T_82541_2:
3487 1.281 msaitoh case WM_T_82547:
3488 1.281 msaitoh case WM_T_82547_2:
3489 1.281 msaitoh delay(20000);
3490 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3491 1.281 msaitoh break;
3492 1.281 msaitoh case WM_T_82571:
3493 1.281 msaitoh case WM_T_82572:
3494 1.281 msaitoh case WM_T_82573:
3495 1.281 msaitoh case WM_T_82574:
3496 1.281 msaitoh case WM_T_82583:
3497 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3498 1.281 msaitoh delay(10);
3499 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3500 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3501 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3502 1.232 bouyer }
3503 1.281 msaitoh /* check EECD_EE_AUTORD */
3504 1.281 msaitoh wm_get_auto_rd_done(sc);
3505 1.281 msaitoh /*
3506 1.281 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3507 1.281 msaitoh * is set.
3508 1.281 msaitoh */
3509 1.281 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3510 1.281 msaitoh || (sc->sc_type == WM_T_82583))
3511 1.281 msaitoh delay(25*1000);
3512 1.281 msaitoh break;
3513 1.281 msaitoh case WM_T_82575:
3514 1.281 msaitoh case WM_T_82576:
3515 1.281 msaitoh case WM_T_82580:
3516 1.281 msaitoh case WM_T_I350:
3517 1.281 msaitoh case WM_T_I354:
3518 1.281 msaitoh case WM_T_I210:
3519 1.281 msaitoh case WM_T_I211:
3520 1.281 msaitoh case WM_T_80003:
3521 1.281 msaitoh /* check EECD_EE_AUTORD */
3522 1.281 msaitoh wm_get_auto_rd_done(sc);
3523 1.281 msaitoh break;
3524 1.281 msaitoh case WM_T_ICH8:
3525 1.281 msaitoh case WM_T_ICH9:
3526 1.281 msaitoh case WM_T_ICH10:
3527 1.281 msaitoh case WM_T_PCH:
3528 1.281 msaitoh case WM_T_PCH2:
3529 1.281 msaitoh case WM_T_PCH_LPT:
3530 1.281 msaitoh break;
3531 1.281 msaitoh default:
3532 1.281 msaitoh panic("%s: unknown type\n", __func__);
3533 1.232 bouyer }
3534 1.281 msaitoh
3535 1.281 msaitoh /* Check whether EEPROM is present or not */
3536 1.281 msaitoh switch (sc->sc_type) {
3537 1.281 msaitoh case WM_T_82575:
3538 1.281 msaitoh case WM_T_82576:
3539 1.281 msaitoh #if 0 /* XXX */
3540 1.281 msaitoh case WM_T_82580:
3541 1.281 msaitoh #endif
3542 1.281 msaitoh case WM_T_I350:
3543 1.281 msaitoh case WM_T_I354:
3544 1.281 msaitoh case WM_T_ICH8:
3545 1.281 msaitoh case WM_T_ICH9:
3546 1.281 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
3547 1.281 msaitoh /* Not found */
3548 1.281 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
3549 1.281 msaitoh if ((sc->sc_type == WM_T_82575)
3550 1.281 msaitoh || (sc->sc_type == WM_T_82576)
3551 1.281 msaitoh || (sc->sc_type == WM_T_82580)
3552 1.281 msaitoh || (sc->sc_type == WM_T_I350)
3553 1.281 msaitoh || (sc->sc_type == WM_T_I354))
3554 1.281 msaitoh wm_reset_init_script_82575(sc);
3555 1.232 bouyer }
3556 1.281 msaitoh break;
3557 1.281 msaitoh default:
3558 1.281 msaitoh break;
3559 1.281 msaitoh }
3560 1.281 msaitoh
3561 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
3562 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
3563 1.281 msaitoh /* clear global device reset status bit */
3564 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
3565 1.281 msaitoh }
3566 1.281 msaitoh
3567 1.281 msaitoh /* Clear any pending interrupt events. */
3568 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3569 1.281 msaitoh reg = CSR_READ(sc, WMREG_ICR);
3570 1.281 msaitoh
3571 1.281 msaitoh /* reload sc_ctrl */
3572 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3573 1.281 msaitoh
3574 1.281 msaitoh if (sc->sc_type == WM_T_I350)
3575 1.281 msaitoh wm_set_eee_i350(sc);
3576 1.281 msaitoh
3577 1.281 msaitoh /* dummy read from WUC */
3578 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
3579 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
3580 1.281 msaitoh /*
3581 1.281 msaitoh * For PCH, this write will make sure that any noise will be detected
3582 1.281 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
3583 1.281 msaitoh * to the DMA engine
3584 1.281 msaitoh */
3585 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
3586 1.281 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
3587 1.281 msaitoh
3588 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3589 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
3590 1.281 msaitoh
3591 1.281 msaitoh /* XXX need special handling for 82580 */
3592 1.281 msaitoh }
3593 1.281 msaitoh
3594 1.281 msaitoh /*
3595 1.281 msaitoh * wm_add_rxbuf:
3596 1.281 msaitoh *
3597 1.281 msaitoh * Add a receive buffer to the indiciated descriptor.
3598 1.281 msaitoh */
3599 1.281 msaitoh static int
3600 1.281 msaitoh wm_add_rxbuf(struct wm_softc *sc, int idx)
3601 1.281 msaitoh {
3602 1.281 msaitoh struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
3603 1.281 msaitoh struct mbuf *m;
3604 1.281 msaitoh int error;
3605 1.281 msaitoh
3606 1.283 ozaki KASSERT(WM_RX_LOCKED(sc));
3607 1.281 msaitoh
3608 1.281 msaitoh MGETHDR(m, M_DONTWAIT, MT_DATA);
3609 1.281 msaitoh if (m == NULL)
3610 1.281 msaitoh return ENOBUFS;
3611 1.281 msaitoh
3612 1.281 msaitoh MCLGET(m, M_DONTWAIT);
3613 1.281 msaitoh if ((m->m_flags & M_EXT) == 0) {
3614 1.281 msaitoh m_freem(m);
3615 1.281 msaitoh return ENOBUFS;
3616 1.281 msaitoh }
3617 1.281 msaitoh
3618 1.281 msaitoh if (rxs->rxs_mbuf != NULL)
3619 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
3620 1.281 msaitoh
3621 1.281 msaitoh rxs->rxs_mbuf = m;
3622 1.281 msaitoh
3623 1.281 msaitoh m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
3624 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
3625 1.281 msaitoh BUS_DMA_READ|BUS_DMA_NOWAIT);
3626 1.281 msaitoh if (error) {
3627 1.281 msaitoh /* XXX XXX XXX */
3628 1.281 msaitoh aprint_error_dev(sc->sc_dev,
3629 1.281 msaitoh "unable to load rx DMA map %d, error = %d\n",
3630 1.281 msaitoh idx, error);
3631 1.281 msaitoh panic("wm_add_rxbuf");
3632 1.232 bouyer }
3633 1.232 bouyer
3634 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3635 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3636 1.281 msaitoh
3637 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3638 1.281 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
3639 1.281 msaitoh WM_INIT_RXDESC(sc, idx);
3640 1.281 msaitoh } else
3641 1.281 msaitoh WM_INIT_RXDESC(sc, idx);
3642 1.281 msaitoh
3643 1.232 bouyer return 0;
3644 1.232 bouyer }
3645 1.232 bouyer
3646 1.232 bouyer /*
3647 1.281 msaitoh * wm_rxdrain:
3648 1.232 bouyer *
3649 1.281 msaitoh * Drain the receive queue.
3650 1.232 bouyer */
3651 1.232 bouyer static void
3652 1.281 msaitoh wm_rxdrain(struct wm_softc *sc)
3653 1.281 msaitoh {
3654 1.281 msaitoh struct wm_rxsoft *rxs;
3655 1.281 msaitoh int i;
3656 1.281 msaitoh
3657 1.283 ozaki KASSERT(WM_RX_LOCKED(sc));
3658 1.281 msaitoh
3659 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
3660 1.281 msaitoh rxs = &sc->sc_rxsoft[i];
3661 1.281 msaitoh if (rxs->rxs_mbuf != NULL) {
3662 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
3663 1.281 msaitoh m_freem(rxs->rxs_mbuf);
3664 1.281 msaitoh rxs->rxs_mbuf = NULL;
3665 1.281 msaitoh }
3666 1.281 msaitoh }
3667 1.281 msaitoh }
3668 1.281 msaitoh
3669 1.281 msaitoh /*
3670 1.281 msaitoh * wm_init: [ifnet interface function]
3671 1.281 msaitoh *
3672 1.281 msaitoh * Initialize the interface.
3673 1.281 msaitoh */
3674 1.281 msaitoh static int
3675 1.281 msaitoh wm_init(struct ifnet *ifp)
3676 1.232 bouyer {
3677 1.232 bouyer struct wm_softc *sc = ifp->if_softc;
3678 1.281 msaitoh int ret;
3679 1.272 ozaki
3680 1.283 ozaki WM_BOTH_LOCK(sc);
3681 1.281 msaitoh ret = wm_init_locked(ifp);
3682 1.283 ozaki WM_BOTH_UNLOCK(sc);
3683 1.281 msaitoh
3684 1.281 msaitoh return ret;
3685 1.272 ozaki }
3686 1.272 ozaki
3687 1.281 msaitoh static int
3688 1.281 msaitoh wm_init_locked(struct ifnet *ifp)
3689 1.272 ozaki {
3690 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
3691 1.281 msaitoh struct wm_rxsoft *rxs;
3692 1.281 msaitoh int i, j, trynum, error = 0;
3693 1.281 msaitoh uint32_t reg;
3694 1.232 bouyer
3695 1.283 ozaki KASSERT(WM_BOTH_LOCKED(sc));
3696 1.232 bouyer /*
3697 1.281 msaitoh * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
3698 1.281 msaitoh * There is a small but measurable benefit to avoiding the adjusment
3699 1.281 msaitoh * of the descriptor so that the headers are aligned, for normal mtu,
3700 1.281 msaitoh * on such platforms. One possibility is that the DMA itself is
3701 1.281 msaitoh * slightly more efficient if the front of the entire packet (instead
3702 1.281 msaitoh * of the front of the headers) is aligned.
3703 1.281 msaitoh *
3704 1.281 msaitoh * Note we must always set align_tweak to 0 if we are using
3705 1.281 msaitoh * jumbo frames.
3706 1.232 bouyer */
3707 1.281 msaitoh #ifdef __NO_STRICT_ALIGNMENT
3708 1.281 msaitoh sc->sc_align_tweak = 0;
3709 1.281 msaitoh #else
3710 1.281 msaitoh if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
3711 1.281 msaitoh sc->sc_align_tweak = 0;
3712 1.281 msaitoh else
3713 1.281 msaitoh sc->sc_align_tweak = 2;
3714 1.281 msaitoh #endif /* __NO_STRICT_ALIGNMENT */
3715 1.281 msaitoh
3716 1.281 msaitoh /* Cancel any pending I/O. */
3717 1.281 msaitoh wm_stop_locked(ifp, 0);
3718 1.281 msaitoh
3719 1.281 msaitoh /* update statistics before reset */
3720 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3721 1.281 msaitoh ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3722 1.281 msaitoh
3723 1.281 msaitoh /* Reset the chip to a known state. */
3724 1.281 msaitoh wm_reset(sc);
3725 1.281 msaitoh
3726 1.281 msaitoh switch (sc->sc_type) {
3727 1.281 msaitoh case WM_T_82571:
3728 1.281 msaitoh case WM_T_82572:
3729 1.281 msaitoh case WM_T_82573:
3730 1.281 msaitoh case WM_T_82574:
3731 1.281 msaitoh case WM_T_82583:
3732 1.281 msaitoh case WM_T_80003:
3733 1.281 msaitoh case WM_T_ICH8:
3734 1.281 msaitoh case WM_T_ICH9:
3735 1.281 msaitoh case WM_T_ICH10:
3736 1.281 msaitoh case WM_T_PCH:
3737 1.281 msaitoh case WM_T_PCH2:
3738 1.281 msaitoh case WM_T_PCH_LPT:
3739 1.281 msaitoh if (wm_check_mng_mode(sc) != 0)
3740 1.281 msaitoh wm_get_hw_control(sc);
3741 1.281 msaitoh break;
3742 1.281 msaitoh default:
3743 1.281 msaitoh break;
3744 1.281 msaitoh }
3745 1.232 bouyer
3746 1.281 msaitoh /* Reset the PHY. */
3747 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3748 1.281 msaitoh wm_gmii_reset(sc);
3749 1.232 bouyer
3750 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3751 1.281 msaitoh /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3752 1.281 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
3753 1.281 msaitoh || (sc->sc_type == WM_T_PCH_LPT))
3754 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_PHYPDEN);
3755 1.272 ozaki
3756 1.281 msaitoh /* Initialize the transmit descriptor ring. */
3757 1.281 msaitoh memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
3758 1.281 msaitoh WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
3759 1.281 msaitoh BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3760 1.281 msaitoh sc->sc_txfree = WM_NTXDESC(sc);
3761 1.281 msaitoh sc->sc_txnext = 0;
3762 1.272 ozaki
3763 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
3764 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(sc, 0));
3765 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(sc, 0));
3766 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
3767 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_TDH, 0);
3768 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_TDT, 0);
3769 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
3770 1.281 msaitoh } else {
3771 1.281 msaitoh CSR_WRITE(sc, WMREG_TDBAH, WM_CDTXADDR_HI(sc, 0));
3772 1.281 msaitoh CSR_WRITE(sc, WMREG_TDBAL, WM_CDTXADDR_LO(sc, 0));
3773 1.281 msaitoh CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
3774 1.281 msaitoh CSR_WRITE(sc, WMREG_TDH, 0);
3775 1.281 msaitoh CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
3776 1.281 msaitoh CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
3777 1.232 bouyer
3778 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
3779 1.232 bouyer /*
3780 1.281 msaitoh * Don't write TDT before TCTL.EN is set.
3781 1.281 msaitoh * See the document.
3782 1.232 bouyer */
3783 1.281 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_QUEUE_ENABLE
3784 1.281 msaitoh | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
3785 1.281 msaitoh | TXDCTL_WTHRESH(0));
3786 1.281 msaitoh else {
3787 1.281 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
3788 1.281 msaitoh CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
3789 1.281 msaitoh TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
3790 1.281 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
3791 1.281 msaitoh RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
3792 1.232 bouyer }
3793 1.281 msaitoh }
3794 1.281 msaitoh CSR_WRITE(sc, WMREG_TQSA_LO, 0);
3795 1.281 msaitoh CSR_WRITE(sc, WMREG_TQSA_HI, 0);
3796 1.281 msaitoh
3797 1.281 msaitoh /* Initialize the transmit job descriptors. */
3798 1.281 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++)
3799 1.281 msaitoh sc->sc_txsoft[i].txs_mbuf = NULL;
3800 1.281 msaitoh sc->sc_txsfree = WM_TXQUEUELEN(sc);
3801 1.281 msaitoh sc->sc_txsnext = 0;
3802 1.281 msaitoh sc->sc_txsdirty = 0;
3803 1.232 bouyer
3804 1.281 msaitoh /*
3805 1.281 msaitoh * Initialize the receive descriptor and receive job
3806 1.281 msaitoh * descriptor rings.
3807 1.281 msaitoh */
3808 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
3809 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
3810 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
3811 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
3812 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
3813 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
3814 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
3815 1.232 bouyer
3816 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
3817 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
3818 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
3819 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
3820 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
3821 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
3822 1.281 msaitoh } else {
3823 1.281 msaitoh CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
3824 1.281 msaitoh CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
3825 1.281 msaitoh CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
3826 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3827 1.281 msaitoh CSR_WRITE(sc, WMREG_EITR(0), 450);
3828 1.281 msaitoh if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
3829 1.281 msaitoh panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
3830 1.281 msaitoh CSR_WRITE(sc, WMREG_SRRCTL, SRRCTL_DESCTYPE_LEGACY
3831 1.281 msaitoh | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
3832 1.281 msaitoh CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_QUEUE_ENABLE
3833 1.281 msaitoh | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
3834 1.281 msaitoh | RXDCTL_WTHRESH(1));
3835 1.281 msaitoh } else {
3836 1.281 msaitoh CSR_WRITE(sc, WMREG_RDH, 0);
3837 1.281 msaitoh CSR_WRITE(sc, WMREG_RDT, 0);
3838 1.281 msaitoh CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
3839 1.281 msaitoh CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
3840 1.281 msaitoh }
3841 1.281 msaitoh }
3842 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
3843 1.281 msaitoh rxs = &sc->sc_rxsoft[i];
3844 1.281 msaitoh if (rxs->rxs_mbuf == NULL) {
3845 1.281 msaitoh if ((error = wm_add_rxbuf(sc, i)) != 0) {
3846 1.281 msaitoh log(LOG_ERR, "%s: unable to allocate or map "
3847 1.281 msaitoh "rx buffer %d, error = %d\n",
3848 1.281 msaitoh device_xname(sc->sc_dev), i, error);
3849 1.281 msaitoh /*
3850 1.281 msaitoh * XXX Should attempt to run with fewer receive
3851 1.281 msaitoh * XXX buffers instead of just failing.
3852 1.281 msaitoh */
3853 1.281 msaitoh wm_rxdrain(sc);
3854 1.281 msaitoh goto out;
3855 1.281 msaitoh }
3856 1.281 msaitoh } else {
3857 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3858 1.281 msaitoh WM_INIT_RXDESC(sc, i);
3859 1.232 bouyer /*
3860 1.281 msaitoh * For 82575 and newer device, the RX descriptors
3861 1.281 msaitoh * must be initialized after the setting of RCTL.EN in
3862 1.281 msaitoh * wm_set_filter()
3863 1.232 bouyer */
3864 1.232 bouyer }
3865 1.281 msaitoh }
3866 1.281 msaitoh sc->sc_rxptr = 0;
3867 1.281 msaitoh sc->sc_rxdiscard = 0;
3868 1.281 msaitoh WM_RXCHAIN_RESET(sc);
3869 1.232 bouyer
3870 1.281 msaitoh /*
3871 1.281 msaitoh * Clear out the VLAN table -- we don't use it (yet).
3872 1.281 msaitoh */
3873 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, 0);
3874 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
3875 1.281 msaitoh trynum = 10; /* Due to hw errata */
3876 1.281 msaitoh else
3877 1.281 msaitoh trynum = 1;
3878 1.281 msaitoh for (i = 0; i < WM_VLAN_TABSIZE; i++)
3879 1.281 msaitoh for (j = 0; j < trynum; j++)
3880 1.281 msaitoh CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
3881 1.232 bouyer
3882 1.281 msaitoh /*
3883 1.281 msaitoh * Set up flow-control parameters.
3884 1.281 msaitoh *
3885 1.281 msaitoh * XXX Values could probably stand some tuning.
3886 1.281 msaitoh */
3887 1.281 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
3888 1.281 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
3889 1.281 msaitoh && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)) {
3890 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
3891 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
3892 1.281 msaitoh CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
3893 1.281 msaitoh }
3894 1.232 bouyer
3895 1.281 msaitoh sc->sc_fcrtl = FCRTL_DFLT;
3896 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
3897 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
3898 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
3899 1.281 msaitoh } else {
3900 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
3901 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
3902 1.281 msaitoh }
3903 1.232 bouyer
3904 1.281 msaitoh if (sc->sc_type == WM_T_80003)
3905 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
3906 1.281 msaitoh else
3907 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
3908 1.232 bouyer
3909 1.281 msaitoh /* Writes the control register. */
3910 1.281 msaitoh wm_set_vlan(sc);
3911 1.232 bouyer
3912 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
3913 1.281 msaitoh int val;
3914 1.232 bouyer
3915 1.281 msaitoh switch (sc->sc_type) {
3916 1.281 msaitoh case WM_T_80003:
3917 1.281 msaitoh case WM_T_ICH8:
3918 1.281 msaitoh case WM_T_ICH9:
3919 1.281 msaitoh case WM_T_ICH10:
3920 1.281 msaitoh case WM_T_PCH:
3921 1.281 msaitoh case WM_T_PCH2:
3922 1.281 msaitoh case WM_T_PCH_LPT:
3923 1.281 msaitoh /*
3924 1.281 msaitoh * Set the mac to wait the maximum time between each
3925 1.281 msaitoh * iteration and increase the max iterations when
3926 1.281 msaitoh * polling the phy; this fixes erroneous timeouts at
3927 1.281 msaitoh * 10Mbps.
3928 1.281 msaitoh */
3929 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
3930 1.281 msaitoh 0xFFFF);
3931 1.281 msaitoh val = wm_kmrn_readreg(sc,
3932 1.281 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
3933 1.281 msaitoh val |= 0x3F;
3934 1.281 msaitoh wm_kmrn_writereg(sc,
3935 1.281 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
3936 1.281 msaitoh break;
3937 1.281 msaitoh default:
3938 1.281 msaitoh break;
3939 1.232 bouyer }
3940 1.232 bouyer
3941 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
3942 1.281 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
3943 1.281 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
3944 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
3945 1.232 bouyer
3946 1.281 msaitoh /* Bypass RX and TX FIFO's */
3947 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
3948 1.281 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
3949 1.281 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
3950 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
3951 1.281 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
3952 1.281 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
3953 1.232 bouyer }
3954 1.281 msaitoh }
3955 1.281 msaitoh #if 0
3956 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
3957 1.281 msaitoh #endif
3958 1.232 bouyer
3959 1.281 msaitoh /* Set up checksum offload parameters. */
3960 1.281 msaitoh reg = CSR_READ(sc, WMREG_RXCSUM);
3961 1.281 msaitoh reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
3962 1.281 msaitoh if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
3963 1.281 msaitoh reg |= RXCSUM_IPOFL;
3964 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
3965 1.281 msaitoh reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
3966 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
3967 1.281 msaitoh reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
3968 1.281 msaitoh CSR_WRITE(sc, WMREG_RXCSUM, reg);
3969 1.232 bouyer
3970 1.281 msaitoh /* Set up the interrupt registers. */
3971 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3972 1.281 msaitoh sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
3973 1.281 msaitoh ICR_RXO | ICR_RXT0;
3974 1.281 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
3975 1.232 bouyer
3976 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3977 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3978 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
3979 1.281 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
3980 1.281 msaitoh reg |= KABGTXD_BGSQLBIAS;
3981 1.281 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
3982 1.281 msaitoh }
3983 1.232 bouyer
3984 1.281 msaitoh /* Set up the inter-packet gap. */
3985 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
3986 1.232 bouyer
3987 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
3988 1.281 msaitoh /*
3989 1.281 msaitoh * Set up the interrupt throttling register (units of 256ns)
3990 1.281 msaitoh * Note that a footnote in Intel's documentation says this
3991 1.281 msaitoh * ticker runs at 1/4 the rate when the chip is in 100Mbit
3992 1.281 msaitoh * or 10Mbit mode. Empirically, it appears to be the case
3993 1.281 msaitoh * that that is also true for the 1024ns units of the other
3994 1.281 msaitoh * interrupt-related timer registers -- so, really, we ought
3995 1.281 msaitoh * to divide this value by 4 when the link speed is low.
3996 1.281 msaitoh *
3997 1.281 msaitoh * XXX implement this division at link speed change!
3998 1.281 msaitoh */
3999 1.232 bouyer
4000 1.281 msaitoh /*
4001 1.281 msaitoh * For N interrupts/sec, set this value to:
4002 1.281 msaitoh * 1000000000 / (N * 256). Note that we set the
4003 1.281 msaitoh * absolute and packet timer values to this value
4004 1.281 msaitoh * divided by 4 to get "simple timer" behavior.
4005 1.281 msaitoh */
4006 1.232 bouyer
4007 1.281 msaitoh sc->sc_itr = 1500; /* 2604 ints/sec */
4008 1.281 msaitoh CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4009 1.281 msaitoh }
4010 1.232 bouyer
4011 1.281 msaitoh /* Set the VLAN ethernetype. */
4012 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4013 1.232 bouyer
4014 1.281 msaitoh /*
4015 1.281 msaitoh * Set up the transmit control register; we start out with
4016 1.281 msaitoh * a collision distance suitable for FDX, but update it whe
4017 1.281 msaitoh * we resolve the media type.
4018 1.281 msaitoh */
4019 1.281 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4020 1.281 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4021 1.281 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4022 1.281 msaitoh if (sc->sc_type >= WM_T_82571)
4023 1.281 msaitoh sc->sc_tctl |= TCTL_MULR;
4024 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4025 1.232 bouyer
4026 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4027 1.281 msaitoh /* Write TDT after TCTL.EN is set. See the document. */
4028 1.281 msaitoh CSR_WRITE(sc, WMREG_TDT, 0);
4029 1.232 bouyer }
4030 1.232 bouyer
4031 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
4032 1.281 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
4033 1.281 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
4034 1.281 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
4035 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
4036 1.272 ozaki }
4037 1.272 ozaki
4038 1.281 msaitoh /* Set the media. */
4039 1.281 msaitoh if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
4040 1.281 msaitoh goto out;
4041 1.281 msaitoh
4042 1.281 msaitoh /* Configure for OS presence */
4043 1.281 msaitoh wm_init_manageability(sc);
4044 1.232 bouyer
4045 1.281 msaitoh /*
4046 1.281 msaitoh * Set up the receive control register; we actually program
4047 1.281 msaitoh * the register when we set the receive filter. Use multicast
4048 1.281 msaitoh * address offset type 0.
4049 1.281 msaitoh *
4050 1.281 msaitoh * Only the i82544 has the ability to strip the incoming
4051 1.281 msaitoh * CRC, so we don't enable that feature.
4052 1.281 msaitoh */
4053 1.281 msaitoh sc->sc_mchash_type = 0;
4054 1.281 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
4055 1.281 msaitoh | RCTL_MO(sc->sc_mchash_type);
4056 1.281 msaitoh
4057 1.281 msaitoh /*
4058 1.281 msaitoh * The I350 has a bug where it always strips the CRC whether
4059 1.281 msaitoh * asked to or not. So ask for stripped CRC here and cope in rxeof
4060 1.281 msaitoh */
4061 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
4062 1.281 msaitoh || (sc->sc_type == WM_T_I210))
4063 1.281 msaitoh sc->sc_rctl |= RCTL_SECRC;
4064 1.281 msaitoh
4065 1.281 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
4066 1.281 msaitoh && (ifp->if_mtu > ETHERMTU)) {
4067 1.281 msaitoh sc->sc_rctl |= RCTL_LPE;
4068 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4069 1.281 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
4070 1.281 msaitoh }
4071 1.281 msaitoh
4072 1.281 msaitoh if (MCLBYTES == 2048) {
4073 1.281 msaitoh sc->sc_rctl |= RCTL_2k;
4074 1.281 msaitoh } else {
4075 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
4076 1.281 msaitoh switch (MCLBYTES) {
4077 1.281 msaitoh case 4096:
4078 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
4079 1.281 msaitoh break;
4080 1.281 msaitoh case 8192:
4081 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
4082 1.281 msaitoh break;
4083 1.281 msaitoh case 16384:
4084 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
4085 1.281 msaitoh break;
4086 1.281 msaitoh default:
4087 1.281 msaitoh panic("wm_init: MCLBYTES %d unsupported",
4088 1.281 msaitoh MCLBYTES);
4089 1.281 msaitoh break;
4090 1.281 msaitoh }
4091 1.281 msaitoh } else panic("wm_init: i82542 requires MCLBYTES = 2048");
4092 1.281 msaitoh }
4093 1.281 msaitoh
4094 1.281 msaitoh /* Set the receive filter. */
4095 1.281 msaitoh wm_set_filter(sc);
4096 1.281 msaitoh
4097 1.281 msaitoh /* Enable ECC */
4098 1.281 msaitoh switch (sc->sc_type) {
4099 1.281 msaitoh case WM_T_82571:
4100 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBA_ECC);
4101 1.281 msaitoh reg |= PBA_ECC_CORR_EN;
4102 1.281 msaitoh CSR_WRITE(sc, WMREG_PBA_ECC, reg);
4103 1.281 msaitoh break;
4104 1.281 msaitoh case WM_T_PCH_LPT:
4105 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBECCSTS);
4106 1.281 msaitoh reg |= PBECCSTS_UNCORR_ECC_ENABLE;
4107 1.281 msaitoh CSR_WRITE(sc, WMREG_PBECCSTS, reg);
4108 1.281 msaitoh
4109 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
4110 1.281 msaitoh reg |= CTRL_MEHE;
4111 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4112 1.281 msaitoh break;
4113 1.281 msaitoh default:
4114 1.281 msaitoh break;
4115 1.232 bouyer }
4116 1.281 msaitoh
4117 1.281 msaitoh /* On 575 and later set RDT only if RX enabled */
4118 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4119 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++)
4120 1.281 msaitoh WM_INIT_RXDESC(sc, i);
4121 1.281 msaitoh
4122 1.281 msaitoh sc->sc_stopping = false;
4123 1.281 msaitoh
4124 1.281 msaitoh /* Start the one second link check clock. */
4125 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
4126 1.281 msaitoh
4127 1.281 msaitoh /* ...all done! */
4128 1.281 msaitoh ifp->if_flags |= IFF_RUNNING;
4129 1.281 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
4130 1.281 msaitoh
4131 1.281 msaitoh out:
4132 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
4133 1.281 msaitoh if (error)
4134 1.281 msaitoh log(LOG_ERR, "%s: interface not running\n",
4135 1.281 msaitoh device_xname(sc->sc_dev));
4136 1.281 msaitoh return error;
4137 1.232 bouyer }
4138 1.232 bouyer
4139 1.232 bouyer /*
4140 1.281 msaitoh * wm_stop: [ifnet interface function]
4141 1.1 thorpej *
4142 1.281 msaitoh * Stop transmission on the interface.
4143 1.1 thorpej */
4144 1.47 thorpej static void
4145 1.281 msaitoh wm_stop(struct ifnet *ifp, int disable)
4146 1.1 thorpej {
4147 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4148 1.1 thorpej
4149 1.283 ozaki WM_BOTH_LOCK(sc);
4150 1.281 msaitoh wm_stop_locked(ifp, disable);
4151 1.283 ozaki WM_BOTH_UNLOCK(sc);
4152 1.1 thorpej }
4153 1.1 thorpej
4154 1.281 msaitoh static void
4155 1.281 msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
4156 1.213 msaitoh {
4157 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
4158 1.281 msaitoh struct wm_txsoft *txs;
4159 1.281 msaitoh int i;
4160 1.281 msaitoh
4161 1.283 ozaki KASSERT(WM_BOTH_LOCKED(sc));
4162 1.281 msaitoh
4163 1.281 msaitoh sc->sc_stopping = true;
4164 1.272 ozaki
4165 1.281 msaitoh /* Stop the one second clock. */
4166 1.281 msaitoh callout_stop(&sc->sc_tick_ch);
4167 1.213 msaitoh
4168 1.281 msaitoh /* Stop the 82547 Tx FIFO stall check timer. */
4169 1.281 msaitoh if (sc->sc_type == WM_T_82547)
4170 1.281 msaitoh callout_stop(&sc->sc_txfifo_ch);
4171 1.217 dyoung
4172 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
4173 1.281 msaitoh /* Down the MII. */
4174 1.281 msaitoh mii_down(&sc->sc_mii);
4175 1.281 msaitoh } else {
4176 1.281 msaitoh #if 0
4177 1.281 msaitoh /* Should we clear PHY's status properly? */
4178 1.281 msaitoh wm_reset(sc);
4179 1.281 msaitoh #endif
4180 1.272 ozaki }
4181 1.213 msaitoh
4182 1.281 msaitoh /* Stop the transmit and receive processes. */
4183 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
4184 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
4185 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
4186 1.281 msaitoh
4187 1.281 msaitoh /*
4188 1.281 msaitoh * Clear the interrupt mask to ensure the device cannot assert its
4189 1.281 msaitoh * interrupt line.
4190 1.281 msaitoh * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
4191 1.281 msaitoh * any currently pending or shared interrupt.
4192 1.281 msaitoh */
4193 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4194 1.281 msaitoh sc->sc_icr = 0;
4195 1.281 msaitoh
4196 1.281 msaitoh /* Release any queued transmit buffers. */
4197 1.281 msaitoh for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
4198 1.281 msaitoh txs = &sc->sc_txsoft[i];
4199 1.281 msaitoh if (txs->txs_mbuf != NULL) {
4200 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
4201 1.281 msaitoh m_freem(txs->txs_mbuf);
4202 1.281 msaitoh txs->txs_mbuf = NULL;
4203 1.281 msaitoh }
4204 1.281 msaitoh }
4205 1.217 dyoung
4206 1.281 msaitoh /* Mark the interface as down and cancel the watchdog timer. */
4207 1.281 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
4208 1.281 msaitoh ifp->if_timer = 0;
4209 1.213 msaitoh
4210 1.281 msaitoh if (disable)
4211 1.281 msaitoh wm_rxdrain(sc);
4212 1.272 ozaki
4213 1.281 msaitoh #if 0 /* notyet */
4214 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
4215 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4216 1.281 msaitoh #endif
4217 1.213 msaitoh }
4218 1.213 msaitoh
4219 1.1 thorpej /*
4220 1.281 msaitoh * wm_tx_offload:
4221 1.1 thorpej *
4222 1.281 msaitoh * Set up TCP/IP checksumming parameters for the
4223 1.281 msaitoh * specified packet.
4224 1.1 thorpej */
4225 1.47 thorpej static int
4226 1.281 msaitoh wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
4227 1.281 msaitoh uint8_t *fieldsp)
4228 1.1 thorpej {
4229 1.281 msaitoh struct mbuf *m0 = txs->txs_mbuf;
4230 1.281 msaitoh struct livengood_tcpip_ctxdesc *t;
4231 1.281 msaitoh uint32_t ipcs, tucs, cmd, cmdlen, seg;
4232 1.281 msaitoh uint32_t ipcse;
4233 1.281 msaitoh struct ether_header *eh;
4234 1.281 msaitoh int offset, iphl;
4235 1.281 msaitoh uint8_t fields;
4236 1.281 msaitoh
4237 1.281 msaitoh /*
4238 1.281 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
4239 1.281 msaitoh * fields for the protocol headers.
4240 1.281 msaitoh */
4241 1.281 msaitoh
4242 1.281 msaitoh eh = mtod(m0, struct ether_header *);
4243 1.281 msaitoh switch (htons(eh->ether_type)) {
4244 1.281 msaitoh case ETHERTYPE_IP:
4245 1.281 msaitoh case ETHERTYPE_IPV6:
4246 1.281 msaitoh offset = ETHER_HDR_LEN;
4247 1.281 msaitoh break;
4248 1.1 thorpej
4249 1.281 msaitoh case ETHERTYPE_VLAN:
4250 1.281 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
4251 1.281 msaitoh break;
4252 1.1 thorpej
4253 1.281 msaitoh default:
4254 1.281 msaitoh /*
4255 1.281 msaitoh * Don't support this protocol or encapsulation.
4256 1.281 msaitoh */
4257 1.281 msaitoh *fieldsp = 0;
4258 1.281 msaitoh *cmdp = 0;
4259 1.281 msaitoh return 0;
4260 1.281 msaitoh }
4261 1.281 msaitoh
4262 1.281 msaitoh if ((m0->m_pkthdr.csum_flags &
4263 1.281 msaitoh (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
4264 1.281 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
4265 1.281 msaitoh } else {
4266 1.281 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
4267 1.281 msaitoh }
4268 1.281 msaitoh ipcse = offset + iphl - 1;
4269 1.272 ozaki
4270 1.281 msaitoh cmd = WTX_CMD_DEXT | WTX_DTYP_D;
4271 1.281 msaitoh cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
4272 1.281 msaitoh seg = 0;
4273 1.281 msaitoh fields = 0;
4274 1.154 dyoung
4275 1.281 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
4276 1.281 msaitoh int hlen = offset + iphl;
4277 1.281 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
4278 1.154 dyoung
4279 1.281 msaitoh if (__predict_false(m0->m_len <
4280 1.281 msaitoh (hlen + sizeof(struct tcphdr)))) {
4281 1.1 thorpej /*
4282 1.281 msaitoh * TCP/IP headers are not in the first mbuf; we need
4283 1.281 msaitoh * to do this the slow and painful way. Let's just
4284 1.281 msaitoh * hope this doesn't happen very often.
4285 1.1 thorpej */
4286 1.281 msaitoh struct tcphdr th;
4287 1.281 msaitoh
4288 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
4289 1.1 thorpej
4290 1.281 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
4291 1.281 msaitoh if (v4) {
4292 1.281 msaitoh struct ip ip;
4293 1.272 ozaki
4294 1.281 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
4295 1.281 msaitoh ip.ip_len = 0;
4296 1.281 msaitoh m_copyback(m0,
4297 1.281 msaitoh offset + offsetof(struct ip, ip_len),
4298 1.281 msaitoh sizeof(ip.ip_len), &ip.ip_len);
4299 1.281 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
4300 1.281 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
4301 1.281 msaitoh } else {
4302 1.281 msaitoh struct ip6_hdr ip6;
4303 1.1 thorpej
4304 1.281 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
4305 1.281 msaitoh ip6.ip6_plen = 0;
4306 1.281 msaitoh m_copyback(m0,
4307 1.281 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
4308 1.281 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
4309 1.281 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
4310 1.281 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
4311 1.281 msaitoh }
4312 1.281 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
4313 1.281 msaitoh sizeof(th.th_sum), &th.th_sum);
4314 1.1 thorpej
4315 1.281 msaitoh hlen += th.th_off << 2;
4316 1.281 msaitoh } else {
4317 1.281 msaitoh /*
4318 1.281 msaitoh * TCP/IP headers are in the first mbuf; we can do
4319 1.281 msaitoh * this the easy way.
4320 1.281 msaitoh */
4321 1.281 msaitoh struct tcphdr *th;
4322 1.1 thorpej
4323 1.281 msaitoh if (v4) {
4324 1.281 msaitoh struct ip *ip =
4325 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
4326 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
4327 1.1 thorpej
4328 1.281 msaitoh ip->ip_len = 0;
4329 1.281 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
4330 1.281 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
4331 1.281 msaitoh } else {
4332 1.281 msaitoh struct ip6_hdr *ip6 =
4333 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
4334 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
4335 1.272 ozaki
4336 1.281 msaitoh ip6->ip6_plen = 0;
4337 1.281 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
4338 1.281 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
4339 1.281 msaitoh }
4340 1.281 msaitoh hlen += th->th_off << 2;
4341 1.272 ozaki }
4342 1.272 ozaki
4343 1.281 msaitoh if (v4) {
4344 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso);
4345 1.281 msaitoh cmdlen |= WTX_TCPIP_CMD_IP;
4346 1.281 msaitoh } else {
4347 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso6);
4348 1.281 msaitoh ipcse = 0;
4349 1.1 thorpej }
4350 1.281 msaitoh cmd |= WTX_TCPIP_CMD_TSE;
4351 1.281 msaitoh cmdlen |= WTX_TCPIP_CMD_TSE |
4352 1.281 msaitoh WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
4353 1.281 msaitoh seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
4354 1.281 msaitoh WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
4355 1.281 msaitoh }
4356 1.1 thorpej
4357 1.281 msaitoh /*
4358 1.281 msaitoh * NOTE: Even if we're not using the IP or TCP/UDP checksum
4359 1.281 msaitoh * offload feature, if we load the context descriptor, we
4360 1.281 msaitoh * MUST provide valid values for IPCSS and TUCSS fields.
4361 1.281 msaitoh */
4362 1.1 thorpej
4363 1.281 msaitoh ipcs = WTX_TCPIP_IPCSS(offset) |
4364 1.281 msaitoh WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
4365 1.281 msaitoh WTX_TCPIP_IPCSE(ipcse);
4366 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
4367 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txipsum);
4368 1.281 msaitoh fields |= WTX_IXSM;
4369 1.281 msaitoh }
4370 1.1 thorpej
4371 1.281 msaitoh offset += iphl;
4372 1.272 ozaki
4373 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
4374 1.281 msaitoh (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
4375 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum);
4376 1.281 msaitoh fields |= WTX_TXSM;
4377 1.281 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
4378 1.281 msaitoh WTX_TCPIP_TUCSO(offset +
4379 1.281 msaitoh M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
4380 1.281 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
4381 1.281 msaitoh } else if ((m0->m_pkthdr.csum_flags &
4382 1.281 msaitoh (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
4383 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
4384 1.281 msaitoh fields |= WTX_TXSM;
4385 1.281 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
4386 1.281 msaitoh WTX_TCPIP_TUCSO(offset +
4387 1.281 msaitoh M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
4388 1.281 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
4389 1.281 msaitoh } else {
4390 1.281 msaitoh /* Just initialize it to a valid TCP context. */
4391 1.281 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
4392 1.281 msaitoh WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
4393 1.281 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
4394 1.1 thorpej }
4395 1.1 thorpej
4396 1.281 msaitoh /* Fill in the context descriptor. */
4397 1.281 msaitoh t = (struct livengood_tcpip_ctxdesc *)
4398 1.281 msaitoh &sc->sc_txdescs[sc->sc_txnext];
4399 1.281 msaitoh t->tcpip_ipcs = htole32(ipcs);
4400 1.281 msaitoh t->tcpip_tucs = htole32(tucs);
4401 1.281 msaitoh t->tcpip_cmdlen = htole32(cmdlen);
4402 1.281 msaitoh t->tcpip_seg = htole32(seg);
4403 1.281 msaitoh WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
4404 1.281 msaitoh
4405 1.281 msaitoh sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
4406 1.281 msaitoh txs->txs_ndesc++;
4407 1.281 msaitoh
4408 1.281 msaitoh *cmdp = cmd;
4409 1.281 msaitoh *fieldsp = fields;
4410 1.1 thorpej
4411 1.281 msaitoh return 0;
4412 1.1 thorpej }
4413 1.1 thorpej
4414 1.47 thorpej static void
4415 1.281 msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
4416 1.1 thorpej {
4417 1.281 msaitoh struct mbuf *m;
4418 1.1 thorpej int i;
4419 1.1 thorpej
4420 1.281 msaitoh log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
4421 1.281 msaitoh for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
4422 1.281 msaitoh log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
4423 1.281 msaitoh "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
4424 1.281 msaitoh m->m_data, m->m_len, m->m_flags);
4425 1.281 msaitoh log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
4426 1.281 msaitoh i, i == 1 ? "" : "s");
4427 1.281 msaitoh }
4428 1.272 ozaki
4429 1.281 msaitoh /*
4430 1.281 msaitoh * wm_82547_txfifo_stall:
4431 1.281 msaitoh *
4432 1.281 msaitoh * Callout used to wait for the 82547 Tx FIFO to drain,
4433 1.281 msaitoh * reset the FIFO pointers, and restart packet transmission.
4434 1.281 msaitoh */
4435 1.281 msaitoh static void
4436 1.281 msaitoh wm_82547_txfifo_stall(void *arg)
4437 1.281 msaitoh {
4438 1.281 msaitoh struct wm_softc *sc = arg;
4439 1.281 msaitoh #ifndef WM_MPSAFE
4440 1.281 msaitoh int s;
4441 1.1 thorpej
4442 1.281 msaitoh s = splnet();
4443 1.281 msaitoh #endif
4444 1.283 ozaki WM_TX_LOCK(sc);
4445 1.1 thorpej
4446 1.281 msaitoh if (sc->sc_stopping)
4447 1.281 msaitoh goto out;
4448 1.1 thorpej
4449 1.281 msaitoh if (sc->sc_txfifo_stall) {
4450 1.281 msaitoh if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
4451 1.281 msaitoh CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
4452 1.281 msaitoh CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
4453 1.281 msaitoh /*
4454 1.281 msaitoh * Packets have drained. Stop transmitter, reset
4455 1.281 msaitoh * FIFO pointers, restart transmitter, and kick
4456 1.281 msaitoh * the packet queue.
4457 1.281 msaitoh */
4458 1.281 msaitoh uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
4459 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
4460 1.281 msaitoh CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
4461 1.281 msaitoh CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
4462 1.281 msaitoh CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
4463 1.281 msaitoh CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
4464 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl);
4465 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4466 1.1 thorpej
4467 1.281 msaitoh sc->sc_txfifo_head = 0;
4468 1.281 msaitoh sc->sc_txfifo_stall = 0;
4469 1.281 msaitoh wm_start_locked(&sc->sc_ethercom.ec_if);
4470 1.281 msaitoh } else {
4471 1.281 msaitoh /*
4472 1.281 msaitoh * Still waiting for packets to drain; try again in
4473 1.281 msaitoh * another tick.
4474 1.281 msaitoh */
4475 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
4476 1.20 thorpej }
4477 1.281 msaitoh }
4478 1.1 thorpej
4479 1.281 msaitoh out:
4480 1.283 ozaki WM_TX_UNLOCK(sc);
4481 1.281 msaitoh #ifndef WM_MPSAFE
4482 1.281 msaitoh splx(s);
4483 1.281 msaitoh #endif
4484 1.281 msaitoh }
4485 1.1 thorpej
4486 1.281 msaitoh /*
4487 1.281 msaitoh * wm_82547_txfifo_bugchk:
4488 1.281 msaitoh *
4489 1.281 msaitoh * Check for bug condition in the 82547 Tx FIFO. We need to
4490 1.281 msaitoh * prevent enqueueing a packet that would wrap around the end
4491 1.281 msaitoh * if the Tx FIFO ring buffer, otherwise the chip will croak.
4492 1.281 msaitoh *
4493 1.281 msaitoh * We do this by checking the amount of space before the end
4494 1.281 msaitoh * of the Tx FIFO buffer. If the packet will not fit, we "stall"
4495 1.281 msaitoh * the Tx FIFO, wait for all remaining packets to drain, reset
4496 1.281 msaitoh * the internal FIFO pointers to the beginning, and restart
4497 1.281 msaitoh * transmission on the interface.
4498 1.281 msaitoh */
4499 1.281 msaitoh #define WM_FIFO_HDR 0x10
4500 1.281 msaitoh #define WM_82547_PAD_LEN 0x3e0
4501 1.281 msaitoh static int
4502 1.281 msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
4503 1.281 msaitoh {
4504 1.281 msaitoh int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
4505 1.281 msaitoh int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
4506 1.1 thorpej
4507 1.281 msaitoh /* Just return if already stalled. */
4508 1.281 msaitoh if (sc->sc_txfifo_stall)
4509 1.281 msaitoh return 1;
4510 1.1 thorpej
4511 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
4512 1.281 msaitoh /* Stall only occurs in half-duplex mode. */
4513 1.281 msaitoh goto send_packet;
4514 1.281 msaitoh }
4515 1.1 thorpej
4516 1.281 msaitoh if (len >= WM_82547_PAD_LEN + space) {
4517 1.281 msaitoh sc->sc_txfifo_stall = 1;
4518 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
4519 1.281 msaitoh return 1;
4520 1.1 thorpej }
4521 1.1 thorpej
4522 1.281 msaitoh send_packet:
4523 1.281 msaitoh sc->sc_txfifo_head += len;
4524 1.281 msaitoh if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
4525 1.281 msaitoh sc->sc_txfifo_head -= sc->sc_txfifo_size;
4526 1.1 thorpej
4527 1.281 msaitoh return 0;
4528 1.1 thorpej }
4529 1.1 thorpej
4530 1.1 thorpej /*
4531 1.281 msaitoh * wm_start: [ifnet interface function]
4532 1.1 thorpej *
4533 1.281 msaitoh * Start packet transmission on the interface.
4534 1.1 thorpej */
4535 1.47 thorpej static void
4536 1.281 msaitoh wm_start(struct ifnet *ifp)
4537 1.1 thorpej {
4538 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
4539 1.281 msaitoh
4540 1.283 ozaki WM_TX_LOCK(sc);
4541 1.281 msaitoh if (!sc->sc_stopping)
4542 1.281 msaitoh wm_start_locked(ifp);
4543 1.283 ozaki WM_TX_UNLOCK(sc);
4544 1.281 msaitoh }
4545 1.1 thorpej
4546 1.281 msaitoh static void
4547 1.281 msaitoh wm_start_locked(struct ifnet *ifp)
4548 1.281 msaitoh {
4549 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
4550 1.281 msaitoh struct mbuf *m0;
4551 1.281 msaitoh struct m_tag *mtag;
4552 1.281 msaitoh struct wm_txsoft *txs;
4553 1.281 msaitoh bus_dmamap_t dmamap;
4554 1.281 msaitoh int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
4555 1.281 msaitoh bus_addr_t curaddr;
4556 1.281 msaitoh bus_size_t seglen, curlen;
4557 1.281 msaitoh uint32_t cksumcmd;
4558 1.281 msaitoh uint8_t cksumfields;
4559 1.1 thorpej
4560 1.283 ozaki KASSERT(WM_TX_LOCKED(sc));
4561 1.1 thorpej
4562 1.281 msaitoh if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
4563 1.281 msaitoh return;
4564 1.1 thorpej
4565 1.281 msaitoh /* Remember the previous number of free descriptors. */
4566 1.281 msaitoh ofree = sc->sc_txfree;
4567 1.1 thorpej
4568 1.281 msaitoh /*
4569 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
4570 1.281 msaitoh * until we drain the queue, or use up all available transmit
4571 1.281 msaitoh * descriptors.
4572 1.281 msaitoh */
4573 1.281 msaitoh for (;;) {
4574 1.281 msaitoh m0 = NULL;
4575 1.1 thorpej
4576 1.281 msaitoh /* Get a work queue entry. */
4577 1.281 msaitoh if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
4578 1.281 msaitoh wm_txintr(sc);
4579 1.281 msaitoh if (sc->sc_txsfree == 0) {
4580 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4581 1.281 msaitoh ("%s: TX: no free job descriptors\n",
4582 1.281 msaitoh device_xname(sc->sc_dev)));
4583 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txsstall);
4584 1.281 msaitoh break;
4585 1.1 thorpej }
4586 1.1 thorpej }
4587 1.1 thorpej
4588 1.281 msaitoh /* Grab a packet off the queue. */
4589 1.281 msaitoh IFQ_DEQUEUE(&ifp->if_snd, m0);
4590 1.281 msaitoh if (m0 == NULL)
4591 1.281 msaitoh break;
4592 1.281 msaitoh
4593 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4594 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
4595 1.281 msaitoh device_xname(sc->sc_dev), m0));
4596 1.281 msaitoh
4597 1.281 msaitoh txs = &sc->sc_txsoft[sc->sc_txsnext];
4598 1.281 msaitoh dmamap = txs->txs_dmamap;
4599 1.1 thorpej
4600 1.281 msaitoh use_tso = (m0->m_pkthdr.csum_flags &
4601 1.281 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
4602 1.1 thorpej
4603 1.1 thorpej /*
4604 1.281 msaitoh * So says the Linux driver:
4605 1.281 msaitoh * The controller does a simple calculation to make sure
4606 1.281 msaitoh * there is enough room in the FIFO before initiating the
4607 1.281 msaitoh * DMA for each buffer. The calc is:
4608 1.281 msaitoh * 4 = ceil(buffer len / MSS)
4609 1.281 msaitoh * To make sure we don't overrun the FIFO, adjust the max
4610 1.281 msaitoh * buffer len if the MSS drops.
4611 1.281 msaitoh */
4612 1.281 msaitoh dmamap->dm_maxsegsz =
4613 1.281 msaitoh (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
4614 1.281 msaitoh ? m0->m_pkthdr.segsz << 2
4615 1.281 msaitoh : WTX_MAX_LEN;
4616 1.281 msaitoh
4617 1.281 msaitoh /*
4618 1.281 msaitoh * Load the DMA map. If this fails, the packet either
4619 1.281 msaitoh * didn't fit in the allotted number of segments, or we
4620 1.281 msaitoh * were short on resources. For the too-many-segments
4621 1.281 msaitoh * case, we simply report an error and drop the packet,
4622 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
4623 1.281 msaitoh * buffer.
4624 1.1 thorpej */
4625 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
4626 1.281 msaitoh BUS_DMA_WRITE|BUS_DMA_NOWAIT);
4627 1.281 msaitoh if (error) {
4628 1.281 msaitoh if (error == EFBIG) {
4629 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
4630 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
4631 1.281 msaitoh "DMA segments, dropping...\n",
4632 1.281 msaitoh device_xname(sc->sc_dev));
4633 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
4634 1.281 msaitoh m_freem(m0);
4635 1.281 msaitoh continue;
4636 1.281 msaitoh }
4637 1.281 msaitoh /* Short on resources, just stop for now. */
4638 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4639 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
4640 1.281 msaitoh device_xname(sc->sc_dev), error));
4641 1.281 msaitoh break;
4642 1.1 thorpej }
4643 1.1 thorpej
4644 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
4645 1.281 msaitoh if (use_tso) {
4646 1.281 msaitoh /* For sentinel descriptor; see below. */
4647 1.281 msaitoh segs_needed++;
4648 1.281 msaitoh }
4649 1.1 thorpej
4650 1.1 thorpej /*
4651 1.281 msaitoh * Ensure we have enough descriptors free to describe
4652 1.281 msaitoh * the packet. Note, we always reserve one descriptor
4653 1.281 msaitoh * at the end of the ring due to the semantics of the
4654 1.281 msaitoh * TDT register, plus one more in the event we need
4655 1.281 msaitoh * to load offload context.
4656 1.1 thorpej */
4657 1.281 msaitoh if (segs_needed > sc->sc_txfree - 2) {
4658 1.281 msaitoh /*
4659 1.281 msaitoh * Not enough free descriptors to transmit this
4660 1.281 msaitoh * packet. We haven't committed anything yet,
4661 1.281 msaitoh * so just unload the DMA map, put the packet
4662 1.281 msaitoh * pack on the queue, and punt. Notify the upper
4663 1.281 msaitoh * layer that there are no more slots left.
4664 1.281 msaitoh */
4665 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4666 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
4667 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
4668 1.281 msaitoh segs_needed, sc->sc_txfree - 1));
4669 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
4670 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
4671 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdstall);
4672 1.281 msaitoh break;
4673 1.1 thorpej }
4674 1.1 thorpej
4675 1.1 thorpej /*
4676 1.281 msaitoh * Check for 82547 Tx FIFO bug. We need to do this
4677 1.281 msaitoh * once we know we can transmit the packet, since we
4678 1.281 msaitoh * do some internal FIFO space accounting here.
4679 1.1 thorpej */
4680 1.281 msaitoh if (sc->sc_type == WM_T_82547 &&
4681 1.281 msaitoh wm_82547_txfifo_bugchk(sc, m0)) {
4682 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4683 1.281 msaitoh ("%s: TX: 82547 Tx FIFO bug detected\n",
4684 1.281 msaitoh device_xname(sc->sc_dev)));
4685 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
4686 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
4687 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
4688 1.281 msaitoh break;
4689 1.281 msaitoh }
4690 1.93 thorpej
4691 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
4692 1.1 thorpej
4693 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4694 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
4695 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
4696 1.1 thorpej
4697 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
4698 1.1 thorpej
4699 1.1 thorpej /*
4700 1.281 msaitoh * Store a pointer to the packet so that we can free it
4701 1.281 msaitoh * later.
4702 1.281 msaitoh *
4703 1.281 msaitoh * Initially, we consider the number of descriptors the
4704 1.281 msaitoh * packet uses the number of DMA segments. This may be
4705 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
4706 1.281 msaitoh * is used to set the checksum context).
4707 1.1 thorpej */
4708 1.281 msaitoh txs->txs_mbuf = m0;
4709 1.281 msaitoh txs->txs_firstdesc = sc->sc_txnext;
4710 1.281 msaitoh txs->txs_ndesc = segs_needed;
4711 1.281 msaitoh
4712 1.281 msaitoh /* Set up offload parameters for this packet. */
4713 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
4714 1.281 msaitoh (M_CSUM_TSOv4|M_CSUM_TSOv6|
4715 1.281 msaitoh M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
4716 1.281 msaitoh M_CSUM_TCPv6|M_CSUM_UDPv6)) {
4717 1.281 msaitoh if (wm_tx_offload(sc, txs, &cksumcmd,
4718 1.281 msaitoh &cksumfields) != 0) {
4719 1.281 msaitoh /* Error message already displayed. */
4720 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
4721 1.281 msaitoh continue;
4722 1.281 msaitoh }
4723 1.281 msaitoh } else {
4724 1.281 msaitoh cksumcmd = 0;
4725 1.281 msaitoh cksumfields = 0;
4726 1.1 thorpej }
4727 1.1 thorpej
4728 1.281 msaitoh cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
4729 1.281 msaitoh
4730 1.281 msaitoh /* Sync the DMA map. */
4731 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
4732 1.281 msaitoh BUS_DMASYNC_PREWRITE);
4733 1.1 thorpej
4734 1.281 msaitoh /* Initialize the transmit descriptor. */
4735 1.281 msaitoh for (nexttx = sc->sc_txnext, seg = 0;
4736 1.281 msaitoh seg < dmamap->dm_nsegs; seg++) {
4737 1.281 msaitoh for (seglen = dmamap->dm_segs[seg].ds_len,
4738 1.281 msaitoh curaddr = dmamap->dm_segs[seg].ds_addr;
4739 1.281 msaitoh seglen != 0;
4740 1.281 msaitoh curaddr += curlen, seglen -= curlen,
4741 1.281 msaitoh nexttx = WM_NEXTTX(sc, nexttx)) {
4742 1.281 msaitoh curlen = seglen;
4743 1.1 thorpej
4744 1.106 yamt /*
4745 1.281 msaitoh * So says the Linux driver:
4746 1.281 msaitoh * Work around for premature descriptor
4747 1.281 msaitoh * write-backs in TSO mode. Append a
4748 1.281 msaitoh * 4-byte sentinel descriptor.
4749 1.106 yamt */
4750 1.281 msaitoh if (use_tso &&
4751 1.281 msaitoh seg == dmamap->dm_nsegs - 1 &&
4752 1.281 msaitoh curlen > 8)
4753 1.281 msaitoh curlen -= 4;
4754 1.281 msaitoh
4755 1.281 msaitoh wm_set_dma_addr(
4756 1.281 msaitoh &sc->sc_txdescs[nexttx].wtx_addr,
4757 1.281 msaitoh curaddr);
4758 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_cmdlen =
4759 1.281 msaitoh htole32(cksumcmd | curlen);
4760 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
4761 1.281 msaitoh 0;
4762 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
4763 1.281 msaitoh cksumfields;
4764 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
4765 1.281 msaitoh lasttx = nexttx;
4766 1.281 msaitoh
4767 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4768 1.281 msaitoh ("%s: TX: desc %d: low %#" PRIx64 ", "
4769 1.281 msaitoh "len %#04zx\n",
4770 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
4771 1.281 msaitoh (uint64_t)curaddr, curlen));
4772 1.106 yamt }
4773 1.1 thorpej }
4774 1.1 thorpej
4775 1.281 msaitoh KASSERT(lasttx != -1);
4776 1.1 thorpej
4777 1.281 msaitoh /*
4778 1.281 msaitoh * Set up the command byte on the last descriptor of
4779 1.281 msaitoh * the packet. If we're in the interrupt delay window,
4780 1.281 msaitoh * delay the interrupt.
4781 1.281 msaitoh */
4782 1.281 msaitoh sc->sc_txdescs[lasttx].wtx_cmdlen |=
4783 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
4784 1.281 msaitoh
4785 1.281 msaitoh /*
4786 1.281 msaitoh * If VLANs are enabled and the packet has a VLAN tag, set
4787 1.281 msaitoh * up the descriptor to encapsulate the packet for us.
4788 1.281 msaitoh *
4789 1.281 msaitoh * This is only valid on the last descriptor of the packet.
4790 1.281 msaitoh */
4791 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
4792 1.281 msaitoh sc->sc_txdescs[lasttx].wtx_cmdlen |=
4793 1.281 msaitoh htole32(WTX_CMD_VLE);
4794 1.281 msaitoh sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
4795 1.281 msaitoh = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
4796 1.281 msaitoh }
4797 1.281 msaitoh
4798 1.281 msaitoh txs->txs_lastdesc = lasttx;
4799 1.281 msaitoh
4800 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4801 1.281 msaitoh ("%s: TX: desc %d: cmdlen 0x%08x\n",
4802 1.281 msaitoh device_xname(sc->sc_dev),
4803 1.281 msaitoh lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
4804 1.281 msaitoh
4805 1.281 msaitoh /* Sync the descriptors we're using. */
4806 1.281 msaitoh WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
4807 1.281 msaitoh BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
4808 1.281 msaitoh
4809 1.281 msaitoh /* Give the packet to the chip. */
4810 1.281 msaitoh CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
4811 1.281 msaitoh
4812 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4813 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
4814 1.281 msaitoh
4815 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
4816 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
4817 1.281 msaitoh device_xname(sc->sc_dev), sc->sc_txsnext));
4818 1.272 ozaki
4819 1.281 msaitoh /* Advance the tx pointer. */
4820 1.281 msaitoh sc->sc_txfree -= txs->txs_ndesc;
4821 1.281 msaitoh sc->sc_txnext = nexttx;
4822 1.1 thorpej
4823 1.281 msaitoh sc->sc_txsfree--;
4824 1.281 msaitoh sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
4825 1.272 ozaki
4826 1.281 msaitoh /* Pass the packet to any BPF listeners. */
4827 1.281 msaitoh bpf_mtap(ifp, m0);
4828 1.281 msaitoh }
4829 1.272 ozaki
4830 1.281 msaitoh if (m0 != NULL) {
4831 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
4832 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
4833 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n", __func__));
4834 1.281 msaitoh m_freem(m0);
4835 1.1 thorpej }
4836 1.1 thorpej
4837 1.281 msaitoh if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
4838 1.281 msaitoh /* No more slots; notify upper layer. */
4839 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
4840 1.281 msaitoh }
4841 1.1 thorpej
4842 1.281 msaitoh if (sc->sc_txfree != ofree) {
4843 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
4844 1.281 msaitoh ifp->if_timer = 5;
4845 1.281 msaitoh }
4846 1.1 thorpej }
4847 1.1 thorpej
4848 1.1 thorpej /*
4849 1.281 msaitoh * wm_nq_tx_offload:
4850 1.1 thorpej *
4851 1.281 msaitoh * Set up TCP/IP checksumming parameters for the
4852 1.281 msaitoh * specified packet, for NEWQUEUE devices
4853 1.1 thorpej */
4854 1.281 msaitoh static int
4855 1.281 msaitoh wm_nq_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs,
4856 1.281 msaitoh uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
4857 1.1 thorpej {
4858 1.281 msaitoh struct mbuf *m0 = txs->txs_mbuf;
4859 1.281 msaitoh struct m_tag *mtag;
4860 1.281 msaitoh uint32_t vl_len, mssidx, cmdc;
4861 1.281 msaitoh struct ether_header *eh;
4862 1.281 msaitoh int offset, iphl;
4863 1.281 msaitoh
4864 1.281 msaitoh /*
4865 1.281 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
4866 1.281 msaitoh * fields for the protocol headers.
4867 1.281 msaitoh */
4868 1.281 msaitoh *cmdlenp = 0;
4869 1.281 msaitoh *fieldsp = 0;
4870 1.281 msaitoh
4871 1.281 msaitoh eh = mtod(m0, struct ether_header *);
4872 1.281 msaitoh switch (htons(eh->ether_type)) {
4873 1.281 msaitoh case ETHERTYPE_IP:
4874 1.281 msaitoh case ETHERTYPE_IPV6:
4875 1.281 msaitoh offset = ETHER_HDR_LEN;
4876 1.281 msaitoh break;
4877 1.281 msaitoh
4878 1.281 msaitoh case ETHERTYPE_VLAN:
4879 1.281 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
4880 1.281 msaitoh break;
4881 1.281 msaitoh
4882 1.281 msaitoh default:
4883 1.281 msaitoh /* Don't support this protocol or encapsulation. */
4884 1.281 msaitoh *do_csum = false;
4885 1.281 msaitoh return 0;
4886 1.281 msaitoh }
4887 1.281 msaitoh *do_csum = true;
4888 1.281 msaitoh *cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
4889 1.281 msaitoh cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
4890 1.1 thorpej
4891 1.281 msaitoh vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
4892 1.281 msaitoh KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
4893 1.281 msaitoh
4894 1.281 msaitoh if ((m0->m_pkthdr.csum_flags &
4895 1.281 msaitoh (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4|M_CSUM_IPv4)) != 0) {
4896 1.281 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
4897 1.281 msaitoh } else {
4898 1.281 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
4899 1.281 msaitoh }
4900 1.281 msaitoh vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
4901 1.281 msaitoh KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
4902 1.281 msaitoh
4903 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
4904 1.281 msaitoh vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
4905 1.281 msaitoh << NQTXC_VLLEN_VLAN_SHIFT);
4906 1.281 msaitoh *cmdlenp |= NQTX_CMD_VLE;
4907 1.281 msaitoh }
4908 1.272 ozaki
4909 1.281 msaitoh mssidx = 0;
4910 1.170 msaitoh
4911 1.281 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
4912 1.281 msaitoh int hlen = offset + iphl;
4913 1.281 msaitoh int tcp_hlen;
4914 1.281 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
4915 1.192 msaitoh
4916 1.281 msaitoh if (__predict_false(m0->m_len <
4917 1.281 msaitoh (hlen + sizeof(struct tcphdr)))) {
4918 1.192 msaitoh /*
4919 1.281 msaitoh * TCP/IP headers are not in the first mbuf; we need
4920 1.281 msaitoh * to do this the slow and painful way. Let's just
4921 1.281 msaitoh * hope this doesn't happen very often.
4922 1.192 msaitoh */
4923 1.281 msaitoh struct tcphdr th;
4924 1.170 msaitoh
4925 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
4926 1.192 msaitoh
4927 1.281 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
4928 1.281 msaitoh if (v4) {
4929 1.281 msaitoh struct ip ip;
4930 1.192 msaitoh
4931 1.281 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
4932 1.281 msaitoh ip.ip_len = 0;
4933 1.281 msaitoh m_copyback(m0,
4934 1.281 msaitoh offset + offsetof(struct ip, ip_len),
4935 1.281 msaitoh sizeof(ip.ip_len), &ip.ip_len);
4936 1.281 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
4937 1.281 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
4938 1.281 msaitoh } else {
4939 1.281 msaitoh struct ip6_hdr ip6;
4940 1.192 msaitoh
4941 1.281 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
4942 1.281 msaitoh ip6.ip6_plen = 0;
4943 1.281 msaitoh m_copyback(m0,
4944 1.281 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
4945 1.281 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
4946 1.281 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
4947 1.281 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
4948 1.170 msaitoh }
4949 1.281 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
4950 1.281 msaitoh sizeof(th.th_sum), &th.th_sum);
4951 1.192 msaitoh
4952 1.281 msaitoh tcp_hlen = th.th_off << 2;
4953 1.281 msaitoh } else {
4954 1.173 msaitoh /*
4955 1.281 msaitoh * TCP/IP headers are in the first mbuf; we can do
4956 1.281 msaitoh * this the easy way.
4957 1.173 msaitoh */
4958 1.281 msaitoh struct tcphdr *th;
4959 1.198 msaitoh
4960 1.281 msaitoh if (v4) {
4961 1.281 msaitoh struct ip *ip =
4962 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
4963 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
4964 1.1 thorpej
4965 1.281 msaitoh ip->ip_len = 0;
4966 1.281 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
4967 1.281 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
4968 1.281 msaitoh } else {
4969 1.281 msaitoh struct ip6_hdr *ip6 =
4970 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
4971 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
4972 1.192 msaitoh
4973 1.281 msaitoh ip6->ip6_plen = 0;
4974 1.281 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
4975 1.281 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
4976 1.281 msaitoh }
4977 1.281 msaitoh tcp_hlen = th->th_off << 2;
4978 1.144 msaitoh }
4979 1.281 msaitoh hlen += tcp_hlen;
4980 1.281 msaitoh *cmdlenp |= NQTX_CMD_TSE;
4981 1.144 msaitoh
4982 1.281 msaitoh if (v4) {
4983 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso);
4984 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
4985 1.281 msaitoh } else {
4986 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso6);
4987 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
4988 1.189 msaitoh }
4989 1.281 msaitoh *fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
4990 1.281 msaitoh KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
4991 1.281 msaitoh mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
4992 1.281 msaitoh KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
4993 1.281 msaitoh mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
4994 1.281 msaitoh KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
4995 1.281 msaitoh } else {
4996 1.281 msaitoh *fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
4997 1.281 msaitoh KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
4998 1.208 msaitoh }
4999 1.208 msaitoh
5000 1.281 msaitoh if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
5001 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM;
5002 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
5003 1.281 msaitoh }
5004 1.144 msaitoh
5005 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
5006 1.281 msaitoh (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
5007 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum);
5008 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
5009 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
5010 1.281 msaitoh } else {
5011 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
5012 1.281 msaitoh }
5013 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
5014 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
5015 1.281 msaitoh }
5016 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
5017 1.281 msaitoh (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
5018 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
5019 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
5020 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
5021 1.281 msaitoh } else {
5022 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
5023 1.281 msaitoh }
5024 1.281 msaitoh cmdc |= NQTXC_CMD_IP6;
5025 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
5026 1.281 msaitoh }
5027 1.1 thorpej
5028 1.281 msaitoh /* Fill in the context descriptor. */
5029 1.281 msaitoh sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_vl_len =
5030 1.281 msaitoh htole32(vl_len);
5031 1.281 msaitoh sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_sn = 0;
5032 1.281 msaitoh sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_cmd =
5033 1.281 msaitoh htole32(cmdc);
5034 1.281 msaitoh sc->sc_nq_txdescs[sc->sc_txnext].nqrx_ctx.nqtxc_mssidx =
5035 1.281 msaitoh htole32(mssidx);
5036 1.281 msaitoh WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
5037 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5038 1.281 msaitoh ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
5039 1.281 msaitoh sc->sc_txnext, 0, vl_len));
5040 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
5041 1.281 msaitoh sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
5042 1.281 msaitoh txs->txs_ndesc++;
5043 1.281 msaitoh return 0;
5044 1.217 dyoung }
5045 1.217 dyoung
5046 1.1 thorpej /*
5047 1.281 msaitoh * wm_nq_start: [ifnet interface function]
5048 1.1 thorpej *
5049 1.281 msaitoh * Start packet transmission on the interface for NEWQUEUE devices
5050 1.1 thorpej */
5051 1.281 msaitoh static void
5052 1.281 msaitoh wm_nq_start(struct ifnet *ifp)
5053 1.1 thorpej {
5054 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5055 1.272 ozaki
5056 1.283 ozaki WM_TX_LOCK(sc);
5057 1.281 msaitoh if (!sc->sc_stopping)
5058 1.281 msaitoh wm_nq_start_locked(ifp);
5059 1.283 ozaki WM_TX_UNLOCK(sc);
5060 1.272 ozaki }
5061 1.272 ozaki
5062 1.281 msaitoh static void
5063 1.281 msaitoh wm_nq_start_locked(struct ifnet *ifp)
5064 1.272 ozaki {
5065 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
5066 1.281 msaitoh struct mbuf *m0;
5067 1.281 msaitoh struct m_tag *mtag;
5068 1.281 msaitoh struct wm_txsoft *txs;
5069 1.281 msaitoh bus_dmamap_t dmamap;
5070 1.281 msaitoh int error, nexttx, lasttx = -1, seg, segs_needed;
5071 1.281 msaitoh bool do_csum, sent;
5072 1.1 thorpej
5073 1.283 ozaki KASSERT(WM_TX_LOCKED(sc));
5074 1.41 tls
5075 1.281 msaitoh if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
5076 1.281 msaitoh return;
5077 1.1 thorpej
5078 1.281 msaitoh sent = false;
5079 1.1 thorpej
5080 1.1 thorpej /*
5081 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
5082 1.281 msaitoh * until we drain the queue, or use up all available transmit
5083 1.281 msaitoh * descriptors.
5084 1.1 thorpej */
5085 1.281 msaitoh for (;;) {
5086 1.281 msaitoh m0 = NULL;
5087 1.281 msaitoh
5088 1.281 msaitoh /* Get a work queue entry. */
5089 1.281 msaitoh if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
5090 1.281 msaitoh wm_txintr(sc);
5091 1.281 msaitoh if (sc->sc_txsfree == 0) {
5092 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5093 1.281 msaitoh ("%s: TX: no free job descriptors\n",
5094 1.281 msaitoh device_xname(sc->sc_dev)));
5095 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txsstall);
5096 1.281 msaitoh break;
5097 1.281 msaitoh }
5098 1.281 msaitoh }
5099 1.1 thorpej
5100 1.281 msaitoh /* Grab a packet off the queue. */
5101 1.281 msaitoh IFQ_DEQUEUE(&ifp->if_snd, m0);
5102 1.281 msaitoh if (m0 == NULL)
5103 1.281 msaitoh break;
5104 1.71 thorpej
5105 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5106 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
5107 1.281 msaitoh device_xname(sc->sc_dev), m0));
5108 1.177 msaitoh
5109 1.281 msaitoh txs = &sc->sc_txsoft[sc->sc_txsnext];
5110 1.281 msaitoh dmamap = txs->txs_dmamap;
5111 1.1 thorpej
5112 1.281 msaitoh /*
5113 1.281 msaitoh * Load the DMA map. If this fails, the packet either
5114 1.281 msaitoh * didn't fit in the allotted number of segments, or we
5115 1.281 msaitoh * were short on resources. For the too-many-segments
5116 1.281 msaitoh * case, we simply report an error and drop the packet,
5117 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
5118 1.281 msaitoh * buffer.
5119 1.281 msaitoh */
5120 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
5121 1.281 msaitoh BUS_DMA_WRITE|BUS_DMA_NOWAIT);
5122 1.281 msaitoh if (error) {
5123 1.281 msaitoh if (error == EFBIG) {
5124 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
5125 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
5126 1.281 msaitoh "DMA segments, dropping...\n",
5127 1.281 msaitoh device_xname(sc->sc_dev));
5128 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
5129 1.281 msaitoh m_freem(m0);
5130 1.281 msaitoh continue;
5131 1.281 msaitoh }
5132 1.281 msaitoh /* Short on resources, just stop for now. */
5133 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5134 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
5135 1.281 msaitoh device_xname(sc->sc_dev), error));
5136 1.281 msaitoh break;
5137 1.281 msaitoh }
5138 1.177 msaitoh
5139 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
5140 1.177 msaitoh
5141 1.281 msaitoh /*
5142 1.281 msaitoh * Ensure we have enough descriptors free to describe
5143 1.281 msaitoh * the packet. Note, we always reserve one descriptor
5144 1.281 msaitoh * at the end of the ring due to the semantics of the
5145 1.281 msaitoh * TDT register, plus one more in the event we need
5146 1.281 msaitoh * to load offload context.
5147 1.281 msaitoh */
5148 1.281 msaitoh if (segs_needed > sc->sc_txfree - 2) {
5149 1.177 msaitoh /*
5150 1.281 msaitoh * Not enough free descriptors to transmit this
5151 1.281 msaitoh * packet. We haven't committed anything yet,
5152 1.281 msaitoh * so just unload the DMA map, put the packet
5153 1.281 msaitoh * pack on the queue, and punt. Notify the upper
5154 1.281 msaitoh * layer that there are no more slots left.
5155 1.177 msaitoh */
5156 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5157 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
5158 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
5159 1.281 msaitoh segs_needed, sc->sc_txfree - 1));
5160 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
5161 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
5162 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdstall);
5163 1.177 msaitoh break;
5164 1.177 msaitoh }
5165 1.177 msaitoh
5166 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
5167 1.281 msaitoh
5168 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5169 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
5170 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
5171 1.177 msaitoh
5172 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
5173 1.1 thorpej
5174 1.281 msaitoh /*
5175 1.281 msaitoh * Store a pointer to the packet so that we can free it
5176 1.281 msaitoh * later.
5177 1.281 msaitoh *
5178 1.281 msaitoh * Initially, we consider the number of descriptors the
5179 1.281 msaitoh * packet uses the number of DMA segments. This may be
5180 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
5181 1.281 msaitoh * is used to set the checksum context).
5182 1.281 msaitoh */
5183 1.281 msaitoh txs->txs_mbuf = m0;
5184 1.281 msaitoh txs->txs_firstdesc = sc->sc_txnext;
5185 1.281 msaitoh txs->txs_ndesc = segs_needed;
5186 1.1 thorpej
5187 1.281 msaitoh /* Set up offload parameters for this packet. */
5188 1.281 msaitoh uint32_t cmdlen, fields, dcmdlen;
5189 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
5190 1.281 msaitoh (M_CSUM_TSOv4|M_CSUM_TSOv6|
5191 1.281 msaitoh M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
5192 1.281 msaitoh M_CSUM_TCPv6|M_CSUM_UDPv6)) {
5193 1.281 msaitoh if (wm_nq_tx_offload(sc, txs, &cmdlen, &fields,
5194 1.281 msaitoh &do_csum) != 0) {
5195 1.281 msaitoh /* Error message already displayed. */
5196 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
5197 1.281 msaitoh continue;
5198 1.281 msaitoh }
5199 1.281 msaitoh } else {
5200 1.281 msaitoh do_csum = false;
5201 1.281 msaitoh cmdlen = 0;
5202 1.281 msaitoh fields = 0;
5203 1.281 msaitoh }
5204 1.173 msaitoh
5205 1.281 msaitoh /* Sync the DMA map. */
5206 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
5207 1.281 msaitoh BUS_DMASYNC_PREWRITE);
5208 1.1 thorpej
5209 1.281 msaitoh /* Initialize the first transmit descriptor. */
5210 1.281 msaitoh nexttx = sc->sc_txnext;
5211 1.281 msaitoh if (!do_csum) {
5212 1.281 msaitoh /* setup a legacy descriptor */
5213 1.281 msaitoh wm_set_dma_addr(
5214 1.281 msaitoh &sc->sc_txdescs[nexttx].wtx_addr,
5215 1.281 msaitoh dmamap->dm_segs[0].ds_addr);
5216 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_cmdlen =
5217 1.281 msaitoh htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
5218 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_status = 0;
5219 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_options = 0;
5220 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
5221 1.281 msaitoh NULL) {
5222 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_cmdlen |=
5223 1.281 msaitoh htole32(WTX_CMD_VLE);
5224 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan =
5225 1.281 msaitoh htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
5226 1.281 msaitoh } else {
5227 1.281 msaitoh sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
5228 1.281 msaitoh }
5229 1.281 msaitoh dcmdlen = 0;
5230 1.281 msaitoh } else {
5231 1.281 msaitoh /* setup an advanced data descriptor */
5232 1.281 msaitoh sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
5233 1.281 msaitoh htole64(dmamap->dm_segs[0].ds_addr);
5234 1.281 msaitoh KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
5235 1.281 msaitoh sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
5236 1.281 msaitoh htole32(dmamap->dm_segs[0].ds_len | cmdlen );
5237 1.281 msaitoh sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields =
5238 1.281 msaitoh htole32(fields);
5239 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5240 1.281 msaitoh ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
5241 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
5242 1.281 msaitoh (uint64_t)dmamap->dm_segs[0].ds_addr));
5243 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5244 1.281 msaitoh ("\t 0x%08x%08x\n", fields,
5245 1.281 msaitoh (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
5246 1.281 msaitoh dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
5247 1.281 msaitoh }
5248 1.177 msaitoh
5249 1.281 msaitoh lasttx = nexttx;
5250 1.281 msaitoh nexttx = WM_NEXTTX(sc, nexttx);
5251 1.150 tls /*
5252 1.281 msaitoh * fill in the next descriptors. legacy or adcanced format
5253 1.281 msaitoh * is the same here
5254 1.150 tls */
5255 1.281 msaitoh for (seg = 1; seg < dmamap->dm_nsegs;
5256 1.281 msaitoh seg++, nexttx = WM_NEXTTX(sc, nexttx)) {
5257 1.281 msaitoh sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_addr =
5258 1.281 msaitoh htole64(dmamap->dm_segs[seg].ds_addr);
5259 1.281 msaitoh sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_cmdlen =
5260 1.281 msaitoh htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
5261 1.281 msaitoh KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
5262 1.281 msaitoh sc->sc_nq_txdescs[nexttx].nqtx_data.nqtxd_fields = 0;
5263 1.281 msaitoh lasttx = nexttx;
5264 1.153 tls
5265 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5266 1.281 msaitoh ("%s: TX: desc %d: %#" PRIx64 ", "
5267 1.281 msaitoh "len %#04zx\n",
5268 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
5269 1.281 msaitoh (uint64_t)dmamap->dm_segs[seg].ds_addr,
5270 1.281 msaitoh dmamap->dm_segs[seg].ds_len));
5271 1.281 msaitoh }
5272 1.153 tls
5273 1.281 msaitoh KASSERT(lasttx != -1);
5274 1.1 thorpej
5275 1.211 msaitoh /*
5276 1.281 msaitoh * Set up the command byte on the last descriptor of
5277 1.281 msaitoh * the packet. If we're in the interrupt delay window,
5278 1.281 msaitoh * delay the interrupt.
5279 1.211 msaitoh */
5280 1.281 msaitoh KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
5281 1.281 msaitoh (NQTX_CMD_EOP | NQTX_CMD_RS));
5282 1.281 msaitoh sc->sc_txdescs[lasttx].wtx_cmdlen |=
5283 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
5284 1.211 msaitoh
5285 1.281 msaitoh txs->txs_lastdesc = lasttx;
5286 1.177 msaitoh
5287 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5288 1.281 msaitoh ("%s: TX: desc %d: cmdlen 0x%08x\n",
5289 1.281 msaitoh device_xname(sc->sc_dev),
5290 1.281 msaitoh lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
5291 1.1 thorpej
5292 1.281 msaitoh /* Sync the descriptors we're using. */
5293 1.281 msaitoh WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
5294 1.281 msaitoh BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
5295 1.203 msaitoh
5296 1.281 msaitoh /* Give the packet to the chip. */
5297 1.281 msaitoh CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
5298 1.281 msaitoh sent = true;
5299 1.120 msaitoh
5300 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5301 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
5302 1.228 msaitoh
5303 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5304 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
5305 1.281 msaitoh device_xname(sc->sc_dev), sc->sc_txsnext));
5306 1.41 tls
5307 1.281 msaitoh /* Advance the tx pointer. */
5308 1.281 msaitoh sc->sc_txfree -= txs->txs_ndesc;
5309 1.281 msaitoh sc->sc_txnext = nexttx;
5310 1.1 thorpej
5311 1.281 msaitoh sc->sc_txsfree--;
5312 1.281 msaitoh sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
5313 1.1 thorpej
5314 1.281 msaitoh /* Pass the packet to any BPF listeners. */
5315 1.281 msaitoh bpf_mtap(ifp, m0);
5316 1.281 msaitoh }
5317 1.257 msaitoh
5318 1.281 msaitoh if (m0 != NULL) {
5319 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
5320 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
5321 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n", __func__));
5322 1.281 msaitoh m_freem(m0);
5323 1.257 msaitoh }
5324 1.257 msaitoh
5325 1.281 msaitoh if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
5326 1.281 msaitoh /* No more slots; notify upper layer. */
5327 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
5328 1.281 msaitoh }
5329 1.199 msaitoh
5330 1.281 msaitoh if (sent) {
5331 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
5332 1.281 msaitoh ifp->if_timer = 5;
5333 1.281 msaitoh }
5334 1.281 msaitoh }
5335 1.272 ozaki
5336 1.281 msaitoh /* Interrupt */
5337 1.1 thorpej
5338 1.1 thorpej /*
5339 1.281 msaitoh * wm_txintr:
5340 1.1 thorpej *
5341 1.281 msaitoh * Helper; handle transmit interrupts.
5342 1.1 thorpej */
5343 1.47 thorpej static void
5344 1.281 msaitoh wm_txintr(struct wm_softc *sc)
5345 1.1 thorpej {
5346 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5347 1.281 msaitoh struct wm_txsoft *txs;
5348 1.281 msaitoh uint8_t status;
5349 1.1 thorpej int i;
5350 1.1 thorpej
5351 1.281 msaitoh if (sc->sc_stopping)
5352 1.281 msaitoh return;
5353 1.281 msaitoh
5354 1.281 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
5355 1.272 ozaki
5356 1.281 msaitoh /*
5357 1.281 msaitoh * Go through the Tx list and free mbufs for those
5358 1.281 msaitoh * frames which have been transmitted.
5359 1.281 msaitoh */
5360 1.281 msaitoh for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
5361 1.281 msaitoh i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
5362 1.281 msaitoh txs = &sc->sc_txsoft[i];
5363 1.1 thorpej
5364 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5365 1.281 msaitoh ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
5366 1.272 ozaki
5367 1.281 msaitoh WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
5368 1.281 msaitoh BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
5369 1.272 ozaki
5370 1.281 msaitoh status =
5371 1.281 msaitoh sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
5372 1.281 msaitoh if ((status & WTX_ST_DD) == 0) {
5373 1.281 msaitoh WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
5374 1.281 msaitoh BUS_DMASYNC_PREREAD);
5375 1.281 msaitoh break;
5376 1.281 msaitoh }
5377 1.1 thorpej
5378 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5379 1.281 msaitoh ("%s: TX: job %d done: descs %d..%d\n",
5380 1.281 msaitoh device_xname(sc->sc_dev), i, txs->txs_firstdesc,
5381 1.281 msaitoh txs->txs_lastdesc));
5382 1.272 ozaki
5383 1.281 msaitoh /*
5384 1.281 msaitoh * XXX We should probably be using the statistics
5385 1.281 msaitoh * XXX registers, but I don't know if they exist
5386 1.281 msaitoh * XXX on chips before the i82544.
5387 1.281 msaitoh */
5388 1.272 ozaki
5389 1.281 msaitoh #ifdef WM_EVENT_COUNTERS
5390 1.281 msaitoh if (status & WTX_ST_TU)
5391 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_tu);
5392 1.281 msaitoh #endif /* WM_EVENT_COUNTERS */
5393 1.1 thorpej
5394 1.281 msaitoh if (status & (WTX_ST_EC|WTX_ST_LC)) {
5395 1.281 msaitoh ifp->if_oerrors++;
5396 1.281 msaitoh if (status & WTX_ST_LC)
5397 1.281 msaitoh log(LOG_WARNING, "%s: late collision\n",
5398 1.281 msaitoh device_xname(sc->sc_dev));
5399 1.281 msaitoh else if (status & WTX_ST_EC) {
5400 1.281 msaitoh ifp->if_collisions += 16;
5401 1.281 msaitoh log(LOG_WARNING, "%s: excessive collisions\n",
5402 1.281 msaitoh device_xname(sc->sc_dev));
5403 1.281 msaitoh }
5404 1.281 msaitoh } else
5405 1.281 msaitoh ifp->if_opackets++;
5406 1.78 thorpej
5407 1.281 msaitoh sc->sc_txfree += txs->txs_ndesc;
5408 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
5409 1.281 msaitoh 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
5410 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
5411 1.281 msaitoh m_freem(txs->txs_mbuf);
5412 1.281 msaitoh txs->txs_mbuf = NULL;
5413 1.1 thorpej }
5414 1.1 thorpej
5415 1.281 msaitoh /* Update the dirty transmit buffer pointer. */
5416 1.281 msaitoh sc->sc_txsdirty = i;
5417 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5418 1.281 msaitoh ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
5419 1.1 thorpej
5420 1.102 scw /*
5421 1.281 msaitoh * If there are no more pending transmissions, cancel the watchdog
5422 1.281 msaitoh * timer.
5423 1.102 scw */
5424 1.281 msaitoh if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
5425 1.281 msaitoh ifp->if_timer = 0;
5426 1.281 msaitoh }
5427 1.102 scw
5428 1.281 msaitoh /*
5429 1.281 msaitoh * wm_rxintr:
5430 1.281 msaitoh *
5431 1.281 msaitoh * Helper; handle receive interrupts.
5432 1.281 msaitoh */
5433 1.281 msaitoh static void
5434 1.281 msaitoh wm_rxintr(struct wm_softc *sc)
5435 1.281 msaitoh {
5436 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5437 1.281 msaitoh struct wm_rxsoft *rxs;
5438 1.281 msaitoh struct mbuf *m;
5439 1.281 msaitoh int i, len;
5440 1.281 msaitoh uint8_t status, errors;
5441 1.281 msaitoh uint16_t vlantag;
5442 1.1 thorpej
5443 1.281 msaitoh for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
5444 1.281 msaitoh rxs = &sc->sc_rxsoft[i];
5445 1.156 dyoung
5446 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5447 1.281 msaitoh ("%s: RX: checking descriptor %d\n",
5448 1.281 msaitoh device_xname(sc->sc_dev), i));
5449 1.199 msaitoh
5450 1.281 msaitoh WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
5451 1.1 thorpej
5452 1.281 msaitoh status = sc->sc_rxdescs[i].wrx_status;
5453 1.281 msaitoh errors = sc->sc_rxdescs[i].wrx_errors;
5454 1.281 msaitoh len = le16toh(sc->sc_rxdescs[i].wrx_len);
5455 1.281 msaitoh vlantag = sc->sc_rxdescs[i].wrx_special;
5456 1.145 msaitoh
5457 1.281 msaitoh if ((status & WRX_ST_DD) == 0) {
5458 1.281 msaitoh /* We have processed all of the receive descriptors. */
5459 1.281 msaitoh WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
5460 1.281 msaitoh break;
5461 1.145 msaitoh }
5462 1.189 msaitoh
5463 1.281 msaitoh if (__predict_false(sc->sc_rxdiscard)) {
5464 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5465 1.281 msaitoh ("%s: RX: discarding contents of descriptor %d\n",
5466 1.281 msaitoh device_xname(sc->sc_dev), i));
5467 1.281 msaitoh WM_INIT_RXDESC(sc, i);
5468 1.281 msaitoh if (status & WRX_ST_EOP) {
5469 1.281 msaitoh /* Reset our state. */
5470 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5471 1.281 msaitoh ("%s: RX: resetting rxdiscard -> 0\n",
5472 1.281 msaitoh device_xname(sc->sc_dev)));
5473 1.281 msaitoh sc->sc_rxdiscard = 0;
5474 1.281 msaitoh }
5475 1.281 msaitoh continue;
5476 1.189 msaitoh }
5477 1.189 msaitoh
5478 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
5479 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
5480 1.189 msaitoh
5481 1.281 msaitoh m = rxs->rxs_mbuf;
5482 1.189 msaitoh
5483 1.281 msaitoh /*
5484 1.281 msaitoh * Add a new receive buffer to the ring, unless of
5485 1.281 msaitoh * course the length is zero. Treat the latter as a
5486 1.281 msaitoh * failed mapping.
5487 1.281 msaitoh */
5488 1.281 msaitoh if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
5489 1.281 msaitoh /*
5490 1.281 msaitoh * Failed, throw away what we've done so
5491 1.281 msaitoh * far, and discard the rest of the packet.
5492 1.281 msaitoh */
5493 1.281 msaitoh ifp->if_ierrors++;
5494 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
5495 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
5496 1.281 msaitoh WM_INIT_RXDESC(sc, i);
5497 1.281 msaitoh if ((status & WRX_ST_EOP) == 0)
5498 1.281 msaitoh sc->sc_rxdiscard = 1;
5499 1.281 msaitoh if (sc->sc_rxhead != NULL)
5500 1.281 msaitoh m_freem(sc->sc_rxhead);
5501 1.281 msaitoh WM_RXCHAIN_RESET(sc);
5502 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5503 1.281 msaitoh ("%s: RX: Rx buffer allocation failed, "
5504 1.281 msaitoh "dropping packet%s\n", device_xname(sc->sc_dev),
5505 1.281 msaitoh sc->sc_rxdiscard ? " (discard)" : ""));
5506 1.281 msaitoh continue;
5507 1.189 msaitoh }
5508 1.253 msaitoh
5509 1.281 msaitoh m->m_len = len;
5510 1.281 msaitoh sc->sc_rxlen += len;
5511 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5512 1.281 msaitoh ("%s: RX: buffer at %p len %d\n",
5513 1.281 msaitoh device_xname(sc->sc_dev), m->m_data, len));
5514 1.145 msaitoh
5515 1.281 msaitoh /* If this is not the end of the packet, keep looking. */
5516 1.281 msaitoh if ((status & WRX_ST_EOP) == 0) {
5517 1.281 msaitoh WM_RXCHAIN_LINK(sc, m);
5518 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5519 1.281 msaitoh ("%s: RX: not yet EOP, rxlen -> %d\n",
5520 1.281 msaitoh device_xname(sc->sc_dev), sc->sc_rxlen));
5521 1.281 msaitoh continue;
5522 1.281 msaitoh }
5523 1.45 thorpej
5524 1.281 msaitoh /*
5525 1.281 msaitoh * Okay, we have the entire packet now. The chip is
5526 1.281 msaitoh * configured to include the FCS except I350 and I21[01]
5527 1.281 msaitoh * (not all chips can be configured to strip it),
5528 1.281 msaitoh * so we need to trim it.
5529 1.281 msaitoh * May need to adjust length of previous mbuf in the
5530 1.281 msaitoh * chain if the current mbuf is too short.
5531 1.281 msaitoh * For an eratta, the RCTL_SECRC bit in RCTL register
5532 1.281 msaitoh * is always set in I350, so we don't trim it.
5533 1.281 msaitoh */
5534 1.281 msaitoh if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
5535 1.281 msaitoh && (sc->sc_type != WM_T_I210)
5536 1.281 msaitoh && (sc->sc_type != WM_T_I211)) {
5537 1.281 msaitoh if (m->m_len < ETHER_CRC_LEN) {
5538 1.281 msaitoh sc->sc_rxtail->m_len
5539 1.281 msaitoh -= (ETHER_CRC_LEN - m->m_len);
5540 1.281 msaitoh m->m_len = 0;
5541 1.281 msaitoh } else
5542 1.281 msaitoh m->m_len -= ETHER_CRC_LEN;
5543 1.281 msaitoh len = sc->sc_rxlen - ETHER_CRC_LEN;
5544 1.281 msaitoh } else
5545 1.281 msaitoh len = sc->sc_rxlen;
5546 1.117 msaitoh
5547 1.281 msaitoh WM_RXCHAIN_LINK(sc, m);
5548 1.127 bouyer
5549 1.281 msaitoh *sc->sc_rxtailp = NULL;
5550 1.281 msaitoh m = sc->sc_rxhead;
5551 1.117 msaitoh
5552 1.281 msaitoh WM_RXCHAIN_RESET(sc);
5553 1.45 thorpej
5554 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5555 1.281 msaitoh ("%s: RX: have entire packet, len -> %d\n",
5556 1.281 msaitoh device_xname(sc->sc_dev), len));
5557 1.45 thorpej
5558 1.281 msaitoh /* If an error occurred, update stats and drop the packet. */
5559 1.281 msaitoh if (errors &
5560 1.281 msaitoh (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
5561 1.281 msaitoh if (errors & WRX_ER_SE)
5562 1.281 msaitoh log(LOG_WARNING, "%s: symbol error\n",
5563 1.281 msaitoh device_xname(sc->sc_dev));
5564 1.281 msaitoh else if (errors & WRX_ER_SEQ)
5565 1.281 msaitoh log(LOG_WARNING, "%s: receive sequence error\n",
5566 1.281 msaitoh device_xname(sc->sc_dev));
5567 1.281 msaitoh else if (errors & WRX_ER_CE)
5568 1.281 msaitoh log(LOG_WARNING, "%s: CRC error\n",
5569 1.281 msaitoh device_xname(sc->sc_dev));
5570 1.281 msaitoh m_freem(m);
5571 1.281 msaitoh continue;
5572 1.45 thorpej }
5573 1.45 thorpej
5574 1.281 msaitoh /* No errors. Receive the packet. */
5575 1.281 msaitoh m->m_pkthdr.rcvif = ifp;
5576 1.281 msaitoh m->m_pkthdr.len = len;
5577 1.45 thorpej
5578 1.281 msaitoh /*
5579 1.281 msaitoh * If VLANs are enabled, VLAN packets have been unwrapped
5580 1.281 msaitoh * for us. Associate the tag with the packet.
5581 1.281 msaitoh */
5582 1.281 msaitoh /* XXXX should check for i350 and i354 */
5583 1.281 msaitoh if ((status & WRX_ST_VP) != 0) {
5584 1.281 msaitoh VLAN_INPUT_TAG(ifp, m,
5585 1.281 msaitoh le16toh(vlantag),
5586 1.281 msaitoh continue);
5587 1.281 msaitoh }
5588 1.45 thorpej
5589 1.281 msaitoh /* Set up checksum info for this packet. */
5590 1.281 msaitoh if ((status & WRX_ST_IXSM) == 0) {
5591 1.281 msaitoh if (status & WRX_ST_IPCS) {
5592 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
5593 1.281 msaitoh m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
5594 1.281 msaitoh if (errors & WRX_ER_IPE)
5595 1.281 msaitoh m->m_pkthdr.csum_flags |=
5596 1.281 msaitoh M_CSUM_IPv4_BAD;
5597 1.281 msaitoh }
5598 1.281 msaitoh if (status & WRX_ST_TCPCS) {
5599 1.281 msaitoh /*
5600 1.281 msaitoh * Note: we don't know if this was TCP or UDP,
5601 1.281 msaitoh * so we just set both bits, and expect the
5602 1.281 msaitoh * upper layers to deal.
5603 1.281 msaitoh */
5604 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
5605 1.281 msaitoh m->m_pkthdr.csum_flags |=
5606 1.281 msaitoh M_CSUM_TCPv4 | M_CSUM_UDPv4 |
5607 1.281 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6;
5608 1.281 msaitoh if (errors & WRX_ER_TCPE)
5609 1.281 msaitoh m->m_pkthdr.csum_flags |=
5610 1.281 msaitoh M_CSUM_TCP_UDP_BAD;
5611 1.281 msaitoh }
5612 1.281 msaitoh }
5613 1.117 msaitoh
5614 1.281 msaitoh ifp->if_ipackets++;
5615 1.117 msaitoh
5616 1.283 ozaki WM_RX_UNLOCK(sc);
5617 1.45 thorpej
5618 1.281 msaitoh /* Pass this up to any BPF listeners. */
5619 1.281 msaitoh bpf_mtap(ifp, m);
5620 1.46 thorpej
5621 1.281 msaitoh /* Pass it on. */
5622 1.281 msaitoh (*ifp->if_input)(ifp, m);
5623 1.46 thorpej
5624 1.283 ozaki WM_RX_LOCK(sc);
5625 1.46 thorpej
5626 1.281 msaitoh if (sc->sc_stopping)
5627 1.281 msaitoh break;
5628 1.48 thorpej }
5629 1.281 msaitoh
5630 1.281 msaitoh /* Update the receive pointer. */
5631 1.281 msaitoh sc->sc_rxptr = i;
5632 1.281 msaitoh
5633 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5634 1.281 msaitoh ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
5635 1.48 thorpej }
5636 1.48 thorpej
5637 1.48 thorpej /*
5638 1.281 msaitoh * wm_linkintr_gmii:
5639 1.50 thorpej *
5640 1.281 msaitoh * Helper; handle link interrupts for GMII.
5641 1.50 thorpej */
5642 1.281 msaitoh static void
5643 1.281 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
5644 1.50 thorpej {
5645 1.51 thorpej
5646 1.283 ozaki KASSERT(WM_TX_LOCKED(sc));
5647 1.281 msaitoh
5648 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
5649 1.281 msaitoh __func__));
5650 1.281 msaitoh
5651 1.281 msaitoh if (icr & ICR_LSC) {
5652 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
5653 1.281 msaitoh ("%s: LINK: LSC -> mii_pollstat\n",
5654 1.281 msaitoh device_xname(sc->sc_dev)));
5655 1.281 msaitoh mii_pollstat(&sc->sc_mii);
5656 1.281 msaitoh if (sc->sc_type == WM_T_82543) {
5657 1.281 msaitoh int miistatus, active;
5658 1.281 msaitoh
5659 1.281 msaitoh /*
5660 1.281 msaitoh * With 82543, we need to force speed and
5661 1.281 msaitoh * duplex on the MAC equal to what the PHY
5662 1.281 msaitoh * speed and duplex configuration is.
5663 1.281 msaitoh */
5664 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
5665 1.50 thorpej
5666 1.281 msaitoh if (miistatus & IFM_ACTIVE) {
5667 1.281 msaitoh active = sc->sc_mii.mii_media_active;
5668 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
5669 1.281 msaitoh switch (IFM_SUBTYPE(active)) {
5670 1.281 msaitoh case IFM_10_T:
5671 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
5672 1.281 msaitoh break;
5673 1.281 msaitoh case IFM_100_TX:
5674 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
5675 1.281 msaitoh break;
5676 1.281 msaitoh case IFM_1000_T:
5677 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
5678 1.281 msaitoh break;
5679 1.281 msaitoh default:
5680 1.281 msaitoh /*
5681 1.281 msaitoh * fiber?
5682 1.281 msaitoh * Shoud not enter here.
5683 1.281 msaitoh */
5684 1.281 msaitoh printf("unknown media (%x)\n",
5685 1.281 msaitoh active);
5686 1.281 msaitoh break;
5687 1.281 msaitoh }
5688 1.281 msaitoh if (active & IFM_FDX)
5689 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
5690 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5691 1.281 msaitoh }
5692 1.281 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
5693 1.281 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
5694 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
5695 1.281 msaitoh } else if (sc->sc_type == WM_T_PCH) {
5696 1.281 msaitoh wm_k1_gig_workaround_hv(sc,
5697 1.281 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
5698 1.230 msaitoh }
5699 1.51 thorpej
5700 1.281 msaitoh if ((sc->sc_phytype == WMPHY_82578)
5701 1.281 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
5702 1.281 msaitoh == IFM_1000_T)) {
5703 1.51 thorpej
5704 1.281 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
5705 1.281 msaitoh delay(200*1000); /* XXX too big */
5706 1.51 thorpej
5707 1.281 msaitoh /* Link stall fix for link up */
5708 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
5709 1.281 msaitoh HV_MUX_DATA_CTRL,
5710 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
5711 1.281 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
5712 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
5713 1.281 msaitoh HV_MUX_DATA_CTRL,
5714 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
5715 1.281 msaitoh }
5716 1.281 msaitoh }
5717 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
5718 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
5719 1.281 msaitoh ("%s: LINK Receive sequence error\n",
5720 1.281 msaitoh device_xname(sc->sc_dev)));
5721 1.51 thorpej }
5722 1.50 thorpej }
5723 1.50 thorpej
5724 1.50 thorpej /*
5725 1.281 msaitoh * wm_linkintr_tbi:
5726 1.57 thorpej *
5727 1.281 msaitoh * Helper; handle link interrupts for TBI mode.
5728 1.57 thorpej */
5729 1.281 msaitoh static void
5730 1.281 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
5731 1.57 thorpej {
5732 1.281 msaitoh uint32_t status;
5733 1.281 msaitoh
5734 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
5735 1.281 msaitoh __func__));
5736 1.281 msaitoh
5737 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
5738 1.281 msaitoh if (icr & ICR_LSC) {
5739 1.281 msaitoh if (status & STATUS_LU) {
5740 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
5741 1.281 msaitoh device_xname(sc->sc_dev),
5742 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
5743 1.281 msaitoh /*
5744 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
5745 1.281 msaitoh * so we should update sc->sc_ctrl
5746 1.281 msaitoh */
5747 1.57 thorpej
5748 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
5749 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5750 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
5751 1.281 msaitoh if (status & STATUS_FD)
5752 1.281 msaitoh sc->sc_tctl |=
5753 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5754 1.281 msaitoh else
5755 1.281 msaitoh sc->sc_tctl |=
5756 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
5757 1.281 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
5758 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
5759 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5760 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
5761 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
5762 1.281 msaitoh sc->sc_fcrtl);
5763 1.281 msaitoh sc->sc_tbi_linkup = 1;
5764 1.281 msaitoh } else {
5765 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
5766 1.281 msaitoh device_xname(sc->sc_dev)));
5767 1.281 msaitoh sc->sc_tbi_linkup = 0;
5768 1.281 msaitoh }
5769 1.281 msaitoh wm_tbi_set_linkled(sc);
5770 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
5771 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
5772 1.281 msaitoh ("%s: LINK: Receive sequence error\n",
5773 1.281 msaitoh device_xname(sc->sc_dev)));
5774 1.57 thorpej }
5775 1.57 thorpej }
5776 1.57 thorpej
5777 1.57 thorpej /*
5778 1.281 msaitoh * wm_linkintr:
5779 1.57 thorpej *
5780 1.281 msaitoh * Helper; handle link interrupts.
5781 1.57 thorpej */
5782 1.281 msaitoh static void
5783 1.281 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
5784 1.57 thorpej {
5785 1.57 thorpej
5786 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
5787 1.281 msaitoh wm_linkintr_gmii(sc, icr);
5788 1.281 msaitoh else
5789 1.281 msaitoh wm_linkintr_tbi(sc, icr);
5790 1.57 thorpej }
5791 1.57 thorpej
5792 1.112 gavan /*
5793 1.281 msaitoh * wm_intr:
5794 1.112 gavan *
5795 1.281 msaitoh * Interrupt service routine.
5796 1.112 gavan */
5797 1.112 gavan static int
5798 1.281 msaitoh wm_intr(void *arg)
5799 1.198 msaitoh {
5800 1.281 msaitoh struct wm_softc *sc = arg;
5801 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
5802 1.281 msaitoh uint32_t icr;
5803 1.281 msaitoh int handled = 0;
5804 1.281 msaitoh
5805 1.281 msaitoh while (1 /* CONSTCOND */) {
5806 1.281 msaitoh icr = CSR_READ(sc, WMREG_ICR);
5807 1.281 msaitoh if ((icr & sc->sc_icr) == 0)
5808 1.281 msaitoh break;
5809 1.281 msaitoh rnd_add_uint32(&sc->rnd_source, icr);
5810 1.112 gavan
5811 1.283 ozaki WM_RX_LOCK(sc);
5812 1.112 gavan
5813 1.281 msaitoh if (sc->sc_stopping) {
5814 1.283 ozaki WM_RX_UNLOCK(sc);
5815 1.281 msaitoh break;
5816 1.281 msaitoh }
5817 1.247 msaitoh
5818 1.281 msaitoh handled = 1;
5819 1.249 msaitoh
5820 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
5821 1.281 msaitoh if (icr & (ICR_RXDMT0|ICR_RXT0)) {
5822 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
5823 1.281 msaitoh ("%s: RX: got Rx intr 0x%08x\n",
5824 1.281 msaitoh device_xname(sc->sc_dev),
5825 1.281 msaitoh icr & (ICR_RXDMT0|ICR_RXT0)));
5826 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxintr);
5827 1.240 msaitoh }
5828 1.281 msaitoh #endif
5829 1.281 msaitoh wm_rxintr(sc);
5830 1.240 msaitoh
5831 1.283 ozaki WM_RX_UNLOCK(sc);
5832 1.283 ozaki WM_TX_LOCK(sc);
5833 1.283 ozaki
5834 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
5835 1.281 msaitoh if (icr & ICR_TXDW) {
5836 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
5837 1.281 msaitoh ("%s: TX: got TXDW interrupt\n",
5838 1.281 msaitoh device_xname(sc->sc_dev)));
5839 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdw);
5840 1.240 msaitoh }
5841 1.281 msaitoh #endif
5842 1.281 msaitoh wm_txintr(sc);
5843 1.240 msaitoh
5844 1.285 msaitoh if (icr & (ICR_LSC|ICR_RXSEQ)) {
5845 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
5846 1.281 msaitoh wm_linkintr(sc, icr);
5847 1.281 msaitoh }
5848 1.240 msaitoh
5849 1.283 ozaki WM_TX_UNLOCK(sc);
5850 1.112 gavan
5851 1.281 msaitoh if (icr & ICR_RXO) {
5852 1.281 msaitoh #if defined(WM_DEBUG)
5853 1.281 msaitoh log(LOG_WARNING, "%s: Receive overrun\n",
5854 1.281 msaitoh device_xname(sc->sc_dev));
5855 1.281 msaitoh #endif /* defined(WM_DEBUG) */
5856 1.281 msaitoh }
5857 1.249 msaitoh }
5858 1.112 gavan
5859 1.281 msaitoh if (handled) {
5860 1.281 msaitoh /* Try to get more packets going. */
5861 1.281 msaitoh ifp->if_start(ifp);
5862 1.117 msaitoh }
5863 1.119 uebayasi
5864 1.281 msaitoh return handled;
5865 1.117 msaitoh }
5866 1.117 msaitoh
5867 1.281 msaitoh /*
5868 1.281 msaitoh * Media related.
5869 1.281 msaitoh * GMII, SGMII, TBI (and SERDES)
5870 1.281 msaitoh */
5871 1.117 msaitoh
5872 1.281 msaitoh /* GMII related */
5873 1.117 msaitoh
5874 1.280 msaitoh /*
5875 1.281 msaitoh * wm_gmii_reset:
5876 1.280 msaitoh *
5877 1.281 msaitoh * Reset the PHY.
5878 1.280 msaitoh */
5879 1.281 msaitoh static void
5880 1.281 msaitoh wm_gmii_reset(struct wm_softc *sc)
5881 1.280 msaitoh {
5882 1.281 msaitoh uint32_t reg;
5883 1.280 msaitoh int rv;
5884 1.280 msaitoh
5885 1.281 msaitoh /* get phy semaphore */
5886 1.281 msaitoh switch (sc->sc_type) {
5887 1.281 msaitoh case WM_T_82571:
5888 1.281 msaitoh case WM_T_82572:
5889 1.281 msaitoh case WM_T_82573:
5890 1.281 msaitoh case WM_T_82574:
5891 1.281 msaitoh case WM_T_82583:
5892 1.281 msaitoh /* XXX should get sw semaphore, too */
5893 1.281 msaitoh rv = wm_get_swsm_semaphore(sc);
5894 1.281 msaitoh break;
5895 1.281 msaitoh case WM_T_82575:
5896 1.281 msaitoh case WM_T_82576:
5897 1.281 msaitoh case WM_T_82580:
5898 1.281 msaitoh case WM_T_I350:
5899 1.281 msaitoh case WM_T_I354:
5900 1.281 msaitoh case WM_T_I210:
5901 1.281 msaitoh case WM_T_I211:
5902 1.281 msaitoh case WM_T_80003:
5903 1.281 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
5904 1.281 msaitoh break;
5905 1.281 msaitoh case WM_T_ICH8:
5906 1.281 msaitoh case WM_T_ICH9:
5907 1.281 msaitoh case WM_T_ICH10:
5908 1.281 msaitoh case WM_T_PCH:
5909 1.281 msaitoh case WM_T_PCH2:
5910 1.281 msaitoh case WM_T_PCH_LPT:
5911 1.281 msaitoh rv = wm_get_swfwhw_semaphore(sc);
5912 1.281 msaitoh break;
5913 1.281 msaitoh default:
5914 1.281 msaitoh /* nothing to do*/
5915 1.281 msaitoh rv = 0;
5916 1.281 msaitoh break;
5917 1.281 msaitoh }
5918 1.281 msaitoh if (rv != 0) {
5919 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5920 1.281 msaitoh __func__);
5921 1.281 msaitoh return;
5922 1.281 msaitoh }
5923 1.280 msaitoh
5924 1.281 msaitoh switch (sc->sc_type) {
5925 1.281 msaitoh case WM_T_82542_2_0:
5926 1.281 msaitoh case WM_T_82542_2_1:
5927 1.281 msaitoh /* null */
5928 1.281 msaitoh break;
5929 1.281 msaitoh case WM_T_82543:
5930 1.281 msaitoh /*
5931 1.281 msaitoh * With 82543, we need to force speed and duplex on the MAC
5932 1.281 msaitoh * equal to what the PHY speed and duplex configuration is.
5933 1.281 msaitoh * In addition, we need to perform a hardware reset on the PHY
5934 1.281 msaitoh * to take it out of reset.
5935 1.281 msaitoh */
5936 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5937 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5938 1.280 msaitoh
5939 1.281 msaitoh /* The PHY reset pin is active-low. */
5940 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
5941 1.281 msaitoh reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
5942 1.281 msaitoh CTRL_EXT_SWDPIN(4));
5943 1.281 msaitoh reg |= CTRL_EXT_SWDPIO(4);
5944 1.218 msaitoh
5945 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5946 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5947 1.281 msaitoh delay(10*1000);
5948 1.218 msaitoh
5949 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
5950 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5951 1.281 msaitoh delay(150);
5952 1.281 msaitoh #if 0
5953 1.281 msaitoh sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
5954 1.281 msaitoh #endif
5955 1.281 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
5956 1.281 msaitoh break;
5957 1.281 msaitoh case WM_T_82544: /* reset 10000us */
5958 1.281 msaitoh case WM_T_82540:
5959 1.281 msaitoh case WM_T_82545:
5960 1.281 msaitoh case WM_T_82545_3:
5961 1.281 msaitoh case WM_T_82546:
5962 1.281 msaitoh case WM_T_82546_3:
5963 1.281 msaitoh case WM_T_82541:
5964 1.281 msaitoh case WM_T_82541_2:
5965 1.281 msaitoh case WM_T_82547:
5966 1.281 msaitoh case WM_T_82547_2:
5967 1.281 msaitoh case WM_T_82571: /* reset 100us */
5968 1.281 msaitoh case WM_T_82572:
5969 1.281 msaitoh case WM_T_82573:
5970 1.281 msaitoh case WM_T_82574:
5971 1.281 msaitoh case WM_T_82575:
5972 1.281 msaitoh case WM_T_82576:
5973 1.218 msaitoh case WM_T_82580:
5974 1.228 msaitoh case WM_T_I350:
5975 1.265 msaitoh case WM_T_I354:
5976 1.281 msaitoh case WM_T_I210:
5977 1.281 msaitoh case WM_T_I211:
5978 1.281 msaitoh case WM_T_82583:
5979 1.281 msaitoh case WM_T_80003:
5980 1.281 msaitoh /* generic reset */
5981 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
5982 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5983 1.281 msaitoh delay(20000);
5984 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5985 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5986 1.281 msaitoh delay(20000);
5987 1.281 msaitoh
5988 1.281 msaitoh if ((sc->sc_type == WM_T_82541)
5989 1.281 msaitoh || (sc->sc_type == WM_T_82541_2)
5990 1.281 msaitoh || (sc->sc_type == WM_T_82547)
5991 1.281 msaitoh || (sc->sc_type == WM_T_82547_2)) {
5992 1.281 msaitoh /* workaround for igp are done in igp_reset() */
5993 1.281 msaitoh /* XXX add code to set LED after phy reset */
5994 1.218 msaitoh }
5995 1.218 msaitoh break;
5996 1.281 msaitoh case WM_T_ICH8:
5997 1.281 msaitoh case WM_T_ICH9:
5998 1.281 msaitoh case WM_T_ICH10:
5999 1.281 msaitoh case WM_T_PCH:
6000 1.281 msaitoh case WM_T_PCH2:
6001 1.281 msaitoh case WM_T_PCH_LPT:
6002 1.281 msaitoh /* generic reset */
6003 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
6004 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6005 1.281 msaitoh delay(100);
6006 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6007 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6008 1.281 msaitoh delay(150);
6009 1.281 msaitoh break;
6010 1.281 msaitoh default:
6011 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
6012 1.281 msaitoh __func__);
6013 1.281 msaitoh break;
6014 1.281 msaitoh }
6015 1.281 msaitoh
6016 1.281 msaitoh /* release PHY semaphore */
6017 1.281 msaitoh switch (sc->sc_type) {
6018 1.218 msaitoh case WM_T_82571:
6019 1.281 msaitoh case WM_T_82572:
6020 1.281 msaitoh case WM_T_82573:
6021 1.281 msaitoh case WM_T_82574:
6022 1.281 msaitoh case WM_T_82583:
6023 1.281 msaitoh /* XXX should put sw semaphore, too */
6024 1.281 msaitoh wm_put_swsm_semaphore(sc);
6025 1.281 msaitoh break;
6026 1.218 msaitoh case WM_T_82575:
6027 1.218 msaitoh case WM_T_82576:
6028 1.281 msaitoh case WM_T_82580:
6029 1.281 msaitoh case WM_T_I350:
6030 1.281 msaitoh case WM_T_I354:
6031 1.247 msaitoh case WM_T_I210:
6032 1.247 msaitoh case WM_T_I211:
6033 1.281 msaitoh case WM_T_80003:
6034 1.281 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
6035 1.281 msaitoh break;
6036 1.281 msaitoh case WM_T_ICH8:
6037 1.281 msaitoh case WM_T_ICH9:
6038 1.281 msaitoh case WM_T_ICH10:
6039 1.281 msaitoh case WM_T_PCH:
6040 1.281 msaitoh case WM_T_PCH2:
6041 1.281 msaitoh case WM_T_PCH_LPT:
6042 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
6043 1.218 msaitoh break;
6044 1.218 msaitoh default:
6045 1.281 msaitoh /* nothing to do*/
6046 1.281 msaitoh rv = 0;
6047 1.218 msaitoh break;
6048 1.218 msaitoh }
6049 1.210 msaitoh
6050 1.281 msaitoh /* get_cfg_done */
6051 1.281 msaitoh wm_get_cfg_done(sc);
6052 1.208 msaitoh
6053 1.281 msaitoh /* extra setup */
6054 1.281 msaitoh switch (sc->sc_type) {
6055 1.281 msaitoh case WM_T_82542_2_0:
6056 1.281 msaitoh case WM_T_82542_2_1:
6057 1.281 msaitoh case WM_T_82543:
6058 1.281 msaitoh case WM_T_82544:
6059 1.281 msaitoh case WM_T_82540:
6060 1.281 msaitoh case WM_T_82545:
6061 1.281 msaitoh case WM_T_82545_3:
6062 1.281 msaitoh case WM_T_82546:
6063 1.281 msaitoh case WM_T_82546_3:
6064 1.281 msaitoh case WM_T_82541_2:
6065 1.281 msaitoh case WM_T_82547_2:
6066 1.281 msaitoh case WM_T_82571:
6067 1.281 msaitoh case WM_T_82572:
6068 1.281 msaitoh case WM_T_82573:
6069 1.281 msaitoh case WM_T_82574:
6070 1.281 msaitoh case WM_T_82575:
6071 1.281 msaitoh case WM_T_82576:
6072 1.281 msaitoh case WM_T_82580:
6073 1.281 msaitoh case WM_T_I350:
6074 1.281 msaitoh case WM_T_I354:
6075 1.281 msaitoh case WM_T_I210:
6076 1.281 msaitoh case WM_T_I211:
6077 1.281 msaitoh case WM_T_82583:
6078 1.281 msaitoh case WM_T_80003:
6079 1.281 msaitoh /* null */
6080 1.281 msaitoh break;
6081 1.281 msaitoh case WM_T_82541:
6082 1.281 msaitoh case WM_T_82547:
6083 1.281 msaitoh /* XXX Configure actively LED after PHY reset */
6084 1.281 msaitoh break;
6085 1.281 msaitoh case WM_T_ICH8:
6086 1.281 msaitoh case WM_T_ICH9:
6087 1.281 msaitoh case WM_T_ICH10:
6088 1.281 msaitoh case WM_T_PCH:
6089 1.281 msaitoh case WM_T_PCH2:
6090 1.281 msaitoh case WM_T_PCH_LPT:
6091 1.281 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
6092 1.281 msaitoh delay(10*1000);
6093 1.1 thorpej
6094 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
6095 1.281 msaitoh wm_hv_phy_workaround_ich8lan(sc);
6096 1.1 thorpej
6097 1.281 msaitoh if (sc->sc_type == WM_T_PCH2)
6098 1.281 msaitoh wm_lv_phy_workaround_ich8lan(sc);
6099 1.1 thorpej
6100 1.281 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
6101 1.281 msaitoh /*
6102 1.281 msaitoh * dummy read to clear the phy wakeup bit after lcd
6103 1.281 msaitoh * reset
6104 1.281 msaitoh */
6105 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
6106 1.281 msaitoh }
6107 1.1 thorpej
6108 1.281 msaitoh /*
6109 1.281 msaitoh * XXX Configure the LCD with th extended configuration region
6110 1.281 msaitoh * in NVM
6111 1.281 msaitoh */
6112 1.1 thorpej
6113 1.281 msaitoh /* Configure the LCD with the OEM bits in NVM */
6114 1.281 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
6115 1.281 msaitoh || (sc->sc_type == WM_T_PCH_LPT)) {
6116 1.281 msaitoh /*
6117 1.281 msaitoh * Disable LPLU.
6118 1.281 msaitoh * XXX It seems that 82567 has LPLU, too.
6119 1.281 msaitoh */
6120 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
6121 1.281 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS| HV_OEM_BITS_LPLU);
6122 1.281 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
6123 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
6124 1.281 msaitoh }
6125 1.281 msaitoh break;
6126 1.281 msaitoh default:
6127 1.281 msaitoh panic("%s: unknown type\n", __func__);
6128 1.281 msaitoh break;
6129 1.1 thorpej }
6130 1.1 thorpej }
6131 1.1 thorpej
6132 1.1 thorpej /*
6133 1.281 msaitoh * wm_get_phy_id_82575:
6134 1.1 thorpej *
6135 1.281 msaitoh * Return PHY ID. Return -1 if it failed.
6136 1.1 thorpej */
6137 1.281 msaitoh static int
6138 1.281 msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
6139 1.1 thorpej {
6140 1.281 msaitoh uint32_t reg;
6141 1.281 msaitoh int phyid = -1;
6142 1.281 msaitoh
6143 1.281 msaitoh /* XXX */
6144 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
6145 1.281 msaitoh return -1;
6146 1.1 thorpej
6147 1.281 msaitoh if (wm_sgmii_uses_mdio(sc)) {
6148 1.281 msaitoh switch (sc->sc_type) {
6149 1.281 msaitoh case WM_T_82575:
6150 1.281 msaitoh case WM_T_82576:
6151 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
6152 1.281 msaitoh phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
6153 1.281 msaitoh break;
6154 1.281 msaitoh case WM_T_82580:
6155 1.281 msaitoh case WM_T_I350:
6156 1.281 msaitoh case WM_T_I354:
6157 1.281 msaitoh case WM_T_I210:
6158 1.281 msaitoh case WM_T_I211:
6159 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
6160 1.281 msaitoh phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
6161 1.281 msaitoh break;
6162 1.281 msaitoh default:
6163 1.281 msaitoh return -1;
6164 1.281 msaitoh }
6165 1.139 bouyer }
6166 1.1 thorpej
6167 1.281 msaitoh return phyid;
6168 1.1 thorpej }
6169 1.1 thorpej
6170 1.281 msaitoh
6171 1.1 thorpej /*
6172 1.281 msaitoh * wm_gmii_mediainit:
6173 1.1 thorpej *
6174 1.281 msaitoh * Initialize media for use on 1000BASE-T devices.
6175 1.1 thorpej */
6176 1.47 thorpej static void
6177 1.281 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
6178 1.1 thorpej {
6179 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
6180 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
6181 1.282 msaitoh uint32_t reg;
6182 1.281 msaitoh
6183 1.292 msaitoh /* We have GMII. */
6184 1.281 msaitoh sc->sc_flags |= WM_F_HAS_MII;
6185 1.1 thorpej
6186 1.281 msaitoh if (sc->sc_type == WM_T_80003)
6187 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
6188 1.1 thorpej else
6189 1.281 msaitoh sc->sc_tipg = TIPG_1000T_DFLT;
6190 1.1 thorpej
6191 1.282 msaitoh /* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
6192 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
6193 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
6194 1.282 msaitoh || (sc->sc_type == WM_T_I211)) {
6195 1.282 msaitoh reg = CSR_READ(sc, WMREG_PHPM);
6196 1.282 msaitoh reg &= ~PHPM_GO_LINK_D;
6197 1.282 msaitoh CSR_WRITE(sc, WMREG_PHPM, reg);
6198 1.282 msaitoh }
6199 1.282 msaitoh
6200 1.281 msaitoh /*
6201 1.281 msaitoh * Let the chip set speed/duplex on its own based on
6202 1.281 msaitoh * signals from the PHY.
6203 1.281 msaitoh * XXXbouyer - I'm not sure this is right for the 80003,
6204 1.281 msaitoh * the em driver only sets CTRL_SLU here - but it seems to work.
6205 1.281 msaitoh */
6206 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
6207 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6208 1.1 thorpej
6209 1.281 msaitoh /* Initialize our media structures and probe the GMII. */
6210 1.281 msaitoh mii->mii_ifp = ifp;
6211 1.1 thorpej
6212 1.1 thorpej /*
6213 1.281 msaitoh * Determine the PHY access method.
6214 1.281 msaitoh *
6215 1.281 msaitoh * For SGMII, use SGMII specific method.
6216 1.281 msaitoh *
6217 1.281 msaitoh * For some devices, we can determine the PHY access method
6218 1.281 msaitoh * from sc_type.
6219 1.281 msaitoh *
6220 1.305 snj * For ICH8 variants, it's difficult to determine the PHY access
6221 1.281 msaitoh * method by sc_type, so use the PCI product ID for some devices.
6222 1.281 msaitoh * For other ICH8 variants, try to use igp's method. If the PHY
6223 1.281 msaitoh * can't detect, then use bm's method.
6224 1.1 thorpej */
6225 1.281 msaitoh switch (prodid) {
6226 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
6227 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
6228 1.281 msaitoh /* 82577 */
6229 1.281 msaitoh sc->sc_phytype = WMPHY_82577;
6230 1.281 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6231 1.281 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6232 1.281 msaitoh break;
6233 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
6234 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
6235 1.281 msaitoh /* 82578 */
6236 1.281 msaitoh sc->sc_phytype = WMPHY_82578;
6237 1.281 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6238 1.281 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6239 1.281 msaitoh break;
6240 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
6241 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
6242 1.281 msaitoh /* 82579 */
6243 1.281 msaitoh sc->sc_phytype = WMPHY_82579;
6244 1.281 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6245 1.281 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6246 1.281 msaitoh break;
6247 1.281 msaitoh case PCI_PRODUCT_INTEL_I217_LM:
6248 1.281 msaitoh case PCI_PRODUCT_INTEL_I217_V:
6249 1.281 msaitoh case PCI_PRODUCT_INTEL_I218_LM:
6250 1.281 msaitoh case PCI_PRODUCT_INTEL_I218_V:
6251 1.281 msaitoh /* I21[78] */
6252 1.281 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
6253 1.281 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
6254 1.281 msaitoh break;
6255 1.281 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
6256 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
6257 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
6258 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
6259 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
6260 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
6261 1.281 msaitoh /* 82567 */
6262 1.281 msaitoh sc->sc_phytype = WMPHY_BM;
6263 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
6264 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
6265 1.281 msaitoh break;
6266 1.281 msaitoh default:
6267 1.281 msaitoh if (((sc->sc_flags & WM_F_SGMII) != 0)
6268 1.281 msaitoh && !wm_sgmii_uses_mdio(sc)){
6269 1.281 msaitoh mii->mii_readreg = wm_sgmii_readreg;
6270 1.281 msaitoh mii->mii_writereg = wm_sgmii_writereg;
6271 1.281 msaitoh } else if (sc->sc_type >= WM_T_80003) {
6272 1.281 msaitoh mii->mii_readreg = wm_gmii_i80003_readreg;
6273 1.281 msaitoh mii->mii_writereg = wm_gmii_i80003_writereg;
6274 1.281 msaitoh } else if (sc->sc_type >= WM_T_I210) {
6275 1.281 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
6276 1.281 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
6277 1.281 msaitoh } else if (sc->sc_type >= WM_T_82580) {
6278 1.281 msaitoh sc->sc_phytype = WMPHY_82580;
6279 1.281 msaitoh mii->mii_readreg = wm_gmii_82580_readreg;
6280 1.281 msaitoh mii->mii_writereg = wm_gmii_82580_writereg;
6281 1.281 msaitoh } else if (sc->sc_type >= WM_T_82544) {
6282 1.281 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
6283 1.281 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
6284 1.281 msaitoh } else {
6285 1.281 msaitoh mii->mii_readreg = wm_gmii_i82543_readreg;
6286 1.281 msaitoh mii->mii_writereg = wm_gmii_i82543_writereg;
6287 1.1 thorpej }
6288 1.281 msaitoh break;
6289 1.1 thorpej }
6290 1.281 msaitoh mii->mii_statchg = wm_gmii_statchg;
6291 1.1 thorpej
6292 1.281 msaitoh wm_gmii_reset(sc);
6293 1.1 thorpej
6294 1.281 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
6295 1.281 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
6296 1.281 msaitoh wm_gmii_mediastatus);
6297 1.1 thorpej
6298 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
6299 1.300 msaitoh || (sc->sc_type == WM_T_82580)
6300 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
6301 1.281 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
6302 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
6303 1.281 msaitoh /* Attach only one port */
6304 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
6305 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6306 1.281 msaitoh } else {
6307 1.281 msaitoh int i, id;
6308 1.281 msaitoh uint32_t ctrl_ext;
6309 1.1 thorpej
6310 1.281 msaitoh id = wm_get_phy_id_82575(sc);
6311 1.281 msaitoh if (id != -1) {
6312 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
6313 1.281 msaitoh id, MII_OFFSET_ANY, MIIF_DOPAUSE);
6314 1.281 msaitoh }
6315 1.281 msaitoh if ((id == -1)
6316 1.281 msaitoh || (LIST_FIRST(&mii->mii_phys) == NULL)) {
6317 1.281 msaitoh /* Power on sgmii phy if it is disabled */
6318 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
6319 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
6320 1.281 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
6321 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6322 1.281 msaitoh delay(300*1000); /* XXX too long */
6323 1.1 thorpej
6324 1.281 msaitoh /* from 1 to 8 */
6325 1.281 msaitoh for (i = 1; i < 8; i++)
6326 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii,
6327 1.281 msaitoh 0xffffffff, i, MII_OFFSET_ANY,
6328 1.281 msaitoh MIIF_DOPAUSE);
6329 1.1 thorpej
6330 1.281 msaitoh /* restore previous sfp cage power state */
6331 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
6332 1.281 msaitoh }
6333 1.281 msaitoh }
6334 1.281 msaitoh } else {
6335 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
6336 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6337 1.281 msaitoh }
6338 1.173 msaitoh
6339 1.281 msaitoh /*
6340 1.281 msaitoh * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
6341 1.281 msaitoh * wm_set_mdio_slow_mode_hv() for a workaround and retry.
6342 1.281 msaitoh */
6343 1.281 msaitoh if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
6344 1.281 msaitoh (LIST_FIRST(&mii->mii_phys) == NULL)) {
6345 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
6346 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
6347 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6348 1.281 msaitoh }
6349 1.1 thorpej
6350 1.1 thorpej /*
6351 1.281 msaitoh * (For ICH8 variants)
6352 1.281 msaitoh * If PHY detection failed, use BM's r/w function and retry.
6353 1.1 thorpej */
6354 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
6355 1.281 msaitoh /* if failed, retry with *_bm_* */
6356 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
6357 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
6358 1.1 thorpej
6359 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
6360 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
6361 1.281 msaitoh }
6362 1.1 thorpej
6363 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
6364 1.281 msaitoh /* Any PHY wasn't find */
6365 1.281 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
6366 1.281 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
6367 1.281 msaitoh sc->sc_phytype = WMPHY_NONE;
6368 1.281 msaitoh } else {
6369 1.281 msaitoh /*
6370 1.281 msaitoh * PHY Found!
6371 1.281 msaitoh * Check PHY type.
6372 1.281 msaitoh */
6373 1.281 msaitoh uint32_t model;
6374 1.281 msaitoh struct mii_softc *child;
6375 1.1 thorpej
6376 1.281 msaitoh child = LIST_FIRST(&mii->mii_phys);
6377 1.281 msaitoh if (device_is_a(child->mii_dev, "igphy")) {
6378 1.281 msaitoh struct igphy_softc *isc = (struct igphy_softc *)child;
6379 1.1 thorpej
6380 1.281 msaitoh model = isc->sc_mii.mii_mpd_model;
6381 1.281 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
6382 1.281 msaitoh sc->sc_phytype = WMPHY_IGP_3;
6383 1.281 msaitoh }
6384 1.1 thorpej
6385 1.281 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
6386 1.281 msaitoh }
6387 1.1 thorpej }
6388 1.1 thorpej
6389 1.1 thorpej /*
6390 1.281 msaitoh * wm_gmii_mediastatus: [ifmedia interface function]
6391 1.1 thorpej *
6392 1.281 msaitoh * Get the current interface media status on a 1000BASE-T device.
6393 1.1 thorpej */
6394 1.47 thorpej static void
6395 1.281 msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
6396 1.1 thorpej {
6397 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6398 1.1 thorpej
6399 1.281 msaitoh ether_mediastatus(ifp, ifmr);
6400 1.281 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
6401 1.281 msaitoh | sc->sc_flowflags;
6402 1.1 thorpej }
6403 1.1 thorpej
6404 1.1 thorpej /*
6405 1.281 msaitoh * wm_gmii_mediachange: [ifmedia interface function]
6406 1.1 thorpej *
6407 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-T device.
6408 1.1 thorpej */
6409 1.47 thorpej static int
6410 1.281 msaitoh wm_gmii_mediachange(struct ifnet *ifp)
6411 1.1 thorpej {
6412 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6413 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
6414 1.281 msaitoh int rc;
6415 1.1 thorpej
6416 1.281 msaitoh if ((ifp->if_flags & IFF_UP) == 0)
6417 1.279 msaitoh return 0;
6418 1.279 msaitoh
6419 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
6420 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
6421 1.281 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
6422 1.281 msaitoh || (sc->sc_type > WM_T_82543)) {
6423 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
6424 1.134 msaitoh } else {
6425 1.281 msaitoh sc->sc_ctrl &= ~CTRL_ASDE;
6426 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
6427 1.281 msaitoh if (ife->ifm_media & IFM_FDX)
6428 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
6429 1.281 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
6430 1.281 msaitoh case IFM_10_T:
6431 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
6432 1.281 msaitoh break;
6433 1.281 msaitoh case IFM_100_TX:
6434 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
6435 1.281 msaitoh break;
6436 1.281 msaitoh case IFM_1000_T:
6437 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
6438 1.281 msaitoh break;
6439 1.281 msaitoh default:
6440 1.281 msaitoh panic("wm_gmii_mediachange: bad media 0x%x",
6441 1.281 msaitoh ife->ifm_media);
6442 1.281 msaitoh }
6443 1.134 msaitoh }
6444 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6445 1.281 msaitoh if (sc->sc_type <= WM_T_82543)
6446 1.281 msaitoh wm_gmii_reset(sc);
6447 1.281 msaitoh
6448 1.281 msaitoh if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
6449 1.281 msaitoh return 0;
6450 1.281 msaitoh return rc;
6451 1.281 msaitoh }
6452 1.1 thorpej
6453 1.281 msaitoh #define MDI_IO CTRL_SWDPIN(2)
6454 1.281 msaitoh #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
6455 1.281 msaitoh #define MDI_CLK CTRL_SWDPIN(3)
6456 1.1 thorpej
6457 1.281 msaitoh static void
6458 1.281 msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
6459 1.281 msaitoh {
6460 1.281 msaitoh uint32_t i, v;
6461 1.134 msaitoh
6462 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
6463 1.281 msaitoh v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
6464 1.281 msaitoh v |= MDI_DIR | CTRL_SWDPIO(3);
6465 1.134 msaitoh
6466 1.281 msaitoh for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
6467 1.281 msaitoh if (data & i)
6468 1.281 msaitoh v |= MDI_IO;
6469 1.281 msaitoh else
6470 1.281 msaitoh v &= ~MDI_IO;
6471 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
6472 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6473 1.281 msaitoh delay(10);
6474 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6475 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6476 1.281 msaitoh delay(10);
6477 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
6478 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6479 1.281 msaitoh delay(10);
6480 1.281 msaitoh }
6481 1.281 msaitoh }
6482 1.134 msaitoh
6483 1.281 msaitoh static uint32_t
6484 1.281 msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
6485 1.281 msaitoh {
6486 1.281 msaitoh uint32_t v, i, data = 0;
6487 1.1 thorpej
6488 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
6489 1.281 msaitoh v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
6490 1.281 msaitoh v |= CTRL_SWDPIO(3);
6491 1.134 msaitoh
6492 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
6493 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6494 1.281 msaitoh delay(10);
6495 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6496 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6497 1.281 msaitoh delay(10);
6498 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
6499 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6500 1.281 msaitoh delay(10);
6501 1.173 msaitoh
6502 1.281 msaitoh for (i = 0; i < 16; i++) {
6503 1.281 msaitoh data <<= 1;
6504 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6505 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6506 1.281 msaitoh delay(10);
6507 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
6508 1.281 msaitoh data |= 1;
6509 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
6510 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6511 1.281 msaitoh delay(10);
6512 1.1 thorpej }
6513 1.1 thorpej
6514 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
6515 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6516 1.281 msaitoh delay(10);
6517 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
6518 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6519 1.281 msaitoh delay(10);
6520 1.1 thorpej
6521 1.281 msaitoh return data;
6522 1.1 thorpej }
6523 1.1 thorpej
6524 1.281 msaitoh #undef MDI_IO
6525 1.281 msaitoh #undef MDI_DIR
6526 1.281 msaitoh #undef MDI_CLK
6527 1.281 msaitoh
6528 1.1 thorpej /*
6529 1.281 msaitoh * wm_gmii_i82543_readreg: [mii interface function]
6530 1.1 thorpej *
6531 1.281 msaitoh * Read a PHY register on the GMII (i82543 version).
6532 1.1 thorpej */
6533 1.281 msaitoh static int
6534 1.281 msaitoh wm_gmii_i82543_readreg(device_t self, int phy, int reg)
6535 1.1 thorpej {
6536 1.281 msaitoh struct wm_softc *sc = device_private(self);
6537 1.281 msaitoh int rv;
6538 1.1 thorpej
6539 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
6540 1.281 msaitoh wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
6541 1.281 msaitoh (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
6542 1.281 msaitoh rv = wm_i82543_mii_recvbits(sc) & 0xffff;
6543 1.1 thorpej
6544 1.281 msaitoh DPRINTF(WM_DEBUG_GMII,
6545 1.281 msaitoh ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
6546 1.281 msaitoh device_xname(sc->sc_dev), phy, reg, rv));
6547 1.173 msaitoh
6548 1.281 msaitoh return rv;
6549 1.1 thorpej }
6550 1.1 thorpej
6551 1.1 thorpej /*
6552 1.281 msaitoh * wm_gmii_i82543_writereg: [mii interface function]
6553 1.1 thorpej *
6554 1.281 msaitoh * Write a PHY register on the GMII (i82543 version).
6555 1.1 thorpej */
6556 1.47 thorpej static void
6557 1.281 msaitoh wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
6558 1.1 thorpej {
6559 1.281 msaitoh struct wm_softc *sc = device_private(self);
6560 1.1 thorpej
6561 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
6562 1.281 msaitoh wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
6563 1.281 msaitoh (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
6564 1.281 msaitoh (MII_COMMAND_START << 30), 32);
6565 1.281 msaitoh }
6566 1.272 ozaki
6567 1.281 msaitoh /*
6568 1.281 msaitoh * wm_gmii_i82544_readreg: [mii interface function]
6569 1.281 msaitoh *
6570 1.281 msaitoh * Read a PHY register on the GMII.
6571 1.281 msaitoh */
6572 1.281 msaitoh static int
6573 1.281 msaitoh wm_gmii_i82544_readreg(device_t self, int phy, int reg)
6574 1.281 msaitoh {
6575 1.281 msaitoh struct wm_softc *sc = device_private(self);
6576 1.281 msaitoh uint32_t mdic = 0;
6577 1.281 msaitoh int i, rv;
6578 1.279 msaitoh
6579 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
6580 1.281 msaitoh MDIC_REGADD(reg));
6581 1.1 thorpej
6582 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
6583 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
6584 1.281 msaitoh if (mdic & MDIC_READY)
6585 1.281 msaitoh break;
6586 1.281 msaitoh delay(50);
6587 1.1 thorpej }
6588 1.1 thorpej
6589 1.281 msaitoh if ((mdic & MDIC_READY) == 0) {
6590 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
6591 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
6592 1.281 msaitoh rv = 0;
6593 1.281 msaitoh } else if (mdic & MDIC_E) {
6594 1.281 msaitoh #if 0 /* This is normal if no PHY is present. */
6595 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
6596 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
6597 1.281 msaitoh #endif
6598 1.281 msaitoh rv = 0;
6599 1.281 msaitoh } else {
6600 1.281 msaitoh rv = MDIC_DATA(mdic);
6601 1.281 msaitoh if (rv == 0xffff)
6602 1.281 msaitoh rv = 0;
6603 1.173 msaitoh }
6604 1.173 msaitoh
6605 1.281 msaitoh return rv;
6606 1.1 thorpej }
6607 1.1 thorpej
6608 1.1 thorpej /*
6609 1.281 msaitoh * wm_gmii_i82544_writereg: [mii interface function]
6610 1.1 thorpej *
6611 1.281 msaitoh * Write a PHY register on the GMII.
6612 1.1 thorpej */
6613 1.47 thorpej static void
6614 1.281 msaitoh wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
6615 1.1 thorpej {
6616 1.281 msaitoh struct wm_softc *sc = device_private(self);
6617 1.281 msaitoh uint32_t mdic = 0;
6618 1.281 msaitoh int i;
6619 1.281 msaitoh
6620 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
6621 1.281 msaitoh MDIC_REGADD(reg) | MDIC_DATA(val));
6622 1.1 thorpej
6623 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
6624 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
6625 1.281 msaitoh if (mdic & MDIC_READY)
6626 1.281 msaitoh break;
6627 1.281 msaitoh delay(50);
6628 1.127 bouyer }
6629 1.1 thorpej
6630 1.281 msaitoh if ((mdic & MDIC_READY) == 0)
6631 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
6632 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
6633 1.281 msaitoh else if (mdic & MDIC_E)
6634 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
6635 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
6636 1.281 msaitoh }
6637 1.133 msaitoh
6638 1.281 msaitoh /*
6639 1.281 msaitoh * wm_gmii_i80003_readreg: [mii interface function]
6640 1.281 msaitoh *
6641 1.281 msaitoh * Read a PHY register on the kumeran
6642 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6643 1.281 msaitoh * ressource ...
6644 1.281 msaitoh */
6645 1.281 msaitoh static int
6646 1.281 msaitoh wm_gmii_i80003_readreg(device_t self, int phy, int reg)
6647 1.281 msaitoh {
6648 1.281 msaitoh struct wm_softc *sc = device_private(self);
6649 1.281 msaitoh int sem;
6650 1.281 msaitoh int rv;
6651 1.1 thorpej
6652 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
6653 1.281 msaitoh return 0;
6654 1.1 thorpej
6655 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
6656 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6657 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6658 1.189 msaitoh __func__);
6659 1.281 msaitoh return 0;
6660 1.1 thorpej }
6661 1.186 msaitoh
6662 1.281 msaitoh if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6663 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6664 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
6665 1.281 msaitoh } else {
6666 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6667 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
6668 1.189 msaitoh }
6669 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6670 1.281 msaitoh delay(200);
6671 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6672 1.281 msaitoh delay(200);
6673 1.189 msaitoh
6674 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
6675 1.281 msaitoh return rv;
6676 1.281 msaitoh }
6677 1.190 msaitoh
6678 1.281 msaitoh /*
6679 1.281 msaitoh * wm_gmii_i80003_writereg: [mii interface function]
6680 1.281 msaitoh *
6681 1.281 msaitoh * Write a PHY register on the kumeran.
6682 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6683 1.281 msaitoh * ressource ...
6684 1.281 msaitoh */
6685 1.281 msaitoh static void
6686 1.281 msaitoh wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
6687 1.281 msaitoh {
6688 1.281 msaitoh struct wm_softc *sc = device_private(self);
6689 1.281 msaitoh int sem;
6690 1.221 msaitoh
6691 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
6692 1.281 msaitoh return;
6693 1.190 msaitoh
6694 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
6695 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6696 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6697 1.281 msaitoh __func__);
6698 1.281 msaitoh return;
6699 1.281 msaitoh }
6700 1.192 msaitoh
6701 1.281 msaitoh if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
6702 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
6703 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
6704 1.281 msaitoh } else {
6705 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
6706 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
6707 1.189 msaitoh }
6708 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
6709 1.281 msaitoh delay(200);
6710 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6711 1.281 msaitoh delay(200);
6712 1.281 msaitoh
6713 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
6714 1.1 thorpej }
6715 1.1 thorpej
6716 1.1 thorpej /*
6717 1.281 msaitoh * wm_gmii_bm_readreg: [mii interface function]
6718 1.265 msaitoh *
6719 1.281 msaitoh * Read a PHY register on the kumeran
6720 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6721 1.281 msaitoh * ressource ...
6722 1.265 msaitoh */
6723 1.265 msaitoh static int
6724 1.281 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
6725 1.265 msaitoh {
6726 1.281 msaitoh struct wm_softc *sc = device_private(self);
6727 1.281 msaitoh int sem;
6728 1.281 msaitoh int rv;
6729 1.265 msaitoh
6730 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
6731 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6732 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6733 1.281 msaitoh __func__);
6734 1.281 msaitoh return 0;
6735 1.281 msaitoh }
6736 1.265 msaitoh
6737 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6738 1.281 msaitoh if (phy == 1)
6739 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
6740 1.281 msaitoh reg);
6741 1.281 msaitoh else
6742 1.281 msaitoh wm_gmii_i82544_writereg(self, phy,
6743 1.281 msaitoh GG82563_PHY_PAGE_SELECT,
6744 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
6745 1.265 msaitoh }
6746 1.265 msaitoh
6747 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
6748 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
6749 1.281 msaitoh return rv;
6750 1.265 msaitoh }
6751 1.265 msaitoh
6752 1.265 msaitoh /*
6753 1.281 msaitoh * wm_gmii_bm_writereg: [mii interface function]
6754 1.1 thorpej *
6755 1.281 msaitoh * Write a PHY register on the kumeran.
6756 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6757 1.281 msaitoh * ressource ...
6758 1.1 thorpej */
6759 1.47 thorpej static void
6760 1.281 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
6761 1.281 msaitoh {
6762 1.281 msaitoh struct wm_softc *sc = device_private(self);
6763 1.281 msaitoh int sem;
6764 1.281 msaitoh
6765 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
6766 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6767 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6768 1.281 msaitoh __func__);
6769 1.281 msaitoh return;
6770 1.281 msaitoh }
6771 1.281 msaitoh
6772 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
6773 1.281 msaitoh if (phy == 1)
6774 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, MII_IGPHY_PAGE_SELECT,
6775 1.281 msaitoh reg);
6776 1.281 msaitoh else
6777 1.281 msaitoh wm_gmii_i82544_writereg(self, phy,
6778 1.281 msaitoh GG82563_PHY_PAGE_SELECT,
6779 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
6780 1.281 msaitoh }
6781 1.281 msaitoh
6782 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
6783 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
6784 1.281 msaitoh }
6785 1.281 msaitoh
6786 1.281 msaitoh static void
6787 1.281 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
6788 1.1 thorpej {
6789 1.281 msaitoh struct wm_softc *sc = device_private(self);
6790 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
6791 1.281 msaitoh uint16_t wuce;
6792 1.281 msaitoh
6793 1.281 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
6794 1.281 msaitoh if (sc->sc_type == WM_T_PCH) {
6795 1.281 msaitoh /* XXX e1000 driver do nothing... why? */
6796 1.281 msaitoh }
6797 1.281 msaitoh
6798 1.281 msaitoh /* Set page 769 */
6799 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6800 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6801 1.281 msaitoh
6802 1.281 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
6803 1.281 msaitoh
6804 1.281 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
6805 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
6806 1.281 msaitoh wuce | BM_WUC_ENABLE_BIT);
6807 1.281 msaitoh
6808 1.281 msaitoh /* Select page 800 */
6809 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6810 1.281 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
6811 1.1 thorpej
6812 1.281 msaitoh /* Write page 800 */
6813 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
6814 1.1 thorpej
6815 1.281 msaitoh if (rd)
6816 1.281 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
6817 1.127 bouyer else
6818 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
6819 1.281 msaitoh
6820 1.281 msaitoh /* Set page 769 */
6821 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6822 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
6823 1.281 msaitoh
6824 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
6825 1.281 msaitoh }
6826 1.281 msaitoh
6827 1.281 msaitoh /*
6828 1.281 msaitoh * wm_gmii_hv_readreg: [mii interface function]
6829 1.281 msaitoh *
6830 1.281 msaitoh * Read a PHY register on the kumeran
6831 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6832 1.281 msaitoh * ressource ...
6833 1.281 msaitoh */
6834 1.281 msaitoh static int
6835 1.281 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
6836 1.281 msaitoh {
6837 1.281 msaitoh struct wm_softc *sc = device_private(self);
6838 1.281 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6839 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6840 1.281 msaitoh uint16_t val;
6841 1.281 msaitoh int rv;
6842 1.281 msaitoh
6843 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6844 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6845 1.281 msaitoh __func__);
6846 1.281 msaitoh return 0;
6847 1.281 msaitoh }
6848 1.281 msaitoh
6849 1.281 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6850 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577) {
6851 1.281 msaitoh /* XXX must write */
6852 1.281 msaitoh }
6853 1.1 thorpej
6854 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
6855 1.281 msaitoh if (page == BM_WUC_PAGE) {
6856 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
6857 1.281 msaitoh return val;
6858 1.281 msaitoh }
6859 1.1 thorpej
6860 1.244 msaitoh /*
6861 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
6862 1.281 msaitoh * own func
6863 1.244 msaitoh */
6864 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6865 1.281 msaitoh printf("gmii_hv_readreg!!!\n");
6866 1.281 msaitoh return 0;
6867 1.281 msaitoh }
6868 1.281 msaitoh
6869 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6870 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6871 1.281 msaitoh page << BME1000_PAGE_SHIFT);
6872 1.1 thorpej }
6873 1.1 thorpej
6874 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
6875 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
6876 1.281 msaitoh return rv;
6877 1.281 msaitoh }
6878 1.1 thorpej
6879 1.281 msaitoh /*
6880 1.281 msaitoh * wm_gmii_hv_writereg: [mii interface function]
6881 1.281 msaitoh *
6882 1.281 msaitoh * Write a PHY register on the kumeran.
6883 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6884 1.281 msaitoh * ressource ...
6885 1.281 msaitoh */
6886 1.281 msaitoh static void
6887 1.281 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
6888 1.281 msaitoh {
6889 1.281 msaitoh struct wm_softc *sc = device_private(self);
6890 1.281 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
6891 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
6892 1.1 thorpej
6893 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
6894 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6895 1.281 msaitoh __func__);
6896 1.281 msaitoh return;
6897 1.281 msaitoh }
6898 1.208 msaitoh
6899 1.281 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
6900 1.265 msaitoh
6901 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
6902 1.281 msaitoh if (page == BM_WUC_PAGE) {
6903 1.281 msaitoh uint16_t tmp;
6904 1.208 msaitoh
6905 1.281 msaitoh tmp = val;
6906 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
6907 1.281 msaitoh return;
6908 1.208 msaitoh }
6909 1.184 msaitoh
6910 1.244 msaitoh /*
6911 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
6912 1.281 msaitoh * own func
6913 1.244 msaitoh */
6914 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
6915 1.281 msaitoh printf("gmii_hv_writereg!!!\n");
6916 1.281 msaitoh return;
6917 1.221 msaitoh }
6918 1.244 msaitoh
6919 1.244 msaitoh /*
6920 1.281 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
6921 1.281 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
6922 1.244 msaitoh */
6923 1.184 msaitoh
6924 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
6925 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
6926 1.281 msaitoh page << BME1000_PAGE_SHIFT);
6927 1.281 msaitoh }
6928 1.281 msaitoh
6929 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
6930 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
6931 1.281 msaitoh }
6932 1.281 msaitoh
6933 1.281 msaitoh /*
6934 1.281 msaitoh * wm_gmii_82580_readreg: [mii interface function]
6935 1.281 msaitoh *
6936 1.281 msaitoh * Read a PHY register on the 82580 and I350.
6937 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6938 1.281 msaitoh * ressource ...
6939 1.281 msaitoh */
6940 1.281 msaitoh static int
6941 1.281 msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
6942 1.281 msaitoh {
6943 1.281 msaitoh struct wm_softc *sc = device_private(self);
6944 1.281 msaitoh int sem;
6945 1.281 msaitoh int rv;
6946 1.281 msaitoh
6947 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
6948 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6949 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6950 1.281 msaitoh __func__);
6951 1.281 msaitoh return 0;
6952 1.184 msaitoh }
6953 1.244 msaitoh
6954 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg);
6955 1.202 msaitoh
6956 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
6957 1.281 msaitoh return rv;
6958 1.281 msaitoh }
6959 1.202 msaitoh
6960 1.281 msaitoh /*
6961 1.281 msaitoh * wm_gmii_82580_writereg: [mii interface function]
6962 1.281 msaitoh *
6963 1.281 msaitoh * Write a PHY register on the 82580 and I350.
6964 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
6965 1.281 msaitoh * ressource ...
6966 1.281 msaitoh */
6967 1.281 msaitoh static void
6968 1.281 msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
6969 1.281 msaitoh {
6970 1.281 msaitoh struct wm_softc *sc = device_private(self);
6971 1.281 msaitoh int sem;
6972 1.202 msaitoh
6973 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
6974 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
6975 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
6976 1.281 msaitoh __func__);
6977 1.281 msaitoh return;
6978 1.192 msaitoh }
6979 1.281 msaitoh
6980 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg, val);
6981 1.281 msaitoh
6982 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
6983 1.1 thorpej }
6984 1.1 thorpej
6985 1.1 thorpej /*
6986 1.281 msaitoh * wm_gmii_statchg: [mii interface function]
6987 1.1 thorpej *
6988 1.281 msaitoh * Callback from MII layer when media changes.
6989 1.1 thorpej */
6990 1.47 thorpej static void
6991 1.281 msaitoh wm_gmii_statchg(struct ifnet *ifp)
6992 1.1 thorpej {
6993 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6994 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
6995 1.1 thorpej
6996 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
6997 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
6998 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
6999 1.1 thorpej
7000 1.281 msaitoh /*
7001 1.281 msaitoh * Get flow control negotiation result.
7002 1.281 msaitoh */
7003 1.281 msaitoh if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
7004 1.281 msaitoh (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
7005 1.281 msaitoh sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
7006 1.281 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
7007 1.281 msaitoh }
7008 1.1 thorpej
7009 1.281 msaitoh if (sc->sc_flowflags & IFM_FLOW) {
7010 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
7011 1.281 msaitoh sc->sc_ctrl |= CTRL_TFCE;
7012 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
7013 1.281 msaitoh }
7014 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
7015 1.281 msaitoh sc->sc_ctrl |= CTRL_RFCE;
7016 1.281 msaitoh }
7017 1.152 dyoung
7018 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
7019 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7020 1.281 msaitoh ("%s: LINK: statchg: FDX\n", ifp->if_xname));
7021 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
7022 1.152 dyoung } else {
7023 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7024 1.281 msaitoh ("%s: LINK: statchg: HDX\n", ifp->if_xname));
7025 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
7026 1.281 msaitoh }
7027 1.281 msaitoh
7028 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7029 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
7030 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
7031 1.281 msaitoh : WMREG_FCRTL, sc->sc_fcrtl);
7032 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
7033 1.281 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
7034 1.152 dyoung case IFM_1000_T:
7035 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
7036 1.281 msaitoh KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
7037 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
7038 1.152 dyoung break;
7039 1.152 dyoung default:
7040 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
7041 1.281 msaitoh KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
7042 1.281 msaitoh sc->sc_tipg = TIPG_10_100_80003_DFLT;
7043 1.281 msaitoh break;
7044 1.127 bouyer }
7045 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
7046 1.127 bouyer }
7047 1.1 thorpej }
7048 1.1 thorpej
7049 1.281 msaitoh /*
7050 1.281 msaitoh * wm_kmrn_readreg:
7051 1.281 msaitoh *
7052 1.281 msaitoh * Read a kumeran register
7053 1.281 msaitoh */
7054 1.281 msaitoh static int
7055 1.281 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
7056 1.1 thorpej {
7057 1.281 msaitoh int rv;
7058 1.1 thorpej
7059 1.281 msaitoh if (sc->sc_flags == WM_F_LOCK_SWFW) {
7060 1.281 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
7061 1.281 msaitoh aprint_error_dev(sc->sc_dev,
7062 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
7063 1.281 msaitoh return 0;
7064 1.281 msaitoh }
7065 1.281 msaitoh } else if (sc->sc_flags == WM_F_LOCK_EXTCNF) {
7066 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
7067 1.281 msaitoh aprint_error_dev(sc->sc_dev,
7068 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
7069 1.281 msaitoh return 0;
7070 1.281 msaitoh }
7071 1.1 thorpej }
7072 1.1 thorpej
7073 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
7074 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
7075 1.281 msaitoh KUMCTRLSTA_REN);
7076 1.266 msaitoh CSR_WRITE_FLUSH(sc);
7077 1.281 msaitoh delay(2);
7078 1.1 thorpej
7079 1.281 msaitoh rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
7080 1.1 thorpej
7081 1.281 msaitoh if (sc->sc_flags == WM_F_LOCK_SWFW)
7082 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
7083 1.281 msaitoh else if (sc->sc_flags == WM_F_LOCK_EXTCNF)
7084 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
7085 1.1 thorpej
7086 1.281 msaitoh return rv;
7087 1.1 thorpej }
7088 1.1 thorpej
7089 1.1 thorpej /*
7090 1.281 msaitoh * wm_kmrn_writereg:
7091 1.1 thorpej *
7092 1.281 msaitoh * Write a kumeran register
7093 1.1 thorpej */
7094 1.281 msaitoh static void
7095 1.281 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
7096 1.1 thorpej {
7097 1.1 thorpej
7098 1.281 msaitoh if (sc->sc_flags == WM_F_LOCK_SWFW) {
7099 1.281 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
7100 1.281 msaitoh aprint_error_dev(sc->sc_dev,
7101 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
7102 1.281 msaitoh return;
7103 1.281 msaitoh }
7104 1.281 msaitoh } else if (sc->sc_flags == WM_F_LOCK_EXTCNF) {
7105 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
7106 1.281 msaitoh aprint_error_dev(sc->sc_dev,
7107 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
7108 1.281 msaitoh return;
7109 1.281 msaitoh }
7110 1.281 msaitoh }
7111 1.1 thorpej
7112 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
7113 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
7114 1.281 msaitoh (val & KUMCTRLSTA_MASK));
7115 1.1 thorpej
7116 1.281 msaitoh if (sc->sc_flags == WM_F_LOCK_SWFW)
7117 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
7118 1.281 msaitoh else if (sc->sc_flags == WM_F_LOCK_EXTCNF)
7119 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
7120 1.1 thorpej }
7121 1.1 thorpej
7122 1.281 msaitoh /* SGMII related */
7123 1.281 msaitoh
7124 1.1 thorpej /*
7125 1.281 msaitoh * wm_sgmii_uses_mdio
7126 1.1 thorpej *
7127 1.281 msaitoh * Check whether the transaction is to the internal PHY or the external
7128 1.281 msaitoh * MDIO interface. Return true if it's MDIO.
7129 1.281 msaitoh */
7130 1.281 msaitoh static bool
7131 1.281 msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
7132 1.281 msaitoh {
7133 1.281 msaitoh uint32_t reg;
7134 1.281 msaitoh bool ismdio = false;
7135 1.281 msaitoh
7136 1.281 msaitoh switch (sc->sc_type) {
7137 1.281 msaitoh case WM_T_82575:
7138 1.281 msaitoh case WM_T_82576:
7139 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
7140 1.281 msaitoh ismdio = ((reg & MDIC_DEST) != 0);
7141 1.281 msaitoh break;
7142 1.281 msaitoh case WM_T_82580:
7143 1.281 msaitoh case WM_T_I350:
7144 1.281 msaitoh case WM_T_I354:
7145 1.281 msaitoh case WM_T_I210:
7146 1.281 msaitoh case WM_T_I211:
7147 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
7148 1.281 msaitoh ismdio = ((reg & MDICNFG_DEST) != 0);
7149 1.281 msaitoh break;
7150 1.281 msaitoh default:
7151 1.281 msaitoh break;
7152 1.281 msaitoh }
7153 1.1 thorpej
7154 1.281 msaitoh return ismdio;
7155 1.1 thorpej }
7156 1.1 thorpej
7157 1.1 thorpej /*
7158 1.281 msaitoh * wm_sgmii_readreg: [mii interface function]
7159 1.1 thorpej *
7160 1.281 msaitoh * Read a PHY register on the SGMII
7161 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
7162 1.281 msaitoh * ressource ...
7163 1.1 thorpej */
7164 1.47 thorpej static int
7165 1.281 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
7166 1.1 thorpej {
7167 1.157 dyoung struct wm_softc *sc = device_private(self);
7168 1.281 msaitoh uint32_t i2ccmd;
7169 1.1 thorpej int i, rv;
7170 1.1 thorpej
7171 1.281 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
7172 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7173 1.281 msaitoh __func__);
7174 1.281 msaitoh return 0;
7175 1.281 msaitoh }
7176 1.281 msaitoh
7177 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
7178 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
7179 1.281 msaitoh | I2CCMD_OPCODE_READ;
7180 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
7181 1.1 thorpej
7182 1.281 msaitoh /* Poll the ready bit */
7183 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
7184 1.281 msaitoh delay(50);
7185 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
7186 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
7187 1.1 thorpej break;
7188 1.1 thorpej }
7189 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
7190 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
7191 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
7192 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
7193 1.1 thorpej
7194 1.281 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
7195 1.1 thorpej
7196 1.281 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
7197 1.194 msaitoh return rv;
7198 1.1 thorpej }
7199 1.1 thorpej
7200 1.1 thorpej /*
7201 1.281 msaitoh * wm_sgmii_writereg: [mii interface function]
7202 1.1 thorpej *
7203 1.281 msaitoh * Write a PHY register on the SGMII.
7204 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
7205 1.281 msaitoh * ressource ...
7206 1.1 thorpej */
7207 1.47 thorpej static void
7208 1.281 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
7209 1.1 thorpej {
7210 1.157 dyoung struct wm_softc *sc = device_private(self);
7211 1.281 msaitoh uint32_t i2ccmd;
7212 1.1 thorpej int i;
7213 1.1 thorpej
7214 1.281 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
7215 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7216 1.281 msaitoh __func__);
7217 1.281 msaitoh return;
7218 1.281 msaitoh }
7219 1.281 msaitoh
7220 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
7221 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
7222 1.281 msaitoh | I2CCMD_OPCODE_WRITE;
7223 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
7224 1.1 thorpej
7225 1.281 msaitoh /* Poll the ready bit */
7226 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
7227 1.281 msaitoh delay(50);
7228 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
7229 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
7230 1.1 thorpej break;
7231 1.1 thorpej }
7232 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
7233 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
7234 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
7235 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
7236 1.1 thorpej
7237 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
7238 1.1 thorpej }
7239 1.1 thorpej
7240 1.281 msaitoh /* TBI related */
7241 1.281 msaitoh
7242 1.281 msaitoh /* XXX Currently TBI only */
7243 1.127 bouyer static int
7244 1.281 msaitoh wm_check_for_link(struct wm_softc *sc)
7245 1.127 bouyer {
7246 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7247 1.281 msaitoh uint32_t rxcw;
7248 1.281 msaitoh uint32_t ctrl;
7249 1.281 msaitoh uint32_t status;
7250 1.281 msaitoh uint32_t sig;
7251 1.127 bouyer
7252 1.292 msaitoh if (sc->sc_mediatype & WMP_F_SERDES) {
7253 1.281 msaitoh sc->sc_tbi_linkup = 1;
7254 1.127 bouyer return 0;
7255 1.281 msaitoh }
7256 1.127 bouyer
7257 1.281 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
7258 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7259 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7260 1.281 msaitoh
7261 1.281 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
7262 1.281 msaitoh
7263 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
7264 1.281 msaitoh device_xname(sc->sc_dev), __func__,
7265 1.281 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
7266 1.281 msaitoh ((status & STATUS_LU) != 0),
7267 1.281 msaitoh ((rxcw & RXCW_C) != 0)
7268 1.281 msaitoh ));
7269 1.281 msaitoh
7270 1.281 msaitoh /*
7271 1.281 msaitoh * SWDPIN LU RXCW
7272 1.281 msaitoh * 0 0 0
7273 1.281 msaitoh * 0 0 1 (should not happen)
7274 1.281 msaitoh * 0 1 0 (should not happen)
7275 1.281 msaitoh * 0 1 1 (should not happen)
7276 1.281 msaitoh * 1 0 0 Disable autonego and force linkup
7277 1.281 msaitoh * 1 0 1 got /C/ but not linkup yet
7278 1.281 msaitoh * 1 1 0 (linkup)
7279 1.281 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
7280 1.281 msaitoh *
7281 1.281 msaitoh */
7282 1.281 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
7283 1.281 msaitoh && ((status & STATUS_LU) == 0)
7284 1.281 msaitoh && ((rxcw & RXCW_C) == 0)) {
7285 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
7286 1.281 msaitoh __func__));
7287 1.281 msaitoh sc->sc_tbi_linkup = 0;
7288 1.281 msaitoh /* Disable auto-negotiation in the TXCW register */
7289 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
7290 1.127 bouyer
7291 1.281 msaitoh /*
7292 1.281 msaitoh * Force link-up and also force full-duplex.
7293 1.281 msaitoh *
7294 1.281 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
7295 1.281 msaitoh * so we should update sc->sc_ctrl
7296 1.281 msaitoh */
7297 1.281 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
7298 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7299 1.281 msaitoh } else if (((status & STATUS_LU) != 0)
7300 1.281 msaitoh && ((rxcw & RXCW_C) != 0)
7301 1.281 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
7302 1.281 msaitoh sc->sc_tbi_linkup = 1;
7303 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
7304 1.281 msaitoh __func__));
7305 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
7306 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
7307 1.281 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
7308 1.281 msaitoh && ((rxcw & RXCW_C) != 0)) {
7309 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
7310 1.127 bouyer } else {
7311 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
7312 1.281 msaitoh status));
7313 1.127 bouyer }
7314 1.127 bouyer
7315 1.281 msaitoh return 0;
7316 1.127 bouyer }
7317 1.127 bouyer
7318 1.127 bouyer /*
7319 1.281 msaitoh * wm_tbi_mediainit:
7320 1.127 bouyer *
7321 1.281 msaitoh * Initialize media for use on 1000BASE-X devices.
7322 1.127 bouyer */
7323 1.127 bouyer static void
7324 1.281 msaitoh wm_tbi_mediainit(struct wm_softc *sc)
7325 1.127 bouyer {
7326 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7327 1.281 msaitoh const char *sep = "";
7328 1.281 msaitoh
7329 1.281 msaitoh if (sc->sc_type < WM_T_82543)
7330 1.281 msaitoh sc->sc_tipg = TIPG_WM_DFLT;
7331 1.281 msaitoh else
7332 1.281 msaitoh sc->sc_tipg = TIPG_LG_DFLT;
7333 1.281 msaitoh
7334 1.281 msaitoh sc->sc_tbi_anegticks = 5;
7335 1.281 msaitoh
7336 1.281 msaitoh /* Initialize our media structures */
7337 1.281 msaitoh sc->sc_mii.mii_ifp = ifp;
7338 1.281 msaitoh
7339 1.281 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
7340 1.281 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
7341 1.281 msaitoh wm_tbi_mediastatus);
7342 1.281 msaitoh
7343 1.281 msaitoh /*
7344 1.281 msaitoh * SWD Pins:
7345 1.281 msaitoh *
7346 1.281 msaitoh * 0 = Link LED (output)
7347 1.281 msaitoh * 1 = Loss Of Signal (input)
7348 1.281 msaitoh */
7349 1.281 msaitoh sc->sc_ctrl |= CTRL_SWDPIO(0);
7350 1.281 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIO(1);
7351 1.292 msaitoh if (sc->sc_mediatype & WMP_F_SERDES)
7352 1.281 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
7353 1.281 msaitoh
7354 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7355 1.127 bouyer
7356 1.281 msaitoh #define ADD(ss, mm, dd) \
7357 1.281 msaitoh do { \
7358 1.281 msaitoh aprint_normal("%s%s", sep, ss); \
7359 1.281 msaitoh ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
7360 1.281 msaitoh sep = ", "; \
7361 1.281 msaitoh } while (/*CONSTCOND*/0)
7362 1.127 bouyer
7363 1.281 msaitoh aprint_normal_dev(sc->sc_dev, "");
7364 1.285 msaitoh
7365 1.285 msaitoh /* Only 82545 is LX */
7366 1.285 msaitoh if (sc->sc_type == WM_T_82545) {
7367 1.285 msaitoh ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
7368 1.285 msaitoh ADD("1000baseLX-FDX", IFM_1000_LX|IFM_FDX, ANAR_X_FD);
7369 1.285 msaitoh } else {
7370 1.285 msaitoh ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
7371 1.285 msaitoh ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
7372 1.285 msaitoh }
7373 1.281 msaitoh ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
7374 1.281 msaitoh aprint_normal("\n");
7375 1.127 bouyer
7376 1.281 msaitoh #undef ADD
7377 1.127 bouyer
7378 1.281 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
7379 1.127 bouyer }
7380 1.127 bouyer
7381 1.127 bouyer /*
7382 1.281 msaitoh * wm_tbi_mediastatus: [ifmedia interface function]
7383 1.167 msaitoh *
7384 1.281 msaitoh * Get the current interface media status on a 1000BASE-X device.
7385 1.167 msaitoh */
7386 1.281 msaitoh static void
7387 1.281 msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
7388 1.167 msaitoh {
7389 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
7390 1.281 msaitoh uint32_t ctrl, status;
7391 1.167 msaitoh
7392 1.281 msaitoh ifmr->ifm_status = IFM_AVALID;
7393 1.281 msaitoh ifmr->ifm_active = IFM_ETHER;
7394 1.167 msaitoh
7395 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7396 1.281 msaitoh if ((status & STATUS_LU) == 0) {
7397 1.281 msaitoh ifmr->ifm_active |= IFM_NONE;
7398 1.281 msaitoh return;
7399 1.167 msaitoh }
7400 1.167 msaitoh
7401 1.281 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
7402 1.285 msaitoh /* Only 82545 is LX */
7403 1.285 msaitoh if (sc->sc_type == WM_T_82545)
7404 1.285 msaitoh ifmr->ifm_active |= IFM_1000_LX;
7405 1.285 msaitoh else
7406 1.285 msaitoh ifmr->ifm_active |= IFM_1000_SX;
7407 1.281 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
7408 1.281 msaitoh ifmr->ifm_active |= IFM_FDX;
7409 1.281 msaitoh else
7410 1.281 msaitoh ifmr->ifm_active |= IFM_HDX;
7411 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
7412 1.281 msaitoh if (ctrl & CTRL_RFCE)
7413 1.281 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
7414 1.281 msaitoh if (ctrl & CTRL_TFCE)
7415 1.281 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
7416 1.167 msaitoh }
7417 1.167 msaitoh
7418 1.167 msaitoh /*
7419 1.281 msaitoh * wm_tbi_mediachange: [ifmedia interface function]
7420 1.167 msaitoh *
7421 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-X device.
7422 1.167 msaitoh */
7423 1.281 msaitoh static int
7424 1.281 msaitoh wm_tbi_mediachange(struct ifnet *ifp)
7425 1.167 msaitoh {
7426 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
7427 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7428 1.281 msaitoh uint32_t status;
7429 1.281 msaitoh int i;
7430 1.167 msaitoh
7431 1.292 msaitoh if (sc->sc_mediatype & WMP_F_SERDES)
7432 1.281 msaitoh return 0;
7433 1.167 msaitoh
7434 1.285 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
7435 1.285 msaitoh || (sc->sc_type >= WM_T_82575))
7436 1.285 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
7437 1.285 msaitoh
7438 1.285 msaitoh /* XXX power_up_serdes_link_82575() */
7439 1.285 msaitoh
7440 1.285 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
7441 1.285 msaitoh sc->sc_txcw = TXCW_ANE;
7442 1.285 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
7443 1.285 msaitoh sc->sc_txcw |= TXCW_FD | TXCW_HD;
7444 1.285 msaitoh else if (ife->ifm_media & IFM_FDX)
7445 1.285 msaitoh sc->sc_txcw |= TXCW_FD;
7446 1.285 msaitoh else
7447 1.285 msaitoh sc->sc_txcw |= TXCW_HD;
7448 1.285 msaitoh
7449 1.285 msaitoh if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
7450 1.281 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
7451 1.167 msaitoh
7452 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
7453 1.285 msaitoh device_xname(sc->sc_dev), sc->sc_txcw));
7454 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
7455 1.285 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7456 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7457 1.285 msaitoh delay(1000);
7458 1.167 msaitoh
7459 1.281 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
7460 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
7461 1.192 msaitoh
7462 1.281 msaitoh /*
7463 1.281 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
7464 1.281 msaitoh * optics detect a signal, 0 if they don't.
7465 1.281 msaitoh */
7466 1.281 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
7467 1.281 msaitoh /* Have signal; wait for the link to come up. */
7468 1.281 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
7469 1.281 msaitoh delay(10000);
7470 1.281 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
7471 1.281 msaitoh break;
7472 1.281 msaitoh }
7473 1.192 msaitoh
7474 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
7475 1.281 msaitoh device_xname(sc->sc_dev),i));
7476 1.192 msaitoh
7477 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7478 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7479 1.281 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
7480 1.281 msaitoh device_xname(sc->sc_dev),status, STATUS_LU));
7481 1.281 msaitoh if (status & STATUS_LU) {
7482 1.281 msaitoh /* Link is up. */
7483 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7484 1.281 msaitoh ("%s: LINK: set media -> link up %s\n",
7485 1.281 msaitoh device_xname(sc->sc_dev),
7486 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
7487 1.192 msaitoh
7488 1.281 msaitoh /*
7489 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
7490 1.281 msaitoh * so we should update sc->sc_ctrl
7491 1.281 msaitoh */
7492 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
7493 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
7494 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
7495 1.281 msaitoh if (status & STATUS_FD)
7496 1.281 msaitoh sc->sc_tctl |=
7497 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
7498 1.281 msaitoh else
7499 1.281 msaitoh sc->sc_tctl |=
7500 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
7501 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
7502 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
7503 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
7504 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
7505 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
7506 1.281 msaitoh sc->sc_fcrtl);
7507 1.281 msaitoh sc->sc_tbi_linkup = 1;
7508 1.281 msaitoh } else {
7509 1.281 msaitoh if (i == WM_LINKUP_TIMEOUT)
7510 1.281 msaitoh wm_check_for_link(sc);
7511 1.281 msaitoh /* Link is down. */
7512 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7513 1.281 msaitoh ("%s: LINK: set media -> link down\n",
7514 1.281 msaitoh device_xname(sc->sc_dev)));
7515 1.281 msaitoh sc->sc_tbi_linkup = 0;
7516 1.281 msaitoh }
7517 1.281 msaitoh } else {
7518 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
7519 1.281 msaitoh device_xname(sc->sc_dev)));
7520 1.281 msaitoh sc->sc_tbi_linkup = 0;
7521 1.281 msaitoh }
7522 1.198 msaitoh
7523 1.281 msaitoh wm_tbi_set_linkled(sc);
7524 1.192 msaitoh
7525 1.281 msaitoh return 0;
7526 1.192 msaitoh }
7527 1.192 msaitoh
7528 1.167 msaitoh /*
7529 1.281 msaitoh * wm_tbi_set_linkled:
7530 1.191 msaitoh *
7531 1.281 msaitoh * Update the link LED on 1000BASE-X devices.
7532 1.191 msaitoh */
7533 1.281 msaitoh static void
7534 1.281 msaitoh wm_tbi_set_linkled(struct wm_softc *sc)
7535 1.191 msaitoh {
7536 1.192 msaitoh
7537 1.281 msaitoh if (sc->sc_tbi_linkup)
7538 1.281 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0);
7539 1.281 msaitoh else
7540 1.281 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIN(0);
7541 1.192 msaitoh
7542 1.281 msaitoh /* 82540 or newer devices are active low */
7543 1.281 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
7544 1.191 msaitoh
7545 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7546 1.191 msaitoh }
7547 1.191 msaitoh
7548 1.191 msaitoh /*
7549 1.281 msaitoh * wm_tbi_check_link:
7550 1.191 msaitoh *
7551 1.281 msaitoh * Check the link on 1000BASE-X devices.
7552 1.191 msaitoh */
7553 1.191 msaitoh static void
7554 1.281 msaitoh wm_tbi_check_link(struct wm_softc *sc)
7555 1.191 msaitoh {
7556 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7557 1.281 msaitoh uint32_t status;
7558 1.281 msaitoh
7559 1.283 ozaki KASSERT(WM_TX_LOCKED(sc));
7560 1.191 msaitoh
7561 1.292 msaitoh if (sc->sc_mediatype & WMP_F_SERDES) {
7562 1.281 msaitoh sc->sc_tbi_linkup = 1;
7563 1.191 msaitoh return;
7564 1.191 msaitoh }
7565 1.191 msaitoh
7566 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7567 1.192 msaitoh
7568 1.281 msaitoh /* XXX is this needed? */
7569 1.281 msaitoh (void)CSR_READ(sc, WMREG_RXCW);
7570 1.281 msaitoh (void)CSR_READ(sc, WMREG_CTRL);
7571 1.192 msaitoh
7572 1.281 msaitoh /* set link status */
7573 1.281 msaitoh if ((status & STATUS_LU) == 0) {
7574 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7575 1.281 msaitoh ("%s: LINK: checklink -> down\n",
7576 1.281 msaitoh device_xname(sc->sc_dev)));
7577 1.281 msaitoh sc->sc_tbi_linkup = 0;
7578 1.281 msaitoh } else if (sc->sc_tbi_linkup == 0) {
7579 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7580 1.281 msaitoh ("%s: LINK: checklink -> up %s\n",
7581 1.281 msaitoh device_xname(sc->sc_dev),
7582 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
7583 1.281 msaitoh sc->sc_tbi_linkup = 1;
7584 1.192 msaitoh }
7585 1.192 msaitoh
7586 1.281 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
7587 1.281 msaitoh && ((status & STATUS_LU) == 0)) {
7588 1.281 msaitoh sc->sc_tbi_linkup = 0;
7589 1.285 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
7590 1.281 msaitoh /* If the timer expired, retry autonegotiation */
7591 1.281 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
7592 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
7593 1.281 msaitoh sc->sc_tbi_ticks = 0;
7594 1.281 msaitoh /*
7595 1.281 msaitoh * Reset the link, and let autonegotiation do
7596 1.281 msaitoh * its thing
7597 1.281 msaitoh */
7598 1.281 msaitoh sc->sc_ctrl |= CTRL_LRST;
7599 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7600 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7601 1.281 msaitoh delay(1000);
7602 1.281 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
7603 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7604 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7605 1.281 msaitoh delay(1000);
7606 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW,
7607 1.281 msaitoh sc->sc_txcw & ~TXCW_ANE);
7608 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
7609 1.281 msaitoh }
7610 1.281 msaitoh }
7611 1.192 msaitoh }
7612 1.192 msaitoh
7613 1.281 msaitoh wm_tbi_set_linkled(sc);
7614 1.191 msaitoh }
7615 1.191 msaitoh
7616 1.292 msaitoh /* SFP related */
7617 1.295 msaitoh
7618 1.295 msaitoh static int
7619 1.295 msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
7620 1.295 msaitoh {
7621 1.295 msaitoh uint32_t i2ccmd;
7622 1.295 msaitoh int i;
7623 1.295 msaitoh
7624 1.295 msaitoh i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
7625 1.295 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
7626 1.295 msaitoh
7627 1.295 msaitoh /* Poll the ready bit */
7628 1.295 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
7629 1.295 msaitoh delay(50);
7630 1.295 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
7631 1.295 msaitoh if (i2ccmd & I2CCMD_READY)
7632 1.295 msaitoh break;
7633 1.295 msaitoh }
7634 1.295 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
7635 1.295 msaitoh return -1;
7636 1.295 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
7637 1.295 msaitoh return -1;
7638 1.295 msaitoh
7639 1.295 msaitoh *data = i2ccmd & 0x00ff;
7640 1.295 msaitoh
7641 1.295 msaitoh return 0;
7642 1.295 msaitoh }
7643 1.295 msaitoh
7644 1.292 msaitoh static uint32_t
7645 1.295 msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
7646 1.292 msaitoh {
7647 1.295 msaitoh uint32_t ctrl_ext;
7648 1.295 msaitoh uint8_t val = 0;
7649 1.295 msaitoh int timeout = 3;
7650 1.295 msaitoh uint32_t mediatype = WMP_F_UNKNOWN;
7651 1.295 msaitoh int rv = -1;
7652 1.292 msaitoh
7653 1.295 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
7654 1.295 msaitoh ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
7655 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
7656 1.295 msaitoh CSR_WRITE_FLUSH(sc);
7657 1.295 msaitoh
7658 1.295 msaitoh /* Read SFP module data */
7659 1.295 msaitoh while (timeout) {
7660 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
7661 1.295 msaitoh if (rv == 0)
7662 1.295 msaitoh break;
7663 1.295 msaitoh delay(100*1000); /* XXX too big */
7664 1.295 msaitoh timeout--;
7665 1.295 msaitoh }
7666 1.295 msaitoh if (rv != 0)
7667 1.295 msaitoh goto out;
7668 1.295 msaitoh switch (val) {
7669 1.295 msaitoh case SFF_SFP_ID_SFF:
7670 1.295 msaitoh aprint_normal_dev(sc->sc_dev,
7671 1.295 msaitoh "Module/Connector soldered to board\n");
7672 1.295 msaitoh break;
7673 1.295 msaitoh case SFF_SFP_ID_SFP:
7674 1.295 msaitoh aprint_normal_dev(sc->sc_dev, "SFP\n");
7675 1.295 msaitoh break;
7676 1.295 msaitoh case SFF_SFP_ID_UNKNOWN:
7677 1.295 msaitoh goto out;
7678 1.295 msaitoh default:
7679 1.295 msaitoh break;
7680 1.295 msaitoh }
7681 1.295 msaitoh
7682 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
7683 1.295 msaitoh if (rv != 0) {
7684 1.295 msaitoh goto out;
7685 1.295 msaitoh }
7686 1.295 msaitoh
7687 1.295 msaitoh if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
7688 1.295 msaitoh mediatype = WMP_F_SERDES;
7689 1.295 msaitoh else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0){
7690 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
7691 1.295 msaitoh mediatype = WMP_F_COPPER;
7692 1.295 msaitoh } else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0){
7693 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
7694 1.295 msaitoh mediatype = WMP_F_SERDES;
7695 1.295 msaitoh }
7696 1.295 msaitoh
7697 1.295 msaitoh out:
7698 1.295 msaitoh /* Restore I2C interface setting */
7699 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
7700 1.295 msaitoh
7701 1.295 msaitoh return mediatype;
7702 1.292 msaitoh }
7703 1.191 msaitoh /*
7704 1.281 msaitoh * NVM related.
7705 1.281 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
7706 1.265 msaitoh */
7707 1.265 msaitoh
7708 1.281 msaitoh /* Both spi and uwire */
7709 1.265 msaitoh
7710 1.265 msaitoh /*
7711 1.281 msaitoh * wm_eeprom_sendbits:
7712 1.199 msaitoh *
7713 1.281 msaitoh * Send a series of bits to the EEPROM.
7714 1.199 msaitoh */
7715 1.281 msaitoh static void
7716 1.281 msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
7717 1.199 msaitoh {
7718 1.281 msaitoh uint32_t reg;
7719 1.281 msaitoh int x;
7720 1.199 msaitoh
7721 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
7722 1.199 msaitoh
7723 1.281 msaitoh for (x = nbits; x > 0; x--) {
7724 1.281 msaitoh if (bits & (1U << (x - 1)))
7725 1.281 msaitoh reg |= EECD_DI;
7726 1.281 msaitoh else
7727 1.281 msaitoh reg &= ~EECD_DI;
7728 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7729 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7730 1.281 msaitoh delay(2);
7731 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
7732 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7733 1.281 msaitoh delay(2);
7734 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7735 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7736 1.281 msaitoh delay(2);
7737 1.199 msaitoh }
7738 1.199 msaitoh }
7739 1.199 msaitoh
7740 1.199 msaitoh /*
7741 1.281 msaitoh * wm_eeprom_recvbits:
7742 1.199 msaitoh *
7743 1.281 msaitoh * Receive a series of bits from the EEPROM.
7744 1.199 msaitoh */
7745 1.199 msaitoh static void
7746 1.281 msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
7747 1.199 msaitoh {
7748 1.281 msaitoh uint32_t reg, val;
7749 1.281 msaitoh int x;
7750 1.199 msaitoh
7751 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
7752 1.199 msaitoh
7753 1.281 msaitoh val = 0;
7754 1.281 msaitoh for (x = nbits; x > 0; x--) {
7755 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
7756 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7757 1.281 msaitoh delay(2);
7758 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
7759 1.281 msaitoh val |= (1U << (x - 1));
7760 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7761 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7762 1.281 msaitoh delay(2);
7763 1.199 msaitoh }
7764 1.281 msaitoh *valp = val;
7765 1.281 msaitoh }
7766 1.199 msaitoh
7767 1.281 msaitoh /* Microwire */
7768 1.199 msaitoh
7769 1.199 msaitoh /*
7770 1.281 msaitoh * wm_nvm_read_uwire:
7771 1.243 msaitoh *
7772 1.281 msaitoh * Read a word from the EEPROM using the MicroWire protocol.
7773 1.243 msaitoh */
7774 1.243 msaitoh static int
7775 1.281 msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
7776 1.243 msaitoh {
7777 1.281 msaitoh uint32_t reg, val;
7778 1.281 msaitoh int i;
7779 1.281 msaitoh
7780 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
7781 1.281 msaitoh /* Clear SK and DI. */
7782 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
7783 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7784 1.281 msaitoh
7785 1.281 msaitoh /*
7786 1.281 msaitoh * XXX: workaround for a bug in qemu-0.12.x and prior
7787 1.281 msaitoh * and Xen.
7788 1.281 msaitoh *
7789 1.281 msaitoh * We use this workaround only for 82540 because qemu's
7790 1.281 msaitoh * e1000 act as 82540.
7791 1.281 msaitoh */
7792 1.281 msaitoh if (sc->sc_type == WM_T_82540) {
7793 1.281 msaitoh reg |= EECD_SK;
7794 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7795 1.281 msaitoh reg &= ~EECD_SK;
7796 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7797 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7798 1.281 msaitoh delay(2);
7799 1.281 msaitoh }
7800 1.281 msaitoh /* XXX: end of workaround */
7801 1.281 msaitoh
7802 1.281 msaitoh /* Set CHIP SELECT. */
7803 1.281 msaitoh reg |= EECD_CS;
7804 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7805 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7806 1.281 msaitoh delay(2);
7807 1.281 msaitoh
7808 1.281 msaitoh /* Shift in the READ command. */
7809 1.281 msaitoh wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
7810 1.281 msaitoh
7811 1.281 msaitoh /* Shift in address. */
7812 1.294 msaitoh wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
7813 1.281 msaitoh
7814 1.281 msaitoh /* Shift out the data. */
7815 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
7816 1.281 msaitoh data[i] = val & 0xffff;
7817 1.243 msaitoh
7818 1.281 msaitoh /* Clear CHIP SELECT. */
7819 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
7820 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7821 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7822 1.281 msaitoh delay(2);
7823 1.243 msaitoh }
7824 1.243 msaitoh
7825 1.281 msaitoh return 0;
7826 1.281 msaitoh }
7827 1.243 msaitoh
7828 1.281 msaitoh /* SPI */
7829 1.243 msaitoh
7830 1.294 msaitoh /*
7831 1.294 msaitoh * Set SPI and FLASH related information from the EECD register.
7832 1.294 msaitoh * For 82541 and 82547, the word size is taken from EEPROM.
7833 1.294 msaitoh */
7834 1.294 msaitoh static int
7835 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
7836 1.243 msaitoh {
7837 1.294 msaitoh int size;
7838 1.281 msaitoh uint32_t reg;
7839 1.294 msaitoh uint16_t data;
7840 1.243 msaitoh
7841 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
7842 1.294 msaitoh sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
7843 1.294 msaitoh
7844 1.294 msaitoh /* Read the size of NVM from EECD by default */
7845 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
7846 1.294 msaitoh switch (sc->sc_type) {
7847 1.294 msaitoh case WM_T_82541:
7848 1.294 msaitoh case WM_T_82541_2:
7849 1.294 msaitoh case WM_T_82547:
7850 1.294 msaitoh case WM_T_82547_2:
7851 1.294 msaitoh /* Set dummy value to access EEPROM */
7852 1.294 msaitoh sc->sc_nvm_wordsize = 64;
7853 1.294 msaitoh wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data);
7854 1.294 msaitoh reg = data;
7855 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
7856 1.294 msaitoh if (size == 0)
7857 1.294 msaitoh size = 6; /* 64 word size */
7858 1.294 msaitoh else
7859 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT + 1;
7860 1.294 msaitoh break;
7861 1.294 msaitoh case WM_T_80003:
7862 1.294 msaitoh case WM_T_82571:
7863 1.294 msaitoh case WM_T_82572:
7864 1.294 msaitoh case WM_T_82573: /* SPI case */
7865 1.294 msaitoh case WM_T_82574: /* SPI case */
7866 1.294 msaitoh case WM_T_82583: /* SPI case */
7867 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
7868 1.294 msaitoh if (size > 14)
7869 1.294 msaitoh size = 14;
7870 1.294 msaitoh break;
7871 1.294 msaitoh case WM_T_82575:
7872 1.294 msaitoh case WM_T_82576:
7873 1.294 msaitoh case WM_T_82580:
7874 1.294 msaitoh case WM_T_I350:
7875 1.294 msaitoh case WM_T_I354:
7876 1.294 msaitoh case WM_T_I210:
7877 1.294 msaitoh case WM_T_I211:
7878 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
7879 1.294 msaitoh if (size > 15)
7880 1.294 msaitoh size = 15;
7881 1.294 msaitoh break;
7882 1.294 msaitoh default:
7883 1.294 msaitoh aprint_error_dev(sc->sc_dev,
7884 1.294 msaitoh "%s: unknown device(%d)?\n", __func__, sc->sc_type);
7885 1.294 msaitoh return -1;
7886 1.294 msaitoh break;
7887 1.294 msaitoh }
7888 1.294 msaitoh
7889 1.294 msaitoh sc->sc_nvm_wordsize = 1 << size;
7890 1.294 msaitoh
7891 1.294 msaitoh return 0;
7892 1.243 msaitoh }
7893 1.243 msaitoh
7894 1.243 msaitoh /*
7895 1.281 msaitoh * wm_nvm_ready_spi:
7896 1.1 thorpej *
7897 1.281 msaitoh * Wait for a SPI EEPROM to be ready for commands.
7898 1.1 thorpej */
7899 1.281 msaitoh static int
7900 1.281 msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
7901 1.1 thorpej {
7902 1.281 msaitoh uint32_t val;
7903 1.281 msaitoh int usec;
7904 1.1 thorpej
7905 1.281 msaitoh for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
7906 1.281 msaitoh wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
7907 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 8);
7908 1.281 msaitoh if ((val & SPI_SR_RDY) == 0)
7909 1.281 msaitoh break;
7910 1.71 thorpej }
7911 1.281 msaitoh if (usec >= SPI_MAX_RETRIES) {
7912 1.281 msaitoh aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
7913 1.281 msaitoh return 1;
7914 1.127 bouyer }
7915 1.281 msaitoh return 0;
7916 1.127 bouyer }
7917 1.127 bouyer
7918 1.127 bouyer /*
7919 1.281 msaitoh * wm_nvm_read_spi:
7920 1.127 bouyer *
7921 1.281 msaitoh * Read a work from the EEPROM using the SPI protocol.
7922 1.127 bouyer */
7923 1.127 bouyer static int
7924 1.281 msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
7925 1.127 bouyer {
7926 1.281 msaitoh uint32_t reg, val;
7927 1.281 msaitoh int i;
7928 1.281 msaitoh uint8_t opc;
7929 1.281 msaitoh
7930 1.281 msaitoh /* Clear SK and CS. */
7931 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
7932 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7933 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7934 1.281 msaitoh delay(2);
7935 1.127 bouyer
7936 1.281 msaitoh if (wm_nvm_ready_spi(sc))
7937 1.281 msaitoh return 1;
7938 1.127 bouyer
7939 1.281 msaitoh /* Toggle CS to flush commands. */
7940 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
7941 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7942 1.281 msaitoh delay(2);
7943 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7944 1.266 msaitoh CSR_WRITE_FLUSH(sc);
7945 1.127 bouyer delay(2);
7946 1.127 bouyer
7947 1.281 msaitoh opc = SPI_OPC_READ;
7948 1.294 msaitoh if (sc->sc_nvm_addrbits == 8 && word >= 128)
7949 1.281 msaitoh opc |= SPI_OPC_A8;
7950 1.281 msaitoh
7951 1.281 msaitoh wm_eeprom_sendbits(sc, opc, 8);
7952 1.294 msaitoh wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
7953 1.281 msaitoh
7954 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
7955 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
7956 1.281 msaitoh data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
7957 1.281 msaitoh }
7958 1.178 msaitoh
7959 1.281 msaitoh /* Raise CS and clear SK. */
7960 1.281 msaitoh reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
7961 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
7962 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7963 1.281 msaitoh delay(2);
7964 1.178 msaitoh
7965 1.281 msaitoh return 0;
7966 1.127 bouyer }
7967 1.127 bouyer
7968 1.281 msaitoh /* Using with EERD */
7969 1.281 msaitoh
7970 1.281 msaitoh static int
7971 1.281 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
7972 1.127 bouyer {
7973 1.281 msaitoh uint32_t attempts = 100000;
7974 1.281 msaitoh uint32_t i, reg = 0;
7975 1.281 msaitoh int32_t done = -1;
7976 1.281 msaitoh
7977 1.281 msaitoh for (i = 0; i < attempts; i++) {
7978 1.281 msaitoh reg = CSR_READ(sc, rw);
7979 1.127 bouyer
7980 1.281 msaitoh if (reg & EERD_DONE) {
7981 1.281 msaitoh done = 0;
7982 1.281 msaitoh break;
7983 1.178 msaitoh }
7984 1.281 msaitoh delay(5);
7985 1.169 msaitoh }
7986 1.127 bouyer
7987 1.281 msaitoh return done;
7988 1.1 thorpej }
7989 1.117 msaitoh
7990 1.117 msaitoh static int
7991 1.281 msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
7992 1.281 msaitoh uint16_t *data)
7993 1.117 msaitoh {
7994 1.281 msaitoh int i, eerd = 0;
7995 1.281 msaitoh int error = 0;
7996 1.117 msaitoh
7997 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
7998 1.281 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
7999 1.117 msaitoh
8000 1.281 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
8001 1.281 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
8002 1.281 msaitoh if (error != 0)
8003 1.281 msaitoh break;
8004 1.117 msaitoh
8005 1.281 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
8006 1.117 msaitoh }
8007 1.281 msaitoh
8008 1.281 msaitoh return error;
8009 1.117 msaitoh }
8010 1.117 msaitoh
8011 1.281 msaitoh /* Flash */
8012 1.281 msaitoh
8013 1.117 msaitoh static int
8014 1.281 msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
8015 1.117 msaitoh {
8016 1.281 msaitoh uint32_t eecd;
8017 1.281 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
8018 1.281 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
8019 1.281 msaitoh uint8_t sig_byte = 0;
8020 1.117 msaitoh
8021 1.281 msaitoh switch (sc->sc_type) {
8022 1.281 msaitoh case WM_T_ICH8:
8023 1.281 msaitoh case WM_T_ICH9:
8024 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
8025 1.281 msaitoh if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
8026 1.281 msaitoh *bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
8027 1.281 msaitoh return 0;
8028 1.281 msaitoh }
8029 1.281 msaitoh /* FALLTHROUGH */
8030 1.281 msaitoh default:
8031 1.281 msaitoh /* Default to 0 */
8032 1.281 msaitoh *bank = 0;
8033 1.271 ozaki
8034 1.281 msaitoh /* Check bank 0 */
8035 1.281 msaitoh wm_read_ich8_byte(sc, act_offset, &sig_byte);
8036 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
8037 1.281 msaitoh *bank = 0;
8038 1.281 msaitoh return 0;
8039 1.281 msaitoh }
8040 1.271 ozaki
8041 1.281 msaitoh /* Check bank 1 */
8042 1.281 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
8043 1.281 msaitoh &sig_byte);
8044 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
8045 1.281 msaitoh *bank = 1;
8046 1.281 msaitoh return 0;
8047 1.281 msaitoh }
8048 1.271 ozaki }
8049 1.271 ozaki
8050 1.281 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
8051 1.281 msaitoh device_xname(sc->sc_dev)));
8052 1.281 msaitoh return -1;
8053 1.281 msaitoh }
8054 1.281 msaitoh
8055 1.281 msaitoh /******************************************************************************
8056 1.281 msaitoh * This function does initial flash setup so that a new read/write/erase cycle
8057 1.281 msaitoh * can be started.
8058 1.281 msaitoh *
8059 1.281 msaitoh * sc - The pointer to the hw structure
8060 1.281 msaitoh ****************************************************************************/
8061 1.281 msaitoh static int32_t
8062 1.281 msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
8063 1.281 msaitoh {
8064 1.281 msaitoh uint16_t hsfsts;
8065 1.281 msaitoh int32_t error = 1;
8066 1.281 msaitoh int32_t i = 0;
8067 1.271 ozaki
8068 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
8069 1.117 msaitoh
8070 1.281 msaitoh /* May be check the Flash Des Valid bit in Hw status */
8071 1.281 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
8072 1.281 msaitoh return error;
8073 1.117 msaitoh }
8074 1.117 msaitoh
8075 1.281 msaitoh /* Clear FCERR in Hw status by writing 1 */
8076 1.281 msaitoh /* Clear DAEL in Hw status by writing a 1 */
8077 1.281 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
8078 1.117 msaitoh
8079 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
8080 1.117 msaitoh
8081 1.281 msaitoh /*
8082 1.281 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
8083 1.281 msaitoh * against, in order to start a new cycle or FDONE bit should be
8084 1.281 msaitoh * changed in the hardware so that it is 1 after harware reset, which
8085 1.281 msaitoh * can then be used as an indication whether a cycle is in progress or
8086 1.281 msaitoh * has been completed .. we should also have some software semaphore
8087 1.281 msaitoh * mechanism to guard FDONE or the cycle in progress bit so that two
8088 1.281 msaitoh * threads access to those bits can be sequentiallized or a way so that
8089 1.281 msaitoh * 2 threads dont start the cycle at the same time
8090 1.281 msaitoh */
8091 1.127 bouyer
8092 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
8093 1.281 msaitoh /*
8094 1.281 msaitoh * There is no cycle running at present, so we can start a
8095 1.281 msaitoh * cycle
8096 1.281 msaitoh */
8097 1.127 bouyer
8098 1.281 msaitoh /* Begin by setting Flash Cycle Done. */
8099 1.281 msaitoh hsfsts |= HSFSTS_DONE;
8100 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
8101 1.281 msaitoh error = 0;
8102 1.281 msaitoh } else {
8103 1.281 msaitoh /*
8104 1.281 msaitoh * otherwise poll for sometime so the current cycle has a
8105 1.281 msaitoh * chance to end before giving up.
8106 1.281 msaitoh */
8107 1.281 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
8108 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
8109 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
8110 1.281 msaitoh error = 0;
8111 1.281 msaitoh break;
8112 1.169 msaitoh }
8113 1.281 msaitoh delay(1);
8114 1.127 bouyer }
8115 1.281 msaitoh if (error == 0) {
8116 1.281 msaitoh /*
8117 1.281 msaitoh * Successful in waiting for previous cycle to timeout,
8118 1.281 msaitoh * now set the Flash Cycle Done.
8119 1.281 msaitoh */
8120 1.281 msaitoh hsfsts |= HSFSTS_DONE;
8121 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
8122 1.127 bouyer }
8123 1.127 bouyer }
8124 1.281 msaitoh return error;
8125 1.127 bouyer }
8126 1.127 bouyer
8127 1.281 msaitoh /******************************************************************************
8128 1.281 msaitoh * This function starts a flash cycle and waits for its completion
8129 1.281 msaitoh *
8130 1.281 msaitoh * sc - The pointer to the hw structure
8131 1.281 msaitoh ****************************************************************************/
8132 1.281 msaitoh static int32_t
8133 1.281 msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
8134 1.136 msaitoh {
8135 1.281 msaitoh uint16_t hsflctl;
8136 1.281 msaitoh uint16_t hsfsts;
8137 1.281 msaitoh int32_t error = 1;
8138 1.281 msaitoh uint32_t i = 0;
8139 1.127 bouyer
8140 1.281 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
8141 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
8142 1.281 msaitoh hsflctl |= HSFCTL_GO;
8143 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
8144 1.139 bouyer
8145 1.281 msaitoh /* Wait till FDONE bit is set to 1 */
8146 1.281 msaitoh do {
8147 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
8148 1.281 msaitoh if (hsfsts & HSFSTS_DONE)
8149 1.281 msaitoh break;
8150 1.281 msaitoh delay(1);
8151 1.281 msaitoh i++;
8152 1.281 msaitoh } while (i < timeout);
8153 1.281 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
8154 1.281 msaitoh error = 0;
8155 1.139 bouyer
8156 1.281 msaitoh return error;
8157 1.139 bouyer }
8158 1.139 bouyer
8159 1.281 msaitoh /******************************************************************************
8160 1.281 msaitoh * Reads a byte or word from the NVM using the ICH8 flash access registers.
8161 1.281 msaitoh *
8162 1.281 msaitoh * sc - The pointer to the hw structure
8163 1.281 msaitoh * index - The index of the byte or word to read.
8164 1.281 msaitoh * size - Size of data to read, 1=byte 2=word
8165 1.281 msaitoh * data - Pointer to the word to store the value read.
8166 1.281 msaitoh *****************************************************************************/
8167 1.281 msaitoh static int32_t
8168 1.281 msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
8169 1.281 msaitoh uint32_t size, uint16_t *data)
8170 1.139 bouyer {
8171 1.281 msaitoh uint16_t hsfsts;
8172 1.281 msaitoh uint16_t hsflctl;
8173 1.281 msaitoh uint32_t flash_linear_address;
8174 1.281 msaitoh uint32_t flash_data = 0;
8175 1.281 msaitoh int32_t error = 1;
8176 1.281 msaitoh int32_t count = 0;
8177 1.281 msaitoh
8178 1.281 msaitoh if (size < 1 || size > 2 || data == 0x0 ||
8179 1.281 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
8180 1.281 msaitoh return error;
8181 1.139 bouyer
8182 1.281 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
8183 1.281 msaitoh sc->sc_ich8_flash_base;
8184 1.259 msaitoh
8185 1.259 msaitoh do {
8186 1.281 msaitoh delay(1);
8187 1.281 msaitoh /* Steps */
8188 1.281 msaitoh error = wm_ich8_cycle_init(sc);
8189 1.281 msaitoh if (error)
8190 1.259 msaitoh break;
8191 1.259 msaitoh
8192 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
8193 1.281 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
8194 1.281 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
8195 1.281 msaitoh & HSFCTL_BCOUNT_MASK;
8196 1.281 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
8197 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
8198 1.281 msaitoh
8199 1.281 msaitoh /*
8200 1.281 msaitoh * Write the last 24 bits of index into Flash Linear address
8201 1.281 msaitoh * field in Flash Address
8202 1.281 msaitoh */
8203 1.281 msaitoh /* TODO: TBD maybe check the index against the size of flash */
8204 1.281 msaitoh
8205 1.281 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
8206 1.259 msaitoh
8207 1.281 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
8208 1.259 msaitoh
8209 1.281 msaitoh /*
8210 1.281 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
8211 1.281 msaitoh * the whole sequence a few more times, else read in (shift in)
8212 1.281 msaitoh * the Flash Data0, the order is least significant byte first
8213 1.281 msaitoh * msb to lsb
8214 1.281 msaitoh */
8215 1.281 msaitoh if (error == 0) {
8216 1.281 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
8217 1.281 msaitoh if (size == 1)
8218 1.281 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
8219 1.281 msaitoh else if (size == 2)
8220 1.281 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
8221 1.281 msaitoh break;
8222 1.281 msaitoh } else {
8223 1.281 msaitoh /*
8224 1.281 msaitoh * If we've gotten here, then things are probably
8225 1.281 msaitoh * completely hosed, but if the error condition is
8226 1.281 msaitoh * detected, it won't hurt to give it another try...
8227 1.281 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
8228 1.281 msaitoh */
8229 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
8230 1.281 msaitoh if (hsfsts & HSFSTS_ERR) {
8231 1.281 msaitoh /* Repeat for some time before giving up. */
8232 1.281 msaitoh continue;
8233 1.281 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
8234 1.281 msaitoh break;
8235 1.281 msaitoh }
8236 1.281 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
8237 1.259 msaitoh
8238 1.281 msaitoh return error;
8239 1.259 msaitoh }
8240 1.259 msaitoh
8241 1.281 msaitoh /******************************************************************************
8242 1.281 msaitoh * Reads a single byte from the NVM using the ICH8 flash access registers.
8243 1.281 msaitoh *
8244 1.281 msaitoh * sc - pointer to wm_hw structure
8245 1.281 msaitoh * index - The index of the byte to read.
8246 1.281 msaitoh * data - Pointer to a byte to store the value read.
8247 1.281 msaitoh *****************************************************************************/
8248 1.281 msaitoh static int32_t
8249 1.281 msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
8250 1.169 msaitoh {
8251 1.281 msaitoh int32_t status;
8252 1.281 msaitoh uint16_t word = 0;
8253 1.250 msaitoh
8254 1.281 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
8255 1.281 msaitoh if (status == 0)
8256 1.281 msaitoh *data = (uint8_t)word;
8257 1.281 msaitoh else
8258 1.281 msaitoh *data = 0;
8259 1.169 msaitoh
8260 1.281 msaitoh return status;
8261 1.281 msaitoh }
8262 1.250 msaitoh
8263 1.281 msaitoh /******************************************************************************
8264 1.281 msaitoh * Reads a word from the NVM using the ICH8 flash access registers.
8265 1.281 msaitoh *
8266 1.281 msaitoh * sc - pointer to wm_hw structure
8267 1.281 msaitoh * index - The starting byte index of the word to read.
8268 1.281 msaitoh * data - Pointer to a word to store the value read.
8269 1.281 msaitoh *****************************************************************************/
8270 1.281 msaitoh static int32_t
8271 1.281 msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
8272 1.281 msaitoh {
8273 1.281 msaitoh int32_t status;
8274 1.169 msaitoh
8275 1.281 msaitoh status = wm_read_ich8_data(sc, index, 2, data);
8276 1.281 msaitoh return status;
8277 1.169 msaitoh }
8278 1.169 msaitoh
8279 1.139 bouyer /******************************************************************************
8280 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
8281 1.139 bouyer * register.
8282 1.139 bouyer *
8283 1.139 bouyer * sc - Struct containing variables accessed by shared code
8284 1.139 bouyer * offset - offset of word in the EEPROM to read
8285 1.139 bouyer * data - word read from the EEPROM
8286 1.139 bouyer * words - number of words to read
8287 1.139 bouyer *****************************************************************************/
8288 1.139 bouyer static int
8289 1.280 msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
8290 1.139 bouyer {
8291 1.194 msaitoh int32_t error = 0;
8292 1.194 msaitoh uint32_t flash_bank = 0;
8293 1.194 msaitoh uint32_t act_offset = 0;
8294 1.194 msaitoh uint32_t bank_offset = 0;
8295 1.194 msaitoh uint16_t word = 0;
8296 1.194 msaitoh uint16_t i = 0;
8297 1.194 msaitoh
8298 1.281 msaitoh /*
8299 1.281 msaitoh * We need to know which is the valid flash bank. In the event
8300 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
8301 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
8302 1.194 msaitoh * to be updated with each read.
8303 1.194 msaitoh */
8304 1.280 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
8305 1.194 msaitoh if (error) {
8306 1.297 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
8307 1.297 msaitoh device_xname(sc->sc_dev)));
8308 1.262 msaitoh flash_bank = 0;
8309 1.194 msaitoh }
8310 1.139 bouyer
8311 1.238 msaitoh /*
8312 1.238 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
8313 1.238 msaitoh * size
8314 1.238 msaitoh */
8315 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
8316 1.139 bouyer
8317 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
8318 1.194 msaitoh if (error) {
8319 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8320 1.169 msaitoh __func__);
8321 1.194 msaitoh return error;
8322 1.194 msaitoh }
8323 1.139 bouyer
8324 1.194 msaitoh for (i = 0; i < words; i++) {
8325 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
8326 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
8327 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
8328 1.194 msaitoh if (error) {
8329 1.238 msaitoh aprint_error_dev(sc->sc_dev,
8330 1.238 msaitoh "%s: failed to read NVM\n", __func__);
8331 1.194 msaitoh break;
8332 1.194 msaitoh }
8333 1.194 msaitoh data[i] = word;
8334 1.194 msaitoh }
8335 1.194 msaitoh
8336 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
8337 1.194 msaitoh return error;
8338 1.139 bouyer }
8339 1.139 bouyer
8340 1.281 msaitoh /* Lock, detecting NVM type, validate checksum and read */
8341 1.281 msaitoh
8342 1.281 msaitoh /*
8343 1.281 msaitoh * wm_nvm_acquire:
8344 1.139 bouyer *
8345 1.281 msaitoh * Perform the EEPROM handshake required on some chips.
8346 1.281 msaitoh */
8347 1.281 msaitoh static int
8348 1.281 msaitoh wm_nvm_acquire(struct wm_softc *sc)
8349 1.139 bouyer {
8350 1.281 msaitoh uint32_t reg;
8351 1.281 msaitoh int x;
8352 1.281 msaitoh int ret = 0;
8353 1.194 msaitoh
8354 1.281 msaitoh /* always success */
8355 1.281 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
8356 1.281 msaitoh return 0;
8357 1.194 msaitoh
8358 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
8359 1.281 msaitoh ret = wm_get_swfwhw_semaphore(sc);
8360 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWFW) {
8361 1.281 msaitoh /* This will also do wm_get_swsm_semaphore() if needed */
8362 1.281 msaitoh ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
8363 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWSM) {
8364 1.281 msaitoh ret = wm_get_swsm_semaphore(sc);
8365 1.194 msaitoh }
8366 1.194 msaitoh
8367 1.281 msaitoh if (ret) {
8368 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8369 1.281 msaitoh __func__);
8370 1.281 msaitoh return 1;
8371 1.281 msaitoh }
8372 1.194 msaitoh
8373 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
8374 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
8375 1.194 msaitoh
8376 1.281 msaitoh /* Request EEPROM access. */
8377 1.281 msaitoh reg |= EECD_EE_REQ;
8378 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
8379 1.194 msaitoh
8380 1.281 msaitoh /* ..and wait for it to be granted. */
8381 1.281 msaitoh for (x = 0; x < 1000; x++) {
8382 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
8383 1.281 msaitoh if (reg & EECD_EE_GNT)
8384 1.194 msaitoh break;
8385 1.281 msaitoh delay(5);
8386 1.194 msaitoh }
8387 1.281 msaitoh if ((reg & EECD_EE_GNT) == 0) {
8388 1.281 msaitoh aprint_error_dev(sc->sc_dev,
8389 1.281 msaitoh "could not acquire EEPROM GNT\n");
8390 1.281 msaitoh reg &= ~EECD_EE_REQ;
8391 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
8392 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
8393 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8394 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
8395 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
8396 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
8397 1.281 msaitoh wm_put_swsm_semaphore(sc);
8398 1.281 msaitoh return 1;
8399 1.194 msaitoh }
8400 1.194 msaitoh }
8401 1.281 msaitoh
8402 1.281 msaitoh return 0;
8403 1.139 bouyer }
8404 1.139 bouyer
8405 1.281 msaitoh /*
8406 1.281 msaitoh * wm_nvm_release:
8407 1.139 bouyer *
8408 1.281 msaitoh * Release the EEPROM mutex.
8409 1.281 msaitoh */
8410 1.281 msaitoh static void
8411 1.281 msaitoh wm_nvm_release(struct wm_softc *sc)
8412 1.139 bouyer {
8413 1.281 msaitoh uint32_t reg;
8414 1.194 msaitoh
8415 1.281 msaitoh /* always success */
8416 1.281 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
8417 1.281 msaitoh return;
8418 1.194 msaitoh
8419 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
8420 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
8421 1.281 msaitoh reg &= ~EECD_EE_REQ;
8422 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
8423 1.281 msaitoh }
8424 1.194 msaitoh
8425 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
8426 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8427 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
8428 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
8429 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
8430 1.281 msaitoh wm_put_swsm_semaphore(sc);
8431 1.139 bouyer }
8432 1.139 bouyer
8433 1.281 msaitoh static int
8434 1.281 msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
8435 1.139 bouyer {
8436 1.281 msaitoh uint32_t eecd = 0;
8437 1.281 msaitoh
8438 1.281 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
8439 1.281 msaitoh || sc->sc_type == WM_T_82583) {
8440 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
8441 1.281 msaitoh
8442 1.281 msaitoh /* Isolate bits 15 & 16 */
8443 1.281 msaitoh eecd = ((eecd >> 15) & 0x03);
8444 1.194 msaitoh
8445 1.281 msaitoh /* If both bits are set, device is Flash type */
8446 1.281 msaitoh if (eecd == 0x03)
8447 1.281 msaitoh return 0;
8448 1.281 msaitoh }
8449 1.281 msaitoh return 1;
8450 1.281 msaitoh }
8451 1.194 msaitoh
8452 1.281 msaitoh /*
8453 1.281 msaitoh * wm_nvm_validate_checksum
8454 1.281 msaitoh *
8455 1.281 msaitoh * The checksum is defined as the sum of the first 64 (16 bit) words.
8456 1.281 msaitoh */
8457 1.281 msaitoh static int
8458 1.281 msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
8459 1.281 msaitoh {
8460 1.281 msaitoh uint16_t checksum;
8461 1.281 msaitoh uint16_t eeprom_data;
8462 1.281 msaitoh #ifdef WM_DEBUG
8463 1.281 msaitoh uint16_t csum_wordaddr, valid_checksum;
8464 1.281 msaitoh #endif
8465 1.281 msaitoh int i;
8466 1.194 msaitoh
8467 1.281 msaitoh checksum = 0;
8468 1.139 bouyer
8469 1.281 msaitoh /* Don't check for I211 */
8470 1.281 msaitoh if (sc->sc_type == WM_T_I211)
8471 1.281 msaitoh return 0;
8472 1.194 msaitoh
8473 1.281 msaitoh #ifdef WM_DEBUG
8474 1.281 msaitoh if (sc->sc_type == WM_T_PCH_LPT) {
8475 1.293 msaitoh csum_wordaddr = NVM_OFF_COMPAT;
8476 1.281 msaitoh valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
8477 1.281 msaitoh } else {
8478 1.293 msaitoh csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
8479 1.281 msaitoh valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
8480 1.281 msaitoh }
8481 1.194 msaitoh
8482 1.281 msaitoh /* Dump EEPROM image for debug */
8483 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
8484 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
8485 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
8486 1.281 msaitoh wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
8487 1.281 msaitoh if ((eeprom_data & valid_checksum) == 0) {
8488 1.281 msaitoh DPRINTF(WM_DEBUG_NVM,
8489 1.281 msaitoh ("%s: NVM need to be updated (%04x != %04x)\n",
8490 1.281 msaitoh device_xname(sc->sc_dev), eeprom_data,
8491 1.281 msaitoh valid_checksum));
8492 1.281 msaitoh }
8493 1.281 msaitoh }
8494 1.194 msaitoh
8495 1.281 msaitoh if ((wm_debug & WM_DEBUG_NVM) != 0) {
8496 1.281 msaitoh printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
8497 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
8498 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
8499 1.301 msaitoh printf("XXXX ");
8500 1.281 msaitoh else
8501 1.301 msaitoh printf("%04hx ", eeprom_data);
8502 1.281 msaitoh if (i % 8 == 7)
8503 1.281 msaitoh printf("\n");
8504 1.194 msaitoh }
8505 1.281 msaitoh }
8506 1.194 msaitoh
8507 1.281 msaitoh #endif /* WM_DEBUG */
8508 1.139 bouyer
8509 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
8510 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
8511 1.281 msaitoh return 1;
8512 1.281 msaitoh checksum += eeprom_data;
8513 1.281 msaitoh }
8514 1.139 bouyer
8515 1.281 msaitoh if (checksum != (uint16_t) NVM_CHECKSUM) {
8516 1.281 msaitoh #ifdef WM_DEBUG
8517 1.281 msaitoh printf("%s: NVM checksum mismatch (%04x != %04x)\n",
8518 1.281 msaitoh device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
8519 1.281 msaitoh #endif
8520 1.281 msaitoh }
8521 1.139 bouyer
8522 1.281 msaitoh return 0;
8523 1.139 bouyer }
8524 1.139 bouyer
8525 1.281 msaitoh /*
8526 1.281 msaitoh * wm_nvm_read:
8527 1.139 bouyer *
8528 1.281 msaitoh * Read data from the serial EEPROM.
8529 1.281 msaitoh */
8530 1.169 msaitoh static int
8531 1.281 msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
8532 1.169 msaitoh {
8533 1.169 msaitoh int rv;
8534 1.169 msaitoh
8535 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVALID)
8536 1.281 msaitoh return 1;
8537 1.281 msaitoh
8538 1.281 msaitoh if (wm_nvm_acquire(sc))
8539 1.281 msaitoh return 1;
8540 1.281 msaitoh
8541 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
8542 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
8543 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
8544 1.281 msaitoh rv = wm_nvm_read_ich8(sc, word, wordcnt, data);
8545 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
8546 1.281 msaitoh rv = wm_nvm_read_eerd(sc, word, wordcnt, data);
8547 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
8548 1.281 msaitoh rv = wm_nvm_read_spi(sc, word, wordcnt, data);
8549 1.281 msaitoh else
8550 1.281 msaitoh rv = wm_nvm_read_uwire(sc, word, wordcnt, data);
8551 1.169 msaitoh
8552 1.281 msaitoh wm_nvm_release(sc);
8553 1.169 msaitoh return rv;
8554 1.169 msaitoh }
8555 1.169 msaitoh
8556 1.281 msaitoh /*
8557 1.281 msaitoh * Hardware semaphores.
8558 1.281 msaitoh * Very complexed...
8559 1.281 msaitoh */
8560 1.281 msaitoh
8561 1.169 msaitoh static int
8562 1.281 msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
8563 1.169 msaitoh {
8564 1.281 msaitoh int32_t timeout;
8565 1.281 msaitoh uint32_t swsm;
8566 1.281 msaitoh
8567 1.287 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
8568 1.287 msaitoh /* Get the SW semaphore. */
8569 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
8570 1.287 msaitoh while (timeout) {
8571 1.287 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
8572 1.281 msaitoh
8573 1.287 msaitoh if ((swsm & SWSM_SMBI) == 0)
8574 1.287 msaitoh break;
8575 1.169 msaitoh
8576 1.287 msaitoh delay(50);
8577 1.287 msaitoh timeout--;
8578 1.287 msaitoh }
8579 1.169 msaitoh
8580 1.287 msaitoh if (timeout == 0) {
8581 1.287 msaitoh aprint_error_dev(sc->sc_dev,
8582 1.287 msaitoh "could not acquire SWSM SMBI\n");
8583 1.287 msaitoh return 1;
8584 1.287 msaitoh }
8585 1.281 msaitoh }
8586 1.281 msaitoh
8587 1.281 msaitoh /* Get the FW semaphore. */
8588 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
8589 1.281 msaitoh while (timeout) {
8590 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
8591 1.281 msaitoh swsm |= SWSM_SWESMBI;
8592 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
8593 1.281 msaitoh /* If we managed to set the bit we got the semaphore. */
8594 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
8595 1.281 msaitoh if (swsm & SWSM_SWESMBI)
8596 1.281 msaitoh break;
8597 1.169 msaitoh
8598 1.281 msaitoh delay(50);
8599 1.281 msaitoh timeout--;
8600 1.281 msaitoh }
8601 1.281 msaitoh
8602 1.281 msaitoh if (timeout == 0) {
8603 1.281 msaitoh aprint_error_dev(sc->sc_dev, "could not acquire SWSM SWESMBI\n");
8604 1.281 msaitoh /* Release semaphores */
8605 1.281 msaitoh wm_put_swsm_semaphore(sc);
8606 1.281 msaitoh return 1;
8607 1.281 msaitoh }
8608 1.169 msaitoh return 0;
8609 1.169 msaitoh }
8610 1.169 msaitoh
8611 1.281 msaitoh static void
8612 1.281 msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
8613 1.169 msaitoh {
8614 1.281 msaitoh uint32_t swsm;
8615 1.169 msaitoh
8616 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
8617 1.281 msaitoh swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
8618 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
8619 1.169 msaitoh }
8620 1.169 msaitoh
8621 1.169 msaitoh static int
8622 1.281 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
8623 1.169 msaitoh {
8624 1.281 msaitoh uint32_t swfw_sync;
8625 1.281 msaitoh uint32_t swmask = mask << SWFW_SOFT_SHIFT;
8626 1.281 msaitoh uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
8627 1.281 msaitoh int timeout = 200;
8628 1.169 msaitoh
8629 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
8630 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
8631 1.281 msaitoh if (wm_get_swsm_semaphore(sc)) {
8632 1.281 msaitoh aprint_error_dev(sc->sc_dev,
8633 1.281 msaitoh "%s: failed to get semaphore\n",
8634 1.281 msaitoh __func__);
8635 1.281 msaitoh return 1;
8636 1.281 msaitoh }
8637 1.281 msaitoh }
8638 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
8639 1.281 msaitoh if ((swfw_sync & (swmask | fwmask)) == 0) {
8640 1.281 msaitoh swfw_sync |= swmask;
8641 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
8642 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
8643 1.281 msaitoh wm_put_swsm_semaphore(sc);
8644 1.281 msaitoh return 0;
8645 1.281 msaitoh }
8646 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
8647 1.281 msaitoh wm_put_swsm_semaphore(sc);
8648 1.281 msaitoh delay(5000);
8649 1.281 msaitoh }
8650 1.281 msaitoh printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
8651 1.281 msaitoh device_xname(sc->sc_dev), mask, swfw_sync);
8652 1.281 msaitoh return 1;
8653 1.281 msaitoh }
8654 1.169 msaitoh
8655 1.281 msaitoh static void
8656 1.281 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
8657 1.281 msaitoh {
8658 1.281 msaitoh uint32_t swfw_sync;
8659 1.169 msaitoh
8660 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
8661 1.281 msaitoh while (wm_get_swsm_semaphore(sc) != 0)
8662 1.281 msaitoh continue;
8663 1.281 msaitoh }
8664 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
8665 1.281 msaitoh swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
8666 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
8667 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
8668 1.281 msaitoh wm_put_swsm_semaphore(sc);
8669 1.169 msaitoh }
8670 1.169 msaitoh
8671 1.189 msaitoh static int
8672 1.281 msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
8673 1.203 msaitoh {
8674 1.281 msaitoh uint32_t ext_ctrl;
8675 1.281 msaitoh int timeout = 200;
8676 1.203 msaitoh
8677 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
8678 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
8679 1.281 msaitoh ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
8680 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
8681 1.203 msaitoh
8682 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
8683 1.281 msaitoh if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
8684 1.281 msaitoh return 0;
8685 1.281 msaitoh delay(5000);
8686 1.281 msaitoh }
8687 1.281 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
8688 1.281 msaitoh device_xname(sc->sc_dev), ext_ctrl);
8689 1.281 msaitoh return 1;
8690 1.281 msaitoh }
8691 1.203 msaitoh
8692 1.281 msaitoh static void
8693 1.281 msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
8694 1.281 msaitoh {
8695 1.281 msaitoh uint32_t ext_ctrl;
8696 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
8697 1.281 msaitoh ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
8698 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
8699 1.203 msaitoh }
8700 1.203 msaitoh
8701 1.203 msaitoh static int
8702 1.281 msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
8703 1.189 msaitoh {
8704 1.281 msaitoh int i = 0;
8705 1.189 msaitoh uint32_t reg;
8706 1.189 msaitoh
8707 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
8708 1.281 msaitoh do {
8709 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
8710 1.281 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
8711 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
8712 1.281 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
8713 1.281 msaitoh break;
8714 1.281 msaitoh delay(2*1000);
8715 1.281 msaitoh i++;
8716 1.281 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
8717 1.281 msaitoh
8718 1.281 msaitoh if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
8719 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
8720 1.281 msaitoh log(LOG_ERR, "%s: Driver can't access the PHY\n",
8721 1.281 msaitoh device_xname(sc->sc_dev));
8722 1.281 msaitoh return -1;
8723 1.189 msaitoh }
8724 1.189 msaitoh
8725 1.189 msaitoh return 0;
8726 1.189 msaitoh }
8727 1.189 msaitoh
8728 1.169 msaitoh static void
8729 1.281 msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
8730 1.169 msaitoh {
8731 1.169 msaitoh uint32_t reg;
8732 1.169 msaitoh
8733 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
8734 1.281 msaitoh reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
8735 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
8736 1.281 msaitoh }
8737 1.281 msaitoh
8738 1.281 msaitoh /*
8739 1.281 msaitoh * Management mode and power management related subroutines.
8740 1.281 msaitoh * BMC, AMT, suspend/resume and EEE.
8741 1.281 msaitoh */
8742 1.281 msaitoh
8743 1.281 msaitoh static int
8744 1.281 msaitoh wm_check_mng_mode(struct wm_softc *sc)
8745 1.281 msaitoh {
8746 1.281 msaitoh int rv;
8747 1.281 msaitoh
8748 1.169 msaitoh switch (sc->sc_type) {
8749 1.169 msaitoh case WM_T_ICH8:
8750 1.169 msaitoh case WM_T_ICH9:
8751 1.169 msaitoh case WM_T_ICH10:
8752 1.190 msaitoh case WM_T_PCH:
8753 1.221 msaitoh case WM_T_PCH2:
8754 1.249 msaitoh case WM_T_PCH_LPT:
8755 1.281 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
8756 1.281 msaitoh break;
8757 1.281 msaitoh case WM_T_82574:
8758 1.281 msaitoh case WM_T_82583:
8759 1.281 msaitoh rv = wm_check_mng_mode_82574(sc);
8760 1.281 msaitoh break;
8761 1.281 msaitoh case WM_T_82571:
8762 1.281 msaitoh case WM_T_82572:
8763 1.281 msaitoh case WM_T_82573:
8764 1.281 msaitoh case WM_T_80003:
8765 1.281 msaitoh rv = wm_check_mng_mode_generic(sc);
8766 1.169 msaitoh break;
8767 1.169 msaitoh default:
8768 1.281 msaitoh /* noting to do */
8769 1.281 msaitoh rv = 0;
8770 1.169 msaitoh break;
8771 1.169 msaitoh }
8772 1.281 msaitoh
8773 1.281 msaitoh return rv;
8774 1.169 msaitoh }
8775 1.173 msaitoh
8776 1.281 msaitoh static int
8777 1.281 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
8778 1.203 msaitoh {
8779 1.281 msaitoh uint32_t fwsm;
8780 1.281 msaitoh
8781 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
8782 1.203 msaitoh
8783 1.281 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
8784 1.281 msaitoh return 1;
8785 1.246 christos
8786 1.281 msaitoh return 0;
8787 1.203 msaitoh }
8788 1.203 msaitoh
8789 1.173 msaitoh static int
8790 1.281 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
8791 1.173 msaitoh {
8792 1.281 msaitoh uint16_t data;
8793 1.173 msaitoh
8794 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
8795 1.279 msaitoh
8796 1.293 msaitoh if ((data & NVM_CFG2_MNGM_MASK) != 0)
8797 1.281 msaitoh return 1;
8798 1.173 msaitoh
8799 1.173 msaitoh return 0;
8800 1.173 msaitoh }
8801 1.192 msaitoh
8802 1.281 msaitoh static int
8803 1.281 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
8804 1.202 msaitoh {
8805 1.281 msaitoh uint32_t fwsm;
8806 1.202 msaitoh
8807 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
8808 1.202 msaitoh
8809 1.281 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
8810 1.281 msaitoh return 1;
8811 1.202 msaitoh
8812 1.281 msaitoh return 0;
8813 1.202 msaitoh }
8814 1.202 msaitoh
8815 1.281 msaitoh static int
8816 1.281 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
8817 1.202 msaitoh {
8818 1.281 msaitoh uint32_t manc, fwsm, factps;
8819 1.202 msaitoh
8820 1.281 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
8821 1.281 msaitoh return 0;
8822 1.202 msaitoh
8823 1.281 msaitoh manc = CSR_READ(sc, WMREG_MANC);
8824 1.203 msaitoh
8825 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
8826 1.281 msaitoh device_xname(sc->sc_dev), manc));
8827 1.281 msaitoh if ((manc & MANC_RECV_TCO_EN) == 0)
8828 1.281 msaitoh return 0;
8829 1.203 msaitoh
8830 1.281 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
8831 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
8832 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
8833 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
8834 1.281 msaitoh && ((fwsm & FWSM_MODE_MASK)
8835 1.281 msaitoh == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT)))
8836 1.281 msaitoh return 1;
8837 1.281 msaitoh } else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
8838 1.281 msaitoh uint16_t data;
8839 1.203 msaitoh
8840 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
8841 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
8842 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
8843 1.281 msaitoh device_xname(sc->sc_dev), factps, data));
8844 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
8845 1.293 msaitoh && ((data & NVM_CFG2_MNGM_MASK)
8846 1.293 msaitoh == (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
8847 1.281 msaitoh return 1;
8848 1.281 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
8849 1.281 msaitoh && ((manc & MANC_ASF_EN) == 0))
8850 1.281 msaitoh return 1;
8851 1.203 msaitoh
8852 1.281 msaitoh return 0;
8853 1.203 msaitoh }
8854 1.203 msaitoh
8855 1.281 msaitoh static int
8856 1.281 msaitoh wm_check_reset_block(struct wm_softc *sc)
8857 1.192 msaitoh {
8858 1.281 msaitoh uint32_t reg;
8859 1.192 msaitoh
8860 1.281 msaitoh switch (sc->sc_type) {
8861 1.281 msaitoh case WM_T_ICH8:
8862 1.281 msaitoh case WM_T_ICH9:
8863 1.281 msaitoh case WM_T_ICH10:
8864 1.281 msaitoh case WM_T_PCH:
8865 1.281 msaitoh case WM_T_PCH2:
8866 1.281 msaitoh case WM_T_PCH_LPT:
8867 1.281 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
8868 1.281 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
8869 1.281 msaitoh return 0;
8870 1.281 msaitoh else
8871 1.281 msaitoh return -1;
8872 1.281 msaitoh break;
8873 1.281 msaitoh case WM_T_82571:
8874 1.281 msaitoh case WM_T_82572:
8875 1.281 msaitoh case WM_T_82573:
8876 1.281 msaitoh case WM_T_82574:
8877 1.281 msaitoh case WM_T_82583:
8878 1.281 msaitoh case WM_T_80003:
8879 1.281 msaitoh reg = CSR_READ(sc, WMREG_MANC);
8880 1.281 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
8881 1.281 msaitoh return -1;
8882 1.281 msaitoh else
8883 1.281 msaitoh return 0;
8884 1.281 msaitoh break;
8885 1.281 msaitoh default:
8886 1.281 msaitoh /* no problem */
8887 1.281 msaitoh break;
8888 1.192 msaitoh }
8889 1.192 msaitoh
8890 1.281 msaitoh return 0;
8891 1.192 msaitoh }
8892 1.192 msaitoh
8893 1.192 msaitoh static void
8894 1.281 msaitoh wm_get_hw_control(struct wm_softc *sc)
8895 1.221 msaitoh {
8896 1.281 msaitoh uint32_t reg;
8897 1.221 msaitoh
8898 1.281 msaitoh switch (sc->sc_type) {
8899 1.281 msaitoh case WM_T_82573:
8900 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
8901 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
8902 1.281 msaitoh break;
8903 1.281 msaitoh case WM_T_82571:
8904 1.281 msaitoh case WM_T_82572:
8905 1.281 msaitoh case WM_T_82574:
8906 1.281 msaitoh case WM_T_82583:
8907 1.281 msaitoh case WM_T_80003:
8908 1.281 msaitoh case WM_T_ICH8:
8909 1.281 msaitoh case WM_T_ICH9:
8910 1.281 msaitoh case WM_T_ICH10:
8911 1.281 msaitoh case WM_T_PCH:
8912 1.281 msaitoh case WM_T_PCH2:
8913 1.281 msaitoh case WM_T_PCH_LPT:
8914 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
8915 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
8916 1.281 msaitoh break;
8917 1.281 msaitoh default:
8918 1.281 msaitoh break;
8919 1.281 msaitoh }
8920 1.221 msaitoh }
8921 1.221 msaitoh
8922 1.221 msaitoh static void
8923 1.281 msaitoh wm_release_hw_control(struct wm_softc *sc)
8924 1.192 msaitoh {
8925 1.281 msaitoh uint32_t reg;
8926 1.192 msaitoh
8927 1.281 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
8928 1.281 msaitoh return;
8929 1.192 msaitoh
8930 1.281 msaitoh if (sc->sc_type == WM_T_82573) {
8931 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
8932 1.281 msaitoh reg &= ~SWSM_DRV_LOAD;
8933 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
8934 1.192 msaitoh } else {
8935 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
8936 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
8937 1.192 msaitoh }
8938 1.192 msaitoh }
8939 1.192 msaitoh
8940 1.192 msaitoh static void
8941 1.281 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, int on)
8942 1.221 msaitoh {
8943 1.221 msaitoh uint32_t reg;
8944 1.221 msaitoh
8945 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
8946 1.221 msaitoh
8947 1.281 msaitoh if (on != 0)
8948 1.281 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
8949 1.192 msaitoh else
8950 1.281 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
8951 1.192 msaitoh
8952 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
8953 1.192 msaitoh }
8954 1.199 msaitoh
8955 1.199 msaitoh static void
8956 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
8957 1.221 msaitoh {
8958 1.221 msaitoh uint32_t fwsm;
8959 1.221 msaitoh
8960 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
8961 1.221 msaitoh if (((fwsm & FWSM_FW_VALID) == 0)
8962 1.221 msaitoh && ((wm_check_reset_block(sc) == 0))) {
8963 1.221 msaitoh sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
8964 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
8965 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8966 1.266 msaitoh CSR_WRITE_FLUSH(sc);
8967 1.221 msaitoh delay(10);
8968 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
8969 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8970 1.266 msaitoh CSR_WRITE_FLUSH(sc);
8971 1.221 msaitoh delay(50*1000);
8972 1.221 msaitoh
8973 1.221 msaitoh /*
8974 1.221 msaitoh * Gate automatic PHY configuration by hardware on non-managed
8975 1.221 msaitoh * 82579
8976 1.221 msaitoh */
8977 1.221 msaitoh if (sc->sc_type == WM_T_PCH2)
8978 1.221 msaitoh wm_gate_hw_phy_config_ich8lan(sc, 1);
8979 1.221 msaitoh }
8980 1.221 msaitoh }
8981 1.221 msaitoh
8982 1.221 msaitoh static void
8983 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
8984 1.203 msaitoh {
8985 1.203 msaitoh
8986 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
8987 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
8988 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
8989 1.203 msaitoh
8990 1.281 msaitoh /* Disable hardware interception of ARP */
8991 1.203 msaitoh manc &= ~MANC_ARP_EN;
8992 1.203 msaitoh
8993 1.281 msaitoh /* Enable receiving management packets to the host */
8994 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
8995 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
8996 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
8997 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
8998 1.246 christos
8999 1.203 msaitoh }
9000 1.203 msaitoh
9001 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
9002 1.203 msaitoh }
9003 1.203 msaitoh }
9004 1.203 msaitoh
9005 1.203 msaitoh static void
9006 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
9007 1.203 msaitoh {
9008 1.203 msaitoh
9009 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
9010 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
9011 1.203 msaitoh
9012 1.260 msaitoh manc |= MANC_ARP_EN;
9013 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
9014 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
9015 1.203 msaitoh
9016 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
9017 1.203 msaitoh }
9018 1.203 msaitoh }
9019 1.203 msaitoh
9020 1.203 msaitoh static void
9021 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
9022 1.203 msaitoh {
9023 1.203 msaitoh
9024 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
9025 1.203 msaitoh switch (sc->sc_type) {
9026 1.203 msaitoh case WM_T_82573:
9027 1.203 msaitoh case WM_T_82583:
9028 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
9029 1.203 msaitoh /* FALLTHROUGH */
9030 1.246 christos case WM_T_80003:
9031 1.203 msaitoh case WM_T_82541:
9032 1.203 msaitoh case WM_T_82547:
9033 1.203 msaitoh case WM_T_82571:
9034 1.203 msaitoh case WM_T_82572:
9035 1.203 msaitoh case WM_T_82574:
9036 1.203 msaitoh case WM_T_82575:
9037 1.203 msaitoh case WM_T_82576:
9038 1.208 msaitoh case WM_T_82580:
9039 1.228 msaitoh case WM_T_I350:
9040 1.265 msaitoh case WM_T_I354:
9041 1.203 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE_MASK) != 0)
9042 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
9043 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
9044 1.203 msaitoh break;
9045 1.203 msaitoh case WM_T_ICH8:
9046 1.203 msaitoh case WM_T_ICH9:
9047 1.203 msaitoh case WM_T_ICH10:
9048 1.203 msaitoh case WM_T_PCH:
9049 1.221 msaitoh case WM_T_PCH2:
9050 1.249 msaitoh case WM_T_PCH_LPT:
9051 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
9052 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
9053 1.203 msaitoh break;
9054 1.203 msaitoh default:
9055 1.203 msaitoh break;
9056 1.203 msaitoh }
9057 1.203 msaitoh
9058 1.203 msaitoh /* 1: HAS_MANAGE */
9059 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
9060 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
9061 1.203 msaitoh
9062 1.203 msaitoh #ifdef WM_DEBUG
9063 1.203 msaitoh printf("\n");
9064 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
9065 1.203 msaitoh printf("HAS_AMT,");
9066 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
9067 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
9068 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
9069 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
9070 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
9071 1.203 msaitoh printf("HAS_MANAGE,");
9072 1.203 msaitoh printf("\n");
9073 1.203 msaitoh #endif
9074 1.203 msaitoh /*
9075 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
9076 1.203 msaitoh * stuff
9077 1.203 msaitoh */
9078 1.203 msaitoh }
9079 1.203 msaitoh
9080 1.203 msaitoh #ifdef WM_WOL
9081 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
9082 1.203 msaitoh static void
9083 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
9084 1.203 msaitoh {
9085 1.203 msaitoh #if 0
9086 1.203 msaitoh uint16_t preg;
9087 1.203 msaitoh
9088 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
9089 1.203 msaitoh
9090 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
9091 1.203 msaitoh
9092 1.281 msaitoh /* Configure PHY Rx Control register */
9093 1.281 msaitoh
9094 1.281 msaitoh /* Enable PHY wakeup in MAC register */
9095 1.281 msaitoh
9096 1.281 msaitoh /* Configure and enable PHY wakeup in PHY registers */
9097 1.281 msaitoh
9098 1.281 msaitoh /* Activate PHY wakeup */
9099 1.281 msaitoh
9100 1.281 msaitoh /* XXX */
9101 1.281 msaitoh #endif
9102 1.281 msaitoh }
9103 1.281 msaitoh
9104 1.281 msaitoh /* Power down workaround on D3 */
9105 1.281 msaitoh static void
9106 1.281 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
9107 1.281 msaitoh {
9108 1.281 msaitoh uint32_t reg;
9109 1.281 msaitoh int i;
9110 1.281 msaitoh
9111 1.281 msaitoh for (i = 0; i < 2; i++) {
9112 1.281 msaitoh /* Disable link */
9113 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
9114 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
9115 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
9116 1.281 msaitoh
9117 1.281 msaitoh /*
9118 1.281 msaitoh * Call gig speed drop workaround on Gig disable before
9119 1.281 msaitoh * accessing any PHY registers
9120 1.281 msaitoh */
9121 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
9122 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
9123 1.203 msaitoh
9124 1.281 msaitoh /* Write VR power-down enable */
9125 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
9126 1.281 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
9127 1.281 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
9128 1.281 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
9129 1.203 msaitoh
9130 1.281 msaitoh /* Read it back and test */
9131 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
9132 1.281 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
9133 1.281 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
9134 1.281 msaitoh break;
9135 1.203 msaitoh
9136 1.281 msaitoh /* Issue PHY reset and repeat at most one more time */
9137 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
9138 1.281 msaitoh }
9139 1.203 msaitoh }
9140 1.203 msaitoh
9141 1.203 msaitoh static void
9142 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
9143 1.203 msaitoh {
9144 1.203 msaitoh uint32_t reg, pmreg;
9145 1.203 msaitoh pcireg_t pmode;
9146 1.203 msaitoh
9147 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
9148 1.203 msaitoh &pmreg, NULL) == 0)
9149 1.203 msaitoh return;
9150 1.203 msaitoh
9151 1.203 msaitoh /* Advertise the wakeup capability */
9152 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
9153 1.203 msaitoh | CTRL_SWDPIN(3));
9154 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
9155 1.203 msaitoh
9156 1.203 msaitoh /* ICH workaround */
9157 1.203 msaitoh switch (sc->sc_type) {
9158 1.203 msaitoh case WM_T_ICH8:
9159 1.203 msaitoh case WM_T_ICH9:
9160 1.203 msaitoh case WM_T_ICH10:
9161 1.203 msaitoh case WM_T_PCH:
9162 1.221 msaitoh case WM_T_PCH2:
9163 1.249 msaitoh case WM_T_PCH_LPT:
9164 1.203 msaitoh /* Disable gig during WOL */
9165 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
9166 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
9167 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
9168 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
9169 1.203 msaitoh wm_gmii_reset(sc);
9170 1.203 msaitoh
9171 1.203 msaitoh /* Power down workaround */
9172 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
9173 1.203 msaitoh struct mii_softc *child;
9174 1.203 msaitoh
9175 1.203 msaitoh /* Assume that the PHY is copper */
9176 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
9177 1.203 msaitoh if (child->mii_mpd_rev <= 2)
9178 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
9179 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
9180 1.203 msaitoh }
9181 1.203 msaitoh break;
9182 1.203 msaitoh default:
9183 1.203 msaitoh break;
9184 1.203 msaitoh }
9185 1.203 msaitoh
9186 1.203 msaitoh /* Keep the laser running on fiber adapters */
9187 1.292 msaitoh if (((sc->sc_mediatype & WMP_F_FIBER) != 0)
9188 1.292 msaitoh || (sc->sc_mediatype & WMP_F_SERDES) != 0) {
9189 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
9190 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
9191 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
9192 1.203 msaitoh }
9193 1.203 msaitoh
9194 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
9195 1.203 msaitoh #if 0 /* for the multicast packet */
9196 1.203 msaitoh reg |= WUFC_MC;
9197 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
9198 1.203 msaitoh #endif
9199 1.203 msaitoh
9200 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
9201 1.203 msaitoh wm_enable_phy_wakeup(sc);
9202 1.203 msaitoh } else {
9203 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
9204 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
9205 1.203 msaitoh }
9206 1.203 msaitoh
9207 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
9208 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
9209 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
9210 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
9211 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
9212 1.203 msaitoh
9213 1.203 msaitoh /* Request PME */
9214 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
9215 1.203 msaitoh #if 0
9216 1.203 msaitoh /* Disable WOL */
9217 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
9218 1.203 msaitoh #else
9219 1.203 msaitoh /* For WOL */
9220 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
9221 1.203 msaitoh #endif
9222 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
9223 1.203 msaitoh }
9224 1.203 msaitoh #endif /* WM_WOL */
9225 1.203 msaitoh
9226 1.281 msaitoh /* EEE */
9227 1.228 msaitoh
9228 1.228 msaitoh static void
9229 1.281 msaitoh wm_set_eee_i350(struct wm_softc *sc)
9230 1.228 msaitoh {
9231 1.228 msaitoh uint32_t ipcnfg, eeer;
9232 1.228 msaitoh
9233 1.228 msaitoh ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
9234 1.228 msaitoh eeer = CSR_READ(sc, WMREG_EEER);
9235 1.228 msaitoh
9236 1.228 msaitoh if ((sc->sc_flags & WM_F_EEE) != 0) {
9237 1.228 msaitoh ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
9238 1.228 msaitoh eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
9239 1.228 msaitoh | EEER_LPI_FC);
9240 1.228 msaitoh } else {
9241 1.228 msaitoh ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
9242 1.228 msaitoh eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
9243 1.228 msaitoh | EEER_LPI_FC);
9244 1.228 msaitoh }
9245 1.228 msaitoh
9246 1.228 msaitoh CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
9247 1.228 msaitoh CSR_WRITE(sc, WMREG_EEER, eeer);
9248 1.228 msaitoh CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
9249 1.228 msaitoh CSR_READ(sc, WMREG_EEER); /* XXX flush? */
9250 1.228 msaitoh }
9251 1.281 msaitoh
9252 1.281 msaitoh /*
9253 1.281 msaitoh * Workarounds (mainly PHY related).
9254 1.281 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
9255 1.281 msaitoh */
9256 1.281 msaitoh
9257 1.281 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
9258 1.281 msaitoh static void
9259 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
9260 1.281 msaitoh {
9261 1.281 msaitoh int miistatus, active, i;
9262 1.281 msaitoh int reg;
9263 1.281 msaitoh
9264 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
9265 1.281 msaitoh
9266 1.281 msaitoh /* If the link is not up, do nothing */
9267 1.281 msaitoh if ((miistatus & IFM_ACTIVE) != 0)
9268 1.281 msaitoh return;
9269 1.281 msaitoh
9270 1.281 msaitoh active = sc->sc_mii.mii_media_active;
9271 1.281 msaitoh
9272 1.281 msaitoh /* Nothing to do if the link is other than 1Gbps */
9273 1.281 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
9274 1.281 msaitoh return;
9275 1.281 msaitoh
9276 1.281 msaitoh for (i = 0; i < 10; i++) {
9277 1.281 msaitoh /* read twice */
9278 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
9279 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
9280 1.281 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) != 0)
9281 1.281 msaitoh goto out; /* GOOD! */
9282 1.281 msaitoh
9283 1.281 msaitoh /* Reset the PHY */
9284 1.281 msaitoh wm_gmii_reset(sc);
9285 1.281 msaitoh delay(5*1000);
9286 1.281 msaitoh }
9287 1.281 msaitoh
9288 1.281 msaitoh /* Disable GigE link negotiation */
9289 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
9290 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
9291 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
9292 1.281 msaitoh
9293 1.281 msaitoh /*
9294 1.281 msaitoh * Call gig speed drop workaround on Gig disable before accessing
9295 1.281 msaitoh * any PHY registers.
9296 1.281 msaitoh */
9297 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
9298 1.281 msaitoh
9299 1.281 msaitoh out:
9300 1.281 msaitoh return;
9301 1.281 msaitoh }
9302 1.281 msaitoh
9303 1.281 msaitoh /* WOL from S5 stops working */
9304 1.281 msaitoh static void
9305 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
9306 1.281 msaitoh {
9307 1.281 msaitoh uint16_t kmrn_reg;
9308 1.281 msaitoh
9309 1.281 msaitoh /* Only for igp3 */
9310 1.281 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
9311 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
9312 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
9313 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
9314 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
9315 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
9316 1.281 msaitoh }
9317 1.281 msaitoh }
9318 1.281 msaitoh
9319 1.281 msaitoh /*
9320 1.281 msaitoh * Workaround for pch's PHYs
9321 1.281 msaitoh * XXX should be moved to new PHY driver?
9322 1.281 msaitoh */
9323 1.281 msaitoh static void
9324 1.281 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
9325 1.281 msaitoh {
9326 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577)
9327 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
9328 1.281 msaitoh
9329 1.281 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
9330 1.281 msaitoh
9331 1.281 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
9332 1.281 msaitoh
9333 1.281 msaitoh /* 82578 */
9334 1.281 msaitoh if (sc->sc_phytype == WMPHY_82578) {
9335 1.281 msaitoh /* PCH rev. < 3 */
9336 1.281 msaitoh if (sc->sc_rev < 3) {
9337 1.281 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
9338 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
9339 1.281 msaitoh 0x66c0);
9340 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
9341 1.281 msaitoh 0xffff);
9342 1.281 msaitoh }
9343 1.281 msaitoh
9344 1.281 msaitoh /* XXX phy rev. < 2 */
9345 1.281 msaitoh }
9346 1.281 msaitoh
9347 1.281 msaitoh /* Select page 0 */
9348 1.281 msaitoh
9349 1.281 msaitoh /* XXX acquire semaphore */
9350 1.281 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
9351 1.281 msaitoh /* XXX release semaphore */
9352 1.281 msaitoh
9353 1.281 msaitoh /*
9354 1.281 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
9355 1.281 msaitoh * link so that it disables K1 if link is in 1Gbps.
9356 1.281 msaitoh */
9357 1.281 msaitoh wm_k1_gig_workaround_hv(sc, 1);
9358 1.281 msaitoh }
9359 1.281 msaitoh
9360 1.281 msaitoh static void
9361 1.281 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
9362 1.281 msaitoh {
9363 1.281 msaitoh
9364 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
9365 1.281 msaitoh }
9366 1.281 msaitoh
9367 1.281 msaitoh static void
9368 1.281 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
9369 1.281 msaitoh {
9370 1.281 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
9371 1.281 msaitoh
9372 1.281 msaitoh /* XXX acquire semaphore */
9373 1.281 msaitoh
9374 1.281 msaitoh if (link) {
9375 1.281 msaitoh k1_enable = 0;
9376 1.281 msaitoh
9377 1.281 msaitoh /* Link stall fix for link up */
9378 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
9379 1.281 msaitoh } else {
9380 1.281 msaitoh /* Link stall fix for link down */
9381 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
9382 1.281 msaitoh }
9383 1.281 msaitoh
9384 1.281 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
9385 1.281 msaitoh
9386 1.281 msaitoh /* XXX release semaphore */
9387 1.281 msaitoh }
9388 1.281 msaitoh
9389 1.281 msaitoh static void
9390 1.281 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
9391 1.281 msaitoh {
9392 1.281 msaitoh uint32_t reg;
9393 1.281 msaitoh
9394 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
9395 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
9396 1.281 msaitoh reg | HV_KMRN_MDIO_SLOW);
9397 1.281 msaitoh }
9398 1.281 msaitoh
9399 1.281 msaitoh static void
9400 1.281 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
9401 1.281 msaitoh {
9402 1.281 msaitoh uint32_t ctrl, ctrl_ext, tmp;
9403 1.281 msaitoh uint16_t kmrn_reg;
9404 1.281 msaitoh
9405 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
9406 1.281 msaitoh
9407 1.281 msaitoh if (k1_enable)
9408 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
9409 1.281 msaitoh else
9410 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
9411 1.281 msaitoh
9412 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
9413 1.281 msaitoh
9414 1.281 msaitoh delay(20);
9415 1.281 msaitoh
9416 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
9417 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
9418 1.281 msaitoh
9419 1.281 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
9420 1.281 msaitoh tmp |= CTRL_FRCSPD;
9421 1.281 msaitoh
9422 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
9423 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
9424 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9425 1.281 msaitoh delay(20);
9426 1.281 msaitoh
9427 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
9428 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
9429 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9430 1.281 msaitoh delay(20);
9431 1.281 msaitoh }
9432 1.281 msaitoh
9433 1.281 msaitoh /* special case - for 82575 - need to do manual init ... */
9434 1.281 msaitoh static void
9435 1.281 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
9436 1.281 msaitoh {
9437 1.281 msaitoh /*
9438 1.281 msaitoh * remark: this is untested code - we have no board without EEPROM
9439 1.281 msaitoh * same setup as mentioned int the freeBSD driver for the i82575
9440 1.281 msaitoh */
9441 1.281 msaitoh
9442 1.281 msaitoh /* SerDes configuration via SERDESCTRL */
9443 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
9444 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
9445 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
9446 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
9447 1.281 msaitoh
9448 1.281 msaitoh /* CCM configuration via CCMCTL register */
9449 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
9450 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
9451 1.281 msaitoh
9452 1.281 msaitoh /* PCIe lanes configuration */
9453 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
9454 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
9455 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
9456 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
9457 1.281 msaitoh
9458 1.281 msaitoh /* PCIe PLL Configuration */
9459 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
9460 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
9461 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
9462 1.281 msaitoh }
9463