if_wm.c revision 1.403 1 1.403 knakahar /* $NetBSD: if_wm.c,v 1.403 2016/05/19 08:20:06 knakahara Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.246 christos Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.246 christos
43 1.246 christos Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.246 christos
46 1.246 christos 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.246 christos
49 1.246 christos 2. Redistributions in binary form must reproduce the above copyright
50 1.246 christos notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.246 christos
53 1.246 christos 3. Neither the name of the Intel Corporation nor the names of its
54 1.246 christos contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.246 christos
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.246 christos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.246 christos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.246 christos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.246 christos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.246 christos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.246 christos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.246 christos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.246 christos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.288 msaitoh * - Check XXX'ed comments
76 1.377 msaitoh * - Disable D0 LPLU on 8257[12356], 82580 and I350.
77 1.371 msaitoh * - TX Multi queue
78 1.286 msaitoh * - EEE (Energy Efficiency Ethernet)
79 1.286 msaitoh * - Virtual Function
80 1.286 msaitoh * - Set LED correctly (based on contents in EEPROM)
81 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
82 1.371 msaitoh * - Image Unique ID
83 1.1 thorpej */
84 1.38 lukem
85 1.38 lukem #include <sys/cdefs.h>
86 1.403 knakahar __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.403 2016/05/19 08:20:06 knakahara Exp $");
87 1.309 ozaki
88 1.309 ozaki #ifdef _KERNEL_OPT
89 1.309 ozaki #include "opt_net_mpsafe.h"
90 1.309 ozaki #endif
91 1.1 thorpej
92 1.1 thorpej #include <sys/param.h>
93 1.1 thorpej #include <sys/systm.h>
94 1.96 perry #include <sys/callout.h>
95 1.1 thorpej #include <sys/mbuf.h>
96 1.1 thorpej #include <sys/malloc.h>
97 1.356 knakahar #include <sys/kmem.h>
98 1.1 thorpej #include <sys/kernel.h>
99 1.1 thorpej #include <sys/socket.h>
100 1.1 thorpej #include <sys/ioctl.h>
101 1.1 thorpej #include <sys/errno.h>
102 1.1 thorpej #include <sys/device.h>
103 1.1 thorpej #include <sys/queue.h>
104 1.84 thorpej #include <sys/syslog.h>
105 1.346 knakahar #include <sys/interrupt.h>
106 1.403 knakahar #include <sys/cpu.h>
107 1.403 knakahar #include <sys/pcq.h>
108 1.1 thorpej
109 1.315 riastrad #include <sys/rndsource.h>
110 1.21 itojun
111 1.1 thorpej #include <net/if.h>
112 1.96 perry #include <net/if_dl.h>
113 1.1 thorpej #include <net/if_media.h>
114 1.1 thorpej #include <net/if_ether.h>
115 1.1 thorpej
116 1.1 thorpej #include <net/bpf.h>
117 1.1 thorpej
118 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
119 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
120 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
121 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
122 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
123 1.1 thorpej
124 1.147 ad #include <sys/bus.h>
125 1.147 ad #include <sys/intr.h>
126 1.1 thorpej #include <machine/endian.h>
127 1.1 thorpej
128 1.1 thorpej #include <dev/mii/mii.h>
129 1.1 thorpej #include <dev/mii/miivar.h>
130 1.202 msaitoh #include <dev/mii/miidevs.h>
131 1.1 thorpej #include <dev/mii/mii_bitbang.h>
132 1.127 bouyer #include <dev/mii/ikphyreg.h>
133 1.191 msaitoh #include <dev/mii/igphyreg.h>
134 1.202 msaitoh #include <dev/mii/igphyvar.h>
135 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
136 1.1 thorpej
137 1.1 thorpej #include <dev/pci/pcireg.h>
138 1.1 thorpej #include <dev/pci/pcivar.h>
139 1.1 thorpej #include <dev/pci/pcidevs.h>
140 1.1 thorpej
141 1.1 thorpej #include <dev/pci/if_wmreg.h>
142 1.182 msaitoh #include <dev/pci/if_wmvar.h>
143 1.1 thorpej
144 1.1 thorpej #ifdef WM_DEBUG
145 1.1 thorpej #define WM_DEBUG_LINK 0x01
146 1.1 thorpej #define WM_DEBUG_TX 0x02
147 1.1 thorpej #define WM_DEBUG_RX 0x04
148 1.1 thorpej #define WM_DEBUG_GMII 0x08
149 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
150 1.240 msaitoh #define WM_DEBUG_NVM 0x20
151 1.392 msaitoh #define WM_DEBUG_INIT 0x40
152 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
153 1.392 msaitoh | WM_DEBUG_MANAGE | WM_DEBUG_NVM | WM_DEBUG_INIT;
154 1.1 thorpej
155 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
156 1.1 thorpej #else
157 1.1 thorpej #define DPRINTF(x, y) /* nothing */
158 1.1 thorpej #endif /* WM_DEBUG */
159 1.1 thorpej
160 1.272 ozaki #ifdef NET_MPSAFE
161 1.272 ozaki #define WM_MPSAFE 1
162 1.272 ozaki #endif
163 1.272 ozaki
164 1.335 msaitoh /*
165 1.364 knakahar * This device driver's max interrupt numbers.
166 1.335 msaitoh */
167 1.364 knakahar #define WM_MAX_NTXINTR 16
168 1.364 knakahar #define WM_MAX_NRXINTR 16
169 1.364 knakahar #define WM_MAX_NINTR (WM_MAX_NTXINTR + WM_MAX_NRXINTR + 1)
170 1.335 msaitoh
171 1.1 thorpej /*
172 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
173 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
174 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
175 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
176 1.75 thorpej * of them at a time.
177 1.75 thorpej *
178 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
179 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
180 1.75 thorpej * situations with jumbo frames.
181 1.1 thorpej */
182 1.75 thorpej #define WM_NTXSEGS 256
183 1.2 thorpej #define WM_IFQUEUELEN 256
184 1.74 tron #define WM_TXQUEUELEN_MAX 64
185 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
186 1.356 knakahar #define WM_TXQUEUELEN(txq) ((txq)->txq_num)
187 1.356 knakahar #define WM_TXQUEUELEN_MASK(txq) (WM_TXQUEUELEN(txq) - 1)
188 1.356 knakahar #define WM_TXQUEUE_GC(txq) (WM_TXQUEUELEN(txq) / 8)
189 1.75 thorpej #define WM_NTXDESC_82542 256
190 1.75 thorpej #define WM_NTXDESC_82544 4096
191 1.356 knakahar #define WM_NTXDESC(txq) ((txq)->txq_ndesc)
192 1.356 knakahar #define WM_NTXDESC_MASK(txq) (WM_NTXDESC(txq) - 1)
193 1.398 knakahar #define WM_TXDESCS_SIZE(txq) (WM_NTXDESC(txq) * (txq)->txq_descsize)
194 1.356 knakahar #define WM_NEXTTX(txq, x) (((x) + 1) & WM_NTXDESC_MASK(txq))
195 1.356 knakahar #define WM_NEXTTXS(txq, x) (((x) + 1) & WM_TXQUEUELEN_MASK(txq))
196 1.1 thorpej
197 1.269 tls #define WM_MAXTXDMA (2 * round_page(IP_MAXPACKET)) /* for TSO */
198 1.82 thorpej
199 1.403 knakahar #define WM_TXINTERQSIZE 256
200 1.403 knakahar
201 1.1 thorpej /*
202 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
203 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
204 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
205 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
206 1.1 thorpej */
207 1.10 thorpej #define WM_NRXDESC 256
208 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
209 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
210 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
211 1.1 thorpej
212 1.354 knakahar typedef union txdescs {
213 1.354 knakahar wiseman_txdesc_t sctxu_txdescs[WM_NTXDESC_82544];
214 1.354 knakahar nq_txdesc_t sctxu_nq_txdescs[WM_NTXDESC_82544];
215 1.354 knakahar } txdescs_t;
216 1.1 thorpej
217 1.398 knakahar #define WM_CDTXOFF(txq, x) ((txq)->txq_descsize * (x))
218 1.354 knakahar #define WM_CDRXOFF(x) (sizeof(wiseman_rxdesc_t) * x)
219 1.1 thorpej
220 1.1 thorpej /*
221 1.1 thorpej * Software state for transmit jobs.
222 1.1 thorpej */
223 1.1 thorpej struct wm_txsoft {
224 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
225 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
226 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
227 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
228 1.4 thorpej int txs_ndesc; /* # of descriptors used */
229 1.1 thorpej };
230 1.1 thorpej
231 1.1 thorpej /*
232 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
233 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
234 1.1 thorpej * more than one buffer, we chain them together.
235 1.1 thorpej */
236 1.1 thorpej struct wm_rxsoft {
237 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
238 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
239 1.1 thorpej };
240 1.1 thorpej
241 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
242 1.173 msaitoh
243 1.199 msaitoh static uint16_t swfwphysem[] = {
244 1.199 msaitoh SWFW_PHY0_SM,
245 1.199 msaitoh SWFW_PHY1_SM,
246 1.199 msaitoh SWFW_PHY2_SM,
247 1.199 msaitoh SWFW_PHY3_SM
248 1.199 msaitoh };
249 1.199 msaitoh
250 1.320 msaitoh static const uint32_t wm_82580_rxpbs_table[] = {
251 1.320 msaitoh 36, 72, 144, 1, 2, 4, 8, 16, 35, 70, 140
252 1.320 msaitoh };
253 1.320 msaitoh
254 1.356 knakahar struct wm_softc;
255 1.356 knakahar
256 1.356 knakahar struct wm_txqueue {
257 1.357 knakahar kmutex_t *txq_lock; /* lock for tx operations */
258 1.356 knakahar
259 1.356 knakahar struct wm_softc *txq_sc;
260 1.356 knakahar
261 1.364 knakahar int txq_id; /* index of transmit queues */
262 1.364 knakahar int txq_intr_idx; /* index of MSI-X tables */
263 1.364 knakahar
264 1.356 knakahar /* Software state for the transmit descriptors. */
265 1.356 knakahar int txq_num; /* must be a power of two */
266 1.356 knakahar struct wm_txsoft txq_soft[WM_TXQUEUELEN_MAX];
267 1.356 knakahar
268 1.356 knakahar /* TX control data structures. */
269 1.356 knakahar int txq_ndesc; /* must be a power of two */
270 1.398 knakahar size_t txq_descsize; /* a tx descriptor size */
271 1.356 knakahar txdescs_t *txq_descs_u;
272 1.356 knakahar bus_dmamap_t txq_desc_dmamap; /* control data DMA map */
273 1.356 knakahar bus_dma_segment_t txq_desc_seg; /* control data segment */
274 1.356 knakahar int txq_desc_rseg; /* real number of control segment */
275 1.356 knakahar #define txq_desc_dma txq_desc_dmamap->dm_segs[0].ds_addr
276 1.356 knakahar #define txq_descs txq_descs_u->sctxu_txdescs
277 1.356 knakahar #define txq_nq_descs txq_descs_u->sctxu_nq_txdescs
278 1.356 knakahar
279 1.356 knakahar bus_addr_t txq_tdt_reg; /* offset of TDT register */
280 1.356 knakahar
281 1.356 knakahar int txq_free; /* number of free Tx descriptors */
282 1.356 knakahar int txq_next; /* next ready Tx descriptor */
283 1.356 knakahar
284 1.356 knakahar int txq_sfree; /* number of free Tx jobs */
285 1.356 knakahar int txq_snext; /* next free Tx job */
286 1.356 knakahar int txq_sdirty; /* dirty Tx jobs */
287 1.356 knakahar
288 1.356 knakahar /* These 4 variables are used only on the 82547. */
289 1.356 knakahar int txq_fifo_size; /* Tx FIFO size */
290 1.356 knakahar int txq_fifo_head; /* current head of FIFO */
291 1.356 knakahar uint32_t txq_fifo_addr; /* internal address of start of FIFO */
292 1.356 knakahar int txq_fifo_stall; /* Tx FIFO is stalled */
293 1.356 knakahar
294 1.400 knakahar /*
295 1.403 knakahar * When ncpu > number of Tx queues, a Tx queue is shared by multiple
296 1.403 knakahar * CPUs. This queue intermediate them without block.
297 1.403 knakahar */
298 1.403 knakahar pcq_t *txq_interq;
299 1.403 knakahar
300 1.403 knakahar /*
301 1.400 knakahar * NEWQUEUE devices must use not ifp->if_flags but txq->txq_flags
302 1.400 knakahar * to manage Tx H/W queue's busy flag.
303 1.400 knakahar */
304 1.400 knakahar int txq_flags; /* flags for H/W queue, see below */
305 1.401 knakahar #define WM_TXQ_NO_SPACE 0x1
306 1.400 knakahar
307 1.356 knakahar /* XXX which event counter is required? */
308 1.356 knakahar };
309 1.356 knakahar
310 1.356 knakahar struct wm_rxqueue {
311 1.357 knakahar kmutex_t *rxq_lock; /* lock for rx operations */
312 1.356 knakahar
313 1.356 knakahar struct wm_softc *rxq_sc;
314 1.356 knakahar
315 1.364 knakahar int rxq_id; /* index of receive queues */
316 1.364 knakahar int rxq_intr_idx; /* index of MSI-X tables */
317 1.364 knakahar
318 1.356 knakahar /* Software state for the receive descriptors. */
319 1.356 knakahar wiseman_rxdesc_t *rxq_descs;
320 1.356 knakahar
321 1.356 knakahar /* RX control data structures. */
322 1.356 knakahar struct wm_rxsoft rxq_soft[WM_NRXDESC];
323 1.356 knakahar bus_dmamap_t rxq_desc_dmamap; /* control data DMA map */
324 1.356 knakahar bus_dma_segment_t rxq_desc_seg; /* control data segment */
325 1.356 knakahar int rxq_desc_rseg; /* real number of control segment */
326 1.356 knakahar size_t rxq_desc_size; /* control data size */
327 1.356 knakahar #define rxq_desc_dma rxq_desc_dmamap->dm_segs[0].ds_addr
328 1.356 knakahar
329 1.356 knakahar bus_addr_t rxq_rdt_reg; /* offset of RDT register */
330 1.356 knakahar
331 1.388 msaitoh int rxq_ptr; /* next ready Rx desc/queue ent */
332 1.356 knakahar int rxq_discard;
333 1.356 knakahar int rxq_len;
334 1.356 knakahar struct mbuf *rxq_head;
335 1.356 knakahar struct mbuf *rxq_tail;
336 1.356 knakahar struct mbuf **rxq_tailp;
337 1.356 knakahar
338 1.356 knakahar /* XXX which event counter is required? */
339 1.356 knakahar };
340 1.356 knakahar
341 1.1 thorpej /*
342 1.1 thorpej * Software state per device.
343 1.1 thorpej */
344 1.1 thorpej struct wm_softc {
345 1.160 christos device_t sc_dev; /* generic device information */
346 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
347 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
348 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
349 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
350 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
351 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
352 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
353 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
354 1.336 msaitoh bus_size_t sc_flashs; /* flash registers space size */
355 1.392 msaitoh off_t sc_flashreg_offset; /*
356 1.392 msaitoh * offset to flash registers from
357 1.392 msaitoh * start of BAR
358 1.392 msaitoh */
359 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
360 1.199 msaitoh
361 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
362 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
363 1.199 msaitoh
364 1.123 jmcneill pci_chipset_tag_t sc_pc;
365 1.123 jmcneill pcitag_t sc_pcitag;
366 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
367 1.281 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability reg offset */
368 1.1 thorpej
369 1.304 msaitoh uint16_t sc_pcidevid; /* PCI device ID */
370 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
371 1.192 msaitoh int sc_rev; /* MAC revision */
372 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
373 1.292 msaitoh uint32_t sc_mediatype; /* Media type (Copper, Fiber, SERDES)*/
374 1.311 msaitoh #define WM_MEDIATYPE_UNKNOWN 0x00
375 1.311 msaitoh #define WM_MEDIATYPE_FIBER 0x01
376 1.311 msaitoh #define WM_MEDIATYPE_COPPER 0x02
377 1.311 msaitoh #define WM_MEDIATYPE_SERDES 0x03 /* Internal SERDES */
378 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
379 1.1 thorpej int sc_flags; /* flags; see below */
380 1.179 msaitoh int sc_if_flags; /* last if_flags */
381 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
382 1.199 msaitoh int sc_align_tweak;
383 1.1 thorpej
384 1.335 msaitoh void *sc_ihs[WM_MAX_NINTR]; /*
385 1.335 msaitoh * interrupt cookie.
386 1.335 msaitoh * legacy and msi use sc_ihs[0].
387 1.335 msaitoh */
388 1.335 msaitoh pci_intr_handle_t *sc_intrs; /* legacy and msi use sc_intrs[0] */
389 1.335 msaitoh int sc_nintrs; /* number of interrupts */
390 1.335 msaitoh
391 1.364 knakahar int sc_link_intr_idx; /* index of MSI-X tables */
392 1.364 knakahar
393 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
394 1.272 ozaki bool sc_stopping;
395 1.1 thorpej
396 1.328 msaitoh int sc_nvm_ver_major;
397 1.328 msaitoh int sc_nvm_ver_minor;
398 1.350 msaitoh int sc_nvm_ver_build;
399 1.294 msaitoh int sc_nvm_addrbits; /* NVM address bits */
400 1.328 msaitoh unsigned int sc_nvm_wordsize; /* NVM word size */
401 1.199 msaitoh int sc_ich8_flash_base;
402 1.199 msaitoh int sc_ich8_flash_bank_size;
403 1.199 msaitoh int sc_nvm_k1_enabled;
404 1.42 thorpej
405 1.356 knakahar int sc_ntxqueues;
406 1.356 knakahar struct wm_txqueue *sc_txq;
407 1.1 thorpej
408 1.356 knakahar int sc_nrxqueues;
409 1.356 knakahar struct wm_rxqueue *sc_rxq;
410 1.1 thorpej
411 1.1 thorpej #ifdef WM_EVENT_COUNTERS
412 1.1 thorpej /* Event counters. */
413 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
414 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
415 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
416 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
417 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
418 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
419 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
420 1.1 thorpej
421 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
422 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
423 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
424 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
425 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
426 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
427 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
428 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
429 1.1 thorpej
430 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
431 1.388 msaitoh struct evcnt sc_ev_txdrop; /* Tx packets dropped(too many segs) */
432 1.1 thorpej
433 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
434 1.71 thorpej
435 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
436 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
437 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
438 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
439 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
440 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
441 1.1 thorpej
442 1.356 knakahar /* This variable are used only on the 82547. */
443 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
444 1.78 thorpej
445 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
446 1.1 thorpej #if 0
447 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
448 1.1 thorpej #endif
449 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
450 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
451 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
452 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
453 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
454 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
455 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
456 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
457 1.1 thorpej
458 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
459 1.325 msaitoh int sc_tbi_serdes_anegticks; /* autonegotiation ticks */
460 1.325 msaitoh int sc_tbi_serdes_ticks; /* tbi ticks */
461 1.1 thorpej
462 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
463 1.21 itojun
464 1.224 tls krndsource_t rnd_source; /* random source */
465 1.272 ozaki
466 1.357 knakahar kmutex_t *sc_core_lock; /* lock for softc operations */
467 1.391 ozaki
468 1.391 ozaki struct if_percpuq *sc_ipq; /* softint-based input queues */
469 1.1 thorpej };
470 1.1 thorpej
471 1.357 knakahar #define WM_TX_LOCK(_txq) if ((_txq)->txq_lock) mutex_enter((_txq)->txq_lock)
472 1.403 knakahar #define WM_TX_TRYLOCK(_txq) ((_txq)->txq_lock == NULL || mutex_tryenter((_txq)->txq_lock))
473 1.357 knakahar #define WM_TX_UNLOCK(_txq) if ((_txq)->txq_lock) mutex_exit((_txq)->txq_lock)
474 1.357 knakahar #define WM_TX_LOCKED(_txq) (!(_txq)->txq_lock || mutex_owned((_txq)->txq_lock))
475 1.357 knakahar #define WM_RX_LOCK(_rxq) if ((_rxq)->rxq_lock) mutex_enter((_rxq)->rxq_lock)
476 1.357 knakahar #define WM_RX_UNLOCK(_rxq) if ((_rxq)->rxq_lock) mutex_exit((_rxq)->rxq_lock)
477 1.357 knakahar #define WM_RX_LOCKED(_rxq) (!(_rxq)->rxq_lock || mutex_owned((_rxq)->rxq_lock))
478 1.357 knakahar #define WM_CORE_LOCK(_sc) if ((_sc)->sc_core_lock) mutex_enter((_sc)->sc_core_lock)
479 1.357 knakahar #define WM_CORE_UNLOCK(_sc) if ((_sc)->sc_core_lock) mutex_exit((_sc)->sc_core_lock)
480 1.357 knakahar #define WM_CORE_LOCKED(_sc) (!(_sc)->sc_core_lock || mutex_owned((_sc)->sc_core_lock))
481 1.272 ozaki
482 1.272 ozaki #ifdef WM_MPSAFE
483 1.272 ozaki #define CALLOUT_FLAGS CALLOUT_MPSAFE
484 1.272 ozaki #else
485 1.272 ozaki #define CALLOUT_FLAGS 0
486 1.272 ozaki #endif
487 1.272 ozaki
488 1.356 knakahar #define WM_RXCHAIN_RESET(rxq) \
489 1.1 thorpej do { \
490 1.356 knakahar (rxq)->rxq_tailp = &(rxq)->rxq_head; \
491 1.356 knakahar *(rxq)->rxq_tailp = NULL; \
492 1.356 knakahar (rxq)->rxq_len = 0; \
493 1.1 thorpej } while (/*CONSTCOND*/0)
494 1.1 thorpej
495 1.356 knakahar #define WM_RXCHAIN_LINK(rxq, m) \
496 1.1 thorpej do { \
497 1.356 knakahar *(rxq)->rxq_tailp = (rxq)->rxq_tail = (m); \
498 1.356 knakahar (rxq)->rxq_tailp = &(m)->m_next; \
499 1.1 thorpej } while (/*CONSTCOND*/0)
500 1.1 thorpej
501 1.1 thorpej #ifdef WM_EVENT_COUNTERS
502 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
503 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
504 1.1 thorpej #else
505 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
506 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
507 1.1 thorpej #endif
508 1.1 thorpej
509 1.1 thorpej #define CSR_READ(sc, reg) \
510 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
511 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
512 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
513 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
514 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
515 1.1 thorpej
516 1.392 msaitoh #define ICH8_FLASH_READ32(sc, reg) \
517 1.392 msaitoh bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, \
518 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
519 1.392 msaitoh #define ICH8_FLASH_WRITE32(sc, reg, data) \
520 1.392 msaitoh bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, \
521 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
522 1.392 msaitoh
523 1.392 msaitoh #define ICH8_FLASH_READ16(sc, reg) \
524 1.392 msaitoh bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, \
525 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
526 1.392 msaitoh #define ICH8_FLASH_WRITE16(sc, reg, data) \
527 1.392 msaitoh bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, \
528 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
529 1.139 bouyer
530 1.398 knakahar #define WM_CDTXADDR(txq, x) ((txq)->txq_desc_dma + WM_CDTXOFF((txq), (x)))
531 1.356 knakahar #define WM_CDRXADDR(rxq, x) ((rxq)->rxq_desc_dma + WM_CDRXOFF((x)))
532 1.1 thorpej
533 1.356 knakahar #define WM_CDTXADDR_LO(txq, x) (WM_CDTXADDR((txq), (x)) & 0xffffffffU)
534 1.356 knakahar #define WM_CDTXADDR_HI(txq, x) \
535 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
536 1.356 knakahar (uint64_t)WM_CDTXADDR((txq), (x)) >> 32 : 0)
537 1.69 thorpej
538 1.356 knakahar #define WM_CDRXADDR_LO(rxq, x) (WM_CDRXADDR((rxq), (x)) & 0xffffffffU)
539 1.356 knakahar #define WM_CDRXADDR_HI(rxq, x) \
540 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
541 1.356 knakahar (uint64_t)WM_CDRXADDR((rxq), (x)) >> 32 : 0)
542 1.69 thorpej
543 1.280 msaitoh /*
544 1.280 msaitoh * Register read/write functions.
545 1.280 msaitoh * Other than CSR_{READ|WRITE}().
546 1.280 msaitoh */
547 1.280 msaitoh #if 0
548 1.280 msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
549 1.280 msaitoh #endif
550 1.280 msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
551 1.280 msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
552 1.280 msaitoh uint32_t, uint32_t);
553 1.280 msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
554 1.280 msaitoh
555 1.280 msaitoh /*
556 1.352 knakahar * Descriptor sync/init functions.
557 1.352 knakahar */
558 1.362 knakahar static inline void wm_cdtxsync(struct wm_txqueue *, int, int, int);
559 1.362 knakahar static inline void wm_cdrxsync(struct wm_rxqueue *, int, int);
560 1.362 knakahar static inline void wm_init_rxdesc(struct wm_rxqueue *, int);
561 1.352 knakahar
562 1.352 knakahar /*
563 1.280 msaitoh * Device driver interface functions and commonly used functions.
564 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
565 1.280 msaitoh */
566 1.280 msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
567 1.280 msaitoh static int wm_match(device_t, cfdata_t, void *);
568 1.280 msaitoh static void wm_attach(device_t, device_t, void *);
569 1.280 msaitoh static int wm_detach(device_t, int);
570 1.280 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
571 1.280 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
572 1.47 thorpej static void wm_watchdog(struct ifnet *);
573 1.403 knakahar static void wm_watchdog_txq(struct ifnet *, struct wm_txqueue *);
574 1.280 msaitoh static void wm_tick(void *);
575 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
576 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
577 1.280 msaitoh /* MAC address related */
578 1.306 msaitoh static uint16_t wm_check_alt_mac_addr(struct wm_softc *);
579 1.280 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
580 1.280 msaitoh static void wm_set_ral(struct wm_softc *, const uint8_t *, int);
581 1.280 msaitoh static uint32_t wm_mchash(struct wm_softc *, const uint8_t *);
582 1.280 msaitoh static void wm_set_filter(struct wm_softc *);
583 1.280 msaitoh /* Reset and init related */
584 1.280 msaitoh static void wm_set_vlan(struct wm_softc *);
585 1.280 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
586 1.280 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
587 1.280 msaitoh static void wm_lan_init_done(struct wm_softc *);
588 1.280 msaitoh static void wm_get_cfg_done(struct wm_softc *);
589 1.312 msaitoh static void wm_initialize_hardware_bits(struct wm_softc *);
590 1.320 msaitoh static uint32_t wm_rxpbs_adjust_82580(uint32_t);
591 1.280 msaitoh static void wm_reset(struct wm_softc *);
592 1.362 knakahar static int wm_add_rxbuf(struct wm_rxqueue *, int);
593 1.362 knakahar static void wm_rxdrain(struct wm_rxqueue *);
594 1.372 knakahar static void wm_rss_getkey(uint8_t *);
595 1.365 knakahar static void wm_init_rss(struct wm_softc *);
596 1.371 msaitoh static void wm_adjust_qnum(struct wm_softc *, int);
597 1.371 msaitoh static int wm_setup_legacy(struct wm_softc *);
598 1.371 msaitoh static int wm_setup_msix(struct wm_softc *);
599 1.47 thorpej static int wm_init(struct ifnet *);
600 1.272 ozaki static int wm_init_locked(struct ifnet *);
601 1.47 thorpej static void wm_stop(struct ifnet *, int);
602 1.272 ozaki static void wm_stop_locked(struct ifnet *, int);
603 1.280 msaitoh static void wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
604 1.280 msaitoh static void wm_82547_txfifo_stall(void *);
605 1.280 msaitoh static int wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
606 1.353 knakahar /* DMA related */
607 1.362 knakahar static int wm_alloc_tx_descs(struct wm_softc *, struct wm_txqueue *);
608 1.362 knakahar static void wm_free_tx_descs(struct wm_softc *, struct wm_txqueue *);
609 1.362 knakahar static void wm_init_tx_descs(struct wm_softc *, struct wm_txqueue *);
610 1.362 knakahar static void wm_init_tx_regs(struct wm_softc *, struct wm_txqueue *);
611 1.362 knakahar static int wm_alloc_rx_descs(struct wm_softc *, struct wm_rxqueue *);
612 1.362 knakahar static void wm_free_rx_descs(struct wm_softc *, struct wm_rxqueue *);
613 1.362 knakahar static void wm_init_rx_regs(struct wm_softc *, struct wm_rxqueue *);
614 1.362 knakahar static int wm_alloc_tx_buffer(struct wm_softc *, struct wm_txqueue *);
615 1.362 knakahar static void wm_free_tx_buffer(struct wm_softc *, struct wm_txqueue *);
616 1.362 knakahar static void wm_init_tx_buffer(struct wm_softc *, struct wm_txqueue *);
617 1.362 knakahar static int wm_alloc_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
618 1.362 knakahar static void wm_free_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
619 1.362 knakahar static int wm_init_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
620 1.362 knakahar static void wm_init_tx_queue(struct wm_softc *, struct wm_txqueue *);
621 1.362 knakahar static int wm_init_rx_queue(struct wm_softc *, struct wm_rxqueue *);
622 1.353 knakahar static int wm_alloc_txrx_queues(struct wm_softc *);
623 1.353 knakahar static void wm_free_txrx_queues(struct wm_softc *);
624 1.355 knakahar static int wm_init_txrx_queues(struct wm_softc *);
625 1.280 msaitoh /* Start */
626 1.371 msaitoh static int wm_tx_offload(struct wm_softc *, struct wm_txsoft *,
627 1.371 msaitoh uint32_t *, uint8_t *);
628 1.280 msaitoh static void wm_start(struct ifnet *);
629 1.280 msaitoh static void wm_start_locked(struct ifnet *);
630 1.403 knakahar static int wm_nq_tx_offload(struct wm_softc *, struct wm_txqueue *,
631 1.403 knakahar struct wm_txsoft *, uint32_t *, uint32_t *, bool *);
632 1.280 msaitoh static void wm_nq_start(struct ifnet *);
633 1.280 msaitoh static void wm_nq_start_locked(struct ifnet *);
634 1.403 knakahar static int wm_nq_transmit(struct ifnet *, struct mbuf *);
635 1.403 knakahar static inline int wm_nq_select_txqueue(struct ifnet *, struct mbuf *);
636 1.403 knakahar static void wm_nq_transmit_locked(struct ifnet *, struct wm_txqueue *);
637 1.403 knakahar static void wm_nq_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
638 1.280 msaitoh /* Interrupt */
639 1.403 knakahar static int wm_txeof(struct wm_softc *, struct wm_txqueue *);
640 1.362 knakahar static void wm_rxeof(struct wm_rxqueue *);
641 1.280 msaitoh static void wm_linkintr_gmii(struct wm_softc *, uint32_t);
642 1.280 msaitoh static void wm_linkintr_tbi(struct wm_softc *, uint32_t);
643 1.325 msaitoh static void wm_linkintr_serdes(struct wm_softc *, uint32_t);
644 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
645 1.335 msaitoh static int wm_intr_legacy(void *);
646 1.335 msaitoh static int wm_txintr_msix(void *);
647 1.335 msaitoh static int wm_rxintr_msix(void *);
648 1.335 msaitoh static int wm_linkintr_msix(void *);
649 1.1 thorpej
650 1.280 msaitoh /*
651 1.280 msaitoh * Media related.
652 1.292 msaitoh * GMII, SGMII, TBI, SERDES and SFP.
653 1.280 msaitoh */
654 1.325 msaitoh /* Common */
655 1.325 msaitoh static void wm_tbi_serdes_set_linkled(struct wm_softc *);
656 1.280 msaitoh /* GMII related */
657 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
658 1.280 msaitoh static int wm_get_phy_id_82575(struct wm_softc *);
659 1.280 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
660 1.324 msaitoh static int wm_gmii_mediachange(struct ifnet *);
661 1.280 msaitoh static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
662 1.280 msaitoh static void wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
663 1.280 msaitoh static uint32_t wm_i82543_mii_recvbits(struct wm_softc *);
664 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
665 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
666 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
667 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
668 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
669 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
670 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
671 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
672 1.280 msaitoh static void wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
673 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
674 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
675 1.243 msaitoh static int wm_gmii_82580_readreg(device_t, int, int);
676 1.243 msaitoh static void wm_gmii_82580_writereg(device_t, int, int, int);
677 1.329 msaitoh static int wm_gmii_gs40g_readreg(device_t, int, int);
678 1.329 msaitoh static void wm_gmii_gs40g_writereg(device_t, int, int, int);
679 1.280 msaitoh static void wm_gmii_statchg(struct ifnet *);
680 1.280 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
681 1.280 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
682 1.280 msaitoh /* SGMII */
683 1.265 msaitoh static bool wm_sgmii_uses_mdio(struct wm_softc *);
684 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
685 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
686 1.280 msaitoh /* TBI related */
687 1.280 msaitoh static void wm_tbi_mediainit(struct wm_softc *);
688 1.324 msaitoh static int wm_tbi_mediachange(struct ifnet *);
689 1.280 msaitoh static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
690 1.325 msaitoh static int wm_check_for_link(struct wm_softc *);
691 1.325 msaitoh static void wm_tbi_tick(struct wm_softc *);
692 1.325 msaitoh /* SERDES related */
693 1.325 msaitoh static void wm_serdes_power_up_link_82575(struct wm_softc *);
694 1.325 msaitoh static int wm_serdes_mediachange(struct ifnet *);
695 1.325 msaitoh static void wm_serdes_mediastatus(struct ifnet *, struct ifmediareq *);
696 1.325 msaitoh static void wm_serdes_tick(struct wm_softc *);
697 1.292 msaitoh /* SFP related */
698 1.295 msaitoh static int wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
699 1.295 msaitoh static uint32_t wm_sfp_get_media_type(struct wm_softc *);
700 1.167 msaitoh
701 1.280 msaitoh /*
702 1.280 msaitoh * NVM related.
703 1.280 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
704 1.280 msaitoh */
705 1.294 msaitoh /* Misc functions */
706 1.280 msaitoh static void wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
707 1.280 msaitoh static void wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
708 1.294 msaitoh static int wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
709 1.280 msaitoh /* Microwire */
710 1.280 msaitoh static int wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
711 1.280 msaitoh /* SPI */
712 1.280 msaitoh static int wm_nvm_ready_spi(struct wm_softc *);
713 1.280 msaitoh static int wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
714 1.280 msaitoh /* Using with EERD */
715 1.280 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
716 1.280 msaitoh static int wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
717 1.280 msaitoh /* Flash */
718 1.280 msaitoh static int wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
719 1.280 msaitoh unsigned int *);
720 1.280 msaitoh static int32_t wm_ich8_cycle_init(struct wm_softc *);
721 1.280 msaitoh static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
722 1.280 msaitoh static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
723 1.392 msaitoh uint32_t *);
724 1.280 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
725 1.280 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
726 1.392 msaitoh static int32_t wm_read_ich8_dword(struct wm_softc *, uint32_t, uint32_t *);
727 1.280 msaitoh static int wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
728 1.392 msaitoh static int wm_nvm_read_spt(struct wm_softc *, int, int, uint16_t *);
729 1.321 msaitoh /* iNVM */
730 1.321 msaitoh static int wm_nvm_read_word_invm(struct wm_softc *, uint16_t, uint16_t *);
731 1.321 msaitoh static int wm_nvm_read_invm(struct wm_softc *, int, int, uint16_t *);
732 1.327 msaitoh /* Lock, detecting NVM type, validate checksum and read */
733 1.280 msaitoh static int wm_nvm_acquire(struct wm_softc *);
734 1.280 msaitoh static void wm_nvm_release(struct wm_softc *);
735 1.280 msaitoh static int wm_nvm_is_onboard_eeprom(struct wm_softc *);
736 1.321 msaitoh static int wm_nvm_get_flash_presence_i210(struct wm_softc *);
737 1.280 msaitoh static int wm_nvm_validate_checksum(struct wm_softc *);
738 1.347 msaitoh static void wm_nvm_version_invm(struct wm_softc *);
739 1.328 msaitoh static void wm_nvm_version(struct wm_softc *);
740 1.280 msaitoh static int wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
741 1.1 thorpej
742 1.280 msaitoh /*
743 1.280 msaitoh * Hardware semaphores.
744 1.280 msaitoh * Very complexed...
745 1.280 msaitoh */
746 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
747 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
748 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
749 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
750 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
751 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
752 1.259 msaitoh static int wm_get_hw_semaphore_82573(struct wm_softc *);
753 1.259 msaitoh static void wm_put_hw_semaphore_82573(struct wm_softc *);
754 1.139 bouyer
755 1.280 msaitoh /*
756 1.280 msaitoh * Management mode and power management related subroutines.
757 1.280 msaitoh * BMC, AMT, suspend/resume and EEE.
758 1.280 msaitoh */
759 1.378 msaitoh #ifdef WM_WOL
760 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
761 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
762 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
763 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
764 1.378 msaitoh #endif
765 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
766 1.386 msaitoh static bool wm_phy_resetisblocked(struct wm_softc *);
767 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
768 1.280 msaitoh static void wm_release_hw_control(struct wm_softc *);
769 1.392 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, bool);
770 1.280 msaitoh static void wm_smbustopci(struct wm_softc *);
771 1.280 msaitoh static void wm_init_manageability(struct wm_softc *);
772 1.280 msaitoh static void wm_release_manageability(struct wm_softc *);
773 1.280 msaitoh static void wm_get_wakeup(struct wm_softc *);
774 1.203 msaitoh #ifdef WM_WOL
775 1.280 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
776 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
777 1.280 msaitoh static void wm_enable_wakeup(struct wm_softc *);
778 1.203 msaitoh #endif
779 1.377 msaitoh /* LPLU (Low Power Link Up) */
780 1.377 msaitoh static void wm_lplu_d0_disable(struct wm_softc *);
781 1.377 msaitoh static void wm_lplu_d0_disable_pch(struct wm_softc *);
782 1.280 msaitoh /* EEE */
783 1.280 msaitoh static void wm_set_eee_i350(struct wm_softc *);
784 1.280 msaitoh
785 1.280 msaitoh /*
786 1.280 msaitoh * Workarounds (mainly PHY related).
787 1.280 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
788 1.280 msaitoh */
789 1.280 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
790 1.280 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
791 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
792 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
793 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
794 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
795 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
796 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
797 1.325 msaitoh static void wm_reset_mdicnfg_82580(struct wm_softc *);
798 1.329 msaitoh static void wm_pll_workaround_i210(struct wm_softc *);
799 1.1 thorpej
800 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
801 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
802 1.1 thorpej
803 1.1 thorpej /*
804 1.1 thorpej * Devices supported by this driver.
805 1.1 thorpej */
806 1.76 thorpej static const struct wm_product {
807 1.1 thorpej pci_vendor_id_t wmp_vendor;
808 1.1 thorpej pci_product_id_t wmp_product;
809 1.1 thorpej const char *wmp_name;
810 1.43 thorpej wm_chip_type wmp_type;
811 1.292 msaitoh uint32_t wmp_flags;
812 1.311 msaitoh #define WMP_F_UNKNOWN WM_MEDIATYPE_UNKNOWN
813 1.311 msaitoh #define WMP_F_FIBER WM_MEDIATYPE_FIBER
814 1.311 msaitoh #define WMP_F_COPPER WM_MEDIATYPE_COPPER
815 1.311 msaitoh #define WMP_F_SERDES WM_MEDIATYPE_SERDES
816 1.292 msaitoh #define WMP_MEDIATYPE(x) ((x) & 0x03)
817 1.1 thorpej } wm_products[] = {
818 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
819 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
820 1.291 msaitoh WM_T_82542_2_1, WMP_F_FIBER },
821 1.1 thorpej
822 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
823 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
824 1.291 msaitoh WM_T_82543, WMP_F_FIBER },
825 1.1 thorpej
826 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
827 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
828 1.291 msaitoh WM_T_82543, WMP_F_COPPER },
829 1.1 thorpej
830 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
831 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
832 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
833 1.1 thorpej
834 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
835 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
836 1.291 msaitoh WM_T_82544, WMP_F_FIBER },
837 1.1 thorpej
838 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
839 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
840 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
841 1.1 thorpej
842 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
843 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
844 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
845 1.1 thorpej
846 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
847 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
848 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
849 1.34 kent
850 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
851 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
852 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
853 1.55 thorpej
854 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
855 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
856 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
857 1.34 kent
858 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
859 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
860 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
861 1.33 kent
862 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
863 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
864 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
865 1.17 thorpej
866 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
867 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
868 1.291 msaitoh WM_T_82545, WMP_F_COPPER },
869 1.17 thorpej
870 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
871 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
872 1.291 msaitoh WM_T_82545_3, WMP_F_COPPER },
873 1.55 thorpej
874 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
875 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
876 1.291 msaitoh WM_T_82545_3, WMP_F_FIBER },
877 1.279 msaitoh
878 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
879 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
880 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
881 1.279 msaitoh
882 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
883 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
884 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
885 1.39 thorpej
886 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
887 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
888 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
889 1.17 thorpej
890 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
891 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
892 1.291 msaitoh WM_T_82545, WMP_F_FIBER },
893 1.17 thorpej
894 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
895 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
896 1.291 msaitoh WM_T_82546, WMP_F_FIBER },
897 1.17 thorpej
898 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
899 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
900 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
901 1.55 thorpej
902 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
903 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
904 1.291 msaitoh WM_T_82546_3, WMP_F_FIBER },
905 1.279 msaitoh
906 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
907 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
908 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
909 1.279 msaitoh
910 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
911 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
912 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
913 1.127 bouyer
914 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
915 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
916 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
917 1.127 bouyer
918 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
919 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
920 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
921 1.116 msaitoh
922 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
923 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
924 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
925 1.63 thorpej
926 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
927 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
928 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
929 1.116 msaitoh
930 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
931 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
932 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
933 1.57 thorpej
934 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
935 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
936 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
937 1.57 thorpej
938 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
939 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
940 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
941 1.57 thorpej
942 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
943 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
944 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
945 1.57 thorpej
946 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
947 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
948 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
949 1.101 tron
950 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
951 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
952 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
953 1.57 thorpej
954 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
955 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
956 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
957 1.116 msaitoh
958 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
959 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
960 1.291 msaitoh WM_T_82547_2, WMP_F_COPPER },
961 1.116 msaitoh
962 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
963 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
964 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
965 1.116 msaitoh
966 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
967 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
968 1.291 msaitoh WM_T_82571, WMP_F_FIBER },
969 1.279 msaitoh
970 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
971 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
972 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
973 1.279 msaitoh
974 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
975 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
976 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
977 1.127 bouyer
978 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
979 1.299 msaitoh "Intel PRO/1000 PT Quad Port Server Adapter",
980 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
981 1.299 msaitoh
982 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
983 1.299 msaitoh "Intel Gigabit PT Quad Port Server ExpressModule",
984 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
985 1.299 msaitoh
986 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
987 1.299 msaitoh "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
988 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
989 1.299 msaitoh
990 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
991 1.299 msaitoh "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
992 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
993 1.299 msaitoh
994 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
995 1.299 msaitoh "Intel 82571EB Quad 1000baseX Ethernet",
996 1.299 msaitoh WM_T_82571, WMP_F_FIBER, },
997 1.299 msaitoh
998 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
999 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1000 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1001 1.116 msaitoh
1002 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
1003 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
1004 1.291 msaitoh WM_T_82572, WMP_F_FIBER },
1005 1.279 msaitoh
1006 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
1007 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
1008 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
1009 1.116 msaitoh
1010 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
1011 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1012 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1013 1.116 msaitoh
1014 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
1015 1.116 msaitoh "Intel i82573E",
1016 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1017 1.116 msaitoh
1018 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
1019 1.117 msaitoh "Intel i82573E IAMT",
1020 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1021 1.116 msaitoh
1022 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
1023 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
1024 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1025 1.116 msaitoh
1026 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
1027 1.165 sborrill "Intel i82574L",
1028 1.291 msaitoh WM_T_82574, WMP_F_COPPER },
1029 1.165 sborrill
1030 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574LA,
1031 1.299 msaitoh "Intel i82574L",
1032 1.299 msaitoh WM_T_82574, WMP_F_COPPER },
1033 1.299 msaitoh
1034 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
1035 1.185 msaitoh "Intel i82583V",
1036 1.291 msaitoh WM_T_82583, WMP_F_COPPER },
1037 1.185 msaitoh
1038 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
1039 1.127 bouyer "i80003 dual 1000baseT Ethernet",
1040 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1041 1.127 bouyer
1042 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
1043 1.127 bouyer "i80003 dual 1000baseX Ethernet",
1044 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1045 1.279 msaitoh
1046 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
1047 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
1048 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1049 1.127 bouyer
1050 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
1051 1.127 bouyer "Intel i80003 1000baseT Ethernet",
1052 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1053 1.279 msaitoh
1054 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
1055 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
1056 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1057 1.279 msaitoh
1058 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
1059 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
1060 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1061 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
1062 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
1063 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1064 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
1065 1.139 bouyer "Intel i82801H LAN Controller",
1066 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1067 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
1068 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
1069 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1070 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
1071 1.139 bouyer "Intel i82801H (M) LAN Controller",
1072 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1073 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
1074 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
1075 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1076 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
1077 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
1078 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1079 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
1080 1.144 msaitoh "82801I (AMT) LAN Controller",
1081 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1082 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
1083 1.144 msaitoh "82801I LAN Controller",
1084 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1085 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
1086 1.144 msaitoh "82801I (G) LAN Controller",
1087 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1088 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
1089 1.144 msaitoh "82801I (GT) LAN Controller",
1090 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1091 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
1092 1.144 msaitoh "82801I (C) LAN Controller",
1093 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1094 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
1095 1.162 bouyer "82801I mobile LAN Controller",
1096 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1097 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
1098 1.162 bouyer "82801I mobile (V) LAN Controller",
1099 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1100 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
1101 1.162 bouyer "82801I mobile (AMT) LAN Controller",
1102 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1103 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
1104 1.191 msaitoh "82567LM-4 LAN Controller",
1105 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1106 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
1107 1.191 msaitoh "82567V-3 LAN Controller",
1108 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1109 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
1110 1.191 msaitoh "82567LM-2 LAN Controller",
1111 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1112 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
1113 1.191 msaitoh "82567LF-2 LAN Controller",
1114 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1115 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
1116 1.164 markd "82567LM-3 LAN Controller",
1117 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1118 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
1119 1.167 msaitoh "82567LF-3 LAN Controller",
1120 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1121 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
1122 1.191 msaitoh "82567V-2 LAN Controller",
1123 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1124 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
1125 1.221 msaitoh "82567V-3? LAN Controller",
1126 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1127 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
1128 1.221 msaitoh "HANKSVILLE LAN Controller",
1129 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1130 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
1131 1.207 msaitoh "PCH LAN (82577LM) Controller",
1132 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1133 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
1134 1.207 msaitoh "PCH LAN (82577LC) Controller",
1135 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1136 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
1137 1.190 msaitoh "PCH LAN (82578DM) Controller",
1138 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1139 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
1140 1.190 msaitoh "PCH LAN (82578DC) Controller",
1141 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1142 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
1143 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
1144 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1145 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
1146 1.221 msaitoh "PCH2 LAN (82579V) Controller",
1147 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1148 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
1149 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
1150 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1151 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
1152 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
1153 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
1154 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
1155 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
1156 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1157 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
1158 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
1159 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1160 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
1161 1.199 msaitoh "82576 1000BaseT Ethernet",
1162 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1163 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
1164 1.199 msaitoh "82576 1000BaseX Ethernet",
1165 1.291 msaitoh WM_T_82576, WMP_F_FIBER },
1166 1.279 msaitoh
1167 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
1168 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1169 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1170 1.279 msaitoh
1171 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
1172 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
1173 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1174 1.299 msaitoh
1175 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
1176 1.299 msaitoh "82576 Gigabit ET2 Quad Port Server Adapter",
1177 1.299 msaitoh WM_T_82576, WMP_F_COPPER },
1178 1.299 msaitoh
1179 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
1180 1.199 msaitoh "82576 gigabit Ethernet",
1181 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1182 1.279 msaitoh
1183 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
1184 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1185 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1186 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
1187 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
1188 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1189 1.279 msaitoh
1190 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
1191 1.199 msaitoh "82580 1000BaseT Ethernet",
1192 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1193 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
1194 1.199 msaitoh "82580 1000BaseX Ethernet",
1195 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1196 1.279 msaitoh
1197 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
1198 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
1199 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
1200 1.279 msaitoh
1201 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
1202 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
1203 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1204 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
1205 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1206 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1207 1.300 msaitoh
1208 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1209 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1210 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1211 1.300 msaitoh
1212 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
1213 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SGMII)",
1214 1.304 msaitoh WM_T_82580, WMP_F_COPPER },
1215 1.304 msaitoh
1216 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
1217 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SERDES)",
1218 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1219 1.304 msaitoh
1220 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
1221 1.304 msaitoh "DH89XXCC 1000BASE-KX Ethernet",
1222 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1223 1.304 msaitoh
1224 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SFP,
1225 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SFP)",
1226 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1227 1.304 msaitoh
1228 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_COPPER,
1229 1.228 msaitoh "I350 Gigabit Network Connection",
1230 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1231 1.304 msaitoh
1232 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_FIBER,
1233 1.228 msaitoh "I350 Gigabit Fiber Network Connection",
1234 1.291 msaitoh WM_T_I350, WMP_F_FIBER },
1235 1.279 msaitoh
1236 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SERDES,
1237 1.228 msaitoh "I350 Gigabit Backplane Connection",
1238 1.228 msaitoh WM_T_I350, WMP_F_SERDES },
1239 1.292 msaitoh
1240 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_DA4,
1241 1.299 msaitoh "I350 Quad Port Gigabit Ethernet",
1242 1.299 msaitoh WM_T_I350, WMP_F_SERDES },
1243 1.299 msaitoh
1244 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SGMII,
1245 1.228 msaitoh "I350 Gigabit Connection",
1246 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1247 1.292 msaitoh
1248 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_1000KX,
1249 1.308 msaitoh "I354 Gigabit Ethernet (KX)",
1250 1.308 msaitoh WM_T_I354, WMP_F_SERDES },
1251 1.308 msaitoh
1252 1.265 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_SGMII,
1253 1.308 msaitoh "I354 Gigabit Ethernet (SGMII)",
1254 1.308 msaitoh WM_T_I354, WMP_F_COPPER },
1255 1.308 msaitoh
1256 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_25GBE,
1257 1.308 msaitoh "I354 Gigabit Ethernet (2.5G)",
1258 1.291 msaitoh WM_T_I354, WMP_F_COPPER },
1259 1.308 msaitoh
1260 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_T1,
1261 1.247 msaitoh "I210-T1 Ethernet Server Adapter",
1262 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1263 1.299 msaitoh
1264 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
1265 1.247 msaitoh "I210 Ethernet (Copper OEM)",
1266 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1267 1.299 msaitoh
1268 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_IT,
1269 1.247 msaitoh "I210 Ethernet (Copper IT)",
1270 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1271 1.299 msaitoh
1272 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_WOF,
1273 1.299 msaitoh "I210 Ethernet (FLASH less)",
1274 1.299 msaitoh WM_T_I210, WMP_F_COPPER },
1275 1.299 msaitoh
1276 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_FIBER,
1277 1.247 msaitoh "I210 Gigabit Ethernet (Fiber)",
1278 1.291 msaitoh WM_T_I210, WMP_F_FIBER },
1279 1.279 msaitoh
1280 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES,
1281 1.247 msaitoh "I210 Gigabit Ethernet (SERDES)",
1282 1.247 msaitoh WM_T_I210, WMP_F_SERDES },
1283 1.292 msaitoh
1284 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES_WOF,
1285 1.299 msaitoh "I210 Gigabit Ethernet (FLASH less)",
1286 1.299 msaitoh WM_T_I210, WMP_F_SERDES },
1287 1.299 msaitoh
1288 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SGMII,
1289 1.247 msaitoh "I210 Gigabit Ethernet (SGMII)",
1290 1.292 msaitoh WM_T_I210, WMP_F_COPPER },
1291 1.292 msaitoh
1292 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I211_COPPER,
1293 1.247 msaitoh "I211 Ethernet (COPPER)",
1294 1.291 msaitoh WM_T_I211, WMP_F_COPPER },
1295 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_V,
1296 1.249 msaitoh "I217 V Ethernet Connection",
1297 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1298 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_LM,
1299 1.249 msaitoh "I217 LM Ethernet Connection",
1300 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1301 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V,
1302 1.249 msaitoh "I218 V Ethernet Connection",
1303 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1304 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V2,
1305 1.298 msaitoh "I218 V Ethernet Connection",
1306 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1307 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V3,
1308 1.298 msaitoh "I218 V Ethernet Connection",
1309 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1310 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM,
1311 1.249 msaitoh "I218 LM Ethernet Connection",
1312 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1313 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM2,
1314 1.298 msaitoh "I218 LM Ethernet Connection",
1315 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1316 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM3,
1317 1.298 msaitoh "I218 LM Ethernet Connection",
1318 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1319 1.392 msaitoh #if 0
1320 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V,
1321 1.392 msaitoh "I219 V Ethernet Connection",
1322 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1323 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V2,
1324 1.392 msaitoh "I219 V Ethernet Connection",
1325 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1326 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM,
1327 1.392 msaitoh "I219 LM Ethernet Connection",
1328 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1329 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM2,
1330 1.392 msaitoh "I219 LM Ethernet Connection",
1331 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1332 1.392 msaitoh #endif
1333 1.1 thorpej { 0, 0,
1334 1.1 thorpej NULL,
1335 1.1 thorpej 0, 0 },
1336 1.1 thorpej };
1337 1.1 thorpej
1338 1.2 thorpej #ifdef WM_EVENT_COUNTERS
1339 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
1340 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
1341 1.2 thorpej
1342 1.280 msaitoh
1343 1.280 msaitoh /*
1344 1.280 msaitoh * Register read/write functions.
1345 1.280 msaitoh * Other than CSR_{READ|WRITE}().
1346 1.280 msaitoh */
1347 1.280 msaitoh
1348 1.53 thorpej #if 0 /* Not currently used */
1349 1.110 perry static inline uint32_t
1350 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1351 1.53 thorpej {
1352 1.53 thorpej
1353 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1354 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1355 1.53 thorpej }
1356 1.53 thorpej #endif
1357 1.53 thorpej
1358 1.110 perry static inline void
1359 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1360 1.53 thorpej {
1361 1.53 thorpej
1362 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1363 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1364 1.53 thorpej }
1365 1.53 thorpej
1366 1.110 perry static inline void
1367 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1368 1.199 msaitoh uint32_t data)
1369 1.199 msaitoh {
1370 1.199 msaitoh uint32_t regval;
1371 1.199 msaitoh int i;
1372 1.199 msaitoh
1373 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1374 1.199 msaitoh
1375 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1376 1.199 msaitoh
1377 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1378 1.199 msaitoh delay(5);
1379 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1380 1.199 msaitoh break;
1381 1.199 msaitoh }
1382 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1383 1.280 msaitoh aprint_error("%s: WARNING:"
1384 1.280 msaitoh " i82575 reg 0x%08x setup did not indicate ready\n",
1385 1.199 msaitoh device_xname(sc->sc_dev), reg);
1386 1.199 msaitoh }
1387 1.199 msaitoh }
1388 1.199 msaitoh
1389 1.199 msaitoh static inline void
1390 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1391 1.69 thorpej {
1392 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1393 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1394 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1395 1.69 thorpej else
1396 1.69 thorpej wa->wa_high = 0;
1397 1.69 thorpej }
1398 1.69 thorpej
1399 1.280 msaitoh /*
1400 1.352 knakahar * Descriptor sync/init functions.
1401 1.352 knakahar */
1402 1.352 knakahar static inline void
1403 1.362 knakahar wm_cdtxsync(struct wm_txqueue *txq, int start, int num, int ops)
1404 1.352 knakahar {
1405 1.362 knakahar struct wm_softc *sc = txq->txq_sc;
1406 1.352 knakahar
1407 1.352 knakahar /* If it will wrap around, sync to the end of the ring. */
1408 1.356 knakahar if ((start + num) > WM_NTXDESC(txq)) {
1409 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1410 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize *
1411 1.356 knakahar (WM_NTXDESC(txq) - start), ops);
1412 1.356 knakahar num -= (WM_NTXDESC(txq) - start);
1413 1.352 knakahar start = 0;
1414 1.352 knakahar }
1415 1.352 knakahar
1416 1.352 knakahar /* Now sync whatever is left. */
1417 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1418 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize * num, ops);
1419 1.352 knakahar }
1420 1.352 knakahar
1421 1.352 knakahar static inline void
1422 1.362 knakahar wm_cdrxsync(struct wm_rxqueue *rxq, int start, int ops)
1423 1.352 knakahar {
1424 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1425 1.352 knakahar
1426 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_dmamap,
1427 1.352 knakahar WM_CDRXOFF(start), sizeof(wiseman_rxdesc_t), ops);
1428 1.352 knakahar }
1429 1.352 knakahar
1430 1.352 knakahar static inline void
1431 1.362 knakahar wm_init_rxdesc(struct wm_rxqueue *rxq, int start)
1432 1.352 knakahar {
1433 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1434 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[start];
1435 1.356 knakahar wiseman_rxdesc_t *rxd = &rxq->rxq_descs[start];
1436 1.352 knakahar struct mbuf *m = rxs->rxs_mbuf;
1437 1.352 knakahar
1438 1.352 knakahar /*
1439 1.352 knakahar * Note: We scoot the packet forward 2 bytes in the buffer
1440 1.352 knakahar * so that the payload after the Ethernet header is aligned
1441 1.352 knakahar * to a 4-byte boundary.
1442 1.352 knakahar
1443 1.352 knakahar * XXX BRAINDAMAGE ALERT!
1444 1.352 knakahar * The stupid chip uses the same size for every buffer, which
1445 1.352 knakahar * is set in the Receive Control register. We are using the 2K
1446 1.352 knakahar * size option, but what we REALLY want is (2K - 2)! For this
1447 1.352 knakahar * reason, we can't "scoot" packets longer than the standard
1448 1.352 knakahar * Ethernet MTU. On strict-alignment platforms, if the total
1449 1.352 knakahar * size exceeds (2K - 2) we set align_tweak to 0 and let
1450 1.352 knakahar * the upper layer copy the headers.
1451 1.352 knakahar */
1452 1.352 knakahar m->m_data = m->m_ext.ext_buf + sc->sc_align_tweak;
1453 1.352 knakahar
1454 1.352 knakahar wm_set_dma_addr(&rxd->wrx_addr,
1455 1.352 knakahar rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1456 1.352 knakahar rxd->wrx_len = 0;
1457 1.352 knakahar rxd->wrx_cksum = 0;
1458 1.352 knakahar rxd->wrx_status = 0;
1459 1.352 knakahar rxd->wrx_errors = 0;
1460 1.352 knakahar rxd->wrx_special = 0;
1461 1.388 msaitoh wm_cdrxsync(rxq, start, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1462 1.352 knakahar
1463 1.356 knakahar CSR_WRITE(sc, rxq->rxq_rdt_reg, start);
1464 1.352 knakahar }
1465 1.352 knakahar
1466 1.352 knakahar /*
1467 1.280 msaitoh * Device driver interface functions and commonly used functions.
1468 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
1469 1.280 msaitoh */
1470 1.280 msaitoh
1471 1.280 msaitoh /* Lookup supported device table */
1472 1.1 thorpej static const struct wm_product *
1473 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1474 1.1 thorpej {
1475 1.1 thorpej const struct wm_product *wmp;
1476 1.1 thorpej
1477 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1478 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1479 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1480 1.194 msaitoh return wmp;
1481 1.1 thorpej }
1482 1.194 msaitoh return NULL;
1483 1.1 thorpej }
1484 1.1 thorpej
1485 1.280 msaitoh /* The match function (ca_match) */
1486 1.47 thorpej static int
1487 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1488 1.1 thorpej {
1489 1.1 thorpej struct pci_attach_args *pa = aux;
1490 1.1 thorpej
1491 1.1 thorpej if (wm_lookup(pa) != NULL)
1492 1.194 msaitoh return 1;
1493 1.1 thorpej
1494 1.194 msaitoh return 0;
1495 1.1 thorpej }
1496 1.1 thorpej
1497 1.280 msaitoh /* The attach function (ca_attach) */
1498 1.47 thorpej static void
1499 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1500 1.1 thorpej {
1501 1.157 dyoung struct wm_softc *sc = device_private(self);
1502 1.1 thorpej struct pci_attach_args *pa = aux;
1503 1.182 msaitoh prop_dictionary_t dict;
1504 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1505 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1506 1.340 knakahar int counts[PCI_INTR_TYPE_SIZE];
1507 1.340 knakahar pci_intr_type_t max_type;
1508 1.160 christos const char *eetype, *xname;
1509 1.1 thorpej bus_space_tag_t memt;
1510 1.1 thorpej bus_space_handle_t memh;
1511 1.201 msaitoh bus_size_t memsize;
1512 1.1 thorpej int memh_valid;
1513 1.201 msaitoh int i, error;
1514 1.1 thorpej const struct wm_product *wmp;
1515 1.115 thorpej prop_data_t ea;
1516 1.115 thorpej prop_number_t pn;
1517 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1518 1.325 msaitoh uint16_t cfg1, cfg2, swdpin, nvmword;
1519 1.1 thorpej pcireg_t preg, memtype;
1520 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1521 1.273 msaitoh bool force_clear_smbi;
1522 1.292 msaitoh uint32_t link_mode;
1523 1.44 thorpej uint32_t reg;
1524 1.1 thorpej
1525 1.160 christos sc->sc_dev = self;
1526 1.272 ozaki callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
1527 1.272 ozaki sc->sc_stopping = false;
1528 1.1 thorpej
1529 1.292 msaitoh wmp = wm_lookup(pa);
1530 1.292 msaitoh #ifdef DIAGNOSTIC
1531 1.1 thorpej if (wmp == NULL) {
1532 1.1 thorpej printf("\n");
1533 1.1 thorpej panic("wm_attach: impossible");
1534 1.1 thorpej }
1535 1.292 msaitoh #endif
1536 1.292 msaitoh sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
1537 1.1 thorpej
1538 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1539 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1540 1.123 jmcneill
1541 1.69 thorpej if (pci_dma64_available(pa))
1542 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1543 1.69 thorpej else
1544 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1545 1.1 thorpej
1546 1.304 msaitoh sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
1547 1.388 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag,PCI_CLASS_REG));
1548 1.226 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
1549 1.1 thorpej
1550 1.1 thorpej sc->sc_type = wmp->wmp_type;
1551 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1552 1.192 msaitoh if (sc->sc_rev < 2) {
1553 1.160 christos aprint_error_dev(sc->sc_dev,
1554 1.160 christos "i82542 must be at least rev. 2\n");
1555 1.1 thorpej return;
1556 1.1 thorpej }
1557 1.192 msaitoh if (sc->sc_rev < 3)
1558 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1559 1.1 thorpej }
1560 1.1 thorpej
1561 1.335 msaitoh /*
1562 1.335 msaitoh * Disable MSI for Errata:
1563 1.335 msaitoh * "Message Signaled Interrupt Feature May Corrupt Write Transactions"
1564 1.335 msaitoh *
1565 1.335 msaitoh * 82544: Errata 25
1566 1.335 msaitoh * 82540: Errata 6 (easy to reproduce device timeout)
1567 1.335 msaitoh * 82545: Errata 4 (easy to reproduce device timeout)
1568 1.335 msaitoh * 82546: Errata 26 (easy to reproduce device timeout)
1569 1.335 msaitoh * 82541: Errata 7 (easy to reproduce device timeout)
1570 1.337 msaitoh *
1571 1.337 msaitoh * "Byte Enables 2 and 3 are not set on MSI writes"
1572 1.337 msaitoh *
1573 1.337 msaitoh * 82571 & 82572: Errata 63
1574 1.335 msaitoh */
1575 1.337 msaitoh if ((sc->sc_type <= WM_T_82541_2) || (sc->sc_type == WM_T_82571)
1576 1.337 msaitoh || (sc->sc_type == WM_T_82572))
1577 1.335 msaitoh pa->pa_flags &= ~PCI_FLAGS_MSI_OKAY;
1578 1.335 msaitoh
1579 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1580 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1581 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
1582 1.265 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
1583 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1584 1.199 msaitoh
1585 1.184 msaitoh /* Set device properties (mactype) */
1586 1.182 msaitoh dict = device_properties(sc->sc_dev);
1587 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1588 1.182 msaitoh
1589 1.1 thorpej /*
1590 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1591 1.53 thorpej * and it is really required for normal operation.
1592 1.1 thorpej */
1593 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1594 1.1 thorpej switch (memtype) {
1595 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1596 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1597 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1598 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1599 1.1 thorpej break;
1600 1.1 thorpej default:
1601 1.1 thorpej memh_valid = 0;
1602 1.189 msaitoh break;
1603 1.1 thorpej }
1604 1.1 thorpej
1605 1.1 thorpej if (memh_valid) {
1606 1.1 thorpej sc->sc_st = memt;
1607 1.1 thorpej sc->sc_sh = memh;
1608 1.201 msaitoh sc->sc_ss = memsize;
1609 1.1 thorpej } else {
1610 1.160 christos aprint_error_dev(sc->sc_dev,
1611 1.160 christos "unable to map device registers\n");
1612 1.1 thorpej return;
1613 1.1 thorpej }
1614 1.1 thorpej
1615 1.53 thorpej /*
1616 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1617 1.53 thorpej * register access. It is not desirable (nor supported in
1618 1.53 thorpej * this driver) to use it for normal operation, though it is
1619 1.53 thorpej * required to work around bugs in some chip versions.
1620 1.53 thorpej */
1621 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1622 1.53 thorpej /* First we have to find the I/O BAR. */
1623 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1624 1.241 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
1625 1.241 msaitoh if (memtype == PCI_MAPREG_TYPE_IO)
1626 1.53 thorpej break;
1627 1.241 msaitoh if (PCI_MAPREG_MEM_TYPE(memtype) ==
1628 1.241 msaitoh PCI_MAPREG_MEM_TYPE_64BIT)
1629 1.241 msaitoh i += 4; /* skip high bits, too */
1630 1.53 thorpej }
1631 1.241 msaitoh if (i < PCI_MAPREG_END) {
1632 1.88 briggs /*
1633 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1634 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1635 1.218 msaitoh * It's no problem because newer chips has no this
1636 1.218 msaitoh * bug.
1637 1.218 msaitoh *
1638 1.88 briggs * The i8254x doesn't apparently respond when the
1639 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1640 1.88 briggs * been configured.
1641 1.88 briggs */
1642 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1643 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1644 1.160 christos aprint_error_dev(sc->sc_dev,
1645 1.160 christos "WARNING: I/O BAR at zero.\n");
1646 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1647 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1648 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1649 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1650 1.88 briggs } else {
1651 1.160 christos aprint_error_dev(sc->sc_dev,
1652 1.160 christos "WARNING: unable to map I/O space\n");
1653 1.88 briggs }
1654 1.88 briggs }
1655 1.88 briggs
1656 1.53 thorpej }
1657 1.53 thorpej
1658 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1659 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1660 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1661 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1662 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1663 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1664 1.1 thorpej
1665 1.122 christos /* power up chip */
1666 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1667 1.122 christos NULL)) && error != EOPNOTSUPP) {
1668 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1669 1.122 christos return;
1670 1.1 thorpej }
1671 1.1 thorpej
1672 1.365 knakahar wm_adjust_qnum(sc, pci_msix_count(pa->pa_pc, pa->pa_tag));
1673 1.365 knakahar
1674 1.340 knakahar /* Allocation settings */
1675 1.340 knakahar max_type = PCI_INTR_TYPE_MSIX;
1676 1.364 knakahar counts[PCI_INTR_TYPE_MSIX] = sc->sc_ntxqueues + sc->sc_nrxqueues + 1;
1677 1.340 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1678 1.340 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1679 1.340 knakahar
1680 1.340 knakahar alloc_retry:
1681 1.340 knakahar if (pci_intr_alloc(pa, &sc->sc_intrs, counts, max_type) != 0) {
1682 1.340 knakahar aprint_error_dev(sc->sc_dev, "failed to allocate interrupt\n");
1683 1.340 knakahar return;
1684 1.340 knakahar }
1685 1.340 knakahar
1686 1.340 knakahar if (pci_intr_type(sc->sc_intrs[0]) == PCI_INTR_TYPE_MSIX) {
1687 1.360 knakahar error = wm_setup_msix(sc);
1688 1.360 knakahar if (error) {
1689 1.360 knakahar pci_intr_release(pc, sc->sc_intrs,
1690 1.360 knakahar counts[PCI_INTR_TYPE_MSIX]);
1691 1.360 knakahar
1692 1.360 knakahar /* Setup for MSI: Disable MSI-X */
1693 1.360 knakahar max_type = PCI_INTR_TYPE_MSI;
1694 1.360 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1695 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1696 1.360 knakahar goto alloc_retry;
1697 1.335 msaitoh }
1698 1.360 knakahar } else if (pci_intr_type(sc->sc_intrs[0]) == PCI_INTR_TYPE_MSI) {
1699 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1700 1.360 knakahar error = wm_setup_legacy(sc);
1701 1.360 knakahar if (error) {
1702 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1703 1.360 knakahar counts[PCI_INTR_TYPE_MSI]);
1704 1.335 msaitoh
1705 1.360 knakahar /* The next try is for INTx: Disable MSI */
1706 1.360 knakahar max_type = PCI_INTR_TYPE_INTX;
1707 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1708 1.360 knakahar goto alloc_retry;
1709 1.360 knakahar }
1710 1.340 knakahar } else {
1711 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1712 1.360 knakahar error = wm_setup_legacy(sc);
1713 1.360 knakahar if (error) {
1714 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1715 1.360 knakahar counts[PCI_INTR_TYPE_INTX]);
1716 1.360 knakahar return;
1717 1.335 msaitoh }
1718 1.335 msaitoh }
1719 1.52 thorpej
1720 1.52 thorpej /*
1721 1.199 msaitoh * Check the function ID (unit number of the chip).
1722 1.199 msaitoh */
1723 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1724 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1725 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1726 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1727 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
1728 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1729 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1730 1.199 msaitoh else
1731 1.199 msaitoh sc->sc_funcid = 0;
1732 1.199 msaitoh
1733 1.199 msaitoh /*
1734 1.52 thorpej * Determine a few things about the bus we're connected to.
1735 1.52 thorpej */
1736 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1737 1.52 thorpej /* We don't really know the bus characteristics here. */
1738 1.52 thorpej sc->sc_bus_speed = 33;
1739 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1740 1.73 tron /*
1741 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1742 1.73 tron * a 32-bit 66MHz PCI Bus.
1743 1.73 tron */
1744 1.73 tron sc->sc_flags |= WM_F_CSA;
1745 1.73 tron sc->sc_bus_speed = 66;
1746 1.160 christos aprint_verbose_dev(sc->sc_dev,
1747 1.160 christos "Communication Streaming Architecture\n");
1748 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1749 1.272 ozaki callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
1750 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1751 1.78 thorpej wm_82547_txfifo_stall, sc);
1752 1.160 christos aprint_verbose_dev(sc->sc_dev,
1753 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1754 1.78 thorpej }
1755 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1756 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1757 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1758 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1759 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1760 1.249 msaitoh && (sc->sc_type != WM_T_PCH2)
1761 1.392 msaitoh && (sc->sc_type != WM_T_PCH_LPT)
1762 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
1763 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1764 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1765 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1766 1.199 msaitoh NULL) == 0)
1767 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1768 1.199 msaitoh "unable to find PCIe capability\n");
1769 1.199 msaitoh }
1770 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1771 1.73 tron } else {
1772 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1773 1.52 thorpej if (reg & STATUS_BUS64)
1774 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1775 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1776 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1777 1.54 thorpej
1778 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1779 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1780 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1781 1.160 christos aprint_error_dev(sc->sc_dev,
1782 1.160 christos "unable to find PCIX capability\n");
1783 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1784 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1785 1.54 thorpej /*
1786 1.54 thorpej * Work around a problem caused by the BIOS
1787 1.54 thorpej * setting the max memory read byte count
1788 1.54 thorpej * incorrectly.
1789 1.54 thorpej */
1790 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1791 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD);
1792 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1793 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_STATUS);
1794 1.54 thorpej
1795 1.388 msaitoh bytecnt = (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
1796 1.248 msaitoh PCIX_CMD_BYTECNT_SHIFT;
1797 1.388 msaitoh maxb = (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
1798 1.248 msaitoh PCIX_STATUS_MAXB_SHIFT;
1799 1.54 thorpej if (bytecnt > maxb) {
1800 1.160 christos aprint_verbose_dev(sc->sc_dev,
1801 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1802 1.54 thorpej 512 << bytecnt, 512 << maxb);
1803 1.54 thorpej pcix_cmd = (pcix_cmd &
1804 1.248 msaitoh ~PCIX_CMD_BYTECNT_MASK) |
1805 1.248 msaitoh (maxb << PCIX_CMD_BYTECNT_SHIFT);
1806 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1807 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD,
1808 1.54 thorpej pcix_cmd);
1809 1.54 thorpej }
1810 1.54 thorpej }
1811 1.54 thorpej }
1812 1.52 thorpej /*
1813 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1814 1.52 thorpej * bridge on the board, and can run the secondary bus at
1815 1.52 thorpej * a higher speed.
1816 1.52 thorpej */
1817 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1818 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1819 1.52 thorpej : 66;
1820 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1821 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1822 1.52 thorpej case STATUS_PCIXSPD_50_66:
1823 1.52 thorpej sc->sc_bus_speed = 66;
1824 1.52 thorpej break;
1825 1.52 thorpej case STATUS_PCIXSPD_66_100:
1826 1.52 thorpej sc->sc_bus_speed = 100;
1827 1.52 thorpej break;
1828 1.52 thorpej case STATUS_PCIXSPD_100_133:
1829 1.52 thorpej sc->sc_bus_speed = 133;
1830 1.52 thorpej break;
1831 1.52 thorpej default:
1832 1.160 christos aprint_error_dev(sc->sc_dev,
1833 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1834 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1835 1.52 thorpej sc->sc_bus_speed = 66;
1836 1.189 msaitoh break;
1837 1.52 thorpej }
1838 1.52 thorpej } else
1839 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1840 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1841 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1842 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1843 1.52 thorpej }
1844 1.1 thorpej
1845 1.127 bouyer /* clear interesting stat counters */
1846 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1847 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1848 1.127 bouyer
1849 1.221 msaitoh /* get PHY control from SMBus to PCIe */
1850 1.249 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
1851 1.392 msaitoh || (sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT))
1852 1.221 msaitoh wm_smbustopci(sc);
1853 1.221 msaitoh
1854 1.281 msaitoh /* Reset the chip to a known state. */
1855 1.1 thorpej wm_reset(sc);
1856 1.1 thorpej
1857 1.281 msaitoh /* Get some information about the EEPROM. */
1858 1.185 msaitoh switch (sc->sc_type) {
1859 1.185 msaitoh case WM_T_82542_2_0:
1860 1.185 msaitoh case WM_T_82542_2_1:
1861 1.185 msaitoh case WM_T_82543:
1862 1.185 msaitoh case WM_T_82544:
1863 1.185 msaitoh /* Microwire */
1864 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1865 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1866 1.185 msaitoh break;
1867 1.185 msaitoh case WM_T_82540:
1868 1.185 msaitoh case WM_T_82545:
1869 1.185 msaitoh case WM_T_82545_3:
1870 1.185 msaitoh case WM_T_82546:
1871 1.185 msaitoh case WM_T_82546_3:
1872 1.185 msaitoh /* Microwire */
1873 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1874 1.294 msaitoh if (reg & EECD_EE_SIZE) {
1875 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1876 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1877 1.294 msaitoh } else {
1878 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1879 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1880 1.294 msaitoh }
1881 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
1882 1.185 msaitoh break;
1883 1.185 msaitoh case WM_T_82541:
1884 1.185 msaitoh case WM_T_82541_2:
1885 1.185 msaitoh case WM_T_82547:
1886 1.185 msaitoh case WM_T_82547_2:
1887 1.313 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
1888 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1889 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1890 1.185 msaitoh /* SPI */
1891 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1892 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1893 1.294 msaitoh } else {
1894 1.185 msaitoh /* Microwire */
1895 1.294 msaitoh if ((reg & EECD_EE_ABITS) != 0) {
1896 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1897 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1898 1.294 msaitoh } else {
1899 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1900 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1901 1.294 msaitoh }
1902 1.294 msaitoh }
1903 1.185 msaitoh break;
1904 1.185 msaitoh case WM_T_82571:
1905 1.185 msaitoh case WM_T_82572:
1906 1.185 msaitoh /* SPI */
1907 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1908 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1909 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD | WM_F_LOCK_SWSM;
1910 1.185 msaitoh break;
1911 1.185 msaitoh case WM_T_82573:
1912 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_SWSM;
1913 1.273 msaitoh /* FALLTHROUGH */
1914 1.185 msaitoh case WM_T_82574:
1915 1.185 msaitoh case WM_T_82583:
1916 1.294 msaitoh if (wm_nvm_is_onboard_eeprom(sc) == 0) {
1917 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1918 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
1919 1.294 msaitoh } else {
1920 1.185 msaitoh /* SPI */
1921 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1922 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1923 1.185 msaitoh }
1924 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1925 1.185 msaitoh break;
1926 1.199 msaitoh case WM_T_82575:
1927 1.199 msaitoh case WM_T_82576:
1928 1.199 msaitoh case WM_T_82580:
1929 1.228 msaitoh case WM_T_I350:
1930 1.278 msaitoh case WM_T_I354:
1931 1.185 msaitoh case WM_T_80003:
1932 1.185 msaitoh /* SPI */
1933 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1934 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1935 1.275 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW
1936 1.275 msaitoh | WM_F_LOCK_SWSM;
1937 1.185 msaitoh break;
1938 1.185 msaitoh case WM_T_ICH8:
1939 1.185 msaitoh case WM_T_ICH9:
1940 1.185 msaitoh case WM_T_ICH10:
1941 1.190 msaitoh case WM_T_PCH:
1942 1.221 msaitoh case WM_T_PCH2:
1943 1.249 msaitoh case WM_T_PCH_LPT:
1944 1.185 msaitoh /* FLASH */
1945 1.276 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
1946 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
1947 1.388 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,WM_ICH8_FLASH);
1948 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1949 1.336 msaitoh &sc->sc_flasht, &sc->sc_flashh, NULL, &sc->sc_flashs)) {
1950 1.160 christos aprint_error_dev(sc->sc_dev,
1951 1.160 christos "can't map FLASH registers\n");
1952 1.353 knakahar goto out;
1953 1.139 bouyer }
1954 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1955 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1956 1.388 msaitoh ICH_FLASH_SECTOR_SIZE;
1957 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1958 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1959 1.388 msaitoh sc->sc_ich8_flash_bank_size -= (reg & ICH_GFPREG_BASE_MASK);
1960 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1961 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1962 1.392 msaitoh sc->sc_flashreg_offset = 0;
1963 1.392 msaitoh break;
1964 1.392 msaitoh case WM_T_PCH_SPT:
1965 1.392 msaitoh /* SPT has no GFPREG; flash registers mapped through BAR0 */
1966 1.392 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
1967 1.392 msaitoh sc->sc_flasht = sc->sc_st;
1968 1.392 msaitoh sc->sc_flashh = sc->sc_sh;
1969 1.392 msaitoh sc->sc_ich8_flash_base = 0;
1970 1.392 msaitoh sc->sc_nvm_wordsize =
1971 1.392 msaitoh (((CSR_READ(sc, WMREG_STRAP) >> 1) & 0x1F) + 1)
1972 1.392 msaitoh * NVM_SIZE_MULTIPLIER;
1973 1.392 msaitoh /* It is size in bytes, we want words */
1974 1.392 msaitoh sc->sc_nvm_wordsize /= 2;
1975 1.392 msaitoh /* assume 2 banks */
1976 1.392 msaitoh sc->sc_ich8_flash_bank_size = sc->sc_nvm_wordsize / 2;
1977 1.392 msaitoh sc->sc_flashreg_offset = WM_PCH_SPT_FLASHOFFSET;
1978 1.185 msaitoh break;
1979 1.247 msaitoh case WM_T_I210:
1980 1.247 msaitoh case WM_T_I211:
1981 1.321 msaitoh if (wm_nvm_get_flash_presence_i210(sc)) {
1982 1.321 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1983 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
1984 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW;
1985 1.321 msaitoh } else {
1986 1.321 msaitoh sc->sc_nvm_wordsize = INVM_SIZE;
1987 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_INVM;
1988 1.343 msaitoh sc->sc_flags |= WM_F_LOCK_SWFW;
1989 1.321 msaitoh }
1990 1.247 msaitoh break;
1991 1.185 msaitoh default:
1992 1.185 msaitoh break;
1993 1.44 thorpej }
1994 1.112 gavan
1995 1.273 msaitoh /* Ensure the SMBI bit is clear before first NVM or PHY access */
1996 1.273 msaitoh switch (sc->sc_type) {
1997 1.273 msaitoh case WM_T_82571:
1998 1.273 msaitoh case WM_T_82572:
1999 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM2);
2000 1.310 msaitoh if ((reg & SWSM2_LOCK) == 0) {
2001 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
2002 1.273 msaitoh force_clear_smbi = true;
2003 1.273 msaitoh } else
2004 1.273 msaitoh force_clear_smbi = false;
2005 1.273 msaitoh break;
2006 1.284 msaitoh case WM_T_82573:
2007 1.284 msaitoh case WM_T_82574:
2008 1.284 msaitoh case WM_T_82583:
2009 1.284 msaitoh force_clear_smbi = true;
2010 1.284 msaitoh break;
2011 1.273 msaitoh default:
2012 1.284 msaitoh force_clear_smbi = false;
2013 1.273 msaitoh break;
2014 1.273 msaitoh }
2015 1.273 msaitoh if (force_clear_smbi) {
2016 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
2017 1.284 msaitoh if ((reg & SWSM_SMBI) != 0)
2018 1.273 msaitoh aprint_error_dev(sc->sc_dev,
2019 1.273 msaitoh "Please update the Bootagent\n");
2020 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
2021 1.273 msaitoh }
2022 1.273 msaitoh
2023 1.112 gavan /*
2024 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
2025 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
2026 1.112 gavan * that no EEPROM is attached.
2027 1.112 gavan */
2028 1.185 msaitoh /*
2029 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
2030 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
2031 1.185 msaitoh */
2032 1.280 msaitoh if (wm_nvm_validate_checksum(sc)) {
2033 1.169 msaitoh /*
2034 1.185 msaitoh * Read twice again because some PCI-e parts fail the
2035 1.185 msaitoh * first check due to the link being in sleep state.
2036 1.169 msaitoh */
2037 1.280 msaitoh if (wm_nvm_validate_checksum(sc))
2038 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
2039 1.169 msaitoh }
2040 1.185 msaitoh
2041 1.184 msaitoh /* Set device properties (macflags) */
2042 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
2043 1.112 gavan
2044 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
2045 1.328 msaitoh aprint_verbose_dev(sc->sc_dev, "No EEPROM");
2046 1.294 msaitoh else {
2047 1.294 msaitoh aprint_verbose_dev(sc->sc_dev, "%u words ",
2048 1.294 msaitoh sc->sc_nvm_wordsize);
2049 1.321 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVM)
2050 1.328 msaitoh aprint_verbose("iNVM");
2051 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW)
2052 1.328 msaitoh aprint_verbose("FLASH(HW)");
2053 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH)
2054 1.328 msaitoh aprint_verbose("FLASH");
2055 1.321 msaitoh else {
2056 1.294 msaitoh if (sc->sc_flags & WM_F_EEPROM_SPI)
2057 1.294 msaitoh eetype = "SPI";
2058 1.294 msaitoh else
2059 1.294 msaitoh eetype = "MicroWire";
2060 1.328 msaitoh aprint_verbose("(%d address bits) %s EEPROM",
2061 1.294 msaitoh sc->sc_nvm_addrbits, eetype);
2062 1.294 msaitoh }
2063 1.112 gavan }
2064 1.328 msaitoh wm_nvm_version(sc);
2065 1.328 msaitoh aprint_verbose("\n");
2066 1.112 gavan
2067 1.329 msaitoh /* Check for I21[01] PLL workaround */
2068 1.329 msaitoh if (sc->sc_type == WM_T_I210)
2069 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2070 1.329 msaitoh if ((sc->sc_type == WM_T_I210) && wm_nvm_get_flash_presence_i210(sc)) {
2071 1.329 msaitoh /* NVM image release 3.25 has a workaround */
2072 1.344 msaitoh if ((sc->sc_nvm_ver_major < 3)
2073 1.329 msaitoh || ((sc->sc_nvm_ver_major == 3)
2074 1.344 msaitoh && (sc->sc_nvm_ver_minor < 25))) {
2075 1.329 msaitoh aprint_verbose_dev(sc->sc_dev,
2076 1.329 msaitoh "ROM image version %d.%d is older than 3.25\n",
2077 1.329 msaitoh sc->sc_nvm_ver_major, sc->sc_nvm_ver_minor);
2078 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2079 1.329 msaitoh }
2080 1.329 msaitoh }
2081 1.329 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
2082 1.329 msaitoh wm_pll_workaround_i210(sc);
2083 1.329 msaitoh
2084 1.379 msaitoh wm_get_wakeup(sc);
2085 1.261 msaitoh switch (sc->sc_type) {
2086 1.261 msaitoh case WM_T_82571:
2087 1.261 msaitoh case WM_T_82572:
2088 1.261 msaitoh case WM_T_82573:
2089 1.261 msaitoh case WM_T_82574:
2090 1.261 msaitoh case WM_T_82583:
2091 1.261 msaitoh case WM_T_80003:
2092 1.261 msaitoh case WM_T_ICH8:
2093 1.261 msaitoh case WM_T_ICH9:
2094 1.261 msaitoh case WM_T_ICH10:
2095 1.261 msaitoh case WM_T_PCH:
2096 1.261 msaitoh case WM_T_PCH2:
2097 1.261 msaitoh case WM_T_PCH_LPT:
2098 1.392 msaitoh case WM_T_PCH_SPT:
2099 1.378 msaitoh /* Non-AMT based hardware can now take control from firmware */
2100 1.378 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
2101 1.261 msaitoh wm_get_hw_control(sc);
2102 1.261 msaitoh break;
2103 1.261 msaitoh default:
2104 1.261 msaitoh break;
2105 1.261 msaitoh }
2106 1.379 msaitoh
2107 1.113 gavan /*
2108 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
2109 1.113 gavan * in device properties.
2110 1.113 gavan */
2111 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
2112 1.115 thorpej if (ea != NULL) {
2113 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
2114 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
2115 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
2116 1.115 thorpej } else {
2117 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
2118 1.160 christos aprint_error_dev(sc->sc_dev,
2119 1.160 christos "unable to read Ethernet address\n");
2120 1.353 knakahar goto out;
2121 1.210 msaitoh }
2122 1.17 thorpej }
2123 1.17 thorpej
2124 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
2125 1.1 thorpej ether_sprintf(enaddr));
2126 1.1 thorpej
2127 1.1 thorpej /*
2128 1.1 thorpej * Read the config info from the EEPROM, and set up various
2129 1.1 thorpej * bits in the control registers based on their contents.
2130 1.1 thorpej */
2131 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
2132 1.115 thorpej if (pn != NULL) {
2133 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2134 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
2135 1.115 thorpej } else {
2136 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
2137 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
2138 1.353 knakahar goto out;
2139 1.113 gavan }
2140 1.51 thorpej }
2141 1.115 thorpej
2142 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
2143 1.115 thorpej if (pn != NULL) {
2144 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2145 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
2146 1.115 thorpej } else {
2147 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
2148 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
2149 1.353 knakahar goto out;
2150 1.113 gavan }
2151 1.51 thorpej }
2152 1.115 thorpej
2153 1.203 msaitoh /* check for WM_F_WOL */
2154 1.203 msaitoh switch (sc->sc_type) {
2155 1.203 msaitoh case WM_T_82542_2_0:
2156 1.203 msaitoh case WM_T_82542_2_1:
2157 1.203 msaitoh case WM_T_82543:
2158 1.203 msaitoh /* dummy? */
2159 1.203 msaitoh eeprom_data = 0;
2160 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2161 1.203 msaitoh break;
2162 1.203 msaitoh case WM_T_82544:
2163 1.293 msaitoh apme_mask = NVM_CFG2_82544_APM_EN;
2164 1.203 msaitoh eeprom_data = cfg2;
2165 1.203 msaitoh break;
2166 1.203 msaitoh case WM_T_82546:
2167 1.203 msaitoh case WM_T_82546_3:
2168 1.203 msaitoh case WM_T_82571:
2169 1.203 msaitoh case WM_T_82572:
2170 1.203 msaitoh case WM_T_82573:
2171 1.203 msaitoh case WM_T_82574:
2172 1.203 msaitoh case WM_T_82583:
2173 1.203 msaitoh case WM_T_80003:
2174 1.203 msaitoh default:
2175 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2176 1.293 msaitoh wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
2177 1.293 msaitoh : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
2178 1.203 msaitoh break;
2179 1.203 msaitoh case WM_T_82575:
2180 1.203 msaitoh case WM_T_82576:
2181 1.203 msaitoh case WM_T_82580:
2182 1.228 msaitoh case WM_T_I350:
2183 1.265 msaitoh case WM_T_I354: /* XXX ok? */
2184 1.203 msaitoh case WM_T_ICH8:
2185 1.203 msaitoh case WM_T_ICH9:
2186 1.203 msaitoh case WM_T_ICH10:
2187 1.203 msaitoh case WM_T_PCH:
2188 1.221 msaitoh case WM_T_PCH2:
2189 1.249 msaitoh case WM_T_PCH_LPT:
2190 1.392 msaitoh case WM_T_PCH_SPT:
2191 1.228 msaitoh /* XXX The funcid should be checked on some devices */
2192 1.203 msaitoh apme_mask = WUC_APME;
2193 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
2194 1.203 msaitoh break;
2195 1.203 msaitoh }
2196 1.203 msaitoh
2197 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
2198 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
2199 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
2200 1.203 msaitoh #ifdef WM_DEBUG
2201 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
2202 1.203 msaitoh printf("WOL\n");
2203 1.203 msaitoh #endif
2204 1.203 msaitoh
2205 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
2206 1.325 msaitoh /* Check NVM for autonegotiation */
2207 1.325 msaitoh if (wm_nvm_read(sc, NVM_OFF_COMPAT, 1, &nvmword) == 0) {
2208 1.325 msaitoh if ((nvmword & NVM_COMPAT_SERDES_FORCE_MODE) != 0)
2209 1.325 msaitoh sc->sc_flags |= WM_F_PCS_DIS_AUTONEGO;
2210 1.325 msaitoh }
2211 1.325 msaitoh }
2212 1.325 msaitoh
2213 1.203 msaitoh /*
2214 1.203 msaitoh * XXX need special handling for some multiple port cards
2215 1.203 msaitoh * to disable a paticular port.
2216 1.203 msaitoh */
2217 1.203 msaitoh
2218 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
2219 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
2220 1.115 thorpej if (pn != NULL) {
2221 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2222 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
2223 1.115 thorpej } else {
2224 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
2225 1.160 christos aprint_error_dev(sc->sc_dev,
2226 1.160 christos "unable to read SWDPIN\n");
2227 1.353 knakahar goto out;
2228 1.113 gavan }
2229 1.51 thorpej }
2230 1.51 thorpej }
2231 1.1 thorpej
2232 1.293 msaitoh if (cfg1 & NVM_CFG1_ILOS)
2233 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
2234 1.325 msaitoh
2235 1.325 msaitoh /*
2236 1.325 msaitoh * XXX
2237 1.325 msaitoh * This code isn't correct because pin 2 and 3 are located
2238 1.325 msaitoh * in different position on newer chips. Check all datasheet.
2239 1.325 msaitoh *
2240 1.325 msaitoh * Until resolve this problem, check if a chip < 82580
2241 1.325 msaitoh */
2242 1.325 msaitoh if (sc->sc_type <= WM_T_82580) {
2243 1.325 msaitoh if (sc->sc_type >= WM_T_82544) {
2244 1.325 msaitoh sc->sc_ctrl |=
2245 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
2246 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2247 1.325 msaitoh sc->sc_ctrl |=
2248 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
2249 1.325 msaitoh CTRL_SWDPINS_SHIFT;
2250 1.325 msaitoh } else {
2251 1.325 msaitoh sc->sc_ctrl |=
2252 1.325 msaitoh ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
2253 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2254 1.325 msaitoh }
2255 1.325 msaitoh }
2256 1.325 msaitoh
2257 1.325 msaitoh /* XXX For other than 82580? */
2258 1.325 msaitoh if (sc->sc_type == WM_T_82580) {
2259 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &nvmword);
2260 1.389 msaitoh if (nvmword & __BIT(13))
2261 1.325 msaitoh sc->sc_ctrl |= CTRL_ILOS;
2262 1.1 thorpej }
2263 1.1 thorpej
2264 1.1 thorpej #if 0
2265 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2266 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS0)
2267 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
2268 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS1)
2269 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
2270 1.1 thorpej sc->sc_ctrl_ext |=
2271 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
2272 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2273 1.1 thorpej sc->sc_ctrl_ext |=
2274 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
2275 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
2276 1.1 thorpej } else {
2277 1.1 thorpej sc->sc_ctrl_ext |=
2278 1.293 msaitoh ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
2279 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2280 1.1 thorpej }
2281 1.1 thorpej #endif
2282 1.1 thorpej
2283 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2284 1.1 thorpej #if 0
2285 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2286 1.1 thorpej #endif
2287 1.1 thorpej
2288 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
2289 1.192 msaitoh uint16_t val;
2290 1.192 msaitoh
2291 1.192 msaitoh /* Save the NVM K1 bit setting */
2292 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
2293 1.192 msaitoh
2294 1.293 msaitoh if ((val & NVM_K1_CONFIG_ENABLE) != 0)
2295 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
2296 1.192 msaitoh else
2297 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
2298 1.192 msaitoh }
2299 1.192 msaitoh
2300 1.1 thorpej /*
2301 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
2302 1.1 thorpej * media structures accordingly.
2303 1.1 thorpej */
2304 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
2305 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
2306 1.249 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
2307 1.392 msaitoh || sc->sc_type == WM_T_PCH_SPT || sc->sc_type == WM_T_82573
2308 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
2309 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
2310 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2311 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
2312 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
2313 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER) {
2314 1.160 christos aprint_error_dev(sc->sc_dev,
2315 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
2316 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_FIBER;
2317 1.292 msaitoh }
2318 1.1 thorpej wm_tbi_mediainit(sc);
2319 1.1 thorpej } else {
2320 1.199 msaitoh switch (sc->sc_type) {
2321 1.199 msaitoh case WM_T_82575:
2322 1.199 msaitoh case WM_T_82576:
2323 1.199 msaitoh case WM_T_82580:
2324 1.228 msaitoh case WM_T_I350:
2325 1.265 msaitoh case WM_T_I354:
2326 1.247 msaitoh case WM_T_I210:
2327 1.247 msaitoh case WM_T_I211:
2328 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
2329 1.292 msaitoh link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
2330 1.292 msaitoh switch (link_mode) {
2331 1.265 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
2332 1.265 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX\n");
2333 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_SERDES;
2334 1.199 msaitoh break;
2335 1.265 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
2336 1.265 msaitoh if (wm_sgmii_uses_mdio(sc)) {
2337 1.265 msaitoh aprint_verbose_dev(sc->sc_dev,
2338 1.265 msaitoh "SGMII(MDIO)\n");
2339 1.265 msaitoh sc->sc_flags |= WM_F_SGMII;
2340 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2341 1.265 msaitoh break;
2342 1.265 msaitoh }
2343 1.265 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
2344 1.265 msaitoh /*FALLTHROUGH*/
2345 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
2346 1.295 msaitoh sc->sc_mediatype = wm_sfp_get_media_type(sc);
2347 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_UNKNOWN) {
2348 1.292 msaitoh if (link_mode
2349 1.292 msaitoh == CTRL_EXT_LINK_MODE_SGMII) {
2350 1.292 msaitoh sc->sc_mediatype
2351 1.311 msaitoh = WM_MEDIATYPE_COPPER;
2352 1.292 msaitoh sc->sc_flags |= WM_F_SGMII;
2353 1.292 msaitoh } else {
2354 1.292 msaitoh sc->sc_mediatype
2355 1.311 msaitoh = WM_MEDIATYPE_SERDES;
2356 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2357 1.292 msaitoh "SERDES\n");
2358 1.292 msaitoh }
2359 1.292 msaitoh break;
2360 1.292 msaitoh }
2361 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
2362 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2363 1.292 msaitoh "SERDES\n");
2364 1.292 msaitoh
2365 1.292 msaitoh /* Change current link mode setting */
2366 1.292 msaitoh reg &= ~CTRL_EXT_LINK_MODE_MASK;
2367 1.292 msaitoh switch (sc->sc_mediatype) {
2368 1.311 msaitoh case WM_MEDIATYPE_COPPER:
2369 1.292 msaitoh reg |= CTRL_EXT_LINK_MODE_SGMII;
2370 1.292 msaitoh break;
2371 1.311 msaitoh case WM_MEDIATYPE_SERDES:
2372 1.292 msaitoh reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
2373 1.292 msaitoh break;
2374 1.292 msaitoh default:
2375 1.292 msaitoh break;
2376 1.292 msaitoh }
2377 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2378 1.199 msaitoh break;
2379 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
2380 1.199 msaitoh default:
2381 1.295 msaitoh aprint_verbose_dev(sc->sc_dev, "Copper\n");
2382 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2383 1.199 msaitoh break;
2384 1.199 msaitoh }
2385 1.292 msaitoh
2386 1.292 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2387 1.292 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0)
2388 1.292 msaitoh reg |= CTRL_EXT_I2C_ENA;
2389 1.292 msaitoh else
2390 1.292 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2391 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2392 1.292 msaitoh
2393 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER)
2394 1.292 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2395 1.292 msaitoh else
2396 1.292 msaitoh wm_tbi_mediainit(sc);
2397 1.199 msaitoh break;
2398 1.199 msaitoh default:
2399 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_FIBER)
2400 1.199 msaitoh aprint_error_dev(sc->sc_dev,
2401 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
2402 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2403 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2404 1.199 msaitoh }
2405 1.1 thorpej }
2406 1.1 thorpej
2407 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
2408 1.160 christos xname = device_xname(sc->sc_dev);
2409 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
2410 1.1 thorpej ifp->if_softc = sc;
2411 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2412 1.1 thorpej ifp->if_ioctl = wm_ioctl;
2413 1.403 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
2414 1.232 bouyer ifp->if_start = wm_nq_start;
2415 1.403 knakahar if (sc->sc_ntxqueues > 1)
2416 1.403 knakahar ifp->if_transmit = wm_nq_transmit;
2417 1.403 knakahar } else
2418 1.232 bouyer ifp->if_start = wm_start;
2419 1.1 thorpej ifp->if_watchdog = wm_watchdog;
2420 1.1 thorpej ifp->if_init = wm_init;
2421 1.1 thorpej ifp->if_stop = wm_stop;
2422 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
2423 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
2424 1.1 thorpej
2425 1.187 msaitoh /* Check for jumbo frame */
2426 1.187 msaitoh switch (sc->sc_type) {
2427 1.187 msaitoh case WM_T_82573:
2428 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
2429 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &nvmword);
2430 1.325 msaitoh if ((nvmword & NVM_3GIO_3_ASPM_MASK) != 0)
2431 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2432 1.187 msaitoh break;
2433 1.187 msaitoh case WM_T_82571:
2434 1.187 msaitoh case WM_T_82572:
2435 1.187 msaitoh case WM_T_82574:
2436 1.199 msaitoh case WM_T_82575:
2437 1.199 msaitoh case WM_T_82576:
2438 1.199 msaitoh case WM_T_82580:
2439 1.228 msaitoh case WM_T_I350:
2440 1.265 msaitoh case WM_T_I354: /* XXXX ok? */
2441 1.247 msaitoh case WM_T_I210:
2442 1.247 msaitoh case WM_T_I211:
2443 1.187 msaitoh case WM_T_80003:
2444 1.187 msaitoh case WM_T_ICH9:
2445 1.187 msaitoh case WM_T_ICH10:
2446 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
2447 1.249 msaitoh case WM_T_PCH_LPT:
2448 1.392 msaitoh case WM_T_PCH_SPT:
2449 1.187 msaitoh /* XXX limited to 9234 */
2450 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2451 1.187 msaitoh break;
2452 1.190 msaitoh case WM_T_PCH:
2453 1.190 msaitoh /* XXX limited to 4096 */
2454 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2455 1.190 msaitoh break;
2456 1.187 msaitoh case WM_T_82542_2_0:
2457 1.187 msaitoh case WM_T_82542_2_1:
2458 1.187 msaitoh case WM_T_82583:
2459 1.187 msaitoh case WM_T_ICH8:
2460 1.187 msaitoh /* No support for jumbo frame */
2461 1.187 msaitoh break;
2462 1.187 msaitoh default:
2463 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
2464 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2465 1.187 msaitoh break;
2466 1.187 msaitoh }
2467 1.41 tls
2468 1.281 msaitoh /* If we're a i82543 or greater, we can support VLANs. */
2469 1.233 msaitoh if (sc->sc_type >= WM_T_82543)
2470 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
2471 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
2472 1.1 thorpej
2473 1.1 thorpej /*
2474 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
2475 1.11 thorpej * on i82543 and later.
2476 1.1 thorpej */
2477 1.130 yamt if (sc->sc_type >= WM_T_82543) {
2478 1.1 thorpej ifp->if_capabilities |=
2479 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
2480 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
2481 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
2482 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
2483 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
2484 1.130 yamt }
2485 1.130 yamt
2486 1.130 yamt /*
2487 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
2488 1.130 yamt *
2489 1.130 yamt * 82541GI (8086:1076) ... no
2490 1.130 yamt * 82572EI (8086:10b9) ... yes
2491 1.130 yamt */
2492 1.130 yamt if (sc->sc_type >= WM_T_82571) {
2493 1.130 yamt ifp->if_capabilities |=
2494 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
2495 1.130 yamt }
2496 1.1 thorpej
2497 1.198 msaitoh /*
2498 1.99 matt * If we're a i82544 or greater (except i82547), we can do
2499 1.99 matt * TCP segmentation offload.
2500 1.99 matt */
2501 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
2502 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
2503 1.131 yamt }
2504 1.131 yamt
2505 1.131 yamt if (sc->sc_type >= WM_T_82571) {
2506 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
2507 1.131 yamt }
2508 1.99 matt
2509 1.272 ozaki #ifdef WM_MPSAFE
2510 1.357 knakahar sc->sc_core_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2511 1.272 ozaki #else
2512 1.357 knakahar sc->sc_core_lock = NULL;
2513 1.272 ozaki #endif
2514 1.272 ozaki
2515 1.281 msaitoh /* Attach the interface. */
2516 1.391 ozaki if_initialize(ifp);
2517 1.391 ozaki sc->sc_ipq = if_percpuq_create(&sc->sc_ethercom.ec_if);
2518 1.1 thorpej ether_ifattach(ifp, enaddr);
2519 1.391 ozaki if_register(ifp);
2520 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
2521 1.289 tls rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
2522 1.289 tls RND_FLAG_DEFAULT);
2523 1.1 thorpej
2524 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2525 1.1 thorpej /* Attach event counters. */
2526 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
2527 1.160 christos NULL, xname, "txsstall");
2528 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
2529 1.160 christos NULL, xname, "txdstall");
2530 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
2531 1.160 christos NULL, xname, "txfifo_stall");
2532 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
2533 1.160 christos NULL, xname, "txdw");
2534 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
2535 1.160 christos NULL, xname, "txqe");
2536 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
2537 1.160 christos NULL, xname, "rxintr");
2538 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
2539 1.160 christos NULL, xname, "linkintr");
2540 1.1 thorpej
2541 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
2542 1.160 christos NULL, xname, "rxipsum");
2543 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
2544 1.160 christos NULL, xname, "rxtusum");
2545 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
2546 1.160 christos NULL, xname, "txipsum");
2547 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
2548 1.160 christos NULL, xname, "txtusum");
2549 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
2550 1.160 christos NULL, xname, "txtusum6");
2551 1.1 thorpej
2552 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
2553 1.160 christos NULL, xname, "txtso");
2554 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
2555 1.160 christos NULL, xname, "txtso6");
2556 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
2557 1.160 christos NULL, xname, "txtsopain");
2558 1.99 matt
2559 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
2560 1.267 christos snprintf(wm_txseg_evcnt_names[i],
2561 1.267 christos sizeof(wm_txseg_evcnt_names[i]), "txseg%d", i);
2562 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
2563 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
2564 1.75 thorpej }
2565 1.2 thorpej
2566 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
2567 1.160 christos NULL, xname, "txdrop");
2568 1.1 thorpej
2569 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
2570 1.160 christos NULL, xname, "tu");
2571 1.71 thorpej
2572 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2573 1.160 christos NULL, xname, "tx_xoff");
2574 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2575 1.160 christos NULL, xname, "tx_xon");
2576 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2577 1.160 christos NULL, xname, "rx_xoff");
2578 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2579 1.160 christos NULL, xname, "rx_xon");
2580 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2581 1.160 christos NULL, xname, "rx_macctl");
2582 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2583 1.1 thorpej
2584 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2585 1.180 tsutsui pmf_class_network_register(self, ifp);
2586 1.180 tsutsui else
2587 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2588 1.123 jmcneill
2589 1.290 msaitoh sc->sc_flags |= WM_F_ATTACHED;
2590 1.353 knakahar out:
2591 1.1 thorpej return;
2592 1.1 thorpej }
2593 1.1 thorpej
2594 1.280 msaitoh /* The detach function (ca_detach) */
2595 1.201 msaitoh static int
2596 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2597 1.201 msaitoh {
2598 1.201 msaitoh struct wm_softc *sc = device_private(self);
2599 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2600 1.272 ozaki int i;
2601 1.272 ozaki #ifndef WM_MPSAFE
2602 1.272 ozaki int s;
2603 1.290 msaitoh #endif
2604 1.201 msaitoh
2605 1.290 msaitoh if ((sc->sc_flags & WM_F_ATTACHED) == 0)
2606 1.290 msaitoh return 0;
2607 1.290 msaitoh
2608 1.290 msaitoh #ifndef WM_MPSAFE
2609 1.201 msaitoh s = splnet();
2610 1.272 ozaki #endif
2611 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2612 1.201 msaitoh wm_stop(ifp, 1);
2613 1.272 ozaki
2614 1.272 ozaki #ifndef WM_MPSAFE
2615 1.201 msaitoh splx(s);
2616 1.272 ozaki #endif
2617 1.201 msaitoh
2618 1.201 msaitoh pmf_device_deregister(self);
2619 1.201 msaitoh
2620 1.201 msaitoh /* Tell the firmware about the release */
2621 1.357 knakahar WM_CORE_LOCK(sc);
2622 1.201 msaitoh wm_release_manageability(sc);
2623 1.212 jakllsch wm_release_hw_control(sc);
2624 1.357 knakahar WM_CORE_UNLOCK(sc);
2625 1.201 msaitoh
2626 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2627 1.201 msaitoh
2628 1.201 msaitoh /* Delete all remaining media. */
2629 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2630 1.201 msaitoh
2631 1.201 msaitoh ether_ifdetach(ifp);
2632 1.201 msaitoh if_detach(ifp);
2633 1.391 ozaki if_percpuq_destroy(sc->sc_ipq);
2634 1.201 msaitoh
2635 1.246 christos /* Unload RX dmamaps and free mbufs */
2636 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
2637 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[i];
2638 1.364 knakahar WM_RX_LOCK(rxq);
2639 1.364 knakahar wm_rxdrain(rxq);
2640 1.364 knakahar WM_RX_UNLOCK(rxq);
2641 1.364 knakahar }
2642 1.272 ozaki /* Must unlock here */
2643 1.201 msaitoh
2644 1.201 msaitoh /* Disestablish the interrupt handler */
2645 1.335 msaitoh for (i = 0; i < sc->sc_nintrs; i++) {
2646 1.335 msaitoh if (sc->sc_ihs[i] != NULL) {
2647 1.335 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
2648 1.335 msaitoh sc->sc_ihs[i] = NULL;
2649 1.335 msaitoh }
2650 1.201 msaitoh }
2651 1.335 msaitoh pci_intr_release(sc->sc_pc, sc->sc_intrs, sc->sc_nintrs);
2652 1.201 msaitoh
2653 1.396 knakahar wm_free_txrx_queues(sc);
2654 1.396 knakahar
2655 1.212 jakllsch /* Unmap the registers */
2656 1.201 msaitoh if (sc->sc_ss) {
2657 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2658 1.201 msaitoh sc->sc_ss = 0;
2659 1.201 msaitoh }
2660 1.212 jakllsch if (sc->sc_ios) {
2661 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2662 1.212 jakllsch sc->sc_ios = 0;
2663 1.212 jakllsch }
2664 1.336 msaitoh if (sc->sc_flashs) {
2665 1.336 msaitoh bus_space_unmap(sc->sc_flasht, sc->sc_flashh, sc->sc_flashs);
2666 1.336 msaitoh sc->sc_flashs = 0;
2667 1.336 msaitoh }
2668 1.201 msaitoh
2669 1.357 knakahar if (sc->sc_core_lock)
2670 1.357 knakahar mutex_obj_free(sc->sc_core_lock);
2671 1.272 ozaki
2672 1.201 msaitoh return 0;
2673 1.201 msaitoh }
2674 1.201 msaitoh
2675 1.281 msaitoh static bool
2676 1.281 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
2677 1.281 msaitoh {
2678 1.281 msaitoh struct wm_softc *sc = device_private(self);
2679 1.281 msaitoh
2680 1.281 msaitoh wm_release_manageability(sc);
2681 1.281 msaitoh wm_release_hw_control(sc);
2682 1.281 msaitoh #ifdef WM_WOL
2683 1.281 msaitoh wm_enable_wakeup(sc);
2684 1.281 msaitoh #endif
2685 1.281 msaitoh
2686 1.281 msaitoh return true;
2687 1.281 msaitoh }
2688 1.281 msaitoh
2689 1.281 msaitoh static bool
2690 1.281 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
2691 1.281 msaitoh {
2692 1.281 msaitoh struct wm_softc *sc = device_private(self);
2693 1.281 msaitoh
2694 1.281 msaitoh wm_init_manageability(sc);
2695 1.281 msaitoh
2696 1.281 msaitoh return true;
2697 1.281 msaitoh }
2698 1.281 msaitoh
2699 1.1 thorpej /*
2700 1.281 msaitoh * wm_watchdog: [ifnet interface function]
2701 1.1 thorpej *
2702 1.281 msaitoh * Watchdog timer handler.
2703 1.1 thorpej */
2704 1.281 msaitoh static void
2705 1.281 msaitoh wm_watchdog(struct ifnet *ifp)
2706 1.1 thorpej {
2707 1.403 knakahar int qid;
2708 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
2709 1.403 knakahar
2710 1.403 knakahar for (qid = 0; qid < sc->sc_ntxqueues; qid++) {
2711 1.403 knakahar struct wm_txqueue *txq = &sc->sc_txq[qid];
2712 1.403 knakahar
2713 1.403 knakahar wm_watchdog_txq(ifp, txq);
2714 1.403 knakahar }
2715 1.403 knakahar
2716 1.403 knakahar /* Reset the interface. */
2717 1.403 knakahar (void) wm_init(ifp);
2718 1.403 knakahar
2719 1.403 knakahar /*
2720 1.403 knakahar * There are still some upper layer processing which call
2721 1.403 knakahar * ifp->if_start(). e.g. ALTQ
2722 1.403 knakahar */
2723 1.403 knakahar /* Try to get more packets going. */
2724 1.403 knakahar ifp->if_start(ifp);
2725 1.403 knakahar }
2726 1.403 knakahar
2727 1.403 knakahar static void
2728 1.403 knakahar wm_watchdog_txq(struct ifnet *ifp, struct wm_txqueue *txq)
2729 1.403 knakahar {
2730 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2731 1.1 thorpej
2732 1.1 thorpej /*
2733 1.281 msaitoh * Since we're using delayed interrupts, sweep up
2734 1.281 msaitoh * before we report an error.
2735 1.1 thorpej */
2736 1.357 knakahar WM_TX_LOCK(txq);
2737 1.403 knakahar wm_txeof(sc, txq);
2738 1.357 knakahar WM_TX_UNLOCK(txq);
2739 1.281 msaitoh
2740 1.356 knakahar if (txq->txq_free != WM_NTXDESC(txq)) {
2741 1.281 msaitoh #ifdef WM_DEBUG
2742 1.281 msaitoh int i, j;
2743 1.281 msaitoh struct wm_txsoft *txs;
2744 1.281 msaitoh #endif
2745 1.281 msaitoh log(LOG_ERR,
2746 1.281 msaitoh "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2747 1.356 knakahar device_xname(sc->sc_dev), txq->txq_free, txq->txq_sfree,
2748 1.356 knakahar txq->txq_next);
2749 1.281 msaitoh ifp->if_oerrors++;
2750 1.281 msaitoh #ifdef WM_DEBUG
2751 1.366 knakahar for (i = txq->txq_sdirty; i != txq->txq_snext ;
2752 1.356 knakahar i = WM_NEXTTXS(txq, i)) {
2753 1.366 knakahar txs = &txq->txq_soft[i];
2754 1.281 msaitoh printf("txs %d tx %d -> %d\n",
2755 1.281 msaitoh i, txs->txs_firstdesc, txs->txs_lastdesc);
2756 1.281 msaitoh for (j = txs->txs_firstdesc; ;
2757 1.356 knakahar j = WM_NEXTTX(txq, j)) {
2758 1.281 msaitoh printf("\tdesc %d: 0x%" PRIx64 "\n", j,
2759 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_addr);
2760 1.281 msaitoh printf("\t %#08x%08x\n",
2761 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_fields,
2762 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_cmdlen);
2763 1.281 msaitoh if (j == txs->txs_lastdesc)
2764 1.281 msaitoh break;
2765 1.281 msaitoh }
2766 1.281 msaitoh }
2767 1.281 msaitoh #endif
2768 1.281 msaitoh }
2769 1.281 msaitoh }
2770 1.1 thorpej
2771 1.281 msaitoh /*
2772 1.281 msaitoh * wm_tick:
2773 1.281 msaitoh *
2774 1.281 msaitoh * One second timer, used to check link status, sweep up
2775 1.281 msaitoh * completed transmit jobs, etc.
2776 1.281 msaitoh */
2777 1.281 msaitoh static void
2778 1.281 msaitoh wm_tick(void *arg)
2779 1.281 msaitoh {
2780 1.281 msaitoh struct wm_softc *sc = arg;
2781 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2782 1.281 msaitoh #ifndef WM_MPSAFE
2783 1.281 msaitoh int s;
2784 1.281 msaitoh
2785 1.281 msaitoh s = splnet();
2786 1.281 msaitoh #endif
2787 1.35 thorpej
2788 1.357 knakahar WM_CORE_LOCK(sc);
2789 1.13 thorpej
2790 1.281 msaitoh if (sc->sc_stopping)
2791 1.281 msaitoh goto out;
2792 1.1 thorpej
2793 1.281 msaitoh if (sc->sc_type >= WM_T_82542_2_1) {
2794 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
2795 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
2796 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
2797 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
2798 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
2799 1.107 yamt }
2800 1.1 thorpej
2801 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
2802 1.281 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
2803 1.281 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
2804 1.281 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
2805 1.281 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
2806 1.281 msaitoh + CSR_READ(sc, WMREG_RXERRC)
2807 1.281 msaitoh + CSR_READ(sc, WMREG_SEC)
2808 1.281 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
2809 1.281 msaitoh + CSR_READ(sc, WMREG_RLEC);
2810 1.281 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
2811 1.98 thorpej
2812 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
2813 1.281 msaitoh mii_tick(&sc->sc_mii);
2814 1.325 msaitoh else if ((sc->sc_type >= WM_T_82575)
2815 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
2816 1.325 msaitoh wm_serdes_tick(sc);
2817 1.281 msaitoh else
2818 1.325 msaitoh wm_tbi_tick(sc);
2819 1.131 yamt
2820 1.281 msaitoh out:
2821 1.357 knakahar WM_CORE_UNLOCK(sc);
2822 1.281 msaitoh #ifndef WM_MPSAFE
2823 1.281 msaitoh splx(s);
2824 1.281 msaitoh #endif
2825 1.99 matt
2826 1.281 msaitoh if (!sc->sc_stopping)
2827 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2828 1.281 msaitoh }
2829 1.99 matt
2830 1.281 msaitoh static int
2831 1.281 msaitoh wm_ifflags_cb(struct ethercom *ec)
2832 1.281 msaitoh {
2833 1.281 msaitoh struct ifnet *ifp = &ec->ec_if;
2834 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2835 1.281 msaitoh int change = ifp->if_flags ^ sc->sc_if_flags;
2836 1.281 msaitoh int rc = 0;
2837 1.99 matt
2838 1.357 knakahar WM_CORE_LOCK(sc);
2839 1.99 matt
2840 1.281 msaitoh if (change != 0)
2841 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
2842 1.99 matt
2843 1.388 msaitoh if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
2844 1.281 msaitoh rc = ENETRESET;
2845 1.281 msaitoh goto out;
2846 1.281 msaitoh }
2847 1.99 matt
2848 1.281 msaitoh if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2849 1.281 msaitoh wm_set_filter(sc);
2850 1.131 yamt
2851 1.281 msaitoh wm_set_vlan(sc);
2852 1.131 yamt
2853 1.281 msaitoh out:
2854 1.357 knakahar WM_CORE_UNLOCK(sc);
2855 1.99 matt
2856 1.281 msaitoh return rc;
2857 1.75 thorpej }
2858 1.75 thorpej
2859 1.1 thorpej /*
2860 1.281 msaitoh * wm_ioctl: [ifnet interface function]
2861 1.78 thorpej *
2862 1.281 msaitoh * Handle control requests from the operator.
2863 1.78 thorpej */
2864 1.281 msaitoh static int
2865 1.281 msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2866 1.78 thorpej {
2867 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2868 1.281 msaitoh struct ifreq *ifr = (struct ifreq *) data;
2869 1.281 msaitoh struct ifaddr *ifa = (struct ifaddr *)data;
2870 1.281 msaitoh struct sockaddr_dl *sdl;
2871 1.281 msaitoh int s, error;
2872 1.281 msaitoh
2873 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
2874 1.392 msaitoh device_xname(sc->sc_dev), __func__));
2875 1.272 ozaki #ifndef WM_MPSAFE
2876 1.78 thorpej s = splnet();
2877 1.272 ozaki #endif
2878 1.281 msaitoh switch (cmd) {
2879 1.281 msaitoh case SIOCSIFMEDIA:
2880 1.281 msaitoh case SIOCGIFMEDIA:
2881 1.357 knakahar WM_CORE_LOCK(sc);
2882 1.281 msaitoh /* Flow control requires full-duplex mode. */
2883 1.327 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2884 1.281 msaitoh (ifr->ifr_media & IFM_FDX) == 0)
2885 1.281 msaitoh ifr->ifr_media &= ~IFM_ETH_FMASK;
2886 1.281 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2887 1.281 msaitoh if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2888 1.281 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
2889 1.281 msaitoh ifr->ifr_media |=
2890 1.281 msaitoh IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2891 1.281 msaitoh }
2892 1.281 msaitoh sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2893 1.281 msaitoh }
2894 1.357 knakahar WM_CORE_UNLOCK(sc);
2895 1.302 ozaki #ifdef WM_MPSAFE
2896 1.302 ozaki s = splnet();
2897 1.302 ozaki #endif
2898 1.281 msaitoh error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2899 1.302 ozaki #ifdef WM_MPSAFE
2900 1.302 ozaki splx(s);
2901 1.302 ozaki #endif
2902 1.281 msaitoh break;
2903 1.281 msaitoh case SIOCINITIFADDR:
2904 1.357 knakahar WM_CORE_LOCK(sc);
2905 1.281 msaitoh if (ifa->ifa_addr->sa_family == AF_LINK) {
2906 1.281 msaitoh sdl = satosdl(ifp->if_dl->ifa_addr);
2907 1.281 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2908 1.281 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2909 1.281 msaitoh /* unicast address is first multicast entry */
2910 1.281 msaitoh wm_set_filter(sc);
2911 1.281 msaitoh error = 0;
2912 1.357 knakahar WM_CORE_UNLOCK(sc);
2913 1.281 msaitoh break;
2914 1.281 msaitoh }
2915 1.357 knakahar WM_CORE_UNLOCK(sc);
2916 1.281 msaitoh /*FALLTHROUGH*/
2917 1.281 msaitoh default:
2918 1.281 msaitoh #ifdef WM_MPSAFE
2919 1.281 msaitoh s = splnet();
2920 1.281 msaitoh #endif
2921 1.281 msaitoh /* It may call wm_start, so unlock here */
2922 1.281 msaitoh error = ether_ioctl(ifp, cmd, data);
2923 1.281 msaitoh #ifdef WM_MPSAFE
2924 1.281 msaitoh splx(s);
2925 1.281 msaitoh #endif
2926 1.281 msaitoh if (error != ENETRESET)
2927 1.281 msaitoh break;
2928 1.78 thorpej
2929 1.281 msaitoh error = 0;
2930 1.78 thorpej
2931 1.281 msaitoh if (cmd == SIOCSIFCAP) {
2932 1.281 msaitoh error = (*ifp->if_init)(ifp);
2933 1.281 msaitoh } else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2934 1.281 msaitoh ;
2935 1.281 msaitoh else if (ifp->if_flags & IFF_RUNNING) {
2936 1.78 thorpej /*
2937 1.281 msaitoh * Multicast list has changed; set the hardware filter
2938 1.281 msaitoh * accordingly.
2939 1.78 thorpej */
2940 1.357 knakahar WM_CORE_LOCK(sc);
2941 1.281 msaitoh wm_set_filter(sc);
2942 1.357 knakahar WM_CORE_UNLOCK(sc);
2943 1.78 thorpej }
2944 1.281 msaitoh break;
2945 1.78 thorpej }
2946 1.78 thorpej
2947 1.272 ozaki #ifndef WM_MPSAFE
2948 1.78 thorpej splx(s);
2949 1.272 ozaki #endif
2950 1.281 msaitoh return error;
2951 1.78 thorpej }
2952 1.78 thorpej
2953 1.281 msaitoh /* MAC address related */
2954 1.281 msaitoh
2955 1.306 msaitoh /*
2956 1.306 msaitoh * Get the offset of MAC address and return it.
2957 1.306 msaitoh * If error occured, use offset 0.
2958 1.306 msaitoh */
2959 1.306 msaitoh static uint16_t
2960 1.281 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
2961 1.221 msaitoh {
2962 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
2963 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
2964 1.281 msaitoh
2965 1.281 msaitoh /* Try to read alternative MAC address pointer */
2966 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
2967 1.306 msaitoh return 0;
2968 1.221 msaitoh
2969 1.306 msaitoh /* Check pointer if it's valid or not. */
2970 1.306 msaitoh if ((offset == 0x0000) || (offset == 0xffff))
2971 1.306 msaitoh return 0;
2972 1.221 msaitoh
2973 1.306 msaitoh offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
2974 1.281 msaitoh /*
2975 1.281 msaitoh * Check whether alternative MAC address is valid or not.
2976 1.281 msaitoh * Some cards have non 0xffff pointer but those don't use
2977 1.281 msaitoh * alternative MAC address in reality.
2978 1.281 msaitoh *
2979 1.281 msaitoh * Check whether the broadcast bit is set or not.
2980 1.281 msaitoh */
2981 1.281 msaitoh if (wm_nvm_read(sc, offset, 1, myea) == 0)
2982 1.281 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
2983 1.306 msaitoh return offset; /* Found */
2984 1.221 msaitoh
2985 1.306 msaitoh /* Not found */
2986 1.306 msaitoh return 0;
2987 1.221 msaitoh }
2988 1.221 msaitoh
2989 1.78 thorpej static int
2990 1.281 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
2991 1.78 thorpej {
2992 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
2993 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
2994 1.281 msaitoh int do_invert = 0;
2995 1.78 thorpej
2996 1.281 msaitoh switch (sc->sc_type) {
2997 1.281 msaitoh case WM_T_82580:
2998 1.281 msaitoh case WM_T_I350:
2999 1.281 msaitoh case WM_T_I354:
3000 1.307 msaitoh /* EEPROM Top Level Partitioning */
3001 1.307 msaitoh offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
3002 1.281 msaitoh break;
3003 1.281 msaitoh case WM_T_82571:
3004 1.281 msaitoh case WM_T_82575:
3005 1.281 msaitoh case WM_T_82576:
3006 1.281 msaitoh case WM_T_80003:
3007 1.281 msaitoh case WM_T_I210:
3008 1.281 msaitoh case WM_T_I211:
3009 1.306 msaitoh offset = wm_check_alt_mac_addr(sc);
3010 1.306 msaitoh if (offset == 0)
3011 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3012 1.281 msaitoh do_invert = 1;
3013 1.281 msaitoh break;
3014 1.281 msaitoh default:
3015 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3016 1.281 msaitoh do_invert = 1;
3017 1.281 msaitoh break;
3018 1.281 msaitoh }
3019 1.78 thorpej
3020 1.281 msaitoh if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]),
3021 1.306 msaitoh myea) != 0)
3022 1.281 msaitoh goto bad;
3023 1.78 thorpej
3024 1.281 msaitoh enaddr[0] = myea[0] & 0xff;
3025 1.281 msaitoh enaddr[1] = myea[0] >> 8;
3026 1.281 msaitoh enaddr[2] = myea[1] & 0xff;
3027 1.281 msaitoh enaddr[3] = myea[1] >> 8;
3028 1.281 msaitoh enaddr[4] = myea[2] & 0xff;
3029 1.281 msaitoh enaddr[5] = myea[2] >> 8;
3030 1.78 thorpej
3031 1.281 msaitoh /*
3032 1.281 msaitoh * Toggle the LSB of the MAC address on the second port
3033 1.281 msaitoh * of some dual port cards.
3034 1.281 msaitoh */
3035 1.281 msaitoh if (do_invert != 0)
3036 1.281 msaitoh enaddr[5] ^= 1;
3037 1.78 thorpej
3038 1.194 msaitoh return 0;
3039 1.281 msaitoh
3040 1.281 msaitoh bad:
3041 1.281 msaitoh return -1;
3042 1.78 thorpej }
3043 1.78 thorpej
3044 1.78 thorpej /*
3045 1.281 msaitoh * wm_set_ral:
3046 1.1 thorpej *
3047 1.281 msaitoh * Set an entery in the receive address list.
3048 1.1 thorpej */
3049 1.47 thorpej static void
3050 1.281 msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
3051 1.281 msaitoh {
3052 1.281 msaitoh uint32_t ral_lo, ral_hi;
3053 1.281 msaitoh
3054 1.281 msaitoh if (enaddr != NULL) {
3055 1.281 msaitoh ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
3056 1.281 msaitoh (enaddr[3] << 24);
3057 1.281 msaitoh ral_hi = enaddr[4] | (enaddr[5] << 8);
3058 1.281 msaitoh ral_hi |= RAL_AV;
3059 1.281 msaitoh } else {
3060 1.281 msaitoh ral_lo = 0;
3061 1.281 msaitoh ral_hi = 0;
3062 1.281 msaitoh }
3063 1.281 msaitoh
3064 1.281 msaitoh if (sc->sc_type >= WM_T_82544) {
3065 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
3066 1.281 msaitoh ral_lo);
3067 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
3068 1.281 msaitoh ral_hi);
3069 1.281 msaitoh } else {
3070 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
3071 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
3072 1.281 msaitoh }
3073 1.281 msaitoh }
3074 1.281 msaitoh
3075 1.281 msaitoh /*
3076 1.281 msaitoh * wm_mchash:
3077 1.281 msaitoh *
3078 1.281 msaitoh * Compute the hash of the multicast address for the 4096-bit
3079 1.281 msaitoh * multicast filter.
3080 1.281 msaitoh */
3081 1.281 msaitoh static uint32_t
3082 1.281 msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
3083 1.1 thorpej {
3084 1.281 msaitoh static const int lo_shift[4] = { 4, 3, 2, 0 };
3085 1.281 msaitoh static const int hi_shift[4] = { 4, 5, 6, 8 };
3086 1.281 msaitoh static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
3087 1.281 msaitoh static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
3088 1.281 msaitoh uint32_t hash;
3089 1.281 msaitoh
3090 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3091 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3092 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3093 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3094 1.281 msaitoh hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
3095 1.281 msaitoh (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
3096 1.281 msaitoh return (hash & 0x3ff);
3097 1.281 msaitoh }
3098 1.281 msaitoh hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
3099 1.281 msaitoh (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
3100 1.272 ozaki
3101 1.281 msaitoh return (hash & 0xfff);
3102 1.272 ozaki }
3103 1.272 ozaki
3104 1.281 msaitoh /*
3105 1.281 msaitoh * wm_set_filter:
3106 1.281 msaitoh *
3107 1.281 msaitoh * Set up the receive filter.
3108 1.281 msaitoh */
3109 1.272 ozaki static void
3110 1.281 msaitoh wm_set_filter(struct wm_softc *sc)
3111 1.272 ozaki {
3112 1.281 msaitoh struct ethercom *ec = &sc->sc_ethercom;
3113 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3114 1.281 msaitoh struct ether_multi *enm;
3115 1.281 msaitoh struct ether_multistep step;
3116 1.281 msaitoh bus_addr_t mta_reg;
3117 1.281 msaitoh uint32_t hash, reg, bit;
3118 1.390 msaitoh int i, size, ralmax;
3119 1.281 msaitoh
3120 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3121 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3122 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
3123 1.281 msaitoh mta_reg = WMREG_CORDOVA_MTA;
3124 1.281 msaitoh else
3125 1.281 msaitoh mta_reg = WMREG_MTA;
3126 1.1 thorpej
3127 1.281 msaitoh sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
3128 1.272 ozaki
3129 1.281 msaitoh if (ifp->if_flags & IFF_BROADCAST)
3130 1.281 msaitoh sc->sc_rctl |= RCTL_BAM;
3131 1.281 msaitoh if (ifp->if_flags & IFF_PROMISC) {
3132 1.281 msaitoh sc->sc_rctl |= RCTL_UPE;
3133 1.281 msaitoh goto allmulti;
3134 1.281 msaitoh }
3135 1.1 thorpej
3136 1.1 thorpej /*
3137 1.281 msaitoh * Set the station address in the first RAL slot, and
3138 1.281 msaitoh * clear the remaining slots.
3139 1.1 thorpej */
3140 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
3141 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8 -1;
3142 1.281 msaitoh else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
3143 1.386 msaitoh || (sc->sc_type == WM_T_PCH))
3144 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8;
3145 1.386 msaitoh else if (sc->sc_type == WM_T_PCH2)
3146 1.386 msaitoh size = WM_RAL_TABSIZE_PCH2;
3147 1.392 msaitoh else if ((sc->sc_type == WM_T_PCH_LPT) ||(sc->sc_type == WM_T_PCH_SPT))
3148 1.386 msaitoh size = WM_RAL_TABSIZE_PCH_LPT;
3149 1.281 msaitoh else if (sc->sc_type == WM_T_82575)
3150 1.281 msaitoh size = WM_RAL_TABSIZE_82575;
3151 1.281 msaitoh else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
3152 1.281 msaitoh size = WM_RAL_TABSIZE_82576;
3153 1.281 msaitoh else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
3154 1.281 msaitoh size = WM_RAL_TABSIZE_I350;
3155 1.281 msaitoh else
3156 1.281 msaitoh size = WM_RAL_TABSIZE;
3157 1.281 msaitoh wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
3158 1.386 msaitoh
3159 1.392 msaitoh if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
3160 1.386 msaitoh i = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM), FWSM_WLOCK_MAC);
3161 1.386 msaitoh switch (i) {
3162 1.386 msaitoh case 0:
3163 1.386 msaitoh /* We can use all entries */
3164 1.390 msaitoh ralmax = size;
3165 1.386 msaitoh break;
3166 1.386 msaitoh case 1:
3167 1.386 msaitoh /* Only RAR[0] */
3168 1.390 msaitoh ralmax = 1;
3169 1.386 msaitoh break;
3170 1.386 msaitoh default:
3171 1.386 msaitoh /* available SHRA + RAR[0] */
3172 1.390 msaitoh ralmax = i + 1;
3173 1.386 msaitoh }
3174 1.386 msaitoh } else
3175 1.390 msaitoh ralmax = size;
3176 1.386 msaitoh for (i = 1; i < size; i++) {
3177 1.390 msaitoh if (i < ralmax)
3178 1.386 msaitoh wm_set_ral(sc, NULL, i);
3179 1.386 msaitoh }
3180 1.1 thorpej
3181 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3182 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3183 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3184 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3185 1.281 msaitoh size = WM_ICH8_MC_TABSIZE;
3186 1.281 msaitoh else
3187 1.281 msaitoh size = WM_MC_TABSIZE;
3188 1.281 msaitoh /* Clear out the multicast table. */
3189 1.281 msaitoh for (i = 0; i < size; i++)
3190 1.281 msaitoh CSR_WRITE(sc, mta_reg + (i << 2), 0);
3191 1.1 thorpej
3192 1.281 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
3193 1.281 msaitoh while (enm != NULL) {
3194 1.281 msaitoh if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3195 1.281 msaitoh /*
3196 1.281 msaitoh * We must listen to a range of multicast addresses.
3197 1.281 msaitoh * For now, just accept all multicasts, rather than
3198 1.281 msaitoh * trying to set only those filter bits needed to match
3199 1.281 msaitoh * the range. (At this time, the only use of address
3200 1.281 msaitoh * ranges is for IP multicast routing, for which the
3201 1.281 msaitoh * range is big enough to require all bits set.)
3202 1.281 msaitoh */
3203 1.281 msaitoh goto allmulti;
3204 1.1 thorpej }
3205 1.1 thorpej
3206 1.281 msaitoh hash = wm_mchash(sc, enm->enm_addrlo);
3207 1.272 ozaki
3208 1.281 msaitoh reg = (hash >> 5);
3209 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3210 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3211 1.281 msaitoh || (sc->sc_type == WM_T_PCH2)
3212 1.392 msaitoh || (sc->sc_type == WM_T_PCH_LPT)
3213 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3214 1.281 msaitoh reg &= 0x1f;
3215 1.281 msaitoh else
3216 1.281 msaitoh reg &= 0x7f;
3217 1.281 msaitoh bit = hash & 0x1f;
3218 1.272 ozaki
3219 1.281 msaitoh hash = CSR_READ(sc, mta_reg + (reg << 2));
3220 1.281 msaitoh hash |= 1U << bit;
3221 1.1 thorpej
3222 1.382 christos if (sc->sc_type == WM_T_82544 && (reg & 1) != 0) {
3223 1.387 msaitoh /*
3224 1.387 msaitoh * 82544 Errata 9: Certain register cannot be written
3225 1.387 msaitoh * with particular alignments in PCI-X bus operation
3226 1.387 msaitoh * (FCAH, MTA and VFTA).
3227 1.387 msaitoh */
3228 1.281 msaitoh bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3229 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3230 1.281 msaitoh CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3231 1.281 msaitoh } else
3232 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3233 1.99 matt
3234 1.281 msaitoh ETHER_NEXT_MULTI(step, enm);
3235 1.281 msaitoh }
3236 1.99 matt
3237 1.281 msaitoh ifp->if_flags &= ~IFF_ALLMULTI;
3238 1.281 msaitoh goto setit;
3239 1.1 thorpej
3240 1.281 msaitoh allmulti:
3241 1.281 msaitoh ifp->if_flags |= IFF_ALLMULTI;
3242 1.281 msaitoh sc->sc_rctl |= RCTL_MPE;
3243 1.80 thorpej
3244 1.281 msaitoh setit:
3245 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3246 1.281 msaitoh }
3247 1.1 thorpej
3248 1.281 msaitoh /* Reset and init related */
3249 1.78 thorpej
3250 1.281 msaitoh static void
3251 1.281 msaitoh wm_set_vlan(struct wm_softc *sc)
3252 1.281 msaitoh {
3253 1.392 msaitoh
3254 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3255 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3256 1.281 msaitoh /* Deal with VLAN enables. */
3257 1.281 msaitoh if (VLAN_ATTACHED(&sc->sc_ethercom))
3258 1.281 msaitoh sc->sc_ctrl |= CTRL_VME;
3259 1.281 msaitoh else
3260 1.281 msaitoh sc->sc_ctrl &= ~CTRL_VME;
3261 1.1 thorpej
3262 1.281 msaitoh /* Write the control registers. */
3263 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3264 1.281 msaitoh }
3265 1.1 thorpej
3266 1.281 msaitoh static void
3267 1.281 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
3268 1.281 msaitoh {
3269 1.281 msaitoh uint32_t gcr;
3270 1.281 msaitoh pcireg_t ctrl2;
3271 1.1 thorpej
3272 1.281 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
3273 1.4 thorpej
3274 1.281 msaitoh /* Only take action if timeout value is defaulted to 0 */
3275 1.281 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
3276 1.281 msaitoh goto out;
3277 1.1 thorpej
3278 1.281 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
3279 1.281 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
3280 1.281 msaitoh goto out;
3281 1.281 msaitoh }
3282 1.6 thorpej
3283 1.281 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3284 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2);
3285 1.281 msaitoh ctrl2 |= WM_PCIE_DCSR2_16MS;
3286 1.281 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3287 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
3288 1.81 thorpej
3289 1.281 msaitoh out:
3290 1.281 msaitoh /* Disable completion timeout resend */
3291 1.281 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
3292 1.80 thorpej
3293 1.281 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
3294 1.281 msaitoh }
3295 1.99 matt
3296 1.281 msaitoh void
3297 1.281 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
3298 1.281 msaitoh {
3299 1.281 msaitoh int i;
3300 1.1 thorpej
3301 1.281 msaitoh /* wait for eeprom to reload */
3302 1.281 msaitoh switch (sc->sc_type) {
3303 1.281 msaitoh case WM_T_82571:
3304 1.281 msaitoh case WM_T_82572:
3305 1.281 msaitoh case WM_T_82573:
3306 1.281 msaitoh case WM_T_82574:
3307 1.281 msaitoh case WM_T_82583:
3308 1.281 msaitoh case WM_T_82575:
3309 1.281 msaitoh case WM_T_82576:
3310 1.281 msaitoh case WM_T_82580:
3311 1.281 msaitoh case WM_T_I350:
3312 1.281 msaitoh case WM_T_I354:
3313 1.281 msaitoh case WM_T_I210:
3314 1.281 msaitoh case WM_T_I211:
3315 1.281 msaitoh case WM_T_80003:
3316 1.281 msaitoh case WM_T_ICH8:
3317 1.281 msaitoh case WM_T_ICH9:
3318 1.281 msaitoh for (i = 0; i < 10; i++) {
3319 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
3320 1.281 msaitoh break;
3321 1.281 msaitoh delay(1000);
3322 1.1 thorpej }
3323 1.281 msaitoh if (i == 10) {
3324 1.281 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
3325 1.281 msaitoh "complete\n", device_xname(sc->sc_dev));
3326 1.281 msaitoh }
3327 1.281 msaitoh break;
3328 1.281 msaitoh default:
3329 1.281 msaitoh break;
3330 1.281 msaitoh }
3331 1.281 msaitoh }
3332 1.59 christos
3333 1.281 msaitoh void
3334 1.281 msaitoh wm_lan_init_done(struct wm_softc *sc)
3335 1.281 msaitoh {
3336 1.281 msaitoh uint32_t reg = 0;
3337 1.281 msaitoh int i;
3338 1.1 thorpej
3339 1.281 msaitoh /* wait for eeprom to reload */
3340 1.281 msaitoh switch (sc->sc_type) {
3341 1.281 msaitoh case WM_T_ICH10:
3342 1.281 msaitoh case WM_T_PCH:
3343 1.281 msaitoh case WM_T_PCH2:
3344 1.281 msaitoh case WM_T_PCH_LPT:
3345 1.392 msaitoh case WM_T_PCH_SPT:
3346 1.281 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
3347 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3348 1.281 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
3349 1.281 msaitoh break;
3350 1.281 msaitoh delay(100);
3351 1.281 msaitoh }
3352 1.281 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
3353 1.281 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
3354 1.281 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
3355 1.1 thorpej }
3356 1.281 msaitoh break;
3357 1.281 msaitoh default:
3358 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3359 1.281 msaitoh __func__);
3360 1.281 msaitoh break;
3361 1.281 msaitoh }
3362 1.1 thorpej
3363 1.281 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
3364 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3365 1.281 msaitoh }
3366 1.6 thorpej
3367 1.281 msaitoh void
3368 1.281 msaitoh wm_get_cfg_done(struct wm_softc *sc)
3369 1.281 msaitoh {
3370 1.281 msaitoh int mask;
3371 1.281 msaitoh uint32_t reg;
3372 1.281 msaitoh int i;
3373 1.1 thorpej
3374 1.281 msaitoh /* wait for eeprom to reload */
3375 1.281 msaitoh switch (sc->sc_type) {
3376 1.281 msaitoh case WM_T_82542_2_0:
3377 1.281 msaitoh case WM_T_82542_2_1:
3378 1.281 msaitoh /* null */
3379 1.281 msaitoh break;
3380 1.281 msaitoh case WM_T_82543:
3381 1.281 msaitoh case WM_T_82544:
3382 1.281 msaitoh case WM_T_82540:
3383 1.281 msaitoh case WM_T_82545:
3384 1.281 msaitoh case WM_T_82545_3:
3385 1.281 msaitoh case WM_T_82546:
3386 1.281 msaitoh case WM_T_82546_3:
3387 1.281 msaitoh case WM_T_82541:
3388 1.281 msaitoh case WM_T_82541_2:
3389 1.281 msaitoh case WM_T_82547:
3390 1.281 msaitoh case WM_T_82547_2:
3391 1.281 msaitoh case WM_T_82573:
3392 1.281 msaitoh case WM_T_82574:
3393 1.281 msaitoh case WM_T_82583:
3394 1.281 msaitoh /* generic */
3395 1.281 msaitoh delay(10*1000);
3396 1.281 msaitoh break;
3397 1.281 msaitoh case WM_T_80003:
3398 1.281 msaitoh case WM_T_82571:
3399 1.281 msaitoh case WM_T_82572:
3400 1.281 msaitoh case WM_T_82575:
3401 1.281 msaitoh case WM_T_82576:
3402 1.281 msaitoh case WM_T_82580:
3403 1.281 msaitoh case WM_T_I350:
3404 1.281 msaitoh case WM_T_I354:
3405 1.281 msaitoh case WM_T_I210:
3406 1.281 msaitoh case WM_T_I211:
3407 1.281 msaitoh if (sc->sc_type == WM_T_82571) {
3408 1.281 msaitoh /* Only 82571 shares port 0 */
3409 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0;
3410 1.281 msaitoh } else
3411 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
3412 1.281 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
3413 1.281 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
3414 1.281 msaitoh break;
3415 1.281 msaitoh delay(1000);
3416 1.281 msaitoh }
3417 1.281 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
3418 1.281 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
3419 1.281 msaitoh device_xname(sc->sc_dev), __func__));
3420 1.281 msaitoh }
3421 1.281 msaitoh break;
3422 1.281 msaitoh case WM_T_ICH8:
3423 1.281 msaitoh case WM_T_ICH9:
3424 1.281 msaitoh case WM_T_ICH10:
3425 1.281 msaitoh case WM_T_PCH:
3426 1.281 msaitoh case WM_T_PCH2:
3427 1.281 msaitoh case WM_T_PCH_LPT:
3428 1.392 msaitoh case WM_T_PCH_SPT:
3429 1.281 msaitoh delay(10*1000);
3430 1.281 msaitoh if (sc->sc_type >= WM_T_ICH10)
3431 1.281 msaitoh wm_lan_init_done(sc);
3432 1.281 msaitoh else
3433 1.281 msaitoh wm_get_auto_rd_done(sc);
3434 1.1 thorpej
3435 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3436 1.281 msaitoh if ((reg & STATUS_PHYRA) != 0)
3437 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
3438 1.281 msaitoh break;
3439 1.281 msaitoh default:
3440 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3441 1.281 msaitoh __func__);
3442 1.281 msaitoh break;
3443 1.1 thorpej }
3444 1.1 thorpej }
3445 1.1 thorpej
3446 1.312 msaitoh /* Init hardware bits */
3447 1.312 msaitoh void
3448 1.312 msaitoh wm_initialize_hardware_bits(struct wm_softc *sc)
3449 1.312 msaitoh {
3450 1.312 msaitoh uint32_t tarc0, tarc1, reg;
3451 1.332 msaitoh
3452 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3453 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3454 1.312 msaitoh /* For 82571 variant, 80003 and ICHs */
3455 1.312 msaitoh if (((sc->sc_type >= WM_T_82571) && (sc->sc_type <= WM_T_82583))
3456 1.312 msaitoh || (sc->sc_type >= WM_T_80003)) {
3457 1.312 msaitoh
3458 1.312 msaitoh /* Transmit Descriptor Control 0 */
3459 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(0));
3460 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3461 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(0), reg);
3462 1.312 msaitoh
3463 1.312 msaitoh /* Transmit Descriptor Control 1 */
3464 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(1));
3465 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3466 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(1), reg);
3467 1.312 msaitoh
3468 1.312 msaitoh /* TARC0 */
3469 1.312 msaitoh tarc0 = CSR_READ(sc, WMREG_TARC0);
3470 1.312 msaitoh switch (sc->sc_type) {
3471 1.312 msaitoh case WM_T_82571:
3472 1.312 msaitoh case WM_T_82572:
3473 1.312 msaitoh case WM_T_82573:
3474 1.312 msaitoh case WM_T_82574:
3475 1.312 msaitoh case WM_T_82583:
3476 1.312 msaitoh case WM_T_80003:
3477 1.312 msaitoh /* Clear bits 30..27 */
3478 1.312 msaitoh tarc0 &= ~__BITS(30, 27);
3479 1.312 msaitoh break;
3480 1.312 msaitoh default:
3481 1.312 msaitoh break;
3482 1.312 msaitoh }
3483 1.312 msaitoh
3484 1.312 msaitoh switch (sc->sc_type) {
3485 1.312 msaitoh case WM_T_82571:
3486 1.312 msaitoh case WM_T_82572:
3487 1.312 msaitoh tarc0 |= __BITS(26, 23); /* TARC0 bits 23-26 */
3488 1.312 msaitoh
3489 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3490 1.312 msaitoh tarc1 &= ~__BITS(30, 29); /* Clear bits 30 and 29 */
3491 1.312 msaitoh tarc1 |= __BITS(26, 24); /* TARC1 bits 26-24 */
3492 1.312 msaitoh /* 8257[12] Errata No.7 */
3493 1.312 msaitoh tarc1 |= __BIT(22); /* TARC1 bits 22 */
3494 1.312 msaitoh
3495 1.312 msaitoh /* TARC1 bit 28 */
3496 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3497 1.312 msaitoh tarc1 &= ~__BIT(28);
3498 1.312 msaitoh else
3499 1.312 msaitoh tarc1 |= __BIT(28);
3500 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3501 1.312 msaitoh
3502 1.312 msaitoh /*
3503 1.312 msaitoh * 8257[12] Errata No.13
3504 1.312 msaitoh * Disable Dyamic Clock Gating.
3505 1.312 msaitoh */
3506 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3507 1.312 msaitoh reg &= ~CTRL_EXT_DMA_DYN_CLK;
3508 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3509 1.312 msaitoh break;
3510 1.312 msaitoh case WM_T_82573:
3511 1.312 msaitoh case WM_T_82574:
3512 1.312 msaitoh case WM_T_82583:
3513 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
3514 1.312 msaitoh || (sc->sc_type == WM_T_82583))
3515 1.312 msaitoh tarc0 |= __BIT(26); /* TARC0 bit 26 */
3516 1.312 msaitoh
3517 1.312 msaitoh /* Extended Device Control */
3518 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3519 1.312 msaitoh reg &= ~__BIT(23); /* Clear bit 23 */
3520 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
3521 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3522 1.312 msaitoh
3523 1.312 msaitoh /* Device Control */
3524 1.312 msaitoh sc->sc_ctrl &= ~__BIT(29); /* Clear bit 29 */
3525 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3526 1.312 msaitoh
3527 1.312 msaitoh /* PCIe Control Register */
3528 1.350 msaitoh /*
3529 1.350 msaitoh * 82573 Errata (unknown).
3530 1.350 msaitoh *
3531 1.350 msaitoh * 82574 Errata 25 and 82583 Errata 12
3532 1.350 msaitoh * "Dropped Rx Packets":
3533 1.350 msaitoh * NVM Image Version 2.1.4 and newer has no this bug.
3534 1.350 msaitoh */
3535 1.350 msaitoh reg = CSR_READ(sc, WMREG_GCR);
3536 1.350 msaitoh reg |= GCR_L1_ACT_WITHOUT_L0S_RX;
3537 1.350 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
3538 1.350 msaitoh
3539 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
3540 1.312 msaitoh || (sc->sc_type == WM_T_82583)) {
3541 1.312 msaitoh /*
3542 1.312 msaitoh * Document says this bit must be set for
3543 1.312 msaitoh * proper operation.
3544 1.312 msaitoh */
3545 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR);
3546 1.312 msaitoh reg |= __BIT(22);
3547 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
3548 1.312 msaitoh
3549 1.312 msaitoh /*
3550 1.312 msaitoh * Apply workaround for hardware errata
3551 1.312 msaitoh * documented in errata docs Fixes issue where
3552 1.312 msaitoh * some error prone or unreliable PCIe
3553 1.312 msaitoh * completions are occurring, particularly
3554 1.312 msaitoh * with ASPM enabled. Without fix, issue can
3555 1.312 msaitoh * cause Tx timeouts.
3556 1.312 msaitoh */
3557 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR2);
3558 1.312 msaitoh reg |= __BIT(0);
3559 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR2, reg);
3560 1.312 msaitoh }
3561 1.312 msaitoh break;
3562 1.312 msaitoh case WM_T_80003:
3563 1.312 msaitoh /* TARC0 */
3564 1.312 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
3565 1.312 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
3566 1.312 msaitoh tarc0 &= ~__BIT(20); /* Clear bits 20 */
3567 1.312 msaitoh
3568 1.312 msaitoh /* TARC1 bit 28 */
3569 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3570 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3571 1.312 msaitoh tarc1 &= ~__BIT(28);
3572 1.312 msaitoh else
3573 1.312 msaitoh tarc1 |= __BIT(28);
3574 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3575 1.312 msaitoh break;
3576 1.312 msaitoh case WM_T_ICH8:
3577 1.312 msaitoh case WM_T_ICH9:
3578 1.312 msaitoh case WM_T_ICH10:
3579 1.312 msaitoh case WM_T_PCH:
3580 1.312 msaitoh case WM_T_PCH2:
3581 1.312 msaitoh case WM_T_PCH_LPT:
3582 1.393 msaitoh case WM_T_PCH_SPT:
3583 1.393 msaitoh /* TARC0 */
3584 1.393 msaitoh if ((sc->sc_type == WM_T_ICH8)
3585 1.393 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3586 1.312 msaitoh /* Set TARC0 bits 29 and 28 */
3587 1.312 msaitoh tarc0 |= __BITS(29, 28);
3588 1.312 msaitoh }
3589 1.312 msaitoh /* Set TARC0 bits 23,24,26,27 */
3590 1.312 msaitoh tarc0 |= __BITS(27, 26) | __BITS(24, 23);
3591 1.312 msaitoh
3592 1.312 msaitoh /* CTRL_EXT */
3593 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3594 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
3595 1.312 msaitoh /*
3596 1.312 msaitoh * Enable PHY low-power state when MAC is at D3
3597 1.312 msaitoh * w/o WoL
3598 1.312 msaitoh */
3599 1.312 msaitoh if (sc->sc_type >= WM_T_PCH)
3600 1.312 msaitoh reg |= CTRL_EXT_PHYPDEN;
3601 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3602 1.312 msaitoh
3603 1.312 msaitoh /* TARC1 */
3604 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3605 1.312 msaitoh /* bit 28 */
3606 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3607 1.312 msaitoh tarc1 &= ~__BIT(28);
3608 1.312 msaitoh else
3609 1.312 msaitoh tarc1 |= __BIT(28);
3610 1.312 msaitoh tarc1 |= __BIT(24) | __BIT(26) | __BIT(30);
3611 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3612 1.312 msaitoh
3613 1.312 msaitoh /* Device Status */
3614 1.312 msaitoh if (sc->sc_type == WM_T_ICH8) {
3615 1.312 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3616 1.312 msaitoh reg &= ~__BIT(31);
3617 1.312 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3618 1.312 msaitoh
3619 1.312 msaitoh }
3620 1.312 msaitoh
3621 1.393 msaitoh /* IOSFPC */
3622 1.393 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
3623 1.393 msaitoh reg = CSR_READ(sc, WMREG_IOSFPC);
3624 1.393 msaitoh reg |= RCTL_RDMTS_HEX; /* XXX RTCL bit? */
3625 1.393 msaitoh CSR_WRITE(sc, WMREG_IOSFPC, reg);
3626 1.393 msaitoh }
3627 1.312 msaitoh /*
3628 1.312 msaitoh * Work-around descriptor data corruption issue during
3629 1.312 msaitoh * NFS v2 UDP traffic, just disable the NFS filtering
3630 1.312 msaitoh * capability.
3631 1.312 msaitoh */
3632 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3633 1.312 msaitoh reg |= WMREG_RFCTL_NFSWDIS | WMREG_RFCTL_NFSRDIS;
3634 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3635 1.312 msaitoh break;
3636 1.312 msaitoh default:
3637 1.312 msaitoh break;
3638 1.312 msaitoh }
3639 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC0, tarc0);
3640 1.312 msaitoh
3641 1.312 msaitoh /*
3642 1.312 msaitoh * 8257[12] Errata No.52 and some others.
3643 1.312 msaitoh * Avoid RSS Hash Value bug.
3644 1.312 msaitoh */
3645 1.312 msaitoh switch (sc->sc_type) {
3646 1.312 msaitoh case WM_T_82571:
3647 1.312 msaitoh case WM_T_82572:
3648 1.312 msaitoh case WM_T_82573:
3649 1.312 msaitoh case WM_T_80003:
3650 1.312 msaitoh case WM_T_ICH8:
3651 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3652 1.312 msaitoh reg |= WMREG_RFCTL_NEWIPV6EXDIS |WMREG_RFCTL_IPV6EXDIS;
3653 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3654 1.312 msaitoh break;
3655 1.312 msaitoh default:
3656 1.312 msaitoh break;
3657 1.312 msaitoh }
3658 1.312 msaitoh }
3659 1.312 msaitoh }
3660 1.312 msaitoh
3661 1.320 msaitoh static uint32_t
3662 1.320 msaitoh wm_rxpbs_adjust_82580(uint32_t val)
3663 1.320 msaitoh {
3664 1.320 msaitoh uint32_t rv = 0;
3665 1.320 msaitoh
3666 1.320 msaitoh if (val < __arraycount(wm_82580_rxpbs_table))
3667 1.320 msaitoh rv = wm_82580_rxpbs_table[val];
3668 1.320 msaitoh
3669 1.320 msaitoh return rv;
3670 1.320 msaitoh }
3671 1.320 msaitoh
3672 1.1 thorpej /*
3673 1.281 msaitoh * wm_reset:
3674 1.232 bouyer *
3675 1.281 msaitoh * Reset the i82542 chip.
3676 1.232 bouyer */
3677 1.281 msaitoh static void
3678 1.281 msaitoh wm_reset(struct wm_softc *sc)
3679 1.232 bouyer {
3680 1.281 msaitoh int phy_reset = 0;
3681 1.364 knakahar int i, error = 0;
3682 1.281 msaitoh uint32_t reg, mask;
3683 1.232 bouyer
3684 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3685 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3686 1.232 bouyer /*
3687 1.281 msaitoh * Allocate on-chip memory according to the MTU size.
3688 1.281 msaitoh * The Packet Buffer Allocation register must be written
3689 1.281 msaitoh * before the chip is reset.
3690 1.232 bouyer */
3691 1.281 msaitoh switch (sc->sc_type) {
3692 1.281 msaitoh case WM_T_82547:
3693 1.281 msaitoh case WM_T_82547_2:
3694 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3695 1.281 msaitoh PBA_22K : PBA_30K;
3696 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
3697 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[i];
3698 1.364 knakahar txq->txq_fifo_head = 0;
3699 1.364 knakahar txq->txq_fifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3700 1.364 knakahar txq->txq_fifo_size =
3701 1.364 knakahar (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3702 1.364 knakahar txq->txq_fifo_stall = 0;
3703 1.364 knakahar }
3704 1.281 msaitoh break;
3705 1.281 msaitoh case WM_T_82571:
3706 1.281 msaitoh case WM_T_82572:
3707 1.281 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3708 1.281 msaitoh case WM_T_80003:
3709 1.281 msaitoh sc->sc_pba = PBA_32K;
3710 1.281 msaitoh break;
3711 1.281 msaitoh case WM_T_82573:
3712 1.281 msaitoh sc->sc_pba = PBA_12K;
3713 1.281 msaitoh break;
3714 1.281 msaitoh case WM_T_82574:
3715 1.281 msaitoh case WM_T_82583:
3716 1.281 msaitoh sc->sc_pba = PBA_20K;
3717 1.281 msaitoh break;
3718 1.320 msaitoh case WM_T_82576:
3719 1.320 msaitoh sc->sc_pba = CSR_READ(sc, WMREG_RXPBS);
3720 1.320 msaitoh sc->sc_pba &= RXPBS_SIZE_MASK_82576;
3721 1.320 msaitoh break;
3722 1.320 msaitoh case WM_T_82580:
3723 1.320 msaitoh case WM_T_I350:
3724 1.320 msaitoh case WM_T_I354:
3725 1.320 msaitoh sc->sc_pba = wm_rxpbs_adjust_82580(CSR_READ(sc, WMREG_RXPBS));
3726 1.320 msaitoh break;
3727 1.320 msaitoh case WM_T_I210:
3728 1.320 msaitoh case WM_T_I211:
3729 1.320 msaitoh sc->sc_pba = PBA_34K;
3730 1.320 msaitoh break;
3731 1.281 msaitoh case WM_T_ICH8:
3732 1.312 msaitoh /* Workaround for a bit corruption issue in FIFO memory */
3733 1.281 msaitoh sc->sc_pba = PBA_8K;
3734 1.281 msaitoh CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3735 1.281 msaitoh break;
3736 1.281 msaitoh case WM_T_ICH9:
3737 1.281 msaitoh case WM_T_ICH10:
3738 1.318 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 4096 ?
3739 1.318 msaitoh PBA_14K : PBA_10K;
3740 1.232 bouyer break;
3741 1.281 msaitoh case WM_T_PCH:
3742 1.281 msaitoh case WM_T_PCH2:
3743 1.281 msaitoh case WM_T_PCH_LPT:
3744 1.392 msaitoh case WM_T_PCH_SPT:
3745 1.281 msaitoh sc->sc_pba = PBA_26K;
3746 1.232 bouyer break;
3747 1.232 bouyer default:
3748 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3749 1.281 msaitoh PBA_40K : PBA_48K;
3750 1.281 msaitoh break;
3751 1.232 bouyer }
3752 1.320 msaitoh /*
3753 1.320 msaitoh * Only old or non-multiqueue devices have the PBA register
3754 1.320 msaitoh * XXX Need special handling for 82575.
3755 1.320 msaitoh */
3756 1.320 msaitoh if (((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3757 1.320 msaitoh || (sc->sc_type == WM_T_82575))
3758 1.320 msaitoh CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3759 1.232 bouyer
3760 1.281 msaitoh /* Prevent the PCI-E bus from sticking */
3761 1.281 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3762 1.281 msaitoh int timeout = 800;
3763 1.232 bouyer
3764 1.281 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3765 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3766 1.232 bouyer
3767 1.281 msaitoh while (timeout--) {
3768 1.281 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
3769 1.281 msaitoh == 0)
3770 1.281 msaitoh break;
3771 1.281 msaitoh delay(100);
3772 1.281 msaitoh }
3773 1.232 bouyer }
3774 1.232 bouyer
3775 1.281 msaitoh /* Set the completion timeout for interface */
3776 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
3777 1.300 msaitoh || (sc->sc_type == WM_T_82580)
3778 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
3779 1.282 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
3780 1.281 msaitoh wm_set_pcie_completion_timeout(sc);
3781 1.232 bouyer
3782 1.281 msaitoh /* Clear interrupt */
3783 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3784 1.335 msaitoh if (sc->sc_nintrs > 1) {
3785 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
3786 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
3787 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
3788 1.335 msaitoh } else {
3789 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
3790 1.335 msaitoh }
3791 1.335 msaitoh }
3792 1.232 bouyer
3793 1.281 msaitoh /* Stop the transmit and receive processes. */
3794 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3795 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
3796 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3797 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3798 1.232 bouyer
3799 1.281 msaitoh /* XXX set_tbi_sbp_82543() */
3800 1.232 bouyer
3801 1.281 msaitoh delay(10*1000);
3802 1.232 bouyer
3803 1.281 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3804 1.281 msaitoh switch (sc->sc_type) {
3805 1.281 msaitoh case WM_T_82573:
3806 1.281 msaitoh case WM_T_82574:
3807 1.281 msaitoh case WM_T_82583:
3808 1.281 msaitoh error = wm_get_hw_semaphore_82573(sc);
3809 1.281 msaitoh break;
3810 1.281 msaitoh default:
3811 1.281 msaitoh break;
3812 1.281 msaitoh }
3813 1.232 bouyer
3814 1.281 msaitoh /*
3815 1.281 msaitoh * 82541 Errata 29? & 82547 Errata 28?
3816 1.281 msaitoh * See also the description about PHY_RST bit in CTRL register
3817 1.281 msaitoh * in 8254x_GBe_SDM.pdf.
3818 1.281 msaitoh */
3819 1.281 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3820 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3821 1.281 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3822 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3823 1.281 msaitoh delay(5000);
3824 1.281 msaitoh }
3825 1.232 bouyer
3826 1.281 msaitoh switch (sc->sc_type) {
3827 1.281 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3828 1.281 msaitoh case WM_T_82541:
3829 1.281 msaitoh case WM_T_82541_2:
3830 1.281 msaitoh case WM_T_82547:
3831 1.281 msaitoh case WM_T_82547_2:
3832 1.281 msaitoh /*
3833 1.281 msaitoh * On some chipsets, a reset through a memory-mapped write
3834 1.281 msaitoh * cycle can cause the chip to reset before completing the
3835 1.281 msaitoh * write cycle. This causes major headache that can be
3836 1.281 msaitoh * avoided by issuing the reset via indirect register writes
3837 1.281 msaitoh * through I/O space.
3838 1.281 msaitoh *
3839 1.281 msaitoh * So, if we successfully mapped the I/O BAR at attach time,
3840 1.281 msaitoh * use that. Otherwise, try our luck with a memory-mapped
3841 1.281 msaitoh * reset.
3842 1.281 msaitoh */
3843 1.281 msaitoh if (sc->sc_flags & WM_F_IOH_VALID)
3844 1.281 msaitoh wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3845 1.281 msaitoh else
3846 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3847 1.281 msaitoh break;
3848 1.281 msaitoh case WM_T_82545_3:
3849 1.281 msaitoh case WM_T_82546_3:
3850 1.281 msaitoh /* Use the shadow control register on these chips. */
3851 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3852 1.281 msaitoh break;
3853 1.281 msaitoh case WM_T_80003:
3854 1.281 msaitoh mask = swfwphysem[sc->sc_funcid];
3855 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3856 1.281 msaitoh wm_get_swfw_semaphore(sc, mask);
3857 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3858 1.281 msaitoh wm_put_swfw_semaphore(sc, mask);
3859 1.281 msaitoh break;
3860 1.281 msaitoh case WM_T_ICH8:
3861 1.281 msaitoh case WM_T_ICH9:
3862 1.281 msaitoh case WM_T_ICH10:
3863 1.281 msaitoh case WM_T_PCH:
3864 1.281 msaitoh case WM_T_PCH2:
3865 1.281 msaitoh case WM_T_PCH_LPT:
3866 1.392 msaitoh case WM_T_PCH_SPT:
3867 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3868 1.386 msaitoh if (wm_phy_resetisblocked(sc) == false) {
3869 1.232 bouyer /*
3870 1.281 msaitoh * Gate automatic PHY configuration by hardware on
3871 1.281 msaitoh * non-managed 82579
3872 1.232 bouyer */
3873 1.281 msaitoh if ((sc->sc_type == WM_T_PCH2)
3874 1.281 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
3875 1.380 msaitoh == 0))
3876 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
3877 1.232 bouyer
3878 1.281 msaitoh reg |= CTRL_PHY_RESET;
3879 1.281 msaitoh phy_reset = 1;
3880 1.394 msaitoh } else
3881 1.394 msaitoh printf("XXX reset is blocked!!!\n");
3882 1.281 msaitoh wm_get_swfwhw_semaphore(sc);
3883 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3884 1.281 msaitoh /* Don't insert a completion barrier when reset */
3885 1.281 msaitoh delay(20*1000);
3886 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
3887 1.281 msaitoh break;
3888 1.304 msaitoh case WM_T_82580:
3889 1.304 msaitoh case WM_T_I350:
3890 1.304 msaitoh case WM_T_I354:
3891 1.304 msaitoh case WM_T_I210:
3892 1.304 msaitoh case WM_T_I211:
3893 1.304 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3894 1.304 msaitoh if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
3895 1.304 msaitoh CSR_WRITE_FLUSH(sc);
3896 1.304 msaitoh delay(5000);
3897 1.304 msaitoh break;
3898 1.281 msaitoh case WM_T_82542_2_0:
3899 1.281 msaitoh case WM_T_82542_2_1:
3900 1.281 msaitoh case WM_T_82543:
3901 1.281 msaitoh case WM_T_82540:
3902 1.281 msaitoh case WM_T_82545:
3903 1.281 msaitoh case WM_T_82546:
3904 1.281 msaitoh case WM_T_82571:
3905 1.281 msaitoh case WM_T_82572:
3906 1.281 msaitoh case WM_T_82573:
3907 1.281 msaitoh case WM_T_82574:
3908 1.281 msaitoh case WM_T_82575:
3909 1.281 msaitoh case WM_T_82576:
3910 1.281 msaitoh case WM_T_82583:
3911 1.281 msaitoh default:
3912 1.281 msaitoh /* Everything else can safely use the documented method. */
3913 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3914 1.281 msaitoh break;
3915 1.281 msaitoh }
3916 1.232 bouyer
3917 1.281 msaitoh /* Must release the MDIO ownership after MAC reset */
3918 1.281 msaitoh switch (sc->sc_type) {
3919 1.281 msaitoh case WM_T_82573:
3920 1.281 msaitoh case WM_T_82574:
3921 1.281 msaitoh case WM_T_82583:
3922 1.281 msaitoh if (error == 0)
3923 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
3924 1.281 msaitoh break;
3925 1.281 msaitoh default:
3926 1.281 msaitoh break;
3927 1.232 bouyer }
3928 1.232 bouyer
3929 1.281 msaitoh if (phy_reset != 0)
3930 1.281 msaitoh wm_get_cfg_done(sc);
3931 1.232 bouyer
3932 1.281 msaitoh /* reload EEPROM */
3933 1.281 msaitoh switch (sc->sc_type) {
3934 1.281 msaitoh case WM_T_82542_2_0:
3935 1.281 msaitoh case WM_T_82542_2_1:
3936 1.281 msaitoh case WM_T_82543:
3937 1.281 msaitoh case WM_T_82544:
3938 1.281 msaitoh delay(10);
3939 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3940 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3941 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3942 1.281 msaitoh delay(2000);
3943 1.281 msaitoh break;
3944 1.281 msaitoh case WM_T_82540:
3945 1.281 msaitoh case WM_T_82545:
3946 1.281 msaitoh case WM_T_82545_3:
3947 1.281 msaitoh case WM_T_82546:
3948 1.281 msaitoh case WM_T_82546_3:
3949 1.281 msaitoh delay(5*1000);
3950 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3951 1.281 msaitoh break;
3952 1.281 msaitoh case WM_T_82541:
3953 1.281 msaitoh case WM_T_82541_2:
3954 1.281 msaitoh case WM_T_82547:
3955 1.281 msaitoh case WM_T_82547_2:
3956 1.281 msaitoh delay(20000);
3957 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3958 1.281 msaitoh break;
3959 1.281 msaitoh case WM_T_82571:
3960 1.281 msaitoh case WM_T_82572:
3961 1.281 msaitoh case WM_T_82573:
3962 1.281 msaitoh case WM_T_82574:
3963 1.281 msaitoh case WM_T_82583:
3964 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3965 1.281 msaitoh delay(10);
3966 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3967 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3968 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3969 1.232 bouyer }
3970 1.281 msaitoh /* check EECD_EE_AUTORD */
3971 1.281 msaitoh wm_get_auto_rd_done(sc);
3972 1.281 msaitoh /*
3973 1.281 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3974 1.281 msaitoh * is set.
3975 1.281 msaitoh */
3976 1.281 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3977 1.281 msaitoh || (sc->sc_type == WM_T_82583))
3978 1.281 msaitoh delay(25*1000);
3979 1.281 msaitoh break;
3980 1.281 msaitoh case WM_T_82575:
3981 1.281 msaitoh case WM_T_82576:
3982 1.281 msaitoh case WM_T_82580:
3983 1.281 msaitoh case WM_T_I350:
3984 1.281 msaitoh case WM_T_I354:
3985 1.281 msaitoh case WM_T_I210:
3986 1.281 msaitoh case WM_T_I211:
3987 1.281 msaitoh case WM_T_80003:
3988 1.281 msaitoh /* check EECD_EE_AUTORD */
3989 1.281 msaitoh wm_get_auto_rd_done(sc);
3990 1.281 msaitoh break;
3991 1.281 msaitoh case WM_T_ICH8:
3992 1.281 msaitoh case WM_T_ICH9:
3993 1.281 msaitoh case WM_T_ICH10:
3994 1.281 msaitoh case WM_T_PCH:
3995 1.281 msaitoh case WM_T_PCH2:
3996 1.281 msaitoh case WM_T_PCH_LPT:
3997 1.392 msaitoh case WM_T_PCH_SPT:
3998 1.281 msaitoh break;
3999 1.281 msaitoh default:
4000 1.281 msaitoh panic("%s: unknown type\n", __func__);
4001 1.232 bouyer }
4002 1.281 msaitoh
4003 1.281 msaitoh /* Check whether EEPROM is present or not */
4004 1.281 msaitoh switch (sc->sc_type) {
4005 1.281 msaitoh case WM_T_82575:
4006 1.281 msaitoh case WM_T_82576:
4007 1.281 msaitoh case WM_T_82580:
4008 1.281 msaitoh case WM_T_I350:
4009 1.281 msaitoh case WM_T_I354:
4010 1.281 msaitoh case WM_T_ICH8:
4011 1.281 msaitoh case WM_T_ICH9:
4012 1.281 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
4013 1.281 msaitoh /* Not found */
4014 1.281 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
4015 1.325 msaitoh if (sc->sc_type == WM_T_82575)
4016 1.281 msaitoh wm_reset_init_script_82575(sc);
4017 1.232 bouyer }
4018 1.281 msaitoh break;
4019 1.281 msaitoh default:
4020 1.281 msaitoh break;
4021 1.281 msaitoh }
4022 1.281 msaitoh
4023 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
4024 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
4025 1.281 msaitoh /* clear global device reset status bit */
4026 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
4027 1.281 msaitoh }
4028 1.281 msaitoh
4029 1.281 msaitoh /* Clear any pending interrupt events. */
4030 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4031 1.281 msaitoh reg = CSR_READ(sc, WMREG_ICR);
4032 1.335 msaitoh if (sc->sc_nintrs > 1) {
4033 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
4034 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
4035 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
4036 1.335 msaitoh } else
4037 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
4038 1.335 msaitoh }
4039 1.281 msaitoh
4040 1.281 msaitoh /* reload sc_ctrl */
4041 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4042 1.281 msaitoh
4043 1.322 msaitoh if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211))
4044 1.281 msaitoh wm_set_eee_i350(sc);
4045 1.281 msaitoh
4046 1.281 msaitoh /* dummy read from WUC */
4047 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
4048 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
4049 1.281 msaitoh /*
4050 1.281 msaitoh * For PCH, this write will make sure that any noise will be detected
4051 1.281 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
4052 1.281 msaitoh * to the DMA engine
4053 1.281 msaitoh */
4054 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
4055 1.281 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
4056 1.281 msaitoh
4057 1.380 msaitoh if (sc->sc_type >= WM_T_82544)
4058 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4059 1.281 msaitoh
4060 1.325 msaitoh wm_reset_mdicnfg_82580(sc);
4061 1.332 msaitoh
4062 1.332 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
4063 1.332 msaitoh wm_pll_workaround_i210(sc);
4064 1.281 msaitoh }
4065 1.281 msaitoh
4066 1.281 msaitoh /*
4067 1.281 msaitoh * wm_add_rxbuf:
4068 1.281 msaitoh *
4069 1.281 msaitoh * Add a receive buffer to the indiciated descriptor.
4070 1.281 msaitoh */
4071 1.281 msaitoh static int
4072 1.362 knakahar wm_add_rxbuf(struct wm_rxqueue *rxq, int idx)
4073 1.281 msaitoh {
4074 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4075 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
4076 1.281 msaitoh struct mbuf *m;
4077 1.281 msaitoh int error;
4078 1.281 msaitoh
4079 1.357 knakahar KASSERT(WM_RX_LOCKED(rxq));
4080 1.281 msaitoh
4081 1.281 msaitoh MGETHDR(m, M_DONTWAIT, MT_DATA);
4082 1.281 msaitoh if (m == NULL)
4083 1.281 msaitoh return ENOBUFS;
4084 1.281 msaitoh
4085 1.281 msaitoh MCLGET(m, M_DONTWAIT);
4086 1.281 msaitoh if ((m->m_flags & M_EXT) == 0) {
4087 1.281 msaitoh m_freem(m);
4088 1.281 msaitoh return ENOBUFS;
4089 1.281 msaitoh }
4090 1.281 msaitoh
4091 1.281 msaitoh if (rxs->rxs_mbuf != NULL)
4092 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4093 1.281 msaitoh
4094 1.281 msaitoh rxs->rxs_mbuf = m;
4095 1.281 msaitoh
4096 1.281 msaitoh m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4097 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4098 1.388 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT);
4099 1.281 msaitoh if (error) {
4100 1.281 msaitoh /* XXX XXX XXX */
4101 1.281 msaitoh aprint_error_dev(sc->sc_dev,
4102 1.281 msaitoh "unable to load rx DMA map %d, error = %d\n",
4103 1.281 msaitoh idx, error);
4104 1.281 msaitoh panic("wm_add_rxbuf");
4105 1.232 bouyer }
4106 1.232 bouyer
4107 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4108 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4109 1.281 msaitoh
4110 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4111 1.281 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4112 1.362 knakahar wm_init_rxdesc(rxq, idx);
4113 1.281 msaitoh } else
4114 1.362 knakahar wm_init_rxdesc(rxq, idx);
4115 1.281 msaitoh
4116 1.232 bouyer return 0;
4117 1.232 bouyer }
4118 1.232 bouyer
4119 1.232 bouyer /*
4120 1.281 msaitoh * wm_rxdrain:
4121 1.232 bouyer *
4122 1.281 msaitoh * Drain the receive queue.
4123 1.232 bouyer */
4124 1.232 bouyer static void
4125 1.362 knakahar wm_rxdrain(struct wm_rxqueue *rxq)
4126 1.281 msaitoh {
4127 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4128 1.281 msaitoh struct wm_rxsoft *rxs;
4129 1.281 msaitoh int i;
4130 1.281 msaitoh
4131 1.357 knakahar KASSERT(WM_RX_LOCKED(rxq));
4132 1.281 msaitoh
4133 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
4134 1.356 knakahar rxs = &rxq->rxq_soft[i];
4135 1.281 msaitoh if (rxs->rxs_mbuf != NULL) {
4136 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4137 1.281 msaitoh m_freem(rxs->rxs_mbuf);
4138 1.281 msaitoh rxs->rxs_mbuf = NULL;
4139 1.281 msaitoh }
4140 1.281 msaitoh }
4141 1.281 msaitoh }
4142 1.281 msaitoh
4143 1.372 knakahar
4144 1.372 knakahar /*
4145 1.372 knakahar * XXX copy from FreeBSD's sys/net/rss_config.c
4146 1.372 knakahar */
4147 1.372 knakahar /*
4148 1.372 knakahar * RSS secret key, intended to prevent attacks on load-balancing. Its
4149 1.372 knakahar * effectiveness may be limited by algorithm choice and available entropy
4150 1.372 knakahar * during the boot.
4151 1.372 knakahar *
4152 1.372 knakahar * XXXRW: And that we don't randomize it yet!
4153 1.372 knakahar *
4154 1.372 knakahar * This is the default Microsoft RSS specification key which is also
4155 1.372 knakahar * the Chelsio T5 firmware default key.
4156 1.372 knakahar */
4157 1.372 knakahar #define RSS_KEYSIZE 40
4158 1.372 knakahar static uint8_t wm_rss_key[RSS_KEYSIZE] = {
4159 1.372 knakahar 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
4160 1.372 knakahar 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0,
4161 1.372 knakahar 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4,
4162 1.372 knakahar 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c,
4163 1.372 knakahar 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa,
4164 1.372 knakahar };
4165 1.372 knakahar
4166 1.372 knakahar /*
4167 1.372 knakahar * Caller must pass an array of size sizeof(rss_key).
4168 1.372 knakahar *
4169 1.372 knakahar * XXX
4170 1.372 knakahar * As if_ixgbe may use this function, this function should not be
4171 1.372 knakahar * if_wm specific function.
4172 1.372 knakahar */
4173 1.372 knakahar static void
4174 1.372 knakahar wm_rss_getkey(uint8_t *key)
4175 1.372 knakahar {
4176 1.373 knakahar
4177 1.372 knakahar memcpy(key, wm_rss_key, sizeof(wm_rss_key));
4178 1.372 knakahar }
4179 1.372 knakahar
4180 1.365 knakahar /*
4181 1.367 knakahar * Setup registers for RSS.
4182 1.367 knakahar *
4183 1.367 knakahar * XXX not yet VMDq support
4184 1.367 knakahar */
4185 1.367 knakahar static void
4186 1.367 knakahar wm_init_rss(struct wm_softc *sc)
4187 1.367 knakahar {
4188 1.372 knakahar uint32_t mrqc, reta_reg, rss_key[RSSRK_NUM_REGS];
4189 1.367 knakahar int i;
4190 1.367 knakahar
4191 1.373 knakahar CTASSERT(sizeof(rss_key) == sizeof(wm_rss_key));
4192 1.373 knakahar
4193 1.367 knakahar for (i = 0; i < RETA_NUM_ENTRIES; i++) {
4194 1.367 knakahar int qid, reta_ent;
4195 1.367 knakahar
4196 1.367 knakahar qid = i % sc->sc_nrxqueues;
4197 1.367 knakahar switch(sc->sc_type) {
4198 1.367 knakahar case WM_T_82574:
4199 1.367 knakahar reta_ent = __SHIFTIN(qid,
4200 1.367 knakahar RETA_ENT_QINDEX_MASK_82574);
4201 1.367 knakahar break;
4202 1.367 knakahar case WM_T_82575:
4203 1.367 knakahar reta_ent = __SHIFTIN(qid,
4204 1.367 knakahar RETA_ENT_QINDEX1_MASK_82575);
4205 1.367 knakahar break;
4206 1.367 knakahar default:
4207 1.367 knakahar reta_ent = __SHIFTIN(qid, RETA_ENT_QINDEX_MASK);
4208 1.367 knakahar break;
4209 1.367 knakahar }
4210 1.367 knakahar
4211 1.367 knakahar reta_reg = CSR_READ(sc, WMREG_RETA_Q(i));
4212 1.367 knakahar reta_reg &= ~RETA_ENTRY_MASK_Q(i);
4213 1.367 knakahar reta_reg |= __SHIFTIN(reta_ent, RETA_ENTRY_MASK_Q(i));
4214 1.367 knakahar CSR_WRITE(sc, WMREG_RETA_Q(i), reta_reg);
4215 1.367 knakahar }
4216 1.367 knakahar
4217 1.372 knakahar wm_rss_getkey((uint8_t *)rss_key);
4218 1.367 knakahar for (i = 0; i < RSSRK_NUM_REGS; i++)
4219 1.372 knakahar CSR_WRITE(sc, WMREG_RSSRK(i), rss_key[i]);
4220 1.367 knakahar
4221 1.367 knakahar if (sc->sc_type == WM_T_82574)
4222 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ_82574;
4223 1.367 knakahar else
4224 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ;
4225 1.367 knakahar
4226 1.367 knakahar /* XXXX
4227 1.367 knakahar * The same as FreeBSD igb.
4228 1.367 knakahar * Why doesn't use MRQC_RSS_FIELD_IPV6_EX?
4229 1.367 knakahar */
4230 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4 | MRQC_RSS_FIELD_IPV4_TCP);
4231 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6 | MRQC_RSS_FIELD_IPV6_TCP);
4232 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4_UDP | MRQC_RSS_FIELD_IPV6_UDP);
4233 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6_UDP_EX | MRQC_RSS_FIELD_IPV6_TCP_EX);
4234 1.367 knakahar
4235 1.367 knakahar CSR_WRITE(sc, WMREG_MRQC, mrqc);
4236 1.367 knakahar }
4237 1.367 knakahar
4238 1.367 knakahar /*
4239 1.365 knakahar * Adjust TX and RX queue numbers which the system actulally uses.
4240 1.365 knakahar *
4241 1.365 knakahar * The numbers are affected by below parameters.
4242 1.365 knakahar * - The nubmer of hardware queues
4243 1.365 knakahar * - The number of MSI-X vectors (= "nvectors" argument)
4244 1.365 knakahar * - ncpu
4245 1.365 knakahar */
4246 1.365 knakahar static void
4247 1.365 knakahar wm_adjust_qnum(struct wm_softc *sc, int nvectors)
4248 1.365 knakahar {
4249 1.365 knakahar int hw_ntxqueues, hw_nrxqueues;
4250 1.365 knakahar
4251 1.365 knakahar if (nvectors < 3) {
4252 1.365 knakahar sc->sc_ntxqueues = 1;
4253 1.365 knakahar sc->sc_nrxqueues = 1;
4254 1.365 knakahar return;
4255 1.365 knakahar }
4256 1.365 knakahar
4257 1.365 knakahar switch(sc->sc_type) {
4258 1.365 knakahar case WM_T_82572:
4259 1.365 knakahar hw_ntxqueues = 2;
4260 1.365 knakahar hw_nrxqueues = 2;
4261 1.365 knakahar break;
4262 1.365 knakahar case WM_T_82574:
4263 1.365 knakahar hw_ntxqueues = 2;
4264 1.365 knakahar hw_nrxqueues = 2;
4265 1.365 knakahar break;
4266 1.365 knakahar case WM_T_82575:
4267 1.365 knakahar hw_ntxqueues = 4;
4268 1.365 knakahar hw_nrxqueues = 4;
4269 1.365 knakahar break;
4270 1.365 knakahar case WM_T_82576:
4271 1.365 knakahar hw_ntxqueues = 16;
4272 1.365 knakahar hw_nrxqueues = 16;
4273 1.365 knakahar break;
4274 1.365 knakahar case WM_T_82580:
4275 1.365 knakahar case WM_T_I350:
4276 1.365 knakahar case WM_T_I354:
4277 1.365 knakahar hw_ntxqueues = 8;
4278 1.365 knakahar hw_nrxqueues = 8;
4279 1.365 knakahar break;
4280 1.365 knakahar case WM_T_I210:
4281 1.365 knakahar hw_ntxqueues = 4;
4282 1.365 knakahar hw_nrxqueues = 4;
4283 1.365 knakahar break;
4284 1.365 knakahar case WM_T_I211:
4285 1.365 knakahar hw_ntxqueues = 2;
4286 1.365 knakahar hw_nrxqueues = 2;
4287 1.365 knakahar break;
4288 1.365 knakahar /*
4289 1.365 knakahar * As below ethernet controllers does not support MSI-X,
4290 1.365 knakahar * this driver let them not use multiqueue.
4291 1.365 knakahar * - WM_T_80003
4292 1.365 knakahar * - WM_T_ICH8
4293 1.365 knakahar * - WM_T_ICH9
4294 1.365 knakahar * - WM_T_ICH10
4295 1.365 knakahar * - WM_T_PCH
4296 1.365 knakahar * - WM_T_PCH2
4297 1.365 knakahar * - WM_T_PCH_LPT
4298 1.365 knakahar */
4299 1.365 knakahar default:
4300 1.365 knakahar hw_ntxqueues = 1;
4301 1.365 knakahar hw_nrxqueues = 1;
4302 1.365 knakahar break;
4303 1.365 knakahar }
4304 1.365 knakahar
4305 1.365 knakahar /*
4306 1.365 knakahar * As queues more then MSI-X vectors cannot improve scaling, we limit
4307 1.365 knakahar * the number of queues used actually.
4308 1.365 knakahar *
4309 1.365 knakahar * XXX
4310 1.365 knakahar * Currently, we separate TX queue interrupts and RX queue interrupts.
4311 1.365 knakahar * Howerver, the number of MSI-X vectors of recent controllers (such as
4312 1.365 knakahar * I354) expects that drivers bundle a TX queue interrupt and a RX
4313 1.365 knakahar * interrupt to one interrupt. e.g. FreeBSD's igb deals interrupts in
4314 1.365 knakahar * such a way.
4315 1.365 knakahar */
4316 1.365 knakahar if (nvectors < hw_ntxqueues + hw_nrxqueues + 1) {
4317 1.365 knakahar sc->sc_ntxqueues = (nvectors - 1) / 2;
4318 1.365 knakahar sc->sc_nrxqueues = (nvectors - 1) / 2;
4319 1.365 knakahar } else {
4320 1.365 knakahar sc->sc_ntxqueues = hw_ntxqueues;
4321 1.365 knakahar sc->sc_nrxqueues = hw_nrxqueues;
4322 1.365 knakahar }
4323 1.365 knakahar
4324 1.365 knakahar /*
4325 1.365 knakahar * As queues more then cpus cannot improve scaling, we limit
4326 1.365 knakahar * the number of queues used actually.
4327 1.365 knakahar */
4328 1.365 knakahar if (ncpu < sc->sc_ntxqueues)
4329 1.365 knakahar sc->sc_ntxqueues = ncpu;
4330 1.365 knakahar if (ncpu < sc->sc_nrxqueues)
4331 1.365 knakahar sc->sc_nrxqueues = ncpu;
4332 1.365 knakahar }
4333 1.365 knakahar
4334 1.365 knakahar /*
4335 1.360 knakahar * Both single interrupt MSI and INTx can use this function.
4336 1.360 knakahar */
4337 1.360 knakahar static int
4338 1.360 knakahar wm_setup_legacy(struct wm_softc *sc)
4339 1.360 knakahar {
4340 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
4341 1.360 knakahar const char *intrstr = NULL;
4342 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
4343 1.375 msaitoh int error;
4344 1.360 knakahar
4345 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
4346 1.375 msaitoh if (error) {
4347 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
4348 1.375 msaitoh error);
4349 1.375 msaitoh return ENOMEM;
4350 1.375 msaitoh }
4351 1.360 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[0], intrbuf,
4352 1.360 knakahar sizeof(intrbuf));
4353 1.360 knakahar #ifdef WM_MPSAFE
4354 1.360 knakahar pci_intr_setattr(pc, &sc->sc_intrs[0], PCI_INTR_MPSAFE, true);
4355 1.360 knakahar #endif
4356 1.360 knakahar sc->sc_ihs[0] = pci_intr_establish_xname(pc, sc->sc_intrs[0],
4357 1.360 knakahar IPL_NET, wm_intr_legacy, sc, device_xname(sc->sc_dev));
4358 1.360 knakahar if (sc->sc_ihs[0] == NULL) {
4359 1.360 knakahar aprint_error_dev(sc->sc_dev,"unable to establish %s\n",
4360 1.360 knakahar (pci_intr_type(sc->sc_intrs[0])
4361 1.360 knakahar == PCI_INTR_TYPE_MSI) ? "MSI" : "INTx");
4362 1.360 knakahar return ENOMEM;
4363 1.360 knakahar }
4364 1.360 knakahar
4365 1.360 knakahar aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
4366 1.360 knakahar sc->sc_nintrs = 1;
4367 1.360 knakahar return 0;
4368 1.360 knakahar }
4369 1.360 knakahar
4370 1.360 knakahar static int
4371 1.360 knakahar wm_setup_msix(struct wm_softc *sc)
4372 1.360 knakahar {
4373 1.360 knakahar void *vih;
4374 1.360 knakahar kcpuset_t *affinity;
4375 1.364 knakahar int qidx, error, intr_idx, tx_established, rx_established;
4376 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
4377 1.360 knakahar const char *intrstr = NULL;
4378 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
4379 1.360 knakahar char intr_xname[INTRDEVNAMEBUF];
4380 1.383 knakahar /*
4381 1.383 knakahar * To avoid other devices' interrupts, the affinity of Tx/Rx interrupts
4382 1.383 knakahar * start from CPU#1.
4383 1.383 knakahar */
4384 1.383 knakahar int affinity_offset = 1;
4385 1.360 knakahar
4386 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
4387 1.375 msaitoh if (error) {
4388 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
4389 1.375 msaitoh error);
4390 1.375 msaitoh return ENOMEM;
4391 1.375 msaitoh }
4392 1.375 msaitoh
4393 1.364 knakahar kcpuset_create(&affinity, false);
4394 1.364 knakahar intr_idx = 0;
4395 1.363 knakahar
4396 1.364 knakahar /*
4397 1.364 knakahar * TX
4398 1.364 knakahar */
4399 1.364 knakahar tx_established = 0;
4400 1.364 knakahar for (qidx = 0; qidx < sc->sc_ntxqueues; qidx++) {
4401 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[qidx];
4402 1.383 knakahar int affinity_to = (affinity_offset + intr_idx) % ncpu;
4403 1.364 knakahar
4404 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4405 1.364 knakahar sizeof(intrbuf));
4406 1.364 knakahar #ifdef WM_MPSAFE
4407 1.364 knakahar pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
4408 1.364 knakahar PCI_INTR_MPSAFE, true);
4409 1.364 knakahar #endif
4410 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4411 1.364 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sTX%d",
4412 1.364 knakahar device_xname(sc->sc_dev), qidx);
4413 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4414 1.364 knakahar IPL_NET, wm_txintr_msix, txq, intr_xname);
4415 1.364 knakahar if (vih == NULL) {
4416 1.364 knakahar aprint_error_dev(sc->sc_dev,
4417 1.364 knakahar "unable to establish MSI-X(for TX)%s%s\n",
4418 1.364 knakahar intrstr ? " at " : "",
4419 1.364 knakahar intrstr ? intrstr : "");
4420 1.364 knakahar
4421 1.364 knakahar goto fail_0;
4422 1.364 knakahar }
4423 1.364 knakahar kcpuset_zero(affinity);
4424 1.364 knakahar /* Round-robin affinity */
4425 1.383 knakahar kcpuset_set(affinity, affinity_to);
4426 1.364 knakahar error = interrupt_distribute(vih, affinity, NULL);
4427 1.364 knakahar if (error == 0) {
4428 1.364 knakahar aprint_normal_dev(sc->sc_dev,
4429 1.364 knakahar "for TX interrupting at %s affinity to %u\n",
4430 1.383 knakahar intrstr, affinity_to);
4431 1.364 knakahar } else {
4432 1.364 knakahar aprint_normal_dev(sc->sc_dev,
4433 1.364 knakahar "for TX interrupting at %s\n", intrstr);
4434 1.364 knakahar }
4435 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4436 1.364 knakahar txq->txq_id = qidx;
4437 1.364 knakahar txq->txq_intr_idx = intr_idx;
4438 1.363 knakahar
4439 1.364 knakahar tx_established++;
4440 1.364 knakahar intr_idx++;
4441 1.364 knakahar }
4442 1.364 knakahar
4443 1.364 knakahar /*
4444 1.364 knakahar * RX
4445 1.364 knakahar */
4446 1.364 knakahar rx_established = 0;
4447 1.364 knakahar for (qidx = 0; qidx < sc->sc_nrxqueues; qidx++) {
4448 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[qidx];
4449 1.383 knakahar int affinity_to = (affinity_offset + intr_idx) % ncpu;
4450 1.360 knakahar
4451 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4452 1.360 knakahar sizeof(intrbuf));
4453 1.360 knakahar #ifdef WM_MPSAFE
4454 1.364 knakahar pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
4455 1.360 knakahar PCI_INTR_MPSAFE, true);
4456 1.360 knakahar #endif
4457 1.360 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4458 1.364 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sRX%d",
4459 1.364 knakahar device_xname(sc->sc_dev), qidx);
4460 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4461 1.364 knakahar IPL_NET, wm_rxintr_msix, rxq, intr_xname);
4462 1.360 knakahar if (vih == NULL) {
4463 1.360 knakahar aprint_error_dev(sc->sc_dev,
4464 1.364 knakahar "unable to establish MSI-X(for RX)%s%s\n",
4465 1.360 knakahar intrstr ? " at " : "",
4466 1.360 knakahar intrstr ? intrstr : "");
4467 1.360 knakahar
4468 1.364 knakahar goto fail_1;
4469 1.360 knakahar }
4470 1.360 knakahar kcpuset_zero(affinity);
4471 1.360 knakahar /* Round-robin affinity */
4472 1.383 knakahar kcpuset_set(affinity, affinity_to);
4473 1.360 knakahar error = interrupt_distribute(vih, affinity, NULL);
4474 1.360 knakahar if (error == 0) {
4475 1.360 knakahar aprint_normal_dev(sc->sc_dev,
4476 1.364 knakahar "for RX interrupting at %s affinity to %u\n",
4477 1.383 knakahar intrstr, affinity_to);
4478 1.360 knakahar } else {
4479 1.360 knakahar aprint_normal_dev(sc->sc_dev,
4480 1.364 knakahar "for RX interrupting at %s\n", intrstr);
4481 1.360 knakahar }
4482 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4483 1.364 knakahar rxq->rxq_id = qidx;
4484 1.364 knakahar rxq->rxq_intr_idx = intr_idx;
4485 1.364 knakahar
4486 1.364 knakahar rx_established++;
4487 1.364 knakahar intr_idx++;
4488 1.364 knakahar }
4489 1.364 knakahar
4490 1.364 knakahar /*
4491 1.364 knakahar * LINK
4492 1.364 knakahar */
4493 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4494 1.364 knakahar sizeof(intrbuf));
4495 1.364 knakahar #ifdef WM_MPSAFE
4496 1.388 msaitoh pci_intr_setattr(pc, &sc->sc_intrs[intr_idx], PCI_INTR_MPSAFE, true);
4497 1.364 knakahar #endif
4498 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4499 1.364 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sLINK",
4500 1.364 knakahar device_xname(sc->sc_dev));
4501 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4502 1.364 knakahar IPL_NET, wm_linkintr_msix, sc, intr_xname);
4503 1.364 knakahar if (vih == NULL) {
4504 1.364 knakahar aprint_error_dev(sc->sc_dev,
4505 1.364 knakahar "unable to establish MSI-X(for LINK)%s%s\n",
4506 1.364 knakahar intrstr ? " at " : "",
4507 1.364 knakahar intrstr ? intrstr : "");
4508 1.364 knakahar
4509 1.364 knakahar goto fail_1;
4510 1.360 knakahar }
4511 1.364 knakahar /* keep default affinity to LINK interrupt */
4512 1.364 knakahar aprint_normal_dev(sc->sc_dev,
4513 1.364 knakahar "for LINK interrupting at %s\n", intrstr);
4514 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4515 1.364 knakahar sc->sc_link_intr_idx = intr_idx;
4516 1.360 knakahar
4517 1.364 knakahar sc->sc_nintrs = sc->sc_ntxqueues + sc->sc_nrxqueues + 1;
4518 1.360 knakahar kcpuset_destroy(affinity);
4519 1.360 knakahar return 0;
4520 1.364 knakahar
4521 1.364 knakahar fail_1:
4522 1.364 knakahar for (qidx = 0; qidx < rx_established; qidx++) {
4523 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[qidx];
4524 1.388 msaitoh pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[rxq->rxq_intr_idx]);
4525 1.364 knakahar sc->sc_ihs[rxq->rxq_intr_idx] = NULL;
4526 1.364 knakahar }
4527 1.364 knakahar fail_0:
4528 1.364 knakahar for (qidx = 0; qidx < tx_established; qidx++) {
4529 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[qidx];
4530 1.388 msaitoh pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[txq->txq_intr_idx]);
4531 1.364 knakahar sc->sc_ihs[txq->txq_intr_idx] = NULL;
4532 1.364 knakahar }
4533 1.364 knakahar
4534 1.364 knakahar kcpuset_destroy(affinity);
4535 1.364 knakahar return ENOMEM;
4536 1.360 knakahar }
4537 1.360 knakahar
4538 1.281 msaitoh /*
4539 1.281 msaitoh * wm_init: [ifnet interface function]
4540 1.281 msaitoh *
4541 1.281 msaitoh * Initialize the interface.
4542 1.281 msaitoh */
4543 1.281 msaitoh static int
4544 1.281 msaitoh wm_init(struct ifnet *ifp)
4545 1.232 bouyer {
4546 1.232 bouyer struct wm_softc *sc = ifp->if_softc;
4547 1.281 msaitoh int ret;
4548 1.272 ozaki
4549 1.357 knakahar WM_CORE_LOCK(sc);
4550 1.281 msaitoh ret = wm_init_locked(ifp);
4551 1.357 knakahar WM_CORE_UNLOCK(sc);
4552 1.281 msaitoh
4553 1.281 msaitoh return ret;
4554 1.272 ozaki }
4555 1.272 ozaki
4556 1.281 msaitoh static int
4557 1.281 msaitoh wm_init_locked(struct ifnet *ifp)
4558 1.272 ozaki {
4559 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
4560 1.281 msaitoh int i, j, trynum, error = 0;
4561 1.281 msaitoh uint32_t reg;
4562 1.232 bouyer
4563 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
4564 1.392 msaitoh device_xname(sc->sc_dev), __func__));
4565 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
4566 1.232 bouyer /*
4567 1.281 msaitoh * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
4568 1.281 msaitoh * There is a small but measurable benefit to avoiding the adjusment
4569 1.281 msaitoh * of the descriptor so that the headers are aligned, for normal mtu,
4570 1.281 msaitoh * on such platforms. One possibility is that the DMA itself is
4571 1.281 msaitoh * slightly more efficient if the front of the entire packet (instead
4572 1.281 msaitoh * of the front of the headers) is aligned.
4573 1.281 msaitoh *
4574 1.281 msaitoh * Note we must always set align_tweak to 0 if we are using
4575 1.281 msaitoh * jumbo frames.
4576 1.232 bouyer */
4577 1.281 msaitoh #ifdef __NO_STRICT_ALIGNMENT
4578 1.281 msaitoh sc->sc_align_tweak = 0;
4579 1.281 msaitoh #else
4580 1.281 msaitoh if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
4581 1.281 msaitoh sc->sc_align_tweak = 0;
4582 1.281 msaitoh else
4583 1.281 msaitoh sc->sc_align_tweak = 2;
4584 1.281 msaitoh #endif /* __NO_STRICT_ALIGNMENT */
4585 1.281 msaitoh
4586 1.281 msaitoh /* Cancel any pending I/O. */
4587 1.281 msaitoh wm_stop_locked(ifp, 0);
4588 1.281 msaitoh
4589 1.281 msaitoh /* update statistics before reset */
4590 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
4591 1.281 msaitoh ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
4592 1.281 msaitoh
4593 1.281 msaitoh /* Reset the chip to a known state. */
4594 1.281 msaitoh wm_reset(sc);
4595 1.281 msaitoh
4596 1.281 msaitoh switch (sc->sc_type) {
4597 1.281 msaitoh case WM_T_82571:
4598 1.281 msaitoh case WM_T_82572:
4599 1.281 msaitoh case WM_T_82573:
4600 1.281 msaitoh case WM_T_82574:
4601 1.281 msaitoh case WM_T_82583:
4602 1.281 msaitoh case WM_T_80003:
4603 1.281 msaitoh case WM_T_ICH8:
4604 1.281 msaitoh case WM_T_ICH9:
4605 1.281 msaitoh case WM_T_ICH10:
4606 1.281 msaitoh case WM_T_PCH:
4607 1.281 msaitoh case WM_T_PCH2:
4608 1.281 msaitoh case WM_T_PCH_LPT:
4609 1.392 msaitoh case WM_T_PCH_SPT:
4610 1.378 msaitoh /* AMT based hardware can now take control from firmware */
4611 1.378 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
4612 1.281 msaitoh wm_get_hw_control(sc);
4613 1.281 msaitoh break;
4614 1.281 msaitoh default:
4615 1.281 msaitoh break;
4616 1.281 msaitoh }
4617 1.232 bouyer
4618 1.312 msaitoh /* Init hardware bits */
4619 1.312 msaitoh wm_initialize_hardware_bits(sc);
4620 1.312 msaitoh
4621 1.281 msaitoh /* Reset the PHY. */
4622 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
4623 1.281 msaitoh wm_gmii_reset(sc);
4624 1.232 bouyer
4625 1.319 msaitoh /* Calculate (E)ITR value */
4626 1.319 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4627 1.319 msaitoh sc->sc_itr = 450; /* For EITR */
4628 1.319 msaitoh } else if (sc->sc_type >= WM_T_82543) {
4629 1.319 msaitoh /*
4630 1.319 msaitoh * Set up the interrupt throttling register (units of 256ns)
4631 1.319 msaitoh * Note that a footnote in Intel's documentation says this
4632 1.319 msaitoh * ticker runs at 1/4 the rate when the chip is in 100Mbit
4633 1.319 msaitoh * or 10Mbit mode. Empirically, it appears to be the case
4634 1.319 msaitoh * that that is also true for the 1024ns units of the other
4635 1.319 msaitoh * interrupt-related timer registers -- so, really, we ought
4636 1.319 msaitoh * to divide this value by 4 when the link speed is low.
4637 1.319 msaitoh *
4638 1.319 msaitoh * XXX implement this division at link speed change!
4639 1.319 msaitoh */
4640 1.319 msaitoh
4641 1.319 msaitoh /*
4642 1.319 msaitoh * For N interrupts/sec, set this value to:
4643 1.319 msaitoh * 1000000000 / (N * 256). Note that we set the
4644 1.319 msaitoh * absolute and packet timer values to this value
4645 1.319 msaitoh * divided by 4 to get "simple timer" behavior.
4646 1.319 msaitoh */
4647 1.319 msaitoh
4648 1.319 msaitoh sc->sc_itr = 1500; /* 2604 ints/sec */
4649 1.319 msaitoh }
4650 1.319 msaitoh
4651 1.355 knakahar error = wm_init_txrx_queues(sc);
4652 1.355 knakahar if (error)
4653 1.355 knakahar goto out;
4654 1.232 bouyer
4655 1.281 msaitoh /*
4656 1.281 msaitoh * Clear out the VLAN table -- we don't use it (yet).
4657 1.281 msaitoh */
4658 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, 0);
4659 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
4660 1.281 msaitoh trynum = 10; /* Due to hw errata */
4661 1.281 msaitoh else
4662 1.281 msaitoh trynum = 1;
4663 1.281 msaitoh for (i = 0; i < WM_VLAN_TABSIZE; i++)
4664 1.281 msaitoh for (j = 0; j < trynum; j++)
4665 1.281 msaitoh CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
4666 1.232 bouyer
4667 1.281 msaitoh /*
4668 1.281 msaitoh * Set up flow-control parameters.
4669 1.281 msaitoh *
4670 1.281 msaitoh * XXX Values could probably stand some tuning.
4671 1.281 msaitoh */
4672 1.281 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
4673 1.281 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
4674 1.392 msaitoh && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)
4675 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
4676 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
4677 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
4678 1.281 msaitoh CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
4679 1.281 msaitoh }
4680 1.232 bouyer
4681 1.281 msaitoh sc->sc_fcrtl = FCRTL_DFLT;
4682 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
4683 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
4684 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
4685 1.281 msaitoh } else {
4686 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
4687 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
4688 1.281 msaitoh }
4689 1.232 bouyer
4690 1.281 msaitoh if (sc->sc_type == WM_T_80003)
4691 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
4692 1.281 msaitoh else
4693 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
4694 1.232 bouyer
4695 1.281 msaitoh /* Writes the control register. */
4696 1.281 msaitoh wm_set_vlan(sc);
4697 1.232 bouyer
4698 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
4699 1.281 msaitoh int val;
4700 1.232 bouyer
4701 1.281 msaitoh switch (sc->sc_type) {
4702 1.281 msaitoh case WM_T_80003:
4703 1.281 msaitoh case WM_T_ICH8:
4704 1.281 msaitoh case WM_T_ICH9:
4705 1.281 msaitoh case WM_T_ICH10:
4706 1.281 msaitoh case WM_T_PCH:
4707 1.281 msaitoh case WM_T_PCH2:
4708 1.281 msaitoh case WM_T_PCH_LPT:
4709 1.392 msaitoh case WM_T_PCH_SPT:
4710 1.281 msaitoh /*
4711 1.281 msaitoh * Set the mac to wait the maximum time between each
4712 1.281 msaitoh * iteration and increase the max iterations when
4713 1.281 msaitoh * polling the phy; this fixes erroneous timeouts at
4714 1.281 msaitoh * 10Mbps.
4715 1.281 msaitoh */
4716 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
4717 1.281 msaitoh 0xFFFF);
4718 1.388 msaitoh val = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM);
4719 1.281 msaitoh val |= 0x3F;
4720 1.281 msaitoh wm_kmrn_writereg(sc,
4721 1.281 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
4722 1.281 msaitoh break;
4723 1.281 msaitoh default:
4724 1.281 msaitoh break;
4725 1.232 bouyer }
4726 1.232 bouyer
4727 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
4728 1.281 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
4729 1.281 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
4730 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
4731 1.232 bouyer
4732 1.281 msaitoh /* Bypass RX and TX FIFO's */
4733 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
4734 1.281 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
4735 1.281 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
4736 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
4737 1.281 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
4738 1.281 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
4739 1.232 bouyer }
4740 1.281 msaitoh }
4741 1.281 msaitoh #if 0
4742 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
4743 1.281 msaitoh #endif
4744 1.232 bouyer
4745 1.281 msaitoh /* Set up checksum offload parameters. */
4746 1.281 msaitoh reg = CSR_READ(sc, WMREG_RXCSUM);
4747 1.281 msaitoh reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
4748 1.281 msaitoh if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
4749 1.281 msaitoh reg |= RXCSUM_IPOFL;
4750 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
4751 1.281 msaitoh reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
4752 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
4753 1.281 msaitoh reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
4754 1.281 msaitoh CSR_WRITE(sc, WMREG_RXCSUM, reg);
4755 1.232 bouyer
4756 1.335 msaitoh /* Set up MSI-X */
4757 1.335 msaitoh if (sc->sc_nintrs > 1) {
4758 1.335 msaitoh uint32_t ivar;
4759 1.388 msaitoh struct wm_txqueue *txq;
4760 1.388 msaitoh struct wm_rxqueue *rxq;
4761 1.388 msaitoh int qid;
4762 1.335 msaitoh
4763 1.335 msaitoh if (sc->sc_type == WM_T_82575) {
4764 1.335 msaitoh /* Interrupt control */
4765 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4766 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME | CTRL_EXT_NSICR;
4767 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4768 1.335 msaitoh
4769 1.335 msaitoh /* TX */
4770 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
4771 1.388 msaitoh txq = &sc->sc_txq[i];
4772 1.364 knakahar CSR_WRITE(sc, WMREG_MSIXBM(txq->txq_intr_idx),
4773 1.365 knakahar EITR_TX_QUEUE(txq->txq_id));
4774 1.364 knakahar }
4775 1.335 msaitoh /* RX */
4776 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
4777 1.388 msaitoh rxq = &sc->sc_rxq[i];
4778 1.364 knakahar CSR_WRITE(sc, WMREG_MSIXBM(rxq->rxq_intr_idx),
4779 1.365 knakahar EITR_RX_QUEUE(rxq->rxq_id));
4780 1.364 knakahar }
4781 1.335 msaitoh /* Link status */
4782 1.364 knakahar CSR_WRITE(sc, WMREG_MSIXBM(sc->sc_link_intr_idx),
4783 1.335 msaitoh EITR_OTHER);
4784 1.335 msaitoh } else if (sc->sc_type == WM_T_82574) {
4785 1.335 msaitoh /* Interrupt control */
4786 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4787 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME;
4788 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4789 1.335 msaitoh
4790 1.364 knakahar ivar = 0;
4791 1.364 knakahar /* TX */
4792 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
4793 1.388 msaitoh txq = &sc->sc_txq[i];
4794 1.388 msaitoh ivar |= __SHIFTIN((IVAR_VALID_82574
4795 1.388 msaitoh | txq->txq_intr_idx),
4796 1.364 knakahar IVAR_TX_MASK_Q_82574(txq->txq_id));
4797 1.364 knakahar }
4798 1.364 knakahar /* RX */
4799 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
4800 1.388 msaitoh rxq = &sc->sc_rxq[i];
4801 1.388 msaitoh ivar |= __SHIFTIN((IVAR_VALID_82574
4802 1.388 msaitoh | rxq->rxq_intr_idx),
4803 1.364 knakahar IVAR_RX_MASK_Q_82574(rxq->rxq_id));
4804 1.364 knakahar }
4805 1.364 knakahar /* Link status */
4806 1.388 msaitoh ivar |= __SHIFTIN((IVAR_VALID_82574
4807 1.388 msaitoh | sc->sc_link_intr_idx), IVAR_OTHER_MASK);
4808 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR, ivar | IVAR_INT_ON_ALL_WB);
4809 1.335 msaitoh } else {
4810 1.335 msaitoh /* Interrupt control */
4811 1.388 msaitoh CSR_WRITE(sc, WMREG_GPIE, GPIE_NSICR | GPIE_MULTI_MSIX
4812 1.388 msaitoh | GPIE_EIAME | GPIE_PBA);
4813 1.335 msaitoh
4814 1.335 msaitoh switch (sc->sc_type) {
4815 1.335 msaitoh case WM_T_82580:
4816 1.335 msaitoh case WM_T_I350:
4817 1.335 msaitoh case WM_T_I354:
4818 1.335 msaitoh case WM_T_I210:
4819 1.335 msaitoh case WM_T_I211:
4820 1.335 msaitoh /* TX */
4821 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
4822 1.388 msaitoh txq = &sc->sc_txq[i];
4823 1.388 msaitoh qid = txq->txq_id;
4824 1.364 knakahar ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
4825 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q(qid);
4826 1.388 msaitoh ivar |= __SHIFTIN((txq->txq_intr_idx
4827 1.388 msaitoh | IVAR_VALID),
4828 1.388 msaitoh IVAR_TX_MASK_Q(qid));
4829 1.364 knakahar CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
4830 1.364 knakahar }
4831 1.335 msaitoh
4832 1.335 msaitoh /* RX */
4833 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
4834 1.388 msaitoh rxq = &sc->sc_rxq[i];
4835 1.388 msaitoh qid = rxq->rxq_id;
4836 1.364 knakahar ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
4837 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q(qid);
4838 1.388 msaitoh ivar |= __SHIFTIN((rxq->rxq_intr_idx
4839 1.388 msaitoh | IVAR_VALID),
4840 1.388 msaitoh IVAR_RX_MASK_Q(qid));
4841 1.364 knakahar CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
4842 1.364 knakahar }
4843 1.335 msaitoh break;
4844 1.335 msaitoh case WM_T_82576:
4845 1.335 msaitoh /* TX */
4846 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
4847 1.388 msaitoh txq = &sc->sc_txq[i];
4848 1.388 msaitoh qid = txq->txq_id;
4849 1.388 msaitoh ivar = CSR_READ(sc,
4850 1.388 msaitoh WMREG_IVAR_Q_82576(qid));
4851 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q_82576(qid);
4852 1.388 msaitoh ivar |= __SHIFTIN((txq->txq_intr_idx
4853 1.388 msaitoh | IVAR_VALID),
4854 1.388 msaitoh IVAR_TX_MASK_Q_82576(qid));
4855 1.388 msaitoh CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
4856 1.388 msaitoh ivar);
4857 1.364 knakahar }
4858 1.335 msaitoh
4859 1.335 msaitoh /* RX */
4860 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
4861 1.388 msaitoh rxq = &sc->sc_rxq[i];
4862 1.388 msaitoh qid = rxq->rxq_id;
4863 1.388 msaitoh ivar = CSR_READ(sc,
4864 1.388 msaitoh WMREG_IVAR_Q_82576(qid));
4865 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q_82576(qid);
4866 1.388 msaitoh ivar |= __SHIFTIN((rxq->rxq_intr_idx
4867 1.388 msaitoh | IVAR_VALID),
4868 1.388 msaitoh IVAR_RX_MASK_Q_82576(qid));
4869 1.388 msaitoh CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
4870 1.388 msaitoh ivar);
4871 1.364 knakahar }
4872 1.335 msaitoh break;
4873 1.335 msaitoh default:
4874 1.335 msaitoh break;
4875 1.335 msaitoh }
4876 1.335 msaitoh
4877 1.335 msaitoh /* Link status */
4878 1.364 knakahar ivar = __SHIFTIN((sc->sc_link_intr_idx | IVAR_VALID),
4879 1.335 msaitoh IVAR_MISC_OTHER);
4880 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR_MISC, ivar);
4881 1.335 msaitoh }
4882 1.365 knakahar
4883 1.365 knakahar if (sc->sc_nrxqueues > 1) {
4884 1.365 knakahar wm_init_rss(sc);
4885 1.365 knakahar
4886 1.365 knakahar /*
4887 1.365 knakahar ** NOTE: Receive Full-Packet Checksum Offload
4888 1.365 knakahar ** is mutually exclusive with Multiqueue. However
4889 1.365 knakahar ** this is not the same as TCP/IP checksums which
4890 1.365 knakahar ** still work.
4891 1.365 knakahar */
4892 1.365 knakahar reg = CSR_READ(sc, WMREG_RXCSUM);
4893 1.365 knakahar reg |= RXCSUM_PCSD;
4894 1.365 knakahar CSR_WRITE(sc, WMREG_RXCSUM, reg);
4895 1.365 knakahar }
4896 1.335 msaitoh }
4897 1.335 msaitoh
4898 1.281 msaitoh /* Set up the interrupt registers. */
4899 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4900 1.281 msaitoh sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
4901 1.281 msaitoh ICR_RXO | ICR_RXT0;
4902 1.335 msaitoh if (sc->sc_nintrs > 1) {
4903 1.335 msaitoh uint32_t mask;
4904 1.388 msaitoh struct wm_txqueue *txq;
4905 1.388 msaitoh struct wm_rxqueue *rxq;
4906 1.388 msaitoh
4907 1.335 msaitoh switch (sc->sc_type) {
4908 1.335 msaitoh case WM_T_82574:
4909 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574,
4910 1.335 msaitoh WMREG_EIAC_82574_MSIX_MASK);
4911 1.335 msaitoh sc->sc_icr |= WMREG_EIAC_82574_MSIX_MASK;
4912 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4913 1.335 msaitoh break;
4914 1.335 msaitoh default:
4915 1.364 knakahar if (sc->sc_type == WM_T_82575) {
4916 1.364 knakahar mask = 0;
4917 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
4918 1.388 msaitoh txq = &sc->sc_txq[i];
4919 1.364 knakahar mask |= EITR_TX_QUEUE(txq->txq_id);
4920 1.364 knakahar }
4921 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
4922 1.388 msaitoh rxq = &sc->sc_rxq[i];
4923 1.364 knakahar mask |= EITR_RX_QUEUE(rxq->rxq_id);
4924 1.364 knakahar }
4925 1.364 knakahar mask |= EITR_OTHER;
4926 1.364 knakahar } else {
4927 1.364 knakahar mask = 0;
4928 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
4929 1.388 msaitoh txq = &sc->sc_txq[i];
4930 1.364 knakahar mask |= 1 << txq->txq_intr_idx;
4931 1.364 knakahar }
4932 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
4933 1.388 msaitoh rxq = &sc->sc_rxq[i];
4934 1.364 knakahar mask |= 1 << rxq->rxq_intr_idx;
4935 1.364 knakahar }
4936 1.364 knakahar mask |= 1 << sc->sc_link_intr_idx;
4937 1.364 knakahar }
4938 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, mask);
4939 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAM, mask);
4940 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, mask);
4941 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
4942 1.335 msaitoh break;
4943 1.335 msaitoh }
4944 1.335 msaitoh } else
4945 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4946 1.232 bouyer
4947 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4948 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
4949 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
4950 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
4951 1.281 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4952 1.281 msaitoh reg |= KABGTXD_BGSQLBIAS;
4953 1.281 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4954 1.281 msaitoh }
4955 1.232 bouyer
4956 1.281 msaitoh /* Set up the inter-packet gap. */
4957 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
4958 1.232 bouyer
4959 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
4960 1.281 msaitoh /*
4961 1.319 msaitoh * XXX 82574 has both ITR and EITR. SET EITR when we use
4962 1.319 msaitoh * the multi queue function with MSI-X.
4963 1.281 msaitoh */
4964 1.349 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4965 1.364 knakahar int qidx;
4966 1.364 knakahar for (qidx = 0; qidx < sc->sc_ntxqueues; qidx++) {
4967 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[qidx];
4968 1.364 knakahar CSR_WRITE(sc, WMREG_EITR(txq->txq_intr_idx),
4969 1.349 knakahar sc->sc_itr);
4970 1.364 knakahar }
4971 1.364 knakahar for (qidx = 0; qidx < sc->sc_nrxqueues; qidx++) {
4972 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[qidx];
4973 1.364 knakahar CSR_WRITE(sc, WMREG_EITR(rxq->rxq_intr_idx),
4974 1.349 knakahar sc->sc_itr);
4975 1.364 knakahar }
4976 1.364 knakahar /*
4977 1.364 knakahar * Link interrupts occur much less than TX
4978 1.364 knakahar * interrupts and RX interrupts. So, we don't
4979 1.364 knakahar * tune EINTR(WM_MSIX_LINKINTR_IDX) value like
4980 1.364 knakahar * FreeBSD's if_igb.
4981 1.364 knakahar */
4982 1.349 knakahar } else
4983 1.319 msaitoh CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4984 1.281 msaitoh }
4985 1.232 bouyer
4986 1.281 msaitoh /* Set the VLAN ethernetype. */
4987 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4988 1.232 bouyer
4989 1.281 msaitoh /*
4990 1.281 msaitoh * Set up the transmit control register; we start out with
4991 1.281 msaitoh * a collision distance suitable for FDX, but update it whe
4992 1.281 msaitoh * we resolve the media type.
4993 1.281 msaitoh */
4994 1.281 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4995 1.281 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4996 1.281 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4997 1.281 msaitoh if (sc->sc_type >= WM_T_82571)
4998 1.281 msaitoh sc->sc_tctl |= TCTL_MULR;
4999 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5000 1.232 bouyer
5001 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5002 1.281 msaitoh /* Write TDT after TCTL.EN is set. See the document. */
5003 1.361 knakahar CSR_WRITE(sc, WMREG_TDT(0), 0);
5004 1.232 bouyer }
5005 1.232 bouyer
5006 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
5007 1.281 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
5008 1.281 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
5009 1.281 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
5010 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
5011 1.272 ozaki }
5012 1.272 ozaki
5013 1.281 msaitoh /* Set the media. */
5014 1.281 msaitoh if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
5015 1.281 msaitoh goto out;
5016 1.281 msaitoh
5017 1.281 msaitoh /* Configure for OS presence */
5018 1.281 msaitoh wm_init_manageability(sc);
5019 1.232 bouyer
5020 1.281 msaitoh /*
5021 1.281 msaitoh * Set up the receive control register; we actually program
5022 1.281 msaitoh * the register when we set the receive filter. Use multicast
5023 1.281 msaitoh * address offset type 0.
5024 1.281 msaitoh *
5025 1.281 msaitoh * Only the i82544 has the ability to strip the incoming
5026 1.281 msaitoh * CRC, so we don't enable that feature.
5027 1.281 msaitoh */
5028 1.281 msaitoh sc->sc_mchash_type = 0;
5029 1.281 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
5030 1.281 msaitoh | RCTL_MO(sc->sc_mchash_type);
5031 1.281 msaitoh
5032 1.281 msaitoh /*
5033 1.281 msaitoh * The I350 has a bug where it always strips the CRC whether
5034 1.281 msaitoh * asked to or not. So ask for stripped CRC here and cope in rxeof
5035 1.281 msaitoh */
5036 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
5037 1.281 msaitoh || (sc->sc_type == WM_T_I210))
5038 1.281 msaitoh sc->sc_rctl |= RCTL_SECRC;
5039 1.281 msaitoh
5040 1.281 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
5041 1.281 msaitoh && (ifp->if_mtu > ETHERMTU)) {
5042 1.281 msaitoh sc->sc_rctl |= RCTL_LPE;
5043 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5044 1.281 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
5045 1.281 msaitoh }
5046 1.281 msaitoh
5047 1.281 msaitoh if (MCLBYTES == 2048) {
5048 1.281 msaitoh sc->sc_rctl |= RCTL_2k;
5049 1.281 msaitoh } else {
5050 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
5051 1.281 msaitoh switch (MCLBYTES) {
5052 1.281 msaitoh case 4096:
5053 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
5054 1.281 msaitoh break;
5055 1.281 msaitoh case 8192:
5056 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
5057 1.281 msaitoh break;
5058 1.281 msaitoh case 16384:
5059 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
5060 1.281 msaitoh break;
5061 1.281 msaitoh default:
5062 1.281 msaitoh panic("wm_init: MCLBYTES %d unsupported",
5063 1.281 msaitoh MCLBYTES);
5064 1.281 msaitoh break;
5065 1.281 msaitoh }
5066 1.281 msaitoh } else panic("wm_init: i82542 requires MCLBYTES = 2048");
5067 1.281 msaitoh }
5068 1.281 msaitoh
5069 1.281 msaitoh /* Set the receive filter. */
5070 1.281 msaitoh wm_set_filter(sc);
5071 1.281 msaitoh
5072 1.281 msaitoh /* Enable ECC */
5073 1.281 msaitoh switch (sc->sc_type) {
5074 1.281 msaitoh case WM_T_82571:
5075 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBA_ECC);
5076 1.281 msaitoh reg |= PBA_ECC_CORR_EN;
5077 1.281 msaitoh CSR_WRITE(sc, WMREG_PBA_ECC, reg);
5078 1.281 msaitoh break;
5079 1.281 msaitoh case WM_T_PCH_LPT:
5080 1.392 msaitoh case WM_T_PCH_SPT:
5081 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBECCSTS);
5082 1.281 msaitoh reg |= PBECCSTS_UNCORR_ECC_ENABLE;
5083 1.281 msaitoh CSR_WRITE(sc, WMREG_PBECCSTS, reg);
5084 1.281 msaitoh
5085 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
5086 1.281 msaitoh reg |= CTRL_MEHE;
5087 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
5088 1.281 msaitoh break;
5089 1.281 msaitoh default:
5090 1.281 msaitoh break;
5091 1.232 bouyer }
5092 1.281 msaitoh
5093 1.281 msaitoh /* On 575 and later set RDT only if RX enabled */
5094 1.362 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5095 1.364 knakahar int qidx;
5096 1.364 knakahar for (qidx = 0; qidx < sc->sc_nrxqueues; qidx++) {
5097 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[qidx];
5098 1.364 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5099 1.364 knakahar WM_RX_LOCK(rxq);
5100 1.364 knakahar wm_init_rxdesc(rxq, i);
5101 1.364 knakahar WM_RX_UNLOCK(rxq);
5102 1.364 knakahar
5103 1.364 knakahar }
5104 1.364 knakahar }
5105 1.362 knakahar }
5106 1.281 msaitoh
5107 1.281 msaitoh sc->sc_stopping = false;
5108 1.281 msaitoh
5109 1.281 msaitoh /* Start the one second link check clock. */
5110 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
5111 1.281 msaitoh
5112 1.281 msaitoh /* ...all done! */
5113 1.281 msaitoh ifp->if_flags |= IFF_RUNNING;
5114 1.281 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
5115 1.281 msaitoh
5116 1.281 msaitoh out:
5117 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
5118 1.281 msaitoh if (error)
5119 1.281 msaitoh log(LOG_ERR, "%s: interface not running\n",
5120 1.281 msaitoh device_xname(sc->sc_dev));
5121 1.281 msaitoh return error;
5122 1.232 bouyer }
5123 1.232 bouyer
5124 1.232 bouyer /*
5125 1.281 msaitoh * wm_stop: [ifnet interface function]
5126 1.1 thorpej *
5127 1.281 msaitoh * Stop transmission on the interface.
5128 1.1 thorpej */
5129 1.47 thorpej static void
5130 1.281 msaitoh wm_stop(struct ifnet *ifp, int disable)
5131 1.1 thorpej {
5132 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5133 1.1 thorpej
5134 1.357 knakahar WM_CORE_LOCK(sc);
5135 1.281 msaitoh wm_stop_locked(ifp, disable);
5136 1.357 knakahar WM_CORE_UNLOCK(sc);
5137 1.1 thorpej }
5138 1.1 thorpej
5139 1.281 msaitoh static void
5140 1.281 msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
5141 1.213 msaitoh {
5142 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
5143 1.281 msaitoh struct wm_txsoft *txs;
5144 1.364 knakahar int i, qidx;
5145 1.281 msaitoh
5146 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5147 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5148 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
5149 1.281 msaitoh
5150 1.281 msaitoh sc->sc_stopping = true;
5151 1.272 ozaki
5152 1.281 msaitoh /* Stop the one second clock. */
5153 1.281 msaitoh callout_stop(&sc->sc_tick_ch);
5154 1.213 msaitoh
5155 1.281 msaitoh /* Stop the 82547 Tx FIFO stall check timer. */
5156 1.281 msaitoh if (sc->sc_type == WM_T_82547)
5157 1.281 msaitoh callout_stop(&sc->sc_txfifo_ch);
5158 1.217 dyoung
5159 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
5160 1.281 msaitoh /* Down the MII. */
5161 1.281 msaitoh mii_down(&sc->sc_mii);
5162 1.281 msaitoh } else {
5163 1.281 msaitoh #if 0
5164 1.281 msaitoh /* Should we clear PHY's status properly? */
5165 1.281 msaitoh wm_reset(sc);
5166 1.281 msaitoh #endif
5167 1.272 ozaki }
5168 1.213 msaitoh
5169 1.281 msaitoh /* Stop the transmit and receive processes. */
5170 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
5171 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
5172 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
5173 1.281 msaitoh
5174 1.281 msaitoh /*
5175 1.281 msaitoh * Clear the interrupt mask to ensure the device cannot assert its
5176 1.281 msaitoh * interrupt line.
5177 1.335 msaitoh * Clear sc->sc_icr to ensure wm_intr_legacy() makes no attempt to
5178 1.335 msaitoh * service any currently pending or shared interrupt.
5179 1.281 msaitoh */
5180 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
5181 1.281 msaitoh sc->sc_icr = 0;
5182 1.335 msaitoh if (sc->sc_nintrs > 1) {
5183 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
5184 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
5185 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
5186 1.335 msaitoh } else
5187 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
5188 1.335 msaitoh }
5189 1.281 msaitoh
5190 1.281 msaitoh /* Release any queued transmit buffers. */
5191 1.364 knakahar for (qidx = 0; qidx < sc->sc_ntxqueues; qidx++) {
5192 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[qidx];
5193 1.364 knakahar WM_TX_LOCK(txq);
5194 1.364 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5195 1.364 knakahar txs = &txq->txq_soft[i];
5196 1.364 knakahar if (txs->txs_mbuf != NULL) {
5197 1.388 msaitoh bus_dmamap_unload(sc->sc_dmat,txs->txs_dmamap);
5198 1.364 knakahar m_freem(txs->txs_mbuf);
5199 1.364 knakahar txs->txs_mbuf = NULL;
5200 1.364 knakahar }
5201 1.281 msaitoh }
5202 1.393 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
5203 1.393 msaitoh pcireg_t preg;
5204 1.393 msaitoh uint32_t reg;
5205 1.393 msaitoh int nexttx;
5206 1.393 msaitoh
5207 1.393 msaitoh /* First, disable MULR fix in FEXTNVM11 */
5208 1.393 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM11);
5209 1.393 msaitoh reg |= FEXTNVM11_DIS_MULRFIX;
5210 1.393 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM11, reg);
5211 1.393 msaitoh
5212 1.393 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
5213 1.393 msaitoh WM_PCI_DESCRING_STATUS);
5214 1.395 msaitoh reg = CSR_READ(sc, WMREG_TDLEN(0));
5215 1.397 msaitoh printf("XXX RST: FLUSH = %08x, len = %u\n",
5216 1.397 msaitoh (uint32_t)(preg & DESCRING_STATUS_FLUSH_REQ), reg);
5217 1.395 msaitoh if (((preg & DESCRING_STATUS_FLUSH_REQ) != 0)
5218 1.395 msaitoh && (reg != 0)) {
5219 1.393 msaitoh /* TX */
5220 1.393 msaitoh printf("XXX need TX flush (reg = %08x)\n",
5221 1.393 msaitoh preg);
5222 1.393 msaitoh wm_init_tx_descs(sc, txq);
5223 1.393 msaitoh wm_init_tx_regs(sc, txq);
5224 1.393 msaitoh nexttx = txq->txq_next;
5225 1.393 msaitoh wm_set_dma_addr(
5226 1.393 msaitoh &txq->txq_descs[nexttx].wtx_addr,
5227 1.393 msaitoh WM_CDTXADDR(txq, nexttx));
5228 1.393 msaitoh txq->txq_descs[nexttx].wtx_cmdlen
5229 1.393 msaitoh = htole32(WTX_CMD_IFCS | 512);
5230 1.393 msaitoh wm_cdtxsync(txq, nexttx, 1,
5231 1.393 msaitoh BUS_DMASYNC_PREREAD |BUS_DMASYNC_PREWRITE);
5232 1.393 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_EN);
5233 1.393 msaitoh CSR_WRITE(sc, WMREG_TDT(0), nexttx);
5234 1.393 msaitoh CSR_WRITE_FLUSH(sc);
5235 1.393 msaitoh delay(250);
5236 1.393 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
5237 1.393 msaitoh }
5238 1.393 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
5239 1.393 msaitoh WM_PCI_DESCRING_STATUS);
5240 1.393 msaitoh if (preg & DESCRING_STATUS_FLUSH_REQ) {
5241 1.393 msaitoh /* RX */
5242 1.393 msaitoh printf("XXX need RX flush\n");
5243 1.393 msaitoh }
5244 1.393 msaitoh }
5245 1.364 knakahar WM_TX_UNLOCK(txq);
5246 1.281 msaitoh }
5247 1.217 dyoung
5248 1.281 msaitoh /* Mark the interface as down and cancel the watchdog timer. */
5249 1.281 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
5250 1.281 msaitoh ifp->if_timer = 0;
5251 1.213 msaitoh
5252 1.357 knakahar if (disable) {
5253 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
5254 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[i];
5255 1.364 knakahar WM_RX_LOCK(rxq);
5256 1.364 knakahar wm_rxdrain(rxq);
5257 1.364 knakahar WM_RX_UNLOCK(rxq);
5258 1.364 knakahar }
5259 1.357 knakahar }
5260 1.272 ozaki
5261 1.281 msaitoh #if 0 /* notyet */
5262 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
5263 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
5264 1.281 msaitoh #endif
5265 1.213 msaitoh }
5266 1.213 msaitoh
5267 1.47 thorpej static void
5268 1.281 msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
5269 1.1 thorpej {
5270 1.281 msaitoh struct mbuf *m;
5271 1.1 thorpej int i;
5272 1.1 thorpej
5273 1.281 msaitoh log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
5274 1.281 msaitoh for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
5275 1.281 msaitoh log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
5276 1.281 msaitoh "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
5277 1.281 msaitoh m->m_data, m->m_len, m->m_flags);
5278 1.281 msaitoh log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
5279 1.281 msaitoh i, i == 1 ? "" : "s");
5280 1.281 msaitoh }
5281 1.272 ozaki
5282 1.281 msaitoh /*
5283 1.281 msaitoh * wm_82547_txfifo_stall:
5284 1.281 msaitoh *
5285 1.281 msaitoh * Callout used to wait for the 82547 Tx FIFO to drain,
5286 1.281 msaitoh * reset the FIFO pointers, and restart packet transmission.
5287 1.281 msaitoh */
5288 1.281 msaitoh static void
5289 1.281 msaitoh wm_82547_txfifo_stall(void *arg)
5290 1.281 msaitoh {
5291 1.281 msaitoh struct wm_softc *sc = arg;
5292 1.356 knakahar struct wm_txqueue *txq = sc->sc_txq;
5293 1.281 msaitoh #ifndef WM_MPSAFE
5294 1.281 msaitoh int s;
5295 1.1 thorpej
5296 1.281 msaitoh s = splnet();
5297 1.281 msaitoh #endif
5298 1.357 knakahar WM_TX_LOCK(txq);
5299 1.1 thorpej
5300 1.281 msaitoh if (sc->sc_stopping)
5301 1.281 msaitoh goto out;
5302 1.1 thorpej
5303 1.356 knakahar if (txq->txq_fifo_stall) {
5304 1.361 knakahar if (CSR_READ(sc, WMREG_TDT(0)) == CSR_READ(sc, WMREG_TDH(0)) &&
5305 1.281 msaitoh CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
5306 1.281 msaitoh CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
5307 1.281 msaitoh /*
5308 1.281 msaitoh * Packets have drained. Stop transmitter, reset
5309 1.281 msaitoh * FIFO pointers, restart transmitter, and kick
5310 1.281 msaitoh * the packet queue.
5311 1.281 msaitoh */
5312 1.281 msaitoh uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
5313 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
5314 1.356 knakahar CSR_WRITE(sc, WMREG_TDFT, txq->txq_fifo_addr);
5315 1.356 knakahar CSR_WRITE(sc, WMREG_TDFH, txq->txq_fifo_addr);
5316 1.356 knakahar CSR_WRITE(sc, WMREG_TDFTS, txq->txq_fifo_addr);
5317 1.356 knakahar CSR_WRITE(sc, WMREG_TDFHS, txq->txq_fifo_addr);
5318 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl);
5319 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5320 1.1 thorpej
5321 1.356 knakahar txq->txq_fifo_head = 0;
5322 1.356 knakahar txq->txq_fifo_stall = 0;
5323 1.281 msaitoh wm_start_locked(&sc->sc_ethercom.ec_if);
5324 1.281 msaitoh } else {
5325 1.281 msaitoh /*
5326 1.281 msaitoh * Still waiting for packets to drain; try again in
5327 1.281 msaitoh * another tick.
5328 1.281 msaitoh */
5329 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
5330 1.20 thorpej }
5331 1.281 msaitoh }
5332 1.1 thorpej
5333 1.281 msaitoh out:
5334 1.357 knakahar WM_TX_UNLOCK(txq);
5335 1.281 msaitoh #ifndef WM_MPSAFE
5336 1.281 msaitoh splx(s);
5337 1.281 msaitoh #endif
5338 1.281 msaitoh }
5339 1.1 thorpej
5340 1.281 msaitoh /*
5341 1.281 msaitoh * wm_82547_txfifo_bugchk:
5342 1.281 msaitoh *
5343 1.281 msaitoh * Check for bug condition in the 82547 Tx FIFO. We need to
5344 1.281 msaitoh * prevent enqueueing a packet that would wrap around the end
5345 1.281 msaitoh * if the Tx FIFO ring buffer, otherwise the chip will croak.
5346 1.281 msaitoh *
5347 1.281 msaitoh * We do this by checking the amount of space before the end
5348 1.281 msaitoh * of the Tx FIFO buffer. If the packet will not fit, we "stall"
5349 1.281 msaitoh * the Tx FIFO, wait for all remaining packets to drain, reset
5350 1.281 msaitoh * the internal FIFO pointers to the beginning, and restart
5351 1.281 msaitoh * transmission on the interface.
5352 1.281 msaitoh */
5353 1.281 msaitoh #define WM_FIFO_HDR 0x10
5354 1.281 msaitoh #define WM_82547_PAD_LEN 0x3e0
5355 1.281 msaitoh static int
5356 1.281 msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
5357 1.281 msaitoh {
5358 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[0];
5359 1.356 knakahar int space = txq->txq_fifo_size - txq->txq_fifo_head;
5360 1.281 msaitoh int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
5361 1.1 thorpej
5362 1.281 msaitoh /* Just return if already stalled. */
5363 1.356 knakahar if (txq->txq_fifo_stall)
5364 1.281 msaitoh return 1;
5365 1.1 thorpej
5366 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
5367 1.281 msaitoh /* Stall only occurs in half-duplex mode. */
5368 1.281 msaitoh goto send_packet;
5369 1.281 msaitoh }
5370 1.1 thorpej
5371 1.281 msaitoh if (len >= WM_82547_PAD_LEN + space) {
5372 1.356 knakahar txq->txq_fifo_stall = 1;
5373 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
5374 1.281 msaitoh return 1;
5375 1.1 thorpej }
5376 1.1 thorpej
5377 1.281 msaitoh send_packet:
5378 1.356 knakahar txq->txq_fifo_head += len;
5379 1.356 knakahar if (txq->txq_fifo_head >= txq->txq_fifo_size)
5380 1.356 knakahar txq->txq_fifo_head -= txq->txq_fifo_size;
5381 1.1 thorpej
5382 1.281 msaitoh return 0;
5383 1.1 thorpej }
5384 1.1 thorpej
5385 1.353 knakahar static int
5386 1.362 knakahar wm_alloc_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
5387 1.354 knakahar {
5388 1.354 knakahar int error;
5389 1.354 knakahar
5390 1.354 knakahar /*
5391 1.354 knakahar * Allocate the control data structures, and create and load the
5392 1.354 knakahar * DMA map for it.
5393 1.354 knakahar *
5394 1.354 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
5395 1.354 knakahar * memory. So must Rx descriptors. We simplify by allocating
5396 1.354 knakahar * both sets within the same 4G segment.
5397 1.354 knakahar */
5398 1.399 knakahar if (sc->sc_type < WM_T_82544)
5399 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82542;
5400 1.399 knakahar else
5401 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82544;
5402 1.398 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5403 1.398 knakahar txq->txq_descsize = sizeof(nq_txdesc_t);
5404 1.398 knakahar else
5405 1.398 knakahar txq->txq_descsize = sizeof(wiseman_txdesc_t);
5406 1.354 knakahar
5407 1.399 knakahar if ((error = bus_dmamem_alloc(sc->sc_dmat, WM_TXDESCS_SIZE(txq),
5408 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &txq->txq_desc_seg,
5409 1.388 msaitoh 1, &txq->txq_desc_rseg, 0)) != 0) {
5410 1.354 knakahar aprint_error_dev(sc->sc_dev,
5411 1.354 knakahar "unable to allocate TX control data, error = %d\n",
5412 1.354 knakahar error);
5413 1.354 knakahar goto fail_0;
5414 1.354 knakahar }
5415 1.354 knakahar
5416 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &txq->txq_desc_seg,
5417 1.399 knakahar txq->txq_desc_rseg, WM_TXDESCS_SIZE(txq),
5418 1.356 knakahar (void **)&txq->txq_descs_u, BUS_DMA_COHERENT)) != 0) {
5419 1.354 knakahar aprint_error_dev(sc->sc_dev,
5420 1.354 knakahar "unable to map TX control data, error = %d\n", error);
5421 1.354 knakahar goto fail_1;
5422 1.354 knakahar }
5423 1.354 knakahar
5424 1.399 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_TXDESCS_SIZE(txq), 1,
5425 1.399 knakahar WM_TXDESCS_SIZE(txq), 0, 0, &txq->txq_desc_dmamap)) != 0) {
5426 1.354 knakahar aprint_error_dev(sc->sc_dev,
5427 1.354 knakahar "unable to create TX control data DMA map, error = %d\n",
5428 1.354 knakahar error);
5429 1.354 knakahar goto fail_2;
5430 1.354 knakahar }
5431 1.354 knakahar
5432 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, txq->txq_desc_dmamap,
5433 1.399 knakahar txq->txq_descs_u, WM_TXDESCS_SIZE(txq), NULL, 0)) != 0) {
5434 1.354 knakahar aprint_error_dev(sc->sc_dev,
5435 1.354 knakahar "unable to load TX control data DMA map, error = %d\n",
5436 1.354 knakahar error);
5437 1.354 knakahar goto fail_3;
5438 1.354 knakahar }
5439 1.354 knakahar
5440 1.354 knakahar return 0;
5441 1.354 knakahar
5442 1.354 knakahar fail_3:
5443 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
5444 1.354 knakahar fail_2:
5445 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
5446 1.399 knakahar WM_TXDESCS_SIZE(txq));
5447 1.354 knakahar fail_1:
5448 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
5449 1.354 knakahar fail_0:
5450 1.354 knakahar return error;
5451 1.354 knakahar }
5452 1.354 knakahar
5453 1.354 knakahar static void
5454 1.362 knakahar wm_free_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
5455 1.354 knakahar {
5456 1.354 knakahar
5457 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, txq->txq_desc_dmamap);
5458 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
5459 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
5460 1.399 knakahar WM_TXDESCS_SIZE(txq));
5461 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
5462 1.354 knakahar }
5463 1.354 knakahar
5464 1.354 knakahar static int
5465 1.362 knakahar wm_alloc_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5466 1.353 knakahar {
5467 1.353 knakahar int error;
5468 1.353 knakahar
5469 1.353 knakahar /*
5470 1.353 knakahar * Allocate the control data structures, and create and load the
5471 1.353 knakahar * DMA map for it.
5472 1.353 knakahar *
5473 1.353 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
5474 1.353 knakahar * memory. So must Rx descriptors. We simplify by allocating
5475 1.353 knakahar * both sets within the same 4G segment.
5476 1.353 knakahar */
5477 1.356 knakahar rxq->rxq_desc_size = sizeof(wiseman_rxdesc_t) * WM_NRXDESC;
5478 1.388 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, rxq->rxq_desc_size,
5479 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &rxq->rxq_desc_seg,
5480 1.388 msaitoh 1, &rxq->rxq_desc_rseg, 0)) != 0) {
5481 1.353 knakahar aprint_error_dev(sc->sc_dev,
5482 1.354 knakahar "unable to allocate RX control data, error = %d\n",
5483 1.353 knakahar error);
5484 1.353 knakahar goto fail_0;
5485 1.353 knakahar }
5486 1.353 knakahar
5487 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &rxq->rxq_desc_seg,
5488 1.356 knakahar rxq->rxq_desc_rseg, rxq->rxq_desc_size,
5489 1.356 knakahar (void **)&rxq->rxq_descs, BUS_DMA_COHERENT)) != 0) {
5490 1.353 knakahar aprint_error_dev(sc->sc_dev,
5491 1.354 knakahar "unable to map RX control data, error = %d\n", error);
5492 1.353 knakahar goto fail_1;
5493 1.353 knakahar }
5494 1.353 knakahar
5495 1.356 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, rxq->rxq_desc_size, 1,
5496 1.356 knakahar rxq->rxq_desc_size, 0, 0, &rxq->rxq_desc_dmamap)) != 0) {
5497 1.353 knakahar aprint_error_dev(sc->sc_dev,
5498 1.354 knakahar "unable to create RX control data DMA map, error = %d\n",
5499 1.353 knakahar error);
5500 1.353 knakahar goto fail_2;
5501 1.353 knakahar }
5502 1.353 knakahar
5503 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, rxq->rxq_desc_dmamap,
5504 1.356 knakahar rxq->rxq_descs, rxq->rxq_desc_size, NULL, 0)) != 0) {
5505 1.353 knakahar aprint_error_dev(sc->sc_dev,
5506 1.354 knakahar "unable to load RX control data DMA map, error = %d\n",
5507 1.353 knakahar error);
5508 1.353 knakahar goto fail_3;
5509 1.353 knakahar }
5510 1.353 knakahar
5511 1.353 knakahar return 0;
5512 1.353 knakahar
5513 1.353 knakahar fail_3:
5514 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
5515 1.353 knakahar fail_2:
5516 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs,
5517 1.356 knakahar rxq->rxq_desc_size);
5518 1.353 knakahar fail_1:
5519 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
5520 1.353 knakahar fail_0:
5521 1.353 knakahar return error;
5522 1.353 knakahar }
5523 1.353 knakahar
5524 1.353 knakahar static void
5525 1.362 knakahar wm_free_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5526 1.353 knakahar {
5527 1.353 knakahar
5528 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, rxq->rxq_desc_dmamap);
5529 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
5530 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs,
5531 1.356 knakahar rxq->rxq_desc_size);
5532 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
5533 1.353 knakahar }
5534 1.353 knakahar
5535 1.354 knakahar
5536 1.353 knakahar static int
5537 1.362 knakahar wm_alloc_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
5538 1.353 knakahar {
5539 1.353 knakahar int i, error;
5540 1.353 knakahar
5541 1.353 knakahar /* Create the transmit buffer DMA maps. */
5542 1.356 knakahar WM_TXQUEUELEN(txq) =
5543 1.353 knakahar (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
5544 1.353 knakahar WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
5545 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5546 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
5547 1.353 knakahar WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
5548 1.356 knakahar &txq->txq_soft[i].txs_dmamap)) != 0) {
5549 1.353 knakahar aprint_error_dev(sc->sc_dev,
5550 1.353 knakahar "unable to create Tx DMA map %d, error = %d\n",
5551 1.353 knakahar i, error);
5552 1.353 knakahar goto fail;
5553 1.353 knakahar }
5554 1.353 knakahar }
5555 1.353 knakahar
5556 1.353 knakahar return 0;
5557 1.353 knakahar
5558 1.353 knakahar fail:
5559 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5560 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
5561 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5562 1.356 knakahar txq->txq_soft[i].txs_dmamap);
5563 1.353 knakahar }
5564 1.353 knakahar return error;
5565 1.353 knakahar }
5566 1.353 knakahar
5567 1.353 knakahar static void
5568 1.362 knakahar wm_free_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
5569 1.353 knakahar {
5570 1.353 knakahar int i;
5571 1.353 knakahar
5572 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5573 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
5574 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5575 1.356 knakahar txq->txq_soft[i].txs_dmamap);
5576 1.353 knakahar }
5577 1.353 knakahar }
5578 1.353 knakahar
5579 1.353 knakahar static int
5580 1.362 knakahar wm_alloc_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5581 1.353 knakahar {
5582 1.353 knakahar int i, error;
5583 1.353 knakahar
5584 1.353 knakahar /* Create the receive buffer DMA maps. */
5585 1.353 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5586 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
5587 1.353 knakahar MCLBYTES, 0, 0,
5588 1.356 knakahar &rxq->rxq_soft[i].rxs_dmamap)) != 0) {
5589 1.353 knakahar aprint_error_dev(sc->sc_dev,
5590 1.353 knakahar "unable to create Rx DMA map %d error = %d\n",
5591 1.353 knakahar i, error);
5592 1.353 knakahar goto fail;
5593 1.353 knakahar }
5594 1.356 knakahar rxq->rxq_soft[i].rxs_mbuf = NULL;
5595 1.353 knakahar }
5596 1.353 knakahar
5597 1.353 knakahar return 0;
5598 1.353 knakahar
5599 1.353 knakahar fail:
5600 1.353 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5601 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
5602 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5603 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
5604 1.353 knakahar }
5605 1.353 knakahar return error;
5606 1.353 knakahar }
5607 1.353 knakahar
5608 1.353 knakahar static void
5609 1.362 knakahar wm_free_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5610 1.353 knakahar {
5611 1.353 knakahar int i;
5612 1.353 knakahar
5613 1.353 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5614 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
5615 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5616 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
5617 1.353 knakahar }
5618 1.353 knakahar }
5619 1.353 knakahar
5620 1.353 knakahar /*
5621 1.353 knakahar * wm_alloc_quques:
5622 1.353 knakahar * Allocate {tx,rx}descs and {tx,rx} buffers
5623 1.353 knakahar */
5624 1.353 knakahar static int
5625 1.353 knakahar wm_alloc_txrx_queues(struct wm_softc *sc)
5626 1.353 knakahar {
5627 1.364 knakahar int i, error, tx_done, rx_done;
5628 1.353 knakahar
5629 1.354 knakahar /*
5630 1.354 knakahar * For transmission
5631 1.354 knakahar */
5632 1.356 knakahar sc->sc_txq = kmem_zalloc(sizeof(struct wm_txqueue) * sc->sc_ntxqueues,
5633 1.356 knakahar KM_SLEEP);
5634 1.356 knakahar if (sc->sc_txq == NULL) {
5635 1.388 msaitoh aprint_error_dev(sc->sc_dev,"unable to allocate wm_txqueue\n");
5636 1.356 knakahar error = ENOMEM;
5637 1.356 knakahar goto fail_0;
5638 1.356 knakahar }
5639 1.364 knakahar
5640 1.364 knakahar error = 0;
5641 1.364 knakahar tx_done = 0;
5642 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
5643 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[i];
5644 1.364 knakahar txq->txq_sc = sc;
5645 1.357 knakahar #ifdef WM_MPSAFE
5646 1.362 knakahar txq->txq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
5647 1.357 knakahar #else
5648 1.362 knakahar txq->txq_lock = NULL;
5649 1.357 knakahar #endif
5650 1.362 knakahar error = wm_alloc_tx_descs(sc, txq);
5651 1.364 knakahar if (error)
5652 1.364 knakahar break;
5653 1.364 knakahar error = wm_alloc_tx_buffer(sc, txq);
5654 1.364 knakahar if (error) {
5655 1.364 knakahar wm_free_tx_descs(sc, txq);
5656 1.364 knakahar break;
5657 1.364 knakahar }
5658 1.403 knakahar txq->txq_interq = pcq_create(WM_TXINTERQSIZE, KM_SLEEP);
5659 1.403 knakahar if (txq->txq_interq == NULL) {
5660 1.403 knakahar wm_free_tx_descs(sc, txq);
5661 1.403 knakahar wm_free_tx_buffer(sc, txq);
5662 1.403 knakahar error = ENOMEM;
5663 1.403 knakahar break;
5664 1.403 knakahar }
5665 1.364 knakahar tx_done++;
5666 1.364 knakahar }
5667 1.353 knakahar if (error)
5668 1.356 knakahar goto fail_1;
5669 1.353 knakahar
5670 1.354 knakahar /*
5671 1.354 knakahar * For recieve
5672 1.354 knakahar */
5673 1.357 knakahar sc->sc_rxq = kmem_zalloc(sizeof(struct wm_rxqueue) * sc->sc_nrxqueues,
5674 1.356 knakahar KM_SLEEP);
5675 1.356 knakahar if (sc->sc_rxq == NULL) {
5676 1.388 msaitoh aprint_error_dev(sc->sc_dev,"unable to allocate wm_rxqueue\n");
5677 1.356 knakahar error = ENOMEM;
5678 1.364 knakahar goto fail_1;
5679 1.356 knakahar }
5680 1.364 knakahar
5681 1.364 knakahar error = 0;
5682 1.364 knakahar rx_done = 0;
5683 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
5684 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[i];
5685 1.364 knakahar rxq->rxq_sc = sc;
5686 1.357 knakahar #ifdef WM_MPSAFE
5687 1.362 knakahar rxq->rxq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
5688 1.357 knakahar #else
5689 1.362 knakahar rxq->rxq_lock = NULL;
5690 1.357 knakahar #endif
5691 1.364 knakahar error = wm_alloc_rx_descs(sc, rxq);
5692 1.364 knakahar if (error)
5693 1.364 knakahar break;
5694 1.356 knakahar
5695 1.364 knakahar error = wm_alloc_rx_buffer(sc, rxq);
5696 1.364 knakahar if (error) {
5697 1.364 knakahar wm_free_rx_descs(sc, rxq);
5698 1.364 knakahar break;
5699 1.364 knakahar }
5700 1.354 knakahar
5701 1.364 knakahar rx_done++;
5702 1.364 knakahar }
5703 1.353 knakahar if (error)
5704 1.364 knakahar goto fail_2;
5705 1.353 knakahar
5706 1.353 knakahar return 0;
5707 1.353 knakahar
5708 1.356 knakahar fail_2:
5709 1.364 knakahar for (i = 0; i < rx_done; i++) {
5710 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[i];
5711 1.364 knakahar wm_free_rx_buffer(sc, rxq);
5712 1.364 knakahar wm_free_rx_descs(sc, rxq);
5713 1.364 knakahar if (rxq->rxq_lock)
5714 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
5715 1.364 knakahar }
5716 1.364 knakahar kmem_free(sc->sc_rxq,
5717 1.364 knakahar sizeof(struct wm_rxqueue) * sc->sc_nrxqueues);
5718 1.356 knakahar fail_1:
5719 1.364 knakahar for (i = 0; i < tx_done; i++) {
5720 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[i];
5721 1.403 knakahar pcq_destroy(txq->txq_interq);
5722 1.364 knakahar wm_free_tx_buffer(sc, txq);
5723 1.364 knakahar wm_free_tx_descs(sc, txq);
5724 1.364 knakahar if (txq->txq_lock)
5725 1.364 knakahar mutex_obj_free(txq->txq_lock);
5726 1.364 knakahar }
5727 1.364 knakahar kmem_free(sc->sc_txq,
5728 1.364 knakahar sizeof(struct wm_txqueue) * sc->sc_ntxqueues);
5729 1.356 knakahar fail_0:
5730 1.353 knakahar return error;
5731 1.353 knakahar }
5732 1.353 knakahar
5733 1.353 knakahar /*
5734 1.353 knakahar * wm_free_quques:
5735 1.353 knakahar * Free {tx,rx}descs and {tx,rx} buffers
5736 1.353 knakahar */
5737 1.353 knakahar static void
5738 1.353 knakahar wm_free_txrx_queues(struct wm_softc *sc)
5739 1.353 knakahar {
5740 1.364 knakahar int i;
5741 1.362 knakahar
5742 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
5743 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[i];
5744 1.364 knakahar wm_free_rx_buffer(sc, rxq);
5745 1.364 knakahar wm_free_rx_descs(sc, rxq);
5746 1.364 knakahar if (rxq->rxq_lock)
5747 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
5748 1.364 knakahar }
5749 1.364 knakahar kmem_free(sc->sc_rxq, sizeof(struct wm_rxqueue) * sc->sc_nrxqueues);
5750 1.364 knakahar
5751 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
5752 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[i];
5753 1.364 knakahar wm_free_tx_buffer(sc, txq);
5754 1.364 knakahar wm_free_tx_descs(sc, txq);
5755 1.364 knakahar if (txq->txq_lock)
5756 1.364 knakahar mutex_obj_free(txq->txq_lock);
5757 1.364 knakahar }
5758 1.364 knakahar kmem_free(sc->sc_txq, sizeof(struct wm_txqueue) * sc->sc_ntxqueues);
5759 1.353 knakahar }
5760 1.353 knakahar
5761 1.355 knakahar static void
5762 1.362 knakahar wm_init_tx_descs(struct wm_softc *sc __unused, struct wm_txqueue *txq)
5763 1.355 knakahar {
5764 1.355 knakahar
5765 1.357 knakahar KASSERT(WM_TX_LOCKED(txq));
5766 1.355 knakahar
5767 1.355 knakahar /* Initialize the transmit descriptor ring. */
5768 1.398 knakahar memset(txq->txq_descs, 0, WM_TXDESCS_SIZE(txq));
5769 1.362 knakahar wm_cdtxsync(txq, 0, WM_NTXDESC(txq),
5770 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
5771 1.356 knakahar txq->txq_free = WM_NTXDESC(txq);
5772 1.356 knakahar txq->txq_next = 0;
5773 1.358 knakahar }
5774 1.358 knakahar
5775 1.358 knakahar static void
5776 1.362 knakahar wm_init_tx_regs(struct wm_softc *sc, struct wm_txqueue *txq)
5777 1.358 knakahar {
5778 1.358 knakahar
5779 1.358 knakahar KASSERT(WM_TX_LOCKED(txq));
5780 1.355 knakahar
5781 1.355 knakahar if (sc->sc_type < WM_T_82543) {
5782 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(txq, 0));
5783 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(txq, 0));
5784 1.398 knakahar CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCS_SIZE(txq));
5785 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDH, 0);
5786 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDT, 0);
5787 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
5788 1.355 knakahar } else {
5789 1.364 knakahar int qid = txq->txq_id;
5790 1.364 knakahar
5791 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAH(qid), WM_CDTXADDR_HI(txq, 0));
5792 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAL(qid), WM_CDTXADDR_LO(txq, 0));
5793 1.398 knakahar CSR_WRITE(sc, WMREG_TDLEN(qid), WM_TXDESCS_SIZE(txq));
5794 1.364 knakahar CSR_WRITE(sc, WMREG_TDH(qid), 0);
5795 1.355 knakahar
5796 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5797 1.355 knakahar /*
5798 1.355 knakahar * Don't write TDT before TCTL.EN is set.
5799 1.355 knakahar * See the document.
5800 1.355 knakahar */
5801 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_QUEUE_ENABLE
5802 1.355 knakahar | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
5803 1.355 knakahar | TXDCTL_WTHRESH(0));
5804 1.355 knakahar else {
5805 1.355 knakahar /* ITR / 4 */
5806 1.355 knakahar CSR_WRITE(sc, WMREG_TIDV, sc->sc_itr / 4);
5807 1.355 knakahar if (sc->sc_type >= WM_T_82540) {
5808 1.355 knakahar /* should be same */
5809 1.355 knakahar CSR_WRITE(sc, WMREG_TADV, sc->sc_itr / 4);
5810 1.355 knakahar }
5811 1.355 knakahar
5812 1.364 knakahar CSR_WRITE(sc, WMREG_TDT(qid), 0);
5813 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_PTHRESH(0) |
5814 1.355 knakahar TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
5815 1.355 knakahar }
5816 1.355 knakahar }
5817 1.355 knakahar }
5818 1.355 knakahar
5819 1.355 knakahar static void
5820 1.362 knakahar wm_init_tx_buffer(struct wm_softc *sc __unused, struct wm_txqueue *txq)
5821 1.355 knakahar {
5822 1.355 knakahar int i;
5823 1.355 knakahar
5824 1.357 knakahar KASSERT(WM_TX_LOCKED(txq));
5825 1.355 knakahar
5826 1.355 knakahar /* Initialize the transmit job descriptors. */
5827 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++)
5828 1.356 knakahar txq->txq_soft[i].txs_mbuf = NULL;
5829 1.356 knakahar txq->txq_sfree = WM_TXQUEUELEN(txq);
5830 1.356 knakahar txq->txq_snext = 0;
5831 1.356 knakahar txq->txq_sdirty = 0;
5832 1.355 knakahar }
5833 1.355 knakahar
5834 1.355 knakahar static void
5835 1.362 knakahar wm_init_tx_queue(struct wm_softc *sc, struct wm_txqueue *txq)
5836 1.355 knakahar {
5837 1.355 knakahar
5838 1.357 knakahar KASSERT(WM_TX_LOCKED(txq));
5839 1.355 knakahar
5840 1.355 knakahar /*
5841 1.355 knakahar * Set up some register offsets that are different between
5842 1.355 knakahar * the i82542 and the i82543 and later chips.
5843 1.355 knakahar */
5844 1.388 msaitoh if (sc->sc_type < WM_T_82543)
5845 1.356 knakahar txq->txq_tdt_reg = WMREG_OLD_TDT;
5846 1.388 msaitoh else
5847 1.385 knakahar txq->txq_tdt_reg = WMREG_TDT(txq->txq_id);
5848 1.355 knakahar
5849 1.362 knakahar wm_init_tx_descs(sc, txq);
5850 1.362 knakahar wm_init_tx_regs(sc, txq);
5851 1.362 knakahar wm_init_tx_buffer(sc, txq);
5852 1.355 knakahar }
5853 1.355 knakahar
5854 1.355 knakahar static void
5855 1.362 knakahar wm_init_rx_regs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5856 1.355 knakahar {
5857 1.355 knakahar
5858 1.357 knakahar KASSERT(WM_RX_LOCKED(rxq));
5859 1.355 knakahar
5860 1.355 knakahar /*
5861 1.355 knakahar * Initialize the receive descriptor and receive job
5862 1.355 knakahar * descriptor rings.
5863 1.355 knakahar */
5864 1.355 knakahar if (sc->sc_type < WM_T_82543) {
5865 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(rxq, 0));
5866 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(rxq, 0));
5867 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN0,
5868 1.355 knakahar sizeof(wiseman_rxdesc_t) * WM_NRXDESC);
5869 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
5870 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
5871 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
5872 1.355 knakahar
5873 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
5874 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
5875 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
5876 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
5877 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
5878 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
5879 1.355 knakahar } else {
5880 1.364 knakahar int qid = rxq->rxq_id;
5881 1.364 knakahar
5882 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAH(qid), WM_CDRXADDR_HI(rxq, 0));
5883 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAL(qid), WM_CDRXADDR_LO(rxq, 0));
5884 1.364 knakahar CSR_WRITE(sc, WMREG_RDLEN(qid), rxq->rxq_desc_size);
5885 1.355 knakahar
5886 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5887 1.355 knakahar if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
5888 1.355 knakahar panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
5889 1.364 knakahar CSR_WRITE(sc, WMREG_SRRCTL(qid), SRRCTL_DESCTYPE_LEGACY
5890 1.355 knakahar | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
5891 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_QUEUE_ENABLE
5892 1.355 knakahar | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
5893 1.355 knakahar | RXDCTL_WTHRESH(1));
5894 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
5895 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
5896 1.355 knakahar } else {
5897 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
5898 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
5899 1.368 knakahar /* ITR / 4 */
5900 1.368 knakahar CSR_WRITE(sc, WMREG_RDTR, (sc->sc_itr / 4) | RDTR_FPD);
5901 1.368 knakahar /* MUST be same */
5902 1.368 knakahar CSR_WRITE(sc, WMREG_RADV, sc->sc_itr / 4);
5903 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_PTHRESH(0) |
5904 1.358 knakahar RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
5905 1.355 knakahar }
5906 1.355 knakahar }
5907 1.355 knakahar }
5908 1.355 knakahar
5909 1.355 knakahar static int
5910 1.362 knakahar wm_init_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5911 1.355 knakahar {
5912 1.355 knakahar struct wm_rxsoft *rxs;
5913 1.355 knakahar int error, i;
5914 1.355 knakahar
5915 1.357 knakahar KASSERT(WM_RX_LOCKED(rxq));
5916 1.355 knakahar
5917 1.355 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5918 1.356 knakahar rxs = &rxq->rxq_soft[i];
5919 1.355 knakahar if (rxs->rxs_mbuf == NULL) {
5920 1.362 knakahar if ((error = wm_add_rxbuf(rxq, i)) != 0) {
5921 1.355 knakahar log(LOG_ERR, "%s: unable to allocate or map "
5922 1.355 knakahar "rx buffer %d, error = %d\n",
5923 1.355 knakahar device_xname(sc->sc_dev), i, error);
5924 1.355 knakahar /*
5925 1.355 knakahar * XXX Should attempt to run with fewer receive
5926 1.355 knakahar * XXX buffers instead of just failing.
5927 1.355 knakahar */
5928 1.362 knakahar wm_rxdrain(rxq);
5929 1.355 knakahar return ENOMEM;
5930 1.355 knakahar }
5931 1.355 knakahar } else {
5932 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
5933 1.362 knakahar wm_init_rxdesc(rxq, i);
5934 1.355 knakahar /*
5935 1.355 knakahar * For 82575 and newer device, the RX descriptors
5936 1.355 knakahar * must be initialized after the setting of RCTL.EN in
5937 1.355 knakahar * wm_set_filter()
5938 1.355 knakahar */
5939 1.355 knakahar }
5940 1.355 knakahar }
5941 1.356 knakahar rxq->rxq_ptr = 0;
5942 1.356 knakahar rxq->rxq_discard = 0;
5943 1.356 knakahar WM_RXCHAIN_RESET(rxq);
5944 1.355 knakahar
5945 1.355 knakahar return 0;
5946 1.355 knakahar }
5947 1.355 knakahar
5948 1.355 knakahar static int
5949 1.362 knakahar wm_init_rx_queue(struct wm_softc *sc, struct wm_rxqueue *rxq)
5950 1.355 knakahar {
5951 1.355 knakahar
5952 1.357 knakahar KASSERT(WM_RX_LOCKED(rxq));
5953 1.355 knakahar
5954 1.355 knakahar /*
5955 1.355 knakahar * Set up some register offsets that are different between
5956 1.355 knakahar * the i82542 and the i82543 and later chips.
5957 1.355 knakahar */
5958 1.388 msaitoh if (sc->sc_type < WM_T_82543)
5959 1.356 knakahar rxq->rxq_rdt_reg = WMREG_OLD_RDT0;
5960 1.388 msaitoh else
5961 1.364 knakahar rxq->rxq_rdt_reg = WMREG_RDT(rxq->rxq_id);
5962 1.355 knakahar
5963 1.362 knakahar wm_init_rx_regs(sc, rxq);
5964 1.362 knakahar return wm_init_rx_buffer(sc, rxq);
5965 1.355 knakahar }
5966 1.355 knakahar
5967 1.355 knakahar /*
5968 1.355 knakahar * wm_init_quques:
5969 1.355 knakahar * Initialize {tx,rx}descs and {tx,rx} buffers
5970 1.355 knakahar */
5971 1.355 knakahar static int
5972 1.355 knakahar wm_init_txrx_queues(struct wm_softc *sc)
5973 1.355 knakahar {
5974 1.364 knakahar int i, error;
5975 1.355 knakahar
5976 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5977 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5978 1.364 knakahar for (i = 0; i < sc->sc_ntxqueues; i++) {
5979 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[i];
5980 1.364 knakahar WM_TX_LOCK(txq);
5981 1.364 knakahar wm_init_tx_queue(sc, txq);
5982 1.364 knakahar WM_TX_UNLOCK(txq);
5983 1.364 knakahar }
5984 1.355 knakahar
5985 1.364 knakahar error = 0;
5986 1.364 knakahar for (i = 0; i < sc->sc_nrxqueues; i++) {
5987 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[i];
5988 1.364 knakahar WM_RX_LOCK(rxq);
5989 1.364 knakahar error = wm_init_rx_queue(sc, rxq);
5990 1.364 knakahar WM_RX_UNLOCK(rxq);
5991 1.364 knakahar if (error)
5992 1.364 knakahar break;
5993 1.364 knakahar }
5994 1.355 knakahar
5995 1.355 knakahar return error;
5996 1.355 knakahar }
5997 1.355 knakahar
5998 1.1 thorpej /*
5999 1.371 msaitoh * wm_tx_offload:
6000 1.371 msaitoh *
6001 1.371 msaitoh * Set up TCP/IP checksumming parameters for the
6002 1.371 msaitoh * specified packet.
6003 1.371 msaitoh */
6004 1.371 msaitoh static int
6005 1.371 msaitoh wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
6006 1.371 msaitoh uint8_t *fieldsp)
6007 1.371 msaitoh {
6008 1.371 msaitoh struct wm_txqueue *txq = &sc->sc_txq[0];
6009 1.371 msaitoh struct mbuf *m0 = txs->txs_mbuf;
6010 1.371 msaitoh struct livengood_tcpip_ctxdesc *t;
6011 1.371 msaitoh uint32_t ipcs, tucs, cmd, cmdlen, seg;
6012 1.371 msaitoh uint32_t ipcse;
6013 1.371 msaitoh struct ether_header *eh;
6014 1.371 msaitoh int offset, iphl;
6015 1.371 msaitoh uint8_t fields;
6016 1.371 msaitoh
6017 1.371 msaitoh /*
6018 1.371 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
6019 1.371 msaitoh * fields for the protocol headers.
6020 1.371 msaitoh */
6021 1.371 msaitoh
6022 1.371 msaitoh eh = mtod(m0, struct ether_header *);
6023 1.371 msaitoh switch (htons(eh->ether_type)) {
6024 1.371 msaitoh case ETHERTYPE_IP:
6025 1.371 msaitoh case ETHERTYPE_IPV6:
6026 1.371 msaitoh offset = ETHER_HDR_LEN;
6027 1.371 msaitoh break;
6028 1.371 msaitoh
6029 1.371 msaitoh case ETHERTYPE_VLAN:
6030 1.371 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
6031 1.371 msaitoh break;
6032 1.371 msaitoh
6033 1.371 msaitoh default:
6034 1.371 msaitoh /*
6035 1.371 msaitoh * Don't support this protocol or encapsulation.
6036 1.371 msaitoh */
6037 1.371 msaitoh *fieldsp = 0;
6038 1.371 msaitoh *cmdp = 0;
6039 1.371 msaitoh return 0;
6040 1.371 msaitoh }
6041 1.371 msaitoh
6042 1.371 msaitoh if ((m0->m_pkthdr.csum_flags &
6043 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4)) != 0) {
6044 1.371 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
6045 1.371 msaitoh } else {
6046 1.371 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
6047 1.371 msaitoh }
6048 1.371 msaitoh ipcse = offset + iphl - 1;
6049 1.371 msaitoh
6050 1.371 msaitoh cmd = WTX_CMD_DEXT | WTX_DTYP_D;
6051 1.371 msaitoh cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
6052 1.371 msaitoh seg = 0;
6053 1.371 msaitoh fields = 0;
6054 1.371 msaitoh
6055 1.371 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
6056 1.371 msaitoh int hlen = offset + iphl;
6057 1.371 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
6058 1.371 msaitoh
6059 1.371 msaitoh if (__predict_false(m0->m_len <
6060 1.371 msaitoh (hlen + sizeof(struct tcphdr)))) {
6061 1.371 msaitoh /*
6062 1.371 msaitoh * TCP/IP headers are not in the first mbuf; we need
6063 1.371 msaitoh * to do this the slow and painful way. Let's just
6064 1.371 msaitoh * hope this doesn't happen very often.
6065 1.371 msaitoh */
6066 1.371 msaitoh struct tcphdr th;
6067 1.371 msaitoh
6068 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
6069 1.371 msaitoh
6070 1.371 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
6071 1.371 msaitoh if (v4) {
6072 1.371 msaitoh struct ip ip;
6073 1.371 msaitoh
6074 1.371 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
6075 1.371 msaitoh ip.ip_len = 0;
6076 1.371 msaitoh m_copyback(m0,
6077 1.371 msaitoh offset + offsetof(struct ip, ip_len),
6078 1.371 msaitoh sizeof(ip.ip_len), &ip.ip_len);
6079 1.371 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
6080 1.371 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
6081 1.371 msaitoh } else {
6082 1.371 msaitoh struct ip6_hdr ip6;
6083 1.371 msaitoh
6084 1.371 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
6085 1.371 msaitoh ip6.ip6_plen = 0;
6086 1.371 msaitoh m_copyback(m0,
6087 1.371 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
6088 1.371 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
6089 1.371 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
6090 1.371 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
6091 1.371 msaitoh }
6092 1.371 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
6093 1.371 msaitoh sizeof(th.th_sum), &th.th_sum);
6094 1.371 msaitoh
6095 1.371 msaitoh hlen += th.th_off << 2;
6096 1.371 msaitoh } else {
6097 1.371 msaitoh /*
6098 1.371 msaitoh * TCP/IP headers are in the first mbuf; we can do
6099 1.371 msaitoh * this the easy way.
6100 1.371 msaitoh */
6101 1.371 msaitoh struct tcphdr *th;
6102 1.371 msaitoh
6103 1.371 msaitoh if (v4) {
6104 1.371 msaitoh struct ip *ip =
6105 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
6106 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6107 1.371 msaitoh
6108 1.371 msaitoh ip->ip_len = 0;
6109 1.371 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
6110 1.371 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
6111 1.371 msaitoh } else {
6112 1.371 msaitoh struct ip6_hdr *ip6 =
6113 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
6114 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6115 1.371 msaitoh
6116 1.371 msaitoh ip6->ip6_plen = 0;
6117 1.371 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
6118 1.371 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6119 1.371 msaitoh }
6120 1.371 msaitoh hlen += th->th_off << 2;
6121 1.371 msaitoh }
6122 1.371 msaitoh
6123 1.371 msaitoh if (v4) {
6124 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso);
6125 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_IP;
6126 1.371 msaitoh } else {
6127 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso6);
6128 1.371 msaitoh ipcse = 0;
6129 1.371 msaitoh }
6130 1.371 msaitoh cmd |= WTX_TCPIP_CMD_TSE;
6131 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_TSE |
6132 1.371 msaitoh WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
6133 1.371 msaitoh seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
6134 1.371 msaitoh WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
6135 1.371 msaitoh }
6136 1.371 msaitoh
6137 1.371 msaitoh /*
6138 1.371 msaitoh * NOTE: Even if we're not using the IP or TCP/UDP checksum
6139 1.371 msaitoh * offload feature, if we load the context descriptor, we
6140 1.371 msaitoh * MUST provide valid values for IPCSS and TUCSS fields.
6141 1.371 msaitoh */
6142 1.371 msaitoh
6143 1.371 msaitoh ipcs = WTX_TCPIP_IPCSS(offset) |
6144 1.371 msaitoh WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
6145 1.371 msaitoh WTX_TCPIP_IPCSE(ipcse);
6146 1.388 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4 | M_CSUM_TSOv4)) {
6147 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txipsum);
6148 1.371 msaitoh fields |= WTX_IXSM;
6149 1.371 msaitoh }
6150 1.371 msaitoh
6151 1.371 msaitoh offset += iphl;
6152 1.371 msaitoh
6153 1.371 msaitoh if (m0->m_pkthdr.csum_flags &
6154 1.388 msaitoh (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TSOv4)) {
6155 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum);
6156 1.371 msaitoh fields |= WTX_TXSM;
6157 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6158 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6159 1.371 msaitoh M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
6160 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6161 1.371 msaitoh } else if ((m0->m_pkthdr.csum_flags &
6162 1.388 msaitoh (M_CSUM_TCPv6 | M_CSUM_UDPv6 | M_CSUM_TSOv6)) != 0) {
6163 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
6164 1.371 msaitoh fields |= WTX_TXSM;
6165 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6166 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6167 1.371 msaitoh M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
6168 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6169 1.371 msaitoh } else {
6170 1.371 msaitoh /* Just initialize it to a valid TCP context. */
6171 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6172 1.371 msaitoh WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
6173 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6174 1.371 msaitoh }
6175 1.371 msaitoh
6176 1.371 msaitoh /* Fill in the context descriptor. */
6177 1.371 msaitoh t = (struct livengood_tcpip_ctxdesc *)
6178 1.371 msaitoh &txq->txq_descs[txq->txq_next];
6179 1.371 msaitoh t->tcpip_ipcs = htole32(ipcs);
6180 1.371 msaitoh t->tcpip_tucs = htole32(tucs);
6181 1.371 msaitoh t->tcpip_cmdlen = htole32(cmdlen);
6182 1.371 msaitoh t->tcpip_seg = htole32(seg);
6183 1.371 msaitoh wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
6184 1.371 msaitoh
6185 1.371 msaitoh txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
6186 1.371 msaitoh txs->txs_ndesc++;
6187 1.371 msaitoh
6188 1.371 msaitoh *cmdp = cmd;
6189 1.371 msaitoh *fieldsp = fields;
6190 1.371 msaitoh
6191 1.371 msaitoh return 0;
6192 1.371 msaitoh }
6193 1.371 msaitoh
6194 1.371 msaitoh /*
6195 1.281 msaitoh * wm_start: [ifnet interface function]
6196 1.1 thorpej *
6197 1.281 msaitoh * Start packet transmission on the interface.
6198 1.1 thorpej */
6199 1.47 thorpej static void
6200 1.281 msaitoh wm_start(struct ifnet *ifp)
6201 1.1 thorpej {
6202 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
6203 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[0];
6204 1.281 msaitoh
6205 1.357 knakahar WM_TX_LOCK(txq);
6206 1.281 msaitoh if (!sc->sc_stopping)
6207 1.281 msaitoh wm_start_locked(ifp);
6208 1.357 knakahar WM_TX_UNLOCK(txq);
6209 1.281 msaitoh }
6210 1.1 thorpej
6211 1.281 msaitoh static void
6212 1.281 msaitoh wm_start_locked(struct ifnet *ifp)
6213 1.281 msaitoh {
6214 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
6215 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[0];
6216 1.281 msaitoh struct mbuf *m0;
6217 1.281 msaitoh struct m_tag *mtag;
6218 1.281 msaitoh struct wm_txsoft *txs;
6219 1.281 msaitoh bus_dmamap_t dmamap;
6220 1.281 msaitoh int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
6221 1.281 msaitoh bus_addr_t curaddr;
6222 1.281 msaitoh bus_size_t seglen, curlen;
6223 1.281 msaitoh uint32_t cksumcmd;
6224 1.281 msaitoh uint8_t cksumfields;
6225 1.1 thorpej
6226 1.357 knakahar KASSERT(WM_TX_LOCKED(txq));
6227 1.1 thorpej
6228 1.388 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
6229 1.281 msaitoh return;
6230 1.1 thorpej
6231 1.281 msaitoh /* Remember the previous number of free descriptors. */
6232 1.356 knakahar ofree = txq->txq_free;
6233 1.1 thorpej
6234 1.281 msaitoh /*
6235 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
6236 1.281 msaitoh * until we drain the queue, or use up all available transmit
6237 1.281 msaitoh * descriptors.
6238 1.281 msaitoh */
6239 1.281 msaitoh for (;;) {
6240 1.281 msaitoh m0 = NULL;
6241 1.1 thorpej
6242 1.281 msaitoh /* Get a work queue entry. */
6243 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
6244 1.403 knakahar wm_txeof(sc, txq);
6245 1.356 knakahar if (txq->txq_sfree == 0) {
6246 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6247 1.281 msaitoh ("%s: TX: no free job descriptors\n",
6248 1.281 msaitoh device_xname(sc->sc_dev)));
6249 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txsstall);
6250 1.281 msaitoh break;
6251 1.1 thorpej }
6252 1.1 thorpej }
6253 1.1 thorpej
6254 1.281 msaitoh /* Grab a packet off the queue. */
6255 1.281 msaitoh IFQ_DEQUEUE(&ifp->if_snd, m0);
6256 1.281 msaitoh if (m0 == NULL)
6257 1.281 msaitoh break;
6258 1.281 msaitoh
6259 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6260 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
6261 1.281 msaitoh device_xname(sc->sc_dev), m0));
6262 1.281 msaitoh
6263 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
6264 1.281 msaitoh dmamap = txs->txs_dmamap;
6265 1.1 thorpej
6266 1.281 msaitoh use_tso = (m0->m_pkthdr.csum_flags &
6267 1.281 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
6268 1.1 thorpej
6269 1.1 thorpej /*
6270 1.281 msaitoh * So says the Linux driver:
6271 1.281 msaitoh * The controller does a simple calculation to make sure
6272 1.281 msaitoh * there is enough room in the FIFO before initiating the
6273 1.281 msaitoh * DMA for each buffer. The calc is:
6274 1.281 msaitoh * 4 = ceil(buffer len / MSS)
6275 1.281 msaitoh * To make sure we don't overrun the FIFO, adjust the max
6276 1.281 msaitoh * buffer len if the MSS drops.
6277 1.281 msaitoh */
6278 1.281 msaitoh dmamap->dm_maxsegsz =
6279 1.281 msaitoh (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
6280 1.281 msaitoh ? m0->m_pkthdr.segsz << 2
6281 1.281 msaitoh : WTX_MAX_LEN;
6282 1.281 msaitoh
6283 1.281 msaitoh /*
6284 1.281 msaitoh * Load the DMA map. If this fails, the packet either
6285 1.281 msaitoh * didn't fit in the allotted number of segments, or we
6286 1.281 msaitoh * were short on resources. For the too-many-segments
6287 1.281 msaitoh * case, we simply report an error and drop the packet,
6288 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
6289 1.281 msaitoh * buffer.
6290 1.1 thorpej */
6291 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
6292 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
6293 1.281 msaitoh if (error) {
6294 1.281 msaitoh if (error == EFBIG) {
6295 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6296 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
6297 1.281 msaitoh "DMA segments, dropping...\n",
6298 1.281 msaitoh device_xname(sc->sc_dev));
6299 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
6300 1.281 msaitoh m_freem(m0);
6301 1.281 msaitoh continue;
6302 1.281 msaitoh }
6303 1.281 msaitoh /* Short on resources, just stop for now. */
6304 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6305 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
6306 1.281 msaitoh device_xname(sc->sc_dev), error));
6307 1.281 msaitoh break;
6308 1.1 thorpej }
6309 1.1 thorpej
6310 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
6311 1.281 msaitoh if (use_tso) {
6312 1.281 msaitoh /* For sentinel descriptor; see below. */
6313 1.281 msaitoh segs_needed++;
6314 1.281 msaitoh }
6315 1.1 thorpej
6316 1.1 thorpej /*
6317 1.281 msaitoh * Ensure we have enough descriptors free to describe
6318 1.281 msaitoh * the packet. Note, we always reserve one descriptor
6319 1.281 msaitoh * at the end of the ring due to the semantics of the
6320 1.281 msaitoh * TDT register, plus one more in the event we need
6321 1.281 msaitoh * to load offload context.
6322 1.1 thorpej */
6323 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
6324 1.281 msaitoh /*
6325 1.281 msaitoh * Not enough free descriptors to transmit this
6326 1.281 msaitoh * packet. We haven't committed anything yet,
6327 1.281 msaitoh * so just unload the DMA map, put the packet
6328 1.281 msaitoh * pack on the queue, and punt. Notify the upper
6329 1.281 msaitoh * layer that there are no more slots left.
6330 1.281 msaitoh */
6331 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6332 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
6333 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
6334 1.366 knakahar segs_needed, txq->txq_free - 1));
6335 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6336 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6337 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdstall);
6338 1.281 msaitoh break;
6339 1.1 thorpej }
6340 1.1 thorpej
6341 1.1 thorpej /*
6342 1.281 msaitoh * Check for 82547 Tx FIFO bug. We need to do this
6343 1.281 msaitoh * once we know we can transmit the packet, since we
6344 1.281 msaitoh * do some internal FIFO space accounting here.
6345 1.1 thorpej */
6346 1.281 msaitoh if (sc->sc_type == WM_T_82547 &&
6347 1.281 msaitoh wm_82547_txfifo_bugchk(sc, m0)) {
6348 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6349 1.281 msaitoh ("%s: TX: 82547 Tx FIFO bug detected\n",
6350 1.281 msaitoh device_xname(sc->sc_dev)));
6351 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6352 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6353 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
6354 1.281 msaitoh break;
6355 1.281 msaitoh }
6356 1.93 thorpej
6357 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
6358 1.1 thorpej
6359 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6360 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
6361 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
6362 1.1 thorpej
6363 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
6364 1.1 thorpej
6365 1.1 thorpej /*
6366 1.281 msaitoh * Store a pointer to the packet so that we can free it
6367 1.281 msaitoh * later.
6368 1.281 msaitoh *
6369 1.281 msaitoh * Initially, we consider the number of descriptors the
6370 1.281 msaitoh * packet uses the number of DMA segments. This may be
6371 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
6372 1.281 msaitoh * is used to set the checksum context).
6373 1.1 thorpej */
6374 1.281 msaitoh txs->txs_mbuf = m0;
6375 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
6376 1.281 msaitoh txs->txs_ndesc = segs_needed;
6377 1.281 msaitoh
6378 1.281 msaitoh /* Set up offload parameters for this packet. */
6379 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6380 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
6381 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
6382 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
6383 1.281 msaitoh if (wm_tx_offload(sc, txs, &cksumcmd,
6384 1.281 msaitoh &cksumfields) != 0) {
6385 1.281 msaitoh /* Error message already displayed. */
6386 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6387 1.281 msaitoh continue;
6388 1.281 msaitoh }
6389 1.281 msaitoh } else {
6390 1.281 msaitoh cksumcmd = 0;
6391 1.281 msaitoh cksumfields = 0;
6392 1.1 thorpej }
6393 1.1 thorpej
6394 1.281 msaitoh cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
6395 1.281 msaitoh
6396 1.281 msaitoh /* Sync the DMA map. */
6397 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
6398 1.281 msaitoh BUS_DMASYNC_PREWRITE);
6399 1.1 thorpej
6400 1.281 msaitoh /* Initialize the transmit descriptor. */
6401 1.356 knakahar for (nexttx = txq->txq_next, seg = 0;
6402 1.281 msaitoh seg < dmamap->dm_nsegs; seg++) {
6403 1.281 msaitoh for (seglen = dmamap->dm_segs[seg].ds_len,
6404 1.281 msaitoh curaddr = dmamap->dm_segs[seg].ds_addr;
6405 1.281 msaitoh seglen != 0;
6406 1.281 msaitoh curaddr += curlen, seglen -= curlen,
6407 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx)) {
6408 1.281 msaitoh curlen = seglen;
6409 1.1 thorpej
6410 1.106 yamt /*
6411 1.281 msaitoh * So says the Linux driver:
6412 1.281 msaitoh * Work around for premature descriptor
6413 1.281 msaitoh * write-backs in TSO mode. Append a
6414 1.281 msaitoh * 4-byte sentinel descriptor.
6415 1.106 yamt */
6416 1.388 msaitoh if (use_tso && seg == dmamap->dm_nsegs - 1 &&
6417 1.281 msaitoh curlen > 8)
6418 1.281 msaitoh curlen -= 4;
6419 1.281 msaitoh
6420 1.281 msaitoh wm_set_dma_addr(
6421 1.388 msaitoh &txq->txq_descs[nexttx].wtx_addr, curaddr);
6422 1.388 msaitoh txq->txq_descs[nexttx].wtx_cmdlen
6423 1.388 msaitoh = htole32(cksumcmd | curlen);
6424 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_status
6425 1.388 msaitoh = 0;
6426 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_options
6427 1.388 msaitoh = cksumfields;
6428 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
6429 1.281 msaitoh lasttx = nexttx;
6430 1.281 msaitoh
6431 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6432 1.281 msaitoh ("%s: TX: desc %d: low %#" PRIx64 ", "
6433 1.281 msaitoh "len %#04zx\n",
6434 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
6435 1.281 msaitoh (uint64_t)curaddr, curlen));
6436 1.106 yamt }
6437 1.1 thorpej }
6438 1.1 thorpej
6439 1.281 msaitoh KASSERT(lasttx != -1);
6440 1.1 thorpej
6441 1.281 msaitoh /*
6442 1.281 msaitoh * Set up the command byte on the last descriptor of
6443 1.281 msaitoh * the packet. If we're in the interrupt delay window,
6444 1.281 msaitoh * delay the interrupt.
6445 1.281 msaitoh */
6446 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6447 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
6448 1.281 msaitoh
6449 1.281 msaitoh /*
6450 1.281 msaitoh * If VLANs are enabled and the packet has a VLAN tag, set
6451 1.281 msaitoh * up the descriptor to encapsulate the packet for us.
6452 1.281 msaitoh *
6453 1.281 msaitoh * This is only valid on the last descriptor of the packet.
6454 1.281 msaitoh */
6455 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
6456 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6457 1.281 msaitoh htole32(WTX_CMD_VLE);
6458 1.356 knakahar txq->txq_descs[lasttx].wtx_fields.wtxu_vlan
6459 1.281 msaitoh = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
6460 1.281 msaitoh }
6461 1.281 msaitoh
6462 1.281 msaitoh txs->txs_lastdesc = lasttx;
6463 1.281 msaitoh
6464 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6465 1.281 msaitoh ("%s: TX: desc %d: cmdlen 0x%08x\n",
6466 1.281 msaitoh device_xname(sc->sc_dev),
6467 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
6468 1.281 msaitoh
6469 1.281 msaitoh /* Sync the descriptors we're using. */
6470 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
6471 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6472 1.281 msaitoh
6473 1.281 msaitoh /* Give the packet to the chip. */
6474 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
6475 1.281 msaitoh
6476 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6477 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
6478 1.281 msaitoh
6479 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6480 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
6481 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
6482 1.272 ozaki
6483 1.281 msaitoh /* Advance the tx pointer. */
6484 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
6485 1.356 knakahar txq->txq_next = nexttx;
6486 1.1 thorpej
6487 1.356 knakahar txq->txq_sfree--;
6488 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
6489 1.272 ozaki
6490 1.281 msaitoh /* Pass the packet to any BPF listeners. */
6491 1.281 msaitoh bpf_mtap(ifp, m0);
6492 1.281 msaitoh }
6493 1.272 ozaki
6494 1.281 msaitoh if (m0 != NULL) {
6495 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6496 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6497 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
6498 1.388 msaitoh __func__));
6499 1.281 msaitoh m_freem(m0);
6500 1.1 thorpej }
6501 1.1 thorpej
6502 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
6503 1.281 msaitoh /* No more slots; notify upper layer. */
6504 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6505 1.281 msaitoh }
6506 1.1 thorpej
6507 1.356 knakahar if (txq->txq_free != ofree) {
6508 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
6509 1.281 msaitoh ifp->if_timer = 5;
6510 1.281 msaitoh }
6511 1.1 thorpej }
6512 1.1 thorpej
6513 1.1 thorpej /*
6514 1.281 msaitoh * wm_nq_tx_offload:
6515 1.1 thorpej *
6516 1.281 msaitoh * Set up TCP/IP checksumming parameters for the
6517 1.281 msaitoh * specified packet, for NEWQUEUE devices
6518 1.1 thorpej */
6519 1.281 msaitoh static int
6520 1.403 knakahar wm_nq_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
6521 1.403 knakahar struct wm_txsoft *txs, uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
6522 1.1 thorpej {
6523 1.281 msaitoh struct mbuf *m0 = txs->txs_mbuf;
6524 1.281 msaitoh struct m_tag *mtag;
6525 1.281 msaitoh uint32_t vl_len, mssidx, cmdc;
6526 1.281 msaitoh struct ether_header *eh;
6527 1.281 msaitoh int offset, iphl;
6528 1.281 msaitoh
6529 1.281 msaitoh /*
6530 1.281 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
6531 1.281 msaitoh * fields for the protocol headers.
6532 1.281 msaitoh */
6533 1.281 msaitoh *cmdlenp = 0;
6534 1.281 msaitoh *fieldsp = 0;
6535 1.281 msaitoh
6536 1.281 msaitoh eh = mtod(m0, struct ether_header *);
6537 1.281 msaitoh switch (htons(eh->ether_type)) {
6538 1.281 msaitoh case ETHERTYPE_IP:
6539 1.281 msaitoh case ETHERTYPE_IPV6:
6540 1.281 msaitoh offset = ETHER_HDR_LEN;
6541 1.281 msaitoh break;
6542 1.281 msaitoh
6543 1.281 msaitoh case ETHERTYPE_VLAN:
6544 1.281 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
6545 1.281 msaitoh break;
6546 1.281 msaitoh
6547 1.281 msaitoh default:
6548 1.281 msaitoh /* Don't support this protocol or encapsulation. */
6549 1.281 msaitoh *do_csum = false;
6550 1.281 msaitoh return 0;
6551 1.281 msaitoh }
6552 1.281 msaitoh *do_csum = true;
6553 1.281 msaitoh *cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
6554 1.281 msaitoh cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
6555 1.1 thorpej
6556 1.281 msaitoh vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
6557 1.281 msaitoh KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
6558 1.281 msaitoh
6559 1.281 msaitoh if ((m0->m_pkthdr.csum_flags &
6560 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
6561 1.281 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
6562 1.281 msaitoh } else {
6563 1.281 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
6564 1.281 msaitoh }
6565 1.281 msaitoh vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
6566 1.281 msaitoh KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
6567 1.281 msaitoh
6568 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
6569 1.281 msaitoh vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
6570 1.281 msaitoh << NQTXC_VLLEN_VLAN_SHIFT);
6571 1.281 msaitoh *cmdlenp |= NQTX_CMD_VLE;
6572 1.281 msaitoh }
6573 1.272 ozaki
6574 1.281 msaitoh mssidx = 0;
6575 1.170 msaitoh
6576 1.281 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
6577 1.281 msaitoh int hlen = offset + iphl;
6578 1.281 msaitoh int tcp_hlen;
6579 1.281 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
6580 1.192 msaitoh
6581 1.281 msaitoh if (__predict_false(m0->m_len <
6582 1.281 msaitoh (hlen + sizeof(struct tcphdr)))) {
6583 1.192 msaitoh /*
6584 1.281 msaitoh * TCP/IP headers are not in the first mbuf; we need
6585 1.281 msaitoh * to do this the slow and painful way. Let's just
6586 1.281 msaitoh * hope this doesn't happen very often.
6587 1.192 msaitoh */
6588 1.281 msaitoh struct tcphdr th;
6589 1.170 msaitoh
6590 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
6591 1.192 msaitoh
6592 1.281 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
6593 1.281 msaitoh if (v4) {
6594 1.281 msaitoh struct ip ip;
6595 1.192 msaitoh
6596 1.281 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
6597 1.281 msaitoh ip.ip_len = 0;
6598 1.281 msaitoh m_copyback(m0,
6599 1.281 msaitoh offset + offsetof(struct ip, ip_len),
6600 1.281 msaitoh sizeof(ip.ip_len), &ip.ip_len);
6601 1.281 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
6602 1.281 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
6603 1.281 msaitoh } else {
6604 1.281 msaitoh struct ip6_hdr ip6;
6605 1.192 msaitoh
6606 1.281 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
6607 1.281 msaitoh ip6.ip6_plen = 0;
6608 1.281 msaitoh m_copyback(m0,
6609 1.281 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
6610 1.281 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
6611 1.281 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
6612 1.281 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
6613 1.170 msaitoh }
6614 1.281 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
6615 1.281 msaitoh sizeof(th.th_sum), &th.th_sum);
6616 1.192 msaitoh
6617 1.281 msaitoh tcp_hlen = th.th_off << 2;
6618 1.281 msaitoh } else {
6619 1.173 msaitoh /*
6620 1.281 msaitoh * TCP/IP headers are in the first mbuf; we can do
6621 1.281 msaitoh * this the easy way.
6622 1.173 msaitoh */
6623 1.281 msaitoh struct tcphdr *th;
6624 1.198 msaitoh
6625 1.281 msaitoh if (v4) {
6626 1.281 msaitoh struct ip *ip =
6627 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
6628 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6629 1.1 thorpej
6630 1.281 msaitoh ip->ip_len = 0;
6631 1.281 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
6632 1.281 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
6633 1.281 msaitoh } else {
6634 1.281 msaitoh struct ip6_hdr *ip6 =
6635 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
6636 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6637 1.192 msaitoh
6638 1.281 msaitoh ip6->ip6_plen = 0;
6639 1.281 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
6640 1.281 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6641 1.281 msaitoh }
6642 1.281 msaitoh tcp_hlen = th->th_off << 2;
6643 1.144 msaitoh }
6644 1.281 msaitoh hlen += tcp_hlen;
6645 1.281 msaitoh *cmdlenp |= NQTX_CMD_TSE;
6646 1.144 msaitoh
6647 1.281 msaitoh if (v4) {
6648 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso);
6649 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
6650 1.281 msaitoh } else {
6651 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso6);
6652 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6653 1.189 msaitoh }
6654 1.281 msaitoh *fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
6655 1.281 msaitoh KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
6656 1.281 msaitoh mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
6657 1.281 msaitoh KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
6658 1.281 msaitoh mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
6659 1.281 msaitoh KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
6660 1.281 msaitoh } else {
6661 1.281 msaitoh *fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
6662 1.281 msaitoh KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
6663 1.208 msaitoh }
6664 1.208 msaitoh
6665 1.281 msaitoh if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
6666 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM;
6667 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
6668 1.281 msaitoh }
6669 1.144 msaitoh
6670 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6671 1.281 msaitoh (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
6672 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum);
6673 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
6674 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
6675 1.281 msaitoh } else {
6676 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
6677 1.281 msaitoh }
6678 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
6679 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6680 1.281 msaitoh }
6681 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6682 1.281 msaitoh (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
6683 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
6684 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
6685 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
6686 1.281 msaitoh } else {
6687 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
6688 1.281 msaitoh }
6689 1.281 msaitoh cmdc |= NQTXC_CMD_IP6;
6690 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6691 1.281 msaitoh }
6692 1.1 thorpej
6693 1.281 msaitoh /* Fill in the context descriptor. */
6694 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_vl_len =
6695 1.281 msaitoh htole32(vl_len);
6696 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_sn = 0;
6697 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_cmd =
6698 1.281 msaitoh htole32(cmdc);
6699 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_mssidx =
6700 1.281 msaitoh htole32(mssidx);
6701 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
6702 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6703 1.281 msaitoh ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
6704 1.366 knakahar txq->txq_next, 0, vl_len));
6705 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
6706 1.356 knakahar txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
6707 1.281 msaitoh txs->txs_ndesc++;
6708 1.281 msaitoh return 0;
6709 1.217 dyoung }
6710 1.217 dyoung
6711 1.1 thorpej /*
6712 1.281 msaitoh * wm_nq_start: [ifnet interface function]
6713 1.1 thorpej *
6714 1.281 msaitoh * Start packet transmission on the interface for NEWQUEUE devices
6715 1.1 thorpej */
6716 1.281 msaitoh static void
6717 1.281 msaitoh wm_nq_start(struct ifnet *ifp)
6718 1.1 thorpej {
6719 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6720 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[0];
6721 1.272 ozaki
6722 1.357 knakahar WM_TX_LOCK(txq);
6723 1.281 msaitoh if (!sc->sc_stopping)
6724 1.281 msaitoh wm_nq_start_locked(ifp);
6725 1.357 knakahar WM_TX_UNLOCK(txq);
6726 1.272 ozaki }
6727 1.272 ozaki
6728 1.281 msaitoh static void
6729 1.281 msaitoh wm_nq_start_locked(struct ifnet *ifp)
6730 1.272 ozaki {
6731 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
6732 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[0];
6733 1.403 knakahar
6734 1.403 knakahar wm_nq_send_common_locked(ifp, txq, false);
6735 1.403 knakahar }
6736 1.403 knakahar
6737 1.403 knakahar static inline int
6738 1.403 knakahar wm_nq_select_txqueue(struct ifnet *ifp, struct mbuf *m)
6739 1.403 knakahar {
6740 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6741 1.403 knakahar u_int cpuid = cpu_index(curcpu());
6742 1.403 knakahar
6743 1.403 knakahar /*
6744 1.403 knakahar * Currently, simple distribute strategy.
6745 1.403 knakahar * TODO:
6746 1.403 knakahar * destribute by flowid(RSS has value).
6747 1.403 knakahar */
6748 1.403 knakahar
6749 1.403 knakahar return cpuid % sc->sc_ntxqueues;
6750 1.403 knakahar }
6751 1.403 knakahar
6752 1.403 knakahar static int
6753 1.403 knakahar wm_nq_transmit(struct ifnet *ifp, struct mbuf *m)
6754 1.403 knakahar {
6755 1.403 knakahar int qid;
6756 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6757 1.403 knakahar struct wm_txqueue *txq;
6758 1.403 knakahar
6759 1.403 knakahar qid = wm_nq_select_txqueue(ifp, m);
6760 1.403 knakahar txq = &sc->sc_txq[qid];
6761 1.403 knakahar
6762 1.403 knakahar if (__predict_false(!pcq_put(txq->txq_interq, m))) {
6763 1.403 knakahar m_freem(m);
6764 1.403 knakahar WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6765 1.403 knakahar return ENOBUFS;
6766 1.403 knakahar }
6767 1.403 knakahar
6768 1.403 knakahar if (WM_TX_TRYLOCK(txq)) {
6769 1.403 knakahar /* XXXX should be per TX queue */
6770 1.403 knakahar ifp->if_obytes += m->m_pkthdr.len;
6771 1.403 knakahar if (m->m_flags & M_MCAST)
6772 1.403 knakahar ifp->if_omcasts++;
6773 1.403 knakahar
6774 1.403 knakahar if (!sc->sc_stopping)
6775 1.403 knakahar wm_nq_transmit_locked(ifp, txq);
6776 1.403 knakahar WM_TX_UNLOCK(txq);
6777 1.403 knakahar }
6778 1.403 knakahar
6779 1.403 knakahar return 0;
6780 1.403 knakahar }
6781 1.403 knakahar
6782 1.403 knakahar static void
6783 1.403 knakahar wm_nq_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
6784 1.403 knakahar {
6785 1.403 knakahar
6786 1.403 knakahar wm_nq_send_common_locked(ifp, txq, true);
6787 1.403 knakahar }
6788 1.403 knakahar
6789 1.403 knakahar static void
6790 1.403 knakahar wm_nq_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
6791 1.403 knakahar bool is_transmit)
6792 1.403 knakahar {
6793 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6794 1.281 msaitoh struct mbuf *m0;
6795 1.281 msaitoh struct m_tag *mtag;
6796 1.281 msaitoh struct wm_txsoft *txs;
6797 1.281 msaitoh bus_dmamap_t dmamap;
6798 1.281 msaitoh int error, nexttx, lasttx = -1, seg, segs_needed;
6799 1.281 msaitoh bool do_csum, sent;
6800 1.1 thorpej
6801 1.357 knakahar KASSERT(WM_TX_LOCKED(txq));
6802 1.41 tls
6803 1.388 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
6804 1.281 msaitoh return;
6805 1.401 knakahar if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
6806 1.400 knakahar return;
6807 1.1 thorpej
6808 1.281 msaitoh sent = false;
6809 1.1 thorpej
6810 1.1 thorpej /*
6811 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
6812 1.281 msaitoh * until we drain the queue, or use up all available transmit
6813 1.281 msaitoh * descriptors.
6814 1.1 thorpej */
6815 1.281 msaitoh for (;;) {
6816 1.281 msaitoh m0 = NULL;
6817 1.281 msaitoh
6818 1.281 msaitoh /* Get a work queue entry. */
6819 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
6820 1.403 knakahar wm_txeof(sc, txq);
6821 1.356 knakahar if (txq->txq_sfree == 0) {
6822 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6823 1.281 msaitoh ("%s: TX: no free job descriptors\n",
6824 1.281 msaitoh device_xname(sc->sc_dev)));
6825 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txsstall);
6826 1.281 msaitoh break;
6827 1.281 msaitoh }
6828 1.281 msaitoh }
6829 1.1 thorpej
6830 1.281 msaitoh /* Grab a packet off the queue. */
6831 1.403 knakahar if (is_transmit)
6832 1.403 knakahar m0 = pcq_get(txq->txq_interq);
6833 1.403 knakahar else
6834 1.403 knakahar IFQ_DEQUEUE(&ifp->if_snd, m0);
6835 1.281 msaitoh if (m0 == NULL)
6836 1.281 msaitoh break;
6837 1.71 thorpej
6838 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6839 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
6840 1.281 msaitoh device_xname(sc->sc_dev), m0));
6841 1.177 msaitoh
6842 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
6843 1.281 msaitoh dmamap = txs->txs_dmamap;
6844 1.1 thorpej
6845 1.281 msaitoh /*
6846 1.281 msaitoh * Load the DMA map. If this fails, the packet either
6847 1.281 msaitoh * didn't fit in the allotted number of segments, or we
6848 1.281 msaitoh * were short on resources. For the too-many-segments
6849 1.281 msaitoh * case, we simply report an error and drop the packet,
6850 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
6851 1.281 msaitoh * buffer.
6852 1.281 msaitoh */
6853 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
6854 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
6855 1.281 msaitoh if (error) {
6856 1.281 msaitoh if (error == EFBIG) {
6857 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6858 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
6859 1.281 msaitoh "DMA segments, dropping...\n",
6860 1.281 msaitoh device_xname(sc->sc_dev));
6861 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
6862 1.281 msaitoh m_freem(m0);
6863 1.281 msaitoh continue;
6864 1.281 msaitoh }
6865 1.281 msaitoh /* Short on resources, just stop for now. */
6866 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6867 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
6868 1.281 msaitoh device_xname(sc->sc_dev), error));
6869 1.281 msaitoh break;
6870 1.281 msaitoh }
6871 1.177 msaitoh
6872 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
6873 1.177 msaitoh
6874 1.281 msaitoh /*
6875 1.281 msaitoh * Ensure we have enough descriptors free to describe
6876 1.281 msaitoh * the packet. Note, we always reserve one descriptor
6877 1.281 msaitoh * at the end of the ring due to the semantics of the
6878 1.281 msaitoh * TDT register, plus one more in the event we need
6879 1.281 msaitoh * to load offload context.
6880 1.281 msaitoh */
6881 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
6882 1.177 msaitoh /*
6883 1.281 msaitoh * Not enough free descriptors to transmit this
6884 1.281 msaitoh * packet. We haven't committed anything yet,
6885 1.281 msaitoh * so just unload the DMA map, put the packet
6886 1.281 msaitoh * pack on the queue, and punt. Notify the upper
6887 1.281 msaitoh * layer that there are no more slots left.
6888 1.177 msaitoh */
6889 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6890 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
6891 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
6892 1.366 knakahar segs_needed, txq->txq_free - 1));
6893 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
6894 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6895 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdstall);
6896 1.177 msaitoh break;
6897 1.177 msaitoh }
6898 1.177 msaitoh
6899 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
6900 1.281 msaitoh
6901 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6902 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
6903 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
6904 1.177 msaitoh
6905 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
6906 1.1 thorpej
6907 1.281 msaitoh /*
6908 1.281 msaitoh * Store a pointer to the packet so that we can free it
6909 1.281 msaitoh * later.
6910 1.281 msaitoh *
6911 1.281 msaitoh * Initially, we consider the number of descriptors the
6912 1.281 msaitoh * packet uses the number of DMA segments. This may be
6913 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
6914 1.281 msaitoh * is used to set the checksum context).
6915 1.281 msaitoh */
6916 1.281 msaitoh txs->txs_mbuf = m0;
6917 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
6918 1.281 msaitoh txs->txs_ndesc = segs_needed;
6919 1.1 thorpej
6920 1.281 msaitoh /* Set up offload parameters for this packet. */
6921 1.281 msaitoh uint32_t cmdlen, fields, dcmdlen;
6922 1.388 msaitoh if (m0->m_pkthdr.csum_flags &
6923 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
6924 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
6925 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
6926 1.403 knakahar if (wm_nq_tx_offload(sc, txq, txs, &cmdlen, &fields,
6927 1.281 msaitoh &do_csum) != 0) {
6928 1.281 msaitoh /* Error message already displayed. */
6929 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6930 1.281 msaitoh continue;
6931 1.281 msaitoh }
6932 1.281 msaitoh } else {
6933 1.281 msaitoh do_csum = false;
6934 1.281 msaitoh cmdlen = 0;
6935 1.281 msaitoh fields = 0;
6936 1.281 msaitoh }
6937 1.173 msaitoh
6938 1.281 msaitoh /* Sync the DMA map. */
6939 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
6940 1.281 msaitoh BUS_DMASYNC_PREWRITE);
6941 1.1 thorpej
6942 1.281 msaitoh /* Initialize the first transmit descriptor. */
6943 1.356 knakahar nexttx = txq->txq_next;
6944 1.281 msaitoh if (!do_csum) {
6945 1.281 msaitoh /* setup a legacy descriptor */
6946 1.388 msaitoh wm_set_dma_addr(&txq->txq_descs[nexttx].wtx_addr,
6947 1.281 msaitoh dmamap->dm_segs[0].ds_addr);
6948 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen =
6949 1.281 msaitoh htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
6950 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_status = 0;
6951 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_options = 0;
6952 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
6953 1.281 msaitoh NULL) {
6954 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen |=
6955 1.281 msaitoh htole32(WTX_CMD_VLE);
6956 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =
6957 1.281 msaitoh htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
6958 1.281 msaitoh } else {
6959 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
6960 1.281 msaitoh }
6961 1.281 msaitoh dcmdlen = 0;
6962 1.281 msaitoh } else {
6963 1.281 msaitoh /* setup an advanced data descriptor */
6964 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
6965 1.281 msaitoh htole64(dmamap->dm_segs[0].ds_addr);
6966 1.281 msaitoh KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
6967 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
6968 1.281 msaitoh htole32(dmamap->dm_segs[0].ds_len | cmdlen );
6969 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields =
6970 1.281 msaitoh htole32(fields);
6971 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6972 1.281 msaitoh ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
6973 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
6974 1.281 msaitoh (uint64_t)dmamap->dm_segs[0].ds_addr));
6975 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6976 1.281 msaitoh ("\t 0x%08x%08x\n", fields,
6977 1.281 msaitoh (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
6978 1.281 msaitoh dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
6979 1.281 msaitoh }
6980 1.177 msaitoh
6981 1.281 msaitoh lasttx = nexttx;
6982 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx);
6983 1.150 tls /*
6984 1.281 msaitoh * fill in the next descriptors. legacy or adcanced format
6985 1.281 msaitoh * is the same here
6986 1.150 tls */
6987 1.281 msaitoh for (seg = 1; seg < dmamap->dm_nsegs;
6988 1.356 knakahar seg++, nexttx = WM_NEXTTX(txq, nexttx)) {
6989 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
6990 1.281 msaitoh htole64(dmamap->dm_segs[seg].ds_addr);
6991 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
6992 1.281 msaitoh htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
6993 1.281 msaitoh KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
6994 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields = 0;
6995 1.281 msaitoh lasttx = nexttx;
6996 1.153 tls
6997 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6998 1.281 msaitoh ("%s: TX: desc %d: %#" PRIx64 ", "
6999 1.281 msaitoh "len %#04zx\n",
7000 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
7001 1.281 msaitoh (uint64_t)dmamap->dm_segs[seg].ds_addr,
7002 1.281 msaitoh dmamap->dm_segs[seg].ds_len));
7003 1.281 msaitoh }
7004 1.153 tls
7005 1.281 msaitoh KASSERT(lasttx != -1);
7006 1.1 thorpej
7007 1.211 msaitoh /*
7008 1.281 msaitoh * Set up the command byte on the last descriptor of
7009 1.281 msaitoh * the packet. If we're in the interrupt delay window,
7010 1.281 msaitoh * delay the interrupt.
7011 1.211 msaitoh */
7012 1.281 msaitoh KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
7013 1.281 msaitoh (NQTX_CMD_EOP | NQTX_CMD_RS));
7014 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
7015 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
7016 1.211 msaitoh
7017 1.281 msaitoh txs->txs_lastdesc = lasttx;
7018 1.177 msaitoh
7019 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: desc %d: cmdlen 0x%08x\n",
7020 1.281 msaitoh device_xname(sc->sc_dev),
7021 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
7022 1.1 thorpej
7023 1.281 msaitoh /* Sync the descriptors we're using. */
7024 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
7025 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7026 1.203 msaitoh
7027 1.281 msaitoh /* Give the packet to the chip. */
7028 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
7029 1.281 msaitoh sent = true;
7030 1.120 msaitoh
7031 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7032 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
7033 1.228 msaitoh
7034 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7035 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
7036 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
7037 1.41 tls
7038 1.281 msaitoh /* Advance the tx pointer. */
7039 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
7040 1.356 knakahar txq->txq_next = nexttx;
7041 1.1 thorpej
7042 1.356 knakahar txq->txq_sfree--;
7043 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
7044 1.1 thorpej
7045 1.281 msaitoh /* Pass the packet to any BPF listeners. */
7046 1.281 msaitoh bpf_mtap(ifp, m0);
7047 1.281 msaitoh }
7048 1.257 msaitoh
7049 1.281 msaitoh if (m0 != NULL) {
7050 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7051 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
7052 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
7053 1.388 msaitoh __func__));
7054 1.281 msaitoh m_freem(m0);
7055 1.257 msaitoh }
7056 1.257 msaitoh
7057 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
7058 1.281 msaitoh /* No more slots; notify upper layer. */
7059 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7060 1.281 msaitoh }
7061 1.199 msaitoh
7062 1.281 msaitoh if (sent) {
7063 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
7064 1.281 msaitoh ifp->if_timer = 5;
7065 1.281 msaitoh }
7066 1.281 msaitoh }
7067 1.272 ozaki
7068 1.281 msaitoh /* Interrupt */
7069 1.1 thorpej
7070 1.1 thorpej /*
7071 1.335 msaitoh * wm_txeof:
7072 1.1 thorpej *
7073 1.281 msaitoh * Helper; handle transmit interrupts.
7074 1.1 thorpej */
7075 1.335 msaitoh static int
7076 1.403 knakahar wm_txeof(struct wm_softc *sc, struct wm_txqueue *txq)
7077 1.1 thorpej {
7078 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7079 1.281 msaitoh struct wm_txsoft *txs;
7080 1.335 msaitoh bool processed = false;
7081 1.335 msaitoh int count = 0;
7082 1.335 msaitoh int i;
7083 1.281 msaitoh uint8_t status;
7084 1.1 thorpej
7085 1.281 msaitoh if (sc->sc_stopping)
7086 1.335 msaitoh return 0;
7087 1.281 msaitoh
7088 1.401 knakahar txq->txq_flags &= ~WM_TXQ_NO_SPACE;
7089 1.272 ozaki
7090 1.281 msaitoh /*
7091 1.281 msaitoh * Go through the Tx list and free mbufs for those
7092 1.281 msaitoh * frames which have been transmitted.
7093 1.281 msaitoh */
7094 1.356 knakahar for (i = txq->txq_sdirty; txq->txq_sfree != WM_TXQUEUELEN(txq);
7095 1.356 knakahar i = WM_NEXTTXS(txq, i), txq->txq_sfree++) {
7096 1.356 knakahar txs = &txq->txq_soft[i];
7097 1.1 thorpej
7098 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: checking job %d\n",
7099 1.388 msaitoh device_xname(sc->sc_dev), i));
7100 1.272 ozaki
7101 1.362 knakahar wm_cdtxsync(txq, txs->txs_firstdesc, txs->txs_ndesc,
7102 1.388 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
7103 1.272 ozaki
7104 1.281 msaitoh status =
7105 1.356 knakahar txq->txq_descs[txs->txs_lastdesc].wtx_fields.wtxu_status;
7106 1.281 msaitoh if ((status & WTX_ST_DD) == 0) {
7107 1.362 knakahar wm_cdtxsync(txq, txs->txs_lastdesc, 1,
7108 1.281 msaitoh BUS_DMASYNC_PREREAD);
7109 1.281 msaitoh break;
7110 1.281 msaitoh }
7111 1.1 thorpej
7112 1.335 msaitoh processed = true;
7113 1.335 msaitoh count++;
7114 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7115 1.281 msaitoh ("%s: TX: job %d done: descs %d..%d\n",
7116 1.281 msaitoh device_xname(sc->sc_dev), i, txs->txs_firstdesc,
7117 1.281 msaitoh txs->txs_lastdesc));
7118 1.272 ozaki
7119 1.281 msaitoh /*
7120 1.281 msaitoh * XXX We should probably be using the statistics
7121 1.281 msaitoh * XXX registers, but I don't know if they exist
7122 1.281 msaitoh * XXX on chips before the i82544.
7123 1.281 msaitoh */
7124 1.272 ozaki
7125 1.281 msaitoh #ifdef WM_EVENT_COUNTERS
7126 1.281 msaitoh if (status & WTX_ST_TU)
7127 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_tu);
7128 1.281 msaitoh #endif /* WM_EVENT_COUNTERS */
7129 1.1 thorpej
7130 1.388 msaitoh if (status & (WTX_ST_EC | WTX_ST_LC)) {
7131 1.281 msaitoh ifp->if_oerrors++;
7132 1.281 msaitoh if (status & WTX_ST_LC)
7133 1.281 msaitoh log(LOG_WARNING, "%s: late collision\n",
7134 1.281 msaitoh device_xname(sc->sc_dev));
7135 1.281 msaitoh else if (status & WTX_ST_EC) {
7136 1.281 msaitoh ifp->if_collisions += 16;
7137 1.281 msaitoh log(LOG_WARNING, "%s: excessive collisions\n",
7138 1.281 msaitoh device_xname(sc->sc_dev));
7139 1.281 msaitoh }
7140 1.281 msaitoh } else
7141 1.281 msaitoh ifp->if_opackets++;
7142 1.78 thorpej
7143 1.356 knakahar txq->txq_free += txs->txs_ndesc;
7144 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
7145 1.281 msaitoh 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
7146 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
7147 1.281 msaitoh m_freem(txs->txs_mbuf);
7148 1.281 msaitoh txs->txs_mbuf = NULL;
7149 1.1 thorpej }
7150 1.1 thorpej
7151 1.281 msaitoh /* Update the dirty transmit buffer pointer. */
7152 1.356 knakahar txq->txq_sdirty = i;
7153 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7154 1.281 msaitoh ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
7155 1.1 thorpej
7156 1.335 msaitoh if (count != 0)
7157 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
7158 1.335 msaitoh
7159 1.102 scw /*
7160 1.281 msaitoh * If there are no more pending transmissions, cancel the watchdog
7161 1.281 msaitoh * timer.
7162 1.102 scw */
7163 1.356 knakahar if (txq->txq_sfree == WM_TXQUEUELEN(txq))
7164 1.281 msaitoh ifp->if_timer = 0;
7165 1.335 msaitoh
7166 1.335 msaitoh return processed;
7167 1.281 msaitoh }
7168 1.102 scw
7169 1.281 msaitoh /*
7170 1.335 msaitoh * wm_rxeof:
7171 1.281 msaitoh *
7172 1.281 msaitoh * Helper; handle receive interrupts.
7173 1.281 msaitoh */
7174 1.281 msaitoh static void
7175 1.362 knakahar wm_rxeof(struct wm_rxqueue *rxq)
7176 1.281 msaitoh {
7177 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
7178 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7179 1.281 msaitoh struct wm_rxsoft *rxs;
7180 1.281 msaitoh struct mbuf *m;
7181 1.281 msaitoh int i, len;
7182 1.335 msaitoh int count = 0;
7183 1.281 msaitoh uint8_t status, errors;
7184 1.281 msaitoh uint16_t vlantag;
7185 1.1 thorpej
7186 1.356 knakahar for (i = rxq->rxq_ptr;; i = WM_NEXTRX(i)) {
7187 1.356 knakahar rxs = &rxq->rxq_soft[i];
7188 1.156 dyoung
7189 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7190 1.281 msaitoh ("%s: RX: checking descriptor %d\n",
7191 1.281 msaitoh device_xname(sc->sc_dev), i));
7192 1.199 msaitoh
7193 1.388 msaitoh wm_cdrxsync(rxq, i,BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
7194 1.1 thorpej
7195 1.356 knakahar status = rxq->rxq_descs[i].wrx_status;
7196 1.356 knakahar errors = rxq->rxq_descs[i].wrx_errors;
7197 1.356 knakahar len = le16toh(rxq->rxq_descs[i].wrx_len);
7198 1.356 knakahar vlantag = rxq->rxq_descs[i].wrx_special;
7199 1.145 msaitoh
7200 1.281 msaitoh if ((status & WRX_ST_DD) == 0) {
7201 1.281 msaitoh /* We have processed all of the receive descriptors. */
7202 1.362 knakahar wm_cdrxsync(rxq, i, BUS_DMASYNC_PREREAD);
7203 1.281 msaitoh break;
7204 1.145 msaitoh }
7205 1.189 msaitoh
7206 1.335 msaitoh count++;
7207 1.356 knakahar if (__predict_false(rxq->rxq_discard)) {
7208 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7209 1.281 msaitoh ("%s: RX: discarding contents of descriptor %d\n",
7210 1.281 msaitoh device_xname(sc->sc_dev), i));
7211 1.362 knakahar wm_init_rxdesc(rxq, i);
7212 1.281 msaitoh if (status & WRX_ST_EOP) {
7213 1.281 msaitoh /* Reset our state. */
7214 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7215 1.281 msaitoh ("%s: RX: resetting rxdiscard -> 0\n",
7216 1.281 msaitoh device_xname(sc->sc_dev)));
7217 1.356 knakahar rxq->rxq_discard = 0;
7218 1.281 msaitoh }
7219 1.281 msaitoh continue;
7220 1.189 msaitoh }
7221 1.189 msaitoh
7222 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
7223 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
7224 1.189 msaitoh
7225 1.281 msaitoh m = rxs->rxs_mbuf;
7226 1.189 msaitoh
7227 1.281 msaitoh /*
7228 1.281 msaitoh * Add a new receive buffer to the ring, unless of
7229 1.281 msaitoh * course the length is zero. Treat the latter as a
7230 1.281 msaitoh * failed mapping.
7231 1.281 msaitoh */
7232 1.362 knakahar if ((len == 0) || (wm_add_rxbuf(rxq, i) != 0)) {
7233 1.281 msaitoh /*
7234 1.281 msaitoh * Failed, throw away what we've done so
7235 1.281 msaitoh * far, and discard the rest of the packet.
7236 1.281 msaitoh */
7237 1.281 msaitoh ifp->if_ierrors++;
7238 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
7239 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
7240 1.362 knakahar wm_init_rxdesc(rxq, i);
7241 1.281 msaitoh if ((status & WRX_ST_EOP) == 0)
7242 1.356 knakahar rxq->rxq_discard = 1;
7243 1.356 knakahar if (rxq->rxq_head != NULL)
7244 1.356 knakahar m_freem(rxq->rxq_head);
7245 1.356 knakahar WM_RXCHAIN_RESET(rxq);
7246 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7247 1.281 msaitoh ("%s: RX: Rx buffer allocation failed, "
7248 1.281 msaitoh "dropping packet%s\n", device_xname(sc->sc_dev),
7249 1.366 knakahar rxq->rxq_discard ? " (discard)" : ""));
7250 1.281 msaitoh continue;
7251 1.189 msaitoh }
7252 1.253 msaitoh
7253 1.281 msaitoh m->m_len = len;
7254 1.356 knakahar rxq->rxq_len += len;
7255 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7256 1.281 msaitoh ("%s: RX: buffer at %p len %d\n",
7257 1.281 msaitoh device_xname(sc->sc_dev), m->m_data, len));
7258 1.145 msaitoh
7259 1.281 msaitoh /* If this is not the end of the packet, keep looking. */
7260 1.281 msaitoh if ((status & WRX_ST_EOP) == 0) {
7261 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
7262 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7263 1.281 msaitoh ("%s: RX: not yet EOP, rxlen -> %d\n",
7264 1.366 knakahar device_xname(sc->sc_dev), rxq->rxq_len));
7265 1.281 msaitoh continue;
7266 1.281 msaitoh }
7267 1.45 thorpej
7268 1.281 msaitoh /*
7269 1.281 msaitoh * Okay, we have the entire packet now. The chip is
7270 1.281 msaitoh * configured to include the FCS except I350 and I21[01]
7271 1.281 msaitoh * (not all chips can be configured to strip it),
7272 1.281 msaitoh * so we need to trim it.
7273 1.281 msaitoh * May need to adjust length of previous mbuf in the
7274 1.281 msaitoh * chain if the current mbuf is too short.
7275 1.281 msaitoh * For an eratta, the RCTL_SECRC bit in RCTL register
7276 1.281 msaitoh * is always set in I350, so we don't trim it.
7277 1.281 msaitoh */
7278 1.281 msaitoh if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
7279 1.281 msaitoh && (sc->sc_type != WM_T_I210)
7280 1.281 msaitoh && (sc->sc_type != WM_T_I211)) {
7281 1.281 msaitoh if (m->m_len < ETHER_CRC_LEN) {
7282 1.356 knakahar rxq->rxq_tail->m_len
7283 1.281 msaitoh -= (ETHER_CRC_LEN - m->m_len);
7284 1.281 msaitoh m->m_len = 0;
7285 1.281 msaitoh } else
7286 1.281 msaitoh m->m_len -= ETHER_CRC_LEN;
7287 1.356 knakahar len = rxq->rxq_len - ETHER_CRC_LEN;
7288 1.281 msaitoh } else
7289 1.356 knakahar len = rxq->rxq_len;
7290 1.117 msaitoh
7291 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
7292 1.127 bouyer
7293 1.356 knakahar *rxq->rxq_tailp = NULL;
7294 1.356 knakahar m = rxq->rxq_head;
7295 1.117 msaitoh
7296 1.356 knakahar WM_RXCHAIN_RESET(rxq);
7297 1.45 thorpej
7298 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7299 1.281 msaitoh ("%s: RX: have entire packet, len -> %d\n",
7300 1.281 msaitoh device_xname(sc->sc_dev), len));
7301 1.45 thorpej
7302 1.281 msaitoh /* If an error occurred, update stats and drop the packet. */
7303 1.281 msaitoh if (errors &
7304 1.281 msaitoh (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
7305 1.281 msaitoh if (errors & WRX_ER_SE)
7306 1.281 msaitoh log(LOG_WARNING, "%s: symbol error\n",
7307 1.281 msaitoh device_xname(sc->sc_dev));
7308 1.281 msaitoh else if (errors & WRX_ER_SEQ)
7309 1.281 msaitoh log(LOG_WARNING, "%s: receive sequence error\n",
7310 1.281 msaitoh device_xname(sc->sc_dev));
7311 1.281 msaitoh else if (errors & WRX_ER_CE)
7312 1.281 msaitoh log(LOG_WARNING, "%s: CRC error\n",
7313 1.281 msaitoh device_xname(sc->sc_dev));
7314 1.281 msaitoh m_freem(m);
7315 1.281 msaitoh continue;
7316 1.45 thorpej }
7317 1.45 thorpej
7318 1.281 msaitoh /* No errors. Receive the packet. */
7319 1.281 msaitoh m->m_pkthdr.rcvif = ifp;
7320 1.281 msaitoh m->m_pkthdr.len = len;
7321 1.45 thorpej
7322 1.281 msaitoh /*
7323 1.281 msaitoh * If VLANs are enabled, VLAN packets have been unwrapped
7324 1.281 msaitoh * for us. Associate the tag with the packet.
7325 1.281 msaitoh */
7326 1.281 msaitoh /* XXXX should check for i350 and i354 */
7327 1.281 msaitoh if ((status & WRX_ST_VP) != 0) {
7328 1.388 msaitoh VLAN_INPUT_TAG(ifp, m, le16toh(vlantag), continue);
7329 1.281 msaitoh }
7330 1.45 thorpej
7331 1.281 msaitoh /* Set up checksum info for this packet. */
7332 1.281 msaitoh if ((status & WRX_ST_IXSM) == 0) {
7333 1.281 msaitoh if (status & WRX_ST_IPCS) {
7334 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
7335 1.281 msaitoh m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
7336 1.281 msaitoh if (errors & WRX_ER_IPE)
7337 1.281 msaitoh m->m_pkthdr.csum_flags |=
7338 1.281 msaitoh M_CSUM_IPv4_BAD;
7339 1.281 msaitoh }
7340 1.281 msaitoh if (status & WRX_ST_TCPCS) {
7341 1.281 msaitoh /*
7342 1.281 msaitoh * Note: we don't know if this was TCP or UDP,
7343 1.281 msaitoh * so we just set both bits, and expect the
7344 1.281 msaitoh * upper layers to deal.
7345 1.281 msaitoh */
7346 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
7347 1.281 msaitoh m->m_pkthdr.csum_flags |=
7348 1.281 msaitoh M_CSUM_TCPv4 | M_CSUM_UDPv4 |
7349 1.281 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6;
7350 1.281 msaitoh if (errors & WRX_ER_TCPE)
7351 1.281 msaitoh m->m_pkthdr.csum_flags |=
7352 1.281 msaitoh M_CSUM_TCP_UDP_BAD;
7353 1.281 msaitoh }
7354 1.281 msaitoh }
7355 1.117 msaitoh
7356 1.281 msaitoh ifp->if_ipackets++;
7357 1.117 msaitoh
7358 1.357 knakahar WM_RX_UNLOCK(rxq);
7359 1.45 thorpej
7360 1.281 msaitoh /* Pass this up to any BPF listeners. */
7361 1.281 msaitoh bpf_mtap(ifp, m);
7362 1.46 thorpej
7363 1.281 msaitoh /* Pass it on. */
7364 1.391 ozaki if_percpuq_enqueue(sc->sc_ipq, m);
7365 1.46 thorpej
7366 1.357 knakahar WM_RX_LOCK(rxq);
7367 1.46 thorpej
7368 1.281 msaitoh if (sc->sc_stopping)
7369 1.281 msaitoh break;
7370 1.48 thorpej }
7371 1.281 msaitoh
7372 1.281 msaitoh /* Update the receive pointer. */
7373 1.356 knakahar rxq->rxq_ptr = i;
7374 1.335 msaitoh if (count != 0)
7375 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
7376 1.281 msaitoh
7377 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7378 1.281 msaitoh ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
7379 1.48 thorpej }
7380 1.48 thorpej
7381 1.48 thorpej /*
7382 1.281 msaitoh * wm_linkintr_gmii:
7383 1.50 thorpej *
7384 1.281 msaitoh * Helper; handle link interrupts for GMII.
7385 1.50 thorpej */
7386 1.281 msaitoh static void
7387 1.281 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
7388 1.50 thorpej {
7389 1.51 thorpej
7390 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
7391 1.281 msaitoh
7392 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7393 1.281 msaitoh __func__));
7394 1.281 msaitoh
7395 1.281 msaitoh if (icr & ICR_LSC) {
7396 1.381 msaitoh uint32_t status = CSR_READ(sc, WMREG_STATUS);
7397 1.381 msaitoh
7398 1.381 msaitoh if ((sc->sc_type == WM_T_ICH8) && ((status & STATUS_LU) == 0))
7399 1.381 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7400 1.381 msaitoh
7401 1.381 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> mii_pollstat\n",
7402 1.281 msaitoh device_xname(sc->sc_dev)));
7403 1.281 msaitoh mii_pollstat(&sc->sc_mii);
7404 1.281 msaitoh if (sc->sc_type == WM_T_82543) {
7405 1.281 msaitoh int miistatus, active;
7406 1.281 msaitoh
7407 1.281 msaitoh /*
7408 1.281 msaitoh * With 82543, we need to force speed and
7409 1.281 msaitoh * duplex on the MAC equal to what the PHY
7410 1.281 msaitoh * speed and duplex configuration is.
7411 1.281 msaitoh */
7412 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
7413 1.50 thorpej
7414 1.281 msaitoh if (miistatus & IFM_ACTIVE) {
7415 1.281 msaitoh active = sc->sc_mii.mii_media_active;
7416 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
7417 1.281 msaitoh switch (IFM_SUBTYPE(active)) {
7418 1.281 msaitoh case IFM_10_T:
7419 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
7420 1.281 msaitoh break;
7421 1.281 msaitoh case IFM_100_TX:
7422 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
7423 1.281 msaitoh break;
7424 1.281 msaitoh case IFM_1000_T:
7425 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
7426 1.281 msaitoh break;
7427 1.281 msaitoh default:
7428 1.281 msaitoh /*
7429 1.281 msaitoh * fiber?
7430 1.281 msaitoh * Shoud not enter here.
7431 1.281 msaitoh */
7432 1.388 msaitoh printf("unknown media (%x)\n", active);
7433 1.281 msaitoh break;
7434 1.281 msaitoh }
7435 1.281 msaitoh if (active & IFM_FDX)
7436 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
7437 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7438 1.281 msaitoh }
7439 1.281 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
7440 1.281 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
7441 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
7442 1.281 msaitoh } else if (sc->sc_type == WM_T_PCH) {
7443 1.281 msaitoh wm_k1_gig_workaround_hv(sc,
7444 1.281 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
7445 1.230 msaitoh }
7446 1.51 thorpej
7447 1.281 msaitoh if ((sc->sc_phytype == WMPHY_82578)
7448 1.281 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
7449 1.281 msaitoh == IFM_1000_T)) {
7450 1.51 thorpej
7451 1.281 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
7452 1.281 msaitoh delay(200*1000); /* XXX too big */
7453 1.51 thorpej
7454 1.281 msaitoh /* Link stall fix for link up */
7455 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
7456 1.281 msaitoh HV_MUX_DATA_CTRL,
7457 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
7458 1.281 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
7459 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
7460 1.281 msaitoh HV_MUX_DATA_CTRL,
7461 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
7462 1.281 msaitoh }
7463 1.281 msaitoh }
7464 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
7465 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK Receive sequence error\n",
7466 1.281 msaitoh device_xname(sc->sc_dev)));
7467 1.51 thorpej }
7468 1.50 thorpej }
7469 1.50 thorpej
7470 1.50 thorpej /*
7471 1.281 msaitoh * wm_linkintr_tbi:
7472 1.57 thorpej *
7473 1.281 msaitoh * Helper; handle link interrupts for TBI mode.
7474 1.57 thorpej */
7475 1.281 msaitoh static void
7476 1.281 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
7477 1.57 thorpej {
7478 1.281 msaitoh uint32_t status;
7479 1.281 msaitoh
7480 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7481 1.281 msaitoh __func__));
7482 1.281 msaitoh
7483 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7484 1.281 msaitoh if (icr & ICR_LSC) {
7485 1.281 msaitoh if (status & STATUS_LU) {
7486 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
7487 1.281 msaitoh device_xname(sc->sc_dev),
7488 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
7489 1.281 msaitoh /*
7490 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
7491 1.281 msaitoh * so we should update sc->sc_ctrl
7492 1.281 msaitoh */
7493 1.57 thorpej
7494 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
7495 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
7496 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
7497 1.281 msaitoh if (status & STATUS_FD)
7498 1.281 msaitoh sc->sc_tctl |=
7499 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
7500 1.281 msaitoh else
7501 1.281 msaitoh sc->sc_tctl |=
7502 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
7503 1.281 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
7504 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
7505 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
7506 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
7507 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
7508 1.281 msaitoh sc->sc_fcrtl);
7509 1.281 msaitoh sc->sc_tbi_linkup = 1;
7510 1.281 msaitoh } else {
7511 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
7512 1.281 msaitoh device_xname(sc->sc_dev)));
7513 1.281 msaitoh sc->sc_tbi_linkup = 0;
7514 1.281 msaitoh }
7515 1.325 msaitoh /* Update LED */
7516 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
7517 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
7518 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7519 1.281 msaitoh ("%s: LINK: Receive sequence error\n",
7520 1.281 msaitoh device_xname(sc->sc_dev)));
7521 1.57 thorpej }
7522 1.57 thorpej }
7523 1.57 thorpej
7524 1.57 thorpej /*
7525 1.325 msaitoh * wm_linkintr_serdes:
7526 1.325 msaitoh *
7527 1.325 msaitoh * Helper; handle link interrupts for TBI mode.
7528 1.325 msaitoh */
7529 1.325 msaitoh static void
7530 1.325 msaitoh wm_linkintr_serdes(struct wm_softc *sc, uint32_t icr)
7531 1.325 msaitoh {
7532 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
7533 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7534 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
7535 1.325 msaitoh
7536 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7537 1.325 msaitoh __func__));
7538 1.325 msaitoh
7539 1.325 msaitoh if (icr & ICR_LSC) {
7540 1.325 msaitoh /* Check PCS */
7541 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
7542 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
7543 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
7544 1.325 msaitoh sc->sc_tbi_linkup = 1;
7545 1.325 msaitoh } else {
7546 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
7547 1.325 msaitoh sc->sc_tbi_linkup = 0;
7548 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
7549 1.325 msaitoh return;
7550 1.325 msaitoh }
7551 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX;
7552 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
7553 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
7554 1.325 msaitoh else
7555 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
7556 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
7557 1.325 msaitoh /* Check flow */
7558 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
7559 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
7560 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
7561 1.325 msaitoh ("XXX LINKOK but not ACOMP\n"));
7562 1.325 msaitoh return;
7563 1.325 msaitoh }
7564 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
7565 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
7566 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
7567 1.325 msaitoh ("XXX AN result %08x, %08x\n", pcs_adv, pcs_lpab));
7568 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
7569 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
7570 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
7571 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
7572 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
7573 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
7574 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
7575 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
7576 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
7577 1.325 msaitoh | IFM_ETH_TXPAUSE;
7578 1.325 msaitoh else if ((pcs_adv & TXCW_SYM_PAUSE)
7579 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
7580 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
7581 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
7582 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
7583 1.325 msaitoh | IFM_ETH_RXPAUSE;
7584 1.325 msaitoh }
7585 1.325 msaitoh /* Update LED */
7586 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
7587 1.325 msaitoh } else {
7588 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
7589 1.325 msaitoh ("%s: LINK: Receive sequence error\n",
7590 1.325 msaitoh device_xname(sc->sc_dev)));
7591 1.325 msaitoh }
7592 1.325 msaitoh }
7593 1.325 msaitoh
7594 1.325 msaitoh /*
7595 1.281 msaitoh * wm_linkintr:
7596 1.57 thorpej *
7597 1.281 msaitoh * Helper; handle link interrupts.
7598 1.57 thorpej */
7599 1.281 msaitoh static void
7600 1.281 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
7601 1.57 thorpej {
7602 1.57 thorpej
7603 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
7604 1.357 knakahar
7605 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
7606 1.281 msaitoh wm_linkintr_gmii(sc, icr);
7607 1.325 msaitoh else if ((sc->sc_mediatype == WM_MEDIATYPE_SERDES)
7608 1.332 msaitoh && (sc->sc_type >= WM_T_82575))
7609 1.325 msaitoh wm_linkintr_serdes(sc, icr);
7610 1.281 msaitoh else
7611 1.281 msaitoh wm_linkintr_tbi(sc, icr);
7612 1.57 thorpej }
7613 1.57 thorpej
7614 1.112 gavan /*
7615 1.335 msaitoh * wm_intr_legacy:
7616 1.112 gavan *
7617 1.335 msaitoh * Interrupt service routine for INTx and MSI.
7618 1.112 gavan */
7619 1.112 gavan static int
7620 1.335 msaitoh wm_intr_legacy(void *arg)
7621 1.198 msaitoh {
7622 1.281 msaitoh struct wm_softc *sc = arg;
7623 1.364 knakahar struct wm_txqueue *txq = &sc->sc_txq[0];
7624 1.364 knakahar struct wm_rxqueue *rxq = &sc->sc_rxq[0];
7625 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7626 1.335 msaitoh uint32_t icr, rndval = 0;
7627 1.281 msaitoh int handled = 0;
7628 1.281 msaitoh
7629 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
7630 1.335 msaitoh ("%s: INTx: got intr\n", device_xname(sc->sc_dev)));
7631 1.281 msaitoh while (1 /* CONSTCOND */) {
7632 1.281 msaitoh icr = CSR_READ(sc, WMREG_ICR);
7633 1.281 msaitoh if ((icr & sc->sc_icr) == 0)
7634 1.281 msaitoh break;
7635 1.335 msaitoh if (rndval == 0)
7636 1.335 msaitoh rndval = icr;
7637 1.112 gavan
7638 1.357 knakahar WM_RX_LOCK(rxq);
7639 1.112 gavan
7640 1.281 msaitoh if (sc->sc_stopping) {
7641 1.357 knakahar WM_RX_UNLOCK(rxq);
7642 1.281 msaitoh break;
7643 1.281 msaitoh }
7644 1.247 msaitoh
7645 1.281 msaitoh handled = 1;
7646 1.249 msaitoh
7647 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
7648 1.388 msaitoh if (icr & (ICR_RXDMT0 | ICR_RXT0)) {
7649 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7650 1.281 msaitoh ("%s: RX: got Rx intr 0x%08x\n",
7651 1.281 msaitoh device_xname(sc->sc_dev),
7652 1.388 msaitoh icr & (ICR_RXDMT0 | ICR_RXT0)));
7653 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxintr);
7654 1.240 msaitoh }
7655 1.281 msaitoh #endif
7656 1.362 knakahar wm_rxeof(rxq);
7657 1.240 msaitoh
7658 1.357 knakahar WM_RX_UNLOCK(rxq);
7659 1.357 knakahar WM_TX_LOCK(txq);
7660 1.283 ozaki
7661 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
7662 1.281 msaitoh if (icr & ICR_TXDW) {
7663 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7664 1.281 msaitoh ("%s: TX: got TXDW interrupt\n",
7665 1.281 msaitoh device_xname(sc->sc_dev)));
7666 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdw);
7667 1.240 msaitoh }
7668 1.281 msaitoh #endif
7669 1.403 knakahar wm_txeof(sc, txq);
7670 1.240 msaitoh
7671 1.357 knakahar WM_TX_UNLOCK(txq);
7672 1.357 knakahar WM_CORE_LOCK(sc);
7673 1.357 knakahar
7674 1.388 msaitoh if (icr & (ICR_LSC | ICR_RXSEQ)) {
7675 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
7676 1.281 msaitoh wm_linkintr(sc, icr);
7677 1.281 msaitoh }
7678 1.240 msaitoh
7679 1.357 knakahar WM_CORE_UNLOCK(sc);
7680 1.112 gavan
7681 1.281 msaitoh if (icr & ICR_RXO) {
7682 1.281 msaitoh #if defined(WM_DEBUG)
7683 1.281 msaitoh log(LOG_WARNING, "%s: Receive overrun\n",
7684 1.281 msaitoh device_xname(sc->sc_dev));
7685 1.281 msaitoh #endif /* defined(WM_DEBUG) */
7686 1.281 msaitoh }
7687 1.249 msaitoh }
7688 1.112 gavan
7689 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, rndval);
7690 1.335 msaitoh
7691 1.335 msaitoh if (handled) {
7692 1.335 msaitoh /* Try to get more packets going. */
7693 1.335 msaitoh ifp->if_start(ifp);
7694 1.335 msaitoh }
7695 1.335 msaitoh
7696 1.335 msaitoh return handled;
7697 1.335 msaitoh }
7698 1.335 msaitoh
7699 1.335 msaitoh /*
7700 1.335 msaitoh * wm_txintr_msix:
7701 1.335 msaitoh *
7702 1.335 msaitoh * Interrupt service routine for TX complete interrupt for MSI-X.
7703 1.335 msaitoh */
7704 1.335 msaitoh static int
7705 1.335 msaitoh wm_txintr_msix(void *arg)
7706 1.335 msaitoh {
7707 1.363 knakahar struct wm_txqueue *txq = arg;
7708 1.363 knakahar struct wm_softc *sc = txq->txq_sc;
7709 1.335 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7710 1.335 msaitoh
7711 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
7712 1.335 msaitoh ("%s: TX: got Tx intr\n", device_xname(sc->sc_dev)));
7713 1.335 msaitoh
7714 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7715 1.388 msaitoh CSR_WRITE(sc, WMREG_IMC, ICR_TXQ(txq->txq_id));
7716 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7717 1.364 knakahar CSR_WRITE(sc, WMREG_EIMC, EITR_TX_QUEUE(txq->txq_id));
7718 1.335 msaitoh else
7719 1.364 knakahar CSR_WRITE(sc, WMREG_EIMC, 1 << txq->txq_intr_idx);
7720 1.335 msaitoh
7721 1.357 knakahar WM_TX_LOCK(txq);
7722 1.335 msaitoh
7723 1.335 msaitoh if (sc->sc_stopping)
7724 1.335 msaitoh goto out;
7725 1.335 msaitoh
7726 1.335 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdw);
7727 1.403 knakahar wm_txeof(sc, txq);
7728 1.335 msaitoh
7729 1.335 msaitoh out:
7730 1.357 knakahar WM_TX_UNLOCK(txq);
7731 1.335 msaitoh
7732 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7733 1.388 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_TXQ(txq->txq_id));
7734 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7735 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, EITR_TX_QUEUE(txq->txq_id));
7736 1.335 msaitoh else
7737 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << txq->txq_intr_idx);
7738 1.335 msaitoh
7739 1.403 knakahar /* Try to get more packets going. */
7740 1.403 knakahar if (pcq_peek(txq->txq_interq) != NULL) {
7741 1.403 knakahar WM_TX_LOCK(txq);
7742 1.403 knakahar wm_nq_transmit_locked(ifp, txq);
7743 1.403 knakahar WM_TX_UNLOCK(txq);
7744 1.403 knakahar }
7745 1.403 knakahar /*
7746 1.403 knakahar * There are still some upper layer processing which call
7747 1.403 knakahar * ifp->if_start(). e.g. ALTQ
7748 1.403 knakahar */
7749 1.403 knakahar if (txq->txq_id == 0) {
7750 1.403 knakahar if (!IFQ_IS_EMPTY(&ifp->if_snd))
7751 1.403 knakahar ifp->if_start(ifp);
7752 1.117 msaitoh }
7753 1.119 uebayasi
7754 1.402 knakahar return 1;
7755 1.117 msaitoh }
7756 1.117 msaitoh
7757 1.281 msaitoh /*
7758 1.335 msaitoh * wm_rxintr_msix:
7759 1.335 msaitoh *
7760 1.335 msaitoh * Interrupt service routine for RX interrupt for MSI-X.
7761 1.335 msaitoh */
7762 1.335 msaitoh static int
7763 1.335 msaitoh wm_rxintr_msix(void *arg)
7764 1.335 msaitoh {
7765 1.363 knakahar struct wm_rxqueue *rxq = arg;
7766 1.363 knakahar struct wm_softc *sc = rxq->rxq_sc;
7767 1.335 msaitoh
7768 1.364 knakahar DPRINTF(WM_DEBUG_RX,
7769 1.335 msaitoh ("%s: RX: got Rx intr\n", device_xname(sc->sc_dev)));
7770 1.335 msaitoh
7771 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7772 1.388 msaitoh CSR_WRITE(sc, WMREG_IMC, ICR_RXQ(rxq->rxq_id));
7773 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7774 1.364 knakahar CSR_WRITE(sc, WMREG_EIMC, EITR_RX_QUEUE(rxq->rxq_id));
7775 1.335 msaitoh else
7776 1.364 knakahar CSR_WRITE(sc, WMREG_EIMC, 1 << rxq->rxq_intr_idx);
7777 1.335 msaitoh
7778 1.357 knakahar WM_RX_LOCK(rxq);
7779 1.335 msaitoh
7780 1.335 msaitoh if (sc->sc_stopping)
7781 1.335 msaitoh goto out;
7782 1.335 msaitoh
7783 1.335 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxintr);
7784 1.362 knakahar wm_rxeof(rxq);
7785 1.335 msaitoh
7786 1.335 msaitoh out:
7787 1.357 knakahar WM_RX_UNLOCK(rxq);
7788 1.335 msaitoh
7789 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7790 1.364 knakahar CSR_WRITE(sc, WMREG_IMS, ICR_RXQ(rxq->rxq_id));
7791 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7792 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, EITR_RX_QUEUE(rxq->rxq_id));
7793 1.335 msaitoh else
7794 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << rxq->rxq_intr_idx);
7795 1.335 msaitoh
7796 1.335 msaitoh return 1;
7797 1.335 msaitoh }
7798 1.335 msaitoh
7799 1.335 msaitoh /*
7800 1.335 msaitoh * wm_linkintr_msix:
7801 1.335 msaitoh *
7802 1.335 msaitoh * Interrupt service routine for link status change for MSI-X.
7803 1.335 msaitoh */
7804 1.335 msaitoh static int
7805 1.335 msaitoh wm_linkintr_msix(void *arg)
7806 1.335 msaitoh {
7807 1.335 msaitoh struct wm_softc *sc = arg;
7808 1.351 msaitoh uint32_t reg;
7809 1.335 msaitoh
7810 1.369 knakahar DPRINTF(WM_DEBUG_LINK,
7811 1.335 msaitoh ("%s: LINK: got link intr\n", device_xname(sc->sc_dev)));
7812 1.335 msaitoh
7813 1.351 msaitoh reg = CSR_READ(sc, WMREG_ICR);
7814 1.357 knakahar WM_CORE_LOCK(sc);
7815 1.351 msaitoh if ((sc->sc_stopping) || ((reg & ICR_LSC) == 0))
7816 1.335 msaitoh goto out;
7817 1.335 msaitoh
7818 1.335 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
7819 1.335 msaitoh wm_linkintr(sc, ICR_LSC);
7820 1.335 msaitoh
7821 1.335 msaitoh out:
7822 1.357 knakahar WM_CORE_UNLOCK(sc);
7823 1.335 msaitoh
7824 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7825 1.388 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_OTHER | ICR_LSC);
7826 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7827 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, EITR_OTHER);
7828 1.335 msaitoh else
7829 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << sc->sc_link_intr_idx);
7830 1.335 msaitoh
7831 1.335 msaitoh return 1;
7832 1.335 msaitoh }
7833 1.335 msaitoh
7834 1.335 msaitoh /*
7835 1.281 msaitoh * Media related.
7836 1.281 msaitoh * GMII, SGMII, TBI (and SERDES)
7837 1.281 msaitoh */
7838 1.117 msaitoh
7839 1.325 msaitoh /* Common */
7840 1.325 msaitoh
7841 1.325 msaitoh /*
7842 1.325 msaitoh * wm_tbi_serdes_set_linkled:
7843 1.325 msaitoh *
7844 1.325 msaitoh * Update the link LED on TBI and SERDES devices.
7845 1.325 msaitoh */
7846 1.325 msaitoh static void
7847 1.325 msaitoh wm_tbi_serdes_set_linkled(struct wm_softc *sc)
7848 1.325 msaitoh {
7849 1.325 msaitoh
7850 1.325 msaitoh if (sc->sc_tbi_linkup)
7851 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0);
7852 1.325 msaitoh else
7853 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIN(0);
7854 1.325 msaitoh
7855 1.325 msaitoh /* 82540 or newer devices are active low */
7856 1.325 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
7857 1.325 msaitoh
7858 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7859 1.325 msaitoh }
7860 1.325 msaitoh
7861 1.281 msaitoh /* GMII related */
7862 1.117 msaitoh
7863 1.280 msaitoh /*
7864 1.281 msaitoh * wm_gmii_reset:
7865 1.280 msaitoh *
7866 1.281 msaitoh * Reset the PHY.
7867 1.280 msaitoh */
7868 1.281 msaitoh static void
7869 1.281 msaitoh wm_gmii_reset(struct wm_softc *sc)
7870 1.280 msaitoh {
7871 1.281 msaitoh uint32_t reg;
7872 1.280 msaitoh int rv;
7873 1.280 msaitoh
7874 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
7875 1.392 msaitoh device_xname(sc->sc_dev), __func__));
7876 1.281 msaitoh /* get phy semaphore */
7877 1.281 msaitoh switch (sc->sc_type) {
7878 1.281 msaitoh case WM_T_82571:
7879 1.281 msaitoh case WM_T_82572:
7880 1.281 msaitoh case WM_T_82573:
7881 1.281 msaitoh case WM_T_82574:
7882 1.281 msaitoh case WM_T_82583:
7883 1.281 msaitoh /* XXX should get sw semaphore, too */
7884 1.281 msaitoh rv = wm_get_swsm_semaphore(sc);
7885 1.281 msaitoh break;
7886 1.281 msaitoh case WM_T_82575:
7887 1.281 msaitoh case WM_T_82576:
7888 1.281 msaitoh case WM_T_82580:
7889 1.281 msaitoh case WM_T_I350:
7890 1.281 msaitoh case WM_T_I354:
7891 1.281 msaitoh case WM_T_I210:
7892 1.281 msaitoh case WM_T_I211:
7893 1.281 msaitoh case WM_T_80003:
7894 1.281 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
7895 1.281 msaitoh break;
7896 1.281 msaitoh case WM_T_ICH8:
7897 1.281 msaitoh case WM_T_ICH9:
7898 1.281 msaitoh case WM_T_ICH10:
7899 1.281 msaitoh case WM_T_PCH:
7900 1.281 msaitoh case WM_T_PCH2:
7901 1.281 msaitoh case WM_T_PCH_LPT:
7902 1.392 msaitoh case WM_T_PCH_SPT:
7903 1.281 msaitoh rv = wm_get_swfwhw_semaphore(sc);
7904 1.281 msaitoh break;
7905 1.281 msaitoh default:
7906 1.281 msaitoh /* nothing to do*/
7907 1.281 msaitoh rv = 0;
7908 1.281 msaitoh break;
7909 1.281 msaitoh }
7910 1.281 msaitoh if (rv != 0) {
7911 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7912 1.281 msaitoh __func__);
7913 1.281 msaitoh return;
7914 1.281 msaitoh }
7915 1.280 msaitoh
7916 1.281 msaitoh switch (sc->sc_type) {
7917 1.281 msaitoh case WM_T_82542_2_0:
7918 1.281 msaitoh case WM_T_82542_2_1:
7919 1.281 msaitoh /* null */
7920 1.281 msaitoh break;
7921 1.281 msaitoh case WM_T_82543:
7922 1.281 msaitoh /*
7923 1.281 msaitoh * With 82543, we need to force speed and duplex on the MAC
7924 1.281 msaitoh * equal to what the PHY speed and duplex configuration is.
7925 1.281 msaitoh * In addition, we need to perform a hardware reset on the PHY
7926 1.281 msaitoh * to take it out of reset.
7927 1.281 msaitoh */
7928 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
7929 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7930 1.280 msaitoh
7931 1.281 msaitoh /* The PHY reset pin is active-low. */
7932 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7933 1.281 msaitoh reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
7934 1.281 msaitoh CTRL_EXT_SWDPIN(4));
7935 1.281 msaitoh reg |= CTRL_EXT_SWDPIO(4);
7936 1.218 msaitoh
7937 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
7938 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7939 1.281 msaitoh delay(10*1000);
7940 1.218 msaitoh
7941 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
7942 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7943 1.281 msaitoh delay(150);
7944 1.281 msaitoh #if 0
7945 1.281 msaitoh sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
7946 1.281 msaitoh #endif
7947 1.281 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
7948 1.281 msaitoh break;
7949 1.281 msaitoh case WM_T_82544: /* reset 10000us */
7950 1.281 msaitoh case WM_T_82540:
7951 1.281 msaitoh case WM_T_82545:
7952 1.281 msaitoh case WM_T_82545_3:
7953 1.281 msaitoh case WM_T_82546:
7954 1.281 msaitoh case WM_T_82546_3:
7955 1.281 msaitoh case WM_T_82541:
7956 1.281 msaitoh case WM_T_82541_2:
7957 1.281 msaitoh case WM_T_82547:
7958 1.281 msaitoh case WM_T_82547_2:
7959 1.281 msaitoh case WM_T_82571: /* reset 100us */
7960 1.281 msaitoh case WM_T_82572:
7961 1.281 msaitoh case WM_T_82573:
7962 1.281 msaitoh case WM_T_82574:
7963 1.281 msaitoh case WM_T_82575:
7964 1.281 msaitoh case WM_T_82576:
7965 1.218 msaitoh case WM_T_82580:
7966 1.228 msaitoh case WM_T_I350:
7967 1.265 msaitoh case WM_T_I354:
7968 1.281 msaitoh case WM_T_I210:
7969 1.281 msaitoh case WM_T_I211:
7970 1.281 msaitoh case WM_T_82583:
7971 1.281 msaitoh case WM_T_80003:
7972 1.281 msaitoh /* generic reset */
7973 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7974 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7975 1.281 msaitoh delay(20000);
7976 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7977 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7978 1.281 msaitoh delay(20000);
7979 1.281 msaitoh
7980 1.281 msaitoh if ((sc->sc_type == WM_T_82541)
7981 1.281 msaitoh || (sc->sc_type == WM_T_82541_2)
7982 1.281 msaitoh || (sc->sc_type == WM_T_82547)
7983 1.281 msaitoh || (sc->sc_type == WM_T_82547_2)) {
7984 1.281 msaitoh /* workaround for igp are done in igp_reset() */
7985 1.281 msaitoh /* XXX add code to set LED after phy reset */
7986 1.218 msaitoh }
7987 1.218 msaitoh break;
7988 1.281 msaitoh case WM_T_ICH8:
7989 1.281 msaitoh case WM_T_ICH9:
7990 1.281 msaitoh case WM_T_ICH10:
7991 1.281 msaitoh case WM_T_PCH:
7992 1.281 msaitoh case WM_T_PCH2:
7993 1.281 msaitoh case WM_T_PCH_LPT:
7994 1.392 msaitoh case WM_T_PCH_SPT:
7995 1.281 msaitoh /* generic reset */
7996 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7997 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7998 1.281 msaitoh delay(100);
7999 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8000 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8001 1.281 msaitoh delay(150);
8002 1.281 msaitoh break;
8003 1.281 msaitoh default:
8004 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
8005 1.281 msaitoh __func__);
8006 1.281 msaitoh break;
8007 1.281 msaitoh }
8008 1.281 msaitoh
8009 1.281 msaitoh /* release PHY semaphore */
8010 1.281 msaitoh switch (sc->sc_type) {
8011 1.218 msaitoh case WM_T_82571:
8012 1.281 msaitoh case WM_T_82572:
8013 1.281 msaitoh case WM_T_82573:
8014 1.281 msaitoh case WM_T_82574:
8015 1.281 msaitoh case WM_T_82583:
8016 1.281 msaitoh /* XXX should put sw semaphore, too */
8017 1.281 msaitoh wm_put_swsm_semaphore(sc);
8018 1.281 msaitoh break;
8019 1.218 msaitoh case WM_T_82575:
8020 1.218 msaitoh case WM_T_82576:
8021 1.281 msaitoh case WM_T_82580:
8022 1.281 msaitoh case WM_T_I350:
8023 1.281 msaitoh case WM_T_I354:
8024 1.247 msaitoh case WM_T_I210:
8025 1.247 msaitoh case WM_T_I211:
8026 1.281 msaitoh case WM_T_80003:
8027 1.281 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
8028 1.281 msaitoh break;
8029 1.281 msaitoh case WM_T_ICH8:
8030 1.281 msaitoh case WM_T_ICH9:
8031 1.281 msaitoh case WM_T_ICH10:
8032 1.281 msaitoh case WM_T_PCH:
8033 1.281 msaitoh case WM_T_PCH2:
8034 1.281 msaitoh case WM_T_PCH_LPT:
8035 1.392 msaitoh case WM_T_PCH_SPT:
8036 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8037 1.218 msaitoh break;
8038 1.218 msaitoh default:
8039 1.392 msaitoh /* nothing to do */
8040 1.281 msaitoh rv = 0;
8041 1.218 msaitoh break;
8042 1.218 msaitoh }
8043 1.210 msaitoh
8044 1.281 msaitoh /* get_cfg_done */
8045 1.281 msaitoh wm_get_cfg_done(sc);
8046 1.208 msaitoh
8047 1.281 msaitoh /* extra setup */
8048 1.281 msaitoh switch (sc->sc_type) {
8049 1.281 msaitoh case WM_T_82542_2_0:
8050 1.281 msaitoh case WM_T_82542_2_1:
8051 1.281 msaitoh case WM_T_82543:
8052 1.281 msaitoh case WM_T_82544:
8053 1.281 msaitoh case WM_T_82540:
8054 1.281 msaitoh case WM_T_82545:
8055 1.281 msaitoh case WM_T_82545_3:
8056 1.281 msaitoh case WM_T_82546:
8057 1.281 msaitoh case WM_T_82546_3:
8058 1.281 msaitoh case WM_T_82541_2:
8059 1.281 msaitoh case WM_T_82547_2:
8060 1.281 msaitoh case WM_T_82571:
8061 1.281 msaitoh case WM_T_82572:
8062 1.281 msaitoh case WM_T_82573:
8063 1.281 msaitoh case WM_T_82575:
8064 1.281 msaitoh case WM_T_82576:
8065 1.281 msaitoh case WM_T_82580:
8066 1.281 msaitoh case WM_T_I350:
8067 1.281 msaitoh case WM_T_I354:
8068 1.281 msaitoh case WM_T_I210:
8069 1.281 msaitoh case WM_T_I211:
8070 1.281 msaitoh case WM_T_80003:
8071 1.281 msaitoh /* null */
8072 1.281 msaitoh break;
8073 1.377 msaitoh case WM_T_82574:
8074 1.377 msaitoh case WM_T_82583:
8075 1.377 msaitoh wm_lplu_d0_disable(sc);
8076 1.377 msaitoh break;
8077 1.281 msaitoh case WM_T_82541:
8078 1.281 msaitoh case WM_T_82547:
8079 1.281 msaitoh /* XXX Configure actively LED after PHY reset */
8080 1.281 msaitoh break;
8081 1.281 msaitoh case WM_T_ICH8:
8082 1.281 msaitoh case WM_T_ICH9:
8083 1.281 msaitoh case WM_T_ICH10:
8084 1.281 msaitoh case WM_T_PCH:
8085 1.281 msaitoh case WM_T_PCH2:
8086 1.281 msaitoh case WM_T_PCH_LPT:
8087 1.392 msaitoh case WM_T_PCH_SPT:
8088 1.281 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
8089 1.281 msaitoh delay(10*1000);
8090 1.1 thorpej
8091 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
8092 1.281 msaitoh wm_hv_phy_workaround_ich8lan(sc);
8093 1.1 thorpej
8094 1.281 msaitoh if (sc->sc_type == WM_T_PCH2)
8095 1.281 msaitoh wm_lv_phy_workaround_ich8lan(sc);
8096 1.1 thorpej
8097 1.281 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
8098 1.281 msaitoh /*
8099 1.281 msaitoh * dummy read to clear the phy wakeup bit after lcd
8100 1.281 msaitoh * reset
8101 1.281 msaitoh */
8102 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
8103 1.281 msaitoh }
8104 1.1 thorpej
8105 1.281 msaitoh /*
8106 1.281 msaitoh * XXX Configure the LCD with th extended configuration region
8107 1.281 msaitoh * in NVM
8108 1.281 msaitoh */
8109 1.1 thorpej
8110 1.377 msaitoh /* Disable D0 LPLU. */
8111 1.377 msaitoh if (sc->sc_type >= WM_T_PCH) /* PCH* */
8112 1.377 msaitoh wm_lplu_d0_disable_pch(sc);
8113 1.377 msaitoh else
8114 1.377 msaitoh wm_lplu_d0_disable(sc); /* ICH* */
8115 1.281 msaitoh break;
8116 1.281 msaitoh default:
8117 1.281 msaitoh panic("%s: unknown type\n", __func__);
8118 1.281 msaitoh break;
8119 1.1 thorpej }
8120 1.1 thorpej }
8121 1.1 thorpej
8122 1.1 thorpej /*
8123 1.281 msaitoh * wm_get_phy_id_82575:
8124 1.1 thorpej *
8125 1.281 msaitoh * Return PHY ID. Return -1 if it failed.
8126 1.1 thorpej */
8127 1.281 msaitoh static int
8128 1.281 msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
8129 1.1 thorpej {
8130 1.281 msaitoh uint32_t reg;
8131 1.281 msaitoh int phyid = -1;
8132 1.281 msaitoh
8133 1.281 msaitoh /* XXX */
8134 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
8135 1.281 msaitoh return -1;
8136 1.1 thorpej
8137 1.281 msaitoh if (wm_sgmii_uses_mdio(sc)) {
8138 1.281 msaitoh switch (sc->sc_type) {
8139 1.281 msaitoh case WM_T_82575:
8140 1.281 msaitoh case WM_T_82576:
8141 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
8142 1.281 msaitoh phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
8143 1.281 msaitoh break;
8144 1.281 msaitoh case WM_T_82580:
8145 1.281 msaitoh case WM_T_I350:
8146 1.281 msaitoh case WM_T_I354:
8147 1.281 msaitoh case WM_T_I210:
8148 1.281 msaitoh case WM_T_I211:
8149 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
8150 1.281 msaitoh phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
8151 1.281 msaitoh break;
8152 1.281 msaitoh default:
8153 1.281 msaitoh return -1;
8154 1.281 msaitoh }
8155 1.139 bouyer }
8156 1.1 thorpej
8157 1.281 msaitoh return phyid;
8158 1.1 thorpej }
8159 1.1 thorpej
8160 1.281 msaitoh
8161 1.1 thorpej /*
8162 1.281 msaitoh * wm_gmii_mediainit:
8163 1.1 thorpej *
8164 1.281 msaitoh * Initialize media for use on 1000BASE-T devices.
8165 1.1 thorpej */
8166 1.47 thorpej static void
8167 1.281 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
8168 1.1 thorpej {
8169 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8170 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
8171 1.282 msaitoh uint32_t reg;
8172 1.281 msaitoh
8173 1.292 msaitoh /* We have GMII. */
8174 1.281 msaitoh sc->sc_flags |= WM_F_HAS_MII;
8175 1.1 thorpej
8176 1.281 msaitoh if (sc->sc_type == WM_T_80003)
8177 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
8178 1.1 thorpej else
8179 1.281 msaitoh sc->sc_tipg = TIPG_1000T_DFLT;
8180 1.1 thorpej
8181 1.282 msaitoh /* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
8182 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
8183 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
8184 1.282 msaitoh || (sc->sc_type == WM_T_I211)) {
8185 1.282 msaitoh reg = CSR_READ(sc, WMREG_PHPM);
8186 1.282 msaitoh reg &= ~PHPM_GO_LINK_D;
8187 1.282 msaitoh CSR_WRITE(sc, WMREG_PHPM, reg);
8188 1.282 msaitoh }
8189 1.282 msaitoh
8190 1.281 msaitoh /*
8191 1.281 msaitoh * Let the chip set speed/duplex on its own based on
8192 1.281 msaitoh * signals from the PHY.
8193 1.281 msaitoh * XXXbouyer - I'm not sure this is right for the 80003,
8194 1.281 msaitoh * the em driver only sets CTRL_SLU here - but it seems to work.
8195 1.281 msaitoh */
8196 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
8197 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8198 1.1 thorpej
8199 1.281 msaitoh /* Initialize our media structures and probe the GMII. */
8200 1.281 msaitoh mii->mii_ifp = ifp;
8201 1.1 thorpej
8202 1.1 thorpej /*
8203 1.281 msaitoh * Determine the PHY access method.
8204 1.281 msaitoh *
8205 1.281 msaitoh * For SGMII, use SGMII specific method.
8206 1.281 msaitoh *
8207 1.281 msaitoh * For some devices, we can determine the PHY access method
8208 1.281 msaitoh * from sc_type.
8209 1.281 msaitoh *
8210 1.316 msaitoh * For ICH and PCH variants, it's difficult to determine the PHY
8211 1.316 msaitoh * access method by sc_type, so use the PCI product ID for some
8212 1.316 msaitoh * devices.
8213 1.281 msaitoh * For other ICH8 variants, try to use igp's method. If the PHY
8214 1.281 msaitoh * can't detect, then use bm's method.
8215 1.1 thorpej */
8216 1.281 msaitoh switch (prodid) {
8217 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
8218 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
8219 1.281 msaitoh /* 82577 */
8220 1.281 msaitoh sc->sc_phytype = WMPHY_82577;
8221 1.281 msaitoh break;
8222 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
8223 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
8224 1.281 msaitoh /* 82578 */
8225 1.281 msaitoh sc->sc_phytype = WMPHY_82578;
8226 1.281 msaitoh break;
8227 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
8228 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
8229 1.281 msaitoh /* 82579 */
8230 1.281 msaitoh sc->sc_phytype = WMPHY_82579;
8231 1.281 msaitoh break;
8232 1.281 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
8233 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
8234 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
8235 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
8236 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
8237 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
8238 1.281 msaitoh /* 82567 */
8239 1.281 msaitoh sc->sc_phytype = WMPHY_BM;
8240 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8241 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8242 1.281 msaitoh break;
8243 1.281 msaitoh default:
8244 1.281 msaitoh if (((sc->sc_flags & WM_F_SGMII) != 0)
8245 1.281 msaitoh && !wm_sgmii_uses_mdio(sc)){
8246 1.329 msaitoh /* SGMII */
8247 1.281 msaitoh mii->mii_readreg = wm_sgmii_readreg;
8248 1.281 msaitoh mii->mii_writereg = wm_sgmii_writereg;
8249 1.281 msaitoh } else if (sc->sc_type >= WM_T_80003) {
8250 1.329 msaitoh /* 80003 */
8251 1.281 msaitoh mii->mii_readreg = wm_gmii_i80003_readreg;
8252 1.281 msaitoh mii->mii_writereg = wm_gmii_i80003_writereg;
8253 1.281 msaitoh } else if (sc->sc_type >= WM_T_I210) {
8254 1.329 msaitoh /* I210 and I211 */
8255 1.329 msaitoh mii->mii_readreg = wm_gmii_gs40g_readreg;
8256 1.329 msaitoh mii->mii_writereg = wm_gmii_gs40g_writereg;
8257 1.281 msaitoh } else if (sc->sc_type >= WM_T_82580) {
8258 1.329 msaitoh /* 82580, I350 and I354 */
8259 1.281 msaitoh sc->sc_phytype = WMPHY_82580;
8260 1.281 msaitoh mii->mii_readreg = wm_gmii_82580_readreg;
8261 1.281 msaitoh mii->mii_writereg = wm_gmii_82580_writereg;
8262 1.281 msaitoh } else if (sc->sc_type >= WM_T_82544) {
8263 1.329 msaitoh /* 82544, 0, [56], [17], 8257[1234] and 82583 */
8264 1.281 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
8265 1.281 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
8266 1.281 msaitoh } else {
8267 1.281 msaitoh mii->mii_readreg = wm_gmii_i82543_readreg;
8268 1.281 msaitoh mii->mii_writereg = wm_gmii_i82543_writereg;
8269 1.1 thorpej }
8270 1.281 msaitoh break;
8271 1.1 thorpej }
8272 1.392 msaitoh if ((sc->sc_type >= WM_T_PCH) && (sc->sc_type <= WM_T_PCH_SPT)) {
8273 1.316 msaitoh /* All PCH* use _hv_ */
8274 1.316 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
8275 1.316 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
8276 1.316 msaitoh }
8277 1.281 msaitoh mii->mii_statchg = wm_gmii_statchg;
8278 1.1 thorpej
8279 1.281 msaitoh wm_gmii_reset(sc);
8280 1.1 thorpej
8281 1.281 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
8282 1.327 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
8283 1.327 msaitoh wm_gmii_mediastatus);
8284 1.1 thorpej
8285 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
8286 1.300 msaitoh || (sc->sc_type == WM_T_82580)
8287 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
8288 1.281 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
8289 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
8290 1.281 msaitoh /* Attach only one port */
8291 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
8292 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8293 1.281 msaitoh } else {
8294 1.281 msaitoh int i, id;
8295 1.281 msaitoh uint32_t ctrl_ext;
8296 1.1 thorpej
8297 1.281 msaitoh id = wm_get_phy_id_82575(sc);
8298 1.281 msaitoh if (id != -1) {
8299 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
8300 1.281 msaitoh id, MII_OFFSET_ANY, MIIF_DOPAUSE);
8301 1.281 msaitoh }
8302 1.281 msaitoh if ((id == -1)
8303 1.281 msaitoh || (LIST_FIRST(&mii->mii_phys) == NULL)) {
8304 1.281 msaitoh /* Power on sgmii phy if it is disabled */
8305 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
8306 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
8307 1.281 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
8308 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8309 1.281 msaitoh delay(300*1000); /* XXX too long */
8310 1.1 thorpej
8311 1.281 msaitoh /* from 1 to 8 */
8312 1.281 msaitoh for (i = 1; i < 8; i++)
8313 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii,
8314 1.281 msaitoh 0xffffffff, i, MII_OFFSET_ANY,
8315 1.281 msaitoh MIIF_DOPAUSE);
8316 1.1 thorpej
8317 1.281 msaitoh /* restore previous sfp cage power state */
8318 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
8319 1.281 msaitoh }
8320 1.281 msaitoh }
8321 1.281 msaitoh } else {
8322 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8323 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8324 1.281 msaitoh }
8325 1.173 msaitoh
8326 1.281 msaitoh /*
8327 1.281 msaitoh * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
8328 1.281 msaitoh * wm_set_mdio_slow_mode_hv() for a workaround and retry.
8329 1.281 msaitoh */
8330 1.281 msaitoh if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
8331 1.281 msaitoh (LIST_FIRST(&mii->mii_phys) == NULL)) {
8332 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
8333 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8334 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8335 1.281 msaitoh }
8336 1.1 thorpej
8337 1.1 thorpej /*
8338 1.281 msaitoh * (For ICH8 variants)
8339 1.281 msaitoh * If PHY detection failed, use BM's r/w function and retry.
8340 1.1 thorpej */
8341 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
8342 1.281 msaitoh /* if failed, retry with *_bm_* */
8343 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8344 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8345 1.1 thorpej
8346 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8347 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8348 1.281 msaitoh }
8349 1.1 thorpej
8350 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
8351 1.281 msaitoh /* Any PHY wasn't find */
8352 1.388 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
8353 1.388 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
8354 1.281 msaitoh sc->sc_phytype = WMPHY_NONE;
8355 1.281 msaitoh } else {
8356 1.281 msaitoh /*
8357 1.281 msaitoh * PHY Found!
8358 1.281 msaitoh * Check PHY type.
8359 1.281 msaitoh */
8360 1.281 msaitoh uint32_t model;
8361 1.281 msaitoh struct mii_softc *child;
8362 1.1 thorpej
8363 1.281 msaitoh child = LIST_FIRST(&mii->mii_phys);
8364 1.376 msaitoh model = child->mii_mpd_model;
8365 1.376 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
8366 1.376 msaitoh sc->sc_phytype = WMPHY_IGP_3;
8367 1.1 thorpej
8368 1.281 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
8369 1.281 msaitoh }
8370 1.1 thorpej }
8371 1.1 thorpej
8372 1.1 thorpej /*
8373 1.281 msaitoh * wm_gmii_mediachange: [ifmedia interface function]
8374 1.1 thorpej *
8375 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-T device.
8376 1.1 thorpej */
8377 1.47 thorpej static int
8378 1.281 msaitoh wm_gmii_mediachange(struct ifnet *ifp)
8379 1.1 thorpej {
8380 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
8381 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
8382 1.281 msaitoh int rc;
8383 1.1 thorpej
8384 1.281 msaitoh if ((ifp->if_flags & IFF_UP) == 0)
8385 1.279 msaitoh return 0;
8386 1.279 msaitoh
8387 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
8388 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
8389 1.281 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
8390 1.281 msaitoh || (sc->sc_type > WM_T_82543)) {
8391 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
8392 1.134 msaitoh } else {
8393 1.281 msaitoh sc->sc_ctrl &= ~CTRL_ASDE;
8394 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
8395 1.281 msaitoh if (ife->ifm_media & IFM_FDX)
8396 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
8397 1.281 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
8398 1.281 msaitoh case IFM_10_T:
8399 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
8400 1.281 msaitoh break;
8401 1.281 msaitoh case IFM_100_TX:
8402 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
8403 1.281 msaitoh break;
8404 1.281 msaitoh case IFM_1000_T:
8405 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
8406 1.281 msaitoh break;
8407 1.281 msaitoh default:
8408 1.281 msaitoh panic("wm_gmii_mediachange: bad media 0x%x",
8409 1.281 msaitoh ife->ifm_media);
8410 1.281 msaitoh }
8411 1.134 msaitoh }
8412 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8413 1.281 msaitoh if (sc->sc_type <= WM_T_82543)
8414 1.281 msaitoh wm_gmii_reset(sc);
8415 1.281 msaitoh
8416 1.281 msaitoh if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
8417 1.281 msaitoh return 0;
8418 1.281 msaitoh return rc;
8419 1.281 msaitoh }
8420 1.1 thorpej
8421 1.324 msaitoh /*
8422 1.324 msaitoh * wm_gmii_mediastatus: [ifmedia interface function]
8423 1.324 msaitoh *
8424 1.324 msaitoh * Get the current interface media status on a 1000BASE-T device.
8425 1.324 msaitoh */
8426 1.324 msaitoh static void
8427 1.324 msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
8428 1.324 msaitoh {
8429 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
8430 1.324 msaitoh
8431 1.324 msaitoh ether_mediastatus(ifp, ifmr);
8432 1.324 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
8433 1.324 msaitoh | sc->sc_flowflags;
8434 1.324 msaitoh }
8435 1.324 msaitoh
8436 1.281 msaitoh #define MDI_IO CTRL_SWDPIN(2)
8437 1.281 msaitoh #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
8438 1.281 msaitoh #define MDI_CLK CTRL_SWDPIN(3)
8439 1.1 thorpej
8440 1.281 msaitoh static void
8441 1.281 msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
8442 1.281 msaitoh {
8443 1.281 msaitoh uint32_t i, v;
8444 1.134 msaitoh
8445 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
8446 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
8447 1.281 msaitoh v |= MDI_DIR | CTRL_SWDPIO(3);
8448 1.134 msaitoh
8449 1.281 msaitoh for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
8450 1.281 msaitoh if (data & i)
8451 1.281 msaitoh v |= MDI_IO;
8452 1.281 msaitoh else
8453 1.281 msaitoh v &= ~MDI_IO;
8454 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8455 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8456 1.281 msaitoh delay(10);
8457 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8458 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8459 1.281 msaitoh delay(10);
8460 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8461 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8462 1.281 msaitoh delay(10);
8463 1.281 msaitoh }
8464 1.281 msaitoh }
8465 1.134 msaitoh
8466 1.281 msaitoh static uint32_t
8467 1.281 msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
8468 1.281 msaitoh {
8469 1.281 msaitoh uint32_t v, i, data = 0;
8470 1.1 thorpej
8471 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
8472 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
8473 1.281 msaitoh v |= CTRL_SWDPIO(3);
8474 1.134 msaitoh
8475 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8476 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8477 1.281 msaitoh delay(10);
8478 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8479 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8480 1.281 msaitoh delay(10);
8481 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8482 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8483 1.281 msaitoh delay(10);
8484 1.173 msaitoh
8485 1.281 msaitoh for (i = 0; i < 16; i++) {
8486 1.281 msaitoh data <<= 1;
8487 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8488 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8489 1.281 msaitoh delay(10);
8490 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
8491 1.281 msaitoh data |= 1;
8492 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8493 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8494 1.281 msaitoh delay(10);
8495 1.1 thorpej }
8496 1.1 thorpej
8497 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8498 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8499 1.281 msaitoh delay(10);
8500 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8501 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8502 1.281 msaitoh delay(10);
8503 1.1 thorpej
8504 1.281 msaitoh return data;
8505 1.1 thorpej }
8506 1.1 thorpej
8507 1.281 msaitoh #undef MDI_IO
8508 1.281 msaitoh #undef MDI_DIR
8509 1.281 msaitoh #undef MDI_CLK
8510 1.281 msaitoh
8511 1.1 thorpej /*
8512 1.281 msaitoh * wm_gmii_i82543_readreg: [mii interface function]
8513 1.1 thorpej *
8514 1.281 msaitoh * Read a PHY register on the GMII (i82543 version).
8515 1.1 thorpej */
8516 1.281 msaitoh static int
8517 1.281 msaitoh wm_gmii_i82543_readreg(device_t self, int phy, int reg)
8518 1.1 thorpej {
8519 1.281 msaitoh struct wm_softc *sc = device_private(self);
8520 1.281 msaitoh int rv;
8521 1.1 thorpej
8522 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
8523 1.281 msaitoh wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
8524 1.281 msaitoh (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
8525 1.281 msaitoh rv = wm_i82543_mii_recvbits(sc) & 0xffff;
8526 1.1 thorpej
8527 1.388 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
8528 1.281 msaitoh device_xname(sc->sc_dev), phy, reg, rv));
8529 1.173 msaitoh
8530 1.281 msaitoh return rv;
8531 1.1 thorpej }
8532 1.1 thorpej
8533 1.1 thorpej /*
8534 1.281 msaitoh * wm_gmii_i82543_writereg: [mii interface function]
8535 1.1 thorpej *
8536 1.281 msaitoh * Write a PHY register on the GMII (i82543 version).
8537 1.1 thorpej */
8538 1.47 thorpej static void
8539 1.281 msaitoh wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
8540 1.1 thorpej {
8541 1.281 msaitoh struct wm_softc *sc = device_private(self);
8542 1.1 thorpej
8543 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
8544 1.281 msaitoh wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
8545 1.281 msaitoh (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
8546 1.281 msaitoh (MII_COMMAND_START << 30), 32);
8547 1.281 msaitoh }
8548 1.272 ozaki
8549 1.281 msaitoh /*
8550 1.281 msaitoh * wm_gmii_i82544_readreg: [mii interface function]
8551 1.281 msaitoh *
8552 1.281 msaitoh * Read a PHY register on the GMII.
8553 1.281 msaitoh */
8554 1.281 msaitoh static int
8555 1.281 msaitoh wm_gmii_i82544_readreg(device_t self, int phy, int reg)
8556 1.281 msaitoh {
8557 1.281 msaitoh struct wm_softc *sc = device_private(self);
8558 1.281 msaitoh uint32_t mdic = 0;
8559 1.281 msaitoh int i, rv;
8560 1.279 msaitoh
8561 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
8562 1.281 msaitoh MDIC_REGADD(reg));
8563 1.1 thorpej
8564 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
8565 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
8566 1.281 msaitoh if (mdic & MDIC_READY)
8567 1.281 msaitoh break;
8568 1.327 msaitoh delay(50);
8569 1.1 thorpej }
8570 1.1 thorpej
8571 1.281 msaitoh if ((mdic & MDIC_READY) == 0) {
8572 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
8573 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8574 1.281 msaitoh rv = 0;
8575 1.281 msaitoh } else if (mdic & MDIC_E) {
8576 1.281 msaitoh #if 0 /* This is normal if no PHY is present. */
8577 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
8578 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8579 1.281 msaitoh #endif
8580 1.281 msaitoh rv = 0;
8581 1.281 msaitoh } else {
8582 1.281 msaitoh rv = MDIC_DATA(mdic);
8583 1.281 msaitoh if (rv == 0xffff)
8584 1.281 msaitoh rv = 0;
8585 1.173 msaitoh }
8586 1.173 msaitoh
8587 1.281 msaitoh return rv;
8588 1.1 thorpej }
8589 1.1 thorpej
8590 1.1 thorpej /*
8591 1.281 msaitoh * wm_gmii_i82544_writereg: [mii interface function]
8592 1.1 thorpej *
8593 1.281 msaitoh * Write a PHY register on the GMII.
8594 1.1 thorpej */
8595 1.47 thorpej static void
8596 1.281 msaitoh wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
8597 1.1 thorpej {
8598 1.281 msaitoh struct wm_softc *sc = device_private(self);
8599 1.281 msaitoh uint32_t mdic = 0;
8600 1.281 msaitoh int i;
8601 1.281 msaitoh
8602 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
8603 1.281 msaitoh MDIC_REGADD(reg) | MDIC_DATA(val));
8604 1.1 thorpej
8605 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
8606 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
8607 1.281 msaitoh if (mdic & MDIC_READY)
8608 1.281 msaitoh break;
8609 1.327 msaitoh delay(50);
8610 1.127 bouyer }
8611 1.1 thorpej
8612 1.281 msaitoh if ((mdic & MDIC_READY) == 0)
8613 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
8614 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8615 1.281 msaitoh else if (mdic & MDIC_E)
8616 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
8617 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8618 1.281 msaitoh }
8619 1.133 msaitoh
8620 1.281 msaitoh /*
8621 1.281 msaitoh * wm_gmii_i80003_readreg: [mii interface function]
8622 1.281 msaitoh *
8623 1.281 msaitoh * Read a PHY register on the kumeran
8624 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8625 1.281 msaitoh * ressource ...
8626 1.281 msaitoh */
8627 1.281 msaitoh static int
8628 1.281 msaitoh wm_gmii_i80003_readreg(device_t self, int phy, int reg)
8629 1.281 msaitoh {
8630 1.281 msaitoh struct wm_softc *sc = device_private(self);
8631 1.281 msaitoh int sem;
8632 1.281 msaitoh int rv;
8633 1.1 thorpej
8634 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
8635 1.281 msaitoh return 0;
8636 1.1 thorpej
8637 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8638 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8639 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8640 1.189 msaitoh __func__);
8641 1.281 msaitoh return 0;
8642 1.1 thorpej }
8643 1.186 msaitoh
8644 1.281 msaitoh if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
8645 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
8646 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8647 1.281 msaitoh } else {
8648 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
8649 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8650 1.189 msaitoh }
8651 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
8652 1.281 msaitoh delay(200);
8653 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
8654 1.281 msaitoh delay(200);
8655 1.189 msaitoh
8656 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8657 1.281 msaitoh return rv;
8658 1.281 msaitoh }
8659 1.190 msaitoh
8660 1.281 msaitoh /*
8661 1.281 msaitoh * wm_gmii_i80003_writereg: [mii interface function]
8662 1.281 msaitoh *
8663 1.281 msaitoh * Write a PHY register on the kumeran.
8664 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8665 1.281 msaitoh * ressource ...
8666 1.281 msaitoh */
8667 1.281 msaitoh static void
8668 1.281 msaitoh wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
8669 1.281 msaitoh {
8670 1.281 msaitoh struct wm_softc *sc = device_private(self);
8671 1.281 msaitoh int sem;
8672 1.221 msaitoh
8673 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
8674 1.281 msaitoh return;
8675 1.190 msaitoh
8676 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8677 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8678 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8679 1.281 msaitoh __func__);
8680 1.281 msaitoh return;
8681 1.281 msaitoh }
8682 1.192 msaitoh
8683 1.281 msaitoh if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
8684 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
8685 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8686 1.281 msaitoh } else {
8687 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
8688 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8689 1.189 msaitoh }
8690 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
8691 1.281 msaitoh delay(200);
8692 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
8693 1.281 msaitoh delay(200);
8694 1.281 msaitoh
8695 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8696 1.1 thorpej }
8697 1.1 thorpej
8698 1.1 thorpej /*
8699 1.281 msaitoh * wm_gmii_bm_readreg: [mii interface function]
8700 1.265 msaitoh *
8701 1.281 msaitoh * Read a PHY register on the kumeran
8702 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8703 1.281 msaitoh * ressource ...
8704 1.265 msaitoh */
8705 1.265 msaitoh static int
8706 1.281 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
8707 1.265 msaitoh {
8708 1.281 msaitoh struct wm_softc *sc = device_private(self);
8709 1.281 msaitoh int sem;
8710 1.281 msaitoh int rv;
8711 1.265 msaitoh
8712 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8713 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8714 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8715 1.281 msaitoh __func__);
8716 1.281 msaitoh return 0;
8717 1.281 msaitoh }
8718 1.265 msaitoh
8719 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
8720 1.281 msaitoh if (phy == 1)
8721 1.388 msaitoh wm_gmii_i82544_writereg(self, phy,
8722 1.388 msaitoh MII_IGPHY_PAGE_SELECT, reg);
8723 1.281 msaitoh else
8724 1.281 msaitoh wm_gmii_i82544_writereg(self, phy,
8725 1.281 msaitoh GG82563_PHY_PAGE_SELECT,
8726 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8727 1.265 msaitoh }
8728 1.265 msaitoh
8729 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
8730 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8731 1.281 msaitoh return rv;
8732 1.265 msaitoh }
8733 1.265 msaitoh
8734 1.265 msaitoh /*
8735 1.281 msaitoh * wm_gmii_bm_writereg: [mii interface function]
8736 1.1 thorpej *
8737 1.281 msaitoh * Write a PHY register on the kumeran.
8738 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8739 1.281 msaitoh * ressource ...
8740 1.1 thorpej */
8741 1.47 thorpej static void
8742 1.281 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
8743 1.281 msaitoh {
8744 1.281 msaitoh struct wm_softc *sc = device_private(self);
8745 1.281 msaitoh int sem;
8746 1.281 msaitoh
8747 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8748 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8749 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8750 1.281 msaitoh __func__);
8751 1.281 msaitoh return;
8752 1.281 msaitoh }
8753 1.281 msaitoh
8754 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
8755 1.281 msaitoh if (phy == 1)
8756 1.388 msaitoh wm_gmii_i82544_writereg(self, phy,
8757 1.388 msaitoh MII_IGPHY_PAGE_SELECT, reg);
8758 1.281 msaitoh else
8759 1.281 msaitoh wm_gmii_i82544_writereg(self, phy,
8760 1.281 msaitoh GG82563_PHY_PAGE_SELECT,
8761 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8762 1.281 msaitoh }
8763 1.281 msaitoh
8764 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
8765 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8766 1.281 msaitoh }
8767 1.281 msaitoh
8768 1.281 msaitoh static void
8769 1.281 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
8770 1.1 thorpej {
8771 1.281 msaitoh struct wm_softc *sc = device_private(self);
8772 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
8773 1.281 msaitoh uint16_t wuce;
8774 1.281 msaitoh
8775 1.281 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
8776 1.281 msaitoh if (sc->sc_type == WM_T_PCH) {
8777 1.281 msaitoh /* XXX e1000 driver do nothing... why? */
8778 1.281 msaitoh }
8779 1.281 msaitoh
8780 1.281 msaitoh /* Set page 769 */
8781 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8782 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
8783 1.281 msaitoh
8784 1.281 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
8785 1.281 msaitoh
8786 1.281 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
8787 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
8788 1.281 msaitoh wuce | BM_WUC_ENABLE_BIT);
8789 1.281 msaitoh
8790 1.281 msaitoh /* Select page 800 */
8791 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8792 1.281 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
8793 1.1 thorpej
8794 1.281 msaitoh /* Write page 800 */
8795 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
8796 1.1 thorpej
8797 1.281 msaitoh if (rd)
8798 1.281 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
8799 1.127 bouyer else
8800 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
8801 1.281 msaitoh
8802 1.281 msaitoh /* Set page 769 */
8803 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8804 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
8805 1.281 msaitoh
8806 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
8807 1.281 msaitoh }
8808 1.281 msaitoh
8809 1.281 msaitoh /*
8810 1.281 msaitoh * wm_gmii_hv_readreg: [mii interface function]
8811 1.281 msaitoh *
8812 1.281 msaitoh * Read a PHY register on the kumeran
8813 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8814 1.281 msaitoh * ressource ...
8815 1.281 msaitoh */
8816 1.281 msaitoh static int
8817 1.281 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
8818 1.281 msaitoh {
8819 1.281 msaitoh struct wm_softc *sc = device_private(self);
8820 1.281 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
8821 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
8822 1.281 msaitoh uint16_t val;
8823 1.281 msaitoh int rv;
8824 1.281 msaitoh
8825 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
8826 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8827 1.281 msaitoh __func__);
8828 1.281 msaitoh return 0;
8829 1.281 msaitoh }
8830 1.281 msaitoh
8831 1.281 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
8832 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577) {
8833 1.281 msaitoh /* XXX must write */
8834 1.281 msaitoh }
8835 1.1 thorpej
8836 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
8837 1.281 msaitoh if (page == BM_WUC_PAGE) {
8838 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
8839 1.281 msaitoh return val;
8840 1.281 msaitoh }
8841 1.1 thorpej
8842 1.244 msaitoh /*
8843 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
8844 1.281 msaitoh * own func
8845 1.244 msaitoh */
8846 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
8847 1.281 msaitoh printf("gmii_hv_readreg!!!\n");
8848 1.281 msaitoh return 0;
8849 1.281 msaitoh }
8850 1.281 msaitoh
8851 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
8852 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8853 1.281 msaitoh page << BME1000_PAGE_SHIFT);
8854 1.1 thorpej }
8855 1.1 thorpej
8856 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
8857 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8858 1.281 msaitoh return rv;
8859 1.281 msaitoh }
8860 1.1 thorpej
8861 1.281 msaitoh /*
8862 1.281 msaitoh * wm_gmii_hv_writereg: [mii interface function]
8863 1.281 msaitoh *
8864 1.281 msaitoh * Write a PHY register on the kumeran.
8865 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8866 1.281 msaitoh * ressource ...
8867 1.281 msaitoh */
8868 1.281 msaitoh static void
8869 1.281 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
8870 1.281 msaitoh {
8871 1.281 msaitoh struct wm_softc *sc = device_private(self);
8872 1.281 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
8873 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
8874 1.1 thorpej
8875 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
8876 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8877 1.281 msaitoh __func__);
8878 1.281 msaitoh return;
8879 1.281 msaitoh }
8880 1.208 msaitoh
8881 1.281 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
8882 1.265 msaitoh
8883 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
8884 1.281 msaitoh if (page == BM_WUC_PAGE) {
8885 1.281 msaitoh uint16_t tmp;
8886 1.208 msaitoh
8887 1.281 msaitoh tmp = val;
8888 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
8889 1.281 msaitoh return;
8890 1.208 msaitoh }
8891 1.184 msaitoh
8892 1.244 msaitoh /*
8893 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
8894 1.281 msaitoh * own func
8895 1.244 msaitoh */
8896 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
8897 1.281 msaitoh printf("gmii_hv_writereg!!!\n");
8898 1.281 msaitoh return;
8899 1.221 msaitoh }
8900 1.244 msaitoh
8901 1.244 msaitoh /*
8902 1.281 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
8903 1.281 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
8904 1.244 msaitoh */
8905 1.184 msaitoh
8906 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
8907 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8908 1.281 msaitoh page << BME1000_PAGE_SHIFT);
8909 1.281 msaitoh }
8910 1.281 msaitoh
8911 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
8912 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8913 1.281 msaitoh }
8914 1.281 msaitoh
8915 1.281 msaitoh /*
8916 1.281 msaitoh * wm_gmii_82580_readreg: [mii interface function]
8917 1.281 msaitoh *
8918 1.281 msaitoh * Read a PHY register on the 82580 and I350.
8919 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8920 1.281 msaitoh * ressource ...
8921 1.281 msaitoh */
8922 1.281 msaitoh static int
8923 1.281 msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
8924 1.281 msaitoh {
8925 1.281 msaitoh struct wm_softc *sc = device_private(self);
8926 1.281 msaitoh int sem;
8927 1.281 msaitoh int rv;
8928 1.281 msaitoh
8929 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8930 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8931 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8932 1.281 msaitoh __func__);
8933 1.281 msaitoh return 0;
8934 1.184 msaitoh }
8935 1.244 msaitoh
8936 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg);
8937 1.202 msaitoh
8938 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8939 1.281 msaitoh return rv;
8940 1.281 msaitoh }
8941 1.202 msaitoh
8942 1.281 msaitoh /*
8943 1.281 msaitoh * wm_gmii_82580_writereg: [mii interface function]
8944 1.281 msaitoh *
8945 1.281 msaitoh * Write a PHY register on the 82580 and I350.
8946 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8947 1.281 msaitoh * ressource ...
8948 1.281 msaitoh */
8949 1.281 msaitoh static void
8950 1.281 msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
8951 1.281 msaitoh {
8952 1.281 msaitoh struct wm_softc *sc = device_private(self);
8953 1.281 msaitoh int sem;
8954 1.202 msaitoh
8955 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8956 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8957 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8958 1.281 msaitoh __func__);
8959 1.281 msaitoh return;
8960 1.192 msaitoh }
8961 1.281 msaitoh
8962 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg, val);
8963 1.281 msaitoh
8964 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8965 1.1 thorpej }
8966 1.1 thorpej
8967 1.1 thorpej /*
8968 1.329 msaitoh * wm_gmii_gs40g_readreg: [mii interface function]
8969 1.329 msaitoh *
8970 1.329 msaitoh * Read a PHY register on the I2100 and I211.
8971 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8972 1.329 msaitoh * ressource ...
8973 1.329 msaitoh */
8974 1.329 msaitoh static int
8975 1.329 msaitoh wm_gmii_gs40g_readreg(device_t self, int phy, int reg)
8976 1.329 msaitoh {
8977 1.329 msaitoh struct wm_softc *sc = device_private(self);
8978 1.329 msaitoh int sem;
8979 1.329 msaitoh int page, offset;
8980 1.329 msaitoh int rv;
8981 1.329 msaitoh
8982 1.329 msaitoh /* Acquire semaphore */
8983 1.329 msaitoh sem = swfwphysem[sc->sc_funcid];
8984 1.329 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8985 1.329 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8986 1.329 msaitoh __func__);
8987 1.329 msaitoh return 0;
8988 1.329 msaitoh }
8989 1.329 msaitoh
8990 1.329 msaitoh /* Page select */
8991 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
8992 1.329 msaitoh wm_gmii_i82544_writereg(self, phy, GS40G_PAGE_SELECT, page);
8993 1.329 msaitoh
8994 1.329 msaitoh /* Read reg */
8995 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
8996 1.329 msaitoh rv = wm_gmii_i82544_readreg(self, phy, offset);
8997 1.329 msaitoh
8998 1.329 msaitoh wm_put_swfw_semaphore(sc, sem);
8999 1.329 msaitoh return rv;
9000 1.329 msaitoh }
9001 1.329 msaitoh
9002 1.329 msaitoh /*
9003 1.329 msaitoh * wm_gmii_gs40g_writereg: [mii interface function]
9004 1.329 msaitoh *
9005 1.329 msaitoh * Write a PHY register on the I210 and I211.
9006 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9007 1.329 msaitoh * ressource ...
9008 1.329 msaitoh */
9009 1.329 msaitoh static void
9010 1.329 msaitoh wm_gmii_gs40g_writereg(device_t self, int phy, int reg, int val)
9011 1.329 msaitoh {
9012 1.329 msaitoh struct wm_softc *sc = device_private(self);
9013 1.329 msaitoh int sem;
9014 1.329 msaitoh int page, offset;
9015 1.329 msaitoh
9016 1.329 msaitoh /* Acquire semaphore */
9017 1.329 msaitoh sem = swfwphysem[sc->sc_funcid];
9018 1.329 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
9019 1.329 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9020 1.329 msaitoh __func__);
9021 1.329 msaitoh return;
9022 1.329 msaitoh }
9023 1.329 msaitoh
9024 1.329 msaitoh /* Page select */
9025 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
9026 1.329 msaitoh wm_gmii_i82544_writereg(self, phy, GS40G_PAGE_SELECT, page);
9027 1.329 msaitoh
9028 1.329 msaitoh /* Write reg */
9029 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
9030 1.329 msaitoh wm_gmii_i82544_writereg(self, phy, offset, val);
9031 1.329 msaitoh
9032 1.329 msaitoh /* Release semaphore */
9033 1.329 msaitoh wm_put_swfw_semaphore(sc, sem);
9034 1.329 msaitoh }
9035 1.329 msaitoh
9036 1.329 msaitoh /*
9037 1.281 msaitoh * wm_gmii_statchg: [mii interface function]
9038 1.1 thorpej *
9039 1.281 msaitoh * Callback from MII layer when media changes.
9040 1.1 thorpej */
9041 1.47 thorpej static void
9042 1.281 msaitoh wm_gmii_statchg(struct ifnet *ifp)
9043 1.1 thorpej {
9044 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
9045 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
9046 1.1 thorpej
9047 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
9048 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
9049 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
9050 1.1 thorpej
9051 1.281 msaitoh /*
9052 1.281 msaitoh * Get flow control negotiation result.
9053 1.281 msaitoh */
9054 1.281 msaitoh if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
9055 1.281 msaitoh (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
9056 1.281 msaitoh sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
9057 1.281 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
9058 1.281 msaitoh }
9059 1.1 thorpej
9060 1.281 msaitoh if (sc->sc_flowflags & IFM_FLOW) {
9061 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
9062 1.281 msaitoh sc->sc_ctrl |= CTRL_TFCE;
9063 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
9064 1.281 msaitoh }
9065 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
9066 1.281 msaitoh sc->sc_ctrl |= CTRL_RFCE;
9067 1.281 msaitoh }
9068 1.152 dyoung
9069 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
9070 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9071 1.281 msaitoh ("%s: LINK: statchg: FDX\n", ifp->if_xname));
9072 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
9073 1.152 dyoung } else {
9074 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9075 1.281 msaitoh ("%s: LINK: statchg: HDX\n", ifp->if_xname));
9076 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
9077 1.281 msaitoh }
9078 1.281 msaitoh
9079 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9080 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
9081 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
9082 1.281 msaitoh : WMREG_FCRTL, sc->sc_fcrtl);
9083 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
9084 1.281 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
9085 1.152 dyoung case IFM_1000_T:
9086 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
9087 1.281 msaitoh KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
9088 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
9089 1.152 dyoung break;
9090 1.152 dyoung default:
9091 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
9092 1.281 msaitoh KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
9093 1.281 msaitoh sc->sc_tipg = TIPG_10_100_80003_DFLT;
9094 1.281 msaitoh break;
9095 1.127 bouyer }
9096 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
9097 1.127 bouyer }
9098 1.1 thorpej }
9099 1.1 thorpej
9100 1.281 msaitoh /*
9101 1.281 msaitoh * wm_kmrn_readreg:
9102 1.281 msaitoh *
9103 1.281 msaitoh * Read a kumeran register
9104 1.281 msaitoh */
9105 1.281 msaitoh static int
9106 1.281 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
9107 1.1 thorpej {
9108 1.281 msaitoh int rv;
9109 1.1 thorpej
9110 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW) {
9111 1.281 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
9112 1.281 msaitoh aprint_error_dev(sc->sc_dev,
9113 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
9114 1.281 msaitoh return 0;
9115 1.281 msaitoh }
9116 1.323 msaitoh } else if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
9117 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
9118 1.281 msaitoh aprint_error_dev(sc->sc_dev,
9119 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
9120 1.281 msaitoh return 0;
9121 1.281 msaitoh }
9122 1.1 thorpej }
9123 1.1 thorpej
9124 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
9125 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
9126 1.281 msaitoh KUMCTRLSTA_REN);
9127 1.266 msaitoh CSR_WRITE_FLUSH(sc);
9128 1.281 msaitoh delay(2);
9129 1.1 thorpej
9130 1.281 msaitoh rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
9131 1.1 thorpej
9132 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
9133 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9134 1.323 msaitoh else if (sc->sc_flags & WM_F_LOCK_EXTCNF)
9135 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
9136 1.1 thorpej
9137 1.281 msaitoh return rv;
9138 1.1 thorpej }
9139 1.1 thorpej
9140 1.1 thorpej /*
9141 1.281 msaitoh * wm_kmrn_writereg:
9142 1.1 thorpej *
9143 1.281 msaitoh * Write a kumeran register
9144 1.1 thorpej */
9145 1.281 msaitoh static void
9146 1.281 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
9147 1.1 thorpej {
9148 1.1 thorpej
9149 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW) {
9150 1.281 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
9151 1.281 msaitoh aprint_error_dev(sc->sc_dev,
9152 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
9153 1.281 msaitoh return;
9154 1.281 msaitoh }
9155 1.323 msaitoh } else if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
9156 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
9157 1.281 msaitoh aprint_error_dev(sc->sc_dev,
9158 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
9159 1.281 msaitoh return;
9160 1.281 msaitoh }
9161 1.281 msaitoh }
9162 1.1 thorpej
9163 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
9164 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
9165 1.281 msaitoh (val & KUMCTRLSTA_MASK));
9166 1.1 thorpej
9167 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
9168 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9169 1.323 msaitoh else if (sc->sc_flags & WM_F_LOCK_EXTCNF)
9170 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
9171 1.1 thorpej }
9172 1.1 thorpej
9173 1.281 msaitoh /* SGMII related */
9174 1.281 msaitoh
9175 1.1 thorpej /*
9176 1.281 msaitoh * wm_sgmii_uses_mdio
9177 1.1 thorpej *
9178 1.281 msaitoh * Check whether the transaction is to the internal PHY or the external
9179 1.281 msaitoh * MDIO interface. Return true if it's MDIO.
9180 1.281 msaitoh */
9181 1.281 msaitoh static bool
9182 1.281 msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
9183 1.281 msaitoh {
9184 1.281 msaitoh uint32_t reg;
9185 1.281 msaitoh bool ismdio = false;
9186 1.281 msaitoh
9187 1.281 msaitoh switch (sc->sc_type) {
9188 1.281 msaitoh case WM_T_82575:
9189 1.281 msaitoh case WM_T_82576:
9190 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
9191 1.281 msaitoh ismdio = ((reg & MDIC_DEST) != 0);
9192 1.281 msaitoh break;
9193 1.281 msaitoh case WM_T_82580:
9194 1.281 msaitoh case WM_T_I350:
9195 1.281 msaitoh case WM_T_I354:
9196 1.281 msaitoh case WM_T_I210:
9197 1.281 msaitoh case WM_T_I211:
9198 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
9199 1.281 msaitoh ismdio = ((reg & MDICNFG_DEST) != 0);
9200 1.281 msaitoh break;
9201 1.281 msaitoh default:
9202 1.281 msaitoh break;
9203 1.281 msaitoh }
9204 1.1 thorpej
9205 1.281 msaitoh return ismdio;
9206 1.1 thorpej }
9207 1.1 thorpej
9208 1.1 thorpej /*
9209 1.281 msaitoh * wm_sgmii_readreg: [mii interface function]
9210 1.1 thorpej *
9211 1.281 msaitoh * Read a PHY register on the SGMII
9212 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9213 1.281 msaitoh * ressource ...
9214 1.1 thorpej */
9215 1.47 thorpej static int
9216 1.281 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
9217 1.1 thorpej {
9218 1.157 dyoung struct wm_softc *sc = device_private(self);
9219 1.281 msaitoh uint32_t i2ccmd;
9220 1.1 thorpej int i, rv;
9221 1.1 thorpej
9222 1.281 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
9223 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9224 1.281 msaitoh __func__);
9225 1.281 msaitoh return 0;
9226 1.281 msaitoh }
9227 1.281 msaitoh
9228 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
9229 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
9230 1.281 msaitoh | I2CCMD_OPCODE_READ;
9231 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9232 1.1 thorpej
9233 1.281 msaitoh /* Poll the ready bit */
9234 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9235 1.281 msaitoh delay(50);
9236 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9237 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
9238 1.1 thorpej break;
9239 1.1 thorpej }
9240 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9241 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
9242 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9243 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
9244 1.1 thorpej
9245 1.281 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
9246 1.1 thorpej
9247 1.281 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
9248 1.194 msaitoh return rv;
9249 1.1 thorpej }
9250 1.1 thorpej
9251 1.1 thorpej /*
9252 1.281 msaitoh * wm_sgmii_writereg: [mii interface function]
9253 1.1 thorpej *
9254 1.281 msaitoh * Write a PHY register on the SGMII.
9255 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9256 1.281 msaitoh * ressource ...
9257 1.1 thorpej */
9258 1.47 thorpej static void
9259 1.281 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
9260 1.1 thorpej {
9261 1.157 dyoung struct wm_softc *sc = device_private(self);
9262 1.281 msaitoh uint32_t i2ccmd;
9263 1.1 thorpej int i;
9264 1.314 msaitoh int val_swapped;
9265 1.1 thorpej
9266 1.281 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
9267 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9268 1.281 msaitoh __func__);
9269 1.281 msaitoh return;
9270 1.281 msaitoh }
9271 1.314 msaitoh /* Swap the data bytes for the I2C interface */
9272 1.314 msaitoh val_swapped = ((val >> 8) & 0x00FF) | ((val << 8) & 0xFF00);
9273 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
9274 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
9275 1.314 msaitoh | I2CCMD_OPCODE_WRITE | val_swapped;
9276 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9277 1.1 thorpej
9278 1.281 msaitoh /* Poll the ready bit */
9279 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9280 1.281 msaitoh delay(50);
9281 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9282 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
9283 1.1 thorpej break;
9284 1.1 thorpej }
9285 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9286 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
9287 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9288 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
9289 1.1 thorpej
9290 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
9291 1.1 thorpej }
9292 1.1 thorpej
9293 1.281 msaitoh /* TBI related */
9294 1.281 msaitoh
9295 1.127 bouyer /*
9296 1.281 msaitoh * wm_tbi_mediainit:
9297 1.127 bouyer *
9298 1.281 msaitoh * Initialize media for use on 1000BASE-X devices.
9299 1.127 bouyer */
9300 1.127 bouyer static void
9301 1.281 msaitoh wm_tbi_mediainit(struct wm_softc *sc)
9302 1.127 bouyer {
9303 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
9304 1.281 msaitoh const char *sep = "";
9305 1.281 msaitoh
9306 1.281 msaitoh if (sc->sc_type < WM_T_82543)
9307 1.281 msaitoh sc->sc_tipg = TIPG_WM_DFLT;
9308 1.281 msaitoh else
9309 1.281 msaitoh sc->sc_tipg = TIPG_LG_DFLT;
9310 1.281 msaitoh
9311 1.325 msaitoh sc->sc_tbi_serdes_anegticks = 5;
9312 1.281 msaitoh
9313 1.281 msaitoh /* Initialize our media structures */
9314 1.281 msaitoh sc->sc_mii.mii_ifp = ifp;
9315 1.325 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
9316 1.281 msaitoh
9317 1.325 msaitoh if ((sc->sc_type >= WM_T_82575)
9318 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
9319 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
9320 1.325 msaitoh wm_serdes_mediachange, wm_serdes_mediastatus);
9321 1.325 msaitoh else
9322 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
9323 1.325 msaitoh wm_tbi_mediachange, wm_tbi_mediastatus);
9324 1.281 msaitoh
9325 1.281 msaitoh /*
9326 1.281 msaitoh * SWD Pins:
9327 1.281 msaitoh *
9328 1.281 msaitoh * 0 = Link LED (output)
9329 1.281 msaitoh * 1 = Loss Of Signal (input)
9330 1.281 msaitoh */
9331 1.281 msaitoh sc->sc_ctrl |= CTRL_SWDPIO(0);
9332 1.325 msaitoh
9333 1.325 msaitoh /* XXX Perhaps this is only for TBI */
9334 1.325 msaitoh if (sc->sc_mediatype != WM_MEDIATYPE_SERDES)
9335 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIO(1);
9336 1.325 msaitoh
9337 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
9338 1.281 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9339 1.281 msaitoh
9340 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9341 1.127 bouyer
9342 1.281 msaitoh #define ADD(ss, mm, dd) \
9343 1.281 msaitoh do { \
9344 1.281 msaitoh aprint_normal("%s%s", sep, ss); \
9345 1.388 msaitoh ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | (mm), (dd), NULL); \
9346 1.281 msaitoh sep = ", "; \
9347 1.281 msaitoh } while (/*CONSTCOND*/0)
9348 1.127 bouyer
9349 1.281 msaitoh aprint_normal_dev(sc->sc_dev, "");
9350 1.285 msaitoh
9351 1.285 msaitoh /* Only 82545 is LX */
9352 1.285 msaitoh if (sc->sc_type == WM_T_82545) {
9353 1.285 msaitoh ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
9354 1.388 msaitoh ADD("1000baseLX-FDX", IFM_1000_LX | IFM_FDX, ANAR_X_FD);
9355 1.285 msaitoh } else {
9356 1.285 msaitoh ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
9357 1.388 msaitoh ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX, ANAR_X_FD);
9358 1.285 msaitoh }
9359 1.388 msaitoh ADD("auto", IFM_AUTO, ANAR_X_FD | ANAR_X_HD);
9360 1.281 msaitoh aprint_normal("\n");
9361 1.127 bouyer
9362 1.281 msaitoh #undef ADD
9363 1.127 bouyer
9364 1.281 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
9365 1.127 bouyer }
9366 1.127 bouyer
9367 1.127 bouyer /*
9368 1.281 msaitoh * wm_tbi_mediachange: [ifmedia interface function]
9369 1.167 msaitoh *
9370 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-X device.
9371 1.167 msaitoh */
9372 1.281 msaitoh static int
9373 1.281 msaitoh wm_tbi_mediachange(struct ifnet *ifp)
9374 1.167 msaitoh {
9375 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
9376 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9377 1.281 msaitoh uint32_t status;
9378 1.281 msaitoh int i;
9379 1.167 msaitoh
9380 1.325 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
9381 1.325 msaitoh /* XXX need some work for >= 82571 and < 82575 */
9382 1.325 msaitoh if (sc->sc_type < WM_T_82575)
9383 1.325 msaitoh return 0;
9384 1.325 msaitoh }
9385 1.167 msaitoh
9386 1.285 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
9387 1.285 msaitoh || (sc->sc_type >= WM_T_82575))
9388 1.285 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
9389 1.285 msaitoh
9390 1.285 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9391 1.285 msaitoh sc->sc_txcw = TXCW_ANE;
9392 1.285 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9393 1.285 msaitoh sc->sc_txcw |= TXCW_FD | TXCW_HD;
9394 1.285 msaitoh else if (ife->ifm_media & IFM_FDX)
9395 1.285 msaitoh sc->sc_txcw |= TXCW_FD;
9396 1.285 msaitoh else
9397 1.285 msaitoh sc->sc_txcw |= TXCW_HD;
9398 1.285 msaitoh
9399 1.327 msaitoh if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
9400 1.281 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
9401 1.167 msaitoh
9402 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
9403 1.285 msaitoh device_xname(sc->sc_dev), sc->sc_txcw));
9404 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9405 1.285 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9406 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9407 1.285 msaitoh delay(1000);
9408 1.167 msaitoh
9409 1.281 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
9410 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
9411 1.192 msaitoh
9412 1.281 msaitoh /*
9413 1.281 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
9414 1.281 msaitoh * optics detect a signal, 0 if they don't.
9415 1.281 msaitoh */
9416 1.281 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
9417 1.281 msaitoh /* Have signal; wait for the link to come up. */
9418 1.281 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
9419 1.281 msaitoh delay(10000);
9420 1.281 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
9421 1.281 msaitoh break;
9422 1.281 msaitoh }
9423 1.192 msaitoh
9424 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
9425 1.281 msaitoh device_xname(sc->sc_dev),i));
9426 1.192 msaitoh
9427 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9428 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9429 1.281 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
9430 1.281 msaitoh device_xname(sc->sc_dev),status, STATUS_LU));
9431 1.281 msaitoh if (status & STATUS_LU) {
9432 1.281 msaitoh /* Link is up. */
9433 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9434 1.281 msaitoh ("%s: LINK: set media -> link up %s\n",
9435 1.281 msaitoh device_xname(sc->sc_dev),
9436 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
9437 1.192 msaitoh
9438 1.281 msaitoh /*
9439 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
9440 1.281 msaitoh * so we should update sc->sc_ctrl
9441 1.281 msaitoh */
9442 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
9443 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
9444 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
9445 1.281 msaitoh if (status & STATUS_FD)
9446 1.281 msaitoh sc->sc_tctl |=
9447 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
9448 1.281 msaitoh else
9449 1.281 msaitoh sc->sc_tctl |=
9450 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
9451 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
9452 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
9453 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
9454 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
9455 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
9456 1.281 msaitoh sc->sc_fcrtl);
9457 1.281 msaitoh sc->sc_tbi_linkup = 1;
9458 1.281 msaitoh } else {
9459 1.281 msaitoh if (i == WM_LINKUP_TIMEOUT)
9460 1.281 msaitoh wm_check_for_link(sc);
9461 1.281 msaitoh /* Link is down. */
9462 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9463 1.281 msaitoh ("%s: LINK: set media -> link down\n",
9464 1.281 msaitoh device_xname(sc->sc_dev)));
9465 1.281 msaitoh sc->sc_tbi_linkup = 0;
9466 1.281 msaitoh }
9467 1.281 msaitoh } else {
9468 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
9469 1.281 msaitoh device_xname(sc->sc_dev)));
9470 1.281 msaitoh sc->sc_tbi_linkup = 0;
9471 1.281 msaitoh }
9472 1.198 msaitoh
9473 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9474 1.192 msaitoh
9475 1.281 msaitoh return 0;
9476 1.192 msaitoh }
9477 1.192 msaitoh
9478 1.167 msaitoh /*
9479 1.324 msaitoh * wm_tbi_mediastatus: [ifmedia interface function]
9480 1.324 msaitoh *
9481 1.324 msaitoh * Get the current interface media status on a 1000BASE-X device.
9482 1.324 msaitoh */
9483 1.324 msaitoh static void
9484 1.324 msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9485 1.324 msaitoh {
9486 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
9487 1.324 msaitoh uint32_t ctrl, status;
9488 1.324 msaitoh
9489 1.324 msaitoh ifmr->ifm_status = IFM_AVALID;
9490 1.324 msaitoh ifmr->ifm_active = IFM_ETHER;
9491 1.324 msaitoh
9492 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9493 1.324 msaitoh if ((status & STATUS_LU) == 0) {
9494 1.324 msaitoh ifmr->ifm_active |= IFM_NONE;
9495 1.324 msaitoh return;
9496 1.324 msaitoh }
9497 1.324 msaitoh
9498 1.324 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
9499 1.324 msaitoh /* Only 82545 is LX */
9500 1.324 msaitoh if (sc->sc_type == WM_T_82545)
9501 1.324 msaitoh ifmr->ifm_active |= IFM_1000_LX;
9502 1.324 msaitoh else
9503 1.324 msaitoh ifmr->ifm_active |= IFM_1000_SX;
9504 1.324 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
9505 1.324 msaitoh ifmr->ifm_active |= IFM_FDX;
9506 1.324 msaitoh else
9507 1.324 msaitoh ifmr->ifm_active |= IFM_HDX;
9508 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
9509 1.324 msaitoh if (ctrl & CTRL_RFCE)
9510 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
9511 1.324 msaitoh if (ctrl & CTRL_TFCE)
9512 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
9513 1.324 msaitoh }
9514 1.324 msaitoh
9515 1.325 msaitoh /* XXX TBI only */
9516 1.324 msaitoh static int
9517 1.324 msaitoh wm_check_for_link(struct wm_softc *sc)
9518 1.324 msaitoh {
9519 1.324 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9520 1.324 msaitoh uint32_t rxcw;
9521 1.324 msaitoh uint32_t ctrl;
9522 1.324 msaitoh uint32_t status;
9523 1.324 msaitoh uint32_t sig;
9524 1.324 msaitoh
9525 1.324 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
9526 1.325 msaitoh /* XXX need some work for >= 82571 */
9527 1.325 msaitoh if (sc->sc_type >= WM_T_82571) {
9528 1.325 msaitoh sc->sc_tbi_linkup = 1;
9529 1.325 msaitoh return 0;
9530 1.325 msaitoh }
9531 1.324 msaitoh }
9532 1.324 msaitoh
9533 1.324 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
9534 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
9535 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9536 1.324 msaitoh
9537 1.324 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
9538 1.324 msaitoh
9539 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
9540 1.388 msaitoh ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
9541 1.324 msaitoh device_xname(sc->sc_dev), __func__,
9542 1.324 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
9543 1.388 msaitoh ((status & STATUS_LU) != 0), ((rxcw & RXCW_C) != 0)));
9544 1.324 msaitoh
9545 1.324 msaitoh /*
9546 1.324 msaitoh * SWDPIN LU RXCW
9547 1.324 msaitoh * 0 0 0
9548 1.324 msaitoh * 0 0 1 (should not happen)
9549 1.324 msaitoh * 0 1 0 (should not happen)
9550 1.324 msaitoh * 0 1 1 (should not happen)
9551 1.324 msaitoh * 1 0 0 Disable autonego and force linkup
9552 1.324 msaitoh * 1 0 1 got /C/ but not linkup yet
9553 1.324 msaitoh * 1 1 0 (linkup)
9554 1.324 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
9555 1.324 msaitoh *
9556 1.324 msaitoh */
9557 1.324 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
9558 1.324 msaitoh && ((status & STATUS_LU) == 0)
9559 1.324 msaitoh && ((rxcw & RXCW_C) == 0)) {
9560 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
9561 1.324 msaitoh __func__));
9562 1.324 msaitoh sc->sc_tbi_linkup = 0;
9563 1.324 msaitoh /* Disable auto-negotiation in the TXCW register */
9564 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
9565 1.324 msaitoh
9566 1.324 msaitoh /*
9567 1.324 msaitoh * Force link-up and also force full-duplex.
9568 1.324 msaitoh *
9569 1.324 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
9570 1.324 msaitoh * so we should update sc->sc_ctrl
9571 1.324 msaitoh */
9572 1.324 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
9573 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9574 1.324 msaitoh } else if (((status & STATUS_LU) != 0)
9575 1.324 msaitoh && ((rxcw & RXCW_C) != 0)
9576 1.324 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
9577 1.324 msaitoh sc->sc_tbi_linkup = 1;
9578 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
9579 1.324 msaitoh __func__));
9580 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9581 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
9582 1.324 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
9583 1.324 msaitoh && ((rxcw & RXCW_C) != 0)) {
9584 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
9585 1.324 msaitoh } else {
9586 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
9587 1.324 msaitoh status));
9588 1.324 msaitoh }
9589 1.324 msaitoh
9590 1.324 msaitoh return 0;
9591 1.324 msaitoh }
9592 1.324 msaitoh
9593 1.324 msaitoh /*
9594 1.325 msaitoh * wm_tbi_tick:
9595 1.191 msaitoh *
9596 1.325 msaitoh * Check the link on TBI devices.
9597 1.325 msaitoh * This function acts as mii_tick().
9598 1.191 msaitoh */
9599 1.281 msaitoh static void
9600 1.325 msaitoh wm_tbi_tick(struct wm_softc *sc)
9601 1.191 msaitoh {
9602 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
9603 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
9604 1.281 msaitoh uint32_t status;
9605 1.281 msaitoh
9606 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
9607 1.191 msaitoh
9608 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9609 1.192 msaitoh
9610 1.281 msaitoh /* XXX is this needed? */
9611 1.281 msaitoh (void)CSR_READ(sc, WMREG_RXCW);
9612 1.281 msaitoh (void)CSR_READ(sc, WMREG_CTRL);
9613 1.192 msaitoh
9614 1.281 msaitoh /* set link status */
9615 1.281 msaitoh if ((status & STATUS_LU) == 0) {
9616 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9617 1.281 msaitoh ("%s: LINK: checklink -> down\n",
9618 1.281 msaitoh device_xname(sc->sc_dev)));
9619 1.281 msaitoh sc->sc_tbi_linkup = 0;
9620 1.281 msaitoh } else if (sc->sc_tbi_linkup == 0) {
9621 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9622 1.281 msaitoh ("%s: LINK: checklink -> up %s\n",
9623 1.281 msaitoh device_xname(sc->sc_dev),
9624 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
9625 1.281 msaitoh sc->sc_tbi_linkup = 1;
9626 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9627 1.325 msaitoh }
9628 1.325 msaitoh
9629 1.325 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) == 0)
9630 1.325 msaitoh goto setled;
9631 1.325 msaitoh
9632 1.325 msaitoh if ((status & STATUS_LU) == 0) {
9633 1.325 msaitoh sc->sc_tbi_linkup = 0;
9634 1.325 msaitoh /* If the timer expired, retry autonegotiation */
9635 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9636 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
9637 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
9638 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
9639 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9640 1.325 msaitoh /*
9641 1.325 msaitoh * Reset the link, and let autonegotiation do
9642 1.325 msaitoh * its thing
9643 1.325 msaitoh */
9644 1.325 msaitoh sc->sc_ctrl |= CTRL_LRST;
9645 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9646 1.325 msaitoh CSR_WRITE_FLUSH(sc);
9647 1.325 msaitoh delay(1000);
9648 1.325 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9649 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9650 1.325 msaitoh CSR_WRITE_FLUSH(sc);
9651 1.325 msaitoh delay(1000);
9652 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW,
9653 1.325 msaitoh sc->sc_txcw & ~TXCW_ANE);
9654 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9655 1.325 msaitoh }
9656 1.192 msaitoh }
9657 1.192 msaitoh
9658 1.325 msaitoh setled:
9659 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9660 1.325 msaitoh }
9661 1.325 msaitoh
9662 1.325 msaitoh /* SERDES related */
9663 1.325 msaitoh static void
9664 1.325 msaitoh wm_serdes_power_up_link_82575(struct wm_softc *sc)
9665 1.325 msaitoh {
9666 1.325 msaitoh uint32_t reg;
9667 1.325 msaitoh
9668 1.325 msaitoh if ((sc->sc_mediatype != WM_MEDIATYPE_SERDES)
9669 1.325 msaitoh && ((sc->sc_flags & WM_F_SGMII) == 0))
9670 1.325 msaitoh return;
9671 1.325 msaitoh
9672 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_CFG);
9673 1.325 msaitoh reg |= PCS_CFG_PCS_EN;
9674 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_CFG, reg);
9675 1.325 msaitoh
9676 1.325 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
9677 1.325 msaitoh reg &= ~CTRL_EXT_SWDPIN(3);
9678 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
9679 1.325 msaitoh CSR_WRITE_FLUSH(sc);
9680 1.325 msaitoh }
9681 1.325 msaitoh
9682 1.325 msaitoh static int
9683 1.325 msaitoh wm_serdes_mediachange(struct ifnet *ifp)
9684 1.325 msaitoh {
9685 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
9686 1.325 msaitoh bool pcs_autoneg = true; /* XXX */
9687 1.325 msaitoh uint32_t ctrl_ext, pcs_lctl, reg;
9688 1.325 msaitoh
9689 1.325 msaitoh /* XXX Currently, this function is not called on 8257[12] */
9690 1.325 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
9691 1.325 msaitoh || (sc->sc_type >= WM_T_82575))
9692 1.325 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
9693 1.325 msaitoh
9694 1.325 msaitoh wm_serdes_power_up_link_82575(sc);
9695 1.325 msaitoh
9696 1.325 msaitoh sc->sc_ctrl |= CTRL_SLU;
9697 1.325 msaitoh
9698 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
9699 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0) | CTRL_SWDPIN(1);
9700 1.325 msaitoh
9701 1.325 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
9702 1.325 msaitoh pcs_lctl = CSR_READ(sc, WMREG_PCS_LCTL);
9703 1.325 msaitoh switch (ctrl_ext & CTRL_EXT_LINK_MODE_MASK) {
9704 1.325 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
9705 1.325 msaitoh pcs_autoneg = true;
9706 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_AN_TIMEOUT;
9707 1.325 msaitoh break;
9708 1.325 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
9709 1.325 msaitoh pcs_autoneg = false;
9710 1.325 msaitoh /* FALLTHROUGH */
9711 1.325 msaitoh default:
9712 1.388 msaitoh if ((sc->sc_type == WM_T_82575)
9713 1.388 msaitoh || (sc->sc_type == WM_T_82576)) {
9714 1.325 msaitoh if ((sc->sc_flags & WM_F_PCS_DIS_AUTONEGO) != 0)
9715 1.325 msaitoh pcs_autoneg = false;
9716 1.325 msaitoh }
9717 1.325 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000 | CTRL_FRCSPD | CTRL_FD
9718 1.325 msaitoh | CTRL_FRCFDX;
9719 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSV_1000 | PCS_LCTL_FDV_FULL;
9720 1.325 msaitoh }
9721 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9722 1.325 msaitoh
9723 1.325 msaitoh if (pcs_autoneg) {
9724 1.325 msaitoh pcs_lctl |= PCS_LCTL_AN_ENABLE | PCS_LCTL_AN_RESTART;
9725 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_FORCE_FC;
9726 1.325 msaitoh
9727 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_ANADV);
9728 1.325 msaitoh reg &= ~(TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE);
9729 1.327 msaitoh reg |= TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE;
9730 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_ANADV, reg);
9731 1.325 msaitoh } else
9732 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSD | PCS_LCTL_FORCE_FC;
9733 1.325 msaitoh
9734 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_LCTL, pcs_lctl);
9735 1.325 msaitoh
9736 1.325 msaitoh
9737 1.325 msaitoh return 0;
9738 1.325 msaitoh }
9739 1.325 msaitoh
9740 1.325 msaitoh static void
9741 1.325 msaitoh wm_serdes_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9742 1.325 msaitoh {
9743 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
9744 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
9745 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9746 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
9747 1.325 msaitoh
9748 1.325 msaitoh ifmr->ifm_status = IFM_AVALID;
9749 1.325 msaitoh ifmr->ifm_active = IFM_ETHER;
9750 1.325 msaitoh
9751 1.325 msaitoh /* Check PCS */
9752 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
9753 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) == 0) {
9754 1.325 msaitoh ifmr->ifm_active |= IFM_NONE;
9755 1.325 msaitoh sc->sc_tbi_linkup = 0;
9756 1.325 msaitoh goto setled;
9757 1.325 msaitoh }
9758 1.325 msaitoh
9759 1.325 msaitoh sc->sc_tbi_linkup = 1;
9760 1.325 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
9761 1.325 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX */
9762 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
9763 1.325 msaitoh ifmr->ifm_active |= IFM_FDX;
9764 1.325 msaitoh else
9765 1.325 msaitoh ifmr->ifm_active |= IFM_HDX;
9766 1.325 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
9767 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
9768 1.325 msaitoh /* Check flow */
9769 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
9770 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
9771 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("XXX LINKOK but not ACOMP\n"));
9772 1.325 msaitoh goto setled;
9773 1.325 msaitoh }
9774 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
9775 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
9776 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
9777 1.388 msaitoh ("XXX AN result(2) %08x, %08x\n", pcs_adv, pcs_lpab));
9778 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
9779 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
9780 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
9781 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
9782 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
9783 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
9784 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
9785 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
9786 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
9787 1.325 msaitoh | IFM_ETH_TXPAUSE;
9788 1.325 msaitoh } else if ((pcs_adv & TXCW_SYM_PAUSE)
9789 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
9790 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
9791 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
9792 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
9793 1.325 msaitoh | IFM_ETH_RXPAUSE;
9794 1.325 msaitoh } else {
9795 1.325 msaitoh }
9796 1.325 msaitoh }
9797 1.325 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
9798 1.325 msaitoh | (mii->mii_media_active & IFM_ETH_FMASK);
9799 1.325 msaitoh setled:
9800 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9801 1.325 msaitoh }
9802 1.325 msaitoh
9803 1.325 msaitoh /*
9804 1.325 msaitoh * wm_serdes_tick:
9805 1.325 msaitoh *
9806 1.325 msaitoh * Check the link on serdes devices.
9807 1.325 msaitoh */
9808 1.325 msaitoh static void
9809 1.325 msaitoh wm_serdes_tick(struct wm_softc *sc)
9810 1.325 msaitoh {
9811 1.325 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
9812 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
9813 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
9814 1.325 msaitoh uint32_t reg;
9815 1.325 msaitoh
9816 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
9817 1.325 msaitoh
9818 1.325 msaitoh mii->mii_media_status = IFM_AVALID;
9819 1.325 msaitoh mii->mii_media_active = IFM_ETHER;
9820 1.325 msaitoh
9821 1.325 msaitoh /* Check PCS */
9822 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
9823 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
9824 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
9825 1.325 msaitoh sc->sc_tbi_linkup = 1;
9826 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9827 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX; /* XXX */
9828 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
9829 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
9830 1.325 msaitoh else
9831 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
9832 1.325 msaitoh } else {
9833 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
9834 1.281 msaitoh sc->sc_tbi_linkup = 0;
9835 1.325 msaitoh /* If the timer expired, retry autonegotiation */
9836 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9837 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
9838 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
9839 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
9840 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9841 1.325 msaitoh /* XXX */
9842 1.325 msaitoh wm_serdes_mediachange(ifp);
9843 1.281 msaitoh }
9844 1.192 msaitoh }
9845 1.192 msaitoh
9846 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9847 1.191 msaitoh }
9848 1.191 msaitoh
9849 1.292 msaitoh /* SFP related */
9850 1.295 msaitoh
9851 1.295 msaitoh static int
9852 1.295 msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
9853 1.295 msaitoh {
9854 1.295 msaitoh uint32_t i2ccmd;
9855 1.295 msaitoh int i;
9856 1.295 msaitoh
9857 1.295 msaitoh i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
9858 1.295 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9859 1.295 msaitoh
9860 1.295 msaitoh /* Poll the ready bit */
9861 1.295 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9862 1.295 msaitoh delay(50);
9863 1.295 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9864 1.295 msaitoh if (i2ccmd & I2CCMD_READY)
9865 1.295 msaitoh break;
9866 1.295 msaitoh }
9867 1.295 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9868 1.295 msaitoh return -1;
9869 1.295 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9870 1.295 msaitoh return -1;
9871 1.295 msaitoh
9872 1.295 msaitoh *data = i2ccmd & 0x00ff;
9873 1.295 msaitoh
9874 1.295 msaitoh return 0;
9875 1.295 msaitoh }
9876 1.295 msaitoh
9877 1.292 msaitoh static uint32_t
9878 1.295 msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
9879 1.292 msaitoh {
9880 1.295 msaitoh uint32_t ctrl_ext;
9881 1.295 msaitoh uint8_t val = 0;
9882 1.295 msaitoh int timeout = 3;
9883 1.311 msaitoh uint32_t mediatype = WM_MEDIATYPE_UNKNOWN;
9884 1.295 msaitoh int rv = -1;
9885 1.292 msaitoh
9886 1.295 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
9887 1.295 msaitoh ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
9888 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
9889 1.295 msaitoh CSR_WRITE_FLUSH(sc);
9890 1.295 msaitoh
9891 1.295 msaitoh /* Read SFP module data */
9892 1.295 msaitoh while (timeout) {
9893 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
9894 1.295 msaitoh if (rv == 0)
9895 1.295 msaitoh break;
9896 1.295 msaitoh delay(100*1000); /* XXX too big */
9897 1.295 msaitoh timeout--;
9898 1.295 msaitoh }
9899 1.295 msaitoh if (rv != 0)
9900 1.295 msaitoh goto out;
9901 1.295 msaitoh switch (val) {
9902 1.295 msaitoh case SFF_SFP_ID_SFF:
9903 1.295 msaitoh aprint_normal_dev(sc->sc_dev,
9904 1.295 msaitoh "Module/Connector soldered to board\n");
9905 1.295 msaitoh break;
9906 1.295 msaitoh case SFF_SFP_ID_SFP:
9907 1.295 msaitoh aprint_normal_dev(sc->sc_dev, "SFP\n");
9908 1.295 msaitoh break;
9909 1.295 msaitoh case SFF_SFP_ID_UNKNOWN:
9910 1.295 msaitoh goto out;
9911 1.295 msaitoh default:
9912 1.295 msaitoh break;
9913 1.295 msaitoh }
9914 1.295 msaitoh
9915 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
9916 1.295 msaitoh if (rv != 0) {
9917 1.295 msaitoh goto out;
9918 1.295 msaitoh }
9919 1.295 msaitoh
9920 1.295 msaitoh if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
9921 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
9922 1.295 msaitoh else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0){
9923 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
9924 1.311 msaitoh mediatype = WM_MEDIATYPE_COPPER;
9925 1.295 msaitoh } else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0){
9926 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
9927 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
9928 1.295 msaitoh }
9929 1.295 msaitoh
9930 1.295 msaitoh out:
9931 1.295 msaitoh /* Restore I2C interface setting */
9932 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
9933 1.295 msaitoh
9934 1.295 msaitoh return mediatype;
9935 1.292 msaitoh }
9936 1.191 msaitoh /*
9937 1.281 msaitoh * NVM related.
9938 1.281 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
9939 1.265 msaitoh */
9940 1.265 msaitoh
9941 1.281 msaitoh /* Both spi and uwire */
9942 1.265 msaitoh
9943 1.265 msaitoh /*
9944 1.281 msaitoh * wm_eeprom_sendbits:
9945 1.199 msaitoh *
9946 1.281 msaitoh * Send a series of bits to the EEPROM.
9947 1.199 msaitoh */
9948 1.281 msaitoh static void
9949 1.281 msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
9950 1.199 msaitoh {
9951 1.281 msaitoh uint32_t reg;
9952 1.281 msaitoh int x;
9953 1.199 msaitoh
9954 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
9955 1.199 msaitoh
9956 1.281 msaitoh for (x = nbits; x > 0; x--) {
9957 1.281 msaitoh if (bits & (1U << (x - 1)))
9958 1.281 msaitoh reg |= EECD_DI;
9959 1.281 msaitoh else
9960 1.281 msaitoh reg &= ~EECD_DI;
9961 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9962 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9963 1.281 msaitoh delay(2);
9964 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
9965 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9966 1.281 msaitoh delay(2);
9967 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9968 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9969 1.281 msaitoh delay(2);
9970 1.199 msaitoh }
9971 1.199 msaitoh }
9972 1.199 msaitoh
9973 1.199 msaitoh /*
9974 1.281 msaitoh * wm_eeprom_recvbits:
9975 1.199 msaitoh *
9976 1.281 msaitoh * Receive a series of bits from the EEPROM.
9977 1.199 msaitoh */
9978 1.199 msaitoh static void
9979 1.281 msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
9980 1.199 msaitoh {
9981 1.281 msaitoh uint32_t reg, val;
9982 1.281 msaitoh int x;
9983 1.199 msaitoh
9984 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
9985 1.199 msaitoh
9986 1.281 msaitoh val = 0;
9987 1.281 msaitoh for (x = nbits; x > 0; x--) {
9988 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
9989 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9990 1.281 msaitoh delay(2);
9991 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
9992 1.281 msaitoh val |= (1U << (x - 1));
9993 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9994 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9995 1.281 msaitoh delay(2);
9996 1.199 msaitoh }
9997 1.281 msaitoh *valp = val;
9998 1.281 msaitoh }
9999 1.199 msaitoh
10000 1.281 msaitoh /* Microwire */
10001 1.199 msaitoh
10002 1.199 msaitoh /*
10003 1.281 msaitoh * wm_nvm_read_uwire:
10004 1.243 msaitoh *
10005 1.281 msaitoh * Read a word from the EEPROM using the MicroWire protocol.
10006 1.243 msaitoh */
10007 1.243 msaitoh static int
10008 1.281 msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
10009 1.243 msaitoh {
10010 1.281 msaitoh uint32_t reg, val;
10011 1.281 msaitoh int i;
10012 1.281 msaitoh
10013 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10014 1.281 msaitoh /* Clear SK and DI. */
10015 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
10016 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10017 1.281 msaitoh
10018 1.281 msaitoh /*
10019 1.281 msaitoh * XXX: workaround for a bug in qemu-0.12.x and prior
10020 1.281 msaitoh * and Xen.
10021 1.281 msaitoh *
10022 1.281 msaitoh * We use this workaround only for 82540 because qemu's
10023 1.281 msaitoh * e1000 act as 82540.
10024 1.281 msaitoh */
10025 1.281 msaitoh if (sc->sc_type == WM_T_82540) {
10026 1.281 msaitoh reg |= EECD_SK;
10027 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10028 1.281 msaitoh reg &= ~EECD_SK;
10029 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10030 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10031 1.281 msaitoh delay(2);
10032 1.281 msaitoh }
10033 1.281 msaitoh /* XXX: end of workaround */
10034 1.332 msaitoh
10035 1.281 msaitoh /* Set CHIP SELECT. */
10036 1.281 msaitoh reg |= EECD_CS;
10037 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10038 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10039 1.281 msaitoh delay(2);
10040 1.281 msaitoh
10041 1.281 msaitoh /* Shift in the READ command. */
10042 1.281 msaitoh wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
10043 1.281 msaitoh
10044 1.281 msaitoh /* Shift in address. */
10045 1.294 msaitoh wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
10046 1.281 msaitoh
10047 1.281 msaitoh /* Shift out the data. */
10048 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
10049 1.281 msaitoh data[i] = val & 0xffff;
10050 1.243 msaitoh
10051 1.281 msaitoh /* Clear CHIP SELECT. */
10052 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
10053 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10054 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10055 1.281 msaitoh delay(2);
10056 1.243 msaitoh }
10057 1.243 msaitoh
10058 1.281 msaitoh return 0;
10059 1.281 msaitoh }
10060 1.243 msaitoh
10061 1.281 msaitoh /* SPI */
10062 1.243 msaitoh
10063 1.294 msaitoh /*
10064 1.294 msaitoh * Set SPI and FLASH related information from the EECD register.
10065 1.294 msaitoh * For 82541 and 82547, the word size is taken from EEPROM.
10066 1.294 msaitoh */
10067 1.294 msaitoh static int
10068 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
10069 1.243 msaitoh {
10070 1.294 msaitoh int size;
10071 1.281 msaitoh uint32_t reg;
10072 1.294 msaitoh uint16_t data;
10073 1.243 msaitoh
10074 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10075 1.294 msaitoh sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
10076 1.294 msaitoh
10077 1.294 msaitoh /* Read the size of NVM from EECD by default */
10078 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
10079 1.294 msaitoh switch (sc->sc_type) {
10080 1.294 msaitoh case WM_T_82541:
10081 1.294 msaitoh case WM_T_82541_2:
10082 1.294 msaitoh case WM_T_82547:
10083 1.294 msaitoh case WM_T_82547_2:
10084 1.294 msaitoh /* Set dummy value to access EEPROM */
10085 1.294 msaitoh sc->sc_nvm_wordsize = 64;
10086 1.294 msaitoh wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data);
10087 1.294 msaitoh reg = data;
10088 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
10089 1.294 msaitoh if (size == 0)
10090 1.294 msaitoh size = 6; /* 64 word size */
10091 1.294 msaitoh else
10092 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT + 1;
10093 1.294 msaitoh break;
10094 1.294 msaitoh case WM_T_80003:
10095 1.294 msaitoh case WM_T_82571:
10096 1.294 msaitoh case WM_T_82572:
10097 1.294 msaitoh case WM_T_82573: /* SPI case */
10098 1.294 msaitoh case WM_T_82574: /* SPI case */
10099 1.294 msaitoh case WM_T_82583: /* SPI case */
10100 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
10101 1.294 msaitoh if (size > 14)
10102 1.294 msaitoh size = 14;
10103 1.294 msaitoh break;
10104 1.294 msaitoh case WM_T_82575:
10105 1.294 msaitoh case WM_T_82576:
10106 1.294 msaitoh case WM_T_82580:
10107 1.294 msaitoh case WM_T_I350:
10108 1.294 msaitoh case WM_T_I354:
10109 1.294 msaitoh case WM_T_I210:
10110 1.294 msaitoh case WM_T_I211:
10111 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
10112 1.294 msaitoh if (size > 15)
10113 1.294 msaitoh size = 15;
10114 1.294 msaitoh break;
10115 1.294 msaitoh default:
10116 1.294 msaitoh aprint_error_dev(sc->sc_dev,
10117 1.294 msaitoh "%s: unknown device(%d)?\n", __func__, sc->sc_type);
10118 1.294 msaitoh return -1;
10119 1.294 msaitoh break;
10120 1.294 msaitoh }
10121 1.294 msaitoh
10122 1.294 msaitoh sc->sc_nvm_wordsize = 1 << size;
10123 1.294 msaitoh
10124 1.294 msaitoh return 0;
10125 1.243 msaitoh }
10126 1.243 msaitoh
10127 1.243 msaitoh /*
10128 1.281 msaitoh * wm_nvm_ready_spi:
10129 1.1 thorpej *
10130 1.281 msaitoh * Wait for a SPI EEPROM to be ready for commands.
10131 1.1 thorpej */
10132 1.281 msaitoh static int
10133 1.281 msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
10134 1.1 thorpej {
10135 1.281 msaitoh uint32_t val;
10136 1.281 msaitoh int usec;
10137 1.1 thorpej
10138 1.281 msaitoh for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
10139 1.281 msaitoh wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
10140 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 8);
10141 1.281 msaitoh if ((val & SPI_SR_RDY) == 0)
10142 1.281 msaitoh break;
10143 1.71 thorpej }
10144 1.281 msaitoh if (usec >= SPI_MAX_RETRIES) {
10145 1.388 msaitoh aprint_error_dev(sc->sc_dev,"EEPROM failed to become ready\n");
10146 1.281 msaitoh return 1;
10147 1.127 bouyer }
10148 1.281 msaitoh return 0;
10149 1.127 bouyer }
10150 1.127 bouyer
10151 1.127 bouyer /*
10152 1.281 msaitoh * wm_nvm_read_spi:
10153 1.127 bouyer *
10154 1.281 msaitoh * Read a work from the EEPROM using the SPI protocol.
10155 1.127 bouyer */
10156 1.127 bouyer static int
10157 1.281 msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
10158 1.127 bouyer {
10159 1.281 msaitoh uint32_t reg, val;
10160 1.281 msaitoh int i;
10161 1.281 msaitoh uint8_t opc;
10162 1.281 msaitoh
10163 1.281 msaitoh /* Clear SK and CS. */
10164 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
10165 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10166 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10167 1.281 msaitoh delay(2);
10168 1.127 bouyer
10169 1.281 msaitoh if (wm_nvm_ready_spi(sc))
10170 1.281 msaitoh return 1;
10171 1.127 bouyer
10172 1.281 msaitoh /* Toggle CS to flush commands. */
10173 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
10174 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10175 1.281 msaitoh delay(2);
10176 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10177 1.266 msaitoh CSR_WRITE_FLUSH(sc);
10178 1.127 bouyer delay(2);
10179 1.127 bouyer
10180 1.281 msaitoh opc = SPI_OPC_READ;
10181 1.294 msaitoh if (sc->sc_nvm_addrbits == 8 && word >= 128)
10182 1.281 msaitoh opc |= SPI_OPC_A8;
10183 1.281 msaitoh
10184 1.281 msaitoh wm_eeprom_sendbits(sc, opc, 8);
10185 1.294 msaitoh wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
10186 1.281 msaitoh
10187 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10188 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
10189 1.281 msaitoh data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
10190 1.281 msaitoh }
10191 1.178 msaitoh
10192 1.281 msaitoh /* Raise CS and clear SK. */
10193 1.281 msaitoh reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
10194 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10195 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10196 1.281 msaitoh delay(2);
10197 1.178 msaitoh
10198 1.281 msaitoh return 0;
10199 1.127 bouyer }
10200 1.127 bouyer
10201 1.281 msaitoh /* Using with EERD */
10202 1.281 msaitoh
10203 1.281 msaitoh static int
10204 1.281 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
10205 1.127 bouyer {
10206 1.281 msaitoh uint32_t attempts = 100000;
10207 1.281 msaitoh uint32_t i, reg = 0;
10208 1.281 msaitoh int32_t done = -1;
10209 1.281 msaitoh
10210 1.281 msaitoh for (i = 0; i < attempts; i++) {
10211 1.281 msaitoh reg = CSR_READ(sc, rw);
10212 1.127 bouyer
10213 1.281 msaitoh if (reg & EERD_DONE) {
10214 1.281 msaitoh done = 0;
10215 1.281 msaitoh break;
10216 1.178 msaitoh }
10217 1.281 msaitoh delay(5);
10218 1.169 msaitoh }
10219 1.127 bouyer
10220 1.281 msaitoh return done;
10221 1.1 thorpej }
10222 1.117 msaitoh
10223 1.117 msaitoh static int
10224 1.281 msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
10225 1.281 msaitoh uint16_t *data)
10226 1.117 msaitoh {
10227 1.281 msaitoh int i, eerd = 0;
10228 1.281 msaitoh int error = 0;
10229 1.117 msaitoh
10230 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10231 1.281 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
10232 1.117 msaitoh
10233 1.281 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
10234 1.281 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
10235 1.281 msaitoh if (error != 0)
10236 1.281 msaitoh break;
10237 1.117 msaitoh
10238 1.281 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
10239 1.117 msaitoh }
10240 1.281 msaitoh
10241 1.281 msaitoh return error;
10242 1.117 msaitoh }
10243 1.117 msaitoh
10244 1.281 msaitoh /* Flash */
10245 1.281 msaitoh
10246 1.117 msaitoh static int
10247 1.281 msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
10248 1.117 msaitoh {
10249 1.281 msaitoh uint32_t eecd;
10250 1.281 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
10251 1.281 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
10252 1.281 msaitoh uint8_t sig_byte = 0;
10253 1.117 msaitoh
10254 1.281 msaitoh switch (sc->sc_type) {
10255 1.392 msaitoh case WM_T_PCH_SPT:
10256 1.392 msaitoh /*
10257 1.392 msaitoh * In SPT, read from the CTRL_EXT reg instead of accessing the
10258 1.392 msaitoh * sector valid bits from the NVM.
10259 1.392 msaitoh */
10260 1.392 msaitoh *bank = CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_NVMVS;
10261 1.392 msaitoh if ((*bank == 0) || (*bank == 1)) {
10262 1.392 msaitoh aprint_error_dev(sc->sc_dev,
10263 1.392 msaitoh "%s: no valid NVM bank present\n",
10264 1.392 msaitoh __func__);
10265 1.392 msaitoh return -1;
10266 1.392 msaitoh } else {
10267 1.392 msaitoh *bank = *bank - 2;
10268 1.392 msaitoh return 0;
10269 1.392 msaitoh }
10270 1.281 msaitoh case WM_T_ICH8:
10271 1.281 msaitoh case WM_T_ICH9:
10272 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
10273 1.281 msaitoh if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
10274 1.281 msaitoh *bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
10275 1.281 msaitoh return 0;
10276 1.281 msaitoh }
10277 1.281 msaitoh /* FALLTHROUGH */
10278 1.281 msaitoh default:
10279 1.281 msaitoh /* Default to 0 */
10280 1.281 msaitoh *bank = 0;
10281 1.271 ozaki
10282 1.281 msaitoh /* Check bank 0 */
10283 1.281 msaitoh wm_read_ich8_byte(sc, act_offset, &sig_byte);
10284 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
10285 1.281 msaitoh *bank = 0;
10286 1.281 msaitoh return 0;
10287 1.281 msaitoh }
10288 1.271 ozaki
10289 1.281 msaitoh /* Check bank 1 */
10290 1.281 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
10291 1.281 msaitoh &sig_byte);
10292 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
10293 1.281 msaitoh *bank = 1;
10294 1.281 msaitoh return 0;
10295 1.281 msaitoh }
10296 1.271 ozaki }
10297 1.271 ozaki
10298 1.281 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
10299 1.281 msaitoh device_xname(sc->sc_dev)));
10300 1.281 msaitoh return -1;
10301 1.281 msaitoh }
10302 1.281 msaitoh
10303 1.281 msaitoh /******************************************************************************
10304 1.281 msaitoh * This function does initial flash setup so that a new read/write/erase cycle
10305 1.281 msaitoh * can be started.
10306 1.281 msaitoh *
10307 1.281 msaitoh * sc - The pointer to the hw structure
10308 1.281 msaitoh ****************************************************************************/
10309 1.281 msaitoh static int32_t
10310 1.281 msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
10311 1.281 msaitoh {
10312 1.281 msaitoh uint16_t hsfsts;
10313 1.281 msaitoh int32_t error = 1;
10314 1.281 msaitoh int32_t i = 0;
10315 1.271 ozaki
10316 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10317 1.117 msaitoh
10318 1.281 msaitoh /* May be check the Flash Des Valid bit in Hw status */
10319 1.281 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
10320 1.281 msaitoh return error;
10321 1.117 msaitoh }
10322 1.117 msaitoh
10323 1.281 msaitoh /* Clear FCERR in Hw status by writing 1 */
10324 1.281 msaitoh /* Clear DAEL in Hw status by writing a 1 */
10325 1.281 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
10326 1.117 msaitoh
10327 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10328 1.117 msaitoh
10329 1.281 msaitoh /*
10330 1.281 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
10331 1.281 msaitoh * against, in order to start a new cycle or FDONE bit should be
10332 1.281 msaitoh * changed in the hardware so that it is 1 after harware reset, which
10333 1.281 msaitoh * can then be used as an indication whether a cycle is in progress or
10334 1.281 msaitoh * has been completed .. we should also have some software semaphore
10335 1.281 msaitoh * mechanism to guard FDONE or the cycle in progress bit so that two
10336 1.281 msaitoh * threads access to those bits can be sequentiallized or a way so that
10337 1.281 msaitoh * 2 threads dont start the cycle at the same time
10338 1.281 msaitoh */
10339 1.127 bouyer
10340 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
10341 1.281 msaitoh /*
10342 1.281 msaitoh * There is no cycle running at present, so we can start a
10343 1.281 msaitoh * cycle
10344 1.281 msaitoh */
10345 1.127 bouyer
10346 1.281 msaitoh /* Begin by setting Flash Cycle Done. */
10347 1.281 msaitoh hsfsts |= HSFSTS_DONE;
10348 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10349 1.281 msaitoh error = 0;
10350 1.281 msaitoh } else {
10351 1.281 msaitoh /*
10352 1.281 msaitoh * otherwise poll for sometime so the current cycle has a
10353 1.281 msaitoh * chance to end before giving up.
10354 1.281 msaitoh */
10355 1.281 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
10356 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10357 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
10358 1.281 msaitoh error = 0;
10359 1.281 msaitoh break;
10360 1.169 msaitoh }
10361 1.281 msaitoh delay(1);
10362 1.127 bouyer }
10363 1.281 msaitoh if (error == 0) {
10364 1.281 msaitoh /*
10365 1.281 msaitoh * Successful in waiting for previous cycle to timeout,
10366 1.281 msaitoh * now set the Flash Cycle Done.
10367 1.281 msaitoh */
10368 1.281 msaitoh hsfsts |= HSFSTS_DONE;
10369 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10370 1.127 bouyer }
10371 1.127 bouyer }
10372 1.281 msaitoh return error;
10373 1.127 bouyer }
10374 1.127 bouyer
10375 1.281 msaitoh /******************************************************************************
10376 1.281 msaitoh * This function starts a flash cycle and waits for its completion
10377 1.281 msaitoh *
10378 1.281 msaitoh * sc - The pointer to the hw structure
10379 1.281 msaitoh ****************************************************************************/
10380 1.281 msaitoh static int32_t
10381 1.281 msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
10382 1.136 msaitoh {
10383 1.281 msaitoh uint16_t hsflctl;
10384 1.281 msaitoh uint16_t hsfsts;
10385 1.281 msaitoh int32_t error = 1;
10386 1.281 msaitoh uint32_t i = 0;
10387 1.127 bouyer
10388 1.281 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
10389 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
10390 1.281 msaitoh hsflctl |= HSFCTL_GO;
10391 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
10392 1.139 bouyer
10393 1.281 msaitoh /* Wait till FDONE bit is set to 1 */
10394 1.281 msaitoh do {
10395 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10396 1.281 msaitoh if (hsfsts & HSFSTS_DONE)
10397 1.281 msaitoh break;
10398 1.281 msaitoh delay(1);
10399 1.281 msaitoh i++;
10400 1.281 msaitoh } while (i < timeout);
10401 1.281 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
10402 1.281 msaitoh error = 0;
10403 1.139 bouyer
10404 1.281 msaitoh return error;
10405 1.139 bouyer }
10406 1.139 bouyer
10407 1.281 msaitoh /******************************************************************************
10408 1.392 msaitoh * Reads a byte or (d)word from the NVM using the ICH8 flash access registers.
10409 1.281 msaitoh *
10410 1.281 msaitoh * sc - The pointer to the hw structure
10411 1.281 msaitoh * index - The index of the byte or word to read.
10412 1.392 msaitoh * size - Size of data to read, 1=byte 2=word, 4=dword
10413 1.281 msaitoh * data - Pointer to the word to store the value read.
10414 1.281 msaitoh *****************************************************************************/
10415 1.281 msaitoh static int32_t
10416 1.281 msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
10417 1.392 msaitoh uint32_t size, uint32_t *data)
10418 1.139 bouyer {
10419 1.281 msaitoh uint16_t hsfsts;
10420 1.281 msaitoh uint16_t hsflctl;
10421 1.281 msaitoh uint32_t flash_linear_address;
10422 1.281 msaitoh uint32_t flash_data = 0;
10423 1.281 msaitoh int32_t error = 1;
10424 1.281 msaitoh int32_t count = 0;
10425 1.281 msaitoh
10426 1.392 msaitoh if (size < 1 || size > 4 || data == 0x0 ||
10427 1.281 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
10428 1.281 msaitoh return error;
10429 1.139 bouyer
10430 1.281 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
10431 1.281 msaitoh sc->sc_ich8_flash_base;
10432 1.259 msaitoh
10433 1.259 msaitoh do {
10434 1.281 msaitoh delay(1);
10435 1.281 msaitoh /* Steps */
10436 1.281 msaitoh error = wm_ich8_cycle_init(sc);
10437 1.281 msaitoh if (error)
10438 1.259 msaitoh break;
10439 1.259 msaitoh
10440 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
10441 1.281 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
10442 1.281 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
10443 1.281 msaitoh & HSFCTL_BCOUNT_MASK;
10444 1.281 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
10445 1.392 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
10446 1.392 msaitoh /*
10447 1.392 msaitoh * In SPT, This register is in Lan memory space, not
10448 1.392 msaitoh * flash. Therefore, only 32 bit access is supported.
10449 1.392 msaitoh */
10450 1.392 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFCTL,
10451 1.392 msaitoh (uint32_t)hsflctl);
10452 1.392 msaitoh } else
10453 1.392 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
10454 1.281 msaitoh
10455 1.281 msaitoh /*
10456 1.281 msaitoh * Write the last 24 bits of index into Flash Linear address
10457 1.281 msaitoh * field in Flash Address
10458 1.281 msaitoh */
10459 1.281 msaitoh /* TODO: TBD maybe check the index against the size of flash */
10460 1.281 msaitoh
10461 1.281 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
10462 1.259 msaitoh
10463 1.281 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
10464 1.259 msaitoh
10465 1.281 msaitoh /*
10466 1.281 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
10467 1.281 msaitoh * the whole sequence a few more times, else read in (shift in)
10468 1.281 msaitoh * the Flash Data0, the order is least significant byte first
10469 1.281 msaitoh * msb to lsb
10470 1.281 msaitoh */
10471 1.281 msaitoh if (error == 0) {
10472 1.281 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
10473 1.281 msaitoh if (size == 1)
10474 1.281 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
10475 1.281 msaitoh else if (size == 2)
10476 1.281 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
10477 1.392 msaitoh else if (size == 4)
10478 1.392 msaitoh *data = (uint32_t)flash_data;
10479 1.281 msaitoh break;
10480 1.281 msaitoh } else {
10481 1.281 msaitoh /*
10482 1.281 msaitoh * If we've gotten here, then things are probably
10483 1.281 msaitoh * completely hosed, but if the error condition is
10484 1.281 msaitoh * detected, it won't hurt to give it another try...
10485 1.281 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
10486 1.281 msaitoh */
10487 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10488 1.281 msaitoh if (hsfsts & HSFSTS_ERR) {
10489 1.281 msaitoh /* Repeat for some time before giving up. */
10490 1.281 msaitoh continue;
10491 1.281 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
10492 1.281 msaitoh break;
10493 1.281 msaitoh }
10494 1.281 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
10495 1.259 msaitoh
10496 1.281 msaitoh return error;
10497 1.259 msaitoh }
10498 1.259 msaitoh
10499 1.281 msaitoh /******************************************************************************
10500 1.281 msaitoh * Reads a single byte from the NVM using the ICH8 flash access registers.
10501 1.281 msaitoh *
10502 1.281 msaitoh * sc - pointer to wm_hw structure
10503 1.281 msaitoh * index - The index of the byte to read.
10504 1.281 msaitoh * data - Pointer to a byte to store the value read.
10505 1.281 msaitoh *****************************************************************************/
10506 1.281 msaitoh static int32_t
10507 1.281 msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
10508 1.169 msaitoh {
10509 1.281 msaitoh int32_t status;
10510 1.392 msaitoh uint32_t word = 0;
10511 1.250 msaitoh
10512 1.281 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
10513 1.281 msaitoh if (status == 0)
10514 1.281 msaitoh *data = (uint8_t)word;
10515 1.281 msaitoh else
10516 1.281 msaitoh *data = 0;
10517 1.169 msaitoh
10518 1.281 msaitoh return status;
10519 1.281 msaitoh }
10520 1.250 msaitoh
10521 1.281 msaitoh /******************************************************************************
10522 1.281 msaitoh * Reads a word from the NVM using the ICH8 flash access registers.
10523 1.281 msaitoh *
10524 1.281 msaitoh * sc - pointer to wm_hw structure
10525 1.281 msaitoh * index - The starting byte index of the word to read.
10526 1.281 msaitoh * data - Pointer to a word to store the value read.
10527 1.281 msaitoh *****************************************************************************/
10528 1.281 msaitoh static int32_t
10529 1.281 msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
10530 1.281 msaitoh {
10531 1.281 msaitoh int32_t status;
10532 1.392 msaitoh uint32_t word = 0;
10533 1.392 msaitoh
10534 1.392 msaitoh status = wm_read_ich8_data(sc, index, 2, &word);
10535 1.392 msaitoh if (status == 0)
10536 1.392 msaitoh *data = (uint16_t)word;
10537 1.392 msaitoh else
10538 1.392 msaitoh *data = 0;
10539 1.392 msaitoh
10540 1.392 msaitoh return status;
10541 1.392 msaitoh }
10542 1.392 msaitoh
10543 1.392 msaitoh /******************************************************************************
10544 1.392 msaitoh * Reads a dword from the NVM using the ICH8 flash access registers.
10545 1.392 msaitoh *
10546 1.392 msaitoh * sc - pointer to wm_hw structure
10547 1.392 msaitoh * index - The starting byte index of the word to read.
10548 1.392 msaitoh * data - Pointer to a word to store the value read.
10549 1.392 msaitoh *****************************************************************************/
10550 1.392 msaitoh static int32_t
10551 1.392 msaitoh wm_read_ich8_dword(struct wm_softc *sc, uint32_t index, uint32_t *data)
10552 1.392 msaitoh {
10553 1.392 msaitoh int32_t status;
10554 1.169 msaitoh
10555 1.392 msaitoh status = wm_read_ich8_data(sc, index, 4, data);
10556 1.281 msaitoh return status;
10557 1.169 msaitoh }
10558 1.169 msaitoh
10559 1.139 bouyer /******************************************************************************
10560 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
10561 1.139 bouyer * register.
10562 1.139 bouyer *
10563 1.139 bouyer * sc - Struct containing variables accessed by shared code
10564 1.139 bouyer * offset - offset of word in the EEPROM to read
10565 1.139 bouyer * data - word read from the EEPROM
10566 1.139 bouyer * words - number of words to read
10567 1.139 bouyer *****************************************************************************/
10568 1.139 bouyer static int
10569 1.280 msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
10570 1.139 bouyer {
10571 1.194 msaitoh int32_t error = 0;
10572 1.194 msaitoh uint32_t flash_bank = 0;
10573 1.194 msaitoh uint32_t act_offset = 0;
10574 1.194 msaitoh uint32_t bank_offset = 0;
10575 1.194 msaitoh uint16_t word = 0;
10576 1.194 msaitoh uint16_t i = 0;
10577 1.194 msaitoh
10578 1.281 msaitoh /*
10579 1.281 msaitoh * We need to know which is the valid flash bank. In the event
10580 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
10581 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
10582 1.194 msaitoh * to be updated with each read.
10583 1.194 msaitoh */
10584 1.280 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
10585 1.194 msaitoh if (error) {
10586 1.297 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
10587 1.297 msaitoh device_xname(sc->sc_dev)));
10588 1.262 msaitoh flash_bank = 0;
10589 1.194 msaitoh }
10590 1.139 bouyer
10591 1.238 msaitoh /*
10592 1.238 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
10593 1.238 msaitoh * size
10594 1.238 msaitoh */
10595 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
10596 1.139 bouyer
10597 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
10598 1.194 msaitoh if (error) {
10599 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
10600 1.169 msaitoh __func__);
10601 1.194 msaitoh return error;
10602 1.194 msaitoh }
10603 1.139 bouyer
10604 1.194 msaitoh for (i = 0; i < words; i++) {
10605 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
10606 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
10607 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
10608 1.194 msaitoh if (error) {
10609 1.238 msaitoh aprint_error_dev(sc->sc_dev,
10610 1.238 msaitoh "%s: failed to read NVM\n", __func__);
10611 1.194 msaitoh break;
10612 1.194 msaitoh }
10613 1.194 msaitoh data[i] = word;
10614 1.194 msaitoh }
10615 1.194 msaitoh
10616 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
10617 1.194 msaitoh return error;
10618 1.139 bouyer }
10619 1.139 bouyer
10620 1.392 msaitoh /******************************************************************************
10621 1.392 msaitoh * Reads a 16 bit word or words from the EEPROM using the SPT's flash access
10622 1.392 msaitoh * register.
10623 1.392 msaitoh *
10624 1.392 msaitoh * sc - Struct containing variables accessed by shared code
10625 1.392 msaitoh * offset - offset of word in the EEPROM to read
10626 1.392 msaitoh * data - word read from the EEPROM
10627 1.392 msaitoh * words - number of words to read
10628 1.392 msaitoh *****************************************************************************/
10629 1.392 msaitoh static int
10630 1.392 msaitoh wm_nvm_read_spt(struct wm_softc *sc, int offset, int words, uint16_t *data)
10631 1.392 msaitoh {
10632 1.392 msaitoh int32_t error = 0;
10633 1.392 msaitoh uint32_t flash_bank = 0;
10634 1.392 msaitoh uint32_t act_offset = 0;
10635 1.392 msaitoh uint32_t bank_offset = 0;
10636 1.392 msaitoh uint32_t dword = 0;
10637 1.392 msaitoh uint16_t i = 0;
10638 1.392 msaitoh
10639 1.392 msaitoh /*
10640 1.392 msaitoh * We need to know which is the valid flash bank. In the event
10641 1.392 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
10642 1.392 msaitoh * managing flash_bank. So it cannot be trusted and needs
10643 1.392 msaitoh * to be updated with each read.
10644 1.392 msaitoh */
10645 1.392 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
10646 1.392 msaitoh if (error) {
10647 1.392 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
10648 1.392 msaitoh device_xname(sc->sc_dev)));
10649 1.392 msaitoh flash_bank = 0;
10650 1.392 msaitoh }
10651 1.392 msaitoh
10652 1.392 msaitoh /*
10653 1.392 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
10654 1.392 msaitoh * size
10655 1.392 msaitoh */
10656 1.392 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
10657 1.392 msaitoh
10658 1.392 msaitoh error = wm_get_swfwhw_semaphore(sc);
10659 1.392 msaitoh if (error) {
10660 1.392 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
10661 1.392 msaitoh __func__);
10662 1.392 msaitoh return error;
10663 1.392 msaitoh }
10664 1.392 msaitoh
10665 1.392 msaitoh for (i = 0; i < words; i++) {
10666 1.392 msaitoh /* The NVM part needs a byte offset, hence * 2 */
10667 1.392 msaitoh act_offset = bank_offset + ((offset + i) * 2);
10668 1.392 msaitoh /* but we must read dword aligned, so mask ... */
10669 1.392 msaitoh error = wm_read_ich8_dword(sc, act_offset & ~0x3, &dword);
10670 1.392 msaitoh if (error) {
10671 1.392 msaitoh aprint_error_dev(sc->sc_dev,
10672 1.392 msaitoh "%s: failed to read NVM\n", __func__);
10673 1.392 msaitoh break;
10674 1.392 msaitoh }
10675 1.392 msaitoh /* ... and pick out low or high word */
10676 1.392 msaitoh if ((act_offset & 0x2) == 0)
10677 1.392 msaitoh data[i] = (uint16_t)(dword & 0xFFFF);
10678 1.392 msaitoh else
10679 1.392 msaitoh data[i] = (uint16_t)((dword >> 16) & 0xFFFF);
10680 1.392 msaitoh }
10681 1.392 msaitoh
10682 1.392 msaitoh wm_put_swfwhw_semaphore(sc);
10683 1.392 msaitoh return error;
10684 1.392 msaitoh }
10685 1.392 msaitoh
10686 1.321 msaitoh /* iNVM */
10687 1.321 msaitoh
10688 1.321 msaitoh static int
10689 1.321 msaitoh wm_nvm_read_word_invm(struct wm_softc *sc, uint16_t address, uint16_t *data)
10690 1.321 msaitoh {
10691 1.321 msaitoh int32_t rv = 0;
10692 1.321 msaitoh uint32_t invm_dword;
10693 1.321 msaitoh uint16_t i;
10694 1.321 msaitoh uint8_t record_type, word_address;
10695 1.321 msaitoh
10696 1.321 msaitoh for (i = 0; i < INVM_SIZE; i++) {
10697 1.329 msaitoh invm_dword = CSR_READ(sc, WM_INVM_DATA_REG(i));
10698 1.321 msaitoh /* Get record type */
10699 1.321 msaitoh record_type = INVM_DWORD_TO_RECORD_TYPE(invm_dword);
10700 1.321 msaitoh if (record_type == INVM_UNINITIALIZED_STRUCTURE)
10701 1.321 msaitoh break;
10702 1.321 msaitoh if (record_type == INVM_CSR_AUTOLOAD_STRUCTURE)
10703 1.321 msaitoh i += INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS;
10704 1.321 msaitoh if (record_type == INVM_RSA_KEY_SHA256_STRUCTURE)
10705 1.321 msaitoh i += INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS;
10706 1.321 msaitoh if (record_type == INVM_WORD_AUTOLOAD_STRUCTURE) {
10707 1.321 msaitoh word_address = INVM_DWORD_TO_WORD_ADDRESS(invm_dword);
10708 1.321 msaitoh if (word_address == address) {
10709 1.321 msaitoh *data = INVM_DWORD_TO_WORD_DATA(invm_dword);
10710 1.321 msaitoh rv = 0;
10711 1.321 msaitoh break;
10712 1.321 msaitoh }
10713 1.321 msaitoh }
10714 1.321 msaitoh }
10715 1.321 msaitoh
10716 1.321 msaitoh return rv;
10717 1.321 msaitoh }
10718 1.321 msaitoh
10719 1.321 msaitoh static int
10720 1.321 msaitoh wm_nvm_read_invm(struct wm_softc *sc, int offset, int words, uint16_t *data)
10721 1.321 msaitoh {
10722 1.321 msaitoh int rv = 0;
10723 1.321 msaitoh int i;
10724 1.321 msaitoh
10725 1.321 msaitoh for (i = 0; i < words; i++) {
10726 1.321 msaitoh switch (offset + i) {
10727 1.321 msaitoh case NVM_OFF_MACADDR:
10728 1.321 msaitoh case NVM_OFF_MACADDR1:
10729 1.321 msaitoh case NVM_OFF_MACADDR2:
10730 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset + i, &data[i]);
10731 1.321 msaitoh if (rv != 0) {
10732 1.321 msaitoh data[i] = 0xffff;
10733 1.321 msaitoh rv = -1;
10734 1.321 msaitoh }
10735 1.321 msaitoh break;
10736 1.321 msaitoh case NVM_OFF_CFG2:
10737 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10738 1.321 msaitoh if (rv != 0) {
10739 1.321 msaitoh *data = NVM_INIT_CTRL_2_DEFAULT_I211;
10740 1.321 msaitoh rv = 0;
10741 1.321 msaitoh }
10742 1.321 msaitoh break;
10743 1.321 msaitoh case NVM_OFF_CFG4:
10744 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10745 1.321 msaitoh if (rv != 0) {
10746 1.321 msaitoh *data = NVM_INIT_CTRL_4_DEFAULT_I211;
10747 1.321 msaitoh rv = 0;
10748 1.321 msaitoh }
10749 1.321 msaitoh break;
10750 1.321 msaitoh case NVM_OFF_LED_1_CFG:
10751 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10752 1.321 msaitoh if (rv != 0) {
10753 1.321 msaitoh *data = NVM_LED_1_CFG_DEFAULT_I211;
10754 1.321 msaitoh rv = 0;
10755 1.321 msaitoh }
10756 1.321 msaitoh break;
10757 1.321 msaitoh case NVM_OFF_LED_0_2_CFG:
10758 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10759 1.321 msaitoh if (rv != 0) {
10760 1.321 msaitoh *data = NVM_LED_0_2_CFG_DEFAULT_I211;
10761 1.321 msaitoh rv = 0;
10762 1.321 msaitoh }
10763 1.321 msaitoh break;
10764 1.321 msaitoh case NVM_OFF_ID_LED_SETTINGS:
10765 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10766 1.321 msaitoh if (rv != 0) {
10767 1.321 msaitoh *data = ID_LED_RESERVED_FFFF;
10768 1.321 msaitoh rv = 0;
10769 1.321 msaitoh }
10770 1.321 msaitoh break;
10771 1.321 msaitoh default:
10772 1.321 msaitoh DPRINTF(WM_DEBUG_NVM,
10773 1.321 msaitoh ("NVM word 0x%02x is not mapped.\n", offset));
10774 1.321 msaitoh *data = NVM_RESERVED_WORD;
10775 1.321 msaitoh break;
10776 1.321 msaitoh }
10777 1.321 msaitoh }
10778 1.321 msaitoh
10779 1.321 msaitoh return rv;
10780 1.321 msaitoh }
10781 1.321 msaitoh
10782 1.328 msaitoh /* Lock, detecting NVM type, validate checksum, version and read */
10783 1.281 msaitoh
10784 1.281 msaitoh /*
10785 1.281 msaitoh * wm_nvm_acquire:
10786 1.139 bouyer *
10787 1.281 msaitoh * Perform the EEPROM handshake required on some chips.
10788 1.281 msaitoh */
10789 1.281 msaitoh static int
10790 1.281 msaitoh wm_nvm_acquire(struct wm_softc *sc)
10791 1.139 bouyer {
10792 1.281 msaitoh uint32_t reg;
10793 1.281 msaitoh int x;
10794 1.281 msaitoh int ret = 0;
10795 1.194 msaitoh
10796 1.281 msaitoh /* always success */
10797 1.281 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
10798 1.281 msaitoh return 0;
10799 1.194 msaitoh
10800 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
10801 1.281 msaitoh ret = wm_get_swfwhw_semaphore(sc);
10802 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWFW) {
10803 1.281 msaitoh /* This will also do wm_get_swsm_semaphore() if needed */
10804 1.281 msaitoh ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
10805 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWSM) {
10806 1.281 msaitoh ret = wm_get_swsm_semaphore(sc);
10807 1.194 msaitoh }
10808 1.194 msaitoh
10809 1.281 msaitoh if (ret) {
10810 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
10811 1.281 msaitoh __func__);
10812 1.281 msaitoh return 1;
10813 1.281 msaitoh }
10814 1.194 msaitoh
10815 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
10816 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10817 1.194 msaitoh
10818 1.281 msaitoh /* Request EEPROM access. */
10819 1.281 msaitoh reg |= EECD_EE_REQ;
10820 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10821 1.194 msaitoh
10822 1.281 msaitoh /* ..and wait for it to be granted. */
10823 1.281 msaitoh for (x = 0; x < 1000; x++) {
10824 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10825 1.281 msaitoh if (reg & EECD_EE_GNT)
10826 1.194 msaitoh break;
10827 1.281 msaitoh delay(5);
10828 1.194 msaitoh }
10829 1.281 msaitoh if ((reg & EECD_EE_GNT) == 0) {
10830 1.281 msaitoh aprint_error_dev(sc->sc_dev,
10831 1.281 msaitoh "could not acquire EEPROM GNT\n");
10832 1.281 msaitoh reg &= ~EECD_EE_REQ;
10833 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10834 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
10835 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
10836 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
10837 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
10838 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
10839 1.281 msaitoh wm_put_swsm_semaphore(sc);
10840 1.281 msaitoh return 1;
10841 1.194 msaitoh }
10842 1.194 msaitoh }
10843 1.281 msaitoh
10844 1.281 msaitoh return 0;
10845 1.139 bouyer }
10846 1.139 bouyer
10847 1.281 msaitoh /*
10848 1.281 msaitoh * wm_nvm_release:
10849 1.139 bouyer *
10850 1.281 msaitoh * Release the EEPROM mutex.
10851 1.281 msaitoh */
10852 1.281 msaitoh static void
10853 1.281 msaitoh wm_nvm_release(struct wm_softc *sc)
10854 1.139 bouyer {
10855 1.281 msaitoh uint32_t reg;
10856 1.194 msaitoh
10857 1.281 msaitoh /* always success */
10858 1.281 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
10859 1.281 msaitoh return;
10860 1.194 msaitoh
10861 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
10862 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10863 1.281 msaitoh reg &= ~EECD_EE_REQ;
10864 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10865 1.281 msaitoh }
10866 1.194 msaitoh
10867 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
10868 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
10869 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
10870 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
10871 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
10872 1.281 msaitoh wm_put_swsm_semaphore(sc);
10873 1.139 bouyer }
10874 1.139 bouyer
10875 1.281 msaitoh static int
10876 1.281 msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
10877 1.139 bouyer {
10878 1.281 msaitoh uint32_t eecd = 0;
10879 1.281 msaitoh
10880 1.281 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
10881 1.281 msaitoh || sc->sc_type == WM_T_82583) {
10882 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
10883 1.281 msaitoh
10884 1.281 msaitoh /* Isolate bits 15 & 16 */
10885 1.281 msaitoh eecd = ((eecd >> 15) & 0x03);
10886 1.194 msaitoh
10887 1.281 msaitoh /* If both bits are set, device is Flash type */
10888 1.281 msaitoh if (eecd == 0x03)
10889 1.281 msaitoh return 0;
10890 1.281 msaitoh }
10891 1.281 msaitoh return 1;
10892 1.281 msaitoh }
10893 1.194 msaitoh
10894 1.321 msaitoh static int
10895 1.321 msaitoh wm_nvm_get_flash_presence_i210(struct wm_softc *sc)
10896 1.321 msaitoh {
10897 1.321 msaitoh uint32_t eec;
10898 1.321 msaitoh
10899 1.321 msaitoh eec = CSR_READ(sc, WMREG_EEC);
10900 1.321 msaitoh if ((eec & EEC_FLASH_DETECTED) != 0)
10901 1.321 msaitoh return 1;
10902 1.321 msaitoh
10903 1.321 msaitoh return 0;
10904 1.321 msaitoh }
10905 1.321 msaitoh
10906 1.281 msaitoh /*
10907 1.281 msaitoh * wm_nvm_validate_checksum
10908 1.281 msaitoh *
10909 1.281 msaitoh * The checksum is defined as the sum of the first 64 (16 bit) words.
10910 1.281 msaitoh */
10911 1.281 msaitoh static int
10912 1.281 msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
10913 1.281 msaitoh {
10914 1.281 msaitoh uint16_t checksum;
10915 1.281 msaitoh uint16_t eeprom_data;
10916 1.281 msaitoh #ifdef WM_DEBUG
10917 1.281 msaitoh uint16_t csum_wordaddr, valid_checksum;
10918 1.281 msaitoh #endif
10919 1.281 msaitoh int i;
10920 1.194 msaitoh
10921 1.281 msaitoh checksum = 0;
10922 1.139 bouyer
10923 1.281 msaitoh /* Don't check for I211 */
10924 1.281 msaitoh if (sc->sc_type == WM_T_I211)
10925 1.281 msaitoh return 0;
10926 1.194 msaitoh
10927 1.281 msaitoh #ifdef WM_DEBUG
10928 1.281 msaitoh if (sc->sc_type == WM_T_PCH_LPT) {
10929 1.293 msaitoh csum_wordaddr = NVM_OFF_COMPAT;
10930 1.281 msaitoh valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
10931 1.281 msaitoh } else {
10932 1.293 msaitoh csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
10933 1.281 msaitoh valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
10934 1.281 msaitoh }
10935 1.194 msaitoh
10936 1.281 msaitoh /* Dump EEPROM image for debug */
10937 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
10938 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
10939 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
10940 1.392 msaitoh /* XXX PCH_SPT? */
10941 1.281 msaitoh wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
10942 1.281 msaitoh if ((eeprom_data & valid_checksum) == 0) {
10943 1.281 msaitoh DPRINTF(WM_DEBUG_NVM,
10944 1.281 msaitoh ("%s: NVM need to be updated (%04x != %04x)\n",
10945 1.281 msaitoh device_xname(sc->sc_dev), eeprom_data,
10946 1.281 msaitoh valid_checksum));
10947 1.281 msaitoh }
10948 1.281 msaitoh }
10949 1.194 msaitoh
10950 1.281 msaitoh if ((wm_debug & WM_DEBUG_NVM) != 0) {
10951 1.281 msaitoh printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
10952 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
10953 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
10954 1.301 msaitoh printf("XXXX ");
10955 1.281 msaitoh else
10956 1.301 msaitoh printf("%04hx ", eeprom_data);
10957 1.281 msaitoh if (i % 8 == 7)
10958 1.281 msaitoh printf("\n");
10959 1.194 msaitoh }
10960 1.281 msaitoh }
10961 1.194 msaitoh
10962 1.281 msaitoh #endif /* WM_DEBUG */
10963 1.139 bouyer
10964 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
10965 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
10966 1.281 msaitoh return 1;
10967 1.281 msaitoh checksum += eeprom_data;
10968 1.281 msaitoh }
10969 1.139 bouyer
10970 1.281 msaitoh if (checksum != (uint16_t) NVM_CHECKSUM) {
10971 1.281 msaitoh #ifdef WM_DEBUG
10972 1.281 msaitoh printf("%s: NVM checksum mismatch (%04x != %04x)\n",
10973 1.281 msaitoh device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
10974 1.281 msaitoh #endif
10975 1.281 msaitoh }
10976 1.139 bouyer
10977 1.281 msaitoh return 0;
10978 1.139 bouyer }
10979 1.139 bouyer
10980 1.328 msaitoh static void
10981 1.347 msaitoh wm_nvm_version_invm(struct wm_softc *sc)
10982 1.347 msaitoh {
10983 1.347 msaitoh uint32_t dword;
10984 1.347 msaitoh
10985 1.347 msaitoh /*
10986 1.347 msaitoh * Linux's code to decode version is very strange, so we don't
10987 1.347 msaitoh * obey that algorithm and just use word 61 as the document.
10988 1.347 msaitoh * Perhaps it's not perfect though...
10989 1.347 msaitoh *
10990 1.347 msaitoh * Example:
10991 1.347 msaitoh *
10992 1.347 msaitoh * Word61: 00800030 -> Version 0.6 (I211 spec update notes about 0.6)
10993 1.347 msaitoh */
10994 1.347 msaitoh dword = CSR_READ(sc, WM_INVM_DATA_REG(61));
10995 1.347 msaitoh dword = __SHIFTOUT(dword, INVM_VER_1);
10996 1.347 msaitoh sc->sc_nvm_ver_major = __SHIFTOUT(dword, INVM_MAJOR);
10997 1.347 msaitoh sc->sc_nvm_ver_minor = __SHIFTOUT(dword, INVM_MINOR);
10998 1.347 msaitoh }
10999 1.347 msaitoh
11000 1.347 msaitoh static void
11001 1.328 msaitoh wm_nvm_version(struct wm_softc *sc)
11002 1.328 msaitoh {
11003 1.331 msaitoh uint16_t major, minor, build, patch;
11004 1.328 msaitoh uint16_t uid0, uid1;
11005 1.328 msaitoh uint16_t nvm_data;
11006 1.328 msaitoh uint16_t off;
11007 1.330 msaitoh bool check_version = false;
11008 1.330 msaitoh bool check_optionrom = false;
11009 1.334 msaitoh bool have_build = false;
11010 1.328 msaitoh
11011 1.334 msaitoh /*
11012 1.334 msaitoh * Version format:
11013 1.334 msaitoh *
11014 1.334 msaitoh * XYYZ
11015 1.334 msaitoh * X0YZ
11016 1.334 msaitoh * X0YY
11017 1.334 msaitoh *
11018 1.334 msaitoh * Example:
11019 1.334 msaitoh *
11020 1.334 msaitoh * 82571 0x50a2 5.10.2? (the spec update notes about 5.6-5.10)
11021 1.334 msaitoh * 82571 0x50a6 5.10.6?
11022 1.334 msaitoh * 82572 0x506a 5.6.10?
11023 1.334 msaitoh * 82572EI 0x5069 5.6.9?
11024 1.334 msaitoh * 82574L 0x1080 1.8.0? (the spec update notes about 2.1.4)
11025 1.334 msaitoh * 0x2013 2.1.3?
11026 1.334 msaitoh * 82583 0x10a0 1.10.0? (document says it's default vaule)
11027 1.334 msaitoh */
11028 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_IMAGE_UID1, 1, &uid1);
11029 1.328 msaitoh switch (sc->sc_type) {
11030 1.334 msaitoh case WM_T_82571:
11031 1.334 msaitoh case WM_T_82572:
11032 1.334 msaitoh case WM_T_82574:
11033 1.350 msaitoh case WM_T_82583:
11034 1.334 msaitoh check_version = true;
11035 1.334 msaitoh check_optionrom = true;
11036 1.334 msaitoh have_build = true;
11037 1.334 msaitoh break;
11038 1.328 msaitoh case WM_T_82575:
11039 1.328 msaitoh case WM_T_82576:
11040 1.328 msaitoh case WM_T_82580:
11041 1.330 msaitoh if ((uid1 & NVM_MAJOR_MASK) != NVM_UID_VALID)
11042 1.330 msaitoh check_version = true;
11043 1.328 msaitoh break;
11044 1.328 msaitoh case WM_T_I211:
11045 1.347 msaitoh wm_nvm_version_invm(sc);
11046 1.347 msaitoh goto printver;
11047 1.328 msaitoh case WM_T_I210:
11048 1.328 msaitoh if (!wm_nvm_get_flash_presence_i210(sc)) {
11049 1.347 msaitoh wm_nvm_version_invm(sc);
11050 1.347 msaitoh goto printver;
11051 1.328 msaitoh }
11052 1.328 msaitoh /* FALLTHROUGH */
11053 1.328 msaitoh case WM_T_I350:
11054 1.328 msaitoh case WM_T_I354:
11055 1.330 msaitoh check_version = true;
11056 1.330 msaitoh check_optionrom = true;
11057 1.330 msaitoh break;
11058 1.330 msaitoh default:
11059 1.330 msaitoh return;
11060 1.330 msaitoh }
11061 1.330 msaitoh if (check_version) {
11062 1.330 msaitoh wm_nvm_read(sc, NVM_OFF_VERSION, 1, &nvm_data);
11063 1.330 msaitoh major = (nvm_data & NVM_MAJOR_MASK) >> NVM_MAJOR_SHIFT;
11064 1.334 msaitoh if (have_build || ((nvm_data & 0x0f00) != 0x0000)) {
11065 1.330 msaitoh minor = (nvm_data & NVM_MINOR_MASK) >> NVM_MINOR_SHIFT;
11066 1.330 msaitoh build = nvm_data & NVM_BUILD_MASK;
11067 1.331 msaitoh have_build = true;
11068 1.334 msaitoh } else
11069 1.334 msaitoh minor = nvm_data & 0x00ff;
11070 1.334 msaitoh
11071 1.330 msaitoh /* Decimal */
11072 1.330 msaitoh minor = (minor / 16) * 10 + (minor % 16);
11073 1.347 msaitoh sc->sc_nvm_ver_major = major;
11074 1.347 msaitoh sc->sc_nvm_ver_minor = minor;
11075 1.330 msaitoh
11076 1.347 msaitoh printver:
11077 1.347 msaitoh aprint_verbose(", version %d.%d", sc->sc_nvm_ver_major,
11078 1.347 msaitoh sc->sc_nvm_ver_minor);
11079 1.350 msaitoh if (have_build) {
11080 1.350 msaitoh sc->sc_nvm_ver_build = build;
11081 1.334 msaitoh aprint_verbose(".%d", build);
11082 1.350 msaitoh }
11083 1.330 msaitoh }
11084 1.330 msaitoh if (check_optionrom) {
11085 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_COMB_VER_PTR, 1, &off);
11086 1.328 msaitoh /* Option ROM Version */
11087 1.328 msaitoh if ((off != 0x0000) && (off != 0xffff)) {
11088 1.328 msaitoh off += NVM_COMBO_VER_OFF;
11089 1.328 msaitoh wm_nvm_read(sc, off + 1, 1, &uid1);
11090 1.328 msaitoh wm_nvm_read(sc, off, 1, &uid0);
11091 1.328 msaitoh if ((uid0 != 0) && (uid0 != 0xffff)
11092 1.328 msaitoh && (uid1 != 0) && (uid1 != 0xffff)) {
11093 1.331 msaitoh /* 16bits */
11094 1.331 msaitoh major = uid0 >> 8;
11095 1.331 msaitoh build = (uid0 << 8) | (uid1 >> 8);
11096 1.331 msaitoh patch = uid1 & 0x00ff;
11097 1.330 msaitoh aprint_verbose(", option ROM Version %d.%d.%d",
11098 1.331 msaitoh major, build, patch);
11099 1.328 msaitoh }
11100 1.328 msaitoh }
11101 1.328 msaitoh }
11102 1.328 msaitoh
11103 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_IMAGE_UID0, 1, &uid0);
11104 1.328 msaitoh aprint_verbose(", Image Unique ID %08x", (uid1 << 16) | uid0);
11105 1.328 msaitoh }
11106 1.328 msaitoh
11107 1.281 msaitoh /*
11108 1.281 msaitoh * wm_nvm_read:
11109 1.139 bouyer *
11110 1.281 msaitoh * Read data from the serial EEPROM.
11111 1.281 msaitoh */
11112 1.169 msaitoh static int
11113 1.281 msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
11114 1.169 msaitoh {
11115 1.169 msaitoh int rv;
11116 1.169 msaitoh
11117 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVALID)
11118 1.281 msaitoh return 1;
11119 1.281 msaitoh
11120 1.281 msaitoh if (wm_nvm_acquire(sc))
11121 1.281 msaitoh return 1;
11122 1.281 msaitoh
11123 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
11124 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
11125 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
11126 1.281 msaitoh rv = wm_nvm_read_ich8(sc, word, wordcnt, data);
11127 1.392 msaitoh else if (sc->sc_type == WM_T_PCH_SPT)
11128 1.392 msaitoh rv = wm_nvm_read_spt(sc, word, wordcnt, data);
11129 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_INVM)
11130 1.321 msaitoh rv = wm_nvm_read_invm(sc, word, wordcnt, data);
11131 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
11132 1.281 msaitoh rv = wm_nvm_read_eerd(sc, word, wordcnt, data);
11133 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
11134 1.281 msaitoh rv = wm_nvm_read_spi(sc, word, wordcnt, data);
11135 1.281 msaitoh else
11136 1.281 msaitoh rv = wm_nvm_read_uwire(sc, word, wordcnt, data);
11137 1.169 msaitoh
11138 1.281 msaitoh wm_nvm_release(sc);
11139 1.169 msaitoh return rv;
11140 1.169 msaitoh }
11141 1.169 msaitoh
11142 1.281 msaitoh /*
11143 1.281 msaitoh * Hardware semaphores.
11144 1.281 msaitoh * Very complexed...
11145 1.281 msaitoh */
11146 1.281 msaitoh
11147 1.169 msaitoh static int
11148 1.281 msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
11149 1.169 msaitoh {
11150 1.281 msaitoh int32_t timeout;
11151 1.281 msaitoh uint32_t swsm;
11152 1.281 msaitoh
11153 1.287 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11154 1.287 msaitoh /* Get the SW semaphore. */
11155 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
11156 1.287 msaitoh while (timeout) {
11157 1.287 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11158 1.281 msaitoh
11159 1.287 msaitoh if ((swsm & SWSM_SMBI) == 0)
11160 1.287 msaitoh break;
11161 1.169 msaitoh
11162 1.287 msaitoh delay(50);
11163 1.287 msaitoh timeout--;
11164 1.287 msaitoh }
11165 1.169 msaitoh
11166 1.287 msaitoh if (timeout == 0) {
11167 1.287 msaitoh aprint_error_dev(sc->sc_dev,
11168 1.287 msaitoh "could not acquire SWSM SMBI\n");
11169 1.287 msaitoh return 1;
11170 1.287 msaitoh }
11171 1.281 msaitoh }
11172 1.281 msaitoh
11173 1.281 msaitoh /* Get the FW semaphore. */
11174 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
11175 1.281 msaitoh while (timeout) {
11176 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11177 1.281 msaitoh swsm |= SWSM_SWESMBI;
11178 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
11179 1.281 msaitoh /* If we managed to set the bit we got the semaphore. */
11180 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11181 1.281 msaitoh if (swsm & SWSM_SWESMBI)
11182 1.281 msaitoh break;
11183 1.169 msaitoh
11184 1.281 msaitoh delay(50);
11185 1.281 msaitoh timeout--;
11186 1.281 msaitoh }
11187 1.281 msaitoh
11188 1.281 msaitoh if (timeout == 0) {
11189 1.388 msaitoh aprint_error_dev(sc->sc_dev,
11190 1.388 msaitoh "could not acquire SWSM SWESMBI\n");
11191 1.281 msaitoh /* Release semaphores */
11192 1.281 msaitoh wm_put_swsm_semaphore(sc);
11193 1.281 msaitoh return 1;
11194 1.281 msaitoh }
11195 1.169 msaitoh return 0;
11196 1.169 msaitoh }
11197 1.169 msaitoh
11198 1.281 msaitoh static void
11199 1.281 msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
11200 1.169 msaitoh {
11201 1.281 msaitoh uint32_t swsm;
11202 1.169 msaitoh
11203 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11204 1.281 msaitoh swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
11205 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
11206 1.169 msaitoh }
11207 1.169 msaitoh
11208 1.169 msaitoh static int
11209 1.281 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
11210 1.169 msaitoh {
11211 1.281 msaitoh uint32_t swfw_sync;
11212 1.281 msaitoh uint32_t swmask = mask << SWFW_SOFT_SHIFT;
11213 1.281 msaitoh uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
11214 1.281 msaitoh int timeout = 200;
11215 1.169 msaitoh
11216 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
11217 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11218 1.281 msaitoh if (wm_get_swsm_semaphore(sc)) {
11219 1.281 msaitoh aprint_error_dev(sc->sc_dev,
11220 1.281 msaitoh "%s: failed to get semaphore\n",
11221 1.281 msaitoh __func__);
11222 1.281 msaitoh return 1;
11223 1.281 msaitoh }
11224 1.281 msaitoh }
11225 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
11226 1.281 msaitoh if ((swfw_sync & (swmask | fwmask)) == 0) {
11227 1.281 msaitoh swfw_sync |= swmask;
11228 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
11229 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11230 1.281 msaitoh wm_put_swsm_semaphore(sc);
11231 1.281 msaitoh return 0;
11232 1.281 msaitoh }
11233 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11234 1.281 msaitoh wm_put_swsm_semaphore(sc);
11235 1.281 msaitoh delay(5000);
11236 1.281 msaitoh }
11237 1.281 msaitoh printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
11238 1.281 msaitoh device_xname(sc->sc_dev), mask, swfw_sync);
11239 1.281 msaitoh return 1;
11240 1.281 msaitoh }
11241 1.169 msaitoh
11242 1.281 msaitoh static void
11243 1.281 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
11244 1.281 msaitoh {
11245 1.281 msaitoh uint32_t swfw_sync;
11246 1.169 msaitoh
11247 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11248 1.281 msaitoh while (wm_get_swsm_semaphore(sc) != 0)
11249 1.281 msaitoh continue;
11250 1.281 msaitoh }
11251 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
11252 1.281 msaitoh swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
11253 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
11254 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11255 1.281 msaitoh wm_put_swsm_semaphore(sc);
11256 1.169 msaitoh }
11257 1.169 msaitoh
11258 1.189 msaitoh static int
11259 1.281 msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
11260 1.203 msaitoh {
11261 1.281 msaitoh uint32_t ext_ctrl;
11262 1.281 msaitoh int timeout = 200;
11263 1.203 msaitoh
11264 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
11265 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11266 1.329 msaitoh ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
11267 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
11268 1.203 msaitoh
11269 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11270 1.329 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
11271 1.281 msaitoh return 0;
11272 1.281 msaitoh delay(5000);
11273 1.281 msaitoh }
11274 1.281 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
11275 1.281 msaitoh device_xname(sc->sc_dev), ext_ctrl);
11276 1.281 msaitoh return 1;
11277 1.281 msaitoh }
11278 1.203 msaitoh
11279 1.281 msaitoh static void
11280 1.281 msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
11281 1.281 msaitoh {
11282 1.281 msaitoh uint32_t ext_ctrl;
11283 1.388 msaitoh
11284 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11285 1.329 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
11286 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
11287 1.203 msaitoh }
11288 1.203 msaitoh
11289 1.203 msaitoh static int
11290 1.281 msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
11291 1.189 msaitoh {
11292 1.281 msaitoh int i = 0;
11293 1.189 msaitoh uint32_t reg;
11294 1.189 msaitoh
11295 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11296 1.281 msaitoh do {
11297 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
11298 1.281 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
11299 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11300 1.281 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
11301 1.281 msaitoh break;
11302 1.281 msaitoh delay(2*1000);
11303 1.281 msaitoh i++;
11304 1.281 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
11305 1.281 msaitoh
11306 1.281 msaitoh if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
11307 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
11308 1.281 msaitoh log(LOG_ERR, "%s: Driver can't access the PHY\n",
11309 1.281 msaitoh device_xname(sc->sc_dev));
11310 1.281 msaitoh return -1;
11311 1.189 msaitoh }
11312 1.189 msaitoh
11313 1.189 msaitoh return 0;
11314 1.189 msaitoh }
11315 1.189 msaitoh
11316 1.169 msaitoh static void
11317 1.281 msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
11318 1.169 msaitoh {
11319 1.169 msaitoh uint32_t reg;
11320 1.169 msaitoh
11321 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11322 1.281 msaitoh reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
11323 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
11324 1.281 msaitoh }
11325 1.281 msaitoh
11326 1.281 msaitoh /*
11327 1.281 msaitoh * Management mode and power management related subroutines.
11328 1.281 msaitoh * BMC, AMT, suspend/resume and EEE.
11329 1.281 msaitoh */
11330 1.281 msaitoh
11331 1.378 msaitoh #ifdef WM_WOL
11332 1.281 msaitoh static int
11333 1.281 msaitoh wm_check_mng_mode(struct wm_softc *sc)
11334 1.281 msaitoh {
11335 1.281 msaitoh int rv;
11336 1.281 msaitoh
11337 1.169 msaitoh switch (sc->sc_type) {
11338 1.169 msaitoh case WM_T_ICH8:
11339 1.169 msaitoh case WM_T_ICH9:
11340 1.169 msaitoh case WM_T_ICH10:
11341 1.190 msaitoh case WM_T_PCH:
11342 1.221 msaitoh case WM_T_PCH2:
11343 1.249 msaitoh case WM_T_PCH_LPT:
11344 1.392 msaitoh case WM_T_PCH_SPT:
11345 1.281 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
11346 1.281 msaitoh break;
11347 1.281 msaitoh case WM_T_82574:
11348 1.281 msaitoh case WM_T_82583:
11349 1.281 msaitoh rv = wm_check_mng_mode_82574(sc);
11350 1.281 msaitoh break;
11351 1.281 msaitoh case WM_T_82571:
11352 1.281 msaitoh case WM_T_82572:
11353 1.281 msaitoh case WM_T_82573:
11354 1.281 msaitoh case WM_T_80003:
11355 1.281 msaitoh rv = wm_check_mng_mode_generic(sc);
11356 1.169 msaitoh break;
11357 1.169 msaitoh default:
11358 1.281 msaitoh /* noting to do */
11359 1.281 msaitoh rv = 0;
11360 1.169 msaitoh break;
11361 1.169 msaitoh }
11362 1.281 msaitoh
11363 1.281 msaitoh return rv;
11364 1.169 msaitoh }
11365 1.173 msaitoh
11366 1.281 msaitoh static int
11367 1.281 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
11368 1.203 msaitoh {
11369 1.281 msaitoh uint32_t fwsm;
11370 1.281 msaitoh
11371 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11372 1.203 msaitoh
11373 1.386 msaitoh if (((fwsm & FWSM_FW_VALID) != 0)
11374 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
11375 1.281 msaitoh return 1;
11376 1.246 christos
11377 1.281 msaitoh return 0;
11378 1.203 msaitoh }
11379 1.203 msaitoh
11380 1.173 msaitoh static int
11381 1.281 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
11382 1.173 msaitoh {
11383 1.281 msaitoh uint16_t data;
11384 1.173 msaitoh
11385 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
11386 1.279 msaitoh
11387 1.293 msaitoh if ((data & NVM_CFG2_MNGM_MASK) != 0)
11388 1.281 msaitoh return 1;
11389 1.173 msaitoh
11390 1.173 msaitoh return 0;
11391 1.173 msaitoh }
11392 1.192 msaitoh
11393 1.281 msaitoh static int
11394 1.281 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
11395 1.202 msaitoh {
11396 1.281 msaitoh uint32_t fwsm;
11397 1.202 msaitoh
11398 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11399 1.202 msaitoh
11400 1.386 msaitoh if (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_IAMT_MODE)
11401 1.281 msaitoh return 1;
11402 1.202 msaitoh
11403 1.281 msaitoh return 0;
11404 1.202 msaitoh }
11405 1.378 msaitoh #endif /* WM_WOL */
11406 1.202 msaitoh
11407 1.281 msaitoh static int
11408 1.281 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
11409 1.202 msaitoh {
11410 1.281 msaitoh uint32_t manc, fwsm, factps;
11411 1.202 msaitoh
11412 1.281 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
11413 1.281 msaitoh return 0;
11414 1.202 msaitoh
11415 1.281 msaitoh manc = CSR_READ(sc, WMREG_MANC);
11416 1.203 msaitoh
11417 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
11418 1.281 msaitoh device_xname(sc->sc_dev), manc));
11419 1.281 msaitoh if ((manc & MANC_RECV_TCO_EN) == 0)
11420 1.281 msaitoh return 0;
11421 1.203 msaitoh
11422 1.281 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
11423 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11424 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
11425 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
11426 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
11427 1.281 msaitoh return 1;
11428 1.281 msaitoh } else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
11429 1.281 msaitoh uint16_t data;
11430 1.203 msaitoh
11431 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
11432 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
11433 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
11434 1.281 msaitoh device_xname(sc->sc_dev), factps, data));
11435 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
11436 1.293 msaitoh && ((data & NVM_CFG2_MNGM_MASK)
11437 1.293 msaitoh == (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
11438 1.281 msaitoh return 1;
11439 1.281 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
11440 1.281 msaitoh && ((manc & MANC_ASF_EN) == 0))
11441 1.281 msaitoh return 1;
11442 1.203 msaitoh
11443 1.281 msaitoh return 0;
11444 1.203 msaitoh }
11445 1.203 msaitoh
11446 1.386 msaitoh static bool
11447 1.386 msaitoh wm_phy_resetisblocked(struct wm_softc *sc)
11448 1.192 msaitoh {
11449 1.380 msaitoh bool blocked = false;
11450 1.281 msaitoh uint32_t reg;
11451 1.380 msaitoh int i = 0;
11452 1.192 msaitoh
11453 1.281 msaitoh switch (sc->sc_type) {
11454 1.281 msaitoh case WM_T_ICH8:
11455 1.281 msaitoh case WM_T_ICH9:
11456 1.281 msaitoh case WM_T_ICH10:
11457 1.281 msaitoh case WM_T_PCH:
11458 1.281 msaitoh case WM_T_PCH2:
11459 1.281 msaitoh case WM_T_PCH_LPT:
11460 1.392 msaitoh case WM_T_PCH_SPT:
11461 1.380 msaitoh do {
11462 1.380 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
11463 1.380 msaitoh if ((reg & FWSM_RSPCIPHY) == 0) {
11464 1.380 msaitoh blocked = true;
11465 1.380 msaitoh delay(10*1000);
11466 1.380 msaitoh continue;
11467 1.380 msaitoh }
11468 1.380 msaitoh blocked = false;
11469 1.380 msaitoh } while (blocked && (i++ < 10));
11470 1.386 msaitoh return blocked;
11471 1.281 msaitoh break;
11472 1.281 msaitoh case WM_T_82571:
11473 1.281 msaitoh case WM_T_82572:
11474 1.281 msaitoh case WM_T_82573:
11475 1.281 msaitoh case WM_T_82574:
11476 1.281 msaitoh case WM_T_82583:
11477 1.281 msaitoh case WM_T_80003:
11478 1.281 msaitoh reg = CSR_READ(sc, WMREG_MANC);
11479 1.281 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
11480 1.386 msaitoh return true;
11481 1.281 msaitoh else
11482 1.386 msaitoh return false;
11483 1.281 msaitoh break;
11484 1.281 msaitoh default:
11485 1.281 msaitoh /* no problem */
11486 1.281 msaitoh break;
11487 1.192 msaitoh }
11488 1.192 msaitoh
11489 1.386 msaitoh return false;
11490 1.192 msaitoh }
11491 1.192 msaitoh
11492 1.192 msaitoh static void
11493 1.281 msaitoh wm_get_hw_control(struct wm_softc *sc)
11494 1.221 msaitoh {
11495 1.281 msaitoh uint32_t reg;
11496 1.221 msaitoh
11497 1.281 msaitoh switch (sc->sc_type) {
11498 1.281 msaitoh case WM_T_82573:
11499 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
11500 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
11501 1.281 msaitoh break;
11502 1.281 msaitoh case WM_T_82571:
11503 1.281 msaitoh case WM_T_82572:
11504 1.281 msaitoh case WM_T_82574:
11505 1.281 msaitoh case WM_T_82583:
11506 1.281 msaitoh case WM_T_80003:
11507 1.281 msaitoh case WM_T_ICH8:
11508 1.281 msaitoh case WM_T_ICH9:
11509 1.281 msaitoh case WM_T_ICH10:
11510 1.281 msaitoh case WM_T_PCH:
11511 1.281 msaitoh case WM_T_PCH2:
11512 1.281 msaitoh case WM_T_PCH_LPT:
11513 1.392 msaitoh case WM_T_PCH_SPT:
11514 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11515 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
11516 1.281 msaitoh break;
11517 1.281 msaitoh default:
11518 1.281 msaitoh break;
11519 1.281 msaitoh }
11520 1.221 msaitoh }
11521 1.221 msaitoh
11522 1.221 msaitoh static void
11523 1.281 msaitoh wm_release_hw_control(struct wm_softc *sc)
11524 1.192 msaitoh {
11525 1.281 msaitoh uint32_t reg;
11526 1.192 msaitoh
11527 1.281 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
11528 1.281 msaitoh return;
11529 1.192 msaitoh
11530 1.281 msaitoh if (sc->sc_type == WM_T_82573) {
11531 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
11532 1.281 msaitoh reg &= ~SWSM_DRV_LOAD;
11533 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
11534 1.192 msaitoh } else {
11535 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11536 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
11537 1.192 msaitoh }
11538 1.192 msaitoh }
11539 1.192 msaitoh
11540 1.192 msaitoh static void
11541 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, bool gate)
11542 1.221 msaitoh {
11543 1.221 msaitoh uint32_t reg;
11544 1.221 msaitoh
11545 1.394 msaitoh if (sc->sc_type < WM_T_PCH2)
11546 1.394 msaitoh return;
11547 1.394 msaitoh
11548 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11549 1.221 msaitoh
11550 1.392 msaitoh if (gate)
11551 1.281 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
11552 1.192 msaitoh else
11553 1.281 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
11554 1.192 msaitoh
11555 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
11556 1.192 msaitoh }
11557 1.199 msaitoh
11558 1.199 msaitoh static void
11559 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
11560 1.221 msaitoh {
11561 1.394 msaitoh uint32_t fwsm, reg;
11562 1.394 msaitoh
11563 1.394 msaitoh /* Gate automatic PHY configuration by hardware on non-managed 82579 */
11564 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
11565 1.394 msaitoh
11566 1.394 msaitoh /* Acquire semaphore */
11567 1.394 msaitoh wm_get_swfwhw_semaphore(sc);
11568 1.221 msaitoh
11569 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11570 1.221 msaitoh if (((fwsm & FWSM_FW_VALID) == 0)
11571 1.386 msaitoh && ((wm_phy_resetisblocked(sc) == false))) {
11572 1.394 msaitoh if (sc->sc_type >= WM_T_PCH_LPT) {
11573 1.394 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11574 1.394 msaitoh reg |= CTRL_EXT_FORCE_SMBUS;
11575 1.394 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11576 1.394 msaitoh CSR_WRITE_FLUSH(sc);
11577 1.394 msaitoh delay(50*1000);
11578 1.394 msaitoh }
11579 1.394 msaitoh
11580 1.394 msaitoh /* Toggle LANPHYPC */
11581 1.221 msaitoh sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
11582 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
11583 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11584 1.266 msaitoh CSR_WRITE_FLUSH(sc);
11585 1.221 msaitoh delay(10);
11586 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
11587 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11588 1.266 msaitoh CSR_WRITE_FLUSH(sc);
11589 1.221 msaitoh delay(50*1000);
11590 1.221 msaitoh
11591 1.394 msaitoh if (sc->sc_type >= WM_T_PCH_LPT) {
11592 1.394 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11593 1.394 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
11594 1.394 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11595 1.394 msaitoh }
11596 1.221 msaitoh }
11597 1.394 msaitoh
11598 1.394 msaitoh /* Release semaphore */
11599 1.394 msaitoh wm_put_swfwhw_semaphore(sc);
11600 1.394 msaitoh
11601 1.394 msaitoh /*
11602 1.394 msaitoh * Ungate automatic PHY configuration by hardware on non-managed 82579
11603 1.394 msaitoh */
11604 1.394 msaitoh if ((sc->sc_type == WM_T_PCH2) && ((fwsm & FWSM_FW_VALID) == 0))
11605 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, false);
11606 1.221 msaitoh }
11607 1.221 msaitoh
11608 1.221 msaitoh static void
11609 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
11610 1.203 msaitoh {
11611 1.203 msaitoh
11612 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
11613 1.392 msaitoh device_xname(sc->sc_dev), __func__));
11614 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
11615 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
11616 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
11617 1.203 msaitoh
11618 1.281 msaitoh /* Disable hardware interception of ARP */
11619 1.203 msaitoh manc &= ~MANC_ARP_EN;
11620 1.203 msaitoh
11621 1.281 msaitoh /* Enable receiving management packets to the host */
11622 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
11623 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
11624 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
11625 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
11626 1.203 msaitoh }
11627 1.203 msaitoh
11628 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
11629 1.203 msaitoh }
11630 1.203 msaitoh }
11631 1.203 msaitoh
11632 1.203 msaitoh static void
11633 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
11634 1.203 msaitoh {
11635 1.203 msaitoh
11636 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
11637 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
11638 1.203 msaitoh
11639 1.260 msaitoh manc |= MANC_ARP_EN;
11640 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
11641 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
11642 1.203 msaitoh
11643 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
11644 1.203 msaitoh }
11645 1.203 msaitoh }
11646 1.203 msaitoh
11647 1.203 msaitoh static void
11648 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
11649 1.203 msaitoh {
11650 1.203 msaitoh
11651 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
11652 1.203 msaitoh switch (sc->sc_type) {
11653 1.203 msaitoh case WM_T_82573:
11654 1.203 msaitoh case WM_T_82583:
11655 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
11656 1.203 msaitoh /* FALLTHROUGH */
11657 1.246 christos case WM_T_80003:
11658 1.203 msaitoh case WM_T_82541:
11659 1.203 msaitoh case WM_T_82547:
11660 1.203 msaitoh case WM_T_82571:
11661 1.203 msaitoh case WM_T_82572:
11662 1.203 msaitoh case WM_T_82574:
11663 1.203 msaitoh case WM_T_82575:
11664 1.203 msaitoh case WM_T_82576:
11665 1.208 msaitoh case WM_T_82580:
11666 1.228 msaitoh case WM_T_I350:
11667 1.265 msaitoh case WM_T_I354:
11668 1.386 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE) != 0)
11669 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
11670 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
11671 1.203 msaitoh break;
11672 1.203 msaitoh case WM_T_ICH8:
11673 1.203 msaitoh case WM_T_ICH9:
11674 1.203 msaitoh case WM_T_ICH10:
11675 1.203 msaitoh case WM_T_PCH:
11676 1.221 msaitoh case WM_T_PCH2:
11677 1.249 msaitoh case WM_T_PCH_LPT:
11678 1.392 msaitoh case WM_T_PCH_SPT: /* XXX only Q170 chipset? */
11679 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
11680 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
11681 1.203 msaitoh break;
11682 1.203 msaitoh default:
11683 1.203 msaitoh break;
11684 1.203 msaitoh }
11685 1.203 msaitoh
11686 1.203 msaitoh /* 1: HAS_MANAGE */
11687 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
11688 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
11689 1.203 msaitoh
11690 1.203 msaitoh #ifdef WM_DEBUG
11691 1.203 msaitoh printf("\n");
11692 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
11693 1.203 msaitoh printf("HAS_AMT,");
11694 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
11695 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
11696 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
11697 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
11698 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
11699 1.203 msaitoh printf("HAS_MANAGE,");
11700 1.203 msaitoh printf("\n");
11701 1.203 msaitoh #endif
11702 1.203 msaitoh /*
11703 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
11704 1.203 msaitoh * stuff
11705 1.203 msaitoh */
11706 1.203 msaitoh }
11707 1.203 msaitoh
11708 1.203 msaitoh #ifdef WM_WOL
11709 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
11710 1.203 msaitoh static void
11711 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
11712 1.203 msaitoh {
11713 1.203 msaitoh #if 0
11714 1.203 msaitoh uint16_t preg;
11715 1.203 msaitoh
11716 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
11717 1.203 msaitoh
11718 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
11719 1.203 msaitoh
11720 1.281 msaitoh /* Configure PHY Rx Control register */
11721 1.281 msaitoh
11722 1.281 msaitoh /* Enable PHY wakeup in MAC register */
11723 1.281 msaitoh
11724 1.281 msaitoh /* Configure and enable PHY wakeup in PHY registers */
11725 1.281 msaitoh
11726 1.281 msaitoh /* Activate PHY wakeup */
11727 1.281 msaitoh
11728 1.281 msaitoh /* XXX */
11729 1.281 msaitoh #endif
11730 1.281 msaitoh }
11731 1.281 msaitoh
11732 1.281 msaitoh /* Power down workaround on D3 */
11733 1.281 msaitoh static void
11734 1.281 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
11735 1.281 msaitoh {
11736 1.281 msaitoh uint32_t reg;
11737 1.281 msaitoh int i;
11738 1.281 msaitoh
11739 1.281 msaitoh for (i = 0; i < 2; i++) {
11740 1.281 msaitoh /* Disable link */
11741 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11742 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
11743 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11744 1.281 msaitoh
11745 1.281 msaitoh /*
11746 1.281 msaitoh * Call gig speed drop workaround on Gig disable before
11747 1.281 msaitoh * accessing any PHY registers
11748 1.281 msaitoh */
11749 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
11750 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
11751 1.203 msaitoh
11752 1.281 msaitoh /* Write VR power-down enable */
11753 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
11754 1.281 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
11755 1.281 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
11756 1.281 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
11757 1.203 msaitoh
11758 1.281 msaitoh /* Read it back and test */
11759 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
11760 1.281 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
11761 1.281 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
11762 1.281 msaitoh break;
11763 1.203 msaitoh
11764 1.281 msaitoh /* Issue PHY reset and repeat at most one more time */
11765 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
11766 1.281 msaitoh }
11767 1.203 msaitoh }
11768 1.203 msaitoh
11769 1.203 msaitoh static void
11770 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
11771 1.203 msaitoh {
11772 1.203 msaitoh uint32_t reg, pmreg;
11773 1.203 msaitoh pcireg_t pmode;
11774 1.203 msaitoh
11775 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
11776 1.203 msaitoh &pmreg, NULL) == 0)
11777 1.203 msaitoh return;
11778 1.203 msaitoh
11779 1.203 msaitoh /* Advertise the wakeup capability */
11780 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
11781 1.203 msaitoh | CTRL_SWDPIN(3));
11782 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
11783 1.203 msaitoh
11784 1.203 msaitoh /* ICH workaround */
11785 1.203 msaitoh switch (sc->sc_type) {
11786 1.203 msaitoh case WM_T_ICH8:
11787 1.203 msaitoh case WM_T_ICH9:
11788 1.203 msaitoh case WM_T_ICH10:
11789 1.203 msaitoh case WM_T_PCH:
11790 1.221 msaitoh case WM_T_PCH2:
11791 1.249 msaitoh case WM_T_PCH_LPT:
11792 1.392 msaitoh case WM_T_PCH_SPT:
11793 1.203 msaitoh /* Disable gig during WOL */
11794 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11795 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
11796 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11797 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
11798 1.203 msaitoh wm_gmii_reset(sc);
11799 1.203 msaitoh
11800 1.203 msaitoh /* Power down workaround */
11801 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
11802 1.203 msaitoh struct mii_softc *child;
11803 1.203 msaitoh
11804 1.203 msaitoh /* Assume that the PHY is copper */
11805 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
11806 1.203 msaitoh if (child->mii_mpd_rev <= 2)
11807 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
11808 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
11809 1.203 msaitoh }
11810 1.203 msaitoh break;
11811 1.203 msaitoh default:
11812 1.203 msaitoh break;
11813 1.203 msaitoh }
11814 1.203 msaitoh
11815 1.203 msaitoh /* Keep the laser running on fiber adapters */
11816 1.311 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
11817 1.311 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES)) {
11818 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11819 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
11820 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11821 1.203 msaitoh }
11822 1.203 msaitoh
11823 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
11824 1.203 msaitoh #if 0 /* for the multicast packet */
11825 1.203 msaitoh reg |= WUFC_MC;
11826 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
11827 1.203 msaitoh #endif
11828 1.203 msaitoh
11829 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
11830 1.203 msaitoh wm_enable_phy_wakeup(sc);
11831 1.203 msaitoh } else {
11832 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
11833 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
11834 1.203 msaitoh }
11835 1.203 msaitoh
11836 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
11837 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
11838 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
11839 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
11840 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
11841 1.203 msaitoh
11842 1.203 msaitoh /* Request PME */
11843 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
11844 1.203 msaitoh #if 0
11845 1.203 msaitoh /* Disable WOL */
11846 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
11847 1.203 msaitoh #else
11848 1.203 msaitoh /* For WOL */
11849 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
11850 1.203 msaitoh #endif
11851 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
11852 1.203 msaitoh }
11853 1.203 msaitoh #endif /* WM_WOL */
11854 1.203 msaitoh
11855 1.377 msaitoh /* LPLU */
11856 1.377 msaitoh
11857 1.377 msaitoh static void
11858 1.377 msaitoh wm_lplu_d0_disable(struct wm_softc *sc)
11859 1.377 msaitoh {
11860 1.377 msaitoh uint32_t reg;
11861 1.377 msaitoh
11862 1.377 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11863 1.381 msaitoh reg &= ~(PHY_CTRL_GBE_DIS | PHY_CTRL_D0A_LPLU);
11864 1.377 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11865 1.377 msaitoh }
11866 1.377 msaitoh
11867 1.377 msaitoh static void
11868 1.377 msaitoh wm_lplu_d0_disable_pch(struct wm_softc *sc)
11869 1.377 msaitoh {
11870 1.377 msaitoh uint32_t reg;
11871 1.377 msaitoh
11872 1.377 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
11873 1.380 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
11874 1.377 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
11875 1.377 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
11876 1.377 msaitoh }
11877 1.377 msaitoh
11878 1.281 msaitoh /* EEE */
11879 1.228 msaitoh
11880 1.228 msaitoh static void
11881 1.281 msaitoh wm_set_eee_i350(struct wm_softc *sc)
11882 1.228 msaitoh {
11883 1.228 msaitoh uint32_t ipcnfg, eeer;
11884 1.228 msaitoh
11885 1.228 msaitoh ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
11886 1.228 msaitoh eeer = CSR_READ(sc, WMREG_EEER);
11887 1.228 msaitoh
11888 1.228 msaitoh if ((sc->sc_flags & WM_F_EEE) != 0) {
11889 1.228 msaitoh ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
11890 1.228 msaitoh eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
11891 1.228 msaitoh | EEER_LPI_FC);
11892 1.228 msaitoh } else {
11893 1.228 msaitoh ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
11894 1.322 msaitoh ipcnfg &= ~IPCNFG_10BASE_TE;
11895 1.228 msaitoh eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
11896 1.228 msaitoh | EEER_LPI_FC);
11897 1.228 msaitoh }
11898 1.228 msaitoh
11899 1.228 msaitoh CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
11900 1.228 msaitoh CSR_WRITE(sc, WMREG_EEER, eeer);
11901 1.228 msaitoh CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
11902 1.228 msaitoh CSR_READ(sc, WMREG_EEER); /* XXX flush? */
11903 1.228 msaitoh }
11904 1.281 msaitoh
11905 1.281 msaitoh /*
11906 1.281 msaitoh * Workarounds (mainly PHY related).
11907 1.281 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
11908 1.281 msaitoh */
11909 1.281 msaitoh
11910 1.281 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
11911 1.281 msaitoh static void
11912 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
11913 1.281 msaitoh {
11914 1.381 msaitoh #if 0
11915 1.281 msaitoh int miistatus, active, i;
11916 1.281 msaitoh int reg;
11917 1.281 msaitoh
11918 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
11919 1.281 msaitoh
11920 1.281 msaitoh /* If the link is not up, do nothing */
11921 1.381 msaitoh if ((miistatus & IFM_ACTIVE) == 0)
11922 1.281 msaitoh return;
11923 1.281 msaitoh
11924 1.281 msaitoh active = sc->sc_mii.mii_media_active;
11925 1.281 msaitoh
11926 1.281 msaitoh /* Nothing to do if the link is other than 1Gbps */
11927 1.281 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
11928 1.281 msaitoh return;
11929 1.281 msaitoh
11930 1.281 msaitoh for (i = 0; i < 10; i++) {
11931 1.281 msaitoh /* read twice */
11932 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
11933 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
11934 1.381 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) == 0)
11935 1.281 msaitoh goto out; /* GOOD! */
11936 1.281 msaitoh
11937 1.281 msaitoh /* Reset the PHY */
11938 1.281 msaitoh wm_gmii_reset(sc);
11939 1.281 msaitoh delay(5*1000);
11940 1.281 msaitoh }
11941 1.281 msaitoh
11942 1.281 msaitoh /* Disable GigE link negotiation */
11943 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11944 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
11945 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11946 1.281 msaitoh
11947 1.281 msaitoh /*
11948 1.281 msaitoh * Call gig speed drop workaround on Gig disable before accessing
11949 1.281 msaitoh * any PHY registers.
11950 1.281 msaitoh */
11951 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
11952 1.281 msaitoh
11953 1.281 msaitoh out:
11954 1.281 msaitoh return;
11955 1.381 msaitoh #endif
11956 1.281 msaitoh }
11957 1.281 msaitoh
11958 1.281 msaitoh /* WOL from S5 stops working */
11959 1.281 msaitoh static void
11960 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
11961 1.281 msaitoh {
11962 1.281 msaitoh uint16_t kmrn_reg;
11963 1.281 msaitoh
11964 1.281 msaitoh /* Only for igp3 */
11965 1.281 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
11966 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
11967 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
11968 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
11969 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
11970 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
11971 1.281 msaitoh }
11972 1.281 msaitoh }
11973 1.281 msaitoh
11974 1.281 msaitoh /*
11975 1.281 msaitoh * Workaround for pch's PHYs
11976 1.281 msaitoh * XXX should be moved to new PHY driver?
11977 1.281 msaitoh */
11978 1.281 msaitoh static void
11979 1.281 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
11980 1.281 msaitoh {
11981 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577)
11982 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
11983 1.281 msaitoh
11984 1.281 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
11985 1.281 msaitoh
11986 1.281 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
11987 1.281 msaitoh
11988 1.281 msaitoh /* 82578 */
11989 1.281 msaitoh if (sc->sc_phytype == WMPHY_82578) {
11990 1.281 msaitoh /* PCH rev. < 3 */
11991 1.281 msaitoh if (sc->sc_rev < 3) {
11992 1.281 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
11993 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
11994 1.281 msaitoh 0x66c0);
11995 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
11996 1.281 msaitoh 0xffff);
11997 1.281 msaitoh }
11998 1.281 msaitoh
11999 1.281 msaitoh /* XXX phy rev. < 2 */
12000 1.281 msaitoh }
12001 1.281 msaitoh
12002 1.281 msaitoh /* Select page 0 */
12003 1.281 msaitoh
12004 1.281 msaitoh /* XXX acquire semaphore */
12005 1.281 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
12006 1.281 msaitoh /* XXX release semaphore */
12007 1.281 msaitoh
12008 1.281 msaitoh /*
12009 1.281 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
12010 1.281 msaitoh * link so that it disables K1 if link is in 1Gbps.
12011 1.281 msaitoh */
12012 1.281 msaitoh wm_k1_gig_workaround_hv(sc, 1);
12013 1.281 msaitoh }
12014 1.281 msaitoh
12015 1.281 msaitoh static void
12016 1.281 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
12017 1.281 msaitoh {
12018 1.281 msaitoh
12019 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
12020 1.281 msaitoh }
12021 1.281 msaitoh
12022 1.281 msaitoh static void
12023 1.281 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
12024 1.281 msaitoh {
12025 1.281 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
12026 1.281 msaitoh
12027 1.281 msaitoh /* XXX acquire semaphore */
12028 1.281 msaitoh
12029 1.281 msaitoh if (link) {
12030 1.281 msaitoh k1_enable = 0;
12031 1.281 msaitoh
12032 1.281 msaitoh /* Link stall fix for link up */
12033 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
12034 1.281 msaitoh } else {
12035 1.281 msaitoh /* Link stall fix for link down */
12036 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
12037 1.281 msaitoh }
12038 1.281 msaitoh
12039 1.281 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
12040 1.281 msaitoh
12041 1.281 msaitoh /* XXX release semaphore */
12042 1.281 msaitoh }
12043 1.281 msaitoh
12044 1.281 msaitoh static void
12045 1.281 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
12046 1.281 msaitoh {
12047 1.281 msaitoh uint32_t reg;
12048 1.281 msaitoh
12049 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
12050 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
12051 1.281 msaitoh reg | HV_KMRN_MDIO_SLOW);
12052 1.281 msaitoh }
12053 1.281 msaitoh
12054 1.281 msaitoh static void
12055 1.281 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
12056 1.281 msaitoh {
12057 1.281 msaitoh uint32_t ctrl, ctrl_ext, tmp;
12058 1.281 msaitoh uint16_t kmrn_reg;
12059 1.281 msaitoh
12060 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
12061 1.281 msaitoh
12062 1.281 msaitoh if (k1_enable)
12063 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
12064 1.281 msaitoh else
12065 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
12066 1.281 msaitoh
12067 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
12068 1.281 msaitoh
12069 1.281 msaitoh delay(20);
12070 1.281 msaitoh
12071 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
12072 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
12073 1.281 msaitoh
12074 1.281 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
12075 1.281 msaitoh tmp |= CTRL_FRCSPD;
12076 1.281 msaitoh
12077 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
12078 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
12079 1.281 msaitoh CSR_WRITE_FLUSH(sc);
12080 1.281 msaitoh delay(20);
12081 1.281 msaitoh
12082 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
12083 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
12084 1.281 msaitoh CSR_WRITE_FLUSH(sc);
12085 1.281 msaitoh delay(20);
12086 1.281 msaitoh }
12087 1.281 msaitoh
12088 1.281 msaitoh /* special case - for 82575 - need to do manual init ... */
12089 1.281 msaitoh static void
12090 1.281 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
12091 1.281 msaitoh {
12092 1.281 msaitoh /*
12093 1.281 msaitoh * remark: this is untested code - we have no board without EEPROM
12094 1.312 msaitoh * same setup as mentioned int the FreeBSD driver for the i82575
12095 1.281 msaitoh */
12096 1.281 msaitoh
12097 1.281 msaitoh /* SerDes configuration via SERDESCTRL */
12098 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
12099 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
12100 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
12101 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
12102 1.281 msaitoh
12103 1.281 msaitoh /* CCM configuration via CCMCTL register */
12104 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
12105 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
12106 1.281 msaitoh
12107 1.281 msaitoh /* PCIe lanes configuration */
12108 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
12109 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
12110 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
12111 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
12112 1.281 msaitoh
12113 1.281 msaitoh /* PCIe PLL Configuration */
12114 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
12115 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
12116 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
12117 1.281 msaitoh }
12118 1.325 msaitoh
12119 1.325 msaitoh static void
12120 1.325 msaitoh wm_reset_mdicnfg_82580(struct wm_softc *sc)
12121 1.325 msaitoh {
12122 1.325 msaitoh uint32_t reg;
12123 1.325 msaitoh uint16_t nvmword;
12124 1.325 msaitoh int rv;
12125 1.325 msaitoh
12126 1.325 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
12127 1.325 msaitoh return;
12128 1.325 msaitoh
12129 1.325 msaitoh rv = wm_nvm_read(sc, NVM_OFF_LAN_FUNC_82580(sc->sc_funcid)
12130 1.325 msaitoh + NVM_OFF_CFG3_PORTA, 1, &nvmword);
12131 1.325 msaitoh if (rv != 0) {
12132 1.325 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
12133 1.325 msaitoh __func__);
12134 1.325 msaitoh return;
12135 1.325 msaitoh }
12136 1.325 msaitoh
12137 1.325 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
12138 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_EXT_MDIO)
12139 1.325 msaitoh reg |= MDICNFG_DEST;
12140 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_COM_MDIO)
12141 1.325 msaitoh reg |= MDICNFG_COM_MDIO;
12142 1.325 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
12143 1.325 msaitoh }
12144 1.329 msaitoh
12145 1.329 msaitoh /*
12146 1.329 msaitoh * I210 Errata 25 and I211 Errata 10
12147 1.329 msaitoh * Slow System Clock.
12148 1.329 msaitoh */
12149 1.329 msaitoh static void
12150 1.329 msaitoh wm_pll_workaround_i210(struct wm_softc *sc)
12151 1.329 msaitoh {
12152 1.329 msaitoh uint32_t mdicnfg, wuc;
12153 1.329 msaitoh uint32_t reg;
12154 1.329 msaitoh pcireg_t pcireg;
12155 1.329 msaitoh uint32_t pmreg;
12156 1.329 msaitoh uint16_t nvmword, tmp_nvmword;
12157 1.329 msaitoh int phyval;
12158 1.329 msaitoh bool wa_done = false;
12159 1.329 msaitoh int i;
12160 1.329 msaitoh
12161 1.329 msaitoh /* Save WUC and MDICNFG registers */
12162 1.329 msaitoh wuc = CSR_READ(sc, WMREG_WUC);
12163 1.329 msaitoh mdicnfg = CSR_READ(sc, WMREG_MDICNFG);
12164 1.329 msaitoh
12165 1.329 msaitoh reg = mdicnfg & ~MDICNFG_DEST;
12166 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
12167 1.329 msaitoh
12168 1.329 msaitoh if (wm_nvm_read(sc, INVM_AUTOLOAD, 1, &nvmword) != 0)
12169 1.329 msaitoh nvmword = INVM_DEFAULT_AL;
12170 1.329 msaitoh tmp_nvmword = nvmword | INVM_PLL_WO_VAL;
12171 1.329 msaitoh
12172 1.329 msaitoh /* Get Power Management cap offset */
12173 1.329 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
12174 1.329 msaitoh &pmreg, NULL) == 0)
12175 1.329 msaitoh return;
12176 1.329 msaitoh for (i = 0; i < WM_MAX_PLL_TRIES; i++) {
12177 1.329 msaitoh phyval = wm_gmii_gs40g_readreg(sc->sc_dev, 1,
12178 1.329 msaitoh GS40G_PHY_PLL_FREQ_PAGE | GS40G_PHY_PLL_FREQ_REG);
12179 1.332 msaitoh
12180 1.329 msaitoh if ((phyval & GS40G_PHY_PLL_UNCONF) != GS40G_PHY_PLL_UNCONF) {
12181 1.329 msaitoh break; /* OK */
12182 1.329 msaitoh }
12183 1.329 msaitoh
12184 1.329 msaitoh wa_done = true;
12185 1.329 msaitoh /* Directly reset the internal PHY */
12186 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
12187 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
12188 1.329 msaitoh
12189 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12190 1.329 msaitoh reg |= CTRL_EXT_PHYPDEN | CTRL_EXT_SDLPE;
12191 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
12192 1.329 msaitoh
12193 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
12194 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (tmp_nvmword << 16);
12195 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
12196 1.332 msaitoh
12197 1.329 msaitoh pcireg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
12198 1.329 msaitoh pmreg + PCI_PMCSR);
12199 1.329 msaitoh pcireg |= PCI_PMCSR_STATE_D3;
12200 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
12201 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
12202 1.329 msaitoh delay(1000);
12203 1.329 msaitoh pcireg &= ~PCI_PMCSR_STATE_D3;
12204 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
12205 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
12206 1.329 msaitoh
12207 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (nvmword << 16);
12208 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
12209 1.332 msaitoh
12210 1.329 msaitoh /* Restore WUC register */
12211 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, wuc);
12212 1.329 msaitoh }
12213 1.332 msaitoh
12214 1.329 msaitoh /* Restore MDICNFG setting */
12215 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, mdicnfg);
12216 1.329 msaitoh if (wa_done)
12217 1.329 msaitoh aprint_verbose_dev(sc->sc_dev, "I210 workaround done\n");
12218 1.329 msaitoh }
12219