if_wm.c revision 1.413 1 1.413 skrll /* $NetBSD: if_wm.c,v 1.413 2016/06/14 09:07:22 skrll Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.246 christos Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.246 christos
43 1.246 christos Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.246 christos
46 1.246 christos 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.246 christos
49 1.246 christos 2. Redistributions in binary form must reproduce the above copyright
50 1.246 christos notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.246 christos
53 1.246 christos 3. Neither the name of the Intel Corporation nor the names of its
54 1.246 christos contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.246 christos
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.246 christos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.246 christos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.246 christos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.246 christos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.246 christos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.246 christos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.246 christos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.246 christos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.288 msaitoh * - Check XXX'ed comments
76 1.377 msaitoh * - Disable D0 LPLU on 8257[12356], 82580 and I350.
77 1.407 knakahar * - TX Multi queue improvement (refine queue selection logic)
78 1.407 knakahar * - Advanced Receive Descriptor
79 1.286 msaitoh * - EEE (Energy Efficiency Ethernet)
80 1.286 msaitoh * - Virtual Function
81 1.286 msaitoh * - Set LED correctly (based on contents in EEPROM)
82 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
83 1.371 msaitoh * - Image Unique ID
84 1.410 knakahar * - restructure evcnt
85 1.1 thorpej */
86 1.38 lukem
87 1.38 lukem #include <sys/cdefs.h>
88 1.413 skrll __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.413 2016/06/14 09:07:22 skrll Exp $");
89 1.309 ozaki
90 1.309 ozaki #ifdef _KERNEL_OPT
91 1.309 ozaki #include "opt_net_mpsafe.h"
92 1.309 ozaki #endif
93 1.1 thorpej
94 1.1 thorpej #include <sys/param.h>
95 1.1 thorpej #include <sys/systm.h>
96 1.96 perry #include <sys/callout.h>
97 1.1 thorpej #include <sys/mbuf.h>
98 1.1 thorpej #include <sys/malloc.h>
99 1.356 knakahar #include <sys/kmem.h>
100 1.1 thorpej #include <sys/kernel.h>
101 1.1 thorpej #include <sys/socket.h>
102 1.1 thorpej #include <sys/ioctl.h>
103 1.1 thorpej #include <sys/errno.h>
104 1.1 thorpej #include <sys/device.h>
105 1.1 thorpej #include <sys/queue.h>
106 1.84 thorpej #include <sys/syslog.h>
107 1.346 knakahar #include <sys/interrupt.h>
108 1.403 knakahar #include <sys/cpu.h>
109 1.403 knakahar #include <sys/pcq.h>
110 1.1 thorpej
111 1.315 riastrad #include <sys/rndsource.h>
112 1.21 itojun
113 1.1 thorpej #include <net/if.h>
114 1.96 perry #include <net/if_dl.h>
115 1.1 thorpej #include <net/if_media.h>
116 1.1 thorpej #include <net/if_ether.h>
117 1.1 thorpej
118 1.1 thorpej #include <net/bpf.h>
119 1.1 thorpej
120 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
121 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
122 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
123 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
124 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
125 1.1 thorpej
126 1.147 ad #include <sys/bus.h>
127 1.147 ad #include <sys/intr.h>
128 1.1 thorpej #include <machine/endian.h>
129 1.1 thorpej
130 1.1 thorpej #include <dev/mii/mii.h>
131 1.1 thorpej #include <dev/mii/miivar.h>
132 1.202 msaitoh #include <dev/mii/miidevs.h>
133 1.1 thorpej #include <dev/mii/mii_bitbang.h>
134 1.127 bouyer #include <dev/mii/ikphyreg.h>
135 1.191 msaitoh #include <dev/mii/igphyreg.h>
136 1.202 msaitoh #include <dev/mii/igphyvar.h>
137 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
138 1.1 thorpej
139 1.1 thorpej #include <dev/pci/pcireg.h>
140 1.1 thorpej #include <dev/pci/pcivar.h>
141 1.1 thorpej #include <dev/pci/pcidevs.h>
142 1.1 thorpej
143 1.1 thorpej #include <dev/pci/if_wmreg.h>
144 1.182 msaitoh #include <dev/pci/if_wmvar.h>
145 1.1 thorpej
146 1.1 thorpej #ifdef WM_DEBUG
147 1.1 thorpej #define WM_DEBUG_LINK 0x01
148 1.1 thorpej #define WM_DEBUG_TX 0x02
149 1.1 thorpej #define WM_DEBUG_RX 0x04
150 1.1 thorpej #define WM_DEBUG_GMII 0x08
151 1.203 msaitoh #define WM_DEBUG_MANAGE 0x10
152 1.240 msaitoh #define WM_DEBUG_NVM 0x20
153 1.392 msaitoh #define WM_DEBUG_INIT 0x40
154 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
155 1.392 msaitoh | WM_DEBUG_MANAGE | WM_DEBUG_NVM | WM_DEBUG_INIT;
156 1.1 thorpej
157 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
158 1.1 thorpej #else
159 1.1 thorpej #define DPRINTF(x, y) /* nothing */
160 1.1 thorpej #endif /* WM_DEBUG */
161 1.1 thorpej
162 1.272 ozaki #ifdef NET_MPSAFE
163 1.272 ozaki #define WM_MPSAFE 1
164 1.272 ozaki #endif
165 1.272 ozaki
166 1.335 msaitoh /*
167 1.364 knakahar * This device driver's max interrupt numbers.
168 1.335 msaitoh */
169 1.405 knakahar #define WM_MAX_NQUEUEINTR 16
170 1.405 knakahar #define WM_MAX_NINTR (WM_MAX_NQUEUEINTR + 1)
171 1.335 msaitoh
172 1.1 thorpej /*
173 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
174 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
175 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
176 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
177 1.75 thorpej * of them at a time.
178 1.75 thorpej *
179 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
180 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
181 1.75 thorpej * situations with jumbo frames.
182 1.1 thorpej */
183 1.75 thorpej #define WM_NTXSEGS 256
184 1.2 thorpej #define WM_IFQUEUELEN 256
185 1.74 tron #define WM_TXQUEUELEN_MAX 64
186 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
187 1.356 knakahar #define WM_TXQUEUELEN(txq) ((txq)->txq_num)
188 1.356 knakahar #define WM_TXQUEUELEN_MASK(txq) (WM_TXQUEUELEN(txq) - 1)
189 1.356 knakahar #define WM_TXQUEUE_GC(txq) (WM_TXQUEUELEN(txq) / 8)
190 1.75 thorpej #define WM_NTXDESC_82542 256
191 1.75 thorpej #define WM_NTXDESC_82544 4096
192 1.356 knakahar #define WM_NTXDESC(txq) ((txq)->txq_ndesc)
193 1.356 knakahar #define WM_NTXDESC_MASK(txq) (WM_NTXDESC(txq) - 1)
194 1.398 knakahar #define WM_TXDESCS_SIZE(txq) (WM_NTXDESC(txq) * (txq)->txq_descsize)
195 1.356 knakahar #define WM_NEXTTX(txq, x) (((x) + 1) & WM_NTXDESC_MASK(txq))
196 1.356 knakahar #define WM_NEXTTXS(txq, x) (((x) + 1) & WM_TXQUEUELEN_MASK(txq))
197 1.1 thorpej
198 1.269 tls #define WM_MAXTXDMA (2 * round_page(IP_MAXPACKET)) /* for TSO */
199 1.82 thorpej
200 1.403 knakahar #define WM_TXINTERQSIZE 256
201 1.403 knakahar
202 1.1 thorpej /*
203 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
204 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
205 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
206 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
207 1.1 thorpej */
208 1.10 thorpej #define WM_NRXDESC 256
209 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
210 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
211 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
212 1.1 thorpej
213 1.354 knakahar typedef union txdescs {
214 1.354 knakahar wiseman_txdesc_t sctxu_txdescs[WM_NTXDESC_82544];
215 1.354 knakahar nq_txdesc_t sctxu_nq_txdescs[WM_NTXDESC_82544];
216 1.354 knakahar } txdescs_t;
217 1.1 thorpej
218 1.398 knakahar #define WM_CDTXOFF(txq, x) ((txq)->txq_descsize * (x))
219 1.354 knakahar #define WM_CDRXOFF(x) (sizeof(wiseman_rxdesc_t) * x)
220 1.1 thorpej
221 1.1 thorpej /*
222 1.1 thorpej * Software state for transmit jobs.
223 1.1 thorpej */
224 1.1 thorpej struct wm_txsoft {
225 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
226 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
227 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
228 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
229 1.4 thorpej int txs_ndesc; /* # of descriptors used */
230 1.1 thorpej };
231 1.1 thorpej
232 1.1 thorpej /*
233 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
234 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
235 1.1 thorpej * more than one buffer, we chain them together.
236 1.1 thorpej */
237 1.1 thorpej struct wm_rxsoft {
238 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
239 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
240 1.1 thorpej };
241 1.1 thorpej
242 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
243 1.173 msaitoh
244 1.199 msaitoh static uint16_t swfwphysem[] = {
245 1.199 msaitoh SWFW_PHY0_SM,
246 1.199 msaitoh SWFW_PHY1_SM,
247 1.199 msaitoh SWFW_PHY2_SM,
248 1.199 msaitoh SWFW_PHY3_SM
249 1.199 msaitoh };
250 1.199 msaitoh
251 1.320 msaitoh static const uint32_t wm_82580_rxpbs_table[] = {
252 1.320 msaitoh 36, 72, 144, 1, 2, 4, 8, 16, 35, 70, 140
253 1.320 msaitoh };
254 1.320 msaitoh
255 1.356 knakahar struct wm_softc;
256 1.356 knakahar
257 1.356 knakahar struct wm_txqueue {
258 1.357 knakahar kmutex_t *txq_lock; /* lock for tx operations */
259 1.356 knakahar
260 1.405 knakahar struct wm_softc *txq_sc; /* shortcut (skip struct wm_queue) */
261 1.364 knakahar
262 1.356 knakahar /* Software state for the transmit descriptors. */
263 1.356 knakahar int txq_num; /* must be a power of two */
264 1.356 knakahar struct wm_txsoft txq_soft[WM_TXQUEUELEN_MAX];
265 1.356 knakahar
266 1.356 knakahar /* TX control data structures. */
267 1.356 knakahar int txq_ndesc; /* must be a power of two */
268 1.398 knakahar size_t txq_descsize; /* a tx descriptor size */
269 1.356 knakahar txdescs_t *txq_descs_u;
270 1.356 knakahar bus_dmamap_t txq_desc_dmamap; /* control data DMA map */
271 1.356 knakahar bus_dma_segment_t txq_desc_seg; /* control data segment */
272 1.356 knakahar int txq_desc_rseg; /* real number of control segment */
273 1.356 knakahar #define txq_desc_dma txq_desc_dmamap->dm_segs[0].ds_addr
274 1.356 knakahar #define txq_descs txq_descs_u->sctxu_txdescs
275 1.356 knakahar #define txq_nq_descs txq_descs_u->sctxu_nq_txdescs
276 1.356 knakahar
277 1.356 knakahar bus_addr_t txq_tdt_reg; /* offset of TDT register */
278 1.356 knakahar
279 1.356 knakahar int txq_free; /* number of free Tx descriptors */
280 1.356 knakahar int txq_next; /* next ready Tx descriptor */
281 1.356 knakahar
282 1.356 knakahar int txq_sfree; /* number of free Tx jobs */
283 1.356 knakahar int txq_snext; /* next free Tx job */
284 1.356 knakahar int txq_sdirty; /* dirty Tx jobs */
285 1.356 knakahar
286 1.356 knakahar /* These 4 variables are used only on the 82547. */
287 1.356 knakahar int txq_fifo_size; /* Tx FIFO size */
288 1.356 knakahar int txq_fifo_head; /* current head of FIFO */
289 1.356 knakahar uint32_t txq_fifo_addr; /* internal address of start of FIFO */
290 1.356 knakahar int txq_fifo_stall; /* Tx FIFO is stalled */
291 1.356 knakahar
292 1.400 knakahar /*
293 1.403 knakahar * When ncpu > number of Tx queues, a Tx queue is shared by multiple
294 1.403 knakahar * CPUs. This queue intermediate them without block.
295 1.403 knakahar */
296 1.403 knakahar pcq_t *txq_interq;
297 1.403 knakahar
298 1.403 knakahar /*
299 1.400 knakahar * NEWQUEUE devices must use not ifp->if_flags but txq->txq_flags
300 1.400 knakahar * to manage Tx H/W queue's busy flag.
301 1.400 knakahar */
302 1.400 knakahar int txq_flags; /* flags for H/W queue, see below */
303 1.401 knakahar #define WM_TXQ_NO_SPACE 0x1
304 1.400 knakahar
305 1.356 knakahar /* XXX which event counter is required? */
306 1.356 knakahar };
307 1.356 knakahar
308 1.356 knakahar struct wm_rxqueue {
309 1.357 knakahar kmutex_t *rxq_lock; /* lock for rx operations */
310 1.356 knakahar
311 1.405 knakahar struct wm_softc *rxq_sc; /* shortcut (skip struct wm_queue) */
312 1.364 knakahar
313 1.356 knakahar /* Software state for the receive descriptors. */
314 1.356 knakahar wiseman_rxdesc_t *rxq_descs;
315 1.356 knakahar
316 1.356 knakahar /* RX control data structures. */
317 1.356 knakahar struct wm_rxsoft rxq_soft[WM_NRXDESC];
318 1.356 knakahar bus_dmamap_t rxq_desc_dmamap; /* control data DMA map */
319 1.356 knakahar bus_dma_segment_t rxq_desc_seg; /* control data segment */
320 1.356 knakahar int rxq_desc_rseg; /* real number of control segment */
321 1.356 knakahar size_t rxq_desc_size; /* control data size */
322 1.356 knakahar #define rxq_desc_dma rxq_desc_dmamap->dm_segs[0].ds_addr
323 1.356 knakahar
324 1.356 knakahar bus_addr_t rxq_rdt_reg; /* offset of RDT register */
325 1.356 knakahar
326 1.388 msaitoh int rxq_ptr; /* next ready Rx desc/queue ent */
327 1.356 knakahar int rxq_discard;
328 1.356 knakahar int rxq_len;
329 1.356 knakahar struct mbuf *rxq_head;
330 1.356 knakahar struct mbuf *rxq_tail;
331 1.356 knakahar struct mbuf **rxq_tailp;
332 1.356 knakahar
333 1.356 knakahar /* XXX which event counter is required? */
334 1.356 knakahar };
335 1.356 knakahar
336 1.405 knakahar struct wm_queue {
337 1.405 knakahar int wmq_id; /* index of transmit and receive queues */
338 1.405 knakahar int wmq_intr_idx; /* index of MSI-X tables */
339 1.405 knakahar
340 1.405 knakahar struct wm_txqueue wmq_txq;
341 1.405 knakahar struct wm_rxqueue wmq_rxq;
342 1.405 knakahar };
343 1.405 knakahar
344 1.1 thorpej /*
345 1.1 thorpej * Software state per device.
346 1.1 thorpej */
347 1.1 thorpej struct wm_softc {
348 1.160 christos device_t sc_dev; /* generic device information */
349 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
350 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
351 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
352 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
353 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
354 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
355 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
356 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
357 1.336 msaitoh bus_size_t sc_flashs; /* flash registers space size */
358 1.392 msaitoh off_t sc_flashreg_offset; /*
359 1.392 msaitoh * offset to flash registers from
360 1.392 msaitoh * start of BAR
361 1.392 msaitoh */
362 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
363 1.199 msaitoh
364 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
365 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
366 1.199 msaitoh
367 1.123 jmcneill pci_chipset_tag_t sc_pc;
368 1.123 jmcneill pcitag_t sc_pcitag;
369 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
370 1.281 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability reg offset */
371 1.1 thorpej
372 1.304 msaitoh uint16_t sc_pcidevid; /* PCI device ID */
373 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
374 1.192 msaitoh int sc_rev; /* MAC revision */
375 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
376 1.292 msaitoh uint32_t sc_mediatype; /* Media type (Copper, Fiber, SERDES)*/
377 1.311 msaitoh #define WM_MEDIATYPE_UNKNOWN 0x00
378 1.311 msaitoh #define WM_MEDIATYPE_FIBER 0x01
379 1.311 msaitoh #define WM_MEDIATYPE_COPPER 0x02
380 1.311 msaitoh #define WM_MEDIATYPE_SERDES 0x03 /* Internal SERDES */
381 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
382 1.1 thorpej int sc_flags; /* flags; see below */
383 1.179 msaitoh int sc_if_flags; /* last if_flags */
384 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
385 1.199 msaitoh int sc_align_tweak;
386 1.1 thorpej
387 1.335 msaitoh void *sc_ihs[WM_MAX_NINTR]; /*
388 1.335 msaitoh * interrupt cookie.
389 1.335 msaitoh * legacy and msi use sc_ihs[0].
390 1.335 msaitoh */
391 1.335 msaitoh pci_intr_handle_t *sc_intrs; /* legacy and msi use sc_intrs[0] */
392 1.335 msaitoh int sc_nintrs; /* number of interrupts */
393 1.335 msaitoh
394 1.364 knakahar int sc_link_intr_idx; /* index of MSI-X tables */
395 1.364 knakahar
396 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
397 1.272 ozaki bool sc_stopping;
398 1.1 thorpej
399 1.328 msaitoh int sc_nvm_ver_major;
400 1.328 msaitoh int sc_nvm_ver_minor;
401 1.350 msaitoh int sc_nvm_ver_build;
402 1.294 msaitoh int sc_nvm_addrbits; /* NVM address bits */
403 1.328 msaitoh unsigned int sc_nvm_wordsize; /* NVM word size */
404 1.199 msaitoh int sc_ich8_flash_base;
405 1.199 msaitoh int sc_ich8_flash_bank_size;
406 1.199 msaitoh int sc_nvm_k1_enabled;
407 1.42 thorpej
408 1.405 knakahar int sc_nqueues;
409 1.405 knakahar struct wm_queue *sc_queue;
410 1.1 thorpej
411 1.404 knakahar int sc_affinity_offset;
412 1.404 knakahar
413 1.1 thorpej #ifdef WM_EVENT_COUNTERS
414 1.1 thorpej /* Event counters. */
415 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
416 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
417 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
418 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
419 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
420 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
421 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
422 1.1 thorpej
423 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
424 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
425 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
426 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
427 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
428 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
429 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
430 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
431 1.1 thorpej
432 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
433 1.388 msaitoh struct evcnt sc_ev_txdrop; /* Tx packets dropped(too many segs) */
434 1.1 thorpej
435 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
436 1.71 thorpej
437 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
438 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
439 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
440 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
441 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
442 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
443 1.1 thorpej
444 1.356 knakahar /* This variable are used only on the 82547. */
445 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
446 1.78 thorpej
447 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
448 1.1 thorpej #if 0
449 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
450 1.1 thorpej #endif
451 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
452 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
453 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
454 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
455 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
456 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
457 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
458 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
459 1.1 thorpej
460 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
461 1.325 msaitoh int sc_tbi_serdes_anegticks; /* autonegotiation ticks */
462 1.325 msaitoh int sc_tbi_serdes_ticks; /* tbi ticks */
463 1.1 thorpej
464 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
465 1.21 itojun
466 1.224 tls krndsource_t rnd_source; /* random source */
467 1.272 ozaki
468 1.357 knakahar kmutex_t *sc_core_lock; /* lock for softc operations */
469 1.391 ozaki
470 1.391 ozaki struct if_percpuq *sc_ipq; /* softint-based input queues */
471 1.1 thorpej };
472 1.1 thorpej
473 1.357 knakahar #define WM_CORE_LOCK(_sc) if ((_sc)->sc_core_lock) mutex_enter((_sc)->sc_core_lock)
474 1.357 knakahar #define WM_CORE_UNLOCK(_sc) if ((_sc)->sc_core_lock) mutex_exit((_sc)->sc_core_lock)
475 1.357 knakahar #define WM_CORE_LOCKED(_sc) (!(_sc)->sc_core_lock || mutex_owned((_sc)->sc_core_lock))
476 1.272 ozaki
477 1.272 ozaki #ifdef WM_MPSAFE
478 1.272 ozaki #define CALLOUT_FLAGS CALLOUT_MPSAFE
479 1.272 ozaki #else
480 1.272 ozaki #define CALLOUT_FLAGS 0
481 1.272 ozaki #endif
482 1.272 ozaki
483 1.356 knakahar #define WM_RXCHAIN_RESET(rxq) \
484 1.1 thorpej do { \
485 1.356 knakahar (rxq)->rxq_tailp = &(rxq)->rxq_head; \
486 1.356 knakahar *(rxq)->rxq_tailp = NULL; \
487 1.356 knakahar (rxq)->rxq_len = 0; \
488 1.1 thorpej } while (/*CONSTCOND*/0)
489 1.1 thorpej
490 1.356 knakahar #define WM_RXCHAIN_LINK(rxq, m) \
491 1.1 thorpej do { \
492 1.356 knakahar *(rxq)->rxq_tailp = (rxq)->rxq_tail = (m); \
493 1.356 knakahar (rxq)->rxq_tailp = &(m)->m_next; \
494 1.1 thorpej } while (/*CONSTCOND*/0)
495 1.1 thorpej
496 1.1 thorpej #ifdef WM_EVENT_COUNTERS
497 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
498 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
499 1.1 thorpej #else
500 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
501 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
502 1.1 thorpej #endif
503 1.1 thorpej
504 1.1 thorpej #define CSR_READ(sc, reg) \
505 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
506 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
507 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
508 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
509 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
510 1.1 thorpej
511 1.392 msaitoh #define ICH8_FLASH_READ32(sc, reg) \
512 1.392 msaitoh bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, \
513 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
514 1.392 msaitoh #define ICH8_FLASH_WRITE32(sc, reg, data) \
515 1.392 msaitoh bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, \
516 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
517 1.392 msaitoh
518 1.392 msaitoh #define ICH8_FLASH_READ16(sc, reg) \
519 1.392 msaitoh bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, \
520 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
521 1.392 msaitoh #define ICH8_FLASH_WRITE16(sc, reg, data) \
522 1.392 msaitoh bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, \
523 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
524 1.139 bouyer
525 1.398 knakahar #define WM_CDTXADDR(txq, x) ((txq)->txq_desc_dma + WM_CDTXOFF((txq), (x)))
526 1.356 knakahar #define WM_CDRXADDR(rxq, x) ((rxq)->rxq_desc_dma + WM_CDRXOFF((x)))
527 1.1 thorpej
528 1.356 knakahar #define WM_CDTXADDR_LO(txq, x) (WM_CDTXADDR((txq), (x)) & 0xffffffffU)
529 1.356 knakahar #define WM_CDTXADDR_HI(txq, x) \
530 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
531 1.356 knakahar (uint64_t)WM_CDTXADDR((txq), (x)) >> 32 : 0)
532 1.69 thorpej
533 1.356 knakahar #define WM_CDRXADDR_LO(rxq, x) (WM_CDRXADDR((rxq), (x)) & 0xffffffffU)
534 1.356 knakahar #define WM_CDRXADDR_HI(rxq, x) \
535 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
536 1.356 knakahar (uint64_t)WM_CDRXADDR((rxq), (x)) >> 32 : 0)
537 1.69 thorpej
538 1.280 msaitoh /*
539 1.280 msaitoh * Register read/write functions.
540 1.280 msaitoh * Other than CSR_{READ|WRITE}().
541 1.280 msaitoh */
542 1.280 msaitoh #if 0
543 1.280 msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
544 1.280 msaitoh #endif
545 1.280 msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
546 1.280 msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
547 1.280 msaitoh uint32_t, uint32_t);
548 1.280 msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
549 1.280 msaitoh
550 1.280 msaitoh /*
551 1.352 knakahar * Descriptor sync/init functions.
552 1.352 knakahar */
553 1.362 knakahar static inline void wm_cdtxsync(struct wm_txqueue *, int, int, int);
554 1.362 knakahar static inline void wm_cdrxsync(struct wm_rxqueue *, int, int);
555 1.362 knakahar static inline void wm_init_rxdesc(struct wm_rxqueue *, int);
556 1.352 knakahar
557 1.352 knakahar /*
558 1.280 msaitoh * Device driver interface functions and commonly used functions.
559 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
560 1.280 msaitoh */
561 1.280 msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
562 1.280 msaitoh static int wm_match(device_t, cfdata_t, void *);
563 1.280 msaitoh static void wm_attach(device_t, device_t, void *);
564 1.280 msaitoh static int wm_detach(device_t, int);
565 1.280 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
566 1.280 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
567 1.47 thorpej static void wm_watchdog(struct ifnet *);
568 1.403 knakahar static void wm_watchdog_txq(struct ifnet *, struct wm_txqueue *);
569 1.280 msaitoh static void wm_tick(void *);
570 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
571 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
572 1.280 msaitoh /* MAC address related */
573 1.306 msaitoh static uint16_t wm_check_alt_mac_addr(struct wm_softc *);
574 1.280 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
575 1.280 msaitoh static void wm_set_ral(struct wm_softc *, const uint8_t *, int);
576 1.280 msaitoh static uint32_t wm_mchash(struct wm_softc *, const uint8_t *);
577 1.280 msaitoh static void wm_set_filter(struct wm_softc *);
578 1.280 msaitoh /* Reset and init related */
579 1.280 msaitoh static void wm_set_vlan(struct wm_softc *);
580 1.280 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
581 1.280 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
582 1.280 msaitoh static void wm_lan_init_done(struct wm_softc *);
583 1.280 msaitoh static void wm_get_cfg_done(struct wm_softc *);
584 1.312 msaitoh static void wm_initialize_hardware_bits(struct wm_softc *);
585 1.320 msaitoh static uint32_t wm_rxpbs_adjust_82580(uint32_t);
586 1.280 msaitoh static void wm_reset(struct wm_softc *);
587 1.362 knakahar static int wm_add_rxbuf(struct wm_rxqueue *, int);
588 1.362 knakahar static void wm_rxdrain(struct wm_rxqueue *);
589 1.372 knakahar static void wm_rss_getkey(uint8_t *);
590 1.365 knakahar static void wm_init_rss(struct wm_softc *);
591 1.371 msaitoh static void wm_adjust_qnum(struct wm_softc *, int);
592 1.371 msaitoh static int wm_setup_legacy(struct wm_softc *);
593 1.371 msaitoh static int wm_setup_msix(struct wm_softc *);
594 1.47 thorpej static int wm_init(struct ifnet *);
595 1.272 ozaki static int wm_init_locked(struct ifnet *);
596 1.47 thorpej static void wm_stop(struct ifnet *, int);
597 1.272 ozaki static void wm_stop_locked(struct ifnet *, int);
598 1.280 msaitoh static void wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
599 1.280 msaitoh static void wm_82547_txfifo_stall(void *);
600 1.280 msaitoh static int wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
601 1.353 knakahar /* DMA related */
602 1.362 knakahar static int wm_alloc_tx_descs(struct wm_softc *, struct wm_txqueue *);
603 1.362 knakahar static void wm_free_tx_descs(struct wm_softc *, struct wm_txqueue *);
604 1.362 knakahar static void wm_init_tx_descs(struct wm_softc *, struct wm_txqueue *);
605 1.405 knakahar static void wm_init_tx_regs(struct wm_softc *, struct wm_queue *,
606 1.405 knakahar struct wm_txqueue *);
607 1.362 knakahar static int wm_alloc_rx_descs(struct wm_softc *, struct wm_rxqueue *);
608 1.362 knakahar static void wm_free_rx_descs(struct wm_softc *, struct wm_rxqueue *);
609 1.405 knakahar static void wm_init_rx_regs(struct wm_softc *, struct wm_queue *,
610 1.405 knakahar struct wm_rxqueue *);
611 1.362 knakahar static int wm_alloc_tx_buffer(struct wm_softc *, struct wm_txqueue *);
612 1.362 knakahar static void wm_free_tx_buffer(struct wm_softc *, struct wm_txqueue *);
613 1.362 knakahar static void wm_init_tx_buffer(struct wm_softc *, struct wm_txqueue *);
614 1.362 knakahar static int wm_alloc_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
615 1.362 knakahar static void wm_free_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
616 1.362 knakahar static int wm_init_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
617 1.405 knakahar static void wm_init_tx_queue(struct wm_softc *, struct wm_queue *,
618 1.405 knakahar struct wm_txqueue *);
619 1.405 knakahar static int wm_init_rx_queue(struct wm_softc *, struct wm_queue *,
620 1.405 knakahar struct wm_rxqueue *);
621 1.353 knakahar static int wm_alloc_txrx_queues(struct wm_softc *);
622 1.353 knakahar static void wm_free_txrx_queues(struct wm_softc *);
623 1.355 knakahar static int wm_init_txrx_queues(struct wm_softc *);
624 1.280 msaitoh /* Start */
625 1.371 msaitoh static int wm_tx_offload(struct wm_softc *, struct wm_txsoft *,
626 1.371 msaitoh uint32_t *, uint8_t *);
627 1.280 msaitoh static void wm_start(struct ifnet *);
628 1.280 msaitoh static void wm_start_locked(struct ifnet *);
629 1.403 knakahar static int wm_nq_tx_offload(struct wm_softc *, struct wm_txqueue *,
630 1.403 knakahar struct wm_txsoft *, uint32_t *, uint32_t *, bool *);
631 1.280 msaitoh static void wm_nq_start(struct ifnet *);
632 1.280 msaitoh static void wm_nq_start_locked(struct ifnet *);
633 1.403 knakahar static int wm_nq_transmit(struct ifnet *, struct mbuf *);
634 1.403 knakahar static inline int wm_nq_select_txqueue(struct ifnet *, struct mbuf *);
635 1.403 knakahar static void wm_nq_transmit_locked(struct ifnet *, struct wm_txqueue *);
636 1.403 knakahar static void wm_nq_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
637 1.280 msaitoh /* Interrupt */
638 1.403 knakahar static int wm_txeof(struct wm_softc *, struct wm_txqueue *);
639 1.362 knakahar static void wm_rxeof(struct wm_rxqueue *);
640 1.280 msaitoh static void wm_linkintr_gmii(struct wm_softc *, uint32_t);
641 1.280 msaitoh static void wm_linkintr_tbi(struct wm_softc *, uint32_t);
642 1.325 msaitoh static void wm_linkintr_serdes(struct wm_softc *, uint32_t);
643 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
644 1.335 msaitoh static int wm_intr_legacy(void *);
645 1.405 knakahar static int wm_txrxintr_msix(void *);
646 1.335 msaitoh static int wm_linkintr_msix(void *);
647 1.1 thorpej
648 1.280 msaitoh /*
649 1.280 msaitoh * Media related.
650 1.292 msaitoh * GMII, SGMII, TBI, SERDES and SFP.
651 1.280 msaitoh */
652 1.325 msaitoh /* Common */
653 1.325 msaitoh static void wm_tbi_serdes_set_linkled(struct wm_softc *);
654 1.280 msaitoh /* GMII related */
655 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
656 1.280 msaitoh static int wm_get_phy_id_82575(struct wm_softc *);
657 1.280 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
658 1.324 msaitoh static int wm_gmii_mediachange(struct ifnet *);
659 1.280 msaitoh static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
660 1.280 msaitoh static void wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
661 1.280 msaitoh static uint32_t wm_i82543_mii_recvbits(struct wm_softc *);
662 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
663 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
664 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
665 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
666 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
667 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
668 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
669 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
670 1.280 msaitoh static void wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
671 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
672 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
673 1.243 msaitoh static int wm_gmii_82580_readreg(device_t, int, int);
674 1.243 msaitoh static void wm_gmii_82580_writereg(device_t, int, int, int);
675 1.329 msaitoh static int wm_gmii_gs40g_readreg(device_t, int, int);
676 1.329 msaitoh static void wm_gmii_gs40g_writereg(device_t, int, int, int);
677 1.280 msaitoh static void wm_gmii_statchg(struct ifnet *);
678 1.280 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
679 1.280 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
680 1.280 msaitoh /* SGMII */
681 1.265 msaitoh static bool wm_sgmii_uses_mdio(struct wm_softc *);
682 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
683 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
684 1.280 msaitoh /* TBI related */
685 1.280 msaitoh static void wm_tbi_mediainit(struct wm_softc *);
686 1.324 msaitoh static int wm_tbi_mediachange(struct ifnet *);
687 1.280 msaitoh static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
688 1.325 msaitoh static int wm_check_for_link(struct wm_softc *);
689 1.325 msaitoh static void wm_tbi_tick(struct wm_softc *);
690 1.325 msaitoh /* SERDES related */
691 1.325 msaitoh static void wm_serdes_power_up_link_82575(struct wm_softc *);
692 1.325 msaitoh static int wm_serdes_mediachange(struct ifnet *);
693 1.325 msaitoh static void wm_serdes_mediastatus(struct ifnet *, struct ifmediareq *);
694 1.325 msaitoh static void wm_serdes_tick(struct wm_softc *);
695 1.292 msaitoh /* SFP related */
696 1.295 msaitoh static int wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
697 1.295 msaitoh static uint32_t wm_sfp_get_media_type(struct wm_softc *);
698 1.167 msaitoh
699 1.280 msaitoh /*
700 1.280 msaitoh * NVM related.
701 1.280 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
702 1.280 msaitoh */
703 1.294 msaitoh /* Misc functions */
704 1.280 msaitoh static void wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
705 1.280 msaitoh static void wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
706 1.294 msaitoh static int wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
707 1.280 msaitoh /* Microwire */
708 1.280 msaitoh static int wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
709 1.280 msaitoh /* SPI */
710 1.280 msaitoh static int wm_nvm_ready_spi(struct wm_softc *);
711 1.280 msaitoh static int wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
712 1.280 msaitoh /* Using with EERD */
713 1.280 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
714 1.280 msaitoh static int wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
715 1.280 msaitoh /* Flash */
716 1.280 msaitoh static int wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
717 1.280 msaitoh unsigned int *);
718 1.280 msaitoh static int32_t wm_ich8_cycle_init(struct wm_softc *);
719 1.280 msaitoh static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
720 1.280 msaitoh static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
721 1.392 msaitoh uint32_t *);
722 1.280 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
723 1.280 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
724 1.392 msaitoh static int32_t wm_read_ich8_dword(struct wm_softc *, uint32_t, uint32_t *);
725 1.280 msaitoh static int wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
726 1.392 msaitoh static int wm_nvm_read_spt(struct wm_softc *, int, int, uint16_t *);
727 1.321 msaitoh /* iNVM */
728 1.321 msaitoh static int wm_nvm_read_word_invm(struct wm_softc *, uint16_t, uint16_t *);
729 1.321 msaitoh static int wm_nvm_read_invm(struct wm_softc *, int, int, uint16_t *);
730 1.327 msaitoh /* Lock, detecting NVM type, validate checksum and read */
731 1.280 msaitoh static int wm_nvm_acquire(struct wm_softc *);
732 1.280 msaitoh static void wm_nvm_release(struct wm_softc *);
733 1.280 msaitoh static int wm_nvm_is_onboard_eeprom(struct wm_softc *);
734 1.321 msaitoh static int wm_nvm_get_flash_presence_i210(struct wm_softc *);
735 1.280 msaitoh static int wm_nvm_validate_checksum(struct wm_softc *);
736 1.347 msaitoh static void wm_nvm_version_invm(struct wm_softc *);
737 1.328 msaitoh static void wm_nvm_version(struct wm_softc *);
738 1.280 msaitoh static int wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
739 1.1 thorpej
740 1.280 msaitoh /*
741 1.280 msaitoh * Hardware semaphores.
742 1.280 msaitoh * Very complexed...
743 1.280 msaitoh */
744 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
745 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
746 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
747 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
748 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
749 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
750 1.259 msaitoh static int wm_get_hw_semaphore_82573(struct wm_softc *);
751 1.259 msaitoh static void wm_put_hw_semaphore_82573(struct wm_softc *);
752 1.139 bouyer
753 1.280 msaitoh /*
754 1.280 msaitoh * Management mode and power management related subroutines.
755 1.280 msaitoh * BMC, AMT, suspend/resume and EEE.
756 1.280 msaitoh */
757 1.378 msaitoh #ifdef WM_WOL
758 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
759 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
760 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
761 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
762 1.378 msaitoh #endif
763 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
764 1.386 msaitoh static bool wm_phy_resetisblocked(struct wm_softc *);
765 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
766 1.280 msaitoh static void wm_release_hw_control(struct wm_softc *);
767 1.392 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, bool);
768 1.280 msaitoh static void wm_smbustopci(struct wm_softc *);
769 1.280 msaitoh static void wm_init_manageability(struct wm_softc *);
770 1.280 msaitoh static void wm_release_manageability(struct wm_softc *);
771 1.280 msaitoh static void wm_get_wakeup(struct wm_softc *);
772 1.203 msaitoh #ifdef WM_WOL
773 1.280 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
774 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
775 1.280 msaitoh static void wm_enable_wakeup(struct wm_softc *);
776 1.203 msaitoh #endif
777 1.377 msaitoh /* LPLU (Low Power Link Up) */
778 1.377 msaitoh static void wm_lplu_d0_disable(struct wm_softc *);
779 1.377 msaitoh static void wm_lplu_d0_disable_pch(struct wm_softc *);
780 1.280 msaitoh /* EEE */
781 1.280 msaitoh static void wm_set_eee_i350(struct wm_softc *);
782 1.280 msaitoh
783 1.280 msaitoh /*
784 1.280 msaitoh * Workarounds (mainly PHY related).
785 1.280 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
786 1.280 msaitoh */
787 1.280 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
788 1.280 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
789 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
790 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
791 1.192 msaitoh static void wm_k1_gig_workaround_hv(struct wm_softc *, int);
792 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
793 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
794 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
795 1.325 msaitoh static void wm_reset_mdicnfg_82580(struct wm_softc *);
796 1.329 msaitoh static void wm_pll_workaround_i210(struct wm_softc *);
797 1.1 thorpej
798 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
799 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
800 1.1 thorpej
801 1.1 thorpej /*
802 1.1 thorpej * Devices supported by this driver.
803 1.1 thorpej */
804 1.76 thorpej static const struct wm_product {
805 1.1 thorpej pci_vendor_id_t wmp_vendor;
806 1.1 thorpej pci_product_id_t wmp_product;
807 1.1 thorpej const char *wmp_name;
808 1.43 thorpej wm_chip_type wmp_type;
809 1.292 msaitoh uint32_t wmp_flags;
810 1.311 msaitoh #define WMP_F_UNKNOWN WM_MEDIATYPE_UNKNOWN
811 1.311 msaitoh #define WMP_F_FIBER WM_MEDIATYPE_FIBER
812 1.311 msaitoh #define WMP_F_COPPER WM_MEDIATYPE_COPPER
813 1.311 msaitoh #define WMP_F_SERDES WM_MEDIATYPE_SERDES
814 1.292 msaitoh #define WMP_MEDIATYPE(x) ((x) & 0x03)
815 1.1 thorpej } wm_products[] = {
816 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
817 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
818 1.291 msaitoh WM_T_82542_2_1, WMP_F_FIBER },
819 1.1 thorpej
820 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
821 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
822 1.291 msaitoh WM_T_82543, WMP_F_FIBER },
823 1.1 thorpej
824 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
825 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
826 1.291 msaitoh WM_T_82543, WMP_F_COPPER },
827 1.1 thorpej
828 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
829 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
830 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
831 1.1 thorpej
832 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
833 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
834 1.291 msaitoh WM_T_82544, WMP_F_FIBER },
835 1.1 thorpej
836 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
837 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
838 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
839 1.1 thorpej
840 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
841 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
842 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
843 1.1 thorpej
844 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
845 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
846 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
847 1.34 kent
848 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
849 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
850 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
851 1.55 thorpej
852 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
853 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
854 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
855 1.34 kent
856 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
857 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
858 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
859 1.33 kent
860 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
861 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
862 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
863 1.17 thorpej
864 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
865 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
866 1.291 msaitoh WM_T_82545, WMP_F_COPPER },
867 1.17 thorpej
868 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
869 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
870 1.291 msaitoh WM_T_82545_3, WMP_F_COPPER },
871 1.55 thorpej
872 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
873 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
874 1.291 msaitoh WM_T_82545_3, WMP_F_FIBER },
875 1.279 msaitoh
876 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
877 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
878 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
879 1.279 msaitoh
880 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
881 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
882 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
883 1.39 thorpej
884 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
885 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
886 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
887 1.17 thorpej
888 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
889 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
890 1.291 msaitoh WM_T_82545, WMP_F_FIBER },
891 1.17 thorpej
892 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
893 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
894 1.291 msaitoh WM_T_82546, WMP_F_FIBER },
895 1.17 thorpej
896 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
897 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
898 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
899 1.55 thorpej
900 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
901 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
902 1.291 msaitoh WM_T_82546_3, WMP_F_FIBER },
903 1.279 msaitoh
904 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
905 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
906 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
907 1.279 msaitoh
908 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
909 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
910 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
911 1.127 bouyer
912 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
913 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
914 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
915 1.127 bouyer
916 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
917 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
918 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
919 1.116 msaitoh
920 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
921 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
922 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
923 1.63 thorpej
924 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
925 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
926 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
927 1.116 msaitoh
928 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
929 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
930 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
931 1.57 thorpej
932 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
933 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
934 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
935 1.57 thorpej
936 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
937 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
938 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
939 1.57 thorpej
940 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
941 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
942 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
943 1.57 thorpej
944 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
945 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
946 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
947 1.101 tron
948 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
949 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
950 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
951 1.57 thorpej
952 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
953 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
954 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
955 1.116 msaitoh
956 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
957 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
958 1.291 msaitoh WM_T_82547_2, WMP_F_COPPER },
959 1.116 msaitoh
960 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
961 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
962 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
963 1.116 msaitoh
964 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
965 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
966 1.291 msaitoh WM_T_82571, WMP_F_FIBER },
967 1.279 msaitoh
968 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
969 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
970 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
971 1.279 msaitoh
972 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
973 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
974 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
975 1.127 bouyer
976 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
977 1.299 msaitoh "Intel PRO/1000 PT Quad Port Server Adapter",
978 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
979 1.299 msaitoh
980 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
981 1.299 msaitoh "Intel Gigabit PT Quad Port Server ExpressModule",
982 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
983 1.299 msaitoh
984 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
985 1.299 msaitoh "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
986 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
987 1.299 msaitoh
988 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
989 1.299 msaitoh "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
990 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
991 1.299 msaitoh
992 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
993 1.299 msaitoh "Intel 82571EB Quad 1000baseX Ethernet",
994 1.299 msaitoh WM_T_82571, WMP_F_FIBER, },
995 1.299 msaitoh
996 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
997 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
998 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
999 1.116 msaitoh
1000 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
1001 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
1002 1.291 msaitoh WM_T_82572, WMP_F_FIBER },
1003 1.279 msaitoh
1004 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
1005 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
1006 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
1007 1.116 msaitoh
1008 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
1009 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1010 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1011 1.116 msaitoh
1012 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
1013 1.116 msaitoh "Intel i82573E",
1014 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1015 1.116 msaitoh
1016 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
1017 1.117 msaitoh "Intel i82573E IAMT",
1018 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1019 1.116 msaitoh
1020 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
1021 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
1022 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1023 1.116 msaitoh
1024 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
1025 1.165 sborrill "Intel i82574L",
1026 1.291 msaitoh WM_T_82574, WMP_F_COPPER },
1027 1.165 sborrill
1028 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574LA,
1029 1.299 msaitoh "Intel i82574L",
1030 1.299 msaitoh WM_T_82574, WMP_F_COPPER },
1031 1.299 msaitoh
1032 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
1033 1.185 msaitoh "Intel i82583V",
1034 1.291 msaitoh WM_T_82583, WMP_F_COPPER },
1035 1.185 msaitoh
1036 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
1037 1.127 bouyer "i80003 dual 1000baseT Ethernet",
1038 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1039 1.127 bouyer
1040 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
1041 1.127 bouyer "i80003 dual 1000baseX Ethernet",
1042 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1043 1.279 msaitoh
1044 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
1045 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
1046 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1047 1.127 bouyer
1048 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
1049 1.127 bouyer "Intel i80003 1000baseT Ethernet",
1050 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1051 1.279 msaitoh
1052 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
1053 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
1054 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1055 1.279 msaitoh
1056 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
1057 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
1058 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1059 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
1060 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
1061 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1062 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
1063 1.139 bouyer "Intel i82801H LAN Controller",
1064 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1065 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
1066 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
1067 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1068 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
1069 1.139 bouyer "Intel i82801H (M) LAN Controller",
1070 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1071 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
1072 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
1073 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1074 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
1075 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
1076 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1077 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
1078 1.144 msaitoh "82801I (AMT) LAN Controller",
1079 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1080 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
1081 1.144 msaitoh "82801I LAN Controller",
1082 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1083 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
1084 1.144 msaitoh "82801I (G) LAN Controller",
1085 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1086 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
1087 1.144 msaitoh "82801I (GT) LAN Controller",
1088 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1089 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
1090 1.144 msaitoh "82801I (C) LAN Controller",
1091 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1092 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
1093 1.162 bouyer "82801I mobile LAN Controller",
1094 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1095 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
1096 1.162 bouyer "82801I mobile (V) LAN Controller",
1097 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1098 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
1099 1.162 bouyer "82801I mobile (AMT) LAN Controller",
1100 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1101 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
1102 1.191 msaitoh "82567LM-4 LAN Controller",
1103 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1104 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_82567V_3,
1105 1.191 msaitoh "82567V-3 LAN Controller",
1106 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1107 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
1108 1.191 msaitoh "82567LM-2 LAN Controller",
1109 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1110 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
1111 1.191 msaitoh "82567LF-2 LAN Controller",
1112 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1113 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
1114 1.164 markd "82567LM-3 LAN Controller",
1115 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1116 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
1117 1.167 msaitoh "82567LF-3 LAN Controller",
1118 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1119 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
1120 1.191 msaitoh "82567V-2 LAN Controller",
1121 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1122 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
1123 1.221 msaitoh "82567V-3? LAN Controller",
1124 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1125 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
1126 1.221 msaitoh "HANKSVILLE LAN Controller",
1127 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1128 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
1129 1.207 msaitoh "PCH LAN (82577LM) Controller",
1130 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1131 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
1132 1.207 msaitoh "PCH LAN (82577LC) Controller",
1133 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1134 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
1135 1.190 msaitoh "PCH LAN (82578DM) Controller",
1136 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1137 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
1138 1.190 msaitoh "PCH LAN (82578DC) Controller",
1139 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1140 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
1141 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
1142 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1143 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
1144 1.221 msaitoh "PCH2 LAN (82579V) Controller",
1145 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1146 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
1147 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
1148 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1149 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
1150 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
1151 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
1152 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
1153 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
1154 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1155 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
1156 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
1157 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1158 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
1159 1.199 msaitoh "82576 1000BaseT Ethernet",
1160 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1161 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
1162 1.199 msaitoh "82576 1000BaseX Ethernet",
1163 1.291 msaitoh WM_T_82576, WMP_F_FIBER },
1164 1.279 msaitoh
1165 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
1166 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1167 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1168 1.279 msaitoh
1169 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
1170 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
1171 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1172 1.299 msaitoh
1173 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
1174 1.299 msaitoh "82576 Gigabit ET2 Quad Port Server Adapter",
1175 1.299 msaitoh WM_T_82576, WMP_F_COPPER },
1176 1.299 msaitoh
1177 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
1178 1.199 msaitoh "82576 gigabit Ethernet",
1179 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1180 1.279 msaitoh
1181 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
1182 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1183 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1184 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
1185 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
1186 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1187 1.279 msaitoh
1188 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
1189 1.199 msaitoh "82580 1000BaseT Ethernet",
1190 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1191 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
1192 1.199 msaitoh "82580 1000BaseX Ethernet",
1193 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1194 1.279 msaitoh
1195 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
1196 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
1197 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
1198 1.279 msaitoh
1199 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
1200 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
1201 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1202 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
1203 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1204 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1205 1.300 msaitoh
1206 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1207 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1208 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1209 1.300 msaitoh
1210 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
1211 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SGMII)",
1212 1.304 msaitoh WM_T_82580, WMP_F_COPPER },
1213 1.304 msaitoh
1214 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
1215 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SERDES)",
1216 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1217 1.304 msaitoh
1218 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
1219 1.304 msaitoh "DH89XXCC 1000BASE-KX Ethernet",
1220 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1221 1.304 msaitoh
1222 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SFP,
1223 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SFP)",
1224 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1225 1.304 msaitoh
1226 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_COPPER,
1227 1.228 msaitoh "I350 Gigabit Network Connection",
1228 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1229 1.304 msaitoh
1230 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_FIBER,
1231 1.228 msaitoh "I350 Gigabit Fiber Network Connection",
1232 1.291 msaitoh WM_T_I350, WMP_F_FIBER },
1233 1.279 msaitoh
1234 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SERDES,
1235 1.228 msaitoh "I350 Gigabit Backplane Connection",
1236 1.228 msaitoh WM_T_I350, WMP_F_SERDES },
1237 1.292 msaitoh
1238 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_DA4,
1239 1.299 msaitoh "I350 Quad Port Gigabit Ethernet",
1240 1.299 msaitoh WM_T_I350, WMP_F_SERDES },
1241 1.299 msaitoh
1242 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SGMII,
1243 1.228 msaitoh "I350 Gigabit Connection",
1244 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1245 1.292 msaitoh
1246 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_1000KX,
1247 1.308 msaitoh "I354 Gigabit Ethernet (KX)",
1248 1.308 msaitoh WM_T_I354, WMP_F_SERDES },
1249 1.308 msaitoh
1250 1.265 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_SGMII,
1251 1.308 msaitoh "I354 Gigabit Ethernet (SGMII)",
1252 1.308 msaitoh WM_T_I354, WMP_F_COPPER },
1253 1.308 msaitoh
1254 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_25GBE,
1255 1.308 msaitoh "I354 Gigabit Ethernet (2.5G)",
1256 1.291 msaitoh WM_T_I354, WMP_F_COPPER },
1257 1.308 msaitoh
1258 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_T1,
1259 1.247 msaitoh "I210-T1 Ethernet Server Adapter",
1260 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1261 1.299 msaitoh
1262 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
1263 1.247 msaitoh "I210 Ethernet (Copper OEM)",
1264 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1265 1.299 msaitoh
1266 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_IT,
1267 1.247 msaitoh "I210 Ethernet (Copper IT)",
1268 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1269 1.299 msaitoh
1270 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_WOF,
1271 1.299 msaitoh "I210 Ethernet (FLASH less)",
1272 1.299 msaitoh WM_T_I210, WMP_F_COPPER },
1273 1.299 msaitoh
1274 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_FIBER,
1275 1.247 msaitoh "I210 Gigabit Ethernet (Fiber)",
1276 1.291 msaitoh WM_T_I210, WMP_F_FIBER },
1277 1.279 msaitoh
1278 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES,
1279 1.247 msaitoh "I210 Gigabit Ethernet (SERDES)",
1280 1.247 msaitoh WM_T_I210, WMP_F_SERDES },
1281 1.292 msaitoh
1282 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES_WOF,
1283 1.299 msaitoh "I210 Gigabit Ethernet (FLASH less)",
1284 1.299 msaitoh WM_T_I210, WMP_F_SERDES },
1285 1.299 msaitoh
1286 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SGMII,
1287 1.247 msaitoh "I210 Gigabit Ethernet (SGMII)",
1288 1.292 msaitoh WM_T_I210, WMP_F_COPPER },
1289 1.292 msaitoh
1290 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I211_COPPER,
1291 1.247 msaitoh "I211 Ethernet (COPPER)",
1292 1.291 msaitoh WM_T_I211, WMP_F_COPPER },
1293 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_V,
1294 1.249 msaitoh "I217 V Ethernet Connection",
1295 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1296 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_LM,
1297 1.249 msaitoh "I217 LM Ethernet Connection",
1298 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1299 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V,
1300 1.249 msaitoh "I218 V Ethernet Connection",
1301 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1302 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V2,
1303 1.298 msaitoh "I218 V Ethernet Connection",
1304 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1305 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V3,
1306 1.298 msaitoh "I218 V Ethernet Connection",
1307 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1308 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM,
1309 1.249 msaitoh "I218 LM Ethernet Connection",
1310 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1311 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM2,
1312 1.298 msaitoh "I218 LM Ethernet Connection",
1313 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1314 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM3,
1315 1.298 msaitoh "I218 LM Ethernet Connection",
1316 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1317 1.392 msaitoh #if 0
1318 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V,
1319 1.392 msaitoh "I219 V Ethernet Connection",
1320 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1321 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V2,
1322 1.392 msaitoh "I219 V Ethernet Connection",
1323 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1324 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM,
1325 1.392 msaitoh "I219 LM Ethernet Connection",
1326 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1327 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM2,
1328 1.392 msaitoh "I219 LM Ethernet Connection",
1329 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1330 1.392 msaitoh #endif
1331 1.1 thorpej { 0, 0,
1332 1.1 thorpej NULL,
1333 1.1 thorpej 0, 0 },
1334 1.1 thorpej };
1335 1.1 thorpej
1336 1.2 thorpej #ifdef WM_EVENT_COUNTERS
1337 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
1338 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
1339 1.2 thorpej
1340 1.280 msaitoh
1341 1.280 msaitoh /*
1342 1.280 msaitoh * Register read/write functions.
1343 1.280 msaitoh * Other than CSR_{READ|WRITE}().
1344 1.280 msaitoh */
1345 1.280 msaitoh
1346 1.53 thorpej #if 0 /* Not currently used */
1347 1.110 perry static inline uint32_t
1348 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1349 1.53 thorpej {
1350 1.53 thorpej
1351 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1352 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1353 1.53 thorpej }
1354 1.53 thorpej #endif
1355 1.53 thorpej
1356 1.110 perry static inline void
1357 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1358 1.53 thorpej {
1359 1.53 thorpej
1360 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1361 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1362 1.53 thorpej }
1363 1.53 thorpej
1364 1.110 perry static inline void
1365 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1366 1.199 msaitoh uint32_t data)
1367 1.199 msaitoh {
1368 1.199 msaitoh uint32_t regval;
1369 1.199 msaitoh int i;
1370 1.199 msaitoh
1371 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1372 1.199 msaitoh
1373 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1374 1.199 msaitoh
1375 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1376 1.199 msaitoh delay(5);
1377 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1378 1.199 msaitoh break;
1379 1.199 msaitoh }
1380 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1381 1.280 msaitoh aprint_error("%s: WARNING:"
1382 1.280 msaitoh " i82575 reg 0x%08x setup did not indicate ready\n",
1383 1.199 msaitoh device_xname(sc->sc_dev), reg);
1384 1.199 msaitoh }
1385 1.199 msaitoh }
1386 1.199 msaitoh
1387 1.199 msaitoh static inline void
1388 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1389 1.69 thorpej {
1390 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1391 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1392 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1393 1.69 thorpej else
1394 1.69 thorpej wa->wa_high = 0;
1395 1.69 thorpej }
1396 1.69 thorpej
1397 1.280 msaitoh /*
1398 1.352 knakahar * Descriptor sync/init functions.
1399 1.352 knakahar */
1400 1.352 knakahar static inline void
1401 1.362 knakahar wm_cdtxsync(struct wm_txqueue *txq, int start, int num, int ops)
1402 1.352 knakahar {
1403 1.362 knakahar struct wm_softc *sc = txq->txq_sc;
1404 1.352 knakahar
1405 1.352 knakahar /* If it will wrap around, sync to the end of the ring. */
1406 1.356 knakahar if ((start + num) > WM_NTXDESC(txq)) {
1407 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1408 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize *
1409 1.356 knakahar (WM_NTXDESC(txq) - start), ops);
1410 1.356 knakahar num -= (WM_NTXDESC(txq) - start);
1411 1.352 knakahar start = 0;
1412 1.352 knakahar }
1413 1.352 knakahar
1414 1.352 knakahar /* Now sync whatever is left. */
1415 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1416 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize * num, ops);
1417 1.352 knakahar }
1418 1.352 knakahar
1419 1.352 knakahar static inline void
1420 1.362 knakahar wm_cdrxsync(struct wm_rxqueue *rxq, int start, int ops)
1421 1.352 knakahar {
1422 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1423 1.352 knakahar
1424 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_dmamap,
1425 1.352 knakahar WM_CDRXOFF(start), sizeof(wiseman_rxdesc_t), ops);
1426 1.352 knakahar }
1427 1.352 knakahar
1428 1.352 knakahar static inline void
1429 1.362 knakahar wm_init_rxdesc(struct wm_rxqueue *rxq, int start)
1430 1.352 knakahar {
1431 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1432 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[start];
1433 1.356 knakahar wiseman_rxdesc_t *rxd = &rxq->rxq_descs[start];
1434 1.352 knakahar struct mbuf *m = rxs->rxs_mbuf;
1435 1.352 knakahar
1436 1.352 knakahar /*
1437 1.352 knakahar * Note: We scoot the packet forward 2 bytes in the buffer
1438 1.352 knakahar * so that the payload after the Ethernet header is aligned
1439 1.352 knakahar * to a 4-byte boundary.
1440 1.352 knakahar
1441 1.352 knakahar * XXX BRAINDAMAGE ALERT!
1442 1.352 knakahar * The stupid chip uses the same size for every buffer, which
1443 1.352 knakahar * is set in the Receive Control register. We are using the 2K
1444 1.352 knakahar * size option, but what we REALLY want is (2K - 2)! For this
1445 1.352 knakahar * reason, we can't "scoot" packets longer than the standard
1446 1.352 knakahar * Ethernet MTU. On strict-alignment platforms, if the total
1447 1.352 knakahar * size exceeds (2K - 2) we set align_tweak to 0 and let
1448 1.352 knakahar * the upper layer copy the headers.
1449 1.352 knakahar */
1450 1.352 knakahar m->m_data = m->m_ext.ext_buf + sc->sc_align_tweak;
1451 1.352 knakahar
1452 1.352 knakahar wm_set_dma_addr(&rxd->wrx_addr,
1453 1.352 knakahar rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1454 1.352 knakahar rxd->wrx_len = 0;
1455 1.352 knakahar rxd->wrx_cksum = 0;
1456 1.352 knakahar rxd->wrx_status = 0;
1457 1.352 knakahar rxd->wrx_errors = 0;
1458 1.352 knakahar rxd->wrx_special = 0;
1459 1.388 msaitoh wm_cdrxsync(rxq, start, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1460 1.352 knakahar
1461 1.356 knakahar CSR_WRITE(sc, rxq->rxq_rdt_reg, start);
1462 1.352 knakahar }
1463 1.352 knakahar
1464 1.352 knakahar /*
1465 1.280 msaitoh * Device driver interface functions and commonly used functions.
1466 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
1467 1.280 msaitoh */
1468 1.280 msaitoh
1469 1.280 msaitoh /* Lookup supported device table */
1470 1.1 thorpej static const struct wm_product *
1471 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1472 1.1 thorpej {
1473 1.1 thorpej const struct wm_product *wmp;
1474 1.1 thorpej
1475 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1476 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1477 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1478 1.194 msaitoh return wmp;
1479 1.1 thorpej }
1480 1.194 msaitoh return NULL;
1481 1.1 thorpej }
1482 1.1 thorpej
1483 1.280 msaitoh /* The match function (ca_match) */
1484 1.47 thorpej static int
1485 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1486 1.1 thorpej {
1487 1.1 thorpej struct pci_attach_args *pa = aux;
1488 1.1 thorpej
1489 1.1 thorpej if (wm_lookup(pa) != NULL)
1490 1.194 msaitoh return 1;
1491 1.1 thorpej
1492 1.194 msaitoh return 0;
1493 1.1 thorpej }
1494 1.1 thorpej
1495 1.280 msaitoh /* The attach function (ca_attach) */
1496 1.47 thorpej static void
1497 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1498 1.1 thorpej {
1499 1.157 dyoung struct wm_softc *sc = device_private(self);
1500 1.1 thorpej struct pci_attach_args *pa = aux;
1501 1.182 msaitoh prop_dictionary_t dict;
1502 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1503 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1504 1.340 knakahar int counts[PCI_INTR_TYPE_SIZE];
1505 1.340 knakahar pci_intr_type_t max_type;
1506 1.160 christos const char *eetype, *xname;
1507 1.1 thorpej bus_space_tag_t memt;
1508 1.1 thorpej bus_space_handle_t memh;
1509 1.201 msaitoh bus_size_t memsize;
1510 1.1 thorpej int memh_valid;
1511 1.201 msaitoh int i, error;
1512 1.1 thorpej const struct wm_product *wmp;
1513 1.115 thorpej prop_data_t ea;
1514 1.115 thorpej prop_number_t pn;
1515 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1516 1.325 msaitoh uint16_t cfg1, cfg2, swdpin, nvmword;
1517 1.1 thorpej pcireg_t preg, memtype;
1518 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1519 1.273 msaitoh bool force_clear_smbi;
1520 1.292 msaitoh uint32_t link_mode;
1521 1.44 thorpej uint32_t reg;
1522 1.1 thorpej
1523 1.160 christos sc->sc_dev = self;
1524 1.272 ozaki callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
1525 1.272 ozaki sc->sc_stopping = false;
1526 1.1 thorpej
1527 1.292 msaitoh wmp = wm_lookup(pa);
1528 1.292 msaitoh #ifdef DIAGNOSTIC
1529 1.1 thorpej if (wmp == NULL) {
1530 1.1 thorpej printf("\n");
1531 1.1 thorpej panic("wm_attach: impossible");
1532 1.1 thorpej }
1533 1.292 msaitoh #endif
1534 1.292 msaitoh sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
1535 1.1 thorpej
1536 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1537 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1538 1.123 jmcneill
1539 1.69 thorpej if (pci_dma64_available(pa))
1540 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1541 1.69 thorpej else
1542 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1543 1.1 thorpej
1544 1.304 msaitoh sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
1545 1.388 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag,PCI_CLASS_REG));
1546 1.226 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
1547 1.1 thorpej
1548 1.1 thorpej sc->sc_type = wmp->wmp_type;
1549 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1550 1.192 msaitoh if (sc->sc_rev < 2) {
1551 1.160 christos aprint_error_dev(sc->sc_dev,
1552 1.160 christos "i82542 must be at least rev. 2\n");
1553 1.1 thorpej return;
1554 1.1 thorpej }
1555 1.192 msaitoh if (sc->sc_rev < 3)
1556 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1557 1.1 thorpej }
1558 1.1 thorpej
1559 1.335 msaitoh /*
1560 1.335 msaitoh * Disable MSI for Errata:
1561 1.335 msaitoh * "Message Signaled Interrupt Feature May Corrupt Write Transactions"
1562 1.335 msaitoh *
1563 1.335 msaitoh * 82544: Errata 25
1564 1.335 msaitoh * 82540: Errata 6 (easy to reproduce device timeout)
1565 1.335 msaitoh * 82545: Errata 4 (easy to reproduce device timeout)
1566 1.335 msaitoh * 82546: Errata 26 (easy to reproduce device timeout)
1567 1.335 msaitoh * 82541: Errata 7 (easy to reproduce device timeout)
1568 1.337 msaitoh *
1569 1.337 msaitoh * "Byte Enables 2 and 3 are not set on MSI writes"
1570 1.337 msaitoh *
1571 1.337 msaitoh * 82571 & 82572: Errata 63
1572 1.335 msaitoh */
1573 1.337 msaitoh if ((sc->sc_type <= WM_T_82541_2) || (sc->sc_type == WM_T_82571)
1574 1.337 msaitoh || (sc->sc_type == WM_T_82572))
1575 1.335 msaitoh pa->pa_flags &= ~PCI_FLAGS_MSI_OKAY;
1576 1.335 msaitoh
1577 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1578 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1579 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
1580 1.265 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
1581 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1582 1.199 msaitoh
1583 1.184 msaitoh /* Set device properties (mactype) */
1584 1.182 msaitoh dict = device_properties(sc->sc_dev);
1585 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1586 1.182 msaitoh
1587 1.1 thorpej /*
1588 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1589 1.53 thorpej * and it is really required for normal operation.
1590 1.1 thorpej */
1591 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1592 1.1 thorpej switch (memtype) {
1593 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1594 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1595 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1596 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1597 1.1 thorpej break;
1598 1.1 thorpej default:
1599 1.1 thorpej memh_valid = 0;
1600 1.189 msaitoh break;
1601 1.1 thorpej }
1602 1.1 thorpej
1603 1.1 thorpej if (memh_valid) {
1604 1.1 thorpej sc->sc_st = memt;
1605 1.1 thorpej sc->sc_sh = memh;
1606 1.201 msaitoh sc->sc_ss = memsize;
1607 1.1 thorpej } else {
1608 1.160 christos aprint_error_dev(sc->sc_dev,
1609 1.160 christos "unable to map device registers\n");
1610 1.1 thorpej return;
1611 1.1 thorpej }
1612 1.1 thorpej
1613 1.53 thorpej /*
1614 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1615 1.53 thorpej * register access. It is not desirable (nor supported in
1616 1.53 thorpej * this driver) to use it for normal operation, though it is
1617 1.53 thorpej * required to work around bugs in some chip versions.
1618 1.53 thorpej */
1619 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1620 1.53 thorpej /* First we have to find the I/O BAR. */
1621 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1622 1.241 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
1623 1.241 msaitoh if (memtype == PCI_MAPREG_TYPE_IO)
1624 1.53 thorpej break;
1625 1.241 msaitoh if (PCI_MAPREG_MEM_TYPE(memtype) ==
1626 1.241 msaitoh PCI_MAPREG_MEM_TYPE_64BIT)
1627 1.241 msaitoh i += 4; /* skip high bits, too */
1628 1.53 thorpej }
1629 1.241 msaitoh if (i < PCI_MAPREG_END) {
1630 1.88 briggs /*
1631 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1632 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1633 1.218 msaitoh * It's no problem because newer chips has no this
1634 1.218 msaitoh * bug.
1635 1.218 msaitoh *
1636 1.88 briggs * The i8254x doesn't apparently respond when the
1637 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1638 1.88 briggs * been configured.
1639 1.88 briggs */
1640 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1641 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1642 1.160 christos aprint_error_dev(sc->sc_dev,
1643 1.160 christos "WARNING: I/O BAR at zero.\n");
1644 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1645 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1646 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1647 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1648 1.88 briggs } else {
1649 1.160 christos aprint_error_dev(sc->sc_dev,
1650 1.160 christos "WARNING: unable to map I/O space\n");
1651 1.88 briggs }
1652 1.88 briggs }
1653 1.88 briggs
1654 1.53 thorpej }
1655 1.53 thorpej
1656 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1657 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1658 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1659 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1660 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1661 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1662 1.1 thorpej
1663 1.122 christos /* power up chip */
1664 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1665 1.122 christos NULL)) && error != EOPNOTSUPP) {
1666 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1667 1.122 christos return;
1668 1.1 thorpej }
1669 1.1 thorpej
1670 1.365 knakahar wm_adjust_qnum(sc, pci_msix_count(pa->pa_pc, pa->pa_tag));
1671 1.365 knakahar
1672 1.340 knakahar /* Allocation settings */
1673 1.340 knakahar max_type = PCI_INTR_TYPE_MSIX;
1674 1.405 knakahar counts[PCI_INTR_TYPE_MSIX] = sc->sc_nqueues + 1;
1675 1.340 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1676 1.340 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1677 1.340 knakahar
1678 1.340 knakahar alloc_retry:
1679 1.340 knakahar if (pci_intr_alloc(pa, &sc->sc_intrs, counts, max_type) != 0) {
1680 1.340 knakahar aprint_error_dev(sc->sc_dev, "failed to allocate interrupt\n");
1681 1.340 knakahar return;
1682 1.340 knakahar }
1683 1.340 knakahar
1684 1.340 knakahar if (pci_intr_type(sc->sc_intrs[0]) == PCI_INTR_TYPE_MSIX) {
1685 1.360 knakahar error = wm_setup_msix(sc);
1686 1.360 knakahar if (error) {
1687 1.360 knakahar pci_intr_release(pc, sc->sc_intrs,
1688 1.360 knakahar counts[PCI_INTR_TYPE_MSIX]);
1689 1.360 knakahar
1690 1.360 knakahar /* Setup for MSI: Disable MSI-X */
1691 1.360 knakahar max_type = PCI_INTR_TYPE_MSI;
1692 1.360 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1693 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1694 1.360 knakahar goto alloc_retry;
1695 1.335 msaitoh }
1696 1.360 knakahar } else if (pci_intr_type(sc->sc_intrs[0]) == PCI_INTR_TYPE_MSI) {
1697 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1698 1.360 knakahar error = wm_setup_legacy(sc);
1699 1.360 knakahar if (error) {
1700 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1701 1.360 knakahar counts[PCI_INTR_TYPE_MSI]);
1702 1.335 msaitoh
1703 1.360 knakahar /* The next try is for INTx: Disable MSI */
1704 1.360 knakahar max_type = PCI_INTR_TYPE_INTX;
1705 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1706 1.360 knakahar goto alloc_retry;
1707 1.360 knakahar }
1708 1.340 knakahar } else {
1709 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1710 1.360 knakahar error = wm_setup_legacy(sc);
1711 1.360 knakahar if (error) {
1712 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1713 1.360 knakahar counts[PCI_INTR_TYPE_INTX]);
1714 1.360 knakahar return;
1715 1.335 msaitoh }
1716 1.335 msaitoh }
1717 1.52 thorpej
1718 1.52 thorpej /*
1719 1.199 msaitoh * Check the function ID (unit number of the chip).
1720 1.199 msaitoh */
1721 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1722 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1723 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1724 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1725 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
1726 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1727 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1728 1.199 msaitoh else
1729 1.199 msaitoh sc->sc_funcid = 0;
1730 1.199 msaitoh
1731 1.199 msaitoh /*
1732 1.52 thorpej * Determine a few things about the bus we're connected to.
1733 1.52 thorpej */
1734 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1735 1.52 thorpej /* We don't really know the bus characteristics here. */
1736 1.52 thorpej sc->sc_bus_speed = 33;
1737 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1738 1.73 tron /*
1739 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1740 1.73 tron * a 32-bit 66MHz PCI Bus.
1741 1.73 tron */
1742 1.73 tron sc->sc_flags |= WM_F_CSA;
1743 1.73 tron sc->sc_bus_speed = 66;
1744 1.160 christos aprint_verbose_dev(sc->sc_dev,
1745 1.160 christos "Communication Streaming Architecture\n");
1746 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1747 1.272 ozaki callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
1748 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1749 1.78 thorpej wm_82547_txfifo_stall, sc);
1750 1.160 christos aprint_verbose_dev(sc->sc_dev,
1751 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1752 1.78 thorpej }
1753 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1754 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1755 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1756 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1757 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1758 1.249 msaitoh && (sc->sc_type != WM_T_PCH2)
1759 1.392 msaitoh && (sc->sc_type != WM_T_PCH_LPT)
1760 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
1761 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1762 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1763 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1764 1.199 msaitoh NULL) == 0)
1765 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1766 1.199 msaitoh "unable to find PCIe capability\n");
1767 1.199 msaitoh }
1768 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1769 1.73 tron } else {
1770 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1771 1.52 thorpej if (reg & STATUS_BUS64)
1772 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1773 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1774 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1775 1.54 thorpej
1776 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1777 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1778 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1779 1.160 christos aprint_error_dev(sc->sc_dev,
1780 1.160 christos "unable to find PCIX capability\n");
1781 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1782 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1783 1.54 thorpej /*
1784 1.54 thorpej * Work around a problem caused by the BIOS
1785 1.54 thorpej * setting the max memory read byte count
1786 1.54 thorpej * incorrectly.
1787 1.54 thorpej */
1788 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1789 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD);
1790 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1791 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_STATUS);
1792 1.54 thorpej
1793 1.388 msaitoh bytecnt = (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
1794 1.248 msaitoh PCIX_CMD_BYTECNT_SHIFT;
1795 1.388 msaitoh maxb = (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
1796 1.248 msaitoh PCIX_STATUS_MAXB_SHIFT;
1797 1.54 thorpej if (bytecnt > maxb) {
1798 1.160 christos aprint_verbose_dev(sc->sc_dev,
1799 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1800 1.54 thorpej 512 << bytecnt, 512 << maxb);
1801 1.54 thorpej pcix_cmd = (pcix_cmd &
1802 1.248 msaitoh ~PCIX_CMD_BYTECNT_MASK) |
1803 1.248 msaitoh (maxb << PCIX_CMD_BYTECNT_SHIFT);
1804 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1805 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD,
1806 1.54 thorpej pcix_cmd);
1807 1.54 thorpej }
1808 1.54 thorpej }
1809 1.54 thorpej }
1810 1.52 thorpej /*
1811 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1812 1.52 thorpej * bridge on the board, and can run the secondary bus at
1813 1.52 thorpej * a higher speed.
1814 1.52 thorpej */
1815 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1816 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1817 1.52 thorpej : 66;
1818 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1819 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1820 1.52 thorpej case STATUS_PCIXSPD_50_66:
1821 1.52 thorpej sc->sc_bus_speed = 66;
1822 1.52 thorpej break;
1823 1.52 thorpej case STATUS_PCIXSPD_66_100:
1824 1.52 thorpej sc->sc_bus_speed = 100;
1825 1.52 thorpej break;
1826 1.52 thorpej case STATUS_PCIXSPD_100_133:
1827 1.52 thorpej sc->sc_bus_speed = 133;
1828 1.52 thorpej break;
1829 1.52 thorpej default:
1830 1.160 christos aprint_error_dev(sc->sc_dev,
1831 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1832 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1833 1.52 thorpej sc->sc_bus_speed = 66;
1834 1.189 msaitoh break;
1835 1.52 thorpej }
1836 1.52 thorpej } else
1837 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1838 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1839 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1840 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1841 1.52 thorpej }
1842 1.1 thorpej
1843 1.127 bouyer /* clear interesting stat counters */
1844 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1845 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1846 1.127 bouyer
1847 1.221 msaitoh /* get PHY control from SMBus to PCIe */
1848 1.249 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
1849 1.392 msaitoh || (sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT))
1850 1.221 msaitoh wm_smbustopci(sc);
1851 1.221 msaitoh
1852 1.281 msaitoh /* Reset the chip to a known state. */
1853 1.1 thorpej wm_reset(sc);
1854 1.1 thorpej
1855 1.281 msaitoh /* Get some information about the EEPROM. */
1856 1.185 msaitoh switch (sc->sc_type) {
1857 1.185 msaitoh case WM_T_82542_2_0:
1858 1.185 msaitoh case WM_T_82542_2_1:
1859 1.185 msaitoh case WM_T_82543:
1860 1.185 msaitoh case WM_T_82544:
1861 1.185 msaitoh /* Microwire */
1862 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1863 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1864 1.185 msaitoh break;
1865 1.185 msaitoh case WM_T_82540:
1866 1.185 msaitoh case WM_T_82545:
1867 1.185 msaitoh case WM_T_82545_3:
1868 1.185 msaitoh case WM_T_82546:
1869 1.185 msaitoh case WM_T_82546_3:
1870 1.185 msaitoh /* Microwire */
1871 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1872 1.294 msaitoh if (reg & EECD_EE_SIZE) {
1873 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1874 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1875 1.294 msaitoh } else {
1876 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1877 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1878 1.294 msaitoh }
1879 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
1880 1.185 msaitoh break;
1881 1.185 msaitoh case WM_T_82541:
1882 1.185 msaitoh case WM_T_82541_2:
1883 1.185 msaitoh case WM_T_82547:
1884 1.185 msaitoh case WM_T_82547_2:
1885 1.313 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
1886 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1887 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1888 1.185 msaitoh /* SPI */
1889 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1890 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1891 1.294 msaitoh } else {
1892 1.185 msaitoh /* Microwire */
1893 1.294 msaitoh if ((reg & EECD_EE_ABITS) != 0) {
1894 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1895 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1896 1.294 msaitoh } else {
1897 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1898 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1899 1.294 msaitoh }
1900 1.294 msaitoh }
1901 1.185 msaitoh break;
1902 1.185 msaitoh case WM_T_82571:
1903 1.185 msaitoh case WM_T_82572:
1904 1.185 msaitoh /* SPI */
1905 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1906 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1907 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD | WM_F_LOCK_SWSM;
1908 1.185 msaitoh break;
1909 1.185 msaitoh case WM_T_82573:
1910 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_SWSM;
1911 1.273 msaitoh /* FALLTHROUGH */
1912 1.185 msaitoh case WM_T_82574:
1913 1.185 msaitoh case WM_T_82583:
1914 1.294 msaitoh if (wm_nvm_is_onboard_eeprom(sc) == 0) {
1915 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1916 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
1917 1.294 msaitoh } else {
1918 1.185 msaitoh /* SPI */
1919 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1920 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1921 1.185 msaitoh }
1922 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1923 1.185 msaitoh break;
1924 1.199 msaitoh case WM_T_82575:
1925 1.199 msaitoh case WM_T_82576:
1926 1.199 msaitoh case WM_T_82580:
1927 1.228 msaitoh case WM_T_I350:
1928 1.278 msaitoh case WM_T_I354:
1929 1.185 msaitoh case WM_T_80003:
1930 1.185 msaitoh /* SPI */
1931 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
1932 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1933 1.275 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW
1934 1.275 msaitoh | WM_F_LOCK_SWSM;
1935 1.185 msaitoh break;
1936 1.185 msaitoh case WM_T_ICH8:
1937 1.185 msaitoh case WM_T_ICH9:
1938 1.185 msaitoh case WM_T_ICH10:
1939 1.190 msaitoh case WM_T_PCH:
1940 1.221 msaitoh case WM_T_PCH2:
1941 1.249 msaitoh case WM_T_PCH_LPT:
1942 1.185 msaitoh /* FLASH */
1943 1.276 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
1944 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
1945 1.388 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,WM_ICH8_FLASH);
1946 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1947 1.336 msaitoh &sc->sc_flasht, &sc->sc_flashh, NULL, &sc->sc_flashs)) {
1948 1.160 christos aprint_error_dev(sc->sc_dev,
1949 1.160 christos "can't map FLASH registers\n");
1950 1.353 knakahar goto out;
1951 1.139 bouyer }
1952 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1953 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1954 1.388 msaitoh ICH_FLASH_SECTOR_SIZE;
1955 1.199 msaitoh sc->sc_ich8_flash_bank_size =
1956 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1957 1.388 msaitoh sc->sc_ich8_flash_bank_size -= (reg & ICH_GFPREG_BASE_MASK);
1958 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1959 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1960 1.392 msaitoh sc->sc_flashreg_offset = 0;
1961 1.392 msaitoh break;
1962 1.392 msaitoh case WM_T_PCH_SPT:
1963 1.392 msaitoh /* SPT has no GFPREG; flash registers mapped through BAR0 */
1964 1.392 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
1965 1.392 msaitoh sc->sc_flasht = sc->sc_st;
1966 1.392 msaitoh sc->sc_flashh = sc->sc_sh;
1967 1.392 msaitoh sc->sc_ich8_flash_base = 0;
1968 1.392 msaitoh sc->sc_nvm_wordsize =
1969 1.392 msaitoh (((CSR_READ(sc, WMREG_STRAP) >> 1) & 0x1F) + 1)
1970 1.392 msaitoh * NVM_SIZE_MULTIPLIER;
1971 1.392 msaitoh /* It is size in bytes, we want words */
1972 1.392 msaitoh sc->sc_nvm_wordsize /= 2;
1973 1.392 msaitoh /* assume 2 banks */
1974 1.392 msaitoh sc->sc_ich8_flash_bank_size = sc->sc_nvm_wordsize / 2;
1975 1.392 msaitoh sc->sc_flashreg_offset = WM_PCH_SPT_FLASHOFFSET;
1976 1.185 msaitoh break;
1977 1.247 msaitoh case WM_T_I210:
1978 1.247 msaitoh case WM_T_I211:
1979 1.321 msaitoh if (wm_nvm_get_flash_presence_i210(sc)) {
1980 1.321 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
1981 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
1982 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW;
1983 1.321 msaitoh } else {
1984 1.321 msaitoh sc->sc_nvm_wordsize = INVM_SIZE;
1985 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_INVM;
1986 1.343 msaitoh sc->sc_flags |= WM_F_LOCK_SWFW;
1987 1.321 msaitoh }
1988 1.247 msaitoh break;
1989 1.185 msaitoh default:
1990 1.185 msaitoh break;
1991 1.44 thorpej }
1992 1.112 gavan
1993 1.273 msaitoh /* Ensure the SMBI bit is clear before first NVM or PHY access */
1994 1.273 msaitoh switch (sc->sc_type) {
1995 1.273 msaitoh case WM_T_82571:
1996 1.273 msaitoh case WM_T_82572:
1997 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM2);
1998 1.310 msaitoh if ((reg & SWSM2_LOCK) == 0) {
1999 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
2000 1.273 msaitoh force_clear_smbi = true;
2001 1.273 msaitoh } else
2002 1.273 msaitoh force_clear_smbi = false;
2003 1.273 msaitoh break;
2004 1.284 msaitoh case WM_T_82573:
2005 1.284 msaitoh case WM_T_82574:
2006 1.284 msaitoh case WM_T_82583:
2007 1.284 msaitoh force_clear_smbi = true;
2008 1.284 msaitoh break;
2009 1.273 msaitoh default:
2010 1.284 msaitoh force_clear_smbi = false;
2011 1.273 msaitoh break;
2012 1.273 msaitoh }
2013 1.273 msaitoh if (force_clear_smbi) {
2014 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
2015 1.284 msaitoh if ((reg & SWSM_SMBI) != 0)
2016 1.273 msaitoh aprint_error_dev(sc->sc_dev,
2017 1.273 msaitoh "Please update the Bootagent\n");
2018 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
2019 1.273 msaitoh }
2020 1.273 msaitoh
2021 1.112 gavan /*
2022 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
2023 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
2024 1.112 gavan * that no EEPROM is attached.
2025 1.112 gavan */
2026 1.185 msaitoh /*
2027 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
2028 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
2029 1.185 msaitoh */
2030 1.280 msaitoh if (wm_nvm_validate_checksum(sc)) {
2031 1.169 msaitoh /*
2032 1.185 msaitoh * Read twice again because some PCI-e parts fail the
2033 1.185 msaitoh * first check due to the link being in sleep state.
2034 1.169 msaitoh */
2035 1.280 msaitoh if (wm_nvm_validate_checksum(sc))
2036 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
2037 1.169 msaitoh }
2038 1.185 msaitoh
2039 1.184 msaitoh /* Set device properties (macflags) */
2040 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
2041 1.112 gavan
2042 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
2043 1.328 msaitoh aprint_verbose_dev(sc->sc_dev, "No EEPROM");
2044 1.294 msaitoh else {
2045 1.294 msaitoh aprint_verbose_dev(sc->sc_dev, "%u words ",
2046 1.294 msaitoh sc->sc_nvm_wordsize);
2047 1.321 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVM)
2048 1.328 msaitoh aprint_verbose("iNVM");
2049 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW)
2050 1.328 msaitoh aprint_verbose("FLASH(HW)");
2051 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH)
2052 1.328 msaitoh aprint_verbose("FLASH");
2053 1.321 msaitoh else {
2054 1.294 msaitoh if (sc->sc_flags & WM_F_EEPROM_SPI)
2055 1.294 msaitoh eetype = "SPI";
2056 1.294 msaitoh else
2057 1.294 msaitoh eetype = "MicroWire";
2058 1.328 msaitoh aprint_verbose("(%d address bits) %s EEPROM",
2059 1.294 msaitoh sc->sc_nvm_addrbits, eetype);
2060 1.294 msaitoh }
2061 1.112 gavan }
2062 1.328 msaitoh wm_nvm_version(sc);
2063 1.328 msaitoh aprint_verbose("\n");
2064 1.112 gavan
2065 1.329 msaitoh /* Check for I21[01] PLL workaround */
2066 1.329 msaitoh if (sc->sc_type == WM_T_I210)
2067 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2068 1.329 msaitoh if ((sc->sc_type == WM_T_I210) && wm_nvm_get_flash_presence_i210(sc)) {
2069 1.329 msaitoh /* NVM image release 3.25 has a workaround */
2070 1.344 msaitoh if ((sc->sc_nvm_ver_major < 3)
2071 1.329 msaitoh || ((sc->sc_nvm_ver_major == 3)
2072 1.344 msaitoh && (sc->sc_nvm_ver_minor < 25))) {
2073 1.329 msaitoh aprint_verbose_dev(sc->sc_dev,
2074 1.329 msaitoh "ROM image version %d.%d is older than 3.25\n",
2075 1.329 msaitoh sc->sc_nvm_ver_major, sc->sc_nvm_ver_minor);
2076 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2077 1.329 msaitoh }
2078 1.329 msaitoh }
2079 1.329 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
2080 1.329 msaitoh wm_pll_workaround_i210(sc);
2081 1.329 msaitoh
2082 1.379 msaitoh wm_get_wakeup(sc);
2083 1.261 msaitoh switch (sc->sc_type) {
2084 1.261 msaitoh case WM_T_82571:
2085 1.261 msaitoh case WM_T_82572:
2086 1.261 msaitoh case WM_T_82573:
2087 1.261 msaitoh case WM_T_82574:
2088 1.261 msaitoh case WM_T_82583:
2089 1.261 msaitoh case WM_T_80003:
2090 1.261 msaitoh case WM_T_ICH8:
2091 1.261 msaitoh case WM_T_ICH9:
2092 1.261 msaitoh case WM_T_ICH10:
2093 1.261 msaitoh case WM_T_PCH:
2094 1.261 msaitoh case WM_T_PCH2:
2095 1.261 msaitoh case WM_T_PCH_LPT:
2096 1.392 msaitoh case WM_T_PCH_SPT:
2097 1.378 msaitoh /* Non-AMT based hardware can now take control from firmware */
2098 1.378 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
2099 1.261 msaitoh wm_get_hw_control(sc);
2100 1.261 msaitoh break;
2101 1.261 msaitoh default:
2102 1.261 msaitoh break;
2103 1.261 msaitoh }
2104 1.379 msaitoh
2105 1.113 gavan /*
2106 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
2107 1.113 gavan * in device properties.
2108 1.113 gavan */
2109 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
2110 1.115 thorpej if (ea != NULL) {
2111 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
2112 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
2113 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
2114 1.115 thorpej } else {
2115 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
2116 1.160 christos aprint_error_dev(sc->sc_dev,
2117 1.160 christos "unable to read Ethernet address\n");
2118 1.353 knakahar goto out;
2119 1.210 msaitoh }
2120 1.17 thorpej }
2121 1.17 thorpej
2122 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
2123 1.1 thorpej ether_sprintf(enaddr));
2124 1.1 thorpej
2125 1.1 thorpej /*
2126 1.1 thorpej * Read the config info from the EEPROM, and set up various
2127 1.1 thorpej * bits in the control registers based on their contents.
2128 1.1 thorpej */
2129 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
2130 1.115 thorpej if (pn != NULL) {
2131 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2132 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
2133 1.115 thorpej } else {
2134 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
2135 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
2136 1.353 knakahar goto out;
2137 1.113 gavan }
2138 1.51 thorpej }
2139 1.115 thorpej
2140 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
2141 1.115 thorpej if (pn != NULL) {
2142 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2143 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
2144 1.115 thorpej } else {
2145 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
2146 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
2147 1.353 knakahar goto out;
2148 1.113 gavan }
2149 1.51 thorpej }
2150 1.115 thorpej
2151 1.203 msaitoh /* check for WM_F_WOL */
2152 1.203 msaitoh switch (sc->sc_type) {
2153 1.203 msaitoh case WM_T_82542_2_0:
2154 1.203 msaitoh case WM_T_82542_2_1:
2155 1.203 msaitoh case WM_T_82543:
2156 1.203 msaitoh /* dummy? */
2157 1.203 msaitoh eeprom_data = 0;
2158 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2159 1.203 msaitoh break;
2160 1.203 msaitoh case WM_T_82544:
2161 1.293 msaitoh apme_mask = NVM_CFG2_82544_APM_EN;
2162 1.203 msaitoh eeprom_data = cfg2;
2163 1.203 msaitoh break;
2164 1.203 msaitoh case WM_T_82546:
2165 1.203 msaitoh case WM_T_82546_3:
2166 1.203 msaitoh case WM_T_82571:
2167 1.203 msaitoh case WM_T_82572:
2168 1.203 msaitoh case WM_T_82573:
2169 1.203 msaitoh case WM_T_82574:
2170 1.203 msaitoh case WM_T_82583:
2171 1.203 msaitoh case WM_T_80003:
2172 1.203 msaitoh default:
2173 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2174 1.293 msaitoh wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
2175 1.293 msaitoh : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
2176 1.203 msaitoh break;
2177 1.203 msaitoh case WM_T_82575:
2178 1.203 msaitoh case WM_T_82576:
2179 1.203 msaitoh case WM_T_82580:
2180 1.228 msaitoh case WM_T_I350:
2181 1.265 msaitoh case WM_T_I354: /* XXX ok? */
2182 1.203 msaitoh case WM_T_ICH8:
2183 1.203 msaitoh case WM_T_ICH9:
2184 1.203 msaitoh case WM_T_ICH10:
2185 1.203 msaitoh case WM_T_PCH:
2186 1.221 msaitoh case WM_T_PCH2:
2187 1.249 msaitoh case WM_T_PCH_LPT:
2188 1.392 msaitoh case WM_T_PCH_SPT:
2189 1.228 msaitoh /* XXX The funcid should be checked on some devices */
2190 1.203 msaitoh apme_mask = WUC_APME;
2191 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
2192 1.203 msaitoh break;
2193 1.203 msaitoh }
2194 1.203 msaitoh
2195 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
2196 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
2197 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
2198 1.203 msaitoh #ifdef WM_DEBUG
2199 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
2200 1.203 msaitoh printf("WOL\n");
2201 1.203 msaitoh #endif
2202 1.203 msaitoh
2203 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
2204 1.325 msaitoh /* Check NVM for autonegotiation */
2205 1.325 msaitoh if (wm_nvm_read(sc, NVM_OFF_COMPAT, 1, &nvmword) == 0) {
2206 1.325 msaitoh if ((nvmword & NVM_COMPAT_SERDES_FORCE_MODE) != 0)
2207 1.325 msaitoh sc->sc_flags |= WM_F_PCS_DIS_AUTONEGO;
2208 1.325 msaitoh }
2209 1.325 msaitoh }
2210 1.325 msaitoh
2211 1.203 msaitoh /*
2212 1.203 msaitoh * XXX need special handling for some multiple port cards
2213 1.203 msaitoh * to disable a paticular port.
2214 1.203 msaitoh */
2215 1.203 msaitoh
2216 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
2217 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
2218 1.115 thorpej if (pn != NULL) {
2219 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2220 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
2221 1.115 thorpej } else {
2222 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
2223 1.160 christos aprint_error_dev(sc->sc_dev,
2224 1.160 christos "unable to read SWDPIN\n");
2225 1.353 knakahar goto out;
2226 1.113 gavan }
2227 1.51 thorpej }
2228 1.51 thorpej }
2229 1.1 thorpej
2230 1.293 msaitoh if (cfg1 & NVM_CFG1_ILOS)
2231 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
2232 1.325 msaitoh
2233 1.325 msaitoh /*
2234 1.325 msaitoh * XXX
2235 1.325 msaitoh * This code isn't correct because pin 2 and 3 are located
2236 1.325 msaitoh * in different position on newer chips. Check all datasheet.
2237 1.325 msaitoh *
2238 1.325 msaitoh * Until resolve this problem, check if a chip < 82580
2239 1.325 msaitoh */
2240 1.325 msaitoh if (sc->sc_type <= WM_T_82580) {
2241 1.325 msaitoh if (sc->sc_type >= WM_T_82544) {
2242 1.325 msaitoh sc->sc_ctrl |=
2243 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
2244 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2245 1.325 msaitoh sc->sc_ctrl |=
2246 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
2247 1.325 msaitoh CTRL_SWDPINS_SHIFT;
2248 1.325 msaitoh } else {
2249 1.325 msaitoh sc->sc_ctrl |=
2250 1.325 msaitoh ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
2251 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2252 1.325 msaitoh }
2253 1.325 msaitoh }
2254 1.325 msaitoh
2255 1.325 msaitoh /* XXX For other than 82580? */
2256 1.325 msaitoh if (sc->sc_type == WM_T_82580) {
2257 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &nvmword);
2258 1.389 msaitoh if (nvmword & __BIT(13))
2259 1.325 msaitoh sc->sc_ctrl |= CTRL_ILOS;
2260 1.1 thorpej }
2261 1.1 thorpej
2262 1.1 thorpej #if 0
2263 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2264 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS0)
2265 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
2266 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS1)
2267 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
2268 1.1 thorpej sc->sc_ctrl_ext |=
2269 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
2270 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2271 1.1 thorpej sc->sc_ctrl_ext |=
2272 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
2273 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
2274 1.1 thorpej } else {
2275 1.1 thorpej sc->sc_ctrl_ext |=
2276 1.293 msaitoh ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
2277 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2278 1.1 thorpej }
2279 1.1 thorpej #endif
2280 1.1 thorpej
2281 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2282 1.1 thorpej #if 0
2283 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2284 1.1 thorpej #endif
2285 1.1 thorpej
2286 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
2287 1.192 msaitoh uint16_t val;
2288 1.192 msaitoh
2289 1.192 msaitoh /* Save the NVM K1 bit setting */
2290 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
2291 1.192 msaitoh
2292 1.293 msaitoh if ((val & NVM_K1_CONFIG_ENABLE) != 0)
2293 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
2294 1.192 msaitoh else
2295 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
2296 1.192 msaitoh }
2297 1.192 msaitoh
2298 1.1 thorpej /*
2299 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
2300 1.1 thorpej * media structures accordingly.
2301 1.1 thorpej */
2302 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
2303 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
2304 1.249 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
2305 1.392 msaitoh || sc->sc_type == WM_T_PCH_SPT || sc->sc_type == WM_T_82573
2306 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
2307 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
2308 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2309 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
2310 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
2311 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER) {
2312 1.160 christos aprint_error_dev(sc->sc_dev,
2313 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
2314 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_FIBER;
2315 1.292 msaitoh }
2316 1.1 thorpej wm_tbi_mediainit(sc);
2317 1.1 thorpej } else {
2318 1.199 msaitoh switch (sc->sc_type) {
2319 1.199 msaitoh case WM_T_82575:
2320 1.199 msaitoh case WM_T_82576:
2321 1.199 msaitoh case WM_T_82580:
2322 1.228 msaitoh case WM_T_I350:
2323 1.265 msaitoh case WM_T_I354:
2324 1.247 msaitoh case WM_T_I210:
2325 1.247 msaitoh case WM_T_I211:
2326 1.199 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
2327 1.292 msaitoh link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
2328 1.292 msaitoh switch (link_mode) {
2329 1.265 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
2330 1.265 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX\n");
2331 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_SERDES;
2332 1.199 msaitoh break;
2333 1.265 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
2334 1.265 msaitoh if (wm_sgmii_uses_mdio(sc)) {
2335 1.265 msaitoh aprint_verbose_dev(sc->sc_dev,
2336 1.265 msaitoh "SGMII(MDIO)\n");
2337 1.265 msaitoh sc->sc_flags |= WM_F_SGMII;
2338 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2339 1.265 msaitoh break;
2340 1.265 msaitoh }
2341 1.265 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
2342 1.265 msaitoh /*FALLTHROUGH*/
2343 1.199 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
2344 1.295 msaitoh sc->sc_mediatype = wm_sfp_get_media_type(sc);
2345 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_UNKNOWN) {
2346 1.292 msaitoh if (link_mode
2347 1.292 msaitoh == CTRL_EXT_LINK_MODE_SGMII) {
2348 1.292 msaitoh sc->sc_mediatype
2349 1.311 msaitoh = WM_MEDIATYPE_COPPER;
2350 1.292 msaitoh sc->sc_flags |= WM_F_SGMII;
2351 1.292 msaitoh } else {
2352 1.292 msaitoh sc->sc_mediatype
2353 1.311 msaitoh = WM_MEDIATYPE_SERDES;
2354 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2355 1.292 msaitoh "SERDES\n");
2356 1.292 msaitoh }
2357 1.292 msaitoh break;
2358 1.292 msaitoh }
2359 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
2360 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2361 1.292 msaitoh "SERDES\n");
2362 1.292 msaitoh
2363 1.292 msaitoh /* Change current link mode setting */
2364 1.292 msaitoh reg &= ~CTRL_EXT_LINK_MODE_MASK;
2365 1.292 msaitoh switch (sc->sc_mediatype) {
2366 1.311 msaitoh case WM_MEDIATYPE_COPPER:
2367 1.292 msaitoh reg |= CTRL_EXT_LINK_MODE_SGMII;
2368 1.292 msaitoh break;
2369 1.311 msaitoh case WM_MEDIATYPE_SERDES:
2370 1.292 msaitoh reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
2371 1.292 msaitoh break;
2372 1.292 msaitoh default:
2373 1.292 msaitoh break;
2374 1.292 msaitoh }
2375 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2376 1.199 msaitoh break;
2377 1.199 msaitoh case CTRL_EXT_LINK_MODE_GMII:
2378 1.199 msaitoh default:
2379 1.295 msaitoh aprint_verbose_dev(sc->sc_dev, "Copper\n");
2380 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2381 1.199 msaitoh break;
2382 1.199 msaitoh }
2383 1.292 msaitoh
2384 1.292 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2385 1.292 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0)
2386 1.292 msaitoh reg |= CTRL_EXT_I2C_ENA;
2387 1.292 msaitoh else
2388 1.292 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2389 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2390 1.292 msaitoh
2391 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER)
2392 1.292 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2393 1.292 msaitoh else
2394 1.292 msaitoh wm_tbi_mediainit(sc);
2395 1.199 msaitoh break;
2396 1.199 msaitoh default:
2397 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_FIBER)
2398 1.199 msaitoh aprint_error_dev(sc->sc_dev,
2399 1.199 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
2400 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2401 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2402 1.199 msaitoh }
2403 1.1 thorpej }
2404 1.1 thorpej
2405 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
2406 1.160 christos xname = device_xname(sc->sc_dev);
2407 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
2408 1.1 thorpej ifp->if_softc = sc;
2409 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2410 1.1 thorpej ifp->if_ioctl = wm_ioctl;
2411 1.403 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
2412 1.232 bouyer ifp->if_start = wm_nq_start;
2413 1.405 knakahar if (sc->sc_nqueues > 1)
2414 1.403 knakahar ifp->if_transmit = wm_nq_transmit;
2415 1.403 knakahar } else
2416 1.232 bouyer ifp->if_start = wm_start;
2417 1.1 thorpej ifp->if_watchdog = wm_watchdog;
2418 1.1 thorpej ifp->if_init = wm_init;
2419 1.1 thorpej ifp->if_stop = wm_stop;
2420 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
2421 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
2422 1.1 thorpej
2423 1.187 msaitoh /* Check for jumbo frame */
2424 1.187 msaitoh switch (sc->sc_type) {
2425 1.187 msaitoh case WM_T_82573:
2426 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
2427 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &nvmword);
2428 1.325 msaitoh if ((nvmword & NVM_3GIO_3_ASPM_MASK) != 0)
2429 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2430 1.187 msaitoh break;
2431 1.187 msaitoh case WM_T_82571:
2432 1.187 msaitoh case WM_T_82572:
2433 1.187 msaitoh case WM_T_82574:
2434 1.199 msaitoh case WM_T_82575:
2435 1.199 msaitoh case WM_T_82576:
2436 1.199 msaitoh case WM_T_82580:
2437 1.228 msaitoh case WM_T_I350:
2438 1.265 msaitoh case WM_T_I354: /* XXXX ok? */
2439 1.247 msaitoh case WM_T_I210:
2440 1.247 msaitoh case WM_T_I211:
2441 1.187 msaitoh case WM_T_80003:
2442 1.187 msaitoh case WM_T_ICH9:
2443 1.187 msaitoh case WM_T_ICH10:
2444 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
2445 1.249 msaitoh case WM_T_PCH_LPT:
2446 1.392 msaitoh case WM_T_PCH_SPT:
2447 1.187 msaitoh /* XXX limited to 9234 */
2448 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2449 1.187 msaitoh break;
2450 1.190 msaitoh case WM_T_PCH:
2451 1.190 msaitoh /* XXX limited to 4096 */
2452 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2453 1.190 msaitoh break;
2454 1.187 msaitoh case WM_T_82542_2_0:
2455 1.187 msaitoh case WM_T_82542_2_1:
2456 1.187 msaitoh case WM_T_82583:
2457 1.187 msaitoh case WM_T_ICH8:
2458 1.187 msaitoh /* No support for jumbo frame */
2459 1.187 msaitoh break;
2460 1.187 msaitoh default:
2461 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
2462 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2463 1.187 msaitoh break;
2464 1.187 msaitoh }
2465 1.41 tls
2466 1.281 msaitoh /* If we're a i82543 or greater, we can support VLANs. */
2467 1.233 msaitoh if (sc->sc_type >= WM_T_82543)
2468 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
2469 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
2470 1.1 thorpej
2471 1.1 thorpej /*
2472 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
2473 1.11 thorpej * on i82543 and later.
2474 1.1 thorpej */
2475 1.130 yamt if (sc->sc_type >= WM_T_82543) {
2476 1.1 thorpej ifp->if_capabilities |=
2477 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
2478 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
2479 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
2480 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
2481 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
2482 1.130 yamt }
2483 1.130 yamt
2484 1.130 yamt /*
2485 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
2486 1.130 yamt *
2487 1.130 yamt * 82541GI (8086:1076) ... no
2488 1.130 yamt * 82572EI (8086:10b9) ... yes
2489 1.130 yamt */
2490 1.130 yamt if (sc->sc_type >= WM_T_82571) {
2491 1.130 yamt ifp->if_capabilities |=
2492 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
2493 1.130 yamt }
2494 1.1 thorpej
2495 1.198 msaitoh /*
2496 1.99 matt * If we're a i82544 or greater (except i82547), we can do
2497 1.99 matt * TCP segmentation offload.
2498 1.99 matt */
2499 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
2500 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
2501 1.131 yamt }
2502 1.131 yamt
2503 1.131 yamt if (sc->sc_type >= WM_T_82571) {
2504 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
2505 1.131 yamt }
2506 1.99 matt
2507 1.272 ozaki #ifdef WM_MPSAFE
2508 1.357 knakahar sc->sc_core_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2509 1.272 ozaki #else
2510 1.357 knakahar sc->sc_core_lock = NULL;
2511 1.272 ozaki #endif
2512 1.272 ozaki
2513 1.281 msaitoh /* Attach the interface. */
2514 1.391 ozaki if_initialize(ifp);
2515 1.391 ozaki sc->sc_ipq = if_percpuq_create(&sc->sc_ethercom.ec_if);
2516 1.1 thorpej ether_ifattach(ifp, enaddr);
2517 1.391 ozaki if_register(ifp);
2518 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
2519 1.289 tls rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
2520 1.289 tls RND_FLAG_DEFAULT);
2521 1.1 thorpej
2522 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2523 1.1 thorpej /* Attach event counters. */
2524 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
2525 1.160 christos NULL, xname, "txsstall");
2526 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
2527 1.160 christos NULL, xname, "txdstall");
2528 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
2529 1.160 christos NULL, xname, "txfifo_stall");
2530 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
2531 1.160 christos NULL, xname, "txdw");
2532 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
2533 1.160 christos NULL, xname, "txqe");
2534 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
2535 1.160 christos NULL, xname, "rxintr");
2536 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
2537 1.160 christos NULL, xname, "linkintr");
2538 1.1 thorpej
2539 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
2540 1.160 christos NULL, xname, "rxipsum");
2541 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
2542 1.160 christos NULL, xname, "rxtusum");
2543 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
2544 1.160 christos NULL, xname, "txipsum");
2545 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
2546 1.160 christos NULL, xname, "txtusum");
2547 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
2548 1.160 christos NULL, xname, "txtusum6");
2549 1.1 thorpej
2550 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
2551 1.160 christos NULL, xname, "txtso");
2552 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
2553 1.160 christos NULL, xname, "txtso6");
2554 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
2555 1.160 christos NULL, xname, "txtsopain");
2556 1.99 matt
2557 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
2558 1.267 christos snprintf(wm_txseg_evcnt_names[i],
2559 1.267 christos sizeof(wm_txseg_evcnt_names[i]), "txseg%d", i);
2560 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
2561 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
2562 1.75 thorpej }
2563 1.2 thorpej
2564 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
2565 1.160 christos NULL, xname, "txdrop");
2566 1.1 thorpej
2567 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
2568 1.160 christos NULL, xname, "tu");
2569 1.71 thorpej
2570 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2571 1.160 christos NULL, xname, "tx_xoff");
2572 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2573 1.160 christos NULL, xname, "tx_xon");
2574 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2575 1.160 christos NULL, xname, "rx_xoff");
2576 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2577 1.160 christos NULL, xname, "rx_xon");
2578 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2579 1.160 christos NULL, xname, "rx_macctl");
2580 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2581 1.1 thorpej
2582 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2583 1.180 tsutsui pmf_class_network_register(self, ifp);
2584 1.180 tsutsui else
2585 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2586 1.123 jmcneill
2587 1.290 msaitoh sc->sc_flags |= WM_F_ATTACHED;
2588 1.353 knakahar out:
2589 1.1 thorpej return;
2590 1.1 thorpej }
2591 1.1 thorpej
2592 1.280 msaitoh /* The detach function (ca_detach) */
2593 1.201 msaitoh static int
2594 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2595 1.201 msaitoh {
2596 1.201 msaitoh struct wm_softc *sc = device_private(self);
2597 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2598 1.272 ozaki int i;
2599 1.201 msaitoh
2600 1.290 msaitoh if ((sc->sc_flags & WM_F_ATTACHED) == 0)
2601 1.290 msaitoh return 0;
2602 1.290 msaitoh
2603 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2604 1.201 msaitoh wm_stop(ifp, 1);
2605 1.272 ozaki
2606 1.201 msaitoh pmf_device_deregister(self);
2607 1.201 msaitoh
2608 1.201 msaitoh /* Tell the firmware about the release */
2609 1.357 knakahar WM_CORE_LOCK(sc);
2610 1.201 msaitoh wm_release_manageability(sc);
2611 1.212 jakllsch wm_release_hw_control(sc);
2612 1.357 knakahar WM_CORE_UNLOCK(sc);
2613 1.201 msaitoh
2614 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2615 1.201 msaitoh
2616 1.201 msaitoh /* Delete all remaining media. */
2617 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2618 1.201 msaitoh
2619 1.201 msaitoh ether_ifdetach(ifp);
2620 1.201 msaitoh if_detach(ifp);
2621 1.391 ozaki if_percpuq_destroy(sc->sc_ipq);
2622 1.201 msaitoh
2623 1.246 christos /* Unload RX dmamaps and free mbufs */
2624 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
2625 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
2626 1.413 skrll mutex_enter(rxq->rxq_lock);
2627 1.364 knakahar wm_rxdrain(rxq);
2628 1.413 skrll mutex_exit(rxq->rxq_lock);
2629 1.364 knakahar }
2630 1.272 ozaki /* Must unlock here */
2631 1.201 msaitoh
2632 1.201 msaitoh /* Disestablish the interrupt handler */
2633 1.335 msaitoh for (i = 0; i < sc->sc_nintrs; i++) {
2634 1.335 msaitoh if (sc->sc_ihs[i] != NULL) {
2635 1.335 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
2636 1.335 msaitoh sc->sc_ihs[i] = NULL;
2637 1.335 msaitoh }
2638 1.201 msaitoh }
2639 1.335 msaitoh pci_intr_release(sc->sc_pc, sc->sc_intrs, sc->sc_nintrs);
2640 1.201 msaitoh
2641 1.396 knakahar wm_free_txrx_queues(sc);
2642 1.396 knakahar
2643 1.212 jakllsch /* Unmap the registers */
2644 1.201 msaitoh if (sc->sc_ss) {
2645 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2646 1.201 msaitoh sc->sc_ss = 0;
2647 1.201 msaitoh }
2648 1.212 jakllsch if (sc->sc_ios) {
2649 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2650 1.212 jakllsch sc->sc_ios = 0;
2651 1.212 jakllsch }
2652 1.336 msaitoh if (sc->sc_flashs) {
2653 1.336 msaitoh bus_space_unmap(sc->sc_flasht, sc->sc_flashh, sc->sc_flashs);
2654 1.336 msaitoh sc->sc_flashs = 0;
2655 1.336 msaitoh }
2656 1.201 msaitoh
2657 1.357 knakahar if (sc->sc_core_lock)
2658 1.357 knakahar mutex_obj_free(sc->sc_core_lock);
2659 1.272 ozaki
2660 1.201 msaitoh return 0;
2661 1.201 msaitoh }
2662 1.201 msaitoh
2663 1.281 msaitoh static bool
2664 1.281 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
2665 1.281 msaitoh {
2666 1.281 msaitoh struct wm_softc *sc = device_private(self);
2667 1.281 msaitoh
2668 1.281 msaitoh wm_release_manageability(sc);
2669 1.281 msaitoh wm_release_hw_control(sc);
2670 1.281 msaitoh #ifdef WM_WOL
2671 1.281 msaitoh wm_enable_wakeup(sc);
2672 1.281 msaitoh #endif
2673 1.281 msaitoh
2674 1.281 msaitoh return true;
2675 1.281 msaitoh }
2676 1.281 msaitoh
2677 1.281 msaitoh static bool
2678 1.281 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
2679 1.281 msaitoh {
2680 1.281 msaitoh struct wm_softc *sc = device_private(self);
2681 1.281 msaitoh
2682 1.281 msaitoh wm_init_manageability(sc);
2683 1.281 msaitoh
2684 1.281 msaitoh return true;
2685 1.281 msaitoh }
2686 1.281 msaitoh
2687 1.1 thorpej /*
2688 1.281 msaitoh * wm_watchdog: [ifnet interface function]
2689 1.1 thorpej *
2690 1.281 msaitoh * Watchdog timer handler.
2691 1.1 thorpej */
2692 1.281 msaitoh static void
2693 1.281 msaitoh wm_watchdog(struct ifnet *ifp)
2694 1.1 thorpej {
2695 1.403 knakahar int qid;
2696 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
2697 1.403 knakahar
2698 1.405 knakahar for (qid = 0; qid < sc->sc_nqueues; qid++) {
2699 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[qid].wmq_txq;
2700 1.403 knakahar
2701 1.403 knakahar wm_watchdog_txq(ifp, txq);
2702 1.403 knakahar }
2703 1.403 knakahar
2704 1.403 knakahar /* Reset the interface. */
2705 1.403 knakahar (void) wm_init(ifp);
2706 1.403 knakahar
2707 1.403 knakahar /*
2708 1.403 knakahar * There are still some upper layer processing which call
2709 1.403 knakahar * ifp->if_start(). e.g. ALTQ
2710 1.403 knakahar */
2711 1.403 knakahar /* Try to get more packets going. */
2712 1.403 knakahar ifp->if_start(ifp);
2713 1.403 knakahar }
2714 1.403 knakahar
2715 1.403 knakahar static void
2716 1.403 knakahar wm_watchdog_txq(struct ifnet *ifp, struct wm_txqueue *txq)
2717 1.403 knakahar {
2718 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2719 1.1 thorpej
2720 1.1 thorpej /*
2721 1.281 msaitoh * Since we're using delayed interrupts, sweep up
2722 1.281 msaitoh * before we report an error.
2723 1.1 thorpej */
2724 1.413 skrll mutex_enter(txq->txq_lock);
2725 1.403 knakahar wm_txeof(sc, txq);
2726 1.413 skrll mutex_exit(txq->txq_lock);
2727 1.281 msaitoh
2728 1.356 knakahar if (txq->txq_free != WM_NTXDESC(txq)) {
2729 1.281 msaitoh #ifdef WM_DEBUG
2730 1.281 msaitoh int i, j;
2731 1.281 msaitoh struct wm_txsoft *txs;
2732 1.281 msaitoh #endif
2733 1.281 msaitoh log(LOG_ERR,
2734 1.281 msaitoh "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2735 1.356 knakahar device_xname(sc->sc_dev), txq->txq_free, txq->txq_sfree,
2736 1.356 knakahar txq->txq_next);
2737 1.281 msaitoh ifp->if_oerrors++;
2738 1.281 msaitoh #ifdef WM_DEBUG
2739 1.366 knakahar for (i = txq->txq_sdirty; i != txq->txq_snext ;
2740 1.356 knakahar i = WM_NEXTTXS(txq, i)) {
2741 1.366 knakahar txs = &txq->txq_soft[i];
2742 1.281 msaitoh printf("txs %d tx %d -> %d\n",
2743 1.281 msaitoh i, txs->txs_firstdesc, txs->txs_lastdesc);
2744 1.281 msaitoh for (j = txs->txs_firstdesc; ;
2745 1.356 knakahar j = WM_NEXTTX(txq, j)) {
2746 1.281 msaitoh printf("\tdesc %d: 0x%" PRIx64 "\n", j,
2747 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_addr);
2748 1.281 msaitoh printf("\t %#08x%08x\n",
2749 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_fields,
2750 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_cmdlen);
2751 1.281 msaitoh if (j == txs->txs_lastdesc)
2752 1.281 msaitoh break;
2753 1.281 msaitoh }
2754 1.281 msaitoh }
2755 1.281 msaitoh #endif
2756 1.281 msaitoh }
2757 1.281 msaitoh }
2758 1.1 thorpej
2759 1.281 msaitoh /*
2760 1.281 msaitoh * wm_tick:
2761 1.281 msaitoh *
2762 1.281 msaitoh * One second timer, used to check link status, sweep up
2763 1.281 msaitoh * completed transmit jobs, etc.
2764 1.281 msaitoh */
2765 1.281 msaitoh static void
2766 1.281 msaitoh wm_tick(void *arg)
2767 1.281 msaitoh {
2768 1.281 msaitoh struct wm_softc *sc = arg;
2769 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2770 1.281 msaitoh #ifndef WM_MPSAFE
2771 1.413 skrll int s = splnet();
2772 1.281 msaitoh #endif
2773 1.35 thorpej
2774 1.357 knakahar WM_CORE_LOCK(sc);
2775 1.13 thorpej
2776 1.281 msaitoh if (sc->sc_stopping)
2777 1.281 msaitoh goto out;
2778 1.1 thorpej
2779 1.281 msaitoh if (sc->sc_type >= WM_T_82542_2_1) {
2780 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
2781 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
2782 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
2783 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
2784 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
2785 1.107 yamt }
2786 1.1 thorpej
2787 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
2788 1.281 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
2789 1.281 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
2790 1.281 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
2791 1.281 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
2792 1.281 msaitoh + CSR_READ(sc, WMREG_RXERRC)
2793 1.281 msaitoh + CSR_READ(sc, WMREG_SEC)
2794 1.281 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
2795 1.281 msaitoh + CSR_READ(sc, WMREG_RLEC);
2796 1.281 msaitoh ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC) + CSR_READ(sc, WMREG_RNBC);
2797 1.98 thorpej
2798 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
2799 1.281 msaitoh mii_tick(&sc->sc_mii);
2800 1.325 msaitoh else if ((sc->sc_type >= WM_T_82575)
2801 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
2802 1.325 msaitoh wm_serdes_tick(sc);
2803 1.281 msaitoh else
2804 1.325 msaitoh wm_tbi_tick(sc);
2805 1.131 yamt
2806 1.281 msaitoh out:
2807 1.357 knakahar WM_CORE_UNLOCK(sc);
2808 1.281 msaitoh #ifndef WM_MPSAFE
2809 1.281 msaitoh splx(s);
2810 1.281 msaitoh #endif
2811 1.99 matt
2812 1.281 msaitoh if (!sc->sc_stopping)
2813 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2814 1.281 msaitoh }
2815 1.99 matt
2816 1.281 msaitoh static int
2817 1.281 msaitoh wm_ifflags_cb(struct ethercom *ec)
2818 1.281 msaitoh {
2819 1.281 msaitoh struct ifnet *ifp = &ec->ec_if;
2820 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2821 1.281 msaitoh int change = ifp->if_flags ^ sc->sc_if_flags;
2822 1.281 msaitoh int rc = 0;
2823 1.99 matt
2824 1.357 knakahar WM_CORE_LOCK(sc);
2825 1.99 matt
2826 1.281 msaitoh if (change != 0)
2827 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
2828 1.99 matt
2829 1.388 msaitoh if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
2830 1.281 msaitoh rc = ENETRESET;
2831 1.281 msaitoh goto out;
2832 1.281 msaitoh }
2833 1.99 matt
2834 1.281 msaitoh if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2835 1.281 msaitoh wm_set_filter(sc);
2836 1.131 yamt
2837 1.281 msaitoh wm_set_vlan(sc);
2838 1.131 yamt
2839 1.281 msaitoh out:
2840 1.357 knakahar WM_CORE_UNLOCK(sc);
2841 1.99 matt
2842 1.281 msaitoh return rc;
2843 1.75 thorpej }
2844 1.75 thorpej
2845 1.1 thorpej /*
2846 1.281 msaitoh * wm_ioctl: [ifnet interface function]
2847 1.78 thorpej *
2848 1.281 msaitoh * Handle control requests from the operator.
2849 1.78 thorpej */
2850 1.281 msaitoh static int
2851 1.281 msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2852 1.78 thorpej {
2853 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2854 1.281 msaitoh struct ifreq *ifr = (struct ifreq *) data;
2855 1.281 msaitoh struct ifaddr *ifa = (struct ifaddr *)data;
2856 1.281 msaitoh struct sockaddr_dl *sdl;
2857 1.281 msaitoh int s, error;
2858 1.281 msaitoh
2859 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
2860 1.392 msaitoh device_xname(sc->sc_dev), __func__));
2861 1.272 ozaki #ifndef WM_MPSAFE
2862 1.78 thorpej s = splnet();
2863 1.272 ozaki #endif
2864 1.281 msaitoh switch (cmd) {
2865 1.281 msaitoh case SIOCSIFMEDIA:
2866 1.281 msaitoh case SIOCGIFMEDIA:
2867 1.357 knakahar WM_CORE_LOCK(sc);
2868 1.281 msaitoh /* Flow control requires full-duplex mode. */
2869 1.327 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2870 1.281 msaitoh (ifr->ifr_media & IFM_FDX) == 0)
2871 1.281 msaitoh ifr->ifr_media &= ~IFM_ETH_FMASK;
2872 1.281 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2873 1.281 msaitoh if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2874 1.281 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
2875 1.281 msaitoh ifr->ifr_media |=
2876 1.281 msaitoh IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2877 1.281 msaitoh }
2878 1.281 msaitoh sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2879 1.281 msaitoh }
2880 1.357 knakahar WM_CORE_UNLOCK(sc);
2881 1.302 ozaki #ifdef WM_MPSAFE
2882 1.302 ozaki s = splnet();
2883 1.302 ozaki #endif
2884 1.281 msaitoh error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2885 1.302 ozaki #ifdef WM_MPSAFE
2886 1.302 ozaki splx(s);
2887 1.302 ozaki #endif
2888 1.281 msaitoh break;
2889 1.281 msaitoh case SIOCINITIFADDR:
2890 1.357 knakahar WM_CORE_LOCK(sc);
2891 1.281 msaitoh if (ifa->ifa_addr->sa_family == AF_LINK) {
2892 1.281 msaitoh sdl = satosdl(ifp->if_dl->ifa_addr);
2893 1.281 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2894 1.281 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2895 1.281 msaitoh /* unicast address is first multicast entry */
2896 1.281 msaitoh wm_set_filter(sc);
2897 1.281 msaitoh error = 0;
2898 1.357 knakahar WM_CORE_UNLOCK(sc);
2899 1.281 msaitoh break;
2900 1.281 msaitoh }
2901 1.357 knakahar WM_CORE_UNLOCK(sc);
2902 1.281 msaitoh /*FALLTHROUGH*/
2903 1.281 msaitoh default:
2904 1.281 msaitoh #ifdef WM_MPSAFE
2905 1.281 msaitoh s = splnet();
2906 1.281 msaitoh #endif
2907 1.281 msaitoh /* It may call wm_start, so unlock here */
2908 1.281 msaitoh error = ether_ioctl(ifp, cmd, data);
2909 1.281 msaitoh #ifdef WM_MPSAFE
2910 1.281 msaitoh splx(s);
2911 1.281 msaitoh #endif
2912 1.281 msaitoh if (error != ENETRESET)
2913 1.281 msaitoh break;
2914 1.78 thorpej
2915 1.281 msaitoh error = 0;
2916 1.78 thorpej
2917 1.281 msaitoh if (cmd == SIOCSIFCAP) {
2918 1.281 msaitoh error = (*ifp->if_init)(ifp);
2919 1.281 msaitoh } else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2920 1.281 msaitoh ;
2921 1.281 msaitoh else if (ifp->if_flags & IFF_RUNNING) {
2922 1.78 thorpej /*
2923 1.281 msaitoh * Multicast list has changed; set the hardware filter
2924 1.281 msaitoh * accordingly.
2925 1.78 thorpej */
2926 1.357 knakahar WM_CORE_LOCK(sc);
2927 1.281 msaitoh wm_set_filter(sc);
2928 1.357 knakahar WM_CORE_UNLOCK(sc);
2929 1.78 thorpej }
2930 1.281 msaitoh break;
2931 1.78 thorpej }
2932 1.78 thorpej
2933 1.272 ozaki #ifndef WM_MPSAFE
2934 1.78 thorpej splx(s);
2935 1.272 ozaki #endif
2936 1.281 msaitoh return error;
2937 1.78 thorpej }
2938 1.78 thorpej
2939 1.281 msaitoh /* MAC address related */
2940 1.281 msaitoh
2941 1.306 msaitoh /*
2942 1.306 msaitoh * Get the offset of MAC address and return it.
2943 1.306 msaitoh * If error occured, use offset 0.
2944 1.306 msaitoh */
2945 1.306 msaitoh static uint16_t
2946 1.281 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
2947 1.221 msaitoh {
2948 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
2949 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
2950 1.281 msaitoh
2951 1.281 msaitoh /* Try to read alternative MAC address pointer */
2952 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
2953 1.306 msaitoh return 0;
2954 1.221 msaitoh
2955 1.306 msaitoh /* Check pointer if it's valid or not. */
2956 1.306 msaitoh if ((offset == 0x0000) || (offset == 0xffff))
2957 1.306 msaitoh return 0;
2958 1.221 msaitoh
2959 1.306 msaitoh offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
2960 1.281 msaitoh /*
2961 1.281 msaitoh * Check whether alternative MAC address is valid or not.
2962 1.281 msaitoh * Some cards have non 0xffff pointer but those don't use
2963 1.281 msaitoh * alternative MAC address in reality.
2964 1.281 msaitoh *
2965 1.281 msaitoh * Check whether the broadcast bit is set or not.
2966 1.281 msaitoh */
2967 1.281 msaitoh if (wm_nvm_read(sc, offset, 1, myea) == 0)
2968 1.281 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
2969 1.306 msaitoh return offset; /* Found */
2970 1.221 msaitoh
2971 1.306 msaitoh /* Not found */
2972 1.306 msaitoh return 0;
2973 1.221 msaitoh }
2974 1.221 msaitoh
2975 1.78 thorpej static int
2976 1.281 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
2977 1.78 thorpej {
2978 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
2979 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
2980 1.281 msaitoh int do_invert = 0;
2981 1.78 thorpej
2982 1.281 msaitoh switch (sc->sc_type) {
2983 1.281 msaitoh case WM_T_82580:
2984 1.281 msaitoh case WM_T_I350:
2985 1.281 msaitoh case WM_T_I354:
2986 1.307 msaitoh /* EEPROM Top Level Partitioning */
2987 1.307 msaitoh offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
2988 1.281 msaitoh break;
2989 1.281 msaitoh case WM_T_82571:
2990 1.281 msaitoh case WM_T_82575:
2991 1.281 msaitoh case WM_T_82576:
2992 1.281 msaitoh case WM_T_80003:
2993 1.281 msaitoh case WM_T_I210:
2994 1.281 msaitoh case WM_T_I211:
2995 1.306 msaitoh offset = wm_check_alt_mac_addr(sc);
2996 1.306 msaitoh if (offset == 0)
2997 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
2998 1.281 msaitoh do_invert = 1;
2999 1.281 msaitoh break;
3000 1.281 msaitoh default:
3001 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3002 1.281 msaitoh do_invert = 1;
3003 1.281 msaitoh break;
3004 1.281 msaitoh }
3005 1.78 thorpej
3006 1.281 msaitoh if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]),
3007 1.306 msaitoh myea) != 0)
3008 1.281 msaitoh goto bad;
3009 1.78 thorpej
3010 1.281 msaitoh enaddr[0] = myea[0] & 0xff;
3011 1.281 msaitoh enaddr[1] = myea[0] >> 8;
3012 1.281 msaitoh enaddr[2] = myea[1] & 0xff;
3013 1.281 msaitoh enaddr[3] = myea[1] >> 8;
3014 1.281 msaitoh enaddr[4] = myea[2] & 0xff;
3015 1.281 msaitoh enaddr[5] = myea[2] >> 8;
3016 1.78 thorpej
3017 1.281 msaitoh /*
3018 1.281 msaitoh * Toggle the LSB of the MAC address on the second port
3019 1.281 msaitoh * of some dual port cards.
3020 1.281 msaitoh */
3021 1.281 msaitoh if (do_invert != 0)
3022 1.281 msaitoh enaddr[5] ^= 1;
3023 1.78 thorpej
3024 1.194 msaitoh return 0;
3025 1.281 msaitoh
3026 1.281 msaitoh bad:
3027 1.281 msaitoh return -1;
3028 1.78 thorpej }
3029 1.78 thorpej
3030 1.78 thorpej /*
3031 1.281 msaitoh * wm_set_ral:
3032 1.1 thorpej *
3033 1.281 msaitoh * Set an entery in the receive address list.
3034 1.1 thorpej */
3035 1.47 thorpej static void
3036 1.281 msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
3037 1.281 msaitoh {
3038 1.281 msaitoh uint32_t ral_lo, ral_hi;
3039 1.281 msaitoh
3040 1.281 msaitoh if (enaddr != NULL) {
3041 1.281 msaitoh ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
3042 1.281 msaitoh (enaddr[3] << 24);
3043 1.281 msaitoh ral_hi = enaddr[4] | (enaddr[5] << 8);
3044 1.281 msaitoh ral_hi |= RAL_AV;
3045 1.281 msaitoh } else {
3046 1.281 msaitoh ral_lo = 0;
3047 1.281 msaitoh ral_hi = 0;
3048 1.281 msaitoh }
3049 1.281 msaitoh
3050 1.281 msaitoh if (sc->sc_type >= WM_T_82544) {
3051 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
3052 1.281 msaitoh ral_lo);
3053 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
3054 1.281 msaitoh ral_hi);
3055 1.281 msaitoh } else {
3056 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
3057 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
3058 1.281 msaitoh }
3059 1.281 msaitoh }
3060 1.281 msaitoh
3061 1.281 msaitoh /*
3062 1.281 msaitoh * wm_mchash:
3063 1.281 msaitoh *
3064 1.281 msaitoh * Compute the hash of the multicast address for the 4096-bit
3065 1.281 msaitoh * multicast filter.
3066 1.281 msaitoh */
3067 1.281 msaitoh static uint32_t
3068 1.281 msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
3069 1.1 thorpej {
3070 1.281 msaitoh static const int lo_shift[4] = { 4, 3, 2, 0 };
3071 1.281 msaitoh static const int hi_shift[4] = { 4, 5, 6, 8 };
3072 1.281 msaitoh static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
3073 1.281 msaitoh static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
3074 1.281 msaitoh uint32_t hash;
3075 1.281 msaitoh
3076 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3077 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3078 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3079 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3080 1.281 msaitoh hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
3081 1.281 msaitoh (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
3082 1.281 msaitoh return (hash & 0x3ff);
3083 1.281 msaitoh }
3084 1.281 msaitoh hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
3085 1.281 msaitoh (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
3086 1.272 ozaki
3087 1.281 msaitoh return (hash & 0xfff);
3088 1.272 ozaki }
3089 1.272 ozaki
3090 1.281 msaitoh /*
3091 1.281 msaitoh * wm_set_filter:
3092 1.281 msaitoh *
3093 1.281 msaitoh * Set up the receive filter.
3094 1.281 msaitoh */
3095 1.272 ozaki static void
3096 1.281 msaitoh wm_set_filter(struct wm_softc *sc)
3097 1.272 ozaki {
3098 1.281 msaitoh struct ethercom *ec = &sc->sc_ethercom;
3099 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3100 1.281 msaitoh struct ether_multi *enm;
3101 1.281 msaitoh struct ether_multistep step;
3102 1.281 msaitoh bus_addr_t mta_reg;
3103 1.281 msaitoh uint32_t hash, reg, bit;
3104 1.390 msaitoh int i, size, ralmax;
3105 1.281 msaitoh
3106 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3107 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3108 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
3109 1.281 msaitoh mta_reg = WMREG_CORDOVA_MTA;
3110 1.281 msaitoh else
3111 1.281 msaitoh mta_reg = WMREG_MTA;
3112 1.1 thorpej
3113 1.281 msaitoh sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
3114 1.272 ozaki
3115 1.281 msaitoh if (ifp->if_flags & IFF_BROADCAST)
3116 1.281 msaitoh sc->sc_rctl |= RCTL_BAM;
3117 1.281 msaitoh if (ifp->if_flags & IFF_PROMISC) {
3118 1.281 msaitoh sc->sc_rctl |= RCTL_UPE;
3119 1.281 msaitoh goto allmulti;
3120 1.281 msaitoh }
3121 1.1 thorpej
3122 1.1 thorpej /*
3123 1.281 msaitoh * Set the station address in the first RAL slot, and
3124 1.281 msaitoh * clear the remaining slots.
3125 1.1 thorpej */
3126 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
3127 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8 -1;
3128 1.281 msaitoh else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
3129 1.386 msaitoh || (sc->sc_type == WM_T_PCH))
3130 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8;
3131 1.386 msaitoh else if (sc->sc_type == WM_T_PCH2)
3132 1.386 msaitoh size = WM_RAL_TABSIZE_PCH2;
3133 1.392 msaitoh else if ((sc->sc_type == WM_T_PCH_LPT) ||(sc->sc_type == WM_T_PCH_SPT))
3134 1.386 msaitoh size = WM_RAL_TABSIZE_PCH_LPT;
3135 1.281 msaitoh else if (sc->sc_type == WM_T_82575)
3136 1.281 msaitoh size = WM_RAL_TABSIZE_82575;
3137 1.281 msaitoh else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
3138 1.281 msaitoh size = WM_RAL_TABSIZE_82576;
3139 1.281 msaitoh else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
3140 1.281 msaitoh size = WM_RAL_TABSIZE_I350;
3141 1.281 msaitoh else
3142 1.281 msaitoh size = WM_RAL_TABSIZE;
3143 1.281 msaitoh wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
3144 1.386 msaitoh
3145 1.392 msaitoh if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
3146 1.386 msaitoh i = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM), FWSM_WLOCK_MAC);
3147 1.386 msaitoh switch (i) {
3148 1.386 msaitoh case 0:
3149 1.386 msaitoh /* We can use all entries */
3150 1.390 msaitoh ralmax = size;
3151 1.386 msaitoh break;
3152 1.386 msaitoh case 1:
3153 1.386 msaitoh /* Only RAR[0] */
3154 1.390 msaitoh ralmax = 1;
3155 1.386 msaitoh break;
3156 1.386 msaitoh default:
3157 1.386 msaitoh /* available SHRA + RAR[0] */
3158 1.390 msaitoh ralmax = i + 1;
3159 1.386 msaitoh }
3160 1.386 msaitoh } else
3161 1.390 msaitoh ralmax = size;
3162 1.386 msaitoh for (i = 1; i < size; i++) {
3163 1.390 msaitoh if (i < ralmax)
3164 1.386 msaitoh wm_set_ral(sc, NULL, i);
3165 1.386 msaitoh }
3166 1.1 thorpej
3167 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3168 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3169 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3170 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3171 1.281 msaitoh size = WM_ICH8_MC_TABSIZE;
3172 1.281 msaitoh else
3173 1.281 msaitoh size = WM_MC_TABSIZE;
3174 1.281 msaitoh /* Clear out the multicast table. */
3175 1.281 msaitoh for (i = 0; i < size; i++)
3176 1.281 msaitoh CSR_WRITE(sc, mta_reg + (i << 2), 0);
3177 1.1 thorpej
3178 1.281 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
3179 1.281 msaitoh while (enm != NULL) {
3180 1.281 msaitoh if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3181 1.281 msaitoh /*
3182 1.281 msaitoh * We must listen to a range of multicast addresses.
3183 1.281 msaitoh * For now, just accept all multicasts, rather than
3184 1.281 msaitoh * trying to set only those filter bits needed to match
3185 1.281 msaitoh * the range. (At this time, the only use of address
3186 1.281 msaitoh * ranges is for IP multicast routing, for which the
3187 1.281 msaitoh * range is big enough to require all bits set.)
3188 1.281 msaitoh */
3189 1.281 msaitoh goto allmulti;
3190 1.1 thorpej }
3191 1.1 thorpej
3192 1.281 msaitoh hash = wm_mchash(sc, enm->enm_addrlo);
3193 1.272 ozaki
3194 1.281 msaitoh reg = (hash >> 5);
3195 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3196 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3197 1.281 msaitoh || (sc->sc_type == WM_T_PCH2)
3198 1.392 msaitoh || (sc->sc_type == WM_T_PCH_LPT)
3199 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3200 1.281 msaitoh reg &= 0x1f;
3201 1.281 msaitoh else
3202 1.281 msaitoh reg &= 0x7f;
3203 1.281 msaitoh bit = hash & 0x1f;
3204 1.272 ozaki
3205 1.281 msaitoh hash = CSR_READ(sc, mta_reg + (reg << 2));
3206 1.281 msaitoh hash |= 1U << bit;
3207 1.1 thorpej
3208 1.382 christos if (sc->sc_type == WM_T_82544 && (reg & 1) != 0) {
3209 1.387 msaitoh /*
3210 1.387 msaitoh * 82544 Errata 9: Certain register cannot be written
3211 1.387 msaitoh * with particular alignments in PCI-X bus operation
3212 1.387 msaitoh * (FCAH, MTA and VFTA).
3213 1.387 msaitoh */
3214 1.281 msaitoh bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3215 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3216 1.281 msaitoh CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3217 1.281 msaitoh } else
3218 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3219 1.99 matt
3220 1.281 msaitoh ETHER_NEXT_MULTI(step, enm);
3221 1.281 msaitoh }
3222 1.99 matt
3223 1.281 msaitoh ifp->if_flags &= ~IFF_ALLMULTI;
3224 1.281 msaitoh goto setit;
3225 1.1 thorpej
3226 1.281 msaitoh allmulti:
3227 1.281 msaitoh ifp->if_flags |= IFF_ALLMULTI;
3228 1.281 msaitoh sc->sc_rctl |= RCTL_MPE;
3229 1.80 thorpej
3230 1.281 msaitoh setit:
3231 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3232 1.281 msaitoh }
3233 1.1 thorpej
3234 1.281 msaitoh /* Reset and init related */
3235 1.78 thorpej
3236 1.281 msaitoh static void
3237 1.281 msaitoh wm_set_vlan(struct wm_softc *sc)
3238 1.281 msaitoh {
3239 1.392 msaitoh
3240 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3241 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3242 1.281 msaitoh /* Deal with VLAN enables. */
3243 1.281 msaitoh if (VLAN_ATTACHED(&sc->sc_ethercom))
3244 1.281 msaitoh sc->sc_ctrl |= CTRL_VME;
3245 1.281 msaitoh else
3246 1.281 msaitoh sc->sc_ctrl &= ~CTRL_VME;
3247 1.1 thorpej
3248 1.281 msaitoh /* Write the control registers. */
3249 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3250 1.281 msaitoh }
3251 1.1 thorpej
3252 1.281 msaitoh static void
3253 1.281 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
3254 1.281 msaitoh {
3255 1.281 msaitoh uint32_t gcr;
3256 1.281 msaitoh pcireg_t ctrl2;
3257 1.1 thorpej
3258 1.281 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
3259 1.4 thorpej
3260 1.281 msaitoh /* Only take action if timeout value is defaulted to 0 */
3261 1.281 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
3262 1.281 msaitoh goto out;
3263 1.1 thorpej
3264 1.281 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
3265 1.281 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
3266 1.281 msaitoh goto out;
3267 1.281 msaitoh }
3268 1.6 thorpej
3269 1.281 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3270 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2);
3271 1.281 msaitoh ctrl2 |= WM_PCIE_DCSR2_16MS;
3272 1.281 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3273 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
3274 1.81 thorpej
3275 1.281 msaitoh out:
3276 1.281 msaitoh /* Disable completion timeout resend */
3277 1.281 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
3278 1.80 thorpej
3279 1.281 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
3280 1.281 msaitoh }
3281 1.99 matt
3282 1.281 msaitoh void
3283 1.281 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
3284 1.281 msaitoh {
3285 1.281 msaitoh int i;
3286 1.1 thorpej
3287 1.281 msaitoh /* wait for eeprom to reload */
3288 1.281 msaitoh switch (sc->sc_type) {
3289 1.281 msaitoh case WM_T_82571:
3290 1.281 msaitoh case WM_T_82572:
3291 1.281 msaitoh case WM_T_82573:
3292 1.281 msaitoh case WM_T_82574:
3293 1.281 msaitoh case WM_T_82583:
3294 1.281 msaitoh case WM_T_82575:
3295 1.281 msaitoh case WM_T_82576:
3296 1.281 msaitoh case WM_T_82580:
3297 1.281 msaitoh case WM_T_I350:
3298 1.281 msaitoh case WM_T_I354:
3299 1.281 msaitoh case WM_T_I210:
3300 1.281 msaitoh case WM_T_I211:
3301 1.281 msaitoh case WM_T_80003:
3302 1.281 msaitoh case WM_T_ICH8:
3303 1.281 msaitoh case WM_T_ICH9:
3304 1.281 msaitoh for (i = 0; i < 10; i++) {
3305 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
3306 1.281 msaitoh break;
3307 1.281 msaitoh delay(1000);
3308 1.1 thorpej }
3309 1.281 msaitoh if (i == 10) {
3310 1.281 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
3311 1.281 msaitoh "complete\n", device_xname(sc->sc_dev));
3312 1.281 msaitoh }
3313 1.281 msaitoh break;
3314 1.281 msaitoh default:
3315 1.281 msaitoh break;
3316 1.281 msaitoh }
3317 1.281 msaitoh }
3318 1.59 christos
3319 1.281 msaitoh void
3320 1.281 msaitoh wm_lan_init_done(struct wm_softc *sc)
3321 1.281 msaitoh {
3322 1.281 msaitoh uint32_t reg = 0;
3323 1.281 msaitoh int i;
3324 1.1 thorpej
3325 1.281 msaitoh /* wait for eeprom to reload */
3326 1.281 msaitoh switch (sc->sc_type) {
3327 1.281 msaitoh case WM_T_ICH10:
3328 1.281 msaitoh case WM_T_PCH:
3329 1.281 msaitoh case WM_T_PCH2:
3330 1.281 msaitoh case WM_T_PCH_LPT:
3331 1.392 msaitoh case WM_T_PCH_SPT:
3332 1.281 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
3333 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3334 1.281 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
3335 1.281 msaitoh break;
3336 1.281 msaitoh delay(100);
3337 1.281 msaitoh }
3338 1.281 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
3339 1.281 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
3340 1.281 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
3341 1.1 thorpej }
3342 1.281 msaitoh break;
3343 1.281 msaitoh default:
3344 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3345 1.281 msaitoh __func__);
3346 1.281 msaitoh break;
3347 1.281 msaitoh }
3348 1.1 thorpej
3349 1.281 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
3350 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3351 1.281 msaitoh }
3352 1.6 thorpej
3353 1.281 msaitoh void
3354 1.281 msaitoh wm_get_cfg_done(struct wm_softc *sc)
3355 1.281 msaitoh {
3356 1.281 msaitoh int mask;
3357 1.281 msaitoh uint32_t reg;
3358 1.281 msaitoh int i;
3359 1.1 thorpej
3360 1.281 msaitoh /* wait for eeprom to reload */
3361 1.281 msaitoh switch (sc->sc_type) {
3362 1.281 msaitoh case WM_T_82542_2_0:
3363 1.281 msaitoh case WM_T_82542_2_1:
3364 1.281 msaitoh /* null */
3365 1.281 msaitoh break;
3366 1.281 msaitoh case WM_T_82543:
3367 1.281 msaitoh case WM_T_82544:
3368 1.281 msaitoh case WM_T_82540:
3369 1.281 msaitoh case WM_T_82545:
3370 1.281 msaitoh case WM_T_82545_3:
3371 1.281 msaitoh case WM_T_82546:
3372 1.281 msaitoh case WM_T_82546_3:
3373 1.281 msaitoh case WM_T_82541:
3374 1.281 msaitoh case WM_T_82541_2:
3375 1.281 msaitoh case WM_T_82547:
3376 1.281 msaitoh case WM_T_82547_2:
3377 1.281 msaitoh case WM_T_82573:
3378 1.281 msaitoh case WM_T_82574:
3379 1.281 msaitoh case WM_T_82583:
3380 1.281 msaitoh /* generic */
3381 1.281 msaitoh delay(10*1000);
3382 1.281 msaitoh break;
3383 1.281 msaitoh case WM_T_80003:
3384 1.281 msaitoh case WM_T_82571:
3385 1.281 msaitoh case WM_T_82572:
3386 1.281 msaitoh case WM_T_82575:
3387 1.281 msaitoh case WM_T_82576:
3388 1.281 msaitoh case WM_T_82580:
3389 1.281 msaitoh case WM_T_I350:
3390 1.281 msaitoh case WM_T_I354:
3391 1.281 msaitoh case WM_T_I210:
3392 1.281 msaitoh case WM_T_I211:
3393 1.281 msaitoh if (sc->sc_type == WM_T_82571) {
3394 1.281 msaitoh /* Only 82571 shares port 0 */
3395 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0;
3396 1.281 msaitoh } else
3397 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
3398 1.281 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
3399 1.281 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
3400 1.281 msaitoh break;
3401 1.281 msaitoh delay(1000);
3402 1.281 msaitoh }
3403 1.281 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
3404 1.281 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
3405 1.281 msaitoh device_xname(sc->sc_dev), __func__));
3406 1.281 msaitoh }
3407 1.281 msaitoh break;
3408 1.281 msaitoh case WM_T_ICH8:
3409 1.281 msaitoh case WM_T_ICH9:
3410 1.281 msaitoh case WM_T_ICH10:
3411 1.281 msaitoh case WM_T_PCH:
3412 1.281 msaitoh case WM_T_PCH2:
3413 1.281 msaitoh case WM_T_PCH_LPT:
3414 1.392 msaitoh case WM_T_PCH_SPT:
3415 1.281 msaitoh delay(10*1000);
3416 1.281 msaitoh if (sc->sc_type >= WM_T_ICH10)
3417 1.281 msaitoh wm_lan_init_done(sc);
3418 1.281 msaitoh else
3419 1.281 msaitoh wm_get_auto_rd_done(sc);
3420 1.1 thorpej
3421 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3422 1.281 msaitoh if ((reg & STATUS_PHYRA) != 0)
3423 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
3424 1.281 msaitoh break;
3425 1.281 msaitoh default:
3426 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3427 1.281 msaitoh __func__);
3428 1.281 msaitoh break;
3429 1.1 thorpej }
3430 1.1 thorpej }
3431 1.1 thorpej
3432 1.312 msaitoh /* Init hardware bits */
3433 1.312 msaitoh void
3434 1.312 msaitoh wm_initialize_hardware_bits(struct wm_softc *sc)
3435 1.312 msaitoh {
3436 1.312 msaitoh uint32_t tarc0, tarc1, reg;
3437 1.332 msaitoh
3438 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3439 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3440 1.312 msaitoh /* For 82571 variant, 80003 and ICHs */
3441 1.312 msaitoh if (((sc->sc_type >= WM_T_82571) && (sc->sc_type <= WM_T_82583))
3442 1.312 msaitoh || (sc->sc_type >= WM_T_80003)) {
3443 1.312 msaitoh
3444 1.312 msaitoh /* Transmit Descriptor Control 0 */
3445 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(0));
3446 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3447 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(0), reg);
3448 1.312 msaitoh
3449 1.312 msaitoh /* Transmit Descriptor Control 1 */
3450 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(1));
3451 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3452 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(1), reg);
3453 1.312 msaitoh
3454 1.312 msaitoh /* TARC0 */
3455 1.312 msaitoh tarc0 = CSR_READ(sc, WMREG_TARC0);
3456 1.312 msaitoh switch (sc->sc_type) {
3457 1.312 msaitoh case WM_T_82571:
3458 1.312 msaitoh case WM_T_82572:
3459 1.312 msaitoh case WM_T_82573:
3460 1.312 msaitoh case WM_T_82574:
3461 1.312 msaitoh case WM_T_82583:
3462 1.312 msaitoh case WM_T_80003:
3463 1.312 msaitoh /* Clear bits 30..27 */
3464 1.312 msaitoh tarc0 &= ~__BITS(30, 27);
3465 1.312 msaitoh break;
3466 1.312 msaitoh default:
3467 1.312 msaitoh break;
3468 1.312 msaitoh }
3469 1.312 msaitoh
3470 1.312 msaitoh switch (sc->sc_type) {
3471 1.312 msaitoh case WM_T_82571:
3472 1.312 msaitoh case WM_T_82572:
3473 1.312 msaitoh tarc0 |= __BITS(26, 23); /* TARC0 bits 23-26 */
3474 1.312 msaitoh
3475 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3476 1.312 msaitoh tarc1 &= ~__BITS(30, 29); /* Clear bits 30 and 29 */
3477 1.312 msaitoh tarc1 |= __BITS(26, 24); /* TARC1 bits 26-24 */
3478 1.312 msaitoh /* 8257[12] Errata No.7 */
3479 1.312 msaitoh tarc1 |= __BIT(22); /* TARC1 bits 22 */
3480 1.312 msaitoh
3481 1.312 msaitoh /* TARC1 bit 28 */
3482 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3483 1.312 msaitoh tarc1 &= ~__BIT(28);
3484 1.312 msaitoh else
3485 1.312 msaitoh tarc1 |= __BIT(28);
3486 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3487 1.312 msaitoh
3488 1.312 msaitoh /*
3489 1.312 msaitoh * 8257[12] Errata No.13
3490 1.312 msaitoh * Disable Dyamic Clock Gating.
3491 1.312 msaitoh */
3492 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3493 1.312 msaitoh reg &= ~CTRL_EXT_DMA_DYN_CLK;
3494 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3495 1.312 msaitoh break;
3496 1.312 msaitoh case WM_T_82573:
3497 1.312 msaitoh case WM_T_82574:
3498 1.312 msaitoh case WM_T_82583:
3499 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
3500 1.312 msaitoh || (sc->sc_type == WM_T_82583))
3501 1.312 msaitoh tarc0 |= __BIT(26); /* TARC0 bit 26 */
3502 1.312 msaitoh
3503 1.312 msaitoh /* Extended Device Control */
3504 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3505 1.312 msaitoh reg &= ~__BIT(23); /* Clear bit 23 */
3506 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
3507 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3508 1.312 msaitoh
3509 1.312 msaitoh /* Device Control */
3510 1.312 msaitoh sc->sc_ctrl &= ~__BIT(29); /* Clear bit 29 */
3511 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3512 1.312 msaitoh
3513 1.312 msaitoh /* PCIe Control Register */
3514 1.350 msaitoh /*
3515 1.350 msaitoh * 82573 Errata (unknown).
3516 1.350 msaitoh *
3517 1.350 msaitoh * 82574 Errata 25 and 82583 Errata 12
3518 1.350 msaitoh * "Dropped Rx Packets":
3519 1.350 msaitoh * NVM Image Version 2.1.4 and newer has no this bug.
3520 1.350 msaitoh */
3521 1.350 msaitoh reg = CSR_READ(sc, WMREG_GCR);
3522 1.350 msaitoh reg |= GCR_L1_ACT_WITHOUT_L0S_RX;
3523 1.350 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
3524 1.350 msaitoh
3525 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
3526 1.312 msaitoh || (sc->sc_type == WM_T_82583)) {
3527 1.312 msaitoh /*
3528 1.312 msaitoh * Document says this bit must be set for
3529 1.312 msaitoh * proper operation.
3530 1.312 msaitoh */
3531 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR);
3532 1.312 msaitoh reg |= __BIT(22);
3533 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
3534 1.312 msaitoh
3535 1.312 msaitoh /*
3536 1.312 msaitoh * Apply workaround for hardware errata
3537 1.312 msaitoh * documented in errata docs Fixes issue where
3538 1.312 msaitoh * some error prone or unreliable PCIe
3539 1.312 msaitoh * completions are occurring, particularly
3540 1.312 msaitoh * with ASPM enabled. Without fix, issue can
3541 1.312 msaitoh * cause Tx timeouts.
3542 1.312 msaitoh */
3543 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR2);
3544 1.312 msaitoh reg |= __BIT(0);
3545 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR2, reg);
3546 1.312 msaitoh }
3547 1.312 msaitoh break;
3548 1.312 msaitoh case WM_T_80003:
3549 1.312 msaitoh /* TARC0 */
3550 1.312 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
3551 1.312 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
3552 1.312 msaitoh tarc0 &= ~__BIT(20); /* Clear bits 20 */
3553 1.312 msaitoh
3554 1.312 msaitoh /* TARC1 bit 28 */
3555 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3556 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3557 1.312 msaitoh tarc1 &= ~__BIT(28);
3558 1.312 msaitoh else
3559 1.312 msaitoh tarc1 |= __BIT(28);
3560 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3561 1.312 msaitoh break;
3562 1.312 msaitoh case WM_T_ICH8:
3563 1.312 msaitoh case WM_T_ICH9:
3564 1.312 msaitoh case WM_T_ICH10:
3565 1.312 msaitoh case WM_T_PCH:
3566 1.312 msaitoh case WM_T_PCH2:
3567 1.312 msaitoh case WM_T_PCH_LPT:
3568 1.393 msaitoh case WM_T_PCH_SPT:
3569 1.393 msaitoh /* TARC0 */
3570 1.393 msaitoh if ((sc->sc_type == WM_T_ICH8)
3571 1.393 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3572 1.312 msaitoh /* Set TARC0 bits 29 and 28 */
3573 1.312 msaitoh tarc0 |= __BITS(29, 28);
3574 1.312 msaitoh }
3575 1.312 msaitoh /* Set TARC0 bits 23,24,26,27 */
3576 1.312 msaitoh tarc0 |= __BITS(27, 26) | __BITS(24, 23);
3577 1.312 msaitoh
3578 1.312 msaitoh /* CTRL_EXT */
3579 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3580 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
3581 1.312 msaitoh /*
3582 1.312 msaitoh * Enable PHY low-power state when MAC is at D3
3583 1.312 msaitoh * w/o WoL
3584 1.312 msaitoh */
3585 1.312 msaitoh if (sc->sc_type >= WM_T_PCH)
3586 1.312 msaitoh reg |= CTRL_EXT_PHYPDEN;
3587 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3588 1.312 msaitoh
3589 1.312 msaitoh /* TARC1 */
3590 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3591 1.312 msaitoh /* bit 28 */
3592 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3593 1.312 msaitoh tarc1 &= ~__BIT(28);
3594 1.312 msaitoh else
3595 1.312 msaitoh tarc1 |= __BIT(28);
3596 1.312 msaitoh tarc1 |= __BIT(24) | __BIT(26) | __BIT(30);
3597 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3598 1.312 msaitoh
3599 1.312 msaitoh /* Device Status */
3600 1.312 msaitoh if (sc->sc_type == WM_T_ICH8) {
3601 1.312 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3602 1.312 msaitoh reg &= ~__BIT(31);
3603 1.312 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3604 1.312 msaitoh
3605 1.312 msaitoh }
3606 1.312 msaitoh
3607 1.393 msaitoh /* IOSFPC */
3608 1.393 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
3609 1.393 msaitoh reg = CSR_READ(sc, WMREG_IOSFPC);
3610 1.393 msaitoh reg |= RCTL_RDMTS_HEX; /* XXX RTCL bit? */
3611 1.393 msaitoh CSR_WRITE(sc, WMREG_IOSFPC, reg);
3612 1.393 msaitoh }
3613 1.312 msaitoh /*
3614 1.312 msaitoh * Work-around descriptor data corruption issue during
3615 1.312 msaitoh * NFS v2 UDP traffic, just disable the NFS filtering
3616 1.312 msaitoh * capability.
3617 1.312 msaitoh */
3618 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3619 1.312 msaitoh reg |= WMREG_RFCTL_NFSWDIS | WMREG_RFCTL_NFSRDIS;
3620 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3621 1.312 msaitoh break;
3622 1.312 msaitoh default:
3623 1.312 msaitoh break;
3624 1.312 msaitoh }
3625 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC0, tarc0);
3626 1.312 msaitoh
3627 1.312 msaitoh /*
3628 1.312 msaitoh * 8257[12] Errata No.52 and some others.
3629 1.312 msaitoh * Avoid RSS Hash Value bug.
3630 1.312 msaitoh */
3631 1.312 msaitoh switch (sc->sc_type) {
3632 1.312 msaitoh case WM_T_82571:
3633 1.312 msaitoh case WM_T_82572:
3634 1.312 msaitoh case WM_T_82573:
3635 1.312 msaitoh case WM_T_80003:
3636 1.312 msaitoh case WM_T_ICH8:
3637 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3638 1.312 msaitoh reg |= WMREG_RFCTL_NEWIPV6EXDIS |WMREG_RFCTL_IPV6EXDIS;
3639 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3640 1.312 msaitoh break;
3641 1.312 msaitoh default:
3642 1.312 msaitoh break;
3643 1.312 msaitoh }
3644 1.312 msaitoh }
3645 1.312 msaitoh }
3646 1.312 msaitoh
3647 1.320 msaitoh static uint32_t
3648 1.320 msaitoh wm_rxpbs_adjust_82580(uint32_t val)
3649 1.320 msaitoh {
3650 1.320 msaitoh uint32_t rv = 0;
3651 1.320 msaitoh
3652 1.320 msaitoh if (val < __arraycount(wm_82580_rxpbs_table))
3653 1.320 msaitoh rv = wm_82580_rxpbs_table[val];
3654 1.320 msaitoh
3655 1.320 msaitoh return rv;
3656 1.320 msaitoh }
3657 1.320 msaitoh
3658 1.1 thorpej /*
3659 1.281 msaitoh * wm_reset:
3660 1.232 bouyer *
3661 1.281 msaitoh * Reset the i82542 chip.
3662 1.232 bouyer */
3663 1.281 msaitoh static void
3664 1.281 msaitoh wm_reset(struct wm_softc *sc)
3665 1.232 bouyer {
3666 1.281 msaitoh int phy_reset = 0;
3667 1.364 knakahar int i, error = 0;
3668 1.281 msaitoh uint32_t reg, mask;
3669 1.232 bouyer
3670 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3671 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3672 1.232 bouyer /*
3673 1.281 msaitoh * Allocate on-chip memory according to the MTU size.
3674 1.281 msaitoh * The Packet Buffer Allocation register must be written
3675 1.281 msaitoh * before the chip is reset.
3676 1.232 bouyer */
3677 1.281 msaitoh switch (sc->sc_type) {
3678 1.281 msaitoh case WM_T_82547:
3679 1.281 msaitoh case WM_T_82547_2:
3680 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3681 1.281 msaitoh PBA_22K : PBA_30K;
3682 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
3683 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
3684 1.364 knakahar txq->txq_fifo_head = 0;
3685 1.364 knakahar txq->txq_fifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3686 1.364 knakahar txq->txq_fifo_size =
3687 1.364 knakahar (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3688 1.364 knakahar txq->txq_fifo_stall = 0;
3689 1.364 knakahar }
3690 1.281 msaitoh break;
3691 1.281 msaitoh case WM_T_82571:
3692 1.281 msaitoh case WM_T_82572:
3693 1.281 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3694 1.281 msaitoh case WM_T_80003:
3695 1.281 msaitoh sc->sc_pba = PBA_32K;
3696 1.281 msaitoh break;
3697 1.281 msaitoh case WM_T_82573:
3698 1.281 msaitoh sc->sc_pba = PBA_12K;
3699 1.281 msaitoh break;
3700 1.281 msaitoh case WM_T_82574:
3701 1.281 msaitoh case WM_T_82583:
3702 1.281 msaitoh sc->sc_pba = PBA_20K;
3703 1.281 msaitoh break;
3704 1.320 msaitoh case WM_T_82576:
3705 1.320 msaitoh sc->sc_pba = CSR_READ(sc, WMREG_RXPBS);
3706 1.320 msaitoh sc->sc_pba &= RXPBS_SIZE_MASK_82576;
3707 1.320 msaitoh break;
3708 1.320 msaitoh case WM_T_82580:
3709 1.320 msaitoh case WM_T_I350:
3710 1.320 msaitoh case WM_T_I354:
3711 1.320 msaitoh sc->sc_pba = wm_rxpbs_adjust_82580(CSR_READ(sc, WMREG_RXPBS));
3712 1.320 msaitoh break;
3713 1.320 msaitoh case WM_T_I210:
3714 1.320 msaitoh case WM_T_I211:
3715 1.320 msaitoh sc->sc_pba = PBA_34K;
3716 1.320 msaitoh break;
3717 1.281 msaitoh case WM_T_ICH8:
3718 1.312 msaitoh /* Workaround for a bit corruption issue in FIFO memory */
3719 1.281 msaitoh sc->sc_pba = PBA_8K;
3720 1.281 msaitoh CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3721 1.281 msaitoh break;
3722 1.281 msaitoh case WM_T_ICH9:
3723 1.281 msaitoh case WM_T_ICH10:
3724 1.318 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 4096 ?
3725 1.318 msaitoh PBA_14K : PBA_10K;
3726 1.232 bouyer break;
3727 1.281 msaitoh case WM_T_PCH:
3728 1.281 msaitoh case WM_T_PCH2:
3729 1.281 msaitoh case WM_T_PCH_LPT:
3730 1.392 msaitoh case WM_T_PCH_SPT:
3731 1.281 msaitoh sc->sc_pba = PBA_26K;
3732 1.232 bouyer break;
3733 1.232 bouyer default:
3734 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3735 1.281 msaitoh PBA_40K : PBA_48K;
3736 1.281 msaitoh break;
3737 1.232 bouyer }
3738 1.320 msaitoh /*
3739 1.320 msaitoh * Only old or non-multiqueue devices have the PBA register
3740 1.320 msaitoh * XXX Need special handling for 82575.
3741 1.320 msaitoh */
3742 1.320 msaitoh if (((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3743 1.320 msaitoh || (sc->sc_type == WM_T_82575))
3744 1.320 msaitoh CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3745 1.232 bouyer
3746 1.281 msaitoh /* Prevent the PCI-E bus from sticking */
3747 1.281 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3748 1.281 msaitoh int timeout = 800;
3749 1.232 bouyer
3750 1.281 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3751 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3752 1.232 bouyer
3753 1.281 msaitoh while (timeout--) {
3754 1.281 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
3755 1.281 msaitoh == 0)
3756 1.281 msaitoh break;
3757 1.281 msaitoh delay(100);
3758 1.281 msaitoh }
3759 1.232 bouyer }
3760 1.232 bouyer
3761 1.281 msaitoh /* Set the completion timeout for interface */
3762 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
3763 1.300 msaitoh || (sc->sc_type == WM_T_82580)
3764 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
3765 1.282 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
3766 1.281 msaitoh wm_set_pcie_completion_timeout(sc);
3767 1.232 bouyer
3768 1.281 msaitoh /* Clear interrupt */
3769 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3770 1.335 msaitoh if (sc->sc_nintrs > 1) {
3771 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
3772 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
3773 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
3774 1.335 msaitoh } else {
3775 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
3776 1.335 msaitoh }
3777 1.335 msaitoh }
3778 1.232 bouyer
3779 1.281 msaitoh /* Stop the transmit and receive processes. */
3780 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3781 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
3782 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3783 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3784 1.232 bouyer
3785 1.281 msaitoh /* XXX set_tbi_sbp_82543() */
3786 1.232 bouyer
3787 1.281 msaitoh delay(10*1000);
3788 1.232 bouyer
3789 1.281 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3790 1.281 msaitoh switch (sc->sc_type) {
3791 1.281 msaitoh case WM_T_82573:
3792 1.281 msaitoh case WM_T_82574:
3793 1.281 msaitoh case WM_T_82583:
3794 1.281 msaitoh error = wm_get_hw_semaphore_82573(sc);
3795 1.281 msaitoh break;
3796 1.281 msaitoh default:
3797 1.281 msaitoh break;
3798 1.281 msaitoh }
3799 1.232 bouyer
3800 1.281 msaitoh /*
3801 1.281 msaitoh * 82541 Errata 29? & 82547 Errata 28?
3802 1.281 msaitoh * See also the description about PHY_RST bit in CTRL register
3803 1.281 msaitoh * in 8254x_GBe_SDM.pdf.
3804 1.281 msaitoh */
3805 1.281 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3806 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3807 1.281 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3808 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3809 1.281 msaitoh delay(5000);
3810 1.281 msaitoh }
3811 1.232 bouyer
3812 1.281 msaitoh switch (sc->sc_type) {
3813 1.281 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3814 1.281 msaitoh case WM_T_82541:
3815 1.281 msaitoh case WM_T_82541_2:
3816 1.281 msaitoh case WM_T_82547:
3817 1.281 msaitoh case WM_T_82547_2:
3818 1.281 msaitoh /*
3819 1.281 msaitoh * On some chipsets, a reset through a memory-mapped write
3820 1.281 msaitoh * cycle can cause the chip to reset before completing the
3821 1.281 msaitoh * write cycle. This causes major headache that can be
3822 1.281 msaitoh * avoided by issuing the reset via indirect register writes
3823 1.281 msaitoh * through I/O space.
3824 1.281 msaitoh *
3825 1.281 msaitoh * So, if we successfully mapped the I/O BAR at attach time,
3826 1.281 msaitoh * use that. Otherwise, try our luck with a memory-mapped
3827 1.281 msaitoh * reset.
3828 1.281 msaitoh */
3829 1.281 msaitoh if (sc->sc_flags & WM_F_IOH_VALID)
3830 1.281 msaitoh wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3831 1.281 msaitoh else
3832 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3833 1.281 msaitoh break;
3834 1.281 msaitoh case WM_T_82545_3:
3835 1.281 msaitoh case WM_T_82546_3:
3836 1.281 msaitoh /* Use the shadow control register on these chips. */
3837 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3838 1.281 msaitoh break;
3839 1.281 msaitoh case WM_T_80003:
3840 1.281 msaitoh mask = swfwphysem[sc->sc_funcid];
3841 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3842 1.281 msaitoh wm_get_swfw_semaphore(sc, mask);
3843 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3844 1.281 msaitoh wm_put_swfw_semaphore(sc, mask);
3845 1.281 msaitoh break;
3846 1.281 msaitoh case WM_T_ICH8:
3847 1.281 msaitoh case WM_T_ICH9:
3848 1.281 msaitoh case WM_T_ICH10:
3849 1.281 msaitoh case WM_T_PCH:
3850 1.281 msaitoh case WM_T_PCH2:
3851 1.281 msaitoh case WM_T_PCH_LPT:
3852 1.392 msaitoh case WM_T_PCH_SPT:
3853 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3854 1.386 msaitoh if (wm_phy_resetisblocked(sc) == false) {
3855 1.232 bouyer /*
3856 1.281 msaitoh * Gate automatic PHY configuration by hardware on
3857 1.281 msaitoh * non-managed 82579
3858 1.232 bouyer */
3859 1.281 msaitoh if ((sc->sc_type == WM_T_PCH2)
3860 1.281 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
3861 1.380 msaitoh == 0))
3862 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
3863 1.232 bouyer
3864 1.281 msaitoh reg |= CTRL_PHY_RESET;
3865 1.281 msaitoh phy_reset = 1;
3866 1.394 msaitoh } else
3867 1.394 msaitoh printf("XXX reset is blocked!!!\n");
3868 1.281 msaitoh wm_get_swfwhw_semaphore(sc);
3869 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3870 1.281 msaitoh /* Don't insert a completion barrier when reset */
3871 1.281 msaitoh delay(20*1000);
3872 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
3873 1.281 msaitoh break;
3874 1.304 msaitoh case WM_T_82580:
3875 1.304 msaitoh case WM_T_I350:
3876 1.304 msaitoh case WM_T_I354:
3877 1.304 msaitoh case WM_T_I210:
3878 1.304 msaitoh case WM_T_I211:
3879 1.304 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3880 1.304 msaitoh if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
3881 1.304 msaitoh CSR_WRITE_FLUSH(sc);
3882 1.304 msaitoh delay(5000);
3883 1.304 msaitoh break;
3884 1.281 msaitoh case WM_T_82542_2_0:
3885 1.281 msaitoh case WM_T_82542_2_1:
3886 1.281 msaitoh case WM_T_82543:
3887 1.281 msaitoh case WM_T_82540:
3888 1.281 msaitoh case WM_T_82545:
3889 1.281 msaitoh case WM_T_82546:
3890 1.281 msaitoh case WM_T_82571:
3891 1.281 msaitoh case WM_T_82572:
3892 1.281 msaitoh case WM_T_82573:
3893 1.281 msaitoh case WM_T_82574:
3894 1.281 msaitoh case WM_T_82575:
3895 1.281 msaitoh case WM_T_82576:
3896 1.281 msaitoh case WM_T_82583:
3897 1.281 msaitoh default:
3898 1.281 msaitoh /* Everything else can safely use the documented method. */
3899 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3900 1.281 msaitoh break;
3901 1.281 msaitoh }
3902 1.232 bouyer
3903 1.281 msaitoh /* Must release the MDIO ownership after MAC reset */
3904 1.281 msaitoh switch (sc->sc_type) {
3905 1.281 msaitoh case WM_T_82573:
3906 1.281 msaitoh case WM_T_82574:
3907 1.281 msaitoh case WM_T_82583:
3908 1.281 msaitoh if (error == 0)
3909 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
3910 1.281 msaitoh break;
3911 1.281 msaitoh default:
3912 1.281 msaitoh break;
3913 1.232 bouyer }
3914 1.232 bouyer
3915 1.281 msaitoh if (phy_reset != 0)
3916 1.281 msaitoh wm_get_cfg_done(sc);
3917 1.232 bouyer
3918 1.281 msaitoh /* reload EEPROM */
3919 1.281 msaitoh switch (sc->sc_type) {
3920 1.281 msaitoh case WM_T_82542_2_0:
3921 1.281 msaitoh case WM_T_82542_2_1:
3922 1.281 msaitoh case WM_T_82543:
3923 1.281 msaitoh case WM_T_82544:
3924 1.281 msaitoh delay(10);
3925 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3926 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3927 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3928 1.281 msaitoh delay(2000);
3929 1.281 msaitoh break;
3930 1.281 msaitoh case WM_T_82540:
3931 1.281 msaitoh case WM_T_82545:
3932 1.281 msaitoh case WM_T_82545_3:
3933 1.281 msaitoh case WM_T_82546:
3934 1.281 msaitoh case WM_T_82546_3:
3935 1.281 msaitoh delay(5*1000);
3936 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3937 1.281 msaitoh break;
3938 1.281 msaitoh case WM_T_82541:
3939 1.281 msaitoh case WM_T_82541_2:
3940 1.281 msaitoh case WM_T_82547:
3941 1.281 msaitoh case WM_T_82547_2:
3942 1.281 msaitoh delay(20000);
3943 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3944 1.281 msaitoh break;
3945 1.281 msaitoh case WM_T_82571:
3946 1.281 msaitoh case WM_T_82572:
3947 1.281 msaitoh case WM_T_82573:
3948 1.281 msaitoh case WM_T_82574:
3949 1.281 msaitoh case WM_T_82583:
3950 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3951 1.281 msaitoh delay(10);
3952 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3953 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3954 1.281 msaitoh CSR_WRITE_FLUSH(sc);
3955 1.232 bouyer }
3956 1.281 msaitoh /* check EECD_EE_AUTORD */
3957 1.281 msaitoh wm_get_auto_rd_done(sc);
3958 1.281 msaitoh /*
3959 1.281 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3960 1.281 msaitoh * is set.
3961 1.281 msaitoh */
3962 1.281 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3963 1.281 msaitoh || (sc->sc_type == WM_T_82583))
3964 1.281 msaitoh delay(25*1000);
3965 1.281 msaitoh break;
3966 1.281 msaitoh case WM_T_82575:
3967 1.281 msaitoh case WM_T_82576:
3968 1.281 msaitoh case WM_T_82580:
3969 1.281 msaitoh case WM_T_I350:
3970 1.281 msaitoh case WM_T_I354:
3971 1.281 msaitoh case WM_T_I210:
3972 1.281 msaitoh case WM_T_I211:
3973 1.281 msaitoh case WM_T_80003:
3974 1.281 msaitoh /* check EECD_EE_AUTORD */
3975 1.281 msaitoh wm_get_auto_rd_done(sc);
3976 1.281 msaitoh break;
3977 1.281 msaitoh case WM_T_ICH8:
3978 1.281 msaitoh case WM_T_ICH9:
3979 1.281 msaitoh case WM_T_ICH10:
3980 1.281 msaitoh case WM_T_PCH:
3981 1.281 msaitoh case WM_T_PCH2:
3982 1.281 msaitoh case WM_T_PCH_LPT:
3983 1.392 msaitoh case WM_T_PCH_SPT:
3984 1.281 msaitoh break;
3985 1.281 msaitoh default:
3986 1.281 msaitoh panic("%s: unknown type\n", __func__);
3987 1.232 bouyer }
3988 1.281 msaitoh
3989 1.281 msaitoh /* Check whether EEPROM is present or not */
3990 1.281 msaitoh switch (sc->sc_type) {
3991 1.281 msaitoh case WM_T_82575:
3992 1.281 msaitoh case WM_T_82576:
3993 1.281 msaitoh case WM_T_82580:
3994 1.281 msaitoh case WM_T_I350:
3995 1.281 msaitoh case WM_T_I354:
3996 1.281 msaitoh case WM_T_ICH8:
3997 1.281 msaitoh case WM_T_ICH9:
3998 1.281 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
3999 1.281 msaitoh /* Not found */
4000 1.281 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
4001 1.325 msaitoh if (sc->sc_type == WM_T_82575)
4002 1.281 msaitoh wm_reset_init_script_82575(sc);
4003 1.232 bouyer }
4004 1.281 msaitoh break;
4005 1.281 msaitoh default:
4006 1.281 msaitoh break;
4007 1.281 msaitoh }
4008 1.281 msaitoh
4009 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
4010 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
4011 1.281 msaitoh /* clear global device reset status bit */
4012 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
4013 1.281 msaitoh }
4014 1.281 msaitoh
4015 1.281 msaitoh /* Clear any pending interrupt events. */
4016 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4017 1.281 msaitoh reg = CSR_READ(sc, WMREG_ICR);
4018 1.335 msaitoh if (sc->sc_nintrs > 1) {
4019 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
4020 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
4021 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
4022 1.335 msaitoh } else
4023 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
4024 1.335 msaitoh }
4025 1.281 msaitoh
4026 1.281 msaitoh /* reload sc_ctrl */
4027 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4028 1.281 msaitoh
4029 1.322 msaitoh if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211))
4030 1.281 msaitoh wm_set_eee_i350(sc);
4031 1.281 msaitoh
4032 1.281 msaitoh /* dummy read from WUC */
4033 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
4034 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
4035 1.281 msaitoh /*
4036 1.281 msaitoh * For PCH, this write will make sure that any noise will be detected
4037 1.281 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
4038 1.281 msaitoh * to the DMA engine
4039 1.281 msaitoh */
4040 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
4041 1.281 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
4042 1.281 msaitoh
4043 1.380 msaitoh if (sc->sc_type >= WM_T_82544)
4044 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4045 1.281 msaitoh
4046 1.325 msaitoh wm_reset_mdicnfg_82580(sc);
4047 1.332 msaitoh
4048 1.332 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
4049 1.332 msaitoh wm_pll_workaround_i210(sc);
4050 1.281 msaitoh }
4051 1.281 msaitoh
4052 1.281 msaitoh /*
4053 1.281 msaitoh * wm_add_rxbuf:
4054 1.281 msaitoh *
4055 1.281 msaitoh * Add a receive buffer to the indiciated descriptor.
4056 1.281 msaitoh */
4057 1.281 msaitoh static int
4058 1.362 knakahar wm_add_rxbuf(struct wm_rxqueue *rxq, int idx)
4059 1.281 msaitoh {
4060 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4061 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
4062 1.281 msaitoh struct mbuf *m;
4063 1.281 msaitoh int error;
4064 1.281 msaitoh
4065 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
4066 1.281 msaitoh
4067 1.281 msaitoh MGETHDR(m, M_DONTWAIT, MT_DATA);
4068 1.281 msaitoh if (m == NULL)
4069 1.281 msaitoh return ENOBUFS;
4070 1.281 msaitoh
4071 1.281 msaitoh MCLGET(m, M_DONTWAIT);
4072 1.281 msaitoh if ((m->m_flags & M_EXT) == 0) {
4073 1.281 msaitoh m_freem(m);
4074 1.281 msaitoh return ENOBUFS;
4075 1.281 msaitoh }
4076 1.281 msaitoh
4077 1.281 msaitoh if (rxs->rxs_mbuf != NULL)
4078 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4079 1.281 msaitoh
4080 1.281 msaitoh rxs->rxs_mbuf = m;
4081 1.281 msaitoh
4082 1.281 msaitoh m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4083 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4084 1.388 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT);
4085 1.281 msaitoh if (error) {
4086 1.281 msaitoh /* XXX XXX XXX */
4087 1.281 msaitoh aprint_error_dev(sc->sc_dev,
4088 1.281 msaitoh "unable to load rx DMA map %d, error = %d\n",
4089 1.281 msaitoh idx, error);
4090 1.281 msaitoh panic("wm_add_rxbuf");
4091 1.232 bouyer }
4092 1.232 bouyer
4093 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4094 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4095 1.281 msaitoh
4096 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4097 1.281 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4098 1.362 knakahar wm_init_rxdesc(rxq, idx);
4099 1.281 msaitoh } else
4100 1.362 knakahar wm_init_rxdesc(rxq, idx);
4101 1.281 msaitoh
4102 1.232 bouyer return 0;
4103 1.232 bouyer }
4104 1.232 bouyer
4105 1.232 bouyer /*
4106 1.281 msaitoh * wm_rxdrain:
4107 1.232 bouyer *
4108 1.281 msaitoh * Drain the receive queue.
4109 1.232 bouyer */
4110 1.232 bouyer static void
4111 1.362 knakahar wm_rxdrain(struct wm_rxqueue *rxq)
4112 1.281 msaitoh {
4113 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4114 1.281 msaitoh struct wm_rxsoft *rxs;
4115 1.281 msaitoh int i;
4116 1.281 msaitoh
4117 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
4118 1.281 msaitoh
4119 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
4120 1.356 knakahar rxs = &rxq->rxq_soft[i];
4121 1.281 msaitoh if (rxs->rxs_mbuf != NULL) {
4122 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4123 1.281 msaitoh m_freem(rxs->rxs_mbuf);
4124 1.281 msaitoh rxs->rxs_mbuf = NULL;
4125 1.281 msaitoh }
4126 1.281 msaitoh }
4127 1.281 msaitoh }
4128 1.281 msaitoh
4129 1.372 knakahar
4130 1.372 knakahar /*
4131 1.372 knakahar * XXX copy from FreeBSD's sys/net/rss_config.c
4132 1.372 knakahar */
4133 1.372 knakahar /*
4134 1.372 knakahar * RSS secret key, intended to prevent attacks on load-balancing. Its
4135 1.372 knakahar * effectiveness may be limited by algorithm choice and available entropy
4136 1.372 knakahar * during the boot.
4137 1.372 knakahar *
4138 1.372 knakahar * XXXRW: And that we don't randomize it yet!
4139 1.372 knakahar *
4140 1.372 knakahar * This is the default Microsoft RSS specification key which is also
4141 1.372 knakahar * the Chelsio T5 firmware default key.
4142 1.372 knakahar */
4143 1.372 knakahar #define RSS_KEYSIZE 40
4144 1.372 knakahar static uint8_t wm_rss_key[RSS_KEYSIZE] = {
4145 1.372 knakahar 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
4146 1.372 knakahar 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0,
4147 1.372 knakahar 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4,
4148 1.372 knakahar 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c,
4149 1.372 knakahar 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa,
4150 1.372 knakahar };
4151 1.372 knakahar
4152 1.372 knakahar /*
4153 1.372 knakahar * Caller must pass an array of size sizeof(rss_key).
4154 1.372 knakahar *
4155 1.372 knakahar * XXX
4156 1.372 knakahar * As if_ixgbe may use this function, this function should not be
4157 1.372 knakahar * if_wm specific function.
4158 1.372 knakahar */
4159 1.372 knakahar static void
4160 1.372 knakahar wm_rss_getkey(uint8_t *key)
4161 1.372 knakahar {
4162 1.373 knakahar
4163 1.372 knakahar memcpy(key, wm_rss_key, sizeof(wm_rss_key));
4164 1.372 knakahar }
4165 1.372 knakahar
4166 1.365 knakahar /*
4167 1.367 knakahar * Setup registers for RSS.
4168 1.367 knakahar *
4169 1.367 knakahar * XXX not yet VMDq support
4170 1.367 knakahar */
4171 1.367 knakahar static void
4172 1.367 knakahar wm_init_rss(struct wm_softc *sc)
4173 1.367 knakahar {
4174 1.372 knakahar uint32_t mrqc, reta_reg, rss_key[RSSRK_NUM_REGS];
4175 1.367 knakahar int i;
4176 1.367 knakahar
4177 1.373 knakahar CTASSERT(sizeof(rss_key) == sizeof(wm_rss_key));
4178 1.373 knakahar
4179 1.367 knakahar for (i = 0; i < RETA_NUM_ENTRIES; i++) {
4180 1.367 knakahar int qid, reta_ent;
4181 1.367 knakahar
4182 1.405 knakahar qid = i % sc->sc_nqueues;
4183 1.367 knakahar switch(sc->sc_type) {
4184 1.367 knakahar case WM_T_82574:
4185 1.367 knakahar reta_ent = __SHIFTIN(qid,
4186 1.367 knakahar RETA_ENT_QINDEX_MASK_82574);
4187 1.367 knakahar break;
4188 1.367 knakahar case WM_T_82575:
4189 1.367 knakahar reta_ent = __SHIFTIN(qid,
4190 1.367 knakahar RETA_ENT_QINDEX1_MASK_82575);
4191 1.367 knakahar break;
4192 1.367 knakahar default:
4193 1.367 knakahar reta_ent = __SHIFTIN(qid, RETA_ENT_QINDEX_MASK);
4194 1.367 knakahar break;
4195 1.367 knakahar }
4196 1.367 knakahar
4197 1.367 knakahar reta_reg = CSR_READ(sc, WMREG_RETA_Q(i));
4198 1.367 knakahar reta_reg &= ~RETA_ENTRY_MASK_Q(i);
4199 1.367 knakahar reta_reg |= __SHIFTIN(reta_ent, RETA_ENTRY_MASK_Q(i));
4200 1.367 knakahar CSR_WRITE(sc, WMREG_RETA_Q(i), reta_reg);
4201 1.367 knakahar }
4202 1.367 knakahar
4203 1.372 knakahar wm_rss_getkey((uint8_t *)rss_key);
4204 1.367 knakahar for (i = 0; i < RSSRK_NUM_REGS; i++)
4205 1.372 knakahar CSR_WRITE(sc, WMREG_RSSRK(i), rss_key[i]);
4206 1.367 knakahar
4207 1.367 knakahar if (sc->sc_type == WM_T_82574)
4208 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ_82574;
4209 1.367 knakahar else
4210 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ;
4211 1.367 knakahar
4212 1.367 knakahar /* XXXX
4213 1.367 knakahar * The same as FreeBSD igb.
4214 1.367 knakahar * Why doesn't use MRQC_RSS_FIELD_IPV6_EX?
4215 1.367 knakahar */
4216 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4 | MRQC_RSS_FIELD_IPV4_TCP);
4217 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6 | MRQC_RSS_FIELD_IPV6_TCP);
4218 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4_UDP | MRQC_RSS_FIELD_IPV6_UDP);
4219 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6_UDP_EX | MRQC_RSS_FIELD_IPV6_TCP_EX);
4220 1.367 knakahar
4221 1.367 knakahar CSR_WRITE(sc, WMREG_MRQC, mrqc);
4222 1.367 knakahar }
4223 1.367 knakahar
4224 1.367 knakahar /*
4225 1.365 knakahar * Adjust TX and RX queue numbers which the system actulally uses.
4226 1.365 knakahar *
4227 1.365 knakahar * The numbers are affected by below parameters.
4228 1.365 knakahar * - The nubmer of hardware queues
4229 1.365 knakahar * - The number of MSI-X vectors (= "nvectors" argument)
4230 1.365 knakahar * - ncpu
4231 1.365 knakahar */
4232 1.365 knakahar static void
4233 1.365 knakahar wm_adjust_qnum(struct wm_softc *sc, int nvectors)
4234 1.365 knakahar {
4235 1.405 knakahar int hw_ntxqueues, hw_nrxqueues, hw_nqueues;
4236 1.365 knakahar
4237 1.405 knakahar if (nvectors < 2) {
4238 1.405 knakahar sc->sc_nqueues = 1;
4239 1.365 knakahar return;
4240 1.365 knakahar }
4241 1.365 knakahar
4242 1.365 knakahar switch(sc->sc_type) {
4243 1.365 knakahar case WM_T_82572:
4244 1.365 knakahar hw_ntxqueues = 2;
4245 1.365 knakahar hw_nrxqueues = 2;
4246 1.365 knakahar break;
4247 1.365 knakahar case WM_T_82574:
4248 1.365 knakahar hw_ntxqueues = 2;
4249 1.365 knakahar hw_nrxqueues = 2;
4250 1.365 knakahar break;
4251 1.365 knakahar case WM_T_82575:
4252 1.365 knakahar hw_ntxqueues = 4;
4253 1.365 knakahar hw_nrxqueues = 4;
4254 1.365 knakahar break;
4255 1.365 knakahar case WM_T_82576:
4256 1.365 knakahar hw_ntxqueues = 16;
4257 1.365 knakahar hw_nrxqueues = 16;
4258 1.365 knakahar break;
4259 1.365 knakahar case WM_T_82580:
4260 1.365 knakahar case WM_T_I350:
4261 1.365 knakahar case WM_T_I354:
4262 1.365 knakahar hw_ntxqueues = 8;
4263 1.365 knakahar hw_nrxqueues = 8;
4264 1.365 knakahar break;
4265 1.365 knakahar case WM_T_I210:
4266 1.365 knakahar hw_ntxqueues = 4;
4267 1.365 knakahar hw_nrxqueues = 4;
4268 1.365 knakahar break;
4269 1.365 knakahar case WM_T_I211:
4270 1.365 knakahar hw_ntxqueues = 2;
4271 1.365 knakahar hw_nrxqueues = 2;
4272 1.365 knakahar break;
4273 1.365 knakahar /*
4274 1.365 knakahar * As below ethernet controllers does not support MSI-X,
4275 1.365 knakahar * this driver let them not use multiqueue.
4276 1.365 knakahar * - WM_T_80003
4277 1.365 knakahar * - WM_T_ICH8
4278 1.365 knakahar * - WM_T_ICH9
4279 1.365 knakahar * - WM_T_ICH10
4280 1.365 knakahar * - WM_T_PCH
4281 1.365 knakahar * - WM_T_PCH2
4282 1.365 knakahar * - WM_T_PCH_LPT
4283 1.365 knakahar */
4284 1.365 knakahar default:
4285 1.365 knakahar hw_ntxqueues = 1;
4286 1.365 knakahar hw_nrxqueues = 1;
4287 1.365 knakahar break;
4288 1.365 knakahar }
4289 1.365 knakahar
4290 1.405 knakahar hw_nqueues = min(hw_ntxqueues, hw_nrxqueues);
4291 1.405 knakahar
4292 1.365 knakahar /*
4293 1.405 knakahar * As queues more than MSI-X vectors cannot improve scaling, we limit
4294 1.365 knakahar * the number of queues used actually.
4295 1.405 knakahar */
4296 1.405 knakahar if (nvectors < hw_nqueues + 1) {
4297 1.405 knakahar sc->sc_nqueues = nvectors - 1;
4298 1.365 knakahar } else {
4299 1.405 knakahar sc->sc_nqueues = hw_nqueues;
4300 1.365 knakahar }
4301 1.365 knakahar
4302 1.365 knakahar /*
4303 1.365 knakahar * As queues more then cpus cannot improve scaling, we limit
4304 1.365 knakahar * the number of queues used actually.
4305 1.365 knakahar */
4306 1.405 knakahar if (ncpu < sc->sc_nqueues)
4307 1.405 knakahar sc->sc_nqueues = ncpu;
4308 1.365 knakahar }
4309 1.365 knakahar
4310 1.365 knakahar /*
4311 1.360 knakahar * Both single interrupt MSI and INTx can use this function.
4312 1.360 knakahar */
4313 1.360 knakahar static int
4314 1.360 knakahar wm_setup_legacy(struct wm_softc *sc)
4315 1.360 knakahar {
4316 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
4317 1.360 knakahar const char *intrstr = NULL;
4318 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
4319 1.375 msaitoh int error;
4320 1.360 knakahar
4321 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
4322 1.375 msaitoh if (error) {
4323 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
4324 1.375 msaitoh error);
4325 1.375 msaitoh return ENOMEM;
4326 1.375 msaitoh }
4327 1.360 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[0], intrbuf,
4328 1.360 knakahar sizeof(intrbuf));
4329 1.360 knakahar #ifdef WM_MPSAFE
4330 1.360 knakahar pci_intr_setattr(pc, &sc->sc_intrs[0], PCI_INTR_MPSAFE, true);
4331 1.360 knakahar #endif
4332 1.360 knakahar sc->sc_ihs[0] = pci_intr_establish_xname(pc, sc->sc_intrs[0],
4333 1.360 knakahar IPL_NET, wm_intr_legacy, sc, device_xname(sc->sc_dev));
4334 1.360 knakahar if (sc->sc_ihs[0] == NULL) {
4335 1.360 knakahar aprint_error_dev(sc->sc_dev,"unable to establish %s\n",
4336 1.360 knakahar (pci_intr_type(sc->sc_intrs[0])
4337 1.360 knakahar == PCI_INTR_TYPE_MSI) ? "MSI" : "INTx");
4338 1.360 knakahar return ENOMEM;
4339 1.360 knakahar }
4340 1.360 knakahar
4341 1.360 knakahar aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
4342 1.360 knakahar sc->sc_nintrs = 1;
4343 1.360 knakahar return 0;
4344 1.360 knakahar }
4345 1.360 knakahar
4346 1.360 knakahar static int
4347 1.360 knakahar wm_setup_msix(struct wm_softc *sc)
4348 1.360 knakahar {
4349 1.360 knakahar void *vih;
4350 1.360 knakahar kcpuset_t *affinity;
4351 1.405 knakahar int qidx, error, intr_idx, txrx_established;
4352 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
4353 1.360 knakahar const char *intrstr = NULL;
4354 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
4355 1.360 knakahar char intr_xname[INTRDEVNAMEBUF];
4356 1.404 knakahar
4357 1.405 knakahar if (sc->sc_nqueues < ncpu) {
4358 1.404 knakahar /*
4359 1.404 knakahar * To avoid other devices' interrupts, the affinity of Tx/Rx
4360 1.404 knakahar * interrupts start from CPU#1.
4361 1.404 knakahar */
4362 1.404 knakahar sc->sc_affinity_offset = 1;
4363 1.404 knakahar } else {
4364 1.404 knakahar /*
4365 1.404 knakahar * In this case, this device use all CPUs. So, we unify
4366 1.404 knakahar * affinitied cpu_index to msix vector number for readability.
4367 1.404 knakahar */
4368 1.404 knakahar sc->sc_affinity_offset = 0;
4369 1.404 knakahar }
4370 1.360 knakahar
4371 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
4372 1.375 msaitoh if (error) {
4373 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
4374 1.375 msaitoh error);
4375 1.375 msaitoh return ENOMEM;
4376 1.375 msaitoh }
4377 1.375 msaitoh
4378 1.364 knakahar kcpuset_create(&affinity, false);
4379 1.364 knakahar intr_idx = 0;
4380 1.363 knakahar
4381 1.364 knakahar /*
4382 1.405 knakahar * TX and RX
4383 1.364 knakahar */
4384 1.405 knakahar txrx_established = 0;
4385 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
4386 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
4387 1.404 knakahar int affinity_to = (sc->sc_affinity_offset + intr_idx) % ncpu;
4388 1.364 knakahar
4389 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4390 1.364 knakahar sizeof(intrbuf));
4391 1.364 knakahar #ifdef WM_MPSAFE
4392 1.364 knakahar pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
4393 1.364 knakahar PCI_INTR_MPSAFE, true);
4394 1.364 knakahar #endif
4395 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4396 1.405 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sTXRX%d",
4397 1.364 knakahar device_xname(sc->sc_dev), qidx);
4398 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4399 1.405 knakahar IPL_NET, wm_txrxintr_msix, wmq, intr_xname);
4400 1.364 knakahar if (vih == NULL) {
4401 1.364 knakahar aprint_error_dev(sc->sc_dev,
4402 1.405 knakahar "unable to establish MSI-X(for TX and RX)%s%s\n",
4403 1.364 knakahar intrstr ? " at " : "",
4404 1.364 knakahar intrstr ? intrstr : "");
4405 1.364 knakahar
4406 1.405 knakahar goto fail;
4407 1.360 knakahar }
4408 1.360 knakahar kcpuset_zero(affinity);
4409 1.360 knakahar /* Round-robin affinity */
4410 1.383 knakahar kcpuset_set(affinity, affinity_to);
4411 1.360 knakahar error = interrupt_distribute(vih, affinity, NULL);
4412 1.360 knakahar if (error == 0) {
4413 1.360 knakahar aprint_normal_dev(sc->sc_dev,
4414 1.405 knakahar "for TX and RX interrupting at %s affinity to %u\n",
4415 1.383 knakahar intrstr, affinity_to);
4416 1.360 knakahar } else {
4417 1.360 knakahar aprint_normal_dev(sc->sc_dev,
4418 1.405 knakahar "for TX and RX interrupting at %s\n", intrstr);
4419 1.360 knakahar }
4420 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4421 1.405 knakahar wmq->wmq_id= qidx;
4422 1.405 knakahar wmq->wmq_intr_idx = intr_idx;
4423 1.364 knakahar
4424 1.405 knakahar txrx_established++;
4425 1.364 knakahar intr_idx++;
4426 1.364 knakahar }
4427 1.364 knakahar
4428 1.364 knakahar /*
4429 1.364 knakahar * LINK
4430 1.364 knakahar */
4431 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4432 1.364 knakahar sizeof(intrbuf));
4433 1.364 knakahar #ifdef WM_MPSAFE
4434 1.388 msaitoh pci_intr_setattr(pc, &sc->sc_intrs[intr_idx], PCI_INTR_MPSAFE, true);
4435 1.364 knakahar #endif
4436 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4437 1.364 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sLINK",
4438 1.364 knakahar device_xname(sc->sc_dev));
4439 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4440 1.364 knakahar IPL_NET, wm_linkintr_msix, sc, intr_xname);
4441 1.364 knakahar if (vih == NULL) {
4442 1.364 knakahar aprint_error_dev(sc->sc_dev,
4443 1.364 knakahar "unable to establish MSI-X(for LINK)%s%s\n",
4444 1.364 knakahar intrstr ? " at " : "",
4445 1.364 knakahar intrstr ? intrstr : "");
4446 1.364 knakahar
4447 1.405 knakahar goto fail;
4448 1.360 knakahar }
4449 1.364 knakahar /* keep default affinity to LINK interrupt */
4450 1.364 knakahar aprint_normal_dev(sc->sc_dev,
4451 1.364 knakahar "for LINK interrupting at %s\n", intrstr);
4452 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4453 1.364 knakahar sc->sc_link_intr_idx = intr_idx;
4454 1.360 knakahar
4455 1.405 knakahar sc->sc_nintrs = sc->sc_nqueues + 1;
4456 1.360 knakahar kcpuset_destroy(affinity);
4457 1.360 knakahar return 0;
4458 1.364 knakahar
4459 1.405 knakahar fail:
4460 1.405 knakahar for (qidx = 0; qidx < txrx_established; qidx++) {
4461 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
4462 1.405 knakahar pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[wmq->wmq_intr_idx]);
4463 1.405 knakahar sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
4464 1.364 knakahar }
4465 1.364 knakahar
4466 1.364 knakahar kcpuset_destroy(affinity);
4467 1.364 knakahar return ENOMEM;
4468 1.360 knakahar }
4469 1.360 knakahar
4470 1.281 msaitoh /*
4471 1.281 msaitoh * wm_init: [ifnet interface function]
4472 1.281 msaitoh *
4473 1.281 msaitoh * Initialize the interface.
4474 1.281 msaitoh */
4475 1.281 msaitoh static int
4476 1.281 msaitoh wm_init(struct ifnet *ifp)
4477 1.232 bouyer {
4478 1.232 bouyer struct wm_softc *sc = ifp->if_softc;
4479 1.281 msaitoh int ret;
4480 1.272 ozaki
4481 1.357 knakahar WM_CORE_LOCK(sc);
4482 1.281 msaitoh ret = wm_init_locked(ifp);
4483 1.357 knakahar WM_CORE_UNLOCK(sc);
4484 1.281 msaitoh
4485 1.281 msaitoh return ret;
4486 1.272 ozaki }
4487 1.272 ozaki
4488 1.281 msaitoh static int
4489 1.281 msaitoh wm_init_locked(struct ifnet *ifp)
4490 1.272 ozaki {
4491 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
4492 1.281 msaitoh int i, j, trynum, error = 0;
4493 1.281 msaitoh uint32_t reg;
4494 1.232 bouyer
4495 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
4496 1.392 msaitoh device_xname(sc->sc_dev), __func__));
4497 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
4498 1.232 bouyer /*
4499 1.281 msaitoh * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
4500 1.281 msaitoh * There is a small but measurable benefit to avoiding the adjusment
4501 1.281 msaitoh * of the descriptor so that the headers are aligned, for normal mtu,
4502 1.281 msaitoh * on such platforms. One possibility is that the DMA itself is
4503 1.281 msaitoh * slightly more efficient if the front of the entire packet (instead
4504 1.281 msaitoh * of the front of the headers) is aligned.
4505 1.281 msaitoh *
4506 1.281 msaitoh * Note we must always set align_tweak to 0 if we are using
4507 1.281 msaitoh * jumbo frames.
4508 1.232 bouyer */
4509 1.281 msaitoh #ifdef __NO_STRICT_ALIGNMENT
4510 1.281 msaitoh sc->sc_align_tweak = 0;
4511 1.281 msaitoh #else
4512 1.281 msaitoh if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
4513 1.281 msaitoh sc->sc_align_tweak = 0;
4514 1.281 msaitoh else
4515 1.281 msaitoh sc->sc_align_tweak = 2;
4516 1.281 msaitoh #endif /* __NO_STRICT_ALIGNMENT */
4517 1.281 msaitoh
4518 1.281 msaitoh /* Cancel any pending I/O. */
4519 1.281 msaitoh wm_stop_locked(ifp, 0);
4520 1.281 msaitoh
4521 1.281 msaitoh /* update statistics before reset */
4522 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
4523 1.281 msaitoh ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
4524 1.281 msaitoh
4525 1.281 msaitoh /* Reset the chip to a known state. */
4526 1.281 msaitoh wm_reset(sc);
4527 1.281 msaitoh
4528 1.281 msaitoh switch (sc->sc_type) {
4529 1.281 msaitoh case WM_T_82571:
4530 1.281 msaitoh case WM_T_82572:
4531 1.281 msaitoh case WM_T_82573:
4532 1.281 msaitoh case WM_T_82574:
4533 1.281 msaitoh case WM_T_82583:
4534 1.281 msaitoh case WM_T_80003:
4535 1.281 msaitoh case WM_T_ICH8:
4536 1.281 msaitoh case WM_T_ICH9:
4537 1.281 msaitoh case WM_T_ICH10:
4538 1.281 msaitoh case WM_T_PCH:
4539 1.281 msaitoh case WM_T_PCH2:
4540 1.281 msaitoh case WM_T_PCH_LPT:
4541 1.392 msaitoh case WM_T_PCH_SPT:
4542 1.378 msaitoh /* AMT based hardware can now take control from firmware */
4543 1.378 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
4544 1.281 msaitoh wm_get_hw_control(sc);
4545 1.281 msaitoh break;
4546 1.281 msaitoh default:
4547 1.281 msaitoh break;
4548 1.281 msaitoh }
4549 1.232 bouyer
4550 1.312 msaitoh /* Init hardware bits */
4551 1.312 msaitoh wm_initialize_hardware_bits(sc);
4552 1.312 msaitoh
4553 1.281 msaitoh /* Reset the PHY. */
4554 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
4555 1.281 msaitoh wm_gmii_reset(sc);
4556 1.232 bouyer
4557 1.319 msaitoh /* Calculate (E)ITR value */
4558 1.319 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4559 1.319 msaitoh sc->sc_itr = 450; /* For EITR */
4560 1.319 msaitoh } else if (sc->sc_type >= WM_T_82543) {
4561 1.319 msaitoh /*
4562 1.319 msaitoh * Set up the interrupt throttling register (units of 256ns)
4563 1.319 msaitoh * Note that a footnote in Intel's documentation says this
4564 1.319 msaitoh * ticker runs at 1/4 the rate when the chip is in 100Mbit
4565 1.319 msaitoh * or 10Mbit mode. Empirically, it appears to be the case
4566 1.319 msaitoh * that that is also true for the 1024ns units of the other
4567 1.319 msaitoh * interrupt-related timer registers -- so, really, we ought
4568 1.319 msaitoh * to divide this value by 4 when the link speed is low.
4569 1.319 msaitoh *
4570 1.319 msaitoh * XXX implement this division at link speed change!
4571 1.319 msaitoh */
4572 1.319 msaitoh
4573 1.319 msaitoh /*
4574 1.319 msaitoh * For N interrupts/sec, set this value to:
4575 1.319 msaitoh * 1000000000 / (N * 256). Note that we set the
4576 1.319 msaitoh * absolute and packet timer values to this value
4577 1.319 msaitoh * divided by 4 to get "simple timer" behavior.
4578 1.319 msaitoh */
4579 1.319 msaitoh
4580 1.319 msaitoh sc->sc_itr = 1500; /* 2604 ints/sec */
4581 1.319 msaitoh }
4582 1.319 msaitoh
4583 1.355 knakahar error = wm_init_txrx_queues(sc);
4584 1.355 knakahar if (error)
4585 1.355 knakahar goto out;
4586 1.232 bouyer
4587 1.281 msaitoh /*
4588 1.281 msaitoh * Clear out the VLAN table -- we don't use it (yet).
4589 1.281 msaitoh */
4590 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, 0);
4591 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
4592 1.281 msaitoh trynum = 10; /* Due to hw errata */
4593 1.281 msaitoh else
4594 1.281 msaitoh trynum = 1;
4595 1.281 msaitoh for (i = 0; i < WM_VLAN_TABSIZE; i++)
4596 1.281 msaitoh for (j = 0; j < trynum; j++)
4597 1.281 msaitoh CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
4598 1.232 bouyer
4599 1.281 msaitoh /*
4600 1.281 msaitoh * Set up flow-control parameters.
4601 1.281 msaitoh *
4602 1.281 msaitoh * XXX Values could probably stand some tuning.
4603 1.281 msaitoh */
4604 1.281 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
4605 1.281 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
4606 1.392 msaitoh && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)
4607 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
4608 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
4609 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
4610 1.281 msaitoh CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
4611 1.281 msaitoh }
4612 1.232 bouyer
4613 1.281 msaitoh sc->sc_fcrtl = FCRTL_DFLT;
4614 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
4615 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
4616 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
4617 1.281 msaitoh } else {
4618 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
4619 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
4620 1.281 msaitoh }
4621 1.232 bouyer
4622 1.281 msaitoh if (sc->sc_type == WM_T_80003)
4623 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
4624 1.281 msaitoh else
4625 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
4626 1.232 bouyer
4627 1.281 msaitoh /* Writes the control register. */
4628 1.281 msaitoh wm_set_vlan(sc);
4629 1.232 bouyer
4630 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
4631 1.281 msaitoh int val;
4632 1.232 bouyer
4633 1.281 msaitoh switch (sc->sc_type) {
4634 1.281 msaitoh case WM_T_80003:
4635 1.281 msaitoh case WM_T_ICH8:
4636 1.281 msaitoh case WM_T_ICH9:
4637 1.281 msaitoh case WM_T_ICH10:
4638 1.281 msaitoh case WM_T_PCH:
4639 1.281 msaitoh case WM_T_PCH2:
4640 1.281 msaitoh case WM_T_PCH_LPT:
4641 1.392 msaitoh case WM_T_PCH_SPT:
4642 1.281 msaitoh /*
4643 1.281 msaitoh * Set the mac to wait the maximum time between each
4644 1.281 msaitoh * iteration and increase the max iterations when
4645 1.281 msaitoh * polling the phy; this fixes erroneous timeouts at
4646 1.281 msaitoh * 10Mbps.
4647 1.281 msaitoh */
4648 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
4649 1.281 msaitoh 0xFFFF);
4650 1.388 msaitoh val = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM);
4651 1.281 msaitoh val |= 0x3F;
4652 1.281 msaitoh wm_kmrn_writereg(sc,
4653 1.281 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
4654 1.281 msaitoh break;
4655 1.281 msaitoh default:
4656 1.281 msaitoh break;
4657 1.232 bouyer }
4658 1.232 bouyer
4659 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
4660 1.281 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
4661 1.281 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
4662 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
4663 1.232 bouyer
4664 1.281 msaitoh /* Bypass RX and TX FIFO's */
4665 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
4666 1.281 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
4667 1.281 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
4668 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
4669 1.281 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
4670 1.281 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
4671 1.232 bouyer }
4672 1.281 msaitoh }
4673 1.281 msaitoh #if 0
4674 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
4675 1.281 msaitoh #endif
4676 1.232 bouyer
4677 1.281 msaitoh /* Set up checksum offload parameters. */
4678 1.281 msaitoh reg = CSR_READ(sc, WMREG_RXCSUM);
4679 1.281 msaitoh reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
4680 1.281 msaitoh if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
4681 1.281 msaitoh reg |= RXCSUM_IPOFL;
4682 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
4683 1.281 msaitoh reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
4684 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
4685 1.281 msaitoh reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
4686 1.281 msaitoh CSR_WRITE(sc, WMREG_RXCSUM, reg);
4687 1.232 bouyer
4688 1.335 msaitoh /* Set up MSI-X */
4689 1.335 msaitoh if (sc->sc_nintrs > 1) {
4690 1.335 msaitoh uint32_t ivar;
4691 1.405 knakahar struct wm_queue *wmq;
4692 1.405 knakahar int qid, qintr_idx;
4693 1.335 msaitoh
4694 1.335 msaitoh if (sc->sc_type == WM_T_82575) {
4695 1.335 msaitoh /* Interrupt control */
4696 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4697 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME | CTRL_EXT_NSICR;
4698 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4699 1.335 msaitoh
4700 1.405 knakahar /* TX and RX */
4701 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4702 1.405 knakahar wmq = &sc->sc_queue[i];
4703 1.405 knakahar CSR_WRITE(sc, WMREG_MSIXBM(wmq->wmq_intr_idx),
4704 1.405 knakahar EITR_TX_QUEUE(wmq->wmq_id)
4705 1.405 knakahar | EITR_RX_QUEUE(wmq->wmq_id));
4706 1.364 knakahar }
4707 1.335 msaitoh /* Link status */
4708 1.364 knakahar CSR_WRITE(sc, WMREG_MSIXBM(sc->sc_link_intr_idx),
4709 1.335 msaitoh EITR_OTHER);
4710 1.335 msaitoh } else if (sc->sc_type == WM_T_82574) {
4711 1.335 msaitoh /* Interrupt control */
4712 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4713 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME;
4714 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4715 1.335 msaitoh
4716 1.364 knakahar ivar = 0;
4717 1.405 knakahar /* TX and RX */
4718 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4719 1.405 knakahar wmq = &sc->sc_queue[i];
4720 1.405 knakahar qid = wmq->wmq_id;
4721 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
4722 1.405 knakahar
4723 1.405 knakahar ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
4724 1.405 knakahar IVAR_TX_MASK_Q_82574(qid));
4725 1.405 knakahar ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
4726 1.405 knakahar IVAR_RX_MASK_Q_82574(qid));
4727 1.364 knakahar }
4728 1.364 knakahar /* Link status */
4729 1.388 msaitoh ivar |= __SHIFTIN((IVAR_VALID_82574
4730 1.388 msaitoh | sc->sc_link_intr_idx), IVAR_OTHER_MASK);
4731 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR, ivar | IVAR_INT_ON_ALL_WB);
4732 1.335 msaitoh } else {
4733 1.335 msaitoh /* Interrupt control */
4734 1.388 msaitoh CSR_WRITE(sc, WMREG_GPIE, GPIE_NSICR | GPIE_MULTI_MSIX
4735 1.388 msaitoh | GPIE_EIAME | GPIE_PBA);
4736 1.335 msaitoh
4737 1.335 msaitoh switch (sc->sc_type) {
4738 1.335 msaitoh case WM_T_82580:
4739 1.335 msaitoh case WM_T_I350:
4740 1.335 msaitoh case WM_T_I354:
4741 1.335 msaitoh case WM_T_I210:
4742 1.335 msaitoh case WM_T_I211:
4743 1.405 knakahar /* TX and RX */
4744 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4745 1.405 knakahar wmq = &sc->sc_queue[i];
4746 1.405 knakahar qid = wmq->wmq_id;
4747 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
4748 1.405 knakahar
4749 1.364 knakahar ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
4750 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q(qid);
4751 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
4752 1.388 msaitoh | IVAR_VALID),
4753 1.388 msaitoh IVAR_TX_MASK_Q(qid));
4754 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q(qid);
4755 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
4756 1.388 msaitoh | IVAR_VALID),
4757 1.388 msaitoh IVAR_RX_MASK_Q(qid));
4758 1.364 knakahar CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
4759 1.364 knakahar }
4760 1.335 msaitoh break;
4761 1.335 msaitoh case WM_T_82576:
4762 1.405 knakahar /* TX and RX */
4763 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4764 1.405 knakahar wmq = &sc->sc_queue[i];
4765 1.405 knakahar qid = wmq->wmq_id;
4766 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
4767 1.405 knakahar
4768 1.388 msaitoh ivar = CSR_READ(sc,
4769 1.388 msaitoh WMREG_IVAR_Q_82576(qid));
4770 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q_82576(qid);
4771 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
4772 1.388 msaitoh | IVAR_VALID),
4773 1.388 msaitoh IVAR_TX_MASK_Q_82576(qid));
4774 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q_82576(qid);
4775 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
4776 1.388 msaitoh | IVAR_VALID),
4777 1.388 msaitoh IVAR_RX_MASK_Q_82576(qid));
4778 1.388 msaitoh CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
4779 1.388 msaitoh ivar);
4780 1.364 knakahar }
4781 1.335 msaitoh break;
4782 1.335 msaitoh default:
4783 1.335 msaitoh break;
4784 1.335 msaitoh }
4785 1.335 msaitoh
4786 1.335 msaitoh /* Link status */
4787 1.364 knakahar ivar = __SHIFTIN((sc->sc_link_intr_idx | IVAR_VALID),
4788 1.335 msaitoh IVAR_MISC_OTHER);
4789 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR_MISC, ivar);
4790 1.335 msaitoh }
4791 1.365 knakahar
4792 1.405 knakahar if (sc->sc_nqueues > 1) {
4793 1.365 knakahar wm_init_rss(sc);
4794 1.365 knakahar
4795 1.365 knakahar /*
4796 1.365 knakahar ** NOTE: Receive Full-Packet Checksum Offload
4797 1.365 knakahar ** is mutually exclusive with Multiqueue. However
4798 1.365 knakahar ** this is not the same as TCP/IP checksums which
4799 1.365 knakahar ** still work.
4800 1.365 knakahar */
4801 1.365 knakahar reg = CSR_READ(sc, WMREG_RXCSUM);
4802 1.365 knakahar reg |= RXCSUM_PCSD;
4803 1.365 knakahar CSR_WRITE(sc, WMREG_RXCSUM, reg);
4804 1.365 knakahar }
4805 1.335 msaitoh }
4806 1.335 msaitoh
4807 1.281 msaitoh /* Set up the interrupt registers. */
4808 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4809 1.281 msaitoh sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
4810 1.281 msaitoh ICR_RXO | ICR_RXT0;
4811 1.335 msaitoh if (sc->sc_nintrs > 1) {
4812 1.335 msaitoh uint32_t mask;
4813 1.405 knakahar struct wm_queue *wmq;
4814 1.388 msaitoh
4815 1.335 msaitoh switch (sc->sc_type) {
4816 1.335 msaitoh case WM_T_82574:
4817 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574,
4818 1.335 msaitoh WMREG_EIAC_82574_MSIX_MASK);
4819 1.335 msaitoh sc->sc_icr |= WMREG_EIAC_82574_MSIX_MASK;
4820 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4821 1.335 msaitoh break;
4822 1.335 msaitoh default:
4823 1.364 knakahar if (sc->sc_type == WM_T_82575) {
4824 1.364 knakahar mask = 0;
4825 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4826 1.405 knakahar wmq = &sc->sc_queue[i];
4827 1.405 knakahar mask |= EITR_TX_QUEUE(wmq->wmq_id);
4828 1.405 knakahar mask |= EITR_RX_QUEUE(wmq->wmq_id);
4829 1.364 knakahar }
4830 1.364 knakahar mask |= EITR_OTHER;
4831 1.364 knakahar } else {
4832 1.364 knakahar mask = 0;
4833 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4834 1.405 knakahar wmq = &sc->sc_queue[i];
4835 1.405 knakahar mask |= 1 << wmq->wmq_intr_idx;
4836 1.364 knakahar }
4837 1.364 knakahar mask |= 1 << sc->sc_link_intr_idx;
4838 1.364 knakahar }
4839 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, mask);
4840 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAM, mask);
4841 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, mask);
4842 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
4843 1.335 msaitoh break;
4844 1.335 msaitoh }
4845 1.335 msaitoh } else
4846 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
4847 1.232 bouyer
4848 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4849 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
4850 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
4851 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
4852 1.281 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4853 1.281 msaitoh reg |= KABGTXD_BGSQLBIAS;
4854 1.281 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4855 1.281 msaitoh }
4856 1.232 bouyer
4857 1.281 msaitoh /* Set up the inter-packet gap. */
4858 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
4859 1.232 bouyer
4860 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
4861 1.281 msaitoh /*
4862 1.319 msaitoh * XXX 82574 has both ITR and EITR. SET EITR when we use
4863 1.319 msaitoh * the multi queue function with MSI-X.
4864 1.281 msaitoh */
4865 1.349 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4866 1.364 knakahar int qidx;
4867 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
4868 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
4869 1.405 knakahar CSR_WRITE(sc, WMREG_EITR(wmq->wmq_intr_idx),
4870 1.349 knakahar sc->sc_itr);
4871 1.364 knakahar }
4872 1.364 knakahar /*
4873 1.364 knakahar * Link interrupts occur much less than TX
4874 1.364 knakahar * interrupts and RX interrupts. So, we don't
4875 1.364 knakahar * tune EINTR(WM_MSIX_LINKINTR_IDX) value like
4876 1.364 knakahar * FreeBSD's if_igb.
4877 1.364 knakahar */
4878 1.349 knakahar } else
4879 1.319 msaitoh CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
4880 1.281 msaitoh }
4881 1.232 bouyer
4882 1.281 msaitoh /* Set the VLAN ethernetype. */
4883 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
4884 1.232 bouyer
4885 1.281 msaitoh /*
4886 1.281 msaitoh * Set up the transmit control register; we start out with
4887 1.281 msaitoh * a collision distance suitable for FDX, but update it whe
4888 1.281 msaitoh * we resolve the media type.
4889 1.281 msaitoh */
4890 1.281 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
4891 1.281 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
4892 1.281 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4893 1.281 msaitoh if (sc->sc_type >= WM_T_82571)
4894 1.281 msaitoh sc->sc_tctl |= TCTL_MULR;
4895 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4896 1.232 bouyer
4897 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4898 1.281 msaitoh /* Write TDT after TCTL.EN is set. See the document. */
4899 1.361 knakahar CSR_WRITE(sc, WMREG_TDT(0), 0);
4900 1.232 bouyer }
4901 1.232 bouyer
4902 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
4903 1.281 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
4904 1.281 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
4905 1.281 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
4906 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
4907 1.272 ozaki }
4908 1.272 ozaki
4909 1.281 msaitoh /* Set the media. */
4910 1.281 msaitoh if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
4911 1.281 msaitoh goto out;
4912 1.281 msaitoh
4913 1.281 msaitoh /* Configure for OS presence */
4914 1.281 msaitoh wm_init_manageability(sc);
4915 1.232 bouyer
4916 1.281 msaitoh /*
4917 1.281 msaitoh * Set up the receive control register; we actually program
4918 1.281 msaitoh * the register when we set the receive filter. Use multicast
4919 1.281 msaitoh * address offset type 0.
4920 1.281 msaitoh *
4921 1.281 msaitoh * Only the i82544 has the ability to strip the incoming
4922 1.281 msaitoh * CRC, so we don't enable that feature.
4923 1.281 msaitoh */
4924 1.281 msaitoh sc->sc_mchash_type = 0;
4925 1.281 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
4926 1.281 msaitoh | RCTL_MO(sc->sc_mchash_type);
4927 1.281 msaitoh
4928 1.281 msaitoh /*
4929 1.281 msaitoh * The I350 has a bug where it always strips the CRC whether
4930 1.281 msaitoh * asked to or not. So ask for stripped CRC here and cope in rxeof
4931 1.281 msaitoh */
4932 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
4933 1.281 msaitoh || (sc->sc_type == WM_T_I210))
4934 1.281 msaitoh sc->sc_rctl |= RCTL_SECRC;
4935 1.281 msaitoh
4936 1.281 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
4937 1.281 msaitoh && (ifp->if_mtu > ETHERMTU)) {
4938 1.281 msaitoh sc->sc_rctl |= RCTL_LPE;
4939 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
4940 1.281 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
4941 1.281 msaitoh }
4942 1.281 msaitoh
4943 1.281 msaitoh if (MCLBYTES == 2048) {
4944 1.281 msaitoh sc->sc_rctl |= RCTL_2k;
4945 1.281 msaitoh } else {
4946 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
4947 1.281 msaitoh switch (MCLBYTES) {
4948 1.281 msaitoh case 4096:
4949 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
4950 1.281 msaitoh break;
4951 1.281 msaitoh case 8192:
4952 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
4953 1.281 msaitoh break;
4954 1.281 msaitoh case 16384:
4955 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
4956 1.281 msaitoh break;
4957 1.281 msaitoh default:
4958 1.281 msaitoh panic("wm_init: MCLBYTES %d unsupported",
4959 1.281 msaitoh MCLBYTES);
4960 1.281 msaitoh break;
4961 1.281 msaitoh }
4962 1.281 msaitoh } else panic("wm_init: i82542 requires MCLBYTES = 2048");
4963 1.281 msaitoh }
4964 1.281 msaitoh
4965 1.281 msaitoh /* Set the receive filter. */
4966 1.281 msaitoh wm_set_filter(sc);
4967 1.281 msaitoh
4968 1.281 msaitoh /* Enable ECC */
4969 1.281 msaitoh switch (sc->sc_type) {
4970 1.281 msaitoh case WM_T_82571:
4971 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBA_ECC);
4972 1.281 msaitoh reg |= PBA_ECC_CORR_EN;
4973 1.281 msaitoh CSR_WRITE(sc, WMREG_PBA_ECC, reg);
4974 1.281 msaitoh break;
4975 1.281 msaitoh case WM_T_PCH_LPT:
4976 1.392 msaitoh case WM_T_PCH_SPT:
4977 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBECCSTS);
4978 1.281 msaitoh reg |= PBECCSTS_UNCORR_ECC_ENABLE;
4979 1.281 msaitoh CSR_WRITE(sc, WMREG_PBECCSTS, reg);
4980 1.281 msaitoh
4981 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
4982 1.281 msaitoh reg |= CTRL_MEHE;
4983 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4984 1.281 msaitoh break;
4985 1.281 msaitoh default:
4986 1.281 msaitoh break;
4987 1.232 bouyer }
4988 1.281 msaitoh
4989 1.281 msaitoh /* On 575 and later set RDT only if RX enabled */
4990 1.362 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4991 1.364 knakahar int qidx;
4992 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
4993 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[qidx].wmq_rxq;
4994 1.364 knakahar for (i = 0; i < WM_NRXDESC; i++) {
4995 1.413 skrll mutex_enter(rxq->rxq_lock);
4996 1.364 knakahar wm_init_rxdesc(rxq, i);
4997 1.413 skrll mutex_exit(rxq->rxq_lock);
4998 1.364 knakahar
4999 1.364 knakahar }
5000 1.364 knakahar }
5001 1.362 knakahar }
5002 1.281 msaitoh
5003 1.281 msaitoh sc->sc_stopping = false;
5004 1.281 msaitoh
5005 1.281 msaitoh /* Start the one second link check clock. */
5006 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
5007 1.281 msaitoh
5008 1.281 msaitoh /* ...all done! */
5009 1.281 msaitoh ifp->if_flags |= IFF_RUNNING;
5010 1.281 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
5011 1.281 msaitoh
5012 1.281 msaitoh out:
5013 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
5014 1.281 msaitoh if (error)
5015 1.281 msaitoh log(LOG_ERR, "%s: interface not running\n",
5016 1.281 msaitoh device_xname(sc->sc_dev));
5017 1.281 msaitoh return error;
5018 1.232 bouyer }
5019 1.232 bouyer
5020 1.232 bouyer /*
5021 1.281 msaitoh * wm_stop: [ifnet interface function]
5022 1.1 thorpej *
5023 1.281 msaitoh * Stop transmission on the interface.
5024 1.1 thorpej */
5025 1.47 thorpej static void
5026 1.281 msaitoh wm_stop(struct ifnet *ifp, int disable)
5027 1.1 thorpej {
5028 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5029 1.1 thorpej
5030 1.357 knakahar WM_CORE_LOCK(sc);
5031 1.281 msaitoh wm_stop_locked(ifp, disable);
5032 1.357 knakahar WM_CORE_UNLOCK(sc);
5033 1.1 thorpej }
5034 1.1 thorpej
5035 1.281 msaitoh static void
5036 1.281 msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
5037 1.213 msaitoh {
5038 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
5039 1.281 msaitoh struct wm_txsoft *txs;
5040 1.364 knakahar int i, qidx;
5041 1.281 msaitoh
5042 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5043 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5044 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
5045 1.281 msaitoh
5046 1.281 msaitoh sc->sc_stopping = true;
5047 1.272 ozaki
5048 1.281 msaitoh /* Stop the one second clock. */
5049 1.281 msaitoh callout_stop(&sc->sc_tick_ch);
5050 1.213 msaitoh
5051 1.281 msaitoh /* Stop the 82547 Tx FIFO stall check timer. */
5052 1.281 msaitoh if (sc->sc_type == WM_T_82547)
5053 1.281 msaitoh callout_stop(&sc->sc_txfifo_ch);
5054 1.217 dyoung
5055 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
5056 1.281 msaitoh /* Down the MII. */
5057 1.281 msaitoh mii_down(&sc->sc_mii);
5058 1.281 msaitoh } else {
5059 1.281 msaitoh #if 0
5060 1.281 msaitoh /* Should we clear PHY's status properly? */
5061 1.281 msaitoh wm_reset(sc);
5062 1.281 msaitoh #endif
5063 1.272 ozaki }
5064 1.213 msaitoh
5065 1.281 msaitoh /* Stop the transmit and receive processes. */
5066 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
5067 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
5068 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
5069 1.281 msaitoh
5070 1.281 msaitoh /*
5071 1.281 msaitoh * Clear the interrupt mask to ensure the device cannot assert its
5072 1.281 msaitoh * interrupt line.
5073 1.335 msaitoh * Clear sc->sc_icr to ensure wm_intr_legacy() makes no attempt to
5074 1.335 msaitoh * service any currently pending or shared interrupt.
5075 1.281 msaitoh */
5076 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
5077 1.281 msaitoh sc->sc_icr = 0;
5078 1.335 msaitoh if (sc->sc_nintrs > 1) {
5079 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
5080 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
5081 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
5082 1.335 msaitoh } else
5083 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
5084 1.335 msaitoh }
5085 1.281 msaitoh
5086 1.281 msaitoh /* Release any queued transmit buffers. */
5087 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5088 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5089 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
5090 1.413 skrll mutex_enter(txq->txq_lock);
5091 1.364 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5092 1.364 knakahar txs = &txq->txq_soft[i];
5093 1.364 knakahar if (txs->txs_mbuf != NULL) {
5094 1.388 msaitoh bus_dmamap_unload(sc->sc_dmat,txs->txs_dmamap);
5095 1.364 knakahar m_freem(txs->txs_mbuf);
5096 1.364 knakahar txs->txs_mbuf = NULL;
5097 1.364 knakahar }
5098 1.281 msaitoh }
5099 1.393 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
5100 1.393 msaitoh pcireg_t preg;
5101 1.393 msaitoh uint32_t reg;
5102 1.393 msaitoh int nexttx;
5103 1.393 msaitoh
5104 1.393 msaitoh /* First, disable MULR fix in FEXTNVM11 */
5105 1.393 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM11);
5106 1.393 msaitoh reg |= FEXTNVM11_DIS_MULRFIX;
5107 1.393 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM11, reg);
5108 1.393 msaitoh
5109 1.393 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
5110 1.393 msaitoh WM_PCI_DESCRING_STATUS);
5111 1.395 msaitoh reg = CSR_READ(sc, WMREG_TDLEN(0));
5112 1.397 msaitoh printf("XXX RST: FLUSH = %08x, len = %u\n",
5113 1.397 msaitoh (uint32_t)(preg & DESCRING_STATUS_FLUSH_REQ), reg);
5114 1.395 msaitoh if (((preg & DESCRING_STATUS_FLUSH_REQ) != 0)
5115 1.395 msaitoh && (reg != 0)) {
5116 1.393 msaitoh /* TX */
5117 1.393 msaitoh printf("XXX need TX flush (reg = %08x)\n",
5118 1.393 msaitoh preg);
5119 1.393 msaitoh wm_init_tx_descs(sc, txq);
5120 1.405 knakahar wm_init_tx_regs(sc, wmq, txq);
5121 1.393 msaitoh nexttx = txq->txq_next;
5122 1.393 msaitoh wm_set_dma_addr(
5123 1.393 msaitoh &txq->txq_descs[nexttx].wtx_addr,
5124 1.393 msaitoh WM_CDTXADDR(txq, nexttx));
5125 1.393 msaitoh txq->txq_descs[nexttx].wtx_cmdlen
5126 1.393 msaitoh = htole32(WTX_CMD_IFCS | 512);
5127 1.393 msaitoh wm_cdtxsync(txq, nexttx, 1,
5128 1.393 msaitoh BUS_DMASYNC_PREREAD |BUS_DMASYNC_PREWRITE);
5129 1.393 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_EN);
5130 1.393 msaitoh CSR_WRITE(sc, WMREG_TDT(0), nexttx);
5131 1.393 msaitoh CSR_WRITE_FLUSH(sc);
5132 1.393 msaitoh delay(250);
5133 1.393 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
5134 1.393 msaitoh }
5135 1.393 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
5136 1.393 msaitoh WM_PCI_DESCRING_STATUS);
5137 1.393 msaitoh if (preg & DESCRING_STATUS_FLUSH_REQ) {
5138 1.393 msaitoh /* RX */
5139 1.393 msaitoh printf("XXX need RX flush\n");
5140 1.393 msaitoh }
5141 1.393 msaitoh }
5142 1.413 skrll mutex_exit(txq->txq_lock);
5143 1.281 msaitoh }
5144 1.217 dyoung
5145 1.281 msaitoh /* Mark the interface as down and cancel the watchdog timer. */
5146 1.281 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
5147 1.281 msaitoh ifp->if_timer = 0;
5148 1.213 msaitoh
5149 1.357 knakahar if (disable) {
5150 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5151 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5152 1.413 skrll mutex_enter(rxq->rxq_lock);
5153 1.364 knakahar wm_rxdrain(rxq);
5154 1.413 skrll mutex_exit(rxq->rxq_lock);
5155 1.364 knakahar }
5156 1.357 knakahar }
5157 1.272 ozaki
5158 1.281 msaitoh #if 0 /* notyet */
5159 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
5160 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
5161 1.281 msaitoh #endif
5162 1.213 msaitoh }
5163 1.213 msaitoh
5164 1.47 thorpej static void
5165 1.281 msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
5166 1.1 thorpej {
5167 1.281 msaitoh struct mbuf *m;
5168 1.1 thorpej int i;
5169 1.1 thorpej
5170 1.281 msaitoh log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
5171 1.281 msaitoh for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
5172 1.281 msaitoh log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
5173 1.281 msaitoh "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
5174 1.281 msaitoh m->m_data, m->m_len, m->m_flags);
5175 1.281 msaitoh log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
5176 1.281 msaitoh i, i == 1 ? "" : "s");
5177 1.281 msaitoh }
5178 1.272 ozaki
5179 1.281 msaitoh /*
5180 1.281 msaitoh * wm_82547_txfifo_stall:
5181 1.281 msaitoh *
5182 1.281 msaitoh * Callout used to wait for the 82547 Tx FIFO to drain,
5183 1.281 msaitoh * reset the FIFO pointers, and restart packet transmission.
5184 1.281 msaitoh */
5185 1.281 msaitoh static void
5186 1.281 msaitoh wm_82547_txfifo_stall(void *arg)
5187 1.281 msaitoh {
5188 1.281 msaitoh struct wm_softc *sc = arg;
5189 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
5190 1.1 thorpej
5191 1.413 skrll mutex_enter(txq->txq_lock);
5192 1.1 thorpej
5193 1.281 msaitoh if (sc->sc_stopping)
5194 1.281 msaitoh goto out;
5195 1.1 thorpej
5196 1.356 knakahar if (txq->txq_fifo_stall) {
5197 1.361 knakahar if (CSR_READ(sc, WMREG_TDT(0)) == CSR_READ(sc, WMREG_TDH(0)) &&
5198 1.281 msaitoh CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
5199 1.281 msaitoh CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
5200 1.281 msaitoh /*
5201 1.281 msaitoh * Packets have drained. Stop transmitter, reset
5202 1.281 msaitoh * FIFO pointers, restart transmitter, and kick
5203 1.281 msaitoh * the packet queue.
5204 1.281 msaitoh */
5205 1.281 msaitoh uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
5206 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
5207 1.356 knakahar CSR_WRITE(sc, WMREG_TDFT, txq->txq_fifo_addr);
5208 1.356 knakahar CSR_WRITE(sc, WMREG_TDFH, txq->txq_fifo_addr);
5209 1.356 knakahar CSR_WRITE(sc, WMREG_TDFTS, txq->txq_fifo_addr);
5210 1.356 knakahar CSR_WRITE(sc, WMREG_TDFHS, txq->txq_fifo_addr);
5211 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl);
5212 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5213 1.1 thorpej
5214 1.356 knakahar txq->txq_fifo_head = 0;
5215 1.356 knakahar txq->txq_fifo_stall = 0;
5216 1.281 msaitoh wm_start_locked(&sc->sc_ethercom.ec_if);
5217 1.281 msaitoh } else {
5218 1.281 msaitoh /*
5219 1.281 msaitoh * Still waiting for packets to drain; try again in
5220 1.281 msaitoh * another tick.
5221 1.281 msaitoh */
5222 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
5223 1.20 thorpej }
5224 1.281 msaitoh }
5225 1.1 thorpej
5226 1.281 msaitoh out:
5227 1.413 skrll mutex_exit(txq->txq_lock);
5228 1.281 msaitoh }
5229 1.1 thorpej
5230 1.281 msaitoh /*
5231 1.281 msaitoh * wm_82547_txfifo_bugchk:
5232 1.281 msaitoh *
5233 1.281 msaitoh * Check for bug condition in the 82547 Tx FIFO. We need to
5234 1.281 msaitoh * prevent enqueueing a packet that would wrap around the end
5235 1.281 msaitoh * if the Tx FIFO ring buffer, otherwise the chip will croak.
5236 1.281 msaitoh *
5237 1.281 msaitoh * We do this by checking the amount of space before the end
5238 1.281 msaitoh * of the Tx FIFO buffer. If the packet will not fit, we "stall"
5239 1.281 msaitoh * the Tx FIFO, wait for all remaining packets to drain, reset
5240 1.281 msaitoh * the internal FIFO pointers to the beginning, and restart
5241 1.281 msaitoh * transmission on the interface.
5242 1.281 msaitoh */
5243 1.281 msaitoh #define WM_FIFO_HDR 0x10
5244 1.281 msaitoh #define WM_82547_PAD_LEN 0x3e0
5245 1.281 msaitoh static int
5246 1.281 msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
5247 1.281 msaitoh {
5248 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
5249 1.356 knakahar int space = txq->txq_fifo_size - txq->txq_fifo_head;
5250 1.281 msaitoh int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
5251 1.1 thorpej
5252 1.281 msaitoh /* Just return if already stalled. */
5253 1.356 knakahar if (txq->txq_fifo_stall)
5254 1.281 msaitoh return 1;
5255 1.1 thorpej
5256 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
5257 1.281 msaitoh /* Stall only occurs in half-duplex mode. */
5258 1.281 msaitoh goto send_packet;
5259 1.281 msaitoh }
5260 1.1 thorpej
5261 1.281 msaitoh if (len >= WM_82547_PAD_LEN + space) {
5262 1.356 knakahar txq->txq_fifo_stall = 1;
5263 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
5264 1.281 msaitoh return 1;
5265 1.1 thorpej }
5266 1.1 thorpej
5267 1.281 msaitoh send_packet:
5268 1.356 knakahar txq->txq_fifo_head += len;
5269 1.356 knakahar if (txq->txq_fifo_head >= txq->txq_fifo_size)
5270 1.356 knakahar txq->txq_fifo_head -= txq->txq_fifo_size;
5271 1.1 thorpej
5272 1.281 msaitoh return 0;
5273 1.1 thorpej }
5274 1.1 thorpej
5275 1.353 knakahar static int
5276 1.362 knakahar wm_alloc_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
5277 1.354 knakahar {
5278 1.354 knakahar int error;
5279 1.354 knakahar
5280 1.354 knakahar /*
5281 1.354 knakahar * Allocate the control data structures, and create and load the
5282 1.354 knakahar * DMA map for it.
5283 1.354 knakahar *
5284 1.354 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
5285 1.354 knakahar * memory. So must Rx descriptors. We simplify by allocating
5286 1.354 knakahar * both sets within the same 4G segment.
5287 1.354 knakahar */
5288 1.399 knakahar if (sc->sc_type < WM_T_82544)
5289 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82542;
5290 1.399 knakahar else
5291 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82544;
5292 1.398 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5293 1.398 knakahar txq->txq_descsize = sizeof(nq_txdesc_t);
5294 1.398 knakahar else
5295 1.398 knakahar txq->txq_descsize = sizeof(wiseman_txdesc_t);
5296 1.354 knakahar
5297 1.399 knakahar if ((error = bus_dmamem_alloc(sc->sc_dmat, WM_TXDESCS_SIZE(txq),
5298 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &txq->txq_desc_seg,
5299 1.388 msaitoh 1, &txq->txq_desc_rseg, 0)) != 0) {
5300 1.354 knakahar aprint_error_dev(sc->sc_dev,
5301 1.354 knakahar "unable to allocate TX control data, error = %d\n",
5302 1.354 knakahar error);
5303 1.354 knakahar goto fail_0;
5304 1.354 knakahar }
5305 1.354 knakahar
5306 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &txq->txq_desc_seg,
5307 1.399 knakahar txq->txq_desc_rseg, WM_TXDESCS_SIZE(txq),
5308 1.356 knakahar (void **)&txq->txq_descs_u, BUS_DMA_COHERENT)) != 0) {
5309 1.354 knakahar aprint_error_dev(sc->sc_dev,
5310 1.354 knakahar "unable to map TX control data, error = %d\n", error);
5311 1.354 knakahar goto fail_1;
5312 1.354 knakahar }
5313 1.354 knakahar
5314 1.399 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_TXDESCS_SIZE(txq), 1,
5315 1.399 knakahar WM_TXDESCS_SIZE(txq), 0, 0, &txq->txq_desc_dmamap)) != 0) {
5316 1.354 knakahar aprint_error_dev(sc->sc_dev,
5317 1.354 knakahar "unable to create TX control data DMA map, error = %d\n",
5318 1.354 knakahar error);
5319 1.354 knakahar goto fail_2;
5320 1.354 knakahar }
5321 1.354 knakahar
5322 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, txq->txq_desc_dmamap,
5323 1.399 knakahar txq->txq_descs_u, WM_TXDESCS_SIZE(txq), NULL, 0)) != 0) {
5324 1.354 knakahar aprint_error_dev(sc->sc_dev,
5325 1.354 knakahar "unable to load TX control data DMA map, error = %d\n",
5326 1.354 knakahar error);
5327 1.354 knakahar goto fail_3;
5328 1.354 knakahar }
5329 1.354 knakahar
5330 1.354 knakahar return 0;
5331 1.354 knakahar
5332 1.354 knakahar fail_3:
5333 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
5334 1.354 knakahar fail_2:
5335 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
5336 1.399 knakahar WM_TXDESCS_SIZE(txq));
5337 1.354 knakahar fail_1:
5338 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
5339 1.354 knakahar fail_0:
5340 1.354 knakahar return error;
5341 1.354 knakahar }
5342 1.354 knakahar
5343 1.354 knakahar static void
5344 1.362 knakahar wm_free_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
5345 1.354 knakahar {
5346 1.354 knakahar
5347 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, txq->txq_desc_dmamap);
5348 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
5349 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
5350 1.399 knakahar WM_TXDESCS_SIZE(txq));
5351 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
5352 1.354 knakahar }
5353 1.354 knakahar
5354 1.354 knakahar static int
5355 1.362 knakahar wm_alloc_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5356 1.353 knakahar {
5357 1.353 knakahar int error;
5358 1.353 knakahar
5359 1.353 knakahar /*
5360 1.353 knakahar * Allocate the control data structures, and create and load the
5361 1.353 knakahar * DMA map for it.
5362 1.353 knakahar *
5363 1.353 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
5364 1.353 knakahar * memory. So must Rx descriptors. We simplify by allocating
5365 1.353 knakahar * both sets within the same 4G segment.
5366 1.353 knakahar */
5367 1.356 knakahar rxq->rxq_desc_size = sizeof(wiseman_rxdesc_t) * WM_NRXDESC;
5368 1.388 msaitoh if ((error = bus_dmamem_alloc(sc->sc_dmat, rxq->rxq_desc_size,
5369 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &rxq->rxq_desc_seg,
5370 1.388 msaitoh 1, &rxq->rxq_desc_rseg, 0)) != 0) {
5371 1.353 knakahar aprint_error_dev(sc->sc_dev,
5372 1.354 knakahar "unable to allocate RX control data, error = %d\n",
5373 1.353 knakahar error);
5374 1.353 knakahar goto fail_0;
5375 1.353 knakahar }
5376 1.353 knakahar
5377 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &rxq->rxq_desc_seg,
5378 1.356 knakahar rxq->rxq_desc_rseg, rxq->rxq_desc_size,
5379 1.356 knakahar (void **)&rxq->rxq_descs, BUS_DMA_COHERENT)) != 0) {
5380 1.353 knakahar aprint_error_dev(sc->sc_dev,
5381 1.354 knakahar "unable to map RX control data, error = %d\n", error);
5382 1.353 knakahar goto fail_1;
5383 1.353 knakahar }
5384 1.353 knakahar
5385 1.356 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, rxq->rxq_desc_size, 1,
5386 1.356 knakahar rxq->rxq_desc_size, 0, 0, &rxq->rxq_desc_dmamap)) != 0) {
5387 1.353 knakahar aprint_error_dev(sc->sc_dev,
5388 1.354 knakahar "unable to create RX control data DMA map, error = %d\n",
5389 1.353 knakahar error);
5390 1.353 knakahar goto fail_2;
5391 1.353 knakahar }
5392 1.353 knakahar
5393 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, rxq->rxq_desc_dmamap,
5394 1.356 knakahar rxq->rxq_descs, rxq->rxq_desc_size, NULL, 0)) != 0) {
5395 1.353 knakahar aprint_error_dev(sc->sc_dev,
5396 1.354 knakahar "unable to load RX control data DMA map, error = %d\n",
5397 1.353 knakahar error);
5398 1.353 knakahar goto fail_3;
5399 1.353 knakahar }
5400 1.353 knakahar
5401 1.353 knakahar return 0;
5402 1.353 knakahar
5403 1.353 knakahar fail_3:
5404 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
5405 1.353 knakahar fail_2:
5406 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs,
5407 1.356 knakahar rxq->rxq_desc_size);
5408 1.353 knakahar fail_1:
5409 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
5410 1.353 knakahar fail_0:
5411 1.353 knakahar return error;
5412 1.353 knakahar }
5413 1.353 knakahar
5414 1.353 knakahar static void
5415 1.362 knakahar wm_free_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5416 1.353 knakahar {
5417 1.353 knakahar
5418 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, rxq->rxq_desc_dmamap);
5419 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
5420 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs,
5421 1.356 knakahar rxq->rxq_desc_size);
5422 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
5423 1.353 knakahar }
5424 1.353 knakahar
5425 1.354 knakahar
5426 1.353 knakahar static int
5427 1.362 knakahar wm_alloc_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
5428 1.353 knakahar {
5429 1.353 knakahar int i, error;
5430 1.353 knakahar
5431 1.353 knakahar /* Create the transmit buffer DMA maps. */
5432 1.356 knakahar WM_TXQUEUELEN(txq) =
5433 1.353 knakahar (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
5434 1.353 knakahar WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
5435 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5436 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
5437 1.353 knakahar WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
5438 1.356 knakahar &txq->txq_soft[i].txs_dmamap)) != 0) {
5439 1.353 knakahar aprint_error_dev(sc->sc_dev,
5440 1.353 knakahar "unable to create Tx DMA map %d, error = %d\n",
5441 1.353 knakahar i, error);
5442 1.353 knakahar goto fail;
5443 1.353 knakahar }
5444 1.353 knakahar }
5445 1.353 knakahar
5446 1.353 knakahar return 0;
5447 1.353 knakahar
5448 1.353 knakahar fail:
5449 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5450 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
5451 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5452 1.356 knakahar txq->txq_soft[i].txs_dmamap);
5453 1.353 knakahar }
5454 1.353 knakahar return error;
5455 1.353 knakahar }
5456 1.353 knakahar
5457 1.353 knakahar static void
5458 1.362 knakahar wm_free_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
5459 1.353 knakahar {
5460 1.353 knakahar int i;
5461 1.353 knakahar
5462 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5463 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
5464 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5465 1.356 knakahar txq->txq_soft[i].txs_dmamap);
5466 1.353 knakahar }
5467 1.353 knakahar }
5468 1.353 knakahar
5469 1.353 knakahar static int
5470 1.362 knakahar wm_alloc_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5471 1.353 knakahar {
5472 1.353 knakahar int i, error;
5473 1.353 knakahar
5474 1.353 knakahar /* Create the receive buffer DMA maps. */
5475 1.353 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5476 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
5477 1.353 knakahar MCLBYTES, 0, 0,
5478 1.356 knakahar &rxq->rxq_soft[i].rxs_dmamap)) != 0) {
5479 1.353 knakahar aprint_error_dev(sc->sc_dev,
5480 1.353 knakahar "unable to create Rx DMA map %d error = %d\n",
5481 1.353 knakahar i, error);
5482 1.353 knakahar goto fail;
5483 1.353 knakahar }
5484 1.356 knakahar rxq->rxq_soft[i].rxs_mbuf = NULL;
5485 1.353 knakahar }
5486 1.353 knakahar
5487 1.353 knakahar return 0;
5488 1.353 knakahar
5489 1.353 knakahar fail:
5490 1.353 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5491 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
5492 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5493 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
5494 1.353 knakahar }
5495 1.353 knakahar return error;
5496 1.353 knakahar }
5497 1.353 knakahar
5498 1.353 knakahar static void
5499 1.362 knakahar wm_free_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5500 1.353 knakahar {
5501 1.353 knakahar int i;
5502 1.353 knakahar
5503 1.353 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5504 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
5505 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5506 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
5507 1.353 knakahar }
5508 1.353 knakahar }
5509 1.353 knakahar
5510 1.353 knakahar /*
5511 1.353 knakahar * wm_alloc_quques:
5512 1.353 knakahar * Allocate {tx,rx}descs and {tx,rx} buffers
5513 1.353 knakahar */
5514 1.353 knakahar static int
5515 1.353 knakahar wm_alloc_txrx_queues(struct wm_softc *sc)
5516 1.353 knakahar {
5517 1.364 knakahar int i, error, tx_done, rx_done;
5518 1.353 knakahar
5519 1.405 knakahar sc->sc_queue = kmem_zalloc(sizeof(struct wm_queue) * sc->sc_nqueues,
5520 1.356 knakahar KM_SLEEP);
5521 1.405 knakahar if (sc->sc_queue == NULL) {
5522 1.405 knakahar aprint_error_dev(sc->sc_dev,"unable to allocate wm_queue\n");
5523 1.356 knakahar error = ENOMEM;
5524 1.356 knakahar goto fail_0;
5525 1.356 knakahar }
5526 1.364 knakahar
5527 1.405 knakahar /*
5528 1.405 knakahar * For transmission
5529 1.405 knakahar */
5530 1.364 knakahar error = 0;
5531 1.364 knakahar tx_done = 0;
5532 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5533 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5534 1.364 knakahar txq->txq_sc = sc;
5535 1.362 knakahar txq->txq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
5536 1.408 knakahar
5537 1.362 knakahar error = wm_alloc_tx_descs(sc, txq);
5538 1.364 knakahar if (error)
5539 1.364 knakahar break;
5540 1.364 knakahar error = wm_alloc_tx_buffer(sc, txq);
5541 1.364 knakahar if (error) {
5542 1.364 knakahar wm_free_tx_descs(sc, txq);
5543 1.364 knakahar break;
5544 1.364 knakahar }
5545 1.403 knakahar txq->txq_interq = pcq_create(WM_TXINTERQSIZE, KM_SLEEP);
5546 1.403 knakahar if (txq->txq_interq == NULL) {
5547 1.403 knakahar wm_free_tx_descs(sc, txq);
5548 1.403 knakahar wm_free_tx_buffer(sc, txq);
5549 1.403 knakahar error = ENOMEM;
5550 1.403 knakahar break;
5551 1.403 knakahar }
5552 1.364 knakahar tx_done++;
5553 1.364 knakahar }
5554 1.353 knakahar if (error)
5555 1.356 knakahar goto fail_1;
5556 1.353 knakahar
5557 1.354 knakahar /*
5558 1.354 knakahar * For recieve
5559 1.354 knakahar */
5560 1.364 knakahar error = 0;
5561 1.364 knakahar rx_done = 0;
5562 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5563 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5564 1.364 knakahar rxq->rxq_sc = sc;
5565 1.357 knakahar #ifdef WM_MPSAFE
5566 1.362 knakahar rxq->rxq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
5567 1.357 knakahar #else
5568 1.362 knakahar rxq->rxq_lock = NULL;
5569 1.357 knakahar #endif
5570 1.364 knakahar error = wm_alloc_rx_descs(sc, rxq);
5571 1.364 knakahar if (error)
5572 1.364 knakahar break;
5573 1.356 knakahar
5574 1.364 knakahar error = wm_alloc_rx_buffer(sc, rxq);
5575 1.364 knakahar if (error) {
5576 1.364 knakahar wm_free_rx_descs(sc, rxq);
5577 1.364 knakahar break;
5578 1.364 knakahar }
5579 1.354 knakahar
5580 1.364 knakahar rx_done++;
5581 1.364 knakahar }
5582 1.353 knakahar if (error)
5583 1.364 knakahar goto fail_2;
5584 1.353 knakahar
5585 1.353 knakahar return 0;
5586 1.353 knakahar
5587 1.356 knakahar fail_2:
5588 1.364 knakahar for (i = 0; i < rx_done; i++) {
5589 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5590 1.364 knakahar wm_free_rx_buffer(sc, rxq);
5591 1.364 knakahar wm_free_rx_descs(sc, rxq);
5592 1.364 knakahar if (rxq->rxq_lock)
5593 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
5594 1.364 knakahar }
5595 1.356 knakahar fail_1:
5596 1.364 knakahar for (i = 0; i < tx_done; i++) {
5597 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5598 1.403 knakahar pcq_destroy(txq->txq_interq);
5599 1.364 knakahar wm_free_tx_buffer(sc, txq);
5600 1.364 knakahar wm_free_tx_descs(sc, txq);
5601 1.364 knakahar if (txq->txq_lock)
5602 1.364 knakahar mutex_obj_free(txq->txq_lock);
5603 1.364 knakahar }
5604 1.405 knakahar
5605 1.405 knakahar kmem_free(sc->sc_queue,
5606 1.405 knakahar sizeof(struct wm_queue) * sc->sc_nqueues);
5607 1.356 knakahar fail_0:
5608 1.353 knakahar return error;
5609 1.353 knakahar }
5610 1.353 knakahar
5611 1.353 knakahar /*
5612 1.353 knakahar * wm_free_quques:
5613 1.353 knakahar * Free {tx,rx}descs and {tx,rx} buffers
5614 1.353 knakahar */
5615 1.353 knakahar static void
5616 1.353 knakahar wm_free_txrx_queues(struct wm_softc *sc)
5617 1.353 knakahar {
5618 1.364 knakahar int i;
5619 1.362 knakahar
5620 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5621 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5622 1.364 knakahar wm_free_rx_buffer(sc, rxq);
5623 1.364 knakahar wm_free_rx_descs(sc, rxq);
5624 1.364 knakahar if (rxq->rxq_lock)
5625 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
5626 1.364 knakahar }
5627 1.364 knakahar
5628 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5629 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5630 1.364 knakahar wm_free_tx_buffer(sc, txq);
5631 1.364 knakahar wm_free_tx_descs(sc, txq);
5632 1.364 knakahar if (txq->txq_lock)
5633 1.364 knakahar mutex_obj_free(txq->txq_lock);
5634 1.364 knakahar }
5635 1.405 knakahar
5636 1.405 knakahar kmem_free(sc->sc_queue, sizeof(struct wm_queue) * sc->sc_nqueues);
5637 1.353 knakahar }
5638 1.353 knakahar
5639 1.355 knakahar static void
5640 1.362 knakahar wm_init_tx_descs(struct wm_softc *sc __unused, struct wm_txqueue *txq)
5641 1.355 knakahar {
5642 1.355 knakahar
5643 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5644 1.355 knakahar
5645 1.355 knakahar /* Initialize the transmit descriptor ring. */
5646 1.398 knakahar memset(txq->txq_descs, 0, WM_TXDESCS_SIZE(txq));
5647 1.362 knakahar wm_cdtxsync(txq, 0, WM_NTXDESC(txq),
5648 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
5649 1.356 knakahar txq->txq_free = WM_NTXDESC(txq);
5650 1.356 knakahar txq->txq_next = 0;
5651 1.358 knakahar }
5652 1.358 knakahar
5653 1.358 knakahar static void
5654 1.405 knakahar wm_init_tx_regs(struct wm_softc *sc, struct wm_queue *wmq,
5655 1.405 knakahar struct wm_txqueue *txq)
5656 1.358 knakahar {
5657 1.358 knakahar
5658 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5659 1.355 knakahar
5660 1.355 knakahar if (sc->sc_type < WM_T_82543) {
5661 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(txq, 0));
5662 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(txq, 0));
5663 1.398 knakahar CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCS_SIZE(txq));
5664 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDH, 0);
5665 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDT, 0);
5666 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
5667 1.355 knakahar } else {
5668 1.405 knakahar int qid = wmq->wmq_id;
5669 1.364 knakahar
5670 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAH(qid), WM_CDTXADDR_HI(txq, 0));
5671 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAL(qid), WM_CDTXADDR_LO(txq, 0));
5672 1.398 knakahar CSR_WRITE(sc, WMREG_TDLEN(qid), WM_TXDESCS_SIZE(txq));
5673 1.364 knakahar CSR_WRITE(sc, WMREG_TDH(qid), 0);
5674 1.355 knakahar
5675 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5676 1.355 knakahar /*
5677 1.355 knakahar * Don't write TDT before TCTL.EN is set.
5678 1.355 knakahar * See the document.
5679 1.355 knakahar */
5680 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_QUEUE_ENABLE
5681 1.355 knakahar | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
5682 1.355 knakahar | TXDCTL_WTHRESH(0));
5683 1.355 knakahar else {
5684 1.355 knakahar /* ITR / 4 */
5685 1.355 knakahar CSR_WRITE(sc, WMREG_TIDV, sc->sc_itr / 4);
5686 1.355 knakahar if (sc->sc_type >= WM_T_82540) {
5687 1.355 knakahar /* should be same */
5688 1.355 knakahar CSR_WRITE(sc, WMREG_TADV, sc->sc_itr / 4);
5689 1.355 knakahar }
5690 1.355 knakahar
5691 1.364 knakahar CSR_WRITE(sc, WMREG_TDT(qid), 0);
5692 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_PTHRESH(0) |
5693 1.355 knakahar TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
5694 1.355 knakahar }
5695 1.355 knakahar }
5696 1.355 knakahar }
5697 1.355 knakahar
5698 1.355 knakahar static void
5699 1.362 knakahar wm_init_tx_buffer(struct wm_softc *sc __unused, struct wm_txqueue *txq)
5700 1.355 knakahar {
5701 1.355 knakahar int i;
5702 1.355 knakahar
5703 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5704 1.355 knakahar
5705 1.355 knakahar /* Initialize the transmit job descriptors. */
5706 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++)
5707 1.356 knakahar txq->txq_soft[i].txs_mbuf = NULL;
5708 1.356 knakahar txq->txq_sfree = WM_TXQUEUELEN(txq);
5709 1.356 knakahar txq->txq_snext = 0;
5710 1.356 knakahar txq->txq_sdirty = 0;
5711 1.355 knakahar }
5712 1.355 knakahar
5713 1.355 knakahar static void
5714 1.405 knakahar wm_init_tx_queue(struct wm_softc *sc, struct wm_queue *wmq,
5715 1.405 knakahar struct wm_txqueue *txq)
5716 1.355 knakahar {
5717 1.355 knakahar
5718 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5719 1.355 knakahar
5720 1.355 knakahar /*
5721 1.355 knakahar * Set up some register offsets that are different between
5722 1.355 knakahar * the i82542 and the i82543 and later chips.
5723 1.355 knakahar */
5724 1.388 msaitoh if (sc->sc_type < WM_T_82543)
5725 1.356 knakahar txq->txq_tdt_reg = WMREG_OLD_TDT;
5726 1.388 msaitoh else
5727 1.405 knakahar txq->txq_tdt_reg = WMREG_TDT(wmq->wmq_id);
5728 1.355 knakahar
5729 1.362 knakahar wm_init_tx_descs(sc, txq);
5730 1.405 knakahar wm_init_tx_regs(sc, wmq, txq);
5731 1.362 knakahar wm_init_tx_buffer(sc, txq);
5732 1.355 knakahar }
5733 1.355 knakahar
5734 1.355 knakahar static void
5735 1.405 knakahar wm_init_rx_regs(struct wm_softc *sc, struct wm_queue *wmq,
5736 1.405 knakahar struct wm_rxqueue *rxq)
5737 1.355 knakahar {
5738 1.355 knakahar
5739 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
5740 1.355 knakahar
5741 1.355 knakahar /*
5742 1.355 knakahar * Initialize the receive descriptor and receive job
5743 1.355 knakahar * descriptor rings.
5744 1.355 knakahar */
5745 1.355 knakahar if (sc->sc_type < WM_T_82543) {
5746 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(rxq, 0));
5747 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(rxq, 0));
5748 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN0,
5749 1.355 knakahar sizeof(wiseman_rxdesc_t) * WM_NRXDESC);
5750 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
5751 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
5752 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
5753 1.355 knakahar
5754 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
5755 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
5756 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
5757 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
5758 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
5759 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
5760 1.355 knakahar } else {
5761 1.405 knakahar int qid = wmq->wmq_id;
5762 1.364 knakahar
5763 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAH(qid), WM_CDRXADDR_HI(rxq, 0));
5764 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAL(qid), WM_CDRXADDR_LO(rxq, 0));
5765 1.364 knakahar CSR_WRITE(sc, WMREG_RDLEN(qid), rxq->rxq_desc_size);
5766 1.355 knakahar
5767 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5768 1.355 knakahar if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
5769 1.355 knakahar panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
5770 1.364 knakahar CSR_WRITE(sc, WMREG_SRRCTL(qid), SRRCTL_DESCTYPE_LEGACY
5771 1.355 knakahar | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
5772 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_QUEUE_ENABLE
5773 1.355 knakahar | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
5774 1.355 knakahar | RXDCTL_WTHRESH(1));
5775 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
5776 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
5777 1.355 knakahar } else {
5778 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
5779 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
5780 1.368 knakahar /* ITR / 4 */
5781 1.368 knakahar CSR_WRITE(sc, WMREG_RDTR, (sc->sc_itr / 4) | RDTR_FPD);
5782 1.368 knakahar /* MUST be same */
5783 1.368 knakahar CSR_WRITE(sc, WMREG_RADV, sc->sc_itr / 4);
5784 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_PTHRESH(0) |
5785 1.358 knakahar RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
5786 1.355 knakahar }
5787 1.355 knakahar }
5788 1.355 knakahar }
5789 1.355 knakahar
5790 1.355 knakahar static int
5791 1.362 knakahar wm_init_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5792 1.355 knakahar {
5793 1.355 knakahar struct wm_rxsoft *rxs;
5794 1.355 knakahar int error, i;
5795 1.355 knakahar
5796 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
5797 1.355 knakahar
5798 1.355 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5799 1.356 knakahar rxs = &rxq->rxq_soft[i];
5800 1.355 knakahar if (rxs->rxs_mbuf == NULL) {
5801 1.362 knakahar if ((error = wm_add_rxbuf(rxq, i)) != 0) {
5802 1.355 knakahar log(LOG_ERR, "%s: unable to allocate or map "
5803 1.355 knakahar "rx buffer %d, error = %d\n",
5804 1.355 knakahar device_xname(sc->sc_dev), i, error);
5805 1.355 knakahar /*
5806 1.355 knakahar * XXX Should attempt to run with fewer receive
5807 1.355 knakahar * XXX buffers instead of just failing.
5808 1.355 knakahar */
5809 1.362 knakahar wm_rxdrain(rxq);
5810 1.355 knakahar return ENOMEM;
5811 1.355 knakahar }
5812 1.355 knakahar } else {
5813 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
5814 1.362 knakahar wm_init_rxdesc(rxq, i);
5815 1.355 knakahar /*
5816 1.355 knakahar * For 82575 and newer device, the RX descriptors
5817 1.355 knakahar * must be initialized after the setting of RCTL.EN in
5818 1.355 knakahar * wm_set_filter()
5819 1.355 knakahar */
5820 1.355 knakahar }
5821 1.355 knakahar }
5822 1.356 knakahar rxq->rxq_ptr = 0;
5823 1.356 knakahar rxq->rxq_discard = 0;
5824 1.356 knakahar WM_RXCHAIN_RESET(rxq);
5825 1.355 knakahar
5826 1.355 knakahar return 0;
5827 1.355 knakahar }
5828 1.355 knakahar
5829 1.355 knakahar static int
5830 1.405 knakahar wm_init_rx_queue(struct wm_softc *sc, struct wm_queue *wmq,
5831 1.405 knakahar struct wm_rxqueue *rxq)
5832 1.355 knakahar {
5833 1.355 knakahar
5834 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
5835 1.355 knakahar
5836 1.355 knakahar /*
5837 1.355 knakahar * Set up some register offsets that are different between
5838 1.355 knakahar * the i82542 and the i82543 and later chips.
5839 1.355 knakahar */
5840 1.388 msaitoh if (sc->sc_type < WM_T_82543)
5841 1.356 knakahar rxq->rxq_rdt_reg = WMREG_OLD_RDT0;
5842 1.388 msaitoh else
5843 1.405 knakahar rxq->rxq_rdt_reg = WMREG_RDT(wmq->wmq_id);
5844 1.355 knakahar
5845 1.405 knakahar wm_init_rx_regs(sc, wmq, rxq);
5846 1.362 knakahar return wm_init_rx_buffer(sc, rxq);
5847 1.355 knakahar }
5848 1.355 knakahar
5849 1.355 knakahar /*
5850 1.355 knakahar * wm_init_quques:
5851 1.355 knakahar * Initialize {tx,rx}descs and {tx,rx} buffers
5852 1.355 knakahar */
5853 1.355 knakahar static int
5854 1.355 knakahar wm_init_txrx_queues(struct wm_softc *sc)
5855 1.355 knakahar {
5856 1.406 knakahar int i, error = 0;
5857 1.355 knakahar
5858 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5859 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5860 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5861 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[i];
5862 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
5863 1.405 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
5864 1.405 knakahar
5865 1.413 skrll mutex_enter(txq->txq_lock);
5866 1.405 knakahar wm_init_tx_queue(sc, wmq, txq);
5867 1.413 skrll mutex_exit(txq->txq_lock);
5868 1.355 knakahar
5869 1.413 skrll mutex_enter(rxq->rxq_lock);
5870 1.405 knakahar error = wm_init_rx_queue(sc, wmq, rxq);
5871 1.413 skrll mutex_exit(rxq->rxq_lock);
5872 1.364 knakahar if (error)
5873 1.364 knakahar break;
5874 1.364 knakahar }
5875 1.355 knakahar
5876 1.355 knakahar return error;
5877 1.355 knakahar }
5878 1.355 knakahar
5879 1.1 thorpej /*
5880 1.371 msaitoh * wm_tx_offload:
5881 1.371 msaitoh *
5882 1.371 msaitoh * Set up TCP/IP checksumming parameters for the
5883 1.371 msaitoh * specified packet.
5884 1.371 msaitoh */
5885 1.371 msaitoh static int
5886 1.371 msaitoh wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
5887 1.371 msaitoh uint8_t *fieldsp)
5888 1.371 msaitoh {
5889 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
5890 1.371 msaitoh struct mbuf *m0 = txs->txs_mbuf;
5891 1.371 msaitoh struct livengood_tcpip_ctxdesc *t;
5892 1.371 msaitoh uint32_t ipcs, tucs, cmd, cmdlen, seg;
5893 1.371 msaitoh uint32_t ipcse;
5894 1.371 msaitoh struct ether_header *eh;
5895 1.371 msaitoh int offset, iphl;
5896 1.371 msaitoh uint8_t fields;
5897 1.371 msaitoh
5898 1.371 msaitoh /*
5899 1.371 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
5900 1.371 msaitoh * fields for the protocol headers.
5901 1.371 msaitoh */
5902 1.371 msaitoh
5903 1.371 msaitoh eh = mtod(m0, struct ether_header *);
5904 1.371 msaitoh switch (htons(eh->ether_type)) {
5905 1.371 msaitoh case ETHERTYPE_IP:
5906 1.371 msaitoh case ETHERTYPE_IPV6:
5907 1.371 msaitoh offset = ETHER_HDR_LEN;
5908 1.371 msaitoh break;
5909 1.371 msaitoh
5910 1.371 msaitoh case ETHERTYPE_VLAN:
5911 1.371 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
5912 1.371 msaitoh break;
5913 1.371 msaitoh
5914 1.371 msaitoh default:
5915 1.371 msaitoh /*
5916 1.371 msaitoh * Don't support this protocol or encapsulation.
5917 1.371 msaitoh */
5918 1.371 msaitoh *fieldsp = 0;
5919 1.371 msaitoh *cmdp = 0;
5920 1.371 msaitoh return 0;
5921 1.371 msaitoh }
5922 1.371 msaitoh
5923 1.371 msaitoh if ((m0->m_pkthdr.csum_flags &
5924 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4)) != 0) {
5925 1.371 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
5926 1.371 msaitoh } else {
5927 1.371 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
5928 1.371 msaitoh }
5929 1.371 msaitoh ipcse = offset + iphl - 1;
5930 1.371 msaitoh
5931 1.371 msaitoh cmd = WTX_CMD_DEXT | WTX_DTYP_D;
5932 1.371 msaitoh cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
5933 1.371 msaitoh seg = 0;
5934 1.371 msaitoh fields = 0;
5935 1.371 msaitoh
5936 1.371 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
5937 1.371 msaitoh int hlen = offset + iphl;
5938 1.371 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
5939 1.371 msaitoh
5940 1.371 msaitoh if (__predict_false(m0->m_len <
5941 1.371 msaitoh (hlen + sizeof(struct tcphdr)))) {
5942 1.371 msaitoh /*
5943 1.371 msaitoh * TCP/IP headers are not in the first mbuf; we need
5944 1.371 msaitoh * to do this the slow and painful way. Let's just
5945 1.371 msaitoh * hope this doesn't happen very often.
5946 1.371 msaitoh */
5947 1.371 msaitoh struct tcphdr th;
5948 1.371 msaitoh
5949 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
5950 1.371 msaitoh
5951 1.371 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
5952 1.371 msaitoh if (v4) {
5953 1.371 msaitoh struct ip ip;
5954 1.371 msaitoh
5955 1.371 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
5956 1.371 msaitoh ip.ip_len = 0;
5957 1.371 msaitoh m_copyback(m0,
5958 1.371 msaitoh offset + offsetof(struct ip, ip_len),
5959 1.371 msaitoh sizeof(ip.ip_len), &ip.ip_len);
5960 1.371 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
5961 1.371 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
5962 1.371 msaitoh } else {
5963 1.371 msaitoh struct ip6_hdr ip6;
5964 1.371 msaitoh
5965 1.371 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
5966 1.371 msaitoh ip6.ip6_plen = 0;
5967 1.371 msaitoh m_copyback(m0,
5968 1.371 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
5969 1.371 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
5970 1.371 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
5971 1.371 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
5972 1.371 msaitoh }
5973 1.371 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
5974 1.371 msaitoh sizeof(th.th_sum), &th.th_sum);
5975 1.371 msaitoh
5976 1.371 msaitoh hlen += th.th_off << 2;
5977 1.371 msaitoh } else {
5978 1.371 msaitoh /*
5979 1.371 msaitoh * TCP/IP headers are in the first mbuf; we can do
5980 1.371 msaitoh * this the easy way.
5981 1.371 msaitoh */
5982 1.371 msaitoh struct tcphdr *th;
5983 1.371 msaitoh
5984 1.371 msaitoh if (v4) {
5985 1.371 msaitoh struct ip *ip =
5986 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
5987 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
5988 1.371 msaitoh
5989 1.371 msaitoh ip->ip_len = 0;
5990 1.371 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
5991 1.371 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
5992 1.371 msaitoh } else {
5993 1.371 msaitoh struct ip6_hdr *ip6 =
5994 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
5995 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
5996 1.371 msaitoh
5997 1.371 msaitoh ip6->ip6_plen = 0;
5998 1.371 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
5999 1.371 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6000 1.371 msaitoh }
6001 1.371 msaitoh hlen += th->th_off << 2;
6002 1.371 msaitoh }
6003 1.371 msaitoh
6004 1.371 msaitoh if (v4) {
6005 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso);
6006 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_IP;
6007 1.371 msaitoh } else {
6008 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso6);
6009 1.371 msaitoh ipcse = 0;
6010 1.371 msaitoh }
6011 1.371 msaitoh cmd |= WTX_TCPIP_CMD_TSE;
6012 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_TSE |
6013 1.371 msaitoh WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
6014 1.371 msaitoh seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
6015 1.371 msaitoh WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
6016 1.371 msaitoh }
6017 1.371 msaitoh
6018 1.371 msaitoh /*
6019 1.371 msaitoh * NOTE: Even if we're not using the IP or TCP/UDP checksum
6020 1.371 msaitoh * offload feature, if we load the context descriptor, we
6021 1.371 msaitoh * MUST provide valid values for IPCSS and TUCSS fields.
6022 1.371 msaitoh */
6023 1.371 msaitoh
6024 1.371 msaitoh ipcs = WTX_TCPIP_IPCSS(offset) |
6025 1.371 msaitoh WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
6026 1.371 msaitoh WTX_TCPIP_IPCSE(ipcse);
6027 1.388 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4 | M_CSUM_TSOv4)) {
6028 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txipsum);
6029 1.371 msaitoh fields |= WTX_IXSM;
6030 1.371 msaitoh }
6031 1.371 msaitoh
6032 1.371 msaitoh offset += iphl;
6033 1.371 msaitoh
6034 1.371 msaitoh if (m0->m_pkthdr.csum_flags &
6035 1.388 msaitoh (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TSOv4)) {
6036 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum);
6037 1.371 msaitoh fields |= WTX_TXSM;
6038 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6039 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6040 1.371 msaitoh M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
6041 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6042 1.371 msaitoh } else if ((m0->m_pkthdr.csum_flags &
6043 1.388 msaitoh (M_CSUM_TCPv6 | M_CSUM_UDPv6 | M_CSUM_TSOv6)) != 0) {
6044 1.371 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
6045 1.371 msaitoh fields |= WTX_TXSM;
6046 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6047 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6048 1.371 msaitoh M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
6049 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6050 1.371 msaitoh } else {
6051 1.371 msaitoh /* Just initialize it to a valid TCP context. */
6052 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6053 1.371 msaitoh WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
6054 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6055 1.371 msaitoh }
6056 1.371 msaitoh
6057 1.371 msaitoh /* Fill in the context descriptor. */
6058 1.371 msaitoh t = (struct livengood_tcpip_ctxdesc *)
6059 1.371 msaitoh &txq->txq_descs[txq->txq_next];
6060 1.371 msaitoh t->tcpip_ipcs = htole32(ipcs);
6061 1.371 msaitoh t->tcpip_tucs = htole32(tucs);
6062 1.371 msaitoh t->tcpip_cmdlen = htole32(cmdlen);
6063 1.371 msaitoh t->tcpip_seg = htole32(seg);
6064 1.371 msaitoh wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
6065 1.371 msaitoh
6066 1.371 msaitoh txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
6067 1.371 msaitoh txs->txs_ndesc++;
6068 1.371 msaitoh
6069 1.371 msaitoh *cmdp = cmd;
6070 1.371 msaitoh *fieldsp = fields;
6071 1.371 msaitoh
6072 1.371 msaitoh return 0;
6073 1.371 msaitoh }
6074 1.371 msaitoh
6075 1.371 msaitoh /*
6076 1.281 msaitoh * wm_start: [ifnet interface function]
6077 1.1 thorpej *
6078 1.281 msaitoh * Start packet transmission on the interface.
6079 1.1 thorpej */
6080 1.47 thorpej static void
6081 1.281 msaitoh wm_start(struct ifnet *ifp)
6082 1.1 thorpej {
6083 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
6084 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6085 1.281 msaitoh
6086 1.413 skrll mutex_enter(txq->txq_lock);
6087 1.281 msaitoh if (!sc->sc_stopping)
6088 1.281 msaitoh wm_start_locked(ifp);
6089 1.413 skrll mutex_exit(txq->txq_lock);
6090 1.281 msaitoh }
6091 1.1 thorpej
6092 1.281 msaitoh static void
6093 1.281 msaitoh wm_start_locked(struct ifnet *ifp)
6094 1.281 msaitoh {
6095 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
6096 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6097 1.281 msaitoh struct mbuf *m0;
6098 1.281 msaitoh struct m_tag *mtag;
6099 1.281 msaitoh struct wm_txsoft *txs;
6100 1.281 msaitoh bus_dmamap_t dmamap;
6101 1.281 msaitoh int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
6102 1.281 msaitoh bus_addr_t curaddr;
6103 1.281 msaitoh bus_size_t seglen, curlen;
6104 1.281 msaitoh uint32_t cksumcmd;
6105 1.281 msaitoh uint8_t cksumfields;
6106 1.1 thorpej
6107 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6108 1.1 thorpej
6109 1.388 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
6110 1.281 msaitoh return;
6111 1.1 thorpej
6112 1.281 msaitoh /* Remember the previous number of free descriptors. */
6113 1.356 knakahar ofree = txq->txq_free;
6114 1.1 thorpej
6115 1.281 msaitoh /*
6116 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
6117 1.281 msaitoh * until we drain the queue, or use up all available transmit
6118 1.281 msaitoh * descriptors.
6119 1.281 msaitoh */
6120 1.281 msaitoh for (;;) {
6121 1.281 msaitoh m0 = NULL;
6122 1.1 thorpej
6123 1.281 msaitoh /* Get a work queue entry. */
6124 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
6125 1.403 knakahar wm_txeof(sc, txq);
6126 1.356 knakahar if (txq->txq_sfree == 0) {
6127 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6128 1.281 msaitoh ("%s: TX: no free job descriptors\n",
6129 1.281 msaitoh device_xname(sc->sc_dev)));
6130 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txsstall);
6131 1.281 msaitoh break;
6132 1.1 thorpej }
6133 1.1 thorpej }
6134 1.1 thorpej
6135 1.281 msaitoh /* Grab a packet off the queue. */
6136 1.281 msaitoh IFQ_DEQUEUE(&ifp->if_snd, m0);
6137 1.281 msaitoh if (m0 == NULL)
6138 1.281 msaitoh break;
6139 1.281 msaitoh
6140 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6141 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
6142 1.281 msaitoh device_xname(sc->sc_dev), m0));
6143 1.281 msaitoh
6144 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
6145 1.281 msaitoh dmamap = txs->txs_dmamap;
6146 1.1 thorpej
6147 1.281 msaitoh use_tso = (m0->m_pkthdr.csum_flags &
6148 1.281 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
6149 1.1 thorpej
6150 1.1 thorpej /*
6151 1.281 msaitoh * So says the Linux driver:
6152 1.281 msaitoh * The controller does a simple calculation to make sure
6153 1.281 msaitoh * there is enough room in the FIFO before initiating the
6154 1.281 msaitoh * DMA for each buffer. The calc is:
6155 1.281 msaitoh * 4 = ceil(buffer len / MSS)
6156 1.281 msaitoh * To make sure we don't overrun the FIFO, adjust the max
6157 1.281 msaitoh * buffer len if the MSS drops.
6158 1.281 msaitoh */
6159 1.281 msaitoh dmamap->dm_maxsegsz =
6160 1.281 msaitoh (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
6161 1.281 msaitoh ? m0->m_pkthdr.segsz << 2
6162 1.281 msaitoh : WTX_MAX_LEN;
6163 1.281 msaitoh
6164 1.281 msaitoh /*
6165 1.281 msaitoh * Load the DMA map. If this fails, the packet either
6166 1.281 msaitoh * didn't fit in the allotted number of segments, or we
6167 1.281 msaitoh * were short on resources. For the too-many-segments
6168 1.281 msaitoh * case, we simply report an error and drop the packet,
6169 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
6170 1.281 msaitoh * buffer.
6171 1.1 thorpej */
6172 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
6173 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
6174 1.281 msaitoh if (error) {
6175 1.281 msaitoh if (error == EFBIG) {
6176 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6177 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
6178 1.281 msaitoh "DMA segments, dropping...\n",
6179 1.281 msaitoh device_xname(sc->sc_dev));
6180 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
6181 1.281 msaitoh m_freem(m0);
6182 1.281 msaitoh continue;
6183 1.281 msaitoh }
6184 1.281 msaitoh /* Short on resources, just stop for now. */
6185 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6186 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
6187 1.281 msaitoh device_xname(sc->sc_dev), error));
6188 1.281 msaitoh break;
6189 1.1 thorpej }
6190 1.1 thorpej
6191 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
6192 1.281 msaitoh if (use_tso) {
6193 1.281 msaitoh /* For sentinel descriptor; see below. */
6194 1.281 msaitoh segs_needed++;
6195 1.281 msaitoh }
6196 1.1 thorpej
6197 1.1 thorpej /*
6198 1.281 msaitoh * Ensure we have enough descriptors free to describe
6199 1.281 msaitoh * the packet. Note, we always reserve one descriptor
6200 1.281 msaitoh * at the end of the ring due to the semantics of the
6201 1.281 msaitoh * TDT register, plus one more in the event we need
6202 1.281 msaitoh * to load offload context.
6203 1.1 thorpej */
6204 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
6205 1.281 msaitoh /*
6206 1.281 msaitoh * Not enough free descriptors to transmit this
6207 1.281 msaitoh * packet. We haven't committed anything yet,
6208 1.281 msaitoh * so just unload the DMA map, put the packet
6209 1.281 msaitoh * pack on the queue, and punt. Notify the upper
6210 1.281 msaitoh * layer that there are no more slots left.
6211 1.281 msaitoh */
6212 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6213 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
6214 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
6215 1.366 knakahar segs_needed, txq->txq_free - 1));
6216 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6217 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6218 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdstall);
6219 1.281 msaitoh break;
6220 1.1 thorpej }
6221 1.1 thorpej
6222 1.1 thorpej /*
6223 1.281 msaitoh * Check for 82547 Tx FIFO bug. We need to do this
6224 1.281 msaitoh * once we know we can transmit the packet, since we
6225 1.281 msaitoh * do some internal FIFO space accounting here.
6226 1.1 thorpej */
6227 1.281 msaitoh if (sc->sc_type == WM_T_82547 &&
6228 1.281 msaitoh wm_82547_txfifo_bugchk(sc, m0)) {
6229 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6230 1.281 msaitoh ("%s: TX: 82547 Tx FIFO bug detected\n",
6231 1.281 msaitoh device_xname(sc->sc_dev)));
6232 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6233 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6234 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
6235 1.281 msaitoh break;
6236 1.281 msaitoh }
6237 1.93 thorpej
6238 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
6239 1.1 thorpej
6240 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6241 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
6242 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
6243 1.1 thorpej
6244 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
6245 1.1 thorpej
6246 1.1 thorpej /*
6247 1.281 msaitoh * Store a pointer to the packet so that we can free it
6248 1.281 msaitoh * later.
6249 1.281 msaitoh *
6250 1.281 msaitoh * Initially, we consider the number of descriptors the
6251 1.281 msaitoh * packet uses the number of DMA segments. This may be
6252 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
6253 1.281 msaitoh * is used to set the checksum context).
6254 1.1 thorpej */
6255 1.281 msaitoh txs->txs_mbuf = m0;
6256 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
6257 1.281 msaitoh txs->txs_ndesc = segs_needed;
6258 1.281 msaitoh
6259 1.281 msaitoh /* Set up offload parameters for this packet. */
6260 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6261 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
6262 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
6263 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
6264 1.281 msaitoh if (wm_tx_offload(sc, txs, &cksumcmd,
6265 1.281 msaitoh &cksumfields) != 0) {
6266 1.281 msaitoh /* Error message already displayed. */
6267 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6268 1.281 msaitoh continue;
6269 1.281 msaitoh }
6270 1.281 msaitoh } else {
6271 1.281 msaitoh cksumcmd = 0;
6272 1.281 msaitoh cksumfields = 0;
6273 1.1 thorpej }
6274 1.1 thorpej
6275 1.281 msaitoh cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
6276 1.281 msaitoh
6277 1.281 msaitoh /* Sync the DMA map. */
6278 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
6279 1.281 msaitoh BUS_DMASYNC_PREWRITE);
6280 1.1 thorpej
6281 1.281 msaitoh /* Initialize the transmit descriptor. */
6282 1.356 knakahar for (nexttx = txq->txq_next, seg = 0;
6283 1.281 msaitoh seg < dmamap->dm_nsegs; seg++) {
6284 1.281 msaitoh for (seglen = dmamap->dm_segs[seg].ds_len,
6285 1.281 msaitoh curaddr = dmamap->dm_segs[seg].ds_addr;
6286 1.281 msaitoh seglen != 0;
6287 1.281 msaitoh curaddr += curlen, seglen -= curlen,
6288 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx)) {
6289 1.281 msaitoh curlen = seglen;
6290 1.1 thorpej
6291 1.106 yamt /*
6292 1.281 msaitoh * So says the Linux driver:
6293 1.281 msaitoh * Work around for premature descriptor
6294 1.281 msaitoh * write-backs in TSO mode. Append a
6295 1.281 msaitoh * 4-byte sentinel descriptor.
6296 1.106 yamt */
6297 1.388 msaitoh if (use_tso && seg == dmamap->dm_nsegs - 1 &&
6298 1.281 msaitoh curlen > 8)
6299 1.281 msaitoh curlen -= 4;
6300 1.281 msaitoh
6301 1.281 msaitoh wm_set_dma_addr(
6302 1.388 msaitoh &txq->txq_descs[nexttx].wtx_addr, curaddr);
6303 1.388 msaitoh txq->txq_descs[nexttx].wtx_cmdlen
6304 1.388 msaitoh = htole32(cksumcmd | curlen);
6305 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_status
6306 1.388 msaitoh = 0;
6307 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_options
6308 1.388 msaitoh = cksumfields;
6309 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
6310 1.281 msaitoh lasttx = nexttx;
6311 1.281 msaitoh
6312 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6313 1.281 msaitoh ("%s: TX: desc %d: low %#" PRIx64 ", "
6314 1.281 msaitoh "len %#04zx\n",
6315 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
6316 1.281 msaitoh (uint64_t)curaddr, curlen));
6317 1.106 yamt }
6318 1.1 thorpej }
6319 1.1 thorpej
6320 1.281 msaitoh KASSERT(lasttx != -1);
6321 1.1 thorpej
6322 1.281 msaitoh /*
6323 1.281 msaitoh * Set up the command byte on the last descriptor of
6324 1.281 msaitoh * the packet. If we're in the interrupt delay window,
6325 1.281 msaitoh * delay the interrupt.
6326 1.281 msaitoh */
6327 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6328 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
6329 1.281 msaitoh
6330 1.281 msaitoh /*
6331 1.281 msaitoh * If VLANs are enabled and the packet has a VLAN tag, set
6332 1.281 msaitoh * up the descriptor to encapsulate the packet for us.
6333 1.281 msaitoh *
6334 1.281 msaitoh * This is only valid on the last descriptor of the packet.
6335 1.281 msaitoh */
6336 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
6337 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6338 1.281 msaitoh htole32(WTX_CMD_VLE);
6339 1.356 knakahar txq->txq_descs[lasttx].wtx_fields.wtxu_vlan
6340 1.281 msaitoh = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
6341 1.281 msaitoh }
6342 1.281 msaitoh
6343 1.281 msaitoh txs->txs_lastdesc = lasttx;
6344 1.281 msaitoh
6345 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6346 1.281 msaitoh ("%s: TX: desc %d: cmdlen 0x%08x\n",
6347 1.281 msaitoh device_xname(sc->sc_dev),
6348 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
6349 1.281 msaitoh
6350 1.281 msaitoh /* Sync the descriptors we're using. */
6351 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
6352 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6353 1.281 msaitoh
6354 1.281 msaitoh /* Give the packet to the chip. */
6355 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
6356 1.281 msaitoh
6357 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6358 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
6359 1.281 msaitoh
6360 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6361 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
6362 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
6363 1.272 ozaki
6364 1.281 msaitoh /* Advance the tx pointer. */
6365 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
6366 1.356 knakahar txq->txq_next = nexttx;
6367 1.1 thorpej
6368 1.356 knakahar txq->txq_sfree--;
6369 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
6370 1.272 ozaki
6371 1.281 msaitoh /* Pass the packet to any BPF listeners. */
6372 1.281 msaitoh bpf_mtap(ifp, m0);
6373 1.281 msaitoh }
6374 1.272 ozaki
6375 1.281 msaitoh if (m0 != NULL) {
6376 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6377 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6378 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
6379 1.388 msaitoh __func__));
6380 1.281 msaitoh m_freem(m0);
6381 1.1 thorpej }
6382 1.1 thorpej
6383 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
6384 1.281 msaitoh /* No more slots; notify upper layer. */
6385 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6386 1.281 msaitoh }
6387 1.1 thorpej
6388 1.356 knakahar if (txq->txq_free != ofree) {
6389 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
6390 1.281 msaitoh ifp->if_timer = 5;
6391 1.281 msaitoh }
6392 1.1 thorpej }
6393 1.1 thorpej
6394 1.1 thorpej /*
6395 1.281 msaitoh * wm_nq_tx_offload:
6396 1.1 thorpej *
6397 1.281 msaitoh * Set up TCP/IP checksumming parameters for the
6398 1.281 msaitoh * specified packet, for NEWQUEUE devices
6399 1.1 thorpej */
6400 1.281 msaitoh static int
6401 1.403 knakahar wm_nq_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
6402 1.403 knakahar struct wm_txsoft *txs, uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
6403 1.1 thorpej {
6404 1.281 msaitoh struct mbuf *m0 = txs->txs_mbuf;
6405 1.281 msaitoh struct m_tag *mtag;
6406 1.281 msaitoh uint32_t vl_len, mssidx, cmdc;
6407 1.281 msaitoh struct ether_header *eh;
6408 1.281 msaitoh int offset, iphl;
6409 1.281 msaitoh
6410 1.281 msaitoh /*
6411 1.281 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
6412 1.281 msaitoh * fields for the protocol headers.
6413 1.281 msaitoh */
6414 1.281 msaitoh *cmdlenp = 0;
6415 1.281 msaitoh *fieldsp = 0;
6416 1.281 msaitoh
6417 1.281 msaitoh eh = mtod(m0, struct ether_header *);
6418 1.281 msaitoh switch (htons(eh->ether_type)) {
6419 1.281 msaitoh case ETHERTYPE_IP:
6420 1.281 msaitoh case ETHERTYPE_IPV6:
6421 1.281 msaitoh offset = ETHER_HDR_LEN;
6422 1.281 msaitoh break;
6423 1.281 msaitoh
6424 1.281 msaitoh case ETHERTYPE_VLAN:
6425 1.281 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
6426 1.281 msaitoh break;
6427 1.281 msaitoh
6428 1.281 msaitoh default:
6429 1.281 msaitoh /* Don't support this protocol or encapsulation. */
6430 1.281 msaitoh *do_csum = false;
6431 1.281 msaitoh return 0;
6432 1.281 msaitoh }
6433 1.281 msaitoh *do_csum = true;
6434 1.281 msaitoh *cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
6435 1.281 msaitoh cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
6436 1.1 thorpej
6437 1.281 msaitoh vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
6438 1.281 msaitoh KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
6439 1.281 msaitoh
6440 1.281 msaitoh if ((m0->m_pkthdr.csum_flags &
6441 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
6442 1.281 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
6443 1.281 msaitoh } else {
6444 1.281 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
6445 1.281 msaitoh }
6446 1.281 msaitoh vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
6447 1.281 msaitoh KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
6448 1.281 msaitoh
6449 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
6450 1.281 msaitoh vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
6451 1.281 msaitoh << NQTXC_VLLEN_VLAN_SHIFT);
6452 1.281 msaitoh *cmdlenp |= NQTX_CMD_VLE;
6453 1.281 msaitoh }
6454 1.272 ozaki
6455 1.281 msaitoh mssidx = 0;
6456 1.170 msaitoh
6457 1.281 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
6458 1.281 msaitoh int hlen = offset + iphl;
6459 1.281 msaitoh int tcp_hlen;
6460 1.281 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
6461 1.192 msaitoh
6462 1.281 msaitoh if (__predict_false(m0->m_len <
6463 1.281 msaitoh (hlen + sizeof(struct tcphdr)))) {
6464 1.192 msaitoh /*
6465 1.281 msaitoh * TCP/IP headers are not in the first mbuf; we need
6466 1.281 msaitoh * to do this the slow and painful way. Let's just
6467 1.281 msaitoh * hope this doesn't happen very often.
6468 1.192 msaitoh */
6469 1.281 msaitoh struct tcphdr th;
6470 1.170 msaitoh
6471 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
6472 1.192 msaitoh
6473 1.281 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
6474 1.281 msaitoh if (v4) {
6475 1.281 msaitoh struct ip ip;
6476 1.192 msaitoh
6477 1.281 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
6478 1.281 msaitoh ip.ip_len = 0;
6479 1.281 msaitoh m_copyback(m0,
6480 1.281 msaitoh offset + offsetof(struct ip, ip_len),
6481 1.281 msaitoh sizeof(ip.ip_len), &ip.ip_len);
6482 1.281 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
6483 1.281 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
6484 1.281 msaitoh } else {
6485 1.281 msaitoh struct ip6_hdr ip6;
6486 1.192 msaitoh
6487 1.281 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
6488 1.281 msaitoh ip6.ip6_plen = 0;
6489 1.281 msaitoh m_copyback(m0,
6490 1.281 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
6491 1.281 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
6492 1.281 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
6493 1.281 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
6494 1.170 msaitoh }
6495 1.281 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
6496 1.281 msaitoh sizeof(th.th_sum), &th.th_sum);
6497 1.192 msaitoh
6498 1.281 msaitoh tcp_hlen = th.th_off << 2;
6499 1.281 msaitoh } else {
6500 1.173 msaitoh /*
6501 1.281 msaitoh * TCP/IP headers are in the first mbuf; we can do
6502 1.281 msaitoh * this the easy way.
6503 1.173 msaitoh */
6504 1.281 msaitoh struct tcphdr *th;
6505 1.198 msaitoh
6506 1.281 msaitoh if (v4) {
6507 1.281 msaitoh struct ip *ip =
6508 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
6509 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6510 1.1 thorpej
6511 1.281 msaitoh ip->ip_len = 0;
6512 1.281 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
6513 1.281 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
6514 1.281 msaitoh } else {
6515 1.281 msaitoh struct ip6_hdr *ip6 =
6516 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
6517 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6518 1.192 msaitoh
6519 1.281 msaitoh ip6->ip6_plen = 0;
6520 1.281 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
6521 1.281 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6522 1.281 msaitoh }
6523 1.281 msaitoh tcp_hlen = th->th_off << 2;
6524 1.144 msaitoh }
6525 1.281 msaitoh hlen += tcp_hlen;
6526 1.281 msaitoh *cmdlenp |= NQTX_CMD_TSE;
6527 1.144 msaitoh
6528 1.281 msaitoh if (v4) {
6529 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso);
6530 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
6531 1.281 msaitoh } else {
6532 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtso6);
6533 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6534 1.189 msaitoh }
6535 1.281 msaitoh *fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
6536 1.281 msaitoh KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
6537 1.281 msaitoh mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
6538 1.281 msaitoh KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
6539 1.281 msaitoh mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
6540 1.281 msaitoh KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
6541 1.281 msaitoh } else {
6542 1.281 msaitoh *fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
6543 1.281 msaitoh KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
6544 1.208 msaitoh }
6545 1.208 msaitoh
6546 1.281 msaitoh if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
6547 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM;
6548 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
6549 1.281 msaitoh }
6550 1.144 msaitoh
6551 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6552 1.281 msaitoh (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
6553 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum);
6554 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
6555 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
6556 1.281 msaitoh } else {
6557 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
6558 1.281 msaitoh }
6559 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
6560 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6561 1.281 msaitoh }
6562 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6563 1.281 msaitoh (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
6564 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
6565 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
6566 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
6567 1.281 msaitoh } else {
6568 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
6569 1.281 msaitoh }
6570 1.281 msaitoh cmdc |= NQTXC_CMD_IP6;
6571 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6572 1.281 msaitoh }
6573 1.1 thorpej
6574 1.281 msaitoh /* Fill in the context descriptor. */
6575 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_vl_len =
6576 1.281 msaitoh htole32(vl_len);
6577 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_sn = 0;
6578 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_cmd =
6579 1.281 msaitoh htole32(cmdc);
6580 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_mssidx =
6581 1.281 msaitoh htole32(mssidx);
6582 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
6583 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6584 1.281 msaitoh ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
6585 1.366 knakahar txq->txq_next, 0, vl_len));
6586 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
6587 1.356 knakahar txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
6588 1.281 msaitoh txs->txs_ndesc++;
6589 1.281 msaitoh return 0;
6590 1.217 dyoung }
6591 1.217 dyoung
6592 1.1 thorpej /*
6593 1.281 msaitoh * wm_nq_start: [ifnet interface function]
6594 1.1 thorpej *
6595 1.281 msaitoh * Start packet transmission on the interface for NEWQUEUE devices
6596 1.1 thorpej */
6597 1.281 msaitoh static void
6598 1.281 msaitoh wm_nq_start(struct ifnet *ifp)
6599 1.1 thorpej {
6600 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6601 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6602 1.272 ozaki
6603 1.413 skrll mutex_enter(txq->txq_lock);
6604 1.281 msaitoh if (!sc->sc_stopping)
6605 1.281 msaitoh wm_nq_start_locked(ifp);
6606 1.413 skrll mutex_exit(txq->txq_lock);
6607 1.272 ozaki }
6608 1.272 ozaki
6609 1.281 msaitoh static void
6610 1.281 msaitoh wm_nq_start_locked(struct ifnet *ifp)
6611 1.272 ozaki {
6612 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
6613 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6614 1.403 knakahar
6615 1.403 knakahar wm_nq_send_common_locked(ifp, txq, false);
6616 1.403 knakahar }
6617 1.403 knakahar
6618 1.403 knakahar static inline int
6619 1.403 knakahar wm_nq_select_txqueue(struct ifnet *ifp, struct mbuf *m)
6620 1.403 knakahar {
6621 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6622 1.403 knakahar u_int cpuid = cpu_index(curcpu());
6623 1.403 knakahar
6624 1.403 knakahar /*
6625 1.403 knakahar * Currently, simple distribute strategy.
6626 1.403 knakahar * TODO:
6627 1.403 knakahar * destribute by flowid(RSS has value).
6628 1.403 knakahar */
6629 1.405 knakahar return (cpuid + sc->sc_affinity_offset) % sc->sc_nqueues;
6630 1.403 knakahar }
6631 1.403 knakahar
6632 1.403 knakahar static int
6633 1.403 knakahar wm_nq_transmit(struct ifnet *ifp, struct mbuf *m)
6634 1.403 knakahar {
6635 1.403 knakahar int qid;
6636 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6637 1.403 knakahar struct wm_txqueue *txq;
6638 1.403 knakahar
6639 1.403 knakahar qid = wm_nq_select_txqueue(ifp, m);
6640 1.405 knakahar txq = &sc->sc_queue[qid].wmq_txq;
6641 1.403 knakahar
6642 1.403 knakahar if (__predict_false(!pcq_put(txq->txq_interq, m))) {
6643 1.403 knakahar m_freem(m);
6644 1.403 knakahar WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6645 1.403 knakahar return ENOBUFS;
6646 1.403 knakahar }
6647 1.403 knakahar
6648 1.413 skrll if (mutex_tryenter(txq->txq_lock)) {
6649 1.403 knakahar /* XXXX should be per TX queue */
6650 1.403 knakahar ifp->if_obytes += m->m_pkthdr.len;
6651 1.403 knakahar if (m->m_flags & M_MCAST)
6652 1.403 knakahar ifp->if_omcasts++;
6653 1.403 knakahar
6654 1.403 knakahar if (!sc->sc_stopping)
6655 1.403 knakahar wm_nq_transmit_locked(ifp, txq);
6656 1.413 skrll mutex_exit(txq->txq_lock);
6657 1.403 knakahar }
6658 1.403 knakahar
6659 1.403 knakahar return 0;
6660 1.403 knakahar }
6661 1.403 knakahar
6662 1.403 knakahar static void
6663 1.403 knakahar wm_nq_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
6664 1.403 knakahar {
6665 1.403 knakahar
6666 1.403 knakahar wm_nq_send_common_locked(ifp, txq, true);
6667 1.403 knakahar }
6668 1.403 knakahar
6669 1.403 knakahar static void
6670 1.403 knakahar wm_nq_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
6671 1.403 knakahar bool is_transmit)
6672 1.403 knakahar {
6673 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6674 1.281 msaitoh struct mbuf *m0;
6675 1.281 msaitoh struct m_tag *mtag;
6676 1.281 msaitoh struct wm_txsoft *txs;
6677 1.281 msaitoh bus_dmamap_t dmamap;
6678 1.281 msaitoh int error, nexttx, lasttx = -1, seg, segs_needed;
6679 1.281 msaitoh bool do_csum, sent;
6680 1.1 thorpej
6681 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6682 1.41 tls
6683 1.388 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
6684 1.281 msaitoh return;
6685 1.401 knakahar if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
6686 1.400 knakahar return;
6687 1.1 thorpej
6688 1.281 msaitoh sent = false;
6689 1.1 thorpej
6690 1.1 thorpej /*
6691 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
6692 1.281 msaitoh * until we drain the queue, or use up all available transmit
6693 1.281 msaitoh * descriptors.
6694 1.1 thorpej */
6695 1.281 msaitoh for (;;) {
6696 1.281 msaitoh m0 = NULL;
6697 1.281 msaitoh
6698 1.281 msaitoh /* Get a work queue entry. */
6699 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
6700 1.403 knakahar wm_txeof(sc, txq);
6701 1.356 knakahar if (txq->txq_sfree == 0) {
6702 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6703 1.281 msaitoh ("%s: TX: no free job descriptors\n",
6704 1.281 msaitoh device_xname(sc->sc_dev)));
6705 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txsstall);
6706 1.281 msaitoh break;
6707 1.281 msaitoh }
6708 1.281 msaitoh }
6709 1.1 thorpej
6710 1.281 msaitoh /* Grab a packet off the queue. */
6711 1.403 knakahar if (is_transmit)
6712 1.403 knakahar m0 = pcq_get(txq->txq_interq);
6713 1.403 knakahar else
6714 1.403 knakahar IFQ_DEQUEUE(&ifp->if_snd, m0);
6715 1.281 msaitoh if (m0 == NULL)
6716 1.281 msaitoh break;
6717 1.71 thorpej
6718 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6719 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
6720 1.281 msaitoh device_xname(sc->sc_dev), m0));
6721 1.177 msaitoh
6722 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
6723 1.281 msaitoh dmamap = txs->txs_dmamap;
6724 1.1 thorpej
6725 1.281 msaitoh /*
6726 1.281 msaitoh * Load the DMA map. If this fails, the packet either
6727 1.281 msaitoh * didn't fit in the allotted number of segments, or we
6728 1.281 msaitoh * were short on resources. For the too-many-segments
6729 1.281 msaitoh * case, we simply report an error and drop the packet,
6730 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
6731 1.281 msaitoh * buffer.
6732 1.281 msaitoh */
6733 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
6734 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
6735 1.281 msaitoh if (error) {
6736 1.281 msaitoh if (error == EFBIG) {
6737 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6738 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
6739 1.281 msaitoh "DMA segments, dropping...\n",
6740 1.281 msaitoh device_xname(sc->sc_dev));
6741 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
6742 1.281 msaitoh m_freem(m0);
6743 1.281 msaitoh continue;
6744 1.281 msaitoh }
6745 1.281 msaitoh /* Short on resources, just stop for now. */
6746 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6747 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
6748 1.281 msaitoh device_xname(sc->sc_dev), error));
6749 1.281 msaitoh break;
6750 1.281 msaitoh }
6751 1.177 msaitoh
6752 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
6753 1.177 msaitoh
6754 1.281 msaitoh /*
6755 1.281 msaitoh * Ensure we have enough descriptors free to describe
6756 1.281 msaitoh * the packet. Note, we always reserve one descriptor
6757 1.281 msaitoh * at the end of the ring due to the semantics of the
6758 1.281 msaitoh * TDT register, plus one more in the event we need
6759 1.281 msaitoh * to load offload context.
6760 1.281 msaitoh */
6761 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
6762 1.177 msaitoh /*
6763 1.281 msaitoh * Not enough free descriptors to transmit this
6764 1.281 msaitoh * packet. We haven't committed anything yet,
6765 1.281 msaitoh * so just unload the DMA map, put the packet
6766 1.281 msaitoh * pack on the queue, and punt. Notify the upper
6767 1.281 msaitoh * layer that there are no more slots left.
6768 1.177 msaitoh */
6769 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6770 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
6771 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
6772 1.366 knakahar segs_needed, txq->txq_free - 1));
6773 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
6774 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6775 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdstall);
6776 1.177 msaitoh break;
6777 1.177 msaitoh }
6778 1.177 msaitoh
6779 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
6780 1.281 msaitoh
6781 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6782 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
6783 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
6784 1.177 msaitoh
6785 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
6786 1.1 thorpej
6787 1.281 msaitoh /*
6788 1.281 msaitoh * Store a pointer to the packet so that we can free it
6789 1.281 msaitoh * later.
6790 1.281 msaitoh *
6791 1.281 msaitoh * Initially, we consider the number of descriptors the
6792 1.281 msaitoh * packet uses the number of DMA segments. This may be
6793 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
6794 1.281 msaitoh * is used to set the checksum context).
6795 1.281 msaitoh */
6796 1.281 msaitoh txs->txs_mbuf = m0;
6797 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
6798 1.281 msaitoh txs->txs_ndesc = segs_needed;
6799 1.1 thorpej
6800 1.281 msaitoh /* Set up offload parameters for this packet. */
6801 1.281 msaitoh uint32_t cmdlen, fields, dcmdlen;
6802 1.388 msaitoh if (m0->m_pkthdr.csum_flags &
6803 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
6804 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
6805 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
6806 1.403 knakahar if (wm_nq_tx_offload(sc, txq, txs, &cmdlen, &fields,
6807 1.281 msaitoh &do_csum) != 0) {
6808 1.281 msaitoh /* Error message already displayed. */
6809 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6810 1.281 msaitoh continue;
6811 1.281 msaitoh }
6812 1.281 msaitoh } else {
6813 1.281 msaitoh do_csum = false;
6814 1.281 msaitoh cmdlen = 0;
6815 1.281 msaitoh fields = 0;
6816 1.281 msaitoh }
6817 1.173 msaitoh
6818 1.281 msaitoh /* Sync the DMA map. */
6819 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
6820 1.281 msaitoh BUS_DMASYNC_PREWRITE);
6821 1.1 thorpej
6822 1.281 msaitoh /* Initialize the first transmit descriptor. */
6823 1.356 knakahar nexttx = txq->txq_next;
6824 1.281 msaitoh if (!do_csum) {
6825 1.281 msaitoh /* setup a legacy descriptor */
6826 1.388 msaitoh wm_set_dma_addr(&txq->txq_descs[nexttx].wtx_addr,
6827 1.281 msaitoh dmamap->dm_segs[0].ds_addr);
6828 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen =
6829 1.281 msaitoh htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
6830 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_status = 0;
6831 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_options = 0;
6832 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
6833 1.281 msaitoh NULL) {
6834 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen |=
6835 1.281 msaitoh htole32(WTX_CMD_VLE);
6836 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =
6837 1.281 msaitoh htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
6838 1.281 msaitoh } else {
6839 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
6840 1.281 msaitoh }
6841 1.281 msaitoh dcmdlen = 0;
6842 1.281 msaitoh } else {
6843 1.281 msaitoh /* setup an advanced data descriptor */
6844 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
6845 1.281 msaitoh htole64(dmamap->dm_segs[0].ds_addr);
6846 1.281 msaitoh KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
6847 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
6848 1.281 msaitoh htole32(dmamap->dm_segs[0].ds_len | cmdlen );
6849 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields =
6850 1.281 msaitoh htole32(fields);
6851 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6852 1.281 msaitoh ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
6853 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
6854 1.281 msaitoh (uint64_t)dmamap->dm_segs[0].ds_addr));
6855 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6856 1.281 msaitoh ("\t 0x%08x%08x\n", fields,
6857 1.281 msaitoh (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
6858 1.281 msaitoh dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
6859 1.281 msaitoh }
6860 1.177 msaitoh
6861 1.281 msaitoh lasttx = nexttx;
6862 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx);
6863 1.150 tls /*
6864 1.281 msaitoh * fill in the next descriptors. legacy or adcanced format
6865 1.281 msaitoh * is the same here
6866 1.150 tls */
6867 1.281 msaitoh for (seg = 1; seg < dmamap->dm_nsegs;
6868 1.356 knakahar seg++, nexttx = WM_NEXTTX(txq, nexttx)) {
6869 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
6870 1.281 msaitoh htole64(dmamap->dm_segs[seg].ds_addr);
6871 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
6872 1.281 msaitoh htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
6873 1.281 msaitoh KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
6874 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields = 0;
6875 1.281 msaitoh lasttx = nexttx;
6876 1.153 tls
6877 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6878 1.281 msaitoh ("%s: TX: desc %d: %#" PRIx64 ", "
6879 1.281 msaitoh "len %#04zx\n",
6880 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
6881 1.281 msaitoh (uint64_t)dmamap->dm_segs[seg].ds_addr,
6882 1.281 msaitoh dmamap->dm_segs[seg].ds_len));
6883 1.281 msaitoh }
6884 1.153 tls
6885 1.281 msaitoh KASSERT(lasttx != -1);
6886 1.1 thorpej
6887 1.211 msaitoh /*
6888 1.281 msaitoh * Set up the command byte on the last descriptor of
6889 1.281 msaitoh * the packet. If we're in the interrupt delay window,
6890 1.281 msaitoh * delay the interrupt.
6891 1.211 msaitoh */
6892 1.281 msaitoh KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
6893 1.281 msaitoh (NQTX_CMD_EOP | NQTX_CMD_RS));
6894 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6895 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
6896 1.211 msaitoh
6897 1.281 msaitoh txs->txs_lastdesc = lasttx;
6898 1.177 msaitoh
6899 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: desc %d: cmdlen 0x%08x\n",
6900 1.281 msaitoh device_xname(sc->sc_dev),
6901 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
6902 1.1 thorpej
6903 1.281 msaitoh /* Sync the descriptors we're using. */
6904 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
6905 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6906 1.203 msaitoh
6907 1.281 msaitoh /* Give the packet to the chip. */
6908 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
6909 1.281 msaitoh sent = true;
6910 1.120 msaitoh
6911 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6912 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
6913 1.228 msaitoh
6914 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6915 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
6916 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
6917 1.41 tls
6918 1.281 msaitoh /* Advance the tx pointer. */
6919 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
6920 1.356 knakahar txq->txq_next = nexttx;
6921 1.1 thorpej
6922 1.356 knakahar txq->txq_sfree--;
6923 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
6924 1.1 thorpej
6925 1.281 msaitoh /* Pass the packet to any BPF listeners. */
6926 1.281 msaitoh bpf_mtap(ifp, m0);
6927 1.281 msaitoh }
6928 1.257 msaitoh
6929 1.281 msaitoh if (m0 != NULL) {
6930 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
6931 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdrop);
6932 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
6933 1.388 msaitoh __func__));
6934 1.281 msaitoh m_freem(m0);
6935 1.257 msaitoh }
6936 1.257 msaitoh
6937 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
6938 1.281 msaitoh /* No more slots; notify upper layer. */
6939 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
6940 1.281 msaitoh }
6941 1.199 msaitoh
6942 1.281 msaitoh if (sent) {
6943 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
6944 1.281 msaitoh ifp->if_timer = 5;
6945 1.281 msaitoh }
6946 1.281 msaitoh }
6947 1.272 ozaki
6948 1.281 msaitoh /* Interrupt */
6949 1.1 thorpej
6950 1.1 thorpej /*
6951 1.335 msaitoh * wm_txeof:
6952 1.1 thorpej *
6953 1.281 msaitoh * Helper; handle transmit interrupts.
6954 1.1 thorpej */
6955 1.335 msaitoh static int
6956 1.403 knakahar wm_txeof(struct wm_softc *sc, struct wm_txqueue *txq)
6957 1.1 thorpej {
6958 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
6959 1.281 msaitoh struct wm_txsoft *txs;
6960 1.335 msaitoh bool processed = false;
6961 1.335 msaitoh int count = 0;
6962 1.335 msaitoh int i;
6963 1.281 msaitoh uint8_t status;
6964 1.1 thorpej
6965 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6966 1.405 knakahar
6967 1.281 msaitoh if (sc->sc_stopping)
6968 1.335 msaitoh return 0;
6969 1.281 msaitoh
6970 1.409 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
6971 1.409 knakahar txq->txq_flags &= ~WM_TXQ_NO_SPACE;
6972 1.409 knakahar else
6973 1.411 knakahar ifp->if_flags &= ~IFF_OACTIVE;
6974 1.272 ozaki
6975 1.281 msaitoh /*
6976 1.281 msaitoh * Go through the Tx list and free mbufs for those
6977 1.281 msaitoh * frames which have been transmitted.
6978 1.281 msaitoh */
6979 1.356 knakahar for (i = txq->txq_sdirty; txq->txq_sfree != WM_TXQUEUELEN(txq);
6980 1.356 knakahar i = WM_NEXTTXS(txq, i), txq->txq_sfree++) {
6981 1.356 knakahar txs = &txq->txq_soft[i];
6982 1.1 thorpej
6983 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: checking job %d\n",
6984 1.388 msaitoh device_xname(sc->sc_dev), i));
6985 1.272 ozaki
6986 1.362 knakahar wm_cdtxsync(txq, txs->txs_firstdesc, txs->txs_ndesc,
6987 1.388 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
6988 1.272 ozaki
6989 1.281 msaitoh status =
6990 1.356 knakahar txq->txq_descs[txs->txs_lastdesc].wtx_fields.wtxu_status;
6991 1.281 msaitoh if ((status & WTX_ST_DD) == 0) {
6992 1.362 knakahar wm_cdtxsync(txq, txs->txs_lastdesc, 1,
6993 1.281 msaitoh BUS_DMASYNC_PREREAD);
6994 1.281 msaitoh break;
6995 1.281 msaitoh }
6996 1.1 thorpej
6997 1.335 msaitoh processed = true;
6998 1.335 msaitoh count++;
6999 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7000 1.281 msaitoh ("%s: TX: job %d done: descs %d..%d\n",
7001 1.281 msaitoh device_xname(sc->sc_dev), i, txs->txs_firstdesc,
7002 1.281 msaitoh txs->txs_lastdesc));
7003 1.272 ozaki
7004 1.281 msaitoh /*
7005 1.281 msaitoh * XXX We should probably be using the statistics
7006 1.281 msaitoh * XXX registers, but I don't know if they exist
7007 1.281 msaitoh * XXX on chips before the i82544.
7008 1.281 msaitoh */
7009 1.272 ozaki
7010 1.281 msaitoh #ifdef WM_EVENT_COUNTERS
7011 1.281 msaitoh if (status & WTX_ST_TU)
7012 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_tu);
7013 1.281 msaitoh #endif /* WM_EVENT_COUNTERS */
7014 1.1 thorpej
7015 1.388 msaitoh if (status & (WTX_ST_EC | WTX_ST_LC)) {
7016 1.281 msaitoh ifp->if_oerrors++;
7017 1.281 msaitoh if (status & WTX_ST_LC)
7018 1.281 msaitoh log(LOG_WARNING, "%s: late collision\n",
7019 1.281 msaitoh device_xname(sc->sc_dev));
7020 1.281 msaitoh else if (status & WTX_ST_EC) {
7021 1.281 msaitoh ifp->if_collisions += 16;
7022 1.281 msaitoh log(LOG_WARNING, "%s: excessive collisions\n",
7023 1.281 msaitoh device_xname(sc->sc_dev));
7024 1.281 msaitoh }
7025 1.281 msaitoh } else
7026 1.281 msaitoh ifp->if_opackets++;
7027 1.78 thorpej
7028 1.356 knakahar txq->txq_free += txs->txs_ndesc;
7029 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
7030 1.281 msaitoh 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
7031 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
7032 1.281 msaitoh m_freem(txs->txs_mbuf);
7033 1.281 msaitoh txs->txs_mbuf = NULL;
7034 1.1 thorpej }
7035 1.1 thorpej
7036 1.281 msaitoh /* Update the dirty transmit buffer pointer. */
7037 1.356 knakahar txq->txq_sdirty = i;
7038 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7039 1.281 msaitoh ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
7040 1.1 thorpej
7041 1.335 msaitoh if (count != 0)
7042 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
7043 1.335 msaitoh
7044 1.102 scw /*
7045 1.281 msaitoh * If there are no more pending transmissions, cancel the watchdog
7046 1.281 msaitoh * timer.
7047 1.102 scw */
7048 1.356 knakahar if (txq->txq_sfree == WM_TXQUEUELEN(txq))
7049 1.281 msaitoh ifp->if_timer = 0;
7050 1.335 msaitoh
7051 1.335 msaitoh return processed;
7052 1.281 msaitoh }
7053 1.102 scw
7054 1.281 msaitoh /*
7055 1.335 msaitoh * wm_rxeof:
7056 1.281 msaitoh *
7057 1.281 msaitoh * Helper; handle receive interrupts.
7058 1.281 msaitoh */
7059 1.281 msaitoh static void
7060 1.362 knakahar wm_rxeof(struct wm_rxqueue *rxq)
7061 1.281 msaitoh {
7062 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
7063 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7064 1.281 msaitoh struct wm_rxsoft *rxs;
7065 1.281 msaitoh struct mbuf *m;
7066 1.281 msaitoh int i, len;
7067 1.335 msaitoh int count = 0;
7068 1.281 msaitoh uint8_t status, errors;
7069 1.281 msaitoh uint16_t vlantag;
7070 1.1 thorpej
7071 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
7072 1.405 knakahar
7073 1.356 knakahar for (i = rxq->rxq_ptr;; i = WM_NEXTRX(i)) {
7074 1.356 knakahar rxs = &rxq->rxq_soft[i];
7075 1.156 dyoung
7076 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7077 1.281 msaitoh ("%s: RX: checking descriptor %d\n",
7078 1.281 msaitoh device_xname(sc->sc_dev), i));
7079 1.199 msaitoh
7080 1.388 msaitoh wm_cdrxsync(rxq, i,BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
7081 1.1 thorpej
7082 1.356 knakahar status = rxq->rxq_descs[i].wrx_status;
7083 1.356 knakahar errors = rxq->rxq_descs[i].wrx_errors;
7084 1.356 knakahar len = le16toh(rxq->rxq_descs[i].wrx_len);
7085 1.356 knakahar vlantag = rxq->rxq_descs[i].wrx_special;
7086 1.145 msaitoh
7087 1.281 msaitoh if ((status & WRX_ST_DD) == 0) {
7088 1.281 msaitoh /* We have processed all of the receive descriptors. */
7089 1.362 knakahar wm_cdrxsync(rxq, i, BUS_DMASYNC_PREREAD);
7090 1.281 msaitoh break;
7091 1.145 msaitoh }
7092 1.189 msaitoh
7093 1.335 msaitoh count++;
7094 1.356 knakahar if (__predict_false(rxq->rxq_discard)) {
7095 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7096 1.281 msaitoh ("%s: RX: discarding contents of descriptor %d\n",
7097 1.281 msaitoh device_xname(sc->sc_dev), i));
7098 1.362 knakahar wm_init_rxdesc(rxq, i);
7099 1.281 msaitoh if (status & WRX_ST_EOP) {
7100 1.281 msaitoh /* Reset our state. */
7101 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7102 1.281 msaitoh ("%s: RX: resetting rxdiscard -> 0\n",
7103 1.281 msaitoh device_xname(sc->sc_dev)));
7104 1.356 knakahar rxq->rxq_discard = 0;
7105 1.281 msaitoh }
7106 1.281 msaitoh continue;
7107 1.189 msaitoh }
7108 1.189 msaitoh
7109 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
7110 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
7111 1.189 msaitoh
7112 1.281 msaitoh m = rxs->rxs_mbuf;
7113 1.189 msaitoh
7114 1.281 msaitoh /*
7115 1.281 msaitoh * Add a new receive buffer to the ring, unless of
7116 1.281 msaitoh * course the length is zero. Treat the latter as a
7117 1.281 msaitoh * failed mapping.
7118 1.281 msaitoh */
7119 1.362 knakahar if ((len == 0) || (wm_add_rxbuf(rxq, i) != 0)) {
7120 1.281 msaitoh /*
7121 1.281 msaitoh * Failed, throw away what we've done so
7122 1.281 msaitoh * far, and discard the rest of the packet.
7123 1.281 msaitoh */
7124 1.281 msaitoh ifp->if_ierrors++;
7125 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
7126 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
7127 1.362 knakahar wm_init_rxdesc(rxq, i);
7128 1.281 msaitoh if ((status & WRX_ST_EOP) == 0)
7129 1.356 knakahar rxq->rxq_discard = 1;
7130 1.356 knakahar if (rxq->rxq_head != NULL)
7131 1.356 knakahar m_freem(rxq->rxq_head);
7132 1.356 knakahar WM_RXCHAIN_RESET(rxq);
7133 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7134 1.281 msaitoh ("%s: RX: Rx buffer allocation failed, "
7135 1.281 msaitoh "dropping packet%s\n", device_xname(sc->sc_dev),
7136 1.366 knakahar rxq->rxq_discard ? " (discard)" : ""));
7137 1.281 msaitoh continue;
7138 1.189 msaitoh }
7139 1.253 msaitoh
7140 1.281 msaitoh m->m_len = len;
7141 1.356 knakahar rxq->rxq_len += len;
7142 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7143 1.281 msaitoh ("%s: RX: buffer at %p len %d\n",
7144 1.281 msaitoh device_xname(sc->sc_dev), m->m_data, len));
7145 1.145 msaitoh
7146 1.281 msaitoh /* If this is not the end of the packet, keep looking. */
7147 1.281 msaitoh if ((status & WRX_ST_EOP) == 0) {
7148 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
7149 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7150 1.281 msaitoh ("%s: RX: not yet EOP, rxlen -> %d\n",
7151 1.366 knakahar device_xname(sc->sc_dev), rxq->rxq_len));
7152 1.281 msaitoh continue;
7153 1.281 msaitoh }
7154 1.45 thorpej
7155 1.281 msaitoh /*
7156 1.281 msaitoh * Okay, we have the entire packet now. The chip is
7157 1.281 msaitoh * configured to include the FCS except I350 and I21[01]
7158 1.281 msaitoh * (not all chips can be configured to strip it),
7159 1.281 msaitoh * so we need to trim it.
7160 1.281 msaitoh * May need to adjust length of previous mbuf in the
7161 1.281 msaitoh * chain if the current mbuf is too short.
7162 1.281 msaitoh * For an eratta, the RCTL_SECRC bit in RCTL register
7163 1.281 msaitoh * is always set in I350, so we don't trim it.
7164 1.281 msaitoh */
7165 1.281 msaitoh if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
7166 1.281 msaitoh && (sc->sc_type != WM_T_I210)
7167 1.281 msaitoh && (sc->sc_type != WM_T_I211)) {
7168 1.281 msaitoh if (m->m_len < ETHER_CRC_LEN) {
7169 1.356 knakahar rxq->rxq_tail->m_len
7170 1.281 msaitoh -= (ETHER_CRC_LEN - m->m_len);
7171 1.281 msaitoh m->m_len = 0;
7172 1.281 msaitoh } else
7173 1.281 msaitoh m->m_len -= ETHER_CRC_LEN;
7174 1.356 knakahar len = rxq->rxq_len - ETHER_CRC_LEN;
7175 1.281 msaitoh } else
7176 1.356 knakahar len = rxq->rxq_len;
7177 1.117 msaitoh
7178 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
7179 1.127 bouyer
7180 1.356 knakahar *rxq->rxq_tailp = NULL;
7181 1.356 knakahar m = rxq->rxq_head;
7182 1.117 msaitoh
7183 1.356 knakahar WM_RXCHAIN_RESET(rxq);
7184 1.45 thorpej
7185 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7186 1.281 msaitoh ("%s: RX: have entire packet, len -> %d\n",
7187 1.281 msaitoh device_xname(sc->sc_dev), len));
7188 1.45 thorpej
7189 1.281 msaitoh /* If an error occurred, update stats and drop the packet. */
7190 1.281 msaitoh if (errors &
7191 1.281 msaitoh (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
7192 1.281 msaitoh if (errors & WRX_ER_SE)
7193 1.281 msaitoh log(LOG_WARNING, "%s: symbol error\n",
7194 1.281 msaitoh device_xname(sc->sc_dev));
7195 1.281 msaitoh else if (errors & WRX_ER_SEQ)
7196 1.281 msaitoh log(LOG_WARNING, "%s: receive sequence error\n",
7197 1.281 msaitoh device_xname(sc->sc_dev));
7198 1.281 msaitoh else if (errors & WRX_ER_CE)
7199 1.281 msaitoh log(LOG_WARNING, "%s: CRC error\n",
7200 1.281 msaitoh device_xname(sc->sc_dev));
7201 1.281 msaitoh m_freem(m);
7202 1.281 msaitoh continue;
7203 1.45 thorpej }
7204 1.45 thorpej
7205 1.281 msaitoh /* No errors. Receive the packet. */
7206 1.412 ozaki m_set_rcvif(m, ifp);
7207 1.281 msaitoh m->m_pkthdr.len = len;
7208 1.45 thorpej
7209 1.281 msaitoh /*
7210 1.281 msaitoh * If VLANs are enabled, VLAN packets have been unwrapped
7211 1.281 msaitoh * for us. Associate the tag with the packet.
7212 1.281 msaitoh */
7213 1.281 msaitoh /* XXXX should check for i350 and i354 */
7214 1.281 msaitoh if ((status & WRX_ST_VP) != 0) {
7215 1.388 msaitoh VLAN_INPUT_TAG(ifp, m, le16toh(vlantag), continue);
7216 1.281 msaitoh }
7217 1.45 thorpej
7218 1.281 msaitoh /* Set up checksum info for this packet. */
7219 1.281 msaitoh if ((status & WRX_ST_IXSM) == 0) {
7220 1.281 msaitoh if (status & WRX_ST_IPCS) {
7221 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
7222 1.281 msaitoh m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
7223 1.281 msaitoh if (errors & WRX_ER_IPE)
7224 1.281 msaitoh m->m_pkthdr.csum_flags |=
7225 1.281 msaitoh M_CSUM_IPv4_BAD;
7226 1.281 msaitoh }
7227 1.281 msaitoh if (status & WRX_ST_TCPCS) {
7228 1.281 msaitoh /*
7229 1.281 msaitoh * Note: we don't know if this was TCP or UDP,
7230 1.281 msaitoh * so we just set both bits, and expect the
7231 1.281 msaitoh * upper layers to deal.
7232 1.281 msaitoh */
7233 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
7234 1.281 msaitoh m->m_pkthdr.csum_flags |=
7235 1.281 msaitoh M_CSUM_TCPv4 | M_CSUM_UDPv4 |
7236 1.281 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6;
7237 1.281 msaitoh if (errors & WRX_ER_TCPE)
7238 1.281 msaitoh m->m_pkthdr.csum_flags |=
7239 1.281 msaitoh M_CSUM_TCP_UDP_BAD;
7240 1.281 msaitoh }
7241 1.281 msaitoh }
7242 1.117 msaitoh
7243 1.281 msaitoh ifp->if_ipackets++;
7244 1.117 msaitoh
7245 1.413 skrll mutex_exit(rxq->rxq_lock);
7246 1.45 thorpej
7247 1.281 msaitoh /* Pass this up to any BPF listeners. */
7248 1.281 msaitoh bpf_mtap(ifp, m);
7249 1.46 thorpej
7250 1.281 msaitoh /* Pass it on. */
7251 1.391 ozaki if_percpuq_enqueue(sc->sc_ipq, m);
7252 1.46 thorpej
7253 1.413 skrll mutex_enter(rxq->rxq_lock);
7254 1.46 thorpej
7255 1.281 msaitoh if (sc->sc_stopping)
7256 1.281 msaitoh break;
7257 1.48 thorpej }
7258 1.281 msaitoh
7259 1.281 msaitoh /* Update the receive pointer. */
7260 1.356 knakahar rxq->rxq_ptr = i;
7261 1.335 msaitoh if (count != 0)
7262 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
7263 1.281 msaitoh
7264 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7265 1.281 msaitoh ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
7266 1.48 thorpej }
7267 1.48 thorpej
7268 1.48 thorpej /*
7269 1.281 msaitoh * wm_linkintr_gmii:
7270 1.50 thorpej *
7271 1.281 msaitoh * Helper; handle link interrupts for GMII.
7272 1.50 thorpej */
7273 1.281 msaitoh static void
7274 1.281 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
7275 1.50 thorpej {
7276 1.51 thorpej
7277 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
7278 1.281 msaitoh
7279 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7280 1.281 msaitoh __func__));
7281 1.281 msaitoh
7282 1.281 msaitoh if (icr & ICR_LSC) {
7283 1.381 msaitoh uint32_t status = CSR_READ(sc, WMREG_STATUS);
7284 1.381 msaitoh
7285 1.381 msaitoh if ((sc->sc_type == WM_T_ICH8) && ((status & STATUS_LU) == 0))
7286 1.381 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7287 1.381 msaitoh
7288 1.381 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> mii_pollstat\n",
7289 1.281 msaitoh device_xname(sc->sc_dev)));
7290 1.281 msaitoh mii_pollstat(&sc->sc_mii);
7291 1.281 msaitoh if (sc->sc_type == WM_T_82543) {
7292 1.281 msaitoh int miistatus, active;
7293 1.281 msaitoh
7294 1.281 msaitoh /*
7295 1.281 msaitoh * With 82543, we need to force speed and
7296 1.281 msaitoh * duplex on the MAC equal to what the PHY
7297 1.281 msaitoh * speed and duplex configuration is.
7298 1.281 msaitoh */
7299 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
7300 1.50 thorpej
7301 1.281 msaitoh if (miistatus & IFM_ACTIVE) {
7302 1.281 msaitoh active = sc->sc_mii.mii_media_active;
7303 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
7304 1.281 msaitoh switch (IFM_SUBTYPE(active)) {
7305 1.281 msaitoh case IFM_10_T:
7306 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
7307 1.281 msaitoh break;
7308 1.281 msaitoh case IFM_100_TX:
7309 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
7310 1.281 msaitoh break;
7311 1.281 msaitoh case IFM_1000_T:
7312 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
7313 1.281 msaitoh break;
7314 1.281 msaitoh default:
7315 1.281 msaitoh /*
7316 1.281 msaitoh * fiber?
7317 1.281 msaitoh * Shoud not enter here.
7318 1.281 msaitoh */
7319 1.388 msaitoh printf("unknown media (%x)\n", active);
7320 1.281 msaitoh break;
7321 1.281 msaitoh }
7322 1.281 msaitoh if (active & IFM_FDX)
7323 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
7324 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7325 1.281 msaitoh }
7326 1.281 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
7327 1.281 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
7328 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
7329 1.281 msaitoh } else if (sc->sc_type == WM_T_PCH) {
7330 1.281 msaitoh wm_k1_gig_workaround_hv(sc,
7331 1.281 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
7332 1.230 msaitoh }
7333 1.51 thorpej
7334 1.281 msaitoh if ((sc->sc_phytype == WMPHY_82578)
7335 1.281 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
7336 1.281 msaitoh == IFM_1000_T)) {
7337 1.51 thorpej
7338 1.281 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
7339 1.281 msaitoh delay(200*1000); /* XXX too big */
7340 1.51 thorpej
7341 1.281 msaitoh /* Link stall fix for link up */
7342 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
7343 1.281 msaitoh HV_MUX_DATA_CTRL,
7344 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
7345 1.281 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
7346 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
7347 1.281 msaitoh HV_MUX_DATA_CTRL,
7348 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
7349 1.281 msaitoh }
7350 1.281 msaitoh }
7351 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
7352 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK Receive sequence error\n",
7353 1.281 msaitoh device_xname(sc->sc_dev)));
7354 1.51 thorpej }
7355 1.50 thorpej }
7356 1.50 thorpej
7357 1.50 thorpej /*
7358 1.281 msaitoh * wm_linkintr_tbi:
7359 1.57 thorpej *
7360 1.281 msaitoh * Helper; handle link interrupts for TBI mode.
7361 1.57 thorpej */
7362 1.281 msaitoh static void
7363 1.281 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
7364 1.57 thorpej {
7365 1.281 msaitoh uint32_t status;
7366 1.281 msaitoh
7367 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7368 1.281 msaitoh __func__));
7369 1.281 msaitoh
7370 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
7371 1.281 msaitoh if (icr & ICR_LSC) {
7372 1.281 msaitoh if (status & STATUS_LU) {
7373 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
7374 1.281 msaitoh device_xname(sc->sc_dev),
7375 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
7376 1.281 msaitoh /*
7377 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
7378 1.281 msaitoh * so we should update sc->sc_ctrl
7379 1.281 msaitoh */
7380 1.57 thorpej
7381 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
7382 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
7383 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
7384 1.281 msaitoh if (status & STATUS_FD)
7385 1.281 msaitoh sc->sc_tctl |=
7386 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
7387 1.281 msaitoh else
7388 1.281 msaitoh sc->sc_tctl |=
7389 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
7390 1.281 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
7391 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
7392 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
7393 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
7394 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
7395 1.281 msaitoh sc->sc_fcrtl);
7396 1.281 msaitoh sc->sc_tbi_linkup = 1;
7397 1.281 msaitoh } else {
7398 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
7399 1.281 msaitoh device_xname(sc->sc_dev)));
7400 1.281 msaitoh sc->sc_tbi_linkup = 0;
7401 1.281 msaitoh }
7402 1.325 msaitoh /* Update LED */
7403 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
7404 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
7405 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
7406 1.281 msaitoh ("%s: LINK: Receive sequence error\n",
7407 1.281 msaitoh device_xname(sc->sc_dev)));
7408 1.57 thorpej }
7409 1.57 thorpej }
7410 1.57 thorpej
7411 1.57 thorpej /*
7412 1.325 msaitoh * wm_linkintr_serdes:
7413 1.325 msaitoh *
7414 1.325 msaitoh * Helper; handle link interrupts for TBI mode.
7415 1.325 msaitoh */
7416 1.325 msaitoh static void
7417 1.325 msaitoh wm_linkintr_serdes(struct wm_softc *sc, uint32_t icr)
7418 1.325 msaitoh {
7419 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
7420 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
7421 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
7422 1.325 msaitoh
7423 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7424 1.325 msaitoh __func__));
7425 1.325 msaitoh
7426 1.325 msaitoh if (icr & ICR_LSC) {
7427 1.325 msaitoh /* Check PCS */
7428 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
7429 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
7430 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
7431 1.325 msaitoh sc->sc_tbi_linkup = 1;
7432 1.325 msaitoh } else {
7433 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
7434 1.325 msaitoh sc->sc_tbi_linkup = 0;
7435 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
7436 1.325 msaitoh return;
7437 1.325 msaitoh }
7438 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX;
7439 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
7440 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
7441 1.325 msaitoh else
7442 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
7443 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
7444 1.325 msaitoh /* Check flow */
7445 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
7446 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
7447 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
7448 1.325 msaitoh ("XXX LINKOK but not ACOMP\n"));
7449 1.325 msaitoh return;
7450 1.325 msaitoh }
7451 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
7452 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
7453 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
7454 1.325 msaitoh ("XXX AN result %08x, %08x\n", pcs_adv, pcs_lpab));
7455 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
7456 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
7457 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
7458 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
7459 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
7460 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
7461 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
7462 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
7463 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
7464 1.325 msaitoh | IFM_ETH_TXPAUSE;
7465 1.325 msaitoh else if ((pcs_adv & TXCW_SYM_PAUSE)
7466 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
7467 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
7468 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
7469 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
7470 1.325 msaitoh | IFM_ETH_RXPAUSE;
7471 1.325 msaitoh }
7472 1.325 msaitoh /* Update LED */
7473 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
7474 1.325 msaitoh } else {
7475 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
7476 1.325 msaitoh ("%s: LINK: Receive sequence error\n",
7477 1.325 msaitoh device_xname(sc->sc_dev)));
7478 1.325 msaitoh }
7479 1.325 msaitoh }
7480 1.325 msaitoh
7481 1.325 msaitoh /*
7482 1.281 msaitoh * wm_linkintr:
7483 1.57 thorpej *
7484 1.281 msaitoh * Helper; handle link interrupts.
7485 1.57 thorpej */
7486 1.281 msaitoh static void
7487 1.281 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
7488 1.57 thorpej {
7489 1.57 thorpej
7490 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
7491 1.357 knakahar
7492 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
7493 1.281 msaitoh wm_linkintr_gmii(sc, icr);
7494 1.325 msaitoh else if ((sc->sc_mediatype == WM_MEDIATYPE_SERDES)
7495 1.332 msaitoh && (sc->sc_type >= WM_T_82575))
7496 1.325 msaitoh wm_linkintr_serdes(sc, icr);
7497 1.281 msaitoh else
7498 1.281 msaitoh wm_linkintr_tbi(sc, icr);
7499 1.57 thorpej }
7500 1.57 thorpej
7501 1.112 gavan /*
7502 1.335 msaitoh * wm_intr_legacy:
7503 1.112 gavan *
7504 1.335 msaitoh * Interrupt service routine for INTx and MSI.
7505 1.112 gavan */
7506 1.112 gavan static int
7507 1.335 msaitoh wm_intr_legacy(void *arg)
7508 1.198 msaitoh {
7509 1.281 msaitoh struct wm_softc *sc = arg;
7510 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
7511 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[0].wmq_rxq;
7512 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7513 1.335 msaitoh uint32_t icr, rndval = 0;
7514 1.281 msaitoh int handled = 0;
7515 1.281 msaitoh
7516 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
7517 1.335 msaitoh ("%s: INTx: got intr\n", device_xname(sc->sc_dev)));
7518 1.281 msaitoh while (1 /* CONSTCOND */) {
7519 1.281 msaitoh icr = CSR_READ(sc, WMREG_ICR);
7520 1.281 msaitoh if ((icr & sc->sc_icr) == 0)
7521 1.281 msaitoh break;
7522 1.335 msaitoh if (rndval == 0)
7523 1.335 msaitoh rndval = icr;
7524 1.112 gavan
7525 1.413 skrll mutex_enter(rxq->rxq_lock);
7526 1.112 gavan
7527 1.281 msaitoh if (sc->sc_stopping) {
7528 1.413 skrll mutex_exit(rxq->rxq_lock);
7529 1.281 msaitoh break;
7530 1.281 msaitoh }
7531 1.247 msaitoh
7532 1.281 msaitoh handled = 1;
7533 1.249 msaitoh
7534 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
7535 1.388 msaitoh if (icr & (ICR_RXDMT0 | ICR_RXT0)) {
7536 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7537 1.281 msaitoh ("%s: RX: got Rx intr 0x%08x\n",
7538 1.281 msaitoh device_xname(sc->sc_dev),
7539 1.388 msaitoh icr & (ICR_RXDMT0 | ICR_RXT0)));
7540 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_rxintr);
7541 1.240 msaitoh }
7542 1.281 msaitoh #endif
7543 1.362 knakahar wm_rxeof(rxq);
7544 1.240 msaitoh
7545 1.413 skrll mutex_exit(rxq->rxq_lock);
7546 1.413 skrll mutex_enter(txq->txq_lock);
7547 1.283 ozaki
7548 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
7549 1.281 msaitoh if (icr & ICR_TXDW) {
7550 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7551 1.281 msaitoh ("%s: TX: got TXDW interrupt\n",
7552 1.281 msaitoh device_xname(sc->sc_dev)));
7553 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_txdw);
7554 1.240 msaitoh }
7555 1.281 msaitoh #endif
7556 1.403 knakahar wm_txeof(sc, txq);
7557 1.240 msaitoh
7558 1.413 skrll mutex_exit(txq->txq_lock);
7559 1.357 knakahar WM_CORE_LOCK(sc);
7560 1.357 knakahar
7561 1.388 msaitoh if (icr & (ICR_LSC | ICR_RXSEQ)) {
7562 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
7563 1.281 msaitoh wm_linkintr(sc, icr);
7564 1.281 msaitoh }
7565 1.240 msaitoh
7566 1.357 knakahar WM_CORE_UNLOCK(sc);
7567 1.112 gavan
7568 1.281 msaitoh if (icr & ICR_RXO) {
7569 1.281 msaitoh #if defined(WM_DEBUG)
7570 1.281 msaitoh log(LOG_WARNING, "%s: Receive overrun\n",
7571 1.281 msaitoh device_xname(sc->sc_dev));
7572 1.281 msaitoh #endif /* defined(WM_DEBUG) */
7573 1.281 msaitoh }
7574 1.249 msaitoh }
7575 1.112 gavan
7576 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, rndval);
7577 1.335 msaitoh
7578 1.335 msaitoh if (handled) {
7579 1.335 msaitoh /* Try to get more packets going. */
7580 1.335 msaitoh ifp->if_start(ifp);
7581 1.335 msaitoh }
7582 1.335 msaitoh
7583 1.335 msaitoh return handled;
7584 1.335 msaitoh }
7585 1.335 msaitoh
7586 1.335 msaitoh static int
7587 1.405 knakahar wm_txrxintr_msix(void *arg)
7588 1.335 msaitoh {
7589 1.405 knakahar struct wm_queue *wmq = arg;
7590 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
7591 1.405 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
7592 1.363 knakahar struct wm_softc *sc = txq->txq_sc;
7593 1.335 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7594 1.335 msaitoh
7595 1.405 knakahar KASSERT(wmq->wmq_intr_idx == wmq->wmq_id);
7596 1.405 knakahar
7597 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
7598 1.335 msaitoh ("%s: TX: got Tx intr\n", device_xname(sc->sc_dev)));
7599 1.335 msaitoh
7600 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7601 1.405 knakahar CSR_WRITE(sc, WMREG_IMC, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
7602 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7603 1.405 knakahar CSR_WRITE(sc, WMREG_EIMC, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
7604 1.335 msaitoh else
7605 1.405 knakahar CSR_WRITE(sc, WMREG_EIMC, 1 << wmq->wmq_intr_idx);
7606 1.335 msaitoh
7607 1.405 knakahar if (!sc->sc_stopping) {
7608 1.413 skrll mutex_enter(txq->txq_lock);
7609 1.335 msaitoh
7610 1.405 knakahar WM_EVCNT_INCR(&sc->sc_ev_txdw);
7611 1.405 knakahar wm_txeof(sc, txq);
7612 1.335 msaitoh
7613 1.405 knakahar /* Try to get more packets going. */
7614 1.405 knakahar if (pcq_peek(txq->txq_interq) != NULL)
7615 1.405 knakahar wm_nq_transmit_locked(ifp, txq);
7616 1.405 knakahar /*
7617 1.405 knakahar * There are still some upper layer processing which call
7618 1.405 knakahar * ifp->if_start(). e.g. ALTQ
7619 1.405 knakahar */
7620 1.405 knakahar if (wmq->wmq_id == 0) {
7621 1.405 knakahar if (!IFQ_IS_EMPTY(&ifp->if_snd))
7622 1.405 knakahar wm_nq_start_locked(ifp);
7623 1.405 knakahar }
7624 1.413 skrll mutex_exit(txq->txq_lock);
7625 1.403 knakahar }
7626 1.335 msaitoh
7627 1.364 knakahar DPRINTF(WM_DEBUG_RX,
7628 1.335 msaitoh ("%s: RX: got Rx intr\n", device_xname(sc->sc_dev)));
7629 1.335 msaitoh
7630 1.405 knakahar if (!sc->sc_stopping) {
7631 1.413 skrll mutex_enter(rxq->rxq_lock);
7632 1.405 knakahar WM_EVCNT_INCR(&sc->sc_ev_rxintr);
7633 1.405 knakahar wm_rxeof(rxq);
7634 1.413 skrll mutex_exit(rxq->rxq_lock);
7635 1.405 knakahar }
7636 1.335 msaitoh
7637 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7638 1.405 knakahar CSR_WRITE(sc, WMREG_IMS, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
7639 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7640 1.405 knakahar CSR_WRITE(sc, WMREG_EIMS, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
7641 1.335 msaitoh else
7642 1.405 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << wmq->wmq_intr_idx);
7643 1.335 msaitoh
7644 1.335 msaitoh return 1;
7645 1.335 msaitoh }
7646 1.335 msaitoh
7647 1.335 msaitoh /*
7648 1.335 msaitoh * wm_linkintr_msix:
7649 1.335 msaitoh *
7650 1.335 msaitoh * Interrupt service routine for link status change for MSI-X.
7651 1.335 msaitoh */
7652 1.335 msaitoh static int
7653 1.335 msaitoh wm_linkintr_msix(void *arg)
7654 1.335 msaitoh {
7655 1.335 msaitoh struct wm_softc *sc = arg;
7656 1.351 msaitoh uint32_t reg;
7657 1.335 msaitoh
7658 1.369 knakahar DPRINTF(WM_DEBUG_LINK,
7659 1.335 msaitoh ("%s: LINK: got link intr\n", device_xname(sc->sc_dev)));
7660 1.335 msaitoh
7661 1.351 msaitoh reg = CSR_READ(sc, WMREG_ICR);
7662 1.357 knakahar WM_CORE_LOCK(sc);
7663 1.351 msaitoh if ((sc->sc_stopping) || ((reg & ICR_LSC) == 0))
7664 1.335 msaitoh goto out;
7665 1.335 msaitoh
7666 1.335 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
7667 1.335 msaitoh wm_linkintr(sc, ICR_LSC);
7668 1.335 msaitoh
7669 1.335 msaitoh out:
7670 1.357 knakahar WM_CORE_UNLOCK(sc);
7671 1.335 msaitoh
7672 1.335 msaitoh if (sc->sc_type == WM_T_82574)
7673 1.388 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_OTHER | ICR_LSC);
7674 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
7675 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, EITR_OTHER);
7676 1.335 msaitoh else
7677 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << sc->sc_link_intr_idx);
7678 1.335 msaitoh
7679 1.335 msaitoh return 1;
7680 1.335 msaitoh }
7681 1.335 msaitoh
7682 1.335 msaitoh /*
7683 1.281 msaitoh * Media related.
7684 1.281 msaitoh * GMII, SGMII, TBI (and SERDES)
7685 1.281 msaitoh */
7686 1.117 msaitoh
7687 1.325 msaitoh /* Common */
7688 1.325 msaitoh
7689 1.325 msaitoh /*
7690 1.325 msaitoh * wm_tbi_serdes_set_linkled:
7691 1.325 msaitoh *
7692 1.325 msaitoh * Update the link LED on TBI and SERDES devices.
7693 1.325 msaitoh */
7694 1.325 msaitoh static void
7695 1.325 msaitoh wm_tbi_serdes_set_linkled(struct wm_softc *sc)
7696 1.325 msaitoh {
7697 1.325 msaitoh
7698 1.325 msaitoh if (sc->sc_tbi_linkup)
7699 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0);
7700 1.325 msaitoh else
7701 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIN(0);
7702 1.325 msaitoh
7703 1.325 msaitoh /* 82540 or newer devices are active low */
7704 1.325 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
7705 1.325 msaitoh
7706 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7707 1.325 msaitoh }
7708 1.325 msaitoh
7709 1.281 msaitoh /* GMII related */
7710 1.117 msaitoh
7711 1.280 msaitoh /*
7712 1.281 msaitoh * wm_gmii_reset:
7713 1.280 msaitoh *
7714 1.281 msaitoh * Reset the PHY.
7715 1.280 msaitoh */
7716 1.281 msaitoh static void
7717 1.281 msaitoh wm_gmii_reset(struct wm_softc *sc)
7718 1.280 msaitoh {
7719 1.281 msaitoh uint32_t reg;
7720 1.280 msaitoh int rv;
7721 1.280 msaitoh
7722 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
7723 1.392 msaitoh device_xname(sc->sc_dev), __func__));
7724 1.281 msaitoh /* get phy semaphore */
7725 1.281 msaitoh switch (sc->sc_type) {
7726 1.281 msaitoh case WM_T_82571:
7727 1.281 msaitoh case WM_T_82572:
7728 1.281 msaitoh case WM_T_82573:
7729 1.281 msaitoh case WM_T_82574:
7730 1.281 msaitoh case WM_T_82583:
7731 1.281 msaitoh /* XXX should get sw semaphore, too */
7732 1.281 msaitoh rv = wm_get_swsm_semaphore(sc);
7733 1.281 msaitoh break;
7734 1.281 msaitoh case WM_T_82575:
7735 1.281 msaitoh case WM_T_82576:
7736 1.281 msaitoh case WM_T_82580:
7737 1.281 msaitoh case WM_T_I350:
7738 1.281 msaitoh case WM_T_I354:
7739 1.281 msaitoh case WM_T_I210:
7740 1.281 msaitoh case WM_T_I211:
7741 1.281 msaitoh case WM_T_80003:
7742 1.281 msaitoh rv = wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
7743 1.281 msaitoh break;
7744 1.281 msaitoh case WM_T_ICH8:
7745 1.281 msaitoh case WM_T_ICH9:
7746 1.281 msaitoh case WM_T_ICH10:
7747 1.281 msaitoh case WM_T_PCH:
7748 1.281 msaitoh case WM_T_PCH2:
7749 1.281 msaitoh case WM_T_PCH_LPT:
7750 1.392 msaitoh case WM_T_PCH_SPT:
7751 1.281 msaitoh rv = wm_get_swfwhw_semaphore(sc);
7752 1.281 msaitoh break;
7753 1.281 msaitoh default:
7754 1.281 msaitoh /* nothing to do*/
7755 1.281 msaitoh rv = 0;
7756 1.281 msaitoh break;
7757 1.281 msaitoh }
7758 1.281 msaitoh if (rv != 0) {
7759 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
7760 1.281 msaitoh __func__);
7761 1.281 msaitoh return;
7762 1.281 msaitoh }
7763 1.280 msaitoh
7764 1.281 msaitoh switch (sc->sc_type) {
7765 1.281 msaitoh case WM_T_82542_2_0:
7766 1.281 msaitoh case WM_T_82542_2_1:
7767 1.281 msaitoh /* null */
7768 1.281 msaitoh break;
7769 1.281 msaitoh case WM_T_82543:
7770 1.281 msaitoh /*
7771 1.281 msaitoh * With 82543, we need to force speed and duplex on the MAC
7772 1.281 msaitoh * equal to what the PHY speed and duplex configuration is.
7773 1.281 msaitoh * In addition, we need to perform a hardware reset on the PHY
7774 1.281 msaitoh * to take it out of reset.
7775 1.281 msaitoh */
7776 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
7777 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7778 1.280 msaitoh
7779 1.281 msaitoh /* The PHY reset pin is active-low. */
7780 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
7781 1.281 msaitoh reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
7782 1.281 msaitoh CTRL_EXT_SWDPIN(4));
7783 1.281 msaitoh reg |= CTRL_EXT_SWDPIO(4);
7784 1.218 msaitoh
7785 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
7786 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7787 1.281 msaitoh delay(10*1000);
7788 1.218 msaitoh
7789 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
7790 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7791 1.281 msaitoh delay(150);
7792 1.281 msaitoh #if 0
7793 1.281 msaitoh sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
7794 1.281 msaitoh #endif
7795 1.281 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
7796 1.281 msaitoh break;
7797 1.281 msaitoh case WM_T_82544: /* reset 10000us */
7798 1.281 msaitoh case WM_T_82540:
7799 1.281 msaitoh case WM_T_82545:
7800 1.281 msaitoh case WM_T_82545_3:
7801 1.281 msaitoh case WM_T_82546:
7802 1.281 msaitoh case WM_T_82546_3:
7803 1.281 msaitoh case WM_T_82541:
7804 1.281 msaitoh case WM_T_82541_2:
7805 1.281 msaitoh case WM_T_82547:
7806 1.281 msaitoh case WM_T_82547_2:
7807 1.281 msaitoh case WM_T_82571: /* reset 100us */
7808 1.281 msaitoh case WM_T_82572:
7809 1.281 msaitoh case WM_T_82573:
7810 1.281 msaitoh case WM_T_82574:
7811 1.281 msaitoh case WM_T_82575:
7812 1.281 msaitoh case WM_T_82576:
7813 1.218 msaitoh case WM_T_82580:
7814 1.228 msaitoh case WM_T_I350:
7815 1.265 msaitoh case WM_T_I354:
7816 1.281 msaitoh case WM_T_I210:
7817 1.281 msaitoh case WM_T_I211:
7818 1.281 msaitoh case WM_T_82583:
7819 1.281 msaitoh case WM_T_80003:
7820 1.281 msaitoh /* generic reset */
7821 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7822 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7823 1.281 msaitoh delay(20000);
7824 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7825 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7826 1.281 msaitoh delay(20000);
7827 1.281 msaitoh
7828 1.281 msaitoh if ((sc->sc_type == WM_T_82541)
7829 1.281 msaitoh || (sc->sc_type == WM_T_82541_2)
7830 1.281 msaitoh || (sc->sc_type == WM_T_82547)
7831 1.281 msaitoh || (sc->sc_type == WM_T_82547_2)) {
7832 1.281 msaitoh /* workaround for igp are done in igp_reset() */
7833 1.281 msaitoh /* XXX add code to set LED after phy reset */
7834 1.218 msaitoh }
7835 1.218 msaitoh break;
7836 1.281 msaitoh case WM_T_ICH8:
7837 1.281 msaitoh case WM_T_ICH9:
7838 1.281 msaitoh case WM_T_ICH10:
7839 1.281 msaitoh case WM_T_PCH:
7840 1.281 msaitoh case WM_T_PCH2:
7841 1.281 msaitoh case WM_T_PCH_LPT:
7842 1.392 msaitoh case WM_T_PCH_SPT:
7843 1.281 msaitoh /* generic reset */
7844 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
7845 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7846 1.281 msaitoh delay(100);
7847 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7848 1.281 msaitoh CSR_WRITE_FLUSH(sc);
7849 1.281 msaitoh delay(150);
7850 1.281 msaitoh break;
7851 1.281 msaitoh default:
7852 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
7853 1.281 msaitoh __func__);
7854 1.281 msaitoh break;
7855 1.281 msaitoh }
7856 1.281 msaitoh
7857 1.281 msaitoh /* release PHY semaphore */
7858 1.281 msaitoh switch (sc->sc_type) {
7859 1.218 msaitoh case WM_T_82571:
7860 1.281 msaitoh case WM_T_82572:
7861 1.281 msaitoh case WM_T_82573:
7862 1.281 msaitoh case WM_T_82574:
7863 1.281 msaitoh case WM_T_82583:
7864 1.281 msaitoh /* XXX should put sw semaphore, too */
7865 1.281 msaitoh wm_put_swsm_semaphore(sc);
7866 1.281 msaitoh break;
7867 1.218 msaitoh case WM_T_82575:
7868 1.218 msaitoh case WM_T_82576:
7869 1.281 msaitoh case WM_T_82580:
7870 1.281 msaitoh case WM_T_I350:
7871 1.281 msaitoh case WM_T_I354:
7872 1.247 msaitoh case WM_T_I210:
7873 1.247 msaitoh case WM_T_I211:
7874 1.281 msaitoh case WM_T_80003:
7875 1.281 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
7876 1.281 msaitoh break;
7877 1.281 msaitoh case WM_T_ICH8:
7878 1.281 msaitoh case WM_T_ICH9:
7879 1.281 msaitoh case WM_T_ICH10:
7880 1.281 msaitoh case WM_T_PCH:
7881 1.281 msaitoh case WM_T_PCH2:
7882 1.281 msaitoh case WM_T_PCH_LPT:
7883 1.392 msaitoh case WM_T_PCH_SPT:
7884 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
7885 1.218 msaitoh break;
7886 1.218 msaitoh default:
7887 1.392 msaitoh /* nothing to do */
7888 1.281 msaitoh rv = 0;
7889 1.218 msaitoh break;
7890 1.218 msaitoh }
7891 1.210 msaitoh
7892 1.281 msaitoh /* get_cfg_done */
7893 1.281 msaitoh wm_get_cfg_done(sc);
7894 1.208 msaitoh
7895 1.281 msaitoh /* extra setup */
7896 1.281 msaitoh switch (sc->sc_type) {
7897 1.281 msaitoh case WM_T_82542_2_0:
7898 1.281 msaitoh case WM_T_82542_2_1:
7899 1.281 msaitoh case WM_T_82543:
7900 1.281 msaitoh case WM_T_82544:
7901 1.281 msaitoh case WM_T_82540:
7902 1.281 msaitoh case WM_T_82545:
7903 1.281 msaitoh case WM_T_82545_3:
7904 1.281 msaitoh case WM_T_82546:
7905 1.281 msaitoh case WM_T_82546_3:
7906 1.281 msaitoh case WM_T_82541_2:
7907 1.281 msaitoh case WM_T_82547_2:
7908 1.281 msaitoh case WM_T_82571:
7909 1.281 msaitoh case WM_T_82572:
7910 1.281 msaitoh case WM_T_82573:
7911 1.281 msaitoh case WM_T_82575:
7912 1.281 msaitoh case WM_T_82576:
7913 1.281 msaitoh case WM_T_82580:
7914 1.281 msaitoh case WM_T_I350:
7915 1.281 msaitoh case WM_T_I354:
7916 1.281 msaitoh case WM_T_I210:
7917 1.281 msaitoh case WM_T_I211:
7918 1.281 msaitoh case WM_T_80003:
7919 1.281 msaitoh /* null */
7920 1.281 msaitoh break;
7921 1.377 msaitoh case WM_T_82574:
7922 1.377 msaitoh case WM_T_82583:
7923 1.377 msaitoh wm_lplu_d0_disable(sc);
7924 1.377 msaitoh break;
7925 1.281 msaitoh case WM_T_82541:
7926 1.281 msaitoh case WM_T_82547:
7927 1.281 msaitoh /* XXX Configure actively LED after PHY reset */
7928 1.281 msaitoh break;
7929 1.281 msaitoh case WM_T_ICH8:
7930 1.281 msaitoh case WM_T_ICH9:
7931 1.281 msaitoh case WM_T_ICH10:
7932 1.281 msaitoh case WM_T_PCH:
7933 1.281 msaitoh case WM_T_PCH2:
7934 1.281 msaitoh case WM_T_PCH_LPT:
7935 1.392 msaitoh case WM_T_PCH_SPT:
7936 1.281 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
7937 1.281 msaitoh delay(10*1000);
7938 1.1 thorpej
7939 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
7940 1.281 msaitoh wm_hv_phy_workaround_ich8lan(sc);
7941 1.1 thorpej
7942 1.281 msaitoh if (sc->sc_type == WM_T_PCH2)
7943 1.281 msaitoh wm_lv_phy_workaround_ich8lan(sc);
7944 1.1 thorpej
7945 1.281 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)) {
7946 1.281 msaitoh /*
7947 1.281 msaitoh * dummy read to clear the phy wakeup bit after lcd
7948 1.281 msaitoh * reset
7949 1.281 msaitoh */
7950 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, BM_WUC);
7951 1.281 msaitoh }
7952 1.1 thorpej
7953 1.281 msaitoh /*
7954 1.281 msaitoh * XXX Configure the LCD with th extended configuration region
7955 1.281 msaitoh * in NVM
7956 1.281 msaitoh */
7957 1.1 thorpej
7958 1.377 msaitoh /* Disable D0 LPLU. */
7959 1.377 msaitoh if (sc->sc_type >= WM_T_PCH) /* PCH* */
7960 1.377 msaitoh wm_lplu_d0_disable_pch(sc);
7961 1.377 msaitoh else
7962 1.377 msaitoh wm_lplu_d0_disable(sc); /* ICH* */
7963 1.281 msaitoh break;
7964 1.281 msaitoh default:
7965 1.281 msaitoh panic("%s: unknown type\n", __func__);
7966 1.281 msaitoh break;
7967 1.1 thorpej }
7968 1.1 thorpej }
7969 1.1 thorpej
7970 1.1 thorpej /*
7971 1.281 msaitoh * wm_get_phy_id_82575:
7972 1.1 thorpej *
7973 1.281 msaitoh * Return PHY ID. Return -1 if it failed.
7974 1.1 thorpej */
7975 1.281 msaitoh static int
7976 1.281 msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
7977 1.1 thorpej {
7978 1.281 msaitoh uint32_t reg;
7979 1.281 msaitoh int phyid = -1;
7980 1.281 msaitoh
7981 1.281 msaitoh /* XXX */
7982 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
7983 1.281 msaitoh return -1;
7984 1.1 thorpej
7985 1.281 msaitoh if (wm_sgmii_uses_mdio(sc)) {
7986 1.281 msaitoh switch (sc->sc_type) {
7987 1.281 msaitoh case WM_T_82575:
7988 1.281 msaitoh case WM_T_82576:
7989 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
7990 1.281 msaitoh phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
7991 1.281 msaitoh break;
7992 1.281 msaitoh case WM_T_82580:
7993 1.281 msaitoh case WM_T_I350:
7994 1.281 msaitoh case WM_T_I354:
7995 1.281 msaitoh case WM_T_I210:
7996 1.281 msaitoh case WM_T_I211:
7997 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
7998 1.281 msaitoh phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
7999 1.281 msaitoh break;
8000 1.281 msaitoh default:
8001 1.281 msaitoh return -1;
8002 1.281 msaitoh }
8003 1.139 bouyer }
8004 1.1 thorpej
8005 1.281 msaitoh return phyid;
8006 1.1 thorpej }
8007 1.1 thorpej
8008 1.281 msaitoh
8009 1.1 thorpej /*
8010 1.281 msaitoh * wm_gmii_mediainit:
8011 1.1 thorpej *
8012 1.281 msaitoh * Initialize media for use on 1000BASE-T devices.
8013 1.1 thorpej */
8014 1.47 thorpej static void
8015 1.281 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
8016 1.1 thorpej {
8017 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8018 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
8019 1.282 msaitoh uint32_t reg;
8020 1.281 msaitoh
8021 1.292 msaitoh /* We have GMII. */
8022 1.281 msaitoh sc->sc_flags |= WM_F_HAS_MII;
8023 1.1 thorpej
8024 1.281 msaitoh if (sc->sc_type == WM_T_80003)
8025 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
8026 1.1 thorpej else
8027 1.281 msaitoh sc->sc_tipg = TIPG_1000T_DFLT;
8028 1.1 thorpej
8029 1.282 msaitoh /* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
8030 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
8031 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
8032 1.282 msaitoh || (sc->sc_type == WM_T_I211)) {
8033 1.282 msaitoh reg = CSR_READ(sc, WMREG_PHPM);
8034 1.282 msaitoh reg &= ~PHPM_GO_LINK_D;
8035 1.282 msaitoh CSR_WRITE(sc, WMREG_PHPM, reg);
8036 1.282 msaitoh }
8037 1.282 msaitoh
8038 1.281 msaitoh /*
8039 1.281 msaitoh * Let the chip set speed/duplex on its own based on
8040 1.281 msaitoh * signals from the PHY.
8041 1.281 msaitoh * XXXbouyer - I'm not sure this is right for the 80003,
8042 1.281 msaitoh * the em driver only sets CTRL_SLU here - but it seems to work.
8043 1.281 msaitoh */
8044 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
8045 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8046 1.1 thorpej
8047 1.281 msaitoh /* Initialize our media structures and probe the GMII. */
8048 1.281 msaitoh mii->mii_ifp = ifp;
8049 1.1 thorpej
8050 1.1 thorpej /*
8051 1.281 msaitoh * Determine the PHY access method.
8052 1.281 msaitoh *
8053 1.281 msaitoh * For SGMII, use SGMII specific method.
8054 1.281 msaitoh *
8055 1.281 msaitoh * For some devices, we can determine the PHY access method
8056 1.281 msaitoh * from sc_type.
8057 1.281 msaitoh *
8058 1.316 msaitoh * For ICH and PCH variants, it's difficult to determine the PHY
8059 1.316 msaitoh * access method by sc_type, so use the PCI product ID for some
8060 1.316 msaitoh * devices.
8061 1.281 msaitoh * For other ICH8 variants, try to use igp's method. If the PHY
8062 1.281 msaitoh * can't detect, then use bm's method.
8063 1.1 thorpej */
8064 1.281 msaitoh switch (prodid) {
8065 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
8066 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
8067 1.281 msaitoh /* 82577 */
8068 1.281 msaitoh sc->sc_phytype = WMPHY_82577;
8069 1.281 msaitoh break;
8070 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
8071 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
8072 1.281 msaitoh /* 82578 */
8073 1.281 msaitoh sc->sc_phytype = WMPHY_82578;
8074 1.281 msaitoh break;
8075 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
8076 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
8077 1.281 msaitoh /* 82579 */
8078 1.281 msaitoh sc->sc_phytype = WMPHY_82579;
8079 1.281 msaitoh break;
8080 1.281 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
8081 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
8082 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
8083 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
8084 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
8085 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
8086 1.281 msaitoh /* 82567 */
8087 1.281 msaitoh sc->sc_phytype = WMPHY_BM;
8088 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8089 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8090 1.281 msaitoh break;
8091 1.281 msaitoh default:
8092 1.281 msaitoh if (((sc->sc_flags & WM_F_SGMII) != 0)
8093 1.281 msaitoh && !wm_sgmii_uses_mdio(sc)){
8094 1.329 msaitoh /* SGMII */
8095 1.281 msaitoh mii->mii_readreg = wm_sgmii_readreg;
8096 1.281 msaitoh mii->mii_writereg = wm_sgmii_writereg;
8097 1.281 msaitoh } else if (sc->sc_type >= WM_T_80003) {
8098 1.329 msaitoh /* 80003 */
8099 1.281 msaitoh mii->mii_readreg = wm_gmii_i80003_readreg;
8100 1.281 msaitoh mii->mii_writereg = wm_gmii_i80003_writereg;
8101 1.281 msaitoh } else if (sc->sc_type >= WM_T_I210) {
8102 1.329 msaitoh /* I210 and I211 */
8103 1.329 msaitoh mii->mii_readreg = wm_gmii_gs40g_readreg;
8104 1.329 msaitoh mii->mii_writereg = wm_gmii_gs40g_writereg;
8105 1.281 msaitoh } else if (sc->sc_type >= WM_T_82580) {
8106 1.329 msaitoh /* 82580, I350 and I354 */
8107 1.281 msaitoh sc->sc_phytype = WMPHY_82580;
8108 1.281 msaitoh mii->mii_readreg = wm_gmii_82580_readreg;
8109 1.281 msaitoh mii->mii_writereg = wm_gmii_82580_writereg;
8110 1.281 msaitoh } else if (sc->sc_type >= WM_T_82544) {
8111 1.329 msaitoh /* 82544, 0, [56], [17], 8257[1234] and 82583 */
8112 1.281 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
8113 1.281 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
8114 1.281 msaitoh } else {
8115 1.281 msaitoh mii->mii_readreg = wm_gmii_i82543_readreg;
8116 1.281 msaitoh mii->mii_writereg = wm_gmii_i82543_writereg;
8117 1.1 thorpej }
8118 1.281 msaitoh break;
8119 1.1 thorpej }
8120 1.392 msaitoh if ((sc->sc_type >= WM_T_PCH) && (sc->sc_type <= WM_T_PCH_SPT)) {
8121 1.316 msaitoh /* All PCH* use _hv_ */
8122 1.316 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
8123 1.316 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
8124 1.316 msaitoh }
8125 1.281 msaitoh mii->mii_statchg = wm_gmii_statchg;
8126 1.1 thorpej
8127 1.281 msaitoh wm_gmii_reset(sc);
8128 1.1 thorpej
8129 1.281 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
8130 1.327 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
8131 1.327 msaitoh wm_gmii_mediastatus);
8132 1.1 thorpej
8133 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
8134 1.300 msaitoh || (sc->sc_type == WM_T_82580)
8135 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
8136 1.281 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
8137 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
8138 1.281 msaitoh /* Attach only one port */
8139 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
8140 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8141 1.281 msaitoh } else {
8142 1.281 msaitoh int i, id;
8143 1.281 msaitoh uint32_t ctrl_ext;
8144 1.1 thorpej
8145 1.281 msaitoh id = wm_get_phy_id_82575(sc);
8146 1.281 msaitoh if (id != -1) {
8147 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
8148 1.281 msaitoh id, MII_OFFSET_ANY, MIIF_DOPAUSE);
8149 1.281 msaitoh }
8150 1.281 msaitoh if ((id == -1)
8151 1.281 msaitoh || (LIST_FIRST(&mii->mii_phys) == NULL)) {
8152 1.281 msaitoh /* Power on sgmii phy if it is disabled */
8153 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
8154 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
8155 1.281 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
8156 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8157 1.281 msaitoh delay(300*1000); /* XXX too long */
8158 1.1 thorpej
8159 1.281 msaitoh /* from 1 to 8 */
8160 1.281 msaitoh for (i = 1; i < 8; i++)
8161 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii,
8162 1.281 msaitoh 0xffffffff, i, MII_OFFSET_ANY,
8163 1.281 msaitoh MIIF_DOPAUSE);
8164 1.1 thorpej
8165 1.281 msaitoh /* restore previous sfp cage power state */
8166 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
8167 1.281 msaitoh }
8168 1.281 msaitoh }
8169 1.281 msaitoh } else {
8170 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8171 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8172 1.281 msaitoh }
8173 1.173 msaitoh
8174 1.281 msaitoh /*
8175 1.281 msaitoh * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
8176 1.281 msaitoh * wm_set_mdio_slow_mode_hv() for a workaround and retry.
8177 1.281 msaitoh */
8178 1.281 msaitoh if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
8179 1.281 msaitoh (LIST_FIRST(&mii->mii_phys) == NULL)) {
8180 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
8181 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8182 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8183 1.281 msaitoh }
8184 1.1 thorpej
8185 1.1 thorpej /*
8186 1.281 msaitoh * (For ICH8 variants)
8187 1.281 msaitoh * If PHY detection failed, use BM's r/w function and retry.
8188 1.1 thorpej */
8189 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
8190 1.281 msaitoh /* if failed, retry with *_bm_* */
8191 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8192 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8193 1.1 thorpej
8194 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8195 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8196 1.281 msaitoh }
8197 1.1 thorpej
8198 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
8199 1.281 msaitoh /* Any PHY wasn't find */
8200 1.388 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
8201 1.388 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
8202 1.281 msaitoh sc->sc_phytype = WMPHY_NONE;
8203 1.281 msaitoh } else {
8204 1.281 msaitoh /*
8205 1.281 msaitoh * PHY Found!
8206 1.281 msaitoh * Check PHY type.
8207 1.281 msaitoh */
8208 1.281 msaitoh uint32_t model;
8209 1.281 msaitoh struct mii_softc *child;
8210 1.1 thorpej
8211 1.281 msaitoh child = LIST_FIRST(&mii->mii_phys);
8212 1.376 msaitoh model = child->mii_mpd_model;
8213 1.376 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
8214 1.376 msaitoh sc->sc_phytype = WMPHY_IGP_3;
8215 1.1 thorpej
8216 1.281 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
8217 1.281 msaitoh }
8218 1.1 thorpej }
8219 1.1 thorpej
8220 1.1 thorpej /*
8221 1.281 msaitoh * wm_gmii_mediachange: [ifmedia interface function]
8222 1.1 thorpej *
8223 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-T device.
8224 1.1 thorpej */
8225 1.47 thorpej static int
8226 1.281 msaitoh wm_gmii_mediachange(struct ifnet *ifp)
8227 1.1 thorpej {
8228 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
8229 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
8230 1.281 msaitoh int rc;
8231 1.1 thorpej
8232 1.281 msaitoh if ((ifp->if_flags & IFF_UP) == 0)
8233 1.279 msaitoh return 0;
8234 1.279 msaitoh
8235 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
8236 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
8237 1.281 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
8238 1.281 msaitoh || (sc->sc_type > WM_T_82543)) {
8239 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
8240 1.134 msaitoh } else {
8241 1.281 msaitoh sc->sc_ctrl &= ~CTRL_ASDE;
8242 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
8243 1.281 msaitoh if (ife->ifm_media & IFM_FDX)
8244 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
8245 1.281 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
8246 1.281 msaitoh case IFM_10_T:
8247 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
8248 1.281 msaitoh break;
8249 1.281 msaitoh case IFM_100_TX:
8250 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
8251 1.281 msaitoh break;
8252 1.281 msaitoh case IFM_1000_T:
8253 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
8254 1.281 msaitoh break;
8255 1.281 msaitoh default:
8256 1.281 msaitoh panic("wm_gmii_mediachange: bad media 0x%x",
8257 1.281 msaitoh ife->ifm_media);
8258 1.281 msaitoh }
8259 1.134 msaitoh }
8260 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8261 1.281 msaitoh if (sc->sc_type <= WM_T_82543)
8262 1.281 msaitoh wm_gmii_reset(sc);
8263 1.281 msaitoh
8264 1.281 msaitoh if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
8265 1.281 msaitoh return 0;
8266 1.281 msaitoh return rc;
8267 1.281 msaitoh }
8268 1.1 thorpej
8269 1.324 msaitoh /*
8270 1.324 msaitoh * wm_gmii_mediastatus: [ifmedia interface function]
8271 1.324 msaitoh *
8272 1.324 msaitoh * Get the current interface media status on a 1000BASE-T device.
8273 1.324 msaitoh */
8274 1.324 msaitoh static void
8275 1.324 msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
8276 1.324 msaitoh {
8277 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
8278 1.324 msaitoh
8279 1.324 msaitoh ether_mediastatus(ifp, ifmr);
8280 1.324 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
8281 1.324 msaitoh | sc->sc_flowflags;
8282 1.324 msaitoh }
8283 1.324 msaitoh
8284 1.281 msaitoh #define MDI_IO CTRL_SWDPIN(2)
8285 1.281 msaitoh #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
8286 1.281 msaitoh #define MDI_CLK CTRL_SWDPIN(3)
8287 1.1 thorpej
8288 1.281 msaitoh static void
8289 1.281 msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
8290 1.281 msaitoh {
8291 1.281 msaitoh uint32_t i, v;
8292 1.134 msaitoh
8293 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
8294 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
8295 1.281 msaitoh v |= MDI_DIR | CTRL_SWDPIO(3);
8296 1.134 msaitoh
8297 1.281 msaitoh for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
8298 1.281 msaitoh if (data & i)
8299 1.281 msaitoh v |= MDI_IO;
8300 1.281 msaitoh else
8301 1.281 msaitoh v &= ~MDI_IO;
8302 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8303 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8304 1.281 msaitoh delay(10);
8305 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8306 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8307 1.281 msaitoh delay(10);
8308 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8309 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8310 1.281 msaitoh delay(10);
8311 1.281 msaitoh }
8312 1.281 msaitoh }
8313 1.134 msaitoh
8314 1.281 msaitoh static uint32_t
8315 1.281 msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
8316 1.281 msaitoh {
8317 1.281 msaitoh uint32_t v, i, data = 0;
8318 1.1 thorpej
8319 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
8320 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
8321 1.281 msaitoh v |= CTRL_SWDPIO(3);
8322 1.134 msaitoh
8323 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8324 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8325 1.281 msaitoh delay(10);
8326 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8327 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8328 1.281 msaitoh delay(10);
8329 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8330 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8331 1.281 msaitoh delay(10);
8332 1.173 msaitoh
8333 1.281 msaitoh for (i = 0; i < 16; i++) {
8334 1.281 msaitoh data <<= 1;
8335 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8336 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8337 1.281 msaitoh delay(10);
8338 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
8339 1.281 msaitoh data |= 1;
8340 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8341 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8342 1.281 msaitoh delay(10);
8343 1.1 thorpej }
8344 1.1 thorpej
8345 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8346 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8347 1.281 msaitoh delay(10);
8348 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8349 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8350 1.281 msaitoh delay(10);
8351 1.1 thorpej
8352 1.281 msaitoh return data;
8353 1.1 thorpej }
8354 1.1 thorpej
8355 1.281 msaitoh #undef MDI_IO
8356 1.281 msaitoh #undef MDI_DIR
8357 1.281 msaitoh #undef MDI_CLK
8358 1.281 msaitoh
8359 1.1 thorpej /*
8360 1.281 msaitoh * wm_gmii_i82543_readreg: [mii interface function]
8361 1.1 thorpej *
8362 1.281 msaitoh * Read a PHY register on the GMII (i82543 version).
8363 1.1 thorpej */
8364 1.281 msaitoh static int
8365 1.281 msaitoh wm_gmii_i82543_readreg(device_t self, int phy, int reg)
8366 1.1 thorpej {
8367 1.281 msaitoh struct wm_softc *sc = device_private(self);
8368 1.281 msaitoh int rv;
8369 1.1 thorpej
8370 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
8371 1.281 msaitoh wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
8372 1.281 msaitoh (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
8373 1.281 msaitoh rv = wm_i82543_mii_recvbits(sc) & 0xffff;
8374 1.1 thorpej
8375 1.388 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
8376 1.281 msaitoh device_xname(sc->sc_dev), phy, reg, rv));
8377 1.173 msaitoh
8378 1.281 msaitoh return rv;
8379 1.1 thorpej }
8380 1.1 thorpej
8381 1.1 thorpej /*
8382 1.281 msaitoh * wm_gmii_i82543_writereg: [mii interface function]
8383 1.1 thorpej *
8384 1.281 msaitoh * Write a PHY register on the GMII (i82543 version).
8385 1.1 thorpej */
8386 1.47 thorpej static void
8387 1.281 msaitoh wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
8388 1.1 thorpej {
8389 1.281 msaitoh struct wm_softc *sc = device_private(self);
8390 1.1 thorpej
8391 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
8392 1.281 msaitoh wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
8393 1.281 msaitoh (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
8394 1.281 msaitoh (MII_COMMAND_START << 30), 32);
8395 1.281 msaitoh }
8396 1.272 ozaki
8397 1.281 msaitoh /*
8398 1.281 msaitoh * wm_gmii_i82544_readreg: [mii interface function]
8399 1.281 msaitoh *
8400 1.281 msaitoh * Read a PHY register on the GMII.
8401 1.281 msaitoh */
8402 1.281 msaitoh static int
8403 1.281 msaitoh wm_gmii_i82544_readreg(device_t self, int phy, int reg)
8404 1.281 msaitoh {
8405 1.281 msaitoh struct wm_softc *sc = device_private(self);
8406 1.281 msaitoh uint32_t mdic = 0;
8407 1.281 msaitoh int i, rv;
8408 1.279 msaitoh
8409 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
8410 1.281 msaitoh MDIC_REGADD(reg));
8411 1.1 thorpej
8412 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
8413 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
8414 1.281 msaitoh if (mdic & MDIC_READY)
8415 1.281 msaitoh break;
8416 1.327 msaitoh delay(50);
8417 1.1 thorpej }
8418 1.1 thorpej
8419 1.281 msaitoh if ((mdic & MDIC_READY) == 0) {
8420 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
8421 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8422 1.281 msaitoh rv = 0;
8423 1.281 msaitoh } else if (mdic & MDIC_E) {
8424 1.281 msaitoh #if 0 /* This is normal if no PHY is present. */
8425 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
8426 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8427 1.281 msaitoh #endif
8428 1.281 msaitoh rv = 0;
8429 1.281 msaitoh } else {
8430 1.281 msaitoh rv = MDIC_DATA(mdic);
8431 1.281 msaitoh if (rv == 0xffff)
8432 1.281 msaitoh rv = 0;
8433 1.173 msaitoh }
8434 1.173 msaitoh
8435 1.281 msaitoh return rv;
8436 1.1 thorpej }
8437 1.1 thorpej
8438 1.1 thorpej /*
8439 1.281 msaitoh * wm_gmii_i82544_writereg: [mii interface function]
8440 1.1 thorpej *
8441 1.281 msaitoh * Write a PHY register on the GMII.
8442 1.1 thorpej */
8443 1.47 thorpej static void
8444 1.281 msaitoh wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
8445 1.1 thorpej {
8446 1.281 msaitoh struct wm_softc *sc = device_private(self);
8447 1.281 msaitoh uint32_t mdic = 0;
8448 1.281 msaitoh int i;
8449 1.281 msaitoh
8450 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
8451 1.281 msaitoh MDIC_REGADD(reg) | MDIC_DATA(val));
8452 1.1 thorpej
8453 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
8454 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
8455 1.281 msaitoh if (mdic & MDIC_READY)
8456 1.281 msaitoh break;
8457 1.327 msaitoh delay(50);
8458 1.127 bouyer }
8459 1.1 thorpej
8460 1.281 msaitoh if ((mdic & MDIC_READY) == 0)
8461 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
8462 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8463 1.281 msaitoh else if (mdic & MDIC_E)
8464 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
8465 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
8466 1.281 msaitoh }
8467 1.133 msaitoh
8468 1.281 msaitoh /*
8469 1.281 msaitoh * wm_gmii_i80003_readreg: [mii interface function]
8470 1.281 msaitoh *
8471 1.281 msaitoh * Read a PHY register on the kumeran
8472 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8473 1.281 msaitoh * ressource ...
8474 1.281 msaitoh */
8475 1.281 msaitoh static int
8476 1.281 msaitoh wm_gmii_i80003_readreg(device_t self, int phy, int reg)
8477 1.281 msaitoh {
8478 1.281 msaitoh struct wm_softc *sc = device_private(self);
8479 1.281 msaitoh int sem;
8480 1.281 msaitoh int rv;
8481 1.1 thorpej
8482 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
8483 1.281 msaitoh return 0;
8484 1.1 thorpej
8485 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8486 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8487 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8488 1.189 msaitoh __func__);
8489 1.281 msaitoh return 0;
8490 1.1 thorpej }
8491 1.186 msaitoh
8492 1.281 msaitoh if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
8493 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
8494 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8495 1.281 msaitoh } else {
8496 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
8497 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8498 1.189 msaitoh }
8499 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
8500 1.281 msaitoh delay(200);
8501 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
8502 1.281 msaitoh delay(200);
8503 1.189 msaitoh
8504 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8505 1.281 msaitoh return rv;
8506 1.281 msaitoh }
8507 1.190 msaitoh
8508 1.281 msaitoh /*
8509 1.281 msaitoh * wm_gmii_i80003_writereg: [mii interface function]
8510 1.281 msaitoh *
8511 1.281 msaitoh * Write a PHY register on the kumeran.
8512 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8513 1.281 msaitoh * ressource ...
8514 1.281 msaitoh */
8515 1.281 msaitoh static void
8516 1.281 msaitoh wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
8517 1.281 msaitoh {
8518 1.281 msaitoh struct wm_softc *sc = device_private(self);
8519 1.281 msaitoh int sem;
8520 1.221 msaitoh
8521 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
8522 1.281 msaitoh return;
8523 1.190 msaitoh
8524 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8525 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8526 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8527 1.281 msaitoh __func__);
8528 1.281 msaitoh return;
8529 1.281 msaitoh }
8530 1.192 msaitoh
8531 1.281 msaitoh if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
8532 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
8533 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8534 1.281 msaitoh } else {
8535 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
8536 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8537 1.189 msaitoh }
8538 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
8539 1.281 msaitoh delay(200);
8540 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
8541 1.281 msaitoh delay(200);
8542 1.281 msaitoh
8543 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8544 1.1 thorpej }
8545 1.1 thorpej
8546 1.1 thorpej /*
8547 1.281 msaitoh * wm_gmii_bm_readreg: [mii interface function]
8548 1.265 msaitoh *
8549 1.281 msaitoh * Read a PHY register on the kumeran
8550 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8551 1.281 msaitoh * ressource ...
8552 1.265 msaitoh */
8553 1.265 msaitoh static int
8554 1.281 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
8555 1.265 msaitoh {
8556 1.281 msaitoh struct wm_softc *sc = device_private(self);
8557 1.281 msaitoh int sem;
8558 1.281 msaitoh int rv;
8559 1.265 msaitoh
8560 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8561 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8562 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8563 1.281 msaitoh __func__);
8564 1.281 msaitoh return 0;
8565 1.281 msaitoh }
8566 1.265 msaitoh
8567 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
8568 1.281 msaitoh if (phy == 1)
8569 1.388 msaitoh wm_gmii_i82544_writereg(self, phy,
8570 1.388 msaitoh MII_IGPHY_PAGE_SELECT, reg);
8571 1.281 msaitoh else
8572 1.281 msaitoh wm_gmii_i82544_writereg(self, phy,
8573 1.281 msaitoh GG82563_PHY_PAGE_SELECT,
8574 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8575 1.265 msaitoh }
8576 1.265 msaitoh
8577 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
8578 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8579 1.281 msaitoh return rv;
8580 1.265 msaitoh }
8581 1.265 msaitoh
8582 1.265 msaitoh /*
8583 1.281 msaitoh * wm_gmii_bm_writereg: [mii interface function]
8584 1.1 thorpej *
8585 1.281 msaitoh * Write a PHY register on the kumeran.
8586 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8587 1.281 msaitoh * ressource ...
8588 1.1 thorpej */
8589 1.47 thorpej static void
8590 1.281 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
8591 1.281 msaitoh {
8592 1.281 msaitoh struct wm_softc *sc = device_private(self);
8593 1.281 msaitoh int sem;
8594 1.281 msaitoh
8595 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8596 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8597 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8598 1.281 msaitoh __func__);
8599 1.281 msaitoh return;
8600 1.281 msaitoh }
8601 1.281 msaitoh
8602 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
8603 1.281 msaitoh if (phy == 1)
8604 1.388 msaitoh wm_gmii_i82544_writereg(self, phy,
8605 1.388 msaitoh MII_IGPHY_PAGE_SELECT, reg);
8606 1.281 msaitoh else
8607 1.281 msaitoh wm_gmii_i82544_writereg(self, phy,
8608 1.281 msaitoh GG82563_PHY_PAGE_SELECT,
8609 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
8610 1.281 msaitoh }
8611 1.281 msaitoh
8612 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
8613 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8614 1.281 msaitoh }
8615 1.281 msaitoh
8616 1.281 msaitoh static void
8617 1.281 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
8618 1.1 thorpej {
8619 1.281 msaitoh struct wm_softc *sc = device_private(self);
8620 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
8621 1.281 msaitoh uint16_t wuce;
8622 1.281 msaitoh
8623 1.281 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
8624 1.281 msaitoh if (sc->sc_type == WM_T_PCH) {
8625 1.281 msaitoh /* XXX e1000 driver do nothing... why? */
8626 1.281 msaitoh }
8627 1.281 msaitoh
8628 1.281 msaitoh /* Set page 769 */
8629 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8630 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
8631 1.281 msaitoh
8632 1.281 msaitoh wuce = wm_gmii_i82544_readreg(self, 1, BM_WUC_ENABLE_REG);
8633 1.281 msaitoh
8634 1.281 msaitoh wuce &= ~BM_WUC_HOST_WU_BIT;
8635 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG,
8636 1.281 msaitoh wuce | BM_WUC_ENABLE_BIT);
8637 1.281 msaitoh
8638 1.281 msaitoh /* Select page 800 */
8639 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8640 1.281 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
8641 1.1 thorpej
8642 1.281 msaitoh /* Write page 800 */
8643 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
8644 1.1 thorpej
8645 1.281 msaitoh if (rd)
8646 1.281 msaitoh *val = wm_gmii_i82544_readreg(self, 1, BM_WUC_DATA_OPCODE);
8647 1.127 bouyer else
8648 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
8649 1.281 msaitoh
8650 1.281 msaitoh /* Set page 769 */
8651 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8652 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
8653 1.281 msaitoh
8654 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
8655 1.281 msaitoh }
8656 1.281 msaitoh
8657 1.281 msaitoh /*
8658 1.281 msaitoh * wm_gmii_hv_readreg: [mii interface function]
8659 1.281 msaitoh *
8660 1.281 msaitoh * Read a PHY register on the kumeran
8661 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8662 1.281 msaitoh * ressource ...
8663 1.281 msaitoh */
8664 1.281 msaitoh static int
8665 1.281 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
8666 1.281 msaitoh {
8667 1.281 msaitoh struct wm_softc *sc = device_private(self);
8668 1.281 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
8669 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
8670 1.281 msaitoh uint16_t val;
8671 1.281 msaitoh int rv;
8672 1.281 msaitoh
8673 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
8674 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8675 1.281 msaitoh __func__);
8676 1.281 msaitoh return 0;
8677 1.281 msaitoh }
8678 1.281 msaitoh
8679 1.281 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
8680 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577) {
8681 1.281 msaitoh /* XXX must write */
8682 1.281 msaitoh }
8683 1.1 thorpej
8684 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
8685 1.281 msaitoh if (page == BM_WUC_PAGE) {
8686 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
8687 1.281 msaitoh return val;
8688 1.281 msaitoh }
8689 1.1 thorpej
8690 1.244 msaitoh /*
8691 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
8692 1.281 msaitoh * own func
8693 1.244 msaitoh */
8694 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
8695 1.281 msaitoh printf("gmii_hv_readreg!!!\n");
8696 1.281 msaitoh return 0;
8697 1.281 msaitoh }
8698 1.281 msaitoh
8699 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
8700 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8701 1.281 msaitoh page << BME1000_PAGE_SHIFT);
8702 1.1 thorpej }
8703 1.1 thorpej
8704 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, regnum & IGPHY_MAXREGADDR);
8705 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8706 1.281 msaitoh return rv;
8707 1.281 msaitoh }
8708 1.1 thorpej
8709 1.281 msaitoh /*
8710 1.281 msaitoh * wm_gmii_hv_writereg: [mii interface function]
8711 1.281 msaitoh *
8712 1.281 msaitoh * Write a PHY register on the kumeran.
8713 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8714 1.281 msaitoh * ressource ...
8715 1.281 msaitoh */
8716 1.281 msaitoh static void
8717 1.281 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
8718 1.281 msaitoh {
8719 1.281 msaitoh struct wm_softc *sc = device_private(self);
8720 1.281 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
8721 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
8722 1.1 thorpej
8723 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
8724 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8725 1.281 msaitoh __func__);
8726 1.281 msaitoh return;
8727 1.281 msaitoh }
8728 1.208 msaitoh
8729 1.281 msaitoh /* XXX Workaround failure in MDIO access while cable is disconnected */
8730 1.265 msaitoh
8731 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
8732 1.281 msaitoh if (page == BM_WUC_PAGE) {
8733 1.281 msaitoh uint16_t tmp;
8734 1.208 msaitoh
8735 1.281 msaitoh tmp = val;
8736 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
8737 1.281 msaitoh return;
8738 1.208 msaitoh }
8739 1.184 msaitoh
8740 1.244 msaitoh /*
8741 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
8742 1.281 msaitoh * own func
8743 1.244 msaitoh */
8744 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
8745 1.281 msaitoh printf("gmii_hv_writereg!!!\n");
8746 1.281 msaitoh return;
8747 1.221 msaitoh }
8748 1.244 msaitoh
8749 1.244 msaitoh /*
8750 1.281 msaitoh * XXX Workaround MDIO accesses being disabled after entering IEEE
8751 1.281 msaitoh * Power Down (whenever bit 11 of the PHY control register is set)
8752 1.244 msaitoh */
8753 1.184 msaitoh
8754 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
8755 1.281 msaitoh wm_gmii_i82544_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
8756 1.281 msaitoh page << BME1000_PAGE_SHIFT);
8757 1.281 msaitoh }
8758 1.281 msaitoh
8759 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, regnum & IGPHY_MAXREGADDR, val);
8760 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8761 1.281 msaitoh }
8762 1.281 msaitoh
8763 1.281 msaitoh /*
8764 1.281 msaitoh * wm_gmii_82580_readreg: [mii interface function]
8765 1.281 msaitoh *
8766 1.281 msaitoh * Read a PHY register on the 82580 and I350.
8767 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8768 1.281 msaitoh * ressource ...
8769 1.281 msaitoh */
8770 1.281 msaitoh static int
8771 1.281 msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
8772 1.281 msaitoh {
8773 1.281 msaitoh struct wm_softc *sc = device_private(self);
8774 1.281 msaitoh int sem;
8775 1.281 msaitoh int rv;
8776 1.281 msaitoh
8777 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8778 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8779 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8780 1.281 msaitoh __func__);
8781 1.281 msaitoh return 0;
8782 1.184 msaitoh }
8783 1.244 msaitoh
8784 1.281 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg);
8785 1.202 msaitoh
8786 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8787 1.281 msaitoh return rv;
8788 1.281 msaitoh }
8789 1.202 msaitoh
8790 1.281 msaitoh /*
8791 1.281 msaitoh * wm_gmii_82580_writereg: [mii interface function]
8792 1.281 msaitoh *
8793 1.281 msaitoh * Write a PHY register on the 82580 and I350.
8794 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8795 1.281 msaitoh * ressource ...
8796 1.281 msaitoh */
8797 1.281 msaitoh static void
8798 1.281 msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
8799 1.281 msaitoh {
8800 1.281 msaitoh struct wm_softc *sc = device_private(self);
8801 1.281 msaitoh int sem;
8802 1.202 msaitoh
8803 1.281 msaitoh sem = swfwphysem[sc->sc_funcid];
8804 1.281 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8805 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8806 1.281 msaitoh __func__);
8807 1.281 msaitoh return;
8808 1.192 msaitoh }
8809 1.281 msaitoh
8810 1.281 msaitoh wm_gmii_i82544_writereg(self, phy, reg, val);
8811 1.281 msaitoh
8812 1.281 msaitoh wm_put_swfw_semaphore(sc, sem);
8813 1.1 thorpej }
8814 1.1 thorpej
8815 1.1 thorpej /*
8816 1.329 msaitoh * wm_gmii_gs40g_readreg: [mii interface function]
8817 1.329 msaitoh *
8818 1.329 msaitoh * Read a PHY register on the I2100 and I211.
8819 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8820 1.329 msaitoh * ressource ...
8821 1.329 msaitoh */
8822 1.329 msaitoh static int
8823 1.329 msaitoh wm_gmii_gs40g_readreg(device_t self, int phy, int reg)
8824 1.329 msaitoh {
8825 1.329 msaitoh struct wm_softc *sc = device_private(self);
8826 1.329 msaitoh int sem;
8827 1.329 msaitoh int page, offset;
8828 1.329 msaitoh int rv;
8829 1.329 msaitoh
8830 1.329 msaitoh /* Acquire semaphore */
8831 1.329 msaitoh sem = swfwphysem[sc->sc_funcid];
8832 1.329 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8833 1.329 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8834 1.329 msaitoh __func__);
8835 1.329 msaitoh return 0;
8836 1.329 msaitoh }
8837 1.329 msaitoh
8838 1.329 msaitoh /* Page select */
8839 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
8840 1.329 msaitoh wm_gmii_i82544_writereg(self, phy, GS40G_PAGE_SELECT, page);
8841 1.329 msaitoh
8842 1.329 msaitoh /* Read reg */
8843 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
8844 1.329 msaitoh rv = wm_gmii_i82544_readreg(self, phy, offset);
8845 1.329 msaitoh
8846 1.329 msaitoh wm_put_swfw_semaphore(sc, sem);
8847 1.329 msaitoh return rv;
8848 1.329 msaitoh }
8849 1.329 msaitoh
8850 1.329 msaitoh /*
8851 1.329 msaitoh * wm_gmii_gs40g_writereg: [mii interface function]
8852 1.329 msaitoh *
8853 1.329 msaitoh * Write a PHY register on the I210 and I211.
8854 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
8855 1.329 msaitoh * ressource ...
8856 1.329 msaitoh */
8857 1.329 msaitoh static void
8858 1.329 msaitoh wm_gmii_gs40g_writereg(device_t self, int phy, int reg, int val)
8859 1.329 msaitoh {
8860 1.329 msaitoh struct wm_softc *sc = device_private(self);
8861 1.329 msaitoh int sem;
8862 1.329 msaitoh int page, offset;
8863 1.329 msaitoh
8864 1.329 msaitoh /* Acquire semaphore */
8865 1.329 msaitoh sem = swfwphysem[sc->sc_funcid];
8866 1.329 msaitoh if (wm_get_swfw_semaphore(sc, sem)) {
8867 1.329 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8868 1.329 msaitoh __func__);
8869 1.329 msaitoh return;
8870 1.329 msaitoh }
8871 1.329 msaitoh
8872 1.329 msaitoh /* Page select */
8873 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
8874 1.329 msaitoh wm_gmii_i82544_writereg(self, phy, GS40G_PAGE_SELECT, page);
8875 1.329 msaitoh
8876 1.329 msaitoh /* Write reg */
8877 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
8878 1.329 msaitoh wm_gmii_i82544_writereg(self, phy, offset, val);
8879 1.329 msaitoh
8880 1.329 msaitoh /* Release semaphore */
8881 1.329 msaitoh wm_put_swfw_semaphore(sc, sem);
8882 1.329 msaitoh }
8883 1.329 msaitoh
8884 1.329 msaitoh /*
8885 1.281 msaitoh * wm_gmii_statchg: [mii interface function]
8886 1.1 thorpej *
8887 1.281 msaitoh * Callback from MII layer when media changes.
8888 1.1 thorpej */
8889 1.47 thorpej static void
8890 1.281 msaitoh wm_gmii_statchg(struct ifnet *ifp)
8891 1.1 thorpej {
8892 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
8893 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
8894 1.1 thorpej
8895 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
8896 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
8897 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
8898 1.1 thorpej
8899 1.281 msaitoh /*
8900 1.281 msaitoh * Get flow control negotiation result.
8901 1.281 msaitoh */
8902 1.281 msaitoh if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
8903 1.281 msaitoh (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
8904 1.281 msaitoh sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
8905 1.281 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
8906 1.281 msaitoh }
8907 1.1 thorpej
8908 1.281 msaitoh if (sc->sc_flowflags & IFM_FLOW) {
8909 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
8910 1.281 msaitoh sc->sc_ctrl |= CTRL_TFCE;
8911 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
8912 1.281 msaitoh }
8913 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
8914 1.281 msaitoh sc->sc_ctrl |= CTRL_RFCE;
8915 1.281 msaitoh }
8916 1.152 dyoung
8917 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
8918 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
8919 1.281 msaitoh ("%s: LINK: statchg: FDX\n", ifp->if_xname));
8920 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
8921 1.152 dyoung } else {
8922 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
8923 1.281 msaitoh ("%s: LINK: statchg: HDX\n", ifp->if_xname));
8924 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
8925 1.281 msaitoh }
8926 1.281 msaitoh
8927 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8928 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
8929 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
8930 1.281 msaitoh : WMREG_FCRTL, sc->sc_fcrtl);
8931 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
8932 1.281 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
8933 1.152 dyoung case IFM_1000_T:
8934 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
8935 1.281 msaitoh KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
8936 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
8937 1.152 dyoung break;
8938 1.152 dyoung default:
8939 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
8940 1.281 msaitoh KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
8941 1.281 msaitoh sc->sc_tipg = TIPG_10_100_80003_DFLT;
8942 1.281 msaitoh break;
8943 1.127 bouyer }
8944 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
8945 1.127 bouyer }
8946 1.1 thorpej }
8947 1.1 thorpej
8948 1.281 msaitoh /*
8949 1.281 msaitoh * wm_kmrn_readreg:
8950 1.281 msaitoh *
8951 1.281 msaitoh * Read a kumeran register
8952 1.281 msaitoh */
8953 1.281 msaitoh static int
8954 1.281 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
8955 1.1 thorpej {
8956 1.281 msaitoh int rv;
8957 1.1 thorpej
8958 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW) {
8959 1.281 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
8960 1.281 msaitoh aprint_error_dev(sc->sc_dev,
8961 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
8962 1.281 msaitoh return 0;
8963 1.281 msaitoh }
8964 1.323 msaitoh } else if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
8965 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
8966 1.281 msaitoh aprint_error_dev(sc->sc_dev,
8967 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
8968 1.281 msaitoh return 0;
8969 1.281 msaitoh }
8970 1.1 thorpej }
8971 1.1 thorpej
8972 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
8973 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
8974 1.281 msaitoh KUMCTRLSTA_REN);
8975 1.266 msaitoh CSR_WRITE_FLUSH(sc);
8976 1.281 msaitoh delay(2);
8977 1.1 thorpej
8978 1.281 msaitoh rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
8979 1.1 thorpej
8980 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
8981 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
8982 1.323 msaitoh else if (sc->sc_flags & WM_F_LOCK_EXTCNF)
8983 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
8984 1.1 thorpej
8985 1.281 msaitoh return rv;
8986 1.1 thorpej }
8987 1.1 thorpej
8988 1.1 thorpej /*
8989 1.281 msaitoh * wm_kmrn_writereg:
8990 1.1 thorpej *
8991 1.281 msaitoh * Write a kumeran register
8992 1.1 thorpej */
8993 1.281 msaitoh static void
8994 1.281 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
8995 1.1 thorpej {
8996 1.1 thorpej
8997 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW) {
8998 1.281 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
8999 1.281 msaitoh aprint_error_dev(sc->sc_dev,
9000 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
9001 1.281 msaitoh return;
9002 1.281 msaitoh }
9003 1.323 msaitoh } else if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
9004 1.281 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
9005 1.281 msaitoh aprint_error_dev(sc->sc_dev,
9006 1.281 msaitoh "%s: failed to get semaphore\n", __func__);
9007 1.281 msaitoh return;
9008 1.281 msaitoh }
9009 1.281 msaitoh }
9010 1.1 thorpej
9011 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
9012 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
9013 1.281 msaitoh (val & KUMCTRLSTA_MASK));
9014 1.1 thorpej
9015 1.323 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
9016 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9017 1.323 msaitoh else if (sc->sc_flags & WM_F_LOCK_EXTCNF)
9018 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
9019 1.1 thorpej }
9020 1.1 thorpej
9021 1.281 msaitoh /* SGMII related */
9022 1.281 msaitoh
9023 1.1 thorpej /*
9024 1.281 msaitoh * wm_sgmii_uses_mdio
9025 1.1 thorpej *
9026 1.281 msaitoh * Check whether the transaction is to the internal PHY or the external
9027 1.281 msaitoh * MDIO interface. Return true if it's MDIO.
9028 1.281 msaitoh */
9029 1.281 msaitoh static bool
9030 1.281 msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
9031 1.281 msaitoh {
9032 1.281 msaitoh uint32_t reg;
9033 1.281 msaitoh bool ismdio = false;
9034 1.281 msaitoh
9035 1.281 msaitoh switch (sc->sc_type) {
9036 1.281 msaitoh case WM_T_82575:
9037 1.281 msaitoh case WM_T_82576:
9038 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
9039 1.281 msaitoh ismdio = ((reg & MDIC_DEST) != 0);
9040 1.281 msaitoh break;
9041 1.281 msaitoh case WM_T_82580:
9042 1.281 msaitoh case WM_T_I350:
9043 1.281 msaitoh case WM_T_I354:
9044 1.281 msaitoh case WM_T_I210:
9045 1.281 msaitoh case WM_T_I211:
9046 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
9047 1.281 msaitoh ismdio = ((reg & MDICNFG_DEST) != 0);
9048 1.281 msaitoh break;
9049 1.281 msaitoh default:
9050 1.281 msaitoh break;
9051 1.281 msaitoh }
9052 1.1 thorpej
9053 1.281 msaitoh return ismdio;
9054 1.1 thorpej }
9055 1.1 thorpej
9056 1.1 thorpej /*
9057 1.281 msaitoh * wm_sgmii_readreg: [mii interface function]
9058 1.1 thorpej *
9059 1.281 msaitoh * Read a PHY register on the SGMII
9060 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9061 1.281 msaitoh * ressource ...
9062 1.1 thorpej */
9063 1.47 thorpej static int
9064 1.281 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
9065 1.1 thorpej {
9066 1.157 dyoung struct wm_softc *sc = device_private(self);
9067 1.281 msaitoh uint32_t i2ccmd;
9068 1.1 thorpej int i, rv;
9069 1.1 thorpej
9070 1.281 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
9071 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9072 1.281 msaitoh __func__);
9073 1.281 msaitoh return 0;
9074 1.281 msaitoh }
9075 1.281 msaitoh
9076 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
9077 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
9078 1.281 msaitoh | I2CCMD_OPCODE_READ;
9079 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9080 1.1 thorpej
9081 1.281 msaitoh /* Poll the ready bit */
9082 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9083 1.281 msaitoh delay(50);
9084 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9085 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
9086 1.1 thorpej break;
9087 1.1 thorpej }
9088 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9089 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
9090 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9091 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
9092 1.1 thorpej
9093 1.281 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
9094 1.1 thorpej
9095 1.281 msaitoh wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
9096 1.194 msaitoh return rv;
9097 1.1 thorpej }
9098 1.1 thorpej
9099 1.1 thorpej /*
9100 1.281 msaitoh * wm_sgmii_writereg: [mii interface function]
9101 1.1 thorpej *
9102 1.281 msaitoh * Write a PHY register on the SGMII.
9103 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9104 1.281 msaitoh * ressource ...
9105 1.1 thorpej */
9106 1.47 thorpej static void
9107 1.281 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
9108 1.1 thorpej {
9109 1.157 dyoung struct wm_softc *sc = device_private(self);
9110 1.281 msaitoh uint32_t i2ccmd;
9111 1.1 thorpej int i;
9112 1.314 msaitoh int val_swapped;
9113 1.1 thorpej
9114 1.281 msaitoh if (wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid])) {
9115 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9116 1.281 msaitoh __func__);
9117 1.281 msaitoh return;
9118 1.281 msaitoh }
9119 1.314 msaitoh /* Swap the data bytes for the I2C interface */
9120 1.314 msaitoh val_swapped = ((val >> 8) & 0x00FF) | ((val << 8) & 0xFF00);
9121 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
9122 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
9123 1.314 msaitoh | I2CCMD_OPCODE_WRITE | val_swapped;
9124 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9125 1.1 thorpej
9126 1.281 msaitoh /* Poll the ready bit */
9127 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9128 1.281 msaitoh delay(50);
9129 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9130 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
9131 1.1 thorpej break;
9132 1.1 thorpej }
9133 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9134 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
9135 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9136 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
9137 1.1 thorpej
9138 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_PHY0_SM);
9139 1.1 thorpej }
9140 1.1 thorpej
9141 1.281 msaitoh /* TBI related */
9142 1.281 msaitoh
9143 1.127 bouyer /*
9144 1.281 msaitoh * wm_tbi_mediainit:
9145 1.127 bouyer *
9146 1.281 msaitoh * Initialize media for use on 1000BASE-X devices.
9147 1.127 bouyer */
9148 1.127 bouyer static void
9149 1.281 msaitoh wm_tbi_mediainit(struct wm_softc *sc)
9150 1.127 bouyer {
9151 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
9152 1.281 msaitoh const char *sep = "";
9153 1.281 msaitoh
9154 1.281 msaitoh if (sc->sc_type < WM_T_82543)
9155 1.281 msaitoh sc->sc_tipg = TIPG_WM_DFLT;
9156 1.281 msaitoh else
9157 1.281 msaitoh sc->sc_tipg = TIPG_LG_DFLT;
9158 1.281 msaitoh
9159 1.325 msaitoh sc->sc_tbi_serdes_anegticks = 5;
9160 1.281 msaitoh
9161 1.281 msaitoh /* Initialize our media structures */
9162 1.281 msaitoh sc->sc_mii.mii_ifp = ifp;
9163 1.325 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
9164 1.281 msaitoh
9165 1.325 msaitoh if ((sc->sc_type >= WM_T_82575)
9166 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
9167 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
9168 1.325 msaitoh wm_serdes_mediachange, wm_serdes_mediastatus);
9169 1.325 msaitoh else
9170 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
9171 1.325 msaitoh wm_tbi_mediachange, wm_tbi_mediastatus);
9172 1.281 msaitoh
9173 1.281 msaitoh /*
9174 1.281 msaitoh * SWD Pins:
9175 1.281 msaitoh *
9176 1.281 msaitoh * 0 = Link LED (output)
9177 1.281 msaitoh * 1 = Loss Of Signal (input)
9178 1.281 msaitoh */
9179 1.281 msaitoh sc->sc_ctrl |= CTRL_SWDPIO(0);
9180 1.325 msaitoh
9181 1.325 msaitoh /* XXX Perhaps this is only for TBI */
9182 1.325 msaitoh if (sc->sc_mediatype != WM_MEDIATYPE_SERDES)
9183 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIO(1);
9184 1.325 msaitoh
9185 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
9186 1.281 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9187 1.281 msaitoh
9188 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9189 1.127 bouyer
9190 1.281 msaitoh #define ADD(ss, mm, dd) \
9191 1.281 msaitoh do { \
9192 1.281 msaitoh aprint_normal("%s%s", sep, ss); \
9193 1.388 msaitoh ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | (mm), (dd), NULL); \
9194 1.281 msaitoh sep = ", "; \
9195 1.281 msaitoh } while (/*CONSTCOND*/0)
9196 1.127 bouyer
9197 1.281 msaitoh aprint_normal_dev(sc->sc_dev, "");
9198 1.285 msaitoh
9199 1.285 msaitoh /* Only 82545 is LX */
9200 1.285 msaitoh if (sc->sc_type == WM_T_82545) {
9201 1.285 msaitoh ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
9202 1.388 msaitoh ADD("1000baseLX-FDX", IFM_1000_LX | IFM_FDX, ANAR_X_FD);
9203 1.285 msaitoh } else {
9204 1.285 msaitoh ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
9205 1.388 msaitoh ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX, ANAR_X_FD);
9206 1.285 msaitoh }
9207 1.388 msaitoh ADD("auto", IFM_AUTO, ANAR_X_FD | ANAR_X_HD);
9208 1.281 msaitoh aprint_normal("\n");
9209 1.127 bouyer
9210 1.281 msaitoh #undef ADD
9211 1.127 bouyer
9212 1.281 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
9213 1.127 bouyer }
9214 1.127 bouyer
9215 1.127 bouyer /*
9216 1.281 msaitoh * wm_tbi_mediachange: [ifmedia interface function]
9217 1.167 msaitoh *
9218 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-X device.
9219 1.167 msaitoh */
9220 1.281 msaitoh static int
9221 1.281 msaitoh wm_tbi_mediachange(struct ifnet *ifp)
9222 1.167 msaitoh {
9223 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
9224 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9225 1.281 msaitoh uint32_t status;
9226 1.281 msaitoh int i;
9227 1.167 msaitoh
9228 1.325 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
9229 1.325 msaitoh /* XXX need some work for >= 82571 and < 82575 */
9230 1.325 msaitoh if (sc->sc_type < WM_T_82575)
9231 1.325 msaitoh return 0;
9232 1.325 msaitoh }
9233 1.167 msaitoh
9234 1.285 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
9235 1.285 msaitoh || (sc->sc_type >= WM_T_82575))
9236 1.285 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
9237 1.285 msaitoh
9238 1.285 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9239 1.285 msaitoh sc->sc_txcw = TXCW_ANE;
9240 1.285 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9241 1.285 msaitoh sc->sc_txcw |= TXCW_FD | TXCW_HD;
9242 1.285 msaitoh else if (ife->ifm_media & IFM_FDX)
9243 1.285 msaitoh sc->sc_txcw |= TXCW_FD;
9244 1.285 msaitoh else
9245 1.285 msaitoh sc->sc_txcw |= TXCW_HD;
9246 1.285 msaitoh
9247 1.327 msaitoh if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
9248 1.281 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
9249 1.167 msaitoh
9250 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
9251 1.285 msaitoh device_xname(sc->sc_dev), sc->sc_txcw));
9252 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9253 1.285 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9254 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9255 1.285 msaitoh delay(1000);
9256 1.167 msaitoh
9257 1.281 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
9258 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
9259 1.192 msaitoh
9260 1.281 msaitoh /*
9261 1.281 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
9262 1.281 msaitoh * optics detect a signal, 0 if they don't.
9263 1.281 msaitoh */
9264 1.281 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
9265 1.281 msaitoh /* Have signal; wait for the link to come up. */
9266 1.281 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
9267 1.281 msaitoh delay(10000);
9268 1.281 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
9269 1.281 msaitoh break;
9270 1.281 msaitoh }
9271 1.192 msaitoh
9272 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
9273 1.281 msaitoh device_xname(sc->sc_dev),i));
9274 1.192 msaitoh
9275 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9276 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9277 1.281 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
9278 1.281 msaitoh device_xname(sc->sc_dev),status, STATUS_LU));
9279 1.281 msaitoh if (status & STATUS_LU) {
9280 1.281 msaitoh /* Link is up. */
9281 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9282 1.281 msaitoh ("%s: LINK: set media -> link up %s\n",
9283 1.281 msaitoh device_xname(sc->sc_dev),
9284 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
9285 1.192 msaitoh
9286 1.281 msaitoh /*
9287 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
9288 1.281 msaitoh * so we should update sc->sc_ctrl
9289 1.281 msaitoh */
9290 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
9291 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
9292 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
9293 1.281 msaitoh if (status & STATUS_FD)
9294 1.281 msaitoh sc->sc_tctl |=
9295 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
9296 1.281 msaitoh else
9297 1.281 msaitoh sc->sc_tctl |=
9298 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
9299 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
9300 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
9301 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
9302 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
9303 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
9304 1.281 msaitoh sc->sc_fcrtl);
9305 1.281 msaitoh sc->sc_tbi_linkup = 1;
9306 1.281 msaitoh } else {
9307 1.281 msaitoh if (i == WM_LINKUP_TIMEOUT)
9308 1.281 msaitoh wm_check_for_link(sc);
9309 1.281 msaitoh /* Link is down. */
9310 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9311 1.281 msaitoh ("%s: LINK: set media -> link down\n",
9312 1.281 msaitoh device_xname(sc->sc_dev)));
9313 1.281 msaitoh sc->sc_tbi_linkup = 0;
9314 1.281 msaitoh }
9315 1.281 msaitoh } else {
9316 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
9317 1.281 msaitoh device_xname(sc->sc_dev)));
9318 1.281 msaitoh sc->sc_tbi_linkup = 0;
9319 1.281 msaitoh }
9320 1.198 msaitoh
9321 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9322 1.192 msaitoh
9323 1.281 msaitoh return 0;
9324 1.192 msaitoh }
9325 1.192 msaitoh
9326 1.167 msaitoh /*
9327 1.324 msaitoh * wm_tbi_mediastatus: [ifmedia interface function]
9328 1.324 msaitoh *
9329 1.324 msaitoh * Get the current interface media status on a 1000BASE-X device.
9330 1.324 msaitoh */
9331 1.324 msaitoh static void
9332 1.324 msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9333 1.324 msaitoh {
9334 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
9335 1.324 msaitoh uint32_t ctrl, status;
9336 1.324 msaitoh
9337 1.324 msaitoh ifmr->ifm_status = IFM_AVALID;
9338 1.324 msaitoh ifmr->ifm_active = IFM_ETHER;
9339 1.324 msaitoh
9340 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9341 1.324 msaitoh if ((status & STATUS_LU) == 0) {
9342 1.324 msaitoh ifmr->ifm_active |= IFM_NONE;
9343 1.324 msaitoh return;
9344 1.324 msaitoh }
9345 1.324 msaitoh
9346 1.324 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
9347 1.324 msaitoh /* Only 82545 is LX */
9348 1.324 msaitoh if (sc->sc_type == WM_T_82545)
9349 1.324 msaitoh ifmr->ifm_active |= IFM_1000_LX;
9350 1.324 msaitoh else
9351 1.324 msaitoh ifmr->ifm_active |= IFM_1000_SX;
9352 1.324 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
9353 1.324 msaitoh ifmr->ifm_active |= IFM_FDX;
9354 1.324 msaitoh else
9355 1.324 msaitoh ifmr->ifm_active |= IFM_HDX;
9356 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
9357 1.324 msaitoh if (ctrl & CTRL_RFCE)
9358 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
9359 1.324 msaitoh if (ctrl & CTRL_TFCE)
9360 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
9361 1.324 msaitoh }
9362 1.324 msaitoh
9363 1.325 msaitoh /* XXX TBI only */
9364 1.324 msaitoh static int
9365 1.324 msaitoh wm_check_for_link(struct wm_softc *sc)
9366 1.324 msaitoh {
9367 1.324 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9368 1.324 msaitoh uint32_t rxcw;
9369 1.324 msaitoh uint32_t ctrl;
9370 1.324 msaitoh uint32_t status;
9371 1.324 msaitoh uint32_t sig;
9372 1.324 msaitoh
9373 1.324 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
9374 1.325 msaitoh /* XXX need some work for >= 82571 */
9375 1.325 msaitoh if (sc->sc_type >= WM_T_82571) {
9376 1.325 msaitoh sc->sc_tbi_linkup = 1;
9377 1.325 msaitoh return 0;
9378 1.325 msaitoh }
9379 1.324 msaitoh }
9380 1.324 msaitoh
9381 1.324 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
9382 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
9383 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9384 1.324 msaitoh
9385 1.324 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
9386 1.324 msaitoh
9387 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
9388 1.388 msaitoh ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
9389 1.324 msaitoh device_xname(sc->sc_dev), __func__,
9390 1.324 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
9391 1.388 msaitoh ((status & STATUS_LU) != 0), ((rxcw & RXCW_C) != 0)));
9392 1.324 msaitoh
9393 1.324 msaitoh /*
9394 1.324 msaitoh * SWDPIN LU RXCW
9395 1.324 msaitoh * 0 0 0
9396 1.324 msaitoh * 0 0 1 (should not happen)
9397 1.324 msaitoh * 0 1 0 (should not happen)
9398 1.324 msaitoh * 0 1 1 (should not happen)
9399 1.324 msaitoh * 1 0 0 Disable autonego and force linkup
9400 1.324 msaitoh * 1 0 1 got /C/ but not linkup yet
9401 1.324 msaitoh * 1 1 0 (linkup)
9402 1.324 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
9403 1.324 msaitoh *
9404 1.324 msaitoh */
9405 1.324 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
9406 1.324 msaitoh && ((status & STATUS_LU) == 0)
9407 1.324 msaitoh && ((rxcw & RXCW_C) == 0)) {
9408 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
9409 1.324 msaitoh __func__));
9410 1.324 msaitoh sc->sc_tbi_linkup = 0;
9411 1.324 msaitoh /* Disable auto-negotiation in the TXCW register */
9412 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
9413 1.324 msaitoh
9414 1.324 msaitoh /*
9415 1.324 msaitoh * Force link-up and also force full-duplex.
9416 1.324 msaitoh *
9417 1.324 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
9418 1.324 msaitoh * so we should update sc->sc_ctrl
9419 1.324 msaitoh */
9420 1.324 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
9421 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9422 1.324 msaitoh } else if (((status & STATUS_LU) != 0)
9423 1.324 msaitoh && ((rxcw & RXCW_C) != 0)
9424 1.324 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
9425 1.324 msaitoh sc->sc_tbi_linkup = 1;
9426 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
9427 1.324 msaitoh __func__));
9428 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9429 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
9430 1.324 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
9431 1.324 msaitoh && ((rxcw & RXCW_C) != 0)) {
9432 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
9433 1.324 msaitoh } else {
9434 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
9435 1.324 msaitoh status));
9436 1.324 msaitoh }
9437 1.324 msaitoh
9438 1.324 msaitoh return 0;
9439 1.324 msaitoh }
9440 1.324 msaitoh
9441 1.324 msaitoh /*
9442 1.325 msaitoh * wm_tbi_tick:
9443 1.191 msaitoh *
9444 1.325 msaitoh * Check the link on TBI devices.
9445 1.325 msaitoh * This function acts as mii_tick().
9446 1.191 msaitoh */
9447 1.281 msaitoh static void
9448 1.325 msaitoh wm_tbi_tick(struct wm_softc *sc)
9449 1.191 msaitoh {
9450 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
9451 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
9452 1.281 msaitoh uint32_t status;
9453 1.281 msaitoh
9454 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
9455 1.191 msaitoh
9456 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9457 1.192 msaitoh
9458 1.281 msaitoh /* XXX is this needed? */
9459 1.281 msaitoh (void)CSR_READ(sc, WMREG_RXCW);
9460 1.281 msaitoh (void)CSR_READ(sc, WMREG_CTRL);
9461 1.192 msaitoh
9462 1.281 msaitoh /* set link status */
9463 1.281 msaitoh if ((status & STATUS_LU) == 0) {
9464 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9465 1.281 msaitoh ("%s: LINK: checklink -> down\n",
9466 1.281 msaitoh device_xname(sc->sc_dev)));
9467 1.281 msaitoh sc->sc_tbi_linkup = 0;
9468 1.281 msaitoh } else if (sc->sc_tbi_linkup == 0) {
9469 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9470 1.281 msaitoh ("%s: LINK: checklink -> up %s\n",
9471 1.281 msaitoh device_xname(sc->sc_dev),
9472 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
9473 1.281 msaitoh sc->sc_tbi_linkup = 1;
9474 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9475 1.325 msaitoh }
9476 1.325 msaitoh
9477 1.325 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) == 0)
9478 1.325 msaitoh goto setled;
9479 1.325 msaitoh
9480 1.325 msaitoh if ((status & STATUS_LU) == 0) {
9481 1.325 msaitoh sc->sc_tbi_linkup = 0;
9482 1.325 msaitoh /* If the timer expired, retry autonegotiation */
9483 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9484 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
9485 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
9486 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
9487 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9488 1.325 msaitoh /*
9489 1.325 msaitoh * Reset the link, and let autonegotiation do
9490 1.325 msaitoh * its thing
9491 1.325 msaitoh */
9492 1.325 msaitoh sc->sc_ctrl |= CTRL_LRST;
9493 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9494 1.325 msaitoh CSR_WRITE_FLUSH(sc);
9495 1.325 msaitoh delay(1000);
9496 1.325 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9497 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9498 1.325 msaitoh CSR_WRITE_FLUSH(sc);
9499 1.325 msaitoh delay(1000);
9500 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW,
9501 1.325 msaitoh sc->sc_txcw & ~TXCW_ANE);
9502 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9503 1.325 msaitoh }
9504 1.192 msaitoh }
9505 1.192 msaitoh
9506 1.325 msaitoh setled:
9507 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9508 1.325 msaitoh }
9509 1.325 msaitoh
9510 1.325 msaitoh /* SERDES related */
9511 1.325 msaitoh static void
9512 1.325 msaitoh wm_serdes_power_up_link_82575(struct wm_softc *sc)
9513 1.325 msaitoh {
9514 1.325 msaitoh uint32_t reg;
9515 1.325 msaitoh
9516 1.325 msaitoh if ((sc->sc_mediatype != WM_MEDIATYPE_SERDES)
9517 1.325 msaitoh && ((sc->sc_flags & WM_F_SGMII) == 0))
9518 1.325 msaitoh return;
9519 1.325 msaitoh
9520 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_CFG);
9521 1.325 msaitoh reg |= PCS_CFG_PCS_EN;
9522 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_CFG, reg);
9523 1.325 msaitoh
9524 1.325 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
9525 1.325 msaitoh reg &= ~CTRL_EXT_SWDPIN(3);
9526 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
9527 1.325 msaitoh CSR_WRITE_FLUSH(sc);
9528 1.325 msaitoh }
9529 1.325 msaitoh
9530 1.325 msaitoh static int
9531 1.325 msaitoh wm_serdes_mediachange(struct ifnet *ifp)
9532 1.325 msaitoh {
9533 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
9534 1.325 msaitoh bool pcs_autoneg = true; /* XXX */
9535 1.325 msaitoh uint32_t ctrl_ext, pcs_lctl, reg;
9536 1.325 msaitoh
9537 1.325 msaitoh /* XXX Currently, this function is not called on 8257[12] */
9538 1.325 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
9539 1.325 msaitoh || (sc->sc_type >= WM_T_82575))
9540 1.325 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
9541 1.325 msaitoh
9542 1.325 msaitoh wm_serdes_power_up_link_82575(sc);
9543 1.325 msaitoh
9544 1.325 msaitoh sc->sc_ctrl |= CTRL_SLU;
9545 1.325 msaitoh
9546 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
9547 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0) | CTRL_SWDPIN(1);
9548 1.325 msaitoh
9549 1.325 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
9550 1.325 msaitoh pcs_lctl = CSR_READ(sc, WMREG_PCS_LCTL);
9551 1.325 msaitoh switch (ctrl_ext & CTRL_EXT_LINK_MODE_MASK) {
9552 1.325 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
9553 1.325 msaitoh pcs_autoneg = true;
9554 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_AN_TIMEOUT;
9555 1.325 msaitoh break;
9556 1.325 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
9557 1.325 msaitoh pcs_autoneg = false;
9558 1.325 msaitoh /* FALLTHROUGH */
9559 1.325 msaitoh default:
9560 1.388 msaitoh if ((sc->sc_type == WM_T_82575)
9561 1.388 msaitoh || (sc->sc_type == WM_T_82576)) {
9562 1.325 msaitoh if ((sc->sc_flags & WM_F_PCS_DIS_AUTONEGO) != 0)
9563 1.325 msaitoh pcs_autoneg = false;
9564 1.325 msaitoh }
9565 1.325 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000 | CTRL_FRCSPD | CTRL_FD
9566 1.325 msaitoh | CTRL_FRCFDX;
9567 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSV_1000 | PCS_LCTL_FDV_FULL;
9568 1.325 msaitoh }
9569 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9570 1.325 msaitoh
9571 1.325 msaitoh if (pcs_autoneg) {
9572 1.325 msaitoh pcs_lctl |= PCS_LCTL_AN_ENABLE | PCS_LCTL_AN_RESTART;
9573 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_FORCE_FC;
9574 1.325 msaitoh
9575 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_ANADV);
9576 1.325 msaitoh reg &= ~(TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE);
9577 1.327 msaitoh reg |= TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE;
9578 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_ANADV, reg);
9579 1.325 msaitoh } else
9580 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSD | PCS_LCTL_FORCE_FC;
9581 1.325 msaitoh
9582 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_LCTL, pcs_lctl);
9583 1.325 msaitoh
9584 1.325 msaitoh
9585 1.325 msaitoh return 0;
9586 1.325 msaitoh }
9587 1.325 msaitoh
9588 1.325 msaitoh static void
9589 1.325 msaitoh wm_serdes_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9590 1.325 msaitoh {
9591 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
9592 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
9593 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9594 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
9595 1.325 msaitoh
9596 1.325 msaitoh ifmr->ifm_status = IFM_AVALID;
9597 1.325 msaitoh ifmr->ifm_active = IFM_ETHER;
9598 1.325 msaitoh
9599 1.325 msaitoh /* Check PCS */
9600 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
9601 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) == 0) {
9602 1.325 msaitoh ifmr->ifm_active |= IFM_NONE;
9603 1.325 msaitoh sc->sc_tbi_linkup = 0;
9604 1.325 msaitoh goto setled;
9605 1.325 msaitoh }
9606 1.325 msaitoh
9607 1.325 msaitoh sc->sc_tbi_linkup = 1;
9608 1.325 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
9609 1.325 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX */
9610 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
9611 1.325 msaitoh ifmr->ifm_active |= IFM_FDX;
9612 1.325 msaitoh else
9613 1.325 msaitoh ifmr->ifm_active |= IFM_HDX;
9614 1.325 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
9615 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
9616 1.325 msaitoh /* Check flow */
9617 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
9618 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
9619 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("XXX LINKOK but not ACOMP\n"));
9620 1.325 msaitoh goto setled;
9621 1.325 msaitoh }
9622 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
9623 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
9624 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
9625 1.388 msaitoh ("XXX AN result(2) %08x, %08x\n", pcs_adv, pcs_lpab));
9626 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
9627 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
9628 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
9629 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
9630 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
9631 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
9632 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
9633 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
9634 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
9635 1.325 msaitoh | IFM_ETH_TXPAUSE;
9636 1.325 msaitoh } else if ((pcs_adv & TXCW_SYM_PAUSE)
9637 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
9638 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
9639 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
9640 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
9641 1.325 msaitoh | IFM_ETH_RXPAUSE;
9642 1.325 msaitoh } else {
9643 1.325 msaitoh }
9644 1.325 msaitoh }
9645 1.325 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
9646 1.325 msaitoh | (mii->mii_media_active & IFM_ETH_FMASK);
9647 1.325 msaitoh setled:
9648 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9649 1.325 msaitoh }
9650 1.325 msaitoh
9651 1.325 msaitoh /*
9652 1.325 msaitoh * wm_serdes_tick:
9653 1.325 msaitoh *
9654 1.325 msaitoh * Check the link on serdes devices.
9655 1.325 msaitoh */
9656 1.325 msaitoh static void
9657 1.325 msaitoh wm_serdes_tick(struct wm_softc *sc)
9658 1.325 msaitoh {
9659 1.325 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
9660 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
9661 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
9662 1.325 msaitoh uint32_t reg;
9663 1.325 msaitoh
9664 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
9665 1.325 msaitoh
9666 1.325 msaitoh mii->mii_media_status = IFM_AVALID;
9667 1.325 msaitoh mii->mii_media_active = IFM_ETHER;
9668 1.325 msaitoh
9669 1.325 msaitoh /* Check PCS */
9670 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
9671 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
9672 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
9673 1.325 msaitoh sc->sc_tbi_linkup = 1;
9674 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9675 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX; /* XXX */
9676 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
9677 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
9678 1.325 msaitoh else
9679 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
9680 1.325 msaitoh } else {
9681 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
9682 1.281 msaitoh sc->sc_tbi_linkup = 0;
9683 1.325 msaitoh /* If the timer expired, retry autonegotiation */
9684 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9685 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
9686 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
9687 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
9688 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
9689 1.325 msaitoh /* XXX */
9690 1.325 msaitoh wm_serdes_mediachange(ifp);
9691 1.281 msaitoh }
9692 1.192 msaitoh }
9693 1.192 msaitoh
9694 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
9695 1.191 msaitoh }
9696 1.191 msaitoh
9697 1.292 msaitoh /* SFP related */
9698 1.295 msaitoh
9699 1.295 msaitoh static int
9700 1.295 msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
9701 1.295 msaitoh {
9702 1.295 msaitoh uint32_t i2ccmd;
9703 1.295 msaitoh int i;
9704 1.295 msaitoh
9705 1.295 msaitoh i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
9706 1.295 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9707 1.295 msaitoh
9708 1.295 msaitoh /* Poll the ready bit */
9709 1.295 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9710 1.295 msaitoh delay(50);
9711 1.295 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9712 1.295 msaitoh if (i2ccmd & I2CCMD_READY)
9713 1.295 msaitoh break;
9714 1.295 msaitoh }
9715 1.295 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9716 1.295 msaitoh return -1;
9717 1.295 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9718 1.295 msaitoh return -1;
9719 1.295 msaitoh
9720 1.295 msaitoh *data = i2ccmd & 0x00ff;
9721 1.295 msaitoh
9722 1.295 msaitoh return 0;
9723 1.295 msaitoh }
9724 1.295 msaitoh
9725 1.292 msaitoh static uint32_t
9726 1.295 msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
9727 1.292 msaitoh {
9728 1.295 msaitoh uint32_t ctrl_ext;
9729 1.295 msaitoh uint8_t val = 0;
9730 1.295 msaitoh int timeout = 3;
9731 1.311 msaitoh uint32_t mediatype = WM_MEDIATYPE_UNKNOWN;
9732 1.295 msaitoh int rv = -1;
9733 1.292 msaitoh
9734 1.295 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
9735 1.295 msaitoh ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
9736 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
9737 1.295 msaitoh CSR_WRITE_FLUSH(sc);
9738 1.295 msaitoh
9739 1.295 msaitoh /* Read SFP module data */
9740 1.295 msaitoh while (timeout) {
9741 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
9742 1.295 msaitoh if (rv == 0)
9743 1.295 msaitoh break;
9744 1.295 msaitoh delay(100*1000); /* XXX too big */
9745 1.295 msaitoh timeout--;
9746 1.295 msaitoh }
9747 1.295 msaitoh if (rv != 0)
9748 1.295 msaitoh goto out;
9749 1.295 msaitoh switch (val) {
9750 1.295 msaitoh case SFF_SFP_ID_SFF:
9751 1.295 msaitoh aprint_normal_dev(sc->sc_dev,
9752 1.295 msaitoh "Module/Connector soldered to board\n");
9753 1.295 msaitoh break;
9754 1.295 msaitoh case SFF_SFP_ID_SFP:
9755 1.295 msaitoh aprint_normal_dev(sc->sc_dev, "SFP\n");
9756 1.295 msaitoh break;
9757 1.295 msaitoh case SFF_SFP_ID_UNKNOWN:
9758 1.295 msaitoh goto out;
9759 1.295 msaitoh default:
9760 1.295 msaitoh break;
9761 1.295 msaitoh }
9762 1.295 msaitoh
9763 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
9764 1.295 msaitoh if (rv != 0) {
9765 1.295 msaitoh goto out;
9766 1.295 msaitoh }
9767 1.295 msaitoh
9768 1.295 msaitoh if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
9769 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
9770 1.295 msaitoh else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0){
9771 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
9772 1.311 msaitoh mediatype = WM_MEDIATYPE_COPPER;
9773 1.295 msaitoh } else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0){
9774 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
9775 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
9776 1.295 msaitoh }
9777 1.295 msaitoh
9778 1.295 msaitoh out:
9779 1.295 msaitoh /* Restore I2C interface setting */
9780 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
9781 1.295 msaitoh
9782 1.295 msaitoh return mediatype;
9783 1.292 msaitoh }
9784 1.191 msaitoh /*
9785 1.281 msaitoh * NVM related.
9786 1.281 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
9787 1.265 msaitoh */
9788 1.265 msaitoh
9789 1.281 msaitoh /* Both spi and uwire */
9790 1.265 msaitoh
9791 1.265 msaitoh /*
9792 1.281 msaitoh * wm_eeprom_sendbits:
9793 1.199 msaitoh *
9794 1.281 msaitoh * Send a series of bits to the EEPROM.
9795 1.199 msaitoh */
9796 1.281 msaitoh static void
9797 1.281 msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
9798 1.199 msaitoh {
9799 1.281 msaitoh uint32_t reg;
9800 1.281 msaitoh int x;
9801 1.199 msaitoh
9802 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
9803 1.199 msaitoh
9804 1.281 msaitoh for (x = nbits; x > 0; x--) {
9805 1.281 msaitoh if (bits & (1U << (x - 1)))
9806 1.281 msaitoh reg |= EECD_DI;
9807 1.281 msaitoh else
9808 1.281 msaitoh reg &= ~EECD_DI;
9809 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9810 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9811 1.281 msaitoh delay(2);
9812 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
9813 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9814 1.281 msaitoh delay(2);
9815 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9816 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9817 1.281 msaitoh delay(2);
9818 1.199 msaitoh }
9819 1.199 msaitoh }
9820 1.199 msaitoh
9821 1.199 msaitoh /*
9822 1.281 msaitoh * wm_eeprom_recvbits:
9823 1.199 msaitoh *
9824 1.281 msaitoh * Receive a series of bits from the EEPROM.
9825 1.199 msaitoh */
9826 1.199 msaitoh static void
9827 1.281 msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
9828 1.199 msaitoh {
9829 1.281 msaitoh uint32_t reg, val;
9830 1.281 msaitoh int x;
9831 1.199 msaitoh
9832 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
9833 1.199 msaitoh
9834 1.281 msaitoh val = 0;
9835 1.281 msaitoh for (x = nbits; x > 0; x--) {
9836 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
9837 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9838 1.281 msaitoh delay(2);
9839 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
9840 1.281 msaitoh val |= (1U << (x - 1));
9841 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9842 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9843 1.281 msaitoh delay(2);
9844 1.199 msaitoh }
9845 1.281 msaitoh *valp = val;
9846 1.281 msaitoh }
9847 1.199 msaitoh
9848 1.281 msaitoh /* Microwire */
9849 1.199 msaitoh
9850 1.199 msaitoh /*
9851 1.281 msaitoh * wm_nvm_read_uwire:
9852 1.243 msaitoh *
9853 1.281 msaitoh * Read a word from the EEPROM using the MicroWire protocol.
9854 1.243 msaitoh */
9855 1.243 msaitoh static int
9856 1.281 msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
9857 1.243 msaitoh {
9858 1.281 msaitoh uint32_t reg, val;
9859 1.281 msaitoh int i;
9860 1.281 msaitoh
9861 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
9862 1.281 msaitoh /* Clear SK and DI. */
9863 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
9864 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9865 1.281 msaitoh
9866 1.281 msaitoh /*
9867 1.281 msaitoh * XXX: workaround for a bug in qemu-0.12.x and prior
9868 1.281 msaitoh * and Xen.
9869 1.281 msaitoh *
9870 1.281 msaitoh * We use this workaround only for 82540 because qemu's
9871 1.281 msaitoh * e1000 act as 82540.
9872 1.281 msaitoh */
9873 1.281 msaitoh if (sc->sc_type == WM_T_82540) {
9874 1.281 msaitoh reg |= EECD_SK;
9875 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9876 1.281 msaitoh reg &= ~EECD_SK;
9877 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9878 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9879 1.281 msaitoh delay(2);
9880 1.281 msaitoh }
9881 1.281 msaitoh /* XXX: end of workaround */
9882 1.332 msaitoh
9883 1.281 msaitoh /* Set CHIP SELECT. */
9884 1.281 msaitoh reg |= EECD_CS;
9885 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9886 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9887 1.281 msaitoh delay(2);
9888 1.281 msaitoh
9889 1.281 msaitoh /* Shift in the READ command. */
9890 1.281 msaitoh wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
9891 1.281 msaitoh
9892 1.281 msaitoh /* Shift in address. */
9893 1.294 msaitoh wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
9894 1.281 msaitoh
9895 1.281 msaitoh /* Shift out the data. */
9896 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
9897 1.281 msaitoh data[i] = val & 0xffff;
9898 1.243 msaitoh
9899 1.281 msaitoh /* Clear CHIP SELECT. */
9900 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
9901 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
9902 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9903 1.281 msaitoh delay(2);
9904 1.243 msaitoh }
9905 1.243 msaitoh
9906 1.281 msaitoh return 0;
9907 1.281 msaitoh }
9908 1.243 msaitoh
9909 1.281 msaitoh /* SPI */
9910 1.243 msaitoh
9911 1.294 msaitoh /*
9912 1.294 msaitoh * Set SPI and FLASH related information from the EECD register.
9913 1.294 msaitoh * For 82541 and 82547, the word size is taken from EEPROM.
9914 1.294 msaitoh */
9915 1.294 msaitoh static int
9916 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
9917 1.243 msaitoh {
9918 1.294 msaitoh int size;
9919 1.281 msaitoh uint32_t reg;
9920 1.294 msaitoh uint16_t data;
9921 1.243 msaitoh
9922 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
9923 1.294 msaitoh sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
9924 1.294 msaitoh
9925 1.294 msaitoh /* Read the size of NVM from EECD by default */
9926 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
9927 1.294 msaitoh switch (sc->sc_type) {
9928 1.294 msaitoh case WM_T_82541:
9929 1.294 msaitoh case WM_T_82541_2:
9930 1.294 msaitoh case WM_T_82547:
9931 1.294 msaitoh case WM_T_82547_2:
9932 1.294 msaitoh /* Set dummy value to access EEPROM */
9933 1.294 msaitoh sc->sc_nvm_wordsize = 64;
9934 1.294 msaitoh wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data);
9935 1.294 msaitoh reg = data;
9936 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
9937 1.294 msaitoh if (size == 0)
9938 1.294 msaitoh size = 6; /* 64 word size */
9939 1.294 msaitoh else
9940 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT + 1;
9941 1.294 msaitoh break;
9942 1.294 msaitoh case WM_T_80003:
9943 1.294 msaitoh case WM_T_82571:
9944 1.294 msaitoh case WM_T_82572:
9945 1.294 msaitoh case WM_T_82573: /* SPI case */
9946 1.294 msaitoh case WM_T_82574: /* SPI case */
9947 1.294 msaitoh case WM_T_82583: /* SPI case */
9948 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
9949 1.294 msaitoh if (size > 14)
9950 1.294 msaitoh size = 14;
9951 1.294 msaitoh break;
9952 1.294 msaitoh case WM_T_82575:
9953 1.294 msaitoh case WM_T_82576:
9954 1.294 msaitoh case WM_T_82580:
9955 1.294 msaitoh case WM_T_I350:
9956 1.294 msaitoh case WM_T_I354:
9957 1.294 msaitoh case WM_T_I210:
9958 1.294 msaitoh case WM_T_I211:
9959 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
9960 1.294 msaitoh if (size > 15)
9961 1.294 msaitoh size = 15;
9962 1.294 msaitoh break;
9963 1.294 msaitoh default:
9964 1.294 msaitoh aprint_error_dev(sc->sc_dev,
9965 1.294 msaitoh "%s: unknown device(%d)?\n", __func__, sc->sc_type);
9966 1.294 msaitoh return -1;
9967 1.294 msaitoh break;
9968 1.294 msaitoh }
9969 1.294 msaitoh
9970 1.294 msaitoh sc->sc_nvm_wordsize = 1 << size;
9971 1.294 msaitoh
9972 1.294 msaitoh return 0;
9973 1.243 msaitoh }
9974 1.243 msaitoh
9975 1.243 msaitoh /*
9976 1.281 msaitoh * wm_nvm_ready_spi:
9977 1.1 thorpej *
9978 1.281 msaitoh * Wait for a SPI EEPROM to be ready for commands.
9979 1.1 thorpej */
9980 1.281 msaitoh static int
9981 1.281 msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
9982 1.1 thorpej {
9983 1.281 msaitoh uint32_t val;
9984 1.281 msaitoh int usec;
9985 1.1 thorpej
9986 1.281 msaitoh for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
9987 1.281 msaitoh wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
9988 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 8);
9989 1.281 msaitoh if ((val & SPI_SR_RDY) == 0)
9990 1.281 msaitoh break;
9991 1.71 thorpej }
9992 1.281 msaitoh if (usec >= SPI_MAX_RETRIES) {
9993 1.388 msaitoh aprint_error_dev(sc->sc_dev,"EEPROM failed to become ready\n");
9994 1.281 msaitoh return 1;
9995 1.127 bouyer }
9996 1.281 msaitoh return 0;
9997 1.127 bouyer }
9998 1.127 bouyer
9999 1.127 bouyer /*
10000 1.281 msaitoh * wm_nvm_read_spi:
10001 1.127 bouyer *
10002 1.281 msaitoh * Read a work from the EEPROM using the SPI protocol.
10003 1.127 bouyer */
10004 1.127 bouyer static int
10005 1.281 msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
10006 1.127 bouyer {
10007 1.281 msaitoh uint32_t reg, val;
10008 1.281 msaitoh int i;
10009 1.281 msaitoh uint8_t opc;
10010 1.281 msaitoh
10011 1.281 msaitoh /* Clear SK and CS. */
10012 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
10013 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10014 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10015 1.281 msaitoh delay(2);
10016 1.127 bouyer
10017 1.281 msaitoh if (wm_nvm_ready_spi(sc))
10018 1.281 msaitoh return 1;
10019 1.127 bouyer
10020 1.281 msaitoh /* Toggle CS to flush commands. */
10021 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
10022 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10023 1.281 msaitoh delay(2);
10024 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10025 1.266 msaitoh CSR_WRITE_FLUSH(sc);
10026 1.127 bouyer delay(2);
10027 1.127 bouyer
10028 1.281 msaitoh opc = SPI_OPC_READ;
10029 1.294 msaitoh if (sc->sc_nvm_addrbits == 8 && word >= 128)
10030 1.281 msaitoh opc |= SPI_OPC_A8;
10031 1.281 msaitoh
10032 1.281 msaitoh wm_eeprom_sendbits(sc, opc, 8);
10033 1.294 msaitoh wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
10034 1.281 msaitoh
10035 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10036 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
10037 1.281 msaitoh data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
10038 1.281 msaitoh }
10039 1.178 msaitoh
10040 1.281 msaitoh /* Raise CS and clear SK. */
10041 1.281 msaitoh reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
10042 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10043 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10044 1.281 msaitoh delay(2);
10045 1.178 msaitoh
10046 1.281 msaitoh return 0;
10047 1.127 bouyer }
10048 1.127 bouyer
10049 1.281 msaitoh /* Using with EERD */
10050 1.281 msaitoh
10051 1.281 msaitoh static int
10052 1.281 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
10053 1.127 bouyer {
10054 1.281 msaitoh uint32_t attempts = 100000;
10055 1.281 msaitoh uint32_t i, reg = 0;
10056 1.281 msaitoh int32_t done = -1;
10057 1.281 msaitoh
10058 1.281 msaitoh for (i = 0; i < attempts; i++) {
10059 1.281 msaitoh reg = CSR_READ(sc, rw);
10060 1.127 bouyer
10061 1.281 msaitoh if (reg & EERD_DONE) {
10062 1.281 msaitoh done = 0;
10063 1.281 msaitoh break;
10064 1.178 msaitoh }
10065 1.281 msaitoh delay(5);
10066 1.169 msaitoh }
10067 1.127 bouyer
10068 1.281 msaitoh return done;
10069 1.1 thorpej }
10070 1.117 msaitoh
10071 1.117 msaitoh static int
10072 1.281 msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
10073 1.281 msaitoh uint16_t *data)
10074 1.117 msaitoh {
10075 1.281 msaitoh int i, eerd = 0;
10076 1.281 msaitoh int error = 0;
10077 1.117 msaitoh
10078 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10079 1.281 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
10080 1.117 msaitoh
10081 1.281 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
10082 1.281 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
10083 1.281 msaitoh if (error != 0)
10084 1.281 msaitoh break;
10085 1.117 msaitoh
10086 1.281 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
10087 1.117 msaitoh }
10088 1.281 msaitoh
10089 1.281 msaitoh return error;
10090 1.117 msaitoh }
10091 1.117 msaitoh
10092 1.281 msaitoh /* Flash */
10093 1.281 msaitoh
10094 1.117 msaitoh static int
10095 1.281 msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
10096 1.117 msaitoh {
10097 1.281 msaitoh uint32_t eecd;
10098 1.281 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
10099 1.281 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
10100 1.281 msaitoh uint8_t sig_byte = 0;
10101 1.117 msaitoh
10102 1.281 msaitoh switch (sc->sc_type) {
10103 1.392 msaitoh case WM_T_PCH_SPT:
10104 1.392 msaitoh /*
10105 1.392 msaitoh * In SPT, read from the CTRL_EXT reg instead of accessing the
10106 1.392 msaitoh * sector valid bits from the NVM.
10107 1.392 msaitoh */
10108 1.392 msaitoh *bank = CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_NVMVS;
10109 1.392 msaitoh if ((*bank == 0) || (*bank == 1)) {
10110 1.392 msaitoh aprint_error_dev(sc->sc_dev,
10111 1.392 msaitoh "%s: no valid NVM bank present\n",
10112 1.392 msaitoh __func__);
10113 1.392 msaitoh return -1;
10114 1.392 msaitoh } else {
10115 1.392 msaitoh *bank = *bank - 2;
10116 1.392 msaitoh return 0;
10117 1.392 msaitoh }
10118 1.281 msaitoh case WM_T_ICH8:
10119 1.281 msaitoh case WM_T_ICH9:
10120 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
10121 1.281 msaitoh if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
10122 1.281 msaitoh *bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
10123 1.281 msaitoh return 0;
10124 1.281 msaitoh }
10125 1.281 msaitoh /* FALLTHROUGH */
10126 1.281 msaitoh default:
10127 1.281 msaitoh /* Default to 0 */
10128 1.281 msaitoh *bank = 0;
10129 1.271 ozaki
10130 1.281 msaitoh /* Check bank 0 */
10131 1.281 msaitoh wm_read_ich8_byte(sc, act_offset, &sig_byte);
10132 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
10133 1.281 msaitoh *bank = 0;
10134 1.281 msaitoh return 0;
10135 1.281 msaitoh }
10136 1.271 ozaki
10137 1.281 msaitoh /* Check bank 1 */
10138 1.281 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
10139 1.281 msaitoh &sig_byte);
10140 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
10141 1.281 msaitoh *bank = 1;
10142 1.281 msaitoh return 0;
10143 1.281 msaitoh }
10144 1.271 ozaki }
10145 1.271 ozaki
10146 1.281 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
10147 1.281 msaitoh device_xname(sc->sc_dev)));
10148 1.281 msaitoh return -1;
10149 1.281 msaitoh }
10150 1.281 msaitoh
10151 1.281 msaitoh /******************************************************************************
10152 1.281 msaitoh * This function does initial flash setup so that a new read/write/erase cycle
10153 1.281 msaitoh * can be started.
10154 1.281 msaitoh *
10155 1.281 msaitoh * sc - The pointer to the hw structure
10156 1.281 msaitoh ****************************************************************************/
10157 1.281 msaitoh static int32_t
10158 1.281 msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
10159 1.281 msaitoh {
10160 1.281 msaitoh uint16_t hsfsts;
10161 1.281 msaitoh int32_t error = 1;
10162 1.281 msaitoh int32_t i = 0;
10163 1.271 ozaki
10164 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10165 1.117 msaitoh
10166 1.281 msaitoh /* May be check the Flash Des Valid bit in Hw status */
10167 1.281 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
10168 1.281 msaitoh return error;
10169 1.117 msaitoh }
10170 1.117 msaitoh
10171 1.281 msaitoh /* Clear FCERR in Hw status by writing 1 */
10172 1.281 msaitoh /* Clear DAEL in Hw status by writing a 1 */
10173 1.281 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
10174 1.117 msaitoh
10175 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10176 1.117 msaitoh
10177 1.281 msaitoh /*
10178 1.281 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
10179 1.281 msaitoh * against, in order to start a new cycle or FDONE bit should be
10180 1.281 msaitoh * changed in the hardware so that it is 1 after harware reset, which
10181 1.281 msaitoh * can then be used as an indication whether a cycle is in progress or
10182 1.281 msaitoh * has been completed .. we should also have some software semaphore
10183 1.281 msaitoh * mechanism to guard FDONE or the cycle in progress bit so that two
10184 1.281 msaitoh * threads access to those bits can be sequentiallized or a way so that
10185 1.281 msaitoh * 2 threads dont start the cycle at the same time
10186 1.281 msaitoh */
10187 1.127 bouyer
10188 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
10189 1.281 msaitoh /*
10190 1.281 msaitoh * There is no cycle running at present, so we can start a
10191 1.281 msaitoh * cycle
10192 1.281 msaitoh */
10193 1.127 bouyer
10194 1.281 msaitoh /* Begin by setting Flash Cycle Done. */
10195 1.281 msaitoh hsfsts |= HSFSTS_DONE;
10196 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10197 1.281 msaitoh error = 0;
10198 1.281 msaitoh } else {
10199 1.281 msaitoh /*
10200 1.281 msaitoh * otherwise poll for sometime so the current cycle has a
10201 1.281 msaitoh * chance to end before giving up.
10202 1.281 msaitoh */
10203 1.281 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
10204 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10205 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
10206 1.281 msaitoh error = 0;
10207 1.281 msaitoh break;
10208 1.169 msaitoh }
10209 1.281 msaitoh delay(1);
10210 1.127 bouyer }
10211 1.281 msaitoh if (error == 0) {
10212 1.281 msaitoh /*
10213 1.281 msaitoh * Successful in waiting for previous cycle to timeout,
10214 1.281 msaitoh * now set the Flash Cycle Done.
10215 1.281 msaitoh */
10216 1.281 msaitoh hsfsts |= HSFSTS_DONE;
10217 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10218 1.127 bouyer }
10219 1.127 bouyer }
10220 1.281 msaitoh return error;
10221 1.127 bouyer }
10222 1.127 bouyer
10223 1.281 msaitoh /******************************************************************************
10224 1.281 msaitoh * This function starts a flash cycle and waits for its completion
10225 1.281 msaitoh *
10226 1.281 msaitoh * sc - The pointer to the hw structure
10227 1.281 msaitoh ****************************************************************************/
10228 1.281 msaitoh static int32_t
10229 1.281 msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
10230 1.136 msaitoh {
10231 1.281 msaitoh uint16_t hsflctl;
10232 1.281 msaitoh uint16_t hsfsts;
10233 1.281 msaitoh int32_t error = 1;
10234 1.281 msaitoh uint32_t i = 0;
10235 1.127 bouyer
10236 1.281 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
10237 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
10238 1.281 msaitoh hsflctl |= HSFCTL_GO;
10239 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
10240 1.139 bouyer
10241 1.281 msaitoh /* Wait till FDONE bit is set to 1 */
10242 1.281 msaitoh do {
10243 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10244 1.281 msaitoh if (hsfsts & HSFSTS_DONE)
10245 1.281 msaitoh break;
10246 1.281 msaitoh delay(1);
10247 1.281 msaitoh i++;
10248 1.281 msaitoh } while (i < timeout);
10249 1.281 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
10250 1.281 msaitoh error = 0;
10251 1.139 bouyer
10252 1.281 msaitoh return error;
10253 1.139 bouyer }
10254 1.139 bouyer
10255 1.281 msaitoh /******************************************************************************
10256 1.392 msaitoh * Reads a byte or (d)word from the NVM using the ICH8 flash access registers.
10257 1.281 msaitoh *
10258 1.281 msaitoh * sc - The pointer to the hw structure
10259 1.281 msaitoh * index - The index of the byte or word to read.
10260 1.392 msaitoh * size - Size of data to read, 1=byte 2=word, 4=dword
10261 1.281 msaitoh * data - Pointer to the word to store the value read.
10262 1.281 msaitoh *****************************************************************************/
10263 1.281 msaitoh static int32_t
10264 1.281 msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
10265 1.392 msaitoh uint32_t size, uint32_t *data)
10266 1.139 bouyer {
10267 1.281 msaitoh uint16_t hsfsts;
10268 1.281 msaitoh uint16_t hsflctl;
10269 1.281 msaitoh uint32_t flash_linear_address;
10270 1.281 msaitoh uint32_t flash_data = 0;
10271 1.281 msaitoh int32_t error = 1;
10272 1.281 msaitoh int32_t count = 0;
10273 1.281 msaitoh
10274 1.392 msaitoh if (size < 1 || size > 4 || data == 0x0 ||
10275 1.281 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
10276 1.281 msaitoh return error;
10277 1.139 bouyer
10278 1.281 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
10279 1.281 msaitoh sc->sc_ich8_flash_base;
10280 1.259 msaitoh
10281 1.259 msaitoh do {
10282 1.281 msaitoh delay(1);
10283 1.281 msaitoh /* Steps */
10284 1.281 msaitoh error = wm_ich8_cycle_init(sc);
10285 1.281 msaitoh if (error)
10286 1.259 msaitoh break;
10287 1.259 msaitoh
10288 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
10289 1.281 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
10290 1.281 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
10291 1.281 msaitoh & HSFCTL_BCOUNT_MASK;
10292 1.281 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
10293 1.392 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
10294 1.392 msaitoh /*
10295 1.392 msaitoh * In SPT, This register is in Lan memory space, not
10296 1.392 msaitoh * flash. Therefore, only 32 bit access is supported.
10297 1.392 msaitoh */
10298 1.392 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFCTL,
10299 1.392 msaitoh (uint32_t)hsflctl);
10300 1.392 msaitoh } else
10301 1.392 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
10302 1.281 msaitoh
10303 1.281 msaitoh /*
10304 1.281 msaitoh * Write the last 24 bits of index into Flash Linear address
10305 1.281 msaitoh * field in Flash Address
10306 1.281 msaitoh */
10307 1.281 msaitoh /* TODO: TBD maybe check the index against the size of flash */
10308 1.281 msaitoh
10309 1.281 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
10310 1.259 msaitoh
10311 1.281 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
10312 1.259 msaitoh
10313 1.281 msaitoh /*
10314 1.281 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
10315 1.281 msaitoh * the whole sequence a few more times, else read in (shift in)
10316 1.281 msaitoh * the Flash Data0, the order is least significant byte first
10317 1.281 msaitoh * msb to lsb
10318 1.281 msaitoh */
10319 1.281 msaitoh if (error == 0) {
10320 1.281 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
10321 1.281 msaitoh if (size == 1)
10322 1.281 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
10323 1.281 msaitoh else if (size == 2)
10324 1.281 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
10325 1.392 msaitoh else if (size == 4)
10326 1.392 msaitoh *data = (uint32_t)flash_data;
10327 1.281 msaitoh break;
10328 1.281 msaitoh } else {
10329 1.281 msaitoh /*
10330 1.281 msaitoh * If we've gotten here, then things are probably
10331 1.281 msaitoh * completely hosed, but if the error condition is
10332 1.281 msaitoh * detected, it won't hurt to give it another try...
10333 1.281 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
10334 1.281 msaitoh */
10335 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10336 1.281 msaitoh if (hsfsts & HSFSTS_ERR) {
10337 1.281 msaitoh /* Repeat for some time before giving up. */
10338 1.281 msaitoh continue;
10339 1.281 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
10340 1.281 msaitoh break;
10341 1.281 msaitoh }
10342 1.281 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
10343 1.259 msaitoh
10344 1.281 msaitoh return error;
10345 1.259 msaitoh }
10346 1.259 msaitoh
10347 1.281 msaitoh /******************************************************************************
10348 1.281 msaitoh * Reads a single byte from the NVM using the ICH8 flash access registers.
10349 1.281 msaitoh *
10350 1.281 msaitoh * sc - pointer to wm_hw structure
10351 1.281 msaitoh * index - The index of the byte to read.
10352 1.281 msaitoh * data - Pointer to a byte to store the value read.
10353 1.281 msaitoh *****************************************************************************/
10354 1.281 msaitoh static int32_t
10355 1.281 msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
10356 1.169 msaitoh {
10357 1.281 msaitoh int32_t status;
10358 1.392 msaitoh uint32_t word = 0;
10359 1.250 msaitoh
10360 1.281 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
10361 1.281 msaitoh if (status == 0)
10362 1.281 msaitoh *data = (uint8_t)word;
10363 1.281 msaitoh else
10364 1.281 msaitoh *data = 0;
10365 1.169 msaitoh
10366 1.281 msaitoh return status;
10367 1.281 msaitoh }
10368 1.250 msaitoh
10369 1.281 msaitoh /******************************************************************************
10370 1.281 msaitoh * Reads a word from the NVM using the ICH8 flash access registers.
10371 1.281 msaitoh *
10372 1.281 msaitoh * sc - pointer to wm_hw structure
10373 1.281 msaitoh * index - The starting byte index of the word to read.
10374 1.281 msaitoh * data - Pointer to a word to store the value read.
10375 1.281 msaitoh *****************************************************************************/
10376 1.281 msaitoh static int32_t
10377 1.281 msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
10378 1.281 msaitoh {
10379 1.281 msaitoh int32_t status;
10380 1.392 msaitoh uint32_t word = 0;
10381 1.392 msaitoh
10382 1.392 msaitoh status = wm_read_ich8_data(sc, index, 2, &word);
10383 1.392 msaitoh if (status == 0)
10384 1.392 msaitoh *data = (uint16_t)word;
10385 1.392 msaitoh else
10386 1.392 msaitoh *data = 0;
10387 1.392 msaitoh
10388 1.392 msaitoh return status;
10389 1.392 msaitoh }
10390 1.392 msaitoh
10391 1.392 msaitoh /******************************************************************************
10392 1.392 msaitoh * Reads a dword from the NVM using the ICH8 flash access registers.
10393 1.392 msaitoh *
10394 1.392 msaitoh * sc - pointer to wm_hw structure
10395 1.392 msaitoh * index - The starting byte index of the word to read.
10396 1.392 msaitoh * data - Pointer to a word to store the value read.
10397 1.392 msaitoh *****************************************************************************/
10398 1.392 msaitoh static int32_t
10399 1.392 msaitoh wm_read_ich8_dword(struct wm_softc *sc, uint32_t index, uint32_t *data)
10400 1.392 msaitoh {
10401 1.392 msaitoh int32_t status;
10402 1.169 msaitoh
10403 1.392 msaitoh status = wm_read_ich8_data(sc, index, 4, data);
10404 1.281 msaitoh return status;
10405 1.169 msaitoh }
10406 1.169 msaitoh
10407 1.139 bouyer /******************************************************************************
10408 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
10409 1.139 bouyer * register.
10410 1.139 bouyer *
10411 1.139 bouyer * sc - Struct containing variables accessed by shared code
10412 1.139 bouyer * offset - offset of word in the EEPROM to read
10413 1.139 bouyer * data - word read from the EEPROM
10414 1.139 bouyer * words - number of words to read
10415 1.139 bouyer *****************************************************************************/
10416 1.139 bouyer static int
10417 1.280 msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
10418 1.139 bouyer {
10419 1.194 msaitoh int32_t error = 0;
10420 1.194 msaitoh uint32_t flash_bank = 0;
10421 1.194 msaitoh uint32_t act_offset = 0;
10422 1.194 msaitoh uint32_t bank_offset = 0;
10423 1.194 msaitoh uint16_t word = 0;
10424 1.194 msaitoh uint16_t i = 0;
10425 1.194 msaitoh
10426 1.281 msaitoh /*
10427 1.281 msaitoh * We need to know which is the valid flash bank. In the event
10428 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
10429 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
10430 1.194 msaitoh * to be updated with each read.
10431 1.194 msaitoh */
10432 1.280 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
10433 1.194 msaitoh if (error) {
10434 1.297 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
10435 1.297 msaitoh device_xname(sc->sc_dev)));
10436 1.262 msaitoh flash_bank = 0;
10437 1.194 msaitoh }
10438 1.139 bouyer
10439 1.238 msaitoh /*
10440 1.238 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
10441 1.238 msaitoh * size
10442 1.238 msaitoh */
10443 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
10444 1.139 bouyer
10445 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
10446 1.194 msaitoh if (error) {
10447 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
10448 1.169 msaitoh __func__);
10449 1.194 msaitoh return error;
10450 1.194 msaitoh }
10451 1.139 bouyer
10452 1.194 msaitoh for (i = 0; i < words; i++) {
10453 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
10454 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
10455 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
10456 1.194 msaitoh if (error) {
10457 1.238 msaitoh aprint_error_dev(sc->sc_dev,
10458 1.238 msaitoh "%s: failed to read NVM\n", __func__);
10459 1.194 msaitoh break;
10460 1.194 msaitoh }
10461 1.194 msaitoh data[i] = word;
10462 1.194 msaitoh }
10463 1.194 msaitoh
10464 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
10465 1.194 msaitoh return error;
10466 1.139 bouyer }
10467 1.139 bouyer
10468 1.392 msaitoh /******************************************************************************
10469 1.392 msaitoh * Reads a 16 bit word or words from the EEPROM using the SPT's flash access
10470 1.392 msaitoh * register.
10471 1.392 msaitoh *
10472 1.392 msaitoh * sc - Struct containing variables accessed by shared code
10473 1.392 msaitoh * offset - offset of word in the EEPROM to read
10474 1.392 msaitoh * data - word read from the EEPROM
10475 1.392 msaitoh * words - number of words to read
10476 1.392 msaitoh *****************************************************************************/
10477 1.392 msaitoh static int
10478 1.392 msaitoh wm_nvm_read_spt(struct wm_softc *sc, int offset, int words, uint16_t *data)
10479 1.392 msaitoh {
10480 1.392 msaitoh int32_t error = 0;
10481 1.392 msaitoh uint32_t flash_bank = 0;
10482 1.392 msaitoh uint32_t act_offset = 0;
10483 1.392 msaitoh uint32_t bank_offset = 0;
10484 1.392 msaitoh uint32_t dword = 0;
10485 1.392 msaitoh uint16_t i = 0;
10486 1.392 msaitoh
10487 1.392 msaitoh /*
10488 1.392 msaitoh * We need to know which is the valid flash bank. In the event
10489 1.392 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
10490 1.392 msaitoh * managing flash_bank. So it cannot be trusted and needs
10491 1.392 msaitoh * to be updated with each read.
10492 1.392 msaitoh */
10493 1.392 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
10494 1.392 msaitoh if (error) {
10495 1.392 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
10496 1.392 msaitoh device_xname(sc->sc_dev)));
10497 1.392 msaitoh flash_bank = 0;
10498 1.392 msaitoh }
10499 1.392 msaitoh
10500 1.392 msaitoh /*
10501 1.392 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
10502 1.392 msaitoh * size
10503 1.392 msaitoh */
10504 1.392 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
10505 1.392 msaitoh
10506 1.392 msaitoh error = wm_get_swfwhw_semaphore(sc);
10507 1.392 msaitoh if (error) {
10508 1.392 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
10509 1.392 msaitoh __func__);
10510 1.392 msaitoh return error;
10511 1.392 msaitoh }
10512 1.392 msaitoh
10513 1.392 msaitoh for (i = 0; i < words; i++) {
10514 1.392 msaitoh /* The NVM part needs a byte offset, hence * 2 */
10515 1.392 msaitoh act_offset = bank_offset + ((offset + i) * 2);
10516 1.392 msaitoh /* but we must read dword aligned, so mask ... */
10517 1.392 msaitoh error = wm_read_ich8_dword(sc, act_offset & ~0x3, &dword);
10518 1.392 msaitoh if (error) {
10519 1.392 msaitoh aprint_error_dev(sc->sc_dev,
10520 1.392 msaitoh "%s: failed to read NVM\n", __func__);
10521 1.392 msaitoh break;
10522 1.392 msaitoh }
10523 1.392 msaitoh /* ... and pick out low or high word */
10524 1.392 msaitoh if ((act_offset & 0x2) == 0)
10525 1.392 msaitoh data[i] = (uint16_t)(dword & 0xFFFF);
10526 1.392 msaitoh else
10527 1.392 msaitoh data[i] = (uint16_t)((dword >> 16) & 0xFFFF);
10528 1.392 msaitoh }
10529 1.392 msaitoh
10530 1.392 msaitoh wm_put_swfwhw_semaphore(sc);
10531 1.392 msaitoh return error;
10532 1.392 msaitoh }
10533 1.392 msaitoh
10534 1.321 msaitoh /* iNVM */
10535 1.321 msaitoh
10536 1.321 msaitoh static int
10537 1.321 msaitoh wm_nvm_read_word_invm(struct wm_softc *sc, uint16_t address, uint16_t *data)
10538 1.321 msaitoh {
10539 1.321 msaitoh int32_t rv = 0;
10540 1.321 msaitoh uint32_t invm_dword;
10541 1.321 msaitoh uint16_t i;
10542 1.321 msaitoh uint8_t record_type, word_address;
10543 1.321 msaitoh
10544 1.321 msaitoh for (i = 0; i < INVM_SIZE; i++) {
10545 1.329 msaitoh invm_dword = CSR_READ(sc, WM_INVM_DATA_REG(i));
10546 1.321 msaitoh /* Get record type */
10547 1.321 msaitoh record_type = INVM_DWORD_TO_RECORD_TYPE(invm_dword);
10548 1.321 msaitoh if (record_type == INVM_UNINITIALIZED_STRUCTURE)
10549 1.321 msaitoh break;
10550 1.321 msaitoh if (record_type == INVM_CSR_AUTOLOAD_STRUCTURE)
10551 1.321 msaitoh i += INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS;
10552 1.321 msaitoh if (record_type == INVM_RSA_KEY_SHA256_STRUCTURE)
10553 1.321 msaitoh i += INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS;
10554 1.321 msaitoh if (record_type == INVM_WORD_AUTOLOAD_STRUCTURE) {
10555 1.321 msaitoh word_address = INVM_DWORD_TO_WORD_ADDRESS(invm_dword);
10556 1.321 msaitoh if (word_address == address) {
10557 1.321 msaitoh *data = INVM_DWORD_TO_WORD_DATA(invm_dword);
10558 1.321 msaitoh rv = 0;
10559 1.321 msaitoh break;
10560 1.321 msaitoh }
10561 1.321 msaitoh }
10562 1.321 msaitoh }
10563 1.321 msaitoh
10564 1.321 msaitoh return rv;
10565 1.321 msaitoh }
10566 1.321 msaitoh
10567 1.321 msaitoh static int
10568 1.321 msaitoh wm_nvm_read_invm(struct wm_softc *sc, int offset, int words, uint16_t *data)
10569 1.321 msaitoh {
10570 1.321 msaitoh int rv = 0;
10571 1.321 msaitoh int i;
10572 1.321 msaitoh
10573 1.321 msaitoh for (i = 0; i < words; i++) {
10574 1.321 msaitoh switch (offset + i) {
10575 1.321 msaitoh case NVM_OFF_MACADDR:
10576 1.321 msaitoh case NVM_OFF_MACADDR1:
10577 1.321 msaitoh case NVM_OFF_MACADDR2:
10578 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset + i, &data[i]);
10579 1.321 msaitoh if (rv != 0) {
10580 1.321 msaitoh data[i] = 0xffff;
10581 1.321 msaitoh rv = -1;
10582 1.321 msaitoh }
10583 1.321 msaitoh break;
10584 1.321 msaitoh case NVM_OFF_CFG2:
10585 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10586 1.321 msaitoh if (rv != 0) {
10587 1.321 msaitoh *data = NVM_INIT_CTRL_2_DEFAULT_I211;
10588 1.321 msaitoh rv = 0;
10589 1.321 msaitoh }
10590 1.321 msaitoh break;
10591 1.321 msaitoh case NVM_OFF_CFG4:
10592 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10593 1.321 msaitoh if (rv != 0) {
10594 1.321 msaitoh *data = NVM_INIT_CTRL_4_DEFAULT_I211;
10595 1.321 msaitoh rv = 0;
10596 1.321 msaitoh }
10597 1.321 msaitoh break;
10598 1.321 msaitoh case NVM_OFF_LED_1_CFG:
10599 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10600 1.321 msaitoh if (rv != 0) {
10601 1.321 msaitoh *data = NVM_LED_1_CFG_DEFAULT_I211;
10602 1.321 msaitoh rv = 0;
10603 1.321 msaitoh }
10604 1.321 msaitoh break;
10605 1.321 msaitoh case NVM_OFF_LED_0_2_CFG:
10606 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10607 1.321 msaitoh if (rv != 0) {
10608 1.321 msaitoh *data = NVM_LED_0_2_CFG_DEFAULT_I211;
10609 1.321 msaitoh rv = 0;
10610 1.321 msaitoh }
10611 1.321 msaitoh break;
10612 1.321 msaitoh case NVM_OFF_ID_LED_SETTINGS:
10613 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
10614 1.321 msaitoh if (rv != 0) {
10615 1.321 msaitoh *data = ID_LED_RESERVED_FFFF;
10616 1.321 msaitoh rv = 0;
10617 1.321 msaitoh }
10618 1.321 msaitoh break;
10619 1.321 msaitoh default:
10620 1.321 msaitoh DPRINTF(WM_DEBUG_NVM,
10621 1.321 msaitoh ("NVM word 0x%02x is not mapped.\n", offset));
10622 1.321 msaitoh *data = NVM_RESERVED_WORD;
10623 1.321 msaitoh break;
10624 1.321 msaitoh }
10625 1.321 msaitoh }
10626 1.321 msaitoh
10627 1.321 msaitoh return rv;
10628 1.321 msaitoh }
10629 1.321 msaitoh
10630 1.328 msaitoh /* Lock, detecting NVM type, validate checksum, version and read */
10631 1.281 msaitoh
10632 1.281 msaitoh /*
10633 1.281 msaitoh * wm_nvm_acquire:
10634 1.139 bouyer *
10635 1.281 msaitoh * Perform the EEPROM handshake required on some chips.
10636 1.281 msaitoh */
10637 1.281 msaitoh static int
10638 1.281 msaitoh wm_nvm_acquire(struct wm_softc *sc)
10639 1.139 bouyer {
10640 1.281 msaitoh uint32_t reg;
10641 1.281 msaitoh int x;
10642 1.281 msaitoh int ret = 0;
10643 1.194 msaitoh
10644 1.281 msaitoh /* always success */
10645 1.281 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
10646 1.281 msaitoh return 0;
10647 1.194 msaitoh
10648 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
10649 1.281 msaitoh ret = wm_get_swfwhw_semaphore(sc);
10650 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWFW) {
10651 1.281 msaitoh /* This will also do wm_get_swsm_semaphore() if needed */
10652 1.281 msaitoh ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
10653 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWSM) {
10654 1.281 msaitoh ret = wm_get_swsm_semaphore(sc);
10655 1.194 msaitoh }
10656 1.194 msaitoh
10657 1.281 msaitoh if (ret) {
10658 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
10659 1.281 msaitoh __func__);
10660 1.281 msaitoh return 1;
10661 1.281 msaitoh }
10662 1.194 msaitoh
10663 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
10664 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10665 1.194 msaitoh
10666 1.281 msaitoh /* Request EEPROM access. */
10667 1.281 msaitoh reg |= EECD_EE_REQ;
10668 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10669 1.194 msaitoh
10670 1.281 msaitoh /* ..and wait for it to be granted. */
10671 1.281 msaitoh for (x = 0; x < 1000; x++) {
10672 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10673 1.281 msaitoh if (reg & EECD_EE_GNT)
10674 1.194 msaitoh break;
10675 1.281 msaitoh delay(5);
10676 1.194 msaitoh }
10677 1.281 msaitoh if ((reg & EECD_EE_GNT) == 0) {
10678 1.281 msaitoh aprint_error_dev(sc->sc_dev,
10679 1.281 msaitoh "could not acquire EEPROM GNT\n");
10680 1.281 msaitoh reg &= ~EECD_EE_REQ;
10681 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10682 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
10683 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
10684 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
10685 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
10686 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
10687 1.281 msaitoh wm_put_swsm_semaphore(sc);
10688 1.281 msaitoh return 1;
10689 1.194 msaitoh }
10690 1.194 msaitoh }
10691 1.281 msaitoh
10692 1.281 msaitoh return 0;
10693 1.139 bouyer }
10694 1.139 bouyer
10695 1.281 msaitoh /*
10696 1.281 msaitoh * wm_nvm_release:
10697 1.139 bouyer *
10698 1.281 msaitoh * Release the EEPROM mutex.
10699 1.281 msaitoh */
10700 1.281 msaitoh static void
10701 1.281 msaitoh wm_nvm_release(struct wm_softc *sc)
10702 1.139 bouyer {
10703 1.281 msaitoh uint32_t reg;
10704 1.194 msaitoh
10705 1.281 msaitoh /* always success */
10706 1.281 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
10707 1.281 msaitoh return;
10708 1.194 msaitoh
10709 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
10710 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10711 1.281 msaitoh reg &= ~EECD_EE_REQ;
10712 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10713 1.281 msaitoh }
10714 1.194 msaitoh
10715 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
10716 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
10717 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
10718 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
10719 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
10720 1.281 msaitoh wm_put_swsm_semaphore(sc);
10721 1.139 bouyer }
10722 1.139 bouyer
10723 1.281 msaitoh static int
10724 1.281 msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
10725 1.139 bouyer {
10726 1.281 msaitoh uint32_t eecd = 0;
10727 1.281 msaitoh
10728 1.281 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
10729 1.281 msaitoh || sc->sc_type == WM_T_82583) {
10730 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
10731 1.281 msaitoh
10732 1.281 msaitoh /* Isolate bits 15 & 16 */
10733 1.281 msaitoh eecd = ((eecd >> 15) & 0x03);
10734 1.194 msaitoh
10735 1.281 msaitoh /* If both bits are set, device is Flash type */
10736 1.281 msaitoh if (eecd == 0x03)
10737 1.281 msaitoh return 0;
10738 1.281 msaitoh }
10739 1.281 msaitoh return 1;
10740 1.281 msaitoh }
10741 1.194 msaitoh
10742 1.321 msaitoh static int
10743 1.321 msaitoh wm_nvm_get_flash_presence_i210(struct wm_softc *sc)
10744 1.321 msaitoh {
10745 1.321 msaitoh uint32_t eec;
10746 1.321 msaitoh
10747 1.321 msaitoh eec = CSR_READ(sc, WMREG_EEC);
10748 1.321 msaitoh if ((eec & EEC_FLASH_DETECTED) != 0)
10749 1.321 msaitoh return 1;
10750 1.321 msaitoh
10751 1.321 msaitoh return 0;
10752 1.321 msaitoh }
10753 1.321 msaitoh
10754 1.281 msaitoh /*
10755 1.281 msaitoh * wm_nvm_validate_checksum
10756 1.281 msaitoh *
10757 1.281 msaitoh * The checksum is defined as the sum of the first 64 (16 bit) words.
10758 1.281 msaitoh */
10759 1.281 msaitoh static int
10760 1.281 msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
10761 1.281 msaitoh {
10762 1.281 msaitoh uint16_t checksum;
10763 1.281 msaitoh uint16_t eeprom_data;
10764 1.281 msaitoh #ifdef WM_DEBUG
10765 1.281 msaitoh uint16_t csum_wordaddr, valid_checksum;
10766 1.281 msaitoh #endif
10767 1.281 msaitoh int i;
10768 1.194 msaitoh
10769 1.281 msaitoh checksum = 0;
10770 1.139 bouyer
10771 1.281 msaitoh /* Don't check for I211 */
10772 1.281 msaitoh if (sc->sc_type == WM_T_I211)
10773 1.281 msaitoh return 0;
10774 1.194 msaitoh
10775 1.281 msaitoh #ifdef WM_DEBUG
10776 1.281 msaitoh if (sc->sc_type == WM_T_PCH_LPT) {
10777 1.293 msaitoh csum_wordaddr = NVM_OFF_COMPAT;
10778 1.281 msaitoh valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
10779 1.281 msaitoh } else {
10780 1.293 msaitoh csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
10781 1.281 msaitoh valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
10782 1.281 msaitoh }
10783 1.194 msaitoh
10784 1.281 msaitoh /* Dump EEPROM image for debug */
10785 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
10786 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
10787 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
10788 1.392 msaitoh /* XXX PCH_SPT? */
10789 1.281 msaitoh wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
10790 1.281 msaitoh if ((eeprom_data & valid_checksum) == 0) {
10791 1.281 msaitoh DPRINTF(WM_DEBUG_NVM,
10792 1.281 msaitoh ("%s: NVM need to be updated (%04x != %04x)\n",
10793 1.281 msaitoh device_xname(sc->sc_dev), eeprom_data,
10794 1.281 msaitoh valid_checksum));
10795 1.281 msaitoh }
10796 1.281 msaitoh }
10797 1.194 msaitoh
10798 1.281 msaitoh if ((wm_debug & WM_DEBUG_NVM) != 0) {
10799 1.281 msaitoh printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
10800 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
10801 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
10802 1.301 msaitoh printf("XXXX ");
10803 1.281 msaitoh else
10804 1.301 msaitoh printf("%04hx ", eeprom_data);
10805 1.281 msaitoh if (i % 8 == 7)
10806 1.281 msaitoh printf("\n");
10807 1.194 msaitoh }
10808 1.281 msaitoh }
10809 1.194 msaitoh
10810 1.281 msaitoh #endif /* WM_DEBUG */
10811 1.139 bouyer
10812 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
10813 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
10814 1.281 msaitoh return 1;
10815 1.281 msaitoh checksum += eeprom_data;
10816 1.281 msaitoh }
10817 1.139 bouyer
10818 1.281 msaitoh if (checksum != (uint16_t) NVM_CHECKSUM) {
10819 1.281 msaitoh #ifdef WM_DEBUG
10820 1.281 msaitoh printf("%s: NVM checksum mismatch (%04x != %04x)\n",
10821 1.281 msaitoh device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
10822 1.281 msaitoh #endif
10823 1.281 msaitoh }
10824 1.139 bouyer
10825 1.281 msaitoh return 0;
10826 1.139 bouyer }
10827 1.139 bouyer
10828 1.328 msaitoh static void
10829 1.347 msaitoh wm_nvm_version_invm(struct wm_softc *sc)
10830 1.347 msaitoh {
10831 1.347 msaitoh uint32_t dword;
10832 1.347 msaitoh
10833 1.347 msaitoh /*
10834 1.347 msaitoh * Linux's code to decode version is very strange, so we don't
10835 1.347 msaitoh * obey that algorithm and just use word 61 as the document.
10836 1.347 msaitoh * Perhaps it's not perfect though...
10837 1.347 msaitoh *
10838 1.347 msaitoh * Example:
10839 1.347 msaitoh *
10840 1.347 msaitoh * Word61: 00800030 -> Version 0.6 (I211 spec update notes about 0.6)
10841 1.347 msaitoh */
10842 1.347 msaitoh dword = CSR_READ(sc, WM_INVM_DATA_REG(61));
10843 1.347 msaitoh dword = __SHIFTOUT(dword, INVM_VER_1);
10844 1.347 msaitoh sc->sc_nvm_ver_major = __SHIFTOUT(dword, INVM_MAJOR);
10845 1.347 msaitoh sc->sc_nvm_ver_minor = __SHIFTOUT(dword, INVM_MINOR);
10846 1.347 msaitoh }
10847 1.347 msaitoh
10848 1.347 msaitoh static void
10849 1.328 msaitoh wm_nvm_version(struct wm_softc *sc)
10850 1.328 msaitoh {
10851 1.331 msaitoh uint16_t major, minor, build, patch;
10852 1.328 msaitoh uint16_t uid0, uid1;
10853 1.328 msaitoh uint16_t nvm_data;
10854 1.328 msaitoh uint16_t off;
10855 1.330 msaitoh bool check_version = false;
10856 1.330 msaitoh bool check_optionrom = false;
10857 1.334 msaitoh bool have_build = false;
10858 1.328 msaitoh
10859 1.334 msaitoh /*
10860 1.334 msaitoh * Version format:
10861 1.334 msaitoh *
10862 1.334 msaitoh * XYYZ
10863 1.334 msaitoh * X0YZ
10864 1.334 msaitoh * X0YY
10865 1.334 msaitoh *
10866 1.334 msaitoh * Example:
10867 1.334 msaitoh *
10868 1.334 msaitoh * 82571 0x50a2 5.10.2? (the spec update notes about 5.6-5.10)
10869 1.334 msaitoh * 82571 0x50a6 5.10.6?
10870 1.334 msaitoh * 82572 0x506a 5.6.10?
10871 1.334 msaitoh * 82572EI 0x5069 5.6.9?
10872 1.334 msaitoh * 82574L 0x1080 1.8.0? (the spec update notes about 2.1.4)
10873 1.334 msaitoh * 0x2013 2.1.3?
10874 1.334 msaitoh * 82583 0x10a0 1.10.0? (document says it's default vaule)
10875 1.334 msaitoh */
10876 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_IMAGE_UID1, 1, &uid1);
10877 1.328 msaitoh switch (sc->sc_type) {
10878 1.334 msaitoh case WM_T_82571:
10879 1.334 msaitoh case WM_T_82572:
10880 1.334 msaitoh case WM_T_82574:
10881 1.350 msaitoh case WM_T_82583:
10882 1.334 msaitoh check_version = true;
10883 1.334 msaitoh check_optionrom = true;
10884 1.334 msaitoh have_build = true;
10885 1.334 msaitoh break;
10886 1.328 msaitoh case WM_T_82575:
10887 1.328 msaitoh case WM_T_82576:
10888 1.328 msaitoh case WM_T_82580:
10889 1.330 msaitoh if ((uid1 & NVM_MAJOR_MASK) != NVM_UID_VALID)
10890 1.330 msaitoh check_version = true;
10891 1.328 msaitoh break;
10892 1.328 msaitoh case WM_T_I211:
10893 1.347 msaitoh wm_nvm_version_invm(sc);
10894 1.347 msaitoh goto printver;
10895 1.328 msaitoh case WM_T_I210:
10896 1.328 msaitoh if (!wm_nvm_get_flash_presence_i210(sc)) {
10897 1.347 msaitoh wm_nvm_version_invm(sc);
10898 1.347 msaitoh goto printver;
10899 1.328 msaitoh }
10900 1.328 msaitoh /* FALLTHROUGH */
10901 1.328 msaitoh case WM_T_I350:
10902 1.328 msaitoh case WM_T_I354:
10903 1.330 msaitoh check_version = true;
10904 1.330 msaitoh check_optionrom = true;
10905 1.330 msaitoh break;
10906 1.330 msaitoh default:
10907 1.330 msaitoh return;
10908 1.330 msaitoh }
10909 1.330 msaitoh if (check_version) {
10910 1.330 msaitoh wm_nvm_read(sc, NVM_OFF_VERSION, 1, &nvm_data);
10911 1.330 msaitoh major = (nvm_data & NVM_MAJOR_MASK) >> NVM_MAJOR_SHIFT;
10912 1.334 msaitoh if (have_build || ((nvm_data & 0x0f00) != 0x0000)) {
10913 1.330 msaitoh minor = (nvm_data & NVM_MINOR_MASK) >> NVM_MINOR_SHIFT;
10914 1.330 msaitoh build = nvm_data & NVM_BUILD_MASK;
10915 1.331 msaitoh have_build = true;
10916 1.334 msaitoh } else
10917 1.334 msaitoh minor = nvm_data & 0x00ff;
10918 1.334 msaitoh
10919 1.330 msaitoh /* Decimal */
10920 1.330 msaitoh minor = (minor / 16) * 10 + (minor % 16);
10921 1.347 msaitoh sc->sc_nvm_ver_major = major;
10922 1.347 msaitoh sc->sc_nvm_ver_minor = minor;
10923 1.330 msaitoh
10924 1.347 msaitoh printver:
10925 1.347 msaitoh aprint_verbose(", version %d.%d", sc->sc_nvm_ver_major,
10926 1.347 msaitoh sc->sc_nvm_ver_minor);
10927 1.350 msaitoh if (have_build) {
10928 1.350 msaitoh sc->sc_nvm_ver_build = build;
10929 1.334 msaitoh aprint_verbose(".%d", build);
10930 1.350 msaitoh }
10931 1.330 msaitoh }
10932 1.330 msaitoh if (check_optionrom) {
10933 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_COMB_VER_PTR, 1, &off);
10934 1.328 msaitoh /* Option ROM Version */
10935 1.328 msaitoh if ((off != 0x0000) && (off != 0xffff)) {
10936 1.328 msaitoh off += NVM_COMBO_VER_OFF;
10937 1.328 msaitoh wm_nvm_read(sc, off + 1, 1, &uid1);
10938 1.328 msaitoh wm_nvm_read(sc, off, 1, &uid0);
10939 1.328 msaitoh if ((uid0 != 0) && (uid0 != 0xffff)
10940 1.328 msaitoh && (uid1 != 0) && (uid1 != 0xffff)) {
10941 1.331 msaitoh /* 16bits */
10942 1.331 msaitoh major = uid0 >> 8;
10943 1.331 msaitoh build = (uid0 << 8) | (uid1 >> 8);
10944 1.331 msaitoh patch = uid1 & 0x00ff;
10945 1.330 msaitoh aprint_verbose(", option ROM Version %d.%d.%d",
10946 1.331 msaitoh major, build, patch);
10947 1.328 msaitoh }
10948 1.328 msaitoh }
10949 1.328 msaitoh }
10950 1.328 msaitoh
10951 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_IMAGE_UID0, 1, &uid0);
10952 1.328 msaitoh aprint_verbose(", Image Unique ID %08x", (uid1 << 16) | uid0);
10953 1.328 msaitoh }
10954 1.328 msaitoh
10955 1.281 msaitoh /*
10956 1.281 msaitoh * wm_nvm_read:
10957 1.139 bouyer *
10958 1.281 msaitoh * Read data from the serial EEPROM.
10959 1.281 msaitoh */
10960 1.169 msaitoh static int
10961 1.281 msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
10962 1.169 msaitoh {
10963 1.169 msaitoh int rv;
10964 1.169 msaitoh
10965 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVALID)
10966 1.281 msaitoh return 1;
10967 1.281 msaitoh
10968 1.281 msaitoh if (wm_nvm_acquire(sc))
10969 1.281 msaitoh return 1;
10970 1.281 msaitoh
10971 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
10972 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
10973 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
10974 1.281 msaitoh rv = wm_nvm_read_ich8(sc, word, wordcnt, data);
10975 1.392 msaitoh else if (sc->sc_type == WM_T_PCH_SPT)
10976 1.392 msaitoh rv = wm_nvm_read_spt(sc, word, wordcnt, data);
10977 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_INVM)
10978 1.321 msaitoh rv = wm_nvm_read_invm(sc, word, wordcnt, data);
10979 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
10980 1.281 msaitoh rv = wm_nvm_read_eerd(sc, word, wordcnt, data);
10981 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
10982 1.281 msaitoh rv = wm_nvm_read_spi(sc, word, wordcnt, data);
10983 1.281 msaitoh else
10984 1.281 msaitoh rv = wm_nvm_read_uwire(sc, word, wordcnt, data);
10985 1.169 msaitoh
10986 1.281 msaitoh wm_nvm_release(sc);
10987 1.169 msaitoh return rv;
10988 1.169 msaitoh }
10989 1.169 msaitoh
10990 1.281 msaitoh /*
10991 1.281 msaitoh * Hardware semaphores.
10992 1.281 msaitoh * Very complexed...
10993 1.281 msaitoh */
10994 1.281 msaitoh
10995 1.169 msaitoh static int
10996 1.281 msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
10997 1.169 msaitoh {
10998 1.281 msaitoh int32_t timeout;
10999 1.281 msaitoh uint32_t swsm;
11000 1.281 msaitoh
11001 1.287 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11002 1.287 msaitoh /* Get the SW semaphore. */
11003 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
11004 1.287 msaitoh while (timeout) {
11005 1.287 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11006 1.281 msaitoh
11007 1.287 msaitoh if ((swsm & SWSM_SMBI) == 0)
11008 1.287 msaitoh break;
11009 1.169 msaitoh
11010 1.287 msaitoh delay(50);
11011 1.287 msaitoh timeout--;
11012 1.287 msaitoh }
11013 1.169 msaitoh
11014 1.287 msaitoh if (timeout == 0) {
11015 1.287 msaitoh aprint_error_dev(sc->sc_dev,
11016 1.287 msaitoh "could not acquire SWSM SMBI\n");
11017 1.287 msaitoh return 1;
11018 1.287 msaitoh }
11019 1.281 msaitoh }
11020 1.281 msaitoh
11021 1.281 msaitoh /* Get the FW semaphore. */
11022 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
11023 1.281 msaitoh while (timeout) {
11024 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11025 1.281 msaitoh swsm |= SWSM_SWESMBI;
11026 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
11027 1.281 msaitoh /* If we managed to set the bit we got the semaphore. */
11028 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11029 1.281 msaitoh if (swsm & SWSM_SWESMBI)
11030 1.281 msaitoh break;
11031 1.169 msaitoh
11032 1.281 msaitoh delay(50);
11033 1.281 msaitoh timeout--;
11034 1.281 msaitoh }
11035 1.281 msaitoh
11036 1.281 msaitoh if (timeout == 0) {
11037 1.388 msaitoh aprint_error_dev(sc->sc_dev,
11038 1.388 msaitoh "could not acquire SWSM SWESMBI\n");
11039 1.281 msaitoh /* Release semaphores */
11040 1.281 msaitoh wm_put_swsm_semaphore(sc);
11041 1.281 msaitoh return 1;
11042 1.281 msaitoh }
11043 1.169 msaitoh return 0;
11044 1.169 msaitoh }
11045 1.169 msaitoh
11046 1.281 msaitoh static void
11047 1.281 msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
11048 1.169 msaitoh {
11049 1.281 msaitoh uint32_t swsm;
11050 1.169 msaitoh
11051 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11052 1.281 msaitoh swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
11053 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
11054 1.169 msaitoh }
11055 1.169 msaitoh
11056 1.169 msaitoh static int
11057 1.281 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
11058 1.169 msaitoh {
11059 1.281 msaitoh uint32_t swfw_sync;
11060 1.281 msaitoh uint32_t swmask = mask << SWFW_SOFT_SHIFT;
11061 1.281 msaitoh uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
11062 1.281 msaitoh int timeout = 200;
11063 1.169 msaitoh
11064 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
11065 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11066 1.281 msaitoh if (wm_get_swsm_semaphore(sc)) {
11067 1.281 msaitoh aprint_error_dev(sc->sc_dev,
11068 1.281 msaitoh "%s: failed to get semaphore\n",
11069 1.281 msaitoh __func__);
11070 1.281 msaitoh return 1;
11071 1.281 msaitoh }
11072 1.281 msaitoh }
11073 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
11074 1.281 msaitoh if ((swfw_sync & (swmask | fwmask)) == 0) {
11075 1.281 msaitoh swfw_sync |= swmask;
11076 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
11077 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11078 1.281 msaitoh wm_put_swsm_semaphore(sc);
11079 1.281 msaitoh return 0;
11080 1.281 msaitoh }
11081 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11082 1.281 msaitoh wm_put_swsm_semaphore(sc);
11083 1.281 msaitoh delay(5000);
11084 1.281 msaitoh }
11085 1.281 msaitoh printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
11086 1.281 msaitoh device_xname(sc->sc_dev), mask, swfw_sync);
11087 1.281 msaitoh return 1;
11088 1.281 msaitoh }
11089 1.169 msaitoh
11090 1.281 msaitoh static void
11091 1.281 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
11092 1.281 msaitoh {
11093 1.281 msaitoh uint32_t swfw_sync;
11094 1.169 msaitoh
11095 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11096 1.281 msaitoh while (wm_get_swsm_semaphore(sc) != 0)
11097 1.281 msaitoh continue;
11098 1.281 msaitoh }
11099 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
11100 1.281 msaitoh swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
11101 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
11102 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11103 1.281 msaitoh wm_put_swsm_semaphore(sc);
11104 1.169 msaitoh }
11105 1.169 msaitoh
11106 1.189 msaitoh static int
11107 1.281 msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
11108 1.203 msaitoh {
11109 1.281 msaitoh uint32_t ext_ctrl;
11110 1.281 msaitoh int timeout = 200;
11111 1.203 msaitoh
11112 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
11113 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11114 1.329 msaitoh ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
11115 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
11116 1.203 msaitoh
11117 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11118 1.329 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
11119 1.281 msaitoh return 0;
11120 1.281 msaitoh delay(5000);
11121 1.281 msaitoh }
11122 1.281 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
11123 1.281 msaitoh device_xname(sc->sc_dev), ext_ctrl);
11124 1.281 msaitoh return 1;
11125 1.281 msaitoh }
11126 1.203 msaitoh
11127 1.281 msaitoh static void
11128 1.281 msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
11129 1.281 msaitoh {
11130 1.281 msaitoh uint32_t ext_ctrl;
11131 1.388 msaitoh
11132 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11133 1.329 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
11134 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
11135 1.203 msaitoh }
11136 1.203 msaitoh
11137 1.203 msaitoh static int
11138 1.281 msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
11139 1.189 msaitoh {
11140 1.281 msaitoh int i = 0;
11141 1.189 msaitoh uint32_t reg;
11142 1.189 msaitoh
11143 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11144 1.281 msaitoh do {
11145 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
11146 1.281 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
11147 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11148 1.281 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
11149 1.281 msaitoh break;
11150 1.281 msaitoh delay(2*1000);
11151 1.281 msaitoh i++;
11152 1.281 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
11153 1.281 msaitoh
11154 1.281 msaitoh if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
11155 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
11156 1.281 msaitoh log(LOG_ERR, "%s: Driver can't access the PHY\n",
11157 1.281 msaitoh device_xname(sc->sc_dev));
11158 1.281 msaitoh return -1;
11159 1.189 msaitoh }
11160 1.189 msaitoh
11161 1.189 msaitoh return 0;
11162 1.189 msaitoh }
11163 1.189 msaitoh
11164 1.169 msaitoh static void
11165 1.281 msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
11166 1.169 msaitoh {
11167 1.169 msaitoh uint32_t reg;
11168 1.169 msaitoh
11169 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11170 1.281 msaitoh reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
11171 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
11172 1.281 msaitoh }
11173 1.281 msaitoh
11174 1.281 msaitoh /*
11175 1.281 msaitoh * Management mode and power management related subroutines.
11176 1.281 msaitoh * BMC, AMT, suspend/resume and EEE.
11177 1.281 msaitoh */
11178 1.281 msaitoh
11179 1.378 msaitoh #ifdef WM_WOL
11180 1.281 msaitoh static int
11181 1.281 msaitoh wm_check_mng_mode(struct wm_softc *sc)
11182 1.281 msaitoh {
11183 1.281 msaitoh int rv;
11184 1.281 msaitoh
11185 1.169 msaitoh switch (sc->sc_type) {
11186 1.169 msaitoh case WM_T_ICH8:
11187 1.169 msaitoh case WM_T_ICH9:
11188 1.169 msaitoh case WM_T_ICH10:
11189 1.190 msaitoh case WM_T_PCH:
11190 1.221 msaitoh case WM_T_PCH2:
11191 1.249 msaitoh case WM_T_PCH_LPT:
11192 1.392 msaitoh case WM_T_PCH_SPT:
11193 1.281 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
11194 1.281 msaitoh break;
11195 1.281 msaitoh case WM_T_82574:
11196 1.281 msaitoh case WM_T_82583:
11197 1.281 msaitoh rv = wm_check_mng_mode_82574(sc);
11198 1.281 msaitoh break;
11199 1.281 msaitoh case WM_T_82571:
11200 1.281 msaitoh case WM_T_82572:
11201 1.281 msaitoh case WM_T_82573:
11202 1.281 msaitoh case WM_T_80003:
11203 1.281 msaitoh rv = wm_check_mng_mode_generic(sc);
11204 1.169 msaitoh break;
11205 1.169 msaitoh default:
11206 1.281 msaitoh /* noting to do */
11207 1.281 msaitoh rv = 0;
11208 1.169 msaitoh break;
11209 1.169 msaitoh }
11210 1.281 msaitoh
11211 1.281 msaitoh return rv;
11212 1.169 msaitoh }
11213 1.173 msaitoh
11214 1.281 msaitoh static int
11215 1.281 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
11216 1.203 msaitoh {
11217 1.281 msaitoh uint32_t fwsm;
11218 1.281 msaitoh
11219 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11220 1.203 msaitoh
11221 1.386 msaitoh if (((fwsm & FWSM_FW_VALID) != 0)
11222 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
11223 1.281 msaitoh return 1;
11224 1.246 christos
11225 1.281 msaitoh return 0;
11226 1.203 msaitoh }
11227 1.203 msaitoh
11228 1.173 msaitoh static int
11229 1.281 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
11230 1.173 msaitoh {
11231 1.281 msaitoh uint16_t data;
11232 1.173 msaitoh
11233 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
11234 1.279 msaitoh
11235 1.293 msaitoh if ((data & NVM_CFG2_MNGM_MASK) != 0)
11236 1.281 msaitoh return 1;
11237 1.173 msaitoh
11238 1.173 msaitoh return 0;
11239 1.173 msaitoh }
11240 1.192 msaitoh
11241 1.281 msaitoh static int
11242 1.281 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
11243 1.202 msaitoh {
11244 1.281 msaitoh uint32_t fwsm;
11245 1.202 msaitoh
11246 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11247 1.202 msaitoh
11248 1.386 msaitoh if (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_IAMT_MODE)
11249 1.281 msaitoh return 1;
11250 1.202 msaitoh
11251 1.281 msaitoh return 0;
11252 1.202 msaitoh }
11253 1.378 msaitoh #endif /* WM_WOL */
11254 1.202 msaitoh
11255 1.281 msaitoh static int
11256 1.281 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
11257 1.202 msaitoh {
11258 1.281 msaitoh uint32_t manc, fwsm, factps;
11259 1.202 msaitoh
11260 1.281 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
11261 1.281 msaitoh return 0;
11262 1.202 msaitoh
11263 1.281 msaitoh manc = CSR_READ(sc, WMREG_MANC);
11264 1.203 msaitoh
11265 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
11266 1.281 msaitoh device_xname(sc->sc_dev), manc));
11267 1.281 msaitoh if ((manc & MANC_RECV_TCO_EN) == 0)
11268 1.281 msaitoh return 0;
11269 1.203 msaitoh
11270 1.281 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
11271 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11272 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
11273 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
11274 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
11275 1.281 msaitoh return 1;
11276 1.281 msaitoh } else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
11277 1.281 msaitoh uint16_t data;
11278 1.203 msaitoh
11279 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
11280 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
11281 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
11282 1.281 msaitoh device_xname(sc->sc_dev), factps, data));
11283 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
11284 1.293 msaitoh && ((data & NVM_CFG2_MNGM_MASK)
11285 1.293 msaitoh == (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
11286 1.281 msaitoh return 1;
11287 1.281 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
11288 1.281 msaitoh && ((manc & MANC_ASF_EN) == 0))
11289 1.281 msaitoh return 1;
11290 1.203 msaitoh
11291 1.281 msaitoh return 0;
11292 1.203 msaitoh }
11293 1.203 msaitoh
11294 1.386 msaitoh static bool
11295 1.386 msaitoh wm_phy_resetisblocked(struct wm_softc *sc)
11296 1.192 msaitoh {
11297 1.380 msaitoh bool blocked = false;
11298 1.281 msaitoh uint32_t reg;
11299 1.380 msaitoh int i = 0;
11300 1.192 msaitoh
11301 1.281 msaitoh switch (sc->sc_type) {
11302 1.281 msaitoh case WM_T_ICH8:
11303 1.281 msaitoh case WM_T_ICH9:
11304 1.281 msaitoh case WM_T_ICH10:
11305 1.281 msaitoh case WM_T_PCH:
11306 1.281 msaitoh case WM_T_PCH2:
11307 1.281 msaitoh case WM_T_PCH_LPT:
11308 1.392 msaitoh case WM_T_PCH_SPT:
11309 1.380 msaitoh do {
11310 1.380 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
11311 1.380 msaitoh if ((reg & FWSM_RSPCIPHY) == 0) {
11312 1.380 msaitoh blocked = true;
11313 1.380 msaitoh delay(10*1000);
11314 1.380 msaitoh continue;
11315 1.380 msaitoh }
11316 1.380 msaitoh blocked = false;
11317 1.380 msaitoh } while (blocked && (i++ < 10));
11318 1.386 msaitoh return blocked;
11319 1.281 msaitoh break;
11320 1.281 msaitoh case WM_T_82571:
11321 1.281 msaitoh case WM_T_82572:
11322 1.281 msaitoh case WM_T_82573:
11323 1.281 msaitoh case WM_T_82574:
11324 1.281 msaitoh case WM_T_82583:
11325 1.281 msaitoh case WM_T_80003:
11326 1.281 msaitoh reg = CSR_READ(sc, WMREG_MANC);
11327 1.281 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
11328 1.386 msaitoh return true;
11329 1.281 msaitoh else
11330 1.386 msaitoh return false;
11331 1.281 msaitoh break;
11332 1.281 msaitoh default:
11333 1.281 msaitoh /* no problem */
11334 1.281 msaitoh break;
11335 1.192 msaitoh }
11336 1.192 msaitoh
11337 1.386 msaitoh return false;
11338 1.192 msaitoh }
11339 1.192 msaitoh
11340 1.192 msaitoh static void
11341 1.281 msaitoh wm_get_hw_control(struct wm_softc *sc)
11342 1.221 msaitoh {
11343 1.281 msaitoh uint32_t reg;
11344 1.221 msaitoh
11345 1.281 msaitoh switch (sc->sc_type) {
11346 1.281 msaitoh case WM_T_82573:
11347 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
11348 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
11349 1.281 msaitoh break;
11350 1.281 msaitoh case WM_T_82571:
11351 1.281 msaitoh case WM_T_82572:
11352 1.281 msaitoh case WM_T_82574:
11353 1.281 msaitoh case WM_T_82583:
11354 1.281 msaitoh case WM_T_80003:
11355 1.281 msaitoh case WM_T_ICH8:
11356 1.281 msaitoh case WM_T_ICH9:
11357 1.281 msaitoh case WM_T_ICH10:
11358 1.281 msaitoh case WM_T_PCH:
11359 1.281 msaitoh case WM_T_PCH2:
11360 1.281 msaitoh case WM_T_PCH_LPT:
11361 1.392 msaitoh case WM_T_PCH_SPT:
11362 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11363 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
11364 1.281 msaitoh break;
11365 1.281 msaitoh default:
11366 1.281 msaitoh break;
11367 1.281 msaitoh }
11368 1.221 msaitoh }
11369 1.221 msaitoh
11370 1.221 msaitoh static void
11371 1.281 msaitoh wm_release_hw_control(struct wm_softc *sc)
11372 1.192 msaitoh {
11373 1.281 msaitoh uint32_t reg;
11374 1.192 msaitoh
11375 1.281 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
11376 1.281 msaitoh return;
11377 1.192 msaitoh
11378 1.281 msaitoh if (sc->sc_type == WM_T_82573) {
11379 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
11380 1.281 msaitoh reg &= ~SWSM_DRV_LOAD;
11381 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
11382 1.192 msaitoh } else {
11383 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11384 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
11385 1.192 msaitoh }
11386 1.192 msaitoh }
11387 1.192 msaitoh
11388 1.192 msaitoh static void
11389 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, bool gate)
11390 1.221 msaitoh {
11391 1.221 msaitoh uint32_t reg;
11392 1.221 msaitoh
11393 1.394 msaitoh if (sc->sc_type < WM_T_PCH2)
11394 1.394 msaitoh return;
11395 1.394 msaitoh
11396 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
11397 1.221 msaitoh
11398 1.392 msaitoh if (gate)
11399 1.281 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
11400 1.192 msaitoh else
11401 1.281 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
11402 1.192 msaitoh
11403 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
11404 1.192 msaitoh }
11405 1.199 msaitoh
11406 1.199 msaitoh static void
11407 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
11408 1.221 msaitoh {
11409 1.394 msaitoh uint32_t fwsm, reg;
11410 1.394 msaitoh
11411 1.394 msaitoh /* Gate automatic PHY configuration by hardware on non-managed 82579 */
11412 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
11413 1.394 msaitoh
11414 1.394 msaitoh /* Acquire semaphore */
11415 1.394 msaitoh wm_get_swfwhw_semaphore(sc);
11416 1.221 msaitoh
11417 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
11418 1.221 msaitoh if (((fwsm & FWSM_FW_VALID) == 0)
11419 1.386 msaitoh && ((wm_phy_resetisblocked(sc) == false))) {
11420 1.394 msaitoh if (sc->sc_type >= WM_T_PCH_LPT) {
11421 1.394 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11422 1.394 msaitoh reg |= CTRL_EXT_FORCE_SMBUS;
11423 1.394 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11424 1.394 msaitoh CSR_WRITE_FLUSH(sc);
11425 1.394 msaitoh delay(50*1000);
11426 1.394 msaitoh }
11427 1.394 msaitoh
11428 1.394 msaitoh /* Toggle LANPHYPC */
11429 1.221 msaitoh sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
11430 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
11431 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11432 1.266 msaitoh CSR_WRITE_FLUSH(sc);
11433 1.221 msaitoh delay(10);
11434 1.221 msaitoh sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
11435 1.221 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11436 1.266 msaitoh CSR_WRITE_FLUSH(sc);
11437 1.221 msaitoh delay(50*1000);
11438 1.221 msaitoh
11439 1.394 msaitoh if (sc->sc_type >= WM_T_PCH_LPT) {
11440 1.394 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11441 1.394 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
11442 1.394 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11443 1.394 msaitoh }
11444 1.221 msaitoh }
11445 1.394 msaitoh
11446 1.394 msaitoh /* Release semaphore */
11447 1.394 msaitoh wm_put_swfwhw_semaphore(sc);
11448 1.394 msaitoh
11449 1.394 msaitoh /*
11450 1.394 msaitoh * Ungate automatic PHY configuration by hardware on non-managed 82579
11451 1.394 msaitoh */
11452 1.394 msaitoh if ((sc->sc_type == WM_T_PCH2) && ((fwsm & FWSM_FW_VALID) == 0))
11453 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, false);
11454 1.221 msaitoh }
11455 1.221 msaitoh
11456 1.221 msaitoh static void
11457 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
11458 1.203 msaitoh {
11459 1.203 msaitoh
11460 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
11461 1.392 msaitoh device_xname(sc->sc_dev), __func__));
11462 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
11463 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
11464 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
11465 1.203 msaitoh
11466 1.281 msaitoh /* Disable hardware interception of ARP */
11467 1.203 msaitoh manc &= ~MANC_ARP_EN;
11468 1.203 msaitoh
11469 1.281 msaitoh /* Enable receiving management packets to the host */
11470 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
11471 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
11472 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
11473 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
11474 1.203 msaitoh }
11475 1.203 msaitoh
11476 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
11477 1.203 msaitoh }
11478 1.203 msaitoh }
11479 1.203 msaitoh
11480 1.203 msaitoh static void
11481 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
11482 1.203 msaitoh {
11483 1.203 msaitoh
11484 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
11485 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
11486 1.203 msaitoh
11487 1.260 msaitoh manc |= MANC_ARP_EN;
11488 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
11489 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
11490 1.203 msaitoh
11491 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
11492 1.203 msaitoh }
11493 1.203 msaitoh }
11494 1.203 msaitoh
11495 1.203 msaitoh static void
11496 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
11497 1.203 msaitoh {
11498 1.203 msaitoh
11499 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
11500 1.203 msaitoh switch (sc->sc_type) {
11501 1.203 msaitoh case WM_T_82573:
11502 1.203 msaitoh case WM_T_82583:
11503 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
11504 1.203 msaitoh /* FALLTHROUGH */
11505 1.246 christos case WM_T_80003:
11506 1.203 msaitoh case WM_T_82541:
11507 1.203 msaitoh case WM_T_82547:
11508 1.203 msaitoh case WM_T_82571:
11509 1.203 msaitoh case WM_T_82572:
11510 1.203 msaitoh case WM_T_82574:
11511 1.203 msaitoh case WM_T_82575:
11512 1.203 msaitoh case WM_T_82576:
11513 1.208 msaitoh case WM_T_82580:
11514 1.228 msaitoh case WM_T_I350:
11515 1.265 msaitoh case WM_T_I354:
11516 1.386 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE) != 0)
11517 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
11518 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
11519 1.203 msaitoh break;
11520 1.203 msaitoh case WM_T_ICH8:
11521 1.203 msaitoh case WM_T_ICH9:
11522 1.203 msaitoh case WM_T_ICH10:
11523 1.203 msaitoh case WM_T_PCH:
11524 1.221 msaitoh case WM_T_PCH2:
11525 1.249 msaitoh case WM_T_PCH_LPT:
11526 1.392 msaitoh case WM_T_PCH_SPT: /* XXX only Q170 chipset? */
11527 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
11528 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
11529 1.203 msaitoh break;
11530 1.203 msaitoh default:
11531 1.203 msaitoh break;
11532 1.203 msaitoh }
11533 1.203 msaitoh
11534 1.203 msaitoh /* 1: HAS_MANAGE */
11535 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
11536 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
11537 1.203 msaitoh
11538 1.203 msaitoh #ifdef WM_DEBUG
11539 1.203 msaitoh printf("\n");
11540 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
11541 1.203 msaitoh printf("HAS_AMT,");
11542 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
11543 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
11544 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
11545 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
11546 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
11547 1.203 msaitoh printf("HAS_MANAGE,");
11548 1.203 msaitoh printf("\n");
11549 1.203 msaitoh #endif
11550 1.203 msaitoh /*
11551 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
11552 1.203 msaitoh * stuff
11553 1.203 msaitoh */
11554 1.203 msaitoh }
11555 1.203 msaitoh
11556 1.203 msaitoh #ifdef WM_WOL
11557 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
11558 1.203 msaitoh static void
11559 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
11560 1.203 msaitoh {
11561 1.203 msaitoh #if 0
11562 1.203 msaitoh uint16_t preg;
11563 1.203 msaitoh
11564 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
11565 1.203 msaitoh
11566 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
11567 1.203 msaitoh
11568 1.281 msaitoh /* Configure PHY Rx Control register */
11569 1.281 msaitoh
11570 1.281 msaitoh /* Enable PHY wakeup in MAC register */
11571 1.281 msaitoh
11572 1.281 msaitoh /* Configure and enable PHY wakeup in PHY registers */
11573 1.281 msaitoh
11574 1.281 msaitoh /* Activate PHY wakeup */
11575 1.281 msaitoh
11576 1.281 msaitoh /* XXX */
11577 1.281 msaitoh #endif
11578 1.281 msaitoh }
11579 1.281 msaitoh
11580 1.281 msaitoh /* Power down workaround on D3 */
11581 1.281 msaitoh static void
11582 1.281 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
11583 1.281 msaitoh {
11584 1.281 msaitoh uint32_t reg;
11585 1.281 msaitoh int i;
11586 1.281 msaitoh
11587 1.281 msaitoh for (i = 0; i < 2; i++) {
11588 1.281 msaitoh /* Disable link */
11589 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11590 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
11591 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11592 1.281 msaitoh
11593 1.281 msaitoh /*
11594 1.281 msaitoh * Call gig speed drop workaround on Gig disable before
11595 1.281 msaitoh * accessing any PHY registers
11596 1.281 msaitoh */
11597 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
11598 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
11599 1.203 msaitoh
11600 1.281 msaitoh /* Write VR power-down enable */
11601 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
11602 1.281 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
11603 1.281 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
11604 1.281 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
11605 1.203 msaitoh
11606 1.281 msaitoh /* Read it back and test */
11607 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
11608 1.281 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
11609 1.281 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
11610 1.281 msaitoh break;
11611 1.203 msaitoh
11612 1.281 msaitoh /* Issue PHY reset and repeat at most one more time */
11613 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
11614 1.281 msaitoh }
11615 1.203 msaitoh }
11616 1.203 msaitoh
11617 1.203 msaitoh static void
11618 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
11619 1.203 msaitoh {
11620 1.203 msaitoh uint32_t reg, pmreg;
11621 1.203 msaitoh pcireg_t pmode;
11622 1.203 msaitoh
11623 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
11624 1.203 msaitoh &pmreg, NULL) == 0)
11625 1.203 msaitoh return;
11626 1.203 msaitoh
11627 1.203 msaitoh /* Advertise the wakeup capability */
11628 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
11629 1.203 msaitoh | CTRL_SWDPIN(3));
11630 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
11631 1.203 msaitoh
11632 1.203 msaitoh /* ICH workaround */
11633 1.203 msaitoh switch (sc->sc_type) {
11634 1.203 msaitoh case WM_T_ICH8:
11635 1.203 msaitoh case WM_T_ICH9:
11636 1.203 msaitoh case WM_T_ICH10:
11637 1.203 msaitoh case WM_T_PCH:
11638 1.221 msaitoh case WM_T_PCH2:
11639 1.249 msaitoh case WM_T_PCH_LPT:
11640 1.392 msaitoh case WM_T_PCH_SPT:
11641 1.203 msaitoh /* Disable gig during WOL */
11642 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11643 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
11644 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11645 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
11646 1.203 msaitoh wm_gmii_reset(sc);
11647 1.203 msaitoh
11648 1.203 msaitoh /* Power down workaround */
11649 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
11650 1.203 msaitoh struct mii_softc *child;
11651 1.203 msaitoh
11652 1.203 msaitoh /* Assume that the PHY is copper */
11653 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
11654 1.203 msaitoh if (child->mii_mpd_rev <= 2)
11655 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
11656 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
11657 1.203 msaitoh }
11658 1.203 msaitoh break;
11659 1.203 msaitoh default:
11660 1.203 msaitoh break;
11661 1.203 msaitoh }
11662 1.203 msaitoh
11663 1.203 msaitoh /* Keep the laser running on fiber adapters */
11664 1.311 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
11665 1.311 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES)) {
11666 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11667 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
11668 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11669 1.203 msaitoh }
11670 1.203 msaitoh
11671 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
11672 1.203 msaitoh #if 0 /* for the multicast packet */
11673 1.203 msaitoh reg |= WUFC_MC;
11674 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
11675 1.203 msaitoh #endif
11676 1.203 msaitoh
11677 1.203 msaitoh if (sc->sc_type == WM_T_PCH) {
11678 1.203 msaitoh wm_enable_phy_wakeup(sc);
11679 1.203 msaitoh } else {
11680 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
11681 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
11682 1.203 msaitoh }
11683 1.203 msaitoh
11684 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
11685 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
11686 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
11687 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
11688 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
11689 1.203 msaitoh
11690 1.203 msaitoh /* Request PME */
11691 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
11692 1.203 msaitoh #if 0
11693 1.203 msaitoh /* Disable WOL */
11694 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
11695 1.203 msaitoh #else
11696 1.203 msaitoh /* For WOL */
11697 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
11698 1.203 msaitoh #endif
11699 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
11700 1.203 msaitoh }
11701 1.203 msaitoh #endif /* WM_WOL */
11702 1.203 msaitoh
11703 1.377 msaitoh /* LPLU */
11704 1.377 msaitoh
11705 1.377 msaitoh static void
11706 1.377 msaitoh wm_lplu_d0_disable(struct wm_softc *sc)
11707 1.377 msaitoh {
11708 1.377 msaitoh uint32_t reg;
11709 1.377 msaitoh
11710 1.377 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11711 1.381 msaitoh reg &= ~(PHY_CTRL_GBE_DIS | PHY_CTRL_D0A_LPLU);
11712 1.377 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11713 1.377 msaitoh }
11714 1.377 msaitoh
11715 1.377 msaitoh static void
11716 1.377 msaitoh wm_lplu_d0_disable_pch(struct wm_softc *sc)
11717 1.377 msaitoh {
11718 1.377 msaitoh uint32_t reg;
11719 1.377 msaitoh
11720 1.377 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
11721 1.380 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
11722 1.377 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
11723 1.377 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
11724 1.377 msaitoh }
11725 1.377 msaitoh
11726 1.281 msaitoh /* EEE */
11727 1.228 msaitoh
11728 1.228 msaitoh static void
11729 1.281 msaitoh wm_set_eee_i350(struct wm_softc *sc)
11730 1.228 msaitoh {
11731 1.228 msaitoh uint32_t ipcnfg, eeer;
11732 1.228 msaitoh
11733 1.228 msaitoh ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
11734 1.228 msaitoh eeer = CSR_READ(sc, WMREG_EEER);
11735 1.228 msaitoh
11736 1.228 msaitoh if ((sc->sc_flags & WM_F_EEE) != 0) {
11737 1.228 msaitoh ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
11738 1.228 msaitoh eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
11739 1.228 msaitoh | EEER_LPI_FC);
11740 1.228 msaitoh } else {
11741 1.228 msaitoh ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
11742 1.322 msaitoh ipcnfg &= ~IPCNFG_10BASE_TE;
11743 1.228 msaitoh eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
11744 1.228 msaitoh | EEER_LPI_FC);
11745 1.228 msaitoh }
11746 1.228 msaitoh
11747 1.228 msaitoh CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
11748 1.228 msaitoh CSR_WRITE(sc, WMREG_EEER, eeer);
11749 1.228 msaitoh CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
11750 1.228 msaitoh CSR_READ(sc, WMREG_EEER); /* XXX flush? */
11751 1.228 msaitoh }
11752 1.281 msaitoh
11753 1.281 msaitoh /*
11754 1.281 msaitoh * Workarounds (mainly PHY related).
11755 1.281 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
11756 1.281 msaitoh */
11757 1.281 msaitoh
11758 1.281 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
11759 1.281 msaitoh static void
11760 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
11761 1.281 msaitoh {
11762 1.381 msaitoh #if 0
11763 1.281 msaitoh int miistatus, active, i;
11764 1.281 msaitoh int reg;
11765 1.281 msaitoh
11766 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
11767 1.281 msaitoh
11768 1.281 msaitoh /* If the link is not up, do nothing */
11769 1.381 msaitoh if ((miistatus & IFM_ACTIVE) == 0)
11770 1.281 msaitoh return;
11771 1.281 msaitoh
11772 1.281 msaitoh active = sc->sc_mii.mii_media_active;
11773 1.281 msaitoh
11774 1.281 msaitoh /* Nothing to do if the link is other than 1Gbps */
11775 1.281 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
11776 1.281 msaitoh return;
11777 1.281 msaitoh
11778 1.281 msaitoh for (i = 0; i < 10; i++) {
11779 1.281 msaitoh /* read twice */
11780 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
11781 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
11782 1.381 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) == 0)
11783 1.281 msaitoh goto out; /* GOOD! */
11784 1.281 msaitoh
11785 1.281 msaitoh /* Reset the PHY */
11786 1.281 msaitoh wm_gmii_reset(sc);
11787 1.281 msaitoh delay(5*1000);
11788 1.281 msaitoh }
11789 1.281 msaitoh
11790 1.281 msaitoh /* Disable GigE link negotiation */
11791 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
11792 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
11793 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
11794 1.281 msaitoh
11795 1.281 msaitoh /*
11796 1.281 msaitoh * Call gig speed drop workaround on Gig disable before accessing
11797 1.281 msaitoh * any PHY registers.
11798 1.281 msaitoh */
11799 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
11800 1.281 msaitoh
11801 1.281 msaitoh out:
11802 1.281 msaitoh return;
11803 1.381 msaitoh #endif
11804 1.281 msaitoh }
11805 1.281 msaitoh
11806 1.281 msaitoh /* WOL from S5 stops working */
11807 1.281 msaitoh static void
11808 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
11809 1.281 msaitoh {
11810 1.281 msaitoh uint16_t kmrn_reg;
11811 1.281 msaitoh
11812 1.281 msaitoh /* Only for igp3 */
11813 1.281 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
11814 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
11815 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
11816 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
11817 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
11818 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
11819 1.281 msaitoh }
11820 1.281 msaitoh }
11821 1.281 msaitoh
11822 1.281 msaitoh /*
11823 1.281 msaitoh * Workaround for pch's PHYs
11824 1.281 msaitoh * XXX should be moved to new PHY driver?
11825 1.281 msaitoh */
11826 1.281 msaitoh static void
11827 1.281 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
11828 1.281 msaitoh {
11829 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577)
11830 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
11831 1.281 msaitoh
11832 1.281 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
11833 1.281 msaitoh
11834 1.281 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
11835 1.281 msaitoh
11836 1.281 msaitoh /* 82578 */
11837 1.281 msaitoh if (sc->sc_phytype == WMPHY_82578) {
11838 1.281 msaitoh /* PCH rev. < 3 */
11839 1.281 msaitoh if (sc->sc_rev < 3) {
11840 1.281 msaitoh /* XXX 6 bit shift? Why? Is it page2? */
11841 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x29),
11842 1.281 msaitoh 0x66c0);
11843 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, ((1 << 6) | 0x1e),
11844 1.281 msaitoh 0xffff);
11845 1.281 msaitoh }
11846 1.281 msaitoh
11847 1.281 msaitoh /* XXX phy rev. < 2 */
11848 1.281 msaitoh }
11849 1.281 msaitoh
11850 1.281 msaitoh /* Select page 0 */
11851 1.281 msaitoh
11852 1.281 msaitoh /* XXX acquire semaphore */
11853 1.281 msaitoh wm_gmii_i82544_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
11854 1.281 msaitoh /* XXX release semaphore */
11855 1.281 msaitoh
11856 1.281 msaitoh /*
11857 1.281 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
11858 1.281 msaitoh * link so that it disables K1 if link is in 1Gbps.
11859 1.281 msaitoh */
11860 1.281 msaitoh wm_k1_gig_workaround_hv(sc, 1);
11861 1.281 msaitoh }
11862 1.281 msaitoh
11863 1.281 msaitoh static void
11864 1.281 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
11865 1.281 msaitoh {
11866 1.281 msaitoh
11867 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
11868 1.281 msaitoh }
11869 1.281 msaitoh
11870 1.281 msaitoh static void
11871 1.281 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
11872 1.281 msaitoh {
11873 1.281 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
11874 1.281 msaitoh
11875 1.281 msaitoh /* XXX acquire semaphore */
11876 1.281 msaitoh
11877 1.281 msaitoh if (link) {
11878 1.281 msaitoh k1_enable = 0;
11879 1.281 msaitoh
11880 1.281 msaitoh /* Link stall fix for link up */
11881 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
11882 1.281 msaitoh } else {
11883 1.281 msaitoh /* Link stall fix for link down */
11884 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
11885 1.281 msaitoh }
11886 1.281 msaitoh
11887 1.281 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
11888 1.281 msaitoh
11889 1.281 msaitoh /* XXX release semaphore */
11890 1.281 msaitoh }
11891 1.281 msaitoh
11892 1.281 msaitoh static void
11893 1.281 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
11894 1.281 msaitoh {
11895 1.281 msaitoh uint32_t reg;
11896 1.281 msaitoh
11897 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
11898 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
11899 1.281 msaitoh reg | HV_KMRN_MDIO_SLOW);
11900 1.281 msaitoh }
11901 1.281 msaitoh
11902 1.281 msaitoh static void
11903 1.281 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
11904 1.281 msaitoh {
11905 1.281 msaitoh uint32_t ctrl, ctrl_ext, tmp;
11906 1.281 msaitoh uint16_t kmrn_reg;
11907 1.281 msaitoh
11908 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
11909 1.281 msaitoh
11910 1.281 msaitoh if (k1_enable)
11911 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
11912 1.281 msaitoh else
11913 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
11914 1.281 msaitoh
11915 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
11916 1.281 msaitoh
11917 1.281 msaitoh delay(20);
11918 1.281 msaitoh
11919 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
11920 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
11921 1.281 msaitoh
11922 1.281 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
11923 1.281 msaitoh tmp |= CTRL_FRCSPD;
11924 1.281 msaitoh
11925 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
11926 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
11927 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11928 1.281 msaitoh delay(20);
11929 1.281 msaitoh
11930 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
11931 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
11932 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11933 1.281 msaitoh delay(20);
11934 1.281 msaitoh }
11935 1.281 msaitoh
11936 1.281 msaitoh /* special case - for 82575 - need to do manual init ... */
11937 1.281 msaitoh static void
11938 1.281 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
11939 1.281 msaitoh {
11940 1.281 msaitoh /*
11941 1.281 msaitoh * remark: this is untested code - we have no board without EEPROM
11942 1.312 msaitoh * same setup as mentioned int the FreeBSD driver for the i82575
11943 1.281 msaitoh */
11944 1.281 msaitoh
11945 1.281 msaitoh /* SerDes configuration via SERDESCTRL */
11946 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
11947 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
11948 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
11949 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
11950 1.281 msaitoh
11951 1.281 msaitoh /* CCM configuration via CCMCTL register */
11952 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
11953 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
11954 1.281 msaitoh
11955 1.281 msaitoh /* PCIe lanes configuration */
11956 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
11957 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
11958 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
11959 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
11960 1.281 msaitoh
11961 1.281 msaitoh /* PCIe PLL Configuration */
11962 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
11963 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
11964 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
11965 1.281 msaitoh }
11966 1.325 msaitoh
11967 1.325 msaitoh static void
11968 1.325 msaitoh wm_reset_mdicnfg_82580(struct wm_softc *sc)
11969 1.325 msaitoh {
11970 1.325 msaitoh uint32_t reg;
11971 1.325 msaitoh uint16_t nvmword;
11972 1.325 msaitoh int rv;
11973 1.325 msaitoh
11974 1.325 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
11975 1.325 msaitoh return;
11976 1.325 msaitoh
11977 1.325 msaitoh rv = wm_nvm_read(sc, NVM_OFF_LAN_FUNC_82580(sc->sc_funcid)
11978 1.325 msaitoh + NVM_OFF_CFG3_PORTA, 1, &nvmword);
11979 1.325 msaitoh if (rv != 0) {
11980 1.325 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
11981 1.325 msaitoh __func__);
11982 1.325 msaitoh return;
11983 1.325 msaitoh }
11984 1.325 msaitoh
11985 1.325 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
11986 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_EXT_MDIO)
11987 1.325 msaitoh reg |= MDICNFG_DEST;
11988 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_COM_MDIO)
11989 1.325 msaitoh reg |= MDICNFG_COM_MDIO;
11990 1.325 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
11991 1.325 msaitoh }
11992 1.329 msaitoh
11993 1.329 msaitoh /*
11994 1.329 msaitoh * I210 Errata 25 and I211 Errata 10
11995 1.329 msaitoh * Slow System Clock.
11996 1.329 msaitoh */
11997 1.329 msaitoh static void
11998 1.329 msaitoh wm_pll_workaround_i210(struct wm_softc *sc)
11999 1.329 msaitoh {
12000 1.329 msaitoh uint32_t mdicnfg, wuc;
12001 1.329 msaitoh uint32_t reg;
12002 1.329 msaitoh pcireg_t pcireg;
12003 1.329 msaitoh uint32_t pmreg;
12004 1.329 msaitoh uint16_t nvmword, tmp_nvmword;
12005 1.329 msaitoh int phyval;
12006 1.329 msaitoh bool wa_done = false;
12007 1.329 msaitoh int i;
12008 1.329 msaitoh
12009 1.329 msaitoh /* Save WUC and MDICNFG registers */
12010 1.329 msaitoh wuc = CSR_READ(sc, WMREG_WUC);
12011 1.329 msaitoh mdicnfg = CSR_READ(sc, WMREG_MDICNFG);
12012 1.329 msaitoh
12013 1.329 msaitoh reg = mdicnfg & ~MDICNFG_DEST;
12014 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
12015 1.329 msaitoh
12016 1.329 msaitoh if (wm_nvm_read(sc, INVM_AUTOLOAD, 1, &nvmword) != 0)
12017 1.329 msaitoh nvmword = INVM_DEFAULT_AL;
12018 1.329 msaitoh tmp_nvmword = nvmword | INVM_PLL_WO_VAL;
12019 1.329 msaitoh
12020 1.329 msaitoh /* Get Power Management cap offset */
12021 1.329 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
12022 1.329 msaitoh &pmreg, NULL) == 0)
12023 1.329 msaitoh return;
12024 1.329 msaitoh for (i = 0; i < WM_MAX_PLL_TRIES; i++) {
12025 1.329 msaitoh phyval = wm_gmii_gs40g_readreg(sc->sc_dev, 1,
12026 1.329 msaitoh GS40G_PHY_PLL_FREQ_PAGE | GS40G_PHY_PLL_FREQ_REG);
12027 1.332 msaitoh
12028 1.329 msaitoh if ((phyval & GS40G_PHY_PLL_UNCONF) != GS40G_PHY_PLL_UNCONF) {
12029 1.329 msaitoh break; /* OK */
12030 1.329 msaitoh }
12031 1.329 msaitoh
12032 1.329 msaitoh wa_done = true;
12033 1.329 msaitoh /* Directly reset the internal PHY */
12034 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
12035 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
12036 1.329 msaitoh
12037 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12038 1.329 msaitoh reg |= CTRL_EXT_PHYPDEN | CTRL_EXT_SDLPE;
12039 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
12040 1.329 msaitoh
12041 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
12042 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (tmp_nvmword << 16);
12043 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
12044 1.332 msaitoh
12045 1.329 msaitoh pcireg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
12046 1.329 msaitoh pmreg + PCI_PMCSR);
12047 1.329 msaitoh pcireg |= PCI_PMCSR_STATE_D3;
12048 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
12049 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
12050 1.329 msaitoh delay(1000);
12051 1.329 msaitoh pcireg &= ~PCI_PMCSR_STATE_D3;
12052 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
12053 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
12054 1.329 msaitoh
12055 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (nvmword << 16);
12056 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
12057 1.332 msaitoh
12058 1.329 msaitoh /* Restore WUC register */
12059 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, wuc);
12060 1.329 msaitoh }
12061 1.332 msaitoh
12062 1.329 msaitoh /* Restore MDICNFG setting */
12063 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, mdicnfg);
12064 1.329 msaitoh if (wa_done)
12065 1.329 msaitoh aprint_verbose_dev(sc->sc_dev, "I210 workaround done\n");
12066 1.329 msaitoh }
12067