Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.445
      1  1.445   msaitoh /*	$NetBSD: if_wm.c,v 1.445 2016/11/16 07:24:52 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.246  christos   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.246  christos 
     43  1.246  christos   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.246  christos 
     46  1.246  christos    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.246  christos 
     49  1.246  christos    2. Redistributions in binary form must reproduce the above copyright
     50  1.246  christos       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.246  christos 
     53  1.246  christos    3. Neither the name of the Intel Corporation nor the names of its
     54  1.246  christos       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.246  christos 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.246  christos   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.246  christos   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.246  christos   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.246  christos   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.246  christos   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.246  christos   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.246  christos   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.246  christos   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75  1.288   msaitoh  *	- Check XXX'ed comments
     76  1.377   msaitoh  *	- Disable D0 LPLU on 8257[12356], 82580 and I350.
     77  1.407  knakahar  *	- TX Multi queue improvement (refine queue selection logic)
     78  1.407  knakahar  *	- Advanced Receive Descriptor
     79  1.286   msaitoh  *	- EEE (Energy Efficiency Ethernet)
     80  1.286   msaitoh  *	- Virtual Function
     81  1.286   msaitoh  *	- Set LED correctly (based on contents in EEPROM)
     82   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     83  1.371   msaitoh  *	- Image Unique ID
     84    1.1   thorpej  */
     85   1.38     lukem 
     86   1.38     lukem #include <sys/cdefs.h>
     87  1.445   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.445 2016/11/16 07:24:52 msaitoh Exp $");
     88  1.309     ozaki 
     89  1.309     ozaki #ifdef _KERNEL_OPT
     90  1.309     ozaki #include "opt_net_mpsafe.h"
     91  1.309     ozaki #endif
     92    1.1   thorpej 
     93    1.1   thorpej #include <sys/param.h>
     94    1.1   thorpej #include <sys/systm.h>
     95   1.96     perry #include <sys/callout.h>
     96    1.1   thorpej #include <sys/mbuf.h>
     97    1.1   thorpej #include <sys/malloc.h>
     98  1.356  knakahar #include <sys/kmem.h>
     99    1.1   thorpej #include <sys/kernel.h>
    100    1.1   thorpej #include <sys/socket.h>
    101    1.1   thorpej #include <sys/ioctl.h>
    102    1.1   thorpej #include <sys/errno.h>
    103    1.1   thorpej #include <sys/device.h>
    104    1.1   thorpej #include <sys/queue.h>
    105   1.84   thorpej #include <sys/syslog.h>
    106  1.346  knakahar #include <sys/interrupt.h>
    107  1.403  knakahar #include <sys/cpu.h>
    108  1.403  knakahar #include <sys/pcq.h>
    109    1.1   thorpej 
    110  1.315  riastrad #include <sys/rndsource.h>
    111   1.21    itojun 
    112    1.1   thorpej #include <net/if.h>
    113   1.96     perry #include <net/if_dl.h>
    114    1.1   thorpej #include <net/if_media.h>
    115    1.1   thorpej #include <net/if_ether.h>
    116    1.1   thorpej 
    117    1.1   thorpej #include <net/bpf.h>
    118    1.1   thorpej 
    119    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    120    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    121    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    122  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    123   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    124    1.1   thorpej 
    125  1.147        ad #include <sys/bus.h>
    126  1.147        ad #include <sys/intr.h>
    127    1.1   thorpej #include <machine/endian.h>
    128    1.1   thorpej 
    129    1.1   thorpej #include <dev/mii/mii.h>
    130    1.1   thorpej #include <dev/mii/miivar.h>
    131  1.202   msaitoh #include <dev/mii/miidevs.h>
    132    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    133  1.127    bouyer #include <dev/mii/ikphyreg.h>
    134  1.191   msaitoh #include <dev/mii/igphyreg.h>
    135  1.202   msaitoh #include <dev/mii/igphyvar.h>
    136  1.192   msaitoh #include <dev/mii/inbmphyreg.h>
    137    1.1   thorpej 
    138    1.1   thorpej #include <dev/pci/pcireg.h>
    139    1.1   thorpej #include <dev/pci/pcivar.h>
    140    1.1   thorpej #include <dev/pci/pcidevs.h>
    141    1.1   thorpej 
    142    1.1   thorpej #include <dev/pci/if_wmreg.h>
    143  1.182   msaitoh #include <dev/pci/if_wmvar.h>
    144    1.1   thorpej 
    145    1.1   thorpej #ifdef WM_DEBUG
    146  1.420   msaitoh #define	WM_DEBUG_LINK		__BIT(0)
    147  1.420   msaitoh #define	WM_DEBUG_TX		__BIT(1)
    148  1.420   msaitoh #define	WM_DEBUG_RX		__BIT(2)
    149  1.420   msaitoh #define	WM_DEBUG_GMII		__BIT(3)
    150  1.420   msaitoh #define	WM_DEBUG_MANAGE		__BIT(4)
    151  1.420   msaitoh #define	WM_DEBUG_NVM		__BIT(5)
    152  1.420   msaitoh #define	WM_DEBUG_INIT		__BIT(6)
    153  1.420   msaitoh #define	WM_DEBUG_LOCK		__BIT(7)
    154  1.203   msaitoh int	wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
    155  1.420   msaitoh     | WM_DEBUG_MANAGE | WM_DEBUG_NVM | WM_DEBUG_INIT | WM_DEBUG_LOCK;
    156    1.1   thorpej 
    157    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    158    1.1   thorpej #else
    159    1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    160    1.1   thorpej #endif /* WM_DEBUG */
    161    1.1   thorpej 
    162  1.272     ozaki #ifdef NET_MPSAFE
    163  1.272     ozaki #define WM_MPSAFE	1
    164  1.272     ozaki #endif
    165  1.272     ozaki 
    166  1.335   msaitoh /*
    167  1.364  knakahar  * This device driver's max interrupt numbers.
    168  1.335   msaitoh  */
    169  1.405  knakahar #define WM_MAX_NQUEUEINTR	16
    170  1.405  knakahar #define WM_MAX_NINTR		(WM_MAX_NQUEUEINTR + 1)
    171  1.335   msaitoh 
    172    1.1   thorpej /*
    173    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    174   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    175   1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    176   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    177   1.75   thorpej  * of them at a time.
    178   1.75   thorpej  *
    179   1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    180   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    181   1.75   thorpej  * situations with jumbo frames.
    182    1.1   thorpej  */
    183   1.75   thorpej #define	WM_NTXSEGS		256
    184    1.2   thorpej #define	WM_IFQUEUELEN		256
    185   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    186   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    187  1.356  knakahar #define	WM_TXQUEUELEN(txq)	((txq)->txq_num)
    188  1.356  knakahar #define	WM_TXQUEUELEN_MASK(txq)	(WM_TXQUEUELEN(txq) - 1)
    189  1.356  knakahar #define	WM_TXQUEUE_GC(txq)	(WM_TXQUEUELEN(txq) / 8)
    190   1.75   thorpej #define	WM_NTXDESC_82542	256
    191   1.75   thorpej #define	WM_NTXDESC_82544	4096
    192  1.356  knakahar #define	WM_NTXDESC(txq)		((txq)->txq_ndesc)
    193  1.356  knakahar #define	WM_NTXDESC_MASK(txq)	(WM_NTXDESC(txq) - 1)
    194  1.398  knakahar #define	WM_TXDESCS_SIZE(txq)	(WM_NTXDESC(txq) * (txq)->txq_descsize)
    195  1.356  knakahar #define	WM_NEXTTX(txq, x)	(((x) + 1) & WM_NTXDESC_MASK(txq))
    196  1.356  knakahar #define	WM_NEXTTXS(txq, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(txq))
    197    1.1   thorpej 
    198  1.269       tls #define	WM_MAXTXDMA		 (2 * round_page(IP_MAXPACKET)) /* for TSO */
    199   1.82   thorpej 
    200  1.403  knakahar #define	WM_TXINTERQSIZE		256
    201  1.403  knakahar 
    202    1.1   thorpej /*
    203    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    204    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    205   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    206   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    207    1.1   thorpej  */
    208   1.10   thorpej #define	WM_NRXDESC		256
    209    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    210    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    211    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    212    1.1   thorpej 
    213  1.354  knakahar typedef union txdescs {
    214  1.354  knakahar 	wiseman_txdesc_t sctxu_txdescs[WM_NTXDESC_82544];
    215  1.354  knakahar 	nq_txdesc_t      sctxu_nq_txdescs[WM_NTXDESC_82544];
    216  1.354  knakahar } txdescs_t;
    217    1.1   thorpej 
    218  1.398  knakahar #define	WM_CDTXOFF(txq, x)	((txq)->txq_descsize * (x))
    219  1.354  knakahar #define	WM_CDRXOFF(x)	(sizeof(wiseman_rxdesc_t) * x)
    220    1.1   thorpej 
    221    1.1   thorpej /*
    222    1.1   thorpej  * Software state for transmit jobs.
    223    1.1   thorpej  */
    224    1.1   thorpej struct wm_txsoft {
    225    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    226    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    227    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    228    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    229    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    230    1.1   thorpej };
    231    1.1   thorpej 
    232    1.1   thorpej /*
    233    1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    234    1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    235    1.1   thorpej  * more than one buffer, we chain them together.
    236    1.1   thorpej  */
    237    1.1   thorpej struct wm_rxsoft {
    238    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    239    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    240    1.1   thorpej };
    241    1.1   thorpej 
    242  1.173   msaitoh #define WM_LINKUP_TIMEOUT	50
    243  1.173   msaitoh 
    244  1.199   msaitoh static uint16_t swfwphysem[] = {
    245  1.199   msaitoh 	SWFW_PHY0_SM,
    246  1.199   msaitoh 	SWFW_PHY1_SM,
    247  1.199   msaitoh 	SWFW_PHY2_SM,
    248  1.199   msaitoh 	SWFW_PHY3_SM
    249  1.199   msaitoh };
    250  1.199   msaitoh 
    251  1.320   msaitoh static const uint32_t wm_82580_rxpbs_table[] = {
    252  1.320   msaitoh 	36, 72, 144, 1, 2, 4, 8, 16, 35, 70, 140
    253  1.320   msaitoh };
    254  1.320   msaitoh 
    255  1.356  knakahar struct wm_softc;
    256  1.356  knakahar 
    257  1.417  knakahar #ifdef WM_EVENT_COUNTERS
    258  1.417  knakahar #define WM_Q_EVCNT_DEFINE(qname, evname)				\
    259  1.417  knakahar 	char qname##_##evname##_evcnt_name[sizeof("qname##XX##evname")]; \
    260  1.417  knakahar 	struct evcnt qname##_ev_##evname;
    261  1.417  knakahar 
    262  1.417  knakahar #define WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, evtype)	\
    263  1.417  knakahar 	do{								\
    264  1.417  knakahar 		snprintf((q)->qname##_##evname##_evcnt_name,		\
    265  1.417  knakahar 		    sizeof((q)->qname##_##evname##_evcnt_name),		\
    266  1.417  knakahar 		    "%s%02d%s", #qname, (qnum), #evname);		\
    267  1.417  knakahar 		evcnt_attach_dynamic(&(q)->qname##_ev_##evname,		\
    268  1.417  knakahar 		    (evtype), NULL, (xname),				\
    269  1.417  knakahar 		    (q)->qname##_##evname##_evcnt_name);		\
    270  1.417  knakahar 	}while(0)
    271  1.417  knakahar 
    272  1.417  knakahar #define WM_Q_MISC_EVCNT_ATTACH(qname, evname, q, qnum, xname)		\
    273  1.417  knakahar 	WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_MISC)
    274  1.417  knakahar 
    275  1.417  knakahar #define WM_Q_INTR_EVCNT_ATTACH(qname, evname, q, qnum, xname)		\
    276  1.417  knakahar 	WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_INTR)
    277  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
    278  1.417  knakahar 
    279  1.356  knakahar struct wm_txqueue {
    280  1.357  knakahar 	kmutex_t *txq_lock;		/* lock for tx operations */
    281  1.356  knakahar 
    282  1.405  knakahar 	struct wm_softc *txq_sc;	/* shortcut (skip struct wm_queue) */
    283  1.364  knakahar 
    284  1.356  knakahar 	/* Software state for the transmit descriptors. */
    285  1.356  knakahar 	int txq_num;			/* must be a power of two */
    286  1.356  knakahar 	struct wm_txsoft txq_soft[WM_TXQUEUELEN_MAX];
    287  1.356  knakahar 
    288  1.356  knakahar 	/* TX control data structures. */
    289  1.356  knakahar 	int txq_ndesc;			/* must be a power of two */
    290  1.398  knakahar 	size_t txq_descsize;		/* a tx descriptor size */
    291  1.356  knakahar 	txdescs_t *txq_descs_u;
    292  1.356  knakahar         bus_dmamap_t txq_desc_dmamap;	/* control data DMA map */
    293  1.356  knakahar 	bus_dma_segment_t txq_desc_seg;	/* control data segment */
    294  1.356  knakahar 	int txq_desc_rseg;		/* real number of control segment */
    295  1.356  knakahar #define	txq_desc_dma	txq_desc_dmamap->dm_segs[0].ds_addr
    296  1.356  knakahar #define	txq_descs	txq_descs_u->sctxu_txdescs
    297  1.356  knakahar #define	txq_nq_descs	txq_descs_u->sctxu_nq_txdescs
    298  1.356  knakahar 
    299  1.356  knakahar 	bus_addr_t txq_tdt_reg;		/* offset of TDT register */
    300  1.356  knakahar 
    301  1.356  knakahar 	int txq_free;			/* number of free Tx descriptors */
    302  1.356  knakahar 	int txq_next;			/* next ready Tx descriptor */
    303  1.356  knakahar 
    304  1.356  knakahar 	int txq_sfree;			/* number of free Tx jobs */
    305  1.356  knakahar 	int txq_snext;			/* next free Tx job */
    306  1.356  knakahar 	int txq_sdirty;			/* dirty Tx jobs */
    307  1.356  knakahar 
    308  1.356  knakahar 	/* These 4 variables are used only on the 82547. */
    309  1.356  knakahar 	int txq_fifo_size;		/* Tx FIFO size */
    310  1.356  knakahar 	int txq_fifo_head;		/* current head of FIFO */
    311  1.356  knakahar 	uint32_t txq_fifo_addr;		/* internal address of start of FIFO */
    312  1.356  knakahar 	int txq_fifo_stall;		/* Tx FIFO is stalled */
    313  1.356  knakahar 
    314  1.400  knakahar 	/*
    315  1.403  knakahar 	 * When ncpu > number of Tx queues, a Tx queue is shared by multiple
    316  1.403  knakahar 	 * CPUs. This queue intermediate them without block.
    317  1.403  knakahar 	 */
    318  1.403  knakahar 	pcq_t *txq_interq;
    319  1.403  knakahar 
    320  1.403  knakahar 	/*
    321  1.400  knakahar 	 * NEWQUEUE devices must use not ifp->if_flags but txq->txq_flags
    322  1.400  knakahar 	 * to manage Tx H/W queue's busy flag.
    323  1.400  knakahar 	 */
    324  1.400  knakahar 	int txq_flags;			/* flags for H/W queue, see below */
    325  1.401  knakahar #define	WM_TXQ_NO_SPACE	0x1
    326  1.400  knakahar 
    327  1.429  knakahar 	bool txq_stopping;
    328  1.429  knakahar 
    329  1.417  knakahar #ifdef WM_EVENT_COUNTERS
    330  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txsstall)	/* Tx stalled due to no txs */
    331  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txdstall)	/* Tx stalled due to no txd */
    332  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txfifo_stall)	/* Tx FIFO stalls (82547) */
    333  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txdw)		/* Tx descriptor interrupts */
    334  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txqe)		/* Tx queue empty interrupts */
    335  1.417  knakahar 						/* XXX not used? */
    336  1.417  knakahar 
    337  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txipsum)		/* IP checksums comp. out-bound */
    338  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq,txtusum)		/* TCP/UDP cksums comp. out-bound */
    339  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txtusum6)	/* TCP/UDP v6 cksums comp. out-bound */
    340  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txtso)		/* TCP seg offload out-bound (IPv4) */
    341  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txtso6)		/* TCP seg offload out-bound (IPv6) */
    342  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txtsopain)	/* painful header manip. for TSO */
    343  1.417  knakahar 
    344  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, txdrop)		/* Tx packets dropped(too many segs) */
    345  1.417  knakahar 
    346  1.417  knakahar 	WM_Q_EVCNT_DEFINE(txq, tu)		/* Tx underrun */
    347  1.417  knakahar 
    348  1.417  knakahar 	char txq_txseg_evcnt_names[WM_NTXSEGS][sizeof("txqXXtxsegXXX")];
    349  1.417  knakahar 	struct evcnt txq_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    350  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
    351  1.356  knakahar };
    352  1.356  knakahar 
    353  1.356  knakahar struct wm_rxqueue {
    354  1.357  knakahar 	kmutex_t *rxq_lock;		/* lock for rx operations */
    355  1.356  knakahar 
    356  1.405  knakahar 	struct wm_softc *rxq_sc;	/* shortcut (skip struct wm_queue) */
    357  1.364  knakahar 
    358  1.356  knakahar 	/* Software state for the receive descriptors. */
    359  1.356  knakahar 	wiseman_rxdesc_t *rxq_descs;
    360  1.356  knakahar 
    361  1.356  knakahar 	/* RX control data structures. */
    362  1.356  knakahar 	struct wm_rxsoft rxq_soft[WM_NRXDESC];
    363  1.356  knakahar 	bus_dmamap_t rxq_desc_dmamap;	/* control data DMA map */
    364  1.356  knakahar 	bus_dma_segment_t rxq_desc_seg;	/* control data segment */
    365  1.356  knakahar 	int rxq_desc_rseg;		/* real number of control segment */
    366  1.356  knakahar 	size_t rxq_desc_size;		/* control data size */
    367  1.356  knakahar #define	rxq_desc_dma	rxq_desc_dmamap->dm_segs[0].ds_addr
    368  1.356  knakahar 
    369  1.356  knakahar 	bus_addr_t rxq_rdt_reg;		/* offset of RDT register */
    370  1.356  knakahar 
    371  1.388   msaitoh 	int rxq_ptr;			/* next ready Rx desc/queue ent */
    372  1.356  knakahar 	int rxq_discard;
    373  1.356  knakahar 	int rxq_len;
    374  1.356  knakahar 	struct mbuf *rxq_head;
    375  1.356  knakahar 	struct mbuf *rxq_tail;
    376  1.356  knakahar 	struct mbuf **rxq_tailp;
    377  1.356  knakahar 
    378  1.429  knakahar 	bool rxq_stopping;
    379  1.429  knakahar 
    380  1.417  knakahar #ifdef WM_EVENT_COUNTERS
    381  1.417  knakahar 	WM_Q_EVCNT_DEFINE(rxq, rxintr);		/* Rx interrupts */
    382  1.417  knakahar 
    383  1.417  knakahar 	WM_Q_EVCNT_DEFINE(rxq, rxipsum);	/* IP checksums checked in-bound */
    384  1.417  knakahar 	WM_Q_EVCNT_DEFINE(rxq, rxtusum);	/* TCP/UDP cksums checked in-bound */
    385  1.417  knakahar #endif
    386  1.356  knakahar };
    387  1.356  knakahar 
    388  1.405  knakahar struct wm_queue {
    389  1.405  knakahar 	int wmq_id;			/* index of transmit and receive queues */
    390  1.405  knakahar 	int wmq_intr_idx;		/* index of MSI-X tables */
    391  1.405  knakahar 
    392  1.405  knakahar 	struct wm_txqueue wmq_txq;
    393  1.405  knakahar 	struct wm_rxqueue wmq_rxq;
    394  1.405  knakahar };
    395  1.405  knakahar 
    396  1.424   msaitoh struct wm_phyop {
    397  1.424   msaitoh 	int (*acquire)(struct wm_softc *);
    398  1.424   msaitoh 	void (*release)(struct wm_softc *);
    399  1.424   msaitoh };
    400  1.424   msaitoh 
    401    1.1   thorpej /*
    402    1.1   thorpej  * Software state per device.
    403    1.1   thorpej  */
    404    1.1   thorpej struct wm_softc {
    405  1.160  christos 	device_t sc_dev;		/* generic device information */
    406    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    407    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    408  1.204   msaitoh 	bus_size_t sc_ss;		/* bus space size */
    409   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    410   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    411  1.212  jakllsch 	bus_size_t sc_ios;		/* I/O space size */
    412  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    413  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    414  1.336   msaitoh 	bus_size_t sc_flashs;		/* flash registers space size */
    415  1.392   msaitoh 	off_t sc_flashreg_offset;	/*
    416  1.392   msaitoh 					 * offset to flash registers from
    417  1.392   msaitoh 					 * start of BAR
    418  1.392   msaitoh 					 */
    419    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    420  1.199   msaitoh 
    421    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    422  1.199   msaitoh 	struct mii_data sc_mii;		/* MII/media information */
    423  1.199   msaitoh 
    424  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    425  1.123  jmcneill 	pcitag_t sc_pcitag;
    426  1.199   msaitoh 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    427  1.281   msaitoh 	int sc_pcixe_capoff;		/* PCI[Xe] capability reg offset */
    428    1.1   thorpej 
    429  1.304   msaitoh 	uint16_t sc_pcidevid;		/* PCI device ID */
    430  1.192   msaitoh 	wm_chip_type sc_type;		/* MAC type */
    431  1.192   msaitoh 	int sc_rev;			/* MAC revision */
    432  1.192   msaitoh 	wm_phy_type sc_phytype;		/* PHY type */
    433  1.292   msaitoh 	uint32_t sc_mediatype;		/* Media type (Copper, Fiber, SERDES)*/
    434  1.311   msaitoh #define	WM_MEDIATYPE_UNKNOWN		0x00
    435  1.311   msaitoh #define	WM_MEDIATYPE_FIBER		0x01
    436  1.311   msaitoh #define	WM_MEDIATYPE_COPPER		0x02
    437  1.311   msaitoh #define	WM_MEDIATYPE_SERDES		0x03 /* Internal SERDES */
    438  1.199   msaitoh 	int sc_funcid;			/* unit number of the chip (0 to 3) */
    439    1.1   thorpej 	int sc_flags;			/* flags; see below */
    440  1.179   msaitoh 	int sc_if_flags;		/* last if_flags */
    441   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    442  1.199   msaitoh 	int sc_align_tweak;
    443    1.1   thorpej 
    444  1.335   msaitoh 	void *sc_ihs[WM_MAX_NINTR];	/*
    445  1.335   msaitoh 					 * interrupt cookie.
    446  1.335   msaitoh 					 * legacy and msi use sc_ihs[0].
    447  1.335   msaitoh 					 */
    448  1.335   msaitoh 	pci_intr_handle_t *sc_intrs;	/* legacy and msi use sc_intrs[0] */
    449  1.335   msaitoh 	int sc_nintrs;			/* number of interrupts */
    450  1.335   msaitoh 
    451  1.364  knakahar 	int sc_link_intr_idx;		/* index of MSI-X tables */
    452  1.364  knakahar 
    453  1.199   msaitoh 	callout_t sc_tick_ch;		/* tick callout */
    454  1.429  knakahar 	bool sc_core_stopping;
    455    1.1   thorpej 
    456  1.328   msaitoh 	int sc_nvm_ver_major;
    457  1.328   msaitoh 	int sc_nvm_ver_minor;
    458  1.350   msaitoh 	int sc_nvm_ver_build;
    459  1.294   msaitoh 	int sc_nvm_addrbits;		/* NVM address bits */
    460  1.328   msaitoh 	unsigned int sc_nvm_wordsize;	/* NVM word size */
    461  1.199   msaitoh 	int sc_ich8_flash_base;
    462  1.199   msaitoh 	int sc_ich8_flash_bank_size;
    463  1.199   msaitoh 	int sc_nvm_k1_enabled;
    464   1.42   thorpej 
    465  1.405  knakahar 	int sc_nqueues;
    466  1.405  knakahar 	struct wm_queue *sc_queue;
    467    1.1   thorpej 
    468  1.404  knakahar 	int sc_affinity_offset;
    469  1.404  knakahar 
    470    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    471    1.1   thorpej 	/* Event counters. */
    472    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    473    1.1   thorpej 
    474  1.417  knakahar         /* WM_T_82542_2_1 only */
    475   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    476   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    477   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    478   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    479   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    480    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    481    1.1   thorpej 
    482  1.356  knakahar 	/* This variable are used only on the 82547. */
    483  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    484   1.78   thorpej 
    485    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    486    1.1   thorpej #if 0
    487    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    488    1.1   thorpej #endif
    489    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    490   1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    491    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    492    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    493    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    494    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    495   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    496   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    497    1.1   thorpej 
    498    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    499  1.325   msaitoh 	int sc_tbi_serdes_anegticks;	/* autonegotiation ticks */
    500  1.325   msaitoh 	int sc_tbi_serdes_ticks;	/* tbi ticks */
    501    1.1   thorpej 
    502    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    503   1.21    itojun 
    504  1.224       tls 	krndsource_t rnd_source;	/* random source */
    505  1.272     ozaki 
    506  1.424   msaitoh 	struct if_percpuq *sc_ipq;	/* softint-based input queues */
    507  1.424   msaitoh 
    508  1.357  knakahar 	kmutex_t *sc_core_lock;		/* lock for softc operations */
    509  1.424   msaitoh 	kmutex_t *sc_ich_phymtx;	/*
    510  1.424   msaitoh 					 * 82574/82583/ICH/PCH specific PHY
    511  1.424   msaitoh 					 * mutex. For 82574/82583, the mutex
    512  1.424   msaitoh 					 * is used for both PHY and NVM.
    513  1.424   msaitoh 					 */
    514  1.423   msaitoh 	kmutex_t *sc_ich_nvmmtx;	/* ICH/PCH specific NVM mutex */
    515  1.391     ozaki 
    516  1.424   msaitoh 	struct wm_phyop phy;
    517    1.1   thorpej };
    518    1.1   thorpej 
    519  1.357  knakahar #define WM_CORE_LOCK(_sc)	if ((_sc)->sc_core_lock) mutex_enter((_sc)->sc_core_lock)
    520  1.357  knakahar #define WM_CORE_UNLOCK(_sc)	if ((_sc)->sc_core_lock) mutex_exit((_sc)->sc_core_lock)
    521  1.357  knakahar #define WM_CORE_LOCKED(_sc)	(!(_sc)->sc_core_lock || mutex_owned((_sc)->sc_core_lock))
    522  1.272     ozaki 
    523  1.272     ozaki #ifdef WM_MPSAFE
    524  1.272     ozaki #define CALLOUT_FLAGS	CALLOUT_MPSAFE
    525  1.272     ozaki #else
    526  1.272     ozaki #define CALLOUT_FLAGS	0
    527  1.272     ozaki #endif
    528  1.272     ozaki 
    529  1.356  knakahar #define	WM_RXCHAIN_RESET(rxq)						\
    530    1.1   thorpej do {									\
    531  1.356  knakahar 	(rxq)->rxq_tailp = &(rxq)->rxq_head;				\
    532  1.356  knakahar 	*(rxq)->rxq_tailp = NULL;					\
    533  1.356  knakahar 	(rxq)->rxq_len = 0;						\
    534    1.1   thorpej } while (/*CONSTCOND*/0)
    535    1.1   thorpej 
    536  1.356  knakahar #define	WM_RXCHAIN_LINK(rxq, m)						\
    537    1.1   thorpej do {									\
    538  1.356  knakahar 	*(rxq)->rxq_tailp = (rxq)->rxq_tail = (m);			\
    539  1.356  knakahar 	(rxq)->rxq_tailp = &(m)->m_next;				\
    540    1.1   thorpej } while (/*CONSTCOND*/0)
    541    1.1   thorpej 
    542    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    543    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    544   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    545  1.417  knakahar 
    546  1.417  knakahar #define WM_Q_EVCNT_INCR(qname, evname)			\
    547  1.417  knakahar 	WM_EVCNT_INCR(&(qname)->qname##_ev_##evname)
    548  1.417  knakahar #define WM_Q_EVCNT_ADD(qname, evname, val)		\
    549  1.417  knakahar 	WM_EVCNT_ADD(&(qname)->qname##_ev_##evname, (val))
    550  1.417  knakahar #else /* !WM_EVENT_COUNTERS */
    551    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    552   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    553  1.417  knakahar 
    554  1.417  knakahar #define WM_Q_EVCNT_INCR(qname, evname)		/* nothing */
    555  1.417  knakahar #define WM_Q_EVCNT_ADD(qname, evname, val)	/* nothing */
    556  1.417  knakahar #endif /* !WM_EVENT_COUNTERS */
    557    1.1   thorpej 
    558    1.1   thorpej #define	CSR_READ(sc, reg)						\
    559    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    560    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    561    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    562   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    563   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    564    1.1   thorpej 
    565  1.392   msaitoh #define ICH8_FLASH_READ32(sc, reg)					\
    566  1.392   msaitoh 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh,		\
    567  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset)
    568  1.392   msaitoh #define ICH8_FLASH_WRITE32(sc, reg, data)				\
    569  1.392   msaitoh 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh,		\
    570  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset, (data))
    571  1.392   msaitoh 
    572  1.392   msaitoh #define ICH8_FLASH_READ16(sc, reg)					\
    573  1.392   msaitoh 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh,		\
    574  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset)
    575  1.392   msaitoh #define ICH8_FLASH_WRITE16(sc, reg, data)				\
    576  1.392   msaitoh 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh,		\
    577  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset, (data))
    578  1.139    bouyer 
    579  1.398  knakahar #define	WM_CDTXADDR(txq, x)	((txq)->txq_desc_dma + WM_CDTXOFF((txq), (x)))
    580  1.356  knakahar #define	WM_CDRXADDR(rxq, x)	((rxq)->rxq_desc_dma + WM_CDRXOFF((x)))
    581    1.1   thorpej 
    582  1.356  knakahar #define	WM_CDTXADDR_LO(txq, x)	(WM_CDTXADDR((txq), (x)) & 0xffffffffU)
    583  1.356  knakahar #define	WM_CDTXADDR_HI(txq, x)						\
    584   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    585  1.356  knakahar 	 (uint64_t)WM_CDTXADDR((txq), (x)) >> 32 : 0)
    586   1.69   thorpej 
    587  1.356  knakahar #define	WM_CDRXADDR_LO(rxq, x)	(WM_CDRXADDR((rxq), (x)) & 0xffffffffU)
    588  1.356  knakahar #define	WM_CDRXADDR_HI(rxq, x)						\
    589   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    590  1.356  knakahar 	 (uint64_t)WM_CDRXADDR((rxq), (x)) >> 32 : 0)
    591   1.69   thorpej 
    592  1.280   msaitoh /*
    593  1.280   msaitoh  * Register read/write functions.
    594  1.280   msaitoh  * Other than CSR_{READ|WRITE}().
    595  1.280   msaitoh  */
    596  1.280   msaitoh #if 0
    597  1.280   msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
    598  1.280   msaitoh #endif
    599  1.280   msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
    600  1.280   msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
    601  1.280   msaitoh 	uint32_t, uint32_t);
    602  1.280   msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
    603  1.280   msaitoh 
    604  1.280   msaitoh /*
    605  1.352  knakahar  * Descriptor sync/init functions.
    606  1.352  knakahar  */
    607  1.362  knakahar static inline void wm_cdtxsync(struct wm_txqueue *, int, int, int);
    608  1.362  knakahar static inline void wm_cdrxsync(struct wm_rxqueue *, int, int);
    609  1.362  knakahar static inline void wm_init_rxdesc(struct wm_rxqueue *, int);
    610  1.352  knakahar 
    611  1.352  knakahar /*
    612  1.280   msaitoh  * Device driver interface functions and commonly used functions.
    613  1.280   msaitoh  * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
    614  1.280   msaitoh  */
    615  1.280   msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
    616  1.280   msaitoh static int	wm_match(device_t, cfdata_t, void *);
    617  1.280   msaitoh static void	wm_attach(device_t, device_t, void *);
    618  1.280   msaitoh static int	wm_detach(device_t, int);
    619  1.280   msaitoh static bool	wm_suspend(device_t, const pmf_qual_t *);
    620  1.280   msaitoh static bool	wm_resume(device_t, const pmf_qual_t *);
    621   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    622  1.403  knakahar static void	wm_watchdog_txq(struct ifnet *, struct wm_txqueue *);
    623  1.280   msaitoh static void	wm_tick(void *);
    624  1.213   msaitoh static int	wm_ifflags_cb(struct ethercom *);
    625  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    626  1.280   msaitoh /* MAC address related */
    627  1.306   msaitoh static uint16_t	wm_check_alt_mac_addr(struct wm_softc *);
    628  1.280   msaitoh static int	wm_read_mac_addr(struct wm_softc *, uint8_t *);
    629  1.280   msaitoh static void	wm_set_ral(struct wm_softc *, const uint8_t *, int);
    630  1.280   msaitoh static uint32_t	wm_mchash(struct wm_softc *, const uint8_t *);
    631  1.280   msaitoh static void	wm_set_filter(struct wm_softc *);
    632  1.280   msaitoh /* Reset and init related */
    633  1.280   msaitoh static void	wm_set_vlan(struct wm_softc *);
    634  1.280   msaitoh static void	wm_set_pcie_completion_timeout(struct wm_softc *);
    635  1.280   msaitoh static void	wm_get_auto_rd_done(struct wm_softc *);
    636  1.280   msaitoh static void	wm_lan_init_done(struct wm_softc *);
    637  1.280   msaitoh static void	wm_get_cfg_done(struct wm_softc *);
    638  1.312   msaitoh static void	wm_initialize_hardware_bits(struct wm_softc *);
    639  1.320   msaitoh static uint32_t	wm_rxpbs_adjust_82580(uint32_t);
    640  1.443   msaitoh static void	wm_flush_desc_rings(struct wm_softc *);
    641  1.280   msaitoh static void	wm_reset(struct wm_softc *);
    642  1.362  knakahar static int	wm_add_rxbuf(struct wm_rxqueue *, int);
    643  1.362  knakahar static void	wm_rxdrain(struct wm_rxqueue *);
    644  1.372  knakahar static void	wm_rss_getkey(uint8_t *);
    645  1.365  knakahar static void	wm_init_rss(struct wm_softc *);
    646  1.371   msaitoh static void	wm_adjust_qnum(struct wm_softc *, int);
    647  1.371   msaitoh static int	wm_setup_legacy(struct wm_softc *);
    648  1.371   msaitoh static int	wm_setup_msix(struct wm_softc *);
    649   1.47   thorpej static int	wm_init(struct ifnet *);
    650  1.272     ozaki static int	wm_init_locked(struct ifnet *);
    651  1.429  knakahar static void	wm_turnon(struct wm_softc *);
    652  1.429  knakahar static void	wm_turnoff(struct wm_softc *);
    653   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    654  1.272     ozaki static void	wm_stop_locked(struct ifnet *, int);
    655  1.280   msaitoh static void	wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
    656  1.280   msaitoh static void	wm_82547_txfifo_stall(void *);
    657  1.280   msaitoh static int	wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
    658  1.353  knakahar /* DMA related */
    659  1.362  knakahar static int	wm_alloc_tx_descs(struct wm_softc *, struct wm_txqueue *);
    660  1.362  knakahar static void	wm_free_tx_descs(struct wm_softc *, struct wm_txqueue *);
    661  1.362  knakahar static void	wm_init_tx_descs(struct wm_softc *, struct wm_txqueue *);
    662  1.405  knakahar static void	wm_init_tx_regs(struct wm_softc *, struct wm_queue *,
    663  1.405  knakahar     struct wm_txqueue *);
    664  1.362  knakahar static int	wm_alloc_rx_descs(struct wm_softc *, struct wm_rxqueue *);
    665  1.362  knakahar static void	wm_free_rx_descs(struct wm_softc *, struct wm_rxqueue *);
    666  1.405  knakahar static void	wm_init_rx_regs(struct wm_softc *, struct wm_queue *,
    667  1.405  knakahar     struct wm_rxqueue *);
    668  1.362  knakahar static int	wm_alloc_tx_buffer(struct wm_softc *, struct wm_txqueue *);
    669  1.362  knakahar static void	wm_free_tx_buffer(struct wm_softc *, struct wm_txqueue *);
    670  1.362  knakahar static void	wm_init_tx_buffer(struct wm_softc *, struct wm_txqueue *);
    671  1.362  knakahar static int	wm_alloc_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
    672  1.362  knakahar static void	wm_free_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
    673  1.362  knakahar static int	wm_init_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
    674  1.405  knakahar static void	wm_init_tx_queue(struct wm_softc *, struct wm_queue *,
    675  1.405  knakahar     struct wm_txqueue *);
    676  1.405  knakahar static int	wm_init_rx_queue(struct wm_softc *, struct wm_queue *,
    677  1.405  knakahar     struct wm_rxqueue *);
    678  1.353  knakahar static int	wm_alloc_txrx_queues(struct wm_softc *);
    679  1.353  knakahar static void	wm_free_txrx_queues(struct wm_softc *);
    680  1.355  knakahar static int	wm_init_txrx_queues(struct wm_softc *);
    681  1.280   msaitoh /* Start */
    682  1.371   msaitoh static int	wm_tx_offload(struct wm_softc *, struct wm_txsoft *,
    683  1.371   msaitoh     uint32_t *, uint8_t *);
    684  1.280   msaitoh static void	wm_start(struct ifnet *);
    685  1.280   msaitoh static void	wm_start_locked(struct ifnet *);
    686  1.403  knakahar static int	wm_nq_tx_offload(struct wm_softc *, struct wm_txqueue *,
    687  1.403  knakahar     struct wm_txsoft *, uint32_t *, uint32_t *, bool *);
    688  1.280   msaitoh static void	wm_nq_start(struct ifnet *);
    689  1.280   msaitoh static void	wm_nq_start_locked(struct ifnet *);
    690  1.403  knakahar static int	wm_nq_transmit(struct ifnet *, struct mbuf *);
    691  1.403  knakahar static inline int	wm_nq_select_txqueue(struct ifnet *, struct mbuf *);
    692  1.403  knakahar static void	wm_nq_transmit_locked(struct ifnet *, struct wm_txqueue *);
    693  1.403  knakahar static void	wm_nq_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
    694  1.280   msaitoh /* Interrupt */
    695  1.403  knakahar static int	wm_txeof(struct wm_softc *, struct wm_txqueue *);
    696  1.362  knakahar static void	wm_rxeof(struct wm_rxqueue *);
    697  1.280   msaitoh static void	wm_linkintr_gmii(struct wm_softc *, uint32_t);
    698  1.280   msaitoh static void	wm_linkintr_tbi(struct wm_softc *, uint32_t);
    699  1.325   msaitoh static void	wm_linkintr_serdes(struct wm_softc *, uint32_t);
    700   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    701  1.335   msaitoh static int	wm_intr_legacy(void *);
    702  1.405  knakahar static int	wm_txrxintr_msix(void *);
    703  1.335   msaitoh static int	wm_linkintr_msix(void *);
    704    1.1   thorpej 
    705  1.280   msaitoh /*
    706  1.280   msaitoh  * Media related.
    707  1.292   msaitoh  * GMII, SGMII, TBI, SERDES and SFP.
    708  1.280   msaitoh  */
    709  1.325   msaitoh /* Common */
    710  1.325   msaitoh static void	wm_tbi_serdes_set_linkled(struct wm_softc *);
    711  1.280   msaitoh /* GMII related */
    712   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    713  1.280   msaitoh static int	wm_get_phy_id_82575(struct wm_softc *);
    714  1.280   msaitoh static void	wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
    715  1.324   msaitoh static int	wm_gmii_mediachange(struct ifnet *);
    716  1.280   msaitoh static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    717  1.280   msaitoh static void	wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
    718  1.280   msaitoh static uint32_t	wm_i82543_mii_recvbits(struct wm_softc *);
    719  1.157    dyoung static int	wm_gmii_i82543_readreg(device_t, int, int);
    720  1.157    dyoung static void	wm_gmii_i82543_writereg(device_t, int, int, int);
    721  1.424   msaitoh static int	wm_gmii_mdic_readreg(device_t, int, int);
    722  1.424   msaitoh static void	wm_gmii_mdic_writereg(device_t, int, int, int);
    723  1.157    dyoung static int	wm_gmii_i82544_readreg(device_t, int, int);
    724  1.157    dyoung static void	wm_gmii_i82544_writereg(device_t, int, int, int);
    725  1.157    dyoung static int	wm_gmii_i80003_readreg(device_t, int, int);
    726  1.157    dyoung static void	wm_gmii_i80003_writereg(device_t, int, int, int);
    727  1.167   msaitoh static int	wm_gmii_bm_readreg(device_t, int, int);
    728  1.167   msaitoh static void	wm_gmii_bm_writereg(device_t, int, int, int);
    729  1.280   msaitoh static void	wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
    730  1.192   msaitoh static int	wm_gmii_hv_readreg(device_t, int, int);
    731  1.424   msaitoh static int	wm_gmii_hv_readreg_locked(device_t, int, int);
    732  1.192   msaitoh static void	wm_gmii_hv_writereg(device_t, int, int, int);
    733  1.424   msaitoh static void	wm_gmii_hv_writereg_locked(device_t, int, int, int);
    734  1.243   msaitoh static int	wm_gmii_82580_readreg(device_t, int, int);
    735  1.243   msaitoh static void	wm_gmii_82580_writereg(device_t, int, int, int);
    736  1.329   msaitoh static int	wm_gmii_gs40g_readreg(device_t, int, int);
    737  1.329   msaitoh static void	wm_gmii_gs40g_writereg(device_t, int, int, int);
    738  1.280   msaitoh static void	wm_gmii_statchg(struct ifnet *);
    739  1.280   msaitoh static int	wm_kmrn_readreg(struct wm_softc *, int);
    740  1.424   msaitoh static int	wm_kmrn_readreg_locked(struct wm_softc *, int);
    741  1.280   msaitoh static void	wm_kmrn_writereg(struct wm_softc *, int, int);
    742  1.424   msaitoh static void	wm_kmrn_writereg_locked(struct wm_softc *, int, int);
    743  1.280   msaitoh /* SGMII */
    744  1.265   msaitoh static bool	wm_sgmii_uses_mdio(struct wm_softc *);
    745  1.199   msaitoh static int	wm_sgmii_readreg(device_t, int, int);
    746  1.199   msaitoh static void	wm_sgmii_writereg(device_t, int, int, int);
    747  1.280   msaitoh /* TBI related */
    748  1.280   msaitoh static void	wm_tbi_mediainit(struct wm_softc *);
    749  1.324   msaitoh static int	wm_tbi_mediachange(struct ifnet *);
    750  1.280   msaitoh static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    751  1.325   msaitoh static int	wm_check_for_link(struct wm_softc *);
    752  1.325   msaitoh static void	wm_tbi_tick(struct wm_softc *);
    753  1.325   msaitoh /* SERDES related */
    754  1.325   msaitoh static void	wm_serdes_power_up_link_82575(struct wm_softc *);
    755  1.325   msaitoh static int	wm_serdes_mediachange(struct ifnet *);
    756  1.325   msaitoh static void	wm_serdes_mediastatus(struct ifnet *, struct ifmediareq *);
    757  1.325   msaitoh static void	wm_serdes_tick(struct wm_softc *);
    758  1.292   msaitoh /* SFP related */
    759  1.295   msaitoh static int	wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
    760  1.295   msaitoh static uint32_t	wm_sfp_get_media_type(struct wm_softc *);
    761  1.167   msaitoh 
    762  1.280   msaitoh /*
    763  1.280   msaitoh  * NVM related.
    764  1.280   msaitoh  * Microwire, SPI (w/wo EERD) and Flash.
    765  1.280   msaitoh  */
    766  1.294   msaitoh /* Misc functions */
    767  1.280   msaitoh static void	wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
    768  1.280   msaitoh static void	wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
    769  1.294   msaitoh static int	wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
    770  1.280   msaitoh /* Microwire */
    771  1.280   msaitoh static int	wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
    772  1.280   msaitoh /* SPI */
    773  1.280   msaitoh static int	wm_nvm_ready_spi(struct wm_softc *);
    774  1.280   msaitoh static int	wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
    775  1.280   msaitoh /* Using with EERD */
    776  1.280   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    777  1.280   msaitoh static int	wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
    778  1.280   msaitoh /* Flash */
    779  1.280   msaitoh static int	wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
    780  1.280   msaitoh     unsigned int *);
    781  1.280   msaitoh static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    782  1.280   msaitoh static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    783  1.280   msaitoh static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
    784  1.392   msaitoh 	uint32_t *);
    785  1.280   msaitoh static int32_t	wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
    786  1.280   msaitoh static int32_t	wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
    787  1.392   msaitoh static int32_t	wm_read_ich8_dword(struct wm_softc *, uint32_t, uint32_t *);
    788  1.280   msaitoh static int	wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
    789  1.392   msaitoh static int	wm_nvm_read_spt(struct wm_softc *, int, int, uint16_t *);
    790  1.321   msaitoh /* iNVM */
    791  1.321   msaitoh static int	wm_nvm_read_word_invm(struct wm_softc *, uint16_t, uint16_t *);
    792  1.321   msaitoh static int	wm_nvm_read_invm(struct wm_softc *, int, int, uint16_t *);
    793  1.327   msaitoh /* Lock, detecting NVM type, validate checksum and read */
    794  1.280   msaitoh static int	wm_nvm_acquire(struct wm_softc *);
    795  1.280   msaitoh static void	wm_nvm_release(struct wm_softc *);
    796  1.280   msaitoh static int	wm_nvm_is_onboard_eeprom(struct wm_softc *);
    797  1.321   msaitoh static int	wm_nvm_get_flash_presence_i210(struct wm_softc *);
    798  1.280   msaitoh static int	wm_nvm_validate_checksum(struct wm_softc *);
    799  1.347   msaitoh static void	wm_nvm_version_invm(struct wm_softc *);
    800  1.328   msaitoh static void	wm_nvm_version(struct wm_softc *);
    801  1.280   msaitoh static int	wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
    802    1.1   thorpej 
    803  1.280   msaitoh /*
    804  1.280   msaitoh  * Hardware semaphores.
    805  1.280   msaitoh  * Very complexed...
    806  1.280   msaitoh  */
    807  1.424   msaitoh static int	wm_get_null(struct wm_softc *);
    808  1.424   msaitoh static void	wm_put_null(struct wm_softc *);
    809  1.424   msaitoh static int	wm_get_swsm_semaphore(struct wm_softc *); /* 8257[123] */
    810  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    811  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    812  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    813  1.424   msaitoh static int	wm_get_phy_82575(struct wm_softc *);
    814  1.424   msaitoh static void	wm_put_phy_82575(struct wm_softc *);
    815  1.424   msaitoh static int	wm_get_swfwhw_semaphore(struct wm_softc *); /* For 574/583 */
    816  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    817  1.424   msaitoh static int	wm_get_swflag_ich8lan(struct wm_softc *);	/* For PHY */
    818  1.424   msaitoh static void	wm_put_swflag_ich8lan(struct wm_softc *);
    819  1.423   msaitoh static int	wm_get_nvm_ich8lan(struct wm_softc *);		/* For NVM */
    820  1.423   msaitoh static void	wm_put_nvm_ich8lan(struct wm_softc *);
    821  1.259   msaitoh static int	wm_get_hw_semaphore_82573(struct wm_softc *);
    822  1.259   msaitoh static void	wm_put_hw_semaphore_82573(struct wm_softc *);
    823  1.139    bouyer 
    824  1.280   msaitoh /*
    825  1.280   msaitoh  * Management mode and power management related subroutines.
    826  1.280   msaitoh  * BMC, AMT, suspend/resume and EEE.
    827  1.280   msaitoh  */
    828  1.439   msaitoh #if 0
    829  1.169   msaitoh static int	wm_check_mng_mode(struct wm_softc *);
    830  1.169   msaitoh static int	wm_check_mng_mode_ich8lan(struct wm_softc *);
    831  1.169   msaitoh static int	wm_check_mng_mode_82574(struct wm_softc *);
    832  1.169   msaitoh static int	wm_check_mng_mode_generic(struct wm_softc *);
    833  1.378   msaitoh #endif
    834  1.203   msaitoh static int	wm_enable_mng_pass_thru(struct wm_softc *);
    835  1.386   msaitoh static bool	wm_phy_resetisblocked(struct wm_softc *);
    836  1.169   msaitoh static void	wm_get_hw_control(struct wm_softc *);
    837  1.280   msaitoh static void	wm_release_hw_control(struct wm_softc *);
    838  1.392   msaitoh static void	wm_gate_hw_phy_config_ich8lan(struct wm_softc *, bool);
    839  1.280   msaitoh static void	wm_smbustopci(struct wm_softc *);
    840  1.280   msaitoh static void	wm_init_manageability(struct wm_softc *);
    841  1.280   msaitoh static void	wm_release_manageability(struct wm_softc *);
    842  1.280   msaitoh static void	wm_get_wakeup(struct wm_softc *);
    843  1.280   msaitoh static void	wm_enable_phy_wakeup(struct wm_softc *);
    844  1.203   msaitoh static void	wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
    845  1.280   msaitoh static void	wm_enable_wakeup(struct wm_softc *);
    846  1.377   msaitoh /* LPLU (Low Power Link Up) */
    847  1.377   msaitoh static void	wm_lplu_d0_disable(struct wm_softc *);
    848  1.377   msaitoh static void	wm_lplu_d0_disable_pch(struct wm_softc *);
    849  1.280   msaitoh /* EEE */
    850  1.280   msaitoh static void	wm_set_eee_i350(struct wm_softc *);
    851  1.280   msaitoh 
    852  1.280   msaitoh /*
    853  1.280   msaitoh  * Workarounds (mainly PHY related).
    854  1.280   msaitoh  * Basically, PHY's workarounds are in the PHY drivers.
    855  1.280   msaitoh  */
    856  1.280   msaitoh static void	wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
    857  1.280   msaitoh static void	wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
    858  1.192   msaitoh static void	wm_hv_phy_workaround_ich8lan(struct wm_softc *);
    859  1.221   msaitoh static void	wm_lv_phy_workaround_ich8lan(struct wm_softc *);
    860  1.424   msaitoh static int	wm_k1_gig_workaround_hv(struct wm_softc *, int);
    861  1.221   msaitoh static void	wm_set_mdio_slow_mode_hv(struct wm_softc *);
    862  1.192   msaitoh static void	wm_configure_k1_ich8lan(struct wm_softc *, int);
    863  1.199   msaitoh static void	wm_reset_init_script_82575(struct wm_softc *);
    864  1.325   msaitoh static void	wm_reset_mdicnfg_82580(struct wm_softc *);
    865  1.445   msaitoh static int	wm_platform_pm_pch_lpt(struct wm_softc *, bool);
    866  1.329   msaitoh static void	wm_pll_workaround_i210(struct wm_softc *);
    867    1.1   thorpej 
    868  1.201   msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
    869  1.201   msaitoh     wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
    870    1.1   thorpej 
    871    1.1   thorpej /*
    872    1.1   thorpej  * Devices supported by this driver.
    873    1.1   thorpej  */
    874   1.76   thorpej static const struct wm_product {
    875    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    876    1.1   thorpej 	pci_product_id_t	wmp_product;
    877    1.1   thorpej 	const char		*wmp_name;
    878   1.43   thorpej 	wm_chip_type		wmp_type;
    879  1.292   msaitoh 	uint32_t		wmp_flags;
    880  1.311   msaitoh #define	WMP_F_UNKNOWN		WM_MEDIATYPE_UNKNOWN
    881  1.311   msaitoh #define	WMP_F_FIBER		WM_MEDIATYPE_FIBER
    882  1.311   msaitoh #define	WMP_F_COPPER		WM_MEDIATYPE_COPPER
    883  1.311   msaitoh #define	WMP_F_SERDES		WM_MEDIATYPE_SERDES
    884  1.292   msaitoh #define WMP_MEDIATYPE(x)	((x) & 0x03)
    885    1.1   thorpej } wm_products[] = {
    886    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    887    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    888  1.291   msaitoh 	  WM_T_82542_2_1,	WMP_F_FIBER },
    889    1.1   thorpej 
    890   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    891   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    892  1.291   msaitoh 	  WM_T_82543,		WMP_F_FIBER },
    893    1.1   thorpej 
    894   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    895   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    896  1.291   msaitoh 	  WM_T_82543,		WMP_F_COPPER },
    897    1.1   thorpej 
    898   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    899   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    900  1.291   msaitoh 	  WM_T_82544,		WMP_F_COPPER },
    901    1.1   thorpej 
    902   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    903   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    904  1.291   msaitoh 	  WM_T_82544,		WMP_F_FIBER },
    905    1.1   thorpej 
    906   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    907    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    908  1.291   msaitoh 	  WM_T_82544,		WMP_F_COPPER },
    909    1.1   thorpej 
    910   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    911   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    912  1.291   msaitoh 	  WM_T_82544,		WMP_F_COPPER },
    913    1.1   thorpej 
    914   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    915   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    916  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
    917   1.34      kent 
    918   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    919   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    920  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
    921   1.55   thorpej 
    922   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    923   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    924  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
    925   1.34      kent 
    926   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    927   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    928  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
    929   1.33      kent 
    930   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    931   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    932  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
    933   1.17   thorpej 
    934   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    935   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    936  1.291   msaitoh 	  WM_T_82545,		WMP_F_COPPER },
    937   1.17   thorpej 
    938   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    939   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    940  1.291   msaitoh 	  WM_T_82545_3,		WMP_F_COPPER },
    941   1.55   thorpej 
    942   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    943   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    944  1.291   msaitoh 	  WM_T_82545_3,		WMP_F_FIBER },
    945  1.279   msaitoh 
    946   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    947   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    948   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    949  1.279   msaitoh 
    950   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    951   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    952  1.291   msaitoh 	  WM_T_82546,		WMP_F_COPPER },
    953   1.39   thorpej 
    954  1.198   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_QUAD,
    955   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    956  1.291   msaitoh 	  WM_T_82546,		WMP_F_COPPER },
    957   1.17   thorpej 
    958   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    959   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    960  1.291   msaitoh 	  WM_T_82545,		WMP_F_FIBER },
    961   1.17   thorpej 
    962   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    963   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    964  1.291   msaitoh 	  WM_T_82546,		WMP_F_FIBER },
    965   1.17   thorpej 
    966   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    967   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    968  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
    969   1.55   thorpej 
    970   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    971   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    972  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_FIBER },
    973  1.279   msaitoh 
    974   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    975   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    976   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    977  1.279   msaitoh 
    978  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
    979  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
    980  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
    981  1.127    bouyer 
    982  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
    983  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
    984  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
    985  1.127    bouyer 
    986  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
    987  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
    988  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
    989  1.116   msaitoh 
    990   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    991   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    992  1.291   msaitoh 	  WM_T_82541,		WMP_F_COPPER },
    993   1.63   thorpej 
    994  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
    995  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
    996  1.291   msaitoh 	  WM_T_82541,		WMP_F_COPPER },
    997  1.116   msaitoh 
    998   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    999   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
   1000  1.291   msaitoh 	  WM_T_82541,		WMP_F_COPPER },
   1001   1.57   thorpej 
   1002   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
   1003   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
   1004  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1005   1.57   thorpej 
   1006   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
   1007   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
   1008  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1009   1.57   thorpej 
   1010   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
   1011   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
   1012  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1013   1.57   thorpej 
   1014  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
   1015  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
   1016  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1017  1.101      tron 
   1018   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
   1019   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
   1020  1.291   msaitoh 	  WM_T_82547,		WMP_F_COPPER },
   1021   1.57   thorpej 
   1022  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
   1023  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
   1024  1.291   msaitoh 	  WM_T_82547,		WMP_F_COPPER },
   1025  1.116   msaitoh 
   1026   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
   1027   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
   1028  1.291   msaitoh 	  WM_T_82547_2,		WMP_F_COPPER },
   1029  1.116   msaitoh 
   1030  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
   1031  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
   1032  1.291   msaitoh 	  WM_T_82571,		WMP_F_COPPER },
   1033  1.116   msaitoh 
   1034  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
   1035  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
   1036  1.291   msaitoh 	  WM_T_82571,		WMP_F_FIBER },
   1037  1.279   msaitoh 
   1038  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
   1039  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
   1040  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
   1041  1.279   msaitoh 
   1042  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
   1043  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
   1044  1.291   msaitoh 	  WM_T_82571,		WMP_F_COPPER },
   1045  1.127    bouyer 
   1046  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
   1047  1.299   msaitoh 	  "Intel PRO/1000 PT Quad Port Server Adapter",
   1048  1.299   msaitoh 	  WM_T_82571,		WMP_F_COPPER, },
   1049  1.299   msaitoh 
   1050  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
   1051  1.299   msaitoh 	  "Intel Gigabit PT Quad Port Server ExpressModule",
   1052  1.299   msaitoh 	  WM_T_82571,		WMP_F_COPPER, },
   1053  1.299   msaitoh 
   1054  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
   1055  1.299   msaitoh 	  "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
   1056  1.299   msaitoh 	  WM_T_82571,		WMP_F_SERDES, },
   1057  1.299   msaitoh 
   1058  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
   1059  1.299   msaitoh 	  "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
   1060  1.299   msaitoh 	  WM_T_82571,		WMP_F_SERDES, },
   1061  1.299   msaitoh 
   1062  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
   1063  1.299   msaitoh 	  "Intel 82571EB Quad 1000baseX Ethernet",
   1064  1.299   msaitoh 	  WM_T_82571,		WMP_F_FIBER, },
   1065  1.299   msaitoh 
   1066  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
   1067  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
   1068  1.291   msaitoh 	  WM_T_82572,		WMP_F_COPPER },
   1069  1.116   msaitoh 
   1070  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
   1071  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
   1072  1.291   msaitoh 	  WM_T_82572,		WMP_F_FIBER },
   1073  1.279   msaitoh 
   1074  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
   1075  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
   1076  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
   1077  1.116   msaitoh 
   1078  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
   1079  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
   1080  1.291   msaitoh 	  WM_T_82572,		WMP_F_COPPER },
   1081  1.116   msaitoh 
   1082  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
   1083  1.116   msaitoh 	  "Intel i82573E",
   1084  1.291   msaitoh 	  WM_T_82573,		WMP_F_COPPER },
   1085  1.116   msaitoh 
   1086  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
   1087  1.117   msaitoh 	  "Intel i82573E IAMT",
   1088  1.291   msaitoh 	  WM_T_82573,		WMP_F_COPPER },
   1089  1.116   msaitoh 
   1090  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
   1091  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
   1092  1.291   msaitoh 	  WM_T_82573,		WMP_F_COPPER },
   1093  1.116   msaitoh 
   1094  1.165  sborrill 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574L,
   1095  1.165  sborrill 	  "Intel i82574L",
   1096  1.291   msaitoh 	  WM_T_82574,		WMP_F_COPPER },
   1097  1.165  sborrill 
   1098  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574LA,
   1099  1.299   msaitoh 	  "Intel i82574L",
   1100  1.299   msaitoh 	  WM_T_82574,		WMP_F_COPPER },
   1101  1.299   msaitoh 
   1102  1.185   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82583V,
   1103  1.185   msaitoh 	  "Intel i82583V",
   1104  1.291   msaitoh 	  WM_T_82583,		WMP_F_COPPER },
   1105  1.185   msaitoh 
   1106  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
   1107  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
   1108  1.291   msaitoh 	  WM_T_80003,		WMP_F_COPPER },
   1109  1.127    bouyer 
   1110  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
   1111  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
   1112  1.291   msaitoh 	  WM_T_80003,		WMP_F_COPPER },
   1113  1.279   msaitoh 
   1114  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
   1115  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
   1116  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
   1117  1.127    bouyer 
   1118  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
   1119  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
   1120  1.291   msaitoh 	  WM_T_80003,		WMP_F_COPPER },
   1121  1.279   msaitoh 
   1122  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
   1123  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
   1124  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
   1125  1.279   msaitoh 
   1126  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
   1127  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
   1128  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1129  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
   1130  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
   1131  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1132  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
   1133  1.139    bouyer 	  "Intel i82801H LAN Controller",
   1134  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1135  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
   1136  1.438   msaitoh 	  "Intel i82801H (IFE) 10/100 LAN Controller",
   1137  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1138  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
   1139  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
   1140  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1141  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
   1142  1.438   msaitoh 	  "Intel i82801H IFE (GT) 10/100 LAN Controller",
   1143  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1144  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
   1145  1.438   msaitoh 	  "Intel i82801H IFE (G) 10/100 LAN Controller",
   1146  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1147  1.426   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_82567V_3,
   1148  1.426   msaitoh 	  "82567V-3 LAN Controller",
   1149  1.426   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1150  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
   1151  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
   1152  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1153  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
   1154  1.438   msaitoh 	  "82801I 10/100 LAN Controller",
   1155  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1156  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
   1157  1.438   msaitoh 	  "82801I (G) 10/100 LAN Controller",
   1158  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1159  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
   1160  1.438   msaitoh 	  "82801I (GT) 10/100 LAN Controller",
   1161  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1162  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
   1163  1.144   msaitoh 	  "82801I (C) LAN Controller",
   1164  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1165  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M,
   1166  1.162    bouyer 	  "82801I mobile LAN Controller",
   1167  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1168  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IGP_M_V,
   1169  1.162    bouyer 	  "82801I mobile (V) LAN Controller",
   1170  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1171  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
   1172  1.162    bouyer 	  "82801I mobile (AMT) LAN Controller",
   1173  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1174  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_BM,
   1175  1.191   msaitoh 	  "82567LM-4 LAN Controller",
   1176  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1177  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LM,
   1178  1.191   msaitoh 	  "82567LM-2 LAN Controller",
   1179  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1180  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LF,
   1181  1.191   msaitoh 	  "82567LF-2 LAN Controller",
   1182  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1183  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LM,
   1184  1.164     markd 	  "82567LM-3 LAN Controller",
   1185  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1186  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LF,
   1187  1.167   msaitoh 	  "82567LF-3 LAN Controller",
   1188  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1189  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_V,
   1190  1.191   msaitoh 	  "82567V-2 LAN Controller",
   1191  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1192  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_V,
   1193  1.221   msaitoh 	  "82567V-3? LAN Controller",
   1194  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1195  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_HANKSVILLE,
   1196  1.221   msaitoh 	  "HANKSVILLE LAN Controller",
   1197  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1198  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LM,
   1199  1.207   msaitoh 	  "PCH LAN (82577LM) Controller",
   1200  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1201  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LC,
   1202  1.207   msaitoh 	  "PCH LAN (82577LC) Controller",
   1203  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1204  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DM,
   1205  1.190   msaitoh 	  "PCH LAN (82578DM) Controller",
   1206  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1207  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DC,
   1208  1.190   msaitoh 	  "PCH LAN (82578DC) Controller",
   1209  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1210  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_LM,
   1211  1.221   msaitoh 	  "PCH2 LAN (82579LM) Controller",
   1212  1.291   msaitoh 	  WM_T_PCH2,		WMP_F_COPPER },
   1213  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_V,
   1214  1.221   msaitoh 	  "PCH2 LAN (82579V) Controller",
   1215  1.291   msaitoh 	  WM_T_PCH2,		WMP_F_COPPER },
   1216  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_COPPER,
   1217  1.199   msaitoh 	  "82575EB dual-1000baseT Ethernet",
   1218  1.291   msaitoh 	  WM_T_82575,		WMP_F_COPPER },
   1219  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
   1220  1.199   msaitoh 	  "82575EB dual-1000baseX Ethernet (SERDES)",
   1221  1.199   msaitoh 	  WM_T_82575,		WMP_F_SERDES },
   1222  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
   1223  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet",
   1224  1.291   msaitoh 	  WM_T_82575,		WMP_F_COPPER },
   1225  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
   1226  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet (PM)",
   1227  1.291   msaitoh 	  WM_T_82575,		WMP_F_COPPER },
   1228  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_COPPER,
   1229  1.199   msaitoh 	  "82576 1000BaseT Ethernet",
   1230  1.291   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1231  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_FIBER,
   1232  1.199   msaitoh 	  "82576 1000BaseX Ethernet",
   1233  1.291   msaitoh 	  WM_T_82576,		WMP_F_FIBER },
   1234  1.279   msaitoh 
   1235  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES,
   1236  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1237  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1238  1.279   msaitoh 
   1239  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
   1240  1.199   msaitoh 	  "82576 quad-1000BaseT Ethernet",
   1241  1.291   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1242  1.299   msaitoh 
   1243  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
   1244  1.299   msaitoh 	  "82576 Gigabit ET2 Quad Port Server Adapter",
   1245  1.299   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1246  1.299   msaitoh 
   1247  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS,
   1248  1.199   msaitoh 	  "82576 gigabit Ethernet",
   1249  1.291   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1250  1.279   msaitoh 
   1251  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS_SERDES,
   1252  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1253  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1254  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
   1255  1.199   msaitoh 	  "82576 quad-gigabit Ethernet (SERDES)",
   1256  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1257  1.279   msaitoh 
   1258  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER,
   1259  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1260  1.291   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1261  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_FIBER,
   1262  1.199   msaitoh 	  "82580 1000BaseX Ethernet",
   1263  1.291   msaitoh 	  WM_T_82580,		WMP_F_FIBER },
   1264  1.279   msaitoh 
   1265  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SERDES,
   1266  1.199   msaitoh 	  "82580 1000BaseT Ethernet (SERDES)",
   1267  1.199   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1268  1.279   msaitoh 
   1269  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SGMII,
   1270  1.199   msaitoh 	  "82580 gigabit Ethernet (SGMII)",
   1271  1.291   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1272  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
   1273  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1274  1.291   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1275  1.300   msaitoh 
   1276  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
   1277  1.221   msaitoh 	  "82580 quad-1000BaseX Ethernet",
   1278  1.291   msaitoh 	  WM_T_82580,		WMP_F_FIBER },
   1279  1.300   msaitoh 
   1280  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
   1281  1.304   msaitoh 	  "DH89XXCC Gigabit Ethernet (SGMII)",
   1282  1.304   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1283  1.304   msaitoh 
   1284  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
   1285  1.304   msaitoh 	  "DH89XXCC Gigabit Ethernet (SERDES)",
   1286  1.304   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1287  1.304   msaitoh 
   1288  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
   1289  1.304   msaitoh 	  "DH89XXCC 1000BASE-KX Ethernet",
   1290  1.304   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1291  1.304   msaitoh 
   1292  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_SFP,
   1293  1.304   msaitoh 	  "DH89XXCC Gigabit Ethernet (SFP)",
   1294  1.304   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1295  1.304   msaitoh 
   1296  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_COPPER,
   1297  1.228   msaitoh 	  "I350 Gigabit Network Connection",
   1298  1.291   msaitoh 	  WM_T_I350,		WMP_F_COPPER },
   1299  1.304   msaitoh 
   1300  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_FIBER,
   1301  1.228   msaitoh 	  "I350 Gigabit Fiber Network Connection",
   1302  1.291   msaitoh 	  WM_T_I350,		WMP_F_FIBER },
   1303  1.279   msaitoh 
   1304  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SERDES,
   1305  1.228   msaitoh 	  "I350 Gigabit Backplane Connection",
   1306  1.228   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1307  1.292   msaitoh 
   1308  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_DA4,
   1309  1.299   msaitoh 	  "I350 Quad Port Gigabit Ethernet",
   1310  1.299   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1311  1.299   msaitoh 
   1312  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SGMII,
   1313  1.228   msaitoh 	  "I350 Gigabit Connection",
   1314  1.291   msaitoh 	  WM_T_I350,		WMP_F_COPPER },
   1315  1.292   msaitoh 
   1316  1.308   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_1000KX,
   1317  1.308   msaitoh 	  "I354 Gigabit Ethernet (KX)",
   1318  1.308   msaitoh 	  WM_T_I354,		WMP_F_SERDES },
   1319  1.308   msaitoh 
   1320  1.265   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_SGMII,
   1321  1.308   msaitoh 	  "I354 Gigabit Ethernet (SGMII)",
   1322  1.308   msaitoh 	  WM_T_I354,		WMP_F_COPPER },
   1323  1.308   msaitoh 
   1324  1.308   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_25GBE,
   1325  1.308   msaitoh 	  "I354 Gigabit Ethernet (2.5G)",
   1326  1.291   msaitoh 	  WM_T_I354,		WMP_F_COPPER },
   1327  1.308   msaitoh 
   1328  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_T1,
   1329  1.247   msaitoh 	  "I210-T1 Ethernet Server Adapter",
   1330  1.291   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1331  1.299   msaitoh 
   1332  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
   1333  1.247   msaitoh 	  "I210 Ethernet (Copper OEM)",
   1334  1.291   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1335  1.299   msaitoh 
   1336  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_IT,
   1337  1.247   msaitoh 	  "I210 Ethernet (Copper IT)",
   1338  1.291   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1339  1.299   msaitoh 
   1340  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_WOF,
   1341  1.299   msaitoh 	  "I210 Ethernet (FLASH less)",
   1342  1.299   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1343  1.299   msaitoh 
   1344  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_FIBER,
   1345  1.247   msaitoh 	  "I210 Gigabit Ethernet (Fiber)",
   1346  1.291   msaitoh 	  WM_T_I210,		WMP_F_FIBER },
   1347  1.279   msaitoh 
   1348  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES,
   1349  1.247   msaitoh 	  "I210 Gigabit Ethernet (SERDES)",
   1350  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1351  1.292   msaitoh 
   1352  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES_WOF,
   1353  1.299   msaitoh 	  "I210 Gigabit Ethernet (FLASH less)",
   1354  1.299   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1355  1.299   msaitoh 
   1356  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SGMII,
   1357  1.247   msaitoh 	  "I210 Gigabit Ethernet (SGMII)",
   1358  1.292   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1359  1.292   msaitoh 
   1360  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I211_COPPER,
   1361  1.247   msaitoh 	  "I211 Ethernet (COPPER)",
   1362  1.291   msaitoh 	  WM_T_I211,		WMP_F_COPPER },
   1363  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_V,
   1364  1.249   msaitoh 	  "I217 V Ethernet Connection",
   1365  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1366  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_LM,
   1367  1.249   msaitoh 	  "I217 LM Ethernet Connection",
   1368  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1369  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V,
   1370  1.249   msaitoh 	  "I218 V Ethernet Connection",
   1371  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1372  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V2,
   1373  1.298   msaitoh 	  "I218 V Ethernet Connection",
   1374  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1375  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V3,
   1376  1.298   msaitoh 	  "I218 V Ethernet Connection",
   1377  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1378  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM,
   1379  1.249   msaitoh 	  "I218 LM Ethernet Connection",
   1380  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1381  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM2,
   1382  1.298   msaitoh 	  "I218 LM Ethernet Connection",
   1383  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1384  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM3,
   1385  1.298   msaitoh 	  "I218 LM Ethernet Connection",
   1386  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1387  1.392   msaitoh #if 0
   1388  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V,
   1389  1.392   msaitoh 	  "I219 V Ethernet Connection",
   1390  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1391  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V2,
   1392  1.392   msaitoh 	  "I219 V Ethernet Connection",
   1393  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1394  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V4,
   1395  1.422   msaitoh 	  "I219 V Ethernet Connection",
   1396  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1397  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V5,
   1398  1.422   msaitoh 	  "I219 V Ethernet Connection",
   1399  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1400  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM,
   1401  1.392   msaitoh 	  "I219 LM Ethernet Connection",
   1402  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1403  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM2,
   1404  1.392   msaitoh 	  "I219 LM Ethernet Connection",
   1405  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1406  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM3,
   1407  1.422   msaitoh 	  "I219 LM Ethernet Connection",
   1408  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1409  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM4,
   1410  1.422   msaitoh 	  "I219 LM Ethernet Connection",
   1411  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1412  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM5,
   1413  1.422   msaitoh 	  "I219 LM Ethernet Connection",
   1414  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1415  1.392   msaitoh #endif
   1416    1.1   thorpej 	{ 0,			0,
   1417    1.1   thorpej 	  NULL,
   1418    1.1   thorpej 	  0,			0 },
   1419    1.1   thorpej };
   1420    1.1   thorpej 
   1421  1.280   msaitoh /*
   1422  1.280   msaitoh  * Register read/write functions.
   1423  1.280   msaitoh  * Other than CSR_{READ|WRITE}().
   1424  1.280   msaitoh  */
   1425  1.280   msaitoh 
   1426   1.53   thorpej #if 0 /* Not currently used */
   1427  1.110     perry static inline uint32_t
   1428   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
   1429   1.53   thorpej {
   1430   1.53   thorpej 
   1431   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1432   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
   1433   1.53   thorpej }
   1434   1.53   thorpej #endif
   1435   1.53   thorpej 
   1436  1.110     perry static inline void
   1437   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
   1438   1.53   thorpej {
   1439   1.53   thorpej 
   1440   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1441   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
   1442   1.53   thorpej }
   1443   1.53   thorpej 
   1444  1.110     perry static inline void
   1445  1.199   msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
   1446  1.199   msaitoh     uint32_t data)
   1447  1.199   msaitoh {
   1448  1.199   msaitoh 	uint32_t regval;
   1449  1.199   msaitoh 	int i;
   1450  1.199   msaitoh 
   1451  1.199   msaitoh 	regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
   1452  1.199   msaitoh 
   1453  1.199   msaitoh 	CSR_WRITE(sc, reg, regval);
   1454  1.199   msaitoh 
   1455  1.199   msaitoh 	for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
   1456  1.199   msaitoh 		delay(5);
   1457  1.199   msaitoh 		if (CSR_READ(sc, reg) & SCTL_CTL_READY)
   1458  1.199   msaitoh 			break;
   1459  1.199   msaitoh 	}
   1460  1.199   msaitoh 	if (i == SCTL_CTL_POLL_TIMEOUT) {
   1461  1.280   msaitoh 		aprint_error("%s: WARNING:"
   1462  1.280   msaitoh 		    " i82575 reg 0x%08x setup did not indicate ready\n",
   1463  1.199   msaitoh 		    device_xname(sc->sc_dev), reg);
   1464  1.199   msaitoh 	}
   1465  1.199   msaitoh }
   1466  1.199   msaitoh 
   1467  1.199   msaitoh static inline void
   1468  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
   1469   1.69   thorpej {
   1470   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
   1471   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
   1472   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
   1473   1.69   thorpej 	else
   1474   1.69   thorpej 		wa->wa_high = 0;
   1475   1.69   thorpej }
   1476   1.69   thorpej 
   1477  1.280   msaitoh /*
   1478  1.352  knakahar  * Descriptor sync/init functions.
   1479  1.352  knakahar  */
   1480  1.352  knakahar static inline void
   1481  1.362  knakahar wm_cdtxsync(struct wm_txqueue *txq, int start, int num, int ops)
   1482  1.352  knakahar {
   1483  1.362  knakahar 	struct wm_softc *sc = txq->txq_sc;
   1484  1.352  knakahar 
   1485  1.352  knakahar 	/* If it will wrap around, sync to the end of the ring. */
   1486  1.356  knakahar 	if ((start + num) > WM_NTXDESC(txq)) {
   1487  1.356  knakahar 		bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
   1488  1.398  knakahar 		    WM_CDTXOFF(txq, start), txq->txq_descsize *
   1489  1.356  knakahar 		    (WM_NTXDESC(txq) - start), ops);
   1490  1.356  knakahar 		num -= (WM_NTXDESC(txq) - start);
   1491  1.352  knakahar 		start = 0;
   1492  1.352  knakahar 	}
   1493  1.352  knakahar 
   1494  1.352  knakahar 	/* Now sync whatever is left. */
   1495  1.356  knakahar 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
   1496  1.398  knakahar 	    WM_CDTXOFF(txq, start), txq->txq_descsize * num, ops);
   1497  1.352  knakahar }
   1498  1.352  knakahar 
   1499  1.352  knakahar static inline void
   1500  1.362  knakahar wm_cdrxsync(struct wm_rxqueue *rxq, int start, int ops)
   1501  1.352  knakahar {
   1502  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   1503  1.352  knakahar 
   1504  1.356  knakahar 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_dmamap,
   1505  1.352  knakahar 	    WM_CDRXOFF(start), sizeof(wiseman_rxdesc_t), ops);
   1506  1.352  knakahar }
   1507  1.352  knakahar 
   1508  1.352  knakahar static inline void
   1509  1.362  knakahar wm_init_rxdesc(struct wm_rxqueue *rxq, int start)
   1510  1.352  knakahar {
   1511  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   1512  1.356  knakahar 	struct wm_rxsoft *rxs = &rxq->rxq_soft[start];
   1513  1.356  knakahar 	wiseman_rxdesc_t *rxd = &rxq->rxq_descs[start];
   1514  1.352  knakahar 	struct mbuf *m = rxs->rxs_mbuf;
   1515  1.352  knakahar 
   1516  1.352  knakahar 	/*
   1517  1.352  knakahar 	 * Note: We scoot the packet forward 2 bytes in the buffer
   1518  1.352  knakahar 	 * so that the payload after the Ethernet header is aligned
   1519  1.352  knakahar 	 * to a 4-byte boundary.
   1520  1.352  knakahar 
   1521  1.352  knakahar 	 * XXX BRAINDAMAGE ALERT!
   1522  1.352  knakahar 	 * The stupid chip uses the same size for every buffer, which
   1523  1.352  knakahar 	 * is set in the Receive Control register.  We are using the 2K
   1524  1.352  knakahar 	 * size option, but what we REALLY want is (2K - 2)!  For this
   1525  1.352  knakahar 	 * reason, we can't "scoot" packets longer than the standard
   1526  1.352  knakahar 	 * Ethernet MTU.  On strict-alignment platforms, if the total
   1527  1.352  knakahar 	 * size exceeds (2K - 2) we set align_tweak to 0 and let
   1528  1.352  knakahar 	 * the upper layer copy the headers.
   1529  1.352  knakahar 	 */
   1530  1.352  knakahar 	m->m_data = m->m_ext.ext_buf + sc->sc_align_tweak;
   1531  1.352  knakahar 
   1532  1.352  knakahar 	wm_set_dma_addr(&rxd->wrx_addr,
   1533  1.352  knakahar 	    rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
   1534  1.352  knakahar 	rxd->wrx_len = 0;
   1535  1.352  knakahar 	rxd->wrx_cksum = 0;
   1536  1.352  knakahar 	rxd->wrx_status = 0;
   1537  1.352  knakahar 	rxd->wrx_errors = 0;
   1538  1.352  knakahar 	rxd->wrx_special = 0;
   1539  1.388   msaitoh 	wm_cdrxsync(rxq, start, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1540  1.352  knakahar 
   1541  1.356  knakahar 	CSR_WRITE(sc, rxq->rxq_rdt_reg, start);
   1542  1.352  knakahar }
   1543  1.352  knakahar 
   1544  1.352  knakahar /*
   1545  1.280   msaitoh  * Device driver interface functions and commonly used functions.
   1546  1.280   msaitoh  * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
   1547  1.280   msaitoh  */
   1548  1.280   msaitoh 
   1549  1.280   msaitoh /* Lookup supported device table */
   1550    1.1   thorpej static const struct wm_product *
   1551    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
   1552    1.1   thorpej {
   1553    1.1   thorpej 	const struct wm_product *wmp;
   1554    1.1   thorpej 
   1555    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
   1556    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
   1557    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
   1558  1.194   msaitoh 			return wmp;
   1559    1.1   thorpej 	}
   1560  1.194   msaitoh 	return NULL;
   1561    1.1   thorpej }
   1562    1.1   thorpej 
   1563  1.280   msaitoh /* The match function (ca_match) */
   1564   1.47   thorpej static int
   1565  1.160  christos wm_match(device_t parent, cfdata_t cf, void *aux)
   1566    1.1   thorpej {
   1567    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1568    1.1   thorpej 
   1569    1.1   thorpej 	if (wm_lookup(pa) != NULL)
   1570  1.194   msaitoh 		return 1;
   1571    1.1   thorpej 
   1572  1.194   msaitoh 	return 0;
   1573    1.1   thorpej }
   1574    1.1   thorpej 
   1575  1.280   msaitoh /* The attach function (ca_attach) */
   1576   1.47   thorpej static void
   1577  1.157    dyoung wm_attach(device_t parent, device_t self, void *aux)
   1578    1.1   thorpej {
   1579  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   1580    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1581  1.182   msaitoh 	prop_dictionary_t dict;
   1582    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1583    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
   1584  1.340  knakahar 	int counts[PCI_INTR_TYPE_SIZE];
   1585  1.340  knakahar 	pci_intr_type_t max_type;
   1586  1.160  christos 	const char *eetype, *xname;
   1587    1.1   thorpej 	bus_space_tag_t memt;
   1588    1.1   thorpej 	bus_space_handle_t memh;
   1589  1.201   msaitoh 	bus_size_t memsize;
   1590    1.1   thorpej 	int memh_valid;
   1591  1.201   msaitoh 	int i, error;
   1592    1.1   thorpej 	const struct wm_product *wmp;
   1593  1.115   thorpej 	prop_data_t ea;
   1594  1.115   thorpej 	prop_number_t pn;
   1595    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
   1596  1.325   msaitoh 	uint16_t cfg1, cfg2, swdpin, nvmword;
   1597    1.1   thorpej 	pcireg_t preg, memtype;
   1598  1.203   msaitoh 	uint16_t eeprom_data, apme_mask;
   1599  1.273   msaitoh 	bool force_clear_smbi;
   1600  1.292   msaitoh 	uint32_t link_mode;
   1601   1.44   thorpej 	uint32_t reg;
   1602    1.1   thorpej 
   1603  1.160  christos 	sc->sc_dev = self;
   1604  1.272     ozaki 	callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
   1605  1.429  knakahar 	sc->sc_core_stopping = false;
   1606    1.1   thorpej 
   1607  1.292   msaitoh 	wmp = wm_lookup(pa);
   1608  1.292   msaitoh #ifdef DIAGNOSTIC
   1609    1.1   thorpej 	if (wmp == NULL) {
   1610    1.1   thorpej 		printf("\n");
   1611    1.1   thorpej 		panic("wm_attach: impossible");
   1612    1.1   thorpej 	}
   1613  1.292   msaitoh #endif
   1614  1.292   msaitoh 	sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
   1615    1.1   thorpej 
   1616  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
   1617  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
   1618  1.123  jmcneill 
   1619   1.69   thorpej 	if (pci_dma64_available(pa))
   1620   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
   1621   1.69   thorpej 	else
   1622   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1623    1.1   thorpej 
   1624  1.304   msaitoh 	sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
   1625  1.388   msaitoh 	sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag,PCI_CLASS_REG));
   1626  1.226  drochner 	pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
   1627    1.1   thorpej 
   1628    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
   1629  1.424   msaitoh 
   1630  1.424   msaitoh 	/* Set default function pointers */
   1631  1.424   msaitoh 	sc->phy.acquire = wm_get_null;
   1632  1.424   msaitoh 	sc->phy.release = wm_put_null;
   1633  1.424   msaitoh 
   1634   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1635  1.192   msaitoh 		if (sc->sc_rev < 2) {
   1636  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1637  1.160  christos 			    "i82542 must be at least rev. 2\n");
   1638    1.1   thorpej 			return;
   1639    1.1   thorpej 		}
   1640  1.192   msaitoh 		if (sc->sc_rev < 3)
   1641   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
   1642    1.1   thorpej 	}
   1643    1.1   thorpej 
   1644  1.335   msaitoh 	/*
   1645  1.335   msaitoh 	 * Disable MSI for Errata:
   1646  1.335   msaitoh 	 * "Message Signaled Interrupt Feature May Corrupt Write Transactions"
   1647  1.335   msaitoh 	 *
   1648  1.335   msaitoh 	 *  82544: Errata 25
   1649  1.335   msaitoh 	 *  82540: Errata  6 (easy to reproduce device timeout)
   1650  1.335   msaitoh 	 *  82545: Errata  4 (easy to reproduce device timeout)
   1651  1.335   msaitoh 	 *  82546: Errata 26 (easy to reproduce device timeout)
   1652  1.335   msaitoh 	 *  82541: Errata  7 (easy to reproduce device timeout)
   1653  1.337   msaitoh 	 *
   1654  1.337   msaitoh 	 * "Byte Enables 2 and 3 are not set on MSI writes"
   1655  1.337   msaitoh 	 *
   1656  1.337   msaitoh 	 *  82571 & 82572: Errata 63
   1657  1.335   msaitoh 	 */
   1658  1.337   msaitoh 	if ((sc->sc_type <= WM_T_82541_2) || (sc->sc_type == WM_T_82571)
   1659  1.337   msaitoh 	    || (sc->sc_type == WM_T_82572))
   1660  1.335   msaitoh 		pa->pa_flags &= ~PCI_FLAGS_MSI_OKAY;
   1661  1.335   msaitoh 
   1662  1.199   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1663  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   1664  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   1665  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   1666  1.203   msaitoh 		sc->sc_flags |= WM_F_NEWQUEUE;
   1667  1.199   msaitoh 
   1668  1.184   msaitoh 	/* Set device properties (mactype) */
   1669  1.182   msaitoh 	dict = device_properties(sc->sc_dev);
   1670  1.182   msaitoh 	prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
   1671  1.182   msaitoh 
   1672    1.1   thorpej 	/*
   1673   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
   1674   1.53   thorpej 	 * and it is really required for normal operation.
   1675    1.1   thorpej 	 */
   1676    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
   1677    1.1   thorpej 	switch (memtype) {
   1678    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1679    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1680    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
   1681  1.201   msaitoh 		    memtype, 0, &memt, &memh, NULL, &memsize) == 0);
   1682    1.1   thorpej 		break;
   1683    1.1   thorpej 	default:
   1684    1.1   thorpej 		memh_valid = 0;
   1685  1.189   msaitoh 		break;
   1686    1.1   thorpej 	}
   1687    1.1   thorpej 
   1688    1.1   thorpej 	if (memh_valid) {
   1689    1.1   thorpej 		sc->sc_st = memt;
   1690    1.1   thorpej 		sc->sc_sh = memh;
   1691  1.201   msaitoh 		sc->sc_ss = memsize;
   1692    1.1   thorpej 	} else {
   1693  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1694  1.160  christos 		    "unable to map device registers\n");
   1695    1.1   thorpej 		return;
   1696    1.1   thorpej 	}
   1697    1.1   thorpej 
   1698   1.53   thorpej 	/*
   1699   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
   1700   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
   1701   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
   1702   1.53   thorpej 	 * required to work around bugs in some chip versions.
   1703   1.53   thorpej 	 */
   1704   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1705   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1706   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1707  1.241   msaitoh 			memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
   1708  1.241   msaitoh 			if (memtype == PCI_MAPREG_TYPE_IO)
   1709   1.53   thorpej 				break;
   1710  1.241   msaitoh 			if (PCI_MAPREG_MEM_TYPE(memtype) ==
   1711  1.241   msaitoh 			    PCI_MAPREG_MEM_TYPE_64BIT)
   1712  1.241   msaitoh 				i += 4;	/* skip high bits, too */
   1713   1.53   thorpej 		}
   1714  1.241   msaitoh 		if (i < PCI_MAPREG_END) {
   1715   1.88    briggs 			/*
   1716  1.218   msaitoh 			 * We found PCI_MAPREG_TYPE_IO. Note that 82580
   1717  1.218   msaitoh 			 * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
   1718  1.218   msaitoh 			 * It's no problem because newer chips has no this
   1719  1.218   msaitoh 			 * bug.
   1720  1.218   msaitoh 			 *
   1721   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1722   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1723   1.88    briggs 			 * been configured.
   1724   1.88    briggs 			 */
   1725   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1726   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1727  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1728  1.160  christos 				    "WARNING: I/O BAR at zero.\n");
   1729   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1730   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1731  1.212  jakllsch 					NULL, &sc->sc_ios) == 0) {
   1732   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1733   1.88    briggs 			} else {
   1734  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1735  1.160  christos 				    "WARNING: unable to map I/O space\n");
   1736   1.88    briggs 			}
   1737   1.88    briggs 		}
   1738   1.88    briggs 
   1739   1.53   thorpej 	}
   1740   1.53   thorpej 
   1741   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1742    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1743    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1744   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1745    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1746    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1747    1.1   thorpej 
   1748  1.122  christos 	/* power up chip */
   1749  1.157    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
   1750  1.122  christos 	    NULL)) && error != EOPNOTSUPP) {
   1751  1.160  christos 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1752  1.122  christos 		return;
   1753    1.1   thorpej 	}
   1754    1.1   thorpej 
   1755  1.365  knakahar 	wm_adjust_qnum(sc, pci_msix_count(pa->pa_pc, pa->pa_tag));
   1756  1.365  knakahar 
   1757  1.340  knakahar 	/* Allocation settings */
   1758  1.340  knakahar 	max_type = PCI_INTR_TYPE_MSIX;
   1759  1.405  knakahar 	counts[PCI_INTR_TYPE_MSIX] = sc->sc_nqueues + 1;
   1760  1.340  knakahar 	counts[PCI_INTR_TYPE_MSI] = 1;
   1761  1.340  knakahar 	counts[PCI_INTR_TYPE_INTX] = 1;
   1762  1.340  knakahar 
   1763  1.340  knakahar alloc_retry:
   1764  1.340  knakahar 	if (pci_intr_alloc(pa, &sc->sc_intrs, counts, max_type) != 0) {
   1765  1.340  knakahar 		aprint_error_dev(sc->sc_dev, "failed to allocate interrupt\n");
   1766  1.340  knakahar 		return;
   1767  1.340  knakahar 	}
   1768  1.340  knakahar 
   1769  1.416  knakahar 	if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSIX) {
   1770  1.360  knakahar 		error = wm_setup_msix(sc);
   1771  1.360  knakahar 		if (error) {
   1772  1.360  knakahar 			pci_intr_release(pc, sc->sc_intrs,
   1773  1.360  knakahar 			    counts[PCI_INTR_TYPE_MSIX]);
   1774  1.360  knakahar 
   1775  1.360  knakahar 			/* Setup for MSI: Disable MSI-X */
   1776  1.360  knakahar 			max_type = PCI_INTR_TYPE_MSI;
   1777  1.360  knakahar 			counts[PCI_INTR_TYPE_MSI] = 1;
   1778  1.360  knakahar 			counts[PCI_INTR_TYPE_INTX] = 1;
   1779  1.360  knakahar 			goto alloc_retry;
   1780  1.335   msaitoh 		}
   1781  1.416  knakahar 	} else 	if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSI) {
   1782  1.375   msaitoh 		wm_adjust_qnum(sc, 0);	/* must not use multiqueue */
   1783  1.360  knakahar 		error = wm_setup_legacy(sc);
   1784  1.360  knakahar 		if (error) {
   1785  1.360  knakahar 			pci_intr_release(sc->sc_pc, sc->sc_intrs,
   1786  1.360  knakahar 			    counts[PCI_INTR_TYPE_MSI]);
   1787  1.335   msaitoh 
   1788  1.360  knakahar 			/* The next try is for INTx: Disable MSI */
   1789  1.360  knakahar 			max_type = PCI_INTR_TYPE_INTX;
   1790  1.360  knakahar 			counts[PCI_INTR_TYPE_INTX] = 1;
   1791  1.360  knakahar 			goto alloc_retry;
   1792  1.360  knakahar 		}
   1793  1.340  knakahar 	} else {
   1794  1.375   msaitoh 		wm_adjust_qnum(sc, 0);	/* must not use multiqueue */
   1795  1.360  knakahar 		error = wm_setup_legacy(sc);
   1796  1.360  knakahar 		if (error) {
   1797  1.360  knakahar 			pci_intr_release(sc->sc_pc, sc->sc_intrs,
   1798  1.360  knakahar 			    counts[PCI_INTR_TYPE_INTX]);
   1799  1.360  knakahar 			return;
   1800  1.335   msaitoh 		}
   1801  1.335   msaitoh 	}
   1802   1.52   thorpej 
   1803   1.52   thorpej 	/*
   1804  1.199   msaitoh 	 * Check the function ID (unit number of the chip).
   1805  1.199   msaitoh 	 */
   1806  1.199   msaitoh 	if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
   1807  1.199   msaitoh 	    || (sc->sc_type ==  WM_T_82571) || (sc->sc_type == WM_T_80003)
   1808  1.208   msaitoh 	    || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1809  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   1810  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   1811  1.199   msaitoh 		sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
   1812  1.199   msaitoh 		    >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
   1813  1.199   msaitoh 	else
   1814  1.199   msaitoh 		sc->sc_funcid = 0;
   1815  1.199   msaitoh 
   1816  1.199   msaitoh 	/*
   1817   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   1818   1.52   thorpej 	 */
   1819   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   1820   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   1821   1.52   thorpej 		sc->sc_bus_speed = 33;
   1822   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   1823   1.73      tron 		/*
   1824   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   1825   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   1826   1.73      tron 		 */
   1827   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   1828   1.73      tron 		sc->sc_bus_speed = 66;
   1829  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   1830  1.160  christos 		    "Communication Streaming Architecture\n");
   1831   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   1832  1.272     ozaki 			callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
   1833   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   1834   1.78   thorpej 					wm_82547_txfifo_stall, sc);
   1835  1.160  christos 			aprint_verbose_dev(sc->sc_dev,
   1836  1.160  christos 			    "using 82547 Tx FIFO stall work-around\n");
   1837   1.78   thorpej 		}
   1838  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   1839  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   1840  1.167   msaitoh 		if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   1841  1.190   msaitoh 		    && (sc->sc_type != WM_T_ICH10)
   1842  1.221   msaitoh 		    && (sc->sc_type != WM_T_PCH)
   1843  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH2)
   1844  1.392   msaitoh 		    && (sc->sc_type != WM_T_PCH_LPT)
   1845  1.392   msaitoh 		    && (sc->sc_type != WM_T_PCH_SPT)) {
   1846  1.221   msaitoh 			/* ICH* and PCH* have no PCIe capability registers */
   1847  1.199   msaitoh 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1848  1.199   msaitoh 				PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
   1849  1.199   msaitoh 				NULL) == 0)
   1850  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   1851  1.199   msaitoh 				    "unable to find PCIe capability\n");
   1852  1.199   msaitoh 		}
   1853  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
   1854   1.73      tron 	} else {
   1855   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   1856   1.52   thorpej 		if (reg & STATUS_BUS64)
   1857   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   1858  1.176   msaitoh 		if ((reg & STATUS_PCIX_MODE) != 0) {
   1859   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   1860   1.54   thorpej 
   1861   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   1862   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1863  1.199   msaitoh 				PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
   1864  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1865  1.160  christos 				    "unable to find PCIX capability\n");
   1866   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   1867   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   1868   1.54   thorpej 				/*
   1869   1.54   thorpej 				 * Work around a problem caused by the BIOS
   1870   1.54   thorpej 				 * setting the max memory read byte count
   1871   1.54   thorpej 				 * incorrectly.
   1872   1.54   thorpej 				 */
   1873   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1874  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_CMD);
   1875   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1876  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_STATUS);
   1877   1.54   thorpej 
   1878  1.388   msaitoh 				bytecnt = (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
   1879  1.248   msaitoh 				    PCIX_CMD_BYTECNT_SHIFT;
   1880  1.388   msaitoh 				maxb = (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
   1881  1.248   msaitoh 				    PCIX_STATUS_MAXB_SHIFT;
   1882   1.54   thorpej 				if (bytecnt > maxb) {
   1883  1.160  christos 					aprint_verbose_dev(sc->sc_dev,
   1884  1.160  christos 					    "resetting PCI-X MMRBC: %d -> %d\n",
   1885   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   1886   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   1887  1.248   msaitoh 					    ~PCIX_CMD_BYTECNT_MASK) |
   1888  1.248   msaitoh 					   (maxb << PCIX_CMD_BYTECNT_SHIFT);
   1889   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   1890  1.248   msaitoh 					    sc->sc_pcixe_capoff + PCIX_CMD,
   1891   1.54   thorpej 					    pcix_cmd);
   1892   1.54   thorpej 				}
   1893   1.54   thorpej 			}
   1894   1.54   thorpej 		}
   1895   1.52   thorpej 		/*
   1896   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   1897   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   1898   1.52   thorpej 		 * a higher speed.
   1899   1.52   thorpej 		 */
   1900   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   1901   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   1902   1.52   thorpej 								      : 66;
   1903   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   1904   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   1905   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   1906   1.52   thorpej 				sc->sc_bus_speed = 66;
   1907   1.52   thorpej 				break;
   1908   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   1909   1.52   thorpej 				sc->sc_bus_speed = 100;
   1910   1.52   thorpej 				break;
   1911   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   1912   1.52   thorpej 				sc->sc_bus_speed = 133;
   1913   1.52   thorpej 				break;
   1914   1.52   thorpej 			default:
   1915  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1916  1.158    cegger 				    "unknown PCIXSPD %d; assuming 66MHz\n",
   1917   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   1918   1.52   thorpej 				sc->sc_bus_speed = 66;
   1919  1.189   msaitoh 				break;
   1920   1.52   thorpej 			}
   1921   1.52   thorpej 		} else
   1922   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   1923  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
   1924   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   1925   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   1926   1.52   thorpej 	}
   1927    1.1   thorpej 
   1928  1.127    bouyer 	/* clear interesting stat counters */
   1929  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   1930  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   1931  1.127    bouyer 
   1932  1.221   msaitoh 	/* get PHY control from SMBus to PCIe */
   1933  1.249   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   1934  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT))
   1935  1.221   msaitoh 		wm_smbustopci(sc);
   1936  1.221   msaitoh 
   1937  1.424   msaitoh 	if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)
   1938  1.424   msaitoh 	    || (sc->sc_type >= WM_T_ICH8))
   1939  1.424   msaitoh 		sc->sc_ich_phymtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   1940  1.423   msaitoh 	if (sc->sc_type >= WM_T_ICH8)
   1941  1.423   msaitoh 		sc->sc_ich_nvmmtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   1942    1.1   thorpej 
   1943  1.423   msaitoh 	/* Set PHY, NVM mutex related stuff */
   1944  1.185   msaitoh 	switch (sc->sc_type) {
   1945  1.185   msaitoh 	case WM_T_82542_2_0:
   1946  1.185   msaitoh 	case WM_T_82542_2_1:
   1947  1.185   msaitoh 	case WM_T_82543:
   1948  1.185   msaitoh 	case WM_T_82544:
   1949  1.185   msaitoh 		/* Microwire */
   1950  1.294   msaitoh 		sc->sc_nvm_wordsize = 64;
   1951  1.294   msaitoh 		sc->sc_nvm_addrbits = 6;
   1952  1.185   msaitoh 		break;
   1953  1.185   msaitoh 	case WM_T_82540:
   1954  1.185   msaitoh 	case WM_T_82545:
   1955  1.185   msaitoh 	case WM_T_82545_3:
   1956  1.185   msaitoh 	case WM_T_82546:
   1957  1.185   msaitoh 	case WM_T_82546_3:
   1958  1.185   msaitoh 		/* Microwire */
   1959  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1960  1.294   msaitoh 		if (reg & EECD_EE_SIZE) {
   1961  1.294   msaitoh 			sc->sc_nvm_wordsize = 256;
   1962  1.294   msaitoh 			sc->sc_nvm_addrbits = 8;
   1963  1.294   msaitoh 		} else {
   1964  1.294   msaitoh 			sc->sc_nvm_wordsize = 64;
   1965  1.294   msaitoh 			sc->sc_nvm_addrbits = 6;
   1966  1.294   msaitoh 		}
   1967  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD;
   1968  1.185   msaitoh 		break;
   1969  1.185   msaitoh 	case WM_T_82541:
   1970  1.185   msaitoh 	case WM_T_82541_2:
   1971  1.185   msaitoh 	case WM_T_82547:
   1972  1.185   msaitoh 	case WM_T_82547_2:
   1973  1.313   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD;
   1974  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   1975  1.185   msaitoh 		if (reg & EECD_EE_TYPE) {
   1976  1.185   msaitoh 			/* SPI */
   1977  1.294   msaitoh 			sc->sc_flags |= WM_F_EEPROM_SPI;
   1978  1.294   msaitoh 			wm_nvm_set_addrbits_size_eecd(sc);
   1979  1.294   msaitoh 		} else {
   1980  1.185   msaitoh 			/* Microwire */
   1981  1.294   msaitoh 			if ((reg & EECD_EE_ABITS) != 0) {
   1982  1.294   msaitoh 				sc->sc_nvm_wordsize = 256;
   1983  1.294   msaitoh 				sc->sc_nvm_addrbits = 8;
   1984  1.294   msaitoh 			} else {
   1985  1.294   msaitoh 				sc->sc_nvm_wordsize = 64;
   1986  1.294   msaitoh 				sc->sc_nvm_addrbits = 6;
   1987  1.294   msaitoh 			}
   1988  1.294   msaitoh 		}
   1989  1.185   msaitoh 		break;
   1990  1.185   msaitoh 	case WM_T_82571:
   1991  1.185   msaitoh 	case WM_T_82572:
   1992  1.185   msaitoh 		/* SPI */
   1993  1.294   msaitoh 		sc->sc_flags |= WM_F_EEPROM_SPI;
   1994  1.294   msaitoh 		wm_nvm_set_addrbits_size_eecd(sc);
   1995  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD | WM_F_LOCK_SWSM;
   1996  1.424   msaitoh 		sc->phy.acquire = wm_get_swsm_semaphore;
   1997  1.424   msaitoh 		sc->phy.release = wm_put_swsm_semaphore;
   1998  1.185   msaitoh 		break;
   1999  1.185   msaitoh 	case WM_T_82573:
   2000  1.185   msaitoh 	case WM_T_82574:
   2001  1.185   msaitoh 	case WM_T_82583:
   2002  1.424   msaitoh 		if (sc->sc_type == WM_T_82573) {
   2003  1.424   msaitoh 			sc->sc_flags |= WM_F_LOCK_SWSM;
   2004  1.424   msaitoh 			sc->phy.acquire = wm_get_swsm_semaphore;
   2005  1.424   msaitoh 			sc->phy.release = wm_put_swsm_semaphore;
   2006  1.424   msaitoh 		} else {
   2007  1.424   msaitoh 			sc->sc_flags |= WM_F_LOCK_EXTCNF;
   2008  1.424   msaitoh 			/* Both PHY and NVM use the same semaphore. */
   2009  1.424   msaitoh 			sc->phy.acquire
   2010  1.424   msaitoh 			    = wm_get_swfwhw_semaphore;
   2011  1.424   msaitoh 			sc->phy.release
   2012  1.424   msaitoh 			    = wm_put_swfwhw_semaphore;
   2013  1.424   msaitoh 		}
   2014  1.294   msaitoh 		if (wm_nvm_is_onboard_eeprom(sc) == 0) {
   2015  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH;
   2016  1.294   msaitoh 			sc->sc_nvm_wordsize = 2048;
   2017  1.294   msaitoh 		} else {
   2018  1.185   msaitoh 			/* SPI */
   2019  1.294   msaitoh 			sc->sc_flags |= WM_F_EEPROM_SPI;
   2020  1.294   msaitoh 			wm_nvm_set_addrbits_size_eecd(sc);
   2021  1.185   msaitoh 		}
   2022  1.185   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   2023  1.185   msaitoh 		break;
   2024  1.199   msaitoh 	case WM_T_82575:
   2025  1.199   msaitoh 	case WM_T_82576:
   2026  1.199   msaitoh 	case WM_T_82580:
   2027  1.228   msaitoh 	case WM_T_I350:
   2028  1.278   msaitoh 	case WM_T_I354:
   2029  1.185   msaitoh 	case WM_T_80003:
   2030  1.185   msaitoh 		/* SPI */
   2031  1.294   msaitoh 		sc->sc_flags |= WM_F_EEPROM_SPI;
   2032  1.294   msaitoh 		wm_nvm_set_addrbits_size_eecd(sc);
   2033  1.275   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW
   2034  1.275   msaitoh 		    | WM_F_LOCK_SWSM;
   2035  1.424   msaitoh 		sc->phy.acquire = wm_get_phy_82575;
   2036  1.424   msaitoh 		sc->phy.release = wm_put_phy_82575;
   2037  1.185   msaitoh 		break;
   2038  1.185   msaitoh 	case WM_T_ICH8:
   2039  1.185   msaitoh 	case WM_T_ICH9:
   2040  1.185   msaitoh 	case WM_T_ICH10:
   2041  1.190   msaitoh 	case WM_T_PCH:
   2042  1.221   msaitoh 	case WM_T_PCH2:
   2043  1.249   msaitoh 	case WM_T_PCH_LPT:
   2044  1.185   msaitoh 		/* FLASH */
   2045  1.276   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
   2046  1.294   msaitoh 		sc->sc_nvm_wordsize = 2048;
   2047  1.388   msaitoh 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,WM_ICH8_FLASH);
   2048  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   2049  1.336   msaitoh 		    &sc->sc_flasht, &sc->sc_flashh, NULL, &sc->sc_flashs)) {
   2050  1.160  christos 			aprint_error_dev(sc->sc_dev,
   2051  1.160  christos 			    "can't map FLASH registers\n");
   2052  1.353  knakahar 			goto out;
   2053  1.139    bouyer 		}
   2054  1.185   msaitoh 		reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   2055  1.185   msaitoh 		sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
   2056  1.388   msaitoh 		    ICH_FLASH_SECTOR_SIZE;
   2057  1.199   msaitoh 		sc->sc_ich8_flash_bank_size =
   2058  1.199   msaitoh 		    ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   2059  1.388   msaitoh 		sc->sc_ich8_flash_bank_size -= (reg & ICH_GFPREG_BASE_MASK);
   2060  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   2061  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   2062  1.392   msaitoh 		sc->sc_flashreg_offset = 0;
   2063  1.424   msaitoh 		sc->phy.acquire = wm_get_swflag_ich8lan;
   2064  1.424   msaitoh 		sc->phy.release = wm_put_swflag_ich8lan;
   2065  1.392   msaitoh 		break;
   2066  1.392   msaitoh 	case WM_T_PCH_SPT:
   2067  1.392   msaitoh 		/* SPT has no GFPREG; flash registers mapped through BAR0 */
   2068  1.392   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
   2069  1.392   msaitoh 		sc->sc_flasht = sc->sc_st;
   2070  1.392   msaitoh 		sc->sc_flashh = sc->sc_sh;
   2071  1.392   msaitoh 		sc->sc_ich8_flash_base = 0;
   2072  1.392   msaitoh 		sc->sc_nvm_wordsize =
   2073  1.392   msaitoh 			(((CSR_READ(sc, WMREG_STRAP) >> 1) & 0x1F) + 1)
   2074  1.392   msaitoh 			* NVM_SIZE_MULTIPLIER;
   2075  1.392   msaitoh 		/* It is size in bytes, we want words */
   2076  1.392   msaitoh 		sc->sc_nvm_wordsize /= 2;
   2077  1.392   msaitoh 		/* assume 2 banks */
   2078  1.392   msaitoh 		sc->sc_ich8_flash_bank_size = sc->sc_nvm_wordsize / 2;
   2079  1.392   msaitoh 		sc->sc_flashreg_offset = WM_PCH_SPT_FLASHOFFSET;
   2080  1.424   msaitoh 		sc->phy.acquire = wm_get_swflag_ich8lan;
   2081  1.424   msaitoh 		sc->phy.release = wm_put_swflag_ich8lan;
   2082  1.185   msaitoh 		break;
   2083  1.247   msaitoh 	case WM_T_I210:
   2084  1.247   msaitoh 	case WM_T_I211:
   2085  1.321   msaitoh 		if (wm_nvm_get_flash_presence_i210(sc)) {
   2086  1.321   msaitoh 			wm_nvm_set_addrbits_size_eecd(sc);
   2087  1.321   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
   2088  1.424   msaitoh 			sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   2089  1.321   msaitoh 		} else {
   2090  1.321   msaitoh 			sc->sc_nvm_wordsize = INVM_SIZE;
   2091  1.321   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVM;
   2092  1.321   msaitoh 		}
   2093  1.424   msaitoh 		sc->sc_flags |= WM_F_LOCK_SWFW | WM_F_LOCK_SWSM;
   2094  1.424   msaitoh 		sc->phy.acquire = wm_get_phy_82575;
   2095  1.424   msaitoh 		sc->phy.release = wm_put_phy_82575;
   2096  1.247   msaitoh 		break;
   2097  1.185   msaitoh 	default:
   2098  1.185   msaitoh 		break;
   2099   1.44   thorpej 	}
   2100  1.112     gavan 
   2101  1.423   msaitoh 	/* Reset the chip to a known state. */
   2102  1.423   msaitoh 	wm_reset(sc);
   2103  1.423   msaitoh 
   2104  1.273   msaitoh 	/* Ensure the SMBI bit is clear before first NVM or PHY access */
   2105  1.273   msaitoh 	switch (sc->sc_type) {
   2106  1.273   msaitoh 	case WM_T_82571:
   2107  1.273   msaitoh 	case WM_T_82572:
   2108  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM2);
   2109  1.310   msaitoh 		if ((reg & SWSM2_LOCK) == 0) {
   2110  1.273   msaitoh 			CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
   2111  1.273   msaitoh 			force_clear_smbi = true;
   2112  1.273   msaitoh 		} else
   2113  1.273   msaitoh 			force_clear_smbi = false;
   2114  1.273   msaitoh 		break;
   2115  1.284   msaitoh 	case WM_T_82573:
   2116  1.284   msaitoh 	case WM_T_82574:
   2117  1.284   msaitoh 	case WM_T_82583:
   2118  1.284   msaitoh 		force_clear_smbi = true;
   2119  1.284   msaitoh 		break;
   2120  1.273   msaitoh 	default:
   2121  1.284   msaitoh 		force_clear_smbi = false;
   2122  1.273   msaitoh 		break;
   2123  1.273   msaitoh 	}
   2124  1.273   msaitoh 	if (force_clear_smbi) {
   2125  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   2126  1.284   msaitoh 		if ((reg & SWSM_SMBI) != 0)
   2127  1.273   msaitoh 			aprint_error_dev(sc->sc_dev,
   2128  1.273   msaitoh 			    "Please update the Bootagent\n");
   2129  1.273   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
   2130  1.273   msaitoh 	}
   2131  1.273   msaitoh 
   2132  1.112     gavan 	/*
   2133  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   2134  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   2135  1.112     gavan 	 * that no EEPROM is attached.
   2136  1.112     gavan 	 */
   2137  1.185   msaitoh 	/*
   2138  1.185   msaitoh 	 * Validate the EEPROM checksum. If the checksum fails, flag
   2139  1.185   msaitoh 	 * this for later, so we can fail future reads from the EEPROM.
   2140  1.185   msaitoh 	 */
   2141  1.280   msaitoh 	if (wm_nvm_validate_checksum(sc)) {
   2142  1.169   msaitoh 		/*
   2143  1.185   msaitoh 		 * Read twice again because some PCI-e parts fail the
   2144  1.185   msaitoh 		 * first check due to the link being in sleep state.
   2145  1.169   msaitoh 		 */
   2146  1.280   msaitoh 		if (wm_nvm_validate_checksum(sc))
   2147  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   2148  1.169   msaitoh 	}
   2149  1.185   msaitoh 
   2150  1.184   msaitoh 	/* Set device properties (macflags) */
   2151  1.183   msaitoh 	prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
   2152  1.112     gavan 
   2153  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   2154  1.328   msaitoh 		aprint_verbose_dev(sc->sc_dev, "No EEPROM");
   2155  1.294   msaitoh 	else {
   2156  1.294   msaitoh 		aprint_verbose_dev(sc->sc_dev, "%u words ",
   2157  1.294   msaitoh 		    sc->sc_nvm_wordsize);
   2158  1.321   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_INVM)
   2159  1.328   msaitoh 			aprint_verbose("iNVM");
   2160  1.321   msaitoh 		else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW)
   2161  1.328   msaitoh 			aprint_verbose("FLASH(HW)");
   2162  1.321   msaitoh 		else if (sc->sc_flags & WM_F_EEPROM_FLASH)
   2163  1.328   msaitoh 			aprint_verbose("FLASH");
   2164  1.321   msaitoh 		else {
   2165  1.294   msaitoh 			if (sc->sc_flags & WM_F_EEPROM_SPI)
   2166  1.294   msaitoh 				eetype = "SPI";
   2167  1.294   msaitoh 			else
   2168  1.294   msaitoh 				eetype = "MicroWire";
   2169  1.328   msaitoh 			aprint_verbose("(%d address bits) %s EEPROM",
   2170  1.294   msaitoh 			    sc->sc_nvm_addrbits, eetype);
   2171  1.294   msaitoh 		}
   2172  1.112     gavan 	}
   2173  1.328   msaitoh 	wm_nvm_version(sc);
   2174  1.328   msaitoh 	aprint_verbose("\n");
   2175  1.112     gavan 
   2176  1.329   msaitoh 	/* Check for I21[01] PLL workaround */
   2177  1.329   msaitoh 	if (sc->sc_type == WM_T_I210)
   2178  1.329   msaitoh 		sc->sc_flags |= WM_F_PLL_WA_I210;
   2179  1.329   msaitoh 	if ((sc->sc_type == WM_T_I210) && wm_nvm_get_flash_presence_i210(sc)) {
   2180  1.329   msaitoh 		/* NVM image release 3.25 has a workaround */
   2181  1.344   msaitoh 		if ((sc->sc_nvm_ver_major < 3)
   2182  1.329   msaitoh 		    || ((sc->sc_nvm_ver_major == 3)
   2183  1.344   msaitoh 			&& (sc->sc_nvm_ver_minor < 25))) {
   2184  1.329   msaitoh 			aprint_verbose_dev(sc->sc_dev,
   2185  1.329   msaitoh 			    "ROM image version %d.%d is older than 3.25\n",
   2186  1.329   msaitoh 			    sc->sc_nvm_ver_major, sc->sc_nvm_ver_minor);
   2187  1.329   msaitoh 			sc->sc_flags |= WM_F_PLL_WA_I210;
   2188  1.329   msaitoh 		}
   2189  1.329   msaitoh 	}
   2190  1.329   msaitoh 	if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
   2191  1.329   msaitoh 		wm_pll_workaround_i210(sc);
   2192  1.329   msaitoh 
   2193  1.379   msaitoh 	wm_get_wakeup(sc);
   2194  1.261   msaitoh 	switch (sc->sc_type) {
   2195  1.261   msaitoh 	case WM_T_82571:
   2196  1.261   msaitoh 	case WM_T_82572:
   2197  1.261   msaitoh 	case WM_T_82573:
   2198  1.261   msaitoh 	case WM_T_82574:
   2199  1.261   msaitoh 	case WM_T_82583:
   2200  1.261   msaitoh 	case WM_T_80003:
   2201  1.261   msaitoh 	case WM_T_ICH8:
   2202  1.261   msaitoh 	case WM_T_ICH9:
   2203  1.261   msaitoh 	case WM_T_ICH10:
   2204  1.261   msaitoh 	case WM_T_PCH:
   2205  1.261   msaitoh 	case WM_T_PCH2:
   2206  1.261   msaitoh 	case WM_T_PCH_LPT:
   2207  1.392   msaitoh 	case WM_T_PCH_SPT:
   2208  1.378   msaitoh 		/* Non-AMT based hardware can now take control from firmware */
   2209  1.378   msaitoh 		if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
   2210  1.261   msaitoh 			wm_get_hw_control(sc);
   2211  1.261   msaitoh 		break;
   2212  1.261   msaitoh 	default:
   2213  1.261   msaitoh 		break;
   2214  1.261   msaitoh 	}
   2215  1.379   msaitoh 
   2216  1.113     gavan 	/*
   2217  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   2218  1.113     gavan 	 * in device properties.
   2219  1.113     gavan 	 */
   2220  1.195    martin 	ea = prop_dictionary_get(dict, "mac-address");
   2221  1.115   thorpej 	if (ea != NULL) {
   2222  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   2223  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   2224  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   2225  1.115   thorpej 	} else {
   2226  1.210   msaitoh 		if (wm_read_mac_addr(sc, enaddr) != 0) {
   2227  1.160  christos 			aprint_error_dev(sc->sc_dev,
   2228  1.160  christos 			    "unable to read Ethernet address\n");
   2229  1.353  knakahar 			goto out;
   2230  1.210   msaitoh 		}
   2231   1.17   thorpej 	}
   2232   1.17   thorpej 
   2233  1.160  christos 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
   2234    1.1   thorpej 	    ether_sprintf(enaddr));
   2235    1.1   thorpej 
   2236    1.1   thorpej 	/*
   2237    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   2238    1.1   thorpej 	 * bits in the control registers based on their contents.
   2239    1.1   thorpej 	 */
   2240  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg1");
   2241  1.115   thorpej 	if (pn != NULL) {
   2242  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   2243  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   2244  1.115   thorpej 	} else {
   2245  1.293   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
   2246  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
   2247  1.353  knakahar 			goto out;
   2248  1.113     gavan 		}
   2249   1.51   thorpej 	}
   2250  1.115   thorpej 
   2251  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg2");
   2252  1.115   thorpej 	if (pn != NULL) {
   2253  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   2254  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   2255  1.115   thorpej 	} else {
   2256  1.293   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
   2257  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
   2258  1.353  knakahar 			goto out;
   2259  1.113     gavan 		}
   2260   1.51   thorpej 	}
   2261  1.115   thorpej 
   2262  1.203   msaitoh 	/* check for WM_F_WOL */
   2263  1.203   msaitoh 	switch (sc->sc_type) {
   2264  1.203   msaitoh 	case WM_T_82542_2_0:
   2265  1.203   msaitoh 	case WM_T_82542_2_1:
   2266  1.203   msaitoh 	case WM_T_82543:
   2267  1.203   msaitoh 		/* dummy? */
   2268  1.203   msaitoh 		eeprom_data = 0;
   2269  1.293   msaitoh 		apme_mask = NVM_CFG3_APME;
   2270  1.203   msaitoh 		break;
   2271  1.203   msaitoh 	case WM_T_82544:
   2272  1.293   msaitoh 		apme_mask = NVM_CFG2_82544_APM_EN;
   2273  1.203   msaitoh 		eeprom_data = cfg2;
   2274  1.203   msaitoh 		break;
   2275  1.203   msaitoh 	case WM_T_82546:
   2276  1.203   msaitoh 	case WM_T_82546_3:
   2277  1.203   msaitoh 	case WM_T_82571:
   2278  1.203   msaitoh 	case WM_T_82572:
   2279  1.203   msaitoh 	case WM_T_82573:
   2280  1.203   msaitoh 	case WM_T_82574:
   2281  1.203   msaitoh 	case WM_T_82583:
   2282  1.203   msaitoh 	case WM_T_80003:
   2283  1.203   msaitoh 	default:
   2284  1.293   msaitoh 		apme_mask = NVM_CFG3_APME;
   2285  1.293   msaitoh 		wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
   2286  1.293   msaitoh 		    : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
   2287  1.203   msaitoh 		break;
   2288  1.203   msaitoh 	case WM_T_82575:
   2289  1.203   msaitoh 	case WM_T_82576:
   2290  1.203   msaitoh 	case WM_T_82580:
   2291  1.228   msaitoh 	case WM_T_I350:
   2292  1.265   msaitoh 	case WM_T_I354: /* XXX ok? */
   2293  1.203   msaitoh 	case WM_T_ICH8:
   2294  1.203   msaitoh 	case WM_T_ICH9:
   2295  1.203   msaitoh 	case WM_T_ICH10:
   2296  1.203   msaitoh 	case WM_T_PCH:
   2297  1.221   msaitoh 	case WM_T_PCH2:
   2298  1.249   msaitoh 	case WM_T_PCH_LPT:
   2299  1.392   msaitoh 	case WM_T_PCH_SPT:
   2300  1.228   msaitoh 		/* XXX The funcid should be checked on some devices */
   2301  1.203   msaitoh 		apme_mask = WUC_APME;
   2302  1.203   msaitoh 		eeprom_data = CSR_READ(sc, WMREG_WUC);
   2303  1.203   msaitoh 		break;
   2304  1.203   msaitoh 	}
   2305  1.203   msaitoh 
   2306  1.203   msaitoh 	/* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
   2307  1.203   msaitoh 	if ((eeprom_data & apme_mask) != 0)
   2308  1.203   msaitoh 		sc->sc_flags |= WM_F_WOL;
   2309  1.203   msaitoh #ifdef WM_DEBUG
   2310  1.203   msaitoh 	if ((sc->sc_flags & WM_F_WOL) != 0)
   2311  1.203   msaitoh 		printf("WOL\n");
   2312  1.203   msaitoh #endif
   2313  1.203   msaitoh 
   2314  1.325   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
   2315  1.325   msaitoh 		/* Check NVM for autonegotiation */
   2316  1.325   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_COMPAT, 1, &nvmword) == 0) {
   2317  1.325   msaitoh 			if ((nvmword & NVM_COMPAT_SERDES_FORCE_MODE) != 0)
   2318  1.325   msaitoh 				sc->sc_flags |= WM_F_PCS_DIS_AUTONEGO;
   2319  1.325   msaitoh 		}
   2320  1.325   msaitoh 	}
   2321  1.325   msaitoh 
   2322  1.203   msaitoh 	/*
   2323  1.203   msaitoh 	 * XXX need special handling for some multiple port cards
   2324  1.203   msaitoh 	 * to disable a paticular port.
   2325  1.203   msaitoh 	 */
   2326  1.203   msaitoh 
   2327   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   2328  1.182   msaitoh 		pn = prop_dictionary_get(dict, "i82543-swdpin");
   2329  1.115   thorpej 		if (pn != NULL) {
   2330  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   2331  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   2332  1.115   thorpej 		} else {
   2333  1.293   msaitoh 			if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
   2334  1.160  christos 				aprint_error_dev(sc->sc_dev,
   2335  1.160  christos 				    "unable to read SWDPIN\n");
   2336  1.353  knakahar 				goto out;
   2337  1.113     gavan 			}
   2338   1.51   thorpej 		}
   2339   1.51   thorpej 	}
   2340    1.1   thorpej 
   2341  1.293   msaitoh 	if (cfg1 & NVM_CFG1_ILOS)
   2342    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   2343  1.325   msaitoh 
   2344  1.325   msaitoh 	/*
   2345  1.325   msaitoh 	 * XXX
   2346  1.325   msaitoh 	 * This code isn't correct because pin 2 and 3 are located
   2347  1.325   msaitoh 	 * in different position on newer chips. Check all datasheet.
   2348  1.325   msaitoh 	 *
   2349  1.325   msaitoh 	 * Until resolve this problem, check if a chip < 82580
   2350  1.325   msaitoh 	 */
   2351  1.325   msaitoh 	if (sc->sc_type <= WM_T_82580) {
   2352  1.325   msaitoh 		if (sc->sc_type >= WM_T_82544) {
   2353  1.325   msaitoh 			sc->sc_ctrl |=
   2354  1.325   msaitoh 			    ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   2355  1.325   msaitoh 			    CTRL_SWDPIO_SHIFT;
   2356  1.325   msaitoh 			sc->sc_ctrl |=
   2357  1.325   msaitoh 			    ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   2358  1.325   msaitoh 			    CTRL_SWDPINS_SHIFT;
   2359  1.325   msaitoh 		} else {
   2360  1.325   msaitoh 			sc->sc_ctrl |=
   2361  1.325   msaitoh 			    ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   2362  1.325   msaitoh 			    CTRL_SWDPIO_SHIFT;
   2363  1.325   msaitoh 		}
   2364  1.325   msaitoh 	}
   2365  1.325   msaitoh 
   2366  1.325   msaitoh 	/* XXX For other than 82580? */
   2367  1.325   msaitoh 	if (sc->sc_type == WM_T_82580) {
   2368  1.325   msaitoh 		wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &nvmword);
   2369  1.389   msaitoh 		if (nvmword & __BIT(13))
   2370  1.325   msaitoh 			sc->sc_ctrl |= CTRL_ILOS;
   2371    1.1   thorpej 	}
   2372    1.1   thorpej 
   2373    1.1   thorpej #if 0
   2374   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   2375  1.293   msaitoh 		if (cfg1 & NVM_CFG1_IPS0)
   2376    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   2377  1.293   msaitoh 		if (cfg1 & NVM_CFG1_IPS1)
   2378    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   2379    1.1   thorpej 		sc->sc_ctrl_ext |=
   2380  1.293   msaitoh 		    ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   2381    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   2382    1.1   thorpej 		sc->sc_ctrl_ext |=
   2383  1.293   msaitoh 		    ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   2384    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   2385    1.1   thorpej 	} else {
   2386    1.1   thorpej 		sc->sc_ctrl_ext |=
   2387  1.293   msaitoh 		    ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   2388    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   2389    1.1   thorpej 	}
   2390    1.1   thorpej #endif
   2391    1.1   thorpej 
   2392    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   2393    1.1   thorpej #if 0
   2394    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   2395    1.1   thorpej #endif
   2396    1.1   thorpej 
   2397  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   2398  1.192   msaitoh 		uint16_t val;
   2399  1.192   msaitoh 
   2400  1.192   msaitoh 		/* Save the NVM K1 bit setting */
   2401  1.293   msaitoh 		wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
   2402  1.192   msaitoh 
   2403  1.293   msaitoh 		if ((val & NVM_K1_CONFIG_ENABLE) != 0)
   2404  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 1;
   2405  1.192   msaitoh 		else
   2406  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 0;
   2407  1.192   msaitoh 	}
   2408  1.192   msaitoh 
   2409    1.1   thorpej 	/*
   2410  1.199   msaitoh 	 * Determine if we're TBI,GMII or SGMII mode, and initialize the
   2411    1.1   thorpej 	 * media structures accordingly.
   2412    1.1   thorpej 	 */
   2413  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   2414  1.190   msaitoh 	    || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
   2415  1.249   msaitoh 	    || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
   2416  1.392   msaitoh 	    || sc->sc_type == WM_T_PCH_SPT || sc->sc_type == WM_T_82573
   2417  1.185   msaitoh 	    || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
   2418  1.139    bouyer 		/* STATUS_TBIMODE reserved/reused, can't rely on it */
   2419  1.191   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   2420  1.139    bouyer 	} else if (sc->sc_type < WM_T_82543 ||
   2421    1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   2422  1.311   msaitoh 		if (sc->sc_mediatype == WM_MEDIATYPE_COPPER) {
   2423  1.160  christos 			aprint_error_dev(sc->sc_dev,
   2424  1.160  christos 			    "WARNING: TBIMODE set on 1000BASE-T product!\n");
   2425  1.311   msaitoh 			sc->sc_mediatype = WM_MEDIATYPE_FIBER;
   2426  1.292   msaitoh 		}
   2427    1.1   thorpej 		wm_tbi_mediainit(sc);
   2428    1.1   thorpej 	} else {
   2429  1.199   msaitoh 		switch (sc->sc_type) {
   2430  1.199   msaitoh 		case WM_T_82575:
   2431  1.199   msaitoh 		case WM_T_82576:
   2432  1.199   msaitoh 		case WM_T_82580:
   2433  1.228   msaitoh 		case WM_T_I350:
   2434  1.265   msaitoh 		case WM_T_I354:
   2435  1.247   msaitoh 		case WM_T_I210:
   2436  1.247   msaitoh 		case WM_T_I211:
   2437  1.199   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   2438  1.292   msaitoh 			link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
   2439  1.292   msaitoh 			switch (link_mode) {
   2440  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_1000KX:
   2441  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "1000KX\n");
   2442  1.311   msaitoh 				sc->sc_mediatype = WM_MEDIATYPE_SERDES;
   2443  1.199   msaitoh 				break;
   2444  1.265   msaitoh 			case CTRL_EXT_LINK_MODE_SGMII:
   2445  1.265   msaitoh 				if (wm_sgmii_uses_mdio(sc)) {
   2446  1.265   msaitoh 					aprint_verbose_dev(sc->sc_dev,
   2447  1.265   msaitoh 					    "SGMII(MDIO)\n");
   2448  1.265   msaitoh 					sc->sc_flags |= WM_F_SGMII;
   2449  1.311   msaitoh 					sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2450  1.265   msaitoh 					break;
   2451  1.265   msaitoh 				}
   2452  1.265   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
   2453  1.265   msaitoh 				/*FALLTHROUGH*/
   2454  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_PCIE_SERDES:
   2455  1.295   msaitoh 				sc->sc_mediatype = wm_sfp_get_media_type(sc);
   2456  1.311   msaitoh 				if (sc->sc_mediatype == WM_MEDIATYPE_UNKNOWN) {
   2457  1.292   msaitoh 					if (link_mode
   2458  1.292   msaitoh 					    == CTRL_EXT_LINK_MODE_SGMII) {
   2459  1.292   msaitoh 						sc->sc_mediatype
   2460  1.311   msaitoh 						    = WM_MEDIATYPE_COPPER;
   2461  1.292   msaitoh 						sc->sc_flags |= WM_F_SGMII;
   2462  1.292   msaitoh 					} else {
   2463  1.292   msaitoh 						sc->sc_mediatype
   2464  1.311   msaitoh 						    = WM_MEDIATYPE_SERDES;
   2465  1.292   msaitoh 						aprint_verbose_dev(sc->sc_dev,
   2466  1.292   msaitoh 						    "SERDES\n");
   2467  1.292   msaitoh 					}
   2468  1.292   msaitoh 					break;
   2469  1.292   msaitoh 				}
   2470  1.311   msaitoh 				if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
   2471  1.292   msaitoh 					aprint_verbose_dev(sc->sc_dev,
   2472  1.292   msaitoh 					    "SERDES\n");
   2473  1.292   msaitoh 
   2474  1.292   msaitoh 				/* Change current link mode setting */
   2475  1.292   msaitoh 				reg &= ~CTRL_EXT_LINK_MODE_MASK;
   2476  1.292   msaitoh 				switch (sc->sc_mediatype) {
   2477  1.311   msaitoh 				case WM_MEDIATYPE_COPPER:
   2478  1.292   msaitoh 					reg |= CTRL_EXT_LINK_MODE_SGMII;
   2479  1.292   msaitoh 					break;
   2480  1.311   msaitoh 				case WM_MEDIATYPE_SERDES:
   2481  1.292   msaitoh 					reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
   2482  1.292   msaitoh 					break;
   2483  1.292   msaitoh 				default:
   2484  1.292   msaitoh 					break;
   2485  1.292   msaitoh 				}
   2486  1.292   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   2487  1.199   msaitoh 				break;
   2488  1.199   msaitoh 			case CTRL_EXT_LINK_MODE_GMII:
   2489  1.199   msaitoh 			default:
   2490  1.295   msaitoh 				aprint_verbose_dev(sc->sc_dev, "Copper\n");
   2491  1.311   msaitoh 				sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2492  1.199   msaitoh 				break;
   2493  1.199   msaitoh 			}
   2494  1.292   msaitoh 
   2495  1.292   msaitoh 			reg &= ~CTRL_EXT_I2C_ENA;
   2496  1.292   msaitoh 			if ((sc->sc_flags & WM_F_SGMII) != 0)
   2497  1.292   msaitoh 				reg |= CTRL_EXT_I2C_ENA;
   2498  1.292   msaitoh 			else
   2499  1.292   msaitoh 				reg &= ~CTRL_EXT_I2C_ENA;
   2500  1.292   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   2501  1.292   msaitoh 
   2502  1.311   msaitoh 			if (sc->sc_mediatype == WM_MEDIATYPE_COPPER)
   2503  1.292   msaitoh 				wm_gmii_mediainit(sc, wmp->wmp_product);
   2504  1.292   msaitoh 			else
   2505  1.292   msaitoh 				wm_tbi_mediainit(sc);
   2506  1.199   msaitoh 			break;
   2507  1.199   msaitoh 		default:
   2508  1.311   msaitoh 			if (sc->sc_mediatype == WM_MEDIATYPE_FIBER)
   2509  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   2510  1.199   msaitoh 				    "WARNING: TBIMODE clear on 1000BASE-X product!\n");
   2511  1.311   msaitoh 			sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2512  1.199   msaitoh 			wm_gmii_mediainit(sc, wmp->wmp_product);
   2513  1.199   msaitoh 		}
   2514    1.1   thorpej 	}
   2515    1.1   thorpej 
   2516    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   2517  1.160  christos 	xname = device_xname(sc->sc_dev);
   2518  1.160  christos 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
   2519    1.1   thorpej 	ifp->if_softc = sc;
   2520    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   2521  1.415  knakahar 	ifp->if_extflags = IFEF_START_MPSAFE;
   2522    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   2523  1.403  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   2524  1.232    bouyer 		ifp->if_start = wm_nq_start;
   2525  1.405  knakahar 		if (sc->sc_nqueues > 1)
   2526  1.403  knakahar 			ifp->if_transmit = wm_nq_transmit;
   2527  1.403  knakahar 	} else
   2528  1.232    bouyer 		ifp->if_start = wm_start;
   2529    1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   2530    1.1   thorpej 	ifp->if_init = wm_init;
   2531    1.1   thorpej 	ifp->if_stop = wm_stop;
   2532   1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   2533    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   2534    1.1   thorpej 
   2535  1.187   msaitoh 	/* Check for jumbo frame */
   2536  1.187   msaitoh 	switch (sc->sc_type) {
   2537  1.187   msaitoh 	case WM_T_82573:
   2538  1.187   msaitoh 		/* XXX limited to 9234 if ASPM is disabled */
   2539  1.325   msaitoh 		wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &nvmword);
   2540  1.325   msaitoh 		if ((nvmword & NVM_3GIO_3_ASPM_MASK) != 0)
   2541  1.187   msaitoh 			sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2542  1.187   msaitoh 		break;
   2543  1.187   msaitoh 	case WM_T_82571:
   2544  1.187   msaitoh 	case WM_T_82572:
   2545  1.187   msaitoh 	case WM_T_82574:
   2546  1.199   msaitoh 	case WM_T_82575:
   2547  1.199   msaitoh 	case WM_T_82576:
   2548  1.199   msaitoh 	case WM_T_82580:
   2549  1.228   msaitoh 	case WM_T_I350:
   2550  1.265   msaitoh 	case WM_T_I354: /* XXXX ok? */
   2551  1.247   msaitoh 	case WM_T_I210:
   2552  1.247   msaitoh 	case WM_T_I211:
   2553  1.187   msaitoh 	case WM_T_80003:
   2554  1.187   msaitoh 	case WM_T_ICH9:
   2555  1.187   msaitoh 	case WM_T_ICH10:
   2556  1.221   msaitoh 	case WM_T_PCH2:	/* PCH2 supports 9K frame size */
   2557  1.249   msaitoh 	case WM_T_PCH_LPT:
   2558  1.392   msaitoh 	case WM_T_PCH_SPT:
   2559  1.187   msaitoh 		/* XXX limited to 9234 */
   2560  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2561  1.187   msaitoh 		break;
   2562  1.190   msaitoh 	case WM_T_PCH:
   2563  1.190   msaitoh 		/* XXX limited to 4096 */
   2564  1.190   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2565  1.190   msaitoh 		break;
   2566  1.187   msaitoh 	case WM_T_82542_2_0:
   2567  1.187   msaitoh 	case WM_T_82542_2_1:
   2568  1.187   msaitoh 	case WM_T_82583:
   2569  1.187   msaitoh 	case WM_T_ICH8:
   2570  1.187   msaitoh 		/* No support for jumbo frame */
   2571  1.187   msaitoh 		break;
   2572  1.187   msaitoh 	default:
   2573  1.187   msaitoh 		/* ETHER_MAX_LEN_JUMBO */
   2574  1.187   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2575  1.187   msaitoh 		break;
   2576  1.187   msaitoh 	}
   2577   1.41       tls 
   2578  1.281   msaitoh 	/* If we're a i82543 or greater, we can support VLANs. */
   2579  1.233   msaitoh 	if (sc->sc_type >= WM_T_82543)
   2580    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   2581  1.172    darran 		    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   2582    1.1   thorpej 
   2583    1.1   thorpej 	/*
   2584    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   2585   1.11   thorpej 	 * on i82543 and later.
   2586    1.1   thorpej 	 */
   2587  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   2588    1.1   thorpej 		ifp->if_capabilities |=
   2589  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2590  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2591  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   2592  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   2593  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   2594  1.130      yamt 	}
   2595  1.130      yamt 
   2596  1.130      yamt 	/*
   2597  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   2598  1.130      yamt 	 *
   2599  1.130      yamt 	 *	82541GI (8086:1076) ... no
   2600  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   2601  1.130      yamt 	 */
   2602  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   2603  1.130      yamt 		ifp->if_capabilities |=
   2604  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   2605  1.130      yamt 	}
   2606    1.1   thorpej 
   2607  1.198   msaitoh 	/*
   2608   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   2609   1.99      matt 	 * TCP segmentation offload.
   2610   1.99      matt 	 */
   2611  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   2612   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   2613  1.131      yamt 	}
   2614  1.131      yamt 
   2615  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   2616  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   2617  1.131      yamt 	}
   2618   1.99      matt 
   2619  1.272     ozaki #ifdef WM_MPSAFE
   2620  1.357  knakahar 	sc->sc_core_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   2621  1.272     ozaki #else
   2622  1.357  knakahar 	sc->sc_core_lock = NULL;
   2623  1.272     ozaki #endif
   2624  1.272     ozaki 
   2625  1.281   msaitoh 	/* Attach the interface. */
   2626  1.391     ozaki 	if_initialize(ifp);
   2627  1.391     ozaki 	sc->sc_ipq = if_percpuq_create(&sc->sc_ethercom.ec_if);
   2628    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   2629  1.391     ozaki 	if_register(ifp);
   2630  1.213   msaitoh 	ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
   2631  1.289       tls 	rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
   2632  1.289       tls 			  RND_FLAG_DEFAULT);
   2633    1.1   thorpej 
   2634    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2635    1.1   thorpej 	/* Attach event counters. */
   2636    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   2637  1.160  christos 	    NULL, xname, "linkintr");
   2638    1.1   thorpej 
   2639   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   2640  1.160  christos 	    NULL, xname, "tx_xoff");
   2641   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   2642  1.160  christos 	    NULL, xname, "tx_xon");
   2643   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   2644  1.160  christos 	    NULL, xname, "rx_xoff");
   2645   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   2646  1.160  christos 	    NULL, xname, "rx_xon");
   2647   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   2648  1.160  christos 	    NULL, xname, "rx_macctl");
   2649    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2650    1.1   thorpej 
   2651  1.203   msaitoh 	if (pmf_device_register(self, wm_suspend, wm_resume))
   2652  1.180   tsutsui 		pmf_class_network_register(self, ifp);
   2653  1.180   tsutsui 	else
   2654  1.149  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
   2655  1.123  jmcneill 
   2656  1.290   msaitoh 	sc->sc_flags |= WM_F_ATTACHED;
   2657  1.353  knakahar  out:
   2658    1.1   thorpej 	return;
   2659    1.1   thorpej }
   2660    1.1   thorpej 
   2661  1.280   msaitoh /* The detach function (ca_detach) */
   2662  1.201   msaitoh static int
   2663  1.201   msaitoh wm_detach(device_t self, int flags __unused)
   2664  1.201   msaitoh {
   2665  1.201   msaitoh 	struct wm_softc *sc = device_private(self);
   2666  1.201   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2667  1.272     ozaki 	int i;
   2668  1.201   msaitoh 
   2669  1.290   msaitoh 	if ((sc->sc_flags & WM_F_ATTACHED) == 0)
   2670  1.290   msaitoh 		return 0;
   2671  1.290   msaitoh 
   2672  1.201   msaitoh 	/* Stop the interface. Callouts are stopped in it. */
   2673  1.201   msaitoh 	wm_stop(ifp, 1);
   2674  1.272     ozaki 
   2675  1.201   msaitoh 	pmf_device_deregister(self);
   2676  1.201   msaitoh 
   2677  1.201   msaitoh 	/* Tell the firmware about the release */
   2678  1.357  knakahar 	WM_CORE_LOCK(sc);
   2679  1.201   msaitoh 	wm_release_manageability(sc);
   2680  1.212  jakllsch 	wm_release_hw_control(sc);
   2681  1.439   msaitoh 	wm_enable_wakeup(sc);
   2682  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   2683  1.201   msaitoh 
   2684  1.201   msaitoh 	mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   2685  1.201   msaitoh 
   2686  1.201   msaitoh 	/* Delete all remaining media. */
   2687  1.201   msaitoh 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   2688  1.201   msaitoh 
   2689  1.201   msaitoh 	ether_ifdetach(ifp);
   2690  1.201   msaitoh 	if_detach(ifp);
   2691  1.391     ozaki 	if_percpuq_destroy(sc->sc_ipq);
   2692  1.201   msaitoh 
   2693  1.246  christos 	/* Unload RX dmamaps and free mbufs */
   2694  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   2695  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   2696  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   2697  1.364  knakahar 		wm_rxdrain(rxq);
   2698  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   2699  1.364  knakahar 	}
   2700  1.272     ozaki 	/* Must unlock here */
   2701  1.201   msaitoh 
   2702  1.201   msaitoh 	/* Disestablish the interrupt handler */
   2703  1.335   msaitoh 	for (i = 0; i < sc->sc_nintrs; i++) {
   2704  1.335   msaitoh 		if (sc->sc_ihs[i] != NULL) {
   2705  1.335   msaitoh 			pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
   2706  1.335   msaitoh 			sc->sc_ihs[i] = NULL;
   2707  1.335   msaitoh 		}
   2708  1.201   msaitoh 	}
   2709  1.335   msaitoh 	pci_intr_release(sc->sc_pc, sc->sc_intrs, sc->sc_nintrs);
   2710  1.201   msaitoh 
   2711  1.396  knakahar 	wm_free_txrx_queues(sc);
   2712  1.396  knakahar 
   2713  1.212  jakllsch 	/* Unmap the registers */
   2714  1.201   msaitoh 	if (sc->sc_ss) {
   2715  1.201   msaitoh 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
   2716  1.201   msaitoh 		sc->sc_ss = 0;
   2717  1.201   msaitoh 	}
   2718  1.212  jakllsch 	if (sc->sc_ios) {
   2719  1.212  jakllsch 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
   2720  1.212  jakllsch 		sc->sc_ios = 0;
   2721  1.212  jakllsch 	}
   2722  1.336   msaitoh 	if (sc->sc_flashs) {
   2723  1.336   msaitoh 		bus_space_unmap(sc->sc_flasht, sc->sc_flashh, sc->sc_flashs);
   2724  1.336   msaitoh 		sc->sc_flashs = 0;
   2725  1.336   msaitoh 	}
   2726  1.201   msaitoh 
   2727  1.357  knakahar 	if (sc->sc_core_lock)
   2728  1.357  knakahar 		mutex_obj_free(sc->sc_core_lock);
   2729  1.424   msaitoh 	if (sc->sc_ich_phymtx)
   2730  1.424   msaitoh 		mutex_obj_free(sc->sc_ich_phymtx);
   2731  1.423   msaitoh 	if (sc->sc_ich_nvmmtx)
   2732  1.423   msaitoh 		mutex_obj_free(sc->sc_ich_nvmmtx);
   2733  1.272     ozaki 
   2734  1.201   msaitoh 	return 0;
   2735  1.201   msaitoh }
   2736  1.201   msaitoh 
   2737  1.281   msaitoh static bool
   2738  1.281   msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
   2739  1.281   msaitoh {
   2740  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   2741  1.281   msaitoh 
   2742  1.281   msaitoh 	wm_release_manageability(sc);
   2743  1.281   msaitoh 	wm_release_hw_control(sc);
   2744  1.281   msaitoh 	wm_enable_wakeup(sc);
   2745  1.281   msaitoh 
   2746  1.281   msaitoh 	return true;
   2747  1.281   msaitoh }
   2748  1.281   msaitoh 
   2749  1.281   msaitoh static bool
   2750  1.281   msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
   2751  1.281   msaitoh {
   2752  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   2753  1.281   msaitoh 
   2754  1.281   msaitoh 	wm_init_manageability(sc);
   2755  1.281   msaitoh 
   2756  1.281   msaitoh 	return true;
   2757  1.281   msaitoh }
   2758  1.281   msaitoh 
   2759    1.1   thorpej /*
   2760  1.281   msaitoh  * wm_watchdog:		[ifnet interface function]
   2761    1.1   thorpej  *
   2762  1.281   msaitoh  *	Watchdog timer handler.
   2763    1.1   thorpej  */
   2764  1.281   msaitoh static void
   2765  1.281   msaitoh wm_watchdog(struct ifnet *ifp)
   2766    1.1   thorpej {
   2767  1.403  knakahar 	int qid;
   2768  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   2769  1.403  knakahar 
   2770  1.405  knakahar 	for (qid = 0; qid < sc->sc_nqueues; qid++) {
   2771  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[qid].wmq_txq;
   2772  1.403  knakahar 
   2773  1.403  knakahar 		wm_watchdog_txq(ifp, txq);
   2774  1.403  knakahar 	}
   2775  1.403  knakahar 
   2776  1.403  knakahar 	/* Reset the interface. */
   2777  1.403  knakahar 	(void) wm_init(ifp);
   2778  1.403  knakahar 
   2779  1.403  knakahar 	/*
   2780  1.403  knakahar 	 * There are still some upper layer processing which call
   2781  1.403  knakahar 	 * ifp->if_start(). e.g. ALTQ
   2782  1.403  knakahar 	 */
   2783  1.403  knakahar 	/* Try to get more packets going. */
   2784  1.403  knakahar 	ifp->if_start(ifp);
   2785  1.403  knakahar }
   2786  1.403  knakahar 
   2787  1.403  knakahar static void
   2788  1.403  knakahar wm_watchdog_txq(struct ifnet *ifp, struct wm_txqueue *txq)
   2789  1.403  knakahar {
   2790  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   2791    1.1   thorpej 
   2792    1.1   thorpej 	/*
   2793  1.281   msaitoh 	 * Since we're using delayed interrupts, sweep up
   2794  1.281   msaitoh 	 * before we report an error.
   2795    1.1   thorpej 	 */
   2796  1.413     skrll 	mutex_enter(txq->txq_lock);
   2797  1.403  knakahar 	wm_txeof(sc, txq);
   2798  1.413     skrll 	mutex_exit(txq->txq_lock);
   2799  1.281   msaitoh 
   2800  1.356  knakahar 	if (txq->txq_free != WM_NTXDESC(txq)) {
   2801  1.281   msaitoh #ifdef WM_DEBUG
   2802  1.281   msaitoh 		int i, j;
   2803  1.281   msaitoh 		struct wm_txsoft *txs;
   2804  1.281   msaitoh #endif
   2805  1.281   msaitoh 		log(LOG_ERR,
   2806  1.281   msaitoh 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   2807  1.356  knakahar 		    device_xname(sc->sc_dev), txq->txq_free, txq->txq_sfree,
   2808  1.356  knakahar 		    txq->txq_next);
   2809  1.281   msaitoh 		ifp->if_oerrors++;
   2810  1.281   msaitoh #ifdef WM_DEBUG
   2811  1.366  knakahar 		for (i = txq->txq_sdirty; i != txq->txq_snext ;
   2812  1.356  knakahar 		    i = WM_NEXTTXS(txq, i)) {
   2813  1.366  knakahar 		    txs = &txq->txq_soft[i];
   2814  1.281   msaitoh 		    printf("txs %d tx %d -> %d\n",
   2815  1.281   msaitoh 			i, txs->txs_firstdesc, txs->txs_lastdesc);
   2816  1.281   msaitoh 		    for (j = txs->txs_firstdesc; ;
   2817  1.356  knakahar 			j = WM_NEXTTX(txq, j)) {
   2818  1.281   msaitoh 			printf("\tdesc %d: 0x%" PRIx64 "\n", j,
   2819  1.366  knakahar 			    txq->txq_nq_descs[j].nqtx_data.nqtxd_addr);
   2820  1.281   msaitoh 			printf("\t %#08x%08x\n",
   2821  1.366  knakahar 			    txq->txq_nq_descs[j].nqtx_data.nqtxd_fields,
   2822  1.366  knakahar 			    txq->txq_nq_descs[j].nqtx_data.nqtxd_cmdlen);
   2823  1.281   msaitoh 			if (j == txs->txs_lastdesc)
   2824  1.281   msaitoh 				break;
   2825  1.281   msaitoh 			}
   2826  1.281   msaitoh 		}
   2827  1.281   msaitoh #endif
   2828  1.281   msaitoh 	}
   2829  1.281   msaitoh }
   2830    1.1   thorpej 
   2831  1.281   msaitoh /*
   2832  1.281   msaitoh  * wm_tick:
   2833  1.281   msaitoh  *
   2834  1.281   msaitoh  *	One second timer, used to check link status, sweep up
   2835  1.281   msaitoh  *	completed transmit jobs, etc.
   2836  1.281   msaitoh  */
   2837  1.281   msaitoh static void
   2838  1.281   msaitoh wm_tick(void *arg)
   2839  1.281   msaitoh {
   2840  1.281   msaitoh 	struct wm_softc *sc = arg;
   2841  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2842  1.281   msaitoh #ifndef WM_MPSAFE
   2843  1.413     skrll 	int s = splnet();
   2844  1.281   msaitoh #endif
   2845   1.35   thorpej 
   2846  1.357  knakahar 	WM_CORE_LOCK(sc);
   2847   1.13   thorpej 
   2848  1.429  knakahar 	if (sc->sc_core_stopping)
   2849  1.281   msaitoh 		goto out;
   2850    1.1   thorpej 
   2851  1.281   msaitoh 	if (sc->sc_type >= WM_T_82542_2_1) {
   2852  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   2853  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   2854  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   2855  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   2856  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   2857  1.107      yamt 	}
   2858    1.1   thorpej 
   2859  1.281   msaitoh 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   2860  1.281   msaitoh 	ifp->if_ierrors += 0ULL + /* ensure quad_t */
   2861  1.281   msaitoh 	    + CSR_READ(sc, WMREG_CRCERRS)
   2862  1.281   msaitoh 	    + CSR_READ(sc, WMREG_ALGNERRC)
   2863  1.281   msaitoh 	    + CSR_READ(sc, WMREG_SYMERRC)
   2864  1.281   msaitoh 	    + CSR_READ(sc, WMREG_RXERRC)
   2865  1.281   msaitoh 	    + CSR_READ(sc, WMREG_SEC)
   2866  1.281   msaitoh 	    + CSR_READ(sc, WMREG_CEXTERR)
   2867  1.281   msaitoh 	    + CSR_READ(sc, WMREG_RLEC);
   2868  1.431  knakahar 	/*
   2869  1.431  knakahar 	 * WMREG_RNBC is incremented when there is no available buffers in host
   2870  1.431  knakahar 	 * memory. It does not mean the number of dropped packet. Because
   2871  1.431  knakahar 	 * ethernet controller can receive packets in such case if there is
   2872  1.431  knakahar 	 * space in phy's FIFO.
   2873  1.431  knakahar 	 *
   2874  1.431  knakahar 	 * If you want to know the nubmer of WMREG_RMBC, you should use such as
   2875  1.431  knakahar 	 * own EVCNT instead of if_iqdrops.
   2876  1.431  knakahar 	 */
   2877  1.431  knakahar 	ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC);
   2878   1.98   thorpej 
   2879  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   2880  1.281   msaitoh 		mii_tick(&sc->sc_mii);
   2881  1.325   msaitoh 	else if ((sc->sc_type >= WM_T_82575)
   2882  1.325   msaitoh 	    && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
   2883  1.325   msaitoh 		wm_serdes_tick(sc);
   2884  1.281   msaitoh 	else
   2885  1.325   msaitoh 		wm_tbi_tick(sc);
   2886  1.131      yamt 
   2887  1.281   msaitoh out:
   2888  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   2889  1.281   msaitoh #ifndef WM_MPSAFE
   2890  1.281   msaitoh 	splx(s);
   2891  1.281   msaitoh #endif
   2892   1.99      matt 
   2893  1.429  knakahar 	if (!sc->sc_core_stopping)
   2894  1.281   msaitoh 		callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   2895  1.281   msaitoh }
   2896   1.99      matt 
   2897  1.281   msaitoh static int
   2898  1.281   msaitoh wm_ifflags_cb(struct ethercom *ec)
   2899  1.281   msaitoh {
   2900  1.281   msaitoh 	struct ifnet *ifp = &ec->ec_if;
   2901  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   2902  1.281   msaitoh 	int rc = 0;
   2903   1.99      matt 
   2904  1.357  knakahar 	WM_CORE_LOCK(sc);
   2905   1.99      matt 
   2906  1.418     skrll 	int change = ifp->if_flags ^ sc->sc_if_flags;
   2907  1.418     skrll 	sc->sc_if_flags = ifp->if_flags;
   2908   1.99      matt 
   2909  1.388   msaitoh 	if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
   2910  1.281   msaitoh 		rc = ENETRESET;
   2911  1.281   msaitoh 		goto out;
   2912  1.281   msaitoh 	}
   2913   1.99      matt 
   2914  1.281   msaitoh 	if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
   2915  1.281   msaitoh 		wm_set_filter(sc);
   2916  1.131      yamt 
   2917  1.281   msaitoh 	wm_set_vlan(sc);
   2918  1.131      yamt 
   2919  1.281   msaitoh out:
   2920  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   2921   1.99      matt 
   2922  1.281   msaitoh 	return rc;
   2923   1.75   thorpej }
   2924   1.75   thorpej 
   2925    1.1   thorpej /*
   2926  1.281   msaitoh  * wm_ioctl:		[ifnet interface function]
   2927   1.78   thorpej  *
   2928  1.281   msaitoh  *	Handle control requests from the operator.
   2929   1.78   thorpej  */
   2930  1.281   msaitoh static int
   2931  1.281   msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2932   1.78   thorpej {
   2933  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   2934  1.281   msaitoh 	struct ifreq *ifr = (struct ifreq *) data;
   2935  1.281   msaitoh 	struct ifaddr *ifa = (struct ifaddr *)data;
   2936  1.281   msaitoh 	struct sockaddr_dl *sdl;
   2937  1.281   msaitoh 	int s, error;
   2938  1.281   msaitoh 
   2939  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   2940  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   2941  1.420   msaitoh 
   2942  1.272     ozaki #ifndef WM_MPSAFE
   2943   1.78   thorpej 	s = splnet();
   2944  1.272     ozaki #endif
   2945  1.281   msaitoh 	switch (cmd) {
   2946  1.281   msaitoh 	case SIOCSIFMEDIA:
   2947  1.281   msaitoh 	case SIOCGIFMEDIA:
   2948  1.357  knakahar 		WM_CORE_LOCK(sc);
   2949  1.281   msaitoh 		/* Flow control requires full-duplex mode. */
   2950  1.327   msaitoh 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   2951  1.281   msaitoh 		    (ifr->ifr_media & IFM_FDX) == 0)
   2952  1.281   msaitoh 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   2953  1.281   msaitoh 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   2954  1.281   msaitoh 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   2955  1.281   msaitoh 				/* We can do both TXPAUSE and RXPAUSE. */
   2956  1.281   msaitoh 				ifr->ifr_media |=
   2957  1.281   msaitoh 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   2958  1.281   msaitoh 			}
   2959  1.281   msaitoh 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   2960  1.281   msaitoh 		}
   2961  1.357  knakahar 		WM_CORE_UNLOCK(sc);
   2962  1.302     ozaki #ifdef WM_MPSAFE
   2963  1.302     ozaki 		s = splnet();
   2964  1.302     ozaki #endif
   2965  1.281   msaitoh 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   2966  1.302     ozaki #ifdef WM_MPSAFE
   2967  1.302     ozaki 		splx(s);
   2968  1.302     ozaki #endif
   2969  1.281   msaitoh 		break;
   2970  1.281   msaitoh 	case SIOCINITIFADDR:
   2971  1.357  knakahar 		WM_CORE_LOCK(sc);
   2972  1.281   msaitoh 		if (ifa->ifa_addr->sa_family == AF_LINK) {
   2973  1.281   msaitoh 			sdl = satosdl(ifp->if_dl->ifa_addr);
   2974  1.281   msaitoh 			(void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
   2975  1.281   msaitoh 			    LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
   2976  1.281   msaitoh 			/* unicast address is first multicast entry */
   2977  1.281   msaitoh 			wm_set_filter(sc);
   2978  1.281   msaitoh 			error = 0;
   2979  1.357  knakahar 			WM_CORE_UNLOCK(sc);
   2980  1.281   msaitoh 			break;
   2981  1.281   msaitoh 		}
   2982  1.357  knakahar 		WM_CORE_UNLOCK(sc);
   2983  1.281   msaitoh 		/*FALLTHROUGH*/
   2984  1.281   msaitoh 	default:
   2985  1.281   msaitoh #ifdef WM_MPSAFE
   2986  1.281   msaitoh 		s = splnet();
   2987  1.281   msaitoh #endif
   2988  1.281   msaitoh 		/* It may call wm_start, so unlock here */
   2989  1.281   msaitoh 		error = ether_ioctl(ifp, cmd, data);
   2990  1.281   msaitoh #ifdef WM_MPSAFE
   2991  1.281   msaitoh 		splx(s);
   2992  1.281   msaitoh #endif
   2993  1.281   msaitoh 		if (error != ENETRESET)
   2994  1.281   msaitoh 			break;
   2995   1.78   thorpej 
   2996  1.281   msaitoh 		error = 0;
   2997   1.78   thorpej 
   2998  1.281   msaitoh 		if (cmd == SIOCSIFCAP) {
   2999  1.281   msaitoh 			error = (*ifp->if_init)(ifp);
   3000  1.281   msaitoh 		} else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   3001  1.281   msaitoh 			;
   3002  1.281   msaitoh 		else if (ifp->if_flags & IFF_RUNNING) {
   3003   1.78   thorpej 			/*
   3004  1.281   msaitoh 			 * Multicast list has changed; set the hardware filter
   3005  1.281   msaitoh 			 * accordingly.
   3006   1.78   thorpej 			 */
   3007  1.357  knakahar 			WM_CORE_LOCK(sc);
   3008  1.281   msaitoh 			wm_set_filter(sc);
   3009  1.357  knakahar 			WM_CORE_UNLOCK(sc);
   3010   1.78   thorpej 		}
   3011  1.281   msaitoh 		break;
   3012   1.78   thorpej 	}
   3013   1.78   thorpej 
   3014  1.272     ozaki #ifndef WM_MPSAFE
   3015   1.78   thorpej 	splx(s);
   3016  1.272     ozaki #endif
   3017  1.281   msaitoh 	return error;
   3018   1.78   thorpej }
   3019   1.78   thorpej 
   3020  1.281   msaitoh /* MAC address related */
   3021  1.281   msaitoh 
   3022  1.306   msaitoh /*
   3023  1.306   msaitoh  * Get the offset of MAC address and return it.
   3024  1.306   msaitoh  * If error occured, use offset 0.
   3025  1.306   msaitoh  */
   3026  1.306   msaitoh static uint16_t
   3027  1.281   msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
   3028  1.221   msaitoh {
   3029  1.281   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   3030  1.293   msaitoh 	uint16_t offset = NVM_OFF_MACADDR;
   3031  1.281   msaitoh 
   3032  1.281   msaitoh 	/* Try to read alternative MAC address pointer */
   3033  1.293   msaitoh 	if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
   3034  1.306   msaitoh 		return 0;
   3035  1.221   msaitoh 
   3036  1.306   msaitoh 	/* Check pointer if it's valid or not. */
   3037  1.306   msaitoh 	if ((offset == 0x0000) || (offset == 0xffff))
   3038  1.306   msaitoh 		return 0;
   3039  1.221   msaitoh 
   3040  1.306   msaitoh 	offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
   3041  1.281   msaitoh 	/*
   3042  1.281   msaitoh 	 * Check whether alternative MAC address is valid or not.
   3043  1.281   msaitoh 	 * Some cards have non 0xffff pointer but those don't use
   3044  1.281   msaitoh 	 * alternative MAC address in reality.
   3045  1.281   msaitoh 	 *
   3046  1.281   msaitoh 	 * Check whether the broadcast bit is set or not.
   3047  1.281   msaitoh 	 */
   3048  1.281   msaitoh 	if (wm_nvm_read(sc, offset, 1, myea) == 0)
   3049  1.281   msaitoh 		if (((myea[0] & 0xff) & 0x01) == 0)
   3050  1.306   msaitoh 			return offset; /* Found */
   3051  1.221   msaitoh 
   3052  1.306   msaitoh 	/* Not found */
   3053  1.306   msaitoh 	return 0;
   3054  1.221   msaitoh }
   3055  1.221   msaitoh 
   3056   1.78   thorpej static int
   3057  1.281   msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
   3058   1.78   thorpej {
   3059  1.281   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   3060  1.293   msaitoh 	uint16_t offset = NVM_OFF_MACADDR;
   3061  1.281   msaitoh 	int do_invert = 0;
   3062   1.78   thorpej 
   3063  1.281   msaitoh 	switch (sc->sc_type) {
   3064  1.281   msaitoh 	case WM_T_82580:
   3065  1.281   msaitoh 	case WM_T_I350:
   3066  1.281   msaitoh 	case WM_T_I354:
   3067  1.307   msaitoh 		/* EEPROM Top Level Partitioning */
   3068  1.307   msaitoh 		offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
   3069  1.281   msaitoh 		break;
   3070  1.281   msaitoh 	case WM_T_82571:
   3071  1.281   msaitoh 	case WM_T_82575:
   3072  1.281   msaitoh 	case WM_T_82576:
   3073  1.281   msaitoh 	case WM_T_80003:
   3074  1.281   msaitoh 	case WM_T_I210:
   3075  1.281   msaitoh 	case WM_T_I211:
   3076  1.306   msaitoh 		offset = wm_check_alt_mac_addr(sc);
   3077  1.306   msaitoh 		if (offset == 0)
   3078  1.281   msaitoh 			if ((sc->sc_funcid & 0x01) == 1)
   3079  1.281   msaitoh 				do_invert = 1;
   3080  1.281   msaitoh 		break;
   3081  1.281   msaitoh 	default:
   3082  1.281   msaitoh 		if ((sc->sc_funcid & 0x01) == 1)
   3083  1.281   msaitoh 			do_invert = 1;
   3084  1.281   msaitoh 		break;
   3085  1.281   msaitoh 	}
   3086   1.78   thorpej 
   3087  1.424   msaitoh 	if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]), myea) != 0)
   3088  1.281   msaitoh 		goto bad;
   3089   1.78   thorpej 
   3090  1.281   msaitoh 	enaddr[0] = myea[0] & 0xff;
   3091  1.281   msaitoh 	enaddr[1] = myea[0] >> 8;
   3092  1.281   msaitoh 	enaddr[2] = myea[1] & 0xff;
   3093  1.281   msaitoh 	enaddr[3] = myea[1] >> 8;
   3094  1.281   msaitoh 	enaddr[4] = myea[2] & 0xff;
   3095  1.281   msaitoh 	enaddr[5] = myea[2] >> 8;
   3096   1.78   thorpej 
   3097  1.281   msaitoh 	/*
   3098  1.281   msaitoh 	 * Toggle the LSB of the MAC address on the second port
   3099  1.281   msaitoh 	 * of some dual port cards.
   3100  1.281   msaitoh 	 */
   3101  1.281   msaitoh 	if (do_invert != 0)
   3102  1.281   msaitoh 		enaddr[5] ^= 1;
   3103   1.78   thorpej 
   3104  1.194   msaitoh 	return 0;
   3105  1.281   msaitoh 
   3106  1.281   msaitoh  bad:
   3107  1.281   msaitoh 	return -1;
   3108   1.78   thorpej }
   3109   1.78   thorpej 
   3110   1.78   thorpej /*
   3111  1.281   msaitoh  * wm_set_ral:
   3112    1.1   thorpej  *
   3113  1.281   msaitoh  *	Set an entery in the receive address list.
   3114    1.1   thorpej  */
   3115   1.47   thorpej static void
   3116  1.281   msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   3117  1.281   msaitoh {
   3118  1.281   msaitoh 	uint32_t ral_lo, ral_hi;
   3119  1.281   msaitoh 
   3120  1.281   msaitoh 	if (enaddr != NULL) {
   3121  1.281   msaitoh 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   3122  1.281   msaitoh 		    (enaddr[3] << 24);
   3123  1.281   msaitoh 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   3124  1.281   msaitoh 		ral_hi |= RAL_AV;
   3125  1.281   msaitoh 	} else {
   3126  1.281   msaitoh 		ral_lo = 0;
   3127  1.281   msaitoh 		ral_hi = 0;
   3128  1.281   msaitoh 	}
   3129  1.281   msaitoh 
   3130  1.281   msaitoh 	if (sc->sc_type >= WM_T_82544) {
   3131  1.281   msaitoh 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   3132  1.281   msaitoh 		    ral_lo);
   3133  1.281   msaitoh 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   3134  1.281   msaitoh 		    ral_hi);
   3135  1.281   msaitoh 	} else {
   3136  1.281   msaitoh 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   3137  1.281   msaitoh 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   3138  1.281   msaitoh 	}
   3139  1.281   msaitoh }
   3140  1.281   msaitoh 
   3141  1.281   msaitoh /*
   3142  1.281   msaitoh  * wm_mchash:
   3143  1.281   msaitoh  *
   3144  1.281   msaitoh  *	Compute the hash of the multicast address for the 4096-bit
   3145  1.281   msaitoh  *	multicast filter.
   3146  1.281   msaitoh  */
   3147  1.281   msaitoh static uint32_t
   3148  1.281   msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   3149    1.1   thorpej {
   3150  1.281   msaitoh 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   3151  1.281   msaitoh 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   3152  1.281   msaitoh 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   3153  1.281   msaitoh 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   3154  1.281   msaitoh 	uint32_t hash;
   3155  1.281   msaitoh 
   3156  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3157  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   3158  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   3159  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH_SPT)) {
   3160  1.281   msaitoh 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   3161  1.281   msaitoh 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   3162  1.281   msaitoh 		return (hash & 0x3ff);
   3163  1.281   msaitoh 	}
   3164  1.281   msaitoh 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   3165  1.281   msaitoh 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   3166  1.272     ozaki 
   3167  1.281   msaitoh 	return (hash & 0xfff);
   3168  1.272     ozaki }
   3169  1.272     ozaki 
   3170  1.281   msaitoh /*
   3171  1.281   msaitoh  * wm_set_filter:
   3172  1.281   msaitoh  *
   3173  1.281   msaitoh  *	Set up the receive filter.
   3174  1.281   msaitoh  */
   3175  1.272     ozaki static void
   3176  1.281   msaitoh wm_set_filter(struct wm_softc *sc)
   3177  1.272     ozaki {
   3178  1.281   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   3179  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3180  1.281   msaitoh 	struct ether_multi *enm;
   3181  1.281   msaitoh 	struct ether_multistep step;
   3182  1.281   msaitoh 	bus_addr_t mta_reg;
   3183  1.281   msaitoh 	uint32_t hash, reg, bit;
   3184  1.390   msaitoh 	int i, size, ralmax;
   3185  1.281   msaitoh 
   3186  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3187  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3188  1.420   msaitoh 
   3189  1.281   msaitoh 	if (sc->sc_type >= WM_T_82544)
   3190  1.281   msaitoh 		mta_reg = WMREG_CORDOVA_MTA;
   3191  1.281   msaitoh 	else
   3192  1.281   msaitoh 		mta_reg = WMREG_MTA;
   3193    1.1   thorpej 
   3194  1.281   msaitoh 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   3195  1.272     ozaki 
   3196  1.281   msaitoh 	if (ifp->if_flags & IFF_BROADCAST)
   3197  1.281   msaitoh 		sc->sc_rctl |= RCTL_BAM;
   3198  1.281   msaitoh 	if (ifp->if_flags & IFF_PROMISC) {
   3199  1.281   msaitoh 		sc->sc_rctl |= RCTL_UPE;
   3200  1.281   msaitoh 		goto allmulti;
   3201  1.281   msaitoh 	}
   3202    1.1   thorpej 
   3203    1.1   thorpej 	/*
   3204  1.281   msaitoh 	 * Set the station address in the first RAL slot, and
   3205  1.281   msaitoh 	 * clear the remaining slots.
   3206    1.1   thorpej 	 */
   3207  1.281   msaitoh 	if (sc->sc_type == WM_T_ICH8)
   3208  1.281   msaitoh 		size = WM_RAL_TABSIZE_ICH8 -1;
   3209  1.281   msaitoh 	else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
   3210  1.386   msaitoh 	    || (sc->sc_type == WM_T_PCH))
   3211  1.281   msaitoh 		size = WM_RAL_TABSIZE_ICH8;
   3212  1.386   msaitoh 	else if (sc->sc_type == WM_T_PCH2)
   3213  1.386   msaitoh 		size = WM_RAL_TABSIZE_PCH2;
   3214  1.392   msaitoh 	else if ((sc->sc_type == WM_T_PCH_LPT) ||(sc->sc_type == WM_T_PCH_SPT))
   3215  1.386   msaitoh 		size = WM_RAL_TABSIZE_PCH_LPT;
   3216  1.281   msaitoh 	else if (sc->sc_type == WM_T_82575)
   3217  1.281   msaitoh 		size = WM_RAL_TABSIZE_82575;
   3218  1.281   msaitoh 	else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
   3219  1.281   msaitoh 		size = WM_RAL_TABSIZE_82576;
   3220  1.281   msaitoh 	else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   3221  1.281   msaitoh 		size = WM_RAL_TABSIZE_I350;
   3222  1.281   msaitoh 	else
   3223  1.281   msaitoh 		size = WM_RAL_TABSIZE;
   3224  1.281   msaitoh 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   3225  1.386   msaitoh 
   3226  1.392   msaitoh 	if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
   3227  1.386   msaitoh 		i = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM), FWSM_WLOCK_MAC);
   3228  1.386   msaitoh 		switch (i) {
   3229  1.386   msaitoh 		case 0:
   3230  1.386   msaitoh 			/* We can use all entries */
   3231  1.390   msaitoh 			ralmax = size;
   3232  1.386   msaitoh 			break;
   3233  1.386   msaitoh 		case 1:
   3234  1.386   msaitoh 			/* Only RAR[0] */
   3235  1.390   msaitoh 			ralmax = 1;
   3236  1.386   msaitoh 			break;
   3237  1.386   msaitoh 		default:
   3238  1.386   msaitoh 			/* available SHRA + RAR[0] */
   3239  1.390   msaitoh 			ralmax = i + 1;
   3240  1.386   msaitoh 		}
   3241  1.386   msaitoh 	} else
   3242  1.390   msaitoh 		ralmax = size;
   3243  1.386   msaitoh 	for (i = 1; i < size; i++) {
   3244  1.390   msaitoh 		if (i < ralmax)
   3245  1.386   msaitoh 			wm_set_ral(sc, NULL, i);
   3246  1.386   msaitoh 	}
   3247    1.1   thorpej 
   3248  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3249  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   3250  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   3251  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH_SPT))
   3252  1.281   msaitoh 		size = WM_ICH8_MC_TABSIZE;
   3253  1.281   msaitoh 	else
   3254  1.281   msaitoh 		size = WM_MC_TABSIZE;
   3255  1.281   msaitoh 	/* Clear out the multicast table. */
   3256  1.281   msaitoh 	for (i = 0; i < size; i++)
   3257  1.281   msaitoh 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   3258    1.1   thorpej 
   3259  1.281   msaitoh 	ETHER_FIRST_MULTI(step, ec, enm);
   3260  1.281   msaitoh 	while (enm != NULL) {
   3261  1.281   msaitoh 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3262  1.281   msaitoh 			/*
   3263  1.281   msaitoh 			 * We must listen to a range of multicast addresses.
   3264  1.281   msaitoh 			 * For now, just accept all multicasts, rather than
   3265  1.281   msaitoh 			 * trying to set only those filter bits needed to match
   3266  1.281   msaitoh 			 * the range.  (At this time, the only use of address
   3267  1.281   msaitoh 			 * ranges is for IP multicast routing, for which the
   3268  1.281   msaitoh 			 * range is big enough to require all bits set.)
   3269  1.281   msaitoh 			 */
   3270  1.281   msaitoh 			goto allmulti;
   3271    1.1   thorpej 		}
   3272    1.1   thorpej 
   3273  1.281   msaitoh 		hash = wm_mchash(sc, enm->enm_addrlo);
   3274  1.272     ozaki 
   3275  1.281   msaitoh 		reg = (hash >> 5);
   3276  1.281   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3277  1.281   msaitoh 		    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   3278  1.281   msaitoh 		    || (sc->sc_type == WM_T_PCH2)
   3279  1.392   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT)
   3280  1.392   msaitoh 		    || (sc->sc_type == WM_T_PCH_SPT))
   3281  1.281   msaitoh 			reg &= 0x1f;
   3282  1.281   msaitoh 		else
   3283  1.281   msaitoh 			reg &= 0x7f;
   3284  1.281   msaitoh 		bit = hash & 0x1f;
   3285  1.272     ozaki 
   3286  1.281   msaitoh 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   3287  1.281   msaitoh 		hash |= 1U << bit;
   3288    1.1   thorpej 
   3289  1.382  christos 		if (sc->sc_type == WM_T_82544 && (reg & 1) != 0) {
   3290  1.387   msaitoh 			/*
   3291  1.387   msaitoh 			 * 82544 Errata 9: Certain register cannot be written
   3292  1.387   msaitoh 			 * with particular alignments in PCI-X bus operation
   3293  1.387   msaitoh 			 * (FCAH, MTA and VFTA).
   3294  1.387   msaitoh 			 */
   3295  1.281   msaitoh 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   3296  1.281   msaitoh 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3297  1.281   msaitoh 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   3298  1.281   msaitoh 		} else
   3299  1.281   msaitoh 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3300   1.99      matt 
   3301  1.281   msaitoh 		ETHER_NEXT_MULTI(step, enm);
   3302  1.281   msaitoh 	}
   3303   1.99      matt 
   3304  1.281   msaitoh 	ifp->if_flags &= ~IFF_ALLMULTI;
   3305  1.281   msaitoh 	goto setit;
   3306    1.1   thorpej 
   3307  1.281   msaitoh  allmulti:
   3308  1.281   msaitoh 	ifp->if_flags |= IFF_ALLMULTI;
   3309  1.281   msaitoh 	sc->sc_rctl |= RCTL_MPE;
   3310   1.80   thorpej 
   3311  1.281   msaitoh  setit:
   3312  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   3313  1.281   msaitoh }
   3314    1.1   thorpej 
   3315  1.281   msaitoh /* Reset and init related */
   3316   1.78   thorpej 
   3317  1.281   msaitoh static void
   3318  1.281   msaitoh wm_set_vlan(struct wm_softc *sc)
   3319  1.281   msaitoh {
   3320  1.392   msaitoh 
   3321  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3322  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3323  1.420   msaitoh 
   3324  1.281   msaitoh 	/* Deal with VLAN enables. */
   3325  1.281   msaitoh 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   3326  1.281   msaitoh 		sc->sc_ctrl |= CTRL_VME;
   3327  1.281   msaitoh 	else
   3328  1.281   msaitoh 		sc->sc_ctrl &= ~CTRL_VME;
   3329    1.1   thorpej 
   3330  1.281   msaitoh 	/* Write the control registers. */
   3331  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3332  1.281   msaitoh }
   3333    1.1   thorpej 
   3334  1.281   msaitoh static void
   3335  1.281   msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
   3336  1.281   msaitoh {
   3337  1.281   msaitoh 	uint32_t gcr;
   3338  1.281   msaitoh 	pcireg_t ctrl2;
   3339    1.1   thorpej 
   3340  1.281   msaitoh 	gcr = CSR_READ(sc, WMREG_GCR);
   3341    1.4   thorpej 
   3342  1.281   msaitoh 	/* Only take action if timeout value is defaulted to 0 */
   3343  1.281   msaitoh 	if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
   3344  1.281   msaitoh 		goto out;
   3345    1.1   thorpej 
   3346  1.281   msaitoh 	if ((gcr & GCR_CAP_VER2) == 0) {
   3347  1.281   msaitoh 		gcr |= GCR_CMPL_TMOUT_10MS;
   3348  1.281   msaitoh 		goto out;
   3349  1.281   msaitoh 	}
   3350    1.6   thorpej 
   3351  1.281   msaitoh 	ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   3352  1.281   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2);
   3353  1.281   msaitoh 	ctrl2 |= WM_PCIE_DCSR2_16MS;
   3354  1.281   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   3355  1.281   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
   3356   1.81   thorpej 
   3357  1.281   msaitoh out:
   3358  1.281   msaitoh 	/* Disable completion timeout resend */
   3359  1.281   msaitoh 	gcr &= ~GCR_CMPL_TMOUT_RESEND;
   3360   1.80   thorpej 
   3361  1.281   msaitoh 	CSR_WRITE(sc, WMREG_GCR, gcr);
   3362  1.281   msaitoh }
   3363   1.99      matt 
   3364  1.281   msaitoh void
   3365  1.281   msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
   3366  1.281   msaitoh {
   3367  1.281   msaitoh 	int i;
   3368    1.1   thorpej 
   3369  1.281   msaitoh 	/* wait for eeprom to reload */
   3370  1.281   msaitoh 	switch (sc->sc_type) {
   3371  1.281   msaitoh 	case WM_T_82571:
   3372  1.281   msaitoh 	case WM_T_82572:
   3373  1.281   msaitoh 	case WM_T_82573:
   3374  1.281   msaitoh 	case WM_T_82574:
   3375  1.281   msaitoh 	case WM_T_82583:
   3376  1.281   msaitoh 	case WM_T_82575:
   3377  1.281   msaitoh 	case WM_T_82576:
   3378  1.281   msaitoh 	case WM_T_82580:
   3379  1.281   msaitoh 	case WM_T_I350:
   3380  1.281   msaitoh 	case WM_T_I354:
   3381  1.281   msaitoh 	case WM_T_I210:
   3382  1.281   msaitoh 	case WM_T_I211:
   3383  1.281   msaitoh 	case WM_T_80003:
   3384  1.281   msaitoh 	case WM_T_ICH8:
   3385  1.281   msaitoh 	case WM_T_ICH9:
   3386  1.281   msaitoh 		for (i = 0; i < 10; i++) {
   3387  1.281   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   3388  1.281   msaitoh 				break;
   3389  1.281   msaitoh 			delay(1000);
   3390    1.1   thorpej 		}
   3391  1.281   msaitoh 		if (i == 10) {
   3392  1.281   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   3393  1.281   msaitoh 			    "complete\n", device_xname(sc->sc_dev));
   3394  1.281   msaitoh 		}
   3395  1.281   msaitoh 		break;
   3396  1.281   msaitoh 	default:
   3397  1.281   msaitoh 		break;
   3398  1.281   msaitoh 	}
   3399  1.281   msaitoh }
   3400   1.59  christos 
   3401  1.281   msaitoh void
   3402  1.281   msaitoh wm_lan_init_done(struct wm_softc *sc)
   3403  1.281   msaitoh {
   3404  1.281   msaitoh 	uint32_t reg = 0;
   3405  1.281   msaitoh 	int i;
   3406    1.1   thorpej 
   3407  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3408  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   3409  1.420   msaitoh 
   3410  1.420   msaitoh 	/* Wait for eeprom to reload */
   3411  1.281   msaitoh 	switch (sc->sc_type) {
   3412  1.281   msaitoh 	case WM_T_ICH10:
   3413  1.281   msaitoh 	case WM_T_PCH:
   3414  1.281   msaitoh 	case WM_T_PCH2:
   3415  1.281   msaitoh 	case WM_T_PCH_LPT:
   3416  1.392   msaitoh 	case WM_T_PCH_SPT:
   3417  1.281   msaitoh 		for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
   3418  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   3419  1.281   msaitoh 			if ((reg & STATUS_LAN_INIT_DONE) != 0)
   3420  1.281   msaitoh 				break;
   3421  1.281   msaitoh 			delay(100);
   3422  1.281   msaitoh 		}
   3423  1.281   msaitoh 		if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
   3424  1.281   msaitoh 			log(LOG_ERR, "%s: %s: lan_init_done failed to "
   3425  1.281   msaitoh 			    "complete\n", device_xname(sc->sc_dev), __func__);
   3426    1.1   thorpej 		}
   3427  1.281   msaitoh 		break;
   3428  1.281   msaitoh 	default:
   3429  1.281   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   3430  1.281   msaitoh 		    __func__);
   3431  1.281   msaitoh 		break;
   3432  1.281   msaitoh 	}
   3433    1.1   thorpej 
   3434  1.281   msaitoh 	reg &= ~STATUS_LAN_INIT_DONE;
   3435  1.281   msaitoh 	CSR_WRITE(sc, WMREG_STATUS, reg);
   3436  1.281   msaitoh }
   3437    1.6   thorpej 
   3438  1.281   msaitoh void
   3439  1.281   msaitoh wm_get_cfg_done(struct wm_softc *sc)
   3440  1.281   msaitoh {
   3441  1.281   msaitoh 	int mask;
   3442  1.281   msaitoh 	uint32_t reg;
   3443  1.281   msaitoh 	int i;
   3444    1.1   thorpej 
   3445  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3446  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   3447  1.420   msaitoh 
   3448  1.420   msaitoh 	/* Wait for eeprom to reload */
   3449  1.281   msaitoh 	switch (sc->sc_type) {
   3450  1.281   msaitoh 	case WM_T_82542_2_0:
   3451  1.281   msaitoh 	case WM_T_82542_2_1:
   3452  1.281   msaitoh 		/* null */
   3453  1.281   msaitoh 		break;
   3454  1.281   msaitoh 	case WM_T_82543:
   3455  1.281   msaitoh 	case WM_T_82544:
   3456  1.281   msaitoh 	case WM_T_82540:
   3457  1.281   msaitoh 	case WM_T_82545:
   3458  1.281   msaitoh 	case WM_T_82545_3:
   3459  1.281   msaitoh 	case WM_T_82546:
   3460  1.281   msaitoh 	case WM_T_82546_3:
   3461  1.281   msaitoh 	case WM_T_82541:
   3462  1.281   msaitoh 	case WM_T_82541_2:
   3463  1.281   msaitoh 	case WM_T_82547:
   3464  1.281   msaitoh 	case WM_T_82547_2:
   3465  1.281   msaitoh 	case WM_T_82573:
   3466  1.281   msaitoh 	case WM_T_82574:
   3467  1.281   msaitoh 	case WM_T_82583:
   3468  1.281   msaitoh 		/* generic */
   3469  1.281   msaitoh 		delay(10*1000);
   3470  1.281   msaitoh 		break;
   3471  1.281   msaitoh 	case WM_T_80003:
   3472  1.281   msaitoh 	case WM_T_82571:
   3473  1.281   msaitoh 	case WM_T_82572:
   3474  1.281   msaitoh 	case WM_T_82575:
   3475  1.281   msaitoh 	case WM_T_82576:
   3476  1.281   msaitoh 	case WM_T_82580:
   3477  1.281   msaitoh 	case WM_T_I350:
   3478  1.281   msaitoh 	case WM_T_I354:
   3479  1.281   msaitoh 	case WM_T_I210:
   3480  1.281   msaitoh 	case WM_T_I211:
   3481  1.281   msaitoh 		if (sc->sc_type == WM_T_82571) {
   3482  1.281   msaitoh 			/* Only 82571 shares port 0 */
   3483  1.281   msaitoh 			mask = EEMNGCTL_CFGDONE_0;
   3484  1.281   msaitoh 		} else
   3485  1.281   msaitoh 			mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
   3486  1.281   msaitoh 		for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
   3487  1.281   msaitoh 			if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
   3488  1.281   msaitoh 				break;
   3489  1.281   msaitoh 			delay(1000);
   3490  1.281   msaitoh 		}
   3491  1.281   msaitoh 		if (i >= WM_PHY_CFG_TIMEOUT) {
   3492  1.281   msaitoh 			DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
   3493  1.281   msaitoh 				device_xname(sc->sc_dev), __func__));
   3494  1.281   msaitoh 		}
   3495  1.281   msaitoh 		break;
   3496  1.281   msaitoh 	case WM_T_ICH8:
   3497  1.281   msaitoh 	case WM_T_ICH9:
   3498  1.281   msaitoh 	case WM_T_ICH10:
   3499  1.281   msaitoh 	case WM_T_PCH:
   3500  1.281   msaitoh 	case WM_T_PCH2:
   3501  1.281   msaitoh 	case WM_T_PCH_LPT:
   3502  1.392   msaitoh 	case WM_T_PCH_SPT:
   3503  1.281   msaitoh 		delay(10*1000);
   3504  1.281   msaitoh 		if (sc->sc_type >= WM_T_ICH10)
   3505  1.281   msaitoh 			wm_lan_init_done(sc);
   3506  1.281   msaitoh 		else
   3507  1.281   msaitoh 			wm_get_auto_rd_done(sc);
   3508    1.1   thorpej 
   3509  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_STATUS);
   3510  1.281   msaitoh 		if ((reg & STATUS_PHYRA) != 0)
   3511  1.281   msaitoh 			CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
   3512  1.281   msaitoh 		break;
   3513  1.281   msaitoh 	default:
   3514  1.281   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   3515  1.281   msaitoh 		    __func__);
   3516  1.281   msaitoh 		break;
   3517    1.1   thorpej 	}
   3518    1.1   thorpej }
   3519    1.1   thorpej 
   3520  1.312   msaitoh /* Init hardware bits */
   3521  1.312   msaitoh void
   3522  1.312   msaitoh wm_initialize_hardware_bits(struct wm_softc *sc)
   3523  1.312   msaitoh {
   3524  1.312   msaitoh 	uint32_t tarc0, tarc1, reg;
   3525  1.332   msaitoh 
   3526  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3527  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3528  1.420   msaitoh 
   3529  1.312   msaitoh 	/* For 82571 variant, 80003 and ICHs */
   3530  1.312   msaitoh 	if (((sc->sc_type >= WM_T_82571) && (sc->sc_type <= WM_T_82583))
   3531  1.312   msaitoh 	    || (sc->sc_type >= WM_T_80003)) {
   3532  1.312   msaitoh 
   3533  1.312   msaitoh 		/* Transmit Descriptor Control 0 */
   3534  1.312   msaitoh 		reg = CSR_READ(sc, WMREG_TXDCTL(0));
   3535  1.312   msaitoh 		reg |= TXDCTL_COUNT_DESC;
   3536  1.312   msaitoh 		CSR_WRITE(sc, WMREG_TXDCTL(0), reg);
   3537  1.312   msaitoh 
   3538  1.312   msaitoh 		/* Transmit Descriptor Control 1 */
   3539  1.312   msaitoh 		reg = CSR_READ(sc, WMREG_TXDCTL(1));
   3540  1.312   msaitoh 		reg |= TXDCTL_COUNT_DESC;
   3541  1.312   msaitoh 		CSR_WRITE(sc, WMREG_TXDCTL(1), reg);
   3542  1.312   msaitoh 
   3543  1.312   msaitoh 		/* TARC0 */
   3544  1.312   msaitoh 		tarc0 = CSR_READ(sc, WMREG_TARC0);
   3545  1.312   msaitoh 		switch (sc->sc_type) {
   3546  1.312   msaitoh 		case WM_T_82571:
   3547  1.312   msaitoh 		case WM_T_82572:
   3548  1.312   msaitoh 		case WM_T_82573:
   3549  1.312   msaitoh 		case WM_T_82574:
   3550  1.312   msaitoh 		case WM_T_82583:
   3551  1.312   msaitoh 		case WM_T_80003:
   3552  1.312   msaitoh 			/* Clear bits 30..27 */
   3553  1.312   msaitoh 			tarc0 &= ~__BITS(30, 27);
   3554  1.312   msaitoh 			break;
   3555  1.312   msaitoh 		default:
   3556  1.312   msaitoh 			break;
   3557  1.312   msaitoh 		}
   3558  1.312   msaitoh 
   3559  1.312   msaitoh 		switch (sc->sc_type) {
   3560  1.312   msaitoh 		case WM_T_82571:
   3561  1.312   msaitoh 		case WM_T_82572:
   3562  1.312   msaitoh 			tarc0 |= __BITS(26, 23); /* TARC0 bits 23-26 */
   3563  1.312   msaitoh 
   3564  1.312   msaitoh 			tarc1 = CSR_READ(sc, WMREG_TARC1);
   3565  1.312   msaitoh 			tarc1 &= ~__BITS(30, 29); /* Clear bits 30 and 29 */
   3566  1.312   msaitoh 			tarc1 |= __BITS(26, 24); /* TARC1 bits 26-24 */
   3567  1.312   msaitoh 			/* 8257[12] Errata No.7 */
   3568  1.312   msaitoh 			tarc1 |= __BIT(22); /* TARC1 bits 22 */
   3569  1.312   msaitoh 
   3570  1.312   msaitoh 			/* TARC1 bit 28 */
   3571  1.312   msaitoh 			if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
   3572  1.312   msaitoh 				tarc1 &= ~__BIT(28);
   3573  1.312   msaitoh 			else
   3574  1.312   msaitoh 				tarc1 |= __BIT(28);
   3575  1.312   msaitoh 			CSR_WRITE(sc, WMREG_TARC1, tarc1);
   3576  1.312   msaitoh 
   3577  1.312   msaitoh 			/*
   3578  1.312   msaitoh 			 * 8257[12] Errata No.13
   3579  1.312   msaitoh 			 * Disable Dyamic Clock Gating.
   3580  1.312   msaitoh 			 */
   3581  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   3582  1.312   msaitoh 			reg &= ~CTRL_EXT_DMA_DYN_CLK;
   3583  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   3584  1.312   msaitoh 			break;
   3585  1.312   msaitoh 		case WM_T_82573:
   3586  1.312   msaitoh 		case WM_T_82574:
   3587  1.312   msaitoh 		case WM_T_82583:
   3588  1.312   msaitoh 			if ((sc->sc_type == WM_T_82574)
   3589  1.312   msaitoh 			    || (sc->sc_type == WM_T_82583))
   3590  1.312   msaitoh 				tarc0 |= __BIT(26); /* TARC0 bit 26 */
   3591  1.312   msaitoh 
   3592  1.312   msaitoh 			/* Extended Device Control */
   3593  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   3594  1.312   msaitoh 			reg &= ~__BIT(23);	/* Clear bit 23 */
   3595  1.312   msaitoh 			reg |= __BIT(22);	/* Set bit 22 */
   3596  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   3597  1.312   msaitoh 
   3598  1.312   msaitoh 			/* Device Control */
   3599  1.312   msaitoh 			sc->sc_ctrl &= ~__BIT(29);	/* Clear bit 29 */
   3600  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3601  1.312   msaitoh 
   3602  1.312   msaitoh 			/* PCIe Control Register */
   3603  1.350   msaitoh 			/*
   3604  1.350   msaitoh 			 * 82573 Errata (unknown).
   3605  1.350   msaitoh 			 *
   3606  1.350   msaitoh 			 * 82574 Errata 25 and 82583 Errata 12
   3607  1.350   msaitoh 			 * "Dropped Rx Packets":
   3608  1.350   msaitoh 			 *   NVM Image Version 2.1.4 and newer has no this bug.
   3609  1.350   msaitoh 			 */
   3610  1.350   msaitoh 			reg = CSR_READ(sc, WMREG_GCR);
   3611  1.350   msaitoh 			reg |= GCR_L1_ACT_WITHOUT_L0S_RX;
   3612  1.350   msaitoh 			CSR_WRITE(sc, WMREG_GCR, reg);
   3613  1.350   msaitoh 
   3614  1.312   msaitoh 			if ((sc->sc_type == WM_T_82574)
   3615  1.312   msaitoh 			    || (sc->sc_type == WM_T_82583)) {
   3616  1.312   msaitoh 				/*
   3617  1.312   msaitoh 				 * Document says this bit must be set for
   3618  1.312   msaitoh 				 * proper operation.
   3619  1.312   msaitoh 				 */
   3620  1.312   msaitoh 				reg = CSR_READ(sc, WMREG_GCR);
   3621  1.312   msaitoh 				reg |= __BIT(22);
   3622  1.312   msaitoh 				CSR_WRITE(sc, WMREG_GCR, reg);
   3623  1.312   msaitoh 
   3624  1.312   msaitoh 				/*
   3625  1.312   msaitoh 				 * Apply workaround for hardware errata
   3626  1.312   msaitoh 				 * documented in errata docs Fixes issue where
   3627  1.312   msaitoh 				 * some error prone or unreliable PCIe
   3628  1.312   msaitoh 				 * completions are occurring, particularly
   3629  1.312   msaitoh 				 * with ASPM enabled. Without fix, issue can
   3630  1.312   msaitoh 				 * cause Tx timeouts.
   3631  1.312   msaitoh 				 */
   3632  1.312   msaitoh 				reg = CSR_READ(sc, WMREG_GCR2);
   3633  1.312   msaitoh 				reg |= __BIT(0);
   3634  1.312   msaitoh 				CSR_WRITE(sc, WMREG_GCR2, reg);
   3635  1.312   msaitoh 			}
   3636  1.312   msaitoh 			break;
   3637  1.312   msaitoh 		case WM_T_80003:
   3638  1.312   msaitoh 			/* TARC0 */
   3639  1.312   msaitoh 			if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
   3640  1.312   msaitoh 			    || (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
   3641  1.312   msaitoh 				tarc0 &= ~__BIT(20); /* Clear bits 20 */
   3642  1.312   msaitoh 
   3643  1.312   msaitoh 			/* TARC1 bit 28 */
   3644  1.312   msaitoh 			tarc1 = CSR_READ(sc, WMREG_TARC1);
   3645  1.312   msaitoh 			if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
   3646  1.312   msaitoh 				tarc1 &= ~__BIT(28);
   3647  1.312   msaitoh 			else
   3648  1.312   msaitoh 				tarc1 |= __BIT(28);
   3649  1.312   msaitoh 			CSR_WRITE(sc, WMREG_TARC1, tarc1);
   3650  1.312   msaitoh 			break;
   3651  1.312   msaitoh 		case WM_T_ICH8:
   3652  1.312   msaitoh 		case WM_T_ICH9:
   3653  1.312   msaitoh 		case WM_T_ICH10:
   3654  1.312   msaitoh 		case WM_T_PCH:
   3655  1.312   msaitoh 		case WM_T_PCH2:
   3656  1.312   msaitoh 		case WM_T_PCH_LPT:
   3657  1.393   msaitoh 		case WM_T_PCH_SPT:
   3658  1.393   msaitoh 			/* TARC0 */
   3659  1.393   msaitoh 			if ((sc->sc_type == WM_T_ICH8)
   3660  1.393   msaitoh 			    || (sc->sc_type == WM_T_PCH_SPT)) {
   3661  1.312   msaitoh 				/* Set TARC0 bits 29 and 28 */
   3662  1.312   msaitoh 				tarc0 |= __BITS(29, 28);
   3663  1.312   msaitoh 			}
   3664  1.312   msaitoh 			/* Set TARC0 bits 23,24,26,27 */
   3665  1.312   msaitoh 			tarc0 |= __BITS(27, 26) | __BITS(24, 23);
   3666  1.312   msaitoh 
   3667  1.312   msaitoh 			/* CTRL_EXT */
   3668  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   3669  1.312   msaitoh 			reg |= __BIT(22);	/* Set bit 22 */
   3670  1.312   msaitoh 			/*
   3671  1.312   msaitoh 			 * Enable PHY low-power state when MAC is at D3
   3672  1.312   msaitoh 			 * w/o WoL
   3673  1.312   msaitoh 			 */
   3674  1.312   msaitoh 			if (sc->sc_type >= WM_T_PCH)
   3675  1.312   msaitoh 				reg |= CTRL_EXT_PHYPDEN;
   3676  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   3677  1.312   msaitoh 
   3678  1.312   msaitoh 			/* TARC1 */
   3679  1.312   msaitoh 			tarc1 = CSR_READ(sc, WMREG_TARC1);
   3680  1.312   msaitoh 			/* bit 28 */
   3681  1.312   msaitoh 			if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
   3682  1.312   msaitoh 				tarc1 &= ~__BIT(28);
   3683  1.312   msaitoh 			else
   3684  1.312   msaitoh 				tarc1 |= __BIT(28);
   3685  1.312   msaitoh 			tarc1 |= __BIT(24) | __BIT(26) | __BIT(30);
   3686  1.312   msaitoh 			CSR_WRITE(sc, WMREG_TARC1, tarc1);
   3687  1.312   msaitoh 
   3688  1.312   msaitoh 			/* Device Status */
   3689  1.312   msaitoh 			if (sc->sc_type == WM_T_ICH8) {
   3690  1.312   msaitoh 				reg = CSR_READ(sc, WMREG_STATUS);
   3691  1.312   msaitoh 				reg &= ~__BIT(31);
   3692  1.312   msaitoh 				CSR_WRITE(sc, WMREG_STATUS, reg);
   3693  1.312   msaitoh 
   3694  1.312   msaitoh 			}
   3695  1.312   msaitoh 
   3696  1.393   msaitoh 			/* IOSFPC */
   3697  1.393   msaitoh 			if (sc->sc_type == WM_T_PCH_SPT) {
   3698  1.393   msaitoh 				reg = CSR_READ(sc, WMREG_IOSFPC);
   3699  1.393   msaitoh 				reg |= RCTL_RDMTS_HEX; /* XXX RTCL bit? */
   3700  1.393   msaitoh 				CSR_WRITE(sc, WMREG_IOSFPC, reg);
   3701  1.393   msaitoh 			}
   3702  1.312   msaitoh 			/*
   3703  1.312   msaitoh 			 * Work-around descriptor data corruption issue during
   3704  1.312   msaitoh 			 * NFS v2 UDP traffic, just disable the NFS filtering
   3705  1.312   msaitoh 			 * capability.
   3706  1.312   msaitoh 			 */
   3707  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_RFCTL);
   3708  1.312   msaitoh 			reg |= WMREG_RFCTL_NFSWDIS | WMREG_RFCTL_NFSRDIS;
   3709  1.312   msaitoh 			CSR_WRITE(sc, WMREG_RFCTL, reg);
   3710  1.312   msaitoh 			break;
   3711  1.312   msaitoh 		default:
   3712  1.312   msaitoh 			break;
   3713  1.312   msaitoh 		}
   3714  1.312   msaitoh 		CSR_WRITE(sc, WMREG_TARC0, tarc0);
   3715  1.312   msaitoh 
   3716  1.312   msaitoh 		/*
   3717  1.312   msaitoh 		 * 8257[12] Errata No.52 and some others.
   3718  1.312   msaitoh 		 * Avoid RSS Hash Value bug.
   3719  1.312   msaitoh 		 */
   3720  1.312   msaitoh 		switch (sc->sc_type) {
   3721  1.312   msaitoh 		case WM_T_82571:
   3722  1.312   msaitoh 		case WM_T_82572:
   3723  1.312   msaitoh 		case WM_T_82573:
   3724  1.312   msaitoh 		case WM_T_80003:
   3725  1.312   msaitoh 		case WM_T_ICH8:
   3726  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_RFCTL);
   3727  1.312   msaitoh 			reg |= WMREG_RFCTL_NEWIPV6EXDIS |WMREG_RFCTL_IPV6EXDIS;
   3728  1.312   msaitoh 			CSR_WRITE(sc, WMREG_RFCTL, reg);
   3729  1.312   msaitoh 			break;
   3730  1.312   msaitoh 		default:
   3731  1.312   msaitoh 			break;
   3732  1.312   msaitoh 		}
   3733  1.312   msaitoh 	}
   3734  1.312   msaitoh }
   3735  1.312   msaitoh 
   3736  1.320   msaitoh static uint32_t
   3737  1.320   msaitoh wm_rxpbs_adjust_82580(uint32_t val)
   3738  1.320   msaitoh {
   3739  1.320   msaitoh 	uint32_t rv = 0;
   3740  1.320   msaitoh 
   3741  1.320   msaitoh 	if (val < __arraycount(wm_82580_rxpbs_table))
   3742  1.320   msaitoh 		rv = wm_82580_rxpbs_table[val];
   3743  1.320   msaitoh 
   3744  1.320   msaitoh 	return rv;
   3745  1.320   msaitoh }
   3746  1.320   msaitoh 
   3747  1.443   msaitoh static void
   3748  1.443   msaitoh wm_flush_desc_rings(struct wm_softc *sc)
   3749  1.443   msaitoh {
   3750  1.443   msaitoh 	pcireg_t preg;
   3751  1.443   msaitoh 	uint32_t reg;
   3752  1.443   msaitoh 	int nexttx;
   3753  1.443   msaitoh 
   3754  1.443   msaitoh 	/* First, disable MULR fix in FEXTNVM11 */
   3755  1.443   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM11);
   3756  1.443   msaitoh 	reg |= FEXTNVM11_DIS_MULRFIX;
   3757  1.443   msaitoh 	CSR_WRITE(sc, WMREG_FEXTNVM11, reg);
   3758  1.443   msaitoh 
   3759  1.443   msaitoh 	preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
   3760  1.443   msaitoh 	reg = CSR_READ(sc, WMREG_TDLEN(0));
   3761  1.443   msaitoh 	if (((preg & DESCRING_STATUS_FLUSH_REQ) != 0) && (reg != 0)) {
   3762  1.443   msaitoh 		struct wm_txqueue *txq;
   3763  1.443   msaitoh 		wiseman_txdesc_t *txd;
   3764  1.443   msaitoh 
   3765  1.443   msaitoh 		/* TX */
   3766  1.443   msaitoh 		printf("%s: Need TX flush (reg = %08x, len = %u)\n",
   3767  1.443   msaitoh 		    device_xname(sc->sc_dev), preg, reg);
   3768  1.443   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL);
   3769  1.443   msaitoh 		CSR_WRITE(sc, WMREG_TCTL, reg | TCTL_EN);
   3770  1.443   msaitoh 
   3771  1.443   msaitoh 		txq = &sc->sc_queue[0].wmq_txq;
   3772  1.443   msaitoh 		nexttx = txq->txq_next;
   3773  1.443   msaitoh 		txd = &txq->txq_descs[nexttx];
   3774  1.443   msaitoh 		wm_set_dma_addr(&txd->wtx_addr, WM_CDTXADDR(txq, nexttx));
   3775  1.443   msaitoh 		txd->wtx_cmdlen = htole32(WTX_CMD_IFCS| 512);
   3776  1.443   msaitoh 		txd->wtx_fields.wtxu_status = 0;
   3777  1.443   msaitoh 		txd->wtx_fields.wtxu_options = 0;
   3778  1.443   msaitoh 		txd->wtx_fields.wtxu_vlan = 0;
   3779  1.443   msaitoh 
   3780  1.443   msaitoh 		bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
   3781  1.443   msaitoh 			BUS_SPACE_BARRIER_WRITE);
   3782  1.443   msaitoh 
   3783  1.443   msaitoh 		txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
   3784  1.443   msaitoh 		CSR_WRITE(sc, WMREG_TDT(0), txq->txq_next);
   3785  1.443   msaitoh 		bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
   3786  1.443   msaitoh 			BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
   3787  1.443   msaitoh 		delay(250);
   3788  1.443   msaitoh 	}
   3789  1.443   msaitoh 	preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
   3790  1.443   msaitoh 	if (preg & DESCRING_STATUS_FLUSH_REQ) {
   3791  1.443   msaitoh 		uint32_t rctl;
   3792  1.443   msaitoh 
   3793  1.443   msaitoh 		/* RX */
   3794  1.443   msaitoh 		printf("%s: Need RX flush (reg = %08x)\n",
   3795  1.443   msaitoh 		    device_xname(sc->sc_dev), preg);
   3796  1.443   msaitoh 		rctl = CSR_READ(sc, WMREG_RCTL);
   3797  1.443   msaitoh 		CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
   3798  1.443   msaitoh 		CSR_WRITE_FLUSH(sc);
   3799  1.443   msaitoh 		delay(150);
   3800  1.443   msaitoh 
   3801  1.443   msaitoh 		reg = CSR_READ(sc, WMREG_RXDCTL(0));
   3802  1.443   msaitoh 		/* zero the lower 14 bits (prefetch and host thresholds) */
   3803  1.443   msaitoh 		reg &= 0xffffc000;
   3804  1.443   msaitoh 		/*
   3805  1.443   msaitoh 		 * update thresholds: prefetch threshold to 31, host threshold
   3806  1.443   msaitoh 		 * to 1 and make sure the granularity is "descriptors" and not
   3807  1.443   msaitoh 		 * "cache lines"
   3808  1.443   msaitoh 		 */
   3809  1.443   msaitoh 		reg |= (0x1f | (1 << 8) | RXDCTL_GRAN);
   3810  1.443   msaitoh 		CSR_WRITE(sc, WMREG_RXDCTL(0), reg);
   3811  1.443   msaitoh 
   3812  1.443   msaitoh 		/*
   3813  1.443   msaitoh 		 * momentarily enable the RX ring for the changes to take
   3814  1.443   msaitoh 		 * effect
   3815  1.443   msaitoh 		 */
   3816  1.443   msaitoh 		CSR_WRITE(sc, WMREG_RCTL, rctl | RCTL_EN);
   3817  1.443   msaitoh 		CSR_WRITE_FLUSH(sc);
   3818  1.443   msaitoh 		delay(150);
   3819  1.443   msaitoh 		CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
   3820  1.443   msaitoh 	}
   3821  1.443   msaitoh }
   3822  1.443   msaitoh 
   3823    1.1   thorpej /*
   3824  1.281   msaitoh  * wm_reset:
   3825  1.232    bouyer  *
   3826  1.281   msaitoh  *	Reset the i82542 chip.
   3827  1.232    bouyer  */
   3828  1.281   msaitoh static void
   3829  1.281   msaitoh wm_reset(struct wm_softc *sc)
   3830  1.232    bouyer {
   3831  1.281   msaitoh 	int phy_reset = 0;
   3832  1.364  knakahar 	int i, error = 0;
   3833  1.424   msaitoh 	uint32_t reg;
   3834  1.232    bouyer 
   3835  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3836  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3837  1.420   msaitoh 	KASSERT(sc->sc_type != 0);
   3838  1.420   msaitoh 
   3839  1.232    bouyer 	/*
   3840  1.281   msaitoh 	 * Allocate on-chip memory according to the MTU size.
   3841  1.281   msaitoh 	 * The Packet Buffer Allocation register must be written
   3842  1.281   msaitoh 	 * before the chip is reset.
   3843  1.232    bouyer 	 */
   3844  1.281   msaitoh 	switch (sc->sc_type) {
   3845  1.281   msaitoh 	case WM_T_82547:
   3846  1.281   msaitoh 	case WM_T_82547_2:
   3847  1.281   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   3848  1.281   msaitoh 		    PBA_22K : PBA_30K;
   3849  1.405  knakahar 		for (i = 0; i < sc->sc_nqueues; i++) {
   3850  1.405  knakahar 			struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   3851  1.364  knakahar 			txq->txq_fifo_head = 0;
   3852  1.364  knakahar 			txq->txq_fifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   3853  1.364  knakahar 			txq->txq_fifo_size =
   3854  1.364  knakahar 				(PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   3855  1.364  knakahar 			txq->txq_fifo_stall = 0;
   3856  1.364  knakahar 		}
   3857  1.281   msaitoh 		break;
   3858  1.281   msaitoh 	case WM_T_82571:
   3859  1.281   msaitoh 	case WM_T_82572:
   3860  1.281   msaitoh 	case WM_T_82575:	/* XXX need special handing for jumbo frames */
   3861  1.281   msaitoh 	case WM_T_80003:
   3862  1.281   msaitoh 		sc->sc_pba = PBA_32K;
   3863  1.281   msaitoh 		break;
   3864  1.281   msaitoh 	case WM_T_82573:
   3865  1.281   msaitoh 		sc->sc_pba = PBA_12K;
   3866  1.281   msaitoh 		break;
   3867  1.281   msaitoh 	case WM_T_82574:
   3868  1.281   msaitoh 	case WM_T_82583:
   3869  1.281   msaitoh 		sc->sc_pba = PBA_20K;
   3870  1.281   msaitoh 		break;
   3871  1.320   msaitoh 	case WM_T_82576:
   3872  1.320   msaitoh 		sc->sc_pba = CSR_READ(sc, WMREG_RXPBS);
   3873  1.320   msaitoh 		sc->sc_pba &= RXPBS_SIZE_MASK_82576;
   3874  1.320   msaitoh 		break;
   3875  1.320   msaitoh 	case WM_T_82580:
   3876  1.320   msaitoh 	case WM_T_I350:
   3877  1.320   msaitoh 	case WM_T_I354:
   3878  1.320   msaitoh 		sc->sc_pba = wm_rxpbs_adjust_82580(CSR_READ(sc, WMREG_RXPBS));
   3879  1.320   msaitoh 		break;
   3880  1.320   msaitoh 	case WM_T_I210:
   3881  1.320   msaitoh 	case WM_T_I211:
   3882  1.320   msaitoh 		sc->sc_pba = PBA_34K;
   3883  1.320   msaitoh 		break;
   3884  1.281   msaitoh 	case WM_T_ICH8:
   3885  1.312   msaitoh 		/* Workaround for a bit corruption issue in FIFO memory */
   3886  1.281   msaitoh 		sc->sc_pba = PBA_8K;
   3887  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   3888  1.281   msaitoh 		break;
   3889  1.281   msaitoh 	case WM_T_ICH9:
   3890  1.281   msaitoh 	case WM_T_ICH10:
   3891  1.318   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 4096 ?
   3892  1.318   msaitoh 		    PBA_14K : PBA_10K;
   3893  1.232    bouyer 		break;
   3894  1.281   msaitoh 	case WM_T_PCH:
   3895  1.281   msaitoh 	case WM_T_PCH2:
   3896  1.281   msaitoh 	case WM_T_PCH_LPT:
   3897  1.392   msaitoh 	case WM_T_PCH_SPT:
   3898  1.281   msaitoh 		sc->sc_pba = PBA_26K;
   3899  1.232    bouyer 		break;
   3900  1.232    bouyer 	default:
   3901  1.281   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   3902  1.281   msaitoh 		    PBA_40K : PBA_48K;
   3903  1.281   msaitoh 		break;
   3904  1.232    bouyer 	}
   3905  1.320   msaitoh 	/*
   3906  1.320   msaitoh 	 * Only old or non-multiqueue devices have the PBA register
   3907  1.320   msaitoh 	 * XXX Need special handling for 82575.
   3908  1.320   msaitoh 	 */
   3909  1.320   msaitoh 	if (((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   3910  1.320   msaitoh 	    || (sc->sc_type == WM_T_82575))
   3911  1.320   msaitoh 		CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   3912  1.232    bouyer 
   3913  1.281   msaitoh 	/* Prevent the PCI-E bus from sticking */
   3914  1.281   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   3915  1.281   msaitoh 		int timeout = 800;
   3916  1.232    bouyer 
   3917  1.281   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   3918  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3919  1.232    bouyer 
   3920  1.281   msaitoh 		while (timeout--) {
   3921  1.281   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
   3922  1.281   msaitoh 			    == 0)
   3923  1.281   msaitoh 				break;
   3924  1.281   msaitoh 			delay(100);
   3925  1.281   msaitoh 		}
   3926  1.232    bouyer 	}
   3927  1.232    bouyer 
   3928  1.281   msaitoh 	/* Set the completion timeout for interface */
   3929  1.281   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   3930  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   3931  1.282   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   3932  1.282   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   3933  1.281   msaitoh 		wm_set_pcie_completion_timeout(sc);
   3934  1.232    bouyer 
   3935  1.281   msaitoh 	/* Clear interrupt */
   3936  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   3937  1.335   msaitoh 	if (sc->sc_nintrs > 1) {
   3938  1.335   msaitoh 		if (sc->sc_type != WM_T_82574) {
   3939  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
   3940  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, 0);
   3941  1.335   msaitoh 		} else {
   3942  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574, 0);
   3943  1.335   msaitoh 		}
   3944  1.335   msaitoh 	}
   3945  1.232    bouyer 
   3946  1.281   msaitoh 	/* Stop the transmit and receive processes. */
   3947  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   3948  1.281   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   3949  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
   3950  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   3951  1.232    bouyer 
   3952  1.281   msaitoh 	/* XXX set_tbi_sbp_82543() */
   3953  1.232    bouyer 
   3954  1.281   msaitoh 	delay(10*1000);
   3955  1.232    bouyer 
   3956  1.281   msaitoh 	/* Must acquire the MDIO ownership before MAC reset */
   3957  1.281   msaitoh 	switch (sc->sc_type) {
   3958  1.281   msaitoh 	case WM_T_82573:
   3959  1.281   msaitoh 	case WM_T_82574:
   3960  1.281   msaitoh 	case WM_T_82583:
   3961  1.281   msaitoh 		error = wm_get_hw_semaphore_82573(sc);
   3962  1.281   msaitoh 		break;
   3963  1.281   msaitoh 	default:
   3964  1.281   msaitoh 		break;
   3965  1.281   msaitoh 	}
   3966  1.232    bouyer 
   3967  1.281   msaitoh 	/*
   3968  1.281   msaitoh 	 * 82541 Errata 29? & 82547 Errata 28?
   3969  1.281   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   3970  1.281   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   3971  1.281   msaitoh 	 */
   3972  1.281   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   3973  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   3974  1.281   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   3975  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   3976  1.281   msaitoh 		delay(5000);
   3977  1.281   msaitoh 	}
   3978  1.232    bouyer 
   3979  1.281   msaitoh 	switch (sc->sc_type) {
   3980  1.281   msaitoh 	case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
   3981  1.281   msaitoh 	case WM_T_82541:
   3982  1.281   msaitoh 	case WM_T_82541_2:
   3983  1.281   msaitoh 	case WM_T_82547:
   3984  1.281   msaitoh 	case WM_T_82547_2:
   3985  1.281   msaitoh 		/*
   3986  1.281   msaitoh 		 * On some chipsets, a reset through a memory-mapped write
   3987  1.281   msaitoh 		 * cycle can cause the chip to reset before completing the
   3988  1.281   msaitoh 		 * write cycle.  This causes major headache that can be
   3989  1.281   msaitoh 		 * avoided by issuing the reset via indirect register writes
   3990  1.281   msaitoh 		 * through I/O space.
   3991  1.281   msaitoh 		 *
   3992  1.281   msaitoh 		 * So, if we successfully mapped the I/O BAR at attach time,
   3993  1.281   msaitoh 		 * use that.  Otherwise, try our luck with a memory-mapped
   3994  1.281   msaitoh 		 * reset.
   3995  1.281   msaitoh 		 */
   3996  1.281   msaitoh 		if (sc->sc_flags & WM_F_IOH_VALID)
   3997  1.281   msaitoh 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   3998  1.281   msaitoh 		else
   3999  1.281   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   4000  1.281   msaitoh 		break;
   4001  1.281   msaitoh 	case WM_T_82545_3:
   4002  1.281   msaitoh 	case WM_T_82546_3:
   4003  1.281   msaitoh 		/* Use the shadow control register on these chips. */
   4004  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   4005  1.281   msaitoh 		break;
   4006  1.281   msaitoh 	case WM_T_80003:
   4007  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4008  1.424   msaitoh 		sc->phy.acquire(sc);
   4009  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4010  1.424   msaitoh 		sc->phy.release(sc);
   4011  1.281   msaitoh 		break;
   4012  1.281   msaitoh 	case WM_T_ICH8:
   4013  1.281   msaitoh 	case WM_T_ICH9:
   4014  1.281   msaitoh 	case WM_T_ICH10:
   4015  1.281   msaitoh 	case WM_T_PCH:
   4016  1.281   msaitoh 	case WM_T_PCH2:
   4017  1.281   msaitoh 	case WM_T_PCH_LPT:
   4018  1.392   msaitoh 	case WM_T_PCH_SPT:
   4019  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4020  1.386   msaitoh 		if (wm_phy_resetisblocked(sc) == false) {
   4021  1.232    bouyer 			/*
   4022  1.281   msaitoh 			 * Gate automatic PHY configuration by hardware on
   4023  1.281   msaitoh 			 * non-managed 82579
   4024  1.232    bouyer 			 */
   4025  1.281   msaitoh 			if ((sc->sc_type == WM_T_PCH2)
   4026  1.281   msaitoh 			    && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
   4027  1.380   msaitoh 				== 0))
   4028  1.392   msaitoh 				wm_gate_hw_phy_config_ich8lan(sc, true);
   4029  1.232    bouyer 
   4030  1.281   msaitoh 			reg |= CTRL_PHY_RESET;
   4031  1.281   msaitoh 			phy_reset = 1;
   4032  1.394   msaitoh 		} else
   4033  1.394   msaitoh 			printf("XXX reset is blocked!!!\n");
   4034  1.424   msaitoh 		sc->phy.acquire(sc);
   4035  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4036  1.281   msaitoh 		/* Don't insert a completion barrier when reset */
   4037  1.281   msaitoh 		delay(20*1000);
   4038  1.424   msaitoh 		mutex_exit(sc->sc_ich_phymtx);
   4039  1.281   msaitoh 		break;
   4040  1.304   msaitoh 	case WM_T_82580:
   4041  1.304   msaitoh 	case WM_T_I350:
   4042  1.304   msaitoh 	case WM_T_I354:
   4043  1.304   msaitoh 	case WM_T_I210:
   4044  1.304   msaitoh 	case WM_T_I211:
   4045  1.304   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4046  1.304   msaitoh 		if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
   4047  1.304   msaitoh 			CSR_WRITE_FLUSH(sc);
   4048  1.304   msaitoh 		delay(5000);
   4049  1.304   msaitoh 		break;
   4050  1.281   msaitoh 	case WM_T_82542_2_0:
   4051  1.281   msaitoh 	case WM_T_82542_2_1:
   4052  1.281   msaitoh 	case WM_T_82543:
   4053  1.281   msaitoh 	case WM_T_82540:
   4054  1.281   msaitoh 	case WM_T_82545:
   4055  1.281   msaitoh 	case WM_T_82546:
   4056  1.281   msaitoh 	case WM_T_82571:
   4057  1.281   msaitoh 	case WM_T_82572:
   4058  1.281   msaitoh 	case WM_T_82573:
   4059  1.281   msaitoh 	case WM_T_82574:
   4060  1.281   msaitoh 	case WM_T_82575:
   4061  1.281   msaitoh 	case WM_T_82576:
   4062  1.281   msaitoh 	case WM_T_82583:
   4063  1.281   msaitoh 	default:
   4064  1.281   msaitoh 		/* Everything else can safely use the documented method. */
   4065  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4066  1.281   msaitoh 		break;
   4067  1.281   msaitoh 	}
   4068  1.232    bouyer 
   4069  1.281   msaitoh 	/* Must release the MDIO ownership after MAC reset */
   4070  1.281   msaitoh 	switch (sc->sc_type) {
   4071  1.281   msaitoh 	case WM_T_82573:
   4072  1.281   msaitoh 	case WM_T_82574:
   4073  1.281   msaitoh 	case WM_T_82583:
   4074  1.281   msaitoh 		if (error == 0)
   4075  1.281   msaitoh 			wm_put_hw_semaphore_82573(sc);
   4076  1.281   msaitoh 		break;
   4077  1.281   msaitoh 	default:
   4078  1.281   msaitoh 		break;
   4079  1.232    bouyer 	}
   4080  1.232    bouyer 
   4081  1.437   msaitoh 	if (phy_reset != 0)
   4082  1.281   msaitoh 		wm_get_cfg_done(sc);
   4083  1.232    bouyer 
   4084  1.281   msaitoh 	/* reload EEPROM */
   4085  1.281   msaitoh 	switch (sc->sc_type) {
   4086  1.281   msaitoh 	case WM_T_82542_2_0:
   4087  1.281   msaitoh 	case WM_T_82542_2_1:
   4088  1.281   msaitoh 	case WM_T_82543:
   4089  1.281   msaitoh 	case WM_T_82544:
   4090  1.281   msaitoh 		delay(10);
   4091  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4092  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4093  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   4094  1.281   msaitoh 		delay(2000);
   4095  1.281   msaitoh 		break;
   4096  1.281   msaitoh 	case WM_T_82540:
   4097  1.281   msaitoh 	case WM_T_82545:
   4098  1.281   msaitoh 	case WM_T_82545_3:
   4099  1.281   msaitoh 	case WM_T_82546:
   4100  1.281   msaitoh 	case WM_T_82546_3:
   4101  1.281   msaitoh 		delay(5*1000);
   4102  1.281   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4103  1.281   msaitoh 		break;
   4104  1.281   msaitoh 	case WM_T_82541:
   4105  1.281   msaitoh 	case WM_T_82541_2:
   4106  1.281   msaitoh 	case WM_T_82547:
   4107  1.281   msaitoh 	case WM_T_82547_2:
   4108  1.281   msaitoh 		delay(20000);
   4109  1.281   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4110  1.281   msaitoh 		break;
   4111  1.281   msaitoh 	case WM_T_82571:
   4112  1.281   msaitoh 	case WM_T_82572:
   4113  1.281   msaitoh 	case WM_T_82573:
   4114  1.281   msaitoh 	case WM_T_82574:
   4115  1.281   msaitoh 	case WM_T_82583:
   4116  1.281   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   4117  1.281   msaitoh 			delay(10);
   4118  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4119  1.281   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4120  1.281   msaitoh 			CSR_WRITE_FLUSH(sc);
   4121  1.232    bouyer 		}
   4122  1.281   msaitoh 		/* check EECD_EE_AUTORD */
   4123  1.281   msaitoh 		wm_get_auto_rd_done(sc);
   4124  1.281   msaitoh 		/*
   4125  1.281   msaitoh 		 * Phy configuration from NVM just starts after EECD_AUTO_RD
   4126  1.281   msaitoh 		 * is set.
   4127  1.281   msaitoh 		 */
   4128  1.281   msaitoh 		if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
   4129  1.281   msaitoh 		    || (sc->sc_type == WM_T_82583))
   4130  1.281   msaitoh 			delay(25*1000);
   4131  1.281   msaitoh 		break;
   4132  1.281   msaitoh 	case WM_T_82575:
   4133  1.281   msaitoh 	case WM_T_82576:
   4134  1.281   msaitoh 	case WM_T_82580:
   4135  1.281   msaitoh 	case WM_T_I350:
   4136  1.281   msaitoh 	case WM_T_I354:
   4137  1.281   msaitoh 	case WM_T_I210:
   4138  1.281   msaitoh 	case WM_T_I211:
   4139  1.281   msaitoh 	case WM_T_80003:
   4140  1.281   msaitoh 		/* check EECD_EE_AUTORD */
   4141  1.281   msaitoh 		wm_get_auto_rd_done(sc);
   4142  1.281   msaitoh 		break;
   4143  1.281   msaitoh 	case WM_T_ICH8:
   4144  1.281   msaitoh 	case WM_T_ICH9:
   4145  1.281   msaitoh 	case WM_T_ICH10:
   4146  1.281   msaitoh 	case WM_T_PCH:
   4147  1.281   msaitoh 	case WM_T_PCH2:
   4148  1.281   msaitoh 	case WM_T_PCH_LPT:
   4149  1.392   msaitoh 	case WM_T_PCH_SPT:
   4150  1.281   msaitoh 		break;
   4151  1.281   msaitoh 	default:
   4152  1.281   msaitoh 		panic("%s: unknown type\n", __func__);
   4153  1.232    bouyer 	}
   4154  1.281   msaitoh 
   4155  1.281   msaitoh 	/* Check whether EEPROM is present or not */
   4156  1.281   msaitoh 	switch (sc->sc_type) {
   4157  1.281   msaitoh 	case WM_T_82575:
   4158  1.281   msaitoh 	case WM_T_82576:
   4159  1.281   msaitoh 	case WM_T_82580:
   4160  1.281   msaitoh 	case WM_T_I350:
   4161  1.281   msaitoh 	case WM_T_I354:
   4162  1.281   msaitoh 	case WM_T_ICH8:
   4163  1.281   msaitoh 	case WM_T_ICH9:
   4164  1.281   msaitoh 		if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
   4165  1.281   msaitoh 			/* Not found */
   4166  1.281   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   4167  1.325   msaitoh 			if (sc->sc_type == WM_T_82575)
   4168  1.281   msaitoh 				wm_reset_init_script_82575(sc);
   4169  1.232    bouyer 		}
   4170  1.281   msaitoh 		break;
   4171  1.281   msaitoh 	default:
   4172  1.281   msaitoh 		break;
   4173  1.281   msaitoh 	}
   4174  1.281   msaitoh 
   4175  1.300   msaitoh 	if ((sc->sc_type == WM_T_82580)
   4176  1.281   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
   4177  1.281   msaitoh 		/* clear global device reset status bit */
   4178  1.281   msaitoh 		CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
   4179  1.281   msaitoh 	}
   4180  1.281   msaitoh 
   4181  1.281   msaitoh 	/* Clear any pending interrupt events. */
   4182  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4183  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   4184  1.335   msaitoh 	if (sc->sc_nintrs > 1) {
   4185  1.335   msaitoh 		if (sc->sc_type != WM_T_82574) {
   4186  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
   4187  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, 0);
   4188  1.335   msaitoh 		} else
   4189  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574, 0);
   4190  1.335   msaitoh 	}
   4191  1.281   msaitoh 
   4192  1.281   msaitoh 	/* reload sc_ctrl */
   4193  1.281   msaitoh 	sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   4194  1.281   msaitoh 
   4195  1.322   msaitoh 	if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211))
   4196  1.281   msaitoh 		wm_set_eee_i350(sc);
   4197  1.281   msaitoh 
   4198  1.437   msaitoh 	/* Clear the host wakeup bit after lcd reset */
   4199  1.437   msaitoh 	if (sc->sc_type >= WM_T_PCH) {
   4200  1.437   msaitoh 		reg = wm_gmii_hv_readreg(sc->sc_dev, 2,
   4201  1.437   msaitoh 		    BM_PORT_GEN_CFG);
   4202  1.437   msaitoh 		reg &= ~BM_WUC_HOST_WU_BIT;
   4203  1.437   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 2,
   4204  1.437   msaitoh 		    BM_PORT_GEN_CFG, reg);
   4205  1.437   msaitoh 	}
   4206  1.437   msaitoh 
   4207  1.281   msaitoh 	/*
   4208  1.281   msaitoh 	 * For PCH, this write will make sure that any noise will be detected
   4209  1.281   msaitoh 	 * as a CRC error and be dropped rather than show up as a bad packet
   4210  1.281   msaitoh 	 * to the DMA engine
   4211  1.281   msaitoh 	 */
   4212  1.281   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4213  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
   4214  1.281   msaitoh 
   4215  1.380   msaitoh 	if (sc->sc_type >= WM_T_82544)
   4216  1.281   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   4217  1.281   msaitoh 
   4218  1.325   msaitoh 	wm_reset_mdicnfg_82580(sc);
   4219  1.332   msaitoh 
   4220  1.332   msaitoh 	if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
   4221  1.332   msaitoh 		wm_pll_workaround_i210(sc);
   4222  1.281   msaitoh }
   4223  1.281   msaitoh 
   4224  1.281   msaitoh /*
   4225  1.281   msaitoh  * wm_add_rxbuf:
   4226  1.281   msaitoh  *
   4227  1.281   msaitoh  *	Add a receive buffer to the indiciated descriptor.
   4228  1.281   msaitoh  */
   4229  1.281   msaitoh static int
   4230  1.362  knakahar wm_add_rxbuf(struct wm_rxqueue *rxq, int idx)
   4231  1.281   msaitoh {
   4232  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   4233  1.356  knakahar 	struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
   4234  1.281   msaitoh 	struct mbuf *m;
   4235  1.281   msaitoh 	int error;
   4236  1.281   msaitoh 
   4237  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   4238  1.281   msaitoh 
   4239  1.281   msaitoh 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   4240  1.281   msaitoh 	if (m == NULL)
   4241  1.281   msaitoh 		return ENOBUFS;
   4242  1.281   msaitoh 
   4243  1.281   msaitoh 	MCLGET(m, M_DONTWAIT);
   4244  1.281   msaitoh 	if ((m->m_flags & M_EXT) == 0) {
   4245  1.281   msaitoh 		m_freem(m);
   4246  1.281   msaitoh 		return ENOBUFS;
   4247  1.281   msaitoh 	}
   4248  1.281   msaitoh 
   4249  1.281   msaitoh 	if (rxs->rxs_mbuf != NULL)
   4250  1.281   msaitoh 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   4251  1.281   msaitoh 
   4252  1.281   msaitoh 	rxs->rxs_mbuf = m;
   4253  1.281   msaitoh 
   4254  1.281   msaitoh 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   4255  1.281   msaitoh 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   4256  1.388   msaitoh 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
   4257  1.281   msaitoh 	if (error) {
   4258  1.281   msaitoh 		/* XXX XXX XXX */
   4259  1.281   msaitoh 		aprint_error_dev(sc->sc_dev,
   4260  1.281   msaitoh 		    "unable to load rx DMA map %d, error = %d\n",
   4261  1.281   msaitoh 		    idx, error);
   4262  1.281   msaitoh 		panic("wm_add_rxbuf");
   4263  1.232    bouyer 	}
   4264  1.232    bouyer 
   4265  1.281   msaitoh 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   4266  1.281   msaitoh 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   4267  1.281   msaitoh 
   4268  1.281   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4269  1.281   msaitoh 		if ((sc->sc_rctl & RCTL_EN) != 0)
   4270  1.362  knakahar 			wm_init_rxdesc(rxq, idx);
   4271  1.281   msaitoh 	} else
   4272  1.362  knakahar 		wm_init_rxdesc(rxq, idx);
   4273  1.281   msaitoh 
   4274  1.232    bouyer 	return 0;
   4275  1.232    bouyer }
   4276  1.232    bouyer 
   4277  1.232    bouyer /*
   4278  1.281   msaitoh  * wm_rxdrain:
   4279  1.232    bouyer  *
   4280  1.281   msaitoh  *	Drain the receive queue.
   4281  1.232    bouyer  */
   4282  1.232    bouyer static void
   4283  1.362  knakahar wm_rxdrain(struct wm_rxqueue *rxq)
   4284  1.281   msaitoh {
   4285  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   4286  1.281   msaitoh 	struct wm_rxsoft *rxs;
   4287  1.281   msaitoh 	int i;
   4288  1.281   msaitoh 
   4289  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   4290  1.281   msaitoh 
   4291  1.281   msaitoh 	for (i = 0; i < WM_NRXDESC; i++) {
   4292  1.356  knakahar 		rxs = &rxq->rxq_soft[i];
   4293  1.281   msaitoh 		if (rxs->rxs_mbuf != NULL) {
   4294  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   4295  1.281   msaitoh 			m_freem(rxs->rxs_mbuf);
   4296  1.281   msaitoh 			rxs->rxs_mbuf = NULL;
   4297  1.281   msaitoh 		}
   4298  1.281   msaitoh 	}
   4299  1.281   msaitoh }
   4300  1.281   msaitoh 
   4301  1.372  knakahar 
   4302  1.372  knakahar /*
   4303  1.372  knakahar  * XXX copy from FreeBSD's sys/net/rss_config.c
   4304  1.372  knakahar  */
   4305  1.372  knakahar /*
   4306  1.372  knakahar  * RSS secret key, intended to prevent attacks on load-balancing.  Its
   4307  1.372  knakahar  * effectiveness may be limited by algorithm choice and available entropy
   4308  1.372  knakahar  * during the boot.
   4309  1.372  knakahar  *
   4310  1.372  knakahar  * XXXRW: And that we don't randomize it yet!
   4311  1.372  knakahar  *
   4312  1.372  knakahar  * This is the default Microsoft RSS specification key which is also
   4313  1.372  knakahar  * the Chelsio T5 firmware default key.
   4314  1.372  knakahar  */
   4315  1.372  knakahar #define RSS_KEYSIZE 40
   4316  1.372  knakahar static uint8_t wm_rss_key[RSS_KEYSIZE] = {
   4317  1.372  knakahar 	0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
   4318  1.372  knakahar 	0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0,
   4319  1.372  knakahar 	0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4,
   4320  1.372  knakahar 	0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c,
   4321  1.372  knakahar 	0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa,
   4322  1.372  knakahar };
   4323  1.372  knakahar 
   4324  1.372  knakahar /*
   4325  1.372  knakahar  * Caller must pass an array of size sizeof(rss_key).
   4326  1.372  knakahar  *
   4327  1.372  knakahar  * XXX
   4328  1.372  knakahar  * As if_ixgbe may use this function, this function should not be
   4329  1.372  knakahar  * if_wm specific function.
   4330  1.372  knakahar  */
   4331  1.372  knakahar static void
   4332  1.372  knakahar wm_rss_getkey(uint8_t *key)
   4333  1.372  knakahar {
   4334  1.373  knakahar 
   4335  1.372  knakahar 	memcpy(key, wm_rss_key, sizeof(wm_rss_key));
   4336  1.372  knakahar }
   4337  1.372  knakahar 
   4338  1.365  knakahar /*
   4339  1.367  knakahar  * Setup registers for RSS.
   4340  1.367  knakahar  *
   4341  1.367  knakahar  * XXX not yet VMDq support
   4342  1.367  knakahar  */
   4343  1.367  knakahar static void
   4344  1.367  knakahar wm_init_rss(struct wm_softc *sc)
   4345  1.367  knakahar {
   4346  1.372  knakahar 	uint32_t mrqc, reta_reg, rss_key[RSSRK_NUM_REGS];
   4347  1.367  knakahar 	int i;
   4348  1.367  knakahar 
   4349  1.373  knakahar 	CTASSERT(sizeof(rss_key) == sizeof(wm_rss_key));
   4350  1.373  knakahar 
   4351  1.367  knakahar 	for (i = 0; i < RETA_NUM_ENTRIES; i++) {
   4352  1.367  knakahar 		int qid, reta_ent;
   4353  1.367  knakahar 
   4354  1.405  knakahar 		qid  = i % sc->sc_nqueues;
   4355  1.367  knakahar 		switch(sc->sc_type) {
   4356  1.367  knakahar 		case WM_T_82574:
   4357  1.367  knakahar 			reta_ent = __SHIFTIN(qid,
   4358  1.367  knakahar 			    RETA_ENT_QINDEX_MASK_82574);
   4359  1.367  knakahar 			break;
   4360  1.367  knakahar 		case WM_T_82575:
   4361  1.367  knakahar 			reta_ent = __SHIFTIN(qid,
   4362  1.367  knakahar 			    RETA_ENT_QINDEX1_MASK_82575);
   4363  1.367  knakahar 			break;
   4364  1.367  knakahar 		default:
   4365  1.367  knakahar 			reta_ent = __SHIFTIN(qid, RETA_ENT_QINDEX_MASK);
   4366  1.367  knakahar 			break;
   4367  1.367  knakahar 		}
   4368  1.367  knakahar 
   4369  1.367  knakahar 		reta_reg = CSR_READ(sc, WMREG_RETA_Q(i));
   4370  1.367  knakahar 		reta_reg &= ~RETA_ENTRY_MASK_Q(i);
   4371  1.367  knakahar 		reta_reg |= __SHIFTIN(reta_ent, RETA_ENTRY_MASK_Q(i));
   4372  1.367  knakahar 		CSR_WRITE(sc, WMREG_RETA_Q(i), reta_reg);
   4373  1.367  knakahar 	}
   4374  1.367  knakahar 
   4375  1.372  knakahar 	wm_rss_getkey((uint8_t *)rss_key);
   4376  1.367  knakahar 	for (i = 0; i < RSSRK_NUM_REGS; i++)
   4377  1.372  knakahar 		CSR_WRITE(sc, WMREG_RSSRK(i), rss_key[i]);
   4378  1.367  knakahar 
   4379  1.367  knakahar 	if (sc->sc_type == WM_T_82574)
   4380  1.367  knakahar 		mrqc = MRQC_ENABLE_RSS_MQ_82574;
   4381  1.367  knakahar 	else
   4382  1.367  knakahar 		mrqc = MRQC_ENABLE_RSS_MQ;
   4383  1.367  knakahar 
   4384  1.367  knakahar 	/* XXXX
   4385  1.367  knakahar 	 * The same as FreeBSD igb.
   4386  1.367  knakahar 	 * Why doesn't use MRQC_RSS_FIELD_IPV6_EX?
   4387  1.367  knakahar 	 */
   4388  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV4 | MRQC_RSS_FIELD_IPV4_TCP);
   4389  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV6 | MRQC_RSS_FIELD_IPV6_TCP);
   4390  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV4_UDP | MRQC_RSS_FIELD_IPV6_UDP);
   4391  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV6_UDP_EX | MRQC_RSS_FIELD_IPV6_TCP_EX);
   4392  1.367  knakahar 
   4393  1.367  knakahar 	CSR_WRITE(sc, WMREG_MRQC, mrqc);
   4394  1.367  knakahar }
   4395  1.367  knakahar 
   4396  1.367  knakahar /*
   4397  1.365  knakahar  * Adjust TX and RX queue numbers which the system actulally uses.
   4398  1.365  knakahar  *
   4399  1.365  knakahar  * The numbers are affected by below parameters.
   4400  1.365  knakahar  *     - The nubmer of hardware queues
   4401  1.365  knakahar  *     - The number of MSI-X vectors (= "nvectors" argument)
   4402  1.365  knakahar  *     - ncpu
   4403  1.365  knakahar  */
   4404  1.365  knakahar static void
   4405  1.365  knakahar wm_adjust_qnum(struct wm_softc *sc, int nvectors)
   4406  1.365  knakahar {
   4407  1.405  knakahar 	int hw_ntxqueues, hw_nrxqueues, hw_nqueues;
   4408  1.365  knakahar 
   4409  1.405  knakahar 	if (nvectors < 2) {
   4410  1.405  knakahar 		sc->sc_nqueues = 1;
   4411  1.365  knakahar 		return;
   4412  1.365  knakahar 	}
   4413  1.365  knakahar 
   4414  1.365  knakahar 	switch(sc->sc_type) {
   4415  1.365  knakahar 	case WM_T_82572:
   4416  1.365  knakahar 		hw_ntxqueues = 2;
   4417  1.365  knakahar 		hw_nrxqueues = 2;
   4418  1.365  knakahar 		break;
   4419  1.365  knakahar 	case WM_T_82574:
   4420  1.365  knakahar 		hw_ntxqueues = 2;
   4421  1.365  knakahar 		hw_nrxqueues = 2;
   4422  1.365  knakahar 		break;
   4423  1.365  knakahar 	case WM_T_82575:
   4424  1.365  knakahar 		hw_ntxqueues = 4;
   4425  1.365  knakahar 		hw_nrxqueues = 4;
   4426  1.365  knakahar 		break;
   4427  1.365  knakahar 	case WM_T_82576:
   4428  1.365  knakahar 		hw_ntxqueues = 16;
   4429  1.365  knakahar 		hw_nrxqueues = 16;
   4430  1.365  knakahar 		break;
   4431  1.365  knakahar 	case WM_T_82580:
   4432  1.365  knakahar 	case WM_T_I350:
   4433  1.365  knakahar 	case WM_T_I354:
   4434  1.365  knakahar 		hw_ntxqueues = 8;
   4435  1.365  knakahar 		hw_nrxqueues = 8;
   4436  1.365  knakahar 		break;
   4437  1.365  knakahar 	case WM_T_I210:
   4438  1.365  knakahar 		hw_ntxqueues = 4;
   4439  1.365  knakahar 		hw_nrxqueues = 4;
   4440  1.365  knakahar 		break;
   4441  1.365  knakahar 	case WM_T_I211:
   4442  1.365  knakahar 		hw_ntxqueues = 2;
   4443  1.365  knakahar 		hw_nrxqueues = 2;
   4444  1.365  knakahar 		break;
   4445  1.365  knakahar 		/*
   4446  1.365  knakahar 		 * As below ethernet controllers does not support MSI-X,
   4447  1.365  knakahar 		 * this driver let them not use multiqueue.
   4448  1.365  knakahar 		 *     - WM_T_80003
   4449  1.365  knakahar 		 *     - WM_T_ICH8
   4450  1.365  knakahar 		 *     - WM_T_ICH9
   4451  1.365  knakahar 		 *     - WM_T_ICH10
   4452  1.365  knakahar 		 *     - WM_T_PCH
   4453  1.365  knakahar 		 *     - WM_T_PCH2
   4454  1.365  knakahar 		 *     - WM_T_PCH_LPT
   4455  1.365  knakahar 		 */
   4456  1.365  knakahar 	default:
   4457  1.365  knakahar 		hw_ntxqueues = 1;
   4458  1.365  knakahar 		hw_nrxqueues = 1;
   4459  1.365  knakahar 		break;
   4460  1.365  knakahar 	}
   4461  1.365  knakahar 
   4462  1.405  knakahar 	hw_nqueues = min(hw_ntxqueues, hw_nrxqueues);
   4463  1.405  knakahar 
   4464  1.365  knakahar 	/*
   4465  1.405  knakahar 	 * As queues more than MSI-X vectors cannot improve scaling, we limit
   4466  1.365  knakahar 	 * the number of queues used actually.
   4467  1.405  knakahar 	 */
   4468  1.405  knakahar 	if (nvectors < hw_nqueues + 1) {
   4469  1.405  knakahar 		sc->sc_nqueues = nvectors - 1;
   4470  1.365  knakahar 	} else {
   4471  1.405  knakahar 		sc->sc_nqueues = hw_nqueues;
   4472  1.365  knakahar 	}
   4473  1.365  knakahar 
   4474  1.365  knakahar 	/*
   4475  1.365  knakahar 	 * As queues more then cpus cannot improve scaling, we limit
   4476  1.365  knakahar 	 * the number of queues used actually.
   4477  1.365  knakahar 	 */
   4478  1.405  knakahar 	if (ncpu < sc->sc_nqueues)
   4479  1.405  knakahar 		sc->sc_nqueues = ncpu;
   4480  1.365  knakahar }
   4481  1.365  knakahar 
   4482  1.365  knakahar /*
   4483  1.360  knakahar  * Both single interrupt MSI and INTx can use this function.
   4484  1.360  knakahar  */
   4485  1.360  knakahar static int
   4486  1.360  knakahar wm_setup_legacy(struct wm_softc *sc)
   4487  1.360  knakahar {
   4488  1.360  knakahar 	pci_chipset_tag_t pc = sc->sc_pc;
   4489  1.360  knakahar 	const char *intrstr = NULL;
   4490  1.360  knakahar 	char intrbuf[PCI_INTRSTR_LEN];
   4491  1.375   msaitoh 	int error;
   4492  1.360  knakahar 
   4493  1.375   msaitoh 	error = wm_alloc_txrx_queues(sc);
   4494  1.375   msaitoh 	if (error) {
   4495  1.375   msaitoh 		aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
   4496  1.375   msaitoh 		    error);
   4497  1.375   msaitoh 		return ENOMEM;
   4498  1.375   msaitoh 	}
   4499  1.360  knakahar 	intrstr = pci_intr_string(pc, sc->sc_intrs[0], intrbuf,
   4500  1.360  knakahar 	    sizeof(intrbuf));
   4501  1.360  knakahar #ifdef WM_MPSAFE
   4502  1.360  knakahar 	pci_intr_setattr(pc, &sc->sc_intrs[0], PCI_INTR_MPSAFE, true);
   4503  1.360  knakahar #endif
   4504  1.360  knakahar 	sc->sc_ihs[0] = pci_intr_establish_xname(pc, sc->sc_intrs[0],
   4505  1.360  knakahar 	    IPL_NET, wm_intr_legacy, sc, device_xname(sc->sc_dev));
   4506  1.360  knakahar 	if (sc->sc_ihs[0] == NULL) {
   4507  1.360  knakahar 		aprint_error_dev(sc->sc_dev,"unable to establish %s\n",
   4508  1.416  knakahar 		    (pci_intr_type(pc, sc->sc_intrs[0])
   4509  1.360  knakahar 			== PCI_INTR_TYPE_MSI) ? "MSI" : "INTx");
   4510  1.360  knakahar 		return ENOMEM;
   4511  1.360  knakahar 	}
   4512  1.360  knakahar 
   4513  1.360  knakahar 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   4514  1.360  knakahar 	sc->sc_nintrs = 1;
   4515  1.360  knakahar 	return 0;
   4516  1.360  knakahar }
   4517  1.360  knakahar 
   4518  1.360  knakahar static int
   4519  1.360  knakahar wm_setup_msix(struct wm_softc *sc)
   4520  1.360  knakahar {
   4521  1.360  knakahar 	void *vih;
   4522  1.360  knakahar 	kcpuset_t *affinity;
   4523  1.405  knakahar 	int qidx, error, intr_idx, txrx_established;
   4524  1.360  knakahar 	pci_chipset_tag_t pc = sc->sc_pc;
   4525  1.360  knakahar 	const char *intrstr = NULL;
   4526  1.360  knakahar 	char intrbuf[PCI_INTRSTR_LEN];
   4527  1.360  knakahar 	char intr_xname[INTRDEVNAMEBUF];
   4528  1.404  knakahar 
   4529  1.405  knakahar 	if (sc->sc_nqueues < ncpu) {
   4530  1.404  knakahar 		/*
   4531  1.404  knakahar 		 * To avoid other devices' interrupts, the affinity of Tx/Rx
   4532  1.404  knakahar 		 * interrupts start from CPU#1.
   4533  1.404  knakahar 		 */
   4534  1.404  knakahar 		sc->sc_affinity_offset = 1;
   4535  1.404  knakahar 	} else {
   4536  1.404  knakahar 		/*
   4537  1.404  knakahar 		 * In this case, this device use all CPUs. So, we unify
   4538  1.404  knakahar 		 * affinitied cpu_index to msix vector number for readability.
   4539  1.404  knakahar 		 */
   4540  1.404  knakahar 		sc->sc_affinity_offset = 0;
   4541  1.404  knakahar 	}
   4542  1.360  knakahar 
   4543  1.375   msaitoh 	error = wm_alloc_txrx_queues(sc);
   4544  1.375   msaitoh 	if (error) {
   4545  1.375   msaitoh 		aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
   4546  1.375   msaitoh 		    error);
   4547  1.375   msaitoh 		return ENOMEM;
   4548  1.375   msaitoh 	}
   4549  1.375   msaitoh 
   4550  1.364  knakahar 	kcpuset_create(&affinity, false);
   4551  1.364  knakahar 	intr_idx = 0;
   4552  1.363  knakahar 
   4553  1.364  knakahar 	/*
   4554  1.405  knakahar 	 * TX and RX
   4555  1.364  knakahar 	 */
   4556  1.405  knakahar 	txrx_established = 0;
   4557  1.405  knakahar 	for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   4558  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[qidx];
   4559  1.404  knakahar 		int affinity_to = (sc->sc_affinity_offset + intr_idx) % ncpu;
   4560  1.364  knakahar 
   4561  1.364  knakahar 		intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
   4562  1.364  knakahar 		    sizeof(intrbuf));
   4563  1.364  knakahar #ifdef WM_MPSAFE
   4564  1.364  knakahar 		pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
   4565  1.364  knakahar 		    PCI_INTR_MPSAFE, true);
   4566  1.364  knakahar #endif
   4567  1.364  knakahar 		memset(intr_xname, 0, sizeof(intr_xname));
   4568  1.405  knakahar 		snprintf(intr_xname, sizeof(intr_xname), "%sTXRX%d",
   4569  1.364  knakahar 		    device_xname(sc->sc_dev), qidx);
   4570  1.364  knakahar 		vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
   4571  1.405  knakahar 		    IPL_NET, wm_txrxintr_msix, wmq, intr_xname);
   4572  1.364  knakahar 		if (vih == NULL) {
   4573  1.364  knakahar 			aprint_error_dev(sc->sc_dev,
   4574  1.405  knakahar 			    "unable to establish MSI-X(for TX and RX)%s%s\n",
   4575  1.364  knakahar 			    intrstr ? " at " : "",
   4576  1.364  knakahar 			    intrstr ? intrstr : "");
   4577  1.364  knakahar 
   4578  1.405  knakahar 			goto fail;
   4579  1.360  knakahar 		}
   4580  1.360  knakahar 		kcpuset_zero(affinity);
   4581  1.360  knakahar 		/* Round-robin affinity */
   4582  1.383  knakahar 		kcpuset_set(affinity, affinity_to);
   4583  1.360  knakahar 		error = interrupt_distribute(vih, affinity, NULL);
   4584  1.360  knakahar 		if (error == 0) {
   4585  1.360  knakahar 			aprint_normal_dev(sc->sc_dev,
   4586  1.405  knakahar 			    "for TX and RX interrupting at %s affinity to %u\n",
   4587  1.383  knakahar 			    intrstr, affinity_to);
   4588  1.360  knakahar 		} else {
   4589  1.360  knakahar 			aprint_normal_dev(sc->sc_dev,
   4590  1.405  knakahar 			    "for TX and RX interrupting at %s\n", intrstr);
   4591  1.360  knakahar 		}
   4592  1.364  knakahar 		sc->sc_ihs[intr_idx] = vih;
   4593  1.405  knakahar 		wmq->wmq_id= qidx;
   4594  1.405  knakahar 		wmq->wmq_intr_idx = intr_idx;
   4595  1.364  knakahar 
   4596  1.405  knakahar 		txrx_established++;
   4597  1.364  knakahar 		intr_idx++;
   4598  1.364  knakahar 	}
   4599  1.364  knakahar 
   4600  1.364  knakahar 	/*
   4601  1.364  knakahar 	 * LINK
   4602  1.364  knakahar 	 */
   4603  1.364  knakahar 	intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
   4604  1.364  knakahar 	    sizeof(intrbuf));
   4605  1.364  knakahar #ifdef WM_MPSAFE
   4606  1.388   msaitoh 	pci_intr_setattr(pc, &sc->sc_intrs[intr_idx], PCI_INTR_MPSAFE, true);
   4607  1.364  knakahar #endif
   4608  1.364  knakahar 	memset(intr_xname, 0, sizeof(intr_xname));
   4609  1.364  knakahar 	snprintf(intr_xname, sizeof(intr_xname), "%sLINK",
   4610  1.364  knakahar 	    device_xname(sc->sc_dev));
   4611  1.364  knakahar 	vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
   4612  1.364  knakahar 		    IPL_NET, wm_linkintr_msix, sc, intr_xname);
   4613  1.364  knakahar 	if (vih == NULL) {
   4614  1.364  knakahar 		aprint_error_dev(sc->sc_dev,
   4615  1.364  knakahar 		    "unable to establish MSI-X(for LINK)%s%s\n",
   4616  1.364  knakahar 		    intrstr ? " at " : "",
   4617  1.364  knakahar 		    intrstr ? intrstr : "");
   4618  1.364  knakahar 
   4619  1.405  knakahar 		goto fail;
   4620  1.360  knakahar 	}
   4621  1.364  knakahar 	/* keep default affinity to LINK interrupt */
   4622  1.364  knakahar 	aprint_normal_dev(sc->sc_dev,
   4623  1.364  knakahar 	    "for LINK interrupting at %s\n", intrstr);
   4624  1.364  knakahar 	sc->sc_ihs[intr_idx] = vih;
   4625  1.364  knakahar 	sc->sc_link_intr_idx = intr_idx;
   4626  1.360  knakahar 
   4627  1.405  knakahar 	sc->sc_nintrs = sc->sc_nqueues + 1;
   4628  1.360  knakahar 	kcpuset_destroy(affinity);
   4629  1.360  knakahar 	return 0;
   4630  1.364  knakahar 
   4631  1.405  knakahar  fail:
   4632  1.405  knakahar 	for (qidx = 0; qidx < txrx_established; qidx++) {
   4633  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[qidx];
   4634  1.405  knakahar 		pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[wmq->wmq_intr_idx]);
   4635  1.405  knakahar 		sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
   4636  1.364  knakahar 	}
   4637  1.364  knakahar 
   4638  1.364  knakahar 	kcpuset_destroy(affinity);
   4639  1.364  knakahar 	return ENOMEM;
   4640  1.360  knakahar }
   4641  1.360  knakahar 
   4642  1.429  knakahar static void
   4643  1.429  knakahar wm_turnon(struct wm_softc *sc)
   4644  1.429  knakahar {
   4645  1.429  knakahar 	int i;
   4646  1.429  knakahar 
   4647  1.436  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   4648  1.436  knakahar 
   4649  1.429  knakahar 	for(i = 0; i < sc->sc_nqueues; i++) {
   4650  1.429  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   4651  1.429  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   4652  1.429  knakahar 
   4653  1.429  knakahar 		mutex_enter(txq->txq_lock);
   4654  1.429  knakahar 		txq->txq_stopping = false;
   4655  1.429  knakahar 		mutex_exit(txq->txq_lock);
   4656  1.429  knakahar 
   4657  1.429  knakahar 		mutex_enter(rxq->rxq_lock);
   4658  1.429  knakahar 		rxq->rxq_stopping = false;
   4659  1.429  knakahar 		mutex_exit(rxq->rxq_lock);
   4660  1.429  knakahar 	}
   4661  1.429  knakahar 
   4662  1.429  knakahar 	sc->sc_core_stopping = false;
   4663  1.429  knakahar }
   4664  1.429  knakahar 
   4665  1.429  knakahar static void
   4666  1.429  knakahar wm_turnoff(struct wm_softc *sc)
   4667  1.429  knakahar {
   4668  1.429  knakahar 	int i;
   4669  1.429  knakahar 
   4670  1.436  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   4671  1.436  knakahar 
   4672  1.429  knakahar 	sc->sc_core_stopping = true;
   4673  1.429  knakahar 
   4674  1.429  knakahar 	for(i = 0; i < sc->sc_nqueues; i++) {
   4675  1.429  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   4676  1.429  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   4677  1.429  knakahar 
   4678  1.429  knakahar 		mutex_enter(rxq->rxq_lock);
   4679  1.429  knakahar 		rxq->rxq_stopping = true;
   4680  1.429  knakahar 		mutex_exit(rxq->rxq_lock);
   4681  1.429  knakahar 
   4682  1.429  knakahar 		mutex_enter(txq->txq_lock);
   4683  1.429  knakahar 		txq->txq_stopping = true;
   4684  1.429  knakahar 		mutex_exit(txq->txq_lock);
   4685  1.429  knakahar 	}
   4686  1.429  knakahar }
   4687  1.429  knakahar 
   4688  1.281   msaitoh /*
   4689  1.281   msaitoh  * wm_init:		[ifnet interface function]
   4690  1.281   msaitoh  *
   4691  1.281   msaitoh  *	Initialize the interface.
   4692  1.281   msaitoh  */
   4693  1.281   msaitoh static int
   4694  1.281   msaitoh wm_init(struct ifnet *ifp)
   4695  1.232    bouyer {
   4696  1.232    bouyer 	struct wm_softc *sc = ifp->if_softc;
   4697  1.281   msaitoh 	int ret;
   4698  1.272     ozaki 
   4699  1.357  knakahar 	WM_CORE_LOCK(sc);
   4700  1.281   msaitoh 	ret = wm_init_locked(ifp);
   4701  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   4702  1.281   msaitoh 
   4703  1.281   msaitoh 	return ret;
   4704  1.272     ozaki }
   4705  1.272     ozaki 
   4706  1.281   msaitoh static int
   4707  1.281   msaitoh wm_init_locked(struct ifnet *ifp)
   4708  1.272     ozaki {
   4709  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   4710  1.281   msaitoh 	int i, j, trynum, error = 0;
   4711  1.281   msaitoh 	uint32_t reg;
   4712  1.232    bouyer 
   4713  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   4714  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   4715  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   4716  1.420   msaitoh 
   4717  1.232    bouyer 	/*
   4718  1.281   msaitoh 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   4719  1.281   msaitoh 	 * There is a small but measurable benefit to avoiding the adjusment
   4720  1.281   msaitoh 	 * of the descriptor so that the headers are aligned, for normal mtu,
   4721  1.281   msaitoh 	 * on such platforms.  One possibility is that the DMA itself is
   4722  1.281   msaitoh 	 * slightly more efficient if the front of the entire packet (instead
   4723  1.281   msaitoh 	 * of the front of the headers) is aligned.
   4724  1.281   msaitoh 	 *
   4725  1.281   msaitoh 	 * Note we must always set align_tweak to 0 if we are using
   4726  1.281   msaitoh 	 * jumbo frames.
   4727  1.232    bouyer 	 */
   4728  1.281   msaitoh #ifdef __NO_STRICT_ALIGNMENT
   4729  1.281   msaitoh 	sc->sc_align_tweak = 0;
   4730  1.281   msaitoh #else
   4731  1.281   msaitoh 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   4732  1.281   msaitoh 		sc->sc_align_tweak = 0;
   4733  1.281   msaitoh 	else
   4734  1.281   msaitoh 		sc->sc_align_tweak = 2;
   4735  1.281   msaitoh #endif /* __NO_STRICT_ALIGNMENT */
   4736  1.281   msaitoh 
   4737  1.281   msaitoh 	/* Cancel any pending I/O. */
   4738  1.281   msaitoh 	wm_stop_locked(ifp, 0);
   4739  1.281   msaitoh 
   4740  1.281   msaitoh 	/* update statistics before reset */
   4741  1.281   msaitoh 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   4742  1.281   msaitoh 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   4743  1.281   msaitoh 
   4744  1.443   msaitoh 	/* PCH_SPT hardware workaround */
   4745  1.443   msaitoh 	if (sc->sc_type == WM_T_PCH_SPT)
   4746  1.443   msaitoh 		wm_flush_desc_rings(sc);
   4747  1.443   msaitoh 
   4748  1.281   msaitoh 	/* Reset the chip to a known state. */
   4749  1.281   msaitoh 	wm_reset(sc);
   4750  1.281   msaitoh 
   4751  1.281   msaitoh 	switch (sc->sc_type) {
   4752  1.281   msaitoh 	case WM_T_82571:
   4753  1.281   msaitoh 	case WM_T_82572:
   4754  1.281   msaitoh 	case WM_T_82573:
   4755  1.281   msaitoh 	case WM_T_82574:
   4756  1.281   msaitoh 	case WM_T_82583:
   4757  1.281   msaitoh 	case WM_T_80003:
   4758  1.281   msaitoh 	case WM_T_ICH8:
   4759  1.281   msaitoh 	case WM_T_ICH9:
   4760  1.281   msaitoh 	case WM_T_ICH10:
   4761  1.281   msaitoh 	case WM_T_PCH:
   4762  1.281   msaitoh 	case WM_T_PCH2:
   4763  1.281   msaitoh 	case WM_T_PCH_LPT:
   4764  1.392   msaitoh 	case WM_T_PCH_SPT:
   4765  1.378   msaitoh 		/* AMT based hardware can now take control from firmware */
   4766  1.378   msaitoh 		if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
   4767  1.281   msaitoh 			wm_get_hw_control(sc);
   4768  1.281   msaitoh 		break;
   4769  1.281   msaitoh 	default:
   4770  1.281   msaitoh 		break;
   4771  1.281   msaitoh 	}
   4772  1.232    bouyer 
   4773  1.312   msaitoh 	/* Init hardware bits */
   4774  1.312   msaitoh 	wm_initialize_hardware_bits(sc);
   4775  1.312   msaitoh 
   4776  1.281   msaitoh 	/* Reset the PHY. */
   4777  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   4778  1.281   msaitoh 		wm_gmii_reset(sc);
   4779  1.232    bouyer 
   4780  1.319   msaitoh 	/* Calculate (E)ITR value */
   4781  1.319   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   4782  1.319   msaitoh 		sc->sc_itr = 450;	/* For EITR */
   4783  1.319   msaitoh 	} else if (sc->sc_type >= WM_T_82543) {
   4784  1.319   msaitoh 		/*
   4785  1.319   msaitoh 		 * Set up the interrupt throttling register (units of 256ns)
   4786  1.319   msaitoh 		 * Note that a footnote in Intel's documentation says this
   4787  1.319   msaitoh 		 * ticker runs at 1/4 the rate when the chip is in 100Mbit
   4788  1.319   msaitoh 		 * or 10Mbit mode.  Empirically, it appears to be the case
   4789  1.319   msaitoh 		 * that that is also true for the 1024ns units of the other
   4790  1.319   msaitoh 		 * interrupt-related timer registers -- so, really, we ought
   4791  1.319   msaitoh 		 * to divide this value by 4 when the link speed is low.
   4792  1.319   msaitoh 		 *
   4793  1.319   msaitoh 		 * XXX implement this division at link speed change!
   4794  1.319   msaitoh 		 */
   4795  1.319   msaitoh 
   4796  1.319   msaitoh 		/*
   4797  1.319   msaitoh 		 * For N interrupts/sec, set this value to:
   4798  1.319   msaitoh 		 * 1000000000 / (N * 256).  Note that we set the
   4799  1.319   msaitoh 		 * absolute and packet timer values to this value
   4800  1.319   msaitoh 		 * divided by 4 to get "simple timer" behavior.
   4801  1.319   msaitoh 		 */
   4802  1.319   msaitoh 
   4803  1.319   msaitoh 		sc->sc_itr = 1500;		/* 2604 ints/sec */
   4804  1.319   msaitoh 	}
   4805  1.319   msaitoh 
   4806  1.355  knakahar 	error = wm_init_txrx_queues(sc);
   4807  1.355  knakahar 	if (error)
   4808  1.355  knakahar 		goto out;
   4809  1.232    bouyer 
   4810  1.281   msaitoh 	/*
   4811  1.281   msaitoh 	 * Clear out the VLAN table -- we don't use it (yet).
   4812  1.281   msaitoh 	 */
   4813  1.281   msaitoh 	CSR_WRITE(sc, WMREG_VET, 0);
   4814  1.281   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   4815  1.281   msaitoh 		trynum = 10; /* Due to hw errata */
   4816  1.281   msaitoh 	else
   4817  1.281   msaitoh 		trynum = 1;
   4818  1.281   msaitoh 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   4819  1.281   msaitoh 		for (j = 0; j < trynum; j++)
   4820  1.281   msaitoh 			CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   4821  1.232    bouyer 
   4822  1.281   msaitoh 	/*
   4823  1.281   msaitoh 	 * Set up flow-control parameters.
   4824  1.281   msaitoh 	 *
   4825  1.281   msaitoh 	 * XXX Values could probably stand some tuning.
   4826  1.281   msaitoh 	 */
   4827  1.281   msaitoh 	if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   4828  1.281   msaitoh 	    && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
   4829  1.392   msaitoh 	    && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)
   4830  1.392   msaitoh 	    && (sc->sc_type != WM_T_PCH_SPT)) {
   4831  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   4832  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   4833  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   4834  1.281   msaitoh 	}
   4835  1.232    bouyer 
   4836  1.281   msaitoh 	sc->sc_fcrtl = FCRTL_DFLT;
   4837  1.281   msaitoh 	if (sc->sc_type < WM_T_82543) {
   4838  1.281   msaitoh 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   4839  1.281   msaitoh 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   4840  1.281   msaitoh 	} else {
   4841  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   4842  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   4843  1.281   msaitoh 	}
   4844  1.232    bouyer 
   4845  1.281   msaitoh 	if (sc->sc_type == WM_T_80003)
   4846  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
   4847  1.281   msaitoh 	else
   4848  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   4849  1.232    bouyer 
   4850  1.281   msaitoh 	/* Writes the control register. */
   4851  1.281   msaitoh 	wm_set_vlan(sc);
   4852  1.232    bouyer 
   4853  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   4854  1.281   msaitoh 		int val;
   4855  1.232    bouyer 
   4856  1.281   msaitoh 		switch (sc->sc_type) {
   4857  1.281   msaitoh 		case WM_T_80003:
   4858  1.281   msaitoh 		case WM_T_ICH8:
   4859  1.281   msaitoh 		case WM_T_ICH9:
   4860  1.281   msaitoh 		case WM_T_ICH10:
   4861  1.281   msaitoh 		case WM_T_PCH:
   4862  1.281   msaitoh 		case WM_T_PCH2:
   4863  1.281   msaitoh 		case WM_T_PCH_LPT:
   4864  1.392   msaitoh 		case WM_T_PCH_SPT:
   4865  1.281   msaitoh 			/*
   4866  1.281   msaitoh 			 * Set the mac to wait the maximum time between each
   4867  1.281   msaitoh 			 * iteration and increase the max iterations when
   4868  1.281   msaitoh 			 * polling the phy; this fixes erroneous timeouts at
   4869  1.281   msaitoh 			 * 10Mbps.
   4870  1.281   msaitoh 			 */
   4871  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
   4872  1.281   msaitoh 			    0xFFFF);
   4873  1.388   msaitoh 			val = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM);
   4874  1.281   msaitoh 			val |= 0x3F;
   4875  1.281   msaitoh 			wm_kmrn_writereg(sc,
   4876  1.281   msaitoh 			    KUMCTRLSTA_OFFSET_INB_PARAM, val);
   4877  1.281   msaitoh 			break;
   4878  1.281   msaitoh 		default:
   4879  1.281   msaitoh 			break;
   4880  1.232    bouyer 		}
   4881  1.232    bouyer 
   4882  1.281   msaitoh 		if (sc->sc_type == WM_T_80003) {
   4883  1.281   msaitoh 			val = CSR_READ(sc, WMREG_CTRL_EXT);
   4884  1.281   msaitoh 			val &= ~CTRL_EXT_LINK_MODE_MASK;
   4885  1.281   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, val);
   4886  1.232    bouyer 
   4887  1.281   msaitoh 			/* Bypass RX and TX FIFO's */
   4888  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   4889  1.281   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
   4890  1.281   msaitoh 			    | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   4891  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   4892  1.281   msaitoh 			    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   4893  1.281   msaitoh 			    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   4894  1.232    bouyer 		}
   4895  1.281   msaitoh 	}
   4896  1.281   msaitoh #if 0
   4897  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   4898  1.281   msaitoh #endif
   4899  1.232    bouyer 
   4900  1.281   msaitoh 	/* Set up checksum offload parameters. */
   4901  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_RXCSUM);
   4902  1.281   msaitoh 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   4903  1.281   msaitoh 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   4904  1.281   msaitoh 		reg |= RXCSUM_IPOFL;
   4905  1.281   msaitoh 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   4906  1.281   msaitoh 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   4907  1.281   msaitoh 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   4908  1.281   msaitoh 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   4909  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   4910  1.232    bouyer 
   4911  1.335   msaitoh 	/* Set up MSI-X */
   4912  1.335   msaitoh 	if (sc->sc_nintrs > 1) {
   4913  1.335   msaitoh 		uint32_t ivar;
   4914  1.405  knakahar 		struct wm_queue *wmq;
   4915  1.405  knakahar 		int qid, qintr_idx;
   4916  1.335   msaitoh 
   4917  1.335   msaitoh 		if (sc->sc_type == WM_T_82575) {
   4918  1.335   msaitoh 			/* Interrupt control */
   4919  1.335   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4920  1.335   msaitoh 			reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME | CTRL_EXT_NSICR;
   4921  1.335   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4922  1.335   msaitoh 
   4923  1.405  knakahar 			/* TX and RX */
   4924  1.405  knakahar 			for (i = 0; i < sc->sc_nqueues; i++) {
   4925  1.405  knakahar 				wmq = &sc->sc_queue[i];
   4926  1.405  knakahar 				CSR_WRITE(sc, WMREG_MSIXBM(wmq->wmq_intr_idx),
   4927  1.405  knakahar 				    EITR_TX_QUEUE(wmq->wmq_id)
   4928  1.405  knakahar 				    | EITR_RX_QUEUE(wmq->wmq_id));
   4929  1.364  knakahar 			}
   4930  1.335   msaitoh 			/* Link status */
   4931  1.364  knakahar 			CSR_WRITE(sc, WMREG_MSIXBM(sc->sc_link_intr_idx),
   4932  1.335   msaitoh 			    EITR_OTHER);
   4933  1.335   msaitoh 		} else if (sc->sc_type == WM_T_82574) {
   4934  1.335   msaitoh 			/* Interrupt control */
   4935  1.335   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4936  1.335   msaitoh 			reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME;
   4937  1.335   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4938  1.335   msaitoh 
   4939  1.364  knakahar 			ivar = 0;
   4940  1.405  knakahar 			/* TX and RX */
   4941  1.405  knakahar 			for (i = 0; i < sc->sc_nqueues; i++) {
   4942  1.405  knakahar 				wmq = &sc->sc_queue[i];
   4943  1.405  knakahar 				qid = wmq->wmq_id;
   4944  1.405  knakahar 				qintr_idx = wmq->wmq_intr_idx;
   4945  1.405  knakahar 
   4946  1.405  knakahar 				ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
   4947  1.405  knakahar 				    IVAR_TX_MASK_Q_82574(qid));
   4948  1.405  knakahar 				ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
   4949  1.405  knakahar 				    IVAR_RX_MASK_Q_82574(qid));
   4950  1.364  knakahar 			}
   4951  1.364  knakahar 			/* Link status */
   4952  1.388   msaitoh 			ivar |= __SHIFTIN((IVAR_VALID_82574
   4953  1.388   msaitoh 				| sc->sc_link_intr_idx), IVAR_OTHER_MASK);
   4954  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IVAR, ivar | IVAR_INT_ON_ALL_WB);
   4955  1.335   msaitoh 		} else {
   4956  1.335   msaitoh 			/* Interrupt control */
   4957  1.388   msaitoh 			CSR_WRITE(sc, WMREG_GPIE, GPIE_NSICR | GPIE_MULTI_MSIX
   4958  1.388   msaitoh 			    | GPIE_EIAME | GPIE_PBA);
   4959  1.335   msaitoh 
   4960  1.335   msaitoh 			switch (sc->sc_type) {
   4961  1.335   msaitoh 			case WM_T_82580:
   4962  1.335   msaitoh 			case WM_T_I350:
   4963  1.335   msaitoh 			case WM_T_I354:
   4964  1.335   msaitoh 			case WM_T_I210:
   4965  1.335   msaitoh 			case WM_T_I211:
   4966  1.405  knakahar 				/* TX and RX */
   4967  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   4968  1.405  knakahar 					wmq = &sc->sc_queue[i];
   4969  1.405  knakahar 					qid = wmq->wmq_id;
   4970  1.405  knakahar 					qintr_idx = wmq->wmq_intr_idx;
   4971  1.405  knakahar 
   4972  1.364  knakahar 					ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
   4973  1.364  knakahar 					ivar &= ~IVAR_TX_MASK_Q(qid);
   4974  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   4975  1.388   msaitoh 						| IVAR_VALID),
   4976  1.388   msaitoh 					    IVAR_TX_MASK_Q(qid));
   4977  1.364  knakahar 					ivar &= ~IVAR_RX_MASK_Q(qid);
   4978  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   4979  1.388   msaitoh 						| IVAR_VALID),
   4980  1.388   msaitoh 					    IVAR_RX_MASK_Q(qid));
   4981  1.364  knakahar 					CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
   4982  1.364  knakahar 				}
   4983  1.335   msaitoh 				break;
   4984  1.335   msaitoh 			case WM_T_82576:
   4985  1.405  knakahar 				/* TX and RX */
   4986  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   4987  1.405  knakahar 					wmq = &sc->sc_queue[i];
   4988  1.405  knakahar 					qid = wmq->wmq_id;
   4989  1.405  knakahar 					qintr_idx = wmq->wmq_intr_idx;
   4990  1.405  knakahar 
   4991  1.388   msaitoh 					ivar = CSR_READ(sc,
   4992  1.388   msaitoh 					    WMREG_IVAR_Q_82576(qid));
   4993  1.364  knakahar 					ivar &= ~IVAR_TX_MASK_Q_82576(qid);
   4994  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   4995  1.388   msaitoh 						| IVAR_VALID),
   4996  1.388   msaitoh 					    IVAR_TX_MASK_Q_82576(qid));
   4997  1.364  knakahar 					ivar &= ~IVAR_RX_MASK_Q_82576(qid);
   4998  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   4999  1.388   msaitoh 						| IVAR_VALID),
   5000  1.388   msaitoh 					    IVAR_RX_MASK_Q_82576(qid));
   5001  1.388   msaitoh 					CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
   5002  1.388   msaitoh 					    ivar);
   5003  1.364  knakahar 				}
   5004  1.335   msaitoh 				break;
   5005  1.335   msaitoh 			default:
   5006  1.335   msaitoh 				break;
   5007  1.335   msaitoh 			}
   5008  1.335   msaitoh 
   5009  1.335   msaitoh 			/* Link status */
   5010  1.364  knakahar 			ivar = __SHIFTIN((sc->sc_link_intr_idx | IVAR_VALID),
   5011  1.335   msaitoh 			    IVAR_MISC_OTHER);
   5012  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IVAR_MISC, ivar);
   5013  1.335   msaitoh 		}
   5014  1.365  knakahar 
   5015  1.405  knakahar 		if (sc->sc_nqueues > 1) {
   5016  1.365  knakahar 			wm_init_rss(sc);
   5017  1.365  knakahar 
   5018  1.365  knakahar 			/*
   5019  1.365  knakahar 			** NOTE: Receive Full-Packet Checksum Offload
   5020  1.365  knakahar 			** is mutually exclusive with Multiqueue. However
   5021  1.365  knakahar 			** this is not the same as TCP/IP checksums which
   5022  1.365  knakahar 			** still work.
   5023  1.365  knakahar 			*/
   5024  1.365  knakahar 			reg = CSR_READ(sc, WMREG_RXCSUM);
   5025  1.365  knakahar 			reg |= RXCSUM_PCSD;
   5026  1.365  knakahar 			CSR_WRITE(sc, WMREG_RXCSUM, reg);
   5027  1.365  knakahar 		}
   5028  1.335   msaitoh 	}
   5029  1.335   msaitoh 
   5030  1.281   msaitoh 	/* Set up the interrupt registers. */
   5031  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   5032  1.281   msaitoh 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   5033  1.281   msaitoh 	    ICR_RXO | ICR_RXT0;
   5034  1.335   msaitoh 	if (sc->sc_nintrs > 1) {
   5035  1.335   msaitoh 		uint32_t mask;
   5036  1.405  knakahar 		struct wm_queue *wmq;
   5037  1.388   msaitoh 
   5038  1.335   msaitoh 		switch (sc->sc_type) {
   5039  1.335   msaitoh 		case WM_T_82574:
   5040  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574,
   5041  1.335   msaitoh 			    WMREG_EIAC_82574_MSIX_MASK);
   5042  1.335   msaitoh 			sc->sc_icr |= WMREG_EIAC_82574_MSIX_MASK;
   5043  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   5044  1.335   msaitoh 			break;
   5045  1.335   msaitoh 		default:
   5046  1.364  knakahar 			if (sc->sc_type == WM_T_82575) {
   5047  1.364  knakahar 				mask = 0;
   5048  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   5049  1.405  knakahar 					wmq = &sc->sc_queue[i];
   5050  1.405  knakahar 					mask |= EITR_TX_QUEUE(wmq->wmq_id);
   5051  1.405  knakahar 					mask |= EITR_RX_QUEUE(wmq->wmq_id);
   5052  1.364  knakahar 				}
   5053  1.364  knakahar 				mask |= EITR_OTHER;
   5054  1.364  knakahar 			} else {
   5055  1.364  knakahar 				mask = 0;
   5056  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   5057  1.405  knakahar 					wmq = &sc->sc_queue[i];
   5058  1.405  knakahar 					mask |= 1 << wmq->wmq_intr_idx;
   5059  1.364  knakahar 				}
   5060  1.364  knakahar 				mask |= 1 << sc->sc_link_intr_idx;
   5061  1.364  knakahar 			}
   5062  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, mask);
   5063  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAM, mask);
   5064  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMS, mask);
   5065  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
   5066  1.335   msaitoh 			break;
   5067  1.335   msaitoh 		}
   5068  1.335   msaitoh 	} else
   5069  1.335   msaitoh 		CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   5070  1.232    bouyer 
   5071  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5072  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5073  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   5074  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH_SPT)) {
   5075  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_KABGTXD);
   5076  1.281   msaitoh 		reg |= KABGTXD_BGSQLBIAS;
   5077  1.281   msaitoh 		CSR_WRITE(sc, WMREG_KABGTXD, reg);
   5078  1.281   msaitoh 	}
   5079  1.232    bouyer 
   5080  1.281   msaitoh 	/* Set up the inter-packet gap. */
   5081  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   5082  1.232    bouyer 
   5083  1.281   msaitoh 	if (sc->sc_type >= WM_T_82543) {
   5084  1.281   msaitoh 		/*
   5085  1.319   msaitoh 		 * XXX 82574 has both ITR and EITR. SET EITR when we use
   5086  1.319   msaitoh 		 * the multi queue function with MSI-X.
   5087  1.281   msaitoh 		 */
   5088  1.349  knakahar 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5089  1.364  knakahar 			int qidx;
   5090  1.405  knakahar 			for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   5091  1.405  knakahar 				struct wm_queue *wmq = &sc->sc_queue[qidx];
   5092  1.405  knakahar 				CSR_WRITE(sc, WMREG_EITR(wmq->wmq_intr_idx),
   5093  1.349  knakahar 				    sc->sc_itr);
   5094  1.364  knakahar 			}
   5095  1.364  knakahar 			/*
   5096  1.364  knakahar 			 * Link interrupts occur much less than TX
   5097  1.364  knakahar 			 * interrupts and RX interrupts. So, we don't
   5098  1.364  knakahar 			 * tune EINTR(WM_MSIX_LINKINTR_IDX) value like
   5099  1.364  knakahar 			 * FreeBSD's if_igb.
   5100  1.364  knakahar 			 */
   5101  1.349  knakahar 		} else
   5102  1.319   msaitoh 			CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   5103  1.281   msaitoh 	}
   5104  1.232    bouyer 
   5105  1.281   msaitoh 	/* Set the VLAN ethernetype. */
   5106  1.281   msaitoh 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   5107  1.232    bouyer 
   5108  1.281   msaitoh 	/*
   5109  1.281   msaitoh 	 * Set up the transmit control register; we start out with
   5110  1.281   msaitoh 	 * a collision distance suitable for FDX, but update it whe
   5111  1.281   msaitoh 	 * we resolve the media type.
   5112  1.281   msaitoh 	 */
   5113  1.281   msaitoh 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
   5114  1.281   msaitoh 	    | TCTL_CT(TX_COLLISION_THRESHOLD)
   5115  1.281   msaitoh 	    | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   5116  1.281   msaitoh 	if (sc->sc_type >= WM_T_82571)
   5117  1.281   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   5118  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   5119  1.232    bouyer 
   5120  1.281   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5121  1.281   msaitoh 		/* Write TDT after TCTL.EN is set. See the document. */
   5122  1.361  knakahar 		CSR_WRITE(sc, WMREG_TDT(0), 0);
   5123  1.232    bouyer 	}
   5124  1.232    bouyer 
   5125  1.281   msaitoh 	if (sc->sc_type == WM_T_80003) {
   5126  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL_EXT);
   5127  1.281   msaitoh 		reg &= ~TCTL_EXT_GCEX_MASK;
   5128  1.281   msaitoh 		reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
   5129  1.281   msaitoh 		CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
   5130  1.272     ozaki 	}
   5131  1.272     ozaki 
   5132  1.281   msaitoh 	/* Set the media. */
   5133  1.281   msaitoh 	if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
   5134  1.281   msaitoh 		goto out;
   5135  1.281   msaitoh 
   5136  1.281   msaitoh 	/* Configure for OS presence */
   5137  1.281   msaitoh 	wm_init_manageability(sc);
   5138  1.232    bouyer 
   5139  1.281   msaitoh 	/*
   5140  1.281   msaitoh 	 * Set up the receive control register; we actually program
   5141  1.281   msaitoh 	 * the register when we set the receive filter.  Use multicast
   5142  1.281   msaitoh 	 * address offset type 0.
   5143  1.281   msaitoh 	 *
   5144  1.281   msaitoh 	 * Only the i82544 has the ability to strip the incoming
   5145  1.281   msaitoh 	 * CRC, so we don't enable that feature.
   5146  1.281   msaitoh 	 */
   5147  1.281   msaitoh 	sc->sc_mchash_type = 0;
   5148  1.281   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   5149  1.281   msaitoh 	    | RCTL_MO(sc->sc_mchash_type);
   5150  1.281   msaitoh 
   5151  1.281   msaitoh 	/*
   5152  1.281   msaitoh 	 * The I350 has a bug where it always strips the CRC whether
   5153  1.281   msaitoh 	 * asked to or not. So ask for stripped CRC here and cope in rxeof
   5154  1.281   msaitoh 	 */
   5155  1.281   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   5156  1.281   msaitoh 	    || (sc->sc_type == WM_T_I210))
   5157  1.281   msaitoh 		sc->sc_rctl |= RCTL_SECRC;
   5158  1.281   msaitoh 
   5159  1.281   msaitoh 	if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
   5160  1.281   msaitoh 	    && (ifp->if_mtu > ETHERMTU)) {
   5161  1.281   msaitoh 		sc->sc_rctl |= RCTL_LPE;
   5162  1.281   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5163  1.281   msaitoh 			CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
   5164  1.281   msaitoh 	}
   5165  1.281   msaitoh 
   5166  1.281   msaitoh 	if (MCLBYTES == 2048) {
   5167  1.281   msaitoh 		sc->sc_rctl |= RCTL_2k;
   5168  1.281   msaitoh 	} else {
   5169  1.281   msaitoh 		if (sc->sc_type >= WM_T_82543) {
   5170  1.281   msaitoh 			switch (MCLBYTES) {
   5171  1.281   msaitoh 			case 4096:
   5172  1.281   msaitoh 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   5173  1.281   msaitoh 				break;
   5174  1.281   msaitoh 			case 8192:
   5175  1.281   msaitoh 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   5176  1.281   msaitoh 				break;
   5177  1.281   msaitoh 			case 16384:
   5178  1.281   msaitoh 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   5179  1.281   msaitoh 				break;
   5180  1.281   msaitoh 			default:
   5181  1.281   msaitoh 				panic("wm_init: MCLBYTES %d unsupported",
   5182  1.281   msaitoh 				    MCLBYTES);
   5183  1.281   msaitoh 				break;
   5184  1.281   msaitoh 			}
   5185  1.281   msaitoh 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   5186  1.281   msaitoh 	}
   5187  1.281   msaitoh 
   5188  1.281   msaitoh 	/* Set the receive filter. */
   5189  1.281   msaitoh 	wm_set_filter(sc);
   5190  1.281   msaitoh 
   5191  1.281   msaitoh 	/* Enable ECC */
   5192  1.281   msaitoh 	switch (sc->sc_type) {
   5193  1.281   msaitoh 	case WM_T_82571:
   5194  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_PBA_ECC);
   5195  1.281   msaitoh 		reg |= PBA_ECC_CORR_EN;
   5196  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PBA_ECC, reg);
   5197  1.281   msaitoh 		break;
   5198  1.281   msaitoh 	case WM_T_PCH_LPT:
   5199  1.392   msaitoh 	case WM_T_PCH_SPT:
   5200  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_PBECCSTS);
   5201  1.281   msaitoh 		reg |= PBECCSTS_UNCORR_ECC_ENABLE;
   5202  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PBECCSTS, reg);
   5203  1.281   msaitoh 
   5204  1.444   msaitoh 		sc->sc_ctrl |= CTRL_MEHE;
   5205  1.444   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   5206  1.281   msaitoh 		break;
   5207  1.281   msaitoh 	default:
   5208  1.281   msaitoh 		break;
   5209  1.232    bouyer 	}
   5210  1.281   msaitoh 
   5211  1.281   msaitoh 	/* On 575 and later set RDT only if RX enabled */
   5212  1.362  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5213  1.364  knakahar 		int qidx;
   5214  1.405  knakahar 		for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   5215  1.405  knakahar 			struct wm_rxqueue *rxq = &sc->sc_queue[qidx].wmq_rxq;
   5216  1.364  knakahar 			for (i = 0; i < WM_NRXDESC; i++) {
   5217  1.413     skrll 				mutex_enter(rxq->rxq_lock);
   5218  1.364  knakahar 				wm_init_rxdesc(rxq, i);
   5219  1.413     skrll 				mutex_exit(rxq->rxq_lock);
   5220  1.364  knakahar 
   5221  1.364  knakahar 			}
   5222  1.364  knakahar 		}
   5223  1.362  knakahar 	}
   5224  1.281   msaitoh 
   5225  1.429  knakahar 	wm_turnon(sc);
   5226  1.281   msaitoh 
   5227  1.281   msaitoh 	/* Start the one second link check clock. */
   5228  1.281   msaitoh 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   5229  1.281   msaitoh 
   5230  1.281   msaitoh 	/* ...all done! */
   5231  1.281   msaitoh 	ifp->if_flags |= IFF_RUNNING;
   5232  1.281   msaitoh 	ifp->if_flags &= ~IFF_OACTIVE;
   5233  1.281   msaitoh 
   5234  1.281   msaitoh  out:
   5235  1.281   msaitoh 	sc->sc_if_flags = ifp->if_flags;
   5236  1.281   msaitoh 	if (error)
   5237  1.281   msaitoh 		log(LOG_ERR, "%s: interface not running\n",
   5238  1.281   msaitoh 		    device_xname(sc->sc_dev));
   5239  1.281   msaitoh 	return error;
   5240  1.232    bouyer }
   5241  1.232    bouyer 
   5242  1.232    bouyer /*
   5243  1.281   msaitoh  * wm_stop:		[ifnet interface function]
   5244    1.1   thorpej  *
   5245  1.281   msaitoh  *	Stop transmission on the interface.
   5246    1.1   thorpej  */
   5247   1.47   thorpej static void
   5248  1.281   msaitoh wm_stop(struct ifnet *ifp, int disable)
   5249    1.1   thorpej {
   5250    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   5251    1.1   thorpej 
   5252  1.357  knakahar 	WM_CORE_LOCK(sc);
   5253  1.281   msaitoh 	wm_stop_locked(ifp, disable);
   5254  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   5255    1.1   thorpej }
   5256    1.1   thorpej 
   5257  1.281   msaitoh static void
   5258  1.281   msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
   5259  1.213   msaitoh {
   5260  1.213   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   5261  1.281   msaitoh 	struct wm_txsoft *txs;
   5262  1.364  knakahar 	int i, qidx;
   5263  1.281   msaitoh 
   5264  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   5265  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   5266  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   5267  1.281   msaitoh 
   5268  1.429  knakahar 	wm_turnoff(sc);
   5269  1.272     ozaki 
   5270  1.281   msaitoh 	/* Stop the one second clock. */
   5271  1.281   msaitoh 	callout_stop(&sc->sc_tick_ch);
   5272  1.213   msaitoh 
   5273  1.281   msaitoh 	/* Stop the 82547 Tx FIFO stall check timer. */
   5274  1.281   msaitoh 	if (sc->sc_type == WM_T_82547)
   5275  1.281   msaitoh 		callout_stop(&sc->sc_txfifo_ch);
   5276  1.217    dyoung 
   5277  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   5278  1.281   msaitoh 		/* Down the MII. */
   5279  1.281   msaitoh 		mii_down(&sc->sc_mii);
   5280  1.281   msaitoh 	} else {
   5281  1.281   msaitoh #if 0
   5282  1.281   msaitoh 		/* Should we clear PHY's status properly? */
   5283  1.281   msaitoh 		wm_reset(sc);
   5284  1.281   msaitoh #endif
   5285  1.272     ozaki 	}
   5286  1.213   msaitoh 
   5287  1.281   msaitoh 	/* Stop the transmit and receive processes. */
   5288  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, 0);
   5289  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   5290  1.281   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   5291  1.281   msaitoh 
   5292  1.281   msaitoh 	/*
   5293  1.281   msaitoh 	 * Clear the interrupt mask to ensure the device cannot assert its
   5294  1.281   msaitoh 	 * interrupt line.
   5295  1.335   msaitoh 	 * Clear sc->sc_icr to ensure wm_intr_legacy() makes no attempt to
   5296  1.335   msaitoh 	 * service any currently pending or shared interrupt.
   5297  1.281   msaitoh 	 */
   5298  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   5299  1.281   msaitoh 	sc->sc_icr = 0;
   5300  1.335   msaitoh 	if (sc->sc_nintrs > 1) {
   5301  1.335   msaitoh 		if (sc->sc_type != WM_T_82574) {
   5302  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
   5303  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, 0);
   5304  1.335   msaitoh 		} else
   5305  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574, 0);
   5306  1.335   msaitoh 	}
   5307  1.281   msaitoh 
   5308  1.281   msaitoh 	/* Release any queued transmit buffers. */
   5309  1.405  knakahar 	for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   5310  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[qidx];
   5311  1.405  knakahar 		struct wm_txqueue *txq = &wmq->wmq_txq;
   5312  1.413     skrll 		mutex_enter(txq->txq_lock);
   5313  1.364  knakahar 		for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   5314  1.364  knakahar 			txs = &txq->txq_soft[i];
   5315  1.364  knakahar 			if (txs->txs_mbuf != NULL) {
   5316  1.388   msaitoh 				bus_dmamap_unload(sc->sc_dmat,txs->txs_dmamap);
   5317  1.364  knakahar 				m_freem(txs->txs_mbuf);
   5318  1.364  knakahar 				txs->txs_mbuf = NULL;
   5319  1.364  knakahar 			}
   5320  1.281   msaitoh 		}
   5321  1.413     skrll 		mutex_exit(txq->txq_lock);
   5322  1.281   msaitoh 	}
   5323  1.217    dyoung 
   5324  1.281   msaitoh 	/* Mark the interface as down and cancel the watchdog timer. */
   5325  1.281   msaitoh 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   5326  1.281   msaitoh 	ifp->if_timer = 0;
   5327  1.213   msaitoh 
   5328  1.357  knakahar 	if (disable) {
   5329  1.405  knakahar 		for (i = 0; i < sc->sc_nqueues; i++) {
   5330  1.405  knakahar 			struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   5331  1.413     skrll 			mutex_enter(rxq->rxq_lock);
   5332  1.364  knakahar 			wm_rxdrain(rxq);
   5333  1.413     skrll 			mutex_exit(rxq->rxq_lock);
   5334  1.364  knakahar 		}
   5335  1.357  knakahar 	}
   5336  1.272     ozaki 
   5337  1.281   msaitoh #if 0 /* notyet */
   5338  1.281   msaitoh 	if (sc->sc_type >= WM_T_82544)
   5339  1.281   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   5340  1.281   msaitoh #endif
   5341  1.213   msaitoh }
   5342  1.213   msaitoh 
   5343   1.47   thorpej static void
   5344  1.281   msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   5345    1.1   thorpej {
   5346  1.281   msaitoh 	struct mbuf *m;
   5347    1.1   thorpej 	int i;
   5348    1.1   thorpej 
   5349  1.281   msaitoh 	log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
   5350  1.281   msaitoh 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   5351  1.281   msaitoh 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   5352  1.281   msaitoh 		    "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
   5353  1.281   msaitoh 		    m->m_data, m->m_len, m->m_flags);
   5354  1.281   msaitoh 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
   5355  1.281   msaitoh 	    i, i == 1 ? "" : "s");
   5356  1.281   msaitoh }
   5357  1.272     ozaki 
   5358  1.281   msaitoh /*
   5359  1.281   msaitoh  * wm_82547_txfifo_stall:
   5360  1.281   msaitoh  *
   5361  1.281   msaitoh  *	Callout used to wait for the 82547 Tx FIFO to drain,
   5362  1.281   msaitoh  *	reset the FIFO pointers, and restart packet transmission.
   5363  1.281   msaitoh  */
   5364  1.281   msaitoh static void
   5365  1.281   msaitoh wm_82547_txfifo_stall(void *arg)
   5366  1.281   msaitoh {
   5367  1.281   msaitoh 	struct wm_softc *sc = arg;
   5368  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   5369    1.1   thorpej 
   5370  1.413     skrll 	mutex_enter(txq->txq_lock);
   5371    1.1   thorpej 
   5372  1.429  knakahar 	if (txq->txq_stopping)
   5373  1.281   msaitoh 		goto out;
   5374    1.1   thorpej 
   5375  1.356  knakahar 	if (txq->txq_fifo_stall) {
   5376  1.361  knakahar 		if (CSR_READ(sc, WMREG_TDT(0)) == CSR_READ(sc, WMREG_TDH(0)) &&
   5377  1.281   msaitoh 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   5378  1.281   msaitoh 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   5379  1.281   msaitoh 			/*
   5380  1.281   msaitoh 			 * Packets have drained.  Stop transmitter, reset
   5381  1.281   msaitoh 			 * FIFO pointers, restart transmitter, and kick
   5382  1.281   msaitoh 			 * the packet queue.
   5383  1.281   msaitoh 			 */
   5384  1.281   msaitoh 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   5385  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   5386  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFT, txq->txq_fifo_addr);
   5387  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFH, txq->txq_fifo_addr);
   5388  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFTS, txq->txq_fifo_addr);
   5389  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFHS, txq->txq_fifo_addr);
   5390  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   5391  1.281   msaitoh 			CSR_WRITE_FLUSH(sc);
   5392    1.1   thorpej 
   5393  1.356  knakahar 			txq->txq_fifo_head = 0;
   5394  1.356  knakahar 			txq->txq_fifo_stall = 0;
   5395  1.281   msaitoh 			wm_start_locked(&sc->sc_ethercom.ec_if);
   5396  1.281   msaitoh 		} else {
   5397  1.281   msaitoh 			/*
   5398  1.281   msaitoh 			 * Still waiting for packets to drain; try again in
   5399  1.281   msaitoh 			 * another tick.
   5400  1.281   msaitoh 			 */
   5401  1.281   msaitoh 			callout_schedule(&sc->sc_txfifo_ch, 1);
   5402   1.20   thorpej 		}
   5403  1.281   msaitoh 	}
   5404    1.1   thorpej 
   5405  1.281   msaitoh out:
   5406  1.413     skrll 	mutex_exit(txq->txq_lock);
   5407  1.281   msaitoh }
   5408    1.1   thorpej 
   5409  1.281   msaitoh /*
   5410  1.281   msaitoh  * wm_82547_txfifo_bugchk:
   5411  1.281   msaitoh  *
   5412  1.281   msaitoh  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   5413  1.281   msaitoh  *	prevent enqueueing a packet that would wrap around the end
   5414  1.281   msaitoh  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   5415  1.281   msaitoh  *
   5416  1.281   msaitoh  *	We do this by checking the amount of space before the end
   5417  1.281   msaitoh  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   5418  1.281   msaitoh  *	the Tx FIFO, wait for all remaining packets to drain, reset
   5419  1.281   msaitoh  *	the internal FIFO pointers to the beginning, and restart
   5420  1.281   msaitoh  *	transmission on the interface.
   5421  1.281   msaitoh  */
   5422  1.281   msaitoh #define	WM_FIFO_HDR		0x10
   5423  1.281   msaitoh #define	WM_82547_PAD_LEN	0x3e0
   5424  1.281   msaitoh static int
   5425  1.281   msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   5426  1.281   msaitoh {
   5427  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   5428  1.356  knakahar 	int space = txq->txq_fifo_size - txq->txq_fifo_head;
   5429  1.281   msaitoh 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   5430    1.1   thorpej 
   5431  1.281   msaitoh 	/* Just return if already stalled. */
   5432  1.356  knakahar 	if (txq->txq_fifo_stall)
   5433  1.281   msaitoh 		return 1;
   5434    1.1   thorpej 
   5435  1.281   msaitoh 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   5436  1.281   msaitoh 		/* Stall only occurs in half-duplex mode. */
   5437  1.281   msaitoh 		goto send_packet;
   5438  1.281   msaitoh 	}
   5439    1.1   thorpej 
   5440  1.281   msaitoh 	if (len >= WM_82547_PAD_LEN + space) {
   5441  1.356  knakahar 		txq->txq_fifo_stall = 1;
   5442  1.281   msaitoh 		callout_schedule(&sc->sc_txfifo_ch, 1);
   5443  1.281   msaitoh 		return 1;
   5444    1.1   thorpej 	}
   5445    1.1   thorpej 
   5446  1.281   msaitoh  send_packet:
   5447  1.356  knakahar 	txq->txq_fifo_head += len;
   5448  1.356  knakahar 	if (txq->txq_fifo_head >= txq->txq_fifo_size)
   5449  1.356  knakahar 		txq->txq_fifo_head -= txq->txq_fifo_size;
   5450    1.1   thorpej 
   5451  1.281   msaitoh 	return 0;
   5452    1.1   thorpej }
   5453    1.1   thorpej 
   5454  1.353  knakahar static int
   5455  1.362  knakahar wm_alloc_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
   5456  1.354  knakahar {
   5457  1.354  knakahar 	int error;
   5458  1.354  knakahar 
   5459  1.354  knakahar 	/*
   5460  1.354  knakahar 	 * Allocate the control data structures, and create and load the
   5461  1.354  knakahar 	 * DMA map for it.
   5462  1.354  knakahar 	 *
   5463  1.354  knakahar 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   5464  1.354  knakahar 	 * memory.  So must Rx descriptors.  We simplify by allocating
   5465  1.354  knakahar 	 * both sets within the same 4G segment.
   5466  1.354  knakahar 	 */
   5467  1.399  knakahar 	if (sc->sc_type < WM_T_82544)
   5468  1.356  knakahar 		WM_NTXDESC(txq) = WM_NTXDESC_82542;
   5469  1.399  knakahar 	else
   5470  1.356  knakahar 		WM_NTXDESC(txq) = WM_NTXDESC_82544;
   5471  1.398  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5472  1.398  knakahar 		txq->txq_descsize = sizeof(nq_txdesc_t);
   5473  1.398  knakahar 	else
   5474  1.398  knakahar 		txq->txq_descsize = sizeof(wiseman_txdesc_t);
   5475  1.354  knakahar 
   5476  1.399  knakahar 	if ((error = bus_dmamem_alloc(sc->sc_dmat, WM_TXDESCS_SIZE(txq),
   5477  1.388   msaitoh 		    PAGE_SIZE, (bus_size_t) 0x100000000ULL, &txq->txq_desc_seg,
   5478  1.388   msaitoh 		    1, &txq->txq_desc_rseg, 0)) != 0) {
   5479  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   5480  1.354  knakahar 		    "unable to allocate TX control data, error = %d\n",
   5481  1.354  knakahar 		    error);
   5482  1.354  knakahar 		goto fail_0;
   5483  1.354  knakahar 	}
   5484  1.354  knakahar 
   5485  1.356  knakahar 	if ((error = bus_dmamem_map(sc->sc_dmat, &txq->txq_desc_seg,
   5486  1.399  knakahar 		    txq->txq_desc_rseg, WM_TXDESCS_SIZE(txq),
   5487  1.356  knakahar 		    (void **)&txq->txq_descs_u, BUS_DMA_COHERENT)) != 0) {
   5488  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   5489  1.354  knakahar 		    "unable to map TX control data, error = %d\n", error);
   5490  1.354  knakahar 		goto fail_1;
   5491  1.354  knakahar 	}
   5492  1.354  knakahar 
   5493  1.399  knakahar 	if ((error = bus_dmamap_create(sc->sc_dmat, WM_TXDESCS_SIZE(txq), 1,
   5494  1.399  knakahar 		    WM_TXDESCS_SIZE(txq), 0, 0, &txq->txq_desc_dmamap)) != 0) {
   5495  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   5496  1.354  knakahar 		    "unable to create TX control data DMA map, error = %d\n",
   5497  1.354  knakahar 		    error);
   5498  1.354  knakahar 		goto fail_2;
   5499  1.354  knakahar 	}
   5500  1.354  knakahar 
   5501  1.356  knakahar 	if ((error = bus_dmamap_load(sc->sc_dmat, txq->txq_desc_dmamap,
   5502  1.399  knakahar 		    txq->txq_descs_u, WM_TXDESCS_SIZE(txq), NULL, 0)) != 0) {
   5503  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   5504  1.354  knakahar 		    "unable to load TX control data DMA map, error = %d\n",
   5505  1.354  knakahar 		    error);
   5506  1.354  knakahar 		goto fail_3;
   5507  1.354  knakahar 	}
   5508  1.354  knakahar 
   5509  1.354  knakahar 	return 0;
   5510  1.354  knakahar 
   5511  1.354  knakahar  fail_3:
   5512  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
   5513  1.354  knakahar  fail_2:
   5514  1.356  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
   5515  1.399  knakahar 	    WM_TXDESCS_SIZE(txq));
   5516  1.354  knakahar  fail_1:
   5517  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
   5518  1.354  knakahar  fail_0:
   5519  1.354  knakahar 	return error;
   5520  1.354  knakahar }
   5521  1.354  knakahar 
   5522  1.354  knakahar static void
   5523  1.362  knakahar wm_free_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
   5524  1.354  knakahar {
   5525  1.354  knakahar 
   5526  1.356  knakahar 	bus_dmamap_unload(sc->sc_dmat, txq->txq_desc_dmamap);
   5527  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
   5528  1.356  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
   5529  1.399  knakahar 	    WM_TXDESCS_SIZE(txq));
   5530  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
   5531  1.354  knakahar }
   5532  1.354  knakahar 
   5533  1.354  knakahar static int
   5534  1.362  knakahar wm_alloc_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
   5535  1.353  knakahar {
   5536  1.353  knakahar 	int error;
   5537  1.353  knakahar 
   5538  1.353  knakahar 	/*
   5539  1.353  knakahar 	 * Allocate the control data structures, and create and load the
   5540  1.353  knakahar 	 * DMA map for it.
   5541  1.353  knakahar 	 *
   5542  1.353  knakahar 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   5543  1.353  knakahar 	 * memory.  So must Rx descriptors.  We simplify by allocating
   5544  1.353  knakahar 	 * both sets within the same 4G segment.
   5545  1.353  knakahar 	 */
   5546  1.356  knakahar 	rxq->rxq_desc_size = sizeof(wiseman_rxdesc_t) * WM_NRXDESC;
   5547  1.388   msaitoh 	if ((error = bus_dmamem_alloc(sc->sc_dmat, rxq->rxq_desc_size,
   5548  1.388   msaitoh 		    PAGE_SIZE, (bus_size_t) 0x100000000ULL, &rxq->rxq_desc_seg,
   5549  1.388   msaitoh 		    1, &rxq->rxq_desc_rseg, 0)) != 0) {
   5550  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   5551  1.354  knakahar 		    "unable to allocate RX control data, error = %d\n",
   5552  1.353  knakahar 		    error);
   5553  1.353  knakahar 		goto fail_0;
   5554  1.353  knakahar 	}
   5555  1.353  knakahar 
   5556  1.356  knakahar 	if ((error = bus_dmamem_map(sc->sc_dmat, &rxq->rxq_desc_seg,
   5557  1.356  knakahar 		    rxq->rxq_desc_rseg, rxq->rxq_desc_size,
   5558  1.356  knakahar 		    (void **)&rxq->rxq_descs, BUS_DMA_COHERENT)) != 0) {
   5559  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   5560  1.354  knakahar 		    "unable to map RX control data, error = %d\n", error);
   5561  1.353  knakahar 		goto fail_1;
   5562  1.353  knakahar 	}
   5563  1.353  knakahar 
   5564  1.356  knakahar 	if ((error = bus_dmamap_create(sc->sc_dmat, rxq->rxq_desc_size, 1,
   5565  1.356  knakahar 		    rxq->rxq_desc_size, 0, 0, &rxq->rxq_desc_dmamap)) != 0) {
   5566  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   5567  1.354  knakahar 		    "unable to create RX control data DMA map, error = %d\n",
   5568  1.353  knakahar 		    error);
   5569  1.353  knakahar 		goto fail_2;
   5570  1.353  knakahar 	}
   5571  1.353  knakahar 
   5572  1.356  knakahar 	if ((error = bus_dmamap_load(sc->sc_dmat, rxq->rxq_desc_dmamap,
   5573  1.356  knakahar 		    rxq->rxq_descs, rxq->rxq_desc_size, NULL, 0)) != 0) {
   5574  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   5575  1.354  knakahar 		    "unable to load RX control data DMA map, error = %d\n",
   5576  1.353  knakahar 		    error);
   5577  1.353  knakahar 		goto fail_3;
   5578  1.353  knakahar 	}
   5579  1.353  knakahar 
   5580  1.353  knakahar 	return 0;
   5581  1.353  knakahar 
   5582  1.353  knakahar  fail_3:
   5583  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
   5584  1.353  knakahar  fail_2:
   5585  1.356  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs,
   5586  1.356  knakahar 	    rxq->rxq_desc_size);
   5587  1.353  knakahar  fail_1:
   5588  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
   5589  1.353  knakahar  fail_0:
   5590  1.353  knakahar 	return error;
   5591  1.353  knakahar }
   5592  1.353  knakahar 
   5593  1.353  knakahar static void
   5594  1.362  knakahar wm_free_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
   5595  1.353  knakahar {
   5596  1.353  knakahar 
   5597  1.356  knakahar 	bus_dmamap_unload(sc->sc_dmat, rxq->rxq_desc_dmamap);
   5598  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
   5599  1.356  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs,
   5600  1.356  knakahar 	    rxq->rxq_desc_size);
   5601  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
   5602  1.353  knakahar }
   5603  1.353  knakahar 
   5604  1.354  knakahar 
   5605  1.353  knakahar static int
   5606  1.362  knakahar wm_alloc_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
   5607  1.353  knakahar {
   5608  1.353  knakahar 	int i, error;
   5609  1.353  knakahar 
   5610  1.353  knakahar 	/* Create the transmit buffer DMA maps. */
   5611  1.356  knakahar 	WM_TXQUEUELEN(txq) =
   5612  1.353  knakahar 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   5613  1.353  knakahar 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   5614  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   5615  1.353  knakahar 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   5616  1.353  knakahar 			    WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   5617  1.356  knakahar 			    &txq->txq_soft[i].txs_dmamap)) != 0) {
   5618  1.353  knakahar 			aprint_error_dev(sc->sc_dev,
   5619  1.353  knakahar 			    "unable to create Tx DMA map %d, error = %d\n",
   5620  1.353  knakahar 			    i, error);
   5621  1.353  knakahar 			goto fail;
   5622  1.353  knakahar 		}
   5623  1.353  knakahar 	}
   5624  1.353  knakahar 
   5625  1.353  knakahar 	return 0;
   5626  1.353  knakahar 
   5627  1.353  knakahar  fail:
   5628  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   5629  1.356  knakahar 		if (txq->txq_soft[i].txs_dmamap != NULL)
   5630  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   5631  1.356  knakahar 			    txq->txq_soft[i].txs_dmamap);
   5632  1.353  knakahar 	}
   5633  1.353  knakahar 	return error;
   5634  1.353  knakahar }
   5635  1.353  knakahar 
   5636  1.353  knakahar static void
   5637  1.362  knakahar wm_free_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
   5638  1.353  knakahar {
   5639  1.353  knakahar 	int i;
   5640  1.353  knakahar 
   5641  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   5642  1.356  knakahar 		if (txq->txq_soft[i].txs_dmamap != NULL)
   5643  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   5644  1.356  knakahar 			    txq->txq_soft[i].txs_dmamap);
   5645  1.353  knakahar 	}
   5646  1.353  knakahar }
   5647  1.353  knakahar 
   5648  1.353  knakahar static int
   5649  1.362  knakahar wm_alloc_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
   5650  1.353  knakahar {
   5651  1.353  knakahar 	int i, error;
   5652  1.353  knakahar 
   5653  1.353  knakahar 	/* Create the receive buffer DMA maps. */
   5654  1.353  knakahar 	for (i = 0; i < WM_NRXDESC; i++) {
   5655  1.353  knakahar 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   5656  1.353  knakahar 			    MCLBYTES, 0, 0,
   5657  1.356  knakahar 			    &rxq->rxq_soft[i].rxs_dmamap)) != 0) {
   5658  1.353  knakahar 			aprint_error_dev(sc->sc_dev,
   5659  1.353  knakahar 			    "unable to create Rx DMA map %d error = %d\n",
   5660  1.353  knakahar 			    i, error);
   5661  1.353  knakahar 			goto fail;
   5662  1.353  knakahar 		}
   5663  1.356  knakahar 		rxq->rxq_soft[i].rxs_mbuf = NULL;
   5664  1.353  knakahar 	}
   5665  1.353  knakahar 
   5666  1.353  knakahar 	return 0;
   5667  1.353  knakahar 
   5668  1.353  knakahar  fail:
   5669  1.353  knakahar 	for (i = 0; i < WM_NRXDESC; i++) {
   5670  1.356  knakahar 		if (rxq->rxq_soft[i].rxs_dmamap != NULL)
   5671  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   5672  1.356  knakahar 			    rxq->rxq_soft[i].rxs_dmamap);
   5673  1.353  knakahar 	}
   5674  1.353  knakahar 	return error;
   5675  1.353  knakahar }
   5676  1.353  knakahar 
   5677  1.353  knakahar static void
   5678  1.362  knakahar wm_free_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
   5679  1.353  knakahar {
   5680  1.353  knakahar 	int i;
   5681  1.353  knakahar 
   5682  1.353  knakahar 	for (i = 0; i < WM_NRXDESC; i++) {
   5683  1.356  knakahar 		if (rxq->rxq_soft[i].rxs_dmamap != NULL)
   5684  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   5685  1.356  knakahar 			    rxq->rxq_soft[i].rxs_dmamap);
   5686  1.353  knakahar 	}
   5687  1.353  knakahar }
   5688  1.353  knakahar 
   5689  1.353  knakahar /*
   5690  1.353  knakahar  * wm_alloc_quques:
   5691  1.353  knakahar  *	Allocate {tx,rx}descs and {tx,rx} buffers
   5692  1.353  knakahar  */
   5693  1.353  knakahar static int
   5694  1.353  knakahar wm_alloc_txrx_queues(struct wm_softc *sc)
   5695  1.353  knakahar {
   5696  1.364  knakahar 	int i, error, tx_done, rx_done;
   5697  1.353  knakahar 
   5698  1.405  knakahar 	sc->sc_queue = kmem_zalloc(sizeof(struct wm_queue) * sc->sc_nqueues,
   5699  1.356  knakahar 	    KM_SLEEP);
   5700  1.405  knakahar 	if (sc->sc_queue == NULL) {
   5701  1.405  knakahar 		aprint_error_dev(sc->sc_dev,"unable to allocate wm_queue\n");
   5702  1.356  knakahar 		error = ENOMEM;
   5703  1.356  knakahar 		goto fail_0;
   5704  1.356  knakahar 	}
   5705  1.364  knakahar 
   5706  1.405  knakahar 	/*
   5707  1.405  knakahar 	 * For transmission
   5708  1.405  knakahar 	 */
   5709  1.364  knakahar 	error = 0;
   5710  1.364  knakahar 	tx_done = 0;
   5711  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   5712  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   5713  1.417  knakahar 		int j;
   5714  1.417  knakahar 		const char *xname;
   5715  1.417  knakahar #endif
   5716  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   5717  1.364  knakahar 		txq->txq_sc = sc;
   5718  1.362  knakahar 		txq->txq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   5719  1.408  knakahar 
   5720  1.362  knakahar 		error = wm_alloc_tx_descs(sc, txq);
   5721  1.364  knakahar 		if (error)
   5722  1.364  knakahar 			break;
   5723  1.364  knakahar 		error = wm_alloc_tx_buffer(sc, txq);
   5724  1.364  knakahar 		if (error) {
   5725  1.364  knakahar 			wm_free_tx_descs(sc, txq);
   5726  1.364  knakahar 			break;
   5727  1.364  knakahar 		}
   5728  1.403  knakahar 		txq->txq_interq = pcq_create(WM_TXINTERQSIZE, KM_SLEEP);
   5729  1.403  knakahar 		if (txq->txq_interq == NULL) {
   5730  1.403  knakahar 			wm_free_tx_descs(sc, txq);
   5731  1.403  knakahar 			wm_free_tx_buffer(sc, txq);
   5732  1.403  knakahar 			error = ENOMEM;
   5733  1.403  knakahar 			break;
   5734  1.403  knakahar 		}
   5735  1.417  knakahar 
   5736  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   5737  1.417  knakahar 		xname = device_xname(sc->sc_dev);
   5738  1.417  knakahar 
   5739  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txsstall, txq, i, xname);
   5740  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txdstall, txq, i, xname);
   5741  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txfifo_stall, txq, i, xname);
   5742  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(txq, txdw, txq, i, xname);
   5743  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(txq, txqe, txq, i, xname);
   5744  1.417  knakahar 
   5745  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txipsum, txq, i, xname);
   5746  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txtusum, txq, i, xname);
   5747  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txtusum6, txq, i, xname);
   5748  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txtso, txq, i, xname);
   5749  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txtso6, txq, i, xname);
   5750  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txtsopain, txq, i, xname);
   5751  1.417  knakahar 
   5752  1.417  knakahar 		for (j = 0; j < WM_NTXSEGS; j++) {
   5753  1.417  knakahar 			snprintf(txq->txq_txseg_evcnt_names[j],
   5754  1.417  knakahar 			    sizeof(txq->txq_txseg_evcnt_names[j]), "txq%02dtxseg%d", i, j);
   5755  1.417  knakahar 			evcnt_attach_dynamic(&txq->txq_ev_txseg[j], EVCNT_TYPE_MISC,
   5756  1.417  knakahar 			    NULL, xname, txq->txq_txseg_evcnt_names[j]);
   5757  1.417  knakahar 		}
   5758  1.417  knakahar 
   5759  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txdrop, txq, i, xname);
   5760  1.417  knakahar 
   5761  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, tu, txq, i, xname);
   5762  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
   5763  1.417  knakahar 
   5764  1.364  knakahar 		tx_done++;
   5765  1.364  knakahar 	}
   5766  1.353  knakahar 	if (error)
   5767  1.356  knakahar 		goto fail_1;
   5768  1.353  knakahar 
   5769  1.354  knakahar 	/*
   5770  1.354  knakahar 	 * For recieve
   5771  1.354  knakahar 	 */
   5772  1.364  knakahar 	error = 0;
   5773  1.364  knakahar 	rx_done = 0;
   5774  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   5775  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   5776  1.417  knakahar 		const char *xname;
   5777  1.417  knakahar #endif
   5778  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   5779  1.364  knakahar 		rxq->rxq_sc = sc;
   5780  1.362  knakahar 		rxq->rxq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   5781  1.414  knakahar 
   5782  1.364  knakahar 		error = wm_alloc_rx_descs(sc, rxq);
   5783  1.364  knakahar 		if (error)
   5784  1.364  knakahar 			break;
   5785  1.356  knakahar 
   5786  1.364  knakahar 		error = wm_alloc_rx_buffer(sc, rxq);
   5787  1.364  knakahar 		if (error) {
   5788  1.364  knakahar 			wm_free_rx_descs(sc, rxq);
   5789  1.364  knakahar 			break;
   5790  1.364  knakahar 		}
   5791  1.354  knakahar 
   5792  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   5793  1.417  knakahar 		xname = device_xname(sc->sc_dev);
   5794  1.417  knakahar 
   5795  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(rxq, rxintr, rxq, i, xname);
   5796  1.417  knakahar 
   5797  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(rxq, rxipsum, rxq, i, xname);
   5798  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(rxq, rxtusum, rxq, i, xname);
   5799  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
   5800  1.417  knakahar 
   5801  1.364  knakahar 		rx_done++;
   5802  1.364  knakahar 	}
   5803  1.353  knakahar 	if (error)
   5804  1.364  knakahar 		goto fail_2;
   5805  1.353  knakahar 
   5806  1.353  knakahar 	return 0;
   5807  1.353  knakahar 
   5808  1.356  knakahar  fail_2:
   5809  1.364  knakahar 	for (i = 0; i < rx_done; i++) {
   5810  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   5811  1.364  knakahar 		wm_free_rx_buffer(sc, rxq);
   5812  1.364  knakahar 		wm_free_rx_descs(sc, rxq);
   5813  1.364  knakahar 		if (rxq->rxq_lock)
   5814  1.364  knakahar 			mutex_obj_free(rxq->rxq_lock);
   5815  1.364  knakahar 	}
   5816  1.356  knakahar  fail_1:
   5817  1.364  knakahar 	for (i = 0; i < tx_done; i++) {
   5818  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   5819  1.403  knakahar 		pcq_destroy(txq->txq_interq);
   5820  1.364  knakahar 		wm_free_tx_buffer(sc, txq);
   5821  1.364  knakahar 		wm_free_tx_descs(sc, txq);
   5822  1.364  knakahar 		if (txq->txq_lock)
   5823  1.364  knakahar 			mutex_obj_free(txq->txq_lock);
   5824  1.364  knakahar 	}
   5825  1.405  knakahar 
   5826  1.405  knakahar 	kmem_free(sc->sc_queue,
   5827  1.405  knakahar 	    sizeof(struct wm_queue) * sc->sc_nqueues);
   5828  1.356  knakahar  fail_0:
   5829  1.353  knakahar 	return error;
   5830  1.353  knakahar }
   5831  1.353  knakahar 
   5832  1.353  knakahar /*
   5833  1.353  knakahar  * wm_free_quques:
   5834  1.353  knakahar  *	Free {tx,rx}descs and {tx,rx} buffers
   5835  1.353  knakahar  */
   5836  1.353  knakahar static void
   5837  1.353  knakahar wm_free_txrx_queues(struct wm_softc *sc)
   5838  1.353  knakahar {
   5839  1.364  knakahar 	int i;
   5840  1.362  knakahar 
   5841  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   5842  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   5843  1.364  knakahar 		wm_free_rx_buffer(sc, rxq);
   5844  1.364  knakahar 		wm_free_rx_descs(sc, rxq);
   5845  1.364  knakahar 		if (rxq->rxq_lock)
   5846  1.364  knakahar 			mutex_obj_free(rxq->rxq_lock);
   5847  1.364  knakahar 	}
   5848  1.364  knakahar 
   5849  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   5850  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   5851  1.364  knakahar 		wm_free_tx_buffer(sc, txq);
   5852  1.364  knakahar 		wm_free_tx_descs(sc, txq);
   5853  1.364  knakahar 		if (txq->txq_lock)
   5854  1.364  knakahar 			mutex_obj_free(txq->txq_lock);
   5855  1.364  knakahar 	}
   5856  1.405  knakahar 
   5857  1.405  knakahar 	kmem_free(sc->sc_queue, sizeof(struct wm_queue) * sc->sc_nqueues);
   5858  1.353  knakahar }
   5859  1.353  knakahar 
   5860  1.355  knakahar static void
   5861  1.362  knakahar wm_init_tx_descs(struct wm_softc *sc __unused, struct wm_txqueue *txq)
   5862  1.355  knakahar {
   5863  1.355  knakahar 
   5864  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   5865  1.355  knakahar 
   5866  1.355  knakahar 	/* Initialize the transmit descriptor ring. */
   5867  1.398  knakahar 	memset(txq->txq_descs, 0, WM_TXDESCS_SIZE(txq));
   5868  1.362  knakahar 	wm_cdtxsync(txq, 0, WM_NTXDESC(txq),
   5869  1.388   msaitoh 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   5870  1.356  knakahar 	txq->txq_free = WM_NTXDESC(txq);
   5871  1.356  knakahar 	txq->txq_next = 0;
   5872  1.358  knakahar }
   5873  1.358  knakahar 
   5874  1.358  knakahar static void
   5875  1.405  knakahar wm_init_tx_regs(struct wm_softc *sc, struct wm_queue *wmq,
   5876  1.405  knakahar     struct wm_txqueue *txq)
   5877  1.358  knakahar {
   5878  1.358  knakahar 
   5879  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   5880  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   5881  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   5882  1.355  knakahar 
   5883  1.355  knakahar 	if (sc->sc_type < WM_T_82543) {
   5884  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(txq, 0));
   5885  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(txq, 0));
   5886  1.398  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCS_SIZE(txq));
   5887  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   5888  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   5889  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   5890  1.355  knakahar 	} else {
   5891  1.405  knakahar 		int qid = wmq->wmq_id;
   5892  1.364  knakahar 
   5893  1.364  knakahar 		CSR_WRITE(sc, WMREG_TDBAH(qid), WM_CDTXADDR_HI(txq, 0));
   5894  1.364  knakahar 		CSR_WRITE(sc, WMREG_TDBAL(qid), WM_CDTXADDR_LO(txq, 0));
   5895  1.398  knakahar 		CSR_WRITE(sc, WMREG_TDLEN(qid), WM_TXDESCS_SIZE(txq));
   5896  1.364  knakahar 		CSR_WRITE(sc, WMREG_TDH(qid), 0);
   5897  1.355  knakahar 
   5898  1.355  knakahar 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   5899  1.355  knakahar 			/*
   5900  1.355  knakahar 			 * Don't write TDT before TCTL.EN is set.
   5901  1.355  knakahar 			 * See the document.
   5902  1.355  knakahar 			 */
   5903  1.364  knakahar 			CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_QUEUE_ENABLE
   5904  1.355  knakahar 			    | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
   5905  1.355  knakahar 			    | TXDCTL_WTHRESH(0));
   5906  1.355  knakahar 		else {
   5907  1.355  knakahar 			/* ITR / 4 */
   5908  1.355  knakahar 			CSR_WRITE(sc, WMREG_TIDV, sc->sc_itr / 4);
   5909  1.355  knakahar 			if (sc->sc_type >= WM_T_82540) {
   5910  1.355  knakahar 				/* should be same */
   5911  1.355  knakahar 				CSR_WRITE(sc, WMREG_TADV, sc->sc_itr / 4);
   5912  1.355  knakahar 			}
   5913  1.355  knakahar 
   5914  1.364  knakahar 			CSR_WRITE(sc, WMREG_TDT(qid), 0);
   5915  1.364  knakahar 			CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_PTHRESH(0) |
   5916  1.355  knakahar 			    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   5917  1.355  knakahar 		}
   5918  1.355  knakahar 	}
   5919  1.355  knakahar }
   5920  1.355  knakahar 
   5921  1.355  knakahar static void
   5922  1.362  knakahar wm_init_tx_buffer(struct wm_softc *sc __unused, struct wm_txqueue *txq)
   5923  1.355  knakahar {
   5924  1.355  knakahar 	int i;
   5925  1.355  knakahar 
   5926  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   5927  1.355  knakahar 
   5928  1.355  knakahar 	/* Initialize the transmit job descriptors. */
   5929  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++)
   5930  1.356  knakahar 		txq->txq_soft[i].txs_mbuf = NULL;
   5931  1.356  knakahar 	txq->txq_sfree = WM_TXQUEUELEN(txq);
   5932  1.356  knakahar 	txq->txq_snext = 0;
   5933  1.356  knakahar 	txq->txq_sdirty = 0;
   5934  1.355  knakahar }
   5935  1.355  knakahar 
   5936  1.355  knakahar static void
   5937  1.405  knakahar wm_init_tx_queue(struct wm_softc *sc, struct wm_queue *wmq,
   5938  1.405  knakahar     struct wm_txqueue *txq)
   5939  1.355  knakahar {
   5940  1.355  knakahar 
   5941  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   5942  1.355  knakahar 
   5943  1.355  knakahar 	/*
   5944  1.355  knakahar 	 * Set up some register offsets that are different between
   5945  1.355  knakahar 	 * the i82542 and the i82543 and later chips.
   5946  1.355  knakahar 	 */
   5947  1.388   msaitoh 	if (sc->sc_type < WM_T_82543)
   5948  1.356  knakahar 		txq->txq_tdt_reg = WMREG_OLD_TDT;
   5949  1.388   msaitoh 	else
   5950  1.405  knakahar 		txq->txq_tdt_reg = WMREG_TDT(wmq->wmq_id);
   5951  1.355  knakahar 
   5952  1.362  knakahar 	wm_init_tx_descs(sc, txq);
   5953  1.405  knakahar 	wm_init_tx_regs(sc, wmq, txq);
   5954  1.362  knakahar 	wm_init_tx_buffer(sc, txq);
   5955  1.355  knakahar }
   5956  1.355  knakahar 
   5957  1.355  knakahar static void
   5958  1.405  knakahar wm_init_rx_regs(struct wm_softc *sc, struct wm_queue *wmq,
   5959  1.405  knakahar     struct wm_rxqueue *rxq)
   5960  1.355  knakahar {
   5961  1.355  knakahar 
   5962  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   5963  1.355  knakahar 
   5964  1.355  knakahar 	/*
   5965  1.355  knakahar 	 * Initialize the receive descriptor and receive job
   5966  1.355  knakahar 	 * descriptor rings.
   5967  1.355  knakahar 	 */
   5968  1.355  knakahar 	if (sc->sc_type < WM_T_82543) {
   5969  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(rxq, 0));
   5970  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(rxq, 0));
   5971  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDLEN0,
   5972  1.355  knakahar 		    sizeof(wiseman_rxdesc_t) * WM_NRXDESC);
   5973  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   5974  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   5975  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   5976  1.355  knakahar 
   5977  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   5978  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   5979  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   5980  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   5981  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   5982  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   5983  1.355  knakahar 	} else {
   5984  1.405  knakahar 		int qid = wmq->wmq_id;
   5985  1.364  knakahar 
   5986  1.364  knakahar 		CSR_WRITE(sc, WMREG_RDBAH(qid), WM_CDRXADDR_HI(rxq, 0));
   5987  1.364  knakahar 		CSR_WRITE(sc, WMREG_RDBAL(qid), WM_CDRXADDR_LO(rxq, 0));
   5988  1.364  knakahar 		CSR_WRITE(sc, WMREG_RDLEN(qid), rxq->rxq_desc_size);
   5989  1.355  knakahar 
   5990  1.355  knakahar 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5991  1.355  knakahar 			if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
   5992  1.355  knakahar 				panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
   5993  1.364  knakahar 			CSR_WRITE(sc, WMREG_SRRCTL(qid), SRRCTL_DESCTYPE_LEGACY
   5994  1.355  knakahar 			    | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
   5995  1.364  knakahar 			CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_QUEUE_ENABLE
   5996  1.355  knakahar 			    | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
   5997  1.355  knakahar 			    | RXDCTL_WTHRESH(1));
   5998  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDH(qid), 0);
   5999  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDT(qid), 0);
   6000  1.355  knakahar 		} else {
   6001  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDH(qid), 0);
   6002  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDT(qid), 0);
   6003  1.368  knakahar 			/* ITR / 4 */
   6004  1.368  knakahar 			CSR_WRITE(sc, WMREG_RDTR, (sc->sc_itr / 4) | RDTR_FPD);
   6005  1.368  knakahar 			/* MUST be same */
   6006  1.368  knakahar 			CSR_WRITE(sc, WMREG_RADV, sc->sc_itr / 4);
   6007  1.364  knakahar 			CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_PTHRESH(0) |
   6008  1.358  knakahar 			    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   6009  1.355  knakahar 		}
   6010  1.355  knakahar 	}
   6011  1.355  knakahar }
   6012  1.355  knakahar 
   6013  1.355  knakahar static int
   6014  1.362  knakahar wm_init_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
   6015  1.355  knakahar {
   6016  1.355  knakahar 	struct wm_rxsoft *rxs;
   6017  1.355  knakahar 	int error, i;
   6018  1.355  knakahar 
   6019  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   6020  1.355  knakahar 
   6021  1.355  knakahar 	for (i = 0; i < WM_NRXDESC; i++) {
   6022  1.356  knakahar 		rxs = &rxq->rxq_soft[i];
   6023  1.355  knakahar 		if (rxs->rxs_mbuf == NULL) {
   6024  1.362  knakahar 			if ((error = wm_add_rxbuf(rxq, i)) != 0) {
   6025  1.355  knakahar 				log(LOG_ERR, "%s: unable to allocate or map "
   6026  1.355  knakahar 				    "rx buffer %d, error = %d\n",
   6027  1.355  knakahar 				    device_xname(sc->sc_dev), i, error);
   6028  1.355  knakahar 				/*
   6029  1.355  knakahar 				 * XXX Should attempt to run with fewer receive
   6030  1.355  knakahar 				 * XXX buffers instead of just failing.
   6031  1.355  knakahar 				 */
   6032  1.362  knakahar 				wm_rxdrain(rxq);
   6033  1.355  knakahar 				return ENOMEM;
   6034  1.355  knakahar 			}
   6035  1.355  knakahar 		} else {
   6036  1.355  knakahar 			if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   6037  1.362  knakahar 				wm_init_rxdesc(rxq, i);
   6038  1.355  knakahar 			/*
   6039  1.355  knakahar 			 * For 82575 and newer device, the RX descriptors
   6040  1.355  knakahar 			 * must be initialized after the setting of RCTL.EN in
   6041  1.355  knakahar 			 * wm_set_filter()
   6042  1.355  knakahar 			 */
   6043  1.355  knakahar 		}
   6044  1.355  knakahar 	}
   6045  1.356  knakahar 	rxq->rxq_ptr = 0;
   6046  1.356  knakahar 	rxq->rxq_discard = 0;
   6047  1.356  knakahar 	WM_RXCHAIN_RESET(rxq);
   6048  1.355  knakahar 
   6049  1.355  knakahar 	return 0;
   6050  1.355  knakahar }
   6051  1.355  knakahar 
   6052  1.355  knakahar static int
   6053  1.405  knakahar wm_init_rx_queue(struct wm_softc *sc, struct wm_queue *wmq,
   6054  1.405  knakahar     struct wm_rxqueue *rxq)
   6055  1.355  knakahar {
   6056  1.355  knakahar 
   6057  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   6058  1.355  knakahar 
   6059  1.355  knakahar 	/*
   6060  1.355  knakahar 	 * Set up some register offsets that are different between
   6061  1.355  knakahar 	 * the i82542 and the i82543 and later chips.
   6062  1.355  knakahar 	 */
   6063  1.388   msaitoh 	if (sc->sc_type < WM_T_82543)
   6064  1.356  knakahar 		rxq->rxq_rdt_reg = WMREG_OLD_RDT0;
   6065  1.388   msaitoh 	else
   6066  1.405  knakahar 		rxq->rxq_rdt_reg = WMREG_RDT(wmq->wmq_id);
   6067  1.355  knakahar 
   6068  1.405  knakahar 	wm_init_rx_regs(sc, wmq, rxq);
   6069  1.362  knakahar 	return wm_init_rx_buffer(sc, rxq);
   6070  1.355  knakahar }
   6071  1.355  knakahar 
   6072  1.355  knakahar /*
   6073  1.355  knakahar  * wm_init_quques:
   6074  1.355  knakahar  *	Initialize {tx,rx}descs and {tx,rx} buffers
   6075  1.355  knakahar  */
   6076  1.355  knakahar static int
   6077  1.355  knakahar wm_init_txrx_queues(struct wm_softc *sc)
   6078  1.355  knakahar {
   6079  1.406  knakahar 	int i, error = 0;
   6080  1.355  knakahar 
   6081  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   6082  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   6083  1.420   msaitoh 
   6084  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   6085  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[i];
   6086  1.405  knakahar 		struct wm_txqueue *txq = &wmq->wmq_txq;
   6087  1.405  knakahar 		struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   6088  1.405  knakahar 
   6089  1.413     skrll 		mutex_enter(txq->txq_lock);
   6090  1.405  knakahar 		wm_init_tx_queue(sc, wmq, txq);
   6091  1.413     skrll 		mutex_exit(txq->txq_lock);
   6092  1.355  knakahar 
   6093  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   6094  1.405  knakahar 		error = wm_init_rx_queue(sc, wmq, rxq);
   6095  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   6096  1.364  knakahar 		if (error)
   6097  1.364  knakahar 			break;
   6098  1.364  knakahar 	}
   6099  1.355  knakahar 
   6100  1.355  knakahar 	return error;
   6101  1.355  knakahar }
   6102  1.355  knakahar 
   6103    1.1   thorpej /*
   6104  1.371   msaitoh  * wm_tx_offload:
   6105  1.371   msaitoh  *
   6106  1.371   msaitoh  *	Set up TCP/IP checksumming parameters for the
   6107  1.371   msaitoh  *	specified packet.
   6108  1.371   msaitoh  */
   6109  1.371   msaitoh static int
   6110  1.371   msaitoh wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   6111  1.371   msaitoh     uint8_t *fieldsp)
   6112  1.371   msaitoh {
   6113  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6114  1.371   msaitoh 	struct mbuf *m0 = txs->txs_mbuf;
   6115  1.371   msaitoh 	struct livengood_tcpip_ctxdesc *t;
   6116  1.371   msaitoh 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   6117  1.371   msaitoh 	uint32_t ipcse;
   6118  1.371   msaitoh 	struct ether_header *eh;
   6119  1.371   msaitoh 	int offset, iphl;
   6120  1.371   msaitoh 	uint8_t fields;
   6121  1.371   msaitoh 
   6122  1.371   msaitoh 	/*
   6123  1.371   msaitoh 	 * XXX It would be nice if the mbuf pkthdr had offset
   6124  1.371   msaitoh 	 * fields for the protocol headers.
   6125  1.371   msaitoh 	 */
   6126  1.371   msaitoh 
   6127  1.371   msaitoh 	eh = mtod(m0, struct ether_header *);
   6128  1.371   msaitoh 	switch (htons(eh->ether_type)) {
   6129  1.371   msaitoh 	case ETHERTYPE_IP:
   6130  1.371   msaitoh 	case ETHERTYPE_IPV6:
   6131  1.371   msaitoh 		offset = ETHER_HDR_LEN;
   6132  1.371   msaitoh 		break;
   6133  1.371   msaitoh 
   6134  1.371   msaitoh 	case ETHERTYPE_VLAN:
   6135  1.371   msaitoh 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   6136  1.371   msaitoh 		break;
   6137  1.371   msaitoh 
   6138  1.371   msaitoh 	default:
   6139  1.371   msaitoh 		/*
   6140  1.371   msaitoh 		 * Don't support this protocol or encapsulation.
   6141  1.371   msaitoh 		 */
   6142  1.371   msaitoh 		*fieldsp = 0;
   6143  1.371   msaitoh 		*cmdp = 0;
   6144  1.371   msaitoh 		return 0;
   6145  1.371   msaitoh 	}
   6146  1.371   msaitoh 
   6147  1.371   msaitoh 	if ((m0->m_pkthdr.csum_flags &
   6148  1.388   msaitoh 	    (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4)) != 0) {
   6149  1.371   msaitoh 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   6150  1.371   msaitoh 	} else {
   6151  1.371   msaitoh 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   6152  1.371   msaitoh 	}
   6153  1.371   msaitoh 	ipcse = offset + iphl - 1;
   6154  1.371   msaitoh 
   6155  1.371   msaitoh 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   6156  1.371   msaitoh 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   6157  1.371   msaitoh 	seg = 0;
   6158  1.371   msaitoh 	fields = 0;
   6159  1.371   msaitoh 
   6160  1.371   msaitoh 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   6161  1.371   msaitoh 		int hlen = offset + iphl;
   6162  1.371   msaitoh 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   6163  1.371   msaitoh 
   6164  1.371   msaitoh 		if (__predict_false(m0->m_len <
   6165  1.371   msaitoh 				    (hlen + sizeof(struct tcphdr)))) {
   6166  1.371   msaitoh 			/*
   6167  1.371   msaitoh 			 * TCP/IP headers are not in the first mbuf; we need
   6168  1.371   msaitoh 			 * to do this the slow and painful way.  Let's just
   6169  1.371   msaitoh 			 * hope this doesn't happen very often.
   6170  1.371   msaitoh 			 */
   6171  1.371   msaitoh 			struct tcphdr th;
   6172  1.371   msaitoh 
   6173  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txtsopain);
   6174  1.371   msaitoh 
   6175  1.371   msaitoh 			m_copydata(m0, hlen, sizeof(th), &th);
   6176  1.371   msaitoh 			if (v4) {
   6177  1.371   msaitoh 				struct ip ip;
   6178  1.371   msaitoh 
   6179  1.371   msaitoh 				m_copydata(m0, offset, sizeof(ip), &ip);
   6180  1.371   msaitoh 				ip.ip_len = 0;
   6181  1.371   msaitoh 				m_copyback(m0,
   6182  1.371   msaitoh 				    offset + offsetof(struct ip, ip_len),
   6183  1.371   msaitoh 				    sizeof(ip.ip_len), &ip.ip_len);
   6184  1.371   msaitoh 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   6185  1.371   msaitoh 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   6186  1.371   msaitoh 			} else {
   6187  1.371   msaitoh 				struct ip6_hdr ip6;
   6188  1.371   msaitoh 
   6189  1.371   msaitoh 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   6190  1.371   msaitoh 				ip6.ip6_plen = 0;
   6191  1.371   msaitoh 				m_copyback(m0,
   6192  1.371   msaitoh 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   6193  1.371   msaitoh 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   6194  1.371   msaitoh 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   6195  1.371   msaitoh 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   6196  1.371   msaitoh 			}
   6197  1.371   msaitoh 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   6198  1.371   msaitoh 			    sizeof(th.th_sum), &th.th_sum);
   6199  1.371   msaitoh 
   6200  1.371   msaitoh 			hlen += th.th_off << 2;
   6201  1.371   msaitoh 		} else {
   6202  1.371   msaitoh 			/*
   6203  1.371   msaitoh 			 * TCP/IP headers are in the first mbuf; we can do
   6204  1.371   msaitoh 			 * this the easy way.
   6205  1.371   msaitoh 			 */
   6206  1.371   msaitoh 			struct tcphdr *th;
   6207  1.371   msaitoh 
   6208  1.371   msaitoh 			if (v4) {
   6209  1.371   msaitoh 				struct ip *ip =
   6210  1.371   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   6211  1.371   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   6212  1.371   msaitoh 
   6213  1.371   msaitoh 				ip->ip_len = 0;
   6214  1.371   msaitoh 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   6215  1.371   msaitoh 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   6216  1.371   msaitoh 			} else {
   6217  1.371   msaitoh 				struct ip6_hdr *ip6 =
   6218  1.371   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   6219  1.371   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   6220  1.371   msaitoh 
   6221  1.371   msaitoh 				ip6->ip6_plen = 0;
   6222  1.371   msaitoh 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   6223  1.371   msaitoh 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   6224  1.371   msaitoh 			}
   6225  1.371   msaitoh 			hlen += th->th_off << 2;
   6226  1.371   msaitoh 		}
   6227  1.371   msaitoh 
   6228  1.371   msaitoh 		if (v4) {
   6229  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txtso);
   6230  1.371   msaitoh 			cmdlen |= WTX_TCPIP_CMD_IP;
   6231  1.371   msaitoh 		} else {
   6232  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txtso6);
   6233  1.371   msaitoh 			ipcse = 0;
   6234  1.371   msaitoh 		}
   6235  1.371   msaitoh 		cmd |= WTX_TCPIP_CMD_TSE;
   6236  1.371   msaitoh 		cmdlen |= WTX_TCPIP_CMD_TSE |
   6237  1.371   msaitoh 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   6238  1.371   msaitoh 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   6239  1.371   msaitoh 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   6240  1.371   msaitoh 	}
   6241  1.371   msaitoh 
   6242  1.371   msaitoh 	/*
   6243  1.371   msaitoh 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   6244  1.371   msaitoh 	 * offload feature, if we load the context descriptor, we
   6245  1.371   msaitoh 	 * MUST provide valid values for IPCSS and TUCSS fields.
   6246  1.371   msaitoh 	 */
   6247  1.371   msaitoh 
   6248  1.371   msaitoh 	ipcs = WTX_TCPIP_IPCSS(offset) |
   6249  1.371   msaitoh 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   6250  1.371   msaitoh 	    WTX_TCPIP_IPCSE(ipcse);
   6251  1.388   msaitoh 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4 | M_CSUM_TSOv4)) {
   6252  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txipsum);
   6253  1.371   msaitoh 		fields |= WTX_IXSM;
   6254  1.371   msaitoh 	}
   6255  1.371   msaitoh 
   6256  1.371   msaitoh 	offset += iphl;
   6257  1.371   msaitoh 
   6258  1.371   msaitoh 	if (m0->m_pkthdr.csum_flags &
   6259  1.388   msaitoh 	    (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TSOv4)) {
   6260  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txtusum);
   6261  1.371   msaitoh 		fields |= WTX_TXSM;
   6262  1.371   msaitoh 		tucs = WTX_TCPIP_TUCSS(offset) |
   6263  1.371   msaitoh 		    WTX_TCPIP_TUCSO(offset +
   6264  1.371   msaitoh 		    M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   6265  1.371   msaitoh 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   6266  1.371   msaitoh 	} else if ((m0->m_pkthdr.csum_flags &
   6267  1.388   msaitoh 	    (M_CSUM_TCPv6 | M_CSUM_UDPv6 | M_CSUM_TSOv6)) != 0) {
   6268  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txtusum6);
   6269  1.371   msaitoh 		fields |= WTX_TXSM;
   6270  1.371   msaitoh 		tucs = WTX_TCPIP_TUCSS(offset) |
   6271  1.371   msaitoh 		    WTX_TCPIP_TUCSO(offset +
   6272  1.371   msaitoh 		    M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   6273  1.371   msaitoh 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   6274  1.371   msaitoh 	} else {
   6275  1.371   msaitoh 		/* Just initialize it to a valid TCP context. */
   6276  1.371   msaitoh 		tucs = WTX_TCPIP_TUCSS(offset) |
   6277  1.371   msaitoh 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   6278  1.371   msaitoh 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   6279  1.371   msaitoh 	}
   6280  1.371   msaitoh 
   6281  1.371   msaitoh 	/* Fill in the context descriptor. */
   6282  1.371   msaitoh 	t = (struct livengood_tcpip_ctxdesc *)
   6283  1.371   msaitoh 	    &txq->txq_descs[txq->txq_next];
   6284  1.371   msaitoh 	t->tcpip_ipcs = htole32(ipcs);
   6285  1.371   msaitoh 	t->tcpip_tucs = htole32(tucs);
   6286  1.371   msaitoh 	t->tcpip_cmdlen = htole32(cmdlen);
   6287  1.371   msaitoh 	t->tcpip_seg = htole32(seg);
   6288  1.371   msaitoh 	wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
   6289  1.371   msaitoh 
   6290  1.371   msaitoh 	txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
   6291  1.371   msaitoh 	txs->txs_ndesc++;
   6292  1.371   msaitoh 
   6293  1.371   msaitoh 	*cmdp = cmd;
   6294  1.371   msaitoh 	*fieldsp = fields;
   6295  1.371   msaitoh 
   6296  1.371   msaitoh 	return 0;
   6297  1.371   msaitoh }
   6298  1.371   msaitoh 
   6299  1.371   msaitoh /*
   6300  1.281   msaitoh  * wm_start:		[ifnet interface function]
   6301    1.1   thorpej  *
   6302  1.281   msaitoh  *	Start packet transmission on the interface.
   6303    1.1   thorpej  */
   6304   1.47   thorpej static void
   6305  1.281   msaitoh wm_start(struct ifnet *ifp)
   6306    1.1   thorpej {
   6307  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   6308  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6309  1.281   msaitoh 
   6310  1.415  knakahar 	KASSERT(ifp->if_extflags & IFEF_START_MPSAFE);
   6311  1.415  knakahar 
   6312  1.413     skrll 	mutex_enter(txq->txq_lock);
   6313  1.429  knakahar 	if (!txq->txq_stopping)
   6314  1.281   msaitoh 		wm_start_locked(ifp);
   6315  1.413     skrll 	mutex_exit(txq->txq_lock);
   6316  1.281   msaitoh }
   6317    1.1   thorpej 
   6318  1.281   msaitoh static void
   6319  1.281   msaitoh wm_start_locked(struct ifnet *ifp)
   6320  1.281   msaitoh {
   6321  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   6322  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6323  1.281   msaitoh 	struct mbuf *m0;
   6324  1.281   msaitoh 	struct m_tag *mtag;
   6325  1.281   msaitoh 	struct wm_txsoft *txs;
   6326  1.281   msaitoh 	bus_dmamap_t dmamap;
   6327  1.281   msaitoh 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   6328  1.281   msaitoh 	bus_addr_t curaddr;
   6329  1.281   msaitoh 	bus_size_t seglen, curlen;
   6330  1.281   msaitoh 	uint32_t cksumcmd;
   6331  1.281   msaitoh 	uint8_t cksumfields;
   6332    1.1   thorpej 
   6333  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   6334    1.1   thorpej 
   6335  1.388   msaitoh 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   6336  1.281   msaitoh 		return;
   6337    1.1   thorpej 
   6338  1.281   msaitoh 	/* Remember the previous number of free descriptors. */
   6339  1.356  knakahar 	ofree = txq->txq_free;
   6340    1.1   thorpej 
   6341  1.281   msaitoh 	/*
   6342  1.281   msaitoh 	 * Loop through the send queue, setting up transmit descriptors
   6343  1.281   msaitoh 	 * until we drain the queue, or use up all available transmit
   6344  1.281   msaitoh 	 * descriptors.
   6345  1.281   msaitoh 	 */
   6346  1.281   msaitoh 	for (;;) {
   6347  1.281   msaitoh 		m0 = NULL;
   6348    1.1   thorpej 
   6349  1.281   msaitoh 		/* Get a work queue entry. */
   6350  1.356  knakahar 		if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
   6351  1.403  knakahar 			wm_txeof(sc, txq);
   6352  1.356  knakahar 			if (txq->txq_sfree == 0) {
   6353  1.281   msaitoh 				DPRINTF(WM_DEBUG_TX,
   6354  1.281   msaitoh 				    ("%s: TX: no free job descriptors\n",
   6355  1.281   msaitoh 					device_xname(sc->sc_dev)));
   6356  1.417  knakahar 				WM_Q_EVCNT_INCR(txq, txsstall);
   6357  1.281   msaitoh 				break;
   6358    1.1   thorpej 			}
   6359    1.1   thorpej 		}
   6360    1.1   thorpej 
   6361  1.281   msaitoh 		/* Grab a packet off the queue. */
   6362  1.281   msaitoh 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   6363  1.281   msaitoh 		if (m0 == NULL)
   6364  1.281   msaitoh 			break;
   6365  1.281   msaitoh 
   6366  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   6367  1.281   msaitoh 		    ("%s: TX: have packet to transmit: %p\n",
   6368  1.281   msaitoh 		    device_xname(sc->sc_dev), m0));
   6369  1.281   msaitoh 
   6370  1.356  knakahar 		txs = &txq->txq_soft[txq->txq_snext];
   6371  1.281   msaitoh 		dmamap = txs->txs_dmamap;
   6372    1.1   thorpej 
   6373  1.281   msaitoh 		use_tso = (m0->m_pkthdr.csum_flags &
   6374  1.281   msaitoh 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   6375    1.1   thorpej 
   6376    1.1   thorpej 		/*
   6377  1.281   msaitoh 		 * So says the Linux driver:
   6378  1.281   msaitoh 		 * The controller does a simple calculation to make sure
   6379  1.281   msaitoh 		 * there is enough room in the FIFO before initiating the
   6380  1.281   msaitoh 		 * DMA for each buffer.  The calc is:
   6381  1.281   msaitoh 		 *	4 = ceil(buffer len / MSS)
   6382  1.281   msaitoh 		 * To make sure we don't overrun the FIFO, adjust the max
   6383  1.281   msaitoh 		 * buffer len if the MSS drops.
   6384  1.281   msaitoh 		 */
   6385  1.281   msaitoh 		dmamap->dm_maxsegsz =
   6386  1.281   msaitoh 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   6387  1.281   msaitoh 		    ? m0->m_pkthdr.segsz << 2
   6388  1.281   msaitoh 		    : WTX_MAX_LEN;
   6389  1.281   msaitoh 
   6390  1.281   msaitoh 		/*
   6391  1.281   msaitoh 		 * Load the DMA map.  If this fails, the packet either
   6392  1.281   msaitoh 		 * didn't fit in the allotted number of segments, or we
   6393  1.281   msaitoh 		 * were short on resources.  For the too-many-segments
   6394  1.281   msaitoh 		 * case, we simply report an error and drop the packet,
   6395  1.281   msaitoh 		 * since we can't sanely copy a jumbo packet to a single
   6396  1.281   msaitoh 		 * buffer.
   6397    1.1   thorpej 		 */
   6398  1.281   msaitoh 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   6399  1.388   msaitoh 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   6400  1.281   msaitoh 		if (error) {
   6401  1.281   msaitoh 			if (error == EFBIG) {
   6402  1.417  knakahar 				WM_Q_EVCNT_INCR(txq, txdrop);
   6403  1.281   msaitoh 				log(LOG_ERR, "%s: Tx packet consumes too many "
   6404  1.281   msaitoh 				    "DMA segments, dropping...\n",
   6405  1.281   msaitoh 				    device_xname(sc->sc_dev));
   6406  1.281   msaitoh 				wm_dump_mbuf_chain(sc, m0);
   6407  1.281   msaitoh 				m_freem(m0);
   6408  1.281   msaitoh 				continue;
   6409  1.281   msaitoh 			}
   6410  1.281   msaitoh 			/*  Short on resources, just stop for now. */
   6411  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   6412  1.281   msaitoh 			    ("%s: TX: dmamap load failed: %d\n",
   6413  1.281   msaitoh 			    device_xname(sc->sc_dev), error));
   6414  1.281   msaitoh 			break;
   6415    1.1   thorpej 		}
   6416    1.1   thorpej 
   6417  1.281   msaitoh 		segs_needed = dmamap->dm_nsegs;
   6418  1.281   msaitoh 		if (use_tso) {
   6419  1.281   msaitoh 			/* For sentinel descriptor; see below. */
   6420  1.281   msaitoh 			segs_needed++;
   6421  1.281   msaitoh 		}
   6422    1.1   thorpej 
   6423    1.1   thorpej 		/*
   6424  1.281   msaitoh 		 * Ensure we have enough descriptors free to describe
   6425  1.281   msaitoh 		 * the packet.  Note, we always reserve one descriptor
   6426  1.281   msaitoh 		 * at the end of the ring due to the semantics of the
   6427  1.281   msaitoh 		 * TDT register, plus one more in the event we need
   6428  1.281   msaitoh 		 * to load offload context.
   6429    1.1   thorpej 		 */
   6430  1.356  knakahar 		if (segs_needed > txq->txq_free - 2) {
   6431  1.281   msaitoh 			/*
   6432  1.281   msaitoh 			 * Not enough free descriptors to transmit this
   6433  1.281   msaitoh 			 * packet.  We haven't committed anything yet,
   6434  1.281   msaitoh 			 * so just unload the DMA map, put the packet
   6435  1.281   msaitoh 			 * pack on the queue, and punt.  Notify the upper
   6436  1.281   msaitoh 			 * layer that there are no more slots left.
   6437  1.281   msaitoh 			 */
   6438  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   6439  1.281   msaitoh 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   6440  1.281   msaitoh 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   6441  1.366  knakahar 			    segs_needed, txq->txq_free - 1));
   6442  1.281   msaitoh 			ifp->if_flags |= IFF_OACTIVE;
   6443  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   6444  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txdstall);
   6445  1.281   msaitoh 			break;
   6446    1.1   thorpej 		}
   6447    1.1   thorpej 
   6448    1.1   thorpej 		/*
   6449  1.281   msaitoh 		 * Check for 82547 Tx FIFO bug.  We need to do this
   6450  1.281   msaitoh 		 * once we know we can transmit the packet, since we
   6451  1.281   msaitoh 		 * do some internal FIFO space accounting here.
   6452    1.1   thorpej 		 */
   6453  1.281   msaitoh 		if (sc->sc_type == WM_T_82547 &&
   6454  1.281   msaitoh 		    wm_82547_txfifo_bugchk(sc, m0)) {
   6455  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   6456  1.281   msaitoh 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   6457  1.281   msaitoh 			    device_xname(sc->sc_dev)));
   6458  1.281   msaitoh 			ifp->if_flags |= IFF_OACTIVE;
   6459  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   6460  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txfifo_stall);
   6461  1.281   msaitoh 			break;
   6462  1.281   msaitoh 		}
   6463   1.93   thorpej 
   6464  1.281   msaitoh 		/* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
   6465    1.1   thorpej 
   6466  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   6467  1.281   msaitoh 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   6468  1.281   msaitoh 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   6469    1.1   thorpej 
   6470  1.417  knakahar 		WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
   6471    1.1   thorpej 
   6472    1.1   thorpej 		/*
   6473  1.281   msaitoh 		 * Store a pointer to the packet so that we can free it
   6474  1.281   msaitoh 		 * later.
   6475  1.281   msaitoh 		 *
   6476  1.281   msaitoh 		 * Initially, we consider the number of descriptors the
   6477  1.281   msaitoh 		 * packet uses the number of DMA segments.  This may be
   6478  1.281   msaitoh 		 * incremented by 1 if we do checksum offload (a descriptor
   6479  1.281   msaitoh 		 * is used to set the checksum context).
   6480    1.1   thorpej 		 */
   6481  1.281   msaitoh 		txs->txs_mbuf = m0;
   6482  1.356  knakahar 		txs->txs_firstdesc = txq->txq_next;
   6483  1.281   msaitoh 		txs->txs_ndesc = segs_needed;
   6484  1.281   msaitoh 
   6485  1.281   msaitoh 		/* Set up offload parameters for this packet. */
   6486  1.281   msaitoh 		if (m0->m_pkthdr.csum_flags &
   6487  1.388   msaitoh 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
   6488  1.388   msaitoh 		    M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   6489  1.388   msaitoh 		    M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   6490  1.281   msaitoh 			if (wm_tx_offload(sc, txs, &cksumcmd,
   6491  1.281   msaitoh 					  &cksumfields) != 0) {
   6492  1.281   msaitoh 				/* Error message already displayed. */
   6493  1.281   msaitoh 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   6494  1.281   msaitoh 				continue;
   6495  1.281   msaitoh 			}
   6496  1.281   msaitoh 		} else {
   6497  1.281   msaitoh 			cksumcmd = 0;
   6498  1.281   msaitoh 			cksumfields = 0;
   6499    1.1   thorpej 		}
   6500    1.1   thorpej 
   6501  1.281   msaitoh 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   6502  1.281   msaitoh 
   6503  1.281   msaitoh 		/* Sync the DMA map. */
   6504  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   6505  1.281   msaitoh 		    BUS_DMASYNC_PREWRITE);
   6506    1.1   thorpej 
   6507  1.281   msaitoh 		/* Initialize the transmit descriptor. */
   6508  1.356  knakahar 		for (nexttx = txq->txq_next, seg = 0;
   6509  1.281   msaitoh 		     seg < dmamap->dm_nsegs; seg++) {
   6510  1.281   msaitoh 			for (seglen = dmamap->dm_segs[seg].ds_len,
   6511  1.281   msaitoh 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   6512  1.281   msaitoh 			     seglen != 0;
   6513  1.281   msaitoh 			     curaddr += curlen, seglen -= curlen,
   6514  1.356  knakahar 			     nexttx = WM_NEXTTX(txq, nexttx)) {
   6515  1.281   msaitoh 				curlen = seglen;
   6516    1.1   thorpej 
   6517  1.106      yamt 				/*
   6518  1.281   msaitoh 				 * So says the Linux driver:
   6519  1.281   msaitoh 				 * Work around for premature descriptor
   6520  1.281   msaitoh 				 * write-backs in TSO mode.  Append a
   6521  1.281   msaitoh 				 * 4-byte sentinel descriptor.
   6522  1.106      yamt 				 */
   6523  1.388   msaitoh 				if (use_tso && seg == dmamap->dm_nsegs - 1 &&
   6524  1.281   msaitoh 				    curlen > 8)
   6525  1.281   msaitoh 					curlen -= 4;
   6526  1.281   msaitoh 
   6527  1.281   msaitoh 				wm_set_dma_addr(
   6528  1.388   msaitoh 				    &txq->txq_descs[nexttx].wtx_addr, curaddr);
   6529  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_cmdlen
   6530  1.388   msaitoh 				    = htole32(cksumcmd | curlen);
   6531  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_fields.wtxu_status
   6532  1.388   msaitoh 				    = 0;
   6533  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_fields.wtxu_options
   6534  1.388   msaitoh 				    = cksumfields;
   6535  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
   6536  1.281   msaitoh 				lasttx = nexttx;
   6537  1.281   msaitoh 
   6538  1.281   msaitoh 				DPRINTF(WM_DEBUG_TX,
   6539  1.281   msaitoh 				    ("%s: TX: desc %d: low %#" PRIx64 ", "
   6540  1.281   msaitoh 				     "len %#04zx\n",
   6541  1.281   msaitoh 				    device_xname(sc->sc_dev), nexttx,
   6542  1.281   msaitoh 				    (uint64_t)curaddr, curlen));
   6543  1.106      yamt 			}
   6544    1.1   thorpej 		}
   6545    1.1   thorpej 
   6546  1.281   msaitoh 		KASSERT(lasttx != -1);
   6547    1.1   thorpej 
   6548  1.281   msaitoh 		/*
   6549  1.281   msaitoh 		 * Set up the command byte on the last descriptor of
   6550  1.281   msaitoh 		 * the packet.  If we're in the interrupt delay window,
   6551  1.281   msaitoh 		 * delay the interrupt.
   6552  1.281   msaitoh 		 */
   6553  1.356  knakahar 		txq->txq_descs[lasttx].wtx_cmdlen |=
   6554  1.281   msaitoh 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   6555  1.281   msaitoh 
   6556  1.281   msaitoh 		/*
   6557  1.281   msaitoh 		 * If VLANs are enabled and the packet has a VLAN tag, set
   6558  1.281   msaitoh 		 * up the descriptor to encapsulate the packet for us.
   6559  1.281   msaitoh 		 *
   6560  1.281   msaitoh 		 * This is only valid on the last descriptor of the packet.
   6561  1.281   msaitoh 		 */
   6562  1.281   msaitoh 		if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   6563  1.356  knakahar 			txq->txq_descs[lasttx].wtx_cmdlen |=
   6564  1.281   msaitoh 			    htole32(WTX_CMD_VLE);
   6565  1.356  knakahar 			txq->txq_descs[lasttx].wtx_fields.wtxu_vlan
   6566  1.281   msaitoh 			    = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   6567  1.281   msaitoh 		}
   6568  1.281   msaitoh 
   6569  1.281   msaitoh 		txs->txs_lastdesc = lasttx;
   6570  1.281   msaitoh 
   6571  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   6572  1.281   msaitoh 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   6573  1.281   msaitoh 		    device_xname(sc->sc_dev),
   6574  1.366  knakahar 		    lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
   6575  1.281   msaitoh 
   6576  1.281   msaitoh 		/* Sync the descriptors we're using. */
   6577  1.362  knakahar 		wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
   6578  1.388   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   6579  1.281   msaitoh 
   6580  1.281   msaitoh 		/* Give the packet to the chip. */
   6581  1.356  knakahar 		CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
   6582  1.281   msaitoh 
   6583  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   6584  1.281   msaitoh 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   6585  1.281   msaitoh 
   6586  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   6587  1.281   msaitoh 		    ("%s: TX: finished transmitting packet, job %d\n",
   6588  1.366  knakahar 		    device_xname(sc->sc_dev), txq->txq_snext));
   6589  1.272     ozaki 
   6590  1.281   msaitoh 		/* Advance the tx pointer. */
   6591  1.356  knakahar 		txq->txq_free -= txs->txs_ndesc;
   6592  1.356  knakahar 		txq->txq_next = nexttx;
   6593    1.1   thorpej 
   6594  1.356  knakahar 		txq->txq_sfree--;
   6595  1.356  knakahar 		txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
   6596  1.272     ozaki 
   6597  1.281   msaitoh 		/* Pass the packet to any BPF listeners. */
   6598  1.281   msaitoh 		bpf_mtap(ifp, m0);
   6599  1.281   msaitoh 	}
   6600  1.272     ozaki 
   6601  1.281   msaitoh 	if (m0 != NULL) {
   6602  1.281   msaitoh 		ifp->if_flags |= IFF_OACTIVE;
   6603  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txdrop);
   6604  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
   6605  1.388   msaitoh 			__func__));
   6606  1.281   msaitoh 		m_freem(m0);
   6607    1.1   thorpej 	}
   6608    1.1   thorpej 
   6609  1.356  knakahar 	if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
   6610  1.281   msaitoh 		/* No more slots; notify upper layer. */
   6611  1.281   msaitoh 		ifp->if_flags |= IFF_OACTIVE;
   6612  1.281   msaitoh 	}
   6613    1.1   thorpej 
   6614  1.356  knakahar 	if (txq->txq_free != ofree) {
   6615  1.281   msaitoh 		/* Set a watchdog timer in case the chip flakes out. */
   6616  1.281   msaitoh 		ifp->if_timer = 5;
   6617  1.281   msaitoh 	}
   6618    1.1   thorpej }
   6619    1.1   thorpej 
   6620    1.1   thorpej /*
   6621  1.281   msaitoh  * wm_nq_tx_offload:
   6622    1.1   thorpej  *
   6623  1.281   msaitoh  *	Set up TCP/IP checksumming parameters for the
   6624  1.281   msaitoh  *	specified packet, for NEWQUEUE devices
   6625    1.1   thorpej  */
   6626  1.281   msaitoh static int
   6627  1.403  knakahar wm_nq_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
   6628  1.403  knakahar     struct wm_txsoft *txs, uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
   6629    1.1   thorpej {
   6630  1.281   msaitoh 	struct mbuf *m0 = txs->txs_mbuf;
   6631  1.281   msaitoh 	struct m_tag *mtag;
   6632  1.281   msaitoh 	uint32_t vl_len, mssidx, cmdc;
   6633  1.281   msaitoh 	struct ether_header *eh;
   6634  1.281   msaitoh 	int offset, iphl;
   6635  1.281   msaitoh 
   6636  1.281   msaitoh 	/*
   6637  1.281   msaitoh 	 * XXX It would be nice if the mbuf pkthdr had offset
   6638  1.281   msaitoh 	 * fields for the protocol headers.
   6639  1.281   msaitoh 	 */
   6640  1.281   msaitoh 	*cmdlenp = 0;
   6641  1.281   msaitoh 	*fieldsp = 0;
   6642  1.281   msaitoh 
   6643  1.281   msaitoh 	eh = mtod(m0, struct ether_header *);
   6644  1.281   msaitoh 	switch (htons(eh->ether_type)) {
   6645  1.281   msaitoh 	case ETHERTYPE_IP:
   6646  1.281   msaitoh 	case ETHERTYPE_IPV6:
   6647  1.281   msaitoh 		offset = ETHER_HDR_LEN;
   6648  1.281   msaitoh 		break;
   6649  1.281   msaitoh 
   6650  1.281   msaitoh 	case ETHERTYPE_VLAN:
   6651  1.281   msaitoh 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   6652  1.281   msaitoh 		break;
   6653  1.281   msaitoh 
   6654  1.281   msaitoh 	default:
   6655  1.281   msaitoh 		/* Don't support this protocol or encapsulation. */
   6656  1.281   msaitoh 		*do_csum = false;
   6657  1.281   msaitoh 		return 0;
   6658  1.281   msaitoh 	}
   6659  1.281   msaitoh 	*do_csum = true;
   6660  1.281   msaitoh 	*cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
   6661  1.281   msaitoh 	cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
   6662    1.1   thorpej 
   6663  1.281   msaitoh 	vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
   6664  1.281   msaitoh 	KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
   6665  1.281   msaitoh 
   6666  1.281   msaitoh 	if ((m0->m_pkthdr.csum_flags &
   6667  1.388   msaitoh 	    (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
   6668  1.281   msaitoh 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   6669  1.281   msaitoh 	} else {
   6670  1.281   msaitoh 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   6671  1.281   msaitoh 	}
   6672  1.281   msaitoh 	vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
   6673  1.281   msaitoh 	KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
   6674  1.281   msaitoh 
   6675  1.281   msaitoh 	if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   6676  1.281   msaitoh 		vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
   6677  1.281   msaitoh 		     << NQTXC_VLLEN_VLAN_SHIFT);
   6678  1.281   msaitoh 		*cmdlenp |= NQTX_CMD_VLE;
   6679  1.281   msaitoh 	}
   6680  1.272     ozaki 
   6681  1.281   msaitoh 	mssidx = 0;
   6682  1.170   msaitoh 
   6683  1.281   msaitoh 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   6684  1.281   msaitoh 		int hlen = offset + iphl;
   6685  1.281   msaitoh 		int tcp_hlen;
   6686  1.281   msaitoh 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   6687  1.192   msaitoh 
   6688  1.281   msaitoh 		if (__predict_false(m0->m_len <
   6689  1.281   msaitoh 				    (hlen + sizeof(struct tcphdr)))) {
   6690  1.192   msaitoh 			/*
   6691  1.281   msaitoh 			 * TCP/IP headers are not in the first mbuf; we need
   6692  1.281   msaitoh 			 * to do this the slow and painful way.  Let's just
   6693  1.281   msaitoh 			 * hope this doesn't happen very often.
   6694  1.192   msaitoh 			 */
   6695  1.281   msaitoh 			struct tcphdr th;
   6696  1.170   msaitoh 
   6697  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txtsopain);
   6698  1.192   msaitoh 
   6699  1.281   msaitoh 			m_copydata(m0, hlen, sizeof(th), &th);
   6700  1.281   msaitoh 			if (v4) {
   6701  1.281   msaitoh 				struct ip ip;
   6702  1.192   msaitoh 
   6703  1.281   msaitoh 				m_copydata(m0, offset, sizeof(ip), &ip);
   6704  1.281   msaitoh 				ip.ip_len = 0;
   6705  1.281   msaitoh 				m_copyback(m0,
   6706  1.281   msaitoh 				    offset + offsetof(struct ip, ip_len),
   6707  1.281   msaitoh 				    sizeof(ip.ip_len), &ip.ip_len);
   6708  1.281   msaitoh 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   6709  1.281   msaitoh 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   6710  1.281   msaitoh 			} else {
   6711  1.281   msaitoh 				struct ip6_hdr ip6;
   6712  1.192   msaitoh 
   6713  1.281   msaitoh 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   6714  1.281   msaitoh 				ip6.ip6_plen = 0;
   6715  1.281   msaitoh 				m_copyback(m0,
   6716  1.281   msaitoh 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   6717  1.281   msaitoh 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   6718  1.281   msaitoh 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   6719  1.281   msaitoh 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   6720  1.170   msaitoh 			}
   6721  1.281   msaitoh 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   6722  1.281   msaitoh 			    sizeof(th.th_sum), &th.th_sum);
   6723  1.192   msaitoh 
   6724  1.281   msaitoh 			tcp_hlen = th.th_off << 2;
   6725  1.281   msaitoh 		} else {
   6726  1.173   msaitoh 			/*
   6727  1.281   msaitoh 			 * TCP/IP headers are in the first mbuf; we can do
   6728  1.281   msaitoh 			 * this the easy way.
   6729  1.173   msaitoh 			 */
   6730  1.281   msaitoh 			struct tcphdr *th;
   6731  1.198   msaitoh 
   6732  1.281   msaitoh 			if (v4) {
   6733  1.281   msaitoh 				struct ip *ip =
   6734  1.281   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   6735  1.281   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   6736    1.1   thorpej 
   6737  1.281   msaitoh 				ip->ip_len = 0;
   6738  1.281   msaitoh 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   6739  1.281   msaitoh 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   6740  1.281   msaitoh 			} else {
   6741  1.281   msaitoh 				struct ip6_hdr *ip6 =
   6742  1.281   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   6743  1.281   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   6744  1.192   msaitoh 
   6745  1.281   msaitoh 				ip6->ip6_plen = 0;
   6746  1.281   msaitoh 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   6747  1.281   msaitoh 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   6748  1.281   msaitoh 			}
   6749  1.281   msaitoh 			tcp_hlen = th->th_off << 2;
   6750  1.144   msaitoh 		}
   6751  1.281   msaitoh 		hlen += tcp_hlen;
   6752  1.281   msaitoh 		*cmdlenp |= NQTX_CMD_TSE;
   6753  1.144   msaitoh 
   6754  1.281   msaitoh 		if (v4) {
   6755  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txtso);
   6756  1.281   msaitoh 			*fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
   6757  1.281   msaitoh 		} else {
   6758  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txtso6);
   6759  1.281   msaitoh 			*fieldsp |= NQTXD_FIELDS_TUXSM;
   6760  1.189   msaitoh 		}
   6761  1.281   msaitoh 		*fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
   6762  1.281   msaitoh 		KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   6763  1.281   msaitoh 		mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
   6764  1.281   msaitoh 		KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
   6765  1.281   msaitoh 		mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
   6766  1.281   msaitoh 		KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
   6767  1.281   msaitoh 	} else {
   6768  1.281   msaitoh 		*fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
   6769  1.281   msaitoh 		KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   6770  1.208   msaitoh 	}
   6771  1.208   msaitoh 
   6772  1.281   msaitoh 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   6773  1.281   msaitoh 		*fieldsp |= NQTXD_FIELDS_IXSM;
   6774  1.281   msaitoh 		cmdc |= NQTXC_CMD_IP4;
   6775  1.281   msaitoh 	}
   6776  1.144   msaitoh 
   6777  1.281   msaitoh 	if (m0->m_pkthdr.csum_flags &
   6778  1.281   msaitoh 	    (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   6779  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txtusum);
   6780  1.281   msaitoh 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   6781  1.281   msaitoh 			cmdc |= NQTXC_CMD_TCP;
   6782  1.281   msaitoh 		} else {
   6783  1.281   msaitoh 			cmdc |= NQTXC_CMD_UDP;
   6784  1.281   msaitoh 		}
   6785  1.281   msaitoh 		cmdc |= NQTXC_CMD_IP4;
   6786  1.281   msaitoh 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   6787  1.281   msaitoh 	}
   6788  1.281   msaitoh 	if (m0->m_pkthdr.csum_flags &
   6789  1.281   msaitoh 	    (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   6790  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txtusum6);
   6791  1.281   msaitoh 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   6792  1.281   msaitoh 			cmdc |= NQTXC_CMD_TCP;
   6793  1.281   msaitoh 		} else {
   6794  1.281   msaitoh 			cmdc |= NQTXC_CMD_UDP;
   6795  1.281   msaitoh 		}
   6796  1.281   msaitoh 		cmdc |= NQTXC_CMD_IP6;
   6797  1.281   msaitoh 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   6798  1.281   msaitoh 	}
   6799    1.1   thorpej 
   6800  1.281   msaitoh 	/* Fill in the context descriptor. */
   6801  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_vl_len =
   6802  1.281   msaitoh 	    htole32(vl_len);
   6803  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_sn = 0;
   6804  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_cmd =
   6805  1.281   msaitoh 	    htole32(cmdc);
   6806  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_mssidx =
   6807  1.281   msaitoh 	    htole32(mssidx);
   6808  1.362  knakahar 	wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
   6809  1.281   msaitoh 	DPRINTF(WM_DEBUG_TX,
   6810  1.281   msaitoh 	    ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
   6811  1.366  knakahar 	    txq->txq_next, 0, vl_len));
   6812  1.281   msaitoh 	DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
   6813  1.356  knakahar 	txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
   6814  1.281   msaitoh 	txs->txs_ndesc++;
   6815  1.281   msaitoh 	return 0;
   6816  1.217    dyoung }
   6817  1.217    dyoung 
   6818    1.1   thorpej /*
   6819  1.281   msaitoh  * wm_nq_start:		[ifnet interface function]
   6820    1.1   thorpej  *
   6821  1.281   msaitoh  *	Start packet transmission on the interface for NEWQUEUE devices
   6822    1.1   thorpej  */
   6823  1.281   msaitoh static void
   6824  1.281   msaitoh wm_nq_start(struct ifnet *ifp)
   6825    1.1   thorpej {
   6826    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6827  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6828  1.272     ozaki 
   6829  1.415  knakahar 	KASSERT(ifp->if_extflags & IFEF_START_MPSAFE);
   6830  1.415  knakahar 
   6831  1.413     skrll 	mutex_enter(txq->txq_lock);
   6832  1.429  knakahar 	if (!txq->txq_stopping)
   6833  1.281   msaitoh 		wm_nq_start_locked(ifp);
   6834  1.413     skrll 	mutex_exit(txq->txq_lock);
   6835  1.272     ozaki }
   6836  1.272     ozaki 
   6837  1.281   msaitoh static void
   6838  1.281   msaitoh wm_nq_start_locked(struct ifnet *ifp)
   6839  1.272     ozaki {
   6840  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   6841  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6842  1.403  knakahar 
   6843  1.403  knakahar 	wm_nq_send_common_locked(ifp, txq, false);
   6844  1.403  knakahar }
   6845  1.403  knakahar 
   6846  1.403  knakahar static inline int
   6847  1.403  knakahar wm_nq_select_txqueue(struct ifnet *ifp, struct mbuf *m)
   6848  1.403  knakahar {
   6849  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   6850  1.403  knakahar 	u_int cpuid = cpu_index(curcpu());
   6851  1.403  knakahar 
   6852  1.403  knakahar 	/*
   6853  1.403  knakahar 	 * Currently, simple distribute strategy.
   6854  1.403  knakahar 	 * TODO:
   6855  1.403  knakahar 	 * destribute by flowid(RSS has value).
   6856  1.403  knakahar 	 */
   6857  1.405  knakahar 	return (cpuid + sc->sc_affinity_offset) % sc->sc_nqueues;
   6858  1.403  knakahar }
   6859  1.403  knakahar 
   6860  1.403  knakahar static int
   6861  1.403  knakahar wm_nq_transmit(struct ifnet *ifp, struct mbuf *m)
   6862  1.403  knakahar {
   6863  1.403  knakahar 	int qid;
   6864  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   6865  1.403  knakahar 	struct wm_txqueue *txq;
   6866  1.403  knakahar 
   6867  1.403  knakahar 	qid = wm_nq_select_txqueue(ifp, m);
   6868  1.405  knakahar 	txq = &sc->sc_queue[qid].wmq_txq;
   6869  1.403  knakahar 
   6870  1.403  knakahar 	if (__predict_false(!pcq_put(txq->txq_interq, m))) {
   6871  1.403  knakahar 		m_freem(m);
   6872  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txdrop);
   6873  1.403  knakahar 		return ENOBUFS;
   6874  1.403  knakahar 	}
   6875  1.403  knakahar 
   6876  1.413     skrll 	if (mutex_tryenter(txq->txq_lock)) {
   6877  1.403  knakahar 		/* XXXX should be per TX queue */
   6878  1.403  knakahar 		ifp->if_obytes += m->m_pkthdr.len;
   6879  1.403  knakahar 		if (m->m_flags & M_MCAST)
   6880  1.403  knakahar 			ifp->if_omcasts++;
   6881  1.403  knakahar 
   6882  1.429  knakahar 		if (!txq->txq_stopping)
   6883  1.403  knakahar 			wm_nq_transmit_locked(ifp, txq);
   6884  1.413     skrll 		mutex_exit(txq->txq_lock);
   6885  1.403  knakahar 	}
   6886  1.403  knakahar 
   6887  1.403  knakahar 	return 0;
   6888  1.403  knakahar }
   6889  1.403  knakahar 
   6890  1.403  knakahar static void
   6891  1.403  knakahar wm_nq_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
   6892  1.403  knakahar {
   6893  1.403  knakahar 
   6894  1.403  knakahar 	wm_nq_send_common_locked(ifp, txq, true);
   6895  1.403  knakahar }
   6896  1.403  knakahar 
   6897  1.403  knakahar static void
   6898  1.403  knakahar wm_nq_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
   6899  1.403  knakahar     bool is_transmit)
   6900  1.403  knakahar {
   6901  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   6902  1.281   msaitoh 	struct mbuf *m0;
   6903  1.281   msaitoh 	struct m_tag *mtag;
   6904  1.281   msaitoh 	struct wm_txsoft *txs;
   6905  1.281   msaitoh 	bus_dmamap_t dmamap;
   6906  1.281   msaitoh 	int error, nexttx, lasttx = -1, seg, segs_needed;
   6907  1.281   msaitoh 	bool do_csum, sent;
   6908    1.1   thorpej 
   6909  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   6910   1.41       tls 
   6911  1.388   msaitoh 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
   6912  1.281   msaitoh 		return;
   6913  1.401  knakahar 	if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
   6914  1.400  knakahar 		return;
   6915    1.1   thorpej 
   6916  1.281   msaitoh 	sent = false;
   6917    1.1   thorpej 
   6918    1.1   thorpej 	/*
   6919  1.281   msaitoh 	 * Loop through the send queue, setting up transmit descriptors
   6920  1.281   msaitoh 	 * until we drain the queue, or use up all available transmit
   6921  1.281   msaitoh 	 * descriptors.
   6922    1.1   thorpej 	 */
   6923  1.281   msaitoh 	for (;;) {
   6924  1.281   msaitoh 		m0 = NULL;
   6925  1.281   msaitoh 
   6926  1.281   msaitoh 		/* Get a work queue entry. */
   6927  1.356  knakahar 		if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
   6928  1.403  knakahar 			wm_txeof(sc, txq);
   6929  1.356  knakahar 			if (txq->txq_sfree == 0) {
   6930  1.281   msaitoh 				DPRINTF(WM_DEBUG_TX,
   6931  1.281   msaitoh 				    ("%s: TX: no free job descriptors\n",
   6932  1.281   msaitoh 					device_xname(sc->sc_dev)));
   6933  1.417  knakahar 				WM_Q_EVCNT_INCR(txq, txsstall);
   6934  1.281   msaitoh 				break;
   6935  1.281   msaitoh 			}
   6936  1.281   msaitoh 		}
   6937    1.1   thorpej 
   6938  1.281   msaitoh 		/* Grab a packet off the queue. */
   6939  1.403  knakahar 		if (is_transmit)
   6940  1.403  knakahar 			m0 = pcq_get(txq->txq_interq);
   6941  1.403  knakahar 		else
   6942  1.403  knakahar 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   6943  1.281   msaitoh 		if (m0 == NULL)
   6944  1.281   msaitoh 			break;
   6945   1.71   thorpej 
   6946  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   6947  1.281   msaitoh 		    ("%s: TX: have packet to transmit: %p\n",
   6948  1.281   msaitoh 		    device_xname(sc->sc_dev), m0));
   6949  1.177   msaitoh 
   6950  1.356  knakahar 		txs = &txq->txq_soft[txq->txq_snext];
   6951  1.281   msaitoh 		dmamap = txs->txs_dmamap;
   6952    1.1   thorpej 
   6953  1.281   msaitoh 		/*
   6954  1.281   msaitoh 		 * Load the DMA map.  If this fails, the packet either
   6955  1.281   msaitoh 		 * didn't fit in the allotted number of segments, or we
   6956  1.281   msaitoh 		 * were short on resources.  For the too-many-segments
   6957  1.281   msaitoh 		 * case, we simply report an error and drop the packet,
   6958  1.281   msaitoh 		 * since we can't sanely copy a jumbo packet to a single
   6959  1.281   msaitoh 		 * buffer.
   6960  1.281   msaitoh 		 */
   6961  1.281   msaitoh 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   6962  1.388   msaitoh 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   6963  1.281   msaitoh 		if (error) {
   6964  1.281   msaitoh 			if (error == EFBIG) {
   6965  1.417  knakahar 				WM_Q_EVCNT_INCR(txq, txdrop);
   6966  1.281   msaitoh 				log(LOG_ERR, "%s: Tx packet consumes too many "
   6967  1.281   msaitoh 				    "DMA segments, dropping...\n",
   6968  1.281   msaitoh 				    device_xname(sc->sc_dev));
   6969  1.281   msaitoh 				wm_dump_mbuf_chain(sc, m0);
   6970  1.281   msaitoh 				m_freem(m0);
   6971  1.281   msaitoh 				continue;
   6972  1.281   msaitoh 			}
   6973  1.281   msaitoh 			/* Short on resources, just stop for now. */
   6974  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   6975  1.281   msaitoh 			    ("%s: TX: dmamap load failed: %d\n",
   6976  1.281   msaitoh 			    device_xname(sc->sc_dev), error));
   6977  1.281   msaitoh 			break;
   6978  1.281   msaitoh 		}
   6979  1.177   msaitoh 
   6980  1.281   msaitoh 		segs_needed = dmamap->dm_nsegs;
   6981  1.177   msaitoh 
   6982  1.281   msaitoh 		/*
   6983  1.281   msaitoh 		 * Ensure we have enough descriptors free to describe
   6984  1.281   msaitoh 		 * the packet.  Note, we always reserve one descriptor
   6985  1.281   msaitoh 		 * at the end of the ring due to the semantics of the
   6986  1.281   msaitoh 		 * TDT register, plus one more in the event we need
   6987  1.281   msaitoh 		 * to load offload context.
   6988  1.281   msaitoh 		 */
   6989  1.356  knakahar 		if (segs_needed > txq->txq_free - 2) {
   6990  1.177   msaitoh 			/*
   6991  1.281   msaitoh 			 * Not enough free descriptors to transmit this
   6992  1.281   msaitoh 			 * packet.  We haven't committed anything yet,
   6993  1.281   msaitoh 			 * so just unload the DMA map, put the packet
   6994  1.281   msaitoh 			 * pack on the queue, and punt.  Notify the upper
   6995  1.281   msaitoh 			 * layer that there are no more slots left.
   6996  1.177   msaitoh 			 */
   6997  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   6998  1.281   msaitoh 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   6999  1.281   msaitoh 			    device_xname(sc->sc_dev), dmamap->dm_nsegs,
   7000  1.366  knakahar 			    segs_needed, txq->txq_free - 1));
   7001  1.401  knakahar 			txq->txq_flags |= WM_TXQ_NO_SPACE;
   7002  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   7003  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txdstall);
   7004  1.177   msaitoh 			break;
   7005  1.177   msaitoh 		}
   7006  1.177   msaitoh 
   7007  1.281   msaitoh 		/* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
   7008  1.281   msaitoh 
   7009  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7010  1.281   msaitoh 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   7011  1.281   msaitoh 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   7012  1.177   msaitoh 
   7013  1.417  knakahar 		WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
   7014    1.1   thorpej 
   7015  1.281   msaitoh 		/*
   7016  1.281   msaitoh 		 * Store a pointer to the packet so that we can free it
   7017  1.281   msaitoh 		 * later.
   7018  1.281   msaitoh 		 *
   7019  1.281   msaitoh 		 * Initially, we consider the number of descriptors the
   7020  1.281   msaitoh 		 * packet uses the number of DMA segments.  This may be
   7021  1.281   msaitoh 		 * incremented by 1 if we do checksum offload (a descriptor
   7022  1.281   msaitoh 		 * is used to set the checksum context).
   7023  1.281   msaitoh 		 */
   7024  1.281   msaitoh 		txs->txs_mbuf = m0;
   7025  1.356  knakahar 		txs->txs_firstdesc = txq->txq_next;
   7026  1.281   msaitoh 		txs->txs_ndesc = segs_needed;
   7027    1.1   thorpej 
   7028  1.281   msaitoh 		/* Set up offload parameters for this packet. */
   7029  1.281   msaitoh 		uint32_t cmdlen, fields, dcmdlen;
   7030  1.388   msaitoh 		if (m0->m_pkthdr.csum_flags &
   7031  1.388   msaitoh 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
   7032  1.388   msaitoh 			M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   7033  1.388   msaitoh 			M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   7034  1.403  knakahar 			if (wm_nq_tx_offload(sc, txq, txs, &cmdlen, &fields,
   7035  1.281   msaitoh 			    &do_csum) != 0) {
   7036  1.281   msaitoh 				/* Error message already displayed. */
   7037  1.281   msaitoh 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   7038  1.281   msaitoh 				continue;
   7039  1.281   msaitoh 			}
   7040  1.281   msaitoh 		} else {
   7041  1.281   msaitoh 			do_csum = false;
   7042  1.281   msaitoh 			cmdlen = 0;
   7043  1.281   msaitoh 			fields = 0;
   7044  1.281   msaitoh 		}
   7045  1.173   msaitoh 
   7046  1.281   msaitoh 		/* Sync the DMA map. */
   7047  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   7048  1.281   msaitoh 		    BUS_DMASYNC_PREWRITE);
   7049    1.1   thorpej 
   7050  1.281   msaitoh 		/* Initialize the first transmit descriptor. */
   7051  1.356  knakahar 		nexttx = txq->txq_next;
   7052  1.281   msaitoh 		if (!do_csum) {
   7053  1.281   msaitoh 			/* setup a legacy descriptor */
   7054  1.388   msaitoh 			wm_set_dma_addr(&txq->txq_descs[nexttx].wtx_addr,
   7055  1.281   msaitoh 			    dmamap->dm_segs[0].ds_addr);
   7056  1.356  knakahar 			txq->txq_descs[nexttx].wtx_cmdlen =
   7057  1.281   msaitoh 			    htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
   7058  1.356  knakahar 			txq->txq_descs[nexttx].wtx_fields.wtxu_status = 0;
   7059  1.356  knakahar 			txq->txq_descs[nexttx].wtx_fields.wtxu_options = 0;
   7060  1.281   msaitoh 			if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
   7061  1.281   msaitoh 			    NULL) {
   7062  1.356  knakahar 				txq->txq_descs[nexttx].wtx_cmdlen |=
   7063  1.281   msaitoh 				    htole32(WTX_CMD_VLE);
   7064  1.356  knakahar 				txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =
   7065  1.281   msaitoh 				    htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   7066  1.281   msaitoh 			} else {
   7067  1.356  knakahar 				txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
   7068  1.281   msaitoh 			}
   7069  1.281   msaitoh 			dcmdlen = 0;
   7070  1.281   msaitoh 		} else {
   7071  1.281   msaitoh 			/* setup an advanced data descriptor */
   7072  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
   7073  1.281   msaitoh 			    htole64(dmamap->dm_segs[0].ds_addr);
   7074  1.281   msaitoh 			KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
   7075  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
   7076  1.281   msaitoh 			    htole32(dmamap->dm_segs[0].ds_len | cmdlen );
   7077  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields =
   7078  1.281   msaitoh 			    htole32(fields);
   7079  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7080  1.281   msaitoh 			    ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
   7081  1.281   msaitoh 			    device_xname(sc->sc_dev), nexttx,
   7082  1.281   msaitoh 			    (uint64_t)dmamap->dm_segs[0].ds_addr));
   7083  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7084  1.281   msaitoh 			    ("\t 0x%08x%08x\n", fields,
   7085  1.281   msaitoh 			    (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
   7086  1.281   msaitoh 			dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
   7087  1.281   msaitoh 		}
   7088  1.177   msaitoh 
   7089  1.281   msaitoh 		lasttx = nexttx;
   7090  1.356  knakahar 		nexttx = WM_NEXTTX(txq, nexttx);
   7091  1.150       tls 		/*
   7092  1.281   msaitoh 		 * fill in the next descriptors. legacy or adcanced format
   7093  1.281   msaitoh 		 * is the same here
   7094  1.150       tls 		 */
   7095  1.281   msaitoh 		for (seg = 1; seg < dmamap->dm_nsegs;
   7096  1.356  knakahar 		    seg++, nexttx = WM_NEXTTX(txq, nexttx)) {
   7097  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
   7098  1.281   msaitoh 			    htole64(dmamap->dm_segs[seg].ds_addr);
   7099  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
   7100  1.281   msaitoh 			    htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
   7101  1.281   msaitoh 			KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
   7102  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields = 0;
   7103  1.281   msaitoh 			lasttx = nexttx;
   7104  1.153       tls 
   7105  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7106  1.281   msaitoh 			    ("%s: TX: desc %d: %#" PRIx64 ", "
   7107  1.281   msaitoh 			     "len %#04zx\n",
   7108  1.281   msaitoh 			    device_xname(sc->sc_dev), nexttx,
   7109  1.281   msaitoh 			    (uint64_t)dmamap->dm_segs[seg].ds_addr,
   7110  1.281   msaitoh 			    dmamap->dm_segs[seg].ds_len));
   7111  1.281   msaitoh 		}
   7112  1.153       tls 
   7113  1.281   msaitoh 		KASSERT(lasttx != -1);
   7114    1.1   thorpej 
   7115  1.211   msaitoh 		/*
   7116  1.281   msaitoh 		 * Set up the command byte on the last descriptor of
   7117  1.281   msaitoh 		 * the packet.  If we're in the interrupt delay window,
   7118  1.281   msaitoh 		 * delay the interrupt.
   7119  1.211   msaitoh 		 */
   7120  1.281   msaitoh 		KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
   7121  1.281   msaitoh 		    (NQTX_CMD_EOP | NQTX_CMD_RS));
   7122  1.356  knakahar 		txq->txq_descs[lasttx].wtx_cmdlen |=
   7123  1.281   msaitoh 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   7124  1.211   msaitoh 
   7125  1.281   msaitoh 		txs->txs_lastdesc = lasttx;
   7126  1.177   msaitoh 
   7127  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: desc %d: cmdlen 0x%08x\n",
   7128  1.281   msaitoh 		    device_xname(sc->sc_dev),
   7129  1.366  knakahar 		    lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
   7130    1.1   thorpej 
   7131  1.281   msaitoh 		/* Sync the descriptors we're using. */
   7132  1.362  knakahar 		wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
   7133  1.388   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   7134  1.203   msaitoh 
   7135  1.281   msaitoh 		/* Give the packet to the chip. */
   7136  1.356  knakahar 		CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
   7137  1.281   msaitoh 		sent = true;
   7138  1.120   msaitoh 
   7139  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7140  1.281   msaitoh 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   7141  1.228   msaitoh 
   7142  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7143  1.281   msaitoh 		    ("%s: TX: finished transmitting packet, job %d\n",
   7144  1.366  knakahar 		    device_xname(sc->sc_dev), txq->txq_snext));
   7145   1.41       tls 
   7146  1.281   msaitoh 		/* Advance the tx pointer. */
   7147  1.356  knakahar 		txq->txq_free -= txs->txs_ndesc;
   7148  1.356  knakahar 		txq->txq_next = nexttx;
   7149    1.1   thorpej 
   7150  1.356  knakahar 		txq->txq_sfree--;
   7151  1.356  knakahar 		txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
   7152    1.1   thorpej 
   7153  1.281   msaitoh 		/* Pass the packet to any BPF listeners. */
   7154  1.281   msaitoh 		bpf_mtap(ifp, m0);
   7155  1.281   msaitoh 	}
   7156  1.257   msaitoh 
   7157  1.281   msaitoh 	if (m0 != NULL) {
   7158  1.401  knakahar 		txq->txq_flags |= WM_TXQ_NO_SPACE;
   7159  1.417  knakahar 		WM_Q_EVCNT_INCR(txq, txdrop);
   7160  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
   7161  1.388   msaitoh 			__func__));
   7162  1.281   msaitoh 		m_freem(m0);
   7163  1.257   msaitoh 	}
   7164  1.257   msaitoh 
   7165  1.356  knakahar 	if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
   7166  1.281   msaitoh 		/* No more slots; notify upper layer. */
   7167  1.401  knakahar 		txq->txq_flags |= WM_TXQ_NO_SPACE;
   7168  1.281   msaitoh 	}
   7169  1.199   msaitoh 
   7170  1.281   msaitoh 	if (sent) {
   7171  1.281   msaitoh 		/* Set a watchdog timer in case the chip flakes out. */
   7172  1.281   msaitoh 		ifp->if_timer = 5;
   7173  1.281   msaitoh 	}
   7174  1.281   msaitoh }
   7175  1.272     ozaki 
   7176  1.281   msaitoh /* Interrupt */
   7177    1.1   thorpej 
   7178    1.1   thorpej /*
   7179  1.335   msaitoh  * wm_txeof:
   7180    1.1   thorpej  *
   7181  1.281   msaitoh  *	Helper; handle transmit interrupts.
   7182    1.1   thorpej  */
   7183  1.335   msaitoh static int
   7184  1.403  knakahar wm_txeof(struct wm_softc *sc, struct wm_txqueue *txq)
   7185    1.1   thorpej {
   7186  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   7187  1.281   msaitoh 	struct wm_txsoft *txs;
   7188  1.335   msaitoh 	bool processed = false;
   7189  1.335   msaitoh 	int count = 0;
   7190  1.335   msaitoh 	int i;
   7191  1.281   msaitoh 	uint8_t status;
   7192    1.1   thorpej 
   7193  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   7194  1.405  knakahar 
   7195  1.429  knakahar 	if (txq->txq_stopping)
   7196  1.335   msaitoh 		return 0;
   7197  1.281   msaitoh 
   7198  1.409  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   7199  1.409  knakahar 		txq->txq_flags &= ~WM_TXQ_NO_SPACE;
   7200  1.409  knakahar 	else
   7201  1.411  knakahar 		ifp->if_flags &= ~IFF_OACTIVE;
   7202  1.272     ozaki 
   7203  1.281   msaitoh 	/*
   7204  1.281   msaitoh 	 * Go through the Tx list and free mbufs for those
   7205  1.281   msaitoh 	 * frames which have been transmitted.
   7206  1.281   msaitoh 	 */
   7207  1.356  knakahar 	for (i = txq->txq_sdirty; txq->txq_sfree != WM_TXQUEUELEN(txq);
   7208  1.356  knakahar 	     i = WM_NEXTTXS(txq, i), txq->txq_sfree++) {
   7209  1.356  knakahar 		txs = &txq->txq_soft[i];
   7210    1.1   thorpej 
   7211  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: checking job %d\n",
   7212  1.388   msaitoh 			device_xname(sc->sc_dev), i));
   7213  1.272     ozaki 
   7214  1.362  knakahar 		wm_cdtxsync(txq, txs->txs_firstdesc, txs->txs_ndesc,
   7215  1.388   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   7216  1.272     ozaki 
   7217  1.281   msaitoh 		status =
   7218  1.356  knakahar 		    txq->txq_descs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   7219  1.281   msaitoh 		if ((status & WTX_ST_DD) == 0) {
   7220  1.362  knakahar 			wm_cdtxsync(txq, txs->txs_lastdesc, 1,
   7221  1.281   msaitoh 			    BUS_DMASYNC_PREREAD);
   7222  1.281   msaitoh 			break;
   7223  1.281   msaitoh 		}
   7224    1.1   thorpej 
   7225  1.335   msaitoh 		processed = true;
   7226  1.335   msaitoh 		count++;
   7227  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7228  1.281   msaitoh 		    ("%s: TX: job %d done: descs %d..%d\n",
   7229  1.281   msaitoh 		    device_xname(sc->sc_dev), i, txs->txs_firstdesc,
   7230  1.281   msaitoh 		    txs->txs_lastdesc));
   7231  1.272     ozaki 
   7232  1.281   msaitoh 		/*
   7233  1.281   msaitoh 		 * XXX We should probably be using the statistics
   7234  1.281   msaitoh 		 * XXX registers, but I don't know if they exist
   7235  1.281   msaitoh 		 * XXX on chips before the i82544.
   7236  1.281   msaitoh 		 */
   7237  1.272     ozaki 
   7238  1.281   msaitoh #ifdef WM_EVENT_COUNTERS
   7239  1.281   msaitoh 		if (status & WTX_ST_TU)
   7240  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, tu);
   7241  1.281   msaitoh #endif /* WM_EVENT_COUNTERS */
   7242    1.1   thorpej 
   7243  1.388   msaitoh 		if (status & (WTX_ST_EC | WTX_ST_LC)) {
   7244  1.281   msaitoh 			ifp->if_oerrors++;
   7245  1.281   msaitoh 			if (status & WTX_ST_LC)
   7246  1.281   msaitoh 				log(LOG_WARNING, "%s: late collision\n",
   7247  1.281   msaitoh 				    device_xname(sc->sc_dev));
   7248  1.281   msaitoh 			else if (status & WTX_ST_EC) {
   7249  1.281   msaitoh 				ifp->if_collisions += 16;
   7250  1.281   msaitoh 				log(LOG_WARNING, "%s: excessive collisions\n",
   7251  1.281   msaitoh 				    device_xname(sc->sc_dev));
   7252  1.281   msaitoh 			}
   7253  1.281   msaitoh 		} else
   7254  1.281   msaitoh 			ifp->if_opackets++;
   7255   1.78   thorpej 
   7256  1.356  knakahar 		txq->txq_free += txs->txs_ndesc;
   7257  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   7258  1.281   msaitoh 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   7259  1.281   msaitoh 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   7260  1.281   msaitoh 		m_freem(txs->txs_mbuf);
   7261  1.281   msaitoh 		txs->txs_mbuf = NULL;
   7262    1.1   thorpej 	}
   7263    1.1   thorpej 
   7264  1.281   msaitoh 	/* Update the dirty transmit buffer pointer. */
   7265  1.356  knakahar 	txq->txq_sdirty = i;
   7266  1.281   msaitoh 	DPRINTF(WM_DEBUG_TX,
   7267  1.281   msaitoh 	    ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
   7268    1.1   thorpej 
   7269  1.335   msaitoh 	if (count != 0)
   7270  1.335   msaitoh 		rnd_add_uint32(&sc->rnd_source, count);
   7271  1.335   msaitoh 
   7272  1.102       scw 	/*
   7273  1.281   msaitoh 	 * If there are no more pending transmissions, cancel the watchdog
   7274  1.281   msaitoh 	 * timer.
   7275  1.102       scw 	 */
   7276  1.356  knakahar 	if (txq->txq_sfree == WM_TXQUEUELEN(txq))
   7277  1.281   msaitoh 		ifp->if_timer = 0;
   7278  1.335   msaitoh 
   7279  1.335   msaitoh 	return processed;
   7280  1.281   msaitoh }
   7281  1.102       scw 
   7282  1.281   msaitoh /*
   7283  1.335   msaitoh  * wm_rxeof:
   7284  1.281   msaitoh  *
   7285  1.281   msaitoh  *	Helper; handle receive interrupts.
   7286  1.281   msaitoh  */
   7287  1.281   msaitoh static void
   7288  1.362  knakahar wm_rxeof(struct wm_rxqueue *rxq)
   7289  1.281   msaitoh {
   7290  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   7291  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   7292  1.281   msaitoh 	struct wm_rxsoft *rxs;
   7293  1.281   msaitoh 	struct mbuf *m;
   7294  1.281   msaitoh 	int i, len;
   7295  1.335   msaitoh 	int count = 0;
   7296  1.281   msaitoh 	uint8_t status, errors;
   7297  1.281   msaitoh 	uint16_t vlantag;
   7298    1.1   thorpej 
   7299  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   7300  1.405  knakahar 
   7301  1.356  knakahar 	for (i = rxq->rxq_ptr;; i = WM_NEXTRX(i)) {
   7302  1.356  knakahar 		rxs = &rxq->rxq_soft[i];
   7303  1.156    dyoung 
   7304  1.281   msaitoh 		DPRINTF(WM_DEBUG_RX,
   7305  1.281   msaitoh 		    ("%s: RX: checking descriptor %d\n",
   7306  1.281   msaitoh 		    device_xname(sc->sc_dev), i));
   7307  1.199   msaitoh 
   7308  1.388   msaitoh 		wm_cdrxsync(rxq, i,BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   7309    1.1   thorpej 
   7310  1.356  knakahar 		status = rxq->rxq_descs[i].wrx_status;
   7311  1.356  knakahar 		errors = rxq->rxq_descs[i].wrx_errors;
   7312  1.356  knakahar 		len = le16toh(rxq->rxq_descs[i].wrx_len);
   7313  1.356  knakahar 		vlantag = rxq->rxq_descs[i].wrx_special;
   7314  1.145   msaitoh 
   7315  1.281   msaitoh 		if ((status & WRX_ST_DD) == 0) {
   7316  1.281   msaitoh 			/* We have processed all of the receive descriptors. */
   7317  1.362  knakahar 			wm_cdrxsync(rxq, i, BUS_DMASYNC_PREREAD);
   7318  1.281   msaitoh 			break;
   7319  1.145   msaitoh 		}
   7320  1.189   msaitoh 
   7321  1.335   msaitoh 		count++;
   7322  1.356  knakahar 		if (__predict_false(rxq->rxq_discard)) {
   7323  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   7324  1.281   msaitoh 			    ("%s: RX: discarding contents of descriptor %d\n",
   7325  1.281   msaitoh 			    device_xname(sc->sc_dev), i));
   7326  1.362  knakahar 			wm_init_rxdesc(rxq, i);
   7327  1.281   msaitoh 			if (status & WRX_ST_EOP) {
   7328  1.281   msaitoh 				/* Reset our state. */
   7329  1.281   msaitoh 				DPRINTF(WM_DEBUG_RX,
   7330  1.281   msaitoh 				    ("%s: RX: resetting rxdiscard -> 0\n",
   7331  1.281   msaitoh 				    device_xname(sc->sc_dev)));
   7332  1.356  knakahar 				rxq->rxq_discard = 0;
   7333  1.281   msaitoh 			}
   7334  1.281   msaitoh 			continue;
   7335  1.189   msaitoh 		}
   7336  1.189   msaitoh 
   7337  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   7338  1.281   msaitoh 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   7339  1.189   msaitoh 
   7340  1.281   msaitoh 		m = rxs->rxs_mbuf;
   7341  1.189   msaitoh 
   7342  1.281   msaitoh 		/*
   7343  1.281   msaitoh 		 * Add a new receive buffer to the ring, unless of
   7344  1.281   msaitoh 		 * course the length is zero. Treat the latter as a
   7345  1.281   msaitoh 		 * failed mapping.
   7346  1.281   msaitoh 		 */
   7347  1.362  knakahar 		if ((len == 0) || (wm_add_rxbuf(rxq, i) != 0)) {
   7348  1.281   msaitoh 			/*
   7349  1.281   msaitoh 			 * Failed, throw away what we've done so
   7350  1.281   msaitoh 			 * far, and discard the rest of the packet.
   7351  1.281   msaitoh 			 */
   7352  1.281   msaitoh 			ifp->if_ierrors++;
   7353  1.281   msaitoh 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   7354  1.281   msaitoh 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   7355  1.362  knakahar 			wm_init_rxdesc(rxq, i);
   7356  1.281   msaitoh 			if ((status & WRX_ST_EOP) == 0)
   7357  1.356  knakahar 				rxq->rxq_discard = 1;
   7358  1.356  knakahar 			if (rxq->rxq_head != NULL)
   7359  1.356  knakahar 				m_freem(rxq->rxq_head);
   7360  1.356  knakahar 			WM_RXCHAIN_RESET(rxq);
   7361  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   7362  1.281   msaitoh 			    ("%s: RX: Rx buffer allocation failed, "
   7363  1.281   msaitoh 			    "dropping packet%s\n", device_xname(sc->sc_dev),
   7364  1.366  knakahar 			    rxq->rxq_discard ? " (discard)" : ""));
   7365  1.281   msaitoh 			continue;
   7366  1.189   msaitoh 		}
   7367  1.253   msaitoh 
   7368  1.281   msaitoh 		m->m_len = len;
   7369  1.356  knakahar 		rxq->rxq_len += len;
   7370  1.281   msaitoh 		DPRINTF(WM_DEBUG_RX,
   7371  1.281   msaitoh 		    ("%s: RX: buffer at %p len %d\n",
   7372  1.281   msaitoh 		    device_xname(sc->sc_dev), m->m_data, len));
   7373  1.145   msaitoh 
   7374  1.281   msaitoh 		/* If this is not the end of the packet, keep looking. */
   7375  1.281   msaitoh 		if ((status & WRX_ST_EOP) == 0) {
   7376  1.356  knakahar 			WM_RXCHAIN_LINK(rxq, m);
   7377  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   7378  1.281   msaitoh 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   7379  1.366  knakahar 			    device_xname(sc->sc_dev), rxq->rxq_len));
   7380  1.281   msaitoh 			continue;
   7381  1.281   msaitoh 		}
   7382   1.45   thorpej 
   7383  1.281   msaitoh 		/*
   7384  1.281   msaitoh 		 * Okay, we have the entire packet now.  The chip is
   7385  1.281   msaitoh 		 * configured to include the FCS except I350 and I21[01]
   7386  1.281   msaitoh 		 * (not all chips can be configured to strip it),
   7387  1.281   msaitoh 		 * so we need to trim it.
   7388  1.281   msaitoh 		 * May need to adjust length of previous mbuf in the
   7389  1.281   msaitoh 		 * chain if the current mbuf is too short.
   7390  1.281   msaitoh 		 * For an eratta, the RCTL_SECRC bit in RCTL register
   7391  1.281   msaitoh 		 * is always set in I350, so we don't trim it.
   7392  1.281   msaitoh 		 */
   7393  1.281   msaitoh 		if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
   7394  1.281   msaitoh 		    && (sc->sc_type != WM_T_I210)
   7395  1.281   msaitoh 		    && (sc->sc_type != WM_T_I211)) {
   7396  1.281   msaitoh 			if (m->m_len < ETHER_CRC_LEN) {
   7397  1.356  knakahar 				rxq->rxq_tail->m_len
   7398  1.281   msaitoh 				    -= (ETHER_CRC_LEN - m->m_len);
   7399  1.281   msaitoh 				m->m_len = 0;
   7400  1.281   msaitoh 			} else
   7401  1.281   msaitoh 				m->m_len -= ETHER_CRC_LEN;
   7402  1.356  knakahar 			len = rxq->rxq_len - ETHER_CRC_LEN;
   7403  1.281   msaitoh 		} else
   7404  1.356  knakahar 			len = rxq->rxq_len;
   7405  1.117   msaitoh 
   7406  1.356  knakahar 		WM_RXCHAIN_LINK(rxq, m);
   7407  1.127    bouyer 
   7408  1.356  knakahar 		*rxq->rxq_tailp = NULL;
   7409  1.356  knakahar 		m = rxq->rxq_head;
   7410  1.117   msaitoh 
   7411  1.356  knakahar 		WM_RXCHAIN_RESET(rxq);
   7412   1.45   thorpej 
   7413  1.281   msaitoh 		DPRINTF(WM_DEBUG_RX,
   7414  1.281   msaitoh 		    ("%s: RX: have entire packet, len -> %d\n",
   7415  1.281   msaitoh 		    device_xname(sc->sc_dev), len));
   7416   1.45   thorpej 
   7417  1.281   msaitoh 		/* If an error occurred, update stats and drop the packet. */
   7418  1.281   msaitoh 		if (errors &
   7419  1.281   msaitoh 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   7420  1.281   msaitoh 			if (errors & WRX_ER_SE)
   7421  1.281   msaitoh 				log(LOG_WARNING, "%s: symbol error\n",
   7422  1.281   msaitoh 				    device_xname(sc->sc_dev));
   7423  1.281   msaitoh 			else if (errors & WRX_ER_SEQ)
   7424  1.281   msaitoh 				log(LOG_WARNING, "%s: receive sequence error\n",
   7425  1.281   msaitoh 				    device_xname(sc->sc_dev));
   7426  1.281   msaitoh 			else if (errors & WRX_ER_CE)
   7427  1.281   msaitoh 				log(LOG_WARNING, "%s: CRC error\n",
   7428  1.281   msaitoh 				    device_xname(sc->sc_dev));
   7429  1.281   msaitoh 			m_freem(m);
   7430  1.281   msaitoh 			continue;
   7431   1.45   thorpej 		}
   7432   1.45   thorpej 
   7433  1.281   msaitoh 		/* No errors.  Receive the packet. */
   7434  1.412     ozaki 		m_set_rcvif(m, ifp);
   7435  1.281   msaitoh 		m->m_pkthdr.len = len;
   7436   1.45   thorpej 
   7437  1.281   msaitoh 		/*
   7438  1.281   msaitoh 		 * If VLANs are enabled, VLAN packets have been unwrapped
   7439  1.281   msaitoh 		 * for us.  Associate the tag with the packet.
   7440  1.281   msaitoh 		 */
   7441  1.281   msaitoh 		/* XXXX should check for i350 and i354 */
   7442  1.281   msaitoh 		if ((status & WRX_ST_VP) != 0) {
   7443  1.388   msaitoh 			VLAN_INPUT_TAG(ifp, m, le16toh(vlantag), continue);
   7444  1.281   msaitoh 		}
   7445   1.45   thorpej 
   7446  1.281   msaitoh 		/* Set up checksum info for this packet. */
   7447  1.281   msaitoh 		if ((status & WRX_ST_IXSM) == 0) {
   7448  1.281   msaitoh 			if (status & WRX_ST_IPCS) {
   7449  1.417  knakahar 				WM_Q_EVCNT_INCR(rxq, rxipsum);
   7450  1.281   msaitoh 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   7451  1.281   msaitoh 				if (errors & WRX_ER_IPE)
   7452  1.281   msaitoh 					m->m_pkthdr.csum_flags |=
   7453  1.281   msaitoh 					    M_CSUM_IPv4_BAD;
   7454  1.281   msaitoh 			}
   7455  1.281   msaitoh 			if (status & WRX_ST_TCPCS) {
   7456  1.281   msaitoh 				/*
   7457  1.281   msaitoh 				 * Note: we don't know if this was TCP or UDP,
   7458  1.281   msaitoh 				 * so we just set both bits, and expect the
   7459  1.281   msaitoh 				 * upper layers to deal.
   7460  1.281   msaitoh 				 */
   7461  1.417  knakahar 				WM_Q_EVCNT_INCR(rxq, rxtusum);
   7462  1.281   msaitoh 				m->m_pkthdr.csum_flags |=
   7463  1.281   msaitoh 				    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   7464  1.281   msaitoh 				    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   7465  1.281   msaitoh 				if (errors & WRX_ER_TCPE)
   7466  1.281   msaitoh 					m->m_pkthdr.csum_flags |=
   7467  1.281   msaitoh 					    M_CSUM_TCP_UDP_BAD;
   7468  1.281   msaitoh 			}
   7469  1.281   msaitoh 		}
   7470  1.117   msaitoh 
   7471  1.281   msaitoh 		ifp->if_ipackets++;
   7472  1.117   msaitoh 
   7473  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   7474   1.45   thorpej 
   7475  1.281   msaitoh 		/* Pass this up to any BPF listeners. */
   7476  1.281   msaitoh 		bpf_mtap(ifp, m);
   7477   1.46   thorpej 
   7478  1.281   msaitoh 		/* Pass it on. */
   7479  1.391     ozaki 		if_percpuq_enqueue(sc->sc_ipq, m);
   7480   1.46   thorpej 
   7481  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   7482   1.46   thorpej 
   7483  1.429  knakahar 		if (rxq->rxq_stopping)
   7484  1.281   msaitoh 			break;
   7485   1.48   thorpej 	}
   7486  1.281   msaitoh 
   7487  1.281   msaitoh 	/* Update the receive pointer. */
   7488  1.356  knakahar 	rxq->rxq_ptr = i;
   7489  1.335   msaitoh 	if (count != 0)
   7490  1.335   msaitoh 		rnd_add_uint32(&sc->rnd_source, count);
   7491  1.281   msaitoh 
   7492  1.281   msaitoh 	DPRINTF(WM_DEBUG_RX,
   7493  1.281   msaitoh 	    ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
   7494   1.48   thorpej }
   7495   1.48   thorpej 
   7496   1.48   thorpej /*
   7497  1.281   msaitoh  * wm_linkintr_gmii:
   7498   1.50   thorpej  *
   7499  1.281   msaitoh  *	Helper; handle link interrupts for GMII.
   7500   1.50   thorpej  */
   7501  1.281   msaitoh static void
   7502  1.281   msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
   7503   1.50   thorpej {
   7504   1.51   thorpej 
   7505  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   7506  1.281   msaitoh 
   7507  1.281   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   7508  1.281   msaitoh 		__func__));
   7509  1.281   msaitoh 
   7510  1.281   msaitoh 	if (icr & ICR_LSC) {
   7511  1.445   msaitoh 		uint32_t reg;
   7512  1.381   msaitoh 		uint32_t status = CSR_READ(sc, WMREG_STATUS);
   7513  1.381   msaitoh 
   7514  1.381   msaitoh 		if ((sc->sc_type == WM_T_ICH8) && ((status & STATUS_LU) == 0))
   7515  1.381   msaitoh 			wm_gig_downshift_workaround_ich8lan(sc);
   7516  1.381   msaitoh 
   7517  1.381   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> mii_pollstat\n",
   7518  1.281   msaitoh 			device_xname(sc->sc_dev)));
   7519  1.281   msaitoh 		mii_pollstat(&sc->sc_mii);
   7520  1.281   msaitoh 		if (sc->sc_type == WM_T_82543) {
   7521  1.281   msaitoh 			int miistatus, active;
   7522  1.281   msaitoh 
   7523  1.281   msaitoh 			/*
   7524  1.281   msaitoh 			 * With 82543, we need to force speed and
   7525  1.281   msaitoh 			 * duplex on the MAC equal to what the PHY
   7526  1.281   msaitoh 			 * speed and duplex configuration is.
   7527  1.281   msaitoh 			 */
   7528  1.281   msaitoh 			miistatus = sc->sc_mii.mii_media_status;
   7529   1.50   thorpej 
   7530  1.281   msaitoh 			if (miistatus & IFM_ACTIVE) {
   7531  1.281   msaitoh 				active = sc->sc_mii.mii_media_active;
   7532  1.281   msaitoh 				sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   7533  1.281   msaitoh 				switch (IFM_SUBTYPE(active)) {
   7534  1.281   msaitoh 				case IFM_10_T:
   7535  1.281   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_10;
   7536  1.281   msaitoh 					break;
   7537  1.281   msaitoh 				case IFM_100_TX:
   7538  1.281   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_100;
   7539  1.281   msaitoh 					break;
   7540  1.281   msaitoh 				case IFM_1000_T:
   7541  1.281   msaitoh 					sc->sc_ctrl |= CTRL_SPEED_1000;
   7542  1.281   msaitoh 					break;
   7543  1.281   msaitoh 				default:
   7544  1.281   msaitoh 					/*
   7545  1.281   msaitoh 					 * fiber?
   7546  1.281   msaitoh 					 * Shoud not enter here.
   7547  1.281   msaitoh 					 */
   7548  1.388   msaitoh 					printf("unknown media (%x)\n", active);
   7549  1.281   msaitoh 					break;
   7550  1.281   msaitoh 				}
   7551  1.281   msaitoh 				if (active & IFM_FDX)
   7552  1.281   msaitoh 					sc->sc_ctrl |= CTRL_FD;
   7553  1.281   msaitoh 				CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   7554  1.281   msaitoh 			}
   7555  1.281   msaitoh 		} else if ((sc->sc_type == WM_T_ICH8)
   7556  1.281   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3)) {
   7557  1.281   msaitoh 			wm_kmrn_lock_loss_workaround_ich8lan(sc);
   7558  1.281   msaitoh 		} else if (sc->sc_type == WM_T_PCH) {
   7559  1.281   msaitoh 			wm_k1_gig_workaround_hv(sc,
   7560  1.281   msaitoh 			    ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
   7561  1.230   msaitoh 		}
   7562   1.51   thorpej 
   7563  1.281   msaitoh 		if ((sc->sc_phytype == WMPHY_82578)
   7564  1.281   msaitoh 		    && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
   7565  1.281   msaitoh 			== IFM_1000_T)) {
   7566   1.51   thorpej 
   7567  1.281   msaitoh 			if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
   7568  1.281   msaitoh 				delay(200*1000); /* XXX too big */
   7569   1.51   thorpej 
   7570  1.281   msaitoh 				/* Link stall fix for link up */
   7571  1.281   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   7572  1.281   msaitoh 				    HV_MUX_DATA_CTRL,
   7573  1.281   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC
   7574  1.281   msaitoh 				    | HV_MUX_DATA_CTRL_FORCE_SPEED);
   7575  1.281   msaitoh 				wm_gmii_hv_writereg(sc->sc_dev, 1,
   7576  1.281   msaitoh 				    HV_MUX_DATA_CTRL,
   7577  1.281   msaitoh 				    HV_MUX_DATA_CTRL_GEN_TO_MAC);
   7578  1.281   msaitoh 			}
   7579  1.281   msaitoh 		}
   7580  1.445   msaitoh 		/*
   7581  1.445   msaitoh 		 * I217 Packet Loss issue:
   7582  1.445   msaitoh 		 * ensure that FEXTNVM4 Beacon Duration is set correctly
   7583  1.445   msaitoh 		 * on power up.
   7584  1.445   msaitoh 		 * Set the Beacon Duration for I217 to 8 usec
   7585  1.445   msaitoh 		 */
   7586  1.445   msaitoh 		if ((sc->sc_type == WM_T_PCH_LPT)
   7587  1.445   msaitoh 		    || (sc->sc_type == WM_T_PCH_SPT)) {
   7588  1.445   msaitoh 			reg = CSR_READ(sc, WMREG_FEXTNVM4);
   7589  1.445   msaitoh 			reg &= ~FEXTNVM4_BEACON_DURATION;
   7590  1.445   msaitoh 			reg |= FEXTNVM4_BEACON_DURATION_8US;
   7591  1.445   msaitoh 			CSR_WRITE(sc, WMREG_FEXTNVM4, reg);
   7592  1.445   msaitoh 		}
   7593  1.445   msaitoh 
   7594  1.445   msaitoh 		/* XXX Work-around I218 hang issue */
   7595  1.445   msaitoh 		/* e1000_k1_workaround_lpt_lp() */
   7596  1.445   msaitoh 
   7597  1.445   msaitoh 		if ((sc->sc_type == WM_T_PCH_LPT)
   7598  1.445   msaitoh 		    || (sc->sc_type == WM_T_PCH_SPT)) {
   7599  1.445   msaitoh 			/*
   7600  1.445   msaitoh 			 * Set platform power management values for Latency
   7601  1.445   msaitoh 			 * Tolerance Reporting (LTR)
   7602  1.445   msaitoh 			 */
   7603  1.445   msaitoh 			wm_platform_pm_pch_lpt(sc,
   7604  1.445   msaitoh 				((sc->sc_mii.mii_media_status & IFM_ACTIVE)
   7605  1.445   msaitoh 				    != 0));
   7606  1.445   msaitoh 		}
   7607  1.445   msaitoh 
   7608  1.445   msaitoh 		/* FEXTNVM6 K1-off workaround */
   7609  1.445   msaitoh 		if (sc->sc_type == WM_T_PCH_SPT) {
   7610  1.445   msaitoh 			reg = CSR_READ(sc, WMREG_FEXTNVM6);
   7611  1.445   msaitoh 			if (CSR_READ(sc, WMREG_PCIEANACFG)
   7612  1.445   msaitoh 			    & FEXTNVM6_K1_OFF_ENABLE)
   7613  1.445   msaitoh 				reg |= FEXTNVM6_K1_OFF_ENABLE;
   7614  1.445   msaitoh 			else
   7615  1.445   msaitoh 				reg &= ~FEXTNVM6_K1_OFF_ENABLE;
   7616  1.445   msaitoh 			CSR_WRITE(sc, WMREG_FEXTNVM6, reg);
   7617  1.445   msaitoh 		}
   7618  1.281   msaitoh 	} else if (icr & ICR_RXSEQ) {
   7619  1.388   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK Receive sequence error\n",
   7620  1.281   msaitoh 			device_xname(sc->sc_dev)));
   7621   1.51   thorpej 	}
   7622   1.50   thorpej }
   7623   1.50   thorpej 
   7624   1.50   thorpej /*
   7625  1.281   msaitoh  * wm_linkintr_tbi:
   7626   1.57   thorpej  *
   7627  1.281   msaitoh  *	Helper; handle link interrupts for TBI mode.
   7628   1.57   thorpej  */
   7629  1.281   msaitoh static void
   7630  1.281   msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
   7631   1.57   thorpej {
   7632  1.281   msaitoh 	uint32_t status;
   7633  1.281   msaitoh 
   7634  1.281   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   7635  1.281   msaitoh 		__func__));
   7636  1.281   msaitoh 
   7637  1.281   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   7638  1.281   msaitoh 	if (icr & ICR_LSC) {
   7639  1.281   msaitoh 		if (status & STATUS_LU) {
   7640  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   7641  1.281   msaitoh 			    device_xname(sc->sc_dev),
   7642  1.281   msaitoh 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   7643  1.281   msaitoh 			/*
   7644  1.281   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   7645  1.281   msaitoh 			 * so we should update sc->sc_ctrl
   7646  1.281   msaitoh 			 */
   7647   1.57   thorpej 
   7648  1.281   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   7649  1.281   msaitoh 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   7650  1.281   msaitoh 			sc->sc_fcrtl &= ~FCRTL_XONE;
   7651  1.281   msaitoh 			if (status & STATUS_FD)
   7652  1.281   msaitoh 				sc->sc_tctl |=
   7653  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   7654  1.281   msaitoh 			else
   7655  1.281   msaitoh 				sc->sc_tctl |=
   7656  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   7657  1.281   msaitoh 			if (sc->sc_ctrl & CTRL_TFCE)
   7658  1.281   msaitoh 				sc->sc_fcrtl |= FCRTL_XONE;
   7659  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   7660  1.281   msaitoh 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   7661  1.281   msaitoh 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   7662  1.281   msaitoh 				      sc->sc_fcrtl);
   7663  1.281   msaitoh 			sc->sc_tbi_linkup = 1;
   7664  1.281   msaitoh 		} else {
   7665  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   7666  1.281   msaitoh 			    device_xname(sc->sc_dev)));
   7667  1.281   msaitoh 			sc->sc_tbi_linkup = 0;
   7668  1.281   msaitoh 		}
   7669  1.325   msaitoh 		/* Update LED */
   7670  1.325   msaitoh 		wm_tbi_serdes_set_linkled(sc);
   7671  1.281   msaitoh 	} else if (icr & ICR_RXSEQ) {
   7672  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   7673  1.281   msaitoh 		    ("%s: LINK: Receive sequence error\n",
   7674  1.281   msaitoh 		    device_xname(sc->sc_dev)));
   7675   1.57   thorpej 	}
   7676   1.57   thorpej }
   7677   1.57   thorpej 
   7678   1.57   thorpej /*
   7679  1.325   msaitoh  * wm_linkintr_serdes:
   7680  1.325   msaitoh  *
   7681  1.325   msaitoh  *	Helper; handle link interrupts for TBI mode.
   7682  1.325   msaitoh  */
   7683  1.325   msaitoh static void
   7684  1.325   msaitoh wm_linkintr_serdes(struct wm_softc *sc, uint32_t icr)
   7685  1.325   msaitoh {
   7686  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   7687  1.325   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   7688  1.325   msaitoh 	uint32_t pcs_adv, pcs_lpab, reg;
   7689  1.325   msaitoh 
   7690  1.325   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   7691  1.325   msaitoh 		__func__));
   7692  1.325   msaitoh 
   7693  1.325   msaitoh 	if (icr & ICR_LSC) {
   7694  1.325   msaitoh 		/* Check PCS */
   7695  1.325   msaitoh 		reg = CSR_READ(sc, WMREG_PCS_LSTS);
   7696  1.325   msaitoh 		if ((reg & PCS_LSTS_LINKOK) != 0) {
   7697  1.325   msaitoh 			mii->mii_media_status |= IFM_ACTIVE;
   7698  1.325   msaitoh 			sc->sc_tbi_linkup = 1;
   7699  1.325   msaitoh 		} else {
   7700  1.325   msaitoh 			mii->mii_media_status |= IFM_NONE;
   7701  1.325   msaitoh 			sc->sc_tbi_linkup = 0;
   7702  1.325   msaitoh 			wm_tbi_serdes_set_linkled(sc);
   7703  1.325   msaitoh 			return;
   7704  1.325   msaitoh 		}
   7705  1.325   msaitoh 		mii->mii_media_active |= IFM_1000_SX;
   7706  1.325   msaitoh 		if ((reg & PCS_LSTS_FDX) != 0)
   7707  1.325   msaitoh 			mii->mii_media_active |= IFM_FDX;
   7708  1.325   msaitoh 		else
   7709  1.325   msaitoh 			mii->mii_media_active |= IFM_HDX;
   7710  1.325   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   7711  1.325   msaitoh 			/* Check flow */
   7712  1.325   msaitoh 			reg = CSR_READ(sc, WMREG_PCS_LSTS);
   7713  1.325   msaitoh 			if ((reg & PCS_LSTS_AN_COMP) == 0) {
   7714  1.325   msaitoh 				DPRINTF(WM_DEBUG_LINK,
   7715  1.325   msaitoh 				    ("XXX LINKOK but not ACOMP\n"));
   7716  1.325   msaitoh 				return;
   7717  1.325   msaitoh 			}
   7718  1.325   msaitoh 			pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
   7719  1.325   msaitoh 			pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
   7720  1.325   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   7721  1.325   msaitoh 			    ("XXX AN result %08x, %08x\n", pcs_adv, pcs_lpab));
   7722  1.325   msaitoh 			if ((pcs_adv & TXCW_SYM_PAUSE)
   7723  1.325   msaitoh 			    && (pcs_lpab & TXCW_SYM_PAUSE)) {
   7724  1.325   msaitoh 				mii->mii_media_active |= IFM_FLOW
   7725  1.325   msaitoh 				    | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   7726  1.325   msaitoh 			} else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
   7727  1.325   msaitoh 			    && (pcs_adv & TXCW_ASYM_PAUSE)
   7728  1.325   msaitoh 			    && (pcs_lpab & TXCW_SYM_PAUSE)
   7729  1.325   msaitoh 			    && (pcs_lpab & TXCW_ASYM_PAUSE))
   7730  1.325   msaitoh 				mii->mii_media_active |= IFM_FLOW
   7731  1.325   msaitoh 				    | IFM_ETH_TXPAUSE;
   7732  1.325   msaitoh 			else if ((pcs_adv & TXCW_SYM_PAUSE)
   7733  1.325   msaitoh 			    && (pcs_adv & TXCW_ASYM_PAUSE)
   7734  1.325   msaitoh 			    && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
   7735  1.325   msaitoh 			    && (pcs_lpab & TXCW_ASYM_PAUSE))
   7736  1.325   msaitoh 				mii->mii_media_active |= IFM_FLOW
   7737  1.325   msaitoh 				    | IFM_ETH_RXPAUSE;
   7738  1.325   msaitoh 		}
   7739  1.325   msaitoh 		/* Update LED */
   7740  1.325   msaitoh 		wm_tbi_serdes_set_linkled(sc);
   7741  1.325   msaitoh 	} else {
   7742  1.325   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   7743  1.325   msaitoh 		    ("%s: LINK: Receive sequence error\n",
   7744  1.325   msaitoh 		    device_xname(sc->sc_dev)));
   7745  1.325   msaitoh 	}
   7746  1.325   msaitoh }
   7747  1.325   msaitoh 
   7748  1.325   msaitoh /*
   7749  1.281   msaitoh  * wm_linkintr:
   7750   1.57   thorpej  *
   7751  1.281   msaitoh  *	Helper; handle link interrupts.
   7752   1.57   thorpej  */
   7753  1.281   msaitoh static void
   7754  1.281   msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
   7755   1.57   thorpej {
   7756   1.57   thorpej 
   7757  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   7758  1.357  knakahar 
   7759  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   7760  1.281   msaitoh 		wm_linkintr_gmii(sc, icr);
   7761  1.325   msaitoh 	else if ((sc->sc_mediatype == WM_MEDIATYPE_SERDES)
   7762  1.332   msaitoh 	    && (sc->sc_type >= WM_T_82575))
   7763  1.325   msaitoh 		wm_linkintr_serdes(sc, icr);
   7764  1.281   msaitoh 	else
   7765  1.281   msaitoh 		wm_linkintr_tbi(sc, icr);
   7766   1.57   thorpej }
   7767   1.57   thorpej 
   7768  1.112     gavan /*
   7769  1.335   msaitoh  * wm_intr_legacy:
   7770  1.112     gavan  *
   7771  1.335   msaitoh  *	Interrupt service routine for INTx and MSI.
   7772  1.112     gavan  */
   7773  1.112     gavan static int
   7774  1.335   msaitoh wm_intr_legacy(void *arg)
   7775  1.198   msaitoh {
   7776  1.281   msaitoh 	struct wm_softc *sc = arg;
   7777  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   7778  1.405  knakahar 	struct wm_rxqueue *rxq = &sc->sc_queue[0].wmq_rxq;
   7779  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   7780  1.335   msaitoh 	uint32_t icr, rndval = 0;
   7781  1.281   msaitoh 	int handled = 0;
   7782  1.281   msaitoh 
   7783  1.335   msaitoh 	DPRINTF(WM_DEBUG_TX,
   7784  1.335   msaitoh 	    ("%s: INTx: got intr\n", device_xname(sc->sc_dev)));
   7785  1.281   msaitoh 	while (1 /* CONSTCOND */) {
   7786  1.281   msaitoh 		icr = CSR_READ(sc, WMREG_ICR);
   7787  1.281   msaitoh 		if ((icr & sc->sc_icr) == 0)
   7788  1.281   msaitoh 			break;
   7789  1.335   msaitoh 		if (rndval == 0)
   7790  1.335   msaitoh 			rndval = icr;
   7791  1.112     gavan 
   7792  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   7793  1.112     gavan 
   7794  1.429  knakahar 		if (rxq->rxq_stopping) {
   7795  1.413     skrll 			mutex_exit(rxq->rxq_lock);
   7796  1.281   msaitoh 			break;
   7797  1.281   msaitoh 		}
   7798  1.247   msaitoh 
   7799  1.281   msaitoh 		handled = 1;
   7800  1.249   msaitoh 
   7801  1.281   msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   7802  1.388   msaitoh 		if (icr & (ICR_RXDMT0 | ICR_RXT0)) {
   7803  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   7804  1.281   msaitoh 			    ("%s: RX: got Rx intr 0x%08x\n",
   7805  1.281   msaitoh 			    device_xname(sc->sc_dev),
   7806  1.388   msaitoh 			    icr & (ICR_RXDMT0 | ICR_RXT0)));
   7807  1.417  knakahar 			WM_Q_EVCNT_INCR(rxq, rxintr);
   7808  1.240   msaitoh 		}
   7809  1.281   msaitoh #endif
   7810  1.362  knakahar 		wm_rxeof(rxq);
   7811  1.240   msaitoh 
   7812  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   7813  1.413     skrll 		mutex_enter(txq->txq_lock);
   7814  1.283     ozaki 
   7815  1.429  knakahar 		if (txq->txq_stopping) {
   7816  1.429  knakahar 			mutex_exit(txq->txq_lock);
   7817  1.429  knakahar 			break;
   7818  1.429  knakahar 		}
   7819  1.429  knakahar 
   7820  1.281   msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   7821  1.281   msaitoh 		if (icr & ICR_TXDW) {
   7822  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7823  1.281   msaitoh 			    ("%s: TX: got TXDW interrupt\n",
   7824  1.281   msaitoh 			    device_xname(sc->sc_dev)));
   7825  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txdw);
   7826  1.240   msaitoh 		}
   7827  1.281   msaitoh #endif
   7828  1.403  knakahar 		wm_txeof(sc, txq);
   7829  1.240   msaitoh 
   7830  1.413     skrll 		mutex_exit(txq->txq_lock);
   7831  1.357  knakahar 		WM_CORE_LOCK(sc);
   7832  1.357  knakahar 
   7833  1.429  knakahar 		if (sc->sc_core_stopping) {
   7834  1.429  knakahar 			WM_CORE_UNLOCK(sc);
   7835  1.429  knakahar 			break;
   7836  1.429  knakahar 		}
   7837  1.429  knakahar 
   7838  1.388   msaitoh 		if (icr & (ICR_LSC | ICR_RXSEQ)) {
   7839  1.281   msaitoh 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   7840  1.281   msaitoh 			wm_linkintr(sc, icr);
   7841  1.281   msaitoh 		}
   7842  1.240   msaitoh 
   7843  1.357  knakahar 		WM_CORE_UNLOCK(sc);
   7844  1.112     gavan 
   7845  1.281   msaitoh 		if (icr & ICR_RXO) {
   7846  1.281   msaitoh #if defined(WM_DEBUG)
   7847  1.281   msaitoh 			log(LOG_WARNING, "%s: Receive overrun\n",
   7848  1.281   msaitoh 			    device_xname(sc->sc_dev));
   7849  1.281   msaitoh #endif /* defined(WM_DEBUG) */
   7850  1.281   msaitoh 		}
   7851  1.249   msaitoh 	}
   7852  1.112     gavan 
   7853  1.335   msaitoh 	rnd_add_uint32(&sc->rnd_source, rndval);
   7854  1.335   msaitoh 
   7855  1.335   msaitoh 	if (handled) {
   7856  1.335   msaitoh 		/* Try to get more packets going. */
   7857  1.335   msaitoh 		ifp->if_start(ifp);
   7858  1.335   msaitoh 	}
   7859  1.335   msaitoh 
   7860  1.335   msaitoh 	return handled;
   7861  1.335   msaitoh }
   7862  1.335   msaitoh 
   7863  1.335   msaitoh static int
   7864  1.405  knakahar wm_txrxintr_msix(void *arg)
   7865  1.335   msaitoh {
   7866  1.405  knakahar 	struct wm_queue *wmq = arg;
   7867  1.405  knakahar 	struct wm_txqueue *txq = &wmq->wmq_txq;
   7868  1.405  knakahar 	struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   7869  1.363  knakahar 	struct wm_softc *sc = txq->txq_sc;
   7870  1.335   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   7871  1.335   msaitoh 
   7872  1.405  knakahar 	KASSERT(wmq->wmq_intr_idx == wmq->wmq_id);
   7873  1.405  knakahar 
   7874  1.335   msaitoh 	DPRINTF(WM_DEBUG_TX,
   7875  1.335   msaitoh 	    ("%s: TX: got Tx intr\n", device_xname(sc->sc_dev)));
   7876  1.335   msaitoh 
   7877  1.335   msaitoh 	if (sc->sc_type == WM_T_82574)
   7878  1.405  knakahar 		CSR_WRITE(sc, WMREG_IMC, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
   7879  1.335   msaitoh 	else if (sc->sc_type == WM_T_82575)
   7880  1.405  knakahar 		CSR_WRITE(sc, WMREG_EIMC, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
   7881  1.335   msaitoh 	else
   7882  1.405  knakahar 		CSR_WRITE(sc, WMREG_EIMC, 1 << wmq->wmq_intr_idx);
   7883  1.335   msaitoh 
   7884  1.429  knakahar 	mutex_enter(txq->txq_lock);
   7885  1.429  knakahar 
   7886  1.429  knakahar 	if (txq->txq_stopping) {
   7887  1.429  knakahar 		mutex_exit(txq->txq_lock);
   7888  1.429  knakahar 		return 0;
   7889  1.429  knakahar 	}
   7890  1.335   msaitoh 
   7891  1.429  knakahar 	WM_Q_EVCNT_INCR(txq, txdw);
   7892  1.429  knakahar 	wm_txeof(sc, txq);
   7893  1.335   msaitoh 
   7894  1.429  knakahar 	/* Try to get more packets going. */
   7895  1.429  knakahar 	if (pcq_peek(txq->txq_interq) != NULL)
   7896  1.429  knakahar 		wm_nq_transmit_locked(ifp, txq);
   7897  1.429  knakahar 	/*
   7898  1.429  knakahar 	 * There are still some upper layer processing which call
   7899  1.429  knakahar 	 * ifp->if_start(). e.g. ALTQ
   7900  1.429  knakahar 	 */
   7901  1.429  knakahar 	if (wmq->wmq_id == 0) {
   7902  1.429  knakahar 		if (!IFQ_IS_EMPTY(&ifp->if_snd))
   7903  1.429  knakahar 			wm_nq_start_locked(ifp);
   7904  1.403  knakahar 	}
   7905  1.335   msaitoh 
   7906  1.429  knakahar 	mutex_exit(txq->txq_lock);
   7907  1.429  knakahar 
   7908  1.364  knakahar 	DPRINTF(WM_DEBUG_RX,
   7909  1.335   msaitoh 	    ("%s: RX: got Rx intr\n", device_xname(sc->sc_dev)));
   7910  1.429  knakahar 	mutex_enter(rxq->rxq_lock);
   7911  1.335   msaitoh 
   7912  1.429  knakahar 	if (rxq->rxq_stopping) {
   7913  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   7914  1.429  knakahar 		return 0;
   7915  1.405  knakahar 	}
   7916  1.335   msaitoh 
   7917  1.429  knakahar 	WM_Q_EVCNT_INCR(rxq, rxintr);
   7918  1.429  knakahar 	wm_rxeof(rxq);
   7919  1.429  knakahar 	mutex_exit(rxq->rxq_lock);
   7920  1.429  knakahar 
   7921  1.335   msaitoh 	if (sc->sc_type == WM_T_82574)
   7922  1.405  knakahar 		CSR_WRITE(sc, WMREG_IMS, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
   7923  1.335   msaitoh 	else if (sc->sc_type == WM_T_82575)
   7924  1.405  knakahar 		CSR_WRITE(sc, WMREG_EIMS, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
   7925  1.335   msaitoh 	else
   7926  1.405  knakahar 		CSR_WRITE(sc, WMREG_EIMS, 1 << wmq->wmq_intr_idx);
   7927  1.335   msaitoh 
   7928  1.335   msaitoh 	return 1;
   7929  1.335   msaitoh }
   7930  1.335   msaitoh 
   7931  1.335   msaitoh /*
   7932  1.335   msaitoh  * wm_linkintr_msix:
   7933  1.335   msaitoh  *
   7934  1.335   msaitoh  *	Interrupt service routine for link status change for MSI-X.
   7935  1.335   msaitoh  */
   7936  1.335   msaitoh static int
   7937  1.335   msaitoh wm_linkintr_msix(void *arg)
   7938  1.335   msaitoh {
   7939  1.335   msaitoh 	struct wm_softc *sc = arg;
   7940  1.351   msaitoh 	uint32_t reg;
   7941  1.335   msaitoh 
   7942  1.369  knakahar 	DPRINTF(WM_DEBUG_LINK,
   7943  1.335   msaitoh 	    ("%s: LINK: got link intr\n", device_xname(sc->sc_dev)));
   7944  1.335   msaitoh 
   7945  1.351   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   7946  1.357  knakahar 	WM_CORE_LOCK(sc);
   7947  1.429  knakahar 	if ((sc->sc_core_stopping) || ((reg & ICR_LSC) == 0))
   7948  1.335   msaitoh 		goto out;
   7949  1.335   msaitoh 
   7950  1.335   msaitoh 	WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   7951  1.335   msaitoh 	wm_linkintr(sc, ICR_LSC);
   7952  1.335   msaitoh 
   7953  1.335   msaitoh out:
   7954  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   7955  1.335   msaitoh 
   7956  1.335   msaitoh 	if (sc->sc_type == WM_T_82574)
   7957  1.388   msaitoh 		CSR_WRITE(sc, WMREG_IMS, ICR_OTHER | ICR_LSC);
   7958  1.335   msaitoh 	else if (sc->sc_type == WM_T_82575)
   7959  1.335   msaitoh 		CSR_WRITE(sc, WMREG_EIMS, EITR_OTHER);
   7960  1.335   msaitoh 	else
   7961  1.364  knakahar 		CSR_WRITE(sc, WMREG_EIMS, 1 << sc->sc_link_intr_idx);
   7962  1.335   msaitoh 
   7963  1.335   msaitoh 	return 1;
   7964  1.335   msaitoh }
   7965  1.335   msaitoh 
   7966  1.335   msaitoh /*
   7967  1.281   msaitoh  * Media related.
   7968  1.281   msaitoh  * GMII, SGMII, TBI (and SERDES)
   7969  1.281   msaitoh  */
   7970  1.117   msaitoh 
   7971  1.325   msaitoh /* Common */
   7972  1.325   msaitoh 
   7973  1.325   msaitoh /*
   7974  1.325   msaitoh  * wm_tbi_serdes_set_linkled:
   7975  1.325   msaitoh  *
   7976  1.325   msaitoh  *	Update the link LED on TBI and SERDES devices.
   7977  1.325   msaitoh  */
   7978  1.325   msaitoh static void
   7979  1.325   msaitoh wm_tbi_serdes_set_linkled(struct wm_softc *sc)
   7980  1.325   msaitoh {
   7981  1.325   msaitoh 
   7982  1.325   msaitoh 	if (sc->sc_tbi_linkup)
   7983  1.325   msaitoh 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   7984  1.325   msaitoh 	else
   7985  1.325   msaitoh 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   7986  1.325   msaitoh 
   7987  1.325   msaitoh 	/* 82540 or newer devices are active low */
   7988  1.325   msaitoh 	sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
   7989  1.325   msaitoh 
   7990  1.325   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   7991  1.325   msaitoh }
   7992  1.325   msaitoh 
   7993  1.281   msaitoh /* GMII related */
   7994  1.117   msaitoh 
   7995  1.280   msaitoh /*
   7996  1.281   msaitoh  * wm_gmii_reset:
   7997  1.280   msaitoh  *
   7998  1.281   msaitoh  *	Reset the PHY.
   7999  1.280   msaitoh  */
   8000  1.281   msaitoh static void
   8001  1.281   msaitoh wm_gmii_reset(struct wm_softc *sc)
   8002  1.280   msaitoh {
   8003  1.281   msaitoh 	uint32_t reg;
   8004  1.280   msaitoh 	int rv;
   8005  1.280   msaitoh 
   8006  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   8007  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   8008  1.420   msaitoh 
   8009  1.424   msaitoh 	rv = sc->phy.acquire(sc);
   8010  1.281   msaitoh 	if (rv != 0) {
   8011  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8012  1.281   msaitoh 		    __func__);
   8013  1.281   msaitoh 		return;
   8014  1.281   msaitoh 	}
   8015  1.280   msaitoh 
   8016  1.281   msaitoh 	switch (sc->sc_type) {
   8017  1.281   msaitoh 	case WM_T_82542_2_0:
   8018  1.281   msaitoh 	case WM_T_82542_2_1:
   8019  1.281   msaitoh 		/* null */
   8020  1.281   msaitoh 		break;
   8021  1.281   msaitoh 	case WM_T_82543:
   8022  1.281   msaitoh 		/*
   8023  1.281   msaitoh 		 * With 82543, we need to force speed and duplex on the MAC
   8024  1.281   msaitoh 		 * equal to what the PHY speed and duplex configuration is.
   8025  1.281   msaitoh 		 * In addition, we need to perform a hardware reset on the PHY
   8026  1.281   msaitoh 		 * to take it out of reset.
   8027  1.281   msaitoh 		 */
   8028  1.281   msaitoh 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   8029  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8030  1.280   msaitoh 
   8031  1.281   msaitoh 		/* The PHY reset pin is active-low. */
   8032  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   8033  1.281   msaitoh 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   8034  1.281   msaitoh 		    CTRL_EXT_SWDPIN(4));
   8035  1.281   msaitoh 		reg |= CTRL_EXT_SWDPIO(4);
   8036  1.218   msaitoh 
   8037  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   8038  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8039  1.281   msaitoh 		delay(10*1000);
   8040  1.218   msaitoh 
   8041  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   8042  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8043  1.281   msaitoh 		delay(150);
   8044  1.281   msaitoh #if 0
   8045  1.281   msaitoh 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   8046  1.281   msaitoh #endif
   8047  1.281   msaitoh 		delay(20*1000);	/* XXX extra delay to get PHY ID? */
   8048  1.281   msaitoh 		break;
   8049  1.281   msaitoh 	case WM_T_82544:	/* reset 10000us */
   8050  1.281   msaitoh 	case WM_T_82540:
   8051  1.281   msaitoh 	case WM_T_82545:
   8052  1.281   msaitoh 	case WM_T_82545_3:
   8053  1.281   msaitoh 	case WM_T_82546:
   8054  1.281   msaitoh 	case WM_T_82546_3:
   8055  1.281   msaitoh 	case WM_T_82541:
   8056  1.281   msaitoh 	case WM_T_82541_2:
   8057  1.281   msaitoh 	case WM_T_82547:
   8058  1.281   msaitoh 	case WM_T_82547_2:
   8059  1.281   msaitoh 	case WM_T_82571:	/* reset 100us */
   8060  1.281   msaitoh 	case WM_T_82572:
   8061  1.281   msaitoh 	case WM_T_82573:
   8062  1.281   msaitoh 	case WM_T_82574:
   8063  1.281   msaitoh 	case WM_T_82575:
   8064  1.281   msaitoh 	case WM_T_82576:
   8065  1.218   msaitoh 	case WM_T_82580:
   8066  1.228   msaitoh 	case WM_T_I350:
   8067  1.265   msaitoh 	case WM_T_I354:
   8068  1.281   msaitoh 	case WM_T_I210:
   8069  1.281   msaitoh 	case WM_T_I211:
   8070  1.281   msaitoh 	case WM_T_82583:
   8071  1.281   msaitoh 	case WM_T_80003:
   8072  1.281   msaitoh 		/* generic reset */
   8073  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   8074  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8075  1.281   msaitoh 		delay(20000);
   8076  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8077  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8078  1.281   msaitoh 		delay(20000);
   8079  1.281   msaitoh 
   8080  1.281   msaitoh 		if ((sc->sc_type == WM_T_82541)
   8081  1.281   msaitoh 		    || (sc->sc_type == WM_T_82541_2)
   8082  1.281   msaitoh 		    || (sc->sc_type == WM_T_82547)
   8083  1.281   msaitoh 		    || (sc->sc_type == WM_T_82547_2)) {
   8084  1.281   msaitoh 			/* workaround for igp are done in igp_reset() */
   8085  1.281   msaitoh 			/* XXX add code to set LED after phy reset */
   8086  1.218   msaitoh 		}
   8087  1.218   msaitoh 		break;
   8088  1.281   msaitoh 	case WM_T_ICH8:
   8089  1.281   msaitoh 	case WM_T_ICH9:
   8090  1.281   msaitoh 	case WM_T_ICH10:
   8091  1.281   msaitoh 	case WM_T_PCH:
   8092  1.281   msaitoh 	case WM_T_PCH2:
   8093  1.281   msaitoh 	case WM_T_PCH_LPT:
   8094  1.392   msaitoh 	case WM_T_PCH_SPT:
   8095  1.281   msaitoh 		/* generic reset */
   8096  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   8097  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8098  1.281   msaitoh 		delay(100);
   8099  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8100  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8101  1.281   msaitoh 		delay(150);
   8102  1.281   msaitoh 		break;
   8103  1.281   msaitoh 	default:
   8104  1.281   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   8105  1.281   msaitoh 		    __func__);
   8106  1.281   msaitoh 		break;
   8107  1.281   msaitoh 	}
   8108  1.281   msaitoh 
   8109  1.424   msaitoh 	sc->phy.release(sc);
   8110  1.210   msaitoh 
   8111  1.281   msaitoh 	/* get_cfg_done */
   8112  1.281   msaitoh 	wm_get_cfg_done(sc);
   8113  1.208   msaitoh 
   8114  1.281   msaitoh 	/* extra setup */
   8115  1.281   msaitoh 	switch (sc->sc_type) {
   8116  1.281   msaitoh 	case WM_T_82542_2_0:
   8117  1.281   msaitoh 	case WM_T_82542_2_1:
   8118  1.281   msaitoh 	case WM_T_82543:
   8119  1.281   msaitoh 	case WM_T_82544:
   8120  1.281   msaitoh 	case WM_T_82540:
   8121  1.281   msaitoh 	case WM_T_82545:
   8122  1.281   msaitoh 	case WM_T_82545_3:
   8123  1.281   msaitoh 	case WM_T_82546:
   8124  1.281   msaitoh 	case WM_T_82546_3:
   8125  1.281   msaitoh 	case WM_T_82541_2:
   8126  1.281   msaitoh 	case WM_T_82547_2:
   8127  1.281   msaitoh 	case WM_T_82571:
   8128  1.281   msaitoh 	case WM_T_82572:
   8129  1.281   msaitoh 	case WM_T_82573:
   8130  1.281   msaitoh 	case WM_T_82575:
   8131  1.281   msaitoh 	case WM_T_82576:
   8132  1.281   msaitoh 	case WM_T_82580:
   8133  1.281   msaitoh 	case WM_T_I350:
   8134  1.281   msaitoh 	case WM_T_I354:
   8135  1.281   msaitoh 	case WM_T_I210:
   8136  1.281   msaitoh 	case WM_T_I211:
   8137  1.281   msaitoh 	case WM_T_80003:
   8138  1.281   msaitoh 		/* null */
   8139  1.281   msaitoh 		break;
   8140  1.377   msaitoh 	case WM_T_82574:
   8141  1.377   msaitoh 	case WM_T_82583:
   8142  1.377   msaitoh 		wm_lplu_d0_disable(sc);
   8143  1.377   msaitoh 		break;
   8144  1.281   msaitoh 	case WM_T_82541:
   8145  1.281   msaitoh 	case WM_T_82547:
   8146  1.281   msaitoh 		/* XXX Configure actively LED after PHY reset */
   8147  1.281   msaitoh 		break;
   8148  1.281   msaitoh 	case WM_T_ICH8:
   8149  1.281   msaitoh 	case WM_T_ICH9:
   8150  1.281   msaitoh 	case WM_T_ICH10:
   8151  1.281   msaitoh 	case WM_T_PCH:
   8152  1.281   msaitoh 	case WM_T_PCH2:
   8153  1.281   msaitoh 	case WM_T_PCH_LPT:
   8154  1.392   msaitoh 	case WM_T_PCH_SPT:
   8155  1.281   msaitoh 		/* Allow time for h/w to get to a quiescent state afer reset */
   8156  1.281   msaitoh 		delay(10*1000);
   8157    1.1   thorpej 
   8158  1.281   msaitoh 		if (sc->sc_type == WM_T_PCH)
   8159  1.281   msaitoh 			wm_hv_phy_workaround_ich8lan(sc);
   8160    1.1   thorpej 
   8161  1.281   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   8162  1.281   msaitoh 			wm_lv_phy_workaround_ich8lan(sc);
   8163    1.1   thorpej 
   8164  1.437   msaitoh 		/* Clear the host wakeup bit after lcd reset */
   8165  1.437   msaitoh 		if (sc->sc_type >= WM_T_PCH) {
   8166  1.437   msaitoh 			reg = wm_gmii_hv_readreg(sc->sc_dev, 2,
   8167  1.437   msaitoh 			    BM_PORT_GEN_CFG);
   8168  1.437   msaitoh 			reg &= ~BM_WUC_HOST_WU_BIT;
   8169  1.437   msaitoh 			wm_gmii_hv_writereg(sc->sc_dev, 2,
   8170  1.437   msaitoh 			    BM_PORT_GEN_CFG, reg);
   8171  1.281   msaitoh 		}
   8172    1.1   thorpej 
   8173  1.281   msaitoh 		/*
   8174  1.281   msaitoh 		 * XXX Configure the LCD with th extended configuration region
   8175  1.281   msaitoh 		 * in NVM
   8176  1.281   msaitoh 		 */
   8177    1.1   thorpej 
   8178  1.377   msaitoh 		/* Disable D0 LPLU. */
   8179  1.377   msaitoh 		if (sc->sc_type >= WM_T_PCH)	/* PCH* */
   8180  1.377   msaitoh 			wm_lplu_d0_disable_pch(sc);
   8181  1.377   msaitoh 		else
   8182  1.377   msaitoh 			wm_lplu_d0_disable(sc);	/* ICH* */
   8183  1.281   msaitoh 		break;
   8184  1.281   msaitoh 	default:
   8185  1.281   msaitoh 		panic("%s: unknown type\n", __func__);
   8186  1.281   msaitoh 		break;
   8187    1.1   thorpej 	}
   8188    1.1   thorpej }
   8189    1.1   thorpej 
   8190    1.1   thorpej /*
   8191  1.281   msaitoh  * wm_get_phy_id_82575:
   8192    1.1   thorpej  *
   8193  1.281   msaitoh  * Return PHY ID. Return -1 if it failed.
   8194    1.1   thorpej  */
   8195  1.281   msaitoh static int
   8196  1.281   msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
   8197    1.1   thorpej {
   8198  1.281   msaitoh 	uint32_t reg;
   8199  1.281   msaitoh 	int phyid = -1;
   8200  1.281   msaitoh 
   8201  1.281   msaitoh 	/* XXX */
   8202  1.281   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   8203  1.281   msaitoh 		return -1;
   8204    1.1   thorpej 
   8205  1.281   msaitoh 	if (wm_sgmii_uses_mdio(sc)) {
   8206  1.281   msaitoh 		switch (sc->sc_type) {
   8207  1.281   msaitoh 		case WM_T_82575:
   8208  1.281   msaitoh 		case WM_T_82576:
   8209  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_MDIC);
   8210  1.281   msaitoh 			phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
   8211  1.281   msaitoh 			break;
   8212  1.281   msaitoh 		case WM_T_82580:
   8213  1.281   msaitoh 		case WM_T_I350:
   8214  1.281   msaitoh 		case WM_T_I354:
   8215  1.281   msaitoh 		case WM_T_I210:
   8216  1.281   msaitoh 		case WM_T_I211:
   8217  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_MDICNFG);
   8218  1.281   msaitoh 			phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
   8219  1.281   msaitoh 			break;
   8220  1.281   msaitoh 		default:
   8221  1.281   msaitoh 			return -1;
   8222  1.281   msaitoh 		}
   8223  1.139    bouyer 	}
   8224    1.1   thorpej 
   8225  1.281   msaitoh 	return phyid;
   8226    1.1   thorpej }
   8227    1.1   thorpej 
   8228  1.281   msaitoh 
   8229    1.1   thorpej /*
   8230  1.281   msaitoh  * wm_gmii_mediainit:
   8231    1.1   thorpej  *
   8232  1.281   msaitoh  *	Initialize media for use on 1000BASE-T devices.
   8233    1.1   thorpej  */
   8234   1.47   thorpej static void
   8235  1.281   msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
   8236    1.1   thorpej {
   8237    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   8238  1.281   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   8239  1.282   msaitoh 	uint32_t reg;
   8240  1.281   msaitoh 
   8241  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   8242  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   8243  1.425   msaitoh 
   8244  1.292   msaitoh 	/* We have GMII. */
   8245  1.281   msaitoh 	sc->sc_flags |= WM_F_HAS_MII;
   8246    1.1   thorpej 
   8247  1.281   msaitoh 	if (sc->sc_type == WM_T_80003)
   8248  1.281   msaitoh 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   8249    1.1   thorpej 	else
   8250  1.281   msaitoh 		sc->sc_tipg = TIPG_1000T_DFLT;
   8251    1.1   thorpej 
   8252  1.282   msaitoh 	/* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
   8253  1.300   msaitoh 	if ((sc->sc_type == WM_T_82580)
   8254  1.282   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
   8255  1.282   msaitoh 	    || (sc->sc_type == WM_T_I211)) {
   8256  1.282   msaitoh 		reg = CSR_READ(sc, WMREG_PHPM);
   8257  1.282   msaitoh 		reg &= ~PHPM_GO_LINK_D;
   8258  1.282   msaitoh 		CSR_WRITE(sc, WMREG_PHPM, reg);
   8259  1.282   msaitoh 	}
   8260  1.282   msaitoh 
   8261  1.281   msaitoh 	/*
   8262  1.281   msaitoh 	 * Let the chip set speed/duplex on its own based on
   8263  1.281   msaitoh 	 * signals from the PHY.
   8264  1.281   msaitoh 	 * XXXbouyer - I'm not sure this is right for the 80003,
   8265  1.281   msaitoh 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   8266  1.281   msaitoh 	 */
   8267  1.281   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   8268  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8269    1.1   thorpej 
   8270  1.281   msaitoh 	/* Initialize our media structures and probe the GMII. */
   8271  1.281   msaitoh 	mii->mii_ifp = ifp;
   8272    1.1   thorpej 
   8273    1.1   thorpej 	/*
   8274  1.281   msaitoh 	 * Determine the PHY access method.
   8275  1.281   msaitoh 	 *
   8276  1.281   msaitoh 	 *  For SGMII, use SGMII specific method.
   8277  1.281   msaitoh 	 *
   8278  1.281   msaitoh 	 *  For some devices, we can determine the PHY access method
   8279  1.281   msaitoh 	 * from sc_type.
   8280  1.281   msaitoh 	 *
   8281  1.316   msaitoh 	 *  For ICH and PCH variants, it's difficult to determine the PHY
   8282  1.316   msaitoh 	 * access  method by sc_type, so use the PCI product ID for some
   8283  1.316   msaitoh 	 * devices.
   8284  1.281   msaitoh 	 * For other ICH8 variants, try to use igp's method. If the PHY
   8285  1.281   msaitoh 	 * can't detect, then use bm's method.
   8286    1.1   thorpej 	 */
   8287  1.281   msaitoh 	switch (prodid) {
   8288  1.281   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LM:
   8289  1.281   msaitoh 	case PCI_PRODUCT_INTEL_PCH_M_LC:
   8290  1.281   msaitoh 		/* 82577 */
   8291  1.281   msaitoh 		sc->sc_phytype = WMPHY_82577;
   8292  1.281   msaitoh 		break;
   8293  1.281   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DM:
   8294  1.281   msaitoh 	case PCI_PRODUCT_INTEL_PCH_D_DC:
   8295  1.281   msaitoh 		/* 82578 */
   8296  1.281   msaitoh 		sc->sc_phytype = WMPHY_82578;
   8297  1.281   msaitoh 		break;
   8298  1.281   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_LM:
   8299  1.281   msaitoh 	case PCI_PRODUCT_INTEL_PCH2_LV_V:
   8300  1.281   msaitoh 		/* 82579 */
   8301  1.281   msaitoh 		sc->sc_phytype = WMPHY_82579;
   8302  1.281   msaitoh 		break;
   8303  1.427   msaitoh 	case PCI_PRODUCT_INTEL_82801H_82567V_3:
   8304  1.281   msaitoh 	case PCI_PRODUCT_INTEL_82801I_BM:
   8305  1.281   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
   8306  1.281   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
   8307  1.281   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
   8308  1.281   msaitoh 	case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
   8309  1.281   msaitoh 	case PCI_PRODUCT_INTEL_82801J_R_BM_V:
   8310  1.428   msaitoh 		/* ICH8, 9, 10 with 82567 */
   8311  1.281   msaitoh 		sc->sc_phytype = WMPHY_BM;
   8312  1.281   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   8313  1.281   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   8314  1.281   msaitoh 		break;
   8315  1.281   msaitoh 	default:
   8316  1.281   msaitoh 		if (((sc->sc_flags & WM_F_SGMII) != 0)
   8317  1.281   msaitoh 		    && !wm_sgmii_uses_mdio(sc)){
   8318  1.329   msaitoh 			/* SGMII */
   8319  1.281   msaitoh 			mii->mii_readreg = wm_sgmii_readreg;
   8320  1.281   msaitoh 			mii->mii_writereg = wm_sgmii_writereg;
   8321  1.435   msaitoh 		} else if ((sc->sc_type == WM_T_82574)
   8322  1.435   msaitoh 		    || (sc->sc_type == WM_T_82583)) {
   8323  1.435   msaitoh 			/* BM2 (phyaddr == 1) */
   8324  1.435   msaitoh 			sc->sc_phytype = WMPHY_BM;
   8325  1.435   msaitoh 			mii->mii_readreg = wm_gmii_bm_readreg;
   8326  1.435   msaitoh 			mii->mii_writereg = wm_gmii_bm_writereg;
   8327  1.428   msaitoh 		} else if (sc->sc_type >= WM_T_ICH8) {
   8328  1.428   msaitoh 			/* non-82567 ICH8, 9 and 10 */
   8329  1.428   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   8330  1.428   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   8331  1.281   msaitoh 		} else if (sc->sc_type >= WM_T_80003) {
   8332  1.329   msaitoh 			/* 80003 */
   8333  1.433   msaitoh 			sc->sc_phytype = WMPHY_GG82563;
   8334  1.281   msaitoh 			mii->mii_readreg = wm_gmii_i80003_readreg;
   8335  1.281   msaitoh 			mii->mii_writereg = wm_gmii_i80003_writereg;
   8336  1.281   msaitoh 		} else if (sc->sc_type >= WM_T_I210) {
   8337  1.329   msaitoh 			/* I210 and I211 */
   8338  1.433   msaitoh 			sc->sc_phytype = WMPHY_210;
   8339  1.329   msaitoh 			mii->mii_readreg = wm_gmii_gs40g_readreg;
   8340  1.329   msaitoh 			mii->mii_writereg = wm_gmii_gs40g_writereg;
   8341  1.281   msaitoh 		} else if (sc->sc_type >= WM_T_82580) {
   8342  1.329   msaitoh 			/* 82580, I350 and I354 */
   8343  1.281   msaitoh 			sc->sc_phytype = WMPHY_82580;
   8344  1.281   msaitoh 			mii->mii_readreg = wm_gmii_82580_readreg;
   8345  1.281   msaitoh 			mii->mii_writereg = wm_gmii_82580_writereg;
   8346  1.281   msaitoh 		} else if (sc->sc_type >= WM_T_82544) {
   8347  1.329   msaitoh 			/* 82544, 0, [56], [17], 8257[1234] and 82583 */
   8348  1.281   msaitoh 			mii->mii_readreg = wm_gmii_i82544_readreg;
   8349  1.281   msaitoh 			mii->mii_writereg = wm_gmii_i82544_writereg;
   8350  1.281   msaitoh 		} else {
   8351  1.281   msaitoh 			mii->mii_readreg = wm_gmii_i82543_readreg;
   8352  1.281   msaitoh 			mii->mii_writereg = wm_gmii_i82543_writereg;
   8353    1.1   thorpej 		}
   8354  1.281   msaitoh 		break;
   8355    1.1   thorpej 	}
   8356  1.392   msaitoh 	if ((sc->sc_type >= WM_T_PCH) && (sc->sc_type <= WM_T_PCH_SPT)) {
   8357  1.316   msaitoh 		/* All PCH* use _hv_ */
   8358  1.316   msaitoh 		mii->mii_readreg = wm_gmii_hv_readreg;
   8359  1.316   msaitoh 		mii->mii_writereg = wm_gmii_hv_writereg;
   8360  1.316   msaitoh 	}
   8361  1.281   msaitoh 	mii->mii_statchg = wm_gmii_statchg;
   8362    1.1   thorpej 
   8363  1.281   msaitoh 	wm_gmii_reset(sc);
   8364    1.1   thorpej 
   8365  1.281   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   8366  1.327   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
   8367  1.327   msaitoh 	    wm_gmii_mediastatus);
   8368    1.1   thorpej 
   8369  1.281   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   8370  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   8371  1.281   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   8372  1.281   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
   8373  1.281   msaitoh 		if ((sc->sc_flags & WM_F_SGMII) == 0) {
   8374  1.281   msaitoh 			/* Attach only one port */
   8375  1.281   msaitoh 			mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
   8376  1.281   msaitoh 			    MII_OFFSET_ANY, MIIF_DOPAUSE);
   8377  1.281   msaitoh 		} else {
   8378  1.281   msaitoh 			int i, id;
   8379  1.281   msaitoh 			uint32_t ctrl_ext;
   8380    1.1   thorpej 
   8381  1.281   msaitoh 			id = wm_get_phy_id_82575(sc);
   8382  1.281   msaitoh 			if (id != -1) {
   8383  1.281   msaitoh 				mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
   8384  1.281   msaitoh 				    id, MII_OFFSET_ANY, MIIF_DOPAUSE);
   8385  1.281   msaitoh 			}
   8386  1.281   msaitoh 			if ((id == -1)
   8387  1.281   msaitoh 			    || (LIST_FIRST(&mii->mii_phys) == NULL)) {
   8388  1.281   msaitoh 				/* Power on sgmii phy if it is disabled */
   8389  1.281   msaitoh 				ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   8390  1.281   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   8391  1.281   msaitoh 				    ctrl_ext &~ CTRL_EXT_SWDPIN(3));
   8392  1.281   msaitoh 				CSR_WRITE_FLUSH(sc);
   8393  1.281   msaitoh 				delay(300*1000); /* XXX too long */
   8394    1.1   thorpej 
   8395  1.281   msaitoh 				/* from 1 to 8 */
   8396  1.281   msaitoh 				for (i = 1; i < 8; i++)
   8397  1.281   msaitoh 					mii_attach(sc->sc_dev, &sc->sc_mii,
   8398  1.281   msaitoh 					    0xffffffff, i, MII_OFFSET_ANY,
   8399  1.281   msaitoh 					    MIIF_DOPAUSE);
   8400    1.1   thorpej 
   8401  1.281   msaitoh 				/* restore previous sfp cage power state */
   8402  1.281   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   8403  1.281   msaitoh 			}
   8404  1.281   msaitoh 		}
   8405  1.281   msaitoh 	} else {
   8406  1.281   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   8407  1.281   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   8408  1.281   msaitoh 	}
   8409  1.173   msaitoh 
   8410  1.281   msaitoh 	/*
   8411  1.281   msaitoh 	 * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
   8412  1.281   msaitoh 	 * wm_set_mdio_slow_mode_hv() for a workaround and retry.
   8413  1.281   msaitoh 	 */
   8414  1.281   msaitoh 	if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
   8415  1.281   msaitoh 	    (LIST_FIRST(&mii->mii_phys) == NULL)) {
   8416  1.281   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   8417  1.281   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   8418  1.281   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   8419  1.281   msaitoh 	}
   8420    1.1   thorpej 
   8421    1.1   thorpej 	/*
   8422  1.281   msaitoh 	 * (For ICH8 variants)
   8423  1.281   msaitoh 	 * If PHY detection failed, use BM's r/w function and retry.
   8424    1.1   thorpej 	 */
   8425  1.281   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   8426  1.281   msaitoh 		/* if failed, retry with *_bm_* */
   8427  1.281   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   8428  1.281   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   8429    1.1   thorpej 
   8430  1.281   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   8431  1.281   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   8432  1.281   msaitoh 	}
   8433    1.1   thorpej 
   8434  1.281   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   8435  1.281   msaitoh 		/* Any PHY wasn't find */
   8436  1.388   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
   8437  1.388   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
   8438  1.281   msaitoh 		sc->sc_phytype = WMPHY_NONE;
   8439  1.281   msaitoh 	} else {
   8440  1.281   msaitoh 		/*
   8441  1.281   msaitoh 		 * PHY Found!
   8442  1.281   msaitoh 		 * Check PHY type.
   8443  1.281   msaitoh 		 */
   8444  1.281   msaitoh 		uint32_t model;
   8445  1.281   msaitoh 		struct mii_softc *child;
   8446    1.1   thorpej 
   8447  1.281   msaitoh 		child = LIST_FIRST(&mii->mii_phys);
   8448  1.376   msaitoh 		model = child->mii_mpd_model;
   8449  1.376   msaitoh 		if (model == MII_MODEL_yyINTEL_I82566)
   8450  1.376   msaitoh 			sc->sc_phytype = WMPHY_IGP_3;
   8451    1.1   thorpej 
   8452  1.281   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   8453  1.281   msaitoh 	}
   8454    1.1   thorpej }
   8455    1.1   thorpej 
   8456    1.1   thorpej /*
   8457  1.281   msaitoh  * wm_gmii_mediachange:	[ifmedia interface function]
   8458    1.1   thorpej  *
   8459  1.281   msaitoh  *	Set hardware to newly-selected media on a 1000BASE-T device.
   8460    1.1   thorpej  */
   8461   1.47   thorpej static int
   8462  1.281   msaitoh wm_gmii_mediachange(struct ifnet *ifp)
   8463    1.1   thorpej {
   8464    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   8465    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   8466  1.281   msaitoh 	int rc;
   8467    1.1   thorpej 
   8468  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   8469  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   8470  1.281   msaitoh 	if ((ifp->if_flags & IFF_UP) == 0)
   8471  1.279   msaitoh 		return 0;
   8472  1.279   msaitoh 
   8473  1.281   msaitoh 	sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   8474  1.281   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   8475  1.281   msaitoh 	if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   8476  1.281   msaitoh 	    || (sc->sc_type > WM_T_82543)) {
   8477  1.281   msaitoh 		sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   8478  1.134   msaitoh 	} else {
   8479  1.281   msaitoh 		sc->sc_ctrl &= ~CTRL_ASDE;
   8480  1.281   msaitoh 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   8481  1.281   msaitoh 		if (ife->ifm_media & IFM_FDX)
   8482  1.281   msaitoh 			sc->sc_ctrl |= CTRL_FD;
   8483  1.281   msaitoh 		switch (IFM_SUBTYPE(ife->ifm_media)) {
   8484  1.281   msaitoh 		case IFM_10_T:
   8485  1.281   msaitoh 			sc->sc_ctrl |= CTRL_SPEED_10;
   8486  1.281   msaitoh 			break;
   8487  1.281   msaitoh 		case IFM_100_TX:
   8488  1.281   msaitoh 			sc->sc_ctrl |= CTRL_SPEED_100;
   8489  1.281   msaitoh 			break;
   8490  1.281   msaitoh 		case IFM_1000_T:
   8491  1.281   msaitoh 			sc->sc_ctrl |= CTRL_SPEED_1000;
   8492  1.281   msaitoh 			break;
   8493  1.281   msaitoh 		default:
   8494  1.281   msaitoh 			panic("wm_gmii_mediachange: bad media 0x%x",
   8495  1.281   msaitoh 			    ife->ifm_media);
   8496  1.281   msaitoh 		}
   8497  1.134   msaitoh 	}
   8498  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   8499  1.281   msaitoh 	if (sc->sc_type <= WM_T_82543)
   8500  1.281   msaitoh 		wm_gmii_reset(sc);
   8501  1.281   msaitoh 
   8502  1.281   msaitoh 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
   8503  1.281   msaitoh 		return 0;
   8504  1.281   msaitoh 	return rc;
   8505  1.281   msaitoh }
   8506    1.1   thorpej 
   8507  1.324   msaitoh /*
   8508  1.324   msaitoh  * wm_gmii_mediastatus:	[ifmedia interface function]
   8509  1.324   msaitoh  *
   8510  1.324   msaitoh  *	Get the current interface media status on a 1000BASE-T device.
   8511  1.324   msaitoh  */
   8512  1.324   msaitoh static void
   8513  1.324   msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   8514  1.324   msaitoh {
   8515  1.324   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   8516  1.324   msaitoh 
   8517  1.324   msaitoh 	ether_mediastatus(ifp, ifmr);
   8518  1.324   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   8519  1.324   msaitoh 	    | sc->sc_flowflags;
   8520  1.324   msaitoh }
   8521  1.324   msaitoh 
   8522  1.281   msaitoh #define	MDI_IO		CTRL_SWDPIN(2)
   8523  1.281   msaitoh #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   8524  1.281   msaitoh #define	MDI_CLK		CTRL_SWDPIN(3)
   8525    1.1   thorpej 
   8526  1.281   msaitoh static void
   8527  1.281   msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   8528  1.281   msaitoh {
   8529  1.281   msaitoh 	uint32_t i, v;
   8530  1.134   msaitoh 
   8531  1.281   msaitoh 	v = CSR_READ(sc, WMREG_CTRL);
   8532  1.388   msaitoh 	v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   8533  1.281   msaitoh 	v |= MDI_DIR | CTRL_SWDPIO(3);
   8534  1.134   msaitoh 
   8535  1.281   msaitoh 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   8536  1.281   msaitoh 		if (data & i)
   8537  1.281   msaitoh 			v |= MDI_IO;
   8538  1.281   msaitoh 		else
   8539  1.281   msaitoh 			v &= ~MDI_IO;
   8540  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v);
   8541  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8542  1.281   msaitoh 		delay(10);
   8543  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   8544  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8545  1.281   msaitoh 		delay(10);
   8546  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v);
   8547  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8548  1.281   msaitoh 		delay(10);
   8549  1.281   msaitoh 	}
   8550  1.281   msaitoh }
   8551  1.134   msaitoh 
   8552  1.281   msaitoh static uint32_t
   8553  1.281   msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
   8554  1.281   msaitoh {
   8555  1.281   msaitoh 	uint32_t v, i, data = 0;
   8556    1.1   thorpej 
   8557  1.281   msaitoh 	v = CSR_READ(sc, WMREG_CTRL);
   8558  1.388   msaitoh 	v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   8559  1.281   msaitoh 	v |= CTRL_SWDPIO(3);
   8560  1.134   msaitoh 
   8561  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v);
   8562  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   8563  1.281   msaitoh 	delay(10);
   8564  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   8565  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   8566  1.281   msaitoh 	delay(10);
   8567  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v);
   8568  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   8569  1.281   msaitoh 	delay(10);
   8570  1.173   msaitoh 
   8571  1.281   msaitoh 	for (i = 0; i < 16; i++) {
   8572  1.281   msaitoh 		data <<= 1;
   8573  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   8574  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8575  1.281   msaitoh 		delay(10);
   8576  1.281   msaitoh 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   8577  1.281   msaitoh 			data |= 1;
   8578  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v);
   8579  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   8580  1.281   msaitoh 		delay(10);
   8581    1.1   thorpej 	}
   8582    1.1   thorpej 
   8583  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   8584  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   8585  1.281   msaitoh 	delay(10);
   8586  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v);
   8587  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   8588  1.281   msaitoh 	delay(10);
   8589    1.1   thorpej 
   8590  1.281   msaitoh 	return data;
   8591    1.1   thorpej }
   8592    1.1   thorpej 
   8593  1.281   msaitoh #undef MDI_IO
   8594  1.281   msaitoh #undef MDI_DIR
   8595  1.281   msaitoh #undef MDI_CLK
   8596  1.281   msaitoh 
   8597    1.1   thorpej /*
   8598  1.281   msaitoh  * wm_gmii_i82543_readreg:	[mii interface function]
   8599    1.1   thorpej  *
   8600  1.281   msaitoh  *	Read a PHY register on the GMII (i82543 version).
   8601    1.1   thorpej  */
   8602  1.281   msaitoh static int
   8603  1.281   msaitoh wm_gmii_i82543_readreg(device_t self, int phy, int reg)
   8604    1.1   thorpej {
   8605  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8606  1.281   msaitoh 	int rv;
   8607    1.1   thorpej 
   8608  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
   8609  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
   8610  1.281   msaitoh 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   8611  1.281   msaitoh 	rv = wm_i82543_mii_recvbits(sc) & 0xffff;
   8612    1.1   thorpej 
   8613  1.388   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   8614  1.281   msaitoh 	    device_xname(sc->sc_dev), phy, reg, rv));
   8615  1.173   msaitoh 
   8616  1.281   msaitoh 	return rv;
   8617    1.1   thorpej }
   8618    1.1   thorpej 
   8619    1.1   thorpej /*
   8620  1.281   msaitoh  * wm_gmii_i82543_writereg:	[mii interface function]
   8621    1.1   thorpej  *
   8622  1.281   msaitoh  *	Write a PHY register on the GMII (i82543 version).
   8623    1.1   thorpej  */
   8624   1.47   thorpej static void
   8625  1.281   msaitoh wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
   8626    1.1   thorpej {
   8627  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8628    1.1   thorpej 
   8629  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
   8630  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   8631  1.281   msaitoh 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   8632  1.281   msaitoh 	    (MII_COMMAND_START << 30), 32);
   8633  1.281   msaitoh }
   8634  1.272     ozaki 
   8635  1.281   msaitoh /*
   8636  1.424   msaitoh  * wm_gmii_mdic_readreg:	[mii interface function]
   8637  1.281   msaitoh  *
   8638  1.281   msaitoh  *	Read a PHY register on the GMII.
   8639  1.281   msaitoh  */
   8640  1.281   msaitoh static int
   8641  1.424   msaitoh wm_gmii_mdic_readreg(device_t self, int phy, int reg)
   8642  1.281   msaitoh {
   8643  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8644  1.281   msaitoh 	uint32_t mdic = 0;
   8645  1.281   msaitoh 	int i, rv;
   8646  1.279   msaitoh 
   8647  1.281   msaitoh 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   8648  1.281   msaitoh 	    MDIC_REGADD(reg));
   8649    1.1   thorpej 
   8650  1.281   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   8651  1.281   msaitoh 		mdic = CSR_READ(sc, WMREG_MDIC);
   8652  1.281   msaitoh 		if (mdic & MDIC_READY)
   8653  1.281   msaitoh 			break;
   8654  1.327   msaitoh 		delay(50);
   8655    1.1   thorpej 	}
   8656    1.1   thorpej 
   8657  1.281   msaitoh 	if ((mdic & MDIC_READY) == 0) {
   8658  1.281   msaitoh 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   8659  1.281   msaitoh 		    device_xname(sc->sc_dev), phy, reg);
   8660  1.281   msaitoh 		rv = 0;
   8661  1.281   msaitoh 	} else if (mdic & MDIC_E) {
   8662  1.281   msaitoh #if 0 /* This is normal if no PHY is present. */
   8663  1.281   msaitoh 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   8664  1.281   msaitoh 		    device_xname(sc->sc_dev), phy, reg);
   8665  1.281   msaitoh #endif
   8666  1.281   msaitoh 		rv = 0;
   8667  1.281   msaitoh 	} else {
   8668  1.281   msaitoh 		rv = MDIC_DATA(mdic);
   8669  1.281   msaitoh 		if (rv == 0xffff)
   8670  1.281   msaitoh 			rv = 0;
   8671  1.173   msaitoh 	}
   8672  1.173   msaitoh 
   8673  1.281   msaitoh 	return rv;
   8674    1.1   thorpej }
   8675    1.1   thorpej 
   8676    1.1   thorpej /*
   8677  1.424   msaitoh  * wm_gmii_mdic_writereg:	[mii interface function]
   8678    1.1   thorpej  *
   8679  1.281   msaitoh  *	Write a PHY register on the GMII.
   8680    1.1   thorpej  */
   8681   1.47   thorpej static void
   8682  1.424   msaitoh wm_gmii_mdic_writereg(device_t self, int phy, int reg, int val)
   8683    1.1   thorpej {
   8684  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8685  1.281   msaitoh 	uint32_t mdic = 0;
   8686  1.281   msaitoh 	int i;
   8687  1.281   msaitoh 
   8688  1.281   msaitoh 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   8689  1.281   msaitoh 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   8690    1.1   thorpej 
   8691  1.281   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   8692  1.281   msaitoh 		mdic = CSR_READ(sc, WMREG_MDIC);
   8693  1.281   msaitoh 		if (mdic & MDIC_READY)
   8694  1.281   msaitoh 			break;
   8695  1.327   msaitoh 		delay(50);
   8696  1.127    bouyer 	}
   8697    1.1   thorpej 
   8698  1.281   msaitoh 	if ((mdic & MDIC_READY) == 0)
   8699  1.281   msaitoh 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   8700  1.281   msaitoh 		    device_xname(sc->sc_dev), phy, reg);
   8701  1.281   msaitoh 	else if (mdic & MDIC_E)
   8702  1.281   msaitoh 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   8703  1.281   msaitoh 		    device_xname(sc->sc_dev), phy, reg);
   8704  1.281   msaitoh }
   8705  1.133   msaitoh 
   8706  1.281   msaitoh /*
   8707  1.424   msaitoh  * wm_gmii_i82544_readreg:	[mii interface function]
   8708  1.424   msaitoh  *
   8709  1.424   msaitoh  *	Read a PHY register on the GMII.
   8710  1.424   msaitoh  */
   8711  1.424   msaitoh static int
   8712  1.424   msaitoh wm_gmii_i82544_readreg(device_t self, int phy, int reg)
   8713  1.424   msaitoh {
   8714  1.424   msaitoh 	struct wm_softc *sc = device_private(self);
   8715  1.424   msaitoh 	int rv;
   8716  1.424   msaitoh 
   8717  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8718  1.424   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8719  1.424   msaitoh 		    __func__);
   8720  1.424   msaitoh 		return 0;
   8721  1.424   msaitoh 	}
   8722  1.424   msaitoh 	rv = wm_gmii_mdic_readreg(self, phy, reg);
   8723  1.424   msaitoh 	sc->phy.release(sc);
   8724  1.424   msaitoh 
   8725  1.424   msaitoh 	return rv;
   8726  1.424   msaitoh }
   8727  1.424   msaitoh 
   8728  1.424   msaitoh /*
   8729  1.424   msaitoh  * wm_gmii_i82544_writereg:	[mii interface function]
   8730  1.424   msaitoh  *
   8731  1.424   msaitoh  *	Write a PHY register on the GMII.
   8732  1.424   msaitoh  */
   8733  1.424   msaitoh static void
   8734  1.424   msaitoh wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
   8735  1.424   msaitoh {
   8736  1.424   msaitoh 	struct wm_softc *sc = device_private(self);
   8737  1.424   msaitoh 
   8738  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8739  1.424   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8740  1.424   msaitoh 		    __func__);
   8741  1.424   msaitoh 	}
   8742  1.424   msaitoh 	wm_gmii_mdic_writereg(self, phy, reg, val);
   8743  1.424   msaitoh 	sc->phy.release(sc);
   8744  1.424   msaitoh }
   8745  1.424   msaitoh 
   8746  1.424   msaitoh /*
   8747  1.281   msaitoh  * wm_gmii_i80003_readreg:	[mii interface function]
   8748  1.281   msaitoh  *
   8749  1.281   msaitoh  *	Read a PHY register on the kumeran
   8750  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   8751  1.281   msaitoh  * ressource ...
   8752  1.281   msaitoh  */
   8753  1.281   msaitoh static int
   8754  1.281   msaitoh wm_gmii_i80003_readreg(device_t self, int phy, int reg)
   8755  1.281   msaitoh {
   8756  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8757  1.281   msaitoh 	int rv;
   8758    1.1   thorpej 
   8759  1.281   msaitoh 	if (phy != 1) /* only one PHY on kumeran bus */
   8760  1.281   msaitoh 		return 0;
   8761    1.1   thorpej 
   8762  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8763  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8764  1.189   msaitoh 		    __func__);
   8765  1.281   msaitoh 		return 0;
   8766    1.1   thorpej 	}
   8767  1.186   msaitoh 
   8768  1.432   msaitoh 	if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG) {
   8769  1.424   msaitoh 		wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   8770  1.281   msaitoh 		    reg >> GG82563_PAGE_SHIFT);
   8771  1.281   msaitoh 	} else {
   8772  1.424   msaitoh 		wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   8773  1.281   msaitoh 		    reg >> GG82563_PAGE_SHIFT);
   8774  1.189   msaitoh 	}
   8775  1.281   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   8776  1.281   msaitoh 	delay(200);
   8777  1.432   msaitoh 	rv = wm_gmii_mdic_readreg(self, phy, reg & MII_ADDRMASK);
   8778  1.281   msaitoh 	delay(200);
   8779  1.424   msaitoh 	sc->phy.release(sc);
   8780  1.189   msaitoh 
   8781  1.281   msaitoh 	return rv;
   8782  1.281   msaitoh }
   8783  1.190   msaitoh 
   8784  1.281   msaitoh /*
   8785  1.281   msaitoh  * wm_gmii_i80003_writereg:	[mii interface function]
   8786  1.281   msaitoh  *
   8787  1.281   msaitoh  *	Write a PHY register on the kumeran.
   8788  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   8789  1.281   msaitoh  * ressource ...
   8790  1.281   msaitoh  */
   8791  1.281   msaitoh static void
   8792  1.281   msaitoh wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
   8793  1.281   msaitoh {
   8794  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8795  1.221   msaitoh 
   8796  1.281   msaitoh 	if (phy != 1) /* only one PHY on kumeran bus */
   8797  1.281   msaitoh 		return;
   8798  1.190   msaitoh 
   8799  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8800  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8801  1.281   msaitoh 		    __func__);
   8802  1.281   msaitoh 		return;
   8803  1.281   msaitoh 	}
   8804  1.192   msaitoh 
   8805  1.432   msaitoh 	if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG) {
   8806  1.424   msaitoh 		wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   8807  1.281   msaitoh 		    reg >> GG82563_PAGE_SHIFT);
   8808  1.281   msaitoh 	} else {
   8809  1.424   msaitoh 		wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   8810  1.281   msaitoh 		    reg >> GG82563_PAGE_SHIFT);
   8811  1.189   msaitoh 	}
   8812  1.281   msaitoh 	/* Wait more 200us for a bug of the ready bit in the MDIC register */
   8813  1.281   msaitoh 	delay(200);
   8814  1.432   msaitoh 	wm_gmii_mdic_writereg(self, phy, reg & MII_ADDRMASK, val);
   8815  1.281   msaitoh 	delay(200);
   8816  1.281   msaitoh 
   8817  1.424   msaitoh 	sc->phy.release(sc);
   8818    1.1   thorpej }
   8819    1.1   thorpej 
   8820    1.1   thorpej /*
   8821  1.281   msaitoh  * wm_gmii_bm_readreg:	[mii interface function]
   8822  1.265   msaitoh  *
   8823  1.281   msaitoh  *	Read a PHY register on the kumeran
   8824  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   8825  1.281   msaitoh  * ressource ...
   8826  1.265   msaitoh  */
   8827  1.265   msaitoh static int
   8828  1.281   msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
   8829  1.265   msaitoh {
   8830  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8831  1.435   msaitoh 	uint16_t page = reg >> BME1000_PAGE_SHIFT;
   8832  1.435   msaitoh 	uint16_t val;
   8833  1.281   msaitoh 	int rv;
   8834  1.265   msaitoh 
   8835  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8836  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8837  1.281   msaitoh 		    __func__);
   8838  1.281   msaitoh 		return 0;
   8839  1.281   msaitoh 	}
   8840  1.265   msaitoh 
   8841  1.435   msaitoh 	if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
   8842  1.435   msaitoh 		phy = ((page >= 768) || ((page == 0) && (reg == 25))
   8843  1.435   msaitoh 		    || (reg == 31)) ? 1 : phy;
   8844  1.435   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   8845  1.435   msaitoh 	if (page == BM_WUC_PAGE) {
   8846  1.435   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
   8847  1.435   msaitoh 		rv = val;
   8848  1.435   msaitoh 		goto release;
   8849  1.435   msaitoh 	}
   8850  1.435   msaitoh 
   8851  1.281   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   8852  1.435   msaitoh 		if ((phy == 1) && (sc->sc_type != WM_T_82574)
   8853  1.435   msaitoh 		    && (sc->sc_type != WM_T_82583))
   8854  1.424   msaitoh 			wm_gmii_mdic_writereg(self, phy,
   8855  1.435   msaitoh 			    MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
   8856  1.281   msaitoh 		else
   8857  1.424   msaitoh 			wm_gmii_mdic_writereg(self, phy,
   8858  1.435   msaitoh 			    BME1000_PHY_PAGE_SELECT, page);
   8859  1.265   msaitoh 	}
   8860  1.265   msaitoh 
   8861  1.432   msaitoh 	rv = wm_gmii_mdic_readreg(self, phy, reg & MII_ADDRMASK);
   8862  1.435   msaitoh 
   8863  1.435   msaitoh release:
   8864  1.424   msaitoh 	sc->phy.release(sc);
   8865  1.281   msaitoh 	return rv;
   8866  1.265   msaitoh }
   8867  1.265   msaitoh 
   8868  1.265   msaitoh /*
   8869  1.281   msaitoh  * wm_gmii_bm_writereg:	[mii interface function]
   8870    1.1   thorpej  *
   8871  1.281   msaitoh  *	Write a PHY register on the kumeran.
   8872  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   8873  1.281   msaitoh  * ressource ...
   8874    1.1   thorpej  */
   8875   1.47   thorpej static void
   8876  1.281   msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
   8877  1.281   msaitoh {
   8878  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8879  1.435   msaitoh 	uint16_t page = reg >> BME1000_PAGE_SHIFT;
   8880  1.281   msaitoh 
   8881  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8882  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8883  1.281   msaitoh 		    __func__);
   8884  1.281   msaitoh 		return;
   8885  1.281   msaitoh 	}
   8886  1.281   msaitoh 
   8887  1.435   msaitoh 	if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
   8888  1.435   msaitoh 		phy = ((page >= 768) || ((page == 0) && (reg == 25))
   8889  1.435   msaitoh 		    || (reg == 31)) ? 1 : phy;
   8890  1.435   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   8891  1.435   msaitoh 	if (page == BM_WUC_PAGE) {
   8892  1.435   msaitoh 		uint16_t tmp;
   8893  1.435   msaitoh 
   8894  1.435   msaitoh 		tmp = val;
   8895  1.435   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
   8896  1.435   msaitoh 		goto release;
   8897  1.435   msaitoh 	}
   8898  1.435   msaitoh 
   8899  1.281   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   8900  1.435   msaitoh 		if ((phy == 1) && (sc->sc_type != WM_T_82574)
   8901  1.435   msaitoh 		    && (sc->sc_type != WM_T_82583))
   8902  1.424   msaitoh 			wm_gmii_mdic_writereg(self, phy,
   8903  1.435   msaitoh 			    MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
   8904  1.281   msaitoh 		else
   8905  1.424   msaitoh 			wm_gmii_mdic_writereg(self, phy,
   8906  1.435   msaitoh 			    BME1000_PHY_PAGE_SELECT, page);
   8907  1.281   msaitoh 	}
   8908  1.281   msaitoh 
   8909  1.432   msaitoh 	wm_gmii_mdic_writereg(self, phy, reg & MII_ADDRMASK, val);
   8910  1.435   msaitoh 
   8911  1.435   msaitoh release:
   8912  1.424   msaitoh 	sc->phy.release(sc);
   8913  1.281   msaitoh }
   8914  1.281   msaitoh 
   8915  1.281   msaitoh static void
   8916  1.281   msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
   8917    1.1   thorpej {
   8918  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8919  1.281   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(offset);
   8920  1.441   msaitoh 	uint16_t wuce, reg;
   8921  1.281   msaitoh 
   8922  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   8923  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   8924  1.281   msaitoh 	/* XXX Gig must be disabled for MDIO accesses to page 800 */
   8925  1.281   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   8926  1.281   msaitoh 		/* XXX e1000 driver do nothing... why? */
   8927  1.281   msaitoh 	}
   8928  1.281   msaitoh 
   8929  1.441   msaitoh 	/*
   8930  1.441   msaitoh 	 * 1) Enable PHY wakeup register first.
   8931  1.441   msaitoh 	 * See e1000_enable_phy_wakeup_reg_access_bm().
   8932  1.441   msaitoh 	 */
   8933  1.441   msaitoh 
   8934  1.281   msaitoh 	/* Set page 769 */
   8935  1.425   msaitoh 	wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   8936  1.281   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   8937  1.281   msaitoh 
   8938  1.441   msaitoh 	/* Read WUCE and save it */
   8939  1.425   msaitoh 	wuce = wm_gmii_mdic_readreg(self, 1, BM_WUC_ENABLE_REG);
   8940  1.281   msaitoh 
   8941  1.441   msaitoh 	reg = wuce | BM_WUC_ENABLE_BIT;
   8942  1.441   msaitoh 	reg &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
   8943  1.441   msaitoh 	wm_gmii_mdic_writereg(self, 1, BM_WUC_ENABLE_REG, reg);
   8944  1.281   msaitoh 
   8945  1.281   msaitoh 	/* Select page 800 */
   8946  1.425   msaitoh 	wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   8947  1.281   msaitoh 	    BM_WUC_PAGE << BME1000_PAGE_SHIFT);
   8948    1.1   thorpej 
   8949  1.441   msaitoh 	/*
   8950  1.441   msaitoh 	 * 2) Access PHY wakeup register.
   8951  1.441   msaitoh 	 * See e1000_access_phy_wakeup_reg_bm.
   8952  1.441   msaitoh 	 */
   8953  1.441   msaitoh 
   8954  1.281   msaitoh 	/* Write page 800 */
   8955  1.425   msaitoh 	wm_gmii_mdic_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
   8956    1.1   thorpej 
   8957  1.281   msaitoh 	if (rd)
   8958  1.425   msaitoh 		*val = wm_gmii_mdic_readreg(self, 1, BM_WUC_DATA_OPCODE);
   8959  1.127    bouyer 	else
   8960  1.425   msaitoh 		wm_gmii_mdic_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
   8961  1.281   msaitoh 
   8962  1.441   msaitoh 	/*
   8963  1.441   msaitoh 	 * 3) Disable PHY wakeup register.
   8964  1.441   msaitoh 	 * See e1000_disable_phy_wakeup_reg_access_bm().
   8965  1.441   msaitoh 	 */
   8966  1.281   msaitoh 	/* Set page 769 */
   8967  1.425   msaitoh 	wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   8968  1.281   msaitoh 	    BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
   8969  1.281   msaitoh 
   8970  1.425   msaitoh 	wm_gmii_mdic_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
   8971  1.281   msaitoh }
   8972  1.281   msaitoh 
   8973  1.281   msaitoh /*
   8974  1.281   msaitoh  * wm_gmii_hv_readreg:	[mii interface function]
   8975  1.281   msaitoh  *
   8976  1.281   msaitoh  *	Read a PHY register on the kumeran
   8977  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   8978  1.281   msaitoh  * ressource ...
   8979  1.281   msaitoh  */
   8980  1.281   msaitoh static int
   8981  1.281   msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
   8982  1.281   msaitoh {
   8983  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   8984  1.281   msaitoh 	int rv;
   8985  1.281   msaitoh 
   8986  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   8987  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   8988  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   8989  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   8990  1.281   msaitoh 		    __func__);
   8991  1.281   msaitoh 		return 0;
   8992  1.281   msaitoh 	}
   8993  1.281   msaitoh 
   8994  1.424   msaitoh 	rv = wm_gmii_hv_readreg_locked(self, phy, reg);
   8995  1.424   msaitoh 	sc->phy.release(sc);
   8996  1.424   msaitoh 	return rv;
   8997  1.424   msaitoh }
   8998  1.424   msaitoh 
   8999  1.424   msaitoh static int
   9000  1.424   msaitoh wm_gmii_hv_readreg_locked(device_t self, int phy, int reg)
   9001  1.424   msaitoh {
   9002  1.424   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   9003  1.424   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   9004  1.424   msaitoh 	uint16_t val;
   9005  1.424   msaitoh 	int rv;
   9006  1.424   msaitoh 
   9007  1.437   msaitoh 	phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
   9008    1.1   thorpej 
   9009  1.281   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   9010  1.281   msaitoh 	if (page == BM_WUC_PAGE) {
   9011  1.281   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
   9012  1.281   msaitoh 		return val;
   9013  1.281   msaitoh 	}
   9014    1.1   thorpej 
   9015  1.244   msaitoh 	/*
   9016  1.281   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   9017  1.281   msaitoh 	 * own func
   9018  1.244   msaitoh 	 */
   9019  1.281   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   9020  1.281   msaitoh 		printf("gmii_hv_readreg!!!\n");
   9021  1.281   msaitoh 		return 0;
   9022  1.281   msaitoh 	}
   9023  1.281   msaitoh 
   9024  1.281   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   9025  1.424   msaitoh 		wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   9026  1.281   msaitoh 		    page << BME1000_PAGE_SHIFT);
   9027    1.1   thorpej 	}
   9028    1.1   thorpej 
   9029  1.432   msaitoh 	rv = wm_gmii_mdic_readreg(self, phy, regnum & MII_ADDRMASK);
   9030  1.281   msaitoh 	return rv;
   9031  1.281   msaitoh }
   9032    1.1   thorpej 
   9033  1.281   msaitoh /*
   9034  1.281   msaitoh  * wm_gmii_hv_writereg:	[mii interface function]
   9035  1.281   msaitoh  *
   9036  1.281   msaitoh  *	Write a PHY register on the kumeran.
   9037  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9038  1.281   msaitoh  * ressource ...
   9039  1.281   msaitoh  */
   9040  1.281   msaitoh static void
   9041  1.281   msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
   9042  1.281   msaitoh {
   9043  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   9044    1.1   thorpej 
   9045  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   9046  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   9047  1.425   msaitoh 
   9048  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   9049  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9050  1.281   msaitoh 		    __func__);
   9051  1.281   msaitoh 		return;
   9052  1.281   msaitoh 	}
   9053  1.208   msaitoh 
   9054  1.424   msaitoh 	wm_gmii_hv_writereg_locked(self, phy, reg, val);
   9055  1.424   msaitoh 	sc->phy.release(sc);
   9056  1.424   msaitoh }
   9057  1.424   msaitoh 
   9058  1.424   msaitoh static void
   9059  1.424   msaitoh wm_gmii_hv_writereg_locked(device_t self, int phy, int reg, int val)
   9060  1.424   msaitoh {
   9061  1.437   msaitoh 	struct wm_softc *sc = device_private(self);
   9062  1.424   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   9063  1.424   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   9064  1.424   msaitoh 
   9065  1.437   msaitoh 	phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
   9066  1.265   msaitoh 
   9067  1.281   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   9068  1.281   msaitoh 	if (page == BM_WUC_PAGE) {
   9069  1.281   msaitoh 		uint16_t tmp;
   9070  1.208   msaitoh 
   9071  1.281   msaitoh 		tmp = val;
   9072  1.281   msaitoh 		wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
   9073  1.281   msaitoh 		return;
   9074  1.208   msaitoh 	}
   9075  1.184   msaitoh 
   9076  1.244   msaitoh 	/*
   9077  1.281   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   9078  1.281   msaitoh 	 * own func
   9079  1.244   msaitoh 	 */
   9080  1.281   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   9081  1.281   msaitoh 		printf("gmii_hv_writereg!!!\n");
   9082  1.281   msaitoh 		return;
   9083  1.221   msaitoh 	}
   9084  1.244   msaitoh 
   9085  1.437   msaitoh 	{
   9086  1.437   msaitoh 		/*
   9087  1.437   msaitoh 		 * XXX Workaround MDIO accesses being disabled after entering
   9088  1.437   msaitoh 		 * IEEE Power Down (whenever bit 11 of the PHY control
   9089  1.437   msaitoh 		 * register is set)
   9090  1.437   msaitoh 		 */
   9091  1.437   msaitoh 		if (sc->sc_phytype == WMPHY_82578) {
   9092  1.437   msaitoh 			struct mii_softc *child;
   9093  1.437   msaitoh 
   9094  1.437   msaitoh 			child = LIST_FIRST(&sc->sc_mii.mii_phys);
   9095  1.437   msaitoh 			if ((child != NULL) && (child->mii_mpd_rev >= 1)
   9096  1.437   msaitoh 			    && (phy == 2) && ((regnum & MII_ADDRMASK) == 0)
   9097  1.437   msaitoh 			    && ((val & (1 << 11)) != 0)) {
   9098  1.437   msaitoh 				printf("XXX need workaround\n");
   9099  1.437   msaitoh 			}
   9100  1.437   msaitoh 		}
   9101  1.184   msaitoh 
   9102  1.437   msaitoh 		if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   9103  1.437   msaitoh 			wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
   9104  1.437   msaitoh 			    page << BME1000_PAGE_SHIFT);
   9105  1.437   msaitoh 		}
   9106  1.281   msaitoh 	}
   9107  1.281   msaitoh 
   9108  1.432   msaitoh 	wm_gmii_mdic_writereg(self, phy, regnum & MII_ADDRMASK, val);
   9109  1.281   msaitoh }
   9110  1.281   msaitoh 
   9111  1.281   msaitoh /*
   9112  1.281   msaitoh  * wm_gmii_82580_readreg:	[mii interface function]
   9113  1.281   msaitoh  *
   9114  1.281   msaitoh  *	Read a PHY register on the 82580 and I350.
   9115  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9116  1.281   msaitoh  * ressource ...
   9117  1.281   msaitoh  */
   9118  1.281   msaitoh static int
   9119  1.281   msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
   9120  1.281   msaitoh {
   9121  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   9122  1.281   msaitoh 	int rv;
   9123  1.281   msaitoh 
   9124  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0) {
   9125  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9126  1.281   msaitoh 		    __func__);
   9127  1.281   msaitoh 		return 0;
   9128  1.184   msaitoh 	}
   9129  1.244   msaitoh 
   9130  1.424   msaitoh 	rv = wm_gmii_mdic_readreg(self, phy, reg);
   9131  1.202   msaitoh 
   9132  1.424   msaitoh 	sc->phy.release(sc);
   9133  1.281   msaitoh 	return rv;
   9134  1.281   msaitoh }
   9135  1.202   msaitoh 
   9136  1.281   msaitoh /*
   9137  1.281   msaitoh  * wm_gmii_82580_writereg:	[mii interface function]
   9138  1.281   msaitoh  *
   9139  1.281   msaitoh  *	Write a PHY register on the 82580 and I350.
   9140  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9141  1.281   msaitoh  * ressource ...
   9142  1.281   msaitoh  */
   9143  1.281   msaitoh static void
   9144  1.281   msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
   9145  1.281   msaitoh {
   9146  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   9147  1.202   msaitoh 
   9148  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0) {
   9149  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9150  1.281   msaitoh 		    __func__);
   9151  1.281   msaitoh 		return;
   9152  1.192   msaitoh 	}
   9153  1.281   msaitoh 
   9154  1.424   msaitoh 	wm_gmii_mdic_writereg(self, phy, reg, val);
   9155  1.281   msaitoh 
   9156  1.424   msaitoh 	sc->phy.release(sc);
   9157    1.1   thorpej }
   9158    1.1   thorpej 
   9159    1.1   thorpej /*
   9160  1.329   msaitoh  * wm_gmii_gs40g_readreg:	[mii interface function]
   9161  1.329   msaitoh  *
   9162  1.329   msaitoh  *	Read a PHY register on the I2100 and I211.
   9163  1.329   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9164  1.329   msaitoh  * ressource ...
   9165  1.329   msaitoh  */
   9166  1.329   msaitoh static int
   9167  1.329   msaitoh wm_gmii_gs40g_readreg(device_t self, int phy, int reg)
   9168  1.329   msaitoh {
   9169  1.329   msaitoh 	struct wm_softc *sc = device_private(self);
   9170  1.329   msaitoh 	int page, offset;
   9171  1.329   msaitoh 	int rv;
   9172  1.329   msaitoh 
   9173  1.329   msaitoh 	/* Acquire semaphore */
   9174  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   9175  1.329   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9176  1.329   msaitoh 		    __func__);
   9177  1.329   msaitoh 		return 0;
   9178  1.329   msaitoh 	}
   9179  1.329   msaitoh 
   9180  1.329   msaitoh 	/* Page select */
   9181  1.329   msaitoh 	page = reg >> GS40G_PAGE_SHIFT;
   9182  1.424   msaitoh 	wm_gmii_mdic_writereg(self, phy, GS40G_PAGE_SELECT, page);
   9183  1.329   msaitoh 
   9184  1.329   msaitoh 	/* Read reg */
   9185  1.329   msaitoh 	offset = reg & GS40G_OFFSET_MASK;
   9186  1.424   msaitoh 	rv = wm_gmii_mdic_readreg(self, phy, offset);
   9187  1.329   msaitoh 
   9188  1.424   msaitoh 	sc->phy.release(sc);
   9189  1.329   msaitoh 	return rv;
   9190  1.329   msaitoh }
   9191  1.329   msaitoh 
   9192  1.329   msaitoh /*
   9193  1.329   msaitoh  * wm_gmii_gs40g_writereg:	[mii interface function]
   9194  1.329   msaitoh  *
   9195  1.329   msaitoh  *	Write a PHY register on the I210 and I211.
   9196  1.329   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9197  1.329   msaitoh  * ressource ...
   9198  1.329   msaitoh  */
   9199  1.329   msaitoh static void
   9200  1.329   msaitoh wm_gmii_gs40g_writereg(device_t self, int phy, int reg, int val)
   9201  1.329   msaitoh {
   9202  1.329   msaitoh 	struct wm_softc *sc = device_private(self);
   9203  1.329   msaitoh 	int page, offset;
   9204  1.329   msaitoh 
   9205  1.329   msaitoh 	/* Acquire semaphore */
   9206  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   9207  1.329   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9208  1.329   msaitoh 		    __func__);
   9209  1.329   msaitoh 		return;
   9210  1.329   msaitoh 	}
   9211  1.329   msaitoh 
   9212  1.329   msaitoh 	/* Page select */
   9213  1.329   msaitoh 	page = reg >> GS40G_PAGE_SHIFT;
   9214  1.424   msaitoh 	wm_gmii_mdic_writereg(self, phy, GS40G_PAGE_SELECT, page);
   9215  1.329   msaitoh 
   9216  1.329   msaitoh 	/* Write reg */
   9217  1.329   msaitoh 	offset = reg & GS40G_OFFSET_MASK;
   9218  1.424   msaitoh 	wm_gmii_mdic_writereg(self, phy, offset, val);
   9219  1.329   msaitoh 
   9220  1.329   msaitoh 	/* Release semaphore */
   9221  1.424   msaitoh 	sc->phy.release(sc);
   9222  1.329   msaitoh }
   9223  1.329   msaitoh 
   9224  1.329   msaitoh /*
   9225  1.281   msaitoh  * wm_gmii_statchg:	[mii interface function]
   9226    1.1   thorpej  *
   9227  1.281   msaitoh  *	Callback from MII layer when media changes.
   9228    1.1   thorpej  */
   9229   1.47   thorpej static void
   9230  1.281   msaitoh wm_gmii_statchg(struct ifnet *ifp)
   9231    1.1   thorpej {
   9232    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   9233  1.281   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   9234    1.1   thorpej 
   9235  1.281   msaitoh 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   9236  1.281   msaitoh 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   9237  1.281   msaitoh 	sc->sc_fcrtl &= ~FCRTL_XONE;
   9238    1.1   thorpej 
   9239  1.281   msaitoh 	/*
   9240  1.281   msaitoh 	 * Get flow control negotiation result.
   9241  1.281   msaitoh 	 */
   9242  1.281   msaitoh 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   9243  1.281   msaitoh 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   9244  1.281   msaitoh 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   9245  1.281   msaitoh 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   9246  1.281   msaitoh 	}
   9247    1.1   thorpej 
   9248  1.281   msaitoh 	if (sc->sc_flowflags & IFM_FLOW) {
   9249  1.281   msaitoh 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   9250  1.281   msaitoh 			sc->sc_ctrl |= CTRL_TFCE;
   9251  1.281   msaitoh 			sc->sc_fcrtl |= FCRTL_XONE;
   9252  1.281   msaitoh 		}
   9253  1.281   msaitoh 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   9254  1.281   msaitoh 			sc->sc_ctrl |= CTRL_RFCE;
   9255  1.281   msaitoh 	}
   9256  1.152    dyoung 
   9257  1.281   msaitoh 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   9258  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   9259  1.281   msaitoh 		    ("%s: LINK: statchg: FDX\n", ifp->if_xname));
   9260  1.281   msaitoh 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   9261  1.152    dyoung 	} else {
   9262  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   9263  1.281   msaitoh 		    ("%s: LINK: statchg: HDX\n", ifp->if_xname));
   9264  1.281   msaitoh 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   9265  1.281   msaitoh 	}
   9266  1.281   msaitoh 
   9267  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9268  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   9269  1.281   msaitoh 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   9270  1.281   msaitoh 						 : WMREG_FCRTL, sc->sc_fcrtl);
   9271  1.281   msaitoh 	if (sc->sc_type == WM_T_80003) {
   9272  1.281   msaitoh 		switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   9273  1.152    dyoung 		case IFM_1000_T:
   9274  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   9275  1.281   msaitoh 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   9276  1.281   msaitoh 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   9277  1.152    dyoung 			break;
   9278  1.152    dyoung 		default:
   9279  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   9280  1.281   msaitoh 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   9281  1.281   msaitoh 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   9282  1.281   msaitoh 			break;
   9283  1.127    bouyer 		}
   9284  1.281   msaitoh 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   9285  1.127    bouyer 	}
   9286    1.1   thorpej }
   9287    1.1   thorpej 
   9288  1.281   msaitoh /*
   9289  1.281   msaitoh  * wm_kmrn_readreg:
   9290  1.281   msaitoh  *
   9291  1.281   msaitoh  *	Read a kumeran register
   9292  1.281   msaitoh  */
   9293  1.281   msaitoh static int
   9294  1.281   msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
   9295    1.1   thorpej {
   9296  1.281   msaitoh 	int rv;
   9297    1.1   thorpej 
   9298  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   9299  1.424   msaitoh 		rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   9300  1.424   msaitoh 	else
   9301  1.424   msaitoh 		rv = sc->phy.acquire(sc);
   9302  1.424   msaitoh 	if (rv != 0) {
   9303  1.424   msaitoh 		aprint_error_dev(sc->sc_dev,
   9304  1.424   msaitoh 		    "%s: failed to get semaphore\n", __func__);
   9305  1.424   msaitoh 		return 0;
   9306    1.1   thorpej 	}
   9307    1.1   thorpej 
   9308  1.425   msaitoh 	rv = wm_kmrn_readreg_locked(sc, reg);
   9309  1.424   msaitoh 
   9310  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   9311  1.424   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   9312  1.424   msaitoh 	else
   9313  1.424   msaitoh 		sc->phy.release(sc);
   9314  1.424   msaitoh 
   9315  1.424   msaitoh 	return rv;
   9316  1.424   msaitoh }
   9317  1.424   msaitoh 
   9318  1.424   msaitoh static int
   9319  1.424   msaitoh wm_kmrn_readreg_locked(struct wm_softc *sc, int reg)
   9320  1.424   msaitoh {
   9321  1.424   msaitoh 	int rv;
   9322  1.424   msaitoh 
   9323  1.281   msaitoh 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   9324  1.281   msaitoh 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   9325  1.281   msaitoh 	    KUMCTRLSTA_REN);
   9326  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   9327  1.281   msaitoh 	delay(2);
   9328    1.1   thorpej 
   9329  1.281   msaitoh 	rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   9330    1.1   thorpej 
   9331  1.281   msaitoh 	return rv;
   9332    1.1   thorpej }
   9333    1.1   thorpej 
   9334    1.1   thorpej /*
   9335  1.281   msaitoh  * wm_kmrn_writereg:
   9336    1.1   thorpej  *
   9337  1.281   msaitoh  *	Write a kumeran register
   9338    1.1   thorpej  */
   9339  1.281   msaitoh static void
   9340  1.281   msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
   9341    1.1   thorpej {
   9342  1.424   msaitoh 	int rv;
   9343    1.1   thorpej 
   9344  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   9345  1.424   msaitoh 		rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   9346  1.424   msaitoh 	else
   9347  1.424   msaitoh 		rv = sc->phy.acquire(sc);
   9348  1.424   msaitoh 	if (rv != 0) {
   9349  1.424   msaitoh 		aprint_error_dev(sc->sc_dev,
   9350  1.424   msaitoh 		    "%s: failed to get semaphore\n", __func__);
   9351  1.424   msaitoh 		return;
   9352  1.281   msaitoh 	}
   9353    1.1   thorpej 
   9354  1.424   msaitoh 	wm_kmrn_writereg_locked(sc, reg, val);
   9355  1.424   msaitoh 
   9356  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   9357  1.424   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   9358  1.424   msaitoh 	else
   9359  1.424   msaitoh 		sc->phy.release(sc);
   9360  1.424   msaitoh }
   9361  1.424   msaitoh 
   9362  1.424   msaitoh static void
   9363  1.424   msaitoh wm_kmrn_writereg_locked(struct wm_softc *sc, int reg, int val)
   9364  1.424   msaitoh {
   9365  1.424   msaitoh 
   9366  1.281   msaitoh 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   9367  1.281   msaitoh 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   9368  1.281   msaitoh 	    (val & KUMCTRLSTA_MASK));
   9369    1.1   thorpej }
   9370    1.1   thorpej 
   9371  1.281   msaitoh /* SGMII related */
   9372  1.281   msaitoh 
   9373    1.1   thorpej /*
   9374  1.281   msaitoh  * wm_sgmii_uses_mdio
   9375    1.1   thorpej  *
   9376  1.281   msaitoh  * Check whether the transaction is to the internal PHY or the external
   9377  1.281   msaitoh  * MDIO interface. Return true if it's MDIO.
   9378  1.281   msaitoh  */
   9379  1.281   msaitoh static bool
   9380  1.281   msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
   9381  1.281   msaitoh {
   9382  1.281   msaitoh 	uint32_t reg;
   9383  1.281   msaitoh 	bool ismdio = false;
   9384  1.281   msaitoh 
   9385  1.281   msaitoh 	switch (sc->sc_type) {
   9386  1.281   msaitoh 	case WM_T_82575:
   9387  1.281   msaitoh 	case WM_T_82576:
   9388  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_MDIC);
   9389  1.281   msaitoh 		ismdio = ((reg & MDIC_DEST) != 0);
   9390  1.281   msaitoh 		break;
   9391  1.281   msaitoh 	case WM_T_82580:
   9392  1.281   msaitoh 	case WM_T_I350:
   9393  1.281   msaitoh 	case WM_T_I354:
   9394  1.281   msaitoh 	case WM_T_I210:
   9395  1.281   msaitoh 	case WM_T_I211:
   9396  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_MDICNFG);
   9397  1.281   msaitoh 		ismdio = ((reg & MDICNFG_DEST) != 0);
   9398  1.281   msaitoh 		break;
   9399  1.281   msaitoh 	default:
   9400  1.281   msaitoh 		break;
   9401  1.281   msaitoh 	}
   9402    1.1   thorpej 
   9403  1.281   msaitoh 	return ismdio;
   9404    1.1   thorpej }
   9405    1.1   thorpej 
   9406    1.1   thorpej /*
   9407  1.281   msaitoh  * wm_sgmii_readreg:	[mii interface function]
   9408    1.1   thorpej  *
   9409  1.281   msaitoh  *	Read a PHY register on the SGMII
   9410  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9411  1.281   msaitoh  * ressource ...
   9412    1.1   thorpej  */
   9413   1.47   thorpej static int
   9414  1.281   msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
   9415    1.1   thorpej {
   9416  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   9417  1.281   msaitoh 	uint32_t i2ccmd;
   9418    1.1   thorpej 	int i, rv;
   9419    1.1   thorpej 
   9420  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   9421  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9422  1.281   msaitoh 		    __func__);
   9423  1.281   msaitoh 		return 0;
   9424  1.281   msaitoh 	}
   9425  1.281   msaitoh 
   9426  1.281   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   9427  1.281   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   9428  1.281   msaitoh 	    | I2CCMD_OPCODE_READ;
   9429  1.281   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   9430    1.1   thorpej 
   9431  1.281   msaitoh 	/* Poll the ready bit */
   9432  1.281   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   9433  1.281   msaitoh 		delay(50);
   9434  1.281   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   9435  1.281   msaitoh 		if (i2ccmd & I2CCMD_READY)
   9436    1.1   thorpej 			break;
   9437    1.1   thorpej 	}
   9438  1.281   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   9439  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
   9440  1.281   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   9441  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   9442    1.1   thorpej 
   9443  1.281   msaitoh 	rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
   9444    1.1   thorpej 
   9445  1.424   msaitoh 	sc->phy.release(sc);
   9446  1.194   msaitoh 	return rv;
   9447    1.1   thorpej }
   9448    1.1   thorpej 
   9449    1.1   thorpej /*
   9450  1.281   msaitoh  * wm_sgmii_writereg:	[mii interface function]
   9451    1.1   thorpej  *
   9452  1.281   msaitoh  *	Write a PHY register on the SGMII.
   9453  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   9454  1.281   msaitoh  * ressource ...
   9455    1.1   thorpej  */
   9456   1.47   thorpej static void
   9457  1.281   msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
   9458    1.1   thorpej {
   9459  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   9460  1.281   msaitoh 	uint32_t i2ccmd;
   9461    1.1   thorpej 	int i;
   9462  1.314   msaitoh 	int val_swapped;
   9463    1.1   thorpej 
   9464  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0) {
   9465  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9466  1.281   msaitoh 		    __func__);
   9467  1.281   msaitoh 		return;
   9468  1.281   msaitoh 	}
   9469  1.314   msaitoh 	/* Swap the data bytes for the I2C interface */
   9470  1.314   msaitoh 	val_swapped = ((val >> 8) & 0x00FF) | ((val << 8) & 0xFF00);
   9471  1.281   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   9472  1.281   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT)
   9473  1.314   msaitoh 	    | I2CCMD_OPCODE_WRITE | val_swapped;
   9474  1.281   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   9475    1.1   thorpej 
   9476  1.281   msaitoh 	/* Poll the ready bit */
   9477  1.281   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   9478  1.281   msaitoh 		delay(50);
   9479  1.281   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   9480  1.281   msaitoh 		if (i2ccmd & I2CCMD_READY)
   9481    1.1   thorpej 			break;
   9482    1.1   thorpej 	}
   9483  1.281   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   9484  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
   9485  1.281   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   9486  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
   9487    1.1   thorpej 
   9488  1.424   msaitoh 	sc->phy.release(sc);
   9489    1.1   thorpej }
   9490    1.1   thorpej 
   9491  1.281   msaitoh /* TBI related */
   9492  1.281   msaitoh 
   9493  1.127    bouyer /*
   9494  1.281   msaitoh  * wm_tbi_mediainit:
   9495  1.127    bouyer  *
   9496  1.281   msaitoh  *	Initialize media for use on 1000BASE-X devices.
   9497  1.127    bouyer  */
   9498  1.127    bouyer static void
   9499  1.281   msaitoh wm_tbi_mediainit(struct wm_softc *sc)
   9500  1.127    bouyer {
   9501  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   9502  1.281   msaitoh 	const char *sep = "";
   9503  1.281   msaitoh 
   9504  1.281   msaitoh 	if (sc->sc_type < WM_T_82543)
   9505  1.281   msaitoh 		sc->sc_tipg = TIPG_WM_DFLT;
   9506  1.281   msaitoh 	else
   9507  1.281   msaitoh 		sc->sc_tipg = TIPG_LG_DFLT;
   9508  1.281   msaitoh 
   9509  1.325   msaitoh 	sc->sc_tbi_serdes_anegticks = 5;
   9510  1.281   msaitoh 
   9511  1.281   msaitoh 	/* Initialize our media structures */
   9512  1.281   msaitoh 	sc->sc_mii.mii_ifp = ifp;
   9513  1.325   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   9514  1.281   msaitoh 
   9515  1.325   msaitoh 	if ((sc->sc_type >= WM_T_82575)
   9516  1.325   msaitoh 	    && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
   9517  1.327   msaitoh 		ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
   9518  1.325   msaitoh 		    wm_serdes_mediachange, wm_serdes_mediastatus);
   9519  1.325   msaitoh 	else
   9520  1.327   msaitoh 		ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
   9521  1.325   msaitoh 		    wm_tbi_mediachange, wm_tbi_mediastatus);
   9522  1.281   msaitoh 
   9523  1.281   msaitoh 	/*
   9524  1.281   msaitoh 	 * SWD Pins:
   9525  1.281   msaitoh 	 *
   9526  1.281   msaitoh 	 *	0 = Link LED (output)
   9527  1.281   msaitoh 	 *	1 = Loss Of Signal (input)
   9528  1.281   msaitoh 	 */
   9529  1.281   msaitoh 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   9530  1.325   msaitoh 
   9531  1.325   msaitoh 	/* XXX Perhaps this is only for TBI */
   9532  1.325   msaitoh 	if (sc->sc_mediatype != WM_MEDIATYPE_SERDES)
   9533  1.325   msaitoh 		sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   9534  1.325   msaitoh 
   9535  1.311   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
   9536  1.281   msaitoh 		sc->sc_ctrl &= ~CTRL_LRST;
   9537  1.281   msaitoh 
   9538  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9539  1.127    bouyer 
   9540  1.281   msaitoh #define	ADD(ss, mm, dd)							\
   9541  1.281   msaitoh do {									\
   9542  1.281   msaitoh 	aprint_normal("%s%s", sep, ss);					\
   9543  1.388   msaitoh 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | (mm), (dd), NULL); \
   9544  1.281   msaitoh 	sep = ", ";							\
   9545  1.281   msaitoh } while (/*CONSTCOND*/0)
   9546  1.127    bouyer 
   9547  1.281   msaitoh 	aprint_normal_dev(sc->sc_dev, "");
   9548  1.285   msaitoh 
   9549  1.285   msaitoh 	/* Only 82545 is LX */
   9550  1.285   msaitoh 	if (sc->sc_type == WM_T_82545) {
   9551  1.285   msaitoh 		ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
   9552  1.388   msaitoh 		ADD("1000baseLX-FDX", IFM_1000_LX | IFM_FDX, ANAR_X_FD);
   9553  1.285   msaitoh 	} else {
   9554  1.285   msaitoh 		ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   9555  1.388   msaitoh 		ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX, ANAR_X_FD);
   9556  1.285   msaitoh 	}
   9557  1.388   msaitoh 	ADD("auto", IFM_AUTO, ANAR_X_FD | ANAR_X_HD);
   9558  1.281   msaitoh 	aprint_normal("\n");
   9559  1.127    bouyer 
   9560  1.281   msaitoh #undef ADD
   9561  1.127    bouyer 
   9562  1.281   msaitoh 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
   9563  1.127    bouyer }
   9564  1.127    bouyer 
   9565  1.127    bouyer /*
   9566  1.281   msaitoh  * wm_tbi_mediachange:	[ifmedia interface function]
   9567  1.167   msaitoh  *
   9568  1.281   msaitoh  *	Set hardware to newly-selected media on a 1000BASE-X device.
   9569  1.167   msaitoh  */
   9570  1.281   msaitoh static int
   9571  1.281   msaitoh wm_tbi_mediachange(struct ifnet *ifp)
   9572  1.167   msaitoh {
   9573  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   9574  1.281   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   9575  1.281   msaitoh 	uint32_t status;
   9576  1.281   msaitoh 	int i;
   9577  1.167   msaitoh 
   9578  1.325   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
   9579  1.325   msaitoh 		/* XXX need some work for >= 82571 and < 82575 */
   9580  1.325   msaitoh 		if (sc->sc_type < WM_T_82575)
   9581  1.325   msaitoh 			return 0;
   9582  1.325   msaitoh 	}
   9583  1.167   msaitoh 
   9584  1.285   msaitoh 	if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
   9585  1.285   msaitoh 	    || (sc->sc_type >= WM_T_82575))
   9586  1.285   msaitoh 		CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
   9587  1.285   msaitoh 
   9588  1.285   msaitoh 	sc->sc_ctrl &= ~CTRL_LRST;
   9589  1.285   msaitoh 	sc->sc_txcw = TXCW_ANE;
   9590  1.285   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   9591  1.285   msaitoh 		sc->sc_txcw |= TXCW_FD | TXCW_HD;
   9592  1.285   msaitoh 	else if (ife->ifm_media & IFM_FDX)
   9593  1.285   msaitoh 		sc->sc_txcw |= TXCW_FD;
   9594  1.285   msaitoh 	else
   9595  1.285   msaitoh 		sc->sc_txcw |= TXCW_HD;
   9596  1.285   msaitoh 
   9597  1.327   msaitoh 	if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   9598  1.281   msaitoh 		sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
   9599  1.167   msaitoh 
   9600  1.281   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   9601  1.285   msaitoh 		    device_xname(sc->sc_dev), sc->sc_txcw));
   9602  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   9603  1.285   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9604  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   9605  1.285   msaitoh 	delay(1000);
   9606  1.167   msaitoh 
   9607  1.281   msaitoh 	i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
   9608  1.281   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
   9609  1.192   msaitoh 
   9610  1.281   msaitoh 	/*
   9611  1.281   msaitoh 	 * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
   9612  1.281   msaitoh 	 * optics detect a signal, 0 if they don't.
   9613  1.281   msaitoh 	 */
   9614  1.281   msaitoh 	if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
   9615  1.281   msaitoh 		/* Have signal; wait for the link to come up. */
   9616  1.281   msaitoh 		for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
   9617  1.281   msaitoh 			delay(10000);
   9618  1.281   msaitoh 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   9619  1.281   msaitoh 				break;
   9620  1.281   msaitoh 		}
   9621  1.192   msaitoh 
   9622  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   9623  1.281   msaitoh 			    device_xname(sc->sc_dev),i));
   9624  1.192   msaitoh 
   9625  1.281   msaitoh 		status = CSR_READ(sc, WMREG_STATUS);
   9626  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   9627  1.281   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   9628  1.281   msaitoh 			device_xname(sc->sc_dev),status, STATUS_LU));
   9629  1.281   msaitoh 		if (status & STATUS_LU) {
   9630  1.281   msaitoh 			/* Link is up. */
   9631  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   9632  1.281   msaitoh 			    ("%s: LINK: set media -> link up %s\n",
   9633  1.281   msaitoh 			    device_xname(sc->sc_dev),
   9634  1.281   msaitoh 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   9635  1.192   msaitoh 
   9636  1.281   msaitoh 			/*
   9637  1.281   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   9638  1.281   msaitoh 			 * so we should update sc->sc_ctrl
   9639  1.281   msaitoh 			 */
   9640  1.281   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   9641  1.281   msaitoh 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   9642  1.281   msaitoh 			sc->sc_fcrtl &= ~FCRTL_XONE;
   9643  1.281   msaitoh 			if (status & STATUS_FD)
   9644  1.281   msaitoh 				sc->sc_tctl |=
   9645  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   9646  1.281   msaitoh 			else
   9647  1.281   msaitoh 				sc->sc_tctl |=
   9648  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   9649  1.281   msaitoh 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   9650  1.281   msaitoh 				sc->sc_fcrtl |= FCRTL_XONE;
   9651  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   9652  1.281   msaitoh 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   9653  1.281   msaitoh 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   9654  1.281   msaitoh 				      sc->sc_fcrtl);
   9655  1.281   msaitoh 			sc->sc_tbi_linkup = 1;
   9656  1.281   msaitoh 		} else {
   9657  1.281   msaitoh 			if (i == WM_LINKUP_TIMEOUT)
   9658  1.281   msaitoh 				wm_check_for_link(sc);
   9659  1.281   msaitoh 			/* Link is down. */
   9660  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   9661  1.281   msaitoh 			    ("%s: LINK: set media -> link down\n",
   9662  1.281   msaitoh 			    device_xname(sc->sc_dev)));
   9663  1.281   msaitoh 			sc->sc_tbi_linkup = 0;
   9664  1.281   msaitoh 		}
   9665  1.281   msaitoh 	} else {
   9666  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   9667  1.281   msaitoh 		    device_xname(sc->sc_dev)));
   9668  1.281   msaitoh 		sc->sc_tbi_linkup = 0;
   9669  1.281   msaitoh 	}
   9670  1.198   msaitoh 
   9671  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   9672  1.192   msaitoh 
   9673  1.281   msaitoh 	return 0;
   9674  1.192   msaitoh }
   9675  1.192   msaitoh 
   9676  1.167   msaitoh /*
   9677  1.324   msaitoh  * wm_tbi_mediastatus:	[ifmedia interface function]
   9678  1.324   msaitoh  *
   9679  1.324   msaitoh  *	Get the current interface media status on a 1000BASE-X device.
   9680  1.324   msaitoh  */
   9681  1.324   msaitoh static void
   9682  1.324   msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   9683  1.324   msaitoh {
   9684  1.324   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   9685  1.324   msaitoh 	uint32_t ctrl, status;
   9686  1.324   msaitoh 
   9687  1.324   msaitoh 	ifmr->ifm_status = IFM_AVALID;
   9688  1.324   msaitoh 	ifmr->ifm_active = IFM_ETHER;
   9689  1.324   msaitoh 
   9690  1.324   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   9691  1.324   msaitoh 	if ((status & STATUS_LU) == 0) {
   9692  1.324   msaitoh 		ifmr->ifm_active |= IFM_NONE;
   9693  1.324   msaitoh 		return;
   9694  1.324   msaitoh 	}
   9695  1.324   msaitoh 
   9696  1.324   msaitoh 	ifmr->ifm_status |= IFM_ACTIVE;
   9697  1.324   msaitoh 	/* Only 82545 is LX */
   9698  1.324   msaitoh 	if (sc->sc_type == WM_T_82545)
   9699  1.324   msaitoh 		ifmr->ifm_active |= IFM_1000_LX;
   9700  1.324   msaitoh 	else
   9701  1.324   msaitoh 		ifmr->ifm_active |= IFM_1000_SX;
   9702  1.324   msaitoh 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   9703  1.324   msaitoh 		ifmr->ifm_active |= IFM_FDX;
   9704  1.324   msaitoh 	else
   9705  1.324   msaitoh 		ifmr->ifm_active |= IFM_HDX;
   9706  1.324   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   9707  1.324   msaitoh 	if (ctrl & CTRL_RFCE)
   9708  1.324   msaitoh 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   9709  1.324   msaitoh 	if (ctrl & CTRL_TFCE)
   9710  1.324   msaitoh 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   9711  1.324   msaitoh }
   9712  1.324   msaitoh 
   9713  1.325   msaitoh /* XXX TBI only */
   9714  1.324   msaitoh static int
   9715  1.324   msaitoh wm_check_for_link(struct wm_softc *sc)
   9716  1.324   msaitoh {
   9717  1.324   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   9718  1.324   msaitoh 	uint32_t rxcw;
   9719  1.324   msaitoh 	uint32_t ctrl;
   9720  1.324   msaitoh 	uint32_t status;
   9721  1.324   msaitoh 	uint32_t sig;
   9722  1.324   msaitoh 
   9723  1.324   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
   9724  1.325   msaitoh 		/* XXX need some work for >= 82571 */
   9725  1.325   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   9726  1.325   msaitoh 			sc->sc_tbi_linkup = 1;
   9727  1.325   msaitoh 			return 0;
   9728  1.325   msaitoh 		}
   9729  1.324   msaitoh 	}
   9730  1.324   msaitoh 
   9731  1.324   msaitoh 	rxcw = CSR_READ(sc, WMREG_RXCW);
   9732  1.324   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   9733  1.324   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   9734  1.324   msaitoh 
   9735  1.324   msaitoh 	sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
   9736  1.324   msaitoh 
   9737  1.388   msaitoh 	DPRINTF(WM_DEBUG_LINK,
   9738  1.388   msaitoh 	    ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
   9739  1.324   msaitoh 		device_xname(sc->sc_dev), __func__,
   9740  1.324   msaitoh 		((ctrl & CTRL_SWDPIN(1)) == sig),
   9741  1.388   msaitoh 		((status & STATUS_LU) != 0), ((rxcw & RXCW_C) != 0)));
   9742  1.324   msaitoh 
   9743  1.324   msaitoh 	/*
   9744  1.324   msaitoh 	 * SWDPIN   LU RXCW
   9745  1.324   msaitoh 	 *      0    0    0
   9746  1.324   msaitoh 	 *      0    0    1	(should not happen)
   9747  1.324   msaitoh 	 *      0    1    0	(should not happen)
   9748  1.324   msaitoh 	 *      0    1    1	(should not happen)
   9749  1.324   msaitoh 	 *      1    0    0	Disable autonego and force linkup
   9750  1.324   msaitoh 	 *      1    0    1	got /C/ but not linkup yet
   9751  1.324   msaitoh 	 *      1    1    0	(linkup)
   9752  1.324   msaitoh 	 *      1    1    1	If IFM_AUTO, back to autonego
   9753  1.324   msaitoh 	 *
   9754  1.324   msaitoh 	 */
   9755  1.324   msaitoh 	if (((ctrl & CTRL_SWDPIN(1)) == sig)
   9756  1.324   msaitoh 	    && ((status & STATUS_LU) == 0)
   9757  1.324   msaitoh 	    && ((rxcw & RXCW_C) == 0)) {
   9758  1.324   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
   9759  1.324   msaitoh 			__func__));
   9760  1.324   msaitoh 		sc->sc_tbi_linkup = 0;
   9761  1.324   msaitoh 		/* Disable auto-negotiation in the TXCW register */
   9762  1.324   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
   9763  1.324   msaitoh 
   9764  1.324   msaitoh 		/*
   9765  1.324   msaitoh 		 * Force link-up and also force full-duplex.
   9766  1.324   msaitoh 		 *
   9767  1.324   msaitoh 		 * NOTE: CTRL was updated TFCE and RFCE automatically,
   9768  1.324   msaitoh 		 * so we should update sc->sc_ctrl
   9769  1.324   msaitoh 		 */
   9770  1.324   msaitoh 		sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
   9771  1.324   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9772  1.324   msaitoh 	} else if (((status & STATUS_LU) != 0)
   9773  1.324   msaitoh 	    && ((rxcw & RXCW_C) != 0)
   9774  1.324   msaitoh 	    && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
   9775  1.324   msaitoh 		sc->sc_tbi_linkup = 1;
   9776  1.324   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
   9777  1.324   msaitoh 			__func__));
   9778  1.324   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   9779  1.324   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
   9780  1.324   msaitoh 	} else if (((ctrl & CTRL_SWDPIN(1)) == sig)
   9781  1.324   msaitoh 	    && ((rxcw & RXCW_C) != 0)) {
   9782  1.324   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("/C/"));
   9783  1.324   msaitoh 	} else {
   9784  1.324   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
   9785  1.324   msaitoh 			status));
   9786  1.324   msaitoh 	}
   9787  1.324   msaitoh 
   9788  1.324   msaitoh 	return 0;
   9789  1.324   msaitoh }
   9790  1.324   msaitoh 
   9791  1.324   msaitoh /*
   9792  1.325   msaitoh  * wm_tbi_tick:
   9793  1.191   msaitoh  *
   9794  1.325   msaitoh  *	Check the link on TBI devices.
   9795  1.325   msaitoh  *	This function acts as mii_tick().
   9796  1.191   msaitoh  */
   9797  1.281   msaitoh static void
   9798  1.325   msaitoh wm_tbi_tick(struct wm_softc *sc)
   9799  1.191   msaitoh {
   9800  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   9801  1.325   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   9802  1.281   msaitoh 	uint32_t status;
   9803  1.281   msaitoh 
   9804  1.384  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   9805  1.191   msaitoh 
   9806  1.281   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   9807  1.192   msaitoh 
   9808  1.281   msaitoh 	/* XXX is this needed? */
   9809  1.281   msaitoh 	(void)CSR_READ(sc, WMREG_RXCW);
   9810  1.281   msaitoh 	(void)CSR_READ(sc, WMREG_CTRL);
   9811  1.192   msaitoh 
   9812  1.281   msaitoh 	/* set link status */
   9813  1.281   msaitoh 	if ((status & STATUS_LU) == 0) {
   9814  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   9815  1.281   msaitoh 		    ("%s: LINK: checklink -> down\n",
   9816  1.281   msaitoh 			device_xname(sc->sc_dev)));
   9817  1.281   msaitoh 		sc->sc_tbi_linkup = 0;
   9818  1.281   msaitoh 	} else if (sc->sc_tbi_linkup == 0) {
   9819  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   9820  1.281   msaitoh 		    ("%s: LINK: checklink -> up %s\n",
   9821  1.281   msaitoh 			device_xname(sc->sc_dev),
   9822  1.281   msaitoh 			(status & STATUS_FD) ? "FDX" : "HDX"));
   9823  1.281   msaitoh 		sc->sc_tbi_linkup = 1;
   9824  1.325   msaitoh 		sc->sc_tbi_serdes_ticks = 0;
   9825  1.325   msaitoh 	}
   9826  1.325   msaitoh 
   9827  1.325   msaitoh 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) == 0)
   9828  1.325   msaitoh 		goto setled;
   9829  1.325   msaitoh 
   9830  1.325   msaitoh 	if ((status & STATUS_LU) == 0) {
   9831  1.325   msaitoh 		sc->sc_tbi_linkup = 0;
   9832  1.325   msaitoh 		/* If the timer expired, retry autonegotiation */
   9833  1.325   msaitoh 		if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   9834  1.325   msaitoh 		    && (++sc->sc_tbi_serdes_ticks
   9835  1.325   msaitoh 			>= sc->sc_tbi_serdes_anegticks)) {
   9836  1.325   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   9837  1.325   msaitoh 			sc->sc_tbi_serdes_ticks = 0;
   9838  1.325   msaitoh 			/*
   9839  1.325   msaitoh 			 * Reset the link, and let autonegotiation do
   9840  1.325   msaitoh 			 * its thing
   9841  1.325   msaitoh 			 */
   9842  1.325   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   9843  1.325   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9844  1.325   msaitoh 			CSR_WRITE_FLUSH(sc);
   9845  1.325   msaitoh 			delay(1000);
   9846  1.325   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   9847  1.325   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9848  1.325   msaitoh 			CSR_WRITE_FLUSH(sc);
   9849  1.325   msaitoh 			delay(1000);
   9850  1.325   msaitoh 			CSR_WRITE(sc, WMREG_TXCW,
   9851  1.325   msaitoh 			    sc->sc_txcw & ~TXCW_ANE);
   9852  1.325   msaitoh 			CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   9853  1.325   msaitoh 		}
   9854  1.192   msaitoh 	}
   9855  1.192   msaitoh 
   9856  1.325   msaitoh setled:
   9857  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   9858  1.325   msaitoh }
   9859  1.325   msaitoh 
   9860  1.325   msaitoh /* SERDES related */
   9861  1.325   msaitoh static void
   9862  1.325   msaitoh wm_serdes_power_up_link_82575(struct wm_softc *sc)
   9863  1.325   msaitoh {
   9864  1.325   msaitoh 	uint32_t reg;
   9865  1.325   msaitoh 
   9866  1.325   msaitoh 	if ((sc->sc_mediatype != WM_MEDIATYPE_SERDES)
   9867  1.325   msaitoh 	    && ((sc->sc_flags & WM_F_SGMII) == 0))
   9868  1.325   msaitoh 		return;
   9869  1.325   msaitoh 
   9870  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_PCS_CFG);
   9871  1.325   msaitoh 	reg |= PCS_CFG_PCS_EN;
   9872  1.325   msaitoh 	CSR_WRITE(sc, WMREG_PCS_CFG, reg);
   9873  1.325   msaitoh 
   9874  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL_EXT);
   9875  1.325   msaitoh 	reg &= ~CTRL_EXT_SWDPIN(3);
   9876  1.325   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   9877  1.325   msaitoh 	CSR_WRITE_FLUSH(sc);
   9878  1.325   msaitoh }
   9879  1.325   msaitoh 
   9880  1.325   msaitoh static int
   9881  1.325   msaitoh wm_serdes_mediachange(struct ifnet *ifp)
   9882  1.325   msaitoh {
   9883  1.325   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   9884  1.325   msaitoh 	bool pcs_autoneg = true; /* XXX */
   9885  1.325   msaitoh 	uint32_t ctrl_ext, pcs_lctl, reg;
   9886  1.325   msaitoh 
   9887  1.325   msaitoh 	/* XXX Currently, this function is not called on 8257[12] */
   9888  1.325   msaitoh 	if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
   9889  1.325   msaitoh 	    || (sc->sc_type >= WM_T_82575))
   9890  1.325   msaitoh 		CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
   9891  1.325   msaitoh 
   9892  1.325   msaitoh 	wm_serdes_power_up_link_82575(sc);
   9893  1.325   msaitoh 
   9894  1.325   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   9895  1.325   msaitoh 
   9896  1.325   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
   9897  1.325   msaitoh 		sc->sc_ctrl |= CTRL_SWDPIN(0) | CTRL_SWDPIN(1);
   9898  1.325   msaitoh 
   9899  1.325   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   9900  1.325   msaitoh 	pcs_lctl = CSR_READ(sc, WMREG_PCS_LCTL);
   9901  1.325   msaitoh 	switch (ctrl_ext & CTRL_EXT_LINK_MODE_MASK) {
   9902  1.325   msaitoh 	case CTRL_EXT_LINK_MODE_SGMII:
   9903  1.325   msaitoh 		pcs_autoneg = true;
   9904  1.325   msaitoh 		pcs_lctl &= ~PCS_LCTL_AN_TIMEOUT;
   9905  1.325   msaitoh 		break;
   9906  1.325   msaitoh 	case CTRL_EXT_LINK_MODE_1000KX:
   9907  1.325   msaitoh 		pcs_autoneg = false;
   9908  1.325   msaitoh 		/* FALLTHROUGH */
   9909  1.325   msaitoh 	default:
   9910  1.388   msaitoh 		if ((sc->sc_type == WM_T_82575)
   9911  1.388   msaitoh 		    || (sc->sc_type == WM_T_82576)) {
   9912  1.325   msaitoh 			if ((sc->sc_flags & WM_F_PCS_DIS_AUTONEGO) != 0)
   9913  1.325   msaitoh 				pcs_autoneg = false;
   9914  1.325   msaitoh 		}
   9915  1.325   msaitoh 		sc->sc_ctrl |= CTRL_SPEED_1000 | CTRL_FRCSPD | CTRL_FD
   9916  1.325   msaitoh 		    | CTRL_FRCFDX;
   9917  1.325   msaitoh 		pcs_lctl |= PCS_LCTL_FSV_1000 | PCS_LCTL_FDV_FULL;
   9918  1.325   msaitoh 	}
   9919  1.325   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9920  1.325   msaitoh 
   9921  1.325   msaitoh 	if (pcs_autoneg) {
   9922  1.325   msaitoh 		pcs_lctl |= PCS_LCTL_AN_ENABLE | PCS_LCTL_AN_RESTART;
   9923  1.325   msaitoh 		pcs_lctl &= ~PCS_LCTL_FORCE_FC;
   9924  1.325   msaitoh 
   9925  1.325   msaitoh 		reg = CSR_READ(sc, WMREG_PCS_ANADV);
   9926  1.325   msaitoh 		reg &= ~(TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE);
   9927  1.327   msaitoh 		reg |= TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE;
   9928  1.325   msaitoh 		CSR_WRITE(sc, WMREG_PCS_ANADV, reg);
   9929  1.325   msaitoh 	} else
   9930  1.325   msaitoh 		pcs_lctl |= PCS_LCTL_FSD | PCS_LCTL_FORCE_FC;
   9931  1.325   msaitoh 
   9932  1.325   msaitoh 	CSR_WRITE(sc, WMREG_PCS_LCTL, pcs_lctl);
   9933  1.325   msaitoh 
   9934  1.325   msaitoh 
   9935  1.325   msaitoh 	return 0;
   9936  1.325   msaitoh }
   9937  1.325   msaitoh 
   9938  1.325   msaitoh static void
   9939  1.325   msaitoh wm_serdes_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   9940  1.325   msaitoh {
   9941  1.325   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   9942  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   9943  1.325   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   9944  1.325   msaitoh 	uint32_t pcs_adv, pcs_lpab, reg;
   9945  1.325   msaitoh 
   9946  1.325   msaitoh 	ifmr->ifm_status = IFM_AVALID;
   9947  1.325   msaitoh 	ifmr->ifm_active = IFM_ETHER;
   9948  1.325   msaitoh 
   9949  1.325   msaitoh 	/* Check PCS */
   9950  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_PCS_LSTS);
   9951  1.325   msaitoh 	if ((reg & PCS_LSTS_LINKOK) == 0) {
   9952  1.325   msaitoh 		ifmr->ifm_active |= IFM_NONE;
   9953  1.325   msaitoh 		sc->sc_tbi_linkup = 0;
   9954  1.325   msaitoh 		goto setled;
   9955  1.325   msaitoh 	}
   9956  1.325   msaitoh 
   9957  1.325   msaitoh 	sc->sc_tbi_linkup = 1;
   9958  1.325   msaitoh 	ifmr->ifm_status |= IFM_ACTIVE;
   9959  1.325   msaitoh 	ifmr->ifm_active |= IFM_1000_SX; /* XXX */
   9960  1.325   msaitoh 	if ((reg & PCS_LSTS_FDX) != 0)
   9961  1.325   msaitoh 		ifmr->ifm_active |= IFM_FDX;
   9962  1.325   msaitoh 	else
   9963  1.325   msaitoh 		ifmr->ifm_active |= IFM_HDX;
   9964  1.325   msaitoh 	mii->mii_media_active &= ~IFM_ETH_FMASK;
   9965  1.325   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   9966  1.325   msaitoh 		/* Check flow */
   9967  1.325   msaitoh 		reg = CSR_READ(sc, WMREG_PCS_LSTS);
   9968  1.325   msaitoh 		if ((reg & PCS_LSTS_AN_COMP) == 0) {
   9969  1.388   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("XXX LINKOK but not ACOMP\n"));
   9970  1.325   msaitoh 			goto setled;
   9971  1.325   msaitoh 		}
   9972  1.325   msaitoh 		pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
   9973  1.325   msaitoh 		pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
   9974  1.388   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   9975  1.388   msaitoh 		    ("XXX AN result(2) %08x, %08x\n", pcs_adv, pcs_lpab));
   9976  1.325   msaitoh 		if ((pcs_adv & TXCW_SYM_PAUSE)
   9977  1.325   msaitoh 		    && (pcs_lpab & TXCW_SYM_PAUSE)) {
   9978  1.325   msaitoh 			mii->mii_media_active |= IFM_FLOW
   9979  1.325   msaitoh 			    | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   9980  1.325   msaitoh 		} else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
   9981  1.325   msaitoh 		    && (pcs_adv & TXCW_ASYM_PAUSE)
   9982  1.325   msaitoh 		    && (pcs_lpab & TXCW_SYM_PAUSE)
   9983  1.325   msaitoh 		    && (pcs_lpab & TXCW_ASYM_PAUSE)) {
   9984  1.325   msaitoh 			mii->mii_media_active |= IFM_FLOW
   9985  1.325   msaitoh 			    | IFM_ETH_TXPAUSE;
   9986  1.325   msaitoh 		} else if ((pcs_adv & TXCW_SYM_PAUSE)
   9987  1.325   msaitoh 		    && (pcs_adv & TXCW_ASYM_PAUSE)
   9988  1.325   msaitoh 		    && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
   9989  1.325   msaitoh 		    && (pcs_lpab & TXCW_ASYM_PAUSE)) {
   9990  1.325   msaitoh 			mii->mii_media_active |= IFM_FLOW
   9991  1.325   msaitoh 			    | IFM_ETH_RXPAUSE;
   9992  1.325   msaitoh 		} else {
   9993  1.325   msaitoh 		}
   9994  1.325   msaitoh 	}
   9995  1.325   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   9996  1.325   msaitoh 	    | (mii->mii_media_active & IFM_ETH_FMASK);
   9997  1.325   msaitoh setled:
   9998  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   9999  1.325   msaitoh }
   10000  1.325   msaitoh 
   10001  1.325   msaitoh /*
   10002  1.325   msaitoh  * wm_serdes_tick:
   10003  1.325   msaitoh  *
   10004  1.325   msaitoh  *	Check the link on serdes devices.
   10005  1.325   msaitoh  */
   10006  1.325   msaitoh static void
   10007  1.325   msaitoh wm_serdes_tick(struct wm_softc *sc)
   10008  1.325   msaitoh {
   10009  1.325   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   10010  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   10011  1.325   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   10012  1.325   msaitoh 	uint32_t reg;
   10013  1.325   msaitoh 
   10014  1.384  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   10015  1.325   msaitoh 
   10016  1.325   msaitoh 	mii->mii_media_status = IFM_AVALID;
   10017  1.325   msaitoh 	mii->mii_media_active = IFM_ETHER;
   10018  1.325   msaitoh 
   10019  1.325   msaitoh 	/* Check PCS */
   10020  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_PCS_LSTS);
   10021  1.325   msaitoh 	if ((reg & PCS_LSTS_LINKOK) != 0) {
   10022  1.325   msaitoh 		mii->mii_media_status |= IFM_ACTIVE;
   10023  1.325   msaitoh 		sc->sc_tbi_linkup = 1;
   10024  1.325   msaitoh 		sc->sc_tbi_serdes_ticks = 0;
   10025  1.325   msaitoh 		mii->mii_media_active |= IFM_1000_SX; /* XXX */
   10026  1.325   msaitoh 		if ((reg & PCS_LSTS_FDX) != 0)
   10027  1.325   msaitoh 			mii->mii_media_active |= IFM_FDX;
   10028  1.325   msaitoh 		else
   10029  1.325   msaitoh 			mii->mii_media_active |= IFM_HDX;
   10030  1.325   msaitoh 	} else {
   10031  1.325   msaitoh 		mii->mii_media_status |= IFM_NONE;
   10032  1.281   msaitoh 		sc->sc_tbi_linkup = 0;
   10033  1.325   msaitoh 		    /* If the timer expired, retry autonegotiation */
   10034  1.325   msaitoh 		if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   10035  1.325   msaitoh 		    && (++sc->sc_tbi_serdes_ticks
   10036  1.325   msaitoh 			>= sc->sc_tbi_serdes_anegticks)) {
   10037  1.325   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   10038  1.325   msaitoh 			sc->sc_tbi_serdes_ticks = 0;
   10039  1.325   msaitoh 			/* XXX */
   10040  1.325   msaitoh 			wm_serdes_mediachange(ifp);
   10041  1.281   msaitoh 		}
   10042  1.192   msaitoh 	}
   10043  1.192   msaitoh 
   10044  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   10045  1.191   msaitoh }
   10046  1.191   msaitoh 
   10047  1.292   msaitoh /* SFP related */
   10048  1.295   msaitoh 
   10049  1.295   msaitoh static int
   10050  1.295   msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
   10051  1.295   msaitoh {
   10052  1.295   msaitoh 	uint32_t i2ccmd;
   10053  1.295   msaitoh 	int i;
   10054  1.295   msaitoh 
   10055  1.295   msaitoh 	i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
   10056  1.295   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   10057  1.295   msaitoh 
   10058  1.295   msaitoh 	/* Poll the ready bit */
   10059  1.295   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   10060  1.295   msaitoh 		delay(50);
   10061  1.295   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   10062  1.295   msaitoh 		if (i2ccmd & I2CCMD_READY)
   10063  1.295   msaitoh 			break;
   10064  1.295   msaitoh 	}
   10065  1.295   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   10066  1.295   msaitoh 		return -1;
   10067  1.295   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   10068  1.295   msaitoh 		return -1;
   10069  1.295   msaitoh 
   10070  1.295   msaitoh 	*data = i2ccmd & 0x00ff;
   10071  1.295   msaitoh 
   10072  1.295   msaitoh 	return 0;
   10073  1.295   msaitoh }
   10074  1.295   msaitoh 
   10075  1.292   msaitoh static uint32_t
   10076  1.295   msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
   10077  1.292   msaitoh {
   10078  1.295   msaitoh 	uint32_t ctrl_ext;
   10079  1.295   msaitoh 	uint8_t val = 0;
   10080  1.295   msaitoh 	int timeout = 3;
   10081  1.311   msaitoh 	uint32_t mediatype = WM_MEDIATYPE_UNKNOWN;
   10082  1.295   msaitoh 	int rv = -1;
   10083  1.292   msaitoh 
   10084  1.295   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   10085  1.295   msaitoh 	ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
   10086  1.295   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
   10087  1.295   msaitoh 	CSR_WRITE_FLUSH(sc);
   10088  1.295   msaitoh 
   10089  1.295   msaitoh 	/* Read SFP module data */
   10090  1.295   msaitoh 	while (timeout) {
   10091  1.295   msaitoh 		rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
   10092  1.295   msaitoh 		if (rv == 0)
   10093  1.295   msaitoh 			break;
   10094  1.295   msaitoh 		delay(100*1000); /* XXX too big */
   10095  1.295   msaitoh 		timeout--;
   10096  1.295   msaitoh 	}
   10097  1.295   msaitoh 	if (rv != 0)
   10098  1.295   msaitoh 		goto out;
   10099  1.295   msaitoh 	switch (val) {
   10100  1.295   msaitoh 	case SFF_SFP_ID_SFF:
   10101  1.295   msaitoh 		aprint_normal_dev(sc->sc_dev,
   10102  1.295   msaitoh 		    "Module/Connector soldered to board\n");
   10103  1.295   msaitoh 		break;
   10104  1.295   msaitoh 	case SFF_SFP_ID_SFP:
   10105  1.295   msaitoh 		aprint_normal_dev(sc->sc_dev, "SFP\n");
   10106  1.295   msaitoh 		break;
   10107  1.295   msaitoh 	case SFF_SFP_ID_UNKNOWN:
   10108  1.295   msaitoh 		goto out;
   10109  1.295   msaitoh 	default:
   10110  1.295   msaitoh 		break;
   10111  1.295   msaitoh 	}
   10112  1.295   msaitoh 
   10113  1.295   msaitoh 	rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
   10114  1.295   msaitoh 	if (rv != 0) {
   10115  1.295   msaitoh 		goto out;
   10116  1.295   msaitoh 	}
   10117  1.295   msaitoh 
   10118  1.295   msaitoh 	if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
   10119  1.311   msaitoh 		mediatype = WM_MEDIATYPE_SERDES;
   10120  1.295   msaitoh 	else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0){
   10121  1.295   msaitoh 		sc->sc_flags |= WM_F_SGMII;
   10122  1.311   msaitoh 		mediatype = WM_MEDIATYPE_COPPER;
   10123  1.295   msaitoh 	} else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0){
   10124  1.295   msaitoh 		sc->sc_flags |= WM_F_SGMII;
   10125  1.311   msaitoh 		mediatype = WM_MEDIATYPE_SERDES;
   10126  1.295   msaitoh 	}
   10127  1.295   msaitoh 
   10128  1.295   msaitoh out:
   10129  1.295   msaitoh 	/* Restore I2C interface setting */
   10130  1.295   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   10131  1.295   msaitoh 
   10132  1.295   msaitoh 	return mediatype;
   10133  1.292   msaitoh }
   10134  1.191   msaitoh /*
   10135  1.281   msaitoh  * NVM related.
   10136  1.281   msaitoh  * Microwire, SPI (w/wo EERD) and Flash.
   10137  1.265   msaitoh  */
   10138  1.265   msaitoh 
   10139  1.281   msaitoh /* Both spi and uwire */
   10140  1.265   msaitoh 
   10141  1.265   msaitoh /*
   10142  1.281   msaitoh  * wm_eeprom_sendbits:
   10143  1.199   msaitoh  *
   10144  1.281   msaitoh  *	Send a series of bits to the EEPROM.
   10145  1.199   msaitoh  */
   10146  1.281   msaitoh static void
   10147  1.281   msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   10148  1.199   msaitoh {
   10149  1.281   msaitoh 	uint32_t reg;
   10150  1.281   msaitoh 	int x;
   10151  1.199   msaitoh 
   10152  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   10153  1.199   msaitoh 
   10154  1.281   msaitoh 	for (x = nbits; x > 0; x--) {
   10155  1.281   msaitoh 		if (bits & (1U << (x - 1)))
   10156  1.281   msaitoh 			reg |= EECD_DI;
   10157  1.281   msaitoh 		else
   10158  1.281   msaitoh 			reg &= ~EECD_DI;
   10159  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   10160  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10161  1.281   msaitoh 		delay(2);
   10162  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   10163  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10164  1.281   msaitoh 		delay(2);
   10165  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   10166  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10167  1.281   msaitoh 		delay(2);
   10168  1.199   msaitoh 	}
   10169  1.199   msaitoh }
   10170  1.199   msaitoh 
   10171  1.199   msaitoh /*
   10172  1.281   msaitoh  * wm_eeprom_recvbits:
   10173  1.199   msaitoh  *
   10174  1.281   msaitoh  *	Receive a series of bits from the EEPROM.
   10175  1.199   msaitoh  */
   10176  1.199   msaitoh static void
   10177  1.281   msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   10178  1.199   msaitoh {
   10179  1.281   msaitoh 	uint32_t reg, val;
   10180  1.281   msaitoh 	int x;
   10181  1.199   msaitoh 
   10182  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   10183  1.199   msaitoh 
   10184  1.281   msaitoh 	val = 0;
   10185  1.281   msaitoh 	for (x = nbits; x > 0; x--) {
   10186  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   10187  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10188  1.281   msaitoh 		delay(2);
   10189  1.281   msaitoh 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   10190  1.281   msaitoh 			val |= (1U << (x - 1));
   10191  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   10192  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10193  1.281   msaitoh 		delay(2);
   10194  1.199   msaitoh 	}
   10195  1.281   msaitoh 	*valp = val;
   10196  1.281   msaitoh }
   10197  1.199   msaitoh 
   10198  1.281   msaitoh /* Microwire */
   10199  1.199   msaitoh 
   10200  1.199   msaitoh /*
   10201  1.281   msaitoh  * wm_nvm_read_uwire:
   10202  1.243   msaitoh  *
   10203  1.281   msaitoh  *	Read a word from the EEPROM using the MicroWire protocol.
   10204  1.243   msaitoh  */
   10205  1.243   msaitoh static int
   10206  1.281   msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   10207  1.243   msaitoh {
   10208  1.281   msaitoh 	uint32_t reg, val;
   10209  1.281   msaitoh 	int i;
   10210  1.281   msaitoh 
   10211  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10212  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   10213  1.420   msaitoh 
   10214  1.281   msaitoh 	for (i = 0; i < wordcnt; i++) {
   10215  1.281   msaitoh 		/* Clear SK and DI. */
   10216  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   10217  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   10218  1.281   msaitoh 
   10219  1.281   msaitoh 		/*
   10220  1.281   msaitoh 		 * XXX: workaround for a bug in qemu-0.12.x and prior
   10221  1.281   msaitoh 		 * and Xen.
   10222  1.281   msaitoh 		 *
   10223  1.281   msaitoh 		 * We use this workaround only for 82540 because qemu's
   10224  1.281   msaitoh 		 * e1000 act as 82540.
   10225  1.281   msaitoh 		 */
   10226  1.281   msaitoh 		if (sc->sc_type == WM_T_82540) {
   10227  1.281   msaitoh 			reg |= EECD_SK;
   10228  1.281   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   10229  1.281   msaitoh 			reg &= ~EECD_SK;
   10230  1.281   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   10231  1.281   msaitoh 			CSR_WRITE_FLUSH(sc);
   10232  1.281   msaitoh 			delay(2);
   10233  1.281   msaitoh 		}
   10234  1.281   msaitoh 		/* XXX: end of workaround */
   10235  1.332   msaitoh 
   10236  1.281   msaitoh 		/* Set CHIP SELECT. */
   10237  1.281   msaitoh 		reg |= EECD_CS;
   10238  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   10239  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10240  1.281   msaitoh 		delay(2);
   10241  1.281   msaitoh 
   10242  1.281   msaitoh 		/* Shift in the READ command. */
   10243  1.281   msaitoh 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   10244  1.281   msaitoh 
   10245  1.281   msaitoh 		/* Shift in address. */
   10246  1.294   msaitoh 		wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
   10247  1.281   msaitoh 
   10248  1.281   msaitoh 		/* Shift out the data. */
   10249  1.281   msaitoh 		wm_eeprom_recvbits(sc, &val, 16);
   10250  1.281   msaitoh 		data[i] = val & 0xffff;
   10251  1.243   msaitoh 
   10252  1.281   msaitoh 		/* Clear CHIP SELECT. */
   10253  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   10254  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   10255  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10256  1.281   msaitoh 		delay(2);
   10257  1.243   msaitoh 	}
   10258  1.243   msaitoh 
   10259  1.281   msaitoh 	return 0;
   10260  1.281   msaitoh }
   10261  1.243   msaitoh 
   10262  1.281   msaitoh /* SPI */
   10263  1.243   msaitoh 
   10264  1.294   msaitoh /*
   10265  1.294   msaitoh  * Set SPI and FLASH related information from the EECD register.
   10266  1.294   msaitoh  * For 82541 and 82547, the word size is taken from EEPROM.
   10267  1.294   msaitoh  */
   10268  1.294   msaitoh static int
   10269  1.294   msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
   10270  1.243   msaitoh {
   10271  1.294   msaitoh 	int size;
   10272  1.281   msaitoh 	uint32_t reg;
   10273  1.294   msaitoh 	uint16_t data;
   10274  1.243   msaitoh 
   10275  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   10276  1.294   msaitoh 	sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   10277  1.294   msaitoh 
   10278  1.294   msaitoh 	/* Read the size of NVM from EECD by default */
   10279  1.294   msaitoh 	size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
   10280  1.294   msaitoh 	switch (sc->sc_type) {
   10281  1.294   msaitoh 	case WM_T_82541:
   10282  1.294   msaitoh 	case WM_T_82541_2:
   10283  1.294   msaitoh 	case WM_T_82547:
   10284  1.294   msaitoh 	case WM_T_82547_2:
   10285  1.294   msaitoh 		/* Set dummy value to access EEPROM */
   10286  1.294   msaitoh 		sc->sc_nvm_wordsize = 64;
   10287  1.294   msaitoh 		wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data);
   10288  1.294   msaitoh 		reg = data;
   10289  1.294   msaitoh 		size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
   10290  1.294   msaitoh 		if (size == 0)
   10291  1.294   msaitoh 			size = 6; /* 64 word size */
   10292  1.294   msaitoh 		else
   10293  1.294   msaitoh 			size += NVM_WORD_SIZE_BASE_SHIFT + 1;
   10294  1.294   msaitoh 		break;
   10295  1.294   msaitoh 	case WM_T_80003:
   10296  1.294   msaitoh 	case WM_T_82571:
   10297  1.294   msaitoh 	case WM_T_82572:
   10298  1.294   msaitoh 	case WM_T_82573: /* SPI case */
   10299  1.294   msaitoh 	case WM_T_82574: /* SPI case */
   10300  1.294   msaitoh 	case WM_T_82583: /* SPI case */
   10301  1.294   msaitoh 		size += NVM_WORD_SIZE_BASE_SHIFT;
   10302  1.294   msaitoh 		if (size > 14)
   10303  1.294   msaitoh 			size = 14;
   10304  1.294   msaitoh 		break;
   10305  1.294   msaitoh 	case WM_T_82575:
   10306  1.294   msaitoh 	case WM_T_82576:
   10307  1.294   msaitoh 	case WM_T_82580:
   10308  1.294   msaitoh 	case WM_T_I350:
   10309  1.294   msaitoh 	case WM_T_I354:
   10310  1.294   msaitoh 	case WM_T_I210:
   10311  1.294   msaitoh 	case WM_T_I211:
   10312  1.294   msaitoh 		size += NVM_WORD_SIZE_BASE_SHIFT;
   10313  1.294   msaitoh 		if (size > 15)
   10314  1.294   msaitoh 			size = 15;
   10315  1.294   msaitoh 		break;
   10316  1.294   msaitoh 	default:
   10317  1.294   msaitoh 		aprint_error_dev(sc->sc_dev,
   10318  1.294   msaitoh 		    "%s: unknown device(%d)?\n", __func__, sc->sc_type);
   10319  1.294   msaitoh 		return -1;
   10320  1.294   msaitoh 		break;
   10321  1.294   msaitoh 	}
   10322  1.294   msaitoh 
   10323  1.294   msaitoh 	sc->sc_nvm_wordsize = 1 << size;
   10324  1.294   msaitoh 
   10325  1.294   msaitoh 	return 0;
   10326  1.243   msaitoh }
   10327  1.243   msaitoh 
   10328  1.243   msaitoh /*
   10329  1.281   msaitoh  * wm_nvm_ready_spi:
   10330    1.1   thorpej  *
   10331  1.281   msaitoh  *	Wait for a SPI EEPROM to be ready for commands.
   10332    1.1   thorpej  */
   10333  1.281   msaitoh static int
   10334  1.281   msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
   10335    1.1   thorpej {
   10336  1.281   msaitoh 	uint32_t val;
   10337  1.281   msaitoh 	int usec;
   10338    1.1   thorpej 
   10339  1.421   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10340  1.421   msaitoh 		device_xname(sc->sc_dev), __func__));
   10341  1.421   msaitoh 
   10342  1.281   msaitoh 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   10343  1.281   msaitoh 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   10344  1.281   msaitoh 		wm_eeprom_recvbits(sc, &val, 8);
   10345  1.281   msaitoh 		if ((val & SPI_SR_RDY) == 0)
   10346  1.281   msaitoh 			break;
   10347   1.71   thorpej 	}
   10348  1.281   msaitoh 	if (usec >= SPI_MAX_RETRIES) {
   10349  1.388   msaitoh 		aprint_error_dev(sc->sc_dev,"EEPROM failed to become ready\n");
   10350  1.281   msaitoh 		return 1;
   10351  1.127    bouyer 	}
   10352  1.281   msaitoh 	return 0;
   10353  1.127    bouyer }
   10354  1.127    bouyer 
   10355  1.127    bouyer /*
   10356  1.281   msaitoh  * wm_nvm_read_spi:
   10357  1.127    bouyer  *
   10358  1.281   msaitoh  *	Read a work from the EEPROM using the SPI protocol.
   10359  1.127    bouyer  */
   10360  1.127    bouyer static int
   10361  1.281   msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   10362  1.127    bouyer {
   10363  1.281   msaitoh 	uint32_t reg, val;
   10364  1.281   msaitoh 	int i;
   10365  1.281   msaitoh 	uint8_t opc;
   10366  1.281   msaitoh 
   10367  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10368  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   10369  1.420   msaitoh 
   10370  1.281   msaitoh 	/* Clear SK and CS. */
   10371  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   10372  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   10373  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10374  1.281   msaitoh 	delay(2);
   10375  1.127    bouyer 
   10376  1.281   msaitoh 	if (wm_nvm_ready_spi(sc))
   10377  1.281   msaitoh 		return 1;
   10378  1.127    bouyer 
   10379  1.281   msaitoh 	/* Toggle CS to flush commands. */
   10380  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   10381  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10382  1.281   msaitoh 	delay(2);
   10383  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   10384  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   10385  1.127    bouyer 	delay(2);
   10386  1.127    bouyer 
   10387  1.281   msaitoh 	opc = SPI_OPC_READ;
   10388  1.294   msaitoh 	if (sc->sc_nvm_addrbits == 8 && word >= 128)
   10389  1.281   msaitoh 		opc |= SPI_OPC_A8;
   10390  1.281   msaitoh 
   10391  1.281   msaitoh 	wm_eeprom_sendbits(sc, opc, 8);
   10392  1.294   msaitoh 	wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
   10393  1.281   msaitoh 
   10394  1.281   msaitoh 	for (i = 0; i < wordcnt; i++) {
   10395  1.281   msaitoh 		wm_eeprom_recvbits(sc, &val, 16);
   10396  1.281   msaitoh 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   10397  1.281   msaitoh 	}
   10398  1.178   msaitoh 
   10399  1.281   msaitoh 	/* Raise CS and clear SK. */
   10400  1.281   msaitoh 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   10401  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   10402  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10403  1.281   msaitoh 	delay(2);
   10404  1.178   msaitoh 
   10405  1.281   msaitoh 	return 0;
   10406  1.127    bouyer }
   10407  1.127    bouyer 
   10408  1.281   msaitoh /* Using with EERD */
   10409  1.281   msaitoh 
   10410  1.281   msaitoh static int
   10411  1.281   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   10412  1.127    bouyer {
   10413  1.281   msaitoh 	uint32_t attempts = 100000;
   10414  1.281   msaitoh 	uint32_t i, reg = 0;
   10415  1.281   msaitoh 	int32_t done = -1;
   10416  1.281   msaitoh 
   10417  1.281   msaitoh 	for (i = 0; i < attempts; i++) {
   10418  1.281   msaitoh 		reg = CSR_READ(sc, rw);
   10419  1.127    bouyer 
   10420  1.281   msaitoh 		if (reg & EERD_DONE) {
   10421  1.281   msaitoh 			done = 0;
   10422  1.281   msaitoh 			break;
   10423  1.178   msaitoh 		}
   10424  1.281   msaitoh 		delay(5);
   10425  1.169   msaitoh 	}
   10426  1.127    bouyer 
   10427  1.281   msaitoh 	return done;
   10428    1.1   thorpej }
   10429  1.117   msaitoh 
   10430  1.117   msaitoh static int
   10431  1.281   msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
   10432  1.281   msaitoh     uint16_t *data)
   10433  1.117   msaitoh {
   10434  1.281   msaitoh 	int i, eerd = 0;
   10435  1.281   msaitoh 	int error = 0;
   10436  1.117   msaitoh 
   10437  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10438  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   10439  1.420   msaitoh 
   10440  1.281   msaitoh 	for (i = 0; i < wordcnt; i++) {
   10441  1.281   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   10442  1.117   msaitoh 
   10443  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   10444  1.281   msaitoh 		error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   10445  1.281   msaitoh 		if (error != 0)
   10446  1.281   msaitoh 			break;
   10447  1.117   msaitoh 
   10448  1.281   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   10449  1.117   msaitoh 	}
   10450  1.281   msaitoh 
   10451  1.281   msaitoh 	return error;
   10452  1.117   msaitoh }
   10453  1.117   msaitoh 
   10454  1.281   msaitoh /* Flash */
   10455  1.281   msaitoh 
   10456  1.117   msaitoh static int
   10457  1.281   msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
   10458  1.117   msaitoh {
   10459  1.281   msaitoh 	uint32_t eecd;
   10460  1.281   msaitoh 	uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
   10461  1.281   msaitoh 	uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
   10462  1.281   msaitoh 	uint8_t sig_byte = 0;
   10463  1.117   msaitoh 
   10464  1.281   msaitoh 	switch (sc->sc_type) {
   10465  1.392   msaitoh 	case WM_T_PCH_SPT:
   10466  1.392   msaitoh 		/*
   10467  1.392   msaitoh 		 * In SPT, read from the CTRL_EXT reg instead of accessing the
   10468  1.392   msaitoh 		 * sector valid bits from the NVM.
   10469  1.392   msaitoh 		 */
   10470  1.392   msaitoh 		*bank = CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_NVMVS;
   10471  1.392   msaitoh 		if ((*bank == 0) || (*bank == 1)) {
   10472  1.392   msaitoh 			aprint_error_dev(sc->sc_dev,
   10473  1.424   msaitoh 			    "%s: no valid NVM bank present (%u)\n", __func__,
   10474  1.424   msaitoh 				*bank);
   10475  1.392   msaitoh 			return -1;
   10476  1.392   msaitoh 		} else {
   10477  1.392   msaitoh 			*bank = *bank - 2;
   10478  1.392   msaitoh 			return 0;
   10479  1.392   msaitoh 		}
   10480  1.281   msaitoh 	case WM_T_ICH8:
   10481  1.281   msaitoh 	case WM_T_ICH9:
   10482  1.281   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   10483  1.281   msaitoh 		if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
   10484  1.281   msaitoh 			*bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
   10485  1.281   msaitoh 			return 0;
   10486  1.281   msaitoh 		}
   10487  1.281   msaitoh 		/* FALLTHROUGH */
   10488  1.281   msaitoh 	default:
   10489  1.281   msaitoh 		/* Default to 0 */
   10490  1.281   msaitoh 		*bank = 0;
   10491  1.271     ozaki 
   10492  1.281   msaitoh 		/* Check bank 0 */
   10493  1.281   msaitoh 		wm_read_ich8_byte(sc, act_offset, &sig_byte);
   10494  1.281   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   10495  1.281   msaitoh 			*bank = 0;
   10496  1.281   msaitoh 			return 0;
   10497  1.281   msaitoh 		}
   10498  1.271     ozaki 
   10499  1.281   msaitoh 		/* Check bank 1 */
   10500  1.281   msaitoh 		wm_read_ich8_byte(sc, act_offset + bank1_offset,
   10501  1.281   msaitoh 		    &sig_byte);
   10502  1.281   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   10503  1.281   msaitoh 			*bank = 1;
   10504  1.281   msaitoh 			return 0;
   10505  1.281   msaitoh 		}
   10506  1.271     ozaki 	}
   10507  1.271     ozaki 
   10508  1.281   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
   10509  1.281   msaitoh 		device_xname(sc->sc_dev)));
   10510  1.281   msaitoh 	return -1;
   10511  1.281   msaitoh }
   10512  1.281   msaitoh 
   10513  1.281   msaitoh /******************************************************************************
   10514  1.281   msaitoh  * This function does initial flash setup so that a new read/write/erase cycle
   10515  1.281   msaitoh  * can be started.
   10516  1.281   msaitoh  *
   10517  1.281   msaitoh  * sc - The pointer to the hw structure
   10518  1.281   msaitoh  ****************************************************************************/
   10519  1.281   msaitoh static int32_t
   10520  1.281   msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
   10521  1.281   msaitoh {
   10522  1.281   msaitoh 	uint16_t hsfsts;
   10523  1.281   msaitoh 	int32_t error = 1;
   10524  1.281   msaitoh 	int32_t i     = 0;
   10525  1.271     ozaki 
   10526  1.281   msaitoh 	hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   10527  1.117   msaitoh 
   10528  1.281   msaitoh 	/* May be check the Flash Des Valid bit in Hw status */
   10529  1.281   msaitoh 	if ((hsfsts & HSFSTS_FLDVAL) == 0) {
   10530  1.281   msaitoh 		return error;
   10531  1.117   msaitoh 	}
   10532  1.117   msaitoh 
   10533  1.281   msaitoh 	/* Clear FCERR in Hw status by writing 1 */
   10534  1.281   msaitoh 	/* Clear DAEL in Hw status by writing a 1 */
   10535  1.281   msaitoh 	hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   10536  1.117   msaitoh 
   10537  1.281   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   10538  1.117   msaitoh 
   10539  1.281   msaitoh 	/*
   10540  1.281   msaitoh 	 * Either we should have a hardware SPI cycle in progress bit to check
   10541  1.281   msaitoh 	 * against, in order to start a new cycle or FDONE bit should be
   10542  1.281   msaitoh 	 * changed in the hardware so that it is 1 after harware reset, which
   10543  1.281   msaitoh 	 * can then be used as an indication whether a cycle is in progress or
   10544  1.281   msaitoh 	 * has been completed .. we should also have some software semaphore
   10545  1.281   msaitoh 	 * mechanism to guard FDONE or the cycle in progress bit so that two
   10546  1.281   msaitoh 	 * threads access to those bits can be sequentiallized or a way so that
   10547  1.281   msaitoh 	 * 2 threads dont start the cycle at the same time
   10548  1.281   msaitoh 	 */
   10549  1.127    bouyer 
   10550  1.281   msaitoh 	if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   10551  1.281   msaitoh 		/*
   10552  1.281   msaitoh 		 * There is no cycle running at present, so we can start a
   10553  1.281   msaitoh 		 * cycle
   10554  1.281   msaitoh 		 */
   10555  1.127    bouyer 
   10556  1.281   msaitoh 		/* Begin by setting Flash Cycle Done. */
   10557  1.281   msaitoh 		hsfsts |= HSFSTS_DONE;
   10558  1.281   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   10559  1.281   msaitoh 		error = 0;
   10560  1.281   msaitoh 	} else {
   10561  1.281   msaitoh 		/*
   10562  1.281   msaitoh 		 * otherwise poll for sometime so the current cycle has a
   10563  1.281   msaitoh 		 * chance to end before giving up.
   10564  1.281   msaitoh 		 */
   10565  1.281   msaitoh 		for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   10566  1.281   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   10567  1.281   msaitoh 			if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   10568  1.281   msaitoh 				error = 0;
   10569  1.281   msaitoh 				break;
   10570  1.169   msaitoh 			}
   10571  1.281   msaitoh 			delay(1);
   10572  1.127    bouyer 		}
   10573  1.281   msaitoh 		if (error == 0) {
   10574  1.281   msaitoh 			/*
   10575  1.281   msaitoh 			 * Successful in waiting for previous cycle to timeout,
   10576  1.281   msaitoh 			 * now set the Flash Cycle Done.
   10577  1.281   msaitoh 			 */
   10578  1.281   msaitoh 			hsfsts |= HSFSTS_DONE;
   10579  1.281   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   10580  1.127    bouyer 		}
   10581  1.127    bouyer 	}
   10582  1.281   msaitoh 	return error;
   10583  1.127    bouyer }
   10584  1.127    bouyer 
   10585  1.281   msaitoh /******************************************************************************
   10586  1.281   msaitoh  * This function starts a flash cycle and waits for its completion
   10587  1.281   msaitoh  *
   10588  1.281   msaitoh  * sc - The pointer to the hw structure
   10589  1.281   msaitoh  ****************************************************************************/
   10590  1.281   msaitoh static int32_t
   10591  1.281   msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   10592  1.136   msaitoh {
   10593  1.281   msaitoh 	uint16_t hsflctl;
   10594  1.281   msaitoh 	uint16_t hsfsts;
   10595  1.281   msaitoh 	int32_t error = 1;
   10596  1.281   msaitoh 	uint32_t i = 0;
   10597  1.127    bouyer 
   10598  1.281   msaitoh 	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   10599  1.281   msaitoh 	hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   10600  1.281   msaitoh 	hsflctl |= HSFCTL_GO;
   10601  1.281   msaitoh 	ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   10602  1.139    bouyer 
   10603  1.281   msaitoh 	/* Wait till FDONE bit is set to 1 */
   10604  1.281   msaitoh 	do {
   10605  1.281   msaitoh 		hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   10606  1.281   msaitoh 		if (hsfsts & HSFSTS_DONE)
   10607  1.281   msaitoh 			break;
   10608  1.281   msaitoh 		delay(1);
   10609  1.281   msaitoh 		i++;
   10610  1.281   msaitoh 	} while (i < timeout);
   10611  1.281   msaitoh 	if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
   10612  1.281   msaitoh 		error = 0;
   10613  1.139    bouyer 
   10614  1.281   msaitoh 	return error;
   10615  1.139    bouyer }
   10616  1.139    bouyer 
   10617  1.281   msaitoh /******************************************************************************
   10618  1.392   msaitoh  * Reads a byte or (d)word from the NVM using the ICH8 flash access registers.
   10619  1.281   msaitoh  *
   10620  1.281   msaitoh  * sc - The pointer to the hw structure
   10621  1.281   msaitoh  * index - The index of the byte or word to read.
   10622  1.392   msaitoh  * size - Size of data to read, 1=byte 2=word, 4=dword
   10623  1.281   msaitoh  * data - Pointer to the word to store the value read.
   10624  1.281   msaitoh  *****************************************************************************/
   10625  1.281   msaitoh static int32_t
   10626  1.281   msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   10627  1.392   msaitoh     uint32_t size, uint32_t *data)
   10628  1.139    bouyer {
   10629  1.281   msaitoh 	uint16_t hsfsts;
   10630  1.281   msaitoh 	uint16_t hsflctl;
   10631  1.281   msaitoh 	uint32_t flash_linear_address;
   10632  1.281   msaitoh 	uint32_t flash_data = 0;
   10633  1.281   msaitoh 	int32_t error = 1;
   10634  1.281   msaitoh 	int32_t count = 0;
   10635  1.281   msaitoh 
   10636  1.392   msaitoh 	if (size < 1  || size > 4 || data == 0x0 ||
   10637  1.281   msaitoh 	    index > ICH_FLASH_LINEAR_ADDR_MASK)
   10638  1.281   msaitoh 		return error;
   10639  1.139    bouyer 
   10640  1.281   msaitoh 	flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   10641  1.281   msaitoh 	    sc->sc_ich8_flash_base;
   10642  1.259   msaitoh 
   10643  1.259   msaitoh 	do {
   10644  1.281   msaitoh 		delay(1);
   10645  1.281   msaitoh 		/* Steps */
   10646  1.281   msaitoh 		error = wm_ich8_cycle_init(sc);
   10647  1.281   msaitoh 		if (error)
   10648  1.259   msaitoh 			break;
   10649  1.259   msaitoh 
   10650  1.281   msaitoh 		hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   10651  1.281   msaitoh 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   10652  1.281   msaitoh 		hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT)
   10653  1.281   msaitoh 		    & HSFCTL_BCOUNT_MASK;
   10654  1.281   msaitoh 		hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   10655  1.392   msaitoh 		if (sc->sc_type == WM_T_PCH_SPT) {
   10656  1.392   msaitoh 			/*
   10657  1.392   msaitoh 			 * In SPT, This register is in Lan memory space, not
   10658  1.392   msaitoh 			 * flash. Therefore, only 32 bit access is supported.
   10659  1.392   msaitoh 			 */
   10660  1.392   msaitoh 			ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFCTL,
   10661  1.392   msaitoh 			    (uint32_t)hsflctl);
   10662  1.392   msaitoh 		} else
   10663  1.392   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   10664  1.281   msaitoh 
   10665  1.281   msaitoh 		/*
   10666  1.281   msaitoh 		 * Write the last 24 bits of index into Flash Linear address
   10667  1.281   msaitoh 		 * field in Flash Address
   10668  1.281   msaitoh 		 */
   10669  1.281   msaitoh 		/* TODO: TBD maybe check the index against the size of flash */
   10670  1.281   msaitoh 
   10671  1.281   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   10672  1.259   msaitoh 
   10673  1.281   msaitoh 		error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   10674  1.259   msaitoh 
   10675  1.281   msaitoh 		/*
   10676  1.281   msaitoh 		 * Check if FCERR is set to 1, if set to 1, clear it and try
   10677  1.281   msaitoh 		 * the whole sequence a few more times, else read in (shift in)
   10678  1.281   msaitoh 		 * the Flash Data0, the order is least significant byte first
   10679  1.281   msaitoh 		 * msb to lsb
   10680  1.281   msaitoh 		 */
   10681  1.281   msaitoh 		if (error == 0) {
   10682  1.281   msaitoh 			flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   10683  1.281   msaitoh 			if (size == 1)
   10684  1.281   msaitoh 				*data = (uint8_t)(flash_data & 0x000000FF);
   10685  1.281   msaitoh 			else if (size == 2)
   10686  1.281   msaitoh 				*data = (uint16_t)(flash_data & 0x0000FFFF);
   10687  1.392   msaitoh 			else if (size == 4)
   10688  1.392   msaitoh 				*data = (uint32_t)flash_data;
   10689  1.281   msaitoh 			break;
   10690  1.281   msaitoh 		} else {
   10691  1.281   msaitoh 			/*
   10692  1.281   msaitoh 			 * If we've gotten here, then things are probably
   10693  1.281   msaitoh 			 * completely hosed, but if the error condition is
   10694  1.281   msaitoh 			 * detected, it won't hurt to give it another try...
   10695  1.281   msaitoh 			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
   10696  1.281   msaitoh 			 */
   10697  1.281   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   10698  1.281   msaitoh 			if (hsfsts & HSFSTS_ERR) {
   10699  1.281   msaitoh 				/* Repeat for some time before giving up. */
   10700  1.281   msaitoh 				continue;
   10701  1.281   msaitoh 			} else if ((hsfsts & HSFSTS_DONE) == 0)
   10702  1.281   msaitoh 				break;
   10703  1.281   msaitoh 		}
   10704  1.281   msaitoh 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   10705  1.259   msaitoh 
   10706  1.281   msaitoh 	return error;
   10707  1.259   msaitoh }
   10708  1.259   msaitoh 
   10709  1.281   msaitoh /******************************************************************************
   10710  1.281   msaitoh  * Reads a single byte from the NVM using the ICH8 flash access registers.
   10711  1.281   msaitoh  *
   10712  1.281   msaitoh  * sc - pointer to wm_hw structure
   10713  1.281   msaitoh  * index - The index of the byte to read.
   10714  1.281   msaitoh  * data - Pointer to a byte to store the value read.
   10715  1.281   msaitoh  *****************************************************************************/
   10716  1.281   msaitoh static int32_t
   10717  1.281   msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   10718  1.169   msaitoh {
   10719  1.281   msaitoh 	int32_t status;
   10720  1.392   msaitoh 	uint32_t word = 0;
   10721  1.250   msaitoh 
   10722  1.281   msaitoh 	status = wm_read_ich8_data(sc, index, 1, &word);
   10723  1.281   msaitoh 	if (status == 0)
   10724  1.281   msaitoh 		*data = (uint8_t)word;
   10725  1.281   msaitoh 	else
   10726  1.281   msaitoh 		*data = 0;
   10727  1.169   msaitoh 
   10728  1.281   msaitoh 	return status;
   10729  1.281   msaitoh }
   10730  1.250   msaitoh 
   10731  1.281   msaitoh /******************************************************************************
   10732  1.281   msaitoh  * Reads a word from the NVM using the ICH8 flash access registers.
   10733  1.281   msaitoh  *
   10734  1.281   msaitoh  * sc - pointer to wm_hw structure
   10735  1.281   msaitoh  * index - The starting byte index of the word to read.
   10736  1.281   msaitoh  * data - Pointer to a word to store the value read.
   10737  1.281   msaitoh  *****************************************************************************/
   10738  1.281   msaitoh static int32_t
   10739  1.281   msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   10740  1.281   msaitoh {
   10741  1.281   msaitoh 	int32_t status;
   10742  1.392   msaitoh 	uint32_t word = 0;
   10743  1.392   msaitoh 
   10744  1.392   msaitoh 	status = wm_read_ich8_data(sc, index, 2, &word);
   10745  1.392   msaitoh 	if (status == 0)
   10746  1.392   msaitoh 		*data = (uint16_t)word;
   10747  1.392   msaitoh 	else
   10748  1.392   msaitoh 		*data = 0;
   10749  1.392   msaitoh 
   10750  1.392   msaitoh 	return status;
   10751  1.392   msaitoh }
   10752  1.392   msaitoh 
   10753  1.392   msaitoh /******************************************************************************
   10754  1.392   msaitoh  * Reads a dword from the NVM using the ICH8 flash access registers.
   10755  1.392   msaitoh  *
   10756  1.392   msaitoh  * sc - pointer to wm_hw structure
   10757  1.392   msaitoh  * index - The starting byte index of the word to read.
   10758  1.392   msaitoh  * data - Pointer to a word to store the value read.
   10759  1.392   msaitoh  *****************************************************************************/
   10760  1.392   msaitoh static int32_t
   10761  1.392   msaitoh wm_read_ich8_dword(struct wm_softc *sc, uint32_t index, uint32_t *data)
   10762  1.392   msaitoh {
   10763  1.392   msaitoh 	int32_t status;
   10764  1.169   msaitoh 
   10765  1.392   msaitoh 	status = wm_read_ich8_data(sc, index, 4, data);
   10766  1.281   msaitoh 	return status;
   10767  1.169   msaitoh }
   10768  1.169   msaitoh 
   10769  1.139    bouyer /******************************************************************************
   10770  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   10771  1.139    bouyer  * register.
   10772  1.139    bouyer  *
   10773  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   10774  1.139    bouyer  * offset - offset of word in the EEPROM to read
   10775  1.139    bouyer  * data - word read from the EEPROM
   10776  1.139    bouyer  * words - number of words to read
   10777  1.139    bouyer  *****************************************************************************/
   10778  1.139    bouyer static int
   10779  1.280   msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   10780  1.139    bouyer {
   10781  1.194   msaitoh 	int32_t  error = 0;
   10782  1.194   msaitoh 	uint32_t flash_bank = 0;
   10783  1.194   msaitoh 	uint32_t act_offset = 0;
   10784  1.194   msaitoh 	uint32_t bank_offset = 0;
   10785  1.194   msaitoh 	uint16_t word = 0;
   10786  1.194   msaitoh 	uint16_t i = 0;
   10787  1.194   msaitoh 
   10788  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10789  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   10790  1.420   msaitoh 
   10791  1.281   msaitoh 	/*
   10792  1.281   msaitoh 	 * We need to know which is the valid flash bank.  In the event
   10793  1.194   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   10794  1.194   msaitoh 	 * managing flash_bank.  So it cannot be trusted and needs
   10795  1.194   msaitoh 	 * to be updated with each read.
   10796  1.194   msaitoh 	 */
   10797  1.280   msaitoh 	error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
   10798  1.194   msaitoh 	if (error) {
   10799  1.297   msaitoh 		DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
   10800  1.297   msaitoh 			device_xname(sc->sc_dev)));
   10801  1.262   msaitoh 		flash_bank = 0;
   10802  1.194   msaitoh 	}
   10803  1.139    bouyer 
   10804  1.238   msaitoh 	/*
   10805  1.238   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   10806  1.238   msaitoh 	 * size
   10807  1.238   msaitoh 	 */
   10808  1.194   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   10809  1.139    bouyer 
   10810  1.194   msaitoh 	error = wm_get_swfwhw_semaphore(sc);
   10811  1.194   msaitoh 	if (error) {
   10812  1.194   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   10813  1.169   msaitoh 		    __func__);
   10814  1.194   msaitoh 		return error;
   10815  1.194   msaitoh 	}
   10816  1.139    bouyer 
   10817  1.194   msaitoh 	for (i = 0; i < words; i++) {
   10818  1.194   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   10819  1.194   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   10820  1.194   msaitoh 		error = wm_read_ich8_word(sc, act_offset, &word);
   10821  1.194   msaitoh 		if (error) {
   10822  1.238   msaitoh 			aprint_error_dev(sc->sc_dev,
   10823  1.238   msaitoh 			    "%s: failed to read NVM\n", __func__);
   10824  1.194   msaitoh 			break;
   10825  1.194   msaitoh 		}
   10826  1.194   msaitoh 		data[i] = word;
   10827  1.194   msaitoh 	}
   10828  1.194   msaitoh 
   10829  1.194   msaitoh 	wm_put_swfwhw_semaphore(sc);
   10830  1.194   msaitoh 	return error;
   10831  1.139    bouyer }
   10832  1.139    bouyer 
   10833  1.392   msaitoh /******************************************************************************
   10834  1.392   msaitoh  * Reads a 16 bit word or words from the EEPROM using the SPT's flash access
   10835  1.392   msaitoh  * register.
   10836  1.392   msaitoh  *
   10837  1.392   msaitoh  * sc - Struct containing variables accessed by shared code
   10838  1.392   msaitoh  * offset - offset of word in the EEPROM to read
   10839  1.392   msaitoh  * data - word read from the EEPROM
   10840  1.392   msaitoh  * words - number of words to read
   10841  1.392   msaitoh  *****************************************************************************/
   10842  1.392   msaitoh static int
   10843  1.392   msaitoh wm_nvm_read_spt(struct wm_softc *sc, int offset, int words, uint16_t *data)
   10844  1.392   msaitoh {
   10845  1.392   msaitoh 	int32_t  error = 0;
   10846  1.392   msaitoh 	uint32_t flash_bank = 0;
   10847  1.392   msaitoh 	uint32_t act_offset = 0;
   10848  1.392   msaitoh 	uint32_t bank_offset = 0;
   10849  1.392   msaitoh 	uint32_t dword = 0;
   10850  1.392   msaitoh 	uint16_t i = 0;
   10851  1.392   msaitoh 
   10852  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10853  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   10854  1.420   msaitoh 
   10855  1.392   msaitoh 	/*
   10856  1.392   msaitoh 	 * We need to know which is the valid flash bank.  In the event
   10857  1.392   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   10858  1.392   msaitoh 	 * managing flash_bank.  So it cannot be trusted and needs
   10859  1.392   msaitoh 	 * to be updated with each read.
   10860  1.392   msaitoh 	 */
   10861  1.392   msaitoh 	error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
   10862  1.392   msaitoh 	if (error) {
   10863  1.392   msaitoh 		DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
   10864  1.392   msaitoh 			device_xname(sc->sc_dev)));
   10865  1.392   msaitoh 		flash_bank = 0;
   10866  1.392   msaitoh 	}
   10867  1.392   msaitoh 
   10868  1.392   msaitoh 	/*
   10869  1.392   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   10870  1.392   msaitoh 	 * size
   10871  1.392   msaitoh 	 */
   10872  1.392   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   10873  1.392   msaitoh 
   10874  1.392   msaitoh 	error = wm_get_swfwhw_semaphore(sc);
   10875  1.392   msaitoh 	if (error) {
   10876  1.392   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   10877  1.392   msaitoh 		    __func__);
   10878  1.392   msaitoh 		return error;
   10879  1.392   msaitoh 	}
   10880  1.392   msaitoh 
   10881  1.392   msaitoh 	for (i = 0; i < words; i++) {
   10882  1.392   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   10883  1.392   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   10884  1.392   msaitoh 		/* but we must read dword aligned, so mask ... */
   10885  1.392   msaitoh 		error = wm_read_ich8_dword(sc, act_offset & ~0x3, &dword);
   10886  1.392   msaitoh 		if (error) {
   10887  1.392   msaitoh 			aprint_error_dev(sc->sc_dev,
   10888  1.392   msaitoh 			    "%s: failed to read NVM\n", __func__);
   10889  1.392   msaitoh 			break;
   10890  1.392   msaitoh 		}
   10891  1.392   msaitoh 		/* ... and pick out low or high word */
   10892  1.392   msaitoh 		if ((act_offset & 0x2) == 0)
   10893  1.392   msaitoh 			data[i] = (uint16_t)(dword & 0xFFFF);
   10894  1.392   msaitoh 		else
   10895  1.392   msaitoh 			data[i] = (uint16_t)((dword >> 16) & 0xFFFF);
   10896  1.392   msaitoh 	}
   10897  1.392   msaitoh 
   10898  1.392   msaitoh 	wm_put_swfwhw_semaphore(sc);
   10899  1.392   msaitoh 	return error;
   10900  1.392   msaitoh }
   10901  1.392   msaitoh 
   10902  1.321   msaitoh /* iNVM */
   10903  1.321   msaitoh 
   10904  1.321   msaitoh static int
   10905  1.321   msaitoh wm_nvm_read_word_invm(struct wm_softc *sc, uint16_t address, uint16_t *data)
   10906  1.321   msaitoh {
   10907  1.321   msaitoh 	int32_t  rv = 0;
   10908  1.321   msaitoh 	uint32_t invm_dword;
   10909  1.321   msaitoh 	uint16_t i;
   10910  1.321   msaitoh 	uint8_t record_type, word_address;
   10911  1.321   msaitoh 
   10912  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10913  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   10914  1.420   msaitoh 
   10915  1.321   msaitoh 	for (i = 0; i < INVM_SIZE; i++) {
   10916  1.329   msaitoh 		invm_dword = CSR_READ(sc, WM_INVM_DATA_REG(i));
   10917  1.321   msaitoh 		/* Get record type */
   10918  1.321   msaitoh 		record_type = INVM_DWORD_TO_RECORD_TYPE(invm_dword);
   10919  1.321   msaitoh 		if (record_type == INVM_UNINITIALIZED_STRUCTURE)
   10920  1.321   msaitoh 			break;
   10921  1.321   msaitoh 		if (record_type == INVM_CSR_AUTOLOAD_STRUCTURE)
   10922  1.321   msaitoh 			i += INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS;
   10923  1.321   msaitoh 		if (record_type == INVM_RSA_KEY_SHA256_STRUCTURE)
   10924  1.321   msaitoh 			i += INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS;
   10925  1.321   msaitoh 		if (record_type == INVM_WORD_AUTOLOAD_STRUCTURE) {
   10926  1.321   msaitoh 			word_address = INVM_DWORD_TO_WORD_ADDRESS(invm_dword);
   10927  1.321   msaitoh 			if (word_address == address) {
   10928  1.321   msaitoh 				*data = INVM_DWORD_TO_WORD_DATA(invm_dword);
   10929  1.321   msaitoh 				rv = 0;
   10930  1.321   msaitoh 				break;
   10931  1.321   msaitoh 			}
   10932  1.321   msaitoh 		}
   10933  1.321   msaitoh 	}
   10934  1.321   msaitoh 
   10935  1.321   msaitoh 	return rv;
   10936  1.321   msaitoh }
   10937  1.321   msaitoh 
   10938  1.321   msaitoh static int
   10939  1.321   msaitoh wm_nvm_read_invm(struct wm_softc *sc, int offset, int words, uint16_t *data)
   10940  1.321   msaitoh {
   10941  1.321   msaitoh 	int rv = 0;
   10942  1.321   msaitoh 	int i;
   10943  1.421   msaitoh 
   10944  1.421   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   10945  1.421   msaitoh 		device_xname(sc->sc_dev), __func__));
   10946  1.321   msaitoh 
   10947  1.321   msaitoh 	for (i = 0; i < words; i++) {
   10948  1.321   msaitoh 		switch (offset + i) {
   10949  1.321   msaitoh 		case NVM_OFF_MACADDR:
   10950  1.321   msaitoh 		case NVM_OFF_MACADDR1:
   10951  1.321   msaitoh 		case NVM_OFF_MACADDR2:
   10952  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset + i, &data[i]);
   10953  1.321   msaitoh 			if (rv != 0) {
   10954  1.321   msaitoh 				data[i] = 0xffff;
   10955  1.321   msaitoh 				rv = -1;
   10956  1.321   msaitoh 			}
   10957  1.321   msaitoh 			break;
   10958  1.321   msaitoh 		case NVM_OFF_CFG2:
   10959  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   10960  1.321   msaitoh 			if (rv != 0) {
   10961  1.321   msaitoh 				*data = NVM_INIT_CTRL_2_DEFAULT_I211;
   10962  1.321   msaitoh 				rv = 0;
   10963  1.321   msaitoh 			}
   10964  1.321   msaitoh 			break;
   10965  1.321   msaitoh 		case NVM_OFF_CFG4:
   10966  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   10967  1.321   msaitoh 			if (rv != 0) {
   10968  1.321   msaitoh 				*data = NVM_INIT_CTRL_4_DEFAULT_I211;
   10969  1.321   msaitoh 				rv = 0;
   10970  1.321   msaitoh 			}
   10971  1.321   msaitoh 			break;
   10972  1.321   msaitoh 		case NVM_OFF_LED_1_CFG:
   10973  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   10974  1.321   msaitoh 			if (rv != 0) {
   10975  1.321   msaitoh 				*data = NVM_LED_1_CFG_DEFAULT_I211;
   10976  1.321   msaitoh 				rv = 0;
   10977  1.321   msaitoh 			}
   10978  1.321   msaitoh 			break;
   10979  1.321   msaitoh 		case NVM_OFF_LED_0_2_CFG:
   10980  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   10981  1.321   msaitoh 			if (rv != 0) {
   10982  1.321   msaitoh 				*data = NVM_LED_0_2_CFG_DEFAULT_I211;
   10983  1.321   msaitoh 				rv = 0;
   10984  1.321   msaitoh 			}
   10985  1.321   msaitoh 			break;
   10986  1.321   msaitoh 		case NVM_OFF_ID_LED_SETTINGS:
   10987  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   10988  1.321   msaitoh 			if (rv != 0) {
   10989  1.321   msaitoh 				*data = ID_LED_RESERVED_FFFF;
   10990  1.321   msaitoh 				rv = 0;
   10991  1.321   msaitoh 			}
   10992  1.321   msaitoh 			break;
   10993  1.321   msaitoh 		default:
   10994  1.321   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   10995  1.321   msaitoh 			    ("NVM word 0x%02x is not mapped.\n", offset));
   10996  1.321   msaitoh 			*data = NVM_RESERVED_WORD;
   10997  1.321   msaitoh 			break;
   10998  1.321   msaitoh 		}
   10999  1.321   msaitoh 	}
   11000  1.321   msaitoh 
   11001  1.321   msaitoh 	return rv;
   11002  1.321   msaitoh }
   11003  1.321   msaitoh 
   11004  1.328   msaitoh /* Lock, detecting NVM type, validate checksum, version and read */
   11005  1.281   msaitoh 
   11006  1.281   msaitoh /*
   11007  1.281   msaitoh  * wm_nvm_acquire:
   11008  1.139    bouyer  *
   11009  1.281   msaitoh  *	Perform the EEPROM handshake required on some chips.
   11010  1.281   msaitoh  */
   11011  1.281   msaitoh static int
   11012  1.281   msaitoh wm_nvm_acquire(struct wm_softc *sc)
   11013  1.139    bouyer {
   11014  1.281   msaitoh 	uint32_t reg;
   11015  1.281   msaitoh 	int x;
   11016  1.281   msaitoh 	int ret = 0;
   11017  1.194   msaitoh 
   11018  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   11019  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11020  1.420   msaitoh 
   11021  1.423   msaitoh 	if (sc->sc_type >= WM_T_ICH8) {
   11022  1.423   msaitoh 		ret = wm_get_nvm_ich8lan(sc);
   11023  1.423   msaitoh 	} else if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
   11024  1.281   msaitoh 		ret = wm_get_swfwhw_semaphore(sc);
   11025  1.281   msaitoh 	} else if (sc->sc_flags & WM_F_LOCK_SWFW) {
   11026  1.281   msaitoh 		/* This will also do wm_get_swsm_semaphore() if needed */
   11027  1.281   msaitoh 		ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
   11028  1.281   msaitoh 	} else if (sc->sc_flags & WM_F_LOCK_SWSM) {
   11029  1.281   msaitoh 		ret = wm_get_swsm_semaphore(sc);
   11030  1.194   msaitoh 	}
   11031  1.194   msaitoh 
   11032  1.281   msaitoh 	if (ret) {
   11033  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   11034  1.281   msaitoh 			__func__);
   11035  1.281   msaitoh 		return 1;
   11036  1.281   msaitoh 	}
   11037  1.194   msaitoh 
   11038  1.281   msaitoh 	if (sc->sc_flags & WM_F_LOCK_EECD) {
   11039  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   11040  1.194   msaitoh 
   11041  1.281   msaitoh 		/* Request EEPROM access. */
   11042  1.281   msaitoh 		reg |= EECD_EE_REQ;
   11043  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   11044  1.194   msaitoh 
   11045  1.281   msaitoh 		/* ..and wait for it to be granted. */
   11046  1.281   msaitoh 		for (x = 0; x < 1000; x++) {
   11047  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_EECD);
   11048  1.281   msaitoh 			if (reg & EECD_EE_GNT)
   11049  1.194   msaitoh 				break;
   11050  1.281   msaitoh 			delay(5);
   11051  1.194   msaitoh 		}
   11052  1.281   msaitoh 		if ((reg & EECD_EE_GNT) == 0) {
   11053  1.281   msaitoh 			aprint_error_dev(sc->sc_dev,
   11054  1.281   msaitoh 			    "could not acquire EEPROM GNT\n");
   11055  1.281   msaitoh 			reg &= ~EECD_EE_REQ;
   11056  1.281   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   11057  1.281   msaitoh 			if (sc->sc_flags & WM_F_LOCK_EXTCNF)
   11058  1.281   msaitoh 				wm_put_swfwhw_semaphore(sc);
   11059  1.281   msaitoh 			if (sc->sc_flags & WM_F_LOCK_SWFW)
   11060  1.281   msaitoh 				wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   11061  1.281   msaitoh 			else if (sc->sc_flags & WM_F_LOCK_SWSM)
   11062  1.281   msaitoh 				wm_put_swsm_semaphore(sc);
   11063  1.281   msaitoh 			return 1;
   11064  1.194   msaitoh 		}
   11065  1.194   msaitoh 	}
   11066  1.281   msaitoh 
   11067  1.281   msaitoh 	return 0;
   11068  1.139    bouyer }
   11069  1.139    bouyer 
   11070  1.281   msaitoh /*
   11071  1.281   msaitoh  * wm_nvm_release:
   11072  1.139    bouyer  *
   11073  1.281   msaitoh  *	Release the EEPROM mutex.
   11074  1.281   msaitoh  */
   11075  1.281   msaitoh static void
   11076  1.281   msaitoh wm_nvm_release(struct wm_softc *sc)
   11077  1.139    bouyer {
   11078  1.281   msaitoh 	uint32_t reg;
   11079  1.194   msaitoh 
   11080  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   11081  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11082  1.420   msaitoh 
   11083  1.281   msaitoh 	if (sc->sc_flags & WM_F_LOCK_EECD) {
   11084  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   11085  1.281   msaitoh 		reg &= ~EECD_EE_REQ;
   11086  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   11087  1.281   msaitoh 	}
   11088  1.194   msaitoh 
   11089  1.423   msaitoh 	if (sc->sc_type >= WM_T_ICH8) {
   11090  1.423   msaitoh 		wm_put_nvm_ich8lan(sc);
   11091  1.423   msaitoh 	} else if (sc->sc_flags & WM_F_LOCK_EXTCNF)
   11092  1.281   msaitoh 		wm_put_swfwhw_semaphore(sc);
   11093  1.281   msaitoh 	if (sc->sc_flags & WM_F_LOCK_SWFW)
   11094  1.281   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   11095  1.281   msaitoh 	else if (sc->sc_flags & WM_F_LOCK_SWSM)
   11096  1.281   msaitoh 		wm_put_swsm_semaphore(sc);
   11097  1.139    bouyer }
   11098  1.139    bouyer 
   11099  1.281   msaitoh static int
   11100  1.281   msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
   11101  1.139    bouyer {
   11102  1.281   msaitoh 	uint32_t eecd = 0;
   11103  1.281   msaitoh 
   11104  1.281   msaitoh 	if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
   11105  1.281   msaitoh 	    || sc->sc_type == WM_T_82583) {
   11106  1.281   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   11107  1.281   msaitoh 
   11108  1.281   msaitoh 		/* Isolate bits 15 & 16 */
   11109  1.281   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   11110  1.194   msaitoh 
   11111  1.281   msaitoh 		/* If both bits are set, device is Flash type */
   11112  1.281   msaitoh 		if (eecd == 0x03)
   11113  1.281   msaitoh 			return 0;
   11114  1.281   msaitoh 	}
   11115  1.281   msaitoh 	return 1;
   11116  1.281   msaitoh }
   11117  1.194   msaitoh 
   11118  1.321   msaitoh static int
   11119  1.321   msaitoh wm_nvm_get_flash_presence_i210(struct wm_softc *sc)
   11120  1.321   msaitoh {
   11121  1.321   msaitoh 	uint32_t eec;
   11122  1.321   msaitoh 
   11123  1.321   msaitoh 	eec = CSR_READ(sc, WMREG_EEC);
   11124  1.321   msaitoh 	if ((eec & EEC_FLASH_DETECTED) != 0)
   11125  1.321   msaitoh 		return 1;
   11126  1.321   msaitoh 
   11127  1.321   msaitoh 	return 0;
   11128  1.321   msaitoh }
   11129  1.321   msaitoh 
   11130  1.281   msaitoh /*
   11131  1.281   msaitoh  * wm_nvm_validate_checksum
   11132  1.281   msaitoh  *
   11133  1.281   msaitoh  * The checksum is defined as the sum of the first 64 (16 bit) words.
   11134  1.281   msaitoh  */
   11135  1.281   msaitoh static int
   11136  1.281   msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
   11137  1.281   msaitoh {
   11138  1.281   msaitoh 	uint16_t checksum;
   11139  1.281   msaitoh 	uint16_t eeprom_data;
   11140  1.281   msaitoh #ifdef WM_DEBUG
   11141  1.281   msaitoh 	uint16_t csum_wordaddr, valid_checksum;
   11142  1.281   msaitoh #endif
   11143  1.281   msaitoh 	int i;
   11144  1.194   msaitoh 
   11145  1.281   msaitoh 	checksum = 0;
   11146  1.139    bouyer 
   11147  1.281   msaitoh 	/* Don't check for I211 */
   11148  1.281   msaitoh 	if (sc->sc_type == WM_T_I211)
   11149  1.281   msaitoh 		return 0;
   11150  1.194   msaitoh 
   11151  1.281   msaitoh #ifdef WM_DEBUG
   11152  1.281   msaitoh 	if (sc->sc_type == WM_T_PCH_LPT) {
   11153  1.293   msaitoh 		csum_wordaddr = NVM_OFF_COMPAT;
   11154  1.281   msaitoh 		valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
   11155  1.281   msaitoh 	} else {
   11156  1.293   msaitoh 		csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
   11157  1.281   msaitoh 		valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
   11158  1.281   msaitoh 	}
   11159  1.194   msaitoh 
   11160  1.281   msaitoh 	/* Dump EEPROM image for debug */
   11161  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   11162  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   11163  1.281   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   11164  1.392   msaitoh 		/* XXX PCH_SPT? */
   11165  1.281   msaitoh 		wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
   11166  1.281   msaitoh 		if ((eeprom_data & valid_checksum) == 0) {
   11167  1.281   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   11168  1.281   msaitoh 			    ("%s: NVM need to be updated (%04x != %04x)\n",
   11169  1.281   msaitoh 				device_xname(sc->sc_dev), eeprom_data,
   11170  1.281   msaitoh 				    valid_checksum));
   11171  1.281   msaitoh 		}
   11172  1.281   msaitoh 	}
   11173  1.194   msaitoh 
   11174  1.281   msaitoh 	if ((wm_debug & WM_DEBUG_NVM) != 0) {
   11175  1.281   msaitoh 		printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
   11176  1.293   msaitoh 		for (i = 0; i < NVM_SIZE; i++) {
   11177  1.281   msaitoh 			if (wm_nvm_read(sc, i, 1, &eeprom_data))
   11178  1.301   msaitoh 				printf("XXXX ");
   11179  1.281   msaitoh 			else
   11180  1.301   msaitoh 				printf("%04hx ", eeprom_data);
   11181  1.281   msaitoh 			if (i % 8 == 7)
   11182  1.281   msaitoh 				printf("\n");
   11183  1.194   msaitoh 		}
   11184  1.281   msaitoh 	}
   11185  1.194   msaitoh 
   11186  1.281   msaitoh #endif /* WM_DEBUG */
   11187  1.139    bouyer 
   11188  1.293   msaitoh 	for (i = 0; i < NVM_SIZE; i++) {
   11189  1.281   msaitoh 		if (wm_nvm_read(sc, i, 1, &eeprom_data))
   11190  1.281   msaitoh 			return 1;
   11191  1.281   msaitoh 		checksum += eeprom_data;
   11192  1.281   msaitoh 	}
   11193  1.139    bouyer 
   11194  1.281   msaitoh 	if (checksum != (uint16_t) NVM_CHECKSUM) {
   11195  1.281   msaitoh #ifdef WM_DEBUG
   11196  1.281   msaitoh 		printf("%s: NVM checksum mismatch (%04x != %04x)\n",
   11197  1.281   msaitoh 		    device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
   11198  1.281   msaitoh #endif
   11199  1.281   msaitoh 	}
   11200  1.139    bouyer 
   11201  1.281   msaitoh 	return 0;
   11202  1.139    bouyer }
   11203  1.139    bouyer 
   11204  1.328   msaitoh static void
   11205  1.347   msaitoh wm_nvm_version_invm(struct wm_softc *sc)
   11206  1.347   msaitoh {
   11207  1.347   msaitoh 	uint32_t dword;
   11208  1.347   msaitoh 
   11209  1.347   msaitoh 	/*
   11210  1.347   msaitoh 	 * Linux's code to decode version is very strange, so we don't
   11211  1.347   msaitoh 	 * obey that algorithm and just use word 61 as the document.
   11212  1.347   msaitoh 	 * Perhaps it's not perfect though...
   11213  1.347   msaitoh 	 *
   11214  1.347   msaitoh 	 * Example:
   11215  1.347   msaitoh 	 *
   11216  1.347   msaitoh 	 *   Word61: 00800030 -> Version 0.6 (I211 spec update notes about 0.6)
   11217  1.347   msaitoh 	 */
   11218  1.347   msaitoh 	dword = CSR_READ(sc, WM_INVM_DATA_REG(61));
   11219  1.347   msaitoh 	dword = __SHIFTOUT(dword, INVM_VER_1);
   11220  1.347   msaitoh 	sc->sc_nvm_ver_major = __SHIFTOUT(dword, INVM_MAJOR);
   11221  1.347   msaitoh 	sc->sc_nvm_ver_minor = __SHIFTOUT(dword, INVM_MINOR);
   11222  1.347   msaitoh }
   11223  1.347   msaitoh 
   11224  1.347   msaitoh static void
   11225  1.328   msaitoh wm_nvm_version(struct wm_softc *sc)
   11226  1.328   msaitoh {
   11227  1.331   msaitoh 	uint16_t major, minor, build, patch;
   11228  1.328   msaitoh 	uint16_t uid0, uid1;
   11229  1.328   msaitoh 	uint16_t nvm_data;
   11230  1.328   msaitoh 	uint16_t off;
   11231  1.330   msaitoh 	bool check_version = false;
   11232  1.330   msaitoh 	bool check_optionrom = false;
   11233  1.334   msaitoh 	bool have_build = false;
   11234  1.328   msaitoh 
   11235  1.334   msaitoh 	/*
   11236  1.334   msaitoh 	 * Version format:
   11237  1.334   msaitoh 	 *
   11238  1.334   msaitoh 	 * XYYZ
   11239  1.334   msaitoh 	 * X0YZ
   11240  1.334   msaitoh 	 * X0YY
   11241  1.334   msaitoh 	 *
   11242  1.334   msaitoh 	 * Example:
   11243  1.334   msaitoh 	 *
   11244  1.334   msaitoh 	 *	82571	0x50a2	5.10.2?	(the spec update notes about 5.6-5.10)
   11245  1.334   msaitoh 	 *	82571	0x50a6	5.10.6?
   11246  1.334   msaitoh 	 *	82572	0x506a	5.6.10?
   11247  1.334   msaitoh 	 *	82572EI	0x5069	5.6.9?
   11248  1.334   msaitoh 	 *	82574L	0x1080	1.8.0?	(the spec update notes about 2.1.4)
   11249  1.334   msaitoh 	 *		0x2013	2.1.3?
   11250  1.334   msaitoh 	 *	82583	0x10a0	1.10.0? (document says it's default vaule)
   11251  1.334   msaitoh 	 */
   11252  1.328   msaitoh 	wm_nvm_read(sc, NVM_OFF_IMAGE_UID1, 1, &uid1);
   11253  1.328   msaitoh 	switch (sc->sc_type) {
   11254  1.334   msaitoh 	case WM_T_82571:
   11255  1.334   msaitoh 	case WM_T_82572:
   11256  1.334   msaitoh 	case WM_T_82574:
   11257  1.350   msaitoh 	case WM_T_82583:
   11258  1.334   msaitoh 		check_version = true;
   11259  1.334   msaitoh 		check_optionrom = true;
   11260  1.334   msaitoh 		have_build = true;
   11261  1.334   msaitoh 		break;
   11262  1.328   msaitoh 	case WM_T_82575:
   11263  1.328   msaitoh 	case WM_T_82576:
   11264  1.328   msaitoh 	case WM_T_82580:
   11265  1.330   msaitoh 		if ((uid1 & NVM_MAJOR_MASK) != NVM_UID_VALID)
   11266  1.330   msaitoh 			check_version = true;
   11267  1.328   msaitoh 		break;
   11268  1.328   msaitoh 	case WM_T_I211:
   11269  1.347   msaitoh 		wm_nvm_version_invm(sc);
   11270  1.347   msaitoh 		goto printver;
   11271  1.328   msaitoh 	case WM_T_I210:
   11272  1.328   msaitoh 		if (!wm_nvm_get_flash_presence_i210(sc)) {
   11273  1.347   msaitoh 			wm_nvm_version_invm(sc);
   11274  1.347   msaitoh 			goto printver;
   11275  1.328   msaitoh 		}
   11276  1.328   msaitoh 		/* FALLTHROUGH */
   11277  1.328   msaitoh 	case WM_T_I350:
   11278  1.328   msaitoh 	case WM_T_I354:
   11279  1.330   msaitoh 		check_version = true;
   11280  1.330   msaitoh 		check_optionrom = true;
   11281  1.330   msaitoh 		break;
   11282  1.330   msaitoh 	default:
   11283  1.330   msaitoh 		return;
   11284  1.330   msaitoh 	}
   11285  1.330   msaitoh 	if (check_version) {
   11286  1.330   msaitoh 		wm_nvm_read(sc, NVM_OFF_VERSION, 1, &nvm_data);
   11287  1.330   msaitoh 		major = (nvm_data & NVM_MAJOR_MASK) >> NVM_MAJOR_SHIFT;
   11288  1.334   msaitoh 		if (have_build || ((nvm_data & 0x0f00) != 0x0000)) {
   11289  1.330   msaitoh 			minor = (nvm_data & NVM_MINOR_MASK) >> NVM_MINOR_SHIFT;
   11290  1.330   msaitoh 			build = nvm_data & NVM_BUILD_MASK;
   11291  1.331   msaitoh 			have_build = true;
   11292  1.334   msaitoh 		} else
   11293  1.334   msaitoh 			minor = nvm_data & 0x00ff;
   11294  1.334   msaitoh 
   11295  1.330   msaitoh 		/* Decimal */
   11296  1.330   msaitoh 		minor = (minor / 16) * 10 + (minor % 16);
   11297  1.347   msaitoh 		sc->sc_nvm_ver_major = major;
   11298  1.347   msaitoh 		sc->sc_nvm_ver_minor = minor;
   11299  1.330   msaitoh 
   11300  1.347   msaitoh printver:
   11301  1.347   msaitoh 		aprint_verbose(", version %d.%d", sc->sc_nvm_ver_major,
   11302  1.347   msaitoh 		    sc->sc_nvm_ver_minor);
   11303  1.350   msaitoh 		if (have_build) {
   11304  1.350   msaitoh 			sc->sc_nvm_ver_build = build;
   11305  1.334   msaitoh 			aprint_verbose(".%d", build);
   11306  1.350   msaitoh 		}
   11307  1.330   msaitoh 	}
   11308  1.330   msaitoh 	if (check_optionrom) {
   11309  1.328   msaitoh 		wm_nvm_read(sc, NVM_OFF_COMB_VER_PTR, 1, &off);
   11310  1.328   msaitoh 		/* Option ROM Version */
   11311  1.328   msaitoh 		if ((off != 0x0000) && (off != 0xffff)) {
   11312  1.328   msaitoh 			off += NVM_COMBO_VER_OFF;
   11313  1.328   msaitoh 			wm_nvm_read(sc, off + 1, 1, &uid1);
   11314  1.328   msaitoh 			wm_nvm_read(sc, off, 1, &uid0);
   11315  1.328   msaitoh 			if ((uid0 != 0) && (uid0 != 0xffff)
   11316  1.328   msaitoh 			    && (uid1 != 0) && (uid1 != 0xffff)) {
   11317  1.331   msaitoh 				/* 16bits */
   11318  1.331   msaitoh 				major = uid0 >> 8;
   11319  1.331   msaitoh 				build = (uid0 << 8) | (uid1 >> 8);
   11320  1.331   msaitoh 				patch = uid1 & 0x00ff;
   11321  1.330   msaitoh 				aprint_verbose(", option ROM Version %d.%d.%d",
   11322  1.331   msaitoh 				    major, build, patch);
   11323  1.328   msaitoh 			}
   11324  1.328   msaitoh 		}
   11325  1.328   msaitoh 	}
   11326  1.328   msaitoh 
   11327  1.328   msaitoh 	wm_nvm_read(sc, NVM_OFF_IMAGE_UID0, 1, &uid0);
   11328  1.328   msaitoh 	aprint_verbose(", Image Unique ID %08x", (uid1 << 16) | uid0);
   11329  1.328   msaitoh }
   11330  1.328   msaitoh 
   11331  1.281   msaitoh /*
   11332  1.281   msaitoh  * wm_nvm_read:
   11333  1.139    bouyer  *
   11334  1.281   msaitoh  *	Read data from the serial EEPROM.
   11335  1.281   msaitoh  */
   11336  1.169   msaitoh static int
   11337  1.281   msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   11338  1.169   msaitoh {
   11339  1.169   msaitoh 	int rv;
   11340  1.169   msaitoh 
   11341  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   11342  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11343  1.420   msaitoh 
   11344  1.281   msaitoh 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   11345  1.281   msaitoh 		return 1;
   11346  1.281   msaitoh 
   11347  1.281   msaitoh 	if (wm_nvm_acquire(sc))
   11348  1.281   msaitoh 		return 1;
   11349  1.281   msaitoh 
   11350  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   11351  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   11352  1.281   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
   11353  1.281   msaitoh 		rv = wm_nvm_read_ich8(sc, word, wordcnt, data);
   11354  1.392   msaitoh 	else if (sc->sc_type == WM_T_PCH_SPT)
   11355  1.392   msaitoh 		rv = wm_nvm_read_spt(sc, word, wordcnt, data);
   11356  1.321   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_INVM)
   11357  1.321   msaitoh 		rv = wm_nvm_read_invm(sc, word, wordcnt, data);
   11358  1.281   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
   11359  1.281   msaitoh 		rv = wm_nvm_read_eerd(sc, word, wordcnt, data);
   11360  1.281   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_SPI)
   11361  1.281   msaitoh 		rv = wm_nvm_read_spi(sc, word, wordcnt, data);
   11362  1.281   msaitoh 	else
   11363  1.281   msaitoh 		rv = wm_nvm_read_uwire(sc, word, wordcnt, data);
   11364  1.169   msaitoh 
   11365  1.281   msaitoh 	wm_nvm_release(sc);
   11366  1.169   msaitoh 	return rv;
   11367  1.169   msaitoh }
   11368  1.169   msaitoh 
   11369  1.281   msaitoh /*
   11370  1.281   msaitoh  * Hardware semaphores.
   11371  1.281   msaitoh  * Very complexed...
   11372  1.281   msaitoh  */
   11373  1.281   msaitoh 
   11374  1.169   msaitoh static int
   11375  1.424   msaitoh wm_get_null(struct wm_softc *sc)
   11376  1.424   msaitoh {
   11377  1.424   msaitoh 
   11378  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11379  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   11380  1.424   msaitoh 	return 0;
   11381  1.424   msaitoh }
   11382  1.424   msaitoh 
   11383  1.424   msaitoh static void
   11384  1.424   msaitoh wm_put_null(struct wm_softc *sc)
   11385  1.424   msaitoh {
   11386  1.424   msaitoh 
   11387  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11388  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   11389  1.424   msaitoh 	return;
   11390  1.424   msaitoh }
   11391  1.424   msaitoh 
   11392  1.424   msaitoh /*
   11393  1.424   msaitoh  * Get hardware semaphore.
   11394  1.424   msaitoh  * Same as e1000_get_hw_semaphore_generic()
   11395  1.424   msaitoh  */
   11396  1.424   msaitoh static int
   11397  1.281   msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
   11398  1.169   msaitoh {
   11399  1.281   msaitoh 	int32_t timeout;
   11400  1.281   msaitoh 	uint32_t swsm;
   11401  1.281   msaitoh 
   11402  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11403  1.421   msaitoh 		device_xname(sc->sc_dev), __func__));
   11404  1.424   msaitoh 	KASSERT(sc->sc_nvm_wordsize > 0);
   11405  1.421   msaitoh 
   11406  1.424   msaitoh 	/* Get the SW semaphore. */
   11407  1.424   msaitoh 	timeout = sc->sc_nvm_wordsize + 1;
   11408  1.424   msaitoh 	while (timeout) {
   11409  1.424   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   11410  1.281   msaitoh 
   11411  1.424   msaitoh 		if ((swsm & SWSM_SMBI) == 0)
   11412  1.424   msaitoh 			break;
   11413  1.169   msaitoh 
   11414  1.424   msaitoh 		delay(50);
   11415  1.424   msaitoh 		timeout--;
   11416  1.424   msaitoh 	}
   11417  1.169   msaitoh 
   11418  1.424   msaitoh 	if (timeout == 0) {
   11419  1.424   msaitoh 		aprint_error_dev(sc->sc_dev,
   11420  1.424   msaitoh 		    "could not acquire SWSM SMBI\n");
   11421  1.424   msaitoh 		return 1;
   11422  1.281   msaitoh 	}
   11423  1.281   msaitoh 
   11424  1.281   msaitoh 	/* Get the FW semaphore. */
   11425  1.294   msaitoh 	timeout = sc->sc_nvm_wordsize + 1;
   11426  1.281   msaitoh 	while (timeout) {
   11427  1.281   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   11428  1.281   msaitoh 		swsm |= SWSM_SWESMBI;
   11429  1.281   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   11430  1.281   msaitoh 		/* If we managed to set the bit we got the semaphore. */
   11431  1.281   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   11432  1.281   msaitoh 		if (swsm & SWSM_SWESMBI)
   11433  1.281   msaitoh 			break;
   11434  1.169   msaitoh 
   11435  1.281   msaitoh 		delay(50);
   11436  1.281   msaitoh 		timeout--;
   11437  1.281   msaitoh 	}
   11438  1.281   msaitoh 
   11439  1.281   msaitoh 	if (timeout == 0) {
   11440  1.388   msaitoh 		aprint_error_dev(sc->sc_dev,
   11441  1.388   msaitoh 		    "could not acquire SWSM SWESMBI\n");
   11442  1.281   msaitoh 		/* Release semaphores */
   11443  1.281   msaitoh 		wm_put_swsm_semaphore(sc);
   11444  1.281   msaitoh 		return 1;
   11445  1.281   msaitoh 	}
   11446  1.169   msaitoh 	return 0;
   11447  1.169   msaitoh }
   11448  1.169   msaitoh 
   11449  1.420   msaitoh /*
   11450  1.420   msaitoh  * Put hardware semaphore.
   11451  1.420   msaitoh  * Same as e1000_put_hw_semaphore_generic()
   11452  1.420   msaitoh  */
   11453  1.281   msaitoh static void
   11454  1.281   msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
   11455  1.169   msaitoh {
   11456  1.281   msaitoh 	uint32_t swsm;
   11457  1.169   msaitoh 
   11458  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11459  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11460  1.420   msaitoh 
   11461  1.281   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   11462  1.281   msaitoh 	swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
   11463  1.281   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   11464  1.169   msaitoh }
   11465  1.169   msaitoh 
   11466  1.420   msaitoh /*
   11467  1.420   msaitoh  * Get SW/FW semaphore.
   11468  1.420   msaitoh  * Same as e1000_acquire_swfw_sync_82575().
   11469  1.420   msaitoh  */
   11470  1.169   msaitoh static int
   11471  1.281   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   11472  1.169   msaitoh {
   11473  1.281   msaitoh 	uint32_t swfw_sync;
   11474  1.281   msaitoh 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   11475  1.281   msaitoh 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   11476  1.281   msaitoh 	int timeout = 200;
   11477  1.169   msaitoh 
   11478  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11479  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11480  1.424   msaitoh 	KASSERT((sc->sc_flags & WM_F_LOCK_SWSM) != 0);
   11481  1.420   msaitoh 
   11482  1.281   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   11483  1.281   msaitoh 		if (sc->sc_flags & WM_F_LOCK_SWSM) {
   11484  1.281   msaitoh 			if (wm_get_swsm_semaphore(sc)) {
   11485  1.281   msaitoh 				aprint_error_dev(sc->sc_dev,
   11486  1.281   msaitoh 				    "%s: failed to get semaphore\n",
   11487  1.281   msaitoh 				    __func__);
   11488  1.281   msaitoh 				return 1;
   11489  1.281   msaitoh 			}
   11490  1.281   msaitoh 		}
   11491  1.281   msaitoh 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   11492  1.281   msaitoh 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   11493  1.281   msaitoh 			swfw_sync |= swmask;
   11494  1.281   msaitoh 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   11495  1.281   msaitoh 			if (sc->sc_flags & WM_F_LOCK_SWSM)
   11496  1.281   msaitoh 				wm_put_swsm_semaphore(sc);
   11497  1.281   msaitoh 			return 0;
   11498  1.281   msaitoh 		}
   11499  1.281   msaitoh 		if (sc->sc_flags & WM_F_LOCK_SWSM)
   11500  1.281   msaitoh 			wm_put_swsm_semaphore(sc);
   11501  1.281   msaitoh 		delay(5000);
   11502  1.281   msaitoh 	}
   11503  1.281   msaitoh 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   11504  1.281   msaitoh 	    device_xname(sc->sc_dev), mask, swfw_sync);
   11505  1.281   msaitoh 	return 1;
   11506  1.281   msaitoh }
   11507  1.169   msaitoh 
   11508  1.281   msaitoh static void
   11509  1.281   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   11510  1.281   msaitoh {
   11511  1.281   msaitoh 	uint32_t swfw_sync;
   11512  1.169   msaitoh 
   11513  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11514  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11515  1.424   msaitoh 	KASSERT((sc->sc_flags & WM_F_LOCK_SWSM) != 0);
   11516  1.420   msaitoh 
   11517  1.281   msaitoh 	if (sc->sc_flags & WM_F_LOCK_SWSM) {
   11518  1.281   msaitoh 		while (wm_get_swsm_semaphore(sc) != 0)
   11519  1.281   msaitoh 			continue;
   11520  1.281   msaitoh 	}
   11521  1.281   msaitoh 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   11522  1.281   msaitoh 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   11523  1.281   msaitoh 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   11524  1.281   msaitoh 	if (sc->sc_flags & WM_F_LOCK_SWSM)
   11525  1.281   msaitoh 		wm_put_swsm_semaphore(sc);
   11526  1.169   msaitoh }
   11527  1.169   msaitoh 
   11528  1.189   msaitoh static int
   11529  1.424   msaitoh wm_get_phy_82575(struct wm_softc *sc)
   11530  1.424   msaitoh {
   11531  1.424   msaitoh 
   11532  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11533  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   11534  1.424   msaitoh 	return wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   11535  1.424   msaitoh }
   11536  1.424   msaitoh 
   11537  1.424   msaitoh static void
   11538  1.424   msaitoh wm_put_phy_82575(struct wm_softc *sc)
   11539  1.424   msaitoh {
   11540  1.424   msaitoh 
   11541  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11542  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   11543  1.424   msaitoh 	return wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   11544  1.424   msaitoh }
   11545  1.424   msaitoh 
   11546  1.424   msaitoh static int
   11547  1.281   msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
   11548  1.203   msaitoh {
   11549  1.281   msaitoh 	uint32_t ext_ctrl;
   11550  1.281   msaitoh 	int timeout = 200;
   11551  1.203   msaitoh 
   11552  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11553  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11554  1.420   msaitoh 
   11555  1.424   msaitoh 	mutex_enter(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
   11556  1.281   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   11557  1.281   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   11558  1.329   msaitoh 		ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
   11559  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   11560  1.203   msaitoh 
   11561  1.281   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   11562  1.329   msaitoh 		if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
   11563  1.281   msaitoh 			return 0;
   11564  1.281   msaitoh 		delay(5000);
   11565  1.281   msaitoh 	}
   11566  1.281   msaitoh 	printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
   11567  1.281   msaitoh 	    device_xname(sc->sc_dev), ext_ctrl);
   11568  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
   11569  1.281   msaitoh 	return 1;
   11570  1.281   msaitoh }
   11571  1.203   msaitoh 
   11572  1.281   msaitoh static void
   11573  1.281   msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
   11574  1.281   msaitoh {
   11575  1.281   msaitoh 	uint32_t ext_ctrl;
   11576  1.388   msaitoh 
   11577  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11578  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11579  1.420   msaitoh 
   11580  1.281   msaitoh 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   11581  1.329   msaitoh 	ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   11582  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   11583  1.424   msaitoh 
   11584  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
   11585  1.424   msaitoh }
   11586  1.424   msaitoh 
   11587  1.424   msaitoh static int
   11588  1.424   msaitoh wm_get_swflag_ich8lan(struct wm_softc *sc)
   11589  1.424   msaitoh {
   11590  1.424   msaitoh 	uint32_t ext_ctrl;
   11591  1.424   msaitoh 	int timeout;
   11592  1.424   msaitoh 
   11593  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11594  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   11595  1.424   msaitoh 	mutex_enter(sc->sc_ich_phymtx);
   11596  1.424   msaitoh 	for (timeout = 0; timeout < WM_PHY_CFG_TIMEOUT; timeout++) {
   11597  1.424   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   11598  1.424   msaitoh 		if ((ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) == 0)
   11599  1.424   msaitoh 			break;
   11600  1.424   msaitoh 		delay(1000);
   11601  1.424   msaitoh 	}
   11602  1.424   msaitoh 	if (timeout >= WM_PHY_CFG_TIMEOUT) {
   11603  1.424   msaitoh 		printf("%s: SW has already locked the resource\n",
   11604  1.424   msaitoh 		    device_xname(sc->sc_dev));
   11605  1.424   msaitoh 		goto out;
   11606  1.424   msaitoh 	}
   11607  1.424   msaitoh 
   11608  1.424   msaitoh 	ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
   11609  1.424   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   11610  1.424   msaitoh 	for (timeout = 0; timeout < 1000; timeout++) {
   11611  1.424   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   11612  1.424   msaitoh 		if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
   11613  1.424   msaitoh 			break;
   11614  1.424   msaitoh 		delay(1000);
   11615  1.424   msaitoh 	}
   11616  1.424   msaitoh 	if (timeout >= 1000) {
   11617  1.424   msaitoh 		printf("%s: failed to acquire semaphore\n",
   11618  1.424   msaitoh 		    device_xname(sc->sc_dev));
   11619  1.424   msaitoh 		ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   11620  1.424   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   11621  1.424   msaitoh 		goto out;
   11622  1.424   msaitoh 	}
   11623  1.424   msaitoh 	return 0;
   11624  1.424   msaitoh 
   11625  1.424   msaitoh out:
   11626  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx);
   11627  1.424   msaitoh 	return 1;
   11628  1.424   msaitoh }
   11629  1.424   msaitoh 
   11630  1.424   msaitoh static void
   11631  1.424   msaitoh wm_put_swflag_ich8lan(struct wm_softc *sc)
   11632  1.424   msaitoh {
   11633  1.424   msaitoh 	uint32_t ext_ctrl;
   11634  1.424   msaitoh 
   11635  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11636  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   11637  1.424   msaitoh 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   11638  1.424   msaitoh 	if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) {
   11639  1.424   msaitoh 		ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   11640  1.424   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   11641  1.424   msaitoh 	} else {
   11642  1.424   msaitoh 		printf("%s: Semaphore unexpectedly released\n",
   11643  1.424   msaitoh 		    device_xname(sc->sc_dev));
   11644  1.424   msaitoh 	}
   11645  1.424   msaitoh 
   11646  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx);
   11647  1.203   msaitoh }
   11648  1.203   msaitoh 
   11649  1.203   msaitoh static int
   11650  1.423   msaitoh wm_get_nvm_ich8lan(struct wm_softc *sc)
   11651  1.423   msaitoh {
   11652  1.423   msaitoh 
   11653  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11654  1.423   msaitoh 		device_xname(sc->sc_dev), __func__));
   11655  1.423   msaitoh 	mutex_enter(sc->sc_ich_nvmmtx);
   11656  1.423   msaitoh 
   11657  1.423   msaitoh 	return 0;
   11658  1.423   msaitoh }
   11659  1.423   msaitoh 
   11660  1.423   msaitoh static void
   11661  1.423   msaitoh wm_put_nvm_ich8lan(struct wm_softc *sc)
   11662  1.423   msaitoh {
   11663  1.423   msaitoh 
   11664  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11665  1.423   msaitoh 		device_xname(sc->sc_dev), __func__));
   11666  1.423   msaitoh 	mutex_exit(sc->sc_ich_nvmmtx);
   11667  1.423   msaitoh }
   11668  1.423   msaitoh 
   11669  1.423   msaitoh static int
   11670  1.281   msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
   11671  1.189   msaitoh {
   11672  1.281   msaitoh 	int i = 0;
   11673  1.189   msaitoh 	uint32_t reg;
   11674  1.189   msaitoh 
   11675  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11676  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11677  1.420   msaitoh 
   11678  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   11679  1.281   msaitoh 	do {
   11680  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR,
   11681  1.281   msaitoh 		    reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
   11682  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   11683  1.281   msaitoh 		if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
   11684  1.281   msaitoh 			break;
   11685  1.281   msaitoh 		delay(2*1000);
   11686  1.281   msaitoh 		i++;
   11687  1.281   msaitoh 	} while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
   11688  1.281   msaitoh 
   11689  1.281   msaitoh 	if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
   11690  1.281   msaitoh 		wm_put_hw_semaphore_82573(sc);
   11691  1.281   msaitoh 		log(LOG_ERR, "%s: Driver can't access the PHY\n",
   11692  1.281   msaitoh 		    device_xname(sc->sc_dev));
   11693  1.281   msaitoh 		return -1;
   11694  1.189   msaitoh 	}
   11695  1.189   msaitoh 
   11696  1.189   msaitoh 	return 0;
   11697  1.189   msaitoh }
   11698  1.189   msaitoh 
   11699  1.169   msaitoh static void
   11700  1.281   msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
   11701  1.169   msaitoh {
   11702  1.169   msaitoh 	uint32_t reg;
   11703  1.169   msaitoh 
   11704  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11705  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11706  1.420   msaitoh 
   11707  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   11708  1.281   msaitoh 	reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   11709  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   11710  1.281   msaitoh }
   11711  1.281   msaitoh 
   11712  1.281   msaitoh /*
   11713  1.281   msaitoh  * Management mode and power management related subroutines.
   11714  1.281   msaitoh  * BMC, AMT, suspend/resume and EEE.
   11715  1.281   msaitoh  */
   11716  1.281   msaitoh 
   11717  1.378   msaitoh #ifdef WM_WOL
   11718  1.281   msaitoh static int
   11719  1.281   msaitoh wm_check_mng_mode(struct wm_softc *sc)
   11720  1.281   msaitoh {
   11721  1.281   msaitoh 	int rv;
   11722  1.281   msaitoh 
   11723  1.169   msaitoh 	switch (sc->sc_type) {
   11724  1.169   msaitoh 	case WM_T_ICH8:
   11725  1.169   msaitoh 	case WM_T_ICH9:
   11726  1.169   msaitoh 	case WM_T_ICH10:
   11727  1.190   msaitoh 	case WM_T_PCH:
   11728  1.221   msaitoh 	case WM_T_PCH2:
   11729  1.249   msaitoh 	case WM_T_PCH_LPT:
   11730  1.392   msaitoh 	case WM_T_PCH_SPT:
   11731  1.281   msaitoh 		rv = wm_check_mng_mode_ich8lan(sc);
   11732  1.281   msaitoh 		break;
   11733  1.281   msaitoh 	case WM_T_82574:
   11734  1.281   msaitoh 	case WM_T_82583:
   11735  1.281   msaitoh 		rv = wm_check_mng_mode_82574(sc);
   11736  1.281   msaitoh 		break;
   11737  1.281   msaitoh 	case WM_T_82571:
   11738  1.281   msaitoh 	case WM_T_82572:
   11739  1.281   msaitoh 	case WM_T_82573:
   11740  1.281   msaitoh 	case WM_T_80003:
   11741  1.281   msaitoh 		rv = wm_check_mng_mode_generic(sc);
   11742  1.169   msaitoh 		break;
   11743  1.169   msaitoh 	default:
   11744  1.281   msaitoh 		/* noting to do */
   11745  1.281   msaitoh 		rv = 0;
   11746  1.169   msaitoh 		break;
   11747  1.169   msaitoh 	}
   11748  1.281   msaitoh 
   11749  1.281   msaitoh 	return rv;
   11750  1.169   msaitoh }
   11751  1.173   msaitoh 
   11752  1.281   msaitoh static int
   11753  1.281   msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
   11754  1.203   msaitoh {
   11755  1.281   msaitoh 	uint32_t fwsm;
   11756  1.281   msaitoh 
   11757  1.281   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   11758  1.203   msaitoh 
   11759  1.386   msaitoh 	if (((fwsm & FWSM_FW_VALID) != 0)
   11760  1.386   msaitoh 	    && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
   11761  1.281   msaitoh 		return 1;
   11762  1.246  christos 
   11763  1.281   msaitoh 	return 0;
   11764  1.203   msaitoh }
   11765  1.203   msaitoh 
   11766  1.173   msaitoh static int
   11767  1.281   msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
   11768  1.173   msaitoh {
   11769  1.281   msaitoh 	uint16_t data;
   11770  1.173   msaitoh 
   11771  1.293   msaitoh 	wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
   11772  1.279   msaitoh 
   11773  1.293   msaitoh 	if ((data & NVM_CFG2_MNGM_MASK) != 0)
   11774  1.281   msaitoh 		return 1;
   11775  1.173   msaitoh 
   11776  1.173   msaitoh 	return 0;
   11777  1.173   msaitoh }
   11778  1.192   msaitoh 
   11779  1.281   msaitoh static int
   11780  1.281   msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
   11781  1.202   msaitoh {
   11782  1.281   msaitoh 	uint32_t fwsm;
   11783  1.202   msaitoh 
   11784  1.281   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   11785  1.202   msaitoh 
   11786  1.386   msaitoh 	if (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_IAMT_MODE)
   11787  1.281   msaitoh 		return 1;
   11788  1.202   msaitoh 
   11789  1.281   msaitoh 	return 0;
   11790  1.202   msaitoh }
   11791  1.378   msaitoh #endif /* WM_WOL */
   11792  1.202   msaitoh 
   11793  1.281   msaitoh static int
   11794  1.281   msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
   11795  1.202   msaitoh {
   11796  1.281   msaitoh 	uint32_t manc, fwsm, factps;
   11797  1.202   msaitoh 
   11798  1.281   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
   11799  1.281   msaitoh 		return 0;
   11800  1.202   msaitoh 
   11801  1.281   msaitoh 	manc = CSR_READ(sc, WMREG_MANC);
   11802  1.203   msaitoh 
   11803  1.281   msaitoh 	DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
   11804  1.281   msaitoh 		device_xname(sc->sc_dev), manc));
   11805  1.281   msaitoh 	if ((manc & MANC_RECV_TCO_EN) == 0)
   11806  1.281   msaitoh 		return 0;
   11807  1.203   msaitoh 
   11808  1.281   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
   11809  1.281   msaitoh 		fwsm = CSR_READ(sc, WMREG_FWSM);
   11810  1.281   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   11811  1.281   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   11812  1.386   msaitoh 		    && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
   11813  1.281   msaitoh 			return 1;
   11814  1.281   msaitoh 	} else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
   11815  1.281   msaitoh 		uint16_t data;
   11816  1.203   msaitoh 
   11817  1.281   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   11818  1.293   msaitoh 		wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
   11819  1.281   msaitoh 		DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
   11820  1.281   msaitoh 			device_xname(sc->sc_dev), factps, data));
   11821  1.281   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   11822  1.293   msaitoh 		    && ((data & NVM_CFG2_MNGM_MASK)
   11823  1.293   msaitoh 			== (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
   11824  1.281   msaitoh 			return 1;
   11825  1.281   msaitoh 	} else if (((manc & MANC_SMBUS_EN) != 0)
   11826  1.281   msaitoh 	    && ((manc & MANC_ASF_EN) == 0))
   11827  1.281   msaitoh 		return 1;
   11828  1.203   msaitoh 
   11829  1.281   msaitoh 	return 0;
   11830  1.203   msaitoh }
   11831  1.203   msaitoh 
   11832  1.386   msaitoh static bool
   11833  1.386   msaitoh wm_phy_resetisblocked(struct wm_softc *sc)
   11834  1.192   msaitoh {
   11835  1.380   msaitoh 	bool blocked = false;
   11836  1.281   msaitoh 	uint32_t reg;
   11837  1.380   msaitoh 	int i = 0;
   11838  1.192   msaitoh 
   11839  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   11840  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11841  1.420   msaitoh 
   11842  1.281   msaitoh 	switch (sc->sc_type) {
   11843  1.281   msaitoh 	case WM_T_ICH8:
   11844  1.281   msaitoh 	case WM_T_ICH9:
   11845  1.281   msaitoh 	case WM_T_ICH10:
   11846  1.281   msaitoh 	case WM_T_PCH:
   11847  1.281   msaitoh 	case WM_T_PCH2:
   11848  1.281   msaitoh 	case WM_T_PCH_LPT:
   11849  1.392   msaitoh 	case WM_T_PCH_SPT:
   11850  1.380   msaitoh 		do {
   11851  1.380   msaitoh 			reg = CSR_READ(sc, WMREG_FWSM);
   11852  1.380   msaitoh 			if ((reg & FWSM_RSPCIPHY) == 0) {
   11853  1.380   msaitoh 				blocked = true;
   11854  1.380   msaitoh 				delay(10*1000);
   11855  1.380   msaitoh 				continue;
   11856  1.380   msaitoh 			}
   11857  1.380   msaitoh 			blocked = false;
   11858  1.424   msaitoh 		} while (blocked && (i++ < 30));
   11859  1.386   msaitoh 		return blocked;
   11860  1.281   msaitoh 		break;
   11861  1.281   msaitoh 	case WM_T_82571:
   11862  1.281   msaitoh 	case WM_T_82572:
   11863  1.281   msaitoh 	case WM_T_82573:
   11864  1.281   msaitoh 	case WM_T_82574:
   11865  1.281   msaitoh 	case WM_T_82583:
   11866  1.281   msaitoh 	case WM_T_80003:
   11867  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_MANC);
   11868  1.281   msaitoh 		if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
   11869  1.386   msaitoh 			return true;
   11870  1.281   msaitoh 		else
   11871  1.386   msaitoh 			return false;
   11872  1.281   msaitoh 		break;
   11873  1.281   msaitoh 	default:
   11874  1.281   msaitoh 		/* no problem */
   11875  1.281   msaitoh 		break;
   11876  1.192   msaitoh 	}
   11877  1.192   msaitoh 
   11878  1.386   msaitoh 	return false;
   11879  1.192   msaitoh }
   11880  1.192   msaitoh 
   11881  1.192   msaitoh static void
   11882  1.281   msaitoh wm_get_hw_control(struct wm_softc *sc)
   11883  1.221   msaitoh {
   11884  1.281   msaitoh 	uint32_t reg;
   11885  1.221   msaitoh 
   11886  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11887  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11888  1.420   msaitoh 
   11889  1.281   msaitoh 	switch (sc->sc_type) {
   11890  1.281   msaitoh 	case WM_T_82573:
   11891  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   11892  1.281   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
   11893  1.281   msaitoh 		break;
   11894  1.281   msaitoh 	case WM_T_82571:
   11895  1.281   msaitoh 	case WM_T_82572:
   11896  1.281   msaitoh 	case WM_T_82574:
   11897  1.281   msaitoh 	case WM_T_82583:
   11898  1.281   msaitoh 	case WM_T_80003:
   11899  1.281   msaitoh 	case WM_T_ICH8:
   11900  1.281   msaitoh 	case WM_T_ICH9:
   11901  1.281   msaitoh 	case WM_T_ICH10:
   11902  1.281   msaitoh 	case WM_T_PCH:
   11903  1.281   msaitoh 	case WM_T_PCH2:
   11904  1.281   msaitoh 	case WM_T_PCH_LPT:
   11905  1.392   msaitoh 	case WM_T_PCH_SPT:
   11906  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   11907  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
   11908  1.281   msaitoh 		break;
   11909  1.281   msaitoh 	default:
   11910  1.281   msaitoh 		break;
   11911  1.281   msaitoh 	}
   11912  1.221   msaitoh }
   11913  1.221   msaitoh 
   11914  1.221   msaitoh static void
   11915  1.281   msaitoh wm_release_hw_control(struct wm_softc *sc)
   11916  1.192   msaitoh {
   11917  1.281   msaitoh 	uint32_t reg;
   11918  1.192   msaitoh 
   11919  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   11920  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11921  1.420   msaitoh 
   11922  1.281   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) == 0)
   11923  1.281   msaitoh 		return;
   11924  1.192   msaitoh 
   11925  1.281   msaitoh 	if (sc->sc_type == WM_T_82573) {
   11926  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   11927  1.281   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
   11928  1.192   msaitoh 	} else {
   11929  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   11930  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
   11931  1.192   msaitoh 	}
   11932  1.192   msaitoh }
   11933  1.192   msaitoh 
   11934  1.192   msaitoh static void
   11935  1.392   msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, bool gate)
   11936  1.221   msaitoh {
   11937  1.221   msaitoh 	uint32_t reg;
   11938  1.221   msaitoh 
   11939  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   11940  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11941  1.420   msaitoh 
   11942  1.394   msaitoh 	if (sc->sc_type < WM_T_PCH2)
   11943  1.394   msaitoh 		return;
   11944  1.394   msaitoh 
   11945  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   11946  1.221   msaitoh 
   11947  1.392   msaitoh 	if (gate)
   11948  1.281   msaitoh 		reg |= EXTCNFCTR_GATE_PHY_CFG;
   11949  1.192   msaitoh 	else
   11950  1.281   msaitoh 		reg &= ~EXTCNFCTR_GATE_PHY_CFG;
   11951  1.192   msaitoh 
   11952  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   11953  1.192   msaitoh }
   11954  1.199   msaitoh 
   11955  1.199   msaitoh static void
   11956  1.221   msaitoh wm_smbustopci(struct wm_softc *sc)
   11957  1.221   msaitoh {
   11958  1.394   msaitoh 	uint32_t fwsm, reg;
   11959  1.394   msaitoh 
   11960  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   11961  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   11962  1.420   msaitoh 
   11963  1.394   msaitoh 	/* Gate automatic PHY configuration by hardware on non-managed 82579 */
   11964  1.394   msaitoh 	wm_gate_hw_phy_config_ich8lan(sc, true);
   11965  1.394   msaitoh 
   11966  1.424   msaitoh 	/* Acquire PHY semaphore */
   11967  1.424   msaitoh 	sc->phy.acquire(sc);
   11968  1.221   msaitoh 
   11969  1.221   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   11970  1.221   msaitoh 	if (((fwsm & FWSM_FW_VALID) == 0)
   11971  1.386   msaitoh 	    && ((wm_phy_resetisblocked(sc) == false))) {
   11972  1.394   msaitoh 		if (sc->sc_type >= WM_T_PCH_LPT) {
   11973  1.394   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   11974  1.394   msaitoh 			reg |= CTRL_EXT_FORCE_SMBUS;
   11975  1.394   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   11976  1.394   msaitoh 			CSR_WRITE_FLUSH(sc);
   11977  1.394   msaitoh 			delay(50*1000);
   11978  1.394   msaitoh 		}
   11979  1.394   msaitoh 
   11980  1.394   msaitoh 		/* Toggle LANPHYPC */
   11981  1.221   msaitoh 		sc->sc_ctrl |= CTRL_LANPHYPC_OVERRIDE;
   11982  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_VALUE;
   11983  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   11984  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   11985  1.419   msaitoh 		delay(1000);
   11986  1.221   msaitoh 		sc->sc_ctrl &= ~CTRL_LANPHYPC_OVERRIDE;
   11987  1.221   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   11988  1.266   msaitoh 		CSR_WRITE_FLUSH(sc);
   11989  1.221   msaitoh 		delay(50*1000);
   11990  1.221   msaitoh 
   11991  1.394   msaitoh 		if (sc->sc_type >= WM_T_PCH_LPT) {
   11992  1.394   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   11993  1.394   msaitoh 			reg &= ~CTRL_EXT_FORCE_SMBUS;
   11994  1.394   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   11995  1.394   msaitoh 		}
   11996  1.221   msaitoh 	}
   11997  1.394   msaitoh 
   11998  1.394   msaitoh 	/* Release semaphore */
   11999  1.424   msaitoh 	sc->phy.release(sc);
   12000  1.394   msaitoh 
   12001  1.394   msaitoh 	/*
   12002  1.394   msaitoh 	 * Ungate automatic PHY configuration by hardware on non-managed 82579
   12003  1.394   msaitoh 	 */
   12004  1.394   msaitoh 	if ((sc->sc_type == WM_T_PCH2) && ((fwsm & FWSM_FW_VALID) == 0))
   12005  1.394   msaitoh 		wm_gate_hw_phy_config_ich8lan(sc, false);
   12006  1.221   msaitoh }
   12007  1.221   msaitoh 
   12008  1.221   msaitoh static void
   12009  1.203   msaitoh wm_init_manageability(struct wm_softc *sc)
   12010  1.203   msaitoh {
   12011  1.203   msaitoh 
   12012  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12013  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   12014  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   12015  1.203   msaitoh 		uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
   12016  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   12017  1.203   msaitoh 
   12018  1.281   msaitoh 		/* Disable hardware interception of ARP */
   12019  1.203   msaitoh 		manc &= ~MANC_ARP_EN;
   12020  1.203   msaitoh 
   12021  1.281   msaitoh 		/* Enable receiving management packets to the host */
   12022  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   12023  1.203   msaitoh 			manc |= MANC_EN_MNG2HOST;
   12024  1.203   msaitoh 			manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
   12025  1.203   msaitoh 			CSR_WRITE(sc, WMREG_MANC2H, manc2h);
   12026  1.203   msaitoh 		}
   12027  1.203   msaitoh 
   12028  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   12029  1.203   msaitoh 	}
   12030  1.203   msaitoh }
   12031  1.203   msaitoh 
   12032  1.203   msaitoh static void
   12033  1.203   msaitoh wm_release_manageability(struct wm_softc *sc)
   12034  1.203   msaitoh {
   12035  1.203   msaitoh 
   12036  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   12037  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   12038  1.203   msaitoh 
   12039  1.260   msaitoh 		manc |= MANC_ARP_EN;
   12040  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571)
   12041  1.203   msaitoh 			manc &= ~MANC_EN_MNG2HOST;
   12042  1.203   msaitoh 
   12043  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   12044  1.203   msaitoh 	}
   12045  1.203   msaitoh }
   12046  1.203   msaitoh 
   12047  1.203   msaitoh static void
   12048  1.203   msaitoh wm_get_wakeup(struct wm_softc *sc)
   12049  1.203   msaitoh {
   12050  1.203   msaitoh 
   12051  1.203   msaitoh 	/* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
   12052  1.203   msaitoh 	switch (sc->sc_type) {
   12053  1.203   msaitoh 	case WM_T_82573:
   12054  1.203   msaitoh 	case WM_T_82583:
   12055  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   12056  1.203   msaitoh 		/* FALLTHROUGH */
   12057  1.246  christos 	case WM_T_80003:
   12058  1.203   msaitoh 	case WM_T_82541:
   12059  1.203   msaitoh 	case WM_T_82547:
   12060  1.203   msaitoh 	case WM_T_82571:
   12061  1.203   msaitoh 	case WM_T_82572:
   12062  1.203   msaitoh 	case WM_T_82574:
   12063  1.203   msaitoh 	case WM_T_82575:
   12064  1.203   msaitoh 	case WM_T_82576:
   12065  1.208   msaitoh 	case WM_T_82580:
   12066  1.228   msaitoh 	case WM_T_I350:
   12067  1.265   msaitoh 	case WM_T_I354:
   12068  1.386   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE) != 0)
   12069  1.203   msaitoh 			sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
   12070  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   12071  1.203   msaitoh 		break;
   12072  1.203   msaitoh 	case WM_T_ICH8:
   12073  1.203   msaitoh 	case WM_T_ICH9:
   12074  1.203   msaitoh 	case WM_T_ICH10:
   12075  1.203   msaitoh 	case WM_T_PCH:
   12076  1.221   msaitoh 	case WM_T_PCH2:
   12077  1.249   msaitoh 	case WM_T_PCH_LPT:
   12078  1.392   msaitoh 	case WM_T_PCH_SPT: /* XXX only Q170 chipset? */
   12079  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   12080  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   12081  1.203   msaitoh 		break;
   12082  1.203   msaitoh 	default:
   12083  1.203   msaitoh 		break;
   12084  1.203   msaitoh 	}
   12085  1.203   msaitoh 
   12086  1.203   msaitoh 	/* 1: HAS_MANAGE */
   12087  1.203   msaitoh 	if (wm_enable_mng_pass_thru(sc) != 0)
   12088  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_MANAGE;
   12089  1.203   msaitoh 
   12090  1.203   msaitoh #ifdef WM_DEBUG
   12091  1.203   msaitoh 	printf("\n");
   12092  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
   12093  1.203   msaitoh 		printf("HAS_AMT,");
   12094  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
   12095  1.203   msaitoh 		printf("ARC_SUBSYS_VALID,");
   12096  1.203   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
   12097  1.203   msaitoh 		printf("ASF_FIRMWARE_PRES,");
   12098  1.203   msaitoh 	if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
   12099  1.203   msaitoh 		printf("HAS_MANAGE,");
   12100  1.203   msaitoh 	printf("\n");
   12101  1.203   msaitoh #endif
   12102  1.203   msaitoh 	/*
   12103  1.203   msaitoh 	 * Note that the WOL flags is set after the resetting of the eeprom
   12104  1.203   msaitoh 	 * stuff
   12105  1.203   msaitoh 	 */
   12106  1.203   msaitoh }
   12107  1.203   msaitoh 
   12108  1.203   msaitoh /* WOL in the newer chipset interfaces (pchlan) */
   12109  1.203   msaitoh static void
   12110  1.203   msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
   12111  1.203   msaitoh {
   12112  1.203   msaitoh #if 0
   12113  1.203   msaitoh 	uint16_t preg;
   12114  1.203   msaitoh 
   12115  1.203   msaitoh 	/* Copy MAC RARs to PHY RARs */
   12116  1.203   msaitoh 
   12117  1.203   msaitoh 	/* Copy MAC MTA to PHY MTA */
   12118  1.203   msaitoh 
   12119  1.281   msaitoh 	/* Configure PHY Rx Control register */
   12120  1.281   msaitoh 
   12121  1.281   msaitoh 	/* Enable PHY wakeup in MAC register */
   12122  1.281   msaitoh 
   12123  1.281   msaitoh 	/* Configure and enable PHY wakeup in PHY registers */
   12124  1.281   msaitoh 
   12125  1.281   msaitoh 	/* Activate PHY wakeup */
   12126  1.281   msaitoh 
   12127  1.281   msaitoh 	/* XXX */
   12128  1.281   msaitoh #endif
   12129  1.281   msaitoh }
   12130  1.281   msaitoh 
   12131  1.281   msaitoh /* Power down workaround on D3 */
   12132  1.281   msaitoh static void
   12133  1.281   msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
   12134  1.281   msaitoh {
   12135  1.281   msaitoh 	uint32_t reg;
   12136  1.281   msaitoh 	int i;
   12137  1.281   msaitoh 
   12138  1.281   msaitoh 	for (i = 0; i < 2; i++) {
   12139  1.281   msaitoh 		/* Disable link */
   12140  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   12141  1.281   msaitoh 		reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   12142  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   12143  1.281   msaitoh 
   12144  1.281   msaitoh 		/*
   12145  1.281   msaitoh 		 * Call gig speed drop workaround on Gig disable before
   12146  1.281   msaitoh 		 * accessing any PHY registers
   12147  1.281   msaitoh 		 */
   12148  1.281   msaitoh 		if (sc->sc_type == WM_T_ICH8)
   12149  1.281   msaitoh 			wm_gig_downshift_workaround_ich8lan(sc);
   12150  1.203   msaitoh 
   12151  1.281   msaitoh 		/* Write VR power-down enable */
   12152  1.281   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   12153  1.281   msaitoh 		reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   12154  1.281   msaitoh 		reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
   12155  1.281   msaitoh 		sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
   12156  1.203   msaitoh 
   12157  1.281   msaitoh 		/* Read it back and test */
   12158  1.281   msaitoh 		reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
   12159  1.281   msaitoh 		reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   12160  1.281   msaitoh 		if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
   12161  1.281   msaitoh 			break;
   12162  1.203   msaitoh 
   12163  1.281   msaitoh 		/* Issue PHY reset and repeat at most one more time */
   12164  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   12165  1.281   msaitoh 	}
   12166  1.203   msaitoh }
   12167  1.203   msaitoh 
   12168  1.203   msaitoh static void
   12169  1.203   msaitoh wm_enable_wakeup(struct wm_softc *sc)
   12170  1.203   msaitoh {
   12171  1.203   msaitoh 	uint32_t reg, pmreg;
   12172  1.203   msaitoh 	pcireg_t pmode;
   12173  1.203   msaitoh 
   12174  1.425   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12175  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   12176  1.425   msaitoh 
   12177  1.203   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   12178  1.203   msaitoh 		&pmreg, NULL) == 0)
   12179  1.203   msaitoh 		return;
   12180  1.203   msaitoh 
   12181  1.203   msaitoh 	/* Advertise the wakeup capability */
   12182  1.203   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
   12183  1.203   msaitoh 	    | CTRL_SWDPIN(3));
   12184  1.203   msaitoh 	CSR_WRITE(sc, WMREG_WUC, WUC_APME);
   12185  1.203   msaitoh 
   12186  1.203   msaitoh 	/* ICH workaround */
   12187  1.203   msaitoh 	switch (sc->sc_type) {
   12188  1.203   msaitoh 	case WM_T_ICH8:
   12189  1.203   msaitoh 	case WM_T_ICH9:
   12190  1.203   msaitoh 	case WM_T_ICH10:
   12191  1.203   msaitoh 	case WM_T_PCH:
   12192  1.221   msaitoh 	case WM_T_PCH2:
   12193  1.249   msaitoh 	case WM_T_PCH_LPT:
   12194  1.392   msaitoh 	case WM_T_PCH_SPT:
   12195  1.203   msaitoh 		/* Disable gig during WOL */
   12196  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   12197  1.203   msaitoh 		reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
   12198  1.203   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   12199  1.203   msaitoh 		if (sc->sc_type == WM_T_PCH)
   12200  1.203   msaitoh 			wm_gmii_reset(sc);
   12201  1.203   msaitoh 
   12202  1.203   msaitoh 		/* Power down workaround */
   12203  1.203   msaitoh 		if (sc->sc_phytype == WMPHY_82577) {
   12204  1.203   msaitoh 			struct mii_softc *child;
   12205  1.203   msaitoh 
   12206  1.203   msaitoh 			/* Assume that the PHY is copper */
   12207  1.203   msaitoh 			child = LIST_FIRST(&sc->sc_mii.mii_phys);
   12208  1.203   msaitoh 			if (child->mii_mpd_rev <= 2)
   12209  1.203   msaitoh 				sc->sc_mii.mii_writereg(sc->sc_dev, 1,
   12210  1.203   msaitoh 				    (768 << 5) | 25, 0x0444); /* magic num */
   12211  1.203   msaitoh 		}
   12212  1.203   msaitoh 		break;
   12213  1.203   msaitoh 	default:
   12214  1.203   msaitoh 		break;
   12215  1.203   msaitoh 	}
   12216  1.203   msaitoh 
   12217  1.203   msaitoh 	/* Keep the laser running on fiber adapters */
   12218  1.311   msaitoh 	if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
   12219  1.311   msaitoh 	    || (sc->sc_mediatype == WM_MEDIATYPE_SERDES)) {
   12220  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   12221  1.203   msaitoh 		reg |= CTRL_EXT_SWDPIN(3);
   12222  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   12223  1.203   msaitoh 	}
   12224  1.203   msaitoh 
   12225  1.203   msaitoh 	reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
   12226  1.203   msaitoh #if 0	/* for the multicast packet */
   12227  1.203   msaitoh 	reg |= WUFC_MC;
   12228  1.203   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
   12229  1.203   msaitoh #endif
   12230  1.203   msaitoh 
   12231  1.442   msaitoh 	if (sc->sc_type >= WM_T_PCH)
   12232  1.203   msaitoh 		wm_enable_phy_wakeup(sc);
   12233  1.442   msaitoh 	else {
   12234  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
   12235  1.203   msaitoh 		CSR_WRITE(sc, WMREG_WUFC, reg);
   12236  1.203   msaitoh 	}
   12237  1.203   msaitoh 
   12238  1.203   msaitoh 	if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   12239  1.221   msaitoh 		|| (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   12240  1.221   msaitoh 		|| (sc->sc_type == WM_T_PCH2))
   12241  1.203   msaitoh 		    && (sc->sc_phytype == WMPHY_IGP_3))
   12242  1.203   msaitoh 			wm_igp3_phy_powerdown_workaround_ich8lan(sc);
   12243  1.203   msaitoh 
   12244  1.203   msaitoh 	/* Request PME */
   12245  1.203   msaitoh 	pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
   12246  1.203   msaitoh #if 0
   12247  1.203   msaitoh 	/* Disable WOL */
   12248  1.203   msaitoh 	pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
   12249  1.203   msaitoh #else
   12250  1.203   msaitoh 	/* For WOL */
   12251  1.203   msaitoh 	pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
   12252  1.203   msaitoh #endif
   12253  1.203   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
   12254  1.203   msaitoh }
   12255  1.203   msaitoh 
   12256  1.377   msaitoh /* LPLU */
   12257  1.377   msaitoh 
   12258  1.377   msaitoh static void
   12259  1.377   msaitoh wm_lplu_d0_disable(struct wm_softc *sc)
   12260  1.377   msaitoh {
   12261  1.377   msaitoh 	uint32_t reg;
   12262  1.377   msaitoh 
   12263  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12264  1.430   msaitoh 		device_xname(sc->sc_dev), __func__));
   12265  1.430   msaitoh 
   12266  1.377   msaitoh 	reg = CSR_READ(sc, WMREG_PHY_CTRL);
   12267  1.381   msaitoh 	reg &= ~(PHY_CTRL_GBE_DIS | PHY_CTRL_D0A_LPLU);
   12268  1.377   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   12269  1.377   msaitoh }
   12270  1.377   msaitoh 
   12271  1.377   msaitoh static void
   12272  1.377   msaitoh wm_lplu_d0_disable_pch(struct wm_softc *sc)
   12273  1.377   msaitoh {
   12274  1.377   msaitoh 	uint32_t reg;
   12275  1.377   msaitoh 
   12276  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12277  1.430   msaitoh 		device_xname(sc->sc_dev), __func__));
   12278  1.430   msaitoh 
   12279  1.377   msaitoh 	reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
   12280  1.380   msaitoh 	reg &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
   12281  1.377   msaitoh 	reg |= HV_OEM_BITS_ANEGNOW;
   12282  1.377   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
   12283  1.377   msaitoh }
   12284  1.377   msaitoh 
   12285  1.281   msaitoh /* EEE */
   12286  1.228   msaitoh 
   12287  1.228   msaitoh static void
   12288  1.281   msaitoh wm_set_eee_i350(struct wm_softc *sc)
   12289  1.228   msaitoh {
   12290  1.228   msaitoh 	uint32_t ipcnfg, eeer;
   12291  1.228   msaitoh 
   12292  1.228   msaitoh 	ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
   12293  1.228   msaitoh 	eeer = CSR_READ(sc, WMREG_EEER);
   12294  1.228   msaitoh 
   12295  1.228   msaitoh 	if ((sc->sc_flags & WM_F_EEE) != 0) {
   12296  1.228   msaitoh 		ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   12297  1.228   msaitoh 		eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
   12298  1.228   msaitoh 		    | EEER_LPI_FC);
   12299  1.228   msaitoh 	} else {
   12300  1.228   msaitoh 		ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
   12301  1.322   msaitoh 		ipcnfg &= ~IPCNFG_10BASE_TE;
   12302  1.228   msaitoh 		eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
   12303  1.228   msaitoh 		    | EEER_LPI_FC);
   12304  1.228   msaitoh 	}
   12305  1.228   msaitoh 
   12306  1.228   msaitoh 	CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
   12307  1.228   msaitoh 	CSR_WRITE(sc, WMREG_EEER, eeer);
   12308  1.228   msaitoh 	CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
   12309  1.228   msaitoh 	CSR_READ(sc, WMREG_EEER); /* XXX flush? */
   12310  1.228   msaitoh }
   12311  1.281   msaitoh 
   12312  1.281   msaitoh /*
   12313  1.281   msaitoh  * Workarounds (mainly PHY related).
   12314  1.281   msaitoh  * Basically, PHY's workarounds are in the PHY drivers.
   12315  1.281   msaitoh  */
   12316  1.281   msaitoh 
   12317  1.281   msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
   12318  1.281   msaitoh static void
   12319  1.281   msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
   12320  1.281   msaitoh {
   12321  1.381   msaitoh #if 0
   12322  1.281   msaitoh 	int miistatus, active, i;
   12323  1.281   msaitoh 	int reg;
   12324  1.281   msaitoh 
   12325  1.281   msaitoh 	miistatus = sc->sc_mii.mii_media_status;
   12326  1.281   msaitoh 
   12327  1.281   msaitoh 	/* If the link is not up, do nothing */
   12328  1.381   msaitoh 	if ((miistatus & IFM_ACTIVE) == 0)
   12329  1.281   msaitoh 		return;
   12330  1.281   msaitoh 
   12331  1.281   msaitoh 	active = sc->sc_mii.mii_media_active;
   12332  1.281   msaitoh 
   12333  1.281   msaitoh 	/* Nothing to do if the link is other than 1Gbps */
   12334  1.281   msaitoh 	if (IFM_SUBTYPE(active) != IFM_1000_T)
   12335  1.281   msaitoh 		return;
   12336  1.281   msaitoh 
   12337  1.281   msaitoh 	for (i = 0; i < 10; i++) {
   12338  1.281   msaitoh 		/* read twice */
   12339  1.281   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   12340  1.281   msaitoh 		reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
   12341  1.381   msaitoh 		if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) == 0)
   12342  1.281   msaitoh 			goto out;	/* GOOD! */
   12343  1.281   msaitoh 
   12344  1.281   msaitoh 		/* Reset the PHY */
   12345  1.281   msaitoh 		wm_gmii_reset(sc);
   12346  1.281   msaitoh 		delay(5*1000);
   12347  1.281   msaitoh 	}
   12348  1.281   msaitoh 
   12349  1.281   msaitoh 	/* Disable GigE link negotiation */
   12350  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_PHY_CTRL);
   12351  1.281   msaitoh 	reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   12352  1.281   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   12353  1.281   msaitoh 
   12354  1.281   msaitoh 	/*
   12355  1.281   msaitoh 	 * Call gig speed drop workaround on Gig disable before accessing
   12356  1.281   msaitoh 	 * any PHY registers.
   12357  1.281   msaitoh 	 */
   12358  1.281   msaitoh 	wm_gig_downshift_workaround_ich8lan(sc);
   12359  1.281   msaitoh 
   12360  1.281   msaitoh out:
   12361  1.281   msaitoh 	return;
   12362  1.381   msaitoh #endif
   12363  1.281   msaitoh }
   12364  1.281   msaitoh 
   12365  1.281   msaitoh /* WOL from S5 stops working */
   12366  1.281   msaitoh static void
   12367  1.281   msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
   12368  1.281   msaitoh {
   12369  1.281   msaitoh 	uint16_t kmrn_reg;
   12370  1.281   msaitoh 
   12371  1.281   msaitoh 	/* Only for igp3 */
   12372  1.281   msaitoh 	if (sc->sc_phytype == WMPHY_IGP_3) {
   12373  1.281   msaitoh 		kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
   12374  1.281   msaitoh 		kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
   12375  1.281   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   12376  1.281   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
   12377  1.281   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
   12378  1.281   msaitoh 	}
   12379  1.281   msaitoh }
   12380  1.281   msaitoh 
   12381  1.281   msaitoh /*
   12382  1.281   msaitoh  * Workaround for pch's PHYs
   12383  1.281   msaitoh  * XXX should be moved to new PHY driver?
   12384  1.281   msaitoh  */
   12385  1.281   msaitoh static void
   12386  1.281   msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
   12387  1.281   msaitoh {
   12388  1.420   msaitoh 
   12389  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12390  1.430   msaitoh 		device_xname(sc->sc_dev), __func__));
   12391  1.420   msaitoh 	KASSERT(sc->sc_type == WM_T_PCH);
   12392  1.420   msaitoh 
   12393  1.281   msaitoh 	if (sc->sc_phytype == WMPHY_82577)
   12394  1.281   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   12395  1.281   msaitoh 
   12396  1.281   msaitoh 	/* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
   12397  1.281   msaitoh 
   12398  1.281   msaitoh 	/* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
   12399  1.281   msaitoh 
   12400  1.281   msaitoh 	/* 82578 */
   12401  1.281   msaitoh 	if (sc->sc_phytype == WMPHY_82578) {
   12402  1.430   msaitoh 		struct mii_softc *child;
   12403  1.430   msaitoh 
   12404  1.430   msaitoh 		/*
   12405  1.430   msaitoh 		 * Return registers to default by doing a soft reset then
   12406  1.430   msaitoh 		 * writing 0x3140 to the control register
   12407  1.430   msaitoh 		 * 0x3140 == BMCR_SPEED0 | BMCR_AUTOEN | BMCR_FDX | BMCR_SPEED1
   12408  1.430   msaitoh 		 */
   12409  1.430   msaitoh 		child = LIST_FIRST(&sc->sc_mii.mii_phys);
   12410  1.430   msaitoh 		if ((child != NULL) && (child->mii_mpd_rev < 2)) {
   12411  1.430   msaitoh 			PHY_RESET(child);
   12412  1.430   msaitoh 			sc->sc_mii.mii_writereg(sc->sc_dev, 2, MII_BMCR,
   12413  1.430   msaitoh 			    0x3140);
   12414  1.281   msaitoh 		}
   12415  1.281   msaitoh 	}
   12416  1.281   msaitoh 
   12417  1.281   msaitoh 	/* Select page 0 */
   12418  1.424   msaitoh 	sc->phy.acquire(sc);
   12419  1.424   msaitoh 	wm_gmii_mdic_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
   12420  1.424   msaitoh 	sc->phy.release(sc);
   12421  1.281   msaitoh 
   12422  1.281   msaitoh 	/*
   12423  1.281   msaitoh 	 * Configure the K1 Si workaround during phy reset assuming there is
   12424  1.281   msaitoh 	 * link so that it disables K1 if link is in 1Gbps.
   12425  1.281   msaitoh 	 */
   12426  1.281   msaitoh 	wm_k1_gig_workaround_hv(sc, 1);
   12427  1.281   msaitoh }
   12428  1.281   msaitoh 
   12429  1.281   msaitoh static void
   12430  1.281   msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
   12431  1.281   msaitoh {
   12432  1.281   msaitoh 
   12433  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12434  1.430   msaitoh 		device_xname(sc->sc_dev), __func__));
   12435  1.420   msaitoh 	KASSERT(sc->sc_type == WM_T_PCH2);
   12436  1.420   msaitoh 
   12437  1.281   msaitoh 	wm_set_mdio_slow_mode_hv(sc);
   12438  1.281   msaitoh }
   12439  1.281   msaitoh 
   12440  1.424   msaitoh static int
   12441  1.281   msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
   12442  1.281   msaitoh {
   12443  1.281   msaitoh 	int k1_enable = sc->sc_nvm_k1_enabled;
   12444  1.281   msaitoh 
   12445  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12446  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   12447  1.420   msaitoh 
   12448  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0)
   12449  1.424   msaitoh 		return -1;
   12450  1.281   msaitoh 
   12451  1.281   msaitoh 	if (link) {
   12452  1.281   msaitoh 		k1_enable = 0;
   12453  1.281   msaitoh 
   12454  1.281   msaitoh 		/* Link stall fix for link up */
   12455  1.424   msaitoh 		wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
   12456  1.281   msaitoh 	} else {
   12457  1.281   msaitoh 		/* Link stall fix for link down */
   12458  1.424   msaitoh 		wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
   12459  1.281   msaitoh 	}
   12460  1.281   msaitoh 
   12461  1.281   msaitoh 	wm_configure_k1_ich8lan(sc, k1_enable);
   12462  1.424   msaitoh 	sc->phy.release(sc);
   12463  1.281   msaitoh 
   12464  1.424   msaitoh 	return 0;
   12465  1.281   msaitoh }
   12466  1.281   msaitoh 
   12467  1.281   msaitoh static void
   12468  1.281   msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
   12469  1.281   msaitoh {
   12470  1.281   msaitoh 	uint32_t reg;
   12471  1.281   msaitoh 
   12472  1.281   msaitoh 	reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
   12473  1.281   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
   12474  1.281   msaitoh 	    reg | HV_KMRN_MDIO_SLOW);
   12475  1.281   msaitoh }
   12476  1.281   msaitoh 
   12477  1.281   msaitoh static void
   12478  1.281   msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
   12479  1.281   msaitoh {
   12480  1.281   msaitoh 	uint32_t ctrl, ctrl_ext, tmp;
   12481  1.281   msaitoh 	uint16_t kmrn_reg;
   12482  1.281   msaitoh 
   12483  1.424   msaitoh 	kmrn_reg = wm_kmrn_readreg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
   12484  1.281   msaitoh 
   12485  1.281   msaitoh 	if (k1_enable)
   12486  1.281   msaitoh 		kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
   12487  1.281   msaitoh 	else
   12488  1.281   msaitoh 		kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
   12489  1.281   msaitoh 
   12490  1.424   msaitoh 	wm_kmrn_writereg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
   12491  1.281   msaitoh 
   12492  1.281   msaitoh 	delay(20);
   12493  1.281   msaitoh 
   12494  1.281   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   12495  1.281   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   12496  1.281   msaitoh 
   12497  1.281   msaitoh 	tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
   12498  1.281   msaitoh 	tmp |= CTRL_FRCSPD;
   12499  1.281   msaitoh 
   12500  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, tmp);
   12501  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
   12502  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   12503  1.281   msaitoh 	delay(20);
   12504  1.281   msaitoh 
   12505  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, ctrl);
   12506  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   12507  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   12508  1.281   msaitoh 	delay(20);
   12509  1.281   msaitoh }
   12510  1.281   msaitoh 
   12511  1.281   msaitoh /* special case - for 82575 - need to do manual init ... */
   12512  1.281   msaitoh static void
   12513  1.281   msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
   12514  1.281   msaitoh {
   12515  1.281   msaitoh 	/*
   12516  1.281   msaitoh 	 * remark: this is untested code - we have no board without EEPROM
   12517  1.312   msaitoh 	 *  same setup as mentioned int the FreeBSD driver for the i82575
   12518  1.281   msaitoh 	 */
   12519  1.281   msaitoh 
   12520  1.281   msaitoh 	/* SerDes configuration via SERDESCTRL */
   12521  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
   12522  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
   12523  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
   12524  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
   12525  1.281   msaitoh 
   12526  1.281   msaitoh 	/* CCM configuration via CCMCTL register */
   12527  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
   12528  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
   12529  1.281   msaitoh 
   12530  1.281   msaitoh 	/* PCIe lanes configuration */
   12531  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
   12532  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
   12533  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
   12534  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
   12535  1.281   msaitoh 
   12536  1.281   msaitoh 	/* PCIe PLL Configuration */
   12537  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
   12538  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
   12539  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
   12540  1.281   msaitoh }
   12541  1.325   msaitoh 
   12542  1.325   msaitoh static void
   12543  1.325   msaitoh wm_reset_mdicnfg_82580(struct wm_softc *sc)
   12544  1.325   msaitoh {
   12545  1.325   msaitoh 	uint32_t reg;
   12546  1.325   msaitoh 	uint16_t nvmword;
   12547  1.325   msaitoh 	int rv;
   12548  1.325   msaitoh 
   12549  1.325   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   12550  1.325   msaitoh 		return;
   12551  1.325   msaitoh 
   12552  1.325   msaitoh 	rv = wm_nvm_read(sc, NVM_OFF_LAN_FUNC_82580(sc->sc_funcid)
   12553  1.325   msaitoh 	    + NVM_OFF_CFG3_PORTA, 1, &nvmword);
   12554  1.325   msaitoh 	if (rv != 0) {
   12555  1.325   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
   12556  1.325   msaitoh 		    __func__);
   12557  1.325   msaitoh 		return;
   12558  1.325   msaitoh 	}
   12559  1.325   msaitoh 
   12560  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_MDICNFG);
   12561  1.325   msaitoh 	if (nvmword & NVM_CFG3_PORTA_EXT_MDIO)
   12562  1.325   msaitoh 		reg |= MDICNFG_DEST;
   12563  1.325   msaitoh 	if (nvmword & NVM_CFG3_PORTA_COM_MDIO)
   12564  1.325   msaitoh 		reg |= MDICNFG_COM_MDIO;
   12565  1.325   msaitoh 	CSR_WRITE(sc, WMREG_MDICNFG, reg);
   12566  1.325   msaitoh }
   12567  1.329   msaitoh 
   12568  1.445   msaitoh static int
   12569  1.445   msaitoh wm_platform_pm_pch_lpt(struct wm_softc *sc, bool link)
   12570  1.445   msaitoh {
   12571  1.445   msaitoh 	uint32_t reg = __SHIFTIN(link, LTRV_NONSNOOP_REQ)
   12572  1.445   msaitoh 	    | __SHIFTIN(link, LTRV_SNOOP_REQ) | LTRV_SEND;
   12573  1.445   msaitoh 	uint32_t rxa;
   12574  1.445   msaitoh 	uint16_t scale = 0, lat_enc = 0;
   12575  1.445   msaitoh 	int64_t lat_ns, value;
   12576  1.445   msaitoh 
   12577  1.445   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   12578  1.445   msaitoh 		device_xname(sc->sc_dev), __func__));
   12579  1.445   msaitoh 
   12580  1.445   msaitoh 	if (link) {
   12581  1.445   msaitoh 		pcireg_t preg;
   12582  1.445   msaitoh 		uint16_t max_snoop, max_nosnoop, max_ltr_enc;
   12583  1.445   msaitoh 
   12584  1.445   msaitoh 		rxa = CSR_READ(sc, WMREG_PBA) & PBA_RXA_MASK;
   12585  1.445   msaitoh 
   12586  1.445   msaitoh 		/*
   12587  1.445   msaitoh 		 * Determine the maximum latency tolerated by the device.
   12588  1.445   msaitoh 		 *
   12589  1.445   msaitoh 		 * Per the PCIe spec, the tolerated latencies are encoded as
   12590  1.445   msaitoh 		 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
   12591  1.445   msaitoh 		 * a 10-bit value (0-1023) to provide a range from 1 ns to
   12592  1.445   msaitoh 		 * 2^25*(2^10-1) ns.  The scale is encoded as 0=2^0ns,
   12593  1.445   msaitoh 		 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
   12594  1.445   msaitoh 		 */
   12595  1.445   msaitoh 		lat_ns = ((int64_t)rxa * 1024 -
   12596  1.445   msaitoh 		    (2 * (int64_t)sc->sc_ethercom.ec_if.if_mtu)) * 8 * 1000;
   12597  1.445   msaitoh 		if (lat_ns < 0)
   12598  1.445   msaitoh 			lat_ns = 0;
   12599  1.445   msaitoh 		else {
   12600  1.445   msaitoh 			uint32_t status;
   12601  1.445   msaitoh 			uint16_t speed;
   12602  1.445   msaitoh 
   12603  1.445   msaitoh 			status = CSR_READ(sc, WMREG_STATUS);
   12604  1.445   msaitoh 			switch (__SHIFTOUT(status, STATUS_SPEED)) {
   12605  1.445   msaitoh 			case STATUS_SPEED_10:
   12606  1.445   msaitoh 				speed = 10;
   12607  1.445   msaitoh 				break;
   12608  1.445   msaitoh 			case STATUS_SPEED_100:
   12609  1.445   msaitoh 				speed = 100;
   12610  1.445   msaitoh 				break;
   12611  1.445   msaitoh 			case STATUS_SPEED_1000:
   12612  1.445   msaitoh 				speed = 1000;
   12613  1.445   msaitoh 				break;
   12614  1.445   msaitoh 			default:
   12615  1.445   msaitoh 				printf("%s: Unknown speed (status = %08x)\n",
   12616  1.445   msaitoh 				    device_xname(sc->sc_dev), status);
   12617  1.445   msaitoh 				return -1;
   12618  1.445   msaitoh 			}
   12619  1.445   msaitoh 			lat_ns /= speed;
   12620  1.445   msaitoh 		}
   12621  1.445   msaitoh 		value = lat_ns;
   12622  1.445   msaitoh 
   12623  1.445   msaitoh 		while (value > LTRV_VALUE) {
   12624  1.445   msaitoh 			scale ++;
   12625  1.445   msaitoh 			value = howmany(value, __BIT(5));
   12626  1.445   msaitoh 		}
   12627  1.445   msaitoh 		if (scale > LTRV_SCALE_MAX) {
   12628  1.445   msaitoh 			printf("%s: Invalid LTR latency scale %d\n",
   12629  1.445   msaitoh 			    device_xname(sc->sc_dev), scale);
   12630  1.445   msaitoh 			return -1;
   12631  1.445   msaitoh 		}
   12632  1.445   msaitoh 		lat_enc = (uint16_t)(__SHIFTIN(scale, LTRV_SCALE) | value);
   12633  1.445   msaitoh 
   12634  1.445   msaitoh 		preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   12635  1.445   msaitoh 		    WM_PCI_LTR_CAP_LPT);
   12636  1.445   msaitoh 		max_snoop = preg & 0xffff;
   12637  1.445   msaitoh 		max_nosnoop = preg >> 16;
   12638  1.445   msaitoh 
   12639  1.445   msaitoh 		max_ltr_enc = MAX(max_snoop, max_nosnoop);
   12640  1.445   msaitoh 
   12641  1.445   msaitoh 		if (lat_enc > max_ltr_enc) {
   12642  1.445   msaitoh 			lat_enc = max_ltr_enc;
   12643  1.445   msaitoh 		}
   12644  1.445   msaitoh 	}
   12645  1.445   msaitoh 	/* Snoop and No-Snoop latencies the same */
   12646  1.445   msaitoh 	reg |= lat_enc | __SHIFTIN(lat_enc, LTRV_NONSNOOP);
   12647  1.445   msaitoh 	CSR_WRITE(sc, WMREG_LTRV, reg);
   12648  1.445   msaitoh 
   12649  1.445   msaitoh 	return 0;
   12650  1.445   msaitoh }
   12651  1.445   msaitoh 
   12652  1.329   msaitoh /*
   12653  1.329   msaitoh  * I210 Errata 25 and I211 Errata 10
   12654  1.329   msaitoh  * Slow System Clock.
   12655  1.329   msaitoh  */
   12656  1.329   msaitoh static void
   12657  1.329   msaitoh wm_pll_workaround_i210(struct wm_softc *sc)
   12658  1.329   msaitoh {
   12659  1.329   msaitoh 	uint32_t mdicnfg, wuc;
   12660  1.329   msaitoh 	uint32_t reg;
   12661  1.329   msaitoh 	pcireg_t pcireg;
   12662  1.329   msaitoh 	uint32_t pmreg;
   12663  1.329   msaitoh 	uint16_t nvmword, tmp_nvmword;
   12664  1.329   msaitoh 	int phyval;
   12665  1.329   msaitoh 	bool wa_done = false;
   12666  1.329   msaitoh 	int i;
   12667  1.329   msaitoh 
   12668  1.329   msaitoh 	/* Save WUC and MDICNFG registers */
   12669  1.329   msaitoh 	wuc = CSR_READ(sc, WMREG_WUC);
   12670  1.329   msaitoh 	mdicnfg = CSR_READ(sc, WMREG_MDICNFG);
   12671  1.329   msaitoh 
   12672  1.329   msaitoh 	reg = mdicnfg & ~MDICNFG_DEST;
   12673  1.329   msaitoh 	CSR_WRITE(sc, WMREG_MDICNFG, reg);
   12674  1.329   msaitoh 
   12675  1.329   msaitoh 	if (wm_nvm_read(sc, INVM_AUTOLOAD, 1, &nvmword) != 0)
   12676  1.329   msaitoh 		nvmword = INVM_DEFAULT_AL;
   12677  1.329   msaitoh 	tmp_nvmword = nvmword | INVM_PLL_WO_VAL;
   12678  1.329   msaitoh 
   12679  1.329   msaitoh 	/* Get Power Management cap offset */
   12680  1.329   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   12681  1.329   msaitoh 		&pmreg, NULL) == 0)
   12682  1.329   msaitoh 		return;
   12683  1.329   msaitoh 	for (i = 0; i < WM_MAX_PLL_TRIES; i++) {
   12684  1.329   msaitoh 		phyval = wm_gmii_gs40g_readreg(sc->sc_dev, 1,
   12685  1.329   msaitoh 		    GS40G_PHY_PLL_FREQ_PAGE | GS40G_PHY_PLL_FREQ_REG);
   12686  1.332   msaitoh 
   12687  1.329   msaitoh 		if ((phyval & GS40G_PHY_PLL_UNCONF) != GS40G_PHY_PLL_UNCONF) {
   12688  1.329   msaitoh 			break; /* OK */
   12689  1.329   msaitoh 		}
   12690  1.329   msaitoh 
   12691  1.329   msaitoh 		wa_done = true;
   12692  1.329   msaitoh 		/* Directly reset the internal PHY */
   12693  1.329   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL);
   12694  1.329   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
   12695  1.329   msaitoh 
   12696  1.329   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   12697  1.329   msaitoh 		reg |= CTRL_EXT_PHYPDEN | CTRL_EXT_SDLPE;
   12698  1.329   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   12699  1.329   msaitoh 
   12700  1.329   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   12701  1.329   msaitoh 		reg = (INVM_AUTOLOAD << 4) | (tmp_nvmword << 16);
   12702  1.329   msaitoh 		CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
   12703  1.332   msaitoh 
   12704  1.329   msaitoh 		pcireg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   12705  1.329   msaitoh 		    pmreg + PCI_PMCSR);
   12706  1.329   msaitoh 		pcireg |= PCI_PMCSR_STATE_D3;
   12707  1.329   msaitoh 		pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   12708  1.329   msaitoh 		    pmreg + PCI_PMCSR, pcireg);
   12709  1.329   msaitoh 		delay(1000);
   12710  1.329   msaitoh 		pcireg &= ~PCI_PMCSR_STATE_D3;
   12711  1.329   msaitoh 		pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   12712  1.329   msaitoh 		    pmreg + PCI_PMCSR, pcireg);
   12713  1.329   msaitoh 
   12714  1.329   msaitoh 		reg = (INVM_AUTOLOAD << 4) | (nvmword << 16);
   12715  1.329   msaitoh 		CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
   12716  1.332   msaitoh 
   12717  1.329   msaitoh 		/* Restore WUC register */
   12718  1.329   msaitoh 		CSR_WRITE(sc, WMREG_WUC, wuc);
   12719  1.329   msaitoh 	}
   12720  1.332   msaitoh 
   12721  1.329   msaitoh 	/* Restore MDICNFG setting */
   12722  1.329   msaitoh 	CSR_WRITE(sc, WMREG_MDICNFG, mdicnfg);
   12723  1.329   msaitoh 	if (wa_done)
   12724  1.329   msaitoh 		aprint_verbose_dev(sc->sc_dev, "I210 workaround done\n");
   12725  1.329   msaitoh }
   12726