if_wm.c revision 1.466 1 1.466 knakahar /* $NetBSD: if_wm.c,v 1.466 2017/01/16 00:09:06 knakahara Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.246 christos Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.246 christos
43 1.246 christos Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.246 christos
46 1.246 christos 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.246 christos
49 1.246 christos 2. Redistributions in binary form must reproduce the above copyright
50 1.246 christos notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.246 christos
53 1.246 christos 3. Neither the name of the Intel Corporation nor the names of its
54 1.246 christos contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.246 christos
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.246 christos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.246 christos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.246 christos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.246 christos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.246 christos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.246 christos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.246 christos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.246 christos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.288 msaitoh * - Check XXX'ed comments
76 1.377 msaitoh * - Disable D0 LPLU on 8257[12356], 82580 and I350.
77 1.407 knakahar * - TX Multi queue improvement (refine queue selection logic)
78 1.407 knakahar * - Advanced Receive Descriptor
79 1.286 msaitoh * - EEE (Energy Efficiency Ethernet)
80 1.286 msaitoh * - Virtual Function
81 1.286 msaitoh * - Set LED correctly (based on contents in EEPROM)
82 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
83 1.371 msaitoh * - Image Unique ID
84 1.1 thorpej */
85 1.38 lukem
86 1.38 lukem #include <sys/cdefs.h>
87 1.466 knakahar __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.466 2017/01/16 00:09:06 knakahara Exp $");
88 1.309 ozaki
89 1.309 ozaki #ifdef _KERNEL_OPT
90 1.309 ozaki #include "opt_net_mpsafe.h"
91 1.309 ozaki #endif
92 1.1 thorpej
93 1.1 thorpej #include <sys/param.h>
94 1.1 thorpej #include <sys/systm.h>
95 1.96 perry #include <sys/callout.h>
96 1.1 thorpej #include <sys/mbuf.h>
97 1.1 thorpej #include <sys/malloc.h>
98 1.356 knakahar #include <sys/kmem.h>
99 1.1 thorpej #include <sys/kernel.h>
100 1.1 thorpej #include <sys/socket.h>
101 1.1 thorpej #include <sys/ioctl.h>
102 1.1 thorpej #include <sys/errno.h>
103 1.1 thorpej #include <sys/device.h>
104 1.1 thorpej #include <sys/queue.h>
105 1.84 thorpej #include <sys/syslog.h>
106 1.346 knakahar #include <sys/interrupt.h>
107 1.403 knakahar #include <sys/cpu.h>
108 1.403 knakahar #include <sys/pcq.h>
109 1.1 thorpej
110 1.315 riastrad #include <sys/rndsource.h>
111 1.21 itojun
112 1.1 thorpej #include <net/if.h>
113 1.96 perry #include <net/if_dl.h>
114 1.1 thorpej #include <net/if_media.h>
115 1.1 thorpej #include <net/if_ether.h>
116 1.1 thorpej
117 1.1 thorpej #include <net/bpf.h>
118 1.1 thorpej
119 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
120 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
121 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
122 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
123 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
124 1.1 thorpej
125 1.147 ad #include <sys/bus.h>
126 1.147 ad #include <sys/intr.h>
127 1.1 thorpej #include <machine/endian.h>
128 1.1 thorpej
129 1.1 thorpej #include <dev/mii/mii.h>
130 1.1 thorpej #include <dev/mii/miivar.h>
131 1.202 msaitoh #include <dev/mii/miidevs.h>
132 1.1 thorpej #include <dev/mii/mii_bitbang.h>
133 1.127 bouyer #include <dev/mii/ikphyreg.h>
134 1.191 msaitoh #include <dev/mii/igphyreg.h>
135 1.202 msaitoh #include <dev/mii/igphyvar.h>
136 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
137 1.1 thorpej
138 1.1 thorpej #include <dev/pci/pcireg.h>
139 1.1 thorpej #include <dev/pci/pcivar.h>
140 1.1 thorpej #include <dev/pci/pcidevs.h>
141 1.1 thorpej
142 1.1 thorpej #include <dev/pci/if_wmreg.h>
143 1.182 msaitoh #include <dev/pci/if_wmvar.h>
144 1.1 thorpej
145 1.1 thorpej #ifdef WM_DEBUG
146 1.420 msaitoh #define WM_DEBUG_LINK __BIT(0)
147 1.420 msaitoh #define WM_DEBUG_TX __BIT(1)
148 1.420 msaitoh #define WM_DEBUG_RX __BIT(2)
149 1.420 msaitoh #define WM_DEBUG_GMII __BIT(3)
150 1.420 msaitoh #define WM_DEBUG_MANAGE __BIT(4)
151 1.420 msaitoh #define WM_DEBUG_NVM __BIT(5)
152 1.420 msaitoh #define WM_DEBUG_INIT __BIT(6)
153 1.420 msaitoh #define WM_DEBUG_LOCK __BIT(7)
154 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
155 1.420 msaitoh | WM_DEBUG_MANAGE | WM_DEBUG_NVM | WM_DEBUG_INIT | WM_DEBUG_LOCK;
156 1.1 thorpej
157 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
158 1.1 thorpej #else
159 1.1 thorpej #define DPRINTF(x, y) /* nothing */
160 1.1 thorpej #endif /* WM_DEBUG */
161 1.1 thorpej
162 1.272 ozaki #ifdef NET_MPSAFE
163 1.272 ozaki #define WM_MPSAFE 1
164 1.272 ozaki #endif
165 1.272 ozaki
166 1.335 msaitoh /*
167 1.364 knakahar * This device driver's max interrupt numbers.
168 1.335 msaitoh */
169 1.405 knakahar #define WM_MAX_NQUEUEINTR 16
170 1.405 knakahar #define WM_MAX_NINTR (WM_MAX_NQUEUEINTR + 1)
171 1.335 msaitoh
172 1.1 thorpej /*
173 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
174 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
175 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
176 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
177 1.75 thorpej * of them at a time.
178 1.75 thorpej *
179 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
180 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
181 1.75 thorpej * situations with jumbo frames.
182 1.1 thorpej */
183 1.75 thorpej #define WM_NTXSEGS 256
184 1.2 thorpej #define WM_IFQUEUELEN 256
185 1.74 tron #define WM_TXQUEUELEN_MAX 64
186 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
187 1.356 knakahar #define WM_TXQUEUELEN(txq) ((txq)->txq_num)
188 1.356 knakahar #define WM_TXQUEUELEN_MASK(txq) (WM_TXQUEUELEN(txq) - 1)
189 1.356 knakahar #define WM_TXQUEUE_GC(txq) (WM_TXQUEUELEN(txq) / 8)
190 1.75 thorpej #define WM_NTXDESC_82542 256
191 1.75 thorpej #define WM_NTXDESC_82544 4096
192 1.356 knakahar #define WM_NTXDESC(txq) ((txq)->txq_ndesc)
193 1.356 knakahar #define WM_NTXDESC_MASK(txq) (WM_NTXDESC(txq) - 1)
194 1.398 knakahar #define WM_TXDESCS_SIZE(txq) (WM_NTXDESC(txq) * (txq)->txq_descsize)
195 1.356 knakahar #define WM_NEXTTX(txq, x) (((x) + 1) & WM_NTXDESC_MASK(txq))
196 1.356 knakahar #define WM_NEXTTXS(txq, x) (((x) + 1) & WM_TXQUEUELEN_MASK(txq))
197 1.1 thorpej
198 1.269 tls #define WM_MAXTXDMA (2 * round_page(IP_MAXPACKET)) /* for TSO */
199 1.82 thorpej
200 1.403 knakahar #define WM_TXINTERQSIZE 256
201 1.403 knakahar
202 1.1 thorpej /*
203 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
204 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
205 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
206 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
207 1.1 thorpej */
208 1.10 thorpej #define WM_NRXDESC 256
209 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
210 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
211 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
212 1.1 thorpej
213 1.354 knakahar typedef union txdescs {
214 1.354 knakahar wiseman_txdesc_t sctxu_txdescs[WM_NTXDESC_82544];
215 1.354 knakahar nq_txdesc_t sctxu_nq_txdescs[WM_NTXDESC_82544];
216 1.354 knakahar } txdescs_t;
217 1.1 thorpej
218 1.466 knakahar typedef union rxdescs {
219 1.466 knakahar wiseman_rxdesc_t sctxu_rxdescs[WM_NRXDESC];
220 1.466 knakahar ext_rxdesc_t sctxu_ext_rxdescs[WM_NRXDESC]; /* 82574 only */
221 1.466 knakahar nq_rxdesc_t sctxu_nq_rxdescs[WM_NRXDESC]; /* 82575 and newer */
222 1.466 knakahar } rxdescs_t;
223 1.466 knakahar
224 1.398 knakahar #define WM_CDTXOFF(txq, x) ((txq)->txq_descsize * (x))
225 1.466 knakahar #define WM_CDRXOFF(rxq, x) ((rxq)->rxq_descsize * (x))
226 1.1 thorpej
227 1.1 thorpej /*
228 1.1 thorpej * Software state for transmit jobs.
229 1.1 thorpej */
230 1.1 thorpej struct wm_txsoft {
231 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
232 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
233 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
234 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
235 1.4 thorpej int txs_ndesc; /* # of descriptors used */
236 1.1 thorpej };
237 1.1 thorpej
238 1.1 thorpej /*
239 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
240 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
241 1.1 thorpej * more than one buffer, we chain them together.
242 1.1 thorpej */
243 1.1 thorpej struct wm_rxsoft {
244 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
245 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
246 1.1 thorpej };
247 1.1 thorpej
248 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
249 1.173 msaitoh
250 1.199 msaitoh static uint16_t swfwphysem[] = {
251 1.199 msaitoh SWFW_PHY0_SM,
252 1.199 msaitoh SWFW_PHY1_SM,
253 1.199 msaitoh SWFW_PHY2_SM,
254 1.199 msaitoh SWFW_PHY3_SM
255 1.199 msaitoh };
256 1.199 msaitoh
257 1.320 msaitoh static const uint32_t wm_82580_rxpbs_table[] = {
258 1.320 msaitoh 36, 72, 144, 1, 2, 4, 8, 16, 35, 70, 140
259 1.320 msaitoh };
260 1.320 msaitoh
261 1.356 knakahar struct wm_softc;
262 1.356 knakahar
263 1.417 knakahar #ifdef WM_EVENT_COUNTERS
264 1.417 knakahar #define WM_Q_EVCNT_DEFINE(qname, evname) \
265 1.417 knakahar char qname##_##evname##_evcnt_name[sizeof("qname##XX##evname")]; \
266 1.417 knakahar struct evcnt qname##_ev_##evname;
267 1.417 knakahar
268 1.417 knakahar #define WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, evtype) \
269 1.417 knakahar do{ \
270 1.417 knakahar snprintf((q)->qname##_##evname##_evcnt_name, \
271 1.417 knakahar sizeof((q)->qname##_##evname##_evcnt_name), \
272 1.417 knakahar "%s%02d%s", #qname, (qnum), #evname); \
273 1.417 knakahar evcnt_attach_dynamic(&(q)->qname##_ev_##evname, \
274 1.417 knakahar (evtype), NULL, (xname), \
275 1.417 knakahar (q)->qname##_##evname##_evcnt_name); \
276 1.417 knakahar }while(0)
277 1.417 knakahar
278 1.417 knakahar #define WM_Q_MISC_EVCNT_ATTACH(qname, evname, q, qnum, xname) \
279 1.417 knakahar WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_MISC)
280 1.417 knakahar
281 1.417 knakahar #define WM_Q_INTR_EVCNT_ATTACH(qname, evname, q, qnum, xname) \
282 1.417 knakahar WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_INTR)
283 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
284 1.417 knakahar
285 1.356 knakahar struct wm_txqueue {
286 1.357 knakahar kmutex_t *txq_lock; /* lock for tx operations */
287 1.356 knakahar
288 1.405 knakahar struct wm_softc *txq_sc; /* shortcut (skip struct wm_queue) */
289 1.364 knakahar
290 1.356 knakahar /* Software state for the transmit descriptors. */
291 1.356 knakahar int txq_num; /* must be a power of two */
292 1.356 knakahar struct wm_txsoft txq_soft[WM_TXQUEUELEN_MAX];
293 1.356 knakahar
294 1.356 knakahar /* TX control data structures. */
295 1.356 knakahar int txq_ndesc; /* must be a power of two */
296 1.398 knakahar size_t txq_descsize; /* a tx descriptor size */
297 1.356 knakahar txdescs_t *txq_descs_u;
298 1.356 knakahar bus_dmamap_t txq_desc_dmamap; /* control data DMA map */
299 1.356 knakahar bus_dma_segment_t txq_desc_seg; /* control data segment */
300 1.356 knakahar int txq_desc_rseg; /* real number of control segment */
301 1.356 knakahar #define txq_desc_dma txq_desc_dmamap->dm_segs[0].ds_addr
302 1.356 knakahar #define txq_descs txq_descs_u->sctxu_txdescs
303 1.356 knakahar #define txq_nq_descs txq_descs_u->sctxu_nq_txdescs
304 1.356 knakahar
305 1.356 knakahar bus_addr_t txq_tdt_reg; /* offset of TDT register */
306 1.356 knakahar
307 1.356 knakahar int txq_free; /* number of free Tx descriptors */
308 1.356 knakahar int txq_next; /* next ready Tx descriptor */
309 1.356 knakahar
310 1.356 knakahar int txq_sfree; /* number of free Tx jobs */
311 1.356 knakahar int txq_snext; /* next free Tx job */
312 1.356 knakahar int txq_sdirty; /* dirty Tx jobs */
313 1.356 knakahar
314 1.356 knakahar /* These 4 variables are used only on the 82547. */
315 1.356 knakahar int txq_fifo_size; /* Tx FIFO size */
316 1.356 knakahar int txq_fifo_head; /* current head of FIFO */
317 1.356 knakahar uint32_t txq_fifo_addr; /* internal address of start of FIFO */
318 1.356 knakahar int txq_fifo_stall; /* Tx FIFO is stalled */
319 1.356 knakahar
320 1.400 knakahar /*
321 1.403 knakahar * When ncpu > number of Tx queues, a Tx queue is shared by multiple
322 1.403 knakahar * CPUs. This queue intermediate them without block.
323 1.403 knakahar */
324 1.403 knakahar pcq_t *txq_interq;
325 1.403 knakahar
326 1.403 knakahar /*
327 1.400 knakahar * NEWQUEUE devices must use not ifp->if_flags but txq->txq_flags
328 1.400 knakahar * to manage Tx H/W queue's busy flag.
329 1.400 knakahar */
330 1.400 knakahar int txq_flags; /* flags for H/W queue, see below */
331 1.401 knakahar #define WM_TXQ_NO_SPACE 0x1
332 1.400 knakahar
333 1.429 knakahar bool txq_stopping;
334 1.429 knakahar
335 1.417 knakahar #ifdef WM_EVENT_COUNTERS
336 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txsstall) /* Tx stalled due to no txs */
337 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txdstall) /* Tx stalled due to no txd */
338 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txfifo_stall) /* Tx FIFO stalls (82547) */
339 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txdw) /* Tx descriptor interrupts */
340 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txqe) /* Tx queue empty interrupts */
341 1.417 knakahar /* XXX not used? */
342 1.417 knakahar
343 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txipsum) /* IP checksums comp. out-bound */
344 1.417 knakahar WM_Q_EVCNT_DEFINE(txq,txtusum) /* TCP/UDP cksums comp. out-bound */
345 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtusum6) /* TCP/UDP v6 cksums comp. out-bound */
346 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtso) /* TCP seg offload out-bound (IPv4) */
347 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtso6) /* TCP seg offload out-bound (IPv6) */
348 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtsopain) /* painful header manip. for TSO */
349 1.417 knakahar
350 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txdrop) /* Tx packets dropped(too many segs) */
351 1.417 knakahar
352 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, tu) /* Tx underrun */
353 1.417 knakahar
354 1.417 knakahar char txq_txseg_evcnt_names[WM_NTXSEGS][sizeof("txqXXtxsegXXX")];
355 1.417 knakahar struct evcnt txq_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
356 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
357 1.356 knakahar };
358 1.356 knakahar
359 1.356 knakahar struct wm_rxqueue {
360 1.357 knakahar kmutex_t *rxq_lock; /* lock for rx operations */
361 1.356 knakahar
362 1.405 knakahar struct wm_softc *rxq_sc; /* shortcut (skip struct wm_queue) */
363 1.364 knakahar
364 1.356 knakahar /* Software state for the receive descriptors. */
365 1.466 knakahar struct wm_rxsoft rxq_soft[WM_NRXDESC];
366 1.356 knakahar
367 1.356 knakahar /* RX control data structures. */
368 1.466 knakahar int rxq_ndesc; /* must be a power of two */
369 1.466 knakahar size_t rxq_descsize; /* a rx descriptor size */
370 1.466 knakahar rxdescs_t *rxq_descs_u;
371 1.356 knakahar bus_dmamap_t rxq_desc_dmamap; /* control data DMA map */
372 1.356 knakahar bus_dma_segment_t rxq_desc_seg; /* control data segment */
373 1.356 knakahar int rxq_desc_rseg; /* real number of control segment */
374 1.356 knakahar #define rxq_desc_dma rxq_desc_dmamap->dm_segs[0].ds_addr
375 1.466 knakahar #define rxq_descs rxq_descs_u->sctxu_rxdescs
376 1.466 knakahar #define rxq_ext_descs rxq_descs_u->sctxu_ext_rxdescs
377 1.466 knakahar #define rxq_nq_descs rxq_descs_u->sctxu_nq_rxdescs
378 1.356 knakahar
379 1.356 knakahar bus_addr_t rxq_rdt_reg; /* offset of RDT register */
380 1.356 knakahar
381 1.388 msaitoh int rxq_ptr; /* next ready Rx desc/queue ent */
382 1.356 knakahar int rxq_discard;
383 1.356 knakahar int rxq_len;
384 1.356 knakahar struct mbuf *rxq_head;
385 1.356 knakahar struct mbuf *rxq_tail;
386 1.356 knakahar struct mbuf **rxq_tailp;
387 1.356 knakahar
388 1.429 knakahar bool rxq_stopping;
389 1.429 knakahar
390 1.417 knakahar #ifdef WM_EVENT_COUNTERS
391 1.417 knakahar WM_Q_EVCNT_DEFINE(rxq, rxintr); /* Rx interrupts */
392 1.417 knakahar
393 1.417 knakahar WM_Q_EVCNT_DEFINE(rxq, rxipsum); /* IP checksums checked in-bound */
394 1.417 knakahar WM_Q_EVCNT_DEFINE(rxq, rxtusum); /* TCP/UDP cksums checked in-bound */
395 1.417 knakahar #endif
396 1.356 knakahar };
397 1.356 knakahar
398 1.405 knakahar struct wm_queue {
399 1.405 knakahar int wmq_id; /* index of transmit and receive queues */
400 1.405 knakahar int wmq_intr_idx; /* index of MSI-X tables */
401 1.405 knakahar
402 1.405 knakahar struct wm_txqueue wmq_txq;
403 1.405 knakahar struct wm_rxqueue wmq_rxq;
404 1.405 knakahar };
405 1.405 knakahar
406 1.424 msaitoh struct wm_phyop {
407 1.424 msaitoh int (*acquire)(struct wm_softc *);
408 1.424 msaitoh void (*release)(struct wm_softc *);
409 1.447 msaitoh int reset_delay_us;
410 1.424 msaitoh };
411 1.424 msaitoh
412 1.1 thorpej /*
413 1.1 thorpej * Software state per device.
414 1.1 thorpej */
415 1.1 thorpej struct wm_softc {
416 1.160 christos device_t sc_dev; /* generic device information */
417 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
418 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
419 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
420 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
421 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
422 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
423 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
424 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
425 1.336 msaitoh bus_size_t sc_flashs; /* flash registers space size */
426 1.392 msaitoh off_t sc_flashreg_offset; /*
427 1.392 msaitoh * offset to flash registers from
428 1.392 msaitoh * start of BAR
429 1.392 msaitoh */
430 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
431 1.199 msaitoh
432 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
433 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
434 1.199 msaitoh
435 1.123 jmcneill pci_chipset_tag_t sc_pc;
436 1.123 jmcneill pcitag_t sc_pcitag;
437 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
438 1.281 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability reg offset */
439 1.1 thorpej
440 1.304 msaitoh uint16_t sc_pcidevid; /* PCI device ID */
441 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
442 1.192 msaitoh int sc_rev; /* MAC revision */
443 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
444 1.292 msaitoh uint32_t sc_mediatype; /* Media type (Copper, Fiber, SERDES)*/
445 1.311 msaitoh #define WM_MEDIATYPE_UNKNOWN 0x00
446 1.311 msaitoh #define WM_MEDIATYPE_FIBER 0x01
447 1.311 msaitoh #define WM_MEDIATYPE_COPPER 0x02
448 1.311 msaitoh #define WM_MEDIATYPE_SERDES 0x03 /* Internal SERDES */
449 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
450 1.1 thorpej int sc_flags; /* flags; see below */
451 1.179 msaitoh int sc_if_flags; /* last if_flags */
452 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
453 1.199 msaitoh int sc_align_tweak;
454 1.1 thorpej
455 1.335 msaitoh void *sc_ihs[WM_MAX_NINTR]; /*
456 1.335 msaitoh * interrupt cookie.
457 1.335 msaitoh * legacy and msi use sc_ihs[0].
458 1.335 msaitoh */
459 1.335 msaitoh pci_intr_handle_t *sc_intrs; /* legacy and msi use sc_intrs[0] */
460 1.335 msaitoh int sc_nintrs; /* number of interrupts */
461 1.335 msaitoh
462 1.364 knakahar int sc_link_intr_idx; /* index of MSI-X tables */
463 1.364 knakahar
464 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
465 1.429 knakahar bool sc_core_stopping;
466 1.1 thorpej
467 1.328 msaitoh int sc_nvm_ver_major;
468 1.328 msaitoh int sc_nvm_ver_minor;
469 1.350 msaitoh int sc_nvm_ver_build;
470 1.294 msaitoh int sc_nvm_addrbits; /* NVM address bits */
471 1.328 msaitoh unsigned int sc_nvm_wordsize; /* NVM word size */
472 1.199 msaitoh int sc_ich8_flash_base;
473 1.199 msaitoh int sc_ich8_flash_bank_size;
474 1.199 msaitoh int sc_nvm_k1_enabled;
475 1.42 thorpej
476 1.405 knakahar int sc_nqueues;
477 1.405 knakahar struct wm_queue *sc_queue;
478 1.1 thorpej
479 1.404 knakahar int sc_affinity_offset;
480 1.404 knakahar
481 1.1 thorpej #ifdef WM_EVENT_COUNTERS
482 1.1 thorpej /* Event counters. */
483 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
484 1.1 thorpej
485 1.417 knakahar /* WM_T_82542_2_1 only */
486 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
487 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
488 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
489 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
490 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
491 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
492 1.1 thorpej
493 1.356 knakahar /* This variable are used only on the 82547. */
494 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
495 1.78 thorpej
496 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
497 1.1 thorpej #if 0
498 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
499 1.1 thorpej #endif
500 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
501 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
502 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
503 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
504 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
505 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
506 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
507 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
508 1.1 thorpej
509 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
510 1.325 msaitoh int sc_tbi_serdes_anegticks; /* autonegotiation ticks */
511 1.325 msaitoh int sc_tbi_serdes_ticks; /* tbi ticks */
512 1.1 thorpej
513 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
514 1.21 itojun
515 1.224 tls krndsource_t rnd_source; /* random source */
516 1.272 ozaki
517 1.424 msaitoh struct if_percpuq *sc_ipq; /* softint-based input queues */
518 1.424 msaitoh
519 1.357 knakahar kmutex_t *sc_core_lock; /* lock for softc operations */
520 1.424 msaitoh kmutex_t *sc_ich_phymtx; /*
521 1.424 msaitoh * 82574/82583/ICH/PCH specific PHY
522 1.424 msaitoh * mutex. For 82574/82583, the mutex
523 1.424 msaitoh * is used for both PHY and NVM.
524 1.424 msaitoh */
525 1.423 msaitoh kmutex_t *sc_ich_nvmmtx; /* ICH/PCH specific NVM mutex */
526 1.391 ozaki
527 1.424 msaitoh struct wm_phyop phy;
528 1.1 thorpej };
529 1.1 thorpej
530 1.357 knakahar #define WM_CORE_LOCK(_sc) if ((_sc)->sc_core_lock) mutex_enter((_sc)->sc_core_lock)
531 1.357 knakahar #define WM_CORE_UNLOCK(_sc) if ((_sc)->sc_core_lock) mutex_exit((_sc)->sc_core_lock)
532 1.357 knakahar #define WM_CORE_LOCKED(_sc) (!(_sc)->sc_core_lock || mutex_owned((_sc)->sc_core_lock))
533 1.272 ozaki
534 1.272 ozaki #ifdef WM_MPSAFE
535 1.272 ozaki #define CALLOUT_FLAGS CALLOUT_MPSAFE
536 1.272 ozaki #else
537 1.272 ozaki #define CALLOUT_FLAGS 0
538 1.272 ozaki #endif
539 1.272 ozaki
540 1.356 knakahar #define WM_RXCHAIN_RESET(rxq) \
541 1.1 thorpej do { \
542 1.356 knakahar (rxq)->rxq_tailp = &(rxq)->rxq_head; \
543 1.356 knakahar *(rxq)->rxq_tailp = NULL; \
544 1.356 knakahar (rxq)->rxq_len = 0; \
545 1.1 thorpej } while (/*CONSTCOND*/0)
546 1.1 thorpej
547 1.356 knakahar #define WM_RXCHAIN_LINK(rxq, m) \
548 1.1 thorpej do { \
549 1.356 knakahar *(rxq)->rxq_tailp = (rxq)->rxq_tail = (m); \
550 1.356 knakahar (rxq)->rxq_tailp = &(m)->m_next; \
551 1.1 thorpej } while (/*CONSTCOND*/0)
552 1.1 thorpej
553 1.1 thorpej #ifdef WM_EVENT_COUNTERS
554 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
555 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
556 1.417 knakahar
557 1.417 knakahar #define WM_Q_EVCNT_INCR(qname, evname) \
558 1.417 knakahar WM_EVCNT_INCR(&(qname)->qname##_ev_##evname)
559 1.417 knakahar #define WM_Q_EVCNT_ADD(qname, evname, val) \
560 1.417 knakahar WM_EVCNT_ADD(&(qname)->qname##_ev_##evname, (val))
561 1.417 knakahar #else /* !WM_EVENT_COUNTERS */
562 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
563 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
564 1.417 knakahar
565 1.417 knakahar #define WM_Q_EVCNT_INCR(qname, evname) /* nothing */
566 1.417 knakahar #define WM_Q_EVCNT_ADD(qname, evname, val) /* nothing */
567 1.417 knakahar #endif /* !WM_EVENT_COUNTERS */
568 1.1 thorpej
569 1.1 thorpej #define CSR_READ(sc, reg) \
570 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
571 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
572 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
573 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
574 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
575 1.1 thorpej
576 1.392 msaitoh #define ICH8_FLASH_READ32(sc, reg) \
577 1.392 msaitoh bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, \
578 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
579 1.392 msaitoh #define ICH8_FLASH_WRITE32(sc, reg, data) \
580 1.392 msaitoh bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, \
581 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
582 1.392 msaitoh
583 1.392 msaitoh #define ICH8_FLASH_READ16(sc, reg) \
584 1.392 msaitoh bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, \
585 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
586 1.392 msaitoh #define ICH8_FLASH_WRITE16(sc, reg, data) \
587 1.392 msaitoh bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, \
588 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
589 1.139 bouyer
590 1.398 knakahar #define WM_CDTXADDR(txq, x) ((txq)->txq_desc_dma + WM_CDTXOFF((txq), (x)))
591 1.466 knakahar #define WM_CDRXADDR(rxq, x) ((rxq)->rxq_desc_dma + WM_CDRXOFF((rxq), (x)))
592 1.1 thorpej
593 1.356 knakahar #define WM_CDTXADDR_LO(txq, x) (WM_CDTXADDR((txq), (x)) & 0xffffffffU)
594 1.356 knakahar #define WM_CDTXADDR_HI(txq, x) \
595 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
596 1.356 knakahar (uint64_t)WM_CDTXADDR((txq), (x)) >> 32 : 0)
597 1.69 thorpej
598 1.356 knakahar #define WM_CDRXADDR_LO(rxq, x) (WM_CDRXADDR((rxq), (x)) & 0xffffffffU)
599 1.356 knakahar #define WM_CDRXADDR_HI(rxq, x) \
600 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
601 1.356 knakahar (uint64_t)WM_CDRXADDR((rxq), (x)) >> 32 : 0)
602 1.69 thorpej
603 1.280 msaitoh /*
604 1.280 msaitoh * Register read/write functions.
605 1.280 msaitoh * Other than CSR_{READ|WRITE}().
606 1.280 msaitoh */
607 1.280 msaitoh #if 0
608 1.280 msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
609 1.280 msaitoh #endif
610 1.280 msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
611 1.280 msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
612 1.280 msaitoh uint32_t, uint32_t);
613 1.280 msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
614 1.280 msaitoh
615 1.280 msaitoh /*
616 1.352 knakahar * Descriptor sync/init functions.
617 1.352 knakahar */
618 1.362 knakahar static inline void wm_cdtxsync(struct wm_txqueue *, int, int, int);
619 1.362 knakahar static inline void wm_cdrxsync(struct wm_rxqueue *, int, int);
620 1.362 knakahar static inline void wm_init_rxdesc(struct wm_rxqueue *, int);
621 1.352 knakahar
622 1.352 knakahar /*
623 1.280 msaitoh * Device driver interface functions and commonly used functions.
624 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
625 1.280 msaitoh */
626 1.280 msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
627 1.280 msaitoh static int wm_match(device_t, cfdata_t, void *);
628 1.280 msaitoh static void wm_attach(device_t, device_t, void *);
629 1.280 msaitoh static int wm_detach(device_t, int);
630 1.280 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
631 1.280 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
632 1.47 thorpej static void wm_watchdog(struct ifnet *);
633 1.403 knakahar static void wm_watchdog_txq(struct ifnet *, struct wm_txqueue *);
634 1.280 msaitoh static void wm_tick(void *);
635 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
636 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
637 1.280 msaitoh /* MAC address related */
638 1.306 msaitoh static uint16_t wm_check_alt_mac_addr(struct wm_softc *);
639 1.280 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
640 1.280 msaitoh static void wm_set_ral(struct wm_softc *, const uint8_t *, int);
641 1.280 msaitoh static uint32_t wm_mchash(struct wm_softc *, const uint8_t *);
642 1.280 msaitoh static void wm_set_filter(struct wm_softc *);
643 1.280 msaitoh /* Reset and init related */
644 1.280 msaitoh static void wm_set_vlan(struct wm_softc *);
645 1.280 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
646 1.280 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
647 1.280 msaitoh static void wm_lan_init_done(struct wm_softc *);
648 1.280 msaitoh static void wm_get_cfg_done(struct wm_softc *);
649 1.312 msaitoh static void wm_initialize_hardware_bits(struct wm_softc *);
650 1.320 msaitoh static uint32_t wm_rxpbs_adjust_82580(uint32_t);
651 1.447 msaitoh static void wm_reset_phy(struct wm_softc *);
652 1.443 msaitoh static void wm_flush_desc_rings(struct wm_softc *);
653 1.280 msaitoh static void wm_reset(struct wm_softc *);
654 1.362 knakahar static int wm_add_rxbuf(struct wm_rxqueue *, int);
655 1.362 knakahar static void wm_rxdrain(struct wm_rxqueue *);
656 1.372 knakahar static void wm_rss_getkey(uint8_t *);
657 1.365 knakahar static void wm_init_rss(struct wm_softc *);
658 1.371 msaitoh static void wm_adjust_qnum(struct wm_softc *, int);
659 1.371 msaitoh static int wm_setup_legacy(struct wm_softc *);
660 1.371 msaitoh static int wm_setup_msix(struct wm_softc *);
661 1.47 thorpej static int wm_init(struct ifnet *);
662 1.272 ozaki static int wm_init_locked(struct ifnet *);
663 1.429 knakahar static void wm_turnon(struct wm_softc *);
664 1.429 knakahar static void wm_turnoff(struct wm_softc *);
665 1.47 thorpej static void wm_stop(struct ifnet *, int);
666 1.272 ozaki static void wm_stop_locked(struct ifnet *, int);
667 1.280 msaitoh static void wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
668 1.280 msaitoh static void wm_82547_txfifo_stall(void *);
669 1.280 msaitoh static int wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
670 1.353 knakahar /* DMA related */
671 1.362 knakahar static int wm_alloc_tx_descs(struct wm_softc *, struct wm_txqueue *);
672 1.362 knakahar static void wm_free_tx_descs(struct wm_softc *, struct wm_txqueue *);
673 1.362 knakahar static void wm_init_tx_descs(struct wm_softc *, struct wm_txqueue *);
674 1.405 knakahar static void wm_init_tx_regs(struct wm_softc *, struct wm_queue *,
675 1.405 knakahar struct wm_txqueue *);
676 1.362 knakahar static int wm_alloc_rx_descs(struct wm_softc *, struct wm_rxqueue *);
677 1.362 knakahar static void wm_free_rx_descs(struct wm_softc *, struct wm_rxqueue *);
678 1.405 knakahar static void wm_init_rx_regs(struct wm_softc *, struct wm_queue *,
679 1.405 knakahar struct wm_rxqueue *);
680 1.362 knakahar static int wm_alloc_tx_buffer(struct wm_softc *, struct wm_txqueue *);
681 1.362 knakahar static void wm_free_tx_buffer(struct wm_softc *, struct wm_txqueue *);
682 1.362 knakahar static void wm_init_tx_buffer(struct wm_softc *, struct wm_txqueue *);
683 1.362 knakahar static int wm_alloc_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
684 1.362 knakahar static void wm_free_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
685 1.362 knakahar static int wm_init_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
686 1.405 knakahar static void wm_init_tx_queue(struct wm_softc *, struct wm_queue *,
687 1.405 knakahar struct wm_txqueue *);
688 1.405 knakahar static int wm_init_rx_queue(struct wm_softc *, struct wm_queue *,
689 1.405 knakahar struct wm_rxqueue *);
690 1.353 knakahar static int wm_alloc_txrx_queues(struct wm_softc *);
691 1.353 knakahar static void wm_free_txrx_queues(struct wm_softc *);
692 1.355 knakahar static int wm_init_txrx_queues(struct wm_softc *);
693 1.280 msaitoh /* Start */
694 1.371 msaitoh static int wm_tx_offload(struct wm_softc *, struct wm_txsoft *,
695 1.371 msaitoh uint32_t *, uint8_t *);
696 1.454 knakahar static inline int wm_select_txqueue(struct ifnet *, struct mbuf *);
697 1.280 msaitoh static void wm_start(struct ifnet *);
698 1.280 msaitoh static void wm_start_locked(struct ifnet *);
699 1.454 knakahar static int wm_transmit(struct ifnet *, struct mbuf *);
700 1.454 knakahar static void wm_transmit_locked(struct ifnet *, struct wm_txqueue *);
701 1.454 knakahar static void wm_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
702 1.403 knakahar static int wm_nq_tx_offload(struct wm_softc *, struct wm_txqueue *,
703 1.403 knakahar struct wm_txsoft *, uint32_t *, uint32_t *, bool *);
704 1.280 msaitoh static void wm_nq_start(struct ifnet *);
705 1.280 msaitoh static void wm_nq_start_locked(struct ifnet *);
706 1.403 knakahar static int wm_nq_transmit(struct ifnet *, struct mbuf *);
707 1.403 knakahar static void wm_nq_transmit_locked(struct ifnet *, struct wm_txqueue *);
708 1.403 knakahar static void wm_nq_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
709 1.456 ozaki static void wm_deferred_start(struct ifnet *);
710 1.280 msaitoh /* Interrupt */
711 1.403 knakahar static int wm_txeof(struct wm_softc *, struct wm_txqueue *);
712 1.362 knakahar static void wm_rxeof(struct wm_rxqueue *);
713 1.280 msaitoh static void wm_linkintr_gmii(struct wm_softc *, uint32_t);
714 1.280 msaitoh static void wm_linkintr_tbi(struct wm_softc *, uint32_t);
715 1.325 msaitoh static void wm_linkintr_serdes(struct wm_softc *, uint32_t);
716 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
717 1.335 msaitoh static int wm_intr_legacy(void *);
718 1.405 knakahar static int wm_txrxintr_msix(void *);
719 1.335 msaitoh static int wm_linkintr_msix(void *);
720 1.1 thorpej
721 1.280 msaitoh /*
722 1.280 msaitoh * Media related.
723 1.292 msaitoh * GMII, SGMII, TBI, SERDES and SFP.
724 1.280 msaitoh */
725 1.325 msaitoh /* Common */
726 1.325 msaitoh static void wm_tbi_serdes_set_linkled(struct wm_softc *);
727 1.280 msaitoh /* GMII related */
728 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
729 1.280 msaitoh static int wm_get_phy_id_82575(struct wm_softc *);
730 1.280 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
731 1.324 msaitoh static int wm_gmii_mediachange(struct ifnet *);
732 1.280 msaitoh static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
733 1.280 msaitoh static void wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
734 1.280 msaitoh static uint32_t wm_i82543_mii_recvbits(struct wm_softc *);
735 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
736 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
737 1.424 msaitoh static int wm_gmii_mdic_readreg(device_t, int, int);
738 1.424 msaitoh static void wm_gmii_mdic_writereg(device_t, int, int, int);
739 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
740 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
741 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
742 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
743 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
744 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
745 1.280 msaitoh static void wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
746 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
747 1.424 msaitoh static int wm_gmii_hv_readreg_locked(device_t, int, int);
748 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
749 1.424 msaitoh static void wm_gmii_hv_writereg_locked(device_t, int, int, int);
750 1.243 msaitoh static int wm_gmii_82580_readreg(device_t, int, int);
751 1.243 msaitoh static void wm_gmii_82580_writereg(device_t, int, int, int);
752 1.329 msaitoh static int wm_gmii_gs40g_readreg(device_t, int, int);
753 1.329 msaitoh static void wm_gmii_gs40g_writereg(device_t, int, int, int);
754 1.280 msaitoh static void wm_gmii_statchg(struct ifnet *);
755 1.453 msaitoh /*
756 1.453 msaitoh * kumeran related (80003, ICH* and PCH*).
757 1.453 msaitoh * These functions are not for accessing MII registers but for accessing
758 1.453 msaitoh * kumeran specific registers.
759 1.453 msaitoh */
760 1.280 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
761 1.424 msaitoh static int wm_kmrn_readreg_locked(struct wm_softc *, int);
762 1.280 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
763 1.424 msaitoh static void wm_kmrn_writereg_locked(struct wm_softc *, int, int);
764 1.280 msaitoh /* SGMII */
765 1.265 msaitoh static bool wm_sgmii_uses_mdio(struct wm_softc *);
766 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
767 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
768 1.280 msaitoh /* TBI related */
769 1.280 msaitoh static void wm_tbi_mediainit(struct wm_softc *);
770 1.324 msaitoh static int wm_tbi_mediachange(struct ifnet *);
771 1.280 msaitoh static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
772 1.325 msaitoh static int wm_check_for_link(struct wm_softc *);
773 1.325 msaitoh static void wm_tbi_tick(struct wm_softc *);
774 1.325 msaitoh /* SERDES related */
775 1.325 msaitoh static void wm_serdes_power_up_link_82575(struct wm_softc *);
776 1.325 msaitoh static int wm_serdes_mediachange(struct ifnet *);
777 1.325 msaitoh static void wm_serdes_mediastatus(struct ifnet *, struct ifmediareq *);
778 1.325 msaitoh static void wm_serdes_tick(struct wm_softc *);
779 1.292 msaitoh /* SFP related */
780 1.295 msaitoh static int wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
781 1.295 msaitoh static uint32_t wm_sfp_get_media_type(struct wm_softc *);
782 1.167 msaitoh
783 1.280 msaitoh /*
784 1.280 msaitoh * NVM related.
785 1.280 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
786 1.280 msaitoh */
787 1.294 msaitoh /* Misc functions */
788 1.280 msaitoh static void wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
789 1.280 msaitoh static void wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
790 1.294 msaitoh static int wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
791 1.280 msaitoh /* Microwire */
792 1.280 msaitoh static int wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
793 1.280 msaitoh /* SPI */
794 1.280 msaitoh static int wm_nvm_ready_spi(struct wm_softc *);
795 1.280 msaitoh static int wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
796 1.280 msaitoh /* Using with EERD */
797 1.280 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
798 1.280 msaitoh static int wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
799 1.280 msaitoh /* Flash */
800 1.280 msaitoh static int wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
801 1.280 msaitoh unsigned int *);
802 1.280 msaitoh static int32_t wm_ich8_cycle_init(struct wm_softc *);
803 1.280 msaitoh static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
804 1.280 msaitoh static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
805 1.392 msaitoh uint32_t *);
806 1.280 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
807 1.280 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
808 1.392 msaitoh static int32_t wm_read_ich8_dword(struct wm_softc *, uint32_t, uint32_t *);
809 1.280 msaitoh static int wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
810 1.392 msaitoh static int wm_nvm_read_spt(struct wm_softc *, int, int, uint16_t *);
811 1.321 msaitoh /* iNVM */
812 1.321 msaitoh static int wm_nvm_read_word_invm(struct wm_softc *, uint16_t, uint16_t *);
813 1.321 msaitoh static int wm_nvm_read_invm(struct wm_softc *, int, int, uint16_t *);
814 1.327 msaitoh /* Lock, detecting NVM type, validate checksum and read */
815 1.280 msaitoh static int wm_nvm_acquire(struct wm_softc *);
816 1.280 msaitoh static void wm_nvm_release(struct wm_softc *);
817 1.280 msaitoh static int wm_nvm_is_onboard_eeprom(struct wm_softc *);
818 1.321 msaitoh static int wm_nvm_get_flash_presence_i210(struct wm_softc *);
819 1.280 msaitoh static int wm_nvm_validate_checksum(struct wm_softc *);
820 1.347 msaitoh static void wm_nvm_version_invm(struct wm_softc *);
821 1.328 msaitoh static void wm_nvm_version(struct wm_softc *);
822 1.280 msaitoh static int wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
823 1.1 thorpej
824 1.280 msaitoh /*
825 1.280 msaitoh * Hardware semaphores.
826 1.280 msaitoh * Very complexed...
827 1.280 msaitoh */
828 1.424 msaitoh static int wm_get_null(struct wm_softc *);
829 1.424 msaitoh static void wm_put_null(struct wm_softc *);
830 1.424 msaitoh static int wm_get_swsm_semaphore(struct wm_softc *); /* 8257[123] */
831 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
832 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
833 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
834 1.424 msaitoh static int wm_get_phy_82575(struct wm_softc *);
835 1.424 msaitoh static void wm_put_phy_82575(struct wm_softc *);
836 1.424 msaitoh static int wm_get_swfwhw_semaphore(struct wm_softc *); /* For 574/583 */
837 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
838 1.424 msaitoh static int wm_get_swflag_ich8lan(struct wm_softc *); /* For PHY */
839 1.424 msaitoh static void wm_put_swflag_ich8lan(struct wm_softc *);
840 1.423 msaitoh static int wm_get_nvm_ich8lan(struct wm_softc *); /* For NVM */
841 1.423 msaitoh static void wm_put_nvm_ich8lan(struct wm_softc *);
842 1.259 msaitoh static int wm_get_hw_semaphore_82573(struct wm_softc *);
843 1.259 msaitoh static void wm_put_hw_semaphore_82573(struct wm_softc *);
844 1.139 bouyer
845 1.280 msaitoh /*
846 1.280 msaitoh * Management mode and power management related subroutines.
847 1.280 msaitoh * BMC, AMT, suspend/resume and EEE.
848 1.280 msaitoh */
849 1.439 msaitoh #if 0
850 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
851 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
852 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
853 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
854 1.378 msaitoh #endif
855 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
856 1.386 msaitoh static bool wm_phy_resetisblocked(struct wm_softc *);
857 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
858 1.280 msaitoh static void wm_release_hw_control(struct wm_softc *);
859 1.392 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, bool);
860 1.280 msaitoh static void wm_smbustopci(struct wm_softc *);
861 1.280 msaitoh static void wm_init_manageability(struct wm_softc *);
862 1.280 msaitoh static void wm_release_manageability(struct wm_softc *);
863 1.280 msaitoh static void wm_get_wakeup(struct wm_softc *);
864 1.447 msaitoh static void wm_ulp_disable(struct wm_softc *);
865 1.280 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
866 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
867 1.280 msaitoh static void wm_enable_wakeup(struct wm_softc *);
868 1.377 msaitoh /* LPLU (Low Power Link Up) */
869 1.377 msaitoh static void wm_lplu_d0_disable(struct wm_softc *);
870 1.377 msaitoh static void wm_lplu_d0_disable_pch(struct wm_softc *);
871 1.280 msaitoh /* EEE */
872 1.280 msaitoh static void wm_set_eee_i350(struct wm_softc *);
873 1.280 msaitoh
874 1.280 msaitoh /*
875 1.280 msaitoh * Workarounds (mainly PHY related).
876 1.280 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
877 1.280 msaitoh */
878 1.280 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
879 1.280 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
880 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
881 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
882 1.424 msaitoh static int wm_k1_gig_workaround_hv(struct wm_softc *, int);
883 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
884 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
885 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
886 1.325 msaitoh static void wm_reset_mdicnfg_82580(struct wm_softc *);
887 1.447 msaitoh static bool wm_phy_is_accessible_pchlan(struct wm_softc *);
888 1.447 msaitoh static void wm_toggle_lanphypc_pch_lpt(struct wm_softc *);
889 1.445 msaitoh static int wm_platform_pm_pch_lpt(struct wm_softc *, bool);
890 1.329 msaitoh static void wm_pll_workaround_i210(struct wm_softc *);
891 1.1 thorpej
892 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
893 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
894 1.1 thorpej
895 1.1 thorpej /*
896 1.1 thorpej * Devices supported by this driver.
897 1.1 thorpej */
898 1.76 thorpej static const struct wm_product {
899 1.1 thorpej pci_vendor_id_t wmp_vendor;
900 1.1 thorpej pci_product_id_t wmp_product;
901 1.1 thorpej const char *wmp_name;
902 1.43 thorpej wm_chip_type wmp_type;
903 1.292 msaitoh uint32_t wmp_flags;
904 1.311 msaitoh #define WMP_F_UNKNOWN WM_MEDIATYPE_UNKNOWN
905 1.311 msaitoh #define WMP_F_FIBER WM_MEDIATYPE_FIBER
906 1.311 msaitoh #define WMP_F_COPPER WM_MEDIATYPE_COPPER
907 1.311 msaitoh #define WMP_F_SERDES WM_MEDIATYPE_SERDES
908 1.292 msaitoh #define WMP_MEDIATYPE(x) ((x) & 0x03)
909 1.1 thorpej } wm_products[] = {
910 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
911 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
912 1.291 msaitoh WM_T_82542_2_1, WMP_F_FIBER },
913 1.1 thorpej
914 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
915 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
916 1.291 msaitoh WM_T_82543, WMP_F_FIBER },
917 1.1 thorpej
918 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
919 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
920 1.291 msaitoh WM_T_82543, WMP_F_COPPER },
921 1.1 thorpej
922 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
923 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
924 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
925 1.1 thorpej
926 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
927 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
928 1.291 msaitoh WM_T_82544, WMP_F_FIBER },
929 1.1 thorpej
930 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
931 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
932 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
933 1.1 thorpej
934 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
935 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
936 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
937 1.1 thorpej
938 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
939 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
940 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
941 1.34 kent
942 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
943 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
944 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
945 1.55 thorpej
946 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
947 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
948 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
949 1.34 kent
950 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
951 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
952 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
953 1.33 kent
954 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
955 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
956 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
957 1.17 thorpej
958 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
959 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
960 1.291 msaitoh WM_T_82545, WMP_F_COPPER },
961 1.17 thorpej
962 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
963 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
964 1.291 msaitoh WM_T_82545_3, WMP_F_COPPER },
965 1.55 thorpej
966 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
967 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
968 1.291 msaitoh WM_T_82545_3, WMP_F_FIBER },
969 1.279 msaitoh
970 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
971 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
972 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
973 1.279 msaitoh
974 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
975 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
976 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
977 1.39 thorpej
978 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
979 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
980 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
981 1.17 thorpej
982 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
983 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
984 1.291 msaitoh WM_T_82545, WMP_F_FIBER },
985 1.17 thorpej
986 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
987 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
988 1.291 msaitoh WM_T_82546, WMP_F_FIBER },
989 1.17 thorpej
990 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
991 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
992 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
993 1.55 thorpej
994 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
995 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
996 1.291 msaitoh WM_T_82546_3, WMP_F_FIBER },
997 1.279 msaitoh
998 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
999 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
1000 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
1001 1.279 msaitoh
1002 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
1003 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
1004 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1005 1.127 bouyer
1006 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
1007 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
1008 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1009 1.127 bouyer
1010 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
1011 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
1012 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1013 1.116 msaitoh
1014 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
1015 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
1016 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
1017 1.63 thorpej
1018 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
1019 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
1020 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
1021 1.116 msaitoh
1022 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
1023 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
1024 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
1025 1.57 thorpej
1026 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
1027 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
1028 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1029 1.57 thorpej
1030 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
1031 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
1032 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1033 1.57 thorpej
1034 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
1035 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
1036 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1037 1.57 thorpej
1038 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
1039 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
1040 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1041 1.101 tron
1042 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
1043 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
1044 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
1045 1.57 thorpej
1046 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
1047 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
1048 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
1049 1.116 msaitoh
1050 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
1051 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
1052 1.291 msaitoh WM_T_82547_2, WMP_F_COPPER },
1053 1.116 msaitoh
1054 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
1055 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
1056 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
1057 1.116 msaitoh
1058 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
1059 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
1060 1.291 msaitoh WM_T_82571, WMP_F_FIBER },
1061 1.279 msaitoh
1062 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
1063 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
1064 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
1065 1.279 msaitoh
1066 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
1067 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
1068 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
1069 1.127 bouyer
1070 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
1071 1.299 msaitoh "Intel PRO/1000 PT Quad Port Server Adapter",
1072 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
1073 1.299 msaitoh
1074 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
1075 1.299 msaitoh "Intel Gigabit PT Quad Port Server ExpressModule",
1076 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
1077 1.299 msaitoh
1078 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
1079 1.299 msaitoh "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
1080 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
1081 1.299 msaitoh
1082 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
1083 1.299 msaitoh "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
1084 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
1085 1.299 msaitoh
1086 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
1087 1.299 msaitoh "Intel 82571EB Quad 1000baseX Ethernet",
1088 1.299 msaitoh WM_T_82571, WMP_F_FIBER, },
1089 1.299 msaitoh
1090 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
1091 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1092 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1093 1.116 msaitoh
1094 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
1095 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
1096 1.291 msaitoh WM_T_82572, WMP_F_FIBER },
1097 1.279 msaitoh
1098 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
1099 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
1100 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
1101 1.116 msaitoh
1102 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
1103 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1104 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1105 1.116 msaitoh
1106 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
1107 1.116 msaitoh "Intel i82573E",
1108 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1109 1.116 msaitoh
1110 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
1111 1.117 msaitoh "Intel i82573E IAMT",
1112 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1113 1.116 msaitoh
1114 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
1115 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
1116 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1117 1.116 msaitoh
1118 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
1119 1.165 sborrill "Intel i82574L",
1120 1.291 msaitoh WM_T_82574, WMP_F_COPPER },
1121 1.165 sborrill
1122 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574LA,
1123 1.299 msaitoh "Intel i82574L",
1124 1.299 msaitoh WM_T_82574, WMP_F_COPPER },
1125 1.299 msaitoh
1126 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
1127 1.185 msaitoh "Intel i82583V",
1128 1.291 msaitoh WM_T_82583, WMP_F_COPPER },
1129 1.185 msaitoh
1130 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
1131 1.127 bouyer "i80003 dual 1000baseT Ethernet",
1132 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1133 1.127 bouyer
1134 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
1135 1.127 bouyer "i80003 dual 1000baseX Ethernet",
1136 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1137 1.279 msaitoh
1138 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
1139 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
1140 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1141 1.127 bouyer
1142 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
1143 1.127 bouyer "Intel i80003 1000baseT Ethernet",
1144 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1145 1.279 msaitoh
1146 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
1147 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
1148 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1149 1.279 msaitoh
1150 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
1151 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
1152 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1153 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
1154 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
1155 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1156 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
1157 1.139 bouyer "Intel i82801H LAN Controller",
1158 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1159 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
1160 1.438 msaitoh "Intel i82801H (IFE) 10/100 LAN Controller",
1161 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1162 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
1163 1.139 bouyer "Intel i82801H (M) LAN Controller",
1164 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1165 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
1166 1.438 msaitoh "Intel i82801H IFE (GT) 10/100 LAN Controller",
1167 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1168 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
1169 1.438 msaitoh "Intel i82801H IFE (G) 10/100 LAN Controller",
1170 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1171 1.426 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_82567V_3,
1172 1.426 msaitoh "82567V-3 LAN Controller",
1173 1.426 msaitoh WM_T_ICH8, WMP_F_COPPER },
1174 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
1175 1.144 msaitoh "82801I (AMT) LAN Controller",
1176 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1177 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
1178 1.438 msaitoh "82801I 10/100 LAN Controller",
1179 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1180 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
1181 1.438 msaitoh "82801I (G) 10/100 LAN Controller",
1182 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1183 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
1184 1.438 msaitoh "82801I (GT) 10/100 LAN Controller",
1185 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1186 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
1187 1.144 msaitoh "82801I (C) LAN Controller",
1188 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1189 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
1190 1.162 bouyer "82801I mobile LAN Controller",
1191 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1192 1.459 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_V,
1193 1.162 bouyer "82801I mobile (V) LAN Controller",
1194 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1195 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
1196 1.162 bouyer "82801I mobile (AMT) LAN Controller",
1197 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1198 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
1199 1.191 msaitoh "82567LM-4 LAN Controller",
1200 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1201 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
1202 1.191 msaitoh "82567LM-2 LAN Controller",
1203 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1204 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
1205 1.191 msaitoh "82567LF-2 LAN Controller",
1206 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1207 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
1208 1.164 markd "82567LM-3 LAN Controller",
1209 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1210 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
1211 1.167 msaitoh "82567LF-3 LAN Controller",
1212 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1213 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
1214 1.191 msaitoh "82567V-2 LAN Controller",
1215 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1216 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
1217 1.221 msaitoh "82567V-3? LAN Controller",
1218 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1219 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
1220 1.221 msaitoh "HANKSVILLE LAN Controller",
1221 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1222 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
1223 1.207 msaitoh "PCH LAN (82577LM) Controller",
1224 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1225 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
1226 1.207 msaitoh "PCH LAN (82577LC) Controller",
1227 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1228 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
1229 1.190 msaitoh "PCH LAN (82578DM) Controller",
1230 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1231 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
1232 1.190 msaitoh "PCH LAN (82578DC) Controller",
1233 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1234 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
1235 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
1236 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1237 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
1238 1.221 msaitoh "PCH2 LAN (82579V) Controller",
1239 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1240 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
1241 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
1242 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1243 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
1244 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
1245 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
1246 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
1247 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
1248 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1249 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
1250 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
1251 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1252 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
1253 1.199 msaitoh "82576 1000BaseT Ethernet",
1254 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1255 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
1256 1.199 msaitoh "82576 1000BaseX Ethernet",
1257 1.291 msaitoh WM_T_82576, WMP_F_FIBER },
1258 1.279 msaitoh
1259 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
1260 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1261 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1262 1.279 msaitoh
1263 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
1264 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
1265 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1266 1.299 msaitoh
1267 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
1268 1.299 msaitoh "82576 Gigabit ET2 Quad Port Server Adapter",
1269 1.299 msaitoh WM_T_82576, WMP_F_COPPER },
1270 1.299 msaitoh
1271 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
1272 1.199 msaitoh "82576 gigabit Ethernet",
1273 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1274 1.279 msaitoh
1275 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
1276 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1277 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1278 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
1279 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
1280 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1281 1.279 msaitoh
1282 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
1283 1.199 msaitoh "82580 1000BaseT Ethernet",
1284 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1285 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
1286 1.199 msaitoh "82580 1000BaseX Ethernet",
1287 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1288 1.279 msaitoh
1289 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
1290 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
1291 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
1292 1.279 msaitoh
1293 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
1294 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
1295 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1296 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
1297 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1298 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1299 1.300 msaitoh
1300 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1301 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1302 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1303 1.300 msaitoh
1304 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
1305 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SGMII)",
1306 1.304 msaitoh WM_T_82580, WMP_F_COPPER },
1307 1.304 msaitoh
1308 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
1309 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SERDES)",
1310 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1311 1.304 msaitoh
1312 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
1313 1.304 msaitoh "DH89XXCC 1000BASE-KX Ethernet",
1314 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1315 1.304 msaitoh
1316 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SFP,
1317 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SFP)",
1318 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1319 1.304 msaitoh
1320 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_COPPER,
1321 1.228 msaitoh "I350 Gigabit Network Connection",
1322 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1323 1.304 msaitoh
1324 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_FIBER,
1325 1.228 msaitoh "I350 Gigabit Fiber Network Connection",
1326 1.291 msaitoh WM_T_I350, WMP_F_FIBER },
1327 1.279 msaitoh
1328 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SERDES,
1329 1.228 msaitoh "I350 Gigabit Backplane Connection",
1330 1.228 msaitoh WM_T_I350, WMP_F_SERDES },
1331 1.292 msaitoh
1332 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_DA4,
1333 1.299 msaitoh "I350 Quad Port Gigabit Ethernet",
1334 1.299 msaitoh WM_T_I350, WMP_F_SERDES },
1335 1.299 msaitoh
1336 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SGMII,
1337 1.228 msaitoh "I350 Gigabit Connection",
1338 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1339 1.292 msaitoh
1340 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_1000KX,
1341 1.308 msaitoh "I354 Gigabit Ethernet (KX)",
1342 1.308 msaitoh WM_T_I354, WMP_F_SERDES },
1343 1.308 msaitoh
1344 1.265 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_SGMII,
1345 1.308 msaitoh "I354 Gigabit Ethernet (SGMII)",
1346 1.308 msaitoh WM_T_I354, WMP_F_COPPER },
1347 1.308 msaitoh
1348 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_25GBE,
1349 1.308 msaitoh "I354 Gigabit Ethernet (2.5G)",
1350 1.291 msaitoh WM_T_I354, WMP_F_COPPER },
1351 1.308 msaitoh
1352 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_T1,
1353 1.247 msaitoh "I210-T1 Ethernet Server Adapter",
1354 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1355 1.299 msaitoh
1356 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
1357 1.247 msaitoh "I210 Ethernet (Copper OEM)",
1358 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1359 1.299 msaitoh
1360 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_IT,
1361 1.247 msaitoh "I210 Ethernet (Copper IT)",
1362 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1363 1.299 msaitoh
1364 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_WOF,
1365 1.299 msaitoh "I210 Ethernet (FLASH less)",
1366 1.299 msaitoh WM_T_I210, WMP_F_COPPER },
1367 1.299 msaitoh
1368 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_FIBER,
1369 1.247 msaitoh "I210 Gigabit Ethernet (Fiber)",
1370 1.291 msaitoh WM_T_I210, WMP_F_FIBER },
1371 1.279 msaitoh
1372 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES,
1373 1.247 msaitoh "I210 Gigabit Ethernet (SERDES)",
1374 1.247 msaitoh WM_T_I210, WMP_F_SERDES },
1375 1.292 msaitoh
1376 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES_WOF,
1377 1.299 msaitoh "I210 Gigabit Ethernet (FLASH less)",
1378 1.299 msaitoh WM_T_I210, WMP_F_SERDES },
1379 1.299 msaitoh
1380 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SGMII,
1381 1.247 msaitoh "I210 Gigabit Ethernet (SGMII)",
1382 1.292 msaitoh WM_T_I210, WMP_F_COPPER },
1383 1.292 msaitoh
1384 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I211_COPPER,
1385 1.247 msaitoh "I211 Ethernet (COPPER)",
1386 1.291 msaitoh WM_T_I211, WMP_F_COPPER },
1387 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_V,
1388 1.249 msaitoh "I217 V Ethernet Connection",
1389 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1390 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_LM,
1391 1.249 msaitoh "I217 LM Ethernet Connection",
1392 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1393 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V,
1394 1.249 msaitoh "I218 V Ethernet Connection",
1395 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1396 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V2,
1397 1.298 msaitoh "I218 V Ethernet Connection",
1398 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1399 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V3,
1400 1.298 msaitoh "I218 V Ethernet Connection",
1401 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1402 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM,
1403 1.249 msaitoh "I218 LM Ethernet Connection",
1404 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1405 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM2,
1406 1.298 msaitoh "I218 LM Ethernet Connection",
1407 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1408 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM3,
1409 1.298 msaitoh "I218 LM Ethernet Connection",
1410 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1411 1.392 msaitoh #if 0
1412 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V,
1413 1.392 msaitoh "I219 V Ethernet Connection",
1414 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1415 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V2,
1416 1.392 msaitoh "I219 V Ethernet Connection",
1417 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1418 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V4,
1419 1.422 msaitoh "I219 V Ethernet Connection",
1420 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1421 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V5,
1422 1.422 msaitoh "I219 V Ethernet Connection",
1423 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1424 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM,
1425 1.392 msaitoh "I219 LM Ethernet Connection",
1426 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1427 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM2,
1428 1.392 msaitoh "I219 LM Ethernet Connection",
1429 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1430 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM3,
1431 1.422 msaitoh "I219 LM Ethernet Connection",
1432 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1433 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM4,
1434 1.422 msaitoh "I219 LM Ethernet Connection",
1435 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1436 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM5,
1437 1.422 msaitoh "I219 LM Ethernet Connection",
1438 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1439 1.392 msaitoh #endif
1440 1.1 thorpej { 0, 0,
1441 1.1 thorpej NULL,
1442 1.1 thorpej 0, 0 },
1443 1.1 thorpej };
1444 1.1 thorpej
1445 1.280 msaitoh /*
1446 1.280 msaitoh * Register read/write functions.
1447 1.280 msaitoh * Other than CSR_{READ|WRITE}().
1448 1.280 msaitoh */
1449 1.280 msaitoh
1450 1.53 thorpej #if 0 /* Not currently used */
1451 1.110 perry static inline uint32_t
1452 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1453 1.53 thorpej {
1454 1.53 thorpej
1455 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1456 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1457 1.53 thorpej }
1458 1.53 thorpej #endif
1459 1.53 thorpej
1460 1.110 perry static inline void
1461 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1462 1.53 thorpej {
1463 1.53 thorpej
1464 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1465 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1466 1.53 thorpej }
1467 1.53 thorpej
1468 1.110 perry static inline void
1469 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1470 1.199 msaitoh uint32_t data)
1471 1.199 msaitoh {
1472 1.199 msaitoh uint32_t regval;
1473 1.199 msaitoh int i;
1474 1.199 msaitoh
1475 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1476 1.199 msaitoh
1477 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1478 1.199 msaitoh
1479 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1480 1.199 msaitoh delay(5);
1481 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1482 1.199 msaitoh break;
1483 1.199 msaitoh }
1484 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1485 1.280 msaitoh aprint_error("%s: WARNING:"
1486 1.280 msaitoh " i82575 reg 0x%08x setup did not indicate ready\n",
1487 1.199 msaitoh device_xname(sc->sc_dev), reg);
1488 1.199 msaitoh }
1489 1.199 msaitoh }
1490 1.199 msaitoh
1491 1.199 msaitoh static inline void
1492 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1493 1.69 thorpej {
1494 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1495 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1496 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1497 1.69 thorpej else
1498 1.69 thorpej wa->wa_high = 0;
1499 1.69 thorpej }
1500 1.69 thorpej
1501 1.280 msaitoh /*
1502 1.352 knakahar * Descriptor sync/init functions.
1503 1.352 knakahar */
1504 1.352 knakahar static inline void
1505 1.362 knakahar wm_cdtxsync(struct wm_txqueue *txq, int start, int num, int ops)
1506 1.352 knakahar {
1507 1.362 knakahar struct wm_softc *sc = txq->txq_sc;
1508 1.352 knakahar
1509 1.352 knakahar /* If it will wrap around, sync to the end of the ring. */
1510 1.356 knakahar if ((start + num) > WM_NTXDESC(txq)) {
1511 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1512 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize *
1513 1.356 knakahar (WM_NTXDESC(txq) - start), ops);
1514 1.356 knakahar num -= (WM_NTXDESC(txq) - start);
1515 1.352 knakahar start = 0;
1516 1.352 knakahar }
1517 1.352 knakahar
1518 1.352 knakahar /* Now sync whatever is left. */
1519 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1520 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize * num, ops);
1521 1.352 knakahar }
1522 1.352 knakahar
1523 1.352 knakahar static inline void
1524 1.362 knakahar wm_cdrxsync(struct wm_rxqueue *rxq, int start, int ops)
1525 1.352 knakahar {
1526 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1527 1.352 knakahar
1528 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_dmamap,
1529 1.466 knakahar WM_CDRXOFF(rxq, start), rxq->rxq_descsize, ops);
1530 1.352 knakahar }
1531 1.352 knakahar
1532 1.352 knakahar static inline void
1533 1.362 knakahar wm_init_rxdesc(struct wm_rxqueue *rxq, int start)
1534 1.352 knakahar {
1535 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1536 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[start];
1537 1.352 knakahar struct mbuf *m = rxs->rxs_mbuf;
1538 1.352 knakahar
1539 1.352 knakahar /*
1540 1.352 knakahar * Note: We scoot the packet forward 2 bytes in the buffer
1541 1.352 knakahar * so that the payload after the Ethernet header is aligned
1542 1.352 knakahar * to a 4-byte boundary.
1543 1.352 knakahar
1544 1.352 knakahar * XXX BRAINDAMAGE ALERT!
1545 1.352 knakahar * The stupid chip uses the same size for every buffer, which
1546 1.352 knakahar * is set in the Receive Control register. We are using the 2K
1547 1.352 knakahar * size option, but what we REALLY want is (2K - 2)! For this
1548 1.352 knakahar * reason, we can't "scoot" packets longer than the standard
1549 1.352 knakahar * Ethernet MTU. On strict-alignment platforms, if the total
1550 1.352 knakahar * size exceeds (2K - 2) we set align_tweak to 0 and let
1551 1.352 knakahar * the upper layer copy the headers.
1552 1.352 knakahar */
1553 1.352 knakahar m->m_data = m->m_ext.ext_buf + sc->sc_align_tweak;
1554 1.352 knakahar
1555 1.466 knakahar if (sc->sc_type == WM_T_82574) {
1556 1.466 knakahar ext_rxdesc_t *rxd = &rxq->rxq_ext_descs[start];
1557 1.466 knakahar rxd->erx_data.erxd_addr =
1558 1.466 knakahar htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1559 1.466 knakahar rxd->erx_data.erxd_dd = 0;
1560 1.466 knakahar } else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
1561 1.466 knakahar nq_rxdesc_t *rxd = &rxq->rxq_nq_descs[start];
1562 1.466 knakahar
1563 1.466 knakahar rxd->nqrx_data.nrxd_paddr =
1564 1.466 knakahar htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1565 1.466 knakahar /* Currently, split header is not supported. */
1566 1.466 knakahar rxd->nqrx_data.nrxd_haddr = 0;
1567 1.466 knakahar } else {
1568 1.466 knakahar wiseman_rxdesc_t *rxd = &rxq->rxq_descs[start];
1569 1.466 knakahar
1570 1.466 knakahar wm_set_dma_addr(&rxd->wrx_addr,
1571 1.466 knakahar rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1572 1.466 knakahar rxd->wrx_len = 0;
1573 1.466 knakahar rxd->wrx_cksum = 0;
1574 1.466 knakahar rxd->wrx_status = 0;
1575 1.466 knakahar rxd->wrx_errors = 0;
1576 1.466 knakahar rxd->wrx_special = 0;
1577 1.466 knakahar }
1578 1.388 msaitoh wm_cdrxsync(rxq, start, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1579 1.352 knakahar
1580 1.356 knakahar CSR_WRITE(sc, rxq->rxq_rdt_reg, start);
1581 1.352 knakahar }
1582 1.352 knakahar
1583 1.352 knakahar /*
1584 1.280 msaitoh * Device driver interface functions and commonly used functions.
1585 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
1586 1.280 msaitoh */
1587 1.280 msaitoh
1588 1.280 msaitoh /* Lookup supported device table */
1589 1.1 thorpej static const struct wm_product *
1590 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1591 1.1 thorpej {
1592 1.1 thorpej const struct wm_product *wmp;
1593 1.1 thorpej
1594 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1595 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1596 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1597 1.194 msaitoh return wmp;
1598 1.1 thorpej }
1599 1.194 msaitoh return NULL;
1600 1.1 thorpej }
1601 1.1 thorpej
1602 1.280 msaitoh /* The match function (ca_match) */
1603 1.47 thorpej static int
1604 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1605 1.1 thorpej {
1606 1.1 thorpej struct pci_attach_args *pa = aux;
1607 1.1 thorpej
1608 1.1 thorpej if (wm_lookup(pa) != NULL)
1609 1.194 msaitoh return 1;
1610 1.1 thorpej
1611 1.194 msaitoh return 0;
1612 1.1 thorpej }
1613 1.1 thorpej
1614 1.280 msaitoh /* The attach function (ca_attach) */
1615 1.47 thorpej static void
1616 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1617 1.1 thorpej {
1618 1.157 dyoung struct wm_softc *sc = device_private(self);
1619 1.1 thorpej struct pci_attach_args *pa = aux;
1620 1.182 msaitoh prop_dictionary_t dict;
1621 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1622 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1623 1.340 knakahar int counts[PCI_INTR_TYPE_SIZE];
1624 1.340 knakahar pci_intr_type_t max_type;
1625 1.160 christos const char *eetype, *xname;
1626 1.1 thorpej bus_space_tag_t memt;
1627 1.1 thorpej bus_space_handle_t memh;
1628 1.201 msaitoh bus_size_t memsize;
1629 1.1 thorpej int memh_valid;
1630 1.201 msaitoh int i, error;
1631 1.1 thorpej const struct wm_product *wmp;
1632 1.115 thorpej prop_data_t ea;
1633 1.115 thorpej prop_number_t pn;
1634 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1635 1.325 msaitoh uint16_t cfg1, cfg2, swdpin, nvmword;
1636 1.1 thorpej pcireg_t preg, memtype;
1637 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1638 1.273 msaitoh bool force_clear_smbi;
1639 1.292 msaitoh uint32_t link_mode;
1640 1.44 thorpej uint32_t reg;
1641 1.456 ozaki void (*deferred_start_func)(struct ifnet *) = NULL;
1642 1.1 thorpej
1643 1.160 christos sc->sc_dev = self;
1644 1.272 ozaki callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
1645 1.429 knakahar sc->sc_core_stopping = false;
1646 1.1 thorpej
1647 1.292 msaitoh wmp = wm_lookup(pa);
1648 1.292 msaitoh #ifdef DIAGNOSTIC
1649 1.1 thorpej if (wmp == NULL) {
1650 1.1 thorpej printf("\n");
1651 1.1 thorpej panic("wm_attach: impossible");
1652 1.1 thorpej }
1653 1.292 msaitoh #endif
1654 1.292 msaitoh sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
1655 1.1 thorpej
1656 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1657 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1658 1.123 jmcneill
1659 1.69 thorpej if (pci_dma64_available(pa))
1660 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1661 1.69 thorpej else
1662 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1663 1.1 thorpej
1664 1.304 msaitoh sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
1665 1.388 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag,PCI_CLASS_REG));
1666 1.226 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
1667 1.1 thorpej
1668 1.1 thorpej sc->sc_type = wmp->wmp_type;
1669 1.424 msaitoh
1670 1.424 msaitoh /* Set default function pointers */
1671 1.424 msaitoh sc->phy.acquire = wm_get_null;
1672 1.424 msaitoh sc->phy.release = wm_put_null;
1673 1.447 msaitoh sc->phy.reset_delay_us = (sc->sc_type >= WM_T_82571) ? 100 : 10000;
1674 1.424 msaitoh
1675 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1676 1.192 msaitoh if (sc->sc_rev < 2) {
1677 1.160 christos aprint_error_dev(sc->sc_dev,
1678 1.160 christos "i82542 must be at least rev. 2\n");
1679 1.1 thorpej return;
1680 1.1 thorpej }
1681 1.192 msaitoh if (sc->sc_rev < 3)
1682 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1683 1.1 thorpej }
1684 1.1 thorpej
1685 1.335 msaitoh /*
1686 1.335 msaitoh * Disable MSI for Errata:
1687 1.335 msaitoh * "Message Signaled Interrupt Feature May Corrupt Write Transactions"
1688 1.335 msaitoh *
1689 1.335 msaitoh * 82544: Errata 25
1690 1.335 msaitoh * 82540: Errata 6 (easy to reproduce device timeout)
1691 1.335 msaitoh * 82545: Errata 4 (easy to reproduce device timeout)
1692 1.335 msaitoh * 82546: Errata 26 (easy to reproduce device timeout)
1693 1.335 msaitoh * 82541: Errata 7 (easy to reproduce device timeout)
1694 1.337 msaitoh *
1695 1.337 msaitoh * "Byte Enables 2 and 3 are not set on MSI writes"
1696 1.337 msaitoh *
1697 1.337 msaitoh * 82571 & 82572: Errata 63
1698 1.335 msaitoh */
1699 1.337 msaitoh if ((sc->sc_type <= WM_T_82541_2) || (sc->sc_type == WM_T_82571)
1700 1.337 msaitoh || (sc->sc_type == WM_T_82572))
1701 1.335 msaitoh pa->pa_flags &= ~PCI_FLAGS_MSI_OKAY;
1702 1.335 msaitoh
1703 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1704 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1705 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
1706 1.265 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
1707 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1708 1.199 msaitoh
1709 1.184 msaitoh /* Set device properties (mactype) */
1710 1.182 msaitoh dict = device_properties(sc->sc_dev);
1711 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1712 1.182 msaitoh
1713 1.1 thorpej /*
1714 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1715 1.53 thorpej * and it is really required for normal operation.
1716 1.1 thorpej */
1717 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1718 1.1 thorpej switch (memtype) {
1719 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1720 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1721 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1722 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1723 1.1 thorpej break;
1724 1.1 thorpej default:
1725 1.1 thorpej memh_valid = 0;
1726 1.189 msaitoh break;
1727 1.1 thorpej }
1728 1.1 thorpej
1729 1.1 thorpej if (memh_valid) {
1730 1.1 thorpej sc->sc_st = memt;
1731 1.1 thorpej sc->sc_sh = memh;
1732 1.201 msaitoh sc->sc_ss = memsize;
1733 1.1 thorpej } else {
1734 1.160 christos aprint_error_dev(sc->sc_dev,
1735 1.160 christos "unable to map device registers\n");
1736 1.1 thorpej return;
1737 1.1 thorpej }
1738 1.1 thorpej
1739 1.53 thorpej /*
1740 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1741 1.53 thorpej * register access. It is not desirable (nor supported in
1742 1.53 thorpej * this driver) to use it for normal operation, though it is
1743 1.53 thorpej * required to work around bugs in some chip versions.
1744 1.53 thorpej */
1745 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1746 1.53 thorpej /* First we have to find the I/O BAR. */
1747 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1748 1.241 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
1749 1.241 msaitoh if (memtype == PCI_MAPREG_TYPE_IO)
1750 1.53 thorpej break;
1751 1.241 msaitoh if (PCI_MAPREG_MEM_TYPE(memtype) ==
1752 1.241 msaitoh PCI_MAPREG_MEM_TYPE_64BIT)
1753 1.241 msaitoh i += 4; /* skip high bits, too */
1754 1.53 thorpej }
1755 1.241 msaitoh if (i < PCI_MAPREG_END) {
1756 1.88 briggs /*
1757 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1758 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1759 1.218 msaitoh * It's no problem because newer chips has no this
1760 1.218 msaitoh * bug.
1761 1.218 msaitoh *
1762 1.88 briggs * The i8254x doesn't apparently respond when the
1763 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1764 1.88 briggs * been configured.
1765 1.88 briggs */
1766 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1767 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1768 1.160 christos aprint_error_dev(sc->sc_dev,
1769 1.160 christos "WARNING: I/O BAR at zero.\n");
1770 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1771 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1772 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1773 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1774 1.88 briggs } else {
1775 1.160 christos aprint_error_dev(sc->sc_dev,
1776 1.160 christos "WARNING: unable to map I/O space\n");
1777 1.88 briggs }
1778 1.88 briggs }
1779 1.88 briggs
1780 1.53 thorpej }
1781 1.53 thorpej
1782 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1783 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1784 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1785 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1786 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1787 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1788 1.1 thorpej
1789 1.122 christos /* power up chip */
1790 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1791 1.122 christos NULL)) && error != EOPNOTSUPP) {
1792 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1793 1.122 christos return;
1794 1.1 thorpej }
1795 1.1 thorpej
1796 1.365 knakahar wm_adjust_qnum(sc, pci_msix_count(pa->pa_pc, pa->pa_tag));
1797 1.365 knakahar
1798 1.340 knakahar /* Allocation settings */
1799 1.340 knakahar max_type = PCI_INTR_TYPE_MSIX;
1800 1.405 knakahar counts[PCI_INTR_TYPE_MSIX] = sc->sc_nqueues + 1;
1801 1.340 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1802 1.340 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1803 1.340 knakahar
1804 1.340 knakahar alloc_retry:
1805 1.340 knakahar if (pci_intr_alloc(pa, &sc->sc_intrs, counts, max_type) != 0) {
1806 1.340 knakahar aprint_error_dev(sc->sc_dev, "failed to allocate interrupt\n");
1807 1.340 knakahar return;
1808 1.340 knakahar }
1809 1.340 knakahar
1810 1.416 knakahar if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSIX) {
1811 1.360 knakahar error = wm_setup_msix(sc);
1812 1.360 knakahar if (error) {
1813 1.360 knakahar pci_intr_release(pc, sc->sc_intrs,
1814 1.360 knakahar counts[PCI_INTR_TYPE_MSIX]);
1815 1.360 knakahar
1816 1.360 knakahar /* Setup for MSI: Disable MSI-X */
1817 1.360 knakahar max_type = PCI_INTR_TYPE_MSI;
1818 1.360 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1819 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1820 1.360 knakahar goto alloc_retry;
1821 1.335 msaitoh }
1822 1.416 knakahar } else if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSI) {
1823 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1824 1.360 knakahar error = wm_setup_legacy(sc);
1825 1.360 knakahar if (error) {
1826 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1827 1.360 knakahar counts[PCI_INTR_TYPE_MSI]);
1828 1.335 msaitoh
1829 1.360 knakahar /* The next try is for INTx: Disable MSI */
1830 1.360 knakahar max_type = PCI_INTR_TYPE_INTX;
1831 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1832 1.360 knakahar goto alloc_retry;
1833 1.360 knakahar }
1834 1.340 knakahar } else {
1835 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1836 1.360 knakahar error = wm_setup_legacy(sc);
1837 1.360 knakahar if (error) {
1838 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1839 1.360 knakahar counts[PCI_INTR_TYPE_INTX]);
1840 1.360 knakahar return;
1841 1.335 msaitoh }
1842 1.335 msaitoh }
1843 1.52 thorpej
1844 1.52 thorpej /*
1845 1.199 msaitoh * Check the function ID (unit number of the chip).
1846 1.199 msaitoh */
1847 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1848 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1849 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1850 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1851 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
1852 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1853 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1854 1.199 msaitoh else
1855 1.199 msaitoh sc->sc_funcid = 0;
1856 1.199 msaitoh
1857 1.199 msaitoh /*
1858 1.52 thorpej * Determine a few things about the bus we're connected to.
1859 1.52 thorpej */
1860 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1861 1.52 thorpej /* We don't really know the bus characteristics here. */
1862 1.52 thorpej sc->sc_bus_speed = 33;
1863 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1864 1.73 tron /*
1865 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1866 1.73 tron * a 32-bit 66MHz PCI Bus.
1867 1.73 tron */
1868 1.73 tron sc->sc_flags |= WM_F_CSA;
1869 1.73 tron sc->sc_bus_speed = 66;
1870 1.160 christos aprint_verbose_dev(sc->sc_dev,
1871 1.160 christos "Communication Streaming Architecture\n");
1872 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1873 1.272 ozaki callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
1874 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1875 1.78 thorpej wm_82547_txfifo_stall, sc);
1876 1.160 christos aprint_verbose_dev(sc->sc_dev,
1877 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1878 1.78 thorpej }
1879 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1880 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1881 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1882 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1883 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1884 1.249 msaitoh && (sc->sc_type != WM_T_PCH2)
1885 1.392 msaitoh && (sc->sc_type != WM_T_PCH_LPT)
1886 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
1887 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1888 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1889 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1890 1.199 msaitoh NULL) == 0)
1891 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1892 1.199 msaitoh "unable to find PCIe capability\n");
1893 1.199 msaitoh }
1894 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1895 1.73 tron } else {
1896 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1897 1.52 thorpej if (reg & STATUS_BUS64)
1898 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1899 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1900 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1901 1.54 thorpej
1902 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1903 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1904 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
1905 1.160 christos aprint_error_dev(sc->sc_dev,
1906 1.160 christos "unable to find PCIX capability\n");
1907 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1908 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1909 1.54 thorpej /*
1910 1.54 thorpej * Work around a problem caused by the BIOS
1911 1.54 thorpej * setting the max memory read byte count
1912 1.54 thorpej * incorrectly.
1913 1.54 thorpej */
1914 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1915 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD);
1916 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1917 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_STATUS);
1918 1.54 thorpej
1919 1.388 msaitoh bytecnt = (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
1920 1.248 msaitoh PCIX_CMD_BYTECNT_SHIFT;
1921 1.388 msaitoh maxb = (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
1922 1.248 msaitoh PCIX_STATUS_MAXB_SHIFT;
1923 1.54 thorpej if (bytecnt > maxb) {
1924 1.160 christos aprint_verbose_dev(sc->sc_dev,
1925 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1926 1.54 thorpej 512 << bytecnt, 512 << maxb);
1927 1.54 thorpej pcix_cmd = (pcix_cmd &
1928 1.248 msaitoh ~PCIX_CMD_BYTECNT_MASK) |
1929 1.248 msaitoh (maxb << PCIX_CMD_BYTECNT_SHIFT);
1930 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1931 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD,
1932 1.54 thorpej pcix_cmd);
1933 1.54 thorpej }
1934 1.54 thorpej }
1935 1.54 thorpej }
1936 1.52 thorpej /*
1937 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1938 1.52 thorpej * bridge on the board, and can run the secondary bus at
1939 1.52 thorpej * a higher speed.
1940 1.52 thorpej */
1941 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1942 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1943 1.52 thorpej : 66;
1944 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1945 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1946 1.52 thorpej case STATUS_PCIXSPD_50_66:
1947 1.52 thorpej sc->sc_bus_speed = 66;
1948 1.52 thorpej break;
1949 1.52 thorpej case STATUS_PCIXSPD_66_100:
1950 1.52 thorpej sc->sc_bus_speed = 100;
1951 1.52 thorpej break;
1952 1.52 thorpej case STATUS_PCIXSPD_100_133:
1953 1.52 thorpej sc->sc_bus_speed = 133;
1954 1.52 thorpej break;
1955 1.52 thorpej default:
1956 1.160 christos aprint_error_dev(sc->sc_dev,
1957 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1958 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1959 1.52 thorpej sc->sc_bus_speed = 66;
1960 1.189 msaitoh break;
1961 1.52 thorpej }
1962 1.52 thorpej } else
1963 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1964 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1965 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1966 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1967 1.52 thorpej }
1968 1.1 thorpej
1969 1.127 bouyer /* clear interesting stat counters */
1970 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1971 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1972 1.127 bouyer
1973 1.424 msaitoh if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)
1974 1.424 msaitoh || (sc->sc_type >= WM_T_ICH8))
1975 1.424 msaitoh sc->sc_ich_phymtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
1976 1.423 msaitoh if (sc->sc_type >= WM_T_ICH8)
1977 1.423 msaitoh sc->sc_ich_nvmmtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
1978 1.1 thorpej
1979 1.423 msaitoh /* Set PHY, NVM mutex related stuff */
1980 1.185 msaitoh switch (sc->sc_type) {
1981 1.185 msaitoh case WM_T_82542_2_0:
1982 1.185 msaitoh case WM_T_82542_2_1:
1983 1.185 msaitoh case WM_T_82543:
1984 1.185 msaitoh case WM_T_82544:
1985 1.185 msaitoh /* Microwire */
1986 1.294 msaitoh sc->sc_nvm_wordsize = 64;
1987 1.294 msaitoh sc->sc_nvm_addrbits = 6;
1988 1.185 msaitoh break;
1989 1.185 msaitoh case WM_T_82540:
1990 1.185 msaitoh case WM_T_82545:
1991 1.185 msaitoh case WM_T_82545_3:
1992 1.185 msaitoh case WM_T_82546:
1993 1.185 msaitoh case WM_T_82546_3:
1994 1.185 msaitoh /* Microwire */
1995 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1996 1.294 msaitoh if (reg & EECD_EE_SIZE) {
1997 1.294 msaitoh sc->sc_nvm_wordsize = 256;
1998 1.294 msaitoh sc->sc_nvm_addrbits = 8;
1999 1.294 msaitoh } else {
2000 1.294 msaitoh sc->sc_nvm_wordsize = 64;
2001 1.294 msaitoh sc->sc_nvm_addrbits = 6;
2002 1.294 msaitoh }
2003 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
2004 1.185 msaitoh break;
2005 1.185 msaitoh case WM_T_82541:
2006 1.185 msaitoh case WM_T_82541_2:
2007 1.185 msaitoh case WM_T_82547:
2008 1.185 msaitoh case WM_T_82547_2:
2009 1.313 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
2010 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
2011 1.185 msaitoh if (reg & EECD_EE_TYPE) {
2012 1.185 msaitoh /* SPI */
2013 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2014 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2015 1.294 msaitoh } else {
2016 1.185 msaitoh /* Microwire */
2017 1.294 msaitoh if ((reg & EECD_EE_ABITS) != 0) {
2018 1.294 msaitoh sc->sc_nvm_wordsize = 256;
2019 1.294 msaitoh sc->sc_nvm_addrbits = 8;
2020 1.294 msaitoh } else {
2021 1.294 msaitoh sc->sc_nvm_wordsize = 64;
2022 1.294 msaitoh sc->sc_nvm_addrbits = 6;
2023 1.294 msaitoh }
2024 1.294 msaitoh }
2025 1.185 msaitoh break;
2026 1.185 msaitoh case WM_T_82571:
2027 1.185 msaitoh case WM_T_82572:
2028 1.185 msaitoh /* SPI */
2029 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2030 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2031 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD | WM_F_LOCK_SWSM;
2032 1.424 msaitoh sc->phy.acquire = wm_get_swsm_semaphore;
2033 1.424 msaitoh sc->phy.release = wm_put_swsm_semaphore;
2034 1.185 msaitoh break;
2035 1.185 msaitoh case WM_T_82573:
2036 1.185 msaitoh case WM_T_82574:
2037 1.185 msaitoh case WM_T_82583:
2038 1.424 msaitoh if (sc->sc_type == WM_T_82573) {
2039 1.424 msaitoh sc->sc_flags |= WM_F_LOCK_SWSM;
2040 1.424 msaitoh sc->phy.acquire = wm_get_swsm_semaphore;
2041 1.424 msaitoh sc->phy.release = wm_put_swsm_semaphore;
2042 1.424 msaitoh } else {
2043 1.424 msaitoh sc->sc_flags |= WM_F_LOCK_EXTCNF;
2044 1.424 msaitoh /* Both PHY and NVM use the same semaphore. */
2045 1.424 msaitoh sc->phy.acquire
2046 1.424 msaitoh = wm_get_swfwhw_semaphore;
2047 1.424 msaitoh sc->phy.release
2048 1.424 msaitoh = wm_put_swfwhw_semaphore;
2049 1.424 msaitoh }
2050 1.294 msaitoh if (wm_nvm_is_onboard_eeprom(sc) == 0) {
2051 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
2052 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
2053 1.294 msaitoh } else {
2054 1.185 msaitoh /* SPI */
2055 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2056 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2057 1.185 msaitoh }
2058 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
2059 1.185 msaitoh break;
2060 1.199 msaitoh case WM_T_82575:
2061 1.199 msaitoh case WM_T_82576:
2062 1.199 msaitoh case WM_T_82580:
2063 1.228 msaitoh case WM_T_I350:
2064 1.278 msaitoh case WM_T_I354:
2065 1.185 msaitoh case WM_T_80003:
2066 1.185 msaitoh /* SPI */
2067 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2068 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2069 1.275 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_LOCK_SWFW
2070 1.275 msaitoh | WM_F_LOCK_SWSM;
2071 1.424 msaitoh sc->phy.acquire = wm_get_phy_82575;
2072 1.424 msaitoh sc->phy.release = wm_put_phy_82575;
2073 1.185 msaitoh break;
2074 1.185 msaitoh case WM_T_ICH8:
2075 1.185 msaitoh case WM_T_ICH9:
2076 1.185 msaitoh case WM_T_ICH10:
2077 1.190 msaitoh case WM_T_PCH:
2078 1.221 msaitoh case WM_T_PCH2:
2079 1.249 msaitoh case WM_T_PCH_LPT:
2080 1.185 msaitoh /* FLASH */
2081 1.276 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
2082 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
2083 1.388 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,WM_ICH8_FLASH);
2084 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
2085 1.336 msaitoh &sc->sc_flasht, &sc->sc_flashh, NULL, &sc->sc_flashs)) {
2086 1.160 christos aprint_error_dev(sc->sc_dev,
2087 1.160 christos "can't map FLASH registers\n");
2088 1.353 knakahar goto out;
2089 1.139 bouyer }
2090 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
2091 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
2092 1.388 msaitoh ICH_FLASH_SECTOR_SIZE;
2093 1.199 msaitoh sc->sc_ich8_flash_bank_size =
2094 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
2095 1.388 msaitoh sc->sc_ich8_flash_bank_size -= (reg & ICH_GFPREG_BASE_MASK);
2096 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
2097 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
2098 1.392 msaitoh sc->sc_flashreg_offset = 0;
2099 1.424 msaitoh sc->phy.acquire = wm_get_swflag_ich8lan;
2100 1.424 msaitoh sc->phy.release = wm_put_swflag_ich8lan;
2101 1.392 msaitoh break;
2102 1.392 msaitoh case WM_T_PCH_SPT:
2103 1.392 msaitoh /* SPT has no GFPREG; flash registers mapped through BAR0 */
2104 1.392 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_LOCK_EXTCNF;
2105 1.392 msaitoh sc->sc_flasht = sc->sc_st;
2106 1.392 msaitoh sc->sc_flashh = sc->sc_sh;
2107 1.392 msaitoh sc->sc_ich8_flash_base = 0;
2108 1.392 msaitoh sc->sc_nvm_wordsize =
2109 1.392 msaitoh (((CSR_READ(sc, WMREG_STRAP) >> 1) & 0x1F) + 1)
2110 1.392 msaitoh * NVM_SIZE_MULTIPLIER;
2111 1.392 msaitoh /* It is size in bytes, we want words */
2112 1.392 msaitoh sc->sc_nvm_wordsize /= 2;
2113 1.392 msaitoh /* assume 2 banks */
2114 1.392 msaitoh sc->sc_ich8_flash_bank_size = sc->sc_nvm_wordsize / 2;
2115 1.392 msaitoh sc->sc_flashreg_offset = WM_PCH_SPT_FLASHOFFSET;
2116 1.424 msaitoh sc->phy.acquire = wm_get_swflag_ich8lan;
2117 1.424 msaitoh sc->phy.release = wm_put_swflag_ich8lan;
2118 1.185 msaitoh break;
2119 1.247 msaitoh case WM_T_I210:
2120 1.247 msaitoh case WM_T_I211:
2121 1.321 msaitoh if (wm_nvm_get_flash_presence_i210(sc)) {
2122 1.321 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2123 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
2124 1.424 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
2125 1.321 msaitoh } else {
2126 1.321 msaitoh sc->sc_nvm_wordsize = INVM_SIZE;
2127 1.321 msaitoh sc->sc_flags |= WM_F_EEPROM_INVM;
2128 1.321 msaitoh }
2129 1.424 msaitoh sc->sc_flags |= WM_F_LOCK_SWFW | WM_F_LOCK_SWSM;
2130 1.424 msaitoh sc->phy.acquire = wm_get_phy_82575;
2131 1.424 msaitoh sc->phy.release = wm_put_phy_82575;
2132 1.247 msaitoh break;
2133 1.185 msaitoh default:
2134 1.185 msaitoh break;
2135 1.44 thorpej }
2136 1.112 gavan
2137 1.423 msaitoh /* Reset the chip to a known state. */
2138 1.423 msaitoh wm_reset(sc);
2139 1.423 msaitoh
2140 1.273 msaitoh /* Ensure the SMBI bit is clear before first NVM or PHY access */
2141 1.273 msaitoh switch (sc->sc_type) {
2142 1.273 msaitoh case WM_T_82571:
2143 1.273 msaitoh case WM_T_82572:
2144 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM2);
2145 1.310 msaitoh if ((reg & SWSM2_LOCK) == 0) {
2146 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
2147 1.273 msaitoh force_clear_smbi = true;
2148 1.273 msaitoh } else
2149 1.273 msaitoh force_clear_smbi = false;
2150 1.273 msaitoh break;
2151 1.284 msaitoh case WM_T_82573:
2152 1.284 msaitoh case WM_T_82574:
2153 1.284 msaitoh case WM_T_82583:
2154 1.284 msaitoh force_clear_smbi = true;
2155 1.284 msaitoh break;
2156 1.273 msaitoh default:
2157 1.284 msaitoh force_clear_smbi = false;
2158 1.273 msaitoh break;
2159 1.273 msaitoh }
2160 1.273 msaitoh if (force_clear_smbi) {
2161 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
2162 1.284 msaitoh if ((reg & SWSM_SMBI) != 0)
2163 1.273 msaitoh aprint_error_dev(sc->sc_dev,
2164 1.273 msaitoh "Please update the Bootagent\n");
2165 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
2166 1.273 msaitoh }
2167 1.273 msaitoh
2168 1.112 gavan /*
2169 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
2170 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
2171 1.112 gavan * that no EEPROM is attached.
2172 1.112 gavan */
2173 1.185 msaitoh /*
2174 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
2175 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
2176 1.185 msaitoh */
2177 1.280 msaitoh if (wm_nvm_validate_checksum(sc)) {
2178 1.169 msaitoh /*
2179 1.185 msaitoh * Read twice again because some PCI-e parts fail the
2180 1.185 msaitoh * first check due to the link being in sleep state.
2181 1.169 msaitoh */
2182 1.280 msaitoh if (wm_nvm_validate_checksum(sc))
2183 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
2184 1.169 msaitoh }
2185 1.185 msaitoh
2186 1.184 msaitoh /* Set device properties (macflags) */
2187 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
2188 1.112 gavan
2189 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
2190 1.328 msaitoh aprint_verbose_dev(sc->sc_dev, "No EEPROM");
2191 1.294 msaitoh else {
2192 1.294 msaitoh aprint_verbose_dev(sc->sc_dev, "%u words ",
2193 1.294 msaitoh sc->sc_nvm_wordsize);
2194 1.321 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVM)
2195 1.328 msaitoh aprint_verbose("iNVM");
2196 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW)
2197 1.328 msaitoh aprint_verbose("FLASH(HW)");
2198 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH)
2199 1.328 msaitoh aprint_verbose("FLASH");
2200 1.321 msaitoh else {
2201 1.294 msaitoh if (sc->sc_flags & WM_F_EEPROM_SPI)
2202 1.294 msaitoh eetype = "SPI";
2203 1.294 msaitoh else
2204 1.294 msaitoh eetype = "MicroWire";
2205 1.328 msaitoh aprint_verbose("(%d address bits) %s EEPROM",
2206 1.294 msaitoh sc->sc_nvm_addrbits, eetype);
2207 1.294 msaitoh }
2208 1.112 gavan }
2209 1.328 msaitoh wm_nvm_version(sc);
2210 1.328 msaitoh aprint_verbose("\n");
2211 1.112 gavan
2212 1.329 msaitoh /* Check for I21[01] PLL workaround */
2213 1.329 msaitoh if (sc->sc_type == WM_T_I210)
2214 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2215 1.329 msaitoh if ((sc->sc_type == WM_T_I210) && wm_nvm_get_flash_presence_i210(sc)) {
2216 1.329 msaitoh /* NVM image release 3.25 has a workaround */
2217 1.344 msaitoh if ((sc->sc_nvm_ver_major < 3)
2218 1.329 msaitoh || ((sc->sc_nvm_ver_major == 3)
2219 1.344 msaitoh && (sc->sc_nvm_ver_minor < 25))) {
2220 1.329 msaitoh aprint_verbose_dev(sc->sc_dev,
2221 1.329 msaitoh "ROM image version %d.%d is older than 3.25\n",
2222 1.329 msaitoh sc->sc_nvm_ver_major, sc->sc_nvm_ver_minor);
2223 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2224 1.329 msaitoh }
2225 1.329 msaitoh }
2226 1.329 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
2227 1.329 msaitoh wm_pll_workaround_i210(sc);
2228 1.329 msaitoh
2229 1.379 msaitoh wm_get_wakeup(sc);
2230 1.446 msaitoh
2231 1.446 msaitoh /* Non-AMT based hardware can now take control from firmware */
2232 1.446 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
2233 1.446 msaitoh wm_get_hw_control(sc);
2234 1.379 msaitoh
2235 1.113 gavan /*
2236 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
2237 1.113 gavan * in device properties.
2238 1.113 gavan */
2239 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
2240 1.115 thorpej if (ea != NULL) {
2241 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
2242 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
2243 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
2244 1.115 thorpej } else {
2245 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
2246 1.160 christos aprint_error_dev(sc->sc_dev,
2247 1.160 christos "unable to read Ethernet address\n");
2248 1.353 knakahar goto out;
2249 1.210 msaitoh }
2250 1.17 thorpej }
2251 1.17 thorpej
2252 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
2253 1.1 thorpej ether_sprintf(enaddr));
2254 1.1 thorpej
2255 1.1 thorpej /*
2256 1.1 thorpej * Read the config info from the EEPROM, and set up various
2257 1.1 thorpej * bits in the control registers based on their contents.
2258 1.1 thorpej */
2259 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
2260 1.115 thorpej if (pn != NULL) {
2261 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2262 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
2263 1.115 thorpej } else {
2264 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
2265 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
2266 1.353 knakahar goto out;
2267 1.113 gavan }
2268 1.51 thorpej }
2269 1.115 thorpej
2270 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
2271 1.115 thorpej if (pn != NULL) {
2272 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2273 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
2274 1.115 thorpej } else {
2275 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
2276 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
2277 1.353 knakahar goto out;
2278 1.113 gavan }
2279 1.51 thorpej }
2280 1.115 thorpej
2281 1.203 msaitoh /* check for WM_F_WOL */
2282 1.203 msaitoh switch (sc->sc_type) {
2283 1.203 msaitoh case WM_T_82542_2_0:
2284 1.203 msaitoh case WM_T_82542_2_1:
2285 1.203 msaitoh case WM_T_82543:
2286 1.203 msaitoh /* dummy? */
2287 1.203 msaitoh eeprom_data = 0;
2288 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2289 1.203 msaitoh break;
2290 1.203 msaitoh case WM_T_82544:
2291 1.293 msaitoh apme_mask = NVM_CFG2_82544_APM_EN;
2292 1.203 msaitoh eeprom_data = cfg2;
2293 1.203 msaitoh break;
2294 1.203 msaitoh case WM_T_82546:
2295 1.203 msaitoh case WM_T_82546_3:
2296 1.203 msaitoh case WM_T_82571:
2297 1.203 msaitoh case WM_T_82572:
2298 1.203 msaitoh case WM_T_82573:
2299 1.203 msaitoh case WM_T_82574:
2300 1.203 msaitoh case WM_T_82583:
2301 1.203 msaitoh case WM_T_80003:
2302 1.203 msaitoh default:
2303 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2304 1.293 msaitoh wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
2305 1.293 msaitoh : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
2306 1.203 msaitoh break;
2307 1.203 msaitoh case WM_T_82575:
2308 1.203 msaitoh case WM_T_82576:
2309 1.203 msaitoh case WM_T_82580:
2310 1.228 msaitoh case WM_T_I350:
2311 1.265 msaitoh case WM_T_I354: /* XXX ok? */
2312 1.203 msaitoh case WM_T_ICH8:
2313 1.203 msaitoh case WM_T_ICH9:
2314 1.203 msaitoh case WM_T_ICH10:
2315 1.203 msaitoh case WM_T_PCH:
2316 1.221 msaitoh case WM_T_PCH2:
2317 1.249 msaitoh case WM_T_PCH_LPT:
2318 1.392 msaitoh case WM_T_PCH_SPT:
2319 1.228 msaitoh /* XXX The funcid should be checked on some devices */
2320 1.203 msaitoh apme_mask = WUC_APME;
2321 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
2322 1.203 msaitoh break;
2323 1.203 msaitoh }
2324 1.203 msaitoh
2325 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
2326 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
2327 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
2328 1.203 msaitoh #ifdef WM_DEBUG
2329 1.203 msaitoh if ((sc->sc_flags & WM_F_WOL) != 0)
2330 1.203 msaitoh printf("WOL\n");
2331 1.203 msaitoh #endif
2332 1.203 msaitoh
2333 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
2334 1.325 msaitoh /* Check NVM for autonegotiation */
2335 1.325 msaitoh if (wm_nvm_read(sc, NVM_OFF_COMPAT, 1, &nvmword) == 0) {
2336 1.325 msaitoh if ((nvmword & NVM_COMPAT_SERDES_FORCE_MODE) != 0)
2337 1.325 msaitoh sc->sc_flags |= WM_F_PCS_DIS_AUTONEGO;
2338 1.325 msaitoh }
2339 1.325 msaitoh }
2340 1.325 msaitoh
2341 1.203 msaitoh /*
2342 1.203 msaitoh * XXX need special handling for some multiple port cards
2343 1.203 msaitoh * to disable a paticular port.
2344 1.203 msaitoh */
2345 1.203 msaitoh
2346 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
2347 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
2348 1.115 thorpej if (pn != NULL) {
2349 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2350 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
2351 1.115 thorpej } else {
2352 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
2353 1.160 christos aprint_error_dev(sc->sc_dev,
2354 1.160 christos "unable to read SWDPIN\n");
2355 1.353 knakahar goto out;
2356 1.113 gavan }
2357 1.51 thorpej }
2358 1.51 thorpej }
2359 1.1 thorpej
2360 1.293 msaitoh if (cfg1 & NVM_CFG1_ILOS)
2361 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
2362 1.325 msaitoh
2363 1.325 msaitoh /*
2364 1.325 msaitoh * XXX
2365 1.325 msaitoh * This code isn't correct because pin 2 and 3 are located
2366 1.325 msaitoh * in different position on newer chips. Check all datasheet.
2367 1.325 msaitoh *
2368 1.325 msaitoh * Until resolve this problem, check if a chip < 82580
2369 1.325 msaitoh */
2370 1.325 msaitoh if (sc->sc_type <= WM_T_82580) {
2371 1.325 msaitoh if (sc->sc_type >= WM_T_82544) {
2372 1.325 msaitoh sc->sc_ctrl |=
2373 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
2374 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2375 1.325 msaitoh sc->sc_ctrl |=
2376 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
2377 1.325 msaitoh CTRL_SWDPINS_SHIFT;
2378 1.325 msaitoh } else {
2379 1.325 msaitoh sc->sc_ctrl |=
2380 1.325 msaitoh ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
2381 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2382 1.325 msaitoh }
2383 1.325 msaitoh }
2384 1.325 msaitoh
2385 1.325 msaitoh /* XXX For other than 82580? */
2386 1.325 msaitoh if (sc->sc_type == WM_T_82580) {
2387 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &nvmword);
2388 1.389 msaitoh if (nvmword & __BIT(13))
2389 1.325 msaitoh sc->sc_ctrl |= CTRL_ILOS;
2390 1.1 thorpej }
2391 1.1 thorpej
2392 1.1 thorpej #if 0
2393 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2394 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS0)
2395 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
2396 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS1)
2397 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
2398 1.1 thorpej sc->sc_ctrl_ext |=
2399 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
2400 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2401 1.1 thorpej sc->sc_ctrl_ext |=
2402 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
2403 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
2404 1.1 thorpej } else {
2405 1.1 thorpej sc->sc_ctrl_ext |=
2406 1.293 msaitoh ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
2407 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2408 1.1 thorpej }
2409 1.1 thorpej #endif
2410 1.1 thorpej
2411 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2412 1.1 thorpej #if 0
2413 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2414 1.1 thorpej #endif
2415 1.1 thorpej
2416 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
2417 1.192 msaitoh uint16_t val;
2418 1.192 msaitoh
2419 1.192 msaitoh /* Save the NVM K1 bit setting */
2420 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
2421 1.192 msaitoh
2422 1.293 msaitoh if ((val & NVM_K1_CONFIG_ENABLE) != 0)
2423 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
2424 1.192 msaitoh else
2425 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
2426 1.192 msaitoh }
2427 1.192 msaitoh
2428 1.1 thorpej /*
2429 1.199 msaitoh * Determine if we're TBI,GMII or SGMII mode, and initialize the
2430 1.1 thorpej * media structures accordingly.
2431 1.1 thorpej */
2432 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
2433 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
2434 1.249 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
2435 1.392 msaitoh || sc->sc_type == WM_T_PCH_SPT || sc->sc_type == WM_T_82573
2436 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
2437 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
2438 1.191 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2439 1.457 msaitoh } else if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
2440 1.457 msaitoh || (sc->sc_type ==WM_T_82580) || (sc->sc_type ==WM_T_I350)
2441 1.457 msaitoh || (sc->sc_type ==WM_T_I354) || (sc->sc_type ==WM_T_I210)
2442 1.457 msaitoh || (sc->sc_type ==WM_T_I211)) {
2443 1.457 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
2444 1.457 msaitoh link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
2445 1.457 msaitoh switch (link_mode) {
2446 1.457 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
2447 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX\n");
2448 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_SERDES;
2449 1.457 msaitoh break;
2450 1.457 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
2451 1.457 msaitoh if (wm_sgmii_uses_mdio(sc)) {
2452 1.457 msaitoh aprint_verbose_dev(sc->sc_dev,
2453 1.457 msaitoh "SGMII(MDIO)\n");
2454 1.457 msaitoh sc->sc_flags |= WM_F_SGMII;
2455 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2456 1.199 msaitoh break;
2457 1.457 msaitoh }
2458 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
2459 1.457 msaitoh /*FALLTHROUGH*/
2460 1.457 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
2461 1.457 msaitoh sc->sc_mediatype = wm_sfp_get_media_type(sc);
2462 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_UNKNOWN) {
2463 1.457 msaitoh if (link_mode
2464 1.457 msaitoh == CTRL_EXT_LINK_MODE_SGMII) {
2465 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2466 1.265 msaitoh sc->sc_flags |= WM_F_SGMII;
2467 1.457 msaitoh } else {
2468 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_SERDES;
2469 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2470 1.292 msaitoh "SERDES\n");
2471 1.457 msaitoh }
2472 1.457 msaitoh break;
2473 1.457 msaitoh }
2474 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
2475 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "SERDES\n");
2476 1.292 msaitoh
2477 1.457 msaitoh /* Change current link mode setting */
2478 1.457 msaitoh reg &= ~CTRL_EXT_LINK_MODE_MASK;
2479 1.457 msaitoh switch (sc->sc_mediatype) {
2480 1.457 msaitoh case WM_MEDIATYPE_COPPER:
2481 1.457 msaitoh reg |= CTRL_EXT_LINK_MODE_SGMII;
2482 1.457 msaitoh break;
2483 1.457 msaitoh case WM_MEDIATYPE_SERDES:
2484 1.457 msaitoh reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
2485 1.199 msaitoh break;
2486 1.199 msaitoh default:
2487 1.199 msaitoh break;
2488 1.199 msaitoh }
2489 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2490 1.199 msaitoh break;
2491 1.457 msaitoh case CTRL_EXT_LINK_MODE_GMII:
2492 1.199 msaitoh default:
2493 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "Copper\n");
2494 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2495 1.457 msaitoh break;
2496 1.457 msaitoh }
2497 1.457 msaitoh
2498 1.457 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2499 1.457 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0)
2500 1.457 msaitoh reg |= CTRL_EXT_I2C_ENA;
2501 1.457 msaitoh else
2502 1.457 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2503 1.457 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2504 1.457 msaitoh
2505 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER)
2506 1.199 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2507 1.457 msaitoh else
2508 1.457 msaitoh wm_tbi_mediainit(sc);
2509 1.457 msaitoh } else if (sc->sc_type < WM_T_82543 ||
2510 1.457 msaitoh (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
2511 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER) {
2512 1.457 msaitoh aprint_error_dev(sc->sc_dev,
2513 1.457 msaitoh "WARNING: TBIMODE set on 1000BASE-T product!\n");
2514 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_FIBER;
2515 1.457 msaitoh }
2516 1.457 msaitoh wm_tbi_mediainit(sc);
2517 1.457 msaitoh } else {
2518 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_FIBER) {
2519 1.457 msaitoh aprint_error_dev(sc->sc_dev,
2520 1.457 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
2521 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2522 1.199 msaitoh }
2523 1.457 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2524 1.1 thorpej }
2525 1.1 thorpej
2526 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
2527 1.160 christos xname = device_xname(sc->sc_dev);
2528 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
2529 1.1 thorpej ifp->if_softc = sc;
2530 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2531 1.415 knakahar ifp->if_extflags = IFEF_START_MPSAFE;
2532 1.1 thorpej ifp->if_ioctl = wm_ioctl;
2533 1.403 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
2534 1.232 bouyer ifp->if_start = wm_nq_start;
2535 1.456 ozaki if (sc->sc_nqueues > 1) {
2536 1.403 knakahar ifp->if_transmit = wm_nq_transmit;
2537 1.456 ozaki deferred_start_func = wm_deferred_start;
2538 1.456 ozaki }
2539 1.454 knakahar } else {
2540 1.232 bouyer ifp->if_start = wm_start;
2541 1.456 ozaki if (sc->sc_nqueues > 1) {
2542 1.454 knakahar ifp->if_transmit = wm_transmit;
2543 1.456 ozaki deferred_start_func = wm_deferred_start;
2544 1.456 ozaki }
2545 1.454 knakahar }
2546 1.1 thorpej ifp->if_watchdog = wm_watchdog;
2547 1.1 thorpej ifp->if_init = wm_init;
2548 1.1 thorpej ifp->if_stop = wm_stop;
2549 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
2550 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
2551 1.1 thorpej
2552 1.187 msaitoh /* Check for jumbo frame */
2553 1.187 msaitoh switch (sc->sc_type) {
2554 1.187 msaitoh case WM_T_82573:
2555 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
2556 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &nvmword);
2557 1.325 msaitoh if ((nvmword & NVM_3GIO_3_ASPM_MASK) != 0)
2558 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2559 1.187 msaitoh break;
2560 1.187 msaitoh case WM_T_82571:
2561 1.187 msaitoh case WM_T_82572:
2562 1.187 msaitoh case WM_T_82574:
2563 1.199 msaitoh case WM_T_82575:
2564 1.199 msaitoh case WM_T_82576:
2565 1.199 msaitoh case WM_T_82580:
2566 1.228 msaitoh case WM_T_I350:
2567 1.265 msaitoh case WM_T_I354: /* XXXX ok? */
2568 1.247 msaitoh case WM_T_I210:
2569 1.247 msaitoh case WM_T_I211:
2570 1.187 msaitoh case WM_T_80003:
2571 1.187 msaitoh case WM_T_ICH9:
2572 1.187 msaitoh case WM_T_ICH10:
2573 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
2574 1.249 msaitoh case WM_T_PCH_LPT:
2575 1.392 msaitoh case WM_T_PCH_SPT:
2576 1.187 msaitoh /* XXX limited to 9234 */
2577 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2578 1.187 msaitoh break;
2579 1.190 msaitoh case WM_T_PCH:
2580 1.190 msaitoh /* XXX limited to 4096 */
2581 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2582 1.190 msaitoh break;
2583 1.187 msaitoh case WM_T_82542_2_0:
2584 1.187 msaitoh case WM_T_82542_2_1:
2585 1.187 msaitoh case WM_T_82583:
2586 1.187 msaitoh case WM_T_ICH8:
2587 1.187 msaitoh /* No support for jumbo frame */
2588 1.187 msaitoh break;
2589 1.187 msaitoh default:
2590 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
2591 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2592 1.187 msaitoh break;
2593 1.187 msaitoh }
2594 1.41 tls
2595 1.281 msaitoh /* If we're a i82543 or greater, we can support VLANs. */
2596 1.233 msaitoh if (sc->sc_type >= WM_T_82543)
2597 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
2598 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
2599 1.1 thorpej
2600 1.1 thorpej /*
2601 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
2602 1.11 thorpej * on i82543 and later.
2603 1.1 thorpej */
2604 1.130 yamt if (sc->sc_type >= WM_T_82543) {
2605 1.1 thorpej ifp->if_capabilities |=
2606 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
2607 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
2608 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
2609 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
2610 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
2611 1.130 yamt }
2612 1.130 yamt
2613 1.130 yamt /*
2614 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
2615 1.130 yamt *
2616 1.130 yamt * 82541GI (8086:1076) ... no
2617 1.130 yamt * 82572EI (8086:10b9) ... yes
2618 1.130 yamt */
2619 1.130 yamt if (sc->sc_type >= WM_T_82571) {
2620 1.130 yamt ifp->if_capabilities |=
2621 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
2622 1.130 yamt }
2623 1.1 thorpej
2624 1.198 msaitoh /*
2625 1.99 matt * If we're a i82544 or greater (except i82547), we can do
2626 1.99 matt * TCP segmentation offload.
2627 1.99 matt */
2628 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
2629 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
2630 1.131 yamt }
2631 1.131 yamt
2632 1.131 yamt if (sc->sc_type >= WM_T_82571) {
2633 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
2634 1.131 yamt }
2635 1.99 matt
2636 1.272 ozaki #ifdef WM_MPSAFE
2637 1.357 knakahar sc->sc_core_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2638 1.272 ozaki #else
2639 1.357 knakahar sc->sc_core_lock = NULL;
2640 1.272 ozaki #endif
2641 1.272 ozaki
2642 1.281 msaitoh /* Attach the interface. */
2643 1.391 ozaki if_initialize(ifp);
2644 1.391 ozaki sc->sc_ipq = if_percpuq_create(&sc->sc_ethercom.ec_if);
2645 1.456 ozaki if_deferred_start_init(ifp, deferred_start_func);
2646 1.1 thorpej ether_ifattach(ifp, enaddr);
2647 1.391 ozaki if_register(ifp);
2648 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
2649 1.289 tls rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
2650 1.289 tls RND_FLAG_DEFAULT);
2651 1.1 thorpej
2652 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2653 1.1 thorpej /* Attach event counters. */
2654 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
2655 1.160 christos NULL, xname, "linkintr");
2656 1.1 thorpej
2657 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2658 1.160 christos NULL, xname, "tx_xoff");
2659 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2660 1.160 christos NULL, xname, "tx_xon");
2661 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2662 1.160 christos NULL, xname, "rx_xoff");
2663 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2664 1.160 christos NULL, xname, "rx_xon");
2665 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2666 1.160 christos NULL, xname, "rx_macctl");
2667 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2668 1.1 thorpej
2669 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2670 1.180 tsutsui pmf_class_network_register(self, ifp);
2671 1.180 tsutsui else
2672 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2673 1.123 jmcneill
2674 1.290 msaitoh sc->sc_flags |= WM_F_ATTACHED;
2675 1.353 knakahar out:
2676 1.1 thorpej return;
2677 1.1 thorpej }
2678 1.1 thorpej
2679 1.280 msaitoh /* The detach function (ca_detach) */
2680 1.201 msaitoh static int
2681 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2682 1.201 msaitoh {
2683 1.201 msaitoh struct wm_softc *sc = device_private(self);
2684 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2685 1.272 ozaki int i;
2686 1.201 msaitoh
2687 1.290 msaitoh if ((sc->sc_flags & WM_F_ATTACHED) == 0)
2688 1.290 msaitoh return 0;
2689 1.290 msaitoh
2690 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2691 1.201 msaitoh wm_stop(ifp, 1);
2692 1.272 ozaki
2693 1.201 msaitoh pmf_device_deregister(self);
2694 1.201 msaitoh
2695 1.201 msaitoh /* Tell the firmware about the release */
2696 1.357 knakahar WM_CORE_LOCK(sc);
2697 1.201 msaitoh wm_release_manageability(sc);
2698 1.212 jakllsch wm_release_hw_control(sc);
2699 1.439 msaitoh wm_enable_wakeup(sc);
2700 1.357 knakahar WM_CORE_UNLOCK(sc);
2701 1.201 msaitoh
2702 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2703 1.201 msaitoh
2704 1.201 msaitoh /* Delete all remaining media. */
2705 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2706 1.201 msaitoh
2707 1.201 msaitoh ether_ifdetach(ifp);
2708 1.201 msaitoh if_detach(ifp);
2709 1.391 ozaki if_percpuq_destroy(sc->sc_ipq);
2710 1.201 msaitoh
2711 1.246 christos /* Unload RX dmamaps and free mbufs */
2712 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
2713 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
2714 1.413 skrll mutex_enter(rxq->rxq_lock);
2715 1.364 knakahar wm_rxdrain(rxq);
2716 1.413 skrll mutex_exit(rxq->rxq_lock);
2717 1.364 knakahar }
2718 1.272 ozaki /* Must unlock here */
2719 1.201 msaitoh
2720 1.201 msaitoh /* Disestablish the interrupt handler */
2721 1.335 msaitoh for (i = 0; i < sc->sc_nintrs; i++) {
2722 1.335 msaitoh if (sc->sc_ihs[i] != NULL) {
2723 1.335 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
2724 1.335 msaitoh sc->sc_ihs[i] = NULL;
2725 1.335 msaitoh }
2726 1.201 msaitoh }
2727 1.335 msaitoh pci_intr_release(sc->sc_pc, sc->sc_intrs, sc->sc_nintrs);
2728 1.201 msaitoh
2729 1.396 knakahar wm_free_txrx_queues(sc);
2730 1.396 knakahar
2731 1.212 jakllsch /* Unmap the registers */
2732 1.201 msaitoh if (sc->sc_ss) {
2733 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2734 1.201 msaitoh sc->sc_ss = 0;
2735 1.201 msaitoh }
2736 1.212 jakllsch if (sc->sc_ios) {
2737 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2738 1.212 jakllsch sc->sc_ios = 0;
2739 1.212 jakllsch }
2740 1.336 msaitoh if (sc->sc_flashs) {
2741 1.336 msaitoh bus_space_unmap(sc->sc_flasht, sc->sc_flashh, sc->sc_flashs);
2742 1.336 msaitoh sc->sc_flashs = 0;
2743 1.336 msaitoh }
2744 1.201 msaitoh
2745 1.357 knakahar if (sc->sc_core_lock)
2746 1.357 knakahar mutex_obj_free(sc->sc_core_lock);
2747 1.424 msaitoh if (sc->sc_ich_phymtx)
2748 1.424 msaitoh mutex_obj_free(sc->sc_ich_phymtx);
2749 1.423 msaitoh if (sc->sc_ich_nvmmtx)
2750 1.423 msaitoh mutex_obj_free(sc->sc_ich_nvmmtx);
2751 1.272 ozaki
2752 1.201 msaitoh return 0;
2753 1.201 msaitoh }
2754 1.201 msaitoh
2755 1.281 msaitoh static bool
2756 1.281 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
2757 1.281 msaitoh {
2758 1.281 msaitoh struct wm_softc *sc = device_private(self);
2759 1.281 msaitoh
2760 1.281 msaitoh wm_release_manageability(sc);
2761 1.281 msaitoh wm_release_hw_control(sc);
2762 1.281 msaitoh wm_enable_wakeup(sc);
2763 1.281 msaitoh
2764 1.281 msaitoh return true;
2765 1.281 msaitoh }
2766 1.281 msaitoh
2767 1.281 msaitoh static bool
2768 1.281 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
2769 1.281 msaitoh {
2770 1.281 msaitoh struct wm_softc *sc = device_private(self);
2771 1.281 msaitoh
2772 1.281 msaitoh wm_init_manageability(sc);
2773 1.281 msaitoh
2774 1.281 msaitoh return true;
2775 1.281 msaitoh }
2776 1.281 msaitoh
2777 1.1 thorpej /*
2778 1.281 msaitoh * wm_watchdog: [ifnet interface function]
2779 1.1 thorpej *
2780 1.281 msaitoh * Watchdog timer handler.
2781 1.1 thorpej */
2782 1.281 msaitoh static void
2783 1.281 msaitoh wm_watchdog(struct ifnet *ifp)
2784 1.1 thorpej {
2785 1.403 knakahar int qid;
2786 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
2787 1.403 knakahar
2788 1.405 knakahar for (qid = 0; qid < sc->sc_nqueues; qid++) {
2789 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[qid].wmq_txq;
2790 1.403 knakahar
2791 1.403 knakahar wm_watchdog_txq(ifp, txq);
2792 1.403 knakahar }
2793 1.403 knakahar
2794 1.403 knakahar /* Reset the interface. */
2795 1.403 knakahar (void) wm_init(ifp);
2796 1.403 knakahar
2797 1.403 knakahar /*
2798 1.403 knakahar * There are still some upper layer processing which call
2799 1.403 knakahar * ifp->if_start(). e.g. ALTQ
2800 1.403 knakahar */
2801 1.403 knakahar /* Try to get more packets going. */
2802 1.403 knakahar ifp->if_start(ifp);
2803 1.403 knakahar }
2804 1.403 knakahar
2805 1.403 knakahar static void
2806 1.403 knakahar wm_watchdog_txq(struct ifnet *ifp, struct wm_txqueue *txq)
2807 1.403 knakahar {
2808 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2809 1.1 thorpej
2810 1.1 thorpej /*
2811 1.281 msaitoh * Since we're using delayed interrupts, sweep up
2812 1.281 msaitoh * before we report an error.
2813 1.1 thorpej */
2814 1.413 skrll mutex_enter(txq->txq_lock);
2815 1.403 knakahar wm_txeof(sc, txq);
2816 1.413 skrll mutex_exit(txq->txq_lock);
2817 1.281 msaitoh
2818 1.356 knakahar if (txq->txq_free != WM_NTXDESC(txq)) {
2819 1.281 msaitoh #ifdef WM_DEBUG
2820 1.281 msaitoh int i, j;
2821 1.281 msaitoh struct wm_txsoft *txs;
2822 1.281 msaitoh #endif
2823 1.281 msaitoh log(LOG_ERR,
2824 1.281 msaitoh "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2825 1.356 knakahar device_xname(sc->sc_dev), txq->txq_free, txq->txq_sfree,
2826 1.356 knakahar txq->txq_next);
2827 1.281 msaitoh ifp->if_oerrors++;
2828 1.281 msaitoh #ifdef WM_DEBUG
2829 1.366 knakahar for (i = txq->txq_sdirty; i != txq->txq_snext ;
2830 1.356 knakahar i = WM_NEXTTXS(txq, i)) {
2831 1.366 knakahar txs = &txq->txq_soft[i];
2832 1.281 msaitoh printf("txs %d tx %d -> %d\n",
2833 1.281 msaitoh i, txs->txs_firstdesc, txs->txs_lastdesc);
2834 1.281 msaitoh for (j = txs->txs_firstdesc; ;
2835 1.356 knakahar j = WM_NEXTTX(txq, j)) {
2836 1.281 msaitoh printf("\tdesc %d: 0x%" PRIx64 "\n", j,
2837 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_addr);
2838 1.281 msaitoh printf("\t %#08x%08x\n",
2839 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_fields,
2840 1.366 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_cmdlen);
2841 1.281 msaitoh if (j == txs->txs_lastdesc)
2842 1.281 msaitoh break;
2843 1.281 msaitoh }
2844 1.281 msaitoh }
2845 1.281 msaitoh #endif
2846 1.281 msaitoh }
2847 1.281 msaitoh }
2848 1.1 thorpej
2849 1.281 msaitoh /*
2850 1.281 msaitoh * wm_tick:
2851 1.281 msaitoh *
2852 1.281 msaitoh * One second timer, used to check link status, sweep up
2853 1.281 msaitoh * completed transmit jobs, etc.
2854 1.281 msaitoh */
2855 1.281 msaitoh static void
2856 1.281 msaitoh wm_tick(void *arg)
2857 1.281 msaitoh {
2858 1.281 msaitoh struct wm_softc *sc = arg;
2859 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2860 1.281 msaitoh #ifndef WM_MPSAFE
2861 1.413 skrll int s = splnet();
2862 1.281 msaitoh #endif
2863 1.35 thorpej
2864 1.357 knakahar WM_CORE_LOCK(sc);
2865 1.13 thorpej
2866 1.429 knakahar if (sc->sc_core_stopping)
2867 1.281 msaitoh goto out;
2868 1.1 thorpej
2869 1.281 msaitoh if (sc->sc_type >= WM_T_82542_2_1) {
2870 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
2871 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
2872 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
2873 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
2874 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
2875 1.107 yamt }
2876 1.1 thorpej
2877 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
2878 1.281 msaitoh ifp->if_ierrors += 0ULL + /* ensure quad_t */
2879 1.281 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
2880 1.281 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
2881 1.281 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
2882 1.281 msaitoh + CSR_READ(sc, WMREG_RXERRC)
2883 1.281 msaitoh + CSR_READ(sc, WMREG_SEC)
2884 1.281 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
2885 1.281 msaitoh + CSR_READ(sc, WMREG_RLEC);
2886 1.431 knakahar /*
2887 1.431 knakahar * WMREG_RNBC is incremented when there is no available buffers in host
2888 1.431 knakahar * memory. It does not mean the number of dropped packet. Because
2889 1.431 knakahar * ethernet controller can receive packets in such case if there is
2890 1.431 knakahar * space in phy's FIFO.
2891 1.431 knakahar *
2892 1.431 knakahar * If you want to know the nubmer of WMREG_RMBC, you should use such as
2893 1.431 knakahar * own EVCNT instead of if_iqdrops.
2894 1.431 knakahar */
2895 1.431 knakahar ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC);
2896 1.98 thorpej
2897 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
2898 1.281 msaitoh mii_tick(&sc->sc_mii);
2899 1.325 msaitoh else if ((sc->sc_type >= WM_T_82575)
2900 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
2901 1.325 msaitoh wm_serdes_tick(sc);
2902 1.281 msaitoh else
2903 1.325 msaitoh wm_tbi_tick(sc);
2904 1.131 yamt
2905 1.463 knakahar callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2906 1.281 msaitoh out:
2907 1.357 knakahar WM_CORE_UNLOCK(sc);
2908 1.281 msaitoh #ifndef WM_MPSAFE
2909 1.281 msaitoh splx(s);
2910 1.281 msaitoh #endif
2911 1.281 msaitoh }
2912 1.99 matt
2913 1.281 msaitoh static int
2914 1.281 msaitoh wm_ifflags_cb(struct ethercom *ec)
2915 1.281 msaitoh {
2916 1.281 msaitoh struct ifnet *ifp = &ec->ec_if;
2917 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2918 1.281 msaitoh int rc = 0;
2919 1.99 matt
2920 1.357 knakahar WM_CORE_LOCK(sc);
2921 1.99 matt
2922 1.418 skrll int change = ifp->if_flags ^ sc->sc_if_flags;
2923 1.418 skrll sc->sc_if_flags = ifp->if_flags;
2924 1.99 matt
2925 1.388 msaitoh if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
2926 1.281 msaitoh rc = ENETRESET;
2927 1.281 msaitoh goto out;
2928 1.281 msaitoh }
2929 1.99 matt
2930 1.281 msaitoh if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2931 1.281 msaitoh wm_set_filter(sc);
2932 1.131 yamt
2933 1.281 msaitoh wm_set_vlan(sc);
2934 1.131 yamt
2935 1.281 msaitoh out:
2936 1.357 knakahar WM_CORE_UNLOCK(sc);
2937 1.99 matt
2938 1.281 msaitoh return rc;
2939 1.75 thorpej }
2940 1.75 thorpej
2941 1.1 thorpej /*
2942 1.281 msaitoh * wm_ioctl: [ifnet interface function]
2943 1.78 thorpej *
2944 1.281 msaitoh * Handle control requests from the operator.
2945 1.78 thorpej */
2946 1.281 msaitoh static int
2947 1.281 msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2948 1.78 thorpej {
2949 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2950 1.281 msaitoh struct ifreq *ifr = (struct ifreq *) data;
2951 1.281 msaitoh struct ifaddr *ifa = (struct ifaddr *)data;
2952 1.281 msaitoh struct sockaddr_dl *sdl;
2953 1.281 msaitoh int s, error;
2954 1.281 msaitoh
2955 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
2956 1.392 msaitoh device_xname(sc->sc_dev), __func__));
2957 1.420 msaitoh
2958 1.272 ozaki #ifndef WM_MPSAFE
2959 1.78 thorpej s = splnet();
2960 1.272 ozaki #endif
2961 1.281 msaitoh switch (cmd) {
2962 1.281 msaitoh case SIOCSIFMEDIA:
2963 1.281 msaitoh case SIOCGIFMEDIA:
2964 1.357 knakahar WM_CORE_LOCK(sc);
2965 1.281 msaitoh /* Flow control requires full-duplex mode. */
2966 1.327 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2967 1.281 msaitoh (ifr->ifr_media & IFM_FDX) == 0)
2968 1.281 msaitoh ifr->ifr_media &= ~IFM_ETH_FMASK;
2969 1.281 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2970 1.281 msaitoh if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2971 1.281 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
2972 1.281 msaitoh ifr->ifr_media |=
2973 1.281 msaitoh IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2974 1.281 msaitoh }
2975 1.281 msaitoh sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2976 1.281 msaitoh }
2977 1.357 knakahar WM_CORE_UNLOCK(sc);
2978 1.302 ozaki #ifdef WM_MPSAFE
2979 1.302 ozaki s = splnet();
2980 1.302 ozaki #endif
2981 1.281 msaitoh error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2982 1.302 ozaki #ifdef WM_MPSAFE
2983 1.302 ozaki splx(s);
2984 1.302 ozaki #endif
2985 1.281 msaitoh break;
2986 1.281 msaitoh case SIOCINITIFADDR:
2987 1.357 knakahar WM_CORE_LOCK(sc);
2988 1.281 msaitoh if (ifa->ifa_addr->sa_family == AF_LINK) {
2989 1.281 msaitoh sdl = satosdl(ifp->if_dl->ifa_addr);
2990 1.281 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2991 1.281 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
2992 1.281 msaitoh /* unicast address is first multicast entry */
2993 1.281 msaitoh wm_set_filter(sc);
2994 1.281 msaitoh error = 0;
2995 1.357 knakahar WM_CORE_UNLOCK(sc);
2996 1.281 msaitoh break;
2997 1.281 msaitoh }
2998 1.357 knakahar WM_CORE_UNLOCK(sc);
2999 1.281 msaitoh /*FALLTHROUGH*/
3000 1.281 msaitoh default:
3001 1.281 msaitoh #ifdef WM_MPSAFE
3002 1.281 msaitoh s = splnet();
3003 1.281 msaitoh #endif
3004 1.281 msaitoh /* It may call wm_start, so unlock here */
3005 1.281 msaitoh error = ether_ioctl(ifp, cmd, data);
3006 1.281 msaitoh #ifdef WM_MPSAFE
3007 1.281 msaitoh splx(s);
3008 1.281 msaitoh #endif
3009 1.281 msaitoh if (error != ENETRESET)
3010 1.281 msaitoh break;
3011 1.78 thorpej
3012 1.281 msaitoh error = 0;
3013 1.78 thorpej
3014 1.281 msaitoh if (cmd == SIOCSIFCAP) {
3015 1.281 msaitoh error = (*ifp->if_init)(ifp);
3016 1.281 msaitoh } else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
3017 1.281 msaitoh ;
3018 1.281 msaitoh else if (ifp->if_flags & IFF_RUNNING) {
3019 1.78 thorpej /*
3020 1.281 msaitoh * Multicast list has changed; set the hardware filter
3021 1.281 msaitoh * accordingly.
3022 1.78 thorpej */
3023 1.357 knakahar WM_CORE_LOCK(sc);
3024 1.281 msaitoh wm_set_filter(sc);
3025 1.357 knakahar WM_CORE_UNLOCK(sc);
3026 1.78 thorpej }
3027 1.281 msaitoh break;
3028 1.78 thorpej }
3029 1.78 thorpej
3030 1.272 ozaki #ifndef WM_MPSAFE
3031 1.78 thorpej splx(s);
3032 1.272 ozaki #endif
3033 1.281 msaitoh return error;
3034 1.78 thorpej }
3035 1.78 thorpej
3036 1.281 msaitoh /* MAC address related */
3037 1.281 msaitoh
3038 1.306 msaitoh /*
3039 1.306 msaitoh * Get the offset of MAC address and return it.
3040 1.306 msaitoh * If error occured, use offset 0.
3041 1.306 msaitoh */
3042 1.306 msaitoh static uint16_t
3043 1.281 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
3044 1.221 msaitoh {
3045 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
3046 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
3047 1.281 msaitoh
3048 1.281 msaitoh /* Try to read alternative MAC address pointer */
3049 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
3050 1.306 msaitoh return 0;
3051 1.221 msaitoh
3052 1.306 msaitoh /* Check pointer if it's valid or not. */
3053 1.306 msaitoh if ((offset == 0x0000) || (offset == 0xffff))
3054 1.306 msaitoh return 0;
3055 1.221 msaitoh
3056 1.306 msaitoh offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
3057 1.281 msaitoh /*
3058 1.281 msaitoh * Check whether alternative MAC address is valid or not.
3059 1.281 msaitoh * Some cards have non 0xffff pointer but those don't use
3060 1.281 msaitoh * alternative MAC address in reality.
3061 1.281 msaitoh *
3062 1.281 msaitoh * Check whether the broadcast bit is set or not.
3063 1.281 msaitoh */
3064 1.281 msaitoh if (wm_nvm_read(sc, offset, 1, myea) == 0)
3065 1.281 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
3066 1.306 msaitoh return offset; /* Found */
3067 1.221 msaitoh
3068 1.306 msaitoh /* Not found */
3069 1.306 msaitoh return 0;
3070 1.221 msaitoh }
3071 1.221 msaitoh
3072 1.78 thorpej static int
3073 1.281 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
3074 1.78 thorpej {
3075 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
3076 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
3077 1.281 msaitoh int do_invert = 0;
3078 1.78 thorpej
3079 1.281 msaitoh switch (sc->sc_type) {
3080 1.281 msaitoh case WM_T_82580:
3081 1.281 msaitoh case WM_T_I350:
3082 1.281 msaitoh case WM_T_I354:
3083 1.307 msaitoh /* EEPROM Top Level Partitioning */
3084 1.307 msaitoh offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
3085 1.281 msaitoh break;
3086 1.281 msaitoh case WM_T_82571:
3087 1.281 msaitoh case WM_T_82575:
3088 1.281 msaitoh case WM_T_82576:
3089 1.281 msaitoh case WM_T_80003:
3090 1.281 msaitoh case WM_T_I210:
3091 1.281 msaitoh case WM_T_I211:
3092 1.306 msaitoh offset = wm_check_alt_mac_addr(sc);
3093 1.306 msaitoh if (offset == 0)
3094 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3095 1.281 msaitoh do_invert = 1;
3096 1.281 msaitoh break;
3097 1.281 msaitoh default:
3098 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3099 1.281 msaitoh do_invert = 1;
3100 1.281 msaitoh break;
3101 1.281 msaitoh }
3102 1.78 thorpej
3103 1.424 msaitoh if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]), myea) != 0)
3104 1.281 msaitoh goto bad;
3105 1.78 thorpej
3106 1.281 msaitoh enaddr[0] = myea[0] & 0xff;
3107 1.281 msaitoh enaddr[1] = myea[0] >> 8;
3108 1.281 msaitoh enaddr[2] = myea[1] & 0xff;
3109 1.281 msaitoh enaddr[3] = myea[1] >> 8;
3110 1.281 msaitoh enaddr[4] = myea[2] & 0xff;
3111 1.281 msaitoh enaddr[5] = myea[2] >> 8;
3112 1.78 thorpej
3113 1.281 msaitoh /*
3114 1.281 msaitoh * Toggle the LSB of the MAC address on the second port
3115 1.281 msaitoh * of some dual port cards.
3116 1.281 msaitoh */
3117 1.281 msaitoh if (do_invert != 0)
3118 1.281 msaitoh enaddr[5] ^= 1;
3119 1.78 thorpej
3120 1.194 msaitoh return 0;
3121 1.281 msaitoh
3122 1.281 msaitoh bad:
3123 1.281 msaitoh return -1;
3124 1.78 thorpej }
3125 1.78 thorpej
3126 1.78 thorpej /*
3127 1.281 msaitoh * wm_set_ral:
3128 1.1 thorpej *
3129 1.281 msaitoh * Set an entery in the receive address list.
3130 1.1 thorpej */
3131 1.47 thorpej static void
3132 1.281 msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
3133 1.281 msaitoh {
3134 1.281 msaitoh uint32_t ral_lo, ral_hi;
3135 1.281 msaitoh
3136 1.281 msaitoh if (enaddr != NULL) {
3137 1.281 msaitoh ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
3138 1.281 msaitoh (enaddr[3] << 24);
3139 1.281 msaitoh ral_hi = enaddr[4] | (enaddr[5] << 8);
3140 1.281 msaitoh ral_hi |= RAL_AV;
3141 1.281 msaitoh } else {
3142 1.281 msaitoh ral_lo = 0;
3143 1.281 msaitoh ral_hi = 0;
3144 1.281 msaitoh }
3145 1.281 msaitoh
3146 1.281 msaitoh if (sc->sc_type >= WM_T_82544) {
3147 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
3148 1.281 msaitoh ral_lo);
3149 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
3150 1.281 msaitoh ral_hi);
3151 1.281 msaitoh } else {
3152 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
3153 1.281 msaitoh CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
3154 1.281 msaitoh }
3155 1.281 msaitoh }
3156 1.281 msaitoh
3157 1.281 msaitoh /*
3158 1.281 msaitoh * wm_mchash:
3159 1.281 msaitoh *
3160 1.281 msaitoh * Compute the hash of the multicast address for the 4096-bit
3161 1.281 msaitoh * multicast filter.
3162 1.281 msaitoh */
3163 1.281 msaitoh static uint32_t
3164 1.281 msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
3165 1.1 thorpej {
3166 1.281 msaitoh static const int lo_shift[4] = { 4, 3, 2, 0 };
3167 1.281 msaitoh static const int hi_shift[4] = { 4, 5, 6, 8 };
3168 1.281 msaitoh static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
3169 1.281 msaitoh static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
3170 1.281 msaitoh uint32_t hash;
3171 1.281 msaitoh
3172 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3173 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3174 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3175 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3176 1.281 msaitoh hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
3177 1.281 msaitoh (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
3178 1.281 msaitoh return (hash & 0x3ff);
3179 1.281 msaitoh }
3180 1.281 msaitoh hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
3181 1.281 msaitoh (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
3182 1.272 ozaki
3183 1.281 msaitoh return (hash & 0xfff);
3184 1.272 ozaki }
3185 1.272 ozaki
3186 1.281 msaitoh /*
3187 1.281 msaitoh * wm_set_filter:
3188 1.281 msaitoh *
3189 1.281 msaitoh * Set up the receive filter.
3190 1.281 msaitoh */
3191 1.272 ozaki static void
3192 1.281 msaitoh wm_set_filter(struct wm_softc *sc)
3193 1.272 ozaki {
3194 1.281 msaitoh struct ethercom *ec = &sc->sc_ethercom;
3195 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3196 1.281 msaitoh struct ether_multi *enm;
3197 1.281 msaitoh struct ether_multistep step;
3198 1.281 msaitoh bus_addr_t mta_reg;
3199 1.281 msaitoh uint32_t hash, reg, bit;
3200 1.390 msaitoh int i, size, ralmax;
3201 1.281 msaitoh
3202 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3203 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3204 1.420 msaitoh
3205 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
3206 1.281 msaitoh mta_reg = WMREG_CORDOVA_MTA;
3207 1.281 msaitoh else
3208 1.281 msaitoh mta_reg = WMREG_MTA;
3209 1.1 thorpej
3210 1.281 msaitoh sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
3211 1.272 ozaki
3212 1.281 msaitoh if (ifp->if_flags & IFF_BROADCAST)
3213 1.281 msaitoh sc->sc_rctl |= RCTL_BAM;
3214 1.281 msaitoh if (ifp->if_flags & IFF_PROMISC) {
3215 1.281 msaitoh sc->sc_rctl |= RCTL_UPE;
3216 1.281 msaitoh goto allmulti;
3217 1.281 msaitoh }
3218 1.1 thorpej
3219 1.1 thorpej /*
3220 1.281 msaitoh * Set the station address in the first RAL slot, and
3221 1.281 msaitoh * clear the remaining slots.
3222 1.1 thorpej */
3223 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
3224 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8 -1;
3225 1.281 msaitoh else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
3226 1.386 msaitoh || (sc->sc_type == WM_T_PCH))
3227 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8;
3228 1.386 msaitoh else if (sc->sc_type == WM_T_PCH2)
3229 1.386 msaitoh size = WM_RAL_TABSIZE_PCH2;
3230 1.392 msaitoh else if ((sc->sc_type == WM_T_PCH_LPT) ||(sc->sc_type == WM_T_PCH_SPT))
3231 1.386 msaitoh size = WM_RAL_TABSIZE_PCH_LPT;
3232 1.281 msaitoh else if (sc->sc_type == WM_T_82575)
3233 1.281 msaitoh size = WM_RAL_TABSIZE_82575;
3234 1.281 msaitoh else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
3235 1.281 msaitoh size = WM_RAL_TABSIZE_82576;
3236 1.281 msaitoh else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
3237 1.281 msaitoh size = WM_RAL_TABSIZE_I350;
3238 1.281 msaitoh else
3239 1.281 msaitoh size = WM_RAL_TABSIZE;
3240 1.281 msaitoh wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
3241 1.386 msaitoh
3242 1.392 msaitoh if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
3243 1.386 msaitoh i = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM), FWSM_WLOCK_MAC);
3244 1.386 msaitoh switch (i) {
3245 1.386 msaitoh case 0:
3246 1.386 msaitoh /* We can use all entries */
3247 1.390 msaitoh ralmax = size;
3248 1.386 msaitoh break;
3249 1.386 msaitoh case 1:
3250 1.386 msaitoh /* Only RAR[0] */
3251 1.390 msaitoh ralmax = 1;
3252 1.386 msaitoh break;
3253 1.386 msaitoh default:
3254 1.386 msaitoh /* available SHRA + RAR[0] */
3255 1.390 msaitoh ralmax = i + 1;
3256 1.386 msaitoh }
3257 1.386 msaitoh } else
3258 1.390 msaitoh ralmax = size;
3259 1.386 msaitoh for (i = 1; i < size; i++) {
3260 1.390 msaitoh if (i < ralmax)
3261 1.386 msaitoh wm_set_ral(sc, NULL, i);
3262 1.386 msaitoh }
3263 1.1 thorpej
3264 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3265 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3266 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3267 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3268 1.281 msaitoh size = WM_ICH8_MC_TABSIZE;
3269 1.281 msaitoh else
3270 1.281 msaitoh size = WM_MC_TABSIZE;
3271 1.281 msaitoh /* Clear out the multicast table. */
3272 1.281 msaitoh for (i = 0; i < size; i++)
3273 1.281 msaitoh CSR_WRITE(sc, mta_reg + (i << 2), 0);
3274 1.1 thorpej
3275 1.460 ozaki ETHER_LOCK(ec);
3276 1.281 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
3277 1.281 msaitoh while (enm != NULL) {
3278 1.281 msaitoh if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3279 1.460 ozaki ETHER_UNLOCK(ec);
3280 1.281 msaitoh /*
3281 1.281 msaitoh * We must listen to a range of multicast addresses.
3282 1.281 msaitoh * For now, just accept all multicasts, rather than
3283 1.281 msaitoh * trying to set only those filter bits needed to match
3284 1.281 msaitoh * the range. (At this time, the only use of address
3285 1.281 msaitoh * ranges is for IP multicast routing, for which the
3286 1.281 msaitoh * range is big enough to require all bits set.)
3287 1.281 msaitoh */
3288 1.281 msaitoh goto allmulti;
3289 1.1 thorpej }
3290 1.1 thorpej
3291 1.281 msaitoh hash = wm_mchash(sc, enm->enm_addrlo);
3292 1.272 ozaki
3293 1.281 msaitoh reg = (hash >> 5);
3294 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3295 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3296 1.281 msaitoh || (sc->sc_type == WM_T_PCH2)
3297 1.392 msaitoh || (sc->sc_type == WM_T_PCH_LPT)
3298 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3299 1.281 msaitoh reg &= 0x1f;
3300 1.281 msaitoh else
3301 1.281 msaitoh reg &= 0x7f;
3302 1.281 msaitoh bit = hash & 0x1f;
3303 1.272 ozaki
3304 1.281 msaitoh hash = CSR_READ(sc, mta_reg + (reg << 2));
3305 1.281 msaitoh hash |= 1U << bit;
3306 1.1 thorpej
3307 1.382 christos if (sc->sc_type == WM_T_82544 && (reg & 1) != 0) {
3308 1.387 msaitoh /*
3309 1.387 msaitoh * 82544 Errata 9: Certain register cannot be written
3310 1.387 msaitoh * with particular alignments in PCI-X bus operation
3311 1.387 msaitoh * (FCAH, MTA and VFTA).
3312 1.387 msaitoh */
3313 1.281 msaitoh bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3314 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3315 1.281 msaitoh CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3316 1.281 msaitoh } else
3317 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3318 1.99 matt
3319 1.281 msaitoh ETHER_NEXT_MULTI(step, enm);
3320 1.281 msaitoh }
3321 1.460 ozaki ETHER_UNLOCK(ec);
3322 1.99 matt
3323 1.281 msaitoh ifp->if_flags &= ~IFF_ALLMULTI;
3324 1.281 msaitoh goto setit;
3325 1.1 thorpej
3326 1.281 msaitoh allmulti:
3327 1.281 msaitoh ifp->if_flags |= IFF_ALLMULTI;
3328 1.281 msaitoh sc->sc_rctl |= RCTL_MPE;
3329 1.80 thorpej
3330 1.281 msaitoh setit:
3331 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3332 1.281 msaitoh }
3333 1.1 thorpej
3334 1.281 msaitoh /* Reset and init related */
3335 1.78 thorpej
3336 1.281 msaitoh static void
3337 1.281 msaitoh wm_set_vlan(struct wm_softc *sc)
3338 1.281 msaitoh {
3339 1.392 msaitoh
3340 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3341 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3342 1.420 msaitoh
3343 1.281 msaitoh /* Deal with VLAN enables. */
3344 1.281 msaitoh if (VLAN_ATTACHED(&sc->sc_ethercom))
3345 1.281 msaitoh sc->sc_ctrl |= CTRL_VME;
3346 1.281 msaitoh else
3347 1.281 msaitoh sc->sc_ctrl &= ~CTRL_VME;
3348 1.1 thorpej
3349 1.281 msaitoh /* Write the control registers. */
3350 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3351 1.281 msaitoh }
3352 1.1 thorpej
3353 1.281 msaitoh static void
3354 1.281 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
3355 1.281 msaitoh {
3356 1.281 msaitoh uint32_t gcr;
3357 1.281 msaitoh pcireg_t ctrl2;
3358 1.1 thorpej
3359 1.281 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
3360 1.4 thorpej
3361 1.281 msaitoh /* Only take action if timeout value is defaulted to 0 */
3362 1.281 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
3363 1.281 msaitoh goto out;
3364 1.1 thorpej
3365 1.281 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
3366 1.281 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
3367 1.281 msaitoh goto out;
3368 1.281 msaitoh }
3369 1.6 thorpej
3370 1.281 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3371 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2);
3372 1.281 msaitoh ctrl2 |= WM_PCIE_DCSR2_16MS;
3373 1.281 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3374 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
3375 1.81 thorpej
3376 1.281 msaitoh out:
3377 1.281 msaitoh /* Disable completion timeout resend */
3378 1.281 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
3379 1.80 thorpej
3380 1.281 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
3381 1.281 msaitoh }
3382 1.99 matt
3383 1.281 msaitoh void
3384 1.281 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
3385 1.281 msaitoh {
3386 1.281 msaitoh int i;
3387 1.1 thorpej
3388 1.281 msaitoh /* wait for eeprom to reload */
3389 1.281 msaitoh switch (sc->sc_type) {
3390 1.281 msaitoh case WM_T_82571:
3391 1.281 msaitoh case WM_T_82572:
3392 1.281 msaitoh case WM_T_82573:
3393 1.281 msaitoh case WM_T_82574:
3394 1.281 msaitoh case WM_T_82583:
3395 1.281 msaitoh case WM_T_82575:
3396 1.281 msaitoh case WM_T_82576:
3397 1.281 msaitoh case WM_T_82580:
3398 1.281 msaitoh case WM_T_I350:
3399 1.281 msaitoh case WM_T_I354:
3400 1.281 msaitoh case WM_T_I210:
3401 1.281 msaitoh case WM_T_I211:
3402 1.281 msaitoh case WM_T_80003:
3403 1.281 msaitoh case WM_T_ICH8:
3404 1.281 msaitoh case WM_T_ICH9:
3405 1.281 msaitoh for (i = 0; i < 10; i++) {
3406 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
3407 1.281 msaitoh break;
3408 1.281 msaitoh delay(1000);
3409 1.1 thorpej }
3410 1.281 msaitoh if (i == 10) {
3411 1.281 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
3412 1.281 msaitoh "complete\n", device_xname(sc->sc_dev));
3413 1.281 msaitoh }
3414 1.281 msaitoh break;
3415 1.281 msaitoh default:
3416 1.281 msaitoh break;
3417 1.281 msaitoh }
3418 1.281 msaitoh }
3419 1.59 christos
3420 1.281 msaitoh void
3421 1.281 msaitoh wm_lan_init_done(struct wm_softc *sc)
3422 1.281 msaitoh {
3423 1.281 msaitoh uint32_t reg = 0;
3424 1.281 msaitoh int i;
3425 1.1 thorpej
3426 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3427 1.420 msaitoh device_xname(sc->sc_dev), __func__));
3428 1.420 msaitoh
3429 1.420 msaitoh /* Wait for eeprom to reload */
3430 1.281 msaitoh switch (sc->sc_type) {
3431 1.281 msaitoh case WM_T_ICH10:
3432 1.281 msaitoh case WM_T_PCH:
3433 1.281 msaitoh case WM_T_PCH2:
3434 1.281 msaitoh case WM_T_PCH_LPT:
3435 1.392 msaitoh case WM_T_PCH_SPT:
3436 1.281 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
3437 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3438 1.281 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
3439 1.281 msaitoh break;
3440 1.281 msaitoh delay(100);
3441 1.281 msaitoh }
3442 1.281 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
3443 1.281 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
3444 1.281 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
3445 1.1 thorpej }
3446 1.281 msaitoh break;
3447 1.281 msaitoh default:
3448 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3449 1.281 msaitoh __func__);
3450 1.281 msaitoh break;
3451 1.281 msaitoh }
3452 1.1 thorpej
3453 1.281 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
3454 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3455 1.281 msaitoh }
3456 1.6 thorpej
3457 1.281 msaitoh void
3458 1.281 msaitoh wm_get_cfg_done(struct wm_softc *sc)
3459 1.281 msaitoh {
3460 1.281 msaitoh int mask;
3461 1.281 msaitoh uint32_t reg;
3462 1.281 msaitoh int i;
3463 1.1 thorpej
3464 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3465 1.420 msaitoh device_xname(sc->sc_dev), __func__));
3466 1.420 msaitoh
3467 1.420 msaitoh /* Wait for eeprom to reload */
3468 1.281 msaitoh switch (sc->sc_type) {
3469 1.281 msaitoh case WM_T_82542_2_0:
3470 1.281 msaitoh case WM_T_82542_2_1:
3471 1.281 msaitoh /* null */
3472 1.281 msaitoh break;
3473 1.281 msaitoh case WM_T_82543:
3474 1.281 msaitoh case WM_T_82544:
3475 1.281 msaitoh case WM_T_82540:
3476 1.281 msaitoh case WM_T_82545:
3477 1.281 msaitoh case WM_T_82545_3:
3478 1.281 msaitoh case WM_T_82546:
3479 1.281 msaitoh case WM_T_82546_3:
3480 1.281 msaitoh case WM_T_82541:
3481 1.281 msaitoh case WM_T_82541_2:
3482 1.281 msaitoh case WM_T_82547:
3483 1.281 msaitoh case WM_T_82547_2:
3484 1.281 msaitoh case WM_T_82573:
3485 1.281 msaitoh case WM_T_82574:
3486 1.281 msaitoh case WM_T_82583:
3487 1.281 msaitoh /* generic */
3488 1.281 msaitoh delay(10*1000);
3489 1.281 msaitoh break;
3490 1.281 msaitoh case WM_T_80003:
3491 1.281 msaitoh case WM_T_82571:
3492 1.281 msaitoh case WM_T_82572:
3493 1.281 msaitoh case WM_T_82575:
3494 1.281 msaitoh case WM_T_82576:
3495 1.281 msaitoh case WM_T_82580:
3496 1.281 msaitoh case WM_T_I350:
3497 1.281 msaitoh case WM_T_I354:
3498 1.281 msaitoh case WM_T_I210:
3499 1.281 msaitoh case WM_T_I211:
3500 1.281 msaitoh if (sc->sc_type == WM_T_82571) {
3501 1.281 msaitoh /* Only 82571 shares port 0 */
3502 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0;
3503 1.281 msaitoh } else
3504 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
3505 1.281 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
3506 1.281 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
3507 1.281 msaitoh break;
3508 1.281 msaitoh delay(1000);
3509 1.281 msaitoh }
3510 1.281 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
3511 1.281 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
3512 1.281 msaitoh device_xname(sc->sc_dev), __func__));
3513 1.281 msaitoh }
3514 1.281 msaitoh break;
3515 1.281 msaitoh case WM_T_ICH8:
3516 1.281 msaitoh case WM_T_ICH9:
3517 1.281 msaitoh case WM_T_ICH10:
3518 1.281 msaitoh case WM_T_PCH:
3519 1.281 msaitoh case WM_T_PCH2:
3520 1.281 msaitoh case WM_T_PCH_LPT:
3521 1.392 msaitoh case WM_T_PCH_SPT:
3522 1.281 msaitoh delay(10*1000);
3523 1.281 msaitoh if (sc->sc_type >= WM_T_ICH10)
3524 1.281 msaitoh wm_lan_init_done(sc);
3525 1.281 msaitoh else
3526 1.281 msaitoh wm_get_auto_rd_done(sc);
3527 1.1 thorpej
3528 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3529 1.281 msaitoh if ((reg & STATUS_PHYRA) != 0)
3530 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
3531 1.281 msaitoh break;
3532 1.281 msaitoh default:
3533 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3534 1.281 msaitoh __func__);
3535 1.281 msaitoh break;
3536 1.1 thorpej }
3537 1.1 thorpej }
3538 1.1 thorpej
3539 1.312 msaitoh /* Init hardware bits */
3540 1.312 msaitoh void
3541 1.312 msaitoh wm_initialize_hardware_bits(struct wm_softc *sc)
3542 1.312 msaitoh {
3543 1.312 msaitoh uint32_t tarc0, tarc1, reg;
3544 1.332 msaitoh
3545 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3546 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3547 1.420 msaitoh
3548 1.312 msaitoh /* For 82571 variant, 80003 and ICHs */
3549 1.312 msaitoh if (((sc->sc_type >= WM_T_82571) && (sc->sc_type <= WM_T_82583))
3550 1.312 msaitoh || (sc->sc_type >= WM_T_80003)) {
3551 1.312 msaitoh
3552 1.312 msaitoh /* Transmit Descriptor Control 0 */
3553 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(0));
3554 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3555 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(0), reg);
3556 1.312 msaitoh
3557 1.312 msaitoh /* Transmit Descriptor Control 1 */
3558 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(1));
3559 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3560 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(1), reg);
3561 1.312 msaitoh
3562 1.312 msaitoh /* TARC0 */
3563 1.312 msaitoh tarc0 = CSR_READ(sc, WMREG_TARC0);
3564 1.312 msaitoh switch (sc->sc_type) {
3565 1.312 msaitoh case WM_T_82571:
3566 1.312 msaitoh case WM_T_82572:
3567 1.312 msaitoh case WM_T_82573:
3568 1.312 msaitoh case WM_T_82574:
3569 1.312 msaitoh case WM_T_82583:
3570 1.312 msaitoh case WM_T_80003:
3571 1.312 msaitoh /* Clear bits 30..27 */
3572 1.312 msaitoh tarc0 &= ~__BITS(30, 27);
3573 1.312 msaitoh break;
3574 1.312 msaitoh default:
3575 1.312 msaitoh break;
3576 1.312 msaitoh }
3577 1.312 msaitoh
3578 1.312 msaitoh switch (sc->sc_type) {
3579 1.312 msaitoh case WM_T_82571:
3580 1.312 msaitoh case WM_T_82572:
3581 1.312 msaitoh tarc0 |= __BITS(26, 23); /* TARC0 bits 23-26 */
3582 1.312 msaitoh
3583 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3584 1.312 msaitoh tarc1 &= ~__BITS(30, 29); /* Clear bits 30 and 29 */
3585 1.312 msaitoh tarc1 |= __BITS(26, 24); /* TARC1 bits 26-24 */
3586 1.312 msaitoh /* 8257[12] Errata No.7 */
3587 1.312 msaitoh tarc1 |= __BIT(22); /* TARC1 bits 22 */
3588 1.312 msaitoh
3589 1.312 msaitoh /* TARC1 bit 28 */
3590 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3591 1.312 msaitoh tarc1 &= ~__BIT(28);
3592 1.312 msaitoh else
3593 1.312 msaitoh tarc1 |= __BIT(28);
3594 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3595 1.312 msaitoh
3596 1.312 msaitoh /*
3597 1.312 msaitoh * 8257[12] Errata No.13
3598 1.312 msaitoh * Disable Dyamic Clock Gating.
3599 1.312 msaitoh */
3600 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3601 1.312 msaitoh reg &= ~CTRL_EXT_DMA_DYN_CLK;
3602 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3603 1.312 msaitoh break;
3604 1.312 msaitoh case WM_T_82573:
3605 1.312 msaitoh case WM_T_82574:
3606 1.312 msaitoh case WM_T_82583:
3607 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
3608 1.312 msaitoh || (sc->sc_type == WM_T_82583))
3609 1.312 msaitoh tarc0 |= __BIT(26); /* TARC0 bit 26 */
3610 1.312 msaitoh
3611 1.312 msaitoh /* Extended Device Control */
3612 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3613 1.312 msaitoh reg &= ~__BIT(23); /* Clear bit 23 */
3614 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
3615 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3616 1.312 msaitoh
3617 1.312 msaitoh /* Device Control */
3618 1.312 msaitoh sc->sc_ctrl &= ~__BIT(29); /* Clear bit 29 */
3619 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3620 1.312 msaitoh
3621 1.312 msaitoh /* PCIe Control Register */
3622 1.350 msaitoh /*
3623 1.350 msaitoh * 82573 Errata (unknown).
3624 1.350 msaitoh *
3625 1.350 msaitoh * 82574 Errata 25 and 82583 Errata 12
3626 1.350 msaitoh * "Dropped Rx Packets":
3627 1.350 msaitoh * NVM Image Version 2.1.4 and newer has no this bug.
3628 1.350 msaitoh */
3629 1.350 msaitoh reg = CSR_READ(sc, WMREG_GCR);
3630 1.350 msaitoh reg |= GCR_L1_ACT_WITHOUT_L0S_RX;
3631 1.350 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
3632 1.350 msaitoh
3633 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
3634 1.312 msaitoh || (sc->sc_type == WM_T_82583)) {
3635 1.312 msaitoh /*
3636 1.312 msaitoh * Document says this bit must be set for
3637 1.312 msaitoh * proper operation.
3638 1.312 msaitoh */
3639 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR);
3640 1.312 msaitoh reg |= __BIT(22);
3641 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
3642 1.312 msaitoh
3643 1.312 msaitoh /*
3644 1.312 msaitoh * Apply workaround for hardware errata
3645 1.312 msaitoh * documented in errata docs Fixes issue where
3646 1.312 msaitoh * some error prone or unreliable PCIe
3647 1.312 msaitoh * completions are occurring, particularly
3648 1.312 msaitoh * with ASPM enabled. Without fix, issue can
3649 1.312 msaitoh * cause Tx timeouts.
3650 1.312 msaitoh */
3651 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR2);
3652 1.312 msaitoh reg |= __BIT(0);
3653 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR2, reg);
3654 1.312 msaitoh }
3655 1.312 msaitoh break;
3656 1.312 msaitoh case WM_T_80003:
3657 1.312 msaitoh /* TARC0 */
3658 1.312 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
3659 1.312 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
3660 1.312 msaitoh tarc0 &= ~__BIT(20); /* Clear bits 20 */
3661 1.312 msaitoh
3662 1.312 msaitoh /* TARC1 bit 28 */
3663 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3664 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3665 1.312 msaitoh tarc1 &= ~__BIT(28);
3666 1.312 msaitoh else
3667 1.312 msaitoh tarc1 |= __BIT(28);
3668 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3669 1.312 msaitoh break;
3670 1.312 msaitoh case WM_T_ICH8:
3671 1.312 msaitoh case WM_T_ICH9:
3672 1.312 msaitoh case WM_T_ICH10:
3673 1.312 msaitoh case WM_T_PCH:
3674 1.312 msaitoh case WM_T_PCH2:
3675 1.312 msaitoh case WM_T_PCH_LPT:
3676 1.393 msaitoh case WM_T_PCH_SPT:
3677 1.393 msaitoh /* TARC0 */
3678 1.393 msaitoh if ((sc->sc_type == WM_T_ICH8)
3679 1.393 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3680 1.312 msaitoh /* Set TARC0 bits 29 and 28 */
3681 1.312 msaitoh tarc0 |= __BITS(29, 28);
3682 1.312 msaitoh }
3683 1.312 msaitoh /* Set TARC0 bits 23,24,26,27 */
3684 1.312 msaitoh tarc0 |= __BITS(27, 26) | __BITS(24, 23);
3685 1.312 msaitoh
3686 1.312 msaitoh /* CTRL_EXT */
3687 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
3688 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
3689 1.312 msaitoh /*
3690 1.312 msaitoh * Enable PHY low-power state when MAC is at D3
3691 1.312 msaitoh * w/o WoL
3692 1.312 msaitoh */
3693 1.312 msaitoh if (sc->sc_type >= WM_T_PCH)
3694 1.312 msaitoh reg |= CTRL_EXT_PHYPDEN;
3695 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3696 1.312 msaitoh
3697 1.312 msaitoh /* TARC1 */
3698 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
3699 1.312 msaitoh /* bit 28 */
3700 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
3701 1.312 msaitoh tarc1 &= ~__BIT(28);
3702 1.312 msaitoh else
3703 1.312 msaitoh tarc1 |= __BIT(28);
3704 1.312 msaitoh tarc1 |= __BIT(24) | __BIT(26) | __BIT(30);
3705 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
3706 1.312 msaitoh
3707 1.312 msaitoh /* Device Status */
3708 1.312 msaitoh if (sc->sc_type == WM_T_ICH8) {
3709 1.312 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3710 1.312 msaitoh reg &= ~__BIT(31);
3711 1.312 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3712 1.312 msaitoh
3713 1.312 msaitoh }
3714 1.312 msaitoh
3715 1.393 msaitoh /* IOSFPC */
3716 1.393 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
3717 1.393 msaitoh reg = CSR_READ(sc, WMREG_IOSFPC);
3718 1.393 msaitoh reg |= RCTL_RDMTS_HEX; /* XXX RTCL bit? */
3719 1.393 msaitoh CSR_WRITE(sc, WMREG_IOSFPC, reg);
3720 1.393 msaitoh }
3721 1.312 msaitoh /*
3722 1.312 msaitoh * Work-around descriptor data corruption issue during
3723 1.312 msaitoh * NFS v2 UDP traffic, just disable the NFS filtering
3724 1.312 msaitoh * capability.
3725 1.312 msaitoh */
3726 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3727 1.312 msaitoh reg |= WMREG_RFCTL_NFSWDIS | WMREG_RFCTL_NFSRDIS;
3728 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3729 1.312 msaitoh break;
3730 1.312 msaitoh default:
3731 1.312 msaitoh break;
3732 1.312 msaitoh }
3733 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC0, tarc0);
3734 1.312 msaitoh
3735 1.462 msaitoh switch (sc->sc_type) {
3736 1.312 msaitoh /*
3737 1.462 msaitoh * 8257[12] Errata No.52, 82573 Errata No.43 and some others.
3738 1.312 msaitoh * Avoid RSS Hash Value bug.
3739 1.312 msaitoh */
3740 1.312 msaitoh case WM_T_82571:
3741 1.312 msaitoh case WM_T_82572:
3742 1.312 msaitoh case WM_T_82573:
3743 1.312 msaitoh case WM_T_80003:
3744 1.312 msaitoh case WM_T_ICH8:
3745 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3746 1.312 msaitoh reg |= WMREG_RFCTL_NEWIPV6EXDIS |WMREG_RFCTL_IPV6EXDIS;
3747 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3748 1.312 msaitoh break;
3749 1.466 knakahar case WM_T_82574:
3750 1.466 knakahar /* use extened Rx descriptor. */
3751 1.466 knakahar reg = CSR_READ(sc, WMREG_RFCTL);
3752 1.466 knakahar reg |= WMREG_RFCTL_EXSTEN;
3753 1.466 knakahar CSR_WRITE(sc, WMREG_RFCTL, reg);
3754 1.466 knakahar break;
3755 1.464 msaitoh default:
3756 1.464 msaitoh break;
3757 1.464 msaitoh }
3758 1.464 msaitoh } else if ((sc->sc_type >= WM_T_82575) && (sc->sc_type <= WM_T_I211)) {
3759 1.462 msaitoh /*
3760 1.462 msaitoh * 82575 Errata XXX, 82576 Errata 46, 82580 Errata 24,
3761 1.462 msaitoh * I350 Errata 37, I210 Errata No. 31 and I211 Errata No. 11:
3762 1.462 msaitoh * "Certain Malformed IPv6 Extension Headers are Not Processed
3763 1.462 msaitoh * Correctly by the Device"
3764 1.462 msaitoh *
3765 1.462 msaitoh * I354(C2000) Errata AVR53:
3766 1.462 msaitoh * "Malformed IPv6 Extension Headers May Result in LAN Device
3767 1.462 msaitoh * Hang"
3768 1.462 msaitoh */
3769 1.464 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
3770 1.464 msaitoh reg |= WMREG_RFCTL_IPV6EXDIS;
3771 1.464 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
3772 1.312 msaitoh }
3773 1.312 msaitoh }
3774 1.312 msaitoh
3775 1.320 msaitoh static uint32_t
3776 1.320 msaitoh wm_rxpbs_adjust_82580(uint32_t val)
3777 1.320 msaitoh {
3778 1.320 msaitoh uint32_t rv = 0;
3779 1.320 msaitoh
3780 1.320 msaitoh if (val < __arraycount(wm_82580_rxpbs_table))
3781 1.320 msaitoh rv = wm_82580_rxpbs_table[val];
3782 1.320 msaitoh
3783 1.320 msaitoh return rv;
3784 1.320 msaitoh }
3785 1.320 msaitoh
3786 1.447 msaitoh /*
3787 1.447 msaitoh * wm_reset_phy:
3788 1.447 msaitoh *
3789 1.447 msaitoh * generic PHY reset function.
3790 1.447 msaitoh * Same as e1000_phy_hw_reset_generic()
3791 1.447 msaitoh */
3792 1.447 msaitoh static void
3793 1.447 msaitoh wm_reset_phy(struct wm_softc *sc)
3794 1.447 msaitoh {
3795 1.447 msaitoh uint32_t reg;
3796 1.447 msaitoh
3797 1.447 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3798 1.447 msaitoh device_xname(sc->sc_dev), __func__));
3799 1.447 msaitoh if (wm_phy_resetisblocked(sc))
3800 1.447 msaitoh return;
3801 1.447 msaitoh
3802 1.447 msaitoh sc->phy.acquire(sc);
3803 1.447 msaitoh
3804 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
3805 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
3806 1.447 msaitoh CSR_WRITE_FLUSH(sc);
3807 1.447 msaitoh
3808 1.447 msaitoh delay(sc->phy.reset_delay_us);
3809 1.447 msaitoh
3810 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3811 1.447 msaitoh CSR_WRITE_FLUSH(sc);
3812 1.447 msaitoh
3813 1.447 msaitoh delay(150);
3814 1.447 msaitoh
3815 1.447 msaitoh sc->phy.release(sc);
3816 1.447 msaitoh
3817 1.447 msaitoh wm_get_cfg_done(sc);
3818 1.447 msaitoh }
3819 1.447 msaitoh
3820 1.443 msaitoh static void
3821 1.443 msaitoh wm_flush_desc_rings(struct wm_softc *sc)
3822 1.443 msaitoh {
3823 1.443 msaitoh pcireg_t preg;
3824 1.443 msaitoh uint32_t reg;
3825 1.443 msaitoh int nexttx;
3826 1.443 msaitoh
3827 1.443 msaitoh /* First, disable MULR fix in FEXTNVM11 */
3828 1.443 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM11);
3829 1.443 msaitoh reg |= FEXTNVM11_DIS_MULRFIX;
3830 1.443 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM11, reg);
3831 1.443 msaitoh
3832 1.443 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
3833 1.443 msaitoh reg = CSR_READ(sc, WMREG_TDLEN(0));
3834 1.443 msaitoh if (((preg & DESCRING_STATUS_FLUSH_REQ) != 0) && (reg != 0)) {
3835 1.443 msaitoh struct wm_txqueue *txq;
3836 1.443 msaitoh wiseman_txdesc_t *txd;
3837 1.443 msaitoh
3838 1.443 msaitoh /* TX */
3839 1.443 msaitoh printf("%s: Need TX flush (reg = %08x, len = %u)\n",
3840 1.443 msaitoh device_xname(sc->sc_dev), preg, reg);
3841 1.443 msaitoh reg = CSR_READ(sc, WMREG_TCTL);
3842 1.443 msaitoh CSR_WRITE(sc, WMREG_TCTL, reg | TCTL_EN);
3843 1.443 msaitoh
3844 1.443 msaitoh txq = &sc->sc_queue[0].wmq_txq;
3845 1.443 msaitoh nexttx = txq->txq_next;
3846 1.443 msaitoh txd = &txq->txq_descs[nexttx];
3847 1.443 msaitoh wm_set_dma_addr(&txd->wtx_addr, WM_CDTXADDR(txq, nexttx));
3848 1.443 msaitoh txd->wtx_cmdlen = htole32(WTX_CMD_IFCS| 512);
3849 1.443 msaitoh txd->wtx_fields.wtxu_status = 0;
3850 1.443 msaitoh txd->wtx_fields.wtxu_options = 0;
3851 1.443 msaitoh txd->wtx_fields.wtxu_vlan = 0;
3852 1.443 msaitoh
3853 1.443 msaitoh bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
3854 1.443 msaitoh BUS_SPACE_BARRIER_WRITE);
3855 1.443 msaitoh
3856 1.443 msaitoh txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
3857 1.443 msaitoh CSR_WRITE(sc, WMREG_TDT(0), txq->txq_next);
3858 1.443 msaitoh bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
3859 1.443 msaitoh BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
3860 1.443 msaitoh delay(250);
3861 1.443 msaitoh }
3862 1.443 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
3863 1.443 msaitoh if (preg & DESCRING_STATUS_FLUSH_REQ) {
3864 1.443 msaitoh uint32_t rctl;
3865 1.443 msaitoh
3866 1.443 msaitoh /* RX */
3867 1.443 msaitoh printf("%s: Need RX flush (reg = %08x)\n",
3868 1.443 msaitoh device_xname(sc->sc_dev), preg);
3869 1.443 msaitoh rctl = CSR_READ(sc, WMREG_RCTL);
3870 1.443 msaitoh CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
3871 1.443 msaitoh CSR_WRITE_FLUSH(sc);
3872 1.443 msaitoh delay(150);
3873 1.443 msaitoh
3874 1.443 msaitoh reg = CSR_READ(sc, WMREG_RXDCTL(0));
3875 1.443 msaitoh /* zero the lower 14 bits (prefetch and host thresholds) */
3876 1.443 msaitoh reg &= 0xffffc000;
3877 1.443 msaitoh /*
3878 1.443 msaitoh * update thresholds: prefetch threshold to 31, host threshold
3879 1.443 msaitoh * to 1 and make sure the granularity is "descriptors" and not
3880 1.443 msaitoh * "cache lines"
3881 1.443 msaitoh */
3882 1.443 msaitoh reg |= (0x1f | (1 << 8) | RXDCTL_GRAN);
3883 1.443 msaitoh CSR_WRITE(sc, WMREG_RXDCTL(0), reg);
3884 1.443 msaitoh
3885 1.443 msaitoh /*
3886 1.443 msaitoh * momentarily enable the RX ring for the changes to take
3887 1.443 msaitoh * effect
3888 1.443 msaitoh */
3889 1.443 msaitoh CSR_WRITE(sc, WMREG_RCTL, rctl | RCTL_EN);
3890 1.443 msaitoh CSR_WRITE_FLUSH(sc);
3891 1.443 msaitoh delay(150);
3892 1.443 msaitoh CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
3893 1.443 msaitoh }
3894 1.443 msaitoh }
3895 1.443 msaitoh
3896 1.1 thorpej /*
3897 1.281 msaitoh * wm_reset:
3898 1.232 bouyer *
3899 1.281 msaitoh * Reset the i82542 chip.
3900 1.232 bouyer */
3901 1.281 msaitoh static void
3902 1.281 msaitoh wm_reset(struct wm_softc *sc)
3903 1.232 bouyer {
3904 1.281 msaitoh int phy_reset = 0;
3905 1.364 knakahar int i, error = 0;
3906 1.424 msaitoh uint32_t reg;
3907 1.232 bouyer
3908 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3909 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3910 1.420 msaitoh KASSERT(sc->sc_type != 0);
3911 1.420 msaitoh
3912 1.232 bouyer /*
3913 1.281 msaitoh * Allocate on-chip memory according to the MTU size.
3914 1.281 msaitoh * The Packet Buffer Allocation register must be written
3915 1.281 msaitoh * before the chip is reset.
3916 1.232 bouyer */
3917 1.281 msaitoh switch (sc->sc_type) {
3918 1.281 msaitoh case WM_T_82547:
3919 1.281 msaitoh case WM_T_82547_2:
3920 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3921 1.281 msaitoh PBA_22K : PBA_30K;
3922 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
3923 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
3924 1.364 knakahar txq->txq_fifo_head = 0;
3925 1.364 knakahar txq->txq_fifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3926 1.364 knakahar txq->txq_fifo_size =
3927 1.364 knakahar (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3928 1.364 knakahar txq->txq_fifo_stall = 0;
3929 1.364 knakahar }
3930 1.281 msaitoh break;
3931 1.281 msaitoh case WM_T_82571:
3932 1.281 msaitoh case WM_T_82572:
3933 1.281 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
3934 1.281 msaitoh case WM_T_80003:
3935 1.281 msaitoh sc->sc_pba = PBA_32K;
3936 1.281 msaitoh break;
3937 1.281 msaitoh case WM_T_82573:
3938 1.281 msaitoh sc->sc_pba = PBA_12K;
3939 1.281 msaitoh break;
3940 1.281 msaitoh case WM_T_82574:
3941 1.281 msaitoh case WM_T_82583:
3942 1.281 msaitoh sc->sc_pba = PBA_20K;
3943 1.281 msaitoh break;
3944 1.320 msaitoh case WM_T_82576:
3945 1.320 msaitoh sc->sc_pba = CSR_READ(sc, WMREG_RXPBS);
3946 1.320 msaitoh sc->sc_pba &= RXPBS_SIZE_MASK_82576;
3947 1.320 msaitoh break;
3948 1.320 msaitoh case WM_T_82580:
3949 1.320 msaitoh case WM_T_I350:
3950 1.320 msaitoh case WM_T_I354:
3951 1.320 msaitoh sc->sc_pba = wm_rxpbs_adjust_82580(CSR_READ(sc, WMREG_RXPBS));
3952 1.320 msaitoh break;
3953 1.320 msaitoh case WM_T_I210:
3954 1.320 msaitoh case WM_T_I211:
3955 1.320 msaitoh sc->sc_pba = PBA_34K;
3956 1.320 msaitoh break;
3957 1.281 msaitoh case WM_T_ICH8:
3958 1.312 msaitoh /* Workaround for a bit corruption issue in FIFO memory */
3959 1.281 msaitoh sc->sc_pba = PBA_8K;
3960 1.281 msaitoh CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3961 1.281 msaitoh break;
3962 1.281 msaitoh case WM_T_ICH9:
3963 1.281 msaitoh case WM_T_ICH10:
3964 1.318 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 4096 ?
3965 1.318 msaitoh PBA_14K : PBA_10K;
3966 1.232 bouyer break;
3967 1.281 msaitoh case WM_T_PCH:
3968 1.281 msaitoh case WM_T_PCH2:
3969 1.281 msaitoh case WM_T_PCH_LPT:
3970 1.392 msaitoh case WM_T_PCH_SPT:
3971 1.281 msaitoh sc->sc_pba = PBA_26K;
3972 1.232 bouyer break;
3973 1.232 bouyer default:
3974 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3975 1.281 msaitoh PBA_40K : PBA_48K;
3976 1.281 msaitoh break;
3977 1.232 bouyer }
3978 1.320 msaitoh /*
3979 1.320 msaitoh * Only old or non-multiqueue devices have the PBA register
3980 1.320 msaitoh * XXX Need special handling for 82575.
3981 1.320 msaitoh */
3982 1.320 msaitoh if (((sc->sc_flags & WM_F_NEWQUEUE) == 0)
3983 1.320 msaitoh || (sc->sc_type == WM_T_82575))
3984 1.320 msaitoh CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3985 1.232 bouyer
3986 1.281 msaitoh /* Prevent the PCI-E bus from sticking */
3987 1.281 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3988 1.281 msaitoh int timeout = 800;
3989 1.232 bouyer
3990 1.281 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3991 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3992 1.232 bouyer
3993 1.281 msaitoh while (timeout--) {
3994 1.281 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
3995 1.281 msaitoh == 0)
3996 1.281 msaitoh break;
3997 1.281 msaitoh delay(100);
3998 1.281 msaitoh }
3999 1.232 bouyer }
4000 1.232 bouyer
4001 1.281 msaitoh /* Set the completion timeout for interface */
4002 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
4003 1.300 msaitoh || (sc->sc_type == WM_T_82580)
4004 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
4005 1.282 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
4006 1.281 msaitoh wm_set_pcie_completion_timeout(sc);
4007 1.232 bouyer
4008 1.281 msaitoh /* Clear interrupt */
4009 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4010 1.335 msaitoh if (sc->sc_nintrs > 1) {
4011 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
4012 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
4013 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
4014 1.335 msaitoh } else {
4015 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
4016 1.335 msaitoh }
4017 1.335 msaitoh }
4018 1.232 bouyer
4019 1.281 msaitoh /* Stop the transmit and receive processes. */
4020 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
4021 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
4022 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
4023 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4024 1.232 bouyer
4025 1.281 msaitoh /* XXX set_tbi_sbp_82543() */
4026 1.232 bouyer
4027 1.281 msaitoh delay(10*1000);
4028 1.232 bouyer
4029 1.281 msaitoh /* Must acquire the MDIO ownership before MAC reset */
4030 1.281 msaitoh switch (sc->sc_type) {
4031 1.281 msaitoh case WM_T_82573:
4032 1.281 msaitoh case WM_T_82574:
4033 1.281 msaitoh case WM_T_82583:
4034 1.281 msaitoh error = wm_get_hw_semaphore_82573(sc);
4035 1.281 msaitoh break;
4036 1.281 msaitoh default:
4037 1.281 msaitoh break;
4038 1.281 msaitoh }
4039 1.232 bouyer
4040 1.281 msaitoh /*
4041 1.281 msaitoh * 82541 Errata 29? & 82547 Errata 28?
4042 1.281 msaitoh * See also the description about PHY_RST bit in CTRL register
4043 1.281 msaitoh * in 8254x_GBe_SDM.pdf.
4044 1.281 msaitoh */
4045 1.281 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
4046 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL,
4047 1.281 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
4048 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4049 1.281 msaitoh delay(5000);
4050 1.281 msaitoh }
4051 1.232 bouyer
4052 1.281 msaitoh switch (sc->sc_type) {
4053 1.281 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
4054 1.281 msaitoh case WM_T_82541:
4055 1.281 msaitoh case WM_T_82541_2:
4056 1.281 msaitoh case WM_T_82547:
4057 1.281 msaitoh case WM_T_82547_2:
4058 1.281 msaitoh /*
4059 1.281 msaitoh * On some chipsets, a reset through a memory-mapped write
4060 1.281 msaitoh * cycle can cause the chip to reset before completing the
4061 1.281 msaitoh * write cycle. This causes major headache that can be
4062 1.281 msaitoh * avoided by issuing the reset via indirect register writes
4063 1.281 msaitoh * through I/O space.
4064 1.281 msaitoh *
4065 1.281 msaitoh * So, if we successfully mapped the I/O BAR at attach time,
4066 1.281 msaitoh * use that. Otherwise, try our luck with a memory-mapped
4067 1.281 msaitoh * reset.
4068 1.281 msaitoh */
4069 1.281 msaitoh if (sc->sc_flags & WM_F_IOH_VALID)
4070 1.281 msaitoh wm_io_write(sc, WMREG_CTRL, CTRL_RST);
4071 1.281 msaitoh else
4072 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
4073 1.281 msaitoh break;
4074 1.281 msaitoh case WM_T_82545_3:
4075 1.281 msaitoh case WM_T_82546_3:
4076 1.281 msaitoh /* Use the shadow control register on these chips. */
4077 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
4078 1.281 msaitoh break;
4079 1.281 msaitoh case WM_T_80003:
4080 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
4081 1.424 msaitoh sc->phy.acquire(sc);
4082 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4083 1.424 msaitoh sc->phy.release(sc);
4084 1.281 msaitoh break;
4085 1.281 msaitoh case WM_T_ICH8:
4086 1.281 msaitoh case WM_T_ICH9:
4087 1.281 msaitoh case WM_T_ICH10:
4088 1.281 msaitoh case WM_T_PCH:
4089 1.281 msaitoh case WM_T_PCH2:
4090 1.281 msaitoh case WM_T_PCH_LPT:
4091 1.392 msaitoh case WM_T_PCH_SPT:
4092 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
4093 1.386 msaitoh if (wm_phy_resetisblocked(sc) == false) {
4094 1.232 bouyer /*
4095 1.281 msaitoh * Gate automatic PHY configuration by hardware on
4096 1.281 msaitoh * non-managed 82579
4097 1.232 bouyer */
4098 1.281 msaitoh if ((sc->sc_type == WM_T_PCH2)
4099 1.281 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
4100 1.380 msaitoh == 0))
4101 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
4102 1.232 bouyer
4103 1.281 msaitoh reg |= CTRL_PHY_RESET;
4104 1.281 msaitoh phy_reset = 1;
4105 1.394 msaitoh } else
4106 1.394 msaitoh printf("XXX reset is blocked!!!\n");
4107 1.424 msaitoh sc->phy.acquire(sc);
4108 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4109 1.281 msaitoh /* Don't insert a completion barrier when reset */
4110 1.281 msaitoh delay(20*1000);
4111 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx);
4112 1.281 msaitoh break;
4113 1.304 msaitoh case WM_T_82580:
4114 1.304 msaitoh case WM_T_I350:
4115 1.304 msaitoh case WM_T_I354:
4116 1.304 msaitoh case WM_T_I210:
4117 1.304 msaitoh case WM_T_I211:
4118 1.304 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
4119 1.304 msaitoh if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
4120 1.304 msaitoh CSR_WRITE_FLUSH(sc);
4121 1.304 msaitoh delay(5000);
4122 1.304 msaitoh break;
4123 1.281 msaitoh case WM_T_82542_2_0:
4124 1.281 msaitoh case WM_T_82542_2_1:
4125 1.281 msaitoh case WM_T_82543:
4126 1.281 msaitoh case WM_T_82540:
4127 1.281 msaitoh case WM_T_82545:
4128 1.281 msaitoh case WM_T_82546:
4129 1.281 msaitoh case WM_T_82571:
4130 1.281 msaitoh case WM_T_82572:
4131 1.281 msaitoh case WM_T_82573:
4132 1.281 msaitoh case WM_T_82574:
4133 1.281 msaitoh case WM_T_82575:
4134 1.281 msaitoh case WM_T_82576:
4135 1.281 msaitoh case WM_T_82583:
4136 1.281 msaitoh default:
4137 1.281 msaitoh /* Everything else can safely use the documented method. */
4138 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
4139 1.281 msaitoh break;
4140 1.281 msaitoh }
4141 1.232 bouyer
4142 1.281 msaitoh /* Must release the MDIO ownership after MAC reset */
4143 1.281 msaitoh switch (sc->sc_type) {
4144 1.281 msaitoh case WM_T_82573:
4145 1.281 msaitoh case WM_T_82574:
4146 1.281 msaitoh case WM_T_82583:
4147 1.281 msaitoh if (error == 0)
4148 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
4149 1.281 msaitoh break;
4150 1.281 msaitoh default:
4151 1.281 msaitoh break;
4152 1.232 bouyer }
4153 1.232 bouyer
4154 1.437 msaitoh if (phy_reset != 0)
4155 1.281 msaitoh wm_get_cfg_done(sc);
4156 1.232 bouyer
4157 1.281 msaitoh /* reload EEPROM */
4158 1.281 msaitoh switch (sc->sc_type) {
4159 1.281 msaitoh case WM_T_82542_2_0:
4160 1.281 msaitoh case WM_T_82542_2_1:
4161 1.281 msaitoh case WM_T_82543:
4162 1.281 msaitoh case WM_T_82544:
4163 1.281 msaitoh delay(10);
4164 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
4165 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4166 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4167 1.281 msaitoh delay(2000);
4168 1.281 msaitoh break;
4169 1.281 msaitoh case WM_T_82540:
4170 1.281 msaitoh case WM_T_82545:
4171 1.281 msaitoh case WM_T_82545_3:
4172 1.281 msaitoh case WM_T_82546:
4173 1.281 msaitoh case WM_T_82546_3:
4174 1.281 msaitoh delay(5*1000);
4175 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
4176 1.281 msaitoh break;
4177 1.281 msaitoh case WM_T_82541:
4178 1.281 msaitoh case WM_T_82541_2:
4179 1.281 msaitoh case WM_T_82547:
4180 1.281 msaitoh case WM_T_82547_2:
4181 1.281 msaitoh delay(20000);
4182 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
4183 1.281 msaitoh break;
4184 1.281 msaitoh case WM_T_82571:
4185 1.281 msaitoh case WM_T_82572:
4186 1.281 msaitoh case WM_T_82573:
4187 1.281 msaitoh case WM_T_82574:
4188 1.281 msaitoh case WM_T_82583:
4189 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
4190 1.281 msaitoh delay(10);
4191 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
4192 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4193 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4194 1.232 bouyer }
4195 1.281 msaitoh /* check EECD_EE_AUTORD */
4196 1.281 msaitoh wm_get_auto_rd_done(sc);
4197 1.281 msaitoh /*
4198 1.281 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
4199 1.281 msaitoh * is set.
4200 1.281 msaitoh */
4201 1.281 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
4202 1.281 msaitoh || (sc->sc_type == WM_T_82583))
4203 1.281 msaitoh delay(25*1000);
4204 1.281 msaitoh break;
4205 1.281 msaitoh case WM_T_82575:
4206 1.281 msaitoh case WM_T_82576:
4207 1.281 msaitoh case WM_T_82580:
4208 1.281 msaitoh case WM_T_I350:
4209 1.281 msaitoh case WM_T_I354:
4210 1.281 msaitoh case WM_T_I210:
4211 1.281 msaitoh case WM_T_I211:
4212 1.281 msaitoh case WM_T_80003:
4213 1.281 msaitoh /* check EECD_EE_AUTORD */
4214 1.281 msaitoh wm_get_auto_rd_done(sc);
4215 1.281 msaitoh break;
4216 1.281 msaitoh case WM_T_ICH8:
4217 1.281 msaitoh case WM_T_ICH9:
4218 1.281 msaitoh case WM_T_ICH10:
4219 1.281 msaitoh case WM_T_PCH:
4220 1.281 msaitoh case WM_T_PCH2:
4221 1.281 msaitoh case WM_T_PCH_LPT:
4222 1.392 msaitoh case WM_T_PCH_SPT:
4223 1.281 msaitoh break;
4224 1.281 msaitoh default:
4225 1.281 msaitoh panic("%s: unknown type\n", __func__);
4226 1.232 bouyer }
4227 1.281 msaitoh
4228 1.281 msaitoh /* Check whether EEPROM is present or not */
4229 1.281 msaitoh switch (sc->sc_type) {
4230 1.281 msaitoh case WM_T_82575:
4231 1.281 msaitoh case WM_T_82576:
4232 1.281 msaitoh case WM_T_82580:
4233 1.281 msaitoh case WM_T_I350:
4234 1.281 msaitoh case WM_T_I354:
4235 1.281 msaitoh case WM_T_ICH8:
4236 1.281 msaitoh case WM_T_ICH9:
4237 1.281 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
4238 1.281 msaitoh /* Not found */
4239 1.281 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
4240 1.325 msaitoh if (sc->sc_type == WM_T_82575)
4241 1.281 msaitoh wm_reset_init_script_82575(sc);
4242 1.232 bouyer }
4243 1.281 msaitoh break;
4244 1.281 msaitoh default:
4245 1.281 msaitoh break;
4246 1.281 msaitoh }
4247 1.281 msaitoh
4248 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
4249 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
4250 1.281 msaitoh /* clear global device reset status bit */
4251 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
4252 1.281 msaitoh }
4253 1.281 msaitoh
4254 1.281 msaitoh /* Clear any pending interrupt events. */
4255 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4256 1.281 msaitoh reg = CSR_READ(sc, WMREG_ICR);
4257 1.335 msaitoh if (sc->sc_nintrs > 1) {
4258 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
4259 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
4260 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
4261 1.335 msaitoh } else
4262 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
4263 1.335 msaitoh }
4264 1.281 msaitoh
4265 1.281 msaitoh /* reload sc_ctrl */
4266 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4267 1.281 msaitoh
4268 1.322 msaitoh if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211))
4269 1.281 msaitoh wm_set_eee_i350(sc);
4270 1.281 msaitoh
4271 1.437 msaitoh /* Clear the host wakeup bit after lcd reset */
4272 1.437 msaitoh if (sc->sc_type >= WM_T_PCH) {
4273 1.437 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 2,
4274 1.437 msaitoh BM_PORT_GEN_CFG);
4275 1.437 msaitoh reg &= ~BM_WUC_HOST_WU_BIT;
4276 1.437 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 2,
4277 1.437 msaitoh BM_PORT_GEN_CFG, reg);
4278 1.437 msaitoh }
4279 1.437 msaitoh
4280 1.281 msaitoh /*
4281 1.281 msaitoh * For PCH, this write will make sure that any noise will be detected
4282 1.281 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
4283 1.281 msaitoh * to the DMA engine
4284 1.281 msaitoh */
4285 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
4286 1.281 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
4287 1.281 msaitoh
4288 1.380 msaitoh if (sc->sc_type >= WM_T_82544)
4289 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4290 1.281 msaitoh
4291 1.325 msaitoh wm_reset_mdicnfg_82580(sc);
4292 1.332 msaitoh
4293 1.332 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
4294 1.332 msaitoh wm_pll_workaround_i210(sc);
4295 1.281 msaitoh }
4296 1.281 msaitoh
4297 1.281 msaitoh /*
4298 1.281 msaitoh * wm_add_rxbuf:
4299 1.281 msaitoh *
4300 1.281 msaitoh * Add a receive buffer to the indiciated descriptor.
4301 1.281 msaitoh */
4302 1.281 msaitoh static int
4303 1.362 knakahar wm_add_rxbuf(struct wm_rxqueue *rxq, int idx)
4304 1.281 msaitoh {
4305 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4306 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
4307 1.281 msaitoh struct mbuf *m;
4308 1.281 msaitoh int error;
4309 1.281 msaitoh
4310 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
4311 1.281 msaitoh
4312 1.281 msaitoh MGETHDR(m, M_DONTWAIT, MT_DATA);
4313 1.281 msaitoh if (m == NULL)
4314 1.281 msaitoh return ENOBUFS;
4315 1.281 msaitoh
4316 1.281 msaitoh MCLGET(m, M_DONTWAIT);
4317 1.281 msaitoh if ((m->m_flags & M_EXT) == 0) {
4318 1.281 msaitoh m_freem(m);
4319 1.281 msaitoh return ENOBUFS;
4320 1.281 msaitoh }
4321 1.281 msaitoh
4322 1.281 msaitoh if (rxs->rxs_mbuf != NULL)
4323 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4324 1.281 msaitoh
4325 1.281 msaitoh rxs->rxs_mbuf = m;
4326 1.281 msaitoh
4327 1.281 msaitoh m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4328 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4329 1.388 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT);
4330 1.281 msaitoh if (error) {
4331 1.281 msaitoh /* XXX XXX XXX */
4332 1.281 msaitoh aprint_error_dev(sc->sc_dev,
4333 1.281 msaitoh "unable to load rx DMA map %d, error = %d\n",
4334 1.281 msaitoh idx, error);
4335 1.281 msaitoh panic("wm_add_rxbuf");
4336 1.232 bouyer }
4337 1.232 bouyer
4338 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4339 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4340 1.281 msaitoh
4341 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4342 1.281 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4343 1.362 knakahar wm_init_rxdesc(rxq, idx);
4344 1.281 msaitoh } else
4345 1.362 knakahar wm_init_rxdesc(rxq, idx);
4346 1.281 msaitoh
4347 1.232 bouyer return 0;
4348 1.232 bouyer }
4349 1.232 bouyer
4350 1.232 bouyer /*
4351 1.281 msaitoh * wm_rxdrain:
4352 1.232 bouyer *
4353 1.281 msaitoh * Drain the receive queue.
4354 1.232 bouyer */
4355 1.232 bouyer static void
4356 1.362 knakahar wm_rxdrain(struct wm_rxqueue *rxq)
4357 1.281 msaitoh {
4358 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4359 1.281 msaitoh struct wm_rxsoft *rxs;
4360 1.281 msaitoh int i;
4361 1.281 msaitoh
4362 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
4363 1.281 msaitoh
4364 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
4365 1.356 knakahar rxs = &rxq->rxq_soft[i];
4366 1.281 msaitoh if (rxs->rxs_mbuf != NULL) {
4367 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4368 1.281 msaitoh m_freem(rxs->rxs_mbuf);
4369 1.281 msaitoh rxs->rxs_mbuf = NULL;
4370 1.281 msaitoh }
4371 1.281 msaitoh }
4372 1.281 msaitoh }
4373 1.281 msaitoh
4374 1.372 knakahar
4375 1.372 knakahar /*
4376 1.372 knakahar * XXX copy from FreeBSD's sys/net/rss_config.c
4377 1.372 knakahar */
4378 1.372 knakahar /*
4379 1.372 knakahar * RSS secret key, intended to prevent attacks on load-balancing. Its
4380 1.372 knakahar * effectiveness may be limited by algorithm choice and available entropy
4381 1.372 knakahar * during the boot.
4382 1.372 knakahar *
4383 1.372 knakahar * XXXRW: And that we don't randomize it yet!
4384 1.372 knakahar *
4385 1.372 knakahar * This is the default Microsoft RSS specification key which is also
4386 1.372 knakahar * the Chelsio T5 firmware default key.
4387 1.372 knakahar */
4388 1.372 knakahar #define RSS_KEYSIZE 40
4389 1.372 knakahar static uint8_t wm_rss_key[RSS_KEYSIZE] = {
4390 1.372 knakahar 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
4391 1.372 knakahar 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0,
4392 1.372 knakahar 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4,
4393 1.372 knakahar 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c,
4394 1.372 knakahar 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa,
4395 1.372 knakahar };
4396 1.372 knakahar
4397 1.372 knakahar /*
4398 1.372 knakahar * Caller must pass an array of size sizeof(rss_key).
4399 1.372 knakahar *
4400 1.372 knakahar * XXX
4401 1.372 knakahar * As if_ixgbe may use this function, this function should not be
4402 1.372 knakahar * if_wm specific function.
4403 1.372 knakahar */
4404 1.372 knakahar static void
4405 1.372 knakahar wm_rss_getkey(uint8_t *key)
4406 1.372 knakahar {
4407 1.373 knakahar
4408 1.372 knakahar memcpy(key, wm_rss_key, sizeof(wm_rss_key));
4409 1.372 knakahar }
4410 1.372 knakahar
4411 1.365 knakahar /*
4412 1.367 knakahar * Setup registers for RSS.
4413 1.367 knakahar *
4414 1.367 knakahar * XXX not yet VMDq support
4415 1.367 knakahar */
4416 1.367 knakahar static void
4417 1.367 knakahar wm_init_rss(struct wm_softc *sc)
4418 1.367 knakahar {
4419 1.372 knakahar uint32_t mrqc, reta_reg, rss_key[RSSRK_NUM_REGS];
4420 1.367 knakahar int i;
4421 1.367 knakahar
4422 1.373 knakahar CTASSERT(sizeof(rss_key) == sizeof(wm_rss_key));
4423 1.373 knakahar
4424 1.367 knakahar for (i = 0; i < RETA_NUM_ENTRIES; i++) {
4425 1.367 knakahar int qid, reta_ent;
4426 1.367 knakahar
4427 1.405 knakahar qid = i % sc->sc_nqueues;
4428 1.367 knakahar switch(sc->sc_type) {
4429 1.367 knakahar case WM_T_82574:
4430 1.367 knakahar reta_ent = __SHIFTIN(qid,
4431 1.367 knakahar RETA_ENT_QINDEX_MASK_82574);
4432 1.367 knakahar break;
4433 1.367 knakahar case WM_T_82575:
4434 1.367 knakahar reta_ent = __SHIFTIN(qid,
4435 1.367 knakahar RETA_ENT_QINDEX1_MASK_82575);
4436 1.367 knakahar break;
4437 1.367 knakahar default:
4438 1.367 knakahar reta_ent = __SHIFTIN(qid, RETA_ENT_QINDEX_MASK);
4439 1.367 knakahar break;
4440 1.367 knakahar }
4441 1.367 knakahar
4442 1.367 knakahar reta_reg = CSR_READ(sc, WMREG_RETA_Q(i));
4443 1.367 knakahar reta_reg &= ~RETA_ENTRY_MASK_Q(i);
4444 1.367 knakahar reta_reg |= __SHIFTIN(reta_ent, RETA_ENTRY_MASK_Q(i));
4445 1.367 knakahar CSR_WRITE(sc, WMREG_RETA_Q(i), reta_reg);
4446 1.367 knakahar }
4447 1.367 knakahar
4448 1.372 knakahar wm_rss_getkey((uint8_t *)rss_key);
4449 1.367 knakahar for (i = 0; i < RSSRK_NUM_REGS; i++)
4450 1.372 knakahar CSR_WRITE(sc, WMREG_RSSRK(i), rss_key[i]);
4451 1.367 knakahar
4452 1.367 knakahar if (sc->sc_type == WM_T_82574)
4453 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ_82574;
4454 1.367 knakahar else
4455 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ;
4456 1.367 knakahar
4457 1.462 msaitoh /*
4458 1.462 msaitoh * MRQC_RSS_FIELD_IPV6_EX is not set because of an errata.
4459 1.462 msaitoh * See IPV6EXDIS bit in wm_initialize_hardware_bits().
4460 1.367 knakahar */
4461 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4 | MRQC_RSS_FIELD_IPV4_TCP);
4462 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6 | MRQC_RSS_FIELD_IPV6_TCP);
4463 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4_UDP | MRQC_RSS_FIELD_IPV6_UDP);
4464 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6_UDP_EX | MRQC_RSS_FIELD_IPV6_TCP_EX);
4465 1.367 knakahar
4466 1.367 knakahar CSR_WRITE(sc, WMREG_MRQC, mrqc);
4467 1.367 knakahar }
4468 1.367 knakahar
4469 1.367 knakahar /*
4470 1.365 knakahar * Adjust TX and RX queue numbers which the system actulally uses.
4471 1.365 knakahar *
4472 1.365 knakahar * The numbers are affected by below parameters.
4473 1.365 knakahar * - The nubmer of hardware queues
4474 1.365 knakahar * - The number of MSI-X vectors (= "nvectors" argument)
4475 1.365 knakahar * - ncpu
4476 1.365 knakahar */
4477 1.365 knakahar static void
4478 1.365 knakahar wm_adjust_qnum(struct wm_softc *sc, int nvectors)
4479 1.365 knakahar {
4480 1.405 knakahar int hw_ntxqueues, hw_nrxqueues, hw_nqueues;
4481 1.365 knakahar
4482 1.405 knakahar if (nvectors < 2) {
4483 1.405 knakahar sc->sc_nqueues = 1;
4484 1.365 knakahar return;
4485 1.365 knakahar }
4486 1.365 knakahar
4487 1.365 knakahar switch(sc->sc_type) {
4488 1.365 knakahar case WM_T_82572:
4489 1.365 knakahar hw_ntxqueues = 2;
4490 1.365 knakahar hw_nrxqueues = 2;
4491 1.365 knakahar break;
4492 1.365 knakahar case WM_T_82574:
4493 1.365 knakahar hw_ntxqueues = 2;
4494 1.365 knakahar hw_nrxqueues = 2;
4495 1.365 knakahar break;
4496 1.365 knakahar case WM_T_82575:
4497 1.365 knakahar hw_ntxqueues = 4;
4498 1.365 knakahar hw_nrxqueues = 4;
4499 1.365 knakahar break;
4500 1.365 knakahar case WM_T_82576:
4501 1.365 knakahar hw_ntxqueues = 16;
4502 1.365 knakahar hw_nrxqueues = 16;
4503 1.365 knakahar break;
4504 1.365 knakahar case WM_T_82580:
4505 1.365 knakahar case WM_T_I350:
4506 1.365 knakahar case WM_T_I354:
4507 1.365 knakahar hw_ntxqueues = 8;
4508 1.365 knakahar hw_nrxqueues = 8;
4509 1.365 knakahar break;
4510 1.365 knakahar case WM_T_I210:
4511 1.365 knakahar hw_ntxqueues = 4;
4512 1.365 knakahar hw_nrxqueues = 4;
4513 1.365 knakahar break;
4514 1.365 knakahar case WM_T_I211:
4515 1.365 knakahar hw_ntxqueues = 2;
4516 1.365 knakahar hw_nrxqueues = 2;
4517 1.365 knakahar break;
4518 1.365 knakahar /*
4519 1.365 knakahar * As below ethernet controllers does not support MSI-X,
4520 1.365 knakahar * this driver let them not use multiqueue.
4521 1.365 knakahar * - WM_T_80003
4522 1.365 knakahar * - WM_T_ICH8
4523 1.365 knakahar * - WM_T_ICH9
4524 1.365 knakahar * - WM_T_ICH10
4525 1.365 knakahar * - WM_T_PCH
4526 1.365 knakahar * - WM_T_PCH2
4527 1.365 knakahar * - WM_T_PCH_LPT
4528 1.365 knakahar */
4529 1.365 knakahar default:
4530 1.365 knakahar hw_ntxqueues = 1;
4531 1.365 knakahar hw_nrxqueues = 1;
4532 1.365 knakahar break;
4533 1.365 knakahar }
4534 1.365 knakahar
4535 1.405 knakahar hw_nqueues = min(hw_ntxqueues, hw_nrxqueues);
4536 1.405 knakahar
4537 1.365 knakahar /*
4538 1.405 knakahar * As queues more than MSI-X vectors cannot improve scaling, we limit
4539 1.365 knakahar * the number of queues used actually.
4540 1.405 knakahar */
4541 1.405 knakahar if (nvectors < hw_nqueues + 1) {
4542 1.405 knakahar sc->sc_nqueues = nvectors - 1;
4543 1.365 knakahar } else {
4544 1.405 knakahar sc->sc_nqueues = hw_nqueues;
4545 1.365 knakahar }
4546 1.365 knakahar
4547 1.365 knakahar /*
4548 1.365 knakahar * As queues more then cpus cannot improve scaling, we limit
4549 1.365 knakahar * the number of queues used actually.
4550 1.365 knakahar */
4551 1.405 knakahar if (ncpu < sc->sc_nqueues)
4552 1.405 knakahar sc->sc_nqueues = ncpu;
4553 1.365 knakahar }
4554 1.365 knakahar
4555 1.365 knakahar /*
4556 1.360 knakahar * Both single interrupt MSI and INTx can use this function.
4557 1.360 knakahar */
4558 1.360 knakahar static int
4559 1.360 knakahar wm_setup_legacy(struct wm_softc *sc)
4560 1.360 knakahar {
4561 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
4562 1.360 knakahar const char *intrstr = NULL;
4563 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
4564 1.375 msaitoh int error;
4565 1.360 knakahar
4566 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
4567 1.375 msaitoh if (error) {
4568 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
4569 1.375 msaitoh error);
4570 1.375 msaitoh return ENOMEM;
4571 1.375 msaitoh }
4572 1.360 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[0], intrbuf,
4573 1.360 knakahar sizeof(intrbuf));
4574 1.360 knakahar #ifdef WM_MPSAFE
4575 1.360 knakahar pci_intr_setattr(pc, &sc->sc_intrs[0], PCI_INTR_MPSAFE, true);
4576 1.360 knakahar #endif
4577 1.360 knakahar sc->sc_ihs[0] = pci_intr_establish_xname(pc, sc->sc_intrs[0],
4578 1.360 knakahar IPL_NET, wm_intr_legacy, sc, device_xname(sc->sc_dev));
4579 1.360 knakahar if (sc->sc_ihs[0] == NULL) {
4580 1.360 knakahar aprint_error_dev(sc->sc_dev,"unable to establish %s\n",
4581 1.416 knakahar (pci_intr_type(pc, sc->sc_intrs[0])
4582 1.360 knakahar == PCI_INTR_TYPE_MSI) ? "MSI" : "INTx");
4583 1.360 knakahar return ENOMEM;
4584 1.360 knakahar }
4585 1.360 knakahar
4586 1.360 knakahar aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
4587 1.360 knakahar sc->sc_nintrs = 1;
4588 1.360 knakahar return 0;
4589 1.360 knakahar }
4590 1.360 knakahar
4591 1.360 knakahar static int
4592 1.360 knakahar wm_setup_msix(struct wm_softc *sc)
4593 1.360 knakahar {
4594 1.360 knakahar void *vih;
4595 1.360 knakahar kcpuset_t *affinity;
4596 1.405 knakahar int qidx, error, intr_idx, txrx_established;
4597 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
4598 1.360 knakahar const char *intrstr = NULL;
4599 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
4600 1.360 knakahar char intr_xname[INTRDEVNAMEBUF];
4601 1.404 knakahar
4602 1.405 knakahar if (sc->sc_nqueues < ncpu) {
4603 1.404 knakahar /*
4604 1.404 knakahar * To avoid other devices' interrupts, the affinity of Tx/Rx
4605 1.404 knakahar * interrupts start from CPU#1.
4606 1.404 knakahar */
4607 1.404 knakahar sc->sc_affinity_offset = 1;
4608 1.404 knakahar } else {
4609 1.404 knakahar /*
4610 1.404 knakahar * In this case, this device use all CPUs. So, we unify
4611 1.404 knakahar * affinitied cpu_index to msix vector number for readability.
4612 1.404 knakahar */
4613 1.404 knakahar sc->sc_affinity_offset = 0;
4614 1.404 knakahar }
4615 1.360 knakahar
4616 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
4617 1.375 msaitoh if (error) {
4618 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
4619 1.375 msaitoh error);
4620 1.375 msaitoh return ENOMEM;
4621 1.375 msaitoh }
4622 1.375 msaitoh
4623 1.364 knakahar kcpuset_create(&affinity, false);
4624 1.364 knakahar intr_idx = 0;
4625 1.363 knakahar
4626 1.364 knakahar /*
4627 1.405 knakahar * TX and RX
4628 1.364 knakahar */
4629 1.405 knakahar txrx_established = 0;
4630 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
4631 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
4632 1.404 knakahar int affinity_to = (sc->sc_affinity_offset + intr_idx) % ncpu;
4633 1.364 knakahar
4634 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4635 1.364 knakahar sizeof(intrbuf));
4636 1.364 knakahar #ifdef WM_MPSAFE
4637 1.364 knakahar pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
4638 1.364 knakahar PCI_INTR_MPSAFE, true);
4639 1.364 knakahar #endif
4640 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4641 1.405 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sTXRX%d",
4642 1.364 knakahar device_xname(sc->sc_dev), qidx);
4643 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4644 1.405 knakahar IPL_NET, wm_txrxintr_msix, wmq, intr_xname);
4645 1.364 knakahar if (vih == NULL) {
4646 1.364 knakahar aprint_error_dev(sc->sc_dev,
4647 1.405 knakahar "unable to establish MSI-X(for TX and RX)%s%s\n",
4648 1.364 knakahar intrstr ? " at " : "",
4649 1.364 knakahar intrstr ? intrstr : "");
4650 1.364 knakahar
4651 1.405 knakahar goto fail;
4652 1.360 knakahar }
4653 1.360 knakahar kcpuset_zero(affinity);
4654 1.360 knakahar /* Round-robin affinity */
4655 1.383 knakahar kcpuset_set(affinity, affinity_to);
4656 1.360 knakahar error = interrupt_distribute(vih, affinity, NULL);
4657 1.360 knakahar if (error == 0) {
4658 1.360 knakahar aprint_normal_dev(sc->sc_dev,
4659 1.405 knakahar "for TX and RX interrupting at %s affinity to %u\n",
4660 1.383 knakahar intrstr, affinity_to);
4661 1.360 knakahar } else {
4662 1.360 knakahar aprint_normal_dev(sc->sc_dev,
4663 1.405 knakahar "for TX and RX interrupting at %s\n", intrstr);
4664 1.360 knakahar }
4665 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4666 1.405 knakahar wmq->wmq_id= qidx;
4667 1.405 knakahar wmq->wmq_intr_idx = intr_idx;
4668 1.364 knakahar
4669 1.405 knakahar txrx_established++;
4670 1.364 knakahar intr_idx++;
4671 1.364 knakahar }
4672 1.364 knakahar
4673 1.364 knakahar /*
4674 1.364 knakahar * LINK
4675 1.364 knakahar */
4676 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
4677 1.364 knakahar sizeof(intrbuf));
4678 1.364 knakahar #ifdef WM_MPSAFE
4679 1.388 msaitoh pci_intr_setattr(pc, &sc->sc_intrs[intr_idx], PCI_INTR_MPSAFE, true);
4680 1.364 knakahar #endif
4681 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
4682 1.364 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sLINK",
4683 1.364 knakahar device_xname(sc->sc_dev));
4684 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
4685 1.364 knakahar IPL_NET, wm_linkintr_msix, sc, intr_xname);
4686 1.364 knakahar if (vih == NULL) {
4687 1.364 knakahar aprint_error_dev(sc->sc_dev,
4688 1.364 knakahar "unable to establish MSI-X(for LINK)%s%s\n",
4689 1.364 knakahar intrstr ? " at " : "",
4690 1.364 knakahar intrstr ? intrstr : "");
4691 1.364 knakahar
4692 1.405 knakahar goto fail;
4693 1.360 knakahar }
4694 1.364 knakahar /* keep default affinity to LINK interrupt */
4695 1.364 knakahar aprint_normal_dev(sc->sc_dev,
4696 1.364 knakahar "for LINK interrupting at %s\n", intrstr);
4697 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
4698 1.364 knakahar sc->sc_link_intr_idx = intr_idx;
4699 1.360 knakahar
4700 1.405 knakahar sc->sc_nintrs = sc->sc_nqueues + 1;
4701 1.360 knakahar kcpuset_destroy(affinity);
4702 1.360 knakahar return 0;
4703 1.364 knakahar
4704 1.405 knakahar fail:
4705 1.405 knakahar for (qidx = 0; qidx < txrx_established; qidx++) {
4706 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
4707 1.405 knakahar pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[wmq->wmq_intr_idx]);
4708 1.405 knakahar sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
4709 1.364 knakahar }
4710 1.364 knakahar
4711 1.364 knakahar kcpuset_destroy(affinity);
4712 1.364 knakahar return ENOMEM;
4713 1.360 knakahar }
4714 1.360 knakahar
4715 1.429 knakahar static void
4716 1.429 knakahar wm_turnon(struct wm_softc *sc)
4717 1.429 knakahar {
4718 1.429 knakahar int i;
4719 1.429 knakahar
4720 1.436 knakahar KASSERT(WM_CORE_LOCKED(sc));
4721 1.436 knakahar
4722 1.429 knakahar for(i = 0; i < sc->sc_nqueues; i++) {
4723 1.429 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
4724 1.429 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
4725 1.429 knakahar
4726 1.429 knakahar mutex_enter(txq->txq_lock);
4727 1.429 knakahar txq->txq_stopping = false;
4728 1.429 knakahar mutex_exit(txq->txq_lock);
4729 1.429 knakahar
4730 1.429 knakahar mutex_enter(rxq->rxq_lock);
4731 1.429 knakahar rxq->rxq_stopping = false;
4732 1.429 knakahar mutex_exit(rxq->rxq_lock);
4733 1.429 knakahar }
4734 1.429 knakahar
4735 1.429 knakahar sc->sc_core_stopping = false;
4736 1.429 knakahar }
4737 1.429 knakahar
4738 1.429 knakahar static void
4739 1.429 knakahar wm_turnoff(struct wm_softc *sc)
4740 1.429 knakahar {
4741 1.429 knakahar int i;
4742 1.429 knakahar
4743 1.436 knakahar KASSERT(WM_CORE_LOCKED(sc));
4744 1.436 knakahar
4745 1.429 knakahar sc->sc_core_stopping = true;
4746 1.429 knakahar
4747 1.429 knakahar for(i = 0; i < sc->sc_nqueues; i++) {
4748 1.429 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
4749 1.429 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
4750 1.429 knakahar
4751 1.429 knakahar mutex_enter(rxq->rxq_lock);
4752 1.429 knakahar rxq->rxq_stopping = true;
4753 1.429 knakahar mutex_exit(rxq->rxq_lock);
4754 1.429 knakahar
4755 1.429 knakahar mutex_enter(txq->txq_lock);
4756 1.429 knakahar txq->txq_stopping = true;
4757 1.429 knakahar mutex_exit(txq->txq_lock);
4758 1.429 knakahar }
4759 1.429 knakahar }
4760 1.429 knakahar
4761 1.281 msaitoh /*
4762 1.281 msaitoh * wm_init: [ifnet interface function]
4763 1.281 msaitoh *
4764 1.281 msaitoh * Initialize the interface.
4765 1.281 msaitoh */
4766 1.281 msaitoh static int
4767 1.281 msaitoh wm_init(struct ifnet *ifp)
4768 1.232 bouyer {
4769 1.232 bouyer struct wm_softc *sc = ifp->if_softc;
4770 1.281 msaitoh int ret;
4771 1.272 ozaki
4772 1.357 knakahar WM_CORE_LOCK(sc);
4773 1.281 msaitoh ret = wm_init_locked(ifp);
4774 1.357 knakahar WM_CORE_UNLOCK(sc);
4775 1.281 msaitoh
4776 1.281 msaitoh return ret;
4777 1.272 ozaki }
4778 1.272 ozaki
4779 1.281 msaitoh static int
4780 1.281 msaitoh wm_init_locked(struct ifnet *ifp)
4781 1.272 ozaki {
4782 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
4783 1.281 msaitoh int i, j, trynum, error = 0;
4784 1.281 msaitoh uint32_t reg;
4785 1.232 bouyer
4786 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
4787 1.392 msaitoh device_xname(sc->sc_dev), __func__));
4788 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
4789 1.420 msaitoh
4790 1.232 bouyer /*
4791 1.281 msaitoh * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
4792 1.281 msaitoh * There is a small but measurable benefit to avoiding the adjusment
4793 1.281 msaitoh * of the descriptor so that the headers are aligned, for normal mtu,
4794 1.281 msaitoh * on such platforms. One possibility is that the DMA itself is
4795 1.281 msaitoh * slightly more efficient if the front of the entire packet (instead
4796 1.281 msaitoh * of the front of the headers) is aligned.
4797 1.281 msaitoh *
4798 1.281 msaitoh * Note we must always set align_tweak to 0 if we are using
4799 1.281 msaitoh * jumbo frames.
4800 1.232 bouyer */
4801 1.281 msaitoh #ifdef __NO_STRICT_ALIGNMENT
4802 1.281 msaitoh sc->sc_align_tweak = 0;
4803 1.281 msaitoh #else
4804 1.281 msaitoh if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
4805 1.281 msaitoh sc->sc_align_tweak = 0;
4806 1.281 msaitoh else
4807 1.281 msaitoh sc->sc_align_tweak = 2;
4808 1.281 msaitoh #endif /* __NO_STRICT_ALIGNMENT */
4809 1.281 msaitoh
4810 1.281 msaitoh /* Cancel any pending I/O. */
4811 1.281 msaitoh wm_stop_locked(ifp, 0);
4812 1.281 msaitoh
4813 1.281 msaitoh /* update statistics before reset */
4814 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
4815 1.281 msaitoh ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
4816 1.281 msaitoh
4817 1.443 msaitoh /* PCH_SPT hardware workaround */
4818 1.443 msaitoh if (sc->sc_type == WM_T_PCH_SPT)
4819 1.443 msaitoh wm_flush_desc_rings(sc);
4820 1.443 msaitoh
4821 1.281 msaitoh /* Reset the chip to a known state. */
4822 1.281 msaitoh wm_reset(sc);
4823 1.281 msaitoh
4824 1.446 msaitoh /* AMT based hardware can now take control from firmware */
4825 1.446 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
4826 1.446 msaitoh wm_get_hw_control(sc);
4827 1.232 bouyer
4828 1.312 msaitoh /* Init hardware bits */
4829 1.312 msaitoh wm_initialize_hardware_bits(sc);
4830 1.312 msaitoh
4831 1.281 msaitoh /* Reset the PHY. */
4832 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
4833 1.281 msaitoh wm_gmii_reset(sc);
4834 1.232 bouyer
4835 1.319 msaitoh /* Calculate (E)ITR value */
4836 1.319 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4837 1.319 msaitoh sc->sc_itr = 450; /* For EITR */
4838 1.319 msaitoh } else if (sc->sc_type >= WM_T_82543) {
4839 1.319 msaitoh /*
4840 1.319 msaitoh * Set up the interrupt throttling register (units of 256ns)
4841 1.319 msaitoh * Note that a footnote in Intel's documentation says this
4842 1.319 msaitoh * ticker runs at 1/4 the rate when the chip is in 100Mbit
4843 1.319 msaitoh * or 10Mbit mode. Empirically, it appears to be the case
4844 1.319 msaitoh * that that is also true for the 1024ns units of the other
4845 1.319 msaitoh * interrupt-related timer registers -- so, really, we ought
4846 1.319 msaitoh * to divide this value by 4 when the link speed is low.
4847 1.319 msaitoh *
4848 1.319 msaitoh * XXX implement this division at link speed change!
4849 1.319 msaitoh */
4850 1.319 msaitoh
4851 1.319 msaitoh /*
4852 1.319 msaitoh * For N interrupts/sec, set this value to:
4853 1.319 msaitoh * 1000000000 / (N * 256). Note that we set the
4854 1.319 msaitoh * absolute and packet timer values to this value
4855 1.319 msaitoh * divided by 4 to get "simple timer" behavior.
4856 1.319 msaitoh */
4857 1.319 msaitoh
4858 1.319 msaitoh sc->sc_itr = 1500; /* 2604 ints/sec */
4859 1.319 msaitoh }
4860 1.319 msaitoh
4861 1.355 knakahar error = wm_init_txrx_queues(sc);
4862 1.355 knakahar if (error)
4863 1.355 knakahar goto out;
4864 1.232 bouyer
4865 1.281 msaitoh /*
4866 1.281 msaitoh * Clear out the VLAN table -- we don't use it (yet).
4867 1.281 msaitoh */
4868 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, 0);
4869 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
4870 1.281 msaitoh trynum = 10; /* Due to hw errata */
4871 1.281 msaitoh else
4872 1.281 msaitoh trynum = 1;
4873 1.281 msaitoh for (i = 0; i < WM_VLAN_TABSIZE; i++)
4874 1.281 msaitoh for (j = 0; j < trynum; j++)
4875 1.281 msaitoh CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
4876 1.232 bouyer
4877 1.281 msaitoh /*
4878 1.281 msaitoh * Set up flow-control parameters.
4879 1.281 msaitoh *
4880 1.281 msaitoh * XXX Values could probably stand some tuning.
4881 1.281 msaitoh */
4882 1.281 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
4883 1.281 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
4884 1.392 msaitoh && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)
4885 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
4886 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
4887 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
4888 1.281 msaitoh CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
4889 1.281 msaitoh }
4890 1.232 bouyer
4891 1.281 msaitoh sc->sc_fcrtl = FCRTL_DFLT;
4892 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
4893 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
4894 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
4895 1.281 msaitoh } else {
4896 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
4897 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
4898 1.281 msaitoh }
4899 1.232 bouyer
4900 1.281 msaitoh if (sc->sc_type == WM_T_80003)
4901 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
4902 1.281 msaitoh else
4903 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
4904 1.232 bouyer
4905 1.281 msaitoh /* Writes the control register. */
4906 1.281 msaitoh wm_set_vlan(sc);
4907 1.232 bouyer
4908 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
4909 1.281 msaitoh int val;
4910 1.232 bouyer
4911 1.281 msaitoh switch (sc->sc_type) {
4912 1.281 msaitoh case WM_T_80003:
4913 1.281 msaitoh case WM_T_ICH8:
4914 1.281 msaitoh case WM_T_ICH9:
4915 1.281 msaitoh case WM_T_ICH10:
4916 1.281 msaitoh case WM_T_PCH:
4917 1.281 msaitoh case WM_T_PCH2:
4918 1.281 msaitoh case WM_T_PCH_LPT:
4919 1.392 msaitoh case WM_T_PCH_SPT:
4920 1.281 msaitoh /*
4921 1.281 msaitoh * Set the mac to wait the maximum time between each
4922 1.281 msaitoh * iteration and increase the max iterations when
4923 1.281 msaitoh * polling the phy; this fixes erroneous timeouts at
4924 1.281 msaitoh * 10Mbps.
4925 1.281 msaitoh */
4926 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
4927 1.281 msaitoh 0xFFFF);
4928 1.388 msaitoh val = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM);
4929 1.281 msaitoh val |= 0x3F;
4930 1.281 msaitoh wm_kmrn_writereg(sc,
4931 1.281 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
4932 1.281 msaitoh break;
4933 1.281 msaitoh default:
4934 1.281 msaitoh break;
4935 1.232 bouyer }
4936 1.232 bouyer
4937 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
4938 1.281 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
4939 1.281 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
4940 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
4941 1.232 bouyer
4942 1.281 msaitoh /* Bypass RX and TX FIFO's */
4943 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
4944 1.281 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
4945 1.281 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
4946 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
4947 1.281 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
4948 1.281 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
4949 1.232 bouyer }
4950 1.281 msaitoh }
4951 1.281 msaitoh #if 0
4952 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
4953 1.281 msaitoh #endif
4954 1.232 bouyer
4955 1.281 msaitoh /* Set up checksum offload parameters. */
4956 1.281 msaitoh reg = CSR_READ(sc, WMREG_RXCSUM);
4957 1.281 msaitoh reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
4958 1.281 msaitoh if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
4959 1.281 msaitoh reg |= RXCSUM_IPOFL;
4960 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
4961 1.281 msaitoh reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
4962 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
4963 1.281 msaitoh reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
4964 1.281 msaitoh CSR_WRITE(sc, WMREG_RXCSUM, reg);
4965 1.232 bouyer
4966 1.335 msaitoh /* Set up MSI-X */
4967 1.335 msaitoh if (sc->sc_nintrs > 1) {
4968 1.335 msaitoh uint32_t ivar;
4969 1.405 knakahar struct wm_queue *wmq;
4970 1.405 knakahar int qid, qintr_idx;
4971 1.335 msaitoh
4972 1.335 msaitoh if (sc->sc_type == WM_T_82575) {
4973 1.335 msaitoh /* Interrupt control */
4974 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4975 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME | CTRL_EXT_NSICR;
4976 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4977 1.335 msaitoh
4978 1.405 knakahar /* TX and RX */
4979 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4980 1.405 knakahar wmq = &sc->sc_queue[i];
4981 1.405 knakahar CSR_WRITE(sc, WMREG_MSIXBM(wmq->wmq_intr_idx),
4982 1.405 knakahar EITR_TX_QUEUE(wmq->wmq_id)
4983 1.405 knakahar | EITR_RX_QUEUE(wmq->wmq_id));
4984 1.364 knakahar }
4985 1.335 msaitoh /* Link status */
4986 1.364 knakahar CSR_WRITE(sc, WMREG_MSIXBM(sc->sc_link_intr_idx),
4987 1.335 msaitoh EITR_OTHER);
4988 1.335 msaitoh } else if (sc->sc_type == WM_T_82574) {
4989 1.335 msaitoh /* Interrupt control */
4990 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4991 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME;
4992 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4993 1.335 msaitoh
4994 1.364 knakahar ivar = 0;
4995 1.405 knakahar /* TX and RX */
4996 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4997 1.405 knakahar wmq = &sc->sc_queue[i];
4998 1.405 knakahar qid = wmq->wmq_id;
4999 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
5000 1.405 knakahar
5001 1.405 knakahar ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
5002 1.405 knakahar IVAR_TX_MASK_Q_82574(qid));
5003 1.405 knakahar ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
5004 1.405 knakahar IVAR_RX_MASK_Q_82574(qid));
5005 1.364 knakahar }
5006 1.364 knakahar /* Link status */
5007 1.388 msaitoh ivar |= __SHIFTIN((IVAR_VALID_82574
5008 1.388 msaitoh | sc->sc_link_intr_idx), IVAR_OTHER_MASK);
5009 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR, ivar | IVAR_INT_ON_ALL_WB);
5010 1.335 msaitoh } else {
5011 1.335 msaitoh /* Interrupt control */
5012 1.388 msaitoh CSR_WRITE(sc, WMREG_GPIE, GPIE_NSICR | GPIE_MULTI_MSIX
5013 1.388 msaitoh | GPIE_EIAME | GPIE_PBA);
5014 1.335 msaitoh
5015 1.335 msaitoh switch (sc->sc_type) {
5016 1.335 msaitoh case WM_T_82580:
5017 1.335 msaitoh case WM_T_I350:
5018 1.335 msaitoh case WM_T_I354:
5019 1.335 msaitoh case WM_T_I210:
5020 1.335 msaitoh case WM_T_I211:
5021 1.405 knakahar /* TX and RX */
5022 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5023 1.405 knakahar wmq = &sc->sc_queue[i];
5024 1.405 knakahar qid = wmq->wmq_id;
5025 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
5026 1.405 knakahar
5027 1.364 knakahar ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
5028 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q(qid);
5029 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5030 1.388 msaitoh | IVAR_VALID),
5031 1.388 msaitoh IVAR_TX_MASK_Q(qid));
5032 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q(qid);
5033 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5034 1.388 msaitoh | IVAR_VALID),
5035 1.388 msaitoh IVAR_RX_MASK_Q(qid));
5036 1.364 knakahar CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
5037 1.364 knakahar }
5038 1.335 msaitoh break;
5039 1.335 msaitoh case WM_T_82576:
5040 1.405 knakahar /* TX and RX */
5041 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5042 1.405 knakahar wmq = &sc->sc_queue[i];
5043 1.405 knakahar qid = wmq->wmq_id;
5044 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
5045 1.405 knakahar
5046 1.388 msaitoh ivar = CSR_READ(sc,
5047 1.388 msaitoh WMREG_IVAR_Q_82576(qid));
5048 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q_82576(qid);
5049 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5050 1.388 msaitoh | IVAR_VALID),
5051 1.388 msaitoh IVAR_TX_MASK_Q_82576(qid));
5052 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q_82576(qid);
5053 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5054 1.388 msaitoh | IVAR_VALID),
5055 1.388 msaitoh IVAR_RX_MASK_Q_82576(qid));
5056 1.388 msaitoh CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
5057 1.388 msaitoh ivar);
5058 1.364 knakahar }
5059 1.335 msaitoh break;
5060 1.335 msaitoh default:
5061 1.335 msaitoh break;
5062 1.335 msaitoh }
5063 1.335 msaitoh
5064 1.335 msaitoh /* Link status */
5065 1.364 knakahar ivar = __SHIFTIN((sc->sc_link_intr_idx | IVAR_VALID),
5066 1.335 msaitoh IVAR_MISC_OTHER);
5067 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR_MISC, ivar);
5068 1.335 msaitoh }
5069 1.365 knakahar
5070 1.405 knakahar if (sc->sc_nqueues > 1) {
5071 1.365 knakahar wm_init_rss(sc);
5072 1.365 knakahar
5073 1.365 knakahar /*
5074 1.365 knakahar ** NOTE: Receive Full-Packet Checksum Offload
5075 1.365 knakahar ** is mutually exclusive with Multiqueue. However
5076 1.365 knakahar ** this is not the same as TCP/IP checksums which
5077 1.365 knakahar ** still work.
5078 1.365 knakahar */
5079 1.365 knakahar reg = CSR_READ(sc, WMREG_RXCSUM);
5080 1.365 knakahar reg |= RXCSUM_PCSD;
5081 1.365 knakahar CSR_WRITE(sc, WMREG_RXCSUM, reg);
5082 1.365 knakahar }
5083 1.335 msaitoh }
5084 1.335 msaitoh
5085 1.281 msaitoh /* Set up the interrupt registers. */
5086 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
5087 1.281 msaitoh sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
5088 1.281 msaitoh ICR_RXO | ICR_RXT0;
5089 1.335 msaitoh if (sc->sc_nintrs > 1) {
5090 1.335 msaitoh uint32_t mask;
5091 1.405 knakahar struct wm_queue *wmq;
5092 1.388 msaitoh
5093 1.335 msaitoh switch (sc->sc_type) {
5094 1.335 msaitoh case WM_T_82574:
5095 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574,
5096 1.335 msaitoh WMREG_EIAC_82574_MSIX_MASK);
5097 1.335 msaitoh sc->sc_icr |= WMREG_EIAC_82574_MSIX_MASK;
5098 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
5099 1.335 msaitoh break;
5100 1.335 msaitoh default:
5101 1.364 knakahar if (sc->sc_type == WM_T_82575) {
5102 1.364 knakahar mask = 0;
5103 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5104 1.405 knakahar wmq = &sc->sc_queue[i];
5105 1.405 knakahar mask |= EITR_TX_QUEUE(wmq->wmq_id);
5106 1.405 knakahar mask |= EITR_RX_QUEUE(wmq->wmq_id);
5107 1.364 knakahar }
5108 1.364 knakahar mask |= EITR_OTHER;
5109 1.364 knakahar } else {
5110 1.364 knakahar mask = 0;
5111 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5112 1.405 knakahar wmq = &sc->sc_queue[i];
5113 1.405 knakahar mask |= 1 << wmq->wmq_intr_idx;
5114 1.364 knakahar }
5115 1.364 knakahar mask |= 1 << sc->sc_link_intr_idx;
5116 1.364 knakahar }
5117 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, mask);
5118 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAM, mask);
5119 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, mask);
5120 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
5121 1.335 msaitoh break;
5122 1.335 msaitoh }
5123 1.335 msaitoh } else
5124 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
5125 1.232 bouyer
5126 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
5127 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
5128 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
5129 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
5130 1.281 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
5131 1.281 msaitoh reg |= KABGTXD_BGSQLBIAS;
5132 1.281 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
5133 1.281 msaitoh }
5134 1.232 bouyer
5135 1.281 msaitoh /* Set up the inter-packet gap. */
5136 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
5137 1.232 bouyer
5138 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
5139 1.281 msaitoh /*
5140 1.319 msaitoh * XXX 82574 has both ITR and EITR. SET EITR when we use
5141 1.319 msaitoh * the multi queue function with MSI-X.
5142 1.281 msaitoh */
5143 1.349 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5144 1.364 knakahar int qidx;
5145 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5146 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5147 1.405 knakahar CSR_WRITE(sc, WMREG_EITR(wmq->wmq_intr_idx),
5148 1.349 knakahar sc->sc_itr);
5149 1.364 knakahar }
5150 1.364 knakahar /*
5151 1.364 knakahar * Link interrupts occur much less than TX
5152 1.364 knakahar * interrupts and RX interrupts. So, we don't
5153 1.364 knakahar * tune EINTR(WM_MSIX_LINKINTR_IDX) value like
5154 1.364 knakahar * FreeBSD's if_igb.
5155 1.364 knakahar */
5156 1.349 knakahar } else
5157 1.319 msaitoh CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
5158 1.281 msaitoh }
5159 1.232 bouyer
5160 1.281 msaitoh /* Set the VLAN ethernetype. */
5161 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
5162 1.232 bouyer
5163 1.281 msaitoh /*
5164 1.281 msaitoh * Set up the transmit control register; we start out with
5165 1.281 msaitoh * a collision distance suitable for FDX, but update it whe
5166 1.281 msaitoh * we resolve the media type.
5167 1.281 msaitoh */
5168 1.281 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
5169 1.281 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
5170 1.281 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5171 1.281 msaitoh if (sc->sc_type >= WM_T_82571)
5172 1.281 msaitoh sc->sc_tctl |= TCTL_MULR;
5173 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5174 1.232 bouyer
5175 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5176 1.281 msaitoh /* Write TDT after TCTL.EN is set. See the document. */
5177 1.361 knakahar CSR_WRITE(sc, WMREG_TDT(0), 0);
5178 1.232 bouyer }
5179 1.232 bouyer
5180 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
5181 1.281 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
5182 1.281 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
5183 1.281 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
5184 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
5185 1.272 ozaki }
5186 1.272 ozaki
5187 1.281 msaitoh /* Set the media. */
5188 1.281 msaitoh if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
5189 1.281 msaitoh goto out;
5190 1.281 msaitoh
5191 1.281 msaitoh /* Configure for OS presence */
5192 1.281 msaitoh wm_init_manageability(sc);
5193 1.232 bouyer
5194 1.281 msaitoh /*
5195 1.281 msaitoh * Set up the receive control register; we actually program
5196 1.281 msaitoh * the register when we set the receive filter. Use multicast
5197 1.281 msaitoh * address offset type 0.
5198 1.281 msaitoh *
5199 1.281 msaitoh * Only the i82544 has the ability to strip the incoming
5200 1.281 msaitoh * CRC, so we don't enable that feature.
5201 1.281 msaitoh */
5202 1.281 msaitoh sc->sc_mchash_type = 0;
5203 1.281 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
5204 1.281 msaitoh | RCTL_MO(sc->sc_mchash_type);
5205 1.281 msaitoh
5206 1.281 msaitoh /*
5207 1.466 knakahar * 82574 use one buffer extended Rx descriptor.
5208 1.466 knakahar */
5209 1.466 knakahar if (sc->sc_type == WM_T_82574)
5210 1.466 knakahar sc->sc_rctl |= RCTL_DTYP_ONEBUF;
5211 1.466 knakahar
5212 1.466 knakahar /*
5213 1.281 msaitoh * The I350 has a bug where it always strips the CRC whether
5214 1.281 msaitoh * asked to or not. So ask for stripped CRC here and cope in rxeof
5215 1.281 msaitoh */
5216 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
5217 1.281 msaitoh || (sc->sc_type == WM_T_I210))
5218 1.281 msaitoh sc->sc_rctl |= RCTL_SECRC;
5219 1.281 msaitoh
5220 1.281 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
5221 1.281 msaitoh && (ifp->if_mtu > ETHERMTU)) {
5222 1.281 msaitoh sc->sc_rctl |= RCTL_LPE;
5223 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5224 1.281 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
5225 1.281 msaitoh }
5226 1.281 msaitoh
5227 1.281 msaitoh if (MCLBYTES == 2048) {
5228 1.281 msaitoh sc->sc_rctl |= RCTL_2k;
5229 1.281 msaitoh } else {
5230 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
5231 1.281 msaitoh switch (MCLBYTES) {
5232 1.281 msaitoh case 4096:
5233 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
5234 1.281 msaitoh break;
5235 1.281 msaitoh case 8192:
5236 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
5237 1.281 msaitoh break;
5238 1.281 msaitoh case 16384:
5239 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
5240 1.281 msaitoh break;
5241 1.281 msaitoh default:
5242 1.281 msaitoh panic("wm_init: MCLBYTES %d unsupported",
5243 1.281 msaitoh MCLBYTES);
5244 1.281 msaitoh break;
5245 1.281 msaitoh }
5246 1.281 msaitoh } else panic("wm_init: i82542 requires MCLBYTES = 2048");
5247 1.281 msaitoh }
5248 1.281 msaitoh
5249 1.281 msaitoh /* Set the receive filter. */
5250 1.281 msaitoh wm_set_filter(sc);
5251 1.281 msaitoh
5252 1.281 msaitoh /* Enable ECC */
5253 1.281 msaitoh switch (sc->sc_type) {
5254 1.281 msaitoh case WM_T_82571:
5255 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBA_ECC);
5256 1.281 msaitoh reg |= PBA_ECC_CORR_EN;
5257 1.281 msaitoh CSR_WRITE(sc, WMREG_PBA_ECC, reg);
5258 1.281 msaitoh break;
5259 1.281 msaitoh case WM_T_PCH_LPT:
5260 1.392 msaitoh case WM_T_PCH_SPT:
5261 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBECCSTS);
5262 1.281 msaitoh reg |= PBECCSTS_UNCORR_ECC_ENABLE;
5263 1.281 msaitoh CSR_WRITE(sc, WMREG_PBECCSTS, reg);
5264 1.281 msaitoh
5265 1.444 msaitoh sc->sc_ctrl |= CTRL_MEHE;
5266 1.444 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5267 1.281 msaitoh break;
5268 1.281 msaitoh default:
5269 1.281 msaitoh break;
5270 1.232 bouyer }
5271 1.281 msaitoh
5272 1.281 msaitoh /* On 575 and later set RDT only if RX enabled */
5273 1.362 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5274 1.364 knakahar int qidx;
5275 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5276 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[qidx].wmq_rxq;
5277 1.364 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5278 1.413 skrll mutex_enter(rxq->rxq_lock);
5279 1.364 knakahar wm_init_rxdesc(rxq, i);
5280 1.413 skrll mutex_exit(rxq->rxq_lock);
5281 1.364 knakahar
5282 1.364 knakahar }
5283 1.364 knakahar }
5284 1.362 knakahar }
5285 1.281 msaitoh
5286 1.429 knakahar wm_turnon(sc);
5287 1.281 msaitoh
5288 1.281 msaitoh /* Start the one second link check clock. */
5289 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
5290 1.281 msaitoh
5291 1.281 msaitoh /* ...all done! */
5292 1.281 msaitoh ifp->if_flags |= IFF_RUNNING;
5293 1.281 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
5294 1.281 msaitoh
5295 1.281 msaitoh out:
5296 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
5297 1.281 msaitoh if (error)
5298 1.281 msaitoh log(LOG_ERR, "%s: interface not running\n",
5299 1.281 msaitoh device_xname(sc->sc_dev));
5300 1.281 msaitoh return error;
5301 1.232 bouyer }
5302 1.232 bouyer
5303 1.232 bouyer /*
5304 1.281 msaitoh * wm_stop: [ifnet interface function]
5305 1.1 thorpej *
5306 1.281 msaitoh * Stop transmission on the interface.
5307 1.1 thorpej */
5308 1.47 thorpej static void
5309 1.281 msaitoh wm_stop(struct ifnet *ifp, int disable)
5310 1.1 thorpej {
5311 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5312 1.1 thorpej
5313 1.357 knakahar WM_CORE_LOCK(sc);
5314 1.281 msaitoh wm_stop_locked(ifp, disable);
5315 1.357 knakahar WM_CORE_UNLOCK(sc);
5316 1.1 thorpej }
5317 1.1 thorpej
5318 1.281 msaitoh static void
5319 1.281 msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
5320 1.213 msaitoh {
5321 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
5322 1.281 msaitoh struct wm_txsoft *txs;
5323 1.364 knakahar int i, qidx;
5324 1.281 msaitoh
5325 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5326 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5327 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
5328 1.281 msaitoh
5329 1.429 knakahar wm_turnoff(sc);
5330 1.272 ozaki
5331 1.281 msaitoh /* Stop the one second clock. */
5332 1.281 msaitoh callout_stop(&sc->sc_tick_ch);
5333 1.213 msaitoh
5334 1.281 msaitoh /* Stop the 82547 Tx FIFO stall check timer. */
5335 1.281 msaitoh if (sc->sc_type == WM_T_82547)
5336 1.281 msaitoh callout_stop(&sc->sc_txfifo_ch);
5337 1.217 dyoung
5338 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
5339 1.281 msaitoh /* Down the MII. */
5340 1.281 msaitoh mii_down(&sc->sc_mii);
5341 1.281 msaitoh } else {
5342 1.281 msaitoh #if 0
5343 1.281 msaitoh /* Should we clear PHY's status properly? */
5344 1.281 msaitoh wm_reset(sc);
5345 1.281 msaitoh #endif
5346 1.272 ozaki }
5347 1.213 msaitoh
5348 1.281 msaitoh /* Stop the transmit and receive processes. */
5349 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
5350 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
5351 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
5352 1.281 msaitoh
5353 1.281 msaitoh /*
5354 1.281 msaitoh * Clear the interrupt mask to ensure the device cannot assert its
5355 1.281 msaitoh * interrupt line.
5356 1.335 msaitoh * Clear sc->sc_icr to ensure wm_intr_legacy() makes no attempt to
5357 1.335 msaitoh * service any currently pending or shared interrupt.
5358 1.281 msaitoh */
5359 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
5360 1.281 msaitoh sc->sc_icr = 0;
5361 1.335 msaitoh if (sc->sc_nintrs > 1) {
5362 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
5363 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
5364 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
5365 1.335 msaitoh } else
5366 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
5367 1.335 msaitoh }
5368 1.281 msaitoh
5369 1.281 msaitoh /* Release any queued transmit buffers. */
5370 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5371 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5372 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
5373 1.413 skrll mutex_enter(txq->txq_lock);
5374 1.364 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5375 1.364 knakahar txs = &txq->txq_soft[i];
5376 1.364 knakahar if (txs->txs_mbuf != NULL) {
5377 1.388 msaitoh bus_dmamap_unload(sc->sc_dmat,txs->txs_dmamap);
5378 1.364 knakahar m_freem(txs->txs_mbuf);
5379 1.364 knakahar txs->txs_mbuf = NULL;
5380 1.364 knakahar }
5381 1.281 msaitoh }
5382 1.413 skrll mutex_exit(txq->txq_lock);
5383 1.281 msaitoh }
5384 1.217 dyoung
5385 1.281 msaitoh /* Mark the interface as down and cancel the watchdog timer. */
5386 1.281 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
5387 1.281 msaitoh ifp->if_timer = 0;
5388 1.213 msaitoh
5389 1.357 knakahar if (disable) {
5390 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5391 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5392 1.413 skrll mutex_enter(rxq->rxq_lock);
5393 1.364 knakahar wm_rxdrain(rxq);
5394 1.413 skrll mutex_exit(rxq->rxq_lock);
5395 1.364 knakahar }
5396 1.357 knakahar }
5397 1.272 ozaki
5398 1.281 msaitoh #if 0 /* notyet */
5399 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
5400 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
5401 1.281 msaitoh #endif
5402 1.213 msaitoh }
5403 1.213 msaitoh
5404 1.47 thorpej static void
5405 1.281 msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
5406 1.1 thorpej {
5407 1.281 msaitoh struct mbuf *m;
5408 1.1 thorpej int i;
5409 1.1 thorpej
5410 1.281 msaitoh log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
5411 1.281 msaitoh for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
5412 1.281 msaitoh log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
5413 1.281 msaitoh "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
5414 1.281 msaitoh m->m_data, m->m_len, m->m_flags);
5415 1.281 msaitoh log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
5416 1.281 msaitoh i, i == 1 ? "" : "s");
5417 1.281 msaitoh }
5418 1.272 ozaki
5419 1.281 msaitoh /*
5420 1.281 msaitoh * wm_82547_txfifo_stall:
5421 1.281 msaitoh *
5422 1.281 msaitoh * Callout used to wait for the 82547 Tx FIFO to drain,
5423 1.281 msaitoh * reset the FIFO pointers, and restart packet transmission.
5424 1.281 msaitoh */
5425 1.281 msaitoh static void
5426 1.281 msaitoh wm_82547_txfifo_stall(void *arg)
5427 1.281 msaitoh {
5428 1.281 msaitoh struct wm_softc *sc = arg;
5429 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
5430 1.1 thorpej
5431 1.413 skrll mutex_enter(txq->txq_lock);
5432 1.1 thorpej
5433 1.429 knakahar if (txq->txq_stopping)
5434 1.281 msaitoh goto out;
5435 1.1 thorpej
5436 1.356 knakahar if (txq->txq_fifo_stall) {
5437 1.361 knakahar if (CSR_READ(sc, WMREG_TDT(0)) == CSR_READ(sc, WMREG_TDH(0)) &&
5438 1.281 msaitoh CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
5439 1.281 msaitoh CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
5440 1.281 msaitoh /*
5441 1.281 msaitoh * Packets have drained. Stop transmitter, reset
5442 1.281 msaitoh * FIFO pointers, restart transmitter, and kick
5443 1.281 msaitoh * the packet queue.
5444 1.281 msaitoh */
5445 1.281 msaitoh uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
5446 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
5447 1.356 knakahar CSR_WRITE(sc, WMREG_TDFT, txq->txq_fifo_addr);
5448 1.356 knakahar CSR_WRITE(sc, WMREG_TDFH, txq->txq_fifo_addr);
5449 1.356 knakahar CSR_WRITE(sc, WMREG_TDFTS, txq->txq_fifo_addr);
5450 1.356 knakahar CSR_WRITE(sc, WMREG_TDFHS, txq->txq_fifo_addr);
5451 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl);
5452 1.281 msaitoh CSR_WRITE_FLUSH(sc);
5453 1.1 thorpej
5454 1.356 knakahar txq->txq_fifo_head = 0;
5455 1.356 knakahar txq->txq_fifo_stall = 0;
5456 1.281 msaitoh wm_start_locked(&sc->sc_ethercom.ec_if);
5457 1.281 msaitoh } else {
5458 1.281 msaitoh /*
5459 1.281 msaitoh * Still waiting for packets to drain; try again in
5460 1.281 msaitoh * another tick.
5461 1.281 msaitoh */
5462 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
5463 1.20 thorpej }
5464 1.281 msaitoh }
5465 1.1 thorpej
5466 1.281 msaitoh out:
5467 1.413 skrll mutex_exit(txq->txq_lock);
5468 1.281 msaitoh }
5469 1.1 thorpej
5470 1.281 msaitoh /*
5471 1.281 msaitoh * wm_82547_txfifo_bugchk:
5472 1.281 msaitoh *
5473 1.281 msaitoh * Check for bug condition in the 82547 Tx FIFO. We need to
5474 1.281 msaitoh * prevent enqueueing a packet that would wrap around the end
5475 1.281 msaitoh * if the Tx FIFO ring buffer, otherwise the chip will croak.
5476 1.281 msaitoh *
5477 1.281 msaitoh * We do this by checking the amount of space before the end
5478 1.281 msaitoh * of the Tx FIFO buffer. If the packet will not fit, we "stall"
5479 1.281 msaitoh * the Tx FIFO, wait for all remaining packets to drain, reset
5480 1.281 msaitoh * the internal FIFO pointers to the beginning, and restart
5481 1.281 msaitoh * transmission on the interface.
5482 1.281 msaitoh */
5483 1.281 msaitoh #define WM_FIFO_HDR 0x10
5484 1.281 msaitoh #define WM_82547_PAD_LEN 0x3e0
5485 1.281 msaitoh static int
5486 1.281 msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
5487 1.281 msaitoh {
5488 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
5489 1.356 knakahar int space = txq->txq_fifo_size - txq->txq_fifo_head;
5490 1.281 msaitoh int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
5491 1.1 thorpej
5492 1.281 msaitoh /* Just return if already stalled. */
5493 1.356 knakahar if (txq->txq_fifo_stall)
5494 1.281 msaitoh return 1;
5495 1.1 thorpej
5496 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
5497 1.281 msaitoh /* Stall only occurs in half-duplex mode. */
5498 1.281 msaitoh goto send_packet;
5499 1.281 msaitoh }
5500 1.1 thorpej
5501 1.281 msaitoh if (len >= WM_82547_PAD_LEN + space) {
5502 1.356 knakahar txq->txq_fifo_stall = 1;
5503 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
5504 1.281 msaitoh return 1;
5505 1.1 thorpej }
5506 1.1 thorpej
5507 1.281 msaitoh send_packet:
5508 1.356 knakahar txq->txq_fifo_head += len;
5509 1.356 knakahar if (txq->txq_fifo_head >= txq->txq_fifo_size)
5510 1.356 knakahar txq->txq_fifo_head -= txq->txq_fifo_size;
5511 1.1 thorpej
5512 1.281 msaitoh return 0;
5513 1.1 thorpej }
5514 1.1 thorpej
5515 1.353 knakahar static int
5516 1.362 knakahar wm_alloc_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
5517 1.354 knakahar {
5518 1.354 knakahar int error;
5519 1.354 knakahar
5520 1.354 knakahar /*
5521 1.354 knakahar * Allocate the control data structures, and create and load the
5522 1.354 knakahar * DMA map for it.
5523 1.354 knakahar *
5524 1.354 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
5525 1.354 knakahar * memory. So must Rx descriptors. We simplify by allocating
5526 1.354 knakahar * both sets within the same 4G segment.
5527 1.354 knakahar */
5528 1.399 knakahar if (sc->sc_type < WM_T_82544)
5529 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82542;
5530 1.399 knakahar else
5531 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82544;
5532 1.398 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5533 1.398 knakahar txq->txq_descsize = sizeof(nq_txdesc_t);
5534 1.398 knakahar else
5535 1.398 knakahar txq->txq_descsize = sizeof(wiseman_txdesc_t);
5536 1.354 knakahar
5537 1.399 knakahar if ((error = bus_dmamem_alloc(sc->sc_dmat, WM_TXDESCS_SIZE(txq),
5538 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &txq->txq_desc_seg,
5539 1.388 msaitoh 1, &txq->txq_desc_rseg, 0)) != 0) {
5540 1.354 knakahar aprint_error_dev(sc->sc_dev,
5541 1.354 knakahar "unable to allocate TX control data, error = %d\n",
5542 1.354 knakahar error);
5543 1.354 knakahar goto fail_0;
5544 1.354 knakahar }
5545 1.354 knakahar
5546 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &txq->txq_desc_seg,
5547 1.399 knakahar txq->txq_desc_rseg, WM_TXDESCS_SIZE(txq),
5548 1.356 knakahar (void **)&txq->txq_descs_u, BUS_DMA_COHERENT)) != 0) {
5549 1.354 knakahar aprint_error_dev(sc->sc_dev,
5550 1.354 knakahar "unable to map TX control data, error = %d\n", error);
5551 1.354 knakahar goto fail_1;
5552 1.354 knakahar }
5553 1.354 knakahar
5554 1.399 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_TXDESCS_SIZE(txq), 1,
5555 1.399 knakahar WM_TXDESCS_SIZE(txq), 0, 0, &txq->txq_desc_dmamap)) != 0) {
5556 1.354 knakahar aprint_error_dev(sc->sc_dev,
5557 1.354 knakahar "unable to create TX control data DMA map, error = %d\n",
5558 1.354 knakahar error);
5559 1.354 knakahar goto fail_2;
5560 1.354 knakahar }
5561 1.354 knakahar
5562 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, txq->txq_desc_dmamap,
5563 1.399 knakahar txq->txq_descs_u, WM_TXDESCS_SIZE(txq), NULL, 0)) != 0) {
5564 1.354 knakahar aprint_error_dev(sc->sc_dev,
5565 1.354 knakahar "unable to load TX control data DMA map, error = %d\n",
5566 1.354 knakahar error);
5567 1.354 knakahar goto fail_3;
5568 1.354 knakahar }
5569 1.354 knakahar
5570 1.354 knakahar return 0;
5571 1.354 knakahar
5572 1.354 knakahar fail_3:
5573 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
5574 1.354 knakahar fail_2:
5575 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
5576 1.399 knakahar WM_TXDESCS_SIZE(txq));
5577 1.354 knakahar fail_1:
5578 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
5579 1.354 knakahar fail_0:
5580 1.354 knakahar return error;
5581 1.354 knakahar }
5582 1.354 knakahar
5583 1.354 knakahar static void
5584 1.362 knakahar wm_free_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
5585 1.354 knakahar {
5586 1.354 knakahar
5587 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, txq->txq_desc_dmamap);
5588 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
5589 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
5590 1.399 knakahar WM_TXDESCS_SIZE(txq));
5591 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
5592 1.354 knakahar }
5593 1.354 knakahar
5594 1.354 knakahar static int
5595 1.362 knakahar wm_alloc_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5596 1.353 knakahar {
5597 1.353 knakahar int error;
5598 1.466 knakahar size_t rxq_descs_size;
5599 1.353 knakahar
5600 1.353 knakahar /*
5601 1.353 knakahar * Allocate the control data structures, and create and load the
5602 1.353 knakahar * DMA map for it.
5603 1.353 knakahar *
5604 1.353 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
5605 1.353 knakahar * memory. So must Rx descriptors. We simplify by allocating
5606 1.353 knakahar * both sets within the same 4G segment.
5607 1.353 knakahar */
5608 1.466 knakahar rxq->rxq_ndesc = WM_NRXDESC;
5609 1.466 knakahar if (sc->sc_type == WM_T_82574)
5610 1.466 knakahar rxq->rxq_descsize = sizeof(ext_rxdesc_t);
5611 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5612 1.466 knakahar rxq->rxq_descsize = sizeof(nq_rxdesc_t);
5613 1.466 knakahar else
5614 1.466 knakahar rxq->rxq_descsize = sizeof(wiseman_rxdesc_t);
5615 1.466 knakahar rxq_descs_size = rxq->rxq_descsize * rxq->rxq_ndesc;
5616 1.466 knakahar
5617 1.466 knakahar if ((error = bus_dmamem_alloc(sc->sc_dmat, rxq_descs_size,
5618 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &rxq->rxq_desc_seg,
5619 1.388 msaitoh 1, &rxq->rxq_desc_rseg, 0)) != 0) {
5620 1.353 knakahar aprint_error_dev(sc->sc_dev,
5621 1.354 knakahar "unable to allocate RX control data, error = %d\n",
5622 1.353 knakahar error);
5623 1.353 knakahar goto fail_0;
5624 1.353 knakahar }
5625 1.353 knakahar
5626 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &rxq->rxq_desc_seg,
5627 1.466 knakahar rxq->rxq_desc_rseg, rxq_descs_size,
5628 1.466 knakahar (void **)&rxq->rxq_descs_u, BUS_DMA_COHERENT)) != 0) {
5629 1.353 knakahar aprint_error_dev(sc->sc_dev,
5630 1.354 knakahar "unable to map RX control data, error = %d\n", error);
5631 1.353 knakahar goto fail_1;
5632 1.353 knakahar }
5633 1.353 knakahar
5634 1.466 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, rxq_descs_size, 1,
5635 1.466 knakahar rxq_descs_size, 0, 0, &rxq->rxq_desc_dmamap)) != 0) {
5636 1.353 knakahar aprint_error_dev(sc->sc_dev,
5637 1.354 knakahar "unable to create RX control data DMA map, error = %d\n",
5638 1.353 knakahar error);
5639 1.353 knakahar goto fail_2;
5640 1.353 knakahar }
5641 1.353 knakahar
5642 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, rxq->rxq_desc_dmamap,
5643 1.466 knakahar rxq->rxq_descs_u, rxq_descs_size, NULL, 0)) != 0) {
5644 1.353 knakahar aprint_error_dev(sc->sc_dev,
5645 1.354 knakahar "unable to load RX control data DMA map, error = %d\n",
5646 1.353 knakahar error);
5647 1.353 knakahar goto fail_3;
5648 1.353 knakahar }
5649 1.353 knakahar
5650 1.353 knakahar return 0;
5651 1.353 knakahar
5652 1.353 knakahar fail_3:
5653 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
5654 1.353 knakahar fail_2:
5655 1.466 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs_u,
5656 1.466 knakahar rxq_descs_size);
5657 1.353 knakahar fail_1:
5658 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
5659 1.353 knakahar fail_0:
5660 1.353 knakahar return error;
5661 1.353 knakahar }
5662 1.353 knakahar
5663 1.353 knakahar static void
5664 1.362 knakahar wm_free_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
5665 1.353 knakahar {
5666 1.353 knakahar
5667 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, rxq->rxq_desc_dmamap);
5668 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
5669 1.466 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs_u,
5670 1.466 knakahar rxq->rxq_descsize * rxq->rxq_ndesc);
5671 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
5672 1.353 knakahar }
5673 1.353 knakahar
5674 1.354 knakahar
5675 1.353 knakahar static int
5676 1.362 knakahar wm_alloc_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
5677 1.353 knakahar {
5678 1.353 knakahar int i, error;
5679 1.353 knakahar
5680 1.353 knakahar /* Create the transmit buffer DMA maps. */
5681 1.356 knakahar WM_TXQUEUELEN(txq) =
5682 1.353 knakahar (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
5683 1.353 knakahar WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
5684 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5685 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
5686 1.353 knakahar WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
5687 1.356 knakahar &txq->txq_soft[i].txs_dmamap)) != 0) {
5688 1.353 knakahar aprint_error_dev(sc->sc_dev,
5689 1.353 knakahar "unable to create Tx DMA map %d, error = %d\n",
5690 1.353 knakahar i, error);
5691 1.353 knakahar goto fail;
5692 1.353 knakahar }
5693 1.353 knakahar }
5694 1.353 knakahar
5695 1.353 knakahar return 0;
5696 1.353 knakahar
5697 1.353 knakahar fail:
5698 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5699 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
5700 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5701 1.356 knakahar txq->txq_soft[i].txs_dmamap);
5702 1.353 knakahar }
5703 1.353 knakahar return error;
5704 1.353 knakahar }
5705 1.353 knakahar
5706 1.353 knakahar static void
5707 1.362 knakahar wm_free_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
5708 1.353 knakahar {
5709 1.353 knakahar int i;
5710 1.353 knakahar
5711 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5712 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
5713 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5714 1.356 knakahar txq->txq_soft[i].txs_dmamap);
5715 1.353 knakahar }
5716 1.353 knakahar }
5717 1.353 knakahar
5718 1.353 knakahar static int
5719 1.362 knakahar wm_alloc_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5720 1.353 knakahar {
5721 1.353 knakahar int i, error;
5722 1.353 knakahar
5723 1.353 knakahar /* Create the receive buffer DMA maps. */
5724 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
5725 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
5726 1.353 knakahar MCLBYTES, 0, 0,
5727 1.356 knakahar &rxq->rxq_soft[i].rxs_dmamap)) != 0) {
5728 1.353 knakahar aprint_error_dev(sc->sc_dev,
5729 1.353 knakahar "unable to create Rx DMA map %d error = %d\n",
5730 1.353 knakahar i, error);
5731 1.353 knakahar goto fail;
5732 1.353 knakahar }
5733 1.356 knakahar rxq->rxq_soft[i].rxs_mbuf = NULL;
5734 1.353 knakahar }
5735 1.353 knakahar
5736 1.353 knakahar return 0;
5737 1.353 knakahar
5738 1.353 knakahar fail:
5739 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
5740 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
5741 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5742 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
5743 1.353 knakahar }
5744 1.353 knakahar return error;
5745 1.353 knakahar }
5746 1.353 knakahar
5747 1.353 knakahar static void
5748 1.362 knakahar wm_free_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
5749 1.353 knakahar {
5750 1.353 knakahar int i;
5751 1.353 knakahar
5752 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
5753 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
5754 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
5755 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
5756 1.353 knakahar }
5757 1.353 knakahar }
5758 1.353 knakahar
5759 1.353 knakahar /*
5760 1.353 knakahar * wm_alloc_quques:
5761 1.353 knakahar * Allocate {tx,rx}descs and {tx,rx} buffers
5762 1.353 knakahar */
5763 1.353 knakahar static int
5764 1.353 knakahar wm_alloc_txrx_queues(struct wm_softc *sc)
5765 1.353 knakahar {
5766 1.364 knakahar int i, error, tx_done, rx_done;
5767 1.353 knakahar
5768 1.405 knakahar sc->sc_queue = kmem_zalloc(sizeof(struct wm_queue) * sc->sc_nqueues,
5769 1.356 knakahar KM_SLEEP);
5770 1.405 knakahar if (sc->sc_queue == NULL) {
5771 1.405 knakahar aprint_error_dev(sc->sc_dev,"unable to allocate wm_queue\n");
5772 1.356 knakahar error = ENOMEM;
5773 1.356 knakahar goto fail_0;
5774 1.356 knakahar }
5775 1.364 knakahar
5776 1.405 knakahar /*
5777 1.405 knakahar * For transmission
5778 1.405 knakahar */
5779 1.364 knakahar error = 0;
5780 1.364 knakahar tx_done = 0;
5781 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5782 1.417 knakahar #ifdef WM_EVENT_COUNTERS
5783 1.417 knakahar int j;
5784 1.417 knakahar const char *xname;
5785 1.417 knakahar #endif
5786 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5787 1.364 knakahar txq->txq_sc = sc;
5788 1.362 knakahar txq->txq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
5789 1.408 knakahar
5790 1.362 knakahar error = wm_alloc_tx_descs(sc, txq);
5791 1.364 knakahar if (error)
5792 1.364 knakahar break;
5793 1.364 knakahar error = wm_alloc_tx_buffer(sc, txq);
5794 1.364 knakahar if (error) {
5795 1.364 knakahar wm_free_tx_descs(sc, txq);
5796 1.364 knakahar break;
5797 1.364 knakahar }
5798 1.403 knakahar txq->txq_interq = pcq_create(WM_TXINTERQSIZE, KM_SLEEP);
5799 1.403 knakahar if (txq->txq_interq == NULL) {
5800 1.403 knakahar wm_free_tx_descs(sc, txq);
5801 1.403 knakahar wm_free_tx_buffer(sc, txq);
5802 1.403 knakahar error = ENOMEM;
5803 1.403 knakahar break;
5804 1.403 knakahar }
5805 1.417 knakahar
5806 1.417 knakahar #ifdef WM_EVENT_COUNTERS
5807 1.417 knakahar xname = device_xname(sc->sc_dev);
5808 1.417 knakahar
5809 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txsstall, txq, i, xname);
5810 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txdstall, txq, i, xname);
5811 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txfifo_stall, txq, i, xname);
5812 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(txq, txdw, txq, i, xname);
5813 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(txq, txqe, txq, i, xname);
5814 1.417 knakahar
5815 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txipsum, txq, i, xname);
5816 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtusum, txq, i, xname);
5817 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtusum6, txq, i, xname);
5818 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtso, txq, i, xname);
5819 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtso6, txq, i, xname);
5820 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtsopain, txq, i, xname);
5821 1.417 knakahar
5822 1.417 knakahar for (j = 0; j < WM_NTXSEGS; j++) {
5823 1.417 knakahar snprintf(txq->txq_txseg_evcnt_names[j],
5824 1.417 knakahar sizeof(txq->txq_txseg_evcnt_names[j]), "txq%02dtxseg%d", i, j);
5825 1.417 knakahar evcnt_attach_dynamic(&txq->txq_ev_txseg[j], EVCNT_TYPE_MISC,
5826 1.417 knakahar NULL, xname, txq->txq_txseg_evcnt_names[j]);
5827 1.417 knakahar }
5828 1.417 knakahar
5829 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txdrop, txq, i, xname);
5830 1.417 knakahar
5831 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, tu, txq, i, xname);
5832 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
5833 1.417 knakahar
5834 1.364 knakahar tx_done++;
5835 1.364 knakahar }
5836 1.353 knakahar if (error)
5837 1.356 knakahar goto fail_1;
5838 1.353 knakahar
5839 1.354 knakahar /*
5840 1.354 knakahar * For recieve
5841 1.354 knakahar */
5842 1.364 knakahar error = 0;
5843 1.364 knakahar rx_done = 0;
5844 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5845 1.417 knakahar #ifdef WM_EVENT_COUNTERS
5846 1.417 knakahar const char *xname;
5847 1.417 knakahar #endif
5848 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5849 1.364 knakahar rxq->rxq_sc = sc;
5850 1.362 knakahar rxq->rxq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
5851 1.414 knakahar
5852 1.364 knakahar error = wm_alloc_rx_descs(sc, rxq);
5853 1.364 knakahar if (error)
5854 1.364 knakahar break;
5855 1.356 knakahar
5856 1.364 knakahar error = wm_alloc_rx_buffer(sc, rxq);
5857 1.364 knakahar if (error) {
5858 1.364 knakahar wm_free_rx_descs(sc, rxq);
5859 1.364 knakahar break;
5860 1.364 knakahar }
5861 1.354 knakahar
5862 1.417 knakahar #ifdef WM_EVENT_COUNTERS
5863 1.417 knakahar xname = device_xname(sc->sc_dev);
5864 1.417 knakahar
5865 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxintr, rxq, i, xname);
5866 1.417 knakahar
5867 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxipsum, rxq, i, xname);
5868 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxtusum, rxq, i, xname);
5869 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
5870 1.417 knakahar
5871 1.364 knakahar rx_done++;
5872 1.364 knakahar }
5873 1.353 knakahar if (error)
5874 1.364 knakahar goto fail_2;
5875 1.353 knakahar
5876 1.353 knakahar return 0;
5877 1.353 knakahar
5878 1.356 knakahar fail_2:
5879 1.364 knakahar for (i = 0; i < rx_done; i++) {
5880 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5881 1.364 knakahar wm_free_rx_buffer(sc, rxq);
5882 1.364 knakahar wm_free_rx_descs(sc, rxq);
5883 1.364 knakahar if (rxq->rxq_lock)
5884 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
5885 1.364 knakahar }
5886 1.356 knakahar fail_1:
5887 1.364 knakahar for (i = 0; i < tx_done; i++) {
5888 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5889 1.403 knakahar pcq_destroy(txq->txq_interq);
5890 1.364 knakahar wm_free_tx_buffer(sc, txq);
5891 1.364 knakahar wm_free_tx_descs(sc, txq);
5892 1.364 knakahar if (txq->txq_lock)
5893 1.364 knakahar mutex_obj_free(txq->txq_lock);
5894 1.364 knakahar }
5895 1.405 knakahar
5896 1.405 knakahar kmem_free(sc->sc_queue,
5897 1.405 knakahar sizeof(struct wm_queue) * sc->sc_nqueues);
5898 1.356 knakahar fail_0:
5899 1.353 knakahar return error;
5900 1.353 knakahar }
5901 1.353 knakahar
5902 1.353 knakahar /*
5903 1.353 knakahar * wm_free_quques:
5904 1.353 knakahar * Free {tx,rx}descs and {tx,rx} buffers
5905 1.353 knakahar */
5906 1.353 knakahar static void
5907 1.353 knakahar wm_free_txrx_queues(struct wm_softc *sc)
5908 1.353 knakahar {
5909 1.364 knakahar int i;
5910 1.362 knakahar
5911 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5912 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5913 1.364 knakahar wm_free_rx_buffer(sc, rxq);
5914 1.364 knakahar wm_free_rx_descs(sc, rxq);
5915 1.364 knakahar if (rxq->rxq_lock)
5916 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
5917 1.364 knakahar }
5918 1.364 knakahar
5919 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5920 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5921 1.364 knakahar wm_free_tx_buffer(sc, txq);
5922 1.364 knakahar wm_free_tx_descs(sc, txq);
5923 1.364 knakahar if (txq->txq_lock)
5924 1.364 knakahar mutex_obj_free(txq->txq_lock);
5925 1.364 knakahar }
5926 1.405 knakahar
5927 1.405 knakahar kmem_free(sc->sc_queue, sizeof(struct wm_queue) * sc->sc_nqueues);
5928 1.353 knakahar }
5929 1.353 knakahar
5930 1.355 knakahar static void
5931 1.362 knakahar wm_init_tx_descs(struct wm_softc *sc __unused, struct wm_txqueue *txq)
5932 1.355 knakahar {
5933 1.355 knakahar
5934 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5935 1.355 knakahar
5936 1.355 knakahar /* Initialize the transmit descriptor ring. */
5937 1.398 knakahar memset(txq->txq_descs, 0, WM_TXDESCS_SIZE(txq));
5938 1.362 knakahar wm_cdtxsync(txq, 0, WM_NTXDESC(txq),
5939 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
5940 1.356 knakahar txq->txq_free = WM_NTXDESC(txq);
5941 1.356 knakahar txq->txq_next = 0;
5942 1.358 knakahar }
5943 1.358 knakahar
5944 1.358 knakahar static void
5945 1.405 knakahar wm_init_tx_regs(struct wm_softc *sc, struct wm_queue *wmq,
5946 1.405 knakahar struct wm_txqueue *txq)
5947 1.358 knakahar {
5948 1.358 knakahar
5949 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5950 1.420 msaitoh device_xname(sc->sc_dev), __func__));
5951 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5952 1.355 knakahar
5953 1.355 knakahar if (sc->sc_type < WM_T_82543) {
5954 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(txq, 0));
5955 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(txq, 0));
5956 1.398 knakahar CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCS_SIZE(txq));
5957 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDH, 0);
5958 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDT, 0);
5959 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
5960 1.355 knakahar } else {
5961 1.405 knakahar int qid = wmq->wmq_id;
5962 1.364 knakahar
5963 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAH(qid), WM_CDTXADDR_HI(txq, 0));
5964 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAL(qid), WM_CDTXADDR_LO(txq, 0));
5965 1.398 knakahar CSR_WRITE(sc, WMREG_TDLEN(qid), WM_TXDESCS_SIZE(txq));
5966 1.364 knakahar CSR_WRITE(sc, WMREG_TDH(qid), 0);
5967 1.355 knakahar
5968 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5969 1.355 knakahar /*
5970 1.355 knakahar * Don't write TDT before TCTL.EN is set.
5971 1.355 knakahar * See the document.
5972 1.355 knakahar */
5973 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_QUEUE_ENABLE
5974 1.355 knakahar | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
5975 1.355 knakahar | TXDCTL_WTHRESH(0));
5976 1.355 knakahar else {
5977 1.355 knakahar /* ITR / 4 */
5978 1.355 knakahar CSR_WRITE(sc, WMREG_TIDV, sc->sc_itr / 4);
5979 1.355 knakahar if (sc->sc_type >= WM_T_82540) {
5980 1.355 knakahar /* should be same */
5981 1.355 knakahar CSR_WRITE(sc, WMREG_TADV, sc->sc_itr / 4);
5982 1.355 knakahar }
5983 1.355 knakahar
5984 1.364 knakahar CSR_WRITE(sc, WMREG_TDT(qid), 0);
5985 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_PTHRESH(0) |
5986 1.355 knakahar TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
5987 1.355 knakahar }
5988 1.355 knakahar }
5989 1.355 knakahar }
5990 1.355 knakahar
5991 1.355 knakahar static void
5992 1.362 knakahar wm_init_tx_buffer(struct wm_softc *sc __unused, struct wm_txqueue *txq)
5993 1.355 knakahar {
5994 1.355 knakahar int i;
5995 1.355 knakahar
5996 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
5997 1.355 knakahar
5998 1.355 knakahar /* Initialize the transmit job descriptors. */
5999 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++)
6000 1.356 knakahar txq->txq_soft[i].txs_mbuf = NULL;
6001 1.356 knakahar txq->txq_sfree = WM_TXQUEUELEN(txq);
6002 1.356 knakahar txq->txq_snext = 0;
6003 1.356 knakahar txq->txq_sdirty = 0;
6004 1.355 knakahar }
6005 1.355 knakahar
6006 1.355 knakahar static void
6007 1.405 knakahar wm_init_tx_queue(struct wm_softc *sc, struct wm_queue *wmq,
6008 1.405 knakahar struct wm_txqueue *txq)
6009 1.355 knakahar {
6010 1.355 knakahar
6011 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6012 1.355 knakahar
6013 1.355 knakahar /*
6014 1.355 knakahar * Set up some register offsets that are different between
6015 1.355 knakahar * the i82542 and the i82543 and later chips.
6016 1.355 knakahar */
6017 1.388 msaitoh if (sc->sc_type < WM_T_82543)
6018 1.356 knakahar txq->txq_tdt_reg = WMREG_OLD_TDT;
6019 1.388 msaitoh else
6020 1.405 knakahar txq->txq_tdt_reg = WMREG_TDT(wmq->wmq_id);
6021 1.355 knakahar
6022 1.362 knakahar wm_init_tx_descs(sc, txq);
6023 1.405 knakahar wm_init_tx_regs(sc, wmq, txq);
6024 1.362 knakahar wm_init_tx_buffer(sc, txq);
6025 1.355 knakahar }
6026 1.355 knakahar
6027 1.355 knakahar static void
6028 1.405 knakahar wm_init_rx_regs(struct wm_softc *sc, struct wm_queue *wmq,
6029 1.405 knakahar struct wm_rxqueue *rxq)
6030 1.355 knakahar {
6031 1.355 knakahar
6032 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
6033 1.355 knakahar
6034 1.355 knakahar /*
6035 1.355 knakahar * Initialize the receive descriptor and receive job
6036 1.355 knakahar * descriptor rings.
6037 1.355 knakahar */
6038 1.355 knakahar if (sc->sc_type < WM_T_82543) {
6039 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(rxq, 0));
6040 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(rxq, 0));
6041 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN0,
6042 1.466 knakahar rxq->rxq_descsize * rxq->rxq_ndesc);
6043 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
6044 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
6045 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
6046 1.355 knakahar
6047 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
6048 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
6049 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
6050 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
6051 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
6052 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
6053 1.355 knakahar } else {
6054 1.405 knakahar int qid = wmq->wmq_id;
6055 1.364 knakahar
6056 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAH(qid), WM_CDRXADDR_HI(rxq, 0));
6057 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAL(qid), WM_CDRXADDR_LO(rxq, 0));
6058 1.466 knakahar CSR_WRITE(sc, WMREG_RDLEN(qid), rxq->rxq_descsize * rxq->rxq_ndesc);
6059 1.355 knakahar
6060 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
6061 1.355 knakahar if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
6062 1.355 knakahar panic("%s: MCLBYTES %d unsupported for i2575 or higher\n", __func__, MCLBYTES);
6063 1.466 knakahar
6064 1.466 knakahar /* Currently, support SRRCTL_DESCTYPE_ADV_ONEBUF only. */
6065 1.466 knakahar CSR_WRITE(sc, WMREG_SRRCTL(qid), SRRCTL_DESCTYPE_ADV_ONEBUF
6066 1.355 knakahar | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
6067 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_QUEUE_ENABLE
6068 1.355 knakahar | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
6069 1.355 knakahar | RXDCTL_WTHRESH(1));
6070 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
6071 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
6072 1.355 knakahar } else {
6073 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
6074 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
6075 1.368 knakahar /* ITR / 4 */
6076 1.368 knakahar CSR_WRITE(sc, WMREG_RDTR, (sc->sc_itr / 4) | RDTR_FPD);
6077 1.368 knakahar /* MUST be same */
6078 1.368 knakahar CSR_WRITE(sc, WMREG_RADV, sc->sc_itr / 4);
6079 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_PTHRESH(0) |
6080 1.358 knakahar RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
6081 1.355 knakahar }
6082 1.355 knakahar }
6083 1.355 knakahar }
6084 1.355 knakahar
6085 1.355 knakahar static int
6086 1.362 knakahar wm_init_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
6087 1.355 knakahar {
6088 1.355 knakahar struct wm_rxsoft *rxs;
6089 1.355 knakahar int error, i;
6090 1.355 knakahar
6091 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
6092 1.355 knakahar
6093 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
6094 1.356 knakahar rxs = &rxq->rxq_soft[i];
6095 1.355 knakahar if (rxs->rxs_mbuf == NULL) {
6096 1.362 knakahar if ((error = wm_add_rxbuf(rxq, i)) != 0) {
6097 1.355 knakahar log(LOG_ERR, "%s: unable to allocate or map "
6098 1.355 knakahar "rx buffer %d, error = %d\n",
6099 1.355 knakahar device_xname(sc->sc_dev), i, error);
6100 1.355 knakahar /*
6101 1.355 knakahar * XXX Should attempt to run with fewer receive
6102 1.355 knakahar * XXX buffers instead of just failing.
6103 1.355 knakahar */
6104 1.362 knakahar wm_rxdrain(rxq);
6105 1.355 knakahar return ENOMEM;
6106 1.355 knakahar }
6107 1.355 knakahar } else {
6108 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
6109 1.362 knakahar wm_init_rxdesc(rxq, i);
6110 1.355 knakahar /*
6111 1.355 knakahar * For 82575 and newer device, the RX descriptors
6112 1.355 knakahar * must be initialized after the setting of RCTL.EN in
6113 1.355 knakahar * wm_set_filter()
6114 1.355 knakahar */
6115 1.355 knakahar }
6116 1.355 knakahar }
6117 1.356 knakahar rxq->rxq_ptr = 0;
6118 1.356 knakahar rxq->rxq_discard = 0;
6119 1.356 knakahar WM_RXCHAIN_RESET(rxq);
6120 1.355 knakahar
6121 1.355 knakahar return 0;
6122 1.355 knakahar }
6123 1.355 knakahar
6124 1.355 knakahar static int
6125 1.405 knakahar wm_init_rx_queue(struct wm_softc *sc, struct wm_queue *wmq,
6126 1.405 knakahar struct wm_rxqueue *rxq)
6127 1.355 knakahar {
6128 1.355 knakahar
6129 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
6130 1.355 knakahar
6131 1.355 knakahar /*
6132 1.355 knakahar * Set up some register offsets that are different between
6133 1.355 knakahar * the i82542 and the i82543 and later chips.
6134 1.355 knakahar */
6135 1.388 msaitoh if (sc->sc_type < WM_T_82543)
6136 1.356 knakahar rxq->rxq_rdt_reg = WMREG_OLD_RDT0;
6137 1.388 msaitoh else
6138 1.405 knakahar rxq->rxq_rdt_reg = WMREG_RDT(wmq->wmq_id);
6139 1.355 knakahar
6140 1.405 knakahar wm_init_rx_regs(sc, wmq, rxq);
6141 1.362 knakahar return wm_init_rx_buffer(sc, rxq);
6142 1.355 knakahar }
6143 1.355 knakahar
6144 1.355 knakahar /*
6145 1.355 knakahar * wm_init_quques:
6146 1.355 knakahar * Initialize {tx,rx}descs and {tx,rx} buffers
6147 1.355 knakahar */
6148 1.355 knakahar static int
6149 1.355 knakahar wm_init_txrx_queues(struct wm_softc *sc)
6150 1.355 knakahar {
6151 1.406 knakahar int i, error = 0;
6152 1.355 knakahar
6153 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
6154 1.392 msaitoh device_xname(sc->sc_dev), __func__));
6155 1.420 msaitoh
6156 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
6157 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[i];
6158 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
6159 1.405 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
6160 1.405 knakahar
6161 1.413 skrll mutex_enter(txq->txq_lock);
6162 1.405 knakahar wm_init_tx_queue(sc, wmq, txq);
6163 1.413 skrll mutex_exit(txq->txq_lock);
6164 1.355 knakahar
6165 1.413 skrll mutex_enter(rxq->rxq_lock);
6166 1.405 knakahar error = wm_init_rx_queue(sc, wmq, rxq);
6167 1.413 skrll mutex_exit(rxq->rxq_lock);
6168 1.364 knakahar if (error)
6169 1.364 knakahar break;
6170 1.364 knakahar }
6171 1.355 knakahar
6172 1.355 knakahar return error;
6173 1.355 knakahar }
6174 1.355 knakahar
6175 1.1 thorpej /*
6176 1.371 msaitoh * wm_tx_offload:
6177 1.371 msaitoh *
6178 1.371 msaitoh * Set up TCP/IP checksumming parameters for the
6179 1.371 msaitoh * specified packet.
6180 1.371 msaitoh */
6181 1.371 msaitoh static int
6182 1.371 msaitoh wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
6183 1.371 msaitoh uint8_t *fieldsp)
6184 1.371 msaitoh {
6185 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6186 1.371 msaitoh struct mbuf *m0 = txs->txs_mbuf;
6187 1.371 msaitoh struct livengood_tcpip_ctxdesc *t;
6188 1.371 msaitoh uint32_t ipcs, tucs, cmd, cmdlen, seg;
6189 1.371 msaitoh uint32_t ipcse;
6190 1.371 msaitoh struct ether_header *eh;
6191 1.371 msaitoh int offset, iphl;
6192 1.371 msaitoh uint8_t fields;
6193 1.371 msaitoh
6194 1.371 msaitoh /*
6195 1.371 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
6196 1.371 msaitoh * fields for the protocol headers.
6197 1.371 msaitoh */
6198 1.371 msaitoh
6199 1.371 msaitoh eh = mtod(m0, struct ether_header *);
6200 1.371 msaitoh switch (htons(eh->ether_type)) {
6201 1.371 msaitoh case ETHERTYPE_IP:
6202 1.371 msaitoh case ETHERTYPE_IPV6:
6203 1.371 msaitoh offset = ETHER_HDR_LEN;
6204 1.371 msaitoh break;
6205 1.371 msaitoh
6206 1.371 msaitoh case ETHERTYPE_VLAN:
6207 1.371 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
6208 1.371 msaitoh break;
6209 1.371 msaitoh
6210 1.371 msaitoh default:
6211 1.371 msaitoh /*
6212 1.371 msaitoh * Don't support this protocol or encapsulation.
6213 1.371 msaitoh */
6214 1.371 msaitoh *fieldsp = 0;
6215 1.371 msaitoh *cmdp = 0;
6216 1.371 msaitoh return 0;
6217 1.371 msaitoh }
6218 1.371 msaitoh
6219 1.371 msaitoh if ((m0->m_pkthdr.csum_flags &
6220 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4)) != 0) {
6221 1.371 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
6222 1.371 msaitoh } else {
6223 1.371 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
6224 1.371 msaitoh }
6225 1.371 msaitoh ipcse = offset + iphl - 1;
6226 1.371 msaitoh
6227 1.371 msaitoh cmd = WTX_CMD_DEXT | WTX_DTYP_D;
6228 1.371 msaitoh cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
6229 1.371 msaitoh seg = 0;
6230 1.371 msaitoh fields = 0;
6231 1.371 msaitoh
6232 1.371 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
6233 1.371 msaitoh int hlen = offset + iphl;
6234 1.371 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
6235 1.371 msaitoh
6236 1.371 msaitoh if (__predict_false(m0->m_len <
6237 1.371 msaitoh (hlen + sizeof(struct tcphdr)))) {
6238 1.371 msaitoh /*
6239 1.371 msaitoh * TCP/IP headers are not in the first mbuf; we need
6240 1.371 msaitoh * to do this the slow and painful way. Let's just
6241 1.371 msaitoh * hope this doesn't happen very often.
6242 1.371 msaitoh */
6243 1.371 msaitoh struct tcphdr th;
6244 1.371 msaitoh
6245 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtsopain);
6246 1.371 msaitoh
6247 1.371 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
6248 1.371 msaitoh if (v4) {
6249 1.371 msaitoh struct ip ip;
6250 1.371 msaitoh
6251 1.371 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
6252 1.371 msaitoh ip.ip_len = 0;
6253 1.371 msaitoh m_copyback(m0,
6254 1.371 msaitoh offset + offsetof(struct ip, ip_len),
6255 1.371 msaitoh sizeof(ip.ip_len), &ip.ip_len);
6256 1.371 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
6257 1.371 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
6258 1.371 msaitoh } else {
6259 1.371 msaitoh struct ip6_hdr ip6;
6260 1.371 msaitoh
6261 1.371 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
6262 1.371 msaitoh ip6.ip6_plen = 0;
6263 1.371 msaitoh m_copyback(m0,
6264 1.371 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
6265 1.371 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
6266 1.371 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
6267 1.371 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
6268 1.371 msaitoh }
6269 1.371 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
6270 1.371 msaitoh sizeof(th.th_sum), &th.th_sum);
6271 1.371 msaitoh
6272 1.371 msaitoh hlen += th.th_off << 2;
6273 1.371 msaitoh } else {
6274 1.371 msaitoh /*
6275 1.371 msaitoh * TCP/IP headers are in the first mbuf; we can do
6276 1.371 msaitoh * this the easy way.
6277 1.371 msaitoh */
6278 1.371 msaitoh struct tcphdr *th;
6279 1.371 msaitoh
6280 1.371 msaitoh if (v4) {
6281 1.371 msaitoh struct ip *ip =
6282 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
6283 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6284 1.371 msaitoh
6285 1.371 msaitoh ip->ip_len = 0;
6286 1.371 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
6287 1.371 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
6288 1.371 msaitoh } else {
6289 1.371 msaitoh struct ip6_hdr *ip6 =
6290 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
6291 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6292 1.371 msaitoh
6293 1.371 msaitoh ip6->ip6_plen = 0;
6294 1.371 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
6295 1.371 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6296 1.371 msaitoh }
6297 1.371 msaitoh hlen += th->th_off << 2;
6298 1.371 msaitoh }
6299 1.371 msaitoh
6300 1.371 msaitoh if (v4) {
6301 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso);
6302 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_IP;
6303 1.371 msaitoh } else {
6304 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso6);
6305 1.371 msaitoh ipcse = 0;
6306 1.371 msaitoh }
6307 1.371 msaitoh cmd |= WTX_TCPIP_CMD_TSE;
6308 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_TSE |
6309 1.371 msaitoh WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
6310 1.371 msaitoh seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
6311 1.371 msaitoh WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
6312 1.371 msaitoh }
6313 1.371 msaitoh
6314 1.371 msaitoh /*
6315 1.371 msaitoh * NOTE: Even if we're not using the IP or TCP/UDP checksum
6316 1.371 msaitoh * offload feature, if we load the context descriptor, we
6317 1.371 msaitoh * MUST provide valid values for IPCSS and TUCSS fields.
6318 1.371 msaitoh */
6319 1.371 msaitoh
6320 1.371 msaitoh ipcs = WTX_TCPIP_IPCSS(offset) |
6321 1.371 msaitoh WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
6322 1.371 msaitoh WTX_TCPIP_IPCSE(ipcse);
6323 1.388 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4 | M_CSUM_TSOv4)) {
6324 1.417 knakahar WM_Q_EVCNT_INCR(txq, txipsum);
6325 1.371 msaitoh fields |= WTX_IXSM;
6326 1.371 msaitoh }
6327 1.371 msaitoh
6328 1.371 msaitoh offset += iphl;
6329 1.371 msaitoh
6330 1.371 msaitoh if (m0->m_pkthdr.csum_flags &
6331 1.388 msaitoh (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TSOv4)) {
6332 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum);
6333 1.371 msaitoh fields |= WTX_TXSM;
6334 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6335 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6336 1.371 msaitoh M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
6337 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6338 1.371 msaitoh } else if ((m0->m_pkthdr.csum_flags &
6339 1.388 msaitoh (M_CSUM_TCPv6 | M_CSUM_UDPv6 | M_CSUM_TSOv6)) != 0) {
6340 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum6);
6341 1.371 msaitoh fields |= WTX_TXSM;
6342 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6343 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6344 1.371 msaitoh M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
6345 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6346 1.371 msaitoh } else {
6347 1.371 msaitoh /* Just initialize it to a valid TCP context. */
6348 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6349 1.371 msaitoh WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
6350 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6351 1.371 msaitoh }
6352 1.371 msaitoh
6353 1.371 msaitoh /* Fill in the context descriptor. */
6354 1.371 msaitoh t = (struct livengood_tcpip_ctxdesc *)
6355 1.371 msaitoh &txq->txq_descs[txq->txq_next];
6356 1.371 msaitoh t->tcpip_ipcs = htole32(ipcs);
6357 1.371 msaitoh t->tcpip_tucs = htole32(tucs);
6358 1.371 msaitoh t->tcpip_cmdlen = htole32(cmdlen);
6359 1.371 msaitoh t->tcpip_seg = htole32(seg);
6360 1.371 msaitoh wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
6361 1.371 msaitoh
6362 1.371 msaitoh txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
6363 1.371 msaitoh txs->txs_ndesc++;
6364 1.371 msaitoh
6365 1.371 msaitoh *cmdp = cmd;
6366 1.371 msaitoh *fieldsp = fields;
6367 1.371 msaitoh
6368 1.371 msaitoh return 0;
6369 1.371 msaitoh }
6370 1.371 msaitoh
6371 1.454 knakahar static inline int
6372 1.454 knakahar wm_select_txqueue(struct ifnet *ifp, struct mbuf *m)
6373 1.454 knakahar {
6374 1.454 knakahar struct wm_softc *sc = ifp->if_softc;
6375 1.454 knakahar u_int cpuid = cpu_index(curcpu());
6376 1.454 knakahar
6377 1.454 knakahar /*
6378 1.454 knakahar * Currently, simple distribute strategy.
6379 1.454 knakahar * TODO:
6380 1.461 knakahar * distribute by flowid(RSS has value).
6381 1.454 knakahar */
6382 1.454 knakahar return (cpuid + sc->sc_affinity_offset) % sc->sc_nqueues;
6383 1.454 knakahar }
6384 1.454 knakahar
6385 1.371 msaitoh /*
6386 1.281 msaitoh * wm_start: [ifnet interface function]
6387 1.1 thorpej *
6388 1.281 msaitoh * Start packet transmission on the interface.
6389 1.1 thorpej */
6390 1.47 thorpej static void
6391 1.281 msaitoh wm_start(struct ifnet *ifp)
6392 1.1 thorpej {
6393 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
6394 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6395 1.281 msaitoh
6396 1.415 knakahar KASSERT(ifp->if_extflags & IFEF_START_MPSAFE);
6397 1.415 knakahar
6398 1.455 knakahar /*
6399 1.455 knakahar * ifp->if_obytes and ifp->if_omcasts are added in if_transmit()@if.c.
6400 1.455 knakahar */
6401 1.455 knakahar
6402 1.413 skrll mutex_enter(txq->txq_lock);
6403 1.429 knakahar if (!txq->txq_stopping)
6404 1.281 msaitoh wm_start_locked(ifp);
6405 1.413 skrll mutex_exit(txq->txq_lock);
6406 1.281 msaitoh }
6407 1.1 thorpej
6408 1.281 msaitoh static void
6409 1.281 msaitoh wm_start_locked(struct ifnet *ifp)
6410 1.281 msaitoh {
6411 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
6412 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6413 1.454 knakahar
6414 1.454 knakahar wm_send_common_locked(ifp, txq, false);
6415 1.454 knakahar }
6416 1.454 knakahar
6417 1.454 knakahar static int
6418 1.454 knakahar wm_transmit(struct ifnet *ifp, struct mbuf *m)
6419 1.454 knakahar {
6420 1.454 knakahar int qid;
6421 1.454 knakahar struct wm_softc *sc = ifp->if_softc;
6422 1.454 knakahar struct wm_txqueue *txq;
6423 1.454 knakahar
6424 1.454 knakahar qid = wm_select_txqueue(ifp, m);
6425 1.454 knakahar txq = &sc->sc_queue[qid].wmq_txq;
6426 1.454 knakahar
6427 1.454 knakahar if (__predict_false(!pcq_put(txq->txq_interq, m))) {
6428 1.454 knakahar m_freem(m);
6429 1.454 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
6430 1.454 knakahar return ENOBUFS;
6431 1.454 knakahar }
6432 1.454 knakahar
6433 1.455 knakahar /*
6434 1.455 knakahar * XXXX NOMPSAFE: ifp->if_data should be percpu.
6435 1.455 knakahar */
6436 1.455 knakahar ifp->if_obytes += m->m_pkthdr.len;
6437 1.455 knakahar if (m->m_flags & M_MCAST)
6438 1.455 knakahar ifp->if_omcasts++;
6439 1.455 knakahar
6440 1.454 knakahar if (mutex_tryenter(txq->txq_lock)) {
6441 1.454 knakahar if (!txq->txq_stopping)
6442 1.454 knakahar wm_transmit_locked(ifp, txq);
6443 1.454 knakahar mutex_exit(txq->txq_lock);
6444 1.454 knakahar }
6445 1.454 knakahar
6446 1.454 knakahar return 0;
6447 1.454 knakahar }
6448 1.454 knakahar
6449 1.454 knakahar static void
6450 1.454 knakahar wm_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
6451 1.454 knakahar {
6452 1.454 knakahar
6453 1.454 knakahar wm_send_common_locked(ifp, txq, true);
6454 1.454 knakahar }
6455 1.454 knakahar
6456 1.454 knakahar static void
6457 1.454 knakahar wm_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
6458 1.454 knakahar bool is_transmit)
6459 1.454 knakahar {
6460 1.454 knakahar struct wm_softc *sc = ifp->if_softc;
6461 1.281 msaitoh struct mbuf *m0;
6462 1.281 msaitoh struct m_tag *mtag;
6463 1.281 msaitoh struct wm_txsoft *txs;
6464 1.281 msaitoh bus_dmamap_t dmamap;
6465 1.281 msaitoh int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
6466 1.281 msaitoh bus_addr_t curaddr;
6467 1.281 msaitoh bus_size_t seglen, curlen;
6468 1.281 msaitoh uint32_t cksumcmd;
6469 1.281 msaitoh uint8_t cksumfields;
6470 1.1 thorpej
6471 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6472 1.1 thorpej
6473 1.388 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
6474 1.281 msaitoh return;
6475 1.1 thorpej
6476 1.281 msaitoh /* Remember the previous number of free descriptors. */
6477 1.356 knakahar ofree = txq->txq_free;
6478 1.1 thorpej
6479 1.281 msaitoh /*
6480 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
6481 1.281 msaitoh * until we drain the queue, or use up all available transmit
6482 1.281 msaitoh * descriptors.
6483 1.281 msaitoh */
6484 1.281 msaitoh for (;;) {
6485 1.281 msaitoh m0 = NULL;
6486 1.1 thorpej
6487 1.281 msaitoh /* Get a work queue entry. */
6488 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
6489 1.403 knakahar wm_txeof(sc, txq);
6490 1.356 knakahar if (txq->txq_sfree == 0) {
6491 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6492 1.281 msaitoh ("%s: TX: no free job descriptors\n",
6493 1.281 msaitoh device_xname(sc->sc_dev)));
6494 1.417 knakahar WM_Q_EVCNT_INCR(txq, txsstall);
6495 1.281 msaitoh break;
6496 1.1 thorpej }
6497 1.1 thorpej }
6498 1.1 thorpej
6499 1.281 msaitoh /* Grab a packet off the queue. */
6500 1.454 knakahar if (is_transmit)
6501 1.454 knakahar m0 = pcq_get(txq->txq_interq);
6502 1.454 knakahar else
6503 1.454 knakahar IFQ_DEQUEUE(&ifp->if_snd, m0);
6504 1.281 msaitoh if (m0 == NULL)
6505 1.281 msaitoh break;
6506 1.281 msaitoh
6507 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6508 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
6509 1.281 msaitoh device_xname(sc->sc_dev), m0));
6510 1.281 msaitoh
6511 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
6512 1.281 msaitoh dmamap = txs->txs_dmamap;
6513 1.1 thorpej
6514 1.281 msaitoh use_tso = (m0->m_pkthdr.csum_flags &
6515 1.281 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
6516 1.1 thorpej
6517 1.1 thorpej /*
6518 1.281 msaitoh * So says the Linux driver:
6519 1.281 msaitoh * The controller does a simple calculation to make sure
6520 1.281 msaitoh * there is enough room in the FIFO before initiating the
6521 1.281 msaitoh * DMA for each buffer. The calc is:
6522 1.281 msaitoh * 4 = ceil(buffer len / MSS)
6523 1.281 msaitoh * To make sure we don't overrun the FIFO, adjust the max
6524 1.281 msaitoh * buffer len if the MSS drops.
6525 1.281 msaitoh */
6526 1.281 msaitoh dmamap->dm_maxsegsz =
6527 1.281 msaitoh (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
6528 1.281 msaitoh ? m0->m_pkthdr.segsz << 2
6529 1.281 msaitoh : WTX_MAX_LEN;
6530 1.281 msaitoh
6531 1.281 msaitoh /*
6532 1.281 msaitoh * Load the DMA map. If this fails, the packet either
6533 1.281 msaitoh * didn't fit in the allotted number of segments, or we
6534 1.281 msaitoh * were short on resources. For the too-many-segments
6535 1.281 msaitoh * case, we simply report an error and drop the packet,
6536 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
6537 1.281 msaitoh * buffer.
6538 1.1 thorpej */
6539 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
6540 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
6541 1.281 msaitoh if (error) {
6542 1.281 msaitoh if (error == EFBIG) {
6543 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
6544 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
6545 1.281 msaitoh "DMA segments, dropping...\n",
6546 1.281 msaitoh device_xname(sc->sc_dev));
6547 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
6548 1.281 msaitoh m_freem(m0);
6549 1.281 msaitoh continue;
6550 1.281 msaitoh }
6551 1.281 msaitoh /* Short on resources, just stop for now. */
6552 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6553 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
6554 1.281 msaitoh device_xname(sc->sc_dev), error));
6555 1.281 msaitoh break;
6556 1.1 thorpej }
6557 1.1 thorpej
6558 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
6559 1.281 msaitoh if (use_tso) {
6560 1.281 msaitoh /* For sentinel descriptor; see below. */
6561 1.281 msaitoh segs_needed++;
6562 1.281 msaitoh }
6563 1.1 thorpej
6564 1.1 thorpej /*
6565 1.281 msaitoh * Ensure we have enough descriptors free to describe
6566 1.281 msaitoh * the packet. Note, we always reserve one descriptor
6567 1.281 msaitoh * at the end of the ring due to the semantics of the
6568 1.281 msaitoh * TDT register, plus one more in the event we need
6569 1.281 msaitoh * to load offload context.
6570 1.1 thorpej */
6571 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
6572 1.281 msaitoh /*
6573 1.281 msaitoh * Not enough free descriptors to transmit this
6574 1.281 msaitoh * packet. We haven't committed anything yet,
6575 1.281 msaitoh * so just unload the DMA map, put the packet
6576 1.281 msaitoh * pack on the queue, and punt. Notify the upper
6577 1.281 msaitoh * layer that there are no more slots left.
6578 1.281 msaitoh */
6579 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6580 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
6581 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
6582 1.366 knakahar segs_needed, txq->txq_free - 1));
6583 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6584 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6585 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdstall);
6586 1.281 msaitoh break;
6587 1.1 thorpej }
6588 1.1 thorpej
6589 1.1 thorpej /*
6590 1.281 msaitoh * Check for 82547 Tx FIFO bug. We need to do this
6591 1.281 msaitoh * once we know we can transmit the packet, since we
6592 1.281 msaitoh * do some internal FIFO space accounting here.
6593 1.1 thorpej */
6594 1.281 msaitoh if (sc->sc_type == WM_T_82547 &&
6595 1.281 msaitoh wm_82547_txfifo_bugchk(sc, m0)) {
6596 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6597 1.281 msaitoh ("%s: TX: 82547 Tx FIFO bug detected\n",
6598 1.281 msaitoh device_xname(sc->sc_dev)));
6599 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6600 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6601 1.417 knakahar WM_Q_EVCNT_INCR(txq, txfifo_stall);
6602 1.281 msaitoh break;
6603 1.281 msaitoh }
6604 1.93 thorpej
6605 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
6606 1.1 thorpej
6607 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6608 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
6609 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
6610 1.1 thorpej
6611 1.417 knakahar WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
6612 1.1 thorpej
6613 1.1 thorpej /*
6614 1.281 msaitoh * Store a pointer to the packet so that we can free it
6615 1.281 msaitoh * later.
6616 1.281 msaitoh *
6617 1.281 msaitoh * Initially, we consider the number of descriptors the
6618 1.281 msaitoh * packet uses the number of DMA segments. This may be
6619 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
6620 1.281 msaitoh * is used to set the checksum context).
6621 1.1 thorpej */
6622 1.281 msaitoh txs->txs_mbuf = m0;
6623 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
6624 1.281 msaitoh txs->txs_ndesc = segs_needed;
6625 1.281 msaitoh
6626 1.281 msaitoh /* Set up offload parameters for this packet. */
6627 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6628 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
6629 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
6630 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
6631 1.281 msaitoh if (wm_tx_offload(sc, txs, &cksumcmd,
6632 1.281 msaitoh &cksumfields) != 0) {
6633 1.281 msaitoh /* Error message already displayed. */
6634 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
6635 1.281 msaitoh continue;
6636 1.281 msaitoh }
6637 1.281 msaitoh } else {
6638 1.281 msaitoh cksumcmd = 0;
6639 1.281 msaitoh cksumfields = 0;
6640 1.1 thorpej }
6641 1.1 thorpej
6642 1.281 msaitoh cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
6643 1.281 msaitoh
6644 1.281 msaitoh /* Sync the DMA map. */
6645 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
6646 1.281 msaitoh BUS_DMASYNC_PREWRITE);
6647 1.1 thorpej
6648 1.281 msaitoh /* Initialize the transmit descriptor. */
6649 1.356 knakahar for (nexttx = txq->txq_next, seg = 0;
6650 1.281 msaitoh seg < dmamap->dm_nsegs; seg++) {
6651 1.281 msaitoh for (seglen = dmamap->dm_segs[seg].ds_len,
6652 1.281 msaitoh curaddr = dmamap->dm_segs[seg].ds_addr;
6653 1.281 msaitoh seglen != 0;
6654 1.281 msaitoh curaddr += curlen, seglen -= curlen,
6655 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx)) {
6656 1.281 msaitoh curlen = seglen;
6657 1.1 thorpej
6658 1.106 yamt /*
6659 1.281 msaitoh * So says the Linux driver:
6660 1.281 msaitoh * Work around for premature descriptor
6661 1.281 msaitoh * write-backs in TSO mode. Append a
6662 1.281 msaitoh * 4-byte sentinel descriptor.
6663 1.106 yamt */
6664 1.388 msaitoh if (use_tso && seg == dmamap->dm_nsegs - 1 &&
6665 1.281 msaitoh curlen > 8)
6666 1.281 msaitoh curlen -= 4;
6667 1.281 msaitoh
6668 1.281 msaitoh wm_set_dma_addr(
6669 1.388 msaitoh &txq->txq_descs[nexttx].wtx_addr, curaddr);
6670 1.388 msaitoh txq->txq_descs[nexttx].wtx_cmdlen
6671 1.388 msaitoh = htole32(cksumcmd | curlen);
6672 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_status
6673 1.388 msaitoh = 0;
6674 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_options
6675 1.388 msaitoh = cksumfields;
6676 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
6677 1.281 msaitoh lasttx = nexttx;
6678 1.281 msaitoh
6679 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6680 1.281 msaitoh ("%s: TX: desc %d: low %#" PRIx64 ", "
6681 1.281 msaitoh "len %#04zx\n",
6682 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
6683 1.281 msaitoh (uint64_t)curaddr, curlen));
6684 1.106 yamt }
6685 1.1 thorpej }
6686 1.1 thorpej
6687 1.281 msaitoh KASSERT(lasttx != -1);
6688 1.1 thorpej
6689 1.281 msaitoh /*
6690 1.281 msaitoh * Set up the command byte on the last descriptor of
6691 1.281 msaitoh * the packet. If we're in the interrupt delay window,
6692 1.281 msaitoh * delay the interrupt.
6693 1.281 msaitoh */
6694 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6695 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
6696 1.281 msaitoh
6697 1.281 msaitoh /*
6698 1.281 msaitoh * If VLANs are enabled and the packet has a VLAN tag, set
6699 1.281 msaitoh * up the descriptor to encapsulate the packet for us.
6700 1.281 msaitoh *
6701 1.281 msaitoh * This is only valid on the last descriptor of the packet.
6702 1.281 msaitoh */
6703 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
6704 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
6705 1.281 msaitoh htole32(WTX_CMD_VLE);
6706 1.356 knakahar txq->txq_descs[lasttx].wtx_fields.wtxu_vlan
6707 1.281 msaitoh = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
6708 1.281 msaitoh }
6709 1.281 msaitoh
6710 1.281 msaitoh txs->txs_lastdesc = lasttx;
6711 1.281 msaitoh
6712 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6713 1.281 msaitoh ("%s: TX: desc %d: cmdlen 0x%08x\n",
6714 1.281 msaitoh device_xname(sc->sc_dev),
6715 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
6716 1.281 msaitoh
6717 1.281 msaitoh /* Sync the descriptors we're using. */
6718 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
6719 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6720 1.281 msaitoh
6721 1.281 msaitoh /* Give the packet to the chip. */
6722 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
6723 1.281 msaitoh
6724 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6725 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
6726 1.281 msaitoh
6727 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6728 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
6729 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
6730 1.272 ozaki
6731 1.281 msaitoh /* Advance the tx pointer. */
6732 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
6733 1.356 knakahar txq->txq_next = nexttx;
6734 1.1 thorpej
6735 1.356 knakahar txq->txq_sfree--;
6736 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
6737 1.272 ozaki
6738 1.281 msaitoh /* Pass the packet to any BPF listeners. */
6739 1.281 msaitoh bpf_mtap(ifp, m0);
6740 1.281 msaitoh }
6741 1.272 ozaki
6742 1.281 msaitoh if (m0 != NULL) {
6743 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6744 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
6745 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
6746 1.388 msaitoh __func__));
6747 1.281 msaitoh m_freem(m0);
6748 1.1 thorpej }
6749 1.1 thorpej
6750 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
6751 1.281 msaitoh /* No more slots; notify upper layer. */
6752 1.281 msaitoh ifp->if_flags |= IFF_OACTIVE;
6753 1.281 msaitoh }
6754 1.1 thorpej
6755 1.356 knakahar if (txq->txq_free != ofree) {
6756 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
6757 1.281 msaitoh ifp->if_timer = 5;
6758 1.281 msaitoh }
6759 1.1 thorpej }
6760 1.1 thorpej
6761 1.1 thorpej /*
6762 1.281 msaitoh * wm_nq_tx_offload:
6763 1.1 thorpej *
6764 1.281 msaitoh * Set up TCP/IP checksumming parameters for the
6765 1.281 msaitoh * specified packet, for NEWQUEUE devices
6766 1.1 thorpej */
6767 1.281 msaitoh static int
6768 1.403 knakahar wm_nq_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
6769 1.403 knakahar struct wm_txsoft *txs, uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
6770 1.1 thorpej {
6771 1.281 msaitoh struct mbuf *m0 = txs->txs_mbuf;
6772 1.281 msaitoh struct m_tag *mtag;
6773 1.281 msaitoh uint32_t vl_len, mssidx, cmdc;
6774 1.281 msaitoh struct ether_header *eh;
6775 1.281 msaitoh int offset, iphl;
6776 1.281 msaitoh
6777 1.281 msaitoh /*
6778 1.281 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
6779 1.281 msaitoh * fields for the protocol headers.
6780 1.281 msaitoh */
6781 1.281 msaitoh *cmdlenp = 0;
6782 1.281 msaitoh *fieldsp = 0;
6783 1.281 msaitoh
6784 1.281 msaitoh eh = mtod(m0, struct ether_header *);
6785 1.281 msaitoh switch (htons(eh->ether_type)) {
6786 1.281 msaitoh case ETHERTYPE_IP:
6787 1.281 msaitoh case ETHERTYPE_IPV6:
6788 1.281 msaitoh offset = ETHER_HDR_LEN;
6789 1.281 msaitoh break;
6790 1.281 msaitoh
6791 1.281 msaitoh case ETHERTYPE_VLAN:
6792 1.281 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
6793 1.281 msaitoh break;
6794 1.281 msaitoh
6795 1.281 msaitoh default:
6796 1.281 msaitoh /* Don't support this protocol or encapsulation. */
6797 1.281 msaitoh *do_csum = false;
6798 1.281 msaitoh return 0;
6799 1.281 msaitoh }
6800 1.281 msaitoh *do_csum = true;
6801 1.281 msaitoh *cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
6802 1.281 msaitoh cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
6803 1.1 thorpej
6804 1.281 msaitoh vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
6805 1.281 msaitoh KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
6806 1.281 msaitoh
6807 1.281 msaitoh if ((m0->m_pkthdr.csum_flags &
6808 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
6809 1.281 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
6810 1.281 msaitoh } else {
6811 1.281 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
6812 1.281 msaitoh }
6813 1.281 msaitoh vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
6814 1.281 msaitoh KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
6815 1.281 msaitoh
6816 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
6817 1.281 msaitoh vl_len |= ((VLAN_TAG_VALUE(mtag) & NQTXC_VLLEN_VLAN_MASK)
6818 1.281 msaitoh << NQTXC_VLLEN_VLAN_SHIFT);
6819 1.281 msaitoh *cmdlenp |= NQTX_CMD_VLE;
6820 1.281 msaitoh }
6821 1.272 ozaki
6822 1.281 msaitoh mssidx = 0;
6823 1.170 msaitoh
6824 1.281 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
6825 1.281 msaitoh int hlen = offset + iphl;
6826 1.281 msaitoh int tcp_hlen;
6827 1.281 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
6828 1.192 msaitoh
6829 1.281 msaitoh if (__predict_false(m0->m_len <
6830 1.281 msaitoh (hlen + sizeof(struct tcphdr)))) {
6831 1.192 msaitoh /*
6832 1.281 msaitoh * TCP/IP headers are not in the first mbuf; we need
6833 1.281 msaitoh * to do this the slow and painful way. Let's just
6834 1.281 msaitoh * hope this doesn't happen very often.
6835 1.192 msaitoh */
6836 1.281 msaitoh struct tcphdr th;
6837 1.170 msaitoh
6838 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtsopain);
6839 1.192 msaitoh
6840 1.281 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
6841 1.281 msaitoh if (v4) {
6842 1.281 msaitoh struct ip ip;
6843 1.192 msaitoh
6844 1.281 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
6845 1.281 msaitoh ip.ip_len = 0;
6846 1.281 msaitoh m_copyback(m0,
6847 1.281 msaitoh offset + offsetof(struct ip, ip_len),
6848 1.281 msaitoh sizeof(ip.ip_len), &ip.ip_len);
6849 1.281 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
6850 1.281 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
6851 1.281 msaitoh } else {
6852 1.281 msaitoh struct ip6_hdr ip6;
6853 1.192 msaitoh
6854 1.281 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
6855 1.281 msaitoh ip6.ip6_plen = 0;
6856 1.281 msaitoh m_copyback(m0,
6857 1.281 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
6858 1.281 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
6859 1.281 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
6860 1.281 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
6861 1.170 msaitoh }
6862 1.281 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
6863 1.281 msaitoh sizeof(th.th_sum), &th.th_sum);
6864 1.192 msaitoh
6865 1.281 msaitoh tcp_hlen = th.th_off << 2;
6866 1.281 msaitoh } else {
6867 1.173 msaitoh /*
6868 1.281 msaitoh * TCP/IP headers are in the first mbuf; we can do
6869 1.281 msaitoh * this the easy way.
6870 1.173 msaitoh */
6871 1.281 msaitoh struct tcphdr *th;
6872 1.198 msaitoh
6873 1.281 msaitoh if (v4) {
6874 1.281 msaitoh struct ip *ip =
6875 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
6876 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6877 1.1 thorpej
6878 1.281 msaitoh ip->ip_len = 0;
6879 1.281 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
6880 1.281 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
6881 1.281 msaitoh } else {
6882 1.281 msaitoh struct ip6_hdr *ip6 =
6883 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
6884 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6885 1.192 msaitoh
6886 1.281 msaitoh ip6->ip6_plen = 0;
6887 1.281 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
6888 1.281 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6889 1.281 msaitoh }
6890 1.281 msaitoh tcp_hlen = th->th_off << 2;
6891 1.144 msaitoh }
6892 1.281 msaitoh hlen += tcp_hlen;
6893 1.281 msaitoh *cmdlenp |= NQTX_CMD_TSE;
6894 1.144 msaitoh
6895 1.281 msaitoh if (v4) {
6896 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso);
6897 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
6898 1.281 msaitoh } else {
6899 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso6);
6900 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6901 1.189 msaitoh }
6902 1.281 msaitoh *fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
6903 1.281 msaitoh KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
6904 1.281 msaitoh mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
6905 1.281 msaitoh KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
6906 1.281 msaitoh mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
6907 1.281 msaitoh KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
6908 1.281 msaitoh } else {
6909 1.281 msaitoh *fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
6910 1.281 msaitoh KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
6911 1.208 msaitoh }
6912 1.208 msaitoh
6913 1.281 msaitoh if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
6914 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM;
6915 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
6916 1.281 msaitoh }
6917 1.144 msaitoh
6918 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6919 1.281 msaitoh (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
6920 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum);
6921 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
6922 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
6923 1.281 msaitoh } else {
6924 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
6925 1.281 msaitoh }
6926 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
6927 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6928 1.281 msaitoh }
6929 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
6930 1.281 msaitoh (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
6931 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum6);
6932 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
6933 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
6934 1.281 msaitoh } else {
6935 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
6936 1.281 msaitoh }
6937 1.281 msaitoh cmdc |= NQTXC_CMD_IP6;
6938 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
6939 1.281 msaitoh }
6940 1.1 thorpej
6941 1.281 msaitoh /* Fill in the context descriptor. */
6942 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_vl_len =
6943 1.281 msaitoh htole32(vl_len);
6944 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_sn = 0;
6945 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_cmd =
6946 1.281 msaitoh htole32(cmdc);
6947 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_mssidx =
6948 1.281 msaitoh htole32(mssidx);
6949 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
6950 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
6951 1.281 msaitoh ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
6952 1.366 knakahar txq->txq_next, 0, vl_len));
6953 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
6954 1.356 knakahar txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
6955 1.281 msaitoh txs->txs_ndesc++;
6956 1.281 msaitoh return 0;
6957 1.217 dyoung }
6958 1.217 dyoung
6959 1.1 thorpej /*
6960 1.281 msaitoh * wm_nq_start: [ifnet interface function]
6961 1.1 thorpej *
6962 1.281 msaitoh * Start packet transmission on the interface for NEWQUEUE devices
6963 1.1 thorpej */
6964 1.281 msaitoh static void
6965 1.281 msaitoh wm_nq_start(struct ifnet *ifp)
6966 1.1 thorpej {
6967 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
6968 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6969 1.272 ozaki
6970 1.415 knakahar KASSERT(ifp->if_extflags & IFEF_START_MPSAFE);
6971 1.415 knakahar
6972 1.455 knakahar /*
6973 1.455 knakahar * ifp->if_obytes and ifp->if_omcasts are added in if_transmit()@if.c.
6974 1.455 knakahar */
6975 1.455 knakahar
6976 1.413 skrll mutex_enter(txq->txq_lock);
6977 1.429 knakahar if (!txq->txq_stopping)
6978 1.281 msaitoh wm_nq_start_locked(ifp);
6979 1.413 skrll mutex_exit(txq->txq_lock);
6980 1.272 ozaki }
6981 1.272 ozaki
6982 1.281 msaitoh static void
6983 1.281 msaitoh wm_nq_start_locked(struct ifnet *ifp)
6984 1.272 ozaki {
6985 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
6986 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6987 1.403 knakahar
6988 1.403 knakahar wm_nq_send_common_locked(ifp, txq, false);
6989 1.403 knakahar }
6990 1.403 knakahar
6991 1.403 knakahar static int
6992 1.403 knakahar wm_nq_transmit(struct ifnet *ifp, struct mbuf *m)
6993 1.403 knakahar {
6994 1.403 knakahar int qid;
6995 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
6996 1.403 knakahar struct wm_txqueue *txq;
6997 1.403 knakahar
6998 1.454 knakahar qid = wm_select_txqueue(ifp, m);
6999 1.405 knakahar txq = &sc->sc_queue[qid].wmq_txq;
7000 1.403 knakahar
7001 1.403 knakahar if (__predict_false(!pcq_put(txq->txq_interq, m))) {
7002 1.403 knakahar m_freem(m);
7003 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7004 1.403 knakahar return ENOBUFS;
7005 1.403 knakahar }
7006 1.403 knakahar
7007 1.455 knakahar /*
7008 1.455 knakahar * XXXX NOMPSAFE: ifp->if_data should be percpu.
7009 1.455 knakahar */
7010 1.455 knakahar ifp->if_obytes += m->m_pkthdr.len;
7011 1.455 knakahar if (m->m_flags & M_MCAST)
7012 1.455 knakahar ifp->if_omcasts++;
7013 1.455 knakahar
7014 1.413 skrll if (mutex_tryenter(txq->txq_lock)) {
7015 1.429 knakahar if (!txq->txq_stopping)
7016 1.403 knakahar wm_nq_transmit_locked(ifp, txq);
7017 1.413 skrll mutex_exit(txq->txq_lock);
7018 1.403 knakahar }
7019 1.403 knakahar
7020 1.403 knakahar return 0;
7021 1.403 knakahar }
7022 1.403 knakahar
7023 1.403 knakahar static void
7024 1.403 knakahar wm_nq_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
7025 1.403 knakahar {
7026 1.403 knakahar
7027 1.403 knakahar wm_nq_send_common_locked(ifp, txq, true);
7028 1.403 knakahar }
7029 1.403 knakahar
7030 1.403 knakahar static void
7031 1.403 knakahar wm_nq_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
7032 1.403 knakahar bool is_transmit)
7033 1.403 knakahar {
7034 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
7035 1.281 msaitoh struct mbuf *m0;
7036 1.281 msaitoh struct m_tag *mtag;
7037 1.281 msaitoh struct wm_txsoft *txs;
7038 1.281 msaitoh bus_dmamap_t dmamap;
7039 1.281 msaitoh int error, nexttx, lasttx = -1, seg, segs_needed;
7040 1.281 msaitoh bool do_csum, sent;
7041 1.1 thorpej
7042 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
7043 1.41 tls
7044 1.388 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
7045 1.281 msaitoh return;
7046 1.401 knakahar if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
7047 1.400 knakahar return;
7048 1.1 thorpej
7049 1.281 msaitoh sent = false;
7050 1.1 thorpej
7051 1.1 thorpej /*
7052 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
7053 1.281 msaitoh * until we drain the queue, or use up all available transmit
7054 1.281 msaitoh * descriptors.
7055 1.1 thorpej */
7056 1.281 msaitoh for (;;) {
7057 1.281 msaitoh m0 = NULL;
7058 1.281 msaitoh
7059 1.281 msaitoh /* Get a work queue entry. */
7060 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
7061 1.403 knakahar wm_txeof(sc, txq);
7062 1.356 knakahar if (txq->txq_sfree == 0) {
7063 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7064 1.281 msaitoh ("%s: TX: no free job descriptors\n",
7065 1.281 msaitoh device_xname(sc->sc_dev)));
7066 1.417 knakahar WM_Q_EVCNT_INCR(txq, txsstall);
7067 1.281 msaitoh break;
7068 1.281 msaitoh }
7069 1.281 msaitoh }
7070 1.1 thorpej
7071 1.281 msaitoh /* Grab a packet off the queue. */
7072 1.403 knakahar if (is_transmit)
7073 1.403 knakahar m0 = pcq_get(txq->txq_interq);
7074 1.403 knakahar else
7075 1.403 knakahar IFQ_DEQUEUE(&ifp->if_snd, m0);
7076 1.281 msaitoh if (m0 == NULL)
7077 1.281 msaitoh break;
7078 1.71 thorpej
7079 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7080 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
7081 1.281 msaitoh device_xname(sc->sc_dev), m0));
7082 1.177 msaitoh
7083 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
7084 1.281 msaitoh dmamap = txs->txs_dmamap;
7085 1.1 thorpej
7086 1.281 msaitoh /*
7087 1.281 msaitoh * Load the DMA map. If this fails, the packet either
7088 1.281 msaitoh * didn't fit in the allotted number of segments, or we
7089 1.281 msaitoh * were short on resources. For the too-many-segments
7090 1.281 msaitoh * case, we simply report an error and drop the packet,
7091 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
7092 1.281 msaitoh * buffer.
7093 1.281 msaitoh */
7094 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
7095 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
7096 1.281 msaitoh if (error) {
7097 1.281 msaitoh if (error == EFBIG) {
7098 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7099 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
7100 1.281 msaitoh "DMA segments, dropping...\n",
7101 1.281 msaitoh device_xname(sc->sc_dev));
7102 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
7103 1.281 msaitoh m_freem(m0);
7104 1.281 msaitoh continue;
7105 1.281 msaitoh }
7106 1.281 msaitoh /* Short on resources, just stop for now. */
7107 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7108 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
7109 1.281 msaitoh device_xname(sc->sc_dev), error));
7110 1.281 msaitoh break;
7111 1.281 msaitoh }
7112 1.177 msaitoh
7113 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
7114 1.177 msaitoh
7115 1.281 msaitoh /*
7116 1.281 msaitoh * Ensure we have enough descriptors free to describe
7117 1.281 msaitoh * the packet. Note, we always reserve one descriptor
7118 1.281 msaitoh * at the end of the ring due to the semantics of the
7119 1.281 msaitoh * TDT register, plus one more in the event we need
7120 1.281 msaitoh * to load offload context.
7121 1.281 msaitoh */
7122 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
7123 1.177 msaitoh /*
7124 1.281 msaitoh * Not enough free descriptors to transmit this
7125 1.281 msaitoh * packet. We haven't committed anything yet,
7126 1.281 msaitoh * so just unload the DMA map, put the packet
7127 1.281 msaitoh * pack on the queue, and punt. Notify the upper
7128 1.281 msaitoh * layer that there are no more slots left.
7129 1.177 msaitoh */
7130 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7131 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
7132 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
7133 1.366 knakahar segs_needed, txq->txq_free - 1));
7134 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7135 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7136 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdstall);
7137 1.177 msaitoh break;
7138 1.177 msaitoh }
7139 1.177 msaitoh
7140 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
7141 1.281 msaitoh
7142 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7143 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
7144 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
7145 1.177 msaitoh
7146 1.417 knakahar WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
7147 1.1 thorpej
7148 1.281 msaitoh /*
7149 1.281 msaitoh * Store a pointer to the packet so that we can free it
7150 1.281 msaitoh * later.
7151 1.281 msaitoh *
7152 1.281 msaitoh * Initially, we consider the number of descriptors the
7153 1.281 msaitoh * packet uses the number of DMA segments. This may be
7154 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
7155 1.281 msaitoh * is used to set the checksum context).
7156 1.281 msaitoh */
7157 1.281 msaitoh txs->txs_mbuf = m0;
7158 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
7159 1.281 msaitoh txs->txs_ndesc = segs_needed;
7160 1.1 thorpej
7161 1.281 msaitoh /* Set up offload parameters for this packet. */
7162 1.281 msaitoh uint32_t cmdlen, fields, dcmdlen;
7163 1.388 msaitoh if (m0->m_pkthdr.csum_flags &
7164 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
7165 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
7166 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
7167 1.403 knakahar if (wm_nq_tx_offload(sc, txq, txs, &cmdlen, &fields,
7168 1.281 msaitoh &do_csum) != 0) {
7169 1.281 msaitoh /* Error message already displayed. */
7170 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7171 1.281 msaitoh continue;
7172 1.281 msaitoh }
7173 1.281 msaitoh } else {
7174 1.281 msaitoh do_csum = false;
7175 1.281 msaitoh cmdlen = 0;
7176 1.281 msaitoh fields = 0;
7177 1.281 msaitoh }
7178 1.173 msaitoh
7179 1.281 msaitoh /* Sync the DMA map. */
7180 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
7181 1.281 msaitoh BUS_DMASYNC_PREWRITE);
7182 1.1 thorpej
7183 1.281 msaitoh /* Initialize the first transmit descriptor. */
7184 1.356 knakahar nexttx = txq->txq_next;
7185 1.281 msaitoh if (!do_csum) {
7186 1.281 msaitoh /* setup a legacy descriptor */
7187 1.388 msaitoh wm_set_dma_addr(&txq->txq_descs[nexttx].wtx_addr,
7188 1.281 msaitoh dmamap->dm_segs[0].ds_addr);
7189 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen =
7190 1.281 msaitoh htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
7191 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_status = 0;
7192 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_options = 0;
7193 1.281 msaitoh if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) !=
7194 1.281 msaitoh NULL) {
7195 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen |=
7196 1.281 msaitoh htole32(WTX_CMD_VLE);
7197 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =
7198 1.281 msaitoh htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
7199 1.281 msaitoh } else {
7200 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
7201 1.281 msaitoh }
7202 1.281 msaitoh dcmdlen = 0;
7203 1.281 msaitoh } else {
7204 1.281 msaitoh /* setup an advanced data descriptor */
7205 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
7206 1.281 msaitoh htole64(dmamap->dm_segs[0].ds_addr);
7207 1.281 msaitoh KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
7208 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
7209 1.281 msaitoh htole32(dmamap->dm_segs[0].ds_len | cmdlen );
7210 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields =
7211 1.281 msaitoh htole32(fields);
7212 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7213 1.281 msaitoh ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
7214 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
7215 1.281 msaitoh (uint64_t)dmamap->dm_segs[0].ds_addr));
7216 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7217 1.281 msaitoh ("\t 0x%08x%08x\n", fields,
7218 1.281 msaitoh (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
7219 1.281 msaitoh dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
7220 1.281 msaitoh }
7221 1.177 msaitoh
7222 1.281 msaitoh lasttx = nexttx;
7223 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx);
7224 1.150 tls /*
7225 1.281 msaitoh * fill in the next descriptors. legacy or adcanced format
7226 1.281 msaitoh * is the same here
7227 1.150 tls */
7228 1.281 msaitoh for (seg = 1; seg < dmamap->dm_nsegs;
7229 1.356 knakahar seg++, nexttx = WM_NEXTTX(txq, nexttx)) {
7230 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
7231 1.281 msaitoh htole64(dmamap->dm_segs[seg].ds_addr);
7232 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
7233 1.281 msaitoh htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
7234 1.281 msaitoh KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
7235 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields = 0;
7236 1.281 msaitoh lasttx = nexttx;
7237 1.153 tls
7238 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7239 1.281 msaitoh ("%s: TX: desc %d: %#" PRIx64 ", "
7240 1.281 msaitoh "len %#04zx\n",
7241 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
7242 1.281 msaitoh (uint64_t)dmamap->dm_segs[seg].ds_addr,
7243 1.281 msaitoh dmamap->dm_segs[seg].ds_len));
7244 1.281 msaitoh }
7245 1.153 tls
7246 1.281 msaitoh KASSERT(lasttx != -1);
7247 1.1 thorpej
7248 1.211 msaitoh /*
7249 1.281 msaitoh * Set up the command byte on the last descriptor of
7250 1.281 msaitoh * the packet. If we're in the interrupt delay window,
7251 1.281 msaitoh * delay the interrupt.
7252 1.211 msaitoh */
7253 1.281 msaitoh KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
7254 1.281 msaitoh (NQTX_CMD_EOP | NQTX_CMD_RS));
7255 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
7256 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
7257 1.211 msaitoh
7258 1.281 msaitoh txs->txs_lastdesc = lasttx;
7259 1.177 msaitoh
7260 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: desc %d: cmdlen 0x%08x\n",
7261 1.281 msaitoh device_xname(sc->sc_dev),
7262 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
7263 1.1 thorpej
7264 1.281 msaitoh /* Sync the descriptors we're using. */
7265 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
7266 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7267 1.203 msaitoh
7268 1.281 msaitoh /* Give the packet to the chip. */
7269 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
7270 1.281 msaitoh sent = true;
7271 1.120 msaitoh
7272 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7273 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
7274 1.228 msaitoh
7275 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7276 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
7277 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
7278 1.41 tls
7279 1.281 msaitoh /* Advance the tx pointer. */
7280 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
7281 1.356 knakahar txq->txq_next = nexttx;
7282 1.1 thorpej
7283 1.356 knakahar txq->txq_sfree--;
7284 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
7285 1.1 thorpej
7286 1.281 msaitoh /* Pass the packet to any BPF listeners. */
7287 1.281 msaitoh bpf_mtap(ifp, m0);
7288 1.281 msaitoh }
7289 1.257 msaitoh
7290 1.281 msaitoh if (m0 != NULL) {
7291 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7292 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7293 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
7294 1.388 msaitoh __func__));
7295 1.281 msaitoh m_freem(m0);
7296 1.257 msaitoh }
7297 1.257 msaitoh
7298 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
7299 1.281 msaitoh /* No more slots; notify upper layer. */
7300 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7301 1.281 msaitoh }
7302 1.199 msaitoh
7303 1.281 msaitoh if (sent) {
7304 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
7305 1.281 msaitoh ifp->if_timer = 5;
7306 1.281 msaitoh }
7307 1.281 msaitoh }
7308 1.272 ozaki
7309 1.456 ozaki static void
7310 1.456 ozaki wm_deferred_start(struct ifnet *ifp)
7311 1.456 ozaki {
7312 1.456 ozaki struct wm_softc *sc = ifp->if_softc;
7313 1.456 ozaki int qid = 0;
7314 1.456 ozaki
7315 1.456 ozaki /*
7316 1.456 ozaki * Try to transmit on all Tx queues. Passing a txq somehow and
7317 1.456 ozaki * transmitting only on the txq may be better.
7318 1.456 ozaki */
7319 1.456 ozaki restart:
7320 1.456 ozaki WM_CORE_LOCK(sc);
7321 1.456 ozaki if (sc->sc_core_stopping)
7322 1.456 ozaki goto out;
7323 1.456 ozaki
7324 1.456 ozaki for (; qid < sc->sc_nqueues; qid++) {
7325 1.456 ozaki struct wm_txqueue *txq = &sc->sc_queue[qid].wmq_txq;
7326 1.456 ozaki
7327 1.456 ozaki if (!mutex_tryenter(txq->txq_lock))
7328 1.456 ozaki continue;
7329 1.456 ozaki
7330 1.456 ozaki if (txq->txq_stopping) {
7331 1.456 ozaki mutex_exit(txq->txq_lock);
7332 1.456 ozaki continue;
7333 1.456 ozaki }
7334 1.456 ozaki WM_CORE_UNLOCK(sc);
7335 1.456 ozaki
7336 1.456 ozaki if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
7337 1.456 ozaki /* XXX need for ALTQ */
7338 1.456 ozaki if (qid == 0)
7339 1.456 ozaki wm_nq_start_locked(ifp);
7340 1.456 ozaki wm_nq_transmit_locked(ifp, txq);
7341 1.456 ozaki } else {
7342 1.456 ozaki /* XXX need for ALTQ */
7343 1.456 ozaki if (qid == 0)
7344 1.456 ozaki wm_start_locked(ifp);
7345 1.456 ozaki wm_transmit_locked(ifp, txq);
7346 1.456 ozaki }
7347 1.456 ozaki mutex_exit(txq->txq_lock);
7348 1.456 ozaki
7349 1.456 ozaki qid++;
7350 1.456 ozaki goto restart;
7351 1.456 ozaki }
7352 1.456 ozaki out:
7353 1.456 ozaki WM_CORE_UNLOCK(sc);
7354 1.456 ozaki }
7355 1.456 ozaki
7356 1.281 msaitoh /* Interrupt */
7357 1.1 thorpej
7358 1.1 thorpej /*
7359 1.335 msaitoh * wm_txeof:
7360 1.1 thorpej *
7361 1.281 msaitoh * Helper; handle transmit interrupts.
7362 1.1 thorpej */
7363 1.335 msaitoh static int
7364 1.403 knakahar wm_txeof(struct wm_softc *sc, struct wm_txqueue *txq)
7365 1.1 thorpej {
7366 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7367 1.281 msaitoh struct wm_txsoft *txs;
7368 1.335 msaitoh bool processed = false;
7369 1.335 msaitoh int count = 0;
7370 1.335 msaitoh int i;
7371 1.281 msaitoh uint8_t status;
7372 1.1 thorpej
7373 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
7374 1.405 knakahar
7375 1.429 knakahar if (txq->txq_stopping)
7376 1.335 msaitoh return 0;
7377 1.281 msaitoh
7378 1.409 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7379 1.409 knakahar txq->txq_flags &= ~WM_TXQ_NO_SPACE;
7380 1.409 knakahar else
7381 1.411 knakahar ifp->if_flags &= ~IFF_OACTIVE;
7382 1.272 ozaki
7383 1.281 msaitoh /*
7384 1.281 msaitoh * Go through the Tx list and free mbufs for those
7385 1.281 msaitoh * frames which have been transmitted.
7386 1.281 msaitoh */
7387 1.356 knakahar for (i = txq->txq_sdirty; txq->txq_sfree != WM_TXQUEUELEN(txq);
7388 1.356 knakahar i = WM_NEXTTXS(txq, i), txq->txq_sfree++) {
7389 1.356 knakahar txs = &txq->txq_soft[i];
7390 1.1 thorpej
7391 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: checking job %d\n",
7392 1.388 msaitoh device_xname(sc->sc_dev), i));
7393 1.272 ozaki
7394 1.362 knakahar wm_cdtxsync(txq, txs->txs_firstdesc, txs->txs_ndesc,
7395 1.388 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
7396 1.272 ozaki
7397 1.281 msaitoh status =
7398 1.356 knakahar txq->txq_descs[txs->txs_lastdesc].wtx_fields.wtxu_status;
7399 1.281 msaitoh if ((status & WTX_ST_DD) == 0) {
7400 1.362 knakahar wm_cdtxsync(txq, txs->txs_lastdesc, 1,
7401 1.281 msaitoh BUS_DMASYNC_PREREAD);
7402 1.281 msaitoh break;
7403 1.281 msaitoh }
7404 1.1 thorpej
7405 1.335 msaitoh processed = true;
7406 1.335 msaitoh count++;
7407 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7408 1.281 msaitoh ("%s: TX: job %d done: descs %d..%d\n",
7409 1.281 msaitoh device_xname(sc->sc_dev), i, txs->txs_firstdesc,
7410 1.281 msaitoh txs->txs_lastdesc));
7411 1.272 ozaki
7412 1.281 msaitoh /*
7413 1.281 msaitoh * XXX We should probably be using the statistics
7414 1.281 msaitoh * XXX registers, but I don't know if they exist
7415 1.281 msaitoh * XXX on chips before the i82544.
7416 1.281 msaitoh */
7417 1.272 ozaki
7418 1.281 msaitoh #ifdef WM_EVENT_COUNTERS
7419 1.281 msaitoh if (status & WTX_ST_TU)
7420 1.417 knakahar WM_Q_EVCNT_INCR(txq, tu);
7421 1.281 msaitoh #endif /* WM_EVENT_COUNTERS */
7422 1.1 thorpej
7423 1.388 msaitoh if (status & (WTX_ST_EC | WTX_ST_LC)) {
7424 1.281 msaitoh ifp->if_oerrors++;
7425 1.281 msaitoh if (status & WTX_ST_LC)
7426 1.281 msaitoh log(LOG_WARNING, "%s: late collision\n",
7427 1.281 msaitoh device_xname(sc->sc_dev));
7428 1.281 msaitoh else if (status & WTX_ST_EC) {
7429 1.281 msaitoh ifp->if_collisions += 16;
7430 1.281 msaitoh log(LOG_WARNING, "%s: excessive collisions\n",
7431 1.281 msaitoh device_xname(sc->sc_dev));
7432 1.281 msaitoh }
7433 1.281 msaitoh } else
7434 1.281 msaitoh ifp->if_opackets++;
7435 1.78 thorpej
7436 1.356 knakahar txq->txq_free += txs->txs_ndesc;
7437 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
7438 1.281 msaitoh 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
7439 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
7440 1.281 msaitoh m_freem(txs->txs_mbuf);
7441 1.281 msaitoh txs->txs_mbuf = NULL;
7442 1.1 thorpej }
7443 1.1 thorpej
7444 1.281 msaitoh /* Update the dirty transmit buffer pointer. */
7445 1.356 knakahar txq->txq_sdirty = i;
7446 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7447 1.281 msaitoh ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
7448 1.1 thorpej
7449 1.335 msaitoh if (count != 0)
7450 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
7451 1.335 msaitoh
7452 1.102 scw /*
7453 1.281 msaitoh * If there are no more pending transmissions, cancel the watchdog
7454 1.281 msaitoh * timer.
7455 1.102 scw */
7456 1.356 knakahar if (txq->txq_sfree == WM_TXQUEUELEN(txq))
7457 1.281 msaitoh ifp->if_timer = 0;
7458 1.335 msaitoh
7459 1.335 msaitoh return processed;
7460 1.281 msaitoh }
7461 1.102 scw
7462 1.466 knakahar static inline uint32_t
7463 1.466 knakahar wm_rxdesc_get_status(struct wm_rxqueue *rxq, int idx)
7464 1.466 knakahar {
7465 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7466 1.466 knakahar
7467 1.466 knakahar if (sc->sc_type == WM_T_82574)
7468 1.466 knakahar return EXTRXC_STATUS(rxq->rxq_ext_descs[idx].erx_ctx.erxc_err_stat);
7469 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7470 1.466 knakahar return NQRXC_STATUS(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_err_stat);
7471 1.466 knakahar else
7472 1.466 knakahar return rxq->rxq_descs[idx].wrx_status;
7473 1.466 knakahar }
7474 1.466 knakahar
7475 1.466 knakahar static inline uint32_t
7476 1.466 knakahar wm_rxdesc_get_errors(struct wm_rxqueue *rxq, int idx)
7477 1.466 knakahar {
7478 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7479 1.466 knakahar
7480 1.466 knakahar if (sc->sc_type == WM_T_82574)
7481 1.466 knakahar return EXTRXC_ERROR(rxq->rxq_ext_descs[idx].erx_ctx.erxc_err_stat);
7482 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7483 1.466 knakahar return NQRXC_ERROR(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_err_stat);
7484 1.466 knakahar else
7485 1.466 knakahar return rxq->rxq_descs[idx].wrx_errors;
7486 1.466 knakahar }
7487 1.466 knakahar
7488 1.466 knakahar static inline uint16_t
7489 1.466 knakahar wm_rxdesc_get_vlantag(struct wm_rxqueue *rxq, int idx)
7490 1.466 knakahar {
7491 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7492 1.466 knakahar
7493 1.466 knakahar if (sc->sc_type == WM_T_82574)
7494 1.466 knakahar return rxq->rxq_ext_descs[idx].erx_ctx.erxc_vlan;
7495 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7496 1.466 knakahar return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_vlan;
7497 1.466 knakahar else
7498 1.466 knakahar return rxq->rxq_descs[idx].wrx_special;
7499 1.466 knakahar }
7500 1.466 knakahar
7501 1.466 knakahar static inline int
7502 1.466 knakahar wm_rxdesc_get_pktlen(struct wm_rxqueue *rxq, int idx)
7503 1.466 knakahar {
7504 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7505 1.466 knakahar
7506 1.466 knakahar if (sc->sc_type == WM_T_82574)
7507 1.466 knakahar return rxq->rxq_ext_descs[idx].erx_ctx.erxc_pktlen;
7508 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7509 1.466 knakahar return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_pktlen;
7510 1.466 knakahar else
7511 1.466 knakahar return rxq->rxq_descs[idx].wrx_len;
7512 1.466 knakahar }
7513 1.466 knakahar
7514 1.466 knakahar #ifdef WM_DEBUG
7515 1.466 knakahar static inline uint32_t
7516 1.466 knakahar wm_rxdesc_get_rsshash(struct wm_rxqueue *rxq, int idx)
7517 1.466 knakahar {
7518 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7519 1.466 knakahar
7520 1.466 knakahar if (sc->sc_type == WM_T_82574)
7521 1.466 knakahar return rxq->rxq_ext_descs[idx].erx_ctx.erxc_rsshash;
7522 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7523 1.466 knakahar return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_rsshash;
7524 1.466 knakahar else
7525 1.466 knakahar return 0;
7526 1.466 knakahar }
7527 1.466 knakahar
7528 1.466 knakahar static inline uint8_t
7529 1.466 knakahar wm_rxdesc_get_rsstype(struct wm_rxqueue *rxq, int idx)
7530 1.466 knakahar {
7531 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7532 1.466 knakahar
7533 1.466 knakahar if (sc->sc_type == WM_T_82574)
7534 1.466 knakahar return EXTRXC_RSS_TYPE(rxq->rxq_ext_descs[idx].erx_ctx.erxc_mrq);
7535 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7536 1.466 knakahar return NQRXC_RSS_TYPE(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_misc);
7537 1.466 knakahar else
7538 1.466 knakahar return 0;
7539 1.466 knakahar }
7540 1.466 knakahar #endif /* WM_DEBUG */
7541 1.466 knakahar
7542 1.466 knakahar static inline bool
7543 1.466 knakahar wm_rxdesc_is_set_status(struct wm_softc *sc, uint32_t status,
7544 1.466 knakahar uint32_t legacy_bit, uint32_t ext_bit, uint32_t nq_bit)
7545 1.466 knakahar {
7546 1.466 knakahar
7547 1.466 knakahar if (sc->sc_type == WM_T_82574)
7548 1.466 knakahar return (status & ext_bit) != 0;
7549 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7550 1.466 knakahar return (status & nq_bit) != 0;
7551 1.466 knakahar else
7552 1.466 knakahar return (status & legacy_bit) != 0;
7553 1.466 knakahar }
7554 1.466 knakahar
7555 1.466 knakahar static inline bool
7556 1.466 knakahar wm_rxdesc_is_set_error(struct wm_softc *sc, uint32_t error,
7557 1.466 knakahar uint32_t legacy_bit, uint32_t ext_bit, uint32_t nq_bit)
7558 1.466 knakahar {
7559 1.466 knakahar
7560 1.466 knakahar if (sc->sc_type == WM_T_82574)
7561 1.466 knakahar return (error & ext_bit) != 0;
7562 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
7563 1.466 knakahar return (error & nq_bit) != 0;
7564 1.466 knakahar else
7565 1.466 knakahar return (error & legacy_bit) != 0;
7566 1.466 knakahar }
7567 1.466 knakahar
7568 1.466 knakahar static inline bool
7569 1.466 knakahar wm_rxdesc_is_eop(struct wm_rxqueue *rxq, uint32_t status)
7570 1.466 knakahar {
7571 1.466 knakahar
7572 1.466 knakahar if (wm_rxdesc_is_set_status(rxq->rxq_sc, status,
7573 1.466 knakahar WRX_ST_EOP, EXTRXC_STATUS_EOP, NQRXC_STATUS_EOP))
7574 1.466 knakahar return true;
7575 1.466 knakahar else
7576 1.466 knakahar return false;
7577 1.466 knakahar }
7578 1.466 knakahar
7579 1.466 knakahar static inline bool
7580 1.466 knakahar wm_rxdesc_has_errors(struct wm_rxqueue *rxq, uint32_t errors)
7581 1.466 knakahar {
7582 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7583 1.466 knakahar
7584 1.466 knakahar /* XXXX missing error bit for newqueue? */
7585 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors,
7586 1.466 knakahar WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE,
7587 1.466 knakahar EXTRXC_ERROR_CE|EXTRXC_ERROR_SE|EXTRXC_ERROR_SEQ|EXTRXC_ERROR_CXE|EXTRXC_ERROR_RXE,
7588 1.466 knakahar NQRXC_ERROR_RXE)) {
7589 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_SE, EXTRXC_ERROR_SE, 0))
7590 1.466 knakahar log(LOG_WARNING, "%s: symbol error\n",
7591 1.466 knakahar device_xname(sc->sc_dev));
7592 1.466 knakahar else if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_SEQ, EXTRXC_ERROR_SEQ, 0))
7593 1.466 knakahar log(LOG_WARNING, "%s: receive sequence error\n",
7594 1.466 knakahar device_xname(sc->sc_dev));
7595 1.466 knakahar else if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_CE, EXTRXC_ERROR_CE, 0))
7596 1.466 knakahar log(LOG_WARNING, "%s: CRC error\n",
7597 1.466 knakahar device_xname(sc->sc_dev));
7598 1.466 knakahar return true;
7599 1.466 knakahar }
7600 1.466 knakahar
7601 1.466 knakahar return false;
7602 1.466 knakahar }
7603 1.466 knakahar
7604 1.466 knakahar static inline bool
7605 1.466 knakahar wm_rxdesc_dd(struct wm_rxqueue *rxq, int idx, uint32_t status)
7606 1.466 knakahar {
7607 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7608 1.466 knakahar
7609 1.466 knakahar if (!wm_rxdesc_is_set_status(sc, status, WRX_ST_DD, EXTRXC_STATUS_DD,
7610 1.466 knakahar NQRXC_STATUS_DD)) {
7611 1.466 knakahar /* We have processed all of the receive descriptors. */
7612 1.466 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
7613 1.466 knakahar
7614 1.466 knakahar if (sc->sc_type == WM_T_82574) {
7615 1.466 knakahar rxq->rxq_ext_descs[idx].erx_data.erxd_addr =
7616 1.466 knakahar htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr
7617 1.466 knakahar + sc->sc_align_tweak);
7618 1.466 knakahar } else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
7619 1.466 knakahar rxq->rxq_nq_descs[idx].nqrx_data.nrxd_paddr =
7620 1.466 knakahar htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr
7621 1.466 knakahar + sc->sc_align_tweak);
7622 1.466 knakahar }
7623 1.466 knakahar
7624 1.466 knakahar wm_cdrxsync(rxq, idx, BUS_DMASYNC_PREREAD);
7625 1.466 knakahar return false;
7626 1.466 knakahar }
7627 1.466 knakahar
7628 1.466 knakahar return true;
7629 1.466 knakahar }
7630 1.466 knakahar
7631 1.466 knakahar static inline bool
7632 1.466 knakahar wm_rxdesc_input_vlantag(struct wm_rxqueue *rxq, uint32_t status, uint16_t vlantag,
7633 1.466 knakahar struct mbuf *m)
7634 1.466 knakahar {
7635 1.466 knakahar struct ifnet *ifp = &rxq->rxq_sc->sc_ethercom.ec_if;
7636 1.466 knakahar
7637 1.466 knakahar if (wm_rxdesc_is_set_status(rxq->rxq_sc, status,
7638 1.466 knakahar WRX_ST_VP, EXTRXC_STATUS_VP, NQRXC_STATUS_VP)) {
7639 1.466 knakahar VLAN_INPUT_TAG(ifp, m, le16toh(vlantag), return false);
7640 1.466 knakahar }
7641 1.466 knakahar
7642 1.466 knakahar return true;
7643 1.466 knakahar }
7644 1.466 knakahar
7645 1.466 knakahar static inline void
7646 1.466 knakahar wm_rxdesc_ensure_checksum(struct wm_rxqueue *rxq, uint32_t status,
7647 1.466 knakahar uint32_t errors, struct mbuf *m)
7648 1.466 knakahar {
7649 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
7650 1.466 knakahar
7651 1.466 knakahar if (!wm_rxdesc_is_set_status(sc, status, WRX_ST_IXSM, 0, 0)) {
7652 1.466 knakahar if (wm_rxdesc_is_set_status(sc, status,
7653 1.466 knakahar WRX_ST_IPCS, EXTRXC_STATUS_IPCS, NQRXC_STATUS_IPCS)) {
7654 1.466 knakahar WM_Q_EVCNT_INCR(rxq, rxipsum);
7655 1.466 knakahar m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
7656 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors,
7657 1.466 knakahar WRX_ER_IPE, EXTRXC_ERROR_IPE, NQRXC_ERROR_IPE))
7658 1.466 knakahar m->m_pkthdr.csum_flags |=
7659 1.466 knakahar M_CSUM_IPv4_BAD;
7660 1.466 knakahar }
7661 1.466 knakahar if (wm_rxdesc_is_set_status(sc, status,
7662 1.466 knakahar WRX_ST_TCPCS, EXTRXC_STATUS_TCPCS, NQRXC_STATUS_L4I)) {
7663 1.466 knakahar /*
7664 1.466 knakahar * Note: we don't know if this was TCP or UDP,
7665 1.466 knakahar * so we just set both bits, and expect the
7666 1.466 knakahar * upper layers to deal.
7667 1.466 knakahar */
7668 1.466 knakahar WM_Q_EVCNT_INCR(rxq, rxtusum);
7669 1.466 knakahar m->m_pkthdr.csum_flags |=
7670 1.466 knakahar M_CSUM_TCPv4 | M_CSUM_UDPv4 |
7671 1.466 knakahar M_CSUM_TCPv6 | M_CSUM_UDPv6;
7672 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors,
7673 1.466 knakahar WRX_ER_TCPE, EXTRXC_ERROR_TCPE, NQRXC_ERROR_L4E))
7674 1.466 knakahar m->m_pkthdr.csum_flags |=
7675 1.466 knakahar M_CSUM_TCP_UDP_BAD;
7676 1.466 knakahar }
7677 1.466 knakahar }
7678 1.466 knakahar }
7679 1.466 knakahar
7680 1.281 msaitoh /*
7681 1.335 msaitoh * wm_rxeof:
7682 1.281 msaitoh *
7683 1.281 msaitoh * Helper; handle receive interrupts.
7684 1.281 msaitoh */
7685 1.281 msaitoh static void
7686 1.362 knakahar wm_rxeof(struct wm_rxqueue *rxq)
7687 1.281 msaitoh {
7688 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
7689 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
7690 1.281 msaitoh struct wm_rxsoft *rxs;
7691 1.281 msaitoh struct mbuf *m;
7692 1.281 msaitoh int i, len;
7693 1.335 msaitoh int count = 0;
7694 1.466 knakahar uint32_t status, errors;
7695 1.281 msaitoh uint16_t vlantag;
7696 1.466 knakahar uint32_t rsshash __debugused;
7697 1.466 knakahar uint8_t rsstype __debugused;
7698 1.1 thorpej
7699 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
7700 1.405 knakahar
7701 1.356 knakahar for (i = rxq->rxq_ptr;; i = WM_NEXTRX(i)) {
7702 1.356 knakahar rxs = &rxq->rxq_soft[i];
7703 1.156 dyoung
7704 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7705 1.281 msaitoh ("%s: RX: checking descriptor %d\n",
7706 1.281 msaitoh device_xname(sc->sc_dev), i));
7707 1.466 knakahar wm_cdrxsync(rxq, i,BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
7708 1.199 msaitoh
7709 1.466 knakahar status = wm_rxdesc_get_status(rxq, i);
7710 1.466 knakahar errors = wm_rxdesc_get_errors(rxq, i);
7711 1.466 knakahar len = le16toh(wm_rxdesc_get_pktlen(rxq, i));
7712 1.466 knakahar vlantag = wm_rxdesc_get_vlantag(rxq, i);
7713 1.466 knakahar #ifdef WM_DEBUG
7714 1.466 knakahar rsshash = wm_rxdesc_get_rsshash(rxq, i);
7715 1.466 knakahar rsstype = wm_rxdesc_get_rsstype(rxq, i);
7716 1.466 knakahar #endif
7717 1.1 thorpej
7718 1.466 knakahar if (!wm_rxdesc_dd(rxq, i, status))
7719 1.281 msaitoh break;
7720 1.189 msaitoh
7721 1.335 msaitoh count++;
7722 1.356 knakahar if (__predict_false(rxq->rxq_discard)) {
7723 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7724 1.281 msaitoh ("%s: RX: discarding contents of descriptor %d\n",
7725 1.281 msaitoh device_xname(sc->sc_dev), i));
7726 1.362 knakahar wm_init_rxdesc(rxq, i);
7727 1.466 knakahar if (wm_rxdesc_is_eop(rxq, status)) {
7728 1.281 msaitoh /* Reset our state. */
7729 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7730 1.281 msaitoh ("%s: RX: resetting rxdiscard -> 0\n",
7731 1.281 msaitoh device_xname(sc->sc_dev)));
7732 1.356 knakahar rxq->rxq_discard = 0;
7733 1.281 msaitoh }
7734 1.281 msaitoh continue;
7735 1.189 msaitoh }
7736 1.189 msaitoh
7737 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
7738 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
7739 1.189 msaitoh
7740 1.281 msaitoh m = rxs->rxs_mbuf;
7741 1.189 msaitoh
7742 1.281 msaitoh /*
7743 1.281 msaitoh * Add a new receive buffer to the ring, unless of
7744 1.281 msaitoh * course the length is zero. Treat the latter as a
7745 1.281 msaitoh * failed mapping.
7746 1.281 msaitoh */
7747 1.362 knakahar if ((len == 0) || (wm_add_rxbuf(rxq, i) != 0)) {
7748 1.281 msaitoh /*
7749 1.281 msaitoh * Failed, throw away what we've done so
7750 1.281 msaitoh * far, and discard the rest of the packet.
7751 1.281 msaitoh */
7752 1.281 msaitoh ifp->if_ierrors++;
7753 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
7754 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
7755 1.362 knakahar wm_init_rxdesc(rxq, i);
7756 1.466 knakahar if (!wm_rxdesc_is_eop(rxq, status))
7757 1.356 knakahar rxq->rxq_discard = 1;
7758 1.356 knakahar if (rxq->rxq_head != NULL)
7759 1.356 knakahar m_freem(rxq->rxq_head);
7760 1.356 knakahar WM_RXCHAIN_RESET(rxq);
7761 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7762 1.281 msaitoh ("%s: RX: Rx buffer allocation failed, "
7763 1.281 msaitoh "dropping packet%s\n", device_xname(sc->sc_dev),
7764 1.366 knakahar rxq->rxq_discard ? " (discard)" : ""));
7765 1.281 msaitoh continue;
7766 1.189 msaitoh }
7767 1.253 msaitoh
7768 1.281 msaitoh m->m_len = len;
7769 1.356 knakahar rxq->rxq_len += len;
7770 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7771 1.281 msaitoh ("%s: RX: buffer at %p len %d\n",
7772 1.281 msaitoh device_xname(sc->sc_dev), m->m_data, len));
7773 1.145 msaitoh
7774 1.281 msaitoh /* If this is not the end of the packet, keep looking. */
7775 1.466 knakahar if (!wm_rxdesc_is_eop(rxq, status)) {
7776 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
7777 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7778 1.281 msaitoh ("%s: RX: not yet EOP, rxlen -> %d\n",
7779 1.366 knakahar device_xname(sc->sc_dev), rxq->rxq_len));
7780 1.281 msaitoh continue;
7781 1.281 msaitoh }
7782 1.45 thorpej
7783 1.281 msaitoh /*
7784 1.281 msaitoh * Okay, we have the entire packet now. The chip is
7785 1.281 msaitoh * configured to include the FCS except I350 and I21[01]
7786 1.281 msaitoh * (not all chips can be configured to strip it),
7787 1.281 msaitoh * so we need to trim it.
7788 1.281 msaitoh * May need to adjust length of previous mbuf in the
7789 1.281 msaitoh * chain if the current mbuf is too short.
7790 1.281 msaitoh * For an eratta, the RCTL_SECRC bit in RCTL register
7791 1.281 msaitoh * is always set in I350, so we don't trim it.
7792 1.281 msaitoh */
7793 1.281 msaitoh if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
7794 1.281 msaitoh && (sc->sc_type != WM_T_I210)
7795 1.281 msaitoh && (sc->sc_type != WM_T_I211)) {
7796 1.281 msaitoh if (m->m_len < ETHER_CRC_LEN) {
7797 1.356 knakahar rxq->rxq_tail->m_len
7798 1.281 msaitoh -= (ETHER_CRC_LEN - m->m_len);
7799 1.281 msaitoh m->m_len = 0;
7800 1.281 msaitoh } else
7801 1.281 msaitoh m->m_len -= ETHER_CRC_LEN;
7802 1.356 knakahar len = rxq->rxq_len - ETHER_CRC_LEN;
7803 1.281 msaitoh } else
7804 1.356 knakahar len = rxq->rxq_len;
7805 1.117 msaitoh
7806 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
7807 1.127 bouyer
7808 1.356 knakahar *rxq->rxq_tailp = NULL;
7809 1.356 knakahar m = rxq->rxq_head;
7810 1.117 msaitoh
7811 1.356 knakahar WM_RXCHAIN_RESET(rxq);
7812 1.45 thorpej
7813 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7814 1.281 msaitoh ("%s: RX: have entire packet, len -> %d\n",
7815 1.281 msaitoh device_xname(sc->sc_dev), len));
7816 1.45 thorpej
7817 1.281 msaitoh /* If an error occurred, update stats and drop the packet. */
7818 1.466 knakahar if (wm_rxdesc_has_errors(rxq, errors)) {
7819 1.281 msaitoh m_freem(m);
7820 1.281 msaitoh continue;
7821 1.45 thorpej }
7822 1.45 thorpej
7823 1.281 msaitoh /* No errors. Receive the packet. */
7824 1.412 ozaki m_set_rcvif(m, ifp);
7825 1.281 msaitoh m->m_pkthdr.len = len;
7826 1.466 knakahar /*
7827 1.466 knakahar * TODO
7828 1.466 knakahar * should be save rsshash and rsstype to this mbuf.
7829 1.466 knakahar */
7830 1.466 knakahar DPRINTF(WM_DEBUG_RX,
7831 1.466 knakahar ("%s: RX: RSS type=%" PRIu8 ", RSS hash=%" PRIu32 "\n",
7832 1.466 knakahar device_xname(sc->sc_dev), rsstype, rsshash));
7833 1.45 thorpej
7834 1.281 msaitoh /*
7835 1.281 msaitoh * If VLANs are enabled, VLAN packets have been unwrapped
7836 1.281 msaitoh * for us. Associate the tag with the packet.
7837 1.281 msaitoh */
7838 1.281 msaitoh /* XXXX should check for i350 and i354 */
7839 1.466 knakahar if (!wm_rxdesc_input_vlantag(rxq, status, vlantag, m))
7840 1.466 knakahar continue;
7841 1.45 thorpej
7842 1.281 msaitoh /* Set up checksum info for this packet. */
7843 1.466 knakahar wm_rxdesc_ensure_checksum(rxq, status, errors, m);
7844 1.117 msaitoh
7845 1.413 skrll mutex_exit(rxq->rxq_lock);
7846 1.45 thorpej
7847 1.281 msaitoh /* Pass it on. */
7848 1.391 ozaki if_percpuq_enqueue(sc->sc_ipq, m);
7849 1.46 thorpej
7850 1.413 skrll mutex_enter(rxq->rxq_lock);
7851 1.46 thorpej
7852 1.429 knakahar if (rxq->rxq_stopping)
7853 1.281 msaitoh break;
7854 1.48 thorpej }
7855 1.281 msaitoh
7856 1.281 msaitoh /* Update the receive pointer. */
7857 1.356 knakahar rxq->rxq_ptr = i;
7858 1.335 msaitoh if (count != 0)
7859 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
7860 1.281 msaitoh
7861 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
7862 1.281 msaitoh ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
7863 1.48 thorpej }
7864 1.48 thorpej
7865 1.48 thorpej /*
7866 1.281 msaitoh * wm_linkintr_gmii:
7867 1.50 thorpej *
7868 1.281 msaitoh * Helper; handle link interrupts for GMII.
7869 1.50 thorpej */
7870 1.281 msaitoh static void
7871 1.281 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
7872 1.50 thorpej {
7873 1.51 thorpej
7874 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
7875 1.281 msaitoh
7876 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
7877 1.281 msaitoh __func__));
7878 1.281 msaitoh
7879 1.281 msaitoh if (icr & ICR_LSC) {
7880 1.445 msaitoh uint32_t reg;
7881 1.381 msaitoh uint32_t status = CSR_READ(sc, WMREG_STATUS);
7882 1.381 msaitoh
7883 1.381 msaitoh if ((sc->sc_type == WM_T_ICH8) && ((status & STATUS_LU) == 0))
7884 1.381 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
7885 1.381 msaitoh
7886 1.381 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> mii_pollstat\n",
7887 1.281 msaitoh device_xname(sc->sc_dev)));
7888 1.281 msaitoh mii_pollstat(&sc->sc_mii);
7889 1.281 msaitoh if (sc->sc_type == WM_T_82543) {
7890 1.281 msaitoh int miistatus, active;
7891 1.281 msaitoh
7892 1.281 msaitoh /*
7893 1.281 msaitoh * With 82543, we need to force speed and
7894 1.281 msaitoh * duplex on the MAC equal to what the PHY
7895 1.281 msaitoh * speed and duplex configuration is.
7896 1.281 msaitoh */
7897 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
7898 1.50 thorpej
7899 1.281 msaitoh if (miistatus & IFM_ACTIVE) {
7900 1.281 msaitoh active = sc->sc_mii.mii_media_active;
7901 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
7902 1.281 msaitoh switch (IFM_SUBTYPE(active)) {
7903 1.281 msaitoh case IFM_10_T:
7904 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
7905 1.281 msaitoh break;
7906 1.281 msaitoh case IFM_100_TX:
7907 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
7908 1.281 msaitoh break;
7909 1.281 msaitoh case IFM_1000_T:
7910 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
7911 1.281 msaitoh break;
7912 1.281 msaitoh default:
7913 1.281 msaitoh /*
7914 1.281 msaitoh * fiber?
7915 1.281 msaitoh * Shoud not enter here.
7916 1.281 msaitoh */
7917 1.388 msaitoh printf("unknown media (%x)\n", active);
7918 1.281 msaitoh break;
7919 1.281 msaitoh }
7920 1.281 msaitoh if (active & IFM_FDX)
7921 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
7922 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
7923 1.281 msaitoh }
7924 1.281 msaitoh } else if ((sc->sc_type == WM_T_ICH8)
7925 1.281 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
7926 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
7927 1.281 msaitoh } else if (sc->sc_type == WM_T_PCH) {
7928 1.281 msaitoh wm_k1_gig_workaround_hv(sc,
7929 1.281 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
7930 1.230 msaitoh }
7931 1.51 thorpej
7932 1.281 msaitoh if ((sc->sc_phytype == WMPHY_82578)
7933 1.281 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
7934 1.281 msaitoh == IFM_1000_T)) {
7935 1.51 thorpej
7936 1.281 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
7937 1.281 msaitoh delay(200*1000); /* XXX too big */
7938 1.51 thorpej
7939 1.281 msaitoh /* Link stall fix for link up */
7940 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
7941 1.281 msaitoh HV_MUX_DATA_CTRL,
7942 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
7943 1.281 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
7944 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
7945 1.281 msaitoh HV_MUX_DATA_CTRL,
7946 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
7947 1.281 msaitoh }
7948 1.281 msaitoh }
7949 1.445 msaitoh /*
7950 1.445 msaitoh * I217 Packet Loss issue:
7951 1.445 msaitoh * ensure that FEXTNVM4 Beacon Duration is set correctly
7952 1.445 msaitoh * on power up.
7953 1.445 msaitoh * Set the Beacon Duration for I217 to 8 usec
7954 1.445 msaitoh */
7955 1.445 msaitoh if ((sc->sc_type == WM_T_PCH_LPT)
7956 1.445 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
7957 1.445 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM4);
7958 1.445 msaitoh reg &= ~FEXTNVM4_BEACON_DURATION;
7959 1.445 msaitoh reg |= FEXTNVM4_BEACON_DURATION_8US;
7960 1.445 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM4, reg);
7961 1.445 msaitoh }
7962 1.445 msaitoh
7963 1.445 msaitoh /* XXX Work-around I218 hang issue */
7964 1.445 msaitoh /* e1000_k1_workaround_lpt_lp() */
7965 1.445 msaitoh
7966 1.445 msaitoh if ((sc->sc_type == WM_T_PCH_LPT)
7967 1.445 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
7968 1.445 msaitoh /*
7969 1.445 msaitoh * Set platform power management values for Latency
7970 1.445 msaitoh * Tolerance Reporting (LTR)
7971 1.445 msaitoh */
7972 1.445 msaitoh wm_platform_pm_pch_lpt(sc,
7973 1.445 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE)
7974 1.445 msaitoh != 0));
7975 1.445 msaitoh }
7976 1.445 msaitoh
7977 1.445 msaitoh /* FEXTNVM6 K1-off workaround */
7978 1.445 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
7979 1.445 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM6);
7980 1.445 msaitoh if (CSR_READ(sc, WMREG_PCIEANACFG)
7981 1.445 msaitoh & FEXTNVM6_K1_OFF_ENABLE)
7982 1.445 msaitoh reg |= FEXTNVM6_K1_OFF_ENABLE;
7983 1.445 msaitoh else
7984 1.445 msaitoh reg &= ~FEXTNVM6_K1_OFF_ENABLE;
7985 1.445 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM6, reg);
7986 1.445 msaitoh }
7987 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
7988 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK Receive sequence error\n",
7989 1.281 msaitoh device_xname(sc->sc_dev)));
7990 1.51 thorpej }
7991 1.50 thorpej }
7992 1.50 thorpej
7993 1.50 thorpej /*
7994 1.281 msaitoh * wm_linkintr_tbi:
7995 1.57 thorpej *
7996 1.281 msaitoh * Helper; handle link interrupts for TBI mode.
7997 1.57 thorpej */
7998 1.281 msaitoh static void
7999 1.281 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
8000 1.57 thorpej {
8001 1.281 msaitoh uint32_t status;
8002 1.281 msaitoh
8003 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
8004 1.281 msaitoh __func__));
8005 1.281 msaitoh
8006 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
8007 1.281 msaitoh if (icr & ICR_LSC) {
8008 1.281 msaitoh if (status & STATUS_LU) {
8009 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
8010 1.281 msaitoh device_xname(sc->sc_dev),
8011 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
8012 1.281 msaitoh /*
8013 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
8014 1.281 msaitoh * so we should update sc->sc_ctrl
8015 1.281 msaitoh */
8016 1.57 thorpej
8017 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
8018 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
8019 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
8020 1.281 msaitoh if (status & STATUS_FD)
8021 1.281 msaitoh sc->sc_tctl |=
8022 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
8023 1.281 msaitoh else
8024 1.281 msaitoh sc->sc_tctl |=
8025 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
8026 1.281 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
8027 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
8028 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
8029 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
8030 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
8031 1.281 msaitoh sc->sc_fcrtl);
8032 1.281 msaitoh sc->sc_tbi_linkup = 1;
8033 1.281 msaitoh } else {
8034 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
8035 1.281 msaitoh device_xname(sc->sc_dev)));
8036 1.281 msaitoh sc->sc_tbi_linkup = 0;
8037 1.281 msaitoh }
8038 1.325 msaitoh /* Update LED */
8039 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
8040 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
8041 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
8042 1.281 msaitoh ("%s: LINK: Receive sequence error\n",
8043 1.281 msaitoh device_xname(sc->sc_dev)));
8044 1.57 thorpej }
8045 1.57 thorpej }
8046 1.57 thorpej
8047 1.57 thorpej /*
8048 1.325 msaitoh * wm_linkintr_serdes:
8049 1.325 msaitoh *
8050 1.325 msaitoh * Helper; handle link interrupts for TBI mode.
8051 1.325 msaitoh */
8052 1.325 msaitoh static void
8053 1.325 msaitoh wm_linkintr_serdes(struct wm_softc *sc, uint32_t icr)
8054 1.325 msaitoh {
8055 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
8056 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
8057 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
8058 1.325 msaitoh
8059 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
8060 1.325 msaitoh __func__));
8061 1.325 msaitoh
8062 1.325 msaitoh if (icr & ICR_LSC) {
8063 1.325 msaitoh /* Check PCS */
8064 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
8065 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
8066 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
8067 1.325 msaitoh sc->sc_tbi_linkup = 1;
8068 1.325 msaitoh } else {
8069 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
8070 1.325 msaitoh sc->sc_tbi_linkup = 0;
8071 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
8072 1.325 msaitoh return;
8073 1.325 msaitoh }
8074 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX;
8075 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
8076 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
8077 1.325 msaitoh else
8078 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
8079 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
8080 1.325 msaitoh /* Check flow */
8081 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
8082 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
8083 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
8084 1.325 msaitoh ("XXX LINKOK but not ACOMP\n"));
8085 1.325 msaitoh return;
8086 1.325 msaitoh }
8087 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
8088 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
8089 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
8090 1.325 msaitoh ("XXX AN result %08x, %08x\n", pcs_adv, pcs_lpab));
8091 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
8092 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
8093 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
8094 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
8095 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
8096 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
8097 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
8098 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
8099 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
8100 1.325 msaitoh | IFM_ETH_TXPAUSE;
8101 1.325 msaitoh else if ((pcs_adv & TXCW_SYM_PAUSE)
8102 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
8103 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
8104 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
8105 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
8106 1.325 msaitoh | IFM_ETH_RXPAUSE;
8107 1.325 msaitoh }
8108 1.325 msaitoh /* Update LED */
8109 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
8110 1.325 msaitoh } else {
8111 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
8112 1.325 msaitoh ("%s: LINK: Receive sequence error\n",
8113 1.325 msaitoh device_xname(sc->sc_dev)));
8114 1.325 msaitoh }
8115 1.325 msaitoh }
8116 1.325 msaitoh
8117 1.325 msaitoh /*
8118 1.281 msaitoh * wm_linkintr:
8119 1.57 thorpej *
8120 1.281 msaitoh * Helper; handle link interrupts.
8121 1.57 thorpej */
8122 1.281 msaitoh static void
8123 1.281 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
8124 1.57 thorpej {
8125 1.57 thorpej
8126 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
8127 1.357 knakahar
8128 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
8129 1.281 msaitoh wm_linkintr_gmii(sc, icr);
8130 1.325 msaitoh else if ((sc->sc_mediatype == WM_MEDIATYPE_SERDES)
8131 1.332 msaitoh && (sc->sc_type >= WM_T_82575))
8132 1.325 msaitoh wm_linkintr_serdes(sc, icr);
8133 1.281 msaitoh else
8134 1.281 msaitoh wm_linkintr_tbi(sc, icr);
8135 1.57 thorpej }
8136 1.57 thorpej
8137 1.112 gavan /*
8138 1.335 msaitoh * wm_intr_legacy:
8139 1.112 gavan *
8140 1.335 msaitoh * Interrupt service routine for INTx and MSI.
8141 1.112 gavan */
8142 1.112 gavan static int
8143 1.335 msaitoh wm_intr_legacy(void *arg)
8144 1.198 msaitoh {
8145 1.281 msaitoh struct wm_softc *sc = arg;
8146 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
8147 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[0].wmq_rxq;
8148 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8149 1.335 msaitoh uint32_t icr, rndval = 0;
8150 1.281 msaitoh int handled = 0;
8151 1.281 msaitoh
8152 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
8153 1.335 msaitoh ("%s: INTx: got intr\n", device_xname(sc->sc_dev)));
8154 1.281 msaitoh while (1 /* CONSTCOND */) {
8155 1.281 msaitoh icr = CSR_READ(sc, WMREG_ICR);
8156 1.281 msaitoh if ((icr & sc->sc_icr) == 0)
8157 1.281 msaitoh break;
8158 1.335 msaitoh if (rndval == 0)
8159 1.335 msaitoh rndval = icr;
8160 1.112 gavan
8161 1.413 skrll mutex_enter(rxq->rxq_lock);
8162 1.112 gavan
8163 1.429 knakahar if (rxq->rxq_stopping) {
8164 1.413 skrll mutex_exit(rxq->rxq_lock);
8165 1.281 msaitoh break;
8166 1.281 msaitoh }
8167 1.247 msaitoh
8168 1.281 msaitoh handled = 1;
8169 1.249 msaitoh
8170 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
8171 1.388 msaitoh if (icr & (ICR_RXDMT0 | ICR_RXT0)) {
8172 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8173 1.281 msaitoh ("%s: RX: got Rx intr 0x%08x\n",
8174 1.281 msaitoh device_xname(sc->sc_dev),
8175 1.388 msaitoh icr & (ICR_RXDMT0 | ICR_RXT0)));
8176 1.417 knakahar WM_Q_EVCNT_INCR(rxq, rxintr);
8177 1.240 msaitoh }
8178 1.281 msaitoh #endif
8179 1.362 knakahar wm_rxeof(rxq);
8180 1.240 msaitoh
8181 1.413 skrll mutex_exit(rxq->rxq_lock);
8182 1.413 skrll mutex_enter(txq->txq_lock);
8183 1.283 ozaki
8184 1.429 knakahar if (txq->txq_stopping) {
8185 1.429 knakahar mutex_exit(txq->txq_lock);
8186 1.429 knakahar break;
8187 1.429 knakahar }
8188 1.429 knakahar
8189 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
8190 1.281 msaitoh if (icr & ICR_TXDW) {
8191 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
8192 1.281 msaitoh ("%s: TX: got TXDW interrupt\n",
8193 1.281 msaitoh device_xname(sc->sc_dev)));
8194 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdw);
8195 1.240 msaitoh }
8196 1.281 msaitoh #endif
8197 1.403 knakahar wm_txeof(sc, txq);
8198 1.240 msaitoh
8199 1.413 skrll mutex_exit(txq->txq_lock);
8200 1.357 knakahar WM_CORE_LOCK(sc);
8201 1.357 knakahar
8202 1.429 knakahar if (sc->sc_core_stopping) {
8203 1.429 knakahar WM_CORE_UNLOCK(sc);
8204 1.429 knakahar break;
8205 1.429 knakahar }
8206 1.429 knakahar
8207 1.388 msaitoh if (icr & (ICR_LSC | ICR_RXSEQ)) {
8208 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
8209 1.281 msaitoh wm_linkintr(sc, icr);
8210 1.281 msaitoh }
8211 1.240 msaitoh
8212 1.357 knakahar WM_CORE_UNLOCK(sc);
8213 1.112 gavan
8214 1.281 msaitoh if (icr & ICR_RXO) {
8215 1.281 msaitoh #if defined(WM_DEBUG)
8216 1.281 msaitoh log(LOG_WARNING, "%s: Receive overrun\n",
8217 1.281 msaitoh device_xname(sc->sc_dev));
8218 1.281 msaitoh #endif /* defined(WM_DEBUG) */
8219 1.281 msaitoh }
8220 1.249 msaitoh }
8221 1.112 gavan
8222 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, rndval);
8223 1.335 msaitoh
8224 1.335 msaitoh if (handled) {
8225 1.335 msaitoh /* Try to get more packets going. */
8226 1.456 ozaki if_schedule_deferred_start(ifp);
8227 1.335 msaitoh }
8228 1.335 msaitoh
8229 1.335 msaitoh return handled;
8230 1.335 msaitoh }
8231 1.335 msaitoh
8232 1.335 msaitoh static int
8233 1.405 knakahar wm_txrxintr_msix(void *arg)
8234 1.335 msaitoh {
8235 1.405 knakahar struct wm_queue *wmq = arg;
8236 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
8237 1.405 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
8238 1.363 knakahar struct wm_softc *sc = txq->txq_sc;
8239 1.335 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8240 1.335 msaitoh
8241 1.405 knakahar KASSERT(wmq->wmq_intr_idx == wmq->wmq_id);
8242 1.405 knakahar
8243 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
8244 1.335 msaitoh ("%s: TX: got Tx intr\n", device_xname(sc->sc_dev)));
8245 1.335 msaitoh
8246 1.335 msaitoh if (sc->sc_type == WM_T_82574)
8247 1.405 knakahar CSR_WRITE(sc, WMREG_IMC, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
8248 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
8249 1.405 knakahar CSR_WRITE(sc, WMREG_EIMC, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
8250 1.335 msaitoh else
8251 1.405 knakahar CSR_WRITE(sc, WMREG_EIMC, 1 << wmq->wmq_intr_idx);
8252 1.335 msaitoh
8253 1.429 knakahar mutex_enter(txq->txq_lock);
8254 1.429 knakahar
8255 1.429 knakahar if (txq->txq_stopping) {
8256 1.429 knakahar mutex_exit(txq->txq_lock);
8257 1.429 knakahar return 0;
8258 1.429 knakahar }
8259 1.335 msaitoh
8260 1.429 knakahar WM_Q_EVCNT_INCR(txq, txdw);
8261 1.429 knakahar wm_txeof(sc, txq);
8262 1.335 msaitoh
8263 1.429 knakahar /* Try to get more packets going. */
8264 1.429 knakahar if (pcq_peek(txq->txq_interq) != NULL)
8265 1.456 ozaki if_schedule_deferred_start(ifp);
8266 1.429 knakahar /*
8267 1.429 knakahar * There are still some upper layer processing which call
8268 1.429 knakahar * ifp->if_start(). e.g. ALTQ
8269 1.429 knakahar */
8270 1.456 ozaki if (wmq->wmq_id == 0)
8271 1.456 ozaki if_schedule_deferred_start(ifp);
8272 1.335 msaitoh
8273 1.429 knakahar mutex_exit(txq->txq_lock);
8274 1.429 knakahar
8275 1.364 knakahar DPRINTF(WM_DEBUG_RX,
8276 1.335 msaitoh ("%s: RX: got Rx intr\n", device_xname(sc->sc_dev)));
8277 1.429 knakahar mutex_enter(rxq->rxq_lock);
8278 1.335 msaitoh
8279 1.429 knakahar if (rxq->rxq_stopping) {
8280 1.413 skrll mutex_exit(rxq->rxq_lock);
8281 1.429 knakahar return 0;
8282 1.405 knakahar }
8283 1.335 msaitoh
8284 1.429 knakahar WM_Q_EVCNT_INCR(rxq, rxintr);
8285 1.429 knakahar wm_rxeof(rxq);
8286 1.429 knakahar mutex_exit(rxq->rxq_lock);
8287 1.429 knakahar
8288 1.335 msaitoh if (sc->sc_type == WM_T_82574)
8289 1.405 knakahar CSR_WRITE(sc, WMREG_IMS, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
8290 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
8291 1.405 knakahar CSR_WRITE(sc, WMREG_EIMS, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
8292 1.335 msaitoh else
8293 1.405 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << wmq->wmq_intr_idx);
8294 1.335 msaitoh
8295 1.335 msaitoh return 1;
8296 1.335 msaitoh }
8297 1.335 msaitoh
8298 1.335 msaitoh /*
8299 1.335 msaitoh * wm_linkintr_msix:
8300 1.335 msaitoh *
8301 1.335 msaitoh * Interrupt service routine for link status change for MSI-X.
8302 1.335 msaitoh */
8303 1.335 msaitoh static int
8304 1.335 msaitoh wm_linkintr_msix(void *arg)
8305 1.335 msaitoh {
8306 1.335 msaitoh struct wm_softc *sc = arg;
8307 1.351 msaitoh uint32_t reg;
8308 1.335 msaitoh
8309 1.369 knakahar DPRINTF(WM_DEBUG_LINK,
8310 1.335 msaitoh ("%s: LINK: got link intr\n", device_xname(sc->sc_dev)));
8311 1.335 msaitoh
8312 1.351 msaitoh reg = CSR_READ(sc, WMREG_ICR);
8313 1.357 knakahar WM_CORE_LOCK(sc);
8314 1.429 knakahar if ((sc->sc_core_stopping) || ((reg & ICR_LSC) == 0))
8315 1.335 msaitoh goto out;
8316 1.335 msaitoh
8317 1.335 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
8318 1.335 msaitoh wm_linkintr(sc, ICR_LSC);
8319 1.335 msaitoh
8320 1.335 msaitoh out:
8321 1.357 knakahar WM_CORE_UNLOCK(sc);
8322 1.335 msaitoh
8323 1.335 msaitoh if (sc->sc_type == WM_T_82574)
8324 1.388 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_OTHER | ICR_LSC);
8325 1.335 msaitoh else if (sc->sc_type == WM_T_82575)
8326 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, EITR_OTHER);
8327 1.335 msaitoh else
8328 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << sc->sc_link_intr_idx);
8329 1.335 msaitoh
8330 1.335 msaitoh return 1;
8331 1.335 msaitoh }
8332 1.335 msaitoh
8333 1.335 msaitoh /*
8334 1.281 msaitoh * Media related.
8335 1.281 msaitoh * GMII, SGMII, TBI (and SERDES)
8336 1.281 msaitoh */
8337 1.117 msaitoh
8338 1.325 msaitoh /* Common */
8339 1.325 msaitoh
8340 1.325 msaitoh /*
8341 1.325 msaitoh * wm_tbi_serdes_set_linkled:
8342 1.325 msaitoh *
8343 1.325 msaitoh * Update the link LED on TBI and SERDES devices.
8344 1.325 msaitoh */
8345 1.325 msaitoh static void
8346 1.325 msaitoh wm_tbi_serdes_set_linkled(struct wm_softc *sc)
8347 1.325 msaitoh {
8348 1.325 msaitoh
8349 1.325 msaitoh if (sc->sc_tbi_linkup)
8350 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0);
8351 1.325 msaitoh else
8352 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIN(0);
8353 1.325 msaitoh
8354 1.325 msaitoh /* 82540 or newer devices are active low */
8355 1.325 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
8356 1.325 msaitoh
8357 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8358 1.325 msaitoh }
8359 1.325 msaitoh
8360 1.281 msaitoh /* GMII related */
8361 1.117 msaitoh
8362 1.280 msaitoh /*
8363 1.281 msaitoh * wm_gmii_reset:
8364 1.280 msaitoh *
8365 1.281 msaitoh * Reset the PHY.
8366 1.280 msaitoh */
8367 1.281 msaitoh static void
8368 1.281 msaitoh wm_gmii_reset(struct wm_softc *sc)
8369 1.280 msaitoh {
8370 1.281 msaitoh uint32_t reg;
8371 1.280 msaitoh int rv;
8372 1.280 msaitoh
8373 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
8374 1.392 msaitoh device_xname(sc->sc_dev), __func__));
8375 1.420 msaitoh
8376 1.424 msaitoh rv = sc->phy.acquire(sc);
8377 1.281 msaitoh if (rv != 0) {
8378 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
8379 1.281 msaitoh __func__);
8380 1.281 msaitoh return;
8381 1.281 msaitoh }
8382 1.280 msaitoh
8383 1.281 msaitoh switch (sc->sc_type) {
8384 1.281 msaitoh case WM_T_82542_2_0:
8385 1.281 msaitoh case WM_T_82542_2_1:
8386 1.281 msaitoh /* null */
8387 1.281 msaitoh break;
8388 1.281 msaitoh case WM_T_82543:
8389 1.281 msaitoh /*
8390 1.281 msaitoh * With 82543, we need to force speed and duplex on the MAC
8391 1.281 msaitoh * equal to what the PHY speed and duplex configuration is.
8392 1.281 msaitoh * In addition, we need to perform a hardware reset on the PHY
8393 1.281 msaitoh * to take it out of reset.
8394 1.281 msaitoh */
8395 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
8396 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8397 1.280 msaitoh
8398 1.281 msaitoh /* The PHY reset pin is active-low. */
8399 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
8400 1.281 msaitoh reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
8401 1.281 msaitoh CTRL_EXT_SWDPIN(4));
8402 1.281 msaitoh reg |= CTRL_EXT_SWDPIO(4);
8403 1.218 msaitoh
8404 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
8405 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8406 1.281 msaitoh delay(10*1000);
8407 1.218 msaitoh
8408 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
8409 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8410 1.281 msaitoh delay(150);
8411 1.281 msaitoh #if 0
8412 1.281 msaitoh sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
8413 1.281 msaitoh #endif
8414 1.281 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
8415 1.281 msaitoh break;
8416 1.281 msaitoh case WM_T_82544: /* reset 10000us */
8417 1.281 msaitoh case WM_T_82540:
8418 1.281 msaitoh case WM_T_82545:
8419 1.281 msaitoh case WM_T_82545_3:
8420 1.281 msaitoh case WM_T_82546:
8421 1.281 msaitoh case WM_T_82546_3:
8422 1.281 msaitoh case WM_T_82541:
8423 1.281 msaitoh case WM_T_82541_2:
8424 1.281 msaitoh case WM_T_82547:
8425 1.281 msaitoh case WM_T_82547_2:
8426 1.281 msaitoh case WM_T_82571: /* reset 100us */
8427 1.281 msaitoh case WM_T_82572:
8428 1.281 msaitoh case WM_T_82573:
8429 1.281 msaitoh case WM_T_82574:
8430 1.281 msaitoh case WM_T_82575:
8431 1.281 msaitoh case WM_T_82576:
8432 1.218 msaitoh case WM_T_82580:
8433 1.228 msaitoh case WM_T_I350:
8434 1.265 msaitoh case WM_T_I354:
8435 1.281 msaitoh case WM_T_I210:
8436 1.281 msaitoh case WM_T_I211:
8437 1.281 msaitoh case WM_T_82583:
8438 1.281 msaitoh case WM_T_80003:
8439 1.281 msaitoh /* generic reset */
8440 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
8441 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8442 1.281 msaitoh delay(20000);
8443 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8444 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8445 1.281 msaitoh delay(20000);
8446 1.281 msaitoh
8447 1.281 msaitoh if ((sc->sc_type == WM_T_82541)
8448 1.281 msaitoh || (sc->sc_type == WM_T_82541_2)
8449 1.281 msaitoh || (sc->sc_type == WM_T_82547)
8450 1.281 msaitoh || (sc->sc_type == WM_T_82547_2)) {
8451 1.281 msaitoh /* workaround for igp are done in igp_reset() */
8452 1.281 msaitoh /* XXX add code to set LED after phy reset */
8453 1.218 msaitoh }
8454 1.218 msaitoh break;
8455 1.281 msaitoh case WM_T_ICH8:
8456 1.281 msaitoh case WM_T_ICH9:
8457 1.281 msaitoh case WM_T_ICH10:
8458 1.281 msaitoh case WM_T_PCH:
8459 1.281 msaitoh case WM_T_PCH2:
8460 1.281 msaitoh case WM_T_PCH_LPT:
8461 1.392 msaitoh case WM_T_PCH_SPT:
8462 1.281 msaitoh /* generic reset */
8463 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
8464 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8465 1.281 msaitoh delay(100);
8466 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8467 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8468 1.281 msaitoh delay(150);
8469 1.281 msaitoh break;
8470 1.281 msaitoh default:
8471 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
8472 1.281 msaitoh __func__);
8473 1.281 msaitoh break;
8474 1.281 msaitoh }
8475 1.281 msaitoh
8476 1.424 msaitoh sc->phy.release(sc);
8477 1.210 msaitoh
8478 1.281 msaitoh /* get_cfg_done */
8479 1.281 msaitoh wm_get_cfg_done(sc);
8480 1.208 msaitoh
8481 1.281 msaitoh /* extra setup */
8482 1.281 msaitoh switch (sc->sc_type) {
8483 1.281 msaitoh case WM_T_82542_2_0:
8484 1.281 msaitoh case WM_T_82542_2_1:
8485 1.281 msaitoh case WM_T_82543:
8486 1.281 msaitoh case WM_T_82544:
8487 1.281 msaitoh case WM_T_82540:
8488 1.281 msaitoh case WM_T_82545:
8489 1.281 msaitoh case WM_T_82545_3:
8490 1.281 msaitoh case WM_T_82546:
8491 1.281 msaitoh case WM_T_82546_3:
8492 1.281 msaitoh case WM_T_82541_2:
8493 1.281 msaitoh case WM_T_82547_2:
8494 1.281 msaitoh case WM_T_82571:
8495 1.281 msaitoh case WM_T_82572:
8496 1.281 msaitoh case WM_T_82573:
8497 1.281 msaitoh case WM_T_82575:
8498 1.281 msaitoh case WM_T_82576:
8499 1.281 msaitoh case WM_T_82580:
8500 1.281 msaitoh case WM_T_I350:
8501 1.281 msaitoh case WM_T_I354:
8502 1.281 msaitoh case WM_T_I210:
8503 1.281 msaitoh case WM_T_I211:
8504 1.281 msaitoh case WM_T_80003:
8505 1.281 msaitoh /* null */
8506 1.281 msaitoh break;
8507 1.377 msaitoh case WM_T_82574:
8508 1.377 msaitoh case WM_T_82583:
8509 1.377 msaitoh wm_lplu_d0_disable(sc);
8510 1.377 msaitoh break;
8511 1.281 msaitoh case WM_T_82541:
8512 1.281 msaitoh case WM_T_82547:
8513 1.281 msaitoh /* XXX Configure actively LED after PHY reset */
8514 1.281 msaitoh break;
8515 1.281 msaitoh case WM_T_ICH8:
8516 1.281 msaitoh case WM_T_ICH9:
8517 1.281 msaitoh case WM_T_ICH10:
8518 1.281 msaitoh case WM_T_PCH:
8519 1.281 msaitoh case WM_T_PCH2:
8520 1.281 msaitoh case WM_T_PCH_LPT:
8521 1.392 msaitoh case WM_T_PCH_SPT:
8522 1.281 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
8523 1.281 msaitoh delay(10*1000);
8524 1.1 thorpej
8525 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
8526 1.281 msaitoh wm_hv_phy_workaround_ich8lan(sc);
8527 1.1 thorpej
8528 1.281 msaitoh if (sc->sc_type == WM_T_PCH2)
8529 1.281 msaitoh wm_lv_phy_workaround_ich8lan(sc);
8530 1.1 thorpej
8531 1.437 msaitoh /* Clear the host wakeup bit after lcd reset */
8532 1.437 msaitoh if (sc->sc_type >= WM_T_PCH) {
8533 1.437 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 2,
8534 1.437 msaitoh BM_PORT_GEN_CFG);
8535 1.437 msaitoh reg &= ~BM_WUC_HOST_WU_BIT;
8536 1.437 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 2,
8537 1.437 msaitoh BM_PORT_GEN_CFG, reg);
8538 1.281 msaitoh }
8539 1.1 thorpej
8540 1.281 msaitoh /*
8541 1.281 msaitoh * XXX Configure the LCD with th extended configuration region
8542 1.281 msaitoh * in NVM
8543 1.281 msaitoh */
8544 1.1 thorpej
8545 1.377 msaitoh /* Disable D0 LPLU. */
8546 1.377 msaitoh if (sc->sc_type >= WM_T_PCH) /* PCH* */
8547 1.377 msaitoh wm_lplu_d0_disable_pch(sc);
8548 1.377 msaitoh else
8549 1.377 msaitoh wm_lplu_d0_disable(sc); /* ICH* */
8550 1.281 msaitoh break;
8551 1.281 msaitoh default:
8552 1.281 msaitoh panic("%s: unknown type\n", __func__);
8553 1.281 msaitoh break;
8554 1.1 thorpej }
8555 1.1 thorpej }
8556 1.1 thorpej
8557 1.1 thorpej /*
8558 1.281 msaitoh * wm_get_phy_id_82575:
8559 1.1 thorpej *
8560 1.281 msaitoh * Return PHY ID. Return -1 if it failed.
8561 1.1 thorpej */
8562 1.281 msaitoh static int
8563 1.281 msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
8564 1.1 thorpej {
8565 1.281 msaitoh uint32_t reg;
8566 1.281 msaitoh int phyid = -1;
8567 1.281 msaitoh
8568 1.281 msaitoh /* XXX */
8569 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
8570 1.281 msaitoh return -1;
8571 1.1 thorpej
8572 1.281 msaitoh if (wm_sgmii_uses_mdio(sc)) {
8573 1.281 msaitoh switch (sc->sc_type) {
8574 1.281 msaitoh case WM_T_82575:
8575 1.281 msaitoh case WM_T_82576:
8576 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
8577 1.281 msaitoh phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
8578 1.281 msaitoh break;
8579 1.281 msaitoh case WM_T_82580:
8580 1.281 msaitoh case WM_T_I350:
8581 1.281 msaitoh case WM_T_I354:
8582 1.281 msaitoh case WM_T_I210:
8583 1.281 msaitoh case WM_T_I211:
8584 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
8585 1.281 msaitoh phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
8586 1.281 msaitoh break;
8587 1.281 msaitoh default:
8588 1.281 msaitoh return -1;
8589 1.281 msaitoh }
8590 1.139 bouyer }
8591 1.1 thorpej
8592 1.281 msaitoh return phyid;
8593 1.1 thorpej }
8594 1.1 thorpej
8595 1.281 msaitoh
8596 1.1 thorpej /*
8597 1.281 msaitoh * wm_gmii_mediainit:
8598 1.1 thorpej *
8599 1.281 msaitoh * Initialize media for use on 1000BASE-T devices.
8600 1.1 thorpej */
8601 1.47 thorpej static void
8602 1.281 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
8603 1.1 thorpej {
8604 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8605 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
8606 1.282 msaitoh uint32_t reg;
8607 1.281 msaitoh
8608 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
8609 1.425 msaitoh device_xname(sc->sc_dev), __func__));
8610 1.425 msaitoh
8611 1.292 msaitoh /* We have GMII. */
8612 1.281 msaitoh sc->sc_flags |= WM_F_HAS_MII;
8613 1.1 thorpej
8614 1.281 msaitoh if (sc->sc_type == WM_T_80003)
8615 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
8616 1.1 thorpej else
8617 1.281 msaitoh sc->sc_tipg = TIPG_1000T_DFLT;
8618 1.1 thorpej
8619 1.282 msaitoh /* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
8620 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
8621 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
8622 1.282 msaitoh || (sc->sc_type == WM_T_I211)) {
8623 1.282 msaitoh reg = CSR_READ(sc, WMREG_PHPM);
8624 1.282 msaitoh reg &= ~PHPM_GO_LINK_D;
8625 1.282 msaitoh CSR_WRITE(sc, WMREG_PHPM, reg);
8626 1.282 msaitoh }
8627 1.282 msaitoh
8628 1.281 msaitoh /*
8629 1.281 msaitoh * Let the chip set speed/duplex on its own based on
8630 1.281 msaitoh * signals from the PHY.
8631 1.281 msaitoh * XXXbouyer - I'm not sure this is right for the 80003,
8632 1.281 msaitoh * the em driver only sets CTRL_SLU here - but it seems to work.
8633 1.281 msaitoh */
8634 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
8635 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8636 1.1 thorpej
8637 1.281 msaitoh /* Initialize our media structures and probe the GMII. */
8638 1.281 msaitoh mii->mii_ifp = ifp;
8639 1.1 thorpej
8640 1.1 thorpej /*
8641 1.281 msaitoh * Determine the PHY access method.
8642 1.281 msaitoh *
8643 1.281 msaitoh * For SGMII, use SGMII specific method.
8644 1.281 msaitoh *
8645 1.281 msaitoh * For some devices, we can determine the PHY access method
8646 1.281 msaitoh * from sc_type.
8647 1.281 msaitoh *
8648 1.316 msaitoh * For ICH and PCH variants, it's difficult to determine the PHY
8649 1.316 msaitoh * access method by sc_type, so use the PCI product ID for some
8650 1.316 msaitoh * devices.
8651 1.281 msaitoh * For other ICH8 variants, try to use igp's method. If the PHY
8652 1.281 msaitoh * can't detect, then use bm's method.
8653 1.1 thorpej */
8654 1.281 msaitoh switch (prodid) {
8655 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
8656 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
8657 1.281 msaitoh /* 82577 */
8658 1.281 msaitoh sc->sc_phytype = WMPHY_82577;
8659 1.281 msaitoh break;
8660 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
8661 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
8662 1.281 msaitoh /* 82578 */
8663 1.281 msaitoh sc->sc_phytype = WMPHY_82578;
8664 1.281 msaitoh break;
8665 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
8666 1.281 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
8667 1.281 msaitoh /* 82579 */
8668 1.281 msaitoh sc->sc_phytype = WMPHY_82579;
8669 1.281 msaitoh break;
8670 1.427 msaitoh case PCI_PRODUCT_INTEL_82801H_82567V_3:
8671 1.281 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
8672 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
8673 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
8674 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
8675 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
8676 1.281 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
8677 1.428 msaitoh /* ICH8, 9, 10 with 82567 */
8678 1.281 msaitoh sc->sc_phytype = WMPHY_BM;
8679 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8680 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8681 1.281 msaitoh break;
8682 1.281 msaitoh default:
8683 1.281 msaitoh if (((sc->sc_flags & WM_F_SGMII) != 0)
8684 1.281 msaitoh && !wm_sgmii_uses_mdio(sc)){
8685 1.329 msaitoh /* SGMII */
8686 1.281 msaitoh mii->mii_readreg = wm_sgmii_readreg;
8687 1.281 msaitoh mii->mii_writereg = wm_sgmii_writereg;
8688 1.435 msaitoh } else if ((sc->sc_type == WM_T_82574)
8689 1.435 msaitoh || (sc->sc_type == WM_T_82583)) {
8690 1.435 msaitoh /* BM2 (phyaddr == 1) */
8691 1.435 msaitoh sc->sc_phytype = WMPHY_BM;
8692 1.435 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8693 1.435 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8694 1.428 msaitoh } else if (sc->sc_type >= WM_T_ICH8) {
8695 1.428 msaitoh /* non-82567 ICH8, 9 and 10 */
8696 1.428 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
8697 1.428 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
8698 1.281 msaitoh } else if (sc->sc_type >= WM_T_80003) {
8699 1.329 msaitoh /* 80003 */
8700 1.433 msaitoh sc->sc_phytype = WMPHY_GG82563;
8701 1.281 msaitoh mii->mii_readreg = wm_gmii_i80003_readreg;
8702 1.281 msaitoh mii->mii_writereg = wm_gmii_i80003_writereg;
8703 1.281 msaitoh } else if (sc->sc_type >= WM_T_I210) {
8704 1.329 msaitoh /* I210 and I211 */
8705 1.433 msaitoh sc->sc_phytype = WMPHY_210;
8706 1.329 msaitoh mii->mii_readreg = wm_gmii_gs40g_readreg;
8707 1.329 msaitoh mii->mii_writereg = wm_gmii_gs40g_writereg;
8708 1.281 msaitoh } else if (sc->sc_type >= WM_T_82580) {
8709 1.329 msaitoh /* 82580, I350 and I354 */
8710 1.281 msaitoh sc->sc_phytype = WMPHY_82580;
8711 1.281 msaitoh mii->mii_readreg = wm_gmii_82580_readreg;
8712 1.281 msaitoh mii->mii_writereg = wm_gmii_82580_writereg;
8713 1.281 msaitoh } else if (sc->sc_type >= WM_T_82544) {
8714 1.329 msaitoh /* 82544, 0, [56], [17], 8257[1234] and 82583 */
8715 1.281 msaitoh mii->mii_readreg = wm_gmii_i82544_readreg;
8716 1.281 msaitoh mii->mii_writereg = wm_gmii_i82544_writereg;
8717 1.281 msaitoh } else {
8718 1.281 msaitoh mii->mii_readreg = wm_gmii_i82543_readreg;
8719 1.281 msaitoh mii->mii_writereg = wm_gmii_i82543_writereg;
8720 1.1 thorpej }
8721 1.281 msaitoh break;
8722 1.1 thorpej }
8723 1.392 msaitoh if ((sc->sc_type >= WM_T_PCH) && (sc->sc_type <= WM_T_PCH_SPT)) {
8724 1.316 msaitoh /* All PCH* use _hv_ */
8725 1.316 msaitoh mii->mii_readreg = wm_gmii_hv_readreg;
8726 1.316 msaitoh mii->mii_writereg = wm_gmii_hv_writereg;
8727 1.316 msaitoh }
8728 1.281 msaitoh mii->mii_statchg = wm_gmii_statchg;
8729 1.1 thorpej
8730 1.448 msaitoh /* get PHY control from SMBus to PCIe */
8731 1.448 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
8732 1.448 msaitoh || (sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT))
8733 1.448 msaitoh wm_smbustopci(sc);
8734 1.448 msaitoh
8735 1.281 msaitoh wm_gmii_reset(sc);
8736 1.1 thorpej
8737 1.281 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
8738 1.327 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
8739 1.327 msaitoh wm_gmii_mediastatus);
8740 1.1 thorpej
8741 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
8742 1.300 msaitoh || (sc->sc_type == WM_T_82580)
8743 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
8744 1.281 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
8745 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
8746 1.281 msaitoh /* Attach only one port */
8747 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
8748 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8749 1.281 msaitoh } else {
8750 1.281 msaitoh int i, id;
8751 1.281 msaitoh uint32_t ctrl_ext;
8752 1.1 thorpej
8753 1.281 msaitoh id = wm_get_phy_id_82575(sc);
8754 1.281 msaitoh if (id != -1) {
8755 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
8756 1.281 msaitoh id, MII_OFFSET_ANY, MIIF_DOPAUSE);
8757 1.281 msaitoh }
8758 1.281 msaitoh if ((id == -1)
8759 1.281 msaitoh || (LIST_FIRST(&mii->mii_phys) == NULL)) {
8760 1.281 msaitoh /* Power on sgmii phy if it is disabled */
8761 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
8762 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
8763 1.281 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
8764 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8765 1.281 msaitoh delay(300*1000); /* XXX too long */
8766 1.1 thorpej
8767 1.281 msaitoh /* from 1 to 8 */
8768 1.281 msaitoh for (i = 1; i < 8; i++)
8769 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii,
8770 1.281 msaitoh 0xffffffff, i, MII_OFFSET_ANY,
8771 1.281 msaitoh MIIF_DOPAUSE);
8772 1.1 thorpej
8773 1.281 msaitoh /* restore previous sfp cage power state */
8774 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
8775 1.281 msaitoh }
8776 1.281 msaitoh }
8777 1.281 msaitoh } else {
8778 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8779 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8780 1.281 msaitoh }
8781 1.173 msaitoh
8782 1.281 msaitoh /*
8783 1.281 msaitoh * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
8784 1.281 msaitoh * wm_set_mdio_slow_mode_hv() for a workaround and retry.
8785 1.281 msaitoh */
8786 1.281 msaitoh if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
8787 1.281 msaitoh (LIST_FIRST(&mii->mii_phys) == NULL)) {
8788 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
8789 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8790 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8791 1.281 msaitoh }
8792 1.1 thorpej
8793 1.1 thorpej /*
8794 1.281 msaitoh * (For ICH8 variants)
8795 1.281 msaitoh * If PHY detection failed, use BM's r/w function and retry.
8796 1.1 thorpej */
8797 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
8798 1.281 msaitoh /* if failed, retry with *_bm_* */
8799 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
8800 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
8801 1.1 thorpej
8802 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
8803 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
8804 1.281 msaitoh }
8805 1.1 thorpej
8806 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
8807 1.281 msaitoh /* Any PHY wasn't find */
8808 1.388 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
8809 1.388 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
8810 1.281 msaitoh sc->sc_phytype = WMPHY_NONE;
8811 1.281 msaitoh } else {
8812 1.281 msaitoh /*
8813 1.281 msaitoh * PHY Found!
8814 1.281 msaitoh * Check PHY type.
8815 1.281 msaitoh */
8816 1.281 msaitoh uint32_t model;
8817 1.281 msaitoh struct mii_softc *child;
8818 1.1 thorpej
8819 1.281 msaitoh child = LIST_FIRST(&mii->mii_phys);
8820 1.376 msaitoh model = child->mii_mpd_model;
8821 1.376 msaitoh if (model == MII_MODEL_yyINTEL_I82566)
8822 1.376 msaitoh sc->sc_phytype = WMPHY_IGP_3;
8823 1.1 thorpej
8824 1.281 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
8825 1.281 msaitoh }
8826 1.1 thorpej }
8827 1.1 thorpej
8828 1.1 thorpej /*
8829 1.281 msaitoh * wm_gmii_mediachange: [ifmedia interface function]
8830 1.1 thorpej *
8831 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-T device.
8832 1.1 thorpej */
8833 1.47 thorpej static int
8834 1.281 msaitoh wm_gmii_mediachange(struct ifnet *ifp)
8835 1.1 thorpej {
8836 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
8837 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
8838 1.281 msaitoh int rc;
8839 1.1 thorpej
8840 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
8841 1.425 msaitoh device_xname(sc->sc_dev), __func__));
8842 1.281 msaitoh if ((ifp->if_flags & IFF_UP) == 0)
8843 1.279 msaitoh return 0;
8844 1.279 msaitoh
8845 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
8846 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
8847 1.281 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
8848 1.281 msaitoh || (sc->sc_type > WM_T_82543)) {
8849 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
8850 1.134 msaitoh } else {
8851 1.281 msaitoh sc->sc_ctrl &= ~CTRL_ASDE;
8852 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
8853 1.281 msaitoh if (ife->ifm_media & IFM_FDX)
8854 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
8855 1.281 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
8856 1.281 msaitoh case IFM_10_T:
8857 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
8858 1.281 msaitoh break;
8859 1.281 msaitoh case IFM_100_TX:
8860 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
8861 1.281 msaitoh break;
8862 1.281 msaitoh case IFM_1000_T:
8863 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
8864 1.281 msaitoh break;
8865 1.281 msaitoh default:
8866 1.281 msaitoh panic("wm_gmii_mediachange: bad media 0x%x",
8867 1.281 msaitoh ife->ifm_media);
8868 1.281 msaitoh }
8869 1.134 msaitoh }
8870 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8871 1.281 msaitoh if (sc->sc_type <= WM_T_82543)
8872 1.281 msaitoh wm_gmii_reset(sc);
8873 1.281 msaitoh
8874 1.281 msaitoh if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
8875 1.281 msaitoh return 0;
8876 1.281 msaitoh return rc;
8877 1.281 msaitoh }
8878 1.1 thorpej
8879 1.324 msaitoh /*
8880 1.324 msaitoh * wm_gmii_mediastatus: [ifmedia interface function]
8881 1.324 msaitoh *
8882 1.324 msaitoh * Get the current interface media status on a 1000BASE-T device.
8883 1.324 msaitoh */
8884 1.324 msaitoh static void
8885 1.324 msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
8886 1.324 msaitoh {
8887 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
8888 1.324 msaitoh
8889 1.324 msaitoh ether_mediastatus(ifp, ifmr);
8890 1.324 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
8891 1.324 msaitoh | sc->sc_flowflags;
8892 1.324 msaitoh }
8893 1.324 msaitoh
8894 1.281 msaitoh #define MDI_IO CTRL_SWDPIN(2)
8895 1.281 msaitoh #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
8896 1.281 msaitoh #define MDI_CLK CTRL_SWDPIN(3)
8897 1.1 thorpej
8898 1.281 msaitoh static void
8899 1.281 msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
8900 1.281 msaitoh {
8901 1.281 msaitoh uint32_t i, v;
8902 1.134 msaitoh
8903 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
8904 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
8905 1.281 msaitoh v |= MDI_DIR | CTRL_SWDPIO(3);
8906 1.134 msaitoh
8907 1.281 msaitoh for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
8908 1.281 msaitoh if (data & i)
8909 1.281 msaitoh v |= MDI_IO;
8910 1.281 msaitoh else
8911 1.281 msaitoh v &= ~MDI_IO;
8912 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8913 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8914 1.281 msaitoh delay(10);
8915 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8916 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8917 1.281 msaitoh delay(10);
8918 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8919 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8920 1.281 msaitoh delay(10);
8921 1.281 msaitoh }
8922 1.281 msaitoh }
8923 1.134 msaitoh
8924 1.281 msaitoh static uint32_t
8925 1.281 msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
8926 1.281 msaitoh {
8927 1.281 msaitoh uint32_t v, i, data = 0;
8928 1.1 thorpej
8929 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
8930 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
8931 1.281 msaitoh v |= CTRL_SWDPIO(3);
8932 1.134 msaitoh
8933 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8934 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8935 1.281 msaitoh delay(10);
8936 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8937 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8938 1.281 msaitoh delay(10);
8939 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8940 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8941 1.281 msaitoh delay(10);
8942 1.173 msaitoh
8943 1.281 msaitoh for (i = 0; i < 16; i++) {
8944 1.281 msaitoh data <<= 1;
8945 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8946 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8947 1.281 msaitoh delay(10);
8948 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
8949 1.281 msaitoh data |= 1;
8950 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8951 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8952 1.281 msaitoh delay(10);
8953 1.1 thorpej }
8954 1.1 thorpej
8955 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
8956 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8957 1.281 msaitoh delay(10);
8958 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
8959 1.281 msaitoh CSR_WRITE_FLUSH(sc);
8960 1.281 msaitoh delay(10);
8961 1.1 thorpej
8962 1.281 msaitoh return data;
8963 1.1 thorpej }
8964 1.1 thorpej
8965 1.281 msaitoh #undef MDI_IO
8966 1.281 msaitoh #undef MDI_DIR
8967 1.281 msaitoh #undef MDI_CLK
8968 1.281 msaitoh
8969 1.1 thorpej /*
8970 1.281 msaitoh * wm_gmii_i82543_readreg: [mii interface function]
8971 1.1 thorpej *
8972 1.281 msaitoh * Read a PHY register on the GMII (i82543 version).
8973 1.1 thorpej */
8974 1.281 msaitoh static int
8975 1.281 msaitoh wm_gmii_i82543_readreg(device_t self, int phy, int reg)
8976 1.1 thorpej {
8977 1.281 msaitoh struct wm_softc *sc = device_private(self);
8978 1.281 msaitoh int rv;
8979 1.1 thorpej
8980 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
8981 1.281 msaitoh wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
8982 1.281 msaitoh (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
8983 1.281 msaitoh rv = wm_i82543_mii_recvbits(sc) & 0xffff;
8984 1.1 thorpej
8985 1.388 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
8986 1.281 msaitoh device_xname(sc->sc_dev), phy, reg, rv));
8987 1.173 msaitoh
8988 1.281 msaitoh return rv;
8989 1.1 thorpej }
8990 1.1 thorpej
8991 1.1 thorpej /*
8992 1.281 msaitoh * wm_gmii_i82543_writereg: [mii interface function]
8993 1.1 thorpej *
8994 1.281 msaitoh * Write a PHY register on the GMII (i82543 version).
8995 1.1 thorpej */
8996 1.47 thorpej static void
8997 1.281 msaitoh wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
8998 1.1 thorpej {
8999 1.281 msaitoh struct wm_softc *sc = device_private(self);
9000 1.1 thorpej
9001 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
9002 1.281 msaitoh wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
9003 1.281 msaitoh (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
9004 1.281 msaitoh (MII_COMMAND_START << 30), 32);
9005 1.281 msaitoh }
9006 1.272 ozaki
9007 1.281 msaitoh /*
9008 1.424 msaitoh * wm_gmii_mdic_readreg: [mii interface function]
9009 1.281 msaitoh *
9010 1.281 msaitoh * Read a PHY register on the GMII.
9011 1.281 msaitoh */
9012 1.281 msaitoh static int
9013 1.424 msaitoh wm_gmii_mdic_readreg(device_t self, int phy, int reg)
9014 1.281 msaitoh {
9015 1.281 msaitoh struct wm_softc *sc = device_private(self);
9016 1.281 msaitoh uint32_t mdic = 0;
9017 1.281 msaitoh int i, rv;
9018 1.279 msaitoh
9019 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
9020 1.281 msaitoh MDIC_REGADD(reg));
9021 1.1 thorpej
9022 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
9023 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
9024 1.281 msaitoh if (mdic & MDIC_READY)
9025 1.281 msaitoh break;
9026 1.327 msaitoh delay(50);
9027 1.1 thorpej }
9028 1.1 thorpej
9029 1.281 msaitoh if ((mdic & MDIC_READY) == 0) {
9030 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
9031 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
9032 1.281 msaitoh rv = 0;
9033 1.281 msaitoh } else if (mdic & MDIC_E) {
9034 1.281 msaitoh #if 0 /* This is normal if no PHY is present. */
9035 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
9036 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
9037 1.281 msaitoh #endif
9038 1.281 msaitoh rv = 0;
9039 1.281 msaitoh } else {
9040 1.281 msaitoh rv = MDIC_DATA(mdic);
9041 1.281 msaitoh if (rv == 0xffff)
9042 1.281 msaitoh rv = 0;
9043 1.173 msaitoh }
9044 1.173 msaitoh
9045 1.281 msaitoh return rv;
9046 1.1 thorpej }
9047 1.1 thorpej
9048 1.1 thorpej /*
9049 1.424 msaitoh * wm_gmii_mdic_writereg: [mii interface function]
9050 1.1 thorpej *
9051 1.281 msaitoh * Write a PHY register on the GMII.
9052 1.1 thorpej */
9053 1.47 thorpej static void
9054 1.424 msaitoh wm_gmii_mdic_writereg(device_t self, int phy, int reg, int val)
9055 1.1 thorpej {
9056 1.281 msaitoh struct wm_softc *sc = device_private(self);
9057 1.281 msaitoh uint32_t mdic = 0;
9058 1.281 msaitoh int i;
9059 1.281 msaitoh
9060 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
9061 1.281 msaitoh MDIC_REGADD(reg) | MDIC_DATA(val));
9062 1.1 thorpej
9063 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
9064 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
9065 1.281 msaitoh if (mdic & MDIC_READY)
9066 1.281 msaitoh break;
9067 1.327 msaitoh delay(50);
9068 1.127 bouyer }
9069 1.1 thorpej
9070 1.281 msaitoh if ((mdic & MDIC_READY) == 0)
9071 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
9072 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
9073 1.281 msaitoh else if (mdic & MDIC_E)
9074 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
9075 1.281 msaitoh device_xname(sc->sc_dev), phy, reg);
9076 1.281 msaitoh }
9077 1.133 msaitoh
9078 1.281 msaitoh /*
9079 1.424 msaitoh * wm_gmii_i82544_readreg: [mii interface function]
9080 1.424 msaitoh *
9081 1.424 msaitoh * Read a PHY register on the GMII.
9082 1.424 msaitoh */
9083 1.424 msaitoh static int
9084 1.424 msaitoh wm_gmii_i82544_readreg(device_t self, int phy, int reg)
9085 1.424 msaitoh {
9086 1.424 msaitoh struct wm_softc *sc = device_private(self);
9087 1.424 msaitoh int rv;
9088 1.424 msaitoh
9089 1.424 msaitoh if (sc->phy.acquire(sc)) {
9090 1.424 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9091 1.424 msaitoh __func__);
9092 1.424 msaitoh return 0;
9093 1.424 msaitoh }
9094 1.424 msaitoh rv = wm_gmii_mdic_readreg(self, phy, reg);
9095 1.424 msaitoh sc->phy.release(sc);
9096 1.424 msaitoh
9097 1.424 msaitoh return rv;
9098 1.424 msaitoh }
9099 1.424 msaitoh
9100 1.424 msaitoh /*
9101 1.424 msaitoh * wm_gmii_i82544_writereg: [mii interface function]
9102 1.424 msaitoh *
9103 1.424 msaitoh * Write a PHY register on the GMII.
9104 1.424 msaitoh */
9105 1.424 msaitoh static void
9106 1.424 msaitoh wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
9107 1.424 msaitoh {
9108 1.424 msaitoh struct wm_softc *sc = device_private(self);
9109 1.424 msaitoh
9110 1.424 msaitoh if (sc->phy.acquire(sc)) {
9111 1.424 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9112 1.424 msaitoh __func__);
9113 1.424 msaitoh }
9114 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, reg, val);
9115 1.424 msaitoh sc->phy.release(sc);
9116 1.424 msaitoh }
9117 1.424 msaitoh
9118 1.424 msaitoh /*
9119 1.281 msaitoh * wm_gmii_i80003_readreg: [mii interface function]
9120 1.281 msaitoh *
9121 1.281 msaitoh * Read a PHY register on the kumeran
9122 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9123 1.281 msaitoh * ressource ...
9124 1.281 msaitoh */
9125 1.281 msaitoh static int
9126 1.281 msaitoh wm_gmii_i80003_readreg(device_t self, int phy, int reg)
9127 1.281 msaitoh {
9128 1.281 msaitoh struct wm_softc *sc = device_private(self);
9129 1.281 msaitoh int rv;
9130 1.1 thorpej
9131 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
9132 1.281 msaitoh return 0;
9133 1.1 thorpej
9134 1.424 msaitoh if (sc->phy.acquire(sc)) {
9135 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9136 1.189 msaitoh __func__);
9137 1.281 msaitoh return 0;
9138 1.1 thorpej }
9139 1.186 msaitoh
9140 1.432 msaitoh if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG) {
9141 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
9142 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
9143 1.281 msaitoh } else {
9144 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
9145 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
9146 1.189 msaitoh }
9147 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
9148 1.281 msaitoh delay(200);
9149 1.432 msaitoh rv = wm_gmii_mdic_readreg(self, phy, reg & MII_ADDRMASK);
9150 1.281 msaitoh delay(200);
9151 1.424 msaitoh sc->phy.release(sc);
9152 1.189 msaitoh
9153 1.281 msaitoh return rv;
9154 1.281 msaitoh }
9155 1.190 msaitoh
9156 1.281 msaitoh /*
9157 1.281 msaitoh * wm_gmii_i80003_writereg: [mii interface function]
9158 1.281 msaitoh *
9159 1.281 msaitoh * Write a PHY register on the kumeran.
9160 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9161 1.281 msaitoh * ressource ...
9162 1.281 msaitoh */
9163 1.281 msaitoh static void
9164 1.281 msaitoh wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
9165 1.281 msaitoh {
9166 1.281 msaitoh struct wm_softc *sc = device_private(self);
9167 1.221 msaitoh
9168 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
9169 1.281 msaitoh return;
9170 1.190 msaitoh
9171 1.424 msaitoh if (sc->phy.acquire(sc)) {
9172 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9173 1.281 msaitoh __func__);
9174 1.281 msaitoh return;
9175 1.281 msaitoh }
9176 1.192 msaitoh
9177 1.432 msaitoh if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG) {
9178 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
9179 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
9180 1.281 msaitoh } else {
9181 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
9182 1.281 msaitoh reg >> GG82563_PAGE_SHIFT);
9183 1.189 msaitoh }
9184 1.281 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
9185 1.281 msaitoh delay(200);
9186 1.432 msaitoh wm_gmii_mdic_writereg(self, phy, reg & MII_ADDRMASK, val);
9187 1.281 msaitoh delay(200);
9188 1.281 msaitoh
9189 1.424 msaitoh sc->phy.release(sc);
9190 1.1 thorpej }
9191 1.1 thorpej
9192 1.1 thorpej /*
9193 1.281 msaitoh * wm_gmii_bm_readreg: [mii interface function]
9194 1.265 msaitoh *
9195 1.281 msaitoh * Read a PHY register on the kumeran
9196 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9197 1.281 msaitoh * ressource ...
9198 1.265 msaitoh */
9199 1.265 msaitoh static int
9200 1.281 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
9201 1.265 msaitoh {
9202 1.281 msaitoh struct wm_softc *sc = device_private(self);
9203 1.435 msaitoh uint16_t page = reg >> BME1000_PAGE_SHIFT;
9204 1.435 msaitoh uint16_t val;
9205 1.281 msaitoh int rv;
9206 1.265 msaitoh
9207 1.424 msaitoh if (sc->phy.acquire(sc)) {
9208 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9209 1.281 msaitoh __func__);
9210 1.281 msaitoh return 0;
9211 1.281 msaitoh }
9212 1.265 msaitoh
9213 1.435 msaitoh if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
9214 1.435 msaitoh phy = ((page >= 768) || ((page == 0) && (reg == 25))
9215 1.435 msaitoh || (reg == 31)) ? 1 : phy;
9216 1.435 msaitoh /* Page 800 works differently than the rest so it has its own func */
9217 1.435 msaitoh if (page == BM_WUC_PAGE) {
9218 1.435 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
9219 1.435 msaitoh rv = val;
9220 1.435 msaitoh goto release;
9221 1.435 msaitoh }
9222 1.435 msaitoh
9223 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
9224 1.435 msaitoh if ((phy == 1) && (sc->sc_type != WM_T_82574)
9225 1.435 msaitoh && (sc->sc_type != WM_T_82583))
9226 1.424 msaitoh wm_gmii_mdic_writereg(self, phy,
9227 1.435 msaitoh MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
9228 1.281 msaitoh else
9229 1.424 msaitoh wm_gmii_mdic_writereg(self, phy,
9230 1.435 msaitoh BME1000_PHY_PAGE_SELECT, page);
9231 1.265 msaitoh }
9232 1.265 msaitoh
9233 1.432 msaitoh rv = wm_gmii_mdic_readreg(self, phy, reg & MII_ADDRMASK);
9234 1.435 msaitoh
9235 1.435 msaitoh release:
9236 1.424 msaitoh sc->phy.release(sc);
9237 1.281 msaitoh return rv;
9238 1.265 msaitoh }
9239 1.265 msaitoh
9240 1.265 msaitoh /*
9241 1.281 msaitoh * wm_gmii_bm_writereg: [mii interface function]
9242 1.1 thorpej *
9243 1.281 msaitoh * Write a PHY register on the kumeran.
9244 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9245 1.281 msaitoh * ressource ...
9246 1.1 thorpej */
9247 1.47 thorpej static void
9248 1.281 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
9249 1.281 msaitoh {
9250 1.281 msaitoh struct wm_softc *sc = device_private(self);
9251 1.435 msaitoh uint16_t page = reg >> BME1000_PAGE_SHIFT;
9252 1.281 msaitoh
9253 1.424 msaitoh if (sc->phy.acquire(sc)) {
9254 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9255 1.281 msaitoh __func__);
9256 1.281 msaitoh return;
9257 1.281 msaitoh }
9258 1.281 msaitoh
9259 1.435 msaitoh if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
9260 1.435 msaitoh phy = ((page >= 768) || ((page == 0) && (reg == 25))
9261 1.435 msaitoh || (reg == 31)) ? 1 : phy;
9262 1.435 msaitoh /* Page 800 works differently than the rest so it has its own func */
9263 1.435 msaitoh if (page == BM_WUC_PAGE) {
9264 1.435 msaitoh uint16_t tmp;
9265 1.435 msaitoh
9266 1.435 msaitoh tmp = val;
9267 1.435 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
9268 1.435 msaitoh goto release;
9269 1.435 msaitoh }
9270 1.435 msaitoh
9271 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
9272 1.435 msaitoh if ((phy == 1) && (sc->sc_type != WM_T_82574)
9273 1.435 msaitoh && (sc->sc_type != WM_T_82583))
9274 1.424 msaitoh wm_gmii_mdic_writereg(self, phy,
9275 1.435 msaitoh MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
9276 1.281 msaitoh else
9277 1.424 msaitoh wm_gmii_mdic_writereg(self, phy,
9278 1.435 msaitoh BME1000_PHY_PAGE_SELECT, page);
9279 1.281 msaitoh }
9280 1.281 msaitoh
9281 1.432 msaitoh wm_gmii_mdic_writereg(self, phy, reg & MII_ADDRMASK, val);
9282 1.435 msaitoh
9283 1.435 msaitoh release:
9284 1.424 msaitoh sc->phy.release(sc);
9285 1.281 msaitoh }
9286 1.281 msaitoh
9287 1.281 msaitoh static void
9288 1.281 msaitoh wm_access_phy_wakeup_reg_bm(device_t self, int offset, int16_t *val, int rd)
9289 1.1 thorpej {
9290 1.281 msaitoh struct wm_softc *sc = device_private(self);
9291 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
9292 1.441 msaitoh uint16_t wuce, reg;
9293 1.281 msaitoh
9294 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
9295 1.425 msaitoh device_xname(sc->sc_dev), __func__));
9296 1.281 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
9297 1.281 msaitoh if (sc->sc_type == WM_T_PCH) {
9298 1.281 msaitoh /* XXX e1000 driver do nothing... why? */
9299 1.281 msaitoh }
9300 1.281 msaitoh
9301 1.441 msaitoh /*
9302 1.441 msaitoh * 1) Enable PHY wakeup register first.
9303 1.441 msaitoh * See e1000_enable_phy_wakeup_reg_access_bm().
9304 1.441 msaitoh */
9305 1.441 msaitoh
9306 1.281 msaitoh /* Set page 769 */
9307 1.425 msaitoh wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
9308 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
9309 1.281 msaitoh
9310 1.441 msaitoh /* Read WUCE and save it */
9311 1.425 msaitoh wuce = wm_gmii_mdic_readreg(self, 1, BM_WUC_ENABLE_REG);
9312 1.281 msaitoh
9313 1.441 msaitoh reg = wuce | BM_WUC_ENABLE_BIT;
9314 1.441 msaitoh reg &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
9315 1.441 msaitoh wm_gmii_mdic_writereg(self, 1, BM_WUC_ENABLE_REG, reg);
9316 1.281 msaitoh
9317 1.281 msaitoh /* Select page 800 */
9318 1.425 msaitoh wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
9319 1.281 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
9320 1.1 thorpej
9321 1.441 msaitoh /*
9322 1.441 msaitoh * 2) Access PHY wakeup register.
9323 1.441 msaitoh * See e1000_access_phy_wakeup_reg_bm.
9324 1.441 msaitoh */
9325 1.441 msaitoh
9326 1.281 msaitoh /* Write page 800 */
9327 1.425 msaitoh wm_gmii_mdic_writereg(self, 1, BM_WUC_ADDRESS_OPCODE, regnum);
9328 1.1 thorpej
9329 1.281 msaitoh if (rd)
9330 1.425 msaitoh *val = wm_gmii_mdic_readreg(self, 1, BM_WUC_DATA_OPCODE);
9331 1.127 bouyer else
9332 1.425 msaitoh wm_gmii_mdic_writereg(self, 1, BM_WUC_DATA_OPCODE, *val);
9333 1.281 msaitoh
9334 1.441 msaitoh /*
9335 1.441 msaitoh * 3) Disable PHY wakeup register.
9336 1.441 msaitoh * See e1000_disable_phy_wakeup_reg_access_bm().
9337 1.441 msaitoh */
9338 1.281 msaitoh /* Set page 769 */
9339 1.425 msaitoh wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
9340 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
9341 1.281 msaitoh
9342 1.425 msaitoh wm_gmii_mdic_writereg(self, 1, BM_WUC_ENABLE_REG, wuce);
9343 1.281 msaitoh }
9344 1.281 msaitoh
9345 1.281 msaitoh /*
9346 1.281 msaitoh * wm_gmii_hv_readreg: [mii interface function]
9347 1.281 msaitoh *
9348 1.281 msaitoh * Read a PHY register on the kumeran
9349 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9350 1.281 msaitoh * ressource ...
9351 1.281 msaitoh */
9352 1.281 msaitoh static int
9353 1.281 msaitoh wm_gmii_hv_readreg(device_t self, int phy, int reg)
9354 1.281 msaitoh {
9355 1.281 msaitoh struct wm_softc *sc = device_private(self);
9356 1.281 msaitoh int rv;
9357 1.281 msaitoh
9358 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
9359 1.425 msaitoh device_xname(sc->sc_dev), __func__));
9360 1.424 msaitoh if (sc->phy.acquire(sc)) {
9361 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9362 1.281 msaitoh __func__);
9363 1.281 msaitoh return 0;
9364 1.281 msaitoh }
9365 1.281 msaitoh
9366 1.424 msaitoh rv = wm_gmii_hv_readreg_locked(self, phy, reg);
9367 1.424 msaitoh sc->phy.release(sc);
9368 1.424 msaitoh return rv;
9369 1.424 msaitoh }
9370 1.424 msaitoh
9371 1.424 msaitoh static int
9372 1.424 msaitoh wm_gmii_hv_readreg_locked(device_t self, int phy, int reg)
9373 1.424 msaitoh {
9374 1.424 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
9375 1.424 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
9376 1.424 msaitoh uint16_t val;
9377 1.424 msaitoh int rv;
9378 1.424 msaitoh
9379 1.437 msaitoh phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
9380 1.1 thorpej
9381 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
9382 1.281 msaitoh if (page == BM_WUC_PAGE) {
9383 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &val, 1);
9384 1.281 msaitoh return val;
9385 1.281 msaitoh }
9386 1.1 thorpej
9387 1.244 msaitoh /*
9388 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
9389 1.281 msaitoh * own func
9390 1.244 msaitoh */
9391 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
9392 1.281 msaitoh printf("gmii_hv_readreg!!!\n");
9393 1.281 msaitoh return 0;
9394 1.281 msaitoh }
9395 1.281 msaitoh
9396 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
9397 1.424 msaitoh wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
9398 1.281 msaitoh page << BME1000_PAGE_SHIFT);
9399 1.1 thorpej }
9400 1.1 thorpej
9401 1.432 msaitoh rv = wm_gmii_mdic_readreg(self, phy, regnum & MII_ADDRMASK);
9402 1.281 msaitoh return rv;
9403 1.281 msaitoh }
9404 1.1 thorpej
9405 1.281 msaitoh /*
9406 1.281 msaitoh * wm_gmii_hv_writereg: [mii interface function]
9407 1.281 msaitoh *
9408 1.281 msaitoh * Write a PHY register on the kumeran.
9409 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9410 1.281 msaitoh * ressource ...
9411 1.281 msaitoh */
9412 1.281 msaitoh static void
9413 1.281 msaitoh wm_gmii_hv_writereg(device_t self, int phy, int reg, int val)
9414 1.281 msaitoh {
9415 1.281 msaitoh struct wm_softc *sc = device_private(self);
9416 1.1 thorpej
9417 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
9418 1.425 msaitoh device_xname(sc->sc_dev), __func__));
9419 1.425 msaitoh
9420 1.424 msaitoh if (sc->phy.acquire(sc)) {
9421 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9422 1.281 msaitoh __func__);
9423 1.281 msaitoh return;
9424 1.281 msaitoh }
9425 1.208 msaitoh
9426 1.424 msaitoh wm_gmii_hv_writereg_locked(self, phy, reg, val);
9427 1.424 msaitoh sc->phy.release(sc);
9428 1.424 msaitoh }
9429 1.424 msaitoh
9430 1.424 msaitoh static void
9431 1.424 msaitoh wm_gmii_hv_writereg_locked(device_t self, int phy, int reg, int val)
9432 1.424 msaitoh {
9433 1.437 msaitoh struct wm_softc *sc = device_private(self);
9434 1.424 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
9435 1.424 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
9436 1.424 msaitoh
9437 1.437 msaitoh phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
9438 1.265 msaitoh
9439 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
9440 1.281 msaitoh if (page == BM_WUC_PAGE) {
9441 1.281 msaitoh uint16_t tmp;
9442 1.208 msaitoh
9443 1.281 msaitoh tmp = val;
9444 1.281 msaitoh wm_access_phy_wakeup_reg_bm(self, reg, &tmp, 0);
9445 1.281 msaitoh return;
9446 1.208 msaitoh }
9447 1.184 msaitoh
9448 1.244 msaitoh /*
9449 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
9450 1.281 msaitoh * own func
9451 1.244 msaitoh */
9452 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
9453 1.281 msaitoh printf("gmii_hv_writereg!!!\n");
9454 1.281 msaitoh return;
9455 1.221 msaitoh }
9456 1.244 msaitoh
9457 1.437 msaitoh {
9458 1.437 msaitoh /*
9459 1.437 msaitoh * XXX Workaround MDIO accesses being disabled after entering
9460 1.437 msaitoh * IEEE Power Down (whenever bit 11 of the PHY control
9461 1.437 msaitoh * register is set)
9462 1.437 msaitoh */
9463 1.437 msaitoh if (sc->sc_phytype == WMPHY_82578) {
9464 1.437 msaitoh struct mii_softc *child;
9465 1.437 msaitoh
9466 1.437 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
9467 1.437 msaitoh if ((child != NULL) && (child->mii_mpd_rev >= 1)
9468 1.437 msaitoh && (phy == 2) && ((regnum & MII_ADDRMASK) == 0)
9469 1.437 msaitoh && ((val & (1 << 11)) != 0)) {
9470 1.437 msaitoh printf("XXX need workaround\n");
9471 1.437 msaitoh }
9472 1.437 msaitoh }
9473 1.184 msaitoh
9474 1.437 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
9475 1.437 msaitoh wm_gmii_mdic_writereg(self, 1, MII_IGPHY_PAGE_SELECT,
9476 1.437 msaitoh page << BME1000_PAGE_SHIFT);
9477 1.437 msaitoh }
9478 1.281 msaitoh }
9479 1.281 msaitoh
9480 1.432 msaitoh wm_gmii_mdic_writereg(self, phy, regnum & MII_ADDRMASK, val);
9481 1.281 msaitoh }
9482 1.281 msaitoh
9483 1.281 msaitoh /*
9484 1.281 msaitoh * wm_gmii_82580_readreg: [mii interface function]
9485 1.281 msaitoh *
9486 1.281 msaitoh * Read a PHY register on the 82580 and I350.
9487 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9488 1.281 msaitoh * ressource ...
9489 1.281 msaitoh */
9490 1.281 msaitoh static int
9491 1.281 msaitoh wm_gmii_82580_readreg(device_t self, int phy, int reg)
9492 1.281 msaitoh {
9493 1.281 msaitoh struct wm_softc *sc = device_private(self);
9494 1.281 msaitoh int rv;
9495 1.281 msaitoh
9496 1.424 msaitoh if (sc->phy.acquire(sc) != 0) {
9497 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9498 1.281 msaitoh __func__);
9499 1.281 msaitoh return 0;
9500 1.184 msaitoh }
9501 1.244 msaitoh
9502 1.424 msaitoh rv = wm_gmii_mdic_readreg(self, phy, reg);
9503 1.202 msaitoh
9504 1.424 msaitoh sc->phy.release(sc);
9505 1.281 msaitoh return rv;
9506 1.281 msaitoh }
9507 1.202 msaitoh
9508 1.281 msaitoh /*
9509 1.281 msaitoh * wm_gmii_82580_writereg: [mii interface function]
9510 1.281 msaitoh *
9511 1.281 msaitoh * Write a PHY register on the 82580 and I350.
9512 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9513 1.281 msaitoh * ressource ...
9514 1.281 msaitoh */
9515 1.281 msaitoh static void
9516 1.281 msaitoh wm_gmii_82580_writereg(device_t self, int phy, int reg, int val)
9517 1.281 msaitoh {
9518 1.281 msaitoh struct wm_softc *sc = device_private(self);
9519 1.202 msaitoh
9520 1.424 msaitoh if (sc->phy.acquire(sc) != 0) {
9521 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9522 1.281 msaitoh __func__);
9523 1.281 msaitoh return;
9524 1.192 msaitoh }
9525 1.281 msaitoh
9526 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, reg, val);
9527 1.281 msaitoh
9528 1.424 msaitoh sc->phy.release(sc);
9529 1.1 thorpej }
9530 1.1 thorpej
9531 1.1 thorpej /*
9532 1.329 msaitoh * wm_gmii_gs40g_readreg: [mii interface function]
9533 1.329 msaitoh *
9534 1.329 msaitoh * Read a PHY register on the I2100 and I211.
9535 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9536 1.329 msaitoh * ressource ...
9537 1.329 msaitoh */
9538 1.329 msaitoh static int
9539 1.329 msaitoh wm_gmii_gs40g_readreg(device_t self, int phy, int reg)
9540 1.329 msaitoh {
9541 1.329 msaitoh struct wm_softc *sc = device_private(self);
9542 1.329 msaitoh int page, offset;
9543 1.329 msaitoh int rv;
9544 1.329 msaitoh
9545 1.329 msaitoh /* Acquire semaphore */
9546 1.424 msaitoh if (sc->phy.acquire(sc)) {
9547 1.329 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9548 1.329 msaitoh __func__);
9549 1.329 msaitoh return 0;
9550 1.329 msaitoh }
9551 1.329 msaitoh
9552 1.329 msaitoh /* Page select */
9553 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
9554 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, GS40G_PAGE_SELECT, page);
9555 1.329 msaitoh
9556 1.329 msaitoh /* Read reg */
9557 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
9558 1.424 msaitoh rv = wm_gmii_mdic_readreg(self, phy, offset);
9559 1.329 msaitoh
9560 1.424 msaitoh sc->phy.release(sc);
9561 1.329 msaitoh return rv;
9562 1.329 msaitoh }
9563 1.329 msaitoh
9564 1.329 msaitoh /*
9565 1.329 msaitoh * wm_gmii_gs40g_writereg: [mii interface function]
9566 1.329 msaitoh *
9567 1.329 msaitoh * Write a PHY register on the I210 and I211.
9568 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9569 1.329 msaitoh * ressource ...
9570 1.329 msaitoh */
9571 1.329 msaitoh static void
9572 1.329 msaitoh wm_gmii_gs40g_writereg(device_t self, int phy, int reg, int val)
9573 1.329 msaitoh {
9574 1.329 msaitoh struct wm_softc *sc = device_private(self);
9575 1.329 msaitoh int page, offset;
9576 1.329 msaitoh
9577 1.329 msaitoh /* Acquire semaphore */
9578 1.424 msaitoh if (sc->phy.acquire(sc)) {
9579 1.329 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9580 1.329 msaitoh __func__);
9581 1.329 msaitoh return;
9582 1.329 msaitoh }
9583 1.329 msaitoh
9584 1.329 msaitoh /* Page select */
9585 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
9586 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, GS40G_PAGE_SELECT, page);
9587 1.329 msaitoh
9588 1.329 msaitoh /* Write reg */
9589 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
9590 1.424 msaitoh wm_gmii_mdic_writereg(self, phy, offset, val);
9591 1.329 msaitoh
9592 1.329 msaitoh /* Release semaphore */
9593 1.424 msaitoh sc->phy.release(sc);
9594 1.329 msaitoh }
9595 1.329 msaitoh
9596 1.329 msaitoh /*
9597 1.281 msaitoh * wm_gmii_statchg: [mii interface function]
9598 1.1 thorpej *
9599 1.281 msaitoh * Callback from MII layer when media changes.
9600 1.1 thorpej */
9601 1.47 thorpej static void
9602 1.281 msaitoh wm_gmii_statchg(struct ifnet *ifp)
9603 1.1 thorpej {
9604 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
9605 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
9606 1.1 thorpej
9607 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
9608 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
9609 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
9610 1.1 thorpej
9611 1.281 msaitoh /*
9612 1.281 msaitoh * Get flow control negotiation result.
9613 1.281 msaitoh */
9614 1.281 msaitoh if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
9615 1.281 msaitoh (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
9616 1.281 msaitoh sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
9617 1.281 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
9618 1.281 msaitoh }
9619 1.1 thorpej
9620 1.281 msaitoh if (sc->sc_flowflags & IFM_FLOW) {
9621 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
9622 1.281 msaitoh sc->sc_ctrl |= CTRL_TFCE;
9623 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
9624 1.281 msaitoh }
9625 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
9626 1.281 msaitoh sc->sc_ctrl |= CTRL_RFCE;
9627 1.281 msaitoh }
9628 1.152 dyoung
9629 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
9630 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9631 1.281 msaitoh ("%s: LINK: statchg: FDX\n", ifp->if_xname));
9632 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
9633 1.152 dyoung } else {
9634 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
9635 1.281 msaitoh ("%s: LINK: statchg: HDX\n", ifp->if_xname));
9636 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
9637 1.281 msaitoh }
9638 1.281 msaitoh
9639 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9640 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
9641 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
9642 1.281 msaitoh : WMREG_FCRTL, sc->sc_fcrtl);
9643 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
9644 1.281 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
9645 1.152 dyoung case IFM_1000_T:
9646 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
9647 1.281 msaitoh KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
9648 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
9649 1.152 dyoung break;
9650 1.152 dyoung default:
9651 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
9652 1.281 msaitoh KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
9653 1.281 msaitoh sc->sc_tipg = TIPG_10_100_80003_DFLT;
9654 1.281 msaitoh break;
9655 1.127 bouyer }
9656 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
9657 1.127 bouyer }
9658 1.1 thorpej }
9659 1.1 thorpej
9660 1.453 msaitoh /* kumeran related (80003, ICH* and PCH*) */
9661 1.453 msaitoh
9662 1.281 msaitoh /*
9663 1.281 msaitoh * wm_kmrn_readreg:
9664 1.281 msaitoh *
9665 1.281 msaitoh * Read a kumeran register
9666 1.281 msaitoh */
9667 1.281 msaitoh static int
9668 1.281 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
9669 1.1 thorpej {
9670 1.281 msaitoh int rv;
9671 1.1 thorpej
9672 1.424 msaitoh if (sc->sc_type == WM_T_80003)
9673 1.424 msaitoh rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9674 1.424 msaitoh else
9675 1.424 msaitoh rv = sc->phy.acquire(sc);
9676 1.424 msaitoh if (rv != 0) {
9677 1.424 msaitoh aprint_error_dev(sc->sc_dev,
9678 1.424 msaitoh "%s: failed to get semaphore\n", __func__);
9679 1.424 msaitoh return 0;
9680 1.1 thorpej }
9681 1.1 thorpej
9682 1.425 msaitoh rv = wm_kmrn_readreg_locked(sc, reg);
9683 1.424 msaitoh
9684 1.424 msaitoh if (sc->sc_type == WM_T_80003)
9685 1.424 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9686 1.424 msaitoh else
9687 1.424 msaitoh sc->phy.release(sc);
9688 1.424 msaitoh
9689 1.424 msaitoh return rv;
9690 1.424 msaitoh }
9691 1.424 msaitoh
9692 1.424 msaitoh static int
9693 1.424 msaitoh wm_kmrn_readreg_locked(struct wm_softc *sc, int reg)
9694 1.424 msaitoh {
9695 1.424 msaitoh int rv;
9696 1.424 msaitoh
9697 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
9698 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
9699 1.281 msaitoh KUMCTRLSTA_REN);
9700 1.266 msaitoh CSR_WRITE_FLUSH(sc);
9701 1.281 msaitoh delay(2);
9702 1.1 thorpej
9703 1.281 msaitoh rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
9704 1.1 thorpej
9705 1.281 msaitoh return rv;
9706 1.1 thorpej }
9707 1.1 thorpej
9708 1.1 thorpej /*
9709 1.281 msaitoh * wm_kmrn_writereg:
9710 1.1 thorpej *
9711 1.281 msaitoh * Write a kumeran register
9712 1.1 thorpej */
9713 1.281 msaitoh static void
9714 1.281 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
9715 1.1 thorpej {
9716 1.424 msaitoh int rv;
9717 1.1 thorpej
9718 1.424 msaitoh if (sc->sc_type == WM_T_80003)
9719 1.424 msaitoh rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9720 1.424 msaitoh else
9721 1.424 msaitoh rv = sc->phy.acquire(sc);
9722 1.424 msaitoh if (rv != 0) {
9723 1.424 msaitoh aprint_error_dev(sc->sc_dev,
9724 1.424 msaitoh "%s: failed to get semaphore\n", __func__);
9725 1.424 msaitoh return;
9726 1.281 msaitoh }
9727 1.1 thorpej
9728 1.424 msaitoh wm_kmrn_writereg_locked(sc, reg, val);
9729 1.424 msaitoh
9730 1.424 msaitoh if (sc->sc_type == WM_T_80003)
9731 1.424 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
9732 1.424 msaitoh else
9733 1.424 msaitoh sc->phy.release(sc);
9734 1.424 msaitoh }
9735 1.424 msaitoh
9736 1.424 msaitoh static void
9737 1.424 msaitoh wm_kmrn_writereg_locked(struct wm_softc *sc, int reg, int val)
9738 1.424 msaitoh {
9739 1.424 msaitoh
9740 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
9741 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
9742 1.281 msaitoh (val & KUMCTRLSTA_MASK));
9743 1.1 thorpej }
9744 1.1 thorpej
9745 1.281 msaitoh /* SGMII related */
9746 1.281 msaitoh
9747 1.1 thorpej /*
9748 1.281 msaitoh * wm_sgmii_uses_mdio
9749 1.1 thorpej *
9750 1.281 msaitoh * Check whether the transaction is to the internal PHY or the external
9751 1.281 msaitoh * MDIO interface. Return true if it's MDIO.
9752 1.281 msaitoh */
9753 1.281 msaitoh static bool
9754 1.281 msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
9755 1.281 msaitoh {
9756 1.281 msaitoh uint32_t reg;
9757 1.281 msaitoh bool ismdio = false;
9758 1.281 msaitoh
9759 1.281 msaitoh switch (sc->sc_type) {
9760 1.281 msaitoh case WM_T_82575:
9761 1.281 msaitoh case WM_T_82576:
9762 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
9763 1.281 msaitoh ismdio = ((reg & MDIC_DEST) != 0);
9764 1.281 msaitoh break;
9765 1.281 msaitoh case WM_T_82580:
9766 1.281 msaitoh case WM_T_I350:
9767 1.281 msaitoh case WM_T_I354:
9768 1.281 msaitoh case WM_T_I210:
9769 1.281 msaitoh case WM_T_I211:
9770 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
9771 1.281 msaitoh ismdio = ((reg & MDICNFG_DEST) != 0);
9772 1.281 msaitoh break;
9773 1.281 msaitoh default:
9774 1.281 msaitoh break;
9775 1.281 msaitoh }
9776 1.1 thorpej
9777 1.281 msaitoh return ismdio;
9778 1.1 thorpej }
9779 1.1 thorpej
9780 1.1 thorpej /*
9781 1.281 msaitoh * wm_sgmii_readreg: [mii interface function]
9782 1.1 thorpej *
9783 1.281 msaitoh * Read a PHY register on the SGMII
9784 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9785 1.281 msaitoh * ressource ...
9786 1.1 thorpej */
9787 1.47 thorpej static int
9788 1.281 msaitoh wm_sgmii_readreg(device_t self, int phy, int reg)
9789 1.1 thorpej {
9790 1.157 dyoung struct wm_softc *sc = device_private(self);
9791 1.281 msaitoh uint32_t i2ccmd;
9792 1.1 thorpej int i, rv;
9793 1.1 thorpej
9794 1.424 msaitoh if (sc->phy.acquire(sc)) {
9795 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9796 1.281 msaitoh __func__);
9797 1.281 msaitoh return 0;
9798 1.281 msaitoh }
9799 1.281 msaitoh
9800 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
9801 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
9802 1.281 msaitoh | I2CCMD_OPCODE_READ;
9803 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9804 1.1 thorpej
9805 1.281 msaitoh /* Poll the ready bit */
9806 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9807 1.281 msaitoh delay(50);
9808 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9809 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
9810 1.1 thorpej break;
9811 1.1 thorpej }
9812 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9813 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Read did not complete\n");
9814 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9815 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
9816 1.1 thorpej
9817 1.281 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
9818 1.1 thorpej
9819 1.424 msaitoh sc->phy.release(sc);
9820 1.194 msaitoh return rv;
9821 1.1 thorpej }
9822 1.1 thorpej
9823 1.1 thorpej /*
9824 1.281 msaitoh * wm_sgmii_writereg: [mii interface function]
9825 1.1 thorpej *
9826 1.281 msaitoh * Write a PHY register on the SGMII.
9827 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
9828 1.281 msaitoh * ressource ...
9829 1.1 thorpej */
9830 1.47 thorpej static void
9831 1.281 msaitoh wm_sgmii_writereg(device_t self, int phy, int reg, int val)
9832 1.1 thorpej {
9833 1.157 dyoung struct wm_softc *sc = device_private(self);
9834 1.281 msaitoh uint32_t i2ccmd;
9835 1.1 thorpej int i;
9836 1.314 msaitoh int val_swapped;
9837 1.1 thorpej
9838 1.424 msaitoh if (sc->phy.acquire(sc) != 0) {
9839 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9840 1.281 msaitoh __func__);
9841 1.281 msaitoh return;
9842 1.281 msaitoh }
9843 1.314 msaitoh /* Swap the data bytes for the I2C interface */
9844 1.314 msaitoh val_swapped = ((val >> 8) & 0x00FF) | ((val << 8) & 0xFF00);
9845 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
9846 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
9847 1.314 msaitoh | I2CCMD_OPCODE_WRITE | val_swapped;
9848 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
9849 1.1 thorpej
9850 1.281 msaitoh /* Poll the ready bit */
9851 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
9852 1.281 msaitoh delay(50);
9853 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
9854 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
9855 1.1 thorpej break;
9856 1.1 thorpej }
9857 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
9858 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Write did not complete\n");
9859 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
9860 1.281 msaitoh aprint_error_dev(sc->sc_dev, "I2CCMD Error bit set\n");
9861 1.1 thorpej
9862 1.424 msaitoh sc->phy.release(sc);
9863 1.1 thorpej }
9864 1.1 thorpej
9865 1.281 msaitoh /* TBI related */
9866 1.281 msaitoh
9867 1.127 bouyer /*
9868 1.281 msaitoh * wm_tbi_mediainit:
9869 1.127 bouyer *
9870 1.281 msaitoh * Initialize media for use on 1000BASE-X devices.
9871 1.127 bouyer */
9872 1.127 bouyer static void
9873 1.281 msaitoh wm_tbi_mediainit(struct wm_softc *sc)
9874 1.127 bouyer {
9875 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
9876 1.281 msaitoh const char *sep = "";
9877 1.281 msaitoh
9878 1.281 msaitoh if (sc->sc_type < WM_T_82543)
9879 1.281 msaitoh sc->sc_tipg = TIPG_WM_DFLT;
9880 1.281 msaitoh else
9881 1.281 msaitoh sc->sc_tipg = TIPG_LG_DFLT;
9882 1.281 msaitoh
9883 1.325 msaitoh sc->sc_tbi_serdes_anegticks = 5;
9884 1.281 msaitoh
9885 1.281 msaitoh /* Initialize our media structures */
9886 1.281 msaitoh sc->sc_mii.mii_ifp = ifp;
9887 1.325 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
9888 1.281 msaitoh
9889 1.325 msaitoh if ((sc->sc_type >= WM_T_82575)
9890 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
9891 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
9892 1.325 msaitoh wm_serdes_mediachange, wm_serdes_mediastatus);
9893 1.325 msaitoh else
9894 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
9895 1.325 msaitoh wm_tbi_mediachange, wm_tbi_mediastatus);
9896 1.281 msaitoh
9897 1.281 msaitoh /*
9898 1.281 msaitoh * SWD Pins:
9899 1.281 msaitoh *
9900 1.281 msaitoh * 0 = Link LED (output)
9901 1.281 msaitoh * 1 = Loss Of Signal (input)
9902 1.281 msaitoh */
9903 1.281 msaitoh sc->sc_ctrl |= CTRL_SWDPIO(0);
9904 1.325 msaitoh
9905 1.325 msaitoh /* XXX Perhaps this is only for TBI */
9906 1.325 msaitoh if (sc->sc_mediatype != WM_MEDIATYPE_SERDES)
9907 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIO(1);
9908 1.325 msaitoh
9909 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
9910 1.281 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9911 1.281 msaitoh
9912 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9913 1.127 bouyer
9914 1.281 msaitoh #define ADD(ss, mm, dd) \
9915 1.281 msaitoh do { \
9916 1.281 msaitoh aprint_normal("%s%s", sep, ss); \
9917 1.388 msaitoh ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | (mm), (dd), NULL); \
9918 1.281 msaitoh sep = ", "; \
9919 1.281 msaitoh } while (/*CONSTCOND*/0)
9920 1.127 bouyer
9921 1.281 msaitoh aprint_normal_dev(sc->sc_dev, "");
9922 1.285 msaitoh
9923 1.457 msaitoh if (sc->sc_type == WM_T_I354) {
9924 1.457 msaitoh uint32_t status;
9925 1.457 msaitoh
9926 1.457 msaitoh status = CSR_READ(sc, WMREG_STATUS);
9927 1.457 msaitoh if (((status & STATUS_2P5_SKU) != 0)
9928 1.457 msaitoh && ((status & STATUS_2P5_SKU_OVER) == 0)) {
9929 1.457 msaitoh ADD("2500baseKX-FDX", IFM_2500_SX | IFM_FDX,ANAR_X_FD);
9930 1.457 msaitoh } else
9931 1.457 msaitoh ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX,ANAR_X_FD);
9932 1.457 msaitoh } else if (sc->sc_type == WM_T_82545) {
9933 1.457 msaitoh /* Only 82545 is LX (XXX except SFP) */
9934 1.285 msaitoh ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
9935 1.388 msaitoh ADD("1000baseLX-FDX", IFM_1000_LX | IFM_FDX, ANAR_X_FD);
9936 1.285 msaitoh } else {
9937 1.285 msaitoh ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
9938 1.388 msaitoh ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX, ANAR_X_FD);
9939 1.285 msaitoh }
9940 1.388 msaitoh ADD("auto", IFM_AUTO, ANAR_X_FD | ANAR_X_HD);
9941 1.281 msaitoh aprint_normal("\n");
9942 1.127 bouyer
9943 1.281 msaitoh #undef ADD
9944 1.127 bouyer
9945 1.281 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
9946 1.127 bouyer }
9947 1.127 bouyer
9948 1.127 bouyer /*
9949 1.281 msaitoh * wm_tbi_mediachange: [ifmedia interface function]
9950 1.167 msaitoh *
9951 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-X device.
9952 1.167 msaitoh */
9953 1.281 msaitoh static int
9954 1.281 msaitoh wm_tbi_mediachange(struct ifnet *ifp)
9955 1.167 msaitoh {
9956 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
9957 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9958 1.281 msaitoh uint32_t status;
9959 1.281 msaitoh int i;
9960 1.167 msaitoh
9961 1.325 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
9962 1.325 msaitoh /* XXX need some work for >= 82571 and < 82575 */
9963 1.325 msaitoh if (sc->sc_type < WM_T_82575)
9964 1.325 msaitoh return 0;
9965 1.325 msaitoh }
9966 1.167 msaitoh
9967 1.285 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
9968 1.285 msaitoh || (sc->sc_type >= WM_T_82575))
9969 1.285 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
9970 1.285 msaitoh
9971 1.285 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
9972 1.285 msaitoh sc->sc_txcw = TXCW_ANE;
9973 1.285 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9974 1.285 msaitoh sc->sc_txcw |= TXCW_FD | TXCW_HD;
9975 1.285 msaitoh else if (ife->ifm_media & IFM_FDX)
9976 1.285 msaitoh sc->sc_txcw |= TXCW_FD;
9977 1.285 msaitoh else
9978 1.285 msaitoh sc->sc_txcw |= TXCW_HD;
9979 1.285 msaitoh
9980 1.327 msaitoh if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
9981 1.281 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
9982 1.167 msaitoh
9983 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
9984 1.285 msaitoh device_xname(sc->sc_dev), sc->sc_txcw));
9985 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
9986 1.285 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9987 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9988 1.285 msaitoh delay(1000);
9989 1.167 msaitoh
9990 1.281 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
9991 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
9992 1.192 msaitoh
9993 1.281 msaitoh /*
9994 1.281 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
9995 1.281 msaitoh * optics detect a signal, 0 if they don't.
9996 1.281 msaitoh */
9997 1.281 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
9998 1.281 msaitoh /* Have signal; wait for the link to come up. */
9999 1.281 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
10000 1.281 msaitoh delay(10000);
10001 1.281 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
10002 1.281 msaitoh break;
10003 1.281 msaitoh }
10004 1.192 msaitoh
10005 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
10006 1.281 msaitoh device_xname(sc->sc_dev),i));
10007 1.192 msaitoh
10008 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
10009 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10010 1.281 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
10011 1.281 msaitoh device_xname(sc->sc_dev),status, STATUS_LU));
10012 1.281 msaitoh if (status & STATUS_LU) {
10013 1.281 msaitoh /* Link is up. */
10014 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10015 1.281 msaitoh ("%s: LINK: set media -> link up %s\n",
10016 1.281 msaitoh device_xname(sc->sc_dev),
10017 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
10018 1.192 msaitoh
10019 1.281 msaitoh /*
10020 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
10021 1.281 msaitoh * so we should update sc->sc_ctrl
10022 1.281 msaitoh */
10023 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
10024 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
10025 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
10026 1.281 msaitoh if (status & STATUS_FD)
10027 1.281 msaitoh sc->sc_tctl |=
10028 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
10029 1.281 msaitoh else
10030 1.281 msaitoh sc->sc_tctl |=
10031 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
10032 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
10033 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
10034 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
10035 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
10036 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
10037 1.281 msaitoh sc->sc_fcrtl);
10038 1.281 msaitoh sc->sc_tbi_linkup = 1;
10039 1.281 msaitoh } else {
10040 1.281 msaitoh if (i == WM_LINKUP_TIMEOUT)
10041 1.281 msaitoh wm_check_for_link(sc);
10042 1.281 msaitoh /* Link is down. */
10043 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10044 1.281 msaitoh ("%s: LINK: set media -> link down\n",
10045 1.281 msaitoh device_xname(sc->sc_dev)));
10046 1.281 msaitoh sc->sc_tbi_linkup = 0;
10047 1.281 msaitoh }
10048 1.281 msaitoh } else {
10049 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
10050 1.281 msaitoh device_xname(sc->sc_dev)));
10051 1.281 msaitoh sc->sc_tbi_linkup = 0;
10052 1.281 msaitoh }
10053 1.198 msaitoh
10054 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
10055 1.192 msaitoh
10056 1.281 msaitoh return 0;
10057 1.192 msaitoh }
10058 1.192 msaitoh
10059 1.167 msaitoh /*
10060 1.324 msaitoh * wm_tbi_mediastatus: [ifmedia interface function]
10061 1.324 msaitoh *
10062 1.324 msaitoh * Get the current interface media status on a 1000BASE-X device.
10063 1.324 msaitoh */
10064 1.324 msaitoh static void
10065 1.324 msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
10066 1.324 msaitoh {
10067 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
10068 1.324 msaitoh uint32_t ctrl, status;
10069 1.324 msaitoh
10070 1.324 msaitoh ifmr->ifm_status = IFM_AVALID;
10071 1.324 msaitoh ifmr->ifm_active = IFM_ETHER;
10072 1.324 msaitoh
10073 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
10074 1.324 msaitoh if ((status & STATUS_LU) == 0) {
10075 1.324 msaitoh ifmr->ifm_active |= IFM_NONE;
10076 1.324 msaitoh return;
10077 1.324 msaitoh }
10078 1.324 msaitoh
10079 1.324 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
10080 1.324 msaitoh /* Only 82545 is LX */
10081 1.324 msaitoh if (sc->sc_type == WM_T_82545)
10082 1.324 msaitoh ifmr->ifm_active |= IFM_1000_LX;
10083 1.324 msaitoh else
10084 1.324 msaitoh ifmr->ifm_active |= IFM_1000_SX;
10085 1.324 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
10086 1.324 msaitoh ifmr->ifm_active |= IFM_FDX;
10087 1.324 msaitoh else
10088 1.324 msaitoh ifmr->ifm_active |= IFM_HDX;
10089 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
10090 1.324 msaitoh if (ctrl & CTRL_RFCE)
10091 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
10092 1.324 msaitoh if (ctrl & CTRL_TFCE)
10093 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
10094 1.324 msaitoh }
10095 1.324 msaitoh
10096 1.325 msaitoh /* XXX TBI only */
10097 1.324 msaitoh static int
10098 1.324 msaitoh wm_check_for_link(struct wm_softc *sc)
10099 1.324 msaitoh {
10100 1.324 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
10101 1.324 msaitoh uint32_t rxcw;
10102 1.324 msaitoh uint32_t ctrl;
10103 1.324 msaitoh uint32_t status;
10104 1.324 msaitoh uint32_t sig;
10105 1.324 msaitoh
10106 1.324 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
10107 1.325 msaitoh /* XXX need some work for >= 82571 */
10108 1.325 msaitoh if (sc->sc_type >= WM_T_82571) {
10109 1.325 msaitoh sc->sc_tbi_linkup = 1;
10110 1.325 msaitoh return 0;
10111 1.325 msaitoh }
10112 1.324 msaitoh }
10113 1.324 msaitoh
10114 1.324 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
10115 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
10116 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
10117 1.324 msaitoh
10118 1.324 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
10119 1.324 msaitoh
10120 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
10121 1.388 msaitoh ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
10122 1.324 msaitoh device_xname(sc->sc_dev), __func__,
10123 1.324 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
10124 1.388 msaitoh ((status & STATUS_LU) != 0), ((rxcw & RXCW_C) != 0)));
10125 1.324 msaitoh
10126 1.324 msaitoh /*
10127 1.324 msaitoh * SWDPIN LU RXCW
10128 1.324 msaitoh * 0 0 0
10129 1.324 msaitoh * 0 0 1 (should not happen)
10130 1.324 msaitoh * 0 1 0 (should not happen)
10131 1.324 msaitoh * 0 1 1 (should not happen)
10132 1.324 msaitoh * 1 0 0 Disable autonego and force linkup
10133 1.324 msaitoh * 1 0 1 got /C/ but not linkup yet
10134 1.324 msaitoh * 1 1 0 (linkup)
10135 1.324 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
10136 1.324 msaitoh *
10137 1.324 msaitoh */
10138 1.324 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
10139 1.324 msaitoh && ((status & STATUS_LU) == 0)
10140 1.324 msaitoh && ((rxcw & RXCW_C) == 0)) {
10141 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
10142 1.324 msaitoh __func__));
10143 1.324 msaitoh sc->sc_tbi_linkup = 0;
10144 1.324 msaitoh /* Disable auto-negotiation in the TXCW register */
10145 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
10146 1.324 msaitoh
10147 1.324 msaitoh /*
10148 1.324 msaitoh * Force link-up and also force full-duplex.
10149 1.324 msaitoh *
10150 1.324 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
10151 1.324 msaitoh * so we should update sc->sc_ctrl
10152 1.324 msaitoh */
10153 1.324 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
10154 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
10155 1.324 msaitoh } else if (((status & STATUS_LU) != 0)
10156 1.324 msaitoh && ((rxcw & RXCW_C) != 0)
10157 1.324 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
10158 1.324 msaitoh sc->sc_tbi_linkup = 1;
10159 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
10160 1.324 msaitoh __func__));
10161 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
10162 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
10163 1.324 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
10164 1.324 msaitoh && ((rxcw & RXCW_C) != 0)) {
10165 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
10166 1.324 msaitoh } else {
10167 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
10168 1.324 msaitoh status));
10169 1.324 msaitoh }
10170 1.324 msaitoh
10171 1.324 msaitoh return 0;
10172 1.324 msaitoh }
10173 1.324 msaitoh
10174 1.324 msaitoh /*
10175 1.325 msaitoh * wm_tbi_tick:
10176 1.191 msaitoh *
10177 1.325 msaitoh * Check the link on TBI devices.
10178 1.325 msaitoh * This function acts as mii_tick().
10179 1.191 msaitoh */
10180 1.281 msaitoh static void
10181 1.325 msaitoh wm_tbi_tick(struct wm_softc *sc)
10182 1.191 msaitoh {
10183 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
10184 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
10185 1.281 msaitoh uint32_t status;
10186 1.281 msaitoh
10187 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
10188 1.191 msaitoh
10189 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
10190 1.192 msaitoh
10191 1.281 msaitoh /* XXX is this needed? */
10192 1.281 msaitoh (void)CSR_READ(sc, WMREG_RXCW);
10193 1.281 msaitoh (void)CSR_READ(sc, WMREG_CTRL);
10194 1.192 msaitoh
10195 1.281 msaitoh /* set link status */
10196 1.281 msaitoh if ((status & STATUS_LU) == 0) {
10197 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10198 1.281 msaitoh ("%s: LINK: checklink -> down\n",
10199 1.281 msaitoh device_xname(sc->sc_dev)));
10200 1.281 msaitoh sc->sc_tbi_linkup = 0;
10201 1.281 msaitoh } else if (sc->sc_tbi_linkup == 0) {
10202 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10203 1.281 msaitoh ("%s: LINK: checklink -> up %s\n",
10204 1.281 msaitoh device_xname(sc->sc_dev),
10205 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
10206 1.281 msaitoh sc->sc_tbi_linkup = 1;
10207 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
10208 1.325 msaitoh }
10209 1.325 msaitoh
10210 1.325 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) == 0)
10211 1.325 msaitoh goto setled;
10212 1.325 msaitoh
10213 1.325 msaitoh if ((status & STATUS_LU) == 0) {
10214 1.325 msaitoh sc->sc_tbi_linkup = 0;
10215 1.325 msaitoh /* If the timer expired, retry autonegotiation */
10216 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
10217 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
10218 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
10219 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
10220 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
10221 1.325 msaitoh /*
10222 1.325 msaitoh * Reset the link, and let autonegotiation do
10223 1.325 msaitoh * its thing
10224 1.325 msaitoh */
10225 1.325 msaitoh sc->sc_ctrl |= CTRL_LRST;
10226 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
10227 1.325 msaitoh CSR_WRITE_FLUSH(sc);
10228 1.325 msaitoh delay(1000);
10229 1.325 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
10230 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
10231 1.325 msaitoh CSR_WRITE_FLUSH(sc);
10232 1.325 msaitoh delay(1000);
10233 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW,
10234 1.325 msaitoh sc->sc_txcw & ~TXCW_ANE);
10235 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
10236 1.325 msaitoh }
10237 1.192 msaitoh }
10238 1.192 msaitoh
10239 1.325 msaitoh setled:
10240 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
10241 1.325 msaitoh }
10242 1.325 msaitoh
10243 1.325 msaitoh /* SERDES related */
10244 1.325 msaitoh static void
10245 1.325 msaitoh wm_serdes_power_up_link_82575(struct wm_softc *sc)
10246 1.325 msaitoh {
10247 1.325 msaitoh uint32_t reg;
10248 1.325 msaitoh
10249 1.325 msaitoh if ((sc->sc_mediatype != WM_MEDIATYPE_SERDES)
10250 1.325 msaitoh && ((sc->sc_flags & WM_F_SGMII) == 0))
10251 1.325 msaitoh return;
10252 1.325 msaitoh
10253 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_CFG);
10254 1.325 msaitoh reg |= PCS_CFG_PCS_EN;
10255 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_CFG, reg);
10256 1.325 msaitoh
10257 1.325 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
10258 1.325 msaitoh reg &= ~CTRL_EXT_SWDPIN(3);
10259 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
10260 1.325 msaitoh CSR_WRITE_FLUSH(sc);
10261 1.325 msaitoh }
10262 1.325 msaitoh
10263 1.325 msaitoh static int
10264 1.325 msaitoh wm_serdes_mediachange(struct ifnet *ifp)
10265 1.325 msaitoh {
10266 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
10267 1.325 msaitoh bool pcs_autoneg = true; /* XXX */
10268 1.325 msaitoh uint32_t ctrl_ext, pcs_lctl, reg;
10269 1.325 msaitoh
10270 1.325 msaitoh /* XXX Currently, this function is not called on 8257[12] */
10271 1.325 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
10272 1.325 msaitoh || (sc->sc_type >= WM_T_82575))
10273 1.325 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
10274 1.325 msaitoh
10275 1.325 msaitoh wm_serdes_power_up_link_82575(sc);
10276 1.325 msaitoh
10277 1.325 msaitoh sc->sc_ctrl |= CTRL_SLU;
10278 1.325 msaitoh
10279 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
10280 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0) | CTRL_SWDPIN(1);
10281 1.325 msaitoh
10282 1.325 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
10283 1.325 msaitoh pcs_lctl = CSR_READ(sc, WMREG_PCS_LCTL);
10284 1.325 msaitoh switch (ctrl_ext & CTRL_EXT_LINK_MODE_MASK) {
10285 1.325 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
10286 1.325 msaitoh pcs_autoneg = true;
10287 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_AN_TIMEOUT;
10288 1.325 msaitoh break;
10289 1.325 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
10290 1.325 msaitoh pcs_autoneg = false;
10291 1.325 msaitoh /* FALLTHROUGH */
10292 1.325 msaitoh default:
10293 1.388 msaitoh if ((sc->sc_type == WM_T_82575)
10294 1.388 msaitoh || (sc->sc_type == WM_T_82576)) {
10295 1.325 msaitoh if ((sc->sc_flags & WM_F_PCS_DIS_AUTONEGO) != 0)
10296 1.325 msaitoh pcs_autoneg = false;
10297 1.325 msaitoh }
10298 1.325 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000 | CTRL_FRCSPD | CTRL_FD
10299 1.325 msaitoh | CTRL_FRCFDX;
10300 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSV_1000 | PCS_LCTL_FDV_FULL;
10301 1.325 msaitoh }
10302 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
10303 1.325 msaitoh
10304 1.325 msaitoh if (pcs_autoneg) {
10305 1.325 msaitoh pcs_lctl |= PCS_LCTL_AN_ENABLE | PCS_LCTL_AN_RESTART;
10306 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_FORCE_FC;
10307 1.325 msaitoh
10308 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_ANADV);
10309 1.325 msaitoh reg &= ~(TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE);
10310 1.327 msaitoh reg |= TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE;
10311 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_ANADV, reg);
10312 1.325 msaitoh } else
10313 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSD | PCS_LCTL_FORCE_FC;
10314 1.325 msaitoh
10315 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_LCTL, pcs_lctl);
10316 1.325 msaitoh
10317 1.325 msaitoh
10318 1.325 msaitoh return 0;
10319 1.325 msaitoh }
10320 1.325 msaitoh
10321 1.325 msaitoh static void
10322 1.325 msaitoh wm_serdes_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
10323 1.325 msaitoh {
10324 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
10325 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
10326 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
10327 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
10328 1.325 msaitoh
10329 1.325 msaitoh ifmr->ifm_status = IFM_AVALID;
10330 1.325 msaitoh ifmr->ifm_active = IFM_ETHER;
10331 1.325 msaitoh
10332 1.325 msaitoh /* Check PCS */
10333 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
10334 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) == 0) {
10335 1.325 msaitoh ifmr->ifm_active |= IFM_NONE;
10336 1.325 msaitoh sc->sc_tbi_linkup = 0;
10337 1.325 msaitoh goto setled;
10338 1.325 msaitoh }
10339 1.325 msaitoh
10340 1.325 msaitoh sc->sc_tbi_linkup = 1;
10341 1.325 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
10342 1.457 msaitoh if (sc->sc_type == WM_T_I354) {
10343 1.457 msaitoh uint32_t status;
10344 1.457 msaitoh
10345 1.457 msaitoh status = CSR_READ(sc, WMREG_STATUS);
10346 1.457 msaitoh if (((status & STATUS_2P5_SKU) != 0)
10347 1.457 msaitoh && ((status & STATUS_2P5_SKU_OVER) == 0)) {
10348 1.457 msaitoh ifmr->ifm_active |= IFM_2500_SX; /* XXX KX */
10349 1.457 msaitoh } else
10350 1.457 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX KX */
10351 1.457 msaitoh } else {
10352 1.457 msaitoh switch (__SHIFTOUT(reg, PCS_LSTS_SPEED)) {
10353 1.457 msaitoh case PCS_LSTS_SPEED_10:
10354 1.457 msaitoh ifmr->ifm_active |= IFM_10_T; /* XXX */
10355 1.457 msaitoh break;
10356 1.457 msaitoh case PCS_LSTS_SPEED_100:
10357 1.457 msaitoh ifmr->ifm_active |= IFM_100_FX; /* XXX */
10358 1.457 msaitoh break;
10359 1.457 msaitoh case PCS_LSTS_SPEED_1000:
10360 1.457 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX */
10361 1.457 msaitoh break;
10362 1.457 msaitoh default:
10363 1.457 msaitoh device_printf(sc->sc_dev, "Unknown speed\n");
10364 1.457 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX */
10365 1.457 msaitoh break;
10366 1.457 msaitoh }
10367 1.457 msaitoh }
10368 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
10369 1.325 msaitoh ifmr->ifm_active |= IFM_FDX;
10370 1.325 msaitoh else
10371 1.325 msaitoh ifmr->ifm_active |= IFM_HDX;
10372 1.325 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
10373 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
10374 1.325 msaitoh /* Check flow */
10375 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
10376 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
10377 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("XXX LINKOK but not ACOMP\n"));
10378 1.325 msaitoh goto setled;
10379 1.325 msaitoh }
10380 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
10381 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
10382 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
10383 1.388 msaitoh ("XXX AN result(2) %08x, %08x\n", pcs_adv, pcs_lpab));
10384 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
10385 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
10386 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
10387 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
10388 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
10389 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
10390 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
10391 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
10392 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
10393 1.325 msaitoh | IFM_ETH_TXPAUSE;
10394 1.325 msaitoh } else if ((pcs_adv & TXCW_SYM_PAUSE)
10395 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
10396 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
10397 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
10398 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
10399 1.325 msaitoh | IFM_ETH_RXPAUSE;
10400 1.325 msaitoh }
10401 1.325 msaitoh }
10402 1.325 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
10403 1.325 msaitoh | (mii->mii_media_active & IFM_ETH_FMASK);
10404 1.325 msaitoh setled:
10405 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
10406 1.325 msaitoh }
10407 1.325 msaitoh
10408 1.325 msaitoh /*
10409 1.325 msaitoh * wm_serdes_tick:
10410 1.325 msaitoh *
10411 1.325 msaitoh * Check the link on serdes devices.
10412 1.325 msaitoh */
10413 1.325 msaitoh static void
10414 1.325 msaitoh wm_serdes_tick(struct wm_softc *sc)
10415 1.325 msaitoh {
10416 1.325 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
10417 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
10418 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
10419 1.325 msaitoh uint32_t reg;
10420 1.325 msaitoh
10421 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
10422 1.325 msaitoh
10423 1.325 msaitoh mii->mii_media_status = IFM_AVALID;
10424 1.325 msaitoh mii->mii_media_active = IFM_ETHER;
10425 1.325 msaitoh
10426 1.325 msaitoh /* Check PCS */
10427 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
10428 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
10429 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
10430 1.325 msaitoh sc->sc_tbi_linkup = 1;
10431 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
10432 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX; /* XXX */
10433 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
10434 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
10435 1.325 msaitoh else
10436 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
10437 1.325 msaitoh } else {
10438 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
10439 1.281 msaitoh sc->sc_tbi_linkup = 0;
10440 1.457 msaitoh /* If the timer expired, retry autonegotiation */
10441 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
10442 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
10443 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
10444 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
10445 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
10446 1.325 msaitoh /* XXX */
10447 1.325 msaitoh wm_serdes_mediachange(ifp);
10448 1.281 msaitoh }
10449 1.192 msaitoh }
10450 1.192 msaitoh
10451 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
10452 1.191 msaitoh }
10453 1.191 msaitoh
10454 1.292 msaitoh /* SFP related */
10455 1.295 msaitoh
10456 1.295 msaitoh static int
10457 1.295 msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
10458 1.295 msaitoh {
10459 1.295 msaitoh uint32_t i2ccmd;
10460 1.295 msaitoh int i;
10461 1.295 msaitoh
10462 1.295 msaitoh i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
10463 1.295 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
10464 1.295 msaitoh
10465 1.295 msaitoh /* Poll the ready bit */
10466 1.295 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
10467 1.295 msaitoh delay(50);
10468 1.295 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
10469 1.295 msaitoh if (i2ccmd & I2CCMD_READY)
10470 1.295 msaitoh break;
10471 1.295 msaitoh }
10472 1.295 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
10473 1.295 msaitoh return -1;
10474 1.295 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
10475 1.295 msaitoh return -1;
10476 1.295 msaitoh
10477 1.295 msaitoh *data = i2ccmd & 0x00ff;
10478 1.295 msaitoh
10479 1.295 msaitoh return 0;
10480 1.295 msaitoh }
10481 1.295 msaitoh
10482 1.292 msaitoh static uint32_t
10483 1.295 msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
10484 1.292 msaitoh {
10485 1.295 msaitoh uint32_t ctrl_ext;
10486 1.295 msaitoh uint8_t val = 0;
10487 1.295 msaitoh int timeout = 3;
10488 1.311 msaitoh uint32_t mediatype = WM_MEDIATYPE_UNKNOWN;
10489 1.295 msaitoh int rv = -1;
10490 1.292 msaitoh
10491 1.295 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
10492 1.295 msaitoh ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
10493 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
10494 1.295 msaitoh CSR_WRITE_FLUSH(sc);
10495 1.295 msaitoh
10496 1.295 msaitoh /* Read SFP module data */
10497 1.295 msaitoh while (timeout) {
10498 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
10499 1.295 msaitoh if (rv == 0)
10500 1.295 msaitoh break;
10501 1.295 msaitoh delay(100*1000); /* XXX too big */
10502 1.295 msaitoh timeout--;
10503 1.295 msaitoh }
10504 1.295 msaitoh if (rv != 0)
10505 1.295 msaitoh goto out;
10506 1.295 msaitoh switch (val) {
10507 1.295 msaitoh case SFF_SFP_ID_SFF:
10508 1.295 msaitoh aprint_normal_dev(sc->sc_dev,
10509 1.295 msaitoh "Module/Connector soldered to board\n");
10510 1.295 msaitoh break;
10511 1.295 msaitoh case SFF_SFP_ID_SFP:
10512 1.295 msaitoh aprint_normal_dev(sc->sc_dev, "SFP\n");
10513 1.295 msaitoh break;
10514 1.295 msaitoh case SFF_SFP_ID_UNKNOWN:
10515 1.295 msaitoh goto out;
10516 1.295 msaitoh default:
10517 1.295 msaitoh break;
10518 1.295 msaitoh }
10519 1.295 msaitoh
10520 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
10521 1.295 msaitoh if (rv != 0) {
10522 1.295 msaitoh goto out;
10523 1.295 msaitoh }
10524 1.295 msaitoh
10525 1.295 msaitoh if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
10526 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
10527 1.295 msaitoh else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0){
10528 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
10529 1.311 msaitoh mediatype = WM_MEDIATYPE_COPPER;
10530 1.295 msaitoh } else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0){
10531 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
10532 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
10533 1.295 msaitoh }
10534 1.295 msaitoh
10535 1.295 msaitoh out:
10536 1.295 msaitoh /* Restore I2C interface setting */
10537 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
10538 1.295 msaitoh
10539 1.295 msaitoh return mediatype;
10540 1.292 msaitoh }
10541 1.453 msaitoh
10542 1.191 msaitoh /*
10543 1.281 msaitoh * NVM related.
10544 1.281 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
10545 1.265 msaitoh */
10546 1.265 msaitoh
10547 1.281 msaitoh /* Both spi and uwire */
10548 1.265 msaitoh
10549 1.265 msaitoh /*
10550 1.281 msaitoh * wm_eeprom_sendbits:
10551 1.199 msaitoh *
10552 1.281 msaitoh * Send a series of bits to the EEPROM.
10553 1.199 msaitoh */
10554 1.281 msaitoh static void
10555 1.281 msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
10556 1.199 msaitoh {
10557 1.281 msaitoh uint32_t reg;
10558 1.281 msaitoh int x;
10559 1.199 msaitoh
10560 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10561 1.199 msaitoh
10562 1.281 msaitoh for (x = nbits; x > 0; x--) {
10563 1.281 msaitoh if (bits & (1U << (x - 1)))
10564 1.281 msaitoh reg |= EECD_DI;
10565 1.281 msaitoh else
10566 1.281 msaitoh reg &= ~EECD_DI;
10567 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10568 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10569 1.281 msaitoh delay(2);
10570 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
10571 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10572 1.281 msaitoh delay(2);
10573 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10574 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10575 1.281 msaitoh delay(2);
10576 1.199 msaitoh }
10577 1.199 msaitoh }
10578 1.199 msaitoh
10579 1.199 msaitoh /*
10580 1.281 msaitoh * wm_eeprom_recvbits:
10581 1.199 msaitoh *
10582 1.281 msaitoh * Receive a series of bits from the EEPROM.
10583 1.199 msaitoh */
10584 1.199 msaitoh static void
10585 1.281 msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
10586 1.199 msaitoh {
10587 1.281 msaitoh uint32_t reg, val;
10588 1.281 msaitoh int x;
10589 1.199 msaitoh
10590 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
10591 1.199 msaitoh
10592 1.281 msaitoh val = 0;
10593 1.281 msaitoh for (x = nbits; x > 0; x--) {
10594 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
10595 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10596 1.281 msaitoh delay(2);
10597 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
10598 1.281 msaitoh val |= (1U << (x - 1));
10599 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10600 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10601 1.281 msaitoh delay(2);
10602 1.199 msaitoh }
10603 1.281 msaitoh *valp = val;
10604 1.281 msaitoh }
10605 1.199 msaitoh
10606 1.281 msaitoh /* Microwire */
10607 1.199 msaitoh
10608 1.199 msaitoh /*
10609 1.281 msaitoh * wm_nvm_read_uwire:
10610 1.243 msaitoh *
10611 1.281 msaitoh * Read a word from the EEPROM using the MicroWire protocol.
10612 1.243 msaitoh */
10613 1.243 msaitoh static int
10614 1.281 msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
10615 1.243 msaitoh {
10616 1.281 msaitoh uint32_t reg, val;
10617 1.281 msaitoh int i;
10618 1.281 msaitoh
10619 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
10620 1.420 msaitoh device_xname(sc->sc_dev), __func__));
10621 1.420 msaitoh
10622 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10623 1.281 msaitoh /* Clear SK and DI. */
10624 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
10625 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10626 1.281 msaitoh
10627 1.281 msaitoh /*
10628 1.281 msaitoh * XXX: workaround for a bug in qemu-0.12.x and prior
10629 1.281 msaitoh * and Xen.
10630 1.281 msaitoh *
10631 1.281 msaitoh * We use this workaround only for 82540 because qemu's
10632 1.281 msaitoh * e1000 act as 82540.
10633 1.281 msaitoh */
10634 1.281 msaitoh if (sc->sc_type == WM_T_82540) {
10635 1.281 msaitoh reg |= EECD_SK;
10636 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10637 1.281 msaitoh reg &= ~EECD_SK;
10638 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10639 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10640 1.281 msaitoh delay(2);
10641 1.281 msaitoh }
10642 1.281 msaitoh /* XXX: end of workaround */
10643 1.332 msaitoh
10644 1.281 msaitoh /* Set CHIP SELECT. */
10645 1.281 msaitoh reg |= EECD_CS;
10646 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10647 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10648 1.281 msaitoh delay(2);
10649 1.281 msaitoh
10650 1.281 msaitoh /* Shift in the READ command. */
10651 1.281 msaitoh wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
10652 1.281 msaitoh
10653 1.281 msaitoh /* Shift in address. */
10654 1.294 msaitoh wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
10655 1.281 msaitoh
10656 1.281 msaitoh /* Shift out the data. */
10657 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
10658 1.281 msaitoh data[i] = val & 0xffff;
10659 1.243 msaitoh
10660 1.281 msaitoh /* Clear CHIP SELECT. */
10661 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
10662 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10663 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10664 1.281 msaitoh delay(2);
10665 1.243 msaitoh }
10666 1.243 msaitoh
10667 1.281 msaitoh return 0;
10668 1.281 msaitoh }
10669 1.243 msaitoh
10670 1.281 msaitoh /* SPI */
10671 1.243 msaitoh
10672 1.294 msaitoh /*
10673 1.294 msaitoh * Set SPI and FLASH related information from the EECD register.
10674 1.294 msaitoh * For 82541 and 82547, the word size is taken from EEPROM.
10675 1.294 msaitoh */
10676 1.294 msaitoh static int
10677 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
10678 1.243 msaitoh {
10679 1.294 msaitoh int size;
10680 1.281 msaitoh uint32_t reg;
10681 1.294 msaitoh uint16_t data;
10682 1.243 msaitoh
10683 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
10684 1.294 msaitoh sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
10685 1.294 msaitoh
10686 1.294 msaitoh /* Read the size of NVM from EECD by default */
10687 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
10688 1.294 msaitoh switch (sc->sc_type) {
10689 1.294 msaitoh case WM_T_82541:
10690 1.294 msaitoh case WM_T_82541_2:
10691 1.294 msaitoh case WM_T_82547:
10692 1.294 msaitoh case WM_T_82547_2:
10693 1.294 msaitoh /* Set dummy value to access EEPROM */
10694 1.294 msaitoh sc->sc_nvm_wordsize = 64;
10695 1.294 msaitoh wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data);
10696 1.294 msaitoh reg = data;
10697 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
10698 1.294 msaitoh if (size == 0)
10699 1.294 msaitoh size = 6; /* 64 word size */
10700 1.294 msaitoh else
10701 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT + 1;
10702 1.294 msaitoh break;
10703 1.294 msaitoh case WM_T_80003:
10704 1.294 msaitoh case WM_T_82571:
10705 1.294 msaitoh case WM_T_82572:
10706 1.294 msaitoh case WM_T_82573: /* SPI case */
10707 1.294 msaitoh case WM_T_82574: /* SPI case */
10708 1.294 msaitoh case WM_T_82583: /* SPI case */
10709 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
10710 1.294 msaitoh if (size > 14)
10711 1.294 msaitoh size = 14;
10712 1.294 msaitoh break;
10713 1.294 msaitoh case WM_T_82575:
10714 1.294 msaitoh case WM_T_82576:
10715 1.294 msaitoh case WM_T_82580:
10716 1.294 msaitoh case WM_T_I350:
10717 1.294 msaitoh case WM_T_I354:
10718 1.294 msaitoh case WM_T_I210:
10719 1.294 msaitoh case WM_T_I211:
10720 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
10721 1.294 msaitoh if (size > 15)
10722 1.294 msaitoh size = 15;
10723 1.294 msaitoh break;
10724 1.294 msaitoh default:
10725 1.294 msaitoh aprint_error_dev(sc->sc_dev,
10726 1.294 msaitoh "%s: unknown device(%d)?\n", __func__, sc->sc_type);
10727 1.294 msaitoh return -1;
10728 1.294 msaitoh break;
10729 1.294 msaitoh }
10730 1.294 msaitoh
10731 1.294 msaitoh sc->sc_nvm_wordsize = 1 << size;
10732 1.294 msaitoh
10733 1.294 msaitoh return 0;
10734 1.243 msaitoh }
10735 1.243 msaitoh
10736 1.243 msaitoh /*
10737 1.281 msaitoh * wm_nvm_ready_spi:
10738 1.1 thorpej *
10739 1.281 msaitoh * Wait for a SPI EEPROM to be ready for commands.
10740 1.1 thorpej */
10741 1.281 msaitoh static int
10742 1.281 msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
10743 1.1 thorpej {
10744 1.281 msaitoh uint32_t val;
10745 1.281 msaitoh int usec;
10746 1.1 thorpej
10747 1.421 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
10748 1.421 msaitoh device_xname(sc->sc_dev), __func__));
10749 1.421 msaitoh
10750 1.281 msaitoh for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
10751 1.281 msaitoh wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
10752 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 8);
10753 1.281 msaitoh if ((val & SPI_SR_RDY) == 0)
10754 1.281 msaitoh break;
10755 1.71 thorpej }
10756 1.281 msaitoh if (usec >= SPI_MAX_RETRIES) {
10757 1.388 msaitoh aprint_error_dev(sc->sc_dev,"EEPROM failed to become ready\n");
10758 1.281 msaitoh return 1;
10759 1.127 bouyer }
10760 1.281 msaitoh return 0;
10761 1.127 bouyer }
10762 1.127 bouyer
10763 1.127 bouyer /*
10764 1.281 msaitoh * wm_nvm_read_spi:
10765 1.127 bouyer *
10766 1.281 msaitoh * Read a work from the EEPROM using the SPI protocol.
10767 1.127 bouyer */
10768 1.127 bouyer static int
10769 1.281 msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
10770 1.127 bouyer {
10771 1.281 msaitoh uint32_t reg, val;
10772 1.281 msaitoh int i;
10773 1.281 msaitoh uint8_t opc;
10774 1.281 msaitoh
10775 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
10776 1.420 msaitoh device_xname(sc->sc_dev), __func__));
10777 1.420 msaitoh
10778 1.281 msaitoh /* Clear SK and CS. */
10779 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
10780 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10781 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10782 1.281 msaitoh delay(2);
10783 1.127 bouyer
10784 1.281 msaitoh if (wm_nvm_ready_spi(sc))
10785 1.281 msaitoh return 1;
10786 1.127 bouyer
10787 1.281 msaitoh /* Toggle CS to flush commands. */
10788 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
10789 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10790 1.281 msaitoh delay(2);
10791 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10792 1.266 msaitoh CSR_WRITE_FLUSH(sc);
10793 1.127 bouyer delay(2);
10794 1.127 bouyer
10795 1.281 msaitoh opc = SPI_OPC_READ;
10796 1.294 msaitoh if (sc->sc_nvm_addrbits == 8 && word >= 128)
10797 1.281 msaitoh opc |= SPI_OPC_A8;
10798 1.281 msaitoh
10799 1.281 msaitoh wm_eeprom_sendbits(sc, opc, 8);
10800 1.294 msaitoh wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
10801 1.281 msaitoh
10802 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10803 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
10804 1.281 msaitoh data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
10805 1.281 msaitoh }
10806 1.178 msaitoh
10807 1.281 msaitoh /* Raise CS and clear SK. */
10808 1.281 msaitoh reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
10809 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
10810 1.281 msaitoh CSR_WRITE_FLUSH(sc);
10811 1.281 msaitoh delay(2);
10812 1.178 msaitoh
10813 1.281 msaitoh return 0;
10814 1.127 bouyer }
10815 1.127 bouyer
10816 1.281 msaitoh /* Using with EERD */
10817 1.281 msaitoh
10818 1.281 msaitoh static int
10819 1.281 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
10820 1.127 bouyer {
10821 1.281 msaitoh uint32_t attempts = 100000;
10822 1.281 msaitoh uint32_t i, reg = 0;
10823 1.281 msaitoh int32_t done = -1;
10824 1.281 msaitoh
10825 1.281 msaitoh for (i = 0; i < attempts; i++) {
10826 1.281 msaitoh reg = CSR_READ(sc, rw);
10827 1.127 bouyer
10828 1.281 msaitoh if (reg & EERD_DONE) {
10829 1.281 msaitoh done = 0;
10830 1.281 msaitoh break;
10831 1.178 msaitoh }
10832 1.281 msaitoh delay(5);
10833 1.169 msaitoh }
10834 1.127 bouyer
10835 1.281 msaitoh return done;
10836 1.1 thorpej }
10837 1.117 msaitoh
10838 1.117 msaitoh static int
10839 1.281 msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
10840 1.281 msaitoh uint16_t *data)
10841 1.117 msaitoh {
10842 1.281 msaitoh int i, eerd = 0;
10843 1.281 msaitoh int error = 0;
10844 1.117 msaitoh
10845 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
10846 1.420 msaitoh device_xname(sc->sc_dev), __func__));
10847 1.420 msaitoh
10848 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
10849 1.281 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
10850 1.117 msaitoh
10851 1.281 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
10852 1.281 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
10853 1.281 msaitoh if (error != 0)
10854 1.281 msaitoh break;
10855 1.117 msaitoh
10856 1.281 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
10857 1.117 msaitoh }
10858 1.281 msaitoh
10859 1.281 msaitoh return error;
10860 1.117 msaitoh }
10861 1.117 msaitoh
10862 1.281 msaitoh /* Flash */
10863 1.281 msaitoh
10864 1.117 msaitoh static int
10865 1.281 msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
10866 1.117 msaitoh {
10867 1.281 msaitoh uint32_t eecd;
10868 1.281 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
10869 1.281 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
10870 1.281 msaitoh uint8_t sig_byte = 0;
10871 1.117 msaitoh
10872 1.281 msaitoh switch (sc->sc_type) {
10873 1.392 msaitoh case WM_T_PCH_SPT:
10874 1.392 msaitoh /*
10875 1.392 msaitoh * In SPT, read from the CTRL_EXT reg instead of accessing the
10876 1.392 msaitoh * sector valid bits from the NVM.
10877 1.392 msaitoh */
10878 1.392 msaitoh *bank = CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_NVMVS;
10879 1.392 msaitoh if ((*bank == 0) || (*bank == 1)) {
10880 1.392 msaitoh aprint_error_dev(sc->sc_dev,
10881 1.424 msaitoh "%s: no valid NVM bank present (%u)\n", __func__,
10882 1.424 msaitoh *bank);
10883 1.392 msaitoh return -1;
10884 1.392 msaitoh } else {
10885 1.392 msaitoh *bank = *bank - 2;
10886 1.392 msaitoh return 0;
10887 1.392 msaitoh }
10888 1.281 msaitoh case WM_T_ICH8:
10889 1.281 msaitoh case WM_T_ICH9:
10890 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
10891 1.281 msaitoh if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
10892 1.281 msaitoh *bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
10893 1.281 msaitoh return 0;
10894 1.281 msaitoh }
10895 1.281 msaitoh /* FALLTHROUGH */
10896 1.281 msaitoh default:
10897 1.281 msaitoh /* Default to 0 */
10898 1.281 msaitoh *bank = 0;
10899 1.271 ozaki
10900 1.281 msaitoh /* Check bank 0 */
10901 1.281 msaitoh wm_read_ich8_byte(sc, act_offset, &sig_byte);
10902 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
10903 1.281 msaitoh *bank = 0;
10904 1.281 msaitoh return 0;
10905 1.281 msaitoh }
10906 1.271 ozaki
10907 1.281 msaitoh /* Check bank 1 */
10908 1.281 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
10909 1.281 msaitoh &sig_byte);
10910 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
10911 1.281 msaitoh *bank = 1;
10912 1.281 msaitoh return 0;
10913 1.281 msaitoh }
10914 1.271 ozaki }
10915 1.271 ozaki
10916 1.281 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
10917 1.281 msaitoh device_xname(sc->sc_dev)));
10918 1.281 msaitoh return -1;
10919 1.281 msaitoh }
10920 1.281 msaitoh
10921 1.281 msaitoh /******************************************************************************
10922 1.281 msaitoh * This function does initial flash setup so that a new read/write/erase cycle
10923 1.281 msaitoh * can be started.
10924 1.281 msaitoh *
10925 1.281 msaitoh * sc - The pointer to the hw structure
10926 1.281 msaitoh ****************************************************************************/
10927 1.281 msaitoh static int32_t
10928 1.281 msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
10929 1.281 msaitoh {
10930 1.281 msaitoh uint16_t hsfsts;
10931 1.281 msaitoh int32_t error = 1;
10932 1.281 msaitoh int32_t i = 0;
10933 1.271 ozaki
10934 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10935 1.117 msaitoh
10936 1.281 msaitoh /* May be check the Flash Des Valid bit in Hw status */
10937 1.281 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
10938 1.281 msaitoh return error;
10939 1.117 msaitoh }
10940 1.117 msaitoh
10941 1.281 msaitoh /* Clear FCERR in Hw status by writing 1 */
10942 1.281 msaitoh /* Clear DAEL in Hw status by writing a 1 */
10943 1.281 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
10944 1.117 msaitoh
10945 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10946 1.117 msaitoh
10947 1.281 msaitoh /*
10948 1.281 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
10949 1.281 msaitoh * against, in order to start a new cycle or FDONE bit should be
10950 1.281 msaitoh * changed in the hardware so that it is 1 after harware reset, which
10951 1.281 msaitoh * can then be used as an indication whether a cycle is in progress or
10952 1.281 msaitoh * has been completed .. we should also have some software semaphore
10953 1.281 msaitoh * mechanism to guard FDONE or the cycle in progress bit so that two
10954 1.281 msaitoh * threads access to those bits can be sequentiallized or a way so that
10955 1.281 msaitoh * 2 threads dont start the cycle at the same time
10956 1.281 msaitoh */
10957 1.127 bouyer
10958 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
10959 1.281 msaitoh /*
10960 1.281 msaitoh * There is no cycle running at present, so we can start a
10961 1.281 msaitoh * cycle
10962 1.281 msaitoh */
10963 1.127 bouyer
10964 1.281 msaitoh /* Begin by setting Flash Cycle Done. */
10965 1.281 msaitoh hsfsts |= HSFSTS_DONE;
10966 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10967 1.281 msaitoh error = 0;
10968 1.281 msaitoh } else {
10969 1.281 msaitoh /*
10970 1.281 msaitoh * otherwise poll for sometime so the current cycle has a
10971 1.281 msaitoh * chance to end before giving up.
10972 1.281 msaitoh */
10973 1.281 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
10974 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
10975 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
10976 1.281 msaitoh error = 0;
10977 1.281 msaitoh break;
10978 1.169 msaitoh }
10979 1.281 msaitoh delay(1);
10980 1.127 bouyer }
10981 1.281 msaitoh if (error == 0) {
10982 1.281 msaitoh /*
10983 1.281 msaitoh * Successful in waiting for previous cycle to timeout,
10984 1.281 msaitoh * now set the Flash Cycle Done.
10985 1.281 msaitoh */
10986 1.281 msaitoh hsfsts |= HSFSTS_DONE;
10987 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
10988 1.127 bouyer }
10989 1.127 bouyer }
10990 1.281 msaitoh return error;
10991 1.127 bouyer }
10992 1.127 bouyer
10993 1.281 msaitoh /******************************************************************************
10994 1.281 msaitoh * This function starts a flash cycle and waits for its completion
10995 1.281 msaitoh *
10996 1.281 msaitoh * sc - The pointer to the hw structure
10997 1.281 msaitoh ****************************************************************************/
10998 1.281 msaitoh static int32_t
10999 1.281 msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
11000 1.136 msaitoh {
11001 1.281 msaitoh uint16_t hsflctl;
11002 1.281 msaitoh uint16_t hsfsts;
11003 1.281 msaitoh int32_t error = 1;
11004 1.281 msaitoh uint32_t i = 0;
11005 1.127 bouyer
11006 1.281 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
11007 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
11008 1.281 msaitoh hsflctl |= HSFCTL_GO;
11009 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
11010 1.139 bouyer
11011 1.281 msaitoh /* Wait till FDONE bit is set to 1 */
11012 1.281 msaitoh do {
11013 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
11014 1.281 msaitoh if (hsfsts & HSFSTS_DONE)
11015 1.281 msaitoh break;
11016 1.281 msaitoh delay(1);
11017 1.281 msaitoh i++;
11018 1.281 msaitoh } while (i < timeout);
11019 1.281 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
11020 1.281 msaitoh error = 0;
11021 1.139 bouyer
11022 1.281 msaitoh return error;
11023 1.139 bouyer }
11024 1.139 bouyer
11025 1.281 msaitoh /******************************************************************************
11026 1.392 msaitoh * Reads a byte or (d)word from the NVM using the ICH8 flash access registers.
11027 1.281 msaitoh *
11028 1.281 msaitoh * sc - The pointer to the hw structure
11029 1.281 msaitoh * index - The index of the byte or word to read.
11030 1.392 msaitoh * size - Size of data to read, 1=byte 2=word, 4=dword
11031 1.281 msaitoh * data - Pointer to the word to store the value read.
11032 1.281 msaitoh *****************************************************************************/
11033 1.281 msaitoh static int32_t
11034 1.281 msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
11035 1.392 msaitoh uint32_t size, uint32_t *data)
11036 1.139 bouyer {
11037 1.281 msaitoh uint16_t hsfsts;
11038 1.281 msaitoh uint16_t hsflctl;
11039 1.281 msaitoh uint32_t flash_linear_address;
11040 1.281 msaitoh uint32_t flash_data = 0;
11041 1.281 msaitoh int32_t error = 1;
11042 1.281 msaitoh int32_t count = 0;
11043 1.281 msaitoh
11044 1.392 msaitoh if (size < 1 || size > 4 || data == 0x0 ||
11045 1.281 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
11046 1.281 msaitoh return error;
11047 1.139 bouyer
11048 1.281 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
11049 1.281 msaitoh sc->sc_ich8_flash_base;
11050 1.259 msaitoh
11051 1.259 msaitoh do {
11052 1.281 msaitoh delay(1);
11053 1.281 msaitoh /* Steps */
11054 1.281 msaitoh error = wm_ich8_cycle_init(sc);
11055 1.281 msaitoh if (error)
11056 1.259 msaitoh break;
11057 1.259 msaitoh
11058 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
11059 1.281 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
11060 1.281 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
11061 1.281 msaitoh & HSFCTL_BCOUNT_MASK;
11062 1.281 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
11063 1.392 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
11064 1.392 msaitoh /*
11065 1.392 msaitoh * In SPT, This register is in Lan memory space, not
11066 1.392 msaitoh * flash. Therefore, only 32 bit access is supported.
11067 1.392 msaitoh */
11068 1.392 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFCTL,
11069 1.392 msaitoh (uint32_t)hsflctl);
11070 1.392 msaitoh } else
11071 1.392 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
11072 1.281 msaitoh
11073 1.281 msaitoh /*
11074 1.281 msaitoh * Write the last 24 bits of index into Flash Linear address
11075 1.281 msaitoh * field in Flash Address
11076 1.281 msaitoh */
11077 1.281 msaitoh /* TODO: TBD maybe check the index against the size of flash */
11078 1.281 msaitoh
11079 1.281 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
11080 1.259 msaitoh
11081 1.281 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
11082 1.259 msaitoh
11083 1.281 msaitoh /*
11084 1.281 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
11085 1.281 msaitoh * the whole sequence a few more times, else read in (shift in)
11086 1.281 msaitoh * the Flash Data0, the order is least significant byte first
11087 1.281 msaitoh * msb to lsb
11088 1.281 msaitoh */
11089 1.281 msaitoh if (error == 0) {
11090 1.281 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
11091 1.281 msaitoh if (size == 1)
11092 1.281 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
11093 1.281 msaitoh else if (size == 2)
11094 1.281 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
11095 1.392 msaitoh else if (size == 4)
11096 1.392 msaitoh *data = (uint32_t)flash_data;
11097 1.281 msaitoh break;
11098 1.281 msaitoh } else {
11099 1.281 msaitoh /*
11100 1.281 msaitoh * If we've gotten here, then things are probably
11101 1.281 msaitoh * completely hosed, but if the error condition is
11102 1.281 msaitoh * detected, it won't hurt to give it another try...
11103 1.281 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
11104 1.281 msaitoh */
11105 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
11106 1.281 msaitoh if (hsfsts & HSFSTS_ERR) {
11107 1.281 msaitoh /* Repeat for some time before giving up. */
11108 1.281 msaitoh continue;
11109 1.281 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
11110 1.281 msaitoh break;
11111 1.281 msaitoh }
11112 1.281 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
11113 1.259 msaitoh
11114 1.281 msaitoh return error;
11115 1.259 msaitoh }
11116 1.259 msaitoh
11117 1.281 msaitoh /******************************************************************************
11118 1.281 msaitoh * Reads a single byte from the NVM using the ICH8 flash access registers.
11119 1.281 msaitoh *
11120 1.281 msaitoh * sc - pointer to wm_hw structure
11121 1.281 msaitoh * index - The index of the byte to read.
11122 1.281 msaitoh * data - Pointer to a byte to store the value read.
11123 1.281 msaitoh *****************************************************************************/
11124 1.281 msaitoh static int32_t
11125 1.281 msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
11126 1.169 msaitoh {
11127 1.281 msaitoh int32_t status;
11128 1.392 msaitoh uint32_t word = 0;
11129 1.250 msaitoh
11130 1.281 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
11131 1.281 msaitoh if (status == 0)
11132 1.281 msaitoh *data = (uint8_t)word;
11133 1.281 msaitoh else
11134 1.281 msaitoh *data = 0;
11135 1.169 msaitoh
11136 1.281 msaitoh return status;
11137 1.281 msaitoh }
11138 1.250 msaitoh
11139 1.281 msaitoh /******************************************************************************
11140 1.281 msaitoh * Reads a word from the NVM using the ICH8 flash access registers.
11141 1.281 msaitoh *
11142 1.281 msaitoh * sc - pointer to wm_hw structure
11143 1.281 msaitoh * index - The starting byte index of the word to read.
11144 1.281 msaitoh * data - Pointer to a word to store the value read.
11145 1.281 msaitoh *****************************************************************************/
11146 1.281 msaitoh static int32_t
11147 1.281 msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
11148 1.281 msaitoh {
11149 1.281 msaitoh int32_t status;
11150 1.392 msaitoh uint32_t word = 0;
11151 1.392 msaitoh
11152 1.392 msaitoh status = wm_read_ich8_data(sc, index, 2, &word);
11153 1.392 msaitoh if (status == 0)
11154 1.392 msaitoh *data = (uint16_t)word;
11155 1.392 msaitoh else
11156 1.392 msaitoh *data = 0;
11157 1.392 msaitoh
11158 1.392 msaitoh return status;
11159 1.392 msaitoh }
11160 1.392 msaitoh
11161 1.392 msaitoh /******************************************************************************
11162 1.392 msaitoh * Reads a dword from the NVM using the ICH8 flash access registers.
11163 1.392 msaitoh *
11164 1.392 msaitoh * sc - pointer to wm_hw structure
11165 1.392 msaitoh * index - The starting byte index of the word to read.
11166 1.392 msaitoh * data - Pointer to a word to store the value read.
11167 1.392 msaitoh *****************************************************************************/
11168 1.392 msaitoh static int32_t
11169 1.392 msaitoh wm_read_ich8_dword(struct wm_softc *sc, uint32_t index, uint32_t *data)
11170 1.392 msaitoh {
11171 1.392 msaitoh int32_t status;
11172 1.169 msaitoh
11173 1.392 msaitoh status = wm_read_ich8_data(sc, index, 4, data);
11174 1.281 msaitoh return status;
11175 1.169 msaitoh }
11176 1.169 msaitoh
11177 1.139 bouyer /******************************************************************************
11178 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
11179 1.139 bouyer * register.
11180 1.139 bouyer *
11181 1.139 bouyer * sc - Struct containing variables accessed by shared code
11182 1.139 bouyer * offset - offset of word in the EEPROM to read
11183 1.139 bouyer * data - word read from the EEPROM
11184 1.139 bouyer * words - number of words to read
11185 1.139 bouyer *****************************************************************************/
11186 1.139 bouyer static int
11187 1.280 msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
11188 1.139 bouyer {
11189 1.194 msaitoh int32_t error = 0;
11190 1.194 msaitoh uint32_t flash_bank = 0;
11191 1.194 msaitoh uint32_t act_offset = 0;
11192 1.194 msaitoh uint32_t bank_offset = 0;
11193 1.194 msaitoh uint16_t word = 0;
11194 1.194 msaitoh uint16_t i = 0;
11195 1.194 msaitoh
11196 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11197 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11198 1.420 msaitoh
11199 1.281 msaitoh /*
11200 1.281 msaitoh * We need to know which is the valid flash bank. In the event
11201 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
11202 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
11203 1.194 msaitoh * to be updated with each read.
11204 1.194 msaitoh */
11205 1.280 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
11206 1.194 msaitoh if (error) {
11207 1.297 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
11208 1.297 msaitoh device_xname(sc->sc_dev)));
11209 1.262 msaitoh flash_bank = 0;
11210 1.194 msaitoh }
11211 1.139 bouyer
11212 1.238 msaitoh /*
11213 1.238 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
11214 1.238 msaitoh * size
11215 1.238 msaitoh */
11216 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
11217 1.139 bouyer
11218 1.194 msaitoh error = wm_get_swfwhw_semaphore(sc);
11219 1.194 msaitoh if (error) {
11220 1.194 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
11221 1.169 msaitoh __func__);
11222 1.194 msaitoh return error;
11223 1.194 msaitoh }
11224 1.139 bouyer
11225 1.194 msaitoh for (i = 0; i < words; i++) {
11226 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
11227 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
11228 1.194 msaitoh error = wm_read_ich8_word(sc, act_offset, &word);
11229 1.194 msaitoh if (error) {
11230 1.238 msaitoh aprint_error_dev(sc->sc_dev,
11231 1.238 msaitoh "%s: failed to read NVM\n", __func__);
11232 1.194 msaitoh break;
11233 1.194 msaitoh }
11234 1.194 msaitoh data[i] = word;
11235 1.194 msaitoh }
11236 1.194 msaitoh
11237 1.194 msaitoh wm_put_swfwhw_semaphore(sc);
11238 1.194 msaitoh return error;
11239 1.139 bouyer }
11240 1.139 bouyer
11241 1.392 msaitoh /******************************************************************************
11242 1.392 msaitoh * Reads a 16 bit word or words from the EEPROM using the SPT's flash access
11243 1.392 msaitoh * register.
11244 1.392 msaitoh *
11245 1.392 msaitoh * sc - Struct containing variables accessed by shared code
11246 1.392 msaitoh * offset - offset of word in the EEPROM to read
11247 1.392 msaitoh * data - word read from the EEPROM
11248 1.392 msaitoh * words - number of words to read
11249 1.392 msaitoh *****************************************************************************/
11250 1.392 msaitoh static int
11251 1.392 msaitoh wm_nvm_read_spt(struct wm_softc *sc, int offset, int words, uint16_t *data)
11252 1.392 msaitoh {
11253 1.392 msaitoh int32_t error = 0;
11254 1.392 msaitoh uint32_t flash_bank = 0;
11255 1.392 msaitoh uint32_t act_offset = 0;
11256 1.392 msaitoh uint32_t bank_offset = 0;
11257 1.392 msaitoh uint32_t dword = 0;
11258 1.392 msaitoh uint16_t i = 0;
11259 1.392 msaitoh
11260 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11261 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11262 1.420 msaitoh
11263 1.392 msaitoh /*
11264 1.392 msaitoh * We need to know which is the valid flash bank. In the event
11265 1.392 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
11266 1.392 msaitoh * managing flash_bank. So it cannot be trusted and needs
11267 1.392 msaitoh * to be updated with each read.
11268 1.392 msaitoh */
11269 1.392 msaitoh error = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
11270 1.392 msaitoh if (error) {
11271 1.392 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
11272 1.392 msaitoh device_xname(sc->sc_dev)));
11273 1.392 msaitoh flash_bank = 0;
11274 1.392 msaitoh }
11275 1.392 msaitoh
11276 1.392 msaitoh /*
11277 1.392 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
11278 1.392 msaitoh * size
11279 1.392 msaitoh */
11280 1.392 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
11281 1.392 msaitoh
11282 1.392 msaitoh error = wm_get_swfwhw_semaphore(sc);
11283 1.392 msaitoh if (error) {
11284 1.392 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
11285 1.392 msaitoh __func__);
11286 1.392 msaitoh return error;
11287 1.392 msaitoh }
11288 1.392 msaitoh
11289 1.392 msaitoh for (i = 0; i < words; i++) {
11290 1.392 msaitoh /* The NVM part needs a byte offset, hence * 2 */
11291 1.392 msaitoh act_offset = bank_offset + ((offset + i) * 2);
11292 1.392 msaitoh /* but we must read dword aligned, so mask ... */
11293 1.392 msaitoh error = wm_read_ich8_dword(sc, act_offset & ~0x3, &dword);
11294 1.392 msaitoh if (error) {
11295 1.392 msaitoh aprint_error_dev(sc->sc_dev,
11296 1.392 msaitoh "%s: failed to read NVM\n", __func__);
11297 1.392 msaitoh break;
11298 1.392 msaitoh }
11299 1.392 msaitoh /* ... and pick out low or high word */
11300 1.392 msaitoh if ((act_offset & 0x2) == 0)
11301 1.392 msaitoh data[i] = (uint16_t)(dword & 0xFFFF);
11302 1.392 msaitoh else
11303 1.392 msaitoh data[i] = (uint16_t)((dword >> 16) & 0xFFFF);
11304 1.392 msaitoh }
11305 1.392 msaitoh
11306 1.392 msaitoh wm_put_swfwhw_semaphore(sc);
11307 1.392 msaitoh return error;
11308 1.392 msaitoh }
11309 1.392 msaitoh
11310 1.321 msaitoh /* iNVM */
11311 1.321 msaitoh
11312 1.321 msaitoh static int
11313 1.321 msaitoh wm_nvm_read_word_invm(struct wm_softc *sc, uint16_t address, uint16_t *data)
11314 1.321 msaitoh {
11315 1.321 msaitoh int32_t rv = 0;
11316 1.321 msaitoh uint32_t invm_dword;
11317 1.321 msaitoh uint16_t i;
11318 1.321 msaitoh uint8_t record_type, word_address;
11319 1.321 msaitoh
11320 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11321 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11322 1.420 msaitoh
11323 1.321 msaitoh for (i = 0; i < INVM_SIZE; i++) {
11324 1.329 msaitoh invm_dword = CSR_READ(sc, WM_INVM_DATA_REG(i));
11325 1.321 msaitoh /* Get record type */
11326 1.321 msaitoh record_type = INVM_DWORD_TO_RECORD_TYPE(invm_dword);
11327 1.321 msaitoh if (record_type == INVM_UNINITIALIZED_STRUCTURE)
11328 1.321 msaitoh break;
11329 1.321 msaitoh if (record_type == INVM_CSR_AUTOLOAD_STRUCTURE)
11330 1.321 msaitoh i += INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS;
11331 1.321 msaitoh if (record_type == INVM_RSA_KEY_SHA256_STRUCTURE)
11332 1.321 msaitoh i += INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS;
11333 1.321 msaitoh if (record_type == INVM_WORD_AUTOLOAD_STRUCTURE) {
11334 1.321 msaitoh word_address = INVM_DWORD_TO_WORD_ADDRESS(invm_dword);
11335 1.321 msaitoh if (word_address == address) {
11336 1.321 msaitoh *data = INVM_DWORD_TO_WORD_DATA(invm_dword);
11337 1.321 msaitoh rv = 0;
11338 1.321 msaitoh break;
11339 1.321 msaitoh }
11340 1.321 msaitoh }
11341 1.321 msaitoh }
11342 1.321 msaitoh
11343 1.321 msaitoh return rv;
11344 1.321 msaitoh }
11345 1.321 msaitoh
11346 1.321 msaitoh static int
11347 1.321 msaitoh wm_nvm_read_invm(struct wm_softc *sc, int offset, int words, uint16_t *data)
11348 1.321 msaitoh {
11349 1.321 msaitoh int rv = 0;
11350 1.321 msaitoh int i;
11351 1.421 msaitoh
11352 1.421 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11353 1.421 msaitoh device_xname(sc->sc_dev), __func__));
11354 1.321 msaitoh
11355 1.321 msaitoh for (i = 0; i < words; i++) {
11356 1.321 msaitoh switch (offset + i) {
11357 1.321 msaitoh case NVM_OFF_MACADDR:
11358 1.321 msaitoh case NVM_OFF_MACADDR1:
11359 1.321 msaitoh case NVM_OFF_MACADDR2:
11360 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset + i, &data[i]);
11361 1.321 msaitoh if (rv != 0) {
11362 1.321 msaitoh data[i] = 0xffff;
11363 1.321 msaitoh rv = -1;
11364 1.321 msaitoh }
11365 1.321 msaitoh break;
11366 1.321 msaitoh case NVM_OFF_CFG2:
11367 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
11368 1.321 msaitoh if (rv != 0) {
11369 1.321 msaitoh *data = NVM_INIT_CTRL_2_DEFAULT_I211;
11370 1.321 msaitoh rv = 0;
11371 1.321 msaitoh }
11372 1.321 msaitoh break;
11373 1.321 msaitoh case NVM_OFF_CFG4:
11374 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
11375 1.321 msaitoh if (rv != 0) {
11376 1.321 msaitoh *data = NVM_INIT_CTRL_4_DEFAULT_I211;
11377 1.321 msaitoh rv = 0;
11378 1.321 msaitoh }
11379 1.321 msaitoh break;
11380 1.321 msaitoh case NVM_OFF_LED_1_CFG:
11381 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
11382 1.321 msaitoh if (rv != 0) {
11383 1.321 msaitoh *data = NVM_LED_1_CFG_DEFAULT_I211;
11384 1.321 msaitoh rv = 0;
11385 1.321 msaitoh }
11386 1.321 msaitoh break;
11387 1.321 msaitoh case NVM_OFF_LED_0_2_CFG:
11388 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
11389 1.321 msaitoh if (rv != 0) {
11390 1.321 msaitoh *data = NVM_LED_0_2_CFG_DEFAULT_I211;
11391 1.321 msaitoh rv = 0;
11392 1.321 msaitoh }
11393 1.321 msaitoh break;
11394 1.321 msaitoh case NVM_OFF_ID_LED_SETTINGS:
11395 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
11396 1.321 msaitoh if (rv != 0) {
11397 1.321 msaitoh *data = ID_LED_RESERVED_FFFF;
11398 1.321 msaitoh rv = 0;
11399 1.321 msaitoh }
11400 1.321 msaitoh break;
11401 1.321 msaitoh default:
11402 1.321 msaitoh DPRINTF(WM_DEBUG_NVM,
11403 1.321 msaitoh ("NVM word 0x%02x is not mapped.\n", offset));
11404 1.321 msaitoh *data = NVM_RESERVED_WORD;
11405 1.321 msaitoh break;
11406 1.321 msaitoh }
11407 1.321 msaitoh }
11408 1.321 msaitoh
11409 1.321 msaitoh return rv;
11410 1.321 msaitoh }
11411 1.321 msaitoh
11412 1.328 msaitoh /* Lock, detecting NVM type, validate checksum, version and read */
11413 1.281 msaitoh
11414 1.281 msaitoh /*
11415 1.281 msaitoh * wm_nvm_acquire:
11416 1.139 bouyer *
11417 1.281 msaitoh * Perform the EEPROM handshake required on some chips.
11418 1.281 msaitoh */
11419 1.281 msaitoh static int
11420 1.281 msaitoh wm_nvm_acquire(struct wm_softc *sc)
11421 1.139 bouyer {
11422 1.281 msaitoh uint32_t reg;
11423 1.281 msaitoh int x;
11424 1.281 msaitoh int ret = 0;
11425 1.194 msaitoh
11426 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11427 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11428 1.420 msaitoh
11429 1.423 msaitoh if (sc->sc_type >= WM_T_ICH8) {
11430 1.423 msaitoh ret = wm_get_nvm_ich8lan(sc);
11431 1.423 msaitoh } else if (sc->sc_flags & WM_F_LOCK_EXTCNF) {
11432 1.281 msaitoh ret = wm_get_swfwhw_semaphore(sc);
11433 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWFW) {
11434 1.281 msaitoh /* This will also do wm_get_swsm_semaphore() if needed */
11435 1.281 msaitoh ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
11436 1.281 msaitoh } else if (sc->sc_flags & WM_F_LOCK_SWSM) {
11437 1.281 msaitoh ret = wm_get_swsm_semaphore(sc);
11438 1.194 msaitoh }
11439 1.194 msaitoh
11440 1.281 msaitoh if (ret) {
11441 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
11442 1.281 msaitoh __func__);
11443 1.281 msaitoh return 1;
11444 1.281 msaitoh }
11445 1.194 msaitoh
11446 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
11447 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
11448 1.194 msaitoh
11449 1.281 msaitoh /* Request EEPROM access. */
11450 1.281 msaitoh reg |= EECD_EE_REQ;
11451 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11452 1.194 msaitoh
11453 1.281 msaitoh /* ..and wait for it to be granted. */
11454 1.281 msaitoh for (x = 0; x < 1000; x++) {
11455 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
11456 1.281 msaitoh if (reg & EECD_EE_GNT)
11457 1.194 msaitoh break;
11458 1.281 msaitoh delay(5);
11459 1.194 msaitoh }
11460 1.281 msaitoh if ((reg & EECD_EE_GNT) == 0) {
11461 1.281 msaitoh aprint_error_dev(sc->sc_dev,
11462 1.281 msaitoh "could not acquire EEPROM GNT\n");
11463 1.281 msaitoh reg &= ~EECD_EE_REQ;
11464 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11465 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EXTCNF)
11466 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
11467 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
11468 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
11469 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
11470 1.281 msaitoh wm_put_swsm_semaphore(sc);
11471 1.281 msaitoh return 1;
11472 1.194 msaitoh }
11473 1.194 msaitoh }
11474 1.281 msaitoh
11475 1.281 msaitoh return 0;
11476 1.139 bouyer }
11477 1.139 bouyer
11478 1.281 msaitoh /*
11479 1.281 msaitoh * wm_nvm_release:
11480 1.139 bouyer *
11481 1.281 msaitoh * Release the EEPROM mutex.
11482 1.281 msaitoh */
11483 1.281 msaitoh static void
11484 1.281 msaitoh wm_nvm_release(struct wm_softc *sc)
11485 1.139 bouyer {
11486 1.281 msaitoh uint32_t reg;
11487 1.194 msaitoh
11488 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11489 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11490 1.420 msaitoh
11491 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_EECD) {
11492 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
11493 1.281 msaitoh reg &= ~EECD_EE_REQ;
11494 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11495 1.281 msaitoh }
11496 1.194 msaitoh
11497 1.423 msaitoh if (sc->sc_type >= WM_T_ICH8) {
11498 1.423 msaitoh wm_put_nvm_ich8lan(sc);
11499 1.423 msaitoh } else if (sc->sc_flags & WM_F_LOCK_EXTCNF)
11500 1.281 msaitoh wm_put_swfwhw_semaphore(sc);
11501 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWFW)
11502 1.281 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
11503 1.281 msaitoh else if (sc->sc_flags & WM_F_LOCK_SWSM)
11504 1.281 msaitoh wm_put_swsm_semaphore(sc);
11505 1.139 bouyer }
11506 1.139 bouyer
11507 1.281 msaitoh static int
11508 1.281 msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
11509 1.139 bouyer {
11510 1.281 msaitoh uint32_t eecd = 0;
11511 1.281 msaitoh
11512 1.281 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
11513 1.281 msaitoh || sc->sc_type == WM_T_82583) {
11514 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
11515 1.281 msaitoh
11516 1.281 msaitoh /* Isolate bits 15 & 16 */
11517 1.281 msaitoh eecd = ((eecd >> 15) & 0x03);
11518 1.194 msaitoh
11519 1.281 msaitoh /* If both bits are set, device is Flash type */
11520 1.281 msaitoh if (eecd == 0x03)
11521 1.281 msaitoh return 0;
11522 1.281 msaitoh }
11523 1.281 msaitoh return 1;
11524 1.281 msaitoh }
11525 1.194 msaitoh
11526 1.321 msaitoh static int
11527 1.321 msaitoh wm_nvm_get_flash_presence_i210(struct wm_softc *sc)
11528 1.321 msaitoh {
11529 1.321 msaitoh uint32_t eec;
11530 1.321 msaitoh
11531 1.321 msaitoh eec = CSR_READ(sc, WMREG_EEC);
11532 1.321 msaitoh if ((eec & EEC_FLASH_DETECTED) != 0)
11533 1.321 msaitoh return 1;
11534 1.321 msaitoh
11535 1.321 msaitoh return 0;
11536 1.321 msaitoh }
11537 1.321 msaitoh
11538 1.281 msaitoh /*
11539 1.281 msaitoh * wm_nvm_validate_checksum
11540 1.281 msaitoh *
11541 1.281 msaitoh * The checksum is defined as the sum of the first 64 (16 bit) words.
11542 1.281 msaitoh */
11543 1.281 msaitoh static int
11544 1.281 msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
11545 1.281 msaitoh {
11546 1.281 msaitoh uint16_t checksum;
11547 1.281 msaitoh uint16_t eeprom_data;
11548 1.281 msaitoh #ifdef WM_DEBUG
11549 1.281 msaitoh uint16_t csum_wordaddr, valid_checksum;
11550 1.281 msaitoh #endif
11551 1.281 msaitoh int i;
11552 1.194 msaitoh
11553 1.281 msaitoh checksum = 0;
11554 1.139 bouyer
11555 1.281 msaitoh /* Don't check for I211 */
11556 1.281 msaitoh if (sc->sc_type == WM_T_I211)
11557 1.281 msaitoh return 0;
11558 1.194 msaitoh
11559 1.281 msaitoh #ifdef WM_DEBUG
11560 1.281 msaitoh if (sc->sc_type == WM_T_PCH_LPT) {
11561 1.293 msaitoh csum_wordaddr = NVM_OFF_COMPAT;
11562 1.281 msaitoh valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
11563 1.281 msaitoh } else {
11564 1.293 msaitoh csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
11565 1.281 msaitoh valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
11566 1.281 msaitoh }
11567 1.194 msaitoh
11568 1.281 msaitoh /* Dump EEPROM image for debug */
11569 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
11570 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
11571 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
11572 1.392 msaitoh /* XXX PCH_SPT? */
11573 1.281 msaitoh wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
11574 1.281 msaitoh if ((eeprom_data & valid_checksum) == 0) {
11575 1.281 msaitoh DPRINTF(WM_DEBUG_NVM,
11576 1.281 msaitoh ("%s: NVM need to be updated (%04x != %04x)\n",
11577 1.281 msaitoh device_xname(sc->sc_dev), eeprom_data,
11578 1.281 msaitoh valid_checksum));
11579 1.281 msaitoh }
11580 1.281 msaitoh }
11581 1.194 msaitoh
11582 1.281 msaitoh if ((wm_debug & WM_DEBUG_NVM) != 0) {
11583 1.281 msaitoh printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
11584 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
11585 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
11586 1.301 msaitoh printf("XXXX ");
11587 1.281 msaitoh else
11588 1.301 msaitoh printf("%04hx ", eeprom_data);
11589 1.281 msaitoh if (i % 8 == 7)
11590 1.281 msaitoh printf("\n");
11591 1.194 msaitoh }
11592 1.281 msaitoh }
11593 1.194 msaitoh
11594 1.281 msaitoh #endif /* WM_DEBUG */
11595 1.139 bouyer
11596 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
11597 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
11598 1.281 msaitoh return 1;
11599 1.281 msaitoh checksum += eeprom_data;
11600 1.281 msaitoh }
11601 1.139 bouyer
11602 1.281 msaitoh if (checksum != (uint16_t) NVM_CHECKSUM) {
11603 1.281 msaitoh #ifdef WM_DEBUG
11604 1.281 msaitoh printf("%s: NVM checksum mismatch (%04x != %04x)\n",
11605 1.281 msaitoh device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
11606 1.281 msaitoh #endif
11607 1.281 msaitoh }
11608 1.139 bouyer
11609 1.281 msaitoh return 0;
11610 1.139 bouyer }
11611 1.139 bouyer
11612 1.328 msaitoh static void
11613 1.347 msaitoh wm_nvm_version_invm(struct wm_softc *sc)
11614 1.347 msaitoh {
11615 1.347 msaitoh uint32_t dword;
11616 1.347 msaitoh
11617 1.347 msaitoh /*
11618 1.347 msaitoh * Linux's code to decode version is very strange, so we don't
11619 1.347 msaitoh * obey that algorithm and just use word 61 as the document.
11620 1.347 msaitoh * Perhaps it's not perfect though...
11621 1.347 msaitoh *
11622 1.347 msaitoh * Example:
11623 1.347 msaitoh *
11624 1.347 msaitoh * Word61: 00800030 -> Version 0.6 (I211 spec update notes about 0.6)
11625 1.347 msaitoh */
11626 1.347 msaitoh dword = CSR_READ(sc, WM_INVM_DATA_REG(61));
11627 1.347 msaitoh dword = __SHIFTOUT(dword, INVM_VER_1);
11628 1.347 msaitoh sc->sc_nvm_ver_major = __SHIFTOUT(dword, INVM_MAJOR);
11629 1.347 msaitoh sc->sc_nvm_ver_minor = __SHIFTOUT(dword, INVM_MINOR);
11630 1.347 msaitoh }
11631 1.347 msaitoh
11632 1.347 msaitoh static void
11633 1.328 msaitoh wm_nvm_version(struct wm_softc *sc)
11634 1.328 msaitoh {
11635 1.331 msaitoh uint16_t major, minor, build, patch;
11636 1.328 msaitoh uint16_t uid0, uid1;
11637 1.328 msaitoh uint16_t nvm_data;
11638 1.328 msaitoh uint16_t off;
11639 1.330 msaitoh bool check_version = false;
11640 1.330 msaitoh bool check_optionrom = false;
11641 1.334 msaitoh bool have_build = false;
11642 1.328 msaitoh
11643 1.334 msaitoh /*
11644 1.334 msaitoh * Version format:
11645 1.334 msaitoh *
11646 1.334 msaitoh * XYYZ
11647 1.334 msaitoh * X0YZ
11648 1.334 msaitoh * X0YY
11649 1.334 msaitoh *
11650 1.334 msaitoh * Example:
11651 1.334 msaitoh *
11652 1.334 msaitoh * 82571 0x50a2 5.10.2? (the spec update notes about 5.6-5.10)
11653 1.334 msaitoh * 82571 0x50a6 5.10.6?
11654 1.334 msaitoh * 82572 0x506a 5.6.10?
11655 1.334 msaitoh * 82572EI 0x5069 5.6.9?
11656 1.334 msaitoh * 82574L 0x1080 1.8.0? (the spec update notes about 2.1.4)
11657 1.334 msaitoh * 0x2013 2.1.3?
11658 1.334 msaitoh * 82583 0x10a0 1.10.0? (document says it's default vaule)
11659 1.334 msaitoh */
11660 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_IMAGE_UID1, 1, &uid1);
11661 1.328 msaitoh switch (sc->sc_type) {
11662 1.334 msaitoh case WM_T_82571:
11663 1.334 msaitoh case WM_T_82572:
11664 1.334 msaitoh case WM_T_82574:
11665 1.350 msaitoh case WM_T_82583:
11666 1.334 msaitoh check_version = true;
11667 1.334 msaitoh check_optionrom = true;
11668 1.334 msaitoh have_build = true;
11669 1.334 msaitoh break;
11670 1.328 msaitoh case WM_T_82575:
11671 1.328 msaitoh case WM_T_82576:
11672 1.328 msaitoh case WM_T_82580:
11673 1.330 msaitoh if ((uid1 & NVM_MAJOR_MASK) != NVM_UID_VALID)
11674 1.330 msaitoh check_version = true;
11675 1.328 msaitoh break;
11676 1.328 msaitoh case WM_T_I211:
11677 1.347 msaitoh wm_nvm_version_invm(sc);
11678 1.347 msaitoh goto printver;
11679 1.328 msaitoh case WM_T_I210:
11680 1.328 msaitoh if (!wm_nvm_get_flash_presence_i210(sc)) {
11681 1.347 msaitoh wm_nvm_version_invm(sc);
11682 1.347 msaitoh goto printver;
11683 1.328 msaitoh }
11684 1.328 msaitoh /* FALLTHROUGH */
11685 1.328 msaitoh case WM_T_I350:
11686 1.328 msaitoh case WM_T_I354:
11687 1.330 msaitoh check_version = true;
11688 1.330 msaitoh check_optionrom = true;
11689 1.330 msaitoh break;
11690 1.330 msaitoh default:
11691 1.330 msaitoh return;
11692 1.330 msaitoh }
11693 1.330 msaitoh if (check_version) {
11694 1.330 msaitoh wm_nvm_read(sc, NVM_OFF_VERSION, 1, &nvm_data);
11695 1.330 msaitoh major = (nvm_data & NVM_MAJOR_MASK) >> NVM_MAJOR_SHIFT;
11696 1.334 msaitoh if (have_build || ((nvm_data & 0x0f00) != 0x0000)) {
11697 1.330 msaitoh minor = (nvm_data & NVM_MINOR_MASK) >> NVM_MINOR_SHIFT;
11698 1.330 msaitoh build = nvm_data & NVM_BUILD_MASK;
11699 1.331 msaitoh have_build = true;
11700 1.334 msaitoh } else
11701 1.334 msaitoh minor = nvm_data & 0x00ff;
11702 1.334 msaitoh
11703 1.330 msaitoh /* Decimal */
11704 1.330 msaitoh minor = (minor / 16) * 10 + (minor % 16);
11705 1.347 msaitoh sc->sc_nvm_ver_major = major;
11706 1.347 msaitoh sc->sc_nvm_ver_minor = minor;
11707 1.330 msaitoh
11708 1.347 msaitoh printver:
11709 1.347 msaitoh aprint_verbose(", version %d.%d", sc->sc_nvm_ver_major,
11710 1.347 msaitoh sc->sc_nvm_ver_minor);
11711 1.350 msaitoh if (have_build) {
11712 1.350 msaitoh sc->sc_nvm_ver_build = build;
11713 1.334 msaitoh aprint_verbose(".%d", build);
11714 1.350 msaitoh }
11715 1.330 msaitoh }
11716 1.330 msaitoh if (check_optionrom) {
11717 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_COMB_VER_PTR, 1, &off);
11718 1.328 msaitoh /* Option ROM Version */
11719 1.328 msaitoh if ((off != 0x0000) && (off != 0xffff)) {
11720 1.328 msaitoh off += NVM_COMBO_VER_OFF;
11721 1.328 msaitoh wm_nvm_read(sc, off + 1, 1, &uid1);
11722 1.328 msaitoh wm_nvm_read(sc, off, 1, &uid0);
11723 1.328 msaitoh if ((uid0 != 0) && (uid0 != 0xffff)
11724 1.328 msaitoh && (uid1 != 0) && (uid1 != 0xffff)) {
11725 1.331 msaitoh /* 16bits */
11726 1.331 msaitoh major = uid0 >> 8;
11727 1.331 msaitoh build = (uid0 << 8) | (uid1 >> 8);
11728 1.331 msaitoh patch = uid1 & 0x00ff;
11729 1.330 msaitoh aprint_verbose(", option ROM Version %d.%d.%d",
11730 1.331 msaitoh major, build, patch);
11731 1.328 msaitoh }
11732 1.328 msaitoh }
11733 1.328 msaitoh }
11734 1.328 msaitoh
11735 1.328 msaitoh wm_nvm_read(sc, NVM_OFF_IMAGE_UID0, 1, &uid0);
11736 1.328 msaitoh aprint_verbose(", Image Unique ID %08x", (uid1 << 16) | uid0);
11737 1.328 msaitoh }
11738 1.328 msaitoh
11739 1.281 msaitoh /*
11740 1.281 msaitoh * wm_nvm_read:
11741 1.139 bouyer *
11742 1.281 msaitoh * Read data from the serial EEPROM.
11743 1.281 msaitoh */
11744 1.169 msaitoh static int
11745 1.281 msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
11746 1.169 msaitoh {
11747 1.169 msaitoh int rv;
11748 1.169 msaitoh
11749 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11750 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11751 1.420 msaitoh
11752 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVALID)
11753 1.281 msaitoh return 1;
11754 1.281 msaitoh
11755 1.281 msaitoh if (wm_nvm_acquire(sc))
11756 1.281 msaitoh return 1;
11757 1.281 msaitoh
11758 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
11759 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
11760 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT))
11761 1.281 msaitoh rv = wm_nvm_read_ich8(sc, word, wordcnt, data);
11762 1.392 msaitoh else if (sc->sc_type == WM_T_PCH_SPT)
11763 1.392 msaitoh rv = wm_nvm_read_spt(sc, word, wordcnt, data);
11764 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_INVM)
11765 1.321 msaitoh rv = wm_nvm_read_invm(sc, word, wordcnt, data);
11766 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
11767 1.281 msaitoh rv = wm_nvm_read_eerd(sc, word, wordcnt, data);
11768 1.281 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
11769 1.281 msaitoh rv = wm_nvm_read_spi(sc, word, wordcnt, data);
11770 1.281 msaitoh else
11771 1.281 msaitoh rv = wm_nvm_read_uwire(sc, word, wordcnt, data);
11772 1.169 msaitoh
11773 1.281 msaitoh wm_nvm_release(sc);
11774 1.169 msaitoh return rv;
11775 1.169 msaitoh }
11776 1.169 msaitoh
11777 1.281 msaitoh /*
11778 1.281 msaitoh * Hardware semaphores.
11779 1.281 msaitoh * Very complexed...
11780 1.281 msaitoh */
11781 1.281 msaitoh
11782 1.169 msaitoh static int
11783 1.424 msaitoh wm_get_null(struct wm_softc *sc)
11784 1.424 msaitoh {
11785 1.424 msaitoh
11786 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11787 1.424 msaitoh device_xname(sc->sc_dev), __func__));
11788 1.424 msaitoh return 0;
11789 1.424 msaitoh }
11790 1.424 msaitoh
11791 1.424 msaitoh static void
11792 1.424 msaitoh wm_put_null(struct wm_softc *sc)
11793 1.424 msaitoh {
11794 1.424 msaitoh
11795 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11796 1.424 msaitoh device_xname(sc->sc_dev), __func__));
11797 1.424 msaitoh return;
11798 1.424 msaitoh }
11799 1.424 msaitoh
11800 1.424 msaitoh /*
11801 1.424 msaitoh * Get hardware semaphore.
11802 1.424 msaitoh * Same as e1000_get_hw_semaphore_generic()
11803 1.424 msaitoh */
11804 1.424 msaitoh static int
11805 1.281 msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
11806 1.169 msaitoh {
11807 1.281 msaitoh int32_t timeout;
11808 1.281 msaitoh uint32_t swsm;
11809 1.281 msaitoh
11810 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11811 1.421 msaitoh device_xname(sc->sc_dev), __func__));
11812 1.424 msaitoh KASSERT(sc->sc_nvm_wordsize > 0);
11813 1.421 msaitoh
11814 1.424 msaitoh /* Get the SW semaphore. */
11815 1.424 msaitoh timeout = sc->sc_nvm_wordsize + 1;
11816 1.424 msaitoh while (timeout) {
11817 1.424 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11818 1.281 msaitoh
11819 1.424 msaitoh if ((swsm & SWSM_SMBI) == 0)
11820 1.424 msaitoh break;
11821 1.169 msaitoh
11822 1.424 msaitoh delay(50);
11823 1.424 msaitoh timeout--;
11824 1.424 msaitoh }
11825 1.169 msaitoh
11826 1.424 msaitoh if (timeout == 0) {
11827 1.424 msaitoh aprint_error_dev(sc->sc_dev,
11828 1.424 msaitoh "could not acquire SWSM SMBI\n");
11829 1.424 msaitoh return 1;
11830 1.281 msaitoh }
11831 1.281 msaitoh
11832 1.281 msaitoh /* Get the FW semaphore. */
11833 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
11834 1.281 msaitoh while (timeout) {
11835 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11836 1.281 msaitoh swsm |= SWSM_SWESMBI;
11837 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
11838 1.281 msaitoh /* If we managed to set the bit we got the semaphore. */
11839 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11840 1.281 msaitoh if (swsm & SWSM_SWESMBI)
11841 1.281 msaitoh break;
11842 1.169 msaitoh
11843 1.281 msaitoh delay(50);
11844 1.281 msaitoh timeout--;
11845 1.281 msaitoh }
11846 1.281 msaitoh
11847 1.281 msaitoh if (timeout == 0) {
11848 1.388 msaitoh aprint_error_dev(sc->sc_dev,
11849 1.388 msaitoh "could not acquire SWSM SWESMBI\n");
11850 1.281 msaitoh /* Release semaphores */
11851 1.281 msaitoh wm_put_swsm_semaphore(sc);
11852 1.281 msaitoh return 1;
11853 1.281 msaitoh }
11854 1.169 msaitoh return 0;
11855 1.169 msaitoh }
11856 1.169 msaitoh
11857 1.420 msaitoh /*
11858 1.420 msaitoh * Put hardware semaphore.
11859 1.420 msaitoh * Same as e1000_put_hw_semaphore_generic()
11860 1.420 msaitoh */
11861 1.281 msaitoh static void
11862 1.281 msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
11863 1.169 msaitoh {
11864 1.281 msaitoh uint32_t swsm;
11865 1.169 msaitoh
11866 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11867 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11868 1.420 msaitoh
11869 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
11870 1.281 msaitoh swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
11871 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
11872 1.169 msaitoh }
11873 1.169 msaitoh
11874 1.420 msaitoh /*
11875 1.420 msaitoh * Get SW/FW semaphore.
11876 1.420 msaitoh * Same as e1000_acquire_swfw_sync_82575().
11877 1.420 msaitoh */
11878 1.169 msaitoh static int
11879 1.281 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
11880 1.169 msaitoh {
11881 1.281 msaitoh uint32_t swfw_sync;
11882 1.281 msaitoh uint32_t swmask = mask << SWFW_SOFT_SHIFT;
11883 1.281 msaitoh uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
11884 1.281 msaitoh int timeout = 200;
11885 1.169 msaitoh
11886 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11887 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11888 1.424 msaitoh KASSERT((sc->sc_flags & WM_F_LOCK_SWSM) != 0);
11889 1.420 msaitoh
11890 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
11891 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11892 1.281 msaitoh if (wm_get_swsm_semaphore(sc)) {
11893 1.281 msaitoh aprint_error_dev(sc->sc_dev,
11894 1.281 msaitoh "%s: failed to get semaphore\n",
11895 1.281 msaitoh __func__);
11896 1.281 msaitoh return 1;
11897 1.281 msaitoh }
11898 1.281 msaitoh }
11899 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
11900 1.281 msaitoh if ((swfw_sync & (swmask | fwmask)) == 0) {
11901 1.281 msaitoh swfw_sync |= swmask;
11902 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
11903 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11904 1.281 msaitoh wm_put_swsm_semaphore(sc);
11905 1.281 msaitoh return 0;
11906 1.281 msaitoh }
11907 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11908 1.281 msaitoh wm_put_swsm_semaphore(sc);
11909 1.281 msaitoh delay(5000);
11910 1.281 msaitoh }
11911 1.281 msaitoh printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
11912 1.281 msaitoh device_xname(sc->sc_dev), mask, swfw_sync);
11913 1.281 msaitoh return 1;
11914 1.281 msaitoh }
11915 1.169 msaitoh
11916 1.281 msaitoh static void
11917 1.281 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
11918 1.281 msaitoh {
11919 1.281 msaitoh uint32_t swfw_sync;
11920 1.169 msaitoh
11921 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11922 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11923 1.424 msaitoh KASSERT((sc->sc_flags & WM_F_LOCK_SWSM) != 0);
11924 1.420 msaitoh
11925 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM) {
11926 1.281 msaitoh while (wm_get_swsm_semaphore(sc) != 0)
11927 1.281 msaitoh continue;
11928 1.281 msaitoh }
11929 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
11930 1.281 msaitoh swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
11931 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
11932 1.281 msaitoh if (sc->sc_flags & WM_F_LOCK_SWSM)
11933 1.281 msaitoh wm_put_swsm_semaphore(sc);
11934 1.169 msaitoh }
11935 1.169 msaitoh
11936 1.189 msaitoh static int
11937 1.424 msaitoh wm_get_phy_82575(struct wm_softc *sc)
11938 1.424 msaitoh {
11939 1.424 msaitoh
11940 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11941 1.424 msaitoh device_xname(sc->sc_dev), __func__));
11942 1.424 msaitoh return wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
11943 1.424 msaitoh }
11944 1.424 msaitoh
11945 1.424 msaitoh static void
11946 1.424 msaitoh wm_put_phy_82575(struct wm_softc *sc)
11947 1.424 msaitoh {
11948 1.424 msaitoh
11949 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11950 1.424 msaitoh device_xname(sc->sc_dev), __func__));
11951 1.424 msaitoh return wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
11952 1.424 msaitoh }
11953 1.424 msaitoh
11954 1.424 msaitoh static int
11955 1.281 msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
11956 1.203 msaitoh {
11957 1.281 msaitoh uint32_t ext_ctrl;
11958 1.281 msaitoh int timeout = 200;
11959 1.203 msaitoh
11960 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11961 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11962 1.420 msaitoh
11963 1.424 msaitoh mutex_enter(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
11964 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
11965 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11966 1.329 msaitoh ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
11967 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
11968 1.203 msaitoh
11969 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11970 1.329 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
11971 1.281 msaitoh return 0;
11972 1.281 msaitoh delay(5000);
11973 1.281 msaitoh }
11974 1.281 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
11975 1.281 msaitoh device_xname(sc->sc_dev), ext_ctrl);
11976 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
11977 1.281 msaitoh return 1;
11978 1.281 msaitoh }
11979 1.203 msaitoh
11980 1.281 msaitoh static void
11981 1.281 msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
11982 1.281 msaitoh {
11983 1.281 msaitoh uint32_t ext_ctrl;
11984 1.388 msaitoh
11985 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
11986 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11987 1.420 msaitoh
11988 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
11989 1.329 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
11990 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
11991 1.424 msaitoh
11992 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
11993 1.424 msaitoh }
11994 1.424 msaitoh
11995 1.424 msaitoh static int
11996 1.424 msaitoh wm_get_swflag_ich8lan(struct wm_softc *sc)
11997 1.424 msaitoh {
11998 1.424 msaitoh uint32_t ext_ctrl;
11999 1.424 msaitoh int timeout;
12000 1.424 msaitoh
12001 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12002 1.424 msaitoh device_xname(sc->sc_dev), __func__));
12003 1.424 msaitoh mutex_enter(sc->sc_ich_phymtx);
12004 1.424 msaitoh for (timeout = 0; timeout < WM_PHY_CFG_TIMEOUT; timeout++) {
12005 1.424 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
12006 1.424 msaitoh if ((ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) == 0)
12007 1.424 msaitoh break;
12008 1.424 msaitoh delay(1000);
12009 1.424 msaitoh }
12010 1.424 msaitoh if (timeout >= WM_PHY_CFG_TIMEOUT) {
12011 1.424 msaitoh printf("%s: SW has already locked the resource\n",
12012 1.424 msaitoh device_xname(sc->sc_dev));
12013 1.424 msaitoh goto out;
12014 1.424 msaitoh }
12015 1.424 msaitoh
12016 1.424 msaitoh ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
12017 1.424 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
12018 1.424 msaitoh for (timeout = 0; timeout < 1000; timeout++) {
12019 1.424 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
12020 1.424 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
12021 1.424 msaitoh break;
12022 1.424 msaitoh delay(1000);
12023 1.424 msaitoh }
12024 1.424 msaitoh if (timeout >= 1000) {
12025 1.424 msaitoh printf("%s: failed to acquire semaphore\n",
12026 1.424 msaitoh device_xname(sc->sc_dev));
12027 1.424 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
12028 1.424 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
12029 1.424 msaitoh goto out;
12030 1.424 msaitoh }
12031 1.424 msaitoh return 0;
12032 1.424 msaitoh
12033 1.424 msaitoh out:
12034 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx);
12035 1.424 msaitoh return 1;
12036 1.424 msaitoh }
12037 1.424 msaitoh
12038 1.424 msaitoh static void
12039 1.424 msaitoh wm_put_swflag_ich8lan(struct wm_softc *sc)
12040 1.424 msaitoh {
12041 1.424 msaitoh uint32_t ext_ctrl;
12042 1.424 msaitoh
12043 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12044 1.424 msaitoh device_xname(sc->sc_dev), __func__));
12045 1.424 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
12046 1.424 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) {
12047 1.424 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
12048 1.424 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
12049 1.424 msaitoh } else {
12050 1.424 msaitoh printf("%s: Semaphore unexpectedly released\n",
12051 1.424 msaitoh device_xname(sc->sc_dev));
12052 1.424 msaitoh }
12053 1.424 msaitoh
12054 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx);
12055 1.203 msaitoh }
12056 1.203 msaitoh
12057 1.203 msaitoh static int
12058 1.423 msaitoh wm_get_nvm_ich8lan(struct wm_softc *sc)
12059 1.423 msaitoh {
12060 1.423 msaitoh
12061 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12062 1.423 msaitoh device_xname(sc->sc_dev), __func__));
12063 1.423 msaitoh mutex_enter(sc->sc_ich_nvmmtx);
12064 1.423 msaitoh
12065 1.423 msaitoh return 0;
12066 1.423 msaitoh }
12067 1.423 msaitoh
12068 1.423 msaitoh static void
12069 1.423 msaitoh wm_put_nvm_ich8lan(struct wm_softc *sc)
12070 1.423 msaitoh {
12071 1.423 msaitoh
12072 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12073 1.423 msaitoh device_xname(sc->sc_dev), __func__));
12074 1.423 msaitoh mutex_exit(sc->sc_ich_nvmmtx);
12075 1.423 msaitoh }
12076 1.423 msaitoh
12077 1.423 msaitoh static int
12078 1.281 msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
12079 1.189 msaitoh {
12080 1.281 msaitoh int i = 0;
12081 1.189 msaitoh uint32_t reg;
12082 1.189 msaitoh
12083 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12084 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12085 1.420 msaitoh
12086 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
12087 1.281 msaitoh do {
12088 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
12089 1.281 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
12090 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
12091 1.281 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
12092 1.281 msaitoh break;
12093 1.281 msaitoh delay(2*1000);
12094 1.281 msaitoh i++;
12095 1.281 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
12096 1.281 msaitoh
12097 1.281 msaitoh if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
12098 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
12099 1.281 msaitoh log(LOG_ERR, "%s: Driver can't access the PHY\n",
12100 1.281 msaitoh device_xname(sc->sc_dev));
12101 1.281 msaitoh return -1;
12102 1.189 msaitoh }
12103 1.189 msaitoh
12104 1.189 msaitoh return 0;
12105 1.189 msaitoh }
12106 1.189 msaitoh
12107 1.169 msaitoh static void
12108 1.281 msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
12109 1.169 msaitoh {
12110 1.169 msaitoh uint32_t reg;
12111 1.169 msaitoh
12112 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12113 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12114 1.420 msaitoh
12115 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
12116 1.281 msaitoh reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
12117 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
12118 1.281 msaitoh }
12119 1.281 msaitoh
12120 1.281 msaitoh /*
12121 1.281 msaitoh * Management mode and power management related subroutines.
12122 1.281 msaitoh * BMC, AMT, suspend/resume and EEE.
12123 1.281 msaitoh */
12124 1.281 msaitoh
12125 1.378 msaitoh #ifdef WM_WOL
12126 1.281 msaitoh static int
12127 1.281 msaitoh wm_check_mng_mode(struct wm_softc *sc)
12128 1.281 msaitoh {
12129 1.281 msaitoh int rv;
12130 1.281 msaitoh
12131 1.169 msaitoh switch (sc->sc_type) {
12132 1.169 msaitoh case WM_T_ICH8:
12133 1.169 msaitoh case WM_T_ICH9:
12134 1.169 msaitoh case WM_T_ICH10:
12135 1.190 msaitoh case WM_T_PCH:
12136 1.221 msaitoh case WM_T_PCH2:
12137 1.249 msaitoh case WM_T_PCH_LPT:
12138 1.392 msaitoh case WM_T_PCH_SPT:
12139 1.281 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
12140 1.281 msaitoh break;
12141 1.281 msaitoh case WM_T_82574:
12142 1.281 msaitoh case WM_T_82583:
12143 1.281 msaitoh rv = wm_check_mng_mode_82574(sc);
12144 1.281 msaitoh break;
12145 1.281 msaitoh case WM_T_82571:
12146 1.281 msaitoh case WM_T_82572:
12147 1.281 msaitoh case WM_T_82573:
12148 1.281 msaitoh case WM_T_80003:
12149 1.281 msaitoh rv = wm_check_mng_mode_generic(sc);
12150 1.169 msaitoh break;
12151 1.169 msaitoh default:
12152 1.281 msaitoh /* noting to do */
12153 1.281 msaitoh rv = 0;
12154 1.169 msaitoh break;
12155 1.169 msaitoh }
12156 1.281 msaitoh
12157 1.281 msaitoh return rv;
12158 1.169 msaitoh }
12159 1.173 msaitoh
12160 1.281 msaitoh static int
12161 1.281 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
12162 1.203 msaitoh {
12163 1.281 msaitoh uint32_t fwsm;
12164 1.281 msaitoh
12165 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
12166 1.203 msaitoh
12167 1.386 msaitoh if (((fwsm & FWSM_FW_VALID) != 0)
12168 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
12169 1.281 msaitoh return 1;
12170 1.246 christos
12171 1.281 msaitoh return 0;
12172 1.203 msaitoh }
12173 1.203 msaitoh
12174 1.173 msaitoh static int
12175 1.281 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
12176 1.173 msaitoh {
12177 1.281 msaitoh uint16_t data;
12178 1.173 msaitoh
12179 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
12180 1.279 msaitoh
12181 1.293 msaitoh if ((data & NVM_CFG2_MNGM_MASK) != 0)
12182 1.281 msaitoh return 1;
12183 1.173 msaitoh
12184 1.173 msaitoh return 0;
12185 1.173 msaitoh }
12186 1.192 msaitoh
12187 1.281 msaitoh static int
12188 1.281 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
12189 1.202 msaitoh {
12190 1.281 msaitoh uint32_t fwsm;
12191 1.202 msaitoh
12192 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
12193 1.202 msaitoh
12194 1.386 msaitoh if (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_IAMT_MODE)
12195 1.281 msaitoh return 1;
12196 1.202 msaitoh
12197 1.281 msaitoh return 0;
12198 1.202 msaitoh }
12199 1.378 msaitoh #endif /* WM_WOL */
12200 1.202 msaitoh
12201 1.281 msaitoh static int
12202 1.281 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
12203 1.202 msaitoh {
12204 1.281 msaitoh uint32_t manc, fwsm, factps;
12205 1.202 msaitoh
12206 1.281 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
12207 1.281 msaitoh return 0;
12208 1.202 msaitoh
12209 1.281 msaitoh manc = CSR_READ(sc, WMREG_MANC);
12210 1.203 msaitoh
12211 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
12212 1.281 msaitoh device_xname(sc->sc_dev), manc));
12213 1.281 msaitoh if ((manc & MANC_RECV_TCO_EN) == 0)
12214 1.281 msaitoh return 0;
12215 1.203 msaitoh
12216 1.281 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
12217 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
12218 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
12219 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
12220 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
12221 1.281 msaitoh return 1;
12222 1.281 msaitoh } else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
12223 1.281 msaitoh uint16_t data;
12224 1.203 msaitoh
12225 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
12226 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
12227 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
12228 1.281 msaitoh device_xname(sc->sc_dev), factps, data));
12229 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
12230 1.293 msaitoh && ((data & NVM_CFG2_MNGM_MASK)
12231 1.293 msaitoh == (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
12232 1.281 msaitoh return 1;
12233 1.281 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
12234 1.281 msaitoh && ((manc & MANC_ASF_EN) == 0))
12235 1.281 msaitoh return 1;
12236 1.203 msaitoh
12237 1.281 msaitoh return 0;
12238 1.203 msaitoh }
12239 1.203 msaitoh
12240 1.386 msaitoh static bool
12241 1.386 msaitoh wm_phy_resetisblocked(struct wm_softc *sc)
12242 1.192 msaitoh {
12243 1.380 msaitoh bool blocked = false;
12244 1.281 msaitoh uint32_t reg;
12245 1.380 msaitoh int i = 0;
12246 1.192 msaitoh
12247 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12248 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12249 1.420 msaitoh
12250 1.281 msaitoh switch (sc->sc_type) {
12251 1.281 msaitoh case WM_T_ICH8:
12252 1.281 msaitoh case WM_T_ICH9:
12253 1.281 msaitoh case WM_T_ICH10:
12254 1.281 msaitoh case WM_T_PCH:
12255 1.281 msaitoh case WM_T_PCH2:
12256 1.281 msaitoh case WM_T_PCH_LPT:
12257 1.392 msaitoh case WM_T_PCH_SPT:
12258 1.380 msaitoh do {
12259 1.380 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
12260 1.380 msaitoh if ((reg & FWSM_RSPCIPHY) == 0) {
12261 1.380 msaitoh blocked = true;
12262 1.380 msaitoh delay(10*1000);
12263 1.380 msaitoh continue;
12264 1.380 msaitoh }
12265 1.380 msaitoh blocked = false;
12266 1.424 msaitoh } while (blocked && (i++ < 30));
12267 1.386 msaitoh return blocked;
12268 1.281 msaitoh break;
12269 1.281 msaitoh case WM_T_82571:
12270 1.281 msaitoh case WM_T_82572:
12271 1.281 msaitoh case WM_T_82573:
12272 1.281 msaitoh case WM_T_82574:
12273 1.281 msaitoh case WM_T_82583:
12274 1.281 msaitoh case WM_T_80003:
12275 1.281 msaitoh reg = CSR_READ(sc, WMREG_MANC);
12276 1.281 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
12277 1.386 msaitoh return true;
12278 1.281 msaitoh else
12279 1.386 msaitoh return false;
12280 1.281 msaitoh break;
12281 1.281 msaitoh default:
12282 1.281 msaitoh /* no problem */
12283 1.281 msaitoh break;
12284 1.192 msaitoh }
12285 1.192 msaitoh
12286 1.386 msaitoh return false;
12287 1.192 msaitoh }
12288 1.192 msaitoh
12289 1.192 msaitoh static void
12290 1.281 msaitoh wm_get_hw_control(struct wm_softc *sc)
12291 1.221 msaitoh {
12292 1.281 msaitoh uint32_t reg;
12293 1.221 msaitoh
12294 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12295 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12296 1.420 msaitoh
12297 1.446 msaitoh if (sc->sc_type == WM_T_82573) {
12298 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
12299 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
12300 1.446 msaitoh } else if (sc->sc_type >= WM_T_82571) {
12301 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12302 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
12303 1.281 msaitoh }
12304 1.221 msaitoh }
12305 1.221 msaitoh
12306 1.221 msaitoh static void
12307 1.281 msaitoh wm_release_hw_control(struct wm_softc *sc)
12308 1.192 msaitoh {
12309 1.281 msaitoh uint32_t reg;
12310 1.192 msaitoh
12311 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12312 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12313 1.420 msaitoh
12314 1.281 msaitoh if (sc->sc_type == WM_T_82573) {
12315 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
12316 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
12317 1.446 msaitoh } else if (sc->sc_type >= WM_T_82571) {
12318 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12319 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
12320 1.192 msaitoh }
12321 1.192 msaitoh }
12322 1.192 msaitoh
12323 1.192 msaitoh static void
12324 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, bool gate)
12325 1.221 msaitoh {
12326 1.221 msaitoh uint32_t reg;
12327 1.221 msaitoh
12328 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12329 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12330 1.420 msaitoh
12331 1.394 msaitoh if (sc->sc_type < WM_T_PCH2)
12332 1.394 msaitoh return;
12333 1.394 msaitoh
12334 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
12335 1.221 msaitoh
12336 1.392 msaitoh if (gate)
12337 1.281 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
12338 1.192 msaitoh else
12339 1.281 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
12340 1.192 msaitoh
12341 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
12342 1.192 msaitoh }
12343 1.199 msaitoh
12344 1.199 msaitoh static void
12345 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
12346 1.221 msaitoh {
12347 1.394 msaitoh uint32_t fwsm, reg;
12348 1.447 msaitoh int rv = 0;
12349 1.394 msaitoh
12350 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12351 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12352 1.420 msaitoh
12353 1.394 msaitoh /* Gate automatic PHY configuration by hardware on non-managed 82579 */
12354 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
12355 1.394 msaitoh
12356 1.447 msaitoh /* Disable ULP */
12357 1.447 msaitoh wm_ulp_disable(sc);
12358 1.447 msaitoh
12359 1.424 msaitoh /* Acquire PHY semaphore */
12360 1.424 msaitoh sc->phy.acquire(sc);
12361 1.221 msaitoh
12362 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
12363 1.447 msaitoh switch (sc->sc_type) {
12364 1.447 msaitoh case WM_T_PCH_LPT:
12365 1.447 msaitoh case WM_T_PCH_SPT:
12366 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc))
12367 1.447 msaitoh break;
12368 1.447 msaitoh
12369 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12370 1.447 msaitoh reg |= CTRL_EXT_FORCE_SMBUS;
12371 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
12372 1.447 msaitoh #if 0
12373 1.447 msaitoh /* XXX Isn't this required??? */
12374 1.447 msaitoh CSR_WRITE_FLUSH(sc);
12375 1.447 msaitoh #endif
12376 1.447 msaitoh delay(50 * 1000);
12377 1.447 msaitoh /* FALLTHROUGH */
12378 1.447 msaitoh case WM_T_PCH2:
12379 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc) == true)
12380 1.447 msaitoh break;
12381 1.447 msaitoh /* FALLTHROUGH */
12382 1.447 msaitoh case WM_T_PCH:
12383 1.452 joerg if (sc->sc_type == WM_T_PCH)
12384 1.447 msaitoh if ((fwsm & FWSM_FW_VALID) != 0)
12385 1.447 msaitoh break;
12386 1.447 msaitoh
12387 1.447 msaitoh if (wm_phy_resetisblocked(sc) == true) {
12388 1.447 msaitoh printf("XXX reset is blocked(3)\n");
12389 1.447 msaitoh break;
12390 1.394 msaitoh }
12391 1.394 msaitoh
12392 1.447 msaitoh wm_toggle_lanphypc_pch_lpt(sc);
12393 1.221 msaitoh
12394 1.394 msaitoh if (sc->sc_type >= WM_T_PCH_LPT) {
12395 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc) == true)
12396 1.447 msaitoh break;
12397 1.447 msaitoh
12398 1.394 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12399 1.394 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
12400 1.394 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
12401 1.447 msaitoh
12402 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc) == true)
12403 1.447 msaitoh break;
12404 1.447 msaitoh rv = -1;
12405 1.394 msaitoh }
12406 1.447 msaitoh break;
12407 1.447 msaitoh default:
12408 1.447 msaitoh break;
12409 1.221 msaitoh }
12410 1.394 msaitoh
12411 1.394 msaitoh /* Release semaphore */
12412 1.424 msaitoh sc->phy.release(sc);
12413 1.394 msaitoh
12414 1.447 msaitoh if (rv == 0) {
12415 1.447 msaitoh if (wm_phy_resetisblocked(sc)) {
12416 1.447 msaitoh printf("XXX reset is blocked(4)\n");
12417 1.447 msaitoh goto out;
12418 1.447 msaitoh }
12419 1.447 msaitoh wm_reset_phy(sc);
12420 1.447 msaitoh if (wm_phy_resetisblocked(sc))
12421 1.447 msaitoh printf("XXX reset is blocked(4)\n");
12422 1.447 msaitoh }
12423 1.447 msaitoh
12424 1.447 msaitoh out:
12425 1.394 msaitoh /*
12426 1.394 msaitoh * Ungate automatic PHY configuration by hardware on non-managed 82579
12427 1.394 msaitoh */
12428 1.447 msaitoh if ((sc->sc_type == WM_T_PCH2) && ((fwsm & FWSM_FW_VALID) == 0)) {
12429 1.447 msaitoh delay(10*1000);
12430 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, false);
12431 1.447 msaitoh }
12432 1.221 msaitoh }
12433 1.221 msaitoh
12434 1.221 msaitoh static void
12435 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
12436 1.203 msaitoh {
12437 1.203 msaitoh
12438 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12439 1.392 msaitoh device_xname(sc->sc_dev), __func__));
12440 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
12441 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
12442 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
12443 1.203 msaitoh
12444 1.281 msaitoh /* Disable hardware interception of ARP */
12445 1.203 msaitoh manc &= ~MANC_ARP_EN;
12446 1.203 msaitoh
12447 1.281 msaitoh /* Enable receiving management packets to the host */
12448 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
12449 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
12450 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
12451 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
12452 1.203 msaitoh }
12453 1.203 msaitoh
12454 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
12455 1.203 msaitoh }
12456 1.203 msaitoh }
12457 1.203 msaitoh
12458 1.203 msaitoh static void
12459 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
12460 1.203 msaitoh {
12461 1.203 msaitoh
12462 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
12463 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
12464 1.203 msaitoh
12465 1.260 msaitoh manc |= MANC_ARP_EN;
12466 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
12467 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
12468 1.203 msaitoh
12469 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
12470 1.203 msaitoh }
12471 1.203 msaitoh }
12472 1.203 msaitoh
12473 1.203 msaitoh static void
12474 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
12475 1.203 msaitoh {
12476 1.203 msaitoh
12477 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
12478 1.203 msaitoh switch (sc->sc_type) {
12479 1.203 msaitoh case WM_T_82573:
12480 1.203 msaitoh case WM_T_82583:
12481 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
12482 1.203 msaitoh /* FALLTHROUGH */
12483 1.246 christos case WM_T_80003:
12484 1.203 msaitoh case WM_T_82575:
12485 1.203 msaitoh case WM_T_82576:
12486 1.208 msaitoh case WM_T_82580:
12487 1.228 msaitoh case WM_T_I350:
12488 1.265 msaitoh case WM_T_I354:
12489 1.386 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE) != 0)
12490 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
12491 1.449 msaitoh /* FALLTHROUGH */
12492 1.449 msaitoh case WM_T_82541:
12493 1.449 msaitoh case WM_T_82541_2:
12494 1.449 msaitoh case WM_T_82547:
12495 1.449 msaitoh case WM_T_82547_2:
12496 1.450 msaitoh case WM_T_82571:
12497 1.450 msaitoh case WM_T_82572:
12498 1.450 msaitoh case WM_T_82574:
12499 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
12500 1.203 msaitoh break;
12501 1.203 msaitoh case WM_T_ICH8:
12502 1.203 msaitoh case WM_T_ICH9:
12503 1.203 msaitoh case WM_T_ICH10:
12504 1.203 msaitoh case WM_T_PCH:
12505 1.221 msaitoh case WM_T_PCH2:
12506 1.249 msaitoh case WM_T_PCH_LPT:
12507 1.449 msaitoh case WM_T_PCH_SPT:
12508 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
12509 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
12510 1.203 msaitoh break;
12511 1.203 msaitoh default:
12512 1.203 msaitoh break;
12513 1.203 msaitoh }
12514 1.203 msaitoh
12515 1.203 msaitoh /* 1: HAS_MANAGE */
12516 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
12517 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
12518 1.203 msaitoh
12519 1.203 msaitoh #ifdef WM_DEBUG
12520 1.203 msaitoh printf("\n");
12521 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
12522 1.203 msaitoh printf("HAS_AMT,");
12523 1.203 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0)
12524 1.203 msaitoh printf("ARC_SUBSYS_VALID,");
12525 1.203 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) != 0)
12526 1.203 msaitoh printf("ASF_FIRMWARE_PRES,");
12527 1.203 msaitoh if ((sc->sc_flags & WM_F_HAS_MANAGE) != 0)
12528 1.203 msaitoh printf("HAS_MANAGE,");
12529 1.203 msaitoh printf("\n");
12530 1.203 msaitoh #endif
12531 1.203 msaitoh /*
12532 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
12533 1.203 msaitoh * stuff
12534 1.203 msaitoh */
12535 1.203 msaitoh }
12536 1.203 msaitoh
12537 1.447 msaitoh /*
12538 1.447 msaitoh * Unconfigure Ultra Low Power mode.
12539 1.447 msaitoh * Only for I217 and newer (see below).
12540 1.447 msaitoh */
12541 1.447 msaitoh static void
12542 1.447 msaitoh wm_ulp_disable(struct wm_softc *sc)
12543 1.447 msaitoh {
12544 1.447 msaitoh uint32_t reg;
12545 1.447 msaitoh int i = 0;
12546 1.447 msaitoh
12547 1.447 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12548 1.447 msaitoh device_xname(sc->sc_dev), __func__));
12549 1.447 msaitoh /* Exclude old devices */
12550 1.447 msaitoh if ((sc->sc_type < WM_T_PCH_LPT)
12551 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I217_LM)
12552 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I217_V)
12553 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_LM2)
12554 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_V2))
12555 1.447 msaitoh return;
12556 1.447 msaitoh
12557 1.447 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) != 0) {
12558 1.447 msaitoh /* Request ME un-configure ULP mode in the PHY */
12559 1.447 msaitoh reg = CSR_READ(sc, WMREG_H2ME);
12560 1.447 msaitoh reg &= ~H2ME_ULP;
12561 1.447 msaitoh reg |= H2ME_ENFORCE_SETTINGS;
12562 1.447 msaitoh CSR_WRITE(sc, WMREG_H2ME, reg);
12563 1.447 msaitoh
12564 1.447 msaitoh /* Poll up to 300msec for ME to clear ULP_CFG_DONE. */
12565 1.447 msaitoh while ((CSR_READ(sc, WMREG_FWSM) & FWSM_ULP_CFG_DONE) != 0) {
12566 1.447 msaitoh if (i++ == 30) {
12567 1.447 msaitoh printf("%s timed out\n", __func__);
12568 1.447 msaitoh return;
12569 1.447 msaitoh }
12570 1.447 msaitoh delay(10 * 1000);
12571 1.447 msaitoh }
12572 1.447 msaitoh reg = CSR_READ(sc, WMREG_H2ME);
12573 1.447 msaitoh reg &= ~H2ME_ENFORCE_SETTINGS;
12574 1.447 msaitoh CSR_WRITE(sc, WMREG_H2ME, reg);
12575 1.447 msaitoh
12576 1.447 msaitoh return;
12577 1.447 msaitoh }
12578 1.447 msaitoh
12579 1.447 msaitoh /* Acquire semaphore */
12580 1.447 msaitoh sc->phy.acquire(sc);
12581 1.447 msaitoh
12582 1.447 msaitoh /* Toggle LANPHYPC */
12583 1.447 msaitoh wm_toggle_lanphypc_pch_lpt(sc);
12584 1.447 msaitoh
12585 1.447 msaitoh /* Unforce SMBus mode in PHY */
12586 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, CV_SMB_CTRL);
12587 1.447 msaitoh if (reg == 0x0000 || reg == 0xffff) {
12588 1.447 msaitoh uint32_t reg2;
12589 1.447 msaitoh
12590 1.447 msaitoh printf("%s: Force SMBus first.\n", __func__);
12591 1.447 msaitoh reg2 = CSR_READ(sc, WMREG_CTRL_EXT);
12592 1.447 msaitoh reg2 |= CTRL_EXT_FORCE_SMBUS;
12593 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg2);
12594 1.447 msaitoh delay(50 * 1000);
12595 1.447 msaitoh
12596 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, CV_SMB_CTRL);
12597 1.447 msaitoh }
12598 1.447 msaitoh reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
12599 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, CV_SMB_CTRL, reg);
12600 1.447 msaitoh
12601 1.447 msaitoh /* Unforce SMBus mode in MAC */
12602 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12603 1.447 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
12604 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
12605 1.447 msaitoh
12606 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, HV_PM_CTRL);
12607 1.447 msaitoh reg |= HV_PM_CTRL_K1_ENA;
12608 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, HV_PM_CTRL, reg);
12609 1.447 msaitoh
12610 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1);
12611 1.447 msaitoh reg &= ~(I218_ULP_CONFIG1_IND
12612 1.447 msaitoh | I218_ULP_CONFIG1_STICKY_ULP
12613 1.447 msaitoh | I218_ULP_CONFIG1_RESET_TO_SMBUS
12614 1.447 msaitoh | I218_ULP_CONFIG1_WOL_HOST
12615 1.447 msaitoh | I218_ULP_CONFIG1_INBAND_EXIT
12616 1.447 msaitoh | I218_ULP_CONFIG1_EN_ULP_LANPHYPC
12617 1.447 msaitoh | I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST
12618 1.447 msaitoh | I218_ULP_CONFIG1_DIS_SMB_PERST);
12619 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1, reg);
12620 1.447 msaitoh reg |= I218_ULP_CONFIG1_START;
12621 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1, reg);
12622 1.447 msaitoh
12623 1.447 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM7);
12624 1.447 msaitoh reg &= ~FEXTNVM7_DIS_SMB_PERST;
12625 1.447 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM7, reg);
12626 1.447 msaitoh
12627 1.447 msaitoh /* Release semaphore */
12628 1.447 msaitoh sc->phy.release(sc);
12629 1.447 msaitoh wm_gmii_reset(sc);
12630 1.447 msaitoh delay(50 * 1000);
12631 1.447 msaitoh }
12632 1.447 msaitoh
12633 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
12634 1.203 msaitoh static void
12635 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
12636 1.203 msaitoh {
12637 1.203 msaitoh #if 0
12638 1.203 msaitoh uint16_t preg;
12639 1.203 msaitoh
12640 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
12641 1.203 msaitoh
12642 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
12643 1.203 msaitoh
12644 1.281 msaitoh /* Configure PHY Rx Control register */
12645 1.281 msaitoh
12646 1.281 msaitoh /* Enable PHY wakeup in MAC register */
12647 1.281 msaitoh
12648 1.281 msaitoh /* Configure and enable PHY wakeup in PHY registers */
12649 1.281 msaitoh
12650 1.281 msaitoh /* Activate PHY wakeup */
12651 1.281 msaitoh
12652 1.281 msaitoh /* XXX */
12653 1.281 msaitoh #endif
12654 1.281 msaitoh }
12655 1.281 msaitoh
12656 1.281 msaitoh /* Power down workaround on D3 */
12657 1.281 msaitoh static void
12658 1.281 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
12659 1.281 msaitoh {
12660 1.281 msaitoh uint32_t reg;
12661 1.281 msaitoh int i;
12662 1.281 msaitoh
12663 1.281 msaitoh for (i = 0; i < 2; i++) {
12664 1.281 msaitoh /* Disable link */
12665 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
12666 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
12667 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
12668 1.281 msaitoh
12669 1.281 msaitoh /*
12670 1.281 msaitoh * Call gig speed drop workaround on Gig disable before
12671 1.281 msaitoh * accessing any PHY registers
12672 1.281 msaitoh */
12673 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
12674 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
12675 1.203 msaitoh
12676 1.281 msaitoh /* Write VR power-down enable */
12677 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
12678 1.281 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
12679 1.281 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
12680 1.281 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
12681 1.203 msaitoh
12682 1.281 msaitoh /* Read it back and test */
12683 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
12684 1.281 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
12685 1.281 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
12686 1.281 msaitoh break;
12687 1.203 msaitoh
12688 1.281 msaitoh /* Issue PHY reset and repeat at most one more time */
12689 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
12690 1.281 msaitoh }
12691 1.203 msaitoh }
12692 1.203 msaitoh
12693 1.203 msaitoh static void
12694 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
12695 1.203 msaitoh {
12696 1.203 msaitoh uint32_t reg, pmreg;
12697 1.203 msaitoh pcireg_t pmode;
12698 1.203 msaitoh
12699 1.425 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12700 1.425 msaitoh device_xname(sc->sc_dev), __func__));
12701 1.425 msaitoh
12702 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
12703 1.203 msaitoh &pmreg, NULL) == 0)
12704 1.203 msaitoh return;
12705 1.203 msaitoh
12706 1.203 msaitoh /* Advertise the wakeup capability */
12707 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
12708 1.203 msaitoh | CTRL_SWDPIN(3));
12709 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
12710 1.203 msaitoh
12711 1.203 msaitoh /* ICH workaround */
12712 1.203 msaitoh switch (sc->sc_type) {
12713 1.203 msaitoh case WM_T_ICH8:
12714 1.203 msaitoh case WM_T_ICH9:
12715 1.203 msaitoh case WM_T_ICH10:
12716 1.203 msaitoh case WM_T_PCH:
12717 1.221 msaitoh case WM_T_PCH2:
12718 1.249 msaitoh case WM_T_PCH_LPT:
12719 1.392 msaitoh case WM_T_PCH_SPT:
12720 1.203 msaitoh /* Disable gig during WOL */
12721 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
12722 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
12723 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
12724 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
12725 1.203 msaitoh wm_gmii_reset(sc);
12726 1.203 msaitoh
12727 1.203 msaitoh /* Power down workaround */
12728 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
12729 1.203 msaitoh struct mii_softc *child;
12730 1.203 msaitoh
12731 1.203 msaitoh /* Assume that the PHY is copper */
12732 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
12733 1.203 msaitoh if (child->mii_mpd_rev <= 2)
12734 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
12735 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
12736 1.203 msaitoh }
12737 1.203 msaitoh break;
12738 1.203 msaitoh default:
12739 1.203 msaitoh break;
12740 1.203 msaitoh }
12741 1.203 msaitoh
12742 1.203 msaitoh /* Keep the laser running on fiber adapters */
12743 1.311 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
12744 1.311 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES)) {
12745 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
12746 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
12747 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
12748 1.203 msaitoh }
12749 1.203 msaitoh
12750 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
12751 1.203 msaitoh #if 0 /* for the multicast packet */
12752 1.203 msaitoh reg |= WUFC_MC;
12753 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
12754 1.203 msaitoh #endif
12755 1.203 msaitoh
12756 1.442 msaitoh if (sc->sc_type >= WM_T_PCH)
12757 1.203 msaitoh wm_enable_phy_wakeup(sc);
12758 1.442 msaitoh else {
12759 1.451 msaitoh CSR_WRITE(sc, WMREG_WUC, CSR_READ(sc, WMREG_WUC) | WUC_PME_EN);
12760 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
12761 1.203 msaitoh }
12762 1.203 msaitoh
12763 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
12764 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
12765 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
12766 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
12767 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
12768 1.203 msaitoh
12769 1.203 msaitoh /* Request PME */
12770 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
12771 1.203 msaitoh #if 0
12772 1.203 msaitoh /* Disable WOL */
12773 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
12774 1.203 msaitoh #else
12775 1.203 msaitoh /* For WOL */
12776 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
12777 1.203 msaitoh #endif
12778 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
12779 1.203 msaitoh }
12780 1.203 msaitoh
12781 1.377 msaitoh /* LPLU */
12782 1.377 msaitoh
12783 1.377 msaitoh static void
12784 1.377 msaitoh wm_lplu_d0_disable(struct wm_softc *sc)
12785 1.377 msaitoh {
12786 1.377 msaitoh uint32_t reg;
12787 1.377 msaitoh
12788 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12789 1.430 msaitoh device_xname(sc->sc_dev), __func__));
12790 1.430 msaitoh
12791 1.377 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
12792 1.381 msaitoh reg &= ~(PHY_CTRL_GBE_DIS | PHY_CTRL_D0A_LPLU);
12793 1.377 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
12794 1.377 msaitoh }
12795 1.377 msaitoh
12796 1.377 msaitoh static void
12797 1.377 msaitoh wm_lplu_d0_disable_pch(struct wm_softc *sc)
12798 1.377 msaitoh {
12799 1.377 msaitoh uint32_t reg;
12800 1.377 msaitoh
12801 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12802 1.430 msaitoh device_xname(sc->sc_dev), __func__));
12803 1.430 msaitoh
12804 1.377 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
12805 1.380 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
12806 1.377 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
12807 1.377 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
12808 1.377 msaitoh }
12809 1.377 msaitoh
12810 1.281 msaitoh /* EEE */
12811 1.228 msaitoh
12812 1.228 msaitoh static void
12813 1.281 msaitoh wm_set_eee_i350(struct wm_softc *sc)
12814 1.228 msaitoh {
12815 1.228 msaitoh uint32_t ipcnfg, eeer;
12816 1.228 msaitoh
12817 1.228 msaitoh ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
12818 1.228 msaitoh eeer = CSR_READ(sc, WMREG_EEER);
12819 1.228 msaitoh
12820 1.228 msaitoh if ((sc->sc_flags & WM_F_EEE) != 0) {
12821 1.228 msaitoh ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
12822 1.228 msaitoh eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
12823 1.228 msaitoh | EEER_LPI_FC);
12824 1.228 msaitoh } else {
12825 1.228 msaitoh ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
12826 1.322 msaitoh ipcnfg &= ~IPCNFG_10BASE_TE;
12827 1.228 msaitoh eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
12828 1.228 msaitoh | EEER_LPI_FC);
12829 1.228 msaitoh }
12830 1.228 msaitoh
12831 1.228 msaitoh CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
12832 1.228 msaitoh CSR_WRITE(sc, WMREG_EEER, eeer);
12833 1.228 msaitoh CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
12834 1.228 msaitoh CSR_READ(sc, WMREG_EEER); /* XXX flush? */
12835 1.228 msaitoh }
12836 1.281 msaitoh
12837 1.281 msaitoh /*
12838 1.281 msaitoh * Workarounds (mainly PHY related).
12839 1.281 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
12840 1.281 msaitoh */
12841 1.281 msaitoh
12842 1.281 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
12843 1.281 msaitoh static void
12844 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
12845 1.281 msaitoh {
12846 1.381 msaitoh #if 0
12847 1.281 msaitoh int miistatus, active, i;
12848 1.281 msaitoh int reg;
12849 1.281 msaitoh
12850 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
12851 1.281 msaitoh
12852 1.281 msaitoh /* If the link is not up, do nothing */
12853 1.381 msaitoh if ((miistatus & IFM_ACTIVE) == 0)
12854 1.281 msaitoh return;
12855 1.281 msaitoh
12856 1.281 msaitoh active = sc->sc_mii.mii_media_active;
12857 1.281 msaitoh
12858 1.281 msaitoh /* Nothing to do if the link is other than 1Gbps */
12859 1.281 msaitoh if (IFM_SUBTYPE(active) != IFM_1000_T)
12860 1.281 msaitoh return;
12861 1.281 msaitoh
12862 1.281 msaitoh for (i = 0; i < 10; i++) {
12863 1.281 msaitoh /* read twice */
12864 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
12865 1.281 msaitoh reg = wm_gmii_i80003_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
12866 1.381 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) == 0)
12867 1.281 msaitoh goto out; /* GOOD! */
12868 1.281 msaitoh
12869 1.281 msaitoh /* Reset the PHY */
12870 1.281 msaitoh wm_gmii_reset(sc);
12871 1.281 msaitoh delay(5*1000);
12872 1.281 msaitoh }
12873 1.281 msaitoh
12874 1.281 msaitoh /* Disable GigE link negotiation */
12875 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
12876 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
12877 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
12878 1.281 msaitoh
12879 1.281 msaitoh /*
12880 1.281 msaitoh * Call gig speed drop workaround on Gig disable before accessing
12881 1.281 msaitoh * any PHY registers.
12882 1.281 msaitoh */
12883 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
12884 1.281 msaitoh
12885 1.281 msaitoh out:
12886 1.281 msaitoh return;
12887 1.381 msaitoh #endif
12888 1.281 msaitoh }
12889 1.281 msaitoh
12890 1.281 msaitoh /* WOL from S5 stops working */
12891 1.281 msaitoh static void
12892 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
12893 1.281 msaitoh {
12894 1.281 msaitoh uint16_t kmrn_reg;
12895 1.281 msaitoh
12896 1.281 msaitoh /* Only for igp3 */
12897 1.281 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
12898 1.281 msaitoh kmrn_reg = wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG);
12899 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_DIAG_NELPBK;
12900 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
12901 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_DIAG_NELPBK;
12902 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmrn_reg);
12903 1.281 msaitoh }
12904 1.281 msaitoh }
12905 1.281 msaitoh
12906 1.281 msaitoh /*
12907 1.281 msaitoh * Workaround for pch's PHYs
12908 1.281 msaitoh * XXX should be moved to new PHY driver?
12909 1.281 msaitoh */
12910 1.281 msaitoh static void
12911 1.281 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
12912 1.281 msaitoh {
12913 1.420 msaitoh
12914 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12915 1.430 msaitoh device_xname(sc->sc_dev), __func__));
12916 1.420 msaitoh KASSERT(sc->sc_type == WM_T_PCH);
12917 1.420 msaitoh
12918 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577)
12919 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
12920 1.281 msaitoh
12921 1.281 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
12922 1.281 msaitoh
12923 1.281 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
12924 1.281 msaitoh
12925 1.281 msaitoh /* 82578 */
12926 1.281 msaitoh if (sc->sc_phytype == WMPHY_82578) {
12927 1.430 msaitoh struct mii_softc *child;
12928 1.430 msaitoh
12929 1.430 msaitoh /*
12930 1.430 msaitoh * Return registers to default by doing a soft reset then
12931 1.430 msaitoh * writing 0x3140 to the control register
12932 1.430 msaitoh * 0x3140 == BMCR_SPEED0 | BMCR_AUTOEN | BMCR_FDX | BMCR_SPEED1
12933 1.430 msaitoh */
12934 1.430 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
12935 1.430 msaitoh if ((child != NULL) && (child->mii_mpd_rev < 2)) {
12936 1.430 msaitoh PHY_RESET(child);
12937 1.430 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 2, MII_BMCR,
12938 1.430 msaitoh 0x3140);
12939 1.281 msaitoh }
12940 1.281 msaitoh }
12941 1.281 msaitoh
12942 1.281 msaitoh /* Select page 0 */
12943 1.424 msaitoh sc->phy.acquire(sc);
12944 1.424 msaitoh wm_gmii_mdic_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
12945 1.424 msaitoh sc->phy.release(sc);
12946 1.281 msaitoh
12947 1.281 msaitoh /*
12948 1.281 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
12949 1.281 msaitoh * link so that it disables K1 if link is in 1Gbps.
12950 1.281 msaitoh */
12951 1.281 msaitoh wm_k1_gig_workaround_hv(sc, 1);
12952 1.281 msaitoh }
12953 1.281 msaitoh
12954 1.281 msaitoh static void
12955 1.281 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
12956 1.281 msaitoh {
12957 1.281 msaitoh
12958 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12959 1.430 msaitoh device_xname(sc->sc_dev), __func__));
12960 1.420 msaitoh KASSERT(sc->sc_type == WM_T_PCH2);
12961 1.420 msaitoh
12962 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
12963 1.281 msaitoh }
12964 1.281 msaitoh
12965 1.424 msaitoh static int
12966 1.281 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
12967 1.281 msaitoh {
12968 1.281 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
12969 1.281 msaitoh
12970 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
12971 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12972 1.420 msaitoh
12973 1.424 msaitoh if (sc->phy.acquire(sc) != 0)
12974 1.424 msaitoh return -1;
12975 1.281 msaitoh
12976 1.281 msaitoh if (link) {
12977 1.281 msaitoh k1_enable = 0;
12978 1.281 msaitoh
12979 1.281 msaitoh /* Link stall fix for link up */
12980 1.424 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
12981 1.281 msaitoh } else {
12982 1.281 msaitoh /* Link stall fix for link down */
12983 1.424 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
12984 1.281 msaitoh }
12985 1.281 msaitoh
12986 1.281 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
12987 1.424 msaitoh sc->phy.release(sc);
12988 1.281 msaitoh
12989 1.424 msaitoh return 0;
12990 1.281 msaitoh }
12991 1.281 msaitoh
12992 1.281 msaitoh static void
12993 1.281 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
12994 1.281 msaitoh {
12995 1.281 msaitoh uint32_t reg;
12996 1.281 msaitoh
12997 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
12998 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
12999 1.281 msaitoh reg | HV_KMRN_MDIO_SLOW);
13000 1.281 msaitoh }
13001 1.281 msaitoh
13002 1.281 msaitoh static void
13003 1.281 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
13004 1.281 msaitoh {
13005 1.281 msaitoh uint32_t ctrl, ctrl_ext, tmp;
13006 1.281 msaitoh uint16_t kmrn_reg;
13007 1.281 msaitoh
13008 1.424 msaitoh kmrn_reg = wm_kmrn_readreg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG);
13009 1.281 msaitoh
13010 1.281 msaitoh if (k1_enable)
13011 1.281 msaitoh kmrn_reg |= KUMCTRLSTA_K1_ENABLE;
13012 1.281 msaitoh else
13013 1.281 msaitoh kmrn_reg &= ~KUMCTRLSTA_K1_ENABLE;
13014 1.281 msaitoh
13015 1.424 msaitoh wm_kmrn_writereg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmrn_reg);
13016 1.281 msaitoh
13017 1.281 msaitoh delay(20);
13018 1.281 msaitoh
13019 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
13020 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
13021 1.281 msaitoh
13022 1.281 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
13023 1.281 msaitoh tmp |= CTRL_FRCSPD;
13024 1.281 msaitoh
13025 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
13026 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
13027 1.281 msaitoh CSR_WRITE_FLUSH(sc);
13028 1.281 msaitoh delay(20);
13029 1.281 msaitoh
13030 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
13031 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
13032 1.281 msaitoh CSR_WRITE_FLUSH(sc);
13033 1.281 msaitoh delay(20);
13034 1.281 msaitoh }
13035 1.281 msaitoh
13036 1.281 msaitoh /* special case - for 82575 - need to do manual init ... */
13037 1.281 msaitoh static void
13038 1.281 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
13039 1.281 msaitoh {
13040 1.281 msaitoh /*
13041 1.281 msaitoh * remark: this is untested code - we have no board without EEPROM
13042 1.312 msaitoh * same setup as mentioned int the FreeBSD driver for the i82575
13043 1.281 msaitoh */
13044 1.281 msaitoh
13045 1.281 msaitoh /* SerDes configuration via SERDESCTRL */
13046 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
13047 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
13048 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
13049 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
13050 1.281 msaitoh
13051 1.281 msaitoh /* CCM configuration via CCMCTL register */
13052 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
13053 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
13054 1.281 msaitoh
13055 1.281 msaitoh /* PCIe lanes configuration */
13056 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
13057 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
13058 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
13059 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
13060 1.281 msaitoh
13061 1.281 msaitoh /* PCIe PLL Configuration */
13062 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
13063 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
13064 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
13065 1.281 msaitoh }
13066 1.325 msaitoh
13067 1.325 msaitoh static void
13068 1.325 msaitoh wm_reset_mdicnfg_82580(struct wm_softc *sc)
13069 1.325 msaitoh {
13070 1.325 msaitoh uint32_t reg;
13071 1.325 msaitoh uint16_t nvmword;
13072 1.325 msaitoh int rv;
13073 1.325 msaitoh
13074 1.325 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
13075 1.325 msaitoh return;
13076 1.325 msaitoh
13077 1.325 msaitoh rv = wm_nvm_read(sc, NVM_OFF_LAN_FUNC_82580(sc->sc_funcid)
13078 1.325 msaitoh + NVM_OFF_CFG3_PORTA, 1, &nvmword);
13079 1.325 msaitoh if (rv != 0) {
13080 1.325 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
13081 1.325 msaitoh __func__);
13082 1.325 msaitoh return;
13083 1.325 msaitoh }
13084 1.325 msaitoh
13085 1.325 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
13086 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_EXT_MDIO)
13087 1.325 msaitoh reg |= MDICNFG_DEST;
13088 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_COM_MDIO)
13089 1.325 msaitoh reg |= MDICNFG_COM_MDIO;
13090 1.325 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
13091 1.325 msaitoh }
13092 1.329 msaitoh
13093 1.447 msaitoh #define MII_INVALIDID(x) (((x) == 0x0000) || ((x) == 0xffff))
13094 1.447 msaitoh
13095 1.447 msaitoh static bool
13096 1.447 msaitoh wm_phy_is_accessible_pchlan(struct wm_softc *sc)
13097 1.447 msaitoh {
13098 1.447 msaitoh int i;
13099 1.447 msaitoh uint32_t reg;
13100 1.447 msaitoh uint16_t id1, id2;
13101 1.447 msaitoh
13102 1.447 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13103 1.447 msaitoh device_xname(sc->sc_dev), __func__));
13104 1.447 msaitoh id1 = id2 = 0xffff;
13105 1.447 msaitoh for (i = 0; i < 2; i++) {
13106 1.447 msaitoh id1 = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, MII_PHYIDR1);
13107 1.447 msaitoh if (MII_INVALIDID(id1))
13108 1.447 msaitoh continue;
13109 1.447 msaitoh id2 = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, MII_PHYIDR2);
13110 1.447 msaitoh if (MII_INVALIDID(id2))
13111 1.447 msaitoh continue;
13112 1.447 msaitoh break;
13113 1.447 msaitoh }
13114 1.447 msaitoh if (!MII_INVALIDID(id1) && !MII_INVALIDID(id2)) {
13115 1.447 msaitoh goto out;
13116 1.447 msaitoh }
13117 1.447 msaitoh
13118 1.447 msaitoh if (sc->sc_type < WM_T_PCH_LPT) {
13119 1.447 msaitoh sc->phy.release(sc);
13120 1.447 msaitoh wm_set_mdio_slow_mode_hv(sc);
13121 1.447 msaitoh id1 = wm_gmii_hv_readreg(sc->sc_dev, 2, MII_PHYIDR1);
13122 1.447 msaitoh id2 = wm_gmii_hv_readreg(sc->sc_dev, 2, MII_PHYIDR2);
13123 1.447 msaitoh sc->phy.acquire(sc);
13124 1.447 msaitoh }
13125 1.447 msaitoh if (MII_INVALIDID(id1) || MII_INVALIDID(id2)) {
13126 1.447 msaitoh printf("XXX return with false\n");
13127 1.447 msaitoh return false;
13128 1.447 msaitoh }
13129 1.447 msaitoh out:
13130 1.447 msaitoh if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
13131 1.447 msaitoh /* Only unforce SMBus if ME is not active */
13132 1.447 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) == 0) {
13133 1.447 msaitoh /* Unforce SMBus mode in PHY */
13134 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2,
13135 1.447 msaitoh CV_SMB_CTRL);
13136 1.447 msaitoh reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
13137 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2,
13138 1.447 msaitoh CV_SMB_CTRL, reg);
13139 1.447 msaitoh
13140 1.447 msaitoh /* Unforce SMBus mode in MAC */
13141 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13142 1.447 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
13143 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
13144 1.447 msaitoh }
13145 1.447 msaitoh }
13146 1.447 msaitoh return true;
13147 1.447 msaitoh }
13148 1.447 msaitoh
13149 1.447 msaitoh static void
13150 1.447 msaitoh wm_toggle_lanphypc_pch_lpt(struct wm_softc *sc)
13151 1.447 msaitoh {
13152 1.447 msaitoh uint32_t reg;
13153 1.447 msaitoh int i;
13154 1.447 msaitoh
13155 1.447 msaitoh /* Set PHY Config Counter to 50msec */
13156 1.447 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM3);
13157 1.447 msaitoh reg &= ~FEXTNVM3_PHY_CFG_COUNTER_MASK;
13158 1.447 msaitoh reg |= FEXTNVM3_PHY_CFG_COUNTER_50MS;
13159 1.447 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM3, reg);
13160 1.447 msaitoh
13161 1.447 msaitoh /* Toggle LANPHYPC */
13162 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
13163 1.447 msaitoh reg |= CTRL_LANPHYPC_OVERRIDE;
13164 1.447 msaitoh reg &= ~CTRL_LANPHYPC_VALUE;
13165 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
13166 1.447 msaitoh CSR_WRITE_FLUSH(sc);
13167 1.447 msaitoh delay(1000);
13168 1.447 msaitoh reg &= ~CTRL_LANPHYPC_OVERRIDE;
13169 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
13170 1.447 msaitoh CSR_WRITE_FLUSH(sc);
13171 1.447 msaitoh
13172 1.447 msaitoh if (sc->sc_type < WM_T_PCH_LPT)
13173 1.447 msaitoh delay(50 * 1000);
13174 1.447 msaitoh else {
13175 1.447 msaitoh i = 20;
13176 1.447 msaitoh
13177 1.447 msaitoh do {
13178 1.447 msaitoh delay(5 * 1000);
13179 1.447 msaitoh } while (((CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_LPCD) == 0)
13180 1.447 msaitoh && i--);
13181 1.447 msaitoh
13182 1.447 msaitoh delay(30 * 1000);
13183 1.447 msaitoh }
13184 1.447 msaitoh }
13185 1.447 msaitoh
13186 1.445 msaitoh static int
13187 1.445 msaitoh wm_platform_pm_pch_lpt(struct wm_softc *sc, bool link)
13188 1.445 msaitoh {
13189 1.445 msaitoh uint32_t reg = __SHIFTIN(link, LTRV_NONSNOOP_REQ)
13190 1.445 msaitoh | __SHIFTIN(link, LTRV_SNOOP_REQ) | LTRV_SEND;
13191 1.445 msaitoh uint32_t rxa;
13192 1.445 msaitoh uint16_t scale = 0, lat_enc = 0;
13193 1.445 msaitoh int64_t lat_ns, value;
13194 1.445 msaitoh
13195 1.445 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13196 1.445 msaitoh device_xname(sc->sc_dev), __func__));
13197 1.445 msaitoh
13198 1.445 msaitoh if (link) {
13199 1.445 msaitoh pcireg_t preg;
13200 1.445 msaitoh uint16_t max_snoop, max_nosnoop, max_ltr_enc;
13201 1.445 msaitoh
13202 1.445 msaitoh rxa = CSR_READ(sc, WMREG_PBA) & PBA_RXA_MASK;
13203 1.445 msaitoh
13204 1.445 msaitoh /*
13205 1.445 msaitoh * Determine the maximum latency tolerated by the device.
13206 1.445 msaitoh *
13207 1.445 msaitoh * Per the PCIe spec, the tolerated latencies are encoded as
13208 1.445 msaitoh * a 3-bit encoded scale (only 0-5 are valid) multiplied by
13209 1.445 msaitoh * a 10-bit value (0-1023) to provide a range from 1 ns to
13210 1.445 msaitoh * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns,
13211 1.445 msaitoh * 1=2^5ns, 2=2^10ns,...5=2^25ns.
13212 1.445 msaitoh */
13213 1.445 msaitoh lat_ns = ((int64_t)rxa * 1024 -
13214 1.445 msaitoh (2 * (int64_t)sc->sc_ethercom.ec_if.if_mtu)) * 8 * 1000;
13215 1.445 msaitoh if (lat_ns < 0)
13216 1.445 msaitoh lat_ns = 0;
13217 1.445 msaitoh else {
13218 1.445 msaitoh uint32_t status;
13219 1.445 msaitoh uint16_t speed;
13220 1.445 msaitoh
13221 1.445 msaitoh status = CSR_READ(sc, WMREG_STATUS);
13222 1.445 msaitoh switch (__SHIFTOUT(status, STATUS_SPEED)) {
13223 1.445 msaitoh case STATUS_SPEED_10:
13224 1.445 msaitoh speed = 10;
13225 1.445 msaitoh break;
13226 1.445 msaitoh case STATUS_SPEED_100:
13227 1.445 msaitoh speed = 100;
13228 1.445 msaitoh break;
13229 1.445 msaitoh case STATUS_SPEED_1000:
13230 1.445 msaitoh speed = 1000;
13231 1.445 msaitoh break;
13232 1.445 msaitoh default:
13233 1.445 msaitoh printf("%s: Unknown speed (status = %08x)\n",
13234 1.445 msaitoh device_xname(sc->sc_dev), status);
13235 1.445 msaitoh return -1;
13236 1.445 msaitoh }
13237 1.445 msaitoh lat_ns /= speed;
13238 1.445 msaitoh }
13239 1.445 msaitoh value = lat_ns;
13240 1.445 msaitoh
13241 1.445 msaitoh while (value > LTRV_VALUE) {
13242 1.445 msaitoh scale ++;
13243 1.445 msaitoh value = howmany(value, __BIT(5));
13244 1.445 msaitoh }
13245 1.445 msaitoh if (scale > LTRV_SCALE_MAX) {
13246 1.445 msaitoh printf("%s: Invalid LTR latency scale %d\n",
13247 1.445 msaitoh device_xname(sc->sc_dev), scale);
13248 1.445 msaitoh return -1;
13249 1.445 msaitoh }
13250 1.445 msaitoh lat_enc = (uint16_t)(__SHIFTIN(scale, LTRV_SCALE) | value);
13251 1.445 msaitoh
13252 1.445 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
13253 1.445 msaitoh WM_PCI_LTR_CAP_LPT);
13254 1.445 msaitoh max_snoop = preg & 0xffff;
13255 1.445 msaitoh max_nosnoop = preg >> 16;
13256 1.445 msaitoh
13257 1.445 msaitoh max_ltr_enc = MAX(max_snoop, max_nosnoop);
13258 1.445 msaitoh
13259 1.445 msaitoh if (lat_enc > max_ltr_enc) {
13260 1.445 msaitoh lat_enc = max_ltr_enc;
13261 1.445 msaitoh }
13262 1.445 msaitoh }
13263 1.445 msaitoh /* Snoop and No-Snoop latencies the same */
13264 1.445 msaitoh reg |= lat_enc | __SHIFTIN(lat_enc, LTRV_NONSNOOP);
13265 1.445 msaitoh CSR_WRITE(sc, WMREG_LTRV, reg);
13266 1.445 msaitoh
13267 1.445 msaitoh return 0;
13268 1.445 msaitoh }
13269 1.445 msaitoh
13270 1.329 msaitoh /*
13271 1.329 msaitoh * I210 Errata 25 and I211 Errata 10
13272 1.329 msaitoh * Slow System Clock.
13273 1.329 msaitoh */
13274 1.329 msaitoh static void
13275 1.329 msaitoh wm_pll_workaround_i210(struct wm_softc *sc)
13276 1.329 msaitoh {
13277 1.329 msaitoh uint32_t mdicnfg, wuc;
13278 1.329 msaitoh uint32_t reg;
13279 1.329 msaitoh pcireg_t pcireg;
13280 1.329 msaitoh uint32_t pmreg;
13281 1.329 msaitoh uint16_t nvmword, tmp_nvmword;
13282 1.329 msaitoh int phyval;
13283 1.329 msaitoh bool wa_done = false;
13284 1.329 msaitoh int i;
13285 1.329 msaitoh
13286 1.329 msaitoh /* Save WUC and MDICNFG registers */
13287 1.329 msaitoh wuc = CSR_READ(sc, WMREG_WUC);
13288 1.329 msaitoh mdicnfg = CSR_READ(sc, WMREG_MDICNFG);
13289 1.329 msaitoh
13290 1.329 msaitoh reg = mdicnfg & ~MDICNFG_DEST;
13291 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
13292 1.329 msaitoh
13293 1.329 msaitoh if (wm_nvm_read(sc, INVM_AUTOLOAD, 1, &nvmword) != 0)
13294 1.329 msaitoh nvmword = INVM_DEFAULT_AL;
13295 1.329 msaitoh tmp_nvmword = nvmword | INVM_PLL_WO_VAL;
13296 1.329 msaitoh
13297 1.329 msaitoh /* Get Power Management cap offset */
13298 1.329 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
13299 1.329 msaitoh &pmreg, NULL) == 0)
13300 1.329 msaitoh return;
13301 1.329 msaitoh for (i = 0; i < WM_MAX_PLL_TRIES; i++) {
13302 1.329 msaitoh phyval = wm_gmii_gs40g_readreg(sc->sc_dev, 1,
13303 1.329 msaitoh GS40G_PHY_PLL_FREQ_PAGE | GS40G_PHY_PLL_FREQ_REG);
13304 1.332 msaitoh
13305 1.329 msaitoh if ((phyval & GS40G_PHY_PLL_UNCONF) != GS40G_PHY_PLL_UNCONF) {
13306 1.329 msaitoh break; /* OK */
13307 1.329 msaitoh }
13308 1.329 msaitoh
13309 1.329 msaitoh wa_done = true;
13310 1.329 msaitoh /* Directly reset the internal PHY */
13311 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
13312 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
13313 1.329 msaitoh
13314 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13315 1.329 msaitoh reg |= CTRL_EXT_PHYPDEN | CTRL_EXT_SDLPE;
13316 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
13317 1.329 msaitoh
13318 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
13319 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (tmp_nvmword << 16);
13320 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
13321 1.332 msaitoh
13322 1.329 msaitoh pcireg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
13323 1.329 msaitoh pmreg + PCI_PMCSR);
13324 1.329 msaitoh pcireg |= PCI_PMCSR_STATE_D3;
13325 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
13326 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
13327 1.329 msaitoh delay(1000);
13328 1.329 msaitoh pcireg &= ~PCI_PMCSR_STATE_D3;
13329 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
13330 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
13331 1.329 msaitoh
13332 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (nvmword << 16);
13333 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
13334 1.332 msaitoh
13335 1.329 msaitoh /* Restore WUC register */
13336 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, wuc);
13337 1.329 msaitoh }
13338 1.332 msaitoh
13339 1.329 msaitoh /* Restore MDICNFG setting */
13340 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, mdicnfg);
13341 1.329 msaitoh if (wa_done)
13342 1.329 msaitoh aprint_verbose_dev(sc->sc_dev, "I210 workaround done\n");
13343 1.329 msaitoh }
13344