if_wm.c revision 1.564 1 1.564 knakahar /* $NetBSD: if_wm.c,v 1.564 2018/02/16 04:49:27 knakahara Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.246 christos Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.246 christos
43 1.246 christos Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.246 christos
46 1.246 christos 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.246 christos
49 1.246 christos 2. Redistributions in binary form must reproduce the above copyright
50 1.246 christos notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.246 christos
53 1.246 christos 3. Neither the name of the Intel Corporation nor the names of its
54 1.246 christos contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.246 christos
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.246 christos AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.246 christos IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.246 christos ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.246 christos LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.246 christos CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.246 christos SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.246 christos INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.246 christos CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.288 msaitoh * - Check XXX'ed comments
76 1.407 knakahar * - TX Multi queue improvement (refine queue selection logic)
77 1.467 knakahar * - Split header buffer for newer descriptors
78 1.286 msaitoh * - EEE (Energy Efficiency Ethernet)
79 1.286 msaitoh * - Virtual Function
80 1.286 msaitoh * - Set LED correctly (based on contents in EEPROM)
81 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
82 1.371 msaitoh * - Image Unique ID
83 1.1 thorpej */
84 1.38 lukem
85 1.38 lukem #include <sys/cdefs.h>
86 1.564 knakahar __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.564 2018/02/16 04:49:27 knakahara Exp $");
87 1.309 ozaki
88 1.309 ozaki #ifdef _KERNEL_OPT
89 1.309 ozaki #include "opt_net_mpsafe.h"
90 1.494 knakahar #include "opt_if_wm.h"
91 1.309 ozaki #endif
92 1.1 thorpej
93 1.1 thorpej #include <sys/param.h>
94 1.1 thorpej #include <sys/systm.h>
95 1.96 perry #include <sys/callout.h>
96 1.1 thorpej #include <sys/mbuf.h>
97 1.1 thorpej #include <sys/malloc.h>
98 1.356 knakahar #include <sys/kmem.h>
99 1.1 thorpej #include <sys/kernel.h>
100 1.1 thorpej #include <sys/socket.h>
101 1.1 thorpej #include <sys/ioctl.h>
102 1.1 thorpej #include <sys/errno.h>
103 1.1 thorpej #include <sys/device.h>
104 1.1 thorpej #include <sys/queue.h>
105 1.84 thorpej #include <sys/syslog.h>
106 1.346 knakahar #include <sys/interrupt.h>
107 1.403 knakahar #include <sys/cpu.h>
108 1.403 knakahar #include <sys/pcq.h>
109 1.1 thorpej
110 1.315 riastrad #include <sys/rndsource.h>
111 1.21 itojun
112 1.1 thorpej #include <net/if.h>
113 1.96 perry #include <net/if_dl.h>
114 1.1 thorpej #include <net/if_media.h>
115 1.1 thorpej #include <net/if_ether.h>
116 1.1 thorpej
117 1.1 thorpej #include <net/bpf.h>
118 1.1 thorpej
119 1.564 knakahar #include <net/rss_config.h>
120 1.564 knakahar
121 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
122 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
123 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
124 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
125 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
126 1.1 thorpej
127 1.147 ad #include <sys/bus.h>
128 1.147 ad #include <sys/intr.h>
129 1.1 thorpej #include <machine/endian.h>
130 1.1 thorpej
131 1.1 thorpej #include <dev/mii/mii.h>
132 1.1 thorpej #include <dev/mii/miivar.h>
133 1.202 msaitoh #include <dev/mii/miidevs.h>
134 1.1 thorpej #include <dev/mii/mii_bitbang.h>
135 1.127 bouyer #include <dev/mii/ikphyreg.h>
136 1.191 msaitoh #include <dev/mii/igphyreg.h>
137 1.202 msaitoh #include <dev/mii/igphyvar.h>
138 1.192 msaitoh #include <dev/mii/inbmphyreg.h>
139 1.528 msaitoh #include <dev/mii/ihphyreg.h>
140 1.1 thorpej
141 1.1 thorpej #include <dev/pci/pcireg.h>
142 1.1 thorpej #include <dev/pci/pcivar.h>
143 1.1 thorpej #include <dev/pci/pcidevs.h>
144 1.1 thorpej
145 1.1 thorpej #include <dev/pci/if_wmreg.h>
146 1.182 msaitoh #include <dev/pci/if_wmvar.h>
147 1.1 thorpej
148 1.1 thorpej #ifdef WM_DEBUG
149 1.420 msaitoh #define WM_DEBUG_LINK __BIT(0)
150 1.420 msaitoh #define WM_DEBUG_TX __BIT(1)
151 1.420 msaitoh #define WM_DEBUG_RX __BIT(2)
152 1.420 msaitoh #define WM_DEBUG_GMII __BIT(3)
153 1.420 msaitoh #define WM_DEBUG_MANAGE __BIT(4)
154 1.420 msaitoh #define WM_DEBUG_NVM __BIT(5)
155 1.420 msaitoh #define WM_DEBUG_INIT __BIT(6)
156 1.420 msaitoh #define WM_DEBUG_LOCK __BIT(7)
157 1.203 msaitoh int wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
158 1.420 msaitoh | WM_DEBUG_MANAGE | WM_DEBUG_NVM | WM_DEBUG_INIT | WM_DEBUG_LOCK;
159 1.1 thorpej
160 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
161 1.1 thorpej #else
162 1.1 thorpej #define DPRINTF(x, y) /* nothing */
163 1.1 thorpej #endif /* WM_DEBUG */
164 1.1 thorpej
165 1.272 ozaki #ifdef NET_MPSAFE
166 1.272 ozaki #define WM_MPSAFE 1
167 1.492 knakahar #define CALLOUT_FLAGS CALLOUT_MPSAFE
168 1.492 knakahar #else
169 1.492 knakahar #define CALLOUT_FLAGS 0
170 1.272 ozaki #endif
171 1.272 ozaki
172 1.335 msaitoh /*
173 1.364 knakahar * This device driver's max interrupt numbers.
174 1.335 msaitoh */
175 1.405 knakahar #define WM_MAX_NQUEUEINTR 16
176 1.405 knakahar #define WM_MAX_NINTR (WM_MAX_NQUEUEINTR + 1)
177 1.335 msaitoh
178 1.508 knakahar #ifndef WM_DISABLE_MSI
179 1.508 knakahar #define WM_DISABLE_MSI 0
180 1.508 knakahar #endif
181 1.508 knakahar #ifndef WM_DISABLE_MSIX
182 1.508 knakahar #define WM_DISABLE_MSIX 0
183 1.508 knakahar #endif
184 1.508 knakahar
185 1.508 knakahar int wm_disable_msi = WM_DISABLE_MSI;
186 1.508 knakahar int wm_disable_msix = WM_DISABLE_MSIX;
187 1.508 knakahar
188 1.562 knakahar #ifndef WM_WATCHDOG_TIMEOUT
189 1.562 knakahar #define WM_WATCHDOG_TIMEOUT 5
190 1.562 knakahar #endif
191 1.562 knakahar static int wm_watchdog_timeout = WM_WATCHDOG_TIMEOUT;
192 1.562 knakahar
193 1.1 thorpej /*
194 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
195 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
196 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
197 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
198 1.75 thorpej * of them at a time.
199 1.75 thorpej *
200 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
201 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
202 1.75 thorpej * situations with jumbo frames.
203 1.1 thorpej */
204 1.75 thorpej #define WM_NTXSEGS 256
205 1.2 thorpej #define WM_IFQUEUELEN 256
206 1.74 tron #define WM_TXQUEUELEN_MAX 64
207 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
208 1.356 knakahar #define WM_TXQUEUELEN(txq) ((txq)->txq_num)
209 1.356 knakahar #define WM_TXQUEUELEN_MASK(txq) (WM_TXQUEUELEN(txq) - 1)
210 1.356 knakahar #define WM_TXQUEUE_GC(txq) (WM_TXQUEUELEN(txq) / 8)
211 1.75 thorpej #define WM_NTXDESC_82542 256
212 1.75 thorpej #define WM_NTXDESC_82544 4096
213 1.356 knakahar #define WM_NTXDESC(txq) ((txq)->txq_ndesc)
214 1.356 knakahar #define WM_NTXDESC_MASK(txq) (WM_NTXDESC(txq) - 1)
215 1.398 knakahar #define WM_TXDESCS_SIZE(txq) (WM_NTXDESC(txq) * (txq)->txq_descsize)
216 1.356 knakahar #define WM_NEXTTX(txq, x) (((x) + 1) & WM_NTXDESC_MASK(txq))
217 1.356 knakahar #define WM_NEXTTXS(txq, x) (((x) + 1) & WM_TXQUEUELEN_MASK(txq))
218 1.1 thorpej
219 1.269 tls #define WM_MAXTXDMA (2 * round_page(IP_MAXPACKET)) /* for TSO */
220 1.82 thorpej
221 1.403 knakahar #define WM_TXINTERQSIZE 256
222 1.403 knakahar
223 1.557 knakahar #ifndef WM_TX_PROCESS_LIMIT_DEFAULT
224 1.557 knakahar #define WM_TX_PROCESS_LIMIT_DEFAULT 100U
225 1.557 knakahar #endif
226 1.557 knakahar #ifndef WM_TX_INTR_PROCESS_LIMIT_DEFAULT
227 1.557 knakahar #define WM_TX_INTR_PROCESS_LIMIT_DEFAULT 0U
228 1.557 knakahar #endif
229 1.557 knakahar
230 1.1 thorpej /*
231 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
232 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
233 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
234 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
235 1.1 thorpej */
236 1.10 thorpej #define WM_NRXDESC 256
237 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
238 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
239 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
240 1.1 thorpej
241 1.494 knakahar #ifndef WM_RX_PROCESS_LIMIT_DEFAULT
242 1.493 knakahar #define WM_RX_PROCESS_LIMIT_DEFAULT 100U
243 1.494 knakahar #endif
244 1.494 knakahar #ifndef WM_RX_INTR_PROCESS_LIMIT_DEFAULT
245 1.493 knakahar #define WM_RX_INTR_PROCESS_LIMIT_DEFAULT 0U
246 1.494 knakahar #endif
247 1.493 knakahar
248 1.354 knakahar typedef union txdescs {
249 1.354 knakahar wiseman_txdesc_t sctxu_txdescs[WM_NTXDESC_82544];
250 1.354 knakahar nq_txdesc_t sctxu_nq_txdescs[WM_NTXDESC_82544];
251 1.354 knakahar } txdescs_t;
252 1.1 thorpej
253 1.466 knakahar typedef union rxdescs {
254 1.466 knakahar wiseman_rxdesc_t sctxu_rxdescs[WM_NRXDESC];
255 1.466 knakahar ext_rxdesc_t sctxu_ext_rxdescs[WM_NRXDESC]; /* 82574 only */
256 1.466 knakahar nq_rxdesc_t sctxu_nq_rxdescs[WM_NRXDESC]; /* 82575 and newer */
257 1.466 knakahar } rxdescs_t;
258 1.466 knakahar
259 1.398 knakahar #define WM_CDTXOFF(txq, x) ((txq)->txq_descsize * (x))
260 1.466 knakahar #define WM_CDRXOFF(rxq, x) ((rxq)->rxq_descsize * (x))
261 1.1 thorpej
262 1.1 thorpej /*
263 1.1 thorpej * Software state for transmit jobs.
264 1.1 thorpej */
265 1.1 thorpej struct wm_txsoft {
266 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
267 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
268 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
269 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
270 1.4 thorpej int txs_ndesc; /* # of descriptors used */
271 1.1 thorpej };
272 1.1 thorpej
273 1.1 thorpej /*
274 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
275 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
276 1.1 thorpej * more than one buffer, we chain them together.
277 1.1 thorpej */
278 1.1 thorpej struct wm_rxsoft {
279 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
280 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
281 1.1 thorpej };
282 1.1 thorpej
283 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
284 1.173 msaitoh
285 1.199 msaitoh static uint16_t swfwphysem[] = {
286 1.199 msaitoh SWFW_PHY0_SM,
287 1.199 msaitoh SWFW_PHY1_SM,
288 1.199 msaitoh SWFW_PHY2_SM,
289 1.199 msaitoh SWFW_PHY3_SM
290 1.199 msaitoh };
291 1.199 msaitoh
292 1.320 msaitoh static const uint32_t wm_82580_rxpbs_table[] = {
293 1.320 msaitoh 36, 72, 144, 1, 2, 4, 8, 16, 35, 70, 140
294 1.320 msaitoh };
295 1.320 msaitoh
296 1.356 knakahar struct wm_softc;
297 1.356 knakahar
298 1.417 knakahar #ifdef WM_EVENT_COUNTERS
299 1.417 knakahar #define WM_Q_EVCNT_DEFINE(qname, evname) \
300 1.417 knakahar char qname##_##evname##_evcnt_name[sizeof("qname##XX##evname")]; \
301 1.417 knakahar struct evcnt qname##_ev_##evname;
302 1.417 knakahar
303 1.417 knakahar #define WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, evtype) \
304 1.417 knakahar do{ \
305 1.417 knakahar snprintf((q)->qname##_##evname##_evcnt_name, \
306 1.417 knakahar sizeof((q)->qname##_##evname##_evcnt_name), \
307 1.417 knakahar "%s%02d%s", #qname, (qnum), #evname); \
308 1.417 knakahar evcnt_attach_dynamic(&(q)->qname##_ev_##evname, \
309 1.417 knakahar (evtype), NULL, (xname), \
310 1.417 knakahar (q)->qname##_##evname##_evcnt_name); \
311 1.417 knakahar }while(0)
312 1.417 knakahar
313 1.417 knakahar #define WM_Q_MISC_EVCNT_ATTACH(qname, evname, q, qnum, xname) \
314 1.417 knakahar WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_MISC)
315 1.417 knakahar
316 1.417 knakahar #define WM_Q_INTR_EVCNT_ATTACH(qname, evname, q, qnum, xname) \
317 1.417 knakahar WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_INTR)
318 1.477 knakahar
319 1.477 knakahar #define WM_Q_EVCNT_DETACH(qname, evname, q, qnum) \
320 1.477 knakahar evcnt_detach(&(q)->qname##_ev_##evname);
321 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
322 1.417 knakahar
323 1.356 knakahar struct wm_txqueue {
324 1.357 knakahar kmutex_t *txq_lock; /* lock for tx operations */
325 1.356 knakahar
326 1.405 knakahar struct wm_softc *txq_sc; /* shortcut (skip struct wm_queue) */
327 1.364 knakahar
328 1.356 knakahar /* Software state for the transmit descriptors. */
329 1.356 knakahar int txq_num; /* must be a power of two */
330 1.356 knakahar struct wm_txsoft txq_soft[WM_TXQUEUELEN_MAX];
331 1.356 knakahar
332 1.356 knakahar /* TX control data structures. */
333 1.356 knakahar int txq_ndesc; /* must be a power of two */
334 1.398 knakahar size_t txq_descsize; /* a tx descriptor size */
335 1.356 knakahar txdescs_t *txq_descs_u;
336 1.356 knakahar bus_dmamap_t txq_desc_dmamap; /* control data DMA map */
337 1.356 knakahar bus_dma_segment_t txq_desc_seg; /* control data segment */
338 1.356 knakahar int txq_desc_rseg; /* real number of control segment */
339 1.356 knakahar #define txq_desc_dma txq_desc_dmamap->dm_segs[0].ds_addr
340 1.356 knakahar #define txq_descs txq_descs_u->sctxu_txdescs
341 1.356 knakahar #define txq_nq_descs txq_descs_u->sctxu_nq_txdescs
342 1.356 knakahar
343 1.356 knakahar bus_addr_t txq_tdt_reg; /* offset of TDT register */
344 1.356 knakahar
345 1.356 knakahar int txq_free; /* number of free Tx descriptors */
346 1.356 knakahar int txq_next; /* next ready Tx descriptor */
347 1.356 knakahar
348 1.356 knakahar int txq_sfree; /* number of free Tx jobs */
349 1.356 knakahar int txq_snext; /* next free Tx job */
350 1.356 knakahar int txq_sdirty; /* dirty Tx jobs */
351 1.356 knakahar
352 1.356 knakahar /* These 4 variables are used only on the 82547. */
353 1.356 knakahar int txq_fifo_size; /* Tx FIFO size */
354 1.356 knakahar int txq_fifo_head; /* current head of FIFO */
355 1.356 knakahar uint32_t txq_fifo_addr; /* internal address of start of FIFO */
356 1.356 knakahar int txq_fifo_stall; /* Tx FIFO is stalled */
357 1.356 knakahar
358 1.400 knakahar /*
359 1.403 knakahar * When ncpu > number of Tx queues, a Tx queue is shared by multiple
360 1.403 knakahar * CPUs. This queue intermediate them without block.
361 1.403 knakahar */
362 1.403 knakahar pcq_t *txq_interq;
363 1.403 knakahar
364 1.403 knakahar /*
365 1.400 knakahar * NEWQUEUE devices must use not ifp->if_flags but txq->txq_flags
366 1.400 knakahar * to manage Tx H/W queue's busy flag.
367 1.400 knakahar */
368 1.400 knakahar int txq_flags; /* flags for H/W queue, see below */
369 1.401 knakahar #define WM_TXQ_NO_SPACE 0x1
370 1.400 knakahar
371 1.429 knakahar bool txq_stopping;
372 1.429 knakahar
373 1.562 knakahar bool txq_watchdog;
374 1.562 knakahar time_t txq_lastsent;
375 1.562 knakahar
376 1.495 knakahar uint32_t txq_packets; /* for AIM */
377 1.495 knakahar uint32_t txq_bytes; /* for AIM */
378 1.417 knakahar #ifdef WM_EVENT_COUNTERS
379 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txsstall) /* Tx stalled due to no txs */
380 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txdstall) /* Tx stalled due to no txd */
381 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txfifo_stall) /* Tx FIFO stalls (82547) */
382 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txdw) /* Tx descriptor interrupts */
383 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txqe) /* Tx queue empty interrupts */
384 1.417 knakahar /* XXX not used? */
385 1.417 knakahar
386 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txipsum) /* IP checksums comp. out-bound */
387 1.417 knakahar WM_Q_EVCNT_DEFINE(txq,txtusum) /* TCP/UDP cksums comp. out-bound */
388 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtusum6) /* TCP/UDP v6 cksums comp. out-bound */
389 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtso) /* TCP seg offload out-bound (IPv4) */
390 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtso6) /* TCP seg offload out-bound (IPv6) */
391 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txtsopain) /* painful header manip. for TSO */
392 1.417 knakahar
393 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, txdrop) /* Tx packets dropped(too many segs) */
394 1.417 knakahar
395 1.417 knakahar WM_Q_EVCNT_DEFINE(txq, tu) /* Tx underrun */
396 1.417 knakahar
397 1.417 knakahar char txq_txseg_evcnt_names[WM_NTXSEGS][sizeof("txqXXtxsegXXX")];
398 1.417 knakahar struct evcnt txq_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
399 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
400 1.356 knakahar };
401 1.356 knakahar
402 1.356 knakahar struct wm_rxqueue {
403 1.357 knakahar kmutex_t *rxq_lock; /* lock for rx operations */
404 1.356 knakahar
405 1.405 knakahar struct wm_softc *rxq_sc; /* shortcut (skip struct wm_queue) */
406 1.364 knakahar
407 1.356 knakahar /* Software state for the receive descriptors. */
408 1.466 knakahar struct wm_rxsoft rxq_soft[WM_NRXDESC];
409 1.356 knakahar
410 1.356 knakahar /* RX control data structures. */
411 1.466 knakahar int rxq_ndesc; /* must be a power of two */
412 1.466 knakahar size_t rxq_descsize; /* a rx descriptor size */
413 1.466 knakahar rxdescs_t *rxq_descs_u;
414 1.356 knakahar bus_dmamap_t rxq_desc_dmamap; /* control data DMA map */
415 1.356 knakahar bus_dma_segment_t rxq_desc_seg; /* control data segment */
416 1.356 knakahar int rxq_desc_rseg; /* real number of control segment */
417 1.356 knakahar #define rxq_desc_dma rxq_desc_dmamap->dm_segs[0].ds_addr
418 1.466 knakahar #define rxq_descs rxq_descs_u->sctxu_rxdescs
419 1.466 knakahar #define rxq_ext_descs rxq_descs_u->sctxu_ext_rxdescs
420 1.466 knakahar #define rxq_nq_descs rxq_descs_u->sctxu_nq_rxdescs
421 1.356 knakahar
422 1.356 knakahar bus_addr_t rxq_rdt_reg; /* offset of RDT register */
423 1.356 knakahar
424 1.388 msaitoh int rxq_ptr; /* next ready Rx desc/queue ent */
425 1.356 knakahar int rxq_discard;
426 1.356 knakahar int rxq_len;
427 1.356 knakahar struct mbuf *rxq_head;
428 1.356 knakahar struct mbuf *rxq_tail;
429 1.356 knakahar struct mbuf **rxq_tailp;
430 1.356 knakahar
431 1.429 knakahar bool rxq_stopping;
432 1.429 knakahar
433 1.495 knakahar uint32_t rxq_packets; /* for AIM */
434 1.495 knakahar uint32_t rxq_bytes; /* for AIM */
435 1.417 knakahar #ifdef WM_EVENT_COUNTERS
436 1.417 knakahar WM_Q_EVCNT_DEFINE(rxq, rxintr); /* Rx interrupts */
437 1.556 knakahar WM_Q_EVCNT_DEFINE(rxq, rxdefer); /* Rx deferred processing */
438 1.417 knakahar
439 1.417 knakahar WM_Q_EVCNT_DEFINE(rxq, rxipsum); /* IP checksums checked in-bound */
440 1.417 knakahar WM_Q_EVCNT_DEFINE(rxq, rxtusum); /* TCP/UDP cksums checked in-bound */
441 1.417 knakahar #endif
442 1.356 knakahar };
443 1.356 knakahar
444 1.405 knakahar struct wm_queue {
445 1.405 knakahar int wmq_id; /* index of transmit and receive queues */
446 1.405 knakahar int wmq_intr_idx; /* index of MSI-X tables */
447 1.405 knakahar
448 1.490 knakahar uint32_t wmq_itr; /* interrupt interval per queue. */
449 1.495 knakahar bool wmq_set_itr;
450 1.490 knakahar
451 1.405 knakahar struct wm_txqueue wmq_txq;
452 1.405 knakahar struct wm_rxqueue wmq_rxq;
453 1.484 knakahar
454 1.484 knakahar void *wmq_si;
455 1.405 knakahar };
456 1.405 knakahar
457 1.424 msaitoh struct wm_phyop {
458 1.424 msaitoh int (*acquire)(struct wm_softc *);
459 1.424 msaitoh void (*release)(struct wm_softc *);
460 1.447 msaitoh int reset_delay_us;
461 1.424 msaitoh };
462 1.424 msaitoh
463 1.530 msaitoh struct wm_nvmop {
464 1.530 msaitoh int (*acquire)(struct wm_softc *);
465 1.530 msaitoh void (*release)(struct wm_softc *);
466 1.530 msaitoh int (*read)(struct wm_softc *, int, int, uint16_t *);
467 1.530 msaitoh };
468 1.530 msaitoh
469 1.1 thorpej /*
470 1.1 thorpej * Software state per device.
471 1.1 thorpej */
472 1.1 thorpej struct wm_softc {
473 1.160 christos device_t sc_dev; /* generic device information */
474 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
475 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
476 1.204 msaitoh bus_size_t sc_ss; /* bus space size */
477 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
478 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
479 1.212 jakllsch bus_size_t sc_ios; /* I/O space size */
480 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
481 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
482 1.336 msaitoh bus_size_t sc_flashs; /* flash registers space size */
483 1.392 msaitoh off_t sc_flashreg_offset; /*
484 1.392 msaitoh * offset to flash registers from
485 1.392 msaitoh * start of BAR
486 1.392 msaitoh */
487 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
488 1.199 msaitoh
489 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
490 1.199 msaitoh struct mii_data sc_mii; /* MII/media information */
491 1.199 msaitoh
492 1.123 jmcneill pci_chipset_tag_t sc_pc;
493 1.123 jmcneill pcitag_t sc_pcitag;
494 1.199 msaitoh int sc_bus_speed; /* PCI/PCIX bus speed */
495 1.281 msaitoh int sc_pcixe_capoff; /* PCI[Xe] capability reg offset */
496 1.1 thorpej
497 1.304 msaitoh uint16_t sc_pcidevid; /* PCI device ID */
498 1.192 msaitoh wm_chip_type sc_type; /* MAC type */
499 1.192 msaitoh int sc_rev; /* MAC revision */
500 1.192 msaitoh wm_phy_type sc_phytype; /* PHY type */
501 1.292 msaitoh uint32_t sc_mediatype; /* Media type (Copper, Fiber, SERDES)*/
502 1.311 msaitoh #define WM_MEDIATYPE_UNKNOWN 0x00
503 1.311 msaitoh #define WM_MEDIATYPE_FIBER 0x01
504 1.311 msaitoh #define WM_MEDIATYPE_COPPER 0x02
505 1.311 msaitoh #define WM_MEDIATYPE_SERDES 0x03 /* Internal SERDES */
506 1.199 msaitoh int sc_funcid; /* unit number of the chip (0 to 3) */
507 1.1 thorpej int sc_flags; /* flags; see below */
508 1.179 msaitoh int sc_if_flags; /* last if_flags */
509 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
510 1.199 msaitoh int sc_align_tweak;
511 1.1 thorpej
512 1.335 msaitoh void *sc_ihs[WM_MAX_NINTR]; /*
513 1.335 msaitoh * interrupt cookie.
514 1.507 knakahar * - legacy and msi use sc_ihs[0] only
515 1.507 knakahar * - msix use sc_ihs[0] to sc_ihs[nintrs-1]
516 1.507 knakahar */
517 1.507 knakahar pci_intr_handle_t *sc_intrs; /*
518 1.507 knakahar * legacy and msi use sc_intrs[0] only
519 1.507 knakahar * msix use sc_intrs[0] to sc_ihs[nintrs-1]
520 1.335 msaitoh */
521 1.335 msaitoh int sc_nintrs; /* number of interrupts */
522 1.335 msaitoh
523 1.364 knakahar int sc_link_intr_idx; /* index of MSI-X tables */
524 1.364 knakahar
525 1.199 msaitoh callout_t sc_tick_ch; /* tick callout */
526 1.429 knakahar bool sc_core_stopping;
527 1.1 thorpej
528 1.328 msaitoh int sc_nvm_ver_major;
529 1.328 msaitoh int sc_nvm_ver_minor;
530 1.350 msaitoh int sc_nvm_ver_build;
531 1.294 msaitoh int sc_nvm_addrbits; /* NVM address bits */
532 1.328 msaitoh unsigned int sc_nvm_wordsize; /* NVM word size */
533 1.199 msaitoh int sc_ich8_flash_base;
534 1.199 msaitoh int sc_ich8_flash_bank_size;
535 1.199 msaitoh int sc_nvm_k1_enabled;
536 1.42 thorpej
537 1.405 knakahar int sc_nqueues;
538 1.405 knakahar struct wm_queue *sc_queue;
539 1.557 knakahar u_int sc_tx_process_limit; /* Tx processing repeat limit in softint */
540 1.557 knakahar u_int sc_tx_intr_process_limit; /* Tx processing repeat limit in H/W intr */
541 1.493 knakahar u_int sc_rx_process_limit; /* Rx processing repeat limit in softint */
542 1.493 knakahar u_int sc_rx_intr_process_limit; /* Rx processing repeat limit in H/W intr */
543 1.1 thorpej
544 1.404 knakahar int sc_affinity_offset;
545 1.404 knakahar
546 1.1 thorpej #ifdef WM_EVENT_COUNTERS
547 1.1 thorpej /* Event counters. */
548 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
549 1.1 thorpej
550 1.417 knakahar /* WM_T_82542_2_1 only */
551 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
552 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
553 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
554 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
555 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
556 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
557 1.1 thorpej
558 1.356 knakahar /* This variable are used only on the 82547. */
559 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
560 1.78 thorpej
561 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
562 1.1 thorpej #if 0
563 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
564 1.1 thorpej #endif
565 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
566 1.490 knakahar uint32_t sc_itr_init; /* prototype intr throttling reg */
567 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
568 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
569 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
570 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
571 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
572 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
573 1.1 thorpej
574 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
575 1.325 msaitoh int sc_tbi_serdes_anegticks; /* autonegotiation ticks */
576 1.325 msaitoh int sc_tbi_serdes_ticks; /* tbi ticks */
577 1.1 thorpej
578 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
579 1.21 itojun
580 1.224 tls krndsource_t rnd_source; /* random source */
581 1.272 ozaki
582 1.424 msaitoh struct if_percpuq *sc_ipq; /* softint-based input queues */
583 1.424 msaitoh
584 1.357 knakahar kmutex_t *sc_core_lock; /* lock for softc operations */
585 1.424 msaitoh kmutex_t *sc_ich_phymtx; /*
586 1.424 msaitoh * 82574/82583/ICH/PCH specific PHY
587 1.424 msaitoh * mutex. For 82574/82583, the mutex
588 1.424 msaitoh * is used for both PHY and NVM.
589 1.424 msaitoh */
590 1.423 msaitoh kmutex_t *sc_ich_nvmmtx; /* ICH/PCH specific NVM mutex */
591 1.391 ozaki
592 1.424 msaitoh struct wm_phyop phy;
593 1.530 msaitoh struct wm_nvmop nvm;
594 1.1 thorpej };
595 1.1 thorpej
596 1.357 knakahar #define WM_CORE_LOCK(_sc) if ((_sc)->sc_core_lock) mutex_enter((_sc)->sc_core_lock)
597 1.357 knakahar #define WM_CORE_UNLOCK(_sc) if ((_sc)->sc_core_lock) mutex_exit((_sc)->sc_core_lock)
598 1.357 knakahar #define WM_CORE_LOCKED(_sc) (!(_sc)->sc_core_lock || mutex_owned((_sc)->sc_core_lock))
599 1.272 ozaki
600 1.356 knakahar #define WM_RXCHAIN_RESET(rxq) \
601 1.1 thorpej do { \
602 1.356 knakahar (rxq)->rxq_tailp = &(rxq)->rxq_head; \
603 1.356 knakahar *(rxq)->rxq_tailp = NULL; \
604 1.356 knakahar (rxq)->rxq_len = 0; \
605 1.1 thorpej } while (/*CONSTCOND*/0)
606 1.1 thorpej
607 1.356 knakahar #define WM_RXCHAIN_LINK(rxq, m) \
608 1.1 thorpej do { \
609 1.356 knakahar *(rxq)->rxq_tailp = (rxq)->rxq_tail = (m); \
610 1.356 knakahar (rxq)->rxq_tailp = &(m)->m_next; \
611 1.1 thorpej } while (/*CONSTCOND*/0)
612 1.1 thorpej
613 1.1 thorpej #ifdef WM_EVENT_COUNTERS
614 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
615 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
616 1.417 knakahar
617 1.417 knakahar #define WM_Q_EVCNT_INCR(qname, evname) \
618 1.417 knakahar WM_EVCNT_INCR(&(qname)->qname##_ev_##evname)
619 1.417 knakahar #define WM_Q_EVCNT_ADD(qname, evname, val) \
620 1.417 knakahar WM_EVCNT_ADD(&(qname)->qname##_ev_##evname, (val))
621 1.417 knakahar #else /* !WM_EVENT_COUNTERS */
622 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
623 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
624 1.417 knakahar
625 1.417 knakahar #define WM_Q_EVCNT_INCR(qname, evname) /* nothing */
626 1.417 knakahar #define WM_Q_EVCNT_ADD(qname, evname, val) /* nothing */
627 1.417 knakahar #endif /* !WM_EVENT_COUNTERS */
628 1.1 thorpej
629 1.1 thorpej #define CSR_READ(sc, reg) \
630 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
631 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
632 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
633 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
634 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
635 1.1 thorpej
636 1.392 msaitoh #define ICH8_FLASH_READ32(sc, reg) \
637 1.392 msaitoh bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, \
638 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
639 1.392 msaitoh #define ICH8_FLASH_WRITE32(sc, reg, data) \
640 1.392 msaitoh bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, \
641 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
642 1.392 msaitoh
643 1.392 msaitoh #define ICH8_FLASH_READ16(sc, reg) \
644 1.392 msaitoh bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, \
645 1.392 msaitoh (reg) + sc->sc_flashreg_offset)
646 1.392 msaitoh #define ICH8_FLASH_WRITE16(sc, reg, data) \
647 1.392 msaitoh bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, \
648 1.392 msaitoh (reg) + sc->sc_flashreg_offset, (data))
649 1.139 bouyer
650 1.398 knakahar #define WM_CDTXADDR(txq, x) ((txq)->txq_desc_dma + WM_CDTXOFF((txq), (x)))
651 1.466 knakahar #define WM_CDRXADDR(rxq, x) ((rxq)->rxq_desc_dma + WM_CDRXOFF((rxq), (x)))
652 1.1 thorpej
653 1.356 knakahar #define WM_CDTXADDR_LO(txq, x) (WM_CDTXADDR((txq), (x)) & 0xffffffffU)
654 1.356 knakahar #define WM_CDTXADDR_HI(txq, x) \
655 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
656 1.356 knakahar (uint64_t)WM_CDTXADDR((txq), (x)) >> 32 : 0)
657 1.69 thorpej
658 1.356 knakahar #define WM_CDRXADDR_LO(rxq, x) (WM_CDRXADDR((rxq), (x)) & 0xffffffffU)
659 1.356 knakahar #define WM_CDRXADDR_HI(rxq, x) \
660 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
661 1.356 knakahar (uint64_t)WM_CDRXADDR((rxq), (x)) >> 32 : 0)
662 1.69 thorpej
663 1.280 msaitoh /*
664 1.280 msaitoh * Register read/write functions.
665 1.280 msaitoh * Other than CSR_{READ|WRITE}().
666 1.280 msaitoh */
667 1.280 msaitoh #if 0
668 1.280 msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
669 1.280 msaitoh #endif
670 1.280 msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
671 1.280 msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
672 1.280 msaitoh uint32_t, uint32_t);
673 1.280 msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
674 1.280 msaitoh
675 1.280 msaitoh /*
676 1.352 knakahar * Descriptor sync/init functions.
677 1.352 knakahar */
678 1.362 knakahar static inline void wm_cdtxsync(struct wm_txqueue *, int, int, int);
679 1.362 knakahar static inline void wm_cdrxsync(struct wm_rxqueue *, int, int);
680 1.362 knakahar static inline void wm_init_rxdesc(struct wm_rxqueue *, int);
681 1.352 knakahar
682 1.352 knakahar /*
683 1.280 msaitoh * Device driver interface functions and commonly used functions.
684 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
685 1.280 msaitoh */
686 1.280 msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
687 1.280 msaitoh static int wm_match(device_t, cfdata_t, void *);
688 1.280 msaitoh static void wm_attach(device_t, device_t, void *);
689 1.280 msaitoh static int wm_detach(device_t, int);
690 1.280 msaitoh static bool wm_suspend(device_t, const pmf_qual_t *);
691 1.280 msaitoh static bool wm_resume(device_t, const pmf_qual_t *);
692 1.47 thorpej static void wm_watchdog(struct ifnet *);
693 1.562 knakahar static void wm_watchdog_txq(struct ifnet *, struct wm_txqueue *, uint16_t *);
694 1.562 knakahar static void wm_watchdog_txq_locked(struct ifnet *, struct wm_txqueue *, uint16_t *);
695 1.280 msaitoh static void wm_tick(void *);
696 1.213 msaitoh static int wm_ifflags_cb(struct ethercom *);
697 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
698 1.280 msaitoh /* MAC address related */
699 1.306 msaitoh static uint16_t wm_check_alt_mac_addr(struct wm_softc *);
700 1.280 msaitoh static int wm_read_mac_addr(struct wm_softc *, uint8_t *);
701 1.280 msaitoh static void wm_set_ral(struct wm_softc *, const uint8_t *, int);
702 1.280 msaitoh static uint32_t wm_mchash(struct wm_softc *, const uint8_t *);
703 1.280 msaitoh static void wm_set_filter(struct wm_softc *);
704 1.280 msaitoh /* Reset and init related */
705 1.280 msaitoh static void wm_set_vlan(struct wm_softc *);
706 1.280 msaitoh static void wm_set_pcie_completion_timeout(struct wm_softc *);
707 1.280 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
708 1.280 msaitoh static void wm_lan_init_done(struct wm_softc *);
709 1.280 msaitoh static void wm_get_cfg_done(struct wm_softc *);
710 1.517 msaitoh static void wm_phy_post_reset(struct wm_softc *);
711 1.528 msaitoh static void wm_write_smbus_addr(struct wm_softc *);
712 1.523 msaitoh static void wm_init_lcd_from_nvm(struct wm_softc *);
713 1.312 msaitoh static void wm_initialize_hardware_bits(struct wm_softc *);
714 1.320 msaitoh static uint32_t wm_rxpbs_adjust_82580(uint32_t);
715 1.447 msaitoh static void wm_reset_phy(struct wm_softc *);
716 1.443 msaitoh static void wm_flush_desc_rings(struct wm_softc *);
717 1.280 msaitoh static void wm_reset(struct wm_softc *);
718 1.362 knakahar static int wm_add_rxbuf(struct wm_rxqueue *, int);
719 1.362 knakahar static void wm_rxdrain(struct wm_rxqueue *);
720 1.365 knakahar static void wm_init_rss(struct wm_softc *);
721 1.371 msaitoh static void wm_adjust_qnum(struct wm_softc *, int);
722 1.502 knakahar static inline bool wm_is_using_msix(struct wm_softc *);
723 1.502 knakahar static inline bool wm_is_using_multiqueue(struct wm_softc *);
724 1.501 knakahar static int wm_softint_establish(struct wm_softc *, int, int);
725 1.371 msaitoh static int wm_setup_legacy(struct wm_softc *);
726 1.371 msaitoh static int wm_setup_msix(struct wm_softc *);
727 1.47 thorpej static int wm_init(struct ifnet *);
728 1.272 ozaki static int wm_init_locked(struct ifnet *);
729 1.537 knakahar static void wm_unset_stopping_flags(struct wm_softc *);
730 1.537 knakahar static void wm_set_stopping_flags(struct wm_softc *);
731 1.47 thorpej static void wm_stop(struct ifnet *, int);
732 1.272 ozaki static void wm_stop_locked(struct ifnet *, int);
733 1.280 msaitoh static void wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
734 1.280 msaitoh static void wm_82547_txfifo_stall(void *);
735 1.280 msaitoh static int wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
736 1.491 knakahar static void wm_itrs_writereg(struct wm_softc *, struct wm_queue *);
737 1.353 knakahar /* DMA related */
738 1.362 knakahar static int wm_alloc_tx_descs(struct wm_softc *, struct wm_txqueue *);
739 1.362 knakahar static void wm_free_tx_descs(struct wm_softc *, struct wm_txqueue *);
740 1.362 knakahar static void wm_init_tx_descs(struct wm_softc *, struct wm_txqueue *);
741 1.405 knakahar static void wm_init_tx_regs(struct wm_softc *, struct wm_queue *,
742 1.405 knakahar struct wm_txqueue *);
743 1.362 knakahar static int wm_alloc_rx_descs(struct wm_softc *, struct wm_rxqueue *);
744 1.362 knakahar static void wm_free_rx_descs(struct wm_softc *, struct wm_rxqueue *);
745 1.405 knakahar static void wm_init_rx_regs(struct wm_softc *, struct wm_queue *,
746 1.405 knakahar struct wm_rxqueue *);
747 1.362 knakahar static int wm_alloc_tx_buffer(struct wm_softc *, struct wm_txqueue *);
748 1.362 knakahar static void wm_free_tx_buffer(struct wm_softc *, struct wm_txqueue *);
749 1.362 knakahar static void wm_init_tx_buffer(struct wm_softc *, struct wm_txqueue *);
750 1.362 knakahar static int wm_alloc_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
751 1.362 knakahar static void wm_free_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
752 1.362 knakahar static int wm_init_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
753 1.405 knakahar static void wm_init_tx_queue(struct wm_softc *, struct wm_queue *,
754 1.405 knakahar struct wm_txqueue *);
755 1.405 knakahar static int wm_init_rx_queue(struct wm_softc *, struct wm_queue *,
756 1.405 knakahar struct wm_rxqueue *);
757 1.353 knakahar static int wm_alloc_txrx_queues(struct wm_softc *);
758 1.353 knakahar static void wm_free_txrx_queues(struct wm_softc *);
759 1.355 knakahar static int wm_init_txrx_queues(struct wm_softc *);
760 1.280 msaitoh /* Start */
761 1.498 knakahar static int wm_tx_offload(struct wm_softc *, struct wm_txqueue *,
762 1.498 knakahar struct wm_txsoft *, uint32_t *, uint8_t *);
763 1.454 knakahar static inline int wm_select_txqueue(struct ifnet *, struct mbuf *);
764 1.280 msaitoh static void wm_start(struct ifnet *);
765 1.280 msaitoh static void wm_start_locked(struct ifnet *);
766 1.454 knakahar static int wm_transmit(struct ifnet *, struct mbuf *);
767 1.454 knakahar static void wm_transmit_locked(struct ifnet *, struct wm_txqueue *);
768 1.454 knakahar static void wm_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
769 1.403 knakahar static int wm_nq_tx_offload(struct wm_softc *, struct wm_txqueue *,
770 1.403 knakahar struct wm_txsoft *, uint32_t *, uint32_t *, bool *);
771 1.280 msaitoh static void wm_nq_start(struct ifnet *);
772 1.280 msaitoh static void wm_nq_start_locked(struct ifnet *);
773 1.403 knakahar static int wm_nq_transmit(struct ifnet *, struct mbuf *);
774 1.403 knakahar static void wm_nq_transmit_locked(struct ifnet *, struct wm_txqueue *);
775 1.403 knakahar static void wm_nq_send_common_locked(struct ifnet *, struct wm_txqueue *, bool);
776 1.481 knakahar static void wm_deferred_start_locked(struct wm_txqueue *);
777 1.484 knakahar static void wm_handle_queue(void *);
778 1.280 msaitoh /* Interrupt */
779 1.563 knakahar static bool wm_txeof(struct wm_txqueue *, u_int);
780 1.563 knakahar static bool wm_rxeof(struct wm_rxqueue *, u_int);
781 1.280 msaitoh static void wm_linkintr_gmii(struct wm_softc *, uint32_t);
782 1.280 msaitoh static void wm_linkintr_tbi(struct wm_softc *, uint32_t);
783 1.325 msaitoh static void wm_linkintr_serdes(struct wm_softc *, uint32_t);
784 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
785 1.335 msaitoh static int wm_intr_legacy(void *);
786 1.480 knakahar static inline void wm_txrxintr_disable(struct wm_queue *);
787 1.480 knakahar static inline void wm_txrxintr_enable(struct wm_queue *);
788 1.495 knakahar static void wm_itrs_calculate(struct wm_softc *, struct wm_queue *);
789 1.405 knakahar static int wm_txrxintr_msix(void *);
790 1.335 msaitoh static int wm_linkintr_msix(void *);
791 1.1 thorpej
792 1.280 msaitoh /*
793 1.280 msaitoh * Media related.
794 1.292 msaitoh * GMII, SGMII, TBI, SERDES and SFP.
795 1.280 msaitoh */
796 1.325 msaitoh /* Common */
797 1.325 msaitoh static void wm_tbi_serdes_set_linkled(struct wm_softc *);
798 1.280 msaitoh /* GMII related */
799 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
800 1.475 msaitoh static void wm_gmii_setup_phytype(struct wm_softc *sc, uint32_t, uint16_t);
801 1.280 msaitoh static int wm_get_phy_id_82575(struct wm_softc *);
802 1.280 msaitoh static void wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
803 1.324 msaitoh static int wm_gmii_mediachange(struct ifnet *);
804 1.280 msaitoh static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
805 1.280 msaitoh static void wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
806 1.280 msaitoh static uint32_t wm_i82543_mii_recvbits(struct wm_softc *);
807 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
808 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
809 1.424 msaitoh static int wm_gmii_mdic_readreg(device_t, int, int);
810 1.424 msaitoh static void wm_gmii_mdic_writereg(device_t, int, int, int);
811 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
812 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
813 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
814 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
815 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
816 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
817 1.280 msaitoh static void wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int);
818 1.192 msaitoh static int wm_gmii_hv_readreg(device_t, int, int);
819 1.424 msaitoh static int wm_gmii_hv_readreg_locked(device_t, int, int);
820 1.192 msaitoh static void wm_gmii_hv_writereg(device_t, int, int, int);
821 1.424 msaitoh static void wm_gmii_hv_writereg_locked(device_t, int, int, int);
822 1.243 msaitoh static int wm_gmii_82580_readreg(device_t, int, int);
823 1.243 msaitoh static void wm_gmii_82580_writereg(device_t, int, int, int);
824 1.329 msaitoh static int wm_gmii_gs40g_readreg(device_t, int, int);
825 1.329 msaitoh static void wm_gmii_gs40g_writereg(device_t, int, int, int);
826 1.280 msaitoh static void wm_gmii_statchg(struct ifnet *);
827 1.453 msaitoh /*
828 1.453 msaitoh * kumeran related (80003, ICH* and PCH*).
829 1.453 msaitoh * These functions are not for accessing MII registers but for accessing
830 1.453 msaitoh * kumeran specific registers.
831 1.453 msaitoh */
832 1.531 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int, uint16_t *);
833 1.531 msaitoh static int wm_kmrn_readreg_locked(struct wm_softc *, int, uint16_t *);
834 1.531 msaitoh static int wm_kmrn_writereg(struct wm_softc *, int, uint16_t);
835 1.531 msaitoh static int wm_kmrn_writereg_locked(struct wm_softc *, int, uint16_t);
836 1.280 msaitoh /* SGMII */
837 1.265 msaitoh static bool wm_sgmii_uses_mdio(struct wm_softc *);
838 1.199 msaitoh static int wm_sgmii_readreg(device_t, int, int);
839 1.199 msaitoh static void wm_sgmii_writereg(device_t, int, int, int);
840 1.280 msaitoh /* TBI related */
841 1.280 msaitoh static void wm_tbi_mediainit(struct wm_softc *);
842 1.324 msaitoh static int wm_tbi_mediachange(struct ifnet *);
843 1.280 msaitoh static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
844 1.325 msaitoh static int wm_check_for_link(struct wm_softc *);
845 1.325 msaitoh static void wm_tbi_tick(struct wm_softc *);
846 1.325 msaitoh /* SERDES related */
847 1.325 msaitoh static void wm_serdes_power_up_link_82575(struct wm_softc *);
848 1.325 msaitoh static int wm_serdes_mediachange(struct ifnet *);
849 1.325 msaitoh static void wm_serdes_mediastatus(struct ifnet *, struct ifmediareq *);
850 1.325 msaitoh static void wm_serdes_tick(struct wm_softc *);
851 1.292 msaitoh /* SFP related */
852 1.295 msaitoh static int wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
853 1.295 msaitoh static uint32_t wm_sfp_get_media_type(struct wm_softc *);
854 1.167 msaitoh
855 1.280 msaitoh /*
856 1.280 msaitoh * NVM related.
857 1.280 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
858 1.280 msaitoh */
859 1.294 msaitoh /* Misc functions */
860 1.280 msaitoh static void wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
861 1.280 msaitoh static void wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
862 1.294 msaitoh static int wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
863 1.280 msaitoh /* Microwire */
864 1.280 msaitoh static int wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
865 1.280 msaitoh /* SPI */
866 1.280 msaitoh static int wm_nvm_ready_spi(struct wm_softc *);
867 1.280 msaitoh static int wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
868 1.280 msaitoh /* Using with EERD */
869 1.280 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
870 1.280 msaitoh static int wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
871 1.280 msaitoh /* Flash */
872 1.280 msaitoh static int wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
873 1.280 msaitoh unsigned int *);
874 1.280 msaitoh static int32_t wm_ich8_cycle_init(struct wm_softc *);
875 1.280 msaitoh static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
876 1.280 msaitoh static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
877 1.392 msaitoh uint32_t *);
878 1.280 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
879 1.280 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
880 1.392 msaitoh static int32_t wm_read_ich8_dword(struct wm_softc *, uint32_t, uint32_t *);
881 1.280 msaitoh static int wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
882 1.392 msaitoh static int wm_nvm_read_spt(struct wm_softc *, int, int, uint16_t *);
883 1.321 msaitoh /* iNVM */
884 1.321 msaitoh static int wm_nvm_read_word_invm(struct wm_softc *, uint16_t, uint16_t *);
885 1.321 msaitoh static int wm_nvm_read_invm(struct wm_softc *, int, int, uint16_t *);
886 1.327 msaitoh /* Lock, detecting NVM type, validate checksum and read */
887 1.280 msaitoh static int wm_nvm_is_onboard_eeprom(struct wm_softc *);
888 1.321 msaitoh static int wm_nvm_get_flash_presence_i210(struct wm_softc *);
889 1.280 msaitoh static int wm_nvm_validate_checksum(struct wm_softc *);
890 1.347 msaitoh static void wm_nvm_version_invm(struct wm_softc *);
891 1.328 msaitoh static void wm_nvm_version(struct wm_softc *);
892 1.280 msaitoh static int wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
893 1.1 thorpej
894 1.280 msaitoh /*
895 1.280 msaitoh * Hardware semaphores.
896 1.280 msaitoh * Very complexed...
897 1.280 msaitoh */
898 1.424 msaitoh static int wm_get_null(struct wm_softc *);
899 1.424 msaitoh static void wm_put_null(struct wm_softc *);
900 1.530 msaitoh static int wm_get_eecd(struct wm_softc *);
901 1.530 msaitoh static void wm_put_eecd(struct wm_softc *);
902 1.424 msaitoh static int wm_get_swsm_semaphore(struct wm_softc *); /* 8257[123] */
903 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
904 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
905 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
906 1.530 msaitoh static int wm_get_nvm_80003(struct wm_softc *);
907 1.530 msaitoh static void wm_put_nvm_80003(struct wm_softc *);
908 1.530 msaitoh static int wm_get_nvm_82571(struct wm_softc *);
909 1.530 msaitoh static void wm_put_nvm_82571(struct wm_softc *);
910 1.424 msaitoh static int wm_get_phy_82575(struct wm_softc *);
911 1.424 msaitoh static void wm_put_phy_82575(struct wm_softc *);
912 1.424 msaitoh static int wm_get_swfwhw_semaphore(struct wm_softc *); /* For 574/583 */
913 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
914 1.424 msaitoh static int wm_get_swflag_ich8lan(struct wm_softc *); /* For PHY */
915 1.424 msaitoh static void wm_put_swflag_ich8lan(struct wm_softc *);
916 1.530 msaitoh static int wm_get_nvm_ich8lan(struct wm_softc *);
917 1.423 msaitoh static void wm_put_nvm_ich8lan(struct wm_softc *);
918 1.259 msaitoh static int wm_get_hw_semaphore_82573(struct wm_softc *);
919 1.259 msaitoh static void wm_put_hw_semaphore_82573(struct wm_softc *);
920 1.139 bouyer
921 1.280 msaitoh /*
922 1.280 msaitoh * Management mode and power management related subroutines.
923 1.280 msaitoh * BMC, AMT, suspend/resume and EEE.
924 1.280 msaitoh */
925 1.439 msaitoh #if 0
926 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
927 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
928 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
929 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
930 1.378 msaitoh #endif
931 1.203 msaitoh static int wm_enable_mng_pass_thru(struct wm_softc *);
932 1.386 msaitoh static bool wm_phy_resetisblocked(struct wm_softc *);
933 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
934 1.280 msaitoh static void wm_release_hw_control(struct wm_softc *);
935 1.392 msaitoh static void wm_gate_hw_phy_config_ich8lan(struct wm_softc *, bool);
936 1.280 msaitoh static void wm_smbustopci(struct wm_softc *);
937 1.280 msaitoh static void wm_init_manageability(struct wm_softc *);
938 1.280 msaitoh static void wm_release_manageability(struct wm_softc *);
939 1.280 msaitoh static void wm_get_wakeup(struct wm_softc *);
940 1.447 msaitoh static void wm_ulp_disable(struct wm_softc *);
941 1.280 msaitoh static void wm_enable_phy_wakeup(struct wm_softc *);
942 1.203 msaitoh static void wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
943 1.280 msaitoh static void wm_enable_wakeup(struct wm_softc *);
944 1.552 msaitoh static void wm_disable_aspm(struct wm_softc *);
945 1.377 msaitoh /* LPLU (Low Power Link Up) */
946 1.377 msaitoh static void wm_lplu_d0_disable(struct wm_softc *);
947 1.280 msaitoh /* EEE */
948 1.280 msaitoh static void wm_set_eee_i350(struct wm_softc *);
949 1.280 msaitoh
950 1.280 msaitoh /*
951 1.280 msaitoh * Workarounds (mainly PHY related).
952 1.280 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
953 1.280 msaitoh */
954 1.280 msaitoh static void wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
955 1.280 msaitoh static void wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
956 1.192 msaitoh static void wm_hv_phy_workaround_ich8lan(struct wm_softc *);
957 1.221 msaitoh static void wm_lv_phy_workaround_ich8lan(struct wm_softc *);
958 1.424 msaitoh static int wm_k1_gig_workaround_hv(struct wm_softc *, int);
959 1.221 msaitoh static void wm_set_mdio_slow_mode_hv(struct wm_softc *);
960 1.192 msaitoh static void wm_configure_k1_ich8lan(struct wm_softc *, int);
961 1.199 msaitoh static void wm_reset_init_script_82575(struct wm_softc *);
962 1.325 msaitoh static void wm_reset_mdicnfg_82580(struct wm_softc *);
963 1.447 msaitoh static bool wm_phy_is_accessible_pchlan(struct wm_softc *);
964 1.447 msaitoh static void wm_toggle_lanphypc_pch_lpt(struct wm_softc *);
965 1.445 msaitoh static int wm_platform_pm_pch_lpt(struct wm_softc *, bool);
966 1.329 msaitoh static void wm_pll_workaround_i210(struct wm_softc *);
967 1.517 msaitoh static void wm_legacy_irq_quirk_spt(struct wm_softc *);
968 1.1 thorpej
969 1.201 msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
970 1.201 msaitoh wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
971 1.1 thorpej
972 1.1 thorpej /*
973 1.1 thorpej * Devices supported by this driver.
974 1.1 thorpej */
975 1.76 thorpej static const struct wm_product {
976 1.1 thorpej pci_vendor_id_t wmp_vendor;
977 1.1 thorpej pci_product_id_t wmp_product;
978 1.1 thorpej const char *wmp_name;
979 1.43 thorpej wm_chip_type wmp_type;
980 1.292 msaitoh uint32_t wmp_flags;
981 1.311 msaitoh #define WMP_F_UNKNOWN WM_MEDIATYPE_UNKNOWN
982 1.311 msaitoh #define WMP_F_FIBER WM_MEDIATYPE_FIBER
983 1.311 msaitoh #define WMP_F_COPPER WM_MEDIATYPE_COPPER
984 1.311 msaitoh #define WMP_F_SERDES WM_MEDIATYPE_SERDES
985 1.292 msaitoh #define WMP_MEDIATYPE(x) ((x) & 0x03)
986 1.1 thorpej } wm_products[] = {
987 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
988 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
989 1.291 msaitoh WM_T_82542_2_1, WMP_F_FIBER },
990 1.1 thorpej
991 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
992 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
993 1.291 msaitoh WM_T_82543, WMP_F_FIBER },
994 1.1 thorpej
995 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
996 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
997 1.291 msaitoh WM_T_82543, WMP_F_COPPER },
998 1.1 thorpej
999 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
1000 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
1001 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
1002 1.1 thorpej
1003 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
1004 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
1005 1.291 msaitoh WM_T_82544, WMP_F_FIBER },
1006 1.1 thorpej
1007 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
1008 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
1009 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
1010 1.1 thorpej
1011 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
1012 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
1013 1.291 msaitoh WM_T_82544, WMP_F_COPPER },
1014 1.1 thorpej
1015 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
1016 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
1017 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
1018 1.34 kent
1019 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
1020 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
1021 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
1022 1.55 thorpej
1023 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
1024 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
1025 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
1026 1.34 kent
1027 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
1028 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
1029 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
1030 1.33 kent
1031 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
1032 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
1033 1.291 msaitoh WM_T_82540, WMP_F_COPPER },
1034 1.17 thorpej
1035 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
1036 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
1037 1.291 msaitoh WM_T_82545, WMP_F_COPPER },
1038 1.17 thorpej
1039 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
1040 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
1041 1.291 msaitoh WM_T_82545_3, WMP_F_COPPER },
1042 1.55 thorpej
1043 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
1044 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
1045 1.291 msaitoh WM_T_82545_3, WMP_F_FIBER },
1046 1.279 msaitoh
1047 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
1048 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
1049 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
1050 1.279 msaitoh
1051 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
1052 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
1053 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
1054 1.39 thorpej
1055 1.198 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
1056 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
1057 1.291 msaitoh WM_T_82546, WMP_F_COPPER },
1058 1.17 thorpej
1059 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
1060 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
1061 1.291 msaitoh WM_T_82545, WMP_F_FIBER },
1062 1.17 thorpej
1063 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
1064 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
1065 1.291 msaitoh WM_T_82546, WMP_F_FIBER },
1066 1.17 thorpej
1067 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
1068 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
1069 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1070 1.55 thorpej
1071 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
1072 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
1073 1.291 msaitoh WM_T_82546_3, WMP_F_FIBER },
1074 1.279 msaitoh
1075 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
1076 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
1077 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
1078 1.279 msaitoh
1079 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
1080 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
1081 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1082 1.127 bouyer
1083 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
1084 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
1085 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1086 1.127 bouyer
1087 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
1088 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
1089 1.291 msaitoh WM_T_82546_3, WMP_F_COPPER },
1090 1.116 msaitoh
1091 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
1092 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
1093 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
1094 1.63 thorpej
1095 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
1096 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
1097 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
1098 1.116 msaitoh
1099 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
1100 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
1101 1.291 msaitoh WM_T_82541, WMP_F_COPPER },
1102 1.57 thorpej
1103 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
1104 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
1105 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1106 1.57 thorpej
1107 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
1108 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
1109 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1110 1.57 thorpej
1111 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
1112 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
1113 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1114 1.57 thorpej
1115 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
1116 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
1117 1.291 msaitoh WM_T_82541_2, WMP_F_COPPER },
1118 1.101 tron
1119 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
1120 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
1121 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
1122 1.57 thorpej
1123 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
1124 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
1125 1.291 msaitoh WM_T_82547, WMP_F_COPPER },
1126 1.116 msaitoh
1127 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
1128 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
1129 1.291 msaitoh WM_T_82547_2, WMP_F_COPPER },
1130 1.116 msaitoh
1131 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
1132 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
1133 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
1134 1.116 msaitoh
1135 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
1136 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
1137 1.291 msaitoh WM_T_82571, WMP_F_FIBER },
1138 1.279 msaitoh
1139 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
1140 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
1141 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
1142 1.279 msaitoh
1143 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
1144 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
1145 1.291 msaitoh WM_T_82571, WMP_F_COPPER },
1146 1.127 bouyer
1147 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
1148 1.299 msaitoh "Intel PRO/1000 PT Quad Port Server Adapter",
1149 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
1150 1.299 msaitoh
1151 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
1152 1.299 msaitoh "Intel Gigabit PT Quad Port Server ExpressModule",
1153 1.299 msaitoh WM_T_82571, WMP_F_COPPER, },
1154 1.299 msaitoh
1155 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
1156 1.299 msaitoh "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
1157 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
1158 1.299 msaitoh
1159 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
1160 1.299 msaitoh "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
1161 1.299 msaitoh WM_T_82571, WMP_F_SERDES, },
1162 1.299 msaitoh
1163 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
1164 1.299 msaitoh "Intel 82571EB Quad 1000baseX Ethernet",
1165 1.299 msaitoh WM_T_82571, WMP_F_FIBER, },
1166 1.299 msaitoh
1167 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
1168 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1169 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1170 1.116 msaitoh
1171 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
1172 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
1173 1.291 msaitoh WM_T_82572, WMP_F_FIBER },
1174 1.279 msaitoh
1175 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
1176 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
1177 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
1178 1.116 msaitoh
1179 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
1180 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
1181 1.291 msaitoh WM_T_82572, WMP_F_COPPER },
1182 1.116 msaitoh
1183 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
1184 1.116 msaitoh "Intel i82573E",
1185 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1186 1.116 msaitoh
1187 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
1188 1.117 msaitoh "Intel i82573E IAMT",
1189 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1190 1.116 msaitoh
1191 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
1192 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
1193 1.291 msaitoh WM_T_82573, WMP_F_COPPER },
1194 1.116 msaitoh
1195 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
1196 1.165 sborrill "Intel i82574L",
1197 1.291 msaitoh WM_T_82574, WMP_F_COPPER },
1198 1.165 sborrill
1199 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574LA,
1200 1.299 msaitoh "Intel i82574L",
1201 1.299 msaitoh WM_T_82574, WMP_F_COPPER },
1202 1.299 msaitoh
1203 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
1204 1.185 msaitoh "Intel i82583V",
1205 1.291 msaitoh WM_T_82583, WMP_F_COPPER },
1206 1.185 msaitoh
1207 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
1208 1.127 bouyer "i80003 dual 1000baseT Ethernet",
1209 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1210 1.127 bouyer
1211 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
1212 1.127 bouyer "i80003 dual 1000baseX Ethernet",
1213 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1214 1.279 msaitoh
1215 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
1216 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
1217 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1218 1.127 bouyer
1219 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
1220 1.127 bouyer "Intel i80003 1000baseT Ethernet",
1221 1.291 msaitoh WM_T_80003, WMP_F_COPPER },
1222 1.279 msaitoh
1223 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
1224 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
1225 1.127 bouyer WM_T_80003, WMP_F_SERDES },
1226 1.279 msaitoh
1227 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
1228 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
1229 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1230 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
1231 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
1232 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1233 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
1234 1.139 bouyer "Intel i82801H LAN Controller",
1235 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1236 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
1237 1.438 msaitoh "Intel i82801H (IFE) 10/100 LAN Controller",
1238 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1239 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
1240 1.139 bouyer "Intel i82801H (M) LAN Controller",
1241 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1242 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
1243 1.438 msaitoh "Intel i82801H IFE (GT) 10/100 LAN Controller",
1244 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1245 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
1246 1.438 msaitoh "Intel i82801H IFE (G) 10/100 LAN Controller",
1247 1.291 msaitoh WM_T_ICH8, WMP_F_COPPER },
1248 1.426 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_82567V_3,
1249 1.426 msaitoh "82567V-3 LAN Controller",
1250 1.426 msaitoh WM_T_ICH8, WMP_F_COPPER },
1251 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
1252 1.144 msaitoh "82801I (AMT) LAN Controller",
1253 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1254 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
1255 1.438 msaitoh "82801I 10/100 LAN Controller",
1256 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1257 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
1258 1.438 msaitoh "82801I (G) 10/100 LAN Controller",
1259 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1260 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
1261 1.438 msaitoh "82801I (GT) 10/100 LAN Controller",
1262 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1263 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
1264 1.144 msaitoh "82801I (C) LAN Controller",
1265 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1266 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
1267 1.162 bouyer "82801I mobile LAN Controller",
1268 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1269 1.459 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_V,
1270 1.162 bouyer "82801I mobile (V) LAN Controller",
1271 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1272 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
1273 1.162 bouyer "82801I mobile (AMT) LAN Controller",
1274 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1275 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_BM,
1276 1.191 msaitoh "82567LM-4 LAN Controller",
1277 1.291 msaitoh WM_T_ICH9, WMP_F_COPPER },
1278 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LM,
1279 1.191 msaitoh "82567LM-2 LAN Controller",
1280 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1281 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_LF,
1282 1.191 msaitoh "82567LF-2 LAN Controller",
1283 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1284 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LM,
1285 1.164 markd "82567LM-3 LAN Controller",
1286 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1287 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
1288 1.167 msaitoh "82567LF-3 LAN Controller",
1289 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1290 1.191 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_R_BM_V,
1291 1.191 msaitoh "82567V-2 LAN Controller",
1292 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1293 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_V,
1294 1.221 msaitoh "82567V-3? LAN Controller",
1295 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1296 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HANKSVILLE,
1297 1.221 msaitoh "HANKSVILLE LAN Controller",
1298 1.291 msaitoh WM_T_ICH10, WMP_F_COPPER },
1299 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
1300 1.207 msaitoh "PCH LAN (82577LM) Controller",
1301 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1302 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
1303 1.207 msaitoh "PCH LAN (82577LC) Controller",
1304 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1305 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
1306 1.190 msaitoh "PCH LAN (82578DM) Controller",
1307 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1308 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
1309 1.190 msaitoh "PCH LAN (82578DC) Controller",
1310 1.291 msaitoh WM_T_PCH, WMP_F_COPPER },
1311 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_LM,
1312 1.221 msaitoh "PCH2 LAN (82579LM) Controller",
1313 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1314 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH2_LV_V,
1315 1.221 msaitoh "PCH2 LAN (82579V) Controller",
1316 1.291 msaitoh WM_T_PCH2, WMP_F_COPPER },
1317 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_COPPER,
1318 1.199 msaitoh "82575EB dual-1000baseT Ethernet",
1319 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1320 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
1321 1.199 msaitoh "82575EB dual-1000baseX Ethernet (SERDES)",
1322 1.199 msaitoh WM_T_82575, WMP_F_SERDES },
1323 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
1324 1.199 msaitoh "82575GB quad-1000baseT Ethernet",
1325 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1326 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
1327 1.199 msaitoh "82575GB quad-1000baseT Ethernet (PM)",
1328 1.291 msaitoh WM_T_82575, WMP_F_COPPER },
1329 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_COPPER,
1330 1.199 msaitoh "82576 1000BaseT Ethernet",
1331 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1332 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_FIBER,
1333 1.199 msaitoh "82576 1000BaseX Ethernet",
1334 1.291 msaitoh WM_T_82576, WMP_F_FIBER },
1335 1.279 msaitoh
1336 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES,
1337 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1338 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1339 1.279 msaitoh
1340 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
1341 1.199 msaitoh "82576 quad-1000BaseT Ethernet",
1342 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1343 1.299 msaitoh
1344 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
1345 1.299 msaitoh "82576 Gigabit ET2 Quad Port Server Adapter",
1346 1.299 msaitoh WM_T_82576, WMP_F_COPPER },
1347 1.299 msaitoh
1348 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS,
1349 1.199 msaitoh "82576 gigabit Ethernet",
1350 1.291 msaitoh WM_T_82576, WMP_F_COPPER },
1351 1.279 msaitoh
1352 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_NS_SERDES,
1353 1.199 msaitoh "82576 gigabit Ethernet (SERDES)",
1354 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1355 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
1356 1.199 msaitoh "82576 quad-gigabit Ethernet (SERDES)",
1357 1.199 msaitoh WM_T_82576, WMP_F_SERDES },
1358 1.279 msaitoh
1359 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER,
1360 1.199 msaitoh "82580 1000BaseT Ethernet",
1361 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1362 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_FIBER,
1363 1.199 msaitoh "82580 1000BaseX Ethernet",
1364 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1365 1.279 msaitoh
1366 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SERDES,
1367 1.199 msaitoh "82580 1000BaseT Ethernet (SERDES)",
1368 1.199 msaitoh WM_T_82580, WMP_F_SERDES },
1369 1.279 msaitoh
1370 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_SGMII,
1371 1.199 msaitoh "82580 gigabit Ethernet (SGMII)",
1372 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1373 1.199 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
1374 1.199 msaitoh "82580 dual-1000BaseT Ethernet",
1375 1.291 msaitoh WM_T_82580, WMP_F_COPPER },
1376 1.300 msaitoh
1377 1.221 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
1378 1.221 msaitoh "82580 quad-1000BaseX Ethernet",
1379 1.291 msaitoh WM_T_82580, WMP_F_FIBER },
1380 1.300 msaitoh
1381 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
1382 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SGMII)",
1383 1.304 msaitoh WM_T_82580, WMP_F_COPPER },
1384 1.304 msaitoh
1385 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
1386 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SERDES)",
1387 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1388 1.304 msaitoh
1389 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
1390 1.304 msaitoh "DH89XXCC 1000BASE-KX Ethernet",
1391 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1392 1.304 msaitoh
1393 1.304 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_SFP,
1394 1.304 msaitoh "DH89XXCC Gigabit Ethernet (SFP)",
1395 1.304 msaitoh WM_T_82580, WMP_F_SERDES },
1396 1.304 msaitoh
1397 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_COPPER,
1398 1.228 msaitoh "I350 Gigabit Network Connection",
1399 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1400 1.304 msaitoh
1401 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_FIBER,
1402 1.228 msaitoh "I350 Gigabit Fiber Network Connection",
1403 1.291 msaitoh WM_T_I350, WMP_F_FIBER },
1404 1.279 msaitoh
1405 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SERDES,
1406 1.228 msaitoh "I350 Gigabit Backplane Connection",
1407 1.228 msaitoh WM_T_I350, WMP_F_SERDES },
1408 1.292 msaitoh
1409 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_DA4,
1410 1.299 msaitoh "I350 Quad Port Gigabit Ethernet",
1411 1.299 msaitoh WM_T_I350, WMP_F_SERDES },
1412 1.299 msaitoh
1413 1.228 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I350_SGMII,
1414 1.228 msaitoh "I350 Gigabit Connection",
1415 1.291 msaitoh WM_T_I350, WMP_F_COPPER },
1416 1.292 msaitoh
1417 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_1000KX,
1418 1.308 msaitoh "I354 Gigabit Ethernet (KX)",
1419 1.308 msaitoh WM_T_I354, WMP_F_SERDES },
1420 1.308 msaitoh
1421 1.265 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_SGMII,
1422 1.308 msaitoh "I354 Gigabit Ethernet (SGMII)",
1423 1.308 msaitoh WM_T_I354, WMP_F_COPPER },
1424 1.308 msaitoh
1425 1.308 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_25GBE,
1426 1.308 msaitoh "I354 Gigabit Ethernet (2.5G)",
1427 1.291 msaitoh WM_T_I354, WMP_F_COPPER },
1428 1.308 msaitoh
1429 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_T1,
1430 1.247 msaitoh "I210-T1 Ethernet Server Adapter",
1431 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1432 1.299 msaitoh
1433 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
1434 1.247 msaitoh "I210 Ethernet (Copper OEM)",
1435 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1436 1.299 msaitoh
1437 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_IT,
1438 1.247 msaitoh "I210 Ethernet (Copper IT)",
1439 1.291 msaitoh WM_T_I210, WMP_F_COPPER },
1440 1.299 msaitoh
1441 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_COPPER_WOF,
1442 1.299 msaitoh "I210 Ethernet (FLASH less)",
1443 1.299 msaitoh WM_T_I210, WMP_F_COPPER },
1444 1.299 msaitoh
1445 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_FIBER,
1446 1.247 msaitoh "I210 Gigabit Ethernet (Fiber)",
1447 1.291 msaitoh WM_T_I210, WMP_F_FIBER },
1448 1.279 msaitoh
1449 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES,
1450 1.247 msaitoh "I210 Gigabit Ethernet (SERDES)",
1451 1.247 msaitoh WM_T_I210, WMP_F_SERDES },
1452 1.292 msaitoh
1453 1.299 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SERDES_WOF,
1454 1.299 msaitoh "I210 Gigabit Ethernet (FLASH less)",
1455 1.299 msaitoh WM_T_I210, WMP_F_SERDES },
1456 1.299 msaitoh
1457 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I210_SGMII,
1458 1.247 msaitoh "I210 Gigabit Ethernet (SGMII)",
1459 1.292 msaitoh WM_T_I210, WMP_F_COPPER },
1460 1.292 msaitoh
1461 1.247 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I211_COPPER,
1462 1.247 msaitoh "I211 Ethernet (COPPER)",
1463 1.291 msaitoh WM_T_I211, WMP_F_COPPER },
1464 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_V,
1465 1.249 msaitoh "I217 V Ethernet Connection",
1466 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1467 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I217_LM,
1468 1.249 msaitoh "I217 LM Ethernet Connection",
1469 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1470 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V,
1471 1.249 msaitoh "I218 V Ethernet Connection",
1472 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1473 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V2,
1474 1.298 msaitoh "I218 V Ethernet Connection",
1475 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1476 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_V3,
1477 1.298 msaitoh "I218 V Ethernet Connection",
1478 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1479 1.249 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM,
1480 1.249 msaitoh "I218 LM Ethernet Connection",
1481 1.291 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1482 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM2,
1483 1.298 msaitoh "I218 LM Ethernet Connection",
1484 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1485 1.298 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I218_LM3,
1486 1.298 msaitoh "I218 LM Ethernet Connection",
1487 1.298 msaitoh WM_T_PCH_LPT, WMP_F_COPPER },
1488 1.392 msaitoh #if 0
1489 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V,
1490 1.392 msaitoh "I219 V Ethernet Connection",
1491 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1492 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V2,
1493 1.392 msaitoh "I219 V Ethernet Connection",
1494 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1495 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V4,
1496 1.422 msaitoh "I219 V Ethernet Connection",
1497 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1498 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_V5,
1499 1.422 msaitoh "I219 V Ethernet Connection",
1500 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1501 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM,
1502 1.392 msaitoh "I219 LM Ethernet Connection",
1503 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1504 1.392 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM2,
1505 1.392 msaitoh "I219 LM Ethernet Connection",
1506 1.392 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1507 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM3,
1508 1.422 msaitoh "I219 LM Ethernet Connection",
1509 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1510 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM4,
1511 1.422 msaitoh "I219 LM Ethernet Connection",
1512 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1513 1.422 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_I219_LM5,
1514 1.422 msaitoh "I219 LM Ethernet Connection",
1515 1.422 msaitoh WM_T_PCH_SPT, WMP_F_COPPER },
1516 1.392 msaitoh #endif
1517 1.1 thorpej { 0, 0,
1518 1.1 thorpej NULL,
1519 1.1 thorpej 0, 0 },
1520 1.1 thorpej };
1521 1.1 thorpej
1522 1.280 msaitoh /*
1523 1.280 msaitoh * Register read/write functions.
1524 1.280 msaitoh * Other than CSR_{READ|WRITE}().
1525 1.280 msaitoh */
1526 1.280 msaitoh
1527 1.53 thorpej #if 0 /* Not currently used */
1528 1.110 perry static inline uint32_t
1529 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
1530 1.53 thorpej {
1531 1.53 thorpej
1532 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1533 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
1534 1.53 thorpej }
1535 1.53 thorpej #endif
1536 1.53 thorpej
1537 1.110 perry static inline void
1538 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
1539 1.53 thorpej {
1540 1.53 thorpej
1541 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
1542 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
1543 1.53 thorpej }
1544 1.53 thorpej
1545 1.110 perry static inline void
1546 1.199 msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
1547 1.199 msaitoh uint32_t data)
1548 1.199 msaitoh {
1549 1.199 msaitoh uint32_t regval;
1550 1.199 msaitoh int i;
1551 1.199 msaitoh
1552 1.199 msaitoh regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
1553 1.199 msaitoh
1554 1.199 msaitoh CSR_WRITE(sc, reg, regval);
1555 1.199 msaitoh
1556 1.199 msaitoh for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
1557 1.199 msaitoh delay(5);
1558 1.199 msaitoh if (CSR_READ(sc, reg) & SCTL_CTL_READY)
1559 1.199 msaitoh break;
1560 1.199 msaitoh }
1561 1.199 msaitoh if (i == SCTL_CTL_POLL_TIMEOUT) {
1562 1.280 msaitoh aprint_error("%s: WARNING:"
1563 1.280 msaitoh " i82575 reg 0x%08x setup did not indicate ready\n",
1564 1.199 msaitoh device_xname(sc->sc_dev), reg);
1565 1.199 msaitoh }
1566 1.199 msaitoh }
1567 1.199 msaitoh
1568 1.199 msaitoh static inline void
1569 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
1570 1.69 thorpej {
1571 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
1572 1.69 thorpej if (sizeof(bus_addr_t) == 8)
1573 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
1574 1.69 thorpej else
1575 1.69 thorpej wa->wa_high = 0;
1576 1.69 thorpej }
1577 1.69 thorpej
1578 1.280 msaitoh /*
1579 1.352 knakahar * Descriptor sync/init functions.
1580 1.352 knakahar */
1581 1.352 knakahar static inline void
1582 1.362 knakahar wm_cdtxsync(struct wm_txqueue *txq, int start, int num, int ops)
1583 1.352 knakahar {
1584 1.362 knakahar struct wm_softc *sc = txq->txq_sc;
1585 1.352 knakahar
1586 1.352 knakahar /* If it will wrap around, sync to the end of the ring. */
1587 1.356 knakahar if ((start + num) > WM_NTXDESC(txq)) {
1588 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1589 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize *
1590 1.356 knakahar (WM_NTXDESC(txq) - start), ops);
1591 1.356 knakahar num -= (WM_NTXDESC(txq) - start);
1592 1.352 knakahar start = 0;
1593 1.352 knakahar }
1594 1.352 knakahar
1595 1.352 knakahar /* Now sync whatever is left. */
1596 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
1597 1.398 knakahar WM_CDTXOFF(txq, start), txq->txq_descsize * num, ops);
1598 1.352 knakahar }
1599 1.352 knakahar
1600 1.352 knakahar static inline void
1601 1.362 knakahar wm_cdrxsync(struct wm_rxqueue *rxq, int start, int ops)
1602 1.352 knakahar {
1603 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1604 1.352 knakahar
1605 1.356 knakahar bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_dmamap,
1606 1.466 knakahar WM_CDRXOFF(rxq, start), rxq->rxq_descsize, ops);
1607 1.352 knakahar }
1608 1.352 knakahar
1609 1.352 knakahar static inline void
1610 1.362 knakahar wm_init_rxdesc(struct wm_rxqueue *rxq, int start)
1611 1.352 knakahar {
1612 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
1613 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[start];
1614 1.352 knakahar struct mbuf *m = rxs->rxs_mbuf;
1615 1.352 knakahar
1616 1.352 knakahar /*
1617 1.352 knakahar * Note: We scoot the packet forward 2 bytes in the buffer
1618 1.352 knakahar * so that the payload after the Ethernet header is aligned
1619 1.352 knakahar * to a 4-byte boundary.
1620 1.352 knakahar
1621 1.352 knakahar * XXX BRAINDAMAGE ALERT!
1622 1.352 knakahar * The stupid chip uses the same size for every buffer, which
1623 1.352 knakahar * is set in the Receive Control register. We are using the 2K
1624 1.352 knakahar * size option, but what we REALLY want is (2K - 2)! For this
1625 1.352 knakahar * reason, we can't "scoot" packets longer than the standard
1626 1.352 knakahar * Ethernet MTU. On strict-alignment platforms, if the total
1627 1.352 knakahar * size exceeds (2K - 2) we set align_tweak to 0 and let
1628 1.352 knakahar * the upper layer copy the headers.
1629 1.352 knakahar */
1630 1.352 knakahar m->m_data = m->m_ext.ext_buf + sc->sc_align_tweak;
1631 1.352 knakahar
1632 1.466 knakahar if (sc->sc_type == WM_T_82574) {
1633 1.466 knakahar ext_rxdesc_t *rxd = &rxq->rxq_ext_descs[start];
1634 1.466 knakahar rxd->erx_data.erxd_addr =
1635 1.466 knakahar htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1636 1.466 knakahar rxd->erx_data.erxd_dd = 0;
1637 1.466 knakahar } else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
1638 1.466 knakahar nq_rxdesc_t *rxd = &rxq->rxq_nq_descs[start];
1639 1.466 knakahar
1640 1.466 knakahar rxd->nqrx_data.nrxd_paddr =
1641 1.466 knakahar htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1642 1.466 knakahar /* Currently, split header is not supported. */
1643 1.466 knakahar rxd->nqrx_data.nrxd_haddr = 0;
1644 1.466 knakahar } else {
1645 1.466 knakahar wiseman_rxdesc_t *rxd = &rxq->rxq_descs[start];
1646 1.466 knakahar
1647 1.466 knakahar wm_set_dma_addr(&rxd->wrx_addr,
1648 1.466 knakahar rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
1649 1.466 knakahar rxd->wrx_len = 0;
1650 1.466 knakahar rxd->wrx_cksum = 0;
1651 1.466 knakahar rxd->wrx_status = 0;
1652 1.466 knakahar rxd->wrx_errors = 0;
1653 1.466 knakahar rxd->wrx_special = 0;
1654 1.466 knakahar }
1655 1.388 msaitoh wm_cdrxsync(rxq, start, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1656 1.352 knakahar
1657 1.356 knakahar CSR_WRITE(sc, rxq->rxq_rdt_reg, start);
1658 1.352 knakahar }
1659 1.352 knakahar
1660 1.352 knakahar /*
1661 1.280 msaitoh * Device driver interface functions and commonly used functions.
1662 1.280 msaitoh * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
1663 1.280 msaitoh */
1664 1.280 msaitoh
1665 1.280 msaitoh /* Lookup supported device table */
1666 1.1 thorpej static const struct wm_product *
1667 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
1668 1.1 thorpej {
1669 1.1 thorpej const struct wm_product *wmp;
1670 1.1 thorpej
1671 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
1672 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
1673 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
1674 1.194 msaitoh return wmp;
1675 1.1 thorpej }
1676 1.194 msaitoh return NULL;
1677 1.1 thorpej }
1678 1.1 thorpej
1679 1.280 msaitoh /* The match function (ca_match) */
1680 1.47 thorpej static int
1681 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
1682 1.1 thorpej {
1683 1.1 thorpej struct pci_attach_args *pa = aux;
1684 1.1 thorpej
1685 1.1 thorpej if (wm_lookup(pa) != NULL)
1686 1.194 msaitoh return 1;
1687 1.1 thorpej
1688 1.194 msaitoh return 0;
1689 1.1 thorpej }
1690 1.1 thorpej
1691 1.280 msaitoh /* The attach function (ca_attach) */
1692 1.47 thorpej static void
1693 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
1694 1.1 thorpej {
1695 1.157 dyoung struct wm_softc *sc = device_private(self);
1696 1.1 thorpej struct pci_attach_args *pa = aux;
1697 1.182 msaitoh prop_dictionary_t dict;
1698 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1699 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
1700 1.340 knakahar int counts[PCI_INTR_TYPE_SIZE];
1701 1.340 knakahar pci_intr_type_t max_type;
1702 1.160 christos const char *eetype, *xname;
1703 1.1 thorpej bus_space_tag_t memt;
1704 1.1 thorpej bus_space_handle_t memh;
1705 1.201 msaitoh bus_size_t memsize;
1706 1.1 thorpej int memh_valid;
1707 1.201 msaitoh int i, error;
1708 1.1 thorpej const struct wm_product *wmp;
1709 1.115 thorpej prop_data_t ea;
1710 1.115 thorpej prop_number_t pn;
1711 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
1712 1.513 msaitoh char buf[256];
1713 1.325 msaitoh uint16_t cfg1, cfg2, swdpin, nvmword;
1714 1.1 thorpej pcireg_t preg, memtype;
1715 1.203 msaitoh uint16_t eeprom_data, apme_mask;
1716 1.273 msaitoh bool force_clear_smbi;
1717 1.292 msaitoh uint32_t link_mode;
1718 1.44 thorpej uint32_t reg;
1719 1.1 thorpej
1720 1.160 christos sc->sc_dev = self;
1721 1.272 ozaki callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
1722 1.429 knakahar sc->sc_core_stopping = false;
1723 1.1 thorpej
1724 1.292 msaitoh wmp = wm_lookup(pa);
1725 1.292 msaitoh #ifdef DIAGNOSTIC
1726 1.1 thorpej if (wmp == NULL) {
1727 1.1 thorpej printf("\n");
1728 1.1 thorpej panic("wm_attach: impossible");
1729 1.1 thorpej }
1730 1.292 msaitoh #endif
1731 1.292 msaitoh sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
1732 1.1 thorpej
1733 1.123 jmcneill sc->sc_pc = pa->pa_pc;
1734 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
1735 1.123 jmcneill
1736 1.69 thorpej if (pci_dma64_available(pa))
1737 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
1738 1.69 thorpej else
1739 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
1740 1.1 thorpej
1741 1.304 msaitoh sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
1742 1.388 msaitoh sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag,PCI_CLASS_REG));
1743 1.226 drochner pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
1744 1.1 thorpej
1745 1.1 thorpej sc->sc_type = wmp->wmp_type;
1746 1.424 msaitoh
1747 1.424 msaitoh /* Set default function pointers */
1748 1.530 msaitoh sc->phy.acquire = sc->nvm.acquire = wm_get_null;
1749 1.530 msaitoh sc->phy.release = sc->nvm.release = wm_put_null;
1750 1.447 msaitoh sc->phy.reset_delay_us = (sc->sc_type >= WM_T_82571) ? 100 : 10000;
1751 1.424 msaitoh
1752 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1753 1.192 msaitoh if (sc->sc_rev < 2) {
1754 1.160 christos aprint_error_dev(sc->sc_dev,
1755 1.160 christos "i82542 must be at least rev. 2\n");
1756 1.1 thorpej return;
1757 1.1 thorpej }
1758 1.192 msaitoh if (sc->sc_rev < 3)
1759 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
1760 1.1 thorpej }
1761 1.1 thorpej
1762 1.335 msaitoh /*
1763 1.335 msaitoh * Disable MSI for Errata:
1764 1.335 msaitoh * "Message Signaled Interrupt Feature May Corrupt Write Transactions"
1765 1.335 msaitoh *
1766 1.335 msaitoh * 82544: Errata 25
1767 1.335 msaitoh * 82540: Errata 6 (easy to reproduce device timeout)
1768 1.335 msaitoh * 82545: Errata 4 (easy to reproduce device timeout)
1769 1.335 msaitoh * 82546: Errata 26 (easy to reproduce device timeout)
1770 1.335 msaitoh * 82541: Errata 7 (easy to reproduce device timeout)
1771 1.337 msaitoh *
1772 1.337 msaitoh * "Byte Enables 2 and 3 are not set on MSI writes"
1773 1.337 msaitoh *
1774 1.337 msaitoh * 82571 & 82572: Errata 63
1775 1.335 msaitoh */
1776 1.337 msaitoh if ((sc->sc_type <= WM_T_82541_2) || (sc->sc_type == WM_T_82571)
1777 1.337 msaitoh || (sc->sc_type == WM_T_82572))
1778 1.335 msaitoh pa->pa_flags &= ~PCI_FLAGS_MSI_OKAY;
1779 1.335 msaitoh
1780 1.199 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1781 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1782 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
1783 1.265 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
1784 1.203 msaitoh sc->sc_flags |= WM_F_NEWQUEUE;
1785 1.199 msaitoh
1786 1.184 msaitoh /* Set device properties (mactype) */
1787 1.182 msaitoh dict = device_properties(sc->sc_dev);
1788 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
1789 1.182 msaitoh
1790 1.1 thorpej /*
1791 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1792 1.53 thorpej * and it is really required for normal operation.
1793 1.1 thorpej */
1794 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1795 1.1 thorpej switch (memtype) {
1796 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1797 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1798 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1799 1.201 msaitoh memtype, 0, &memt, &memh, NULL, &memsize) == 0);
1800 1.1 thorpej break;
1801 1.1 thorpej default:
1802 1.1 thorpej memh_valid = 0;
1803 1.189 msaitoh break;
1804 1.1 thorpej }
1805 1.1 thorpej
1806 1.1 thorpej if (memh_valid) {
1807 1.1 thorpej sc->sc_st = memt;
1808 1.1 thorpej sc->sc_sh = memh;
1809 1.201 msaitoh sc->sc_ss = memsize;
1810 1.1 thorpej } else {
1811 1.160 christos aprint_error_dev(sc->sc_dev,
1812 1.160 christos "unable to map device registers\n");
1813 1.1 thorpej return;
1814 1.1 thorpej }
1815 1.1 thorpej
1816 1.53 thorpej /*
1817 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1818 1.53 thorpej * register access. It is not desirable (nor supported in
1819 1.53 thorpej * this driver) to use it for normal operation, though it is
1820 1.53 thorpej * required to work around bugs in some chip versions.
1821 1.53 thorpej */
1822 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1823 1.53 thorpej /* First we have to find the I/O BAR. */
1824 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1825 1.241 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
1826 1.241 msaitoh if (memtype == PCI_MAPREG_TYPE_IO)
1827 1.53 thorpej break;
1828 1.241 msaitoh if (PCI_MAPREG_MEM_TYPE(memtype) ==
1829 1.241 msaitoh PCI_MAPREG_MEM_TYPE_64BIT)
1830 1.241 msaitoh i += 4; /* skip high bits, too */
1831 1.53 thorpej }
1832 1.241 msaitoh if (i < PCI_MAPREG_END) {
1833 1.88 briggs /*
1834 1.218 msaitoh * We found PCI_MAPREG_TYPE_IO. Note that 82580
1835 1.218 msaitoh * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
1836 1.218 msaitoh * It's no problem because newer chips has no this
1837 1.218 msaitoh * bug.
1838 1.218 msaitoh *
1839 1.88 briggs * The i8254x doesn't apparently respond when the
1840 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1841 1.88 briggs * been configured.
1842 1.88 briggs */
1843 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1844 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1845 1.160 christos aprint_error_dev(sc->sc_dev,
1846 1.160 christos "WARNING: I/O BAR at zero.\n");
1847 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1848 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1849 1.212 jakllsch NULL, &sc->sc_ios) == 0) {
1850 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1851 1.88 briggs } else {
1852 1.160 christos aprint_error_dev(sc->sc_dev,
1853 1.160 christos "WARNING: unable to map I/O space\n");
1854 1.88 briggs }
1855 1.88 briggs }
1856 1.88 briggs
1857 1.53 thorpej }
1858 1.53 thorpej
1859 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1860 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1861 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1862 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1863 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1864 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1865 1.1 thorpej
1866 1.122 christos /* power up chip */
1867 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1868 1.122 christos NULL)) && error != EOPNOTSUPP) {
1869 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1870 1.122 christos return;
1871 1.1 thorpej }
1872 1.1 thorpej
1873 1.365 knakahar wm_adjust_qnum(sc, pci_msix_count(pa->pa_pc, pa->pa_tag));
1874 1.550 msaitoh /*
1875 1.550 msaitoh * Don't use MSI-X if we can use only one queue to save interrupt
1876 1.550 msaitoh * resource.
1877 1.550 msaitoh */
1878 1.550 msaitoh if (sc->sc_nqueues > 1) {
1879 1.550 msaitoh max_type = PCI_INTR_TYPE_MSIX;
1880 1.550 msaitoh /*
1881 1.550 msaitoh * 82583 has a MSI-X capability in the PCI configuration space
1882 1.550 msaitoh * but it doesn't support it. At least the document doesn't
1883 1.550 msaitoh * say anything about MSI-X.
1884 1.550 msaitoh */
1885 1.550 msaitoh counts[PCI_INTR_TYPE_MSIX]
1886 1.550 msaitoh = (sc->sc_type == WM_T_82583) ? 0 : sc->sc_nqueues + 1;
1887 1.550 msaitoh } else {
1888 1.550 msaitoh max_type = PCI_INTR_TYPE_MSI;
1889 1.550 msaitoh counts[PCI_INTR_TYPE_MSIX] = 0;
1890 1.550 msaitoh }
1891 1.365 knakahar
1892 1.340 knakahar /* Allocation settings */
1893 1.340 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1894 1.340 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1895 1.508 knakahar /* overridden by disable flags */
1896 1.508 knakahar if (wm_disable_msi != 0) {
1897 1.508 knakahar counts[PCI_INTR_TYPE_MSI] = 0;
1898 1.508 knakahar if (wm_disable_msix != 0) {
1899 1.508 knakahar max_type = PCI_INTR_TYPE_INTX;
1900 1.508 knakahar counts[PCI_INTR_TYPE_MSIX] = 0;
1901 1.508 knakahar }
1902 1.508 knakahar } else if (wm_disable_msix != 0) {
1903 1.508 knakahar max_type = PCI_INTR_TYPE_MSI;
1904 1.508 knakahar counts[PCI_INTR_TYPE_MSIX] = 0;
1905 1.508 knakahar }
1906 1.340 knakahar
1907 1.340 knakahar alloc_retry:
1908 1.340 knakahar if (pci_intr_alloc(pa, &sc->sc_intrs, counts, max_type) != 0) {
1909 1.340 knakahar aprint_error_dev(sc->sc_dev, "failed to allocate interrupt\n");
1910 1.340 knakahar return;
1911 1.340 knakahar }
1912 1.340 knakahar
1913 1.416 knakahar if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSIX) {
1914 1.360 knakahar error = wm_setup_msix(sc);
1915 1.360 knakahar if (error) {
1916 1.360 knakahar pci_intr_release(pc, sc->sc_intrs,
1917 1.360 knakahar counts[PCI_INTR_TYPE_MSIX]);
1918 1.360 knakahar
1919 1.360 knakahar /* Setup for MSI: Disable MSI-X */
1920 1.360 knakahar max_type = PCI_INTR_TYPE_MSI;
1921 1.360 knakahar counts[PCI_INTR_TYPE_MSI] = 1;
1922 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1923 1.360 knakahar goto alloc_retry;
1924 1.335 msaitoh }
1925 1.416 knakahar } else if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSI) {
1926 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1927 1.360 knakahar error = wm_setup_legacy(sc);
1928 1.360 knakahar if (error) {
1929 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1930 1.360 knakahar counts[PCI_INTR_TYPE_MSI]);
1931 1.335 msaitoh
1932 1.360 knakahar /* The next try is for INTx: Disable MSI */
1933 1.360 knakahar max_type = PCI_INTR_TYPE_INTX;
1934 1.360 knakahar counts[PCI_INTR_TYPE_INTX] = 1;
1935 1.360 knakahar goto alloc_retry;
1936 1.360 knakahar }
1937 1.340 knakahar } else {
1938 1.375 msaitoh wm_adjust_qnum(sc, 0); /* must not use multiqueue */
1939 1.360 knakahar error = wm_setup_legacy(sc);
1940 1.360 knakahar if (error) {
1941 1.360 knakahar pci_intr_release(sc->sc_pc, sc->sc_intrs,
1942 1.360 knakahar counts[PCI_INTR_TYPE_INTX]);
1943 1.360 knakahar return;
1944 1.335 msaitoh }
1945 1.335 msaitoh }
1946 1.52 thorpej
1947 1.52 thorpej /*
1948 1.199 msaitoh * Check the function ID (unit number of the chip).
1949 1.199 msaitoh */
1950 1.199 msaitoh if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
1951 1.199 msaitoh || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
1952 1.208 msaitoh || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
1953 1.300 msaitoh || (sc->sc_type == WM_T_82580)
1954 1.265 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
1955 1.199 msaitoh sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
1956 1.199 msaitoh >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
1957 1.199 msaitoh else
1958 1.199 msaitoh sc->sc_funcid = 0;
1959 1.199 msaitoh
1960 1.199 msaitoh /*
1961 1.52 thorpej * Determine a few things about the bus we're connected to.
1962 1.52 thorpej */
1963 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1964 1.52 thorpej /* We don't really know the bus characteristics here. */
1965 1.52 thorpej sc->sc_bus_speed = 33;
1966 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1967 1.73 tron /*
1968 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1969 1.73 tron * a 32-bit 66MHz PCI Bus.
1970 1.73 tron */
1971 1.73 tron sc->sc_flags |= WM_F_CSA;
1972 1.73 tron sc->sc_bus_speed = 66;
1973 1.160 christos aprint_verbose_dev(sc->sc_dev,
1974 1.160 christos "Communication Streaming Architecture\n");
1975 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1976 1.272 ozaki callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
1977 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1978 1.78 thorpej wm_82547_txfifo_stall, sc);
1979 1.160 christos aprint_verbose_dev(sc->sc_dev,
1980 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1981 1.78 thorpej }
1982 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1983 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1984 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1985 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1986 1.221 msaitoh && (sc->sc_type != WM_T_PCH)
1987 1.249 msaitoh && (sc->sc_type != WM_T_PCH2)
1988 1.392 msaitoh && (sc->sc_type != WM_T_PCH_LPT)
1989 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
1990 1.221 msaitoh /* ICH* and PCH* have no PCIe capability registers */
1991 1.199 msaitoh if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1992 1.199 msaitoh PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
1993 1.199 msaitoh NULL) == 0)
1994 1.199 msaitoh aprint_error_dev(sc->sc_dev,
1995 1.199 msaitoh "unable to find PCIe capability\n");
1996 1.199 msaitoh }
1997 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1998 1.73 tron } else {
1999 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
2000 1.52 thorpej if (reg & STATUS_BUS64)
2001 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
2002 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
2003 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
2004 1.54 thorpej
2005 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
2006 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
2007 1.199 msaitoh PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
2008 1.160 christos aprint_error_dev(sc->sc_dev,
2009 1.160 christos "unable to find PCIX capability\n");
2010 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
2011 1.54 thorpej sc->sc_type != WM_T_82546_3) {
2012 1.54 thorpej /*
2013 1.54 thorpej * Work around a problem caused by the BIOS
2014 1.54 thorpej * setting the max memory read byte count
2015 1.54 thorpej * incorrectly.
2016 1.54 thorpej */
2017 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
2018 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD);
2019 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
2020 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_STATUS);
2021 1.54 thorpej
2022 1.388 msaitoh bytecnt = (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
2023 1.248 msaitoh PCIX_CMD_BYTECNT_SHIFT;
2024 1.388 msaitoh maxb = (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
2025 1.248 msaitoh PCIX_STATUS_MAXB_SHIFT;
2026 1.54 thorpej if (bytecnt > maxb) {
2027 1.160 christos aprint_verbose_dev(sc->sc_dev,
2028 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
2029 1.54 thorpej 512 << bytecnt, 512 << maxb);
2030 1.54 thorpej pcix_cmd = (pcix_cmd &
2031 1.248 msaitoh ~PCIX_CMD_BYTECNT_MASK) |
2032 1.248 msaitoh (maxb << PCIX_CMD_BYTECNT_SHIFT);
2033 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
2034 1.248 msaitoh sc->sc_pcixe_capoff + PCIX_CMD,
2035 1.54 thorpej pcix_cmd);
2036 1.54 thorpej }
2037 1.54 thorpej }
2038 1.54 thorpej }
2039 1.52 thorpej /*
2040 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
2041 1.52 thorpej * bridge on the board, and can run the secondary bus at
2042 1.52 thorpej * a higher speed.
2043 1.52 thorpej */
2044 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
2045 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
2046 1.52 thorpej : 66;
2047 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
2048 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
2049 1.52 thorpej case STATUS_PCIXSPD_50_66:
2050 1.52 thorpej sc->sc_bus_speed = 66;
2051 1.52 thorpej break;
2052 1.52 thorpej case STATUS_PCIXSPD_66_100:
2053 1.52 thorpej sc->sc_bus_speed = 100;
2054 1.52 thorpej break;
2055 1.52 thorpej case STATUS_PCIXSPD_100_133:
2056 1.52 thorpej sc->sc_bus_speed = 133;
2057 1.52 thorpej break;
2058 1.52 thorpej default:
2059 1.160 christos aprint_error_dev(sc->sc_dev,
2060 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
2061 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
2062 1.52 thorpej sc->sc_bus_speed = 66;
2063 1.189 msaitoh break;
2064 1.52 thorpej }
2065 1.52 thorpej } else
2066 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
2067 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
2068 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
2069 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
2070 1.52 thorpej }
2071 1.1 thorpej
2072 1.552 msaitoh /* Disable ASPM L0s and/or L1 for workaround */
2073 1.552 msaitoh wm_disable_aspm(sc);
2074 1.552 msaitoh
2075 1.127 bouyer /* clear interesting stat counters */
2076 1.127 bouyer CSR_READ(sc, WMREG_COLC);
2077 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
2078 1.127 bouyer
2079 1.424 msaitoh if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)
2080 1.424 msaitoh || (sc->sc_type >= WM_T_ICH8))
2081 1.424 msaitoh sc->sc_ich_phymtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2082 1.423 msaitoh if (sc->sc_type >= WM_T_ICH8)
2083 1.423 msaitoh sc->sc_ich_nvmmtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2084 1.1 thorpej
2085 1.423 msaitoh /* Set PHY, NVM mutex related stuff */
2086 1.185 msaitoh switch (sc->sc_type) {
2087 1.185 msaitoh case WM_T_82542_2_0:
2088 1.185 msaitoh case WM_T_82542_2_1:
2089 1.185 msaitoh case WM_T_82543:
2090 1.185 msaitoh case WM_T_82544:
2091 1.185 msaitoh /* Microwire */
2092 1.530 msaitoh sc->nvm.read = wm_nvm_read_uwire;
2093 1.294 msaitoh sc->sc_nvm_wordsize = 64;
2094 1.294 msaitoh sc->sc_nvm_addrbits = 6;
2095 1.185 msaitoh break;
2096 1.185 msaitoh case WM_T_82540:
2097 1.185 msaitoh case WM_T_82545:
2098 1.185 msaitoh case WM_T_82545_3:
2099 1.185 msaitoh case WM_T_82546:
2100 1.185 msaitoh case WM_T_82546_3:
2101 1.185 msaitoh /* Microwire */
2102 1.530 msaitoh sc->nvm.read = wm_nvm_read_uwire;
2103 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
2104 1.294 msaitoh if (reg & EECD_EE_SIZE) {
2105 1.294 msaitoh sc->sc_nvm_wordsize = 256;
2106 1.294 msaitoh sc->sc_nvm_addrbits = 8;
2107 1.294 msaitoh } else {
2108 1.294 msaitoh sc->sc_nvm_wordsize = 64;
2109 1.294 msaitoh sc->sc_nvm_addrbits = 6;
2110 1.294 msaitoh }
2111 1.275 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
2112 1.530 msaitoh sc->nvm.acquire = wm_get_eecd;
2113 1.530 msaitoh sc->nvm.release = wm_put_eecd;
2114 1.185 msaitoh break;
2115 1.185 msaitoh case WM_T_82541:
2116 1.185 msaitoh case WM_T_82541_2:
2117 1.185 msaitoh case WM_T_82547:
2118 1.185 msaitoh case WM_T_82547_2:
2119 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
2120 1.532 msaitoh /*
2121 1.532 msaitoh * wm_nvm_set_addrbits_size_eecd() accesses SPI in it only
2122 1.532 msaitoh * on 8254[17], so set flags and functios before calling it.
2123 1.532 msaitoh */
2124 1.532 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
2125 1.532 msaitoh sc->nvm.acquire = wm_get_eecd;
2126 1.532 msaitoh sc->nvm.release = wm_put_eecd;
2127 1.185 msaitoh if (reg & EECD_EE_TYPE) {
2128 1.185 msaitoh /* SPI */
2129 1.530 msaitoh sc->nvm.read = wm_nvm_read_spi;
2130 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2131 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2132 1.294 msaitoh } else {
2133 1.185 msaitoh /* Microwire */
2134 1.530 msaitoh sc->nvm.read = wm_nvm_read_uwire;
2135 1.294 msaitoh if ((reg & EECD_EE_ABITS) != 0) {
2136 1.294 msaitoh sc->sc_nvm_wordsize = 256;
2137 1.294 msaitoh sc->sc_nvm_addrbits = 8;
2138 1.294 msaitoh } else {
2139 1.294 msaitoh sc->sc_nvm_wordsize = 64;
2140 1.294 msaitoh sc->sc_nvm_addrbits = 6;
2141 1.294 msaitoh }
2142 1.294 msaitoh }
2143 1.185 msaitoh break;
2144 1.185 msaitoh case WM_T_82571:
2145 1.185 msaitoh case WM_T_82572:
2146 1.185 msaitoh /* SPI */
2147 1.530 msaitoh sc->nvm.read = wm_nvm_read_eerd;
2148 1.530 msaitoh /* Not use WM_F_LOCK_EECD because we use EERD */
2149 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2150 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2151 1.424 msaitoh sc->phy.acquire = wm_get_swsm_semaphore;
2152 1.424 msaitoh sc->phy.release = wm_put_swsm_semaphore;
2153 1.530 msaitoh sc->nvm.acquire = wm_get_nvm_82571;
2154 1.530 msaitoh sc->nvm.release = wm_put_nvm_82571;
2155 1.185 msaitoh break;
2156 1.185 msaitoh case WM_T_82573:
2157 1.185 msaitoh case WM_T_82574:
2158 1.185 msaitoh case WM_T_82583:
2159 1.530 msaitoh sc->nvm.read = wm_nvm_read_eerd;
2160 1.530 msaitoh /* Not use WM_F_LOCK_EECD because we use EERD */
2161 1.424 msaitoh if (sc->sc_type == WM_T_82573) {
2162 1.424 msaitoh sc->phy.acquire = wm_get_swsm_semaphore;
2163 1.424 msaitoh sc->phy.release = wm_put_swsm_semaphore;
2164 1.530 msaitoh sc->nvm.acquire = wm_get_nvm_82571;
2165 1.530 msaitoh sc->nvm.release = wm_put_nvm_82571;
2166 1.424 msaitoh } else {
2167 1.424 msaitoh /* Both PHY and NVM use the same semaphore. */
2168 1.530 msaitoh sc->phy.acquire = sc->nvm.acquire
2169 1.424 msaitoh = wm_get_swfwhw_semaphore;
2170 1.530 msaitoh sc->phy.release = sc->nvm.release
2171 1.424 msaitoh = wm_put_swfwhw_semaphore;
2172 1.424 msaitoh }
2173 1.294 msaitoh if (wm_nvm_is_onboard_eeprom(sc) == 0) {
2174 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
2175 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
2176 1.294 msaitoh } else {
2177 1.185 msaitoh /* SPI */
2178 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2179 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2180 1.185 msaitoh }
2181 1.185 msaitoh break;
2182 1.199 msaitoh case WM_T_82575:
2183 1.199 msaitoh case WM_T_82576:
2184 1.199 msaitoh case WM_T_82580:
2185 1.228 msaitoh case WM_T_I350:
2186 1.278 msaitoh case WM_T_I354:
2187 1.185 msaitoh case WM_T_80003:
2188 1.185 msaitoh /* SPI */
2189 1.294 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
2190 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2191 1.530 msaitoh if((sc->sc_type == WM_T_80003)
2192 1.530 msaitoh || (sc->sc_nvm_wordsize < (1 << 15))) {
2193 1.530 msaitoh sc->nvm.read = wm_nvm_read_eerd;
2194 1.530 msaitoh /* Don't use WM_F_LOCK_EECD because we use EERD */
2195 1.530 msaitoh } else {
2196 1.530 msaitoh sc->nvm.read = wm_nvm_read_spi;
2197 1.530 msaitoh sc->sc_flags |= WM_F_LOCK_EECD;
2198 1.530 msaitoh }
2199 1.424 msaitoh sc->phy.acquire = wm_get_phy_82575;
2200 1.424 msaitoh sc->phy.release = wm_put_phy_82575;
2201 1.530 msaitoh sc->nvm.acquire = wm_get_nvm_80003;
2202 1.530 msaitoh sc->nvm.release = wm_put_nvm_80003;
2203 1.185 msaitoh break;
2204 1.185 msaitoh case WM_T_ICH8:
2205 1.185 msaitoh case WM_T_ICH9:
2206 1.185 msaitoh case WM_T_ICH10:
2207 1.190 msaitoh case WM_T_PCH:
2208 1.221 msaitoh case WM_T_PCH2:
2209 1.249 msaitoh case WM_T_PCH_LPT:
2210 1.530 msaitoh sc->nvm.read = wm_nvm_read_ich8;
2211 1.185 msaitoh /* FLASH */
2212 1.530 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
2213 1.294 msaitoh sc->sc_nvm_wordsize = 2048;
2214 1.388 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,WM_ICH8_FLASH);
2215 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
2216 1.336 msaitoh &sc->sc_flasht, &sc->sc_flashh, NULL, &sc->sc_flashs)) {
2217 1.160 christos aprint_error_dev(sc->sc_dev,
2218 1.160 christos "can't map FLASH registers\n");
2219 1.353 knakahar goto out;
2220 1.139 bouyer }
2221 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
2222 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
2223 1.388 msaitoh ICH_FLASH_SECTOR_SIZE;
2224 1.199 msaitoh sc->sc_ich8_flash_bank_size =
2225 1.199 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
2226 1.388 msaitoh sc->sc_ich8_flash_bank_size -= (reg & ICH_GFPREG_BASE_MASK);
2227 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
2228 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
2229 1.392 msaitoh sc->sc_flashreg_offset = 0;
2230 1.424 msaitoh sc->phy.acquire = wm_get_swflag_ich8lan;
2231 1.424 msaitoh sc->phy.release = wm_put_swflag_ich8lan;
2232 1.530 msaitoh sc->nvm.acquire = wm_get_nvm_ich8lan;
2233 1.530 msaitoh sc->nvm.release = wm_put_nvm_ich8lan;
2234 1.392 msaitoh break;
2235 1.392 msaitoh case WM_T_PCH_SPT:
2236 1.530 msaitoh sc->nvm.read = wm_nvm_read_spt;
2237 1.392 msaitoh /* SPT has no GFPREG; flash registers mapped through BAR0 */
2238 1.530 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
2239 1.392 msaitoh sc->sc_flasht = sc->sc_st;
2240 1.392 msaitoh sc->sc_flashh = sc->sc_sh;
2241 1.392 msaitoh sc->sc_ich8_flash_base = 0;
2242 1.392 msaitoh sc->sc_nvm_wordsize =
2243 1.392 msaitoh (((CSR_READ(sc, WMREG_STRAP) >> 1) & 0x1F) + 1)
2244 1.392 msaitoh * NVM_SIZE_MULTIPLIER;
2245 1.392 msaitoh /* It is size in bytes, we want words */
2246 1.392 msaitoh sc->sc_nvm_wordsize /= 2;
2247 1.392 msaitoh /* assume 2 banks */
2248 1.392 msaitoh sc->sc_ich8_flash_bank_size = sc->sc_nvm_wordsize / 2;
2249 1.392 msaitoh sc->sc_flashreg_offset = WM_PCH_SPT_FLASHOFFSET;
2250 1.424 msaitoh sc->phy.acquire = wm_get_swflag_ich8lan;
2251 1.424 msaitoh sc->phy.release = wm_put_swflag_ich8lan;
2252 1.530 msaitoh sc->nvm.acquire = wm_get_nvm_ich8lan;
2253 1.530 msaitoh sc->nvm.release = wm_put_nvm_ich8lan;
2254 1.185 msaitoh break;
2255 1.247 msaitoh case WM_T_I210:
2256 1.247 msaitoh case WM_T_I211:
2257 1.533 msaitoh /* Allow a single clear of the SW semaphore on I210 and newer*/
2258 1.533 msaitoh sc->sc_flags |= WM_F_WA_I210_CLSEM;
2259 1.321 msaitoh if (wm_nvm_get_flash_presence_i210(sc)) {
2260 1.530 msaitoh sc->nvm.read = wm_nvm_read_eerd;
2261 1.530 msaitoh /* Don't use WM_F_LOCK_EECD because we use EERD */
2262 1.530 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
2263 1.321 msaitoh wm_nvm_set_addrbits_size_eecd(sc);
2264 1.321 msaitoh } else {
2265 1.530 msaitoh sc->nvm.read = wm_nvm_read_invm;
2266 1.530 msaitoh sc->sc_flags |= WM_F_EEPROM_INVM;
2267 1.321 msaitoh sc->sc_nvm_wordsize = INVM_SIZE;
2268 1.321 msaitoh }
2269 1.424 msaitoh sc->phy.acquire = wm_get_phy_82575;
2270 1.424 msaitoh sc->phy.release = wm_put_phy_82575;
2271 1.530 msaitoh sc->nvm.acquire = wm_get_nvm_80003;
2272 1.530 msaitoh sc->nvm.release = wm_put_nvm_80003;
2273 1.247 msaitoh break;
2274 1.185 msaitoh default:
2275 1.185 msaitoh break;
2276 1.44 thorpej }
2277 1.112 gavan
2278 1.273 msaitoh /* Ensure the SMBI bit is clear before first NVM or PHY access */
2279 1.273 msaitoh switch (sc->sc_type) {
2280 1.273 msaitoh case WM_T_82571:
2281 1.273 msaitoh case WM_T_82572:
2282 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM2);
2283 1.310 msaitoh if ((reg & SWSM2_LOCK) == 0) {
2284 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
2285 1.273 msaitoh force_clear_smbi = true;
2286 1.273 msaitoh } else
2287 1.273 msaitoh force_clear_smbi = false;
2288 1.273 msaitoh break;
2289 1.284 msaitoh case WM_T_82573:
2290 1.284 msaitoh case WM_T_82574:
2291 1.284 msaitoh case WM_T_82583:
2292 1.284 msaitoh force_clear_smbi = true;
2293 1.284 msaitoh break;
2294 1.273 msaitoh default:
2295 1.284 msaitoh force_clear_smbi = false;
2296 1.273 msaitoh break;
2297 1.273 msaitoh }
2298 1.273 msaitoh if (force_clear_smbi) {
2299 1.273 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
2300 1.284 msaitoh if ((reg & SWSM_SMBI) != 0)
2301 1.273 msaitoh aprint_error_dev(sc->sc_dev,
2302 1.273 msaitoh "Please update the Bootagent\n");
2303 1.273 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
2304 1.273 msaitoh }
2305 1.273 msaitoh
2306 1.112 gavan /*
2307 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
2308 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
2309 1.112 gavan * that no EEPROM is attached.
2310 1.112 gavan */
2311 1.185 msaitoh /*
2312 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
2313 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
2314 1.185 msaitoh */
2315 1.280 msaitoh if (wm_nvm_validate_checksum(sc)) {
2316 1.169 msaitoh /*
2317 1.185 msaitoh * Read twice again because some PCI-e parts fail the
2318 1.185 msaitoh * first check due to the link being in sleep state.
2319 1.169 msaitoh */
2320 1.280 msaitoh if (wm_nvm_validate_checksum(sc))
2321 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
2322 1.169 msaitoh }
2323 1.185 msaitoh
2324 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
2325 1.328 msaitoh aprint_verbose_dev(sc->sc_dev, "No EEPROM");
2326 1.294 msaitoh else {
2327 1.294 msaitoh aprint_verbose_dev(sc->sc_dev, "%u words ",
2328 1.294 msaitoh sc->sc_nvm_wordsize);
2329 1.321 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVM)
2330 1.328 msaitoh aprint_verbose("iNVM");
2331 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW)
2332 1.328 msaitoh aprint_verbose("FLASH(HW)");
2333 1.321 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH)
2334 1.328 msaitoh aprint_verbose("FLASH");
2335 1.321 msaitoh else {
2336 1.294 msaitoh if (sc->sc_flags & WM_F_EEPROM_SPI)
2337 1.294 msaitoh eetype = "SPI";
2338 1.294 msaitoh else
2339 1.294 msaitoh eetype = "MicroWire";
2340 1.328 msaitoh aprint_verbose("(%d address bits) %s EEPROM",
2341 1.294 msaitoh sc->sc_nvm_addrbits, eetype);
2342 1.294 msaitoh }
2343 1.112 gavan }
2344 1.328 msaitoh wm_nvm_version(sc);
2345 1.328 msaitoh aprint_verbose("\n");
2346 1.112 gavan
2347 1.527 msaitoh /*
2348 1.527 msaitoh * XXX The first call of wm_gmii_setup_phytype. The result might be
2349 1.527 msaitoh * incorrect.
2350 1.527 msaitoh */
2351 1.527 msaitoh wm_gmii_setup_phytype(sc, 0, 0);
2352 1.527 msaitoh
2353 1.527 msaitoh /* Reset the chip to a known state. */
2354 1.527 msaitoh wm_reset(sc);
2355 1.527 msaitoh
2356 1.329 msaitoh /* Check for I21[01] PLL workaround */
2357 1.329 msaitoh if (sc->sc_type == WM_T_I210)
2358 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2359 1.329 msaitoh if ((sc->sc_type == WM_T_I210) && wm_nvm_get_flash_presence_i210(sc)) {
2360 1.329 msaitoh /* NVM image release 3.25 has a workaround */
2361 1.344 msaitoh if ((sc->sc_nvm_ver_major < 3)
2362 1.329 msaitoh || ((sc->sc_nvm_ver_major == 3)
2363 1.344 msaitoh && (sc->sc_nvm_ver_minor < 25))) {
2364 1.329 msaitoh aprint_verbose_dev(sc->sc_dev,
2365 1.329 msaitoh "ROM image version %d.%d is older than 3.25\n",
2366 1.329 msaitoh sc->sc_nvm_ver_major, sc->sc_nvm_ver_minor);
2367 1.329 msaitoh sc->sc_flags |= WM_F_PLL_WA_I210;
2368 1.329 msaitoh }
2369 1.329 msaitoh }
2370 1.329 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
2371 1.329 msaitoh wm_pll_workaround_i210(sc);
2372 1.329 msaitoh
2373 1.379 msaitoh wm_get_wakeup(sc);
2374 1.446 msaitoh
2375 1.446 msaitoh /* Non-AMT based hardware can now take control from firmware */
2376 1.446 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
2377 1.446 msaitoh wm_get_hw_control(sc);
2378 1.379 msaitoh
2379 1.113 gavan /*
2380 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
2381 1.113 gavan * in device properties.
2382 1.113 gavan */
2383 1.195 martin ea = prop_dictionary_get(dict, "mac-address");
2384 1.115 thorpej if (ea != NULL) {
2385 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
2386 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
2387 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
2388 1.115 thorpej } else {
2389 1.210 msaitoh if (wm_read_mac_addr(sc, enaddr) != 0) {
2390 1.160 christos aprint_error_dev(sc->sc_dev,
2391 1.160 christos "unable to read Ethernet address\n");
2392 1.353 knakahar goto out;
2393 1.210 msaitoh }
2394 1.17 thorpej }
2395 1.17 thorpej
2396 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
2397 1.1 thorpej ether_sprintf(enaddr));
2398 1.1 thorpej
2399 1.1 thorpej /*
2400 1.1 thorpej * Read the config info from the EEPROM, and set up various
2401 1.1 thorpej * bits in the control registers based on their contents.
2402 1.1 thorpej */
2403 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
2404 1.115 thorpej if (pn != NULL) {
2405 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2406 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
2407 1.115 thorpej } else {
2408 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
2409 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
2410 1.353 knakahar goto out;
2411 1.113 gavan }
2412 1.51 thorpej }
2413 1.115 thorpej
2414 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
2415 1.115 thorpej if (pn != NULL) {
2416 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2417 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
2418 1.115 thorpej } else {
2419 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
2420 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
2421 1.353 knakahar goto out;
2422 1.113 gavan }
2423 1.51 thorpej }
2424 1.115 thorpej
2425 1.203 msaitoh /* check for WM_F_WOL */
2426 1.203 msaitoh switch (sc->sc_type) {
2427 1.203 msaitoh case WM_T_82542_2_0:
2428 1.203 msaitoh case WM_T_82542_2_1:
2429 1.203 msaitoh case WM_T_82543:
2430 1.203 msaitoh /* dummy? */
2431 1.203 msaitoh eeprom_data = 0;
2432 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2433 1.203 msaitoh break;
2434 1.203 msaitoh case WM_T_82544:
2435 1.293 msaitoh apme_mask = NVM_CFG2_82544_APM_EN;
2436 1.203 msaitoh eeprom_data = cfg2;
2437 1.203 msaitoh break;
2438 1.203 msaitoh case WM_T_82546:
2439 1.203 msaitoh case WM_T_82546_3:
2440 1.203 msaitoh case WM_T_82571:
2441 1.203 msaitoh case WM_T_82572:
2442 1.203 msaitoh case WM_T_82573:
2443 1.203 msaitoh case WM_T_82574:
2444 1.203 msaitoh case WM_T_82583:
2445 1.203 msaitoh case WM_T_80003:
2446 1.203 msaitoh default:
2447 1.293 msaitoh apme_mask = NVM_CFG3_APME;
2448 1.293 msaitoh wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
2449 1.293 msaitoh : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
2450 1.203 msaitoh break;
2451 1.203 msaitoh case WM_T_82575:
2452 1.203 msaitoh case WM_T_82576:
2453 1.203 msaitoh case WM_T_82580:
2454 1.228 msaitoh case WM_T_I350:
2455 1.265 msaitoh case WM_T_I354: /* XXX ok? */
2456 1.203 msaitoh case WM_T_ICH8:
2457 1.203 msaitoh case WM_T_ICH9:
2458 1.203 msaitoh case WM_T_ICH10:
2459 1.203 msaitoh case WM_T_PCH:
2460 1.221 msaitoh case WM_T_PCH2:
2461 1.249 msaitoh case WM_T_PCH_LPT:
2462 1.392 msaitoh case WM_T_PCH_SPT:
2463 1.228 msaitoh /* XXX The funcid should be checked on some devices */
2464 1.203 msaitoh apme_mask = WUC_APME;
2465 1.203 msaitoh eeprom_data = CSR_READ(sc, WMREG_WUC);
2466 1.203 msaitoh break;
2467 1.203 msaitoh }
2468 1.203 msaitoh
2469 1.203 msaitoh /* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
2470 1.203 msaitoh if ((eeprom_data & apme_mask) != 0)
2471 1.203 msaitoh sc->sc_flags |= WM_F_WOL;
2472 1.203 msaitoh
2473 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
2474 1.325 msaitoh /* Check NVM for autonegotiation */
2475 1.325 msaitoh if (wm_nvm_read(sc, NVM_OFF_COMPAT, 1, &nvmword) == 0) {
2476 1.325 msaitoh if ((nvmword & NVM_COMPAT_SERDES_FORCE_MODE) != 0)
2477 1.325 msaitoh sc->sc_flags |= WM_F_PCS_DIS_AUTONEGO;
2478 1.325 msaitoh }
2479 1.325 msaitoh }
2480 1.325 msaitoh
2481 1.203 msaitoh /*
2482 1.203 msaitoh * XXX need special handling for some multiple port cards
2483 1.203 msaitoh * to disable a paticular port.
2484 1.203 msaitoh */
2485 1.203 msaitoh
2486 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
2487 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
2488 1.115 thorpej if (pn != NULL) {
2489 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
2490 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
2491 1.115 thorpej } else {
2492 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
2493 1.160 christos aprint_error_dev(sc->sc_dev,
2494 1.160 christos "unable to read SWDPIN\n");
2495 1.353 knakahar goto out;
2496 1.113 gavan }
2497 1.51 thorpej }
2498 1.51 thorpej }
2499 1.1 thorpej
2500 1.293 msaitoh if (cfg1 & NVM_CFG1_ILOS)
2501 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
2502 1.325 msaitoh
2503 1.325 msaitoh /*
2504 1.325 msaitoh * XXX
2505 1.325 msaitoh * This code isn't correct because pin 2 and 3 are located
2506 1.325 msaitoh * in different position on newer chips. Check all datasheet.
2507 1.325 msaitoh *
2508 1.325 msaitoh * Until resolve this problem, check if a chip < 82580
2509 1.325 msaitoh */
2510 1.325 msaitoh if (sc->sc_type <= WM_T_82580) {
2511 1.325 msaitoh if (sc->sc_type >= WM_T_82544) {
2512 1.325 msaitoh sc->sc_ctrl |=
2513 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
2514 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2515 1.325 msaitoh sc->sc_ctrl |=
2516 1.325 msaitoh ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
2517 1.325 msaitoh CTRL_SWDPINS_SHIFT;
2518 1.325 msaitoh } else {
2519 1.325 msaitoh sc->sc_ctrl |=
2520 1.325 msaitoh ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
2521 1.325 msaitoh CTRL_SWDPIO_SHIFT;
2522 1.325 msaitoh }
2523 1.325 msaitoh }
2524 1.325 msaitoh
2525 1.325 msaitoh /* XXX For other than 82580? */
2526 1.325 msaitoh if (sc->sc_type == WM_T_82580) {
2527 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &nvmword);
2528 1.389 msaitoh if (nvmword & __BIT(13))
2529 1.325 msaitoh sc->sc_ctrl |= CTRL_ILOS;
2530 1.1 thorpej }
2531 1.1 thorpej
2532 1.1 thorpej #if 0
2533 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2534 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS0)
2535 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
2536 1.293 msaitoh if (cfg1 & NVM_CFG1_IPS1)
2537 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
2538 1.1 thorpej sc->sc_ctrl_ext |=
2539 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
2540 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2541 1.1 thorpej sc->sc_ctrl_ext |=
2542 1.293 msaitoh ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
2543 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
2544 1.1 thorpej } else {
2545 1.1 thorpej sc->sc_ctrl_ext |=
2546 1.293 msaitoh ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
2547 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
2548 1.1 thorpej }
2549 1.1 thorpej #endif
2550 1.1 thorpej
2551 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2552 1.1 thorpej #if 0
2553 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2554 1.1 thorpej #endif
2555 1.1 thorpej
2556 1.192 msaitoh if (sc->sc_type == WM_T_PCH) {
2557 1.192 msaitoh uint16_t val;
2558 1.192 msaitoh
2559 1.192 msaitoh /* Save the NVM K1 bit setting */
2560 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
2561 1.192 msaitoh
2562 1.293 msaitoh if ((val & NVM_K1_CONFIG_ENABLE) != 0)
2563 1.192 msaitoh sc->sc_nvm_k1_enabled = 1;
2564 1.192 msaitoh else
2565 1.192 msaitoh sc->sc_nvm_k1_enabled = 0;
2566 1.192 msaitoh }
2567 1.192 msaitoh
2568 1.529 msaitoh /* Determine if we're GMII, TBI, SERDES or SGMII mode */
2569 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
2570 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
2571 1.249 msaitoh || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
2572 1.392 msaitoh || sc->sc_type == WM_T_PCH_SPT || sc->sc_type == WM_T_82573
2573 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
2574 1.529 msaitoh /* Copper only */
2575 1.457 msaitoh } else if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
2576 1.457 msaitoh || (sc->sc_type ==WM_T_82580) || (sc->sc_type ==WM_T_I350)
2577 1.457 msaitoh || (sc->sc_type ==WM_T_I354) || (sc->sc_type ==WM_T_I210)
2578 1.457 msaitoh || (sc->sc_type ==WM_T_I211)) {
2579 1.457 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
2580 1.457 msaitoh link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
2581 1.457 msaitoh switch (link_mode) {
2582 1.457 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
2583 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "1000KX\n");
2584 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_SERDES;
2585 1.457 msaitoh break;
2586 1.457 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
2587 1.457 msaitoh if (wm_sgmii_uses_mdio(sc)) {
2588 1.457 msaitoh aprint_verbose_dev(sc->sc_dev,
2589 1.457 msaitoh "SGMII(MDIO)\n");
2590 1.457 msaitoh sc->sc_flags |= WM_F_SGMII;
2591 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2592 1.199 msaitoh break;
2593 1.457 msaitoh }
2594 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
2595 1.457 msaitoh /*FALLTHROUGH*/
2596 1.457 msaitoh case CTRL_EXT_LINK_MODE_PCIE_SERDES:
2597 1.457 msaitoh sc->sc_mediatype = wm_sfp_get_media_type(sc);
2598 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_UNKNOWN) {
2599 1.457 msaitoh if (link_mode
2600 1.457 msaitoh == CTRL_EXT_LINK_MODE_SGMII) {
2601 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2602 1.265 msaitoh sc->sc_flags |= WM_F_SGMII;
2603 1.457 msaitoh } else {
2604 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_SERDES;
2605 1.292 msaitoh aprint_verbose_dev(sc->sc_dev,
2606 1.292 msaitoh "SERDES\n");
2607 1.457 msaitoh }
2608 1.457 msaitoh break;
2609 1.457 msaitoh }
2610 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
2611 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "SERDES\n");
2612 1.292 msaitoh
2613 1.457 msaitoh /* Change current link mode setting */
2614 1.457 msaitoh reg &= ~CTRL_EXT_LINK_MODE_MASK;
2615 1.457 msaitoh switch (sc->sc_mediatype) {
2616 1.457 msaitoh case WM_MEDIATYPE_COPPER:
2617 1.457 msaitoh reg |= CTRL_EXT_LINK_MODE_SGMII;
2618 1.457 msaitoh break;
2619 1.457 msaitoh case WM_MEDIATYPE_SERDES:
2620 1.457 msaitoh reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
2621 1.199 msaitoh break;
2622 1.199 msaitoh default:
2623 1.199 msaitoh break;
2624 1.199 msaitoh }
2625 1.292 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2626 1.199 msaitoh break;
2627 1.457 msaitoh case CTRL_EXT_LINK_MODE_GMII:
2628 1.199 msaitoh default:
2629 1.457 msaitoh aprint_verbose_dev(sc->sc_dev, "Copper\n");
2630 1.311 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2631 1.457 msaitoh break;
2632 1.457 msaitoh }
2633 1.457 msaitoh
2634 1.457 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2635 1.457 msaitoh if ((sc->sc_flags & WM_F_SGMII) != 0)
2636 1.457 msaitoh reg |= CTRL_EXT_I2C_ENA;
2637 1.457 msaitoh else
2638 1.457 msaitoh reg &= ~CTRL_EXT_I2C_ENA;
2639 1.457 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
2640 1.457 msaitoh } else if (sc->sc_type < WM_T_82543 ||
2641 1.457 msaitoh (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
2642 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER) {
2643 1.457 msaitoh aprint_error_dev(sc->sc_dev,
2644 1.457 msaitoh "WARNING: TBIMODE set on 1000BASE-T product!\n");
2645 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_FIBER;
2646 1.457 msaitoh }
2647 1.457 msaitoh } else {
2648 1.457 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_FIBER) {
2649 1.457 msaitoh aprint_error_dev(sc->sc_dev,
2650 1.457 msaitoh "WARNING: TBIMODE clear on 1000BASE-X product!\n");
2651 1.457 msaitoh sc->sc_mediatype = WM_MEDIATYPE_COPPER;
2652 1.199 msaitoh }
2653 1.1 thorpej }
2654 1.513 msaitoh snprintb(buf, sizeof(buf), WM_FLAGS, sc->sc_flags);
2655 1.513 msaitoh aprint_verbose_dev(sc->sc_dev, "%s\n", buf);
2656 1.1 thorpej
2657 1.527 msaitoh /* Set device properties (macflags) */
2658 1.527 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
2659 1.527 msaitoh
2660 1.529 msaitoh /* Initialize the media structures accordingly. */
2661 1.529 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_COPPER)
2662 1.529 msaitoh wm_gmii_mediainit(sc, wmp->wmp_product);
2663 1.529 msaitoh else
2664 1.529 msaitoh wm_tbi_mediainit(sc); /* All others */
2665 1.529 msaitoh
2666 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
2667 1.160 christos xname = device_xname(sc->sc_dev);
2668 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
2669 1.1 thorpej ifp->if_softc = sc;
2670 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2671 1.492 knakahar #ifdef WM_MPSAFE
2672 1.543 ozaki ifp->if_extflags = IFEF_MPSAFE;
2673 1.492 knakahar #endif
2674 1.1 thorpej ifp->if_ioctl = wm_ioctl;
2675 1.403 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
2676 1.232 bouyer ifp->if_start = wm_nq_start;
2677 1.503 knakahar /*
2678 1.503 knakahar * When the number of CPUs is one and the controller can use
2679 1.505 knakahar * MSI-X, wm(4) use MSI-X but *does not* use multiqueue.
2680 1.503 knakahar * That is, wm(4) use two interrupts, one is used for Tx/Rx
2681 1.503 knakahar * and the other is used for link status changing.
2682 1.503 knakahar * In this situation, wm_nq_transmit() is disadvantageous
2683 1.503 knakahar * because of wm_select_txqueue() and pcq(9) overhead.
2684 1.503 knakahar */
2685 1.502 knakahar if (wm_is_using_multiqueue(sc))
2686 1.403 knakahar ifp->if_transmit = wm_nq_transmit;
2687 1.454 knakahar } else {
2688 1.232 bouyer ifp->if_start = wm_start;
2689 1.503 knakahar /*
2690 1.503 knakahar * wm_transmit() has the same disadvantage as wm_transmit().
2691 1.503 knakahar */
2692 1.502 knakahar if (wm_is_using_multiqueue(sc))
2693 1.454 knakahar ifp->if_transmit = wm_transmit;
2694 1.454 knakahar }
2695 1.562 knakahar /* wm(4) doest not use ifp->if_watchdog, use wm_tick as watchdog. */
2696 1.1 thorpej ifp->if_init = wm_init;
2697 1.1 thorpej ifp->if_stop = wm_stop;
2698 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
2699 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
2700 1.1 thorpej
2701 1.187 msaitoh /* Check for jumbo frame */
2702 1.187 msaitoh switch (sc->sc_type) {
2703 1.187 msaitoh case WM_T_82573:
2704 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
2705 1.325 msaitoh wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &nvmword);
2706 1.325 msaitoh if ((nvmword & NVM_3GIO_3_ASPM_MASK) != 0)
2707 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2708 1.187 msaitoh break;
2709 1.187 msaitoh case WM_T_82571:
2710 1.187 msaitoh case WM_T_82572:
2711 1.187 msaitoh case WM_T_82574:
2712 1.546 msaitoh case WM_T_82583:
2713 1.199 msaitoh case WM_T_82575:
2714 1.199 msaitoh case WM_T_82576:
2715 1.199 msaitoh case WM_T_82580:
2716 1.228 msaitoh case WM_T_I350:
2717 1.546 msaitoh case WM_T_I354:
2718 1.247 msaitoh case WM_T_I210:
2719 1.247 msaitoh case WM_T_I211:
2720 1.187 msaitoh case WM_T_80003:
2721 1.187 msaitoh case WM_T_ICH9:
2722 1.187 msaitoh case WM_T_ICH10:
2723 1.221 msaitoh case WM_T_PCH2: /* PCH2 supports 9K frame size */
2724 1.249 msaitoh case WM_T_PCH_LPT:
2725 1.392 msaitoh case WM_T_PCH_SPT:
2726 1.187 msaitoh /* XXX limited to 9234 */
2727 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2728 1.187 msaitoh break;
2729 1.190 msaitoh case WM_T_PCH:
2730 1.190 msaitoh /* XXX limited to 4096 */
2731 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2732 1.190 msaitoh break;
2733 1.187 msaitoh case WM_T_82542_2_0:
2734 1.187 msaitoh case WM_T_82542_2_1:
2735 1.187 msaitoh case WM_T_ICH8:
2736 1.187 msaitoh /* No support for jumbo frame */
2737 1.187 msaitoh break;
2738 1.187 msaitoh default:
2739 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
2740 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
2741 1.187 msaitoh break;
2742 1.187 msaitoh }
2743 1.41 tls
2744 1.281 msaitoh /* If we're a i82543 or greater, we can support VLANs. */
2745 1.233 msaitoh if (sc->sc_type >= WM_T_82543)
2746 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
2747 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
2748 1.1 thorpej
2749 1.1 thorpej /*
2750 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
2751 1.11 thorpej * on i82543 and later.
2752 1.1 thorpej */
2753 1.130 yamt if (sc->sc_type >= WM_T_82543) {
2754 1.1 thorpej ifp->if_capabilities |=
2755 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
2756 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
2757 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
2758 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
2759 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
2760 1.130 yamt }
2761 1.130 yamt
2762 1.130 yamt /*
2763 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
2764 1.130 yamt *
2765 1.130 yamt * 82541GI (8086:1076) ... no
2766 1.130 yamt * 82572EI (8086:10b9) ... yes
2767 1.130 yamt */
2768 1.130 yamt if (sc->sc_type >= WM_T_82571) {
2769 1.130 yamt ifp->if_capabilities |=
2770 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
2771 1.130 yamt }
2772 1.1 thorpej
2773 1.198 msaitoh /*
2774 1.99 matt * If we're a i82544 or greater (except i82547), we can do
2775 1.99 matt * TCP segmentation offload.
2776 1.99 matt */
2777 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
2778 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
2779 1.131 yamt }
2780 1.131 yamt
2781 1.131 yamt if (sc->sc_type >= WM_T_82571) {
2782 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
2783 1.131 yamt }
2784 1.99 matt
2785 1.557 knakahar sc->sc_tx_process_limit = WM_TX_PROCESS_LIMIT_DEFAULT;
2786 1.557 knakahar sc->sc_tx_intr_process_limit = WM_TX_INTR_PROCESS_LIMIT_DEFAULT;
2787 1.493 knakahar sc->sc_rx_process_limit = WM_RX_PROCESS_LIMIT_DEFAULT;
2788 1.493 knakahar sc->sc_rx_intr_process_limit = WM_RX_INTR_PROCESS_LIMIT_DEFAULT;
2789 1.493 knakahar
2790 1.272 ozaki #ifdef WM_MPSAFE
2791 1.357 knakahar sc->sc_core_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
2792 1.272 ozaki #else
2793 1.357 knakahar sc->sc_core_lock = NULL;
2794 1.272 ozaki #endif
2795 1.272 ozaki
2796 1.281 msaitoh /* Attach the interface. */
2797 1.541 msaitoh error = if_initialize(ifp);
2798 1.541 msaitoh if (error != 0) {
2799 1.541 msaitoh aprint_error_dev(sc->sc_dev, "if_initialize failed(%d)\n",
2800 1.541 msaitoh error);
2801 1.541 msaitoh return; /* Error */
2802 1.541 msaitoh }
2803 1.391 ozaki sc->sc_ipq = if_percpuq_create(&sc->sc_ethercom.ec_if);
2804 1.1 thorpej ether_ifattach(ifp, enaddr);
2805 1.391 ozaki if_register(ifp);
2806 1.213 msaitoh ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
2807 1.289 tls rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
2808 1.289 tls RND_FLAG_DEFAULT);
2809 1.1 thorpej
2810 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2811 1.1 thorpej /* Attach event counters. */
2812 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
2813 1.160 christos NULL, xname, "linkintr");
2814 1.1 thorpej
2815 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
2816 1.160 christos NULL, xname, "tx_xoff");
2817 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
2818 1.160 christos NULL, xname, "tx_xon");
2819 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
2820 1.160 christos NULL, xname, "rx_xoff");
2821 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
2822 1.160 christos NULL, xname, "rx_xon");
2823 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
2824 1.160 christos NULL, xname, "rx_macctl");
2825 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2826 1.1 thorpej
2827 1.203 msaitoh if (pmf_device_register(self, wm_suspend, wm_resume))
2828 1.180 tsutsui pmf_class_network_register(self, ifp);
2829 1.180 tsutsui else
2830 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
2831 1.123 jmcneill
2832 1.290 msaitoh sc->sc_flags |= WM_F_ATTACHED;
2833 1.353 knakahar out:
2834 1.1 thorpej return;
2835 1.1 thorpej }
2836 1.1 thorpej
2837 1.280 msaitoh /* The detach function (ca_detach) */
2838 1.201 msaitoh static int
2839 1.201 msaitoh wm_detach(device_t self, int flags __unused)
2840 1.201 msaitoh {
2841 1.201 msaitoh struct wm_softc *sc = device_private(self);
2842 1.201 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2843 1.272 ozaki int i;
2844 1.201 msaitoh
2845 1.290 msaitoh if ((sc->sc_flags & WM_F_ATTACHED) == 0)
2846 1.290 msaitoh return 0;
2847 1.290 msaitoh
2848 1.201 msaitoh /* Stop the interface. Callouts are stopped in it. */
2849 1.201 msaitoh wm_stop(ifp, 1);
2850 1.272 ozaki
2851 1.201 msaitoh pmf_device_deregister(self);
2852 1.201 msaitoh
2853 1.477 knakahar #ifdef WM_EVENT_COUNTERS
2854 1.477 knakahar evcnt_detach(&sc->sc_ev_linkintr);
2855 1.477 knakahar
2856 1.477 knakahar evcnt_detach(&sc->sc_ev_tx_xoff);
2857 1.477 knakahar evcnt_detach(&sc->sc_ev_tx_xon);
2858 1.477 knakahar evcnt_detach(&sc->sc_ev_rx_xoff);
2859 1.477 knakahar evcnt_detach(&sc->sc_ev_rx_xon);
2860 1.477 knakahar evcnt_detach(&sc->sc_ev_rx_macctl);
2861 1.477 knakahar #endif /* WM_EVENT_COUNTERS */
2862 1.477 knakahar
2863 1.201 msaitoh /* Tell the firmware about the release */
2864 1.357 knakahar WM_CORE_LOCK(sc);
2865 1.201 msaitoh wm_release_manageability(sc);
2866 1.212 jakllsch wm_release_hw_control(sc);
2867 1.439 msaitoh wm_enable_wakeup(sc);
2868 1.357 knakahar WM_CORE_UNLOCK(sc);
2869 1.201 msaitoh
2870 1.201 msaitoh mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
2871 1.201 msaitoh
2872 1.201 msaitoh /* Delete all remaining media. */
2873 1.201 msaitoh ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
2874 1.201 msaitoh
2875 1.201 msaitoh ether_ifdetach(ifp);
2876 1.201 msaitoh if_detach(ifp);
2877 1.391 ozaki if_percpuq_destroy(sc->sc_ipq);
2878 1.201 msaitoh
2879 1.246 christos /* Unload RX dmamaps and free mbufs */
2880 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
2881 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
2882 1.413 skrll mutex_enter(rxq->rxq_lock);
2883 1.364 knakahar wm_rxdrain(rxq);
2884 1.413 skrll mutex_exit(rxq->rxq_lock);
2885 1.364 knakahar }
2886 1.272 ozaki /* Must unlock here */
2887 1.201 msaitoh
2888 1.201 msaitoh /* Disestablish the interrupt handler */
2889 1.335 msaitoh for (i = 0; i < sc->sc_nintrs; i++) {
2890 1.335 msaitoh if (sc->sc_ihs[i] != NULL) {
2891 1.335 msaitoh pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
2892 1.335 msaitoh sc->sc_ihs[i] = NULL;
2893 1.335 msaitoh }
2894 1.201 msaitoh }
2895 1.335 msaitoh pci_intr_release(sc->sc_pc, sc->sc_intrs, sc->sc_nintrs);
2896 1.201 msaitoh
2897 1.396 knakahar wm_free_txrx_queues(sc);
2898 1.396 knakahar
2899 1.212 jakllsch /* Unmap the registers */
2900 1.201 msaitoh if (sc->sc_ss) {
2901 1.201 msaitoh bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
2902 1.201 msaitoh sc->sc_ss = 0;
2903 1.201 msaitoh }
2904 1.212 jakllsch if (sc->sc_ios) {
2905 1.212 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
2906 1.212 jakllsch sc->sc_ios = 0;
2907 1.212 jakllsch }
2908 1.336 msaitoh if (sc->sc_flashs) {
2909 1.336 msaitoh bus_space_unmap(sc->sc_flasht, sc->sc_flashh, sc->sc_flashs);
2910 1.336 msaitoh sc->sc_flashs = 0;
2911 1.336 msaitoh }
2912 1.201 msaitoh
2913 1.357 knakahar if (sc->sc_core_lock)
2914 1.357 knakahar mutex_obj_free(sc->sc_core_lock);
2915 1.424 msaitoh if (sc->sc_ich_phymtx)
2916 1.424 msaitoh mutex_obj_free(sc->sc_ich_phymtx);
2917 1.423 msaitoh if (sc->sc_ich_nvmmtx)
2918 1.423 msaitoh mutex_obj_free(sc->sc_ich_nvmmtx);
2919 1.272 ozaki
2920 1.201 msaitoh return 0;
2921 1.201 msaitoh }
2922 1.201 msaitoh
2923 1.281 msaitoh static bool
2924 1.281 msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
2925 1.281 msaitoh {
2926 1.281 msaitoh struct wm_softc *sc = device_private(self);
2927 1.281 msaitoh
2928 1.281 msaitoh wm_release_manageability(sc);
2929 1.281 msaitoh wm_release_hw_control(sc);
2930 1.281 msaitoh wm_enable_wakeup(sc);
2931 1.281 msaitoh
2932 1.281 msaitoh return true;
2933 1.281 msaitoh }
2934 1.281 msaitoh
2935 1.281 msaitoh static bool
2936 1.281 msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
2937 1.281 msaitoh {
2938 1.281 msaitoh struct wm_softc *sc = device_private(self);
2939 1.281 msaitoh
2940 1.552 msaitoh /* Disable ASPM L0s and/or L1 for workaround */
2941 1.552 msaitoh wm_disable_aspm(sc);
2942 1.281 msaitoh wm_init_manageability(sc);
2943 1.281 msaitoh
2944 1.281 msaitoh return true;
2945 1.281 msaitoh }
2946 1.281 msaitoh
2947 1.1 thorpej /*
2948 1.281 msaitoh * wm_watchdog: [ifnet interface function]
2949 1.1 thorpej *
2950 1.281 msaitoh * Watchdog timer handler.
2951 1.1 thorpej */
2952 1.281 msaitoh static void
2953 1.281 msaitoh wm_watchdog(struct ifnet *ifp)
2954 1.1 thorpej {
2955 1.403 knakahar int qid;
2956 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
2957 1.562 knakahar uint16_t hang_queue = 0; /* Max queue number of wm(4) is 82576's 16. */
2958 1.403 knakahar
2959 1.405 knakahar for (qid = 0; qid < sc->sc_nqueues; qid++) {
2960 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[qid].wmq_txq;
2961 1.403 knakahar
2962 1.562 knakahar wm_watchdog_txq(ifp, txq, &hang_queue);
2963 1.403 knakahar }
2964 1.403 knakahar
2965 1.403 knakahar /*
2966 1.562 knakahar * IF any of queues hanged up, reset the interface.
2967 1.403 knakahar */
2968 1.562 knakahar if (hang_queue != 0) {
2969 1.562 knakahar (void) wm_init(ifp);
2970 1.562 knakahar
2971 1.562 knakahar /*
2972 1.562 knakahar * There are still some upper layer processing which call
2973 1.562 knakahar * ifp->if_start(). e.g. ALTQ or one CPU system
2974 1.562 knakahar */
2975 1.562 knakahar /* Try to get more packets going. */
2976 1.562 knakahar ifp->if_start(ifp);
2977 1.562 knakahar }
2978 1.403 knakahar }
2979 1.403 knakahar
2980 1.562 knakahar
2981 1.403 knakahar static void
2982 1.562 knakahar wm_watchdog_txq(struct ifnet *ifp, struct wm_txqueue *txq, uint16_t *hang)
2983 1.403 knakahar {
2984 1.555 knakahar
2985 1.555 knakahar mutex_enter(txq->txq_lock);
2986 1.562 knakahar if (txq->txq_watchdog &&
2987 1.562 knakahar time_uptime - txq->txq_lastsent > wm_watchdog_timeout) {
2988 1.562 knakahar wm_watchdog_txq_locked(ifp, txq, hang);
2989 1.562 knakahar }
2990 1.555 knakahar mutex_exit(txq->txq_lock);
2991 1.555 knakahar }
2992 1.555 knakahar
2993 1.555 knakahar static void
2994 1.562 knakahar wm_watchdog_txq_locked(struct ifnet *ifp, struct wm_txqueue *txq, uint16_t *hang)
2995 1.555 knakahar {
2996 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
2997 1.562 knakahar struct wm_queue *wmq = container_of(txq, struct wm_queue, wmq_txq);
2998 1.1 thorpej
2999 1.555 knakahar KASSERT(mutex_owned(txq->txq_lock));
3000 1.555 knakahar
3001 1.1 thorpej /*
3002 1.281 msaitoh * Since we're using delayed interrupts, sweep up
3003 1.281 msaitoh * before we report an error.
3004 1.1 thorpej */
3005 1.557 knakahar wm_txeof(txq, UINT_MAX);
3006 1.562 knakahar if (txq->txq_watchdog)
3007 1.562 knakahar *hang |= __BIT(wmq->wmq_id);
3008 1.281 msaitoh
3009 1.356 knakahar if (txq->txq_free != WM_NTXDESC(txq)) {
3010 1.281 msaitoh #ifdef WM_DEBUG
3011 1.281 msaitoh int i, j;
3012 1.281 msaitoh struct wm_txsoft *txs;
3013 1.281 msaitoh #endif
3014 1.281 msaitoh log(LOG_ERR,
3015 1.281 msaitoh "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
3016 1.356 knakahar device_xname(sc->sc_dev), txq->txq_free, txq->txq_sfree,
3017 1.356 knakahar txq->txq_next);
3018 1.281 msaitoh ifp->if_oerrors++;
3019 1.281 msaitoh #ifdef WM_DEBUG
3020 1.366 knakahar for (i = txq->txq_sdirty; i != txq->txq_snext ;
3021 1.356 knakahar i = WM_NEXTTXS(txq, i)) {
3022 1.366 knakahar txs = &txq->txq_soft[i];
3023 1.281 msaitoh printf("txs %d tx %d -> %d\n",
3024 1.281 msaitoh i, txs->txs_firstdesc, txs->txs_lastdesc);
3025 1.281 msaitoh for (j = txs->txs_firstdesc; ;
3026 1.356 knakahar j = WM_NEXTTX(txq, j)) {
3027 1.553 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
3028 1.553 knakahar printf("\tdesc %d: 0x%" PRIx64 "\n", j,
3029 1.553 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_addr);
3030 1.553 knakahar printf("\t %#08x%08x\n",
3031 1.553 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_fields,
3032 1.553 knakahar txq->txq_nq_descs[j].nqtx_data.nqtxd_cmdlen);
3033 1.553 knakahar } else {
3034 1.553 knakahar printf("\tdesc %d: 0x%" PRIx64 "\n", j,
3035 1.553 knakahar (uint64_t)txq->txq_descs[j].wtx_addr.wa_high << 32 |
3036 1.553 knakahar txq->txq_descs[j].wtx_addr.wa_low);
3037 1.553 knakahar printf("\t %#04x%02x%02x%08x\n",
3038 1.553 knakahar txq->txq_descs[j].wtx_fields.wtxu_vlan,
3039 1.553 knakahar txq->txq_descs[j].wtx_fields.wtxu_options,
3040 1.553 knakahar txq->txq_descs[j].wtx_fields.wtxu_status,
3041 1.553 knakahar txq->txq_descs[j].wtx_cmdlen);
3042 1.553 knakahar }
3043 1.281 msaitoh if (j == txs->txs_lastdesc)
3044 1.281 msaitoh break;
3045 1.281 msaitoh }
3046 1.281 msaitoh }
3047 1.281 msaitoh #endif
3048 1.281 msaitoh }
3049 1.281 msaitoh }
3050 1.1 thorpej
3051 1.281 msaitoh /*
3052 1.281 msaitoh * wm_tick:
3053 1.281 msaitoh *
3054 1.281 msaitoh * One second timer, used to check link status, sweep up
3055 1.281 msaitoh * completed transmit jobs, etc.
3056 1.281 msaitoh */
3057 1.281 msaitoh static void
3058 1.281 msaitoh wm_tick(void *arg)
3059 1.281 msaitoh {
3060 1.281 msaitoh struct wm_softc *sc = arg;
3061 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3062 1.281 msaitoh #ifndef WM_MPSAFE
3063 1.413 skrll int s = splnet();
3064 1.281 msaitoh #endif
3065 1.35 thorpej
3066 1.357 knakahar WM_CORE_LOCK(sc);
3067 1.13 thorpej
3068 1.562 knakahar if (sc->sc_core_stopping) {
3069 1.562 knakahar WM_CORE_UNLOCK(sc);
3070 1.562 knakahar #ifndef WM_MPSAFE
3071 1.562 knakahar splx(s);
3072 1.562 knakahar #endif
3073 1.562 knakahar return;
3074 1.562 knakahar }
3075 1.1 thorpej
3076 1.281 msaitoh if (sc->sc_type >= WM_T_82542_2_1) {
3077 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3078 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3079 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3080 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3081 1.281 msaitoh WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3082 1.107 yamt }
3083 1.1 thorpej
3084 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3085 1.504 knakahar ifp->if_ierrors += 0ULL /* ensure quad_t */
3086 1.281 msaitoh + CSR_READ(sc, WMREG_CRCERRS)
3087 1.281 msaitoh + CSR_READ(sc, WMREG_ALGNERRC)
3088 1.281 msaitoh + CSR_READ(sc, WMREG_SYMERRC)
3089 1.281 msaitoh + CSR_READ(sc, WMREG_RXERRC)
3090 1.281 msaitoh + CSR_READ(sc, WMREG_SEC)
3091 1.281 msaitoh + CSR_READ(sc, WMREG_CEXTERR)
3092 1.281 msaitoh + CSR_READ(sc, WMREG_RLEC);
3093 1.431 knakahar /*
3094 1.431 knakahar * WMREG_RNBC is incremented when there is no available buffers in host
3095 1.431 knakahar * memory. It does not mean the number of dropped packet. Because
3096 1.431 knakahar * ethernet controller can receive packets in such case if there is
3097 1.431 knakahar * space in phy's FIFO.
3098 1.431 knakahar *
3099 1.431 knakahar * If you want to know the nubmer of WMREG_RMBC, you should use such as
3100 1.431 knakahar * own EVCNT instead of if_iqdrops.
3101 1.431 knakahar */
3102 1.431 knakahar ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC);
3103 1.98 thorpej
3104 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
3105 1.281 msaitoh mii_tick(&sc->sc_mii);
3106 1.325 msaitoh else if ((sc->sc_type >= WM_T_82575)
3107 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
3108 1.325 msaitoh wm_serdes_tick(sc);
3109 1.281 msaitoh else
3110 1.325 msaitoh wm_tbi_tick(sc);
3111 1.131 yamt
3112 1.562 knakahar WM_CORE_UNLOCK(sc);
3113 1.562 knakahar
3114 1.562 knakahar wm_watchdog(ifp);
3115 1.562 knakahar
3116 1.463 knakahar callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3117 1.281 msaitoh }
3118 1.99 matt
3119 1.281 msaitoh static int
3120 1.281 msaitoh wm_ifflags_cb(struct ethercom *ec)
3121 1.281 msaitoh {
3122 1.281 msaitoh struct ifnet *ifp = &ec->ec_if;
3123 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
3124 1.281 msaitoh int rc = 0;
3125 1.99 matt
3126 1.511 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3127 1.511 msaitoh device_xname(sc->sc_dev), __func__));
3128 1.511 msaitoh
3129 1.357 knakahar WM_CORE_LOCK(sc);
3130 1.99 matt
3131 1.418 skrll int change = ifp->if_flags ^ sc->sc_if_flags;
3132 1.418 skrll sc->sc_if_flags = ifp->if_flags;
3133 1.99 matt
3134 1.388 msaitoh if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
3135 1.281 msaitoh rc = ENETRESET;
3136 1.281 msaitoh goto out;
3137 1.281 msaitoh }
3138 1.99 matt
3139 1.281 msaitoh if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3140 1.281 msaitoh wm_set_filter(sc);
3141 1.131 yamt
3142 1.281 msaitoh wm_set_vlan(sc);
3143 1.131 yamt
3144 1.281 msaitoh out:
3145 1.357 knakahar WM_CORE_UNLOCK(sc);
3146 1.99 matt
3147 1.281 msaitoh return rc;
3148 1.75 thorpej }
3149 1.75 thorpej
3150 1.1 thorpej /*
3151 1.281 msaitoh * wm_ioctl: [ifnet interface function]
3152 1.78 thorpej *
3153 1.281 msaitoh * Handle control requests from the operator.
3154 1.78 thorpej */
3155 1.281 msaitoh static int
3156 1.281 msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
3157 1.78 thorpej {
3158 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
3159 1.281 msaitoh struct ifreq *ifr = (struct ifreq *) data;
3160 1.281 msaitoh struct ifaddr *ifa = (struct ifaddr *)data;
3161 1.281 msaitoh struct sockaddr_dl *sdl;
3162 1.281 msaitoh int s, error;
3163 1.281 msaitoh
3164 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3165 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3166 1.420 msaitoh
3167 1.272 ozaki #ifndef WM_MPSAFE
3168 1.78 thorpej s = splnet();
3169 1.272 ozaki #endif
3170 1.281 msaitoh switch (cmd) {
3171 1.281 msaitoh case SIOCSIFMEDIA:
3172 1.281 msaitoh case SIOCGIFMEDIA:
3173 1.357 knakahar WM_CORE_LOCK(sc);
3174 1.281 msaitoh /* Flow control requires full-duplex mode. */
3175 1.327 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
3176 1.281 msaitoh (ifr->ifr_media & IFM_FDX) == 0)
3177 1.281 msaitoh ifr->ifr_media &= ~IFM_ETH_FMASK;
3178 1.281 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
3179 1.281 msaitoh if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
3180 1.281 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
3181 1.281 msaitoh ifr->ifr_media |=
3182 1.281 msaitoh IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
3183 1.281 msaitoh }
3184 1.281 msaitoh sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
3185 1.281 msaitoh }
3186 1.357 knakahar WM_CORE_UNLOCK(sc);
3187 1.302 ozaki #ifdef WM_MPSAFE
3188 1.302 ozaki s = splnet();
3189 1.302 ozaki #endif
3190 1.281 msaitoh error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
3191 1.302 ozaki #ifdef WM_MPSAFE
3192 1.302 ozaki splx(s);
3193 1.302 ozaki #endif
3194 1.281 msaitoh break;
3195 1.281 msaitoh case SIOCINITIFADDR:
3196 1.357 knakahar WM_CORE_LOCK(sc);
3197 1.281 msaitoh if (ifa->ifa_addr->sa_family == AF_LINK) {
3198 1.281 msaitoh sdl = satosdl(ifp->if_dl->ifa_addr);
3199 1.281 msaitoh (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
3200 1.281 msaitoh LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
3201 1.281 msaitoh /* unicast address is first multicast entry */
3202 1.281 msaitoh wm_set_filter(sc);
3203 1.281 msaitoh error = 0;
3204 1.357 knakahar WM_CORE_UNLOCK(sc);
3205 1.281 msaitoh break;
3206 1.281 msaitoh }
3207 1.357 knakahar WM_CORE_UNLOCK(sc);
3208 1.281 msaitoh /*FALLTHROUGH*/
3209 1.281 msaitoh default:
3210 1.281 msaitoh #ifdef WM_MPSAFE
3211 1.281 msaitoh s = splnet();
3212 1.281 msaitoh #endif
3213 1.281 msaitoh /* It may call wm_start, so unlock here */
3214 1.281 msaitoh error = ether_ioctl(ifp, cmd, data);
3215 1.281 msaitoh #ifdef WM_MPSAFE
3216 1.281 msaitoh splx(s);
3217 1.281 msaitoh #endif
3218 1.281 msaitoh if (error != ENETRESET)
3219 1.281 msaitoh break;
3220 1.78 thorpej
3221 1.281 msaitoh error = 0;
3222 1.78 thorpej
3223 1.281 msaitoh if (cmd == SIOCSIFCAP) {
3224 1.281 msaitoh error = (*ifp->if_init)(ifp);
3225 1.281 msaitoh } else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
3226 1.281 msaitoh ;
3227 1.281 msaitoh else if (ifp->if_flags & IFF_RUNNING) {
3228 1.78 thorpej /*
3229 1.281 msaitoh * Multicast list has changed; set the hardware filter
3230 1.281 msaitoh * accordingly.
3231 1.78 thorpej */
3232 1.357 knakahar WM_CORE_LOCK(sc);
3233 1.281 msaitoh wm_set_filter(sc);
3234 1.357 knakahar WM_CORE_UNLOCK(sc);
3235 1.78 thorpej }
3236 1.281 msaitoh break;
3237 1.78 thorpej }
3238 1.78 thorpej
3239 1.272 ozaki #ifndef WM_MPSAFE
3240 1.78 thorpej splx(s);
3241 1.272 ozaki #endif
3242 1.281 msaitoh return error;
3243 1.78 thorpej }
3244 1.78 thorpej
3245 1.281 msaitoh /* MAC address related */
3246 1.281 msaitoh
3247 1.306 msaitoh /*
3248 1.306 msaitoh * Get the offset of MAC address and return it.
3249 1.306 msaitoh * If error occured, use offset 0.
3250 1.306 msaitoh */
3251 1.306 msaitoh static uint16_t
3252 1.281 msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
3253 1.221 msaitoh {
3254 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
3255 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
3256 1.281 msaitoh
3257 1.281 msaitoh /* Try to read alternative MAC address pointer */
3258 1.293 msaitoh if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
3259 1.306 msaitoh return 0;
3260 1.221 msaitoh
3261 1.306 msaitoh /* Check pointer if it's valid or not. */
3262 1.306 msaitoh if ((offset == 0x0000) || (offset == 0xffff))
3263 1.306 msaitoh return 0;
3264 1.221 msaitoh
3265 1.306 msaitoh offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
3266 1.281 msaitoh /*
3267 1.281 msaitoh * Check whether alternative MAC address is valid or not.
3268 1.281 msaitoh * Some cards have non 0xffff pointer but those don't use
3269 1.281 msaitoh * alternative MAC address in reality.
3270 1.281 msaitoh *
3271 1.281 msaitoh * Check whether the broadcast bit is set or not.
3272 1.281 msaitoh */
3273 1.281 msaitoh if (wm_nvm_read(sc, offset, 1, myea) == 0)
3274 1.281 msaitoh if (((myea[0] & 0xff) & 0x01) == 0)
3275 1.306 msaitoh return offset; /* Found */
3276 1.221 msaitoh
3277 1.306 msaitoh /* Not found */
3278 1.306 msaitoh return 0;
3279 1.221 msaitoh }
3280 1.221 msaitoh
3281 1.78 thorpej static int
3282 1.281 msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
3283 1.78 thorpej {
3284 1.281 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2];
3285 1.293 msaitoh uint16_t offset = NVM_OFF_MACADDR;
3286 1.281 msaitoh int do_invert = 0;
3287 1.78 thorpej
3288 1.281 msaitoh switch (sc->sc_type) {
3289 1.281 msaitoh case WM_T_82580:
3290 1.281 msaitoh case WM_T_I350:
3291 1.281 msaitoh case WM_T_I354:
3292 1.307 msaitoh /* EEPROM Top Level Partitioning */
3293 1.307 msaitoh offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
3294 1.281 msaitoh break;
3295 1.281 msaitoh case WM_T_82571:
3296 1.281 msaitoh case WM_T_82575:
3297 1.281 msaitoh case WM_T_82576:
3298 1.281 msaitoh case WM_T_80003:
3299 1.281 msaitoh case WM_T_I210:
3300 1.281 msaitoh case WM_T_I211:
3301 1.306 msaitoh offset = wm_check_alt_mac_addr(sc);
3302 1.306 msaitoh if (offset == 0)
3303 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3304 1.281 msaitoh do_invert = 1;
3305 1.281 msaitoh break;
3306 1.281 msaitoh default:
3307 1.281 msaitoh if ((sc->sc_funcid & 0x01) == 1)
3308 1.281 msaitoh do_invert = 1;
3309 1.281 msaitoh break;
3310 1.281 msaitoh }
3311 1.78 thorpej
3312 1.424 msaitoh if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]), myea) != 0)
3313 1.281 msaitoh goto bad;
3314 1.78 thorpej
3315 1.281 msaitoh enaddr[0] = myea[0] & 0xff;
3316 1.281 msaitoh enaddr[1] = myea[0] >> 8;
3317 1.281 msaitoh enaddr[2] = myea[1] & 0xff;
3318 1.281 msaitoh enaddr[3] = myea[1] >> 8;
3319 1.281 msaitoh enaddr[4] = myea[2] & 0xff;
3320 1.281 msaitoh enaddr[5] = myea[2] >> 8;
3321 1.78 thorpej
3322 1.281 msaitoh /*
3323 1.281 msaitoh * Toggle the LSB of the MAC address on the second port
3324 1.281 msaitoh * of some dual port cards.
3325 1.281 msaitoh */
3326 1.281 msaitoh if (do_invert != 0)
3327 1.281 msaitoh enaddr[5] ^= 1;
3328 1.78 thorpej
3329 1.194 msaitoh return 0;
3330 1.281 msaitoh
3331 1.281 msaitoh bad:
3332 1.281 msaitoh return -1;
3333 1.78 thorpej }
3334 1.78 thorpej
3335 1.78 thorpej /*
3336 1.281 msaitoh * wm_set_ral:
3337 1.1 thorpej *
3338 1.281 msaitoh * Set an entery in the receive address list.
3339 1.1 thorpej */
3340 1.47 thorpej static void
3341 1.281 msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
3342 1.281 msaitoh {
3343 1.514 msaitoh uint32_t ral_lo, ral_hi, addrl, addrh;
3344 1.514 msaitoh uint32_t wlock_mac;
3345 1.514 msaitoh int rv;
3346 1.281 msaitoh
3347 1.281 msaitoh if (enaddr != NULL) {
3348 1.281 msaitoh ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
3349 1.281 msaitoh (enaddr[3] << 24);
3350 1.281 msaitoh ral_hi = enaddr[4] | (enaddr[5] << 8);
3351 1.281 msaitoh ral_hi |= RAL_AV;
3352 1.281 msaitoh } else {
3353 1.281 msaitoh ral_lo = 0;
3354 1.281 msaitoh ral_hi = 0;
3355 1.281 msaitoh }
3356 1.281 msaitoh
3357 1.514 msaitoh switch (sc->sc_type) {
3358 1.514 msaitoh case WM_T_82542_2_0:
3359 1.514 msaitoh case WM_T_82542_2_1:
3360 1.514 msaitoh case WM_T_82543:
3361 1.514 msaitoh CSR_WRITE(sc, WMREG_RAL(idx), ral_lo);
3362 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3363 1.514 msaitoh CSR_WRITE(sc, WMREG_RAH(idx), ral_hi);
3364 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3365 1.514 msaitoh break;
3366 1.514 msaitoh case WM_T_PCH2:
3367 1.514 msaitoh case WM_T_PCH_LPT:
3368 1.514 msaitoh case WM_T_PCH_SPT:
3369 1.514 msaitoh if (idx == 0) {
3370 1.514 msaitoh CSR_WRITE(sc, WMREG_CORDOVA_RAL(idx), ral_lo);
3371 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3372 1.514 msaitoh CSR_WRITE(sc, WMREG_CORDOVA_RAH(idx), ral_hi);
3373 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3374 1.514 msaitoh return;
3375 1.514 msaitoh }
3376 1.514 msaitoh if (sc->sc_type != WM_T_PCH2) {
3377 1.514 msaitoh wlock_mac = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM),
3378 1.514 msaitoh FWSM_WLOCK_MAC);
3379 1.514 msaitoh addrl = WMREG_SHRAL(idx - 1);
3380 1.514 msaitoh addrh = WMREG_SHRAH(idx - 1);
3381 1.514 msaitoh } else {
3382 1.514 msaitoh wlock_mac = 0;
3383 1.514 msaitoh addrl = WMREG_PCH_LPT_SHRAL(idx - 1);
3384 1.514 msaitoh addrh = WMREG_PCH_LPT_SHRAH(idx - 1);
3385 1.514 msaitoh }
3386 1.514 msaitoh
3387 1.514 msaitoh if ((wlock_mac == 0) || (idx <= wlock_mac)) {
3388 1.514 msaitoh rv = wm_get_swflag_ich8lan(sc);
3389 1.514 msaitoh if (rv != 0)
3390 1.514 msaitoh return;
3391 1.514 msaitoh CSR_WRITE(sc, addrl, ral_lo);
3392 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3393 1.514 msaitoh CSR_WRITE(sc, addrh, ral_hi);
3394 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3395 1.514 msaitoh wm_put_swflag_ich8lan(sc);
3396 1.514 msaitoh }
3397 1.514 msaitoh
3398 1.514 msaitoh break;
3399 1.514 msaitoh default:
3400 1.514 msaitoh CSR_WRITE(sc, WMREG_CORDOVA_RAL(idx), ral_lo);
3401 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3402 1.514 msaitoh CSR_WRITE(sc, WMREG_CORDOVA_RAH(idx), ral_hi);
3403 1.514 msaitoh CSR_WRITE_FLUSH(sc);
3404 1.514 msaitoh break;
3405 1.281 msaitoh }
3406 1.281 msaitoh }
3407 1.281 msaitoh
3408 1.281 msaitoh /*
3409 1.281 msaitoh * wm_mchash:
3410 1.281 msaitoh *
3411 1.281 msaitoh * Compute the hash of the multicast address for the 4096-bit
3412 1.281 msaitoh * multicast filter.
3413 1.281 msaitoh */
3414 1.281 msaitoh static uint32_t
3415 1.281 msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
3416 1.1 thorpej {
3417 1.281 msaitoh static const int lo_shift[4] = { 4, 3, 2, 0 };
3418 1.281 msaitoh static const int hi_shift[4] = { 4, 5, 6, 8 };
3419 1.281 msaitoh static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
3420 1.281 msaitoh static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
3421 1.281 msaitoh uint32_t hash;
3422 1.281 msaitoh
3423 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3424 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3425 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3426 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
3427 1.281 msaitoh hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
3428 1.281 msaitoh (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
3429 1.281 msaitoh return (hash & 0x3ff);
3430 1.281 msaitoh }
3431 1.281 msaitoh hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
3432 1.281 msaitoh (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
3433 1.272 ozaki
3434 1.281 msaitoh return (hash & 0xfff);
3435 1.272 ozaki }
3436 1.272 ozaki
3437 1.281 msaitoh /*
3438 1.281 msaitoh * wm_set_filter:
3439 1.281 msaitoh *
3440 1.281 msaitoh * Set up the receive filter.
3441 1.281 msaitoh */
3442 1.272 ozaki static void
3443 1.281 msaitoh wm_set_filter(struct wm_softc *sc)
3444 1.272 ozaki {
3445 1.281 msaitoh struct ethercom *ec = &sc->sc_ethercom;
3446 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3447 1.281 msaitoh struct ether_multi *enm;
3448 1.281 msaitoh struct ether_multistep step;
3449 1.281 msaitoh bus_addr_t mta_reg;
3450 1.281 msaitoh uint32_t hash, reg, bit;
3451 1.390 msaitoh int i, size, ralmax;
3452 1.281 msaitoh
3453 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3454 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3455 1.420 msaitoh
3456 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
3457 1.281 msaitoh mta_reg = WMREG_CORDOVA_MTA;
3458 1.281 msaitoh else
3459 1.281 msaitoh mta_reg = WMREG_MTA;
3460 1.1 thorpej
3461 1.281 msaitoh sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
3462 1.272 ozaki
3463 1.281 msaitoh if (ifp->if_flags & IFF_BROADCAST)
3464 1.281 msaitoh sc->sc_rctl |= RCTL_BAM;
3465 1.281 msaitoh if (ifp->if_flags & IFF_PROMISC) {
3466 1.281 msaitoh sc->sc_rctl |= RCTL_UPE;
3467 1.281 msaitoh goto allmulti;
3468 1.281 msaitoh }
3469 1.1 thorpej
3470 1.1 thorpej /*
3471 1.281 msaitoh * Set the station address in the first RAL slot, and
3472 1.281 msaitoh * clear the remaining slots.
3473 1.1 thorpej */
3474 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
3475 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8 -1;
3476 1.281 msaitoh else if ((sc->sc_type == WM_T_ICH9) || (sc->sc_type == WM_T_ICH10)
3477 1.386 msaitoh || (sc->sc_type == WM_T_PCH))
3478 1.281 msaitoh size = WM_RAL_TABSIZE_ICH8;
3479 1.386 msaitoh else if (sc->sc_type == WM_T_PCH2)
3480 1.386 msaitoh size = WM_RAL_TABSIZE_PCH2;
3481 1.392 msaitoh else if ((sc->sc_type == WM_T_PCH_LPT) ||(sc->sc_type == WM_T_PCH_SPT))
3482 1.386 msaitoh size = WM_RAL_TABSIZE_PCH_LPT;
3483 1.281 msaitoh else if (sc->sc_type == WM_T_82575)
3484 1.281 msaitoh size = WM_RAL_TABSIZE_82575;
3485 1.281 msaitoh else if ((sc->sc_type == WM_T_82576) || (sc->sc_type == WM_T_82580))
3486 1.281 msaitoh size = WM_RAL_TABSIZE_82576;
3487 1.281 msaitoh else if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
3488 1.281 msaitoh size = WM_RAL_TABSIZE_I350;
3489 1.281 msaitoh else
3490 1.281 msaitoh size = WM_RAL_TABSIZE;
3491 1.281 msaitoh wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
3492 1.386 msaitoh
3493 1.392 msaitoh if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
3494 1.386 msaitoh i = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM), FWSM_WLOCK_MAC);
3495 1.386 msaitoh switch (i) {
3496 1.386 msaitoh case 0:
3497 1.386 msaitoh /* We can use all entries */
3498 1.390 msaitoh ralmax = size;
3499 1.386 msaitoh break;
3500 1.386 msaitoh case 1:
3501 1.386 msaitoh /* Only RAR[0] */
3502 1.390 msaitoh ralmax = 1;
3503 1.386 msaitoh break;
3504 1.386 msaitoh default:
3505 1.386 msaitoh /* available SHRA + RAR[0] */
3506 1.390 msaitoh ralmax = i + 1;
3507 1.386 msaitoh }
3508 1.386 msaitoh } else
3509 1.390 msaitoh ralmax = size;
3510 1.386 msaitoh for (i = 1; i < size; i++) {
3511 1.390 msaitoh if (i < ralmax)
3512 1.386 msaitoh wm_set_ral(sc, NULL, i);
3513 1.386 msaitoh }
3514 1.1 thorpej
3515 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3516 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3517 1.392 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
3518 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3519 1.281 msaitoh size = WM_ICH8_MC_TABSIZE;
3520 1.281 msaitoh else
3521 1.281 msaitoh size = WM_MC_TABSIZE;
3522 1.281 msaitoh /* Clear out the multicast table. */
3523 1.515 msaitoh for (i = 0; i < size; i++) {
3524 1.281 msaitoh CSR_WRITE(sc, mta_reg + (i << 2), 0);
3525 1.515 msaitoh CSR_WRITE_FLUSH(sc);
3526 1.515 msaitoh }
3527 1.1 thorpej
3528 1.460 ozaki ETHER_LOCK(ec);
3529 1.281 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
3530 1.281 msaitoh while (enm != NULL) {
3531 1.281 msaitoh if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3532 1.460 ozaki ETHER_UNLOCK(ec);
3533 1.281 msaitoh /*
3534 1.281 msaitoh * We must listen to a range of multicast addresses.
3535 1.281 msaitoh * For now, just accept all multicasts, rather than
3536 1.281 msaitoh * trying to set only those filter bits needed to match
3537 1.281 msaitoh * the range. (At this time, the only use of address
3538 1.281 msaitoh * ranges is for IP multicast routing, for which the
3539 1.281 msaitoh * range is big enough to require all bits set.)
3540 1.281 msaitoh */
3541 1.281 msaitoh goto allmulti;
3542 1.1 thorpej }
3543 1.1 thorpej
3544 1.281 msaitoh hash = wm_mchash(sc, enm->enm_addrlo);
3545 1.272 ozaki
3546 1.281 msaitoh reg = (hash >> 5);
3547 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3548 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
3549 1.281 msaitoh || (sc->sc_type == WM_T_PCH2)
3550 1.392 msaitoh || (sc->sc_type == WM_T_PCH_LPT)
3551 1.392 msaitoh || (sc->sc_type == WM_T_PCH_SPT))
3552 1.281 msaitoh reg &= 0x1f;
3553 1.281 msaitoh else
3554 1.281 msaitoh reg &= 0x7f;
3555 1.281 msaitoh bit = hash & 0x1f;
3556 1.272 ozaki
3557 1.281 msaitoh hash = CSR_READ(sc, mta_reg + (reg << 2));
3558 1.281 msaitoh hash |= 1U << bit;
3559 1.1 thorpej
3560 1.382 christos if (sc->sc_type == WM_T_82544 && (reg & 1) != 0) {
3561 1.387 msaitoh /*
3562 1.387 msaitoh * 82544 Errata 9: Certain register cannot be written
3563 1.387 msaitoh * with particular alignments in PCI-X bus operation
3564 1.387 msaitoh * (FCAH, MTA and VFTA).
3565 1.387 msaitoh */
3566 1.281 msaitoh bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3567 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3568 1.515 msaitoh CSR_WRITE_FLUSH(sc);
3569 1.281 msaitoh CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3570 1.515 msaitoh CSR_WRITE_FLUSH(sc);
3571 1.515 msaitoh } else {
3572 1.281 msaitoh CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3573 1.515 msaitoh CSR_WRITE_FLUSH(sc);
3574 1.515 msaitoh }
3575 1.99 matt
3576 1.281 msaitoh ETHER_NEXT_MULTI(step, enm);
3577 1.281 msaitoh }
3578 1.460 ozaki ETHER_UNLOCK(ec);
3579 1.99 matt
3580 1.281 msaitoh ifp->if_flags &= ~IFF_ALLMULTI;
3581 1.281 msaitoh goto setit;
3582 1.1 thorpej
3583 1.281 msaitoh allmulti:
3584 1.281 msaitoh ifp->if_flags |= IFF_ALLMULTI;
3585 1.281 msaitoh sc->sc_rctl |= RCTL_MPE;
3586 1.80 thorpej
3587 1.281 msaitoh setit:
3588 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3589 1.281 msaitoh }
3590 1.1 thorpej
3591 1.281 msaitoh /* Reset and init related */
3592 1.78 thorpej
3593 1.281 msaitoh static void
3594 1.281 msaitoh wm_set_vlan(struct wm_softc *sc)
3595 1.281 msaitoh {
3596 1.392 msaitoh
3597 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3598 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3599 1.420 msaitoh
3600 1.281 msaitoh /* Deal with VLAN enables. */
3601 1.281 msaitoh if (VLAN_ATTACHED(&sc->sc_ethercom))
3602 1.281 msaitoh sc->sc_ctrl |= CTRL_VME;
3603 1.281 msaitoh else
3604 1.281 msaitoh sc->sc_ctrl &= ~CTRL_VME;
3605 1.1 thorpej
3606 1.281 msaitoh /* Write the control registers. */
3607 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3608 1.281 msaitoh }
3609 1.1 thorpej
3610 1.281 msaitoh static void
3611 1.281 msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
3612 1.281 msaitoh {
3613 1.281 msaitoh uint32_t gcr;
3614 1.281 msaitoh pcireg_t ctrl2;
3615 1.1 thorpej
3616 1.281 msaitoh gcr = CSR_READ(sc, WMREG_GCR);
3617 1.4 thorpej
3618 1.281 msaitoh /* Only take action if timeout value is defaulted to 0 */
3619 1.281 msaitoh if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
3620 1.281 msaitoh goto out;
3621 1.1 thorpej
3622 1.281 msaitoh if ((gcr & GCR_CAP_VER2) == 0) {
3623 1.281 msaitoh gcr |= GCR_CMPL_TMOUT_10MS;
3624 1.281 msaitoh goto out;
3625 1.281 msaitoh }
3626 1.6 thorpej
3627 1.281 msaitoh ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
3628 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2);
3629 1.281 msaitoh ctrl2 |= WM_PCIE_DCSR2_16MS;
3630 1.281 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
3631 1.281 msaitoh sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
3632 1.81 thorpej
3633 1.281 msaitoh out:
3634 1.281 msaitoh /* Disable completion timeout resend */
3635 1.281 msaitoh gcr &= ~GCR_CMPL_TMOUT_RESEND;
3636 1.80 thorpej
3637 1.281 msaitoh CSR_WRITE(sc, WMREG_GCR, gcr);
3638 1.281 msaitoh }
3639 1.99 matt
3640 1.281 msaitoh void
3641 1.281 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
3642 1.281 msaitoh {
3643 1.281 msaitoh int i;
3644 1.1 thorpej
3645 1.281 msaitoh /* wait for eeprom to reload */
3646 1.281 msaitoh switch (sc->sc_type) {
3647 1.281 msaitoh case WM_T_82571:
3648 1.281 msaitoh case WM_T_82572:
3649 1.281 msaitoh case WM_T_82573:
3650 1.281 msaitoh case WM_T_82574:
3651 1.281 msaitoh case WM_T_82583:
3652 1.281 msaitoh case WM_T_82575:
3653 1.281 msaitoh case WM_T_82576:
3654 1.281 msaitoh case WM_T_82580:
3655 1.281 msaitoh case WM_T_I350:
3656 1.281 msaitoh case WM_T_I354:
3657 1.281 msaitoh case WM_T_I210:
3658 1.281 msaitoh case WM_T_I211:
3659 1.281 msaitoh case WM_T_80003:
3660 1.281 msaitoh case WM_T_ICH8:
3661 1.281 msaitoh case WM_T_ICH9:
3662 1.281 msaitoh for (i = 0; i < 10; i++) {
3663 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
3664 1.281 msaitoh break;
3665 1.281 msaitoh delay(1000);
3666 1.1 thorpej }
3667 1.281 msaitoh if (i == 10) {
3668 1.281 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
3669 1.281 msaitoh "complete\n", device_xname(sc->sc_dev));
3670 1.281 msaitoh }
3671 1.281 msaitoh break;
3672 1.281 msaitoh default:
3673 1.281 msaitoh break;
3674 1.281 msaitoh }
3675 1.281 msaitoh }
3676 1.59 christos
3677 1.281 msaitoh void
3678 1.281 msaitoh wm_lan_init_done(struct wm_softc *sc)
3679 1.281 msaitoh {
3680 1.281 msaitoh uint32_t reg = 0;
3681 1.281 msaitoh int i;
3682 1.1 thorpej
3683 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3684 1.420 msaitoh device_xname(sc->sc_dev), __func__));
3685 1.420 msaitoh
3686 1.420 msaitoh /* Wait for eeprom to reload */
3687 1.281 msaitoh switch (sc->sc_type) {
3688 1.281 msaitoh case WM_T_ICH10:
3689 1.281 msaitoh case WM_T_PCH:
3690 1.281 msaitoh case WM_T_PCH2:
3691 1.281 msaitoh case WM_T_PCH_LPT:
3692 1.392 msaitoh case WM_T_PCH_SPT:
3693 1.281 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
3694 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3695 1.281 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
3696 1.281 msaitoh break;
3697 1.281 msaitoh delay(100);
3698 1.281 msaitoh }
3699 1.281 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
3700 1.281 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
3701 1.281 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
3702 1.1 thorpej }
3703 1.281 msaitoh break;
3704 1.281 msaitoh default:
3705 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3706 1.281 msaitoh __func__);
3707 1.281 msaitoh break;
3708 1.281 msaitoh }
3709 1.1 thorpej
3710 1.281 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
3711 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3712 1.281 msaitoh }
3713 1.6 thorpej
3714 1.281 msaitoh void
3715 1.281 msaitoh wm_get_cfg_done(struct wm_softc *sc)
3716 1.281 msaitoh {
3717 1.281 msaitoh int mask;
3718 1.281 msaitoh uint32_t reg;
3719 1.281 msaitoh int i;
3720 1.1 thorpej
3721 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3722 1.420 msaitoh device_xname(sc->sc_dev), __func__));
3723 1.420 msaitoh
3724 1.420 msaitoh /* Wait for eeprom to reload */
3725 1.281 msaitoh switch (sc->sc_type) {
3726 1.281 msaitoh case WM_T_82542_2_0:
3727 1.281 msaitoh case WM_T_82542_2_1:
3728 1.281 msaitoh /* null */
3729 1.281 msaitoh break;
3730 1.281 msaitoh case WM_T_82543:
3731 1.281 msaitoh case WM_T_82544:
3732 1.281 msaitoh case WM_T_82540:
3733 1.281 msaitoh case WM_T_82545:
3734 1.281 msaitoh case WM_T_82545_3:
3735 1.281 msaitoh case WM_T_82546:
3736 1.281 msaitoh case WM_T_82546_3:
3737 1.281 msaitoh case WM_T_82541:
3738 1.281 msaitoh case WM_T_82541_2:
3739 1.281 msaitoh case WM_T_82547:
3740 1.281 msaitoh case WM_T_82547_2:
3741 1.281 msaitoh case WM_T_82573:
3742 1.281 msaitoh case WM_T_82574:
3743 1.281 msaitoh case WM_T_82583:
3744 1.281 msaitoh /* generic */
3745 1.281 msaitoh delay(10*1000);
3746 1.281 msaitoh break;
3747 1.281 msaitoh case WM_T_80003:
3748 1.281 msaitoh case WM_T_82571:
3749 1.281 msaitoh case WM_T_82572:
3750 1.281 msaitoh case WM_T_82575:
3751 1.281 msaitoh case WM_T_82576:
3752 1.281 msaitoh case WM_T_82580:
3753 1.281 msaitoh case WM_T_I350:
3754 1.281 msaitoh case WM_T_I354:
3755 1.281 msaitoh case WM_T_I210:
3756 1.281 msaitoh case WM_T_I211:
3757 1.281 msaitoh if (sc->sc_type == WM_T_82571) {
3758 1.281 msaitoh /* Only 82571 shares port 0 */
3759 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0;
3760 1.281 msaitoh } else
3761 1.281 msaitoh mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
3762 1.281 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
3763 1.281 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
3764 1.281 msaitoh break;
3765 1.281 msaitoh delay(1000);
3766 1.281 msaitoh }
3767 1.281 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
3768 1.281 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
3769 1.281 msaitoh device_xname(sc->sc_dev), __func__));
3770 1.281 msaitoh }
3771 1.281 msaitoh break;
3772 1.281 msaitoh case WM_T_ICH8:
3773 1.281 msaitoh case WM_T_ICH9:
3774 1.281 msaitoh case WM_T_ICH10:
3775 1.281 msaitoh case WM_T_PCH:
3776 1.281 msaitoh case WM_T_PCH2:
3777 1.281 msaitoh case WM_T_PCH_LPT:
3778 1.392 msaitoh case WM_T_PCH_SPT:
3779 1.281 msaitoh delay(10*1000);
3780 1.281 msaitoh if (sc->sc_type >= WM_T_ICH10)
3781 1.281 msaitoh wm_lan_init_done(sc);
3782 1.281 msaitoh else
3783 1.281 msaitoh wm_get_auto_rd_done(sc);
3784 1.1 thorpej
3785 1.281 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3786 1.281 msaitoh if ((reg & STATUS_PHYRA) != 0)
3787 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
3788 1.281 msaitoh break;
3789 1.281 msaitoh default:
3790 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3791 1.281 msaitoh __func__);
3792 1.281 msaitoh break;
3793 1.1 thorpej }
3794 1.1 thorpej }
3795 1.1 thorpej
3796 1.517 msaitoh void
3797 1.517 msaitoh wm_phy_post_reset(struct wm_softc *sc)
3798 1.517 msaitoh {
3799 1.517 msaitoh uint32_t reg;
3800 1.517 msaitoh
3801 1.517 msaitoh /* This function is only for ICH8 and newer. */
3802 1.517 msaitoh if (sc->sc_type < WM_T_ICH8)
3803 1.517 msaitoh return;
3804 1.517 msaitoh
3805 1.517 msaitoh if (wm_phy_resetisblocked(sc)) {
3806 1.517 msaitoh /* XXX */
3807 1.530 msaitoh device_printf(sc->sc_dev, "PHY is blocked\n");
3808 1.517 msaitoh return;
3809 1.517 msaitoh }
3810 1.517 msaitoh
3811 1.517 msaitoh /* Allow time for h/w to get to quiescent state after reset */
3812 1.517 msaitoh delay(10*1000);
3813 1.517 msaitoh
3814 1.517 msaitoh /* Perform any necessary post-reset workarounds */
3815 1.517 msaitoh if (sc->sc_type == WM_T_PCH)
3816 1.517 msaitoh wm_hv_phy_workaround_ich8lan(sc);
3817 1.517 msaitoh if (sc->sc_type == WM_T_PCH2)
3818 1.517 msaitoh wm_lv_phy_workaround_ich8lan(sc);
3819 1.517 msaitoh
3820 1.517 msaitoh /* Clear the host wakeup bit after lcd reset */
3821 1.517 msaitoh if (sc->sc_type >= WM_T_PCH) {
3822 1.517 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 2,
3823 1.517 msaitoh BM_PORT_GEN_CFG);
3824 1.517 msaitoh reg &= ~BM_WUC_HOST_WU_BIT;
3825 1.517 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 2,
3826 1.517 msaitoh BM_PORT_GEN_CFG, reg);
3827 1.517 msaitoh }
3828 1.517 msaitoh
3829 1.523 msaitoh /* Configure the LCD with the extended configuration region in NVM */
3830 1.523 msaitoh wm_init_lcd_from_nvm(sc);
3831 1.523 msaitoh
3832 1.523 msaitoh /* Configure the LCD with the OEM bits in NVM */
3833 1.523 msaitoh }
3834 1.523 msaitoh
3835 1.528 msaitoh /* Only for PCH and newer */
3836 1.528 msaitoh static void
3837 1.528 msaitoh wm_write_smbus_addr(struct wm_softc *sc)
3838 1.528 msaitoh {
3839 1.528 msaitoh uint32_t strap, freq;
3840 1.528 msaitoh uint32_t phy_data;
3841 1.528 msaitoh
3842 1.528 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3843 1.528 msaitoh device_xname(sc->sc_dev), __func__));
3844 1.528 msaitoh
3845 1.528 msaitoh strap = CSR_READ(sc, WMREG_STRAP);
3846 1.528 msaitoh freq = __SHIFTOUT(strap, STRAP_FREQ);
3847 1.528 msaitoh
3848 1.528 msaitoh phy_data = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, HV_SMB_ADDR);
3849 1.528 msaitoh
3850 1.528 msaitoh phy_data &= ~HV_SMB_ADDR_ADDR;
3851 1.528 msaitoh phy_data |= __SHIFTOUT(strap, STRAP_SMBUSADDR);
3852 1.528 msaitoh phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
3853 1.528 msaitoh
3854 1.528 msaitoh if (sc->sc_phytype == WMPHY_I217) {
3855 1.528 msaitoh /* Restore SMBus frequency */
3856 1.528 msaitoh if (freq --) {
3857 1.528 msaitoh phy_data &= ~(HV_SMB_ADDR_FREQ_LOW
3858 1.528 msaitoh | HV_SMB_ADDR_FREQ_HIGH);
3859 1.528 msaitoh phy_data |= __SHIFTIN((freq & 0x01) != 0,
3860 1.528 msaitoh HV_SMB_ADDR_FREQ_LOW);
3861 1.528 msaitoh phy_data |= __SHIFTIN((freq & 0x02) != 0,
3862 1.528 msaitoh HV_SMB_ADDR_FREQ_HIGH);
3863 1.528 msaitoh } else {
3864 1.528 msaitoh DPRINTF(WM_DEBUG_INIT,
3865 1.528 msaitoh ("%s: %s Unsupported SMB frequency in PHY\n",
3866 1.528 msaitoh device_xname(sc->sc_dev), __func__));
3867 1.528 msaitoh }
3868 1.528 msaitoh }
3869 1.528 msaitoh
3870 1.528 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, HV_SMB_ADDR, phy_data);
3871 1.528 msaitoh }
3872 1.528 msaitoh
3873 1.523 msaitoh void
3874 1.523 msaitoh wm_init_lcd_from_nvm(struct wm_softc *sc)
3875 1.523 msaitoh {
3876 1.523 msaitoh uint32_t extcnfctr, sw_cfg_mask, cnf_size, word_addr, i, reg;
3877 1.523 msaitoh uint16_t phy_page = 0;
3878 1.523 msaitoh
3879 1.528 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3880 1.528 msaitoh device_xname(sc->sc_dev), __func__));
3881 1.528 msaitoh
3882 1.523 msaitoh switch (sc->sc_type) {
3883 1.523 msaitoh case WM_T_ICH8:
3884 1.528 msaitoh if ((sc->sc_phytype == WMPHY_UNKNOWN)
3885 1.528 msaitoh || (sc->sc_phytype != WMPHY_IGP_3))
3886 1.523 msaitoh return;
3887 1.523 msaitoh
3888 1.523 msaitoh if ((sc->sc_pcidevid == PCI_PRODUCT_INTEL_82801H_AMT)
3889 1.523 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_82801H_LAN)) {
3890 1.523 msaitoh sw_cfg_mask = FEXTNVM_SW_CONFIG;
3891 1.523 msaitoh break;
3892 1.523 msaitoh }
3893 1.523 msaitoh /* FALLTHROUGH */
3894 1.523 msaitoh case WM_T_PCH:
3895 1.523 msaitoh case WM_T_PCH2:
3896 1.523 msaitoh case WM_T_PCH_LPT:
3897 1.523 msaitoh case WM_T_PCH_SPT:
3898 1.523 msaitoh sw_cfg_mask = FEXTNVM_SW_CONFIG_ICH8M;
3899 1.523 msaitoh break;
3900 1.523 msaitoh default:
3901 1.523 msaitoh return;
3902 1.523 msaitoh }
3903 1.523 msaitoh
3904 1.523 msaitoh sc->phy.acquire(sc);
3905 1.523 msaitoh
3906 1.523 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM);
3907 1.523 msaitoh if ((reg & sw_cfg_mask) == 0)
3908 1.523 msaitoh goto release;
3909 1.523 msaitoh
3910 1.517 msaitoh /*
3911 1.523 msaitoh * Make sure HW does not configure LCD from PHY extended configuration
3912 1.523 msaitoh * before SW configuration
3913 1.517 msaitoh */
3914 1.523 msaitoh extcnfctr = CSR_READ(sc, WMREG_EXTCNFCTR);
3915 1.523 msaitoh if ((sc->sc_type < WM_T_PCH2)
3916 1.523 msaitoh && ((extcnfctr & EXTCNFCTR_PCIE_WRITE_ENABLE) != 0))
3917 1.523 msaitoh goto release;
3918 1.523 msaitoh
3919 1.528 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s: Configure LCD by software\n",
3920 1.528 msaitoh device_xname(sc->sc_dev), __func__));
3921 1.523 msaitoh /* word_addr is in DWORD */
3922 1.523 msaitoh word_addr = __SHIFTOUT(extcnfctr, EXTCNFCTR_EXT_CNF_POINTER) << 1;
3923 1.523 msaitoh
3924 1.523 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFSIZE);
3925 1.523 msaitoh cnf_size = __SHIFTOUT(reg, EXTCNFSIZE_LENGTH);
3926 1.523 msaitoh
3927 1.523 msaitoh if (((sc->sc_type == WM_T_PCH)
3928 1.523 msaitoh && ((extcnfctr & EXTCNFCTR_OEM_WRITE_ENABLE) == 0))
3929 1.523 msaitoh || (sc->sc_type > WM_T_PCH)) {
3930 1.523 msaitoh /*
3931 1.523 msaitoh * HW configures the SMBus address and LEDs when the OEM and
3932 1.523 msaitoh * LCD Write Enable bits are set in the NVM. When both NVM bits
3933 1.523 msaitoh * are cleared, SW will configure them instead.
3934 1.523 msaitoh */
3935 1.528 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s: Configure SMBus and LED\n",
3936 1.528 msaitoh device_xname(sc->sc_dev), __func__));
3937 1.528 msaitoh wm_write_smbus_addr(sc);
3938 1.517 msaitoh
3939 1.523 msaitoh reg = CSR_READ(sc, WMREG_LEDCTL);
3940 1.523 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 1, HV_LED_CONFIG, reg);
3941 1.523 msaitoh }
3942 1.523 msaitoh
3943 1.523 msaitoh /* Configure LCD from extended configuration region. */
3944 1.523 msaitoh for (i = 0; i < cnf_size; i++) {
3945 1.523 msaitoh uint16_t reg_data, reg_addr;
3946 1.523 msaitoh
3947 1.523 msaitoh if (wm_nvm_read(sc, (word_addr + i * 2), 1, ®_data) != 0)
3948 1.523 msaitoh goto release;
3949 1.523 msaitoh
3950 1.523 msaitoh if (wm_nvm_read(sc, (word_addr + i * 2 + 1), 1, ®_addr) !=0)
3951 1.523 msaitoh goto release;
3952 1.523 msaitoh
3953 1.523 msaitoh if (reg_addr == MII_IGPHY_PAGE_SELECT)
3954 1.523 msaitoh phy_page = reg_data;
3955 1.523 msaitoh
3956 1.523 msaitoh reg_addr &= IGPHY_MAXREGADDR;
3957 1.523 msaitoh reg_addr |= phy_page;
3958 1.523 msaitoh
3959 1.523 msaitoh sc->phy.release(sc); /* XXX */
3960 1.523 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, reg_addr, reg_data);
3961 1.523 msaitoh sc->phy.acquire(sc); /* XXX */
3962 1.523 msaitoh }
3963 1.523 msaitoh
3964 1.523 msaitoh release:
3965 1.523 msaitoh sc->phy.release(sc);
3966 1.523 msaitoh return;
3967 1.517 msaitoh }
3968 1.523 msaitoh
3969 1.517 msaitoh
3970 1.312 msaitoh /* Init hardware bits */
3971 1.312 msaitoh void
3972 1.312 msaitoh wm_initialize_hardware_bits(struct wm_softc *sc)
3973 1.312 msaitoh {
3974 1.312 msaitoh uint32_t tarc0, tarc1, reg;
3975 1.332 msaitoh
3976 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
3977 1.392 msaitoh device_xname(sc->sc_dev), __func__));
3978 1.420 msaitoh
3979 1.312 msaitoh /* For 82571 variant, 80003 and ICHs */
3980 1.312 msaitoh if (((sc->sc_type >= WM_T_82571) && (sc->sc_type <= WM_T_82583))
3981 1.312 msaitoh || (sc->sc_type >= WM_T_80003)) {
3982 1.312 msaitoh
3983 1.312 msaitoh /* Transmit Descriptor Control 0 */
3984 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(0));
3985 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3986 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(0), reg);
3987 1.312 msaitoh
3988 1.312 msaitoh /* Transmit Descriptor Control 1 */
3989 1.312 msaitoh reg = CSR_READ(sc, WMREG_TXDCTL(1));
3990 1.312 msaitoh reg |= TXDCTL_COUNT_DESC;
3991 1.312 msaitoh CSR_WRITE(sc, WMREG_TXDCTL(1), reg);
3992 1.312 msaitoh
3993 1.312 msaitoh /* TARC0 */
3994 1.312 msaitoh tarc0 = CSR_READ(sc, WMREG_TARC0);
3995 1.312 msaitoh switch (sc->sc_type) {
3996 1.312 msaitoh case WM_T_82571:
3997 1.312 msaitoh case WM_T_82572:
3998 1.312 msaitoh case WM_T_82573:
3999 1.312 msaitoh case WM_T_82574:
4000 1.312 msaitoh case WM_T_82583:
4001 1.312 msaitoh case WM_T_80003:
4002 1.312 msaitoh /* Clear bits 30..27 */
4003 1.312 msaitoh tarc0 &= ~__BITS(30, 27);
4004 1.312 msaitoh break;
4005 1.312 msaitoh default:
4006 1.312 msaitoh break;
4007 1.312 msaitoh }
4008 1.312 msaitoh
4009 1.312 msaitoh switch (sc->sc_type) {
4010 1.312 msaitoh case WM_T_82571:
4011 1.312 msaitoh case WM_T_82572:
4012 1.312 msaitoh tarc0 |= __BITS(26, 23); /* TARC0 bits 23-26 */
4013 1.312 msaitoh
4014 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
4015 1.312 msaitoh tarc1 &= ~__BITS(30, 29); /* Clear bits 30 and 29 */
4016 1.312 msaitoh tarc1 |= __BITS(26, 24); /* TARC1 bits 26-24 */
4017 1.312 msaitoh /* 8257[12] Errata No.7 */
4018 1.312 msaitoh tarc1 |= __BIT(22); /* TARC1 bits 22 */
4019 1.312 msaitoh
4020 1.312 msaitoh /* TARC1 bit 28 */
4021 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
4022 1.312 msaitoh tarc1 &= ~__BIT(28);
4023 1.312 msaitoh else
4024 1.312 msaitoh tarc1 |= __BIT(28);
4025 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
4026 1.312 msaitoh
4027 1.312 msaitoh /*
4028 1.312 msaitoh * 8257[12] Errata No.13
4029 1.312 msaitoh * Disable Dyamic Clock Gating.
4030 1.312 msaitoh */
4031 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4032 1.312 msaitoh reg &= ~CTRL_EXT_DMA_DYN_CLK;
4033 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4034 1.312 msaitoh break;
4035 1.312 msaitoh case WM_T_82573:
4036 1.312 msaitoh case WM_T_82574:
4037 1.312 msaitoh case WM_T_82583:
4038 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
4039 1.312 msaitoh || (sc->sc_type == WM_T_82583))
4040 1.312 msaitoh tarc0 |= __BIT(26); /* TARC0 bit 26 */
4041 1.312 msaitoh
4042 1.312 msaitoh /* Extended Device Control */
4043 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4044 1.312 msaitoh reg &= ~__BIT(23); /* Clear bit 23 */
4045 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
4046 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4047 1.312 msaitoh
4048 1.312 msaitoh /* Device Control */
4049 1.312 msaitoh sc->sc_ctrl &= ~__BIT(29); /* Clear bit 29 */
4050 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4051 1.312 msaitoh
4052 1.312 msaitoh /* PCIe Control Register */
4053 1.350 msaitoh /*
4054 1.350 msaitoh * 82573 Errata (unknown).
4055 1.350 msaitoh *
4056 1.350 msaitoh * 82574 Errata 25 and 82583 Errata 12
4057 1.350 msaitoh * "Dropped Rx Packets":
4058 1.350 msaitoh * NVM Image Version 2.1.4 and newer has no this bug.
4059 1.350 msaitoh */
4060 1.350 msaitoh reg = CSR_READ(sc, WMREG_GCR);
4061 1.350 msaitoh reg |= GCR_L1_ACT_WITHOUT_L0S_RX;
4062 1.350 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
4063 1.350 msaitoh
4064 1.312 msaitoh if ((sc->sc_type == WM_T_82574)
4065 1.312 msaitoh || (sc->sc_type == WM_T_82583)) {
4066 1.312 msaitoh /*
4067 1.312 msaitoh * Document says this bit must be set for
4068 1.312 msaitoh * proper operation.
4069 1.312 msaitoh */
4070 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR);
4071 1.312 msaitoh reg |= __BIT(22);
4072 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR, reg);
4073 1.312 msaitoh
4074 1.312 msaitoh /*
4075 1.312 msaitoh * Apply workaround for hardware errata
4076 1.312 msaitoh * documented in errata docs Fixes issue where
4077 1.312 msaitoh * some error prone or unreliable PCIe
4078 1.312 msaitoh * completions are occurring, particularly
4079 1.312 msaitoh * with ASPM enabled. Without fix, issue can
4080 1.312 msaitoh * cause Tx timeouts.
4081 1.312 msaitoh */
4082 1.312 msaitoh reg = CSR_READ(sc, WMREG_GCR2);
4083 1.312 msaitoh reg |= __BIT(0);
4084 1.312 msaitoh CSR_WRITE(sc, WMREG_GCR2, reg);
4085 1.312 msaitoh }
4086 1.312 msaitoh break;
4087 1.312 msaitoh case WM_T_80003:
4088 1.312 msaitoh /* TARC0 */
4089 1.312 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
4090 1.312 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
4091 1.312 msaitoh tarc0 &= ~__BIT(20); /* Clear bits 20 */
4092 1.312 msaitoh
4093 1.312 msaitoh /* TARC1 bit 28 */
4094 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
4095 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
4096 1.312 msaitoh tarc1 &= ~__BIT(28);
4097 1.312 msaitoh else
4098 1.312 msaitoh tarc1 |= __BIT(28);
4099 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
4100 1.312 msaitoh break;
4101 1.312 msaitoh case WM_T_ICH8:
4102 1.312 msaitoh case WM_T_ICH9:
4103 1.312 msaitoh case WM_T_ICH10:
4104 1.312 msaitoh case WM_T_PCH:
4105 1.312 msaitoh case WM_T_PCH2:
4106 1.312 msaitoh case WM_T_PCH_LPT:
4107 1.393 msaitoh case WM_T_PCH_SPT:
4108 1.393 msaitoh /* TARC0 */
4109 1.540 msaitoh if (sc->sc_type == WM_T_ICH8) {
4110 1.312 msaitoh /* Set TARC0 bits 29 and 28 */
4111 1.312 msaitoh tarc0 |= __BITS(29, 28);
4112 1.540 msaitoh } else if (sc->sc_type == WM_T_PCH_SPT) {
4113 1.540 msaitoh tarc0 |= __BIT(29);
4114 1.540 msaitoh /*
4115 1.540 msaitoh * Drop bit 28. From Linux.
4116 1.540 msaitoh * See I218/I219 spec update
4117 1.540 msaitoh * "5. Buffer Overrun While the I219 is
4118 1.540 msaitoh * Processing DMA Transactions"
4119 1.540 msaitoh */
4120 1.540 msaitoh tarc0 &= ~__BIT(28);
4121 1.312 msaitoh }
4122 1.312 msaitoh /* Set TARC0 bits 23,24,26,27 */
4123 1.312 msaitoh tarc0 |= __BITS(27, 26) | __BITS(24, 23);
4124 1.312 msaitoh
4125 1.312 msaitoh /* CTRL_EXT */
4126 1.312 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
4127 1.312 msaitoh reg |= __BIT(22); /* Set bit 22 */
4128 1.312 msaitoh /*
4129 1.312 msaitoh * Enable PHY low-power state when MAC is at D3
4130 1.312 msaitoh * w/o WoL
4131 1.312 msaitoh */
4132 1.312 msaitoh if (sc->sc_type >= WM_T_PCH)
4133 1.312 msaitoh reg |= CTRL_EXT_PHYPDEN;
4134 1.312 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4135 1.312 msaitoh
4136 1.312 msaitoh /* TARC1 */
4137 1.312 msaitoh tarc1 = CSR_READ(sc, WMREG_TARC1);
4138 1.312 msaitoh /* bit 28 */
4139 1.312 msaitoh if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
4140 1.312 msaitoh tarc1 &= ~__BIT(28);
4141 1.312 msaitoh else
4142 1.312 msaitoh tarc1 |= __BIT(28);
4143 1.312 msaitoh tarc1 |= __BIT(24) | __BIT(26) | __BIT(30);
4144 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC1, tarc1);
4145 1.312 msaitoh
4146 1.312 msaitoh /* Device Status */
4147 1.312 msaitoh if (sc->sc_type == WM_T_ICH8) {
4148 1.312 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
4149 1.312 msaitoh reg &= ~__BIT(31);
4150 1.312 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
4151 1.312 msaitoh
4152 1.312 msaitoh }
4153 1.312 msaitoh
4154 1.393 msaitoh /* IOSFPC */
4155 1.393 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
4156 1.393 msaitoh reg = CSR_READ(sc, WMREG_IOSFPC);
4157 1.393 msaitoh reg |= RCTL_RDMTS_HEX; /* XXX RTCL bit? */
4158 1.393 msaitoh CSR_WRITE(sc, WMREG_IOSFPC, reg);
4159 1.393 msaitoh }
4160 1.312 msaitoh /*
4161 1.312 msaitoh * Work-around descriptor data corruption issue during
4162 1.312 msaitoh * NFS v2 UDP traffic, just disable the NFS filtering
4163 1.312 msaitoh * capability.
4164 1.312 msaitoh */
4165 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
4166 1.312 msaitoh reg |= WMREG_RFCTL_NFSWDIS | WMREG_RFCTL_NFSRDIS;
4167 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
4168 1.312 msaitoh break;
4169 1.312 msaitoh default:
4170 1.312 msaitoh break;
4171 1.312 msaitoh }
4172 1.312 msaitoh CSR_WRITE(sc, WMREG_TARC0, tarc0);
4173 1.312 msaitoh
4174 1.462 msaitoh switch (sc->sc_type) {
4175 1.312 msaitoh /*
4176 1.462 msaitoh * 8257[12] Errata No.52, 82573 Errata No.43 and some others.
4177 1.312 msaitoh * Avoid RSS Hash Value bug.
4178 1.312 msaitoh */
4179 1.312 msaitoh case WM_T_82571:
4180 1.312 msaitoh case WM_T_82572:
4181 1.312 msaitoh case WM_T_82573:
4182 1.312 msaitoh case WM_T_80003:
4183 1.312 msaitoh case WM_T_ICH8:
4184 1.312 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
4185 1.312 msaitoh reg |= WMREG_RFCTL_NEWIPV6EXDIS |WMREG_RFCTL_IPV6EXDIS;
4186 1.312 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
4187 1.312 msaitoh break;
4188 1.466 knakahar case WM_T_82574:
4189 1.466 knakahar /* use extened Rx descriptor. */
4190 1.466 knakahar reg = CSR_READ(sc, WMREG_RFCTL);
4191 1.466 knakahar reg |= WMREG_RFCTL_EXSTEN;
4192 1.466 knakahar CSR_WRITE(sc, WMREG_RFCTL, reg);
4193 1.466 knakahar break;
4194 1.464 msaitoh default:
4195 1.464 msaitoh break;
4196 1.464 msaitoh }
4197 1.464 msaitoh } else if ((sc->sc_type >= WM_T_82575) && (sc->sc_type <= WM_T_I211)) {
4198 1.462 msaitoh /*
4199 1.462 msaitoh * 82575 Errata XXX, 82576 Errata 46, 82580 Errata 24,
4200 1.462 msaitoh * I350 Errata 37, I210 Errata No. 31 and I211 Errata No. 11:
4201 1.462 msaitoh * "Certain Malformed IPv6 Extension Headers are Not Processed
4202 1.462 msaitoh * Correctly by the Device"
4203 1.462 msaitoh *
4204 1.462 msaitoh * I354(C2000) Errata AVR53:
4205 1.462 msaitoh * "Malformed IPv6 Extension Headers May Result in LAN Device
4206 1.462 msaitoh * Hang"
4207 1.462 msaitoh */
4208 1.464 msaitoh reg = CSR_READ(sc, WMREG_RFCTL);
4209 1.464 msaitoh reg |= WMREG_RFCTL_IPV6EXDIS;
4210 1.464 msaitoh CSR_WRITE(sc, WMREG_RFCTL, reg);
4211 1.312 msaitoh }
4212 1.312 msaitoh }
4213 1.312 msaitoh
4214 1.320 msaitoh static uint32_t
4215 1.320 msaitoh wm_rxpbs_adjust_82580(uint32_t val)
4216 1.320 msaitoh {
4217 1.320 msaitoh uint32_t rv = 0;
4218 1.320 msaitoh
4219 1.320 msaitoh if (val < __arraycount(wm_82580_rxpbs_table))
4220 1.320 msaitoh rv = wm_82580_rxpbs_table[val];
4221 1.320 msaitoh
4222 1.320 msaitoh return rv;
4223 1.320 msaitoh }
4224 1.320 msaitoh
4225 1.447 msaitoh /*
4226 1.447 msaitoh * wm_reset_phy:
4227 1.447 msaitoh *
4228 1.447 msaitoh * generic PHY reset function.
4229 1.447 msaitoh * Same as e1000_phy_hw_reset_generic()
4230 1.447 msaitoh */
4231 1.447 msaitoh static void
4232 1.447 msaitoh wm_reset_phy(struct wm_softc *sc)
4233 1.447 msaitoh {
4234 1.447 msaitoh uint32_t reg;
4235 1.447 msaitoh
4236 1.447 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
4237 1.447 msaitoh device_xname(sc->sc_dev), __func__));
4238 1.447 msaitoh if (wm_phy_resetisblocked(sc))
4239 1.447 msaitoh return;
4240 1.447 msaitoh
4241 1.447 msaitoh sc->phy.acquire(sc);
4242 1.447 msaitoh
4243 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
4244 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
4245 1.447 msaitoh CSR_WRITE_FLUSH(sc);
4246 1.447 msaitoh
4247 1.447 msaitoh delay(sc->phy.reset_delay_us);
4248 1.447 msaitoh
4249 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4250 1.447 msaitoh CSR_WRITE_FLUSH(sc);
4251 1.447 msaitoh
4252 1.447 msaitoh delay(150);
4253 1.447 msaitoh
4254 1.447 msaitoh sc->phy.release(sc);
4255 1.447 msaitoh
4256 1.447 msaitoh wm_get_cfg_done(sc);
4257 1.517 msaitoh wm_phy_post_reset(sc);
4258 1.447 msaitoh }
4259 1.447 msaitoh
4260 1.554 knakahar /*
4261 1.554 knakahar * Only used by WM_T_PCH_SPT which does not use multiqueue,
4262 1.554 knakahar * so it is enough to check sc->sc_queue[0] only.
4263 1.554 knakahar */
4264 1.443 msaitoh static void
4265 1.443 msaitoh wm_flush_desc_rings(struct wm_softc *sc)
4266 1.443 msaitoh {
4267 1.443 msaitoh pcireg_t preg;
4268 1.443 msaitoh uint32_t reg;
4269 1.524 msaitoh struct wm_txqueue *txq;
4270 1.524 msaitoh wiseman_txdesc_t *txd;
4271 1.443 msaitoh int nexttx;
4272 1.524 msaitoh uint32_t rctl;
4273 1.443 msaitoh
4274 1.443 msaitoh /* First, disable MULR fix in FEXTNVM11 */
4275 1.443 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM11);
4276 1.443 msaitoh reg |= FEXTNVM11_DIS_MULRFIX;
4277 1.443 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM11, reg);
4278 1.443 msaitoh
4279 1.443 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
4280 1.443 msaitoh reg = CSR_READ(sc, WMREG_TDLEN(0));
4281 1.524 msaitoh if (((preg & DESCRING_STATUS_FLUSH_REQ) == 0) || (reg == 0))
4282 1.524 msaitoh return;
4283 1.443 msaitoh
4284 1.524 msaitoh /* TX */
4285 1.524 msaitoh printf("%s: Need TX flush (reg = %08x, len = %u)\n",
4286 1.524 msaitoh device_xname(sc->sc_dev), preg, reg);
4287 1.524 msaitoh reg = CSR_READ(sc, WMREG_TCTL);
4288 1.524 msaitoh CSR_WRITE(sc, WMREG_TCTL, reg | TCTL_EN);
4289 1.524 msaitoh
4290 1.524 msaitoh txq = &sc->sc_queue[0].wmq_txq;
4291 1.524 msaitoh nexttx = txq->txq_next;
4292 1.524 msaitoh txd = &txq->txq_descs[nexttx];
4293 1.524 msaitoh wm_set_dma_addr(&txd->wtx_addr, WM_CDTXADDR(txq, nexttx));
4294 1.524 msaitoh txd->wtx_cmdlen = htole32(WTX_CMD_IFCS| 512);
4295 1.524 msaitoh txd->wtx_fields.wtxu_status = 0;
4296 1.524 msaitoh txd->wtx_fields.wtxu_options = 0;
4297 1.524 msaitoh txd->wtx_fields.wtxu_vlan = 0;
4298 1.443 msaitoh
4299 1.524 msaitoh bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
4300 1.524 msaitoh BUS_SPACE_BARRIER_WRITE);
4301 1.443 msaitoh
4302 1.524 msaitoh txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
4303 1.524 msaitoh CSR_WRITE(sc, WMREG_TDT(0), txq->txq_next);
4304 1.524 msaitoh bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
4305 1.524 msaitoh BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
4306 1.524 msaitoh delay(250);
4307 1.524 msaitoh
4308 1.443 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
4309 1.524 msaitoh if ((preg & DESCRING_STATUS_FLUSH_REQ) == 0)
4310 1.524 msaitoh return;
4311 1.443 msaitoh
4312 1.524 msaitoh /* RX */
4313 1.524 msaitoh printf("%s: Need RX flush (reg = %08x)\n",
4314 1.524 msaitoh device_xname(sc->sc_dev), preg);
4315 1.524 msaitoh rctl = CSR_READ(sc, WMREG_RCTL);
4316 1.524 msaitoh CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
4317 1.524 msaitoh CSR_WRITE_FLUSH(sc);
4318 1.524 msaitoh delay(150);
4319 1.443 msaitoh
4320 1.524 msaitoh reg = CSR_READ(sc, WMREG_RXDCTL(0));
4321 1.524 msaitoh /* zero the lower 14 bits (prefetch and host thresholds) */
4322 1.524 msaitoh reg &= 0xffffc000;
4323 1.524 msaitoh /*
4324 1.524 msaitoh * update thresholds: prefetch threshold to 31, host threshold
4325 1.524 msaitoh * to 1 and make sure the granularity is "descriptors" and not
4326 1.524 msaitoh * "cache lines"
4327 1.524 msaitoh */
4328 1.524 msaitoh reg |= (0x1f | (1 << 8) | RXDCTL_GRAN);
4329 1.524 msaitoh CSR_WRITE(sc, WMREG_RXDCTL(0), reg);
4330 1.443 msaitoh
4331 1.524 msaitoh /*
4332 1.524 msaitoh * momentarily enable the RX ring for the changes to take
4333 1.524 msaitoh * effect
4334 1.524 msaitoh */
4335 1.524 msaitoh CSR_WRITE(sc, WMREG_RCTL, rctl | RCTL_EN);
4336 1.524 msaitoh CSR_WRITE_FLUSH(sc);
4337 1.524 msaitoh delay(150);
4338 1.524 msaitoh CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
4339 1.443 msaitoh }
4340 1.443 msaitoh
4341 1.1 thorpej /*
4342 1.281 msaitoh * wm_reset:
4343 1.232 bouyer *
4344 1.281 msaitoh * Reset the i82542 chip.
4345 1.232 bouyer */
4346 1.281 msaitoh static void
4347 1.281 msaitoh wm_reset(struct wm_softc *sc)
4348 1.232 bouyer {
4349 1.281 msaitoh int phy_reset = 0;
4350 1.364 knakahar int i, error = 0;
4351 1.424 msaitoh uint32_t reg;
4352 1.531 msaitoh uint16_t kmreg;
4353 1.531 msaitoh int rv;
4354 1.232 bouyer
4355 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
4356 1.392 msaitoh device_xname(sc->sc_dev), __func__));
4357 1.420 msaitoh KASSERT(sc->sc_type != 0);
4358 1.420 msaitoh
4359 1.232 bouyer /*
4360 1.281 msaitoh * Allocate on-chip memory according to the MTU size.
4361 1.281 msaitoh * The Packet Buffer Allocation register must be written
4362 1.281 msaitoh * before the chip is reset.
4363 1.232 bouyer */
4364 1.281 msaitoh switch (sc->sc_type) {
4365 1.281 msaitoh case WM_T_82547:
4366 1.281 msaitoh case WM_T_82547_2:
4367 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
4368 1.281 msaitoh PBA_22K : PBA_30K;
4369 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
4370 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
4371 1.364 knakahar txq->txq_fifo_head = 0;
4372 1.364 knakahar txq->txq_fifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
4373 1.364 knakahar txq->txq_fifo_size =
4374 1.364 knakahar (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
4375 1.364 knakahar txq->txq_fifo_stall = 0;
4376 1.364 knakahar }
4377 1.281 msaitoh break;
4378 1.281 msaitoh case WM_T_82571:
4379 1.281 msaitoh case WM_T_82572:
4380 1.281 msaitoh case WM_T_82575: /* XXX need special handing for jumbo frames */
4381 1.281 msaitoh case WM_T_80003:
4382 1.281 msaitoh sc->sc_pba = PBA_32K;
4383 1.281 msaitoh break;
4384 1.281 msaitoh case WM_T_82573:
4385 1.281 msaitoh sc->sc_pba = PBA_12K;
4386 1.281 msaitoh break;
4387 1.281 msaitoh case WM_T_82574:
4388 1.281 msaitoh case WM_T_82583:
4389 1.281 msaitoh sc->sc_pba = PBA_20K;
4390 1.281 msaitoh break;
4391 1.320 msaitoh case WM_T_82576:
4392 1.320 msaitoh sc->sc_pba = CSR_READ(sc, WMREG_RXPBS);
4393 1.320 msaitoh sc->sc_pba &= RXPBS_SIZE_MASK_82576;
4394 1.320 msaitoh break;
4395 1.320 msaitoh case WM_T_82580:
4396 1.320 msaitoh case WM_T_I350:
4397 1.320 msaitoh case WM_T_I354:
4398 1.320 msaitoh sc->sc_pba = wm_rxpbs_adjust_82580(CSR_READ(sc, WMREG_RXPBS));
4399 1.320 msaitoh break;
4400 1.320 msaitoh case WM_T_I210:
4401 1.320 msaitoh case WM_T_I211:
4402 1.320 msaitoh sc->sc_pba = PBA_34K;
4403 1.320 msaitoh break;
4404 1.281 msaitoh case WM_T_ICH8:
4405 1.312 msaitoh /* Workaround for a bit corruption issue in FIFO memory */
4406 1.281 msaitoh sc->sc_pba = PBA_8K;
4407 1.281 msaitoh CSR_WRITE(sc, WMREG_PBS, PBA_16K);
4408 1.281 msaitoh break;
4409 1.281 msaitoh case WM_T_ICH9:
4410 1.281 msaitoh case WM_T_ICH10:
4411 1.318 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 4096 ?
4412 1.318 msaitoh PBA_14K : PBA_10K;
4413 1.232 bouyer break;
4414 1.281 msaitoh case WM_T_PCH:
4415 1.281 msaitoh case WM_T_PCH2:
4416 1.281 msaitoh case WM_T_PCH_LPT:
4417 1.392 msaitoh case WM_T_PCH_SPT:
4418 1.281 msaitoh sc->sc_pba = PBA_26K;
4419 1.232 bouyer break;
4420 1.232 bouyer default:
4421 1.281 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
4422 1.281 msaitoh PBA_40K : PBA_48K;
4423 1.281 msaitoh break;
4424 1.232 bouyer }
4425 1.320 msaitoh /*
4426 1.320 msaitoh * Only old or non-multiqueue devices have the PBA register
4427 1.320 msaitoh * XXX Need special handling for 82575.
4428 1.320 msaitoh */
4429 1.320 msaitoh if (((sc->sc_flags & WM_F_NEWQUEUE) == 0)
4430 1.320 msaitoh || (sc->sc_type == WM_T_82575))
4431 1.320 msaitoh CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
4432 1.232 bouyer
4433 1.281 msaitoh /* Prevent the PCI-E bus from sticking */
4434 1.281 msaitoh if (sc->sc_flags & WM_F_PCIE) {
4435 1.281 msaitoh int timeout = 800;
4436 1.232 bouyer
4437 1.281 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
4438 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4439 1.232 bouyer
4440 1.281 msaitoh while (timeout--) {
4441 1.281 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
4442 1.281 msaitoh == 0)
4443 1.281 msaitoh break;
4444 1.281 msaitoh delay(100);
4445 1.281 msaitoh }
4446 1.511 msaitoh if (timeout == 0)
4447 1.511 msaitoh device_printf(sc->sc_dev,
4448 1.511 msaitoh "failed to disable busmastering\n");
4449 1.232 bouyer }
4450 1.232 bouyer
4451 1.281 msaitoh /* Set the completion timeout for interface */
4452 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
4453 1.300 msaitoh || (sc->sc_type == WM_T_82580)
4454 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
4455 1.282 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
4456 1.281 msaitoh wm_set_pcie_completion_timeout(sc);
4457 1.232 bouyer
4458 1.281 msaitoh /* Clear interrupt */
4459 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4460 1.502 knakahar if (wm_is_using_msix(sc)) {
4461 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
4462 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
4463 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
4464 1.335 msaitoh } else {
4465 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
4466 1.335 msaitoh }
4467 1.335 msaitoh }
4468 1.232 bouyer
4469 1.281 msaitoh /* Stop the transmit and receive processes. */
4470 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
4471 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
4472 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
4473 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4474 1.232 bouyer
4475 1.281 msaitoh /* XXX set_tbi_sbp_82543() */
4476 1.232 bouyer
4477 1.281 msaitoh delay(10*1000);
4478 1.232 bouyer
4479 1.281 msaitoh /* Must acquire the MDIO ownership before MAC reset */
4480 1.281 msaitoh switch (sc->sc_type) {
4481 1.281 msaitoh case WM_T_82573:
4482 1.281 msaitoh case WM_T_82574:
4483 1.281 msaitoh case WM_T_82583:
4484 1.281 msaitoh error = wm_get_hw_semaphore_82573(sc);
4485 1.281 msaitoh break;
4486 1.281 msaitoh default:
4487 1.281 msaitoh break;
4488 1.281 msaitoh }
4489 1.232 bouyer
4490 1.281 msaitoh /*
4491 1.281 msaitoh * 82541 Errata 29? & 82547 Errata 28?
4492 1.281 msaitoh * See also the description about PHY_RST bit in CTRL register
4493 1.281 msaitoh * in 8254x_GBe_SDM.pdf.
4494 1.281 msaitoh */
4495 1.281 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
4496 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL,
4497 1.281 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
4498 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4499 1.281 msaitoh delay(5000);
4500 1.281 msaitoh }
4501 1.232 bouyer
4502 1.281 msaitoh switch (sc->sc_type) {
4503 1.281 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
4504 1.281 msaitoh case WM_T_82541:
4505 1.281 msaitoh case WM_T_82541_2:
4506 1.281 msaitoh case WM_T_82547:
4507 1.281 msaitoh case WM_T_82547_2:
4508 1.281 msaitoh /*
4509 1.281 msaitoh * On some chipsets, a reset through a memory-mapped write
4510 1.281 msaitoh * cycle can cause the chip to reset before completing the
4511 1.281 msaitoh * write cycle. This causes major headache that can be
4512 1.281 msaitoh * avoided by issuing the reset via indirect register writes
4513 1.281 msaitoh * through I/O space.
4514 1.281 msaitoh *
4515 1.281 msaitoh * So, if we successfully mapped the I/O BAR at attach time,
4516 1.281 msaitoh * use that. Otherwise, try our luck with a memory-mapped
4517 1.281 msaitoh * reset.
4518 1.281 msaitoh */
4519 1.281 msaitoh if (sc->sc_flags & WM_F_IOH_VALID)
4520 1.281 msaitoh wm_io_write(sc, WMREG_CTRL, CTRL_RST);
4521 1.281 msaitoh else
4522 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
4523 1.281 msaitoh break;
4524 1.281 msaitoh case WM_T_82545_3:
4525 1.281 msaitoh case WM_T_82546_3:
4526 1.281 msaitoh /* Use the shadow control register on these chips. */
4527 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
4528 1.281 msaitoh break;
4529 1.281 msaitoh case WM_T_80003:
4530 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
4531 1.424 msaitoh sc->phy.acquire(sc);
4532 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4533 1.424 msaitoh sc->phy.release(sc);
4534 1.281 msaitoh break;
4535 1.281 msaitoh case WM_T_ICH8:
4536 1.281 msaitoh case WM_T_ICH9:
4537 1.281 msaitoh case WM_T_ICH10:
4538 1.281 msaitoh case WM_T_PCH:
4539 1.281 msaitoh case WM_T_PCH2:
4540 1.281 msaitoh case WM_T_PCH_LPT:
4541 1.392 msaitoh case WM_T_PCH_SPT:
4542 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
4543 1.386 msaitoh if (wm_phy_resetisblocked(sc) == false) {
4544 1.232 bouyer /*
4545 1.281 msaitoh * Gate automatic PHY configuration by hardware on
4546 1.281 msaitoh * non-managed 82579
4547 1.232 bouyer */
4548 1.281 msaitoh if ((sc->sc_type == WM_T_PCH2)
4549 1.281 msaitoh && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
4550 1.380 msaitoh == 0))
4551 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
4552 1.232 bouyer
4553 1.281 msaitoh reg |= CTRL_PHY_RESET;
4554 1.281 msaitoh phy_reset = 1;
4555 1.394 msaitoh } else
4556 1.394 msaitoh printf("XXX reset is blocked!!!\n");
4557 1.424 msaitoh sc->phy.acquire(sc);
4558 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
4559 1.281 msaitoh /* Don't insert a completion barrier when reset */
4560 1.281 msaitoh delay(20*1000);
4561 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx);
4562 1.281 msaitoh break;
4563 1.304 msaitoh case WM_T_82580:
4564 1.304 msaitoh case WM_T_I350:
4565 1.304 msaitoh case WM_T_I354:
4566 1.304 msaitoh case WM_T_I210:
4567 1.304 msaitoh case WM_T_I211:
4568 1.304 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
4569 1.304 msaitoh if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
4570 1.304 msaitoh CSR_WRITE_FLUSH(sc);
4571 1.304 msaitoh delay(5000);
4572 1.304 msaitoh break;
4573 1.281 msaitoh case WM_T_82542_2_0:
4574 1.281 msaitoh case WM_T_82542_2_1:
4575 1.281 msaitoh case WM_T_82543:
4576 1.281 msaitoh case WM_T_82540:
4577 1.281 msaitoh case WM_T_82545:
4578 1.281 msaitoh case WM_T_82546:
4579 1.281 msaitoh case WM_T_82571:
4580 1.281 msaitoh case WM_T_82572:
4581 1.281 msaitoh case WM_T_82573:
4582 1.281 msaitoh case WM_T_82574:
4583 1.281 msaitoh case WM_T_82575:
4584 1.281 msaitoh case WM_T_82576:
4585 1.281 msaitoh case WM_T_82583:
4586 1.281 msaitoh default:
4587 1.281 msaitoh /* Everything else can safely use the documented method. */
4588 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
4589 1.281 msaitoh break;
4590 1.281 msaitoh }
4591 1.232 bouyer
4592 1.281 msaitoh /* Must release the MDIO ownership after MAC reset */
4593 1.281 msaitoh switch (sc->sc_type) {
4594 1.281 msaitoh case WM_T_82573:
4595 1.281 msaitoh case WM_T_82574:
4596 1.281 msaitoh case WM_T_82583:
4597 1.281 msaitoh if (error == 0)
4598 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
4599 1.281 msaitoh break;
4600 1.281 msaitoh default:
4601 1.281 msaitoh break;
4602 1.232 bouyer }
4603 1.232 bouyer
4604 1.437 msaitoh if (phy_reset != 0)
4605 1.281 msaitoh wm_get_cfg_done(sc);
4606 1.232 bouyer
4607 1.281 msaitoh /* reload EEPROM */
4608 1.281 msaitoh switch (sc->sc_type) {
4609 1.281 msaitoh case WM_T_82542_2_0:
4610 1.281 msaitoh case WM_T_82542_2_1:
4611 1.281 msaitoh case WM_T_82543:
4612 1.281 msaitoh case WM_T_82544:
4613 1.281 msaitoh delay(10);
4614 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
4615 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4616 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4617 1.281 msaitoh delay(2000);
4618 1.281 msaitoh break;
4619 1.281 msaitoh case WM_T_82540:
4620 1.281 msaitoh case WM_T_82545:
4621 1.281 msaitoh case WM_T_82545_3:
4622 1.281 msaitoh case WM_T_82546:
4623 1.281 msaitoh case WM_T_82546_3:
4624 1.281 msaitoh delay(5*1000);
4625 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
4626 1.281 msaitoh break;
4627 1.281 msaitoh case WM_T_82541:
4628 1.281 msaitoh case WM_T_82541_2:
4629 1.281 msaitoh case WM_T_82547:
4630 1.281 msaitoh case WM_T_82547_2:
4631 1.281 msaitoh delay(20000);
4632 1.281 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
4633 1.281 msaitoh break;
4634 1.281 msaitoh case WM_T_82571:
4635 1.281 msaitoh case WM_T_82572:
4636 1.281 msaitoh case WM_T_82573:
4637 1.281 msaitoh case WM_T_82574:
4638 1.281 msaitoh case WM_T_82583:
4639 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
4640 1.281 msaitoh delay(10);
4641 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
4642 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4643 1.281 msaitoh CSR_WRITE_FLUSH(sc);
4644 1.232 bouyer }
4645 1.281 msaitoh /* check EECD_EE_AUTORD */
4646 1.281 msaitoh wm_get_auto_rd_done(sc);
4647 1.281 msaitoh /*
4648 1.281 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
4649 1.281 msaitoh * is set.
4650 1.281 msaitoh */
4651 1.281 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
4652 1.281 msaitoh || (sc->sc_type == WM_T_82583))
4653 1.281 msaitoh delay(25*1000);
4654 1.281 msaitoh break;
4655 1.281 msaitoh case WM_T_82575:
4656 1.281 msaitoh case WM_T_82576:
4657 1.281 msaitoh case WM_T_82580:
4658 1.281 msaitoh case WM_T_I350:
4659 1.281 msaitoh case WM_T_I354:
4660 1.281 msaitoh case WM_T_I210:
4661 1.281 msaitoh case WM_T_I211:
4662 1.281 msaitoh case WM_T_80003:
4663 1.281 msaitoh /* check EECD_EE_AUTORD */
4664 1.281 msaitoh wm_get_auto_rd_done(sc);
4665 1.281 msaitoh break;
4666 1.281 msaitoh case WM_T_ICH8:
4667 1.281 msaitoh case WM_T_ICH9:
4668 1.281 msaitoh case WM_T_ICH10:
4669 1.281 msaitoh case WM_T_PCH:
4670 1.281 msaitoh case WM_T_PCH2:
4671 1.281 msaitoh case WM_T_PCH_LPT:
4672 1.392 msaitoh case WM_T_PCH_SPT:
4673 1.281 msaitoh break;
4674 1.281 msaitoh default:
4675 1.281 msaitoh panic("%s: unknown type\n", __func__);
4676 1.232 bouyer }
4677 1.281 msaitoh
4678 1.281 msaitoh /* Check whether EEPROM is present or not */
4679 1.281 msaitoh switch (sc->sc_type) {
4680 1.281 msaitoh case WM_T_82575:
4681 1.281 msaitoh case WM_T_82576:
4682 1.281 msaitoh case WM_T_82580:
4683 1.281 msaitoh case WM_T_I350:
4684 1.281 msaitoh case WM_T_I354:
4685 1.281 msaitoh case WM_T_ICH8:
4686 1.281 msaitoh case WM_T_ICH9:
4687 1.281 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
4688 1.281 msaitoh /* Not found */
4689 1.281 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
4690 1.325 msaitoh if (sc->sc_type == WM_T_82575)
4691 1.281 msaitoh wm_reset_init_script_82575(sc);
4692 1.232 bouyer }
4693 1.281 msaitoh break;
4694 1.281 msaitoh default:
4695 1.281 msaitoh break;
4696 1.281 msaitoh }
4697 1.281 msaitoh
4698 1.517 msaitoh if (phy_reset != 0)
4699 1.517 msaitoh wm_phy_post_reset(sc);
4700 1.517 msaitoh
4701 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
4702 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
4703 1.281 msaitoh /* clear global device reset status bit */
4704 1.281 msaitoh CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
4705 1.281 msaitoh }
4706 1.281 msaitoh
4707 1.281 msaitoh /* Clear any pending interrupt events. */
4708 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
4709 1.281 msaitoh reg = CSR_READ(sc, WMREG_ICR);
4710 1.502 knakahar if (wm_is_using_msix(sc)) {
4711 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
4712 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
4713 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
4714 1.335 msaitoh } else
4715 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
4716 1.335 msaitoh }
4717 1.281 msaitoh
4718 1.510 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4719 1.510 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
4720 1.510 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
4721 1.510 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
4722 1.510 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
4723 1.510 msaitoh reg |= KABGTXD_BGSQLBIAS;
4724 1.510 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
4725 1.510 msaitoh }
4726 1.510 msaitoh
4727 1.281 msaitoh /* reload sc_ctrl */
4728 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4729 1.281 msaitoh
4730 1.322 msaitoh if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211))
4731 1.281 msaitoh wm_set_eee_i350(sc);
4732 1.281 msaitoh
4733 1.281 msaitoh /*
4734 1.281 msaitoh * For PCH, this write will make sure that any noise will be detected
4735 1.281 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
4736 1.281 msaitoh * to the DMA engine
4737 1.281 msaitoh */
4738 1.281 msaitoh if (sc->sc_type == WM_T_PCH)
4739 1.281 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
4740 1.281 msaitoh
4741 1.380 msaitoh if (sc->sc_type >= WM_T_82544)
4742 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
4743 1.281 msaitoh
4744 1.325 msaitoh wm_reset_mdicnfg_82580(sc);
4745 1.332 msaitoh
4746 1.332 msaitoh if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
4747 1.332 msaitoh wm_pll_workaround_i210(sc);
4748 1.531 msaitoh
4749 1.531 msaitoh if (sc->sc_type == WM_T_80003) {
4750 1.531 msaitoh /* default to TRUE to enable the MDIC W/A */
4751 1.531 msaitoh sc->sc_flags |= WM_F_80003_MDIC_WA;
4752 1.531 msaitoh
4753 1.531 msaitoh rv = wm_kmrn_readreg(sc,
4754 1.531 msaitoh KUMCTRLSTA_OFFSET >> KUMCTRLSTA_OFFSET_SHIFT, &kmreg);
4755 1.531 msaitoh if (rv == 0) {
4756 1.531 msaitoh if ((kmreg & KUMCTRLSTA_OPMODE_MASK)
4757 1.531 msaitoh == KUMCTRLSTA_OPMODE_INBAND_MDIO)
4758 1.531 msaitoh sc->sc_flags &= ~WM_F_80003_MDIC_WA;
4759 1.531 msaitoh else
4760 1.531 msaitoh sc->sc_flags |= WM_F_80003_MDIC_WA;
4761 1.531 msaitoh }
4762 1.531 msaitoh }
4763 1.281 msaitoh }
4764 1.281 msaitoh
4765 1.281 msaitoh /*
4766 1.281 msaitoh * wm_add_rxbuf:
4767 1.281 msaitoh *
4768 1.281 msaitoh * Add a receive buffer to the indiciated descriptor.
4769 1.281 msaitoh */
4770 1.281 msaitoh static int
4771 1.362 knakahar wm_add_rxbuf(struct wm_rxqueue *rxq, int idx)
4772 1.281 msaitoh {
4773 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4774 1.356 knakahar struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
4775 1.281 msaitoh struct mbuf *m;
4776 1.281 msaitoh int error;
4777 1.281 msaitoh
4778 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
4779 1.281 msaitoh
4780 1.281 msaitoh MGETHDR(m, M_DONTWAIT, MT_DATA);
4781 1.281 msaitoh if (m == NULL)
4782 1.281 msaitoh return ENOBUFS;
4783 1.281 msaitoh
4784 1.281 msaitoh MCLGET(m, M_DONTWAIT);
4785 1.281 msaitoh if ((m->m_flags & M_EXT) == 0) {
4786 1.281 msaitoh m_freem(m);
4787 1.281 msaitoh return ENOBUFS;
4788 1.281 msaitoh }
4789 1.281 msaitoh
4790 1.281 msaitoh if (rxs->rxs_mbuf != NULL)
4791 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4792 1.281 msaitoh
4793 1.281 msaitoh rxs->rxs_mbuf = m;
4794 1.281 msaitoh
4795 1.281 msaitoh m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4796 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4797 1.388 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT);
4798 1.281 msaitoh if (error) {
4799 1.281 msaitoh /* XXX XXX XXX */
4800 1.281 msaitoh aprint_error_dev(sc->sc_dev,
4801 1.281 msaitoh "unable to load rx DMA map %d, error = %d\n",
4802 1.281 msaitoh idx, error);
4803 1.281 msaitoh panic("wm_add_rxbuf");
4804 1.232 bouyer }
4805 1.232 bouyer
4806 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4807 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4808 1.281 msaitoh
4809 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
4810 1.281 msaitoh if ((sc->sc_rctl & RCTL_EN) != 0)
4811 1.362 knakahar wm_init_rxdesc(rxq, idx);
4812 1.281 msaitoh } else
4813 1.362 knakahar wm_init_rxdesc(rxq, idx);
4814 1.281 msaitoh
4815 1.232 bouyer return 0;
4816 1.232 bouyer }
4817 1.232 bouyer
4818 1.232 bouyer /*
4819 1.281 msaitoh * wm_rxdrain:
4820 1.232 bouyer *
4821 1.281 msaitoh * Drain the receive queue.
4822 1.232 bouyer */
4823 1.232 bouyer static void
4824 1.362 knakahar wm_rxdrain(struct wm_rxqueue *rxq)
4825 1.281 msaitoh {
4826 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
4827 1.281 msaitoh struct wm_rxsoft *rxs;
4828 1.281 msaitoh int i;
4829 1.281 msaitoh
4830 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
4831 1.281 msaitoh
4832 1.281 msaitoh for (i = 0; i < WM_NRXDESC; i++) {
4833 1.356 knakahar rxs = &rxq->rxq_soft[i];
4834 1.281 msaitoh if (rxs->rxs_mbuf != NULL) {
4835 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4836 1.281 msaitoh m_freem(rxs->rxs_mbuf);
4837 1.281 msaitoh rxs->rxs_mbuf = NULL;
4838 1.281 msaitoh }
4839 1.281 msaitoh }
4840 1.281 msaitoh }
4841 1.281 msaitoh
4842 1.365 knakahar /*
4843 1.367 knakahar * Setup registers for RSS.
4844 1.367 knakahar *
4845 1.367 knakahar * XXX not yet VMDq support
4846 1.367 knakahar */
4847 1.367 knakahar static void
4848 1.367 knakahar wm_init_rss(struct wm_softc *sc)
4849 1.367 knakahar {
4850 1.372 knakahar uint32_t mrqc, reta_reg, rss_key[RSSRK_NUM_REGS];
4851 1.367 knakahar int i;
4852 1.367 knakahar
4853 1.564 knakahar CTASSERT(sizeof(rss_key) == RSS_KEYSIZE);
4854 1.373 knakahar
4855 1.367 knakahar for (i = 0; i < RETA_NUM_ENTRIES; i++) {
4856 1.367 knakahar int qid, reta_ent;
4857 1.367 knakahar
4858 1.405 knakahar qid = i % sc->sc_nqueues;
4859 1.367 knakahar switch(sc->sc_type) {
4860 1.367 knakahar case WM_T_82574:
4861 1.367 knakahar reta_ent = __SHIFTIN(qid,
4862 1.367 knakahar RETA_ENT_QINDEX_MASK_82574);
4863 1.367 knakahar break;
4864 1.367 knakahar case WM_T_82575:
4865 1.367 knakahar reta_ent = __SHIFTIN(qid,
4866 1.367 knakahar RETA_ENT_QINDEX1_MASK_82575);
4867 1.367 knakahar break;
4868 1.367 knakahar default:
4869 1.367 knakahar reta_ent = __SHIFTIN(qid, RETA_ENT_QINDEX_MASK);
4870 1.367 knakahar break;
4871 1.367 knakahar }
4872 1.367 knakahar
4873 1.367 knakahar reta_reg = CSR_READ(sc, WMREG_RETA_Q(i));
4874 1.367 knakahar reta_reg &= ~RETA_ENTRY_MASK_Q(i);
4875 1.367 knakahar reta_reg |= __SHIFTIN(reta_ent, RETA_ENTRY_MASK_Q(i));
4876 1.367 knakahar CSR_WRITE(sc, WMREG_RETA_Q(i), reta_reg);
4877 1.367 knakahar }
4878 1.367 knakahar
4879 1.564 knakahar rss_getkey((uint8_t *)rss_key);
4880 1.367 knakahar for (i = 0; i < RSSRK_NUM_REGS; i++)
4881 1.372 knakahar CSR_WRITE(sc, WMREG_RSSRK(i), rss_key[i]);
4882 1.367 knakahar
4883 1.367 knakahar if (sc->sc_type == WM_T_82574)
4884 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ_82574;
4885 1.367 knakahar else
4886 1.367 knakahar mrqc = MRQC_ENABLE_RSS_MQ;
4887 1.367 knakahar
4888 1.462 msaitoh /*
4889 1.462 msaitoh * MRQC_RSS_FIELD_IPV6_EX is not set because of an errata.
4890 1.462 msaitoh * See IPV6EXDIS bit in wm_initialize_hardware_bits().
4891 1.367 knakahar */
4892 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4 | MRQC_RSS_FIELD_IPV4_TCP);
4893 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6 | MRQC_RSS_FIELD_IPV6_TCP);
4894 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV4_UDP | MRQC_RSS_FIELD_IPV6_UDP);
4895 1.367 knakahar mrqc |= (MRQC_RSS_FIELD_IPV6_UDP_EX | MRQC_RSS_FIELD_IPV6_TCP_EX);
4896 1.367 knakahar
4897 1.367 knakahar CSR_WRITE(sc, WMREG_MRQC, mrqc);
4898 1.367 knakahar }
4899 1.367 knakahar
4900 1.367 knakahar /*
4901 1.365 knakahar * Adjust TX and RX queue numbers which the system actulally uses.
4902 1.365 knakahar *
4903 1.365 knakahar * The numbers are affected by below parameters.
4904 1.365 knakahar * - The nubmer of hardware queues
4905 1.365 knakahar * - The number of MSI-X vectors (= "nvectors" argument)
4906 1.365 knakahar * - ncpu
4907 1.365 knakahar */
4908 1.365 knakahar static void
4909 1.365 knakahar wm_adjust_qnum(struct wm_softc *sc, int nvectors)
4910 1.365 knakahar {
4911 1.405 knakahar int hw_ntxqueues, hw_nrxqueues, hw_nqueues;
4912 1.365 knakahar
4913 1.405 knakahar if (nvectors < 2) {
4914 1.405 knakahar sc->sc_nqueues = 1;
4915 1.365 knakahar return;
4916 1.365 knakahar }
4917 1.365 knakahar
4918 1.365 knakahar switch(sc->sc_type) {
4919 1.365 knakahar case WM_T_82572:
4920 1.365 knakahar hw_ntxqueues = 2;
4921 1.365 knakahar hw_nrxqueues = 2;
4922 1.365 knakahar break;
4923 1.365 knakahar case WM_T_82574:
4924 1.365 knakahar hw_ntxqueues = 2;
4925 1.365 knakahar hw_nrxqueues = 2;
4926 1.365 knakahar break;
4927 1.365 knakahar case WM_T_82575:
4928 1.365 knakahar hw_ntxqueues = 4;
4929 1.365 knakahar hw_nrxqueues = 4;
4930 1.365 knakahar break;
4931 1.365 knakahar case WM_T_82576:
4932 1.365 knakahar hw_ntxqueues = 16;
4933 1.365 knakahar hw_nrxqueues = 16;
4934 1.365 knakahar break;
4935 1.365 knakahar case WM_T_82580:
4936 1.365 knakahar case WM_T_I350:
4937 1.365 knakahar case WM_T_I354:
4938 1.365 knakahar hw_ntxqueues = 8;
4939 1.365 knakahar hw_nrxqueues = 8;
4940 1.365 knakahar break;
4941 1.365 knakahar case WM_T_I210:
4942 1.365 knakahar hw_ntxqueues = 4;
4943 1.365 knakahar hw_nrxqueues = 4;
4944 1.365 knakahar break;
4945 1.365 knakahar case WM_T_I211:
4946 1.365 knakahar hw_ntxqueues = 2;
4947 1.365 knakahar hw_nrxqueues = 2;
4948 1.365 knakahar break;
4949 1.365 knakahar /*
4950 1.365 knakahar * As below ethernet controllers does not support MSI-X,
4951 1.365 knakahar * this driver let them not use multiqueue.
4952 1.365 knakahar * - WM_T_80003
4953 1.365 knakahar * - WM_T_ICH8
4954 1.365 knakahar * - WM_T_ICH9
4955 1.365 knakahar * - WM_T_ICH10
4956 1.365 knakahar * - WM_T_PCH
4957 1.365 knakahar * - WM_T_PCH2
4958 1.365 knakahar * - WM_T_PCH_LPT
4959 1.365 knakahar */
4960 1.365 knakahar default:
4961 1.365 knakahar hw_ntxqueues = 1;
4962 1.365 knakahar hw_nrxqueues = 1;
4963 1.365 knakahar break;
4964 1.365 knakahar }
4965 1.365 knakahar
4966 1.405 knakahar hw_nqueues = min(hw_ntxqueues, hw_nrxqueues);
4967 1.405 knakahar
4968 1.365 knakahar /*
4969 1.405 knakahar * As queues more than MSI-X vectors cannot improve scaling, we limit
4970 1.365 knakahar * the number of queues used actually.
4971 1.405 knakahar */
4972 1.405 knakahar if (nvectors < hw_nqueues + 1) {
4973 1.405 knakahar sc->sc_nqueues = nvectors - 1;
4974 1.365 knakahar } else {
4975 1.405 knakahar sc->sc_nqueues = hw_nqueues;
4976 1.365 knakahar }
4977 1.365 knakahar
4978 1.365 knakahar /*
4979 1.365 knakahar * As queues more then cpus cannot improve scaling, we limit
4980 1.365 knakahar * the number of queues used actually.
4981 1.365 knakahar */
4982 1.405 knakahar if (ncpu < sc->sc_nqueues)
4983 1.405 knakahar sc->sc_nqueues = ncpu;
4984 1.365 knakahar }
4985 1.365 knakahar
4986 1.502 knakahar static inline bool
4987 1.502 knakahar wm_is_using_msix(struct wm_softc *sc)
4988 1.502 knakahar {
4989 1.502 knakahar
4990 1.502 knakahar return (sc->sc_nintrs > 1);
4991 1.502 knakahar }
4992 1.502 knakahar
4993 1.502 knakahar static inline bool
4994 1.502 knakahar wm_is_using_multiqueue(struct wm_softc *sc)
4995 1.502 knakahar {
4996 1.502 knakahar
4997 1.502 knakahar return (sc->sc_nqueues > 1);
4998 1.502 knakahar }
4999 1.502 knakahar
5000 1.485 christos static int
5001 1.485 christos wm_softint_establish(struct wm_softc *sc, int qidx, int intr_idx)
5002 1.485 christos {
5003 1.485 christos struct wm_queue *wmq = &sc->sc_queue[qidx];
5004 1.485 christos wmq->wmq_id = qidx;
5005 1.485 christos wmq->wmq_intr_idx = intr_idx;
5006 1.485 christos wmq->wmq_si = softint_establish(SOFTINT_NET
5007 1.485 christos #ifdef WM_MPSAFE
5008 1.485 christos | SOFTINT_MPSAFE
5009 1.485 christos #endif
5010 1.485 christos , wm_handle_queue, wmq);
5011 1.485 christos if (wmq->wmq_si != NULL)
5012 1.485 christos return 0;
5013 1.485 christos
5014 1.485 christos aprint_error_dev(sc->sc_dev, "unable to establish queue[%d] handler\n",
5015 1.485 christos wmq->wmq_id);
5016 1.485 christos
5017 1.485 christos pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[wmq->wmq_intr_idx]);
5018 1.485 christos sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
5019 1.485 christos return ENOMEM;
5020 1.485 christos }
5021 1.485 christos
5022 1.365 knakahar /*
5023 1.360 knakahar * Both single interrupt MSI and INTx can use this function.
5024 1.360 knakahar */
5025 1.360 knakahar static int
5026 1.360 knakahar wm_setup_legacy(struct wm_softc *sc)
5027 1.360 knakahar {
5028 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
5029 1.360 knakahar const char *intrstr = NULL;
5030 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
5031 1.375 msaitoh int error;
5032 1.360 knakahar
5033 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
5034 1.375 msaitoh if (error) {
5035 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
5036 1.375 msaitoh error);
5037 1.375 msaitoh return ENOMEM;
5038 1.375 msaitoh }
5039 1.360 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[0], intrbuf,
5040 1.360 knakahar sizeof(intrbuf));
5041 1.360 knakahar #ifdef WM_MPSAFE
5042 1.360 knakahar pci_intr_setattr(pc, &sc->sc_intrs[0], PCI_INTR_MPSAFE, true);
5043 1.360 knakahar #endif
5044 1.360 knakahar sc->sc_ihs[0] = pci_intr_establish_xname(pc, sc->sc_intrs[0],
5045 1.360 knakahar IPL_NET, wm_intr_legacy, sc, device_xname(sc->sc_dev));
5046 1.360 knakahar if (sc->sc_ihs[0] == NULL) {
5047 1.360 knakahar aprint_error_dev(sc->sc_dev,"unable to establish %s\n",
5048 1.416 knakahar (pci_intr_type(pc, sc->sc_intrs[0])
5049 1.360 knakahar == PCI_INTR_TYPE_MSI) ? "MSI" : "INTx");
5050 1.360 knakahar return ENOMEM;
5051 1.360 knakahar }
5052 1.360 knakahar
5053 1.360 knakahar aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
5054 1.360 knakahar sc->sc_nintrs = 1;
5055 1.485 christos
5056 1.485 christos return wm_softint_establish(sc, 0, 0);
5057 1.360 knakahar }
5058 1.360 knakahar
5059 1.360 knakahar static int
5060 1.360 knakahar wm_setup_msix(struct wm_softc *sc)
5061 1.360 knakahar {
5062 1.360 knakahar void *vih;
5063 1.360 knakahar kcpuset_t *affinity;
5064 1.405 knakahar int qidx, error, intr_idx, txrx_established;
5065 1.360 knakahar pci_chipset_tag_t pc = sc->sc_pc;
5066 1.360 knakahar const char *intrstr = NULL;
5067 1.360 knakahar char intrbuf[PCI_INTRSTR_LEN];
5068 1.360 knakahar char intr_xname[INTRDEVNAMEBUF];
5069 1.404 knakahar
5070 1.405 knakahar if (sc->sc_nqueues < ncpu) {
5071 1.404 knakahar /*
5072 1.404 knakahar * To avoid other devices' interrupts, the affinity of Tx/Rx
5073 1.404 knakahar * interrupts start from CPU#1.
5074 1.404 knakahar */
5075 1.404 knakahar sc->sc_affinity_offset = 1;
5076 1.404 knakahar } else {
5077 1.404 knakahar /*
5078 1.404 knakahar * In this case, this device use all CPUs. So, we unify
5079 1.404 knakahar * affinitied cpu_index to msix vector number for readability.
5080 1.404 knakahar */
5081 1.404 knakahar sc->sc_affinity_offset = 0;
5082 1.404 knakahar }
5083 1.360 knakahar
5084 1.375 msaitoh error = wm_alloc_txrx_queues(sc);
5085 1.375 msaitoh if (error) {
5086 1.375 msaitoh aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
5087 1.375 msaitoh error);
5088 1.375 msaitoh return ENOMEM;
5089 1.375 msaitoh }
5090 1.375 msaitoh
5091 1.364 knakahar kcpuset_create(&affinity, false);
5092 1.364 knakahar intr_idx = 0;
5093 1.363 knakahar
5094 1.364 knakahar /*
5095 1.405 knakahar * TX and RX
5096 1.364 knakahar */
5097 1.405 knakahar txrx_established = 0;
5098 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5099 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5100 1.404 knakahar int affinity_to = (sc->sc_affinity_offset + intr_idx) % ncpu;
5101 1.364 knakahar
5102 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
5103 1.364 knakahar sizeof(intrbuf));
5104 1.364 knakahar #ifdef WM_MPSAFE
5105 1.364 knakahar pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
5106 1.364 knakahar PCI_INTR_MPSAFE, true);
5107 1.364 knakahar #endif
5108 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
5109 1.405 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sTXRX%d",
5110 1.364 knakahar device_xname(sc->sc_dev), qidx);
5111 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
5112 1.405 knakahar IPL_NET, wm_txrxintr_msix, wmq, intr_xname);
5113 1.364 knakahar if (vih == NULL) {
5114 1.364 knakahar aprint_error_dev(sc->sc_dev,
5115 1.405 knakahar "unable to establish MSI-X(for TX and RX)%s%s\n",
5116 1.364 knakahar intrstr ? " at " : "",
5117 1.364 knakahar intrstr ? intrstr : "");
5118 1.364 knakahar
5119 1.405 knakahar goto fail;
5120 1.360 knakahar }
5121 1.360 knakahar kcpuset_zero(affinity);
5122 1.360 knakahar /* Round-robin affinity */
5123 1.383 knakahar kcpuset_set(affinity, affinity_to);
5124 1.360 knakahar error = interrupt_distribute(vih, affinity, NULL);
5125 1.360 knakahar if (error == 0) {
5126 1.360 knakahar aprint_normal_dev(sc->sc_dev,
5127 1.405 knakahar "for TX and RX interrupting at %s affinity to %u\n",
5128 1.383 knakahar intrstr, affinity_to);
5129 1.360 knakahar } else {
5130 1.360 knakahar aprint_normal_dev(sc->sc_dev,
5131 1.405 knakahar "for TX and RX interrupting at %s\n", intrstr);
5132 1.360 knakahar }
5133 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
5134 1.485 christos if (wm_softint_establish(sc, qidx, intr_idx) != 0)
5135 1.484 knakahar goto fail;
5136 1.405 knakahar txrx_established++;
5137 1.364 knakahar intr_idx++;
5138 1.364 knakahar }
5139 1.364 knakahar
5140 1.364 knakahar /*
5141 1.364 knakahar * LINK
5142 1.364 knakahar */
5143 1.364 knakahar intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
5144 1.364 knakahar sizeof(intrbuf));
5145 1.364 knakahar #ifdef WM_MPSAFE
5146 1.388 msaitoh pci_intr_setattr(pc, &sc->sc_intrs[intr_idx], PCI_INTR_MPSAFE, true);
5147 1.364 knakahar #endif
5148 1.364 knakahar memset(intr_xname, 0, sizeof(intr_xname));
5149 1.364 knakahar snprintf(intr_xname, sizeof(intr_xname), "%sLINK",
5150 1.364 knakahar device_xname(sc->sc_dev));
5151 1.364 knakahar vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
5152 1.364 knakahar IPL_NET, wm_linkintr_msix, sc, intr_xname);
5153 1.364 knakahar if (vih == NULL) {
5154 1.364 knakahar aprint_error_dev(sc->sc_dev,
5155 1.364 knakahar "unable to establish MSI-X(for LINK)%s%s\n",
5156 1.364 knakahar intrstr ? " at " : "",
5157 1.364 knakahar intrstr ? intrstr : "");
5158 1.364 knakahar
5159 1.405 knakahar goto fail;
5160 1.360 knakahar }
5161 1.364 knakahar /* keep default affinity to LINK interrupt */
5162 1.364 knakahar aprint_normal_dev(sc->sc_dev,
5163 1.364 knakahar "for LINK interrupting at %s\n", intrstr);
5164 1.364 knakahar sc->sc_ihs[intr_idx] = vih;
5165 1.364 knakahar sc->sc_link_intr_idx = intr_idx;
5166 1.360 knakahar
5167 1.405 knakahar sc->sc_nintrs = sc->sc_nqueues + 1;
5168 1.360 knakahar kcpuset_destroy(affinity);
5169 1.360 knakahar return 0;
5170 1.364 knakahar
5171 1.405 knakahar fail:
5172 1.405 knakahar for (qidx = 0; qidx < txrx_established; qidx++) {
5173 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5174 1.405 knakahar pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[wmq->wmq_intr_idx]);
5175 1.405 knakahar sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
5176 1.364 knakahar }
5177 1.364 knakahar
5178 1.364 knakahar kcpuset_destroy(affinity);
5179 1.364 knakahar return ENOMEM;
5180 1.360 knakahar }
5181 1.360 knakahar
5182 1.429 knakahar static void
5183 1.537 knakahar wm_unset_stopping_flags(struct wm_softc *sc)
5184 1.429 knakahar {
5185 1.429 knakahar int i;
5186 1.429 knakahar
5187 1.436 knakahar KASSERT(WM_CORE_LOCKED(sc));
5188 1.436 knakahar
5189 1.476 knakahar /*
5190 1.476 knakahar * must unset stopping flags in ascending order.
5191 1.476 knakahar */
5192 1.429 knakahar for(i = 0; i < sc->sc_nqueues; i++) {
5193 1.429 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5194 1.429 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5195 1.429 knakahar
5196 1.429 knakahar mutex_enter(txq->txq_lock);
5197 1.429 knakahar txq->txq_stopping = false;
5198 1.429 knakahar mutex_exit(txq->txq_lock);
5199 1.429 knakahar
5200 1.429 knakahar mutex_enter(rxq->rxq_lock);
5201 1.429 knakahar rxq->rxq_stopping = false;
5202 1.429 knakahar mutex_exit(rxq->rxq_lock);
5203 1.429 knakahar }
5204 1.429 knakahar
5205 1.429 knakahar sc->sc_core_stopping = false;
5206 1.429 knakahar }
5207 1.429 knakahar
5208 1.429 knakahar static void
5209 1.537 knakahar wm_set_stopping_flags(struct wm_softc *sc)
5210 1.429 knakahar {
5211 1.429 knakahar int i;
5212 1.429 knakahar
5213 1.436 knakahar KASSERT(WM_CORE_LOCKED(sc));
5214 1.436 knakahar
5215 1.429 knakahar sc->sc_core_stopping = true;
5216 1.429 knakahar
5217 1.476 knakahar /*
5218 1.476 knakahar * must set stopping flags in ascending order.
5219 1.476 knakahar */
5220 1.429 knakahar for(i = 0; i < sc->sc_nqueues; i++) {
5221 1.429 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5222 1.429 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
5223 1.429 knakahar
5224 1.429 knakahar mutex_enter(rxq->rxq_lock);
5225 1.429 knakahar rxq->rxq_stopping = true;
5226 1.429 knakahar mutex_exit(rxq->rxq_lock);
5227 1.429 knakahar
5228 1.429 knakahar mutex_enter(txq->txq_lock);
5229 1.429 knakahar txq->txq_stopping = true;
5230 1.429 knakahar mutex_exit(txq->txq_lock);
5231 1.429 knakahar }
5232 1.429 knakahar }
5233 1.429 knakahar
5234 1.281 msaitoh /*
5235 1.491 knakahar * write interrupt interval value to ITR or EITR
5236 1.491 knakahar */
5237 1.491 knakahar static void
5238 1.491 knakahar wm_itrs_writereg(struct wm_softc *sc, struct wm_queue *wmq)
5239 1.491 knakahar {
5240 1.491 knakahar
5241 1.495 knakahar if (!wmq->wmq_set_itr)
5242 1.495 knakahar return;
5243 1.495 knakahar
5244 1.491 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5245 1.491 knakahar uint32_t eitr = __SHIFTIN(wmq->wmq_itr, EITR_ITR_INT_MASK);
5246 1.491 knakahar
5247 1.491 knakahar /*
5248 1.491 knakahar * 82575 doesn't have CNT_INGR field.
5249 1.491 knakahar * So, overwrite counter field by software.
5250 1.491 knakahar */
5251 1.491 knakahar if (sc->sc_type == WM_T_82575)
5252 1.491 knakahar eitr |= __SHIFTIN(wmq->wmq_itr, EITR_COUNTER_MASK_82575);
5253 1.491 knakahar else
5254 1.491 knakahar eitr |= EITR_CNT_INGR;
5255 1.491 knakahar
5256 1.491 knakahar CSR_WRITE(sc, WMREG_EITR(wmq->wmq_intr_idx), eitr);
5257 1.502 knakahar } else if (sc->sc_type == WM_T_82574 && wm_is_using_msix(sc)) {
5258 1.491 knakahar /*
5259 1.491 knakahar * 82574 has both ITR and EITR. SET EITR when we use
5260 1.491 knakahar * the multi queue function with MSI-X.
5261 1.491 knakahar */
5262 1.491 knakahar CSR_WRITE(sc, WMREG_EITR_82574(wmq->wmq_intr_idx),
5263 1.491 knakahar wmq->wmq_itr & EITR_ITR_INT_MASK_82574);
5264 1.491 knakahar } else {
5265 1.491 knakahar KASSERT(wmq->wmq_id == 0);
5266 1.491 knakahar CSR_WRITE(sc, WMREG_ITR, wmq->wmq_itr);
5267 1.491 knakahar }
5268 1.495 knakahar
5269 1.495 knakahar wmq->wmq_set_itr = false;
5270 1.495 knakahar }
5271 1.495 knakahar
5272 1.495 knakahar /*
5273 1.495 knakahar * TODO
5274 1.495 knakahar * Below dynamic calculation of itr is almost the same as linux igb,
5275 1.495 knakahar * however it does not fit to wm(4). So, we will have been disable AIM
5276 1.495 knakahar * until we will find appropriate calculation of itr.
5277 1.495 knakahar */
5278 1.495 knakahar /*
5279 1.495 knakahar * calculate interrupt interval value to be going to write register in
5280 1.495 knakahar * wm_itrs_writereg(). This function does not write ITR/EITR register.
5281 1.495 knakahar */
5282 1.495 knakahar static void
5283 1.495 knakahar wm_itrs_calculate(struct wm_softc *sc, struct wm_queue *wmq)
5284 1.495 knakahar {
5285 1.495 knakahar #ifdef NOTYET
5286 1.495 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
5287 1.495 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
5288 1.495 knakahar uint32_t avg_size = 0;
5289 1.495 knakahar uint32_t new_itr;
5290 1.495 knakahar
5291 1.495 knakahar if (rxq->rxq_packets)
5292 1.495 knakahar avg_size = rxq->rxq_bytes / rxq->rxq_packets;
5293 1.495 knakahar if (txq->txq_packets)
5294 1.495 knakahar avg_size = max(avg_size, txq->txq_bytes / txq->txq_packets);
5295 1.495 knakahar
5296 1.495 knakahar if (avg_size == 0) {
5297 1.495 knakahar new_itr = 450; /* restore default value */
5298 1.495 knakahar goto out;
5299 1.495 knakahar }
5300 1.495 knakahar
5301 1.495 knakahar /* Add 24 bytes to size to account for CRC, preamble, and gap */
5302 1.495 knakahar avg_size += 24;
5303 1.495 knakahar
5304 1.495 knakahar /* Don't starve jumbo frames */
5305 1.495 knakahar avg_size = min(avg_size, 3000);
5306 1.495 knakahar
5307 1.495 knakahar /* Give a little boost to mid-size frames */
5308 1.495 knakahar if ((avg_size > 300) && (avg_size < 1200))
5309 1.495 knakahar new_itr = avg_size / 3;
5310 1.495 knakahar else
5311 1.495 knakahar new_itr = avg_size / 2;
5312 1.495 knakahar
5313 1.495 knakahar out:
5314 1.495 knakahar /*
5315 1.495 knakahar * The usage of 82574 and 82575 EITR is different from otther NEWQUEUE
5316 1.495 knakahar * controllers. See sc->sc_itr_init setting in wm_init_locked().
5317 1.495 knakahar */
5318 1.495 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) == 0 || sc->sc_type != WM_T_82575)
5319 1.495 knakahar new_itr *= 4;
5320 1.495 knakahar
5321 1.495 knakahar if (new_itr != wmq->wmq_itr) {
5322 1.495 knakahar wmq->wmq_itr = new_itr;
5323 1.495 knakahar wmq->wmq_set_itr = true;
5324 1.495 knakahar } else
5325 1.495 knakahar wmq->wmq_set_itr = false;
5326 1.495 knakahar
5327 1.495 knakahar rxq->rxq_packets = 0;
5328 1.495 knakahar rxq->rxq_bytes = 0;
5329 1.495 knakahar txq->txq_packets = 0;
5330 1.495 knakahar txq->txq_bytes = 0;
5331 1.495 knakahar #endif
5332 1.491 knakahar }
5333 1.491 knakahar
5334 1.491 knakahar /*
5335 1.281 msaitoh * wm_init: [ifnet interface function]
5336 1.281 msaitoh *
5337 1.281 msaitoh * Initialize the interface.
5338 1.281 msaitoh */
5339 1.281 msaitoh static int
5340 1.281 msaitoh wm_init(struct ifnet *ifp)
5341 1.232 bouyer {
5342 1.232 bouyer struct wm_softc *sc = ifp->if_softc;
5343 1.281 msaitoh int ret;
5344 1.272 ozaki
5345 1.357 knakahar WM_CORE_LOCK(sc);
5346 1.281 msaitoh ret = wm_init_locked(ifp);
5347 1.357 knakahar WM_CORE_UNLOCK(sc);
5348 1.281 msaitoh
5349 1.281 msaitoh return ret;
5350 1.272 ozaki }
5351 1.272 ozaki
5352 1.281 msaitoh static int
5353 1.281 msaitoh wm_init_locked(struct ifnet *ifp)
5354 1.272 ozaki {
5355 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
5356 1.281 msaitoh int i, j, trynum, error = 0;
5357 1.281 msaitoh uint32_t reg;
5358 1.232 bouyer
5359 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5360 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5361 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
5362 1.420 msaitoh
5363 1.232 bouyer /*
5364 1.281 msaitoh * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
5365 1.281 msaitoh * There is a small but measurable benefit to avoiding the adjusment
5366 1.281 msaitoh * of the descriptor so that the headers are aligned, for normal mtu,
5367 1.281 msaitoh * on such platforms. One possibility is that the DMA itself is
5368 1.281 msaitoh * slightly more efficient if the front of the entire packet (instead
5369 1.281 msaitoh * of the front of the headers) is aligned.
5370 1.281 msaitoh *
5371 1.281 msaitoh * Note we must always set align_tweak to 0 if we are using
5372 1.281 msaitoh * jumbo frames.
5373 1.232 bouyer */
5374 1.281 msaitoh #ifdef __NO_STRICT_ALIGNMENT
5375 1.281 msaitoh sc->sc_align_tweak = 0;
5376 1.281 msaitoh #else
5377 1.281 msaitoh if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
5378 1.281 msaitoh sc->sc_align_tweak = 0;
5379 1.281 msaitoh else
5380 1.281 msaitoh sc->sc_align_tweak = 2;
5381 1.281 msaitoh #endif /* __NO_STRICT_ALIGNMENT */
5382 1.281 msaitoh
5383 1.281 msaitoh /* Cancel any pending I/O. */
5384 1.281 msaitoh wm_stop_locked(ifp, 0);
5385 1.281 msaitoh
5386 1.281 msaitoh /* update statistics before reset */
5387 1.281 msaitoh ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
5388 1.281 msaitoh ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
5389 1.281 msaitoh
5390 1.443 msaitoh /* PCH_SPT hardware workaround */
5391 1.443 msaitoh if (sc->sc_type == WM_T_PCH_SPT)
5392 1.443 msaitoh wm_flush_desc_rings(sc);
5393 1.443 msaitoh
5394 1.281 msaitoh /* Reset the chip to a known state. */
5395 1.281 msaitoh wm_reset(sc);
5396 1.281 msaitoh
5397 1.518 msaitoh /*
5398 1.518 msaitoh * AMT based hardware can now take control from firmware
5399 1.518 msaitoh * Do this after reset.
5400 1.518 msaitoh */
5401 1.518 msaitoh if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
5402 1.518 msaitoh wm_get_hw_control(sc);
5403 1.518 msaitoh
5404 1.517 msaitoh if ((sc->sc_type == WM_T_PCH_SPT) &&
5405 1.517 msaitoh pci_intr_type(sc->sc_pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_INTX)
5406 1.517 msaitoh wm_legacy_irq_quirk_spt(sc);
5407 1.232 bouyer
5408 1.312 msaitoh /* Init hardware bits */
5409 1.312 msaitoh wm_initialize_hardware_bits(sc);
5410 1.312 msaitoh
5411 1.281 msaitoh /* Reset the PHY. */
5412 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
5413 1.281 msaitoh wm_gmii_reset(sc);
5414 1.232 bouyer
5415 1.319 msaitoh /* Calculate (E)ITR value */
5416 1.489 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0 && sc->sc_type != WM_T_82575) {
5417 1.489 knakahar /*
5418 1.489 knakahar * For NEWQUEUE's EITR (except for 82575).
5419 1.489 knakahar * 82575's EITR should be set same throttling value as other
5420 1.489 knakahar * old controllers' ITR because the interrupt/sec calculation
5421 1.489 knakahar * is the same, that is, 1,000,000,000 / (N * 256).
5422 1.489 knakahar *
5423 1.489 knakahar * 82574's EITR should be set same throttling value as ITR.
5424 1.489 knakahar *
5425 1.489 knakahar * For N interrupts/sec, set this value to:
5426 1.489 knakahar * 1,000,000 / N in contrast to ITR throttoling value.
5427 1.489 knakahar */
5428 1.490 knakahar sc->sc_itr_init = 450;
5429 1.319 msaitoh } else if (sc->sc_type >= WM_T_82543) {
5430 1.319 msaitoh /*
5431 1.319 msaitoh * Set up the interrupt throttling register (units of 256ns)
5432 1.319 msaitoh * Note that a footnote in Intel's documentation says this
5433 1.319 msaitoh * ticker runs at 1/4 the rate when the chip is in 100Mbit
5434 1.319 msaitoh * or 10Mbit mode. Empirically, it appears to be the case
5435 1.319 msaitoh * that that is also true for the 1024ns units of the other
5436 1.319 msaitoh * interrupt-related timer registers -- so, really, we ought
5437 1.319 msaitoh * to divide this value by 4 when the link speed is low.
5438 1.319 msaitoh *
5439 1.319 msaitoh * XXX implement this division at link speed change!
5440 1.319 msaitoh */
5441 1.319 msaitoh
5442 1.319 msaitoh /*
5443 1.319 msaitoh * For N interrupts/sec, set this value to:
5444 1.489 knakahar * 1,000,000,000 / (N * 256). Note that we set the
5445 1.319 msaitoh * absolute and packet timer values to this value
5446 1.319 msaitoh * divided by 4 to get "simple timer" behavior.
5447 1.319 msaitoh */
5448 1.490 knakahar sc->sc_itr_init = 1500; /* 2604 ints/sec */
5449 1.319 msaitoh }
5450 1.319 msaitoh
5451 1.355 knakahar error = wm_init_txrx_queues(sc);
5452 1.355 knakahar if (error)
5453 1.355 knakahar goto out;
5454 1.232 bouyer
5455 1.281 msaitoh /*
5456 1.281 msaitoh * Clear out the VLAN table -- we don't use it (yet).
5457 1.281 msaitoh */
5458 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, 0);
5459 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
5460 1.281 msaitoh trynum = 10; /* Due to hw errata */
5461 1.281 msaitoh else
5462 1.281 msaitoh trynum = 1;
5463 1.281 msaitoh for (i = 0; i < WM_VLAN_TABSIZE; i++)
5464 1.281 msaitoh for (j = 0; j < trynum; j++)
5465 1.281 msaitoh CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
5466 1.232 bouyer
5467 1.281 msaitoh /*
5468 1.281 msaitoh * Set up flow-control parameters.
5469 1.281 msaitoh *
5470 1.281 msaitoh * XXX Values could probably stand some tuning.
5471 1.281 msaitoh */
5472 1.281 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
5473 1.281 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
5474 1.392 msaitoh && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)
5475 1.392 msaitoh && (sc->sc_type != WM_T_PCH_SPT)) {
5476 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
5477 1.281 msaitoh CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
5478 1.281 msaitoh CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
5479 1.281 msaitoh }
5480 1.232 bouyer
5481 1.281 msaitoh sc->sc_fcrtl = FCRTL_DFLT;
5482 1.281 msaitoh if (sc->sc_type < WM_T_82543) {
5483 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
5484 1.281 msaitoh CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
5485 1.281 msaitoh } else {
5486 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
5487 1.281 msaitoh CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
5488 1.281 msaitoh }
5489 1.232 bouyer
5490 1.281 msaitoh if (sc->sc_type == WM_T_80003)
5491 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
5492 1.281 msaitoh else
5493 1.281 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
5494 1.232 bouyer
5495 1.281 msaitoh /* Writes the control register. */
5496 1.281 msaitoh wm_set_vlan(sc);
5497 1.232 bouyer
5498 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
5499 1.531 msaitoh uint16_t kmreg;
5500 1.232 bouyer
5501 1.281 msaitoh switch (sc->sc_type) {
5502 1.281 msaitoh case WM_T_80003:
5503 1.281 msaitoh case WM_T_ICH8:
5504 1.281 msaitoh case WM_T_ICH9:
5505 1.281 msaitoh case WM_T_ICH10:
5506 1.281 msaitoh case WM_T_PCH:
5507 1.281 msaitoh case WM_T_PCH2:
5508 1.281 msaitoh case WM_T_PCH_LPT:
5509 1.392 msaitoh case WM_T_PCH_SPT:
5510 1.281 msaitoh /*
5511 1.281 msaitoh * Set the mac to wait the maximum time between each
5512 1.281 msaitoh * iteration and increase the max iterations when
5513 1.281 msaitoh * polling the phy; this fixes erroneous timeouts at
5514 1.281 msaitoh * 10Mbps.
5515 1.281 msaitoh */
5516 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
5517 1.281 msaitoh 0xFFFF);
5518 1.531 msaitoh wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM,
5519 1.531 msaitoh &kmreg);
5520 1.531 msaitoh kmreg |= 0x3F;
5521 1.531 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_PARAM,
5522 1.531 msaitoh kmreg);
5523 1.281 msaitoh break;
5524 1.281 msaitoh default:
5525 1.281 msaitoh break;
5526 1.232 bouyer }
5527 1.232 bouyer
5528 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
5529 1.531 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
5530 1.531 msaitoh reg &= ~CTRL_EXT_LINK_MODE_MASK;
5531 1.531 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5532 1.232 bouyer
5533 1.281 msaitoh /* Bypass RX and TX FIFO's */
5534 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
5535 1.281 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
5536 1.281 msaitoh | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
5537 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
5538 1.281 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
5539 1.281 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
5540 1.232 bouyer }
5541 1.281 msaitoh }
5542 1.281 msaitoh #if 0
5543 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
5544 1.281 msaitoh #endif
5545 1.232 bouyer
5546 1.281 msaitoh /* Set up checksum offload parameters. */
5547 1.281 msaitoh reg = CSR_READ(sc, WMREG_RXCSUM);
5548 1.281 msaitoh reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
5549 1.281 msaitoh if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
5550 1.281 msaitoh reg |= RXCSUM_IPOFL;
5551 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
5552 1.281 msaitoh reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
5553 1.281 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
5554 1.281 msaitoh reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
5555 1.281 msaitoh CSR_WRITE(sc, WMREG_RXCSUM, reg);
5556 1.232 bouyer
5557 1.502 knakahar /* Set registers about MSI-X */
5558 1.502 knakahar if (wm_is_using_msix(sc)) {
5559 1.335 msaitoh uint32_t ivar;
5560 1.405 knakahar struct wm_queue *wmq;
5561 1.405 knakahar int qid, qintr_idx;
5562 1.335 msaitoh
5563 1.335 msaitoh if (sc->sc_type == WM_T_82575) {
5564 1.335 msaitoh /* Interrupt control */
5565 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
5566 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME | CTRL_EXT_NSICR;
5567 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5568 1.335 msaitoh
5569 1.405 knakahar /* TX and RX */
5570 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5571 1.405 knakahar wmq = &sc->sc_queue[i];
5572 1.405 knakahar CSR_WRITE(sc, WMREG_MSIXBM(wmq->wmq_intr_idx),
5573 1.405 knakahar EITR_TX_QUEUE(wmq->wmq_id)
5574 1.405 knakahar | EITR_RX_QUEUE(wmq->wmq_id));
5575 1.364 knakahar }
5576 1.335 msaitoh /* Link status */
5577 1.364 knakahar CSR_WRITE(sc, WMREG_MSIXBM(sc->sc_link_intr_idx),
5578 1.335 msaitoh EITR_OTHER);
5579 1.335 msaitoh } else if (sc->sc_type == WM_T_82574) {
5580 1.335 msaitoh /* Interrupt control */
5581 1.335 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
5582 1.335 msaitoh reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME;
5583 1.335 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
5584 1.335 msaitoh
5585 1.487 knakahar /*
5586 1.487 knakahar * workaround issue with spurious interrupts
5587 1.487 knakahar * in MSI-X mode.
5588 1.487 knakahar * At wm_initialize_hardware_bits(), sc_nintrs has not
5589 1.487 knakahar * initialized yet. So re-initialize WMREG_RFCTL here.
5590 1.487 knakahar */
5591 1.487 knakahar reg = CSR_READ(sc, WMREG_RFCTL);
5592 1.487 knakahar reg |= WMREG_RFCTL_ACKDIS;
5593 1.487 knakahar CSR_WRITE(sc, WMREG_RFCTL, reg);
5594 1.487 knakahar
5595 1.364 knakahar ivar = 0;
5596 1.405 knakahar /* TX and RX */
5597 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5598 1.405 knakahar wmq = &sc->sc_queue[i];
5599 1.405 knakahar qid = wmq->wmq_id;
5600 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
5601 1.405 knakahar
5602 1.405 knakahar ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
5603 1.405 knakahar IVAR_TX_MASK_Q_82574(qid));
5604 1.405 knakahar ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
5605 1.405 knakahar IVAR_RX_MASK_Q_82574(qid));
5606 1.364 knakahar }
5607 1.364 knakahar /* Link status */
5608 1.388 msaitoh ivar |= __SHIFTIN((IVAR_VALID_82574
5609 1.388 msaitoh | sc->sc_link_intr_idx), IVAR_OTHER_MASK);
5610 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR, ivar | IVAR_INT_ON_ALL_WB);
5611 1.335 msaitoh } else {
5612 1.335 msaitoh /* Interrupt control */
5613 1.388 msaitoh CSR_WRITE(sc, WMREG_GPIE, GPIE_NSICR | GPIE_MULTI_MSIX
5614 1.388 msaitoh | GPIE_EIAME | GPIE_PBA);
5615 1.335 msaitoh
5616 1.335 msaitoh switch (sc->sc_type) {
5617 1.335 msaitoh case WM_T_82580:
5618 1.335 msaitoh case WM_T_I350:
5619 1.335 msaitoh case WM_T_I354:
5620 1.335 msaitoh case WM_T_I210:
5621 1.335 msaitoh case WM_T_I211:
5622 1.405 knakahar /* TX and RX */
5623 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5624 1.405 knakahar wmq = &sc->sc_queue[i];
5625 1.405 knakahar qid = wmq->wmq_id;
5626 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
5627 1.405 knakahar
5628 1.364 knakahar ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
5629 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q(qid);
5630 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5631 1.388 msaitoh | IVAR_VALID),
5632 1.388 msaitoh IVAR_TX_MASK_Q(qid));
5633 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q(qid);
5634 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5635 1.388 msaitoh | IVAR_VALID),
5636 1.388 msaitoh IVAR_RX_MASK_Q(qid));
5637 1.364 knakahar CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
5638 1.364 knakahar }
5639 1.335 msaitoh break;
5640 1.335 msaitoh case WM_T_82576:
5641 1.405 knakahar /* TX and RX */
5642 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5643 1.405 knakahar wmq = &sc->sc_queue[i];
5644 1.405 knakahar qid = wmq->wmq_id;
5645 1.405 knakahar qintr_idx = wmq->wmq_intr_idx;
5646 1.405 knakahar
5647 1.388 msaitoh ivar = CSR_READ(sc,
5648 1.388 msaitoh WMREG_IVAR_Q_82576(qid));
5649 1.364 knakahar ivar &= ~IVAR_TX_MASK_Q_82576(qid);
5650 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5651 1.388 msaitoh | IVAR_VALID),
5652 1.388 msaitoh IVAR_TX_MASK_Q_82576(qid));
5653 1.364 knakahar ivar &= ~IVAR_RX_MASK_Q_82576(qid);
5654 1.405 knakahar ivar |= __SHIFTIN((qintr_idx
5655 1.388 msaitoh | IVAR_VALID),
5656 1.388 msaitoh IVAR_RX_MASK_Q_82576(qid));
5657 1.388 msaitoh CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
5658 1.388 msaitoh ivar);
5659 1.364 knakahar }
5660 1.335 msaitoh break;
5661 1.335 msaitoh default:
5662 1.335 msaitoh break;
5663 1.335 msaitoh }
5664 1.335 msaitoh
5665 1.335 msaitoh /* Link status */
5666 1.364 knakahar ivar = __SHIFTIN((sc->sc_link_intr_idx | IVAR_VALID),
5667 1.335 msaitoh IVAR_MISC_OTHER);
5668 1.335 msaitoh CSR_WRITE(sc, WMREG_IVAR_MISC, ivar);
5669 1.335 msaitoh }
5670 1.365 knakahar
5671 1.502 knakahar if (wm_is_using_multiqueue(sc)) {
5672 1.365 knakahar wm_init_rss(sc);
5673 1.365 knakahar
5674 1.365 knakahar /*
5675 1.365 knakahar ** NOTE: Receive Full-Packet Checksum Offload
5676 1.365 knakahar ** is mutually exclusive with Multiqueue. However
5677 1.365 knakahar ** this is not the same as TCP/IP checksums which
5678 1.365 knakahar ** still work.
5679 1.365 knakahar */
5680 1.365 knakahar reg = CSR_READ(sc, WMREG_RXCSUM);
5681 1.365 knakahar reg |= RXCSUM_PCSD;
5682 1.365 knakahar CSR_WRITE(sc, WMREG_RXCSUM, reg);
5683 1.365 knakahar }
5684 1.335 msaitoh }
5685 1.335 msaitoh
5686 1.281 msaitoh /* Set up the interrupt registers. */
5687 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
5688 1.281 msaitoh sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
5689 1.281 msaitoh ICR_RXO | ICR_RXT0;
5690 1.502 knakahar if (wm_is_using_msix(sc)) {
5691 1.335 msaitoh uint32_t mask;
5692 1.405 knakahar struct wm_queue *wmq;
5693 1.388 msaitoh
5694 1.335 msaitoh switch (sc->sc_type) {
5695 1.335 msaitoh case WM_T_82574:
5696 1.486 knakahar mask = 0;
5697 1.486 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5698 1.486 knakahar wmq = &sc->sc_queue[i];
5699 1.486 knakahar mask |= ICR_TXQ(wmq->wmq_id);
5700 1.486 knakahar mask |= ICR_RXQ(wmq->wmq_id);
5701 1.486 knakahar }
5702 1.486 knakahar mask |= ICR_OTHER;
5703 1.486 knakahar CSR_WRITE(sc, WMREG_EIAC_82574, mask);
5704 1.486 knakahar CSR_WRITE(sc, WMREG_IMS, mask | ICR_LSC);
5705 1.335 msaitoh break;
5706 1.335 msaitoh default:
5707 1.364 knakahar if (sc->sc_type == WM_T_82575) {
5708 1.364 knakahar mask = 0;
5709 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5710 1.405 knakahar wmq = &sc->sc_queue[i];
5711 1.405 knakahar mask |= EITR_TX_QUEUE(wmq->wmq_id);
5712 1.405 knakahar mask |= EITR_RX_QUEUE(wmq->wmq_id);
5713 1.364 knakahar }
5714 1.364 knakahar mask |= EITR_OTHER;
5715 1.364 knakahar } else {
5716 1.364 knakahar mask = 0;
5717 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5718 1.405 knakahar wmq = &sc->sc_queue[i];
5719 1.405 knakahar mask |= 1 << wmq->wmq_intr_idx;
5720 1.364 knakahar }
5721 1.364 knakahar mask |= 1 << sc->sc_link_intr_idx;
5722 1.364 knakahar }
5723 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, mask);
5724 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAM, mask);
5725 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, mask);
5726 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
5727 1.335 msaitoh break;
5728 1.335 msaitoh }
5729 1.335 msaitoh } else
5730 1.335 msaitoh CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
5731 1.232 bouyer
5732 1.281 msaitoh /* Set up the inter-packet gap. */
5733 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
5734 1.232 bouyer
5735 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
5736 1.491 knakahar for (int qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5737 1.491 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5738 1.491 knakahar wm_itrs_writereg(sc, wmq);
5739 1.491 knakahar }
5740 1.491 knakahar /*
5741 1.491 knakahar * Link interrupts occur much less than TX
5742 1.491 knakahar * interrupts and RX interrupts. So, we don't
5743 1.491 knakahar * tune EINTR(WM_MSIX_LINKINTR_IDX) value like
5744 1.491 knakahar * FreeBSD's if_igb.
5745 1.491 knakahar */
5746 1.281 msaitoh }
5747 1.232 bouyer
5748 1.281 msaitoh /* Set the VLAN ethernetype. */
5749 1.281 msaitoh CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
5750 1.232 bouyer
5751 1.281 msaitoh /*
5752 1.281 msaitoh * Set up the transmit control register; we start out with
5753 1.281 msaitoh * a collision distance suitable for FDX, but update it whe
5754 1.281 msaitoh * we resolve the media type.
5755 1.281 msaitoh */
5756 1.281 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
5757 1.281 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
5758 1.281 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5759 1.281 msaitoh if (sc->sc_type >= WM_T_82571)
5760 1.281 msaitoh sc->sc_tctl |= TCTL_MULR;
5761 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5762 1.232 bouyer
5763 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5764 1.281 msaitoh /* Write TDT after TCTL.EN is set. See the document. */
5765 1.361 knakahar CSR_WRITE(sc, WMREG_TDT(0), 0);
5766 1.232 bouyer }
5767 1.232 bouyer
5768 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
5769 1.281 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
5770 1.281 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
5771 1.281 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
5772 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
5773 1.272 ozaki }
5774 1.272 ozaki
5775 1.281 msaitoh /* Set the media. */
5776 1.281 msaitoh if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
5777 1.281 msaitoh goto out;
5778 1.281 msaitoh
5779 1.281 msaitoh /* Configure for OS presence */
5780 1.281 msaitoh wm_init_manageability(sc);
5781 1.232 bouyer
5782 1.281 msaitoh /*
5783 1.281 msaitoh * Set up the receive control register; we actually program
5784 1.281 msaitoh * the register when we set the receive filter. Use multicast
5785 1.281 msaitoh * address offset type 0.
5786 1.281 msaitoh *
5787 1.281 msaitoh * Only the i82544 has the ability to strip the incoming
5788 1.281 msaitoh * CRC, so we don't enable that feature.
5789 1.281 msaitoh */
5790 1.281 msaitoh sc->sc_mchash_type = 0;
5791 1.281 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
5792 1.281 msaitoh | RCTL_MO(sc->sc_mchash_type);
5793 1.281 msaitoh
5794 1.281 msaitoh /*
5795 1.466 knakahar * 82574 use one buffer extended Rx descriptor.
5796 1.466 knakahar */
5797 1.466 knakahar if (sc->sc_type == WM_T_82574)
5798 1.466 knakahar sc->sc_rctl |= RCTL_DTYP_ONEBUF;
5799 1.466 knakahar
5800 1.466 knakahar /*
5801 1.281 msaitoh * The I350 has a bug where it always strips the CRC whether
5802 1.281 msaitoh * asked to or not. So ask for stripped CRC here and cope in rxeof
5803 1.281 msaitoh */
5804 1.281 msaitoh if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
5805 1.281 msaitoh || (sc->sc_type == WM_T_I210))
5806 1.281 msaitoh sc->sc_rctl |= RCTL_SECRC;
5807 1.281 msaitoh
5808 1.281 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
5809 1.281 msaitoh && (ifp->if_mtu > ETHERMTU)) {
5810 1.281 msaitoh sc->sc_rctl |= RCTL_LPE;
5811 1.281 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
5812 1.281 msaitoh CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
5813 1.281 msaitoh }
5814 1.281 msaitoh
5815 1.281 msaitoh if (MCLBYTES == 2048) {
5816 1.281 msaitoh sc->sc_rctl |= RCTL_2k;
5817 1.281 msaitoh } else {
5818 1.281 msaitoh if (sc->sc_type >= WM_T_82543) {
5819 1.281 msaitoh switch (MCLBYTES) {
5820 1.281 msaitoh case 4096:
5821 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
5822 1.281 msaitoh break;
5823 1.281 msaitoh case 8192:
5824 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
5825 1.281 msaitoh break;
5826 1.281 msaitoh case 16384:
5827 1.281 msaitoh sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
5828 1.281 msaitoh break;
5829 1.281 msaitoh default:
5830 1.281 msaitoh panic("wm_init: MCLBYTES %d unsupported",
5831 1.281 msaitoh MCLBYTES);
5832 1.281 msaitoh break;
5833 1.281 msaitoh }
5834 1.281 msaitoh } else panic("wm_init: i82542 requires MCLBYTES = 2048");
5835 1.281 msaitoh }
5836 1.281 msaitoh
5837 1.281 msaitoh /* Enable ECC */
5838 1.281 msaitoh switch (sc->sc_type) {
5839 1.281 msaitoh case WM_T_82571:
5840 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBA_ECC);
5841 1.281 msaitoh reg |= PBA_ECC_CORR_EN;
5842 1.281 msaitoh CSR_WRITE(sc, WMREG_PBA_ECC, reg);
5843 1.281 msaitoh break;
5844 1.281 msaitoh case WM_T_PCH_LPT:
5845 1.392 msaitoh case WM_T_PCH_SPT:
5846 1.281 msaitoh reg = CSR_READ(sc, WMREG_PBECCSTS);
5847 1.281 msaitoh reg |= PBECCSTS_UNCORR_ECC_ENABLE;
5848 1.281 msaitoh CSR_WRITE(sc, WMREG_PBECCSTS, reg);
5849 1.281 msaitoh
5850 1.444 msaitoh sc->sc_ctrl |= CTRL_MEHE;
5851 1.444 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5852 1.281 msaitoh break;
5853 1.281 msaitoh default:
5854 1.281 msaitoh break;
5855 1.232 bouyer }
5856 1.281 msaitoh
5857 1.548 msaitoh /*
5858 1.548 msaitoh * Set the receive filter.
5859 1.548 msaitoh *
5860 1.548 msaitoh * For 82575 and 82576, the RX descriptors must be initialized after
5861 1.548 msaitoh * the setting of RCTL.EN in wm_set_filter()
5862 1.548 msaitoh */
5863 1.548 msaitoh wm_set_filter(sc);
5864 1.548 msaitoh
5865 1.281 msaitoh /* On 575 and later set RDT only if RX enabled */
5866 1.362 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
5867 1.364 knakahar int qidx;
5868 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5869 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[qidx].wmq_rxq;
5870 1.364 knakahar for (i = 0; i < WM_NRXDESC; i++) {
5871 1.413 skrll mutex_enter(rxq->rxq_lock);
5872 1.364 knakahar wm_init_rxdesc(rxq, i);
5873 1.413 skrll mutex_exit(rxq->rxq_lock);
5874 1.364 knakahar
5875 1.364 knakahar }
5876 1.364 knakahar }
5877 1.362 knakahar }
5878 1.281 msaitoh
5879 1.537 knakahar wm_unset_stopping_flags(sc);
5880 1.281 msaitoh
5881 1.281 msaitoh /* Start the one second link check clock. */
5882 1.281 msaitoh callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
5883 1.281 msaitoh
5884 1.281 msaitoh /* ...all done! */
5885 1.281 msaitoh ifp->if_flags |= IFF_RUNNING;
5886 1.281 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
5887 1.281 msaitoh
5888 1.281 msaitoh out:
5889 1.281 msaitoh sc->sc_if_flags = ifp->if_flags;
5890 1.281 msaitoh if (error)
5891 1.281 msaitoh log(LOG_ERR, "%s: interface not running\n",
5892 1.281 msaitoh device_xname(sc->sc_dev));
5893 1.281 msaitoh return error;
5894 1.232 bouyer }
5895 1.232 bouyer
5896 1.232 bouyer /*
5897 1.281 msaitoh * wm_stop: [ifnet interface function]
5898 1.1 thorpej *
5899 1.281 msaitoh * Stop transmission on the interface.
5900 1.1 thorpej */
5901 1.47 thorpej static void
5902 1.281 msaitoh wm_stop(struct ifnet *ifp, int disable)
5903 1.1 thorpej {
5904 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5905 1.1 thorpej
5906 1.357 knakahar WM_CORE_LOCK(sc);
5907 1.281 msaitoh wm_stop_locked(ifp, disable);
5908 1.357 knakahar WM_CORE_UNLOCK(sc);
5909 1.1 thorpej }
5910 1.1 thorpej
5911 1.281 msaitoh static void
5912 1.281 msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
5913 1.213 msaitoh {
5914 1.213 msaitoh struct wm_softc *sc = ifp->if_softc;
5915 1.281 msaitoh struct wm_txsoft *txs;
5916 1.364 knakahar int i, qidx;
5917 1.281 msaitoh
5918 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
5919 1.392 msaitoh device_xname(sc->sc_dev), __func__));
5920 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
5921 1.281 msaitoh
5922 1.537 knakahar wm_set_stopping_flags(sc);
5923 1.272 ozaki
5924 1.281 msaitoh /* Stop the one second clock. */
5925 1.281 msaitoh callout_stop(&sc->sc_tick_ch);
5926 1.213 msaitoh
5927 1.281 msaitoh /* Stop the 82547 Tx FIFO stall check timer. */
5928 1.281 msaitoh if (sc->sc_type == WM_T_82547)
5929 1.281 msaitoh callout_stop(&sc->sc_txfifo_ch);
5930 1.217 dyoung
5931 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
5932 1.281 msaitoh /* Down the MII. */
5933 1.281 msaitoh mii_down(&sc->sc_mii);
5934 1.281 msaitoh } else {
5935 1.281 msaitoh #if 0
5936 1.281 msaitoh /* Should we clear PHY's status properly? */
5937 1.281 msaitoh wm_reset(sc);
5938 1.281 msaitoh #endif
5939 1.272 ozaki }
5940 1.213 msaitoh
5941 1.281 msaitoh /* Stop the transmit and receive processes. */
5942 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, 0);
5943 1.281 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
5944 1.281 msaitoh sc->sc_rctl &= ~RCTL_EN;
5945 1.281 msaitoh
5946 1.281 msaitoh /*
5947 1.281 msaitoh * Clear the interrupt mask to ensure the device cannot assert its
5948 1.281 msaitoh * interrupt line.
5949 1.335 msaitoh * Clear sc->sc_icr to ensure wm_intr_legacy() makes no attempt to
5950 1.335 msaitoh * service any currently pending or shared interrupt.
5951 1.281 msaitoh */
5952 1.281 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
5953 1.281 msaitoh sc->sc_icr = 0;
5954 1.502 knakahar if (wm_is_using_msix(sc)) {
5955 1.335 msaitoh if (sc->sc_type != WM_T_82574) {
5956 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
5957 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC, 0);
5958 1.335 msaitoh } else
5959 1.335 msaitoh CSR_WRITE(sc, WMREG_EIAC_82574, 0);
5960 1.335 msaitoh }
5961 1.281 msaitoh
5962 1.281 msaitoh /* Release any queued transmit buffers. */
5963 1.405 knakahar for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
5964 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[qidx];
5965 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
5966 1.413 skrll mutex_enter(txq->txq_lock);
5967 1.562 knakahar txq->txq_watchdog = false; /* ensure watchdog disabled */
5968 1.364 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
5969 1.364 knakahar txs = &txq->txq_soft[i];
5970 1.364 knakahar if (txs->txs_mbuf != NULL) {
5971 1.388 msaitoh bus_dmamap_unload(sc->sc_dmat,txs->txs_dmamap);
5972 1.364 knakahar m_freem(txs->txs_mbuf);
5973 1.364 knakahar txs->txs_mbuf = NULL;
5974 1.364 knakahar }
5975 1.281 msaitoh }
5976 1.413 skrll mutex_exit(txq->txq_lock);
5977 1.281 msaitoh }
5978 1.217 dyoung
5979 1.281 msaitoh /* Mark the interface as down and cancel the watchdog timer. */
5980 1.281 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
5981 1.213 msaitoh
5982 1.357 knakahar if (disable) {
5983 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
5984 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
5985 1.413 skrll mutex_enter(rxq->rxq_lock);
5986 1.364 knakahar wm_rxdrain(rxq);
5987 1.413 skrll mutex_exit(rxq->rxq_lock);
5988 1.364 knakahar }
5989 1.357 knakahar }
5990 1.272 ozaki
5991 1.281 msaitoh #if 0 /* notyet */
5992 1.281 msaitoh if (sc->sc_type >= WM_T_82544)
5993 1.281 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
5994 1.281 msaitoh #endif
5995 1.213 msaitoh }
5996 1.213 msaitoh
5997 1.47 thorpej static void
5998 1.281 msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
5999 1.1 thorpej {
6000 1.281 msaitoh struct mbuf *m;
6001 1.1 thorpej int i;
6002 1.1 thorpej
6003 1.281 msaitoh log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
6004 1.281 msaitoh for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
6005 1.281 msaitoh log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
6006 1.281 msaitoh "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
6007 1.281 msaitoh m->m_data, m->m_len, m->m_flags);
6008 1.281 msaitoh log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
6009 1.281 msaitoh i, i == 1 ? "" : "s");
6010 1.281 msaitoh }
6011 1.272 ozaki
6012 1.281 msaitoh /*
6013 1.281 msaitoh * wm_82547_txfifo_stall:
6014 1.281 msaitoh *
6015 1.281 msaitoh * Callout used to wait for the 82547 Tx FIFO to drain,
6016 1.281 msaitoh * reset the FIFO pointers, and restart packet transmission.
6017 1.281 msaitoh */
6018 1.281 msaitoh static void
6019 1.281 msaitoh wm_82547_txfifo_stall(void *arg)
6020 1.281 msaitoh {
6021 1.281 msaitoh struct wm_softc *sc = arg;
6022 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6023 1.1 thorpej
6024 1.413 skrll mutex_enter(txq->txq_lock);
6025 1.1 thorpej
6026 1.429 knakahar if (txq->txq_stopping)
6027 1.281 msaitoh goto out;
6028 1.1 thorpej
6029 1.356 knakahar if (txq->txq_fifo_stall) {
6030 1.361 knakahar if (CSR_READ(sc, WMREG_TDT(0)) == CSR_READ(sc, WMREG_TDH(0)) &&
6031 1.281 msaitoh CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
6032 1.281 msaitoh CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
6033 1.281 msaitoh /*
6034 1.281 msaitoh * Packets have drained. Stop transmitter, reset
6035 1.281 msaitoh * FIFO pointers, restart transmitter, and kick
6036 1.281 msaitoh * the packet queue.
6037 1.281 msaitoh */
6038 1.281 msaitoh uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
6039 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
6040 1.356 knakahar CSR_WRITE(sc, WMREG_TDFT, txq->txq_fifo_addr);
6041 1.356 knakahar CSR_WRITE(sc, WMREG_TDFH, txq->txq_fifo_addr);
6042 1.356 knakahar CSR_WRITE(sc, WMREG_TDFTS, txq->txq_fifo_addr);
6043 1.356 knakahar CSR_WRITE(sc, WMREG_TDFHS, txq->txq_fifo_addr);
6044 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, tctl);
6045 1.281 msaitoh CSR_WRITE_FLUSH(sc);
6046 1.1 thorpej
6047 1.356 knakahar txq->txq_fifo_head = 0;
6048 1.356 knakahar txq->txq_fifo_stall = 0;
6049 1.281 msaitoh wm_start_locked(&sc->sc_ethercom.ec_if);
6050 1.281 msaitoh } else {
6051 1.281 msaitoh /*
6052 1.281 msaitoh * Still waiting for packets to drain; try again in
6053 1.281 msaitoh * another tick.
6054 1.281 msaitoh */
6055 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
6056 1.20 thorpej }
6057 1.281 msaitoh }
6058 1.1 thorpej
6059 1.281 msaitoh out:
6060 1.413 skrll mutex_exit(txq->txq_lock);
6061 1.281 msaitoh }
6062 1.1 thorpej
6063 1.281 msaitoh /*
6064 1.281 msaitoh * wm_82547_txfifo_bugchk:
6065 1.281 msaitoh *
6066 1.281 msaitoh * Check for bug condition in the 82547 Tx FIFO. We need to
6067 1.281 msaitoh * prevent enqueueing a packet that would wrap around the end
6068 1.281 msaitoh * if the Tx FIFO ring buffer, otherwise the chip will croak.
6069 1.281 msaitoh *
6070 1.281 msaitoh * We do this by checking the amount of space before the end
6071 1.281 msaitoh * of the Tx FIFO buffer. If the packet will not fit, we "stall"
6072 1.281 msaitoh * the Tx FIFO, wait for all remaining packets to drain, reset
6073 1.281 msaitoh * the internal FIFO pointers to the beginning, and restart
6074 1.281 msaitoh * transmission on the interface.
6075 1.281 msaitoh */
6076 1.281 msaitoh #define WM_FIFO_HDR 0x10
6077 1.281 msaitoh #define WM_82547_PAD_LEN 0x3e0
6078 1.281 msaitoh static int
6079 1.281 msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
6080 1.281 msaitoh {
6081 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
6082 1.356 knakahar int space = txq->txq_fifo_size - txq->txq_fifo_head;
6083 1.281 msaitoh int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
6084 1.1 thorpej
6085 1.281 msaitoh /* Just return if already stalled. */
6086 1.356 knakahar if (txq->txq_fifo_stall)
6087 1.281 msaitoh return 1;
6088 1.1 thorpej
6089 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
6090 1.281 msaitoh /* Stall only occurs in half-duplex mode. */
6091 1.281 msaitoh goto send_packet;
6092 1.281 msaitoh }
6093 1.1 thorpej
6094 1.281 msaitoh if (len >= WM_82547_PAD_LEN + space) {
6095 1.356 knakahar txq->txq_fifo_stall = 1;
6096 1.281 msaitoh callout_schedule(&sc->sc_txfifo_ch, 1);
6097 1.281 msaitoh return 1;
6098 1.1 thorpej }
6099 1.1 thorpej
6100 1.281 msaitoh send_packet:
6101 1.356 knakahar txq->txq_fifo_head += len;
6102 1.356 knakahar if (txq->txq_fifo_head >= txq->txq_fifo_size)
6103 1.356 knakahar txq->txq_fifo_head -= txq->txq_fifo_size;
6104 1.1 thorpej
6105 1.281 msaitoh return 0;
6106 1.1 thorpej }
6107 1.1 thorpej
6108 1.353 knakahar static int
6109 1.362 knakahar wm_alloc_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
6110 1.354 knakahar {
6111 1.354 knakahar int error;
6112 1.354 knakahar
6113 1.354 knakahar /*
6114 1.354 knakahar * Allocate the control data structures, and create and load the
6115 1.354 knakahar * DMA map for it.
6116 1.354 knakahar *
6117 1.354 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
6118 1.354 knakahar * memory. So must Rx descriptors. We simplify by allocating
6119 1.354 knakahar * both sets within the same 4G segment.
6120 1.354 knakahar */
6121 1.399 knakahar if (sc->sc_type < WM_T_82544)
6122 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82542;
6123 1.399 knakahar else
6124 1.356 knakahar WM_NTXDESC(txq) = WM_NTXDESC_82544;
6125 1.398 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
6126 1.398 knakahar txq->txq_descsize = sizeof(nq_txdesc_t);
6127 1.398 knakahar else
6128 1.398 knakahar txq->txq_descsize = sizeof(wiseman_txdesc_t);
6129 1.354 knakahar
6130 1.399 knakahar if ((error = bus_dmamem_alloc(sc->sc_dmat, WM_TXDESCS_SIZE(txq),
6131 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &txq->txq_desc_seg,
6132 1.388 msaitoh 1, &txq->txq_desc_rseg, 0)) != 0) {
6133 1.354 knakahar aprint_error_dev(sc->sc_dev,
6134 1.354 knakahar "unable to allocate TX control data, error = %d\n",
6135 1.354 knakahar error);
6136 1.354 knakahar goto fail_0;
6137 1.354 knakahar }
6138 1.354 knakahar
6139 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &txq->txq_desc_seg,
6140 1.399 knakahar txq->txq_desc_rseg, WM_TXDESCS_SIZE(txq),
6141 1.356 knakahar (void **)&txq->txq_descs_u, BUS_DMA_COHERENT)) != 0) {
6142 1.354 knakahar aprint_error_dev(sc->sc_dev,
6143 1.354 knakahar "unable to map TX control data, error = %d\n", error);
6144 1.354 knakahar goto fail_1;
6145 1.354 knakahar }
6146 1.354 knakahar
6147 1.399 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_TXDESCS_SIZE(txq), 1,
6148 1.399 knakahar WM_TXDESCS_SIZE(txq), 0, 0, &txq->txq_desc_dmamap)) != 0) {
6149 1.354 knakahar aprint_error_dev(sc->sc_dev,
6150 1.354 knakahar "unable to create TX control data DMA map, error = %d\n",
6151 1.354 knakahar error);
6152 1.354 knakahar goto fail_2;
6153 1.354 knakahar }
6154 1.354 knakahar
6155 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, txq->txq_desc_dmamap,
6156 1.399 knakahar txq->txq_descs_u, WM_TXDESCS_SIZE(txq), NULL, 0)) != 0) {
6157 1.354 knakahar aprint_error_dev(sc->sc_dev,
6158 1.354 knakahar "unable to load TX control data DMA map, error = %d\n",
6159 1.354 knakahar error);
6160 1.354 knakahar goto fail_3;
6161 1.354 knakahar }
6162 1.354 knakahar
6163 1.354 knakahar return 0;
6164 1.354 knakahar
6165 1.354 knakahar fail_3:
6166 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
6167 1.354 knakahar fail_2:
6168 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
6169 1.399 knakahar WM_TXDESCS_SIZE(txq));
6170 1.354 knakahar fail_1:
6171 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
6172 1.354 knakahar fail_0:
6173 1.354 knakahar return error;
6174 1.354 knakahar }
6175 1.354 knakahar
6176 1.354 knakahar static void
6177 1.362 knakahar wm_free_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
6178 1.354 knakahar {
6179 1.354 knakahar
6180 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, txq->txq_desc_dmamap);
6181 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
6182 1.356 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
6183 1.399 knakahar WM_TXDESCS_SIZE(txq));
6184 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
6185 1.354 knakahar }
6186 1.354 knakahar
6187 1.354 knakahar static int
6188 1.362 knakahar wm_alloc_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
6189 1.353 knakahar {
6190 1.353 knakahar int error;
6191 1.466 knakahar size_t rxq_descs_size;
6192 1.353 knakahar
6193 1.353 knakahar /*
6194 1.353 knakahar * Allocate the control data structures, and create and load the
6195 1.353 knakahar * DMA map for it.
6196 1.353 knakahar *
6197 1.353 knakahar * NOTE: All Tx descriptors must be in the same 4G segment of
6198 1.353 knakahar * memory. So must Rx descriptors. We simplify by allocating
6199 1.353 knakahar * both sets within the same 4G segment.
6200 1.353 knakahar */
6201 1.466 knakahar rxq->rxq_ndesc = WM_NRXDESC;
6202 1.466 knakahar if (sc->sc_type == WM_T_82574)
6203 1.466 knakahar rxq->rxq_descsize = sizeof(ext_rxdesc_t);
6204 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
6205 1.466 knakahar rxq->rxq_descsize = sizeof(nq_rxdesc_t);
6206 1.466 knakahar else
6207 1.466 knakahar rxq->rxq_descsize = sizeof(wiseman_rxdesc_t);
6208 1.466 knakahar rxq_descs_size = rxq->rxq_descsize * rxq->rxq_ndesc;
6209 1.466 knakahar
6210 1.466 knakahar if ((error = bus_dmamem_alloc(sc->sc_dmat, rxq_descs_size,
6211 1.388 msaitoh PAGE_SIZE, (bus_size_t) 0x100000000ULL, &rxq->rxq_desc_seg,
6212 1.388 msaitoh 1, &rxq->rxq_desc_rseg, 0)) != 0) {
6213 1.353 knakahar aprint_error_dev(sc->sc_dev,
6214 1.354 knakahar "unable to allocate RX control data, error = %d\n",
6215 1.353 knakahar error);
6216 1.353 knakahar goto fail_0;
6217 1.353 knakahar }
6218 1.353 knakahar
6219 1.356 knakahar if ((error = bus_dmamem_map(sc->sc_dmat, &rxq->rxq_desc_seg,
6220 1.466 knakahar rxq->rxq_desc_rseg, rxq_descs_size,
6221 1.466 knakahar (void **)&rxq->rxq_descs_u, BUS_DMA_COHERENT)) != 0) {
6222 1.353 knakahar aprint_error_dev(sc->sc_dev,
6223 1.354 knakahar "unable to map RX control data, error = %d\n", error);
6224 1.353 knakahar goto fail_1;
6225 1.353 knakahar }
6226 1.353 knakahar
6227 1.466 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, rxq_descs_size, 1,
6228 1.466 knakahar rxq_descs_size, 0, 0, &rxq->rxq_desc_dmamap)) != 0) {
6229 1.353 knakahar aprint_error_dev(sc->sc_dev,
6230 1.354 knakahar "unable to create RX control data DMA map, error = %d\n",
6231 1.353 knakahar error);
6232 1.353 knakahar goto fail_2;
6233 1.353 knakahar }
6234 1.353 knakahar
6235 1.356 knakahar if ((error = bus_dmamap_load(sc->sc_dmat, rxq->rxq_desc_dmamap,
6236 1.466 knakahar rxq->rxq_descs_u, rxq_descs_size, NULL, 0)) != 0) {
6237 1.353 knakahar aprint_error_dev(sc->sc_dev,
6238 1.354 knakahar "unable to load RX control data DMA map, error = %d\n",
6239 1.353 knakahar error);
6240 1.353 knakahar goto fail_3;
6241 1.353 knakahar }
6242 1.353 knakahar
6243 1.353 knakahar return 0;
6244 1.353 knakahar
6245 1.353 knakahar fail_3:
6246 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
6247 1.353 knakahar fail_2:
6248 1.466 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs_u,
6249 1.466 knakahar rxq_descs_size);
6250 1.353 knakahar fail_1:
6251 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
6252 1.353 knakahar fail_0:
6253 1.353 knakahar return error;
6254 1.353 knakahar }
6255 1.353 knakahar
6256 1.353 knakahar static void
6257 1.362 knakahar wm_free_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
6258 1.353 knakahar {
6259 1.353 knakahar
6260 1.356 knakahar bus_dmamap_unload(sc->sc_dmat, rxq->rxq_desc_dmamap);
6261 1.356 knakahar bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
6262 1.466 knakahar bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs_u,
6263 1.466 knakahar rxq->rxq_descsize * rxq->rxq_ndesc);
6264 1.356 knakahar bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
6265 1.353 knakahar }
6266 1.353 knakahar
6267 1.354 knakahar
6268 1.353 knakahar static int
6269 1.362 knakahar wm_alloc_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
6270 1.353 knakahar {
6271 1.353 knakahar int i, error;
6272 1.353 knakahar
6273 1.353 knakahar /* Create the transmit buffer DMA maps. */
6274 1.356 knakahar WM_TXQUEUELEN(txq) =
6275 1.353 knakahar (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
6276 1.353 knakahar WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
6277 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
6278 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
6279 1.353 knakahar WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
6280 1.356 knakahar &txq->txq_soft[i].txs_dmamap)) != 0) {
6281 1.353 knakahar aprint_error_dev(sc->sc_dev,
6282 1.353 knakahar "unable to create Tx DMA map %d, error = %d\n",
6283 1.353 knakahar i, error);
6284 1.353 knakahar goto fail;
6285 1.353 knakahar }
6286 1.353 knakahar }
6287 1.353 knakahar
6288 1.353 knakahar return 0;
6289 1.353 knakahar
6290 1.353 knakahar fail:
6291 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
6292 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
6293 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
6294 1.356 knakahar txq->txq_soft[i].txs_dmamap);
6295 1.353 knakahar }
6296 1.353 knakahar return error;
6297 1.353 knakahar }
6298 1.353 knakahar
6299 1.353 knakahar static void
6300 1.362 knakahar wm_free_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
6301 1.353 knakahar {
6302 1.353 knakahar int i;
6303 1.353 knakahar
6304 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
6305 1.356 knakahar if (txq->txq_soft[i].txs_dmamap != NULL)
6306 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
6307 1.356 knakahar txq->txq_soft[i].txs_dmamap);
6308 1.353 knakahar }
6309 1.353 knakahar }
6310 1.353 knakahar
6311 1.353 knakahar static int
6312 1.362 knakahar wm_alloc_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
6313 1.353 knakahar {
6314 1.353 knakahar int i, error;
6315 1.353 knakahar
6316 1.353 knakahar /* Create the receive buffer DMA maps. */
6317 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
6318 1.353 knakahar if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
6319 1.353 knakahar MCLBYTES, 0, 0,
6320 1.356 knakahar &rxq->rxq_soft[i].rxs_dmamap)) != 0) {
6321 1.353 knakahar aprint_error_dev(sc->sc_dev,
6322 1.353 knakahar "unable to create Rx DMA map %d error = %d\n",
6323 1.353 knakahar i, error);
6324 1.353 knakahar goto fail;
6325 1.353 knakahar }
6326 1.356 knakahar rxq->rxq_soft[i].rxs_mbuf = NULL;
6327 1.353 knakahar }
6328 1.353 knakahar
6329 1.353 knakahar return 0;
6330 1.353 knakahar
6331 1.353 knakahar fail:
6332 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
6333 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
6334 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
6335 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
6336 1.353 knakahar }
6337 1.353 knakahar return error;
6338 1.353 knakahar }
6339 1.353 knakahar
6340 1.353 knakahar static void
6341 1.362 knakahar wm_free_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
6342 1.353 knakahar {
6343 1.353 knakahar int i;
6344 1.353 knakahar
6345 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
6346 1.356 knakahar if (rxq->rxq_soft[i].rxs_dmamap != NULL)
6347 1.353 knakahar bus_dmamap_destroy(sc->sc_dmat,
6348 1.356 knakahar rxq->rxq_soft[i].rxs_dmamap);
6349 1.353 knakahar }
6350 1.353 knakahar }
6351 1.353 knakahar
6352 1.353 knakahar /*
6353 1.353 knakahar * wm_alloc_quques:
6354 1.353 knakahar * Allocate {tx,rx}descs and {tx,rx} buffers
6355 1.353 knakahar */
6356 1.353 knakahar static int
6357 1.353 knakahar wm_alloc_txrx_queues(struct wm_softc *sc)
6358 1.353 knakahar {
6359 1.364 knakahar int i, error, tx_done, rx_done;
6360 1.353 knakahar
6361 1.405 knakahar sc->sc_queue = kmem_zalloc(sizeof(struct wm_queue) * sc->sc_nqueues,
6362 1.356 knakahar KM_SLEEP);
6363 1.405 knakahar if (sc->sc_queue == NULL) {
6364 1.405 knakahar aprint_error_dev(sc->sc_dev,"unable to allocate wm_queue\n");
6365 1.356 knakahar error = ENOMEM;
6366 1.356 knakahar goto fail_0;
6367 1.356 knakahar }
6368 1.364 knakahar
6369 1.405 knakahar /*
6370 1.405 knakahar * For transmission
6371 1.405 knakahar */
6372 1.364 knakahar error = 0;
6373 1.364 knakahar tx_done = 0;
6374 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
6375 1.417 knakahar #ifdef WM_EVENT_COUNTERS
6376 1.417 knakahar int j;
6377 1.417 knakahar const char *xname;
6378 1.417 knakahar #endif
6379 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
6380 1.364 knakahar txq->txq_sc = sc;
6381 1.362 knakahar txq->txq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
6382 1.408 knakahar
6383 1.362 knakahar error = wm_alloc_tx_descs(sc, txq);
6384 1.364 knakahar if (error)
6385 1.364 knakahar break;
6386 1.364 knakahar error = wm_alloc_tx_buffer(sc, txq);
6387 1.364 knakahar if (error) {
6388 1.364 knakahar wm_free_tx_descs(sc, txq);
6389 1.364 knakahar break;
6390 1.364 knakahar }
6391 1.403 knakahar txq->txq_interq = pcq_create(WM_TXINTERQSIZE, KM_SLEEP);
6392 1.403 knakahar if (txq->txq_interq == NULL) {
6393 1.403 knakahar wm_free_tx_descs(sc, txq);
6394 1.403 knakahar wm_free_tx_buffer(sc, txq);
6395 1.403 knakahar error = ENOMEM;
6396 1.403 knakahar break;
6397 1.403 knakahar }
6398 1.417 knakahar
6399 1.417 knakahar #ifdef WM_EVENT_COUNTERS
6400 1.417 knakahar xname = device_xname(sc->sc_dev);
6401 1.417 knakahar
6402 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txsstall, txq, i, xname);
6403 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txdstall, txq, i, xname);
6404 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txfifo_stall, txq, i, xname);
6405 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(txq, txdw, txq, i, xname);
6406 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(txq, txqe, txq, i, xname);
6407 1.417 knakahar
6408 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txipsum, txq, i, xname);
6409 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtusum, txq, i, xname);
6410 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtusum6, txq, i, xname);
6411 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtso, txq, i, xname);
6412 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtso6, txq, i, xname);
6413 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txtsopain, txq, i, xname);
6414 1.417 knakahar
6415 1.417 knakahar for (j = 0; j < WM_NTXSEGS; j++) {
6416 1.417 knakahar snprintf(txq->txq_txseg_evcnt_names[j],
6417 1.417 knakahar sizeof(txq->txq_txseg_evcnt_names[j]), "txq%02dtxseg%d", i, j);
6418 1.417 knakahar evcnt_attach_dynamic(&txq->txq_ev_txseg[j], EVCNT_TYPE_MISC,
6419 1.417 knakahar NULL, xname, txq->txq_txseg_evcnt_names[j]);
6420 1.417 knakahar }
6421 1.417 knakahar
6422 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, txdrop, txq, i, xname);
6423 1.417 knakahar
6424 1.417 knakahar WM_Q_MISC_EVCNT_ATTACH(txq, tu, txq, i, xname);
6425 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
6426 1.417 knakahar
6427 1.364 knakahar tx_done++;
6428 1.364 knakahar }
6429 1.353 knakahar if (error)
6430 1.356 knakahar goto fail_1;
6431 1.353 knakahar
6432 1.354 knakahar /*
6433 1.354 knakahar * For recieve
6434 1.354 knakahar */
6435 1.364 knakahar error = 0;
6436 1.364 knakahar rx_done = 0;
6437 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
6438 1.417 knakahar #ifdef WM_EVENT_COUNTERS
6439 1.417 knakahar const char *xname;
6440 1.417 knakahar #endif
6441 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
6442 1.364 knakahar rxq->rxq_sc = sc;
6443 1.362 knakahar rxq->rxq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
6444 1.414 knakahar
6445 1.364 knakahar error = wm_alloc_rx_descs(sc, rxq);
6446 1.364 knakahar if (error)
6447 1.364 knakahar break;
6448 1.356 knakahar
6449 1.364 knakahar error = wm_alloc_rx_buffer(sc, rxq);
6450 1.364 knakahar if (error) {
6451 1.364 knakahar wm_free_rx_descs(sc, rxq);
6452 1.364 knakahar break;
6453 1.364 knakahar }
6454 1.354 knakahar
6455 1.417 knakahar #ifdef WM_EVENT_COUNTERS
6456 1.417 knakahar xname = device_xname(sc->sc_dev);
6457 1.417 knakahar
6458 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxintr, rxq, i, xname);
6459 1.556 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxdefer, rxq, i, xname);
6460 1.417 knakahar
6461 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxipsum, rxq, i, xname);
6462 1.417 knakahar WM_Q_INTR_EVCNT_ATTACH(rxq, rxtusum, rxq, i, xname);
6463 1.417 knakahar #endif /* WM_EVENT_COUNTERS */
6464 1.417 knakahar
6465 1.364 knakahar rx_done++;
6466 1.364 knakahar }
6467 1.353 knakahar if (error)
6468 1.364 knakahar goto fail_2;
6469 1.353 knakahar
6470 1.353 knakahar return 0;
6471 1.353 knakahar
6472 1.356 knakahar fail_2:
6473 1.364 knakahar for (i = 0; i < rx_done; i++) {
6474 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
6475 1.364 knakahar wm_free_rx_buffer(sc, rxq);
6476 1.364 knakahar wm_free_rx_descs(sc, rxq);
6477 1.364 knakahar if (rxq->rxq_lock)
6478 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
6479 1.364 knakahar }
6480 1.356 knakahar fail_1:
6481 1.364 knakahar for (i = 0; i < tx_done; i++) {
6482 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
6483 1.403 knakahar pcq_destroy(txq->txq_interq);
6484 1.364 knakahar wm_free_tx_buffer(sc, txq);
6485 1.364 knakahar wm_free_tx_descs(sc, txq);
6486 1.364 knakahar if (txq->txq_lock)
6487 1.364 knakahar mutex_obj_free(txq->txq_lock);
6488 1.364 knakahar }
6489 1.405 knakahar
6490 1.405 knakahar kmem_free(sc->sc_queue,
6491 1.405 knakahar sizeof(struct wm_queue) * sc->sc_nqueues);
6492 1.356 knakahar fail_0:
6493 1.353 knakahar return error;
6494 1.353 knakahar }
6495 1.353 knakahar
6496 1.353 knakahar /*
6497 1.353 knakahar * wm_free_quques:
6498 1.353 knakahar * Free {tx,rx}descs and {tx,rx} buffers
6499 1.353 knakahar */
6500 1.353 knakahar static void
6501 1.353 knakahar wm_free_txrx_queues(struct wm_softc *sc)
6502 1.353 knakahar {
6503 1.364 knakahar int i;
6504 1.362 knakahar
6505 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
6506 1.405 knakahar struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
6507 1.477 knakahar
6508 1.477 knakahar #ifdef WM_EVENT_COUNTERS
6509 1.477 knakahar WM_Q_EVCNT_DETACH(rxq, rxintr, rxq, i);
6510 1.556 knakahar WM_Q_EVCNT_DETACH(rxq, rxdefer, rxq, i);
6511 1.477 knakahar WM_Q_EVCNT_DETACH(rxq, rxipsum, rxq, i);
6512 1.477 knakahar WM_Q_EVCNT_DETACH(rxq, rxtusum, rxq, i);
6513 1.477 knakahar #endif /* WM_EVENT_COUNTERS */
6514 1.477 knakahar
6515 1.364 knakahar wm_free_rx_buffer(sc, rxq);
6516 1.364 knakahar wm_free_rx_descs(sc, rxq);
6517 1.364 knakahar if (rxq->rxq_lock)
6518 1.364 knakahar mutex_obj_free(rxq->rxq_lock);
6519 1.364 knakahar }
6520 1.364 knakahar
6521 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
6522 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
6523 1.469 knakahar struct mbuf *m;
6524 1.477 knakahar #ifdef WM_EVENT_COUNTERS
6525 1.477 knakahar int j;
6526 1.477 knakahar
6527 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txsstall, txq, i);
6528 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txdstall, txq, i);
6529 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txfifo_stall, txq, i);
6530 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txdw, txq, i);
6531 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txqe, txq, i);
6532 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txipsum, txq, i);
6533 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txtusum, txq, i);
6534 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txtusum6, txq, i);
6535 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txtso, txq, i);
6536 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txtso6, txq, i);
6537 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txtsopain, txq, i);
6538 1.477 knakahar
6539 1.477 knakahar for (j = 0; j < WM_NTXSEGS; j++)
6540 1.477 knakahar evcnt_detach(&txq->txq_ev_txseg[j]);
6541 1.477 knakahar
6542 1.477 knakahar WM_Q_EVCNT_DETACH(txq, txdrop, txq, i);
6543 1.477 knakahar WM_Q_EVCNT_DETACH(txq, tu, txq, i);
6544 1.477 knakahar #endif /* WM_EVENT_COUNTERS */
6545 1.469 knakahar
6546 1.469 knakahar /* drain txq_interq */
6547 1.469 knakahar while ((m = pcq_get(txq->txq_interq)) != NULL)
6548 1.469 knakahar m_freem(m);
6549 1.469 knakahar pcq_destroy(txq->txq_interq);
6550 1.469 knakahar
6551 1.364 knakahar wm_free_tx_buffer(sc, txq);
6552 1.364 knakahar wm_free_tx_descs(sc, txq);
6553 1.364 knakahar if (txq->txq_lock)
6554 1.364 knakahar mutex_obj_free(txq->txq_lock);
6555 1.364 knakahar }
6556 1.405 knakahar
6557 1.405 knakahar kmem_free(sc->sc_queue, sizeof(struct wm_queue) * sc->sc_nqueues);
6558 1.353 knakahar }
6559 1.353 knakahar
6560 1.355 knakahar static void
6561 1.362 knakahar wm_init_tx_descs(struct wm_softc *sc __unused, struct wm_txqueue *txq)
6562 1.355 knakahar {
6563 1.355 knakahar
6564 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6565 1.355 knakahar
6566 1.355 knakahar /* Initialize the transmit descriptor ring. */
6567 1.398 knakahar memset(txq->txq_descs, 0, WM_TXDESCS_SIZE(txq));
6568 1.362 knakahar wm_cdtxsync(txq, 0, WM_NTXDESC(txq),
6569 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
6570 1.356 knakahar txq->txq_free = WM_NTXDESC(txq);
6571 1.356 knakahar txq->txq_next = 0;
6572 1.358 knakahar }
6573 1.358 knakahar
6574 1.358 knakahar static void
6575 1.405 knakahar wm_init_tx_regs(struct wm_softc *sc, struct wm_queue *wmq,
6576 1.405 knakahar struct wm_txqueue *txq)
6577 1.358 knakahar {
6578 1.358 knakahar
6579 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
6580 1.420 msaitoh device_xname(sc->sc_dev), __func__));
6581 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6582 1.355 knakahar
6583 1.355 knakahar if (sc->sc_type < WM_T_82543) {
6584 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(txq, 0));
6585 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(txq, 0));
6586 1.398 knakahar CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCS_SIZE(txq));
6587 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDH, 0);
6588 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TDT, 0);
6589 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
6590 1.355 knakahar } else {
6591 1.405 knakahar int qid = wmq->wmq_id;
6592 1.364 knakahar
6593 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAH(qid), WM_CDTXADDR_HI(txq, 0));
6594 1.364 knakahar CSR_WRITE(sc, WMREG_TDBAL(qid), WM_CDTXADDR_LO(txq, 0));
6595 1.398 knakahar CSR_WRITE(sc, WMREG_TDLEN(qid), WM_TXDESCS_SIZE(txq));
6596 1.364 knakahar CSR_WRITE(sc, WMREG_TDH(qid), 0);
6597 1.355 knakahar
6598 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
6599 1.355 knakahar /*
6600 1.355 knakahar * Don't write TDT before TCTL.EN is set.
6601 1.355 knakahar * See the document.
6602 1.355 knakahar */
6603 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_QUEUE_ENABLE
6604 1.355 knakahar | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
6605 1.355 knakahar | TXDCTL_WTHRESH(0));
6606 1.355 knakahar else {
6607 1.490 knakahar /* XXX should update with AIM? */
6608 1.490 knakahar CSR_WRITE(sc, WMREG_TIDV, wmq->wmq_itr / 4);
6609 1.355 knakahar if (sc->sc_type >= WM_T_82540) {
6610 1.355 knakahar /* should be same */
6611 1.490 knakahar CSR_WRITE(sc, WMREG_TADV, wmq->wmq_itr / 4);
6612 1.355 knakahar }
6613 1.355 knakahar
6614 1.364 knakahar CSR_WRITE(sc, WMREG_TDT(qid), 0);
6615 1.364 knakahar CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_PTHRESH(0) |
6616 1.355 knakahar TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
6617 1.355 knakahar }
6618 1.355 knakahar }
6619 1.355 knakahar }
6620 1.355 knakahar
6621 1.355 knakahar static void
6622 1.362 knakahar wm_init_tx_buffer(struct wm_softc *sc __unused, struct wm_txqueue *txq)
6623 1.355 knakahar {
6624 1.355 knakahar int i;
6625 1.355 knakahar
6626 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6627 1.355 knakahar
6628 1.355 knakahar /* Initialize the transmit job descriptors. */
6629 1.356 knakahar for (i = 0; i < WM_TXQUEUELEN(txq); i++)
6630 1.356 knakahar txq->txq_soft[i].txs_mbuf = NULL;
6631 1.356 knakahar txq->txq_sfree = WM_TXQUEUELEN(txq);
6632 1.356 knakahar txq->txq_snext = 0;
6633 1.356 knakahar txq->txq_sdirty = 0;
6634 1.355 knakahar }
6635 1.355 knakahar
6636 1.355 knakahar static void
6637 1.405 knakahar wm_init_tx_queue(struct wm_softc *sc, struct wm_queue *wmq,
6638 1.405 knakahar struct wm_txqueue *txq)
6639 1.355 knakahar {
6640 1.355 knakahar
6641 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
6642 1.355 knakahar
6643 1.355 knakahar /*
6644 1.355 knakahar * Set up some register offsets that are different between
6645 1.355 knakahar * the i82542 and the i82543 and later chips.
6646 1.355 knakahar */
6647 1.388 msaitoh if (sc->sc_type < WM_T_82543)
6648 1.356 knakahar txq->txq_tdt_reg = WMREG_OLD_TDT;
6649 1.388 msaitoh else
6650 1.405 knakahar txq->txq_tdt_reg = WMREG_TDT(wmq->wmq_id);
6651 1.355 knakahar
6652 1.362 knakahar wm_init_tx_descs(sc, txq);
6653 1.405 knakahar wm_init_tx_regs(sc, wmq, txq);
6654 1.362 knakahar wm_init_tx_buffer(sc, txq);
6655 1.562 knakahar
6656 1.562 knakahar txq->txq_watchdog = false;
6657 1.355 knakahar }
6658 1.355 knakahar
6659 1.355 knakahar static void
6660 1.405 knakahar wm_init_rx_regs(struct wm_softc *sc, struct wm_queue *wmq,
6661 1.405 knakahar struct wm_rxqueue *rxq)
6662 1.355 knakahar {
6663 1.355 knakahar
6664 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
6665 1.355 knakahar
6666 1.355 knakahar /*
6667 1.355 knakahar * Initialize the receive descriptor and receive job
6668 1.355 knakahar * descriptor rings.
6669 1.355 knakahar */
6670 1.355 knakahar if (sc->sc_type < WM_T_82543) {
6671 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(rxq, 0));
6672 1.356 knakahar CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(rxq, 0));
6673 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN0,
6674 1.466 knakahar rxq->rxq_descsize * rxq->rxq_ndesc);
6675 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
6676 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
6677 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
6678 1.355 knakahar
6679 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
6680 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
6681 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
6682 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
6683 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
6684 1.355 knakahar CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
6685 1.355 knakahar } else {
6686 1.405 knakahar int qid = wmq->wmq_id;
6687 1.364 knakahar
6688 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAH(qid), WM_CDRXADDR_HI(rxq, 0));
6689 1.364 knakahar CSR_WRITE(sc, WMREG_RDBAL(qid), WM_CDRXADDR_LO(rxq, 0));
6690 1.466 knakahar CSR_WRITE(sc, WMREG_RDLEN(qid), rxq->rxq_descsize * rxq->rxq_ndesc);
6691 1.355 knakahar
6692 1.355 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
6693 1.355 knakahar if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
6694 1.478 knakahar panic("%s: MCLBYTES %d unsupported for 82575 or higher\n", __func__, MCLBYTES);
6695 1.466 knakahar
6696 1.466 knakahar /* Currently, support SRRCTL_DESCTYPE_ADV_ONEBUF only. */
6697 1.466 knakahar CSR_WRITE(sc, WMREG_SRRCTL(qid), SRRCTL_DESCTYPE_ADV_ONEBUF
6698 1.355 knakahar | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
6699 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_QUEUE_ENABLE
6700 1.355 knakahar | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
6701 1.355 knakahar | RXDCTL_WTHRESH(1));
6702 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
6703 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
6704 1.355 knakahar } else {
6705 1.364 knakahar CSR_WRITE(sc, WMREG_RDH(qid), 0);
6706 1.364 knakahar CSR_WRITE(sc, WMREG_RDT(qid), 0);
6707 1.490 knakahar /* XXX should update with AIM? */
6708 1.490 knakahar CSR_WRITE(sc, WMREG_RDTR, (wmq->wmq_itr / 4) | RDTR_FPD);
6709 1.368 knakahar /* MUST be same */
6710 1.490 knakahar CSR_WRITE(sc, WMREG_RADV, wmq->wmq_itr / 4);
6711 1.364 knakahar CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_PTHRESH(0) |
6712 1.358 knakahar RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
6713 1.355 knakahar }
6714 1.355 knakahar }
6715 1.355 knakahar }
6716 1.355 knakahar
6717 1.355 knakahar static int
6718 1.362 knakahar wm_init_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
6719 1.355 knakahar {
6720 1.355 knakahar struct wm_rxsoft *rxs;
6721 1.355 knakahar int error, i;
6722 1.355 knakahar
6723 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
6724 1.355 knakahar
6725 1.466 knakahar for (i = 0; i < rxq->rxq_ndesc; i++) {
6726 1.356 knakahar rxs = &rxq->rxq_soft[i];
6727 1.355 knakahar if (rxs->rxs_mbuf == NULL) {
6728 1.362 knakahar if ((error = wm_add_rxbuf(rxq, i)) != 0) {
6729 1.355 knakahar log(LOG_ERR, "%s: unable to allocate or map "
6730 1.355 knakahar "rx buffer %d, error = %d\n",
6731 1.355 knakahar device_xname(sc->sc_dev), i, error);
6732 1.355 knakahar /*
6733 1.355 knakahar * XXX Should attempt to run with fewer receive
6734 1.355 knakahar * XXX buffers instead of just failing.
6735 1.355 knakahar */
6736 1.362 knakahar wm_rxdrain(rxq);
6737 1.355 knakahar return ENOMEM;
6738 1.355 knakahar }
6739 1.355 knakahar } else {
6740 1.355 knakahar /*
6741 1.548 msaitoh * For 82575 and 82576, the RX descriptors must be
6742 1.548 msaitoh * initialized after the setting of RCTL.EN in
6743 1.355 knakahar * wm_set_filter()
6744 1.355 knakahar */
6745 1.548 msaitoh if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
6746 1.548 msaitoh wm_init_rxdesc(rxq, i);
6747 1.355 knakahar }
6748 1.355 knakahar }
6749 1.356 knakahar rxq->rxq_ptr = 0;
6750 1.356 knakahar rxq->rxq_discard = 0;
6751 1.356 knakahar WM_RXCHAIN_RESET(rxq);
6752 1.355 knakahar
6753 1.355 knakahar return 0;
6754 1.355 knakahar }
6755 1.355 knakahar
6756 1.355 knakahar static int
6757 1.405 knakahar wm_init_rx_queue(struct wm_softc *sc, struct wm_queue *wmq,
6758 1.405 knakahar struct wm_rxqueue *rxq)
6759 1.355 knakahar {
6760 1.355 knakahar
6761 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
6762 1.355 knakahar
6763 1.355 knakahar /*
6764 1.355 knakahar * Set up some register offsets that are different between
6765 1.355 knakahar * the i82542 and the i82543 and later chips.
6766 1.355 knakahar */
6767 1.388 msaitoh if (sc->sc_type < WM_T_82543)
6768 1.356 knakahar rxq->rxq_rdt_reg = WMREG_OLD_RDT0;
6769 1.388 msaitoh else
6770 1.405 knakahar rxq->rxq_rdt_reg = WMREG_RDT(wmq->wmq_id);
6771 1.355 knakahar
6772 1.405 knakahar wm_init_rx_regs(sc, wmq, rxq);
6773 1.362 knakahar return wm_init_rx_buffer(sc, rxq);
6774 1.355 knakahar }
6775 1.355 knakahar
6776 1.355 knakahar /*
6777 1.355 knakahar * wm_init_quques:
6778 1.355 knakahar * Initialize {tx,rx}descs and {tx,rx} buffers
6779 1.355 knakahar */
6780 1.355 knakahar static int
6781 1.355 knakahar wm_init_txrx_queues(struct wm_softc *sc)
6782 1.355 knakahar {
6783 1.406 knakahar int i, error = 0;
6784 1.355 knakahar
6785 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
6786 1.392 msaitoh device_xname(sc->sc_dev), __func__));
6787 1.420 msaitoh
6788 1.405 knakahar for (i = 0; i < sc->sc_nqueues; i++) {
6789 1.405 knakahar struct wm_queue *wmq = &sc->sc_queue[i];
6790 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
6791 1.405 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
6792 1.405 knakahar
6793 1.495 knakahar /*
6794 1.495 knakahar * TODO
6795 1.495 knakahar * Currently, use constant variable instead of AIM.
6796 1.495 knakahar * Furthermore, the interrupt interval of multiqueue which use
6797 1.495 knakahar * polling mode is less than default value.
6798 1.495 knakahar * More tuning and AIM are required.
6799 1.495 knakahar */
6800 1.502 knakahar if (wm_is_using_multiqueue(sc))
6801 1.495 knakahar wmq->wmq_itr = 50;
6802 1.495 knakahar else
6803 1.495 knakahar wmq->wmq_itr = sc->sc_itr_init;
6804 1.495 knakahar wmq->wmq_set_itr = true;
6805 1.490 knakahar
6806 1.413 skrll mutex_enter(txq->txq_lock);
6807 1.405 knakahar wm_init_tx_queue(sc, wmq, txq);
6808 1.413 skrll mutex_exit(txq->txq_lock);
6809 1.355 knakahar
6810 1.413 skrll mutex_enter(rxq->rxq_lock);
6811 1.405 knakahar error = wm_init_rx_queue(sc, wmq, rxq);
6812 1.413 skrll mutex_exit(rxq->rxq_lock);
6813 1.364 knakahar if (error)
6814 1.364 knakahar break;
6815 1.364 knakahar }
6816 1.355 knakahar
6817 1.355 knakahar return error;
6818 1.355 knakahar }
6819 1.355 knakahar
6820 1.1 thorpej /*
6821 1.371 msaitoh * wm_tx_offload:
6822 1.371 msaitoh *
6823 1.371 msaitoh * Set up TCP/IP checksumming parameters for the
6824 1.371 msaitoh * specified packet.
6825 1.371 msaitoh */
6826 1.371 msaitoh static int
6827 1.498 knakahar wm_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
6828 1.498 knakahar struct wm_txsoft *txs, uint32_t *cmdp, uint8_t *fieldsp)
6829 1.371 msaitoh {
6830 1.371 msaitoh struct mbuf *m0 = txs->txs_mbuf;
6831 1.371 msaitoh struct livengood_tcpip_ctxdesc *t;
6832 1.371 msaitoh uint32_t ipcs, tucs, cmd, cmdlen, seg;
6833 1.371 msaitoh uint32_t ipcse;
6834 1.371 msaitoh struct ether_header *eh;
6835 1.371 msaitoh int offset, iphl;
6836 1.371 msaitoh uint8_t fields;
6837 1.371 msaitoh
6838 1.371 msaitoh /*
6839 1.371 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
6840 1.371 msaitoh * fields for the protocol headers.
6841 1.371 msaitoh */
6842 1.371 msaitoh
6843 1.371 msaitoh eh = mtod(m0, struct ether_header *);
6844 1.371 msaitoh switch (htons(eh->ether_type)) {
6845 1.371 msaitoh case ETHERTYPE_IP:
6846 1.371 msaitoh case ETHERTYPE_IPV6:
6847 1.371 msaitoh offset = ETHER_HDR_LEN;
6848 1.371 msaitoh break;
6849 1.371 msaitoh
6850 1.371 msaitoh case ETHERTYPE_VLAN:
6851 1.371 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
6852 1.371 msaitoh break;
6853 1.371 msaitoh
6854 1.371 msaitoh default:
6855 1.371 msaitoh /*
6856 1.371 msaitoh * Don't support this protocol or encapsulation.
6857 1.371 msaitoh */
6858 1.371 msaitoh *fieldsp = 0;
6859 1.371 msaitoh *cmdp = 0;
6860 1.371 msaitoh return 0;
6861 1.371 msaitoh }
6862 1.371 msaitoh
6863 1.371 msaitoh if ((m0->m_pkthdr.csum_flags &
6864 1.499 knakahar (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
6865 1.371 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
6866 1.371 msaitoh } else {
6867 1.371 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
6868 1.371 msaitoh }
6869 1.371 msaitoh ipcse = offset + iphl - 1;
6870 1.371 msaitoh
6871 1.371 msaitoh cmd = WTX_CMD_DEXT | WTX_DTYP_D;
6872 1.371 msaitoh cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
6873 1.371 msaitoh seg = 0;
6874 1.371 msaitoh fields = 0;
6875 1.371 msaitoh
6876 1.371 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
6877 1.371 msaitoh int hlen = offset + iphl;
6878 1.371 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
6879 1.371 msaitoh
6880 1.371 msaitoh if (__predict_false(m0->m_len <
6881 1.371 msaitoh (hlen + sizeof(struct tcphdr)))) {
6882 1.371 msaitoh /*
6883 1.371 msaitoh * TCP/IP headers are not in the first mbuf; we need
6884 1.371 msaitoh * to do this the slow and painful way. Let's just
6885 1.371 msaitoh * hope this doesn't happen very often.
6886 1.371 msaitoh */
6887 1.371 msaitoh struct tcphdr th;
6888 1.371 msaitoh
6889 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtsopain);
6890 1.371 msaitoh
6891 1.371 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
6892 1.371 msaitoh if (v4) {
6893 1.371 msaitoh struct ip ip;
6894 1.371 msaitoh
6895 1.371 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
6896 1.371 msaitoh ip.ip_len = 0;
6897 1.371 msaitoh m_copyback(m0,
6898 1.371 msaitoh offset + offsetof(struct ip, ip_len),
6899 1.371 msaitoh sizeof(ip.ip_len), &ip.ip_len);
6900 1.371 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
6901 1.371 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
6902 1.371 msaitoh } else {
6903 1.371 msaitoh struct ip6_hdr ip6;
6904 1.371 msaitoh
6905 1.371 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
6906 1.371 msaitoh ip6.ip6_plen = 0;
6907 1.371 msaitoh m_copyback(m0,
6908 1.371 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
6909 1.371 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
6910 1.371 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
6911 1.371 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
6912 1.371 msaitoh }
6913 1.371 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
6914 1.371 msaitoh sizeof(th.th_sum), &th.th_sum);
6915 1.371 msaitoh
6916 1.371 msaitoh hlen += th.th_off << 2;
6917 1.371 msaitoh } else {
6918 1.371 msaitoh /*
6919 1.371 msaitoh * TCP/IP headers are in the first mbuf; we can do
6920 1.371 msaitoh * this the easy way.
6921 1.371 msaitoh */
6922 1.371 msaitoh struct tcphdr *th;
6923 1.371 msaitoh
6924 1.371 msaitoh if (v4) {
6925 1.371 msaitoh struct ip *ip =
6926 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
6927 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6928 1.371 msaitoh
6929 1.371 msaitoh ip->ip_len = 0;
6930 1.371 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
6931 1.371 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
6932 1.371 msaitoh } else {
6933 1.371 msaitoh struct ip6_hdr *ip6 =
6934 1.371 msaitoh (void *)(mtod(m0, char *) + offset);
6935 1.371 msaitoh th = (void *)(mtod(m0, char *) + hlen);
6936 1.371 msaitoh
6937 1.371 msaitoh ip6->ip6_plen = 0;
6938 1.371 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
6939 1.371 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
6940 1.371 msaitoh }
6941 1.371 msaitoh hlen += th->th_off << 2;
6942 1.371 msaitoh }
6943 1.371 msaitoh
6944 1.371 msaitoh if (v4) {
6945 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso);
6946 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_IP;
6947 1.371 msaitoh } else {
6948 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso6);
6949 1.371 msaitoh ipcse = 0;
6950 1.371 msaitoh }
6951 1.371 msaitoh cmd |= WTX_TCPIP_CMD_TSE;
6952 1.371 msaitoh cmdlen |= WTX_TCPIP_CMD_TSE |
6953 1.371 msaitoh WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
6954 1.371 msaitoh seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
6955 1.371 msaitoh WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
6956 1.371 msaitoh }
6957 1.371 msaitoh
6958 1.371 msaitoh /*
6959 1.371 msaitoh * NOTE: Even if we're not using the IP or TCP/UDP checksum
6960 1.371 msaitoh * offload feature, if we load the context descriptor, we
6961 1.371 msaitoh * MUST provide valid values for IPCSS and TUCSS fields.
6962 1.371 msaitoh */
6963 1.371 msaitoh
6964 1.371 msaitoh ipcs = WTX_TCPIP_IPCSS(offset) |
6965 1.371 msaitoh WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
6966 1.371 msaitoh WTX_TCPIP_IPCSE(ipcse);
6967 1.388 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4 | M_CSUM_TSOv4)) {
6968 1.417 knakahar WM_Q_EVCNT_INCR(txq, txipsum);
6969 1.371 msaitoh fields |= WTX_IXSM;
6970 1.371 msaitoh }
6971 1.371 msaitoh
6972 1.371 msaitoh offset += iphl;
6973 1.371 msaitoh
6974 1.371 msaitoh if (m0->m_pkthdr.csum_flags &
6975 1.388 msaitoh (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TSOv4)) {
6976 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum);
6977 1.371 msaitoh fields |= WTX_TXSM;
6978 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6979 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6980 1.371 msaitoh M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
6981 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6982 1.371 msaitoh } else if ((m0->m_pkthdr.csum_flags &
6983 1.388 msaitoh (M_CSUM_TCPv6 | M_CSUM_UDPv6 | M_CSUM_TSOv6)) != 0) {
6984 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum6);
6985 1.371 msaitoh fields |= WTX_TXSM;
6986 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6987 1.371 msaitoh WTX_TCPIP_TUCSO(offset +
6988 1.371 msaitoh M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
6989 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6990 1.371 msaitoh } else {
6991 1.371 msaitoh /* Just initialize it to a valid TCP context. */
6992 1.371 msaitoh tucs = WTX_TCPIP_TUCSS(offset) |
6993 1.371 msaitoh WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
6994 1.371 msaitoh WTX_TCPIP_TUCSE(0) /* rest of packet */;
6995 1.371 msaitoh }
6996 1.371 msaitoh
6997 1.500 knakahar /*
6998 1.500 knakahar * We don't have to write context descriptor for every packet
6999 1.500 knakahar * except for 82574. For 82574, we must write context descriptor
7000 1.500 knakahar * for every packet when we use two descriptor queues.
7001 1.500 knakahar * It would be overhead to write context descriptor for every packet,
7002 1.500 knakahar * however it does not cause problems.
7003 1.500 knakahar */
7004 1.371 msaitoh /* Fill in the context descriptor. */
7005 1.371 msaitoh t = (struct livengood_tcpip_ctxdesc *)
7006 1.371 msaitoh &txq->txq_descs[txq->txq_next];
7007 1.371 msaitoh t->tcpip_ipcs = htole32(ipcs);
7008 1.371 msaitoh t->tcpip_tucs = htole32(tucs);
7009 1.371 msaitoh t->tcpip_cmdlen = htole32(cmdlen);
7010 1.371 msaitoh t->tcpip_seg = htole32(seg);
7011 1.371 msaitoh wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
7012 1.371 msaitoh
7013 1.371 msaitoh txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
7014 1.371 msaitoh txs->txs_ndesc++;
7015 1.371 msaitoh
7016 1.371 msaitoh *cmdp = cmd;
7017 1.371 msaitoh *fieldsp = fields;
7018 1.371 msaitoh
7019 1.371 msaitoh return 0;
7020 1.371 msaitoh }
7021 1.371 msaitoh
7022 1.454 knakahar static inline int
7023 1.454 knakahar wm_select_txqueue(struct ifnet *ifp, struct mbuf *m)
7024 1.454 knakahar {
7025 1.454 knakahar struct wm_softc *sc = ifp->if_softc;
7026 1.454 knakahar u_int cpuid = cpu_index(curcpu());
7027 1.454 knakahar
7028 1.454 knakahar /*
7029 1.454 knakahar * Currently, simple distribute strategy.
7030 1.454 knakahar * TODO:
7031 1.461 knakahar * distribute by flowid(RSS has value).
7032 1.454 knakahar */
7033 1.488 knakahar return (cpuid + ncpu - sc->sc_affinity_offset) % sc->sc_nqueues;
7034 1.454 knakahar }
7035 1.454 knakahar
7036 1.371 msaitoh /*
7037 1.281 msaitoh * wm_start: [ifnet interface function]
7038 1.1 thorpej *
7039 1.281 msaitoh * Start packet transmission on the interface.
7040 1.1 thorpej */
7041 1.47 thorpej static void
7042 1.281 msaitoh wm_start(struct ifnet *ifp)
7043 1.1 thorpej {
7044 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
7045 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
7046 1.281 msaitoh
7047 1.496 knakahar #ifdef WM_MPSAFE
7048 1.543 ozaki KASSERT(if_is_mpsafe(ifp));
7049 1.496 knakahar #endif
7050 1.455 knakahar /*
7051 1.455 knakahar * ifp->if_obytes and ifp->if_omcasts are added in if_transmit()@if.c.
7052 1.455 knakahar */
7053 1.455 knakahar
7054 1.413 skrll mutex_enter(txq->txq_lock);
7055 1.429 knakahar if (!txq->txq_stopping)
7056 1.281 msaitoh wm_start_locked(ifp);
7057 1.413 skrll mutex_exit(txq->txq_lock);
7058 1.281 msaitoh }
7059 1.1 thorpej
7060 1.281 msaitoh static void
7061 1.281 msaitoh wm_start_locked(struct ifnet *ifp)
7062 1.281 msaitoh {
7063 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
7064 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
7065 1.454 knakahar
7066 1.454 knakahar wm_send_common_locked(ifp, txq, false);
7067 1.454 knakahar }
7068 1.454 knakahar
7069 1.454 knakahar static int
7070 1.454 knakahar wm_transmit(struct ifnet *ifp, struct mbuf *m)
7071 1.454 knakahar {
7072 1.454 knakahar int qid;
7073 1.454 knakahar struct wm_softc *sc = ifp->if_softc;
7074 1.454 knakahar struct wm_txqueue *txq;
7075 1.454 knakahar
7076 1.454 knakahar qid = wm_select_txqueue(ifp, m);
7077 1.454 knakahar txq = &sc->sc_queue[qid].wmq_txq;
7078 1.454 knakahar
7079 1.454 knakahar if (__predict_false(!pcq_put(txq->txq_interq, m))) {
7080 1.454 knakahar m_freem(m);
7081 1.454 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7082 1.454 knakahar return ENOBUFS;
7083 1.454 knakahar }
7084 1.454 knakahar
7085 1.455 knakahar /*
7086 1.455 knakahar * XXXX NOMPSAFE: ifp->if_data should be percpu.
7087 1.455 knakahar */
7088 1.455 knakahar ifp->if_obytes += m->m_pkthdr.len;
7089 1.455 knakahar if (m->m_flags & M_MCAST)
7090 1.455 knakahar ifp->if_omcasts++;
7091 1.455 knakahar
7092 1.454 knakahar if (mutex_tryenter(txq->txq_lock)) {
7093 1.454 knakahar if (!txq->txq_stopping)
7094 1.454 knakahar wm_transmit_locked(ifp, txq);
7095 1.454 knakahar mutex_exit(txq->txq_lock);
7096 1.454 knakahar }
7097 1.454 knakahar
7098 1.454 knakahar return 0;
7099 1.454 knakahar }
7100 1.454 knakahar
7101 1.454 knakahar static void
7102 1.454 knakahar wm_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
7103 1.454 knakahar {
7104 1.454 knakahar
7105 1.454 knakahar wm_send_common_locked(ifp, txq, true);
7106 1.454 knakahar }
7107 1.454 knakahar
7108 1.454 knakahar static void
7109 1.454 knakahar wm_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
7110 1.454 knakahar bool is_transmit)
7111 1.454 knakahar {
7112 1.454 knakahar struct wm_softc *sc = ifp->if_softc;
7113 1.281 msaitoh struct mbuf *m0;
7114 1.281 msaitoh struct wm_txsoft *txs;
7115 1.281 msaitoh bus_dmamap_t dmamap;
7116 1.281 msaitoh int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
7117 1.281 msaitoh bus_addr_t curaddr;
7118 1.281 msaitoh bus_size_t seglen, curlen;
7119 1.281 msaitoh uint32_t cksumcmd;
7120 1.281 msaitoh uint8_t cksumfields;
7121 1.1 thorpej
7122 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
7123 1.1 thorpej
7124 1.482 knakahar if ((ifp->if_flags & IFF_RUNNING) == 0)
7125 1.482 knakahar return;
7126 1.482 knakahar if ((ifp->if_flags & IFF_OACTIVE) != 0 && !is_transmit)
7127 1.281 msaitoh return;
7128 1.479 knakahar if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
7129 1.479 knakahar return;
7130 1.1 thorpej
7131 1.281 msaitoh /* Remember the previous number of free descriptors. */
7132 1.356 knakahar ofree = txq->txq_free;
7133 1.1 thorpej
7134 1.281 msaitoh /*
7135 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
7136 1.281 msaitoh * until we drain the queue, or use up all available transmit
7137 1.281 msaitoh * descriptors.
7138 1.281 msaitoh */
7139 1.281 msaitoh for (;;) {
7140 1.281 msaitoh m0 = NULL;
7141 1.1 thorpej
7142 1.281 msaitoh /* Get a work queue entry. */
7143 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
7144 1.557 knakahar wm_txeof(txq, UINT_MAX);
7145 1.356 knakahar if (txq->txq_sfree == 0) {
7146 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7147 1.281 msaitoh ("%s: TX: no free job descriptors\n",
7148 1.281 msaitoh device_xname(sc->sc_dev)));
7149 1.417 knakahar WM_Q_EVCNT_INCR(txq, txsstall);
7150 1.281 msaitoh break;
7151 1.1 thorpej }
7152 1.1 thorpej }
7153 1.1 thorpej
7154 1.281 msaitoh /* Grab a packet off the queue. */
7155 1.454 knakahar if (is_transmit)
7156 1.454 knakahar m0 = pcq_get(txq->txq_interq);
7157 1.454 knakahar else
7158 1.454 knakahar IFQ_DEQUEUE(&ifp->if_snd, m0);
7159 1.281 msaitoh if (m0 == NULL)
7160 1.281 msaitoh break;
7161 1.281 msaitoh
7162 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7163 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
7164 1.281 msaitoh device_xname(sc->sc_dev), m0));
7165 1.281 msaitoh
7166 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
7167 1.281 msaitoh dmamap = txs->txs_dmamap;
7168 1.1 thorpej
7169 1.281 msaitoh use_tso = (m0->m_pkthdr.csum_flags &
7170 1.281 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
7171 1.1 thorpej
7172 1.1 thorpej /*
7173 1.281 msaitoh * So says the Linux driver:
7174 1.281 msaitoh * The controller does a simple calculation to make sure
7175 1.281 msaitoh * there is enough room in the FIFO before initiating the
7176 1.281 msaitoh * DMA for each buffer. The calc is:
7177 1.281 msaitoh * 4 = ceil(buffer len / MSS)
7178 1.281 msaitoh * To make sure we don't overrun the FIFO, adjust the max
7179 1.281 msaitoh * buffer len if the MSS drops.
7180 1.281 msaitoh */
7181 1.281 msaitoh dmamap->dm_maxsegsz =
7182 1.281 msaitoh (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
7183 1.281 msaitoh ? m0->m_pkthdr.segsz << 2
7184 1.281 msaitoh : WTX_MAX_LEN;
7185 1.281 msaitoh
7186 1.281 msaitoh /*
7187 1.281 msaitoh * Load the DMA map. If this fails, the packet either
7188 1.281 msaitoh * didn't fit in the allotted number of segments, or we
7189 1.281 msaitoh * were short on resources. For the too-many-segments
7190 1.281 msaitoh * case, we simply report an error and drop the packet,
7191 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
7192 1.281 msaitoh * buffer.
7193 1.1 thorpej */
7194 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
7195 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
7196 1.281 msaitoh if (error) {
7197 1.281 msaitoh if (error == EFBIG) {
7198 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7199 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
7200 1.281 msaitoh "DMA segments, dropping...\n",
7201 1.281 msaitoh device_xname(sc->sc_dev));
7202 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
7203 1.281 msaitoh m_freem(m0);
7204 1.281 msaitoh continue;
7205 1.281 msaitoh }
7206 1.281 msaitoh /* Short on resources, just stop for now. */
7207 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7208 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
7209 1.281 msaitoh device_xname(sc->sc_dev), error));
7210 1.281 msaitoh break;
7211 1.1 thorpej }
7212 1.1 thorpej
7213 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
7214 1.281 msaitoh if (use_tso) {
7215 1.281 msaitoh /* For sentinel descriptor; see below. */
7216 1.281 msaitoh segs_needed++;
7217 1.281 msaitoh }
7218 1.1 thorpej
7219 1.1 thorpej /*
7220 1.281 msaitoh * Ensure we have enough descriptors free to describe
7221 1.281 msaitoh * the packet. Note, we always reserve one descriptor
7222 1.281 msaitoh * at the end of the ring due to the semantics of the
7223 1.281 msaitoh * TDT register, plus one more in the event we need
7224 1.281 msaitoh * to load offload context.
7225 1.1 thorpej */
7226 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
7227 1.281 msaitoh /*
7228 1.281 msaitoh * Not enough free descriptors to transmit this
7229 1.281 msaitoh * packet. We haven't committed anything yet,
7230 1.281 msaitoh * so just unload the DMA map, put the packet
7231 1.281 msaitoh * pack on the queue, and punt. Notify the upper
7232 1.281 msaitoh * layer that there are no more slots left.
7233 1.281 msaitoh */
7234 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7235 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
7236 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
7237 1.366 knakahar segs_needed, txq->txq_free - 1));
7238 1.482 knakahar if (!is_transmit)
7239 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7240 1.479 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7241 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7242 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdstall);
7243 1.281 msaitoh break;
7244 1.1 thorpej }
7245 1.1 thorpej
7246 1.1 thorpej /*
7247 1.281 msaitoh * Check for 82547 Tx FIFO bug. We need to do this
7248 1.281 msaitoh * once we know we can transmit the packet, since we
7249 1.281 msaitoh * do some internal FIFO space accounting here.
7250 1.1 thorpej */
7251 1.281 msaitoh if (sc->sc_type == WM_T_82547 &&
7252 1.281 msaitoh wm_82547_txfifo_bugchk(sc, m0)) {
7253 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7254 1.281 msaitoh ("%s: TX: 82547 Tx FIFO bug detected\n",
7255 1.281 msaitoh device_xname(sc->sc_dev)));
7256 1.482 knakahar if (!is_transmit)
7257 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7258 1.479 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7259 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7260 1.417 knakahar WM_Q_EVCNT_INCR(txq, txfifo_stall);
7261 1.281 msaitoh break;
7262 1.281 msaitoh }
7263 1.93 thorpej
7264 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
7265 1.1 thorpej
7266 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7267 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
7268 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
7269 1.1 thorpej
7270 1.417 knakahar WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
7271 1.1 thorpej
7272 1.1 thorpej /*
7273 1.281 msaitoh * Store a pointer to the packet so that we can free it
7274 1.281 msaitoh * later.
7275 1.281 msaitoh *
7276 1.281 msaitoh * Initially, we consider the number of descriptors the
7277 1.281 msaitoh * packet uses the number of DMA segments. This may be
7278 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
7279 1.281 msaitoh * is used to set the checksum context).
7280 1.1 thorpej */
7281 1.281 msaitoh txs->txs_mbuf = m0;
7282 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
7283 1.281 msaitoh txs->txs_ndesc = segs_needed;
7284 1.281 msaitoh
7285 1.281 msaitoh /* Set up offload parameters for this packet. */
7286 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
7287 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
7288 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
7289 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
7290 1.498 knakahar if (wm_tx_offload(sc, txq, txs, &cksumcmd,
7291 1.281 msaitoh &cksumfields) != 0) {
7292 1.281 msaitoh /* Error message already displayed. */
7293 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7294 1.281 msaitoh continue;
7295 1.281 msaitoh }
7296 1.281 msaitoh } else {
7297 1.281 msaitoh cksumcmd = 0;
7298 1.281 msaitoh cksumfields = 0;
7299 1.1 thorpej }
7300 1.1 thorpej
7301 1.281 msaitoh cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
7302 1.281 msaitoh
7303 1.281 msaitoh /* Sync the DMA map. */
7304 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
7305 1.281 msaitoh BUS_DMASYNC_PREWRITE);
7306 1.1 thorpej
7307 1.281 msaitoh /* Initialize the transmit descriptor. */
7308 1.356 knakahar for (nexttx = txq->txq_next, seg = 0;
7309 1.281 msaitoh seg < dmamap->dm_nsegs; seg++) {
7310 1.281 msaitoh for (seglen = dmamap->dm_segs[seg].ds_len,
7311 1.281 msaitoh curaddr = dmamap->dm_segs[seg].ds_addr;
7312 1.281 msaitoh seglen != 0;
7313 1.281 msaitoh curaddr += curlen, seglen -= curlen,
7314 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx)) {
7315 1.281 msaitoh curlen = seglen;
7316 1.1 thorpej
7317 1.106 yamt /*
7318 1.281 msaitoh * So says the Linux driver:
7319 1.281 msaitoh * Work around for premature descriptor
7320 1.281 msaitoh * write-backs in TSO mode. Append a
7321 1.281 msaitoh * 4-byte sentinel descriptor.
7322 1.106 yamt */
7323 1.388 msaitoh if (use_tso && seg == dmamap->dm_nsegs - 1 &&
7324 1.281 msaitoh curlen > 8)
7325 1.281 msaitoh curlen -= 4;
7326 1.281 msaitoh
7327 1.281 msaitoh wm_set_dma_addr(
7328 1.388 msaitoh &txq->txq_descs[nexttx].wtx_addr, curaddr);
7329 1.388 msaitoh txq->txq_descs[nexttx].wtx_cmdlen
7330 1.388 msaitoh = htole32(cksumcmd | curlen);
7331 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_status
7332 1.388 msaitoh = 0;
7333 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_options
7334 1.388 msaitoh = cksumfields;
7335 1.388 msaitoh txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
7336 1.281 msaitoh lasttx = nexttx;
7337 1.281 msaitoh
7338 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7339 1.281 msaitoh ("%s: TX: desc %d: low %#" PRIx64 ", "
7340 1.281 msaitoh "len %#04zx\n",
7341 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
7342 1.281 msaitoh (uint64_t)curaddr, curlen));
7343 1.106 yamt }
7344 1.1 thorpej }
7345 1.1 thorpej
7346 1.281 msaitoh KASSERT(lasttx != -1);
7347 1.1 thorpej
7348 1.281 msaitoh /*
7349 1.281 msaitoh * Set up the command byte on the last descriptor of
7350 1.281 msaitoh * the packet. If we're in the interrupt delay window,
7351 1.281 msaitoh * delay the interrupt.
7352 1.281 msaitoh */
7353 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
7354 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
7355 1.281 msaitoh
7356 1.281 msaitoh /*
7357 1.281 msaitoh * If VLANs are enabled and the packet has a VLAN tag, set
7358 1.281 msaitoh * up the descriptor to encapsulate the packet for us.
7359 1.281 msaitoh *
7360 1.281 msaitoh * This is only valid on the last descriptor of the packet.
7361 1.281 msaitoh */
7362 1.538 knakahar if (vlan_has_tag(m0)) {
7363 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
7364 1.281 msaitoh htole32(WTX_CMD_VLE);
7365 1.356 knakahar txq->txq_descs[lasttx].wtx_fields.wtxu_vlan
7366 1.538 knakahar = htole16(vlan_get_tag(m0));
7367 1.281 msaitoh }
7368 1.281 msaitoh
7369 1.281 msaitoh txs->txs_lastdesc = lasttx;
7370 1.281 msaitoh
7371 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7372 1.281 msaitoh ("%s: TX: desc %d: cmdlen 0x%08x\n",
7373 1.281 msaitoh device_xname(sc->sc_dev),
7374 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
7375 1.281 msaitoh
7376 1.281 msaitoh /* Sync the descriptors we're using. */
7377 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
7378 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7379 1.281 msaitoh
7380 1.281 msaitoh /* Give the packet to the chip. */
7381 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
7382 1.281 msaitoh
7383 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7384 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
7385 1.281 msaitoh
7386 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7387 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
7388 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
7389 1.272 ozaki
7390 1.281 msaitoh /* Advance the tx pointer. */
7391 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
7392 1.356 knakahar txq->txq_next = nexttx;
7393 1.1 thorpej
7394 1.356 knakahar txq->txq_sfree--;
7395 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
7396 1.272 ozaki
7397 1.281 msaitoh /* Pass the packet to any BPF listeners. */
7398 1.281 msaitoh bpf_mtap(ifp, m0);
7399 1.281 msaitoh }
7400 1.272 ozaki
7401 1.281 msaitoh if (m0 != NULL) {
7402 1.482 knakahar if (!is_transmit)
7403 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7404 1.479 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7405 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7406 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
7407 1.388 msaitoh __func__));
7408 1.281 msaitoh m_freem(m0);
7409 1.1 thorpej }
7410 1.1 thorpej
7411 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
7412 1.281 msaitoh /* No more slots; notify upper layer. */
7413 1.482 knakahar if (!is_transmit)
7414 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7415 1.479 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7416 1.281 msaitoh }
7417 1.1 thorpej
7418 1.356 knakahar if (txq->txq_free != ofree) {
7419 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
7420 1.562 knakahar txq->txq_lastsent = time_uptime;
7421 1.562 knakahar txq->txq_watchdog = true;
7422 1.281 msaitoh }
7423 1.1 thorpej }
7424 1.1 thorpej
7425 1.1 thorpej /*
7426 1.281 msaitoh * wm_nq_tx_offload:
7427 1.1 thorpej *
7428 1.281 msaitoh * Set up TCP/IP checksumming parameters for the
7429 1.281 msaitoh * specified packet, for NEWQUEUE devices
7430 1.1 thorpej */
7431 1.281 msaitoh static int
7432 1.403 knakahar wm_nq_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
7433 1.403 knakahar struct wm_txsoft *txs, uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
7434 1.1 thorpej {
7435 1.281 msaitoh struct mbuf *m0 = txs->txs_mbuf;
7436 1.281 msaitoh uint32_t vl_len, mssidx, cmdc;
7437 1.281 msaitoh struct ether_header *eh;
7438 1.281 msaitoh int offset, iphl;
7439 1.281 msaitoh
7440 1.281 msaitoh /*
7441 1.281 msaitoh * XXX It would be nice if the mbuf pkthdr had offset
7442 1.281 msaitoh * fields for the protocol headers.
7443 1.281 msaitoh */
7444 1.281 msaitoh *cmdlenp = 0;
7445 1.281 msaitoh *fieldsp = 0;
7446 1.281 msaitoh
7447 1.281 msaitoh eh = mtod(m0, struct ether_header *);
7448 1.281 msaitoh switch (htons(eh->ether_type)) {
7449 1.281 msaitoh case ETHERTYPE_IP:
7450 1.281 msaitoh case ETHERTYPE_IPV6:
7451 1.281 msaitoh offset = ETHER_HDR_LEN;
7452 1.281 msaitoh break;
7453 1.281 msaitoh
7454 1.281 msaitoh case ETHERTYPE_VLAN:
7455 1.281 msaitoh offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
7456 1.281 msaitoh break;
7457 1.281 msaitoh
7458 1.281 msaitoh default:
7459 1.281 msaitoh /* Don't support this protocol or encapsulation. */
7460 1.281 msaitoh *do_csum = false;
7461 1.281 msaitoh return 0;
7462 1.281 msaitoh }
7463 1.281 msaitoh *do_csum = true;
7464 1.281 msaitoh *cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
7465 1.281 msaitoh cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
7466 1.1 thorpej
7467 1.281 msaitoh vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
7468 1.281 msaitoh KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
7469 1.281 msaitoh
7470 1.281 msaitoh if ((m0->m_pkthdr.csum_flags &
7471 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
7472 1.281 msaitoh iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
7473 1.281 msaitoh } else {
7474 1.281 msaitoh iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
7475 1.281 msaitoh }
7476 1.281 msaitoh vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
7477 1.281 msaitoh KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
7478 1.281 msaitoh
7479 1.538 knakahar if (vlan_has_tag(m0)) {
7480 1.538 knakahar vl_len |= ((vlan_get_tag(m0) & NQTXC_VLLEN_VLAN_MASK)
7481 1.281 msaitoh << NQTXC_VLLEN_VLAN_SHIFT);
7482 1.281 msaitoh *cmdlenp |= NQTX_CMD_VLE;
7483 1.281 msaitoh }
7484 1.272 ozaki
7485 1.281 msaitoh mssidx = 0;
7486 1.170 msaitoh
7487 1.281 msaitoh if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
7488 1.281 msaitoh int hlen = offset + iphl;
7489 1.281 msaitoh int tcp_hlen;
7490 1.281 msaitoh bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
7491 1.192 msaitoh
7492 1.281 msaitoh if (__predict_false(m0->m_len <
7493 1.281 msaitoh (hlen + sizeof(struct tcphdr)))) {
7494 1.192 msaitoh /*
7495 1.281 msaitoh * TCP/IP headers are not in the first mbuf; we need
7496 1.281 msaitoh * to do this the slow and painful way. Let's just
7497 1.281 msaitoh * hope this doesn't happen very often.
7498 1.192 msaitoh */
7499 1.281 msaitoh struct tcphdr th;
7500 1.170 msaitoh
7501 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtsopain);
7502 1.192 msaitoh
7503 1.281 msaitoh m_copydata(m0, hlen, sizeof(th), &th);
7504 1.281 msaitoh if (v4) {
7505 1.281 msaitoh struct ip ip;
7506 1.192 msaitoh
7507 1.281 msaitoh m_copydata(m0, offset, sizeof(ip), &ip);
7508 1.281 msaitoh ip.ip_len = 0;
7509 1.281 msaitoh m_copyback(m0,
7510 1.281 msaitoh offset + offsetof(struct ip, ip_len),
7511 1.281 msaitoh sizeof(ip.ip_len), &ip.ip_len);
7512 1.281 msaitoh th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
7513 1.281 msaitoh ip.ip_dst.s_addr, htons(IPPROTO_TCP));
7514 1.281 msaitoh } else {
7515 1.281 msaitoh struct ip6_hdr ip6;
7516 1.192 msaitoh
7517 1.281 msaitoh m_copydata(m0, offset, sizeof(ip6), &ip6);
7518 1.281 msaitoh ip6.ip6_plen = 0;
7519 1.281 msaitoh m_copyback(m0,
7520 1.281 msaitoh offset + offsetof(struct ip6_hdr, ip6_plen),
7521 1.281 msaitoh sizeof(ip6.ip6_plen), &ip6.ip6_plen);
7522 1.281 msaitoh th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
7523 1.281 msaitoh &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
7524 1.170 msaitoh }
7525 1.281 msaitoh m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
7526 1.281 msaitoh sizeof(th.th_sum), &th.th_sum);
7527 1.192 msaitoh
7528 1.281 msaitoh tcp_hlen = th.th_off << 2;
7529 1.281 msaitoh } else {
7530 1.173 msaitoh /*
7531 1.281 msaitoh * TCP/IP headers are in the first mbuf; we can do
7532 1.281 msaitoh * this the easy way.
7533 1.173 msaitoh */
7534 1.281 msaitoh struct tcphdr *th;
7535 1.198 msaitoh
7536 1.281 msaitoh if (v4) {
7537 1.281 msaitoh struct ip *ip =
7538 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
7539 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
7540 1.1 thorpej
7541 1.281 msaitoh ip->ip_len = 0;
7542 1.281 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
7543 1.281 msaitoh ip->ip_dst.s_addr, htons(IPPROTO_TCP));
7544 1.281 msaitoh } else {
7545 1.281 msaitoh struct ip6_hdr *ip6 =
7546 1.281 msaitoh (void *)(mtod(m0, char *) + offset);
7547 1.281 msaitoh th = (void *)(mtod(m0, char *) + hlen);
7548 1.192 msaitoh
7549 1.281 msaitoh ip6->ip6_plen = 0;
7550 1.281 msaitoh th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
7551 1.281 msaitoh &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
7552 1.281 msaitoh }
7553 1.281 msaitoh tcp_hlen = th->th_off << 2;
7554 1.144 msaitoh }
7555 1.281 msaitoh hlen += tcp_hlen;
7556 1.281 msaitoh *cmdlenp |= NQTX_CMD_TSE;
7557 1.144 msaitoh
7558 1.281 msaitoh if (v4) {
7559 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso);
7560 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
7561 1.281 msaitoh } else {
7562 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtso6);
7563 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
7564 1.189 msaitoh }
7565 1.281 msaitoh *fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
7566 1.281 msaitoh KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
7567 1.281 msaitoh mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
7568 1.281 msaitoh KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
7569 1.281 msaitoh mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
7570 1.281 msaitoh KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
7571 1.281 msaitoh } else {
7572 1.281 msaitoh *fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
7573 1.281 msaitoh KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
7574 1.208 msaitoh }
7575 1.208 msaitoh
7576 1.281 msaitoh if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
7577 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_IXSM;
7578 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
7579 1.281 msaitoh }
7580 1.144 msaitoh
7581 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
7582 1.281 msaitoh (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
7583 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum);
7584 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
7585 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
7586 1.281 msaitoh } else {
7587 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
7588 1.281 msaitoh }
7589 1.281 msaitoh cmdc |= NQTXC_CMD_IP4;
7590 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
7591 1.281 msaitoh }
7592 1.281 msaitoh if (m0->m_pkthdr.csum_flags &
7593 1.281 msaitoh (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
7594 1.417 knakahar WM_Q_EVCNT_INCR(txq, txtusum6);
7595 1.281 msaitoh if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
7596 1.281 msaitoh cmdc |= NQTXC_CMD_TCP;
7597 1.281 msaitoh } else {
7598 1.281 msaitoh cmdc |= NQTXC_CMD_UDP;
7599 1.281 msaitoh }
7600 1.281 msaitoh cmdc |= NQTXC_CMD_IP6;
7601 1.281 msaitoh *fieldsp |= NQTXD_FIELDS_TUXSM;
7602 1.281 msaitoh }
7603 1.1 thorpej
7604 1.500 knakahar /*
7605 1.500 knakahar * We don't have to write context descriptor for every packet to
7606 1.500 knakahar * NEWQUEUE controllers, that is 82575, 82576, 82580, I350, I354,
7607 1.500 knakahar * I210 and I211. It is enough to write once per a Tx queue for these
7608 1.500 knakahar * controllers.
7609 1.500 knakahar * It would be overhead to write context descriptor for every packet,
7610 1.500 knakahar * however it does not cause problems.
7611 1.500 knakahar */
7612 1.281 msaitoh /* Fill in the context descriptor. */
7613 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_vl_len =
7614 1.281 msaitoh htole32(vl_len);
7615 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_sn = 0;
7616 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_cmd =
7617 1.281 msaitoh htole32(cmdc);
7618 1.356 knakahar txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_mssidx =
7619 1.281 msaitoh htole32(mssidx);
7620 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
7621 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7622 1.281 msaitoh ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
7623 1.366 knakahar txq->txq_next, 0, vl_len));
7624 1.281 msaitoh DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
7625 1.356 knakahar txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
7626 1.281 msaitoh txs->txs_ndesc++;
7627 1.281 msaitoh return 0;
7628 1.217 dyoung }
7629 1.217 dyoung
7630 1.1 thorpej /*
7631 1.281 msaitoh * wm_nq_start: [ifnet interface function]
7632 1.1 thorpej *
7633 1.281 msaitoh * Start packet transmission on the interface for NEWQUEUE devices
7634 1.1 thorpej */
7635 1.281 msaitoh static void
7636 1.281 msaitoh wm_nq_start(struct ifnet *ifp)
7637 1.1 thorpej {
7638 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
7639 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
7640 1.272 ozaki
7641 1.496 knakahar #ifdef WM_MPSAFE
7642 1.543 ozaki KASSERT(if_is_mpsafe(ifp));
7643 1.496 knakahar #endif
7644 1.455 knakahar /*
7645 1.455 knakahar * ifp->if_obytes and ifp->if_omcasts are added in if_transmit()@if.c.
7646 1.455 knakahar */
7647 1.455 knakahar
7648 1.413 skrll mutex_enter(txq->txq_lock);
7649 1.429 knakahar if (!txq->txq_stopping)
7650 1.281 msaitoh wm_nq_start_locked(ifp);
7651 1.413 skrll mutex_exit(txq->txq_lock);
7652 1.272 ozaki }
7653 1.272 ozaki
7654 1.281 msaitoh static void
7655 1.281 msaitoh wm_nq_start_locked(struct ifnet *ifp)
7656 1.272 ozaki {
7657 1.272 ozaki struct wm_softc *sc = ifp->if_softc;
7658 1.405 knakahar struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
7659 1.403 knakahar
7660 1.403 knakahar wm_nq_send_common_locked(ifp, txq, false);
7661 1.403 knakahar }
7662 1.403 knakahar
7663 1.403 knakahar static int
7664 1.403 knakahar wm_nq_transmit(struct ifnet *ifp, struct mbuf *m)
7665 1.403 knakahar {
7666 1.403 knakahar int qid;
7667 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
7668 1.403 knakahar struct wm_txqueue *txq;
7669 1.403 knakahar
7670 1.454 knakahar qid = wm_select_txqueue(ifp, m);
7671 1.405 knakahar txq = &sc->sc_queue[qid].wmq_txq;
7672 1.403 knakahar
7673 1.403 knakahar if (__predict_false(!pcq_put(txq->txq_interq, m))) {
7674 1.403 knakahar m_freem(m);
7675 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7676 1.403 knakahar return ENOBUFS;
7677 1.403 knakahar }
7678 1.403 knakahar
7679 1.455 knakahar /*
7680 1.455 knakahar * XXXX NOMPSAFE: ifp->if_data should be percpu.
7681 1.455 knakahar */
7682 1.455 knakahar ifp->if_obytes += m->m_pkthdr.len;
7683 1.455 knakahar if (m->m_flags & M_MCAST)
7684 1.455 knakahar ifp->if_omcasts++;
7685 1.455 knakahar
7686 1.470 knakahar /*
7687 1.470 knakahar * The situations which this mutex_tryenter() fails at running time
7688 1.470 knakahar * are below two patterns.
7689 1.470 knakahar * (1) contention with interrupt handler(wm_txrxintr_msix())
7690 1.484 knakahar * (2) contention with deferred if_start softint(wm_handle_queue())
7691 1.470 knakahar * In the case of (1), the last packet enqueued to txq->txq_interq is
7692 1.484 knakahar * dequeued by wm_deferred_start_locked(). So, it does not get stuck.
7693 1.470 knakahar * In the case of (2), the last packet enqueued to txq->txq_interq is also
7694 1.484 knakahar * dequeued by wm_deferred_start_locked(). So, it does not get stuck, either.
7695 1.470 knakahar */
7696 1.413 skrll if (mutex_tryenter(txq->txq_lock)) {
7697 1.429 knakahar if (!txq->txq_stopping)
7698 1.403 knakahar wm_nq_transmit_locked(ifp, txq);
7699 1.413 skrll mutex_exit(txq->txq_lock);
7700 1.403 knakahar }
7701 1.403 knakahar
7702 1.403 knakahar return 0;
7703 1.403 knakahar }
7704 1.403 knakahar
7705 1.403 knakahar static void
7706 1.403 knakahar wm_nq_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
7707 1.403 knakahar {
7708 1.403 knakahar
7709 1.403 knakahar wm_nq_send_common_locked(ifp, txq, true);
7710 1.403 knakahar }
7711 1.403 knakahar
7712 1.403 knakahar static void
7713 1.403 knakahar wm_nq_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
7714 1.403 knakahar bool is_transmit)
7715 1.403 knakahar {
7716 1.403 knakahar struct wm_softc *sc = ifp->if_softc;
7717 1.281 msaitoh struct mbuf *m0;
7718 1.281 msaitoh struct wm_txsoft *txs;
7719 1.281 msaitoh bus_dmamap_t dmamap;
7720 1.281 msaitoh int error, nexttx, lasttx = -1, seg, segs_needed;
7721 1.281 msaitoh bool do_csum, sent;
7722 1.1 thorpej
7723 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
7724 1.41 tls
7725 1.482 knakahar if ((ifp->if_flags & IFF_RUNNING) == 0)
7726 1.482 knakahar return;
7727 1.482 knakahar if ((ifp->if_flags & IFF_OACTIVE) != 0 && !is_transmit)
7728 1.281 msaitoh return;
7729 1.401 knakahar if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
7730 1.400 knakahar return;
7731 1.1 thorpej
7732 1.281 msaitoh sent = false;
7733 1.1 thorpej
7734 1.1 thorpej /*
7735 1.281 msaitoh * Loop through the send queue, setting up transmit descriptors
7736 1.281 msaitoh * until we drain the queue, or use up all available transmit
7737 1.281 msaitoh * descriptors.
7738 1.1 thorpej */
7739 1.281 msaitoh for (;;) {
7740 1.281 msaitoh m0 = NULL;
7741 1.281 msaitoh
7742 1.281 msaitoh /* Get a work queue entry. */
7743 1.356 knakahar if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
7744 1.557 knakahar wm_txeof(txq, UINT_MAX);
7745 1.356 knakahar if (txq->txq_sfree == 0) {
7746 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7747 1.281 msaitoh ("%s: TX: no free job descriptors\n",
7748 1.281 msaitoh device_xname(sc->sc_dev)));
7749 1.417 knakahar WM_Q_EVCNT_INCR(txq, txsstall);
7750 1.281 msaitoh break;
7751 1.281 msaitoh }
7752 1.281 msaitoh }
7753 1.1 thorpej
7754 1.281 msaitoh /* Grab a packet off the queue. */
7755 1.403 knakahar if (is_transmit)
7756 1.403 knakahar m0 = pcq_get(txq->txq_interq);
7757 1.403 knakahar else
7758 1.403 knakahar IFQ_DEQUEUE(&ifp->if_snd, m0);
7759 1.281 msaitoh if (m0 == NULL)
7760 1.281 msaitoh break;
7761 1.71 thorpej
7762 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7763 1.281 msaitoh ("%s: TX: have packet to transmit: %p\n",
7764 1.281 msaitoh device_xname(sc->sc_dev), m0));
7765 1.177 msaitoh
7766 1.356 knakahar txs = &txq->txq_soft[txq->txq_snext];
7767 1.281 msaitoh dmamap = txs->txs_dmamap;
7768 1.1 thorpej
7769 1.281 msaitoh /*
7770 1.281 msaitoh * Load the DMA map. If this fails, the packet either
7771 1.281 msaitoh * didn't fit in the allotted number of segments, or we
7772 1.281 msaitoh * were short on resources. For the too-many-segments
7773 1.281 msaitoh * case, we simply report an error and drop the packet,
7774 1.281 msaitoh * since we can't sanely copy a jumbo packet to a single
7775 1.281 msaitoh * buffer.
7776 1.281 msaitoh */
7777 1.281 msaitoh error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
7778 1.388 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
7779 1.281 msaitoh if (error) {
7780 1.281 msaitoh if (error == EFBIG) {
7781 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7782 1.281 msaitoh log(LOG_ERR, "%s: Tx packet consumes too many "
7783 1.281 msaitoh "DMA segments, dropping...\n",
7784 1.281 msaitoh device_xname(sc->sc_dev));
7785 1.281 msaitoh wm_dump_mbuf_chain(sc, m0);
7786 1.281 msaitoh m_freem(m0);
7787 1.281 msaitoh continue;
7788 1.281 msaitoh }
7789 1.281 msaitoh /* Short on resources, just stop for now. */
7790 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7791 1.281 msaitoh ("%s: TX: dmamap load failed: %d\n",
7792 1.281 msaitoh device_xname(sc->sc_dev), error));
7793 1.281 msaitoh break;
7794 1.281 msaitoh }
7795 1.177 msaitoh
7796 1.281 msaitoh segs_needed = dmamap->dm_nsegs;
7797 1.177 msaitoh
7798 1.281 msaitoh /*
7799 1.281 msaitoh * Ensure we have enough descriptors free to describe
7800 1.281 msaitoh * the packet. Note, we always reserve one descriptor
7801 1.281 msaitoh * at the end of the ring due to the semantics of the
7802 1.281 msaitoh * TDT register, plus one more in the event we need
7803 1.281 msaitoh * to load offload context.
7804 1.281 msaitoh */
7805 1.356 knakahar if (segs_needed > txq->txq_free - 2) {
7806 1.177 msaitoh /*
7807 1.281 msaitoh * Not enough free descriptors to transmit this
7808 1.281 msaitoh * packet. We haven't committed anything yet,
7809 1.281 msaitoh * so just unload the DMA map, put the packet
7810 1.281 msaitoh * pack on the queue, and punt. Notify the upper
7811 1.281 msaitoh * layer that there are no more slots left.
7812 1.177 msaitoh */
7813 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7814 1.281 msaitoh ("%s: TX: need %d (%d) descriptors, have %d\n",
7815 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs,
7816 1.366 knakahar segs_needed, txq->txq_free - 1));
7817 1.482 knakahar if (!is_transmit)
7818 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7819 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7820 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7821 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdstall);
7822 1.177 msaitoh break;
7823 1.177 msaitoh }
7824 1.177 msaitoh
7825 1.281 msaitoh /* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
7826 1.281 msaitoh
7827 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7828 1.281 msaitoh ("%s: TX: packet has %d (%d) DMA segments\n",
7829 1.281 msaitoh device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
7830 1.177 msaitoh
7831 1.417 knakahar WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
7832 1.1 thorpej
7833 1.281 msaitoh /*
7834 1.281 msaitoh * Store a pointer to the packet so that we can free it
7835 1.281 msaitoh * later.
7836 1.281 msaitoh *
7837 1.281 msaitoh * Initially, we consider the number of descriptors the
7838 1.281 msaitoh * packet uses the number of DMA segments. This may be
7839 1.281 msaitoh * incremented by 1 if we do checksum offload (a descriptor
7840 1.281 msaitoh * is used to set the checksum context).
7841 1.281 msaitoh */
7842 1.281 msaitoh txs->txs_mbuf = m0;
7843 1.356 knakahar txs->txs_firstdesc = txq->txq_next;
7844 1.281 msaitoh txs->txs_ndesc = segs_needed;
7845 1.1 thorpej
7846 1.281 msaitoh /* Set up offload parameters for this packet. */
7847 1.281 msaitoh uint32_t cmdlen, fields, dcmdlen;
7848 1.388 msaitoh if (m0->m_pkthdr.csum_flags &
7849 1.388 msaitoh (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
7850 1.388 msaitoh M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
7851 1.388 msaitoh M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
7852 1.403 knakahar if (wm_nq_tx_offload(sc, txq, txs, &cmdlen, &fields,
7853 1.281 msaitoh &do_csum) != 0) {
7854 1.281 msaitoh /* Error message already displayed. */
7855 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, dmamap);
7856 1.281 msaitoh continue;
7857 1.281 msaitoh }
7858 1.281 msaitoh } else {
7859 1.281 msaitoh do_csum = false;
7860 1.281 msaitoh cmdlen = 0;
7861 1.281 msaitoh fields = 0;
7862 1.281 msaitoh }
7863 1.173 msaitoh
7864 1.281 msaitoh /* Sync the DMA map. */
7865 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
7866 1.281 msaitoh BUS_DMASYNC_PREWRITE);
7867 1.1 thorpej
7868 1.281 msaitoh /* Initialize the first transmit descriptor. */
7869 1.356 knakahar nexttx = txq->txq_next;
7870 1.281 msaitoh if (!do_csum) {
7871 1.281 msaitoh /* setup a legacy descriptor */
7872 1.388 msaitoh wm_set_dma_addr(&txq->txq_descs[nexttx].wtx_addr,
7873 1.281 msaitoh dmamap->dm_segs[0].ds_addr);
7874 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen =
7875 1.281 msaitoh htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
7876 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_status = 0;
7877 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_options = 0;
7878 1.538 knakahar if (vlan_has_tag(m0)) {
7879 1.356 knakahar txq->txq_descs[nexttx].wtx_cmdlen |=
7880 1.281 msaitoh htole32(WTX_CMD_VLE);
7881 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =
7882 1.538 knakahar htole16(vlan_get_tag(m0));
7883 1.281 msaitoh } else {
7884 1.356 knakahar txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
7885 1.281 msaitoh }
7886 1.281 msaitoh dcmdlen = 0;
7887 1.281 msaitoh } else {
7888 1.281 msaitoh /* setup an advanced data descriptor */
7889 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
7890 1.281 msaitoh htole64(dmamap->dm_segs[0].ds_addr);
7891 1.281 msaitoh KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
7892 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
7893 1.281 msaitoh htole32(dmamap->dm_segs[0].ds_len | cmdlen );
7894 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields =
7895 1.281 msaitoh htole32(fields);
7896 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7897 1.281 msaitoh ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
7898 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
7899 1.281 msaitoh (uint64_t)dmamap->dm_segs[0].ds_addr));
7900 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7901 1.281 msaitoh ("\t 0x%08x%08x\n", fields,
7902 1.281 msaitoh (uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
7903 1.281 msaitoh dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
7904 1.281 msaitoh }
7905 1.177 msaitoh
7906 1.281 msaitoh lasttx = nexttx;
7907 1.356 knakahar nexttx = WM_NEXTTX(txq, nexttx);
7908 1.150 tls /*
7909 1.551 jnemeth * fill in the next descriptors. legacy or advanced format
7910 1.281 msaitoh * is the same here
7911 1.150 tls */
7912 1.281 msaitoh for (seg = 1; seg < dmamap->dm_nsegs;
7913 1.356 knakahar seg++, nexttx = WM_NEXTTX(txq, nexttx)) {
7914 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
7915 1.281 msaitoh htole64(dmamap->dm_segs[seg].ds_addr);
7916 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
7917 1.281 msaitoh htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
7918 1.281 msaitoh KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
7919 1.356 knakahar txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields = 0;
7920 1.281 msaitoh lasttx = nexttx;
7921 1.153 tls
7922 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7923 1.281 msaitoh ("%s: TX: desc %d: %#" PRIx64 ", "
7924 1.281 msaitoh "len %#04zx\n",
7925 1.281 msaitoh device_xname(sc->sc_dev), nexttx,
7926 1.281 msaitoh (uint64_t)dmamap->dm_segs[seg].ds_addr,
7927 1.281 msaitoh dmamap->dm_segs[seg].ds_len));
7928 1.281 msaitoh }
7929 1.153 tls
7930 1.281 msaitoh KASSERT(lasttx != -1);
7931 1.1 thorpej
7932 1.211 msaitoh /*
7933 1.281 msaitoh * Set up the command byte on the last descriptor of
7934 1.281 msaitoh * the packet. If we're in the interrupt delay window,
7935 1.281 msaitoh * delay the interrupt.
7936 1.211 msaitoh */
7937 1.281 msaitoh KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
7938 1.281 msaitoh (NQTX_CMD_EOP | NQTX_CMD_RS));
7939 1.356 knakahar txq->txq_descs[lasttx].wtx_cmdlen |=
7940 1.281 msaitoh htole32(WTX_CMD_EOP | WTX_CMD_RS);
7941 1.211 msaitoh
7942 1.281 msaitoh txs->txs_lastdesc = lasttx;
7943 1.177 msaitoh
7944 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: desc %d: cmdlen 0x%08x\n",
7945 1.281 msaitoh device_xname(sc->sc_dev),
7946 1.366 knakahar lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
7947 1.1 thorpej
7948 1.281 msaitoh /* Sync the descriptors we're using. */
7949 1.362 knakahar wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
7950 1.388 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
7951 1.203 msaitoh
7952 1.281 msaitoh /* Give the packet to the chip. */
7953 1.356 knakahar CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
7954 1.281 msaitoh sent = true;
7955 1.120 msaitoh
7956 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7957 1.281 msaitoh ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
7958 1.228 msaitoh
7959 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
7960 1.281 msaitoh ("%s: TX: finished transmitting packet, job %d\n",
7961 1.366 knakahar device_xname(sc->sc_dev), txq->txq_snext));
7962 1.41 tls
7963 1.281 msaitoh /* Advance the tx pointer. */
7964 1.356 knakahar txq->txq_free -= txs->txs_ndesc;
7965 1.356 knakahar txq->txq_next = nexttx;
7966 1.1 thorpej
7967 1.356 knakahar txq->txq_sfree--;
7968 1.356 knakahar txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
7969 1.1 thorpej
7970 1.281 msaitoh /* Pass the packet to any BPF listeners. */
7971 1.281 msaitoh bpf_mtap(ifp, m0);
7972 1.281 msaitoh }
7973 1.257 msaitoh
7974 1.281 msaitoh if (m0 != NULL) {
7975 1.482 knakahar if (!is_transmit)
7976 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7977 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7978 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdrop);
7979 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
7980 1.388 msaitoh __func__));
7981 1.281 msaitoh m_freem(m0);
7982 1.257 msaitoh }
7983 1.257 msaitoh
7984 1.356 knakahar if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
7985 1.281 msaitoh /* No more slots; notify upper layer. */
7986 1.482 knakahar if (!is_transmit)
7987 1.479 knakahar ifp->if_flags |= IFF_OACTIVE;
7988 1.401 knakahar txq->txq_flags |= WM_TXQ_NO_SPACE;
7989 1.281 msaitoh }
7990 1.199 msaitoh
7991 1.281 msaitoh if (sent) {
7992 1.281 msaitoh /* Set a watchdog timer in case the chip flakes out. */
7993 1.562 knakahar txq->txq_lastsent = time_uptime;
7994 1.562 knakahar txq->txq_watchdog = true;
7995 1.281 msaitoh }
7996 1.281 msaitoh }
7997 1.272 ozaki
7998 1.456 ozaki static void
7999 1.481 knakahar wm_deferred_start_locked(struct wm_txqueue *txq)
8000 1.481 knakahar {
8001 1.481 knakahar struct wm_softc *sc = txq->txq_sc;
8002 1.481 knakahar struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8003 1.481 knakahar struct wm_queue *wmq = container_of(txq, struct wm_queue, wmq_txq);
8004 1.481 knakahar int qid = wmq->wmq_id;
8005 1.481 knakahar
8006 1.481 knakahar KASSERT(mutex_owned(txq->txq_lock));
8007 1.456 ozaki
8008 1.481 knakahar if (txq->txq_stopping) {
8009 1.456 ozaki mutex_exit(txq->txq_lock);
8010 1.481 knakahar return;
8011 1.481 knakahar }
8012 1.481 knakahar
8013 1.481 knakahar if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
8014 1.503 knakahar /* XXX need for ALTQ or one CPU system */
8015 1.481 knakahar if (qid == 0)
8016 1.481 knakahar wm_nq_start_locked(ifp);
8017 1.481 knakahar wm_nq_transmit_locked(ifp, txq);
8018 1.481 knakahar } else {
8019 1.503 knakahar /* XXX need for ALTQ or one CPU system */
8020 1.481 knakahar if (qid == 0)
8021 1.481 knakahar wm_start_locked(ifp);
8022 1.481 knakahar wm_transmit_locked(ifp, txq);
8023 1.456 ozaki }
8024 1.456 ozaki }
8025 1.456 ozaki
8026 1.281 msaitoh /* Interrupt */
8027 1.1 thorpej
8028 1.1 thorpej /*
8029 1.335 msaitoh * wm_txeof:
8030 1.1 thorpej *
8031 1.281 msaitoh * Helper; handle transmit interrupts.
8032 1.1 thorpej */
8033 1.563 knakahar static bool
8034 1.557 knakahar wm_txeof(struct wm_txqueue *txq, u_int limit)
8035 1.1 thorpej {
8036 1.557 knakahar struct wm_softc *sc = txq->txq_sc;
8037 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8038 1.281 msaitoh struct wm_txsoft *txs;
8039 1.335 msaitoh int count = 0;
8040 1.335 msaitoh int i;
8041 1.281 msaitoh uint8_t status;
8042 1.479 knakahar struct wm_queue *wmq = container_of(txq, struct wm_queue, wmq_txq);
8043 1.563 knakahar bool more = false;
8044 1.1 thorpej
8045 1.413 skrll KASSERT(mutex_owned(txq->txq_lock));
8046 1.405 knakahar
8047 1.429 knakahar if (txq->txq_stopping)
8048 1.563 knakahar return false;
8049 1.281 msaitoh
8050 1.479 knakahar txq->txq_flags &= ~WM_TXQ_NO_SPACE;
8051 1.479 knakahar /* for ALTQ and legacy(not use multiqueue) ethernet controller */
8052 1.479 knakahar if (wmq->wmq_id == 0)
8053 1.411 knakahar ifp->if_flags &= ~IFF_OACTIVE;
8054 1.272 ozaki
8055 1.281 msaitoh /*
8056 1.281 msaitoh * Go through the Tx list and free mbufs for those
8057 1.281 msaitoh * frames which have been transmitted.
8058 1.281 msaitoh */
8059 1.356 knakahar for (i = txq->txq_sdirty; txq->txq_sfree != WM_TXQUEUELEN(txq);
8060 1.356 knakahar i = WM_NEXTTXS(txq, i), txq->txq_sfree++) {
8061 1.563 knakahar if (limit-- == 0) {
8062 1.563 knakahar more = true;
8063 1.563 knakahar DPRINTF(WM_DEBUG_TX,
8064 1.563 knakahar ("%s: TX: loop limited, job %d is not processed\n",
8065 1.563 knakahar device_xname(sc->sc_dev), i));
8066 1.557 knakahar break;
8067 1.563 knakahar }
8068 1.557 knakahar
8069 1.356 knakahar txs = &txq->txq_soft[i];
8070 1.1 thorpej
8071 1.388 msaitoh DPRINTF(WM_DEBUG_TX, ("%s: TX: checking job %d\n",
8072 1.388 msaitoh device_xname(sc->sc_dev), i));
8073 1.272 ozaki
8074 1.362 knakahar wm_cdtxsync(txq, txs->txs_firstdesc, txs->txs_ndesc,
8075 1.388 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
8076 1.272 ozaki
8077 1.281 msaitoh status =
8078 1.356 knakahar txq->txq_descs[txs->txs_lastdesc].wtx_fields.wtxu_status;
8079 1.281 msaitoh if ((status & WTX_ST_DD) == 0) {
8080 1.362 knakahar wm_cdtxsync(txq, txs->txs_lastdesc, 1,
8081 1.281 msaitoh BUS_DMASYNC_PREREAD);
8082 1.281 msaitoh break;
8083 1.281 msaitoh }
8084 1.1 thorpej
8085 1.335 msaitoh count++;
8086 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
8087 1.281 msaitoh ("%s: TX: job %d done: descs %d..%d\n",
8088 1.281 msaitoh device_xname(sc->sc_dev), i, txs->txs_firstdesc,
8089 1.281 msaitoh txs->txs_lastdesc));
8090 1.272 ozaki
8091 1.281 msaitoh /*
8092 1.281 msaitoh * XXX We should probably be using the statistics
8093 1.281 msaitoh * XXX registers, but I don't know if they exist
8094 1.281 msaitoh * XXX on chips before the i82544.
8095 1.281 msaitoh */
8096 1.272 ozaki
8097 1.281 msaitoh #ifdef WM_EVENT_COUNTERS
8098 1.281 msaitoh if (status & WTX_ST_TU)
8099 1.417 knakahar WM_Q_EVCNT_INCR(txq, tu);
8100 1.281 msaitoh #endif /* WM_EVENT_COUNTERS */
8101 1.1 thorpej
8102 1.388 msaitoh if (status & (WTX_ST_EC | WTX_ST_LC)) {
8103 1.281 msaitoh ifp->if_oerrors++;
8104 1.281 msaitoh if (status & WTX_ST_LC)
8105 1.281 msaitoh log(LOG_WARNING, "%s: late collision\n",
8106 1.281 msaitoh device_xname(sc->sc_dev));
8107 1.281 msaitoh else if (status & WTX_ST_EC) {
8108 1.281 msaitoh ifp->if_collisions += 16;
8109 1.281 msaitoh log(LOG_WARNING, "%s: excessive collisions\n",
8110 1.281 msaitoh device_xname(sc->sc_dev));
8111 1.281 msaitoh }
8112 1.281 msaitoh } else
8113 1.281 msaitoh ifp->if_opackets++;
8114 1.78 thorpej
8115 1.495 knakahar txq->txq_packets++;
8116 1.495 knakahar txq->txq_bytes += txs->txs_mbuf->m_pkthdr.len;
8117 1.495 knakahar
8118 1.356 knakahar txq->txq_free += txs->txs_ndesc;
8119 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
8120 1.281 msaitoh 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
8121 1.281 msaitoh bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
8122 1.281 msaitoh m_freem(txs->txs_mbuf);
8123 1.281 msaitoh txs->txs_mbuf = NULL;
8124 1.1 thorpej }
8125 1.1 thorpej
8126 1.281 msaitoh /* Update the dirty transmit buffer pointer. */
8127 1.356 knakahar txq->txq_sdirty = i;
8128 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
8129 1.281 msaitoh ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
8130 1.1 thorpej
8131 1.335 msaitoh if (count != 0)
8132 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
8133 1.335 msaitoh
8134 1.102 scw /*
8135 1.281 msaitoh * If there are no more pending transmissions, cancel the watchdog
8136 1.281 msaitoh * timer.
8137 1.102 scw */
8138 1.356 knakahar if (txq->txq_sfree == WM_TXQUEUELEN(txq))
8139 1.562 knakahar txq->txq_watchdog = false;
8140 1.335 msaitoh
8141 1.563 knakahar return more;
8142 1.281 msaitoh }
8143 1.102 scw
8144 1.466 knakahar static inline uint32_t
8145 1.466 knakahar wm_rxdesc_get_status(struct wm_rxqueue *rxq, int idx)
8146 1.466 knakahar {
8147 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8148 1.466 knakahar
8149 1.466 knakahar if (sc->sc_type == WM_T_82574)
8150 1.466 knakahar return EXTRXC_STATUS(rxq->rxq_ext_descs[idx].erx_ctx.erxc_err_stat);
8151 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8152 1.466 knakahar return NQRXC_STATUS(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_err_stat);
8153 1.466 knakahar else
8154 1.466 knakahar return rxq->rxq_descs[idx].wrx_status;
8155 1.466 knakahar }
8156 1.466 knakahar
8157 1.466 knakahar static inline uint32_t
8158 1.466 knakahar wm_rxdesc_get_errors(struct wm_rxqueue *rxq, int idx)
8159 1.466 knakahar {
8160 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8161 1.466 knakahar
8162 1.466 knakahar if (sc->sc_type == WM_T_82574)
8163 1.466 knakahar return EXTRXC_ERROR(rxq->rxq_ext_descs[idx].erx_ctx.erxc_err_stat);
8164 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8165 1.466 knakahar return NQRXC_ERROR(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_err_stat);
8166 1.466 knakahar else
8167 1.466 knakahar return rxq->rxq_descs[idx].wrx_errors;
8168 1.466 knakahar }
8169 1.466 knakahar
8170 1.466 knakahar static inline uint16_t
8171 1.466 knakahar wm_rxdesc_get_vlantag(struct wm_rxqueue *rxq, int idx)
8172 1.466 knakahar {
8173 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8174 1.466 knakahar
8175 1.466 knakahar if (sc->sc_type == WM_T_82574)
8176 1.544 msaitoh return rxq->rxq_ext_descs[idx].erx_ctx.erxc_vlan;
8177 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8178 1.544 msaitoh return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_vlan;
8179 1.466 knakahar else
8180 1.544 msaitoh return rxq->rxq_descs[idx].wrx_special;
8181 1.466 knakahar }
8182 1.466 knakahar
8183 1.466 knakahar static inline int
8184 1.466 knakahar wm_rxdesc_get_pktlen(struct wm_rxqueue *rxq, int idx)
8185 1.466 knakahar {
8186 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8187 1.466 knakahar
8188 1.466 knakahar if (sc->sc_type == WM_T_82574)
8189 1.466 knakahar return rxq->rxq_ext_descs[idx].erx_ctx.erxc_pktlen;
8190 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8191 1.466 knakahar return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_pktlen;
8192 1.466 knakahar else
8193 1.466 knakahar return rxq->rxq_descs[idx].wrx_len;
8194 1.466 knakahar }
8195 1.466 knakahar
8196 1.466 knakahar #ifdef WM_DEBUG
8197 1.466 knakahar static inline uint32_t
8198 1.466 knakahar wm_rxdesc_get_rsshash(struct wm_rxqueue *rxq, int idx)
8199 1.466 knakahar {
8200 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8201 1.466 knakahar
8202 1.466 knakahar if (sc->sc_type == WM_T_82574)
8203 1.466 knakahar return rxq->rxq_ext_descs[idx].erx_ctx.erxc_rsshash;
8204 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8205 1.466 knakahar return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_rsshash;
8206 1.466 knakahar else
8207 1.466 knakahar return 0;
8208 1.466 knakahar }
8209 1.466 knakahar
8210 1.466 knakahar static inline uint8_t
8211 1.466 knakahar wm_rxdesc_get_rsstype(struct wm_rxqueue *rxq, int idx)
8212 1.466 knakahar {
8213 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8214 1.466 knakahar
8215 1.466 knakahar if (sc->sc_type == WM_T_82574)
8216 1.466 knakahar return EXTRXC_RSS_TYPE(rxq->rxq_ext_descs[idx].erx_ctx.erxc_mrq);
8217 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8218 1.466 knakahar return NQRXC_RSS_TYPE(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_misc);
8219 1.466 knakahar else
8220 1.466 knakahar return 0;
8221 1.466 knakahar }
8222 1.466 knakahar #endif /* WM_DEBUG */
8223 1.466 knakahar
8224 1.466 knakahar static inline bool
8225 1.466 knakahar wm_rxdesc_is_set_status(struct wm_softc *sc, uint32_t status,
8226 1.466 knakahar uint32_t legacy_bit, uint32_t ext_bit, uint32_t nq_bit)
8227 1.466 knakahar {
8228 1.466 knakahar
8229 1.466 knakahar if (sc->sc_type == WM_T_82574)
8230 1.466 knakahar return (status & ext_bit) != 0;
8231 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8232 1.466 knakahar return (status & nq_bit) != 0;
8233 1.466 knakahar else
8234 1.466 knakahar return (status & legacy_bit) != 0;
8235 1.466 knakahar }
8236 1.466 knakahar
8237 1.466 knakahar static inline bool
8238 1.466 knakahar wm_rxdesc_is_set_error(struct wm_softc *sc, uint32_t error,
8239 1.466 knakahar uint32_t legacy_bit, uint32_t ext_bit, uint32_t nq_bit)
8240 1.466 knakahar {
8241 1.466 knakahar
8242 1.466 knakahar if (sc->sc_type == WM_T_82574)
8243 1.466 knakahar return (error & ext_bit) != 0;
8244 1.466 knakahar else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
8245 1.466 knakahar return (error & nq_bit) != 0;
8246 1.466 knakahar else
8247 1.466 knakahar return (error & legacy_bit) != 0;
8248 1.466 knakahar }
8249 1.466 knakahar
8250 1.466 knakahar static inline bool
8251 1.466 knakahar wm_rxdesc_is_eop(struct wm_rxqueue *rxq, uint32_t status)
8252 1.466 knakahar {
8253 1.466 knakahar
8254 1.466 knakahar if (wm_rxdesc_is_set_status(rxq->rxq_sc, status,
8255 1.466 knakahar WRX_ST_EOP, EXTRXC_STATUS_EOP, NQRXC_STATUS_EOP))
8256 1.466 knakahar return true;
8257 1.466 knakahar else
8258 1.466 knakahar return false;
8259 1.466 knakahar }
8260 1.466 knakahar
8261 1.466 knakahar static inline bool
8262 1.466 knakahar wm_rxdesc_has_errors(struct wm_rxqueue *rxq, uint32_t errors)
8263 1.466 knakahar {
8264 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8265 1.466 knakahar
8266 1.466 knakahar /* XXXX missing error bit for newqueue? */
8267 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors,
8268 1.466 knakahar WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE,
8269 1.466 knakahar EXTRXC_ERROR_CE|EXTRXC_ERROR_SE|EXTRXC_ERROR_SEQ|EXTRXC_ERROR_CXE|EXTRXC_ERROR_RXE,
8270 1.466 knakahar NQRXC_ERROR_RXE)) {
8271 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_SE, EXTRXC_ERROR_SE, 0))
8272 1.466 knakahar log(LOG_WARNING, "%s: symbol error\n",
8273 1.466 knakahar device_xname(sc->sc_dev));
8274 1.466 knakahar else if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_SEQ, EXTRXC_ERROR_SEQ, 0))
8275 1.466 knakahar log(LOG_WARNING, "%s: receive sequence error\n",
8276 1.466 knakahar device_xname(sc->sc_dev));
8277 1.466 knakahar else if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_CE, EXTRXC_ERROR_CE, 0))
8278 1.466 knakahar log(LOG_WARNING, "%s: CRC error\n",
8279 1.466 knakahar device_xname(sc->sc_dev));
8280 1.466 knakahar return true;
8281 1.466 knakahar }
8282 1.466 knakahar
8283 1.466 knakahar return false;
8284 1.466 knakahar }
8285 1.466 knakahar
8286 1.466 knakahar static inline bool
8287 1.466 knakahar wm_rxdesc_dd(struct wm_rxqueue *rxq, int idx, uint32_t status)
8288 1.466 knakahar {
8289 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8290 1.466 knakahar
8291 1.466 knakahar if (!wm_rxdesc_is_set_status(sc, status, WRX_ST_DD, EXTRXC_STATUS_DD,
8292 1.466 knakahar NQRXC_STATUS_DD)) {
8293 1.466 knakahar /* We have processed all of the receive descriptors. */
8294 1.466 knakahar wm_cdrxsync(rxq, idx, BUS_DMASYNC_PREREAD);
8295 1.466 knakahar return false;
8296 1.466 knakahar }
8297 1.466 knakahar
8298 1.466 knakahar return true;
8299 1.466 knakahar }
8300 1.466 knakahar
8301 1.466 knakahar static inline bool
8302 1.466 knakahar wm_rxdesc_input_vlantag(struct wm_rxqueue *rxq, uint32_t status, uint16_t vlantag,
8303 1.466 knakahar struct mbuf *m)
8304 1.466 knakahar {
8305 1.466 knakahar
8306 1.466 knakahar if (wm_rxdesc_is_set_status(rxq->rxq_sc, status,
8307 1.466 knakahar WRX_ST_VP, EXTRXC_STATUS_VP, NQRXC_STATUS_VP)) {
8308 1.538 knakahar vlan_set_tag(m, le16toh(vlantag));
8309 1.466 knakahar }
8310 1.466 knakahar
8311 1.466 knakahar return true;
8312 1.466 knakahar }
8313 1.466 knakahar
8314 1.466 knakahar static inline void
8315 1.466 knakahar wm_rxdesc_ensure_checksum(struct wm_rxqueue *rxq, uint32_t status,
8316 1.466 knakahar uint32_t errors, struct mbuf *m)
8317 1.466 knakahar {
8318 1.466 knakahar struct wm_softc *sc = rxq->rxq_sc;
8319 1.466 knakahar
8320 1.466 knakahar if (!wm_rxdesc_is_set_status(sc, status, WRX_ST_IXSM, 0, 0)) {
8321 1.466 knakahar if (wm_rxdesc_is_set_status(sc, status,
8322 1.466 knakahar WRX_ST_IPCS, EXTRXC_STATUS_IPCS, NQRXC_STATUS_IPCS)) {
8323 1.466 knakahar WM_Q_EVCNT_INCR(rxq, rxipsum);
8324 1.466 knakahar m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
8325 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors,
8326 1.466 knakahar WRX_ER_IPE, EXTRXC_ERROR_IPE, NQRXC_ERROR_IPE))
8327 1.466 knakahar m->m_pkthdr.csum_flags |=
8328 1.466 knakahar M_CSUM_IPv4_BAD;
8329 1.466 knakahar }
8330 1.466 knakahar if (wm_rxdesc_is_set_status(sc, status,
8331 1.466 knakahar WRX_ST_TCPCS, EXTRXC_STATUS_TCPCS, NQRXC_STATUS_L4I)) {
8332 1.466 knakahar /*
8333 1.466 knakahar * Note: we don't know if this was TCP or UDP,
8334 1.466 knakahar * so we just set both bits, and expect the
8335 1.466 knakahar * upper layers to deal.
8336 1.466 knakahar */
8337 1.466 knakahar WM_Q_EVCNT_INCR(rxq, rxtusum);
8338 1.466 knakahar m->m_pkthdr.csum_flags |=
8339 1.466 knakahar M_CSUM_TCPv4 | M_CSUM_UDPv4 |
8340 1.466 knakahar M_CSUM_TCPv6 | M_CSUM_UDPv6;
8341 1.466 knakahar if (wm_rxdesc_is_set_error(sc, errors,
8342 1.466 knakahar WRX_ER_TCPE, EXTRXC_ERROR_TCPE, NQRXC_ERROR_L4E))
8343 1.466 knakahar m->m_pkthdr.csum_flags |=
8344 1.466 knakahar M_CSUM_TCP_UDP_BAD;
8345 1.466 knakahar }
8346 1.466 knakahar }
8347 1.466 knakahar }
8348 1.466 knakahar
8349 1.281 msaitoh /*
8350 1.335 msaitoh * wm_rxeof:
8351 1.281 msaitoh *
8352 1.281 msaitoh * Helper; handle receive interrupts.
8353 1.281 msaitoh */
8354 1.563 knakahar static bool
8355 1.493 knakahar wm_rxeof(struct wm_rxqueue *rxq, u_int limit)
8356 1.281 msaitoh {
8357 1.362 knakahar struct wm_softc *sc = rxq->rxq_sc;
8358 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8359 1.281 msaitoh struct wm_rxsoft *rxs;
8360 1.281 msaitoh struct mbuf *m;
8361 1.281 msaitoh int i, len;
8362 1.335 msaitoh int count = 0;
8363 1.466 knakahar uint32_t status, errors;
8364 1.281 msaitoh uint16_t vlantag;
8365 1.563 knakahar bool more = false;
8366 1.1 thorpej
8367 1.413 skrll KASSERT(mutex_owned(rxq->rxq_lock));
8368 1.405 knakahar
8369 1.356 knakahar for (i = rxq->rxq_ptr;; i = WM_NEXTRX(i)) {
8370 1.493 knakahar if (limit-- == 0) {
8371 1.493 knakahar rxq->rxq_ptr = i;
8372 1.563 knakahar more = true;
8373 1.563 knakahar DPRINTF(WM_DEBUG_RX,
8374 1.563 knakahar ("%s: RX: loop limited, descriptor %d is not processed\n",
8375 1.563 knakahar device_xname(sc->sc_dev), i));
8376 1.493 knakahar break;
8377 1.493 knakahar }
8378 1.493 knakahar
8379 1.356 knakahar rxs = &rxq->rxq_soft[i];
8380 1.156 dyoung
8381 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8382 1.281 msaitoh ("%s: RX: checking descriptor %d\n",
8383 1.281 msaitoh device_xname(sc->sc_dev), i));
8384 1.466 knakahar wm_cdrxsync(rxq, i,BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
8385 1.199 msaitoh
8386 1.466 knakahar status = wm_rxdesc_get_status(rxq, i);
8387 1.466 knakahar errors = wm_rxdesc_get_errors(rxq, i);
8388 1.466 knakahar len = le16toh(wm_rxdesc_get_pktlen(rxq, i));
8389 1.466 knakahar vlantag = wm_rxdesc_get_vlantag(rxq, i);
8390 1.466 knakahar #ifdef WM_DEBUG
8391 1.471 knakahar uint32_t rsshash = le32toh(wm_rxdesc_get_rsshash(rxq, i));
8392 1.468 maya uint8_t rsstype = wm_rxdesc_get_rsstype(rxq, i);
8393 1.466 knakahar #endif
8394 1.1 thorpej
8395 1.483 knakahar if (!wm_rxdesc_dd(rxq, i, status)) {
8396 1.483 knakahar /*
8397 1.483 knakahar * Update the receive pointer holding rxq_lock
8398 1.483 knakahar * consistent with increment counter.
8399 1.483 knakahar */
8400 1.483 knakahar rxq->rxq_ptr = i;
8401 1.281 msaitoh break;
8402 1.483 knakahar }
8403 1.189 msaitoh
8404 1.335 msaitoh count++;
8405 1.356 knakahar if (__predict_false(rxq->rxq_discard)) {
8406 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8407 1.281 msaitoh ("%s: RX: discarding contents of descriptor %d\n",
8408 1.281 msaitoh device_xname(sc->sc_dev), i));
8409 1.362 knakahar wm_init_rxdesc(rxq, i);
8410 1.466 knakahar if (wm_rxdesc_is_eop(rxq, status)) {
8411 1.281 msaitoh /* Reset our state. */
8412 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8413 1.281 msaitoh ("%s: RX: resetting rxdiscard -> 0\n",
8414 1.281 msaitoh device_xname(sc->sc_dev)));
8415 1.356 knakahar rxq->rxq_discard = 0;
8416 1.281 msaitoh }
8417 1.281 msaitoh continue;
8418 1.189 msaitoh }
8419 1.189 msaitoh
8420 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
8421 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
8422 1.189 msaitoh
8423 1.281 msaitoh m = rxs->rxs_mbuf;
8424 1.189 msaitoh
8425 1.281 msaitoh /*
8426 1.281 msaitoh * Add a new receive buffer to the ring, unless of
8427 1.281 msaitoh * course the length is zero. Treat the latter as a
8428 1.281 msaitoh * failed mapping.
8429 1.281 msaitoh */
8430 1.362 knakahar if ((len == 0) || (wm_add_rxbuf(rxq, i) != 0)) {
8431 1.281 msaitoh /*
8432 1.281 msaitoh * Failed, throw away what we've done so
8433 1.281 msaitoh * far, and discard the rest of the packet.
8434 1.281 msaitoh */
8435 1.281 msaitoh ifp->if_ierrors++;
8436 1.281 msaitoh bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
8437 1.281 msaitoh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
8438 1.362 knakahar wm_init_rxdesc(rxq, i);
8439 1.466 knakahar if (!wm_rxdesc_is_eop(rxq, status))
8440 1.356 knakahar rxq->rxq_discard = 1;
8441 1.356 knakahar if (rxq->rxq_head != NULL)
8442 1.356 knakahar m_freem(rxq->rxq_head);
8443 1.356 knakahar WM_RXCHAIN_RESET(rxq);
8444 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8445 1.281 msaitoh ("%s: RX: Rx buffer allocation failed, "
8446 1.281 msaitoh "dropping packet%s\n", device_xname(sc->sc_dev),
8447 1.366 knakahar rxq->rxq_discard ? " (discard)" : ""));
8448 1.281 msaitoh continue;
8449 1.189 msaitoh }
8450 1.253 msaitoh
8451 1.281 msaitoh m->m_len = len;
8452 1.356 knakahar rxq->rxq_len += len;
8453 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8454 1.281 msaitoh ("%s: RX: buffer at %p len %d\n",
8455 1.281 msaitoh device_xname(sc->sc_dev), m->m_data, len));
8456 1.145 msaitoh
8457 1.281 msaitoh /* If this is not the end of the packet, keep looking. */
8458 1.466 knakahar if (!wm_rxdesc_is_eop(rxq, status)) {
8459 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
8460 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8461 1.281 msaitoh ("%s: RX: not yet EOP, rxlen -> %d\n",
8462 1.366 knakahar device_xname(sc->sc_dev), rxq->rxq_len));
8463 1.281 msaitoh continue;
8464 1.281 msaitoh }
8465 1.45 thorpej
8466 1.281 msaitoh /*
8467 1.281 msaitoh * Okay, we have the entire packet now. The chip is
8468 1.281 msaitoh * configured to include the FCS except I350 and I21[01]
8469 1.281 msaitoh * (not all chips can be configured to strip it),
8470 1.281 msaitoh * so we need to trim it.
8471 1.281 msaitoh * May need to adjust length of previous mbuf in the
8472 1.281 msaitoh * chain if the current mbuf is too short.
8473 1.281 msaitoh * For an eratta, the RCTL_SECRC bit in RCTL register
8474 1.281 msaitoh * is always set in I350, so we don't trim it.
8475 1.281 msaitoh */
8476 1.281 msaitoh if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
8477 1.281 msaitoh && (sc->sc_type != WM_T_I210)
8478 1.281 msaitoh && (sc->sc_type != WM_T_I211)) {
8479 1.281 msaitoh if (m->m_len < ETHER_CRC_LEN) {
8480 1.356 knakahar rxq->rxq_tail->m_len
8481 1.281 msaitoh -= (ETHER_CRC_LEN - m->m_len);
8482 1.281 msaitoh m->m_len = 0;
8483 1.281 msaitoh } else
8484 1.281 msaitoh m->m_len -= ETHER_CRC_LEN;
8485 1.356 knakahar len = rxq->rxq_len - ETHER_CRC_LEN;
8486 1.281 msaitoh } else
8487 1.356 knakahar len = rxq->rxq_len;
8488 1.117 msaitoh
8489 1.356 knakahar WM_RXCHAIN_LINK(rxq, m);
8490 1.127 bouyer
8491 1.356 knakahar *rxq->rxq_tailp = NULL;
8492 1.356 knakahar m = rxq->rxq_head;
8493 1.117 msaitoh
8494 1.356 knakahar WM_RXCHAIN_RESET(rxq);
8495 1.45 thorpej
8496 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8497 1.281 msaitoh ("%s: RX: have entire packet, len -> %d\n",
8498 1.281 msaitoh device_xname(sc->sc_dev), len));
8499 1.45 thorpej
8500 1.281 msaitoh /* If an error occurred, update stats and drop the packet. */
8501 1.466 knakahar if (wm_rxdesc_has_errors(rxq, errors)) {
8502 1.281 msaitoh m_freem(m);
8503 1.281 msaitoh continue;
8504 1.45 thorpej }
8505 1.45 thorpej
8506 1.281 msaitoh /* No errors. Receive the packet. */
8507 1.412 ozaki m_set_rcvif(m, ifp);
8508 1.281 msaitoh m->m_pkthdr.len = len;
8509 1.471 knakahar /*
8510 1.471 knakahar * TODO
8511 1.471 knakahar * should be save rsshash and rsstype to this mbuf.
8512 1.471 knakahar */
8513 1.471 knakahar DPRINTF(WM_DEBUG_RX,
8514 1.471 knakahar ("%s: RX: RSS type=%" PRIu8 ", RSS hash=%" PRIu32 "\n",
8515 1.471 knakahar device_xname(sc->sc_dev), rsstype, rsshash));
8516 1.45 thorpej
8517 1.281 msaitoh /*
8518 1.281 msaitoh * If VLANs are enabled, VLAN packets have been unwrapped
8519 1.281 msaitoh * for us. Associate the tag with the packet.
8520 1.281 msaitoh */
8521 1.466 knakahar if (!wm_rxdesc_input_vlantag(rxq, status, vlantag, m))
8522 1.466 knakahar continue;
8523 1.45 thorpej
8524 1.281 msaitoh /* Set up checksum info for this packet. */
8525 1.466 knakahar wm_rxdesc_ensure_checksum(rxq, status, errors, m);
8526 1.483 knakahar /*
8527 1.483 knakahar * Update the receive pointer holding rxq_lock consistent with
8528 1.483 knakahar * increment counter.
8529 1.483 knakahar */
8530 1.483 knakahar rxq->rxq_ptr = i;
8531 1.495 knakahar rxq->rxq_packets++;
8532 1.495 knakahar rxq->rxq_bytes += len;
8533 1.413 skrll mutex_exit(rxq->rxq_lock);
8534 1.45 thorpej
8535 1.281 msaitoh /* Pass it on. */
8536 1.391 ozaki if_percpuq_enqueue(sc->sc_ipq, m);
8537 1.46 thorpej
8538 1.413 skrll mutex_enter(rxq->rxq_lock);
8539 1.46 thorpej
8540 1.429 knakahar if (rxq->rxq_stopping)
8541 1.281 msaitoh break;
8542 1.48 thorpej }
8543 1.281 msaitoh
8544 1.335 msaitoh if (count != 0)
8545 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, count);
8546 1.281 msaitoh
8547 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8548 1.281 msaitoh ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
8549 1.563 knakahar
8550 1.563 knakahar return more;
8551 1.48 thorpej }
8552 1.48 thorpej
8553 1.48 thorpej /*
8554 1.281 msaitoh * wm_linkintr_gmii:
8555 1.50 thorpej *
8556 1.281 msaitoh * Helper; handle link interrupts for GMII.
8557 1.50 thorpej */
8558 1.281 msaitoh static void
8559 1.281 msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
8560 1.50 thorpej {
8561 1.51 thorpej
8562 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
8563 1.281 msaitoh
8564 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
8565 1.281 msaitoh __func__));
8566 1.281 msaitoh
8567 1.281 msaitoh if (icr & ICR_LSC) {
8568 1.445 msaitoh uint32_t reg;
8569 1.381 msaitoh uint32_t status = CSR_READ(sc, WMREG_STATUS);
8570 1.381 msaitoh
8571 1.523 msaitoh if ((status & STATUS_LU) != 0) {
8572 1.523 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
8573 1.523 msaitoh device_xname(sc->sc_dev),
8574 1.523 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
8575 1.523 msaitoh } else {
8576 1.523 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
8577 1.523 msaitoh device_xname(sc->sc_dev)));
8578 1.523 msaitoh }
8579 1.381 msaitoh if ((sc->sc_type == WM_T_ICH8) && ((status & STATUS_LU) == 0))
8580 1.381 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
8581 1.381 msaitoh
8582 1.523 msaitoh if ((sc->sc_type == WM_T_ICH8)
8583 1.523 msaitoh && (sc->sc_phytype == WMPHY_IGP_3)) {
8584 1.523 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(sc);
8585 1.523 msaitoh }
8586 1.381 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> mii_pollstat\n",
8587 1.281 msaitoh device_xname(sc->sc_dev)));
8588 1.281 msaitoh mii_pollstat(&sc->sc_mii);
8589 1.281 msaitoh if (sc->sc_type == WM_T_82543) {
8590 1.281 msaitoh int miistatus, active;
8591 1.281 msaitoh
8592 1.281 msaitoh /*
8593 1.281 msaitoh * With 82543, we need to force speed and
8594 1.281 msaitoh * duplex on the MAC equal to what the PHY
8595 1.281 msaitoh * speed and duplex configuration is.
8596 1.281 msaitoh */
8597 1.281 msaitoh miistatus = sc->sc_mii.mii_media_status;
8598 1.50 thorpej
8599 1.281 msaitoh if (miistatus & IFM_ACTIVE) {
8600 1.281 msaitoh active = sc->sc_mii.mii_media_active;
8601 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
8602 1.281 msaitoh switch (IFM_SUBTYPE(active)) {
8603 1.281 msaitoh case IFM_10_T:
8604 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
8605 1.281 msaitoh break;
8606 1.281 msaitoh case IFM_100_TX:
8607 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
8608 1.281 msaitoh break;
8609 1.281 msaitoh case IFM_1000_T:
8610 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
8611 1.281 msaitoh break;
8612 1.281 msaitoh default:
8613 1.281 msaitoh /*
8614 1.281 msaitoh * fiber?
8615 1.281 msaitoh * Shoud not enter here.
8616 1.281 msaitoh */
8617 1.388 msaitoh printf("unknown media (%x)\n", active);
8618 1.281 msaitoh break;
8619 1.281 msaitoh }
8620 1.281 msaitoh if (active & IFM_FDX)
8621 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
8622 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
8623 1.281 msaitoh }
8624 1.281 msaitoh } else if (sc->sc_type == WM_T_PCH) {
8625 1.281 msaitoh wm_k1_gig_workaround_hv(sc,
8626 1.281 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
8627 1.230 msaitoh }
8628 1.51 thorpej
8629 1.281 msaitoh if ((sc->sc_phytype == WMPHY_82578)
8630 1.281 msaitoh && (IFM_SUBTYPE(sc->sc_mii.mii_media_active)
8631 1.281 msaitoh == IFM_1000_T)) {
8632 1.51 thorpej
8633 1.281 msaitoh if ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0) {
8634 1.281 msaitoh delay(200*1000); /* XXX too big */
8635 1.51 thorpej
8636 1.281 msaitoh /* Link stall fix for link up */
8637 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
8638 1.281 msaitoh HV_MUX_DATA_CTRL,
8639 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC
8640 1.281 msaitoh | HV_MUX_DATA_CTRL_FORCE_SPEED);
8641 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1,
8642 1.281 msaitoh HV_MUX_DATA_CTRL,
8643 1.281 msaitoh HV_MUX_DATA_CTRL_GEN_TO_MAC);
8644 1.281 msaitoh }
8645 1.281 msaitoh }
8646 1.445 msaitoh /*
8647 1.445 msaitoh * I217 Packet Loss issue:
8648 1.445 msaitoh * ensure that FEXTNVM4 Beacon Duration is set correctly
8649 1.445 msaitoh * on power up.
8650 1.445 msaitoh * Set the Beacon Duration for I217 to 8 usec
8651 1.445 msaitoh */
8652 1.445 msaitoh if ((sc->sc_type == WM_T_PCH_LPT)
8653 1.445 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
8654 1.445 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM4);
8655 1.445 msaitoh reg &= ~FEXTNVM4_BEACON_DURATION;
8656 1.445 msaitoh reg |= FEXTNVM4_BEACON_DURATION_8US;
8657 1.445 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM4, reg);
8658 1.445 msaitoh }
8659 1.445 msaitoh
8660 1.445 msaitoh /* XXX Work-around I218 hang issue */
8661 1.445 msaitoh /* e1000_k1_workaround_lpt_lp() */
8662 1.445 msaitoh
8663 1.445 msaitoh if ((sc->sc_type == WM_T_PCH_LPT)
8664 1.445 msaitoh || (sc->sc_type == WM_T_PCH_SPT)) {
8665 1.445 msaitoh /*
8666 1.445 msaitoh * Set platform power management values for Latency
8667 1.445 msaitoh * Tolerance Reporting (LTR)
8668 1.445 msaitoh */
8669 1.445 msaitoh wm_platform_pm_pch_lpt(sc,
8670 1.445 msaitoh ((sc->sc_mii.mii_media_status & IFM_ACTIVE)
8671 1.445 msaitoh != 0));
8672 1.445 msaitoh }
8673 1.445 msaitoh
8674 1.445 msaitoh /* FEXTNVM6 K1-off workaround */
8675 1.445 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
8676 1.445 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM6);
8677 1.445 msaitoh if (CSR_READ(sc, WMREG_PCIEANACFG)
8678 1.445 msaitoh & FEXTNVM6_K1_OFF_ENABLE)
8679 1.445 msaitoh reg |= FEXTNVM6_K1_OFF_ENABLE;
8680 1.445 msaitoh else
8681 1.445 msaitoh reg &= ~FEXTNVM6_K1_OFF_ENABLE;
8682 1.445 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM6, reg);
8683 1.445 msaitoh }
8684 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
8685 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK Receive sequence error\n",
8686 1.281 msaitoh device_xname(sc->sc_dev)));
8687 1.51 thorpej }
8688 1.50 thorpej }
8689 1.50 thorpej
8690 1.50 thorpej /*
8691 1.281 msaitoh * wm_linkintr_tbi:
8692 1.57 thorpej *
8693 1.281 msaitoh * Helper; handle link interrupts for TBI mode.
8694 1.57 thorpej */
8695 1.281 msaitoh static void
8696 1.281 msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
8697 1.57 thorpej {
8698 1.506 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8699 1.281 msaitoh uint32_t status;
8700 1.281 msaitoh
8701 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
8702 1.281 msaitoh __func__));
8703 1.281 msaitoh
8704 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
8705 1.281 msaitoh if (icr & ICR_LSC) {
8706 1.281 msaitoh if (status & STATUS_LU) {
8707 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
8708 1.281 msaitoh device_xname(sc->sc_dev),
8709 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
8710 1.281 msaitoh /*
8711 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
8712 1.281 msaitoh * so we should update sc->sc_ctrl
8713 1.281 msaitoh */
8714 1.57 thorpej
8715 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
8716 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
8717 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
8718 1.281 msaitoh if (status & STATUS_FD)
8719 1.281 msaitoh sc->sc_tctl |=
8720 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
8721 1.281 msaitoh else
8722 1.281 msaitoh sc->sc_tctl |=
8723 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
8724 1.281 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
8725 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
8726 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
8727 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
8728 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
8729 1.281 msaitoh sc->sc_fcrtl);
8730 1.281 msaitoh sc->sc_tbi_linkup = 1;
8731 1.506 msaitoh if_link_state_change(ifp, LINK_STATE_UP);
8732 1.281 msaitoh } else {
8733 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
8734 1.281 msaitoh device_xname(sc->sc_dev)));
8735 1.281 msaitoh sc->sc_tbi_linkup = 0;
8736 1.506 msaitoh if_link_state_change(ifp, LINK_STATE_DOWN);
8737 1.281 msaitoh }
8738 1.325 msaitoh /* Update LED */
8739 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
8740 1.281 msaitoh } else if (icr & ICR_RXSEQ) {
8741 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
8742 1.281 msaitoh ("%s: LINK: Receive sequence error\n",
8743 1.281 msaitoh device_xname(sc->sc_dev)));
8744 1.57 thorpej }
8745 1.57 thorpej }
8746 1.57 thorpej
8747 1.57 thorpej /*
8748 1.325 msaitoh * wm_linkintr_serdes:
8749 1.325 msaitoh *
8750 1.325 msaitoh * Helper; handle link interrupts for TBI mode.
8751 1.325 msaitoh */
8752 1.325 msaitoh static void
8753 1.325 msaitoh wm_linkintr_serdes(struct wm_softc *sc, uint32_t icr)
8754 1.325 msaitoh {
8755 1.506 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
8756 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
8757 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
8758 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
8759 1.325 msaitoh
8760 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
8761 1.325 msaitoh __func__));
8762 1.325 msaitoh
8763 1.325 msaitoh if (icr & ICR_LSC) {
8764 1.325 msaitoh /* Check PCS */
8765 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
8766 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
8767 1.506 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up\n",
8768 1.506 msaitoh device_xname(sc->sc_dev)));
8769 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
8770 1.325 msaitoh sc->sc_tbi_linkup = 1;
8771 1.506 msaitoh if_link_state_change(ifp, LINK_STATE_UP);
8772 1.325 msaitoh } else {
8773 1.506 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
8774 1.506 msaitoh device_xname(sc->sc_dev)));
8775 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
8776 1.325 msaitoh sc->sc_tbi_linkup = 0;
8777 1.506 msaitoh if_link_state_change(ifp, LINK_STATE_DOWN);
8778 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
8779 1.325 msaitoh return;
8780 1.325 msaitoh }
8781 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX;
8782 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
8783 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
8784 1.325 msaitoh else
8785 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
8786 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
8787 1.325 msaitoh /* Check flow */
8788 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
8789 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
8790 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
8791 1.325 msaitoh ("XXX LINKOK but not ACOMP\n"));
8792 1.325 msaitoh return;
8793 1.325 msaitoh }
8794 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
8795 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
8796 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
8797 1.325 msaitoh ("XXX AN result %08x, %08x\n", pcs_adv, pcs_lpab));
8798 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
8799 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
8800 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
8801 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
8802 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
8803 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
8804 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
8805 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
8806 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
8807 1.325 msaitoh | IFM_ETH_TXPAUSE;
8808 1.325 msaitoh else if ((pcs_adv & TXCW_SYM_PAUSE)
8809 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
8810 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
8811 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE))
8812 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
8813 1.325 msaitoh | IFM_ETH_RXPAUSE;
8814 1.325 msaitoh }
8815 1.325 msaitoh /* Update LED */
8816 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
8817 1.325 msaitoh } else {
8818 1.325 msaitoh DPRINTF(WM_DEBUG_LINK,
8819 1.325 msaitoh ("%s: LINK: Receive sequence error\n",
8820 1.325 msaitoh device_xname(sc->sc_dev)));
8821 1.325 msaitoh }
8822 1.325 msaitoh }
8823 1.325 msaitoh
8824 1.325 msaitoh /*
8825 1.281 msaitoh * wm_linkintr:
8826 1.57 thorpej *
8827 1.281 msaitoh * Helper; handle link interrupts.
8828 1.57 thorpej */
8829 1.281 msaitoh static void
8830 1.281 msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
8831 1.57 thorpej {
8832 1.57 thorpej
8833 1.357 knakahar KASSERT(WM_CORE_LOCKED(sc));
8834 1.357 knakahar
8835 1.281 msaitoh if (sc->sc_flags & WM_F_HAS_MII)
8836 1.281 msaitoh wm_linkintr_gmii(sc, icr);
8837 1.325 msaitoh else if ((sc->sc_mediatype == WM_MEDIATYPE_SERDES)
8838 1.332 msaitoh && (sc->sc_type >= WM_T_82575))
8839 1.325 msaitoh wm_linkintr_serdes(sc, icr);
8840 1.281 msaitoh else
8841 1.281 msaitoh wm_linkintr_tbi(sc, icr);
8842 1.57 thorpej }
8843 1.57 thorpej
8844 1.112 gavan /*
8845 1.335 msaitoh * wm_intr_legacy:
8846 1.112 gavan *
8847 1.335 msaitoh * Interrupt service routine for INTx and MSI.
8848 1.112 gavan */
8849 1.112 gavan static int
8850 1.335 msaitoh wm_intr_legacy(void *arg)
8851 1.198 msaitoh {
8852 1.281 msaitoh struct wm_softc *sc = arg;
8853 1.484 knakahar struct wm_queue *wmq = &sc->sc_queue[0];
8854 1.484 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
8855 1.484 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
8856 1.335 msaitoh uint32_t icr, rndval = 0;
8857 1.281 msaitoh int handled = 0;
8858 1.281 msaitoh
8859 1.281 msaitoh while (1 /* CONSTCOND */) {
8860 1.281 msaitoh icr = CSR_READ(sc, WMREG_ICR);
8861 1.281 msaitoh if ((icr & sc->sc_icr) == 0)
8862 1.281 msaitoh break;
8863 1.511 msaitoh if (handled == 0) {
8864 1.511 msaitoh DPRINTF(WM_DEBUG_TX,
8865 1.517 msaitoh ("%s: INTx: got intr\n",device_xname(sc->sc_dev)));
8866 1.511 msaitoh }
8867 1.335 msaitoh if (rndval == 0)
8868 1.335 msaitoh rndval = icr;
8869 1.112 gavan
8870 1.413 skrll mutex_enter(rxq->rxq_lock);
8871 1.112 gavan
8872 1.429 knakahar if (rxq->rxq_stopping) {
8873 1.413 skrll mutex_exit(rxq->rxq_lock);
8874 1.281 msaitoh break;
8875 1.281 msaitoh }
8876 1.247 msaitoh
8877 1.281 msaitoh handled = 1;
8878 1.249 msaitoh
8879 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
8880 1.388 msaitoh if (icr & (ICR_RXDMT0 | ICR_RXT0)) {
8881 1.281 msaitoh DPRINTF(WM_DEBUG_RX,
8882 1.281 msaitoh ("%s: RX: got Rx intr 0x%08x\n",
8883 1.281 msaitoh device_xname(sc->sc_dev),
8884 1.388 msaitoh icr & (ICR_RXDMT0 | ICR_RXT0)));
8885 1.417 knakahar WM_Q_EVCNT_INCR(rxq, rxintr);
8886 1.240 msaitoh }
8887 1.281 msaitoh #endif
8888 1.536 knakahar /*
8889 1.536 knakahar * wm_rxeof() does *not* call upper layer functions directly,
8890 1.536 knakahar * as if_percpuq_enqueue() just call softint_schedule().
8891 1.536 knakahar * So, we can call wm_rxeof() in interrupt context.
8892 1.536 knakahar */
8893 1.493 knakahar wm_rxeof(rxq, UINT_MAX);
8894 1.240 msaitoh
8895 1.413 skrll mutex_exit(rxq->rxq_lock);
8896 1.413 skrll mutex_enter(txq->txq_lock);
8897 1.283 ozaki
8898 1.429 knakahar if (txq->txq_stopping) {
8899 1.429 knakahar mutex_exit(txq->txq_lock);
8900 1.429 knakahar break;
8901 1.429 knakahar }
8902 1.429 knakahar
8903 1.281 msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
8904 1.281 msaitoh if (icr & ICR_TXDW) {
8905 1.281 msaitoh DPRINTF(WM_DEBUG_TX,
8906 1.281 msaitoh ("%s: TX: got TXDW interrupt\n",
8907 1.281 msaitoh device_xname(sc->sc_dev)));
8908 1.417 knakahar WM_Q_EVCNT_INCR(txq, txdw);
8909 1.240 msaitoh }
8910 1.281 msaitoh #endif
8911 1.557 knakahar wm_txeof(txq, UINT_MAX);
8912 1.240 msaitoh
8913 1.413 skrll mutex_exit(txq->txq_lock);
8914 1.357 knakahar WM_CORE_LOCK(sc);
8915 1.357 knakahar
8916 1.429 knakahar if (sc->sc_core_stopping) {
8917 1.429 knakahar WM_CORE_UNLOCK(sc);
8918 1.429 knakahar break;
8919 1.429 knakahar }
8920 1.429 knakahar
8921 1.388 msaitoh if (icr & (ICR_LSC | ICR_RXSEQ)) {
8922 1.281 msaitoh WM_EVCNT_INCR(&sc->sc_ev_linkintr);
8923 1.281 msaitoh wm_linkintr(sc, icr);
8924 1.281 msaitoh }
8925 1.240 msaitoh
8926 1.357 knakahar WM_CORE_UNLOCK(sc);
8927 1.112 gavan
8928 1.281 msaitoh if (icr & ICR_RXO) {
8929 1.281 msaitoh #if defined(WM_DEBUG)
8930 1.281 msaitoh log(LOG_WARNING, "%s: Receive overrun\n",
8931 1.281 msaitoh device_xname(sc->sc_dev));
8932 1.281 msaitoh #endif /* defined(WM_DEBUG) */
8933 1.281 msaitoh }
8934 1.249 msaitoh }
8935 1.112 gavan
8936 1.335 msaitoh rnd_add_uint32(&sc->rnd_source, rndval);
8937 1.335 msaitoh
8938 1.335 msaitoh if (handled) {
8939 1.335 msaitoh /* Try to get more packets going. */
8940 1.484 knakahar softint_schedule(wmq->wmq_si);
8941 1.335 msaitoh }
8942 1.335 msaitoh
8943 1.335 msaitoh return handled;
8944 1.335 msaitoh }
8945 1.335 msaitoh
8946 1.480 knakahar static inline void
8947 1.480 knakahar wm_txrxintr_disable(struct wm_queue *wmq)
8948 1.480 knakahar {
8949 1.480 knakahar struct wm_softc *sc = wmq->wmq_txq.txq_sc;
8950 1.480 knakahar
8951 1.480 knakahar if (sc->sc_type == WM_T_82574)
8952 1.480 knakahar CSR_WRITE(sc, WMREG_IMC, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
8953 1.480 knakahar else if (sc->sc_type == WM_T_82575)
8954 1.480 knakahar CSR_WRITE(sc, WMREG_EIMC, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
8955 1.480 knakahar else
8956 1.480 knakahar CSR_WRITE(sc, WMREG_EIMC, 1 << wmq->wmq_intr_idx);
8957 1.480 knakahar }
8958 1.480 knakahar
8959 1.480 knakahar static inline void
8960 1.480 knakahar wm_txrxintr_enable(struct wm_queue *wmq)
8961 1.480 knakahar {
8962 1.480 knakahar struct wm_softc *sc = wmq->wmq_txq.txq_sc;
8963 1.480 knakahar
8964 1.495 knakahar wm_itrs_calculate(sc, wmq);
8965 1.495 knakahar
8966 1.559 knakahar /*
8967 1.559 knakahar * ICR_OTHER which is disabled in wm_linkintr_msix() is enabled here.
8968 1.559 knakahar * There is no need to care about which of RXQ(0) and RXQ(1) enable
8969 1.559 knakahar * ICR_OTHER in first, because each RXQ/TXQ interrupt is disabled
8970 1.559 knakahar * while each wm_handle_queue(wmq) is runnig.
8971 1.559 knakahar */
8972 1.480 knakahar if (sc->sc_type == WM_T_82574)
8973 1.559 knakahar CSR_WRITE(sc, WMREG_IMS, ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id) | ICR_OTHER);
8974 1.480 knakahar else if (sc->sc_type == WM_T_82575)
8975 1.480 knakahar CSR_WRITE(sc, WMREG_EIMS, EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
8976 1.480 knakahar else
8977 1.480 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << wmq->wmq_intr_idx);
8978 1.480 knakahar }
8979 1.480 knakahar
8980 1.335 msaitoh static int
8981 1.405 knakahar wm_txrxintr_msix(void *arg)
8982 1.335 msaitoh {
8983 1.405 knakahar struct wm_queue *wmq = arg;
8984 1.405 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
8985 1.405 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
8986 1.363 knakahar struct wm_softc *sc = txq->txq_sc;
8987 1.557 knakahar u_int txlimit = sc->sc_tx_intr_process_limit;
8988 1.557 knakahar u_int rxlimit = sc->sc_rx_intr_process_limit;
8989 1.563 knakahar bool txmore;
8990 1.563 knakahar bool rxmore;
8991 1.335 msaitoh
8992 1.405 knakahar KASSERT(wmq->wmq_intr_idx == wmq->wmq_id);
8993 1.405 knakahar
8994 1.335 msaitoh DPRINTF(WM_DEBUG_TX,
8995 1.335 msaitoh ("%s: TX: got Tx intr\n", device_xname(sc->sc_dev)));
8996 1.335 msaitoh
8997 1.480 knakahar wm_txrxintr_disable(wmq);
8998 1.335 msaitoh
8999 1.429 knakahar mutex_enter(txq->txq_lock);
9000 1.429 knakahar
9001 1.429 knakahar if (txq->txq_stopping) {
9002 1.429 knakahar mutex_exit(txq->txq_lock);
9003 1.429 knakahar return 0;
9004 1.429 knakahar }
9005 1.335 msaitoh
9006 1.429 knakahar WM_Q_EVCNT_INCR(txq, txdw);
9007 1.563 knakahar txmore = wm_txeof(txq, txlimit);
9008 1.484 knakahar /* wm_deferred start() is done in wm_handle_queue(). */
9009 1.429 knakahar mutex_exit(txq->txq_lock);
9010 1.429 knakahar
9011 1.364 knakahar DPRINTF(WM_DEBUG_RX,
9012 1.335 msaitoh ("%s: RX: got Rx intr\n", device_xname(sc->sc_dev)));
9013 1.429 knakahar mutex_enter(rxq->rxq_lock);
9014 1.335 msaitoh
9015 1.429 knakahar if (rxq->rxq_stopping) {
9016 1.413 skrll mutex_exit(rxq->rxq_lock);
9017 1.429 knakahar return 0;
9018 1.405 knakahar }
9019 1.335 msaitoh
9020 1.429 knakahar WM_Q_EVCNT_INCR(rxq, rxintr);
9021 1.563 knakahar rxmore = wm_rxeof(rxq, rxlimit);
9022 1.429 knakahar mutex_exit(rxq->rxq_lock);
9023 1.429 knakahar
9024 1.495 knakahar wm_itrs_writereg(sc, wmq);
9025 1.495 knakahar
9026 1.563 knakahar if (txmore || rxmore)
9027 1.563 knakahar softint_schedule(wmq->wmq_si);
9028 1.563 knakahar else
9029 1.563 knakahar wm_txrxintr_enable(wmq);
9030 1.484 knakahar
9031 1.335 msaitoh return 1;
9032 1.335 msaitoh }
9033 1.335 msaitoh
9034 1.484 knakahar static void
9035 1.484 knakahar wm_handle_queue(void *arg)
9036 1.484 knakahar {
9037 1.484 knakahar struct wm_queue *wmq = arg;
9038 1.484 knakahar struct wm_txqueue *txq = &wmq->wmq_txq;
9039 1.484 knakahar struct wm_rxqueue *rxq = &wmq->wmq_rxq;
9040 1.484 knakahar struct wm_softc *sc = txq->txq_sc;
9041 1.557 knakahar u_int txlimit = sc->sc_tx_process_limit;
9042 1.557 knakahar u_int rxlimit = sc->sc_rx_process_limit;
9043 1.563 knakahar bool txmore;
9044 1.563 knakahar bool rxmore;
9045 1.484 knakahar
9046 1.484 knakahar mutex_enter(txq->txq_lock);
9047 1.484 knakahar if (txq->txq_stopping) {
9048 1.484 knakahar mutex_exit(txq->txq_lock);
9049 1.484 knakahar return;
9050 1.484 knakahar }
9051 1.563 knakahar txmore = wm_txeof(txq, txlimit);
9052 1.484 knakahar wm_deferred_start_locked(txq);
9053 1.484 knakahar mutex_exit(txq->txq_lock);
9054 1.484 knakahar
9055 1.484 knakahar mutex_enter(rxq->rxq_lock);
9056 1.484 knakahar if (rxq->rxq_stopping) {
9057 1.484 knakahar mutex_exit(rxq->rxq_lock);
9058 1.484 knakahar return;
9059 1.484 knakahar }
9060 1.556 knakahar WM_Q_EVCNT_INCR(rxq, rxdefer);
9061 1.563 knakahar rxmore = wm_rxeof(rxq, rxlimit);
9062 1.484 knakahar mutex_exit(rxq->rxq_lock);
9063 1.493 knakahar
9064 1.563 knakahar if (txmore || rxmore)
9065 1.563 knakahar softint_schedule(wmq->wmq_si);
9066 1.563 knakahar else
9067 1.563 knakahar wm_txrxintr_enable(wmq);
9068 1.484 knakahar }
9069 1.484 knakahar
9070 1.335 msaitoh /*
9071 1.335 msaitoh * wm_linkintr_msix:
9072 1.335 msaitoh *
9073 1.335 msaitoh * Interrupt service routine for link status change for MSI-X.
9074 1.335 msaitoh */
9075 1.335 msaitoh static int
9076 1.335 msaitoh wm_linkintr_msix(void *arg)
9077 1.335 msaitoh {
9078 1.335 msaitoh struct wm_softc *sc = arg;
9079 1.351 msaitoh uint32_t reg;
9080 1.559 knakahar bool has_rxo;
9081 1.335 msaitoh
9082 1.369 knakahar DPRINTF(WM_DEBUG_LINK,
9083 1.335 msaitoh ("%s: LINK: got link intr\n", device_xname(sc->sc_dev)));
9084 1.335 msaitoh
9085 1.351 msaitoh reg = CSR_READ(sc, WMREG_ICR);
9086 1.357 knakahar WM_CORE_LOCK(sc);
9087 1.559 knakahar if (sc->sc_core_stopping)
9088 1.335 msaitoh goto out;
9089 1.335 msaitoh
9090 1.559 knakahar if((reg & ICR_LSC) != 0) {
9091 1.559 knakahar WM_EVCNT_INCR(&sc->sc_ev_linkintr);
9092 1.559 knakahar wm_linkintr(sc, ICR_LSC);
9093 1.559 knakahar }
9094 1.559 knakahar
9095 1.559 knakahar /*
9096 1.559 knakahar * XXX 82574 MSI-X mode workaround
9097 1.559 knakahar *
9098 1.559 knakahar * 82574 MSI-X mode causes receive overrun(RXO) interrupt as ICR_OTHER
9099 1.559 knakahar * MSI-X vector, furthermore it does not cause neigher ICR_RXQ(0) nor
9100 1.559 knakahar * ICR_RXQ(1) vector. So, we generate ICR_RXQ(0) and ICR_RXQ(1)
9101 1.559 knakahar * interrupts by writing WMREG_ICS to process receive packets.
9102 1.559 knakahar */
9103 1.559 knakahar if (sc->sc_type == WM_T_82574 && ((reg & ICR_RXO) != 0)) {
9104 1.559 knakahar #if defined(WM_DEBUG)
9105 1.559 knakahar log(LOG_WARNING, "%s: Receive overrun\n",
9106 1.559 knakahar device_xname(sc->sc_dev));
9107 1.559 knakahar #endif /* defined(WM_DEBUG) */
9108 1.559 knakahar
9109 1.559 knakahar has_rxo = true;
9110 1.559 knakahar /*
9111 1.559 knakahar * The RXO interrupt is very high rate when receive traffic is
9112 1.559 knakahar * high rate. We use polling mode for ICR_OTHER like Tx/Rx
9113 1.559 knakahar * interrupts. ICR_OTHER will be enabled at the end of
9114 1.559 knakahar * wm_txrxintr_msix() which is kicked by both ICR_RXQ(0) and
9115 1.559 knakahar * ICR_RXQ(1) interrupts.
9116 1.559 knakahar */
9117 1.559 knakahar CSR_WRITE(sc, WMREG_IMC, ICR_OTHER);
9118 1.559 knakahar
9119 1.559 knakahar CSR_WRITE(sc, WMREG_ICS, ICR_RXQ(0) | ICR_RXQ(1));
9120 1.559 knakahar }
9121 1.559 knakahar
9122 1.559 knakahar
9123 1.335 msaitoh
9124 1.335 msaitoh out:
9125 1.357 knakahar WM_CORE_UNLOCK(sc);
9126 1.335 msaitoh
9127 1.559 knakahar if (sc->sc_type == WM_T_82574) {
9128 1.559 knakahar if (!has_rxo)
9129 1.559 knakahar CSR_WRITE(sc, WMREG_IMS, ICR_OTHER | ICR_LSC);
9130 1.559 knakahar else
9131 1.559 knakahar CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
9132 1.559 knakahar } else if (sc->sc_type == WM_T_82575)
9133 1.335 msaitoh CSR_WRITE(sc, WMREG_EIMS, EITR_OTHER);
9134 1.335 msaitoh else
9135 1.364 knakahar CSR_WRITE(sc, WMREG_EIMS, 1 << sc->sc_link_intr_idx);
9136 1.335 msaitoh
9137 1.335 msaitoh return 1;
9138 1.335 msaitoh }
9139 1.335 msaitoh
9140 1.335 msaitoh /*
9141 1.281 msaitoh * Media related.
9142 1.281 msaitoh * GMII, SGMII, TBI (and SERDES)
9143 1.281 msaitoh */
9144 1.117 msaitoh
9145 1.325 msaitoh /* Common */
9146 1.325 msaitoh
9147 1.325 msaitoh /*
9148 1.325 msaitoh * wm_tbi_serdes_set_linkled:
9149 1.325 msaitoh *
9150 1.325 msaitoh * Update the link LED on TBI and SERDES devices.
9151 1.325 msaitoh */
9152 1.325 msaitoh static void
9153 1.325 msaitoh wm_tbi_serdes_set_linkled(struct wm_softc *sc)
9154 1.325 msaitoh {
9155 1.325 msaitoh
9156 1.325 msaitoh if (sc->sc_tbi_linkup)
9157 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0);
9158 1.325 msaitoh else
9159 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIN(0);
9160 1.325 msaitoh
9161 1.325 msaitoh /* 82540 or newer devices are active low */
9162 1.325 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
9163 1.325 msaitoh
9164 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9165 1.325 msaitoh }
9166 1.325 msaitoh
9167 1.281 msaitoh /* GMII related */
9168 1.117 msaitoh
9169 1.280 msaitoh /*
9170 1.281 msaitoh * wm_gmii_reset:
9171 1.280 msaitoh *
9172 1.281 msaitoh * Reset the PHY.
9173 1.280 msaitoh */
9174 1.281 msaitoh static void
9175 1.281 msaitoh wm_gmii_reset(struct wm_softc *sc)
9176 1.280 msaitoh {
9177 1.281 msaitoh uint32_t reg;
9178 1.280 msaitoh int rv;
9179 1.280 msaitoh
9180 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
9181 1.392 msaitoh device_xname(sc->sc_dev), __func__));
9182 1.420 msaitoh
9183 1.424 msaitoh rv = sc->phy.acquire(sc);
9184 1.281 msaitoh if (rv != 0) {
9185 1.281 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
9186 1.281 msaitoh __func__);
9187 1.281 msaitoh return;
9188 1.281 msaitoh }
9189 1.280 msaitoh
9190 1.281 msaitoh switch (sc->sc_type) {
9191 1.281 msaitoh case WM_T_82542_2_0:
9192 1.281 msaitoh case WM_T_82542_2_1:
9193 1.281 msaitoh /* null */
9194 1.281 msaitoh break;
9195 1.281 msaitoh case WM_T_82543:
9196 1.281 msaitoh /*
9197 1.281 msaitoh * With 82543, we need to force speed and duplex on the MAC
9198 1.281 msaitoh * equal to what the PHY speed and duplex configuration is.
9199 1.281 msaitoh * In addition, we need to perform a hardware reset on the PHY
9200 1.281 msaitoh * to take it out of reset.
9201 1.281 msaitoh */
9202 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
9203 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9204 1.280 msaitoh
9205 1.281 msaitoh /* The PHY reset pin is active-low. */
9206 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
9207 1.281 msaitoh reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
9208 1.281 msaitoh CTRL_EXT_SWDPIN(4));
9209 1.281 msaitoh reg |= CTRL_EXT_SWDPIO(4);
9210 1.218 msaitoh
9211 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
9212 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9213 1.281 msaitoh delay(10*1000);
9214 1.218 msaitoh
9215 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
9216 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9217 1.281 msaitoh delay(150);
9218 1.281 msaitoh #if 0
9219 1.281 msaitoh sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
9220 1.281 msaitoh #endif
9221 1.281 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
9222 1.281 msaitoh break;
9223 1.281 msaitoh case WM_T_82544: /* reset 10000us */
9224 1.281 msaitoh case WM_T_82540:
9225 1.281 msaitoh case WM_T_82545:
9226 1.281 msaitoh case WM_T_82545_3:
9227 1.281 msaitoh case WM_T_82546:
9228 1.281 msaitoh case WM_T_82546_3:
9229 1.281 msaitoh case WM_T_82541:
9230 1.281 msaitoh case WM_T_82541_2:
9231 1.281 msaitoh case WM_T_82547:
9232 1.281 msaitoh case WM_T_82547_2:
9233 1.281 msaitoh case WM_T_82571: /* reset 100us */
9234 1.281 msaitoh case WM_T_82572:
9235 1.281 msaitoh case WM_T_82573:
9236 1.281 msaitoh case WM_T_82574:
9237 1.281 msaitoh case WM_T_82575:
9238 1.281 msaitoh case WM_T_82576:
9239 1.218 msaitoh case WM_T_82580:
9240 1.228 msaitoh case WM_T_I350:
9241 1.265 msaitoh case WM_T_I354:
9242 1.281 msaitoh case WM_T_I210:
9243 1.281 msaitoh case WM_T_I211:
9244 1.281 msaitoh case WM_T_82583:
9245 1.281 msaitoh case WM_T_80003:
9246 1.281 msaitoh /* generic reset */
9247 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
9248 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9249 1.281 msaitoh delay(20000);
9250 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9251 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9252 1.281 msaitoh delay(20000);
9253 1.281 msaitoh
9254 1.281 msaitoh if ((sc->sc_type == WM_T_82541)
9255 1.281 msaitoh || (sc->sc_type == WM_T_82541_2)
9256 1.281 msaitoh || (sc->sc_type == WM_T_82547)
9257 1.281 msaitoh || (sc->sc_type == WM_T_82547_2)) {
9258 1.281 msaitoh /* workaround for igp are done in igp_reset() */
9259 1.281 msaitoh /* XXX add code to set LED after phy reset */
9260 1.218 msaitoh }
9261 1.218 msaitoh break;
9262 1.281 msaitoh case WM_T_ICH8:
9263 1.281 msaitoh case WM_T_ICH9:
9264 1.281 msaitoh case WM_T_ICH10:
9265 1.281 msaitoh case WM_T_PCH:
9266 1.281 msaitoh case WM_T_PCH2:
9267 1.281 msaitoh case WM_T_PCH_LPT:
9268 1.392 msaitoh case WM_T_PCH_SPT:
9269 1.281 msaitoh /* generic reset */
9270 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
9271 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9272 1.281 msaitoh delay(100);
9273 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9274 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9275 1.281 msaitoh delay(150);
9276 1.281 msaitoh break;
9277 1.281 msaitoh default:
9278 1.281 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
9279 1.281 msaitoh __func__);
9280 1.281 msaitoh break;
9281 1.281 msaitoh }
9282 1.281 msaitoh
9283 1.424 msaitoh sc->phy.release(sc);
9284 1.210 msaitoh
9285 1.281 msaitoh /* get_cfg_done */
9286 1.281 msaitoh wm_get_cfg_done(sc);
9287 1.208 msaitoh
9288 1.281 msaitoh /* extra setup */
9289 1.281 msaitoh switch (sc->sc_type) {
9290 1.281 msaitoh case WM_T_82542_2_0:
9291 1.281 msaitoh case WM_T_82542_2_1:
9292 1.281 msaitoh case WM_T_82543:
9293 1.281 msaitoh case WM_T_82544:
9294 1.281 msaitoh case WM_T_82540:
9295 1.281 msaitoh case WM_T_82545:
9296 1.281 msaitoh case WM_T_82545_3:
9297 1.281 msaitoh case WM_T_82546:
9298 1.281 msaitoh case WM_T_82546_3:
9299 1.281 msaitoh case WM_T_82541_2:
9300 1.281 msaitoh case WM_T_82547_2:
9301 1.281 msaitoh case WM_T_82571:
9302 1.281 msaitoh case WM_T_82572:
9303 1.281 msaitoh case WM_T_82573:
9304 1.519 msaitoh case WM_T_82574:
9305 1.519 msaitoh case WM_T_82583:
9306 1.281 msaitoh case WM_T_82575:
9307 1.281 msaitoh case WM_T_82576:
9308 1.281 msaitoh case WM_T_82580:
9309 1.281 msaitoh case WM_T_I350:
9310 1.281 msaitoh case WM_T_I354:
9311 1.281 msaitoh case WM_T_I210:
9312 1.281 msaitoh case WM_T_I211:
9313 1.281 msaitoh case WM_T_80003:
9314 1.281 msaitoh /* null */
9315 1.281 msaitoh break;
9316 1.281 msaitoh case WM_T_82541:
9317 1.281 msaitoh case WM_T_82547:
9318 1.281 msaitoh /* XXX Configure actively LED after PHY reset */
9319 1.281 msaitoh break;
9320 1.281 msaitoh case WM_T_ICH8:
9321 1.281 msaitoh case WM_T_ICH9:
9322 1.281 msaitoh case WM_T_ICH10:
9323 1.281 msaitoh case WM_T_PCH:
9324 1.281 msaitoh case WM_T_PCH2:
9325 1.281 msaitoh case WM_T_PCH_LPT:
9326 1.392 msaitoh case WM_T_PCH_SPT:
9327 1.517 msaitoh wm_phy_post_reset(sc);
9328 1.281 msaitoh break;
9329 1.281 msaitoh default:
9330 1.281 msaitoh panic("%s: unknown type\n", __func__);
9331 1.281 msaitoh break;
9332 1.1 thorpej }
9333 1.1 thorpej }
9334 1.1 thorpej
9335 1.1 thorpej /*
9336 1.475 msaitoh * Setup sc_phytype and mii_{read|write}reg.
9337 1.475 msaitoh *
9338 1.475 msaitoh * To identify PHY type, correct read/write function should be selected.
9339 1.475 msaitoh * To select correct read/write function, PCI ID or MAC type are required
9340 1.475 msaitoh * without accessing PHY registers.
9341 1.475 msaitoh *
9342 1.475 msaitoh * On the first call of this function, PHY ID is not known yet. Check
9343 1.475 msaitoh * PCI ID or MAC type. The list of the PCI ID may not be perfect, so the
9344 1.475 msaitoh * result might be incorrect.
9345 1.475 msaitoh *
9346 1.475 msaitoh * In the second call, PHY OUI and model is used to identify PHY type.
9347 1.475 msaitoh * It might not be perfpect because of the lack of compared entry, but it
9348 1.475 msaitoh * would be better than the first call.
9349 1.475 msaitoh *
9350 1.475 msaitoh * If the detected new result and previous assumption is different,
9351 1.475 msaitoh * diagnous message will be printed.
9352 1.475 msaitoh */
9353 1.475 msaitoh static void
9354 1.475 msaitoh wm_gmii_setup_phytype(struct wm_softc *sc, uint32_t phy_oui,
9355 1.475 msaitoh uint16_t phy_model)
9356 1.475 msaitoh {
9357 1.475 msaitoh device_t dev = sc->sc_dev;
9358 1.475 msaitoh struct mii_data *mii = &sc->sc_mii;
9359 1.475 msaitoh uint16_t new_phytype = WMPHY_UNKNOWN;
9360 1.475 msaitoh uint16_t doubt_phytype = WMPHY_UNKNOWN;
9361 1.475 msaitoh mii_readreg_t new_readreg;
9362 1.475 msaitoh mii_writereg_t new_writereg;
9363 1.475 msaitoh
9364 1.521 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
9365 1.521 msaitoh device_xname(sc->sc_dev), __func__));
9366 1.521 msaitoh
9367 1.475 msaitoh if (mii->mii_readreg == NULL) {
9368 1.475 msaitoh /*
9369 1.475 msaitoh * This is the first call of this function. For ICH and PCH
9370 1.475 msaitoh * variants, it's difficult to determine the PHY access method
9371 1.475 msaitoh * by sc_type, so use the PCI product ID for some devices.
9372 1.475 msaitoh */
9373 1.475 msaitoh
9374 1.475 msaitoh switch (sc->sc_pcidevid) {
9375 1.475 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LM:
9376 1.475 msaitoh case PCI_PRODUCT_INTEL_PCH_M_LC:
9377 1.475 msaitoh /* 82577 */
9378 1.475 msaitoh new_phytype = WMPHY_82577;
9379 1.475 msaitoh break;
9380 1.475 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DM:
9381 1.475 msaitoh case PCI_PRODUCT_INTEL_PCH_D_DC:
9382 1.475 msaitoh /* 82578 */
9383 1.475 msaitoh new_phytype = WMPHY_82578;
9384 1.475 msaitoh break;
9385 1.475 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_LM:
9386 1.475 msaitoh case PCI_PRODUCT_INTEL_PCH2_LV_V:
9387 1.475 msaitoh /* 82579 */
9388 1.475 msaitoh new_phytype = WMPHY_82579;
9389 1.475 msaitoh break;
9390 1.475 msaitoh case PCI_PRODUCT_INTEL_82801H_82567V_3:
9391 1.475 msaitoh case PCI_PRODUCT_INTEL_82801I_BM:
9392 1.475 msaitoh case PCI_PRODUCT_INTEL_82801I_IGP_M_AMT: /* Not IGP but BM */
9393 1.475 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
9394 1.475 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
9395 1.475 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
9396 1.475 msaitoh case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
9397 1.475 msaitoh case PCI_PRODUCT_INTEL_82801J_R_BM_V:
9398 1.475 msaitoh /* ICH8, 9, 10 with 82567 */
9399 1.475 msaitoh new_phytype = WMPHY_BM;
9400 1.475 msaitoh break;
9401 1.475 msaitoh default:
9402 1.475 msaitoh break;
9403 1.475 msaitoh }
9404 1.475 msaitoh } else {
9405 1.475 msaitoh /* It's not the first call. Use PHY OUI and model */
9406 1.475 msaitoh switch (phy_oui) {
9407 1.475 msaitoh case MII_OUI_ATHEROS: /* XXX ??? */
9408 1.475 msaitoh switch (phy_model) {
9409 1.475 msaitoh case 0x0004: /* XXX */
9410 1.475 msaitoh new_phytype = WMPHY_82578;
9411 1.475 msaitoh break;
9412 1.475 msaitoh default:
9413 1.475 msaitoh break;
9414 1.475 msaitoh }
9415 1.475 msaitoh break;
9416 1.475 msaitoh case MII_OUI_xxMARVELL:
9417 1.475 msaitoh switch (phy_model) {
9418 1.475 msaitoh case MII_MODEL_xxMARVELL_I210:
9419 1.475 msaitoh new_phytype = WMPHY_I210;
9420 1.475 msaitoh break;
9421 1.475 msaitoh case MII_MODEL_xxMARVELL_E1011:
9422 1.475 msaitoh case MII_MODEL_xxMARVELL_E1000_3:
9423 1.475 msaitoh case MII_MODEL_xxMARVELL_E1000_5:
9424 1.475 msaitoh case MII_MODEL_xxMARVELL_E1112:
9425 1.475 msaitoh new_phytype = WMPHY_M88;
9426 1.475 msaitoh break;
9427 1.475 msaitoh case MII_MODEL_xxMARVELL_E1149:
9428 1.475 msaitoh new_phytype = WMPHY_BM;
9429 1.475 msaitoh break;
9430 1.475 msaitoh case MII_MODEL_xxMARVELL_E1111:
9431 1.475 msaitoh case MII_MODEL_xxMARVELL_I347:
9432 1.475 msaitoh case MII_MODEL_xxMARVELL_E1512:
9433 1.475 msaitoh case MII_MODEL_xxMARVELL_E1340M:
9434 1.475 msaitoh case MII_MODEL_xxMARVELL_E1543:
9435 1.475 msaitoh new_phytype = WMPHY_M88;
9436 1.475 msaitoh break;
9437 1.475 msaitoh case MII_MODEL_xxMARVELL_I82563:
9438 1.475 msaitoh new_phytype = WMPHY_GG82563;
9439 1.475 msaitoh break;
9440 1.475 msaitoh default:
9441 1.475 msaitoh break;
9442 1.475 msaitoh }
9443 1.475 msaitoh break;
9444 1.475 msaitoh case MII_OUI_INTEL:
9445 1.475 msaitoh switch (phy_model) {
9446 1.475 msaitoh case MII_MODEL_INTEL_I82577:
9447 1.475 msaitoh new_phytype = WMPHY_82577;
9448 1.475 msaitoh break;
9449 1.475 msaitoh case MII_MODEL_INTEL_I82579:
9450 1.475 msaitoh new_phytype = WMPHY_82579;
9451 1.475 msaitoh break;
9452 1.475 msaitoh case MII_MODEL_INTEL_I217:
9453 1.475 msaitoh new_phytype = WMPHY_I217;
9454 1.475 msaitoh break;
9455 1.475 msaitoh case MII_MODEL_INTEL_I82580:
9456 1.475 msaitoh case MII_MODEL_INTEL_I350:
9457 1.475 msaitoh new_phytype = WMPHY_82580;
9458 1.475 msaitoh break;
9459 1.475 msaitoh default:
9460 1.475 msaitoh break;
9461 1.475 msaitoh }
9462 1.475 msaitoh break;
9463 1.475 msaitoh case MII_OUI_yyINTEL:
9464 1.475 msaitoh switch (phy_model) {
9465 1.475 msaitoh case MII_MODEL_yyINTEL_I82562G:
9466 1.475 msaitoh case MII_MODEL_yyINTEL_I82562EM:
9467 1.475 msaitoh case MII_MODEL_yyINTEL_I82562ET:
9468 1.475 msaitoh new_phytype = WMPHY_IFE;
9469 1.475 msaitoh break;
9470 1.475 msaitoh case MII_MODEL_yyINTEL_IGP01E1000:
9471 1.475 msaitoh new_phytype = WMPHY_IGP;
9472 1.475 msaitoh break;
9473 1.475 msaitoh case MII_MODEL_yyINTEL_I82566:
9474 1.475 msaitoh new_phytype = WMPHY_IGP_3;
9475 1.475 msaitoh break;
9476 1.475 msaitoh default:
9477 1.475 msaitoh break;
9478 1.475 msaitoh }
9479 1.475 msaitoh break;
9480 1.475 msaitoh default:
9481 1.475 msaitoh break;
9482 1.475 msaitoh }
9483 1.475 msaitoh if (new_phytype == WMPHY_UNKNOWN)
9484 1.475 msaitoh aprint_verbose_dev(dev, "%s: unknown PHY model\n",
9485 1.475 msaitoh __func__);
9486 1.475 msaitoh
9487 1.475 msaitoh if ((sc->sc_phytype != WMPHY_UNKNOWN)
9488 1.475 msaitoh && (sc->sc_phytype != new_phytype )) {
9489 1.475 msaitoh aprint_error_dev(dev, "Previously assumed PHY type(%u)"
9490 1.475 msaitoh "was incorrect. PHY type from PHY ID = %u\n",
9491 1.475 msaitoh sc->sc_phytype, new_phytype);
9492 1.475 msaitoh }
9493 1.475 msaitoh }
9494 1.475 msaitoh
9495 1.475 msaitoh /* Next, use sc->sc_flags and sc->sc_type to set read/write funcs. */
9496 1.475 msaitoh if (((sc->sc_flags & WM_F_SGMII) != 0) && !wm_sgmii_uses_mdio(sc)) {
9497 1.475 msaitoh /* SGMII */
9498 1.475 msaitoh new_readreg = wm_sgmii_readreg;
9499 1.475 msaitoh new_writereg = wm_sgmii_writereg;
9500 1.475 msaitoh } else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
9501 1.475 msaitoh /* BM2 (phyaddr == 1) */
9502 1.475 msaitoh if ((sc->sc_phytype != WMPHY_UNKNOWN)
9503 1.475 msaitoh && (new_phytype != WMPHY_BM)
9504 1.475 msaitoh && (new_phytype != WMPHY_UNKNOWN))
9505 1.475 msaitoh doubt_phytype = new_phytype;
9506 1.475 msaitoh new_phytype = WMPHY_BM;
9507 1.475 msaitoh new_readreg = wm_gmii_bm_readreg;
9508 1.475 msaitoh new_writereg = wm_gmii_bm_writereg;
9509 1.475 msaitoh } else if (sc->sc_type >= WM_T_PCH) {
9510 1.475 msaitoh /* All PCH* use _hv_ */
9511 1.475 msaitoh new_readreg = wm_gmii_hv_readreg;
9512 1.475 msaitoh new_writereg = wm_gmii_hv_writereg;
9513 1.475 msaitoh } else if (sc->sc_type >= WM_T_ICH8) {
9514 1.475 msaitoh /* non-82567 ICH8, 9 and 10 */
9515 1.475 msaitoh new_readreg = wm_gmii_i82544_readreg;
9516 1.475 msaitoh new_writereg = wm_gmii_i82544_writereg;
9517 1.475 msaitoh } else if (sc->sc_type >= WM_T_80003) {
9518 1.475 msaitoh /* 80003 */
9519 1.475 msaitoh if ((sc->sc_phytype != WMPHY_UNKNOWN)
9520 1.475 msaitoh && (new_phytype != WMPHY_GG82563)
9521 1.475 msaitoh && (new_phytype != WMPHY_UNKNOWN))
9522 1.475 msaitoh doubt_phytype = new_phytype;
9523 1.475 msaitoh new_phytype = WMPHY_GG82563;
9524 1.475 msaitoh new_readreg = wm_gmii_i80003_readreg;
9525 1.475 msaitoh new_writereg = wm_gmii_i80003_writereg;
9526 1.475 msaitoh } else if (sc->sc_type >= WM_T_I210) {
9527 1.475 msaitoh /* I210 and I211 */
9528 1.475 msaitoh if ((sc->sc_phytype != WMPHY_UNKNOWN)
9529 1.475 msaitoh && (new_phytype != WMPHY_I210)
9530 1.475 msaitoh && (new_phytype != WMPHY_UNKNOWN))
9531 1.475 msaitoh doubt_phytype = new_phytype;
9532 1.475 msaitoh new_phytype = WMPHY_I210;
9533 1.475 msaitoh new_readreg = wm_gmii_gs40g_readreg;
9534 1.475 msaitoh new_writereg = wm_gmii_gs40g_writereg;
9535 1.475 msaitoh } else if (sc->sc_type >= WM_T_82580) {
9536 1.475 msaitoh /* 82580, I350 and I354 */
9537 1.475 msaitoh new_readreg = wm_gmii_82580_readreg;
9538 1.475 msaitoh new_writereg = wm_gmii_82580_writereg;
9539 1.475 msaitoh } else if (sc->sc_type >= WM_T_82544) {
9540 1.475 msaitoh /* 82544, 0, [56], [17], 8257[1234] and 82583 */
9541 1.475 msaitoh new_readreg = wm_gmii_i82544_readreg;
9542 1.475 msaitoh new_writereg = wm_gmii_i82544_writereg;
9543 1.475 msaitoh } else {
9544 1.475 msaitoh new_readreg = wm_gmii_i82543_readreg;
9545 1.475 msaitoh new_writereg = wm_gmii_i82543_writereg;
9546 1.475 msaitoh }
9547 1.475 msaitoh
9548 1.475 msaitoh if (new_phytype == WMPHY_BM) {
9549 1.475 msaitoh /* All BM use _bm_ */
9550 1.475 msaitoh new_readreg = wm_gmii_bm_readreg;
9551 1.475 msaitoh new_writereg = wm_gmii_bm_writereg;
9552 1.475 msaitoh }
9553 1.475 msaitoh if ((sc->sc_type >= WM_T_PCH) && (sc->sc_type <= WM_T_PCH_SPT)) {
9554 1.475 msaitoh /* All PCH* use _hv_ */
9555 1.475 msaitoh new_readreg = wm_gmii_hv_readreg;
9556 1.475 msaitoh new_writereg = wm_gmii_hv_writereg;
9557 1.475 msaitoh }
9558 1.475 msaitoh
9559 1.475 msaitoh /* Diag output */
9560 1.475 msaitoh if (doubt_phytype != WMPHY_UNKNOWN)
9561 1.475 msaitoh aprint_error_dev(dev, "Assumed new PHY type was "
9562 1.475 msaitoh "incorrect. old = %u, new = %u\n", sc->sc_phytype,
9563 1.475 msaitoh new_phytype);
9564 1.475 msaitoh else if ((sc->sc_phytype != WMPHY_UNKNOWN)
9565 1.475 msaitoh && (sc->sc_phytype != new_phytype ))
9566 1.475 msaitoh aprint_error_dev(dev, "Previously assumed PHY type(%u)"
9567 1.475 msaitoh "was incorrect. New PHY type = %u\n",
9568 1.475 msaitoh sc->sc_phytype, new_phytype);
9569 1.475 msaitoh
9570 1.475 msaitoh if ((mii->mii_readreg != NULL) && (new_phytype == WMPHY_UNKNOWN))
9571 1.475 msaitoh aprint_error_dev(dev, "PHY type is still unknown.\n");
9572 1.475 msaitoh
9573 1.475 msaitoh if ((mii->mii_readreg != NULL) && (mii->mii_readreg != new_readreg))
9574 1.475 msaitoh aprint_error_dev(dev, "Previously assumed PHY read/write "
9575 1.475 msaitoh "function was incorrect.\n");
9576 1.475 msaitoh
9577 1.475 msaitoh /* Update now */
9578 1.475 msaitoh sc->sc_phytype = new_phytype;
9579 1.475 msaitoh mii->mii_readreg = new_readreg;
9580 1.475 msaitoh mii->mii_writereg = new_writereg;
9581 1.475 msaitoh }
9582 1.475 msaitoh
9583 1.475 msaitoh /*
9584 1.281 msaitoh * wm_get_phy_id_82575:
9585 1.1 thorpej *
9586 1.281 msaitoh * Return PHY ID. Return -1 if it failed.
9587 1.1 thorpej */
9588 1.281 msaitoh static int
9589 1.281 msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
9590 1.1 thorpej {
9591 1.281 msaitoh uint32_t reg;
9592 1.281 msaitoh int phyid = -1;
9593 1.281 msaitoh
9594 1.281 msaitoh /* XXX */
9595 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
9596 1.281 msaitoh return -1;
9597 1.1 thorpej
9598 1.281 msaitoh if (wm_sgmii_uses_mdio(sc)) {
9599 1.281 msaitoh switch (sc->sc_type) {
9600 1.281 msaitoh case WM_T_82575:
9601 1.281 msaitoh case WM_T_82576:
9602 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
9603 1.281 msaitoh phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
9604 1.281 msaitoh break;
9605 1.281 msaitoh case WM_T_82580:
9606 1.281 msaitoh case WM_T_I350:
9607 1.281 msaitoh case WM_T_I354:
9608 1.281 msaitoh case WM_T_I210:
9609 1.281 msaitoh case WM_T_I211:
9610 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
9611 1.281 msaitoh phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
9612 1.281 msaitoh break;
9613 1.281 msaitoh default:
9614 1.281 msaitoh return -1;
9615 1.281 msaitoh }
9616 1.139 bouyer }
9617 1.1 thorpej
9618 1.281 msaitoh return phyid;
9619 1.1 thorpej }
9620 1.1 thorpej
9621 1.281 msaitoh
9622 1.1 thorpej /*
9623 1.281 msaitoh * wm_gmii_mediainit:
9624 1.1 thorpej *
9625 1.281 msaitoh * Initialize media for use on 1000BASE-T devices.
9626 1.1 thorpej */
9627 1.47 thorpej static void
9628 1.281 msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
9629 1.1 thorpej {
9630 1.475 msaitoh device_t dev = sc->sc_dev;
9631 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
9632 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
9633 1.282 msaitoh uint32_t reg;
9634 1.281 msaitoh
9635 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
9636 1.425 msaitoh device_xname(sc->sc_dev), __func__));
9637 1.425 msaitoh
9638 1.292 msaitoh /* We have GMII. */
9639 1.281 msaitoh sc->sc_flags |= WM_F_HAS_MII;
9640 1.1 thorpej
9641 1.281 msaitoh if (sc->sc_type == WM_T_80003)
9642 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
9643 1.1 thorpej else
9644 1.281 msaitoh sc->sc_tipg = TIPG_1000T_DFLT;
9645 1.1 thorpej
9646 1.282 msaitoh /* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
9647 1.300 msaitoh if ((sc->sc_type == WM_T_82580)
9648 1.282 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
9649 1.282 msaitoh || (sc->sc_type == WM_T_I211)) {
9650 1.282 msaitoh reg = CSR_READ(sc, WMREG_PHPM);
9651 1.282 msaitoh reg &= ~PHPM_GO_LINK_D;
9652 1.282 msaitoh CSR_WRITE(sc, WMREG_PHPM, reg);
9653 1.282 msaitoh }
9654 1.282 msaitoh
9655 1.281 msaitoh /*
9656 1.281 msaitoh * Let the chip set speed/duplex on its own based on
9657 1.281 msaitoh * signals from the PHY.
9658 1.281 msaitoh * XXXbouyer - I'm not sure this is right for the 80003,
9659 1.281 msaitoh * the em driver only sets CTRL_SLU here - but it seems to work.
9660 1.281 msaitoh */
9661 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
9662 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9663 1.1 thorpej
9664 1.281 msaitoh /* Initialize our media structures and probe the GMII. */
9665 1.281 msaitoh mii->mii_ifp = ifp;
9666 1.1 thorpej
9667 1.281 msaitoh mii->mii_statchg = wm_gmii_statchg;
9668 1.1 thorpej
9669 1.448 msaitoh /* get PHY control from SMBus to PCIe */
9670 1.448 msaitoh if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
9671 1.448 msaitoh || (sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT))
9672 1.448 msaitoh wm_smbustopci(sc);
9673 1.448 msaitoh
9674 1.281 msaitoh wm_gmii_reset(sc);
9675 1.1 thorpej
9676 1.281 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
9677 1.327 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
9678 1.327 msaitoh wm_gmii_mediastatus);
9679 1.1 thorpej
9680 1.281 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
9681 1.300 msaitoh || (sc->sc_type == WM_T_82580)
9682 1.281 msaitoh || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
9683 1.281 msaitoh || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
9684 1.281 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0) {
9685 1.281 msaitoh /* Attach only one port */
9686 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
9687 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
9688 1.281 msaitoh } else {
9689 1.281 msaitoh int i, id;
9690 1.281 msaitoh uint32_t ctrl_ext;
9691 1.1 thorpej
9692 1.281 msaitoh id = wm_get_phy_id_82575(sc);
9693 1.281 msaitoh if (id != -1) {
9694 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
9695 1.281 msaitoh id, MII_OFFSET_ANY, MIIF_DOPAUSE);
9696 1.281 msaitoh }
9697 1.281 msaitoh if ((id == -1)
9698 1.281 msaitoh || (LIST_FIRST(&mii->mii_phys) == NULL)) {
9699 1.281 msaitoh /* Power on sgmii phy if it is disabled */
9700 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
9701 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT,
9702 1.281 msaitoh ctrl_ext &~ CTRL_EXT_SWDPIN(3));
9703 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9704 1.281 msaitoh delay(300*1000); /* XXX too long */
9705 1.1 thorpej
9706 1.281 msaitoh /* from 1 to 8 */
9707 1.281 msaitoh for (i = 1; i < 8; i++)
9708 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii,
9709 1.281 msaitoh 0xffffffff, i, MII_OFFSET_ANY,
9710 1.281 msaitoh MIIF_DOPAUSE);
9711 1.1 thorpej
9712 1.281 msaitoh /* restore previous sfp cage power state */
9713 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
9714 1.281 msaitoh }
9715 1.281 msaitoh }
9716 1.281 msaitoh } else {
9717 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
9718 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
9719 1.281 msaitoh }
9720 1.173 msaitoh
9721 1.281 msaitoh /*
9722 1.281 msaitoh * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
9723 1.281 msaitoh * wm_set_mdio_slow_mode_hv() for a workaround and retry.
9724 1.281 msaitoh */
9725 1.281 msaitoh if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) &&
9726 1.281 msaitoh (LIST_FIRST(&mii->mii_phys) == NULL)) {
9727 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
9728 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
9729 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
9730 1.281 msaitoh }
9731 1.1 thorpej
9732 1.1 thorpej /*
9733 1.281 msaitoh * (For ICH8 variants)
9734 1.281 msaitoh * If PHY detection failed, use BM's r/w function and retry.
9735 1.1 thorpej */
9736 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
9737 1.281 msaitoh /* if failed, retry with *_bm_* */
9738 1.475 msaitoh aprint_verbose_dev(dev, "Assumed PHY access function "
9739 1.475 msaitoh "(type = %d) might be incorrect. Use BM and retry.\n",
9740 1.475 msaitoh sc->sc_phytype);
9741 1.475 msaitoh sc->sc_phytype = WMPHY_BM;
9742 1.281 msaitoh mii->mii_readreg = wm_gmii_bm_readreg;
9743 1.281 msaitoh mii->mii_writereg = wm_gmii_bm_writereg;
9744 1.1 thorpej
9745 1.281 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
9746 1.281 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
9747 1.281 msaitoh }
9748 1.1 thorpej
9749 1.281 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
9750 1.281 msaitoh /* Any PHY wasn't find */
9751 1.388 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
9752 1.388 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
9753 1.281 msaitoh sc->sc_phytype = WMPHY_NONE;
9754 1.281 msaitoh } else {
9755 1.475 msaitoh struct mii_softc *child = LIST_FIRST(&mii->mii_phys);
9756 1.475 msaitoh
9757 1.281 msaitoh /*
9758 1.475 msaitoh * PHY Found! Check PHY type again by the second call of
9759 1.527 msaitoh * wm_gmii_setup_phytype.
9760 1.281 msaitoh */
9761 1.475 msaitoh wm_gmii_setup_phytype(sc, child->mii_mpd_oui,
9762 1.475 msaitoh child->mii_mpd_model);
9763 1.1 thorpej
9764 1.281 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
9765 1.281 msaitoh }
9766 1.1 thorpej }
9767 1.1 thorpej
9768 1.1 thorpej /*
9769 1.281 msaitoh * wm_gmii_mediachange: [ifmedia interface function]
9770 1.1 thorpej *
9771 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-T device.
9772 1.1 thorpej */
9773 1.47 thorpej static int
9774 1.281 msaitoh wm_gmii_mediachange(struct ifnet *ifp)
9775 1.1 thorpej {
9776 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
9777 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
9778 1.281 msaitoh int rc;
9779 1.1 thorpej
9780 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
9781 1.425 msaitoh device_xname(sc->sc_dev), __func__));
9782 1.281 msaitoh if ((ifp->if_flags & IFF_UP) == 0)
9783 1.279 msaitoh return 0;
9784 1.279 msaitoh
9785 1.517 msaitoh /* Disable D0 LPLU. */
9786 1.519 msaitoh wm_lplu_d0_disable(sc);
9787 1.517 msaitoh
9788 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
9789 1.281 msaitoh sc->sc_ctrl |= CTRL_SLU;
9790 1.281 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
9791 1.281 msaitoh || (sc->sc_type > WM_T_82543)) {
9792 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
9793 1.134 msaitoh } else {
9794 1.281 msaitoh sc->sc_ctrl &= ~CTRL_ASDE;
9795 1.281 msaitoh sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
9796 1.281 msaitoh if (ife->ifm_media & IFM_FDX)
9797 1.281 msaitoh sc->sc_ctrl |= CTRL_FD;
9798 1.281 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
9799 1.281 msaitoh case IFM_10_T:
9800 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
9801 1.281 msaitoh break;
9802 1.281 msaitoh case IFM_100_TX:
9803 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
9804 1.281 msaitoh break;
9805 1.281 msaitoh case IFM_1000_T:
9806 1.281 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
9807 1.281 msaitoh break;
9808 1.281 msaitoh default:
9809 1.281 msaitoh panic("wm_gmii_mediachange: bad media 0x%x",
9810 1.281 msaitoh ife->ifm_media);
9811 1.281 msaitoh }
9812 1.134 msaitoh }
9813 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
9814 1.515 msaitoh CSR_WRITE_FLUSH(sc);
9815 1.281 msaitoh if (sc->sc_type <= WM_T_82543)
9816 1.281 msaitoh wm_gmii_reset(sc);
9817 1.281 msaitoh
9818 1.281 msaitoh if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
9819 1.281 msaitoh return 0;
9820 1.281 msaitoh return rc;
9821 1.281 msaitoh }
9822 1.1 thorpej
9823 1.324 msaitoh /*
9824 1.324 msaitoh * wm_gmii_mediastatus: [ifmedia interface function]
9825 1.324 msaitoh *
9826 1.324 msaitoh * Get the current interface media status on a 1000BASE-T device.
9827 1.324 msaitoh */
9828 1.324 msaitoh static void
9829 1.324 msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
9830 1.324 msaitoh {
9831 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
9832 1.324 msaitoh
9833 1.324 msaitoh ether_mediastatus(ifp, ifmr);
9834 1.324 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
9835 1.324 msaitoh | sc->sc_flowflags;
9836 1.324 msaitoh }
9837 1.324 msaitoh
9838 1.281 msaitoh #define MDI_IO CTRL_SWDPIN(2)
9839 1.281 msaitoh #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
9840 1.281 msaitoh #define MDI_CLK CTRL_SWDPIN(3)
9841 1.1 thorpej
9842 1.281 msaitoh static void
9843 1.281 msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
9844 1.281 msaitoh {
9845 1.281 msaitoh uint32_t i, v;
9846 1.134 msaitoh
9847 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
9848 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
9849 1.281 msaitoh v |= MDI_DIR | CTRL_SWDPIO(3);
9850 1.134 msaitoh
9851 1.281 msaitoh for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
9852 1.281 msaitoh if (data & i)
9853 1.281 msaitoh v |= MDI_IO;
9854 1.281 msaitoh else
9855 1.281 msaitoh v &= ~MDI_IO;
9856 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
9857 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9858 1.281 msaitoh delay(10);
9859 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
9860 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9861 1.281 msaitoh delay(10);
9862 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
9863 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9864 1.281 msaitoh delay(10);
9865 1.281 msaitoh }
9866 1.281 msaitoh }
9867 1.134 msaitoh
9868 1.281 msaitoh static uint32_t
9869 1.281 msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
9870 1.281 msaitoh {
9871 1.281 msaitoh uint32_t v, i, data = 0;
9872 1.1 thorpej
9873 1.281 msaitoh v = CSR_READ(sc, WMREG_CTRL);
9874 1.388 msaitoh v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
9875 1.281 msaitoh v |= CTRL_SWDPIO(3);
9876 1.134 msaitoh
9877 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
9878 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9879 1.281 msaitoh delay(10);
9880 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
9881 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9882 1.281 msaitoh delay(10);
9883 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
9884 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9885 1.281 msaitoh delay(10);
9886 1.173 msaitoh
9887 1.281 msaitoh for (i = 0; i < 16; i++) {
9888 1.281 msaitoh data <<= 1;
9889 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
9890 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9891 1.281 msaitoh delay(10);
9892 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
9893 1.281 msaitoh data |= 1;
9894 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
9895 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9896 1.281 msaitoh delay(10);
9897 1.1 thorpej }
9898 1.1 thorpej
9899 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
9900 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9901 1.281 msaitoh delay(10);
9902 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, v);
9903 1.281 msaitoh CSR_WRITE_FLUSH(sc);
9904 1.281 msaitoh delay(10);
9905 1.1 thorpej
9906 1.281 msaitoh return data;
9907 1.1 thorpej }
9908 1.1 thorpej
9909 1.281 msaitoh #undef MDI_IO
9910 1.281 msaitoh #undef MDI_DIR
9911 1.281 msaitoh #undef MDI_CLK
9912 1.281 msaitoh
9913 1.1 thorpej /*
9914 1.281 msaitoh * wm_gmii_i82543_readreg: [mii interface function]
9915 1.1 thorpej *
9916 1.281 msaitoh * Read a PHY register on the GMII (i82543 version).
9917 1.1 thorpej */
9918 1.281 msaitoh static int
9919 1.521 msaitoh wm_gmii_i82543_readreg(device_t dev, int phy, int reg)
9920 1.1 thorpej {
9921 1.521 msaitoh struct wm_softc *sc = device_private(dev);
9922 1.281 msaitoh int rv;
9923 1.1 thorpej
9924 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
9925 1.281 msaitoh wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
9926 1.281 msaitoh (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
9927 1.281 msaitoh rv = wm_i82543_mii_recvbits(sc) & 0xffff;
9928 1.1 thorpej
9929 1.388 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
9930 1.521 msaitoh device_xname(dev), phy, reg, rv));
9931 1.173 msaitoh
9932 1.281 msaitoh return rv;
9933 1.1 thorpej }
9934 1.1 thorpej
9935 1.1 thorpej /*
9936 1.281 msaitoh * wm_gmii_i82543_writereg: [mii interface function]
9937 1.1 thorpej *
9938 1.281 msaitoh * Write a PHY register on the GMII (i82543 version).
9939 1.1 thorpej */
9940 1.47 thorpej static void
9941 1.521 msaitoh wm_gmii_i82543_writereg(device_t dev, int phy, int reg, int val)
9942 1.1 thorpej {
9943 1.521 msaitoh struct wm_softc *sc = device_private(dev);
9944 1.1 thorpej
9945 1.281 msaitoh wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
9946 1.281 msaitoh wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
9947 1.281 msaitoh (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
9948 1.281 msaitoh (MII_COMMAND_START << 30), 32);
9949 1.281 msaitoh }
9950 1.272 ozaki
9951 1.281 msaitoh /*
9952 1.424 msaitoh * wm_gmii_mdic_readreg: [mii interface function]
9953 1.281 msaitoh *
9954 1.281 msaitoh * Read a PHY register on the GMII.
9955 1.281 msaitoh */
9956 1.281 msaitoh static int
9957 1.521 msaitoh wm_gmii_mdic_readreg(device_t dev, int phy, int reg)
9958 1.281 msaitoh {
9959 1.521 msaitoh struct wm_softc *sc = device_private(dev);
9960 1.281 msaitoh uint32_t mdic = 0;
9961 1.281 msaitoh int i, rv;
9962 1.279 msaitoh
9963 1.522 msaitoh if (reg > MII_ADDRMASK) {
9964 1.522 msaitoh device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
9965 1.522 msaitoh __func__, sc->sc_phytype, reg);
9966 1.522 msaitoh reg &= MII_ADDRMASK;
9967 1.522 msaitoh }
9968 1.522 msaitoh
9969 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
9970 1.281 msaitoh MDIC_REGADD(reg));
9971 1.1 thorpej
9972 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
9973 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
9974 1.281 msaitoh if (mdic & MDIC_READY)
9975 1.281 msaitoh break;
9976 1.327 msaitoh delay(50);
9977 1.1 thorpej }
9978 1.1 thorpej
9979 1.281 msaitoh if ((mdic & MDIC_READY) == 0) {
9980 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
9981 1.521 msaitoh device_xname(dev), phy, reg);
9982 1.281 msaitoh rv = 0;
9983 1.281 msaitoh } else if (mdic & MDIC_E) {
9984 1.281 msaitoh #if 0 /* This is normal if no PHY is present. */
9985 1.281 msaitoh log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
9986 1.521 msaitoh device_xname(dev), phy, reg);
9987 1.281 msaitoh #endif
9988 1.281 msaitoh rv = 0;
9989 1.281 msaitoh } else {
9990 1.281 msaitoh rv = MDIC_DATA(mdic);
9991 1.281 msaitoh if (rv == 0xffff)
9992 1.281 msaitoh rv = 0;
9993 1.173 msaitoh }
9994 1.173 msaitoh
9995 1.281 msaitoh return rv;
9996 1.1 thorpej }
9997 1.1 thorpej
9998 1.1 thorpej /*
9999 1.424 msaitoh * wm_gmii_mdic_writereg: [mii interface function]
10000 1.1 thorpej *
10001 1.281 msaitoh * Write a PHY register on the GMII.
10002 1.1 thorpej */
10003 1.47 thorpej static void
10004 1.521 msaitoh wm_gmii_mdic_writereg(device_t dev, int phy, int reg, int val)
10005 1.1 thorpej {
10006 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10007 1.281 msaitoh uint32_t mdic = 0;
10008 1.281 msaitoh int i;
10009 1.281 msaitoh
10010 1.522 msaitoh if (reg > MII_ADDRMASK) {
10011 1.522 msaitoh device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
10012 1.522 msaitoh __func__, sc->sc_phytype, reg);
10013 1.522 msaitoh reg &= MII_ADDRMASK;
10014 1.522 msaitoh }
10015 1.522 msaitoh
10016 1.281 msaitoh CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
10017 1.281 msaitoh MDIC_REGADD(reg) | MDIC_DATA(val));
10018 1.1 thorpej
10019 1.281 msaitoh for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
10020 1.281 msaitoh mdic = CSR_READ(sc, WMREG_MDIC);
10021 1.281 msaitoh if (mdic & MDIC_READY)
10022 1.281 msaitoh break;
10023 1.327 msaitoh delay(50);
10024 1.127 bouyer }
10025 1.1 thorpej
10026 1.281 msaitoh if ((mdic & MDIC_READY) == 0)
10027 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
10028 1.521 msaitoh device_xname(dev), phy, reg);
10029 1.281 msaitoh else if (mdic & MDIC_E)
10030 1.281 msaitoh log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
10031 1.521 msaitoh device_xname(dev), phy, reg);
10032 1.281 msaitoh }
10033 1.133 msaitoh
10034 1.281 msaitoh /*
10035 1.424 msaitoh * wm_gmii_i82544_readreg: [mii interface function]
10036 1.424 msaitoh *
10037 1.424 msaitoh * Read a PHY register on the GMII.
10038 1.424 msaitoh */
10039 1.424 msaitoh static int
10040 1.521 msaitoh wm_gmii_i82544_readreg(device_t dev, int phy, int reg)
10041 1.424 msaitoh {
10042 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10043 1.424 msaitoh int rv;
10044 1.424 msaitoh
10045 1.424 msaitoh if (sc->phy.acquire(sc)) {
10046 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10047 1.424 msaitoh return 0;
10048 1.424 msaitoh }
10049 1.522 msaitoh
10050 1.522 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
10051 1.522 msaitoh switch (sc->sc_phytype) {
10052 1.522 msaitoh case WMPHY_IGP:
10053 1.522 msaitoh case WMPHY_IGP_2:
10054 1.522 msaitoh case WMPHY_IGP_3:
10055 1.522 msaitoh wm_gmii_mdic_writereg(dev, phy, MII_IGPHY_PAGE_SELECT, reg);
10056 1.522 msaitoh break;
10057 1.522 msaitoh default:
10058 1.522 msaitoh #ifdef WM_DEBUG
10059 1.522 msaitoh device_printf(dev, "%s: PHYTYPE = 0x%x, addr = %02x\n",
10060 1.522 msaitoh __func__, sc->sc_phytype, reg);
10061 1.522 msaitoh #endif
10062 1.522 msaitoh break;
10063 1.522 msaitoh }
10064 1.522 msaitoh }
10065 1.522 msaitoh
10066 1.522 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK);
10067 1.424 msaitoh sc->phy.release(sc);
10068 1.424 msaitoh
10069 1.424 msaitoh return rv;
10070 1.424 msaitoh }
10071 1.424 msaitoh
10072 1.424 msaitoh /*
10073 1.424 msaitoh * wm_gmii_i82544_writereg: [mii interface function]
10074 1.424 msaitoh *
10075 1.424 msaitoh * Write a PHY register on the GMII.
10076 1.424 msaitoh */
10077 1.424 msaitoh static void
10078 1.521 msaitoh wm_gmii_i82544_writereg(device_t dev, int phy, int reg, int val)
10079 1.424 msaitoh {
10080 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10081 1.424 msaitoh
10082 1.424 msaitoh if (sc->phy.acquire(sc)) {
10083 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10084 1.521 msaitoh return;
10085 1.424 msaitoh }
10086 1.522 msaitoh
10087 1.522 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
10088 1.522 msaitoh switch (sc->sc_phytype) {
10089 1.522 msaitoh case WMPHY_IGP:
10090 1.522 msaitoh case WMPHY_IGP_2:
10091 1.522 msaitoh case WMPHY_IGP_3:
10092 1.522 msaitoh wm_gmii_mdic_writereg(dev, phy, MII_IGPHY_PAGE_SELECT, reg);
10093 1.522 msaitoh break;
10094 1.522 msaitoh default:
10095 1.522 msaitoh #ifdef WM_DEBUG
10096 1.522 msaitoh device_printf(dev, "%s: PHYTYPE == 0x%x, addr = %02x",
10097 1.522 msaitoh __func__, sc->sc_phytype, reg);
10098 1.522 msaitoh #endif
10099 1.522 msaitoh break;
10100 1.522 msaitoh }
10101 1.522 msaitoh }
10102 1.522 msaitoh
10103 1.522 msaitoh wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
10104 1.424 msaitoh sc->phy.release(sc);
10105 1.424 msaitoh }
10106 1.424 msaitoh
10107 1.424 msaitoh /*
10108 1.281 msaitoh * wm_gmii_i80003_readreg: [mii interface function]
10109 1.281 msaitoh *
10110 1.281 msaitoh * Read a PHY register on the kumeran
10111 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10112 1.281 msaitoh * ressource ...
10113 1.281 msaitoh */
10114 1.281 msaitoh static int
10115 1.521 msaitoh wm_gmii_i80003_readreg(device_t dev, int phy, int reg)
10116 1.281 msaitoh {
10117 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10118 1.531 msaitoh int page_select, temp;
10119 1.281 msaitoh int rv;
10120 1.1 thorpej
10121 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
10122 1.281 msaitoh return 0;
10123 1.1 thorpej
10124 1.424 msaitoh if (sc->phy.acquire(sc)) {
10125 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10126 1.281 msaitoh return 0;
10127 1.1 thorpej }
10128 1.186 msaitoh
10129 1.531 msaitoh if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG)
10130 1.531 msaitoh page_select = GG82563_PHY_PAGE_SELECT;
10131 1.531 msaitoh else {
10132 1.531 msaitoh /*
10133 1.531 msaitoh * Use Alternative Page Select register to access registers
10134 1.531 msaitoh * 30 and 31.
10135 1.531 msaitoh */
10136 1.531 msaitoh page_select = GG82563_PHY_PAGE_SELECT_ALT;
10137 1.189 msaitoh }
10138 1.531 msaitoh temp = (uint16_t)reg >> GG82563_PAGE_SHIFT;
10139 1.531 msaitoh wm_gmii_mdic_writereg(dev, phy, page_select, temp);
10140 1.531 msaitoh if ((sc->sc_flags & WM_F_80003_MDIC_WA) != 0) {
10141 1.531 msaitoh /*
10142 1.531 msaitoh * Wait more 200us for a bug of the ready bit in the MDIC
10143 1.531 msaitoh * register.
10144 1.531 msaitoh */
10145 1.531 msaitoh delay(200);
10146 1.531 msaitoh if (wm_gmii_mdic_readreg(dev, phy, page_select) != temp) {
10147 1.531 msaitoh device_printf(dev, "%s failed\n", __func__);
10148 1.531 msaitoh rv = 0; /* XXX */
10149 1.531 msaitoh goto out;
10150 1.531 msaitoh }
10151 1.531 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK);
10152 1.531 msaitoh delay(200);
10153 1.531 msaitoh } else
10154 1.531 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK);
10155 1.531 msaitoh
10156 1.531 msaitoh out:
10157 1.424 msaitoh sc->phy.release(sc);
10158 1.281 msaitoh return rv;
10159 1.281 msaitoh }
10160 1.190 msaitoh
10161 1.281 msaitoh /*
10162 1.281 msaitoh * wm_gmii_i80003_writereg: [mii interface function]
10163 1.281 msaitoh *
10164 1.281 msaitoh * Write a PHY register on the kumeran.
10165 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10166 1.281 msaitoh * ressource ...
10167 1.281 msaitoh */
10168 1.281 msaitoh static void
10169 1.521 msaitoh wm_gmii_i80003_writereg(device_t dev, int phy, int reg, int val)
10170 1.281 msaitoh {
10171 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10172 1.531 msaitoh int page_select, temp;
10173 1.221 msaitoh
10174 1.281 msaitoh if (phy != 1) /* only one PHY on kumeran bus */
10175 1.281 msaitoh return;
10176 1.190 msaitoh
10177 1.424 msaitoh if (sc->phy.acquire(sc)) {
10178 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10179 1.281 msaitoh return;
10180 1.281 msaitoh }
10181 1.192 msaitoh
10182 1.531 msaitoh if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG)
10183 1.531 msaitoh page_select = GG82563_PHY_PAGE_SELECT;
10184 1.531 msaitoh else {
10185 1.531 msaitoh /*
10186 1.531 msaitoh * Use Alternative Page Select register to access registers
10187 1.531 msaitoh * 30 and 31.
10188 1.531 msaitoh */
10189 1.531 msaitoh page_select = GG82563_PHY_PAGE_SELECT_ALT;
10190 1.189 msaitoh }
10191 1.531 msaitoh temp = (uint16_t)reg >> GG82563_PAGE_SHIFT;
10192 1.531 msaitoh wm_gmii_mdic_writereg(dev, phy, page_select, temp);
10193 1.531 msaitoh if ((sc->sc_flags & WM_F_80003_MDIC_WA) != 0) {
10194 1.531 msaitoh /*
10195 1.531 msaitoh * Wait more 200us for a bug of the ready bit in the MDIC
10196 1.531 msaitoh * register.
10197 1.531 msaitoh */
10198 1.531 msaitoh delay(200);
10199 1.531 msaitoh if (wm_gmii_mdic_readreg(dev, phy, page_select) != temp) {
10200 1.531 msaitoh device_printf(dev, "%s failed\n", __func__);
10201 1.531 msaitoh goto out;
10202 1.531 msaitoh }
10203 1.531 msaitoh wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
10204 1.531 msaitoh delay(200);
10205 1.531 msaitoh } else
10206 1.531 msaitoh wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
10207 1.281 msaitoh
10208 1.531 msaitoh out:
10209 1.424 msaitoh sc->phy.release(sc);
10210 1.1 thorpej }
10211 1.1 thorpej
10212 1.1 thorpej /*
10213 1.281 msaitoh * wm_gmii_bm_readreg: [mii interface function]
10214 1.265 msaitoh *
10215 1.281 msaitoh * Read a PHY register on the kumeran
10216 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10217 1.281 msaitoh * ressource ...
10218 1.265 msaitoh */
10219 1.265 msaitoh static int
10220 1.521 msaitoh wm_gmii_bm_readreg(device_t dev, int phy, int reg)
10221 1.265 msaitoh {
10222 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10223 1.435 msaitoh uint16_t page = reg >> BME1000_PAGE_SHIFT;
10224 1.435 msaitoh uint16_t val;
10225 1.281 msaitoh int rv;
10226 1.265 msaitoh
10227 1.424 msaitoh if (sc->phy.acquire(sc)) {
10228 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10229 1.281 msaitoh return 0;
10230 1.281 msaitoh }
10231 1.265 msaitoh
10232 1.435 msaitoh if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
10233 1.435 msaitoh phy = ((page >= 768) || ((page == 0) && (reg == 25))
10234 1.435 msaitoh || (reg == 31)) ? 1 : phy;
10235 1.435 msaitoh /* Page 800 works differently than the rest so it has its own func */
10236 1.435 msaitoh if (page == BM_WUC_PAGE) {
10237 1.521 msaitoh wm_access_phy_wakeup_reg_bm(dev, reg, &val, 1);
10238 1.435 msaitoh rv = val;
10239 1.435 msaitoh goto release;
10240 1.435 msaitoh }
10241 1.435 msaitoh
10242 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
10243 1.435 msaitoh if ((phy == 1) && (sc->sc_type != WM_T_82574)
10244 1.435 msaitoh && (sc->sc_type != WM_T_82583))
10245 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy,
10246 1.435 msaitoh MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
10247 1.281 msaitoh else
10248 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy,
10249 1.435 msaitoh BME1000_PHY_PAGE_SELECT, page);
10250 1.265 msaitoh }
10251 1.265 msaitoh
10252 1.521 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK);
10253 1.435 msaitoh
10254 1.435 msaitoh release:
10255 1.424 msaitoh sc->phy.release(sc);
10256 1.281 msaitoh return rv;
10257 1.265 msaitoh }
10258 1.265 msaitoh
10259 1.265 msaitoh /*
10260 1.281 msaitoh * wm_gmii_bm_writereg: [mii interface function]
10261 1.1 thorpej *
10262 1.281 msaitoh * Write a PHY register on the kumeran.
10263 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10264 1.281 msaitoh * ressource ...
10265 1.1 thorpej */
10266 1.47 thorpej static void
10267 1.521 msaitoh wm_gmii_bm_writereg(device_t dev, int phy, int reg, int val)
10268 1.281 msaitoh {
10269 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10270 1.435 msaitoh uint16_t page = reg >> BME1000_PAGE_SHIFT;
10271 1.281 msaitoh
10272 1.424 msaitoh if (sc->phy.acquire(sc)) {
10273 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10274 1.281 msaitoh return;
10275 1.281 msaitoh }
10276 1.281 msaitoh
10277 1.435 msaitoh if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
10278 1.435 msaitoh phy = ((page >= 768) || ((page == 0) && (reg == 25))
10279 1.435 msaitoh || (reg == 31)) ? 1 : phy;
10280 1.435 msaitoh /* Page 800 works differently than the rest so it has its own func */
10281 1.435 msaitoh if (page == BM_WUC_PAGE) {
10282 1.435 msaitoh uint16_t tmp;
10283 1.435 msaitoh
10284 1.435 msaitoh tmp = val;
10285 1.521 msaitoh wm_access_phy_wakeup_reg_bm(dev, reg, &tmp, 0);
10286 1.435 msaitoh goto release;
10287 1.435 msaitoh }
10288 1.435 msaitoh
10289 1.281 msaitoh if (reg > BME1000_MAX_MULTI_PAGE_REG) {
10290 1.435 msaitoh if ((phy == 1) && (sc->sc_type != WM_T_82574)
10291 1.435 msaitoh && (sc->sc_type != WM_T_82583))
10292 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy,
10293 1.435 msaitoh MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
10294 1.281 msaitoh else
10295 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy,
10296 1.435 msaitoh BME1000_PHY_PAGE_SELECT, page);
10297 1.281 msaitoh }
10298 1.281 msaitoh
10299 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
10300 1.435 msaitoh
10301 1.435 msaitoh release:
10302 1.424 msaitoh sc->phy.release(sc);
10303 1.281 msaitoh }
10304 1.281 msaitoh
10305 1.281 msaitoh static void
10306 1.521 msaitoh wm_access_phy_wakeup_reg_bm(device_t dev, int offset, int16_t *val, int rd)
10307 1.1 thorpej {
10308 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10309 1.281 msaitoh uint16_t regnum = BM_PHY_REG_NUM(offset);
10310 1.441 msaitoh uint16_t wuce, reg;
10311 1.281 msaitoh
10312 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
10313 1.521 msaitoh device_xname(dev), __func__));
10314 1.281 msaitoh /* XXX Gig must be disabled for MDIO accesses to page 800 */
10315 1.281 msaitoh if (sc->sc_type == WM_T_PCH) {
10316 1.281 msaitoh /* XXX e1000 driver do nothing... why? */
10317 1.281 msaitoh }
10318 1.281 msaitoh
10319 1.441 msaitoh /*
10320 1.441 msaitoh * 1) Enable PHY wakeup register first.
10321 1.441 msaitoh * See e1000_enable_phy_wakeup_reg_access_bm().
10322 1.441 msaitoh */
10323 1.441 msaitoh
10324 1.281 msaitoh /* Set page 769 */
10325 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
10326 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
10327 1.281 msaitoh
10328 1.441 msaitoh /* Read WUCE and save it */
10329 1.521 msaitoh wuce = wm_gmii_mdic_readreg(dev, 1, BM_WUC_ENABLE_REG);
10330 1.281 msaitoh
10331 1.441 msaitoh reg = wuce | BM_WUC_ENABLE_BIT;
10332 1.441 msaitoh reg &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
10333 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, BM_WUC_ENABLE_REG, reg);
10334 1.281 msaitoh
10335 1.281 msaitoh /* Select page 800 */
10336 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
10337 1.281 msaitoh BM_WUC_PAGE << BME1000_PAGE_SHIFT);
10338 1.1 thorpej
10339 1.441 msaitoh /*
10340 1.441 msaitoh * 2) Access PHY wakeup register.
10341 1.441 msaitoh * See e1000_access_phy_wakeup_reg_bm.
10342 1.441 msaitoh */
10343 1.441 msaitoh
10344 1.281 msaitoh /* Write page 800 */
10345 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, BM_WUC_ADDRESS_OPCODE, regnum);
10346 1.1 thorpej
10347 1.281 msaitoh if (rd)
10348 1.521 msaitoh *val = wm_gmii_mdic_readreg(dev, 1, BM_WUC_DATA_OPCODE);
10349 1.127 bouyer else
10350 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, BM_WUC_DATA_OPCODE, *val);
10351 1.281 msaitoh
10352 1.441 msaitoh /*
10353 1.441 msaitoh * 3) Disable PHY wakeup register.
10354 1.441 msaitoh * See e1000_disable_phy_wakeup_reg_access_bm().
10355 1.441 msaitoh */
10356 1.281 msaitoh /* Set page 769 */
10357 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
10358 1.281 msaitoh BM_WUC_ENABLE_PAGE << BME1000_PAGE_SHIFT);
10359 1.281 msaitoh
10360 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, BM_WUC_ENABLE_REG, wuce);
10361 1.281 msaitoh }
10362 1.281 msaitoh
10363 1.281 msaitoh /*
10364 1.281 msaitoh * wm_gmii_hv_readreg: [mii interface function]
10365 1.281 msaitoh *
10366 1.281 msaitoh * Read a PHY register on the kumeran
10367 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10368 1.281 msaitoh * ressource ...
10369 1.281 msaitoh */
10370 1.281 msaitoh static int
10371 1.521 msaitoh wm_gmii_hv_readreg(device_t dev, int phy, int reg)
10372 1.281 msaitoh {
10373 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10374 1.281 msaitoh int rv;
10375 1.281 msaitoh
10376 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
10377 1.521 msaitoh device_xname(dev), __func__));
10378 1.424 msaitoh if (sc->phy.acquire(sc)) {
10379 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10380 1.281 msaitoh return 0;
10381 1.281 msaitoh }
10382 1.281 msaitoh
10383 1.521 msaitoh rv = wm_gmii_hv_readreg_locked(dev, phy, reg);
10384 1.424 msaitoh sc->phy.release(sc);
10385 1.424 msaitoh return rv;
10386 1.424 msaitoh }
10387 1.424 msaitoh
10388 1.424 msaitoh static int
10389 1.521 msaitoh wm_gmii_hv_readreg_locked(device_t dev, int phy, int reg)
10390 1.424 msaitoh {
10391 1.424 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
10392 1.424 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
10393 1.424 msaitoh uint16_t val;
10394 1.424 msaitoh int rv;
10395 1.424 msaitoh
10396 1.437 msaitoh phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
10397 1.1 thorpej
10398 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
10399 1.281 msaitoh if (page == BM_WUC_PAGE) {
10400 1.521 msaitoh wm_access_phy_wakeup_reg_bm(dev, reg, &val, 1);
10401 1.281 msaitoh return val;
10402 1.281 msaitoh }
10403 1.1 thorpej
10404 1.244 msaitoh /*
10405 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
10406 1.281 msaitoh * own func
10407 1.244 msaitoh */
10408 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
10409 1.281 msaitoh printf("gmii_hv_readreg!!!\n");
10410 1.281 msaitoh return 0;
10411 1.281 msaitoh }
10412 1.281 msaitoh
10413 1.528 msaitoh /*
10414 1.528 msaitoh * XXX I21[789] documents say that the SMBus Address register is at
10415 1.528 msaitoh * PHY address 01, Page 0 (not 768), Register 26.
10416 1.528 msaitoh */
10417 1.528 msaitoh if (page == HV_INTC_FC_PAGE_START)
10418 1.528 msaitoh page = 0;
10419 1.528 msaitoh
10420 1.281 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
10421 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
10422 1.281 msaitoh page << BME1000_PAGE_SHIFT);
10423 1.1 thorpej }
10424 1.1 thorpej
10425 1.521 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, regnum & MII_ADDRMASK);
10426 1.281 msaitoh return rv;
10427 1.281 msaitoh }
10428 1.1 thorpej
10429 1.281 msaitoh /*
10430 1.281 msaitoh * wm_gmii_hv_writereg: [mii interface function]
10431 1.281 msaitoh *
10432 1.281 msaitoh * Write a PHY register on the kumeran.
10433 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10434 1.281 msaitoh * ressource ...
10435 1.281 msaitoh */
10436 1.281 msaitoh static void
10437 1.521 msaitoh wm_gmii_hv_writereg(device_t dev, int phy, int reg, int val)
10438 1.281 msaitoh {
10439 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10440 1.1 thorpej
10441 1.434 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
10442 1.521 msaitoh device_xname(dev), __func__));
10443 1.425 msaitoh
10444 1.424 msaitoh if (sc->phy.acquire(sc)) {
10445 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10446 1.281 msaitoh return;
10447 1.281 msaitoh }
10448 1.208 msaitoh
10449 1.521 msaitoh wm_gmii_hv_writereg_locked(dev, phy, reg, val);
10450 1.424 msaitoh sc->phy.release(sc);
10451 1.424 msaitoh }
10452 1.424 msaitoh
10453 1.424 msaitoh static void
10454 1.521 msaitoh wm_gmii_hv_writereg_locked(device_t dev, int phy, int reg, int val)
10455 1.424 msaitoh {
10456 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10457 1.424 msaitoh uint16_t page = BM_PHY_REG_PAGE(reg);
10458 1.424 msaitoh uint16_t regnum = BM_PHY_REG_NUM(reg);
10459 1.424 msaitoh
10460 1.437 msaitoh phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
10461 1.265 msaitoh
10462 1.281 msaitoh /* Page 800 works differently than the rest so it has its own func */
10463 1.281 msaitoh if (page == BM_WUC_PAGE) {
10464 1.281 msaitoh uint16_t tmp;
10465 1.208 msaitoh
10466 1.281 msaitoh tmp = val;
10467 1.521 msaitoh wm_access_phy_wakeup_reg_bm(dev, reg, &tmp, 0);
10468 1.281 msaitoh return;
10469 1.208 msaitoh }
10470 1.184 msaitoh
10471 1.244 msaitoh /*
10472 1.281 msaitoh * Lower than page 768 works differently than the rest so it has its
10473 1.281 msaitoh * own func
10474 1.244 msaitoh */
10475 1.281 msaitoh if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
10476 1.281 msaitoh printf("gmii_hv_writereg!!!\n");
10477 1.281 msaitoh return;
10478 1.221 msaitoh }
10479 1.244 msaitoh
10480 1.437 msaitoh {
10481 1.437 msaitoh /*
10482 1.528 msaitoh * XXX I21[789] documents say that the SMBus Address register
10483 1.528 msaitoh * is at PHY address 01, Page 0 (not 768), Register 26.
10484 1.528 msaitoh */
10485 1.528 msaitoh if (page == HV_INTC_FC_PAGE_START)
10486 1.528 msaitoh page = 0;
10487 1.528 msaitoh
10488 1.528 msaitoh /*
10489 1.437 msaitoh * XXX Workaround MDIO accesses being disabled after entering
10490 1.437 msaitoh * IEEE Power Down (whenever bit 11 of the PHY control
10491 1.437 msaitoh * register is set)
10492 1.437 msaitoh */
10493 1.437 msaitoh if (sc->sc_phytype == WMPHY_82578) {
10494 1.437 msaitoh struct mii_softc *child;
10495 1.437 msaitoh
10496 1.437 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
10497 1.437 msaitoh if ((child != NULL) && (child->mii_mpd_rev >= 1)
10498 1.437 msaitoh && (phy == 2) && ((regnum & MII_ADDRMASK) == 0)
10499 1.437 msaitoh && ((val & (1 << 11)) != 0)) {
10500 1.437 msaitoh printf("XXX need workaround\n");
10501 1.437 msaitoh }
10502 1.437 msaitoh }
10503 1.184 msaitoh
10504 1.437 msaitoh if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
10505 1.521 msaitoh wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
10506 1.437 msaitoh page << BME1000_PAGE_SHIFT);
10507 1.437 msaitoh }
10508 1.281 msaitoh }
10509 1.281 msaitoh
10510 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy, regnum & MII_ADDRMASK, val);
10511 1.281 msaitoh }
10512 1.281 msaitoh
10513 1.281 msaitoh /*
10514 1.281 msaitoh * wm_gmii_82580_readreg: [mii interface function]
10515 1.281 msaitoh *
10516 1.281 msaitoh * Read a PHY register on the 82580 and I350.
10517 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10518 1.281 msaitoh * ressource ...
10519 1.281 msaitoh */
10520 1.281 msaitoh static int
10521 1.521 msaitoh wm_gmii_82580_readreg(device_t dev, int phy, int reg)
10522 1.281 msaitoh {
10523 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10524 1.281 msaitoh int rv;
10525 1.281 msaitoh
10526 1.424 msaitoh if (sc->phy.acquire(sc) != 0) {
10527 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10528 1.281 msaitoh return 0;
10529 1.184 msaitoh }
10530 1.244 msaitoh
10531 1.522 msaitoh #ifdef DIAGNOSTIC
10532 1.522 msaitoh if (reg > MII_ADDRMASK) {
10533 1.522 msaitoh device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
10534 1.522 msaitoh __func__, sc->sc_phytype, reg);
10535 1.522 msaitoh reg &= MII_ADDRMASK;
10536 1.522 msaitoh }
10537 1.522 msaitoh #endif
10538 1.521 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, reg);
10539 1.202 msaitoh
10540 1.424 msaitoh sc->phy.release(sc);
10541 1.281 msaitoh return rv;
10542 1.281 msaitoh }
10543 1.202 msaitoh
10544 1.281 msaitoh /*
10545 1.281 msaitoh * wm_gmii_82580_writereg: [mii interface function]
10546 1.281 msaitoh *
10547 1.281 msaitoh * Write a PHY register on the 82580 and I350.
10548 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10549 1.281 msaitoh * ressource ...
10550 1.281 msaitoh */
10551 1.281 msaitoh static void
10552 1.521 msaitoh wm_gmii_82580_writereg(device_t dev, int phy, int reg, int val)
10553 1.281 msaitoh {
10554 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10555 1.202 msaitoh
10556 1.424 msaitoh if (sc->phy.acquire(sc) != 0) {
10557 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10558 1.281 msaitoh return;
10559 1.192 msaitoh }
10560 1.281 msaitoh
10561 1.522 msaitoh #ifdef DIAGNOSTIC
10562 1.522 msaitoh if (reg > MII_ADDRMASK) {
10563 1.522 msaitoh device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
10564 1.522 msaitoh __func__, sc->sc_phytype, reg);
10565 1.522 msaitoh reg &= MII_ADDRMASK;
10566 1.522 msaitoh }
10567 1.522 msaitoh #endif
10568 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy, reg, val);
10569 1.281 msaitoh
10570 1.424 msaitoh sc->phy.release(sc);
10571 1.1 thorpej }
10572 1.1 thorpej
10573 1.1 thorpej /*
10574 1.329 msaitoh * wm_gmii_gs40g_readreg: [mii interface function]
10575 1.329 msaitoh *
10576 1.329 msaitoh * Read a PHY register on the I2100 and I211.
10577 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10578 1.329 msaitoh * ressource ...
10579 1.329 msaitoh */
10580 1.329 msaitoh static int
10581 1.521 msaitoh wm_gmii_gs40g_readreg(device_t dev, int phy, int reg)
10582 1.329 msaitoh {
10583 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10584 1.329 msaitoh int page, offset;
10585 1.329 msaitoh int rv;
10586 1.329 msaitoh
10587 1.329 msaitoh /* Acquire semaphore */
10588 1.424 msaitoh if (sc->phy.acquire(sc)) {
10589 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10590 1.329 msaitoh return 0;
10591 1.329 msaitoh }
10592 1.329 msaitoh
10593 1.329 msaitoh /* Page select */
10594 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
10595 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy, GS40G_PAGE_SELECT, page);
10596 1.329 msaitoh
10597 1.329 msaitoh /* Read reg */
10598 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
10599 1.521 msaitoh rv = wm_gmii_mdic_readreg(dev, phy, offset);
10600 1.329 msaitoh
10601 1.424 msaitoh sc->phy.release(sc);
10602 1.329 msaitoh return rv;
10603 1.329 msaitoh }
10604 1.329 msaitoh
10605 1.329 msaitoh /*
10606 1.329 msaitoh * wm_gmii_gs40g_writereg: [mii interface function]
10607 1.329 msaitoh *
10608 1.329 msaitoh * Write a PHY register on the I210 and I211.
10609 1.329 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10610 1.329 msaitoh * ressource ...
10611 1.329 msaitoh */
10612 1.329 msaitoh static void
10613 1.521 msaitoh wm_gmii_gs40g_writereg(device_t dev, int phy, int reg, int val)
10614 1.329 msaitoh {
10615 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10616 1.329 msaitoh int page, offset;
10617 1.329 msaitoh
10618 1.329 msaitoh /* Acquire semaphore */
10619 1.424 msaitoh if (sc->phy.acquire(sc)) {
10620 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10621 1.329 msaitoh return;
10622 1.329 msaitoh }
10623 1.329 msaitoh
10624 1.329 msaitoh /* Page select */
10625 1.329 msaitoh page = reg >> GS40G_PAGE_SHIFT;
10626 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy, GS40G_PAGE_SELECT, page);
10627 1.329 msaitoh
10628 1.329 msaitoh /* Write reg */
10629 1.329 msaitoh offset = reg & GS40G_OFFSET_MASK;
10630 1.521 msaitoh wm_gmii_mdic_writereg(dev, phy, offset, val);
10631 1.329 msaitoh
10632 1.329 msaitoh /* Release semaphore */
10633 1.424 msaitoh sc->phy.release(sc);
10634 1.329 msaitoh }
10635 1.329 msaitoh
10636 1.329 msaitoh /*
10637 1.281 msaitoh * wm_gmii_statchg: [mii interface function]
10638 1.1 thorpej *
10639 1.281 msaitoh * Callback from MII layer when media changes.
10640 1.1 thorpej */
10641 1.47 thorpej static void
10642 1.281 msaitoh wm_gmii_statchg(struct ifnet *ifp)
10643 1.1 thorpej {
10644 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
10645 1.281 msaitoh struct mii_data *mii = &sc->sc_mii;
10646 1.1 thorpej
10647 1.281 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
10648 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
10649 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
10650 1.1 thorpej
10651 1.281 msaitoh /*
10652 1.281 msaitoh * Get flow control negotiation result.
10653 1.281 msaitoh */
10654 1.281 msaitoh if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
10655 1.281 msaitoh (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
10656 1.281 msaitoh sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
10657 1.281 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
10658 1.281 msaitoh }
10659 1.1 thorpej
10660 1.281 msaitoh if (sc->sc_flowflags & IFM_FLOW) {
10661 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
10662 1.281 msaitoh sc->sc_ctrl |= CTRL_TFCE;
10663 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
10664 1.281 msaitoh }
10665 1.281 msaitoh if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
10666 1.281 msaitoh sc->sc_ctrl |= CTRL_RFCE;
10667 1.281 msaitoh }
10668 1.152 dyoung
10669 1.281 msaitoh if (sc->sc_mii.mii_media_active & IFM_FDX) {
10670 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10671 1.281 msaitoh ("%s: LINK: statchg: FDX\n", ifp->if_xname));
10672 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
10673 1.152 dyoung } else {
10674 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
10675 1.281 msaitoh ("%s: LINK: statchg: HDX\n", ifp->if_xname));
10676 1.281 msaitoh sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
10677 1.281 msaitoh }
10678 1.281 msaitoh
10679 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
10680 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
10681 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
10682 1.281 msaitoh : WMREG_FCRTL, sc->sc_fcrtl);
10683 1.281 msaitoh if (sc->sc_type == WM_T_80003) {
10684 1.281 msaitoh switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
10685 1.152 dyoung case IFM_1000_T:
10686 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
10687 1.281 msaitoh KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
10688 1.281 msaitoh sc->sc_tipg = TIPG_1000T_80003_DFLT;
10689 1.152 dyoung break;
10690 1.152 dyoung default:
10691 1.281 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
10692 1.281 msaitoh KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
10693 1.281 msaitoh sc->sc_tipg = TIPG_10_100_80003_DFLT;
10694 1.281 msaitoh break;
10695 1.127 bouyer }
10696 1.281 msaitoh CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
10697 1.127 bouyer }
10698 1.1 thorpej }
10699 1.1 thorpej
10700 1.453 msaitoh /* kumeran related (80003, ICH* and PCH*) */
10701 1.453 msaitoh
10702 1.281 msaitoh /*
10703 1.281 msaitoh * wm_kmrn_readreg:
10704 1.281 msaitoh *
10705 1.281 msaitoh * Read a kumeran register
10706 1.281 msaitoh */
10707 1.281 msaitoh static int
10708 1.531 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg, uint16_t *val)
10709 1.1 thorpej {
10710 1.281 msaitoh int rv;
10711 1.1 thorpej
10712 1.424 msaitoh if (sc->sc_type == WM_T_80003)
10713 1.424 msaitoh rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
10714 1.424 msaitoh else
10715 1.424 msaitoh rv = sc->phy.acquire(sc);
10716 1.424 msaitoh if (rv != 0) {
10717 1.521 msaitoh device_printf(sc->sc_dev, "%s: failed to get semaphore\n",
10718 1.521 msaitoh __func__);
10719 1.531 msaitoh return rv;
10720 1.1 thorpej }
10721 1.1 thorpej
10722 1.531 msaitoh rv = wm_kmrn_readreg_locked(sc, reg, val);
10723 1.424 msaitoh
10724 1.424 msaitoh if (sc->sc_type == WM_T_80003)
10725 1.424 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
10726 1.424 msaitoh else
10727 1.424 msaitoh sc->phy.release(sc);
10728 1.424 msaitoh
10729 1.424 msaitoh return rv;
10730 1.424 msaitoh }
10731 1.424 msaitoh
10732 1.424 msaitoh static int
10733 1.531 msaitoh wm_kmrn_readreg_locked(struct wm_softc *sc, int reg, uint16_t *val)
10734 1.424 msaitoh {
10735 1.424 msaitoh
10736 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
10737 1.281 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
10738 1.281 msaitoh KUMCTRLSTA_REN);
10739 1.266 msaitoh CSR_WRITE_FLUSH(sc);
10740 1.281 msaitoh delay(2);
10741 1.1 thorpej
10742 1.531 msaitoh *val = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
10743 1.1 thorpej
10744 1.531 msaitoh return 0;
10745 1.1 thorpej }
10746 1.1 thorpej
10747 1.1 thorpej /*
10748 1.281 msaitoh * wm_kmrn_writereg:
10749 1.1 thorpej *
10750 1.281 msaitoh * Write a kumeran register
10751 1.1 thorpej */
10752 1.531 msaitoh static int
10753 1.531 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, uint16_t val)
10754 1.1 thorpej {
10755 1.424 msaitoh int rv;
10756 1.1 thorpej
10757 1.424 msaitoh if (sc->sc_type == WM_T_80003)
10758 1.424 msaitoh rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
10759 1.424 msaitoh else
10760 1.424 msaitoh rv = sc->phy.acquire(sc);
10761 1.424 msaitoh if (rv != 0) {
10762 1.521 msaitoh device_printf(sc->sc_dev, "%s: failed to get semaphore\n",
10763 1.521 msaitoh __func__);
10764 1.531 msaitoh return rv;
10765 1.281 msaitoh }
10766 1.1 thorpej
10767 1.531 msaitoh rv = wm_kmrn_writereg_locked(sc, reg, val);
10768 1.424 msaitoh
10769 1.424 msaitoh if (sc->sc_type == WM_T_80003)
10770 1.424 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
10771 1.424 msaitoh else
10772 1.424 msaitoh sc->phy.release(sc);
10773 1.531 msaitoh
10774 1.531 msaitoh return rv;
10775 1.424 msaitoh }
10776 1.424 msaitoh
10777 1.531 msaitoh static int
10778 1.531 msaitoh wm_kmrn_writereg_locked(struct wm_softc *sc, int reg, uint16_t val)
10779 1.424 msaitoh {
10780 1.424 msaitoh
10781 1.281 msaitoh CSR_WRITE(sc, WMREG_KUMCTRLSTA,
10782 1.531 msaitoh ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) | val);
10783 1.531 msaitoh
10784 1.531 msaitoh return 0;
10785 1.1 thorpej }
10786 1.1 thorpej
10787 1.281 msaitoh /* SGMII related */
10788 1.281 msaitoh
10789 1.1 thorpej /*
10790 1.281 msaitoh * wm_sgmii_uses_mdio
10791 1.1 thorpej *
10792 1.281 msaitoh * Check whether the transaction is to the internal PHY or the external
10793 1.281 msaitoh * MDIO interface. Return true if it's MDIO.
10794 1.281 msaitoh */
10795 1.281 msaitoh static bool
10796 1.281 msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
10797 1.281 msaitoh {
10798 1.281 msaitoh uint32_t reg;
10799 1.281 msaitoh bool ismdio = false;
10800 1.281 msaitoh
10801 1.281 msaitoh switch (sc->sc_type) {
10802 1.281 msaitoh case WM_T_82575:
10803 1.281 msaitoh case WM_T_82576:
10804 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDIC);
10805 1.281 msaitoh ismdio = ((reg & MDIC_DEST) != 0);
10806 1.281 msaitoh break;
10807 1.281 msaitoh case WM_T_82580:
10808 1.281 msaitoh case WM_T_I350:
10809 1.281 msaitoh case WM_T_I354:
10810 1.281 msaitoh case WM_T_I210:
10811 1.281 msaitoh case WM_T_I211:
10812 1.281 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
10813 1.281 msaitoh ismdio = ((reg & MDICNFG_DEST) != 0);
10814 1.281 msaitoh break;
10815 1.281 msaitoh default:
10816 1.281 msaitoh break;
10817 1.281 msaitoh }
10818 1.1 thorpej
10819 1.281 msaitoh return ismdio;
10820 1.1 thorpej }
10821 1.1 thorpej
10822 1.1 thorpej /*
10823 1.281 msaitoh * wm_sgmii_readreg: [mii interface function]
10824 1.1 thorpej *
10825 1.281 msaitoh * Read a PHY register on the SGMII
10826 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10827 1.281 msaitoh * ressource ...
10828 1.1 thorpej */
10829 1.47 thorpej static int
10830 1.521 msaitoh wm_sgmii_readreg(device_t dev, int phy, int reg)
10831 1.1 thorpej {
10832 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10833 1.281 msaitoh uint32_t i2ccmd;
10834 1.1 thorpej int i, rv;
10835 1.1 thorpej
10836 1.424 msaitoh if (sc->phy.acquire(sc)) {
10837 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10838 1.281 msaitoh return 0;
10839 1.281 msaitoh }
10840 1.281 msaitoh
10841 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
10842 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
10843 1.281 msaitoh | I2CCMD_OPCODE_READ;
10844 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
10845 1.1 thorpej
10846 1.281 msaitoh /* Poll the ready bit */
10847 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
10848 1.281 msaitoh delay(50);
10849 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
10850 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
10851 1.1 thorpej break;
10852 1.1 thorpej }
10853 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
10854 1.521 msaitoh device_printf(dev, "I2CCMD Read did not complete\n");
10855 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
10856 1.521 msaitoh device_printf(dev, "I2CCMD Error bit set\n");
10857 1.1 thorpej
10858 1.281 msaitoh rv = ((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
10859 1.1 thorpej
10860 1.424 msaitoh sc->phy.release(sc);
10861 1.194 msaitoh return rv;
10862 1.1 thorpej }
10863 1.1 thorpej
10864 1.1 thorpej /*
10865 1.281 msaitoh * wm_sgmii_writereg: [mii interface function]
10866 1.1 thorpej *
10867 1.281 msaitoh * Write a PHY register on the SGMII.
10868 1.281 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
10869 1.281 msaitoh * ressource ...
10870 1.1 thorpej */
10871 1.47 thorpej static void
10872 1.521 msaitoh wm_sgmii_writereg(device_t dev, int phy, int reg, int val)
10873 1.1 thorpej {
10874 1.521 msaitoh struct wm_softc *sc = device_private(dev);
10875 1.281 msaitoh uint32_t i2ccmd;
10876 1.1 thorpej int i;
10877 1.314 msaitoh int val_swapped;
10878 1.1 thorpej
10879 1.424 msaitoh if (sc->phy.acquire(sc) != 0) {
10880 1.521 msaitoh device_printf(dev, "%s: failed to get semaphore\n", __func__);
10881 1.281 msaitoh return;
10882 1.281 msaitoh }
10883 1.314 msaitoh /* Swap the data bytes for the I2C interface */
10884 1.314 msaitoh val_swapped = ((val >> 8) & 0x00FF) | ((val << 8) & 0xFF00);
10885 1.281 msaitoh i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
10886 1.281 msaitoh | (phy << I2CCMD_PHY_ADDR_SHIFT)
10887 1.314 msaitoh | I2CCMD_OPCODE_WRITE | val_swapped;
10888 1.281 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
10889 1.1 thorpej
10890 1.281 msaitoh /* Poll the ready bit */
10891 1.281 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
10892 1.281 msaitoh delay(50);
10893 1.281 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
10894 1.281 msaitoh if (i2ccmd & I2CCMD_READY)
10895 1.1 thorpej break;
10896 1.1 thorpej }
10897 1.281 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
10898 1.521 msaitoh device_printf(dev, "I2CCMD Write did not complete\n");
10899 1.281 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
10900 1.521 msaitoh device_printf(dev, "I2CCMD Error bit set\n");
10901 1.1 thorpej
10902 1.424 msaitoh sc->phy.release(sc);
10903 1.1 thorpej }
10904 1.1 thorpej
10905 1.281 msaitoh /* TBI related */
10906 1.281 msaitoh
10907 1.127 bouyer /*
10908 1.281 msaitoh * wm_tbi_mediainit:
10909 1.127 bouyer *
10910 1.281 msaitoh * Initialize media for use on 1000BASE-X devices.
10911 1.127 bouyer */
10912 1.127 bouyer static void
10913 1.281 msaitoh wm_tbi_mediainit(struct wm_softc *sc)
10914 1.127 bouyer {
10915 1.281 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
10916 1.281 msaitoh const char *sep = "";
10917 1.281 msaitoh
10918 1.281 msaitoh if (sc->sc_type < WM_T_82543)
10919 1.281 msaitoh sc->sc_tipg = TIPG_WM_DFLT;
10920 1.281 msaitoh else
10921 1.281 msaitoh sc->sc_tipg = TIPG_LG_DFLT;
10922 1.281 msaitoh
10923 1.325 msaitoh sc->sc_tbi_serdes_anegticks = 5;
10924 1.281 msaitoh
10925 1.281 msaitoh /* Initialize our media structures */
10926 1.281 msaitoh sc->sc_mii.mii_ifp = ifp;
10927 1.325 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
10928 1.281 msaitoh
10929 1.325 msaitoh if ((sc->sc_type >= WM_T_82575)
10930 1.325 msaitoh && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
10931 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
10932 1.325 msaitoh wm_serdes_mediachange, wm_serdes_mediastatus);
10933 1.325 msaitoh else
10934 1.327 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
10935 1.325 msaitoh wm_tbi_mediachange, wm_tbi_mediastatus);
10936 1.281 msaitoh
10937 1.281 msaitoh /*
10938 1.281 msaitoh * SWD Pins:
10939 1.281 msaitoh *
10940 1.281 msaitoh * 0 = Link LED (output)
10941 1.281 msaitoh * 1 = Loss Of Signal (input)
10942 1.281 msaitoh */
10943 1.281 msaitoh sc->sc_ctrl |= CTRL_SWDPIO(0);
10944 1.325 msaitoh
10945 1.325 msaitoh /* XXX Perhaps this is only for TBI */
10946 1.325 msaitoh if (sc->sc_mediatype != WM_MEDIATYPE_SERDES)
10947 1.325 msaitoh sc->sc_ctrl &= ~CTRL_SWDPIO(1);
10948 1.325 msaitoh
10949 1.311 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
10950 1.281 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
10951 1.281 msaitoh
10952 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
10953 1.127 bouyer
10954 1.281 msaitoh #define ADD(ss, mm, dd) \
10955 1.281 msaitoh do { \
10956 1.281 msaitoh aprint_normal("%s%s", sep, ss); \
10957 1.388 msaitoh ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | (mm), (dd), NULL); \
10958 1.281 msaitoh sep = ", "; \
10959 1.281 msaitoh } while (/*CONSTCOND*/0)
10960 1.127 bouyer
10961 1.281 msaitoh aprint_normal_dev(sc->sc_dev, "");
10962 1.285 msaitoh
10963 1.457 msaitoh if (sc->sc_type == WM_T_I354) {
10964 1.457 msaitoh uint32_t status;
10965 1.457 msaitoh
10966 1.457 msaitoh status = CSR_READ(sc, WMREG_STATUS);
10967 1.457 msaitoh if (((status & STATUS_2P5_SKU) != 0)
10968 1.457 msaitoh && ((status & STATUS_2P5_SKU_OVER) == 0)) {
10969 1.509 msaitoh ADD("2500baseKX-FDX", IFM_2500_KX | IFM_FDX,ANAR_X_FD);
10970 1.457 msaitoh } else
10971 1.509 msaitoh ADD("1000baseKX-FDX", IFM_1000_KX | IFM_FDX,ANAR_X_FD);
10972 1.457 msaitoh } else if (sc->sc_type == WM_T_82545) {
10973 1.457 msaitoh /* Only 82545 is LX (XXX except SFP) */
10974 1.285 msaitoh ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
10975 1.388 msaitoh ADD("1000baseLX-FDX", IFM_1000_LX | IFM_FDX, ANAR_X_FD);
10976 1.285 msaitoh } else {
10977 1.285 msaitoh ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
10978 1.388 msaitoh ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX, ANAR_X_FD);
10979 1.285 msaitoh }
10980 1.388 msaitoh ADD("auto", IFM_AUTO, ANAR_X_FD | ANAR_X_HD);
10981 1.281 msaitoh aprint_normal("\n");
10982 1.127 bouyer
10983 1.281 msaitoh #undef ADD
10984 1.127 bouyer
10985 1.281 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
10986 1.127 bouyer }
10987 1.127 bouyer
10988 1.127 bouyer /*
10989 1.281 msaitoh * wm_tbi_mediachange: [ifmedia interface function]
10990 1.167 msaitoh *
10991 1.281 msaitoh * Set hardware to newly-selected media on a 1000BASE-X device.
10992 1.167 msaitoh */
10993 1.281 msaitoh static int
10994 1.281 msaitoh wm_tbi_mediachange(struct ifnet *ifp)
10995 1.167 msaitoh {
10996 1.281 msaitoh struct wm_softc *sc = ifp->if_softc;
10997 1.281 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
10998 1.281 msaitoh uint32_t status;
10999 1.281 msaitoh int i;
11000 1.167 msaitoh
11001 1.325 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
11002 1.325 msaitoh /* XXX need some work for >= 82571 and < 82575 */
11003 1.325 msaitoh if (sc->sc_type < WM_T_82575)
11004 1.325 msaitoh return 0;
11005 1.325 msaitoh }
11006 1.167 msaitoh
11007 1.285 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
11008 1.285 msaitoh || (sc->sc_type >= WM_T_82575))
11009 1.285 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
11010 1.285 msaitoh
11011 1.285 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
11012 1.285 msaitoh sc->sc_txcw = TXCW_ANE;
11013 1.285 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
11014 1.285 msaitoh sc->sc_txcw |= TXCW_FD | TXCW_HD;
11015 1.285 msaitoh else if (ife->ifm_media & IFM_FDX)
11016 1.285 msaitoh sc->sc_txcw |= TXCW_FD;
11017 1.285 msaitoh else
11018 1.285 msaitoh sc->sc_txcw |= TXCW_HD;
11019 1.285 msaitoh
11020 1.327 msaitoh if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
11021 1.281 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
11022 1.167 msaitoh
11023 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
11024 1.285 msaitoh device_xname(sc->sc_dev), sc->sc_txcw));
11025 1.281 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
11026 1.285 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11027 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11028 1.285 msaitoh delay(1000);
11029 1.167 msaitoh
11030 1.281 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
11031 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
11032 1.192 msaitoh
11033 1.281 msaitoh /*
11034 1.281 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
11035 1.281 msaitoh * optics detect a signal, 0 if they don't.
11036 1.281 msaitoh */
11037 1.281 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
11038 1.281 msaitoh /* Have signal; wait for the link to come up. */
11039 1.281 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
11040 1.281 msaitoh delay(10000);
11041 1.281 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
11042 1.281 msaitoh break;
11043 1.281 msaitoh }
11044 1.192 msaitoh
11045 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
11046 1.281 msaitoh device_xname(sc->sc_dev),i));
11047 1.192 msaitoh
11048 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
11049 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
11050 1.281 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
11051 1.281 msaitoh device_xname(sc->sc_dev),status, STATUS_LU));
11052 1.281 msaitoh if (status & STATUS_LU) {
11053 1.281 msaitoh /* Link is up. */
11054 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
11055 1.281 msaitoh ("%s: LINK: set media -> link up %s\n",
11056 1.281 msaitoh device_xname(sc->sc_dev),
11057 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
11058 1.192 msaitoh
11059 1.281 msaitoh /*
11060 1.281 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
11061 1.281 msaitoh * so we should update sc->sc_ctrl
11062 1.281 msaitoh */
11063 1.281 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
11064 1.281 msaitoh sc->sc_tctl &= ~TCTL_COLD(0x3ff);
11065 1.281 msaitoh sc->sc_fcrtl &= ~FCRTL_XONE;
11066 1.281 msaitoh if (status & STATUS_FD)
11067 1.281 msaitoh sc->sc_tctl |=
11068 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
11069 1.281 msaitoh else
11070 1.281 msaitoh sc->sc_tctl |=
11071 1.281 msaitoh TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
11072 1.281 msaitoh if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
11073 1.281 msaitoh sc->sc_fcrtl |= FCRTL_XONE;
11074 1.281 msaitoh CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
11075 1.281 msaitoh CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
11076 1.281 msaitoh WMREG_OLD_FCRTL : WMREG_FCRTL,
11077 1.281 msaitoh sc->sc_fcrtl);
11078 1.281 msaitoh sc->sc_tbi_linkup = 1;
11079 1.281 msaitoh } else {
11080 1.281 msaitoh if (i == WM_LINKUP_TIMEOUT)
11081 1.281 msaitoh wm_check_for_link(sc);
11082 1.281 msaitoh /* Link is down. */
11083 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
11084 1.281 msaitoh ("%s: LINK: set media -> link down\n",
11085 1.281 msaitoh device_xname(sc->sc_dev)));
11086 1.281 msaitoh sc->sc_tbi_linkup = 0;
11087 1.281 msaitoh }
11088 1.281 msaitoh } else {
11089 1.281 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
11090 1.281 msaitoh device_xname(sc->sc_dev)));
11091 1.281 msaitoh sc->sc_tbi_linkup = 0;
11092 1.281 msaitoh }
11093 1.198 msaitoh
11094 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
11095 1.192 msaitoh
11096 1.281 msaitoh return 0;
11097 1.192 msaitoh }
11098 1.192 msaitoh
11099 1.167 msaitoh /*
11100 1.324 msaitoh * wm_tbi_mediastatus: [ifmedia interface function]
11101 1.324 msaitoh *
11102 1.324 msaitoh * Get the current interface media status on a 1000BASE-X device.
11103 1.324 msaitoh */
11104 1.324 msaitoh static void
11105 1.324 msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
11106 1.324 msaitoh {
11107 1.324 msaitoh struct wm_softc *sc = ifp->if_softc;
11108 1.324 msaitoh uint32_t ctrl, status;
11109 1.324 msaitoh
11110 1.324 msaitoh ifmr->ifm_status = IFM_AVALID;
11111 1.324 msaitoh ifmr->ifm_active = IFM_ETHER;
11112 1.324 msaitoh
11113 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
11114 1.324 msaitoh if ((status & STATUS_LU) == 0) {
11115 1.324 msaitoh ifmr->ifm_active |= IFM_NONE;
11116 1.324 msaitoh return;
11117 1.324 msaitoh }
11118 1.324 msaitoh
11119 1.324 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
11120 1.324 msaitoh /* Only 82545 is LX */
11121 1.324 msaitoh if (sc->sc_type == WM_T_82545)
11122 1.324 msaitoh ifmr->ifm_active |= IFM_1000_LX;
11123 1.324 msaitoh else
11124 1.324 msaitoh ifmr->ifm_active |= IFM_1000_SX;
11125 1.324 msaitoh if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
11126 1.324 msaitoh ifmr->ifm_active |= IFM_FDX;
11127 1.324 msaitoh else
11128 1.324 msaitoh ifmr->ifm_active |= IFM_HDX;
11129 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
11130 1.324 msaitoh if (ctrl & CTRL_RFCE)
11131 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
11132 1.324 msaitoh if (ctrl & CTRL_TFCE)
11133 1.324 msaitoh ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
11134 1.324 msaitoh }
11135 1.324 msaitoh
11136 1.325 msaitoh /* XXX TBI only */
11137 1.324 msaitoh static int
11138 1.324 msaitoh wm_check_for_link(struct wm_softc *sc)
11139 1.324 msaitoh {
11140 1.324 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
11141 1.324 msaitoh uint32_t rxcw;
11142 1.324 msaitoh uint32_t ctrl;
11143 1.324 msaitoh uint32_t status;
11144 1.324 msaitoh uint32_t sig;
11145 1.324 msaitoh
11146 1.324 msaitoh if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
11147 1.325 msaitoh /* XXX need some work for >= 82571 */
11148 1.325 msaitoh if (sc->sc_type >= WM_T_82571) {
11149 1.325 msaitoh sc->sc_tbi_linkup = 1;
11150 1.325 msaitoh return 0;
11151 1.325 msaitoh }
11152 1.324 msaitoh }
11153 1.324 msaitoh
11154 1.324 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
11155 1.324 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
11156 1.324 msaitoh status = CSR_READ(sc, WMREG_STATUS);
11157 1.324 msaitoh
11158 1.324 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
11159 1.324 msaitoh
11160 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
11161 1.388 msaitoh ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
11162 1.324 msaitoh device_xname(sc->sc_dev), __func__,
11163 1.324 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
11164 1.388 msaitoh ((status & STATUS_LU) != 0), ((rxcw & RXCW_C) != 0)));
11165 1.324 msaitoh
11166 1.324 msaitoh /*
11167 1.324 msaitoh * SWDPIN LU RXCW
11168 1.324 msaitoh * 0 0 0
11169 1.324 msaitoh * 0 0 1 (should not happen)
11170 1.324 msaitoh * 0 1 0 (should not happen)
11171 1.324 msaitoh * 0 1 1 (should not happen)
11172 1.324 msaitoh * 1 0 0 Disable autonego and force linkup
11173 1.324 msaitoh * 1 0 1 got /C/ but not linkup yet
11174 1.324 msaitoh * 1 1 0 (linkup)
11175 1.324 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
11176 1.324 msaitoh *
11177 1.324 msaitoh */
11178 1.324 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
11179 1.324 msaitoh && ((status & STATUS_LU) == 0)
11180 1.324 msaitoh && ((rxcw & RXCW_C) == 0)) {
11181 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
11182 1.324 msaitoh __func__));
11183 1.324 msaitoh sc->sc_tbi_linkup = 0;
11184 1.324 msaitoh /* Disable auto-negotiation in the TXCW register */
11185 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
11186 1.324 msaitoh
11187 1.324 msaitoh /*
11188 1.324 msaitoh * Force link-up and also force full-duplex.
11189 1.324 msaitoh *
11190 1.324 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
11191 1.324 msaitoh * so we should update sc->sc_ctrl
11192 1.324 msaitoh */
11193 1.324 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
11194 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11195 1.324 msaitoh } else if (((status & STATUS_LU) != 0)
11196 1.324 msaitoh && ((rxcw & RXCW_C) != 0)
11197 1.324 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
11198 1.324 msaitoh sc->sc_tbi_linkup = 1;
11199 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
11200 1.324 msaitoh __func__));
11201 1.324 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
11202 1.324 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
11203 1.324 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
11204 1.324 msaitoh && ((rxcw & RXCW_C) != 0)) {
11205 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
11206 1.324 msaitoh } else {
11207 1.324 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
11208 1.324 msaitoh status));
11209 1.324 msaitoh }
11210 1.324 msaitoh
11211 1.324 msaitoh return 0;
11212 1.324 msaitoh }
11213 1.324 msaitoh
11214 1.324 msaitoh /*
11215 1.325 msaitoh * wm_tbi_tick:
11216 1.191 msaitoh *
11217 1.325 msaitoh * Check the link on TBI devices.
11218 1.325 msaitoh * This function acts as mii_tick().
11219 1.191 msaitoh */
11220 1.281 msaitoh static void
11221 1.325 msaitoh wm_tbi_tick(struct wm_softc *sc)
11222 1.191 msaitoh {
11223 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
11224 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
11225 1.281 msaitoh uint32_t status;
11226 1.281 msaitoh
11227 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
11228 1.191 msaitoh
11229 1.281 msaitoh status = CSR_READ(sc, WMREG_STATUS);
11230 1.192 msaitoh
11231 1.281 msaitoh /* XXX is this needed? */
11232 1.281 msaitoh (void)CSR_READ(sc, WMREG_RXCW);
11233 1.281 msaitoh (void)CSR_READ(sc, WMREG_CTRL);
11234 1.192 msaitoh
11235 1.281 msaitoh /* set link status */
11236 1.281 msaitoh if ((status & STATUS_LU) == 0) {
11237 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
11238 1.281 msaitoh ("%s: LINK: checklink -> down\n",
11239 1.281 msaitoh device_xname(sc->sc_dev)));
11240 1.281 msaitoh sc->sc_tbi_linkup = 0;
11241 1.281 msaitoh } else if (sc->sc_tbi_linkup == 0) {
11242 1.281 msaitoh DPRINTF(WM_DEBUG_LINK,
11243 1.281 msaitoh ("%s: LINK: checklink -> up %s\n",
11244 1.281 msaitoh device_xname(sc->sc_dev),
11245 1.281 msaitoh (status & STATUS_FD) ? "FDX" : "HDX"));
11246 1.281 msaitoh sc->sc_tbi_linkup = 1;
11247 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
11248 1.325 msaitoh }
11249 1.325 msaitoh
11250 1.325 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) == 0)
11251 1.325 msaitoh goto setled;
11252 1.325 msaitoh
11253 1.325 msaitoh if ((status & STATUS_LU) == 0) {
11254 1.325 msaitoh sc->sc_tbi_linkup = 0;
11255 1.325 msaitoh /* If the timer expired, retry autonegotiation */
11256 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
11257 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
11258 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
11259 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
11260 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
11261 1.325 msaitoh /*
11262 1.325 msaitoh * Reset the link, and let autonegotiation do
11263 1.325 msaitoh * its thing
11264 1.325 msaitoh */
11265 1.325 msaitoh sc->sc_ctrl |= CTRL_LRST;
11266 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11267 1.325 msaitoh CSR_WRITE_FLUSH(sc);
11268 1.325 msaitoh delay(1000);
11269 1.325 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
11270 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11271 1.325 msaitoh CSR_WRITE_FLUSH(sc);
11272 1.325 msaitoh delay(1000);
11273 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW,
11274 1.325 msaitoh sc->sc_txcw & ~TXCW_ANE);
11275 1.325 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
11276 1.325 msaitoh }
11277 1.192 msaitoh }
11278 1.192 msaitoh
11279 1.325 msaitoh setled:
11280 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
11281 1.325 msaitoh }
11282 1.325 msaitoh
11283 1.325 msaitoh /* SERDES related */
11284 1.325 msaitoh static void
11285 1.325 msaitoh wm_serdes_power_up_link_82575(struct wm_softc *sc)
11286 1.325 msaitoh {
11287 1.325 msaitoh uint32_t reg;
11288 1.325 msaitoh
11289 1.325 msaitoh if ((sc->sc_mediatype != WM_MEDIATYPE_SERDES)
11290 1.325 msaitoh && ((sc->sc_flags & WM_F_SGMII) == 0))
11291 1.325 msaitoh return;
11292 1.325 msaitoh
11293 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_CFG);
11294 1.325 msaitoh reg |= PCS_CFG_PCS_EN;
11295 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_CFG, reg);
11296 1.325 msaitoh
11297 1.325 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
11298 1.325 msaitoh reg &= ~CTRL_EXT_SWDPIN(3);
11299 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
11300 1.325 msaitoh CSR_WRITE_FLUSH(sc);
11301 1.325 msaitoh }
11302 1.325 msaitoh
11303 1.325 msaitoh static int
11304 1.325 msaitoh wm_serdes_mediachange(struct ifnet *ifp)
11305 1.325 msaitoh {
11306 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
11307 1.325 msaitoh bool pcs_autoneg = true; /* XXX */
11308 1.325 msaitoh uint32_t ctrl_ext, pcs_lctl, reg;
11309 1.325 msaitoh
11310 1.325 msaitoh /* XXX Currently, this function is not called on 8257[12] */
11311 1.325 msaitoh if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
11312 1.325 msaitoh || (sc->sc_type >= WM_T_82575))
11313 1.325 msaitoh CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
11314 1.325 msaitoh
11315 1.325 msaitoh wm_serdes_power_up_link_82575(sc);
11316 1.325 msaitoh
11317 1.325 msaitoh sc->sc_ctrl |= CTRL_SLU;
11318 1.325 msaitoh
11319 1.325 msaitoh if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
11320 1.325 msaitoh sc->sc_ctrl |= CTRL_SWDPIN(0) | CTRL_SWDPIN(1);
11321 1.325 msaitoh
11322 1.325 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
11323 1.325 msaitoh pcs_lctl = CSR_READ(sc, WMREG_PCS_LCTL);
11324 1.325 msaitoh switch (ctrl_ext & CTRL_EXT_LINK_MODE_MASK) {
11325 1.325 msaitoh case CTRL_EXT_LINK_MODE_SGMII:
11326 1.325 msaitoh pcs_autoneg = true;
11327 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_AN_TIMEOUT;
11328 1.325 msaitoh break;
11329 1.325 msaitoh case CTRL_EXT_LINK_MODE_1000KX:
11330 1.325 msaitoh pcs_autoneg = false;
11331 1.325 msaitoh /* FALLTHROUGH */
11332 1.325 msaitoh default:
11333 1.388 msaitoh if ((sc->sc_type == WM_T_82575)
11334 1.388 msaitoh || (sc->sc_type == WM_T_82576)) {
11335 1.325 msaitoh if ((sc->sc_flags & WM_F_PCS_DIS_AUTONEGO) != 0)
11336 1.325 msaitoh pcs_autoneg = false;
11337 1.325 msaitoh }
11338 1.325 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000 | CTRL_FRCSPD | CTRL_FD
11339 1.325 msaitoh | CTRL_FRCFDX;
11340 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSV_1000 | PCS_LCTL_FDV_FULL;
11341 1.325 msaitoh }
11342 1.325 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
11343 1.325 msaitoh
11344 1.325 msaitoh if (pcs_autoneg) {
11345 1.325 msaitoh pcs_lctl |= PCS_LCTL_AN_ENABLE | PCS_LCTL_AN_RESTART;
11346 1.325 msaitoh pcs_lctl &= ~PCS_LCTL_FORCE_FC;
11347 1.325 msaitoh
11348 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_ANADV);
11349 1.325 msaitoh reg &= ~(TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE);
11350 1.327 msaitoh reg |= TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE;
11351 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_ANADV, reg);
11352 1.325 msaitoh } else
11353 1.325 msaitoh pcs_lctl |= PCS_LCTL_FSD | PCS_LCTL_FORCE_FC;
11354 1.325 msaitoh
11355 1.325 msaitoh CSR_WRITE(sc, WMREG_PCS_LCTL, pcs_lctl);
11356 1.325 msaitoh
11357 1.325 msaitoh
11358 1.325 msaitoh return 0;
11359 1.325 msaitoh }
11360 1.325 msaitoh
11361 1.325 msaitoh static void
11362 1.325 msaitoh wm_serdes_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
11363 1.325 msaitoh {
11364 1.325 msaitoh struct wm_softc *sc = ifp->if_softc;
11365 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
11366 1.325 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
11367 1.325 msaitoh uint32_t pcs_adv, pcs_lpab, reg;
11368 1.325 msaitoh
11369 1.325 msaitoh ifmr->ifm_status = IFM_AVALID;
11370 1.325 msaitoh ifmr->ifm_active = IFM_ETHER;
11371 1.325 msaitoh
11372 1.325 msaitoh /* Check PCS */
11373 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
11374 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) == 0) {
11375 1.325 msaitoh ifmr->ifm_active |= IFM_NONE;
11376 1.325 msaitoh sc->sc_tbi_linkup = 0;
11377 1.325 msaitoh goto setled;
11378 1.325 msaitoh }
11379 1.325 msaitoh
11380 1.325 msaitoh sc->sc_tbi_linkup = 1;
11381 1.325 msaitoh ifmr->ifm_status |= IFM_ACTIVE;
11382 1.457 msaitoh if (sc->sc_type == WM_T_I354) {
11383 1.457 msaitoh uint32_t status;
11384 1.457 msaitoh
11385 1.457 msaitoh status = CSR_READ(sc, WMREG_STATUS);
11386 1.457 msaitoh if (((status & STATUS_2P5_SKU) != 0)
11387 1.457 msaitoh && ((status & STATUS_2P5_SKU_OVER) == 0)) {
11388 1.457 msaitoh ifmr->ifm_active |= IFM_2500_SX; /* XXX KX */
11389 1.457 msaitoh } else
11390 1.457 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX KX */
11391 1.457 msaitoh } else {
11392 1.457 msaitoh switch (__SHIFTOUT(reg, PCS_LSTS_SPEED)) {
11393 1.457 msaitoh case PCS_LSTS_SPEED_10:
11394 1.457 msaitoh ifmr->ifm_active |= IFM_10_T; /* XXX */
11395 1.457 msaitoh break;
11396 1.457 msaitoh case PCS_LSTS_SPEED_100:
11397 1.457 msaitoh ifmr->ifm_active |= IFM_100_FX; /* XXX */
11398 1.457 msaitoh break;
11399 1.457 msaitoh case PCS_LSTS_SPEED_1000:
11400 1.457 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX */
11401 1.457 msaitoh break;
11402 1.457 msaitoh default:
11403 1.457 msaitoh device_printf(sc->sc_dev, "Unknown speed\n");
11404 1.457 msaitoh ifmr->ifm_active |= IFM_1000_SX; /* XXX */
11405 1.457 msaitoh break;
11406 1.457 msaitoh }
11407 1.457 msaitoh }
11408 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
11409 1.325 msaitoh ifmr->ifm_active |= IFM_FDX;
11410 1.325 msaitoh else
11411 1.325 msaitoh ifmr->ifm_active |= IFM_HDX;
11412 1.325 msaitoh mii->mii_media_active &= ~IFM_ETH_FMASK;
11413 1.325 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
11414 1.325 msaitoh /* Check flow */
11415 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
11416 1.325 msaitoh if ((reg & PCS_LSTS_AN_COMP) == 0) {
11417 1.388 msaitoh DPRINTF(WM_DEBUG_LINK, ("XXX LINKOK but not ACOMP\n"));
11418 1.325 msaitoh goto setled;
11419 1.325 msaitoh }
11420 1.325 msaitoh pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
11421 1.325 msaitoh pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
11422 1.388 msaitoh DPRINTF(WM_DEBUG_LINK,
11423 1.388 msaitoh ("XXX AN result(2) %08x, %08x\n", pcs_adv, pcs_lpab));
11424 1.325 msaitoh if ((pcs_adv & TXCW_SYM_PAUSE)
11425 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)) {
11426 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
11427 1.325 msaitoh | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
11428 1.325 msaitoh } else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
11429 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
11430 1.325 msaitoh && (pcs_lpab & TXCW_SYM_PAUSE)
11431 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
11432 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
11433 1.325 msaitoh | IFM_ETH_TXPAUSE;
11434 1.325 msaitoh } else if ((pcs_adv & TXCW_SYM_PAUSE)
11435 1.325 msaitoh && (pcs_adv & TXCW_ASYM_PAUSE)
11436 1.325 msaitoh && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
11437 1.325 msaitoh && (pcs_lpab & TXCW_ASYM_PAUSE)) {
11438 1.325 msaitoh mii->mii_media_active |= IFM_FLOW
11439 1.325 msaitoh | IFM_ETH_RXPAUSE;
11440 1.325 msaitoh }
11441 1.325 msaitoh }
11442 1.325 msaitoh ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
11443 1.325 msaitoh | (mii->mii_media_active & IFM_ETH_FMASK);
11444 1.325 msaitoh setled:
11445 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
11446 1.325 msaitoh }
11447 1.325 msaitoh
11448 1.325 msaitoh /*
11449 1.325 msaitoh * wm_serdes_tick:
11450 1.325 msaitoh *
11451 1.325 msaitoh * Check the link on serdes devices.
11452 1.325 msaitoh */
11453 1.325 msaitoh static void
11454 1.325 msaitoh wm_serdes_tick(struct wm_softc *sc)
11455 1.325 msaitoh {
11456 1.325 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
11457 1.325 msaitoh struct mii_data *mii = &sc->sc_mii;
11458 1.325 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
11459 1.325 msaitoh uint32_t reg;
11460 1.325 msaitoh
11461 1.384 knakahar KASSERT(WM_CORE_LOCKED(sc));
11462 1.325 msaitoh
11463 1.325 msaitoh mii->mii_media_status = IFM_AVALID;
11464 1.325 msaitoh mii->mii_media_active = IFM_ETHER;
11465 1.325 msaitoh
11466 1.325 msaitoh /* Check PCS */
11467 1.325 msaitoh reg = CSR_READ(sc, WMREG_PCS_LSTS);
11468 1.325 msaitoh if ((reg & PCS_LSTS_LINKOK) != 0) {
11469 1.325 msaitoh mii->mii_media_status |= IFM_ACTIVE;
11470 1.325 msaitoh sc->sc_tbi_linkup = 1;
11471 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
11472 1.325 msaitoh mii->mii_media_active |= IFM_1000_SX; /* XXX */
11473 1.325 msaitoh if ((reg & PCS_LSTS_FDX) != 0)
11474 1.325 msaitoh mii->mii_media_active |= IFM_FDX;
11475 1.325 msaitoh else
11476 1.325 msaitoh mii->mii_media_active |= IFM_HDX;
11477 1.325 msaitoh } else {
11478 1.325 msaitoh mii->mii_media_status |= IFM_NONE;
11479 1.281 msaitoh sc->sc_tbi_linkup = 0;
11480 1.457 msaitoh /* If the timer expired, retry autonegotiation */
11481 1.325 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
11482 1.325 msaitoh && (++sc->sc_tbi_serdes_ticks
11483 1.325 msaitoh >= sc->sc_tbi_serdes_anegticks)) {
11484 1.325 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
11485 1.325 msaitoh sc->sc_tbi_serdes_ticks = 0;
11486 1.325 msaitoh /* XXX */
11487 1.325 msaitoh wm_serdes_mediachange(ifp);
11488 1.281 msaitoh }
11489 1.192 msaitoh }
11490 1.192 msaitoh
11491 1.325 msaitoh wm_tbi_serdes_set_linkled(sc);
11492 1.191 msaitoh }
11493 1.191 msaitoh
11494 1.292 msaitoh /* SFP related */
11495 1.295 msaitoh
11496 1.295 msaitoh static int
11497 1.295 msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
11498 1.295 msaitoh {
11499 1.295 msaitoh uint32_t i2ccmd;
11500 1.295 msaitoh int i;
11501 1.295 msaitoh
11502 1.295 msaitoh i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
11503 1.295 msaitoh CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
11504 1.295 msaitoh
11505 1.295 msaitoh /* Poll the ready bit */
11506 1.295 msaitoh for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
11507 1.295 msaitoh delay(50);
11508 1.295 msaitoh i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
11509 1.295 msaitoh if (i2ccmd & I2CCMD_READY)
11510 1.295 msaitoh break;
11511 1.295 msaitoh }
11512 1.295 msaitoh if ((i2ccmd & I2CCMD_READY) == 0)
11513 1.295 msaitoh return -1;
11514 1.295 msaitoh if ((i2ccmd & I2CCMD_ERROR) != 0)
11515 1.295 msaitoh return -1;
11516 1.295 msaitoh
11517 1.295 msaitoh *data = i2ccmd & 0x00ff;
11518 1.295 msaitoh
11519 1.295 msaitoh return 0;
11520 1.295 msaitoh }
11521 1.295 msaitoh
11522 1.292 msaitoh static uint32_t
11523 1.295 msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
11524 1.292 msaitoh {
11525 1.295 msaitoh uint32_t ctrl_ext;
11526 1.295 msaitoh uint8_t val = 0;
11527 1.295 msaitoh int timeout = 3;
11528 1.311 msaitoh uint32_t mediatype = WM_MEDIATYPE_UNKNOWN;
11529 1.295 msaitoh int rv = -1;
11530 1.292 msaitoh
11531 1.295 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
11532 1.295 msaitoh ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
11533 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
11534 1.295 msaitoh CSR_WRITE_FLUSH(sc);
11535 1.295 msaitoh
11536 1.295 msaitoh /* Read SFP module data */
11537 1.295 msaitoh while (timeout) {
11538 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
11539 1.295 msaitoh if (rv == 0)
11540 1.295 msaitoh break;
11541 1.295 msaitoh delay(100*1000); /* XXX too big */
11542 1.295 msaitoh timeout--;
11543 1.295 msaitoh }
11544 1.295 msaitoh if (rv != 0)
11545 1.295 msaitoh goto out;
11546 1.295 msaitoh switch (val) {
11547 1.295 msaitoh case SFF_SFP_ID_SFF:
11548 1.295 msaitoh aprint_normal_dev(sc->sc_dev,
11549 1.295 msaitoh "Module/Connector soldered to board\n");
11550 1.295 msaitoh break;
11551 1.295 msaitoh case SFF_SFP_ID_SFP:
11552 1.295 msaitoh aprint_normal_dev(sc->sc_dev, "SFP\n");
11553 1.295 msaitoh break;
11554 1.295 msaitoh case SFF_SFP_ID_UNKNOWN:
11555 1.295 msaitoh goto out;
11556 1.295 msaitoh default:
11557 1.295 msaitoh break;
11558 1.295 msaitoh }
11559 1.295 msaitoh
11560 1.295 msaitoh rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
11561 1.295 msaitoh if (rv != 0) {
11562 1.295 msaitoh goto out;
11563 1.295 msaitoh }
11564 1.295 msaitoh
11565 1.295 msaitoh if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
11566 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
11567 1.295 msaitoh else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0){
11568 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
11569 1.311 msaitoh mediatype = WM_MEDIATYPE_COPPER;
11570 1.295 msaitoh } else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0){
11571 1.295 msaitoh sc->sc_flags |= WM_F_SGMII;
11572 1.311 msaitoh mediatype = WM_MEDIATYPE_SERDES;
11573 1.295 msaitoh }
11574 1.295 msaitoh
11575 1.295 msaitoh out:
11576 1.295 msaitoh /* Restore I2C interface setting */
11577 1.295 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
11578 1.295 msaitoh
11579 1.295 msaitoh return mediatype;
11580 1.292 msaitoh }
11581 1.453 msaitoh
11582 1.191 msaitoh /*
11583 1.281 msaitoh * NVM related.
11584 1.281 msaitoh * Microwire, SPI (w/wo EERD) and Flash.
11585 1.265 msaitoh */
11586 1.265 msaitoh
11587 1.281 msaitoh /* Both spi and uwire */
11588 1.265 msaitoh
11589 1.265 msaitoh /*
11590 1.281 msaitoh * wm_eeprom_sendbits:
11591 1.199 msaitoh *
11592 1.281 msaitoh * Send a series of bits to the EEPROM.
11593 1.199 msaitoh */
11594 1.281 msaitoh static void
11595 1.281 msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
11596 1.199 msaitoh {
11597 1.281 msaitoh uint32_t reg;
11598 1.281 msaitoh int x;
11599 1.199 msaitoh
11600 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
11601 1.199 msaitoh
11602 1.281 msaitoh for (x = nbits; x > 0; x--) {
11603 1.281 msaitoh if (bits & (1U << (x - 1)))
11604 1.281 msaitoh reg |= EECD_DI;
11605 1.281 msaitoh else
11606 1.281 msaitoh reg &= ~EECD_DI;
11607 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11608 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11609 1.281 msaitoh delay(2);
11610 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
11611 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11612 1.281 msaitoh delay(2);
11613 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11614 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11615 1.281 msaitoh delay(2);
11616 1.199 msaitoh }
11617 1.199 msaitoh }
11618 1.199 msaitoh
11619 1.199 msaitoh /*
11620 1.281 msaitoh * wm_eeprom_recvbits:
11621 1.199 msaitoh *
11622 1.281 msaitoh * Receive a series of bits from the EEPROM.
11623 1.199 msaitoh */
11624 1.199 msaitoh static void
11625 1.281 msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
11626 1.199 msaitoh {
11627 1.281 msaitoh uint32_t reg, val;
11628 1.281 msaitoh int x;
11629 1.199 msaitoh
11630 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
11631 1.199 msaitoh
11632 1.281 msaitoh val = 0;
11633 1.281 msaitoh for (x = nbits; x > 0; x--) {
11634 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
11635 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11636 1.281 msaitoh delay(2);
11637 1.281 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
11638 1.281 msaitoh val |= (1U << (x - 1));
11639 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11640 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11641 1.281 msaitoh delay(2);
11642 1.199 msaitoh }
11643 1.281 msaitoh *valp = val;
11644 1.281 msaitoh }
11645 1.199 msaitoh
11646 1.281 msaitoh /* Microwire */
11647 1.199 msaitoh
11648 1.199 msaitoh /*
11649 1.281 msaitoh * wm_nvm_read_uwire:
11650 1.243 msaitoh *
11651 1.281 msaitoh * Read a word from the EEPROM using the MicroWire protocol.
11652 1.243 msaitoh */
11653 1.243 msaitoh static int
11654 1.281 msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
11655 1.243 msaitoh {
11656 1.281 msaitoh uint32_t reg, val;
11657 1.281 msaitoh int i;
11658 1.281 msaitoh
11659 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11660 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11661 1.420 msaitoh
11662 1.530 msaitoh if (sc->nvm.acquire(sc) != 0)
11663 1.530 msaitoh return -1;
11664 1.530 msaitoh
11665 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
11666 1.281 msaitoh /* Clear SK and DI. */
11667 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
11668 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11669 1.281 msaitoh
11670 1.281 msaitoh /*
11671 1.281 msaitoh * XXX: workaround for a bug in qemu-0.12.x and prior
11672 1.281 msaitoh * and Xen.
11673 1.281 msaitoh *
11674 1.281 msaitoh * We use this workaround only for 82540 because qemu's
11675 1.281 msaitoh * e1000 act as 82540.
11676 1.281 msaitoh */
11677 1.281 msaitoh if (sc->sc_type == WM_T_82540) {
11678 1.281 msaitoh reg |= EECD_SK;
11679 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11680 1.281 msaitoh reg &= ~EECD_SK;
11681 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11682 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11683 1.281 msaitoh delay(2);
11684 1.281 msaitoh }
11685 1.281 msaitoh /* XXX: end of workaround */
11686 1.332 msaitoh
11687 1.281 msaitoh /* Set CHIP SELECT. */
11688 1.281 msaitoh reg |= EECD_CS;
11689 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11690 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11691 1.281 msaitoh delay(2);
11692 1.281 msaitoh
11693 1.281 msaitoh /* Shift in the READ command. */
11694 1.281 msaitoh wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
11695 1.281 msaitoh
11696 1.281 msaitoh /* Shift in address. */
11697 1.294 msaitoh wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
11698 1.281 msaitoh
11699 1.281 msaitoh /* Shift out the data. */
11700 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
11701 1.281 msaitoh data[i] = val & 0xffff;
11702 1.243 msaitoh
11703 1.281 msaitoh /* Clear CHIP SELECT. */
11704 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
11705 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11706 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11707 1.281 msaitoh delay(2);
11708 1.243 msaitoh }
11709 1.243 msaitoh
11710 1.530 msaitoh sc->nvm.release(sc);
11711 1.281 msaitoh return 0;
11712 1.281 msaitoh }
11713 1.243 msaitoh
11714 1.281 msaitoh /* SPI */
11715 1.243 msaitoh
11716 1.294 msaitoh /*
11717 1.294 msaitoh * Set SPI and FLASH related information from the EECD register.
11718 1.294 msaitoh * For 82541 and 82547, the word size is taken from EEPROM.
11719 1.294 msaitoh */
11720 1.294 msaitoh static int
11721 1.294 msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
11722 1.243 msaitoh {
11723 1.294 msaitoh int size;
11724 1.281 msaitoh uint32_t reg;
11725 1.294 msaitoh uint16_t data;
11726 1.243 msaitoh
11727 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD);
11728 1.294 msaitoh sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
11729 1.294 msaitoh
11730 1.294 msaitoh /* Read the size of NVM from EECD by default */
11731 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
11732 1.294 msaitoh switch (sc->sc_type) {
11733 1.294 msaitoh case WM_T_82541:
11734 1.294 msaitoh case WM_T_82541_2:
11735 1.294 msaitoh case WM_T_82547:
11736 1.294 msaitoh case WM_T_82547_2:
11737 1.294 msaitoh /* Set dummy value to access EEPROM */
11738 1.294 msaitoh sc->sc_nvm_wordsize = 64;
11739 1.535 msaitoh if (wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data) != 0) {
11740 1.535 msaitoh aprint_error_dev(sc->sc_dev,
11741 1.535 msaitoh "%s: failed to read EEPROM size\n", __func__);
11742 1.535 msaitoh }
11743 1.294 msaitoh reg = data;
11744 1.294 msaitoh size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
11745 1.294 msaitoh if (size == 0)
11746 1.294 msaitoh size = 6; /* 64 word size */
11747 1.294 msaitoh else
11748 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT + 1;
11749 1.294 msaitoh break;
11750 1.294 msaitoh case WM_T_80003:
11751 1.294 msaitoh case WM_T_82571:
11752 1.294 msaitoh case WM_T_82572:
11753 1.294 msaitoh case WM_T_82573: /* SPI case */
11754 1.294 msaitoh case WM_T_82574: /* SPI case */
11755 1.294 msaitoh case WM_T_82583: /* SPI case */
11756 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
11757 1.294 msaitoh if (size > 14)
11758 1.294 msaitoh size = 14;
11759 1.294 msaitoh break;
11760 1.294 msaitoh case WM_T_82575:
11761 1.294 msaitoh case WM_T_82576:
11762 1.294 msaitoh case WM_T_82580:
11763 1.294 msaitoh case WM_T_I350:
11764 1.294 msaitoh case WM_T_I354:
11765 1.294 msaitoh case WM_T_I210:
11766 1.294 msaitoh case WM_T_I211:
11767 1.294 msaitoh size += NVM_WORD_SIZE_BASE_SHIFT;
11768 1.294 msaitoh if (size > 15)
11769 1.294 msaitoh size = 15;
11770 1.294 msaitoh break;
11771 1.294 msaitoh default:
11772 1.294 msaitoh aprint_error_dev(sc->sc_dev,
11773 1.294 msaitoh "%s: unknown device(%d)?\n", __func__, sc->sc_type);
11774 1.294 msaitoh return -1;
11775 1.294 msaitoh break;
11776 1.294 msaitoh }
11777 1.294 msaitoh
11778 1.294 msaitoh sc->sc_nvm_wordsize = 1 << size;
11779 1.294 msaitoh
11780 1.294 msaitoh return 0;
11781 1.243 msaitoh }
11782 1.243 msaitoh
11783 1.243 msaitoh /*
11784 1.281 msaitoh * wm_nvm_ready_spi:
11785 1.1 thorpej *
11786 1.281 msaitoh * Wait for a SPI EEPROM to be ready for commands.
11787 1.1 thorpej */
11788 1.281 msaitoh static int
11789 1.281 msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
11790 1.1 thorpej {
11791 1.281 msaitoh uint32_t val;
11792 1.281 msaitoh int usec;
11793 1.1 thorpej
11794 1.421 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11795 1.421 msaitoh device_xname(sc->sc_dev), __func__));
11796 1.421 msaitoh
11797 1.281 msaitoh for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
11798 1.281 msaitoh wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
11799 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 8);
11800 1.281 msaitoh if ((val & SPI_SR_RDY) == 0)
11801 1.281 msaitoh break;
11802 1.71 thorpej }
11803 1.281 msaitoh if (usec >= SPI_MAX_RETRIES) {
11804 1.388 msaitoh aprint_error_dev(sc->sc_dev,"EEPROM failed to become ready\n");
11805 1.530 msaitoh return -1;
11806 1.127 bouyer }
11807 1.281 msaitoh return 0;
11808 1.127 bouyer }
11809 1.127 bouyer
11810 1.127 bouyer /*
11811 1.281 msaitoh * wm_nvm_read_spi:
11812 1.127 bouyer *
11813 1.281 msaitoh * Read a work from the EEPROM using the SPI protocol.
11814 1.127 bouyer */
11815 1.127 bouyer static int
11816 1.281 msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
11817 1.127 bouyer {
11818 1.281 msaitoh uint32_t reg, val;
11819 1.281 msaitoh int i;
11820 1.281 msaitoh uint8_t opc;
11821 1.530 msaitoh int rv = 0;
11822 1.281 msaitoh
11823 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11824 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11825 1.420 msaitoh
11826 1.530 msaitoh if (sc->nvm.acquire(sc) != 0)
11827 1.530 msaitoh return -1;
11828 1.530 msaitoh
11829 1.281 msaitoh /* Clear SK and CS. */
11830 1.281 msaitoh reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
11831 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11832 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11833 1.281 msaitoh delay(2);
11834 1.127 bouyer
11835 1.530 msaitoh if ((rv = wm_nvm_ready_spi(sc)) != 0)
11836 1.530 msaitoh goto out;
11837 1.127 bouyer
11838 1.281 msaitoh /* Toggle CS to flush commands. */
11839 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
11840 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11841 1.281 msaitoh delay(2);
11842 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11843 1.266 msaitoh CSR_WRITE_FLUSH(sc);
11844 1.127 bouyer delay(2);
11845 1.127 bouyer
11846 1.281 msaitoh opc = SPI_OPC_READ;
11847 1.294 msaitoh if (sc->sc_nvm_addrbits == 8 && word >= 128)
11848 1.281 msaitoh opc |= SPI_OPC_A8;
11849 1.281 msaitoh
11850 1.281 msaitoh wm_eeprom_sendbits(sc, opc, 8);
11851 1.294 msaitoh wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
11852 1.281 msaitoh
11853 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
11854 1.281 msaitoh wm_eeprom_recvbits(sc, &val, 16);
11855 1.281 msaitoh data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
11856 1.281 msaitoh }
11857 1.178 msaitoh
11858 1.281 msaitoh /* Raise CS and clear SK. */
11859 1.281 msaitoh reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
11860 1.281 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
11861 1.281 msaitoh CSR_WRITE_FLUSH(sc);
11862 1.281 msaitoh delay(2);
11863 1.178 msaitoh
11864 1.530 msaitoh out:
11865 1.530 msaitoh sc->nvm.release(sc);
11866 1.530 msaitoh return rv;
11867 1.127 bouyer }
11868 1.127 bouyer
11869 1.281 msaitoh /* Using with EERD */
11870 1.281 msaitoh
11871 1.281 msaitoh static int
11872 1.281 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
11873 1.127 bouyer {
11874 1.281 msaitoh uint32_t attempts = 100000;
11875 1.281 msaitoh uint32_t i, reg = 0;
11876 1.281 msaitoh int32_t done = -1;
11877 1.281 msaitoh
11878 1.281 msaitoh for (i = 0; i < attempts; i++) {
11879 1.281 msaitoh reg = CSR_READ(sc, rw);
11880 1.127 bouyer
11881 1.281 msaitoh if (reg & EERD_DONE) {
11882 1.281 msaitoh done = 0;
11883 1.281 msaitoh break;
11884 1.178 msaitoh }
11885 1.281 msaitoh delay(5);
11886 1.169 msaitoh }
11887 1.127 bouyer
11888 1.281 msaitoh return done;
11889 1.1 thorpej }
11890 1.117 msaitoh
11891 1.117 msaitoh static int
11892 1.281 msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt,
11893 1.281 msaitoh uint16_t *data)
11894 1.117 msaitoh {
11895 1.281 msaitoh int i, eerd = 0;
11896 1.530 msaitoh int rv = 0;
11897 1.117 msaitoh
11898 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
11899 1.420 msaitoh device_xname(sc->sc_dev), __func__));
11900 1.420 msaitoh
11901 1.530 msaitoh if (sc->nvm.acquire(sc) != 0)
11902 1.530 msaitoh return -1;
11903 1.530 msaitoh
11904 1.281 msaitoh for (i = 0; i < wordcnt; i++) {
11905 1.281 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
11906 1.281 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
11907 1.530 msaitoh rv = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
11908 1.530 msaitoh if (rv != 0) {
11909 1.539 msaitoh aprint_error_dev(sc->sc_dev, "EERD polling failed: "
11910 1.539 msaitoh "offset=%d. wordcnt=%d\n", offset, wordcnt);
11911 1.281 msaitoh break;
11912 1.530 msaitoh }
11913 1.281 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
11914 1.117 msaitoh }
11915 1.281 msaitoh
11916 1.530 msaitoh sc->nvm.release(sc);
11917 1.530 msaitoh return rv;
11918 1.117 msaitoh }
11919 1.117 msaitoh
11920 1.281 msaitoh /* Flash */
11921 1.281 msaitoh
11922 1.117 msaitoh static int
11923 1.281 msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
11924 1.117 msaitoh {
11925 1.281 msaitoh uint32_t eecd;
11926 1.281 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
11927 1.281 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
11928 1.281 msaitoh uint8_t sig_byte = 0;
11929 1.117 msaitoh
11930 1.281 msaitoh switch (sc->sc_type) {
11931 1.392 msaitoh case WM_T_PCH_SPT:
11932 1.392 msaitoh /*
11933 1.392 msaitoh * In SPT, read from the CTRL_EXT reg instead of accessing the
11934 1.392 msaitoh * sector valid bits from the NVM.
11935 1.392 msaitoh */
11936 1.392 msaitoh *bank = CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_NVMVS;
11937 1.392 msaitoh if ((*bank == 0) || (*bank == 1)) {
11938 1.392 msaitoh aprint_error_dev(sc->sc_dev,
11939 1.424 msaitoh "%s: no valid NVM bank present (%u)\n", __func__,
11940 1.424 msaitoh *bank);
11941 1.392 msaitoh return -1;
11942 1.392 msaitoh } else {
11943 1.392 msaitoh *bank = *bank - 2;
11944 1.392 msaitoh return 0;
11945 1.392 msaitoh }
11946 1.281 msaitoh case WM_T_ICH8:
11947 1.281 msaitoh case WM_T_ICH9:
11948 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
11949 1.281 msaitoh if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
11950 1.281 msaitoh *bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
11951 1.281 msaitoh return 0;
11952 1.281 msaitoh }
11953 1.281 msaitoh /* FALLTHROUGH */
11954 1.281 msaitoh default:
11955 1.281 msaitoh /* Default to 0 */
11956 1.281 msaitoh *bank = 0;
11957 1.271 ozaki
11958 1.281 msaitoh /* Check bank 0 */
11959 1.281 msaitoh wm_read_ich8_byte(sc, act_offset, &sig_byte);
11960 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
11961 1.281 msaitoh *bank = 0;
11962 1.281 msaitoh return 0;
11963 1.281 msaitoh }
11964 1.271 ozaki
11965 1.281 msaitoh /* Check bank 1 */
11966 1.281 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
11967 1.281 msaitoh &sig_byte);
11968 1.281 msaitoh if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
11969 1.281 msaitoh *bank = 1;
11970 1.281 msaitoh return 0;
11971 1.281 msaitoh }
11972 1.271 ozaki }
11973 1.271 ozaki
11974 1.281 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
11975 1.281 msaitoh device_xname(sc->sc_dev)));
11976 1.281 msaitoh return -1;
11977 1.281 msaitoh }
11978 1.281 msaitoh
11979 1.281 msaitoh /******************************************************************************
11980 1.281 msaitoh * This function does initial flash setup so that a new read/write/erase cycle
11981 1.281 msaitoh * can be started.
11982 1.281 msaitoh *
11983 1.281 msaitoh * sc - The pointer to the hw structure
11984 1.281 msaitoh ****************************************************************************/
11985 1.281 msaitoh static int32_t
11986 1.281 msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
11987 1.281 msaitoh {
11988 1.281 msaitoh uint16_t hsfsts;
11989 1.281 msaitoh int32_t error = 1;
11990 1.281 msaitoh int32_t i = 0;
11991 1.271 ozaki
11992 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
11993 1.117 msaitoh
11994 1.281 msaitoh /* May be check the Flash Des Valid bit in Hw status */
11995 1.281 msaitoh if ((hsfsts & HSFSTS_FLDVAL) == 0) {
11996 1.281 msaitoh return error;
11997 1.117 msaitoh }
11998 1.117 msaitoh
11999 1.281 msaitoh /* Clear FCERR in Hw status by writing 1 */
12000 1.281 msaitoh /* Clear DAEL in Hw status by writing a 1 */
12001 1.281 msaitoh hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
12002 1.117 msaitoh
12003 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
12004 1.117 msaitoh
12005 1.281 msaitoh /*
12006 1.281 msaitoh * Either we should have a hardware SPI cycle in progress bit to check
12007 1.281 msaitoh * against, in order to start a new cycle or FDONE bit should be
12008 1.281 msaitoh * changed in the hardware so that it is 1 after harware reset, which
12009 1.281 msaitoh * can then be used as an indication whether a cycle is in progress or
12010 1.281 msaitoh * has been completed .. we should also have some software semaphore
12011 1.281 msaitoh * mechanism to guard FDONE or the cycle in progress bit so that two
12012 1.281 msaitoh * threads access to those bits can be sequentiallized or a way so that
12013 1.281 msaitoh * 2 threads dont start the cycle at the same time
12014 1.281 msaitoh */
12015 1.127 bouyer
12016 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
12017 1.281 msaitoh /*
12018 1.281 msaitoh * There is no cycle running at present, so we can start a
12019 1.281 msaitoh * cycle
12020 1.281 msaitoh */
12021 1.127 bouyer
12022 1.281 msaitoh /* Begin by setting Flash Cycle Done. */
12023 1.281 msaitoh hsfsts |= HSFSTS_DONE;
12024 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
12025 1.281 msaitoh error = 0;
12026 1.281 msaitoh } else {
12027 1.281 msaitoh /*
12028 1.281 msaitoh * otherwise poll for sometime so the current cycle has a
12029 1.281 msaitoh * chance to end before giving up.
12030 1.281 msaitoh */
12031 1.281 msaitoh for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
12032 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
12033 1.281 msaitoh if ((hsfsts & HSFSTS_FLINPRO) == 0) {
12034 1.281 msaitoh error = 0;
12035 1.281 msaitoh break;
12036 1.169 msaitoh }
12037 1.281 msaitoh delay(1);
12038 1.127 bouyer }
12039 1.281 msaitoh if (error == 0) {
12040 1.281 msaitoh /*
12041 1.281 msaitoh * Successful in waiting for previous cycle to timeout,
12042 1.281 msaitoh * now set the Flash Cycle Done.
12043 1.281 msaitoh */
12044 1.281 msaitoh hsfsts |= HSFSTS_DONE;
12045 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
12046 1.127 bouyer }
12047 1.127 bouyer }
12048 1.281 msaitoh return error;
12049 1.127 bouyer }
12050 1.127 bouyer
12051 1.281 msaitoh /******************************************************************************
12052 1.281 msaitoh * This function starts a flash cycle and waits for its completion
12053 1.281 msaitoh *
12054 1.281 msaitoh * sc - The pointer to the hw structure
12055 1.281 msaitoh ****************************************************************************/
12056 1.281 msaitoh static int32_t
12057 1.281 msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
12058 1.136 msaitoh {
12059 1.281 msaitoh uint16_t hsflctl;
12060 1.281 msaitoh uint16_t hsfsts;
12061 1.281 msaitoh int32_t error = 1;
12062 1.281 msaitoh uint32_t i = 0;
12063 1.127 bouyer
12064 1.281 msaitoh /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
12065 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
12066 1.281 msaitoh hsflctl |= HSFCTL_GO;
12067 1.281 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
12068 1.139 bouyer
12069 1.281 msaitoh /* Wait till FDONE bit is set to 1 */
12070 1.281 msaitoh do {
12071 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
12072 1.281 msaitoh if (hsfsts & HSFSTS_DONE)
12073 1.281 msaitoh break;
12074 1.281 msaitoh delay(1);
12075 1.281 msaitoh i++;
12076 1.281 msaitoh } while (i < timeout);
12077 1.281 msaitoh if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
12078 1.281 msaitoh error = 0;
12079 1.139 bouyer
12080 1.281 msaitoh return error;
12081 1.139 bouyer }
12082 1.139 bouyer
12083 1.281 msaitoh /******************************************************************************
12084 1.392 msaitoh * Reads a byte or (d)word from the NVM using the ICH8 flash access registers.
12085 1.281 msaitoh *
12086 1.281 msaitoh * sc - The pointer to the hw structure
12087 1.281 msaitoh * index - The index of the byte or word to read.
12088 1.392 msaitoh * size - Size of data to read, 1=byte 2=word, 4=dword
12089 1.281 msaitoh * data - Pointer to the word to store the value read.
12090 1.281 msaitoh *****************************************************************************/
12091 1.281 msaitoh static int32_t
12092 1.281 msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
12093 1.392 msaitoh uint32_t size, uint32_t *data)
12094 1.139 bouyer {
12095 1.281 msaitoh uint16_t hsfsts;
12096 1.281 msaitoh uint16_t hsflctl;
12097 1.281 msaitoh uint32_t flash_linear_address;
12098 1.281 msaitoh uint32_t flash_data = 0;
12099 1.281 msaitoh int32_t error = 1;
12100 1.281 msaitoh int32_t count = 0;
12101 1.281 msaitoh
12102 1.392 msaitoh if (size < 1 || size > 4 || data == 0x0 ||
12103 1.281 msaitoh index > ICH_FLASH_LINEAR_ADDR_MASK)
12104 1.281 msaitoh return error;
12105 1.139 bouyer
12106 1.281 msaitoh flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
12107 1.281 msaitoh sc->sc_ich8_flash_base;
12108 1.259 msaitoh
12109 1.259 msaitoh do {
12110 1.281 msaitoh delay(1);
12111 1.281 msaitoh /* Steps */
12112 1.281 msaitoh error = wm_ich8_cycle_init(sc);
12113 1.281 msaitoh if (error)
12114 1.259 msaitoh break;
12115 1.259 msaitoh
12116 1.281 msaitoh hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
12117 1.281 msaitoh /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
12118 1.281 msaitoh hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT)
12119 1.281 msaitoh & HSFCTL_BCOUNT_MASK;
12120 1.281 msaitoh hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
12121 1.392 msaitoh if (sc->sc_type == WM_T_PCH_SPT) {
12122 1.392 msaitoh /*
12123 1.392 msaitoh * In SPT, This register is in Lan memory space, not
12124 1.392 msaitoh * flash. Therefore, only 32 bit access is supported.
12125 1.392 msaitoh */
12126 1.392 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFCTL,
12127 1.392 msaitoh (uint32_t)hsflctl);
12128 1.392 msaitoh } else
12129 1.392 msaitoh ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
12130 1.281 msaitoh
12131 1.281 msaitoh /*
12132 1.281 msaitoh * Write the last 24 bits of index into Flash Linear address
12133 1.281 msaitoh * field in Flash Address
12134 1.281 msaitoh */
12135 1.281 msaitoh /* TODO: TBD maybe check the index against the size of flash */
12136 1.281 msaitoh
12137 1.281 msaitoh ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
12138 1.259 msaitoh
12139 1.281 msaitoh error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
12140 1.259 msaitoh
12141 1.281 msaitoh /*
12142 1.281 msaitoh * Check if FCERR is set to 1, if set to 1, clear it and try
12143 1.281 msaitoh * the whole sequence a few more times, else read in (shift in)
12144 1.281 msaitoh * the Flash Data0, the order is least significant byte first
12145 1.281 msaitoh * msb to lsb
12146 1.281 msaitoh */
12147 1.281 msaitoh if (error == 0) {
12148 1.281 msaitoh flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
12149 1.281 msaitoh if (size == 1)
12150 1.281 msaitoh *data = (uint8_t)(flash_data & 0x000000FF);
12151 1.281 msaitoh else if (size == 2)
12152 1.281 msaitoh *data = (uint16_t)(flash_data & 0x0000FFFF);
12153 1.392 msaitoh else if (size == 4)
12154 1.392 msaitoh *data = (uint32_t)flash_data;
12155 1.281 msaitoh break;
12156 1.281 msaitoh } else {
12157 1.281 msaitoh /*
12158 1.281 msaitoh * If we've gotten here, then things are probably
12159 1.281 msaitoh * completely hosed, but if the error condition is
12160 1.281 msaitoh * detected, it won't hurt to give it another try...
12161 1.281 msaitoh * ICH_FLASH_CYCLE_REPEAT_COUNT times.
12162 1.281 msaitoh */
12163 1.281 msaitoh hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
12164 1.281 msaitoh if (hsfsts & HSFSTS_ERR) {
12165 1.281 msaitoh /* Repeat for some time before giving up. */
12166 1.281 msaitoh continue;
12167 1.281 msaitoh } else if ((hsfsts & HSFSTS_DONE) == 0)
12168 1.281 msaitoh break;
12169 1.281 msaitoh }
12170 1.281 msaitoh } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
12171 1.259 msaitoh
12172 1.281 msaitoh return error;
12173 1.259 msaitoh }
12174 1.259 msaitoh
12175 1.281 msaitoh /******************************************************************************
12176 1.281 msaitoh * Reads a single byte from the NVM using the ICH8 flash access registers.
12177 1.281 msaitoh *
12178 1.281 msaitoh * sc - pointer to wm_hw structure
12179 1.281 msaitoh * index - The index of the byte to read.
12180 1.281 msaitoh * data - Pointer to a byte to store the value read.
12181 1.281 msaitoh *****************************************************************************/
12182 1.281 msaitoh static int32_t
12183 1.281 msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
12184 1.169 msaitoh {
12185 1.281 msaitoh int32_t status;
12186 1.392 msaitoh uint32_t word = 0;
12187 1.250 msaitoh
12188 1.281 msaitoh status = wm_read_ich8_data(sc, index, 1, &word);
12189 1.281 msaitoh if (status == 0)
12190 1.281 msaitoh *data = (uint8_t)word;
12191 1.281 msaitoh else
12192 1.281 msaitoh *data = 0;
12193 1.169 msaitoh
12194 1.281 msaitoh return status;
12195 1.281 msaitoh }
12196 1.250 msaitoh
12197 1.281 msaitoh /******************************************************************************
12198 1.281 msaitoh * Reads a word from the NVM using the ICH8 flash access registers.
12199 1.281 msaitoh *
12200 1.281 msaitoh * sc - pointer to wm_hw structure
12201 1.281 msaitoh * index - The starting byte index of the word to read.
12202 1.281 msaitoh * data - Pointer to a word to store the value read.
12203 1.281 msaitoh *****************************************************************************/
12204 1.281 msaitoh static int32_t
12205 1.281 msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
12206 1.281 msaitoh {
12207 1.281 msaitoh int32_t status;
12208 1.392 msaitoh uint32_t word = 0;
12209 1.392 msaitoh
12210 1.392 msaitoh status = wm_read_ich8_data(sc, index, 2, &word);
12211 1.392 msaitoh if (status == 0)
12212 1.392 msaitoh *data = (uint16_t)word;
12213 1.392 msaitoh else
12214 1.392 msaitoh *data = 0;
12215 1.392 msaitoh
12216 1.392 msaitoh return status;
12217 1.392 msaitoh }
12218 1.392 msaitoh
12219 1.392 msaitoh /******************************************************************************
12220 1.392 msaitoh * Reads a dword from the NVM using the ICH8 flash access registers.
12221 1.392 msaitoh *
12222 1.392 msaitoh * sc - pointer to wm_hw structure
12223 1.392 msaitoh * index - The starting byte index of the word to read.
12224 1.392 msaitoh * data - Pointer to a word to store the value read.
12225 1.392 msaitoh *****************************************************************************/
12226 1.392 msaitoh static int32_t
12227 1.392 msaitoh wm_read_ich8_dword(struct wm_softc *sc, uint32_t index, uint32_t *data)
12228 1.392 msaitoh {
12229 1.392 msaitoh int32_t status;
12230 1.169 msaitoh
12231 1.392 msaitoh status = wm_read_ich8_data(sc, index, 4, data);
12232 1.281 msaitoh return status;
12233 1.169 msaitoh }
12234 1.169 msaitoh
12235 1.139 bouyer /******************************************************************************
12236 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
12237 1.139 bouyer * register.
12238 1.139 bouyer *
12239 1.139 bouyer * sc - Struct containing variables accessed by shared code
12240 1.139 bouyer * offset - offset of word in the EEPROM to read
12241 1.139 bouyer * data - word read from the EEPROM
12242 1.139 bouyer * words - number of words to read
12243 1.139 bouyer *****************************************************************************/
12244 1.139 bouyer static int
12245 1.280 msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
12246 1.139 bouyer {
12247 1.530 msaitoh int32_t rv = 0;
12248 1.194 msaitoh uint32_t flash_bank = 0;
12249 1.194 msaitoh uint32_t act_offset = 0;
12250 1.194 msaitoh uint32_t bank_offset = 0;
12251 1.194 msaitoh uint16_t word = 0;
12252 1.194 msaitoh uint16_t i = 0;
12253 1.194 msaitoh
12254 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
12255 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12256 1.420 msaitoh
12257 1.530 msaitoh if (sc->nvm.acquire(sc) != 0)
12258 1.530 msaitoh return -1;
12259 1.530 msaitoh
12260 1.281 msaitoh /*
12261 1.281 msaitoh * We need to know which is the valid flash bank. In the event
12262 1.194 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
12263 1.194 msaitoh * managing flash_bank. So it cannot be trusted and needs
12264 1.194 msaitoh * to be updated with each read.
12265 1.194 msaitoh */
12266 1.530 msaitoh rv = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
12267 1.530 msaitoh if (rv) {
12268 1.297 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
12269 1.297 msaitoh device_xname(sc->sc_dev)));
12270 1.262 msaitoh flash_bank = 0;
12271 1.194 msaitoh }
12272 1.139 bouyer
12273 1.238 msaitoh /*
12274 1.238 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
12275 1.238 msaitoh * size
12276 1.238 msaitoh */
12277 1.194 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
12278 1.139 bouyer
12279 1.194 msaitoh for (i = 0; i < words; i++) {
12280 1.194 msaitoh /* The NVM part needs a byte offset, hence * 2 */
12281 1.194 msaitoh act_offset = bank_offset + ((offset + i) * 2);
12282 1.530 msaitoh rv = wm_read_ich8_word(sc, act_offset, &word);
12283 1.530 msaitoh if (rv) {
12284 1.238 msaitoh aprint_error_dev(sc->sc_dev,
12285 1.238 msaitoh "%s: failed to read NVM\n", __func__);
12286 1.194 msaitoh break;
12287 1.194 msaitoh }
12288 1.194 msaitoh data[i] = word;
12289 1.194 msaitoh }
12290 1.194 msaitoh
12291 1.530 msaitoh sc->nvm.release(sc);
12292 1.530 msaitoh return rv;
12293 1.139 bouyer }
12294 1.139 bouyer
12295 1.392 msaitoh /******************************************************************************
12296 1.392 msaitoh * Reads a 16 bit word or words from the EEPROM using the SPT's flash access
12297 1.392 msaitoh * register.
12298 1.392 msaitoh *
12299 1.392 msaitoh * sc - Struct containing variables accessed by shared code
12300 1.392 msaitoh * offset - offset of word in the EEPROM to read
12301 1.392 msaitoh * data - word read from the EEPROM
12302 1.392 msaitoh * words - number of words to read
12303 1.392 msaitoh *****************************************************************************/
12304 1.392 msaitoh static int
12305 1.392 msaitoh wm_nvm_read_spt(struct wm_softc *sc, int offset, int words, uint16_t *data)
12306 1.392 msaitoh {
12307 1.530 msaitoh int32_t rv = 0;
12308 1.392 msaitoh uint32_t flash_bank = 0;
12309 1.392 msaitoh uint32_t act_offset = 0;
12310 1.392 msaitoh uint32_t bank_offset = 0;
12311 1.392 msaitoh uint32_t dword = 0;
12312 1.392 msaitoh uint16_t i = 0;
12313 1.392 msaitoh
12314 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
12315 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12316 1.420 msaitoh
12317 1.530 msaitoh if (sc->nvm.acquire(sc) != 0)
12318 1.530 msaitoh return -1;
12319 1.530 msaitoh
12320 1.392 msaitoh /*
12321 1.392 msaitoh * We need to know which is the valid flash bank. In the event
12322 1.392 msaitoh * that we didn't allocate eeprom_shadow_ram, we may not be
12323 1.392 msaitoh * managing flash_bank. So it cannot be trusted and needs
12324 1.392 msaitoh * to be updated with each read.
12325 1.392 msaitoh */
12326 1.530 msaitoh rv = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
12327 1.530 msaitoh if (rv) {
12328 1.392 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
12329 1.392 msaitoh device_xname(sc->sc_dev)));
12330 1.392 msaitoh flash_bank = 0;
12331 1.392 msaitoh }
12332 1.392 msaitoh
12333 1.392 msaitoh /*
12334 1.392 msaitoh * Adjust offset appropriately if we're on bank 1 - adjust for word
12335 1.392 msaitoh * size
12336 1.392 msaitoh */
12337 1.392 msaitoh bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
12338 1.392 msaitoh
12339 1.392 msaitoh for (i = 0; i < words; i++) {
12340 1.392 msaitoh /* The NVM part needs a byte offset, hence * 2 */
12341 1.392 msaitoh act_offset = bank_offset + ((offset + i) * 2);
12342 1.392 msaitoh /* but we must read dword aligned, so mask ... */
12343 1.530 msaitoh rv = wm_read_ich8_dword(sc, act_offset & ~0x3, &dword);
12344 1.530 msaitoh if (rv) {
12345 1.392 msaitoh aprint_error_dev(sc->sc_dev,
12346 1.392 msaitoh "%s: failed to read NVM\n", __func__);
12347 1.392 msaitoh break;
12348 1.392 msaitoh }
12349 1.392 msaitoh /* ... and pick out low or high word */
12350 1.392 msaitoh if ((act_offset & 0x2) == 0)
12351 1.392 msaitoh data[i] = (uint16_t)(dword & 0xFFFF);
12352 1.392 msaitoh else
12353 1.392 msaitoh data[i] = (uint16_t)((dword >> 16) & 0xFFFF);
12354 1.392 msaitoh }
12355 1.392 msaitoh
12356 1.530 msaitoh sc->nvm.release(sc);
12357 1.530 msaitoh return rv;
12358 1.392 msaitoh }
12359 1.392 msaitoh
12360 1.321 msaitoh /* iNVM */
12361 1.321 msaitoh
12362 1.321 msaitoh static int
12363 1.321 msaitoh wm_nvm_read_word_invm(struct wm_softc *sc, uint16_t address, uint16_t *data)
12364 1.321 msaitoh {
12365 1.321 msaitoh int32_t rv = 0;
12366 1.321 msaitoh uint32_t invm_dword;
12367 1.321 msaitoh uint16_t i;
12368 1.321 msaitoh uint8_t record_type, word_address;
12369 1.321 msaitoh
12370 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
12371 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12372 1.420 msaitoh
12373 1.321 msaitoh for (i = 0; i < INVM_SIZE; i++) {
12374 1.329 msaitoh invm_dword = CSR_READ(sc, WM_INVM_DATA_REG(i));
12375 1.321 msaitoh /* Get record type */
12376 1.321 msaitoh record_type = INVM_DWORD_TO_RECORD_TYPE(invm_dword);
12377 1.321 msaitoh if (record_type == INVM_UNINITIALIZED_STRUCTURE)
12378 1.321 msaitoh break;
12379 1.321 msaitoh if (record_type == INVM_CSR_AUTOLOAD_STRUCTURE)
12380 1.321 msaitoh i += INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS;
12381 1.321 msaitoh if (record_type == INVM_RSA_KEY_SHA256_STRUCTURE)
12382 1.321 msaitoh i += INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS;
12383 1.321 msaitoh if (record_type == INVM_WORD_AUTOLOAD_STRUCTURE) {
12384 1.321 msaitoh word_address = INVM_DWORD_TO_WORD_ADDRESS(invm_dword);
12385 1.321 msaitoh if (word_address == address) {
12386 1.321 msaitoh *data = INVM_DWORD_TO_WORD_DATA(invm_dword);
12387 1.321 msaitoh rv = 0;
12388 1.321 msaitoh break;
12389 1.321 msaitoh }
12390 1.321 msaitoh }
12391 1.321 msaitoh }
12392 1.321 msaitoh
12393 1.321 msaitoh return rv;
12394 1.321 msaitoh }
12395 1.321 msaitoh
12396 1.321 msaitoh static int
12397 1.321 msaitoh wm_nvm_read_invm(struct wm_softc *sc, int offset, int words, uint16_t *data)
12398 1.321 msaitoh {
12399 1.321 msaitoh int rv = 0;
12400 1.321 msaitoh int i;
12401 1.421 msaitoh
12402 1.421 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
12403 1.421 msaitoh device_xname(sc->sc_dev), __func__));
12404 1.321 msaitoh
12405 1.530 msaitoh if (sc->nvm.acquire(sc) != 0)
12406 1.530 msaitoh return -1;
12407 1.530 msaitoh
12408 1.321 msaitoh for (i = 0; i < words; i++) {
12409 1.321 msaitoh switch (offset + i) {
12410 1.321 msaitoh case NVM_OFF_MACADDR:
12411 1.321 msaitoh case NVM_OFF_MACADDR1:
12412 1.321 msaitoh case NVM_OFF_MACADDR2:
12413 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset + i, &data[i]);
12414 1.321 msaitoh if (rv != 0) {
12415 1.321 msaitoh data[i] = 0xffff;
12416 1.321 msaitoh rv = -1;
12417 1.321 msaitoh }
12418 1.321 msaitoh break;
12419 1.321 msaitoh case NVM_OFF_CFG2:
12420 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
12421 1.321 msaitoh if (rv != 0) {
12422 1.321 msaitoh *data = NVM_INIT_CTRL_2_DEFAULT_I211;
12423 1.321 msaitoh rv = 0;
12424 1.321 msaitoh }
12425 1.321 msaitoh break;
12426 1.321 msaitoh case NVM_OFF_CFG4:
12427 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
12428 1.321 msaitoh if (rv != 0) {
12429 1.321 msaitoh *data = NVM_INIT_CTRL_4_DEFAULT_I211;
12430 1.321 msaitoh rv = 0;
12431 1.321 msaitoh }
12432 1.321 msaitoh break;
12433 1.321 msaitoh case NVM_OFF_LED_1_CFG:
12434 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
12435 1.321 msaitoh if (rv != 0) {
12436 1.321 msaitoh *data = NVM_LED_1_CFG_DEFAULT_I211;
12437 1.321 msaitoh rv = 0;
12438 1.321 msaitoh }
12439 1.321 msaitoh break;
12440 1.321 msaitoh case NVM_OFF_LED_0_2_CFG:
12441 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
12442 1.321 msaitoh if (rv != 0) {
12443 1.321 msaitoh *data = NVM_LED_0_2_CFG_DEFAULT_I211;
12444 1.321 msaitoh rv = 0;
12445 1.321 msaitoh }
12446 1.321 msaitoh break;
12447 1.321 msaitoh case NVM_OFF_ID_LED_SETTINGS:
12448 1.321 msaitoh rv = wm_nvm_read_word_invm(sc, offset, data);
12449 1.321 msaitoh if (rv != 0) {
12450 1.321 msaitoh *data = ID_LED_RESERVED_FFFF;
12451 1.321 msaitoh rv = 0;
12452 1.321 msaitoh }
12453 1.321 msaitoh break;
12454 1.321 msaitoh default:
12455 1.321 msaitoh DPRINTF(WM_DEBUG_NVM,
12456 1.321 msaitoh ("NVM word 0x%02x is not mapped.\n", offset));
12457 1.321 msaitoh *data = NVM_RESERVED_WORD;
12458 1.321 msaitoh break;
12459 1.321 msaitoh }
12460 1.321 msaitoh }
12461 1.321 msaitoh
12462 1.530 msaitoh sc->nvm.release(sc);
12463 1.321 msaitoh return rv;
12464 1.321 msaitoh }
12465 1.321 msaitoh
12466 1.328 msaitoh /* Lock, detecting NVM type, validate checksum, version and read */
12467 1.281 msaitoh
12468 1.281 msaitoh static int
12469 1.281 msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
12470 1.139 bouyer {
12471 1.281 msaitoh uint32_t eecd = 0;
12472 1.281 msaitoh
12473 1.281 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
12474 1.281 msaitoh || sc->sc_type == WM_T_82583) {
12475 1.281 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
12476 1.281 msaitoh
12477 1.281 msaitoh /* Isolate bits 15 & 16 */
12478 1.281 msaitoh eecd = ((eecd >> 15) & 0x03);
12479 1.194 msaitoh
12480 1.281 msaitoh /* If both bits are set, device is Flash type */
12481 1.281 msaitoh if (eecd == 0x03)
12482 1.281 msaitoh return 0;
12483 1.281 msaitoh }
12484 1.281 msaitoh return 1;
12485 1.281 msaitoh }
12486 1.194 msaitoh
12487 1.321 msaitoh static int
12488 1.321 msaitoh wm_nvm_get_flash_presence_i210(struct wm_softc *sc)
12489 1.321 msaitoh {
12490 1.321 msaitoh uint32_t eec;
12491 1.321 msaitoh
12492 1.321 msaitoh eec = CSR_READ(sc, WMREG_EEC);
12493 1.321 msaitoh if ((eec & EEC_FLASH_DETECTED) != 0)
12494 1.321 msaitoh return 1;
12495 1.321 msaitoh
12496 1.321 msaitoh return 0;
12497 1.321 msaitoh }
12498 1.321 msaitoh
12499 1.281 msaitoh /*
12500 1.281 msaitoh * wm_nvm_validate_checksum
12501 1.281 msaitoh *
12502 1.281 msaitoh * The checksum is defined as the sum of the first 64 (16 bit) words.
12503 1.281 msaitoh */
12504 1.281 msaitoh static int
12505 1.281 msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
12506 1.281 msaitoh {
12507 1.281 msaitoh uint16_t checksum;
12508 1.281 msaitoh uint16_t eeprom_data;
12509 1.281 msaitoh #ifdef WM_DEBUG
12510 1.281 msaitoh uint16_t csum_wordaddr, valid_checksum;
12511 1.281 msaitoh #endif
12512 1.281 msaitoh int i;
12513 1.194 msaitoh
12514 1.281 msaitoh checksum = 0;
12515 1.139 bouyer
12516 1.281 msaitoh /* Don't check for I211 */
12517 1.281 msaitoh if (sc->sc_type == WM_T_I211)
12518 1.281 msaitoh return 0;
12519 1.194 msaitoh
12520 1.281 msaitoh #ifdef WM_DEBUG
12521 1.281 msaitoh if (sc->sc_type == WM_T_PCH_LPT) {
12522 1.293 msaitoh csum_wordaddr = NVM_OFF_COMPAT;
12523 1.281 msaitoh valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
12524 1.281 msaitoh } else {
12525 1.293 msaitoh csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
12526 1.281 msaitoh valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
12527 1.281 msaitoh }
12528 1.194 msaitoh
12529 1.281 msaitoh /* Dump EEPROM image for debug */
12530 1.281 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
12531 1.281 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
12532 1.281 msaitoh || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
12533 1.392 msaitoh /* XXX PCH_SPT? */
12534 1.281 msaitoh wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
12535 1.281 msaitoh if ((eeprom_data & valid_checksum) == 0) {
12536 1.281 msaitoh DPRINTF(WM_DEBUG_NVM,
12537 1.281 msaitoh ("%s: NVM need to be updated (%04x != %04x)\n",
12538 1.281 msaitoh device_xname(sc->sc_dev), eeprom_data,
12539 1.281 msaitoh valid_checksum));
12540 1.281 msaitoh }
12541 1.281 msaitoh }
12542 1.194 msaitoh
12543 1.281 msaitoh if ((wm_debug & WM_DEBUG_NVM) != 0) {
12544 1.281 msaitoh printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
12545 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
12546 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
12547 1.301 msaitoh printf("XXXX ");
12548 1.281 msaitoh else
12549 1.301 msaitoh printf("%04hx ", eeprom_data);
12550 1.281 msaitoh if (i % 8 == 7)
12551 1.281 msaitoh printf("\n");
12552 1.194 msaitoh }
12553 1.281 msaitoh }
12554 1.194 msaitoh
12555 1.281 msaitoh #endif /* WM_DEBUG */
12556 1.139 bouyer
12557 1.293 msaitoh for (i = 0; i < NVM_SIZE; i++) {
12558 1.281 msaitoh if (wm_nvm_read(sc, i, 1, &eeprom_data))
12559 1.281 msaitoh return 1;
12560 1.281 msaitoh checksum += eeprom_data;
12561 1.281 msaitoh }
12562 1.139 bouyer
12563 1.281 msaitoh if (checksum != (uint16_t) NVM_CHECKSUM) {
12564 1.281 msaitoh #ifdef WM_DEBUG
12565 1.281 msaitoh printf("%s: NVM checksum mismatch (%04x != %04x)\n",
12566 1.281 msaitoh device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
12567 1.281 msaitoh #endif
12568 1.281 msaitoh }
12569 1.139 bouyer
12570 1.281 msaitoh return 0;
12571 1.139 bouyer }
12572 1.139 bouyer
12573 1.328 msaitoh static void
12574 1.347 msaitoh wm_nvm_version_invm(struct wm_softc *sc)
12575 1.347 msaitoh {
12576 1.347 msaitoh uint32_t dword;
12577 1.347 msaitoh
12578 1.347 msaitoh /*
12579 1.347 msaitoh * Linux's code to decode version is very strange, so we don't
12580 1.347 msaitoh * obey that algorithm and just use word 61 as the document.
12581 1.347 msaitoh * Perhaps it's not perfect though...
12582 1.347 msaitoh *
12583 1.347 msaitoh * Example:
12584 1.347 msaitoh *
12585 1.347 msaitoh * Word61: 00800030 -> Version 0.6 (I211 spec update notes about 0.6)
12586 1.347 msaitoh */
12587 1.347 msaitoh dword = CSR_READ(sc, WM_INVM_DATA_REG(61));
12588 1.347 msaitoh dword = __SHIFTOUT(dword, INVM_VER_1);
12589 1.347 msaitoh sc->sc_nvm_ver_major = __SHIFTOUT(dword, INVM_MAJOR);
12590 1.347 msaitoh sc->sc_nvm_ver_minor = __SHIFTOUT(dword, INVM_MINOR);
12591 1.347 msaitoh }
12592 1.347 msaitoh
12593 1.347 msaitoh static void
12594 1.328 msaitoh wm_nvm_version(struct wm_softc *sc)
12595 1.328 msaitoh {
12596 1.331 msaitoh uint16_t major, minor, build, patch;
12597 1.328 msaitoh uint16_t uid0, uid1;
12598 1.328 msaitoh uint16_t nvm_data;
12599 1.328 msaitoh uint16_t off;
12600 1.330 msaitoh bool check_version = false;
12601 1.330 msaitoh bool check_optionrom = false;
12602 1.334 msaitoh bool have_build = false;
12603 1.512 msaitoh bool have_uid = true;
12604 1.328 msaitoh
12605 1.334 msaitoh /*
12606 1.334 msaitoh * Version format:
12607 1.334 msaitoh *
12608 1.334 msaitoh * XYYZ
12609 1.334 msaitoh * X0YZ
12610 1.334 msaitoh * X0YY
12611 1.334 msaitoh *
12612 1.334 msaitoh * Example:
12613 1.334 msaitoh *
12614 1.334 msaitoh * 82571 0x50a2 5.10.2? (the spec update notes about 5.6-5.10)
12615 1.334 msaitoh * 82571 0x50a6 5.10.6?
12616 1.334 msaitoh * 82572 0x506a 5.6.10?
12617 1.334 msaitoh * 82572EI 0x5069 5.6.9?
12618 1.334 msaitoh * 82574L 0x1080 1.8.0? (the spec update notes about 2.1.4)
12619 1.334 msaitoh * 0x2013 2.1.3?
12620 1.334 msaitoh * 82583 0x10a0 1.10.0? (document says it's default vaule)
12621 1.334 msaitoh */
12622 1.534 msaitoh
12623 1.534 msaitoh /*
12624 1.534 msaitoh * XXX
12625 1.534 msaitoh * Qemu's e1000e emulation (82574L)'s SPI has only 64 words.
12626 1.534 msaitoh * I've never seen on real 82574 hardware with such small SPI ROM.
12627 1.534 msaitoh */
12628 1.535 msaitoh if ((sc->sc_nvm_wordsize < NVM_OFF_IMAGE_UID1)
12629 1.535 msaitoh || (wm_nvm_read(sc, NVM_OFF_IMAGE_UID1, 1, &uid1) != 0))
12630 1.534 msaitoh have_uid = false;
12631 1.534 msaitoh
12632 1.328 msaitoh switch (sc->sc_type) {
12633 1.334 msaitoh case WM_T_82571:
12634 1.334 msaitoh case WM_T_82572:
12635 1.334 msaitoh case WM_T_82574:
12636 1.350 msaitoh case WM_T_82583:
12637 1.334 msaitoh check_version = true;
12638 1.334 msaitoh check_optionrom = true;
12639 1.334 msaitoh have_build = true;
12640 1.334 msaitoh break;
12641 1.328 msaitoh case WM_T_82575:
12642 1.328 msaitoh case WM_T_82576:
12643 1.328 msaitoh case WM_T_82580:
12644 1.558 christos if (have_uid && (uid1 & NVM_MAJOR_MASK) != NVM_UID_VALID)
12645 1.330 msaitoh check_version = true;
12646 1.328 msaitoh break;
12647 1.328 msaitoh case WM_T_I211:
12648 1.347 msaitoh wm_nvm_version_invm(sc);
12649 1.512 msaitoh have_uid = false;
12650 1.347 msaitoh goto printver;
12651 1.328 msaitoh case WM_T_I210:
12652 1.328 msaitoh if (!wm_nvm_get_flash_presence_i210(sc)) {
12653 1.347 msaitoh wm_nvm_version_invm(sc);
12654 1.512 msaitoh have_uid = false;
12655 1.347 msaitoh goto printver;
12656 1.328 msaitoh }
12657 1.328 msaitoh /* FALLTHROUGH */
12658 1.328 msaitoh case WM_T_I350:
12659 1.328 msaitoh case WM_T_I354:
12660 1.330 msaitoh check_version = true;
12661 1.330 msaitoh check_optionrom = true;
12662 1.330 msaitoh break;
12663 1.330 msaitoh default:
12664 1.330 msaitoh return;
12665 1.330 msaitoh }
12666 1.535 msaitoh if (check_version
12667 1.535 msaitoh && (wm_nvm_read(sc, NVM_OFF_VERSION, 1, &nvm_data) == 0)) {
12668 1.330 msaitoh major = (nvm_data & NVM_MAJOR_MASK) >> NVM_MAJOR_SHIFT;
12669 1.334 msaitoh if (have_build || ((nvm_data & 0x0f00) != 0x0000)) {
12670 1.330 msaitoh minor = (nvm_data & NVM_MINOR_MASK) >> NVM_MINOR_SHIFT;
12671 1.330 msaitoh build = nvm_data & NVM_BUILD_MASK;
12672 1.331 msaitoh have_build = true;
12673 1.334 msaitoh } else
12674 1.334 msaitoh minor = nvm_data & 0x00ff;
12675 1.334 msaitoh
12676 1.330 msaitoh /* Decimal */
12677 1.330 msaitoh minor = (minor / 16) * 10 + (minor % 16);
12678 1.347 msaitoh sc->sc_nvm_ver_major = major;
12679 1.347 msaitoh sc->sc_nvm_ver_minor = minor;
12680 1.330 msaitoh
12681 1.347 msaitoh printver:
12682 1.347 msaitoh aprint_verbose(", version %d.%d", sc->sc_nvm_ver_major,
12683 1.347 msaitoh sc->sc_nvm_ver_minor);
12684 1.350 msaitoh if (have_build) {
12685 1.350 msaitoh sc->sc_nvm_ver_build = build;
12686 1.334 msaitoh aprint_verbose(".%d", build);
12687 1.350 msaitoh }
12688 1.330 msaitoh }
12689 1.534 msaitoh
12690 1.534 msaitoh /* Assume the Option ROM area is at avove NVM_SIZE */
12691 1.539 msaitoh if ((sc->sc_nvm_wordsize > NVM_SIZE) && check_optionrom
12692 1.535 msaitoh && (wm_nvm_read(sc, NVM_OFF_COMB_VER_PTR, 1, &off) == 0)) {
12693 1.328 msaitoh /* Option ROM Version */
12694 1.328 msaitoh if ((off != 0x0000) && (off != 0xffff)) {
12695 1.535 msaitoh int rv;
12696 1.535 msaitoh
12697 1.328 msaitoh off += NVM_COMBO_VER_OFF;
12698 1.535 msaitoh rv = wm_nvm_read(sc, off + 1, 1, &uid1);
12699 1.535 msaitoh rv |= wm_nvm_read(sc, off, 1, &uid0);
12700 1.535 msaitoh if ((rv == 0) && (uid0 != 0) && (uid0 != 0xffff)
12701 1.328 msaitoh && (uid1 != 0) && (uid1 != 0xffff)) {
12702 1.331 msaitoh /* 16bits */
12703 1.331 msaitoh major = uid0 >> 8;
12704 1.331 msaitoh build = (uid0 << 8) | (uid1 >> 8);
12705 1.331 msaitoh patch = uid1 & 0x00ff;
12706 1.330 msaitoh aprint_verbose(", option ROM Version %d.%d.%d",
12707 1.331 msaitoh major, build, patch);
12708 1.328 msaitoh }
12709 1.328 msaitoh }
12710 1.328 msaitoh }
12711 1.328 msaitoh
12712 1.535 msaitoh if (have_uid && (wm_nvm_read(sc, NVM_OFF_IMAGE_UID0, 1, &uid0) == 0))
12713 1.512 msaitoh aprint_verbose(", Image Unique ID %08x", (uid1 << 16) | uid0);
12714 1.328 msaitoh }
12715 1.328 msaitoh
12716 1.281 msaitoh /*
12717 1.281 msaitoh * wm_nvm_read:
12718 1.139 bouyer *
12719 1.281 msaitoh * Read data from the serial EEPROM.
12720 1.281 msaitoh */
12721 1.169 msaitoh static int
12722 1.281 msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
12723 1.169 msaitoh {
12724 1.169 msaitoh int rv;
12725 1.169 msaitoh
12726 1.420 msaitoh DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
12727 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12728 1.420 msaitoh
12729 1.281 msaitoh if (sc->sc_flags & WM_F_EEPROM_INVALID)
12730 1.530 msaitoh return -1;
12731 1.281 msaitoh
12732 1.530 msaitoh rv = sc->nvm.read(sc, word, wordcnt, data);
12733 1.530 msaitoh
12734 1.169 msaitoh return rv;
12735 1.169 msaitoh }
12736 1.169 msaitoh
12737 1.281 msaitoh /*
12738 1.281 msaitoh * Hardware semaphores.
12739 1.281 msaitoh * Very complexed...
12740 1.281 msaitoh */
12741 1.281 msaitoh
12742 1.169 msaitoh static int
12743 1.424 msaitoh wm_get_null(struct wm_softc *sc)
12744 1.424 msaitoh {
12745 1.424 msaitoh
12746 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12747 1.424 msaitoh device_xname(sc->sc_dev), __func__));
12748 1.424 msaitoh return 0;
12749 1.424 msaitoh }
12750 1.424 msaitoh
12751 1.424 msaitoh static void
12752 1.424 msaitoh wm_put_null(struct wm_softc *sc)
12753 1.424 msaitoh {
12754 1.424 msaitoh
12755 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12756 1.424 msaitoh device_xname(sc->sc_dev), __func__));
12757 1.424 msaitoh return;
12758 1.424 msaitoh }
12759 1.424 msaitoh
12760 1.530 msaitoh static int
12761 1.530 msaitoh wm_get_eecd(struct wm_softc *sc)
12762 1.530 msaitoh {
12763 1.530 msaitoh uint32_t reg;
12764 1.530 msaitoh int x;
12765 1.530 msaitoh
12766 1.530 msaitoh DPRINTF(WM_DEBUG_LOCK | WM_DEBUG_NVM, ("%s: %s called\n",
12767 1.530 msaitoh device_xname(sc->sc_dev), __func__));
12768 1.530 msaitoh
12769 1.530 msaitoh reg = CSR_READ(sc, WMREG_EECD);
12770 1.530 msaitoh
12771 1.530 msaitoh /* Request EEPROM access. */
12772 1.530 msaitoh reg |= EECD_EE_REQ;
12773 1.530 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
12774 1.530 msaitoh
12775 1.530 msaitoh /* ..and wait for it to be granted. */
12776 1.530 msaitoh for (x = 0; x < 1000; x++) {
12777 1.530 msaitoh reg = CSR_READ(sc, WMREG_EECD);
12778 1.530 msaitoh if (reg & EECD_EE_GNT)
12779 1.530 msaitoh break;
12780 1.530 msaitoh delay(5);
12781 1.530 msaitoh }
12782 1.530 msaitoh if ((reg & EECD_EE_GNT) == 0) {
12783 1.530 msaitoh aprint_error_dev(sc->sc_dev,
12784 1.530 msaitoh "could not acquire EEPROM GNT\n");
12785 1.530 msaitoh reg &= ~EECD_EE_REQ;
12786 1.530 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
12787 1.530 msaitoh return -1;
12788 1.530 msaitoh }
12789 1.530 msaitoh
12790 1.530 msaitoh return 0;
12791 1.530 msaitoh }
12792 1.530 msaitoh
12793 1.530 msaitoh static void
12794 1.530 msaitoh wm_nvm_eec_clock_raise(struct wm_softc *sc, uint32_t *eecd)
12795 1.530 msaitoh {
12796 1.530 msaitoh
12797 1.530 msaitoh *eecd |= EECD_SK;
12798 1.530 msaitoh CSR_WRITE(sc, WMREG_EECD, *eecd);
12799 1.530 msaitoh CSR_WRITE_FLUSH(sc);
12800 1.530 msaitoh if ((sc->sc_flags & WM_F_EEPROM_SPI) != 0)
12801 1.530 msaitoh delay(1);
12802 1.530 msaitoh else
12803 1.530 msaitoh delay(50);
12804 1.530 msaitoh }
12805 1.530 msaitoh
12806 1.530 msaitoh static void
12807 1.530 msaitoh wm_nvm_eec_clock_lower(struct wm_softc *sc, uint32_t *eecd)
12808 1.530 msaitoh {
12809 1.530 msaitoh
12810 1.530 msaitoh *eecd &= ~EECD_SK;
12811 1.530 msaitoh CSR_WRITE(sc, WMREG_EECD, *eecd);
12812 1.530 msaitoh CSR_WRITE_FLUSH(sc);
12813 1.530 msaitoh if ((sc->sc_flags & WM_F_EEPROM_SPI) != 0)
12814 1.530 msaitoh delay(1);
12815 1.530 msaitoh else
12816 1.530 msaitoh delay(50);
12817 1.530 msaitoh }
12818 1.530 msaitoh
12819 1.530 msaitoh static void
12820 1.530 msaitoh wm_put_eecd(struct wm_softc *sc)
12821 1.530 msaitoh {
12822 1.530 msaitoh uint32_t reg;
12823 1.530 msaitoh
12824 1.530 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12825 1.530 msaitoh device_xname(sc->sc_dev), __func__));
12826 1.530 msaitoh
12827 1.530 msaitoh /* Stop nvm */
12828 1.530 msaitoh reg = CSR_READ(sc, WMREG_EECD);
12829 1.530 msaitoh if ((sc->sc_flags & WM_F_EEPROM_SPI) != 0) {
12830 1.530 msaitoh /* Pull CS high */
12831 1.530 msaitoh reg |= EECD_CS;
12832 1.530 msaitoh wm_nvm_eec_clock_lower(sc, ®);
12833 1.530 msaitoh } else {
12834 1.530 msaitoh /* CS on Microwire is active-high */
12835 1.530 msaitoh reg &= ~(EECD_CS | EECD_DI);
12836 1.530 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
12837 1.530 msaitoh wm_nvm_eec_clock_raise(sc, ®);
12838 1.530 msaitoh wm_nvm_eec_clock_lower(sc, ®);
12839 1.530 msaitoh }
12840 1.530 msaitoh
12841 1.530 msaitoh reg = CSR_READ(sc, WMREG_EECD);
12842 1.530 msaitoh reg &= ~EECD_EE_REQ;
12843 1.530 msaitoh CSR_WRITE(sc, WMREG_EECD, reg);
12844 1.530 msaitoh
12845 1.530 msaitoh return;
12846 1.530 msaitoh }
12847 1.530 msaitoh
12848 1.424 msaitoh /*
12849 1.424 msaitoh * Get hardware semaphore.
12850 1.424 msaitoh * Same as e1000_get_hw_semaphore_generic()
12851 1.424 msaitoh */
12852 1.424 msaitoh static int
12853 1.281 msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
12854 1.169 msaitoh {
12855 1.281 msaitoh int32_t timeout;
12856 1.281 msaitoh uint32_t swsm;
12857 1.281 msaitoh
12858 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12859 1.421 msaitoh device_xname(sc->sc_dev), __func__));
12860 1.424 msaitoh KASSERT(sc->sc_nvm_wordsize > 0);
12861 1.421 msaitoh
12862 1.533 msaitoh retry:
12863 1.424 msaitoh /* Get the SW semaphore. */
12864 1.424 msaitoh timeout = sc->sc_nvm_wordsize + 1;
12865 1.424 msaitoh while (timeout) {
12866 1.424 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
12867 1.281 msaitoh
12868 1.424 msaitoh if ((swsm & SWSM_SMBI) == 0)
12869 1.424 msaitoh break;
12870 1.169 msaitoh
12871 1.424 msaitoh delay(50);
12872 1.424 msaitoh timeout--;
12873 1.424 msaitoh }
12874 1.169 msaitoh
12875 1.424 msaitoh if (timeout == 0) {
12876 1.533 msaitoh if ((sc->sc_flags & WM_F_WA_I210_CLSEM) != 0) {
12877 1.533 msaitoh /*
12878 1.533 msaitoh * In rare circumstances, the SW semaphore may already
12879 1.533 msaitoh * be held unintentionally. Clear the semaphore once
12880 1.533 msaitoh * before giving up.
12881 1.533 msaitoh */
12882 1.533 msaitoh sc->sc_flags &= ~WM_F_WA_I210_CLSEM;
12883 1.533 msaitoh wm_put_swsm_semaphore(sc);
12884 1.533 msaitoh goto retry;
12885 1.533 msaitoh }
12886 1.424 msaitoh aprint_error_dev(sc->sc_dev,
12887 1.424 msaitoh "could not acquire SWSM SMBI\n");
12888 1.424 msaitoh return 1;
12889 1.281 msaitoh }
12890 1.281 msaitoh
12891 1.281 msaitoh /* Get the FW semaphore. */
12892 1.294 msaitoh timeout = sc->sc_nvm_wordsize + 1;
12893 1.281 msaitoh while (timeout) {
12894 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
12895 1.281 msaitoh swsm |= SWSM_SWESMBI;
12896 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
12897 1.281 msaitoh /* If we managed to set the bit we got the semaphore. */
12898 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
12899 1.281 msaitoh if (swsm & SWSM_SWESMBI)
12900 1.281 msaitoh break;
12901 1.169 msaitoh
12902 1.281 msaitoh delay(50);
12903 1.281 msaitoh timeout--;
12904 1.281 msaitoh }
12905 1.281 msaitoh
12906 1.281 msaitoh if (timeout == 0) {
12907 1.388 msaitoh aprint_error_dev(sc->sc_dev,
12908 1.388 msaitoh "could not acquire SWSM SWESMBI\n");
12909 1.281 msaitoh /* Release semaphores */
12910 1.281 msaitoh wm_put_swsm_semaphore(sc);
12911 1.281 msaitoh return 1;
12912 1.281 msaitoh }
12913 1.169 msaitoh return 0;
12914 1.169 msaitoh }
12915 1.169 msaitoh
12916 1.420 msaitoh /*
12917 1.420 msaitoh * Put hardware semaphore.
12918 1.420 msaitoh * Same as e1000_put_hw_semaphore_generic()
12919 1.420 msaitoh */
12920 1.281 msaitoh static void
12921 1.281 msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
12922 1.169 msaitoh {
12923 1.281 msaitoh uint32_t swsm;
12924 1.169 msaitoh
12925 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12926 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12927 1.420 msaitoh
12928 1.281 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
12929 1.281 msaitoh swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
12930 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
12931 1.169 msaitoh }
12932 1.169 msaitoh
12933 1.420 msaitoh /*
12934 1.420 msaitoh * Get SW/FW semaphore.
12935 1.530 msaitoh * Same as e1000_acquire_swfw_sync_{80003es2lan,82575}().
12936 1.420 msaitoh */
12937 1.169 msaitoh static int
12938 1.281 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
12939 1.169 msaitoh {
12940 1.281 msaitoh uint32_t swfw_sync;
12941 1.281 msaitoh uint32_t swmask = mask << SWFW_SOFT_SHIFT;
12942 1.281 msaitoh uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
12943 1.530 msaitoh int timeout;
12944 1.169 msaitoh
12945 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12946 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12947 1.530 msaitoh
12948 1.530 msaitoh if (sc->sc_type == WM_T_80003)
12949 1.530 msaitoh timeout = 50;
12950 1.530 msaitoh else
12951 1.530 msaitoh timeout = 200;
12952 1.420 msaitoh
12953 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
12954 1.530 msaitoh if (wm_get_swsm_semaphore(sc)) {
12955 1.530 msaitoh aprint_error_dev(sc->sc_dev,
12956 1.530 msaitoh "%s: failed to get semaphore\n",
12957 1.530 msaitoh __func__);
12958 1.530 msaitoh return 1;
12959 1.281 msaitoh }
12960 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
12961 1.281 msaitoh if ((swfw_sync & (swmask | fwmask)) == 0) {
12962 1.281 msaitoh swfw_sync |= swmask;
12963 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
12964 1.530 msaitoh wm_put_swsm_semaphore(sc);
12965 1.281 msaitoh return 0;
12966 1.281 msaitoh }
12967 1.530 msaitoh wm_put_swsm_semaphore(sc);
12968 1.281 msaitoh delay(5000);
12969 1.281 msaitoh }
12970 1.281 msaitoh printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
12971 1.281 msaitoh device_xname(sc->sc_dev), mask, swfw_sync);
12972 1.281 msaitoh return 1;
12973 1.281 msaitoh }
12974 1.169 msaitoh
12975 1.281 msaitoh static void
12976 1.281 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
12977 1.281 msaitoh {
12978 1.281 msaitoh uint32_t swfw_sync;
12979 1.169 msaitoh
12980 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
12981 1.420 msaitoh device_xname(sc->sc_dev), __func__));
12982 1.420 msaitoh
12983 1.530 msaitoh while (wm_get_swsm_semaphore(sc) != 0)
12984 1.530 msaitoh continue;
12985 1.530 msaitoh
12986 1.281 msaitoh swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
12987 1.281 msaitoh swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
12988 1.281 msaitoh CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
12989 1.530 msaitoh
12990 1.530 msaitoh wm_put_swsm_semaphore(sc);
12991 1.530 msaitoh }
12992 1.530 msaitoh
12993 1.530 msaitoh static int
12994 1.530 msaitoh wm_get_nvm_80003(struct wm_softc *sc)
12995 1.530 msaitoh {
12996 1.530 msaitoh int rv;
12997 1.530 msaitoh
12998 1.530 msaitoh DPRINTF(WM_DEBUG_LOCK | WM_DEBUG_NVM, ("%s: %s called\n",
12999 1.530 msaitoh device_xname(sc->sc_dev), __func__));
13000 1.530 msaitoh
13001 1.530 msaitoh if ((rv = wm_get_swfw_semaphore(sc, SWFW_EEP_SM)) != 0) {
13002 1.530 msaitoh aprint_error_dev(sc->sc_dev,
13003 1.530 msaitoh "%s: failed to get semaphore(SWFW)\n",
13004 1.530 msaitoh __func__);
13005 1.530 msaitoh return rv;
13006 1.530 msaitoh }
13007 1.530 msaitoh
13008 1.530 msaitoh if (((sc->sc_flags & WM_F_LOCK_EECD) != 0)
13009 1.530 msaitoh && (rv = wm_get_eecd(sc)) != 0) {
13010 1.530 msaitoh aprint_error_dev(sc->sc_dev,
13011 1.530 msaitoh "%s: failed to get semaphore(EECD)\n",
13012 1.530 msaitoh __func__);
13013 1.530 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
13014 1.530 msaitoh return rv;
13015 1.530 msaitoh }
13016 1.530 msaitoh
13017 1.530 msaitoh return 0;
13018 1.530 msaitoh }
13019 1.530 msaitoh
13020 1.530 msaitoh static void
13021 1.530 msaitoh wm_put_nvm_80003(struct wm_softc *sc)
13022 1.530 msaitoh {
13023 1.530 msaitoh
13024 1.530 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13025 1.530 msaitoh device_xname(sc->sc_dev), __func__));
13026 1.530 msaitoh
13027 1.530 msaitoh if ((sc->sc_flags & WM_F_LOCK_EECD) != 0)
13028 1.530 msaitoh wm_put_eecd(sc);
13029 1.530 msaitoh wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
13030 1.530 msaitoh }
13031 1.530 msaitoh
13032 1.530 msaitoh static int
13033 1.530 msaitoh wm_get_nvm_82571(struct wm_softc *sc)
13034 1.530 msaitoh {
13035 1.530 msaitoh int rv;
13036 1.530 msaitoh
13037 1.530 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13038 1.530 msaitoh device_xname(sc->sc_dev), __func__));
13039 1.530 msaitoh
13040 1.530 msaitoh if ((rv = wm_get_swsm_semaphore(sc)) != 0)
13041 1.530 msaitoh return rv;
13042 1.530 msaitoh
13043 1.530 msaitoh switch (sc->sc_type) {
13044 1.530 msaitoh case WM_T_82573:
13045 1.530 msaitoh break;
13046 1.530 msaitoh default:
13047 1.530 msaitoh if ((sc->sc_flags & WM_F_LOCK_EECD) != 0)
13048 1.530 msaitoh rv = wm_get_eecd(sc);
13049 1.530 msaitoh break;
13050 1.530 msaitoh }
13051 1.530 msaitoh
13052 1.530 msaitoh if (rv != 0) {
13053 1.530 msaitoh aprint_error_dev(sc->sc_dev,
13054 1.530 msaitoh "%s: failed to get semaphore\n",
13055 1.530 msaitoh __func__);
13056 1.281 msaitoh wm_put_swsm_semaphore(sc);
13057 1.530 msaitoh }
13058 1.530 msaitoh
13059 1.530 msaitoh return rv;
13060 1.530 msaitoh }
13061 1.530 msaitoh
13062 1.530 msaitoh static void
13063 1.530 msaitoh wm_put_nvm_82571(struct wm_softc *sc)
13064 1.530 msaitoh {
13065 1.530 msaitoh
13066 1.530 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13067 1.530 msaitoh device_xname(sc->sc_dev), __func__));
13068 1.530 msaitoh
13069 1.530 msaitoh switch (sc->sc_type) {
13070 1.530 msaitoh case WM_T_82573:
13071 1.530 msaitoh break;
13072 1.530 msaitoh default:
13073 1.530 msaitoh if ((sc->sc_flags & WM_F_LOCK_EECD) != 0)
13074 1.530 msaitoh wm_put_eecd(sc);
13075 1.530 msaitoh break;
13076 1.530 msaitoh }
13077 1.530 msaitoh
13078 1.530 msaitoh wm_put_swsm_semaphore(sc);
13079 1.169 msaitoh }
13080 1.169 msaitoh
13081 1.189 msaitoh static int
13082 1.424 msaitoh wm_get_phy_82575(struct wm_softc *sc)
13083 1.424 msaitoh {
13084 1.424 msaitoh
13085 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13086 1.424 msaitoh device_xname(sc->sc_dev), __func__));
13087 1.424 msaitoh return wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
13088 1.424 msaitoh }
13089 1.424 msaitoh
13090 1.424 msaitoh static void
13091 1.424 msaitoh wm_put_phy_82575(struct wm_softc *sc)
13092 1.424 msaitoh {
13093 1.424 msaitoh
13094 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13095 1.424 msaitoh device_xname(sc->sc_dev), __func__));
13096 1.424 msaitoh return wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
13097 1.424 msaitoh }
13098 1.424 msaitoh
13099 1.424 msaitoh static int
13100 1.281 msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
13101 1.203 msaitoh {
13102 1.281 msaitoh uint32_t ext_ctrl;
13103 1.281 msaitoh int timeout = 200;
13104 1.203 msaitoh
13105 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13106 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13107 1.420 msaitoh
13108 1.424 msaitoh mutex_enter(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
13109 1.281 msaitoh for (timeout = 0; timeout < 200; timeout++) {
13110 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
13111 1.329 msaitoh ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
13112 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
13113 1.203 msaitoh
13114 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
13115 1.329 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
13116 1.281 msaitoh return 0;
13117 1.281 msaitoh delay(5000);
13118 1.281 msaitoh }
13119 1.281 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
13120 1.281 msaitoh device_xname(sc->sc_dev), ext_ctrl);
13121 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
13122 1.281 msaitoh return 1;
13123 1.281 msaitoh }
13124 1.203 msaitoh
13125 1.281 msaitoh static void
13126 1.281 msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
13127 1.281 msaitoh {
13128 1.281 msaitoh uint32_t ext_ctrl;
13129 1.388 msaitoh
13130 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13131 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13132 1.420 msaitoh
13133 1.281 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
13134 1.329 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
13135 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
13136 1.424 msaitoh
13137 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
13138 1.424 msaitoh }
13139 1.424 msaitoh
13140 1.424 msaitoh static int
13141 1.424 msaitoh wm_get_swflag_ich8lan(struct wm_softc *sc)
13142 1.424 msaitoh {
13143 1.424 msaitoh uint32_t ext_ctrl;
13144 1.424 msaitoh int timeout;
13145 1.424 msaitoh
13146 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13147 1.424 msaitoh device_xname(sc->sc_dev), __func__));
13148 1.424 msaitoh mutex_enter(sc->sc_ich_phymtx);
13149 1.424 msaitoh for (timeout = 0; timeout < WM_PHY_CFG_TIMEOUT; timeout++) {
13150 1.424 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
13151 1.424 msaitoh if ((ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) == 0)
13152 1.424 msaitoh break;
13153 1.424 msaitoh delay(1000);
13154 1.424 msaitoh }
13155 1.424 msaitoh if (timeout >= WM_PHY_CFG_TIMEOUT) {
13156 1.424 msaitoh printf("%s: SW has already locked the resource\n",
13157 1.424 msaitoh device_xname(sc->sc_dev));
13158 1.424 msaitoh goto out;
13159 1.424 msaitoh }
13160 1.424 msaitoh
13161 1.424 msaitoh ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
13162 1.424 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
13163 1.424 msaitoh for (timeout = 0; timeout < 1000; timeout++) {
13164 1.424 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
13165 1.424 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
13166 1.424 msaitoh break;
13167 1.424 msaitoh delay(1000);
13168 1.424 msaitoh }
13169 1.424 msaitoh if (timeout >= 1000) {
13170 1.424 msaitoh printf("%s: failed to acquire semaphore\n",
13171 1.424 msaitoh device_xname(sc->sc_dev));
13172 1.424 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
13173 1.424 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
13174 1.424 msaitoh goto out;
13175 1.424 msaitoh }
13176 1.424 msaitoh return 0;
13177 1.424 msaitoh
13178 1.424 msaitoh out:
13179 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx);
13180 1.424 msaitoh return 1;
13181 1.424 msaitoh }
13182 1.424 msaitoh
13183 1.424 msaitoh static void
13184 1.424 msaitoh wm_put_swflag_ich8lan(struct wm_softc *sc)
13185 1.424 msaitoh {
13186 1.424 msaitoh uint32_t ext_ctrl;
13187 1.424 msaitoh
13188 1.424 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13189 1.424 msaitoh device_xname(sc->sc_dev), __func__));
13190 1.424 msaitoh ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
13191 1.424 msaitoh if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) {
13192 1.424 msaitoh ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
13193 1.424 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
13194 1.424 msaitoh } else {
13195 1.424 msaitoh printf("%s: Semaphore unexpectedly released\n",
13196 1.424 msaitoh device_xname(sc->sc_dev));
13197 1.424 msaitoh }
13198 1.424 msaitoh
13199 1.424 msaitoh mutex_exit(sc->sc_ich_phymtx);
13200 1.203 msaitoh }
13201 1.203 msaitoh
13202 1.203 msaitoh static int
13203 1.423 msaitoh wm_get_nvm_ich8lan(struct wm_softc *sc)
13204 1.423 msaitoh {
13205 1.423 msaitoh
13206 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13207 1.423 msaitoh device_xname(sc->sc_dev), __func__));
13208 1.423 msaitoh mutex_enter(sc->sc_ich_nvmmtx);
13209 1.423 msaitoh
13210 1.423 msaitoh return 0;
13211 1.423 msaitoh }
13212 1.423 msaitoh
13213 1.423 msaitoh static void
13214 1.423 msaitoh wm_put_nvm_ich8lan(struct wm_softc *sc)
13215 1.423 msaitoh {
13216 1.423 msaitoh
13217 1.434 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13218 1.423 msaitoh device_xname(sc->sc_dev), __func__));
13219 1.423 msaitoh mutex_exit(sc->sc_ich_nvmmtx);
13220 1.423 msaitoh }
13221 1.423 msaitoh
13222 1.423 msaitoh static int
13223 1.281 msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
13224 1.189 msaitoh {
13225 1.281 msaitoh int i = 0;
13226 1.189 msaitoh uint32_t reg;
13227 1.189 msaitoh
13228 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13229 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13230 1.420 msaitoh
13231 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
13232 1.281 msaitoh do {
13233 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
13234 1.281 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
13235 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
13236 1.281 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
13237 1.281 msaitoh break;
13238 1.281 msaitoh delay(2*1000);
13239 1.281 msaitoh i++;
13240 1.281 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
13241 1.281 msaitoh
13242 1.281 msaitoh if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
13243 1.281 msaitoh wm_put_hw_semaphore_82573(sc);
13244 1.281 msaitoh log(LOG_ERR, "%s: Driver can't access the PHY\n",
13245 1.281 msaitoh device_xname(sc->sc_dev));
13246 1.281 msaitoh return -1;
13247 1.189 msaitoh }
13248 1.189 msaitoh
13249 1.189 msaitoh return 0;
13250 1.189 msaitoh }
13251 1.189 msaitoh
13252 1.169 msaitoh static void
13253 1.281 msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
13254 1.169 msaitoh {
13255 1.169 msaitoh uint32_t reg;
13256 1.169 msaitoh
13257 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13258 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13259 1.420 msaitoh
13260 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
13261 1.281 msaitoh reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
13262 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
13263 1.281 msaitoh }
13264 1.281 msaitoh
13265 1.281 msaitoh /*
13266 1.281 msaitoh * Management mode and power management related subroutines.
13267 1.281 msaitoh * BMC, AMT, suspend/resume and EEE.
13268 1.281 msaitoh */
13269 1.281 msaitoh
13270 1.378 msaitoh #ifdef WM_WOL
13271 1.281 msaitoh static int
13272 1.281 msaitoh wm_check_mng_mode(struct wm_softc *sc)
13273 1.281 msaitoh {
13274 1.281 msaitoh int rv;
13275 1.281 msaitoh
13276 1.169 msaitoh switch (sc->sc_type) {
13277 1.169 msaitoh case WM_T_ICH8:
13278 1.169 msaitoh case WM_T_ICH9:
13279 1.169 msaitoh case WM_T_ICH10:
13280 1.190 msaitoh case WM_T_PCH:
13281 1.221 msaitoh case WM_T_PCH2:
13282 1.249 msaitoh case WM_T_PCH_LPT:
13283 1.392 msaitoh case WM_T_PCH_SPT:
13284 1.281 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
13285 1.281 msaitoh break;
13286 1.281 msaitoh case WM_T_82574:
13287 1.281 msaitoh case WM_T_82583:
13288 1.281 msaitoh rv = wm_check_mng_mode_82574(sc);
13289 1.281 msaitoh break;
13290 1.281 msaitoh case WM_T_82571:
13291 1.281 msaitoh case WM_T_82572:
13292 1.281 msaitoh case WM_T_82573:
13293 1.281 msaitoh case WM_T_80003:
13294 1.281 msaitoh rv = wm_check_mng_mode_generic(sc);
13295 1.169 msaitoh break;
13296 1.169 msaitoh default:
13297 1.281 msaitoh /* noting to do */
13298 1.281 msaitoh rv = 0;
13299 1.169 msaitoh break;
13300 1.169 msaitoh }
13301 1.281 msaitoh
13302 1.281 msaitoh return rv;
13303 1.169 msaitoh }
13304 1.173 msaitoh
13305 1.281 msaitoh static int
13306 1.281 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
13307 1.203 msaitoh {
13308 1.281 msaitoh uint32_t fwsm;
13309 1.281 msaitoh
13310 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
13311 1.203 msaitoh
13312 1.386 msaitoh if (((fwsm & FWSM_FW_VALID) != 0)
13313 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
13314 1.281 msaitoh return 1;
13315 1.246 christos
13316 1.281 msaitoh return 0;
13317 1.203 msaitoh }
13318 1.203 msaitoh
13319 1.173 msaitoh static int
13320 1.281 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
13321 1.173 msaitoh {
13322 1.281 msaitoh uint16_t data;
13323 1.173 msaitoh
13324 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
13325 1.279 msaitoh
13326 1.293 msaitoh if ((data & NVM_CFG2_MNGM_MASK) != 0)
13327 1.281 msaitoh return 1;
13328 1.173 msaitoh
13329 1.173 msaitoh return 0;
13330 1.173 msaitoh }
13331 1.192 msaitoh
13332 1.281 msaitoh static int
13333 1.281 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
13334 1.202 msaitoh {
13335 1.281 msaitoh uint32_t fwsm;
13336 1.202 msaitoh
13337 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
13338 1.202 msaitoh
13339 1.386 msaitoh if (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_IAMT_MODE)
13340 1.281 msaitoh return 1;
13341 1.202 msaitoh
13342 1.281 msaitoh return 0;
13343 1.202 msaitoh }
13344 1.378 msaitoh #endif /* WM_WOL */
13345 1.202 msaitoh
13346 1.281 msaitoh static int
13347 1.281 msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
13348 1.202 msaitoh {
13349 1.281 msaitoh uint32_t manc, fwsm, factps;
13350 1.202 msaitoh
13351 1.281 msaitoh if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
13352 1.281 msaitoh return 0;
13353 1.202 msaitoh
13354 1.281 msaitoh manc = CSR_READ(sc, WMREG_MANC);
13355 1.203 msaitoh
13356 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
13357 1.281 msaitoh device_xname(sc->sc_dev), manc));
13358 1.281 msaitoh if ((manc & MANC_RECV_TCO_EN) == 0)
13359 1.281 msaitoh return 0;
13360 1.203 msaitoh
13361 1.281 msaitoh if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
13362 1.281 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
13363 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
13364 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
13365 1.386 msaitoh && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
13366 1.281 msaitoh return 1;
13367 1.281 msaitoh } else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
13368 1.281 msaitoh uint16_t data;
13369 1.203 msaitoh
13370 1.281 msaitoh factps = CSR_READ(sc, WMREG_FACTPS);
13371 1.293 msaitoh wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
13372 1.281 msaitoh DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
13373 1.281 msaitoh device_xname(sc->sc_dev), factps, data));
13374 1.281 msaitoh if (((factps & FACTPS_MNGCG) == 0)
13375 1.293 msaitoh && ((data & NVM_CFG2_MNGM_MASK)
13376 1.293 msaitoh == (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
13377 1.281 msaitoh return 1;
13378 1.281 msaitoh } else if (((manc & MANC_SMBUS_EN) != 0)
13379 1.281 msaitoh && ((manc & MANC_ASF_EN) == 0))
13380 1.281 msaitoh return 1;
13381 1.203 msaitoh
13382 1.281 msaitoh return 0;
13383 1.203 msaitoh }
13384 1.203 msaitoh
13385 1.386 msaitoh static bool
13386 1.386 msaitoh wm_phy_resetisblocked(struct wm_softc *sc)
13387 1.192 msaitoh {
13388 1.380 msaitoh bool blocked = false;
13389 1.281 msaitoh uint32_t reg;
13390 1.380 msaitoh int i = 0;
13391 1.192 msaitoh
13392 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13393 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13394 1.420 msaitoh
13395 1.281 msaitoh switch (sc->sc_type) {
13396 1.281 msaitoh case WM_T_ICH8:
13397 1.281 msaitoh case WM_T_ICH9:
13398 1.281 msaitoh case WM_T_ICH10:
13399 1.281 msaitoh case WM_T_PCH:
13400 1.281 msaitoh case WM_T_PCH2:
13401 1.281 msaitoh case WM_T_PCH_LPT:
13402 1.392 msaitoh case WM_T_PCH_SPT:
13403 1.380 msaitoh do {
13404 1.380 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
13405 1.380 msaitoh if ((reg & FWSM_RSPCIPHY) == 0) {
13406 1.380 msaitoh blocked = true;
13407 1.380 msaitoh delay(10*1000);
13408 1.380 msaitoh continue;
13409 1.380 msaitoh }
13410 1.380 msaitoh blocked = false;
13411 1.424 msaitoh } while (blocked && (i++ < 30));
13412 1.386 msaitoh return blocked;
13413 1.281 msaitoh break;
13414 1.281 msaitoh case WM_T_82571:
13415 1.281 msaitoh case WM_T_82572:
13416 1.281 msaitoh case WM_T_82573:
13417 1.281 msaitoh case WM_T_82574:
13418 1.281 msaitoh case WM_T_82583:
13419 1.281 msaitoh case WM_T_80003:
13420 1.281 msaitoh reg = CSR_READ(sc, WMREG_MANC);
13421 1.281 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
13422 1.386 msaitoh return true;
13423 1.281 msaitoh else
13424 1.386 msaitoh return false;
13425 1.281 msaitoh break;
13426 1.281 msaitoh default:
13427 1.281 msaitoh /* no problem */
13428 1.281 msaitoh break;
13429 1.192 msaitoh }
13430 1.192 msaitoh
13431 1.386 msaitoh return false;
13432 1.192 msaitoh }
13433 1.192 msaitoh
13434 1.192 msaitoh static void
13435 1.281 msaitoh wm_get_hw_control(struct wm_softc *sc)
13436 1.221 msaitoh {
13437 1.281 msaitoh uint32_t reg;
13438 1.221 msaitoh
13439 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13440 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13441 1.420 msaitoh
13442 1.446 msaitoh if (sc->sc_type == WM_T_82573) {
13443 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
13444 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
13445 1.446 msaitoh } else if (sc->sc_type >= WM_T_82571) {
13446 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13447 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
13448 1.281 msaitoh }
13449 1.221 msaitoh }
13450 1.221 msaitoh
13451 1.221 msaitoh static void
13452 1.281 msaitoh wm_release_hw_control(struct wm_softc *sc)
13453 1.192 msaitoh {
13454 1.281 msaitoh uint32_t reg;
13455 1.192 msaitoh
13456 1.420 msaitoh DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
13457 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13458 1.420 msaitoh
13459 1.281 msaitoh if (sc->sc_type == WM_T_82573) {
13460 1.281 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
13461 1.281 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
13462 1.446 msaitoh } else if (sc->sc_type >= WM_T_82571) {
13463 1.281 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13464 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
13465 1.192 msaitoh }
13466 1.192 msaitoh }
13467 1.192 msaitoh
13468 1.192 msaitoh static void
13469 1.392 msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, bool gate)
13470 1.221 msaitoh {
13471 1.221 msaitoh uint32_t reg;
13472 1.221 msaitoh
13473 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13474 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13475 1.420 msaitoh
13476 1.394 msaitoh if (sc->sc_type < WM_T_PCH2)
13477 1.394 msaitoh return;
13478 1.394 msaitoh
13479 1.281 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
13480 1.221 msaitoh
13481 1.392 msaitoh if (gate)
13482 1.281 msaitoh reg |= EXTCNFCTR_GATE_PHY_CFG;
13483 1.192 msaitoh else
13484 1.281 msaitoh reg &= ~EXTCNFCTR_GATE_PHY_CFG;
13485 1.192 msaitoh
13486 1.281 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
13487 1.192 msaitoh }
13488 1.199 msaitoh
13489 1.199 msaitoh static void
13490 1.221 msaitoh wm_smbustopci(struct wm_softc *sc)
13491 1.221 msaitoh {
13492 1.394 msaitoh uint32_t fwsm, reg;
13493 1.447 msaitoh int rv = 0;
13494 1.394 msaitoh
13495 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13496 1.420 msaitoh device_xname(sc->sc_dev), __func__));
13497 1.420 msaitoh
13498 1.394 msaitoh /* Gate automatic PHY configuration by hardware on non-managed 82579 */
13499 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, true);
13500 1.394 msaitoh
13501 1.447 msaitoh /* Disable ULP */
13502 1.447 msaitoh wm_ulp_disable(sc);
13503 1.447 msaitoh
13504 1.424 msaitoh /* Acquire PHY semaphore */
13505 1.424 msaitoh sc->phy.acquire(sc);
13506 1.221 msaitoh
13507 1.221 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
13508 1.447 msaitoh switch (sc->sc_type) {
13509 1.447 msaitoh case WM_T_PCH_LPT:
13510 1.447 msaitoh case WM_T_PCH_SPT:
13511 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc))
13512 1.447 msaitoh break;
13513 1.447 msaitoh
13514 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13515 1.447 msaitoh reg |= CTRL_EXT_FORCE_SMBUS;
13516 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
13517 1.447 msaitoh #if 0
13518 1.447 msaitoh /* XXX Isn't this required??? */
13519 1.447 msaitoh CSR_WRITE_FLUSH(sc);
13520 1.447 msaitoh #endif
13521 1.447 msaitoh delay(50 * 1000);
13522 1.447 msaitoh /* FALLTHROUGH */
13523 1.447 msaitoh case WM_T_PCH2:
13524 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc) == true)
13525 1.447 msaitoh break;
13526 1.447 msaitoh /* FALLTHROUGH */
13527 1.447 msaitoh case WM_T_PCH:
13528 1.452 joerg if (sc->sc_type == WM_T_PCH)
13529 1.447 msaitoh if ((fwsm & FWSM_FW_VALID) != 0)
13530 1.447 msaitoh break;
13531 1.447 msaitoh
13532 1.447 msaitoh if (wm_phy_resetisblocked(sc) == true) {
13533 1.447 msaitoh printf("XXX reset is blocked(3)\n");
13534 1.447 msaitoh break;
13535 1.394 msaitoh }
13536 1.394 msaitoh
13537 1.447 msaitoh wm_toggle_lanphypc_pch_lpt(sc);
13538 1.221 msaitoh
13539 1.394 msaitoh if (sc->sc_type >= WM_T_PCH_LPT) {
13540 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc) == true)
13541 1.447 msaitoh break;
13542 1.447 msaitoh
13543 1.394 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13544 1.394 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
13545 1.394 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
13546 1.447 msaitoh
13547 1.447 msaitoh if (wm_phy_is_accessible_pchlan(sc) == true)
13548 1.447 msaitoh break;
13549 1.447 msaitoh rv = -1;
13550 1.394 msaitoh }
13551 1.447 msaitoh break;
13552 1.447 msaitoh default:
13553 1.447 msaitoh break;
13554 1.221 msaitoh }
13555 1.394 msaitoh
13556 1.394 msaitoh /* Release semaphore */
13557 1.424 msaitoh sc->phy.release(sc);
13558 1.394 msaitoh
13559 1.447 msaitoh if (rv == 0) {
13560 1.447 msaitoh if (wm_phy_resetisblocked(sc)) {
13561 1.447 msaitoh printf("XXX reset is blocked(4)\n");
13562 1.447 msaitoh goto out;
13563 1.447 msaitoh }
13564 1.447 msaitoh wm_reset_phy(sc);
13565 1.447 msaitoh if (wm_phy_resetisblocked(sc))
13566 1.447 msaitoh printf("XXX reset is blocked(4)\n");
13567 1.447 msaitoh }
13568 1.447 msaitoh
13569 1.447 msaitoh out:
13570 1.394 msaitoh /*
13571 1.394 msaitoh * Ungate automatic PHY configuration by hardware on non-managed 82579
13572 1.394 msaitoh */
13573 1.447 msaitoh if ((sc->sc_type == WM_T_PCH2) && ((fwsm & FWSM_FW_VALID) == 0)) {
13574 1.447 msaitoh delay(10*1000);
13575 1.394 msaitoh wm_gate_hw_phy_config_ich8lan(sc, false);
13576 1.447 msaitoh }
13577 1.221 msaitoh }
13578 1.221 msaitoh
13579 1.221 msaitoh static void
13580 1.203 msaitoh wm_init_manageability(struct wm_softc *sc)
13581 1.203 msaitoh {
13582 1.203 msaitoh
13583 1.392 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13584 1.392 msaitoh device_xname(sc->sc_dev), __func__));
13585 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
13586 1.203 msaitoh uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
13587 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
13588 1.203 msaitoh
13589 1.281 msaitoh /* Disable hardware interception of ARP */
13590 1.203 msaitoh manc &= ~MANC_ARP_EN;
13591 1.203 msaitoh
13592 1.281 msaitoh /* Enable receiving management packets to the host */
13593 1.203 msaitoh if (sc->sc_type >= WM_T_82571) {
13594 1.203 msaitoh manc |= MANC_EN_MNG2HOST;
13595 1.203 msaitoh manc2h |= MANC2H_PORT_623| MANC2H_PORT_624;
13596 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC2H, manc2h);
13597 1.203 msaitoh }
13598 1.203 msaitoh
13599 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
13600 1.203 msaitoh }
13601 1.203 msaitoh }
13602 1.203 msaitoh
13603 1.203 msaitoh static void
13604 1.203 msaitoh wm_release_manageability(struct wm_softc *sc)
13605 1.203 msaitoh {
13606 1.203 msaitoh
13607 1.203 msaitoh if (sc->sc_flags & WM_F_HAS_MANAGE) {
13608 1.203 msaitoh uint32_t manc = CSR_READ(sc, WMREG_MANC);
13609 1.203 msaitoh
13610 1.260 msaitoh manc |= MANC_ARP_EN;
13611 1.203 msaitoh if (sc->sc_type >= WM_T_82571)
13612 1.203 msaitoh manc &= ~MANC_EN_MNG2HOST;
13613 1.203 msaitoh
13614 1.203 msaitoh CSR_WRITE(sc, WMREG_MANC, manc);
13615 1.203 msaitoh }
13616 1.203 msaitoh }
13617 1.203 msaitoh
13618 1.203 msaitoh static void
13619 1.203 msaitoh wm_get_wakeup(struct wm_softc *sc)
13620 1.203 msaitoh {
13621 1.203 msaitoh
13622 1.203 msaitoh /* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
13623 1.203 msaitoh switch (sc->sc_type) {
13624 1.203 msaitoh case WM_T_82573:
13625 1.203 msaitoh case WM_T_82583:
13626 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
13627 1.203 msaitoh /* FALLTHROUGH */
13628 1.246 christos case WM_T_80003:
13629 1.203 msaitoh case WM_T_82575:
13630 1.203 msaitoh case WM_T_82576:
13631 1.208 msaitoh case WM_T_82580:
13632 1.228 msaitoh case WM_T_I350:
13633 1.265 msaitoh case WM_T_I354:
13634 1.386 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE) != 0)
13635 1.203 msaitoh sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
13636 1.449 msaitoh /* FALLTHROUGH */
13637 1.449 msaitoh case WM_T_82541:
13638 1.449 msaitoh case WM_T_82541_2:
13639 1.449 msaitoh case WM_T_82547:
13640 1.449 msaitoh case WM_T_82547_2:
13641 1.450 msaitoh case WM_T_82571:
13642 1.450 msaitoh case WM_T_82572:
13643 1.450 msaitoh case WM_T_82574:
13644 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
13645 1.203 msaitoh break;
13646 1.203 msaitoh case WM_T_ICH8:
13647 1.203 msaitoh case WM_T_ICH9:
13648 1.203 msaitoh case WM_T_ICH10:
13649 1.203 msaitoh case WM_T_PCH:
13650 1.221 msaitoh case WM_T_PCH2:
13651 1.249 msaitoh case WM_T_PCH_LPT:
13652 1.449 msaitoh case WM_T_PCH_SPT:
13653 1.203 msaitoh sc->sc_flags |= WM_F_HAS_AMT;
13654 1.203 msaitoh sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
13655 1.203 msaitoh break;
13656 1.203 msaitoh default:
13657 1.203 msaitoh break;
13658 1.203 msaitoh }
13659 1.203 msaitoh
13660 1.203 msaitoh /* 1: HAS_MANAGE */
13661 1.203 msaitoh if (wm_enable_mng_pass_thru(sc) != 0)
13662 1.203 msaitoh sc->sc_flags |= WM_F_HAS_MANAGE;
13663 1.203 msaitoh
13664 1.203 msaitoh /*
13665 1.203 msaitoh * Note that the WOL flags is set after the resetting of the eeprom
13666 1.203 msaitoh * stuff
13667 1.203 msaitoh */
13668 1.203 msaitoh }
13669 1.203 msaitoh
13670 1.447 msaitoh /*
13671 1.447 msaitoh * Unconfigure Ultra Low Power mode.
13672 1.447 msaitoh * Only for I217 and newer (see below).
13673 1.447 msaitoh */
13674 1.447 msaitoh static void
13675 1.447 msaitoh wm_ulp_disable(struct wm_softc *sc)
13676 1.447 msaitoh {
13677 1.447 msaitoh uint32_t reg;
13678 1.447 msaitoh int i = 0;
13679 1.447 msaitoh
13680 1.447 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13681 1.447 msaitoh device_xname(sc->sc_dev), __func__));
13682 1.447 msaitoh /* Exclude old devices */
13683 1.447 msaitoh if ((sc->sc_type < WM_T_PCH_LPT)
13684 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I217_LM)
13685 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I217_V)
13686 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_LM2)
13687 1.447 msaitoh || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_V2))
13688 1.447 msaitoh return;
13689 1.447 msaitoh
13690 1.447 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) != 0) {
13691 1.447 msaitoh /* Request ME un-configure ULP mode in the PHY */
13692 1.447 msaitoh reg = CSR_READ(sc, WMREG_H2ME);
13693 1.447 msaitoh reg &= ~H2ME_ULP;
13694 1.447 msaitoh reg |= H2ME_ENFORCE_SETTINGS;
13695 1.447 msaitoh CSR_WRITE(sc, WMREG_H2ME, reg);
13696 1.447 msaitoh
13697 1.447 msaitoh /* Poll up to 300msec for ME to clear ULP_CFG_DONE. */
13698 1.447 msaitoh while ((CSR_READ(sc, WMREG_FWSM) & FWSM_ULP_CFG_DONE) != 0) {
13699 1.447 msaitoh if (i++ == 30) {
13700 1.447 msaitoh printf("%s timed out\n", __func__);
13701 1.447 msaitoh return;
13702 1.447 msaitoh }
13703 1.447 msaitoh delay(10 * 1000);
13704 1.447 msaitoh }
13705 1.447 msaitoh reg = CSR_READ(sc, WMREG_H2ME);
13706 1.447 msaitoh reg &= ~H2ME_ENFORCE_SETTINGS;
13707 1.447 msaitoh CSR_WRITE(sc, WMREG_H2ME, reg);
13708 1.447 msaitoh
13709 1.447 msaitoh return;
13710 1.447 msaitoh }
13711 1.447 msaitoh
13712 1.447 msaitoh /* Acquire semaphore */
13713 1.447 msaitoh sc->phy.acquire(sc);
13714 1.447 msaitoh
13715 1.447 msaitoh /* Toggle LANPHYPC */
13716 1.447 msaitoh wm_toggle_lanphypc_pch_lpt(sc);
13717 1.447 msaitoh
13718 1.447 msaitoh /* Unforce SMBus mode in PHY */
13719 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, CV_SMB_CTRL);
13720 1.447 msaitoh if (reg == 0x0000 || reg == 0xffff) {
13721 1.447 msaitoh uint32_t reg2;
13722 1.447 msaitoh
13723 1.447 msaitoh printf("%s: Force SMBus first.\n", __func__);
13724 1.447 msaitoh reg2 = CSR_READ(sc, WMREG_CTRL_EXT);
13725 1.447 msaitoh reg2 |= CTRL_EXT_FORCE_SMBUS;
13726 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg2);
13727 1.447 msaitoh delay(50 * 1000);
13728 1.447 msaitoh
13729 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, CV_SMB_CTRL);
13730 1.447 msaitoh }
13731 1.447 msaitoh reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
13732 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, CV_SMB_CTRL, reg);
13733 1.447 msaitoh
13734 1.447 msaitoh /* Unforce SMBus mode in MAC */
13735 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13736 1.447 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
13737 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
13738 1.447 msaitoh
13739 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, HV_PM_CTRL);
13740 1.447 msaitoh reg |= HV_PM_CTRL_K1_ENA;
13741 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, HV_PM_CTRL, reg);
13742 1.447 msaitoh
13743 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1);
13744 1.447 msaitoh reg &= ~(I218_ULP_CONFIG1_IND
13745 1.447 msaitoh | I218_ULP_CONFIG1_STICKY_ULP
13746 1.447 msaitoh | I218_ULP_CONFIG1_RESET_TO_SMBUS
13747 1.447 msaitoh | I218_ULP_CONFIG1_WOL_HOST
13748 1.447 msaitoh | I218_ULP_CONFIG1_INBAND_EXIT
13749 1.447 msaitoh | I218_ULP_CONFIG1_EN_ULP_LANPHYPC
13750 1.447 msaitoh | I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST
13751 1.447 msaitoh | I218_ULP_CONFIG1_DIS_SMB_PERST);
13752 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1, reg);
13753 1.447 msaitoh reg |= I218_ULP_CONFIG1_START;
13754 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1, reg);
13755 1.447 msaitoh
13756 1.447 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM7);
13757 1.447 msaitoh reg &= ~FEXTNVM7_DIS_SMB_PERST;
13758 1.447 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM7, reg);
13759 1.447 msaitoh
13760 1.447 msaitoh /* Release semaphore */
13761 1.447 msaitoh sc->phy.release(sc);
13762 1.447 msaitoh wm_gmii_reset(sc);
13763 1.447 msaitoh delay(50 * 1000);
13764 1.447 msaitoh }
13765 1.447 msaitoh
13766 1.203 msaitoh /* WOL in the newer chipset interfaces (pchlan) */
13767 1.203 msaitoh static void
13768 1.203 msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
13769 1.203 msaitoh {
13770 1.203 msaitoh #if 0
13771 1.203 msaitoh uint16_t preg;
13772 1.203 msaitoh
13773 1.203 msaitoh /* Copy MAC RARs to PHY RARs */
13774 1.203 msaitoh
13775 1.203 msaitoh /* Copy MAC MTA to PHY MTA */
13776 1.203 msaitoh
13777 1.281 msaitoh /* Configure PHY Rx Control register */
13778 1.281 msaitoh
13779 1.281 msaitoh /* Enable PHY wakeup in MAC register */
13780 1.281 msaitoh
13781 1.281 msaitoh /* Configure and enable PHY wakeup in PHY registers */
13782 1.281 msaitoh
13783 1.281 msaitoh /* Activate PHY wakeup */
13784 1.281 msaitoh
13785 1.281 msaitoh /* XXX */
13786 1.281 msaitoh #endif
13787 1.281 msaitoh }
13788 1.281 msaitoh
13789 1.281 msaitoh /* Power down workaround on D3 */
13790 1.281 msaitoh static void
13791 1.281 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
13792 1.281 msaitoh {
13793 1.281 msaitoh uint32_t reg;
13794 1.281 msaitoh int i;
13795 1.281 msaitoh
13796 1.281 msaitoh for (i = 0; i < 2; i++) {
13797 1.281 msaitoh /* Disable link */
13798 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
13799 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
13800 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
13801 1.281 msaitoh
13802 1.281 msaitoh /*
13803 1.281 msaitoh * Call gig speed drop workaround on Gig disable before
13804 1.281 msaitoh * accessing any PHY registers
13805 1.281 msaitoh */
13806 1.281 msaitoh if (sc->sc_type == WM_T_ICH8)
13807 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
13808 1.203 msaitoh
13809 1.281 msaitoh /* Write VR power-down enable */
13810 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
13811 1.281 msaitoh reg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
13812 1.281 msaitoh reg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
13813 1.281 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, reg);
13814 1.203 msaitoh
13815 1.281 msaitoh /* Read it back and test */
13816 1.281 msaitoh reg = sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL);
13817 1.281 msaitoh reg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
13818 1.281 msaitoh if ((reg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
13819 1.281 msaitoh break;
13820 1.203 msaitoh
13821 1.281 msaitoh /* Issue PHY reset and repeat at most one more time */
13822 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
13823 1.281 msaitoh }
13824 1.203 msaitoh }
13825 1.203 msaitoh
13826 1.203 msaitoh static void
13827 1.203 msaitoh wm_enable_wakeup(struct wm_softc *sc)
13828 1.203 msaitoh {
13829 1.203 msaitoh uint32_t reg, pmreg;
13830 1.203 msaitoh pcireg_t pmode;
13831 1.203 msaitoh
13832 1.425 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13833 1.425 msaitoh device_xname(sc->sc_dev), __func__));
13834 1.425 msaitoh
13835 1.203 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
13836 1.203 msaitoh &pmreg, NULL) == 0)
13837 1.203 msaitoh return;
13838 1.203 msaitoh
13839 1.203 msaitoh /* Advertise the wakeup capability */
13840 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
13841 1.203 msaitoh | CTRL_SWDPIN(3));
13842 1.203 msaitoh CSR_WRITE(sc, WMREG_WUC, WUC_APME);
13843 1.203 msaitoh
13844 1.203 msaitoh /* ICH workaround */
13845 1.203 msaitoh switch (sc->sc_type) {
13846 1.203 msaitoh case WM_T_ICH8:
13847 1.203 msaitoh case WM_T_ICH9:
13848 1.203 msaitoh case WM_T_ICH10:
13849 1.203 msaitoh case WM_T_PCH:
13850 1.221 msaitoh case WM_T_PCH2:
13851 1.249 msaitoh case WM_T_PCH_LPT:
13852 1.392 msaitoh case WM_T_PCH_SPT:
13853 1.203 msaitoh /* Disable gig during WOL */
13854 1.203 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
13855 1.203 msaitoh reg |= PHY_CTRL_D0A_LPLU | PHY_CTRL_GBE_DIS;
13856 1.203 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
13857 1.203 msaitoh if (sc->sc_type == WM_T_PCH)
13858 1.203 msaitoh wm_gmii_reset(sc);
13859 1.203 msaitoh
13860 1.203 msaitoh /* Power down workaround */
13861 1.203 msaitoh if (sc->sc_phytype == WMPHY_82577) {
13862 1.203 msaitoh struct mii_softc *child;
13863 1.203 msaitoh
13864 1.203 msaitoh /* Assume that the PHY is copper */
13865 1.203 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
13866 1.497 kardel if ((child != NULL) && (child->mii_mpd_rev <= 2))
13867 1.203 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 1,
13868 1.203 msaitoh (768 << 5) | 25, 0x0444); /* magic num */
13869 1.203 msaitoh }
13870 1.203 msaitoh break;
13871 1.203 msaitoh default:
13872 1.203 msaitoh break;
13873 1.203 msaitoh }
13874 1.203 msaitoh
13875 1.203 msaitoh /* Keep the laser running on fiber adapters */
13876 1.311 msaitoh if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
13877 1.311 msaitoh || (sc->sc_mediatype == WM_MEDIATYPE_SERDES)) {
13878 1.203 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
13879 1.203 msaitoh reg |= CTRL_EXT_SWDPIN(3);
13880 1.203 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
13881 1.203 msaitoh }
13882 1.203 msaitoh
13883 1.203 msaitoh reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
13884 1.203 msaitoh #if 0 /* for the multicast packet */
13885 1.203 msaitoh reg |= WUFC_MC;
13886 1.203 msaitoh CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
13887 1.203 msaitoh #endif
13888 1.203 msaitoh
13889 1.442 msaitoh if (sc->sc_type >= WM_T_PCH)
13890 1.203 msaitoh wm_enable_phy_wakeup(sc);
13891 1.442 msaitoh else {
13892 1.451 msaitoh CSR_WRITE(sc, WMREG_WUC, CSR_READ(sc, WMREG_WUC) | WUC_PME_EN);
13893 1.203 msaitoh CSR_WRITE(sc, WMREG_WUFC, reg);
13894 1.203 msaitoh }
13895 1.203 msaitoh
13896 1.203 msaitoh if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
13897 1.221 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
13898 1.221 msaitoh || (sc->sc_type == WM_T_PCH2))
13899 1.203 msaitoh && (sc->sc_phytype == WMPHY_IGP_3))
13900 1.203 msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(sc);
13901 1.203 msaitoh
13902 1.203 msaitoh /* Request PME */
13903 1.203 msaitoh pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
13904 1.203 msaitoh #if 0
13905 1.203 msaitoh /* Disable WOL */
13906 1.203 msaitoh pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
13907 1.203 msaitoh #else
13908 1.203 msaitoh /* For WOL */
13909 1.203 msaitoh pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
13910 1.203 msaitoh #endif
13911 1.203 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
13912 1.203 msaitoh }
13913 1.203 msaitoh
13914 1.552 msaitoh /* Disable ASPM L0s and/or L1 for workaround */
13915 1.552 msaitoh static void
13916 1.552 msaitoh wm_disable_aspm(struct wm_softc *sc)
13917 1.552 msaitoh {
13918 1.552 msaitoh pcireg_t reg, mask = 0;
13919 1.552 msaitoh unsigned const char *str = "";
13920 1.552 msaitoh
13921 1.552 msaitoh /*
13922 1.552 msaitoh * Only for PCIe device which has PCIe capability in the PCI config
13923 1.552 msaitoh * space.
13924 1.552 msaitoh */
13925 1.552 msaitoh if (((sc->sc_flags & WM_F_PCIE) == 0) || (sc->sc_pcixe_capoff == 0))
13926 1.552 msaitoh return;
13927 1.552 msaitoh
13928 1.552 msaitoh switch (sc->sc_type) {
13929 1.552 msaitoh case WM_T_82571:
13930 1.552 msaitoh case WM_T_82572:
13931 1.552 msaitoh /*
13932 1.552 msaitoh * 8257[12] Errata 13: Device Does Not Support PCIe Active
13933 1.552 msaitoh * State Power management L1 State (ASPM L1).
13934 1.552 msaitoh */
13935 1.552 msaitoh mask = PCIE_LCSR_ASPM_L1;
13936 1.552 msaitoh str = "L1 is";
13937 1.552 msaitoh break;
13938 1.552 msaitoh case WM_T_82573:
13939 1.552 msaitoh case WM_T_82574:
13940 1.552 msaitoh case WM_T_82583:
13941 1.552 msaitoh /*
13942 1.552 msaitoh * The 82573 disappears when PCIe ASPM L0s is enabled.
13943 1.552 msaitoh *
13944 1.552 msaitoh * The 82574 and 82583 does not support PCIe ASPM L0s with
13945 1.552 msaitoh * some chipset. The document of 82574 and 82583 says that
13946 1.552 msaitoh * disabling L0s with some specific chipset is sufficient,
13947 1.552 msaitoh * but we follow as of the Intel em driver does.
13948 1.552 msaitoh *
13949 1.552 msaitoh * References:
13950 1.552 msaitoh * Errata 8 of the Specification Update of i82573.
13951 1.552 msaitoh * Errata 20 of the Specification Update of i82574.
13952 1.552 msaitoh * Errata 9 of the Specification Update of i82583.
13953 1.552 msaitoh */
13954 1.552 msaitoh mask = PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S;
13955 1.552 msaitoh str = "L0s and L1 are";
13956 1.552 msaitoh break;
13957 1.552 msaitoh default:
13958 1.552 msaitoh return;
13959 1.552 msaitoh }
13960 1.552 msaitoh
13961 1.552 msaitoh reg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
13962 1.552 msaitoh sc->sc_pcixe_capoff + PCIE_LCSR);
13963 1.552 msaitoh reg &= ~mask;
13964 1.552 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
13965 1.552 msaitoh sc->sc_pcixe_capoff + PCIE_LCSR, reg);
13966 1.552 msaitoh
13967 1.552 msaitoh /* Print only in wm_attach() */
13968 1.552 msaitoh if ((sc->sc_flags & WM_F_ATTACHED) == 0)
13969 1.552 msaitoh aprint_verbose_dev(sc->sc_dev,
13970 1.552 msaitoh "ASPM %s disabled to workaround the errata.\n",
13971 1.552 msaitoh str);
13972 1.552 msaitoh }
13973 1.552 msaitoh
13974 1.377 msaitoh /* LPLU */
13975 1.377 msaitoh
13976 1.377 msaitoh static void
13977 1.377 msaitoh wm_lplu_d0_disable(struct wm_softc *sc)
13978 1.377 msaitoh {
13979 1.519 msaitoh struct mii_data *mii = &sc->sc_mii;
13980 1.377 msaitoh uint32_t reg;
13981 1.377 msaitoh
13982 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
13983 1.430 msaitoh device_xname(sc->sc_dev), __func__));
13984 1.430 msaitoh
13985 1.519 msaitoh if (sc->sc_phytype == WMPHY_IFE)
13986 1.519 msaitoh return;
13987 1.377 msaitoh
13988 1.519 msaitoh switch (sc->sc_type) {
13989 1.519 msaitoh case WM_T_82571:
13990 1.519 msaitoh case WM_T_82572:
13991 1.519 msaitoh case WM_T_82573:
13992 1.519 msaitoh case WM_T_82575:
13993 1.519 msaitoh case WM_T_82576:
13994 1.519 msaitoh reg = mii->mii_readreg(sc->sc_dev, 1, MII_IGPHY_POWER_MGMT);
13995 1.519 msaitoh reg &= ~PMR_D0_LPLU;
13996 1.519 msaitoh mii->mii_writereg(sc->sc_dev, 1, MII_IGPHY_POWER_MGMT, reg);
13997 1.519 msaitoh break;
13998 1.519 msaitoh case WM_T_82580:
13999 1.519 msaitoh case WM_T_I350:
14000 1.519 msaitoh case WM_T_I210:
14001 1.519 msaitoh case WM_T_I211:
14002 1.519 msaitoh reg = CSR_READ(sc, WMREG_PHPM);
14003 1.519 msaitoh reg &= ~PHPM_D0A_LPLU;
14004 1.519 msaitoh CSR_WRITE(sc, WMREG_PHPM, reg);
14005 1.519 msaitoh break;
14006 1.519 msaitoh case WM_T_82574:
14007 1.519 msaitoh case WM_T_82583:
14008 1.519 msaitoh case WM_T_ICH8:
14009 1.519 msaitoh case WM_T_ICH9:
14010 1.519 msaitoh case WM_T_ICH10:
14011 1.519 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
14012 1.519 msaitoh reg &= ~(PHY_CTRL_GBE_DIS | PHY_CTRL_D0A_LPLU);
14013 1.519 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
14014 1.519 msaitoh CSR_WRITE_FLUSH(sc);
14015 1.519 msaitoh break;
14016 1.519 msaitoh case WM_T_PCH:
14017 1.519 msaitoh case WM_T_PCH2:
14018 1.519 msaitoh case WM_T_PCH_LPT:
14019 1.519 msaitoh case WM_T_PCH_SPT:
14020 1.519 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS);
14021 1.519 msaitoh reg &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
14022 1.519 msaitoh if (wm_phy_resetisblocked(sc) == false)
14023 1.519 msaitoh reg |= HV_OEM_BITS_ANEGNOW;
14024 1.519 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, reg);
14025 1.519 msaitoh break;
14026 1.519 msaitoh default:
14027 1.519 msaitoh break;
14028 1.519 msaitoh }
14029 1.377 msaitoh }
14030 1.377 msaitoh
14031 1.281 msaitoh /* EEE */
14032 1.228 msaitoh
14033 1.228 msaitoh static void
14034 1.281 msaitoh wm_set_eee_i350(struct wm_softc *sc)
14035 1.228 msaitoh {
14036 1.228 msaitoh uint32_t ipcnfg, eeer;
14037 1.228 msaitoh
14038 1.228 msaitoh ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
14039 1.228 msaitoh eeer = CSR_READ(sc, WMREG_EEER);
14040 1.228 msaitoh
14041 1.228 msaitoh if ((sc->sc_flags & WM_F_EEE) != 0) {
14042 1.228 msaitoh ipcnfg |= (IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
14043 1.228 msaitoh eeer |= (EEER_TX_LPI_EN | EEER_RX_LPI_EN
14044 1.228 msaitoh | EEER_LPI_FC);
14045 1.228 msaitoh } else {
14046 1.228 msaitoh ipcnfg &= ~(IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN);
14047 1.322 msaitoh ipcnfg &= ~IPCNFG_10BASE_TE;
14048 1.228 msaitoh eeer &= ~(EEER_TX_LPI_EN | EEER_RX_LPI_EN
14049 1.228 msaitoh | EEER_LPI_FC);
14050 1.228 msaitoh }
14051 1.228 msaitoh
14052 1.228 msaitoh CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
14053 1.228 msaitoh CSR_WRITE(sc, WMREG_EEER, eeer);
14054 1.228 msaitoh CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
14055 1.228 msaitoh CSR_READ(sc, WMREG_EEER); /* XXX flush? */
14056 1.228 msaitoh }
14057 1.281 msaitoh
14058 1.281 msaitoh /*
14059 1.281 msaitoh * Workarounds (mainly PHY related).
14060 1.281 msaitoh * Basically, PHY's workarounds are in the PHY drivers.
14061 1.281 msaitoh */
14062 1.281 msaitoh
14063 1.281 msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
14064 1.281 msaitoh static void
14065 1.281 msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
14066 1.281 msaitoh {
14067 1.523 msaitoh struct mii_data *mii = &sc->sc_mii;
14068 1.523 msaitoh uint32_t status = CSR_READ(sc, WMREG_STATUS);
14069 1.523 msaitoh int i;
14070 1.281 msaitoh int reg;
14071 1.281 msaitoh
14072 1.523 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14073 1.523 msaitoh device_xname(sc->sc_dev), __func__));
14074 1.281 msaitoh
14075 1.281 msaitoh /* If the link is not up, do nothing */
14076 1.523 msaitoh if ((status & STATUS_LU) == 0)
14077 1.281 msaitoh return;
14078 1.281 msaitoh
14079 1.281 msaitoh /* Nothing to do if the link is other than 1Gbps */
14080 1.523 msaitoh if (__SHIFTOUT(status, STATUS_SPEED) != STATUS_SPEED_1000)
14081 1.281 msaitoh return;
14082 1.281 msaitoh
14083 1.523 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
14084 1.281 msaitoh for (i = 0; i < 10; i++) {
14085 1.281 msaitoh /* read twice */
14086 1.523 msaitoh reg = mii->mii_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
14087 1.523 msaitoh reg = mii->mii_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG);
14088 1.381 msaitoh if ((reg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) == 0)
14089 1.281 msaitoh goto out; /* GOOD! */
14090 1.281 msaitoh
14091 1.281 msaitoh /* Reset the PHY */
14092 1.523 msaitoh wm_reset_phy(sc);
14093 1.281 msaitoh delay(5*1000);
14094 1.281 msaitoh }
14095 1.281 msaitoh
14096 1.281 msaitoh /* Disable GigE link negotiation */
14097 1.281 msaitoh reg = CSR_READ(sc, WMREG_PHY_CTRL);
14098 1.281 msaitoh reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
14099 1.281 msaitoh CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
14100 1.281 msaitoh
14101 1.281 msaitoh /*
14102 1.281 msaitoh * Call gig speed drop workaround on Gig disable before accessing
14103 1.281 msaitoh * any PHY registers.
14104 1.281 msaitoh */
14105 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(sc);
14106 1.281 msaitoh
14107 1.281 msaitoh out:
14108 1.281 msaitoh return;
14109 1.281 msaitoh }
14110 1.281 msaitoh
14111 1.281 msaitoh /* WOL from S5 stops working */
14112 1.281 msaitoh static void
14113 1.281 msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
14114 1.281 msaitoh {
14115 1.531 msaitoh uint16_t kmreg;
14116 1.281 msaitoh
14117 1.281 msaitoh /* Only for igp3 */
14118 1.281 msaitoh if (sc->sc_phytype == WMPHY_IGP_3) {
14119 1.531 msaitoh if (wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG, &kmreg) != 0)
14120 1.531 msaitoh return;
14121 1.531 msaitoh kmreg |= KUMCTRLSTA_DIAG_NELPBK;
14122 1.531 msaitoh if (wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmreg) != 0)
14123 1.531 msaitoh return;
14124 1.531 msaitoh kmreg &= ~KUMCTRLSTA_DIAG_NELPBK;
14125 1.531 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmreg);
14126 1.281 msaitoh }
14127 1.281 msaitoh }
14128 1.281 msaitoh
14129 1.281 msaitoh /*
14130 1.281 msaitoh * Workaround for pch's PHYs
14131 1.281 msaitoh * XXX should be moved to new PHY driver?
14132 1.281 msaitoh */
14133 1.281 msaitoh static void
14134 1.281 msaitoh wm_hv_phy_workaround_ich8lan(struct wm_softc *sc)
14135 1.281 msaitoh {
14136 1.420 msaitoh
14137 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14138 1.430 msaitoh device_xname(sc->sc_dev), __func__));
14139 1.420 msaitoh KASSERT(sc->sc_type == WM_T_PCH);
14140 1.420 msaitoh
14141 1.281 msaitoh if (sc->sc_phytype == WMPHY_82577)
14142 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
14143 1.281 msaitoh
14144 1.281 msaitoh /* (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
14145 1.281 msaitoh
14146 1.281 msaitoh /* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
14147 1.281 msaitoh
14148 1.281 msaitoh /* 82578 */
14149 1.281 msaitoh if (sc->sc_phytype == WMPHY_82578) {
14150 1.430 msaitoh struct mii_softc *child;
14151 1.430 msaitoh
14152 1.430 msaitoh /*
14153 1.430 msaitoh * Return registers to default by doing a soft reset then
14154 1.430 msaitoh * writing 0x3140 to the control register
14155 1.430 msaitoh * 0x3140 == BMCR_SPEED0 | BMCR_AUTOEN | BMCR_FDX | BMCR_SPEED1
14156 1.430 msaitoh */
14157 1.430 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
14158 1.430 msaitoh if ((child != NULL) && (child->mii_mpd_rev < 2)) {
14159 1.430 msaitoh PHY_RESET(child);
14160 1.430 msaitoh sc->sc_mii.mii_writereg(sc->sc_dev, 2, MII_BMCR,
14161 1.430 msaitoh 0x3140);
14162 1.281 msaitoh }
14163 1.281 msaitoh }
14164 1.281 msaitoh
14165 1.281 msaitoh /* Select page 0 */
14166 1.424 msaitoh sc->phy.acquire(sc);
14167 1.424 msaitoh wm_gmii_mdic_writereg(sc->sc_dev, 1, MII_IGPHY_PAGE_SELECT, 0);
14168 1.424 msaitoh sc->phy.release(sc);
14169 1.281 msaitoh
14170 1.281 msaitoh /*
14171 1.281 msaitoh * Configure the K1 Si workaround during phy reset assuming there is
14172 1.281 msaitoh * link so that it disables K1 if link is in 1Gbps.
14173 1.281 msaitoh */
14174 1.281 msaitoh wm_k1_gig_workaround_hv(sc, 1);
14175 1.281 msaitoh }
14176 1.281 msaitoh
14177 1.281 msaitoh static void
14178 1.281 msaitoh wm_lv_phy_workaround_ich8lan(struct wm_softc *sc)
14179 1.281 msaitoh {
14180 1.281 msaitoh
14181 1.430 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14182 1.430 msaitoh device_xname(sc->sc_dev), __func__));
14183 1.420 msaitoh KASSERT(sc->sc_type == WM_T_PCH2);
14184 1.420 msaitoh
14185 1.281 msaitoh wm_set_mdio_slow_mode_hv(sc);
14186 1.281 msaitoh }
14187 1.281 msaitoh
14188 1.424 msaitoh static int
14189 1.281 msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
14190 1.281 msaitoh {
14191 1.281 msaitoh int k1_enable = sc->sc_nvm_k1_enabled;
14192 1.281 msaitoh
14193 1.420 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14194 1.420 msaitoh device_xname(sc->sc_dev), __func__));
14195 1.420 msaitoh
14196 1.424 msaitoh if (sc->phy.acquire(sc) != 0)
14197 1.424 msaitoh return -1;
14198 1.281 msaitoh
14199 1.281 msaitoh if (link) {
14200 1.281 msaitoh k1_enable = 0;
14201 1.281 msaitoh
14202 1.281 msaitoh /* Link stall fix for link up */
14203 1.424 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x0100);
14204 1.281 msaitoh } else {
14205 1.281 msaitoh /* Link stall fix for link down */
14206 1.424 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG, 0x4100);
14207 1.281 msaitoh }
14208 1.281 msaitoh
14209 1.281 msaitoh wm_configure_k1_ich8lan(sc, k1_enable);
14210 1.424 msaitoh sc->phy.release(sc);
14211 1.281 msaitoh
14212 1.424 msaitoh return 0;
14213 1.281 msaitoh }
14214 1.281 msaitoh
14215 1.281 msaitoh static void
14216 1.281 msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
14217 1.281 msaitoh {
14218 1.281 msaitoh uint32_t reg;
14219 1.281 msaitoh
14220 1.281 msaitoh reg = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL);
14221 1.281 msaitoh wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
14222 1.281 msaitoh reg | HV_KMRN_MDIO_SLOW);
14223 1.281 msaitoh }
14224 1.281 msaitoh
14225 1.281 msaitoh static void
14226 1.281 msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
14227 1.281 msaitoh {
14228 1.281 msaitoh uint32_t ctrl, ctrl_ext, tmp;
14229 1.531 msaitoh uint16_t kmreg;
14230 1.531 msaitoh int rv;
14231 1.281 msaitoh
14232 1.531 msaitoh rv = wm_kmrn_readreg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, &kmreg);
14233 1.531 msaitoh if (rv != 0)
14234 1.531 msaitoh return;
14235 1.281 msaitoh
14236 1.281 msaitoh if (k1_enable)
14237 1.531 msaitoh kmreg |= KUMCTRLSTA_K1_ENABLE;
14238 1.281 msaitoh else
14239 1.531 msaitoh kmreg &= ~KUMCTRLSTA_K1_ENABLE;
14240 1.281 msaitoh
14241 1.531 msaitoh rv = wm_kmrn_writereg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmreg);
14242 1.531 msaitoh if (rv != 0)
14243 1.531 msaitoh return;
14244 1.281 msaitoh
14245 1.281 msaitoh delay(20);
14246 1.281 msaitoh
14247 1.281 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
14248 1.281 msaitoh ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
14249 1.281 msaitoh
14250 1.281 msaitoh tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
14251 1.281 msaitoh tmp |= CTRL_FRCSPD;
14252 1.281 msaitoh
14253 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, tmp);
14254 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
14255 1.281 msaitoh CSR_WRITE_FLUSH(sc);
14256 1.281 msaitoh delay(20);
14257 1.281 msaitoh
14258 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL, ctrl);
14259 1.281 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
14260 1.281 msaitoh CSR_WRITE_FLUSH(sc);
14261 1.281 msaitoh delay(20);
14262 1.531 msaitoh
14263 1.531 msaitoh return;
14264 1.281 msaitoh }
14265 1.281 msaitoh
14266 1.281 msaitoh /* special case - for 82575 - need to do manual init ... */
14267 1.281 msaitoh static void
14268 1.281 msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
14269 1.281 msaitoh {
14270 1.281 msaitoh /*
14271 1.281 msaitoh * remark: this is untested code - we have no board without EEPROM
14272 1.312 msaitoh * same setup as mentioned int the FreeBSD driver for the i82575
14273 1.281 msaitoh */
14274 1.281 msaitoh
14275 1.281 msaitoh /* SerDes configuration via SERDESCTRL */
14276 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
14277 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
14278 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
14279 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
14280 1.281 msaitoh
14281 1.281 msaitoh /* CCM configuration via CCMCTL register */
14282 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
14283 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
14284 1.281 msaitoh
14285 1.281 msaitoh /* PCIe lanes configuration */
14286 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
14287 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
14288 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
14289 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
14290 1.281 msaitoh
14291 1.281 msaitoh /* PCIe PLL Configuration */
14292 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
14293 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
14294 1.281 msaitoh wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
14295 1.281 msaitoh }
14296 1.325 msaitoh
14297 1.325 msaitoh static void
14298 1.325 msaitoh wm_reset_mdicnfg_82580(struct wm_softc *sc)
14299 1.325 msaitoh {
14300 1.325 msaitoh uint32_t reg;
14301 1.325 msaitoh uint16_t nvmword;
14302 1.325 msaitoh int rv;
14303 1.325 msaitoh
14304 1.325 msaitoh if ((sc->sc_flags & WM_F_SGMII) == 0)
14305 1.325 msaitoh return;
14306 1.325 msaitoh
14307 1.325 msaitoh rv = wm_nvm_read(sc, NVM_OFF_LAN_FUNC_82580(sc->sc_funcid)
14308 1.325 msaitoh + NVM_OFF_CFG3_PORTA, 1, &nvmword);
14309 1.325 msaitoh if (rv != 0) {
14310 1.325 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
14311 1.325 msaitoh __func__);
14312 1.325 msaitoh return;
14313 1.325 msaitoh }
14314 1.325 msaitoh
14315 1.325 msaitoh reg = CSR_READ(sc, WMREG_MDICNFG);
14316 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_EXT_MDIO)
14317 1.325 msaitoh reg |= MDICNFG_DEST;
14318 1.325 msaitoh if (nvmword & NVM_CFG3_PORTA_COM_MDIO)
14319 1.325 msaitoh reg |= MDICNFG_COM_MDIO;
14320 1.325 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
14321 1.325 msaitoh }
14322 1.329 msaitoh
14323 1.447 msaitoh #define MII_INVALIDID(x) (((x) == 0x0000) || ((x) == 0xffff))
14324 1.447 msaitoh
14325 1.447 msaitoh static bool
14326 1.447 msaitoh wm_phy_is_accessible_pchlan(struct wm_softc *sc)
14327 1.447 msaitoh {
14328 1.447 msaitoh int i;
14329 1.447 msaitoh uint32_t reg;
14330 1.447 msaitoh uint16_t id1, id2;
14331 1.447 msaitoh
14332 1.447 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14333 1.447 msaitoh device_xname(sc->sc_dev), __func__));
14334 1.447 msaitoh id1 = id2 = 0xffff;
14335 1.447 msaitoh for (i = 0; i < 2; i++) {
14336 1.447 msaitoh id1 = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, MII_PHYIDR1);
14337 1.447 msaitoh if (MII_INVALIDID(id1))
14338 1.447 msaitoh continue;
14339 1.447 msaitoh id2 = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, MII_PHYIDR2);
14340 1.447 msaitoh if (MII_INVALIDID(id2))
14341 1.447 msaitoh continue;
14342 1.447 msaitoh break;
14343 1.447 msaitoh }
14344 1.447 msaitoh if (!MII_INVALIDID(id1) && !MII_INVALIDID(id2)) {
14345 1.447 msaitoh goto out;
14346 1.447 msaitoh }
14347 1.447 msaitoh
14348 1.447 msaitoh if (sc->sc_type < WM_T_PCH_LPT) {
14349 1.447 msaitoh sc->phy.release(sc);
14350 1.447 msaitoh wm_set_mdio_slow_mode_hv(sc);
14351 1.447 msaitoh id1 = wm_gmii_hv_readreg(sc->sc_dev, 2, MII_PHYIDR1);
14352 1.447 msaitoh id2 = wm_gmii_hv_readreg(sc->sc_dev, 2, MII_PHYIDR2);
14353 1.447 msaitoh sc->phy.acquire(sc);
14354 1.447 msaitoh }
14355 1.447 msaitoh if (MII_INVALIDID(id1) || MII_INVALIDID(id2)) {
14356 1.447 msaitoh printf("XXX return with false\n");
14357 1.447 msaitoh return false;
14358 1.447 msaitoh }
14359 1.447 msaitoh out:
14360 1.447 msaitoh if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)) {
14361 1.447 msaitoh /* Only unforce SMBus if ME is not active */
14362 1.447 msaitoh if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) == 0) {
14363 1.447 msaitoh /* Unforce SMBus mode in PHY */
14364 1.447 msaitoh reg = wm_gmii_hv_readreg_locked(sc->sc_dev, 2,
14365 1.447 msaitoh CV_SMB_CTRL);
14366 1.447 msaitoh reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
14367 1.447 msaitoh wm_gmii_hv_writereg_locked(sc->sc_dev, 2,
14368 1.447 msaitoh CV_SMB_CTRL, reg);
14369 1.447 msaitoh
14370 1.447 msaitoh /* Unforce SMBus mode in MAC */
14371 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
14372 1.447 msaitoh reg &= ~CTRL_EXT_FORCE_SMBUS;
14373 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
14374 1.447 msaitoh }
14375 1.447 msaitoh }
14376 1.447 msaitoh return true;
14377 1.447 msaitoh }
14378 1.447 msaitoh
14379 1.447 msaitoh static void
14380 1.447 msaitoh wm_toggle_lanphypc_pch_lpt(struct wm_softc *sc)
14381 1.447 msaitoh {
14382 1.447 msaitoh uint32_t reg;
14383 1.447 msaitoh int i;
14384 1.447 msaitoh
14385 1.447 msaitoh /* Set PHY Config Counter to 50msec */
14386 1.447 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM3);
14387 1.447 msaitoh reg &= ~FEXTNVM3_PHY_CFG_COUNTER_MASK;
14388 1.447 msaitoh reg |= FEXTNVM3_PHY_CFG_COUNTER_50MS;
14389 1.447 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM3, reg);
14390 1.447 msaitoh
14391 1.447 msaitoh /* Toggle LANPHYPC */
14392 1.447 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
14393 1.447 msaitoh reg |= CTRL_LANPHYPC_OVERRIDE;
14394 1.447 msaitoh reg &= ~CTRL_LANPHYPC_VALUE;
14395 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
14396 1.447 msaitoh CSR_WRITE_FLUSH(sc);
14397 1.447 msaitoh delay(1000);
14398 1.447 msaitoh reg &= ~CTRL_LANPHYPC_OVERRIDE;
14399 1.447 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
14400 1.447 msaitoh CSR_WRITE_FLUSH(sc);
14401 1.447 msaitoh
14402 1.447 msaitoh if (sc->sc_type < WM_T_PCH_LPT)
14403 1.447 msaitoh delay(50 * 1000);
14404 1.447 msaitoh else {
14405 1.447 msaitoh i = 20;
14406 1.447 msaitoh
14407 1.447 msaitoh do {
14408 1.447 msaitoh delay(5 * 1000);
14409 1.447 msaitoh } while (((CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_LPCD) == 0)
14410 1.447 msaitoh && i--);
14411 1.447 msaitoh
14412 1.447 msaitoh delay(30 * 1000);
14413 1.447 msaitoh }
14414 1.447 msaitoh }
14415 1.447 msaitoh
14416 1.445 msaitoh static int
14417 1.445 msaitoh wm_platform_pm_pch_lpt(struct wm_softc *sc, bool link)
14418 1.445 msaitoh {
14419 1.445 msaitoh uint32_t reg = __SHIFTIN(link, LTRV_NONSNOOP_REQ)
14420 1.445 msaitoh | __SHIFTIN(link, LTRV_SNOOP_REQ) | LTRV_SEND;
14421 1.445 msaitoh uint32_t rxa;
14422 1.445 msaitoh uint16_t scale = 0, lat_enc = 0;
14423 1.517 msaitoh int32_t obff_hwm = 0;
14424 1.445 msaitoh int64_t lat_ns, value;
14425 1.445 msaitoh
14426 1.445 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14427 1.445 msaitoh device_xname(sc->sc_dev), __func__));
14428 1.445 msaitoh
14429 1.445 msaitoh if (link) {
14430 1.517 msaitoh uint16_t max_snoop, max_nosnoop, max_ltr_enc;
14431 1.517 msaitoh uint32_t status;
14432 1.517 msaitoh uint16_t speed;
14433 1.445 msaitoh pcireg_t preg;
14434 1.445 msaitoh
14435 1.517 msaitoh status = CSR_READ(sc, WMREG_STATUS);
14436 1.517 msaitoh switch (__SHIFTOUT(status, STATUS_SPEED)) {
14437 1.517 msaitoh case STATUS_SPEED_10:
14438 1.517 msaitoh speed = 10;
14439 1.517 msaitoh break;
14440 1.517 msaitoh case STATUS_SPEED_100:
14441 1.517 msaitoh speed = 100;
14442 1.517 msaitoh break;
14443 1.517 msaitoh case STATUS_SPEED_1000:
14444 1.517 msaitoh speed = 1000;
14445 1.517 msaitoh break;
14446 1.517 msaitoh default:
14447 1.517 msaitoh device_printf(sc->sc_dev, "Unknown speed "
14448 1.517 msaitoh "(status = %08x)\n", status);
14449 1.517 msaitoh return -1;
14450 1.517 msaitoh }
14451 1.517 msaitoh
14452 1.517 msaitoh /* Rx Packet Buffer Allocation size (KB) */
14453 1.445 msaitoh rxa = CSR_READ(sc, WMREG_PBA) & PBA_RXA_MASK;
14454 1.445 msaitoh
14455 1.445 msaitoh /*
14456 1.445 msaitoh * Determine the maximum latency tolerated by the device.
14457 1.445 msaitoh *
14458 1.445 msaitoh * Per the PCIe spec, the tolerated latencies are encoded as
14459 1.445 msaitoh * a 3-bit encoded scale (only 0-5 are valid) multiplied by
14460 1.445 msaitoh * a 10-bit value (0-1023) to provide a range from 1 ns to
14461 1.445 msaitoh * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns,
14462 1.445 msaitoh * 1=2^5ns, 2=2^10ns,...5=2^25ns.
14463 1.445 msaitoh */
14464 1.445 msaitoh lat_ns = ((int64_t)rxa * 1024 -
14465 1.517 msaitoh (2 * ((int64_t)sc->sc_ethercom.ec_if.if_mtu
14466 1.517 msaitoh + ETHER_HDR_LEN))) * 8 * 1000;
14467 1.445 msaitoh if (lat_ns < 0)
14468 1.445 msaitoh lat_ns = 0;
14469 1.517 msaitoh else
14470 1.445 msaitoh lat_ns /= speed;
14471 1.445 msaitoh value = lat_ns;
14472 1.445 msaitoh
14473 1.445 msaitoh while (value > LTRV_VALUE) {
14474 1.445 msaitoh scale ++;
14475 1.445 msaitoh value = howmany(value, __BIT(5));
14476 1.445 msaitoh }
14477 1.445 msaitoh if (scale > LTRV_SCALE_MAX) {
14478 1.445 msaitoh printf("%s: Invalid LTR latency scale %d\n",
14479 1.445 msaitoh device_xname(sc->sc_dev), scale);
14480 1.445 msaitoh return -1;
14481 1.445 msaitoh }
14482 1.445 msaitoh lat_enc = (uint16_t)(__SHIFTIN(scale, LTRV_SCALE) | value);
14483 1.445 msaitoh
14484 1.511 msaitoh /* Determine the maximum latency tolerated by the platform */
14485 1.445 msaitoh preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
14486 1.445 msaitoh WM_PCI_LTR_CAP_LPT);
14487 1.445 msaitoh max_snoop = preg & 0xffff;
14488 1.445 msaitoh max_nosnoop = preg >> 16;
14489 1.445 msaitoh
14490 1.445 msaitoh max_ltr_enc = MAX(max_snoop, max_nosnoop);
14491 1.445 msaitoh
14492 1.445 msaitoh if (lat_enc > max_ltr_enc) {
14493 1.445 msaitoh lat_enc = max_ltr_enc;
14494 1.517 msaitoh lat_ns = __SHIFTOUT(lat_enc, PCI_LTR_MAXSNOOPLAT_VAL)
14495 1.517 msaitoh * PCI_LTR_SCALETONS(
14496 1.517 msaitoh __SHIFTOUT(lat_enc,
14497 1.517 msaitoh PCI_LTR_MAXSNOOPLAT_SCALE));
14498 1.517 msaitoh }
14499 1.517 msaitoh
14500 1.517 msaitoh if (lat_ns) {
14501 1.517 msaitoh lat_ns *= speed * 1000;
14502 1.517 msaitoh lat_ns /= 8;
14503 1.517 msaitoh lat_ns /= 1000000000;
14504 1.517 msaitoh obff_hwm = (int32_t)(rxa - lat_ns);
14505 1.517 msaitoh }
14506 1.517 msaitoh if ((obff_hwm < 0) || (obff_hwm > SVT_OFF_HWM)) {
14507 1.517 msaitoh device_printf(sc->sc_dev, "Invalid high water mark %d"
14508 1.517 msaitoh "(rxa = %d, lat_ns = %d)\n",
14509 1.517 msaitoh obff_hwm, (int32_t)rxa, (int32_t)lat_ns);
14510 1.517 msaitoh return -1;
14511 1.445 msaitoh }
14512 1.445 msaitoh }
14513 1.445 msaitoh /* Snoop and No-Snoop latencies the same */
14514 1.445 msaitoh reg |= lat_enc | __SHIFTIN(lat_enc, LTRV_NONSNOOP);
14515 1.445 msaitoh CSR_WRITE(sc, WMREG_LTRV, reg);
14516 1.445 msaitoh
14517 1.517 msaitoh /* Set OBFF high water mark */
14518 1.517 msaitoh reg = CSR_READ(sc, WMREG_SVT) & ~SVT_OFF_HWM;
14519 1.517 msaitoh reg |= obff_hwm;
14520 1.517 msaitoh CSR_WRITE(sc, WMREG_SVT, reg);
14521 1.517 msaitoh
14522 1.517 msaitoh /* Enable OBFF */
14523 1.517 msaitoh reg = CSR_READ(sc, WMREG_SVCR);
14524 1.517 msaitoh reg |= SVCR_OFF_EN | SVCR_OFF_MASKINT;
14525 1.517 msaitoh CSR_WRITE(sc, WMREG_SVCR, reg);
14526 1.517 msaitoh
14527 1.445 msaitoh return 0;
14528 1.445 msaitoh }
14529 1.445 msaitoh
14530 1.329 msaitoh /*
14531 1.329 msaitoh * I210 Errata 25 and I211 Errata 10
14532 1.329 msaitoh * Slow System Clock.
14533 1.329 msaitoh */
14534 1.329 msaitoh static void
14535 1.329 msaitoh wm_pll_workaround_i210(struct wm_softc *sc)
14536 1.329 msaitoh {
14537 1.329 msaitoh uint32_t mdicnfg, wuc;
14538 1.329 msaitoh uint32_t reg;
14539 1.329 msaitoh pcireg_t pcireg;
14540 1.329 msaitoh uint32_t pmreg;
14541 1.329 msaitoh uint16_t nvmword, tmp_nvmword;
14542 1.329 msaitoh int phyval;
14543 1.329 msaitoh bool wa_done = false;
14544 1.329 msaitoh int i;
14545 1.329 msaitoh
14546 1.329 msaitoh /* Save WUC and MDICNFG registers */
14547 1.329 msaitoh wuc = CSR_READ(sc, WMREG_WUC);
14548 1.329 msaitoh mdicnfg = CSR_READ(sc, WMREG_MDICNFG);
14549 1.329 msaitoh
14550 1.329 msaitoh reg = mdicnfg & ~MDICNFG_DEST;
14551 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, reg);
14552 1.329 msaitoh
14553 1.329 msaitoh if (wm_nvm_read(sc, INVM_AUTOLOAD, 1, &nvmword) != 0)
14554 1.329 msaitoh nvmword = INVM_DEFAULT_AL;
14555 1.329 msaitoh tmp_nvmword = nvmword | INVM_PLL_WO_VAL;
14556 1.329 msaitoh
14557 1.329 msaitoh /* Get Power Management cap offset */
14558 1.329 msaitoh if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
14559 1.329 msaitoh &pmreg, NULL) == 0)
14560 1.329 msaitoh return;
14561 1.329 msaitoh for (i = 0; i < WM_MAX_PLL_TRIES; i++) {
14562 1.329 msaitoh phyval = wm_gmii_gs40g_readreg(sc->sc_dev, 1,
14563 1.329 msaitoh GS40G_PHY_PLL_FREQ_PAGE | GS40G_PHY_PLL_FREQ_REG);
14564 1.332 msaitoh
14565 1.329 msaitoh if ((phyval & GS40G_PHY_PLL_UNCONF) != GS40G_PHY_PLL_UNCONF) {
14566 1.329 msaitoh break; /* OK */
14567 1.329 msaitoh }
14568 1.329 msaitoh
14569 1.329 msaitoh wa_done = true;
14570 1.329 msaitoh /* Directly reset the internal PHY */
14571 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL);
14572 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
14573 1.329 msaitoh
14574 1.329 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
14575 1.329 msaitoh reg |= CTRL_EXT_PHYPDEN | CTRL_EXT_SDLPE;
14576 1.329 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
14577 1.329 msaitoh
14578 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, 0);
14579 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (tmp_nvmword << 16);
14580 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
14581 1.332 msaitoh
14582 1.329 msaitoh pcireg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
14583 1.329 msaitoh pmreg + PCI_PMCSR);
14584 1.329 msaitoh pcireg |= PCI_PMCSR_STATE_D3;
14585 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
14586 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
14587 1.329 msaitoh delay(1000);
14588 1.329 msaitoh pcireg &= ~PCI_PMCSR_STATE_D3;
14589 1.329 msaitoh pci_conf_write(sc->sc_pc, sc->sc_pcitag,
14590 1.329 msaitoh pmreg + PCI_PMCSR, pcireg);
14591 1.329 msaitoh
14592 1.329 msaitoh reg = (INVM_AUTOLOAD << 4) | (nvmword << 16);
14593 1.329 msaitoh CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
14594 1.332 msaitoh
14595 1.329 msaitoh /* Restore WUC register */
14596 1.329 msaitoh CSR_WRITE(sc, WMREG_WUC, wuc);
14597 1.329 msaitoh }
14598 1.332 msaitoh
14599 1.329 msaitoh /* Restore MDICNFG setting */
14600 1.329 msaitoh CSR_WRITE(sc, WMREG_MDICNFG, mdicnfg);
14601 1.329 msaitoh if (wa_done)
14602 1.329 msaitoh aprint_verbose_dev(sc->sc_dev, "I210 workaround done\n");
14603 1.329 msaitoh }
14604 1.517 msaitoh
14605 1.517 msaitoh static void
14606 1.517 msaitoh wm_legacy_irq_quirk_spt(struct wm_softc *sc)
14607 1.517 msaitoh {
14608 1.517 msaitoh uint32_t reg;
14609 1.517 msaitoh
14610 1.517 msaitoh DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
14611 1.517 msaitoh device_xname(sc->sc_dev), __func__));
14612 1.517 msaitoh KASSERT(sc->sc_type == WM_T_PCH_SPT);
14613 1.517 msaitoh
14614 1.517 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM7);
14615 1.517 msaitoh reg |= FEXTNVM7_SIDE_CLK_UNGATE;
14616 1.517 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM7, reg);
14617 1.517 msaitoh
14618 1.517 msaitoh reg = CSR_READ(sc, WMREG_FEXTNVM9);
14619 1.517 msaitoh reg |= FEXTNVM9_IOSFSB_CLKGATE_DIS | FEXTNVM9_IOSFSB_CLKREQ_DIS;
14620 1.517 msaitoh CSR_WRITE(sc, WMREG_FEXTNVM9, reg);
14621 1.517 msaitoh }
14622