Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.622
      1  1.622   msaitoh /*	$NetBSD: if_wm.c,v 1.622 2019/01/31 05:48:32 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.246  christos   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.246  christos 
     43  1.246  christos   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.246  christos 
     46  1.246  christos    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.246  christos 
     49  1.246  christos    2. Redistributions in binary form must reproduce the above copyright
     50  1.246  christos       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.246  christos 
     53  1.246  christos    3. Neither the name of the Intel Corporation nor the names of its
     54  1.246  christos       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.246  christos 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.246  christos   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.246  christos   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.246  christos   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.246  christos   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.246  christos   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.246  christos   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.246  christos   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.246  christos   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75  1.288   msaitoh  *	- Check XXX'ed comments
     76  1.407  knakahar  *	- TX Multi queue improvement (refine queue selection logic)
     77  1.467  knakahar  *	- Split header buffer for newer descriptors
     78  1.286   msaitoh  *	- EEE (Energy Efficiency Ethernet)
     79  1.286   msaitoh  *	- Virtual Function
     80  1.286   msaitoh  *	- Set LED correctly (based on contents in EEPROM)
     81   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     82  1.371   msaitoh  *	- Image Unique ID
     83    1.1   thorpej  */
     84   1.38     lukem 
     85   1.38     lukem #include <sys/cdefs.h>
     86  1.622   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.622 2019/01/31 05:48:32 msaitoh Exp $");
     87  1.309     ozaki 
     88  1.309     ozaki #ifdef _KERNEL_OPT
     89  1.309     ozaki #include "opt_net_mpsafe.h"
     90  1.494  knakahar #include "opt_if_wm.h"
     91  1.309     ozaki #endif
     92    1.1   thorpej 
     93    1.1   thorpej #include <sys/param.h>
     94    1.1   thorpej #include <sys/systm.h>
     95   1.96     perry #include <sys/callout.h>
     96    1.1   thorpej #include <sys/mbuf.h>
     97    1.1   thorpej #include <sys/malloc.h>
     98  1.356  knakahar #include <sys/kmem.h>
     99    1.1   thorpej #include <sys/kernel.h>
    100    1.1   thorpej #include <sys/socket.h>
    101    1.1   thorpej #include <sys/ioctl.h>
    102    1.1   thorpej #include <sys/errno.h>
    103    1.1   thorpej #include <sys/device.h>
    104    1.1   thorpej #include <sys/queue.h>
    105   1.84   thorpej #include <sys/syslog.h>
    106  1.346  knakahar #include <sys/interrupt.h>
    107  1.403  knakahar #include <sys/cpu.h>
    108  1.403  knakahar #include <sys/pcq.h>
    109    1.1   thorpej 
    110  1.315  riastrad #include <sys/rndsource.h>
    111   1.21    itojun 
    112    1.1   thorpej #include <net/if.h>
    113   1.96     perry #include <net/if_dl.h>
    114    1.1   thorpej #include <net/if_media.h>
    115    1.1   thorpej #include <net/if_ether.h>
    116    1.1   thorpej 
    117    1.1   thorpej #include <net/bpf.h>
    118    1.1   thorpej 
    119  1.564  knakahar #include <net/rss_config.h>
    120  1.564  knakahar 
    121    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    122    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    123    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    124  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    125   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    126    1.1   thorpej 
    127  1.147        ad #include <sys/bus.h>
    128  1.147        ad #include <sys/intr.h>
    129    1.1   thorpej #include <machine/endian.h>
    130    1.1   thorpej 
    131    1.1   thorpej #include <dev/mii/mii.h>
    132  1.614   msaitoh #include <dev/mii/mdio.h>
    133    1.1   thorpej #include <dev/mii/miivar.h>
    134  1.202   msaitoh #include <dev/mii/miidevs.h>
    135    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    136  1.127    bouyer #include <dev/mii/ikphyreg.h>
    137  1.191   msaitoh #include <dev/mii/igphyreg.h>
    138  1.202   msaitoh #include <dev/mii/igphyvar.h>
    139  1.192   msaitoh #include <dev/mii/inbmphyreg.h>
    140  1.528   msaitoh #include <dev/mii/ihphyreg.h>
    141    1.1   thorpej 
    142    1.1   thorpej #include <dev/pci/pcireg.h>
    143    1.1   thorpej #include <dev/pci/pcivar.h>
    144    1.1   thorpej #include <dev/pci/pcidevs.h>
    145    1.1   thorpej 
    146    1.1   thorpej #include <dev/pci/if_wmreg.h>
    147  1.182   msaitoh #include <dev/pci/if_wmvar.h>
    148    1.1   thorpej 
    149    1.1   thorpej #ifdef WM_DEBUG
    150  1.420   msaitoh #define	WM_DEBUG_LINK		__BIT(0)
    151  1.420   msaitoh #define	WM_DEBUG_TX		__BIT(1)
    152  1.420   msaitoh #define	WM_DEBUG_RX		__BIT(2)
    153  1.420   msaitoh #define	WM_DEBUG_GMII		__BIT(3)
    154  1.420   msaitoh #define	WM_DEBUG_MANAGE		__BIT(4)
    155  1.420   msaitoh #define	WM_DEBUG_NVM		__BIT(5)
    156  1.420   msaitoh #define	WM_DEBUG_INIT		__BIT(6)
    157  1.420   msaitoh #define	WM_DEBUG_LOCK		__BIT(7)
    158  1.203   msaitoh int	wm_debug = WM_DEBUG_TX | WM_DEBUG_RX | WM_DEBUG_LINK | WM_DEBUG_GMII
    159  1.420   msaitoh     | WM_DEBUG_MANAGE | WM_DEBUG_NVM | WM_DEBUG_INIT | WM_DEBUG_LOCK;
    160    1.1   thorpej 
    161    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    162    1.1   thorpej #else
    163  1.619   msaitoh #define	DPRINTF(x, y)	__nothing
    164    1.1   thorpej #endif /* WM_DEBUG */
    165    1.1   thorpej 
    166  1.272     ozaki #ifdef NET_MPSAFE
    167  1.272     ozaki #define WM_MPSAFE	1
    168  1.492  knakahar #define CALLOUT_FLAGS	CALLOUT_MPSAFE
    169  1.492  knakahar #else
    170  1.492  knakahar #define CALLOUT_FLAGS	0
    171  1.272     ozaki #endif
    172  1.272     ozaki 
    173  1.335   msaitoh /*
    174  1.364  knakahar  * This device driver's max interrupt numbers.
    175  1.335   msaitoh  */
    176  1.405  knakahar #define WM_MAX_NQUEUEINTR	16
    177  1.405  knakahar #define WM_MAX_NINTR		(WM_MAX_NQUEUEINTR + 1)
    178  1.335   msaitoh 
    179  1.508  knakahar #ifndef WM_DISABLE_MSI
    180  1.508  knakahar #define	WM_DISABLE_MSI 0
    181  1.508  knakahar #endif
    182  1.508  knakahar #ifndef WM_DISABLE_MSIX
    183  1.508  knakahar #define	WM_DISABLE_MSIX 0
    184  1.508  knakahar #endif
    185  1.508  knakahar 
    186  1.508  knakahar int wm_disable_msi = WM_DISABLE_MSI;
    187  1.508  knakahar int wm_disable_msix = WM_DISABLE_MSIX;
    188  1.508  knakahar 
    189  1.562  knakahar #ifndef WM_WATCHDOG_TIMEOUT
    190  1.562  knakahar #define WM_WATCHDOG_TIMEOUT 5
    191  1.562  knakahar #endif
    192  1.562  knakahar static int wm_watchdog_timeout = WM_WATCHDOG_TIMEOUT;
    193  1.562  knakahar 
    194    1.1   thorpej /*
    195    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    196   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    197  1.582   msaitoh  * on >= 82544. We tell the upper layers that they can queue a lot
    198   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    199   1.75   thorpej  * of them at a time.
    200   1.75   thorpej  *
    201  1.587   msaitoh  * We allow up to 64 DMA segments per packet.  Pathological packet
    202   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    203  1.588   msaitoh  * situations with jumbo frames. If a mbuf chain has more than 64 DMA segments,
    204  1.587   msaitoh  * m_defrag() is called to reduce it.
    205    1.1   thorpej  */
    206  1.587   msaitoh #define	WM_NTXSEGS		64
    207    1.2   thorpej #define	WM_IFQUEUELEN		256
    208   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    209   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    210  1.356  knakahar #define	WM_TXQUEUELEN(txq)	((txq)->txq_num)
    211  1.356  knakahar #define	WM_TXQUEUELEN_MASK(txq)	(WM_TXQUEUELEN(txq) - 1)
    212  1.356  knakahar #define	WM_TXQUEUE_GC(txq)	(WM_TXQUEUELEN(txq) / 8)
    213   1.75   thorpej #define	WM_NTXDESC_82542	256
    214   1.75   thorpej #define	WM_NTXDESC_82544	4096
    215  1.356  knakahar #define	WM_NTXDESC(txq)		((txq)->txq_ndesc)
    216  1.356  knakahar #define	WM_NTXDESC_MASK(txq)	(WM_NTXDESC(txq) - 1)
    217  1.398  knakahar #define	WM_TXDESCS_SIZE(txq)	(WM_NTXDESC(txq) * (txq)->txq_descsize)
    218  1.356  knakahar #define	WM_NEXTTX(txq, x)	(((x) + 1) & WM_NTXDESC_MASK(txq))
    219  1.356  knakahar #define	WM_NEXTTXS(txq, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(txq))
    220    1.1   thorpej 
    221  1.269       tls #define	WM_MAXTXDMA		 (2 * round_page(IP_MAXPACKET)) /* for TSO */
    222   1.82   thorpej 
    223  1.403  knakahar #define	WM_TXINTERQSIZE		256
    224  1.403  knakahar 
    225  1.557  knakahar #ifndef WM_TX_PROCESS_LIMIT_DEFAULT
    226  1.557  knakahar #define	WM_TX_PROCESS_LIMIT_DEFAULT		100U
    227  1.557  knakahar #endif
    228  1.557  knakahar #ifndef WM_TX_INTR_PROCESS_LIMIT_DEFAULT
    229  1.557  knakahar #define	WM_TX_INTR_PROCESS_LIMIT_DEFAULT	0U
    230  1.557  knakahar #endif
    231  1.557  knakahar 
    232    1.1   thorpej /*
    233    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    234    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    235   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    236   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    237    1.1   thorpej  */
    238   1.10   thorpej #define	WM_NRXDESC		256
    239    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    240    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    241    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    242    1.1   thorpej 
    243  1.494  knakahar #ifndef WM_RX_PROCESS_LIMIT_DEFAULT
    244  1.493  knakahar #define	WM_RX_PROCESS_LIMIT_DEFAULT		100U
    245  1.494  knakahar #endif
    246  1.494  knakahar #ifndef WM_RX_INTR_PROCESS_LIMIT_DEFAULT
    247  1.493  knakahar #define	WM_RX_INTR_PROCESS_LIMIT_DEFAULT	0U
    248  1.494  knakahar #endif
    249  1.493  knakahar 
    250  1.354  knakahar typedef union txdescs {
    251  1.354  knakahar 	wiseman_txdesc_t sctxu_txdescs[WM_NTXDESC_82544];
    252  1.582   msaitoh 	nq_txdesc_t	 sctxu_nq_txdescs[WM_NTXDESC_82544];
    253  1.354  knakahar } txdescs_t;
    254    1.1   thorpej 
    255  1.466  knakahar typedef union rxdescs {
    256  1.466  knakahar 	wiseman_rxdesc_t sctxu_rxdescs[WM_NRXDESC];
    257  1.582   msaitoh 	ext_rxdesc_t	  sctxu_ext_rxdescs[WM_NRXDESC]; /* 82574 only */
    258  1.582   msaitoh 	nq_rxdesc_t	 sctxu_nq_rxdescs[WM_NRXDESC]; /* 82575 and newer */
    259  1.466  knakahar } rxdescs_t;
    260  1.466  knakahar 
    261  1.398  knakahar #define	WM_CDTXOFF(txq, x)	((txq)->txq_descsize * (x))
    262  1.466  knakahar #define	WM_CDRXOFF(rxq, x)	((rxq)->rxq_descsize * (x))
    263    1.1   thorpej 
    264    1.1   thorpej /*
    265    1.1   thorpej  * Software state for transmit jobs.
    266    1.1   thorpej  */
    267    1.1   thorpej struct wm_txsoft {
    268    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    269    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    270    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    271    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    272    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    273    1.1   thorpej };
    274    1.1   thorpej 
    275    1.1   thorpej /*
    276  1.582   msaitoh  * Software state for receive buffers. Each descriptor gets a 2k (MCLBYTES)
    277  1.582   msaitoh  * buffer and a DMA map. For packets which fill more than one buffer, we chain
    278  1.582   msaitoh  * them together.
    279    1.1   thorpej  */
    280    1.1   thorpej struct wm_rxsoft {
    281    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    282    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    283    1.1   thorpej };
    284    1.1   thorpej 
    285  1.173   msaitoh #define WM_LINKUP_TIMEOUT	50
    286  1.173   msaitoh 
    287  1.199   msaitoh static uint16_t swfwphysem[] = {
    288  1.199   msaitoh 	SWFW_PHY0_SM,
    289  1.199   msaitoh 	SWFW_PHY1_SM,
    290  1.199   msaitoh 	SWFW_PHY2_SM,
    291  1.199   msaitoh 	SWFW_PHY3_SM
    292  1.199   msaitoh };
    293  1.199   msaitoh 
    294  1.320   msaitoh static const uint32_t wm_82580_rxpbs_table[] = {
    295  1.320   msaitoh 	36, 72, 144, 1, 2, 4, 8, 16, 35, 70, 140
    296  1.320   msaitoh };
    297  1.320   msaitoh 
    298  1.356  knakahar struct wm_softc;
    299  1.356  knakahar 
    300  1.417  knakahar #ifdef WM_EVENT_COUNTERS
    301  1.417  knakahar #define WM_Q_EVCNT_DEFINE(qname, evname)				\
    302  1.417  knakahar 	char qname##_##evname##_evcnt_name[sizeof("qname##XX##evname")]; \
    303  1.417  knakahar 	struct evcnt qname##_ev_##evname;
    304  1.417  knakahar 
    305  1.417  knakahar #define WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, evtype)	\
    306  1.579   msaitoh 	do {								\
    307  1.417  knakahar 		snprintf((q)->qname##_##evname##_evcnt_name,		\
    308  1.417  knakahar 		    sizeof((q)->qname##_##evname##_evcnt_name),		\
    309  1.417  knakahar 		    "%s%02d%s", #qname, (qnum), #evname);		\
    310  1.417  knakahar 		evcnt_attach_dynamic(&(q)->qname##_ev_##evname,		\
    311  1.417  knakahar 		    (evtype), NULL, (xname),				\
    312  1.417  knakahar 		    (q)->qname##_##evname##_evcnt_name);		\
    313  1.579   msaitoh 	} while (0)
    314  1.417  knakahar 
    315  1.417  knakahar #define WM_Q_MISC_EVCNT_ATTACH(qname, evname, q, qnum, xname)		\
    316  1.417  knakahar 	WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_MISC)
    317  1.417  knakahar 
    318  1.417  knakahar #define WM_Q_INTR_EVCNT_ATTACH(qname, evname, q, qnum, xname)		\
    319  1.417  knakahar 	WM_Q_EVCNT_ATTACH(qname, evname, q, qnum, xname, EVCNT_TYPE_INTR)
    320  1.477  knakahar 
    321  1.477  knakahar #define WM_Q_EVCNT_DETACH(qname, evname, q, qnum)	\
    322  1.477  knakahar 	evcnt_detach(&(q)->qname##_ev_##evname);
    323  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
    324  1.417  knakahar 
    325  1.356  knakahar struct wm_txqueue {
    326  1.357  knakahar 	kmutex_t *txq_lock;		/* lock for tx operations */
    327  1.356  knakahar 
    328  1.405  knakahar 	struct wm_softc *txq_sc;	/* shortcut (skip struct wm_queue) */
    329  1.364  knakahar 
    330  1.356  knakahar 	/* Software state for the transmit descriptors. */
    331  1.356  knakahar 	int txq_num;			/* must be a power of two */
    332  1.356  knakahar 	struct wm_txsoft txq_soft[WM_TXQUEUELEN_MAX];
    333  1.356  knakahar 
    334  1.356  knakahar 	/* TX control data structures. */
    335  1.356  knakahar 	int txq_ndesc;			/* must be a power of two */
    336  1.398  knakahar 	size_t txq_descsize;		/* a tx descriptor size */
    337  1.356  knakahar 	txdescs_t *txq_descs_u;
    338  1.582   msaitoh 	bus_dmamap_t txq_desc_dmamap;	/* control data DMA map */
    339  1.356  knakahar 	bus_dma_segment_t txq_desc_seg;	/* control data segment */
    340  1.356  knakahar 	int txq_desc_rseg;		/* real number of control segment */
    341  1.356  knakahar #define	txq_desc_dma	txq_desc_dmamap->dm_segs[0].ds_addr
    342  1.356  knakahar #define	txq_descs	txq_descs_u->sctxu_txdescs
    343  1.356  knakahar #define	txq_nq_descs	txq_descs_u->sctxu_nq_txdescs
    344  1.356  knakahar 
    345  1.356  knakahar 	bus_addr_t txq_tdt_reg;		/* offset of TDT register */
    346  1.356  knakahar 
    347  1.356  knakahar 	int txq_free;			/* number of free Tx descriptors */
    348  1.356  knakahar 	int txq_next;			/* next ready Tx descriptor */
    349  1.356  knakahar 
    350  1.356  knakahar 	int txq_sfree;			/* number of free Tx jobs */
    351  1.356  knakahar 	int txq_snext;			/* next free Tx job */
    352  1.356  knakahar 	int txq_sdirty;			/* dirty Tx jobs */
    353  1.356  knakahar 
    354  1.356  knakahar 	/* These 4 variables are used only on the 82547. */
    355  1.356  knakahar 	int txq_fifo_size;		/* Tx FIFO size */
    356  1.356  knakahar 	int txq_fifo_head;		/* current head of FIFO */
    357  1.356  knakahar 	uint32_t txq_fifo_addr;		/* internal address of start of FIFO */
    358  1.356  knakahar 	int txq_fifo_stall;		/* Tx FIFO is stalled */
    359  1.356  knakahar 
    360  1.400  knakahar 	/*
    361  1.403  knakahar 	 * When ncpu > number of Tx queues, a Tx queue is shared by multiple
    362  1.403  knakahar 	 * CPUs. This queue intermediate them without block.
    363  1.403  knakahar 	 */
    364  1.403  knakahar 	pcq_t *txq_interq;
    365  1.403  knakahar 
    366  1.403  knakahar 	/*
    367  1.400  knakahar 	 * NEWQUEUE devices must use not ifp->if_flags but txq->txq_flags
    368  1.400  knakahar 	 * to manage Tx H/W queue's busy flag.
    369  1.400  knakahar 	 */
    370  1.400  knakahar 	int txq_flags;			/* flags for H/W queue, see below */
    371  1.401  knakahar #define	WM_TXQ_NO_SPACE	0x1
    372  1.400  knakahar 
    373  1.429  knakahar 	bool txq_stopping;
    374  1.429  knakahar 
    375  1.576   msaitoh 	bool txq_sending;
    376  1.562  knakahar 	time_t txq_lastsent;
    377  1.562  knakahar 
    378  1.495  knakahar 	uint32_t txq_packets;		/* for AIM */
    379  1.495  knakahar 	uint32_t txq_bytes;		/* for AIM */
    380  1.417  knakahar #ifdef WM_EVENT_COUNTERS
    381  1.586   msaitoh 	/* TX event counters */
    382  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, txsstall)    /* Stalled due to no txs */
    383  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, txdstall)    /* Stalled due to no txd */
    384  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, fifo_stall)  /* FIFO stalls (82547) */
    385  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, txdw)	    /* Tx descriptor interrupts */
    386  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, txqe)	    /* Tx queue empty interrupts */
    387  1.586   msaitoh 					    /* XXX not used? */
    388  1.586   msaitoh 
    389  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, ipsum)	    /* IP checksums comp. */
    390  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, tusum)	    /* TCP/UDP cksums comp. */
    391  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, tusum6)	    /* TCP/UDP v6 cksums comp. */
    392  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, tso)	    /* TCP seg offload (IPv4) */
    393  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, tso6)	    /* TCP seg offload (IPv6) */
    394  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, tsopain)     /* Painful header manip. for TSO */
    395  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, pcqdrop)	    /* Pkt dropped in pcq */
    396  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, descdrop)    /* Pkt dropped in MAC desc ring */
    397  1.587   msaitoh 					    /* other than toomanyseg */
    398  1.417  knakahar 
    399  1.587   msaitoh 	WM_Q_EVCNT_DEFINE(txq, toomanyseg)  /* Pkt dropped(toomany DMA segs) */
    400  1.587   msaitoh 	WM_Q_EVCNT_DEFINE(txq, defrag)	    /* m_defrag() */
    401  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(txq, underrun)    /* Tx underrun */
    402  1.417  knakahar 
    403  1.417  knakahar 	char txq_txseg_evcnt_names[WM_NTXSEGS][sizeof("txqXXtxsegXXX")];
    404  1.417  knakahar 	struct evcnt txq_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    405  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
    406  1.356  knakahar };
    407  1.356  knakahar 
    408  1.356  knakahar struct wm_rxqueue {
    409  1.357  knakahar 	kmutex_t *rxq_lock;		/* lock for rx operations */
    410  1.356  knakahar 
    411  1.405  knakahar 	struct wm_softc *rxq_sc;	/* shortcut (skip struct wm_queue) */
    412  1.364  knakahar 
    413  1.356  knakahar 	/* Software state for the receive descriptors. */
    414  1.466  knakahar 	struct wm_rxsoft rxq_soft[WM_NRXDESC];
    415  1.356  knakahar 
    416  1.356  knakahar 	/* RX control data structures. */
    417  1.466  knakahar 	int rxq_ndesc;			/* must be a power of two */
    418  1.466  knakahar 	size_t rxq_descsize;		/* a rx descriptor size */
    419  1.466  knakahar 	rxdescs_t *rxq_descs_u;
    420  1.356  knakahar 	bus_dmamap_t rxq_desc_dmamap;	/* control data DMA map */
    421  1.356  knakahar 	bus_dma_segment_t rxq_desc_seg;	/* control data segment */
    422  1.356  knakahar 	int rxq_desc_rseg;		/* real number of control segment */
    423  1.356  knakahar #define	rxq_desc_dma	rxq_desc_dmamap->dm_segs[0].ds_addr
    424  1.466  knakahar #define	rxq_descs	rxq_descs_u->sctxu_rxdescs
    425  1.466  knakahar #define	rxq_ext_descs	rxq_descs_u->sctxu_ext_rxdescs
    426  1.466  knakahar #define	rxq_nq_descs	rxq_descs_u->sctxu_nq_rxdescs
    427  1.356  knakahar 
    428  1.356  knakahar 	bus_addr_t rxq_rdt_reg;		/* offset of RDT register */
    429  1.356  knakahar 
    430  1.388   msaitoh 	int rxq_ptr;			/* next ready Rx desc/queue ent */
    431  1.356  knakahar 	int rxq_discard;
    432  1.356  knakahar 	int rxq_len;
    433  1.356  knakahar 	struct mbuf *rxq_head;
    434  1.356  knakahar 	struct mbuf *rxq_tail;
    435  1.356  knakahar 	struct mbuf **rxq_tailp;
    436  1.356  knakahar 
    437  1.429  knakahar 	bool rxq_stopping;
    438  1.429  knakahar 
    439  1.495  knakahar 	uint32_t rxq_packets;		/* for AIM */
    440  1.495  knakahar 	uint32_t rxq_bytes;		/* for AIM */
    441  1.417  knakahar #ifdef WM_EVENT_COUNTERS
    442  1.586   msaitoh 	/* RX event counters */
    443  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(rxq, intr);	/* Interrupts */
    444  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(rxq, defer);	/* Rx deferred processing */
    445  1.417  knakahar 
    446  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(rxq, ipsum);	/* IP checksums checked */
    447  1.586   msaitoh 	WM_Q_EVCNT_DEFINE(rxq, tusum);	/* TCP/UDP cksums checked */
    448  1.417  knakahar #endif
    449  1.356  knakahar };
    450  1.356  knakahar 
    451  1.405  knakahar struct wm_queue {
    452  1.573   msaitoh 	int wmq_id;			/* index of TX/RX queues */
    453  1.405  knakahar 	int wmq_intr_idx;		/* index of MSI-X tables */
    454  1.405  knakahar 
    455  1.490  knakahar 	uint32_t wmq_itr;		/* interrupt interval per queue. */
    456  1.495  knakahar 	bool wmq_set_itr;
    457  1.490  knakahar 
    458  1.405  knakahar 	struct wm_txqueue wmq_txq;
    459  1.405  knakahar 	struct wm_rxqueue wmq_rxq;
    460  1.484  knakahar 
    461  1.484  knakahar 	void *wmq_si;
    462  1.405  knakahar };
    463  1.405  knakahar 
    464  1.424   msaitoh struct wm_phyop {
    465  1.424   msaitoh 	int (*acquire)(struct wm_softc *);
    466  1.424   msaitoh 	void (*release)(struct wm_softc *);
    467  1.597   msaitoh 	int (*readreg_locked)(device_t, int, int, uint16_t *);
    468  1.597   msaitoh 	int (*writereg_locked)(device_t, int, int, uint16_t);
    469  1.447   msaitoh 	int reset_delay_us;
    470  1.424   msaitoh };
    471  1.424   msaitoh 
    472  1.530   msaitoh struct wm_nvmop {
    473  1.530   msaitoh 	int (*acquire)(struct wm_softc *);
    474  1.530   msaitoh 	void (*release)(struct wm_softc *);
    475  1.530   msaitoh 	int (*read)(struct wm_softc *, int, int, uint16_t *);
    476  1.530   msaitoh };
    477  1.530   msaitoh 
    478    1.1   thorpej /*
    479    1.1   thorpej  * Software state per device.
    480    1.1   thorpej  */
    481    1.1   thorpej struct wm_softc {
    482  1.160  christos 	device_t sc_dev;		/* generic device information */
    483    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    484    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    485  1.204   msaitoh 	bus_size_t sc_ss;		/* bus space size */
    486   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    487   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    488  1.212  jakllsch 	bus_size_t sc_ios;		/* I/O space size */
    489  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    490  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    491  1.336   msaitoh 	bus_size_t sc_flashs;		/* flash registers space size */
    492  1.392   msaitoh 	off_t sc_flashreg_offset;	/*
    493  1.392   msaitoh 					 * offset to flash registers from
    494  1.392   msaitoh 					 * start of BAR
    495  1.392   msaitoh 					 */
    496    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    497  1.199   msaitoh 
    498    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    499  1.199   msaitoh 	struct mii_data sc_mii;		/* MII/media information */
    500  1.199   msaitoh 
    501  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    502  1.123  jmcneill 	pcitag_t sc_pcitag;
    503  1.199   msaitoh 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    504  1.281   msaitoh 	int sc_pcixe_capoff;		/* PCI[Xe] capability reg offset */
    505    1.1   thorpej 
    506  1.304   msaitoh 	uint16_t sc_pcidevid;		/* PCI device ID */
    507  1.192   msaitoh 	wm_chip_type sc_type;		/* MAC type */
    508  1.192   msaitoh 	int sc_rev;			/* MAC revision */
    509  1.192   msaitoh 	wm_phy_type sc_phytype;		/* PHY type */
    510  1.292   msaitoh 	uint32_t sc_mediatype;		/* Media type (Copper, Fiber, SERDES)*/
    511  1.311   msaitoh #define	WM_MEDIATYPE_UNKNOWN		0x00
    512  1.311   msaitoh #define	WM_MEDIATYPE_FIBER		0x01
    513  1.311   msaitoh #define	WM_MEDIATYPE_COPPER		0x02
    514  1.311   msaitoh #define	WM_MEDIATYPE_SERDES		0x03 /* Internal SERDES */
    515  1.199   msaitoh 	int sc_funcid;			/* unit number of the chip (0 to 3) */
    516    1.1   thorpej 	int sc_flags;			/* flags; see below */
    517  1.179   msaitoh 	int sc_if_flags;		/* last if_flags */
    518  1.614   msaitoh 	int sc_ec_capenable;		/* last ec_capenable */
    519   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    520  1.614   msaitoh 	uint16_t eee_lp_ability;	/* EEE link partner's ability */
    521  1.199   msaitoh 	int sc_align_tweak;
    522    1.1   thorpej 
    523  1.335   msaitoh 	void *sc_ihs[WM_MAX_NINTR];	/*
    524  1.335   msaitoh 					 * interrupt cookie.
    525  1.507  knakahar 					 * - legacy and msi use sc_ihs[0] only
    526  1.507  knakahar 					 * - msix use sc_ihs[0] to sc_ihs[nintrs-1]
    527  1.507  knakahar 					 */
    528  1.507  knakahar 	pci_intr_handle_t *sc_intrs;	/*
    529  1.507  knakahar 					 * legacy and msi use sc_intrs[0] only
    530  1.507  knakahar 					 * msix use sc_intrs[0] to sc_ihs[nintrs-1]
    531  1.335   msaitoh 					 */
    532  1.335   msaitoh 	int sc_nintrs;			/* number of interrupts */
    533  1.335   msaitoh 
    534  1.364  knakahar 	int sc_link_intr_idx;		/* index of MSI-X tables */
    535  1.364  knakahar 
    536  1.199   msaitoh 	callout_t sc_tick_ch;		/* tick callout */
    537  1.429  knakahar 	bool sc_core_stopping;
    538    1.1   thorpej 
    539  1.328   msaitoh 	int sc_nvm_ver_major;
    540  1.328   msaitoh 	int sc_nvm_ver_minor;
    541  1.350   msaitoh 	int sc_nvm_ver_build;
    542  1.294   msaitoh 	int sc_nvm_addrbits;		/* NVM address bits */
    543  1.328   msaitoh 	unsigned int sc_nvm_wordsize;	/* NVM word size */
    544  1.199   msaitoh 	int sc_ich8_flash_base;
    545  1.199   msaitoh 	int sc_ich8_flash_bank_size;
    546  1.199   msaitoh 	int sc_nvm_k1_enabled;
    547   1.42   thorpej 
    548  1.405  knakahar 	int sc_nqueues;
    549  1.405  knakahar 	struct wm_queue *sc_queue;
    550  1.557  knakahar 	u_int sc_tx_process_limit;	/* Tx processing repeat limit in softint */
    551  1.557  knakahar 	u_int sc_tx_intr_process_limit;	/* Tx processing repeat limit in H/W intr */
    552  1.493  knakahar 	u_int sc_rx_process_limit;	/* Rx processing repeat limit in softint */
    553  1.493  knakahar 	u_int sc_rx_intr_process_limit;	/* Rx processing repeat limit in H/W intr */
    554    1.1   thorpej 
    555  1.404  knakahar 	int sc_affinity_offset;
    556  1.404  knakahar 
    557    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    558    1.1   thorpej 	/* Event counters. */
    559    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    560    1.1   thorpej 
    561  1.582   msaitoh 	/* WM_T_82542_2_1 only */
    562   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    563   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    564   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    565   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    566   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    567    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    568    1.1   thorpej 
    569  1.356  knakahar 	/* This variable are used only on the 82547. */
    570  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    571   1.78   thorpej 
    572    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    573    1.1   thorpej #if 0
    574    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    575    1.1   thorpej #endif
    576    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    577  1.490  knakahar 	uint32_t sc_itr_init;		/* prototype intr throttling reg */
    578    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    579    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    580    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    581    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    582   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    583   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    584    1.1   thorpej 
    585    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    586  1.325   msaitoh 	int sc_tbi_serdes_anegticks;	/* autonegotiation ticks */
    587  1.325   msaitoh 	int sc_tbi_serdes_ticks;	/* tbi ticks */
    588    1.1   thorpej 
    589    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    590   1.21    itojun 
    591  1.224       tls 	krndsource_t rnd_source;	/* random source */
    592  1.272     ozaki 
    593  1.424   msaitoh 	struct if_percpuq *sc_ipq;	/* softint-based input queues */
    594  1.424   msaitoh 
    595  1.357  knakahar 	kmutex_t *sc_core_lock;		/* lock for softc operations */
    596  1.424   msaitoh 	kmutex_t *sc_ich_phymtx;	/*
    597  1.424   msaitoh 					 * 82574/82583/ICH/PCH specific PHY
    598  1.424   msaitoh 					 * mutex. For 82574/82583, the mutex
    599  1.424   msaitoh 					 * is used for both PHY and NVM.
    600  1.424   msaitoh 					 */
    601  1.423   msaitoh 	kmutex_t *sc_ich_nvmmtx;	/* ICH/PCH specific NVM mutex */
    602  1.391     ozaki 
    603  1.424   msaitoh 	struct wm_phyop phy;
    604  1.530   msaitoh 	struct wm_nvmop nvm;
    605    1.1   thorpej };
    606    1.1   thorpej 
    607  1.357  knakahar #define WM_CORE_LOCK(_sc)	if ((_sc)->sc_core_lock) mutex_enter((_sc)->sc_core_lock)
    608  1.357  knakahar #define WM_CORE_UNLOCK(_sc)	if ((_sc)->sc_core_lock) mutex_exit((_sc)->sc_core_lock)
    609  1.357  knakahar #define WM_CORE_LOCKED(_sc)	(!(_sc)->sc_core_lock || mutex_owned((_sc)->sc_core_lock))
    610  1.272     ozaki 
    611  1.356  knakahar #define	WM_RXCHAIN_RESET(rxq)						\
    612    1.1   thorpej do {									\
    613  1.356  knakahar 	(rxq)->rxq_tailp = &(rxq)->rxq_head;				\
    614  1.356  knakahar 	*(rxq)->rxq_tailp = NULL;					\
    615  1.356  knakahar 	(rxq)->rxq_len = 0;						\
    616    1.1   thorpej } while (/*CONSTCOND*/0)
    617    1.1   thorpej 
    618  1.356  knakahar #define	WM_RXCHAIN_LINK(rxq, m)						\
    619    1.1   thorpej do {									\
    620  1.356  knakahar 	*(rxq)->rxq_tailp = (rxq)->rxq_tail = (m);			\
    621  1.356  knakahar 	(rxq)->rxq_tailp = &(m)->m_next;				\
    622    1.1   thorpej } while (/*CONSTCOND*/0)
    623    1.1   thorpej 
    624    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    625    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    626   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    627  1.417  knakahar 
    628  1.417  knakahar #define WM_Q_EVCNT_INCR(qname, evname)			\
    629  1.417  knakahar 	WM_EVCNT_INCR(&(qname)->qname##_ev_##evname)
    630  1.417  knakahar #define WM_Q_EVCNT_ADD(qname, evname, val)		\
    631  1.417  knakahar 	WM_EVCNT_ADD(&(qname)->qname##_ev_##evname, (val))
    632  1.417  knakahar #else /* !WM_EVENT_COUNTERS */
    633    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    634   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    635  1.417  knakahar 
    636  1.417  knakahar #define WM_Q_EVCNT_INCR(qname, evname)		/* nothing */
    637  1.417  knakahar #define WM_Q_EVCNT_ADD(qname, evname, val)	/* nothing */
    638  1.417  knakahar #endif /* !WM_EVENT_COUNTERS */
    639    1.1   thorpej 
    640    1.1   thorpej #define	CSR_READ(sc, reg)						\
    641    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    642    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    643    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    644   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    645   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    646    1.1   thorpej 
    647  1.392   msaitoh #define ICH8_FLASH_READ32(sc, reg)					\
    648  1.392   msaitoh 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh,		\
    649  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset)
    650  1.392   msaitoh #define ICH8_FLASH_WRITE32(sc, reg, data)				\
    651  1.392   msaitoh 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh,		\
    652  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset, (data))
    653  1.392   msaitoh 
    654  1.392   msaitoh #define ICH8_FLASH_READ16(sc, reg)					\
    655  1.392   msaitoh 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh,		\
    656  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset)
    657  1.392   msaitoh #define ICH8_FLASH_WRITE16(sc, reg, data)				\
    658  1.392   msaitoh 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh,		\
    659  1.392   msaitoh 	    (reg) + sc->sc_flashreg_offset, (data))
    660  1.139    bouyer 
    661  1.398  knakahar #define	WM_CDTXADDR(txq, x)	((txq)->txq_desc_dma + WM_CDTXOFF((txq), (x)))
    662  1.466  knakahar #define	WM_CDRXADDR(rxq, x)	((rxq)->rxq_desc_dma + WM_CDRXOFF((rxq), (x)))
    663    1.1   thorpej 
    664  1.356  knakahar #define	WM_CDTXADDR_LO(txq, x)	(WM_CDTXADDR((txq), (x)) & 0xffffffffU)
    665  1.356  knakahar #define	WM_CDTXADDR_HI(txq, x)						\
    666   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    667  1.356  knakahar 	 (uint64_t)WM_CDTXADDR((txq), (x)) >> 32 : 0)
    668   1.69   thorpej 
    669  1.356  knakahar #define	WM_CDRXADDR_LO(rxq, x)	(WM_CDRXADDR((rxq), (x)) & 0xffffffffU)
    670  1.356  knakahar #define	WM_CDRXADDR_HI(rxq, x)						\
    671   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    672  1.356  knakahar 	 (uint64_t)WM_CDRXADDR((rxq), (x)) >> 32 : 0)
    673   1.69   thorpej 
    674  1.280   msaitoh /*
    675  1.280   msaitoh  * Register read/write functions.
    676  1.280   msaitoh  * Other than CSR_{READ|WRITE}().
    677  1.280   msaitoh  */
    678  1.280   msaitoh #if 0
    679  1.280   msaitoh static inline uint32_t wm_io_read(struct wm_softc *, int);
    680  1.280   msaitoh #endif
    681  1.280   msaitoh static inline void wm_io_write(struct wm_softc *, int, uint32_t);
    682  1.280   msaitoh static inline void wm_82575_write_8bit_ctlr_reg(struct wm_softc *, uint32_t,
    683  1.582   msaitoh     uint32_t, uint32_t);
    684  1.280   msaitoh static inline void wm_set_dma_addr(volatile wiseman_addr_t *, bus_addr_t);
    685  1.280   msaitoh 
    686  1.280   msaitoh /*
    687  1.352  knakahar  * Descriptor sync/init functions.
    688  1.352  knakahar  */
    689  1.362  knakahar static inline void wm_cdtxsync(struct wm_txqueue *, int, int, int);
    690  1.362  knakahar static inline void wm_cdrxsync(struct wm_rxqueue *, int, int);
    691  1.362  knakahar static inline void wm_init_rxdesc(struct wm_rxqueue *, int);
    692  1.352  knakahar 
    693  1.352  knakahar /*
    694  1.280   msaitoh  * Device driver interface functions and commonly used functions.
    695  1.280   msaitoh  * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
    696  1.280   msaitoh  */
    697  1.280   msaitoh static const struct wm_product *wm_lookup(const struct pci_attach_args *);
    698  1.280   msaitoh static int	wm_match(device_t, cfdata_t, void *);
    699  1.280   msaitoh static void	wm_attach(device_t, device_t, void *);
    700  1.280   msaitoh static int	wm_detach(device_t, int);
    701  1.280   msaitoh static bool	wm_suspend(device_t, const pmf_qual_t *);
    702  1.280   msaitoh static bool	wm_resume(device_t, const pmf_qual_t *);
    703   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    704  1.573   msaitoh static void	wm_watchdog_txq(struct ifnet *, struct wm_txqueue *,
    705  1.573   msaitoh     uint16_t *);
    706  1.573   msaitoh static void	wm_watchdog_txq_locked(struct ifnet *, struct wm_txqueue *,
    707  1.573   msaitoh     uint16_t *);
    708  1.280   msaitoh static void	wm_tick(void *);
    709  1.213   msaitoh static int	wm_ifflags_cb(struct ethercom *);
    710  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    711  1.280   msaitoh /* MAC address related */
    712  1.306   msaitoh static uint16_t	wm_check_alt_mac_addr(struct wm_softc *);
    713  1.280   msaitoh static int	wm_read_mac_addr(struct wm_softc *, uint8_t *);
    714  1.280   msaitoh static void	wm_set_ral(struct wm_softc *, const uint8_t *, int);
    715  1.280   msaitoh static uint32_t	wm_mchash(struct wm_softc *, const uint8_t *);
    716  1.610   msaitoh static int	wm_rar_count(struct wm_softc *);
    717  1.280   msaitoh static void	wm_set_filter(struct wm_softc *);
    718  1.280   msaitoh /* Reset and init related */
    719  1.280   msaitoh static void	wm_set_vlan(struct wm_softc *);
    720  1.280   msaitoh static void	wm_set_pcie_completion_timeout(struct wm_softc *);
    721  1.280   msaitoh static void	wm_get_auto_rd_done(struct wm_softc *);
    722  1.280   msaitoh static void	wm_lan_init_done(struct wm_softc *);
    723  1.280   msaitoh static void	wm_get_cfg_done(struct wm_softc *);
    724  1.617   msaitoh static int	wm_phy_post_reset(struct wm_softc *);
    725  1.597   msaitoh static int	wm_write_smbus_addr(struct wm_softc *);
    726  1.617   msaitoh static int	wm_init_lcd_from_nvm(struct wm_softc *);
    727  1.600   msaitoh static int	wm_oem_bits_config_ich8lan(struct wm_softc *, bool);
    728  1.312   msaitoh static void	wm_initialize_hardware_bits(struct wm_softc *);
    729  1.320   msaitoh static uint32_t	wm_rxpbs_adjust_82580(uint32_t);
    730  1.603   msaitoh static int	wm_reset_phy(struct wm_softc *);
    731  1.443   msaitoh static void	wm_flush_desc_rings(struct wm_softc *);
    732  1.280   msaitoh static void	wm_reset(struct wm_softc *);
    733  1.362  knakahar static int	wm_add_rxbuf(struct wm_rxqueue *, int);
    734  1.362  knakahar static void	wm_rxdrain(struct wm_rxqueue *);
    735  1.365  knakahar static void	wm_init_rss(struct wm_softc *);
    736  1.371   msaitoh static void	wm_adjust_qnum(struct wm_softc *, int);
    737  1.502  knakahar static inline bool	wm_is_using_msix(struct wm_softc *);
    738  1.502  knakahar static inline bool	wm_is_using_multiqueue(struct wm_softc *);
    739  1.501  knakahar static int	wm_softint_establish(struct wm_softc *, int, int);
    740  1.371   msaitoh static int	wm_setup_legacy(struct wm_softc *);
    741  1.371   msaitoh static int	wm_setup_msix(struct wm_softc *);
    742   1.47   thorpej static int	wm_init(struct ifnet *);
    743  1.272     ozaki static int	wm_init_locked(struct ifnet *);
    744  1.537  knakahar static void	wm_unset_stopping_flags(struct wm_softc *);
    745  1.537  knakahar static void	wm_set_stopping_flags(struct wm_softc *);
    746   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    747  1.272     ozaki static void	wm_stop_locked(struct ifnet *, int);
    748  1.280   msaitoh static void	wm_dump_mbuf_chain(struct wm_softc *, struct mbuf *);
    749  1.280   msaitoh static void	wm_82547_txfifo_stall(void *);
    750  1.280   msaitoh static int	wm_82547_txfifo_bugchk(struct wm_softc *, struct mbuf *);
    751  1.491  knakahar static void	wm_itrs_writereg(struct wm_softc *, struct wm_queue *);
    752  1.353  knakahar /* DMA related */
    753  1.362  knakahar static int	wm_alloc_tx_descs(struct wm_softc *, struct wm_txqueue *);
    754  1.362  knakahar static void	wm_free_tx_descs(struct wm_softc *, struct wm_txqueue *);
    755  1.362  knakahar static void	wm_init_tx_descs(struct wm_softc *, struct wm_txqueue *);
    756  1.405  knakahar static void	wm_init_tx_regs(struct wm_softc *, struct wm_queue *,
    757  1.405  knakahar     struct wm_txqueue *);
    758  1.362  knakahar static int	wm_alloc_rx_descs(struct wm_softc *, struct wm_rxqueue *);
    759  1.362  knakahar static void	wm_free_rx_descs(struct wm_softc *, struct wm_rxqueue *);
    760  1.405  knakahar static void	wm_init_rx_regs(struct wm_softc *, struct wm_queue *,
    761  1.405  knakahar     struct wm_rxqueue *);
    762  1.362  knakahar static int	wm_alloc_tx_buffer(struct wm_softc *, struct wm_txqueue *);
    763  1.362  knakahar static void	wm_free_tx_buffer(struct wm_softc *, struct wm_txqueue *);
    764  1.362  knakahar static void	wm_init_tx_buffer(struct wm_softc *, struct wm_txqueue *);
    765  1.362  knakahar static int	wm_alloc_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
    766  1.362  knakahar static void	wm_free_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
    767  1.362  knakahar static int	wm_init_rx_buffer(struct wm_softc *, struct wm_rxqueue *);
    768  1.405  knakahar static void	wm_init_tx_queue(struct wm_softc *, struct wm_queue *,
    769  1.405  knakahar     struct wm_txqueue *);
    770  1.405  knakahar static int	wm_init_rx_queue(struct wm_softc *, struct wm_queue *,
    771  1.405  knakahar     struct wm_rxqueue *);
    772  1.353  knakahar static int	wm_alloc_txrx_queues(struct wm_softc *);
    773  1.353  knakahar static void	wm_free_txrx_queues(struct wm_softc *);
    774  1.355  knakahar static int	wm_init_txrx_queues(struct wm_softc *);
    775  1.280   msaitoh /* Start */
    776  1.498  knakahar static int	wm_tx_offload(struct wm_softc *, struct wm_txqueue *,
    777  1.498  knakahar     struct wm_txsoft *, uint32_t *, uint8_t *);
    778  1.454  knakahar static inline int	wm_select_txqueue(struct ifnet *, struct mbuf *);
    779  1.280   msaitoh static void	wm_start(struct ifnet *);
    780  1.280   msaitoh static void	wm_start_locked(struct ifnet *);
    781  1.454  knakahar static int	wm_transmit(struct ifnet *, struct mbuf *);
    782  1.454  knakahar static void	wm_transmit_locked(struct ifnet *, struct wm_txqueue *);
    783  1.573   msaitoh static void	wm_send_common_locked(struct ifnet *, struct wm_txqueue *,
    784  1.573   msaitoh     bool);
    785  1.403  knakahar static int	wm_nq_tx_offload(struct wm_softc *, struct wm_txqueue *,
    786  1.403  knakahar     struct wm_txsoft *, uint32_t *, uint32_t *, bool *);
    787  1.280   msaitoh static void	wm_nq_start(struct ifnet *);
    788  1.280   msaitoh static void	wm_nq_start_locked(struct ifnet *);
    789  1.403  knakahar static int	wm_nq_transmit(struct ifnet *, struct mbuf *);
    790  1.403  knakahar static void	wm_nq_transmit_locked(struct ifnet *, struct wm_txqueue *);
    791  1.573   msaitoh static void	wm_nq_send_common_locked(struct ifnet *, struct wm_txqueue *,
    792  1.573   msaitoh     bool);
    793  1.481  knakahar static void	wm_deferred_start_locked(struct wm_txqueue *);
    794  1.484  knakahar static void	wm_handle_queue(void *);
    795  1.280   msaitoh /* Interrupt */
    796  1.563  knakahar static bool	wm_txeof(struct wm_txqueue *, u_int);
    797  1.563  knakahar static bool	wm_rxeof(struct wm_rxqueue *, u_int);
    798  1.280   msaitoh static void	wm_linkintr_gmii(struct wm_softc *, uint32_t);
    799  1.280   msaitoh static void	wm_linkintr_tbi(struct wm_softc *, uint32_t);
    800  1.325   msaitoh static void	wm_linkintr_serdes(struct wm_softc *, uint32_t);
    801   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    802  1.335   msaitoh static int	wm_intr_legacy(void *);
    803  1.480  knakahar static inline void	wm_txrxintr_disable(struct wm_queue *);
    804  1.480  knakahar static inline void	wm_txrxintr_enable(struct wm_queue *);
    805  1.495  knakahar static void	wm_itrs_calculate(struct wm_softc *, struct wm_queue *);
    806  1.405  knakahar static int	wm_txrxintr_msix(void *);
    807  1.335   msaitoh static int	wm_linkintr_msix(void *);
    808    1.1   thorpej 
    809  1.280   msaitoh /*
    810  1.280   msaitoh  * Media related.
    811  1.292   msaitoh  * GMII, SGMII, TBI, SERDES and SFP.
    812  1.280   msaitoh  */
    813  1.325   msaitoh /* Common */
    814  1.325   msaitoh static void	wm_tbi_serdes_set_linkled(struct wm_softc *);
    815  1.280   msaitoh /* GMII related */
    816   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    817  1.573   msaitoh static void	wm_gmii_setup_phytype(struct wm_softc *, uint32_t, uint16_t);
    818  1.280   msaitoh static int	wm_get_phy_id_82575(struct wm_softc *);
    819  1.280   msaitoh static void	wm_gmii_mediainit(struct wm_softc *, pci_product_id_t);
    820  1.324   msaitoh static int	wm_gmii_mediachange(struct ifnet *);
    821  1.280   msaitoh static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    822  1.280   msaitoh static void	wm_i82543_mii_sendbits(struct wm_softc *, uint32_t, int);
    823  1.617   msaitoh static uint16_t	wm_i82543_mii_recvbits(struct wm_softc *);
    824  1.617   msaitoh static int	wm_gmii_i82543_readreg(device_t, int, int, uint16_t *);
    825  1.617   msaitoh static int	wm_gmii_i82543_writereg(device_t, int, int, uint16_t);
    826  1.617   msaitoh static int	wm_gmii_mdic_readreg(device_t, int, int, uint16_t *);
    827  1.617   msaitoh static int	wm_gmii_mdic_writereg(device_t, int, int, uint16_t);
    828  1.617   msaitoh static int	wm_gmii_i82544_readreg(device_t, int, int, uint16_t *);
    829  1.597   msaitoh static int	wm_gmii_i82544_readreg_locked(device_t, int, int, uint16_t *);
    830  1.617   msaitoh static int	wm_gmii_i82544_writereg(device_t, int, int, uint16_t);
    831  1.597   msaitoh static int	wm_gmii_i82544_writereg_locked(device_t, int, int, uint16_t);
    832  1.617   msaitoh static int	wm_gmii_i80003_readreg(device_t, int, int, uint16_t *);
    833  1.617   msaitoh static int	wm_gmii_i80003_writereg(device_t, int, int, uint16_t);
    834  1.617   msaitoh static int	wm_gmii_bm_readreg(device_t, int, int, uint16_t *);
    835  1.617   msaitoh static int	wm_gmii_bm_writereg(device_t, int, int, uint16_t);
    836  1.610   msaitoh static int	wm_enable_phy_wakeup_reg_access_bm(device_t, uint16_t *);
    837  1.610   msaitoh static int	wm_disable_phy_wakeup_reg_access_bm(device_t, uint16_t *);
    838  1.610   msaitoh static int	wm_access_phy_wakeup_reg_bm(device_t, int, int16_t *, int,
    839  1.610   msaitoh 	bool);
    840  1.617   msaitoh static int	wm_gmii_hv_readreg(device_t, int, int, uint16_t *);
    841  1.597   msaitoh static int	wm_gmii_hv_readreg_locked(device_t, int, int, uint16_t *);
    842  1.617   msaitoh static int	wm_gmii_hv_writereg(device_t, int, int, uint16_t);
    843  1.597   msaitoh static int	wm_gmii_hv_writereg_locked(device_t, int, int, uint16_t);
    844  1.617   msaitoh static int	wm_gmii_82580_readreg(device_t, int, int, uint16_t *);
    845  1.617   msaitoh static int	wm_gmii_82580_writereg(device_t, int, int, uint16_t);
    846  1.617   msaitoh static int	wm_gmii_gs40g_readreg(device_t, int, int, uint16_t *);
    847  1.617   msaitoh static int	wm_gmii_gs40g_writereg(device_t, int, int, uint16_t);
    848  1.280   msaitoh static void	wm_gmii_statchg(struct ifnet *);
    849  1.453   msaitoh /*
    850  1.453   msaitoh  * kumeran related (80003, ICH* and PCH*).
    851  1.453   msaitoh  * These functions are not for accessing MII registers but for accessing
    852  1.453   msaitoh  * kumeran specific registers.
    853  1.453   msaitoh  */
    854  1.531   msaitoh static int	wm_kmrn_readreg(struct wm_softc *, int, uint16_t *);
    855  1.531   msaitoh static int	wm_kmrn_readreg_locked(struct wm_softc *, int, uint16_t *);
    856  1.531   msaitoh static int	wm_kmrn_writereg(struct wm_softc *, int, uint16_t);
    857  1.531   msaitoh static int	wm_kmrn_writereg_locked(struct wm_softc *, int, uint16_t);
    858  1.614   msaitoh /* EMI register related */
    859  1.614   msaitoh static int	wm_access_emi_reg_locked(device_t, int, uint16_t *, bool);
    860  1.614   msaitoh static int	wm_read_emi_reg_locked(device_t, int, uint16_t *);
    861  1.614   msaitoh static int	wm_write_emi_reg_locked(device_t, int, uint16_t);
    862  1.280   msaitoh /* SGMII */
    863  1.265   msaitoh static bool	wm_sgmii_uses_mdio(struct wm_softc *);
    864  1.617   msaitoh static int	wm_sgmii_readreg(device_t, int, int, uint16_t *);
    865  1.614   msaitoh static int	wm_sgmii_readreg_locked(device_t, int, int, uint16_t *);
    866  1.617   msaitoh static int	wm_sgmii_writereg(device_t, int, int, uint16_t);
    867  1.614   msaitoh static int	wm_sgmii_writereg_locked(device_t, int, int, uint16_t);
    868  1.280   msaitoh /* TBI related */
    869  1.584   msaitoh static bool	wm_tbi_havesignal(struct wm_softc *, uint32_t);
    870  1.280   msaitoh static void	wm_tbi_mediainit(struct wm_softc *);
    871  1.324   msaitoh static int	wm_tbi_mediachange(struct ifnet *);
    872  1.280   msaitoh static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    873  1.325   msaitoh static int	wm_check_for_link(struct wm_softc *);
    874  1.325   msaitoh static void	wm_tbi_tick(struct wm_softc *);
    875  1.325   msaitoh /* SERDES related */
    876  1.325   msaitoh static void	wm_serdes_power_up_link_82575(struct wm_softc *);
    877  1.325   msaitoh static int	wm_serdes_mediachange(struct ifnet *);
    878  1.325   msaitoh static void	wm_serdes_mediastatus(struct ifnet *, struct ifmediareq *);
    879  1.325   msaitoh static void	wm_serdes_tick(struct wm_softc *);
    880  1.292   msaitoh /* SFP related */
    881  1.295   msaitoh static int	wm_sfp_read_data_byte(struct wm_softc *, uint16_t, uint8_t *);
    882  1.295   msaitoh static uint32_t	wm_sfp_get_media_type(struct wm_softc *);
    883  1.167   msaitoh 
    884  1.280   msaitoh /*
    885  1.280   msaitoh  * NVM related.
    886  1.280   msaitoh  * Microwire, SPI (w/wo EERD) and Flash.
    887  1.280   msaitoh  */
    888  1.294   msaitoh /* Misc functions */
    889  1.280   msaitoh static void	wm_eeprom_sendbits(struct wm_softc *, uint32_t, int);
    890  1.280   msaitoh static void	wm_eeprom_recvbits(struct wm_softc *, uint32_t *, int);
    891  1.294   msaitoh static int	wm_nvm_set_addrbits_size_eecd(struct wm_softc *);
    892  1.280   msaitoh /* Microwire */
    893  1.280   msaitoh static int	wm_nvm_read_uwire(struct wm_softc *, int, int, uint16_t *);
    894  1.280   msaitoh /* SPI */
    895  1.280   msaitoh static int	wm_nvm_ready_spi(struct wm_softc *);
    896  1.280   msaitoh static int	wm_nvm_read_spi(struct wm_softc *, int, int, uint16_t *);
    897  1.280   msaitoh /* Using with EERD */
    898  1.280   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    899  1.280   msaitoh static int	wm_nvm_read_eerd(struct wm_softc *, int, int, uint16_t *);
    900  1.280   msaitoh /* Flash */
    901  1.280   msaitoh static int	wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *,
    902  1.280   msaitoh     unsigned int *);
    903  1.280   msaitoh static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    904  1.280   msaitoh static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    905  1.280   msaitoh static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t, uint32_t,
    906  1.582   msaitoh     uint32_t *);
    907  1.280   msaitoh static int32_t	wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
    908  1.280   msaitoh static int32_t	wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
    909  1.392   msaitoh static int32_t	wm_read_ich8_dword(struct wm_softc *, uint32_t, uint32_t *);
    910  1.280   msaitoh static int	wm_nvm_read_ich8(struct wm_softc *, int, int, uint16_t *);
    911  1.392   msaitoh static int	wm_nvm_read_spt(struct wm_softc *, int, int, uint16_t *);
    912  1.321   msaitoh /* iNVM */
    913  1.321   msaitoh static int	wm_nvm_read_word_invm(struct wm_softc *, uint16_t, uint16_t *);
    914  1.321   msaitoh static int	wm_nvm_read_invm(struct wm_softc *, int, int, uint16_t *);
    915  1.327   msaitoh /* Lock, detecting NVM type, validate checksum and read */
    916  1.280   msaitoh static int	wm_nvm_is_onboard_eeprom(struct wm_softc *);
    917  1.565   msaitoh static int	wm_nvm_flash_presence_i210(struct wm_softc *);
    918  1.280   msaitoh static int	wm_nvm_validate_checksum(struct wm_softc *);
    919  1.347   msaitoh static void	wm_nvm_version_invm(struct wm_softc *);
    920  1.328   msaitoh static void	wm_nvm_version(struct wm_softc *);
    921  1.280   msaitoh static int	wm_nvm_read(struct wm_softc *, int, int, uint16_t *);
    922    1.1   thorpej 
    923  1.280   msaitoh /*
    924  1.280   msaitoh  * Hardware semaphores.
    925  1.280   msaitoh  * Very complexed...
    926  1.280   msaitoh  */
    927  1.424   msaitoh static int	wm_get_null(struct wm_softc *);
    928  1.424   msaitoh static void	wm_put_null(struct wm_softc *);
    929  1.530   msaitoh static int	wm_get_eecd(struct wm_softc *);
    930  1.530   msaitoh static void	wm_put_eecd(struct wm_softc *);
    931  1.424   msaitoh static int	wm_get_swsm_semaphore(struct wm_softc *); /* 8257[123] */
    932  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    933  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    934  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    935  1.530   msaitoh static int	wm_get_nvm_80003(struct wm_softc *);
    936  1.530   msaitoh static void	wm_put_nvm_80003(struct wm_softc *);
    937  1.530   msaitoh static int	wm_get_nvm_82571(struct wm_softc *);
    938  1.530   msaitoh static void	wm_put_nvm_82571(struct wm_softc *);
    939  1.424   msaitoh static int	wm_get_phy_82575(struct wm_softc *);
    940  1.424   msaitoh static void	wm_put_phy_82575(struct wm_softc *);
    941  1.424   msaitoh static int	wm_get_swfwhw_semaphore(struct wm_softc *); /* For 574/583 */
    942  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    943  1.424   msaitoh static int	wm_get_swflag_ich8lan(struct wm_softc *);	/* For PHY */
    944  1.424   msaitoh static void	wm_put_swflag_ich8lan(struct wm_softc *);
    945  1.530   msaitoh static int	wm_get_nvm_ich8lan(struct wm_softc *);
    946  1.423   msaitoh static void	wm_put_nvm_ich8lan(struct wm_softc *);
    947  1.259   msaitoh static int	wm_get_hw_semaphore_82573(struct wm_softc *);
    948  1.259   msaitoh static void	wm_put_hw_semaphore_82573(struct wm_softc *);
    949  1.139    bouyer 
    950  1.280   msaitoh /*
    951  1.280   msaitoh  * Management mode and power management related subroutines.
    952  1.280   msaitoh  * BMC, AMT, suspend/resume and EEE.
    953  1.280   msaitoh  */
    954  1.439   msaitoh #if 0
    955  1.169   msaitoh static int	wm_check_mng_mode(struct wm_softc *);
    956  1.169   msaitoh static int	wm_check_mng_mode_ich8lan(struct wm_softc *);
    957  1.169   msaitoh static int	wm_check_mng_mode_82574(struct wm_softc *);
    958  1.169   msaitoh static int	wm_check_mng_mode_generic(struct wm_softc *);
    959  1.378   msaitoh #endif
    960  1.203   msaitoh static int	wm_enable_mng_pass_thru(struct wm_softc *);
    961  1.386   msaitoh static bool	wm_phy_resetisblocked(struct wm_softc *);
    962  1.169   msaitoh static void	wm_get_hw_control(struct wm_softc *);
    963  1.280   msaitoh static void	wm_release_hw_control(struct wm_softc *);
    964  1.392   msaitoh static void	wm_gate_hw_phy_config_ich8lan(struct wm_softc *, bool);
    965  1.603   msaitoh static int	wm_init_phy_workarounds_pchlan(struct wm_softc *);
    966  1.280   msaitoh static void	wm_init_manageability(struct wm_softc *);
    967  1.280   msaitoh static void	wm_release_manageability(struct wm_softc *);
    968  1.280   msaitoh static void	wm_get_wakeup(struct wm_softc *);
    969  1.597   msaitoh static int	wm_ulp_disable(struct wm_softc *);
    970  1.610   msaitoh static int	wm_enable_phy_wakeup(struct wm_softc *);
    971  1.203   msaitoh static void	wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *);
    972  1.600   msaitoh static void	wm_suspend_workarounds_ich8lan(struct wm_softc *);
    973  1.603   msaitoh static int	wm_resume_workarounds_pchlan(struct wm_softc *);
    974  1.280   msaitoh static void	wm_enable_wakeup(struct wm_softc *);
    975  1.552   msaitoh static void	wm_disable_aspm(struct wm_softc *);
    976  1.377   msaitoh /* LPLU (Low Power Link Up) */
    977  1.377   msaitoh static void	wm_lplu_d0_disable(struct wm_softc *);
    978  1.280   msaitoh /* EEE */
    979  1.614   msaitoh static int	wm_set_eee_i350(struct wm_softc *);
    980  1.614   msaitoh static int	wm_set_eee_pchlan(struct wm_softc *);
    981  1.614   msaitoh static int	wm_set_eee(struct wm_softc *);
    982  1.280   msaitoh 
    983  1.280   msaitoh /*
    984  1.280   msaitoh  * Workarounds (mainly PHY related).
    985  1.280   msaitoh  * Basically, PHY's workarounds are in the PHY drivers.
    986  1.280   msaitoh  */
    987  1.617   msaitoh static int	wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *);
    988  1.280   msaitoh static void	wm_gig_downshift_workaround_ich8lan(struct wm_softc *);
    989  1.617   msaitoh static int	wm_hv_phy_workarounds_ich8lan(struct wm_softc *);
    990  1.610   msaitoh static void	wm_copy_rx_addrs_to_phy_ich8lan(struct wm_softc *);
    991  1.617   msaitoh static int	wm_lv_phy_workarounds_ich8lan(struct wm_softc *);
    992  1.591   msaitoh static int	wm_k1_workaround_lpt_lp(struct wm_softc *, bool);
    993  1.424   msaitoh static int	wm_k1_gig_workaround_hv(struct wm_softc *, int);
    994  1.601   msaitoh static int	wm_k1_workaround_lv(struct wm_softc *);
    995  1.601   msaitoh static int	wm_link_stall_workaround_hv(struct wm_softc *);
    996  1.617   msaitoh static int	wm_set_mdio_slow_mode_hv(struct wm_softc *);
    997  1.192   msaitoh static void	wm_configure_k1_ich8lan(struct wm_softc *, int);
    998  1.199   msaitoh static void	wm_reset_init_script_82575(struct wm_softc *);
    999  1.325   msaitoh static void	wm_reset_mdicnfg_82580(struct wm_softc *);
   1000  1.447   msaitoh static bool	wm_phy_is_accessible_pchlan(struct wm_softc *);
   1001  1.447   msaitoh static void	wm_toggle_lanphypc_pch_lpt(struct wm_softc *);
   1002  1.445   msaitoh static int	wm_platform_pm_pch_lpt(struct wm_softc *, bool);
   1003  1.617   msaitoh static int	wm_pll_workaround_i210(struct wm_softc *);
   1004  1.517   msaitoh static void	wm_legacy_irq_quirk_spt(struct wm_softc *);
   1005    1.1   thorpej 
   1006  1.201   msaitoh CFATTACH_DECL3_NEW(wm, sizeof(struct wm_softc),
   1007  1.201   msaitoh     wm_match, wm_attach, wm_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
   1008    1.1   thorpej 
   1009    1.1   thorpej /*
   1010    1.1   thorpej  * Devices supported by this driver.
   1011    1.1   thorpej  */
   1012   1.76   thorpej static const struct wm_product {
   1013    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
   1014    1.1   thorpej 	pci_product_id_t	wmp_product;
   1015    1.1   thorpej 	const char		*wmp_name;
   1016   1.43   thorpej 	wm_chip_type		wmp_type;
   1017  1.292   msaitoh 	uint32_t		wmp_flags;
   1018  1.311   msaitoh #define	WMP_F_UNKNOWN		WM_MEDIATYPE_UNKNOWN
   1019  1.311   msaitoh #define	WMP_F_FIBER		WM_MEDIATYPE_FIBER
   1020  1.311   msaitoh #define	WMP_F_COPPER		WM_MEDIATYPE_COPPER
   1021  1.311   msaitoh #define	WMP_F_SERDES		WM_MEDIATYPE_SERDES
   1022  1.292   msaitoh #define WMP_MEDIATYPE(x)	((x) & 0x03)
   1023    1.1   thorpej } wm_products[] = {
   1024    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
   1025    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
   1026  1.291   msaitoh 	  WM_T_82542_2_1,	WMP_F_FIBER },
   1027    1.1   thorpej 
   1028   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
   1029   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
   1030  1.291   msaitoh 	  WM_T_82543,		WMP_F_FIBER },
   1031    1.1   thorpej 
   1032   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
   1033   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
   1034  1.291   msaitoh 	  WM_T_82543,		WMP_F_COPPER },
   1035    1.1   thorpej 
   1036   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
   1037   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
   1038  1.291   msaitoh 	  WM_T_82544,		WMP_F_COPPER },
   1039    1.1   thorpej 
   1040   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
   1041   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
   1042  1.291   msaitoh 	  WM_T_82544,		WMP_F_FIBER },
   1043    1.1   thorpej 
   1044   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
   1045    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
   1046  1.291   msaitoh 	  WM_T_82544,		WMP_F_COPPER },
   1047    1.1   thorpej 
   1048   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
   1049   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
   1050  1.291   msaitoh 	  WM_T_82544,		WMP_F_COPPER },
   1051    1.1   thorpej 
   1052   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
   1053   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
   1054  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
   1055   1.34      kent 
   1056   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
   1057   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
   1058  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
   1059   1.55   thorpej 
   1060   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
   1061   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
   1062  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
   1063   1.34      kent 
   1064   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
   1065   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
   1066  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
   1067   1.33      kent 
   1068   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
   1069   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
   1070  1.291   msaitoh 	  WM_T_82540,		WMP_F_COPPER },
   1071   1.17   thorpej 
   1072   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
   1073   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
   1074  1.291   msaitoh 	  WM_T_82545,		WMP_F_COPPER },
   1075   1.17   thorpej 
   1076   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
   1077   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
   1078  1.291   msaitoh 	  WM_T_82545_3,		WMP_F_COPPER },
   1079   1.55   thorpej 
   1080   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
   1081   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
   1082  1.291   msaitoh 	  WM_T_82545_3,		WMP_F_FIBER },
   1083  1.279   msaitoh 
   1084   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
   1085   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
   1086   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
   1087  1.279   msaitoh 
   1088   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
   1089   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
   1090  1.291   msaitoh 	  WM_T_82546,		WMP_F_COPPER },
   1091   1.39   thorpej 
   1092  1.198   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_QUAD,
   1093   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
   1094  1.291   msaitoh 	  WM_T_82546,		WMP_F_COPPER },
   1095   1.17   thorpej 
   1096   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
   1097   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
   1098  1.291   msaitoh 	  WM_T_82545,		WMP_F_FIBER },
   1099   1.17   thorpej 
   1100   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
   1101   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
   1102  1.291   msaitoh 	  WM_T_82546,		WMP_F_FIBER },
   1103   1.17   thorpej 
   1104   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
   1105   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
   1106  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
   1107   1.55   thorpej 
   1108   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
   1109   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
   1110  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_FIBER },
   1111  1.279   msaitoh 
   1112   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
   1113   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
   1114   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
   1115  1.279   msaitoh 
   1116  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
   1117  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
   1118  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
   1119  1.127    bouyer 
   1120  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
   1121  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
   1122  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
   1123  1.127    bouyer 
   1124  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
   1125  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
   1126  1.291   msaitoh 	  WM_T_82546_3,		WMP_F_COPPER },
   1127  1.116   msaitoh 
   1128   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
   1129   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
   1130  1.291   msaitoh 	  WM_T_82541,		WMP_F_COPPER },
   1131   1.63   thorpej 
   1132  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
   1133  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
   1134  1.291   msaitoh 	  WM_T_82541,		WMP_F_COPPER },
   1135  1.116   msaitoh 
   1136   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
   1137   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
   1138  1.291   msaitoh 	  WM_T_82541,		WMP_F_COPPER },
   1139   1.57   thorpej 
   1140   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
   1141   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
   1142  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1143   1.57   thorpej 
   1144   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
   1145   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
   1146  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1147   1.57   thorpej 
   1148   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
   1149   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
   1150  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1151   1.57   thorpej 
   1152  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
   1153  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
   1154  1.291   msaitoh 	  WM_T_82541_2,		WMP_F_COPPER },
   1155  1.101      tron 
   1156   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
   1157   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
   1158  1.291   msaitoh 	  WM_T_82547,		WMP_F_COPPER },
   1159   1.57   thorpej 
   1160  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
   1161  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
   1162  1.291   msaitoh 	  WM_T_82547,		WMP_F_COPPER },
   1163  1.116   msaitoh 
   1164   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
   1165   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
   1166  1.291   msaitoh 	  WM_T_82547_2,		WMP_F_COPPER },
   1167  1.116   msaitoh 
   1168  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
   1169  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
   1170  1.291   msaitoh 	  WM_T_82571,		WMP_F_COPPER },
   1171  1.116   msaitoh 
   1172  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
   1173  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
   1174  1.291   msaitoh 	  WM_T_82571,		WMP_F_FIBER },
   1175  1.279   msaitoh 
   1176  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
   1177  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
   1178  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
   1179  1.279   msaitoh 
   1180  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
   1181  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
   1182  1.291   msaitoh 	  WM_T_82571,		WMP_F_COPPER },
   1183  1.127    bouyer 
   1184  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
   1185  1.299   msaitoh 	  "Intel PRO/1000 PT Quad Port Server Adapter",
   1186  1.299   msaitoh 	  WM_T_82571,		WMP_F_COPPER, },
   1187  1.299   msaitoh 
   1188  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571PT_QUAD_COPPER,
   1189  1.299   msaitoh 	  "Intel Gigabit PT Quad Port Server ExpressModule",
   1190  1.299   msaitoh 	  WM_T_82571,		WMP_F_COPPER, },
   1191  1.299   msaitoh 
   1192  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_DUAL_SERDES,
   1193  1.299   msaitoh 	  "Intel 82571EB Dual Gigabit Ethernet (SERDES)",
   1194  1.299   msaitoh 	  WM_T_82571,		WMP_F_SERDES, },
   1195  1.299   msaitoh 
   1196  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_SERDES,
   1197  1.299   msaitoh 	  "Intel 82571EB Quad Gigabit Ethernet (SERDES)",
   1198  1.299   msaitoh 	  WM_T_82571,		WMP_F_SERDES, },
   1199  1.299   msaitoh 
   1200  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER,
   1201  1.299   msaitoh 	  "Intel 82571EB Quad 1000baseX Ethernet",
   1202  1.299   msaitoh 	  WM_T_82571,		WMP_F_FIBER, },
   1203  1.299   msaitoh 
   1204  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
   1205  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
   1206  1.291   msaitoh 	  WM_T_82572,		WMP_F_COPPER },
   1207  1.116   msaitoh 
   1208  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
   1209  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
   1210  1.291   msaitoh 	  WM_T_82572,		WMP_F_FIBER },
   1211  1.279   msaitoh 
   1212  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
   1213  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
   1214  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
   1215  1.116   msaitoh 
   1216  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
   1217  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
   1218  1.291   msaitoh 	  WM_T_82572,		WMP_F_COPPER },
   1219  1.116   msaitoh 
   1220  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
   1221  1.116   msaitoh 	  "Intel i82573E",
   1222  1.291   msaitoh 	  WM_T_82573,		WMP_F_COPPER },
   1223  1.116   msaitoh 
   1224  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
   1225  1.117   msaitoh 	  "Intel i82573E IAMT",
   1226  1.291   msaitoh 	  WM_T_82573,		WMP_F_COPPER },
   1227  1.116   msaitoh 
   1228  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
   1229  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
   1230  1.291   msaitoh 	  WM_T_82573,		WMP_F_COPPER },
   1231  1.116   msaitoh 
   1232  1.165  sborrill 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574L,
   1233  1.165  sborrill 	  "Intel i82574L",
   1234  1.291   msaitoh 	  WM_T_82574,		WMP_F_COPPER },
   1235  1.165  sborrill 
   1236  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82574LA,
   1237  1.299   msaitoh 	  "Intel i82574L",
   1238  1.299   msaitoh 	  WM_T_82574,		WMP_F_COPPER },
   1239  1.299   msaitoh 
   1240  1.185   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82583V,
   1241  1.185   msaitoh 	  "Intel i82583V",
   1242  1.291   msaitoh 	  WM_T_82583,		WMP_F_COPPER },
   1243  1.185   msaitoh 
   1244  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
   1245  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
   1246  1.291   msaitoh 	  WM_T_80003,		WMP_F_COPPER },
   1247  1.127    bouyer 
   1248  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
   1249  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
   1250  1.291   msaitoh 	  WM_T_80003,		WMP_F_COPPER },
   1251  1.279   msaitoh 
   1252  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
   1253  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
   1254  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
   1255  1.127    bouyer 
   1256  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
   1257  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
   1258  1.291   msaitoh 	  WM_T_80003,		WMP_F_COPPER },
   1259  1.279   msaitoh 
   1260  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
   1261  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
   1262  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
   1263  1.279   msaitoh 
   1264  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
   1265  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
   1266  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1267  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
   1268  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
   1269  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1270  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
   1271  1.139    bouyer 	  "Intel i82801H LAN Controller",
   1272  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1273  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
   1274  1.438   msaitoh 	  "Intel i82801H (IFE) 10/100 LAN Controller",
   1275  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1276  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
   1277  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
   1278  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1279  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
   1280  1.438   msaitoh 	  "Intel i82801H IFE (GT) 10/100 LAN Controller",
   1281  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1282  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
   1283  1.438   msaitoh 	  "Intel i82801H IFE (G) 10/100 LAN Controller",
   1284  1.291   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1285  1.426   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_82567V_3,
   1286  1.426   msaitoh 	  "82567V-3 LAN Controller",
   1287  1.426   msaitoh 	  WM_T_ICH8,		WMP_F_COPPER },
   1288  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
   1289  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
   1290  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1291  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
   1292  1.438   msaitoh 	  "82801I 10/100 LAN Controller",
   1293  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1294  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
   1295  1.438   msaitoh 	  "82801I (G) 10/100 LAN Controller",
   1296  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1297  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
   1298  1.438   msaitoh 	  "82801I (GT) 10/100 LAN Controller",
   1299  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1300  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
   1301  1.144   msaitoh 	  "82801I (C) LAN Controller",
   1302  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1303  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M,
   1304  1.162    bouyer 	  "82801I mobile LAN Controller",
   1305  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1306  1.459   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_V,
   1307  1.162    bouyer 	  "82801I mobile (V) LAN Controller",
   1308  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1309  1.162    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
   1310  1.162    bouyer 	  "82801I mobile (AMT) LAN Controller",
   1311  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1312  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_BM,
   1313  1.191   msaitoh 	  "82567LM-4 LAN Controller",
   1314  1.291   msaitoh 	  WM_T_ICH9,		WMP_F_COPPER },
   1315  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LM,
   1316  1.191   msaitoh 	  "82567LM-2 LAN Controller",
   1317  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1318  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_LF,
   1319  1.191   msaitoh 	  "82567LF-2 LAN Controller",
   1320  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1321  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LM,
   1322  1.164     markd 	  "82567LM-3 LAN Controller",
   1323  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1324  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_LF,
   1325  1.167   msaitoh 	  "82567LF-3 LAN Controller",
   1326  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1327  1.191   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_R_BM_V,
   1328  1.191   msaitoh 	  "82567V-2 LAN Controller",
   1329  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1330  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801J_D_BM_V,
   1331  1.221   msaitoh 	  "82567V-3? LAN Controller",
   1332  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1333  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_HANKSVILLE,
   1334  1.221   msaitoh 	  "HANKSVILLE LAN Controller",
   1335  1.291   msaitoh 	  WM_T_ICH10,		WMP_F_COPPER },
   1336  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LM,
   1337  1.207   msaitoh 	  "PCH LAN (82577LM) Controller",
   1338  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1339  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_M_LC,
   1340  1.207   msaitoh 	  "PCH LAN (82577LC) Controller",
   1341  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1342  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DM,
   1343  1.190   msaitoh 	  "PCH LAN (82578DM) Controller",
   1344  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1345  1.190   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH_D_DC,
   1346  1.190   msaitoh 	  "PCH LAN (82578DC) Controller",
   1347  1.291   msaitoh 	  WM_T_PCH,		WMP_F_COPPER },
   1348  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_LM,
   1349  1.221   msaitoh 	  "PCH2 LAN (82579LM) Controller",
   1350  1.291   msaitoh 	  WM_T_PCH2,		WMP_F_COPPER },
   1351  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_PCH2_LV_V,
   1352  1.221   msaitoh 	  "PCH2 LAN (82579V) Controller",
   1353  1.291   msaitoh 	  WM_T_PCH2,		WMP_F_COPPER },
   1354  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_COPPER,
   1355  1.199   msaitoh 	  "82575EB dual-1000baseT Ethernet",
   1356  1.291   msaitoh 	  WM_T_82575,		WMP_F_COPPER },
   1357  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575EB_FIBER_SERDES,
   1358  1.199   msaitoh 	  "82575EB dual-1000baseX Ethernet (SERDES)",
   1359  1.199   msaitoh 	  WM_T_82575,		WMP_F_SERDES },
   1360  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER,
   1361  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet",
   1362  1.291   msaitoh 	  WM_T_82575,		WMP_F_COPPER },
   1363  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82575GB_QUAD_COPPER_PM,
   1364  1.199   msaitoh 	  "82575GB quad-1000baseT Ethernet (PM)",
   1365  1.291   msaitoh 	  WM_T_82575,		WMP_F_COPPER },
   1366  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_COPPER,
   1367  1.199   msaitoh 	  "82576 1000BaseT Ethernet",
   1368  1.291   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1369  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_FIBER,
   1370  1.199   msaitoh 	  "82576 1000BaseX Ethernet",
   1371  1.291   msaitoh 	  WM_T_82576,		WMP_F_FIBER },
   1372  1.279   msaitoh 
   1373  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES,
   1374  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1375  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1376  1.279   msaitoh 
   1377  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER,
   1378  1.199   msaitoh 	  "82576 quad-1000BaseT Ethernet",
   1379  1.291   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1380  1.299   msaitoh 
   1381  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_QUAD_COPPER_ET2,
   1382  1.299   msaitoh 	  "82576 Gigabit ET2 Quad Port Server Adapter",
   1383  1.299   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1384  1.299   msaitoh 
   1385  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS,
   1386  1.199   msaitoh 	  "82576 gigabit Ethernet",
   1387  1.291   msaitoh 	  WM_T_82576,		WMP_F_COPPER },
   1388  1.279   msaitoh 
   1389  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_NS_SERDES,
   1390  1.199   msaitoh 	  "82576 gigabit Ethernet (SERDES)",
   1391  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1392  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82576_SERDES_QUAD,
   1393  1.199   msaitoh 	  "82576 quad-gigabit Ethernet (SERDES)",
   1394  1.199   msaitoh 	  WM_T_82576,		WMP_F_SERDES },
   1395  1.279   msaitoh 
   1396  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER,
   1397  1.199   msaitoh 	  "82580 1000BaseT Ethernet",
   1398  1.291   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1399  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_FIBER,
   1400  1.199   msaitoh 	  "82580 1000BaseX Ethernet",
   1401  1.291   msaitoh 	  WM_T_82580,		WMP_F_FIBER },
   1402  1.279   msaitoh 
   1403  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SERDES,
   1404  1.199   msaitoh 	  "82580 1000BaseT Ethernet (SERDES)",
   1405  1.199   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1406  1.279   msaitoh 
   1407  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_SGMII,
   1408  1.199   msaitoh 	  "82580 gigabit Ethernet (SGMII)",
   1409  1.291   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1410  1.199   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_COPPER_DUAL,
   1411  1.199   msaitoh 	  "82580 dual-1000BaseT Ethernet",
   1412  1.291   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1413  1.300   msaitoh 
   1414  1.221   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82580_QUAD_FIBER,
   1415  1.221   msaitoh 	  "82580 quad-1000BaseX Ethernet",
   1416  1.291   msaitoh 	  WM_T_82580,		WMP_F_FIBER },
   1417  1.300   msaitoh 
   1418  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_SGMII,
   1419  1.304   msaitoh 	  "DH89XXCC Gigabit Ethernet (SGMII)",
   1420  1.304   msaitoh 	  WM_T_82580,		WMP_F_COPPER },
   1421  1.304   msaitoh 
   1422  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_SERDES,
   1423  1.304   msaitoh 	  "DH89XXCC Gigabit Ethernet (SERDES)",
   1424  1.304   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1425  1.304   msaitoh 
   1426  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_BPLANE,
   1427  1.304   msaitoh 	  "DH89XXCC 1000BASE-KX Ethernet",
   1428  1.304   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1429  1.304   msaitoh 
   1430  1.304   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_DH89XXCC_SFP,
   1431  1.304   msaitoh 	  "DH89XXCC Gigabit Ethernet (SFP)",
   1432  1.304   msaitoh 	  WM_T_82580,		WMP_F_SERDES },
   1433  1.304   msaitoh 
   1434  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_COPPER,
   1435  1.228   msaitoh 	  "I350 Gigabit Network Connection",
   1436  1.291   msaitoh 	  WM_T_I350,		WMP_F_COPPER },
   1437  1.304   msaitoh 
   1438  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_FIBER,
   1439  1.228   msaitoh 	  "I350 Gigabit Fiber Network Connection",
   1440  1.291   msaitoh 	  WM_T_I350,		WMP_F_FIBER },
   1441  1.279   msaitoh 
   1442  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SERDES,
   1443  1.228   msaitoh 	  "I350 Gigabit Backplane Connection",
   1444  1.228   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1445  1.292   msaitoh 
   1446  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_DA4,
   1447  1.299   msaitoh 	  "I350 Quad Port Gigabit Ethernet",
   1448  1.299   msaitoh 	  WM_T_I350,		WMP_F_SERDES },
   1449  1.299   msaitoh 
   1450  1.228   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I350_SGMII,
   1451  1.228   msaitoh 	  "I350 Gigabit Connection",
   1452  1.291   msaitoh 	  WM_T_I350,		WMP_F_COPPER },
   1453  1.292   msaitoh 
   1454  1.308   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_1000KX,
   1455  1.308   msaitoh 	  "I354 Gigabit Ethernet (KX)",
   1456  1.308   msaitoh 	  WM_T_I354,		WMP_F_SERDES },
   1457  1.308   msaitoh 
   1458  1.265   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_SGMII,
   1459  1.308   msaitoh 	  "I354 Gigabit Ethernet (SGMII)",
   1460  1.308   msaitoh 	  WM_T_I354,		WMP_F_COPPER },
   1461  1.308   msaitoh 
   1462  1.308   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_C2000_25GBE,
   1463  1.308   msaitoh 	  "I354 Gigabit Ethernet (2.5G)",
   1464  1.291   msaitoh 	  WM_T_I354,		WMP_F_COPPER },
   1465  1.308   msaitoh 
   1466  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_T1,
   1467  1.247   msaitoh 	  "I210-T1 Ethernet Server Adapter",
   1468  1.291   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1469  1.299   msaitoh 
   1470  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_OEM1,
   1471  1.247   msaitoh 	  "I210 Ethernet (Copper OEM)",
   1472  1.291   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1473  1.299   msaitoh 
   1474  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_IT,
   1475  1.247   msaitoh 	  "I210 Ethernet (Copper IT)",
   1476  1.291   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1477  1.299   msaitoh 
   1478  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_COPPER_WOF,
   1479  1.299   msaitoh 	  "I210 Ethernet (FLASH less)",
   1480  1.299   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1481  1.299   msaitoh 
   1482  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_FIBER,
   1483  1.247   msaitoh 	  "I210 Gigabit Ethernet (Fiber)",
   1484  1.291   msaitoh 	  WM_T_I210,		WMP_F_FIBER },
   1485  1.279   msaitoh 
   1486  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES,
   1487  1.247   msaitoh 	  "I210 Gigabit Ethernet (SERDES)",
   1488  1.247   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1489  1.292   msaitoh 
   1490  1.299   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SERDES_WOF,
   1491  1.299   msaitoh 	  "I210 Gigabit Ethernet (FLASH less)",
   1492  1.299   msaitoh 	  WM_T_I210,		WMP_F_SERDES },
   1493  1.299   msaitoh 
   1494  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I210_SGMII,
   1495  1.247   msaitoh 	  "I210 Gigabit Ethernet (SGMII)",
   1496  1.292   msaitoh 	  WM_T_I210,		WMP_F_COPPER },
   1497  1.292   msaitoh 
   1498  1.247   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I211_COPPER,
   1499  1.247   msaitoh 	  "I211 Ethernet (COPPER)",
   1500  1.291   msaitoh 	  WM_T_I211,		WMP_F_COPPER },
   1501  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_V,
   1502  1.249   msaitoh 	  "I217 V Ethernet Connection",
   1503  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1504  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I217_LM,
   1505  1.249   msaitoh 	  "I217 LM Ethernet Connection",
   1506  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1507  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V,
   1508  1.249   msaitoh 	  "I218 V Ethernet Connection",
   1509  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1510  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V2,
   1511  1.298   msaitoh 	  "I218 V Ethernet Connection",
   1512  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1513  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_V3,
   1514  1.298   msaitoh 	  "I218 V Ethernet Connection",
   1515  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1516  1.249   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM,
   1517  1.249   msaitoh 	  "I218 LM Ethernet Connection",
   1518  1.291   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1519  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM2,
   1520  1.298   msaitoh 	  "I218 LM Ethernet Connection",
   1521  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1522  1.298   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I218_LM3,
   1523  1.298   msaitoh 	  "I218 LM Ethernet Connection",
   1524  1.298   msaitoh 	  WM_T_PCH_LPT,		WMP_F_COPPER },
   1525  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V,
   1526  1.392   msaitoh 	  "I219 V Ethernet Connection",
   1527  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1528  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V2,
   1529  1.392   msaitoh 	  "I219 V Ethernet Connection",
   1530  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1531  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V4,
   1532  1.422   msaitoh 	  "I219 V Ethernet Connection",
   1533  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1534  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V5,
   1535  1.422   msaitoh 	  "I219 V Ethernet Connection",
   1536  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1537  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM,
   1538  1.392   msaitoh 	  "I219 LM Ethernet Connection",
   1539  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1540  1.392   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM2,
   1541  1.392   msaitoh 	  "I219 LM Ethernet Connection",
   1542  1.392   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1543  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM3,
   1544  1.422   msaitoh 	  "I219 LM Ethernet Connection",
   1545  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1546  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM4,
   1547  1.422   msaitoh 	  "I219 LM Ethernet Connection",
   1548  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1549  1.422   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM5,
   1550  1.422   msaitoh 	  "I219 LM Ethernet Connection",
   1551  1.422   msaitoh 	  WM_T_PCH_SPT,		WMP_F_COPPER },
   1552  1.570   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V6,
   1553  1.570   msaitoh 	  "I219 V Ethernet Connection",
   1554  1.570   msaitoh 	  WM_T_PCH_CNP,		WMP_F_COPPER },
   1555  1.570   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_V7,
   1556  1.570   msaitoh 	  "I219 V Ethernet Connection",
   1557  1.570   msaitoh 	  WM_T_PCH_CNP,		WMP_F_COPPER },
   1558  1.570   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM6,
   1559  1.570   msaitoh 	  "I219 LM Ethernet Connection",
   1560  1.570   msaitoh 	  WM_T_PCH_CNP,		WMP_F_COPPER },
   1561  1.570   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_I219_LM7,
   1562  1.570   msaitoh 	  "I219 LM Ethernet Connection",
   1563  1.570   msaitoh 	  WM_T_PCH_CNP,		WMP_F_COPPER },
   1564    1.1   thorpej 	{ 0,			0,
   1565    1.1   thorpej 	  NULL,
   1566    1.1   thorpej 	  0,			0 },
   1567    1.1   thorpej };
   1568    1.1   thorpej 
   1569  1.280   msaitoh /*
   1570  1.280   msaitoh  * Register read/write functions.
   1571  1.280   msaitoh  * Other than CSR_{READ|WRITE}().
   1572  1.280   msaitoh  */
   1573  1.280   msaitoh 
   1574   1.53   thorpej #if 0 /* Not currently used */
   1575  1.110     perry static inline uint32_t
   1576   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
   1577   1.53   thorpej {
   1578   1.53   thorpej 
   1579   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1580   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
   1581   1.53   thorpej }
   1582   1.53   thorpej #endif
   1583   1.53   thorpej 
   1584  1.110     perry static inline void
   1585   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
   1586   1.53   thorpej {
   1587   1.53   thorpej 
   1588   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
   1589   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
   1590   1.53   thorpej }
   1591   1.53   thorpej 
   1592  1.110     perry static inline void
   1593  1.199   msaitoh wm_82575_write_8bit_ctlr_reg(struct wm_softc *sc, uint32_t reg, uint32_t off,
   1594  1.199   msaitoh     uint32_t data)
   1595  1.199   msaitoh {
   1596  1.199   msaitoh 	uint32_t regval;
   1597  1.199   msaitoh 	int i;
   1598  1.199   msaitoh 
   1599  1.199   msaitoh 	regval = (data & SCTL_CTL_DATA_MASK) | (off << SCTL_CTL_ADDR_SHIFT);
   1600  1.199   msaitoh 
   1601  1.199   msaitoh 	CSR_WRITE(sc, reg, regval);
   1602  1.199   msaitoh 
   1603  1.199   msaitoh 	for (i = 0; i < SCTL_CTL_POLL_TIMEOUT; i++) {
   1604  1.199   msaitoh 		delay(5);
   1605  1.199   msaitoh 		if (CSR_READ(sc, reg) & SCTL_CTL_READY)
   1606  1.199   msaitoh 			break;
   1607  1.199   msaitoh 	}
   1608  1.199   msaitoh 	if (i == SCTL_CTL_POLL_TIMEOUT) {
   1609  1.280   msaitoh 		aprint_error("%s: WARNING:"
   1610  1.280   msaitoh 		    " i82575 reg 0x%08x setup did not indicate ready\n",
   1611  1.199   msaitoh 		    device_xname(sc->sc_dev), reg);
   1612  1.199   msaitoh 	}
   1613  1.199   msaitoh }
   1614  1.199   msaitoh 
   1615  1.199   msaitoh static inline void
   1616  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
   1617   1.69   thorpej {
   1618   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
   1619   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
   1620   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
   1621   1.69   thorpej 	else
   1622   1.69   thorpej 		wa->wa_high = 0;
   1623   1.69   thorpej }
   1624   1.69   thorpej 
   1625  1.280   msaitoh /*
   1626  1.352  knakahar  * Descriptor sync/init functions.
   1627  1.352  knakahar  */
   1628  1.352  knakahar static inline void
   1629  1.362  knakahar wm_cdtxsync(struct wm_txqueue *txq, int start, int num, int ops)
   1630  1.352  knakahar {
   1631  1.362  knakahar 	struct wm_softc *sc = txq->txq_sc;
   1632  1.352  knakahar 
   1633  1.352  knakahar 	/* If it will wrap around, sync to the end of the ring. */
   1634  1.356  knakahar 	if ((start + num) > WM_NTXDESC(txq)) {
   1635  1.356  knakahar 		bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
   1636  1.398  knakahar 		    WM_CDTXOFF(txq, start), txq->txq_descsize *
   1637  1.356  knakahar 		    (WM_NTXDESC(txq) - start), ops);
   1638  1.356  knakahar 		num -= (WM_NTXDESC(txq) - start);
   1639  1.352  knakahar 		start = 0;
   1640  1.352  knakahar 	}
   1641  1.352  knakahar 
   1642  1.352  knakahar 	/* Now sync whatever is left. */
   1643  1.356  knakahar 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_dmamap,
   1644  1.398  knakahar 	    WM_CDTXOFF(txq, start), txq->txq_descsize * num, ops);
   1645  1.352  knakahar }
   1646  1.352  knakahar 
   1647  1.352  knakahar static inline void
   1648  1.362  knakahar wm_cdrxsync(struct wm_rxqueue *rxq, int start, int ops)
   1649  1.352  knakahar {
   1650  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   1651  1.352  knakahar 
   1652  1.356  knakahar 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_dmamap,
   1653  1.466  knakahar 	    WM_CDRXOFF(rxq, start), rxq->rxq_descsize, ops);
   1654  1.352  knakahar }
   1655  1.352  knakahar 
   1656  1.352  knakahar static inline void
   1657  1.362  knakahar wm_init_rxdesc(struct wm_rxqueue *rxq, int start)
   1658  1.352  knakahar {
   1659  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   1660  1.356  knakahar 	struct wm_rxsoft *rxs = &rxq->rxq_soft[start];
   1661  1.352  knakahar 	struct mbuf *m = rxs->rxs_mbuf;
   1662  1.352  knakahar 
   1663  1.352  knakahar 	/*
   1664  1.352  knakahar 	 * Note: We scoot the packet forward 2 bytes in the buffer
   1665  1.352  knakahar 	 * so that the payload after the Ethernet header is aligned
   1666  1.352  knakahar 	 * to a 4-byte boundary.
   1667  1.352  knakahar 
   1668  1.352  knakahar 	 * XXX BRAINDAMAGE ALERT!
   1669  1.352  knakahar 	 * The stupid chip uses the same size for every buffer, which
   1670  1.352  knakahar 	 * is set in the Receive Control register.  We are using the 2K
   1671  1.352  knakahar 	 * size option, but what we REALLY want is (2K - 2)!  For this
   1672  1.352  knakahar 	 * reason, we can't "scoot" packets longer than the standard
   1673  1.352  knakahar 	 * Ethernet MTU.  On strict-alignment platforms, if the total
   1674  1.352  knakahar 	 * size exceeds (2K - 2) we set align_tweak to 0 and let
   1675  1.352  knakahar 	 * the upper layer copy the headers.
   1676  1.352  knakahar 	 */
   1677  1.352  knakahar 	m->m_data = m->m_ext.ext_buf + sc->sc_align_tweak;
   1678  1.352  knakahar 
   1679  1.466  knakahar 	if (sc->sc_type == WM_T_82574) {
   1680  1.466  knakahar 		ext_rxdesc_t *rxd = &rxq->rxq_ext_descs[start];
   1681  1.466  knakahar 		rxd->erx_data.erxd_addr =
   1682  1.582   msaitoh 		    htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
   1683  1.466  knakahar 		rxd->erx_data.erxd_dd = 0;
   1684  1.466  knakahar 	} else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   1685  1.466  knakahar 		nq_rxdesc_t *rxd = &rxq->rxq_nq_descs[start];
   1686  1.466  knakahar 
   1687  1.466  knakahar 		rxd->nqrx_data.nrxd_paddr =
   1688  1.582   msaitoh 		    htole64(rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
   1689  1.466  knakahar 		/* Currently, split header is not supported. */
   1690  1.466  knakahar 		rxd->nqrx_data.nrxd_haddr = 0;
   1691  1.466  knakahar 	} else {
   1692  1.466  knakahar 		wiseman_rxdesc_t *rxd = &rxq->rxq_descs[start];
   1693  1.466  knakahar 
   1694  1.466  knakahar 		wm_set_dma_addr(&rxd->wrx_addr,
   1695  1.466  knakahar 		    rxs->rxs_dmamap->dm_segs[0].ds_addr + sc->sc_align_tweak);
   1696  1.466  knakahar 		rxd->wrx_len = 0;
   1697  1.466  knakahar 		rxd->wrx_cksum = 0;
   1698  1.466  knakahar 		rxd->wrx_status = 0;
   1699  1.466  knakahar 		rxd->wrx_errors = 0;
   1700  1.466  knakahar 		rxd->wrx_special = 0;
   1701  1.466  knakahar 	}
   1702  1.388   msaitoh 	wm_cdrxsync(rxq, start, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1703  1.352  knakahar 
   1704  1.356  knakahar 	CSR_WRITE(sc, rxq->rxq_rdt_reg, start);
   1705  1.352  knakahar }
   1706  1.352  knakahar 
   1707  1.352  knakahar /*
   1708  1.280   msaitoh  * Device driver interface functions and commonly used functions.
   1709  1.280   msaitoh  * match, attach, detach, init, start, stop, ioctl, watchdog and so on.
   1710  1.280   msaitoh  */
   1711  1.280   msaitoh 
   1712  1.280   msaitoh /* Lookup supported device table */
   1713    1.1   thorpej static const struct wm_product *
   1714    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
   1715    1.1   thorpej {
   1716    1.1   thorpej 	const struct wm_product *wmp;
   1717    1.1   thorpej 
   1718    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
   1719    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
   1720    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
   1721  1.194   msaitoh 			return wmp;
   1722    1.1   thorpej 	}
   1723  1.194   msaitoh 	return NULL;
   1724    1.1   thorpej }
   1725    1.1   thorpej 
   1726  1.280   msaitoh /* The match function (ca_match) */
   1727   1.47   thorpej static int
   1728  1.160  christos wm_match(device_t parent, cfdata_t cf, void *aux)
   1729    1.1   thorpej {
   1730    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1731    1.1   thorpej 
   1732    1.1   thorpej 	if (wm_lookup(pa) != NULL)
   1733  1.194   msaitoh 		return 1;
   1734    1.1   thorpej 
   1735  1.194   msaitoh 	return 0;
   1736    1.1   thorpej }
   1737    1.1   thorpej 
   1738  1.280   msaitoh /* The attach function (ca_attach) */
   1739   1.47   thorpej static void
   1740  1.157    dyoung wm_attach(device_t parent, device_t self, void *aux)
   1741    1.1   thorpej {
   1742  1.157    dyoung 	struct wm_softc *sc = device_private(self);
   1743    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1744  1.182   msaitoh 	prop_dictionary_t dict;
   1745    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1746    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
   1747  1.340  knakahar 	int counts[PCI_INTR_TYPE_SIZE];
   1748  1.340  knakahar 	pci_intr_type_t max_type;
   1749  1.160  christos 	const char *eetype, *xname;
   1750    1.1   thorpej 	bus_space_tag_t memt;
   1751    1.1   thorpej 	bus_space_handle_t memh;
   1752  1.201   msaitoh 	bus_size_t memsize;
   1753    1.1   thorpej 	int memh_valid;
   1754  1.201   msaitoh 	int i, error;
   1755    1.1   thorpej 	const struct wm_product *wmp;
   1756  1.115   thorpej 	prop_data_t ea;
   1757  1.115   thorpej 	prop_number_t pn;
   1758    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
   1759  1.513   msaitoh 	char buf[256];
   1760  1.325   msaitoh 	uint16_t cfg1, cfg2, swdpin, nvmword;
   1761    1.1   thorpej 	pcireg_t preg, memtype;
   1762  1.203   msaitoh 	uint16_t eeprom_data, apme_mask;
   1763  1.273   msaitoh 	bool force_clear_smbi;
   1764  1.292   msaitoh 	uint32_t link_mode;
   1765   1.44   thorpej 	uint32_t reg;
   1766    1.1   thorpej 
   1767  1.160  christos 	sc->sc_dev = self;
   1768  1.272     ozaki 	callout_init(&sc->sc_tick_ch, CALLOUT_FLAGS);
   1769  1.429  knakahar 	sc->sc_core_stopping = false;
   1770    1.1   thorpej 
   1771  1.292   msaitoh 	wmp = wm_lookup(pa);
   1772  1.292   msaitoh #ifdef DIAGNOSTIC
   1773    1.1   thorpej 	if (wmp == NULL) {
   1774    1.1   thorpej 		printf("\n");
   1775    1.1   thorpej 		panic("wm_attach: impossible");
   1776    1.1   thorpej 	}
   1777  1.292   msaitoh #endif
   1778  1.292   msaitoh 	sc->sc_mediatype = WMP_MEDIATYPE(wmp->wmp_flags);
   1779    1.1   thorpej 
   1780  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
   1781  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
   1782  1.123  jmcneill 
   1783   1.69   thorpej 	if (pci_dma64_available(pa))
   1784   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
   1785   1.69   thorpej 	else
   1786   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
   1787    1.1   thorpej 
   1788  1.304   msaitoh 	sc->sc_pcidevid = PCI_PRODUCT(pa->pa_id);
   1789  1.388   msaitoh 	sc->sc_rev = PCI_REVISION(pci_conf_read(pc, pa->pa_tag,PCI_CLASS_REG));
   1790  1.226  drochner 	pci_aprint_devinfo_fancy(pa, "Ethernet controller", wmp->wmp_name, 1);
   1791    1.1   thorpej 
   1792    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
   1793  1.424   msaitoh 
   1794  1.424   msaitoh 	/* Set default function pointers */
   1795  1.530   msaitoh 	sc->phy.acquire = sc->nvm.acquire = wm_get_null;
   1796  1.530   msaitoh 	sc->phy.release = sc->nvm.release = wm_put_null;
   1797  1.447   msaitoh 	sc->phy.reset_delay_us = (sc->sc_type >= WM_T_82571) ? 100 : 10000;
   1798  1.424   msaitoh 
   1799   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1800  1.192   msaitoh 		if (sc->sc_rev < 2) {
   1801  1.160  christos 			aprint_error_dev(sc->sc_dev,
   1802  1.160  christos 			    "i82542 must be at least rev. 2\n");
   1803    1.1   thorpej 			return;
   1804    1.1   thorpej 		}
   1805  1.192   msaitoh 		if (sc->sc_rev < 3)
   1806   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
   1807    1.1   thorpej 	}
   1808    1.1   thorpej 
   1809  1.335   msaitoh 	/*
   1810  1.335   msaitoh 	 * Disable MSI for Errata:
   1811  1.335   msaitoh 	 * "Message Signaled Interrupt Feature May Corrupt Write Transactions"
   1812  1.335   msaitoh 	 *
   1813  1.335   msaitoh 	 *  82544: Errata 25
   1814  1.335   msaitoh 	 *  82540: Errata  6 (easy to reproduce device timeout)
   1815  1.335   msaitoh 	 *  82545: Errata  4 (easy to reproduce device timeout)
   1816  1.335   msaitoh 	 *  82546: Errata 26 (easy to reproduce device timeout)
   1817  1.335   msaitoh 	 *  82541: Errata  7 (easy to reproduce device timeout)
   1818  1.337   msaitoh 	 *
   1819  1.337   msaitoh 	 * "Byte Enables 2 and 3 are not set on MSI writes"
   1820  1.337   msaitoh 	 *
   1821  1.337   msaitoh 	 *  82571 & 82572: Errata 63
   1822  1.335   msaitoh 	 */
   1823  1.337   msaitoh 	if ((sc->sc_type <= WM_T_82541_2) || (sc->sc_type == WM_T_82571)
   1824  1.337   msaitoh 	    || (sc->sc_type == WM_T_82572))
   1825  1.335   msaitoh 		pa->pa_flags &= ~PCI_FLAGS_MSI_OKAY;
   1826  1.335   msaitoh 
   1827  1.199   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1828  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   1829  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   1830  1.265   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   1831  1.203   msaitoh 		sc->sc_flags |= WM_F_NEWQUEUE;
   1832  1.199   msaitoh 
   1833  1.184   msaitoh 	/* Set device properties (mactype) */
   1834  1.182   msaitoh 	dict = device_properties(sc->sc_dev);
   1835  1.182   msaitoh 	prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
   1836  1.182   msaitoh 
   1837    1.1   thorpej 	/*
   1838   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
   1839   1.53   thorpej 	 * and it is really required for normal operation.
   1840    1.1   thorpej 	 */
   1841    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
   1842    1.1   thorpej 	switch (memtype) {
   1843    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1844    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1845    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
   1846  1.582   msaitoh 			memtype, 0, &memt, &memh, NULL, &memsize) == 0);
   1847    1.1   thorpej 		break;
   1848    1.1   thorpej 	default:
   1849    1.1   thorpej 		memh_valid = 0;
   1850  1.189   msaitoh 		break;
   1851    1.1   thorpej 	}
   1852    1.1   thorpej 
   1853    1.1   thorpej 	if (memh_valid) {
   1854    1.1   thorpej 		sc->sc_st = memt;
   1855    1.1   thorpej 		sc->sc_sh = memh;
   1856  1.201   msaitoh 		sc->sc_ss = memsize;
   1857    1.1   thorpej 	} else {
   1858  1.160  christos 		aprint_error_dev(sc->sc_dev,
   1859  1.160  christos 		    "unable to map device registers\n");
   1860    1.1   thorpej 		return;
   1861    1.1   thorpej 	}
   1862    1.1   thorpej 
   1863   1.53   thorpej 	/*
   1864   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
   1865   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
   1866   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
   1867   1.53   thorpej 	 * required to work around bugs in some chip versions.
   1868   1.53   thorpej 	 */
   1869   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1870   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1871   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1872  1.241   msaitoh 			memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, i);
   1873  1.241   msaitoh 			if (memtype == PCI_MAPREG_TYPE_IO)
   1874   1.53   thorpej 				break;
   1875  1.241   msaitoh 			if (PCI_MAPREG_MEM_TYPE(memtype) ==
   1876  1.241   msaitoh 			    PCI_MAPREG_MEM_TYPE_64BIT)
   1877  1.241   msaitoh 				i += 4;	/* skip high bits, too */
   1878   1.53   thorpej 		}
   1879  1.241   msaitoh 		if (i < PCI_MAPREG_END) {
   1880   1.88    briggs 			/*
   1881  1.218   msaitoh 			 * We found PCI_MAPREG_TYPE_IO. Note that 82580
   1882  1.218   msaitoh 			 * (and newer?) chip has no PCI_MAPREG_TYPE_IO.
   1883  1.218   msaitoh 			 * It's no problem because newer chips has no this
   1884  1.218   msaitoh 			 * bug.
   1885  1.218   msaitoh 			 *
   1886   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1887   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1888   1.88    briggs 			 * been configured.
   1889   1.88    briggs 			 */
   1890   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1891   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1892  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1893  1.160  christos 				    "WARNING: I/O BAR at zero.\n");
   1894   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1895   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1896  1.212  jakllsch 					NULL, &sc->sc_ios) == 0) {
   1897   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1898  1.595   msaitoh 			} else
   1899  1.160  christos 				aprint_error_dev(sc->sc_dev,
   1900  1.160  christos 				    "WARNING: unable to map I/O space\n");
   1901   1.88    briggs 		}
   1902   1.88    briggs 
   1903   1.53   thorpej 	}
   1904   1.53   thorpej 
   1905   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1906    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1907    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1908   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1909    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1910    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1911    1.1   thorpej 
   1912  1.122  christos 	/* power up chip */
   1913  1.582   msaitoh 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self, NULL))
   1914  1.582   msaitoh 	    && error != EOPNOTSUPP) {
   1915  1.160  christos 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1916  1.122  christos 		return;
   1917    1.1   thorpej 	}
   1918    1.1   thorpej 
   1919  1.365  knakahar 	wm_adjust_qnum(sc, pci_msix_count(pa->pa_pc, pa->pa_tag));
   1920  1.550   msaitoh 	/*
   1921  1.550   msaitoh 	 *  Don't use MSI-X if we can use only one queue to save interrupt
   1922  1.550   msaitoh 	 * resource.
   1923  1.550   msaitoh 	 */
   1924  1.550   msaitoh 	if (sc->sc_nqueues > 1) {
   1925  1.550   msaitoh 		max_type = PCI_INTR_TYPE_MSIX;
   1926  1.550   msaitoh 		/*
   1927  1.550   msaitoh 		 *  82583 has a MSI-X capability in the PCI configuration space
   1928  1.550   msaitoh 		 * but it doesn't support it. At least the document doesn't
   1929  1.550   msaitoh 		 * say anything about MSI-X.
   1930  1.550   msaitoh 		 */
   1931  1.550   msaitoh 		counts[PCI_INTR_TYPE_MSIX]
   1932  1.550   msaitoh 		    = (sc->sc_type == WM_T_82583) ? 0 : sc->sc_nqueues + 1;
   1933  1.550   msaitoh 	} else {
   1934  1.550   msaitoh 		max_type = PCI_INTR_TYPE_MSI;
   1935  1.550   msaitoh 		counts[PCI_INTR_TYPE_MSIX] = 0;
   1936  1.550   msaitoh 	}
   1937  1.365  knakahar 
   1938  1.340  knakahar 	/* Allocation settings */
   1939  1.340  knakahar 	counts[PCI_INTR_TYPE_MSI] = 1;
   1940  1.340  knakahar 	counts[PCI_INTR_TYPE_INTX] = 1;
   1941  1.508  knakahar 	/* overridden by disable flags */
   1942  1.508  knakahar 	if (wm_disable_msi != 0) {
   1943  1.508  knakahar 		counts[PCI_INTR_TYPE_MSI] = 0;
   1944  1.508  knakahar 		if (wm_disable_msix != 0) {
   1945  1.508  knakahar 			max_type = PCI_INTR_TYPE_INTX;
   1946  1.508  knakahar 			counts[PCI_INTR_TYPE_MSIX] = 0;
   1947  1.508  knakahar 		}
   1948  1.508  knakahar 	} else if (wm_disable_msix != 0) {
   1949  1.508  knakahar 		max_type = PCI_INTR_TYPE_MSI;
   1950  1.508  knakahar 		counts[PCI_INTR_TYPE_MSIX] = 0;
   1951  1.508  knakahar 	}
   1952  1.340  knakahar 
   1953  1.340  knakahar alloc_retry:
   1954  1.340  knakahar 	if (pci_intr_alloc(pa, &sc->sc_intrs, counts, max_type) != 0) {
   1955  1.340  knakahar 		aprint_error_dev(sc->sc_dev, "failed to allocate interrupt\n");
   1956  1.340  knakahar 		return;
   1957  1.340  knakahar 	}
   1958  1.340  knakahar 
   1959  1.416  knakahar 	if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSIX) {
   1960  1.360  knakahar 		error = wm_setup_msix(sc);
   1961  1.360  knakahar 		if (error) {
   1962  1.360  knakahar 			pci_intr_release(pc, sc->sc_intrs,
   1963  1.360  knakahar 			    counts[PCI_INTR_TYPE_MSIX]);
   1964  1.360  knakahar 
   1965  1.360  knakahar 			/* Setup for MSI: Disable MSI-X */
   1966  1.360  knakahar 			max_type = PCI_INTR_TYPE_MSI;
   1967  1.360  knakahar 			counts[PCI_INTR_TYPE_MSI] = 1;
   1968  1.360  knakahar 			counts[PCI_INTR_TYPE_INTX] = 1;
   1969  1.360  knakahar 			goto alloc_retry;
   1970  1.335   msaitoh 		}
   1971  1.582   msaitoh 	} else if (pci_intr_type(pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_MSI) {
   1972  1.375   msaitoh 		wm_adjust_qnum(sc, 0);	/* must not use multiqueue */
   1973  1.360  knakahar 		error = wm_setup_legacy(sc);
   1974  1.360  knakahar 		if (error) {
   1975  1.360  knakahar 			pci_intr_release(sc->sc_pc, sc->sc_intrs,
   1976  1.360  knakahar 			    counts[PCI_INTR_TYPE_MSI]);
   1977  1.335   msaitoh 
   1978  1.360  knakahar 			/* The next try is for INTx: Disable MSI */
   1979  1.360  knakahar 			max_type = PCI_INTR_TYPE_INTX;
   1980  1.360  knakahar 			counts[PCI_INTR_TYPE_INTX] = 1;
   1981  1.360  knakahar 			goto alloc_retry;
   1982  1.360  knakahar 		}
   1983  1.340  knakahar 	} else {
   1984  1.375   msaitoh 		wm_adjust_qnum(sc, 0);	/* must not use multiqueue */
   1985  1.360  knakahar 		error = wm_setup_legacy(sc);
   1986  1.360  knakahar 		if (error) {
   1987  1.360  knakahar 			pci_intr_release(sc->sc_pc, sc->sc_intrs,
   1988  1.360  knakahar 			    counts[PCI_INTR_TYPE_INTX]);
   1989  1.360  knakahar 			return;
   1990  1.335   msaitoh 		}
   1991  1.335   msaitoh 	}
   1992   1.52   thorpej 
   1993   1.52   thorpej 	/*
   1994  1.199   msaitoh 	 * Check the function ID (unit number of the chip).
   1995  1.199   msaitoh 	 */
   1996  1.199   msaitoh 	if ((sc->sc_type == WM_T_82546) || (sc->sc_type == WM_T_82546_3)
   1997  1.582   msaitoh 	    || (sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_80003)
   1998  1.208   msaitoh 	    || (sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   1999  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   2000  1.265   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   2001  1.199   msaitoh 		sc->sc_funcid = (CSR_READ(sc, WMREG_STATUS)
   2002  1.199   msaitoh 		    >> STATUS_FUNCID_SHIFT) & STATUS_FUNCID_MASK;
   2003  1.199   msaitoh 	else
   2004  1.199   msaitoh 		sc->sc_funcid = 0;
   2005  1.199   msaitoh 
   2006  1.199   msaitoh 	/*
   2007   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   2008   1.52   thorpej 	 */
   2009   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   2010   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   2011   1.52   thorpej 		sc->sc_bus_speed = 33;
   2012   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   2013   1.73      tron 		/*
   2014   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   2015   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   2016   1.73      tron 		 */
   2017   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   2018   1.73      tron 		sc->sc_bus_speed = 66;
   2019  1.160  christos 		aprint_verbose_dev(sc->sc_dev,
   2020  1.160  christos 		    "Communication Streaming Architecture\n");
   2021   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   2022  1.272     ozaki 			callout_init(&sc->sc_txfifo_ch, CALLOUT_FLAGS);
   2023   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   2024  1.582   msaitoh 			    wm_82547_txfifo_stall, sc);
   2025  1.160  christos 			aprint_verbose_dev(sc->sc_dev,
   2026  1.160  christos 			    "using 82547 Tx FIFO stall work-around\n");
   2027   1.78   thorpej 		}
   2028  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   2029  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   2030  1.167   msaitoh 		if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   2031  1.190   msaitoh 		    && (sc->sc_type != WM_T_ICH10)
   2032  1.221   msaitoh 		    && (sc->sc_type != WM_T_PCH)
   2033  1.249   msaitoh 		    && (sc->sc_type != WM_T_PCH2)
   2034  1.392   msaitoh 		    && (sc->sc_type != WM_T_PCH_LPT)
   2035  1.570   msaitoh 		    && (sc->sc_type != WM_T_PCH_SPT)
   2036  1.570   msaitoh 		    && (sc->sc_type != WM_T_PCH_CNP)) {
   2037  1.221   msaitoh 			/* ICH* and PCH* have no PCIe capability registers */
   2038  1.199   msaitoh 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   2039  1.199   msaitoh 				PCI_CAP_PCIEXPRESS, &sc->sc_pcixe_capoff,
   2040  1.199   msaitoh 				NULL) == 0)
   2041  1.199   msaitoh 				aprint_error_dev(sc->sc_dev,
   2042  1.199   msaitoh 				    "unable to find PCIe capability\n");
   2043  1.199   msaitoh 		}
   2044  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
   2045   1.73      tron 	} else {
   2046   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   2047   1.52   thorpej 		if (reg & STATUS_BUS64)
   2048   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   2049  1.176   msaitoh 		if ((reg & STATUS_PCIX_MODE) != 0) {
   2050   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   2051   1.54   thorpej 
   2052   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   2053   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   2054  1.199   msaitoh 				PCI_CAP_PCIX, &sc->sc_pcixe_capoff, NULL) == 0)
   2055  1.160  christos 				aprint_error_dev(sc->sc_dev,
   2056  1.160  christos 				    "unable to find PCIX capability\n");
   2057   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   2058   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   2059   1.54   thorpej 				/*
   2060   1.54   thorpej 				 * Work around a problem caused by the BIOS
   2061   1.54   thorpej 				 * setting the max memory read byte count
   2062   1.54   thorpej 				 * incorrectly.
   2063   1.54   thorpej 				 */
   2064   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   2065  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_CMD);
   2066   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   2067  1.248   msaitoh 				    sc->sc_pcixe_capoff + PCIX_STATUS);
   2068   1.54   thorpej 
   2069  1.388   msaitoh 				bytecnt = (pcix_cmd & PCIX_CMD_BYTECNT_MASK) >>
   2070  1.248   msaitoh 				    PCIX_CMD_BYTECNT_SHIFT;
   2071  1.388   msaitoh 				maxb = (pcix_sts & PCIX_STATUS_MAXB_MASK) >>
   2072  1.248   msaitoh 				    PCIX_STATUS_MAXB_SHIFT;
   2073   1.54   thorpej 				if (bytecnt > maxb) {
   2074  1.160  christos 					aprint_verbose_dev(sc->sc_dev,
   2075  1.160  christos 					    "resetting PCI-X MMRBC: %d -> %d\n",
   2076   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   2077   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   2078  1.248   msaitoh 					    ~PCIX_CMD_BYTECNT_MASK) |
   2079  1.582   msaitoh 					    (maxb << PCIX_CMD_BYTECNT_SHIFT);
   2080   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   2081  1.248   msaitoh 					    sc->sc_pcixe_capoff + PCIX_CMD,
   2082   1.54   thorpej 					    pcix_cmd);
   2083   1.54   thorpej 				}
   2084   1.54   thorpej 			}
   2085   1.54   thorpej 		}
   2086   1.52   thorpej 		/*
   2087   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   2088   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   2089   1.52   thorpej 		 * a higher speed.
   2090   1.52   thorpej 		 */
   2091   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   2092   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   2093   1.52   thorpej 								      : 66;
   2094   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   2095   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   2096   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   2097   1.52   thorpej 				sc->sc_bus_speed = 66;
   2098   1.52   thorpej 				break;
   2099   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   2100   1.52   thorpej 				sc->sc_bus_speed = 100;
   2101   1.52   thorpej 				break;
   2102   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   2103   1.52   thorpej 				sc->sc_bus_speed = 133;
   2104   1.52   thorpej 				break;
   2105   1.52   thorpej 			default:
   2106  1.160  christos 				aprint_error_dev(sc->sc_dev,
   2107  1.158    cegger 				    "unknown PCIXSPD %d; assuming 66MHz\n",
   2108   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   2109   1.52   thorpej 				sc->sc_bus_speed = 66;
   2110  1.189   msaitoh 				break;
   2111   1.52   thorpej 			}
   2112   1.52   thorpej 		} else
   2113   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   2114  1.160  christos 		aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
   2115   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   2116   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   2117   1.52   thorpej 	}
   2118    1.1   thorpej 
   2119  1.127    bouyer 	/* clear interesting stat counters */
   2120  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   2121  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   2122  1.127    bouyer 
   2123  1.424   msaitoh 	if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)
   2124  1.424   msaitoh 	    || (sc->sc_type >= WM_T_ICH8))
   2125  1.424   msaitoh 		sc->sc_ich_phymtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   2126  1.423   msaitoh 	if (sc->sc_type >= WM_T_ICH8)
   2127  1.423   msaitoh 		sc->sc_ich_nvmmtx = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   2128    1.1   thorpej 
   2129  1.423   msaitoh 	/* Set PHY, NVM mutex related stuff */
   2130  1.185   msaitoh 	switch (sc->sc_type) {
   2131  1.185   msaitoh 	case WM_T_82542_2_0:
   2132  1.185   msaitoh 	case WM_T_82542_2_1:
   2133  1.185   msaitoh 	case WM_T_82543:
   2134  1.185   msaitoh 	case WM_T_82544:
   2135  1.185   msaitoh 		/* Microwire */
   2136  1.530   msaitoh 		sc->nvm.read = wm_nvm_read_uwire;
   2137  1.294   msaitoh 		sc->sc_nvm_wordsize = 64;
   2138  1.294   msaitoh 		sc->sc_nvm_addrbits = 6;
   2139  1.185   msaitoh 		break;
   2140  1.185   msaitoh 	case WM_T_82540:
   2141  1.185   msaitoh 	case WM_T_82545:
   2142  1.185   msaitoh 	case WM_T_82545_3:
   2143  1.185   msaitoh 	case WM_T_82546:
   2144  1.185   msaitoh 	case WM_T_82546_3:
   2145  1.185   msaitoh 		/* Microwire */
   2146  1.530   msaitoh 		sc->nvm.read = wm_nvm_read_uwire;
   2147  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   2148  1.294   msaitoh 		if (reg & EECD_EE_SIZE) {
   2149  1.294   msaitoh 			sc->sc_nvm_wordsize = 256;
   2150  1.294   msaitoh 			sc->sc_nvm_addrbits = 8;
   2151  1.294   msaitoh 		} else {
   2152  1.294   msaitoh 			sc->sc_nvm_wordsize = 64;
   2153  1.294   msaitoh 			sc->sc_nvm_addrbits = 6;
   2154  1.294   msaitoh 		}
   2155  1.275   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD;
   2156  1.530   msaitoh 		sc->nvm.acquire = wm_get_eecd;
   2157  1.530   msaitoh 		sc->nvm.release = wm_put_eecd;
   2158  1.185   msaitoh 		break;
   2159  1.185   msaitoh 	case WM_T_82541:
   2160  1.185   msaitoh 	case WM_T_82541_2:
   2161  1.185   msaitoh 	case WM_T_82547:
   2162  1.185   msaitoh 	case WM_T_82547_2:
   2163  1.185   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   2164  1.532   msaitoh 		/*
   2165  1.532   msaitoh 		 * wm_nvm_set_addrbits_size_eecd() accesses SPI in it only
   2166  1.532   msaitoh 		 * on 8254[17], so set flags and functios before calling it.
   2167  1.532   msaitoh 		 */
   2168  1.532   msaitoh 		sc->sc_flags |= WM_F_LOCK_EECD;
   2169  1.532   msaitoh 		sc->nvm.acquire = wm_get_eecd;
   2170  1.532   msaitoh 		sc->nvm.release = wm_put_eecd;
   2171  1.185   msaitoh 		if (reg & EECD_EE_TYPE) {
   2172  1.185   msaitoh 			/* SPI */
   2173  1.530   msaitoh 			sc->nvm.read = wm_nvm_read_spi;
   2174  1.294   msaitoh 			sc->sc_flags |= WM_F_EEPROM_SPI;
   2175  1.294   msaitoh 			wm_nvm_set_addrbits_size_eecd(sc);
   2176  1.294   msaitoh 		} else {
   2177  1.185   msaitoh 			/* Microwire */
   2178  1.530   msaitoh 			sc->nvm.read = wm_nvm_read_uwire;
   2179  1.294   msaitoh 			if ((reg & EECD_EE_ABITS) != 0) {
   2180  1.294   msaitoh 				sc->sc_nvm_wordsize = 256;
   2181  1.294   msaitoh 				sc->sc_nvm_addrbits = 8;
   2182  1.294   msaitoh 			} else {
   2183  1.294   msaitoh 				sc->sc_nvm_wordsize = 64;
   2184  1.294   msaitoh 				sc->sc_nvm_addrbits = 6;
   2185  1.294   msaitoh 			}
   2186  1.294   msaitoh 		}
   2187  1.185   msaitoh 		break;
   2188  1.185   msaitoh 	case WM_T_82571:
   2189  1.185   msaitoh 	case WM_T_82572:
   2190  1.185   msaitoh 		/* SPI */
   2191  1.530   msaitoh 		sc->nvm.read = wm_nvm_read_eerd;
   2192  1.530   msaitoh 		/* Not use WM_F_LOCK_EECD because we use EERD */
   2193  1.294   msaitoh 		sc->sc_flags |= WM_F_EEPROM_SPI;
   2194  1.294   msaitoh 		wm_nvm_set_addrbits_size_eecd(sc);
   2195  1.424   msaitoh 		sc->phy.acquire = wm_get_swsm_semaphore;
   2196  1.424   msaitoh 		sc->phy.release = wm_put_swsm_semaphore;
   2197  1.530   msaitoh 		sc->nvm.acquire = wm_get_nvm_82571;
   2198  1.530   msaitoh 		sc->nvm.release = wm_put_nvm_82571;
   2199  1.185   msaitoh 		break;
   2200  1.185   msaitoh 	case WM_T_82573:
   2201  1.185   msaitoh 	case WM_T_82574:
   2202  1.185   msaitoh 	case WM_T_82583:
   2203  1.530   msaitoh 		sc->nvm.read = wm_nvm_read_eerd;
   2204  1.530   msaitoh 		/* Not use WM_F_LOCK_EECD because we use EERD */
   2205  1.424   msaitoh 		if (sc->sc_type == WM_T_82573) {
   2206  1.424   msaitoh 			sc->phy.acquire = wm_get_swsm_semaphore;
   2207  1.424   msaitoh 			sc->phy.release = wm_put_swsm_semaphore;
   2208  1.530   msaitoh 			sc->nvm.acquire = wm_get_nvm_82571;
   2209  1.530   msaitoh 			sc->nvm.release = wm_put_nvm_82571;
   2210  1.424   msaitoh 		} else {
   2211  1.424   msaitoh 			/* Both PHY and NVM use the same semaphore. */
   2212  1.530   msaitoh 			sc->phy.acquire = sc->nvm.acquire
   2213  1.424   msaitoh 			    = wm_get_swfwhw_semaphore;
   2214  1.530   msaitoh 			sc->phy.release = sc->nvm.release
   2215  1.424   msaitoh 			    = wm_put_swfwhw_semaphore;
   2216  1.424   msaitoh 		}
   2217  1.294   msaitoh 		if (wm_nvm_is_onboard_eeprom(sc) == 0) {
   2218  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH;
   2219  1.294   msaitoh 			sc->sc_nvm_wordsize = 2048;
   2220  1.294   msaitoh 		} else {
   2221  1.185   msaitoh 			/* SPI */
   2222  1.294   msaitoh 			sc->sc_flags |= WM_F_EEPROM_SPI;
   2223  1.294   msaitoh 			wm_nvm_set_addrbits_size_eecd(sc);
   2224  1.185   msaitoh 		}
   2225  1.185   msaitoh 		break;
   2226  1.199   msaitoh 	case WM_T_82575:
   2227  1.199   msaitoh 	case WM_T_82576:
   2228  1.199   msaitoh 	case WM_T_82580:
   2229  1.228   msaitoh 	case WM_T_I350:
   2230  1.278   msaitoh 	case WM_T_I354:
   2231  1.185   msaitoh 	case WM_T_80003:
   2232  1.185   msaitoh 		/* SPI */
   2233  1.294   msaitoh 		sc->sc_flags |= WM_F_EEPROM_SPI;
   2234  1.294   msaitoh 		wm_nvm_set_addrbits_size_eecd(sc);
   2235  1.579   msaitoh 		if ((sc->sc_type == WM_T_80003)
   2236  1.530   msaitoh 		    || (sc->sc_nvm_wordsize < (1 << 15))) {
   2237  1.530   msaitoh 			sc->nvm.read = wm_nvm_read_eerd;
   2238  1.530   msaitoh 			/* Don't use WM_F_LOCK_EECD because we use EERD */
   2239  1.530   msaitoh 		} else {
   2240  1.530   msaitoh 			sc->nvm.read = wm_nvm_read_spi;
   2241  1.530   msaitoh 			sc->sc_flags |= WM_F_LOCK_EECD;
   2242  1.530   msaitoh 		}
   2243  1.424   msaitoh 		sc->phy.acquire = wm_get_phy_82575;
   2244  1.424   msaitoh 		sc->phy.release = wm_put_phy_82575;
   2245  1.530   msaitoh 		sc->nvm.acquire = wm_get_nvm_80003;
   2246  1.530   msaitoh 		sc->nvm.release = wm_put_nvm_80003;
   2247  1.185   msaitoh 		break;
   2248  1.185   msaitoh 	case WM_T_ICH8:
   2249  1.185   msaitoh 	case WM_T_ICH9:
   2250  1.185   msaitoh 	case WM_T_ICH10:
   2251  1.190   msaitoh 	case WM_T_PCH:
   2252  1.221   msaitoh 	case WM_T_PCH2:
   2253  1.249   msaitoh 	case WM_T_PCH_LPT:
   2254  1.530   msaitoh 		sc->nvm.read = wm_nvm_read_ich8;
   2255  1.185   msaitoh 		/* FLASH */
   2256  1.530   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH;
   2257  1.294   msaitoh 		sc->sc_nvm_wordsize = 2048;
   2258  1.388   msaitoh 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,WM_ICH8_FLASH);
   2259  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   2260  1.336   msaitoh 		    &sc->sc_flasht, &sc->sc_flashh, NULL, &sc->sc_flashs)) {
   2261  1.160  christos 			aprint_error_dev(sc->sc_dev,
   2262  1.160  christos 			    "can't map FLASH registers\n");
   2263  1.353  knakahar 			goto out;
   2264  1.139    bouyer 		}
   2265  1.185   msaitoh 		reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   2266  1.185   msaitoh 		sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
   2267  1.388   msaitoh 		    ICH_FLASH_SECTOR_SIZE;
   2268  1.199   msaitoh 		sc->sc_ich8_flash_bank_size =
   2269  1.199   msaitoh 		    ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   2270  1.388   msaitoh 		sc->sc_ich8_flash_bank_size -= (reg & ICH_GFPREG_BASE_MASK);
   2271  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   2272  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   2273  1.392   msaitoh 		sc->sc_flashreg_offset = 0;
   2274  1.424   msaitoh 		sc->phy.acquire = wm_get_swflag_ich8lan;
   2275  1.424   msaitoh 		sc->phy.release = wm_put_swflag_ich8lan;
   2276  1.530   msaitoh 		sc->nvm.acquire = wm_get_nvm_ich8lan;
   2277  1.530   msaitoh 		sc->nvm.release = wm_put_nvm_ich8lan;
   2278  1.392   msaitoh 		break;
   2279  1.392   msaitoh 	case WM_T_PCH_SPT:
   2280  1.570   msaitoh 	case WM_T_PCH_CNP:
   2281  1.530   msaitoh 		sc->nvm.read = wm_nvm_read_spt;
   2282  1.392   msaitoh 		/* SPT has no GFPREG; flash registers mapped through BAR0 */
   2283  1.530   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH;
   2284  1.392   msaitoh 		sc->sc_flasht = sc->sc_st;
   2285  1.392   msaitoh 		sc->sc_flashh = sc->sc_sh;
   2286  1.392   msaitoh 		sc->sc_ich8_flash_base = 0;
   2287  1.392   msaitoh 		sc->sc_nvm_wordsize =
   2288  1.582   msaitoh 		    (((CSR_READ(sc, WMREG_STRAP) >> 1) & 0x1F) + 1)
   2289  1.582   msaitoh 		    * NVM_SIZE_MULTIPLIER;
   2290  1.392   msaitoh 		/* It is size in bytes, we want words */
   2291  1.392   msaitoh 		sc->sc_nvm_wordsize /= 2;
   2292  1.392   msaitoh 		/* assume 2 banks */
   2293  1.392   msaitoh 		sc->sc_ich8_flash_bank_size = sc->sc_nvm_wordsize / 2;
   2294  1.392   msaitoh 		sc->sc_flashreg_offset = WM_PCH_SPT_FLASHOFFSET;
   2295  1.424   msaitoh 		sc->phy.acquire = wm_get_swflag_ich8lan;
   2296  1.424   msaitoh 		sc->phy.release = wm_put_swflag_ich8lan;
   2297  1.530   msaitoh 		sc->nvm.acquire = wm_get_nvm_ich8lan;
   2298  1.530   msaitoh 		sc->nvm.release = wm_put_nvm_ich8lan;
   2299  1.185   msaitoh 		break;
   2300  1.247   msaitoh 	case WM_T_I210:
   2301  1.247   msaitoh 	case WM_T_I211:
   2302  1.533   msaitoh 		/* Allow a single clear of the SW semaphore on I210 and newer*/
   2303  1.533   msaitoh 		sc->sc_flags |= WM_F_WA_I210_CLSEM;
   2304  1.565   msaitoh 		if (wm_nvm_flash_presence_i210(sc)) {
   2305  1.530   msaitoh 			sc->nvm.read = wm_nvm_read_eerd;
   2306  1.530   msaitoh 			/* Don't use WM_F_LOCK_EECD because we use EERD */
   2307  1.530   msaitoh 			sc->sc_flags |= WM_F_EEPROM_FLASH_HW;
   2308  1.321   msaitoh 			wm_nvm_set_addrbits_size_eecd(sc);
   2309  1.321   msaitoh 		} else {
   2310  1.530   msaitoh 			sc->nvm.read = wm_nvm_read_invm;
   2311  1.530   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVM;
   2312  1.321   msaitoh 			sc->sc_nvm_wordsize = INVM_SIZE;
   2313  1.321   msaitoh 		}
   2314  1.424   msaitoh 		sc->phy.acquire = wm_get_phy_82575;
   2315  1.424   msaitoh 		sc->phy.release = wm_put_phy_82575;
   2316  1.530   msaitoh 		sc->nvm.acquire = wm_get_nvm_80003;
   2317  1.530   msaitoh 		sc->nvm.release = wm_put_nvm_80003;
   2318  1.247   msaitoh 		break;
   2319  1.185   msaitoh 	default:
   2320  1.185   msaitoh 		break;
   2321   1.44   thorpej 	}
   2322  1.112     gavan 
   2323  1.273   msaitoh 	/* Ensure the SMBI bit is clear before first NVM or PHY access */
   2324  1.273   msaitoh 	switch (sc->sc_type) {
   2325  1.273   msaitoh 	case WM_T_82571:
   2326  1.273   msaitoh 	case WM_T_82572:
   2327  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM2);
   2328  1.310   msaitoh 		if ((reg & SWSM2_LOCK) == 0) {
   2329  1.273   msaitoh 			CSR_WRITE(sc, WMREG_SWSM2, reg | SWSM2_LOCK);
   2330  1.273   msaitoh 			force_clear_smbi = true;
   2331  1.273   msaitoh 		} else
   2332  1.273   msaitoh 			force_clear_smbi = false;
   2333  1.273   msaitoh 		break;
   2334  1.284   msaitoh 	case WM_T_82573:
   2335  1.284   msaitoh 	case WM_T_82574:
   2336  1.284   msaitoh 	case WM_T_82583:
   2337  1.284   msaitoh 		force_clear_smbi = true;
   2338  1.284   msaitoh 		break;
   2339  1.273   msaitoh 	default:
   2340  1.284   msaitoh 		force_clear_smbi = false;
   2341  1.273   msaitoh 		break;
   2342  1.273   msaitoh 	}
   2343  1.273   msaitoh 	if (force_clear_smbi) {
   2344  1.273   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   2345  1.284   msaitoh 		if ((reg & SWSM_SMBI) != 0)
   2346  1.273   msaitoh 			aprint_error_dev(sc->sc_dev,
   2347  1.273   msaitoh 			    "Please update the Bootagent\n");
   2348  1.273   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_SMBI);
   2349  1.273   msaitoh 	}
   2350  1.273   msaitoh 
   2351  1.112     gavan 	/*
   2352  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   2353  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   2354  1.112     gavan 	 * that no EEPROM is attached.
   2355  1.112     gavan 	 */
   2356  1.185   msaitoh 	/*
   2357  1.185   msaitoh 	 * Validate the EEPROM checksum. If the checksum fails, flag
   2358  1.185   msaitoh 	 * this for later, so we can fail future reads from the EEPROM.
   2359  1.185   msaitoh 	 */
   2360  1.280   msaitoh 	if (wm_nvm_validate_checksum(sc)) {
   2361  1.169   msaitoh 		/*
   2362  1.185   msaitoh 		 * Read twice again because some PCI-e parts fail the
   2363  1.185   msaitoh 		 * first check due to the link being in sleep state.
   2364  1.169   msaitoh 		 */
   2365  1.280   msaitoh 		if (wm_nvm_validate_checksum(sc))
   2366  1.185   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   2367  1.169   msaitoh 	}
   2368  1.185   msaitoh 
   2369  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   2370  1.328   msaitoh 		aprint_verbose_dev(sc->sc_dev, "No EEPROM");
   2371  1.294   msaitoh 	else {
   2372  1.294   msaitoh 		aprint_verbose_dev(sc->sc_dev, "%u words ",
   2373  1.294   msaitoh 		    sc->sc_nvm_wordsize);
   2374  1.321   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_INVM)
   2375  1.328   msaitoh 			aprint_verbose("iNVM");
   2376  1.321   msaitoh 		else if (sc->sc_flags & WM_F_EEPROM_FLASH_HW)
   2377  1.328   msaitoh 			aprint_verbose("FLASH(HW)");
   2378  1.321   msaitoh 		else if (sc->sc_flags & WM_F_EEPROM_FLASH)
   2379  1.328   msaitoh 			aprint_verbose("FLASH");
   2380  1.321   msaitoh 		else {
   2381  1.294   msaitoh 			if (sc->sc_flags & WM_F_EEPROM_SPI)
   2382  1.294   msaitoh 				eetype = "SPI";
   2383  1.294   msaitoh 			else
   2384  1.294   msaitoh 				eetype = "MicroWire";
   2385  1.328   msaitoh 			aprint_verbose("(%d address bits) %s EEPROM",
   2386  1.294   msaitoh 			    sc->sc_nvm_addrbits, eetype);
   2387  1.294   msaitoh 		}
   2388  1.112     gavan 	}
   2389  1.328   msaitoh 	wm_nvm_version(sc);
   2390  1.328   msaitoh 	aprint_verbose("\n");
   2391  1.112     gavan 
   2392  1.527   msaitoh 	/*
   2393  1.527   msaitoh 	 * XXX The first call of wm_gmii_setup_phytype. The result might be
   2394  1.527   msaitoh 	 * incorrect.
   2395  1.527   msaitoh 	 */
   2396  1.527   msaitoh 	wm_gmii_setup_phytype(sc, 0, 0);
   2397  1.527   msaitoh 
   2398  1.609   msaitoh 	/* Check for WM_F_WOL on some chips before wm_reset() */
   2399  1.604   msaitoh 	switch (sc->sc_type) {
   2400  1.604   msaitoh 	case WM_T_ICH8:
   2401  1.604   msaitoh 	case WM_T_ICH9:
   2402  1.604   msaitoh 	case WM_T_ICH10:
   2403  1.604   msaitoh 	case WM_T_PCH:
   2404  1.604   msaitoh 	case WM_T_PCH2:
   2405  1.604   msaitoh 	case WM_T_PCH_LPT:
   2406  1.604   msaitoh 	case WM_T_PCH_SPT:
   2407  1.604   msaitoh 	case WM_T_PCH_CNP:
   2408  1.604   msaitoh 		apme_mask = WUC_APME;
   2409  1.604   msaitoh 		eeprom_data = CSR_READ(sc, WMREG_WUC);
   2410  1.611   msaitoh 		if ((eeprom_data & apme_mask) != 0)
   2411  1.611   msaitoh 			sc->sc_flags |= WM_F_WOL;
   2412  1.604   msaitoh 		break;
   2413  1.604   msaitoh 	default:
   2414  1.604   msaitoh 		break;
   2415  1.604   msaitoh 	}
   2416  1.609   msaitoh 
   2417  1.527   msaitoh 	/* Reset the chip to a known state. */
   2418  1.527   msaitoh 	wm_reset(sc);
   2419  1.527   msaitoh 
   2420  1.565   msaitoh 	/*
   2421  1.565   msaitoh 	 * Check for I21[01] PLL workaround.
   2422  1.565   msaitoh 	 *
   2423  1.565   msaitoh 	 * Three cases:
   2424  1.565   msaitoh 	 * a) Chip is I211.
   2425  1.565   msaitoh 	 * b) Chip is I210 and it uses INVM (not FLASH).
   2426  1.565   msaitoh 	 * c) Chip is I210 (and it uses FLASH) and the NVM image version < 3.25
   2427  1.565   msaitoh 	 */
   2428  1.565   msaitoh 	if (sc->sc_type == WM_T_I211)
   2429  1.329   msaitoh 		sc->sc_flags |= WM_F_PLL_WA_I210;
   2430  1.565   msaitoh 	if (sc->sc_type == WM_T_I210) {
   2431  1.565   msaitoh 		if (!wm_nvm_flash_presence_i210(sc))
   2432  1.565   msaitoh 			sc->sc_flags |= WM_F_PLL_WA_I210;
   2433  1.565   msaitoh 		else if ((sc->sc_nvm_ver_major < 3)
   2434  1.329   msaitoh 		    || ((sc->sc_nvm_ver_major == 3)
   2435  1.344   msaitoh 			&& (sc->sc_nvm_ver_minor < 25))) {
   2436  1.329   msaitoh 			aprint_verbose_dev(sc->sc_dev,
   2437  1.329   msaitoh 			    "ROM image version %d.%d is older than 3.25\n",
   2438  1.329   msaitoh 			    sc->sc_nvm_ver_major, sc->sc_nvm_ver_minor);
   2439  1.329   msaitoh 			sc->sc_flags |= WM_F_PLL_WA_I210;
   2440  1.329   msaitoh 		}
   2441  1.329   msaitoh 	}
   2442  1.329   msaitoh 	if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
   2443  1.329   msaitoh 		wm_pll_workaround_i210(sc);
   2444  1.329   msaitoh 
   2445  1.379   msaitoh 	wm_get_wakeup(sc);
   2446  1.446   msaitoh 
   2447  1.446   msaitoh 	/* Non-AMT based hardware can now take control from firmware */
   2448  1.446   msaitoh 	if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
   2449  1.446   msaitoh 		wm_get_hw_control(sc);
   2450  1.379   msaitoh 
   2451  1.113     gavan 	/*
   2452  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   2453  1.113     gavan 	 * in device properties.
   2454  1.113     gavan 	 */
   2455  1.195    martin 	ea = prop_dictionary_get(dict, "mac-address");
   2456  1.115   thorpej 	if (ea != NULL) {
   2457  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   2458  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   2459  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   2460  1.115   thorpej 	} else {
   2461  1.210   msaitoh 		if (wm_read_mac_addr(sc, enaddr) != 0) {
   2462  1.160  christos 			aprint_error_dev(sc->sc_dev,
   2463  1.160  christos 			    "unable to read Ethernet address\n");
   2464  1.353  knakahar 			goto out;
   2465  1.210   msaitoh 		}
   2466   1.17   thorpej 	}
   2467   1.17   thorpej 
   2468  1.160  christos 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
   2469    1.1   thorpej 	    ether_sprintf(enaddr));
   2470    1.1   thorpej 
   2471    1.1   thorpej 	/*
   2472    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   2473    1.1   thorpej 	 * bits in the control registers based on their contents.
   2474    1.1   thorpej 	 */
   2475  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg1");
   2476  1.115   thorpej 	if (pn != NULL) {
   2477  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   2478  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   2479  1.115   thorpej 	} else {
   2480  1.293   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_CFG1, 1, &cfg1)) {
   2481  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
   2482  1.353  knakahar 			goto out;
   2483  1.113     gavan 		}
   2484   1.51   thorpej 	}
   2485  1.115   thorpej 
   2486  1.182   msaitoh 	pn = prop_dictionary_get(dict, "i82543-cfg2");
   2487  1.115   thorpej 	if (pn != NULL) {
   2488  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   2489  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   2490  1.115   thorpej 	} else {
   2491  1.293   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_CFG2, 1, &cfg2)) {
   2492  1.160  christos 			aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
   2493  1.353  knakahar 			goto out;
   2494  1.113     gavan 		}
   2495   1.51   thorpej 	}
   2496  1.115   thorpej 
   2497  1.203   msaitoh 	/* check for WM_F_WOL */
   2498  1.203   msaitoh 	switch (sc->sc_type) {
   2499  1.203   msaitoh 	case WM_T_82542_2_0:
   2500  1.203   msaitoh 	case WM_T_82542_2_1:
   2501  1.203   msaitoh 	case WM_T_82543:
   2502  1.203   msaitoh 		/* dummy? */
   2503  1.203   msaitoh 		eeprom_data = 0;
   2504  1.293   msaitoh 		apme_mask = NVM_CFG3_APME;
   2505  1.203   msaitoh 		break;
   2506  1.203   msaitoh 	case WM_T_82544:
   2507  1.293   msaitoh 		apme_mask = NVM_CFG2_82544_APM_EN;
   2508  1.203   msaitoh 		eeprom_data = cfg2;
   2509  1.203   msaitoh 		break;
   2510  1.203   msaitoh 	case WM_T_82546:
   2511  1.203   msaitoh 	case WM_T_82546_3:
   2512  1.203   msaitoh 	case WM_T_82571:
   2513  1.203   msaitoh 	case WM_T_82572:
   2514  1.203   msaitoh 	case WM_T_82573:
   2515  1.203   msaitoh 	case WM_T_82574:
   2516  1.203   msaitoh 	case WM_T_82583:
   2517  1.203   msaitoh 	case WM_T_80003:
   2518  1.604   msaitoh 	case WM_T_82575:
   2519  1.604   msaitoh 	case WM_T_82576:
   2520  1.293   msaitoh 		apme_mask = NVM_CFG3_APME;
   2521  1.293   msaitoh 		wm_nvm_read(sc, (sc->sc_funcid == 1) ? NVM_OFF_CFG3_PORTB
   2522  1.293   msaitoh 		    : NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
   2523  1.203   msaitoh 		break;
   2524  1.203   msaitoh 	case WM_T_82580:
   2525  1.228   msaitoh 	case WM_T_I350:
   2526  1.604   msaitoh 	case WM_T_I354:
   2527  1.604   msaitoh 	case WM_T_I210:
   2528  1.604   msaitoh 	case WM_T_I211:
   2529  1.604   msaitoh 		apme_mask = NVM_CFG3_APME;
   2530  1.604   msaitoh 		wm_nvm_read(sc,
   2531  1.604   msaitoh 		    NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + NVM_OFF_CFG3_PORTA,
   2532  1.604   msaitoh 		    1, &eeprom_data);
   2533  1.604   msaitoh 		break;
   2534  1.203   msaitoh 	case WM_T_ICH8:
   2535  1.203   msaitoh 	case WM_T_ICH9:
   2536  1.203   msaitoh 	case WM_T_ICH10:
   2537  1.203   msaitoh 	case WM_T_PCH:
   2538  1.221   msaitoh 	case WM_T_PCH2:
   2539  1.249   msaitoh 	case WM_T_PCH_LPT:
   2540  1.392   msaitoh 	case WM_T_PCH_SPT:
   2541  1.570   msaitoh 	case WM_T_PCH_CNP:
   2542  1.604   msaitoh 		/* Already checked before wm_reset () */
   2543  1.604   msaitoh 		apme_mask = eeprom_data = 0;
   2544  1.604   msaitoh 		break;
   2545  1.604   msaitoh 	default: /* XXX 82540 */
   2546  1.604   msaitoh 		apme_mask = NVM_CFG3_APME;
   2547  1.604   msaitoh 		wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &eeprom_data);
   2548  1.203   msaitoh 		break;
   2549  1.203   msaitoh 	}
   2550  1.203   msaitoh 	/* Check for WM_F_WOL flag after the setting of the EEPROM stuff */
   2551  1.203   msaitoh 	if ((eeprom_data & apme_mask) != 0)
   2552  1.203   msaitoh 		sc->sc_flags |= WM_F_WOL;
   2553  1.203   msaitoh 
   2554  1.604   msaitoh 	/*
   2555  1.604   msaitoh 	 * We have the eeprom settings, now apply the special cases
   2556  1.604   msaitoh 	 * where the eeprom may be wrong or the board won't support
   2557  1.604   msaitoh 	 * wake on lan on a particular port
   2558  1.604   msaitoh 	 */
   2559  1.604   msaitoh 	switch (sc->sc_pcidevid) {
   2560  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82546GB_PCIE:
   2561  1.604   msaitoh 		sc->sc_flags &= ~WM_F_WOL;
   2562  1.604   msaitoh 		break;
   2563  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82546EB_FIBER:
   2564  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82546GB_FIBER:
   2565  1.604   msaitoh 		/* Wake events only supported on port A for dual fiber
   2566  1.604   msaitoh 		 * regardless of eeprom setting */
   2567  1.604   msaitoh 		if (sc->sc_funcid == 1)
   2568  1.604   msaitoh 			sc->sc_flags &= ~WM_F_WOL;
   2569  1.604   msaitoh 		break;
   2570  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3:
   2571  1.604   msaitoh 		/* if quad port adapter, disable WoL on all but port A */
   2572  1.604   msaitoh 		if (sc->sc_funcid != 0)
   2573  1.604   msaitoh 			sc->sc_flags &= ~WM_F_WOL;
   2574  1.604   msaitoh 		break;
   2575  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82571EB_FIBER:
   2576  1.604   msaitoh 		/* Wake events only supported on port A for dual fiber
   2577  1.604   msaitoh 		 * regardless of eeprom setting */
   2578  1.604   msaitoh 		if (sc->sc_funcid == 1)
   2579  1.604   msaitoh 			sc->sc_flags &= ~WM_F_WOL;
   2580  1.604   msaitoh 		break;
   2581  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER:
   2582  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82571EB_QUAD_FIBER:
   2583  1.604   msaitoh 	case PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER:
   2584  1.604   msaitoh 		/* if quad port adapter, disable WoL on all but port A */
   2585  1.604   msaitoh 		if (sc->sc_funcid != 0)
   2586  1.604   msaitoh 			sc->sc_flags &= ~WM_F_WOL;
   2587  1.604   msaitoh 		break;
   2588  1.604   msaitoh 	}
   2589  1.604   msaitoh 
   2590  1.325   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)) {
   2591  1.325   msaitoh 		/* Check NVM for autonegotiation */
   2592  1.325   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_COMPAT, 1, &nvmword) == 0) {
   2593  1.325   msaitoh 			if ((nvmword & NVM_COMPAT_SERDES_FORCE_MODE) != 0)
   2594  1.325   msaitoh 				sc->sc_flags |= WM_F_PCS_DIS_AUTONEGO;
   2595  1.325   msaitoh 		}
   2596  1.325   msaitoh 	}
   2597  1.325   msaitoh 
   2598  1.203   msaitoh 	/*
   2599  1.203   msaitoh 	 * XXX need special handling for some multiple port cards
   2600  1.203   msaitoh 	 * to disable a paticular port.
   2601  1.203   msaitoh 	 */
   2602  1.203   msaitoh 
   2603   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   2604  1.182   msaitoh 		pn = prop_dictionary_get(dict, "i82543-swdpin");
   2605  1.115   thorpej 		if (pn != NULL) {
   2606  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   2607  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   2608  1.115   thorpej 		} else {
   2609  1.293   msaitoh 			if (wm_nvm_read(sc, NVM_OFF_SWDPIN, 1, &swdpin)) {
   2610  1.160  christos 				aprint_error_dev(sc->sc_dev,
   2611  1.160  christos 				    "unable to read SWDPIN\n");
   2612  1.353  knakahar 				goto out;
   2613  1.113     gavan 			}
   2614   1.51   thorpej 		}
   2615   1.51   thorpej 	}
   2616    1.1   thorpej 
   2617  1.293   msaitoh 	if (cfg1 & NVM_CFG1_ILOS)
   2618    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   2619  1.325   msaitoh 
   2620  1.325   msaitoh 	/*
   2621  1.325   msaitoh 	 * XXX
   2622  1.325   msaitoh 	 * This code isn't correct because pin 2 and 3 are located
   2623  1.325   msaitoh 	 * in different position on newer chips. Check all datasheet.
   2624  1.325   msaitoh 	 *
   2625  1.325   msaitoh 	 * Until resolve this problem, check if a chip < 82580
   2626  1.325   msaitoh 	 */
   2627  1.325   msaitoh 	if (sc->sc_type <= WM_T_82580) {
   2628  1.325   msaitoh 		if (sc->sc_type >= WM_T_82544) {
   2629  1.325   msaitoh 			sc->sc_ctrl |=
   2630  1.325   msaitoh 			    ((swdpin >> NVM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   2631  1.325   msaitoh 			    CTRL_SWDPIO_SHIFT;
   2632  1.325   msaitoh 			sc->sc_ctrl |=
   2633  1.325   msaitoh 			    ((swdpin >> NVM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   2634  1.325   msaitoh 			    CTRL_SWDPINS_SHIFT;
   2635  1.325   msaitoh 		} else {
   2636  1.325   msaitoh 			sc->sc_ctrl |=
   2637  1.325   msaitoh 			    ((cfg1 >> NVM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   2638  1.325   msaitoh 			    CTRL_SWDPIO_SHIFT;
   2639  1.325   msaitoh 		}
   2640  1.325   msaitoh 	}
   2641  1.325   msaitoh 
   2642  1.325   msaitoh 	/* XXX For other than 82580? */
   2643  1.325   msaitoh 	if (sc->sc_type == WM_T_82580) {
   2644  1.325   msaitoh 		wm_nvm_read(sc, NVM_OFF_CFG3_PORTA, 1, &nvmword);
   2645  1.389   msaitoh 		if (nvmword & __BIT(13))
   2646  1.325   msaitoh 			sc->sc_ctrl |= CTRL_ILOS;
   2647    1.1   thorpej 	}
   2648    1.1   thorpej 
   2649    1.1   thorpej #if 0
   2650   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   2651  1.293   msaitoh 		if (cfg1 & NVM_CFG1_IPS0)
   2652    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   2653  1.293   msaitoh 		if (cfg1 & NVM_CFG1_IPS1)
   2654    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   2655    1.1   thorpej 		sc->sc_ctrl_ext |=
   2656  1.293   msaitoh 		    ((swdpin >> (NVM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   2657    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   2658    1.1   thorpej 		sc->sc_ctrl_ext |=
   2659  1.293   msaitoh 		    ((swdpin >> (NVM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   2660    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   2661    1.1   thorpej 	} else {
   2662    1.1   thorpej 		sc->sc_ctrl_ext |=
   2663  1.293   msaitoh 		    ((cfg2 >> NVM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   2664    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   2665    1.1   thorpej 	}
   2666    1.1   thorpej #endif
   2667    1.1   thorpej 
   2668    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   2669    1.1   thorpej #if 0
   2670    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   2671    1.1   thorpej #endif
   2672    1.1   thorpej 
   2673  1.192   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   2674  1.192   msaitoh 		uint16_t val;
   2675  1.192   msaitoh 
   2676  1.192   msaitoh 		/* Save the NVM K1 bit setting */
   2677  1.293   msaitoh 		wm_nvm_read(sc, NVM_OFF_K1_CONFIG, 1, &val);
   2678  1.192   msaitoh 
   2679  1.293   msaitoh 		if ((val & NVM_K1_CONFIG_ENABLE) != 0)
   2680  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 1;
   2681  1.192   msaitoh 		else
   2682  1.192   msaitoh 			sc->sc_nvm_k1_enabled = 0;
   2683  1.192   msaitoh 	}
   2684  1.192   msaitoh 
   2685  1.529   msaitoh 	/* Determine if we're GMII, TBI, SERDES or SGMII mode */
   2686  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   2687  1.190   msaitoh 	    || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
   2688  1.249   msaitoh 	    || sc->sc_type == WM_T_PCH2 || sc->sc_type == WM_T_PCH_LPT
   2689  1.570   msaitoh 	    || sc->sc_type == WM_T_PCH_SPT || sc->sc_type == WM_T_PCH_CNP
   2690  1.570   msaitoh 	    || sc->sc_type == WM_T_82573
   2691  1.185   msaitoh 	    || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
   2692  1.529   msaitoh 		/* Copper only */
   2693  1.457   msaitoh 	} else if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   2694  1.457   msaitoh 	    || (sc->sc_type ==WM_T_82580) || (sc->sc_type ==WM_T_I350)
   2695  1.457   msaitoh 	    || (sc->sc_type ==WM_T_I354) || (sc->sc_type ==WM_T_I210)
   2696  1.457   msaitoh 	    || (sc->sc_type ==WM_T_I211)) {
   2697  1.457   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   2698  1.457   msaitoh 		link_mode = reg & CTRL_EXT_LINK_MODE_MASK;
   2699  1.457   msaitoh 		switch (link_mode) {
   2700  1.457   msaitoh 		case CTRL_EXT_LINK_MODE_1000KX:
   2701  1.457   msaitoh 			aprint_verbose_dev(sc->sc_dev, "1000KX\n");
   2702  1.457   msaitoh 			sc->sc_mediatype = WM_MEDIATYPE_SERDES;
   2703  1.457   msaitoh 			break;
   2704  1.457   msaitoh 		case CTRL_EXT_LINK_MODE_SGMII:
   2705  1.457   msaitoh 			if (wm_sgmii_uses_mdio(sc)) {
   2706  1.457   msaitoh 				aprint_verbose_dev(sc->sc_dev,
   2707  1.457   msaitoh 				    "SGMII(MDIO)\n");
   2708  1.457   msaitoh 				sc->sc_flags |= WM_F_SGMII;
   2709  1.457   msaitoh 				sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2710  1.199   msaitoh 				break;
   2711  1.457   msaitoh 			}
   2712  1.457   msaitoh 			aprint_verbose_dev(sc->sc_dev, "SGMII(I2C)\n");
   2713  1.457   msaitoh 			/*FALLTHROUGH*/
   2714  1.457   msaitoh 		case CTRL_EXT_LINK_MODE_PCIE_SERDES:
   2715  1.457   msaitoh 			sc->sc_mediatype = wm_sfp_get_media_type(sc);
   2716  1.457   msaitoh 			if (sc->sc_mediatype == WM_MEDIATYPE_UNKNOWN) {
   2717  1.457   msaitoh 				if (link_mode
   2718  1.457   msaitoh 				    == CTRL_EXT_LINK_MODE_SGMII) {
   2719  1.457   msaitoh 					sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2720  1.265   msaitoh 					sc->sc_flags |= WM_F_SGMII;
   2721  1.457   msaitoh 				} else {
   2722  1.457   msaitoh 					sc->sc_mediatype = WM_MEDIATYPE_SERDES;
   2723  1.292   msaitoh 					aprint_verbose_dev(sc->sc_dev,
   2724  1.292   msaitoh 					    "SERDES\n");
   2725  1.457   msaitoh 				}
   2726  1.457   msaitoh 				break;
   2727  1.457   msaitoh 			}
   2728  1.457   msaitoh 			if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
   2729  1.457   msaitoh 				aprint_verbose_dev(sc->sc_dev, "SERDES\n");
   2730  1.292   msaitoh 
   2731  1.457   msaitoh 			/* Change current link mode setting */
   2732  1.457   msaitoh 			reg &= ~CTRL_EXT_LINK_MODE_MASK;
   2733  1.457   msaitoh 			switch (sc->sc_mediatype) {
   2734  1.457   msaitoh 			case WM_MEDIATYPE_COPPER:
   2735  1.457   msaitoh 				reg |= CTRL_EXT_LINK_MODE_SGMII;
   2736  1.457   msaitoh 				break;
   2737  1.457   msaitoh 			case WM_MEDIATYPE_SERDES:
   2738  1.457   msaitoh 				reg |= CTRL_EXT_LINK_MODE_PCIE_SERDES;
   2739  1.199   msaitoh 				break;
   2740  1.199   msaitoh 			default:
   2741  1.199   msaitoh 				break;
   2742  1.199   msaitoh 			}
   2743  1.292   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   2744  1.199   msaitoh 			break;
   2745  1.457   msaitoh 		case CTRL_EXT_LINK_MODE_GMII:
   2746  1.199   msaitoh 		default:
   2747  1.457   msaitoh 			aprint_verbose_dev(sc->sc_dev, "Copper\n");
   2748  1.311   msaitoh 			sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2749  1.457   msaitoh 			break;
   2750  1.457   msaitoh 		}
   2751  1.457   msaitoh 
   2752  1.457   msaitoh 		reg &= ~CTRL_EXT_I2C_ENA;
   2753  1.457   msaitoh 		if ((sc->sc_flags & WM_F_SGMII) != 0)
   2754  1.457   msaitoh 			reg |= CTRL_EXT_I2C_ENA;
   2755  1.457   msaitoh 		else
   2756  1.457   msaitoh 			reg &= ~CTRL_EXT_I2C_ENA;
   2757  1.457   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   2758  1.457   msaitoh 	} else if (sc->sc_type < WM_T_82543 ||
   2759  1.457   msaitoh 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   2760  1.457   msaitoh 		if (sc->sc_mediatype == WM_MEDIATYPE_COPPER) {
   2761  1.457   msaitoh 			aprint_error_dev(sc->sc_dev,
   2762  1.457   msaitoh 			    "WARNING: TBIMODE set on 1000BASE-T product!\n");
   2763  1.457   msaitoh 			sc->sc_mediatype = WM_MEDIATYPE_FIBER;
   2764  1.457   msaitoh 		}
   2765  1.457   msaitoh 	} else {
   2766  1.457   msaitoh 		if (sc->sc_mediatype == WM_MEDIATYPE_FIBER) {
   2767  1.457   msaitoh 			aprint_error_dev(sc->sc_dev,
   2768  1.457   msaitoh 			    "WARNING: TBIMODE clear on 1000BASE-X product!\n");
   2769  1.457   msaitoh 			sc->sc_mediatype = WM_MEDIATYPE_COPPER;
   2770  1.199   msaitoh 		}
   2771    1.1   thorpej 	}
   2772  1.614   msaitoh 
   2773  1.614   msaitoh 	if (sc->sc_type >= WM_T_PCH2)
   2774  1.614   msaitoh 		sc->sc_flags |= WM_F_EEE;
   2775  1.614   msaitoh 	else if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211)
   2776  1.614   msaitoh 	    && (sc->sc_mediatype == WM_MEDIATYPE_COPPER)) {
   2777  1.614   msaitoh 		/* XXX: Need special handling for I354. (not yet) */
   2778  1.614   msaitoh 		if (sc->sc_type != WM_T_I354)
   2779  1.614   msaitoh 			sc->sc_flags |= WM_F_EEE;
   2780  1.614   msaitoh 	}
   2781    1.1   thorpej 
   2782  1.527   msaitoh 	/* Set device properties (macflags) */
   2783  1.527   msaitoh 	prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
   2784  1.527   msaitoh 
   2785  1.614   msaitoh 	snprintb(buf, sizeof(buf), WM_FLAGS, sc->sc_flags);
   2786  1.614   msaitoh 	aprint_verbose_dev(sc->sc_dev, "%s\n", buf);
   2787  1.614   msaitoh 
   2788  1.529   msaitoh 	/* Initialize the media structures accordingly. */
   2789  1.529   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_COPPER)
   2790  1.529   msaitoh 		wm_gmii_mediainit(sc, wmp->wmp_product);
   2791  1.529   msaitoh 	else
   2792  1.529   msaitoh 		wm_tbi_mediainit(sc); /* All others */
   2793  1.529   msaitoh 
   2794    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   2795  1.160  christos 	xname = device_xname(sc->sc_dev);
   2796  1.160  christos 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
   2797    1.1   thorpej 	ifp->if_softc = sc;
   2798    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   2799  1.492  knakahar #ifdef WM_MPSAFE
   2800  1.543     ozaki 	ifp->if_extflags = IFEF_MPSAFE;
   2801  1.492  knakahar #endif
   2802    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   2803  1.403  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   2804  1.232    bouyer 		ifp->if_start = wm_nq_start;
   2805  1.503  knakahar 		/*
   2806  1.503  knakahar 		 * When the number of CPUs is one and the controller can use
   2807  1.505  knakahar 		 * MSI-X, wm(4) use MSI-X but *does not* use multiqueue.
   2808  1.503  knakahar 		 * That is, wm(4) use two interrupts, one is used for Tx/Rx
   2809  1.503  knakahar 		 * and the other is used for link status changing.
   2810  1.503  knakahar 		 * In this situation, wm_nq_transmit() is disadvantageous
   2811  1.503  knakahar 		 * because of wm_select_txqueue() and pcq(9) overhead.
   2812  1.503  knakahar 		 */
   2813  1.502  knakahar 		if (wm_is_using_multiqueue(sc))
   2814  1.403  knakahar 			ifp->if_transmit = wm_nq_transmit;
   2815  1.454  knakahar 	} else {
   2816  1.232    bouyer 		ifp->if_start = wm_start;
   2817  1.503  knakahar 		/*
   2818  1.503  knakahar 		 * wm_transmit() has the same disadvantage as wm_transmit().
   2819  1.503  knakahar 		 */
   2820  1.502  knakahar 		if (wm_is_using_multiqueue(sc))
   2821  1.454  knakahar 			ifp->if_transmit = wm_transmit;
   2822  1.454  knakahar 	}
   2823  1.562  knakahar 	/* wm(4) doest not use ifp->if_watchdog, use wm_tick as watchdog. */
   2824    1.1   thorpej 	ifp->if_init = wm_init;
   2825    1.1   thorpej 	ifp->if_stop = wm_stop;
   2826  1.585  riastrad 	IFQ_SET_MAXLEN(&ifp->if_snd, uimax(WM_IFQUEUELEN, IFQ_MAXLEN));
   2827    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   2828    1.1   thorpej 
   2829  1.187   msaitoh 	/* Check for jumbo frame */
   2830  1.187   msaitoh 	switch (sc->sc_type) {
   2831  1.187   msaitoh 	case WM_T_82573:
   2832  1.187   msaitoh 		/* XXX limited to 9234 if ASPM is disabled */
   2833  1.325   msaitoh 		wm_nvm_read(sc, NVM_OFF_INIT_3GIO_3, 1, &nvmword);
   2834  1.325   msaitoh 		if ((nvmword & NVM_3GIO_3_ASPM_MASK) != 0)
   2835  1.187   msaitoh 			sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2836  1.187   msaitoh 		break;
   2837  1.187   msaitoh 	case WM_T_82571:
   2838  1.187   msaitoh 	case WM_T_82572:
   2839  1.187   msaitoh 	case WM_T_82574:
   2840  1.546   msaitoh 	case WM_T_82583:
   2841  1.199   msaitoh 	case WM_T_82575:
   2842  1.199   msaitoh 	case WM_T_82576:
   2843  1.199   msaitoh 	case WM_T_82580:
   2844  1.228   msaitoh 	case WM_T_I350:
   2845  1.546   msaitoh 	case WM_T_I354:
   2846  1.247   msaitoh 	case WM_T_I210:
   2847  1.247   msaitoh 	case WM_T_I211:
   2848  1.187   msaitoh 	case WM_T_80003:
   2849  1.187   msaitoh 	case WM_T_ICH9:
   2850  1.187   msaitoh 	case WM_T_ICH10:
   2851  1.221   msaitoh 	case WM_T_PCH2:	/* PCH2 supports 9K frame size */
   2852  1.249   msaitoh 	case WM_T_PCH_LPT:
   2853  1.392   msaitoh 	case WM_T_PCH_SPT:
   2854  1.570   msaitoh 	case WM_T_PCH_CNP:
   2855  1.187   msaitoh 		/* XXX limited to 9234 */
   2856  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2857  1.187   msaitoh 		break;
   2858  1.190   msaitoh 	case WM_T_PCH:
   2859  1.190   msaitoh 		/* XXX limited to 4096 */
   2860  1.190   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2861  1.190   msaitoh 		break;
   2862  1.187   msaitoh 	case WM_T_82542_2_0:
   2863  1.187   msaitoh 	case WM_T_82542_2_1:
   2864  1.187   msaitoh 	case WM_T_ICH8:
   2865  1.187   msaitoh 		/* No support for jumbo frame */
   2866  1.187   msaitoh 		break;
   2867  1.187   msaitoh 	default:
   2868  1.187   msaitoh 		/* ETHER_MAX_LEN_JUMBO */
   2869  1.187   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   2870  1.187   msaitoh 		break;
   2871  1.187   msaitoh 	}
   2872   1.41       tls 
   2873  1.281   msaitoh 	/* If we're a i82543 or greater, we can support VLANs. */
   2874  1.233   msaitoh 	if (sc->sc_type >= WM_T_82543)
   2875    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   2876  1.172    darran 		    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   2877    1.1   thorpej 
   2878  1.614   msaitoh 	if ((sc->sc_flags & WM_F_EEE) != 0)
   2879  1.614   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_EEE;
   2880  1.614   msaitoh 
   2881    1.1   thorpej 	/*
   2882    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   2883   1.11   thorpej 	 * on i82543 and later.
   2884    1.1   thorpej 	 */
   2885  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   2886    1.1   thorpej 		ifp->if_capabilities |=
   2887  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2888  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2889  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   2890  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   2891  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   2892  1.130      yamt 	}
   2893  1.130      yamt 
   2894  1.130      yamt 	/*
   2895  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   2896  1.130      yamt 	 *
   2897  1.130      yamt 	 *	82541GI (8086:1076) ... no
   2898  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   2899  1.130      yamt 	 */
   2900  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   2901  1.130      yamt 		ifp->if_capabilities |=
   2902  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   2903  1.130      yamt 	}
   2904    1.1   thorpej 
   2905  1.198   msaitoh 	/*
   2906   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   2907   1.99      matt 	 * TCP segmentation offload.
   2908   1.99      matt 	 */
   2909  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   2910   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   2911  1.131      yamt 	}
   2912  1.131      yamt 
   2913  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   2914  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   2915  1.131      yamt 	}
   2916   1.99      matt 
   2917  1.557  knakahar 	sc->sc_tx_process_limit = WM_TX_PROCESS_LIMIT_DEFAULT;
   2918  1.557  knakahar 	sc->sc_tx_intr_process_limit = WM_TX_INTR_PROCESS_LIMIT_DEFAULT;
   2919  1.493  knakahar 	sc->sc_rx_process_limit = WM_RX_PROCESS_LIMIT_DEFAULT;
   2920  1.493  knakahar 	sc->sc_rx_intr_process_limit = WM_RX_INTR_PROCESS_LIMIT_DEFAULT;
   2921  1.493  knakahar 
   2922  1.272     ozaki #ifdef WM_MPSAFE
   2923  1.357  knakahar 	sc->sc_core_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   2924  1.272     ozaki #else
   2925  1.357  knakahar 	sc->sc_core_lock = NULL;
   2926  1.272     ozaki #endif
   2927  1.272     ozaki 
   2928  1.281   msaitoh 	/* Attach the interface. */
   2929  1.541   msaitoh 	error = if_initialize(ifp);
   2930  1.541   msaitoh 	if (error != 0) {
   2931  1.541   msaitoh 		aprint_error_dev(sc->sc_dev, "if_initialize failed(%d)\n",
   2932  1.541   msaitoh 		    error);
   2933  1.541   msaitoh 		return; /* Error */
   2934  1.541   msaitoh 	}
   2935  1.391     ozaki 	sc->sc_ipq = if_percpuq_create(&sc->sc_ethercom.ec_if);
   2936    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   2937  1.580     ozaki 	ether_set_ifflags_cb(&sc->sc_ethercom, wm_ifflags_cb);
   2938  1.391     ozaki 	if_register(ifp);
   2939  1.289       tls 	rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET,
   2940  1.582   msaitoh 	    RND_FLAG_DEFAULT);
   2941    1.1   thorpej 
   2942    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2943    1.1   thorpej 	/* Attach event counters. */
   2944    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   2945  1.160  christos 	    NULL, xname, "linkintr");
   2946    1.1   thorpej 
   2947   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   2948  1.160  christos 	    NULL, xname, "tx_xoff");
   2949   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   2950  1.160  christos 	    NULL, xname, "tx_xon");
   2951   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   2952  1.160  christos 	    NULL, xname, "rx_xoff");
   2953   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   2954  1.160  christos 	    NULL, xname, "rx_xon");
   2955   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   2956  1.160  christos 	    NULL, xname, "rx_macctl");
   2957    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2958    1.1   thorpej 
   2959  1.203   msaitoh 	if (pmf_device_register(self, wm_suspend, wm_resume))
   2960  1.180   tsutsui 		pmf_class_network_register(self, ifp);
   2961  1.180   tsutsui 	else
   2962  1.149  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
   2963  1.123  jmcneill 
   2964  1.290   msaitoh 	sc->sc_flags |= WM_F_ATTACHED;
   2965  1.608   msaitoh out:
   2966    1.1   thorpej 	return;
   2967    1.1   thorpej }
   2968    1.1   thorpej 
   2969  1.280   msaitoh /* The detach function (ca_detach) */
   2970  1.201   msaitoh static int
   2971  1.201   msaitoh wm_detach(device_t self, int flags __unused)
   2972  1.201   msaitoh {
   2973  1.201   msaitoh 	struct wm_softc *sc = device_private(self);
   2974  1.201   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2975  1.272     ozaki 	int i;
   2976  1.201   msaitoh 
   2977  1.290   msaitoh 	if ((sc->sc_flags & WM_F_ATTACHED) == 0)
   2978  1.290   msaitoh 		return 0;
   2979  1.290   msaitoh 
   2980  1.201   msaitoh 	/* Stop the interface. Callouts are stopped in it. */
   2981  1.201   msaitoh 	wm_stop(ifp, 1);
   2982  1.272     ozaki 
   2983  1.201   msaitoh 	pmf_device_deregister(self);
   2984  1.201   msaitoh 
   2985  1.477  knakahar #ifdef WM_EVENT_COUNTERS
   2986  1.477  knakahar 	evcnt_detach(&sc->sc_ev_linkintr);
   2987  1.477  knakahar 
   2988  1.477  knakahar 	evcnt_detach(&sc->sc_ev_tx_xoff);
   2989  1.477  knakahar 	evcnt_detach(&sc->sc_ev_tx_xon);
   2990  1.477  knakahar 	evcnt_detach(&sc->sc_ev_rx_xoff);
   2991  1.477  knakahar 	evcnt_detach(&sc->sc_ev_rx_xon);
   2992  1.477  knakahar 	evcnt_detach(&sc->sc_ev_rx_macctl);
   2993  1.477  knakahar #endif /* WM_EVENT_COUNTERS */
   2994  1.477  knakahar 
   2995  1.201   msaitoh 	/* Tell the firmware about the release */
   2996  1.357  knakahar 	WM_CORE_LOCK(sc);
   2997  1.201   msaitoh 	wm_release_manageability(sc);
   2998  1.212  jakllsch 	wm_release_hw_control(sc);
   2999  1.439   msaitoh 	wm_enable_wakeup(sc);
   3000  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   3001  1.201   msaitoh 
   3002  1.201   msaitoh 	mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   3003  1.201   msaitoh 
   3004  1.201   msaitoh 	/* Delete all remaining media. */
   3005  1.201   msaitoh 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   3006  1.201   msaitoh 
   3007  1.201   msaitoh 	ether_ifdetach(ifp);
   3008  1.201   msaitoh 	if_detach(ifp);
   3009  1.391     ozaki 	if_percpuq_destroy(sc->sc_ipq);
   3010  1.201   msaitoh 
   3011  1.246  christos 	/* Unload RX dmamaps and free mbufs */
   3012  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   3013  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   3014  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   3015  1.364  knakahar 		wm_rxdrain(rxq);
   3016  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   3017  1.364  knakahar 	}
   3018  1.272     ozaki 	/* Must unlock here */
   3019  1.201   msaitoh 
   3020  1.201   msaitoh 	/* Disestablish the interrupt handler */
   3021  1.335   msaitoh 	for (i = 0; i < sc->sc_nintrs; i++) {
   3022  1.335   msaitoh 		if (sc->sc_ihs[i] != NULL) {
   3023  1.335   msaitoh 			pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[i]);
   3024  1.335   msaitoh 			sc->sc_ihs[i] = NULL;
   3025  1.335   msaitoh 		}
   3026  1.201   msaitoh 	}
   3027  1.335   msaitoh 	pci_intr_release(sc->sc_pc, sc->sc_intrs, sc->sc_nintrs);
   3028  1.201   msaitoh 
   3029  1.396  knakahar 	wm_free_txrx_queues(sc);
   3030  1.396  knakahar 
   3031  1.212  jakllsch 	/* Unmap the registers */
   3032  1.201   msaitoh 	if (sc->sc_ss) {
   3033  1.201   msaitoh 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_ss);
   3034  1.201   msaitoh 		sc->sc_ss = 0;
   3035  1.201   msaitoh 	}
   3036  1.212  jakllsch 	if (sc->sc_ios) {
   3037  1.212  jakllsch 		bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
   3038  1.212  jakllsch 		sc->sc_ios = 0;
   3039  1.212  jakllsch 	}
   3040  1.336   msaitoh 	if (sc->sc_flashs) {
   3041  1.336   msaitoh 		bus_space_unmap(sc->sc_flasht, sc->sc_flashh, sc->sc_flashs);
   3042  1.336   msaitoh 		sc->sc_flashs = 0;
   3043  1.336   msaitoh 	}
   3044  1.201   msaitoh 
   3045  1.357  knakahar 	if (sc->sc_core_lock)
   3046  1.357  knakahar 		mutex_obj_free(sc->sc_core_lock);
   3047  1.424   msaitoh 	if (sc->sc_ich_phymtx)
   3048  1.424   msaitoh 		mutex_obj_free(sc->sc_ich_phymtx);
   3049  1.423   msaitoh 	if (sc->sc_ich_nvmmtx)
   3050  1.423   msaitoh 		mutex_obj_free(sc->sc_ich_nvmmtx);
   3051  1.272     ozaki 
   3052  1.201   msaitoh 	return 0;
   3053  1.201   msaitoh }
   3054  1.201   msaitoh 
   3055  1.281   msaitoh static bool
   3056  1.281   msaitoh wm_suspend(device_t self, const pmf_qual_t *qual)
   3057  1.281   msaitoh {
   3058  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   3059  1.281   msaitoh 
   3060  1.281   msaitoh 	wm_release_manageability(sc);
   3061  1.281   msaitoh 	wm_release_hw_control(sc);
   3062  1.281   msaitoh 	wm_enable_wakeup(sc);
   3063  1.281   msaitoh 
   3064  1.281   msaitoh 	return true;
   3065  1.281   msaitoh }
   3066  1.281   msaitoh 
   3067  1.281   msaitoh static bool
   3068  1.281   msaitoh wm_resume(device_t self, const pmf_qual_t *qual)
   3069  1.281   msaitoh {
   3070  1.281   msaitoh 	struct wm_softc *sc = device_private(self);
   3071  1.603   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3072  1.605   msaitoh 	pcireg_t reg;
   3073  1.604   msaitoh 	char buf[256];
   3074  1.604   msaitoh 
   3075  1.605   msaitoh 	reg = CSR_READ(sc, WMREG_WUS);
   3076  1.605   msaitoh 	if (reg != 0) {
   3077  1.605   msaitoh 		snprintb(buf, sizeof(buf), WUS_FLAGS, reg);
   3078  1.605   msaitoh 		device_printf(sc->sc_dev, "wakeup status %s\n", buf);
   3079  1.605   msaitoh 		CSR_WRITE(sc, WMREG_WUS, 0xffffffff); /* W1C */
   3080  1.605   msaitoh 	}
   3081  1.281   msaitoh 
   3082  1.603   msaitoh 	if (sc->sc_type >= WM_T_PCH2)
   3083  1.603   msaitoh 		wm_resume_workarounds_pchlan(sc);
   3084  1.603   msaitoh 	if ((ifp->if_flags & IFF_UP) == 0) {
   3085  1.603   msaitoh 		wm_reset(sc);
   3086  1.603   msaitoh 		/* Non-AMT based hardware can now take control from firmware */
   3087  1.603   msaitoh 		if ((sc->sc_flags & WM_F_HAS_AMT) == 0)
   3088  1.603   msaitoh 			wm_get_hw_control(sc);
   3089  1.603   msaitoh 		wm_init_manageability(sc);
   3090  1.603   msaitoh 	} else {
   3091  1.603   msaitoh 		/*
   3092  1.603   msaitoh 		 * We called pmf_class_network_register(), so if_init() is
   3093  1.603   msaitoh 		 * automatically called when IFF_UP. wm_reset(),
   3094  1.603   msaitoh 		 * wm_get_hw_control() and wm_init_manageability() are called
   3095  1.603   msaitoh 		 * via wm_init().
   3096  1.603   msaitoh 		 */
   3097  1.603   msaitoh 	}
   3098  1.281   msaitoh 
   3099  1.281   msaitoh 	return true;
   3100  1.281   msaitoh }
   3101  1.281   msaitoh 
   3102    1.1   thorpej /*
   3103  1.281   msaitoh  * wm_watchdog:		[ifnet interface function]
   3104    1.1   thorpej  *
   3105  1.281   msaitoh  *	Watchdog timer handler.
   3106    1.1   thorpej  */
   3107  1.281   msaitoh static void
   3108  1.281   msaitoh wm_watchdog(struct ifnet *ifp)
   3109    1.1   thorpej {
   3110  1.403  knakahar 	int qid;
   3111  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   3112  1.562  knakahar 	uint16_t hang_queue = 0; /* Max queue number of wm(4) is 82576's 16. */
   3113  1.403  knakahar 
   3114  1.405  knakahar 	for (qid = 0; qid < sc->sc_nqueues; qid++) {
   3115  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[qid].wmq_txq;
   3116  1.403  knakahar 
   3117  1.562  knakahar 		wm_watchdog_txq(ifp, txq, &hang_queue);
   3118  1.403  knakahar 	}
   3119  1.403  knakahar 
   3120  1.403  knakahar 	/*
   3121  1.562  knakahar 	 * IF any of queues hanged up, reset the interface.
   3122  1.403  knakahar 	 */
   3123  1.562  knakahar 	if (hang_queue != 0) {
   3124  1.562  knakahar 		(void) wm_init(ifp);
   3125  1.562  knakahar 
   3126  1.562  knakahar 		/*
   3127  1.562  knakahar 		 * There are still some upper layer processing which call
   3128  1.562  knakahar 		 * ifp->if_start(). e.g. ALTQ or one CPU system
   3129  1.562  knakahar 		 */
   3130  1.562  knakahar 		/* Try to get more packets going. */
   3131  1.562  knakahar 		ifp->if_start(ifp);
   3132  1.562  knakahar 	}
   3133  1.403  knakahar }
   3134  1.403  knakahar 
   3135  1.562  knakahar 
   3136  1.403  knakahar static void
   3137  1.562  knakahar wm_watchdog_txq(struct ifnet *ifp, struct wm_txqueue *txq, uint16_t *hang)
   3138  1.403  knakahar {
   3139  1.555  knakahar 
   3140  1.555  knakahar 	mutex_enter(txq->txq_lock);
   3141  1.576   msaitoh 	if (txq->txq_sending &&
   3142  1.562  knakahar 	    time_uptime - txq->txq_lastsent > wm_watchdog_timeout) {
   3143  1.562  knakahar 		wm_watchdog_txq_locked(ifp, txq, hang);
   3144  1.562  knakahar 	}
   3145  1.555  knakahar 	mutex_exit(txq->txq_lock);
   3146  1.555  knakahar }
   3147  1.555  knakahar 
   3148  1.555  knakahar static void
   3149  1.573   msaitoh wm_watchdog_txq_locked(struct ifnet *ifp, struct wm_txqueue *txq,
   3150  1.573   msaitoh     uint16_t *hang)
   3151  1.555  knakahar {
   3152  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   3153  1.562  knakahar 	struct wm_queue *wmq = container_of(txq, struct wm_queue, wmq_txq);
   3154    1.1   thorpej 
   3155  1.555  knakahar 	KASSERT(mutex_owned(txq->txq_lock));
   3156  1.555  knakahar 
   3157    1.1   thorpej 	/*
   3158  1.281   msaitoh 	 * Since we're using delayed interrupts, sweep up
   3159  1.281   msaitoh 	 * before we report an error.
   3160    1.1   thorpej 	 */
   3161  1.557  knakahar 	wm_txeof(txq, UINT_MAX);
   3162  1.281   msaitoh 
   3163  1.576   msaitoh 	if (txq->txq_sending)
   3164  1.576   msaitoh 		*hang |= __BIT(wmq->wmq_id);
   3165  1.576   msaitoh 
   3166  1.576   msaitoh 	if (txq->txq_free == WM_NTXDESC(txq)) {
   3167  1.576   msaitoh 		log(LOG_ERR, "%s: device timeout (lost interrupt)\n",
   3168  1.576   msaitoh 		    device_xname(sc->sc_dev));
   3169  1.576   msaitoh 	} else {
   3170  1.281   msaitoh #ifdef WM_DEBUG
   3171  1.281   msaitoh 		int i, j;
   3172  1.281   msaitoh 		struct wm_txsoft *txs;
   3173  1.281   msaitoh #endif
   3174  1.281   msaitoh 		log(LOG_ERR,
   3175  1.281   msaitoh 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   3176  1.356  knakahar 		    device_xname(sc->sc_dev), txq->txq_free, txq->txq_sfree,
   3177  1.356  knakahar 		    txq->txq_next);
   3178  1.281   msaitoh 		ifp->if_oerrors++;
   3179  1.281   msaitoh #ifdef WM_DEBUG
   3180  1.582   msaitoh 		for (i = txq->txq_sdirty; i != txq->txq_snext;
   3181  1.356  knakahar 		    i = WM_NEXTTXS(txq, i)) {
   3182  1.366  knakahar 		    txs = &txq->txq_soft[i];
   3183  1.281   msaitoh 		    printf("txs %d tx %d -> %d\n",
   3184  1.281   msaitoh 			i, txs->txs_firstdesc, txs->txs_lastdesc);
   3185  1.582   msaitoh 		    for (j = txs->txs_firstdesc; ; j = WM_NEXTTX(txq, j)) {
   3186  1.553  knakahar 			    if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   3187  1.553  knakahar 				    printf("\tdesc %d: 0x%" PRIx64 "\n", j,
   3188  1.553  knakahar 					txq->txq_nq_descs[j].nqtx_data.nqtxd_addr);
   3189  1.553  knakahar 				    printf("\t %#08x%08x\n",
   3190  1.553  knakahar 					txq->txq_nq_descs[j].nqtx_data.nqtxd_fields,
   3191  1.553  knakahar 					txq->txq_nq_descs[j].nqtx_data.nqtxd_cmdlen);
   3192  1.553  knakahar 			    } else {
   3193  1.553  knakahar 				    printf("\tdesc %d: 0x%" PRIx64 "\n", j,
   3194  1.553  knakahar 					(uint64_t)txq->txq_descs[j].wtx_addr.wa_high << 32 |
   3195  1.553  knakahar 					txq->txq_descs[j].wtx_addr.wa_low);
   3196  1.553  knakahar 				    printf("\t %#04x%02x%02x%08x\n",
   3197  1.553  knakahar 					txq->txq_descs[j].wtx_fields.wtxu_vlan,
   3198  1.553  knakahar 					txq->txq_descs[j].wtx_fields.wtxu_options,
   3199  1.553  knakahar 					txq->txq_descs[j].wtx_fields.wtxu_status,
   3200  1.553  knakahar 					txq->txq_descs[j].wtx_cmdlen);
   3201  1.553  knakahar 			    }
   3202  1.281   msaitoh 			if (j == txs->txs_lastdesc)
   3203  1.281   msaitoh 				break;
   3204  1.281   msaitoh 			}
   3205  1.281   msaitoh 		}
   3206  1.281   msaitoh #endif
   3207  1.281   msaitoh 	}
   3208  1.281   msaitoh }
   3209    1.1   thorpej 
   3210  1.281   msaitoh /*
   3211  1.281   msaitoh  * wm_tick:
   3212  1.281   msaitoh  *
   3213  1.281   msaitoh  *	One second timer, used to check link status, sweep up
   3214  1.281   msaitoh  *	completed transmit jobs, etc.
   3215  1.281   msaitoh  */
   3216  1.281   msaitoh static void
   3217  1.281   msaitoh wm_tick(void *arg)
   3218  1.281   msaitoh {
   3219  1.281   msaitoh 	struct wm_softc *sc = arg;
   3220  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3221  1.281   msaitoh #ifndef WM_MPSAFE
   3222  1.413     skrll 	int s = splnet();
   3223  1.281   msaitoh #endif
   3224   1.35   thorpej 
   3225  1.357  knakahar 	WM_CORE_LOCK(sc);
   3226   1.13   thorpej 
   3227  1.562  knakahar 	if (sc->sc_core_stopping) {
   3228  1.562  knakahar 		WM_CORE_UNLOCK(sc);
   3229  1.562  knakahar #ifndef WM_MPSAFE
   3230  1.562  knakahar 		splx(s);
   3231  1.562  knakahar #endif
   3232  1.562  knakahar 		return;
   3233  1.562  knakahar 	}
   3234    1.1   thorpej 
   3235  1.281   msaitoh 	if (sc->sc_type >= WM_T_82542_2_1) {
   3236  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   3237  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   3238  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   3239  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   3240  1.281   msaitoh 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   3241  1.107      yamt 	}
   3242    1.1   thorpej 
   3243  1.281   msaitoh 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   3244  1.504  knakahar 	ifp->if_ierrors += 0ULL /* ensure quad_t */
   3245  1.281   msaitoh 	    + CSR_READ(sc, WMREG_CRCERRS)
   3246  1.281   msaitoh 	    + CSR_READ(sc, WMREG_ALGNERRC)
   3247  1.281   msaitoh 	    + CSR_READ(sc, WMREG_SYMERRC)
   3248  1.281   msaitoh 	    + CSR_READ(sc, WMREG_RXERRC)
   3249  1.281   msaitoh 	    + CSR_READ(sc, WMREG_SEC)
   3250  1.281   msaitoh 	    + CSR_READ(sc, WMREG_CEXTERR)
   3251  1.281   msaitoh 	    + CSR_READ(sc, WMREG_RLEC);
   3252  1.431  knakahar 	/*
   3253  1.431  knakahar 	 * WMREG_RNBC is incremented when there is no available buffers in host
   3254  1.431  knakahar 	 * memory. It does not mean the number of dropped packet. Because
   3255  1.431  knakahar 	 * ethernet controller can receive packets in such case if there is
   3256  1.431  knakahar 	 * space in phy's FIFO.
   3257  1.431  knakahar 	 *
   3258  1.431  knakahar 	 * If you want to know the nubmer of WMREG_RMBC, you should use such as
   3259  1.431  knakahar 	 * own EVCNT instead of if_iqdrops.
   3260  1.431  knakahar 	 */
   3261  1.431  knakahar 	ifp->if_iqdrops += CSR_READ(sc, WMREG_MPC);
   3262   1.98   thorpej 
   3263  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   3264  1.281   msaitoh 		mii_tick(&sc->sc_mii);
   3265  1.620   msaitoh 	else if ((sc->sc_type >= WM_T_82575) && (sc->sc_type <= WM_T_I211)
   3266  1.325   msaitoh 	    && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
   3267  1.325   msaitoh 		wm_serdes_tick(sc);
   3268  1.281   msaitoh 	else
   3269  1.325   msaitoh 		wm_tbi_tick(sc);
   3270  1.131      yamt 
   3271  1.562  knakahar 	WM_CORE_UNLOCK(sc);
   3272  1.562  knakahar 
   3273  1.562  knakahar 	wm_watchdog(ifp);
   3274  1.562  knakahar 
   3275  1.463  knakahar 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   3276  1.281   msaitoh }
   3277   1.99      matt 
   3278  1.281   msaitoh static int
   3279  1.281   msaitoh wm_ifflags_cb(struct ethercom *ec)
   3280  1.281   msaitoh {
   3281  1.281   msaitoh 	struct ifnet *ifp = &ec->ec_if;
   3282  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   3283  1.614   msaitoh 	int iffchange, ecchange;
   3284  1.614   msaitoh 	bool needreset = false;
   3285  1.281   msaitoh 	int rc = 0;
   3286   1.99      matt 
   3287  1.511   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3288  1.511   msaitoh 		device_xname(sc->sc_dev), __func__));
   3289  1.511   msaitoh 
   3290  1.357  knakahar 	WM_CORE_LOCK(sc);
   3291   1.99      matt 
   3292  1.614   msaitoh 	/*
   3293  1.614   msaitoh 	 * Check for if_flags.
   3294  1.614   msaitoh 	 * Main usage is to prevent linkdown when opening bpf.
   3295  1.614   msaitoh 	 */
   3296  1.614   msaitoh 	iffchange = ifp->if_flags ^ sc->sc_if_flags;
   3297  1.418     skrll 	sc->sc_if_flags = ifp->if_flags;
   3298  1.614   msaitoh 	if ((iffchange & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
   3299  1.614   msaitoh 		needreset = true;
   3300  1.614   msaitoh 		goto ec;
   3301  1.281   msaitoh 	}
   3302   1.99      matt 
   3303  1.614   msaitoh 	/* iff related updates */
   3304  1.614   msaitoh 	if ((iffchange & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
   3305  1.281   msaitoh 		wm_set_filter(sc);
   3306  1.131      yamt 
   3307  1.281   msaitoh 	wm_set_vlan(sc);
   3308  1.131      yamt 
   3309  1.614   msaitoh ec:
   3310  1.614   msaitoh 	/* Check for ec_capenable. */
   3311  1.614   msaitoh 	ecchange = ec->ec_capenable ^ sc->sc_ec_capenable;
   3312  1.614   msaitoh 	sc->sc_ec_capenable = ec->ec_capenable;
   3313  1.614   msaitoh 	if ((ecchange & ~ETHERCAP_EEE) != 0) {
   3314  1.614   msaitoh 		needreset = true;
   3315  1.614   msaitoh 		goto out;
   3316  1.614   msaitoh 	}
   3317  1.614   msaitoh 
   3318  1.614   msaitoh 	/* ec related updates */
   3319  1.614   msaitoh 	wm_set_eee(sc);
   3320  1.614   msaitoh 
   3321  1.281   msaitoh out:
   3322  1.614   msaitoh 	if (needreset)
   3323  1.614   msaitoh 		rc = ENETRESET;
   3324  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   3325   1.99      matt 
   3326  1.281   msaitoh 	return rc;
   3327   1.75   thorpej }
   3328   1.75   thorpej 
   3329    1.1   thorpej /*
   3330  1.281   msaitoh  * wm_ioctl:		[ifnet interface function]
   3331   1.78   thorpej  *
   3332  1.281   msaitoh  *	Handle control requests from the operator.
   3333   1.78   thorpej  */
   3334  1.281   msaitoh static int
   3335  1.281   msaitoh wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3336   1.78   thorpej {
   3337  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   3338  1.281   msaitoh 	struct ifreq *ifr = (struct ifreq *) data;
   3339  1.281   msaitoh 	struct ifaddr *ifa = (struct ifaddr *)data;
   3340  1.281   msaitoh 	struct sockaddr_dl *sdl;
   3341  1.281   msaitoh 	int s, error;
   3342  1.281   msaitoh 
   3343  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3344  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3345  1.420   msaitoh 
   3346  1.272     ozaki #ifndef WM_MPSAFE
   3347   1.78   thorpej 	s = splnet();
   3348  1.272     ozaki #endif
   3349  1.281   msaitoh 	switch (cmd) {
   3350  1.281   msaitoh 	case SIOCSIFMEDIA:
   3351  1.281   msaitoh 	case SIOCGIFMEDIA:
   3352  1.357  knakahar 		WM_CORE_LOCK(sc);
   3353  1.281   msaitoh 		/* Flow control requires full-duplex mode. */
   3354  1.327   msaitoh 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   3355  1.281   msaitoh 		    (ifr->ifr_media & IFM_FDX) == 0)
   3356  1.281   msaitoh 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   3357  1.281   msaitoh 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   3358  1.281   msaitoh 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   3359  1.281   msaitoh 				/* We can do both TXPAUSE and RXPAUSE. */
   3360  1.281   msaitoh 				ifr->ifr_media |=
   3361  1.281   msaitoh 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   3362  1.281   msaitoh 			}
   3363  1.281   msaitoh 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   3364  1.281   msaitoh 		}
   3365  1.357  knakahar 		WM_CORE_UNLOCK(sc);
   3366  1.302     ozaki #ifdef WM_MPSAFE
   3367  1.302     ozaki 		s = splnet();
   3368  1.302     ozaki #endif
   3369  1.281   msaitoh 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   3370  1.302     ozaki #ifdef WM_MPSAFE
   3371  1.302     ozaki 		splx(s);
   3372  1.302     ozaki #endif
   3373  1.281   msaitoh 		break;
   3374  1.281   msaitoh 	case SIOCINITIFADDR:
   3375  1.357  knakahar 		WM_CORE_LOCK(sc);
   3376  1.281   msaitoh 		if (ifa->ifa_addr->sa_family == AF_LINK) {
   3377  1.281   msaitoh 			sdl = satosdl(ifp->if_dl->ifa_addr);
   3378  1.281   msaitoh 			(void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
   3379  1.281   msaitoh 			    LLADDR(satosdl(ifa->ifa_addr)), ifp->if_addrlen);
   3380  1.281   msaitoh 			/* unicast address is first multicast entry */
   3381  1.281   msaitoh 			wm_set_filter(sc);
   3382  1.281   msaitoh 			error = 0;
   3383  1.357  knakahar 			WM_CORE_UNLOCK(sc);
   3384  1.281   msaitoh 			break;
   3385  1.281   msaitoh 		}
   3386  1.357  knakahar 		WM_CORE_UNLOCK(sc);
   3387  1.281   msaitoh 		/*FALLTHROUGH*/
   3388  1.281   msaitoh 	default:
   3389  1.281   msaitoh #ifdef WM_MPSAFE
   3390  1.281   msaitoh 		s = splnet();
   3391  1.281   msaitoh #endif
   3392  1.281   msaitoh 		/* It may call wm_start, so unlock here */
   3393  1.281   msaitoh 		error = ether_ioctl(ifp, cmd, data);
   3394  1.281   msaitoh #ifdef WM_MPSAFE
   3395  1.281   msaitoh 		splx(s);
   3396  1.281   msaitoh #endif
   3397  1.281   msaitoh 		if (error != ENETRESET)
   3398  1.281   msaitoh 			break;
   3399   1.78   thorpej 
   3400  1.281   msaitoh 		error = 0;
   3401   1.78   thorpej 
   3402  1.595   msaitoh 		if (cmd == SIOCSIFCAP)
   3403  1.281   msaitoh 			error = (*ifp->if_init)(ifp);
   3404  1.595   msaitoh 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   3405  1.281   msaitoh 			;
   3406  1.281   msaitoh 		else if (ifp->if_flags & IFF_RUNNING) {
   3407   1.78   thorpej 			/*
   3408  1.281   msaitoh 			 * Multicast list has changed; set the hardware filter
   3409  1.281   msaitoh 			 * accordingly.
   3410   1.78   thorpej 			 */
   3411  1.357  knakahar 			WM_CORE_LOCK(sc);
   3412  1.281   msaitoh 			wm_set_filter(sc);
   3413  1.357  knakahar 			WM_CORE_UNLOCK(sc);
   3414   1.78   thorpej 		}
   3415  1.281   msaitoh 		break;
   3416   1.78   thorpej 	}
   3417   1.78   thorpej 
   3418  1.272     ozaki #ifndef WM_MPSAFE
   3419   1.78   thorpej 	splx(s);
   3420  1.272     ozaki #endif
   3421  1.281   msaitoh 	return error;
   3422   1.78   thorpej }
   3423   1.78   thorpej 
   3424  1.281   msaitoh /* MAC address related */
   3425  1.281   msaitoh 
   3426  1.306   msaitoh /*
   3427  1.306   msaitoh  * Get the offset of MAC address and return it.
   3428  1.306   msaitoh  * If error occured, use offset 0.
   3429  1.306   msaitoh  */
   3430  1.306   msaitoh static uint16_t
   3431  1.281   msaitoh wm_check_alt_mac_addr(struct wm_softc *sc)
   3432  1.221   msaitoh {
   3433  1.281   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   3434  1.293   msaitoh 	uint16_t offset = NVM_OFF_MACADDR;
   3435  1.281   msaitoh 
   3436  1.281   msaitoh 	/* Try to read alternative MAC address pointer */
   3437  1.293   msaitoh 	if (wm_nvm_read(sc, NVM_OFF_ALT_MAC_ADDR_PTR, 1, &offset) != 0)
   3438  1.306   msaitoh 		return 0;
   3439  1.221   msaitoh 
   3440  1.306   msaitoh 	/* Check pointer if it's valid or not. */
   3441  1.306   msaitoh 	if ((offset == 0x0000) || (offset == 0xffff))
   3442  1.306   msaitoh 		return 0;
   3443  1.221   msaitoh 
   3444  1.306   msaitoh 	offset += NVM_OFF_MACADDR_82571(sc->sc_funcid);
   3445  1.281   msaitoh 	/*
   3446  1.281   msaitoh 	 * Check whether alternative MAC address is valid or not.
   3447  1.281   msaitoh 	 * Some cards have non 0xffff pointer but those don't use
   3448  1.281   msaitoh 	 * alternative MAC address in reality.
   3449  1.281   msaitoh 	 *
   3450  1.281   msaitoh 	 * Check whether the broadcast bit is set or not.
   3451  1.281   msaitoh 	 */
   3452  1.281   msaitoh 	if (wm_nvm_read(sc, offset, 1, myea) == 0)
   3453  1.281   msaitoh 		if (((myea[0] & 0xff) & 0x01) == 0)
   3454  1.306   msaitoh 			return offset; /* Found */
   3455  1.221   msaitoh 
   3456  1.306   msaitoh 	/* Not found */
   3457  1.306   msaitoh 	return 0;
   3458  1.221   msaitoh }
   3459  1.221   msaitoh 
   3460   1.78   thorpej static int
   3461  1.281   msaitoh wm_read_mac_addr(struct wm_softc *sc, uint8_t *enaddr)
   3462   1.78   thorpej {
   3463  1.281   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   3464  1.293   msaitoh 	uint16_t offset = NVM_OFF_MACADDR;
   3465  1.281   msaitoh 	int do_invert = 0;
   3466   1.78   thorpej 
   3467  1.281   msaitoh 	switch (sc->sc_type) {
   3468  1.281   msaitoh 	case WM_T_82580:
   3469  1.281   msaitoh 	case WM_T_I350:
   3470  1.281   msaitoh 	case WM_T_I354:
   3471  1.307   msaitoh 		/* EEPROM Top Level Partitioning */
   3472  1.307   msaitoh 		offset = NVM_OFF_LAN_FUNC_82580(sc->sc_funcid) + 0;
   3473  1.281   msaitoh 		break;
   3474  1.281   msaitoh 	case WM_T_82571:
   3475  1.281   msaitoh 	case WM_T_82575:
   3476  1.281   msaitoh 	case WM_T_82576:
   3477  1.281   msaitoh 	case WM_T_80003:
   3478  1.281   msaitoh 	case WM_T_I210:
   3479  1.281   msaitoh 	case WM_T_I211:
   3480  1.306   msaitoh 		offset = wm_check_alt_mac_addr(sc);
   3481  1.306   msaitoh 		if (offset == 0)
   3482  1.281   msaitoh 			if ((sc->sc_funcid & 0x01) == 1)
   3483  1.281   msaitoh 				do_invert = 1;
   3484  1.281   msaitoh 		break;
   3485  1.281   msaitoh 	default:
   3486  1.281   msaitoh 		if ((sc->sc_funcid & 0x01) == 1)
   3487  1.281   msaitoh 			do_invert = 1;
   3488  1.281   msaitoh 		break;
   3489  1.281   msaitoh 	}
   3490   1.78   thorpej 
   3491  1.424   msaitoh 	if (wm_nvm_read(sc, offset, sizeof(myea) / sizeof(myea[0]), myea) != 0)
   3492  1.281   msaitoh 		goto bad;
   3493   1.78   thorpej 
   3494  1.281   msaitoh 	enaddr[0] = myea[0] & 0xff;
   3495  1.281   msaitoh 	enaddr[1] = myea[0] >> 8;
   3496  1.281   msaitoh 	enaddr[2] = myea[1] & 0xff;
   3497  1.281   msaitoh 	enaddr[3] = myea[1] >> 8;
   3498  1.281   msaitoh 	enaddr[4] = myea[2] & 0xff;
   3499  1.281   msaitoh 	enaddr[5] = myea[2] >> 8;
   3500   1.78   thorpej 
   3501  1.281   msaitoh 	/*
   3502  1.281   msaitoh 	 * Toggle the LSB of the MAC address on the second port
   3503  1.281   msaitoh 	 * of some dual port cards.
   3504  1.281   msaitoh 	 */
   3505  1.281   msaitoh 	if (do_invert != 0)
   3506  1.281   msaitoh 		enaddr[5] ^= 1;
   3507   1.78   thorpej 
   3508  1.194   msaitoh 	return 0;
   3509  1.281   msaitoh 
   3510  1.281   msaitoh  bad:
   3511  1.281   msaitoh 	return -1;
   3512   1.78   thorpej }
   3513   1.78   thorpej 
   3514   1.78   thorpej /*
   3515  1.281   msaitoh  * wm_set_ral:
   3516    1.1   thorpej  *
   3517  1.281   msaitoh  *	Set an entery in the receive address list.
   3518    1.1   thorpej  */
   3519   1.47   thorpej static void
   3520  1.281   msaitoh wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   3521  1.281   msaitoh {
   3522  1.514   msaitoh 	uint32_t ral_lo, ral_hi, addrl, addrh;
   3523  1.514   msaitoh 	uint32_t wlock_mac;
   3524  1.514   msaitoh 	int rv;
   3525  1.281   msaitoh 
   3526  1.281   msaitoh 	if (enaddr != NULL) {
   3527  1.281   msaitoh 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   3528  1.281   msaitoh 		    (enaddr[3] << 24);
   3529  1.281   msaitoh 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   3530  1.281   msaitoh 		ral_hi |= RAL_AV;
   3531  1.281   msaitoh 	} else {
   3532  1.281   msaitoh 		ral_lo = 0;
   3533  1.281   msaitoh 		ral_hi = 0;
   3534  1.281   msaitoh 	}
   3535  1.281   msaitoh 
   3536  1.514   msaitoh 	switch (sc->sc_type) {
   3537  1.514   msaitoh 	case WM_T_82542_2_0:
   3538  1.514   msaitoh 	case WM_T_82542_2_1:
   3539  1.514   msaitoh 	case WM_T_82543:
   3540  1.514   msaitoh 		CSR_WRITE(sc, WMREG_RAL(idx), ral_lo);
   3541  1.514   msaitoh 		CSR_WRITE_FLUSH(sc);
   3542  1.514   msaitoh 		CSR_WRITE(sc, WMREG_RAH(idx), ral_hi);
   3543  1.514   msaitoh 		CSR_WRITE_FLUSH(sc);
   3544  1.514   msaitoh 		break;
   3545  1.514   msaitoh 	case WM_T_PCH2:
   3546  1.514   msaitoh 	case WM_T_PCH_LPT:
   3547  1.514   msaitoh 	case WM_T_PCH_SPT:
   3548  1.570   msaitoh 	case WM_T_PCH_CNP:
   3549  1.514   msaitoh 		if (idx == 0) {
   3550  1.514   msaitoh 			CSR_WRITE(sc, WMREG_CORDOVA_RAL(idx), ral_lo);
   3551  1.514   msaitoh 			CSR_WRITE_FLUSH(sc);
   3552  1.514   msaitoh 			CSR_WRITE(sc, WMREG_CORDOVA_RAH(idx), ral_hi);
   3553  1.514   msaitoh 			CSR_WRITE_FLUSH(sc);
   3554  1.514   msaitoh 			return;
   3555  1.514   msaitoh 		}
   3556  1.514   msaitoh 		if (sc->sc_type != WM_T_PCH2) {
   3557  1.514   msaitoh 			wlock_mac = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM),
   3558  1.514   msaitoh 			    FWSM_WLOCK_MAC);
   3559  1.514   msaitoh 			addrl = WMREG_SHRAL(idx - 1);
   3560  1.514   msaitoh 			addrh = WMREG_SHRAH(idx - 1);
   3561  1.514   msaitoh 		} else {
   3562  1.514   msaitoh 			wlock_mac = 0;
   3563  1.514   msaitoh 			addrl = WMREG_PCH_LPT_SHRAL(idx - 1);
   3564  1.514   msaitoh 			addrh = WMREG_PCH_LPT_SHRAH(idx - 1);
   3565  1.514   msaitoh 		}
   3566  1.514   msaitoh 
   3567  1.514   msaitoh 		if ((wlock_mac == 0) || (idx <= wlock_mac)) {
   3568  1.514   msaitoh 			rv = wm_get_swflag_ich8lan(sc);
   3569  1.514   msaitoh 			if (rv != 0)
   3570  1.514   msaitoh 				return;
   3571  1.514   msaitoh 			CSR_WRITE(sc, addrl, ral_lo);
   3572  1.514   msaitoh 			CSR_WRITE_FLUSH(sc);
   3573  1.514   msaitoh 			CSR_WRITE(sc, addrh, ral_hi);
   3574  1.514   msaitoh 			CSR_WRITE_FLUSH(sc);
   3575  1.514   msaitoh 			wm_put_swflag_ich8lan(sc);
   3576  1.514   msaitoh 		}
   3577  1.514   msaitoh 
   3578  1.514   msaitoh 		break;
   3579  1.514   msaitoh 	default:
   3580  1.514   msaitoh 		CSR_WRITE(sc, WMREG_CORDOVA_RAL(idx), ral_lo);
   3581  1.514   msaitoh 		CSR_WRITE_FLUSH(sc);
   3582  1.514   msaitoh 		CSR_WRITE(sc, WMREG_CORDOVA_RAH(idx), ral_hi);
   3583  1.514   msaitoh 		CSR_WRITE_FLUSH(sc);
   3584  1.514   msaitoh 		break;
   3585  1.281   msaitoh 	}
   3586  1.281   msaitoh }
   3587  1.281   msaitoh 
   3588  1.281   msaitoh /*
   3589  1.281   msaitoh  * wm_mchash:
   3590  1.281   msaitoh  *
   3591  1.281   msaitoh  *	Compute the hash of the multicast address for the 4096-bit
   3592  1.281   msaitoh  *	multicast filter.
   3593  1.281   msaitoh  */
   3594  1.281   msaitoh static uint32_t
   3595  1.281   msaitoh wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   3596    1.1   thorpej {
   3597  1.281   msaitoh 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   3598  1.281   msaitoh 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   3599  1.281   msaitoh 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   3600  1.281   msaitoh 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   3601  1.281   msaitoh 	uint32_t hash;
   3602  1.281   msaitoh 
   3603  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3604  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   3605  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   3606  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_SPT) || (sc->sc_type == WM_T_PCH_CNP)){
   3607  1.281   msaitoh 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   3608  1.281   msaitoh 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   3609  1.281   msaitoh 		return (hash & 0x3ff);
   3610  1.281   msaitoh 	}
   3611  1.281   msaitoh 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   3612  1.281   msaitoh 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   3613  1.272     ozaki 
   3614  1.281   msaitoh 	return (hash & 0xfff);
   3615  1.272     ozaki }
   3616  1.272     ozaki 
   3617  1.281   msaitoh /*
   3618  1.610   msaitoh  *
   3619  1.610   msaitoh  *
   3620  1.610   msaitoh  */
   3621  1.610   msaitoh static int
   3622  1.610   msaitoh wm_rar_count(struct wm_softc *sc)
   3623  1.610   msaitoh {
   3624  1.610   msaitoh 	int size;
   3625  1.610   msaitoh 
   3626  1.610   msaitoh 	switch (sc->sc_type) {
   3627  1.610   msaitoh 	case WM_T_ICH8:
   3628  1.610   msaitoh 		size = WM_RAL_TABSIZE_ICH8 -1;
   3629  1.610   msaitoh 		break;
   3630  1.610   msaitoh 	case WM_T_ICH9:
   3631  1.610   msaitoh 	case WM_T_ICH10:
   3632  1.610   msaitoh 	case WM_T_PCH:
   3633  1.610   msaitoh 		size = WM_RAL_TABSIZE_ICH8;
   3634  1.610   msaitoh 		break;
   3635  1.610   msaitoh 	case WM_T_PCH2:
   3636  1.610   msaitoh 		size = WM_RAL_TABSIZE_PCH2;
   3637  1.610   msaitoh 		break;
   3638  1.610   msaitoh 	case WM_T_PCH_LPT:
   3639  1.610   msaitoh 	case WM_T_PCH_SPT:
   3640  1.610   msaitoh 	case WM_T_PCH_CNP:
   3641  1.610   msaitoh 		size = WM_RAL_TABSIZE_PCH_LPT;
   3642  1.610   msaitoh 		break;
   3643  1.610   msaitoh 	case WM_T_82575:
   3644  1.610   msaitoh 		size = WM_RAL_TABSIZE_82575;
   3645  1.610   msaitoh 		break;
   3646  1.610   msaitoh 	case WM_T_82576:
   3647  1.610   msaitoh 	case WM_T_82580:
   3648  1.610   msaitoh 		size = WM_RAL_TABSIZE_82576;
   3649  1.610   msaitoh 		break;
   3650  1.610   msaitoh 	case WM_T_I350:
   3651  1.610   msaitoh 	case WM_T_I354:
   3652  1.610   msaitoh 		size = WM_RAL_TABSIZE_I350;
   3653  1.610   msaitoh 		break;
   3654  1.610   msaitoh 	default:
   3655  1.610   msaitoh 		size = WM_RAL_TABSIZE;
   3656  1.610   msaitoh 	}
   3657  1.610   msaitoh 
   3658  1.610   msaitoh 	return size;
   3659  1.610   msaitoh }
   3660  1.610   msaitoh 
   3661  1.610   msaitoh /*
   3662  1.281   msaitoh  * wm_set_filter:
   3663  1.281   msaitoh  *
   3664  1.281   msaitoh  *	Set up the receive filter.
   3665  1.281   msaitoh  */
   3666  1.272     ozaki static void
   3667  1.281   msaitoh wm_set_filter(struct wm_softc *sc)
   3668  1.272     ozaki {
   3669  1.281   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   3670  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3671  1.281   msaitoh 	struct ether_multi *enm;
   3672  1.281   msaitoh 	struct ether_multistep step;
   3673  1.281   msaitoh 	bus_addr_t mta_reg;
   3674  1.281   msaitoh 	uint32_t hash, reg, bit;
   3675  1.390   msaitoh 	int i, size, ralmax;
   3676  1.281   msaitoh 
   3677  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3678  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3679  1.420   msaitoh 
   3680  1.281   msaitoh 	if (sc->sc_type >= WM_T_82544)
   3681  1.281   msaitoh 		mta_reg = WMREG_CORDOVA_MTA;
   3682  1.281   msaitoh 	else
   3683  1.281   msaitoh 		mta_reg = WMREG_MTA;
   3684    1.1   thorpej 
   3685  1.281   msaitoh 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   3686  1.272     ozaki 
   3687  1.281   msaitoh 	if (ifp->if_flags & IFF_BROADCAST)
   3688  1.281   msaitoh 		sc->sc_rctl |= RCTL_BAM;
   3689  1.281   msaitoh 	if (ifp->if_flags & IFF_PROMISC) {
   3690  1.281   msaitoh 		sc->sc_rctl |= RCTL_UPE;
   3691  1.281   msaitoh 		goto allmulti;
   3692  1.281   msaitoh 	}
   3693    1.1   thorpej 
   3694    1.1   thorpej 	/*
   3695  1.281   msaitoh 	 * Set the station address in the first RAL slot, and
   3696  1.281   msaitoh 	 * clear the remaining slots.
   3697    1.1   thorpej 	 */
   3698  1.610   msaitoh 	size = wm_rar_count(sc);
   3699  1.281   msaitoh 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   3700  1.386   msaitoh 
   3701  1.570   msaitoh 	if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)
   3702  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_CNP)) {
   3703  1.386   msaitoh 		i = __SHIFTOUT(CSR_READ(sc, WMREG_FWSM), FWSM_WLOCK_MAC);
   3704  1.386   msaitoh 		switch (i) {
   3705  1.386   msaitoh 		case 0:
   3706  1.386   msaitoh 			/* We can use all entries */
   3707  1.390   msaitoh 			ralmax = size;
   3708  1.386   msaitoh 			break;
   3709  1.386   msaitoh 		case 1:
   3710  1.386   msaitoh 			/* Only RAR[0] */
   3711  1.390   msaitoh 			ralmax = 1;
   3712  1.386   msaitoh 			break;
   3713  1.386   msaitoh 		default:
   3714  1.386   msaitoh 			/* available SHRA + RAR[0] */
   3715  1.390   msaitoh 			ralmax = i + 1;
   3716  1.386   msaitoh 		}
   3717  1.386   msaitoh 	} else
   3718  1.390   msaitoh 		ralmax = size;
   3719  1.386   msaitoh 	for (i = 1; i < size; i++) {
   3720  1.390   msaitoh 		if (i < ralmax)
   3721  1.386   msaitoh 			wm_set_ral(sc, NULL, i);
   3722  1.386   msaitoh 	}
   3723    1.1   thorpej 
   3724  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3725  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   3726  1.392   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   3727  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_SPT) || (sc->sc_type == WM_T_PCH_CNP))
   3728  1.281   msaitoh 		size = WM_ICH8_MC_TABSIZE;
   3729  1.281   msaitoh 	else
   3730  1.281   msaitoh 		size = WM_MC_TABSIZE;
   3731  1.281   msaitoh 	/* Clear out the multicast table. */
   3732  1.515   msaitoh 	for (i = 0; i < size; i++) {
   3733  1.281   msaitoh 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   3734  1.515   msaitoh 		CSR_WRITE_FLUSH(sc);
   3735  1.515   msaitoh 	}
   3736    1.1   thorpej 
   3737  1.460     ozaki 	ETHER_LOCK(ec);
   3738  1.281   msaitoh 	ETHER_FIRST_MULTI(step, ec, enm);
   3739  1.281   msaitoh 	while (enm != NULL) {
   3740  1.281   msaitoh 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3741  1.460     ozaki 			ETHER_UNLOCK(ec);
   3742  1.281   msaitoh 			/*
   3743  1.281   msaitoh 			 * We must listen to a range of multicast addresses.
   3744  1.281   msaitoh 			 * For now, just accept all multicasts, rather than
   3745  1.281   msaitoh 			 * trying to set only those filter bits needed to match
   3746  1.281   msaitoh 			 * the range.  (At this time, the only use of address
   3747  1.281   msaitoh 			 * ranges is for IP multicast routing, for which the
   3748  1.281   msaitoh 			 * range is big enough to require all bits set.)
   3749  1.281   msaitoh 			 */
   3750  1.281   msaitoh 			goto allmulti;
   3751    1.1   thorpej 		}
   3752    1.1   thorpej 
   3753  1.281   msaitoh 		hash = wm_mchash(sc, enm->enm_addrlo);
   3754  1.272     ozaki 
   3755  1.281   msaitoh 		reg = (hash >> 5);
   3756  1.281   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   3757  1.281   msaitoh 		    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   3758  1.281   msaitoh 		    || (sc->sc_type == WM_T_PCH2)
   3759  1.392   msaitoh 		    || (sc->sc_type == WM_T_PCH_LPT)
   3760  1.570   msaitoh 		    || (sc->sc_type == WM_T_PCH_SPT)
   3761  1.570   msaitoh 		    || (sc->sc_type == WM_T_PCH_CNP))
   3762  1.281   msaitoh 			reg &= 0x1f;
   3763  1.281   msaitoh 		else
   3764  1.281   msaitoh 			reg &= 0x7f;
   3765  1.281   msaitoh 		bit = hash & 0x1f;
   3766  1.272     ozaki 
   3767  1.281   msaitoh 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   3768  1.281   msaitoh 		hash |= 1U << bit;
   3769    1.1   thorpej 
   3770  1.382  christos 		if (sc->sc_type == WM_T_82544 && (reg & 1) != 0) {
   3771  1.387   msaitoh 			/*
   3772  1.387   msaitoh 			 * 82544 Errata 9: Certain register cannot be written
   3773  1.387   msaitoh 			 * with particular alignments in PCI-X bus operation
   3774  1.387   msaitoh 			 * (FCAH, MTA and VFTA).
   3775  1.387   msaitoh 			 */
   3776  1.281   msaitoh 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   3777  1.281   msaitoh 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3778  1.515   msaitoh 			CSR_WRITE_FLUSH(sc);
   3779  1.281   msaitoh 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   3780  1.515   msaitoh 			CSR_WRITE_FLUSH(sc);
   3781  1.515   msaitoh 		} else {
   3782  1.281   msaitoh 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3783  1.515   msaitoh 			CSR_WRITE_FLUSH(sc);
   3784  1.515   msaitoh 		}
   3785   1.99      matt 
   3786  1.281   msaitoh 		ETHER_NEXT_MULTI(step, enm);
   3787  1.281   msaitoh 	}
   3788  1.460     ozaki 	ETHER_UNLOCK(ec);
   3789   1.99      matt 
   3790  1.281   msaitoh 	ifp->if_flags &= ~IFF_ALLMULTI;
   3791  1.281   msaitoh 	goto setit;
   3792    1.1   thorpej 
   3793  1.281   msaitoh  allmulti:
   3794  1.281   msaitoh 	ifp->if_flags |= IFF_ALLMULTI;
   3795  1.281   msaitoh 	sc->sc_rctl |= RCTL_MPE;
   3796   1.80   thorpej 
   3797  1.281   msaitoh  setit:
   3798  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   3799  1.281   msaitoh }
   3800    1.1   thorpej 
   3801  1.281   msaitoh /* Reset and init related */
   3802   1.78   thorpej 
   3803  1.281   msaitoh static void
   3804  1.281   msaitoh wm_set_vlan(struct wm_softc *sc)
   3805  1.281   msaitoh {
   3806  1.392   msaitoh 
   3807  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3808  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   3809  1.420   msaitoh 
   3810  1.281   msaitoh 	/* Deal with VLAN enables. */
   3811  1.281   msaitoh 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   3812  1.281   msaitoh 		sc->sc_ctrl |= CTRL_VME;
   3813  1.281   msaitoh 	else
   3814  1.281   msaitoh 		sc->sc_ctrl &= ~CTRL_VME;
   3815    1.1   thorpej 
   3816  1.281   msaitoh 	/* Write the control registers. */
   3817  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3818  1.281   msaitoh }
   3819    1.1   thorpej 
   3820  1.281   msaitoh static void
   3821  1.281   msaitoh wm_set_pcie_completion_timeout(struct wm_softc *sc)
   3822  1.281   msaitoh {
   3823  1.281   msaitoh 	uint32_t gcr;
   3824  1.281   msaitoh 	pcireg_t ctrl2;
   3825    1.1   thorpej 
   3826  1.281   msaitoh 	gcr = CSR_READ(sc, WMREG_GCR);
   3827    1.4   thorpej 
   3828  1.281   msaitoh 	/* Only take action if timeout value is defaulted to 0 */
   3829  1.281   msaitoh 	if ((gcr & GCR_CMPL_TMOUT_MASK) != 0)
   3830  1.281   msaitoh 		goto out;
   3831    1.1   thorpej 
   3832  1.281   msaitoh 	if ((gcr & GCR_CAP_VER2) == 0) {
   3833  1.281   msaitoh 		gcr |= GCR_CMPL_TMOUT_10MS;
   3834  1.281   msaitoh 		goto out;
   3835  1.281   msaitoh 	}
   3836    1.6   thorpej 
   3837  1.281   msaitoh 	ctrl2 = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   3838  1.281   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2);
   3839  1.281   msaitoh 	ctrl2 |= WM_PCIE_DCSR2_16MS;
   3840  1.281   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   3841  1.281   msaitoh 	    sc->sc_pcixe_capoff + PCIE_DCSR2, ctrl2);
   3842   1.81   thorpej 
   3843  1.281   msaitoh out:
   3844  1.281   msaitoh 	/* Disable completion timeout resend */
   3845  1.281   msaitoh 	gcr &= ~GCR_CMPL_TMOUT_RESEND;
   3846   1.80   thorpej 
   3847  1.281   msaitoh 	CSR_WRITE(sc, WMREG_GCR, gcr);
   3848  1.281   msaitoh }
   3849   1.99      matt 
   3850  1.281   msaitoh void
   3851  1.281   msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
   3852  1.281   msaitoh {
   3853  1.281   msaitoh 	int i;
   3854    1.1   thorpej 
   3855  1.281   msaitoh 	/* wait for eeprom to reload */
   3856  1.281   msaitoh 	switch (sc->sc_type) {
   3857  1.281   msaitoh 	case WM_T_82571:
   3858  1.281   msaitoh 	case WM_T_82572:
   3859  1.281   msaitoh 	case WM_T_82573:
   3860  1.281   msaitoh 	case WM_T_82574:
   3861  1.281   msaitoh 	case WM_T_82583:
   3862  1.281   msaitoh 	case WM_T_82575:
   3863  1.281   msaitoh 	case WM_T_82576:
   3864  1.281   msaitoh 	case WM_T_82580:
   3865  1.281   msaitoh 	case WM_T_I350:
   3866  1.281   msaitoh 	case WM_T_I354:
   3867  1.281   msaitoh 	case WM_T_I210:
   3868  1.281   msaitoh 	case WM_T_I211:
   3869  1.281   msaitoh 	case WM_T_80003:
   3870  1.281   msaitoh 	case WM_T_ICH8:
   3871  1.281   msaitoh 	case WM_T_ICH9:
   3872  1.281   msaitoh 		for (i = 0; i < 10; i++) {
   3873  1.281   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   3874  1.281   msaitoh 				break;
   3875  1.281   msaitoh 			delay(1000);
   3876    1.1   thorpej 		}
   3877  1.281   msaitoh 		if (i == 10) {
   3878  1.281   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   3879  1.281   msaitoh 			    "complete\n", device_xname(sc->sc_dev));
   3880  1.281   msaitoh 		}
   3881  1.281   msaitoh 		break;
   3882  1.281   msaitoh 	default:
   3883  1.281   msaitoh 		break;
   3884  1.281   msaitoh 	}
   3885  1.281   msaitoh }
   3886   1.59  christos 
   3887  1.281   msaitoh void
   3888  1.281   msaitoh wm_lan_init_done(struct wm_softc *sc)
   3889  1.281   msaitoh {
   3890  1.281   msaitoh 	uint32_t reg = 0;
   3891  1.281   msaitoh 	int i;
   3892    1.1   thorpej 
   3893  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3894  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   3895  1.420   msaitoh 
   3896  1.420   msaitoh 	/* Wait for eeprom to reload */
   3897  1.281   msaitoh 	switch (sc->sc_type) {
   3898  1.281   msaitoh 	case WM_T_ICH10:
   3899  1.281   msaitoh 	case WM_T_PCH:
   3900  1.281   msaitoh 	case WM_T_PCH2:
   3901  1.281   msaitoh 	case WM_T_PCH_LPT:
   3902  1.392   msaitoh 	case WM_T_PCH_SPT:
   3903  1.570   msaitoh 	case WM_T_PCH_CNP:
   3904  1.281   msaitoh 		for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
   3905  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_STATUS);
   3906  1.281   msaitoh 			if ((reg & STATUS_LAN_INIT_DONE) != 0)
   3907  1.281   msaitoh 				break;
   3908  1.281   msaitoh 			delay(100);
   3909  1.281   msaitoh 		}
   3910  1.281   msaitoh 		if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
   3911  1.281   msaitoh 			log(LOG_ERR, "%s: %s: lan_init_done failed to "
   3912  1.281   msaitoh 			    "complete\n", device_xname(sc->sc_dev), __func__);
   3913    1.1   thorpej 		}
   3914  1.281   msaitoh 		break;
   3915  1.281   msaitoh 	default:
   3916  1.281   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   3917  1.281   msaitoh 		    __func__);
   3918  1.281   msaitoh 		break;
   3919  1.281   msaitoh 	}
   3920    1.1   thorpej 
   3921  1.281   msaitoh 	reg &= ~STATUS_LAN_INIT_DONE;
   3922  1.281   msaitoh 	CSR_WRITE(sc, WMREG_STATUS, reg);
   3923  1.281   msaitoh }
   3924    1.6   thorpej 
   3925  1.281   msaitoh void
   3926  1.281   msaitoh wm_get_cfg_done(struct wm_softc *sc)
   3927  1.281   msaitoh {
   3928  1.281   msaitoh 	int mask;
   3929  1.281   msaitoh 	uint32_t reg;
   3930  1.281   msaitoh 	int i;
   3931    1.1   thorpej 
   3932  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   3933  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   3934  1.420   msaitoh 
   3935  1.420   msaitoh 	/* Wait for eeprom to reload */
   3936  1.281   msaitoh 	switch (sc->sc_type) {
   3937  1.281   msaitoh 	case WM_T_82542_2_0:
   3938  1.281   msaitoh 	case WM_T_82542_2_1:
   3939  1.281   msaitoh 		/* null */
   3940  1.281   msaitoh 		break;
   3941  1.281   msaitoh 	case WM_T_82543:
   3942  1.281   msaitoh 	case WM_T_82544:
   3943  1.281   msaitoh 	case WM_T_82540:
   3944  1.281   msaitoh 	case WM_T_82545:
   3945  1.281   msaitoh 	case WM_T_82545_3:
   3946  1.281   msaitoh 	case WM_T_82546:
   3947  1.281   msaitoh 	case WM_T_82546_3:
   3948  1.281   msaitoh 	case WM_T_82541:
   3949  1.281   msaitoh 	case WM_T_82541_2:
   3950  1.281   msaitoh 	case WM_T_82547:
   3951  1.281   msaitoh 	case WM_T_82547_2:
   3952  1.281   msaitoh 	case WM_T_82573:
   3953  1.281   msaitoh 	case WM_T_82574:
   3954  1.281   msaitoh 	case WM_T_82583:
   3955  1.281   msaitoh 		/* generic */
   3956  1.281   msaitoh 		delay(10*1000);
   3957  1.281   msaitoh 		break;
   3958  1.281   msaitoh 	case WM_T_80003:
   3959  1.281   msaitoh 	case WM_T_82571:
   3960  1.281   msaitoh 	case WM_T_82572:
   3961  1.281   msaitoh 	case WM_T_82575:
   3962  1.281   msaitoh 	case WM_T_82576:
   3963  1.281   msaitoh 	case WM_T_82580:
   3964  1.281   msaitoh 	case WM_T_I350:
   3965  1.281   msaitoh 	case WM_T_I354:
   3966  1.281   msaitoh 	case WM_T_I210:
   3967  1.281   msaitoh 	case WM_T_I211:
   3968  1.281   msaitoh 		if (sc->sc_type == WM_T_82571) {
   3969  1.281   msaitoh 			/* Only 82571 shares port 0 */
   3970  1.281   msaitoh 			mask = EEMNGCTL_CFGDONE_0;
   3971  1.281   msaitoh 		} else
   3972  1.281   msaitoh 			mask = EEMNGCTL_CFGDONE_0 << sc->sc_funcid;
   3973  1.281   msaitoh 		for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
   3974  1.281   msaitoh 			if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
   3975  1.281   msaitoh 				break;
   3976  1.281   msaitoh 			delay(1000);
   3977  1.281   msaitoh 		}
   3978  1.618   msaitoh 		if (i >= WM_PHY_CFG_TIMEOUT)
   3979  1.281   msaitoh 			DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
   3980  1.281   msaitoh 				device_xname(sc->sc_dev), __func__));
   3981  1.281   msaitoh 		break;
   3982  1.281   msaitoh 	case WM_T_ICH8:
   3983  1.281   msaitoh 	case WM_T_ICH9:
   3984  1.281   msaitoh 	case WM_T_ICH10:
   3985  1.281   msaitoh 	case WM_T_PCH:
   3986  1.281   msaitoh 	case WM_T_PCH2:
   3987  1.281   msaitoh 	case WM_T_PCH_LPT:
   3988  1.392   msaitoh 	case WM_T_PCH_SPT:
   3989  1.570   msaitoh 	case WM_T_PCH_CNP:
   3990  1.281   msaitoh 		delay(10*1000);
   3991  1.281   msaitoh 		if (sc->sc_type >= WM_T_ICH10)
   3992  1.281   msaitoh 			wm_lan_init_done(sc);
   3993  1.281   msaitoh 		else
   3994  1.281   msaitoh 			wm_get_auto_rd_done(sc);
   3995    1.1   thorpej 
   3996  1.597   msaitoh 		/* Clear PHY Reset Asserted bit */
   3997  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_STATUS);
   3998  1.281   msaitoh 		if ((reg & STATUS_PHYRA) != 0)
   3999  1.281   msaitoh 			CSR_WRITE(sc, WMREG_STATUS, reg & ~STATUS_PHYRA);
   4000  1.281   msaitoh 		break;
   4001  1.281   msaitoh 	default:
   4002  1.281   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   4003  1.281   msaitoh 		    __func__);
   4004  1.281   msaitoh 		break;
   4005    1.1   thorpej 	}
   4006    1.1   thorpej }
   4007    1.1   thorpej 
   4008  1.617   msaitoh int
   4009  1.517   msaitoh wm_phy_post_reset(struct wm_softc *sc)
   4010  1.517   msaitoh {
   4011  1.621   msaitoh 	device_t dev = sc->sc_dev;
   4012  1.617   msaitoh 	uint16_t reg;
   4013  1.617   msaitoh 	int rv = 0;
   4014  1.517   msaitoh 
   4015  1.517   msaitoh 	/* This function is only for ICH8 and newer. */
   4016  1.517   msaitoh 	if (sc->sc_type < WM_T_ICH8)
   4017  1.617   msaitoh 		return 0;
   4018  1.517   msaitoh 
   4019  1.517   msaitoh 	if (wm_phy_resetisblocked(sc)) {
   4020  1.517   msaitoh 		/* XXX */
   4021  1.621   msaitoh 		device_printf(dev, "PHY is blocked\n");
   4022  1.617   msaitoh 		return -1;
   4023  1.517   msaitoh 	}
   4024  1.517   msaitoh 
   4025  1.517   msaitoh 	/* Allow time for h/w to get to quiescent state after reset */
   4026  1.517   msaitoh 	delay(10*1000);
   4027  1.517   msaitoh 
   4028  1.517   msaitoh 	/* Perform any necessary post-reset workarounds */
   4029  1.517   msaitoh 	if (sc->sc_type == WM_T_PCH)
   4030  1.617   msaitoh 		rv = wm_hv_phy_workarounds_ich8lan(sc);
   4031  1.595   msaitoh 	else if (sc->sc_type == WM_T_PCH2)
   4032  1.617   msaitoh 		rv = wm_lv_phy_workarounds_ich8lan(sc);
   4033  1.617   msaitoh 	if (rv != 0)
   4034  1.617   msaitoh 		return rv;
   4035  1.517   msaitoh 
   4036  1.517   msaitoh 	/* Clear the host wakeup bit after lcd reset */
   4037  1.517   msaitoh 	if (sc->sc_type >= WM_T_PCH) {
   4038  1.621   msaitoh 		wm_gmii_hv_readreg(dev, 2, BM_PORT_GEN_CFG, &reg);
   4039  1.517   msaitoh 		reg &= ~BM_WUC_HOST_WU_BIT;
   4040  1.621   msaitoh 		wm_gmii_hv_writereg(dev, 2, BM_PORT_GEN_CFG, reg);
   4041  1.517   msaitoh 	}
   4042  1.517   msaitoh 
   4043  1.523   msaitoh 	/* Configure the LCD with the extended configuration region in NVM */
   4044  1.617   msaitoh 	if ((rv = wm_init_lcd_from_nvm(sc)) != 0)
   4045  1.617   msaitoh 		return rv;
   4046  1.523   msaitoh 
   4047  1.600   msaitoh 	/* Configure the LCD with the OEM bits in NVM */
   4048  1.617   msaitoh 	rv = wm_oem_bits_config_ich8lan(sc, true);
   4049  1.594   msaitoh 
   4050  1.594   msaitoh 	if (sc->sc_type == WM_T_PCH2) {
   4051  1.594   msaitoh 		/* Ungate automatic PHY configuration on non-managed 82579 */
   4052  1.594   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) == 0) {
   4053  1.594   msaitoh 			delay(10 * 1000);
   4054  1.594   msaitoh 			wm_gate_hw_phy_config_ich8lan(sc, false);
   4055  1.594   msaitoh 		}
   4056  1.621   msaitoh 		/* Set EEE LPI Update Timer to 200usec */
   4057  1.621   msaitoh 		rv = sc->phy.acquire(sc);
   4058  1.621   msaitoh 		if (rv)
   4059  1.621   msaitoh 			return rv;
   4060  1.621   msaitoh 		rv = wm_write_emi_reg_locked(dev,
   4061  1.621   msaitoh 		    I82579_LPI_UPDATE_TIMER, 0x1387);
   4062  1.621   msaitoh 		sc->phy.release(sc);
   4063  1.594   msaitoh 	}
   4064  1.617   msaitoh 
   4065  1.617   msaitoh 	return rv;
   4066  1.523   msaitoh }
   4067  1.523   msaitoh 
   4068  1.528   msaitoh /* Only for PCH and newer */
   4069  1.597   msaitoh static int
   4070  1.528   msaitoh wm_write_smbus_addr(struct wm_softc *sc)
   4071  1.528   msaitoh {
   4072  1.528   msaitoh 	uint32_t strap, freq;
   4073  1.597   msaitoh 	uint16_t phy_data;
   4074  1.597   msaitoh 	int rv;
   4075  1.528   msaitoh 
   4076  1.528   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   4077  1.528   msaitoh 		device_xname(sc->sc_dev), __func__));
   4078  1.597   msaitoh 	KASSERT(CSR_READ(sc, WMREG_EXTCNFCTR) & EXTCNFCTR_MDIO_SW_OWNERSHIP);
   4079  1.528   msaitoh 
   4080  1.528   msaitoh 	strap = CSR_READ(sc, WMREG_STRAP);
   4081  1.528   msaitoh 	freq = __SHIFTOUT(strap, STRAP_FREQ);
   4082  1.528   msaitoh 
   4083  1.597   msaitoh 	rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, HV_SMB_ADDR, &phy_data);
   4084  1.597   msaitoh 	if (rv != 0)
   4085  1.597   msaitoh 		return -1;
   4086  1.528   msaitoh 
   4087  1.528   msaitoh 	phy_data &= ~HV_SMB_ADDR_ADDR;
   4088  1.528   msaitoh 	phy_data |= __SHIFTOUT(strap, STRAP_SMBUSADDR);
   4089  1.528   msaitoh 	phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
   4090  1.528   msaitoh 
   4091  1.528   msaitoh 	if (sc->sc_phytype == WMPHY_I217) {
   4092  1.528   msaitoh 		/* Restore SMBus frequency */
   4093  1.528   msaitoh 		if (freq --) {
   4094  1.528   msaitoh 			phy_data &= ~(HV_SMB_ADDR_FREQ_LOW
   4095  1.528   msaitoh 			    | HV_SMB_ADDR_FREQ_HIGH);
   4096  1.528   msaitoh 			phy_data |= __SHIFTIN((freq & 0x01) != 0,
   4097  1.528   msaitoh 			    HV_SMB_ADDR_FREQ_LOW);
   4098  1.528   msaitoh 			phy_data |= __SHIFTIN((freq & 0x02) != 0,
   4099  1.528   msaitoh 			    HV_SMB_ADDR_FREQ_HIGH);
   4100  1.618   msaitoh 		} else
   4101  1.528   msaitoh 			DPRINTF(WM_DEBUG_INIT,
   4102  1.528   msaitoh 			    ("%s: %s Unsupported SMB frequency in PHY\n",
   4103  1.528   msaitoh 				device_xname(sc->sc_dev), __func__));
   4104  1.528   msaitoh 	}
   4105  1.528   msaitoh 
   4106  1.597   msaitoh 	return wm_gmii_hv_writereg_locked(sc->sc_dev, 2, HV_SMB_ADDR,
   4107  1.597   msaitoh 	    phy_data);
   4108  1.528   msaitoh }
   4109  1.528   msaitoh 
   4110  1.617   msaitoh static int
   4111  1.523   msaitoh wm_init_lcd_from_nvm(struct wm_softc *sc)
   4112  1.523   msaitoh {
   4113  1.523   msaitoh 	uint32_t extcnfctr, sw_cfg_mask, cnf_size, word_addr, i, reg;
   4114  1.523   msaitoh 	uint16_t phy_page = 0;
   4115  1.617   msaitoh 	int rv = 0;
   4116  1.523   msaitoh 
   4117  1.528   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   4118  1.528   msaitoh 		device_xname(sc->sc_dev), __func__));
   4119  1.528   msaitoh 
   4120  1.523   msaitoh 	switch (sc->sc_type) {
   4121  1.523   msaitoh 	case WM_T_ICH8:
   4122  1.528   msaitoh 		if ((sc->sc_phytype == WMPHY_UNKNOWN)
   4123  1.528   msaitoh 		    || (sc->sc_phytype != WMPHY_IGP_3))
   4124  1.617   msaitoh 			return 0;
   4125  1.523   msaitoh 
   4126  1.523   msaitoh 		if ((sc->sc_pcidevid == PCI_PRODUCT_INTEL_82801H_AMT)
   4127  1.523   msaitoh 		    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_82801H_LAN)) {
   4128  1.523   msaitoh 			sw_cfg_mask = FEXTNVM_SW_CONFIG;
   4129  1.523   msaitoh 			break;
   4130  1.523   msaitoh 		}
   4131  1.523   msaitoh 		/* FALLTHROUGH */
   4132  1.523   msaitoh 	case WM_T_PCH:
   4133  1.523   msaitoh 	case WM_T_PCH2:
   4134  1.523   msaitoh 	case WM_T_PCH_LPT:
   4135  1.523   msaitoh 	case WM_T_PCH_SPT:
   4136  1.570   msaitoh 	case WM_T_PCH_CNP:
   4137  1.523   msaitoh 		sw_cfg_mask = FEXTNVM_SW_CONFIG_ICH8M;
   4138  1.523   msaitoh 		break;
   4139  1.523   msaitoh 	default:
   4140  1.617   msaitoh 		return 0;
   4141  1.523   msaitoh 	}
   4142  1.523   msaitoh 
   4143  1.617   msaitoh 	if ((rv = sc->phy.acquire(sc)) != 0)
   4144  1.617   msaitoh 		return rv;
   4145  1.523   msaitoh 
   4146  1.523   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM);
   4147  1.523   msaitoh 	if ((reg & sw_cfg_mask) == 0)
   4148  1.523   msaitoh 		goto release;
   4149  1.523   msaitoh 
   4150  1.517   msaitoh 	/*
   4151  1.523   msaitoh 	 * Make sure HW does not configure LCD from PHY extended configuration
   4152  1.523   msaitoh 	 * before SW configuration
   4153  1.517   msaitoh 	 */
   4154  1.523   msaitoh 	extcnfctr = CSR_READ(sc, WMREG_EXTCNFCTR);
   4155  1.523   msaitoh 	if ((sc->sc_type < WM_T_PCH2)
   4156  1.523   msaitoh 	    && ((extcnfctr & EXTCNFCTR_PCIE_WRITE_ENABLE) != 0))
   4157  1.523   msaitoh 		goto release;
   4158  1.523   msaitoh 
   4159  1.528   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s: Configure LCD by software\n",
   4160  1.528   msaitoh 		device_xname(sc->sc_dev), __func__));
   4161  1.523   msaitoh 	/* word_addr is in DWORD */
   4162  1.523   msaitoh 	word_addr = __SHIFTOUT(extcnfctr, EXTCNFCTR_EXT_CNF_POINTER) << 1;
   4163  1.523   msaitoh 
   4164  1.523   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFSIZE);
   4165  1.523   msaitoh 	cnf_size = __SHIFTOUT(reg, EXTCNFSIZE_LENGTH);
   4166  1.569   msaitoh 	if (cnf_size == 0)
   4167  1.569   msaitoh 		goto release;
   4168  1.523   msaitoh 
   4169  1.523   msaitoh 	if (((sc->sc_type == WM_T_PCH)
   4170  1.523   msaitoh 		&& ((extcnfctr & EXTCNFCTR_OEM_WRITE_ENABLE) == 0))
   4171  1.523   msaitoh 	    || (sc->sc_type > WM_T_PCH)) {
   4172  1.523   msaitoh 		/*
   4173  1.523   msaitoh 		 * HW configures the SMBus address and LEDs when the OEM and
   4174  1.523   msaitoh 		 * LCD Write Enable bits are set in the NVM. When both NVM bits
   4175  1.523   msaitoh 		 * are cleared, SW will configure them instead.
   4176  1.523   msaitoh 		 */
   4177  1.528   msaitoh 		DPRINTF(WM_DEBUG_INIT, ("%s: %s: Configure SMBus and LED\n",
   4178  1.528   msaitoh 			device_xname(sc->sc_dev), __func__));
   4179  1.617   msaitoh 		if ((rv = wm_write_smbus_addr(sc)) != 0)
   4180  1.617   msaitoh 			goto release;
   4181  1.517   msaitoh 
   4182  1.523   msaitoh 		reg = CSR_READ(sc, WMREG_LEDCTL);
   4183  1.617   msaitoh 		rv = wm_gmii_hv_writereg_locked(sc->sc_dev, 1, HV_LED_CONFIG,
   4184  1.617   msaitoh 		    (uint16_t)reg);
   4185  1.617   msaitoh 		if (rv != 0)
   4186  1.617   msaitoh 			goto release;
   4187  1.523   msaitoh 	}
   4188  1.523   msaitoh 
   4189  1.523   msaitoh 	/* Configure LCD from extended configuration region. */
   4190  1.523   msaitoh 	for (i = 0; i < cnf_size; i++) {
   4191  1.523   msaitoh 		uint16_t reg_data, reg_addr;
   4192  1.523   msaitoh 
   4193  1.523   msaitoh 		if (wm_nvm_read(sc, (word_addr + i * 2), 1, &reg_data) != 0)
   4194  1.523   msaitoh 			goto release;
   4195  1.523   msaitoh 
   4196  1.523   msaitoh 		if (wm_nvm_read(sc, (word_addr + i * 2 + 1), 1, &reg_addr) !=0)
   4197  1.523   msaitoh 			goto release;
   4198  1.523   msaitoh 
   4199  1.523   msaitoh 		if (reg_addr == MII_IGPHY_PAGE_SELECT)
   4200  1.523   msaitoh 			phy_page = reg_data;
   4201  1.523   msaitoh 
   4202  1.523   msaitoh 		reg_addr &= IGPHY_MAXREGADDR;
   4203  1.523   msaitoh 		reg_addr |= phy_page;
   4204  1.523   msaitoh 
   4205  1.597   msaitoh 		KASSERT(sc->phy.writereg_locked != NULL);
   4206  1.617   msaitoh 		rv = sc->phy.writereg_locked(sc->sc_dev, 1, reg_addr,
   4207  1.617   msaitoh 		    reg_data);
   4208  1.523   msaitoh 	}
   4209  1.523   msaitoh 
   4210  1.523   msaitoh release:
   4211  1.523   msaitoh 	sc->phy.release(sc);
   4212  1.617   msaitoh 	return rv;
   4213  1.517   msaitoh }
   4214  1.523   msaitoh 
   4215  1.600   msaitoh /*
   4216  1.600   msaitoh  *  wm_oem_bits_config_ich8lan - SW-based LCD Configuration
   4217  1.600   msaitoh  *  @sc:       pointer to the HW structure
   4218  1.600   msaitoh  *  @d0_state: boolean if entering d0 or d3 device state
   4219  1.600   msaitoh  *
   4220  1.600   msaitoh  *  SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
   4221  1.600   msaitoh  *  collectively called OEM bits.  The OEM Write Enable bit and SW Config bit
   4222  1.600   msaitoh  *  in NVM determines whether HW should configure LPLU and Gbe Disable.
   4223  1.600   msaitoh  */
   4224  1.600   msaitoh int
   4225  1.600   msaitoh wm_oem_bits_config_ich8lan(struct wm_softc *sc, bool d0_state)
   4226  1.600   msaitoh {
   4227  1.600   msaitoh 	uint32_t mac_reg;
   4228  1.600   msaitoh 	uint16_t oem_reg;
   4229  1.600   msaitoh 	int rv;
   4230  1.600   msaitoh 
   4231  1.600   msaitoh 	if (sc->sc_type < WM_T_PCH)
   4232  1.600   msaitoh 		return 0;
   4233  1.600   msaitoh 
   4234  1.600   msaitoh 	rv = sc->phy.acquire(sc);
   4235  1.600   msaitoh 	if (rv != 0)
   4236  1.600   msaitoh 		return rv;
   4237  1.600   msaitoh 
   4238  1.600   msaitoh 	if (sc->sc_type == WM_T_PCH) {
   4239  1.600   msaitoh 		mac_reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   4240  1.600   msaitoh 		if ((mac_reg & EXTCNFCTR_OEM_WRITE_ENABLE) != 0)
   4241  1.600   msaitoh 			goto release;
   4242  1.600   msaitoh 	}
   4243  1.600   msaitoh 
   4244  1.600   msaitoh 	mac_reg = CSR_READ(sc, WMREG_FEXTNVM);
   4245  1.600   msaitoh 	if ((mac_reg & FEXTNVM_SW_CONFIG_ICH8M) == 0)
   4246  1.600   msaitoh 		goto release;
   4247  1.600   msaitoh 
   4248  1.600   msaitoh 	mac_reg = CSR_READ(sc, WMREG_PHY_CTRL);
   4249  1.600   msaitoh 
   4250  1.600   msaitoh 	rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 1, HV_OEM_BITS, &oem_reg);
   4251  1.600   msaitoh 	if (rv != 0)
   4252  1.600   msaitoh 		goto release;
   4253  1.600   msaitoh 	oem_reg &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
   4254  1.600   msaitoh 
   4255  1.600   msaitoh 	if (d0_state) {
   4256  1.600   msaitoh 		if ((mac_reg & PHY_CTRL_GBE_DIS) != 0)
   4257  1.600   msaitoh 			oem_reg |= HV_OEM_BITS_A1KDIS;
   4258  1.600   msaitoh 		if ((mac_reg & PHY_CTRL_D0A_LPLU) != 0)
   4259  1.600   msaitoh 			oem_reg |= HV_OEM_BITS_LPLU;
   4260  1.600   msaitoh 	} else {
   4261  1.600   msaitoh 		if ((mac_reg & (PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS))
   4262  1.600   msaitoh 		    != 0)
   4263  1.600   msaitoh 			oem_reg |= HV_OEM_BITS_A1KDIS;
   4264  1.600   msaitoh 		if ((mac_reg & (PHY_CTRL_D0A_LPLU | PHY_CTRL_NOND0A_LPLU))
   4265  1.600   msaitoh 		    != 0)
   4266  1.600   msaitoh 			oem_reg |= HV_OEM_BITS_LPLU;
   4267  1.600   msaitoh 	}
   4268  1.600   msaitoh 
   4269  1.600   msaitoh 	/* Set Restart auto-neg to activate the bits */
   4270  1.600   msaitoh 	if ((d0_state || (sc->sc_type != WM_T_PCH))
   4271  1.600   msaitoh 	    && (wm_phy_resetisblocked(sc) == false))
   4272  1.600   msaitoh 		oem_reg |= HV_OEM_BITS_ANEGNOW;
   4273  1.600   msaitoh 
   4274  1.600   msaitoh 	rv = wm_gmii_hv_writereg_locked(sc->sc_dev, 1, HV_OEM_BITS, oem_reg);
   4275  1.600   msaitoh 
   4276  1.600   msaitoh release:
   4277  1.600   msaitoh 	sc->phy.release(sc);
   4278  1.600   msaitoh 
   4279  1.600   msaitoh 	return rv;
   4280  1.600   msaitoh }
   4281  1.517   msaitoh 
   4282  1.312   msaitoh /* Init hardware bits */
   4283  1.312   msaitoh void
   4284  1.312   msaitoh wm_initialize_hardware_bits(struct wm_softc *sc)
   4285  1.312   msaitoh {
   4286  1.312   msaitoh 	uint32_t tarc0, tarc1, reg;
   4287  1.332   msaitoh 
   4288  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   4289  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   4290  1.420   msaitoh 
   4291  1.312   msaitoh 	/* For 82571 variant, 80003 and ICHs */
   4292  1.312   msaitoh 	if (((sc->sc_type >= WM_T_82571) && (sc->sc_type <= WM_T_82583))
   4293  1.312   msaitoh 	    || (sc->sc_type >= WM_T_80003)) {
   4294  1.312   msaitoh 
   4295  1.312   msaitoh 		/* Transmit Descriptor Control 0 */
   4296  1.312   msaitoh 		reg = CSR_READ(sc, WMREG_TXDCTL(0));
   4297  1.312   msaitoh 		reg |= TXDCTL_COUNT_DESC;
   4298  1.312   msaitoh 		CSR_WRITE(sc, WMREG_TXDCTL(0), reg);
   4299  1.312   msaitoh 
   4300  1.312   msaitoh 		/* Transmit Descriptor Control 1 */
   4301  1.312   msaitoh 		reg = CSR_READ(sc, WMREG_TXDCTL(1));
   4302  1.312   msaitoh 		reg |= TXDCTL_COUNT_DESC;
   4303  1.312   msaitoh 		CSR_WRITE(sc, WMREG_TXDCTL(1), reg);
   4304  1.312   msaitoh 
   4305  1.312   msaitoh 		/* TARC0 */
   4306  1.312   msaitoh 		tarc0 = CSR_READ(sc, WMREG_TARC0);
   4307  1.312   msaitoh 		switch (sc->sc_type) {
   4308  1.312   msaitoh 		case WM_T_82571:
   4309  1.312   msaitoh 		case WM_T_82572:
   4310  1.312   msaitoh 		case WM_T_82573:
   4311  1.312   msaitoh 		case WM_T_82574:
   4312  1.312   msaitoh 		case WM_T_82583:
   4313  1.312   msaitoh 		case WM_T_80003:
   4314  1.312   msaitoh 			/* Clear bits 30..27 */
   4315  1.312   msaitoh 			tarc0 &= ~__BITS(30, 27);
   4316  1.312   msaitoh 			break;
   4317  1.312   msaitoh 		default:
   4318  1.312   msaitoh 			break;
   4319  1.312   msaitoh 		}
   4320  1.312   msaitoh 
   4321  1.312   msaitoh 		switch (sc->sc_type) {
   4322  1.312   msaitoh 		case WM_T_82571:
   4323  1.312   msaitoh 		case WM_T_82572:
   4324  1.312   msaitoh 			tarc0 |= __BITS(26, 23); /* TARC0 bits 23-26 */
   4325  1.312   msaitoh 
   4326  1.312   msaitoh 			tarc1 = CSR_READ(sc, WMREG_TARC1);
   4327  1.312   msaitoh 			tarc1 &= ~__BITS(30, 29); /* Clear bits 30 and 29 */
   4328  1.312   msaitoh 			tarc1 |= __BITS(26, 24); /* TARC1 bits 26-24 */
   4329  1.312   msaitoh 			/* 8257[12] Errata No.7 */
   4330  1.312   msaitoh 			tarc1 |= __BIT(22); /* TARC1 bits 22 */
   4331  1.312   msaitoh 
   4332  1.312   msaitoh 			/* TARC1 bit 28 */
   4333  1.312   msaitoh 			if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
   4334  1.312   msaitoh 				tarc1 &= ~__BIT(28);
   4335  1.312   msaitoh 			else
   4336  1.312   msaitoh 				tarc1 |= __BIT(28);
   4337  1.312   msaitoh 			CSR_WRITE(sc, WMREG_TARC1, tarc1);
   4338  1.312   msaitoh 
   4339  1.312   msaitoh 			/*
   4340  1.312   msaitoh 			 * 8257[12] Errata No.13
   4341  1.312   msaitoh 			 * Disable Dyamic Clock Gating.
   4342  1.312   msaitoh 			 */
   4343  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4344  1.312   msaitoh 			reg &= ~CTRL_EXT_DMA_DYN_CLK;
   4345  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4346  1.312   msaitoh 			break;
   4347  1.312   msaitoh 		case WM_T_82573:
   4348  1.312   msaitoh 		case WM_T_82574:
   4349  1.312   msaitoh 		case WM_T_82583:
   4350  1.312   msaitoh 			if ((sc->sc_type == WM_T_82574)
   4351  1.312   msaitoh 			    || (sc->sc_type == WM_T_82583))
   4352  1.312   msaitoh 				tarc0 |= __BIT(26); /* TARC0 bit 26 */
   4353  1.312   msaitoh 
   4354  1.312   msaitoh 			/* Extended Device Control */
   4355  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4356  1.312   msaitoh 			reg &= ~__BIT(23);	/* Clear bit 23 */
   4357  1.312   msaitoh 			reg |= __BIT(22);	/* Set bit 22 */
   4358  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4359  1.312   msaitoh 
   4360  1.312   msaitoh 			/* Device Control */
   4361  1.312   msaitoh 			sc->sc_ctrl &= ~__BIT(29);	/* Clear bit 29 */
   4362  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4363  1.312   msaitoh 
   4364  1.312   msaitoh 			/* PCIe Control Register */
   4365  1.350   msaitoh 			/*
   4366  1.350   msaitoh 			 * 82573 Errata (unknown).
   4367  1.350   msaitoh 			 *
   4368  1.350   msaitoh 			 * 82574 Errata 25 and 82583 Errata 12
   4369  1.350   msaitoh 			 * "Dropped Rx Packets":
   4370  1.350   msaitoh 			 *   NVM Image Version 2.1.4 and newer has no this bug.
   4371  1.350   msaitoh 			 */
   4372  1.350   msaitoh 			reg = CSR_READ(sc, WMREG_GCR);
   4373  1.350   msaitoh 			reg |= GCR_L1_ACT_WITHOUT_L0S_RX;
   4374  1.350   msaitoh 			CSR_WRITE(sc, WMREG_GCR, reg);
   4375  1.350   msaitoh 
   4376  1.312   msaitoh 			if ((sc->sc_type == WM_T_82574)
   4377  1.312   msaitoh 			    || (sc->sc_type == WM_T_82583)) {
   4378  1.312   msaitoh 				/*
   4379  1.312   msaitoh 				 * Document says this bit must be set for
   4380  1.312   msaitoh 				 * proper operation.
   4381  1.312   msaitoh 				 */
   4382  1.312   msaitoh 				reg = CSR_READ(sc, WMREG_GCR);
   4383  1.312   msaitoh 				reg |= __BIT(22);
   4384  1.312   msaitoh 				CSR_WRITE(sc, WMREG_GCR, reg);
   4385  1.312   msaitoh 
   4386  1.312   msaitoh 				/*
   4387  1.312   msaitoh 				 * Apply workaround for hardware errata
   4388  1.312   msaitoh 				 * documented in errata docs Fixes issue where
   4389  1.312   msaitoh 				 * some error prone or unreliable PCIe
   4390  1.312   msaitoh 				 * completions are occurring, particularly
   4391  1.312   msaitoh 				 * with ASPM enabled. Without fix, issue can
   4392  1.312   msaitoh 				 * cause Tx timeouts.
   4393  1.312   msaitoh 				 */
   4394  1.312   msaitoh 				reg = CSR_READ(sc, WMREG_GCR2);
   4395  1.312   msaitoh 				reg |= __BIT(0);
   4396  1.312   msaitoh 				CSR_WRITE(sc, WMREG_GCR2, reg);
   4397  1.312   msaitoh 			}
   4398  1.312   msaitoh 			break;
   4399  1.312   msaitoh 		case WM_T_80003:
   4400  1.312   msaitoh 			/* TARC0 */
   4401  1.312   msaitoh 			if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
   4402  1.312   msaitoh 			    || (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
   4403  1.312   msaitoh 				tarc0 &= ~__BIT(20); /* Clear bits 20 */
   4404  1.312   msaitoh 
   4405  1.312   msaitoh 			/* TARC1 bit 28 */
   4406  1.312   msaitoh 			tarc1 = CSR_READ(sc, WMREG_TARC1);
   4407  1.312   msaitoh 			if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
   4408  1.312   msaitoh 				tarc1 &= ~__BIT(28);
   4409  1.312   msaitoh 			else
   4410  1.312   msaitoh 				tarc1 |= __BIT(28);
   4411  1.312   msaitoh 			CSR_WRITE(sc, WMREG_TARC1, tarc1);
   4412  1.312   msaitoh 			break;
   4413  1.312   msaitoh 		case WM_T_ICH8:
   4414  1.312   msaitoh 		case WM_T_ICH9:
   4415  1.312   msaitoh 		case WM_T_ICH10:
   4416  1.312   msaitoh 		case WM_T_PCH:
   4417  1.312   msaitoh 		case WM_T_PCH2:
   4418  1.312   msaitoh 		case WM_T_PCH_LPT:
   4419  1.393   msaitoh 		case WM_T_PCH_SPT:
   4420  1.570   msaitoh 		case WM_T_PCH_CNP:
   4421  1.393   msaitoh 			/* TARC0 */
   4422  1.540   msaitoh 			if (sc->sc_type == WM_T_ICH8) {
   4423  1.312   msaitoh 				/* Set TARC0 bits 29 and 28 */
   4424  1.312   msaitoh 				tarc0 |= __BITS(29, 28);
   4425  1.540   msaitoh 			} else if (sc->sc_type == WM_T_PCH_SPT) {
   4426  1.540   msaitoh 				tarc0 |= __BIT(29);
   4427  1.540   msaitoh 				/*
   4428  1.540   msaitoh 				 *  Drop bit 28. From Linux.
   4429  1.540   msaitoh 				 * See I218/I219 spec update
   4430  1.540   msaitoh 				 * "5. Buffer Overrun While the I219 is
   4431  1.540   msaitoh 				 * Processing DMA Transactions"
   4432  1.540   msaitoh 				 */
   4433  1.540   msaitoh 				tarc0 &= ~__BIT(28);
   4434  1.312   msaitoh 			}
   4435  1.312   msaitoh 			/* Set TARC0 bits 23,24,26,27 */
   4436  1.312   msaitoh 			tarc0 |= __BITS(27, 26) | __BITS(24, 23);
   4437  1.312   msaitoh 
   4438  1.312   msaitoh 			/* CTRL_EXT */
   4439  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4440  1.312   msaitoh 			reg |= __BIT(22);	/* Set bit 22 */
   4441  1.312   msaitoh 			/*
   4442  1.312   msaitoh 			 * Enable PHY low-power state when MAC is at D3
   4443  1.312   msaitoh 			 * w/o WoL
   4444  1.312   msaitoh 			 */
   4445  1.312   msaitoh 			if (sc->sc_type >= WM_T_PCH)
   4446  1.312   msaitoh 				reg |= CTRL_EXT_PHYPDEN;
   4447  1.312   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4448  1.312   msaitoh 
   4449  1.312   msaitoh 			/* TARC1 */
   4450  1.312   msaitoh 			tarc1 = CSR_READ(sc, WMREG_TARC1);
   4451  1.312   msaitoh 			/* bit 28 */
   4452  1.312   msaitoh 			if ((CSR_READ(sc, WMREG_TCTL) & TCTL_MULR) != 0)
   4453  1.312   msaitoh 				tarc1 &= ~__BIT(28);
   4454  1.312   msaitoh 			else
   4455  1.312   msaitoh 				tarc1 |= __BIT(28);
   4456  1.312   msaitoh 			tarc1 |= __BIT(24) | __BIT(26) | __BIT(30);
   4457  1.312   msaitoh 			CSR_WRITE(sc, WMREG_TARC1, tarc1);
   4458  1.312   msaitoh 
   4459  1.312   msaitoh 			/* Device Status */
   4460  1.312   msaitoh 			if (sc->sc_type == WM_T_ICH8) {
   4461  1.312   msaitoh 				reg = CSR_READ(sc, WMREG_STATUS);
   4462  1.312   msaitoh 				reg &= ~__BIT(31);
   4463  1.312   msaitoh 				CSR_WRITE(sc, WMREG_STATUS, reg);
   4464  1.312   msaitoh 
   4465  1.312   msaitoh 			}
   4466  1.312   msaitoh 
   4467  1.393   msaitoh 			/* IOSFPC */
   4468  1.393   msaitoh 			if (sc->sc_type == WM_T_PCH_SPT) {
   4469  1.393   msaitoh 				reg = CSR_READ(sc, WMREG_IOSFPC);
   4470  1.393   msaitoh 				reg |= RCTL_RDMTS_HEX; /* XXX RTCL bit? */
   4471  1.393   msaitoh 				CSR_WRITE(sc, WMREG_IOSFPC, reg);
   4472  1.393   msaitoh 			}
   4473  1.312   msaitoh 			/*
   4474  1.312   msaitoh 			 * Work-around descriptor data corruption issue during
   4475  1.312   msaitoh 			 * NFS v2 UDP traffic, just disable the NFS filtering
   4476  1.312   msaitoh 			 * capability.
   4477  1.312   msaitoh 			 */
   4478  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_RFCTL);
   4479  1.312   msaitoh 			reg |= WMREG_RFCTL_NFSWDIS | WMREG_RFCTL_NFSRDIS;
   4480  1.312   msaitoh 			CSR_WRITE(sc, WMREG_RFCTL, reg);
   4481  1.312   msaitoh 			break;
   4482  1.312   msaitoh 		default:
   4483  1.312   msaitoh 			break;
   4484  1.312   msaitoh 		}
   4485  1.312   msaitoh 		CSR_WRITE(sc, WMREG_TARC0, tarc0);
   4486  1.312   msaitoh 
   4487  1.462   msaitoh 		switch (sc->sc_type) {
   4488  1.312   msaitoh 		/*
   4489  1.462   msaitoh 		 * 8257[12] Errata No.52, 82573 Errata No.43 and some others.
   4490  1.312   msaitoh 		 * Avoid RSS Hash Value bug.
   4491  1.312   msaitoh 		 */
   4492  1.312   msaitoh 		case WM_T_82571:
   4493  1.312   msaitoh 		case WM_T_82572:
   4494  1.312   msaitoh 		case WM_T_82573:
   4495  1.312   msaitoh 		case WM_T_80003:
   4496  1.312   msaitoh 		case WM_T_ICH8:
   4497  1.312   msaitoh 			reg = CSR_READ(sc, WMREG_RFCTL);
   4498  1.312   msaitoh 			reg |= WMREG_RFCTL_NEWIPV6EXDIS |WMREG_RFCTL_IPV6EXDIS;
   4499  1.312   msaitoh 			CSR_WRITE(sc, WMREG_RFCTL, reg);
   4500  1.312   msaitoh 			break;
   4501  1.466  knakahar 		case WM_T_82574:
   4502  1.466  knakahar 			/* use extened Rx descriptor. */
   4503  1.466  knakahar 			reg = CSR_READ(sc, WMREG_RFCTL);
   4504  1.466  knakahar 			reg |= WMREG_RFCTL_EXSTEN;
   4505  1.466  knakahar 			CSR_WRITE(sc, WMREG_RFCTL, reg);
   4506  1.466  knakahar 			break;
   4507  1.464   msaitoh 		default:
   4508  1.464   msaitoh 			break;
   4509  1.464   msaitoh 		}
   4510  1.464   msaitoh 	} else if ((sc->sc_type >= WM_T_82575) && (sc->sc_type <= WM_T_I211)) {
   4511  1.462   msaitoh 		/*
   4512  1.462   msaitoh 		 * 82575 Errata XXX, 82576 Errata 46, 82580 Errata 24,
   4513  1.462   msaitoh 		 * I350 Errata 37, I210 Errata No. 31 and I211 Errata No. 11:
   4514  1.462   msaitoh 		 * "Certain Malformed IPv6 Extension Headers are Not Processed
   4515  1.462   msaitoh 		 * Correctly by the Device"
   4516  1.462   msaitoh 		 *
   4517  1.462   msaitoh 		 * I354(C2000) Errata AVR53:
   4518  1.462   msaitoh 		 * "Malformed IPv6 Extension Headers May Result in LAN Device
   4519  1.462   msaitoh 		 * Hang"
   4520  1.462   msaitoh 		 */
   4521  1.464   msaitoh 		reg = CSR_READ(sc, WMREG_RFCTL);
   4522  1.464   msaitoh 		reg |= WMREG_RFCTL_IPV6EXDIS;
   4523  1.464   msaitoh 		CSR_WRITE(sc, WMREG_RFCTL, reg);
   4524  1.312   msaitoh 	}
   4525  1.312   msaitoh }
   4526  1.312   msaitoh 
   4527  1.320   msaitoh static uint32_t
   4528  1.320   msaitoh wm_rxpbs_adjust_82580(uint32_t val)
   4529  1.320   msaitoh {
   4530  1.320   msaitoh 	uint32_t rv = 0;
   4531  1.320   msaitoh 
   4532  1.320   msaitoh 	if (val < __arraycount(wm_82580_rxpbs_table))
   4533  1.320   msaitoh 		rv = wm_82580_rxpbs_table[val];
   4534  1.320   msaitoh 
   4535  1.320   msaitoh 	return rv;
   4536  1.320   msaitoh }
   4537  1.320   msaitoh 
   4538  1.447   msaitoh /*
   4539  1.447   msaitoh  * wm_reset_phy:
   4540  1.447   msaitoh  *
   4541  1.447   msaitoh  *	generic PHY reset function.
   4542  1.447   msaitoh  *	Same as e1000_phy_hw_reset_generic()
   4543  1.447   msaitoh  */
   4544  1.603   msaitoh static int
   4545  1.447   msaitoh wm_reset_phy(struct wm_softc *sc)
   4546  1.447   msaitoh {
   4547  1.447   msaitoh 	uint32_t reg;
   4548  1.447   msaitoh 
   4549  1.447   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   4550  1.447   msaitoh 		device_xname(sc->sc_dev), __func__));
   4551  1.447   msaitoh 	if (wm_phy_resetisblocked(sc))
   4552  1.603   msaitoh 		return -1;
   4553  1.447   msaitoh 
   4554  1.447   msaitoh 	sc->phy.acquire(sc);
   4555  1.447   msaitoh 
   4556  1.447   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL);
   4557  1.447   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
   4558  1.447   msaitoh 	CSR_WRITE_FLUSH(sc);
   4559  1.447   msaitoh 
   4560  1.447   msaitoh 	delay(sc->phy.reset_delay_us);
   4561  1.447   msaitoh 
   4562  1.447   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, reg);
   4563  1.447   msaitoh 	CSR_WRITE_FLUSH(sc);
   4564  1.447   msaitoh 
   4565  1.447   msaitoh 	delay(150);
   4566  1.447   msaitoh 
   4567  1.447   msaitoh 	sc->phy.release(sc);
   4568  1.447   msaitoh 
   4569  1.447   msaitoh 	wm_get_cfg_done(sc);
   4570  1.517   msaitoh 	wm_phy_post_reset(sc);
   4571  1.603   msaitoh 
   4572  1.603   msaitoh 	return 0;
   4573  1.447   msaitoh }
   4574  1.447   msaitoh 
   4575  1.554  knakahar /*
   4576  1.554  knakahar  * Only used by WM_T_PCH_SPT which does not use multiqueue,
   4577  1.554  knakahar  * so it is enough to check sc->sc_queue[0] only.
   4578  1.554  knakahar  */
   4579  1.443   msaitoh static void
   4580  1.443   msaitoh wm_flush_desc_rings(struct wm_softc *sc)
   4581  1.443   msaitoh {
   4582  1.443   msaitoh 	pcireg_t preg;
   4583  1.443   msaitoh 	uint32_t reg;
   4584  1.524   msaitoh 	struct wm_txqueue *txq;
   4585  1.524   msaitoh 	wiseman_txdesc_t *txd;
   4586  1.443   msaitoh 	int nexttx;
   4587  1.524   msaitoh 	uint32_t rctl;
   4588  1.443   msaitoh 
   4589  1.443   msaitoh 	/* First, disable MULR fix in FEXTNVM11 */
   4590  1.443   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM11);
   4591  1.443   msaitoh 	reg |= FEXTNVM11_DIS_MULRFIX;
   4592  1.443   msaitoh 	CSR_WRITE(sc, WMREG_FEXTNVM11, reg);
   4593  1.443   msaitoh 
   4594  1.443   msaitoh 	preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
   4595  1.443   msaitoh 	reg = CSR_READ(sc, WMREG_TDLEN(0));
   4596  1.524   msaitoh 	if (((preg & DESCRING_STATUS_FLUSH_REQ) == 0) || (reg == 0))
   4597  1.524   msaitoh 		return;
   4598  1.443   msaitoh 
   4599  1.524   msaitoh 	/* TX */
   4600  1.524   msaitoh 	printf("%s: Need TX flush (reg = %08x, len = %u)\n",
   4601  1.524   msaitoh 	    device_xname(sc->sc_dev), preg, reg);
   4602  1.524   msaitoh 	reg = CSR_READ(sc, WMREG_TCTL);
   4603  1.524   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, reg | TCTL_EN);
   4604  1.524   msaitoh 
   4605  1.524   msaitoh 	txq = &sc->sc_queue[0].wmq_txq;
   4606  1.524   msaitoh 	nexttx = txq->txq_next;
   4607  1.524   msaitoh 	txd = &txq->txq_descs[nexttx];
   4608  1.524   msaitoh 	wm_set_dma_addr(&txd->wtx_addr, WM_CDTXADDR(txq, nexttx));
   4609  1.573   msaitoh 	txd->wtx_cmdlen = htole32(WTX_CMD_IFCS | 512);
   4610  1.524   msaitoh 	txd->wtx_fields.wtxu_status = 0;
   4611  1.524   msaitoh 	txd->wtx_fields.wtxu_options = 0;
   4612  1.524   msaitoh 	txd->wtx_fields.wtxu_vlan = 0;
   4613  1.443   msaitoh 
   4614  1.524   msaitoh 	bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
   4615  1.524   msaitoh 	    BUS_SPACE_BARRIER_WRITE);
   4616  1.443   msaitoh 
   4617  1.524   msaitoh 	txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
   4618  1.524   msaitoh 	CSR_WRITE(sc, WMREG_TDT(0), txq->txq_next);
   4619  1.524   msaitoh 	bus_space_barrier(sc->sc_st, sc->sc_sh, 0, 0,
   4620  1.524   msaitoh 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
   4621  1.524   msaitoh 	delay(250);
   4622  1.524   msaitoh 
   4623  1.443   msaitoh 	preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, WM_PCI_DESCRING_STATUS);
   4624  1.524   msaitoh 	if ((preg & DESCRING_STATUS_FLUSH_REQ) == 0)
   4625  1.524   msaitoh 		return;
   4626  1.443   msaitoh 
   4627  1.524   msaitoh 	/* RX */
   4628  1.524   msaitoh 	printf("%s: Need RX flush (reg = %08x)\n",
   4629  1.524   msaitoh 	    device_xname(sc->sc_dev), preg);
   4630  1.524   msaitoh 	rctl = CSR_READ(sc, WMREG_RCTL);
   4631  1.524   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
   4632  1.524   msaitoh 	CSR_WRITE_FLUSH(sc);
   4633  1.524   msaitoh 	delay(150);
   4634  1.443   msaitoh 
   4635  1.524   msaitoh 	reg = CSR_READ(sc, WMREG_RXDCTL(0));
   4636  1.524   msaitoh 	/* zero the lower 14 bits (prefetch and host thresholds) */
   4637  1.524   msaitoh 	reg &= 0xffffc000;
   4638  1.524   msaitoh 	/*
   4639  1.524   msaitoh 	 * update thresholds: prefetch threshold to 31, host threshold
   4640  1.524   msaitoh 	 * to 1 and make sure the granularity is "descriptors" and not
   4641  1.524   msaitoh 	 * "cache lines"
   4642  1.524   msaitoh 	 */
   4643  1.524   msaitoh 	reg |= (0x1f | (1 << 8) | RXDCTL_GRAN);
   4644  1.524   msaitoh 	CSR_WRITE(sc, WMREG_RXDCTL(0), reg);
   4645  1.443   msaitoh 
   4646  1.524   msaitoh 	/*
   4647  1.524   msaitoh 	 * momentarily enable the RX ring for the changes to take
   4648  1.524   msaitoh 	 * effect
   4649  1.524   msaitoh 	 */
   4650  1.524   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, rctl | RCTL_EN);
   4651  1.524   msaitoh 	CSR_WRITE_FLUSH(sc);
   4652  1.524   msaitoh 	delay(150);
   4653  1.524   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, rctl & ~RCTL_EN);
   4654  1.443   msaitoh }
   4655  1.443   msaitoh 
   4656    1.1   thorpej /*
   4657  1.281   msaitoh  * wm_reset:
   4658  1.232    bouyer  *
   4659  1.281   msaitoh  *	Reset the i82542 chip.
   4660  1.232    bouyer  */
   4661  1.281   msaitoh static void
   4662  1.281   msaitoh wm_reset(struct wm_softc *sc)
   4663  1.232    bouyer {
   4664  1.281   msaitoh 	int phy_reset = 0;
   4665  1.364  knakahar 	int i, error = 0;
   4666  1.424   msaitoh 	uint32_t reg;
   4667  1.531   msaitoh 	uint16_t kmreg;
   4668  1.531   msaitoh 	int rv;
   4669  1.232    bouyer 
   4670  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   4671  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   4672  1.420   msaitoh 	KASSERT(sc->sc_type != 0);
   4673  1.420   msaitoh 
   4674  1.232    bouyer 	/*
   4675  1.281   msaitoh 	 * Allocate on-chip memory according to the MTU size.
   4676  1.281   msaitoh 	 * The Packet Buffer Allocation register must be written
   4677  1.281   msaitoh 	 * before the chip is reset.
   4678  1.232    bouyer 	 */
   4679  1.281   msaitoh 	switch (sc->sc_type) {
   4680  1.281   msaitoh 	case WM_T_82547:
   4681  1.281   msaitoh 	case WM_T_82547_2:
   4682  1.281   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4683  1.281   msaitoh 		    PBA_22K : PBA_30K;
   4684  1.405  knakahar 		for (i = 0; i < sc->sc_nqueues; i++) {
   4685  1.405  knakahar 			struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   4686  1.364  knakahar 			txq->txq_fifo_head = 0;
   4687  1.364  knakahar 			txq->txq_fifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   4688  1.364  knakahar 			txq->txq_fifo_size =
   4689  1.582   msaitoh 			    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   4690  1.364  knakahar 			txq->txq_fifo_stall = 0;
   4691  1.364  knakahar 		}
   4692  1.281   msaitoh 		break;
   4693  1.281   msaitoh 	case WM_T_82571:
   4694  1.281   msaitoh 	case WM_T_82572:
   4695  1.281   msaitoh 	case WM_T_82575:	/* XXX need special handing for jumbo frames */
   4696  1.281   msaitoh 	case WM_T_80003:
   4697  1.281   msaitoh 		sc->sc_pba = PBA_32K;
   4698  1.281   msaitoh 		break;
   4699  1.281   msaitoh 	case WM_T_82573:
   4700  1.281   msaitoh 		sc->sc_pba = PBA_12K;
   4701  1.281   msaitoh 		break;
   4702  1.281   msaitoh 	case WM_T_82574:
   4703  1.281   msaitoh 	case WM_T_82583:
   4704  1.281   msaitoh 		sc->sc_pba = PBA_20K;
   4705  1.281   msaitoh 		break;
   4706  1.320   msaitoh 	case WM_T_82576:
   4707  1.320   msaitoh 		sc->sc_pba = CSR_READ(sc, WMREG_RXPBS);
   4708  1.320   msaitoh 		sc->sc_pba &= RXPBS_SIZE_MASK_82576;
   4709  1.320   msaitoh 		break;
   4710  1.320   msaitoh 	case WM_T_82580:
   4711  1.320   msaitoh 	case WM_T_I350:
   4712  1.320   msaitoh 	case WM_T_I354:
   4713  1.320   msaitoh 		sc->sc_pba = wm_rxpbs_adjust_82580(CSR_READ(sc, WMREG_RXPBS));
   4714  1.320   msaitoh 		break;
   4715  1.320   msaitoh 	case WM_T_I210:
   4716  1.320   msaitoh 	case WM_T_I211:
   4717  1.320   msaitoh 		sc->sc_pba = PBA_34K;
   4718  1.320   msaitoh 		break;
   4719  1.281   msaitoh 	case WM_T_ICH8:
   4720  1.312   msaitoh 		/* Workaround for a bit corruption issue in FIFO memory */
   4721  1.281   msaitoh 		sc->sc_pba = PBA_8K;
   4722  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   4723  1.281   msaitoh 		break;
   4724  1.281   msaitoh 	case WM_T_ICH9:
   4725  1.281   msaitoh 	case WM_T_ICH10:
   4726  1.318   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 4096 ?
   4727  1.318   msaitoh 		    PBA_14K : PBA_10K;
   4728  1.232    bouyer 		break;
   4729  1.281   msaitoh 	case WM_T_PCH:
   4730  1.570   msaitoh 	case WM_T_PCH2:	/* XXX 14K? */
   4731  1.281   msaitoh 	case WM_T_PCH_LPT:
   4732  1.392   msaitoh 	case WM_T_PCH_SPT:
   4733  1.570   msaitoh 	case WM_T_PCH_CNP:
   4734  1.281   msaitoh 		sc->sc_pba = PBA_26K;
   4735  1.232    bouyer 		break;
   4736  1.232    bouyer 	default:
   4737  1.281   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   4738  1.281   msaitoh 		    PBA_40K : PBA_48K;
   4739  1.281   msaitoh 		break;
   4740  1.232    bouyer 	}
   4741  1.320   msaitoh 	/*
   4742  1.320   msaitoh 	 * Only old or non-multiqueue devices have the PBA register
   4743  1.320   msaitoh 	 * XXX Need special handling for 82575.
   4744  1.320   msaitoh 	 */
   4745  1.320   msaitoh 	if (((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   4746  1.320   msaitoh 	    || (sc->sc_type == WM_T_82575))
   4747  1.320   msaitoh 		CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   4748  1.232    bouyer 
   4749  1.281   msaitoh 	/* Prevent the PCI-E bus from sticking */
   4750  1.281   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   4751  1.281   msaitoh 		int timeout = 800;
   4752  1.232    bouyer 
   4753  1.281   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   4754  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4755  1.232    bouyer 
   4756  1.281   msaitoh 		while (timeout--) {
   4757  1.281   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA)
   4758  1.281   msaitoh 			    == 0)
   4759  1.281   msaitoh 				break;
   4760  1.281   msaitoh 			delay(100);
   4761  1.281   msaitoh 		}
   4762  1.511   msaitoh 		if (timeout == 0)
   4763  1.511   msaitoh 			device_printf(sc->sc_dev,
   4764  1.511   msaitoh 			    "failed to disable busmastering\n");
   4765  1.232    bouyer 	}
   4766  1.232    bouyer 
   4767  1.281   msaitoh 	/* Set the completion timeout for interface */
   4768  1.281   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   4769  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   4770  1.282   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   4771  1.282   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211))
   4772  1.281   msaitoh 		wm_set_pcie_completion_timeout(sc);
   4773  1.232    bouyer 
   4774  1.281   msaitoh 	/* Clear interrupt */
   4775  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   4776  1.502  knakahar 	if (wm_is_using_msix(sc)) {
   4777  1.335   msaitoh 		if (sc->sc_type != WM_T_82574) {
   4778  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
   4779  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, 0);
   4780  1.595   msaitoh 		} else
   4781  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574, 0);
   4782  1.335   msaitoh 	}
   4783  1.232    bouyer 
   4784  1.281   msaitoh 	/* Stop the transmit and receive processes. */
   4785  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   4786  1.281   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   4787  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
   4788  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   4789  1.232    bouyer 
   4790  1.281   msaitoh 	/* XXX set_tbi_sbp_82543() */
   4791  1.232    bouyer 
   4792  1.281   msaitoh 	delay(10*1000);
   4793  1.232    bouyer 
   4794  1.281   msaitoh 	/* Must acquire the MDIO ownership before MAC reset */
   4795  1.281   msaitoh 	switch (sc->sc_type) {
   4796  1.281   msaitoh 	case WM_T_82573:
   4797  1.281   msaitoh 	case WM_T_82574:
   4798  1.281   msaitoh 	case WM_T_82583:
   4799  1.281   msaitoh 		error = wm_get_hw_semaphore_82573(sc);
   4800  1.281   msaitoh 		break;
   4801  1.281   msaitoh 	default:
   4802  1.281   msaitoh 		break;
   4803  1.281   msaitoh 	}
   4804  1.232    bouyer 
   4805  1.281   msaitoh 	/*
   4806  1.281   msaitoh 	 * 82541 Errata 29? & 82547 Errata 28?
   4807  1.281   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   4808  1.281   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   4809  1.281   msaitoh 	 */
   4810  1.281   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   4811  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   4812  1.281   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   4813  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   4814  1.281   msaitoh 		delay(5000);
   4815  1.281   msaitoh 	}
   4816  1.232    bouyer 
   4817  1.281   msaitoh 	switch (sc->sc_type) {
   4818  1.281   msaitoh 	case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
   4819  1.281   msaitoh 	case WM_T_82541:
   4820  1.281   msaitoh 	case WM_T_82541_2:
   4821  1.281   msaitoh 	case WM_T_82547:
   4822  1.281   msaitoh 	case WM_T_82547_2:
   4823  1.281   msaitoh 		/*
   4824  1.281   msaitoh 		 * On some chipsets, a reset through a memory-mapped write
   4825  1.281   msaitoh 		 * cycle can cause the chip to reset before completing the
   4826  1.582   msaitoh 		 * write cycle. This causes major headache that can be avoided
   4827  1.582   msaitoh 		 * by issuing the reset via indirect register writes through
   4828  1.582   msaitoh 		 * I/O space.
   4829  1.281   msaitoh 		 *
   4830  1.281   msaitoh 		 * So, if we successfully mapped the I/O BAR at attach time,
   4831  1.582   msaitoh 		 * use that. Otherwise, try our luck with a memory-mapped
   4832  1.281   msaitoh 		 * reset.
   4833  1.281   msaitoh 		 */
   4834  1.281   msaitoh 		if (sc->sc_flags & WM_F_IOH_VALID)
   4835  1.281   msaitoh 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   4836  1.281   msaitoh 		else
   4837  1.281   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   4838  1.281   msaitoh 		break;
   4839  1.281   msaitoh 	case WM_T_82545_3:
   4840  1.281   msaitoh 	case WM_T_82546_3:
   4841  1.281   msaitoh 		/* Use the shadow control register on these chips. */
   4842  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   4843  1.281   msaitoh 		break;
   4844  1.281   msaitoh 	case WM_T_80003:
   4845  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4846  1.424   msaitoh 		sc->phy.acquire(sc);
   4847  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4848  1.424   msaitoh 		sc->phy.release(sc);
   4849  1.281   msaitoh 		break;
   4850  1.281   msaitoh 	case WM_T_ICH8:
   4851  1.281   msaitoh 	case WM_T_ICH9:
   4852  1.281   msaitoh 	case WM_T_ICH10:
   4853  1.281   msaitoh 	case WM_T_PCH:
   4854  1.281   msaitoh 	case WM_T_PCH2:
   4855  1.281   msaitoh 	case WM_T_PCH_LPT:
   4856  1.392   msaitoh 	case WM_T_PCH_SPT:
   4857  1.570   msaitoh 	case WM_T_PCH_CNP:
   4858  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
   4859  1.386   msaitoh 		if (wm_phy_resetisblocked(sc) == false) {
   4860  1.232    bouyer 			/*
   4861  1.281   msaitoh 			 * Gate automatic PHY configuration by hardware on
   4862  1.281   msaitoh 			 * non-managed 82579
   4863  1.232    bouyer 			 */
   4864  1.281   msaitoh 			if ((sc->sc_type == WM_T_PCH2)
   4865  1.281   msaitoh 			    && ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID)
   4866  1.380   msaitoh 				== 0))
   4867  1.392   msaitoh 				wm_gate_hw_phy_config_ich8lan(sc, true);
   4868  1.232    bouyer 
   4869  1.281   msaitoh 			reg |= CTRL_PHY_RESET;
   4870  1.281   msaitoh 			phy_reset = 1;
   4871  1.394   msaitoh 		} else
   4872  1.394   msaitoh 			printf("XXX reset is blocked!!!\n");
   4873  1.424   msaitoh 		sc->phy.acquire(sc);
   4874  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg);
   4875  1.281   msaitoh 		/* Don't insert a completion barrier when reset */
   4876  1.281   msaitoh 		delay(20*1000);
   4877  1.424   msaitoh 		mutex_exit(sc->sc_ich_phymtx);
   4878  1.281   msaitoh 		break;
   4879  1.304   msaitoh 	case WM_T_82580:
   4880  1.304   msaitoh 	case WM_T_I350:
   4881  1.304   msaitoh 	case WM_T_I354:
   4882  1.304   msaitoh 	case WM_T_I210:
   4883  1.304   msaitoh 	case WM_T_I211:
   4884  1.304   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4885  1.304   msaitoh 		if (sc->sc_pcidevid != PCI_PRODUCT_INTEL_DH89XXCC_SGMII)
   4886  1.304   msaitoh 			CSR_WRITE_FLUSH(sc);
   4887  1.304   msaitoh 		delay(5000);
   4888  1.304   msaitoh 		break;
   4889  1.281   msaitoh 	case WM_T_82542_2_0:
   4890  1.281   msaitoh 	case WM_T_82542_2_1:
   4891  1.281   msaitoh 	case WM_T_82543:
   4892  1.281   msaitoh 	case WM_T_82540:
   4893  1.281   msaitoh 	case WM_T_82545:
   4894  1.281   msaitoh 	case WM_T_82546:
   4895  1.281   msaitoh 	case WM_T_82571:
   4896  1.281   msaitoh 	case WM_T_82572:
   4897  1.281   msaitoh 	case WM_T_82573:
   4898  1.281   msaitoh 	case WM_T_82574:
   4899  1.281   msaitoh 	case WM_T_82575:
   4900  1.281   msaitoh 	case WM_T_82576:
   4901  1.281   msaitoh 	case WM_T_82583:
   4902  1.281   msaitoh 	default:
   4903  1.281   msaitoh 		/* Everything else can safely use the documented method. */
   4904  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
   4905  1.281   msaitoh 		break;
   4906  1.281   msaitoh 	}
   4907  1.232    bouyer 
   4908  1.281   msaitoh 	/* Must release the MDIO ownership after MAC reset */
   4909  1.281   msaitoh 	switch (sc->sc_type) {
   4910  1.281   msaitoh 	case WM_T_82573:
   4911  1.281   msaitoh 	case WM_T_82574:
   4912  1.281   msaitoh 	case WM_T_82583:
   4913  1.281   msaitoh 		if (error == 0)
   4914  1.281   msaitoh 			wm_put_hw_semaphore_82573(sc);
   4915  1.281   msaitoh 		break;
   4916  1.281   msaitoh 	default:
   4917  1.281   msaitoh 		break;
   4918  1.232    bouyer 	}
   4919  1.232    bouyer 
   4920  1.594   msaitoh 	/* Set Phy Config Counter to 50msec */
   4921  1.594   msaitoh 	if (sc->sc_type == WM_T_PCH2) {
   4922  1.594   msaitoh 		reg = CSR_READ(sc, WMREG_FEXTNVM3);
   4923  1.594   msaitoh 		reg &= ~FEXTNVM3_PHY_CFG_COUNTER_MASK;
   4924  1.594   msaitoh 		reg |= FEXTNVM3_PHY_CFG_COUNTER_50MS;
   4925  1.594   msaitoh 		CSR_WRITE(sc, WMREG_FEXTNVM3, reg);
   4926  1.594   msaitoh 	}
   4927  1.594   msaitoh 
   4928  1.437   msaitoh 	if (phy_reset != 0)
   4929  1.281   msaitoh 		wm_get_cfg_done(sc);
   4930  1.232    bouyer 
   4931  1.281   msaitoh 	/* reload EEPROM */
   4932  1.281   msaitoh 	switch (sc->sc_type) {
   4933  1.281   msaitoh 	case WM_T_82542_2_0:
   4934  1.281   msaitoh 	case WM_T_82542_2_1:
   4935  1.281   msaitoh 	case WM_T_82543:
   4936  1.281   msaitoh 	case WM_T_82544:
   4937  1.281   msaitoh 		delay(10);
   4938  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4939  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4940  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   4941  1.281   msaitoh 		delay(2000);
   4942  1.281   msaitoh 		break;
   4943  1.281   msaitoh 	case WM_T_82540:
   4944  1.281   msaitoh 	case WM_T_82545:
   4945  1.281   msaitoh 	case WM_T_82545_3:
   4946  1.281   msaitoh 	case WM_T_82546:
   4947  1.281   msaitoh 	case WM_T_82546_3:
   4948  1.281   msaitoh 		delay(5*1000);
   4949  1.281   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4950  1.281   msaitoh 		break;
   4951  1.281   msaitoh 	case WM_T_82541:
   4952  1.281   msaitoh 	case WM_T_82541_2:
   4953  1.281   msaitoh 	case WM_T_82547:
   4954  1.281   msaitoh 	case WM_T_82547_2:
   4955  1.281   msaitoh 		delay(20000);
   4956  1.281   msaitoh 		/* XXX Disable HW ARPs on ASF enabled adapters */
   4957  1.281   msaitoh 		break;
   4958  1.281   msaitoh 	case WM_T_82571:
   4959  1.281   msaitoh 	case WM_T_82572:
   4960  1.281   msaitoh 	case WM_T_82573:
   4961  1.281   msaitoh 	case WM_T_82574:
   4962  1.281   msaitoh 	case WM_T_82583:
   4963  1.281   msaitoh 		if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   4964  1.281   msaitoh 			delay(10);
   4965  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
   4966  1.281   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4967  1.281   msaitoh 			CSR_WRITE_FLUSH(sc);
   4968  1.232    bouyer 		}
   4969  1.281   msaitoh 		/* check EECD_EE_AUTORD */
   4970  1.281   msaitoh 		wm_get_auto_rd_done(sc);
   4971  1.281   msaitoh 		/*
   4972  1.281   msaitoh 		 * Phy configuration from NVM just starts after EECD_AUTO_RD
   4973  1.281   msaitoh 		 * is set.
   4974  1.281   msaitoh 		 */
   4975  1.281   msaitoh 		if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
   4976  1.281   msaitoh 		    || (sc->sc_type == WM_T_82583))
   4977  1.281   msaitoh 			delay(25*1000);
   4978  1.281   msaitoh 		break;
   4979  1.281   msaitoh 	case WM_T_82575:
   4980  1.281   msaitoh 	case WM_T_82576:
   4981  1.281   msaitoh 	case WM_T_82580:
   4982  1.281   msaitoh 	case WM_T_I350:
   4983  1.281   msaitoh 	case WM_T_I354:
   4984  1.281   msaitoh 	case WM_T_I210:
   4985  1.281   msaitoh 	case WM_T_I211:
   4986  1.281   msaitoh 	case WM_T_80003:
   4987  1.281   msaitoh 		/* check EECD_EE_AUTORD */
   4988  1.281   msaitoh 		wm_get_auto_rd_done(sc);
   4989  1.281   msaitoh 		break;
   4990  1.281   msaitoh 	case WM_T_ICH8:
   4991  1.281   msaitoh 	case WM_T_ICH9:
   4992  1.281   msaitoh 	case WM_T_ICH10:
   4993  1.281   msaitoh 	case WM_T_PCH:
   4994  1.281   msaitoh 	case WM_T_PCH2:
   4995  1.281   msaitoh 	case WM_T_PCH_LPT:
   4996  1.392   msaitoh 	case WM_T_PCH_SPT:
   4997  1.570   msaitoh 	case WM_T_PCH_CNP:
   4998  1.281   msaitoh 		break;
   4999  1.281   msaitoh 	default:
   5000  1.281   msaitoh 		panic("%s: unknown type\n", __func__);
   5001  1.232    bouyer 	}
   5002  1.281   msaitoh 
   5003  1.281   msaitoh 	/* Check whether EEPROM is present or not */
   5004  1.281   msaitoh 	switch (sc->sc_type) {
   5005  1.281   msaitoh 	case WM_T_82575:
   5006  1.281   msaitoh 	case WM_T_82576:
   5007  1.281   msaitoh 	case WM_T_82580:
   5008  1.281   msaitoh 	case WM_T_I350:
   5009  1.281   msaitoh 	case WM_T_I354:
   5010  1.281   msaitoh 	case WM_T_ICH8:
   5011  1.281   msaitoh 	case WM_T_ICH9:
   5012  1.281   msaitoh 		if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
   5013  1.281   msaitoh 			/* Not found */
   5014  1.281   msaitoh 			sc->sc_flags |= WM_F_EEPROM_INVALID;
   5015  1.325   msaitoh 			if (sc->sc_type == WM_T_82575)
   5016  1.281   msaitoh 				wm_reset_init_script_82575(sc);
   5017  1.232    bouyer 		}
   5018  1.281   msaitoh 		break;
   5019  1.281   msaitoh 	default:
   5020  1.281   msaitoh 		break;
   5021  1.281   msaitoh 	}
   5022  1.281   msaitoh 
   5023  1.517   msaitoh 	if (phy_reset != 0)
   5024  1.517   msaitoh 		wm_phy_post_reset(sc);
   5025  1.517   msaitoh 
   5026  1.300   msaitoh 	if ((sc->sc_type == WM_T_82580)
   5027  1.281   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)) {
   5028  1.281   msaitoh 		/* clear global device reset status bit */
   5029  1.281   msaitoh 		CSR_WRITE(sc, WMREG_STATUS, STATUS_DEV_RST_SET);
   5030  1.281   msaitoh 	}
   5031  1.281   msaitoh 
   5032  1.281   msaitoh 	/* Clear any pending interrupt events. */
   5033  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   5034  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   5035  1.502  knakahar 	if (wm_is_using_msix(sc)) {
   5036  1.335   msaitoh 		if (sc->sc_type != WM_T_82574) {
   5037  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
   5038  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, 0);
   5039  1.335   msaitoh 		} else
   5040  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574, 0);
   5041  1.335   msaitoh 	}
   5042  1.281   msaitoh 
   5043  1.510   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   5044  1.510   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   5045  1.510   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   5046  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_SPT) || (sc->sc_type == WM_T_PCH_CNP)){
   5047  1.510   msaitoh 		reg = CSR_READ(sc, WMREG_KABGTXD);
   5048  1.510   msaitoh 		reg |= KABGTXD_BGSQLBIAS;
   5049  1.510   msaitoh 		CSR_WRITE(sc, WMREG_KABGTXD, reg);
   5050  1.510   msaitoh 	}
   5051  1.510   msaitoh 
   5052  1.281   msaitoh 	/* reload sc_ctrl */
   5053  1.281   msaitoh 	sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   5054  1.281   msaitoh 
   5055  1.614   msaitoh 	wm_set_eee(sc);
   5056  1.281   msaitoh 
   5057  1.281   msaitoh 	/*
   5058  1.281   msaitoh 	 * For PCH, this write will make sure that any noise will be detected
   5059  1.281   msaitoh 	 * as a CRC error and be dropped rather than show up as a bad packet
   5060  1.281   msaitoh 	 * to the DMA engine
   5061  1.281   msaitoh 	 */
   5062  1.281   msaitoh 	if (sc->sc_type == WM_T_PCH)
   5063  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
   5064  1.281   msaitoh 
   5065  1.380   msaitoh 	if (sc->sc_type >= WM_T_82544)
   5066  1.281   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   5067  1.281   msaitoh 
   5068  1.603   msaitoh 	if (sc->sc_type < WM_T_82575)
   5069  1.608   msaitoh 		wm_disable_aspm(sc); /* Workaround for some chips */
   5070  1.603   msaitoh 
   5071  1.325   msaitoh 	wm_reset_mdicnfg_82580(sc);
   5072  1.332   msaitoh 
   5073  1.332   msaitoh 	if ((sc->sc_flags & WM_F_PLL_WA_I210) != 0)
   5074  1.332   msaitoh 		wm_pll_workaround_i210(sc);
   5075  1.531   msaitoh 
   5076  1.531   msaitoh 	if (sc->sc_type == WM_T_80003) {
   5077  1.531   msaitoh 		/* default to TRUE to enable the MDIC W/A */
   5078  1.531   msaitoh 		sc->sc_flags |= WM_F_80003_MDIC_WA;
   5079  1.531   msaitoh 
   5080  1.531   msaitoh 		rv = wm_kmrn_readreg(sc,
   5081  1.531   msaitoh 		    KUMCTRLSTA_OFFSET >> KUMCTRLSTA_OFFSET_SHIFT, &kmreg);
   5082  1.531   msaitoh 		if (rv == 0) {
   5083  1.531   msaitoh 			if ((kmreg & KUMCTRLSTA_OPMODE_MASK)
   5084  1.531   msaitoh 			    == KUMCTRLSTA_OPMODE_INBAND_MDIO)
   5085  1.531   msaitoh 				sc->sc_flags &= ~WM_F_80003_MDIC_WA;
   5086  1.531   msaitoh 			else
   5087  1.531   msaitoh 				sc->sc_flags |= WM_F_80003_MDIC_WA;
   5088  1.531   msaitoh 		}
   5089  1.531   msaitoh 	}
   5090  1.281   msaitoh }
   5091  1.281   msaitoh 
   5092  1.281   msaitoh /*
   5093  1.281   msaitoh  * wm_add_rxbuf:
   5094  1.281   msaitoh  *
   5095  1.281   msaitoh  *	Add a receive buffer to the indiciated descriptor.
   5096  1.281   msaitoh  */
   5097  1.281   msaitoh static int
   5098  1.362  knakahar wm_add_rxbuf(struct wm_rxqueue *rxq, int idx)
   5099  1.281   msaitoh {
   5100  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   5101  1.356  knakahar 	struct wm_rxsoft *rxs = &rxq->rxq_soft[idx];
   5102  1.281   msaitoh 	struct mbuf *m;
   5103  1.281   msaitoh 	int error;
   5104  1.281   msaitoh 
   5105  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   5106  1.281   msaitoh 
   5107  1.281   msaitoh 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   5108  1.281   msaitoh 	if (m == NULL)
   5109  1.281   msaitoh 		return ENOBUFS;
   5110  1.281   msaitoh 
   5111  1.281   msaitoh 	MCLGET(m, M_DONTWAIT);
   5112  1.281   msaitoh 	if ((m->m_flags & M_EXT) == 0) {
   5113  1.281   msaitoh 		m_freem(m);
   5114  1.281   msaitoh 		return ENOBUFS;
   5115  1.281   msaitoh 	}
   5116  1.281   msaitoh 
   5117  1.281   msaitoh 	if (rxs->rxs_mbuf != NULL)
   5118  1.281   msaitoh 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5119  1.281   msaitoh 
   5120  1.281   msaitoh 	rxs->rxs_mbuf = m;
   5121  1.281   msaitoh 
   5122  1.281   msaitoh 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   5123  1.281   msaitoh 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   5124  1.388   msaitoh 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
   5125  1.281   msaitoh 	if (error) {
   5126  1.281   msaitoh 		/* XXX XXX XXX */
   5127  1.281   msaitoh 		aprint_error_dev(sc->sc_dev,
   5128  1.573   msaitoh 		    "unable to load rx DMA map %d, error = %d\n", idx, error);
   5129  1.281   msaitoh 		panic("wm_add_rxbuf");
   5130  1.232    bouyer 	}
   5131  1.232    bouyer 
   5132  1.281   msaitoh 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   5133  1.281   msaitoh 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   5134  1.281   msaitoh 
   5135  1.281   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5136  1.281   msaitoh 		if ((sc->sc_rctl & RCTL_EN) != 0)
   5137  1.362  knakahar 			wm_init_rxdesc(rxq, idx);
   5138  1.281   msaitoh 	} else
   5139  1.362  knakahar 		wm_init_rxdesc(rxq, idx);
   5140  1.281   msaitoh 
   5141  1.232    bouyer 	return 0;
   5142  1.232    bouyer }
   5143  1.232    bouyer 
   5144  1.232    bouyer /*
   5145  1.281   msaitoh  * wm_rxdrain:
   5146  1.232    bouyer  *
   5147  1.281   msaitoh  *	Drain the receive queue.
   5148  1.232    bouyer  */
   5149  1.232    bouyer static void
   5150  1.362  knakahar wm_rxdrain(struct wm_rxqueue *rxq)
   5151  1.281   msaitoh {
   5152  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   5153  1.281   msaitoh 	struct wm_rxsoft *rxs;
   5154  1.281   msaitoh 	int i;
   5155  1.281   msaitoh 
   5156  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   5157  1.281   msaitoh 
   5158  1.281   msaitoh 	for (i = 0; i < WM_NRXDESC; i++) {
   5159  1.356  knakahar 		rxs = &rxq->rxq_soft[i];
   5160  1.281   msaitoh 		if (rxs->rxs_mbuf != NULL) {
   5161  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   5162  1.281   msaitoh 			m_freem(rxs->rxs_mbuf);
   5163  1.281   msaitoh 			rxs->rxs_mbuf = NULL;
   5164  1.281   msaitoh 		}
   5165  1.281   msaitoh 	}
   5166  1.281   msaitoh }
   5167  1.281   msaitoh 
   5168  1.365  knakahar /*
   5169  1.367  knakahar  * Setup registers for RSS.
   5170  1.367  knakahar  *
   5171  1.367  knakahar  * XXX not yet VMDq support
   5172  1.367  knakahar  */
   5173  1.367  knakahar static void
   5174  1.367  knakahar wm_init_rss(struct wm_softc *sc)
   5175  1.367  knakahar {
   5176  1.372  knakahar 	uint32_t mrqc, reta_reg, rss_key[RSSRK_NUM_REGS];
   5177  1.367  knakahar 	int i;
   5178  1.367  knakahar 
   5179  1.564  knakahar 	CTASSERT(sizeof(rss_key) == RSS_KEYSIZE);
   5180  1.373  knakahar 
   5181  1.367  knakahar 	for (i = 0; i < RETA_NUM_ENTRIES; i++) {
   5182  1.367  knakahar 		int qid, reta_ent;
   5183  1.367  knakahar 
   5184  1.405  knakahar 		qid  = i % sc->sc_nqueues;
   5185  1.579   msaitoh 		switch (sc->sc_type) {
   5186  1.367  knakahar 		case WM_T_82574:
   5187  1.367  knakahar 			reta_ent = __SHIFTIN(qid,
   5188  1.367  knakahar 			    RETA_ENT_QINDEX_MASK_82574);
   5189  1.367  knakahar 			break;
   5190  1.367  knakahar 		case WM_T_82575:
   5191  1.367  knakahar 			reta_ent = __SHIFTIN(qid,
   5192  1.367  knakahar 			    RETA_ENT_QINDEX1_MASK_82575);
   5193  1.367  knakahar 			break;
   5194  1.367  knakahar 		default:
   5195  1.367  knakahar 			reta_ent = __SHIFTIN(qid, RETA_ENT_QINDEX_MASK);
   5196  1.367  knakahar 			break;
   5197  1.367  knakahar 		}
   5198  1.367  knakahar 
   5199  1.367  knakahar 		reta_reg = CSR_READ(sc, WMREG_RETA_Q(i));
   5200  1.367  knakahar 		reta_reg &= ~RETA_ENTRY_MASK_Q(i);
   5201  1.367  knakahar 		reta_reg |= __SHIFTIN(reta_ent, RETA_ENTRY_MASK_Q(i));
   5202  1.367  knakahar 		CSR_WRITE(sc, WMREG_RETA_Q(i), reta_reg);
   5203  1.367  knakahar 	}
   5204  1.367  knakahar 
   5205  1.564  knakahar 	rss_getkey((uint8_t *)rss_key);
   5206  1.367  knakahar 	for (i = 0; i < RSSRK_NUM_REGS; i++)
   5207  1.372  knakahar 		CSR_WRITE(sc, WMREG_RSSRK(i), rss_key[i]);
   5208  1.367  knakahar 
   5209  1.367  knakahar 	if (sc->sc_type == WM_T_82574)
   5210  1.367  knakahar 		mrqc = MRQC_ENABLE_RSS_MQ_82574;
   5211  1.367  knakahar 	else
   5212  1.367  knakahar 		mrqc = MRQC_ENABLE_RSS_MQ;
   5213  1.367  knakahar 
   5214  1.462   msaitoh 	/*
   5215  1.462   msaitoh 	 * MRQC_RSS_FIELD_IPV6_EX is not set because of an errata.
   5216  1.462   msaitoh 	 * See IPV6EXDIS bit in wm_initialize_hardware_bits().
   5217  1.367  knakahar 	 */
   5218  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV4 | MRQC_RSS_FIELD_IPV4_TCP);
   5219  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV6 | MRQC_RSS_FIELD_IPV6_TCP);
   5220  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV4_UDP | MRQC_RSS_FIELD_IPV6_UDP);
   5221  1.367  knakahar 	mrqc |= (MRQC_RSS_FIELD_IPV6_UDP_EX | MRQC_RSS_FIELD_IPV6_TCP_EX);
   5222  1.367  knakahar 
   5223  1.367  knakahar 	CSR_WRITE(sc, WMREG_MRQC, mrqc);
   5224  1.367  knakahar }
   5225  1.367  knakahar 
   5226  1.367  knakahar /*
   5227  1.365  knakahar  * Adjust TX and RX queue numbers which the system actulally uses.
   5228  1.365  knakahar  *
   5229  1.365  knakahar  * The numbers are affected by below parameters.
   5230  1.365  knakahar  *     - The nubmer of hardware queues
   5231  1.365  knakahar  *     - The number of MSI-X vectors (= "nvectors" argument)
   5232  1.365  knakahar  *     - ncpu
   5233  1.365  knakahar  */
   5234  1.365  knakahar static void
   5235  1.365  knakahar wm_adjust_qnum(struct wm_softc *sc, int nvectors)
   5236  1.365  knakahar {
   5237  1.405  knakahar 	int hw_ntxqueues, hw_nrxqueues, hw_nqueues;
   5238  1.365  knakahar 
   5239  1.405  knakahar 	if (nvectors < 2) {
   5240  1.405  knakahar 		sc->sc_nqueues = 1;
   5241  1.365  knakahar 		return;
   5242  1.365  knakahar 	}
   5243  1.365  knakahar 
   5244  1.579   msaitoh 	switch (sc->sc_type) {
   5245  1.365  knakahar 	case WM_T_82572:
   5246  1.365  knakahar 		hw_ntxqueues = 2;
   5247  1.365  knakahar 		hw_nrxqueues = 2;
   5248  1.365  knakahar 		break;
   5249  1.365  knakahar 	case WM_T_82574:
   5250  1.365  knakahar 		hw_ntxqueues = 2;
   5251  1.365  knakahar 		hw_nrxqueues = 2;
   5252  1.365  knakahar 		break;
   5253  1.365  knakahar 	case WM_T_82575:
   5254  1.365  knakahar 		hw_ntxqueues = 4;
   5255  1.365  knakahar 		hw_nrxqueues = 4;
   5256  1.365  knakahar 		break;
   5257  1.365  knakahar 	case WM_T_82576:
   5258  1.365  knakahar 		hw_ntxqueues = 16;
   5259  1.365  knakahar 		hw_nrxqueues = 16;
   5260  1.365  knakahar 		break;
   5261  1.365  knakahar 	case WM_T_82580:
   5262  1.365  knakahar 	case WM_T_I350:
   5263  1.365  knakahar 	case WM_T_I354:
   5264  1.365  knakahar 		hw_ntxqueues = 8;
   5265  1.365  knakahar 		hw_nrxqueues = 8;
   5266  1.365  knakahar 		break;
   5267  1.365  knakahar 	case WM_T_I210:
   5268  1.365  knakahar 		hw_ntxqueues = 4;
   5269  1.365  knakahar 		hw_nrxqueues = 4;
   5270  1.365  knakahar 		break;
   5271  1.365  knakahar 	case WM_T_I211:
   5272  1.365  knakahar 		hw_ntxqueues = 2;
   5273  1.365  knakahar 		hw_nrxqueues = 2;
   5274  1.365  knakahar 		break;
   5275  1.365  knakahar 		/*
   5276  1.365  knakahar 		 * As below ethernet controllers does not support MSI-X,
   5277  1.365  knakahar 		 * this driver let them not use multiqueue.
   5278  1.365  knakahar 		 *     - WM_T_80003
   5279  1.365  knakahar 		 *     - WM_T_ICH8
   5280  1.365  knakahar 		 *     - WM_T_ICH9
   5281  1.365  knakahar 		 *     - WM_T_ICH10
   5282  1.365  knakahar 		 *     - WM_T_PCH
   5283  1.365  knakahar 		 *     - WM_T_PCH2
   5284  1.365  knakahar 		 *     - WM_T_PCH_LPT
   5285  1.365  knakahar 		 */
   5286  1.365  knakahar 	default:
   5287  1.365  knakahar 		hw_ntxqueues = 1;
   5288  1.365  knakahar 		hw_nrxqueues = 1;
   5289  1.365  knakahar 		break;
   5290  1.365  knakahar 	}
   5291  1.365  knakahar 
   5292  1.585  riastrad 	hw_nqueues = uimin(hw_ntxqueues, hw_nrxqueues);
   5293  1.405  knakahar 
   5294  1.365  knakahar 	/*
   5295  1.405  knakahar 	 * As queues more than MSI-X vectors cannot improve scaling, we limit
   5296  1.365  knakahar 	 * the number of queues used actually.
   5297  1.405  knakahar 	 */
   5298  1.573   msaitoh 	if (nvectors < hw_nqueues + 1)
   5299  1.405  knakahar 		sc->sc_nqueues = nvectors - 1;
   5300  1.573   msaitoh 	else
   5301  1.405  knakahar 		sc->sc_nqueues = hw_nqueues;
   5302  1.365  knakahar 
   5303  1.365  knakahar 	/*
   5304  1.365  knakahar 	 * As queues more then cpus cannot improve scaling, we limit
   5305  1.365  knakahar 	 * the number of queues used actually.
   5306  1.365  knakahar 	 */
   5307  1.405  knakahar 	if (ncpu < sc->sc_nqueues)
   5308  1.405  knakahar 		sc->sc_nqueues = ncpu;
   5309  1.365  knakahar }
   5310  1.365  knakahar 
   5311  1.502  knakahar static inline bool
   5312  1.502  knakahar wm_is_using_msix(struct wm_softc *sc)
   5313  1.502  knakahar {
   5314  1.502  knakahar 
   5315  1.502  knakahar 	return (sc->sc_nintrs > 1);
   5316  1.502  knakahar }
   5317  1.502  knakahar 
   5318  1.502  knakahar static inline bool
   5319  1.502  knakahar wm_is_using_multiqueue(struct wm_softc *sc)
   5320  1.502  knakahar {
   5321  1.502  knakahar 
   5322  1.502  knakahar 	return (sc->sc_nqueues > 1);
   5323  1.502  knakahar }
   5324  1.502  knakahar 
   5325  1.485  christos static int
   5326  1.485  christos wm_softint_establish(struct wm_softc *sc, int qidx, int intr_idx)
   5327  1.485  christos {
   5328  1.485  christos 	struct wm_queue *wmq = &sc->sc_queue[qidx];
   5329  1.485  christos 	wmq->wmq_id = qidx;
   5330  1.485  christos 	wmq->wmq_intr_idx = intr_idx;
   5331  1.485  christos 	wmq->wmq_si = softint_establish(SOFTINT_NET
   5332  1.485  christos #ifdef WM_MPSAFE
   5333  1.485  christos 	    | SOFTINT_MPSAFE
   5334  1.485  christos #endif
   5335  1.485  christos 	    , wm_handle_queue, wmq);
   5336  1.485  christos 	if (wmq->wmq_si != NULL)
   5337  1.485  christos 		return 0;
   5338  1.485  christos 
   5339  1.485  christos 	aprint_error_dev(sc->sc_dev, "unable to establish queue[%d] handler\n",
   5340  1.485  christos 	    wmq->wmq_id);
   5341  1.485  christos 
   5342  1.485  christos 	pci_intr_disestablish(sc->sc_pc, sc->sc_ihs[wmq->wmq_intr_idx]);
   5343  1.485  christos 	sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
   5344  1.485  christos 	return ENOMEM;
   5345  1.485  christos }
   5346  1.485  christos 
   5347  1.365  knakahar /*
   5348  1.360  knakahar  * Both single interrupt MSI and INTx can use this function.
   5349  1.360  knakahar  */
   5350  1.360  knakahar static int
   5351  1.360  knakahar wm_setup_legacy(struct wm_softc *sc)
   5352  1.360  knakahar {
   5353  1.360  knakahar 	pci_chipset_tag_t pc = sc->sc_pc;
   5354  1.360  knakahar 	const char *intrstr = NULL;
   5355  1.360  knakahar 	char intrbuf[PCI_INTRSTR_LEN];
   5356  1.375   msaitoh 	int error;
   5357  1.360  knakahar 
   5358  1.375   msaitoh 	error = wm_alloc_txrx_queues(sc);
   5359  1.375   msaitoh 	if (error) {
   5360  1.375   msaitoh 		aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
   5361  1.375   msaitoh 		    error);
   5362  1.375   msaitoh 		return ENOMEM;
   5363  1.375   msaitoh 	}
   5364  1.360  knakahar 	intrstr = pci_intr_string(pc, sc->sc_intrs[0], intrbuf,
   5365  1.360  knakahar 	    sizeof(intrbuf));
   5366  1.360  knakahar #ifdef WM_MPSAFE
   5367  1.360  knakahar 	pci_intr_setattr(pc, &sc->sc_intrs[0], PCI_INTR_MPSAFE, true);
   5368  1.360  knakahar #endif
   5369  1.360  knakahar 	sc->sc_ihs[0] = pci_intr_establish_xname(pc, sc->sc_intrs[0],
   5370  1.360  knakahar 	    IPL_NET, wm_intr_legacy, sc, device_xname(sc->sc_dev));
   5371  1.360  knakahar 	if (sc->sc_ihs[0] == NULL) {
   5372  1.360  knakahar 		aprint_error_dev(sc->sc_dev,"unable to establish %s\n",
   5373  1.416  knakahar 		    (pci_intr_type(pc, sc->sc_intrs[0])
   5374  1.360  knakahar 			== PCI_INTR_TYPE_MSI) ? "MSI" : "INTx");
   5375  1.360  knakahar 		return ENOMEM;
   5376  1.360  knakahar 	}
   5377  1.360  knakahar 
   5378  1.360  knakahar 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   5379  1.360  knakahar 	sc->sc_nintrs = 1;
   5380  1.485  christos 
   5381  1.485  christos 	return wm_softint_establish(sc, 0, 0);
   5382  1.360  knakahar }
   5383  1.360  knakahar 
   5384  1.360  knakahar static int
   5385  1.360  knakahar wm_setup_msix(struct wm_softc *sc)
   5386  1.360  knakahar {
   5387  1.360  knakahar 	void *vih;
   5388  1.360  knakahar 	kcpuset_t *affinity;
   5389  1.405  knakahar 	int qidx, error, intr_idx, txrx_established;
   5390  1.360  knakahar 	pci_chipset_tag_t pc = sc->sc_pc;
   5391  1.360  knakahar 	const char *intrstr = NULL;
   5392  1.360  knakahar 	char intrbuf[PCI_INTRSTR_LEN];
   5393  1.360  knakahar 	char intr_xname[INTRDEVNAMEBUF];
   5394  1.404  knakahar 
   5395  1.405  knakahar 	if (sc->sc_nqueues < ncpu) {
   5396  1.404  knakahar 		/*
   5397  1.404  knakahar 		 * To avoid other devices' interrupts, the affinity of Tx/Rx
   5398  1.404  knakahar 		 * interrupts start from CPU#1.
   5399  1.404  knakahar 		 */
   5400  1.404  knakahar 		sc->sc_affinity_offset = 1;
   5401  1.404  knakahar 	} else {
   5402  1.404  knakahar 		/*
   5403  1.404  knakahar 		 * In this case, this device use all CPUs. So, we unify
   5404  1.404  knakahar 		 * affinitied cpu_index to msix vector number for readability.
   5405  1.404  knakahar 		 */
   5406  1.404  knakahar 		sc->sc_affinity_offset = 0;
   5407  1.404  knakahar 	}
   5408  1.360  knakahar 
   5409  1.375   msaitoh 	error = wm_alloc_txrx_queues(sc);
   5410  1.375   msaitoh 	if (error) {
   5411  1.375   msaitoh 		aprint_error_dev(sc->sc_dev, "cannot allocate queues %d\n",
   5412  1.375   msaitoh 		    error);
   5413  1.375   msaitoh 		return ENOMEM;
   5414  1.375   msaitoh 	}
   5415  1.375   msaitoh 
   5416  1.364  knakahar 	kcpuset_create(&affinity, false);
   5417  1.364  knakahar 	intr_idx = 0;
   5418  1.363  knakahar 
   5419  1.364  knakahar 	/*
   5420  1.405  knakahar 	 * TX and RX
   5421  1.364  knakahar 	 */
   5422  1.405  knakahar 	txrx_established = 0;
   5423  1.405  knakahar 	for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   5424  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[qidx];
   5425  1.404  knakahar 		int affinity_to = (sc->sc_affinity_offset + intr_idx) % ncpu;
   5426  1.364  knakahar 
   5427  1.364  knakahar 		intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
   5428  1.364  knakahar 		    sizeof(intrbuf));
   5429  1.364  knakahar #ifdef WM_MPSAFE
   5430  1.364  knakahar 		pci_intr_setattr(pc, &sc->sc_intrs[intr_idx],
   5431  1.364  knakahar 		    PCI_INTR_MPSAFE, true);
   5432  1.364  knakahar #endif
   5433  1.364  knakahar 		memset(intr_xname, 0, sizeof(intr_xname));
   5434  1.405  knakahar 		snprintf(intr_xname, sizeof(intr_xname), "%sTXRX%d",
   5435  1.364  knakahar 		    device_xname(sc->sc_dev), qidx);
   5436  1.364  knakahar 		vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
   5437  1.405  knakahar 		    IPL_NET, wm_txrxintr_msix, wmq, intr_xname);
   5438  1.364  knakahar 		if (vih == NULL) {
   5439  1.364  knakahar 			aprint_error_dev(sc->sc_dev,
   5440  1.405  knakahar 			    "unable to establish MSI-X(for TX and RX)%s%s\n",
   5441  1.364  knakahar 			    intrstr ? " at " : "",
   5442  1.364  knakahar 			    intrstr ? intrstr : "");
   5443  1.364  knakahar 
   5444  1.405  knakahar 			goto fail;
   5445  1.360  knakahar 		}
   5446  1.360  knakahar 		kcpuset_zero(affinity);
   5447  1.360  knakahar 		/* Round-robin affinity */
   5448  1.383  knakahar 		kcpuset_set(affinity, affinity_to);
   5449  1.360  knakahar 		error = interrupt_distribute(vih, affinity, NULL);
   5450  1.360  knakahar 		if (error == 0) {
   5451  1.360  knakahar 			aprint_normal_dev(sc->sc_dev,
   5452  1.405  knakahar 			    "for TX and RX interrupting at %s affinity to %u\n",
   5453  1.383  knakahar 			    intrstr, affinity_to);
   5454  1.360  knakahar 		} else {
   5455  1.360  knakahar 			aprint_normal_dev(sc->sc_dev,
   5456  1.405  knakahar 			    "for TX and RX interrupting at %s\n", intrstr);
   5457  1.360  knakahar 		}
   5458  1.364  knakahar 		sc->sc_ihs[intr_idx] = vih;
   5459  1.485  christos 		if (wm_softint_establish(sc, qidx, intr_idx) != 0)
   5460  1.484  knakahar 			goto fail;
   5461  1.405  knakahar 		txrx_established++;
   5462  1.364  knakahar 		intr_idx++;
   5463  1.364  knakahar 	}
   5464  1.364  knakahar 
   5465  1.364  knakahar 	/*
   5466  1.364  knakahar 	 * LINK
   5467  1.364  knakahar 	 */
   5468  1.364  knakahar 	intrstr = pci_intr_string(pc, sc->sc_intrs[intr_idx], intrbuf,
   5469  1.364  knakahar 	    sizeof(intrbuf));
   5470  1.364  knakahar #ifdef WM_MPSAFE
   5471  1.388   msaitoh 	pci_intr_setattr(pc, &sc->sc_intrs[intr_idx], PCI_INTR_MPSAFE, true);
   5472  1.364  knakahar #endif
   5473  1.364  knakahar 	memset(intr_xname, 0, sizeof(intr_xname));
   5474  1.364  knakahar 	snprintf(intr_xname, sizeof(intr_xname), "%sLINK",
   5475  1.364  knakahar 	    device_xname(sc->sc_dev));
   5476  1.364  knakahar 	vih = pci_intr_establish_xname(pc, sc->sc_intrs[intr_idx],
   5477  1.582   msaitoh 	    IPL_NET, wm_linkintr_msix, sc, intr_xname);
   5478  1.364  knakahar 	if (vih == NULL) {
   5479  1.364  knakahar 		aprint_error_dev(sc->sc_dev,
   5480  1.364  knakahar 		    "unable to establish MSI-X(for LINK)%s%s\n",
   5481  1.364  knakahar 		    intrstr ? " at " : "",
   5482  1.364  knakahar 		    intrstr ? intrstr : "");
   5483  1.364  knakahar 
   5484  1.405  knakahar 		goto fail;
   5485  1.360  knakahar 	}
   5486  1.364  knakahar 	/* keep default affinity to LINK interrupt */
   5487  1.364  knakahar 	aprint_normal_dev(sc->sc_dev,
   5488  1.364  knakahar 	    "for LINK interrupting at %s\n", intrstr);
   5489  1.364  knakahar 	sc->sc_ihs[intr_idx] = vih;
   5490  1.364  knakahar 	sc->sc_link_intr_idx = intr_idx;
   5491  1.360  knakahar 
   5492  1.405  knakahar 	sc->sc_nintrs = sc->sc_nqueues + 1;
   5493  1.360  knakahar 	kcpuset_destroy(affinity);
   5494  1.360  knakahar 	return 0;
   5495  1.364  knakahar 
   5496  1.405  knakahar  fail:
   5497  1.405  knakahar 	for (qidx = 0; qidx < txrx_established; qidx++) {
   5498  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[qidx];
   5499  1.405  knakahar 		pci_intr_disestablish(sc->sc_pc,sc->sc_ihs[wmq->wmq_intr_idx]);
   5500  1.405  knakahar 		sc->sc_ihs[wmq->wmq_intr_idx] = NULL;
   5501  1.364  knakahar 	}
   5502  1.364  knakahar 
   5503  1.364  knakahar 	kcpuset_destroy(affinity);
   5504  1.364  knakahar 	return ENOMEM;
   5505  1.360  knakahar }
   5506  1.360  knakahar 
   5507  1.429  knakahar static void
   5508  1.537  knakahar wm_unset_stopping_flags(struct wm_softc *sc)
   5509  1.429  knakahar {
   5510  1.429  knakahar 	int i;
   5511  1.429  knakahar 
   5512  1.436  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   5513  1.436  knakahar 
   5514  1.476  knakahar 	/*
   5515  1.476  knakahar 	 * must unset stopping flags in ascending order.
   5516  1.476  knakahar 	 */
   5517  1.579   msaitoh 	for (i = 0; i < sc->sc_nqueues; i++) {
   5518  1.429  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   5519  1.429  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   5520  1.429  knakahar 
   5521  1.429  knakahar 		mutex_enter(txq->txq_lock);
   5522  1.429  knakahar 		txq->txq_stopping = false;
   5523  1.429  knakahar 		mutex_exit(txq->txq_lock);
   5524  1.429  knakahar 
   5525  1.429  knakahar 		mutex_enter(rxq->rxq_lock);
   5526  1.429  knakahar 		rxq->rxq_stopping = false;
   5527  1.429  knakahar 		mutex_exit(rxq->rxq_lock);
   5528  1.429  knakahar 	}
   5529  1.429  knakahar 
   5530  1.429  knakahar 	sc->sc_core_stopping = false;
   5531  1.429  knakahar }
   5532  1.429  knakahar 
   5533  1.429  knakahar static void
   5534  1.537  knakahar wm_set_stopping_flags(struct wm_softc *sc)
   5535  1.429  knakahar {
   5536  1.429  knakahar 	int i;
   5537  1.429  knakahar 
   5538  1.436  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   5539  1.436  knakahar 
   5540  1.429  knakahar 	sc->sc_core_stopping = true;
   5541  1.429  knakahar 
   5542  1.476  knakahar 	/*
   5543  1.476  knakahar 	 * must set stopping flags in ascending order.
   5544  1.476  knakahar 	 */
   5545  1.579   msaitoh 	for (i = 0; i < sc->sc_nqueues; i++) {
   5546  1.429  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   5547  1.429  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   5548  1.429  knakahar 
   5549  1.429  knakahar 		mutex_enter(rxq->rxq_lock);
   5550  1.429  knakahar 		rxq->rxq_stopping = true;
   5551  1.429  knakahar 		mutex_exit(rxq->rxq_lock);
   5552  1.429  knakahar 
   5553  1.429  knakahar 		mutex_enter(txq->txq_lock);
   5554  1.429  knakahar 		txq->txq_stopping = true;
   5555  1.429  knakahar 		mutex_exit(txq->txq_lock);
   5556  1.429  knakahar 	}
   5557  1.429  knakahar }
   5558  1.429  knakahar 
   5559  1.281   msaitoh /*
   5560  1.491  knakahar  * write interrupt interval value to ITR or EITR
   5561  1.491  knakahar  */
   5562  1.491  knakahar static void
   5563  1.491  knakahar wm_itrs_writereg(struct wm_softc *sc, struct wm_queue *wmq)
   5564  1.491  knakahar {
   5565  1.491  knakahar 
   5566  1.495  knakahar 	if (!wmq->wmq_set_itr)
   5567  1.495  knakahar 		return;
   5568  1.495  knakahar 
   5569  1.491  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   5570  1.491  knakahar 		uint32_t eitr = __SHIFTIN(wmq->wmq_itr, EITR_ITR_INT_MASK);
   5571  1.491  knakahar 
   5572  1.491  knakahar 		/*
   5573  1.491  knakahar 		 * 82575 doesn't have CNT_INGR field.
   5574  1.491  knakahar 		 * So, overwrite counter field by software.
   5575  1.491  knakahar 		 */
   5576  1.491  knakahar 		if (sc->sc_type == WM_T_82575)
   5577  1.491  knakahar 			eitr |= __SHIFTIN(wmq->wmq_itr, EITR_COUNTER_MASK_82575);
   5578  1.491  knakahar 		else
   5579  1.491  knakahar 			eitr |= EITR_CNT_INGR;
   5580  1.491  knakahar 
   5581  1.491  knakahar 		CSR_WRITE(sc, WMREG_EITR(wmq->wmq_intr_idx), eitr);
   5582  1.502  knakahar 	} else if (sc->sc_type == WM_T_82574 && wm_is_using_msix(sc)) {
   5583  1.491  knakahar 		/*
   5584  1.491  knakahar 		 * 82574 has both ITR and EITR. SET EITR when we use
   5585  1.491  knakahar 		 * the multi queue function with MSI-X.
   5586  1.491  knakahar 		 */
   5587  1.491  knakahar 		CSR_WRITE(sc, WMREG_EITR_82574(wmq->wmq_intr_idx),
   5588  1.582   msaitoh 		    wmq->wmq_itr & EITR_ITR_INT_MASK_82574);
   5589  1.491  knakahar 	} else {
   5590  1.491  knakahar 		KASSERT(wmq->wmq_id == 0);
   5591  1.491  knakahar 		CSR_WRITE(sc, WMREG_ITR, wmq->wmq_itr);
   5592  1.491  knakahar 	}
   5593  1.495  knakahar 
   5594  1.495  knakahar 	wmq->wmq_set_itr = false;
   5595  1.495  knakahar }
   5596  1.495  knakahar 
   5597  1.495  knakahar /*
   5598  1.495  knakahar  * TODO
   5599  1.495  knakahar  * Below dynamic calculation of itr is almost the same as linux igb,
   5600  1.495  knakahar  * however it does not fit to wm(4). So, we will have been disable AIM
   5601  1.495  knakahar  * until we will find appropriate calculation of itr.
   5602  1.495  knakahar  */
   5603  1.495  knakahar /*
   5604  1.495  knakahar  * calculate interrupt interval value to be going to write register in
   5605  1.495  knakahar  * wm_itrs_writereg(). This function does not write ITR/EITR register.
   5606  1.495  knakahar  */
   5607  1.495  knakahar static void
   5608  1.495  knakahar wm_itrs_calculate(struct wm_softc *sc, struct wm_queue *wmq)
   5609  1.495  knakahar {
   5610  1.495  knakahar #ifdef NOTYET
   5611  1.495  knakahar 	struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   5612  1.495  knakahar 	struct wm_txqueue *txq = &wmq->wmq_txq;
   5613  1.495  knakahar 	uint32_t avg_size = 0;
   5614  1.495  knakahar 	uint32_t new_itr;
   5615  1.495  knakahar 
   5616  1.495  knakahar 	if (rxq->rxq_packets)
   5617  1.495  knakahar 		avg_size =  rxq->rxq_bytes / rxq->rxq_packets;
   5618  1.495  knakahar 	if (txq->txq_packets)
   5619  1.585  riastrad 		avg_size = uimax(avg_size, txq->txq_bytes / txq->txq_packets);
   5620  1.495  knakahar 
   5621  1.495  knakahar 	if (avg_size == 0) {
   5622  1.495  knakahar 		new_itr = 450; /* restore default value */
   5623  1.495  knakahar 		goto out;
   5624  1.495  knakahar 	}
   5625  1.495  knakahar 
   5626  1.495  knakahar 	/* Add 24 bytes to size to account for CRC, preamble, and gap */
   5627  1.495  knakahar 	avg_size += 24;
   5628  1.495  knakahar 
   5629  1.495  knakahar 	/* Don't starve jumbo frames */
   5630  1.585  riastrad 	avg_size = uimin(avg_size, 3000);
   5631  1.495  knakahar 
   5632  1.495  knakahar 	/* Give a little boost to mid-size frames */
   5633  1.495  knakahar 	if ((avg_size > 300) && (avg_size < 1200))
   5634  1.495  knakahar 		new_itr = avg_size / 3;
   5635  1.495  knakahar 	else
   5636  1.495  knakahar 		new_itr = avg_size / 2;
   5637  1.495  knakahar 
   5638  1.495  knakahar out:
   5639  1.495  knakahar 	/*
   5640  1.495  knakahar 	 * The usage of 82574 and 82575 EITR is different from otther NEWQUEUE
   5641  1.495  knakahar 	 * controllers. See sc->sc_itr_init setting in wm_init_locked().
   5642  1.495  knakahar 	 */
   5643  1.495  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) == 0 || sc->sc_type != WM_T_82575)
   5644  1.495  knakahar 		new_itr *= 4;
   5645  1.495  knakahar 
   5646  1.495  knakahar 	if (new_itr != wmq->wmq_itr) {
   5647  1.495  knakahar 		wmq->wmq_itr = new_itr;
   5648  1.495  knakahar 		wmq->wmq_set_itr = true;
   5649  1.495  knakahar 	} else
   5650  1.495  knakahar 		wmq->wmq_set_itr = false;
   5651  1.495  knakahar 
   5652  1.495  knakahar 	rxq->rxq_packets = 0;
   5653  1.495  knakahar 	rxq->rxq_bytes = 0;
   5654  1.495  knakahar 	txq->txq_packets = 0;
   5655  1.495  knakahar 	txq->txq_bytes = 0;
   5656  1.495  knakahar #endif
   5657  1.491  knakahar }
   5658  1.491  knakahar 
   5659  1.491  knakahar /*
   5660  1.281   msaitoh  * wm_init:		[ifnet interface function]
   5661  1.281   msaitoh  *
   5662  1.281   msaitoh  *	Initialize the interface.
   5663  1.281   msaitoh  */
   5664  1.281   msaitoh static int
   5665  1.281   msaitoh wm_init(struct ifnet *ifp)
   5666  1.232    bouyer {
   5667  1.232    bouyer 	struct wm_softc *sc = ifp->if_softc;
   5668  1.281   msaitoh 	int ret;
   5669  1.272     ozaki 
   5670  1.357  knakahar 	WM_CORE_LOCK(sc);
   5671  1.281   msaitoh 	ret = wm_init_locked(ifp);
   5672  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   5673  1.281   msaitoh 
   5674  1.281   msaitoh 	return ret;
   5675  1.272     ozaki }
   5676  1.272     ozaki 
   5677  1.281   msaitoh static int
   5678  1.281   msaitoh wm_init_locked(struct ifnet *ifp)
   5679  1.272     ozaki {
   5680  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   5681  1.614   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   5682  1.281   msaitoh 	int i, j, trynum, error = 0;
   5683  1.281   msaitoh 	uint32_t reg;
   5684  1.232    bouyer 
   5685  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   5686  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   5687  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   5688  1.420   msaitoh 
   5689  1.232    bouyer 	/*
   5690  1.281   msaitoh 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   5691  1.281   msaitoh 	 * There is a small but measurable benefit to avoiding the adjusment
   5692  1.281   msaitoh 	 * of the descriptor so that the headers are aligned, for normal mtu,
   5693  1.281   msaitoh 	 * on such platforms.  One possibility is that the DMA itself is
   5694  1.281   msaitoh 	 * slightly more efficient if the front of the entire packet (instead
   5695  1.281   msaitoh 	 * of the front of the headers) is aligned.
   5696  1.281   msaitoh 	 *
   5697  1.281   msaitoh 	 * Note we must always set align_tweak to 0 if we are using
   5698  1.281   msaitoh 	 * jumbo frames.
   5699  1.232    bouyer 	 */
   5700  1.281   msaitoh #ifdef __NO_STRICT_ALIGNMENT
   5701  1.281   msaitoh 	sc->sc_align_tweak = 0;
   5702  1.281   msaitoh #else
   5703  1.281   msaitoh 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   5704  1.281   msaitoh 		sc->sc_align_tweak = 0;
   5705  1.281   msaitoh 	else
   5706  1.281   msaitoh 		sc->sc_align_tweak = 2;
   5707  1.281   msaitoh #endif /* __NO_STRICT_ALIGNMENT */
   5708  1.281   msaitoh 
   5709  1.281   msaitoh 	/* Cancel any pending I/O. */
   5710  1.281   msaitoh 	wm_stop_locked(ifp, 0);
   5711  1.281   msaitoh 
   5712  1.281   msaitoh 	/* update statistics before reset */
   5713  1.281   msaitoh 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   5714  1.281   msaitoh 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   5715  1.281   msaitoh 
   5716  1.443   msaitoh 	/* PCH_SPT hardware workaround */
   5717  1.443   msaitoh 	if (sc->sc_type == WM_T_PCH_SPT)
   5718  1.443   msaitoh 		wm_flush_desc_rings(sc);
   5719  1.443   msaitoh 
   5720  1.281   msaitoh 	/* Reset the chip to a known state. */
   5721  1.281   msaitoh 	wm_reset(sc);
   5722  1.281   msaitoh 
   5723  1.518   msaitoh 	/*
   5724  1.518   msaitoh 	 * AMT based hardware can now take control from firmware
   5725  1.518   msaitoh 	 * Do this after reset.
   5726  1.518   msaitoh 	 */
   5727  1.518   msaitoh 	if ((sc->sc_flags & WM_F_HAS_AMT) != 0)
   5728  1.518   msaitoh 		wm_get_hw_control(sc);
   5729  1.518   msaitoh 
   5730  1.570   msaitoh 	if ((sc->sc_type >= WM_T_PCH_SPT) &&
   5731  1.517   msaitoh 	    pci_intr_type(sc->sc_pc, sc->sc_intrs[0]) == PCI_INTR_TYPE_INTX)
   5732  1.517   msaitoh 		wm_legacy_irq_quirk_spt(sc);
   5733  1.232    bouyer 
   5734  1.312   msaitoh 	/* Init hardware bits */
   5735  1.312   msaitoh 	wm_initialize_hardware_bits(sc);
   5736  1.312   msaitoh 
   5737  1.281   msaitoh 	/* Reset the PHY. */
   5738  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   5739  1.281   msaitoh 		wm_gmii_reset(sc);
   5740  1.232    bouyer 
   5741  1.598   msaitoh 	if (sc->sc_type >= WM_T_ICH8) {
   5742  1.598   msaitoh 		reg = CSR_READ(sc, WMREG_GCR);
   5743  1.598   msaitoh 		/*
   5744  1.598   msaitoh 		 * ICH8 No-snoop bits are opposite polarity. Set to snoop by
   5745  1.598   msaitoh 		 * default after reset.
   5746  1.598   msaitoh 		 */
   5747  1.598   msaitoh 		if (sc->sc_type == WM_T_ICH8)
   5748  1.598   msaitoh 			reg |= GCR_NO_SNOOP_ALL;
   5749  1.598   msaitoh 		else
   5750  1.598   msaitoh 			reg &= ~GCR_NO_SNOOP_ALL;
   5751  1.598   msaitoh 		CSR_WRITE(sc, WMREG_GCR, reg);
   5752  1.598   msaitoh 	}
   5753  1.598   msaitoh 	if ((sc->sc_type >= WM_T_ICH8)
   5754  1.598   msaitoh 	    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER)
   5755  1.598   msaitoh 	    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3)) {
   5756  1.598   msaitoh 
   5757  1.598   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   5758  1.598   msaitoh 		reg |= CTRL_EXT_RO_DIS;
   5759  1.598   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   5760  1.598   msaitoh 	}
   5761  1.598   msaitoh 
   5762  1.319   msaitoh 	/* Calculate (E)ITR value */
   5763  1.489  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0 && sc->sc_type != WM_T_82575) {
   5764  1.489  knakahar 		/*
   5765  1.489  knakahar 		 * For NEWQUEUE's EITR (except for 82575).
   5766  1.489  knakahar 		 * 82575's EITR should be set same throttling value as other
   5767  1.489  knakahar 		 * old controllers' ITR because the interrupt/sec calculation
   5768  1.489  knakahar 		 * is the same, that is, 1,000,000,000 / (N * 256).
   5769  1.489  knakahar 		 *
   5770  1.489  knakahar 		 * 82574's EITR should be set same throttling value as ITR.
   5771  1.489  knakahar 		 *
   5772  1.489  knakahar 		 * For N interrupts/sec, set this value to:
   5773  1.489  knakahar 		 * 1,000,000 / N in contrast to ITR throttoling value.
   5774  1.489  knakahar 		 */
   5775  1.490  knakahar 		sc->sc_itr_init = 450;
   5776  1.319   msaitoh 	} else if (sc->sc_type >= WM_T_82543) {
   5777  1.319   msaitoh 		/*
   5778  1.319   msaitoh 		 * Set up the interrupt throttling register (units of 256ns)
   5779  1.319   msaitoh 		 * Note that a footnote in Intel's documentation says this
   5780  1.319   msaitoh 		 * ticker runs at 1/4 the rate when the chip is in 100Mbit
   5781  1.319   msaitoh 		 * or 10Mbit mode.  Empirically, it appears to be the case
   5782  1.319   msaitoh 		 * that that is also true for the 1024ns units of the other
   5783  1.319   msaitoh 		 * interrupt-related timer registers -- so, really, we ought
   5784  1.319   msaitoh 		 * to divide this value by 4 when the link speed is low.
   5785  1.319   msaitoh 		 *
   5786  1.319   msaitoh 		 * XXX implement this division at link speed change!
   5787  1.319   msaitoh 		 */
   5788  1.319   msaitoh 
   5789  1.319   msaitoh 		/*
   5790  1.319   msaitoh 		 * For N interrupts/sec, set this value to:
   5791  1.489  knakahar 		 * 1,000,000,000 / (N * 256).  Note that we set the
   5792  1.319   msaitoh 		 * absolute and packet timer values to this value
   5793  1.319   msaitoh 		 * divided by 4 to get "simple timer" behavior.
   5794  1.319   msaitoh 		 */
   5795  1.490  knakahar 		sc->sc_itr_init = 1500;		/* 2604 ints/sec */
   5796  1.319   msaitoh 	}
   5797  1.319   msaitoh 
   5798  1.355  knakahar 	error = wm_init_txrx_queues(sc);
   5799  1.355  knakahar 	if (error)
   5800  1.355  knakahar 		goto out;
   5801  1.232    bouyer 
   5802  1.281   msaitoh 	/*
   5803  1.281   msaitoh 	 * Clear out the VLAN table -- we don't use it (yet).
   5804  1.281   msaitoh 	 */
   5805  1.281   msaitoh 	CSR_WRITE(sc, WMREG_VET, 0);
   5806  1.281   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354))
   5807  1.281   msaitoh 		trynum = 10; /* Due to hw errata */
   5808  1.281   msaitoh 	else
   5809  1.281   msaitoh 		trynum = 1;
   5810  1.281   msaitoh 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   5811  1.281   msaitoh 		for (j = 0; j < trynum; j++)
   5812  1.281   msaitoh 			CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   5813  1.232    bouyer 
   5814  1.281   msaitoh 	/*
   5815  1.281   msaitoh 	 * Set up flow-control parameters.
   5816  1.281   msaitoh 	 *
   5817  1.281   msaitoh 	 * XXX Values could probably stand some tuning.
   5818  1.281   msaitoh 	 */
   5819  1.281   msaitoh 	if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
   5820  1.281   msaitoh 	    && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)
   5821  1.392   msaitoh 	    && (sc->sc_type != WM_T_PCH2) && (sc->sc_type != WM_T_PCH_LPT)
   5822  1.570   msaitoh 	    && (sc->sc_type != WM_T_PCH_SPT) && (sc->sc_type != WM_T_PCH_CNP)){
   5823  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   5824  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   5825  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   5826  1.281   msaitoh 	}
   5827  1.232    bouyer 
   5828  1.281   msaitoh 	sc->sc_fcrtl = FCRTL_DFLT;
   5829  1.281   msaitoh 	if (sc->sc_type < WM_T_82543) {
   5830  1.281   msaitoh 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   5831  1.281   msaitoh 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   5832  1.281   msaitoh 	} else {
   5833  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   5834  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   5835  1.281   msaitoh 	}
   5836  1.232    bouyer 
   5837  1.281   msaitoh 	if (sc->sc_type == WM_T_80003)
   5838  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
   5839  1.281   msaitoh 	else
   5840  1.281   msaitoh 		CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   5841  1.232    bouyer 
   5842  1.281   msaitoh 	/* Writes the control register. */
   5843  1.281   msaitoh 	wm_set_vlan(sc);
   5844  1.232    bouyer 
   5845  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   5846  1.531   msaitoh 		uint16_t kmreg;
   5847  1.232    bouyer 
   5848  1.281   msaitoh 		switch (sc->sc_type) {
   5849  1.281   msaitoh 		case WM_T_80003:
   5850  1.281   msaitoh 		case WM_T_ICH8:
   5851  1.281   msaitoh 		case WM_T_ICH9:
   5852  1.281   msaitoh 		case WM_T_ICH10:
   5853  1.281   msaitoh 		case WM_T_PCH:
   5854  1.281   msaitoh 		case WM_T_PCH2:
   5855  1.281   msaitoh 		case WM_T_PCH_LPT:
   5856  1.392   msaitoh 		case WM_T_PCH_SPT:
   5857  1.570   msaitoh 		case WM_T_PCH_CNP:
   5858  1.281   msaitoh 			/*
   5859  1.281   msaitoh 			 * Set the mac to wait the maximum time between each
   5860  1.281   msaitoh 			 * iteration and increase the max iterations when
   5861  1.281   msaitoh 			 * polling the phy; this fixes erroneous timeouts at
   5862  1.281   msaitoh 			 * 10Mbps.
   5863  1.281   msaitoh 			 */
   5864  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
   5865  1.281   msaitoh 			    0xFFFF);
   5866  1.531   msaitoh 			wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM,
   5867  1.531   msaitoh 			    &kmreg);
   5868  1.531   msaitoh 			kmreg |= 0x3F;
   5869  1.531   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_PARAM,
   5870  1.531   msaitoh 			    kmreg);
   5871  1.281   msaitoh 			break;
   5872  1.281   msaitoh 		default:
   5873  1.281   msaitoh 			break;
   5874  1.232    bouyer 		}
   5875  1.232    bouyer 
   5876  1.281   msaitoh 		if (sc->sc_type == WM_T_80003) {
   5877  1.531   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   5878  1.531   msaitoh 			reg &= ~CTRL_EXT_LINK_MODE_MASK;
   5879  1.531   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   5880  1.232    bouyer 
   5881  1.281   msaitoh 			/* Bypass RX and TX FIFO's */
   5882  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   5883  1.281   msaitoh 			    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS
   5884  1.281   msaitoh 			    | KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   5885  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   5886  1.281   msaitoh 			    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   5887  1.281   msaitoh 			    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   5888  1.232    bouyer 		}
   5889  1.281   msaitoh 	}
   5890  1.281   msaitoh #if 0
   5891  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   5892  1.281   msaitoh #endif
   5893  1.232    bouyer 
   5894  1.281   msaitoh 	/* Set up checksum offload parameters. */
   5895  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_RXCSUM);
   5896  1.281   msaitoh 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   5897  1.281   msaitoh 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   5898  1.281   msaitoh 		reg |= RXCSUM_IPOFL;
   5899  1.281   msaitoh 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   5900  1.281   msaitoh 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   5901  1.281   msaitoh 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   5902  1.281   msaitoh 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   5903  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   5904  1.232    bouyer 
   5905  1.502  knakahar 	/* Set registers about MSI-X */
   5906  1.502  knakahar 	if (wm_is_using_msix(sc)) {
   5907  1.335   msaitoh 		uint32_t ivar;
   5908  1.405  knakahar 		struct wm_queue *wmq;
   5909  1.405  knakahar 		int qid, qintr_idx;
   5910  1.335   msaitoh 
   5911  1.335   msaitoh 		if (sc->sc_type == WM_T_82575) {
   5912  1.335   msaitoh 			/* Interrupt control */
   5913  1.335   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   5914  1.335   msaitoh 			reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME | CTRL_EXT_NSICR;
   5915  1.335   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   5916  1.335   msaitoh 
   5917  1.405  knakahar 			/* TX and RX */
   5918  1.405  knakahar 			for (i = 0; i < sc->sc_nqueues; i++) {
   5919  1.405  knakahar 				wmq = &sc->sc_queue[i];
   5920  1.405  knakahar 				CSR_WRITE(sc, WMREG_MSIXBM(wmq->wmq_intr_idx),
   5921  1.405  knakahar 				    EITR_TX_QUEUE(wmq->wmq_id)
   5922  1.405  knakahar 				    | EITR_RX_QUEUE(wmq->wmq_id));
   5923  1.364  knakahar 			}
   5924  1.335   msaitoh 			/* Link status */
   5925  1.364  knakahar 			CSR_WRITE(sc, WMREG_MSIXBM(sc->sc_link_intr_idx),
   5926  1.335   msaitoh 			    EITR_OTHER);
   5927  1.335   msaitoh 		} else if (sc->sc_type == WM_T_82574) {
   5928  1.335   msaitoh 			/* Interrupt control */
   5929  1.335   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   5930  1.335   msaitoh 			reg |= CTRL_EXT_PBA | CTRL_EXT_EIAME;
   5931  1.335   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   5932  1.335   msaitoh 
   5933  1.487  knakahar 			/*
   5934  1.487  knakahar 			 * workaround issue with spurious interrupts
   5935  1.487  knakahar 			 * in MSI-X mode.
   5936  1.487  knakahar 			 * At wm_initialize_hardware_bits(), sc_nintrs has not
   5937  1.487  knakahar 			 * initialized yet. So re-initialize WMREG_RFCTL here.
   5938  1.487  knakahar 			 */
   5939  1.487  knakahar 			reg = CSR_READ(sc, WMREG_RFCTL);
   5940  1.487  knakahar 			reg |= WMREG_RFCTL_ACKDIS;
   5941  1.487  knakahar 			CSR_WRITE(sc, WMREG_RFCTL, reg);
   5942  1.487  knakahar 
   5943  1.364  knakahar 			ivar = 0;
   5944  1.405  knakahar 			/* TX and RX */
   5945  1.405  knakahar 			for (i = 0; i < sc->sc_nqueues; i++) {
   5946  1.405  knakahar 				wmq = &sc->sc_queue[i];
   5947  1.405  knakahar 				qid = wmq->wmq_id;
   5948  1.405  knakahar 				qintr_idx = wmq->wmq_intr_idx;
   5949  1.405  knakahar 
   5950  1.405  knakahar 				ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
   5951  1.405  knakahar 				    IVAR_TX_MASK_Q_82574(qid));
   5952  1.405  knakahar 				ivar |= __SHIFTIN((IVAR_VALID_82574|qintr_idx),
   5953  1.405  knakahar 				    IVAR_RX_MASK_Q_82574(qid));
   5954  1.364  knakahar 			}
   5955  1.364  knakahar 			/* Link status */
   5956  1.388   msaitoh 			ivar |= __SHIFTIN((IVAR_VALID_82574
   5957  1.388   msaitoh 				| sc->sc_link_intr_idx), IVAR_OTHER_MASK);
   5958  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IVAR, ivar | IVAR_INT_ON_ALL_WB);
   5959  1.335   msaitoh 		} else {
   5960  1.335   msaitoh 			/* Interrupt control */
   5961  1.388   msaitoh 			CSR_WRITE(sc, WMREG_GPIE, GPIE_NSICR | GPIE_MULTI_MSIX
   5962  1.388   msaitoh 			    | GPIE_EIAME | GPIE_PBA);
   5963  1.335   msaitoh 
   5964  1.335   msaitoh 			switch (sc->sc_type) {
   5965  1.335   msaitoh 			case WM_T_82580:
   5966  1.335   msaitoh 			case WM_T_I350:
   5967  1.335   msaitoh 			case WM_T_I354:
   5968  1.335   msaitoh 			case WM_T_I210:
   5969  1.335   msaitoh 			case WM_T_I211:
   5970  1.405  knakahar 				/* TX and RX */
   5971  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   5972  1.405  knakahar 					wmq = &sc->sc_queue[i];
   5973  1.405  knakahar 					qid = wmq->wmq_id;
   5974  1.405  knakahar 					qintr_idx = wmq->wmq_intr_idx;
   5975  1.405  knakahar 
   5976  1.364  knakahar 					ivar = CSR_READ(sc, WMREG_IVAR_Q(qid));
   5977  1.364  knakahar 					ivar &= ~IVAR_TX_MASK_Q(qid);
   5978  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   5979  1.388   msaitoh 						| IVAR_VALID),
   5980  1.388   msaitoh 					    IVAR_TX_MASK_Q(qid));
   5981  1.364  knakahar 					ivar &= ~IVAR_RX_MASK_Q(qid);
   5982  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   5983  1.388   msaitoh 						| IVAR_VALID),
   5984  1.388   msaitoh 					    IVAR_RX_MASK_Q(qid));
   5985  1.364  knakahar 					CSR_WRITE(sc, WMREG_IVAR_Q(qid), ivar);
   5986  1.364  knakahar 				}
   5987  1.335   msaitoh 				break;
   5988  1.335   msaitoh 			case WM_T_82576:
   5989  1.405  knakahar 				/* TX and RX */
   5990  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   5991  1.405  knakahar 					wmq = &sc->sc_queue[i];
   5992  1.405  knakahar 					qid = wmq->wmq_id;
   5993  1.405  knakahar 					qintr_idx = wmq->wmq_intr_idx;
   5994  1.405  knakahar 
   5995  1.388   msaitoh 					ivar = CSR_READ(sc,
   5996  1.388   msaitoh 					    WMREG_IVAR_Q_82576(qid));
   5997  1.364  knakahar 					ivar &= ~IVAR_TX_MASK_Q_82576(qid);
   5998  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   5999  1.388   msaitoh 						| IVAR_VALID),
   6000  1.388   msaitoh 					    IVAR_TX_MASK_Q_82576(qid));
   6001  1.364  knakahar 					ivar &= ~IVAR_RX_MASK_Q_82576(qid);
   6002  1.405  knakahar 					ivar |= __SHIFTIN((qintr_idx
   6003  1.388   msaitoh 						| IVAR_VALID),
   6004  1.388   msaitoh 					    IVAR_RX_MASK_Q_82576(qid));
   6005  1.388   msaitoh 					CSR_WRITE(sc, WMREG_IVAR_Q_82576(qid),
   6006  1.388   msaitoh 					    ivar);
   6007  1.364  knakahar 				}
   6008  1.335   msaitoh 				break;
   6009  1.335   msaitoh 			default:
   6010  1.335   msaitoh 				break;
   6011  1.335   msaitoh 			}
   6012  1.335   msaitoh 
   6013  1.335   msaitoh 			/* Link status */
   6014  1.364  knakahar 			ivar = __SHIFTIN((sc->sc_link_intr_idx | IVAR_VALID),
   6015  1.335   msaitoh 			    IVAR_MISC_OTHER);
   6016  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IVAR_MISC, ivar);
   6017  1.335   msaitoh 		}
   6018  1.365  knakahar 
   6019  1.502  knakahar 		if (wm_is_using_multiqueue(sc)) {
   6020  1.365  knakahar 			wm_init_rss(sc);
   6021  1.365  knakahar 
   6022  1.365  knakahar 			/*
   6023  1.365  knakahar 			** NOTE: Receive Full-Packet Checksum Offload
   6024  1.365  knakahar 			** is mutually exclusive with Multiqueue. However
   6025  1.365  knakahar 			** this is not the same as TCP/IP checksums which
   6026  1.365  knakahar 			** still work.
   6027  1.365  knakahar 			*/
   6028  1.365  knakahar 			reg = CSR_READ(sc, WMREG_RXCSUM);
   6029  1.365  knakahar 			reg |= RXCSUM_PCSD;
   6030  1.365  knakahar 			CSR_WRITE(sc, WMREG_RXCSUM, reg);
   6031  1.365  knakahar 		}
   6032  1.335   msaitoh 	}
   6033  1.335   msaitoh 
   6034  1.281   msaitoh 	/* Set up the interrupt registers. */
   6035  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   6036  1.281   msaitoh 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   6037  1.281   msaitoh 	    ICR_RXO | ICR_RXT0;
   6038  1.502  knakahar 	if (wm_is_using_msix(sc)) {
   6039  1.335   msaitoh 		uint32_t mask;
   6040  1.405  knakahar 		struct wm_queue *wmq;
   6041  1.388   msaitoh 
   6042  1.335   msaitoh 		switch (sc->sc_type) {
   6043  1.335   msaitoh 		case WM_T_82574:
   6044  1.486  knakahar 			mask = 0;
   6045  1.486  knakahar 			for (i = 0; i < sc->sc_nqueues; i++) {
   6046  1.486  knakahar 				wmq = &sc->sc_queue[i];
   6047  1.486  knakahar 				mask |= ICR_TXQ(wmq->wmq_id);
   6048  1.486  knakahar 				mask |= ICR_RXQ(wmq->wmq_id);
   6049  1.486  knakahar 			}
   6050  1.486  knakahar 			mask |= ICR_OTHER;
   6051  1.486  knakahar 			CSR_WRITE(sc, WMREG_EIAC_82574, mask);
   6052  1.486  knakahar 			CSR_WRITE(sc, WMREG_IMS, mask | ICR_LSC);
   6053  1.335   msaitoh 			break;
   6054  1.335   msaitoh 		default:
   6055  1.364  knakahar 			if (sc->sc_type == WM_T_82575) {
   6056  1.364  knakahar 				mask = 0;
   6057  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   6058  1.405  knakahar 					wmq = &sc->sc_queue[i];
   6059  1.405  knakahar 					mask |= EITR_TX_QUEUE(wmq->wmq_id);
   6060  1.405  knakahar 					mask |= EITR_RX_QUEUE(wmq->wmq_id);
   6061  1.364  knakahar 				}
   6062  1.364  knakahar 				mask |= EITR_OTHER;
   6063  1.364  knakahar 			} else {
   6064  1.364  knakahar 				mask = 0;
   6065  1.405  knakahar 				for (i = 0; i < sc->sc_nqueues; i++) {
   6066  1.405  knakahar 					wmq = &sc->sc_queue[i];
   6067  1.405  knakahar 					mask |= 1 << wmq->wmq_intr_idx;
   6068  1.364  knakahar 				}
   6069  1.364  knakahar 				mask |= 1 << sc->sc_link_intr_idx;
   6070  1.364  knakahar 			}
   6071  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, mask);
   6072  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAM, mask);
   6073  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMS, mask);
   6074  1.335   msaitoh 			CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
   6075  1.335   msaitoh 			break;
   6076  1.335   msaitoh 		}
   6077  1.335   msaitoh 	} else
   6078  1.335   msaitoh 		CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   6079  1.232    bouyer 
   6080  1.281   msaitoh 	/* Set up the inter-packet gap. */
   6081  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   6082  1.232    bouyer 
   6083  1.281   msaitoh 	if (sc->sc_type >= WM_T_82543) {
   6084  1.491  knakahar 		for (int qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   6085  1.491  knakahar 			struct wm_queue *wmq = &sc->sc_queue[qidx];
   6086  1.491  knakahar 			wm_itrs_writereg(sc, wmq);
   6087  1.491  knakahar 		}
   6088  1.491  knakahar 		/*
   6089  1.491  knakahar 		 * Link interrupts occur much less than TX
   6090  1.491  knakahar 		 * interrupts and RX interrupts. So, we don't
   6091  1.491  knakahar 		 * tune EINTR(WM_MSIX_LINKINTR_IDX) value like
   6092  1.491  knakahar 		 * FreeBSD's if_igb.
   6093  1.491  knakahar 		 */
   6094  1.281   msaitoh 	}
   6095  1.232    bouyer 
   6096  1.281   msaitoh 	/* Set the VLAN ethernetype. */
   6097  1.281   msaitoh 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   6098  1.232    bouyer 
   6099  1.281   msaitoh 	/*
   6100  1.281   msaitoh 	 * Set up the transmit control register; we start out with
   6101  1.281   msaitoh 	 * a collision distance suitable for FDX, but update it whe
   6102  1.281   msaitoh 	 * we resolve the media type.
   6103  1.281   msaitoh 	 */
   6104  1.281   msaitoh 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
   6105  1.281   msaitoh 	    | TCTL_CT(TX_COLLISION_THRESHOLD)
   6106  1.281   msaitoh 	    | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   6107  1.281   msaitoh 	if (sc->sc_type >= WM_T_82571)
   6108  1.281   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   6109  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   6110  1.232    bouyer 
   6111  1.281   msaitoh 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   6112  1.281   msaitoh 		/* Write TDT after TCTL.EN is set. See the document. */
   6113  1.361  knakahar 		CSR_WRITE(sc, WMREG_TDT(0), 0);
   6114  1.232    bouyer 	}
   6115  1.232    bouyer 
   6116  1.281   msaitoh 	if (sc->sc_type == WM_T_80003) {
   6117  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_TCTL_EXT);
   6118  1.281   msaitoh 		reg &= ~TCTL_EXT_GCEX_MASK;
   6119  1.281   msaitoh 		reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
   6120  1.281   msaitoh 		CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
   6121  1.272     ozaki 	}
   6122  1.272     ozaki 
   6123  1.281   msaitoh 	/* Set the media. */
   6124  1.281   msaitoh 	if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
   6125  1.281   msaitoh 		goto out;
   6126  1.281   msaitoh 
   6127  1.281   msaitoh 	/* Configure for OS presence */
   6128  1.281   msaitoh 	wm_init_manageability(sc);
   6129  1.232    bouyer 
   6130  1.281   msaitoh 	/*
   6131  1.582   msaitoh 	 * Set up the receive control register; we actually program the
   6132  1.582   msaitoh 	 * register when we set the receive filter. Use multicast address
   6133  1.582   msaitoh 	 * offset type 0.
   6134  1.281   msaitoh 	 *
   6135  1.582   msaitoh 	 * Only the i82544 has the ability to strip the incoming CRC, so we
   6136  1.582   msaitoh 	 * don't enable that feature.
   6137  1.281   msaitoh 	 */
   6138  1.281   msaitoh 	sc->sc_mchash_type = 0;
   6139  1.281   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   6140  1.610   msaitoh 	    | __SHIFTIN(sc->sc_mchash_type, RCTL_MO);
   6141  1.281   msaitoh 
   6142  1.281   msaitoh 	/*
   6143  1.466  knakahar 	 * 82574 use one buffer extended Rx descriptor.
   6144  1.466  knakahar 	 */
   6145  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   6146  1.466  knakahar 		sc->sc_rctl |= RCTL_DTYP_ONEBUF;
   6147  1.466  knakahar 
   6148  1.466  knakahar 	/*
   6149  1.281   msaitoh 	 * The I350 has a bug where it always strips the CRC whether
   6150  1.281   msaitoh 	 * asked to or not. So ask for stripped CRC here and cope in rxeof
   6151  1.281   msaitoh 	 */
   6152  1.281   msaitoh 	if ((sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   6153  1.281   msaitoh 	    || (sc->sc_type == WM_T_I210))
   6154  1.281   msaitoh 		sc->sc_rctl |= RCTL_SECRC;
   6155  1.281   msaitoh 
   6156  1.614   msaitoh 	if (((ec->ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
   6157  1.281   msaitoh 	    && (ifp->if_mtu > ETHERMTU)) {
   6158  1.281   msaitoh 		sc->sc_rctl |= RCTL_LPE;
   6159  1.281   msaitoh 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   6160  1.281   msaitoh 			CSR_WRITE(sc, WMREG_RLPML, ETHER_MAX_LEN_JUMBO);
   6161  1.281   msaitoh 	}
   6162  1.281   msaitoh 
   6163  1.595   msaitoh 	if (MCLBYTES == 2048)
   6164  1.281   msaitoh 		sc->sc_rctl |= RCTL_2k;
   6165  1.595   msaitoh 	else {
   6166  1.281   msaitoh 		if (sc->sc_type >= WM_T_82543) {
   6167  1.281   msaitoh 			switch (MCLBYTES) {
   6168  1.281   msaitoh 			case 4096:
   6169  1.281   msaitoh 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   6170  1.281   msaitoh 				break;
   6171  1.281   msaitoh 			case 8192:
   6172  1.281   msaitoh 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   6173  1.281   msaitoh 				break;
   6174  1.281   msaitoh 			case 16384:
   6175  1.281   msaitoh 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   6176  1.281   msaitoh 				break;
   6177  1.281   msaitoh 			default:
   6178  1.281   msaitoh 				panic("wm_init: MCLBYTES %d unsupported",
   6179  1.281   msaitoh 				    MCLBYTES);
   6180  1.281   msaitoh 				break;
   6181  1.281   msaitoh 			}
   6182  1.595   msaitoh 		} else
   6183  1.595   msaitoh 			panic("wm_init: i82542 requires MCLBYTES = 2048");
   6184  1.281   msaitoh 	}
   6185  1.281   msaitoh 
   6186  1.281   msaitoh 	/* Enable ECC */
   6187  1.281   msaitoh 	switch (sc->sc_type) {
   6188  1.281   msaitoh 	case WM_T_82571:
   6189  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_PBA_ECC);
   6190  1.281   msaitoh 		reg |= PBA_ECC_CORR_EN;
   6191  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PBA_ECC, reg);
   6192  1.281   msaitoh 		break;
   6193  1.281   msaitoh 	case WM_T_PCH_LPT:
   6194  1.392   msaitoh 	case WM_T_PCH_SPT:
   6195  1.570   msaitoh 	case WM_T_PCH_CNP:
   6196  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_PBECCSTS);
   6197  1.281   msaitoh 		reg |= PBECCSTS_UNCORR_ECC_ENABLE;
   6198  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PBECCSTS, reg);
   6199  1.281   msaitoh 
   6200  1.444   msaitoh 		sc->sc_ctrl |= CTRL_MEHE;
   6201  1.444   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   6202  1.281   msaitoh 		break;
   6203  1.281   msaitoh 	default:
   6204  1.281   msaitoh 		break;
   6205  1.232    bouyer 	}
   6206  1.281   msaitoh 
   6207  1.548   msaitoh 	/*
   6208  1.548   msaitoh 	 * Set the receive filter.
   6209  1.548   msaitoh 	 *
   6210  1.548   msaitoh 	 * For 82575 and 82576, the RX descriptors must be initialized after
   6211  1.548   msaitoh 	 * the setting of RCTL.EN in wm_set_filter()
   6212  1.548   msaitoh 	 */
   6213  1.548   msaitoh 	wm_set_filter(sc);
   6214  1.548   msaitoh 
   6215  1.281   msaitoh 	/* On 575 and later set RDT only if RX enabled */
   6216  1.362  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   6217  1.364  knakahar 		int qidx;
   6218  1.405  knakahar 		for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   6219  1.405  knakahar 			struct wm_rxqueue *rxq = &sc->sc_queue[qidx].wmq_rxq;
   6220  1.364  knakahar 			for (i = 0; i < WM_NRXDESC; i++) {
   6221  1.413     skrll 				mutex_enter(rxq->rxq_lock);
   6222  1.364  knakahar 				wm_init_rxdesc(rxq, i);
   6223  1.413     skrll 				mutex_exit(rxq->rxq_lock);
   6224  1.364  knakahar 
   6225  1.364  knakahar 			}
   6226  1.364  knakahar 		}
   6227  1.362  knakahar 	}
   6228  1.281   msaitoh 
   6229  1.537  knakahar 	wm_unset_stopping_flags(sc);
   6230  1.281   msaitoh 
   6231  1.281   msaitoh 	/* Start the one second link check clock. */
   6232  1.281   msaitoh 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   6233  1.281   msaitoh 
   6234  1.281   msaitoh 	/* ...all done! */
   6235  1.281   msaitoh 	ifp->if_flags |= IFF_RUNNING;
   6236  1.281   msaitoh 	ifp->if_flags &= ~IFF_OACTIVE;
   6237  1.281   msaitoh 
   6238  1.281   msaitoh  out:
   6239  1.614   msaitoh 	/* Save last flags for the callback */
   6240  1.281   msaitoh 	sc->sc_if_flags = ifp->if_flags;
   6241  1.614   msaitoh 	sc->sc_ec_capenable = ec->ec_capenable;
   6242  1.281   msaitoh 	if (error)
   6243  1.281   msaitoh 		log(LOG_ERR, "%s: interface not running\n",
   6244  1.281   msaitoh 		    device_xname(sc->sc_dev));
   6245  1.281   msaitoh 	return error;
   6246  1.232    bouyer }
   6247  1.232    bouyer 
   6248  1.232    bouyer /*
   6249  1.281   msaitoh  * wm_stop:		[ifnet interface function]
   6250    1.1   thorpej  *
   6251  1.281   msaitoh  *	Stop transmission on the interface.
   6252    1.1   thorpej  */
   6253   1.47   thorpej static void
   6254  1.281   msaitoh wm_stop(struct ifnet *ifp, int disable)
   6255    1.1   thorpej {
   6256    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   6257    1.1   thorpej 
   6258  1.357  knakahar 	WM_CORE_LOCK(sc);
   6259  1.281   msaitoh 	wm_stop_locked(ifp, disable);
   6260  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   6261    1.1   thorpej }
   6262    1.1   thorpej 
   6263  1.281   msaitoh static void
   6264  1.281   msaitoh wm_stop_locked(struct ifnet *ifp, int disable)
   6265  1.213   msaitoh {
   6266  1.213   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   6267  1.281   msaitoh 	struct wm_txsoft *txs;
   6268  1.364  knakahar 	int i, qidx;
   6269  1.281   msaitoh 
   6270  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   6271  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   6272  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   6273  1.281   msaitoh 
   6274  1.537  knakahar 	wm_set_stopping_flags(sc);
   6275  1.272     ozaki 
   6276  1.281   msaitoh 	/* Stop the one second clock. */
   6277  1.281   msaitoh 	callout_stop(&sc->sc_tick_ch);
   6278  1.213   msaitoh 
   6279  1.281   msaitoh 	/* Stop the 82547 Tx FIFO stall check timer. */
   6280  1.281   msaitoh 	if (sc->sc_type == WM_T_82547)
   6281  1.281   msaitoh 		callout_stop(&sc->sc_txfifo_ch);
   6282  1.217    dyoung 
   6283  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII) {
   6284  1.281   msaitoh 		/* Down the MII. */
   6285  1.281   msaitoh 		mii_down(&sc->sc_mii);
   6286  1.281   msaitoh 	} else {
   6287  1.281   msaitoh #if 0
   6288  1.281   msaitoh 		/* Should we clear PHY's status properly? */
   6289  1.281   msaitoh 		wm_reset(sc);
   6290  1.281   msaitoh #endif
   6291  1.272     ozaki 	}
   6292  1.213   msaitoh 
   6293  1.281   msaitoh 	/* Stop the transmit and receive processes. */
   6294  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, 0);
   6295  1.281   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, 0);
   6296  1.281   msaitoh 	sc->sc_rctl &= ~RCTL_EN;
   6297  1.281   msaitoh 
   6298  1.281   msaitoh 	/*
   6299  1.281   msaitoh 	 * Clear the interrupt mask to ensure the device cannot assert its
   6300  1.281   msaitoh 	 * interrupt line.
   6301  1.335   msaitoh 	 * Clear sc->sc_icr to ensure wm_intr_legacy() makes no attempt to
   6302  1.335   msaitoh 	 * service any currently pending or shared interrupt.
   6303  1.281   msaitoh 	 */
   6304  1.281   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   6305  1.281   msaitoh 	sc->sc_icr = 0;
   6306  1.502  knakahar 	if (wm_is_using_msix(sc)) {
   6307  1.335   msaitoh 		if (sc->sc_type != WM_T_82574) {
   6308  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIMC, 0xffffffffU);
   6309  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC, 0);
   6310  1.335   msaitoh 		} else
   6311  1.335   msaitoh 			CSR_WRITE(sc, WMREG_EIAC_82574, 0);
   6312  1.335   msaitoh 	}
   6313  1.281   msaitoh 
   6314  1.281   msaitoh 	/* Release any queued transmit buffers. */
   6315  1.405  knakahar 	for (qidx = 0; qidx < sc->sc_nqueues; qidx++) {
   6316  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[qidx];
   6317  1.405  knakahar 		struct wm_txqueue *txq = &wmq->wmq_txq;
   6318  1.413     skrll 		mutex_enter(txq->txq_lock);
   6319  1.576   msaitoh 		txq->txq_sending = false; /* ensure watchdog disabled */
   6320  1.364  knakahar 		for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   6321  1.364  knakahar 			txs = &txq->txq_soft[i];
   6322  1.364  knakahar 			if (txs->txs_mbuf != NULL) {
   6323  1.388   msaitoh 				bus_dmamap_unload(sc->sc_dmat,txs->txs_dmamap);
   6324  1.364  knakahar 				m_freem(txs->txs_mbuf);
   6325  1.364  knakahar 				txs->txs_mbuf = NULL;
   6326  1.364  knakahar 			}
   6327  1.281   msaitoh 		}
   6328  1.413     skrll 		mutex_exit(txq->txq_lock);
   6329  1.281   msaitoh 	}
   6330  1.217    dyoung 
   6331  1.281   msaitoh 	/* Mark the interface as down and cancel the watchdog timer. */
   6332  1.281   msaitoh 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   6333  1.213   msaitoh 
   6334  1.357  knakahar 	if (disable) {
   6335  1.405  knakahar 		for (i = 0; i < sc->sc_nqueues; i++) {
   6336  1.405  knakahar 			struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   6337  1.413     skrll 			mutex_enter(rxq->rxq_lock);
   6338  1.364  knakahar 			wm_rxdrain(rxq);
   6339  1.413     skrll 			mutex_exit(rxq->rxq_lock);
   6340  1.364  knakahar 		}
   6341  1.357  knakahar 	}
   6342  1.272     ozaki 
   6343  1.281   msaitoh #if 0 /* notyet */
   6344  1.281   msaitoh 	if (sc->sc_type >= WM_T_82544)
   6345  1.281   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   6346  1.281   msaitoh #endif
   6347  1.213   msaitoh }
   6348  1.213   msaitoh 
   6349   1.47   thorpej static void
   6350  1.281   msaitoh wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   6351    1.1   thorpej {
   6352  1.281   msaitoh 	struct mbuf *m;
   6353    1.1   thorpej 	int i;
   6354    1.1   thorpej 
   6355  1.281   msaitoh 	log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
   6356  1.281   msaitoh 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   6357  1.281   msaitoh 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   6358  1.281   msaitoh 		    "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
   6359  1.281   msaitoh 		    m->m_data, m->m_len, m->m_flags);
   6360  1.281   msaitoh 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
   6361  1.281   msaitoh 	    i, i == 1 ? "" : "s");
   6362  1.281   msaitoh }
   6363  1.272     ozaki 
   6364  1.281   msaitoh /*
   6365  1.281   msaitoh  * wm_82547_txfifo_stall:
   6366  1.281   msaitoh  *
   6367  1.281   msaitoh  *	Callout used to wait for the 82547 Tx FIFO to drain,
   6368  1.281   msaitoh  *	reset the FIFO pointers, and restart packet transmission.
   6369  1.281   msaitoh  */
   6370  1.281   msaitoh static void
   6371  1.281   msaitoh wm_82547_txfifo_stall(void *arg)
   6372  1.281   msaitoh {
   6373  1.281   msaitoh 	struct wm_softc *sc = arg;
   6374  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6375    1.1   thorpej 
   6376  1.413     skrll 	mutex_enter(txq->txq_lock);
   6377    1.1   thorpej 
   6378  1.429  knakahar 	if (txq->txq_stopping)
   6379  1.281   msaitoh 		goto out;
   6380    1.1   thorpej 
   6381  1.356  knakahar 	if (txq->txq_fifo_stall) {
   6382  1.361  knakahar 		if (CSR_READ(sc, WMREG_TDT(0)) == CSR_READ(sc, WMREG_TDH(0)) &&
   6383  1.281   msaitoh 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   6384  1.281   msaitoh 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   6385  1.281   msaitoh 			/*
   6386  1.281   msaitoh 			 * Packets have drained.  Stop transmitter, reset
   6387  1.281   msaitoh 			 * FIFO pointers, restart transmitter, and kick
   6388  1.281   msaitoh 			 * the packet queue.
   6389  1.281   msaitoh 			 */
   6390  1.281   msaitoh 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   6391  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   6392  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFT, txq->txq_fifo_addr);
   6393  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFH, txq->txq_fifo_addr);
   6394  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFTS, txq->txq_fifo_addr);
   6395  1.356  knakahar 			CSR_WRITE(sc, WMREG_TDFHS, txq->txq_fifo_addr);
   6396  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   6397  1.281   msaitoh 			CSR_WRITE_FLUSH(sc);
   6398    1.1   thorpej 
   6399  1.356  knakahar 			txq->txq_fifo_head = 0;
   6400  1.356  knakahar 			txq->txq_fifo_stall = 0;
   6401  1.281   msaitoh 			wm_start_locked(&sc->sc_ethercom.ec_if);
   6402  1.281   msaitoh 		} else {
   6403  1.281   msaitoh 			/*
   6404  1.281   msaitoh 			 * Still waiting for packets to drain; try again in
   6405  1.281   msaitoh 			 * another tick.
   6406  1.281   msaitoh 			 */
   6407  1.281   msaitoh 			callout_schedule(&sc->sc_txfifo_ch, 1);
   6408   1.20   thorpej 		}
   6409  1.281   msaitoh 	}
   6410    1.1   thorpej 
   6411  1.281   msaitoh out:
   6412  1.413     skrll 	mutex_exit(txq->txq_lock);
   6413  1.281   msaitoh }
   6414    1.1   thorpej 
   6415  1.281   msaitoh /*
   6416  1.281   msaitoh  * wm_82547_txfifo_bugchk:
   6417  1.281   msaitoh  *
   6418  1.281   msaitoh  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   6419  1.281   msaitoh  *	prevent enqueueing a packet that would wrap around the end
   6420  1.281   msaitoh  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   6421  1.281   msaitoh  *
   6422  1.281   msaitoh  *	We do this by checking the amount of space before the end
   6423  1.582   msaitoh  *	of the Tx FIFO buffer. If the packet will not fit, we "stall"
   6424  1.281   msaitoh  *	the Tx FIFO, wait for all remaining packets to drain, reset
   6425  1.281   msaitoh  *	the internal FIFO pointers to the beginning, and restart
   6426  1.281   msaitoh  *	transmission on the interface.
   6427  1.281   msaitoh  */
   6428  1.281   msaitoh #define	WM_FIFO_HDR		0x10
   6429  1.281   msaitoh #define	WM_82547_PAD_LEN	0x3e0
   6430  1.281   msaitoh static int
   6431  1.281   msaitoh wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   6432  1.281   msaitoh {
   6433  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   6434  1.356  knakahar 	int space = txq->txq_fifo_size - txq->txq_fifo_head;
   6435  1.281   msaitoh 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   6436    1.1   thorpej 
   6437  1.281   msaitoh 	/* Just return if already stalled. */
   6438  1.356  knakahar 	if (txq->txq_fifo_stall)
   6439  1.281   msaitoh 		return 1;
   6440    1.1   thorpej 
   6441  1.281   msaitoh 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   6442  1.281   msaitoh 		/* Stall only occurs in half-duplex mode. */
   6443  1.281   msaitoh 		goto send_packet;
   6444  1.281   msaitoh 	}
   6445    1.1   thorpej 
   6446  1.281   msaitoh 	if (len >= WM_82547_PAD_LEN + space) {
   6447  1.356  knakahar 		txq->txq_fifo_stall = 1;
   6448  1.281   msaitoh 		callout_schedule(&sc->sc_txfifo_ch, 1);
   6449  1.281   msaitoh 		return 1;
   6450    1.1   thorpej 	}
   6451    1.1   thorpej 
   6452  1.281   msaitoh  send_packet:
   6453  1.356  knakahar 	txq->txq_fifo_head += len;
   6454  1.356  knakahar 	if (txq->txq_fifo_head >= txq->txq_fifo_size)
   6455  1.356  knakahar 		txq->txq_fifo_head -= txq->txq_fifo_size;
   6456    1.1   thorpej 
   6457  1.281   msaitoh 	return 0;
   6458    1.1   thorpej }
   6459    1.1   thorpej 
   6460  1.353  knakahar static int
   6461  1.362  knakahar wm_alloc_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
   6462  1.354  knakahar {
   6463  1.354  knakahar 	int error;
   6464  1.354  knakahar 
   6465  1.354  knakahar 	/*
   6466  1.354  knakahar 	 * Allocate the control data structures, and create and load the
   6467  1.354  knakahar 	 * DMA map for it.
   6468  1.354  knakahar 	 *
   6469  1.354  knakahar 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   6470  1.354  knakahar 	 * memory.  So must Rx descriptors.  We simplify by allocating
   6471  1.354  knakahar 	 * both sets within the same 4G segment.
   6472  1.354  knakahar 	 */
   6473  1.399  knakahar 	if (sc->sc_type < WM_T_82544)
   6474  1.356  knakahar 		WM_NTXDESC(txq) = WM_NTXDESC_82542;
   6475  1.399  knakahar 	else
   6476  1.356  knakahar 		WM_NTXDESC(txq) = WM_NTXDESC_82544;
   6477  1.398  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   6478  1.398  knakahar 		txq->txq_descsize = sizeof(nq_txdesc_t);
   6479  1.398  knakahar 	else
   6480  1.398  knakahar 		txq->txq_descsize = sizeof(wiseman_txdesc_t);
   6481  1.354  knakahar 
   6482  1.399  knakahar 	if ((error = bus_dmamem_alloc(sc->sc_dmat, WM_TXDESCS_SIZE(txq),
   6483  1.388   msaitoh 		    PAGE_SIZE, (bus_size_t) 0x100000000ULL, &txq->txq_desc_seg,
   6484  1.388   msaitoh 		    1, &txq->txq_desc_rseg, 0)) != 0) {
   6485  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   6486  1.354  knakahar 		    "unable to allocate TX control data, error = %d\n",
   6487  1.354  knakahar 		    error);
   6488  1.354  knakahar 		goto fail_0;
   6489  1.354  knakahar 	}
   6490  1.354  knakahar 
   6491  1.356  knakahar 	if ((error = bus_dmamem_map(sc->sc_dmat, &txq->txq_desc_seg,
   6492  1.399  knakahar 		    txq->txq_desc_rseg, WM_TXDESCS_SIZE(txq),
   6493  1.356  knakahar 		    (void **)&txq->txq_descs_u, BUS_DMA_COHERENT)) != 0) {
   6494  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   6495  1.354  knakahar 		    "unable to map TX control data, error = %d\n", error);
   6496  1.354  knakahar 		goto fail_1;
   6497  1.354  knakahar 	}
   6498  1.354  knakahar 
   6499  1.399  knakahar 	if ((error = bus_dmamap_create(sc->sc_dmat, WM_TXDESCS_SIZE(txq), 1,
   6500  1.399  knakahar 		    WM_TXDESCS_SIZE(txq), 0, 0, &txq->txq_desc_dmamap)) != 0) {
   6501  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   6502  1.354  knakahar 		    "unable to create TX control data DMA map, error = %d\n",
   6503  1.354  knakahar 		    error);
   6504  1.354  knakahar 		goto fail_2;
   6505  1.354  knakahar 	}
   6506  1.354  knakahar 
   6507  1.356  knakahar 	if ((error = bus_dmamap_load(sc->sc_dmat, txq->txq_desc_dmamap,
   6508  1.399  knakahar 		    txq->txq_descs_u, WM_TXDESCS_SIZE(txq), NULL, 0)) != 0) {
   6509  1.354  knakahar 		aprint_error_dev(sc->sc_dev,
   6510  1.354  knakahar 		    "unable to load TX control data DMA map, error = %d\n",
   6511  1.354  knakahar 		    error);
   6512  1.354  knakahar 		goto fail_3;
   6513  1.354  knakahar 	}
   6514  1.354  knakahar 
   6515  1.354  knakahar 	return 0;
   6516  1.354  knakahar 
   6517  1.354  knakahar  fail_3:
   6518  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
   6519  1.354  knakahar  fail_2:
   6520  1.356  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
   6521  1.399  knakahar 	    WM_TXDESCS_SIZE(txq));
   6522  1.354  knakahar  fail_1:
   6523  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
   6524  1.354  knakahar  fail_0:
   6525  1.354  knakahar 	return error;
   6526  1.354  knakahar }
   6527  1.354  knakahar 
   6528  1.354  knakahar static void
   6529  1.362  knakahar wm_free_tx_descs(struct wm_softc *sc, struct wm_txqueue *txq)
   6530  1.354  knakahar {
   6531  1.354  knakahar 
   6532  1.356  knakahar 	bus_dmamap_unload(sc->sc_dmat, txq->txq_desc_dmamap);
   6533  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, txq->txq_desc_dmamap);
   6534  1.356  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)txq->txq_descs_u,
   6535  1.399  knakahar 	    WM_TXDESCS_SIZE(txq));
   6536  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &txq->txq_desc_seg, txq->txq_desc_rseg);
   6537  1.354  knakahar }
   6538  1.354  knakahar 
   6539  1.354  knakahar static int
   6540  1.362  knakahar wm_alloc_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
   6541  1.353  knakahar {
   6542  1.353  knakahar 	int error;
   6543  1.466  knakahar 	size_t rxq_descs_size;
   6544  1.353  knakahar 
   6545  1.353  knakahar 	/*
   6546  1.353  knakahar 	 * Allocate the control data structures, and create and load the
   6547  1.353  knakahar 	 * DMA map for it.
   6548  1.353  knakahar 	 *
   6549  1.353  knakahar 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   6550  1.353  knakahar 	 * memory.  So must Rx descriptors.  We simplify by allocating
   6551  1.353  knakahar 	 * both sets within the same 4G segment.
   6552  1.353  knakahar 	 */
   6553  1.466  knakahar 	rxq->rxq_ndesc = WM_NRXDESC;
   6554  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   6555  1.466  knakahar 		rxq->rxq_descsize = sizeof(ext_rxdesc_t);
   6556  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   6557  1.466  knakahar 		rxq->rxq_descsize = sizeof(nq_rxdesc_t);
   6558  1.466  knakahar 	else
   6559  1.466  knakahar 		rxq->rxq_descsize = sizeof(wiseman_rxdesc_t);
   6560  1.466  knakahar 	rxq_descs_size = rxq->rxq_descsize * rxq->rxq_ndesc;
   6561  1.466  knakahar 
   6562  1.466  knakahar 	if ((error = bus_dmamem_alloc(sc->sc_dmat, rxq_descs_size,
   6563  1.388   msaitoh 		    PAGE_SIZE, (bus_size_t) 0x100000000ULL, &rxq->rxq_desc_seg,
   6564  1.388   msaitoh 		    1, &rxq->rxq_desc_rseg, 0)) != 0) {
   6565  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   6566  1.354  knakahar 		    "unable to allocate RX control data, error = %d\n",
   6567  1.353  knakahar 		    error);
   6568  1.353  knakahar 		goto fail_0;
   6569  1.353  knakahar 	}
   6570  1.353  knakahar 
   6571  1.356  knakahar 	if ((error = bus_dmamem_map(sc->sc_dmat, &rxq->rxq_desc_seg,
   6572  1.466  knakahar 		    rxq->rxq_desc_rseg, rxq_descs_size,
   6573  1.466  knakahar 		    (void **)&rxq->rxq_descs_u, BUS_DMA_COHERENT)) != 0) {
   6574  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   6575  1.354  knakahar 		    "unable to map RX control data, error = %d\n", error);
   6576  1.353  knakahar 		goto fail_1;
   6577  1.353  knakahar 	}
   6578  1.353  knakahar 
   6579  1.466  knakahar 	if ((error = bus_dmamap_create(sc->sc_dmat, rxq_descs_size, 1,
   6580  1.466  knakahar 		    rxq_descs_size, 0, 0, &rxq->rxq_desc_dmamap)) != 0) {
   6581  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   6582  1.354  knakahar 		    "unable to create RX control data DMA map, error = %d\n",
   6583  1.353  knakahar 		    error);
   6584  1.353  knakahar 		goto fail_2;
   6585  1.353  knakahar 	}
   6586  1.353  knakahar 
   6587  1.356  knakahar 	if ((error = bus_dmamap_load(sc->sc_dmat, rxq->rxq_desc_dmamap,
   6588  1.466  knakahar 		    rxq->rxq_descs_u, rxq_descs_size, NULL, 0)) != 0) {
   6589  1.353  knakahar 		aprint_error_dev(sc->sc_dev,
   6590  1.354  knakahar 		    "unable to load RX control data DMA map, error = %d\n",
   6591  1.353  knakahar 		    error);
   6592  1.353  knakahar 		goto fail_3;
   6593  1.353  knakahar 	}
   6594  1.353  knakahar 
   6595  1.353  knakahar 	return 0;
   6596  1.353  knakahar 
   6597  1.353  knakahar  fail_3:
   6598  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
   6599  1.353  knakahar  fail_2:
   6600  1.466  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs_u,
   6601  1.466  knakahar 	    rxq_descs_size);
   6602  1.353  knakahar  fail_1:
   6603  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
   6604  1.353  knakahar  fail_0:
   6605  1.353  knakahar 	return error;
   6606  1.353  knakahar }
   6607  1.353  knakahar 
   6608  1.353  knakahar static void
   6609  1.362  knakahar wm_free_rx_descs(struct wm_softc *sc, struct wm_rxqueue *rxq)
   6610  1.353  knakahar {
   6611  1.353  knakahar 
   6612  1.356  knakahar 	bus_dmamap_unload(sc->sc_dmat, rxq->rxq_desc_dmamap);
   6613  1.356  knakahar 	bus_dmamap_destroy(sc->sc_dmat, rxq->rxq_desc_dmamap);
   6614  1.466  knakahar 	bus_dmamem_unmap(sc->sc_dmat, (void *)rxq->rxq_descs_u,
   6615  1.466  knakahar 	    rxq->rxq_descsize * rxq->rxq_ndesc);
   6616  1.356  knakahar 	bus_dmamem_free(sc->sc_dmat, &rxq->rxq_desc_seg, rxq->rxq_desc_rseg);
   6617  1.353  knakahar }
   6618  1.353  knakahar 
   6619  1.354  knakahar 
   6620  1.353  knakahar static int
   6621  1.362  knakahar wm_alloc_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
   6622  1.353  knakahar {
   6623  1.353  knakahar 	int i, error;
   6624  1.353  knakahar 
   6625  1.353  knakahar 	/* Create the transmit buffer DMA maps. */
   6626  1.356  knakahar 	WM_TXQUEUELEN(txq) =
   6627  1.353  knakahar 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   6628  1.353  knakahar 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   6629  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   6630  1.353  knakahar 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   6631  1.353  knakahar 			    WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   6632  1.356  knakahar 			    &txq->txq_soft[i].txs_dmamap)) != 0) {
   6633  1.353  knakahar 			aprint_error_dev(sc->sc_dev,
   6634  1.353  knakahar 			    "unable to create Tx DMA map %d, error = %d\n",
   6635  1.353  knakahar 			    i, error);
   6636  1.353  knakahar 			goto fail;
   6637  1.353  knakahar 		}
   6638  1.353  knakahar 	}
   6639  1.353  knakahar 
   6640  1.353  knakahar 	return 0;
   6641  1.353  knakahar 
   6642  1.353  knakahar  fail:
   6643  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   6644  1.356  knakahar 		if (txq->txq_soft[i].txs_dmamap != NULL)
   6645  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   6646  1.356  knakahar 			    txq->txq_soft[i].txs_dmamap);
   6647  1.353  knakahar 	}
   6648  1.353  knakahar 	return error;
   6649  1.353  knakahar }
   6650  1.353  knakahar 
   6651  1.353  knakahar static void
   6652  1.362  knakahar wm_free_tx_buffer(struct wm_softc *sc, struct wm_txqueue *txq)
   6653  1.353  knakahar {
   6654  1.353  knakahar 	int i;
   6655  1.353  knakahar 
   6656  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++) {
   6657  1.356  knakahar 		if (txq->txq_soft[i].txs_dmamap != NULL)
   6658  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   6659  1.356  knakahar 			    txq->txq_soft[i].txs_dmamap);
   6660  1.353  knakahar 	}
   6661  1.353  knakahar }
   6662  1.353  knakahar 
   6663  1.353  knakahar static int
   6664  1.362  knakahar wm_alloc_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
   6665  1.353  knakahar {
   6666  1.353  knakahar 	int i, error;
   6667  1.353  knakahar 
   6668  1.353  knakahar 	/* Create the receive buffer DMA maps. */
   6669  1.466  knakahar 	for (i = 0; i < rxq->rxq_ndesc; i++) {
   6670  1.353  knakahar 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   6671  1.353  knakahar 			    MCLBYTES, 0, 0,
   6672  1.356  knakahar 			    &rxq->rxq_soft[i].rxs_dmamap)) != 0) {
   6673  1.353  knakahar 			aprint_error_dev(sc->sc_dev,
   6674  1.353  knakahar 			    "unable to create Rx DMA map %d error = %d\n",
   6675  1.353  knakahar 			    i, error);
   6676  1.353  knakahar 			goto fail;
   6677  1.353  knakahar 		}
   6678  1.356  knakahar 		rxq->rxq_soft[i].rxs_mbuf = NULL;
   6679  1.353  knakahar 	}
   6680  1.353  knakahar 
   6681  1.353  knakahar 	return 0;
   6682  1.353  knakahar 
   6683  1.353  knakahar  fail:
   6684  1.466  knakahar 	for (i = 0; i < rxq->rxq_ndesc; i++) {
   6685  1.356  knakahar 		if (rxq->rxq_soft[i].rxs_dmamap != NULL)
   6686  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   6687  1.356  knakahar 			    rxq->rxq_soft[i].rxs_dmamap);
   6688  1.353  knakahar 	}
   6689  1.353  knakahar 	return error;
   6690  1.353  knakahar }
   6691  1.353  knakahar 
   6692  1.353  knakahar static void
   6693  1.362  knakahar wm_free_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
   6694  1.353  knakahar {
   6695  1.353  knakahar 	int i;
   6696  1.353  knakahar 
   6697  1.466  knakahar 	for (i = 0; i < rxq->rxq_ndesc; i++) {
   6698  1.356  knakahar 		if (rxq->rxq_soft[i].rxs_dmamap != NULL)
   6699  1.353  knakahar 			bus_dmamap_destroy(sc->sc_dmat,
   6700  1.356  knakahar 			    rxq->rxq_soft[i].rxs_dmamap);
   6701  1.353  knakahar 	}
   6702  1.353  knakahar }
   6703  1.353  knakahar 
   6704  1.353  knakahar /*
   6705  1.353  knakahar  * wm_alloc_quques:
   6706  1.353  knakahar  *	Allocate {tx,rx}descs and {tx,rx} buffers
   6707  1.353  knakahar  */
   6708  1.353  knakahar static int
   6709  1.353  knakahar wm_alloc_txrx_queues(struct wm_softc *sc)
   6710  1.353  knakahar {
   6711  1.364  knakahar 	int i, error, tx_done, rx_done;
   6712  1.353  knakahar 
   6713  1.405  knakahar 	sc->sc_queue = kmem_zalloc(sizeof(struct wm_queue) * sc->sc_nqueues,
   6714  1.356  knakahar 	    KM_SLEEP);
   6715  1.405  knakahar 	if (sc->sc_queue == NULL) {
   6716  1.405  knakahar 		aprint_error_dev(sc->sc_dev,"unable to allocate wm_queue\n");
   6717  1.356  knakahar 		error = ENOMEM;
   6718  1.356  knakahar 		goto fail_0;
   6719  1.356  knakahar 	}
   6720  1.364  knakahar 
   6721  1.405  knakahar 	/*
   6722  1.405  knakahar 	 * For transmission
   6723  1.405  knakahar 	 */
   6724  1.364  knakahar 	error = 0;
   6725  1.364  knakahar 	tx_done = 0;
   6726  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   6727  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   6728  1.417  knakahar 		int j;
   6729  1.417  knakahar 		const char *xname;
   6730  1.417  knakahar #endif
   6731  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   6732  1.364  knakahar 		txq->txq_sc = sc;
   6733  1.362  knakahar 		txq->txq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   6734  1.408  knakahar 
   6735  1.362  knakahar 		error = wm_alloc_tx_descs(sc, txq);
   6736  1.364  knakahar 		if (error)
   6737  1.364  knakahar 			break;
   6738  1.364  knakahar 		error = wm_alloc_tx_buffer(sc, txq);
   6739  1.364  knakahar 		if (error) {
   6740  1.364  knakahar 			wm_free_tx_descs(sc, txq);
   6741  1.364  knakahar 			break;
   6742  1.364  knakahar 		}
   6743  1.403  knakahar 		txq->txq_interq = pcq_create(WM_TXINTERQSIZE, KM_SLEEP);
   6744  1.403  knakahar 		if (txq->txq_interq == NULL) {
   6745  1.403  knakahar 			wm_free_tx_descs(sc, txq);
   6746  1.403  knakahar 			wm_free_tx_buffer(sc, txq);
   6747  1.403  knakahar 			error = ENOMEM;
   6748  1.403  knakahar 			break;
   6749  1.403  knakahar 		}
   6750  1.417  knakahar 
   6751  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   6752  1.417  knakahar 		xname = device_xname(sc->sc_dev);
   6753  1.417  knakahar 
   6754  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txsstall, txq, i, xname);
   6755  1.417  knakahar 		WM_Q_MISC_EVCNT_ATTACH(txq, txdstall, txq, i, xname);
   6756  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, fifo_stall, txq, i, xname);
   6757  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(txq, txdw, txq, i, xname);
   6758  1.417  knakahar 		WM_Q_INTR_EVCNT_ATTACH(txq, txqe, txq, i, xname);
   6759  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, ipsum, txq, i, xname);
   6760  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, tusum, txq, i, xname);
   6761  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, tusum6, txq, i, xname);
   6762  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, tso, txq, i, xname);
   6763  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, tso6, txq, i, xname);
   6764  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, tsopain, txq, i, xname);
   6765  1.417  knakahar 
   6766  1.417  knakahar 		for (j = 0; j < WM_NTXSEGS; j++) {
   6767  1.417  knakahar 			snprintf(txq->txq_txseg_evcnt_names[j],
   6768  1.417  knakahar 			    sizeof(txq->txq_txseg_evcnt_names[j]), "txq%02dtxseg%d", i, j);
   6769  1.417  knakahar 			evcnt_attach_dynamic(&txq->txq_ev_txseg[j], EVCNT_TYPE_MISC,
   6770  1.417  knakahar 			    NULL, xname, txq->txq_txseg_evcnt_names[j]);
   6771  1.417  knakahar 		}
   6772  1.417  knakahar 
   6773  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, pcqdrop, txq, i, xname);
   6774  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, descdrop, txq, i, xname);
   6775  1.587   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, toomanyseg, txq, i, xname);
   6776  1.587   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, defrag, txq, i, xname);
   6777  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(txq, underrun, txq, i, xname);
   6778  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
   6779  1.417  knakahar 
   6780  1.364  knakahar 		tx_done++;
   6781  1.364  knakahar 	}
   6782  1.353  knakahar 	if (error)
   6783  1.356  knakahar 		goto fail_1;
   6784  1.353  knakahar 
   6785  1.354  knakahar 	/*
   6786  1.354  knakahar 	 * For recieve
   6787  1.354  knakahar 	 */
   6788  1.364  knakahar 	error = 0;
   6789  1.364  knakahar 	rx_done = 0;
   6790  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   6791  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   6792  1.417  knakahar 		const char *xname;
   6793  1.417  knakahar #endif
   6794  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   6795  1.364  knakahar 		rxq->rxq_sc = sc;
   6796  1.362  knakahar 		rxq->rxq_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
   6797  1.414  knakahar 
   6798  1.364  knakahar 		error = wm_alloc_rx_descs(sc, rxq);
   6799  1.364  knakahar 		if (error)
   6800  1.364  knakahar 			break;
   6801  1.356  knakahar 
   6802  1.364  knakahar 		error = wm_alloc_rx_buffer(sc, rxq);
   6803  1.364  knakahar 		if (error) {
   6804  1.364  knakahar 			wm_free_rx_descs(sc, rxq);
   6805  1.364  knakahar 			break;
   6806  1.364  knakahar 		}
   6807  1.354  knakahar 
   6808  1.417  knakahar #ifdef WM_EVENT_COUNTERS
   6809  1.417  knakahar 		xname = device_xname(sc->sc_dev);
   6810  1.417  knakahar 
   6811  1.586   msaitoh 		WM_Q_INTR_EVCNT_ATTACH(rxq, intr, rxq, i, xname);
   6812  1.586   msaitoh 		WM_Q_INTR_EVCNT_ATTACH(rxq, defer, rxq, i, xname);
   6813  1.417  knakahar 
   6814  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(rxq, ipsum, rxq, i, xname);
   6815  1.586   msaitoh 		WM_Q_MISC_EVCNT_ATTACH(rxq, tusum, rxq, i, xname);
   6816  1.417  knakahar #endif /* WM_EVENT_COUNTERS */
   6817  1.417  knakahar 
   6818  1.364  knakahar 		rx_done++;
   6819  1.364  knakahar 	}
   6820  1.353  knakahar 	if (error)
   6821  1.364  knakahar 		goto fail_2;
   6822  1.353  knakahar 
   6823  1.353  knakahar 	return 0;
   6824  1.353  knakahar 
   6825  1.356  knakahar  fail_2:
   6826  1.364  knakahar 	for (i = 0; i < rx_done; i++) {
   6827  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   6828  1.364  knakahar 		wm_free_rx_buffer(sc, rxq);
   6829  1.364  knakahar 		wm_free_rx_descs(sc, rxq);
   6830  1.364  knakahar 		if (rxq->rxq_lock)
   6831  1.364  knakahar 			mutex_obj_free(rxq->rxq_lock);
   6832  1.364  knakahar 	}
   6833  1.356  knakahar  fail_1:
   6834  1.364  knakahar 	for (i = 0; i < tx_done; i++) {
   6835  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   6836  1.403  knakahar 		pcq_destroy(txq->txq_interq);
   6837  1.364  knakahar 		wm_free_tx_buffer(sc, txq);
   6838  1.364  knakahar 		wm_free_tx_descs(sc, txq);
   6839  1.364  knakahar 		if (txq->txq_lock)
   6840  1.364  knakahar 			mutex_obj_free(txq->txq_lock);
   6841  1.364  knakahar 	}
   6842  1.405  knakahar 
   6843  1.405  knakahar 	kmem_free(sc->sc_queue,
   6844  1.405  knakahar 	    sizeof(struct wm_queue) * sc->sc_nqueues);
   6845  1.356  knakahar  fail_0:
   6846  1.353  knakahar 	return error;
   6847  1.353  knakahar }
   6848  1.353  knakahar 
   6849  1.353  knakahar /*
   6850  1.353  knakahar  * wm_free_quques:
   6851  1.353  knakahar  *	Free {tx,rx}descs and {tx,rx} buffers
   6852  1.353  knakahar  */
   6853  1.353  knakahar static void
   6854  1.353  knakahar wm_free_txrx_queues(struct wm_softc *sc)
   6855  1.353  knakahar {
   6856  1.364  knakahar 	int i;
   6857  1.362  knakahar 
   6858  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   6859  1.405  knakahar 		struct wm_rxqueue *rxq = &sc->sc_queue[i].wmq_rxq;
   6860  1.477  knakahar 
   6861  1.477  knakahar #ifdef WM_EVENT_COUNTERS
   6862  1.586   msaitoh 		WM_Q_EVCNT_DETACH(rxq, intr, rxq, i);
   6863  1.586   msaitoh 		WM_Q_EVCNT_DETACH(rxq, defer, rxq, i);
   6864  1.586   msaitoh 		WM_Q_EVCNT_DETACH(rxq, ipsum, rxq, i);
   6865  1.586   msaitoh 		WM_Q_EVCNT_DETACH(rxq, tusum, rxq, i);
   6866  1.477  knakahar #endif /* WM_EVENT_COUNTERS */
   6867  1.477  knakahar 
   6868  1.364  knakahar 		wm_free_rx_buffer(sc, rxq);
   6869  1.364  knakahar 		wm_free_rx_descs(sc, rxq);
   6870  1.364  knakahar 		if (rxq->rxq_lock)
   6871  1.364  knakahar 			mutex_obj_free(rxq->rxq_lock);
   6872  1.364  knakahar 	}
   6873  1.364  knakahar 
   6874  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   6875  1.405  knakahar 		struct wm_txqueue *txq = &sc->sc_queue[i].wmq_txq;
   6876  1.469  knakahar 		struct mbuf *m;
   6877  1.477  knakahar #ifdef WM_EVENT_COUNTERS
   6878  1.477  knakahar 		int j;
   6879  1.477  knakahar 
   6880  1.477  knakahar 		WM_Q_EVCNT_DETACH(txq, txsstall, txq, i);
   6881  1.477  knakahar 		WM_Q_EVCNT_DETACH(txq, txdstall, txq, i);
   6882  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, fifo_stall, txq, i);
   6883  1.477  knakahar 		WM_Q_EVCNT_DETACH(txq, txdw, txq, i);
   6884  1.477  knakahar 		WM_Q_EVCNT_DETACH(txq, txqe, txq, i);
   6885  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, ipsum, txq, i);
   6886  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, tusum, txq, i);
   6887  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, tusum6, txq, i);
   6888  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, tso, txq, i);
   6889  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, tso6, txq, i);
   6890  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, tsopain, txq, i);
   6891  1.477  knakahar 
   6892  1.477  knakahar 		for (j = 0; j < WM_NTXSEGS; j++)
   6893  1.477  knakahar 			evcnt_detach(&txq->txq_ev_txseg[j]);
   6894  1.477  knakahar 
   6895  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, pcqdrop, txq, i);
   6896  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, descdrop, txq, i);
   6897  1.587   msaitoh 		WM_Q_EVCNT_DETACH(txq, toomanyseg, txq, i);
   6898  1.587   msaitoh 		WM_Q_EVCNT_DETACH(txq, defrag, txq, i);
   6899  1.586   msaitoh 		WM_Q_EVCNT_DETACH(txq, underrun, txq, i);
   6900  1.477  knakahar #endif /* WM_EVENT_COUNTERS */
   6901  1.469  knakahar 
   6902  1.469  knakahar 		/* drain txq_interq */
   6903  1.469  knakahar 		while ((m = pcq_get(txq->txq_interq)) != NULL)
   6904  1.469  knakahar 			m_freem(m);
   6905  1.469  knakahar 		pcq_destroy(txq->txq_interq);
   6906  1.469  knakahar 
   6907  1.364  knakahar 		wm_free_tx_buffer(sc, txq);
   6908  1.364  knakahar 		wm_free_tx_descs(sc, txq);
   6909  1.364  knakahar 		if (txq->txq_lock)
   6910  1.364  knakahar 			mutex_obj_free(txq->txq_lock);
   6911  1.364  knakahar 	}
   6912  1.405  knakahar 
   6913  1.405  knakahar 	kmem_free(sc->sc_queue, sizeof(struct wm_queue) * sc->sc_nqueues);
   6914  1.353  knakahar }
   6915  1.353  knakahar 
   6916  1.355  knakahar static void
   6917  1.362  knakahar wm_init_tx_descs(struct wm_softc *sc __unused, struct wm_txqueue *txq)
   6918  1.355  knakahar {
   6919  1.355  knakahar 
   6920  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   6921  1.355  knakahar 
   6922  1.355  knakahar 	/* Initialize the transmit descriptor ring. */
   6923  1.398  knakahar 	memset(txq->txq_descs, 0, WM_TXDESCS_SIZE(txq));
   6924  1.362  knakahar 	wm_cdtxsync(txq, 0, WM_NTXDESC(txq),
   6925  1.388   msaitoh 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   6926  1.356  knakahar 	txq->txq_free = WM_NTXDESC(txq);
   6927  1.356  knakahar 	txq->txq_next = 0;
   6928  1.358  knakahar }
   6929  1.358  knakahar 
   6930  1.358  knakahar static void
   6931  1.405  knakahar wm_init_tx_regs(struct wm_softc *sc, struct wm_queue *wmq,
   6932  1.405  knakahar     struct wm_txqueue *txq)
   6933  1.358  knakahar {
   6934  1.358  knakahar 
   6935  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   6936  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   6937  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   6938  1.355  knakahar 
   6939  1.355  knakahar 	if (sc->sc_type < WM_T_82543) {
   6940  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDBAH, WM_CDTXADDR_HI(txq, 0));
   6941  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDBAL, WM_CDTXADDR_LO(txq, 0));
   6942  1.398  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCS_SIZE(txq));
   6943  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   6944  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   6945  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   6946  1.355  knakahar 	} else {
   6947  1.405  knakahar 		int qid = wmq->wmq_id;
   6948  1.364  knakahar 
   6949  1.364  knakahar 		CSR_WRITE(sc, WMREG_TDBAH(qid), WM_CDTXADDR_HI(txq, 0));
   6950  1.364  knakahar 		CSR_WRITE(sc, WMREG_TDBAL(qid), WM_CDTXADDR_LO(txq, 0));
   6951  1.398  knakahar 		CSR_WRITE(sc, WMREG_TDLEN(qid), WM_TXDESCS_SIZE(txq));
   6952  1.364  knakahar 		CSR_WRITE(sc, WMREG_TDH(qid), 0);
   6953  1.355  knakahar 
   6954  1.355  knakahar 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   6955  1.355  knakahar 			/*
   6956  1.355  knakahar 			 * Don't write TDT before TCTL.EN is set.
   6957  1.355  knakahar 			 * See the document.
   6958  1.355  knakahar 			 */
   6959  1.364  knakahar 			CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_QUEUE_ENABLE
   6960  1.355  knakahar 			    | TXDCTL_PTHRESH(0) | TXDCTL_HTHRESH(0)
   6961  1.355  knakahar 			    | TXDCTL_WTHRESH(0));
   6962  1.355  knakahar 		else {
   6963  1.490  knakahar 			/* XXX should update with AIM? */
   6964  1.490  knakahar 			CSR_WRITE(sc, WMREG_TIDV, wmq->wmq_itr / 4);
   6965  1.355  knakahar 			if (sc->sc_type >= WM_T_82540) {
   6966  1.355  knakahar 				/* should be same */
   6967  1.490  knakahar 				CSR_WRITE(sc, WMREG_TADV, wmq->wmq_itr / 4);
   6968  1.355  knakahar 			}
   6969  1.355  knakahar 
   6970  1.364  knakahar 			CSR_WRITE(sc, WMREG_TDT(qid), 0);
   6971  1.364  knakahar 			CSR_WRITE(sc, WMREG_TXDCTL(qid), TXDCTL_PTHRESH(0) |
   6972  1.355  knakahar 			    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   6973  1.355  knakahar 		}
   6974  1.355  knakahar 	}
   6975  1.355  knakahar }
   6976  1.355  knakahar 
   6977  1.355  knakahar static void
   6978  1.362  knakahar wm_init_tx_buffer(struct wm_softc *sc __unused, struct wm_txqueue *txq)
   6979  1.355  knakahar {
   6980  1.355  knakahar 	int i;
   6981  1.355  knakahar 
   6982  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   6983  1.355  knakahar 
   6984  1.355  knakahar 	/* Initialize the transmit job descriptors. */
   6985  1.356  knakahar 	for (i = 0; i < WM_TXQUEUELEN(txq); i++)
   6986  1.356  knakahar 		txq->txq_soft[i].txs_mbuf = NULL;
   6987  1.356  knakahar 	txq->txq_sfree = WM_TXQUEUELEN(txq);
   6988  1.356  knakahar 	txq->txq_snext = 0;
   6989  1.356  knakahar 	txq->txq_sdirty = 0;
   6990  1.355  knakahar }
   6991  1.355  knakahar 
   6992  1.355  knakahar static void
   6993  1.405  knakahar wm_init_tx_queue(struct wm_softc *sc, struct wm_queue *wmq,
   6994  1.405  knakahar     struct wm_txqueue *txq)
   6995  1.355  knakahar {
   6996  1.355  knakahar 
   6997  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   6998  1.355  knakahar 
   6999  1.355  knakahar 	/*
   7000  1.355  knakahar 	 * Set up some register offsets that are different between
   7001  1.355  knakahar 	 * the i82542 and the i82543 and later chips.
   7002  1.355  knakahar 	 */
   7003  1.388   msaitoh 	if (sc->sc_type < WM_T_82543)
   7004  1.356  knakahar 		txq->txq_tdt_reg = WMREG_OLD_TDT;
   7005  1.388   msaitoh 	else
   7006  1.405  knakahar 		txq->txq_tdt_reg = WMREG_TDT(wmq->wmq_id);
   7007  1.355  knakahar 
   7008  1.362  knakahar 	wm_init_tx_descs(sc, txq);
   7009  1.405  knakahar 	wm_init_tx_regs(sc, wmq, txq);
   7010  1.362  knakahar 	wm_init_tx_buffer(sc, txq);
   7011  1.562  knakahar 
   7012  1.578   msaitoh 	txq->txq_flags = 0; /* Clear WM_TXQ_NO_SPACE */
   7013  1.576   msaitoh 	txq->txq_sending = false;
   7014  1.355  knakahar }
   7015  1.355  knakahar 
   7016  1.355  knakahar static void
   7017  1.405  knakahar wm_init_rx_regs(struct wm_softc *sc, struct wm_queue *wmq,
   7018  1.405  knakahar     struct wm_rxqueue *rxq)
   7019  1.355  knakahar {
   7020  1.355  knakahar 
   7021  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   7022  1.355  knakahar 
   7023  1.355  knakahar 	/*
   7024  1.355  knakahar 	 * Initialize the receive descriptor and receive job
   7025  1.355  knakahar 	 * descriptor rings.
   7026  1.355  knakahar 	 */
   7027  1.355  knakahar 	if (sc->sc_type < WM_T_82543) {
   7028  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(rxq, 0));
   7029  1.356  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(rxq, 0));
   7030  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDLEN0,
   7031  1.466  knakahar 		    rxq->rxq_descsize * rxq->rxq_ndesc);
   7032  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   7033  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   7034  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   7035  1.355  knakahar 
   7036  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   7037  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   7038  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   7039  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   7040  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   7041  1.355  knakahar 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   7042  1.355  knakahar 	} else {
   7043  1.405  knakahar 		int qid = wmq->wmq_id;
   7044  1.364  knakahar 
   7045  1.364  knakahar 		CSR_WRITE(sc, WMREG_RDBAH(qid), WM_CDRXADDR_HI(rxq, 0));
   7046  1.364  knakahar 		CSR_WRITE(sc, WMREG_RDBAL(qid), WM_CDRXADDR_LO(rxq, 0));
   7047  1.573   msaitoh 		CSR_WRITE(sc, WMREG_RDLEN(qid),
   7048  1.573   msaitoh 		    rxq->rxq_descsize * rxq->rxq_ndesc);
   7049  1.355  knakahar 
   7050  1.355  knakahar 		if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   7051  1.355  knakahar 			if (MCLBYTES & ((1 << SRRCTL_BSIZEPKT_SHIFT) - 1))
   7052  1.478  knakahar 				panic("%s: MCLBYTES %d unsupported for 82575 or higher\n", __func__, MCLBYTES);
   7053  1.466  knakahar 
   7054  1.466  knakahar 			/* Currently, support SRRCTL_DESCTYPE_ADV_ONEBUF only. */
   7055  1.466  knakahar 			CSR_WRITE(sc, WMREG_SRRCTL(qid), SRRCTL_DESCTYPE_ADV_ONEBUF
   7056  1.355  knakahar 			    | (MCLBYTES >> SRRCTL_BSIZEPKT_SHIFT));
   7057  1.364  knakahar 			CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_QUEUE_ENABLE
   7058  1.355  knakahar 			    | RXDCTL_PTHRESH(16) | RXDCTL_HTHRESH(8)
   7059  1.355  knakahar 			    | RXDCTL_WTHRESH(1));
   7060  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDH(qid), 0);
   7061  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDT(qid), 0);
   7062  1.355  knakahar 		} else {
   7063  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDH(qid), 0);
   7064  1.364  knakahar 			CSR_WRITE(sc, WMREG_RDT(qid), 0);
   7065  1.490  knakahar 			/* XXX should update with AIM? */
   7066  1.573   msaitoh 			CSR_WRITE(sc, WMREG_RDTR,
   7067  1.573   msaitoh 			    (wmq->wmq_itr / 4) | RDTR_FPD);
   7068  1.368  knakahar 			/* MUST be same */
   7069  1.490  knakahar 			CSR_WRITE(sc, WMREG_RADV, wmq->wmq_itr / 4);
   7070  1.364  knakahar 			CSR_WRITE(sc, WMREG_RXDCTL(qid), RXDCTL_PTHRESH(0) |
   7071  1.358  knakahar 			    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   7072  1.355  knakahar 		}
   7073  1.355  knakahar 	}
   7074  1.355  knakahar }
   7075  1.355  knakahar 
   7076  1.355  knakahar static int
   7077  1.362  knakahar wm_init_rx_buffer(struct wm_softc *sc, struct wm_rxqueue *rxq)
   7078  1.355  knakahar {
   7079  1.355  knakahar 	struct wm_rxsoft *rxs;
   7080  1.355  knakahar 	int error, i;
   7081  1.355  knakahar 
   7082  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   7083  1.355  knakahar 
   7084  1.466  knakahar 	for (i = 0; i < rxq->rxq_ndesc; i++) {
   7085  1.356  knakahar 		rxs = &rxq->rxq_soft[i];
   7086  1.355  knakahar 		if (rxs->rxs_mbuf == NULL) {
   7087  1.362  knakahar 			if ((error = wm_add_rxbuf(rxq, i)) != 0) {
   7088  1.355  knakahar 				log(LOG_ERR, "%s: unable to allocate or map "
   7089  1.355  knakahar 				    "rx buffer %d, error = %d\n",
   7090  1.355  knakahar 				    device_xname(sc->sc_dev), i, error);
   7091  1.355  knakahar 				/*
   7092  1.355  knakahar 				 * XXX Should attempt to run with fewer receive
   7093  1.355  knakahar 				 * XXX buffers instead of just failing.
   7094  1.355  knakahar 				 */
   7095  1.362  knakahar 				wm_rxdrain(rxq);
   7096  1.355  knakahar 				return ENOMEM;
   7097  1.355  knakahar 			}
   7098  1.355  knakahar 		} else {
   7099  1.355  knakahar 			/*
   7100  1.548   msaitoh 			 * For 82575 and 82576, the RX descriptors must be
   7101  1.548   msaitoh 			 * initialized after the setting of RCTL.EN in
   7102  1.355  knakahar 			 * wm_set_filter()
   7103  1.355  knakahar 			 */
   7104  1.548   msaitoh 			if ((sc->sc_flags & WM_F_NEWQUEUE) == 0)
   7105  1.548   msaitoh 				wm_init_rxdesc(rxq, i);
   7106  1.355  knakahar 		}
   7107  1.355  knakahar 	}
   7108  1.356  knakahar 	rxq->rxq_ptr = 0;
   7109  1.356  knakahar 	rxq->rxq_discard = 0;
   7110  1.356  knakahar 	WM_RXCHAIN_RESET(rxq);
   7111  1.355  knakahar 
   7112  1.355  knakahar 	return 0;
   7113  1.355  knakahar }
   7114  1.355  knakahar 
   7115  1.355  knakahar static int
   7116  1.405  knakahar wm_init_rx_queue(struct wm_softc *sc, struct wm_queue *wmq,
   7117  1.405  knakahar     struct wm_rxqueue *rxq)
   7118  1.355  knakahar {
   7119  1.355  knakahar 
   7120  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   7121  1.355  knakahar 
   7122  1.355  knakahar 	/*
   7123  1.355  knakahar 	 * Set up some register offsets that are different between
   7124  1.355  knakahar 	 * the i82542 and the i82543 and later chips.
   7125  1.355  knakahar 	 */
   7126  1.388   msaitoh 	if (sc->sc_type < WM_T_82543)
   7127  1.356  knakahar 		rxq->rxq_rdt_reg = WMREG_OLD_RDT0;
   7128  1.388   msaitoh 	else
   7129  1.405  knakahar 		rxq->rxq_rdt_reg = WMREG_RDT(wmq->wmq_id);
   7130  1.355  knakahar 
   7131  1.405  knakahar 	wm_init_rx_regs(sc, wmq, rxq);
   7132  1.362  knakahar 	return wm_init_rx_buffer(sc, rxq);
   7133  1.355  knakahar }
   7134  1.355  knakahar 
   7135  1.355  knakahar /*
   7136  1.355  knakahar  * wm_init_quques:
   7137  1.355  knakahar  *	Initialize {tx,rx}descs and {tx,rx} buffers
   7138  1.355  knakahar  */
   7139  1.355  knakahar static int
   7140  1.355  knakahar wm_init_txrx_queues(struct wm_softc *sc)
   7141  1.355  knakahar {
   7142  1.406  knakahar 	int i, error = 0;
   7143  1.355  knakahar 
   7144  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   7145  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   7146  1.420   msaitoh 
   7147  1.405  knakahar 	for (i = 0; i < sc->sc_nqueues; i++) {
   7148  1.405  knakahar 		struct wm_queue *wmq = &sc->sc_queue[i];
   7149  1.405  knakahar 		struct wm_txqueue *txq = &wmq->wmq_txq;
   7150  1.405  knakahar 		struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   7151  1.405  knakahar 
   7152  1.495  knakahar 		/*
   7153  1.495  knakahar 		 * TODO
   7154  1.495  knakahar 		 * Currently, use constant variable instead of AIM.
   7155  1.495  knakahar 		 * Furthermore, the interrupt interval of multiqueue which use
   7156  1.495  knakahar 		 * polling mode is less than default value.
   7157  1.495  knakahar 		 * More tuning and AIM are required.
   7158  1.495  knakahar 		 */
   7159  1.502  knakahar 		if (wm_is_using_multiqueue(sc))
   7160  1.495  knakahar 			wmq->wmq_itr = 50;
   7161  1.495  knakahar 		else
   7162  1.495  knakahar 			wmq->wmq_itr = sc->sc_itr_init;
   7163  1.495  knakahar 		wmq->wmq_set_itr = true;
   7164  1.490  knakahar 
   7165  1.413     skrll 		mutex_enter(txq->txq_lock);
   7166  1.405  knakahar 		wm_init_tx_queue(sc, wmq, txq);
   7167  1.413     skrll 		mutex_exit(txq->txq_lock);
   7168  1.355  knakahar 
   7169  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   7170  1.405  knakahar 		error = wm_init_rx_queue(sc, wmq, rxq);
   7171  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   7172  1.364  knakahar 		if (error)
   7173  1.364  knakahar 			break;
   7174  1.364  knakahar 	}
   7175  1.355  knakahar 
   7176  1.355  knakahar 	return error;
   7177  1.355  knakahar }
   7178  1.355  knakahar 
   7179    1.1   thorpej /*
   7180  1.371   msaitoh  * wm_tx_offload:
   7181  1.371   msaitoh  *
   7182  1.371   msaitoh  *	Set up TCP/IP checksumming parameters for the
   7183  1.371   msaitoh  *	specified packet.
   7184  1.371   msaitoh  */
   7185  1.371   msaitoh static int
   7186  1.498  knakahar wm_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
   7187  1.498  knakahar     struct wm_txsoft *txs, uint32_t *cmdp, uint8_t *fieldsp)
   7188  1.371   msaitoh {
   7189  1.371   msaitoh 	struct mbuf *m0 = txs->txs_mbuf;
   7190  1.371   msaitoh 	struct livengood_tcpip_ctxdesc *t;
   7191  1.371   msaitoh 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   7192  1.371   msaitoh 	uint32_t ipcse;
   7193  1.371   msaitoh 	struct ether_header *eh;
   7194  1.371   msaitoh 	int offset, iphl;
   7195  1.371   msaitoh 	uint8_t fields;
   7196  1.371   msaitoh 
   7197  1.371   msaitoh 	/*
   7198  1.371   msaitoh 	 * XXX It would be nice if the mbuf pkthdr had offset
   7199  1.371   msaitoh 	 * fields for the protocol headers.
   7200  1.371   msaitoh 	 */
   7201  1.371   msaitoh 
   7202  1.371   msaitoh 	eh = mtod(m0, struct ether_header *);
   7203  1.371   msaitoh 	switch (htons(eh->ether_type)) {
   7204  1.371   msaitoh 	case ETHERTYPE_IP:
   7205  1.371   msaitoh 	case ETHERTYPE_IPV6:
   7206  1.371   msaitoh 		offset = ETHER_HDR_LEN;
   7207  1.371   msaitoh 		break;
   7208  1.371   msaitoh 
   7209  1.371   msaitoh 	case ETHERTYPE_VLAN:
   7210  1.371   msaitoh 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   7211  1.371   msaitoh 		break;
   7212  1.371   msaitoh 
   7213  1.371   msaitoh 	default:
   7214  1.371   msaitoh 		/*
   7215  1.371   msaitoh 		 * Don't support this protocol or encapsulation.
   7216  1.371   msaitoh 		 */
   7217  1.371   msaitoh 		*fieldsp = 0;
   7218  1.371   msaitoh 		*cmdp = 0;
   7219  1.371   msaitoh 		return 0;
   7220  1.371   msaitoh 	}
   7221  1.371   msaitoh 
   7222  1.371   msaitoh 	if ((m0->m_pkthdr.csum_flags &
   7223  1.499  knakahar 	    (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
   7224  1.371   msaitoh 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   7225  1.595   msaitoh 	} else
   7226  1.581      maxv 		iphl = M_CSUM_DATA_IPv6_IPHL(m0->m_pkthdr.csum_data);
   7227  1.595   msaitoh 
   7228  1.371   msaitoh 	ipcse = offset + iphl - 1;
   7229  1.371   msaitoh 
   7230  1.371   msaitoh 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   7231  1.371   msaitoh 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   7232  1.371   msaitoh 	seg = 0;
   7233  1.371   msaitoh 	fields = 0;
   7234  1.371   msaitoh 
   7235  1.371   msaitoh 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   7236  1.371   msaitoh 		int hlen = offset + iphl;
   7237  1.371   msaitoh 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   7238  1.371   msaitoh 
   7239  1.371   msaitoh 		if (__predict_false(m0->m_len <
   7240  1.371   msaitoh 				    (hlen + sizeof(struct tcphdr)))) {
   7241  1.371   msaitoh 			/*
   7242  1.371   msaitoh 			 * TCP/IP headers are not in the first mbuf; we need
   7243  1.582   msaitoh 			 * to do this the slow and painful way. Let's just
   7244  1.371   msaitoh 			 * hope this doesn't happen very often.
   7245  1.371   msaitoh 			 */
   7246  1.371   msaitoh 			struct tcphdr th;
   7247  1.371   msaitoh 
   7248  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, tsopain);
   7249  1.371   msaitoh 
   7250  1.371   msaitoh 			m_copydata(m0, hlen, sizeof(th), &th);
   7251  1.371   msaitoh 			if (v4) {
   7252  1.371   msaitoh 				struct ip ip;
   7253  1.371   msaitoh 
   7254  1.371   msaitoh 				m_copydata(m0, offset, sizeof(ip), &ip);
   7255  1.371   msaitoh 				ip.ip_len = 0;
   7256  1.371   msaitoh 				m_copyback(m0,
   7257  1.371   msaitoh 				    offset + offsetof(struct ip, ip_len),
   7258  1.371   msaitoh 				    sizeof(ip.ip_len), &ip.ip_len);
   7259  1.371   msaitoh 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   7260  1.371   msaitoh 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   7261  1.371   msaitoh 			} else {
   7262  1.371   msaitoh 				struct ip6_hdr ip6;
   7263  1.371   msaitoh 
   7264  1.371   msaitoh 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   7265  1.371   msaitoh 				ip6.ip6_plen = 0;
   7266  1.371   msaitoh 				m_copyback(m0,
   7267  1.371   msaitoh 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   7268  1.371   msaitoh 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   7269  1.371   msaitoh 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   7270  1.371   msaitoh 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   7271  1.371   msaitoh 			}
   7272  1.371   msaitoh 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   7273  1.371   msaitoh 			    sizeof(th.th_sum), &th.th_sum);
   7274  1.371   msaitoh 
   7275  1.371   msaitoh 			hlen += th.th_off << 2;
   7276  1.371   msaitoh 		} else {
   7277  1.371   msaitoh 			/*
   7278  1.371   msaitoh 			 * TCP/IP headers are in the first mbuf; we can do
   7279  1.371   msaitoh 			 * this the easy way.
   7280  1.371   msaitoh 			 */
   7281  1.371   msaitoh 			struct tcphdr *th;
   7282  1.371   msaitoh 
   7283  1.371   msaitoh 			if (v4) {
   7284  1.371   msaitoh 				struct ip *ip =
   7285  1.371   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   7286  1.371   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   7287  1.371   msaitoh 
   7288  1.371   msaitoh 				ip->ip_len = 0;
   7289  1.371   msaitoh 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   7290  1.371   msaitoh 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   7291  1.371   msaitoh 			} else {
   7292  1.371   msaitoh 				struct ip6_hdr *ip6 =
   7293  1.371   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   7294  1.371   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   7295  1.371   msaitoh 
   7296  1.371   msaitoh 				ip6->ip6_plen = 0;
   7297  1.371   msaitoh 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   7298  1.371   msaitoh 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   7299  1.371   msaitoh 			}
   7300  1.371   msaitoh 			hlen += th->th_off << 2;
   7301  1.371   msaitoh 		}
   7302  1.371   msaitoh 
   7303  1.371   msaitoh 		if (v4) {
   7304  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, tso);
   7305  1.371   msaitoh 			cmdlen |= WTX_TCPIP_CMD_IP;
   7306  1.371   msaitoh 		} else {
   7307  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, tso6);
   7308  1.371   msaitoh 			ipcse = 0;
   7309  1.371   msaitoh 		}
   7310  1.371   msaitoh 		cmd |= WTX_TCPIP_CMD_TSE;
   7311  1.371   msaitoh 		cmdlen |= WTX_TCPIP_CMD_TSE |
   7312  1.371   msaitoh 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   7313  1.371   msaitoh 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   7314  1.371   msaitoh 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   7315  1.371   msaitoh 	}
   7316  1.371   msaitoh 
   7317  1.371   msaitoh 	/*
   7318  1.371   msaitoh 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   7319  1.371   msaitoh 	 * offload feature, if we load the context descriptor, we
   7320  1.371   msaitoh 	 * MUST provide valid values for IPCSS and TUCSS fields.
   7321  1.371   msaitoh 	 */
   7322  1.371   msaitoh 
   7323  1.371   msaitoh 	ipcs = WTX_TCPIP_IPCSS(offset) |
   7324  1.371   msaitoh 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   7325  1.371   msaitoh 	    WTX_TCPIP_IPCSE(ipcse);
   7326  1.388   msaitoh 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4 | M_CSUM_TSOv4)) {
   7327  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, ipsum);
   7328  1.371   msaitoh 		fields |= WTX_IXSM;
   7329  1.371   msaitoh 	}
   7330  1.371   msaitoh 
   7331  1.371   msaitoh 	offset += iphl;
   7332  1.371   msaitoh 
   7333  1.371   msaitoh 	if (m0->m_pkthdr.csum_flags &
   7334  1.388   msaitoh 	    (M_CSUM_TCPv4 | M_CSUM_UDPv4 | M_CSUM_TSOv4)) {
   7335  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, tusum);
   7336  1.371   msaitoh 		fields |= WTX_TXSM;
   7337  1.371   msaitoh 		tucs = WTX_TCPIP_TUCSS(offset) |
   7338  1.371   msaitoh 		    WTX_TCPIP_TUCSO(offset +
   7339  1.582   msaitoh 			M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   7340  1.371   msaitoh 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   7341  1.371   msaitoh 	} else if ((m0->m_pkthdr.csum_flags &
   7342  1.388   msaitoh 	    (M_CSUM_TCPv6 | M_CSUM_UDPv6 | M_CSUM_TSOv6)) != 0) {
   7343  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, tusum6);
   7344  1.371   msaitoh 		fields |= WTX_TXSM;
   7345  1.371   msaitoh 		tucs = WTX_TCPIP_TUCSS(offset) |
   7346  1.371   msaitoh 		    WTX_TCPIP_TUCSO(offset +
   7347  1.582   msaitoh 			M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   7348  1.371   msaitoh 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   7349  1.371   msaitoh 	} else {
   7350  1.371   msaitoh 		/* Just initialize it to a valid TCP context. */
   7351  1.371   msaitoh 		tucs = WTX_TCPIP_TUCSS(offset) |
   7352  1.371   msaitoh 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   7353  1.371   msaitoh 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   7354  1.371   msaitoh 	}
   7355  1.371   msaitoh 
   7356  1.500  knakahar 	/*
   7357  1.500  knakahar 	 * We don't have to write context descriptor for every packet
   7358  1.500  knakahar 	 * except for 82574. For 82574, we must write context descriptor
   7359  1.500  knakahar 	 * for every packet when we use two descriptor queues.
   7360  1.500  knakahar 	 * It would be overhead to write context descriptor for every packet,
   7361  1.500  knakahar 	 * however it does not cause problems.
   7362  1.500  knakahar 	 */
   7363  1.371   msaitoh 	/* Fill in the context descriptor. */
   7364  1.371   msaitoh 	t = (struct livengood_tcpip_ctxdesc *)
   7365  1.371   msaitoh 	    &txq->txq_descs[txq->txq_next];
   7366  1.371   msaitoh 	t->tcpip_ipcs = htole32(ipcs);
   7367  1.371   msaitoh 	t->tcpip_tucs = htole32(tucs);
   7368  1.371   msaitoh 	t->tcpip_cmdlen = htole32(cmdlen);
   7369  1.371   msaitoh 	t->tcpip_seg = htole32(seg);
   7370  1.371   msaitoh 	wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
   7371  1.371   msaitoh 
   7372  1.371   msaitoh 	txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
   7373  1.371   msaitoh 	txs->txs_ndesc++;
   7374  1.371   msaitoh 
   7375  1.371   msaitoh 	*cmdp = cmd;
   7376  1.371   msaitoh 	*fieldsp = fields;
   7377  1.371   msaitoh 
   7378  1.371   msaitoh 	return 0;
   7379  1.371   msaitoh }
   7380  1.371   msaitoh 
   7381  1.454  knakahar static inline int
   7382  1.454  knakahar wm_select_txqueue(struct ifnet *ifp, struct mbuf *m)
   7383  1.454  knakahar {
   7384  1.454  knakahar 	struct wm_softc *sc = ifp->if_softc;
   7385  1.454  knakahar 	u_int cpuid = cpu_index(curcpu());
   7386  1.454  knakahar 
   7387  1.454  knakahar 	/*
   7388  1.454  knakahar 	 * Currently, simple distribute strategy.
   7389  1.454  knakahar 	 * TODO:
   7390  1.461  knakahar 	 * distribute by flowid(RSS has value).
   7391  1.454  knakahar 	 */
   7392  1.606  knakahar 	return ((cpuid + ncpu - sc->sc_affinity_offset) % ncpu) % sc->sc_nqueues;
   7393  1.454  knakahar }
   7394  1.454  knakahar 
   7395  1.371   msaitoh /*
   7396  1.281   msaitoh  * wm_start:		[ifnet interface function]
   7397    1.1   thorpej  *
   7398  1.281   msaitoh  *	Start packet transmission on the interface.
   7399    1.1   thorpej  */
   7400   1.47   thorpej static void
   7401  1.281   msaitoh wm_start(struct ifnet *ifp)
   7402    1.1   thorpej {
   7403  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   7404  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   7405  1.281   msaitoh 
   7406  1.496  knakahar #ifdef WM_MPSAFE
   7407  1.543     ozaki 	KASSERT(if_is_mpsafe(ifp));
   7408  1.496  knakahar #endif
   7409  1.455  knakahar 	/*
   7410  1.455  knakahar 	 * ifp->if_obytes and ifp->if_omcasts are added in if_transmit()@if.c.
   7411  1.455  knakahar 	 */
   7412  1.455  knakahar 
   7413  1.413     skrll 	mutex_enter(txq->txq_lock);
   7414  1.429  knakahar 	if (!txq->txq_stopping)
   7415  1.281   msaitoh 		wm_start_locked(ifp);
   7416  1.413     skrll 	mutex_exit(txq->txq_lock);
   7417  1.281   msaitoh }
   7418    1.1   thorpej 
   7419  1.281   msaitoh static void
   7420  1.281   msaitoh wm_start_locked(struct ifnet *ifp)
   7421  1.281   msaitoh {
   7422  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   7423  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   7424  1.454  knakahar 
   7425  1.454  knakahar 	wm_send_common_locked(ifp, txq, false);
   7426  1.454  knakahar }
   7427  1.454  knakahar 
   7428  1.454  knakahar static int
   7429  1.454  knakahar wm_transmit(struct ifnet *ifp, struct mbuf *m)
   7430  1.454  knakahar {
   7431  1.454  knakahar 	int qid;
   7432  1.454  knakahar 	struct wm_softc *sc = ifp->if_softc;
   7433  1.454  knakahar 	struct wm_txqueue *txq;
   7434  1.454  knakahar 
   7435  1.454  knakahar 	qid = wm_select_txqueue(ifp, m);
   7436  1.454  knakahar 	txq = &sc->sc_queue[qid].wmq_txq;
   7437  1.454  knakahar 
   7438  1.454  knakahar 	if (__predict_false(!pcq_put(txq->txq_interq, m))) {
   7439  1.454  knakahar 		m_freem(m);
   7440  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, pcqdrop);
   7441  1.454  knakahar 		return ENOBUFS;
   7442  1.454  knakahar 	}
   7443  1.454  knakahar 
   7444  1.455  knakahar 	/*
   7445  1.455  knakahar 	 * XXXX NOMPSAFE: ifp->if_data should be percpu.
   7446  1.455  knakahar 	 */
   7447  1.455  knakahar 	ifp->if_obytes += m->m_pkthdr.len;
   7448  1.455  knakahar 	if (m->m_flags & M_MCAST)
   7449  1.455  knakahar 		ifp->if_omcasts++;
   7450  1.455  knakahar 
   7451  1.454  knakahar 	if (mutex_tryenter(txq->txq_lock)) {
   7452  1.454  knakahar 		if (!txq->txq_stopping)
   7453  1.454  knakahar 			wm_transmit_locked(ifp, txq);
   7454  1.454  knakahar 		mutex_exit(txq->txq_lock);
   7455  1.454  knakahar 	}
   7456  1.454  knakahar 
   7457  1.454  knakahar 	return 0;
   7458  1.454  knakahar }
   7459  1.454  knakahar 
   7460  1.454  knakahar static void
   7461  1.454  knakahar wm_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
   7462  1.454  knakahar {
   7463  1.454  knakahar 
   7464  1.454  knakahar 	wm_send_common_locked(ifp, txq, true);
   7465  1.454  knakahar }
   7466  1.454  knakahar 
   7467  1.454  knakahar static void
   7468  1.454  knakahar wm_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
   7469  1.454  knakahar     bool is_transmit)
   7470  1.454  knakahar {
   7471  1.454  knakahar 	struct wm_softc *sc = ifp->if_softc;
   7472  1.281   msaitoh 	struct mbuf *m0;
   7473  1.281   msaitoh 	struct wm_txsoft *txs;
   7474  1.281   msaitoh 	bus_dmamap_t dmamap;
   7475  1.281   msaitoh 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   7476  1.281   msaitoh 	bus_addr_t curaddr;
   7477  1.281   msaitoh 	bus_size_t seglen, curlen;
   7478  1.281   msaitoh 	uint32_t cksumcmd;
   7479  1.281   msaitoh 	uint8_t cksumfields;
   7480  1.587   msaitoh 	bool remap = true;
   7481    1.1   thorpej 
   7482  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   7483    1.1   thorpej 
   7484  1.482  knakahar 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   7485  1.482  knakahar 		return;
   7486  1.482  knakahar 	if ((ifp->if_flags & IFF_OACTIVE) != 0 && !is_transmit)
   7487  1.281   msaitoh 		return;
   7488  1.479  knakahar 	if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
   7489  1.479  knakahar 		return;
   7490    1.1   thorpej 
   7491  1.281   msaitoh 	/* Remember the previous number of free descriptors. */
   7492  1.356  knakahar 	ofree = txq->txq_free;
   7493    1.1   thorpej 
   7494  1.281   msaitoh 	/*
   7495  1.281   msaitoh 	 * Loop through the send queue, setting up transmit descriptors
   7496  1.281   msaitoh 	 * until we drain the queue, or use up all available transmit
   7497  1.281   msaitoh 	 * descriptors.
   7498  1.281   msaitoh 	 */
   7499  1.281   msaitoh 	for (;;) {
   7500  1.281   msaitoh 		m0 = NULL;
   7501    1.1   thorpej 
   7502  1.281   msaitoh 		/* Get a work queue entry. */
   7503  1.356  knakahar 		if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
   7504  1.557  knakahar 			wm_txeof(txq, UINT_MAX);
   7505  1.356  knakahar 			if (txq->txq_sfree == 0) {
   7506  1.281   msaitoh 				DPRINTF(WM_DEBUG_TX,
   7507  1.281   msaitoh 				    ("%s: TX: no free job descriptors\n",
   7508  1.281   msaitoh 					device_xname(sc->sc_dev)));
   7509  1.417  knakahar 				WM_Q_EVCNT_INCR(txq, txsstall);
   7510  1.281   msaitoh 				break;
   7511    1.1   thorpej 			}
   7512    1.1   thorpej 		}
   7513    1.1   thorpej 
   7514  1.281   msaitoh 		/* Grab a packet off the queue. */
   7515  1.454  knakahar 		if (is_transmit)
   7516  1.454  knakahar 			m0 = pcq_get(txq->txq_interq);
   7517  1.454  knakahar 		else
   7518  1.454  knakahar 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   7519  1.281   msaitoh 		if (m0 == NULL)
   7520  1.281   msaitoh 			break;
   7521  1.281   msaitoh 
   7522  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7523  1.281   msaitoh 		    ("%s: TX: have packet to transmit: %p\n",
   7524  1.582   msaitoh 			device_xname(sc->sc_dev), m0));
   7525  1.281   msaitoh 
   7526  1.356  knakahar 		txs = &txq->txq_soft[txq->txq_snext];
   7527  1.281   msaitoh 		dmamap = txs->txs_dmamap;
   7528    1.1   thorpej 
   7529  1.281   msaitoh 		use_tso = (m0->m_pkthdr.csum_flags &
   7530  1.281   msaitoh 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   7531    1.1   thorpej 
   7532    1.1   thorpej 		/*
   7533  1.281   msaitoh 		 * So says the Linux driver:
   7534  1.281   msaitoh 		 * The controller does a simple calculation to make sure
   7535  1.281   msaitoh 		 * there is enough room in the FIFO before initiating the
   7536  1.582   msaitoh 		 * DMA for each buffer. The calc is:
   7537  1.281   msaitoh 		 *	4 = ceil(buffer len / MSS)
   7538  1.281   msaitoh 		 * To make sure we don't overrun the FIFO, adjust the max
   7539  1.281   msaitoh 		 * buffer len if the MSS drops.
   7540  1.281   msaitoh 		 */
   7541  1.281   msaitoh 		dmamap->dm_maxsegsz =
   7542  1.281   msaitoh 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   7543  1.281   msaitoh 		    ? m0->m_pkthdr.segsz << 2
   7544  1.281   msaitoh 		    : WTX_MAX_LEN;
   7545  1.281   msaitoh 
   7546  1.281   msaitoh 		/*
   7547  1.281   msaitoh 		 * Load the DMA map.  If this fails, the packet either
   7548  1.281   msaitoh 		 * didn't fit in the allotted number of segments, or we
   7549  1.281   msaitoh 		 * were short on resources.  For the too-many-segments
   7550  1.281   msaitoh 		 * case, we simply report an error and drop the packet,
   7551  1.281   msaitoh 		 * since we can't sanely copy a jumbo packet to a single
   7552  1.281   msaitoh 		 * buffer.
   7553    1.1   thorpej 		 */
   7554  1.587   msaitoh retry:
   7555  1.281   msaitoh 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   7556  1.388   msaitoh 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   7557  1.587   msaitoh 		if (__predict_false(error)) {
   7558  1.281   msaitoh 			if (error == EFBIG) {
   7559  1.587   msaitoh 				if (remap == true) {
   7560  1.587   msaitoh 					struct mbuf *m;
   7561  1.587   msaitoh 
   7562  1.587   msaitoh 					remap = false;
   7563  1.587   msaitoh 					m = m_defrag(m0, M_NOWAIT);
   7564  1.587   msaitoh 					if (m != NULL) {
   7565  1.587   msaitoh 						WM_Q_EVCNT_INCR(txq, defrag);
   7566  1.587   msaitoh 						m0 = m;
   7567  1.587   msaitoh 						goto retry;
   7568  1.587   msaitoh 					}
   7569  1.587   msaitoh 				}
   7570  1.587   msaitoh 				WM_Q_EVCNT_INCR(txq, toomanyseg);
   7571  1.281   msaitoh 				log(LOG_ERR, "%s: Tx packet consumes too many "
   7572  1.281   msaitoh 				    "DMA segments, dropping...\n",
   7573  1.281   msaitoh 				    device_xname(sc->sc_dev));
   7574  1.281   msaitoh 				wm_dump_mbuf_chain(sc, m0);
   7575  1.281   msaitoh 				m_freem(m0);
   7576  1.281   msaitoh 				continue;
   7577  1.281   msaitoh 			}
   7578  1.281   msaitoh 			/*  Short on resources, just stop for now. */
   7579  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7580  1.281   msaitoh 			    ("%s: TX: dmamap load failed: %d\n",
   7581  1.582   msaitoh 				device_xname(sc->sc_dev), error));
   7582  1.281   msaitoh 			break;
   7583    1.1   thorpej 		}
   7584    1.1   thorpej 
   7585  1.281   msaitoh 		segs_needed = dmamap->dm_nsegs;
   7586  1.281   msaitoh 		if (use_tso) {
   7587  1.281   msaitoh 			/* For sentinel descriptor; see below. */
   7588  1.281   msaitoh 			segs_needed++;
   7589  1.281   msaitoh 		}
   7590    1.1   thorpej 
   7591    1.1   thorpej 		/*
   7592  1.281   msaitoh 		 * Ensure we have enough descriptors free to describe
   7593  1.582   msaitoh 		 * the packet. Note, we always reserve one descriptor
   7594  1.281   msaitoh 		 * at the end of the ring due to the semantics of the
   7595  1.281   msaitoh 		 * TDT register, plus one more in the event we need
   7596  1.281   msaitoh 		 * to load offload context.
   7597    1.1   thorpej 		 */
   7598  1.356  knakahar 		if (segs_needed > txq->txq_free - 2) {
   7599  1.281   msaitoh 			/*
   7600  1.281   msaitoh 			 * Not enough free descriptors to transmit this
   7601  1.281   msaitoh 			 * packet.  We haven't committed anything yet,
   7602  1.281   msaitoh 			 * so just unload the DMA map, put the packet
   7603  1.582   msaitoh 			 * pack on the queue, and punt. Notify the upper
   7604  1.281   msaitoh 			 * layer that there are no more slots left.
   7605  1.281   msaitoh 			 */
   7606  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7607  1.281   msaitoh 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   7608  1.582   msaitoh 				device_xname(sc->sc_dev), dmamap->dm_nsegs,
   7609  1.582   msaitoh 				segs_needed, txq->txq_free - 1));
   7610  1.482  knakahar 			if (!is_transmit)
   7611  1.479  knakahar 				ifp->if_flags |= IFF_OACTIVE;
   7612  1.479  knakahar 			txq->txq_flags |= WM_TXQ_NO_SPACE;
   7613  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   7614  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txdstall);
   7615  1.281   msaitoh 			break;
   7616    1.1   thorpej 		}
   7617    1.1   thorpej 
   7618    1.1   thorpej 		/*
   7619  1.582   msaitoh 		 * Check for 82547 Tx FIFO bug. We need to do this
   7620  1.281   msaitoh 		 * once we know we can transmit the packet, since we
   7621  1.281   msaitoh 		 * do some internal FIFO space accounting here.
   7622    1.1   thorpej 		 */
   7623  1.281   msaitoh 		if (sc->sc_type == WM_T_82547 &&
   7624  1.281   msaitoh 		    wm_82547_txfifo_bugchk(sc, m0)) {
   7625  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   7626  1.281   msaitoh 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   7627  1.582   msaitoh 				device_xname(sc->sc_dev)));
   7628  1.482  knakahar 			if (!is_transmit)
   7629  1.479  knakahar 				ifp->if_flags |= IFF_OACTIVE;
   7630  1.479  knakahar 			txq->txq_flags |= WM_TXQ_NO_SPACE;
   7631  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   7632  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, fifo_stall);
   7633  1.281   msaitoh 			break;
   7634  1.281   msaitoh 		}
   7635   1.93   thorpej 
   7636  1.281   msaitoh 		/* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
   7637    1.1   thorpej 
   7638  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7639  1.281   msaitoh 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   7640  1.281   msaitoh 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   7641    1.1   thorpej 
   7642  1.417  knakahar 		WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
   7643    1.1   thorpej 
   7644    1.1   thorpej 		/*
   7645  1.281   msaitoh 		 * Store a pointer to the packet so that we can free it
   7646  1.281   msaitoh 		 * later.
   7647  1.281   msaitoh 		 *
   7648  1.281   msaitoh 		 * Initially, we consider the number of descriptors the
   7649  1.281   msaitoh 		 * packet uses the number of DMA segments.  This may be
   7650  1.281   msaitoh 		 * incremented by 1 if we do checksum offload (a descriptor
   7651  1.281   msaitoh 		 * is used to set the checksum context).
   7652    1.1   thorpej 		 */
   7653  1.281   msaitoh 		txs->txs_mbuf = m0;
   7654  1.356  knakahar 		txs->txs_firstdesc = txq->txq_next;
   7655  1.281   msaitoh 		txs->txs_ndesc = segs_needed;
   7656  1.281   msaitoh 
   7657  1.281   msaitoh 		/* Set up offload parameters for this packet. */
   7658  1.281   msaitoh 		if (m0->m_pkthdr.csum_flags &
   7659  1.388   msaitoh 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
   7660  1.388   msaitoh 		    M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   7661  1.388   msaitoh 		    M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   7662  1.498  knakahar 			if (wm_tx_offload(sc, txq, txs, &cksumcmd,
   7663  1.281   msaitoh 					  &cksumfields) != 0) {
   7664  1.281   msaitoh 				/* Error message already displayed. */
   7665  1.281   msaitoh 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   7666  1.281   msaitoh 				continue;
   7667  1.281   msaitoh 			}
   7668  1.281   msaitoh 		} else {
   7669  1.281   msaitoh 			cksumcmd = 0;
   7670  1.281   msaitoh 			cksumfields = 0;
   7671    1.1   thorpej 		}
   7672    1.1   thorpej 
   7673  1.281   msaitoh 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   7674  1.281   msaitoh 
   7675  1.281   msaitoh 		/* Sync the DMA map. */
   7676  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   7677  1.281   msaitoh 		    BUS_DMASYNC_PREWRITE);
   7678    1.1   thorpej 
   7679  1.281   msaitoh 		/* Initialize the transmit descriptor. */
   7680  1.356  knakahar 		for (nexttx = txq->txq_next, seg = 0;
   7681  1.281   msaitoh 		     seg < dmamap->dm_nsegs; seg++) {
   7682  1.281   msaitoh 			for (seglen = dmamap->dm_segs[seg].ds_len,
   7683  1.281   msaitoh 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   7684  1.281   msaitoh 			     seglen != 0;
   7685  1.281   msaitoh 			     curaddr += curlen, seglen -= curlen,
   7686  1.356  knakahar 			     nexttx = WM_NEXTTX(txq, nexttx)) {
   7687  1.281   msaitoh 				curlen = seglen;
   7688    1.1   thorpej 
   7689  1.106      yamt 				/*
   7690  1.281   msaitoh 				 * So says the Linux driver:
   7691  1.281   msaitoh 				 * Work around for premature descriptor
   7692  1.281   msaitoh 				 * write-backs in TSO mode.  Append a
   7693  1.281   msaitoh 				 * 4-byte sentinel descriptor.
   7694  1.106      yamt 				 */
   7695  1.388   msaitoh 				if (use_tso && seg == dmamap->dm_nsegs - 1 &&
   7696  1.281   msaitoh 				    curlen > 8)
   7697  1.281   msaitoh 					curlen -= 4;
   7698  1.281   msaitoh 
   7699  1.281   msaitoh 				wm_set_dma_addr(
   7700  1.388   msaitoh 				    &txq->txq_descs[nexttx].wtx_addr, curaddr);
   7701  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_cmdlen
   7702  1.388   msaitoh 				    = htole32(cksumcmd | curlen);
   7703  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_fields.wtxu_status
   7704  1.388   msaitoh 				    = 0;
   7705  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_fields.wtxu_options
   7706  1.388   msaitoh 				    = cksumfields;
   7707  1.388   msaitoh 				txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
   7708  1.281   msaitoh 				lasttx = nexttx;
   7709  1.281   msaitoh 
   7710  1.281   msaitoh 				DPRINTF(WM_DEBUG_TX,
   7711  1.281   msaitoh 				    ("%s: TX: desc %d: low %#" PRIx64 ", "
   7712  1.582   msaitoh 					"len %#04zx\n",
   7713  1.582   msaitoh 					device_xname(sc->sc_dev), nexttx,
   7714  1.582   msaitoh 					(uint64_t)curaddr, curlen));
   7715  1.106      yamt 			}
   7716    1.1   thorpej 		}
   7717    1.1   thorpej 
   7718  1.281   msaitoh 		KASSERT(lasttx != -1);
   7719    1.1   thorpej 
   7720  1.281   msaitoh 		/*
   7721  1.281   msaitoh 		 * Set up the command byte on the last descriptor of
   7722  1.582   msaitoh 		 * the packet. If we're in the interrupt delay window,
   7723  1.281   msaitoh 		 * delay the interrupt.
   7724  1.281   msaitoh 		 */
   7725  1.356  knakahar 		txq->txq_descs[lasttx].wtx_cmdlen |=
   7726  1.281   msaitoh 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   7727  1.281   msaitoh 
   7728  1.281   msaitoh 		/*
   7729  1.281   msaitoh 		 * If VLANs are enabled and the packet has a VLAN tag, set
   7730  1.281   msaitoh 		 * up the descriptor to encapsulate the packet for us.
   7731  1.281   msaitoh 		 *
   7732  1.281   msaitoh 		 * This is only valid on the last descriptor of the packet.
   7733  1.281   msaitoh 		 */
   7734  1.538  knakahar 		if (vlan_has_tag(m0)) {
   7735  1.356  knakahar 			txq->txq_descs[lasttx].wtx_cmdlen |=
   7736  1.281   msaitoh 			    htole32(WTX_CMD_VLE);
   7737  1.356  knakahar 			txq->txq_descs[lasttx].wtx_fields.wtxu_vlan
   7738  1.538  knakahar 			    = htole16(vlan_get_tag(m0));
   7739  1.281   msaitoh 		}
   7740  1.281   msaitoh 
   7741  1.281   msaitoh 		txs->txs_lastdesc = lasttx;
   7742  1.281   msaitoh 
   7743  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7744  1.281   msaitoh 		    ("%s: TX: desc %d: cmdlen 0x%08x\n",
   7745  1.582   msaitoh 			device_xname(sc->sc_dev),
   7746  1.582   msaitoh 			lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
   7747  1.281   msaitoh 
   7748  1.281   msaitoh 		/* Sync the descriptors we're using. */
   7749  1.362  knakahar 		wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
   7750  1.388   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   7751  1.281   msaitoh 
   7752  1.281   msaitoh 		/* Give the packet to the chip. */
   7753  1.356  knakahar 		CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
   7754  1.281   msaitoh 
   7755  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7756  1.281   msaitoh 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   7757  1.281   msaitoh 
   7758  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   7759  1.281   msaitoh 		    ("%s: TX: finished transmitting packet, job %d\n",
   7760  1.582   msaitoh 			device_xname(sc->sc_dev), txq->txq_snext));
   7761  1.272     ozaki 
   7762  1.281   msaitoh 		/* Advance the tx pointer. */
   7763  1.356  knakahar 		txq->txq_free -= txs->txs_ndesc;
   7764  1.356  knakahar 		txq->txq_next = nexttx;
   7765    1.1   thorpej 
   7766  1.356  knakahar 		txq->txq_sfree--;
   7767  1.356  knakahar 		txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
   7768  1.272     ozaki 
   7769  1.281   msaitoh 		/* Pass the packet to any BPF listeners. */
   7770  1.583   msaitoh 		bpf_mtap(ifp, m0, BPF_D_OUT);
   7771  1.281   msaitoh 	}
   7772  1.272     ozaki 
   7773  1.281   msaitoh 	if (m0 != NULL) {
   7774  1.482  knakahar 		if (!is_transmit)
   7775  1.479  knakahar 			ifp->if_flags |= IFF_OACTIVE;
   7776  1.479  knakahar 		txq->txq_flags |= WM_TXQ_NO_SPACE;
   7777  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, descdrop);
   7778  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
   7779  1.388   msaitoh 			__func__));
   7780  1.281   msaitoh 		m_freem(m0);
   7781    1.1   thorpej 	}
   7782    1.1   thorpej 
   7783  1.356  knakahar 	if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
   7784  1.281   msaitoh 		/* No more slots; notify upper layer. */
   7785  1.482  knakahar 		if (!is_transmit)
   7786  1.479  knakahar 			ifp->if_flags |= IFF_OACTIVE;
   7787  1.479  knakahar 		txq->txq_flags |= WM_TXQ_NO_SPACE;
   7788  1.281   msaitoh 	}
   7789    1.1   thorpej 
   7790  1.356  knakahar 	if (txq->txq_free != ofree) {
   7791  1.281   msaitoh 		/* Set a watchdog timer in case the chip flakes out. */
   7792  1.562  knakahar 		txq->txq_lastsent = time_uptime;
   7793  1.576   msaitoh 		txq->txq_sending = true;
   7794  1.281   msaitoh 	}
   7795    1.1   thorpej }
   7796    1.1   thorpej 
   7797    1.1   thorpej /*
   7798  1.281   msaitoh  * wm_nq_tx_offload:
   7799    1.1   thorpej  *
   7800  1.281   msaitoh  *	Set up TCP/IP checksumming parameters for the
   7801  1.281   msaitoh  *	specified packet, for NEWQUEUE devices
   7802    1.1   thorpej  */
   7803  1.281   msaitoh static int
   7804  1.403  knakahar wm_nq_tx_offload(struct wm_softc *sc, struct wm_txqueue *txq,
   7805  1.403  knakahar     struct wm_txsoft *txs, uint32_t *cmdlenp, uint32_t *fieldsp, bool *do_csum)
   7806    1.1   thorpej {
   7807  1.281   msaitoh 	struct mbuf *m0 = txs->txs_mbuf;
   7808  1.281   msaitoh 	uint32_t vl_len, mssidx, cmdc;
   7809  1.281   msaitoh 	struct ether_header *eh;
   7810  1.281   msaitoh 	int offset, iphl;
   7811  1.281   msaitoh 
   7812  1.281   msaitoh 	/*
   7813  1.281   msaitoh 	 * XXX It would be nice if the mbuf pkthdr had offset
   7814  1.281   msaitoh 	 * fields for the protocol headers.
   7815  1.281   msaitoh 	 */
   7816  1.281   msaitoh 	*cmdlenp = 0;
   7817  1.281   msaitoh 	*fieldsp = 0;
   7818  1.281   msaitoh 
   7819  1.281   msaitoh 	eh = mtod(m0, struct ether_header *);
   7820  1.281   msaitoh 	switch (htons(eh->ether_type)) {
   7821  1.281   msaitoh 	case ETHERTYPE_IP:
   7822  1.281   msaitoh 	case ETHERTYPE_IPV6:
   7823  1.281   msaitoh 		offset = ETHER_HDR_LEN;
   7824  1.281   msaitoh 		break;
   7825  1.281   msaitoh 
   7826  1.281   msaitoh 	case ETHERTYPE_VLAN:
   7827  1.281   msaitoh 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   7828  1.281   msaitoh 		break;
   7829  1.281   msaitoh 
   7830  1.281   msaitoh 	default:
   7831  1.281   msaitoh 		/* Don't support this protocol or encapsulation. */
   7832  1.281   msaitoh 		*do_csum = false;
   7833  1.281   msaitoh 		return 0;
   7834  1.281   msaitoh 	}
   7835  1.281   msaitoh 	*do_csum = true;
   7836  1.281   msaitoh 	*cmdlenp = NQTX_DTYP_D | NQTX_CMD_DEXT | NQTX_CMD_IFCS;
   7837  1.281   msaitoh 	cmdc = NQTX_DTYP_C | NQTX_CMD_DEXT;
   7838    1.1   thorpej 
   7839  1.281   msaitoh 	vl_len = (offset << NQTXC_VLLEN_MACLEN_SHIFT);
   7840  1.281   msaitoh 	KASSERT((offset & ~NQTXC_VLLEN_MACLEN_MASK) == 0);
   7841  1.281   msaitoh 
   7842  1.281   msaitoh 	if ((m0->m_pkthdr.csum_flags &
   7843  1.388   msaitoh 	    (M_CSUM_TSOv4 | M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_IPv4)) != 0) {
   7844  1.281   msaitoh 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   7845  1.281   msaitoh 	} else {
   7846  1.581      maxv 		iphl = M_CSUM_DATA_IPv6_IPHL(m0->m_pkthdr.csum_data);
   7847  1.281   msaitoh 	}
   7848  1.281   msaitoh 	vl_len |= (iphl << NQTXC_VLLEN_IPLEN_SHIFT);
   7849  1.281   msaitoh 	KASSERT((iphl & ~NQTXC_VLLEN_IPLEN_MASK) == 0);
   7850  1.281   msaitoh 
   7851  1.538  knakahar 	if (vlan_has_tag(m0)) {
   7852  1.538  knakahar 		vl_len |= ((vlan_get_tag(m0) & NQTXC_VLLEN_VLAN_MASK)
   7853  1.582   msaitoh 		    << NQTXC_VLLEN_VLAN_SHIFT);
   7854  1.281   msaitoh 		*cmdlenp |= NQTX_CMD_VLE;
   7855  1.281   msaitoh 	}
   7856  1.272     ozaki 
   7857  1.281   msaitoh 	mssidx = 0;
   7858  1.170   msaitoh 
   7859  1.281   msaitoh 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   7860  1.281   msaitoh 		int hlen = offset + iphl;
   7861  1.281   msaitoh 		int tcp_hlen;
   7862  1.281   msaitoh 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   7863  1.192   msaitoh 
   7864  1.281   msaitoh 		if (__predict_false(m0->m_len <
   7865  1.281   msaitoh 				    (hlen + sizeof(struct tcphdr)))) {
   7866  1.192   msaitoh 			/*
   7867  1.281   msaitoh 			 * TCP/IP headers are not in the first mbuf; we need
   7868  1.582   msaitoh 			 * to do this the slow and painful way. Let's just
   7869  1.281   msaitoh 			 * hope this doesn't happen very often.
   7870  1.192   msaitoh 			 */
   7871  1.281   msaitoh 			struct tcphdr th;
   7872  1.170   msaitoh 
   7873  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, tsopain);
   7874  1.192   msaitoh 
   7875  1.281   msaitoh 			m_copydata(m0, hlen, sizeof(th), &th);
   7876  1.281   msaitoh 			if (v4) {
   7877  1.281   msaitoh 				struct ip ip;
   7878  1.192   msaitoh 
   7879  1.281   msaitoh 				m_copydata(m0, offset, sizeof(ip), &ip);
   7880  1.281   msaitoh 				ip.ip_len = 0;
   7881  1.281   msaitoh 				m_copyback(m0,
   7882  1.281   msaitoh 				    offset + offsetof(struct ip, ip_len),
   7883  1.281   msaitoh 				    sizeof(ip.ip_len), &ip.ip_len);
   7884  1.281   msaitoh 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   7885  1.281   msaitoh 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   7886  1.281   msaitoh 			} else {
   7887  1.281   msaitoh 				struct ip6_hdr ip6;
   7888  1.192   msaitoh 
   7889  1.281   msaitoh 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   7890  1.281   msaitoh 				ip6.ip6_plen = 0;
   7891  1.281   msaitoh 				m_copyback(m0,
   7892  1.281   msaitoh 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   7893  1.281   msaitoh 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   7894  1.281   msaitoh 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   7895  1.281   msaitoh 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   7896  1.170   msaitoh 			}
   7897  1.281   msaitoh 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   7898  1.281   msaitoh 			    sizeof(th.th_sum), &th.th_sum);
   7899  1.192   msaitoh 
   7900  1.281   msaitoh 			tcp_hlen = th.th_off << 2;
   7901  1.281   msaitoh 		} else {
   7902  1.173   msaitoh 			/*
   7903  1.281   msaitoh 			 * TCP/IP headers are in the first mbuf; we can do
   7904  1.281   msaitoh 			 * this the easy way.
   7905  1.173   msaitoh 			 */
   7906  1.281   msaitoh 			struct tcphdr *th;
   7907  1.198   msaitoh 
   7908  1.281   msaitoh 			if (v4) {
   7909  1.281   msaitoh 				struct ip *ip =
   7910  1.281   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   7911  1.281   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   7912    1.1   thorpej 
   7913  1.281   msaitoh 				ip->ip_len = 0;
   7914  1.281   msaitoh 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   7915  1.281   msaitoh 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   7916  1.281   msaitoh 			} else {
   7917  1.281   msaitoh 				struct ip6_hdr *ip6 =
   7918  1.281   msaitoh 				    (void *)(mtod(m0, char *) + offset);
   7919  1.281   msaitoh 				th = (void *)(mtod(m0, char *) + hlen);
   7920  1.192   msaitoh 
   7921  1.281   msaitoh 				ip6->ip6_plen = 0;
   7922  1.281   msaitoh 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   7923  1.281   msaitoh 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   7924  1.281   msaitoh 			}
   7925  1.281   msaitoh 			tcp_hlen = th->th_off << 2;
   7926  1.144   msaitoh 		}
   7927  1.281   msaitoh 		hlen += tcp_hlen;
   7928  1.281   msaitoh 		*cmdlenp |= NQTX_CMD_TSE;
   7929  1.144   msaitoh 
   7930  1.281   msaitoh 		if (v4) {
   7931  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, tso);
   7932  1.281   msaitoh 			*fieldsp |= NQTXD_FIELDS_IXSM | NQTXD_FIELDS_TUXSM;
   7933  1.281   msaitoh 		} else {
   7934  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, tso6);
   7935  1.281   msaitoh 			*fieldsp |= NQTXD_FIELDS_TUXSM;
   7936  1.189   msaitoh 		}
   7937  1.281   msaitoh 		*fieldsp |= ((m0->m_pkthdr.len - hlen) << NQTXD_FIELDS_PAYLEN_SHIFT);
   7938  1.281   msaitoh 		KASSERT(((m0->m_pkthdr.len - hlen) & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   7939  1.281   msaitoh 		mssidx |= (m0->m_pkthdr.segsz << NQTXC_MSSIDX_MSS_SHIFT);
   7940  1.281   msaitoh 		KASSERT((m0->m_pkthdr.segsz & ~NQTXC_MSSIDX_MSS_MASK) == 0);
   7941  1.281   msaitoh 		mssidx |= (tcp_hlen << NQTXC_MSSIDX_L4LEN_SHIFT);
   7942  1.281   msaitoh 		KASSERT((tcp_hlen & ~NQTXC_MSSIDX_L4LEN_MASK) == 0);
   7943  1.281   msaitoh 	} else {
   7944  1.281   msaitoh 		*fieldsp |= (m0->m_pkthdr.len << NQTXD_FIELDS_PAYLEN_SHIFT);
   7945  1.281   msaitoh 		KASSERT((m0->m_pkthdr.len & ~NQTXD_FIELDS_PAYLEN_MASK) == 0);
   7946  1.208   msaitoh 	}
   7947  1.208   msaitoh 
   7948  1.281   msaitoh 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   7949  1.281   msaitoh 		*fieldsp |= NQTXD_FIELDS_IXSM;
   7950  1.281   msaitoh 		cmdc |= NQTXC_CMD_IP4;
   7951  1.281   msaitoh 	}
   7952  1.144   msaitoh 
   7953  1.281   msaitoh 	if (m0->m_pkthdr.csum_flags &
   7954  1.281   msaitoh 	    (M_CSUM_UDPv4 | M_CSUM_TCPv4 | M_CSUM_TSOv4)) {
   7955  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, tusum);
   7956  1.595   msaitoh 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_TSOv4))
   7957  1.281   msaitoh 			cmdc |= NQTXC_CMD_TCP;
   7958  1.595   msaitoh 		else
   7959  1.281   msaitoh 			cmdc |= NQTXC_CMD_UDP;
   7960  1.595   msaitoh 
   7961  1.281   msaitoh 		cmdc |= NQTXC_CMD_IP4;
   7962  1.281   msaitoh 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   7963  1.281   msaitoh 	}
   7964  1.281   msaitoh 	if (m0->m_pkthdr.csum_flags &
   7965  1.281   msaitoh 	    (M_CSUM_UDPv6 | M_CSUM_TCPv6 | M_CSUM_TSOv6)) {
   7966  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, tusum6);
   7967  1.595   msaitoh 		if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv6 | M_CSUM_TSOv6))
   7968  1.281   msaitoh 			cmdc |= NQTXC_CMD_TCP;
   7969  1.595   msaitoh 		else
   7970  1.281   msaitoh 			cmdc |= NQTXC_CMD_UDP;
   7971  1.595   msaitoh 
   7972  1.281   msaitoh 		cmdc |= NQTXC_CMD_IP6;
   7973  1.281   msaitoh 		*fieldsp |= NQTXD_FIELDS_TUXSM;
   7974  1.281   msaitoh 	}
   7975    1.1   thorpej 
   7976  1.500  knakahar 	/*
   7977  1.500  knakahar 	 * We don't have to write context descriptor for every packet to
   7978  1.500  knakahar 	 * NEWQUEUE controllers, that is 82575, 82576, 82580, I350, I354,
   7979  1.500  knakahar 	 * I210 and I211. It is enough to write once per a Tx queue for these
   7980  1.500  knakahar 	 * controllers.
   7981  1.500  knakahar 	 * It would be overhead to write context descriptor for every packet,
   7982  1.500  knakahar 	 * however it does not cause problems.
   7983  1.500  knakahar 	 */
   7984  1.281   msaitoh 	/* Fill in the context descriptor. */
   7985  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_vl_len =
   7986  1.281   msaitoh 	    htole32(vl_len);
   7987  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_sn = 0;
   7988  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_cmd =
   7989  1.281   msaitoh 	    htole32(cmdc);
   7990  1.356  knakahar 	txq->txq_nq_descs[txq->txq_next].nqrx_ctx.nqtxc_mssidx =
   7991  1.281   msaitoh 	    htole32(mssidx);
   7992  1.362  knakahar 	wm_cdtxsync(txq, txq->txq_next, 1, BUS_DMASYNC_PREWRITE);
   7993  1.281   msaitoh 	DPRINTF(WM_DEBUG_TX,
   7994  1.281   msaitoh 	    ("%s: TX: context desc %d 0x%08x%08x\n", device_xname(sc->sc_dev),
   7995  1.582   msaitoh 		txq->txq_next, 0, vl_len));
   7996  1.281   msaitoh 	DPRINTF(WM_DEBUG_TX, ("\t0x%08x%08x\n", mssidx, cmdc));
   7997  1.356  knakahar 	txq->txq_next = WM_NEXTTX(txq, txq->txq_next);
   7998  1.281   msaitoh 	txs->txs_ndesc++;
   7999  1.281   msaitoh 	return 0;
   8000  1.217    dyoung }
   8001  1.217    dyoung 
   8002    1.1   thorpej /*
   8003  1.281   msaitoh  * wm_nq_start:		[ifnet interface function]
   8004    1.1   thorpej  *
   8005  1.281   msaitoh  *	Start packet transmission on the interface for NEWQUEUE devices
   8006    1.1   thorpej  */
   8007  1.281   msaitoh static void
   8008  1.281   msaitoh wm_nq_start(struct ifnet *ifp)
   8009    1.1   thorpej {
   8010    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   8011  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   8012  1.272     ozaki 
   8013  1.496  knakahar #ifdef WM_MPSAFE
   8014  1.543     ozaki 	KASSERT(if_is_mpsafe(ifp));
   8015  1.496  knakahar #endif
   8016  1.455  knakahar 	/*
   8017  1.455  knakahar 	 * ifp->if_obytes and ifp->if_omcasts are added in if_transmit()@if.c.
   8018  1.455  knakahar 	 */
   8019  1.455  knakahar 
   8020  1.413     skrll 	mutex_enter(txq->txq_lock);
   8021  1.429  knakahar 	if (!txq->txq_stopping)
   8022  1.281   msaitoh 		wm_nq_start_locked(ifp);
   8023  1.413     skrll 	mutex_exit(txq->txq_lock);
   8024  1.272     ozaki }
   8025  1.272     ozaki 
   8026  1.281   msaitoh static void
   8027  1.281   msaitoh wm_nq_start_locked(struct ifnet *ifp)
   8028  1.272     ozaki {
   8029  1.272     ozaki 	struct wm_softc *sc = ifp->if_softc;
   8030  1.405  knakahar 	struct wm_txqueue *txq = &sc->sc_queue[0].wmq_txq;
   8031  1.403  knakahar 
   8032  1.403  knakahar 	wm_nq_send_common_locked(ifp, txq, false);
   8033  1.403  knakahar }
   8034  1.403  knakahar 
   8035  1.403  knakahar static int
   8036  1.403  knakahar wm_nq_transmit(struct ifnet *ifp, struct mbuf *m)
   8037  1.403  knakahar {
   8038  1.403  knakahar 	int qid;
   8039  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   8040  1.403  knakahar 	struct wm_txqueue *txq;
   8041  1.403  knakahar 
   8042  1.454  knakahar 	qid = wm_select_txqueue(ifp, m);
   8043  1.405  knakahar 	txq = &sc->sc_queue[qid].wmq_txq;
   8044  1.403  knakahar 
   8045  1.403  knakahar 	if (__predict_false(!pcq_put(txq->txq_interq, m))) {
   8046  1.403  knakahar 		m_freem(m);
   8047  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, pcqdrop);
   8048  1.403  knakahar 		return ENOBUFS;
   8049  1.403  knakahar 	}
   8050  1.403  knakahar 
   8051  1.455  knakahar 	/*
   8052  1.455  knakahar 	 * XXXX NOMPSAFE: ifp->if_data should be percpu.
   8053  1.455  knakahar 	 */
   8054  1.455  knakahar 	ifp->if_obytes += m->m_pkthdr.len;
   8055  1.455  knakahar 	if (m->m_flags & M_MCAST)
   8056  1.455  knakahar 		ifp->if_omcasts++;
   8057  1.455  knakahar 
   8058  1.470  knakahar 	/*
   8059  1.470  knakahar 	 * The situations which this mutex_tryenter() fails at running time
   8060  1.470  knakahar 	 * are below two patterns.
   8061  1.470  knakahar 	 *     (1) contention with interrupt handler(wm_txrxintr_msix())
   8062  1.484  knakahar 	 *     (2) contention with deferred if_start softint(wm_handle_queue())
   8063  1.470  knakahar 	 * In the case of (1), the last packet enqueued to txq->txq_interq is
   8064  1.484  knakahar 	 * dequeued by wm_deferred_start_locked(). So, it does not get stuck.
   8065  1.573   msaitoh 	 * In the case of (2), the last packet enqueued to txq->txq_interq is
   8066  1.573   msaitoh 	 * also dequeued by wm_deferred_start_locked(). So, it does not get
   8067  1.573   msaitoh 	 * stuck, either.
   8068  1.470  knakahar 	 */
   8069  1.413     skrll 	if (mutex_tryenter(txq->txq_lock)) {
   8070  1.429  knakahar 		if (!txq->txq_stopping)
   8071  1.403  knakahar 			wm_nq_transmit_locked(ifp, txq);
   8072  1.413     skrll 		mutex_exit(txq->txq_lock);
   8073  1.403  knakahar 	}
   8074  1.403  knakahar 
   8075  1.403  knakahar 	return 0;
   8076  1.403  knakahar }
   8077  1.403  knakahar 
   8078  1.403  knakahar static void
   8079  1.403  knakahar wm_nq_transmit_locked(struct ifnet *ifp, struct wm_txqueue *txq)
   8080  1.403  knakahar {
   8081  1.403  knakahar 
   8082  1.403  knakahar 	wm_nq_send_common_locked(ifp, txq, true);
   8083  1.403  knakahar }
   8084  1.403  knakahar 
   8085  1.403  knakahar static void
   8086  1.403  knakahar wm_nq_send_common_locked(struct ifnet *ifp, struct wm_txqueue *txq,
   8087  1.403  knakahar     bool is_transmit)
   8088  1.403  knakahar {
   8089  1.403  knakahar 	struct wm_softc *sc = ifp->if_softc;
   8090  1.281   msaitoh 	struct mbuf *m0;
   8091  1.281   msaitoh 	struct wm_txsoft *txs;
   8092  1.281   msaitoh 	bus_dmamap_t dmamap;
   8093  1.281   msaitoh 	int error, nexttx, lasttx = -1, seg, segs_needed;
   8094  1.281   msaitoh 	bool do_csum, sent;
   8095  1.587   msaitoh 	bool remap = true;
   8096    1.1   thorpej 
   8097  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   8098   1.41       tls 
   8099  1.482  knakahar 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   8100  1.482  knakahar 		return;
   8101  1.482  knakahar 	if ((ifp->if_flags & IFF_OACTIVE) != 0 && !is_transmit)
   8102  1.281   msaitoh 		return;
   8103  1.401  knakahar 	if ((txq->txq_flags & WM_TXQ_NO_SPACE) != 0)
   8104  1.400  knakahar 		return;
   8105    1.1   thorpej 
   8106  1.281   msaitoh 	sent = false;
   8107    1.1   thorpej 
   8108    1.1   thorpej 	/*
   8109  1.281   msaitoh 	 * Loop through the send queue, setting up transmit descriptors
   8110  1.281   msaitoh 	 * until we drain the queue, or use up all available transmit
   8111  1.281   msaitoh 	 * descriptors.
   8112    1.1   thorpej 	 */
   8113  1.281   msaitoh 	for (;;) {
   8114  1.281   msaitoh 		m0 = NULL;
   8115  1.281   msaitoh 
   8116  1.281   msaitoh 		/* Get a work queue entry. */
   8117  1.356  knakahar 		if (txq->txq_sfree < WM_TXQUEUE_GC(txq)) {
   8118  1.557  knakahar 			wm_txeof(txq, UINT_MAX);
   8119  1.356  knakahar 			if (txq->txq_sfree == 0) {
   8120  1.281   msaitoh 				DPRINTF(WM_DEBUG_TX,
   8121  1.281   msaitoh 				    ("%s: TX: no free job descriptors\n",
   8122  1.281   msaitoh 					device_xname(sc->sc_dev)));
   8123  1.417  knakahar 				WM_Q_EVCNT_INCR(txq, txsstall);
   8124  1.281   msaitoh 				break;
   8125  1.281   msaitoh 			}
   8126  1.281   msaitoh 		}
   8127    1.1   thorpej 
   8128  1.281   msaitoh 		/* Grab a packet off the queue. */
   8129  1.403  knakahar 		if (is_transmit)
   8130  1.403  knakahar 			m0 = pcq_get(txq->txq_interq);
   8131  1.403  knakahar 		else
   8132  1.403  knakahar 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   8133  1.281   msaitoh 		if (m0 == NULL)
   8134  1.281   msaitoh 			break;
   8135   1.71   thorpej 
   8136  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   8137  1.281   msaitoh 		    ("%s: TX: have packet to transmit: %p\n",
   8138  1.281   msaitoh 		    device_xname(sc->sc_dev), m0));
   8139  1.177   msaitoh 
   8140  1.356  knakahar 		txs = &txq->txq_soft[txq->txq_snext];
   8141  1.281   msaitoh 		dmamap = txs->txs_dmamap;
   8142    1.1   thorpej 
   8143  1.281   msaitoh 		/*
   8144  1.281   msaitoh 		 * Load the DMA map.  If this fails, the packet either
   8145  1.281   msaitoh 		 * didn't fit in the allotted number of segments, or we
   8146  1.281   msaitoh 		 * were short on resources.  For the too-many-segments
   8147  1.281   msaitoh 		 * case, we simply report an error and drop the packet,
   8148  1.281   msaitoh 		 * since we can't sanely copy a jumbo packet to a single
   8149  1.281   msaitoh 		 * buffer.
   8150  1.281   msaitoh 		 */
   8151  1.587   msaitoh retry:
   8152  1.281   msaitoh 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   8153  1.388   msaitoh 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   8154  1.587   msaitoh 		if (__predict_false(error)) {
   8155  1.281   msaitoh 			if (error == EFBIG) {
   8156  1.587   msaitoh 				if (remap == true) {
   8157  1.587   msaitoh 					struct mbuf *m;
   8158  1.587   msaitoh 
   8159  1.587   msaitoh 					remap = false;
   8160  1.587   msaitoh 					m = m_defrag(m0, M_NOWAIT);
   8161  1.587   msaitoh 					if (m != NULL) {
   8162  1.587   msaitoh 						WM_Q_EVCNT_INCR(txq, defrag);
   8163  1.587   msaitoh 						m0 = m;
   8164  1.587   msaitoh 						goto retry;
   8165  1.587   msaitoh 					}
   8166  1.587   msaitoh 				}
   8167  1.587   msaitoh 				WM_Q_EVCNT_INCR(txq, toomanyseg);
   8168  1.281   msaitoh 				log(LOG_ERR, "%s: Tx packet consumes too many "
   8169  1.281   msaitoh 				    "DMA segments, dropping...\n",
   8170  1.281   msaitoh 				    device_xname(sc->sc_dev));
   8171  1.281   msaitoh 				wm_dump_mbuf_chain(sc, m0);
   8172  1.281   msaitoh 				m_freem(m0);
   8173  1.281   msaitoh 				continue;
   8174  1.281   msaitoh 			}
   8175  1.281   msaitoh 			/* Short on resources, just stop for now. */
   8176  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   8177  1.281   msaitoh 			    ("%s: TX: dmamap load failed: %d\n",
   8178  1.582   msaitoh 				device_xname(sc->sc_dev), error));
   8179  1.281   msaitoh 			break;
   8180  1.281   msaitoh 		}
   8181  1.177   msaitoh 
   8182  1.281   msaitoh 		segs_needed = dmamap->dm_nsegs;
   8183  1.177   msaitoh 
   8184  1.281   msaitoh 		/*
   8185  1.281   msaitoh 		 * Ensure we have enough descriptors free to describe
   8186  1.582   msaitoh 		 * the packet. Note, we always reserve one descriptor
   8187  1.281   msaitoh 		 * at the end of the ring due to the semantics of the
   8188  1.281   msaitoh 		 * TDT register, plus one more in the event we need
   8189  1.281   msaitoh 		 * to load offload context.
   8190  1.281   msaitoh 		 */
   8191  1.356  knakahar 		if (segs_needed > txq->txq_free - 2) {
   8192  1.177   msaitoh 			/*
   8193  1.281   msaitoh 			 * Not enough free descriptors to transmit this
   8194  1.281   msaitoh 			 * packet.  We haven't committed anything yet,
   8195  1.281   msaitoh 			 * so just unload the DMA map, put the packet
   8196  1.582   msaitoh 			 * pack on the queue, and punt. Notify the upper
   8197  1.281   msaitoh 			 * layer that there are no more slots left.
   8198  1.177   msaitoh 			 */
   8199  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   8200  1.281   msaitoh 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   8201  1.582   msaitoh 				device_xname(sc->sc_dev), dmamap->dm_nsegs,
   8202  1.582   msaitoh 				segs_needed, txq->txq_free - 1));
   8203  1.482  knakahar 			if (!is_transmit)
   8204  1.479  knakahar 				ifp->if_flags |= IFF_OACTIVE;
   8205  1.401  knakahar 			txq->txq_flags |= WM_TXQ_NO_SPACE;
   8206  1.281   msaitoh 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   8207  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txdstall);
   8208  1.177   msaitoh 			break;
   8209  1.177   msaitoh 		}
   8210  1.177   msaitoh 
   8211  1.281   msaitoh 		/* WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET. */
   8212  1.281   msaitoh 
   8213  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   8214  1.281   msaitoh 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   8215  1.281   msaitoh 		    device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
   8216  1.177   msaitoh 
   8217  1.417  knakahar 		WM_EVCNT_INCR(&txq->txq_ev_txseg[dmamap->dm_nsegs - 1]);
   8218    1.1   thorpej 
   8219  1.281   msaitoh 		/*
   8220  1.281   msaitoh 		 * Store a pointer to the packet so that we can free it
   8221  1.281   msaitoh 		 * later.
   8222  1.281   msaitoh 		 *
   8223  1.281   msaitoh 		 * Initially, we consider the number of descriptors the
   8224  1.281   msaitoh 		 * packet uses the number of DMA segments.  This may be
   8225  1.281   msaitoh 		 * incremented by 1 if we do checksum offload (a descriptor
   8226  1.281   msaitoh 		 * is used to set the checksum context).
   8227  1.281   msaitoh 		 */
   8228  1.281   msaitoh 		txs->txs_mbuf = m0;
   8229  1.356  knakahar 		txs->txs_firstdesc = txq->txq_next;
   8230  1.281   msaitoh 		txs->txs_ndesc = segs_needed;
   8231    1.1   thorpej 
   8232  1.281   msaitoh 		/* Set up offload parameters for this packet. */
   8233  1.281   msaitoh 		uint32_t cmdlen, fields, dcmdlen;
   8234  1.388   msaitoh 		if (m0->m_pkthdr.csum_flags &
   8235  1.388   msaitoh 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6 |
   8236  1.388   msaitoh 			M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   8237  1.388   msaitoh 			M_CSUM_TCPv6 | M_CSUM_UDPv6)) {
   8238  1.403  knakahar 			if (wm_nq_tx_offload(sc, txq, txs, &cmdlen, &fields,
   8239  1.281   msaitoh 			    &do_csum) != 0) {
   8240  1.281   msaitoh 				/* Error message already displayed. */
   8241  1.281   msaitoh 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   8242  1.281   msaitoh 				continue;
   8243  1.281   msaitoh 			}
   8244  1.281   msaitoh 		} else {
   8245  1.281   msaitoh 			do_csum = false;
   8246  1.281   msaitoh 			cmdlen = 0;
   8247  1.281   msaitoh 			fields = 0;
   8248  1.281   msaitoh 		}
   8249  1.173   msaitoh 
   8250  1.281   msaitoh 		/* Sync the DMA map. */
   8251  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   8252  1.281   msaitoh 		    BUS_DMASYNC_PREWRITE);
   8253    1.1   thorpej 
   8254  1.281   msaitoh 		/* Initialize the first transmit descriptor. */
   8255  1.356  knakahar 		nexttx = txq->txq_next;
   8256  1.281   msaitoh 		if (!do_csum) {
   8257  1.281   msaitoh 			/* setup a legacy descriptor */
   8258  1.388   msaitoh 			wm_set_dma_addr(&txq->txq_descs[nexttx].wtx_addr,
   8259  1.281   msaitoh 			    dmamap->dm_segs[0].ds_addr);
   8260  1.356  knakahar 			txq->txq_descs[nexttx].wtx_cmdlen =
   8261  1.281   msaitoh 			    htole32(WTX_CMD_IFCS | dmamap->dm_segs[0].ds_len);
   8262  1.356  knakahar 			txq->txq_descs[nexttx].wtx_fields.wtxu_status = 0;
   8263  1.356  knakahar 			txq->txq_descs[nexttx].wtx_fields.wtxu_options = 0;
   8264  1.538  knakahar 			if (vlan_has_tag(m0)) {
   8265  1.356  knakahar 				txq->txq_descs[nexttx].wtx_cmdlen |=
   8266  1.281   msaitoh 				    htole32(WTX_CMD_VLE);
   8267  1.356  knakahar 				txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =
   8268  1.538  knakahar 				    htole16(vlan_get_tag(m0));
   8269  1.595   msaitoh 			} else
   8270  1.356  knakahar 				txq->txq_descs[nexttx].wtx_fields.wtxu_vlan =0;
   8271  1.595   msaitoh 
   8272  1.281   msaitoh 			dcmdlen = 0;
   8273  1.281   msaitoh 		} else {
   8274  1.281   msaitoh 			/* setup an advanced data descriptor */
   8275  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
   8276  1.281   msaitoh 			    htole64(dmamap->dm_segs[0].ds_addr);
   8277  1.281   msaitoh 			KASSERT((dmamap->dm_segs[0].ds_len & cmdlen) == 0);
   8278  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
   8279  1.281   msaitoh 			    htole32(dmamap->dm_segs[0].ds_len | cmdlen );
   8280  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields =
   8281  1.281   msaitoh 			    htole32(fields);
   8282  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   8283  1.281   msaitoh 			    ("%s: TX: adv data desc %d 0x%" PRIx64 "\n",
   8284  1.582   msaitoh 				device_xname(sc->sc_dev), nexttx,
   8285  1.582   msaitoh 				(uint64_t)dmamap->dm_segs[0].ds_addr));
   8286  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   8287  1.281   msaitoh 			    ("\t 0x%08x%08x\n", fields,
   8288  1.582   msaitoh 				(uint32_t)dmamap->dm_segs[0].ds_len | cmdlen));
   8289  1.281   msaitoh 			dcmdlen = NQTX_DTYP_D | NQTX_CMD_DEXT;
   8290  1.281   msaitoh 		}
   8291  1.177   msaitoh 
   8292  1.281   msaitoh 		lasttx = nexttx;
   8293  1.356  knakahar 		nexttx = WM_NEXTTX(txq, nexttx);
   8294  1.150       tls 		/*
   8295  1.551   jnemeth 		 * fill in the next descriptors. legacy or advanced format
   8296  1.281   msaitoh 		 * is the same here
   8297  1.150       tls 		 */
   8298  1.281   msaitoh 		for (seg = 1; seg < dmamap->dm_nsegs;
   8299  1.582   msaitoh 		     seg++, nexttx = WM_NEXTTX(txq, nexttx)) {
   8300  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_addr =
   8301  1.281   msaitoh 			    htole64(dmamap->dm_segs[seg].ds_addr);
   8302  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_cmdlen =
   8303  1.281   msaitoh 			    htole32(dcmdlen | dmamap->dm_segs[seg].ds_len);
   8304  1.281   msaitoh 			KASSERT((dcmdlen & dmamap->dm_segs[seg].ds_len) == 0);
   8305  1.356  knakahar 			txq->txq_nq_descs[nexttx].nqtx_data.nqtxd_fields = 0;
   8306  1.281   msaitoh 			lasttx = nexttx;
   8307  1.153       tls 
   8308  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   8309  1.582   msaitoh 			    ("%s: TX: desc %d: %#" PRIx64 ", len %#04zx\n",
   8310  1.582   msaitoh 				device_xname(sc->sc_dev), nexttx,
   8311  1.582   msaitoh 				(uint64_t)dmamap->dm_segs[seg].ds_addr,
   8312  1.582   msaitoh 				dmamap->dm_segs[seg].ds_len));
   8313  1.281   msaitoh 		}
   8314  1.153       tls 
   8315  1.281   msaitoh 		KASSERT(lasttx != -1);
   8316    1.1   thorpej 
   8317  1.211   msaitoh 		/*
   8318  1.281   msaitoh 		 * Set up the command byte on the last descriptor of
   8319  1.582   msaitoh 		 * the packet. If we're in the interrupt delay window,
   8320  1.281   msaitoh 		 * delay the interrupt.
   8321  1.211   msaitoh 		 */
   8322  1.281   msaitoh 		KASSERT((WTX_CMD_EOP | WTX_CMD_RS) ==
   8323  1.281   msaitoh 		    (NQTX_CMD_EOP | NQTX_CMD_RS));
   8324  1.356  knakahar 		txq->txq_descs[lasttx].wtx_cmdlen |=
   8325  1.281   msaitoh 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   8326  1.211   msaitoh 
   8327  1.281   msaitoh 		txs->txs_lastdesc = lasttx;
   8328  1.177   msaitoh 
   8329  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: desc %d: cmdlen 0x%08x\n",
   8330  1.281   msaitoh 		    device_xname(sc->sc_dev),
   8331  1.366  knakahar 		    lasttx, le32toh(txq->txq_descs[lasttx].wtx_cmdlen)));
   8332    1.1   thorpej 
   8333  1.281   msaitoh 		/* Sync the descriptors we're using. */
   8334  1.362  knakahar 		wm_cdtxsync(txq, txq->txq_next, txs->txs_ndesc,
   8335  1.388   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   8336  1.203   msaitoh 
   8337  1.281   msaitoh 		/* Give the packet to the chip. */
   8338  1.356  knakahar 		CSR_WRITE(sc, txq->txq_tdt_reg, nexttx);
   8339  1.281   msaitoh 		sent = true;
   8340  1.120   msaitoh 
   8341  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   8342  1.281   msaitoh 		    ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
   8343  1.228   msaitoh 
   8344  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   8345  1.281   msaitoh 		    ("%s: TX: finished transmitting packet, job %d\n",
   8346  1.582   msaitoh 			device_xname(sc->sc_dev), txq->txq_snext));
   8347   1.41       tls 
   8348  1.281   msaitoh 		/* Advance the tx pointer. */
   8349  1.356  knakahar 		txq->txq_free -= txs->txs_ndesc;
   8350  1.356  knakahar 		txq->txq_next = nexttx;
   8351    1.1   thorpej 
   8352  1.356  knakahar 		txq->txq_sfree--;
   8353  1.356  knakahar 		txq->txq_snext = WM_NEXTTXS(txq, txq->txq_snext);
   8354    1.1   thorpej 
   8355  1.281   msaitoh 		/* Pass the packet to any BPF listeners. */
   8356  1.583   msaitoh 		bpf_mtap(ifp, m0, BPF_D_OUT);
   8357  1.281   msaitoh 	}
   8358  1.257   msaitoh 
   8359  1.281   msaitoh 	if (m0 != NULL) {
   8360  1.482  knakahar 		if (!is_transmit)
   8361  1.479  knakahar 			ifp->if_flags |= IFF_OACTIVE;
   8362  1.401  knakahar 		txq->txq_flags |= WM_TXQ_NO_SPACE;
   8363  1.586   msaitoh 		WM_Q_EVCNT_INCR(txq, descdrop);
   8364  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: error after IFQ_DEQUEUE\n",
   8365  1.388   msaitoh 			__func__));
   8366  1.281   msaitoh 		m_freem(m0);
   8367  1.257   msaitoh 	}
   8368  1.257   msaitoh 
   8369  1.356  knakahar 	if (txq->txq_sfree == 0 || txq->txq_free <= 2) {
   8370  1.281   msaitoh 		/* No more slots; notify upper layer. */
   8371  1.482  knakahar 		if (!is_transmit)
   8372  1.479  knakahar 			ifp->if_flags |= IFF_OACTIVE;
   8373  1.401  knakahar 		txq->txq_flags |= WM_TXQ_NO_SPACE;
   8374  1.281   msaitoh 	}
   8375  1.199   msaitoh 
   8376  1.281   msaitoh 	if (sent) {
   8377  1.281   msaitoh 		/* Set a watchdog timer in case the chip flakes out. */
   8378  1.562  knakahar 		txq->txq_lastsent = time_uptime;
   8379  1.576   msaitoh 		txq->txq_sending = true;
   8380  1.281   msaitoh 	}
   8381  1.281   msaitoh }
   8382  1.272     ozaki 
   8383  1.456     ozaki static void
   8384  1.481  knakahar wm_deferred_start_locked(struct wm_txqueue *txq)
   8385  1.481  knakahar {
   8386  1.481  knakahar 	struct wm_softc *sc = txq->txq_sc;
   8387  1.481  knakahar 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   8388  1.481  knakahar 	struct wm_queue *wmq = container_of(txq, struct wm_queue, wmq_txq);
   8389  1.481  knakahar 	int qid = wmq->wmq_id;
   8390  1.481  knakahar 
   8391  1.481  knakahar 	KASSERT(mutex_owned(txq->txq_lock));
   8392  1.456     ozaki 
   8393  1.481  knakahar 	if (txq->txq_stopping) {
   8394  1.456     ozaki 		mutex_exit(txq->txq_lock);
   8395  1.481  knakahar 		return;
   8396  1.481  knakahar 	}
   8397  1.481  knakahar 
   8398  1.481  knakahar 	if ((sc->sc_flags & WM_F_NEWQUEUE) != 0) {
   8399  1.503  knakahar 		/* XXX need for ALTQ or one CPU system */
   8400  1.481  knakahar 		if (qid == 0)
   8401  1.481  knakahar 			wm_nq_start_locked(ifp);
   8402  1.481  knakahar 		wm_nq_transmit_locked(ifp, txq);
   8403  1.481  knakahar 	} else {
   8404  1.503  knakahar 		/* XXX need for ALTQ or one CPU system */
   8405  1.481  knakahar 		if (qid == 0)
   8406  1.481  knakahar 			wm_start_locked(ifp);
   8407  1.481  knakahar 		wm_transmit_locked(ifp, txq);
   8408  1.456     ozaki 	}
   8409  1.456     ozaki }
   8410  1.456     ozaki 
   8411  1.281   msaitoh /* Interrupt */
   8412    1.1   thorpej 
   8413    1.1   thorpej /*
   8414  1.335   msaitoh  * wm_txeof:
   8415    1.1   thorpej  *
   8416  1.281   msaitoh  *	Helper; handle transmit interrupts.
   8417    1.1   thorpej  */
   8418  1.563  knakahar static bool
   8419  1.557  knakahar wm_txeof(struct wm_txqueue *txq, u_int limit)
   8420    1.1   thorpej {
   8421  1.557  knakahar 	struct wm_softc *sc = txq->txq_sc;
   8422  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   8423  1.281   msaitoh 	struct wm_txsoft *txs;
   8424  1.335   msaitoh 	int count = 0;
   8425  1.335   msaitoh 	int i;
   8426  1.281   msaitoh 	uint8_t status;
   8427  1.479  knakahar 	struct wm_queue *wmq = container_of(txq, struct wm_queue, wmq_txq);
   8428  1.563  knakahar 	bool more = false;
   8429    1.1   thorpej 
   8430  1.413     skrll 	KASSERT(mutex_owned(txq->txq_lock));
   8431  1.405  knakahar 
   8432  1.429  knakahar 	if (txq->txq_stopping)
   8433  1.563  knakahar 		return false;
   8434  1.281   msaitoh 
   8435  1.479  knakahar 	txq->txq_flags &= ~WM_TXQ_NO_SPACE;
   8436  1.479  knakahar 	/* for ALTQ and legacy(not use multiqueue) ethernet controller */
   8437  1.479  knakahar 	if (wmq->wmq_id == 0)
   8438  1.411  knakahar 		ifp->if_flags &= ~IFF_OACTIVE;
   8439  1.272     ozaki 
   8440  1.281   msaitoh 	/*
   8441  1.281   msaitoh 	 * Go through the Tx list and free mbufs for those
   8442  1.281   msaitoh 	 * frames which have been transmitted.
   8443  1.281   msaitoh 	 */
   8444  1.356  knakahar 	for (i = txq->txq_sdirty; txq->txq_sfree != WM_TXQUEUELEN(txq);
   8445  1.356  knakahar 	     i = WM_NEXTTXS(txq, i), txq->txq_sfree++) {
   8446  1.563  knakahar 		if (limit-- == 0) {
   8447  1.563  knakahar 			more = true;
   8448  1.563  knakahar 			DPRINTF(WM_DEBUG_TX,
   8449  1.563  knakahar 			    ("%s: TX: loop limited, job %d is not processed\n",
   8450  1.563  knakahar 				device_xname(sc->sc_dev), i));
   8451  1.557  knakahar 			break;
   8452  1.563  knakahar 		}
   8453  1.557  knakahar 
   8454  1.356  knakahar 		txs = &txq->txq_soft[i];
   8455    1.1   thorpej 
   8456  1.388   msaitoh 		DPRINTF(WM_DEBUG_TX, ("%s: TX: checking job %d\n",
   8457  1.388   msaitoh 			device_xname(sc->sc_dev), i));
   8458  1.272     ozaki 
   8459  1.362  knakahar 		wm_cdtxsync(txq, txs->txs_firstdesc, txs->txs_ndesc,
   8460  1.388   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   8461  1.272     ozaki 
   8462  1.281   msaitoh 		status =
   8463  1.356  knakahar 		    txq->txq_descs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   8464  1.281   msaitoh 		if ((status & WTX_ST_DD) == 0) {
   8465  1.362  knakahar 			wm_cdtxsync(txq, txs->txs_lastdesc, 1,
   8466  1.281   msaitoh 			    BUS_DMASYNC_PREREAD);
   8467  1.281   msaitoh 			break;
   8468  1.281   msaitoh 		}
   8469    1.1   thorpej 
   8470  1.335   msaitoh 		count++;
   8471  1.281   msaitoh 		DPRINTF(WM_DEBUG_TX,
   8472  1.281   msaitoh 		    ("%s: TX: job %d done: descs %d..%d\n",
   8473  1.281   msaitoh 		    device_xname(sc->sc_dev), i, txs->txs_firstdesc,
   8474  1.281   msaitoh 		    txs->txs_lastdesc));
   8475  1.272     ozaki 
   8476  1.281   msaitoh 		/*
   8477  1.281   msaitoh 		 * XXX We should probably be using the statistics
   8478  1.281   msaitoh 		 * XXX registers, but I don't know if they exist
   8479  1.281   msaitoh 		 * XXX on chips before the i82544.
   8480  1.281   msaitoh 		 */
   8481  1.272     ozaki 
   8482  1.281   msaitoh #ifdef WM_EVENT_COUNTERS
   8483  1.281   msaitoh 		if (status & WTX_ST_TU)
   8484  1.586   msaitoh 			WM_Q_EVCNT_INCR(txq, underrun);
   8485  1.281   msaitoh #endif /* WM_EVENT_COUNTERS */
   8486    1.1   thorpej 
   8487  1.590   msaitoh 		/*
   8488  1.590   msaitoh 		 * 82574 and newer's document says the status field has neither
   8489  1.590   msaitoh 		 * EC (Excessive Collision) bit nor LC (Late Collision) bit
   8490  1.590   msaitoh 		 * (reserved). Refer "PCIe GbE Controller Open Source Software
   8491  1.590   msaitoh 		 * Developer's Manual", 82574 datasheet and newer.
   8492  1.590   msaitoh 		 *
   8493  1.590   msaitoh 		 * XXX I saw the LC bit was set on I218 even though the media
   8494  1.590   msaitoh 		 * was full duplex, so the bit might be used for other
   8495  1.590   msaitoh 		 * meaning ...(I have no document).
   8496  1.590   msaitoh 		 */
   8497  1.590   msaitoh 
   8498  1.590   msaitoh 		if (((status & (WTX_ST_EC | WTX_ST_LC)) != 0)
   8499  1.590   msaitoh 		    && ((sc->sc_type < WM_T_82574)
   8500  1.590   msaitoh 			|| (sc->sc_type == WM_T_80003))) {
   8501  1.281   msaitoh 			ifp->if_oerrors++;
   8502  1.281   msaitoh 			if (status & WTX_ST_LC)
   8503  1.281   msaitoh 				log(LOG_WARNING, "%s: late collision\n",
   8504  1.281   msaitoh 				    device_xname(sc->sc_dev));
   8505  1.281   msaitoh 			else if (status & WTX_ST_EC) {
   8506  1.590   msaitoh 				ifp->if_collisions +=
   8507  1.590   msaitoh 				    TX_COLLISION_THRESHOLD + 1;
   8508  1.281   msaitoh 				log(LOG_WARNING, "%s: excessive collisions\n",
   8509  1.281   msaitoh 				    device_xname(sc->sc_dev));
   8510  1.281   msaitoh 			}
   8511  1.281   msaitoh 		} else
   8512  1.281   msaitoh 			ifp->if_opackets++;
   8513   1.78   thorpej 
   8514  1.495  knakahar 		txq->txq_packets++;
   8515  1.495  knakahar 		txq->txq_bytes += txs->txs_mbuf->m_pkthdr.len;
   8516  1.495  knakahar 
   8517  1.356  knakahar 		txq->txq_free += txs->txs_ndesc;
   8518  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   8519  1.281   msaitoh 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   8520  1.281   msaitoh 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   8521  1.281   msaitoh 		m_freem(txs->txs_mbuf);
   8522  1.281   msaitoh 		txs->txs_mbuf = NULL;
   8523    1.1   thorpej 	}
   8524    1.1   thorpej 
   8525  1.281   msaitoh 	/* Update the dirty transmit buffer pointer. */
   8526  1.356  knakahar 	txq->txq_sdirty = i;
   8527  1.281   msaitoh 	DPRINTF(WM_DEBUG_TX,
   8528  1.281   msaitoh 	    ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
   8529    1.1   thorpej 
   8530  1.335   msaitoh 	if (count != 0)
   8531  1.335   msaitoh 		rnd_add_uint32(&sc->rnd_source, count);
   8532  1.335   msaitoh 
   8533  1.102       scw 	/*
   8534  1.281   msaitoh 	 * If there are no more pending transmissions, cancel the watchdog
   8535  1.281   msaitoh 	 * timer.
   8536  1.102       scw 	 */
   8537  1.356  knakahar 	if (txq->txq_sfree == WM_TXQUEUELEN(txq))
   8538  1.576   msaitoh 		txq->txq_sending = false;
   8539  1.335   msaitoh 
   8540  1.563  knakahar 	return more;
   8541  1.281   msaitoh }
   8542  1.102       scw 
   8543  1.466  knakahar static inline uint32_t
   8544  1.466  knakahar wm_rxdesc_get_status(struct wm_rxqueue *rxq, int idx)
   8545  1.466  knakahar {
   8546  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8547  1.466  knakahar 
   8548  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8549  1.466  knakahar 		return EXTRXC_STATUS(rxq->rxq_ext_descs[idx].erx_ctx.erxc_err_stat);
   8550  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8551  1.466  knakahar 		return NQRXC_STATUS(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_err_stat);
   8552  1.466  knakahar 	else
   8553  1.466  knakahar 		return rxq->rxq_descs[idx].wrx_status;
   8554  1.466  knakahar }
   8555  1.466  knakahar 
   8556  1.466  knakahar static inline uint32_t
   8557  1.466  knakahar wm_rxdesc_get_errors(struct wm_rxqueue *rxq, int idx)
   8558  1.466  knakahar {
   8559  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8560  1.466  knakahar 
   8561  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8562  1.466  knakahar 		return EXTRXC_ERROR(rxq->rxq_ext_descs[idx].erx_ctx.erxc_err_stat);
   8563  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8564  1.466  knakahar 		return NQRXC_ERROR(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_err_stat);
   8565  1.466  knakahar 	else
   8566  1.466  knakahar 		return rxq->rxq_descs[idx].wrx_errors;
   8567  1.466  knakahar }
   8568  1.466  knakahar 
   8569  1.466  knakahar static inline uint16_t
   8570  1.466  knakahar wm_rxdesc_get_vlantag(struct wm_rxqueue *rxq, int idx)
   8571  1.466  knakahar {
   8572  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8573  1.466  knakahar 
   8574  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8575  1.544   msaitoh 		return rxq->rxq_ext_descs[idx].erx_ctx.erxc_vlan;
   8576  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8577  1.544   msaitoh 		return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_vlan;
   8578  1.466  knakahar 	else
   8579  1.544   msaitoh 		return rxq->rxq_descs[idx].wrx_special;
   8580  1.466  knakahar }
   8581  1.466  knakahar 
   8582  1.466  knakahar static inline int
   8583  1.466  knakahar wm_rxdesc_get_pktlen(struct wm_rxqueue *rxq, int idx)
   8584  1.466  knakahar {
   8585  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8586  1.466  knakahar 
   8587  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8588  1.466  knakahar 		return rxq->rxq_ext_descs[idx].erx_ctx.erxc_pktlen;
   8589  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8590  1.466  knakahar 		return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_pktlen;
   8591  1.466  knakahar 	else
   8592  1.466  knakahar 		return rxq->rxq_descs[idx].wrx_len;
   8593  1.466  knakahar }
   8594  1.466  knakahar 
   8595  1.466  knakahar #ifdef WM_DEBUG
   8596  1.466  knakahar static inline uint32_t
   8597  1.466  knakahar wm_rxdesc_get_rsshash(struct wm_rxqueue *rxq, int idx)
   8598  1.466  knakahar {
   8599  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8600  1.466  knakahar 
   8601  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8602  1.466  knakahar 		return rxq->rxq_ext_descs[idx].erx_ctx.erxc_rsshash;
   8603  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8604  1.466  knakahar 		return rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_rsshash;
   8605  1.466  knakahar 	else
   8606  1.466  knakahar 		return 0;
   8607  1.466  knakahar }
   8608  1.466  knakahar 
   8609  1.466  knakahar static inline uint8_t
   8610  1.466  knakahar wm_rxdesc_get_rsstype(struct wm_rxqueue *rxq, int idx)
   8611  1.466  knakahar {
   8612  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8613  1.466  knakahar 
   8614  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8615  1.466  knakahar 		return EXTRXC_RSS_TYPE(rxq->rxq_ext_descs[idx].erx_ctx.erxc_mrq);
   8616  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8617  1.466  knakahar 		return NQRXC_RSS_TYPE(rxq->rxq_nq_descs[idx].nqrx_ctx.nrxc_misc);
   8618  1.466  knakahar 	else
   8619  1.466  knakahar 		return 0;
   8620  1.466  knakahar }
   8621  1.466  knakahar #endif /* WM_DEBUG */
   8622  1.466  knakahar 
   8623  1.466  knakahar static inline bool
   8624  1.466  knakahar wm_rxdesc_is_set_status(struct wm_softc *sc, uint32_t status,
   8625  1.466  knakahar     uint32_t legacy_bit, uint32_t ext_bit, uint32_t nq_bit)
   8626  1.466  knakahar {
   8627  1.466  knakahar 
   8628  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8629  1.466  knakahar 		return (status & ext_bit) != 0;
   8630  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8631  1.466  knakahar 		return (status & nq_bit) != 0;
   8632  1.466  knakahar 	else
   8633  1.466  knakahar 		return (status & legacy_bit) != 0;
   8634  1.466  knakahar }
   8635  1.466  knakahar 
   8636  1.466  knakahar static inline bool
   8637  1.466  knakahar wm_rxdesc_is_set_error(struct wm_softc *sc, uint32_t error,
   8638  1.466  knakahar     uint32_t legacy_bit, uint32_t ext_bit, uint32_t nq_bit)
   8639  1.466  knakahar {
   8640  1.466  knakahar 
   8641  1.466  knakahar 	if (sc->sc_type == WM_T_82574)
   8642  1.466  knakahar 		return (error & ext_bit) != 0;
   8643  1.466  knakahar 	else if ((sc->sc_flags & WM_F_NEWQUEUE) != 0)
   8644  1.466  knakahar 		return (error & nq_bit) != 0;
   8645  1.466  knakahar 	else
   8646  1.466  knakahar 		return (error & legacy_bit) != 0;
   8647  1.466  knakahar }
   8648  1.466  knakahar 
   8649  1.466  knakahar static inline bool
   8650  1.466  knakahar wm_rxdesc_is_eop(struct wm_rxqueue *rxq, uint32_t status)
   8651  1.466  knakahar {
   8652  1.466  knakahar 
   8653  1.466  knakahar 	if (wm_rxdesc_is_set_status(rxq->rxq_sc, status,
   8654  1.466  knakahar 		WRX_ST_EOP, EXTRXC_STATUS_EOP, NQRXC_STATUS_EOP))
   8655  1.466  knakahar 		return true;
   8656  1.466  knakahar 	else
   8657  1.466  knakahar 		return false;
   8658  1.466  knakahar }
   8659  1.466  knakahar 
   8660  1.466  knakahar static inline bool
   8661  1.466  knakahar wm_rxdesc_has_errors(struct wm_rxqueue *rxq, uint32_t errors)
   8662  1.466  knakahar {
   8663  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8664  1.466  knakahar 
   8665  1.466  knakahar 	/* XXXX missing error bit for newqueue? */
   8666  1.466  knakahar 	if (wm_rxdesc_is_set_error(sc, errors,
   8667  1.573   msaitoh 		WRX_ER_CE | WRX_ER_SE | WRX_ER_SEQ | WRX_ER_CXE | WRX_ER_RXE,
   8668  1.573   msaitoh 		EXTRXC_ERROR_CE | EXTRXC_ERROR_SE | EXTRXC_ERROR_SEQ
   8669  1.573   msaitoh 		| EXTRXC_ERROR_CXE | EXTRXC_ERROR_RXE,
   8670  1.466  knakahar 		NQRXC_ERROR_RXE)) {
   8671  1.573   msaitoh 		if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_SE,
   8672  1.573   msaitoh 		    EXTRXC_ERROR_SE, 0))
   8673  1.466  knakahar 			log(LOG_WARNING, "%s: symbol error\n",
   8674  1.466  knakahar 			    device_xname(sc->sc_dev));
   8675  1.573   msaitoh 		else if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_SEQ,
   8676  1.573   msaitoh 		    EXTRXC_ERROR_SEQ, 0))
   8677  1.466  knakahar 			log(LOG_WARNING, "%s: receive sequence error\n",
   8678  1.466  knakahar 			    device_xname(sc->sc_dev));
   8679  1.573   msaitoh 		else if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_CE,
   8680  1.573   msaitoh 		    EXTRXC_ERROR_CE, 0))
   8681  1.466  knakahar 			log(LOG_WARNING, "%s: CRC error\n",
   8682  1.466  knakahar 			    device_xname(sc->sc_dev));
   8683  1.466  knakahar 		return true;
   8684  1.466  knakahar 	}
   8685  1.466  knakahar 
   8686  1.466  knakahar 	return false;
   8687  1.466  knakahar }
   8688  1.466  knakahar 
   8689  1.466  knakahar static inline bool
   8690  1.466  knakahar wm_rxdesc_dd(struct wm_rxqueue *rxq, int idx, uint32_t status)
   8691  1.466  knakahar {
   8692  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8693  1.466  knakahar 
   8694  1.466  knakahar 	if (!wm_rxdesc_is_set_status(sc, status, WRX_ST_DD, EXTRXC_STATUS_DD,
   8695  1.466  knakahar 		NQRXC_STATUS_DD)) {
   8696  1.466  knakahar 		/* We have processed all of the receive descriptors. */
   8697  1.466  knakahar 		wm_cdrxsync(rxq, idx, BUS_DMASYNC_PREREAD);
   8698  1.466  knakahar 		return false;
   8699  1.466  knakahar 	}
   8700  1.466  knakahar 
   8701  1.466  knakahar 	return true;
   8702  1.466  knakahar }
   8703  1.466  knakahar 
   8704  1.466  knakahar static inline bool
   8705  1.573   msaitoh wm_rxdesc_input_vlantag(struct wm_rxqueue *rxq, uint32_t status,
   8706  1.573   msaitoh     uint16_t vlantag, struct mbuf *m)
   8707  1.466  knakahar {
   8708  1.466  knakahar 
   8709  1.466  knakahar 	if (wm_rxdesc_is_set_status(rxq->rxq_sc, status,
   8710  1.466  knakahar 		WRX_ST_VP, EXTRXC_STATUS_VP, NQRXC_STATUS_VP)) {
   8711  1.538  knakahar 		vlan_set_tag(m, le16toh(vlantag));
   8712  1.466  knakahar 	}
   8713  1.466  knakahar 
   8714  1.466  knakahar 	return true;
   8715  1.466  knakahar }
   8716  1.466  knakahar 
   8717  1.466  knakahar static inline void
   8718  1.466  knakahar wm_rxdesc_ensure_checksum(struct wm_rxqueue *rxq, uint32_t status,
   8719  1.466  knakahar     uint32_t errors, struct mbuf *m)
   8720  1.466  knakahar {
   8721  1.466  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8722  1.466  knakahar 
   8723  1.466  knakahar 	if (!wm_rxdesc_is_set_status(sc, status, WRX_ST_IXSM, 0, 0)) {
   8724  1.466  knakahar 		if (wm_rxdesc_is_set_status(sc, status,
   8725  1.466  knakahar 			WRX_ST_IPCS, EXTRXC_STATUS_IPCS, NQRXC_STATUS_IPCS)) {
   8726  1.586   msaitoh 			WM_Q_EVCNT_INCR(rxq, ipsum);
   8727  1.466  knakahar 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   8728  1.466  knakahar 			if (wm_rxdesc_is_set_error(sc, errors,
   8729  1.466  knakahar 				WRX_ER_IPE, EXTRXC_ERROR_IPE, NQRXC_ERROR_IPE))
   8730  1.582   msaitoh 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   8731  1.466  knakahar 		}
   8732  1.466  knakahar 		if (wm_rxdesc_is_set_status(sc, status,
   8733  1.466  knakahar 			WRX_ST_TCPCS, EXTRXC_STATUS_TCPCS, NQRXC_STATUS_L4I)) {
   8734  1.466  knakahar 			/*
   8735  1.466  knakahar 			 * Note: we don't know if this was TCP or UDP,
   8736  1.466  knakahar 			 * so we just set both bits, and expect the
   8737  1.466  knakahar 			 * upper layers to deal.
   8738  1.466  knakahar 			 */
   8739  1.586   msaitoh 			WM_Q_EVCNT_INCR(rxq, tusum);
   8740  1.466  knakahar 			m->m_pkthdr.csum_flags |=
   8741  1.582   msaitoh 			    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   8742  1.582   msaitoh 			    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   8743  1.573   msaitoh 			if (wm_rxdesc_is_set_error(sc, errors, WRX_ER_TCPE,
   8744  1.573   msaitoh 			    EXTRXC_ERROR_TCPE, NQRXC_ERROR_L4E))
   8745  1.582   msaitoh 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   8746  1.466  knakahar 		}
   8747  1.466  knakahar 	}
   8748  1.466  knakahar }
   8749  1.466  knakahar 
   8750  1.281   msaitoh /*
   8751  1.335   msaitoh  * wm_rxeof:
   8752  1.281   msaitoh  *
   8753  1.281   msaitoh  *	Helper; handle receive interrupts.
   8754  1.281   msaitoh  */
   8755  1.563  knakahar static bool
   8756  1.493  knakahar wm_rxeof(struct wm_rxqueue *rxq, u_int limit)
   8757  1.281   msaitoh {
   8758  1.362  knakahar 	struct wm_softc *sc = rxq->rxq_sc;
   8759  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   8760  1.281   msaitoh 	struct wm_rxsoft *rxs;
   8761  1.281   msaitoh 	struct mbuf *m;
   8762  1.281   msaitoh 	int i, len;
   8763  1.335   msaitoh 	int count = 0;
   8764  1.466  knakahar 	uint32_t status, errors;
   8765  1.281   msaitoh 	uint16_t vlantag;
   8766  1.563  knakahar 	bool more = false;
   8767    1.1   thorpej 
   8768  1.413     skrll 	KASSERT(mutex_owned(rxq->rxq_lock));
   8769  1.405  knakahar 
   8770  1.356  knakahar 	for (i = rxq->rxq_ptr;; i = WM_NEXTRX(i)) {
   8771  1.493  knakahar 		if (limit-- == 0) {
   8772  1.493  knakahar 			rxq->rxq_ptr = i;
   8773  1.563  knakahar 			more = true;
   8774  1.563  knakahar 			DPRINTF(WM_DEBUG_RX,
   8775  1.563  knakahar 			    ("%s: RX: loop limited, descriptor %d is not processed\n",
   8776  1.563  knakahar 				device_xname(sc->sc_dev), i));
   8777  1.493  knakahar 			break;
   8778  1.493  knakahar 		}
   8779  1.493  knakahar 
   8780  1.356  knakahar 		rxs = &rxq->rxq_soft[i];
   8781  1.156    dyoung 
   8782  1.281   msaitoh 		DPRINTF(WM_DEBUG_RX,
   8783  1.281   msaitoh 		    ("%s: RX: checking descriptor %d\n",
   8784  1.582   msaitoh 			device_xname(sc->sc_dev), i));
   8785  1.573   msaitoh 		wm_cdrxsync(rxq, i,
   8786  1.573   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   8787  1.199   msaitoh 
   8788  1.466  knakahar 		status = wm_rxdesc_get_status(rxq, i);
   8789  1.466  knakahar 		errors = wm_rxdesc_get_errors(rxq, i);
   8790  1.466  knakahar 		len = le16toh(wm_rxdesc_get_pktlen(rxq, i));
   8791  1.466  knakahar 		vlantag = wm_rxdesc_get_vlantag(rxq, i);
   8792  1.466  knakahar #ifdef WM_DEBUG
   8793  1.471  knakahar 		uint32_t rsshash = le32toh(wm_rxdesc_get_rsshash(rxq, i));
   8794  1.468      maya 		uint8_t rsstype = wm_rxdesc_get_rsstype(rxq, i);
   8795  1.466  knakahar #endif
   8796    1.1   thorpej 
   8797  1.483  knakahar 		if (!wm_rxdesc_dd(rxq, i, status)) {
   8798  1.483  knakahar 			/*
   8799  1.483  knakahar 			 * Update the receive pointer holding rxq_lock
   8800  1.483  knakahar 			 * consistent with increment counter.
   8801  1.483  knakahar 			 */
   8802  1.483  knakahar 			rxq->rxq_ptr = i;
   8803  1.281   msaitoh 			break;
   8804  1.483  knakahar 		}
   8805  1.189   msaitoh 
   8806  1.335   msaitoh 		count++;
   8807  1.356  knakahar 		if (__predict_false(rxq->rxq_discard)) {
   8808  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   8809  1.281   msaitoh 			    ("%s: RX: discarding contents of descriptor %d\n",
   8810  1.582   msaitoh 				device_xname(sc->sc_dev), i));
   8811  1.362  knakahar 			wm_init_rxdesc(rxq, i);
   8812  1.466  knakahar 			if (wm_rxdesc_is_eop(rxq, status)) {
   8813  1.281   msaitoh 				/* Reset our state. */
   8814  1.281   msaitoh 				DPRINTF(WM_DEBUG_RX,
   8815  1.281   msaitoh 				    ("%s: RX: resetting rxdiscard -> 0\n",
   8816  1.582   msaitoh 					device_xname(sc->sc_dev)));
   8817  1.356  knakahar 				rxq->rxq_discard = 0;
   8818  1.281   msaitoh 			}
   8819  1.281   msaitoh 			continue;
   8820  1.189   msaitoh 		}
   8821  1.189   msaitoh 
   8822  1.281   msaitoh 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   8823  1.281   msaitoh 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   8824  1.189   msaitoh 
   8825  1.281   msaitoh 		m = rxs->rxs_mbuf;
   8826  1.189   msaitoh 
   8827  1.281   msaitoh 		/*
   8828  1.281   msaitoh 		 * Add a new receive buffer to the ring, unless of
   8829  1.281   msaitoh 		 * course the length is zero. Treat the latter as a
   8830  1.281   msaitoh 		 * failed mapping.
   8831  1.281   msaitoh 		 */
   8832  1.362  knakahar 		if ((len == 0) || (wm_add_rxbuf(rxq, i) != 0)) {
   8833  1.281   msaitoh 			/*
   8834  1.281   msaitoh 			 * Failed, throw away what we've done so
   8835  1.281   msaitoh 			 * far, and discard the rest of the packet.
   8836  1.281   msaitoh 			 */
   8837  1.281   msaitoh 			ifp->if_ierrors++;
   8838  1.281   msaitoh 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   8839  1.281   msaitoh 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   8840  1.362  knakahar 			wm_init_rxdesc(rxq, i);
   8841  1.466  knakahar 			if (!wm_rxdesc_is_eop(rxq, status))
   8842  1.356  knakahar 				rxq->rxq_discard = 1;
   8843  1.356  knakahar 			if (rxq->rxq_head != NULL)
   8844  1.356  knakahar 				m_freem(rxq->rxq_head);
   8845  1.356  knakahar 			WM_RXCHAIN_RESET(rxq);
   8846  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   8847  1.281   msaitoh 			    ("%s: RX: Rx buffer allocation failed, "
   8848  1.281   msaitoh 			    "dropping packet%s\n", device_xname(sc->sc_dev),
   8849  1.582   msaitoh 				rxq->rxq_discard ? " (discard)" : ""));
   8850  1.281   msaitoh 			continue;
   8851  1.189   msaitoh 		}
   8852  1.253   msaitoh 
   8853  1.281   msaitoh 		m->m_len = len;
   8854  1.356  knakahar 		rxq->rxq_len += len;
   8855  1.281   msaitoh 		DPRINTF(WM_DEBUG_RX,
   8856  1.281   msaitoh 		    ("%s: RX: buffer at %p len %d\n",
   8857  1.582   msaitoh 			device_xname(sc->sc_dev), m->m_data, len));
   8858  1.145   msaitoh 
   8859  1.281   msaitoh 		/* If this is not the end of the packet, keep looking. */
   8860  1.466  knakahar 		if (!wm_rxdesc_is_eop(rxq, status)) {
   8861  1.356  knakahar 			WM_RXCHAIN_LINK(rxq, m);
   8862  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   8863  1.281   msaitoh 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   8864  1.582   msaitoh 				device_xname(sc->sc_dev), rxq->rxq_len));
   8865  1.281   msaitoh 			continue;
   8866  1.281   msaitoh 		}
   8867   1.45   thorpej 
   8868  1.281   msaitoh 		/*
   8869  1.582   msaitoh 		 * Okay, we have the entire packet now. The chip is
   8870  1.281   msaitoh 		 * configured to include the FCS except I350 and I21[01]
   8871  1.281   msaitoh 		 * (not all chips can be configured to strip it),
   8872  1.281   msaitoh 		 * so we need to trim it.
   8873  1.281   msaitoh 		 * May need to adjust length of previous mbuf in the
   8874  1.281   msaitoh 		 * chain if the current mbuf is too short.
   8875  1.281   msaitoh 		 * For an eratta, the RCTL_SECRC bit in RCTL register
   8876  1.281   msaitoh 		 * is always set in I350, so we don't trim it.
   8877  1.281   msaitoh 		 */
   8878  1.281   msaitoh 		if ((sc->sc_type != WM_T_I350) && (sc->sc_type != WM_T_I354)
   8879  1.281   msaitoh 		    && (sc->sc_type != WM_T_I210)
   8880  1.281   msaitoh 		    && (sc->sc_type != WM_T_I211)) {
   8881  1.281   msaitoh 			if (m->m_len < ETHER_CRC_LEN) {
   8882  1.356  knakahar 				rxq->rxq_tail->m_len
   8883  1.281   msaitoh 				    -= (ETHER_CRC_LEN - m->m_len);
   8884  1.281   msaitoh 				m->m_len = 0;
   8885  1.281   msaitoh 			} else
   8886  1.281   msaitoh 				m->m_len -= ETHER_CRC_LEN;
   8887  1.356  knakahar 			len = rxq->rxq_len - ETHER_CRC_LEN;
   8888  1.281   msaitoh 		} else
   8889  1.356  knakahar 			len = rxq->rxq_len;
   8890  1.117   msaitoh 
   8891  1.356  knakahar 		WM_RXCHAIN_LINK(rxq, m);
   8892  1.127    bouyer 
   8893  1.356  knakahar 		*rxq->rxq_tailp = NULL;
   8894  1.356  knakahar 		m = rxq->rxq_head;
   8895  1.117   msaitoh 
   8896  1.356  knakahar 		WM_RXCHAIN_RESET(rxq);
   8897   1.45   thorpej 
   8898  1.281   msaitoh 		DPRINTF(WM_DEBUG_RX,
   8899  1.281   msaitoh 		    ("%s: RX: have entire packet, len -> %d\n",
   8900  1.582   msaitoh 			device_xname(sc->sc_dev), len));
   8901   1.45   thorpej 
   8902  1.281   msaitoh 		/* If an error occurred, update stats and drop the packet. */
   8903  1.466  knakahar 		if (wm_rxdesc_has_errors(rxq, errors)) {
   8904  1.281   msaitoh 			m_freem(m);
   8905  1.281   msaitoh 			continue;
   8906   1.45   thorpej 		}
   8907   1.45   thorpej 
   8908  1.281   msaitoh 		/* No errors.  Receive the packet. */
   8909  1.412     ozaki 		m_set_rcvif(m, ifp);
   8910  1.281   msaitoh 		m->m_pkthdr.len = len;
   8911  1.471  knakahar 		/*
   8912  1.471  knakahar 		 * TODO
   8913  1.471  knakahar 		 * should be save rsshash and rsstype to this mbuf.
   8914  1.471  knakahar 		 */
   8915  1.471  knakahar 		DPRINTF(WM_DEBUG_RX,
   8916  1.471  knakahar 		    ("%s: RX: RSS type=%" PRIu8 ", RSS hash=%" PRIu32 "\n",
   8917  1.471  knakahar 			device_xname(sc->sc_dev), rsstype, rsshash));
   8918   1.45   thorpej 
   8919  1.281   msaitoh 		/*
   8920  1.281   msaitoh 		 * If VLANs are enabled, VLAN packets have been unwrapped
   8921  1.281   msaitoh 		 * for us.  Associate the tag with the packet.
   8922  1.281   msaitoh 		 */
   8923  1.466  knakahar 		if (!wm_rxdesc_input_vlantag(rxq, status, vlantag, m))
   8924  1.466  knakahar 			continue;
   8925   1.45   thorpej 
   8926  1.281   msaitoh 		/* Set up checksum info for this packet. */
   8927  1.466  knakahar 		wm_rxdesc_ensure_checksum(rxq, status, errors, m);
   8928  1.483  knakahar 		/*
   8929  1.483  knakahar 		 * Update the receive pointer holding rxq_lock consistent with
   8930  1.483  knakahar 		 * increment counter.
   8931  1.483  knakahar 		 */
   8932  1.483  knakahar 		rxq->rxq_ptr = i;
   8933  1.495  knakahar 		rxq->rxq_packets++;
   8934  1.495  knakahar 		rxq->rxq_bytes += len;
   8935  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   8936   1.45   thorpej 
   8937  1.281   msaitoh 		/* Pass it on. */
   8938  1.391     ozaki 		if_percpuq_enqueue(sc->sc_ipq, m);
   8939   1.46   thorpej 
   8940  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   8941   1.46   thorpej 
   8942  1.429  knakahar 		if (rxq->rxq_stopping)
   8943  1.281   msaitoh 			break;
   8944   1.48   thorpej 	}
   8945  1.281   msaitoh 
   8946  1.335   msaitoh 	if (count != 0)
   8947  1.335   msaitoh 		rnd_add_uint32(&sc->rnd_source, count);
   8948  1.281   msaitoh 
   8949  1.281   msaitoh 	DPRINTF(WM_DEBUG_RX,
   8950  1.281   msaitoh 	    ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
   8951  1.563  knakahar 
   8952  1.563  knakahar 	return more;
   8953   1.48   thorpej }
   8954   1.48   thorpej 
   8955   1.48   thorpej /*
   8956  1.281   msaitoh  * wm_linkintr_gmii:
   8957   1.50   thorpej  *
   8958  1.281   msaitoh  *	Helper; handle link interrupts for GMII.
   8959   1.50   thorpej  */
   8960  1.281   msaitoh static void
   8961  1.281   msaitoh wm_linkintr_gmii(struct wm_softc *sc, uint32_t icr)
   8962   1.50   thorpej {
   8963  1.621   msaitoh 	device_t dev = sc->sc_dev;
   8964  1.618   msaitoh 	uint32_t status, reg;
   8965  1.618   msaitoh 	bool link;
   8966  1.621   msaitoh 	int rv;
   8967   1.51   thorpej 
   8968  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   8969  1.281   msaitoh 
   8970  1.621   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(dev),
   8971  1.281   msaitoh 		__func__));
   8972  1.281   msaitoh 
   8973  1.618   msaitoh 	if ((icr & ICR_LSC) == 0) {
   8974  1.618   msaitoh 		if (icr & ICR_RXSEQ)
   8975  1.618   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   8976  1.618   msaitoh 			    ("%s: LINK Receive sequence error\n",
   8977  1.621   msaitoh 				device_xname(dev)));
   8978  1.618   msaitoh 		return;
   8979  1.618   msaitoh 	}
   8980  1.381   msaitoh 
   8981  1.618   msaitoh 	/* Link status changed */
   8982  1.618   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   8983  1.618   msaitoh 	link = status & STATUS_LU;
   8984  1.618   msaitoh 	if (link)
   8985  1.618   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   8986  1.621   msaitoh 			device_xname(dev),
   8987  1.618   msaitoh 			(status & STATUS_FD) ? "FDX" : "HDX"));
   8988  1.618   msaitoh 	else
   8989  1.618   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   8990  1.621   msaitoh 			device_xname(dev)));
   8991  1.618   msaitoh 	if ((sc->sc_type == WM_T_ICH8) && (link == false))
   8992  1.618   msaitoh 		wm_gig_downshift_workaround_ich8lan(sc);
   8993  1.281   msaitoh 
   8994  1.618   msaitoh 	if ((sc->sc_type == WM_T_ICH8)
   8995  1.618   msaitoh 	    && (sc->sc_phytype == WMPHY_IGP_3)) {
   8996  1.618   msaitoh 		wm_kmrn_lock_loss_workaround_ich8lan(sc);
   8997  1.618   msaitoh 	}
   8998  1.618   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> mii_pollstat\n",
   8999  1.621   msaitoh 		device_xname(dev)));
   9000  1.618   msaitoh 	mii_pollstat(&sc->sc_mii);
   9001  1.618   msaitoh 	if (sc->sc_type == WM_T_82543) {
   9002  1.618   msaitoh 		int miistatus, active;
   9003   1.51   thorpej 
   9004  1.445   msaitoh 		/*
   9005  1.618   msaitoh 		 * With 82543, we need to force speed and
   9006  1.618   msaitoh 		 * duplex on the MAC equal to what the PHY
   9007  1.618   msaitoh 		 * speed and duplex configuration is.
   9008  1.445   msaitoh 		 */
   9009  1.618   msaitoh 		miistatus = sc->sc_mii.mii_media_status;
   9010  1.618   msaitoh 
   9011  1.618   msaitoh 		if (miistatus & IFM_ACTIVE) {
   9012  1.618   msaitoh 			active = sc->sc_mii.mii_media_active;
   9013  1.618   msaitoh 			sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   9014  1.618   msaitoh 			switch (IFM_SUBTYPE(active)) {
   9015  1.618   msaitoh 			case IFM_10_T:
   9016  1.618   msaitoh 				sc->sc_ctrl |= CTRL_SPEED_10;
   9017  1.618   msaitoh 				break;
   9018  1.618   msaitoh 			case IFM_100_TX:
   9019  1.618   msaitoh 				sc->sc_ctrl |= CTRL_SPEED_100;
   9020  1.618   msaitoh 				break;
   9021  1.618   msaitoh 			case IFM_1000_T:
   9022  1.618   msaitoh 				sc->sc_ctrl |= CTRL_SPEED_1000;
   9023  1.618   msaitoh 				break;
   9024  1.618   msaitoh 			default:
   9025  1.618   msaitoh 				/*
   9026  1.618   msaitoh 				 * fiber?
   9027  1.618   msaitoh 				 * Shoud not enter here.
   9028  1.618   msaitoh 				 */
   9029  1.618   msaitoh 				printf("unknown media (%x)\n", active);
   9030  1.618   msaitoh 				break;
   9031  1.618   msaitoh 			}
   9032  1.618   msaitoh 			if (active & IFM_FDX)
   9033  1.618   msaitoh 				sc->sc_ctrl |= CTRL_FD;
   9034  1.618   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9035  1.445   msaitoh 		}
   9036  1.618   msaitoh 	} else if (sc->sc_type == WM_T_PCH) {
   9037  1.618   msaitoh 		wm_k1_gig_workaround_hv(sc,
   9038  1.618   msaitoh 		    ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
   9039  1.618   msaitoh 	}
   9040  1.445   msaitoh 
   9041  1.618   msaitoh 	/*
   9042  1.621   msaitoh 	 * When connected at 10Mbps half-duplex, some parts are excessively
   9043  1.621   msaitoh 	 * aggressive resulting in many collisions. To avoid this, increase
   9044  1.621   msaitoh 	 * the IPG and reduce Rx latency in the PHY.
   9045  1.621   msaitoh 	 */
   9046  1.621   msaitoh 	if ((sc->sc_type >= WM_T_PCH2) && (sc->sc_type <= WM_T_PCH_CNP)
   9047  1.621   msaitoh 	    && link) {
   9048  1.621   msaitoh 		uint32_t tipg_reg;
   9049  1.621   msaitoh 		uint32_t speed = __SHIFTOUT(status, STATUS_SPEED);
   9050  1.621   msaitoh 		bool fdx;
   9051  1.621   msaitoh 		uint16_t emi_addr, emi_val;
   9052  1.621   msaitoh 
   9053  1.621   msaitoh 		tipg_reg = CSR_READ(sc, WMREG_TIPG);
   9054  1.621   msaitoh 		tipg_reg &= ~TIPG_IPGT_MASK;
   9055  1.621   msaitoh 		fdx = status & STATUS_FD;
   9056  1.621   msaitoh 
   9057  1.621   msaitoh 		if (!fdx && (speed == STATUS_SPEED_10)) {
   9058  1.621   msaitoh 			tipg_reg |= 0xff;
   9059  1.621   msaitoh 			/* Reduce Rx latency in analog PHY */
   9060  1.621   msaitoh 			emi_val = 0;
   9061  1.621   msaitoh 		} else if ((sc->sc_type >= WM_T_PCH_SPT) &&
   9062  1.621   msaitoh 		    fdx && speed != STATUS_SPEED_1000) {
   9063  1.621   msaitoh 			tipg_reg |= 0xc;
   9064  1.621   msaitoh 			emi_val = 1;
   9065  1.621   msaitoh 		} else {
   9066  1.621   msaitoh 			/* Roll back the default values */
   9067  1.621   msaitoh 			tipg_reg |= 0x08;
   9068  1.621   msaitoh 			emi_val = 1;
   9069  1.621   msaitoh 		}
   9070  1.621   msaitoh 
   9071  1.621   msaitoh 		CSR_WRITE(sc, WMREG_TIPG, tipg_reg);
   9072  1.621   msaitoh 
   9073  1.621   msaitoh 		rv = sc->phy.acquire(sc);
   9074  1.621   msaitoh 		if (rv)
   9075  1.621   msaitoh 			return;
   9076  1.621   msaitoh 
   9077  1.621   msaitoh 		if (sc->sc_type == WM_T_PCH2)
   9078  1.621   msaitoh 			emi_addr = I82579_RX_CONFIG;
   9079  1.621   msaitoh 		else
   9080  1.621   msaitoh 			emi_addr = I217_RX_CONFIG;
   9081  1.621   msaitoh 		rv = wm_write_emi_reg_locked(dev, emi_addr, emi_val);
   9082  1.621   msaitoh 
   9083  1.621   msaitoh 		if (sc->sc_type >= WM_T_PCH_LPT) {
   9084  1.621   msaitoh 			uint16_t phy_reg;
   9085  1.621   msaitoh 
   9086  1.621   msaitoh 			sc->phy.readreg_locked(dev, 2,
   9087  1.621   msaitoh 			    I217_PLL_CLOCK_GATE_REG, &phy_reg);
   9088  1.621   msaitoh 			phy_reg &= ~I217_PLL_CLOCK_GATE_MASK;
   9089  1.621   msaitoh 			if (speed == STATUS_SPEED_100
   9090  1.621   msaitoh 			    || speed == STATUS_SPEED_10)
   9091  1.621   msaitoh 				phy_reg |= 0x3e8;
   9092  1.621   msaitoh 			else
   9093  1.621   msaitoh 				phy_reg |= 0xfa;
   9094  1.621   msaitoh 			sc->phy.writereg_locked(dev, 2,
   9095  1.621   msaitoh 			    I217_PLL_CLOCK_GATE_REG, phy_reg);
   9096  1.621   msaitoh 
   9097  1.621   msaitoh 			if (speed == STATUS_SPEED_1000) {
   9098  1.621   msaitoh 				sc->phy.readreg_locked(dev, 2,
   9099  1.621   msaitoh 				    HV_PM_CTRL, &phy_reg);
   9100  1.621   msaitoh 
   9101  1.621   msaitoh 				phy_reg |= HV_PM_CTRL_K1_CLK_REQ;
   9102  1.621   msaitoh 
   9103  1.621   msaitoh 				sc->phy.writereg_locked(dev, 2,
   9104  1.621   msaitoh 				    HV_PM_CTRL, phy_reg);
   9105  1.621   msaitoh 			}
   9106  1.621   msaitoh 		}
   9107  1.621   msaitoh 		sc->phy.release(sc);
   9108  1.621   msaitoh 
   9109  1.621   msaitoh 		if (rv)
   9110  1.621   msaitoh 			return;
   9111  1.621   msaitoh 
   9112  1.621   msaitoh 		if (sc->sc_type >= WM_T_PCH_SPT) {
   9113  1.621   msaitoh 			uint16_t data, ptr_gap;
   9114  1.621   msaitoh 
   9115  1.621   msaitoh 			if (speed == STATUS_SPEED_1000) {
   9116  1.621   msaitoh 				rv = sc->phy.acquire(sc);
   9117  1.621   msaitoh 				if (rv)
   9118  1.621   msaitoh 					return;
   9119  1.621   msaitoh 
   9120  1.621   msaitoh 				rv = sc->phy.readreg_locked(dev, 2,
   9121  1.621   msaitoh 				    I219_UNKNOWN1, &data);
   9122  1.621   msaitoh 				if (rv) {
   9123  1.621   msaitoh 					sc->phy.release(sc);
   9124  1.621   msaitoh 					return;
   9125  1.621   msaitoh 				}
   9126  1.621   msaitoh 
   9127  1.621   msaitoh 				ptr_gap = (data & (0x3ff << 2)) >> 2;
   9128  1.621   msaitoh 				if (ptr_gap < 0x18) {
   9129  1.621   msaitoh 					data &= ~(0x3ff << 2);
   9130  1.621   msaitoh 					data |= (0x18 << 2);
   9131  1.621   msaitoh 					rv = sc->phy.writereg_locked(dev,
   9132  1.621   msaitoh 					    2, I219_UNKNOWN1, data);
   9133  1.621   msaitoh 				}
   9134  1.621   msaitoh 				sc->phy.release(sc);
   9135  1.621   msaitoh 				if (rv)
   9136  1.621   msaitoh 					return;
   9137  1.621   msaitoh 			} else {
   9138  1.621   msaitoh 				rv = sc->phy.acquire(sc);
   9139  1.621   msaitoh 				if (rv)
   9140  1.621   msaitoh 					return;
   9141  1.621   msaitoh 
   9142  1.621   msaitoh 				rv = sc->phy.writereg_locked(dev, 2,
   9143  1.621   msaitoh 				    I219_UNKNOWN1, 0xc023);
   9144  1.621   msaitoh 				sc->phy.release(sc);
   9145  1.621   msaitoh 				if (rv)
   9146  1.621   msaitoh 					return;
   9147  1.621   msaitoh 
   9148  1.621   msaitoh 			}
   9149  1.621   msaitoh 		}
   9150  1.621   msaitoh 	}
   9151  1.621   msaitoh 
   9152  1.621   msaitoh 	/*
   9153  1.618   msaitoh 	 * I217 Packet Loss issue:
   9154  1.618   msaitoh 	 * ensure that FEXTNVM4 Beacon Duration is set correctly
   9155  1.618   msaitoh 	 * on power up.
   9156  1.618   msaitoh 	 * Set the Beacon Duration for I217 to 8 usec
   9157  1.618   msaitoh 	 */
   9158  1.618   msaitoh 	if (sc->sc_type >= WM_T_PCH_LPT) {
   9159  1.618   msaitoh 		reg = CSR_READ(sc, WMREG_FEXTNVM4);
   9160  1.618   msaitoh 		reg &= ~FEXTNVM4_BEACON_DURATION;
   9161  1.618   msaitoh 		reg |= FEXTNVM4_BEACON_DURATION_8US;
   9162  1.618   msaitoh 		CSR_WRITE(sc, WMREG_FEXTNVM4, reg);
   9163  1.618   msaitoh 	}
   9164  1.445   msaitoh 
   9165  1.618   msaitoh 	/* Work-around I218 hang issue */
   9166  1.618   msaitoh 	if ((sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_LM) ||
   9167  1.618   msaitoh 	    (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_V) ||
   9168  1.618   msaitoh 	    (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_LM3) ||
   9169  1.618   msaitoh 	    (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_V3))
   9170  1.618   msaitoh 		wm_k1_workaround_lpt_lp(sc, link);
   9171  1.445   msaitoh 
   9172  1.618   msaitoh 	if (sc->sc_type >= WM_T_PCH_LPT) {
   9173  1.618   msaitoh 		/*
   9174  1.618   msaitoh 		 * Set platform power management values for Latency
   9175  1.618   msaitoh 		 * Tolerance Reporting (LTR)
   9176  1.618   msaitoh 		 */
   9177  1.618   msaitoh 		wm_platform_pm_pch_lpt(sc,
   9178  1.618   msaitoh 		    ((sc->sc_mii.mii_media_status & IFM_ACTIVE) != 0));
   9179  1.618   msaitoh 	}
   9180  1.614   msaitoh 
   9181  1.618   msaitoh 	/* Clear link partner's EEE ability */
   9182  1.618   msaitoh 	sc->eee_lp_ability = 0;
   9183  1.601   msaitoh 
   9184  1.618   msaitoh 	/* FEXTNVM6 K1-off workaround */
   9185  1.618   msaitoh 	if (sc->sc_type == WM_T_PCH_SPT) {
   9186  1.618   msaitoh 		reg = CSR_READ(sc, WMREG_FEXTNVM6);
   9187  1.618   msaitoh 		if (CSR_READ(sc, WMREG_PCIEANACFG) & FEXTNVM6_K1_OFF_ENABLE)
   9188  1.618   msaitoh 			reg |= FEXTNVM6_K1_OFF_ENABLE;
   9189  1.618   msaitoh 		else
   9190  1.618   msaitoh 			reg &= ~FEXTNVM6_K1_OFF_ENABLE;
   9191  1.618   msaitoh 		CSR_WRITE(sc, WMREG_FEXTNVM6, reg);
   9192  1.618   msaitoh 	}
   9193  1.601   msaitoh 
   9194  1.618   msaitoh 	if (!link)
   9195  1.618   msaitoh 		return;
   9196  1.614   msaitoh 
   9197  1.618   msaitoh 	switch (sc->sc_type) {
   9198  1.618   msaitoh 	case WM_T_PCH2:
   9199  1.618   msaitoh 		wm_k1_workaround_lv(sc);
   9200  1.618   msaitoh 		/* FALLTHROUGH */
   9201  1.618   msaitoh 	case WM_T_PCH:
   9202  1.618   msaitoh 		if (sc->sc_phytype == WMPHY_82578)
   9203  1.618   msaitoh 			wm_link_stall_workaround_hv(sc);
   9204  1.618   msaitoh 		break;
   9205  1.618   msaitoh 	default:
   9206  1.618   msaitoh 		break;
   9207  1.618   msaitoh 	}
   9208  1.614   msaitoh 
   9209  1.618   msaitoh 	/* Enable/Disable EEE after link up */
   9210  1.618   msaitoh 	if (sc->sc_phytype > WMPHY_82579)
   9211  1.618   msaitoh 		wm_set_eee_pchlan(sc);
   9212   1.50   thorpej }
   9213   1.50   thorpej 
   9214   1.50   thorpej /*
   9215  1.281   msaitoh  * wm_linkintr_tbi:
   9216   1.57   thorpej  *
   9217  1.281   msaitoh  *	Helper; handle link interrupts for TBI mode.
   9218   1.57   thorpej  */
   9219  1.281   msaitoh static void
   9220  1.281   msaitoh wm_linkintr_tbi(struct wm_softc *sc, uint32_t icr)
   9221   1.57   thorpej {
   9222  1.506   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   9223  1.281   msaitoh 	uint32_t status;
   9224  1.281   msaitoh 
   9225  1.281   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   9226  1.281   msaitoh 		__func__));
   9227  1.281   msaitoh 
   9228  1.281   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   9229  1.281   msaitoh 	if (icr & ICR_LSC) {
   9230  1.584   msaitoh 		wm_check_for_link(sc);
   9231  1.281   msaitoh 		if (status & STATUS_LU) {
   9232  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   9233  1.582   msaitoh 				device_xname(sc->sc_dev),
   9234  1.582   msaitoh 				(status & STATUS_FD) ? "FDX" : "HDX"));
   9235  1.281   msaitoh 			/*
   9236  1.281   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   9237  1.281   msaitoh 			 * so we should update sc->sc_ctrl
   9238  1.281   msaitoh 			 */
   9239   1.57   thorpej 
   9240  1.281   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   9241  1.281   msaitoh 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   9242  1.281   msaitoh 			sc->sc_fcrtl &= ~FCRTL_XONE;
   9243  1.281   msaitoh 			if (status & STATUS_FD)
   9244  1.281   msaitoh 				sc->sc_tctl |=
   9245  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   9246  1.281   msaitoh 			else
   9247  1.281   msaitoh 				sc->sc_tctl |=
   9248  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   9249  1.281   msaitoh 			if (sc->sc_ctrl & CTRL_TFCE)
   9250  1.281   msaitoh 				sc->sc_fcrtl |= FCRTL_XONE;
   9251  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   9252  1.281   msaitoh 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   9253  1.582   msaitoh 			    WMREG_OLD_FCRTL : WMREG_FCRTL, sc->sc_fcrtl);
   9254  1.281   msaitoh 			sc->sc_tbi_linkup = 1;
   9255  1.506   msaitoh 			if_link_state_change(ifp, LINK_STATE_UP);
   9256  1.281   msaitoh 		} else {
   9257  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   9258  1.582   msaitoh 				device_xname(sc->sc_dev)));
   9259  1.281   msaitoh 			sc->sc_tbi_linkup = 0;
   9260  1.506   msaitoh 			if_link_state_change(ifp, LINK_STATE_DOWN);
   9261  1.281   msaitoh 		}
   9262  1.325   msaitoh 		/* Update LED */
   9263  1.325   msaitoh 		wm_tbi_serdes_set_linkled(sc);
   9264  1.618   msaitoh 	} else if (icr & ICR_RXSEQ)
   9265  1.582   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: Receive sequence error\n",
   9266  1.582   msaitoh 			device_xname(sc->sc_dev)));
   9267   1.57   thorpej }
   9268   1.57   thorpej 
   9269   1.57   thorpej /*
   9270  1.325   msaitoh  * wm_linkintr_serdes:
   9271  1.325   msaitoh  *
   9272  1.325   msaitoh  *	Helper; handle link interrupts for TBI mode.
   9273  1.325   msaitoh  */
   9274  1.325   msaitoh static void
   9275  1.325   msaitoh wm_linkintr_serdes(struct wm_softc *sc, uint32_t icr)
   9276  1.325   msaitoh {
   9277  1.506   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   9278  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   9279  1.325   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   9280  1.325   msaitoh 	uint32_t pcs_adv, pcs_lpab, reg;
   9281  1.325   msaitoh 
   9282  1.325   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
   9283  1.325   msaitoh 		__func__));
   9284  1.325   msaitoh 
   9285  1.325   msaitoh 	if (icr & ICR_LSC) {
   9286  1.325   msaitoh 		/* Check PCS */
   9287  1.325   msaitoh 		reg = CSR_READ(sc, WMREG_PCS_LSTS);
   9288  1.325   msaitoh 		if ((reg & PCS_LSTS_LINKOK) != 0) {
   9289  1.506   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up\n",
   9290  1.506   msaitoh 				device_xname(sc->sc_dev)));
   9291  1.325   msaitoh 			mii->mii_media_status |= IFM_ACTIVE;
   9292  1.325   msaitoh 			sc->sc_tbi_linkup = 1;
   9293  1.506   msaitoh 			if_link_state_change(ifp, LINK_STATE_UP);
   9294  1.325   msaitoh 		} else {
   9295  1.506   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   9296  1.506   msaitoh 				device_xname(sc->sc_dev)));
   9297  1.325   msaitoh 			mii->mii_media_status |= IFM_NONE;
   9298  1.325   msaitoh 			sc->sc_tbi_linkup = 0;
   9299  1.506   msaitoh 			if_link_state_change(ifp, LINK_STATE_DOWN);
   9300  1.325   msaitoh 			wm_tbi_serdes_set_linkled(sc);
   9301  1.325   msaitoh 			return;
   9302  1.325   msaitoh 		}
   9303  1.325   msaitoh 		mii->mii_media_active |= IFM_1000_SX;
   9304  1.325   msaitoh 		if ((reg & PCS_LSTS_FDX) != 0)
   9305  1.325   msaitoh 			mii->mii_media_active |= IFM_FDX;
   9306  1.325   msaitoh 		else
   9307  1.325   msaitoh 			mii->mii_media_active |= IFM_HDX;
   9308  1.325   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   9309  1.325   msaitoh 			/* Check flow */
   9310  1.325   msaitoh 			reg = CSR_READ(sc, WMREG_PCS_LSTS);
   9311  1.325   msaitoh 			if ((reg & PCS_LSTS_AN_COMP) == 0) {
   9312  1.325   msaitoh 				DPRINTF(WM_DEBUG_LINK,
   9313  1.325   msaitoh 				    ("XXX LINKOK but not ACOMP\n"));
   9314  1.325   msaitoh 				return;
   9315  1.325   msaitoh 			}
   9316  1.325   msaitoh 			pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
   9317  1.325   msaitoh 			pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
   9318  1.325   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   9319  1.325   msaitoh 			    ("XXX AN result %08x, %08x\n", pcs_adv, pcs_lpab));
   9320  1.325   msaitoh 			if ((pcs_adv & TXCW_SYM_PAUSE)
   9321  1.325   msaitoh 			    && (pcs_lpab & TXCW_SYM_PAUSE)) {
   9322  1.325   msaitoh 				mii->mii_media_active |= IFM_FLOW
   9323  1.325   msaitoh 				    | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   9324  1.325   msaitoh 			} else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
   9325  1.325   msaitoh 			    && (pcs_adv & TXCW_ASYM_PAUSE)
   9326  1.325   msaitoh 			    && (pcs_lpab & TXCW_SYM_PAUSE)
   9327  1.325   msaitoh 			    && (pcs_lpab & TXCW_ASYM_PAUSE))
   9328  1.325   msaitoh 				mii->mii_media_active |= IFM_FLOW
   9329  1.325   msaitoh 				    | IFM_ETH_TXPAUSE;
   9330  1.325   msaitoh 			else if ((pcs_adv & TXCW_SYM_PAUSE)
   9331  1.325   msaitoh 			    && (pcs_adv & TXCW_ASYM_PAUSE)
   9332  1.325   msaitoh 			    && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
   9333  1.325   msaitoh 			    && (pcs_lpab & TXCW_ASYM_PAUSE))
   9334  1.325   msaitoh 				mii->mii_media_active |= IFM_FLOW
   9335  1.325   msaitoh 				    | IFM_ETH_RXPAUSE;
   9336  1.325   msaitoh 		}
   9337  1.325   msaitoh 		/* Update LED */
   9338  1.325   msaitoh 		wm_tbi_serdes_set_linkled(sc);
   9339  1.618   msaitoh 	} else
   9340  1.582   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: Receive sequence error\n",
   9341  1.325   msaitoh 		    device_xname(sc->sc_dev)));
   9342  1.325   msaitoh }
   9343  1.325   msaitoh 
   9344  1.325   msaitoh /*
   9345  1.281   msaitoh  * wm_linkintr:
   9346   1.57   thorpej  *
   9347  1.281   msaitoh  *	Helper; handle link interrupts.
   9348   1.57   thorpej  */
   9349  1.281   msaitoh static void
   9350  1.281   msaitoh wm_linkintr(struct wm_softc *sc, uint32_t icr)
   9351   1.57   thorpej {
   9352   1.57   thorpej 
   9353  1.357  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   9354  1.357  knakahar 
   9355  1.281   msaitoh 	if (sc->sc_flags & WM_F_HAS_MII)
   9356  1.281   msaitoh 		wm_linkintr_gmii(sc, icr);
   9357  1.325   msaitoh 	else if ((sc->sc_mediatype == WM_MEDIATYPE_SERDES)
   9358  1.620   msaitoh 	    && ((sc->sc_type >= WM_T_82575) && (sc->sc_type <= WM_T_I211)))
   9359  1.325   msaitoh 		wm_linkintr_serdes(sc, icr);
   9360  1.281   msaitoh 	else
   9361  1.281   msaitoh 		wm_linkintr_tbi(sc, icr);
   9362   1.57   thorpej }
   9363   1.57   thorpej 
   9364  1.112     gavan /*
   9365  1.335   msaitoh  * wm_intr_legacy:
   9366  1.112     gavan  *
   9367  1.335   msaitoh  *	Interrupt service routine for INTx and MSI.
   9368  1.112     gavan  */
   9369  1.112     gavan static int
   9370  1.335   msaitoh wm_intr_legacy(void *arg)
   9371  1.198   msaitoh {
   9372  1.281   msaitoh 	struct wm_softc *sc = arg;
   9373  1.484  knakahar 	struct wm_queue *wmq = &sc->sc_queue[0];
   9374  1.484  knakahar 	struct wm_txqueue *txq = &wmq->wmq_txq;
   9375  1.484  knakahar 	struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   9376  1.335   msaitoh 	uint32_t icr, rndval = 0;
   9377  1.281   msaitoh 	int handled = 0;
   9378  1.281   msaitoh 
   9379  1.281   msaitoh 	while (1 /* CONSTCOND */) {
   9380  1.281   msaitoh 		icr = CSR_READ(sc, WMREG_ICR);
   9381  1.281   msaitoh 		if ((icr & sc->sc_icr) == 0)
   9382  1.281   msaitoh 			break;
   9383  1.618   msaitoh 		if (handled == 0)
   9384  1.511   msaitoh 			DPRINTF(WM_DEBUG_TX,
   9385  1.517   msaitoh 			    ("%s: INTx: got intr\n",device_xname(sc->sc_dev)));
   9386  1.335   msaitoh 		if (rndval == 0)
   9387  1.335   msaitoh 			rndval = icr;
   9388  1.112     gavan 
   9389  1.413     skrll 		mutex_enter(rxq->rxq_lock);
   9390  1.112     gavan 
   9391  1.429  knakahar 		if (rxq->rxq_stopping) {
   9392  1.413     skrll 			mutex_exit(rxq->rxq_lock);
   9393  1.281   msaitoh 			break;
   9394  1.281   msaitoh 		}
   9395  1.247   msaitoh 
   9396  1.281   msaitoh 		handled = 1;
   9397  1.249   msaitoh 
   9398  1.281   msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   9399  1.388   msaitoh 		if (icr & (ICR_RXDMT0 | ICR_RXT0)) {
   9400  1.281   msaitoh 			DPRINTF(WM_DEBUG_RX,
   9401  1.281   msaitoh 			    ("%s: RX: got Rx intr 0x%08x\n",
   9402  1.582   msaitoh 				device_xname(sc->sc_dev),
   9403  1.582   msaitoh 				icr & (ICR_RXDMT0 | ICR_RXT0)));
   9404  1.586   msaitoh 			WM_Q_EVCNT_INCR(rxq, intr);
   9405  1.240   msaitoh 		}
   9406  1.281   msaitoh #endif
   9407  1.536  knakahar 		/*
   9408  1.536  knakahar 		 * wm_rxeof() does *not* call upper layer functions directly,
   9409  1.536  knakahar 		 * as if_percpuq_enqueue() just call softint_schedule().
   9410  1.536  knakahar 		 * So, we can call wm_rxeof() in interrupt context.
   9411  1.536  knakahar 		 */
   9412  1.493  knakahar 		wm_rxeof(rxq, UINT_MAX);
   9413  1.240   msaitoh 
   9414  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   9415  1.413     skrll 		mutex_enter(txq->txq_lock);
   9416  1.283     ozaki 
   9417  1.429  knakahar 		if (txq->txq_stopping) {
   9418  1.429  knakahar 			mutex_exit(txq->txq_lock);
   9419  1.429  knakahar 			break;
   9420  1.429  knakahar 		}
   9421  1.429  knakahar 
   9422  1.281   msaitoh #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   9423  1.281   msaitoh 		if (icr & ICR_TXDW) {
   9424  1.281   msaitoh 			DPRINTF(WM_DEBUG_TX,
   9425  1.281   msaitoh 			    ("%s: TX: got TXDW interrupt\n",
   9426  1.582   msaitoh 				device_xname(sc->sc_dev)));
   9427  1.417  knakahar 			WM_Q_EVCNT_INCR(txq, txdw);
   9428  1.240   msaitoh 		}
   9429  1.281   msaitoh #endif
   9430  1.557  knakahar 		wm_txeof(txq, UINT_MAX);
   9431  1.240   msaitoh 
   9432  1.413     skrll 		mutex_exit(txq->txq_lock);
   9433  1.357  knakahar 		WM_CORE_LOCK(sc);
   9434  1.357  knakahar 
   9435  1.429  knakahar 		if (sc->sc_core_stopping) {
   9436  1.429  knakahar 			WM_CORE_UNLOCK(sc);
   9437  1.429  knakahar 			break;
   9438  1.429  knakahar 		}
   9439  1.429  knakahar 
   9440  1.388   msaitoh 		if (icr & (ICR_LSC | ICR_RXSEQ)) {
   9441  1.281   msaitoh 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   9442  1.281   msaitoh 			wm_linkintr(sc, icr);
   9443  1.281   msaitoh 		}
   9444  1.240   msaitoh 
   9445  1.357  knakahar 		WM_CORE_UNLOCK(sc);
   9446  1.112     gavan 
   9447  1.281   msaitoh 		if (icr & ICR_RXO) {
   9448  1.281   msaitoh #if defined(WM_DEBUG)
   9449  1.281   msaitoh 			log(LOG_WARNING, "%s: Receive overrun\n",
   9450  1.281   msaitoh 			    device_xname(sc->sc_dev));
   9451  1.281   msaitoh #endif /* defined(WM_DEBUG) */
   9452  1.281   msaitoh 		}
   9453  1.249   msaitoh 	}
   9454  1.112     gavan 
   9455  1.335   msaitoh 	rnd_add_uint32(&sc->rnd_source, rndval);
   9456  1.335   msaitoh 
   9457  1.335   msaitoh 	if (handled) {
   9458  1.335   msaitoh 		/* Try to get more packets going. */
   9459  1.484  knakahar 		softint_schedule(wmq->wmq_si);
   9460  1.335   msaitoh 	}
   9461  1.335   msaitoh 
   9462  1.335   msaitoh 	return handled;
   9463  1.335   msaitoh }
   9464  1.335   msaitoh 
   9465  1.480  knakahar static inline void
   9466  1.480  knakahar wm_txrxintr_disable(struct wm_queue *wmq)
   9467  1.480  knakahar {
   9468  1.480  knakahar 	struct wm_softc *sc = wmq->wmq_txq.txq_sc;
   9469  1.480  knakahar 
   9470  1.480  knakahar 	if (sc->sc_type == WM_T_82574)
   9471  1.573   msaitoh 		CSR_WRITE(sc, WMREG_IMC,
   9472  1.573   msaitoh 		    ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id));
   9473  1.480  knakahar 	else if (sc->sc_type == WM_T_82575)
   9474  1.573   msaitoh 		CSR_WRITE(sc, WMREG_EIMC,
   9475  1.573   msaitoh 		    EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
   9476  1.480  knakahar 	else
   9477  1.480  knakahar 		CSR_WRITE(sc, WMREG_EIMC, 1 << wmq->wmq_intr_idx);
   9478  1.480  knakahar }
   9479  1.480  knakahar 
   9480  1.480  knakahar static inline void
   9481  1.480  knakahar wm_txrxintr_enable(struct wm_queue *wmq)
   9482  1.480  knakahar {
   9483  1.480  knakahar 	struct wm_softc *sc = wmq->wmq_txq.txq_sc;
   9484  1.480  knakahar 
   9485  1.495  knakahar 	wm_itrs_calculate(sc, wmq);
   9486  1.495  knakahar 
   9487  1.559  knakahar 	/*
   9488  1.559  knakahar 	 * ICR_OTHER which is disabled in wm_linkintr_msix() is enabled here.
   9489  1.559  knakahar 	 * There is no need to care about which of RXQ(0) and RXQ(1) enable
   9490  1.559  knakahar 	 * ICR_OTHER in first, because each RXQ/TXQ interrupt is disabled
   9491  1.559  knakahar 	 * while each wm_handle_queue(wmq) is runnig.
   9492  1.559  knakahar 	 */
   9493  1.480  knakahar 	if (sc->sc_type == WM_T_82574)
   9494  1.573   msaitoh 		CSR_WRITE(sc, WMREG_IMS,
   9495  1.573   msaitoh 		    ICR_TXQ(wmq->wmq_id) | ICR_RXQ(wmq->wmq_id) | ICR_OTHER);
   9496  1.480  knakahar 	else if (sc->sc_type == WM_T_82575)
   9497  1.573   msaitoh 		CSR_WRITE(sc, WMREG_EIMS,
   9498  1.573   msaitoh 		    EITR_TX_QUEUE(wmq->wmq_id) | EITR_RX_QUEUE(wmq->wmq_id));
   9499  1.480  knakahar 	else
   9500  1.480  knakahar 		CSR_WRITE(sc, WMREG_EIMS, 1 << wmq->wmq_intr_idx);
   9501  1.480  knakahar }
   9502  1.480  knakahar 
   9503  1.335   msaitoh static int
   9504  1.405  knakahar wm_txrxintr_msix(void *arg)
   9505  1.335   msaitoh {
   9506  1.405  knakahar 	struct wm_queue *wmq = arg;
   9507  1.405  knakahar 	struct wm_txqueue *txq = &wmq->wmq_txq;
   9508  1.405  knakahar 	struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   9509  1.363  knakahar 	struct wm_softc *sc = txq->txq_sc;
   9510  1.557  knakahar 	u_int txlimit = sc->sc_tx_intr_process_limit;
   9511  1.557  knakahar 	u_int rxlimit = sc->sc_rx_intr_process_limit;
   9512  1.563  knakahar 	bool txmore;
   9513  1.563  knakahar 	bool rxmore;
   9514  1.335   msaitoh 
   9515  1.405  knakahar 	KASSERT(wmq->wmq_intr_idx == wmq->wmq_id);
   9516  1.405  knakahar 
   9517  1.335   msaitoh 	DPRINTF(WM_DEBUG_TX,
   9518  1.335   msaitoh 	    ("%s: TX: got Tx intr\n", device_xname(sc->sc_dev)));
   9519  1.335   msaitoh 
   9520  1.480  knakahar 	wm_txrxintr_disable(wmq);
   9521  1.335   msaitoh 
   9522  1.429  knakahar 	mutex_enter(txq->txq_lock);
   9523  1.429  knakahar 
   9524  1.429  knakahar 	if (txq->txq_stopping) {
   9525  1.429  knakahar 		mutex_exit(txq->txq_lock);
   9526  1.429  knakahar 		return 0;
   9527  1.429  knakahar 	}
   9528  1.335   msaitoh 
   9529  1.429  knakahar 	WM_Q_EVCNT_INCR(txq, txdw);
   9530  1.563  knakahar 	txmore = wm_txeof(txq, txlimit);
   9531  1.484  knakahar 	/* wm_deferred start() is done in wm_handle_queue(). */
   9532  1.429  knakahar 	mutex_exit(txq->txq_lock);
   9533  1.429  knakahar 
   9534  1.364  knakahar 	DPRINTF(WM_DEBUG_RX,
   9535  1.335   msaitoh 	    ("%s: RX: got Rx intr\n", device_xname(sc->sc_dev)));
   9536  1.429  knakahar 	mutex_enter(rxq->rxq_lock);
   9537  1.335   msaitoh 
   9538  1.429  knakahar 	if (rxq->rxq_stopping) {
   9539  1.413     skrll 		mutex_exit(rxq->rxq_lock);
   9540  1.429  knakahar 		return 0;
   9541  1.405  knakahar 	}
   9542  1.335   msaitoh 
   9543  1.586   msaitoh 	WM_Q_EVCNT_INCR(rxq, intr);
   9544  1.563  knakahar 	rxmore = wm_rxeof(rxq, rxlimit);
   9545  1.429  knakahar 	mutex_exit(rxq->rxq_lock);
   9546  1.429  knakahar 
   9547  1.495  knakahar 	wm_itrs_writereg(sc, wmq);
   9548  1.495  knakahar 
   9549  1.563  knakahar 	if (txmore || rxmore)
   9550  1.563  knakahar 		softint_schedule(wmq->wmq_si);
   9551  1.563  knakahar 	else
   9552  1.563  knakahar 		wm_txrxintr_enable(wmq);
   9553  1.484  knakahar 
   9554  1.335   msaitoh 	return 1;
   9555  1.335   msaitoh }
   9556  1.335   msaitoh 
   9557  1.484  knakahar static void
   9558  1.484  knakahar wm_handle_queue(void *arg)
   9559  1.484  knakahar {
   9560  1.484  knakahar 	struct wm_queue *wmq = arg;
   9561  1.484  knakahar 	struct wm_txqueue *txq = &wmq->wmq_txq;
   9562  1.484  knakahar 	struct wm_rxqueue *rxq = &wmq->wmq_rxq;
   9563  1.484  knakahar 	struct wm_softc *sc = txq->txq_sc;
   9564  1.557  knakahar 	u_int txlimit = sc->sc_tx_process_limit;
   9565  1.557  knakahar 	u_int rxlimit = sc->sc_rx_process_limit;
   9566  1.563  knakahar 	bool txmore;
   9567  1.563  knakahar 	bool rxmore;
   9568  1.484  knakahar 
   9569  1.484  knakahar 	mutex_enter(txq->txq_lock);
   9570  1.484  knakahar 	if (txq->txq_stopping) {
   9571  1.484  knakahar 		mutex_exit(txq->txq_lock);
   9572  1.484  knakahar 		return;
   9573  1.484  knakahar 	}
   9574  1.563  knakahar 	txmore = wm_txeof(txq, txlimit);
   9575  1.484  knakahar 	wm_deferred_start_locked(txq);
   9576  1.484  knakahar 	mutex_exit(txq->txq_lock);
   9577  1.484  knakahar 
   9578  1.484  knakahar 	mutex_enter(rxq->rxq_lock);
   9579  1.484  knakahar 	if (rxq->rxq_stopping) {
   9580  1.484  knakahar 		mutex_exit(rxq->rxq_lock);
   9581  1.484  knakahar 		return;
   9582  1.484  knakahar 	}
   9583  1.586   msaitoh 	WM_Q_EVCNT_INCR(rxq, defer);
   9584  1.563  knakahar 	rxmore = wm_rxeof(rxq, rxlimit);
   9585  1.484  knakahar 	mutex_exit(rxq->rxq_lock);
   9586  1.493  knakahar 
   9587  1.563  knakahar 	if (txmore || rxmore)
   9588  1.563  knakahar 		softint_schedule(wmq->wmq_si);
   9589  1.563  knakahar 	else
   9590  1.563  knakahar 		wm_txrxintr_enable(wmq);
   9591  1.484  knakahar }
   9592  1.484  knakahar 
   9593  1.335   msaitoh /*
   9594  1.335   msaitoh  * wm_linkintr_msix:
   9595  1.335   msaitoh  *
   9596  1.335   msaitoh  *	Interrupt service routine for link status change for MSI-X.
   9597  1.335   msaitoh  */
   9598  1.335   msaitoh static int
   9599  1.335   msaitoh wm_linkintr_msix(void *arg)
   9600  1.335   msaitoh {
   9601  1.335   msaitoh 	struct wm_softc *sc = arg;
   9602  1.351   msaitoh 	uint32_t reg;
   9603  1.559  knakahar 	bool has_rxo;
   9604  1.335   msaitoh 
   9605  1.369  knakahar 	DPRINTF(WM_DEBUG_LINK,
   9606  1.335   msaitoh 	    ("%s: LINK: got link intr\n", device_xname(sc->sc_dev)));
   9607  1.335   msaitoh 
   9608  1.351   msaitoh 	reg = CSR_READ(sc, WMREG_ICR);
   9609  1.357  knakahar 	WM_CORE_LOCK(sc);
   9610  1.559  knakahar 	if (sc->sc_core_stopping)
   9611  1.335   msaitoh 		goto out;
   9612  1.335   msaitoh 
   9613  1.579   msaitoh 	if ((reg & ICR_LSC) != 0) {
   9614  1.559  knakahar 		WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   9615  1.559  knakahar 		wm_linkintr(sc, ICR_LSC);
   9616  1.559  knakahar 	}
   9617  1.559  knakahar 
   9618  1.559  knakahar 	/*
   9619  1.559  knakahar 	 * XXX 82574 MSI-X mode workaround
   9620  1.559  knakahar 	 *
   9621  1.559  knakahar 	 * 82574 MSI-X mode causes receive overrun(RXO) interrupt as ICR_OTHER
   9622  1.559  knakahar 	 * MSI-X vector, furthermore it does not cause neigher ICR_RXQ(0) nor
   9623  1.559  knakahar 	 * ICR_RXQ(1) vector. So, we generate ICR_RXQ(0) and ICR_RXQ(1)
   9624  1.559  knakahar 	 * interrupts by writing WMREG_ICS to process receive packets.
   9625  1.559  knakahar 	 */
   9626  1.559  knakahar 	if (sc->sc_type == WM_T_82574 && ((reg & ICR_RXO) != 0)) {
   9627  1.559  knakahar #if defined(WM_DEBUG)
   9628  1.559  knakahar 		log(LOG_WARNING, "%s: Receive overrun\n",
   9629  1.559  knakahar 		    device_xname(sc->sc_dev));
   9630  1.559  knakahar #endif /* defined(WM_DEBUG) */
   9631  1.559  knakahar 
   9632  1.559  knakahar 		has_rxo = true;
   9633  1.559  knakahar 		/*
   9634  1.559  knakahar 		 * The RXO interrupt is very high rate when receive traffic is
   9635  1.559  knakahar 		 * high rate. We use polling mode for ICR_OTHER like Tx/Rx
   9636  1.559  knakahar 		 * interrupts. ICR_OTHER will be enabled at the end of
   9637  1.559  knakahar 		 * wm_txrxintr_msix() which is kicked by both ICR_RXQ(0) and
   9638  1.559  knakahar 		 * ICR_RXQ(1) interrupts.
   9639  1.559  knakahar 		 */
   9640  1.559  knakahar 		CSR_WRITE(sc, WMREG_IMC, ICR_OTHER);
   9641  1.559  knakahar 
   9642  1.559  knakahar 		CSR_WRITE(sc, WMREG_ICS, ICR_RXQ(0) | ICR_RXQ(1));
   9643  1.559  knakahar 	}
   9644  1.559  knakahar 
   9645  1.559  knakahar 
   9646  1.335   msaitoh 
   9647  1.335   msaitoh out:
   9648  1.357  knakahar 	WM_CORE_UNLOCK(sc);
   9649  1.335   msaitoh 
   9650  1.559  knakahar 	if (sc->sc_type == WM_T_82574) {
   9651  1.559  knakahar 		if (!has_rxo)
   9652  1.559  knakahar 			CSR_WRITE(sc, WMREG_IMS, ICR_OTHER | ICR_LSC);
   9653  1.559  knakahar 		else
   9654  1.559  knakahar 			CSR_WRITE(sc, WMREG_IMS, ICR_LSC);
   9655  1.559  knakahar 	} else if (sc->sc_type == WM_T_82575)
   9656  1.335   msaitoh 		CSR_WRITE(sc, WMREG_EIMS, EITR_OTHER);
   9657  1.335   msaitoh 	else
   9658  1.364  knakahar 		CSR_WRITE(sc, WMREG_EIMS, 1 << sc->sc_link_intr_idx);
   9659  1.335   msaitoh 
   9660  1.335   msaitoh 	return 1;
   9661  1.335   msaitoh }
   9662  1.335   msaitoh 
   9663  1.335   msaitoh /*
   9664  1.281   msaitoh  * Media related.
   9665  1.281   msaitoh  * GMII, SGMII, TBI (and SERDES)
   9666  1.281   msaitoh  */
   9667  1.117   msaitoh 
   9668  1.325   msaitoh /* Common */
   9669  1.325   msaitoh 
   9670  1.325   msaitoh /*
   9671  1.325   msaitoh  * wm_tbi_serdes_set_linkled:
   9672  1.325   msaitoh  *
   9673  1.325   msaitoh  *	Update the link LED on TBI and SERDES devices.
   9674  1.325   msaitoh  */
   9675  1.325   msaitoh static void
   9676  1.325   msaitoh wm_tbi_serdes_set_linkled(struct wm_softc *sc)
   9677  1.325   msaitoh {
   9678  1.325   msaitoh 
   9679  1.325   msaitoh 	if (sc->sc_tbi_linkup)
   9680  1.325   msaitoh 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   9681  1.325   msaitoh 	else
   9682  1.325   msaitoh 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   9683  1.325   msaitoh 
   9684  1.325   msaitoh 	/* 82540 or newer devices are active low */
   9685  1.325   msaitoh 	sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
   9686  1.325   msaitoh 
   9687  1.325   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9688  1.325   msaitoh }
   9689  1.325   msaitoh 
   9690  1.281   msaitoh /* GMII related */
   9691  1.117   msaitoh 
   9692  1.280   msaitoh /*
   9693  1.281   msaitoh  * wm_gmii_reset:
   9694  1.280   msaitoh  *
   9695  1.281   msaitoh  *	Reset the PHY.
   9696  1.280   msaitoh  */
   9697  1.281   msaitoh static void
   9698  1.281   msaitoh wm_gmii_reset(struct wm_softc *sc)
   9699  1.280   msaitoh {
   9700  1.281   msaitoh 	uint32_t reg;
   9701  1.280   msaitoh 	int rv;
   9702  1.280   msaitoh 
   9703  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   9704  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   9705  1.420   msaitoh 
   9706  1.424   msaitoh 	rv = sc->phy.acquire(sc);
   9707  1.281   msaitoh 	if (rv != 0) {
   9708  1.281   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
   9709  1.281   msaitoh 		    __func__);
   9710  1.281   msaitoh 		return;
   9711  1.281   msaitoh 	}
   9712  1.280   msaitoh 
   9713  1.281   msaitoh 	switch (sc->sc_type) {
   9714  1.281   msaitoh 	case WM_T_82542_2_0:
   9715  1.281   msaitoh 	case WM_T_82542_2_1:
   9716  1.281   msaitoh 		/* null */
   9717  1.281   msaitoh 		break;
   9718  1.281   msaitoh 	case WM_T_82543:
   9719  1.281   msaitoh 		/*
   9720  1.281   msaitoh 		 * With 82543, we need to force speed and duplex on the MAC
   9721  1.281   msaitoh 		 * equal to what the PHY speed and duplex configuration is.
   9722  1.281   msaitoh 		 * In addition, we need to perform a hardware reset on the PHY
   9723  1.281   msaitoh 		 * to take it out of reset.
   9724  1.281   msaitoh 		 */
   9725  1.281   msaitoh 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   9726  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9727  1.280   msaitoh 
   9728  1.281   msaitoh 		/* The PHY reset pin is active-low. */
   9729  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   9730  1.281   msaitoh 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   9731  1.281   msaitoh 		    CTRL_EXT_SWDPIN(4));
   9732  1.281   msaitoh 		reg |= CTRL_EXT_SWDPIO(4);
   9733  1.218   msaitoh 
   9734  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   9735  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   9736  1.281   msaitoh 		delay(10*1000);
   9737  1.218   msaitoh 
   9738  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   9739  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   9740  1.281   msaitoh 		delay(150);
   9741  1.281   msaitoh #if 0
   9742  1.281   msaitoh 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   9743  1.281   msaitoh #endif
   9744  1.281   msaitoh 		delay(20*1000);	/* XXX extra delay to get PHY ID? */
   9745  1.281   msaitoh 		break;
   9746  1.281   msaitoh 	case WM_T_82544:	/* reset 10000us */
   9747  1.281   msaitoh 	case WM_T_82540:
   9748  1.281   msaitoh 	case WM_T_82545:
   9749  1.281   msaitoh 	case WM_T_82545_3:
   9750  1.281   msaitoh 	case WM_T_82546:
   9751  1.281   msaitoh 	case WM_T_82546_3:
   9752  1.281   msaitoh 	case WM_T_82541:
   9753  1.281   msaitoh 	case WM_T_82541_2:
   9754  1.281   msaitoh 	case WM_T_82547:
   9755  1.281   msaitoh 	case WM_T_82547_2:
   9756  1.281   msaitoh 	case WM_T_82571:	/* reset 100us */
   9757  1.281   msaitoh 	case WM_T_82572:
   9758  1.281   msaitoh 	case WM_T_82573:
   9759  1.281   msaitoh 	case WM_T_82574:
   9760  1.281   msaitoh 	case WM_T_82575:
   9761  1.281   msaitoh 	case WM_T_82576:
   9762  1.218   msaitoh 	case WM_T_82580:
   9763  1.228   msaitoh 	case WM_T_I350:
   9764  1.265   msaitoh 	case WM_T_I354:
   9765  1.281   msaitoh 	case WM_T_I210:
   9766  1.281   msaitoh 	case WM_T_I211:
   9767  1.281   msaitoh 	case WM_T_82583:
   9768  1.281   msaitoh 	case WM_T_80003:
   9769  1.281   msaitoh 		/* generic reset */
   9770  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   9771  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   9772  1.281   msaitoh 		delay(20000);
   9773  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9774  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   9775  1.281   msaitoh 		delay(20000);
   9776  1.281   msaitoh 
   9777  1.281   msaitoh 		if ((sc->sc_type == WM_T_82541)
   9778  1.281   msaitoh 		    || (sc->sc_type == WM_T_82541_2)
   9779  1.281   msaitoh 		    || (sc->sc_type == WM_T_82547)
   9780  1.281   msaitoh 		    || (sc->sc_type == WM_T_82547_2)) {
   9781  1.281   msaitoh 			/* workaround for igp are done in igp_reset() */
   9782  1.281   msaitoh 			/* XXX add code to set LED after phy reset */
   9783  1.218   msaitoh 		}
   9784  1.218   msaitoh 		break;
   9785  1.281   msaitoh 	case WM_T_ICH8:
   9786  1.281   msaitoh 	case WM_T_ICH9:
   9787  1.281   msaitoh 	case WM_T_ICH10:
   9788  1.281   msaitoh 	case WM_T_PCH:
   9789  1.281   msaitoh 	case WM_T_PCH2:
   9790  1.281   msaitoh 	case WM_T_PCH_LPT:
   9791  1.392   msaitoh 	case WM_T_PCH_SPT:
   9792  1.570   msaitoh 	case WM_T_PCH_CNP:
   9793  1.281   msaitoh 		/* generic reset */
   9794  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   9795  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   9796  1.281   msaitoh 		delay(100);
   9797  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   9798  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   9799  1.281   msaitoh 		delay(150);
   9800  1.281   msaitoh 		break;
   9801  1.281   msaitoh 	default:
   9802  1.281   msaitoh 		panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
   9803  1.281   msaitoh 		    __func__);
   9804  1.281   msaitoh 		break;
   9805  1.281   msaitoh 	}
   9806  1.281   msaitoh 
   9807  1.424   msaitoh 	sc->phy.release(sc);
   9808  1.210   msaitoh 
   9809  1.281   msaitoh 	/* get_cfg_done */
   9810  1.281   msaitoh 	wm_get_cfg_done(sc);
   9811  1.208   msaitoh 
   9812  1.281   msaitoh 	/* extra setup */
   9813  1.281   msaitoh 	switch (sc->sc_type) {
   9814  1.281   msaitoh 	case WM_T_82542_2_0:
   9815  1.281   msaitoh 	case WM_T_82542_2_1:
   9816  1.281   msaitoh 	case WM_T_82543:
   9817  1.281   msaitoh 	case WM_T_82544:
   9818  1.281   msaitoh 	case WM_T_82540:
   9819  1.281   msaitoh 	case WM_T_82545:
   9820  1.281   msaitoh 	case WM_T_82545_3:
   9821  1.281   msaitoh 	case WM_T_82546:
   9822  1.281   msaitoh 	case WM_T_82546_3:
   9823  1.281   msaitoh 	case WM_T_82541_2:
   9824  1.281   msaitoh 	case WM_T_82547_2:
   9825  1.281   msaitoh 	case WM_T_82571:
   9826  1.281   msaitoh 	case WM_T_82572:
   9827  1.281   msaitoh 	case WM_T_82573:
   9828  1.519   msaitoh 	case WM_T_82574:
   9829  1.519   msaitoh 	case WM_T_82583:
   9830  1.281   msaitoh 	case WM_T_82575:
   9831  1.281   msaitoh 	case WM_T_82576:
   9832  1.281   msaitoh 	case WM_T_82580:
   9833  1.281   msaitoh 	case WM_T_I350:
   9834  1.281   msaitoh 	case WM_T_I354:
   9835  1.281   msaitoh 	case WM_T_I210:
   9836  1.281   msaitoh 	case WM_T_I211:
   9837  1.281   msaitoh 	case WM_T_80003:
   9838  1.281   msaitoh 		/* null */
   9839  1.281   msaitoh 		break;
   9840  1.281   msaitoh 	case WM_T_82541:
   9841  1.281   msaitoh 	case WM_T_82547:
   9842  1.281   msaitoh 		/* XXX Configure actively LED after PHY reset */
   9843  1.281   msaitoh 		break;
   9844  1.281   msaitoh 	case WM_T_ICH8:
   9845  1.281   msaitoh 	case WM_T_ICH9:
   9846  1.281   msaitoh 	case WM_T_ICH10:
   9847  1.281   msaitoh 	case WM_T_PCH:
   9848  1.281   msaitoh 	case WM_T_PCH2:
   9849  1.281   msaitoh 	case WM_T_PCH_LPT:
   9850  1.392   msaitoh 	case WM_T_PCH_SPT:
   9851  1.570   msaitoh 	case WM_T_PCH_CNP:
   9852  1.517   msaitoh 		wm_phy_post_reset(sc);
   9853  1.281   msaitoh 		break;
   9854  1.281   msaitoh 	default:
   9855  1.281   msaitoh 		panic("%s: unknown type\n", __func__);
   9856  1.281   msaitoh 		break;
   9857    1.1   thorpej 	}
   9858    1.1   thorpej }
   9859    1.1   thorpej 
   9860    1.1   thorpej /*
   9861  1.475   msaitoh  * Setup sc_phytype and mii_{read|write}reg.
   9862  1.475   msaitoh  *
   9863  1.475   msaitoh  *  To identify PHY type, correct read/write function should be selected.
   9864  1.475   msaitoh  * To select correct read/write function, PCI ID or MAC type are required
   9865  1.475   msaitoh  * without accessing PHY registers.
   9866  1.475   msaitoh  *
   9867  1.475   msaitoh  *  On the first call of this function, PHY ID is not known yet. Check
   9868  1.475   msaitoh  * PCI ID or MAC type. The list of the PCI ID may not be perfect, so the
   9869  1.475   msaitoh  * result might be incorrect.
   9870  1.475   msaitoh  *
   9871  1.475   msaitoh  *  In the second call, PHY OUI and model is used to identify PHY type.
   9872  1.475   msaitoh  * It might not be perfpect because of the lack of compared entry, but it
   9873  1.475   msaitoh  * would be better than the first call.
   9874  1.475   msaitoh  *
   9875  1.475   msaitoh  *  If the detected new result and previous assumption is different,
   9876  1.475   msaitoh  * diagnous message will be printed.
   9877  1.475   msaitoh  */
   9878  1.475   msaitoh static void
   9879  1.475   msaitoh wm_gmii_setup_phytype(struct wm_softc *sc, uint32_t phy_oui,
   9880  1.475   msaitoh     uint16_t phy_model)
   9881  1.475   msaitoh {
   9882  1.475   msaitoh 	device_t dev = sc->sc_dev;
   9883  1.475   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   9884  1.475   msaitoh 	uint16_t new_phytype = WMPHY_UNKNOWN;
   9885  1.475   msaitoh 	uint16_t doubt_phytype = WMPHY_UNKNOWN;
   9886  1.475   msaitoh 	mii_readreg_t new_readreg;
   9887  1.475   msaitoh 	mii_writereg_t new_writereg;
   9888  1.475   msaitoh 
   9889  1.521   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   9890  1.521   msaitoh 		device_xname(sc->sc_dev), __func__));
   9891  1.521   msaitoh 
   9892  1.475   msaitoh 	if (mii->mii_readreg == NULL) {
   9893  1.475   msaitoh 		/*
   9894  1.475   msaitoh 		 *  This is the first call of this function. For ICH and PCH
   9895  1.475   msaitoh 		 * variants, it's difficult to determine the PHY access method
   9896  1.475   msaitoh 		 * by sc_type, so use the PCI product ID for some devices.
   9897  1.475   msaitoh 		 */
   9898  1.475   msaitoh 
   9899  1.475   msaitoh 		switch (sc->sc_pcidevid) {
   9900  1.475   msaitoh 		case PCI_PRODUCT_INTEL_PCH_M_LM:
   9901  1.475   msaitoh 		case PCI_PRODUCT_INTEL_PCH_M_LC:
   9902  1.475   msaitoh 			/* 82577 */
   9903  1.475   msaitoh 			new_phytype = WMPHY_82577;
   9904  1.475   msaitoh 			break;
   9905  1.475   msaitoh 		case PCI_PRODUCT_INTEL_PCH_D_DM:
   9906  1.475   msaitoh 		case PCI_PRODUCT_INTEL_PCH_D_DC:
   9907  1.475   msaitoh 			/* 82578 */
   9908  1.475   msaitoh 			new_phytype = WMPHY_82578;
   9909  1.475   msaitoh 			break;
   9910  1.475   msaitoh 		case PCI_PRODUCT_INTEL_PCH2_LV_LM:
   9911  1.475   msaitoh 		case PCI_PRODUCT_INTEL_PCH2_LV_V:
   9912  1.475   msaitoh 			/* 82579 */
   9913  1.475   msaitoh 			new_phytype = WMPHY_82579;
   9914  1.475   msaitoh 			break;
   9915  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801H_82567V_3:
   9916  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801I_BM:
   9917  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801I_IGP_M_AMT: /* Not IGP but BM */
   9918  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801J_R_BM_LM:
   9919  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801J_R_BM_LF:
   9920  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801J_D_BM_LM:
   9921  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801J_D_BM_LF:
   9922  1.475   msaitoh 		case PCI_PRODUCT_INTEL_82801J_R_BM_V:
   9923  1.475   msaitoh 			/* ICH8, 9, 10 with 82567 */
   9924  1.475   msaitoh 			new_phytype = WMPHY_BM;
   9925  1.475   msaitoh 			break;
   9926  1.475   msaitoh 		default:
   9927  1.475   msaitoh 			break;
   9928  1.475   msaitoh 		}
   9929  1.475   msaitoh 	} else {
   9930  1.475   msaitoh 		/* It's not the first call. Use PHY OUI and model */
   9931  1.475   msaitoh 		switch (phy_oui) {
   9932  1.599   msaitoh 		case MII_OUI_ATTANSIC: /* XXX ??? */
   9933  1.475   msaitoh 			switch (phy_model) {
   9934  1.475   msaitoh 			case 0x0004: /* XXX */
   9935  1.475   msaitoh 				new_phytype = WMPHY_82578;
   9936  1.475   msaitoh 				break;
   9937  1.475   msaitoh 			default:
   9938  1.475   msaitoh 				break;
   9939  1.475   msaitoh 			}
   9940  1.475   msaitoh 			break;
   9941  1.475   msaitoh 		case MII_OUI_xxMARVELL:
   9942  1.475   msaitoh 			switch (phy_model) {
   9943  1.475   msaitoh 			case MII_MODEL_xxMARVELL_I210:
   9944  1.475   msaitoh 				new_phytype = WMPHY_I210;
   9945  1.475   msaitoh 				break;
   9946  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1011:
   9947  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1000_3:
   9948  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1000_5:
   9949  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1112:
   9950  1.475   msaitoh 				new_phytype = WMPHY_M88;
   9951  1.475   msaitoh 				break;
   9952  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1149:
   9953  1.475   msaitoh 				new_phytype = WMPHY_BM;
   9954  1.475   msaitoh 				break;
   9955  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1111:
   9956  1.475   msaitoh 			case MII_MODEL_xxMARVELL_I347:
   9957  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1512:
   9958  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1340M:
   9959  1.475   msaitoh 			case MII_MODEL_xxMARVELL_E1543:
   9960  1.475   msaitoh 				new_phytype = WMPHY_M88;
   9961  1.475   msaitoh 				break;
   9962  1.475   msaitoh 			case MII_MODEL_xxMARVELL_I82563:
   9963  1.475   msaitoh 				new_phytype = WMPHY_GG82563;
   9964  1.475   msaitoh 				break;
   9965  1.475   msaitoh 			default:
   9966  1.475   msaitoh 				break;
   9967  1.475   msaitoh 			}
   9968  1.475   msaitoh 			break;
   9969  1.475   msaitoh 		case MII_OUI_INTEL:
   9970  1.475   msaitoh 			switch (phy_model) {
   9971  1.475   msaitoh 			case MII_MODEL_INTEL_I82577:
   9972  1.475   msaitoh 				new_phytype = WMPHY_82577;
   9973  1.475   msaitoh 				break;
   9974  1.475   msaitoh 			case MII_MODEL_INTEL_I82579:
   9975  1.475   msaitoh 				new_phytype = WMPHY_82579;
   9976  1.475   msaitoh 				break;
   9977  1.475   msaitoh 			case MII_MODEL_INTEL_I217:
   9978  1.475   msaitoh 				new_phytype = WMPHY_I217;
   9979  1.475   msaitoh 				break;
   9980  1.475   msaitoh 			case MII_MODEL_INTEL_I82580:
   9981  1.475   msaitoh 			case MII_MODEL_INTEL_I350:
   9982  1.475   msaitoh 				new_phytype = WMPHY_82580;
   9983  1.475   msaitoh 				break;
   9984  1.475   msaitoh 			default:
   9985  1.475   msaitoh 				break;
   9986  1.475   msaitoh 			}
   9987  1.475   msaitoh 			break;
   9988  1.475   msaitoh 		case MII_OUI_yyINTEL:
   9989  1.475   msaitoh 			switch (phy_model) {
   9990  1.475   msaitoh 			case MII_MODEL_yyINTEL_I82562G:
   9991  1.475   msaitoh 			case MII_MODEL_yyINTEL_I82562EM:
   9992  1.475   msaitoh 			case MII_MODEL_yyINTEL_I82562ET:
   9993  1.475   msaitoh 				new_phytype = WMPHY_IFE;
   9994  1.475   msaitoh 				break;
   9995  1.475   msaitoh 			case MII_MODEL_yyINTEL_IGP01E1000:
   9996  1.475   msaitoh 				new_phytype = WMPHY_IGP;
   9997  1.475   msaitoh 				break;
   9998  1.475   msaitoh 			case MII_MODEL_yyINTEL_I82566:
   9999  1.475   msaitoh 				new_phytype = WMPHY_IGP_3;
   10000  1.475   msaitoh 				break;
   10001  1.475   msaitoh 			default:
   10002  1.475   msaitoh 				break;
   10003  1.475   msaitoh 			}
   10004  1.475   msaitoh 			break;
   10005  1.475   msaitoh 		default:
   10006  1.475   msaitoh 			break;
   10007  1.475   msaitoh 		}
   10008  1.475   msaitoh 		if (new_phytype == WMPHY_UNKNOWN)
   10009  1.599   msaitoh 			aprint_verbose_dev(dev,
   10010  1.599   msaitoh 			    "%s: unknown PHY model. OUI=%06x, model=%04x\n",
   10011  1.599   msaitoh 			    __func__, phy_oui, phy_model);
   10012  1.475   msaitoh 
   10013  1.475   msaitoh 		if ((sc->sc_phytype != WMPHY_UNKNOWN)
   10014  1.475   msaitoh 		    && (sc->sc_phytype != new_phytype )) {
   10015  1.475   msaitoh 			aprint_error_dev(dev, "Previously assumed PHY type(%u)"
   10016  1.475   msaitoh 			    "was incorrect. PHY type from PHY ID = %u\n",
   10017  1.475   msaitoh 			    sc->sc_phytype, new_phytype);
   10018  1.475   msaitoh 		}
   10019  1.475   msaitoh 	}
   10020  1.475   msaitoh 
   10021  1.475   msaitoh 	/* Next, use sc->sc_flags and sc->sc_type to set read/write funcs. */
   10022  1.475   msaitoh 	if (((sc->sc_flags & WM_F_SGMII) != 0) && !wm_sgmii_uses_mdio(sc)) {
   10023  1.475   msaitoh 		/* SGMII */
   10024  1.475   msaitoh 		new_readreg = wm_sgmii_readreg;
   10025  1.475   msaitoh 		new_writereg = wm_sgmii_writereg;
   10026  1.475   msaitoh 	} else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
   10027  1.475   msaitoh 		/* BM2 (phyaddr == 1) */
   10028  1.475   msaitoh 		if ((sc->sc_phytype != WMPHY_UNKNOWN)
   10029  1.475   msaitoh 		    && (new_phytype != WMPHY_BM)
   10030  1.475   msaitoh 		    && (new_phytype != WMPHY_UNKNOWN))
   10031  1.475   msaitoh 			doubt_phytype = new_phytype;
   10032  1.475   msaitoh 		new_phytype = WMPHY_BM;
   10033  1.475   msaitoh 		new_readreg = wm_gmii_bm_readreg;
   10034  1.475   msaitoh 		new_writereg = wm_gmii_bm_writereg;
   10035  1.475   msaitoh 	} else if (sc->sc_type >= WM_T_PCH) {
   10036  1.475   msaitoh 		/* All PCH* use _hv_ */
   10037  1.475   msaitoh 		new_readreg = wm_gmii_hv_readreg;
   10038  1.475   msaitoh 		new_writereg = wm_gmii_hv_writereg;
   10039  1.475   msaitoh 	} else if (sc->sc_type >= WM_T_ICH8) {
   10040  1.475   msaitoh 		/* non-82567 ICH8, 9 and 10 */
   10041  1.475   msaitoh 		new_readreg = wm_gmii_i82544_readreg;
   10042  1.475   msaitoh 		new_writereg = wm_gmii_i82544_writereg;
   10043  1.475   msaitoh 	} else if (sc->sc_type >= WM_T_80003) {
   10044  1.475   msaitoh 		/* 80003 */
   10045  1.475   msaitoh 		if ((sc->sc_phytype != WMPHY_UNKNOWN)
   10046  1.475   msaitoh 		    && (new_phytype != WMPHY_GG82563)
   10047  1.475   msaitoh 		    && (new_phytype != WMPHY_UNKNOWN))
   10048  1.475   msaitoh 			doubt_phytype = new_phytype;
   10049  1.475   msaitoh 		new_phytype = WMPHY_GG82563;
   10050  1.475   msaitoh 		new_readreg = wm_gmii_i80003_readreg;
   10051  1.475   msaitoh 		new_writereg = wm_gmii_i80003_writereg;
   10052  1.475   msaitoh 	} else if (sc->sc_type >= WM_T_I210) {
   10053  1.475   msaitoh 		/* I210 and I211 */
   10054  1.475   msaitoh 		if ((sc->sc_phytype != WMPHY_UNKNOWN)
   10055  1.475   msaitoh 		    && (new_phytype != WMPHY_I210)
   10056  1.475   msaitoh 		    && (new_phytype != WMPHY_UNKNOWN))
   10057  1.475   msaitoh 			doubt_phytype = new_phytype;
   10058  1.475   msaitoh 		new_phytype = WMPHY_I210;
   10059  1.475   msaitoh 		new_readreg = wm_gmii_gs40g_readreg;
   10060  1.475   msaitoh 		new_writereg = wm_gmii_gs40g_writereg;
   10061  1.475   msaitoh 	} else if (sc->sc_type >= WM_T_82580) {
   10062  1.475   msaitoh 		/* 82580, I350 and I354 */
   10063  1.475   msaitoh 		new_readreg = wm_gmii_82580_readreg;
   10064  1.475   msaitoh 		new_writereg = wm_gmii_82580_writereg;
   10065  1.475   msaitoh 	} else if (sc->sc_type >= WM_T_82544) {
   10066  1.475   msaitoh 		/* 82544, 0, [56], [17], 8257[1234] and 82583 */
   10067  1.475   msaitoh 		new_readreg = wm_gmii_i82544_readreg;
   10068  1.475   msaitoh 		new_writereg = wm_gmii_i82544_writereg;
   10069  1.475   msaitoh 	} else {
   10070  1.475   msaitoh 		new_readreg = wm_gmii_i82543_readreg;
   10071  1.475   msaitoh 		new_writereg = wm_gmii_i82543_writereg;
   10072  1.475   msaitoh 	}
   10073  1.475   msaitoh 
   10074  1.475   msaitoh 	if (new_phytype == WMPHY_BM) {
   10075  1.475   msaitoh 		/* All BM use _bm_ */
   10076  1.475   msaitoh 		new_readreg = wm_gmii_bm_readreg;
   10077  1.475   msaitoh 		new_writereg = wm_gmii_bm_writereg;
   10078  1.475   msaitoh 	}
   10079  1.570   msaitoh 	if ((sc->sc_type >= WM_T_PCH) && (sc->sc_type <= WM_T_PCH_CNP)) {
   10080  1.475   msaitoh 		/* All PCH* use _hv_ */
   10081  1.475   msaitoh 		new_readreg = wm_gmii_hv_readreg;
   10082  1.475   msaitoh 		new_writereg = wm_gmii_hv_writereg;
   10083  1.475   msaitoh 	}
   10084  1.475   msaitoh 
   10085  1.475   msaitoh 	/* Diag output */
   10086  1.475   msaitoh 	if (doubt_phytype != WMPHY_UNKNOWN)
   10087  1.475   msaitoh 		aprint_error_dev(dev, "Assumed new PHY type was "
   10088  1.475   msaitoh 		    "incorrect. old = %u, new = %u\n", sc->sc_phytype,
   10089  1.475   msaitoh 		    new_phytype);
   10090  1.475   msaitoh 	else if ((sc->sc_phytype != WMPHY_UNKNOWN)
   10091  1.475   msaitoh 	    && (sc->sc_phytype != new_phytype ))
   10092  1.475   msaitoh 		aprint_error_dev(dev, "Previously assumed PHY type(%u)"
   10093  1.475   msaitoh 		    "was incorrect. New PHY type = %u\n",
   10094  1.475   msaitoh 		    sc->sc_phytype, new_phytype);
   10095  1.475   msaitoh 
   10096  1.475   msaitoh 	if ((mii->mii_readreg != NULL) && (new_phytype == WMPHY_UNKNOWN))
   10097  1.475   msaitoh 		aprint_error_dev(dev, "PHY type is still unknown.\n");
   10098  1.475   msaitoh 
   10099  1.475   msaitoh 	if ((mii->mii_readreg != NULL) && (mii->mii_readreg != new_readreg))
   10100  1.475   msaitoh 		aprint_error_dev(dev, "Previously assumed PHY read/write "
   10101  1.475   msaitoh 		    "function was incorrect.\n");
   10102  1.475   msaitoh 
   10103  1.475   msaitoh 	/* Update now */
   10104  1.475   msaitoh 	sc->sc_phytype = new_phytype;
   10105  1.475   msaitoh 	mii->mii_readreg = new_readreg;
   10106  1.475   msaitoh 	mii->mii_writereg = new_writereg;
   10107  1.597   msaitoh 	if (new_readreg == wm_gmii_hv_readreg) {
   10108  1.597   msaitoh 		sc->phy.readreg_locked = wm_gmii_hv_readreg_locked;
   10109  1.597   msaitoh 		sc->phy.writereg_locked = wm_gmii_hv_writereg_locked;
   10110  1.614   msaitoh 	} else if (new_readreg == wm_sgmii_readreg) {
   10111  1.614   msaitoh 		sc->phy.readreg_locked = wm_sgmii_readreg_locked;
   10112  1.614   msaitoh 		sc->phy.writereg_locked = wm_sgmii_writereg_locked;
   10113  1.597   msaitoh 	} else if (new_readreg == wm_gmii_i82544_readreg) {
   10114  1.597   msaitoh 		sc->phy.readreg_locked = wm_gmii_i82544_readreg_locked;
   10115  1.597   msaitoh 		sc->phy.writereg_locked = wm_gmii_i82544_writereg_locked;
   10116  1.597   msaitoh 	}
   10117  1.475   msaitoh }
   10118  1.475   msaitoh 
   10119  1.475   msaitoh /*
   10120  1.281   msaitoh  * wm_get_phy_id_82575:
   10121    1.1   thorpej  *
   10122  1.281   msaitoh  * Return PHY ID. Return -1 if it failed.
   10123    1.1   thorpej  */
   10124  1.281   msaitoh static int
   10125  1.281   msaitoh wm_get_phy_id_82575(struct wm_softc *sc)
   10126    1.1   thorpej {
   10127  1.281   msaitoh 	uint32_t reg;
   10128  1.281   msaitoh 	int phyid = -1;
   10129  1.281   msaitoh 
   10130  1.281   msaitoh 	/* XXX */
   10131  1.281   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   10132  1.281   msaitoh 		return -1;
   10133    1.1   thorpej 
   10134  1.281   msaitoh 	if (wm_sgmii_uses_mdio(sc)) {
   10135  1.281   msaitoh 		switch (sc->sc_type) {
   10136  1.281   msaitoh 		case WM_T_82575:
   10137  1.281   msaitoh 		case WM_T_82576:
   10138  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_MDIC);
   10139  1.281   msaitoh 			phyid = (reg & MDIC_PHY_MASK) >> MDIC_PHY_SHIFT;
   10140  1.281   msaitoh 			break;
   10141  1.281   msaitoh 		case WM_T_82580:
   10142  1.281   msaitoh 		case WM_T_I350:
   10143  1.281   msaitoh 		case WM_T_I354:
   10144  1.281   msaitoh 		case WM_T_I210:
   10145  1.281   msaitoh 		case WM_T_I211:
   10146  1.281   msaitoh 			reg = CSR_READ(sc, WMREG_MDICNFG);
   10147  1.281   msaitoh 			phyid = (reg & MDICNFG_PHY_MASK) >> MDICNFG_PHY_SHIFT;
   10148  1.281   msaitoh 			break;
   10149  1.281   msaitoh 		default:
   10150  1.281   msaitoh 			return -1;
   10151  1.281   msaitoh 		}
   10152  1.139    bouyer 	}
   10153    1.1   thorpej 
   10154  1.281   msaitoh 	return phyid;
   10155    1.1   thorpej }
   10156    1.1   thorpej 
   10157  1.281   msaitoh 
   10158    1.1   thorpej /*
   10159  1.281   msaitoh  * wm_gmii_mediainit:
   10160    1.1   thorpej  *
   10161  1.281   msaitoh  *	Initialize media for use on 1000BASE-T devices.
   10162    1.1   thorpej  */
   10163   1.47   thorpej static void
   10164  1.281   msaitoh wm_gmii_mediainit(struct wm_softc *sc, pci_product_id_t prodid)
   10165    1.1   thorpej {
   10166  1.475   msaitoh 	device_t dev = sc->sc_dev;
   10167    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   10168  1.281   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   10169  1.282   msaitoh 	uint32_t reg;
   10170  1.281   msaitoh 
   10171  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   10172  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   10173  1.425   msaitoh 
   10174  1.292   msaitoh 	/* We have GMII. */
   10175  1.281   msaitoh 	sc->sc_flags |= WM_F_HAS_MII;
   10176    1.1   thorpej 
   10177  1.281   msaitoh 	if (sc->sc_type == WM_T_80003)
   10178  1.281   msaitoh 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   10179    1.1   thorpej 	else
   10180  1.281   msaitoh 		sc->sc_tipg = TIPG_1000T_DFLT;
   10181    1.1   thorpej 
   10182  1.282   msaitoh 	/* XXX Not for I354? FreeBSD's e1000_82575.c doesn't include it */
   10183  1.300   msaitoh 	if ((sc->sc_type == WM_T_82580)
   10184  1.282   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I210)
   10185  1.282   msaitoh 	    || (sc->sc_type == WM_T_I211)) {
   10186  1.282   msaitoh 		reg = CSR_READ(sc, WMREG_PHPM);
   10187  1.282   msaitoh 		reg &= ~PHPM_GO_LINK_D;
   10188  1.282   msaitoh 		CSR_WRITE(sc, WMREG_PHPM, reg);
   10189  1.282   msaitoh 	}
   10190  1.282   msaitoh 
   10191  1.281   msaitoh 	/*
   10192  1.281   msaitoh 	 * Let the chip set speed/duplex on its own based on
   10193  1.281   msaitoh 	 * signals from the PHY.
   10194  1.281   msaitoh 	 * XXXbouyer - I'm not sure this is right for the 80003,
   10195  1.281   msaitoh 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   10196  1.281   msaitoh 	 */
   10197  1.281   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   10198  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   10199    1.1   thorpej 
   10200  1.281   msaitoh 	/* Initialize our media structures and probe the GMII. */
   10201  1.281   msaitoh 	mii->mii_ifp = ifp;
   10202    1.1   thorpej 
   10203  1.281   msaitoh 	mii->mii_statchg = wm_gmii_statchg;
   10204    1.1   thorpej 
   10205  1.448   msaitoh 	/* get PHY control from SMBus to PCIe */
   10206  1.448   msaitoh 	if ((sc->sc_type == WM_T_PCH) || (sc->sc_type == WM_T_PCH2)
   10207  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)
   10208  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_CNP))
   10209  1.603   msaitoh 		wm_init_phy_workarounds_pchlan(sc);
   10210  1.448   msaitoh 
   10211  1.281   msaitoh 	wm_gmii_reset(sc);
   10212    1.1   thorpej 
   10213  1.281   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   10214  1.327   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, wm_gmii_mediachange,
   10215  1.327   msaitoh 	    wm_gmii_mediastatus);
   10216    1.1   thorpej 
   10217  1.281   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576)
   10218  1.300   msaitoh 	    || (sc->sc_type == WM_T_82580)
   10219  1.281   msaitoh 	    || (sc->sc_type == WM_T_I350) || (sc->sc_type == WM_T_I354)
   10220  1.281   msaitoh 	    || (sc->sc_type == WM_T_I210) || (sc->sc_type == WM_T_I211)) {
   10221  1.281   msaitoh 		if ((sc->sc_flags & WM_F_SGMII) == 0) {
   10222  1.281   msaitoh 			/* Attach only one port */
   10223  1.281   msaitoh 			mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, 1,
   10224  1.281   msaitoh 			    MII_OFFSET_ANY, MIIF_DOPAUSE);
   10225  1.281   msaitoh 		} else {
   10226  1.281   msaitoh 			int i, id;
   10227  1.281   msaitoh 			uint32_t ctrl_ext;
   10228    1.1   thorpej 
   10229  1.281   msaitoh 			id = wm_get_phy_id_82575(sc);
   10230  1.281   msaitoh 			if (id != -1) {
   10231  1.281   msaitoh 				mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff,
   10232  1.281   msaitoh 				    id, MII_OFFSET_ANY, MIIF_DOPAUSE);
   10233  1.281   msaitoh 			}
   10234  1.281   msaitoh 			if ((id == -1)
   10235  1.281   msaitoh 			    || (LIST_FIRST(&mii->mii_phys) == NULL)) {
   10236  1.281   msaitoh 				/* Power on sgmii phy if it is disabled */
   10237  1.281   msaitoh 				ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   10238  1.281   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT,
   10239  1.281   msaitoh 				    ctrl_ext &~ CTRL_EXT_SWDPIN(3));
   10240  1.281   msaitoh 				CSR_WRITE_FLUSH(sc);
   10241  1.281   msaitoh 				delay(300*1000); /* XXX too long */
   10242    1.1   thorpej 
   10243  1.281   msaitoh 				/* from 1 to 8 */
   10244  1.281   msaitoh 				for (i = 1; i < 8; i++)
   10245  1.281   msaitoh 					mii_attach(sc->sc_dev, &sc->sc_mii,
   10246  1.281   msaitoh 					    0xffffffff, i, MII_OFFSET_ANY,
   10247  1.281   msaitoh 					    MIIF_DOPAUSE);
   10248    1.1   thorpej 
   10249  1.281   msaitoh 				/* restore previous sfp cage power state */
   10250  1.281   msaitoh 				CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   10251  1.281   msaitoh 			}
   10252  1.281   msaitoh 		}
   10253  1.595   msaitoh 	} else
   10254  1.281   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   10255  1.281   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   10256  1.173   msaitoh 
   10257  1.281   msaitoh 	/*
   10258  1.281   msaitoh 	 * If the MAC is PCH2 or PCH_LPT and failed to detect MII PHY, call
   10259  1.281   msaitoh 	 * wm_set_mdio_slow_mode_hv() for a workaround and retry.
   10260  1.281   msaitoh 	 */
   10261  1.570   msaitoh 	if (((sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)
   10262  1.570   msaitoh 		|| (sc->sc_type == WM_T_PCH_SPT)
   10263  1.570   msaitoh 		|| (sc->sc_type == WM_T_PCH_CNP))
   10264  1.570   msaitoh 	    && (LIST_FIRST(&mii->mii_phys) == NULL)) {
   10265  1.281   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   10266  1.281   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   10267  1.281   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   10268  1.281   msaitoh 	}
   10269    1.1   thorpej 
   10270    1.1   thorpej 	/*
   10271  1.281   msaitoh 	 * (For ICH8 variants)
   10272  1.281   msaitoh 	 * If PHY detection failed, use BM's r/w function and retry.
   10273    1.1   thorpej 	 */
   10274  1.281   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   10275  1.281   msaitoh 		/* if failed, retry with *_bm_* */
   10276  1.475   msaitoh 		aprint_verbose_dev(dev, "Assumed PHY access function "
   10277  1.475   msaitoh 		    "(type = %d) might be incorrect. Use BM and retry.\n",
   10278  1.475   msaitoh 		    sc->sc_phytype);
   10279  1.475   msaitoh 		sc->sc_phytype = WMPHY_BM;
   10280  1.281   msaitoh 		mii->mii_readreg = wm_gmii_bm_readreg;
   10281  1.281   msaitoh 		mii->mii_writereg = wm_gmii_bm_writereg;
   10282    1.1   thorpej 
   10283  1.281   msaitoh 		mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   10284  1.281   msaitoh 		    MII_OFFSET_ANY, MIIF_DOPAUSE);
   10285  1.281   msaitoh 	}
   10286    1.1   thorpej 
   10287  1.281   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   10288  1.281   msaitoh 		/* Any PHY wasn't find */
   10289  1.388   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
   10290  1.388   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
   10291  1.281   msaitoh 		sc->sc_phytype = WMPHY_NONE;
   10292  1.281   msaitoh 	} else {
   10293  1.475   msaitoh 		struct mii_softc *child = LIST_FIRST(&mii->mii_phys);
   10294  1.475   msaitoh 
   10295  1.281   msaitoh 		/*
   10296  1.475   msaitoh 		 * PHY Found! Check PHY type again by the second call of
   10297  1.527   msaitoh 		 * wm_gmii_setup_phytype.
   10298  1.281   msaitoh 		 */
   10299  1.475   msaitoh 		wm_gmii_setup_phytype(sc, child->mii_mpd_oui,
   10300  1.475   msaitoh 		    child->mii_mpd_model);
   10301    1.1   thorpej 
   10302  1.281   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   10303  1.281   msaitoh 	}
   10304    1.1   thorpej }
   10305    1.1   thorpej 
   10306    1.1   thorpej /*
   10307  1.281   msaitoh  * wm_gmii_mediachange:	[ifmedia interface function]
   10308    1.1   thorpej  *
   10309  1.281   msaitoh  *	Set hardware to newly-selected media on a 1000BASE-T device.
   10310    1.1   thorpej  */
   10311   1.47   thorpej static int
   10312  1.281   msaitoh wm_gmii_mediachange(struct ifnet *ifp)
   10313    1.1   thorpej {
   10314    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   10315    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   10316  1.281   msaitoh 	int rc;
   10317    1.1   thorpej 
   10318  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   10319  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   10320  1.281   msaitoh 	if ((ifp->if_flags & IFF_UP) == 0)
   10321  1.279   msaitoh 		return 0;
   10322  1.279   msaitoh 
   10323  1.517   msaitoh 	/* Disable D0 LPLU. */
   10324  1.519   msaitoh 	wm_lplu_d0_disable(sc);
   10325  1.517   msaitoh 
   10326  1.281   msaitoh 	sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   10327  1.281   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   10328  1.281   msaitoh 	if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   10329  1.281   msaitoh 	    || (sc->sc_type > WM_T_82543)) {
   10330  1.281   msaitoh 		sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   10331  1.134   msaitoh 	} else {
   10332  1.281   msaitoh 		sc->sc_ctrl &= ~CTRL_ASDE;
   10333  1.281   msaitoh 		sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   10334  1.281   msaitoh 		if (ife->ifm_media & IFM_FDX)
   10335  1.281   msaitoh 			sc->sc_ctrl |= CTRL_FD;
   10336  1.281   msaitoh 		switch (IFM_SUBTYPE(ife->ifm_media)) {
   10337  1.281   msaitoh 		case IFM_10_T:
   10338  1.281   msaitoh 			sc->sc_ctrl |= CTRL_SPEED_10;
   10339  1.281   msaitoh 			break;
   10340  1.281   msaitoh 		case IFM_100_TX:
   10341  1.281   msaitoh 			sc->sc_ctrl |= CTRL_SPEED_100;
   10342  1.281   msaitoh 			break;
   10343  1.281   msaitoh 		case IFM_1000_T:
   10344  1.281   msaitoh 			sc->sc_ctrl |= CTRL_SPEED_1000;
   10345  1.281   msaitoh 			break;
   10346  1.612   msaitoh 		case IFM_NONE:
   10347  1.612   msaitoh 			/* There is no specific setting for IFM_NONE */
   10348  1.612   msaitoh 			break;
   10349  1.281   msaitoh 		default:
   10350  1.281   msaitoh 			panic("wm_gmii_mediachange: bad media 0x%x",
   10351  1.281   msaitoh 			    ife->ifm_media);
   10352  1.281   msaitoh 		}
   10353  1.134   msaitoh 	}
   10354  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   10355  1.515   msaitoh 	CSR_WRITE_FLUSH(sc);
   10356  1.281   msaitoh 	if (sc->sc_type <= WM_T_82543)
   10357  1.281   msaitoh 		wm_gmii_reset(sc);
   10358  1.281   msaitoh 
   10359  1.281   msaitoh 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
   10360  1.281   msaitoh 		return 0;
   10361  1.281   msaitoh 	return rc;
   10362  1.281   msaitoh }
   10363    1.1   thorpej 
   10364  1.324   msaitoh /*
   10365  1.324   msaitoh  * wm_gmii_mediastatus:	[ifmedia interface function]
   10366  1.324   msaitoh  *
   10367  1.324   msaitoh  *	Get the current interface media status on a 1000BASE-T device.
   10368  1.324   msaitoh  */
   10369  1.324   msaitoh static void
   10370  1.324   msaitoh wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   10371  1.324   msaitoh {
   10372  1.324   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   10373  1.324   msaitoh 
   10374  1.324   msaitoh 	ether_mediastatus(ifp, ifmr);
   10375  1.324   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   10376  1.324   msaitoh 	    | sc->sc_flowflags;
   10377  1.324   msaitoh }
   10378  1.324   msaitoh 
   10379  1.281   msaitoh #define	MDI_IO		CTRL_SWDPIN(2)
   10380  1.281   msaitoh #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   10381  1.281   msaitoh #define	MDI_CLK		CTRL_SWDPIN(3)
   10382    1.1   thorpej 
   10383  1.281   msaitoh static void
   10384  1.281   msaitoh wm_i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   10385  1.281   msaitoh {
   10386  1.281   msaitoh 	uint32_t i, v;
   10387  1.134   msaitoh 
   10388  1.281   msaitoh 	v = CSR_READ(sc, WMREG_CTRL);
   10389  1.388   msaitoh 	v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   10390  1.281   msaitoh 	v |= MDI_DIR | CTRL_SWDPIO(3);
   10391  1.134   msaitoh 
   10392  1.281   msaitoh 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   10393  1.281   msaitoh 		if (data & i)
   10394  1.281   msaitoh 			v |= MDI_IO;
   10395  1.281   msaitoh 		else
   10396  1.281   msaitoh 			v &= ~MDI_IO;
   10397  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v);
   10398  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10399  1.281   msaitoh 		delay(10);
   10400  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   10401  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10402  1.281   msaitoh 		delay(10);
   10403  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v);
   10404  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10405  1.281   msaitoh 		delay(10);
   10406  1.281   msaitoh 	}
   10407  1.281   msaitoh }
   10408  1.134   msaitoh 
   10409  1.617   msaitoh static uint16_t
   10410  1.281   msaitoh wm_i82543_mii_recvbits(struct wm_softc *sc)
   10411  1.281   msaitoh {
   10412  1.617   msaitoh 	uint32_t v, i;
   10413  1.617   msaitoh 	uint16_t data = 0;
   10414    1.1   thorpej 
   10415  1.281   msaitoh 	v = CSR_READ(sc, WMREG_CTRL);
   10416  1.388   msaitoh 	v &= ~(MDI_IO | MDI_CLK | (CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   10417  1.281   msaitoh 	v |= CTRL_SWDPIO(3);
   10418  1.134   msaitoh 
   10419  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v);
   10420  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10421  1.281   msaitoh 	delay(10);
   10422  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   10423  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10424  1.281   msaitoh 	delay(10);
   10425  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v);
   10426  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10427  1.281   msaitoh 	delay(10);
   10428  1.173   msaitoh 
   10429  1.281   msaitoh 	for (i = 0; i < 16; i++) {
   10430  1.281   msaitoh 		data <<= 1;
   10431  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   10432  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10433  1.281   msaitoh 		delay(10);
   10434  1.281   msaitoh 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   10435  1.281   msaitoh 			data |= 1;
   10436  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, v);
   10437  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   10438  1.281   msaitoh 		delay(10);
   10439    1.1   thorpej 	}
   10440    1.1   thorpej 
   10441  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   10442  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10443  1.281   msaitoh 	delay(10);
   10444  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, v);
   10445  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   10446  1.281   msaitoh 	delay(10);
   10447    1.1   thorpej 
   10448  1.281   msaitoh 	return data;
   10449    1.1   thorpej }
   10450    1.1   thorpej 
   10451  1.281   msaitoh #undef MDI_IO
   10452  1.281   msaitoh #undef MDI_DIR
   10453  1.281   msaitoh #undef MDI_CLK
   10454  1.281   msaitoh 
   10455    1.1   thorpej /*
   10456  1.281   msaitoh  * wm_gmii_i82543_readreg:	[mii interface function]
   10457    1.1   thorpej  *
   10458  1.281   msaitoh  *	Read a PHY register on the GMII (i82543 version).
   10459    1.1   thorpej  */
   10460  1.281   msaitoh static int
   10461  1.617   msaitoh wm_gmii_i82543_readreg(device_t dev, int phy, int reg, uint16_t *val)
   10462    1.1   thorpej {
   10463  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10464    1.1   thorpej 
   10465  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
   10466  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, reg | (phy << 5) |
   10467  1.281   msaitoh 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   10468  1.617   msaitoh 	*val = wm_i82543_mii_recvbits(sc) & 0xffff;
   10469    1.1   thorpej 
   10470  1.617   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: GMII: read phy %d reg %d -> 0x%04hx\n",
   10471  1.617   msaitoh 		device_xname(dev), phy, reg, *val));
   10472  1.173   msaitoh 
   10473  1.617   msaitoh 	return 0;
   10474    1.1   thorpej }
   10475    1.1   thorpej 
   10476    1.1   thorpej /*
   10477  1.281   msaitoh  * wm_gmii_i82543_writereg:	[mii interface function]
   10478    1.1   thorpej  *
   10479  1.281   msaitoh  *	Write a PHY register on the GMII (i82543 version).
   10480    1.1   thorpej  */
   10481  1.617   msaitoh static int
   10482  1.617   msaitoh wm_gmii_i82543_writereg(device_t dev, int phy, int reg, uint16_t val)
   10483    1.1   thorpej {
   10484  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10485    1.1   thorpej 
   10486  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, 0xffffffffU, 32);
   10487  1.281   msaitoh 	wm_i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   10488  1.281   msaitoh 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   10489  1.281   msaitoh 	    (MII_COMMAND_START << 30), 32);
   10490  1.617   msaitoh 
   10491  1.617   msaitoh 	return 0;
   10492  1.281   msaitoh }
   10493  1.272     ozaki 
   10494  1.281   msaitoh /*
   10495  1.424   msaitoh  * wm_gmii_mdic_readreg:	[mii interface function]
   10496  1.281   msaitoh  *
   10497  1.281   msaitoh  *	Read a PHY register on the GMII.
   10498  1.281   msaitoh  */
   10499  1.281   msaitoh static int
   10500  1.617   msaitoh wm_gmii_mdic_readreg(device_t dev, int phy, int reg, uint16_t *val)
   10501  1.281   msaitoh {
   10502  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10503  1.281   msaitoh 	uint32_t mdic = 0;
   10504  1.617   msaitoh 	int i;
   10505  1.279   msaitoh 
   10506  1.610   msaitoh 	if ((sc->sc_phytype != WMPHY_82579) && (sc->sc_phytype != WMPHY_I217)
   10507  1.610   msaitoh 	    && (reg > MII_ADDRMASK)) {
   10508  1.522   msaitoh 		device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
   10509  1.522   msaitoh 		    __func__, sc->sc_phytype, reg);
   10510  1.522   msaitoh 		reg &= MII_ADDRMASK;
   10511  1.522   msaitoh 	}
   10512  1.522   msaitoh 
   10513  1.281   msaitoh 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   10514  1.281   msaitoh 	    MDIC_REGADD(reg));
   10515    1.1   thorpej 
   10516  1.281   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   10517  1.593   msaitoh 		delay(50);
   10518  1.281   msaitoh 		mdic = CSR_READ(sc, WMREG_MDIC);
   10519  1.281   msaitoh 		if (mdic & MDIC_READY)
   10520  1.281   msaitoh 			break;
   10521    1.1   thorpej 	}
   10522    1.1   thorpej 
   10523  1.281   msaitoh 	if ((mdic & MDIC_READY) == 0) {
   10524  1.617   msaitoh 		DPRINTF(WM_DEBUG_GMII,
   10525  1.617   msaitoh 		    ("%s: MDIC read timed out: phy %d reg %d\n",
   10526  1.617   msaitoh 			device_xname(dev), phy, reg));
   10527  1.617   msaitoh 		return ETIMEDOUT;
   10528  1.281   msaitoh 	} else if (mdic & MDIC_E) {
   10529  1.617   msaitoh 		/* This is normal if no PHY is present. */
   10530  1.617   msaitoh 		DPRINTF(WM_DEBUG_GMII, ("%s: MDIC read error: phy %d reg %d\n",
   10531  1.617   msaitoh 			device_xname(sc->sc_dev), phy, reg));
   10532  1.617   msaitoh 		return -1;
   10533  1.617   msaitoh 	} else
   10534  1.617   msaitoh 		*val = MDIC_DATA(mdic);
   10535  1.173   msaitoh 
   10536  1.592   msaitoh 	/*
   10537  1.592   msaitoh 	 * Allow some time after each MDIC transaction to avoid
   10538  1.592   msaitoh 	 * reading duplicate data in the next MDIC transaction.
   10539  1.592   msaitoh 	 */
   10540  1.592   msaitoh 	if (sc->sc_type == WM_T_PCH2)
   10541  1.592   msaitoh 		delay(100);
   10542  1.592   msaitoh 
   10543  1.617   msaitoh 	return 0;
   10544    1.1   thorpej }
   10545    1.1   thorpej 
   10546    1.1   thorpej /*
   10547  1.424   msaitoh  * wm_gmii_mdic_writereg:	[mii interface function]
   10548    1.1   thorpej  *
   10549  1.281   msaitoh  *	Write a PHY register on the GMII.
   10550    1.1   thorpej  */
   10551  1.617   msaitoh static int
   10552  1.617   msaitoh wm_gmii_mdic_writereg(device_t dev, int phy, int reg, uint16_t val)
   10553    1.1   thorpej {
   10554  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10555  1.281   msaitoh 	uint32_t mdic = 0;
   10556  1.281   msaitoh 	int i;
   10557  1.281   msaitoh 
   10558  1.610   msaitoh 	if ((sc->sc_phytype != WMPHY_82579) && (sc->sc_phytype != WMPHY_I217)
   10559  1.610   msaitoh 	    && (reg > MII_ADDRMASK)) {
   10560  1.522   msaitoh 		device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
   10561  1.522   msaitoh 		    __func__, sc->sc_phytype, reg);
   10562  1.522   msaitoh 		reg &= MII_ADDRMASK;
   10563  1.522   msaitoh 	}
   10564  1.522   msaitoh 
   10565  1.281   msaitoh 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   10566  1.281   msaitoh 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   10567    1.1   thorpej 
   10568  1.281   msaitoh 	for (i = 0; i < WM_GEN_POLL_TIMEOUT * 3; i++) {
   10569  1.593   msaitoh 		delay(50);
   10570  1.281   msaitoh 		mdic = CSR_READ(sc, WMREG_MDIC);
   10571  1.281   msaitoh 		if (mdic & MDIC_READY)
   10572  1.281   msaitoh 			break;
   10573  1.127    bouyer 	}
   10574    1.1   thorpej 
   10575  1.592   msaitoh 	if ((mdic & MDIC_READY) == 0) {
   10576  1.617   msaitoh 		DPRINTF(WM_DEBUG_GMII,
   10577  1.617   msaitoh 		    ("%s: MDIC write timed out: phy %d reg %d\n",
   10578  1.617   msaitoh 			device_xname(dev), phy, reg));
   10579  1.617   msaitoh 		return ETIMEDOUT;
   10580  1.592   msaitoh 	} else if (mdic & MDIC_E) {
   10581  1.617   msaitoh 		DPRINTF(WM_DEBUG_GMII,
   10582  1.617   msaitoh 		    ("%s: MDIC write error: phy %d reg %d\n",
   10583  1.617   msaitoh 			device_xname(dev), phy, reg));
   10584  1.617   msaitoh 		return -1;
   10585  1.592   msaitoh 	}
   10586  1.592   msaitoh 
   10587  1.592   msaitoh 	/*
   10588  1.592   msaitoh 	 * Allow some time after each MDIC transaction to avoid
   10589  1.592   msaitoh 	 * reading duplicate data in the next MDIC transaction.
   10590  1.592   msaitoh 	 */
   10591  1.592   msaitoh 	if (sc->sc_type == WM_T_PCH2)
   10592  1.592   msaitoh 		delay(100);
   10593  1.617   msaitoh 
   10594  1.617   msaitoh 	return 0;
   10595  1.281   msaitoh }
   10596  1.133   msaitoh 
   10597  1.281   msaitoh /*
   10598  1.424   msaitoh  * wm_gmii_i82544_readreg:	[mii interface function]
   10599  1.424   msaitoh  *
   10600  1.424   msaitoh  *	Read a PHY register on the GMII.
   10601  1.424   msaitoh  */
   10602  1.424   msaitoh static int
   10603  1.617   msaitoh wm_gmii_i82544_readreg(device_t dev, int phy, int reg, uint16_t *val)
   10604  1.424   msaitoh {
   10605  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10606  1.617   msaitoh 	int rv;
   10607  1.424   msaitoh 
   10608  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   10609  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   10610  1.617   msaitoh 		return -1;
   10611  1.424   msaitoh 	}
   10612  1.522   msaitoh 
   10613  1.617   msaitoh 	rv = wm_gmii_i82544_readreg_locked(dev, phy, reg, val);
   10614  1.597   msaitoh 
   10615  1.597   msaitoh 	sc->phy.release(sc);
   10616  1.597   msaitoh 
   10617  1.617   msaitoh 	return rv;
   10618  1.597   msaitoh }
   10619  1.597   msaitoh 
   10620  1.597   msaitoh static int
   10621  1.597   msaitoh wm_gmii_i82544_readreg_locked(device_t dev, int phy, int reg, uint16_t *val)
   10622  1.597   msaitoh {
   10623  1.597   msaitoh 	struct wm_softc *sc = device_private(dev);
   10624  1.597   msaitoh 
   10625  1.522   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   10626  1.522   msaitoh 		switch (sc->sc_phytype) {
   10627  1.522   msaitoh 		case WMPHY_IGP:
   10628  1.522   msaitoh 		case WMPHY_IGP_2:
   10629  1.522   msaitoh 		case WMPHY_IGP_3:
   10630  1.573   msaitoh 			wm_gmii_mdic_writereg(dev, phy, MII_IGPHY_PAGE_SELECT,
   10631  1.573   msaitoh 			    reg);
   10632  1.522   msaitoh 			break;
   10633  1.522   msaitoh 		default:
   10634  1.522   msaitoh #ifdef WM_DEBUG
   10635  1.522   msaitoh 			device_printf(dev, "%s: PHYTYPE = 0x%x, addr = %02x\n",
   10636  1.522   msaitoh 			    __func__, sc->sc_phytype, reg);
   10637  1.522   msaitoh #endif
   10638  1.522   msaitoh 			break;
   10639  1.522   msaitoh 		}
   10640  1.522   msaitoh 	}
   10641  1.522   msaitoh 
   10642  1.617   msaitoh 	wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK, val);
   10643  1.424   msaitoh 
   10644  1.597   msaitoh 	return 0;
   10645  1.424   msaitoh }
   10646  1.424   msaitoh 
   10647  1.424   msaitoh /*
   10648  1.424   msaitoh  * wm_gmii_i82544_writereg:	[mii interface function]
   10649  1.424   msaitoh  *
   10650  1.424   msaitoh  *	Write a PHY register on the GMII.
   10651  1.424   msaitoh  */
   10652  1.617   msaitoh static int
   10653  1.617   msaitoh wm_gmii_i82544_writereg(device_t dev, int phy, int reg, uint16_t val)
   10654  1.424   msaitoh {
   10655  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10656  1.617   msaitoh 	int rv;
   10657  1.424   msaitoh 
   10658  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   10659  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   10660  1.617   msaitoh 		return -1;
   10661  1.424   msaitoh 	}
   10662  1.522   msaitoh 
   10663  1.617   msaitoh 	rv = wm_gmii_i82544_writereg_locked(dev, phy, reg & MII_ADDRMASK, val);
   10664  1.597   msaitoh 	sc->phy.release(sc);
   10665  1.617   msaitoh 
   10666  1.617   msaitoh 	return rv;
   10667  1.597   msaitoh }
   10668  1.597   msaitoh 
   10669  1.597   msaitoh static int
   10670  1.597   msaitoh wm_gmii_i82544_writereg_locked(device_t dev, int phy, int reg, uint16_t val)
   10671  1.597   msaitoh {
   10672  1.597   msaitoh 	struct wm_softc *sc = device_private(dev);
   10673  1.597   msaitoh 
   10674  1.522   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   10675  1.522   msaitoh 		switch (sc->sc_phytype) {
   10676  1.522   msaitoh 		case WMPHY_IGP:
   10677  1.522   msaitoh 		case WMPHY_IGP_2:
   10678  1.522   msaitoh 		case WMPHY_IGP_3:
   10679  1.573   msaitoh 			wm_gmii_mdic_writereg(dev, phy, MII_IGPHY_PAGE_SELECT,
   10680  1.573   msaitoh 			    reg);
   10681  1.522   msaitoh 			break;
   10682  1.522   msaitoh 		default:
   10683  1.522   msaitoh #ifdef WM_DEBUG
   10684  1.522   msaitoh 			device_printf(dev, "%s: PHYTYPE == 0x%x, addr = %02x",
   10685  1.522   msaitoh 			    __func__, sc->sc_phytype, reg);
   10686  1.522   msaitoh #endif
   10687  1.522   msaitoh 			break;
   10688  1.522   msaitoh 		}
   10689  1.522   msaitoh 	}
   10690  1.522   msaitoh 
   10691  1.522   msaitoh 	wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
   10692  1.597   msaitoh 
   10693  1.597   msaitoh 	return 0;
   10694  1.424   msaitoh }
   10695  1.424   msaitoh 
   10696  1.424   msaitoh /*
   10697  1.281   msaitoh  * wm_gmii_i80003_readreg:	[mii interface function]
   10698  1.281   msaitoh  *
   10699  1.281   msaitoh  *	Read a PHY register on the kumeran
   10700  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   10701  1.281   msaitoh  * ressource ...
   10702  1.281   msaitoh  */
   10703  1.281   msaitoh static int
   10704  1.617   msaitoh wm_gmii_i80003_readreg(device_t dev, int phy, int reg, uint16_t *val)
   10705  1.281   msaitoh {
   10706  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10707  1.617   msaitoh 	int page_select;
   10708  1.617   msaitoh 	uint16_t temp, temp2;
   10709  1.617   msaitoh 	int rv = 0;
   10710    1.1   thorpej 
   10711  1.281   msaitoh 	if (phy != 1) /* only one PHY on kumeran bus */
   10712  1.617   msaitoh 		return -1;
   10713    1.1   thorpej 
   10714  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   10715  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   10716  1.617   msaitoh 		return -1;
   10717    1.1   thorpej 	}
   10718  1.186   msaitoh 
   10719  1.531   msaitoh 	if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG)
   10720  1.531   msaitoh 		page_select = GG82563_PHY_PAGE_SELECT;
   10721  1.531   msaitoh 	else {
   10722  1.531   msaitoh 		/*
   10723  1.531   msaitoh 		 * Use Alternative Page Select register to access registers
   10724  1.531   msaitoh 		 * 30 and 31.
   10725  1.531   msaitoh 		 */
   10726  1.531   msaitoh 		page_select = GG82563_PHY_PAGE_SELECT_ALT;
   10727  1.189   msaitoh 	}
   10728  1.617   msaitoh 	temp = reg >> GG82563_PAGE_SHIFT;
   10729  1.617   msaitoh 	if ((rv = wm_gmii_mdic_writereg(dev, phy, page_select, temp)) != 0)
   10730  1.617   msaitoh 		goto out;
   10731  1.617   msaitoh 
   10732  1.531   msaitoh 	if ((sc->sc_flags & WM_F_80003_MDIC_WA) != 0) {
   10733  1.531   msaitoh 		/*
   10734  1.531   msaitoh 		 * Wait more 200us for a bug of the ready bit in the MDIC
   10735  1.531   msaitoh 		 * register.
   10736  1.531   msaitoh 		 */
   10737  1.531   msaitoh 		delay(200);
   10738  1.617   msaitoh 		wm_gmii_mdic_readreg(dev, phy, page_select, &temp2);
   10739  1.617   msaitoh 		if (temp2 != temp) {
   10740  1.531   msaitoh 			device_printf(dev, "%s failed\n", __func__);
   10741  1.617   msaitoh 			rv = -1;
   10742  1.531   msaitoh 			goto out;
   10743  1.531   msaitoh 		}
   10744  1.617   msaitoh 		delay(200);
   10745  1.617   msaitoh 		rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK, val);
   10746  1.531   msaitoh 		delay(200);
   10747  1.531   msaitoh 	} else
   10748  1.617   msaitoh 		rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK, val);
   10749  1.531   msaitoh 
   10750  1.531   msaitoh out:
   10751  1.424   msaitoh 	sc->phy.release(sc);
   10752  1.281   msaitoh 	return rv;
   10753  1.281   msaitoh }
   10754  1.190   msaitoh 
   10755  1.281   msaitoh /*
   10756  1.281   msaitoh  * wm_gmii_i80003_writereg:	[mii interface function]
   10757  1.281   msaitoh  *
   10758  1.281   msaitoh  *	Write a PHY register on the kumeran.
   10759  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   10760  1.281   msaitoh  * ressource ...
   10761  1.281   msaitoh  */
   10762  1.617   msaitoh static int
   10763  1.617   msaitoh wm_gmii_i80003_writereg(device_t dev, int phy, int reg, uint16_t val)
   10764  1.281   msaitoh {
   10765  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10766  1.617   msaitoh 	int page_select, rv;
   10767  1.617   msaitoh 	uint16_t temp, temp2;
   10768  1.221   msaitoh 
   10769  1.281   msaitoh 	if (phy != 1) /* only one PHY on kumeran bus */
   10770  1.617   msaitoh 		return -1;
   10771  1.190   msaitoh 
   10772  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   10773  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   10774  1.617   msaitoh 		return -1;
   10775  1.281   msaitoh 	}
   10776  1.192   msaitoh 
   10777  1.531   msaitoh 	if ((reg & MII_ADDRMASK) < GG82563_MIN_ALT_REG)
   10778  1.531   msaitoh 		page_select = GG82563_PHY_PAGE_SELECT;
   10779  1.531   msaitoh 	else {
   10780  1.531   msaitoh 		/*
   10781  1.531   msaitoh 		 * Use Alternative Page Select register to access registers
   10782  1.531   msaitoh 		 * 30 and 31.
   10783  1.531   msaitoh 		 */
   10784  1.531   msaitoh 		page_select = GG82563_PHY_PAGE_SELECT_ALT;
   10785  1.189   msaitoh 	}
   10786  1.531   msaitoh 	temp = (uint16_t)reg >> GG82563_PAGE_SHIFT;
   10787  1.617   msaitoh 	if ((rv = wm_gmii_mdic_writereg(dev, phy, page_select, temp)) != 0)
   10788  1.617   msaitoh 		goto out;
   10789  1.617   msaitoh 
   10790  1.531   msaitoh 	if ((sc->sc_flags & WM_F_80003_MDIC_WA) != 0) {
   10791  1.531   msaitoh 		/*
   10792  1.531   msaitoh 		 * Wait more 200us for a bug of the ready bit in the MDIC
   10793  1.531   msaitoh 		 * register.
   10794  1.531   msaitoh 		 */
   10795  1.531   msaitoh 		delay(200);
   10796  1.617   msaitoh 		wm_gmii_mdic_readreg(dev, phy, page_select, &temp2);
   10797  1.617   msaitoh 		if (temp2 != temp) {
   10798  1.531   msaitoh 			device_printf(dev, "%s failed\n", __func__);
   10799  1.617   msaitoh 			rv = -1;
   10800  1.531   msaitoh 			goto out;
   10801  1.531   msaitoh 		}
   10802  1.617   msaitoh 		delay(200);
   10803  1.617   msaitoh 		rv = wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
   10804  1.531   msaitoh 		delay(200);
   10805  1.531   msaitoh 	} else
   10806  1.617   msaitoh 		rv = wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
   10807  1.281   msaitoh 
   10808  1.531   msaitoh out:
   10809  1.424   msaitoh 	sc->phy.release(sc);
   10810  1.617   msaitoh 	return rv;
   10811    1.1   thorpej }
   10812    1.1   thorpej 
   10813    1.1   thorpej /*
   10814  1.281   msaitoh  * wm_gmii_bm_readreg:	[mii interface function]
   10815  1.265   msaitoh  *
   10816  1.281   msaitoh  *	Read a PHY register on the kumeran
   10817  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   10818  1.281   msaitoh  * ressource ...
   10819  1.265   msaitoh  */
   10820  1.265   msaitoh static int
   10821  1.617   msaitoh wm_gmii_bm_readreg(device_t dev, int phy, int reg, uint16_t *val)
   10822  1.265   msaitoh {
   10823  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10824  1.435   msaitoh 	uint16_t page = reg >> BME1000_PAGE_SHIFT;
   10825  1.281   msaitoh 	int rv;
   10826  1.265   msaitoh 
   10827  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   10828  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   10829  1.617   msaitoh 		return -1;
   10830  1.281   msaitoh 	}
   10831  1.265   msaitoh 
   10832  1.435   msaitoh 	if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
   10833  1.435   msaitoh 		phy = ((page >= 768) || ((page == 0) && (reg == 25))
   10834  1.435   msaitoh 		    || (reg == 31)) ? 1 : phy;
   10835  1.435   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   10836  1.435   msaitoh 	if (page == BM_WUC_PAGE) {
   10837  1.617   msaitoh 		rv = wm_access_phy_wakeup_reg_bm(dev, reg, val, true, false);
   10838  1.435   msaitoh 		goto release;
   10839  1.435   msaitoh 	}
   10840  1.435   msaitoh 
   10841  1.281   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   10842  1.435   msaitoh 		if ((phy == 1) && (sc->sc_type != WM_T_82574)
   10843  1.435   msaitoh 		    && (sc->sc_type != WM_T_82583))
   10844  1.617   msaitoh 			rv = wm_gmii_mdic_writereg(dev, phy,
   10845  1.435   msaitoh 			    MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
   10846  1.281   msaitoh 		else
   10847  1.617   msaitoh 			rv = wm_gmii_mdic_writereg(dev, phy,
   10848  1.435   msaitoh 			    BME1000_PHY_PAGE_SELECT, page);
   10849  1.617   msaitoh 		if (rv != 0)
   10850  1.617   msaitoh 			goto release;
   10851  1.265   msaitoh 	}
   10852  1.265   msaitoh 
   10853  1.617   msaitoh 	rv = wm_gmii_mdic_readreg(dev, phy, reg & MII_ADDRMASK, val);
   10854  1.435   msaitoh 
   10855  1.435   msaitoh release:
   10856  1.424   msaitoh 	sc->phy.release(sc);
   10857  1.281   msaitoh 	return rv;
   10858  1.265   msaitoh }
   10859  1.265   msaitoh 
   10860  1.265   msaitoh /*
   10861  1.281   msaitoh  * wm_gmii_bm_writereg:	[mii interface function]
   10862    1.1   thorpej  *
   10863  1.281   msaitoh  *	Write a PHY register on the kumeran.
   10864  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   10865  1.281   msaitoh  * ressource ...
   10866    1.1   thorpej  */
   10867  1.617   msaitoh static int
   10868  1.617   msaitoh wm_gmii_bm_writereg(device_t dev, int phy, int reg, uint16_t val)
   10869  1.281   msaitoh {
   10870  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   10871  1.435   msaitoh 	uint16_t page = reg >> BME1000_PAGE_SHIFT;
   10872  1.617   msaitoh 	int rv;
   10873  1.281   msaitoh 
   10874  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   10875  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   10876  1.617   msaitoh 		return -1;
   10877  1.281   msaitoh 	}
   10878  1.281   msaitoh 
   10879  1.435   msaitoh 	if ((sc->sc_type != WM_T_82574) && (sc->sc_type != WM_T_82583))
   10880  1.435   msaitoh 		phy = ((page >= 768) || ((page == 0) && (reg == 25))
   10881  1.435   msaitoh 		    || (reg == 31)) ? 1 : phy;
   10882  1.435   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   10883  1.435   msaitoh 	if (page == BM_WUC_PAGE) {
   10884  1.617   msaitoh 		rv = wm_access_phy_wakeup_reg_bm(dev, reg, &val, false, false);
   10885  1.435   msaitoh 		goto release;
   10886  1.435   msaitoh 	}
   10887  1.435   msaitoh 
   10888  1.281   msaitoh 	if (reg > BME1000_MAX_MULTI_PAGE_REG) {
   10889  1.435   msaitoh 		if ((phy == 1) && (sc->sc_type != WM_T_82574)
   10890  1.435   msaitoh 		    && (sc->sc_type != WM_T_82583))
   10891  1.617   msaitoh 			rv = wm_gmii_mdic_writereg(dev, phy,
   10892  1.435   msaitoh 			    MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
   10893  1.281   msaitoh 		else
   10894  1.617   msaitoh 			rv = wm_gmii_mdic_writereg(dev, phy,
   10895  1.435   msaitoh 			    BME1000_PHY_PAGE_SELECT, page);
   10896  1.617   msaitoh 		if (rv != 0)
   10897  1.617   msaitoh 			goto release;
   10898  1.281   msaitoh 	}
   10899  1.281   msaitoh 
   10900  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, phy, reg & MII_ADDRMASK, val);
   10901  1.435   msaitoh 
   10902  1.435   msaitoh release:
   10903  1.424   msaitoh 	sc->phy.release(sc);
   10904  1.617   msaitoh 	return rv;
   10905  1.281   msaitoh }
   10906  1.281   msaitoh 
   10907  1.610   msaitoh /*
   10908  1.610   msaitoh  *  wm_enable_phy_wakeup_reg_access_bm - enable access to BM wakeup registers
   10909  1.610   msaitoh  *  @dev: pointer to the HW structure
   10910  1.610   msaitoh  *  @phy_reg: pointer to store original contents of BM_WUC_ENABLE_REG
   10911  1.610   msaitoh  *
   10912  1.610   msaitoh  *  Assumes semaphore already acquired and phy_reg points to a valid memory
   10913  1.610   msaitoh  *  address to store contents of the BM_WUC_ENABLE_REG register.
   10914  1.610   msaitoh  */
   10915  1.610   msaitoh static int
   10916  1.610   msaitoh wm_enable_phy_wakeup_reg_access_bm(device_t dev, uint16_t *phy_regp)
   10917    1.1   thorpej {
   10918  1.610   msaitoh 	uint16_t temp;
   10919  1.617   msaitoh 	int rv;
   10920  1.281   msaitoh 
   10921  1.610   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   10922  1.521   msaitoh 		device_xname(dev), __func__));
   10923  1.281   msaitoh 
   10924  1.610   msaitoh 	if (!phy_regp)
   10925  1.610   msaitoh 		return -1;
   10926  1.610   msaitoh 
   10927  1.610   msaitoh 	/* All page select, port ctrl and wakeup registers use phy address 1 */
   10928  1.610   msaitoh 
   10929  1.610   msaitoh 	/* Select Port Control Registers page */
   10930  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
   10931  1.610   msaitoh 	    BM_PORT_CTRL_PAGE << IGP3_PAGE_SHIFT);
   10932  1.617   msaitoh 	if (rv != 0)
   10933  1.617   msaitoh 		return rv;
   10934  1.610   msaitoh 
   10935  1.610   msaitoh 	/* Read WUCE and save it */
   10936  1.617   msaitoh 	rv = wm_gmii_mdic_readreg(dev, 1, BM_WUC_ENABLE_REG, phy_regp);
   10937  1.617   msaitoh 	if (rv != 0)
   10938  1.617   msaitoh 		return rv;
   10939  1.610   msaitoh 
   10940  1.610   msaitoh 	/* Enable both PHY wakeup mode and Wakeup register page writes.
   10941  1.610   msaitoh 	 * Prevent a power state change by disabling ME and Host PHY wakeup.
   10942  1.441   msaitoh 	 */
   10943  1.610   msaitoh 	temp = *phy_regp;
   10944  1.610   msaitoh 	temp |= BM_WUC_ENABLE_BIT;
   10945  1.610   msaitoh 	temp &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
   10946  1.441   msaitoh 
   10947  1.617   msaitoh 	if ((rv = wm_gmii_mdic_writereg(dev, 1, BM_WUC_ENABLE_REG, temp)) != 0)
   10948  1.617   msaitoh 		return rv;
   10949  1.610   msaitoh 
   10950  1.610   msaitoh 	/* Select Host Wakeup Registers page - caller now able to write
   10951  1.610   msaitoh 	 * registers on the Wakeup registers page
   10952  1.610   msaitoh 	 */
   10953  1.617   msaitoh 	return wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
   10954  1.610   msaitoh 	    BM_WUC_PAGE << IGP3_PAGE_SHIFT);
   10955  1.610   msaitoh }
   10956  1.281   msaitoh 
   10957  1.610   msaitoh /*
   10958  1.610   msaitoh  *  wm_disable_phy_wakeup_reg_access_bm - disable access to BM wakeup regs
   10959  1.610   msaitoh  *  @dev: pointer to the HW structure
   10960  1.610   msaitoh  *  @phy_reg: pointer to original contents of BM_WUC_ENABLE_REG
   10961  1.610   msaitoh  *
   10962  1.610   msaitoh  *  Restore BM_WUC_ENABLE_REG to its original value.
   10963  1.610   msaitoh  *
   10964  1.610   msaitoh  *  Assumes semaphore already acquired and *phy_reg is the contents of the
   10965  1.610   msaitoh  *  BM_WUC_ENABLE_REG before register(s) on BM_WUC_PAGE were accessed by
   10966  1.610   msaitoh  *  caller.
   10967  1.610   msaitoh  */
   10968  1.610   msaitoh static int
   10969  1.610   msaitoh wm_disable_phy_wakeup_reg_access_bm(device_t dev, uint16_t *phy_regp)
   10970  1.610   msaitoh {
   10971  1.281   msaitoh 
   10972  1.610   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   10973  1.610   msaitoh 		device_xname(dev), __func__));
   10974  1.281   msaitoh 
   10975  1.610   msaitoh 	if (!phy_regp)
   10976  1.610   msaitoh 		return -1;
   10977  1.610   msaitoh 
   10978  1.610   msaitoh 	/* Select Port Control Registers page */
   10979  1.521   msaitoh 	wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
   10980  1.610   msaitoh 	    BM_PORT_CTRL_PAGE << IGP3_PAGE_SHIFT);
   10981  1.610   msaitoh 
   10982  1.610   msaitoh 	/* Restore 769.17 to its original value */
   10983  1.610   msaitoh 	wm_gmii_mdic_writereg(dev, 1, BM_WUC_ENABLE_REG, *phy_regp);
   10984  1.610   msaitoh 
   10985  1.610   msaitoh 	return 0;
   10986  1.610   msaitoh }
   10987  1.610   msaitoh 
   10988  1.610   msaitoh /*
   10989  1.610   msaitoh  *  wm_access_phy_wakeup_reg_bm - Read/write BM PHY wakeup register
   10990  1.610   msaitoh  *  @sc: pointer to the HW structure
   10991  1.610   msaitoh  *  @offset: register offset to be read or written
   10992  1.610   msaitoh  *  @val: pointer to the data to read or write
   10993  1.610   msaitoh  *  @rd: determines if operation is read or write
   10994  1.610   msaitoh  *  @page_set: BM_WUC_PAGE already set and access enabled
   10995  1.610   msaitoh  *
   10996  1.610   msaitoh  *  Read the PHY register at offset and store the retrieved information in
   10997  1.610   msaitoh  *  data, or write data to PHY register at offset.  Note the procedure to
   10998  1.610   msaitoh  *  access the PHY wakeup registers is different than reading the other PHY
   10999  1.610   msaitoh  *  registers. It works as such:
   11000  1.610   msaitoh  *  1) Set 769.17.2 (page 769, register 17, bit 2) = 1
   11001  1.610   msaitoh  *  2) Set page to 800 for host (801 if we were manageability)
   11002  1.610   msaitoh  *  3) Write the address using the address opcode (0x11)
   11003  1.610   msaitoh  *  4) Read or write the data using the data opcode (0x12)
   11004  1.610   msaitoh  *  5) Restore 769.17.2 to its original value
   11005  1.610   msaitoh  *
   11006  1.610   msaitoh  *  Steps 1 and 2 are done by wm_enable_phy_wakeup_reg_access_bm() and
   11007  1.610   msaitoh  *  step 5 is done by wm_disable_phy_wakeup_reg_access_bm().
   11008  1.610   msaitoh  *
   11009  1.610   msaitoh  *  Assumes semaphore is already acquired.  When page_set==TRUE, assumes
   11010  1.610   msaitoh  *  the PHY page is set to BM_WUC_PAGE (i.e. a function in the call stack
   11011  1.610   msaitoh  *  is responsible for calls to wm_[enable|disable]_phy_wakeup_reg_bm()).
   11012  1.610   msaitoh  */
   11013  1.610   msaitoh static int
   11014  1.610   msaitoh wm_access_phy_wakeup_reg_bm(device_t dev, int offset, int16_t *val, int rd,
   11015  1.610   msaitoh 	bool page_set)
   11016  1.610   msaitoh {
   11017  1.610   msaitoh 	struct wm_softc *sc = device_private(dev);
   11018  1.610   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(offset);
   11019  1.610   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(offset);
   11020  1.610   msaitoh 	uint16_t wuce;
   11021  1.610   msaitoh 	int rv = 0;
   11022  1.610   msaitoh 
   11023  1.610   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   11024  1.610   msaitoh 		device_xname(dev), __func__));
   11025  1.610   msaitoh 	/* XXX Gig must be disabled for MDIO accesses to page 800 */
   11026  1.610   msaitoh 	if ((sc->sc_type == WM_T_PCH)
   11027  1.610   msaitoh 	    && ((CSR_READ(sc, WMREG_PHY_CTRL) & PHY_CTRL_GBE_DIS) == 0)) {
   11028  1.610   msaitoh 		device_printf(dev,
   11029  1.610   msaitoh 		    "Attempting to access page %d while gig enabled.\n", page);
   11030  1.610   msaitoh 	}
   11031  1.610   msaitoh 
   11032  1.610   msaitoh 	if (!page_set) {
   11033  1.610   msaitoh 		/* Enable access to PHY wakeup registers */
   11034  1.610   msaitoh 		rv = wm_enable_phy_wakeup_reg_access_bm(dev, &wuce);
   11035  1.610   msaitoh 		if (rv != 0) {
   11036  1.610   msaitoh 			device_printf(dev,
   11037  1.610   msaitoh 			    "%s: Could not enable PHY wakeup reg access\n",
   11038  1.610   msaitoh 			    __func__);
   11039  1.610   msaitoh 			return rv;
   11040  1.610   msaitoh 		}
   11041  1.610   msaitoh 	}
   11042  1.610   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s: Accessing PHY page %d reg 0x%x\n",
   11043  1.610   msaitoh 		device_xname(sc->sc_dev), __func__, page, regnum));
   11044    1.1   thorpej 
   11045  1.441   msaitoh 	/*
   11046  1.441   msaitoh 	 * 2) Access PHY wakeup register.
   11047  1.608   msaitoh 	 * See wm_access_phy_wakeup_reg_bm.
   11048  1.441   msaitoh 	 */
   11049  1.441   msaitoh 
   11050  1.608   msaitoh 	/* Write the Wakeup register page offset value using opcode 0x11 */
   11051  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, 1, BM_WUC_ADDRESS_OPCODE, regnum);
   11052  1.617   msaitoh 	if (rv != 0)
   11053  1.617   msaitoh 		return rv;
   11054    1.1   thorpej 
   11055  1.608   msaitoh 	if (rd) {
   11056  1.608   msaitoh 		/* Read the Wakeup register page value using opcode 0x12 */
   11057  1.617   msaitoh 		rv = wm_gmii_mdic_readreg(dev, 1, BM_WUC_DATA_OPCODE, val);
   11058  1.608   msaitoh 	} else {
   11059  1.608   msaitoh 		/* Write the Wakeup register page value using opcode 0x12 */
   11060  1.617   msaitoh 		rv = wm_gmii_mdic_writereg(dev, 1, BM_WUC_DATA_OPCODE, *val);
   11061  1.608   msaitoh 	}
   11062  1.617   msaitoh 	if (rv != 0)
   11063  1.617   msaitoh 		return rv;
   11064  1.281   msaitoh 
   11065  1.610   msaitoh 	if (!page_set)
   11066  1.610   msaitoh 		rv = wm_disable_phy_wakeup_reg_access_bm(dev, &wuce);
   11067  1.281   msaitoh 
   11068  1.610   msaitoh 	return rv;
   11069  1.281   msaitoh }
   11070  1.281   msaitoh 
   11071  1.281   msaitoh /*
   11072  1.281   msaitoh  * wm_gmii_hv_readreg:	[mii interface function]
   11073  1.281   msaitoh  *
   11074  1.281   msaitoh  *	Read a PHY register on the kumeran
   11075  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11076  1.281   msaitoh  * ressource ...
   11077  1.281   msaitoh  */
   11078  1.281   msaitoh static int
   11079  1.617   msaitoh wm_gmii_hv_readreg(device_t dev, int phy, int reg, uint16_t *val)
   11080  1.281   msaitoh {
   11081  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11082  1.617   msaitoh 	int rv;
   11083  1.281   msaitoh 
   11084  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   11085  1.521   msaitoh 		device_xname(dev), __func__));
   11086  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   11087  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11088  1.617   msaitoh 		return -1;
   11089  1.281   msaitoh 	}
   11090  1.281   msaitoh 
   11091  1.617   msaitoh 	rv = wm_gmii_hv_readreg_locked(dev, phy, reg, val);
   11092  1.424   msaitoh 	sc->phy.release(sc);
   11093  1.617   msaitoh 	return rv;
   11094  1.424   msaitoh }
   11095  1.424   msaitoh 
   11096  1.424   msaitoh static int
   11097  1.597   msaitoh wm_gmii_hv_readreg_locked(device_t dev, int phy, int reg, uint16_t *val)
   11098  1.424   msaitoh {
   11099  1.424   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   11100  1.424   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   11101  1.617   msaitoh 	int rv;
   11102  1.424   msaitoh 
   11103  1.437   msaitoh 	phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
   11104    1.1   thorpej 
   11105  1.281   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   11106  1.610   msaitoh 	if (page == BM_WUC_PAGE)
   11107  1.610   msaitoh 		return wm_access_phy_wakeup_reg_bm(dev, reg, val, true, false);
   11108    1.1   thorpej 
   11109  1.244   msaitoh 	/*
   11110  1.281   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   11111  1.281   msaitoh 	 * own func
   11112  1.244   msaitoh 	 */
   11113  1.281   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   11114  1.281   msaitoh 		printf("gmii_hv_readreg!!!\n");
   11115  1.617   msaitoh 		return -1;
   11116  1.281   msaitoh 	}
   11117  1.281   msaitoh 
   11118  1.528   msaitoh 	/*
   11119  1.528   msaitoh 	 * XXX I21[789] documents say that the SMBus Address register is at
   11120  1.528   msaitoh 	 * PHY address 01, Page 0 (not 768), Register 26.
   11121  1.528   msaitoh 	 */
   11122  1.528   msaitoh 	if (page == HV_INTC_FC_PAGE_START)
   11123  1.528   msaitoh 		page = 0;
   11124  1.528   msaitoh 
   11125  1.281   msaitoh 	if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   11126  1.617   msaitoh 		rv = wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT,
   11127  1.281   msaitoh 		    page << BME1000_PAGE_SHIFT);
   11128  1.617   msaitoh 		if (rv != 0)
   11129  1.617   msaitoh 			return rv;
   11130    1.1   thorpej 	}
   11131    1.1   thorpej 
   11132  1.617   msaitoh 	return wm_gmii_mdic_readreg(dev, phy, regnum & MII_ADDRMASK, val);
   11133  1.281   msaitoh }
   11134    1.1   thorpej 
   11135  1.281   msaitoh /*
   11136  1.281   msaitoh  * wm_gmii_hv_writereg:	[mii interface function]
   11137  1.281   msaitoh  *
   11138  1.281   msaitoh  *	Write a PHY register on the kumeran.
   11139  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11140  1.281   msaitoh  * ressource ...
   11141  1.281   msaitoh  */
   11142  1.617   msaitoh static int
   11143  1.617   msaitoh wm_gmii_hv_writereg(device_t dev, int phy, int reg, uint16_t val)
   11144  1.281   msaitoh {
   11145  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11146  1.617   msaitoh 	int rv;
   11147    1.1   thorpej 
   11148  1.434   msaitoh 	DPRINTF(WM_DEBUG_GMII, ("%s: %s called\n",
   11149  1.521   msaitoh 		device_xname(dev), __func__));
   11150  1.425   msaitoh 
   11151  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   11152  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11153  1.617   msaitoh 		return -1;
   11154  1.281   msaitoh 	}
   11155  1.208   msaitoh 
   11156  1.617   msaitoh 	rv = wm_gmii_hv_writereg_locked(dev, phy, reg, val);
   11157  1.424   msaitoh 	sc->phy.release(sc);
   11158  1.617   msaitoh 
   11159  1.617   msaitoh 	return rv;
   11160  1.424   msaitoh }
   11161  1.424   msaitoh 
   11162  1.597   msaitoh static int
   11163  1.597   msaitoh wm_gmii_hv_writereg_locked(device_t dev, int phy, int reg, uint16_t val)
   11164  1.424   msaitoh {
   11165  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11166  1.424   msaitoh 	uint16_t page = BM_PHY_REG_PAGE(reg);
   11167  1.424   msaitoh 	uint16_t regnum = BM_PHY_REG_NUM(reg);
   11168  1.610   msaitoh 	int rv;
   11169  1.424   msaitoh 
   11170  1.437   msaitoh 	phy = (page >= HV_INTC_FC_PAGE_START) ? 1 : phy;
   11171  1.265   msaitoh 
   11172  1.281   msaitoh 	/* Page 800 works differently than the rest so it has its own func */
   11173  1.617   msaitoh 	if (page == BM_WUC_PAGE)
   11174  1.617   msaitoh 		return wm_access_phy_wakeup_reg_bm(dev, reg, &val, false,
   11175  1.617   msaitoh 		    false);
   11176  1.184   msaitoh 
   11177  1.244   msaitoh 	/*
   11178  1.281   msaitoh 	 * Lower than page 768 works differently than the rest so it has its
   11179  1.281   msaitoh 	 * own func
   11180  1.244   msaitoh 	 */
   11181  1.281   msaitoh 	if ((page > 0) && (page < HV_INTC_FC_PAGE_START)) {
   11182  1.281   msaitoh 		printf("gmii_hv_writereg!!!\n");
   11183  1.597   msaitoh 		return -1;
   11184  1.221   msaitoh 	}
   11185  1.244   msaitoh 
   11186  1.437   msaitoh 	{
   11187  1.437   msaitoh 		/*
   11188  1.528   msaitoh 		 * XXX I21[789] documents say that the SMBus Address register
   11189  1.528   msaitoh 		 * is at PHY address 01, Page 0 (not 768), Register 26.
   11190  1.528   msaitoh 		 */
   11191  1.528   msaitoh 		if (page == HV_INTC_FC_PAGE_START)
   11192  1.528   msaitoh 			page = 0;
   11193  1.528   msaitoh 
   11194  1.528   msaitoh 		/*
   11195  1.437   msaitoh 		 * XXX Workaround MDIO accesses being disabled after entering
   11196  1.437   msaitoh 		 * IEEE Power Down (whenever bit 11 of the PHY control
   11197  1.437   msaitoh 		 * register is set)
   11198  1.437   msaitoh 		 */
   11199  1.437   msaitoh 		if (sc->sc_phytype == WMPHY_82578) {
   11200  1.437   msaitoh 			struct mii_softc *child;
   11201  1.437   msaitoh 
   11202  1.437   msaitoh 			child = LIST_FIRST(&sc->sc_mii.mii_phys);
   11203  1.437   msaitoh 			if ((child != NULL) && (child->mii_mpd_rev >= 1)
   11204  1.437   msaitoh 			    && (phy == 2) && ((regnum & MII_ADDRMASK) == 0)
   11205  1.437   msaitoh 			    && ((val & (1 << 11)) != 0)) {
   11206  1.437   msaitoh 				printf("XXX need workaround\n");
   11207  1.437   msaitoh 			}
   11208  1.437   msaitoh 		}
   11209  1.184   msaitoh 
   11210  1.437   msaitoh 		if (regnum > BME1000_MAX_MULTI_PAGE_REG) {
   11211  1.617   msaitoh 			rv = wm_gmii_mdic_writereg(dev, 1,
   11212  1.617   msaitoh 			    MII_IGPHY_PAGE_SELECT, page << BME1000_PAGE_SHIFT);
   11213  1.617   msaitoh 			if (rv != 0)
   11214  1.617   msaitoh 				return rv;
   11215  1.437   msaitoh 		}
   11216  1.281   msaitoh 	}
   11217  1.281   msaitoh 
   11218  1.617   msaitoh 	return wm_gmii_mdic_writereg(dev, phy, regnum & MII_ADDRMASK, val);
   11219  1.281   msaitoh }
   11220  1.281   msaitoh 
   11221  1.281   msaitoh /*
   11222  1.281   msaitoh  * wm_gmii_82580_readreg:	[mii interface function]
   11223  1.281   msaitoh  *
   11224  1.281   msaitoh  *	Read a PHY register on the 82580 and I350.
   11225  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11226  1.281   msaitoh  * ressource ...
   11227  1.281   msaitoh  */
   11228  1.281   msaitoh static int
   11229  1.617   msaitoh wm_gmii_82580_readreg(device_t dev, int phy, int reg, uint16_t *val)
   11230  1.281   msaitoh {
   11231  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11232  1.281   msaitoh 	int rv;
   11233  1.281   msaitoh 
   11234  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0) {
   11235  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11236  1.617   msaitoh 		return -1;
   11237  1.184   msaitoh 	}
   11238  1.244   msaitoh 
   11239  1.522   msaitoh #ifdef DIAGNOSTIC
   11240  1.522   msaitoh 	if (reg > MII_ADDRMASK) {
   11241  1.522   msaitoh 		device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
   11242  1.522   msaitoh 		    __func__, sc->sc_phytype, reg);
   11243  1.522   msaitoh 		reg &= MII_ADDRMASK;
   11244  1.522   msaitoh 	}
   11245  1.522   msaitoh #endif
   11246  1.617   msaitoh 	rv = wm_gmii_mdic_readreg(dev, phy, reg, val);
   11247  1.202   msaitoh 
   11248  1.424   msaitoh 	sc->phy.release(sc);
   11249  1.281   msaitoh 	return rv;
   11250  1.281   msaitoh }
   11251  1.202   msaitoh 
   11252  1.281   msaitoh /*
   11253  1.281   msaitoh  * wm_gmii_82580_writereg:	[mii interface function]
   11254  1.281   msaitoh  *
   11255  1.281   msaitoh  *	Write a PHY register on the 82580 and I350.
   11256  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11257  1.281   msaitoh  * ressource ...
   11258  1.281   msaitoh  */
   11259  1.617   msaitoh static int
   11260  1.617   msaitoh wm_gmii_82580_writereg(device_t dev, int phy, int reg, uint16_t val)
   11261  1.281   msaitoh {
   11262  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11263  1.617   msaitoh 	int rv;
   11264  1.202   msaitoh 
   11265  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0) {
   11266  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11267  1.617   msaitoh 		return -1;
   11268  1.192   msaitoh 	}
   11269  1.281   msaitoh 
   11270  1.522   msaitoh #ifdef DIAGNOSTIC
   11271  1.522   msaitoh 	if (reg > MII_ADDRMASK) {
   11272  1.522   msaitoh 		device_printf(dev, "%s: PHYTYPE = %d, addr 0x%x > 0x1f\n",
   11273  1.522   msaitoh 		    __func__, sc->sc_phytype, reg);
   11274  1.522   msaitoh 		reg &= MII_ADDRMASK;
   11275  1.522   msaitoh 	}
   11276  1.522   msaitoh #endif
   11277  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, phy, reg, val);
   11278  1.281   msaitoh 
   11279  1.424   msaitoh 	sc->phy.release(sc);
   11280  1.617   msaitoh 	return rv;
   11281    1.1   thorpej }
   11282    1.1   thorpej 
   11283    1.1   thorpej /*
   11284  1.329   msaitoh  * wm_gmii_gs40g_readreg:	[mii interface function]
   11285  1.329   msaitoh  *
   11286  1.329   msaitoh  *	Read a PHY register on the I2100 and I211.
   11287  1.329   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11288  1.329   msaitoh  * ressource ...
   11289  1.329   msaitoh  */
   11290  1.329   msaitoh static int
   11291  1.617   msaitoh wm_gmii_gs40g_readreg(device_t dev, int phy, int reg, uint16_t *val)
   11292  1.329   msaitoh {
   11293  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11294  1.329   msaitoh 	int page, offset;
   11295  1.329   msaitoh 	int rv;
   11296  1.329   msaitoh 
   11297  1.329   msaitoh 	/* Acquire semaphore */
   11298  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   11299  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11300  1.617   msaitoh 		return -1;
   11301  1.329   msaitoh 	}
   11302  1.329   msaitoh 
   11303  1.329   msaitoh 	/* Page select */
   11304  1.329   msaitoh 	page = reg >> GS40G_PAGE_SHIFT;
   11305  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, phy, GS40G_PAGE_SELECT, page);
   11306  1.617   msaitoh 	if (rv != 0)
   11307  1.617   msaitoh 		goto release;
   11308  1.329   msaitoh 
   11309  1.329   msaitoh 	/* Read reg */
   11310  1.329   msaitoh 	offset = reg & GS40G_OFFSET_MASK;
   11311  1.617   msaitoh 	rv = wm_gmii_mdic_readreg(dev, phy, offset, val);
   11312  1.329   msaitoh 
   11313  1.617   msaitoh release:
   11314  1.424   msaitoh 	sc->phy.release(sc);
   11315  1.329   msaitoh 	return rv;
   11316  1.329   msaitoh }
   11317  1.329   msaitoh 
   11318  1.329   msaitoh /*
   11319  1.329   msaitoh  * wm_gmii_gs40g_writereg:	[mii interface function]
   11320  1.329   msaitoh  *
   11321  1.329   msaitoh  *	Write a PHY register on the I210 and I211.
   11322  1.329   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11323  1.329   msaitoh  * ressource ...
   11324  1.329   msaitoh  */
   11325  1.617   msaitoh static int
   11326  1.617   msaitoh wm_gmii_gs40g_writereg(device_t dev, int phy, int reg, uint16_t val)
   11327  1.329   msaitoh {
   11328  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11329  1.617   msaitoh 	uint16_t page;
   11330  1.617   msaitoh 	int offset, rv;
   11331  1.329   msaitoh 
   11332  1.329   msaitoh 	/* Acquire semaphore */
   11333  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   11334  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11335  1.617   msaitoh 		return -1;
   11336  1.329   msaitoh 	}
   11337  1.329   msaitoh 
   11338  1.329   msaitoh 	/* Page select */
   11339  1.329   msaitoh 	page = reg >> GS40G_PAGE_SHIFT;
   11340  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, phy, GS40G_PAGE_SELECT, page);
   11341  1.617   msaitoh 	if (rv != 0)
   11342  1.617   msaitoh 		goto release;
   11343  1.329   msaitoh 
   11344  1.329   msaitoh 	/* Write reg */
   11345  1.329   msaitoh 	offset = reg & GS40G_OFFSET_MASK;
   11346  1.617   msaitoh 	rv = wm_gmii_mdic_writereg(dev, phy, offset, val);
   11347  1.329   msaitoh 
   11348  1.617   msaitoh release:
   11349  1.329   msaitoh 	/* Release semaphore */
   11350  1.424   msaitoh 	sc->phy.release(sc);
   11351  1.617   msaitoh 	return rv;
   11352  1.329   msaitoh }
   11353  1.329   msaitoh 
   11354  1.329   msaitoh /*
   11355  1.281   msaitoh  * wm_gmii_statchg:	[mii interface function]
   11356    1.1   thorpej  *
   11357  1.281   msaitoh  *	Callback from MII layer when media changes.
   11358    1.1   thorpej  */
   11359   1.47   thorpej static void
   11360  1.281   msaitoh wm_gmii_statchg(struct ifnet *ifp)
   11361    1.1   thorpej {
   11362    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   11363  1.281   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   11364    1.1   thorpej 
   11365  1.281   msaitoh 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   11366  1.281   msaitoh 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   11367  1.281   msaitoh 	sc->sc_fcrtl &= ~FCRTL_XONE;
   11368    1.1   thorpej 
   11369  1.281   msaitoh 	/*
   11370  1.281   msaitoh 	 * Get flow control negotiation result.
   11371  1.281   msaitoh 	 */
   11372  1.281   msaitoh 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   11373  1.281   msaitoh 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   11374  1.281   msaitoh 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   11375  1.281   msaitoh 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   11376  1.281   msaitoh 	}
   11377    1.1   thorpej 
   11378  1.281   msaitoh 	if (sc->sc_flowflags & IFM_FLOW) {
   11379  1.281   msaitoh 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   11380  1.281   msaitoh 			sc->sc_ctrl |= CTRL_TFCE;
   11381  1.281   msaitoh 			sc->sc_fcrtl |= FCRTL_XONE;
   11382  1.281   msaitoh 		}
   11383  1.281   msaitoh 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   11384  1.281   msaitoh 			sc->sc_ctrl |= CTRL_RFCE;
   11385  1.281   msaitoh 	}
   11386  1.152    dyoung 
   11387  1.281   msaitoh 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   11388  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   11389  1.281   msaitoh 		    ("%s: LINK: statchg: FDX\n", ifp->if_xname));
   11390  1.281   msaitoh 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   11391  1.152    dyoung 	} else {
   11392  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   11393  1.281   msaitoh 		    ("%s: LINK: statchg: HDX\n", ifp->if_xname));
   11394  1.281   msaitoh 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   11395  1.281   msaitoh 	}
   11396  1.281   msaitoh 
   11397  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   11398  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   11399  1.281   msaitoh 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   11400  1.281   msaitoh 						 : WMREG_FCRTL, sc->sc_fcrtl);
   11401  1.281   msaitoh 	if (sc->sc_type == WM_T_80003) {
   11402  1.281   msaitoh 		switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   11403  1.152    dyoung 		case IFM_1000_T:
   11404  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   11405  1.281   msaitoh 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   11406  1.281   msaitoh 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   11407  1.152    dyoung 			break;
   11408  1.152    dyoung 		default:
   11409  1.281   msaitoh 			wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   11410  1.281   msaitoh 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   11411  1.281   msaitoh 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   11412  1.281   msaitoh 			break;
   11413  1.127    bouyer 		}
   11414  1.281   msaitoh 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   11415  1.127    bouyer 	}
   11416    1.1   thorpej }
   11417    1.1   thorpej 
   11418  1.453   msaitoh /* kumeran related (80003, ICH* and PCH*) */
   11419  1.453   msaitoh 
   11420  1.281   msaitoh /*
   11421  1.281   msaitoh  * wm_kmrn_readreg:
   11422  1.281   msaitoh  *
   11423  1.281   msaitoh  *	Read a kumeran register
   11424  1.281   msaitoh  */
   11425  1.281   msaitoh static int
   11426  1.531   msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg, uint16_t *val)
   11427    1.1   thorpej {
   11428  1.281   msaitoh 	int rv;
   11429    1.1   thorpej 
   11430  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   11431  1.424   msaitoh 		rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   11432  1.424   msaitoh 	else
   11433  1.424   msaitoh 		rv = sc->phy.acquire(sc);
   11434  1.424   msaitoh 	if (rv != 0) {
   11435  1.521   msaitoh 		device_printf(sc->sc_dev, "%s: failed to get semaphore\n",
   11436  1.521   msaitoh 		    __func__);
   11437  1.531   msaitoh 		return rv;
   11438    1.1   thorpej 	}
   11439    1.1   thorpej 
   11440  1.531   msaitoh 	rv = wm_kmrn_readreg_locked(sc, reg, val);
   11441  1.424   msaitoh 
   11442  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   11443  1.424   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   11444  1.424   msaitoh 	else
   11445  1.424   msaitoh 		sc->phy.release(sc);
   11446  1.424   msaitoh 
   11447  1.424   msaitoh 	return rv;
   11448  1.424   msaitoh }
   11449  1.424   msaitoh 
   11450  1.424   msaitoh static int
   11451  1.531   msaitoh wm_kmrn_readreg_locked(struct wm_softc *sc, int reg, uint16_t *val)
   11452  1.424   msaitoh {
   11453  1.424   msaitoh 
   11454  1.281   msaitoh 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   11455  1.281   msaitoh 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   11456  1.281   msaitoh 	    KUMCTRLSTA_REN);
   11457  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   11458  1.281   msaitoh 	delay(2);
   11459    1.1   thorpej 
   11460  1.531   msaitoh 	*val = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   11461    1.1   thorpej 
   11462  1.531   msaitoh 	return 0;
   11463    1.1   thorpej }
   11464    1.1   thorpej 
   11465    1.1   thorpej /*
   11466  1.281   msaitoh  * wm_kmrn_writereg:
   11467    1.1   thorpej  *
   11468  1.281   msaitoh  *	Write a kumeran register
   11469    1.1   thorpej  */
   11470  1.531   msaitoh static int
   11471  1.531   msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, uint16_t val)
   11472    1.1   thorpej {
   11473  1.424   msaitoh 	int rv;
   11474    1.1   thorpej 
   11475  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   11476  1.424   msaitoh 		rv = wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   11477  1.424   msaitoh 	else
   11478  1.424   msaitoh 		rv = sc->phy.acquire(sc);
   11479  1.424   msaitoh 	if (rv != 0) {
   11480  1.521   msaitoh 		device_printf(sc->sc_dev, "%s: failed to get semaphore\n",
   11481  1.521   msaitoh 		    __func__);
   11482  1.531   msaitoh 		return rv;
   11483  1.281   msaitoh 	}
   11484    1.1   thorpej 
   11485  1.531   msaitoh 	rv = wm_kmrn_writereg_locked(sc, reg, val);
   11486  1.424   msaitoh 
   11487  1.424   msaitoh 	if (sc->sc_type == WM_T_80003)
   11488  1.424   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
   11489  1.424   msaitoh 	else
   11490  1.424   msaitoh 		sc->phy.release(sc);
   11491  1.531   msaitoh 
   11492  1.531   msaitoh 	return rv;
   11493  1.424   msaitoh }
   11494  1.424   msaitoh 
   11495  1.531   msaitoh static int
   11496  1.531   msaitoh wm_kmrn_writereg_locked(struct wm_softc *sc, int reg, uint16_t val)
   11497  1.424   msaitoh {
   11498  1.424   msaitoh 
   11499  1.281   msaitoh 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   11500  1.531   msaitoh 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) | val);
   11501  1.531   msaitoh 
   11502  1.531   msaitoh 	return 0;
   11503    1.1   thorpej }
   11504    1.1   thorpej 
   11505  1.614   msaitoh /*
   11506  1.614   msaitoh  * EMI register related (82579, WMPHY_I217(PCH2 and newer))
   11507  1.614   msaitoh  * This access method is different from IEEE MMD.
   11508  1.614   msaitoh  */
   11509  1.614   msaitoh static int
   11510  1.614   msaitoh wm_access_emi_reg_locked(device_t dev, int reg, uint16_t *val, bool rd)
   11511  1.614   msaitoh {
   11512  1.614   msaitoh 	struct wm_softc *sc = device_private(dev);
   11513  1.614   msaitoh 	int rv;
   11514  1.614   msaitoh 
   11515  1.614   msaitoh 	rv = sc->phy.writereg_locked(dev, 2, I82579_EMI_ADDR, reg);
   11516  1.614   msaitoh 	if (rv != 0)
   11517  1.614   msaitoh 		return rv;
   11518  1.614   msaitoh 
   11519  1.614   msaitoh 	if (rd)
   11520  1.614   msaitoh 		rv = sc->phy.readreg_locked(dev, 2, I82579_EMI_DATA, val);
   11521  1.614   msaitoh 	else
   11522  1.614   msaitoh 		rv = sc->phy.writereg_locked(dev, 2, I82579_EMI_DATA, *val);
   11523  1.614   msaitoh 	return rv;
   11524  1.614   msaitoh }
   11525  1.614   msaitoh 
   11526  1.614   msaitoh static int
   11527  1.614   msaitoh wm_read_emi_reg_locked(device_t dev, int reg, uint16_t *val)
   11528  1.614   msaitoh {
   11529  1.614   msaitoh 
   11530  1.614   msaitoh 	return wm_access_emi_reg_locked(dev, reg, val, true);
   11531  1.614   msaitoh }
   11532  1.614   msaitoh 
   11533  1.614   msaitoh static int
   11534  1.614   msaitoh wm_write_emi_reg_locked(device_t dev, int reg, uint16_t val)
   11535  1.614   msaitoh {
   11536  1.614   msaitoh 
   11537  1.614   msaitoh 	return wm_access_emi_reg_locked(dev, reg, &val, false);
   11538  1.614   msaitoh }
   11539  1.614   msaitoh 
   11540  1.281   msaitoh /* SGMII related */
   11541  1.281   msaitoh 
   11542    1.1   thorpej /*
   11543  1.281   msaitoh  * wm_sgmii_uses_mdio
   11544    1.1   thorpej  *
   11545  1.281   msaitoh  * Check whether the transaction is to the internal PHY or the external
   11546  1.281   msaitoh  * MDIO interface. Return true if it's MDIO.
   11547  1.281   msaitoh  */
   11548  1.281   msaitoh static bool
   11549  1.281   msaitoh wm_sgmii_uses_mdio(struct wm_softc *sc)
   11550  1.281   msaitoh {
   11551  1.281   msaitoh 	uint32_t reg;
   11552  1.281   msaitoh 	bool ismdio = false;
   11553  1.281   msaitoh 
   11554  1.281   msaitoh 	switch (sc->sc_type) {
   11555  1.281   msaitoh 	case WM_T_82575:
   11556  1.281   msaitoh 	case WM_T_82576:
   11557  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_MDIC);
   11558  1.281   msaitoh 		ismdio = ((reg & MDIC_DEST) != 0);
   11559  1.281   msaitoh 		break;
   11560  1.281   msaitoh 	case WM_T_82580:
   11561  1.281   msaitoh 	case WM_T_I350:
   11562  1.281   msaitoh 	case WM_T_I354:
   11563  1.281   msaitoh 	case WM_T_I210:
   11564  1.281   msaitoh 	case WM_T_I211:
   11565  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_MDICNFG);
   11566  1.281   msaitoh 		ismdio = ((reg & MDICNFG_DEST) != 0);
   11567  1.281   msaitoh 		break;
   11568  1.281   msaitoh 	default:
   11569  1.281   msaitoh 		break;
   11570  1.281   msaitoh 	}
   11571    1.1   thorpej 
   11572  1.281   msaitoh 	return ismdio;
   11573    1.1   thorpej }
   11574    1.1   thorpej 
   11575    1.1   thorpej /*
   11576  1.281   msaitoh  * wm_sgmii_readreg:	[mii interface function]
   11577    1.1   thorpej  *
   11578  1.281   msaitoh  *	Read a PHY register on the SGMII
   11579  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11580  1.281   msaitoh  * ressource ...
   11581    1.1   thorpej  */
   11582   1.47   thorpej static int
   11583  1.617   msaitoh wm_sgmii_readreg(device_t dev, int phy, int reg, uint16_t *val)
   11584    1.1   thorpej {
   11585  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11586  1.617   msaitoh 	int rv;
   11587    1.1   thorpej 
   11588  1.424   msaitoh 	if (sc->phy.acquire(sc)) {
   11589  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11590  1.617   msaitoh 		return -1;
   11591  1.281   msaitoh 	}
   11592  1.281   msaitoh 
   11593  1.617   msaitoh 	rv = wm_sgmii_readreg_locked(dev, phy, reg, val);
   11594  1.614   msaitoh 
   11595  1.614   msaitoh 	sc->phy.release(sc);
   11596  1.617   msaitoh 	return rv;
   11597  1.614   msaitoh }
   11598  1.614   msaitoh 
   11599  1.614   msaitoh static int
   11600  1.614   msaitoh wm_sgmii_readreg_locked(device_t dev, int phy, int reg, uint16_t *val)
   11601  1.614   msaitoh {
   11602  1.614   msaitoh 	struct wm_softc *sc = device_private(dev);
   11603  1.614   msaitoh 	uint32_t i2ccmd;
   11604  1.614   msaitoh 	int i, rv;
   11605  1.614   msaitoh 
   11606  1.281   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   11607  1.573   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
   11608  1.281   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   11609    1.1   thorpej 
   11610  1.281   msaitoh 	/* Poll the ready bit */
   11611  1.281   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   11612  1.281   msaitoh 		delay(50);
   11613  1.281   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   11614  1.281   msaitoh 		if (i2ccmd & I2CCMD_READY)
   11615    1.1   thorpej 			break;
   11616    1.1   thorpej 	}
   11617  1.614   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0) {
   11618  1.521   msaitoh 		device_printf(dev, "I2CCMD Read did not complete\n");
   11619  1.614   msaitoh 		rv = ETIMEDOUT;
   11620  1.614   msaitoh 	}
   11621  1.614   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0) {
   11622  1.521   msaitoh 		device_printf(dev, "I2CCMD Error bit set\n");
   11623  1.614   msaitoh 		rv = EIO;
   11624  1.614   msaitoh 	}
   11625    1.1   thorpej 
   11626  1.614   msaitoh 	*val = (uint16_t)((i2ccmd >> 8) & 0x00ff) | ((i2ccmd << 8) & 0xff00);
   11627    1.1   thorpej 
   11628  1.194   msaitoh 	return rv;
   11629    1.1   thorpej }
   11630    1.1   thorpej 
   11631    1.1   thorpej /*
   11632  1.281   msaitoh  * wm_sgmii_writereg:	[mii interface function]
   11633    1.1   thorpej  *
   11634  1.281   msaitoh  *	Write a PHY register on the SGMII.
   11635  1.281   msaitoh  * This could be handled by the PHY layer if we didn't have to lock the
   11636  1.281   msaitoh  * ressource ...
   11637    1.1   thorpej  */
   11638  1.617   msaitoh static int
   11639  1.617   msaitoh wm_sgmii_writereg(device_t dev, int phy, int reg, uint16_t val)
   11640    1.1   thorpej {
   11641  1.521   msaitoh 	struct wm_softc *sc = device_private(dev);
   11642  1.617   msaitoh 	int rv;
   11643    1.1   thorpej 
   11644  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0) {
   11645  1.521   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   11646  1.617   msaitoh 		return -1;
   11647  1.281   msaitoh 	}
   11648  1.614   msaitoh 
   11649  1.617   msaitoh 	rv = wm_sgmii_writereg_locked(dev, phy, reg, val);
   11650  1.614   msaitoh 
   11651  1.614   msaitoh 	sc->phy.release(sc);
   11652  1.617   msaitoh 
   11653  1.617   msaitoh 	return rv;
   11654  1.614   msaitoh }
   11655  1.614   msaitoh 
   11656  1.614   msaitoh static int
   11657  1.614   msaitoh wm_sgmii_writereg_locked(device_t dev, int phy, int reg, uint16_t val)
   11658  1.614   msaitoh {
   11659  1.614   msaitoh 	struct wm_softc *sc = device_private(dev);
   11660  1.614   msaitoh 	uint32_t i2ccmd;
   11661  1.614   msaitoh 	uint16_t swapdata;
   11662  1.614   msaitoh 	int rv = 0;
   11663  1.614   msaitoh 	int i;
   11664  1.614   msaitoh 
   11665  1.314   msaitoh 	/* Swap the data bytes for the I2C interface */
   11666  1.573   msaitoh 	swapdata = ((val >> 8) & 0x00FF) | ((val << 8) & 0xFF00);
   11667  1.281   msaitoh 	i2ccmd = (reg << I2CCMD_REG_ADDR_SHIFT)
   11668  1.573   msaitoh 	    | (phy << I2CCMD_PHY_ADDR_SHIFT) | I2CCMD_OPCODE_WRITE | swapdata;
   11669  1.281   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   11670    1.1   thorpej 
   11671  1.281   msaitoh 	/* Poll the ready bit */
   11672  1.281   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   11673  1.281   msaitoh 		delay(50);
   11674  1.281   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   11675  1.281   msaitoh 		if (i2ccmd & I2CCMD_READY)
   11676    1.1   thorpej 			break;
   11677    1.1   thorpej 	}
   11678  1.614   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0) {
   11679  1.521   msaitoh 		device_printf(dev, "I2CCMD Write did not complete\n");
   11680  1.614   msaitoh 		rv = ETIMEDOUT;
   11681  1.614   msaitoh 	}
   11682  1.614   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0) {
   11683  1.521   msaitoh 		device_printf(dev, "I2CCMD Error bit set\n");
   11684  1.614   msaitoh 		rv = EIO;
   11685  1.614   msaitoh 	}
   11686    1.1   thorpej 
   11687  1.614   msaitoh 	return rv;
   11688    1.1   thorpej }
   11689    1.1   thorpej 
   11690  1.281   msaitoh /* TBI related */
   11691  1.281   msaitoh 
   11692  1.584   msaitoh static bool
   11693  1.584   msaitoh wm_tbi_havesignal(struct wm_softc *sc, uint32_t ctrl)
   11694  1.584   msaitoh {
   11695  1.584   msaitoh 	bool sig;
   11696  1.584   msaitoh 
   11697  1.584   msaitoh 	sig = ctrl & CTRL_SWDPIN(1);
   11698  1.584   msaitoh 
   11699  1.584   msaitoh 	/*
   11700  1.584   msaitoh 	 * On 82543 and 82544, the CTRL_SWDPIN(1) bit will be 0 if the optics
   11701  1.584   msaitoh 	 * detect a signal, 1 if they don't.
   11702  1.584   msaitoh 	 */
   11703  1.584   msaitoh 	if ((sc->sc_type == WM_T_82543) || (sc->sc_type == WM_T_82544))
   11704  1.584   msaitoh 		sig = !sig;
   11705  1.584   msaitoh 
   11706  1.584   msaitoh 	return sig;
   11707  1.584   msaitoh }
   11708  1.584   msaitoh 
   11709  1.127    bouyer /*
   11710  1.281   msaitoh  * wm_tbi_mediainit:
   11711  1.127    bouyer  *
   11712  1.281   msaitoh  *	Initialize media for use on 1000BASE-X devices.
   11713  1.127    bouyer  */
   11714  1.127    bouyer static void
   11715  1.281   msaitoh wm_tbi_mediainit(struct wm_softc *sc)
   11716  1.127    bouyer {
   11717  1.281   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   11718  1.281   msaitoh 	const char *sep = "";
   11719  1.281   msaitoh 
   11720  1.281   msaitoh 	if (sc->sc_type < WM_T_82543)
   11721  1.281   msaitoh 		sc->sc_tipg = TIPG_WM_DFLT;
   11722  1.281   msaitoh 	else
   11723  1.281   msaitoh 		sc->sc_tipg = TIPG_LG_DFLT;
   11724  1.281   msaitoh 
   11725  1.325   msaitoh 	sc->sc_tbi_serdes_anegticks = 5;
   11726  1.281   msaitoh 
   11727  1.281   msaitoh 	/* Initialize our media structures */
   11728  1.281   msaitoh 	sc->sc_mii.mii_ifp = ifp;
   11729  1.325   msaitoh 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
   11730  1.281   msaitoh 
   11731  1.620   msaitoh 	if (((sc->sc_type >= WM_T_82575) && (sc->sc_type <= WM_T_I211))
   11732  1.325   msaitoh 	    && (sc->sc_mediatype == WM_MEDIATYPE_SERDES))
   11733  1.327   msaitoh 		ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
   11734  1.325   msaitoh 		    wm_serdes_mediachange, wm_serdes_mediastatus);
   11735  1.325   msaitoh 	else
   11736  1.327   msaitoh 		ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK,
   11737  1.325   msaitoh 		    wm_tbi_mediachange, wm_tbi_mediastatus);
   11738  1.281   msaitoh 
   11739  1.281   msaitoh 	/*
   11740  1.281   msaitoh 	 * SWD Pins:
   11741  1.281   msaitoh 	 *
   11742  1.281   msaitoh 	 *	0 = Link LED (output)
   11743  1.281   msaitoh 	 *	1 = Loss Of Signal (input)
   11744  1.281   msaitoh 	 */
   11745  1.281   msaitoh 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   11746  1.325   msaitoh 
   11747  1.325   msaitoh 	/* XXX Perhaps this is only for TBI */
   11748  1.325   msaitoh 	if (sc->sc_mediatype != WM_MEDIATYPE_SERDES)
   11749  1.325   msaitoh 		sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   11750  1.325   msaitoh 
   11751  1.311   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_SERDES)
   11752  1.281   msaitoh 		sc->sc_ctrl &= ~CTRL_LRST;
   11753  1.281   msaitoh 
   11754  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   11755  1.127    bouyer 
   11756  1.281   msaitoh #define	ADD(ss, mm, dd)							\
   11757  1.281   msaitoh do {									\
   11758  1.281   msaitoh 	aprint_normal("%s%s", sep, ss);					\
   11759  1.388   msaitoh 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | (mm), (dd), NULL); \
   11760  1.281   msaitoh 	sep = ", ";							\
   11761  1.281   msaitoh } while (/*CONSTCOND*/0)
   11762  1.127    bouyer 
   11763  1.281   msaitoh 	aprint_normal_dev(sc->sc_dev, "");
   11764  1.285   msaitoh 
   11765  1.457   msaitoh 	if (sc->sc_type == WM_T_I354) {
   11766  1.457   msaitoh 		uint32_t status;
   11767  1.457   msaitoh 
   11768  1.457   msaitoh 		status = CSR_READ(sc, WMREG_STATUS);
   11769  1.457   msaitoh 		if (((status & STATUS_2P5_SKU) != 0)
   11770  1.457   msaitoh 		    && ((status & STATUS_2P5_SKU_OVER) == 0)) {
   11771  1.509   msaitoh 			ADD("2500baseKX-FDX", IFM_2500_KX | IFM_FDX,ANAR_X_FD);
   11772  1.457   msaitoh 		} else
   11773  1.509   msaitoh 			ADD("1000baseKX-FDX", IFM_1000_KX | IFM_FDX,ANAR_X_FD);
   11774  1.457   msaitoh 	} else if (sc->sc_type == WM_T_82545) {
   11775  1.457   msaitoh 		/* Only 82545 is LX (XXX except SFP) */
   11776  1.285   msaitoh 		ADD("1000baseLX", IFM_1000_LX, ANAR_X_HD);
   11777  1.388   msaitoh 		ADD("1000baseLX-FDX", IFM_1000_LX | IFM_FDX, ANAR_X_FD);
   11778  1.285   msaitoh 	} else {
   11779  1.285   msaitoh 		ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   11780  1.388   msaitoh 		ADD("1000baseSX-FDX", IFM_1000_SX | IFM_FDX, ANAR_X_FD);
   11781  1.285   msaitoh 	}
   11782  1.388   msaitoh 	ADD("auto", IFM_AUTO, ANAR_X_FD | ANAR_X_HD);
   11783  1.281   msaitoh 	aprint_normal("\n");
   11784  1.127    bouyer 
   11785  1.281   msaitoh #undef ADD
   11786  1.127    bouyer 
   11787  1.281   msaitoh 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
   11788  1.127    bouyer }
   11789  1.127    bouyer 
   11790  1.127    bouyer /*
   11791  1.281   msaitoh  * wm_tbi_mediachange:	[ifmedia interface function]
   11792  1.167   msaitoh  *
   11793  1.281   msaitoh  *	Set hardware to newly-selected media on a 1000BASE-X device.
   11794  1.167   msaitoh  */
   11795  1.281   msaitoh static int
   11796  1.281   msaitoh wm_tbi_mediachange(struct ifnet *ifp)
   11797  1.167   msaitoh {
   11798  1.281   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   11799  1.281   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   11800  1.584   msaitoh 	uint32_t status, ctrl;
   11801  1.584   msaitoh 	bool signal;
   11802  1.281   msaitoh 	int i;
   11803  1.167   msaitoh 
   11804  1.584   msaitoh 	KASSERT(sc->sc_mediatype != WM_MEDIATYPE_COPPER);
   11805  1.325   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
   11806  1.325   msaitoh 		/* XXX need some work for >= 82571 and < 82575 */
   11807  1.325   msaitoh 		if (sc->sc_type < WM_T_82575)
   11808  1.325   msaitoh 			return 0;
   11809  1.325   msaitoh 	}
   11810  1.167   msaitoh 
   11811  1.285   msaitoh 	if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
   11812  1.285   msaitoh 	    || (sc->sc_type >= WM_T_82575))
   11813  1.285   msaitoh 		CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
   11814  1.285   msaitoh 
   11815  1.285   msaitoh 	sc->sc_ctrl &= ~CTRL_LRST;
   11816  1.285   msaitoh 	sc->sc_txcw = TXCW_ANE;
   11817  1.285   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   11818  1.285   msaitoh 		sc->sc_txcw |= TXCW_FD | TXCW_HD;
   11819  1.285   msaitoh 	else if (ife->ifm_media & IFM_FDX)
   11820  1.285   msaitoh 		sc->sc_txcw |= TXCW_FD;
   11821  1.285   msaitoh 	else
   11822  1.285   msaitoh 		sc->sc_txcw |= TXCW_HD;
   11823  1.285   msaitoh 
   11824  1.327   msaitoh 	if ((sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   11825  1.281   msaitoh 		sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
   11826  1.167   msaitoh 
   11827  1.281   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   11828  1.582   msaitoh 		device_xname(sc->sc_dev), sc->sc_txcw));
   11829  1.281   msaitoh 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   11830  1.285   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   11831  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   11832  1.285   msaitoh 	delay(1000);
   11833  1.167   msaitoh 
   11834  1.584   msaitoh 	ctrl =  CSR_READ(sc, WMREG_CTRL);
   11835  1.584   msaitoh 	signal = wm_tbi_havesignal(sc, ctrl);
   11836  1.584   msaitoh 
   11837  1.584   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: signal = %d\n", device_xname(sc->sc_dev),
   11838  1.584   msaitoh 		signal));
   11839  1.192   msaitoh 
   11840  1.584   msaitoh 	if (signal) {
   11841  1.281   msaitoh 		/* Have signal; wait for the link to come up. */
   11842  1.281   msaitoh 		for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
   11843  1.281   msaitoh 			delay(10000);
   11844  1.281   msaitoh 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   11845  1.281   msaitoh 				break;
   11846  1.281   msaitoh 		}
   11847  1.192   msaitoh 
   11848  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   11849  1.582   msaitoh 			device_xname(sc->sc_dev),i));
   11850  1.192   msaitoh 
   11851  1.281   msaitoh 		status = CSR_READ(sc, WMREG_STATUS);
   11852  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   11853  1.281   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   11854  1.281   msaitoh 			device_xname(sc->sc_dev),status, STATUS_LU));
   11855  1.281   msaitoh 		if (status & STATUS_LU) {
   11856  1.281   msaitoh 			/* Link is up. */
   11857  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   11858  1.281   msaitoh 			    ("%s: LINK: set media -> link up %s\n",
   11859  1.582   msaitoh 				device_xname(sc->sc_dev),
   11860  1.582   msaitoh 				(status & STATUS_FD) ? "FDX" : "HDX"));
   11861  1.192   msaitoh 
   11862  1.281   msaitoh 			/*
   11863  1.281   msaitoh 			 * NOTE: CTRL will update TFCE and RFCE automatically,
   11864  1.281   msaitoh 			 * so we should update sc->sc_ctrl
   11865  1.281   msaitoh 			 */
   11866  1.281   msaitoh 			sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
   11867  1.281   msaitoh 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   11868  1.281   msaitoh 			sc->sc_fcrtl &= ~FCRTL_XONE;
   11869  1.281   msaitoh 			if (status & STATUS_FD)
   11870  1.281   msaitoh 				sc->sc_tctl |=
   11871  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   11872  1.281   msaitoh 			else
   11873  1.281   msaitoh 				sc->sc_tctl |=
   11874  1.281   msaitoh 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   11875  1.281   msaitoh 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   11876  1.281   msaitoh 				sc->sc_fcrtl |= FCRTL_XONE;
   11877  1.281   msaitoh 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   11878  1.281   msaitoh 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   11879  1.582   msaitoh 			    WMREG_OLD_FCRTL : WMREG_FCRTL, sc->sc_fcrtl);
   11880  1.281   msaitoh 			sc->sc_tbi_linkup = 1;
   11881  1.281   msaitoh 		} else {
   11882  1.281   msaitoh 			if (i == WM_LINKUP_TIMEOUT)
   11883  1.281   msaitoh 				wm_check_for_link(sc);
   11884  1.281   msaitoh 			/* Link is down. */
   11885  1.281   msaitoh 			DPRINTF(WM_DEBUG_LINK,
   11886  1.281   msaitoh 			    ("%s: LINK: set media -> link down\n",
   11887  1.582   msaitoh 				device_xname(sc->sc_dev)));
   11888  1.281   msaitoh 			sc->sc_tbi_linkup = 0;
   11889  1.281   msaitoh 		}
   11890  1.281   msaitoh 	} else {
   11891  1.281   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   11892  1.582   msaitoh 			device_xname(sc->sc_dev)));
   11893  1.281   msaitoh 		sc->sc_tbi_linkup = 0;
   11894  1.281   msaitoh 	}
   11895  1.198   msaitoh 
   11896  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   11897  1.192   msaitoh 
   11898  1.281   msaitoh 	return 0;
   11899  1.192   msaitoh }
   11900  1.192   msaitoh 
   11901  1.167   msaitoh /*
   11902  1.324   msaitoh  * wm_tbi_mediastatus:	[ifmedia interface function]
   11903  1.324   msaitoh  *
   11904  1.324   msaitoh  *	Get the current interface media status on a 1000BASE-X device.
   11905  1.324   msaitoh  */
   11906  1.324   msaitoh static void
   11907  1.324   msaitoh wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   11908  1.324   msaitoh {
   11909  1.324   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   11910  1.324   msaitoh 	uint32_t ctrl, status;
   11911  1.324   msaitoh 
   11912  1.324   msaitoh 	ifmr->ifm_status = IFM_AVALID;
   11913  1.324   msaitoh 	ifmr->ifm_active = IFM_ETHER;
   11914  1.324   msaitoh 
   11915  1.324   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   11916  1.324   msaitoh 	if ((status & STATUS_LU) == 0) {
   11917  1.324   msaitoh 		ifmr->ifm_active |= IFM_NONE;
   11918  1.324   msaitoh 		return;
   11919  1.324   msaitoh 	}
   11920  1.324   msaitoh 
   11921  1.324   msaitoh 	ifmr->ifm_status |= IFM_ACTIVE;
   11922  1.324   msaitoh 	/* Only 82545 is LX */
   11923  1.324   msaitoh 	if (sc->sc_type == WM_T_82545)
   11924  1.324   msaitoh 		ifmr->ifm_active |= IFM_1000_LX;
   11925  1.324   msaitoh 	else
   11926  1.324   msaitoh 		ifmr->ifm_active |= IFM_1000_SX;
   11927  1.324   msaitoh 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   11928  1.324   msaitoh 		ifmr->ifm_active |= IFM_FDX;
   11929  1.324   msaitoh 	else
   11930  1.324   msaitoh 		ifmr->ifm_active |= IFM_HDX;
   11931  1.324   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   11932  1.324   msaitoh 	if (ctrl & CTRL_RFCE)
   11933  1.324   msaitoh 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   11934  1.324   msaitoh 	if (ctrl & CTRL_TFCE)
   11935  1.324   msaitoh 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   11936  1.324   msaitoh }
   11937  1.324   msaitoh 
   11938  1.325   msaitoh /* XXX TBI only */
   11939  1.324   msaitoh static int
   11940  1.324   msaitoh wm_check_for_link(struct wm_softc *sc)
   11941  1.324   msaitoh {
   11942  1.324   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   11943  1.324   msaitoh 	uint32_t rxcw;
   11944  1.324   msaitoh 	uint32_t ctrl;
   11945  1.324   msaitoh 	uint32_t status;
   11946  1.584   msaitoh 	bool signal;
   11947  1.584   msaitoh 
   11948  1.584   msaitoh 	DPRINTF(WM_DEBUG_LINK, ("%s: %s called\n",
   11949  1.584   msaitoh 		device_xname(sc->sc_dev), __func__));
   11950  1.324   msaitoh 
   11951  1.324   msaitoh 	if (sc->sc_mediatype == WM_MEDIATYPE_SERDES) {
   11952  1.325   msaitoh 		/* XXX need some work for >= 82571 */
   11953  1.325   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   11954  1.325   msaitoh 			sc->sc_tbi_linkup = 1;
   11955  1.325   msaitoh 			return 0;
   11956  1.325   msaitoh 		}
   11957  1.324   msaitoh 	}
   11958  1.324   msaitoh 
   11959  1.324   msaitoh 	rxcw = CSR_READ(sc, WMREG_RXCW);
   11960  1.324   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   11961  1.324   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   11962  1.584   msaitoh 	signal = wm_tbi_havesignal(sc, ctrl);
   11963  1.584   msaitoh 
   11964  1.388   msaitoh 	DPRINTF(WM_DEBUG_LINK,
   11965  1.584   msaitoh 	    ("%s: %s: signal = %d, status_lu = %d, rxcw_c = %d\n",
   11966  1.584   msaitoh 		device_xname(sc->sc_dev), __func__, signal,
   11967  1.388   msaitoh 		((status & STATUS_LU) != 0), ((rxcw & RXCW_C) != 0)));
   11968  1.324   msaitoh 
   11969  1.324   msaitoh 	/*
   11970  1.324   msaitoh 	 * SWDPIN   LU RXCW
   11971  1.582   msaitoh 	 *	0    0	  0
   11972  1.582   msaitoh 	 *	0    0	  1	(should not happen)
   11973  1.582   msaitoh 	 *	0    1	  0	(should not happen)
   11974  1.582   msaitoh 	 *	0    1	  1	(should not happen)
   11975  1.582   msaitoh 	 *	1    0	  0	Disable autonego and force linkup
   11976  1.582   msaitoh 	 *	1    0	  1	got /C/ but not linkup yet
   11977  1.582   msaitoh 	 *	1    1	  0	(linkup)
   11978  1.582   msaitoh 	 *	1    1	  1	If IFM_AUTO, back to autonego
   11979  1.324   msaitoh 	 *
   11980  1.324   msaitoh 	 */
   11981  1.584   msaitoh 	if (signal && ((status & STATUS_LU) == 0) && ((rxcw & RXCW_C) == 0)) {
   11982  1.584   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   11983  1.584   msaitoh 		    ("%s: %s: force linkup and fullduplex\n",
   11984  1.584   msaitoh 			device_xname(sc->sc_dev), __func__));
   11985  1.324   msaitoh 		sc->sc_tbi_linkup = 0;
   11986  1.324   msaitoh 		/* Disable auto-negotiation in the TXCW register */
   11987  1.324   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
   11988  1.324   msaitoh 
   11989  1.324   msaitoh 		/*
   11990  1.324   msaitoh 		 * Force link-up and also force full-duplex.
   11991  1.324   msaitoh 		 *
   11992  1.324   msaitoh 		 * NOTE: CTRL was updated TFCE and RFCE automatically,
   11993  1.324   msaitoh 		 * so we should update sc->sc_ctrl
   11994  1.324   msaitoh 		 */
   11995  1.324   msaitoh 		sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
   11996  1.324   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   11997  1.324   msaitoh 	} else if (((status & STATUS_LU) != 0)
   11998  1.324   msaitoh 	    && ((rxcw & RXCW_C) != 0)
   11999  1.324   msaitoh 	    && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
   12000  1.324   msaitoh 		sc->sc_tbi_linkup = 1;
   12001  1.584   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %s: go back to autonego\n",
   12002  1.584   msaitoh 			device_xname(sc->sc_dev),
   12003  1.324   msaitoh 			__func__));
   12004  1.324   msaitoh 		CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   12005  1.324   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
   12006  1.618   msaitoh 	} else if (signal && ((rxcw & RXCW_C) != 0))
   12007  1.584   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %s: /C/",
   12008  1.584   msaitoh 			device_xname(sc->sc_dev), __func__));
   12009  1.618   msaitoh 	else
   12010  1.584   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: %s: linkup %08x,%08x,%08x\n",
   12011  1.584   msaitoh 			device_xname(sc->sc_dev), __func__, rxcw, ctrl,
   12012  1.324   msaitoh 			status));
   12013  1.324   msaitoh 
   12014  1.324   msaitoh 	return 0;
   12015  1.324   msaitoh }
   12016  1.324   msaitoh 
   12017  1.324   msaitoh /*
   12018  1.325   msaitoh  * wm_tbi_tick:
   12019  1.191   msaitoh  *
   12020  1.325   msaitoh  *	Check the link on TBI devices.
   12021  1.325   msaitoh  *	This function acts as mii_tick().
   12022  1.191   msaitoh  */
   12023  1.281   msaitoh static void
   12024  1.325   msaitoh wm_tbi_tick(struct wm_softc *sc)
   12025  1.191   msaitoh {
   12026  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   12027  1.325   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   12028  1.281   msaitoh 	uint32_t status;
   12029  1.281   msaitoh 
   12030  1.384  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   12031  1.191   msaitoh 
   12032  1.281   msaitoh 	status = CSR_READ(sc, WMREG_STATUS);
   12033  1.192   msaitoh 
   12034  1.281   msaitoh 	/* XXX is this needed? */
   12035  1.281   msaitoh 	(void)CSR_READ(sc, WMREG_RXCW);
   12036  1.281   msaitoh 	(void)CSR_READ(sc, WMREG_CTRL);
   12037  1.192   msaitoh 
   12038  1.281   msaitoh 	/* set link status */
   12039  1.281   msaitoh 	if ((status & STATUS_LU) == 0) {
   12040  1.582   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: checklink -> down\n",
   12041  1.281   msaitoh 			device_xname(sc->sc_dev)));
   12042  1.281   msaitoh 		sc->sc_tbi_linkup = 0;
   12043  1.281   msaitoh 	} else if (sc->sc_tbi_linkup == 0) {
   12044  1.582   msaitoh 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: checklink -> up %s\n",
   12045  1.281   msaitoh 			device_xname(sc->sc_dev),
   12046  1.281   msaitoh 			(status & STATUS_FD) ? "FDX" : "HDX"));
   12047  1.281   msaitoh 		sc->sc_tbi_linkup = 1;
   12048  1.325   msaitoh 		sc->sc_tbi_serdes_ticks = 0;
   12049  1.325   msaitoh 	}
   12050  1.325   msaitoh 
   12051  1.325   msaitoh 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) == 0)
   12052  1.325   msaitoh 		goto setled;
   12053  1.325   msaitoh 
   12054  1.325   msaitoh 	if ((status & STATUS_LU) == 0) {
   12055  1.325   msaitoh 		sc->sc_tbi_linkup = 0;
   12056  1.325   msaitoh 		/* If the timer expired, retry autonegotiation */
   12057  1.325   msaitoh 		if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   12058  1.325   msaitoh 		    && (++sc->sc_tbi_serdes_ticks
   12059  1.325   msaitoh 			>= sc->sc_tbi_serdes_anegticks)) {
   12060  1.325   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   12061  1.325   msaitoh 			sc->sc_tbi_serdes_ticks = 0;
   12062  1.325   msaitoh 			/*
   12063  1.325   msaitoh 			 * Reset the link, and let autonegotiation do
   12064  1.325   msaitoh 			 * its thing
   12065  1.325   msaitoh 			 */
   12066  1.325   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   12067  1.325   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   12068  1.325   msaitoh 			CSR_WRITE_FLUSH(sc);
   12069  1.325   msaitoh 			delay(1000);
   12070  1.325   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   12071  1.325   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   12072  1.325   msaitoh 			CSR_WRITE_FLUSH(sc);
   12073  1.325   msaitoh 			delay(1000);
   12074  1.325   msaitoh 			CSR_WRITE(sc, WMREG_TXCW,
   12075  1.325   msaitoh 			    sc->sc_txcw & ~TXCW_ANE);
   12076  1.325   msaitoh 			CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   12077  1.325   msaitoh 		}
   12078  1.192   msaitoh 	}
   12079  1.192   msaitoh 
   12080  1.325   msaitoh setled:
   12081  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   12082  1.325   msaitoh }
   12083  1.325   msaitoh 
   12084  1.325   msaitoh /* SERDES related */
   12085  1.325   msaitoh static void
   12086  1.325   msaitoh wm_serdes_power_up_link_82575(struct wm_softc *sc)
   12087  1.325   msaitoh {
   12088  1.325   msaitoh 	uint32_t reg;
   12089  1.325   msaitoh 
   12090  1.325   msaitoh 	if ((sc->sc_mediatype != WM_MEDIATYPE_SERDES)
   12091  1.325   msaitoh 	    && ((sc->sc_flags & WM_F_SGMII) == 0))
   12092  1.325   msaitoh 		return;
   12093  1.325   msaitoh 
   12094  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_PCS_CFG);
   12095  1.325   msaitoh 	reg |= PCS_CFG_PCS_EN;
   12096  1.325   msaitoh 	CSR_WRITE(sc, WMREG_PCS_CFG, reg);
   12097  1.325   msaitoh 
   12098  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL_EXT);
   12099  1.325   msaitoh 	reg &= ~CTRL_EXT_SWDPIN(3);
   12100  1.325   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   12101  1.325   msaitoh 	CSR_WRITE_FLUSH(sc);
   12102  1.325   msaitoh }
   12103  1.325   msaitoh 
   12104  1.325   msaitoh static int
   12105  1.325   msaitoh wm_serdes_mediachange(struct ifnet *ifp)
   12106  1.325   msaitoh {
   12107  1.325   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   12108  1.325   msaitoh 	bool pcs_autoneg = true; /* XXX */
   12109  1.325   msaitoh 	uint32_t ctrl_ext, pcs_lctl, reg;
   12110  1.325   msaitoh 
   12111  1.325   msaitoh 	/* XXX Currently, this function is not called on 8257[12] */
   12112  1.325   msaitoh 	if ((sc->sc_type == WM_T_82571) || (sc->sc_type == WM_T_82572)
   12113  1.325   msaitoh 	    || (sc->sc_type >= WM_T_82575))
   12114  1.325   msaitoh 		CSR_WRITE(sc, WMREG_SCTL, SCTL_DISABLE_SERDES_LOOPBACK);
   12115  1.325   msaitoh 
   12116  1.325   msaitoh 	wm_serdes_power_up_link_82575(sc);
   12117  1.325   msaitoh 
   12118  1.325   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   12119  1.325   msaitoh 
   12120  1.325   msaitoh 	if ((sc->sc_type == WM_T_82575) || (sc->sc_type == WM_T_82576))
   12121  1.325   msaitoh 		sc->sc_ctrl |= CTRL_SWDPIN(0) | CTRL_SWDPIN(1);
   12122  1.325   msaitoh 
   12123  1.325   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   12124  1.325   msaitoh 	pcs_lctl = CSR_READ(sc, WMREG_PCS_LCTL);
   12125  1.325   msaitoh 	switch (ctrl_ext & CTRL_EXT_LINK_MODE_MASK) {
   12126  1.325   msaitoh 	case CTRL_EXT_LINK_MODE_SGMII:
   12127  1.325   msaitoh 		pcs_autoneg = true;
   12128  1.325   msaitoh 		pcs_lctl &= ~PCS_LCTL_AN_TIMEOUT;
   12129  1.325   msaitoh 		break;
   12130  1.325   msaitoh 	case CTRL_EXT_LINK_MODE_1000KX:
   12131  1.325   msaitoh 		pcs_autoneg = false;
   12132  1.325   msaitoh 		/* FALLTHROUGH */
   12133  1.325   msaitoh 	default:
   12134  1.388   msaitoh 		if ((sc->sc_type == WM_T_82575)
   12135  1.388   msaitoh 		    || (sc->sc_type == WM_T_82576)) {
   12136  1.325   msaitoh 			if ((sc->sc_flags & WM_F_PCS_DIS_AUTONEGO) != 0)
   12137  1.325   msaitoh 				pcs_autoneg = false;
   12138  1.325   msaitoh 		}
   12139  1.325   msaitoh 		sc->sc_ctrl |= CTRL_SPEED_1000 | CTRL_FRCSPD | CTRL_FD
   12140  1.325   msaitoh 		    | CTRL_FRCFDX;
   12141  1.325   msaitoh 		pcs_lctl |= PCS_LCTL_FSV_1000 | PCS_LCTL_FDV_FULL;
   12142  1.325   msaitoh 	}
   12143  1.325   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   12144  1.325   msaitoh 
   12145  1.325   msaitoh 	if (pcs_autoneg) {
   12146  1.325   msaitoh 		pcs_lctl |= PCS_LCTL_AN_ENABLE | PCS_LCTL_AN_RESTART;
   12147  1.325   msaitoh 		pcs_lctl &= ~PCS_LCTL_FORCE_FC;
   12148  1.325   msaitoh 
   12149  1.325   msaitoh 		reg = CSR_READ(sc, WMREG_PCS_ANADV);
   12150  1.325   msaitoh 		reg &= ~(TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE);
   12151  1.327   msaitoh 		reg |= TXCW_ASYM_PAUSE | TXCW_SYM_PAUSE;
   12152  1.325   msaitoh 		CSR_WRITE(sc, WMREG_PCS_ANADV, reg);
   12153  1.325   msaitoh 	} else
   12154  1.325   msaitoh 		pcs_lctl |= PCS_LCTL_FSD | PCS_LCTL_FORCE_FC;
   12155  1.325   msaitoh 
   12156  1.325   msaitoh 	CSR_WRITE(sc, WMREG_PCS_LCTL, pcs_lctl);
   12157  1.325   msaitoh 
   12158  1.325   msaitoh 
   12159  1.325   msaitoh 	return 0;
   12160  1.325   msaitoh }
   12161  1.325   msaitoh 
   12162  1.325   msaitoh static void
   12163  1.325   msaitoh wm_serdes_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   12164  1.325   msaitoh {
   12165  1.325   msaitoh 	struct wm_softc *sc = ifp->if_softc;
   12166  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   12167  1.325   msaitoh 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   12168  1.325   msaitoh 	uint32_t pcs_adv, pcs_lpab, reg;
   12169  1.325   msaitoh 
   12170  1.325   msaitoh 	ifmr->ifm_status = IFM_AVALID;
   12171  1.325   msaitoh 	ifmr->ifm_active = IFM_ETHER;
   12172  1.325   msaitoh 
   12173  1.325   msaitoh 	/* Check PCS */
   12174  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_PCS_LSTS);
   12175  1.325   msaitoh 	if ((reg & PCS_LSTS_LINKOK) == 0) {
   12176  1.325   msaitoh 		ifmr->ifm_active |= IFM_NONE;
   12177  1.325   msaitoh 		sc->sc_tbi_linkup = 0;
   12178  1.325   msaitoh 		goto setled;
   12179  1.325   msaitoh 	}
   12180  1.325   msaitoh 
   12181  1.325   msaitoh 	sc->sc_tbi_linkup = 1;
   12182  1.325   msaitoh 	ifmr->ifm_status |= IFM_ACTIVE;
   12183  1.457   msaitoh 	if (sc->sc_type == WM_T_I354) {
   12184  1.457   msaitoh 		uint32_t status;
   12185  1.457   msaitoh 
   12186  1.457   msaitoh 		status = CSR_READ(sc, WMREG_STATUS);
   12187  1.457   msaitoh 		if (((status & STATUS_2P5_SKU) != 0)
   12188  1.457   msaitoh 		    && ((status & STATUS_2P5_SKU_OVER) == 0)) {
   12189  1.622   msaitoh 			ifmr->ifm_active |= IFM_2500_KX;
   12190  1.457   msaitoh 		} else
   12191  1.622   msaitoh 			ifmr->ifm_active |= IFM_1000_KX;
   12192  1.457   msaitoh 	} else {
   12193  1.457   msaitoh 		switch (__SHIFTOUT(reg, PCS_LSTS_SPEED)) {
   12194  1.457   msaitoh 		case PCS_LSTS_SPEED_10:
   12195  1.457   msaitoh 			ifmr->ifm_active |= IFM_10_T; /* XXX */
   12196  1.457   msaitoh 			break;
   12197  1.457   msaitoh 		case PCS_LSTS_SPEED_100:
   12198  1.457   msaitoh 			ifmr->ifm_active |= IFM_100_FX; /* XXX */
   12199  1.457   msaitoh 			break;
   12200  1.457   msaitoh 		case PCS_LSTS_SPEED_1000:
   12201  1.457   msaitoh 			ifmr->ifm_active |= IFM_1000_SX; /* XXX */
   12202  1.457   msaitoh 			break;
   12203  1.457   msaitoh 		default:
   12204  1.457   msaitoh 			device_printf(sc->sc_dev, "Unknown speed\n");
   12205  1.457   msaitoh 			ifmr->ifm_active |= IFM_1000_SX; /* XXX */
   12206  1.457   msaitoh 			break;
   12207  1.457   msaitoh 		}
   12208  1.457   msaitoh 	}
   12209  1.325   msaitoh 	if ((reg & PCS_LSTS_FDX) != 0)
   12210  1.325   msaitoh 		ifmr->ifm_active |= IFM_FDX;
   12211  1.325   msaitoh 	else
   12212  1.325   msaitoh 		ifmr->ifm_active |= IFM_HDX;
   12213  1.325   msaitoh 	mii->mii_media_active &= ~IFM_ETH_FMASK;
   12214  1.325   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   12215  1.325   msaitoh 		/* Check flow */
   12216  1.325   msaitoh 		reg = CSR_READ(sc, WMREG_PCS_LSTS);
   12217  1.325   msaitoh 		if ((reg & PCS_LSTS_AN_COMP) == 0) {
   12218  1.388   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("XXX LINKOK but not ACOMP\n"));
   12219  1.325   msaitoh 			goto setled;
   12220  1.325   msaitoh 		}
   12221  1.325   msaitoh 		pcs_adv = CSR_READ(sc, WMREG_PCS_ANADV);
   12222  1.325   msaitoh 		pcs_lpab = CSR_READ(sc, WMREG_PCS_LPAB);
   12223  1.388   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   12224  1.388   msaitoh 		    ("XXX AN result(2) %08x, %08x\n", pcs_adv, pcs_lpab));
   12225  1.325   msaitoh 		if ((pcs_adv & TXCW_SYM_PAUSE)
   12226  1.325   msaitoh 		    && (pcs_lpab & TXCW_SYM_PAUSE)) {
   12227  1.325   msaitoh 			mii->mii_media_active |= IFM_FLOW
   12228  1.325   msaitoh 			    | IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   12229  1.325   msaitoh 		} else if (((pcs_adv & TXCW_SYM_PAUSE) == 0)
   12230  1.325   msaitoh 		    && (pcs_adv & TXCW_ASYM_PAUSE)
   12231  1.325   msaitoh 		    && (pcs_lpab & TXCW_SYM_PAUSE)
   12232  1.325   msaitoh 		    && (pcs_lpab & TXCW_ASYM_PAUSE)) {
   12233  1.325   msaitoh 			mii->mii_media_active |= IFM_FLOW
   12234  1.325   msaitoh 			    | IFM_ETH_TXPAUSE;
   12235  1.325   msaitoh 		} else if ((pcs_adv & TXCW_SYM_PAUSE)
   12236  1.325   msaitoh 		    && (pcs_adv & TXCW_ASYM_PAUSE)
   12237  1.325   msaitoh 		    && ((pcs_lpab & TXCW_SYM_PAUSE) == 0)
   12238  1.325   msaitoh 		    && (pcs_lpab & TXCW_ASYM_PAUSE)) {
   12239  1.325   msaitoh 			mii->mii_media_active |= IFM_FLOW
   12240  1.325   msaitoh 			    | IFM_ETH_RXPAUSE;
   12241  1.325   msaitoh 		}
   12242  1.325   msaitoh 	}
   12243  1.325   msaitoh 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
   12244  1.325   msaitoh 	    | (mii->mii_media_active & IFM_ETH_FMASK);
   12245  1.325   msaitoh setled:
   12246  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   12247  1.325   msaitoh }
   12248  1.325   msaitoh 
   12249  1.325   msaitoh /*
   12250  1.325   msaitoh  * wm_serdes_tick:
   12251  1.325   msaitoh  *
   12252  1.325   msaitoh  *	Check the link on serdes devices.
   12253  1.325   msaitoh  */
   12254  1.325   msaitoh static void
   12255  1.325   msaitoh wm_serdes_tick(struct wm_softc *sc)
   12256  1.325   msaitoh {
   12257  1.325   msaitoh 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   12258  1.325   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   12259  1.325   msaitoh 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   12260  1.325   msaitoh 	uint32_t reg;
   12261  1.325   msaitoh 
   12262  1.384  knakahar 	KASSERT(WM_CORE_LOCKED(sc));
   12263  1.325   msaitoh 
   12264  1.325   msaitoh 	mii->mii_media_status = IFM_AVALID;
   12265  1.325   msaitoh 	mii->mii_media_active = IFM_ETHER;
   12266  1.325   msaitoh 
   12267  1.325   msaitoh 	/* Check PCS */
   12268  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_PCS_LSTS);
   12269  1.325   msaitoh 	if ((reg & PCS_LSTS_LINKOK) != 0) {
   12270  1.325   msaitoh 		mii->mii_media_status |= IFM_ACTIVE;
   12271  1.325   msaitoh 		sc->sc_tbi_linkup = 1;
   12272  1.325   msaitoh 		sc->sc_tbi_serdes_ticks = 0;
   12273  1.325   msaitoh 		mii->mii_media_active |= IFM_1000_SX; /* XXX */
   12274  1.325   msaitoh 		if ((reg & PCS_LSTS_FDX) != 0)
   12275  1.325   msaitoh 			mii->mii_media_active |= IFM_FDX;
   12276  1.325   msaitoh 		else
   12277  1.325   msaitoh 			mii->mii_media_active |= IFM_HDX;
   12278  1.325   msaitoh 	} else {
   12279  1.325   msaitoh 		mii->mii_media_status |= IFM_NONE;
   12280  1.281   msaitoh 		sc->sc_tbi_linkup = 0;
   12281  1.457   msaitoh 		/* If the timer expired, retry autonegotiation */
   12282  1.325   msaitoh 		if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   12283  1.325   msaitoh 		    && (++sc->sc_tbi_serdes_ticks
   12284  1.325   msaitoh 			>= sc->sc_tbi_serdes_anegticks)) {
   12285  1.325   msaitoh 			DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
   12286  1.325   msaitoh 			sc->sc_tbi_serdes_ticks = 0;
   12287  1.325   msaitoh 			/* XXX */
   12288  1.325   msaitoh 			wm_serdes_mediachange(ifp);
   12289  1.281   msaitoh 		}
   12290  1.192   msaitoh 	}
   12291  1.192   msaitoh 
   12292  1.325   msaitoh 	wm_tbi_serdes_set_linkled(sc);
   12293  1.191   msaitoh }
   12294  1.191   msaitoh 
   12295  1.292   msaitoh /* SFP related */
   12296  1.295   msaitoh 
   12297  1.295   msaitoh static int
   12298  1.295   msaitoh wm_sfp_read_data_byte(struct wm_softc *sc, uint16_t offset, uint8_t *data)
   12299  1.295   msaitoh {
   12300  1.295   msaitoh 	uint32_t i2ccmd;
   12301  1.295   msaitoh 	int i;
   12302  1.295   msaitoh 
   12303  1.295   msaitoh 	i2ccmd = (offset << I2CCMD_REG_ADDR_SHIFT) | I2CCMD_OPCODE_READ;
   12304  1.295   msaitoh 	CSR_WRITE(sc, WMREG_I2CCMD, i2ccmd);
   12305  1.295   msaitoh 
   12306  1.295   msaitoh 	/* Poll the ready bit */
   12307  1.295   msaitoh 	for (i = 0; i < I2CCMD_PHY_TIMEOUT; i++) {
   12308  1.295   msaitoh 		delay(50);
   12309  1.295   msaitoh 		i2ccmd = CSR_READ(sc, WMREG_I2CCMD);
   12310  1.295   msaitoh 		if (i2ccmd & I2CCMD_READY)
   12311  1.295   msaitoh 			break;
   12312  1.295   msaitoh 	}
   12313  1.295   msaitoh 	if ((i2ccmd & I2CCMD_READY) == 0)
   12314  1.295   msaitoh 		return -1;
   12315  1.295   msaitoh 	if ((i2ccmd & I2CCMD_ERROR) != 0)
   12316  1.295   msaitoh 		return -1;
   12317  1.295   msaitoh 
   12318  1.295   msaitoh 	*data = i2ccmd & 0x00ff;
   12319  1.295   msaitoh 
   12320  1.295   msaitoh 	return 0;
   12321  1.295   msaitoh }
   12322  1.295   msaitoh 
   12323  1.292   msaitoh static uint32_t
   12324  1.295   msaitoh wm_sfp_get_media_type(struct wm_softc *sc)
   12325  1.292   msaitoh {
   12326  1.295   msaitoh 	uint32_t ctrl_ext;
   12327  1.295   msaitoh 	uint8_t val = 0;
   12328  1.295   msaitoh 	int timeout = 3;
   12329  1.311   msaitoh 	uint32_t mediatype = WM_MEDIATYPE_UNKNOWN;
   12330  1.295   msaitoh 	int rv = -1;
   12331  1.292   msaitoh 
   12332  1.295   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   12333  1.295   msaitoh 	ctrl_ext &= ~CTRL_EXT_SWDPIN(3);
   12334  1.295   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_I2C_ENA);
   12335  1.295   msaitoh 	CSR_WRITE_FLUSH(sc);
   12336  1.295   msaitoh 
   12337  1.295   msaitoh 	/* Read SFP module data */
   12338  1.295   msaitoh 	while (timeout) {
   12339  1.295   msaitoh 		rv = wm_sfp_read_data_byte(sc, SFF_SFP_ID_OFF, &val);
   12340  1.295   msaitoh 		if (rv == 0)
   12341  1.295   msaitoh 			break;
   12342  1.295   msaitoh 		delay(100*1000); /* XXX too big */
   12343  1.295   msaitoh 		timeout--;
   12344  1.295   msaitoh 	}
   12345  1.295   msaitoh 	if (rv != 0)
   12346  1.295   msaitoh 		goto out;
   12347  1.295   msaitoh 	switch (val) {
   12348  1.295   msaitoh 	case SFF_SFP_ID_SFF:
   12349  1.295   msaitoh 		aprint_normal_dev(sc->sc_dev,
   12350  1.295   msaitoh 		    "Module/Connector soldered to board\n");
   12351  1.295   msaitoh 		break;
   12352  1.295   msaitoh 	case SFF_SFP_ID_SFP:
   12353  1.295   msaitoh 		aprint_normal_dev(sc->sc_dev, "SFP\n");
   12354  1.295   msaitoh 		break;
   12355  1.295   msaitoh 	case SFF_SFP_ID_UNKNOWN:
   12356  1.295   msaitoh 		goto out;
   12357  1.295   msaitoh 	default:
   12358  1.295   msaitoh 		break;
   12359  1.295   msaitoh 	}
   12360  1.295   msaitoh 
   12361  1.295   msaitoh 	rv = wm_sfp_read_data_byte(sc, SFF_SFP_ETH_FLAGS_OFF, &val);
   12362  1.295   msaitoh 	if (rv != 0) {
   12363  1.295   msaitoh 		goto out;
   12364  1.295   msaitoh 	}
   12365  1.295   msaitoh 
   12366  1.295   msaitoh 	if ((val & (SFF_SFP_ETH_FLAGS_1000SX | SFF_SFP_ETH_FLAGS_1000LX)) != 0)
   12367  1.311   msaitoh 		mediatype = WM_MEDIATYPE_SERDES;
   12368  1.579   msaitoh 	else if ((val & SFF_SFP_ETH_FLAGS_1000T) != 0) {
   12369  1.295   msaitoh 		sc->sc_flags |= WM_F_SGMII;
   12370  1.311   msaitoh 		mediatype = WM_MEDIATYPE_COPPER;
   12371  1.579   msaitoh 	} else if ((val & SFF_SFP_ETH_FLAGS_100FX) != 0) {
   12372  1.295   msaitoh 		sc->sc_flags |= WM_F_SGMII;
   12373  1.311   msaitoh 		mediatype = WM_MEDIATYPE_SERDES;
   12374  1.295   msaitoh 	}
   12375  1.295   msaitoh 
   12376  1.295   msaitoh out:
   12377  1.295   msaitoh 	/* Restore I2C interface setting */
   12378  1.295   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   12379  1.295   msaitoh 
   12380  1.295   msaitoh 	return mediatype;
   12381  1.292   msaitoh }
   12382  1.453   msaitoh 
   12383  1.191   msaitoh /*
   12384  1.281   msaitoh  * NVM related.
   12385  1.281   msaitoh  * Microwire, SPI (w/wo EERD) and Flash.
   12386  1.265   msaitoh  */
   12387  1.265   msaitoh 
   12388  1.281   msaitoh /* Both spi and uwire */
   12389  1.265   msaitoh 
   12390  1.265   msaitoh /*
   12391  1.281   msaitoh  * wm_eeprom_sendbits:
   12392  1.199   msaitoh  *
   12393  1.281   msaitoh  *	Send a series of bits to the EEPROM.
   12394  1.199   msaitoh  */
   12395  1.281   msaitoh static void
   12396  1.281   msaitoh wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   12397  1.199   msaitoh {
   12398  1.281   msaitoh 	uint32_t reg;
   12399  1.281   msaitoh 	int x;
   12400  1.199   msaitoh 
   12401  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   12402  1.199   msaitoh 
   12403  1.281   msaitoh 	for (x = nbits; x > 0; x--) {
   12404  1.281   msaitoh 		if (bits & (1U << (x - 1)))
   12405  1.281   msaitoh 			reg |= EECD_DI;
   12406  1.281   msaitoh 		else
   12407  1.281   msaitoh 			reg &= ~EECD_DI;
   12408  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   12409  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12410  1.281   msaitoh 		delay(2);
   12411  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   12412  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12413  1.281   msaitoh 		delay(2);
   12414  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   12415  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12416  1.281   msaitoh 		delay(2);
   12417  1.199   msaitoh 	}
   12418  1.199   msaitoh }
   12419  1.199   msaitoh 
   12420  1.199   msaitoh /*
   12421  1.281   msaitoh  * wm_eeprom_recvbits:
   12422  1.199   msaitoh  *
   12423  1.281   msaitoh  *	Receive a series of bits from the EEPROM.
   12424  1.199   msaitoh  */
   12425  1.199   msaitoh static void
   12426  1.281   msaitoh wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   12427  1.199   msaitoh {
   12428  1.281   msaitoh 	uint32_t reg, val;
   12429  1.281   msaitoh 	int x;
   12430  1.199   msaitoh 
   12431  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   12432  1.199   msaitoh 
   12433  1.281   msaitoh 	val = 0;
   12434  1.281   msaitoh 	for (x = nbits; x > 0; x--) {
   12435  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   12436  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12437  1.281   msaitoh 		delay(2);
   12438  1.281   msaitoh 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   12439  1.281   msaitoh 			val |= (1U << (x - 1));
   12440  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   12441  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12442  1.281   msaitoh 		delay(2);
   12443  1.199   msaitoh 	}
   12444  1.281   msaitoh 	*valp = val;
   12445  1.281   msaitoh }
   12446  1.199   msaitoh 
   12447  1.281   msaitoh /* Microwire */
   12448  1.199   msaitoh 
   12449  1.199   msaitoh /*
   12450  1.281   msaitoh  * wm_nvm_read_uwire:
   12451  1.243   msaitoh  *
   12452  1.281   msaitoh  *	Read a word from the EEPROM using the MicroWire protocol.
   12453  1.243   msaitoh  */
   12454  1.243   msaitoh static int
   12455  1.281   msaitoh wm_nvm_read_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   12456  1.243   msaitoh {
   12457  1.281   msaitoh 	uint32_t reg, val;
   12458  1.281   msaitoh 	int i;
   12459  1.281   msaitoh 
   12460  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   12461  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   12462  1.420   msaitoh 
   12463  1.530   msaitoh 	if (sc->nvm.acquire(sc) != 0)
   12464  1.530   msaitoh 		return -1;
   12465  1.530   msaitoh 
   12466  1.281   msaitoh 	for (i = 0; i < wordcnt; i++) {
   12467  1.281   msaitoh 		/* Clear SK and DI. */
   12468  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   12469  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   12470  1.281   msaitoh 
   12471  1.281   msaitoh 		/*
   12472  1.281   msaitoh 		 * XXX: workaround for a bug in qemu-0.12.x and prior
   12473  1.281   msaitoh 		 * and Xen.
   12474  1.281   msaitoh 		 *
   12475  1.281   msaitoh 		 * We use this workaround only for 82540 because qemu's
   12476  1.281   msaitoh 		 * e1000 act as 82540.
   12477  1.281   msaitoh 		 */
   12478  1.281   msaitoh 		if (sc->sc_type == WM_T_82540) {
   12479  1.281   msaitoh 			reg |= EECD_SK;
   12480  1.281   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   12481  1.281   msaitoh 			reg &= ~EECD_SK;
   12482  1.281   msaitoh 			CSR_WRITE(sc, WMREG_EECD, reg);
   12483  1.281   msaitoh 			CSR_WRITE_FLUSH(sc);
   12484  1.281   msaitoh 			delay(2);
   12485  1.281   msaitoh 		}
   12486  1.281   msaitoh 		/* XXX: end of workaround */
   12487  1.332   msaitoh 
   12488  1.281   msaitoh 		/* Set CHIP SELECT. */
   12489  1.281   msaitoh 		reg |= EECD_CS;
   12490  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   12491  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12492  1.281   msaitoh 		delay(2);
   12493  1.281   msaitoh 
   12494  1.281   msaitoh 		/* Shift in the READ command. */
   12495  1.281   msaitoh 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   12496  1.281   msaitoh 
   12497  1.281   msaitoh 		/* Shift in address. */
   12498  1.294   msaitoh 		wm_eeprom_sendbits(sc, word + i, sc->sc_nvm_addrbits);
   12499  1.281   msaitoh 
   12500  1.281   msaitoh 		/* Shift out the data. */
   12501  1.281   msaitoh 		wm_eeprom_recvbits(sc, &val, 16);
   12502  1.281   msaitoh 		data[i] = val & 0xffff;
   12503  1.243   msaitoh 
   12504  1.281   msaitoh 		/* Clear CHIP SELECT. */
   12505  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   12506  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   12507  1.281   msaitoh 		CSR_WRITE_FLUSH(sc);
   12508  1.281   msaitoh 		delay(2);
   12509  1.243   msaitoh 	}
   12510  1.243   msaitoh 
   12511  1.530   msaitoh 	sc->nvm.release(sc);
   12512  1.281   msaitoh 	return 0;
   12513  1.281   msaitoh }
   12514  1.243   msaitoh 
   12515  1.281   msaitoh /* SPI */
   12516  1.243   msaitoh 
   12517  1.294   msaitoh /*
   12518  1.294   msaitoh  * Set SPI and FLASH related information from the EECD register.
   12519  1.294   msaitoh  * For 82541 and 82547, the word size is taken from EEPROM.
   12520  1.294   msaitoh  */
   12521  1.294   msaitoh static int
   12522  1.294   msaitoh wm_nvm_set_addrbits_size_eecd(struct wm_softc *sc)
   12523  1.243   msaitoh {
   12524  1.294   msaitoh 	int size;
   12525  1.281   msaitoh 	uint32_t reg;
   12526  1.294   msaitoh 	uint16_t data;
   12527  1.243   msaitoh 
   12528  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   12529  1.294   msaitoh 	sc->sc_nvm_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   12530  1.294   msaitoh 
   12531  1.294   msaitoh 	/* Read the size of NVM from EECD by default */
   12532  1.294   msaitoh 	size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
   12533  1.294   msaitoh 	switch (sc->sc_type) {
   12534  1.294   msaitoh 	case WM_T_82541:
   12535  1.294   msaitoh 	case WM_T_82541_2:
   12536  1.294   msaitoh 	case WM_T_82547:
   12537  1.294   msaitoh 	case WM_T_82547_2:
   12538  1.294   msaitoh 		/* Set dummy value to access EEPROM */
   12539  1.294   msaitoh 		sc->sc_nvm_wordsize = 64;
   12540  1.535   msaitoh 		if (wm_nvm_read(sc, NVM_OFF_EEPROM_SIZE, 1, &data) != 0) {
   12541  1.535   msaitoh 			aprint_error_dev(sc->sc_dev,
   12542  1.535   msaitoh 			    "%s: failed to read EEPROM size\n", __func__);
   12543  1.535   msaitoh 		}
   12544  1.294   msaitoh 		reg = data;
   12545  1.294   msaitoh 		size = __SHIFTOUT(reg, EECD_EE_SIZE_EX_MASK);
   12546  1.294   msaitoh 		if (size == 0)
   12547  1.294   msaitoh 			size = 6; /* 64 word size */
   12548  1.294   msaitoh 		else
   12549  1.294   msaitoh 			size += NVM_WORD_SIZE_BASE_SHIFT + 1;
   12550  1.294   msaitoh 		break;
   12551  1.294   msaitoh 	case WM_T_80003:
   12552  1.294   msaitoh 	case WM_T_82571:
   12553  1.294   msaitoh 	case WM_T_82572:
   12554  1.294   msaitoh 	case WM_T_82573: /* SPI case */
   12555  1.294   msaitoh 	case WM_T_82574: /* SPI case */
   12556  1.294   msaitoh 	case WM_T_82583: /* SPI case */
   12557  1.294   msaitoh 		size += NVM_WORD_SIZE_BASE_SHIFT;
   12558  1.294   msaitoh 		if (size > 14)
   12559  1.294   msaitoh 			size = 14;
   12560  1.294   msaitoh 		break;
   12561  1.294   msaitoh 	case WM_T_82575:
   12562  1.294   msaitoh 	case WM_T_82576:
   12563  1.294   msaitoh 	case WM_T_82580:
   12564  1.294   msaitoh 	case WM_T_I350:
   12565  1.294   msaitoh 	case WM_T_I354:
   12566  1.294   msaitoh 	case WM_T_I210:
   12567  1.294   msaitoh 	case WM_T_I211:
   12568  1.294   msaitoh 		size += NVM_WORD_SIZE_BASE_SHIFT;
   12569  1.294   msaitoh 		if (size > 15)
   12570  1.294   msaitoh 			size = 15;
   12571  1.294   msaitoh 		break;
   12572  1.294   msaitoh 	default:
   12573  1.294   msaitoh 		aprint_error_dev(sc->sc_dev,
   12574  1.294   msaitoh 		    "%s: unknown device(%d)?\n", __func__, sc->sc_type);
   12575  1.294   msaitoh 		return -1;
   12576  1.294   msaitoh 		break;
   12577  1.294   msaitoh 	}
   12578  1.294   msaitoh 
   12579  1.294   msaitoh 	sc->sc_nvm_wordsize = 1 << size;
   12580  1.294   msaitoh 
   12581  1.294   msaitoh 	return 0;
   12582  1.243   msaitoh }
   12583  1.243   msaitoh 
   12584  1.243   msaitoh /*
   12585  1.281   msaitoh  * wm_nvm_ready_spi:
   12586    1.1   thorpej  *
   12587  1.281   msaitoh  *	Wait for a SPI EEPROM to be ready for commands.
   12588    1.1   thorpej  */
   12589  1.281   msaitoh static int
   12590  1.281   msaitoh wm_nvm_ready_spi(struct wm_softc *sc)
   12591    1.1   thorpej {
   12592  1.281   msaitoh 	uint32_t val;
   12593  1.281   msaitoh 	int usec;
   12594    1.1   thorpej 
   12595  1.421   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   12596  1.421   msaitoh 		device_xname(sc->sc_dev), __func__));
   12597  1.421   msaitoh 
   12598  1.281   msaitoh 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   12599  1.281   msaitoh 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   12600  1.281   msaitoh 		wm_eeprom_recvbits(sc, &val, 8);
   12601  1.281   msaitoh 		if ((val & SPI_SR_RDY) == 0)
   12602  1.281   msaitoh 			break;
   12603   1.71   thorpej 	}
   12604  1.281   msaitoh 	if (usec >= SPI_MAX_RETRIES) {
   12605  1.388   msaitoh 		aprint_error_dev(sc->sc_dev,"EEPROM failed to become ready\n");
   12606  1.530   msaitoh 		return -1;
   12607  1.127    bouyer 	}
   12608  1.281   msaitoh 	return 0;
   12609  1.127    bouyer }
   12610  1.127    bouyer 
   12611  1.127    bouyer /*
   12612  1.281   msaitoh  * wm_nvm_read_spi:
   12613  1.127    bouyer  *
   12614  1.281   msaitoh  *	Read a work from the EEPROM using the SPI protocol.
   12615  1.127    bouyer  */
   12616  1.127    bouyer static int
   12617  1.281   msaitoh wm_nvm_read_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   12618  1.127    bouyer {
   12619  1.281   msaitoh 	uint32_t reg, val;
   12620  1.281   msaitoh 	int i;
   12621  1.281   msaitoh 	uint8_t opc;
   12622  1.530   msaitoh 	int rv = 0;
   12623  1.281   msaitoh 
   12624  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   12625  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   12626  1.420   msaitoh 
   12627  1.530   msaitoh 	if (sc->nvm.acquire(sc) != 0)
   12628  1.530   msaitoh 		return -1;
   12629  1.530   msaitoh 
   12630  1.281   msaitoh 	/* Clear SK and CS. */
   12631  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   12632  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   12633  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   12634  1.281   msaitoh 	delay(2);
   12635  1.127    bouyer 
   12636  1.530   msaitoh 	if ((rv = wm_nvm_ready_spi(sc)) != 0)
   12637  1.530   msaitoh 		goto out;
   12638  1.127    bouyer 
   12639  1.281   msaitoh 	/* Toggle CS to flush commands. */
   12640  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   12641  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   12642  1.281   msaitoh 	delay(2);
   12643  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   12644  1.266   msaitoh 	CSR_WRITE_FLUSH(sc);
   12645  1.127    bouyer 	delay(2);
   12646  1.127    bouyer 
   12647  1.281   msaitoh 	opc = SPI_OPC_READ;
   12648  1.294   msaitoh 	if (sc->sc_nvm_addrbits == 8 && word >= 128)
   12649  1.281   msaitoh 		opc |= SPI_OPC_A8;
   12650  1.281   msaitoh 
   12651  1.281   msaitoh 	wm_eeprom_sendbits(sc, opc, 8);
   12652  1.294   msaitoh 	wm_eeprom_sendbits(sc, word << 1, sc->sc_nvm_addrbits);
   12653  1.281   msaitoh 
   12654  1.281   msaitoh 	for (i = 0; i < wordcnt; i++) {
   12655  1.281   msaitoh 		wm_eeprom_recvbits(sc, &val, 16);
   12656  1.281   msaitoh 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   12657  1.281   msaitoh 	}
   12658  1.178   msaitoh 
   12659  1.281   msaitoh 	/* Raise CS and clear SK. */
   12660  1.281   msaitoh 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   12661  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   12662  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   12663  1.281   msaitoh 	delay(2);
   12664  1.178   msaitoh 
   12665  1.530   msaitoh out:
   12666  1.530   msaitoh 	sc->nvm.release(sc);
   12667  1.530   msaitoh 	return rv;
   12668  1.127    bouyer }
   12669  1.127    bouyer 
   12670  1.281   msaitoh /* Using with EERD */
   12671  1.281   msaitoh 
   12672  1.281   msaitoh static int
   12673  1.281   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   12674  1.127    bouyer {
   12675  1.281   msaitoh 	uint32_t attempts = 100000;
   12676  1.281   msaitoh 	uint32_t i, reg = 0;
   12677  1.281   msaitoh 	int32_t done = -1;
   12678  1.281   msaitoh 
   12679  1.281   msaitoh 	for (i = 0; i < attempts; i++) {
   12680  1.281   msaitoh 		reg = CSR_READ(sc, rw);
   12681  1.127    bouyer 
   12682  1.281   msaitoh 		if (reg & EERD_DONE) {
   12683  1.281   msaitoh 			done = 0;
   12684  1.281   msaitoh 			break;
   12685  1.178   msaitoh 		}
   12686  1.281   msaitoh 		delay(5);
   12687  1.169   msaitoh 	}
   12688  1.127    bouyer 
   12689  1.281   msaitoh 	return done;
   12690    1.1   thorpej }
   12691  1.117   msaitoh 
   12692  1.117   msaitoh static int
   12693  1.573   msaitoh wm_nvm_read_eerd(struct wm_softc *sc, int offset, int wordcnt, uint16_t *data)
   12694  1.117   msaitoh {
   12695  1.281   msaitoh 	int i, eerd = 0;
   12696  1.530   msaitoh 	int rv = 0;
   12697  1.117   msaitoh 
   12698  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   12699  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   12700  1.420   msaitoh 
   12701  1.530   msaitoh 	if (sc->nvm.acquire(sc) != 0)
   12702  1.530   msaitoh 		return -1;
   12703  1.530   msaitoh 
   12704  1.281   msaitoh 	for (i = 0; i < wordcnt; i++) {
   12705  1.281   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   12706  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   12707  1.530   msaitoh 		rv = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   12708  1.530   msaitoh 		if (rv != 0) {
   12709  1.539   msaitoh 			aprint_error_dev(sc->sc_dev, "EERD polling failed: "
   12710  1.539   msaitoh 			    "offset=%d. wordcnt=%d\n", offset, wordcnt);
   12711  1.281   msaitoh 			break;
   12712  1.530   msaitoh 		}
   12713  1.281   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   12714  1.117   msaitoh 	}
   12715  1.281   msaitoh 
   12716  1.530   msaitoh 	sc->nvm.release(sc);
   12717  1.530   msaitoh 	return rv;
   12718  1.117   msaitoh }
   12719  1.117   msaitoh 
   12720  1.281   msaitoh /* Flash */
   12721  1.281   msaitoh 
   12722  1.117   msaitoh static int
   12723  1.281   msaitoh wm_nvm_valid_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
   12724  1.117   msaitoh {
   12725  1.281   msaitoh 	uint32_t eecd;
   12726  1.281   msaitoh 	uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
   12727  1.281   msaitoh 	uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
   12728  1.570   msaitoh 	uint32_t nvm_dword = 0;
   12729  1.281   msaitoh 	uint8_t sig_byte = 0;
   12730  1.582   msaitoh 	int rv;
   12731  1.117   msaitoh 
   12732  1.281   msaitoh 	switch (sc->sc_type) {
   12733  1.392   msaitoh 	case WM_T_PCH_SPT:
   12734  1.570   msaitoh 	case WM_T_PCH_CNP:
   12735  1.568   msaitoh 		bank1_offset = sc->sc_ich8_flash_bank_size * 2;
   12736  1.568   msaitoh 		act_offset = ICH_NVM_SIG_WORD * 2;
   12737  1.568   msaitoh 
   12738  1.568   msaitoh 		/* set bank to 0 in case flash read fails. */
   12739  1.568   msaitoh 		*bank = 0;
   12740  1.568   msaitoh 
   12741  1.568   msaitoh 		/* Check bank 0 */
   12742  1.568   msaitoh 		rv = wm_read_ich8_dword(sc, act_offset, &nvm_dword);
   12743  1.568   msaitoh 		if (rv != 0)
   12744  1.568   msaitoh 			return rv;
   12745  1.568   msaitoh 		sig_byte = (uint8_t)((nvm_dword & 0xFF00) >> 8);
   12746  1.568   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   12747  1.568   msaitoh 			*bank = 0;
   12748  1.568   msaitoh 			return 0;
   12749  1.568   msaitoh 		}
   12750  1.568   msaitoh 
   12751  1.568   msaitoh 		/* Check bank 1 */
   12752  1.568   msaitoh 		rv = wm_read_ich8_dword(sc, act_offset + bank1_offset,
   12753  1.568   msaitoh 		    &nvm_dword);
   12754  1.568   msaitoh 		sig_byte = (uint8_t)((nvm_dword & 0xFF00) >> 8);
   12755  1.568   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   12756  1.568   msaitoh 			*bank = 1;
   12757  1.392   msaitoh 			return 0;
   12758  1.392   msaitoh 		}
   12759  1.568   msaitoh 		aprint_error_dev(sc->sc_dev,
   12760  1.568   msaitoh 		    "%s: no valid NVM bank present (%u)\n", __func__, *bank);
   12761  1.568   msaitoh 		return -1;
   12762  1.281   msaitoh 	case WM_T_ICH8:
   12763  1.281   msaitoh 	case WM_T_ICH9:
   12764  1.281   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   12765  1.281   msaitoh 		if ((eecd & EECD_SEC1VAL_VALMASK) == EECD_SEC1VAL_VALMASK) {
   12766  1.281   msaitoh 			*bank = ((eecd & EECD_SEC1VAL) != 0) ? 1 : 0;
   12767  1.281   msaitoh 			return 0;
   12768  1.281   msaitoh 		}
   12769  1.281   msaitoh 		/* FALLTHROUGH */
   12770  1.281   msaitoh 	default:
   12771  1.281   msaitoh 		/* Default to 0 */
   12772  1.281   msaitoh 		*bank = 0;
   12773  1.271     ozaki 
   12774  1.281   msaitoh 		/* Check bank 0 */
   12775  1.281   msaitoh 		wm_read_ich8_byte(sc, act_offset, &sig_byte);
   12776  1.281   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   12777  1.281   msaitoh 			*bank = 0;
   12778  1.281   msaitoh 			return 0;
   12779  1.281   msaitoh 		}
   12780  1.271     ozaki 
   12781  1.281   msaitoh 		/* Check bank 1 */
   12782  1.281   msaitoh 		wm_read_ich8_byte(sc, act_offset + bank1_offset,
   12783  1.281   msaitoh 		    &sig_byte);
   12784  1.281   msaitoh 		if ((sig_byte & ICH_NVM_VALID_SIG_MASK) == ICH_NVM_SIG_VALUE) {
   12785  1.281   msaitoh 			*bank = 1;
   12786  1.281   msaitoh 			return 0;
   12787  1.281   msaitoh 		}
   12788  1.271     ozaki 	}
   12789  1.271     ozaki 
   12790  1.281   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: No valid NVM bank present\n",
   12791  1.281   msaitoh 		device_xname(sc->sc_dev)));
   12792  1.281   msaitoh 	return -1;
   12793  1.281   msaitoh }
   12794  1.281   msaitoh 
   12795  1.281   msaitoh /******************************************************************************
   12796  1.281   msaitoh  * This function does initial flash setup so that a new read/write/erase cycle
   12797  1.281   msaitoh  * can be started.
   12798  1.281   msaitoh  *
   12799  1.281   msaitoh  * sc - The pointer to the hw structure
   12800  1.281   msaitoh  ****************************************************************************/
   12801  1.281   msaitoh static int32_t
   12802  1.281   msaitoh wm_ich8_cycle_init(struct wm_softc *sc)
   12803  1.281   msaitoh {
   12804  1.281   msaitoh 	uint16_t hsfsts;
   12805  1.281   msaitoh 	int32_t error = 1;
   12806  1.281   msaitoh 	int32_t i     = 0;
   12807  1.271     ozaki 
   12808  1.567   msaitoh 	if (sc->sc_type >= WM_T_PCH_SPT)
   12809  1.567   msaitoh 		hsfsts = ICH8_FLASH_READ32(sc, ICH_FLASH_HSFSTS) & 0xffffUL;
   12810  1.567   msaitoh 	else
   12811  1.567   msaitoh 		hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   12812  1.117   msaitoh 
   12813  1.281   msaitoh 	/* May be check the Flash Des Valid bit in Hw status */
   12814  1.595   msaitoh 	if ((hsfsts & HSFSTS_FLDVAL) == 0)
   12815  1.281   msaitoh 		return error;
   12816  1.117   msaitoh 
   12817  1.281   msaitoh 	/* Clear FCERR in Hw status by writing 1 */
   12818  1.281   msaitoh 	/* Clear DAEL in Hw status by writing a 1 */
   12819  1.281   msaitoh 	hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   12820  1.117   msaitoh 
   12821  1.567   msaitoh 	if (sc->sc_type >= WM_T_PCH_SPT)
   12822  1.567   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFSTS, hsfsts & 0xffffUL);
   12823  1.567   msaitoh 	else
   12824  1.567   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   12825  1.117   msaitoh 
   12826  1.281   msaitoh 	/*
   12827  1.281   msaitoh 	 * Either we should have a hardware SPI cycle in progress bit to check
   12828  1.281   msaitoh 	 * against, in order to start a new cycle or FDONE bit should be
   12829  1.281   msaitoh 	 * changed in the hardware so that it is 1 after harware reset, which
   12830  1.281   msaitoh 	 * can then be used as an indication whether a cycle is in progress or
   12831  1.281   msaitoh 	 * has been completed .. we should also have some software semaphore
   12832  1.281   msaitoh 	 * mechanism to guard FDONE or the cycle in progress bit so that two
   12833  1.281   msaitoh 	 * threads access to those bits can be sequentiallized or a way so that
   12834  1.281   msaitoh 	 * 2 threads dont start the cycle at the same time
   12835  1.281   msaitoh 	 */
   12836  1.127    bouyer 
   12837  1.281   msaitoh 	if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   12838  1.281   msaitoh 		/*
   12839  1.281   msaitoh 		 * There is no cycle running at present, so we can start a
   12840  1.281   msaitoh 		 * cycle
   12841  1.281   msaitoh 		 */
   12842  1.127    bouyer 
   12843  1.281   msaitoh 		/* Begin by setting Flash Cycle Done. */
   12844  1.281   msaitoh 		hsfsts |= HSFSTS_DONE;
   12845  1.567   msaitoh 		if (sc->sc_type >= WM_T_PCH_SPT)
   12846  1.567   msaitoh 			ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFSTS,
   12847  1.567   msaitoh 			    hsfsts & 0xffffUL);
   12848  1.567   msaitoh 		else
   12849  1.567   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   12850  1.281   msaitoh 		error = 0;
   12851  1.281   msaitoh 	} else {
   12852  1.281   msaitoh 		/*
   12853  1.281   msaitoh 		 * otherwise poll for sometime so the current cycle has a
   12854  1.281   msaitoh 		 * chance to end before giving up.
   12855  1.281   msaitoh 		 */
   12856  1.281   msaitoh 		for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   12857  1.567   msaitoh 			if (sc->sc_type >= WM_T_PCH_SPT)
   12858  1.567   msaitoh 				hsfsts = ICH8_FLASH_READ32(sc,
   12859  1.567   msaitoh 				    ICH_FLASH_HSFSTS) & 0xffffUL;
   12860  1.567   msaitoh 			else
   12861  1.567   msaitoh 				hsfsts = ICH8_FLASH_READ16(sc,
   12862  1.567   msaitoh 				    ICH_FLASH_HSFSTS);
   12863  1.281   msaitoh 			if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   12864  1.281   msaitoh 				error = 0;
   12865  1.281   msaitoh 				break;
   12866  1.169   msaitoh 			}
   12867  1.281   msaitoh 			delay(1);
   12868  1.127    bouyer 		}
   12869  1.281   msaitoh 		if (error == 0) {
   12870  1.281   msaitoh 			/*
   12871  1.281   msaitoh 			 * Successful in waiting for previous cycle to timeout,
   12872  1.281   msaitoh 			 * now set the Flash Cycle Done.
   12873  1.281   msaitoh 			 */
   12874  1.281   msaitoh 			hsfsts |= HSFSTS_DONE;
   12875  1.567   msaitoh 			if (sc->sc_type >= WM_T_PCH_SPT)
   12876  1.567   msaitoh 				ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFSTS,
   12877  1.567   msaitoh 				    hsfsts & 0xffffUL);
   12878  1.567   msaitoh 			else
   12879  1.567   msaitoh 				ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS,
   12880  1.567   msaitoh 				    hsfsts);
   12881  1.127    bouyer 		}
   12882  1.127    bouyer 	}
   12883  1.281   msaitoh 	return error;
   12884  1.127    bouyer }
   12885  1.127    bouyer 
   12886  1.281   msaitoh /******************************************************************************
   12887  1.281   msaitoh  * This function starts a flash cycle and waits for its completion
   12888  1.281   msaitoh  *
   12889  1.281   msaitoh  * sc - The pointer to the hw structure
   12890  1.281   msaitoh  ****************************************************************************/
   12891  1.281   msaitoh static int32_t
   12892  1.281   msaitoh wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   12893  1.136   msaitoh {
   12894  1.281   msaitoh 	uint16_t hsflctl;
   12895  1.281   msaitoh 	uint16_t hsfsts;
   12896  1.281   msaitoh 	int32_t error = 1;
   12897  1.281   msaitoh 	uint32_t i = 0;
   12898  1.127    bouyer 
   12899  1.281   msaitoh 	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   12900  1.567   msaitoh 	if (sc->sc_type >= WM_T_PCH_SPT)
   12901  1.567   msaitoh 		hsflctl = ICH8_FLASH_READ32(sc, ICH_FLASH_HSFSTS) >> 16;
   12902  1.567   msaitoh 	else
   12903  1.567   msaitoh 		hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   12904  1.281   msaitoh 	hsflctl |= HSFCTL_GO;
   12905  1.567   msaitoh 	if (sc->sc_type >= WM_T_PCH_SPT)
   12906  1.567   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFSTS,
   12907  1.567   msaitoh 		    (uint32_t)hsflctl << 16);
   12908  1.567   msaitoh 	else
   12909  1.567   msaitoh 		ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   12910  1.139    bouyer 
   12911  1.281   msaitoh 	/* Wait till FDONE bit is set to 1 */
   12912  1.281   msaitoh 	do {
   12913  1.567   msaitoh 		if (sc->sc_type >= WM_T_PCH_SPT)
   12914  1.567   msaitoh 			hsfsts = ICH8_FLASH_READ32(sc, ICH_FLASH_HSFSTS)
   12915  1.567   msaitoh 			    & 0xffffUL;
   12916  1.567   msaitoh 		else
   12917  1.567   msaitoh 			hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   12918  1.281   msaitoh 		if (hsfsts & HSFSTS_DONE)
   12919  1.281   msaitoh 			break;
   12920  1.281   msaitoh 		delay(1);
   12921  1.281   msaitoh 		i++;
   12922  1.281   msaitoh 	} while (i < timeout);
   12923  1.281   msaitoh 	if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0)
   12924  1.281   msaitoh 		error = 0;
   12925  1.139    bouyer 
   12926  1.281   msaitoh 	return error;
   12927  1.139    bouyer }
   12928  1.139    bouyer 
   12929  1.281   msaitoh /******************************************************************************
   12930  1.392   msaitoh  * Reads a byte or (d)word from the NVM using the ICH8 flash access registers.
   12931  1.281   msaitoh  *
   12932  1.281   msaitoh  * sc - The pointer to the hw structure
   12933  1.281   msaitoh  * index - The index of the byte or word to read.
   12934  1.392   msaitoh  * size - Size of data to read, 1=byte 2=word, 4=dword
   12935  1.281   msaitoh  * data - Pointer to the word to store the value read.
   12936  1.281   msaitoh  *****************************************************************************/
   12937  1.281   msaitoh static int32_t
   12938  1.281   msaitoh wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   12939  1.392   msaitoh     uint32_t size, uint32_t *data)
   12940  1.139    bouyer {
   12941  1.281   msaitoh 	uint16_t hsfsts;
   12942  1.281   msaitoh 	uint16_t hsflctl;
   12943  1.281   msaitoh 	uint32_t flash_linear_address;
   12944  1.281   msaitoh 	uint32_t flash_data = 0;
   12945  1.281   msaitoh 	int32_t error = 1;
   12946  1.281   msaitoh 	int32_t count = 0;
   12947  1.281   msaitoh 
   12948  1.392   msaitoh 	if (size < 1  || size > 4 || data == 0x0 ||
   12949  1.281   msaitoh 	    index > ICH_FLASH_LINEAR_ADDR_MASK)
   12950  1.281   msaitoh 		return error;
   12951  1.139    bouyer 
   12952  1.281   msaitoh 	flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   12953  1.281   msaitoh 	    sc->sc_ich8_flash_base;
   12954  1.259   msaitoh 
   12955  1.259   msaitoh 	do {
   12956  1.281   msaitoh 		delay(1);
   12957  1.281   msaitoh 		/* Steps */
   12958  1.281   msaitoh 		error = wm_ich8_cycle_init(sc);
   12959  1.281   msaitoh 		if (error)
   12960  1.259   msaitoh 			break;
   12961  1.259   msaitoh 
   12962  1.567   msaitoh 		if (sc->sc_type >= WM_T_PCH_SPT)
   12963  1.567   msaitoh 			hsflctl = ICH8_FLASH_READ32(sc, ICH_FLASH_HSFSTS)
   12964  1.567   msaitoh 			    >> 16;
   12965  1.567   msaitoh 		else
   12966  1.567   msaitoh 			hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   12967  1.281   msaitoh 		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   12968  1.281   msaitoh 		hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT)
   12969  1.281   msaitoh 		    & HSFCTL_BCOUNT_MASK;
   12970  1.281   msaitoh 		hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   12971  1.567   msaitoh 		if (sc->sc_type >= WM_T_PCH_SPT) {
   12972  1.392   msaitoh 			/*
   12973  1.392   msaitoh 			 * In SPT, This register is in Lan memory space, not
   12974  1.392   msaitoh 			 * flash. Therefore, only 32 bit access is supported.
   12975  1.392   msaitoh 			 */
   12976  1.567   msaitoh 			ICH8_FLASH_WRITE32(sc, ICH_FLASH_HSFSTS,
   12977  1.567   msaitoh 			    (uint32_t)hsflctl << 16);
   12978  1.392   msaitoh 		} else
   12979  1.392   msaitoh 			ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   12980  1.281   msaitoh 
   12981  1.281   msaitoh 		/*
   12982  1.281   msaitoh 		 * Write the last 24 bits of index into Flash Linear address
   12983  1.281   msaitoh 		 * field in Flash Address
   12984  1.281   msaitoh 		 */
   12985  1.281   msaitoh 		/* TODO: TBD maybe check the index against the size of flash */
   12986  1.281   msaitoh 
   12987  1.281   msaitoh 		ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   12988  1.259   msaitoh 
   12989  1.281   msaitoh 		error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   12990  1.259   msaitoh 
   12991  1.281   msaitoh 		/*
   12992  1.281   msaitoh 		 * Check if FCERR is set to 1, if set to 1, clear it and try
   12993  1.281   msaitoh 		 * the whole sequence a few more times, else read in (shift in)
   12994  1.281   msaitoh 		 * the Flash Data0, the order is least significant byte first
   12995  1.281   msaitoh 		 * msb to lsb
   12996  1.281   msaitoh 		 */
   12997  1.281   msaitoh 		if (error == 0) {
   12998  1.281   msaitoh 			flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   12999  1.281   msaitoh 			if (size == 1)
   13000  1.281   msaitoh 				*data = (uint8_t)(flash_data & 0x000000FF);
   13001  1.281   msaitoh 			else if (size == 2)
   13002  1.281   msaitoh 				*data = (uint16_t)(flash_data & 0x0000FFFF);
   13003  1.392   msaitoh 			else if (size == 4)
   13004  1.392   msaitoh 				*data = (uint32_t)flash_data;
   13005  1.281   msaitoh 			break;
   13006  1.281   msaitoh 		} else {
   13007  1.281   msaitoh 			/*
   13008  1.281   msaitoh 			 * If we've gotten here, then things are probably
   13009  1.281   msaitoh 			 * completely hosed, but if the error condition is
   13010  1.281   msaitoh 			 * detected, it won't hurt to give it another try...
   13011  1.281   msaitoh 			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
   13012  1.281   msaitoh 			 */
   13013  1.567   msaitoh 			if (sc->sc_type >= WM_T_PCH_SPT)
   13014  1.567   msaitoh 				hsfsts = ICH8_FLASH_READ32(sc,
   13015  1.567   msaitoh 				    ICH_FLASH_HSFSTS) & 0xffffUL;
   13016  1.567   msaitoh 			else
   13017  1.567   msaitoh 				hsfsts = ICH8_FLASH_READ16(sc,
   13018  1.567   msaitoh 				    ICH_FLASH_HSFSTS);
   13019  1.567   msaitoh 
   13020  1.281   msaitoh 			if (hsfsts & HSFSTS_ERR) {
   13021  1.281   msaitoh 				/* Repeat for some time before giving up. */
   13022  1.281   msaitoh 				continue;
   13023  1.281   msaitoh 			} else if ((hsfsts & HSFSTS_DONE) == 0)
   13024  1.281   msaitoh 				break;
   13025  1.281   msaitoh 		}
   13026  1.281   msaitoh 	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   13027  1.259   msaitoh 
   13028  1.281   msaitoh 	return error;
   13029  1.259   msaitoh }
   13030  1.259   msaitoh 
   13031  1.281   msaitoh /******************************************************************************
   13032  1.281   msaitoh  * Reads a single byte from the NVM using the ICH8 flash access registers.
   13033  1.281   msaitoh  *
   13034  1.281   msaitoh  * sc - pointer to wm_hw structure
   13035  1.281   msaitoh  * index - The index of the byte to read.
   13036  1.281   msaitoh  * data - Pointer to a byte to store the value read.
   13037  1.281   msaitoh  *****************************************************************************/
   13038  1.281   msaitoh static int32_t
   13039  1.281   msaitoh wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   13040  1.169   msaitoh {
   13041  1.281   msaitoh 	int32_t status;
   13042  1.392   msaitoh 	uint32_t word = 0;
   13043  1.250   msaitoh 
   13044  1.281   msaitoh 	status = wm_read_ich8_data(sc, index, 1, &word);
   13045  1.281   msaitoh 	if (status == 0)
   13046  1.281   msaitoh 		*data = (uint8_t)word;
   13047  1.281   msaitoh 	else
   13048  1.281   msaitoh 		*data = 0;
   13049  1.169   msaitoh 
   13050  1.281   msaitoh 	return status;
   13051  1.281   msaitoh }
   13052  1.250   msaitoh 
   13053  1.281   msaitoh /******************************************************************************
   13054  1.281   msaitoh  * Reads a word from the NVM using the ICH8 flash access registers.
   13055  1.281   msaitoh  *
   13056  1.281   msaitoh  * sc - pointer to wm_hw structure
   13057  1.281   msaitoh  * index - The starting byte index of the word to read.
   13058  1.281   msaitoh  * data - Pointer to a word to store the value read.
   13059  1.281   msaitoh  *****************************************************************************/
   13060  1.281   msaitoh static int32_t
   13061  1.281   msaitoh wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   13062  1.281   msaitoh {
   13063  1.281   msaitoh 	int32_t status;
   13064  1.392   msaitoh 	uint32_t word = 0;
   13065  1.392   msaitoh 
   13066  1.392   msaitoh 	status = wm_read_ich8_data(sc, index, 2, &word);
   13067  1.392   msaitoh 	if (status == 0)
   13068  1.392   msaitoh 		*data = (uint16_t)word;
   13069  1.392   msaitoh 	else
   13070  1.392   msaitoh 		*data = 0;
   13071  1.392   msaitoh 
   13072  1.392   msaitoh 	return status;
   13073  1.392   msaitoh }
   13074  1.392   msaitoh 
   13075  1.392   msaitoh /******************************************************************************
   13076  1.392   msaitoh  * Reads a dword from the NVM using the ICH8 flash access registers.
   13077  1.392   msaitoh  *
   13078  1.392   msaitoh  * sc - pointer to wm_hw structure
   13079  1.392   msaitoh  * index - The starting byte index of the word to read.
   13080  1.392   msaitoh  * data - Pointer to a word to store the value read.
   13081  1.392   msaitoh  *****************************************************************************/
   13082  1.392   msaitoh static int32_t
   13083  1.392   msaitoh wm_read_ich8_dword(struct wm_softc *sc, uint32_t index, uint32_t *data)
   13084  1.392   msaitoh {
   13085  1.392   msaitoh 	int32_t status;
   13086  1.169   msaitoh 
   13087  1.392   msaitoh 	status = wm_read_ich8_data(sc, index, 4, data);
   13088  1.281   msaitoh 	return status;
   13089  1.169   msaitoh }
   13090  1.169   msaitoh 
   13091  1.139    bouyer /******************************************************************************
   13092  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   13093  1.139    bouyer  * register.
   13094  1.139    bouyer  *
   13095  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   13096  1.139    bouyer  * offset - offset of word in the EEPROM to read
   13097  1.139    bouyer  * data - word read from the EEPROM
   13098  1.139    bouyer  * words - number of words to read
   13099  1.139    bouyer  *****************************************************************************/
   13100  1.139    bouyer static int
   13101  1.280   msaitoh wm_nvm_read_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   13102  1.139    bouyer {
   13103  1.582   msaitoh 	int32_t	 rv = 0;
   13104  1.194   msaitoh 	uint32_t flash_bank = 0;
   13105  1.194   msaitoh 	uint32_t act_offset = 0;
   13106  1.194   msaitoh 	uint32_t bank_offset = 0;
   13107  1.194   msaitoh 	uint16_t word = 0;
   13108  1.194   msaitoh 	uint16_t i = 0;
   13109  1.194   msaitoh 
   13110  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   13111  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13112  1.420   msaitoh 
   13113  1.530   msaitoh 	if (sc->nvm.acquire(sc) != 0)
   13114  1.530   msaitoh 		return -1;
   13115  1.530   msaitoh 
   13116  1.281   msaitoh 	/*
   13117  1.281   msaitoh 	 * We need to know which is the valid flash bank.  In the event
   13118  1.194   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   13119  1.582   msaitoh 	 * managing flash_bank. So it cannot be trusted and needs
   13120  1.194   msaitoh 	 * to be updated with each read.
   13121  1.194   msaitoh 	 */
   13122  1.530   msaitoh 	rv = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
   13123  1.530   msaitoh 	if (rv) {
   13124  1.297   msaitoh 		DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
   13125  1.297   msaitoh 			device_xname(sc->sc_dev)));
   13126  1.262   msaitoh 		flash_bank = 0;
   13127  1.194   msaitoh 	}
   13128  1.139    bouyer 
   13129  1.238   msaitoh 	/*
   13130  1.238   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   13131  1.238   msaitoh 	 * size
   13132  1.238   msaitoh 	 */
   13133  1.194   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   13134  1.139    bouyer 
   13135  1.194   msaitoh 	for (i = 0; i < words; i++) {
   13136  1.194   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   13137  1.194   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   13138  1.530   msaitoh 		rv = wm_read_ich8_word(sc, act_offset, &word);
   13139  1.530   msaitoh 		if (rv) {
   13140  1.238   msaitoh 			aprint_error_dev(sc->sc_dev,
   13141  1.238   msaitoh 			    "%s: failed to read NVM\n", __func__);
   13142  1.194   msaitoh 			break;
   13143  1.194   msaitoh 		}
   13144  1.194   msaitoh 		data[i] = word;
   13145  1.194   msaitoh 	}
   13146  1.194   msaitoh 
   13147  1.530   msaitoh 	sc->nvm.release(sc);
   13148  1.530   msaitoh 	return rv;
   13149  1.139    bouyer }
   13150  1.139    bouyer 
   13151  1.392   msaitoh /******************************************************************************
   13152  1.392   msaitoh  * Reads a 16 bit word or words from the EEPROM using the SPT's flash access
   13153  1.392   msaitoh  * register.
   13154  1.392   msaitoh  *
   13155  1.392   msaitoh  * sc - Struct containing variables accessed by shared code
   13156  1.392   msaitoh  * offset - offset of word in the EEPROM to read
   13157  1.392   msaitoh  * data - word read from the EEPROM
   13158  1.392   msaitoh  * words - number of words to read
   13159  1.392   msaitoh  *****************************************************************************/
   13160  1.392   msaitoh static int
   13161  1.392   msaitoh wm_nvm_read_spt(struct wm_softc *sc, int offset, int words, uint16_t *data)
   13162  1.392   msaitoh {
   13163  1.582   msaitoh 	int32_t	 rv = 0;
   13164  1.392   msaitoh 	uint32_t flash_bank = 0;
   13165  1.392   msaitoh 	uint32_t act_offset = 0;
   13166  1.392   msaitoh 	uint32_t bank_offset = 0;
   13167  1.392   msaitoh 	uint32_t dword = 0;
   13168  1.392   msaitoh 	uint16_t i = 0;
   13169  1.392   msaitoh 
   13170  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   13171  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13172  1.420   msaitoh 
   13173  1.530   msaitoh 	if (sc->nvm.acquire(sc) != 0)
   13174  1.530   msaitoh 		return -1;
   13175  1.530   msaitoh 
   13176  1.392   msaitoh 	/*
   13177  1.392   msaitoh 	 * We need to know which is the valid flash bank.  In the event
   13178  1.392   msaitoh 	 * that we didn't allocate eeprom_shadow_ram, we may not be
   13179  1.582   msaitoh 	 * managing flash_bank. So it cannot be trusted and needs
   13180  1.392   msaitoh 	 * to be updated with each read.
   13181  1.392   msaitoh 	 */
   13182  1.530   msaitoh 	rv = wm_nvm_valid_bank_detect_ich8lan(sc, &flash_bank);
   13183  1.530   msaitoh 	if (rv) {
   13184  1.392   msaitoh 		DPRINTF(WM_DEBUG_NVM, ("%s: failed to detect NVM bank\n",
   13185  1.392   msaitoh 			device_xname(sc->sc_dev)));
   13186  1.392   msaitoh 		flash_bank = 0;
   13187  1.392   msaitoh 	}
   13188  1.392   msaitoh 
   13189  1.392   msaitoh 	/*
   13190  1.392   msaitoh 	 * Adjust offset appropriately if we're on bank 1 - adjust for word
   13191  1.392   msaitoh 	 * size
   13192  1.392   msaitoh 	 */
   13193  1.392   msaitoh 	bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   13194  1.392   msaitoh 
   13195  1.392   msaitoh 	for (i = 0; i < words; i++) {
   13196  1.392   msaitoh 		/* The NVM part needs a byte offset, hence * 2 */
   13197  1.392   msaitoh 		act_offset = bank_offset + ((offset + i) * 2);
   13198  1.392   msaitoh 		/* but we must read dword aligned, so mask ... */
   13199  1.530   msaitoh 		rv = wm_read_ich8_dword(sc, act_offset & ~0x3, &dword);
   13200  1.530   msaitoh 		if (rv) {
   13201  1.392   msaitoh 			aprint_error_dev(sc->sc_dev,
   13202  1.392   msaitoh 			    "%s: failed to read NVM\n", __func__);
   13203  1.392   msaitoh 			break;
   13204  1.392   msaitoh 		}
   13205  1.392   msaitoh 		/* ... and pick out low or high word */
   13206  1.392   msaitoh 		if ((act_offset & 0x2) == 0)
   13207  1.392   msaitoh 			data[i] = (uint16_t)(dword & 0xFFFF);
   13208  1.392   msaitoh 		else
   13209  1.392   msaitoh 			data[i] = (uint16_t)((dword >> 16) & 0xFFFF);
   13210  1.392   msaitoh 	}
   13211  1.392   msaitoh 
   13212  1.530   msaitoh 	sc->nvm.release(sc);
   13213  1.530   msaitoh 	return rv;
   13214  1.392   msaitoh }
   13215  1.392   msaitoh 
   13216  1.321   msaitoh /* iNVM */
   13217  1.321   msaitoh 
   13218  1.321   msaitoh static int
   13219  1.321   msaitoh wm_nvm_read_word_invm(struct wm_softc *sc, uint16_t address, uint16_t *data)
   13220  1.321   msaitoh {
   13221  1.582   msaitoh 	int32_t	 rv = 0;
   13222  1.321   msaitoh 	uint32_t invm_dword;
   13223  1.321   msaitoh 	uint16_t i;
   13224  1.321   msaitoh 	uint8_t record_type, word_address;
   13225  1.321   msaitoh 
   13226  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   13227  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13228  1.420   msaitoh 
   13229  1.321   msaitoh 	for (i = 0; i < INVM_SIZE; i++) {
   13230  1.329   msaitoh 		invm_dword = CSR_READ(sc, WM_INVM_DATA_REG(i));
   13231  1.321   msaitoh 		/* Get record type */
   13232  1.321   msaitoh 		record_type = INVM_DWORD_TO_RECORD_TYPE(invm_dword);
   13233  1.321   msaitoh 		if (record_type == INVM_UNINITIALIZED_STRUCTURE)
   13234  1.321   msaitoh 			break;
   13235  1.321   msaitoh 		if (record_type == INVM_CSR_AUTOLOAD_STRUCTURE)
   13236  1.321   msaitoh 			i += INVM_CSR_AUTOLOAD_DATA_SIZE_IN_DWORDS;
   13237  1.321   msaitoh 		if (record_type == INVM_RSA_KEY_SHA256_STRUCTURE)
   13238  1.321   msaitoh 			i += INVM_RSA_KEY_SHA256_DATA_SIZE_IN_DWORDS;
   13239  1.321   msaitoh 		if (record_type == INVM_WORD_AUTOLOAD_STRUCTURE) {
   13240  1.321   msaitoh 			word_address = INVM_DWORD_TO_WORD_ADDRESS(invm_dword);
   13241  1.321   msaitoh 			if (word_address == address) {
   13242  1.321   msaitoh 				*data = INVM_DWORD_TO_WORD_DATA(invm_dword);
   13243  1.321   msaitoh 				rv = 0;
   13244  1.321   msaitoh 				break;
   13245  1.321   msaitoh 			}
   13246  1.321   msaitoh 		}
   13247  1.321   msaitoh 	}
   13248  1.321   msaitoh 
   13249  1.321   msaitoh 	return rv;
   13250  1.321   msaitoh }
   13251  1.321   msaitoh 
   13252  1.321   msaitoh static int
   13253  1.321   msaitoh wm_nvm_read_invm(struct wm_softc *sc, int offset, int words, uint16_t *data)
   13254  1.321   msaitoh {
   13255  1.321   msaitoh 	int rv = 0;
   13256  1.321   msaitoh 	int i;
   13257  1.421   msaitoh 
   13258  1.421   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   13259  1.421   msaitoh 		device_xname(sc->sc_dev), __func__));
   13260  1.321   msaitoh 
   13261  1.530   msaitoh 	if (sc->nvm.acquire(sc) != 0)
   13262  1.530   msaitoh 		return -1;
   13263  1.530   msaitoh 
   13264  1.321   msaitoh 	for (i = 0; i < words; i++) {
   13265  1.321   msaitoh 		switch (offset + i) {
   13266  1.321   msaitoh 		case NVM_OFF_MACADDR:
   13267  1.321   msaitoh 		case NVM_OFF_MACADDR1:
   13268  1.321   msaitoh 		case NVM_OFF_MACADDR2:
   13269  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset + i, &data[i]);
   13270  1.321   msaitoh 			if (rv != 0) {
   13271  1.321   msaitoh 				data[i] = 0xffff;
   13272  1.321   msaitoh 				rv = -1;
   13273  1.321   msaitoh 			}
   13274  1.321   msaitoh 			break;
   13275  1.321   msaitoh 		case NVM_OFF_CFG2:
   13276  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   13277  1.321   msaitoh 			if (rv != 0) {
   13278  1.321   msaitoh 				*data = NVM_INIT_CTRL_2_DEFAULT_I211;
   13279  1.321   msaitoh 				rv = 0;
   13280  1.321   msaitoh 			}
   13281  1.321   msaitoh 			break;
   13282  1.321   msaitoh 		case NVM_OFF_CFG4:
   13283  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   13284  1.321   msaitoh 			if (rv != 0) {
   13285  1.321   msaitoh 				*data = NVM_INIT_CTRL_4_DEFAULT_I211;
   13286  1.321   msaitoh 				rv = 0;
   13287  1.321   msaitoh 			}
   13288  1.321   msaitoh 			break;
   13289  1.321   msaitoh 		case NVM_OFF_LED_1_CFG:
   13290  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   13291  1.321   msaitoh 			if (rv != 0) {
   13292  1.321   msaitoh 				*data = NVM_LED_1_CFG_DEFAULT_I211;
   13293  1.321   msaitoh 				rv = 0;
   13294  1.321   msaitoh 			}
   13295  1.321   msaitoh 			break;
   13296  1.321   msaitoh 		case NVM_OFF_LED_0_2_CFG:
   13297  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   13298  1.321   msaitoh 			if (rv != 0) {
   13299  1.321   msaitoh 				*data = NVM_LED_0_2_CFG_DEFAULT_I211;
   13300  1.321   msaitoh 				rv = 0;
   13301  1.321   msaitoh 			}
   13302  1.321   msaitoh 			break;
   13303  1.321   msaitoh 		case NVM_OFF_ID_LED_SETTINGS:
   13304  1.321   msaitoh 			rv = wm_nvm_read_word_invm(sc, offset, data);
   13305  1.321   msaitoh 			if (rv != 0) {
   13306  1.321   msaitoh 				*data = ID_LED_RESERVED_FFFF;
   13307  1.321   msaitoh 				rv = 0;
   13308  1.321   msaitoh 			}
   13309  1.321   msaitoh 			break;
   13310  1.321   msaitoh 		default:
   13311  1.321   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   13312  1.321   msaitoh 			    ("NVM word 0x%02x is not mapped.\n", offset));
   13313  1.321   msaitoh 			*data = NVM_RESERVED_WORD;
   13314  1.321   msaitoh 			break;
   13315  1.321   msaitoh 		}
   13316  1.321   msaitoh 	}
   13317  1.321   msaitoh 
   13318  1.530   msaitoh 	sc->nvm.release(sc);
   13319  1.321   msaitoh 	return rv;
   13320  1.321   msaitoh }
   13321  1.321   msaitoh 
   13322  1.328   msaitoh /* Lock, detecting NVM type, validate checksum, version and read */
   13323  1.281   msaitoh 
   13324  1.281   msaitoh static int
   13325  1.281   msaitoh wm_nvm_is_onboard_eeprom(struct wm_softc *sc)
   13326  1.139    bouyer {
   13327  1.281   msaitoh 	uint32_t eecd = 0;
   13328  1.281   msaitoh 
   13329  1.281   msaitoh 	if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
   13330  1.281   msaitoh 	    || sc->sc_type == WM_T_82583) {
   13331  1.281   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   13332  1.281   msaitoh 
   13333  1.281   msaitoh 		/* Isolate bits 15 & 16 */
   13334  1.281   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   13335  1.194   msaitoh 
   13336  1.281   msaitoh 		/* If both bits are set, device is Flash type */
   13337  1.281   msaitoh 		if (eecd == 0x03)
   13338  1.281   msaitoh 			return 0;
   13339  1.281   msaitoh 	}
   13340  1.281   msaitoh 	return 1;
   13341  1.281   msaitoh }
   13342  1.194   msaitoh 
   13343  1.321   msaitoh static int
   13344  1.565   msaitoh wm_nvm_flash_presence_i210(struct wm_softc *sc)
   13345  1.321   msaitoh {
   13346  1.321   msaitoh 	uint32_t eec;
   13347  1.321   msaitoh 
   13348  1.321   msaitoh 	eec = CSR_READ(sc, WMREG_EEC);
   13349  1.321   msaitoh 	if ((eec & EEC_FLASH_DETECTED) != 0)
   13350  1.321   msaitoh 		return 1;
   13351  1.321   msaitoh 
   13352  1.321   msaitoh 	return 0;
   13353  1.321   msaitoh }
   13354  1.321   msaitoh 
   13355  1.281   msaitoh /*
   13356  1.281   msaitoh  * wm_nvm_validate_checksum
   13357  1.281   msaitoh  *
   13358  1.281   msaitoh  * The checksum is defined as the sum of the first 64 (16 bit) words.
   13359  1.281   msaitoh  */
   13360  1.281   msaitoh static int
   13361  1.281   msaitoh wm_nvm_validate_checksum(struct wm_softc *sc)
   13362  1.281   msaitoh {
   13363  1.281   msaitoh 	uint16_t checksum;
   13364  1.281   msaitoh 	uint16_t eeprom_data;
   13365  1.281   msaitoh #ifdef WM_DEBUG
   13366  1.281   msaitoh 	uint16_t csum_wordaddr, valid_checksum;
   13367  1.281   msaitoh #endif
   13368  1.281   msaitoh 	int i;
   13369  1.194   msaitoh 
   13370  1.281   msaitoh 	checksum = 0;
   13371  1.139    bouyer 
   13372  1.281   msaitoh 	/* Don't check for I211 */
   13373  1.281   msaitoh 	if (sc->sc_type == WM_T_I211)
   13374  1.281   msaitoh 		return 0;
   13375  1.194   msaitoh 
   13376  1.281   msaitoh #ifdef WM_DEBUG
   13377  1.570   msaitoh 	if ((sc->sc_type == WM_T_PCH_LPT) || (sc->sc_type == WM_T_PCH_SPT)
   13378  1.570   msaitoh 	    || (sc->sc_type == WM_T_PCH_CNP)) {
   13379  1.293   msaitoh 		csum_wordaddr = NVM_OFF_COMPAT;
   13380  1.281   msaitoh 		valid_checksum = NVM_COMPAT_VALID_CHECKSUM;
   13381  1.281   msaitoh 	} else {
   13382  1.293   msaitoh 		csum_wordaddr = NVM_OFF_FUTURE_INIT_WORD1;
   13383  1.281   msaitoh 		valid_checksum = NVM_FUTURE_INIT_WORD1_VALID_CHECKSUM;
   13384  1.281   msaitoh 	}
   13385  1.194   msaitoh 
   13386  1.281   msaitoh 	/* Dump EEPROM image for debug */
   13387  1.281   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   13388  1.281   msaitoh 	    || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   13389  1.281   msaitoh 	    || (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT)) {
   13390  1.392   msaitoh 		/* XXX PCH_SPT? */
   13391  1.281   msaitoh 		wm_nvm_read(sc, csum_wordaddr, 1, &eeprom_data);
   13392  1.618   msaitoh 		if ((eeprom_data & valid_checksum) == 0)
   13393  1.281   msaitoh 			DPRINTF(WM_DEBUG_NVM,
   13394  1.281   msaitoh 			    ("%s: NVM need to be updated (%04x != %04x)\n",
   13395  1.281   msaitoh 				device_xname(sc->sc_dev), eeprom_data,
   13396  1.281   msaitoh 				    valid_checksum));
   13397  1.281   msaitoh 	}
   13398  1.194   msaitoh 
   13399  1.281   msaitoh 	if ((wm_debug & WM_DEBUG_NVM) != 0) {
   13400  1.281   msaitoh 		printf("%s: NVM dump:\n", device_xname(sc->sc_dev));
   13401  1.293   msaitoh 		for (i = 0; i < NVM_SIZE; i++) {
   13402  1.281   msaitoh 			if (wm_nvm_read(sc, i, 1, &eeprom_data))
   13403  1.301   msaitoh 				printf("XXXX ");
   13404  1.281   msaitoh 			else
   13405  1.301   msaitoh 				printf("%04hx ", eeprom_data);
   13406  1.281   msaitoh 			if (i % 8 == 7)
   13407  1.281   msaitoh 				printf("\n");
   13408  1.194   msaitoh 		}
   13409  1.281   msaitoh 	}
   13410  1.194   msaitoh 
   13411  1.281   msaitoh #endif /* WM_DEBUG */
   13412  1.139    bouyer 
   13413  1.293   msaitoh 	for (i = 0; i < NVM_SIZE; i++) {
   13414  1.281   msaitoh 		if (wm_nvm_read(sc, i, 1, &eeprom_data))
   13415  1.281   msaitoh 			return 1;
   13416  1.281   msaitoh 		checksum += eeprom_data;
   13417  1.281   msaitoh 	}
   13418  1.139    bouyer 
   13419  1.281   msaitoh 	if (checksum != (uint16_t) NVM_CHECKSUM) {
   13420  1.281   msaitoh #ifdef WM_DEBUG
   13421  1.281   msaitoh 		printf("%s: NVM checksum mismatch (%04x != %04x)\n",
   13422  1.281   msaitoh 		    device_xname(sc->sc_dev), checksum, NVM_CHECKSUM);
   13423  1.281   msaitoh #endif
   13424  1.281   msaitoh 	}
   13425  1.139    bouyer 
   13426  1.281   msaitoh 	return 0;
   13427  1.139    bouyer }
   13428  1.139    bouyer 
   13429  1.328   msaitoh static void
   13430  1.347   msaitoh wm_nvm_version_invm(struct wm_softc *sc)
   13431  1.347   msaitoh {
   13432  1.347   msaitoh 	uint32_t dword;
   13433  1.347   msaitoh 
   13434  1.347   msaitoh 	/*
   13435  1.347   msaitoh 	 * Linux's code to decode version is very strange, so we don't
   13436  1.347   msaitoh 	 * obey that algorithm and just use word 61 as the document.
   13437  1.347   msaitoh 	 * Perhaps it's not perfect though...
   13438  1.347   msaitoh 	 *
   13439  1.347   msaitoh 	 * Example:
   13440  1.347   msaitoh 	 *
   13441  1.347   msaitoh 	 *   Word61: 00800030 -> Version 0.6 (I211 spec update notes about 0.6)
   13442  1.347   msaitoh 	 */
   13443  1.347   msaitoh 	dword = CSR_READ(sc, WM_INVM_DATA_REG(61));
   13444  1.347   msaitoh 	dword = __SHIFTOUT(dword, INVM_VER_1);
   13445  1.347   msaitoh 	sc->sc_nvm_ver_major = __SHIFTOUT(dword, INVM_MAJOR);
   13446  1.347   msaitoh 	sc->sc_nvm_ver_minor = __SHIFTOUT(dword, INVM_MINOR);
   13447  1.347   msaitoh }
   13448  1.347   msaitoh 
   13449  1.347   msaitoh static void
   13450  1.328   msaitoh wm_nvm_version(struct wm_softc *sc)
   13451  1.328   msaitoh {
   13452  1.331   msaitoh 	uint16_t major, minor, build, patch;
   13453  1.328   msaitoh 	uint16_t uid0, uid1;
   13454  1.328   msaitoh 	uint16_t nvm_data;
   13455  1.328   msaitoh 	uint16_t off;
   13456  1.330   msaitoh 	bool check_version = false;
   13457  1.330   msaitoh 	bool check_optionrom = false;
   13458  1.334   msaitoh 	bool have_build = false;
   13459  1.512   msaitoh 	bool have_uid = true;
   13460  1.328   msaitoh 
   13461  1.334   msaitoh 	/*
   13462  1.334   msaitoh 	 * Version format:
   13463  1.334   msaitoh 	 *
   13464  1.334   msaitoh 	 * XYYZ
   13465  1.334   msaitoh 	 * X0YZ
   13466  1.334   msaitoh 	 * X0YY
   13467  1.334   msaitoh 	 *
   13468  1.334   msaitoh 	 * Example:
   13469  1.334   msaitoh 	 *
   13470  1.334   msaitoh 	 *	82571	0x50a2	5.10.2?	(the spec update notes about 5.6-5.10)
   13471  1.334   msaitoh 	 *	82571	0x50a6	5.10.6?
   13472  1.334   msaitoh 	 *	82572	0x506a	5.6.10?
   13473  1.334   msaitoh 	 *	82572EI	0x5069	5.6.9?
   13474  1.334   msaitoh 	 *	82574L	0x1080	1.8.0?	(the spec update notes about 2.1.4)
   13475  1.334   msaitoh 	 *		0x2013	2.1.3?
   13476  1.334   msaitoh 	 *	82583	0x10a0	1.10.0? (document says it's default vaule)
   13477  1.334   msaitoh 	 */
   13478  1.534   msaitoh 
   13479  1.534   msaitoh 	/*
   13480  1.534   msaitoh 	 * XXX
   13481  1.534   msaitoh 	 * Qemu's e1000e emulation (82574L)'s SPI has only 64 words.
   13482  1.534   msaitoh 	 * I've never seen on real 82574 hardware with such small SPI ROM.
   13483  1.534   msaitoh 	 */
   13484  1.535   msaitoh 	if ((sc->sc_nvm_wordsize < NVM_OFF_IMAGE_UID1)
   13485  1.535   msaitoh 	    || (wm_nvm_read(sc, NVM_OFF_IMAGE_UID1, 1, &uid1) != 0))
   13486  1.534   msaitoh 		have_uid = false;
   13487  1.534   msaitoh 
   13488  1.328   msaitoh 	switch (sc->sc_type) {
   13489  1.334   msaitoh 	case WM_T_82571:
   13490  1.334   msaitoh 	case WM_T_82572:
   13491  1.334   msaitoh 	case WM_T_82574:
   13492  1.350   msaitoh 	case WM_T_82583:
   13493  1.334   msaitoh 		check_version = true;
   13494  1.334   msaitoh 		check_optionrom = true;
   13495  1.334   msaitoh 		have_build = true;
   13496  1.334   msaitoh 		break;
   13497  1.328   msaitoh 	case WM_T_82575:
   13498  1.328   msaitoh 	case WM_T_82576:
   13499  1.328   msaitoh 	case WM_T_82580:
   13500  1.558  christos 		if (have_uid && (uid1 & NVM_MAJOR_MASK) != NVM_UID_VALID)
   13501  1.330   msaitoh 			check_version = true;
   13502  1.328   msaitoh 		break;
   13503  1.328   msaitoh 	case WM_T_I211:
   13504  1.347   msaitoh 		wm_nvm_version_invm(sc);
   13505  1.512   msaitoh 		have_uid = false;
   13506  1.347   msaitoh 		goto printver;
   13507  1.328   msaitoh 	case WM_T_I210:
   13508  1.565   msaitoh 		if (!wm_nvm_flash_presence_i210(sc)) {
   13509  1.347   msaitoh 			wm_nvm_version_invm(sc);
   13510  1.512   msaitoh 			have_uid = false;
   13511  1.347   msaitoh 			goto printver;
   13512  1.328   msaitoh 		}
   13513  1.328   msaitoh 		/* FALLTHROUGH */
   13514  1.328   msaitoh 	case WM_T_I350:
   13515  1.328   msaitoh 	case WM_T_I354:
   13516  1.330   msaitoh 		check_version = true;
   13517  1.330   msaitoh 		check_optionrom = true;
   13518  1.330   msaitoh 		break;
   13519  1.330   msaitoh 	default:
   13520  1.330   msaitoh 		return;
   13521  1.330   msaitoh 	}
   13522  1.535   msaitoh 	if (check_version
   13523  1.535   msaitoh 	    && (wm_nvm_read(sc, NVM_OFF_VERSION, 1, &nvm_data) == 0)) {
   13524  1.330   msaitoh 		major = (nvm_data & NVM_MAJOR_MASK) >> NVM_MAJOR_SHIFT;
   13525  1.334   msaitoh 		if (have_build || ((nvm_data & 0x0f00) != 0x0000)) {
   13526  1.330   msaitoh 			minor = (nvm_data & NVM_MINOR_MASK) >> NVM_MINOR_SHIFT;
   13527  1.330   msaitoh 			build = nvm_data & NVM_BUILD_MASK;
   13528  1.331   msaitoh 			have_build = true;
   13529  1.334   msaitoh 		} else
   13530  1.334   msaitoh 			minor = nvm_data & 0x00ff;
   13531  1.334   msaitoh 
   13532  1.330   msaitoh 		/* Decimal */
   13533  1.330   msaitoh 		minor = (minor / 16) * 10 + (minor % 16);
   13534  1.347   msaitoh 		sc->sc_nvm_ver_major = major;
   13535  1.347   msaitoh 		sc->sc_nvm_ver_minor = minor;
   13536  1.330   msaitoh 
   13537  1.347   msaitoh printver:
   13538  1.347   msaitoh 		aprint_verbose(", version %d.%d", sc->sc_nvm_ver_major,
   13539  1.347   msaitoh 		    sc->sc_nvm_ver_minor);
   13540  1.350   msaitoh 		if (have_build) {
   13541  1.350   msaitoh 			sc->sc_nvm_ver_build = build;
   13542  1.334   msaitoh 			aprint_verbose(".%d", build);
   13543  1.350   msaitoh 		}
   13544  1.330   msaitoh 	}
   13545  1.534   msaitoh 
   13546  1.534   msaitoh 	/* Assume the Option ROM area is at avove NVM_SIZE */
   13547  1.539   msaitoh 	if ((sc->sc_nvm_wordsize > NVM_SIZE) && check_optionrom
   13548  1.535   msaitoh 	    && (wm_nvm_read(sc, NVM_OFF_COMB_VER_PTR, 1, &off) == 0)) {
   13549  1.328   msaitoh 		/* Option ROM Version */
   13550  1.328   msaitoh 		if ((off != 0x0000) && (off != 0xffff)) {
   13551  1.535   msaitoh 			int rv;
   13552  1.535   msaitoh 
   13553  1.328   msaitoh 			off += NVM_COMBO_VER_OFF;
   13554  1.535   msaitoh 			rv = wm_nvm_read(sc, off + 1, 1, &uid1);
   13555  1.535   msaitoh 			rv |= wm_nvm_read(sc, off, 1, &uid0);
   13556  1.535   msaitoh 			if ((rv == 0) && (uid0 != 0) && (uid0 != 0xffff)
   13557  1.328   msaitoh 			    && (uid1 != 0) && (uid1 != 0xffff)) {
   13558  1.331   msaitoh 				/* 16bits */
   13559  1.331   msaitoh 				major = uid0 >> 8;
   13560  1.331   msaitoh 				build = (uid0 << 8) | (uid1 >> 8);
   13561  1.331   msaitoh 				patch = uid1 & 0x00ff;
   13562  1.330   msaitoh 				aprint_verbose(", option ROM Version %d.%d.%d",
   13563  1.331   msaitoh 				    major, build, patch);
   13564  1.328   msaitoh 			}
   13565  1.328   msaitoh 		}
   13566  1.328   msaitoh 	}
   13567  1.328   msaitoh 
   13568  1.535   msaitoh 	if (have_uid && (wm_nvm_read(sc, NVM_OFF_IMAGE_UID0, 1, &uid0) == 0))
   13569  1.512   msaitoh 		aprint_verbose(", Image Unique ID %08x", (uid1 << 16) | uid0);
   13570  1.328   msaitoh }
   13571  1.328   msaitoh 
   13572  1.281   msaitoh /*
   13573  1.281   msaitoh  * wm_nvm_read:
   13574  1.139    bouyer  *
   13575  1.281   msaitoh  *	Read data from the serial EEPROM.
   13576  1.281   msaitoh  */
   13577  1.169   msaitoh static int
   13578  1.281   msaitoh wm_nvm_read(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   13579  1.169   msaitoh {
   13580  1.169   msaitoh 	int rv;
   13581  1.169   msaitoh 
   13582  1.420   msaitoh 	DPRINTF(WM_DEBUG_NVM, ("%s: %s called\n",
   13583  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13584  1.420   msaitoh 
   13585  1.281   msaitoh 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   13586  1.530   msaitoh 		return -1;
   13587  1.281   msaitoh 
   13588  1.530   msaitoh 	rv = sc->nvm.read(sc, word, wordcnt, data);
   13589  1.530   msaitoh 
   13590  1.169   msaitoh 	return rv;
   13591  1.169   msaitoh }
   13592  1.169   msaitoh 
   13593  1.281   msaitoh /*
   13594  1.281   msaitoh  * Hardware semaphores.
   13595  1.281   msaitoh  * Very complexed...
   13596  1.281   msaitoh  */
   13597  1.281   msaitoh 
   13598  1.169   msaitoh static int
   13599  1.424   msaitoh wm_get_null(struct wm_softc *sc)
   13600  1.424   msaitoh {
   13601  1.424   msaitoh 
   13602  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13603  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   13604  1.424   msaitoh 	return 0;
   13605  1.424   msaitoh }
   13606  1.424   msaitoh 
   13607  1.424   msaitoh static void
   13608  1.424   msaitoh wm_put_null(struct wm_softc *sc)
   13609  1.424   msaitoh {
   13610  1.424   msaitoh 
   13611  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13612  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   13613  1.424   msaitoh 	return;
   13614  1.424   msaitoh }
   13615  1.424   msaitoh 
   13616  1.530   msaitoh static int
   13617  1.530   msaitoh wm_get_eecd(struct wm_softc *sc)
   13618  1.530   msaitoh {
   13619  1.530   msaitoh 	uint32_t reg;
   13620  1.530   msaitoh 	int x;
   13621  1.530   msaitoh 
   13622  1.530   msaitoh 	DPRINTF(WM_DEBUG_LOCK | WM_DEBUG_NVM, ("%s: %s called\n",
   13623  1.530   msaitoh 		device_xname(sc->sc_dev), __func__));
   13624  1.530   msaitoh 
   13625  1.530   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   13626  1.530   msaitoh 
   13627  1.530   msaitoh 	/* Request EEPROM access. */
   13628  1.530   msaitoh 	reg |= EECD_EE_REQ;
   13629  1.530   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   13630  1.530   msaitoh 
   13631  1.530   msaitoh 	/* ..and wait for it to be granted. */
   13632  1.530   msaitoh 	for (x = 0; x < 1000; x++) {
   13633  1.530   msaitoh 		reg = CSR_READ(sc, WMREG_EECD);
   13634  1.530   msaitoh 		if (reg & EECD_EE_GNT)
   13635  1.530   msaitoh 			break;
   13636  1.530   msaitoh 		delay(5);
   13637  1.530   msaitoh 	}
   13638  1.530   msaitoh 	if ((reg & EECD_EE_GNT) == 0) {
   13639  1.530   msaitoh 		aprint_error_dev(sc->sc_dev,
   13640  1.530   msaitoh 		    "could not acquire EEPROM GNT\n");
   13641  1.530   msaitoh 		reg &= ~EECD_EE_REQ;
   13642  1.530   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   13643  1.530   msaitoh 		return -1;
   13644  1.530   msaitoh 	}
   13645  1.530   msaitoh 
   13646  1.530   msaitoh 	return 0;
   13647  1.530   msaitoh }
   13648  1.530   msaitoh 
   13649  1.530   msaitoh static void
   13650  1.530   msaitoh wm_nvm_eec_clock_raise(struct wm_softc *sc, uint32_t *eecd)
   13651  1.530   msaitoh {
   13652  1.530   msaitoh 
   13653  1.530   msaitoh 	*eecd |= EECD_SK;
   13654  1.530   msaitoh 	CSR_WRITE(sc, WMREG_EECD, *eecd);
   13655  1.530   msaitoh 	CSR_WRITE_FLUSH(sc);
   13656  1.530   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_SPI) != 0)
   13657  1.530   msaitoh 		delay(1);
   13658  1.530   msaitoh 	else
   13659  1.530   msaitoh 		delay(50);
   13660  1.530   msaitoh }
   13661  1.530   msaitoh 
   13662  1.530   msaitoh static void
   13663  1.530   msaitoh wm_nvm_eec_clock_lower(struct wm_softc *sc, uint32_t *eecd)
   13664  1.530   msaitoh {
   13665  1.530   msaitoh 
   13666  1.530   msaitoh 	*eecd &= ~EECD_SK;
   13667  1.530   msaitoh 	CSR_WRITE(sc, WMREG_EECD, *eecd);
   13668  1.530   msaitoh 	CSR_WRITE_FLUSH(sc);
   13669  1.530   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_SPI) != 0)
   13670  1.530   msaitoh 		delay(1);
   13671  1.530   msaitoh 	else
   13672  1.530   msaitoh 		delay(50);
   13673  1.530   msaitoh }
   13674  1.530   msaitoh 
   13675  1.530   msaitoh static void
   13676  1.530   msaitoh wm_put_eecd(struct wm_softc *sc)
   13677  1.530   msaitoh {
   13678  1.530   msaitoh 	uint32_t reg;
   13679  1.530   msaitoh 
   13680  1.530   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13681  1.530   msaitoh 		device_xname(sc->sc_dev), __func__));
   13682  1.530   msaitoh 
   13683  1.530   msaitoh 	/* Stop nvm */
   13684  1.530   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   13685  1.530   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_SPI) != 0) {
   13686  1.530   msaitoh 		/* Pull CS high */
   13687  1.530   msaitoh 		reg |= EECD_CS;
   13688  1.530   msaitoh 		wm_nvm_eec_clock_lower(sc, &reg);
   13689  1.530   msaitoh 	} else {
   13690  1.530   msaitoh 		/* CS on Microwire is active-high */
   13691  1.530   msaitoh 		reg &= ~(EECD_CS | EECD_DI);
   13692  1.530   msaitoh 		CSR_WRITE(sc, WMREG_EECD, reg);
   13693  1.530   msaitoh 		wm_nvm_eec_clock_raise(sc, &reg);
   13694  1.530   msaitoh 		wm_nvm_eec_clock_lower(sc, &reg);
   13695  1.530   msaitoh 	}
   13696  1.530   msaitoh 
   13697  1.530   msaitoh 	reg = CSR_READ(sc, WMREG_EECD);
   13698  1.530   msaitoh 	reg &= ~EECD_EE_REQ;
   13699  1.530   msaitoh 	CSR_WRITE(sc, WMREG_EECD, reg);
   13700  1.530   msaitoh 
   13701  1.530   msaitoh 	return;
   13702  1.530   msaitoh }
   13703  1.530   msaitoh 
   13704  1.424   msaitoh /*
   13705  1.424   msaitoh  * Get hardware semaphore.
   13706  1.424   msaitoh  * Same as e1000_get_hw_semaphore_generic()
   13707  1.424   msaitoh  */
   13708  1.424   msaitoh static int
   13709  1.281   msaitoh wm_get_swsm_semaphore(struct wm_softc *sc)
   13710  1.169   msaitoh {
   13711  1.281   msaitoh 	int32_t timeout;
   13712  1.281   msaitoh 	uint32_t swsm;
   13713  1.281   msaitoh 
   13714  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13715  1.421   msaitoh 		device_xname(sc->sc_dev), __func__));
   13716  1.424   msaitoh 	KASSERT(sc->sc_nvm_wordsize > 0);
   13717  1.421   msaitoh 
   13718  1.533   msaitoh retry:
   13719  1.424   msaitoh 	/* Get the SW semaphore. */
   13720  1.424   msaitoh 	timeout = sc->sc_nvm_wordsize + 1;
   13721  1.424   msaitoh 	while (timeout) {
   13722  1.424   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   13723  1.281   msaitoh 
   13724  1.424   msaitoh 		if ((swsm & SWSM_SMBI) == 0)
   13725  1.424   msaitoh 			break;
   13726  1.169   msaitoh 
   13727  1.424   msaitoh 		delay(50);
   13728  1.424   msaitoh 		timeout--;
   13729  1.424   msaitoh 	}
   13730  1.169   msaitoh 
   13731  1.424   msaitoh 	if (timeout == 0) {
   13732  1.533   msaitoh 		if ((sc->sc_flags & WM_F_WA_I210_CLSEM) != 0) {
   13733  1.533   msaitoh 			/*
   13734  1.533   msaitoh 			 * In rare circumstances, the SW semaphore may already
   13735  1.533   msaitoh 			 * be held unintentionally. Clear the semaphore once
   13736  1.533   msaitoh 			 * before giving up.
   13737  1.533   msaitoh 			 */
   13738  1.533   msaitoh 			sc->sc_flags &= ~WM_F_WA_I210_CLSEM;
   13739  1.533   msaitoh 			wm_put_swsm_semaphore(sc);
   13740  1.533   msaitoh 			goto retry;
   13741  1.533   msaitoh 		}
   13742  1.424   msaitoh 		aprint_error_dev(sc->sc_dev,
   13743  1.424   msaitoh 		    "could not acquire SWSM SMBI\n");
   13744  1.424   msaitoh 		return 1;
   13745  1.281   msaitoh 	}
   13746  1.281   msaitoh 
   13747  1.281   msaitoh 	/* Get the FW semaphore. */
   13748  1.294   msaitoh 	timeout = sc->sc_nvm_wordsize + 1;
   13749  1.281   msaitoh 	while (timeout) {
   13750  1.281   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   13751  1.281   msaitoh 		swsm |= SWSM_SWESMBI;
   13752  1.281   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   13753  1.281   msaitoh 		/* If we managed to set the bit we got the semaphore. */
   13754  1.281   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   13755  1.281   msaitoh 		if (swsm & SWSM_SWESMBI)
   13756  1.281   msaitoh 			break;
   13757  1.169   msaitoh 
   13758  1.281   msaitoh 		delay(50);
   13759  1.281   msaitoh 		timeout--;
   13760  1.281   msaitoh 	}
   13761  1.281   msaitoh 
   13762  1.281   msaitoh 	if (timeout == 0) {
   13763  1.388   msaitoh 		aprint_error_dev(sc->sc_dev,
   13764  1.388   msaitoh 		    "could not acquire SWSM SWESMBI\n");
   13765  1.281   msaitoh 		/* Release semaphores */
   13766  1.281   msaitoh 		wm_put_swsm_semaphore(sc);
   13767  1.281   msaitoh 		return 1;
   13768  1.281   msaitoh 	}
   13769  1.169   msaitoh 	return 0;
   13770  1.169   msaitoh }
   13771  1.169   msaitoh 
   13772  1.420   msaitoh /*
   13773  1.420   msaitoh  * Put hardware semaphore.
   13774  1.420   msaitoh  * Same as e1000_put_hw_semaphore_generic()
   13775  1.420   msaitoh  */
   13776  1.281   msaitoh static void
   13777  1.281   msaitoh wm_put_swsm_semaphore(struct wm_softc *sc)
   13778  1.169   msaitoh {
   13779  1.281   msaitoh 	uint32_t swsm;
   13780  1.169   msaitoh 
   13781  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13782  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13783  1.420   msaitoh 
   13784  1.281   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   13785  1.281   msaitoh 	swsm &= ~(SWSM_SMBI | SWSM_SWESMBI);
   13786  1.281   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   13787  1.169   msaitoh }
   13788  1.169   msaitoh 
   13789  1.420   msaitoh /*
   13790  1.420   msaitoh  * Get SW/FW semaphore.
   13791  1.530   msaitoh  * Same as e1000_acquire_swfw_sync_{80003es2lan,82575}().
   13792  1.420   msaitoh  */
   13793  1.169   msaitoh static int
   13794  1.281   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   13795  1.169   msaitoh {
   13796  1.281   msaitoh 	uint32_t swfw_sync;
   13797  1.281   msaitoh 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   13798  1.281   msaitoh 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   13799  1.530   msaitoh 	int timeout;
   13800  1.169   msaitoh 
   13801  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13802  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13803  1.530   msaitoh 
   13804  1.530   msaitoh 	if (sc->sc_type == WM_T_80003)
   13805  1.530   msaitoh 		timeout = 50;
   13806  1.530   msaitoh 	else
   13807  1.530   msaitoh 		timeout = 200;
   13808  1.420   msaitoh 
   13809  1.575   msaitoh 	while (timeout) {
   13810  1.530   msaitoh 		if (wm_get_swsm_semaphore(sc)) {
   13811  1.530   msaitoh 			aprint_error_dev(sc->sc_dev,
   13812  1.530   msaitoh 			    "%s: failed to get semaphore\n",
   13813  1.530   msaitoh 			    __func__);
   13814  1.530   msaitoh 			return 1;
   13815  1.281   msaitoh 		}
   13816  1.281   msaitoh 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   13817  1.281   msaitoh 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   13818  1.281   msaitoh 			swfw_sync |= swmask;
   13819  1.281   msaitoh 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   13820  1.530   msaitoh 			wm_put_swsm_semaphore(sc);
   13821  1.281   msaitoh 			return 0;
   13822  1.281   msaitoh 		}
   13823  1.530   msaitoh 		wm_put_swsm_semaphore(sc);
   13824  1.281   msaitoh 		delay(5000);
   13825  1.575   msaitoh 		timeout--;
   13826  1.281   msaitoh 	}
   13827  1.281   msaitoh 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   13828  1.281   msaitoh 	    device_xname(sc->sc_dev), mask, swfw_sync);
   13829  1.281   msaitoh 	return 1;
   13830  1.281   msaitoh }
   13831  1.169   msaitoh 
   13832  1.281   msaitoh static void
   13833  1.281   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   13834  1.281   msaitoh {
   13835  1.281   msaitoh 	uint32_t swfw_sync;
   13836  1.169   msaitoh 
   13837  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13838  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13839  1.420   msaitoh 
   13840  1.530   msaitoh 	while (wm_get_swsm_semaphore(sc) != 0)
   13841  1.530   msaitoh 		continue;
   13842  1.530   msaitoh 
   13843  1.281   msaitoh 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   13844  1.281   msaitoh 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   13845  1.281   msaitoh 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   13846  1.530   msaitoh 
   13847  1.530   msaitoh 	wm_put_swsm_semaphore(sc);
   13848  1.530   msaitoh }
   13849  1.530   msaitoh 
   13850  1.530   msaitoh static int
   13851  1.530   msaitoh wm_get_nvm_80003(struct wm_softc *sc)
   13852  1.530   msaitoh {
   13853  1.530   msaitoh 	int rv;
   13854  1.530   msaitoh 
   13855  1.530   msaitoh 	DPRINTF(WM_DEBUG_LOCK | WM_DEBUG_NVM, ("%s: %s called\n",
   13856  1.530   msaitoh 		device_xname(sc->sc_dev), __func__));
   13857  1.530   msaitoh 
   13858  1.530   msaitoh 	if ((rv = wm_get_swfw_semaphore(sc, SWFW_EEP_SM)) != 0) {
   13859  1.530   msaitoh 		aprint_error_dev(sc->sc_dev,
   13860  1.530   msaitoh 		    "%s: failed to get semaphore(SWFW)\n",
   13861  1.530   msaitoh 		    __func__);
   13862  1.530   msaitoh 		return rv;
   13863  1.530   msaitoh 	}
   13864  1.530   msaitoh 
   13865  1.530   msaitoh 	if (((sc->sc_flags & WM_F_LOCK_EECD) != 0)
   13866  1.530   msaitoh 	    && (rv = wm_get_eecd(sc)) != 0) {
   13867  1.530   msaitoh 		aprint_error_dev(sc->sc_dev,
   13868  1.530   msaitoh 		    "%s: failed to get semaphore(EECD)\n",
   13869  1.530   msaitoh 		    __func__);
   13870  1.530   msaitoh 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   13871  1.530   msaitoh 		return rv;
   13872  1.530   msaitoh 	}
   13873  1.530   msaitoh 
   13874  1.530   msaitoh 	return 0;
   13875  1.530   msaitoh }
   13876  1.530   msaitoh 
   13877  1.530   msaitoh static void
   13878  1.530   msaitoh wm_put_nvm_80003(struct wm_softc *sc)
   13879  1.530   msaitoh {
   13880  1.530   msaitoh 
   13881  1.530   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13882  1.530   msaitoh 		device_xname(sc->sc_dev), __func__));
   13883  1.530   msaitoh 
   13884  1.530   msaitoh 	if ((sc->sc_flags & WM_F_LOCK_EECD) != 0)
   13885  1.530   msaitoh 		wm_put_eecd(sc);
   13886  1.530   msaitoh 	wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   13887  1.530   msaitoh }
   13888  1.530   msaitoh 
   13889  1.530   msaitoh static int
   13890  1.530   msaitoh wm_get_nvm_82571(struct wm_softc *sc)
   13891  1.530   msaitoh {
   13892  1.530   msaitoh 	int rv;
   13893  1.530   msaitoh 
   13894  1.530   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13895  1.530   msaitoh 		device_xname(sc->sc_dev), __func__));
   13896  1.530   msaitoh 
   13897  1.530   msaitoh 	if ((rv = wm_get_swsm_semaphore(sc)) != 0)
   13898  1.530   msaitoh 		return rv;
   13899  1.530   msaitoh 
   13900  1.530   msaitoh 	switch (sc->sc_type) {
   13901  1.530   msaitoh 	case WM_T_82573:
   13902  1.530   msaitoh 		break;
   13903  1.530   msaitoh 	default:
   13904  1.530   msaitoh 		if ((sc->sc_flags & WM_F_LOCK_EECD) != 0)
   13905  1.530   msaitoh 			rv = wm_get_eecd(sc);
   13906  1.530   msaitoh 		break;
   13907  1.530   msaitoh 	}
   13908  1.530   msaitoh 
   13909  1.530   msaitoh 	if (rv != 0) {
   13910  1.530   msaitoh 		aprint_error_dev(sc->sc_dev,
   13911  1.530   msaitoh 		    "%s: failed to get semaphore\n",
   13912  1.530   msaitoh 		    __func__);
   13913  1.281   msaitoh 		wm_put_swsm_semaphore(sc);
   13914  1.530   msaitoh 	}
   13915  1.530   msaitoh 
   13916  1.530   msaitoh 	return rv;
   13917  1.530   msaitoh }
   13918  1.530   msaitoh 
   13919  1.530   msaitoh static void
   13920  1.530   msaitoh wm_put_nvm_82571(struct wm_softc *sc)
   13921  1.530   msaitoh {
   13922  1.530   msaitoh 
   13923  1.530   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13924  1.530   msaitoh 		device_xname(sc->sc_dev), __func__));
   13925  1.530   msaitoh 
   13926  1.530   msaitoh 	switch (sc->sc_type) {
   13927  1.530   msaitoh 	case WM_T_82573:
   13928  1.530   msaitoh 		break;
   13929  1.530   msaitoh 	default:
   13930  1.530   msaitoh 		if ((sc->sc_flags & WM_F_LOCK_EECD) != 0)
   13931  1.530   msaitoh 			wm_put_eecd(sc);
   13932  1.530   msaitoh 		break;
   13933  1.530   msaitoh 	}
   13934  1.530   msaitoh 
   13935  1.530   msaitoh 	wm_put_swsm_semaphore(sc);
   13936  1.169   msaitoh }
   13937  1.169   msaitoh 
   13938  1.189   msaitoh static int
   13939  1.424   msaitoh wm_get_phy_82575(struct wm_softc *sc)
   13940  1.424   msaitoh {
   13941  1.424   msaitoh 
   13942  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13943  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   13944  1.424   msaitoh 	return wm_get_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   13945  1.424   msaitoh }
   13946  1.424   msaitoh 
   13947  1.424   msaitoh static void
   13948  1.424   msaitoh wm_put_phy_82575(struct wm_softc *sc)
   13949  1.424   msaitoh {
   13950  1.424   msaitoh 
   13951  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13952  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   13953  1.424   msaitoh 	return wm_put_swfw_semaphore(sc, swfwphysem[sc->sc_funcid]);
   13954  1.424   msaitoh }
   13955  1.424   msaitoh 
   13956  1.424   msaitoh static int
   13957  1.281   msaitoh wm_get_swfwhw_semaphore(struct wm_softc *sc)
   13958  1.203   msaitoh {
   13959  1.281   msaitoh 	uint32_t ext_ctrl;
   13960  1.281   msaitoh 	int timeout = 200;
   13961  1.203   msaitoh 
   13962  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13963  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13964  1.420   msaitoh 
   13965  1.424   msaitoh 	mutex_enter(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
   13966  1.281   msaitoh 	for (timeout = 0; timeout < 200; timeout++) {
   13967  1.281   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   13968  1.329   msaitoh 		ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
   13969  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   13970  1.203   msaitoh 
   13971  1.281   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   13972  1.329   msaitoh 		if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
   13973  1.281   msaitoh 			return 0;
   13974  1.281   msaitoh 		delay(5000);
   13975  1.281   msaitoh 	}
   13976  1.281   msaitoh 	printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
   13977  1.281   msaitoh 	    device_xname(sc->sc_dev), ext_ctrl);
   13978  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
   13979  1.281   msaitoh 	return 1;
   13980  1.281   msaitoh }
   13981  1.203   msaitoh 
   13982  1.281   msaitoh static void
   13983  1.281   msaitoh wm_put_swfwhw_semaphore(struct wm_softc *sc)
   13984  1.281   msaitoh {
   13985  1.281   msaitoh 	uint32_t ext_ctrl;
   13986  1.388   msaitoh 
   13987  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   13988  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   13989  1.420   msaitoh 
   13990  1.281   msaitoh 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   13991  1.329   msaitoh 	ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   13992  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   13993  1.424   msaitoh 
   13994  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx); /* Use PHY mtx for both PHY and NVM */
   13995  1.424   msaitoh }
   13996  1.424   msaitoh 
   13997  1.424   msaitoh static int
   13998  1.424   msaitoh wm_get_swflag_ich8lan(struct wm_softc *sc)
   13999  1.424   msaitoh {
   14000  1.424   msaitoh 	uint32_t ext_ctrl;
   14001  1.424   msaitoh 	int timeout;
   14002  1.424   msaitoh 
   14003  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14004  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   14005  1.424   msaitoh 	mutex_enter(sc->sc_ich_phymtx);
   14006  1.424   msaitoh 	for (timeout = 0; timeout < WM_PHY_CFG_TIMEOUT; timeout++) {
   14007  1.424   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   14008  1.424   msaitoh 		if ((ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) == 0)
   14009  1.424   msaitoh 			break;
   14010  1.424   msaitoh 		delay(1000);
   14011  1.424   msaitoh 	}
   14012  1.424   msaitoh 	if (timeout >= WM_PHY_CFG_TIMEOUT) {
   14013  1.424   msaitoh 		printf("%s: SW has already locked the resource\n",
   14014  1.424   msaitoh 		    device_xname(sc->sc_dev));
   14015  1.424   msaitoh 		goto out;
   14016  1.424   msaitoh 	}
   14017  1.424   msaitoh 
   14018  1.424   msaitoh 	ext_ctrl |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
   14019  1.424   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   14020  1.424   msaitoh 	for (timeout = 0; timeout < 1000; timeout++) {
   14021  1.424   msaitoh 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   14022  1.424   msaitoh 		if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP)
   14023  1.424   msaitoh 			break;
   14024  1.424   msaitoh 		delay(1000);
   14025  1.424   msaitoh 	}
   14026  1.424   msaitoh 	if (timeout >= 1000) {
   14027  1.424   msaitoh 		printf("%s: failed to acquire semaphore\n",
   14028  1.424   msaitoh 		    device_xname(sc->sc_dev));
   14029  1.424   msaitoh 		ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   14030  1.424   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   14031  1.424   msaitoh 		goto out;
   14032  1.424   msaitoh 	}
   14033  1.424   msaitoh 	return 0;
   14034  1.424   msaitoh 
   14035  1.424   msaitoh out:
   14036  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx);
   14037  1.424   msaitoh 	return 1;
   14038  1.424   msaitoh }
   14039  1.424   msaitoh 
   14040  1.424   msaitoh static void
   14041  1.424   msaitoh wm_put_swflag_ich8lan(struct wm_softc *sc)
   14042  1.424   msaitoh {
   14043  1.424   msaitoh 	uint32_t ext_ctrl;
   14044  1.424   msaitoh 
   14045  1.424   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14046  1.424   msaitoh 		device_xname(sc->sc_dev), __func__));
   14047  1.424   msaitoh 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   14048  1.424   msaitoh 	if (ext_ctrl & EXTCNFCTR_MDIO_SW_OWNERSHIP) {
   14049  1.424   msaitoh 		ext_ctrl &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   14050  1.424   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   14051  1.424   msaitoh 	} else {
   14052  1.424   msaitoh 		printf("%s: Semaphore unexpectedly released\n",
   14053  1.424   msaitoh 		    device_xname(sc->sc_dev));
   14054  1.424   msaitoh 	}
   14055  1.424   msaitoh 
   14056  1.424   msaitoh 	mutex_exit(sc->sc_ich_phymtx);
   14057  1.203   msaitoh }
   14058  1.203   msaitoh 
   14059  1.203   msaitoh static int
   14060  1.423   msaitoh wm_get_nvm_ich8lan(struct wm_softc *sc)
   14061  1.423   msaitoh {
   14062  1.423   msaitoh 
   14063  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14064  1.423   msaitoh 		device_xname(sc->sc_dev), __func__));
   14065  1.423   msaitoh 	mutex_enter(sc->sc_ich_nvmmtx);
   14066  1.423   msaitoh 
   14067  1.423   msaitoh 	return 0;
   14068  1.423   msaitoh }
   14069  1.423   msaitoh 
   14070  1.423   msaitoh static void
   14071  1.423   msaitoh wm_put_nvm_ich8lan(struct wm_softc *sc)
   14072  1.423   msaitoh {
   14073  1.423   msaitoh 
   14074  1.434   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14075  1.423   msaitoh 		device_xname(sc->sc_dev), __func__));
   14076  1.423   msaitoh 	mutex_exit(sc->sc_ich_nvmmtx);
   14077  1.423   msaitoh }
   14078  1.423   msaitoh 
   14079  1.423   msaitoh static int
   14080  1.281   msaitoh wm_get_hw_semaphore_82573(struct wm_softc *sc)
   14081  1.189   msaitoh {
   14082  1.281   msaitoh 	int i = 0;
   14083  1.189   msaitoh 	uint32_t reg;
   14084  1.189   msaitoh 
   14085  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14086  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14087  1.420   msaitoh 
   14088  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   14089  1.281   msaitoh 	do {
   14090  1.281   msaitoh 		CSR_WRITE(sc, WMREG_EXTCNFCTR,
   14091  1.281   msaitoh 		    reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
   14092  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   14093  1.281   msaitoh 		if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
   14094  1.281   msaitoh 			break;
   14095  1.281   msaitoh 		delay(2*1000);
   14096  1.281   msaitoh 		i++;
   14097  1.281   msaitoh 	} while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
   14098  1.281   msaitoh 
   14099  1.281   msaitoh 	if (i == WM_MDIO_OWNERSHIP_TIMEOUT) {
   14100  1.281   msaitoh 		wm_put_hw_semaphore_82573(sc);
   14101  1.281   msaitoh 		log(LOG_ERR, "%s: Driver can't access the PHY\n",
   14102  1.281   msaitoh 		    device_xname(sc->sc_dev));
   14103  1.281   msaitoh 		return -1;
   14104  1.189   msaitoh 	}
   14105  1.189   msaitoh 
   14106  1.189   msaitoh 	return 0;
   14107  1.189   msaitoh }
   14108  1.189   msaitoh 
   14109  1.169   msaitoh static void
   14110  1.281   msaitoh wm_put_hw_semaphore_82573(struct wm_softc *sc)
   14111  1.169   msaitoh {
   14112  1.169   msaitoh 	uint32_t reg;
   14113  1.169   msaitoh 
   14114  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14115  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14116  1.420   msaitoh 
   14117  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   14118  1.281   msaitoh 	reg &= ~EXTCNFCTR_MDIO_SW_OWNERSHIP;
   14119  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   14120  1.281   msaitoh }
   14121  1.281   msaitoh 
   14122  1.281   msaitoh /*
   14123  1.281   msaitoh  * Management mode and power management related subroutines.
   14124  1.281   msaitoh  * BMC, AMT, suspend/resume and EEE.
   14125  1.281   msaitoh  */
   14126  1.281   msaitoh 
   14127  1.378   msaitoh #ifdef WM_WOL
   14128  1.281   msaitoh static int
   14129  1.281   msaitoh wm_check_mng_mode(struct wm_softc *sc)
   14130  1.281   msaitoh {
   14131  1.281   msaitoh 	int rv;
   14132  1.281   msaitoh 
   14133  1.169   msaitoh 	switch (sc->sc_type) {
   14134  1.169   msaitoh 	case WM_T_ICH8:
   14135  1.169   msaitoh 	case WM_T_ICH9:
   14136  1.169   msaitoh 	case WM_T_ICH10:
   14137  1.190   msaitoh 	case WM_T_PCH:
   14138  1.221   msaitoh 	case WM_T_PCH2:
   14139  1.249   msaitoh 	case WM_T_PCH_LPT:
   14140  1.392   msaitoh 	case WM_T_PCH_SPT:
   14141  1.570   msaitoh 	case WM_T_PCH_CNP:
   14142  1.281   msaitoh 		rv = wm_check_mng_mode_ich8lan(sc);
   14143  1.281   msaitoh 		break;
   14144  1.281   msaitoh 	case WM_T_82574:
   14145  1.281   msaitoh 	case WM_T_82583:
   14146  1.281   msaitoh 		rv = wm_check_mng_mode_82574(sc);
   14147  1.281   msaitoh 		break;
   14148  1.281   msaitoh 	case WM_T_82571:
   14149  1.281   msaitoh 	case WM_T_82572:
   14150  1.281   msaitoh 	case WM_T_82573:
   14151  1.281   msaitoh 	case WM_T_80003:
   14152  1.281   msaitoh 		rv = wm_check_mng_mode_generic(sc);
   14153  1.169   msaitoh 		break;
   14154  1.169   msaitoh 	default:
   14155  1.281   msaitoh 		/* noting to do */
   14156  1.281   msaitoh 		rv = 0;
   14157  1.169   msaitoh 		break;
   14158  1.169   msaitoh 	}
   14159  1.281   msaitoh 
   14160  1.281   msaitoh 	return rv;
   14161  1.169   msaitoh }
   14162  1.173   msaitoh 
   14163  1.281   msaitoh static int
   14164  1.281   msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
   14165  1.203   msaitoh {
   14166  1.281   msaitoh 	uint32_t fwsm;
   14167  1.281   msaitoh 
   14168  1.281   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   14169  1.203   msaitoh 
   14170  1.386   msaitoh 	if (((fwsm & FWSM_FW_VALID) != 0)
   14171  1.386   msaitoh 	    && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
   14172  1.281   msaitoh 		return 1;
   14173  1.246  christos 
   14174  1.281   msaitoh 	return 0;
   14175  1.203   msaitoh }
   14176  1.203   msaitoh 
   14177  1.173   msaitoh static int
   14178  1.281   msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
   14179  1.173   msaitoh {
   14180  1.281   msaitoh 	uint16_t data;
   14181  1.173   msaitoh 
   14182  1.293   msaitoh 	wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
   14183  1.279   msaitoh 
   14184  1.293   msaitoh 	if ((data & NVM_CFG2_MNGM_MASK) != 0)
   14185  1.281   msaitoh 		return 1;
   14186  1.173   msaitoh 
   14187  1.173   msaitoh 	return 0;
   14188  1.173   msaitoh }
   14189  1.192   msaitoh 
   14190  1.281   msaitoh static int
   14191  1.281   msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
   14192  1.202   msaitoh {
   14193  1.281   msaitoh 	uint32_t fwsm;
   14194  1.202   msaitoh 
   14195  1.281   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   14196  1.202   msaitoh 
   14197  1.386   msaitoh 	if (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_IAMT_MODE)
   14198  1.281   msaitoh 		return 1;
   14199  1.202   msaitoh 
   14200  1.281   msaitoh 	return 0;
   14201  1.202   msaitoh }
   14202  1.378   msaitoh #endif /* WM_WOL */
   14203  1.202   msaitoh 
   14204  1.281   msaitoh static int
   14205  1.281   msaitoh wm_enable_mng_pass_thru(struct wm_softc *sc)
   14206  1.202   msaitoh {
   14207  1.281   msaitoh 	uint32_t manc, fwsm, factps;
   14208  1.202   msaitoh 
   14209  1.281   msaitoh 	if ((sc->sc_flags & WM_F_ASF_FIRMWARE_PRES) == 0)
   14210  1.281   msaitoh 		return 0;
   14211  1.202   msaitoh 
   14212  1.281   msaitoh 	manc = CSR_READ(sc, WMREG_MANC);
   14213  1.203   msaitoh 
   14214  1.281   msaitoh 	DPRINTF(WM_DEBUG_MANAGE, ("%s: MANC (%08x)\n",
   14215  1.281   msaitoh 		device_xname(sc->sc_dev), manc));
   14216  1.281   msaitoh 	if ((manc & MANC_RECV_TCO_EN) == 0)
   14217  1.281   msaitoh 		return 0;
   14218  1.203   msaitoh 
   14219  1.281   msaitoh 	if ((sc->sc_flags & WM_F_ARC_SUBSYS_VALID) != 0) {
   14220  1.281   msaitoh 		fwsm = CSR_READ(sc, WMREG_FWSM);
   14221  1.281   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   14222  1.281   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   14223  1.386   msaitoh 		    && (__SHIFTOUT(fwsm, FWSM_MODE) == MNG_ICH_IAMT_MODE))
   14224  1.281   msaitoh 			return 1;
   14225  1.281   msaitoh 	} else if ((sc->sc_type == WM_T_82574) || (sc->sc_type == WM_T_82583)){
   14226  1.281   msaitoh 		uint16_t data;
   14227  1.203   msaitoh 
   14228  1.281   msaitoh 		factps = CSR_READ(sc, WMREG_FACTPS);
   14229  1.293   msaitoh 		wm_nvm_read(sc, NVM_OFF_CFG2, 1, &data);
   14230  1.281   msaitoh 		DPRINTF(WM_DEBUG_MANAGE, ("%s: FACTPS = %08x, CFG2=%04x\n",
   14231  1.281   msaitoh 			device_xname(sc->sc_dev), factps, data));
   14232  1.281   msaitoh 		if (((factps & FACTPS_MNGCG) == 0)
   14233  1.293   msaitoh 		    && ((data & NVM_CFG2_MNGM_MASK)
   14234  1.293   msaitoh 			== (NVM_CFG2_MNGM_PT << NVM_CFG2_MNGM_SHIFT)))
   14235  1.281   msaitoh 			return 1;
   14236  1.281   msaitoh 	} else if (((manc & MANC_SMBUS_EN) != 0)
   14237  1.281   msaitoh 	    && ((manc & MANC_ASF_EN) == 0))
   14238  1.281   msaitoh 		return 1;
   14239  1.203   msaitoh 
   14240  1.281   msaitoh 	return 0;
   14241  1.203   msaitoh }
   14242  1.203   msaitoh 
   14243  1.386   msaitoh static bool
   14244  1.386   msaitoh wm_phy_resetisblocked(struct wm_softc *sc)
   14245  1.192   msaitoh {
   14246  1.380   msaitoh 	bool blocked = false;
   14247  1.281   msaitoh 	uint32_t reg;
   14248  1.380   msaitoh 	int i = 0;
   14249  1.192   msaitoh 
   14250  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   14251  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14252  1.420   msaitoh 
   14253  1.281   msaitoh 	switch (sc->sc_type) {
   14254  1.281   msaitoh 	case WM_T_ICH8:
   14255  1.281   msaitoh 	case WM_T_ICH9:
   14256  1.281   msaitoh 	case WM_T_ICH10:
   14257  1.281   msaitoh 	case WM_T_PCH:
   14258  1.281   msaitoh 	case WM_T_PCH2:
   14259  1.281   msaitoh 	case WM_T_PCH_LPT:
   14260  1.392   msaitoh 	case WM_T_PCH_SPT:
   14261  1.570   msaitoh 	case WM_T_PCH_CNP:
   14262  1.380   msaitoh 		do {
   14263  1.380   msaitoh 			reg = CSR_READ(sc, WMREG_FWSM);
   14264  1.380   msaitoh 			if ((reg & FWSM_RSPCIPHY) == 0) {
   14265  1.380   msaitoh 				blocked = true;
   14266  1.380   msaitoh 				delay(10*1000);
   14267  1.380   msaitoh 				continue;
   14268  1.380   msaitoh 			}
   14269  1.380   msaitoh 			blocked = false;
   14270  1.424   msaitoh 		} while (blocked && (i++ < 30));
   14271  1.386   msaitoh 		return blocked;
   14272  1.281   msaitoh 		break;
   14273  1.281   msaitoh 	case WM_T_82571:
   14274  1.281   msaitoh 	case WM_T_82572:
   14275  1.281   msaitoh 	case WM_T_82573:
   14276  1.281   msaitoh 	case WM_T_82574:
   14277  1.281   msaitoh 	case WM_T_82583:
   14278  1.281   msaitoh 	case WM_T_80003:
   14279  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_MANC);
   14280  1.281   msaitoh 		if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
   14281  1.386   msaitoh 			return true;
   14282  1.281   msaitoh 		else
   14283  1.386   msaitoh 			return false;
   14284  1.281   msaitoh 		break;
   14285  1.281   msaitoh 	default:
   14286  1.281   msaitoh 		/* no problem */
   14287  1.281   msaitoh 		break;
   14288  1.192   msaitoh 	}
   14289  1.192   msaitoh 
   14290  1.386   msaitoh 	return false;
   14291  1.192   msaitoh }
   14292  1.192   msaitoh 
   14293  1.192   msaitoh static void
   14294  1.281   msaitoh wm_get_hw_control(struct wm_softc *sc)
   14295  1.221   msaitoh {
   14296  1.281   msaitoh 	uint32_t reg;
   14297  1.221   msaitoh 
   14298  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14299  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14300  1.420   msaitoh 
   14301  1.446   msaitoh 	if (sc->sc_type == WM_T_82573) {
   14302  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   14303  1.281   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
   14304  1.446   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   14305  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   14306  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
   14307  1.281   msaitoh 	}
   14308  1.221   msaitoh }
   14309  1.221   msaitoh 
   14310  1.221   msaitoh static void
   14311  1.281   msaitoh wm_release_hw_control(struct wm_softc *sc)
   14312  1.192   msaitoh {
   14313  1.281   msaitoh 	uint32_t reg;
   14314  1.192   msaitoh 
   14315  1.420   msaitoh 	DPRINTF(WM_DEBUG_LOCK, ("%s: %s called\n",
   14316  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14317  1.420   msaitoh 
   14318  1.281   msaitoh 	if (sc->sc_type == WM_T_82573) {
   14319  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_SWSM);
   14320  1.281   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, reg & ~SWSM_DRV_LOAD);
   14321  1.446   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   14322  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   14323  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg & ~CTRL_EXT_DRV_LOAD);
   14324  1.192   msaitoh 	}
   14325  1.192   msaitoh }
   14326  1.192   msaitoh 
   14327  1.192   msaitoh static void
   14328  1.392   msaitoh wm_gate_hw_phy_config_ich8lan(struct wm_softc *sc, bool gate)
   14329  1.221   msaitoh {
   14330  1.221   msaitoh 	uint32_t reg;
   14331  1.221   msaitoh 
   14332  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   14333  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14334  1.420   msaitoh 
   14335  1.394   msaitoh 	if (sc->sc_type < WM_T_PCH2)
   14336  1.394   msaitoh 		return;
   14337  1.394   msaitoh 
   14338  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_EXTCNFCTR);
   14339  1.221   msaitoh 
   14340  1.392   msaitoh 	if (gate)
   14341  1.281   msaitoh 		reg |= EXTCNFCTR_GATE_PHY_CFG;
   14342  1.192   msaitoh 	else
   14343  1.281   msaitoh 		reg &= ~EXTCNFCTR_GATE_PHY_CFG;
   14344  1.192   msaitoh 
   14345  1.281   msaitoh 	CSR_WRITE(sc, WMREG_EXTCNFCTR, reg);
   14346  1.192   msaitoh }
   14347  1.199   msaitoh 
   14348  1.603   msaitoh static int
   14349  1.603   msaitoh wm_init_phy_workarounds_pchlan(struct wm_softc *sc)
   14350  1.221   msaitoh {
   14351  1.394   msaitoh 	uint32_t fwsm, reg;
   14352  1.447   msaitoh 	int rv = 0;
   14353  1.394   msaitoh 
   14354  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   14355  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   14356  1.420   msaitoh 
   14357  1.394   msaitoh 	/* Gate automatic PHY configuration by hardware on non-managed 82579 */
   14358  1.394   msaitoh 	wm_gate_hw_phy_config_ich8lan(sc, true);
   14359  1.394   msaitoh 
   14360  1.447   msaitoh 	/* Disable ULP */
   14361  1.447   msaitoh 	wm_ulp_disable(sc);
   14362  1.447   msaitoh 
   14363  1.424   msaitoh 	/* Acquire PHY semaphore */
   14364  1.603   msaitoh 	rv = sc->phy.acquire(sc);
   14365  1.603   msaitoh 	if (rv != 0) {
   14366  1.603   msaitoh 		DPRINTF(WM_DEBUG_INIT, ("%s: %s: failed\n",
   14367  1.603   msaitoh 		device_xname(sc->sc_dev), __func__));
   14368  1.603   msaitoh 		return -1;
   14369  1.603   msaitoh 	}
   14370  1.221   msaitoh 
   14371  1.603   msaitoh 	/* The MAC-PHY interconnect may be in SMBus mode.  If the PHY is
   14372  1.603   msaitoh 	 * inaccessible and resetting the PHY is not blocked, toggle the
   14373  1.603   msaitoh 	 * LANPHYPC Value bit to force the interconnect to PCIe mode.
   14374  1.603   msaitoh 	 */
   14375  1.221   msaitoh 	fwsm = CSR_READ(sc, WMREG_FWSM);
   14376  1.447   msaitoh 	switch (sc->sc_type) {
   14377  1.447   msaitoh 	case WM_T_PCH_LPT:
   14378  1.447   msaitoh 	case WM_T_PCH_SPT:
   14379  1.570   msaitoh 	case WM_T_PCH_CNP:
   14380  1.447   msaitoh 		if (wm_phy_is_accessible_pchlan(sc))
   14381  1.447   msaitoh 			break;
   14382  1.447   msaitoh 
   14383  1.603   msaitoh 		/* Before toggling LANPHYPC, see if PHY is accessible by
   14384  1.603   msaitoh 		 * forcing MAC to SMBus mode first.
   14385  1.603   msaitoh 		 */
   14386  1.447   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   14387  1.447   msaitoh 		reg |= CTRL_EXT_FORCE_SMBUS;
   14388  1.447   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   14389  1.447   msaitoh #if 0
   14390  1.447   msaitoh 		/* XXX Isn't this required??? */
   14391  1.447   msaitoh 		CSR_WRITE_FLUSH(sc);
   14392  1.447   msaitoh #endif
   14393  1.603   msaitoh 		/* Wait 50 milliseconds for MAC to finish any retries
   14394  1.603   msaitoh 		 * that it might be trying to perform from previous
   14395  1.603   msaitoh 		 * attempts to acknowledge any phy read requests.
   14396  1.603   msaitoh 		 */
   14397  1.447   msaitoh 		delay(50 * 1000);
   14398  1.447   msaitoh 		/* FALLTHROUGH */
   14399  1.447   msaitoh 	case WM_T_PCH2:
   14400  1.447   msaitoh 		if (wm_phy_is_accessible_pchlan(sc) == true)
   14401  1.447   msaitoh 			break;
   14402  1.447   msaitoh 		/* FALLTHROUGH */
   14403  1.447   msaitoh 	case WM_T_PCH:
   14404  1.452     joerg 		if (sc->sc_type == WM_T_PCH)
   14405  1.447   msaitoh 			if ((fwsm & FWSM_FW_VALID) != 0)
   14406  1.447   msaitoh 				break;
   14407  1.447   msaitoh 
   14408  1.447   msaitoh 		if (wm_phy_resetisblocked(sc) == true) {
   14409  1.447   msaitoh 			printf("XXX reset is blocked(3)\n");
   14410  1.447   msaitoh 			break;
   14411  1.394   msaitoh 		}
   14412  1.394   msaitoh 
   14413  1.603   msaitoh 		/* Toggle LANPHYPC Value bit */
   14414  1.447   msaitoh 		wm_toggle_lanphypc_pch_lpt(sc);
   14415  1.221   msaitoh 
   14416  1.394   msaitoh 		if (sc->sc_type >= WM_T_PCH_LPT) {
   14417  1.447   msaitoh 			if (wm_phy_is_accessible_pchlan(sc) == true)
   14418  1.447   msaitoh 				break;
   14419  1.447   msaitoh 
   14420  1.603   msaitoh 			/* Toggling LANPHYPC brings the PHY out of SMBus mode
   14421  1.603   msaitoh 			 * so ensure that the MAC is also out of SMBus mode
   14422  1.603   msaitoh 			 */
   14423  1.394   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   14424  1.394   msaitoh 			reg &= ~CTRL_EXT_FORCE_SMBUS;
   14425  1.394   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   14426  1.447   msaitoh 
   14427  1.447   msaitoh 			if (wm_phy_is_accessible_pchlan(sc) == true)
   14428  1.447   msaitoh 				break;
   14429  1.447   msaitoh 			rv = -1;
   14430  1.394   msaitoh 		}
   14431  1.447   msaitoh 		break;
   14432  1.447   msaitoh 	default:
   14433  1.447   msaitoh 		break;
   14434  1.221   msaitoh 	}
   14435  1.394   msaitoh 
   14436  1.394   msaitoh 	/* Release semaphore */
   14437  1.424   msaitoh 	sc->phy.release(sc);
   14438  1.394   msaitoh 
   14439  1.447   msaitoh 	if (rv == 0) {
   14440  1.603   msaitoh 		/* Check to see if able to reset PHY.  Print error if not */
   14441  1.447   msaitoh 		if (wm_phy_resetisblocked(sc)) {
   14442  1.447   msaitoh 			printf("XXX reset is blocked(4)\n");
   14443  1.447   msaitoh 			goto out;
   14444  1.447   msaitoh 		}
   14445  1.603   msaitoh 
   14446  1.603   msaitoh 		/* Reset the PHY before any access to it.  Doing so, ensures
   14447  1.603   msaitoh 		 * that the PHY is in a known good state before we read/write
   14448  1.603   msaitoh 		 * PHY registers.  The generic reset is sufficient here,
   14449  1.603   msaitoh 		 * because we haven't determined the PHY type yet.
   14450  1.603   msaitoh 		 */
   14451  1.603   msaitoh 		if (wm_reset_phy(sc) != 0)
   14452  1.603   msaitoh 			goto out;
   14453  1.603   msaitoh 
   14454  1.603   msaitoh 		/* On a successful reset, possibly need to wait for the PHY
   14455  1.603   msaitoh 		 * to quiesce to an accessible state before returning control
   14456  1.603   msaitoh 		 * to the calling function.  If the PHY does not quiesce, then
   14457  1.603   msaitoh 		 * return E1000E_BLK_PHY_RESET, as this is the condition that
   14458  1.603   msaitoh 		 *  the PHY is in.
   14459  1.603   msaitoh 		 */
   14460  1.447   msaitoh 		if (wm_phy_resetisblocked(sc))
   14461  1.447   msaitoh 			printf("XXX reset is blocked(4)\n");
   14462  1.447   msaitoh 	}
   14463  1.447   msaitoh 
   14464  1.447   msaitoh out:
   14465  1.603   msaitoh 	/* Ungate automatic PHY configuration on non-managed 82579 */
   14466  1.447   msaitoh 	if ((sc->sc_type == WM_T_PCH2) && ((fwsm & FWSM_FW_VALID) == 0)) {
   14467  1.447   msaitoh 		delay(10*1000);
   14468  1.394   msaitoh 		wm_gate_hw_phy_config_ich8lan(sc, false);
   14469  1.447   msaitoh 	}
   14470  1.603   msaitoh 
   14471  1.603   msaitoh 	return 0;
   14472  1.221   msaitoh }
   14473  1.221   msaitoh 
   14474  1.221   msaitoh static void
   14475  1.203   msaitoh wm_init_manageability(struct wm_softc *sc)
   14476  1.203   msaitoh {
   14477  1.203   msaitoh 
   14478  1.392   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   14479  1.392   msaitoh 		device_xname(sc->sc_dev), __func__));
   14480  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   14481  1.203   msaitoh 		uint32_t manc2h = CSR_READ(sc, WMREG_MANC2H);
   14482  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   14483  1.203   msaitoh 
   14484  1.281   msaitoh 		/* Disable hardware interception of ARP */
   14485  1.203   msaitoh 		manc &= ~MANC_ARP_EN;
   14486  1.203   msaitoh 
   14487  1.281   msaitoh 		/* Enable receiving management packets to the host */
   14488  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571) {
   14489  1.203   msaitoh 			manc |= MANC_EN_MNG2HOST;
   14490  1.573   msaitoh 			manc2h |= MANC2H_PORT_623 | MANC2H_PORT_624;
   14491  1.203   msaitoh 			CSR_WRITE(sc, WMREG_MANC2H, manc2h);
   14492  1.203   msaitoh 		}
   14493  1.203   msaitoh 
   14494  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   14495  1.203   msaitoh 	}
   14496  1.203   msaitoh }
   14497  1.203   msaitoh 
   14498  1.203   msaitoh static void
   14499  1.203   msaitoh wm_release_manageability(struct wm_softc *sc)
   14500  1.203   msaitoh {
   14501  1.203   msaitoh 
   14502  1.203   msaitoh 	if (sc->sc_flags & WM_F_HAS_MANAGE) {
   14503  1.203   msaitoh 		uint32_t manc = CSR_READ(sc, WMREG_MANC);
   14504  1.203   msaitoh 
   14505  1.260   msaitoh 		manc |= MANC_ARP_EN;
   14506  1.203   msaitoh 		if (sc->sc_type >= WM_T_82571)
   14507  1.203   msaitoh 			manc &= ~MANC_EN_MNG2HOST;
   14508  1.203   msaitoh 
   14509  1.203   msaitoh 		CSR_WRITE(sc, WMREG_MANC, manc);
   14510  1.203   msaitoh 	}
   14511  1.203   msaitoh }
   14512  1.203   msaitoh 
   14513  1.203   msaitoh static void
   14514  1.203   msaitoh wm_get_wakeup(struct wm_softc *sc)
   14515  1.203   msaitoh {
   14516  1.203   msaitoh 
   14517  1.203   msaitoh 	/* 0: HAS_AMT, ARC_SUBSYS_VALID, ASF_FIRMWARE_PRES */
   14518  1.203   msaitoh 	switch (sc->sc_type) {
   14519  1.203   msaitoh 	case WM_T_82573:
   14520  1.203   msaitoh 	case WM_T_82583:
   14521  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   14522  1.203   msaitoh 		/* FALLTHROUGH */
   14523  1.246  christos 	case WM_T_80003:
   14524  1.203   msaitoh 	case WM_T_82575:
   14525  1.203   msaitoh 	case WM_T_82576:
   14526  1.208   msaitoh 	case WM_T_82580:
   14527  1.228   msaitoh 	case WM_T_I350:
   14528  1.265   msaitoh 	case WM_T_I354:
   14529  1.386   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_MODE) != 0)
   14530  1.203   msaitoh 			sc->sc_flags |= WM_F_ARC_SUBSYS_VALID;
   14531  1.449   msaitoh 		/* FALLTHROUGH */
   14532  1.449   msaitoh 	case WM_T_82541:
   14533  1.449   msaitoh 	case WM_T_82541_2:
   14534  1.449   msaitoh 	case WM_T_82547:
   14535  1.449   msaitoh 	case WM_T_82547_2:
   14536  1.450   msaitoh 	case WM_T_82571:
   14537  1.450   msaitoh 	case WM_T_82572:
   14538  1.450   msaitoh 	case WM_T_82574:
   14539  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   14540  1.203   msaitoh 		break;
   14541  1.203   msaitoh 	case WM_T_ICH8:
   14542  1.203   msaitoh 	case WM_T_ICH9:
   14543  1.203   msaitoh 	case WM_T_ICH10:
   14544  1.203   msaitoh 	case WM_T_PCH:
   14545  1.221   msaitoh 	case WM_T_PCH2:
   14546  1.249   msaitoh 	case WM_T_PCH_LPT:
   14547  1.449   msaitoh 	case WM_T_PCH_SPT:
   14548  1.570   msaitoh 	case WM_T_PCH_CNP:
   14549  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_AMT;
   14550  1.203   msaitoh 		sc->sc_flags |= WM_F_ASF_FIRMWARE_PRES;
   14551  1.203   msaitoh 		break;
   14552  1.203   msaitoh 	default:
   14553  1.203   msaitoh 		break;
   14554  1.203   msaitoh 	}
   14555  1.203   msaitoh 
   14556  1.203   msaitoh 	/* 1: HAS_MANAGE */
   14557  1.203   msaitoh 	if (wm_enable_mng_pass_thru(sc) != 0)
   14558  1.203   msaitoh 		sc->sc_flags |= WM_F_HAS_MANAGE;
   14559  1.203   msaitoh 
   14560  1.203   msaitoh 	/*
   14561  1.203   msaitoh 	 * Note that the WOL flags is set after the resetting of the eeprom
   14562  1.203   msaitoh 	 * stuff
   14563  1.203   msaitoh 	 */
   14564  1.203   msaitoh }
   14565  1.203   msaitoh 
   14566  1.447   msaitoh /*
   14567  1.447   msaitoh  * Unconfigure Ultra Low Power mode.
   14568  1.447   msaitoh  * Only for I217 and newer (see below).
   14569  1.447   msaitoh  */
   14570  1.597   msaitoh static int
   14571  1.447   msaitoh wm_ulp_disable(struct wm_softc *sc)
   14572  1.447   msaitoh {
   14573  1.447   msaitoh 	uint32_t reg;
   14574  1.597   msaitoh 	uint16_t phyreg;
   14575  1.597   msaitoh 	int i = 0, rv = 0;
   14576  1.447   msaitoh 
   14577  1.447   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   14578  1.447   msaitoh 		device_xname(sc->sc_dev), __func__));
   14579  1.447   msaitoh 	/* Exclude old devices */
   14580  1.447   msaitoh 	if ((sc->sc_type < WM_T_PCH_LPT)
   14581  1.447   msaitoh 	    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I217_LM)
   14582  1.447   msaitoh 	    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I217_V)
   14583  1.447   msaitoh 	    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_LM2)
   14584  1.447   msaitoh 	    || (sc->sc_pcidevid == PCI_PRODUCT_INTEL_I218_V2))
   14585  1.597   msaitoh 		return 0;
   14586  1.447   msaitoh 
   14587  1.447   msaitoh 	if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) != 0) {
   14588  1.447   msaitoh 		/* Request ME un-configure ULP mode in the PHY */
   14589  1.447   msaitoh 		reg = CSR_READ(sc, WMREG_H2ME);
   14590  1.447   msaitoh 		reg &= ~H2ME_ULP;
   14591  1.447   msaitoh 		reg |= H2ME_ENFORCE_SETTINGS;
   14592  1.447   msaitoh 		CSR_WRITE(sc, WMREG_H2ME, reg);
   14593  1.447   msaitoh 
   14594  1.447   msaitoh 		/* Poll up to 300msec for ME to clear ULP_CFG_DONE. */
   14595  1.447   msaitoh 		while ((CSR_READ(sc, WMREG_FWSM) & FWSM_ULP_CFG_DONE) != 0) {
   14596  1.447   msaitoh 			if (i++ == 30) {
   14597  1.447   msaitoh 				printf("%s timed out\n", __func__);
   14598  1.597   msaitoh 				return -1;
   14599  1.447   msaitoh 			}
   14600  1.447   msaitoh 			delay(10 * 1000);
   14601  1.447   msaitoh 		}
   14602  1.447   msaitoh 		reg = CSR_READ(sc, WMREG_H2ME);
   14603  1.447   msaitoh 		reg &= ~H2ME_ENFORCE_SETTINGS;
   14604  1.447   msaitoh 		CSR_WRITE(sc, WMREG_H2ME, reg);
   14605  1.447   msaitoh 
   14606  1.597   msaitoh 		return 0;
   14607  1.447   msaitoh 	}
   14608  1.447   msaitoh 
   14609  1.447   msaitoh 	/* Acquire semaphore */
   14610  1.603   msaitoh 	rv = sc->phy.acquire(sc);
   14611  1.603   msaitoh 	if (rv != 0) {
   14612  1.603   msaitoh 		DPRINTF(WM_DEBUG_INIT, ("%s: %s: failed\n",
   14613  1.603   msaitoh 		device_xname(sc->sc_dev), __func__));
   14614  1.607   msaitoh 		return -1;
   14615  1.603   msaitoh 	}
   14616  1.447   msaitoh 
   14617  1.447   msaitoh 	/* Toggle LANPHYPC */
   14618  1.447   msaitoh 	wm_toggle_lanphypc_pch_lpt(sc);
   14619  1.447   msaitoh 
   14620  1.447   msaitoh 	/* Unforce SMBus mode in PHY */
   14621  1.597   msaitoh 	rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, CV_SMB_CTRL, &phyreg);
   14622  1.597   msaitoh 	if (rv != 0) {
   14623  1.447   msaitoh 		uint32_t reg2;
   14624  1.447   msaitoh 
   14625  1.447   msaitoh 		printf("%s: Force SMBus first.\n", __func__);
   14626  1.447   msaitoh 		reg2 = CSR_READ(sc, WMREG_CTRL_EXT);
   14627  1.447   msaitoh 		reg2 |= CTRL_EXT_FORCE_SMBUS;
   14628  1.447   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg2);
   14629  1.447   msaitoh 		delay(50 * 1000);
   14630  1.447   msaitoh 
   14631  1.597   msaitoh 		rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, CV_SMB_CTRL,
   14632  1.597   msaitoh 		    &phyreg);
   14633  1.597   msaitoh 		if (rv != 0)
   14634  1.597   msaitoh 			goto release;
   14635  1.447   msaitoh 	}
   14636  1.597   msaitoh 	phyreg &= ~CV_SMB_CTRL_FORCE_SMBUS;
   14637  1.597   msaitoh 	wm_gmii_hv_writereg_locked(sc->sc_dev, 2, CV_SMB_CTRL, phyreg);
   14638  1.447   msaitoh 
   14639  1.447   msaitoh 	/* Unforce SMBus mode in MAC */
   14640  1.447   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL_EXT);
   14641  1.447   msaitoh 	reg &= ~CTRL_EXT_FORCE_SMBUS;
   14642  1.447   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   14643  1.447   msaitoh 
   14644  1.597   msaitoh 	rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, HV_PM_CTRL, &phyreg);
   14645  1.597   msaitoh 	if (rv != 0)
   14646  1.597   msaitoh 		goto release;
   14647  1.597   msaitoh 	phyreg |= HV_PM_CTRL_K1_ENA;
   14648  1.597   msaitoh 	wm_gmii_hv_writereg_locked(sc->sc_dev, 2, HV_PM_CTRL, phyreg);
   14649  1.447   msaitoh 
   14650  1.597   msaitoh 	rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1,
   14651  1.597   msaitoh 		&phyreg);
   14652  1.597   msaitoh 	if (rv != 0)
   14653  1.597   msaitoh 		goto release;
   14654  1.597   msaitoh 	phyreg &= ~(I218_ULP_CONFIG1_IND
   14655  1.447   msaitoh 	    | I218_ULP_CONFIG1_STICKY_ULP
   14656  1.447   msaitoh 	    | I218_ULP_CONFIG1_RESET_TO_SMBUS
   14657  1.447   msaitoh 	    | I218_ULP_CONFIG1_WOL_HOST
   14658  1.447   msaitoh 	    | I218_ULP_CONFIG1_INBAND_EXIT
   14659  1.447   msaitoh 	    | I218_ULP_CONFIG1_EN_ULP_LANPHYPC
   14660  1.447   msaitoh 	    | I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST
   14661  1.447   msaitoh 	    | I218_ULP_CONFIG1_DIS_SMB_PERST);
   14662  1.597   msaitoh 	wm_gmii_hv_writereg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1, phyreg);
   14663  1.597   msaitoh 	phyreg |= I218_ULP_CONFIG1_START;
   14664  1.597   msaitoh 	wm_gmii_hv_writereg_locked(sc->sc_dev, 2, I218_ULP_CONFIG1, phyreg);
   14665  1.447   msaitoh 
   14666  1.447   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM7);
   14667  1.447   msaitoh 	reg &= ~FEXTNVM7_DIS_SMB_PERST;
   14668  1.447   msaitoh 	CSR_WRITE(sc, WMREG_FEXTNVM7, reg);
   14669  1.447   msaitoh 
   14670  1.597   msaitoh release:
   14671  1.447   msaitoh 	/* Release semaphore */
   14672  1.447   msaitoh 	sc->phy.release(sc);
   14673  1.447   msaitoh 	wm_gmii_reset(sc);
   14674  1.447   msaitoh 	delay(50 * 1000);
   14675  1.597   msaitoh 
   14676  1.597   msaitoh 	return rv;
   14677  1.447   msaitoh }
   14678  1.447   msaitoh 
   14679  1.203   msaitoh /* WOL in the newer chipset interfaces (pchlan) */
   14680  1.610   msaitoh static int
   14681  1.203   msaitoh wm_enable_phy_wakeup(struct wm_softc *sc)
   14682  1.203   msaitoh {
   14683  1.610   msaitoh 	device_t dev = sc->sc_dev;
   14684  1.610   msaitoh 	uint32_t mreg, moff;
   14685  1.610   msaitoh 	uint16_t wuce, wuc, wufc, preg;
   14686  1.610   msaitoh 	int i, rv;
   14687  1.610   msaitoh 
   14688  1.610   msaitoh 	KASSERT(sc->sc_type >= WM_T_PCH);
   14689  1.203   msaitoh 
   14690  1.203   msaitoh 	/* Copy MAC RARs to PHY RARs */
   14691  1.610   msaitoh 	wm_copy_rx_addrs_to_phy_ich8lan(sc);
   14692  1.610   msaitoh 
   14693  1.610   msaitoh 	/* Activate PHY wakeup */
   14694  1.610   msaitoh 	rv = sc->phy.acquire(sc);
   14695  1.610   msaitoh 	if (rv != 0) {
   14696  1.610   msaitoh 		device_printf(dev, "%s: failed to acquire semaphore\n",
   14697  1.610   msaitoh 		    __func__);
   14698  1.610   msaitoh 		return rv;
   14699  1.610   msaitoh 	}
   14700  1.610   msaitoh 
   14701  1.610   msaitoh 	/*
   14702  1.610   msaitoh 	 * Enable access to PHY wakeup registers.
   14703  1.610   msaitoh 	 * BM_MTA, BM_RCTL, BM_WUFC and BM_WUC are in BM_WUC_PAGE.
   14704  1.610   msaitoh 	 */
   14705  1.610   msaitoh 	rv = wm_enable_phy_wakeup_reg_access_bm(dev, &wuce);
   14706  1.610   msaitoh 	if (rv != 0) {
   14707  1.610   msaitoh 		device_printf(dev,
   14708  1.610   msaitoh 		    "%s: Could not enable PHY wakeup reg access\n", __func__);
   14709  1.610   msaitoh 		goto release;
   14710  1.610   msaitoh 	}
   14711  1.203   msaitoh 
   14712  1.203   msaitoh 	/* Copy MAC MTA to PHY MTA */
   14713  1.610   msaitoh 	for (i = 0; i < WM_ICH8_MC_TABSIZE; i++) {
   14714  1.610   msaitoh 		uint16_t lo, hi;
   14715  1.610   msaitoh 
   14716  1.610   msaitoh 		mreg = CSR_READ(sc, WMREG_CORDOVA_MTA + (i * 4));
   14717  1.610   msaitoh 		lo = (uint16_t)(mreg & 0xffff);
   14718  1.610   msaitoh 		hi = (uint16_t)((mreg >> 16) & 0xffff);
   14719  1.610   msaitoh 		wm_access_phy_wakeup_reg_bm(dev, BM_MTA(i), &lo, 0, true);
   14720  1.610   msaitoh 		wm_access_phy_wakeup_reg_bm(dev, BM_MTA(i) + 1, &hi, 0, true);
   14721  1.610   msaitoh 	}
   14722  1.203   msaitoh 
   14723  1.281   msaitoh 	/* Configure PHY Rx Control register */
   14724  1.610   msaitoh 	wm_access_phy_wakeup_reg_bm(dev, BM_RCTL, &preg, 1, true);
   14725  1.610   msaitoh 	mreg = CSR_READ(sc, WMREG_RCTL);
   14726  1.610   msaitoh 	if (mreg & RCTL_UPE)
   14727  1.610   msaitoh 		preg |= BM_RCTL_UPE;
   14728  1.610   msaitoh 	if (mreg & RCTL_MPE)
   14729  1.610   msaitoh 		preg |= BM_RCTL_MPE;
   14730  1.610   msaitoh 	preg &= ~(BM_RCTL_MO_MASK);
   14731  1.610   msaitoh 	moff = __SHIFTOUT(mreg, RCTL_MO);
   14732  1.610   msaitoh 	if (moff != 0)
   14733  1.610   msaitoh 		preg |= moff << BM_RCTL_MO_SHIFT;
   14734  1.610   msaitoh 	if (mreg & RCTL_BAM)
   14735  1.610   msaitoh 		preg |= BM_RCTL_BAM;
   14736  1.610   msaitoh 	if (mreg & RCTL_PMCF)
   14737  1.610   msaitoh 		preg |= BM_RCTL_PMCF;
   14738  1.610   msaitoh 	mreg = CSR_READ(sc, WMREG_CTRL);
   14739  1.610   msaitoh 	if (mreg & CTRL_RFCE)
   14740  1.610   msaitoh 		preg |= BM_RCTL_RFCE;
   14741  1.610   msaitoh 	wm_access_phy_wakeup_reg_bm(dev, BM_RCTL, &preg, 0, true);
   14742  1.281   msaitoh 
   14743  1.610   msaitoh 	wuc = WUC_APME | WUC_PME_EN;
   14744  1.610   msaitoh 	wufc = WUFC_MAG;
   14745  1.281   msaitoh 	/* Enable PHY wakeup in MAC register */
   14746  1.610   msaitoh 	CSR_WRITE(sc, WMREG_WUC,
   14747  1.610   msaitoh 	    WUC_PHY_WAKE | WUC_PME_STATUS | WUC_APMPME | wuc);
   14748  1.610   msaitoh 	CSR_WRITE(sc, WMREG_WUFC, wufc);
   14749  1.281   msaitoh 
   14750  1.281   msaitoh 	/* Configure and enable PHY wakeup in PHY registers */
   14751  1.610   msaitoh 	wm_access_phy_wakeup_reg_bm(dev, BM_WUC, &wuc, 0, true);
   14752  1.610   msaitoh 	wm_access_phy_wakeup_reg_bm(dev, BM_WUFC, &wufc, 0, true);
   14753  1.610   msaitoh 
   14754  1.610   msaitoh 	wuce |= BM_WUC_ENABLE_BIT | BM_WUC_HOST_WU_BIT;
   14755  1.610   msaitoh 	wm_disable_phy_wakeup_reg_access_bm(dev, &wuce);
   14756  1.281   msaitoh 
   14757  1.610   msaitoh release:
   14758  1.610   msaitoh 	sc->phy.release(sc);
   14759  1.281   msaitoh 
   14760  1.610   msaitoh 	return 0;
   14761  1.281   msaitoh }
   14762  1.281   msaitoh 
   14763  1.281   msaitoh /* Power down workaround on D3 */
   14764  1.281   msaitoh static void
   14765  1.281   msaitoh wm_igp3_phy_powerdown_workaround_ich8lan(struct wm_softc *sc)
   14766  1.281   msaitoh {
   14767  1.281   msaitoh 	uint32_t reg;
   14768  1.617   msaitoh 	uint16_t phyreg;
   14769  1.281   msaitoh 	int i;
   14770  1.281   msaitoh 
   14771  1.281   msaitoh 	for (i = 0; i < 2; i++) {
   14772  1.281   msaitoh 		/* Disable link */
   14773  1.281   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   14774  1.281   msaitoh 		reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   14775  1.281   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   14776  1.281   msaitoh 
   14777  1.281   msaitoh 		/*
   14778  1.281   msaitoh 		 * Call gig speed drop workaround on Gig disable before
   14779  1.281   msaitoh 		 * accessing any PHY registers
   14780  1.281   msaitoh 		 */
   14781  1.281   msaitoh 		if (sc->sc_type == WM_T_ICH8)
   14782  1.281   msaitoh 			wm_gig_downshift_workaround_ich8lan(sc);
   14783  1.203   msaitoh 
   14784  1.281   msaitoh 		/* Write VR power-down enable */
   14785  1.617   msaitoh 		sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL, &phyreg);
   14786  1.617   msaitoh 		phyreg &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   14787  1.617   msaitoh 		phyreg |= IGP3_VR_CTRL_MODE_SHUTDOWN;
   14788  1.617   msaitoh 		sc->sc_mii.mii_writereg(sc->sc_dev, 1, IGP3_VR_CTRL, phyreg);
   14789  1.203   msaitoh 
   14790  1.281   msaitoh 		/* Read it back and test */
   14791  1.617   msaitoh 		sc->sc_mii.mii_readreg(sc->sc_dev, 1, IGP3_VR_CTRL, &phyreg);
   14792  1.617   msaitoh 		phyreg &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
   14793  1.617   msaitoh 		if ((phyreg == IGP3_VR_CTRL_MODE_SHUTDOWN) || (i != 0))
   14794  1.281   msaitoh 			break;
   14795  1.203   msaitoh 
   14796  1.281   msaitoh 		/* Issue PHY reset and repeat at most one more time */
   14797  1.281   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   14798  1.281   msaitoh 	}
   14799  1.203   msaitoh }
   14800  1.203   msaitoh 
   14801  1.600   msaitoh /*
   14802  1.608   msaitoh  *  wm_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
   14803  1.600   msaitoh  *  @sc: pointer to the HW structure
   14804  1.600   msaitoh  *
   14805  1.600   msaitoh  *  During S0 to Sx transition, it is possible the link remains at gig
   14806  1.600   msaitoh  *  instead of negotiating to a lower speed.  Before going to Sx, set
   14807  1.600   msaitoh  *  'Gig Disable' to force link speed negotiation to a lower speed based on
   14808  1.600   msaitoh  *  the LPLU setting in the NVM or custom setting.  For PCH and newer parts,
   14809  1.600   msaitoh  *  the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
   14810  1.600   msaitoh  *  needs to be written.
   14811  1.600   msaitoh  *  Parts that support (and are linked to a partner which support) EEE in
   14812  1.600   msaitoh  *  100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
   14813  1.600   msaitoh  *  than 10Mbps w/o EEE.
   14814  1.600   msaitoh  */
   14815  1.600   msaitoh static void
   14816  1.600   msaitoh wm_suspend_workarounds_ich8lan(struct wm_softc *sc)
   14817  1.600   msaitoh {
   14818  1.621   msaitoh 	device_t dev = sc->sc_dev;
   14819  1.621   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   14820  1.600   msaitoh 	uint32_t phy_ctrl;
   14821  1.621   msaitoh 	int rv;
   14822  1.600   msaitoh 
   14823  1.600   msaitoh 	phy_ctrl = CSR_READ(sc, WMREG_PHY_CTRL);
   14824  1.600   msaitoh 	phy_ctrl |= PHY_CTRL_GBE_DIS;
   14825  1.600   msaitoh 
   14826  1.621   msaitoh 	KASSERT((sc->sc_type >= WM_T_ICH8) && (sc->sc_type <= WM_T_PCH_CNP));
   14827  1.621   msaitoh 
   14828  1.600   msaitoh 	if (sc->sc_phytype == WMPHY_I217) {
   14829  1.600   msaitoh 		uint16_t devid = sc->sc_pcidevid;
   14830  1.600   msaitoh 
   14831  1.600   msaitoh 		if ((devid == PCI_PRODUCT_INTEL_I218_LM) ||
   14832  1.600   msaitoh 		    (devid == PCI_PRODUCT_INTEL_I218_V) ||
   14833  1.600   msaitoh 		    (devid == PCI_PRODUCT_INTEL_I218_LM3) ||
   14834  1.600   msaitoh 		    (devid == PCI_PRODUCT_INTEL_I218_V3) ||
   14835  1.600   msaitoh 		    (sc->sc_type >= WM_T_PCH_SPT))
   14836  1.600   msaitoh 			CSR_WRITE(sc, WMREG_FEXTNVM6,
   14837  1.600   msaitoh 			    CSR_READ(sc, WMREG_FEXTNVM6)
   14838  1.600   msaitoh 			    & ~FEXTNVM6_REQ_PLL_CLK);
   14839  1.600   msaitoh 
   14840  1.600   msaitoh 		if (sc->phy.acquire(sc) != 0)
   14841  1.600   msaitoh 			goto out;
   14842  1.600   msaitoh 
   14843  1.621   msaitoh 		if ((ec->ec_capenable & ETHERCAP_EEE) != 0) {
   14844  1.621   msaitoh 			uint16_t eee_advert;
   14845  1.621   msaitoh 
   14846  1.621   msaitoh 			rv = wm_read_emi_reg_locked(dev,
   14847  1.621   msaitoh 			    I217_EEE_ADVERTISEMENT, &eee_advert);
   14848  1.621   msaitoh 			if (rv)
   14849  1.621   msaitoh 				goto release;
   14850  1.621   msaitoh 
   14851  1.621   msaitoh 			/*
   14852  1.621   msaitoh 			 * Disable LPLU if both link partners support 100BaseT
   14853  1.621   msaitoh 			 * EEE and 100Full is advertised on both ends of the
   14854  1.621   msaitoh 			 * link, and enable Auto Enable LPI since there will
   14855  1.621   msaitoh 			 * be no driver to enable LPI while in Sx.
   14856  1.621   msaitoh 			 */
   14857  1.621   msaitoh 			if ((eee_advert & AN_EEEADVERT_100_TX) &&
   14858  1.621   msaitoh 			    (sc->eee_lp_ability & AN_EEEADVERT_100_TX)) {
   14859  1.621   msaitoh 				uint16_t anar, phy_reg;
   14860  1.621   msaitoh 
   14861  1.621   msaitoh 				sc->phy.readreg_locked(dev, 2, MII_ANAR,
   14862  1.621   msaitoh 				    &anar);
   14863  1.621   msaitoh 				if (anar & ANAR_TX_FD) {
   14864  1.621   msaitoh 					phy_ctrl &= ~(PHY_CTRL_D0A_LPLU |
   14865  1.621   msaitoh 					    PHY_CTRL_NOND0A_LPLU);
   14866  1.621   msaitoh 
   14867  1.621   msaitoh 					/* Set Auto Enable LPI after link up */
   14868  1.621   msaitoh 					sc->phy.readreg_locked(dev, 2,
   14869  1.621   msaitoh 					    I217_LPI_GPIO_CTRL, &phy_reg);
   14870  1.621   msaitoh 					phy_reg |= I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
   14871  1.621   msaitoh 					sc->phy.writereg_locked(dev, 2,
   14872  1.621   msaitoh 					    I217_LPI_GPIO_CTRL, phy_reg);
   14873  1.621   msaitoh 				}
   14874  1.621   msaitoh 			}
   14875  1.621   msaitoh 		}
   14876  1.600   msaitoh 
   14877  1.600   msaitoh 		/*
   14878  1.600   msaitoh 		 * For i217 Intel Rapid Start Technology support,
   14879  1.600   msaitoh 		 * when the system is going into Sx and no manageability engine
   14880  1.600   msaitoh 		 * is present, the driver must configure proxy to reset only on
   14881  1.600   msaitoh 		 * power good.	LPI (Low Power Idle) state must also reset only
   14882  1.600   msaitoh 		 * on power good, as well as the MTA (Multicast table array).
   14883  1.600   msaitoh 		 * The SMBus release must also be disabled on LCD reset.
   14884  1.600   msaitoh 		 */
   14885  1.600   msaitoh 
   14886  1.600   msaitoh 		/*
   14887  1.600   msaitoh 		 * Enable MTA to reset for Intel Rapid Start Technology
   14888  1.600   msaitoh 		 * Support
   14889  1.600   msaitoh 		 */
   14890  1.600   msaitoh 
   14891  1.621   msaitoh release:
   14892  1.600   msaitoh 		sc->phy.release(sc);
   14893  1.600   msaitoh 	}
   14894  1.600   msaitoh out:
   14895  1.600   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, phy_ctrl);
   14896  1.600   msaitoh 
   14897  1.600   msaitoh 	if (sc->sc_type == WM_T_ICH8)
   14898  1.600   msaitoh 		wm_gig_downshift_workaround_ich8lan(sc);
   14899  1.600   msaitoh 
   14900  1.600   msaitoh 	if (sc->sc_type >= WM_T_PCH) {
   14901  1.600   msaitoh 		wm_oem_bits_config_ich8lan(sc, false);
   14902  1.600   msaitoh 
   14903  1.600   msaitoh 		/* Reset PHY to activate OEM bits on 82577/8 */
   14904  1.600   msaitoh 		if (sc->sc_type == WM_T_PCH)
   14905  1.600   msaitoh 			wm_reset_phy(sc);
   14906  1.600   msaitoh 
   14907  1.600   msaitoh 		if (sc->phy.acquire(sc) != 0)
   14908  1.600   msaitoh 			return;
   14909  1.600   msaitoh 		wm_write_smbus_addr(sc);
   14910  1.600   msaitoh 		sc->phy.release(sc);
   14911  1.600   msaitoh 	}
   14912  1.600   msaitoh }
   14913  1.600   msaitoh 
   14914  1.603   msaitoh /*
   14915  1.603   msaitoh  *  wm_resume_workarounds_pchlan - workarounds needed during Sx->S0
   14916  1.608   msaitoh  *  @sc: pointer to the HW structure
   14917  1.603   msaitoh  *
   14918  1.603   msaitoh  *  During Sx to S0 transitions on non-managed devices or managed devices
   14919  1.603   msaitoh  *  on which PHY resets are not blocked, if the PHY registers cannot be
   14920  1.603   msaitoh  *  accessed properly by the s/w toggle the LANPHYPC value to power cycle
   14921  1.603   msaitoh  *  the PHY.
   14922  1.603   msaitoh  *  On i217, setup Intel Rapid Start Technology.
   14923  1.603   msaitoh  */
   14924  1.603   msaitoh static int
   14925  1.603   msaitoh wm_resume_workarounds_pchlan(struct wm_softc *sc)
   14926  1.603   msaitoh {
   14927  1.603   msaitoh 	device_t dev = sc->sc_dev;
   14928  1.603   msaitoh 	int rv;
   14929  1.603   msaitoh 
   14930  1.603   msaitoh 	if (sc->sc_type < WM_T_PCH2)
   14931  1.603   msaitoh 		return 0;
   14932  1.603   msaitoh 
   14933  1.603   msaitoh 	rv = wm_init_phy_workarounds_pchlan(sc);
   14934  1.603   msaitoh 	if (rv != 0)
   14935  1.603   msaitoh 		return -1;
   14936  1.603   msaitoh 
   14937  1.603   msaitoh 	/* For i217 Intel Rapid Start Technology support when the system
   14938  1.603   msaitoh 	 * is transitioning from Sx and no manageability engine is present
   14939  1.603   msaitoh 	 * configure SMBus to restore on reset, disable proxy, and enable
   14940  1.603   msaitoh 	 * the reset on MTA (Multicast table array).
   14941  1.603   msaitoh 	 */
   14942  1.603   msaitoh 	if (sc->sc_phytype == WMPHY_I217) {
   14943  1.603   msaitoh 		uint16_t phy_reg;
   14944  1.603   msaitoh 
   14945  1.603   msaitoh 		if (sc->phy.acquire(sc) != 0)
   14946  1.607   msaitoh 			return -1;
   14947  1.603   msaitoh 
   14948  1.603   msaitoh 		/* Clear Auto Enable LPI after link up */
   14949  1.603   msaitoh 		sc->phy.readreg_locked(dev, 1, I217_LPI_GPIO_CTRL, &phy_reg);
   14950  1.603   msaitoh 		phy_reg &= ~I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
   14951  1.603   msaitoh 		sc->phy.writereg_locked(dev, 1, I217_LPI_GPIO_CTRL, phy_reg);
   14952  1.603   msaitoh 
   14953  1.603   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) == 0) {
   14954  1.603   msaitoh 			/* Restore clear on SMB if no manageability engine
   14955  1.603   msaitoh 			 * is present
   14956  1.603   msaitoh 			 */
   14957  1.613   msaitoh 			rv = sc->phy.readreg_locked(dev, 1, I217_MEMPWR,
   14958  1.613   msaitoh 			    &phy_reg);
   14959  1.603   msaitoh 			if (rv != 0)
   14960  1.603   msaitoh 				goto release;
   14961  1.603   msaitoh 			phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
   14962  1.603   msaitoh 			sc->phy.writereg_locked(dev, 1, I217_MEMPWR, phy_reg);
   14963  1.603   msaitoh 
   14964  1.603   msaitoh 			/* Disable Proxy */
   14965  1.603   msaitoh 			sc->phy.writereg_locked(dev, 1, I217_PROXY_CTRL, 0);
   14966  1.603   msaitoh 		}
   14967  1.603   msaitoh 		/* Enable reset on MTA */
   14968  1.603   msaitoh 		sc->phy.readreg_locked(dev, 1, I217_CFGREG, &phy_reg);
   14969  1.603   msaitoh 		if (rv != 0)
   14970  1.603   msaitoh 			goto release;
   14971  1.603   msaitoh 		phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
   14972  1.603   msaitoh 		sc->phy.writereg_locked(dev, 1, I217_CFGREG, phy_reg);
   14973  1.603   msaitoh 
   14974  1.603   msaitoh release:
   14975  1.603   msaitoh 		sc->phy.release(sc);
   14976  1.603   msaitoh 		return rv;
   14977  1.603   msaitoh 	}
   14978  1.603   msaitoh 
   14979  1.603   msaitoh 	return 0;
   14980  1.603   msaitoh }
   14981  1.603   msaitoh 
   14982  1.203   msaitoh static void
   14983  1.203   msaitoh wm_enable_wakeup(struct wm_softc *sc)
   14984  1.203   msaitoh {
   14985  1.203   msaitoh 	uint32_t reg, pmreg;
   14986  1.203   msaitoh 	pcireg_t pmode;
   14987  1.610   msaitoh 	int rv = 0;
   14988  1.203   msaitoh 
   14989  1.425   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   14990  1.425   msaitoh 		device_xname(sc->sc_dev), __func__));
   14991  1.425   msaitoh 
   14992  1.203   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   14993  1.610   msaitoh 	    &pmreg, NULL) == 0)
   14994  1.203   msaitoh 		return;
   14995  1.203   msaitoh 
   14996  1.610   msaitoh 	if ((sc->sc_flags & WM_F_WOL) == 0)
   14997  1.610   msaitoh 		goto pme;
   14998  1.610   msaitoh 
   14999  1.203   msaitoh 	/* Advertise the wakeup capability */
   15000  1.203   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_SWDPIN(2)
   15001  1.203   msaitoh 	    | CTRL_SWDPIN(3));
   15002  1.203   msaitoh 
   15003  1.203   msaitoh 	/* Keep the laser running on fiber adapters */
   15004  1.311   msaitoh 	if ((sc->sc_mediatype == WM_MEDIATYPE_FIBER)
   15005  1.311   msaitoh 	    || (sc->sc_mediatype == WM_MEDIATYPE_SERDES)) {
   15006  1.203   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   15007  1.203   msaitoh 		reg |= CTRL_EXT_SWDPIN(3);
   15008  1.203   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   15009  1.203   msaitoh 	}
   15010  1.203   msaitoh 
   15011  1.600   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9) ||
   15012  1.610   msaitoh 	    (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH) ||
   15013  1.610   msaitoh 	    (sc->sc_type == WM_T_PCH2) || (sc->sc_type == WM_T_PCH_LPT) ||
   15014  1.610   msaitoh 	    (sc->sc_type == WM_T_PCH_SPT) || (sc->sc_type == WM_T_PCH_CNP))
   15015  1.600   msaitoh 		wm_suspend_workarounds_ich8lan(sc);
   15016  1.600   msaitoh 
   15017  1.610   msaitoh #if 0	/* for the multicast packet */
   15018  1.203   msaitoh 	reg = CSR_READ(sc, WMREG_WUFC) | WUFC_MAG;
   15019  1.203   msaitoh 	reg |= WUFC_MC;
   15020  1.203   msaitoh 	CSR_WRITE(sc, WMREG_RCTL, CSR_READ(sc, WMREG_RCTL) | RCTL_MPE);
   15021  1.203   msaitoh #endif
   15022  1.203   msaitoh 
   15023  1.610   msaitoh 	if (sc->sc_type >= WM_T_PCH) {
   15024  1.610   msaitoh 		rv = wm_enable_phy_wakeup(sc);
   15025  1.610   msaitoh 		if (rv != 0)
   15026  1.610   msaitoh 			goto pme;
   15027  1.610   msaitoh 	} else {
   15028  1.600   msaitoh 		/* Enable wakeup by the MAC */
   15029  1.610   msaitoh 		CSR_WRITE(sc, WMREG_WUC, WUC_PME_EN);
   15030  1.610   msaitoh 		CSR_WRITE(sc, WMREG_WUFC, WUFC_MAG);
   15031  1.203   msaitoh 	}
   15032  1.203   msaitoh 
   15033  1.203   msaitoh 	if (((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
   15034  1.221   msaitoh 		|| (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)
   15035  1.221   msaitoh 		|| (sc->sc_type == WM_T_PCH2))
   15036  1.582   msaitoh 	    && (sc->sc_phytype == WMPHY_IGP_3))
   15037  1.582   msaitoh 		wm_igp3_phy_powerdown_workaround_ich8lan(sc);
   15038  1.203   msaitoh 
   15039  1.610   msaitoh pme:
   15040  1.203   msaitoh 	/* Request PME */
   15041  1.203   msaitoh 	pmode = pci_conf_read(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR);
   15042  1.610   msaitoh 	if ((rv == 0) && (sc->sc_flags & WM_F_WOL) != 0) {
   15043  1.610   msaitoh 		/* For WOL */
   15044  1.610   msaitoh 		pmode |= PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN;
   15045  1.610   msaitoh 	} else {
   15046  1.610   msaitoh 		/* Disable WOL */
   15047  1.610   msaitoh 		pmode &= ~(PCI_PMCSR_PME_STS | PCI_PMCSR_PME_EN);
   15048  1.610   msaitoh 	}
   15049  1.203   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, pmreg + PCI_PMCSR, pmode);
   15050  1.203   msaitoh }
   15051  1.203   msaitoh 
   15052  1.552   msaitoh /* Disable ASPM L0s and/or L1 for workaround */
   15053  1.552   msaitoh static void
   15054  1.552   msaitoh wm_disable_aspm(struct wm_softc *sc)
   15055  1.552   msaitoh {
   15056  1.552   msaitoh 	pcireg_t reg, mask = 0;
   15057  1.552   msaitoh 	unsigned const char *str = "";
   15058  1.552   msaitoh 
   15059  1.552   msaitoh 	/*
   15060  1.552   msaitoh 	 *  Only for PCIe device which has PCIe capability in the PCI config
   15061  1.552   msaitoh 	 * space.
   15062  1.552   msaitoh 	 */
   15063  1.552   msaitoh 	if (((sc->sc_flags & WM_F_PCIE) == 0) || (sc->sc_pcixe_capoff == 0))
   15064  1.552   msaitoh 		return;
   15065  1.552   msaitoh 
   15066  1.552   msaitoh 	switch (sc->sc_type) {
   15067  1.552   msaitoh 	case WM_T_82571:
   15068  1.552   msaitoh 	case WM_T_82572:
   15069  1.552   msaitoh 		/*
   15070  1.552   msaitoh 		 * 8257[12] Errata 13: Device Does Not Support PCIe Active
   15071  1.552   msaitoh 		 * State Power management L1 State (ASPM L1).
   15072  1.552   msaitoh 		 */
   15073  1.552   msaitoh 		mask = PCIE_LCSR_ASPM_L1;
   15074  1.552   msaitoh 		str = "L1 is";
   15075  1.552   msaitoh 		break;
   15076  1.552   msaitoh 	case WM_T_82573:
   15077  1.552   msaitoh 	case WM_T_82574:
   15078  1.552   msaitoh 	case WM_T_82583:
   15079  1.552   msaitoh 		/*
   15080  1.552   msaitoh 		 * The 82573 disappears when PCIe ASPM L0s is enabled.
   15081  1.552   msaitoh 		 *
   15082  1.552   msaitoh 		 * The 82574 and 82583 does not support PCIe ASPM L0s with
   15083  1.552   msaitoh 		 * some chipset.  The document of 82574 and 82583 says that
   15084  1.552   msaitoh 		 * disabling L0s with some specific chipset is sufficient,
   15085  1.552   msaitoh 		 * but we follow as of the Intel em driver does.
   15086  1.552   msaitoh 		 *
   15087  1.552   msaitoh 		 * References:
   15088  1.552   msaitoh 		 * Errata 8 of the Specification Update of i82573.
   15089  1.552   msaitoh 		 * Errata 20 of the Specification Update of i82574.
   15090  1.552   msaitoh 		 * Errata 9 of the Specification Update of i82583.
   15091  1.552   msaitoh 		 */
   15092  1.552   msaitoh 		mask = PCIE_LCSR_ASPM_L1 | PCIE_LCSR_ASPM_L0S;
   15093  1.552   msaitoh 		str = "L0s and L1 are";
   15094  1.552   msaitoh 		break;
   15095  1.552   msaitoh 	default:
   15096  1.552   msaitoh 		return;
   15097  1.552   msaitoh 	}
   15098  1.552   msaitoh 
   15099  1.552   msaitoh 	reg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   15100  1.552   msaitoh 	    sc->sc_pcixe_capoff + PCIE_LCSR);
   15101  1.552   msaitoh 	reg &= ~mask;
   15102  1.552   msaitoh 	pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   15103  1.552   msaitoh 	    sc->sc_pcixe_capoff + PCIE_LCSR, reg);
   15104  1.552   msaitoh 
   15105  1.552   msaitoh 	/* Print only in wm_attach() */
   15106  1.552   msaitoh 	if ((sc->sc_flags & WM_F_ATTACHED) == 0)
   15107  1.552   msaitoh 		aprint_verbose_dev(sc->sc_dev,
   15108  1.582   msaitoh 		    "ASPM %s disabled to workaround the errata.\n", str);
   15109  1.552   msaitoh }
   15110  1.552   msaitoh 
   15111  1.377   msaitoh /* LPLU */
   15112  1.377   msaitoh 
   15113  1.377   msaitoh static void
   15114  1.377   msaitoh wm_lplu_d0_disable(struct wm_softc *sc)
   15115  1.377   msaitoh {
   15116  1.519   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   15117  1.377   msaitoh 	uint32_t reg;
   15118  1.617   msaitoh 	uint16_t phyval;
   15119  1.377   msaitoh 
   15120  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15121  1.430   msaitoh 		device_xname(sc->sc_dev), __func__));
   15122  1.430   msaitoh 
   15123  1.519   msaitoh 	if (sc->sc_phytype == WMPHY_IFE)
   15124  1.519   msaitoh 		return;
   15125  1.377   msaitoh 
   15126  1.519   msaitoh 	switch (sc->sc_type) {
   15127  1.519   msaitoh 	case WM_T_82571:
   15128  1.519   msaitoh 	case WM_T_82572:
   15129  1.519   msaitoh 	case WM_T_82573:
   15130  1.519   msaitoh 	case WM_T_82575:
   15131  1.519   msaitoh 	case WM_T_82576:
   15132  1.617   msaitoh 		mii->mii_readreg(sc->sc_dev, 1, MII_IGPHY_POWER_MGMT, &phyval);
   15133  1.617   msaitoh 		phyval &= ~PMR_D0_LPLU;
   15134  1.617   msaitoh 		mii->mii_writereg(sc->sc_dev, 1, MII_IGPHY_POWER_MGMT, phyval);
   15135  1.519   msaitoh 		break;
   15136  1.519   msaitoh 	case WM_T_82580:
   15137  1.519   msaitoh 	case WM_T_I350:
   15138  1.519   msaitoh 	case WM_T_I210:
   15139  1.519   msaitoh 	case WM_T_I211:
   15140  1.519   msaitoh 		reg = CSR_READ(sc, WMREG_PHPM);
   15141  1.519   msaitoh 		reg &= ~PHPM_D0A_LPLU;
   15142  1.519   msaitoh 		CSR_WRITE(sc, WMREG_PHPM, reg);
   15143  1.519   msaitoh 		break;
   15144  1.519   msaitoh 	case WM_T_82574:
   15145  1.519   msaitoh 	case WM_T_82583:
   15146  1.519   msaitoh 	case WM_T_ICH8:
   15147  1.519   msaitoh 	case WM_T_ICH9:
   15148  1.519   msaitoh 	case WM_T_ICH10:
   15149  1.519   msaitoh 		reg = CSR_READ(sc, WMREG_PHY_CTRL);
   15150  1.519   msaitoh 		reg &= ~(PHY_CTRL_GBE_DIS | PHY_CTRL_D0A_LPLU);
   15151  1.519   msaitoh 		CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   15152  1.519   msaitoh 		CSR_WRITE_FLUSH(sc);
   15153  1.519   msaitoh 		break;
   15154  1.519   msaitoh 	case WM_T_PCH:
   15155  1.519   msaitoh 	case WM_T_PCH2:
   15156  1.519   msaitoh 	case WM_T_PCH_LPT:
   15157  1.519   msaitoh 	case WM_T_PCH_SPT:
   15158  1.570   msaitoh 	case WM_T_PCH_CNP:
   15159  1.617   msaitoh 		wm_gmii_hv_readreg(sc->sc_dev, 1, HV_OEM_BITS, &phyval);
   15160  1.617   msaitoh 		phyval &= ~(HV_OEM_BITS_A1KDIS | HV_OEM_BITS_LPLU);
   15161  1.519   msaitoh 		if (wm_phy_resetisblocked(sc) == false)
   15162  1.617   msaitoh 			phyval |= HV_OEM_BITS_ANEGNOW;
   15163  1.617   msaitoh 		wm_gmii_hv_writereg(sc->sc_dev, 1, HV_OEM_BITS, phyval);
   15164  1.519   msaitoh 		break;
   15165  1.519   msaitoh 	default:
   15166  1.519   msaitoh 		break;
   15167  1.519   msaitoh 	}
   15168  1.377   msaitoh }
   15169  1.377   msaitoh 
   15170  1.281   msaitoh /* EEE */
   15171  1.228   msaitoh 
   15172  1.614   msaitoh static int
   15173  1.281   msaitoh wm_set_eee_i350(struct wm_softc *sc)
   15174  1.228   msaitoh {
   15175  1.614   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   15176  1.228   msaitoh 	uint32_t ipcnfg, eeer;
   15177  1.614   msaitoh 	uint32_t ipcnfg_mask
   15178  1.614   msaitoh 	    = IPCNFG_EEE_1G_AN | IPCNFG_EEE_100M_AN | IPCNFG_10BASE_TE;
   15179  1.614   msaitoh 	uint32_t eeer_mask = EEER_TX_LPI_EN | EEER_RX_LPI_EN | EEER_LPI_FC;
   15180  1.228   msaitoh 
   15181  1.228   msaitoh 	ipcnfg = CSR_READ(sc, WMREG_IPCNFG);
   15182  1.228   msaitoh 	eeer = CSR_READ(sc, WMREG_EEER);
   15183  1.228   msaitoh 
   15184  1.614   msaitoh 	/* enable or disable per user setting */
   15185  1.614   msaitoh 	if ((ec->ec_capenable & ETHERCAP_EEE) != 0) {
   15186  1.614   msaitoh 		ipcnfg |= ipcnfg_mask;
   15187  1.614   msaitoh 		eeer |= eeer_mask;
   15188  1.614   msaitoh 	} else {
   15189  1.614   msaitoh 		ipcnfg &= ~ipcnfg_mask;
   15190  1.614   msaitoh 		eeer &= ~eeer_mask;
   15191  1.228   msaitoh 	}
   15192  1.228   msaitoh 
   15193  1.228   msaitoh 	CSR_WRITE(sc, WMREG_IPCNFG, ipcnfg);
   15194  1.228   msaitoh 	CSR_WRITE(sc, WMREG_EEER, eeer);
   15195  1.228   msaitoh 	CSR_READ(sc, WMREG_IPCNFG); /* XXX flush? */
   15196  1.228   msaitoh 	CSR_READ(sc, WMREG_EEER); /* XXX flush? */
   15197  1.614   msaitoh 
   15198  1.614   msaitoh 	return 0;
   15199  1.614   msaitoh }
   15200  1.614   msaitoh 
   15201  1.614   msaitoh static int
   15202  1.614   msaitoh wm_set_eee_pchlan(struct wm_softc *sc)
   15203  1.614   msaitoh {
   15204  1.614   msaitoh 	device_t dev = sc->sc_dev;
   15205  1.614   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   15206  1.614   msaitoh 	uint16_t lpa, pcs_status, adv_addr, adv, lpi_ctrl, data;
   15207  1.614   msaitoh 	int rv = 0;
   15208  1.614   msaitoh 
   15209  1.614   msaitoh 	switch (sc->sc_phytype) {
   15210  1.614   msaitoh 	case WMPHY_82579:
   15211  1.614   msaitoh 		lpa = I82579_EEE_LP_ABILITY;
   15212  1.614   msaitoh 		pcs_status = I82579_EEE_PCS_STATUS;
   15213  1.614   msaitoh 		adv_addr = I82579_EEE_ADVERTISEMENT;
   15214  1.614   msaitoh 		break;
   15215  1.614   msaitoh 	case WMPHY_I217:
   15216  1.614   msaitoh 		lpa = I217_EEE_LP_ABILITY;
   15217  1.614   msaitoh 		pcs_status = I217_EEE_PCS_STATUS;
   15218  1.614   msaitoh 		adv_addr = I217_EEE_ADVERTISEMENT;
   15219  1.614   msaitoh 		break;
   15220  1.614   msaitoh 	default:
   15221  1.614   msaitoh 		return 0;
   15222  1.614   msaitoh 	}
   15223  1.614   msaitoh 
   15224  1.614   msaitoh 	if (sc->phy.acquire(sc)) {
   15225  1.614   msaitoh 		device_printf(dev, "%s: failed to get semaphore\n", __func__);
   15226  1.614   msaitoh 		return 0;
   15227  1.614   msaitoh 	}
   15228  1.614   msaitoh 
   15229  1.614   msaitoh 	rv = sc->phy.readreg_locked(dev, 1, I82579_LPI_CTRL, &lpi_ctrl);
   15230  1.614   msaitoh 	if (rv != 0)
   15231  1.614   msaitoh 		goto release;
   15232  1.614   msaitoh 
   15233  1.614   msaitoh 	/* Clear bits that enable EEE in various speeds */
   15234  1.614   msaitoh 	lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE;
   15235  1.614   msaitoh 
   15236  1.614   msaitoh 	if ((ec->ec_capenable & ETHERCAP_EEE) != 0) {
   15237  1.614   msaitoh 		/* Save off link partner's EEE ability */
   15238  1.614   msaitoh 		rv = wm_read_emi_reg_locked(dev, lpa, &sc->eee_lp_ability);
   15239  1.614   msaitoh 		if (rv != 0)
   15240  1.614   msaitoh 			goto release;
   15241  1.614   msaitoh 
   15242  1.614   msaitoh 		/* Read EEE advertisement */
   15243  1.614   msaitoh 		if ((rv = wm_read_emi_reg_locked(dev, adv_addr, &adv)) != 0)
   15244  1.614   msaitoh 			goto release;
   15245  1.614   msaitoh 
   15246  1.614   msaitoh 		/*
   15247  1.614   msaitoh 		 * Enable EEE only for speeds in which the link partner is
   15248  1.614   msaitoh 		 * EEE capable and for which we advertise EEE.
   15249  1.614   msaitoh 		 */
   15250  1.614   msaitoh 		if (adv & sc->eee_lp_ability & AN_EEEADVERT_1000_T)
   15251  1.614   msaitoh 			lpi_ctrl |= I82579_LPI_CTRL_EN_1000;
   15252  1.614   msaitoh 		if (adv & sc->eee_lp_ability & AN_EEEADVERT_100_TX) {
   15253  1.614   msaitoh 			sc->phy.readreg_locked(dev, 2, MII_ANLPAR, &data);
   15254  1.614   msaitoh 			if ((data & ANLPAR_TX_FD) != 0)
   15255  1.614   msaitoh 				lpi_ctrl |= I82579_LPI_CTRL_EN_100;
   15256  1.614   msaitoh 			else {
   15257  1.614   msaitoh 				/*
   15258  1.614   msaitoh 				 * EEE is not supported in 100Half, so ignore
   15259  1.614   msaitoh 				 * partner's EEE in 100 ability if full-duplex
   15260  1.614   msaitoh 				 * is not advertised.
   15261  1.614   msaitoh 				 */
   15262  1.614   msaitoh 				sc->eee_lp_ability
   15263  1.614   msaitoh 				    &= ~AN_EEEADVERT_100_TX;
   15264  1.614   msaitoh 			}
   15265  1.614   msaitoh 		}
   15266  1.614   msaitoh 	}
   15267  1.614   msaitoh 
   15268  1.614   msaitoh 	if (sc->sc_phytype == WMPHY_82579) {
   15269  1.614   msaitoh 		rv = wm_read_emi_reg_locked(dev, I82579_LPI_PLL_SHUT, &data);
   15270  1.614   msaitoh 		if (rv != 0)
   15271  1.614   msaitoh 			goto release;
   15272  1.614   msaitoh 
   15273  1.614   msaitoh 		data &= ~I82579_LPI_PLL_SHUT_100;
   15274  1.614   msaitoh 		rv = wm_write_emi_reg_locked(dev, I82579_LPI_PLL_SHUT, data);
   15275  1.614   msaitoh 	}
   15276  1.614   msaitoh 
   15277  1.614   msaitoh 	/* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
   15278  1.614   msaitoh 	if ((rv = wm_read_emi_reg_locked(dev, pcs_status, &data)) != 0)
   15279  1.614   msaitoh 		goto release;
   15280  1.614   msaitoh 
   15281  1.616   msaitoh 	rv = sc->phy.writereg_locked(dev, 1, I82579_LPI_CTRL, lpi_ctrl);
   15282  1.614   msaitoh release:
   15283  1.614   msaitoh 	sc->phy.release(sc);
   15284  1.614   msaitoh 
   15285  1.614   msaitoh 	return rv;
   15286  1.614   msaitoh }
   15287  1.614   msaitoh 
   15288  1.614   msaitoh static int
   15289  1.614   msaitoh wm_set_eee(struct wm_softc *sc)
   15290  1.614   msaitoh {
   15291  1.614   msaitoh 	struct ethercom *ec = &sc->sc_ethercom;
   15292  1.614   msaitoh 
   15293  1.614   msaitoh 	if ((ec->ec_capabilities & ETHERCAP_EEE) == 0)
   15294  1.614   msaitoh 		return 0;
   15295  1.614   msaitoh 
   15296  1.614   msaitoh 	if (sc->sc_type == WM_T_I354) {
   15297  1.614   msaitoh 		/* I354 uses an external PHY */
   15298  1.614   msaitoh 		return 0; /* not yet */
   15299  1.614   msaitoh 	} else if ((sc->sc_type >= WM_T_I350) && (sc->sc_type <= WM_T_I211))
   15300  1.614   msaitoh 		return wm_set_eee_i350(sc);
   15301  1.614   msaitoh 	else if (sc->sc_type >= WM_T_PCH2)
   15302  1.614   msaitoh 		return wm_set_eee_pchlan(sc);
   15303  1.614   msaitoh 
   15304  1.614   msaitoh 	return 0;
   15305  1.228   msaitoh }
   15306  1.281   msaitoh 
   15307  1.281   msaitoh /*
   15308  1.281   msaitoh  * Workarounds (mainly PHY related).
   15309  1.281   msaitoh  * Basically, PHY's workarounds are in the PHY drivers.
   15310  1.281   msaitoh  */
   15311  1.281   msaitoh 
   15312  1.281   msaitoh /* Work-around for 82566 Kumeran PCS lock loss */
   15313  1.617   msaitoh static int
   15314  1.281   msaitoh wm_kmrn_lock_loss_workaround_ich8lan(struct wm_softc *sc)
   15315  1.281   msaitoh {
   15316  1.523   msaitoh 	struct mii_data *mii = &sc->sc_mii;
   15317  1.523   msaitoh 	uint32_t status = CSR_READ(sc, WMREG_STATUS);
   15318  1.617   msaitoh 	int i, reg, rv;
   15319  1.617   msaitoh 	uint16_t phyreg;
   15320  1.281   msaitoh 
   15321  1.523   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15322  1.523   msaitoh 		device_xname(sc->sc_dev), __func__));
   15323  1.281   msaitoh 
   15324  1.281   msaitoh 	/* If the link is not up, do nothing */
   15325  1.523   msaitoh 	if ((status & STATUS_LU) == 0)
   15326  1.617   msaitoh 		return 0;
   15327  1.281   msaitoh 
   15328  1.281   msaitoh 	/* Nothing to do if the link is other than 1Gbps */
   15329  1.523   msaitoh 	if (__SHIFTOUT(status, STATUS_SPEED) != STATUS_SPEED_1000)
   15330  1.617   msaitoh 		return 0;
   15331  1.281   msaitoh 
   15332  1.281   msaitoh 	for (i = 0; i < 10; i++) {
   15333  1.281   msaitoh 		/* read twice */
   15334  1.617   msaitoh 		rv = mii->mii_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG, &phyreg);
   15335  1.617   msaitoh 		if (rv != 0)
   15336  1.617   msaitoh 			return rv;
   15337  1.617   msaitoh 		rv = mii->mii_readreg(sc->sc_dev, 1, IGP3_KMRN_DIAG, &phyreg);
   15338  1.617   msaitoh 		if (rv != 0)
   15339  1.617   msaitoh 			return rv;
   15340  1.617   msaitoh 
   15341  1.617   msaitoh 		if ((phyreg & IGP3_KMRN_DIAG_PCS_LOCK_LOSS) == 0)
   15342  1.281   msaitoh 			goto out;	/* GOOD! */
   15343  1.281   msaitoh 
   15344  1.281   msaitoh 		/* Reset the PHY */
   15345  1.523   msaitoh 		wm_reset_phy(sc);
   15346  1.281   msaitoh 		delay(5*1000);
   15347  1.281   msaitoh 	}
   15348  1.281   msaitoh 
   15349  1.281   msaitoh 	/* Disable GigE link negotiation */
   15350  1.281   msaitoh 	reg = CSR_READ(sc, WMREG_PHY_CTRL);
   15351  1.281   msaitoh 	reg |= PHY_CTRL_GBE_DIS | PHY_CTRL_NOND0A_GBE_DIS;
   15352  1.281   msaitoh 	CSR_WRITE(sc, WMREG_PHY_CTRL, reg);
   15353  1.281   msaitoh 
   15354  1.281   msaitoh 	/*
   15355  1.281   msaitoh 	 * Call gig speed drop workaround on Gig disable before accessing
   15356  1.281   msaitoh 	 * any PHY registers.
   15357  1.281   msaitoh 	 */
   15358  1.281   msaitoh 	wm_gig_downshift_workaround_ich8lan(sc);
   15359  1.281   msaitoh 
   15360  1.281   msaitoh out:
   15361  1.617   msaitoh 	return 0;
   15362  1.281   msaitoh }
   15363  1.281   msaitoh 
   15364  1.601   msaitoh /*
   15365  1.601   msaitoh  *  wm_gig_downshift_workaround_ich8lan - WoL from S5 stops working
   15366  1.601   msaitoh  *  @sc: pointer to the HW structure
   15367  1.601   msaitoh  *
   15368  1.601   msaitoh  *  Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
   15369  1.601   msaitoh  *  LPLU, Gig disable, MDIC PHY reset):
   15370  1.601   msaitoh  *    1) Set Kumeran Near-end loopback
   15371  1.601   msaitoh  *    2) Clear Kumeran Near-end loopback
   15372  1.601   msaitoh  *  Should only be called for ICH8[m] devices with any 1G Phy.
   15373  1.601   msaitoh  */
   15374  1.281   msaitoh static void
   15375  1.281   msaitoh wm_gig_downshift_workaround_ich8lan(struct wm_softc *sc)
   15376  1.281   msaitoh {
   15377  1.531   msaitoh 	uint16_t kmreg;
   15378  1.281   msaitoh 
   15379  1.281   msaitoh 	/* Only for igp3 */
   15380  1.281   msaitoh 	if (sc->sc_phytype == WMPHY_IGP_3) {
   15381  1.531   msaitoh 		if (wm_kmrn_readreg(sc, KUMCTRLSTA_OFFSET_DIAG, &kmreg) != 0)
   15382  1.531   msaitoh 			return;
   15383  1.531   msaitoh 		kmreg |= KUMCTRLSTA_DIAG_NELPBK;
   15384  1.531   msaitoh 		if (wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmreg) != 0)
   15385  1.531   msaitoh 			return;
   15386  1.531   msaitoh 		kmreg &= ~KUMCTRLSTA_DIAG_NELPBK;
   15387  1.531   msaitoh 		wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_DIAG, kmreg);
   15388  1.281   msaitoh 	}
   15389  1.281   msaitoh }
   15390  1.281   msaitoh 
   15391  1.281   msaitoh /*
   15392  1.281   msaitoh  * Workaround for pch's PHYs
   15393  1.281   msaitoh  * XXX should be moved to new PHY driver?
   15394  1.281   msaitoh  */
   15395  1.617   msaitoh static int
   15396  1.608   msaitoh wm_hv_phy_workarounds_ich8lan(struct wm_softc *sc)
   15397  1.281   msaitoh {
   15398  1.621   msaitoh 	device_t dev = sc->sc_dev;
   15399  1.621   msaitoh 	uint16_t phy_data;
   15400  1.617   msaitoh 	int rv;
   15401  1.420   msaitoh 
   15402  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15403  1.621   msaitoh 		device_xname(dev), __func__));
   15404  1.420   msaitoh 	KASSERT(sc->sc_type == WM_T_PCH);
   15405  1.420   msaitoh 
   15406  1.281   msaitoh 	if (sc->sc_phytype == WMPHY_82577)
   15407  1.617   msaitoh 		if ((rv = wm_set_mdio_slow_mode_hv(sc)) != 0)
   15408  1.617   msaitoh 			return rv;
   15409  1.281   msaitoh 
   15410  1.601   msaitoh 	/* XXX (PCH rev.2) && (82577 && (phy rev 2 or 3)) */
   15411  1.281   msaitoh 
   15412  1.281   msaitoh 	/* (82577 && (phy rev 1 or 2)) || (82578 & phy rev 1)*/
   15413  1.281   msaitoh 
   15414  1.281   msaitoh 	/* 82578 */
   15415  1.281   msaitoh 	if (sc->sc_phytype == WMPHY_82578) {
   15416  1.430   msaitoh 		struct mii_softc *child;
   15417  1.430   msaitoh 
   15418  1.430   msaitoh 		/*
   15419  1.430   msaitoh 		 * Return registers to default by doing a soft reset then
   15420  1.430   msaitoh 		 * writing 0x3140 to the control register
   15421  1.430   msaitoh 		 * 0x3140 == BMCR_SPEED0 | BMCR_AUTOEN | BMCR_FDX | BMCR_SPEED1
   15422  1.430   msaitoh 		 */
   15423  1.430   msaitoh 		child = LIST_FIRST(&sc->sc_mii.mii_phys);
   15424  1.430   msaitoh 		if ((child != NULL) && (child->mii_mpd_rev < 2)) {
   15425  1.430   msaitoh 			PHY_RESET(child);
   15426  1.621   msaitoh 			rv = sc->sc_mii.mii_writereg(dev, 2, MII_BMCR,
   15427  1.430   msaitoh 			    0x3140);
   15428  1.617   msaitoh 			if (rv != 0)
   15429  1.617   msaitoh 				return rv;
   15430  1.281   msaitoh 		}
   15431  1.281   msaitoh 	}
   15432  1.281   msaitoh 
   15433  1.281   msaitoh 	/* Select page 0 */
   15434  1.617   msaitoh 	if ((rv = sc->phy.acquire(sc)) != 0)
   15435  1.617   msaitoh 		return rv;
   15436  1.621   msaitoh 	rv = wm_gmii_mdic_writereg(dev, 1, MII_IGPHY_PAGE_SELECT, 0);
   15437  1.424   msaitoh 	sc->phy.release(sc);
   15438  1.617   msaitoh 	if (rv != 0)
   15439  1.617   msaitoh 		return rv;
   15440  1.281   msaitoh 
   15441  1.281   msaitoh 	/*
   15442  1.281   msaitoh 	 * Configure the K1 Si workaround during phy reset assuming there is
   15443  1.281   msaitoh 	 * link so that it disables K1 if link is in 1Gbps.
   15444  1.281   msaitoh 	 */
   15445  1.617   msaitoh 	if ((rv = wm_k1_gig_workaround_hv(sc, 1)) != 0)
   15446  1.617   msaitoh 		return rv;
   15447  1.617   msaitoh 
   15448  1.621   msaitoh 	/* Workaround for link disconnects on a busy hub in half duplex */
   15449  1.621   msaitoh 	rv = sc->phy.acquire(sc);
   15450  1.621   msaitoh 	if (rv)
   15451  1.621   msaitoh 		return rv;
   15452  1.621   msaitoh 	rv = sc->phy.readreg_locked(dev, 2, BM_PORT_GEN_CFG, &phy_data);
   15453  1.621   msaitoh 	if (rv)
   15454  1.621   msaitoh 		goto release;
   15455  1.621   msaitoh 	rv = sc->phy.writereg_locked(dev, 2, BM_PORT_GEN_CFG,
   15456  1.621   msaitoh 	    phy_data & 0x00ff);
   15457  1.621   msaitoh 	if (rv)
   15458  1.621   msaitoh 		goto release;
   15459  1.621   msaitoh 
   15460  1.621   msaitoh 	/* set MSE higher to enable link to stay up when noise is high */
   15461  1.621   msaitoh 	rv = wm_write_emi_reg_locked(dev, I82577_MSE_THRESHOLD, 0x0034);
   15462  1.621   msaitoh release:
   15463  1.621   msaitoh 	sc->phy.release(sc);
   15464  1.621   msaitoh 
   15465  1.617   msaitoh 	return rv;
   15466  1.621   msaitoh 
   15467  1.621   msaitoh 
   15468  1.281   msaitoh }
   15469  1.281   msaitoh 
   15470  1.601   msaitoh /*
   15471  1.610   msaitoh  *  wm_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
   15472  1.610   msaitoh  *  @sc:   pointer to the HW structure
   15473  1.610   msaitoh  */
   15474  1.610   msaitoh static void
   15475  1.610   msaitoh wm_copy_rx_addrs_to_phy_ich8lan(struct wm_softc *sc)
   15476  1.610   msaitoh {
   15477  1.610   msaitoh 	device_t dev = sc->sc_dev;
   15478  1.610   msaitoh 	uint32_t mac_reg;
   15479  1.610   msaitoh 	uint16_t i, wuce;
   15480  1.610   msaitoh 	int count;
   15481  1.610   msaitoh 
   15482  1.610   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15483  1.610   msaitoh 		device_xname(sc->sc_dev), __func__));
   15484  1.610   msaitoh 
   15485  1.610   msaitoh 	if (sc->phy.acquire(sc) != 0)
   15486  1.610   msaitoh 		return;
   15487  1.610   msaitoh 	if (wm_enable_phy_wakeup_reg_access_bm(dev, &wuce) != 0)
   15488  1.610   msaitoh 		goto release;
   15489  1.610   msaitoh 
   15490  1.610   msaitoh 	/* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */
   15491  1.610   msaitoh 	count = wm_rar_count(sc);
   15492  1.610   msaitoh 	for (i = 0; i < count; i++) {
   15493  1.610   msaitoh 		uint16_t lo, hi;
   15494  1.610   msaitoh 		mac_reg = CSR_READ(sc, WMREG_CORDOVA_RAL(i));
   15495  1.610   msaitoh 		lo = (uint16_t)(mac_reg & 0xffff);
   15496  1.610   msaitoh 		hi = (uint16_t)((mac_reg >> 16) & 0xffff);
   15497  1.610   msaitoh 		wm_access_phy_wakeup_reg_bm(dev, BM_RAR_L(i), &lo, 0, true);
   15498  1.610   msaitoh 		wm_access_phy_wakeup_reg_bm(dev, BM_RAR_M(i), &hi, 0, true);
   15499  1.610   msaitoh 
   15500  1.610   msaitoh 		mac_reg = CSR_READ(sc, WMREG_CORDOVA_RAH(i));
   15501  1.610   msaitoh 		lo = (uint16_t)(mac_reg & 0xffff);
   15502  1.610   msaitoh 		hi = (uint16_t)((mac_reg & RAL_AV) >> 16);
   15503  1.610   msaitoh 		wm_access_phy_wakeup_reg_bm(dev, BM_RAR_H(i), &lo, 0, true);
   15504  1.610   msaitoh 		wm_access_phy_wakeup_reg_bm(dev, BM_RAR_CTRL(i), &hi, 0, true);
   15505  1.610   msaitoh 	}
   15506  1.610   msaitoh 
   15507  1.610   msaitoh 	wm_disable_phy_wakeup_reg_access_bm(dev, &wuce);
   15508  1.610   msaitoh 
   15509  1.610   msaitoh release:
   15510  1.610   msaitoh 	sc->phy.release(sc);
   15511  1.610   msaitoh }
   15512  1.610   msaitoh 
   15513  1.610   msaitoh /*
   15514  1.601   msaitoh  *  wm_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
   15515  1.601   msaitoh  *  done after every PHY reset.
   15516  1.601   msaitoh  */
   15517  1.617   msaitoh static int
   15518  1.608   msaitoh wm_lv_phy_workarounds_ich8lan(struct wm_softc *sc)
   15519  1.281   msaitoh {
   15520  1.621   msaitoh 	device_t dev = sc->sc_dev;
   15521  1.617   msaitoh 	int rv;
   15522  1.281   msaitoh 
   15523  1.430   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15524  1.621   msaitoh 		device_xname(dev), __func__));
   15525  1.420   msaitoh 	KASSERT(sc->sc_type == WM_T_PCH2);
   15526  1.420   msaitoh 
   15527  1.601   msaitoh 	/* Set MDIO slow mode before any other MDIO access */
   15528  1.617   msaitoh 	rv = wm_set_mdio_slow_mode_hv(sc);
   15529  1.621   msaitoh 	if (rv != 0)
   15530  1.621   msaitoh 		return rv;
   15531  1.601   msaitoh 
   15532  1.621   msaitoh 	rv = sc->phy.acquire(sc);
   15533  1.621   msaitoh 	if (rv != 0)
   15534  1.621   msaitoh 		return rv;
   15535  1.621   msaitoh 	/* set MSE higher to enable link to stay up when noise is high */
   15536  1.621   msaitoh 	rv = wm_write_emi_reg_locked(dev, I82579_MSE_THRESHOLD, 0x0034);
   15537  1.621   msaitoh 	if (rv != 0)
   15538  1.621   msaitoh 		goto release;
   15539  1.621   msaitoh 	/* drop link after 5 times MSE threshold was reached */
   15540  1.621   msaitoh 	rv = wm_write_emi_reg_locked(dev, I82579_MSE_LINK_DOWN, 0x0005);
   15541  1.621   msaitoh release:
   15542  1.621   msaitoh 	sc->phy.release(sc);
   15543  1.617   msaitoh 
   15544  1.617   msaitoh 	return rv;
   15545  1.281   msaitoh }
   15546  1.281   msaitoh 
   15547  1.591   msaitoh /**
   15548  1.608   msaitoh  *  wm_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP
   15549  1.591   msaitoh  *  @link: link up bool flag
   15550  1.591   msaitoh  *
   15551  1.591   msaitoh  *  When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications
   15552  1.591   msaitoh  *  preventing further DMA write requests.  Workaround the issue by disabling
   15553  1.591   msaitoh  *  the de-assertion of the clock request when in 1Gpbs mode.
   15554  1.591   msaitoh  *  Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link
   15555  1.591   msaitoh  *  speeds in order to avoid Tx hangs.
   15556  1.591   msaitoh  **/
   15557  1.591   msaitoh static int
   15558  1.591   msaitoh wm_k1_workaround_lpt_lp(struct wm_softc *sc, bool link)
   15559  1.591   msaitoh {
   15560  1.591   msaitoh 	uint32_t fextnvm6 = CSR_READ(sc, WMREG_FEXTNVM6);
   15561  1.591   msaitoh 	uint32_t status = CSR_READ(sc, WMREG_STATUS);
   15562  1.591   msaitoh 	uint32_t speed = __SHIFTOUT(status, STATUS_SPEED);
   15563  1.591   msaitoh 	uint16_t phyreg;
   15564  1.591   msaitoh 
   15565  1.591   msaitoh 	if (link && (speed == STATUS_SPEED_1000)) {
   15566  1.591   msaitoh 		sc->phy.acquire(sc);
   15567  1.596  christos 		int rv = wm_kmrn_readreg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG,
   15568  1.591   msaitoh 		    &phyreg);
   15569  1.591   msaitoh 		if (rv != 0)
   15570  1.591   msaitoh 			goto release;
   15571  1.591   msaitoh 		rv = wm_kmrn_writereg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG,
   15572  1.591   msaitoh 		    phyreg & ~KUMCTRLSTA_K1_ENABLE);
   15573  1.591   msaitoh 		if (rv != 0)
   15574  1.591   msaitoh 			goto release;
   15575  1.591   msaitoh 		delay(20);
   15576  1.591   msaitoh 		CSR_WRITE(sc, WMREG_FEXTNVM6, fextnvm6 | FEXTNVM6_REQ_PLL_CLK);
   15577  1.591   msaitoh 
   15578  1.591   msaitoh 		rv = wm_kmrn_readreg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG,
   15579  1.591   msaitoh 		    &phyreg);
   15580  1.591   msaitoh release:
   15581  1.591   msaitoh 		sc->phy.release(sc);
   15582  1.596  christos 		return rv;
   15583  1.596  christos 	}
   15584  1.591   msaitoh 
   15585  1.596  christos 	fextnvm6 &= ~FEXTNVM6_REQ_PLL_CLK;
   15586  1.591   msaitoh 
   15587  1.596  christos 	struct mii_softc *child = LIST_FIRST(&sc->sc_mii.mii_phys);
   15588  1.596  christos 	if (((child != NULL) && (child->mii_mpd_rev > 5))
   15589  1.596  christos 	    || !link
   15590  1.596  christos 	    || ((speed == STATUS_SPEED_100) && (status & STATUS_FD)))
   15591  1.596  christos 		goto update_fextnvm6;
   15592  1.591   msaitoh 
   15593  1.617   msaitoh 	wm_gmii_hv_readreg(sc->sc_dev, 2, I217_INBAND_CTRL, &phyreg);
   15594  1.591   msaitoh 
   15595  1.596  christos 	/* Clear link status transmit timeout */
   15596  1.596  christos 	phyreg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK;
   15597  1.596  christos 	if (speed == STATUS_SPEED_100) {
   15598  1.596  christos 		/* Set inband Tx timeout to 5x10us for 100Half */
   15599  1.596  christos 		phyreg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
   15600  1.591   msaitoh 
   15601  1.596  christos 		/* Do not extend the K1 entry latency for 100Half */
   15602  1.596  christos 		fextnvm6 &= ~FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
   15603  1.596  christos 	} else {
   15604  1.596  christos 		/* Set inband Tx timeout to 50x10us for 10Full/Half */
   15605  1.596  christos 		phyreg |= 50 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
   15606  1.591   msaitoh 
   15607  1.596  christos 		/* Extend the K1 entry latency for 10 Mbps */
   15608  1.596  christos 		fextnvm6 |= FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
   15609  1.591   msaitoh 	}
   15610  1.591   msaitoh 
   15611  1.596  christos 	wm_gmii_hv_writereg(sc->sc_dev, 2, I217_INBAND_CTRL, phyreg);
   15612  1.596  christos 
   15613  1.596  christos update_fextnvm6:
   15614  1.596  christos 	CSR_WRITE(sc, WMREG_FEXTNVM6, fextnvm6);
   15615  1.596  christos 	return 0;
   15616  1.591   msaitoh }
   15617  1.591   msaitoh 
   15618  1.601   msaitoh /*
   15619  1.601   msaitoh  *  wm_k1_gig_workaround_hv - K1 Si workaround
   15620  1.601   msaitoh  *  @sc:   pointer to the HW structure
   15621  1.601   msaitoh  *  @link: link up bool flag
   15622  1.601   msaitoh  *
   15623  1.601   msaitoh  *  If K1 is enabled for 1Gbps, the MAC might stall when transitioning
   15624  1.601   msaitoh  *  from a lower speed.  This workaround disables K1 whenever link is at 1Gig
   15625  1.601   msaitoh  *  If link is down, the function will restore the default K1 setting located
   15626  1.601   msaitoh  *  in the NVM.
   15627  1.601   msaitoh  */
   15628  1.424   msaitoh static int
   15629  1.281   msaitoh wm_k1_gig_workaround_hv(struct wm_softc *sc, int link)
   15630  1.281   msaitoh {
   15631  1.281   msaitoh 	int k1_enable = sc->sc_nvm_k1_enabled;
   15632  1.281   msaitoh 
   15633  1.420   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15634  1.420   msaitoh 		device_xname(sc->sc_dev), __func__));
   15635  1.420   msaitoh 
   15636  1.424   msaitoh 	if (sc->phy.acquire(sc) != 0)
   15637  1.424   msaitoh 		return -1;
   15638  1.281   msaitoh 
   15639  1.281   msaitoh 	if (link) {
   15640  1.281   msaitoh 		k1_enable = 0;
   15641  1.281   msaitoh 
   15642  1.281   msaitoh 		/* Link stall fix for link up */
   15643  1.573   msaitoh 		wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG,
   15644  1.573   msaitoh 		    0x0100);
   15645  1.281   msaitoh 	} else {
   15646  1.281   msaitoh 		/* Link stall fix for link down */
   15647  1.573   msaitoh 		wm_gmii_hv_writereg_locked(sc->sc_dev, 1, IGP3_KMRN_DIAG,
   15648  1.573   msaitoh 		    0x4100);
   15649  1.281   msaitoh 	}
   15650  1.281   msaitoh 
   15651  1.281   msaitoh 	wm_configure_k1_ich8lan(sc, k1_enable);
   15652  1.424   msaitoh 	sc->phy.release(sc);
   15653  1.281   msaitoh 
   15654  1.424   msaitoh 	return 0;
   15655  1.281   msaitoh }
   15656  1.281   msaitoh 
   15657  1.601   msaitoh /*
   15658  1.602   msaitoh  *  wm_k1_workaround_lv - K1 Si workaround
   15659  1.601   msaitoh  *  @sc:   pointer to the HW structure
   15660  1.601   msaitoh  *
   15661  1.601   msaitoh  *  Workaround to set the K1 beacon duration for 82579 parts in 10Mbps
   15662  1.601   msaitoh  *  Disable K1 for 1000 and 100 speeds
   15663  1.601   msaitoh  */
   15664  1.601   msaitoh static int
   15665  1.601   msaitoh wm_k1_workaround_lv(struct wm_softc *sc)
   15666  1.601   msaitoh {
   15667  1.601   msaitoh 	uint32_t reg;
   15668  1.617   msaitoh 	uint16_t phyreg;
   15669  1.617   msaitoh 	int rv;
   15670  1.601   msaitoh 
   15671  1.601   msaitoh 	if (sc->sc_type != WM_T_PCH2)
   15672  1.601   msaitoh 		return 0;
   15673  1.601   msaitoh 
   15674  1.601   msaitoh 	/* Set K1 beacon duration based on 10Mbps speed */
   15675  1.617   msaitoh 	rv = wm_gmii_hv_readreg(sc->sc_dev, 2, HV_M_STATUS, &phyreg);
   15676  1.617   msaitoh 	if (rv != 0)
   15677  1.617   msaitoh 		return rv;
   15678  1.601   msaitoh 
   15679  1.601   msaitoh 	if ((phyreg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
   15680  1.601   msaitoh 	    == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
   15681  1.601   msaitoh 		if (phyreg &
   15682  1.601   msaitoh 		    (HV_M_STATUS_SPEED_1000 | HV_M_STATUS_SPEED_100)) {
   15683  1.601   msaitoh 			/* LV 1G/100 Packet drop issue wa  */
   15684  1.617   msaitoh 			rv = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_PM_CTRL,
   15685  1.617   msaitoh 			    &phyreg);
   15686  1.617   msaitoh 			if (rv != 0)
   15687  1.617   msaitoh 				return rv;
   15688  1.601   msaitoh 			phyreg &= ~HV_PM_CTRL_K1_ENA;
   15689  1.617   msaitoh 			rv = wm_gmii_hv_writereg(sc->sc_dev, 1, HV_PM_CTRL,
   15690  1.617   msaitoh 			    phyreg);
   15691  1.617   msaitoh 			if (rv != 0)
   15692  1.617   msaitoh 				return rv;
   15693  1.601   msaitoh 		} else {
   15694  1.601   msaitoh 			/* For 10Mbps */
   15695  1.601   msaitoh 			reg = CSR_READ(sc, WMREG_FEXTNVM4);
   15696  1.601   msaitoh 			reg &= ~FEXTNVM4_BEACON_DURATION;
   15697  1.601   msaitoh 			reg |= FEXTNVM4_BEACON_DURATION_16US;
   15698  1.601   msaitoh 			CSR_WRITE(sc, WMREG_FEXTNVM4, reg);
   15699  1.601   msaitoh 		}
   15700  1.601   msaitoh 	}
   15701  1.601   msaitoh 
   15702  1.601   msaitoh 	return 0;
   15703  1.601   msaitoh }
   15704  1.601   msaitoh 
   15705  1.601   msaitoh /*
   15706  1.601   msaitoh  *  wm_link_stall_workaround_hv - Si workaround
   15707  1.601   msaitoh  *  @sc: pointer to the HW structure
   15708  1.601   msaitoh  *
   15709  1.601   msaitoh  *  This function works around a Si bug where the link partner can get
   15710  1.601   msaitoh  *  a link up indication before the PHY does. If small packets are sent
   15711  1.601   msaitoh  *  by the link partner they can be placed in the packet buffer without
   15712  1.601   msaitoh  *  being properly accounted for by the PHY and will stall preventing
   15713  1.601   msaitoh  *  further packets from being received.  The workaround is to clear the
   15714  1.601   msaitoh  *  packet buffer after the PHY detects link up.
   15715  1.601   msaitoh  */
   15716  1.601   msaitoh static int
   15717  1.601   msaitoh wm_link_stall_workaround_hv(struct wm_softc *sc)
   15718  1.601   msaitoh {
   15719  1.617   msaitoh 	uint16_t phyreg;
   15720  1.601   msaitoh 
   15721  1.601   msaitoh 	if (sc->sc_phytype != WMPHY_82578)
   15722  1.601   msaitoh 		return 0;
   15723  1.601   msaitoh 
   15724  1.601   msaitoh 	/* Do not apply workaround if in PHY loopback bit 14 set */
   15725  1.617   msaitoh 	wm_gmii_hv_readreg(sc->sc_dev, 2, MII_BMCR, &phyreg);
   15726  1.601   msaitoh 	if ((phyreg & BMCR_LOOP) != 0)
   15727  1.601   msaitoh 		return 0;
   15728  1.601   msaitoh 
   15729  1.601   msaitoh 	/* check if link is up and at 1Gbps */
   15730  1.617   msaitoh 	wm_gmii_hv_readreg(sc->sc_dev, 2, BM_CS_STATUS, &phyreg);
   15731  1.601   msaitoh 	phyreg &= BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED
   15732  1.601   msaitoh 	    | BM_CS_STATUS_SPEED_MASK;
   15733  1.601   msaitoh 	if (phyreg != (BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED
   15734  1.601   msaitoh 		| BM_CS_STATUS_SPEED_1000))
   15735  1.601   msaitoh 		return 0;
   15736  1.601   msaitoh 
   15737  1.601   msaitoh 	delay(200 * 1000);	/* XXX too big */
   15738  1.601   msaitoh 
   15739  1.601   msaitoh 	/* flush the packets in the fifo buffer */
   15740  1.601   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_MUX_DATA_CTRL,
   15741  1.601   msaitoh 	    HV_MUX_DATA_CTRL_GEN_TO_MAC | HV_MUX_DATA_CTRL_FORCE_SPEED);
   15742  1.601   msaitoh 	wm_gmii_hv_writereg(sc->sc_dev, 1, HV_MUX_DATA_CTRL,
   15743  1.601   msaitoh 	    HV_MUX_DATA_CTRL_GEN_TO_MAC);
   15744  1.601   msaitoh 
   15745  1.601   msaitoh 	return 0;
   15746  1.601   msaitoh }
   15747  1.601   msaitoh 
   15748  1.617   msaitoh static int
   15749  1.281   msaitoh wm_set_mdio_slow_mode_hv(struct wm_softc *sc)
   15750  1.281   msaitoh {
   15751  1.617   msaitoh 	int rv;
   15752  1.617   msaitoh 	uint16_t reg;
   15753  1.617   msaitoh 
   15754  1.617   msaitoh 	rv = wm_gmii_hv_readreg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL, &reg);
   15755  1.617   msaitoh 	if (rv != 0)
   15756  1.617   msaitoh 		return rv;
   15757  1.281   msaitoh 
   15758  1.617   msaitoh 	return  wm_gmii_hv_writereg(sc->sc_dev, 1, HV_KMRN_MODE_CTRL,
   15759  1.281   msaitoh 	    reg | HV_KMRN_MDIO_SLOW);
   15760  1.281   msaitoh }
   15761  1.281   msaitoh 
   15762  1.601   msaitoh /*
   15763  1.601   msaitoh  *  wm_configure_k1_ich8lan - Configure K1 power state
   15764  1.601   msaitoh  *  @sc: pointer to the HW structure
   15765  1.601   msaitoh  *  @enable: K1 state to configure
   15766  1.601   msaitoh  *
   15767  1.601   msaitoh  *  Configure the K1 power state based on the provided parameter.
   15768  1.601   msaitoh  *  Assumes semaphore already acquired.
   15769  1.601   msaitoh  */
   15770  1.281   msaitoh static void
   15771  1.281   msaitoh wm_configure_k1_ich8lan(struct wm_softc *sc, int k1_enable)
   15772  1.281   msaitoh {
   15773  1.281   msaitoh 	uint32_t ctrl, ctrl_ext, tmp;
   15774  1.531   msaitoh 	uint16_t kmreg;
   15775  1.531   msaitoh 	int rv;
   15776  1.281   msaitoh 
   15777  1.597   msaitoh 	KASSERT(CSR_READ(sc, WMREG_EXTCNFCTR) & EXTCNFCTR_MDIO_SW_OWNERSHIP);
   15778  1.597   msaitoh 
   15779  1.531   msaitoh 	rv = wm_kmrn_readreg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, &kmreg);
   15780  1.531   msaitoh 	if (rv != 0)
   15781  1.531   msaitoh 		return;
   15782  1.281   msaitoh 
   15783  1.281   msaitoh 	if (k1_enable)
   15784  1.531   msaitoh 		kmreg |= KUMCTRLSTA_K1_ENABLE;
   15785  1.281   msaitoh 	else
   15786  1.531   msaitoh 		kmreg &= ~KUMCTRLSTA_K1_ENABLE;
   15787  1.281   msaitoh 
   15788  1.531   msaitoh 	rv = wm_kmrn_writereg_locked(sc, KUMCTRLSTA_OFFSET_K1_CONFIG, kmreg);
   15789  1.531   msaitoh 	if (rv != 0)
   15790  1.531   msaitoh 		return;
   15791  1.281   msaitoh 
   15792  1.281   msaitoh 	delay(20);
   15793  1.281   msaitoh 
   15794  1.281   msaitoh 	ctrl = CSR_READ(sc, WMREG_CTRL);
   15795  1.281   msaitoh 	ctrl_ext = CSR_READ(sc, WMREG_CTRL_EXT);
   15796  1.281   msaitoh 
   15797  1.281   msaitoh 	tmp = ctrl & ~(CTRL_SPEED_1000 | CTRL_SPEED_100);
   15798  1.281   msaitoh 	tmp |= CTRL_FRCSPD;
   15799  1.281   msaitoh 
   15800  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, tmp);
   15801  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext | CTRL_EXT_SPD_BYPS);
   15802  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   15803  1.281   msaitoh 	delay(20);
   15804  1.281   msaitoh 
   15805  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, ctrl);
   15806  1.281   msaitoh 	CSR_WRITE(sc, WMREG_CTRL_EXT, ctrl_ext);
   15807  1.281   msaitoh 	CSR_WRITE_FLUSH(sc);
   15808  1.281   msaitoh 	delay(20);
   15809  1.531   msaitoh 
   15810  1.531   msaitoh 	return;
   15811  1.281   msaitoh }
   15812  1.281   msaitoh 
   15813  1.281   msaitoh /* special case - for 82575 - need to do manual init ... */
   15814  1.281   msaitoh static void
   15815  1.281   msaitoh wm_reset_init_script_82575(struct wm_softc *sc)
   15816  1.281   msaitoh {
   15817  1.281   msaitoh 	/*
   15818  1.281   msaitoh 	 * remark: this is untested code - we have no board without EEPROM
   15819  1.312   msaitoh 	 *  same setup as mentioned int the FreeBSD driver for the i82575
   15820  1.281   msaitoh 	 */
   15821  1.281   msaitoh 
   15822  1.281   msaitoh 	/* SerDes configuration via SERDESCTRL */
   15823  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x00, 0x0c);
   15824  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x01, 0x78);
   15825  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x1b, 0x23);
   15826  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCTL, 0x23, 0x15);
   15827  1.281   msaitoh 
   15828  1.281   msaitoh 	/* CCM configuration via CCMCTL register */
   15829  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x14, 0x00);
   15830  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_CCMCTL, 0x10, 0x00);
   15831  1.281   msaitoh 
   15832  1.281   msaitoh 	/* PCIe lanes configuration */
   15833  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x00, 0xec);
   15834  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x61, 0xdf);
   15835  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x34, 0x05);
   15836  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_GIOCTL, 0x2f, 0x81);
   15837  1.281   msaitoh 
   15838  1.281   msaitoh 	/* PCIe PLL Configuration */
   15839  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x02, 0x47);
   15840  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x14, 0x00);
   15841  1.281   msaitoh 	wm_82575_write_8bit_ctlr_reg(sc, WMREG_SCCTL, 0x10, 0x00);
   15842  1.281   msaitoh }
   15843  1.325   msaitoh 
   15844  1.325   msaitoh static void
   15845  1.325   msaitoh wm_reset_mdicnfg_82580(struct wm_softc *sc)
   15846  1.325   msaitoh {
   15847  1.325   msaitoh 	uint32_t reg;
   15848  1.325   msaitoh 	uint16_t nvmword;
   15849  1.325   msaitoh 	int rv;
   15850  1.325   msaitoh 
   15851  1.566   msaitoh 	if (sc->sc_type != WM_T_82580)
   15852  1.566   msaitoh 		return;
   15853  1.325   msaitoh 	if ((sc->sc_flags & WM_F_SGMII) == 0)
   15854  1.325   msaitoh 		return;
   15855  1.325   msaitoh 
   15856  1.325   msaitoh 	rv = wm_nvm_read(sc, NVM_OFF_LAN_FUNC_82580(sc->sc_funcid)
   15857  1.325   msaitoh 	    + NVM_OFF_CFG3_PORTA, 1, &nvmword);
   15858  1.325   msaitoh 	if (rv != 0) {
   15859  1.325   msaitoh 		aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
   15860  1.325   msaitoh 		    __func__);
   15861  1.325   msaitoh 		return;
   15862  1.325   msaitoh 	}
   15863  1.325   msaitoh 
   15864  1.325   msaitoh 	reg = CSR_READ(sc, WMREG_MDICNFG);
   15865  1.325   msaitoh 	if (nvmword & NVM_CFG3_PORTA_EXT_MDIO)
   15866  1.325   msaitoh 		reg |= MDICNFG_DEST;
   15867  1.325   msaitoh 	if (nvmword & NVM_CFG3_PORTA_COM_MDIO)
   15868  1.325   msaitoh 		reg |= MDICNFG_COM_MDIO;
   15869  1.325   msaitoh 	CSR_WRITE(sc, WMREG_MDICNFG, reg);
   15870  1.325   msaitoh }
   15871  1.329   msaitoh 
   15872  1.447   msaitoh #define MII_INVALIDID(x)	(((x) == 0x0000) || ((x) == 0xffff))
   15873  1.447   msaitoh 
   15874  1.447   msaitoh static bool
   15875  1.447   msaitoh wm_phy_is_accessible_pchlan(struct wm_softc *sc)
   15876  1.447   msaitoh {
   15877  1.447   msaitoh 	uint32_t reg;
   15878  1.447   msaitoh 	uint16_t id1, id2;
   15879  1.597   msaitoh 	int i, rv;
   15880  1.447   msaitoh 
   15881  1.447   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15882  1.447   msaitoh 		device_xname(sc->sc_dev), __func__));
   15883  1.597   msaitoh 	KASSERT(CSR_READ(sc, WMREG_EXTCNFCTR) & EXTCNFCTR_MDIO_SW_OWNERSHIP);
   15884  1.597   msaitoh 
   15885  1.447   msaitoh 	id1 = id2 = 0xffff;
   15886  1.447   msaitoh 	for (i = 0; i < 2; i++) {
   15887  1.597   msaitoh 		rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, MII_PHYIDR1,
   15888  1.597   msaitoh 		    &id1);
   15889  1.597   msaitoh 		if ((rv != 0) || MII_INVALIDID(id1))
   15890  1.447   msaitoh 			continue;
   15891  1.597   msaitoh 		rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2, MII_PHYIDR2,
   15892  1.597   msaitoh 		    &id2);
   15893  1.597   msaitoh 		if ((rv != 0) || MII_INVALIDID(id2))
   15894  1.447   msaitoh 			continue;
   15895  1.447   msaitoh 		break;
   15896  1.447   msaitoh 	}
   15897  1.617   msaitoh 	if ((rv == 0) && !MII_INVALIDID(id1) && !MII_INVALIDID(id2))
   15898  1.447   msaitoh 		goto out;
   15899  1.447   msaitoh 
   15900  1.597   msaitoh 	/*
   15901  1.597   msaitoh 	 * In case the PHY needs to be in mdio slow mode,
   15902  1.597   msaitoh 	 * set slow mode and try to get the PHY id again.
   15903  1.597   msaitoh 	 */
   15904  1.617   msaitoh 	rv = 0;
   15905  1.447   msaitoh 	if (sc->sc_type < WM_T_PCH_LPT) {
   15906  1.447   msaitoh 		sc->phy.release(sc);
   15907  1.447   msaitoh 		wm_set_mdio_slow_mode_hv(sc);
   15908  1.617   msaitoh 		rv = wm_gmii_hv_readreg(sc->sc_dev, 2, MII_PHYIDR1, &id1);
   15909  1.617   msaitoh 		rv |= wm_gmii_hv_readreg(sc->sc_dev, 2, MII_PHYIDR2, &id2);
   15910  1.447   msaitoh 		sc->phy.acquire(sc);
   15911  1.447   msaitoh 	}
   15912  1.617   msaitoh 	if ((rv != 0) || MII_INVALIDID(id1) || MII_INVALIDID(id2)) {
   15913  1.447   msaitoh 		printf("XXX return with false\n");
   15914  1.447   msaitoh 		return false;
   15915  1.447   msaitoh 	}
   15916  1.447   msaitoh out:
   15917  1.570   msaitoh 	if (sc->sc_type >= WM_T_PCH_LPT) {
   15918  1.447   msaitoh 		/* Only unforce SMBus if ME is not active */
   15919  1.447   msaitoh 		if ((CSR_READ(sc, WMREG_FWSM) & FWSM_FW_VALID) == 0) {
   15920  1.597   msaitoh 			uint16_t phyreg;
   15921  1.597   msaitoh 
   15922  1.447   msaitoh 			/* Unforce SMBus mode in PHY */
   15923  1.597   msaitoh 			rv = wm_gmii_hv_readreg_locked(sc->sc_dev, 2,
   15924  1.597   msaitoh 			    CV_SMB_CTRL, &phyreg);
   15925  1.597   msaitoh 			phyreg &= ~CV_SMB_CTRL_FORCE_SMBUS;
   15926  1.447   msaitoh 			wm_gmii_hv_writereg_locked(sc->sc_dev, 2,
   15927  1.597   msaitoh 			    CV_SMB_CTRL, phyreg);
   15928  1.447   msaitoh 
   15929  1.447   msaitoh 			/* Unforce SMBus mode in MAC */
   15930  1.447   msaitoh 			reg = CSR_READ(sc, WMREG_CTRL_EXT);
   15931  1.447   msaitoh 			reg &= ~CTRL_EXT_FORCE_SMBUS;
   15932  1.447   msaitoh 			CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   15933  1.447   msaitoh 		}
   15934  1.447   msaitoh 	}
   15935  1.447   msaitoh 	return true;
   15936  1.447   msaitoh }
   15937  1.447   msaitoh 
   15938  1.447   msaitoh static void
   15939  1.447   msaitoh wm_toggle_lanphypc_pch_lpt(struct wm_softc *sc)
   15940  1.447   msaitoh {
   15941  1.447   msaitoh 	uint32_t reg;
   15942  1.447   msaitoh 	int i;
   15943  1.447   msaitoh 
   15944  1.447   msaitoh 	/* Set PHY Config Counter to 50msec */
   15945  1.447   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM3);
   15946  1.447   msaitoh 	reg &= ~FEXTNVM3_PHY_CFG_COUNTER_MASK;
   15947  1.447   msaitoh 	reg |= FEXTNVM3_PHY_CFG_COUNTER_50MS;
   15948  1.447   msaitoh 	CSR_WRITE(sc, WMREG_FEXTNVM3, reg);
   15949  1.447   msaitoh 
   15950  1.447   msaitoh 	/* Toggle LANPHYPC */
   15951  1.447   msaitoh 	reg = CSR_READ(sc, WMREG_CTRL);
   15952  1.447   msaitoh 	reg |= CTRL_LANPHYPC_OVERRIDE;
   15953  1.447   msaitoh 	reg &= ~CTRL_LANPHYPC_VALUE;
   15954  1.447   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, reg);
   15955  1.447   msaitoh 	CSR_WRITE_FLUSH(sc);
   15956  1.447   msaitoh 	delay(1000);
   15957  1.447   msaitoh 	reg &= ~CTRL_LANPHYPC_OVERRIDE;
   15958  1.447   msaitoh 	CSR_WRITE(sc, WMREG_CTRL, reg);
   15959  1.447   msaitoh 	CSR_WRITE_FLUSH(sc);
   15960  1.447   msaitoh 
   15961  1.447   msaitoh 	if (sc->sc_type < WM_T_PCH_LPT)
   15962  1.447   msaitoh 		delay(50 * 1000);
   15963  1.447   msaitoh 	else {
   15964  1.447   msaitoh 		i = 20;
   15965  1.447   msaitoh 
   15966  1.447   msaitoh 		do {
   15967  1.447   msaitoh 			delay(5 * 1000);
   15968  1.447   msaitoh 		} while (((CSR_READ(sc, WMREG_CTRL_EXT) & CTRL_EXT_LPCD) == 0)
   15969  1.447   msaitoh 		    && i--);
   15970  1.447   msaitoh 
   15971  1.447   msaitoh 		delay(30 * 1000);
   15972  1.447   msaitoh 	}
   15973  1.447   msaitoh }
   15974  1.447   msaitoh 
   15975  1.445   msaitoh static int
   15976  1.445   msaitoh wm_platform_pm_pch_lpt(struct wm_softc *sc, bool link)
   15977  1.445   msaitoh {
   15978  1.445   msaitoh 	uint32_t reg = __SHIFTIN(link, LTRV_NONSNOOP_REQ)
   15979  1.445   msaitoh 	    | __SHIFTIN(link, LTRV_SNOOP_REQ) | LTRV_SEND;
   15980  1.445   msaitoh 	uint32_t rxa;
   15981  1.445   msaitoh 	uint16_t scale = 0, lat_enc = 0;
   15982  1.517   msaitoh 	int32_t obff_hwm = 0;
   15983  1.445   msaitoh 	int64_t lat_ns, value;
   15984  1.445   msaitoh 
   15985  1.445   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   15986  1.445   msaitoh 		device_xname(sc->sc_dev), __func__));
   15987  1.445   msaitoh 
   15988  1.445   msaitoh 	if (link) {
   15989  1.517   msaitoh 		uint16_t max_snoop, max_nosnoop, max_ltr_enc;
   15990  1.517   msaitoh 		uint32_t status;
   15991  1.517   msaitoh 		uint16_t speed;
   15992  1.445   msaitoh 		pcireg_t preg;
   15993  1.445   msaitoh 
   15994  1.517   msaitoh 		status = CSR_READ(sc, WMREG_STATUS);
   15995  1.517   msaitoh 		switch (__SHIFTOUT(status, STATUS_SPEED)) {
   15996  1.517   msaitoh 		case STATUS_SPEED_10:
   15997  1.517   msaitoh 			speed = 10;
   15998  1.517   msaitoh 			break;
   15999  1.517   msaitoh 		case STATUS_SPEED_100:
   16000  1.517   msaitoh 			speed = 100;
   16001  1.517   msaitoh 			break;
   16002  1.517   msaitoh 		case STATUS_SPEED_1000:
   16003  1.517   msaitoh 			speed = 1000;
   16004  1.517   msaitoh 			break;
   16005  1.517   msaitoh 		default:
   16006  1.517   msaitoh 			device_printf(sc->sc_dev, "Unknown speed "
   16007  1.517   msaitoh 			    "(status = %08x)\n", status);
   16008  1.517   msaitoh 			return -1;
   16009  1.517   msaitoh 		}
   16010  1.517   msaitoh 
   16011  1.517   msaitoh 		/* Rx Packet Buffer Allocation size (KB) */
   16012  1.445   msaitoh 		rxa = CSR_READ(sc, WMREG_PBA) & PBA_RXA_MASK;
   16013  1.445   msaitoh 
   16014  1.445   msaitoh 		/*
   16015  1.445   msaitoh 		 * Determine the maximum latency tolerated by the device.
   16016  1.445   msaitoh 		 *
   16017  1.445   msaitoh 		 * Per the PCIe spec, the tolerated latencies are encoded as
   16018  1.445   msaitoh 		 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
   16019  1.445   msaitoh 		 * a 10-bit value (0-1023) to provide a range from 1 ns to
   16020  1.445   msaitoh 		 * 2^25*(2^10-1) ns.  The scale is encoded as 0=2^0ns,
   16021  1.445   msaitoh 		 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
   16022  1.445   msaitoh 		 */
   16023  1.445   msaitoh 		lat_ns = ((int64_t)rxa * 1024 -
   16024  1.517   msaitoh 		    (2 * ((int64_t)sc->sc_ethercom.ec_if.if_mtu
   16025  1.517   msaitoh 			+ ETHER_HDR_LEN))) * 8 * 1000;
   16026  1.445   msaitoh 		if (lat_ns < 0)
   16027  1.445   msaitoh 			lat_ns = 0;
   16028  1.517   msaitoh 		else
   16029  1.445   msaitoh 			lat_ns /= speed;
   16030  1.445   msaitoh 		value = lat_ns;
   16031  1.445   msaitoh 
   16032  1.445   msaitoh 		while (value > LTRV_VALUE) {
   16033  1.445   msaitoh 			scale ++;
   16034  1.445   msaitoh 			value = howmany(value, __BIT(5));
   16035  1.445   msaitoh 		}
   16036  1.445   msaitoh 		if (scale > LTRV_SCALE_MAX) {
   16037  1.445   msaitoh 			printf("%s: Invalid LTR latency scale %d\n",
   16038  1.445   msaitoh 			    device_xname(sc->sc_dev), scale);
   16039  1.445   msaitoh 			return -1;
   16040  1.445   msaitoh 		}
   16041  1.445   msaitoh 		lat_enc = (uint16_t)(__SHIFTIN(scale, LTRV_SCALE) | value);
   16042  1.445   msaitoh 
   16043  1.511   msaitoh 		/* Determine the maximum latency tolerated by the platform */
   16044  1.445   msaitoh 		preg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   16045  1.445   msaitoh 		    WM_PCI_LTR_CAP_LPT);
   16046  1.445   msaitoh 		max_snoop = preg & 0xffff;
   16047  1.445   msaitoh 		max_nosnoop = preg >> 16;
   16048  1.445   msaitoh 
   16049  1.445   msaitoh 		max_ltr_enc = MAX(max_snoop, max_nosnoop);
   16050  1.445   msaitoh 
   16051  1.445   msaitoh 		if (lat_enc > max_ltr_enc) {
   16052  1.445   msaitoh 			lat_enc = max_ltr_enc;
   16053  1.517   msaitoh 			lat_ns = __SHIFTOUT(lat_enc, PCI_LTR_MAXSNOOPLAT_VAL)
   16054  1.517   msaitoh 			    * PCI_LTR_SCALETONS(
   16055  1.517   msaitoh 				    __SHIFTOUT(lat_enc,
   16056  1.517   msaitoh 					PCI_LTR_MAXSNOOPLAT_SCALE));
   16057  1.517   msaitoh 		}
   16058  1.517   msaitoh 
   16059  1.517   msaitoh 		if (lat_ns) {
   16060  1.517   msaitoh 			lat_ns *= speed * 1000;
   16061  1.517   msaitoh 			lat_ns /= 8;
   16062  1.517   msaitoh 			lat_ns /= 1000000000;
   16063  1.517   msaitoh 			obff_hwm = (int32_t)(rxa - lat_ns);
   16064  1.517   msaitoh 		}
   16065  1.517   msaitoh 		if ((obff_hwm < 0) || (obff_hwm > SVT_OFF_HWM)) {
   16066  1.517   msaitoh 			device_printf(sc->sc_dev, "Invalid high water mark %d"
   16067  1.517   msaitoh 			    "(rxa = %d, lat_ns = %d)\n",
   16068  1.517   msaitoh 			    obff_hwm, (int32_t)rxa, (int32_t)lat_ns);
   16069  1.517   msaitoh 			return -1;
   16070  1.445   msaitoh 		}
   16071  1.445   msaitoh 	}
   16072  1.445   msaitoh 	/* Snoop and No-Snoop latencies the same */
   16073  1.445   msaitoh 	reg |= lat_enc | __SHIFTIN(lat_enc, LTRV_NONSNOOP);
   16074  1.445   msaitoh 	CSR_WRITE(sc, WMREG_LTRV, reg);
   16075  1.445   msaitoh 
   16076  1.517   msaitoh 	/* Set OBFF high water mark */
   16077  1.517   msaitoh 	reg = CSR_READ(sc, WMREG_SVT) & ~SVT_OFF_HWM;
   16078  1.517   msaitoh 	reg |= obff_hwm;
   16079  1.517   msaitoh 	CSR_WRITE(sc, WMREG_SVT, reg);
   16080  1.517   msaitoh 
   16081  1.517   msaitoh 	/* Enable OBFF */
   16082  1.517   msaitoh 	reg = CSR_READ(sc, WMREG_SVCR);
   16083  1.517   msaitoh 	reg |= SVCR_OFF_EN | SVCR_OFF_MASKINT;
   16084  1.517   msaitoh 	CSR_WRITE(sc, WMREG_SVCR, reg);
   16085  1.517   msaitoh 
   16086  1.445   msaitoh 	return 0;
   16087  1.445   msaitoh }
   16088  1.445   msaitoh 
   16089  1.329   msaitoh /*
   16090  1.329   msaitoh  * I210 Errata 25 and I211 Errata 10
   16091  1.329   msaitoh  * Slow System Clock.
   16092  1.329   msaitoh  */
   16093  1.617   msaitoh static int
   16094  1.329   msaitoh wm_pll_workaround_i210(struct wm_softc *sc)
   16095  1.329   msaitoh {
   16096  1.329   msaitoh 	uint32_t mdicnfg, wuc;
   16097  1.329   msaitoh 	uint32_t reg;
   16098  1.329   msaitoh 	pcireg_t pcireg;
   16099  1.329   msaitoh 	uint32_t pmreg;
   16100  1.329   msaitoh 	uint16_t nvmword, tmp_nvmword;
   16101  1.617   msaitoh 	uint16_t phyval;
   16102  1.329   msaitoh 	bool wa_done = false;
   16103  1.617   msaitoh 	int i, rv = 0;
   16104  1.329   msaitoh 
   16105  1.615   msaitoh 	/* Get Power Management cap offset */
   16106  1.615   msaitoh 	if (pci_get_capability(sc->sc_pc, sc->sc_pcitag, PCI_CAP_PWRMGMT,
   16107  1.615   msaitoh 	    &pmreg, NULL) == 0)
   16108  1.617   msaitoh 		return -1;
   16109  1.615   msaitoh 
   16110  1.329   msaitoh 	/* Save WUC and MDICNFG registers */
   16111  1.329   msaitoh 	wuc = CSR_READ(sc, WMREG_WUC);
   16112  1.329   msaitoh 	mdicnfg = CSR_READ(sc, WMREG_MDICNFG);
   16113  1.329   msaitoh 
   16114  1.329   msaitoh 	reg = mdicnfg & ~MDICNFG_DEST;
   16115  1.329   msaitoh 	CSR_WRITE(sc, WMREG_MDICNFG, reg);
   16116  1.329   msaitoh 
   16117  1.329   msaitoh 	if (wm_nvm_read(sc, INVM_AUTOLOAD, 1, &nvmword) != 0)
   16118  1.329   msaitoh 		nvmword = INVM_DEFAULT_AL;
   16119  1.329   msaitoh 	tmp_nvmword = nvmword | INVM_PLL_WO_VAL;
   16120  1.329   msaitoh 
   16121  1.329   msaitoh 	for (i = 0; i < WM_MAX_PLL_TRIES; i++) {
   16122  1.617   msaitoh 		wm_gmii_gs40g_readreg(sc->sc_dev, 1,
   16123  1.617   msaitoh 		    GS40G_PHY_PLL_FREQ_PAGE | GS40G_PHY_PLL_FREQ_REG, &phyval);
   16124  1.332   msaitoh 
   16125  1.329   msaitoh 		if ((phyval & GS40G_PHY_PLL_UNCONF) != GS40G_PHY_PLL_UNCONF) {
   16126  1.617   msaitoh 			rv = 0;
   16127  1.329   msaitoh 			break; /* OK */
   16128  1.617   msaitoh 		} else
   16129  1.617   msaitoh 			rv = -1;
   16130  1.329   msaitoh 
   16131  1.329   msaitoh 		wa_done = true;
   16132  1.329   msaitoh 		/* Directly reset the internal PHY */
   16133  1.329   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL);
   16134  1.329   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, reg | CTRL_PHY_RESET);
   16135  1.329   msaitoh 
   16136  1.329   msaitoh 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   16137  1.329   msaitoh 		reg |= CTRL_EXT_PHYPDEN | CTRL_EXT_SDLPE;
   16138  1.329   msaitoh 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   16139  1.329   msaitoh 
   16140  1.329   msaitoh 		CSR_WRITE(sc, WMREG_WUC, 0);
   16141  1.329   msaitoh 		reg = (INVM_AUTOLOAD << 4) | (tmp_nvmword << 16);
   16142  1.329   msaitoh 		CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
   16143  1.332   msaitoh 
   16144  1.329   msaitoh 		pcireg = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
   16145  1.329   msaitoh 		    pmreg + PCI_PMCSR);
   16146  1.329   msaitoh 		pcireg |= PCI_PMCSR_STATE_D3;
   16147  1.329   msaitoh 		pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   16148  1.329   msaitoh 		    pmreg + PCI_PMCSR, pcireg);
   16149  1.329   msaitoh 		delay(1000);
   16150  1.329   msaitoh 		pcireg &= ~PCI_PMCSR_STATE_D3;
   16151  1.329   msaitoh 		pci_conf_write(sc->sc_pc, sc->sc_pcitag,
   16152  1.329   msaitoh 		    pmreg + PCI_PMCSR, pcireg);
   16153  1.329   msaitoh 
   16154  1.329   msaitoh 		reg = (INVM_AUTOLOAD << 4) | (nvmword << 16);
   16155  1.329   msaitoh 		CSR_WRITE(sc, WMREG_EEARBC_I210, reg);
   16156  1.332   msaitoh 
   16157  1.329   msaitoh 		/* Restore WUC register */
   16158  1.329   msaitoh 		CSR_WRITE(sc, WMREG_WUC, wuc);
   16159  1.329   msaitoh 	}
   16160  1.332   msaitoh 
   16161  1.329   msaitoh 	/* Restore MDICNFG setting */
   16162  1.329   msaitoh 	CSR_WRITE(sc, WMREG_MDICNFG, mdicnfg);
   16163  1.329   msaitoh 	if (wa_done)
   16164  1.329   msaitoh 		aprint_verbose_dev(sc->sc_dev, "I210 workaround done\n");
   16165  1.617   msaitoh 	return rv;
   16166  1.329   msaitoh }
   16167  1.517   msaitoh 
   16168  1.517   msaitoh static void
   16169  1.517   msaitoh wm_legacy_irq_quirk_spt(struct wm_softc *sc)
   16170  1.517   msaitoh {
   16171  1.517   msaitoh 	uint32_t reg;
   16172  1.517   msaitoh 
   16173  1.517   msaitoh 	DPRINTF(WM_DEBUG_INIT, ("%s: %s called\n",
   16174  1.517   msaitoh 		device_xname(sc->sc_dev), __func__));
   16175  1.589   msaitoh 	KASSERT((sc->sc_type == WM_T_PCH_SPT)
   16176  1.589   msaitoh 	    || (sc->sc_type == WM_T_PCH_CNP));
   16177  1.517   msaitoh 
   16178  1.517   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM7);
   16179  1.517   msaitoh 	reg |= FEXTNVM7_SIDE_CLK_UNGATE;
   16180  1.517   msaitoh 	CSR_WRITE(sc, WMREG_FEXTNVM7, reg);
   16181  1.517   msaitoh 
   16182  1.517   msaitoh 	reg = CSR_READ(sc, WMREG_FEXTNVM9);
   16183  1.517   msaitoh 	reg |= FEXTNVM9_IOSFSB_CLKGATE_DIS | FEXTNVM9_IOSFSB_CLKREQ_DIS;
   16184  1.517   msaitoh 	CSR_WRITE(sc, WMREG_FEXTNVM9, reg);
   16185  1.517   msaitoh }
   16186