if_wm.c revision 1.72 1 1.72 tron /* $NetBSD: if_wm.c,v 1.72 2004/07/12 14:04:36 tron Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
40 1.1 thorpej *
41 1.1 thorpej * TODO (in order of importance):
42 1.1 thorpej *
43 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
44 1.61 thorpej * - Figure out performance stability issue on i82547 (fvdl).
45 1.56 thorpej * - Figure out what to do with the i82545GM and i82546GB
46 1.56 thorpej * SERDES controllers.
47 1.61 thorpej * - Fix hw VLAN assist.
48 1.1 thorpej */
49 1.38 lukem
50 1.38 lukem #include <sys/cdefs.h>
51 1.72 tron __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.72 2004/07/12 14:04:36 tron Exp $");
52 1.1 thorpej
53 1.1 thorpej #include "bpfilter.h"
54 1.21 itojun #include "rnd.h"
55 1.1 thorpej
56 1.1 thorpej #include <sys/param.h>
57 1.1 thorpej #include <sys/systm.h>
58 1.1 thorpej #include <sys/callout.h>
59 1.1 thorpej #include <sys/mbuf.h>
60 1.1 thorpej #include <sys/malloc.h>
61 1.1 thorpej #include <sys/kernel.h>
62 1.1 thorpej #include <sys/socket.h>
63 1.1 thorpej #include <sys/ioctl.h>
64 1.1 thorpej #include <sys/errno.h>
65 1.1 thorpej #include <sys/device.h>
66 1.1 thorpej #include <sys/queue.h>
67 1.1 thorpej
68 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
69 1.1 thorpej
70 1.21 itojun #if NRND > 0
71 1.21 itojun #include <sys/rnd.h>
72 1.21 itojun #endif
73 1.21 itojun
74 1.1 thorpej #include <net/if.h>
75 1.1 thorpej #include <net/if_dl.h>
76 1.1 thorpej #include <net/if_media.h>
77 1.1 thorpej #include <net/if_ether.h>
78 1.1 thorpej
79 1.1 thorpej #if NBPFILTER > 0
80 1.1 thorpej #include <net/bpf.h>
81 1.1 thorpej #endif
82 1.1 thorpej
83 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
84 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
85 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
86 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
87 1.1 thorpej
88 1.1 thorpej #include <machine/bus.h>
89 1.1 thorpej #include <machine/intr.h>
90 1.1 thorpej #include <machine/endian.h>
91 1.1 thorpej
92 1.1 thorpej #include <dev/mii/mii.h>
93 1.1 thorpej #include <dev/mii/miivar.h>
94 1.1 thorpej #include <dev/mii/mii_bitbang.h>
95 1.1 thorpej
96 1.1 thorpej #include <dev/pci/pcireg.h>
97 1.1 thorpej #include <dev/pci/pcivar.h>
98 1.1 thorpej #include <dev/pci/pcidevs.h>
99 1.1 thorpej
100 1.1 thorpej #include <dev/pci/if_wmreg.h>
101 1.1 thorpej
102 1.1 thorpej #ifdef WM_DEBUG
103 1.1 thorpej #define WM_DEBUG_LINK 0x01
104 1.1 thorpej #define WM_DEBUG_TX 0x02
105 1.1 thorpej #define WM_DEBUG_RX 0x04
106 1.1 thorpej #define WM_DEBUG_GMII 0x08
107 1.1 thorpej int wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK;
108 1.1 thorpej
109 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
110 1.1 thorpej #else
111 1.1 thorpej #define DPRINTF(x, y) /* nothing */
112 1.1 thorpej #endif /* WM_DEBUG */
113 1.1 thorpej
114 1.1 thorpej /*
115 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
116 1.2 thorpej * 256 hardware descriptors in the ring. We tell the upper layers
117 1.15 simonb * that they can queue a lot of packets, and we go ahead and manage
118 1.64 thorpej * up to 64 of them at a time. We allow up to 40 DMA segments per
119 1.64 thorpej * packet (there have been reports of jumbo frame packets with as
120 1.64 thorpej * many as 30 DMA segments!).
121 1.1 thorpej */
122 1.64 thorpej #define WM_NTXSEGS 40
123 1.2 thorpej #define WM_IFQUEUELEN 256
124 1.9 thorpej #define WM_TXQUEUELEN 64
125 1.1 thorpej #define WM_TXQUEUELEN_MASK (WM_TXQUEUELEN - 1)
126 1.10 thorpej #define WM_TXQUEUE_GC (WM_TXQUEUELEN / 8)
127 1.2 thorpej #define WM_NTXDESC 256
128 1.1 thorpej #define WM_NTXDESC_MASK (WM_NTXDESC - 1)
129 1.1 thorpej #define WM_NEXTTX(x) (((x) + 1) & WM_NTXDESC_MASK)
130 1.1 thorpej #define WM_NEXTTXS(x) (((x) + 1) & WM_TXQUEUELEN_MASK)
131 1.1 thorpej
132 1.1 thorpej /*
133 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
134 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
135 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
136 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
137 1.1 thorpej */
138 1.10 thorpej #define WM_NRXDESC 256
139 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
140 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
141 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
142 1.1 thorpej
143 1.1 thorpej /*
144 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
145 1.1 thorpej * a single clump that maps to a single DMA segment to make serveral things
146 1.1 thorpej * easier.
147 1.1 thorpej */
148 1.1 thorpej struct wm_control_data {
149 1.1 thorpej /*
150 1.1 thorpej * The transmit descriptors.
151 1.1 thorpej */
152 1.1 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC];
153 1.1 thorpej
154 1.1 thorpej /*
155 1.1 thorpej * The receive descriptors.
156 1.1 thorpej */
157 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
158 1.1 thorpej };
159 1.1 thorpej
160 1.1 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data, x)
161 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
162 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
163 1.1 thorpej
164 1.1 thorpej /*
165 1.1 thorpej * Software state for transmit jobs.
166 1.1 thorpej */
167 1.1 thorpej struct wm_txsoft {
168 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
169 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
170 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
171 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
172 1.4 thorpej int txs_ndesc; /* # of descriptors used */
173 1.1 thorpej };
174 1.1 thorpej
175 1.1 thorpej /*
176 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
177 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
178 1.1 thorpej * more than one buffer, we chain them together.
179 1.1 thorpej */
180 1.1 thorpej struct wm_rxsoft {
181 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
182 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
183 1.1 thorpej };
184 1.1 thorpej
185 1.43 thorpej typedef enum {
186 1.43 thorpej WM_T_unknown = 0,
187 1.43 thorpej WM_T_82542_2_0, /* i82542 2.0 (really old) */
188 1.43 thorpej WM_T_82542_2_1, /* i82542 2.1+ (old) */
189 1.43 thorpej WM_T_82543, /* i82543 */
190 1.43 thorpej WM_T_82544, /* i82544 */
191 1.43 thorpej WM_T_82540, /* i82540 */
192 1.43 thorpej WM_T_82545, /* i82545 */
193 1.43 thorpej WM_T_82545_3, /* i82545 3.0+ */
194 1.43 thorpej WM_T_82546, /* i82546 */
195 1.43 thorpej WM_T_82546_3, /* i82546 3.0+ */
196 1.43 thorpej WM_T_82541, /* i82541 */
197 1.43 thorpej WM_T_82541_2, /* i82541 2.0+ */
198 1.43 thorpej WM_T_82547, /* i82547 */
199 1.43 thorpej WM_T_82547_2, /* i82547 2.0+ */
200 1.43 thorpej } wm_chip_type;
201 1.43 thorpej
202 1.1 thorpej /*
203 1.1 thorpej * Software state per device.
204 1.1 thorpej */
205 1.1 thorpej struct wm_softc {
206 1.1 thorpej struct device sc_dev; /* generic device information */
207 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
208 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
209 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
210 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
211 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
212 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
213 1.1 thorpej void *sc_sdhook; /* shutdown hook */
214 1.1 thorpej
215 1.43 thorpej wm_chip_type sc_type; /* chip type */
216 1.1 thorpej int sc_flags; /* flags; see below */
217 1.52 thorpej int sc_bus_speed; /* PCI/PCIX bus speed */
218 1.54 thorpej int sc_pcix_offset; /* PCIX capability register offset */
219 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
220 1.1 thorpej
221 1.1 thorpej void *sc_ih; /* interrupt cookie */
222 1.1 thorpej
223 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
224 1.44 thorpej
225 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
226 1.1 thorpej
227 1.1 thorpej struct callout sc_tick_ch; /* tick callout */
228 1.1 thorpej
229 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
230 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
231 1.1 thorpej
232 1.42 thorpej int sc_align_tweak;
233 1.42 thorpej
234 1.1 thorpej /*
235 1.1 thorpej * Software state for the transmit and receive descriptors.
236 1.1 thorpej */
237 1.1 thorpej struct wm_txsoft sc_txsoft[WM_TXQUEUELEN];
238 1.1 thorpej struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
239 1.1 thorpej
240 1.1 thorpej /*
241 1.1 thorpej * Control data structures.
242 1.1 thorpej */
243 1.1 thorpej struct wm_control_data *sc_control_data;
244 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
245 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
246 1.1 thorpej
247 1.1 thorpej #ifdef WM_EVENT_COUNTERS
248 1.1 thorpej /* Event counters. */
249 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
250 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
251 1.8 thorpej struct evcnt sc_ev_txforceintr; /* Tx interrupts forced */
252 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
253 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
254 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
255 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
256 1.1 thorpej
257 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
258 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
259 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
260 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
261 1.1 thorpej
262 1.5 thorpej struct evcnt sc_ev_txctx_init; /* Tx cksum context cache initialized */
263 1.5 thorpej struct evcnt sc_ev_txctx_hit; /* Tx cksum context cache hit */
264 1.5 thorpej struct evcnt sc_ev_txctx_miss; /* Tx cksum context cache miss */
265 1.5 thorpej
266 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
267 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
268 1.1 thorpej
269 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
270 1.71 thorpej
271 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
272 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
273 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
274 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
275 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
276 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
277 1.1 thorpej
278 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
279 1.1 thorpej
280 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
281 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
282 1.1 thorpej
283 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
284 1.1 thorpej int sc_txsnext; /* next free Tx job */
285 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
286 1.1 thorpej
287 1.7 thorpej uint32_t sc_txctx_ipcs; /* cached Tx IP cksum ctx */
288 1.7 thorpej uint32_t sc_txctx_tucs; /* cached Tx TCP/UDP cksum ctx */
289 1.5 thorpej
290 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
291 1.1 thorpej
292 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
293 1.1 thorpej int sc_rxdiscard;
294 1.1 thorpej int sc_rxlen;
295 1.1 thorpej struct mbuf *sc_rxhead;
296 1.1 thorpej struct mbuf *sc_rxtail;
297 1.1 thorpej struct mbuf **sc_rxtailp;
298 1.1 thorpej
299 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
300 1.1 thorpej #if 0
301 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
302 1.1 thorpej #endif
303 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
304 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
305 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
306 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
307 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
308 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
309 1.1 thorpej
310 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
311 1.1 thorpej int sc_tbi_anstate; /* autonegotiation state */
312 1.1 thorpej
313 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
314 1.21 itojun
315 1.21 itojun #if NRND > 0
316 1.21 itojun rndsource_element_t rnd_source; /* random source */
317 1.21 itojun #endif
318 1.1 thorpej };
319 1.1 thorpej
320 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
321 1.1 thorpej do { \
322 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
323 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
324 1.1 thorpej (sc)->sc_rxlen = 0; \
325 1.1 thorpej } while (/*CONSTCOND*/0)
326 1.1 thorpej
327 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
328 1.1 thorpej do { \
329 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
330 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
331 1.1 thorpej } while (/*CONSTCOND*/0)
332 1.1 thorpej
333 1.1 thorpej /* sc_flags */
334 1.1 thorpej #define WM_F_HAS_MII 0x01 /* has MII */
335 1.17 thorpej #define WM_F_EEPROM_HANDSHAKE 0x02 /* requires EEPROM handshake */
336 1.57 thorpej #define WM_F_EEPROM_SPI 0x04 /* EEPROM is SPI */
337 1.53 thorpej #define WM_F_IOH_VALID 0x10 /* I/O handle is valid */
338 1.53 thorpej #define WM_F_BUS64 0x20 /* bus is 64-bit */
339 1.53 thorpej #define WM_F_PCIX 0x40 /* bus is PCI-X */
340 1.1 thorpej
341 1.1 thorpej #ifdef WM_EVENT_COUNTERS
342 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
343 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
344 1.1 thorpej #else
345 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
346 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
347 1.1 thorpej #endif
348 1.1 thorpej
349 1.1 thorpej #define CSR_READ(sc, reg) \
350 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
351 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
352 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
353 1.1 thorpej
354 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
355 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
356 1.1 thorpej
357 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
358 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
359 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
360 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
361 1.69 thorpej
362 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
363 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
364 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
365 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
366 1.69 thorpej
367 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
368 1.1 thorpej do { \
369 1.1 thorpej int __x, __n; \
370 1.1 thorpej \
371 1.1 thorpej __x = (x); \
372 1.1 thorpej __n = (n); \
373 1.1 thorpej \
374 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
375 1.1 thorpej if ((__x + __n) > WM_NTXDESC) { \
376 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
377 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
378 1.1 thorpej (WM_NTXDESC - __x), (ops)); \
379 1.1 thorpej __n -= (WM_NTXDESC - __x); \
380 1.1 thorpej __x = 0; \
381 1.1 thorpej } \
382 1.1 thorpej \
383 1.1 thorpej /* Now sync whatever is left. */ \
384 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
385 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
386 1.1 thorpej } while (/*CONSTCOND*/0)
387 1.1 thorpej
388 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
389 1.1 thorpej do { \
390 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
391 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
392 1.1 thorpej } while (/*CONSTCOND*/0)
393 1.1 thorpej
394 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
395 1.1 thorpej do { \
396 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
397 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
398 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
399 1.1 thorpej \
400 1.1 thorpej /* \
401 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
402 1.1 thorpej * so that the payload after the Ethernet header is aligned \
403 1.1 thorpej * to a 4-byte boundary. \
404 1.1 thorpej * \
405 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
406 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
407 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
408 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
409 1.41 tls * reason, we can't "scoot" packets longer than the standard \
410 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
411 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
412 1.41 tls * the upper layer copy the headers. \
413 1.1 thorpej */ \
414 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
415 1.1 thorpej \
416 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
417 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
418 1.1 thorpej __rxd->wrx_len = 0; \
419 1.1 thorpej __rxd->wrx_cksum = 0; \
420 1.1 thorpej __rxd->wrx_status = 0; \
421 1.1 thorpej __rxd->wrx_errors = 0; \
422 1.1 thorpej __rxd->wrx_special = 0; \
423 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
424 1.1 thorpej \
425 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
426 1.1 thorpej } while (/*CONSTCOND*/0)
427 1.1 thorpej
428 1.47 thorpej static void wm_start(struct ifnet *);
429 1.47 thorpej static void wm_watchdog(struct ifnet *);
430 1.47 thorpej static int wm_ioctl(struct ifnet *, u_long, caddr_t);
431 1.47 thorpej static int wm_init(struct ifnet *);
432 1.47 thorpej static void wm_stop(struct ifnet *, int);
433 1.1 thorpej
434 1.47 thorpej static void wm_shutdown(void *);
435 1.1 thorpej
436 1.47 thorpej static void wm_reset(struct wm_softc *);
437 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
438 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
439 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
440 1.47 thorpej static void wm_tick(void *);
441 1.1 thorpej
442 1.47 thorpej static void wm_set_filter(struct wm_softc *);
443 1.1 thorpej
444 1.47 thorpej static int wm_intr(void *);
445 1.47 thorpej static void wm_txintr(struct wm_softc *);
446 1.47 thorpej static void wm_rxintr(struct wm_softc *);
447 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
448 1.1 thorpej
449 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
450 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
451 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
452 1.1 thorpej
453 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
454 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
455 1.1 thorpej
456 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
457 1.1 thorpej
458 1.47 thorpej static int wm_gmii_i82543_readreg(struct device *, int, int);
459 1.47 thorpej static void wm_gmii_i82543_writereg(struct device *, int, int, int);
460 1.1 thorpej
461 1.47 thorpej static int wm_gmii_i82544_readreg(struct device *, int, int);
462 1.47 thorpej static void wm_gmii_i82544_writereg(struct device *, int, int, int);
463 1.1 thorpej
464 1.47 thorpej static void wm_gmii_statchg(struct device *);
465 1.1 thorpej
466 1.47 thorpej static void wm_gmii_mediainit(struct wm_softc *);
467 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
468 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
469 1.1 thorpej
470 1.47 thorpej static int wm_match(struct device *, struct cfdata *, void *);
471 1.47 thorpej static void wm_attach(struct device *, struct device *, void *);
472 1.1 thorpej
473 1.24 thorpej CFATTACH_DECL(wm, sizeof(struct wm_softc),
474 1.25 thorpej wm_match, wm_attach, NULL, NULL);
475 1.1 thorpej
476 1.1 thorpej /*
477 1.1 thorpej * Devices supported by this driver.
478 1.1 thorpej */
479 1.1 thorpej const struct wm_product {
480 1.1 thorpej pci_vendor_id_t wmp_vendor;
481 1.1 thorpej pci_product_id_t wmp_product;
482 1.1 thorpej const char *wmp_name;
483 1.43 thorpej wm_chip_type wmp_type;
484 1.1 thorpej int wmp_flags;
485 1.1 thorpej #define WMP_F_1000X 0x01
486 1.1 thorpej #define WMP_F_1000T 0x02
487 1.1 thorpej } wm_products[] = {
488 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
489 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
490 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
491 1.1 thorpej
492 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
493 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
494 1.11 thorpej WM_T_82543, WMP_F_1000X },
495 1.1 thorpej
496 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
497 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
498 1.11 thorpej WM_T_82543, WMP_F_1000T },
499 1.1 thorpej
500 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
501 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
502 1.11 thorpej WM_T_82544, WMP_F_1000T },
503 1.1 thorpej
504 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
505 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
506 1.11 thorpej WM_T_82544, WMP_F_1000X },
507 1.1 thorpej
508 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
509 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
510 1.11 thorpej WM_T_82544, WMP_F_1000T },
511 1.1 thorpej
512 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
513 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
514 1.11 thorpej WM_T_82544, WMP_F_1000T },
515 1.1 thorpej
516 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
517 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
518 1.34 kent WM_T_82540, WMP_F_1000T },
519 1.34 kent
520 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
521 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
522 1.55 thorpej WM_T_82540, WMP_F_1000T },
523 1.55 thorpej
524 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
525 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
526 1.34 kent WM_T_82540, WMP_F_1000T },
527 1.34 kent
528 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
529 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
530 1.33 kent WM_T_82540, WMP_F_1000T },
531 1.33 kent
532 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
533 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
534 1.17 thorpej WM_T_82540, WMP_F_1000T },
535 1.17 thorpej
536 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
537 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
538 1.17 thorpej WM_T_82545, WMP_F_1000T },
539 1.17 thorpej
540 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
541 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
542 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
543 1.55 thorpej
544 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
545 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
546 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
547 1.55 thorpej #if 0
548 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
549 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
550 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
551 1.55 thorpej #endif
552 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
553 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
554 1.39 thorpej WM_T_82546, WMP_F_1000T },
555 1.39 thorpej
556 1.39 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
557 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
558 1.17 thorpej WM_T_82546, WMP_F_1000T },
559 1.17 thorpej
560 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
561 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
562 1.17 thorpej WM_T_82545, WMP_F_1000X },
563 1.17 thorpej
564 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
565 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
566 1.17 thorpej WM_T_82546, WMP_F_1000X },
567 1.17 thorpej
568 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
569 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
570 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
571 1.55 thorpej
572 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
573 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
574 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
575 1.55 thorpej #if 0
576 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
577 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
578 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
579 1.55 thorpej #endif
580 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
581 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
582 1.63 thorpej WM_T_82541, WMP_F_1000T },
583 1.63 thorpej
584 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
585 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
586 1.57 thorpej WM_T_82541, WMP_F_1000T },
587 1.57 thorpej
588 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
589 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
590 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
591 1.57 thorpej
592 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
593 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
594 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
595 1.57 thorpej
596 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
597 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
598 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
599 1.57 thorpej
600 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
601 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
602 1.57 thorpej WM_T_82547, WMP_F_1000T },
603 1.57 thorpej
604 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
605 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
606 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
607 1.1 thorpej { 0, 0,
608 1.1 thorpej NULL,
609 1.1 thorpej 0, 0 },
610 1.1 thorpej };
611 1.1 thorpej
612 1.2 thorpej #ifdef WM_EVENT_COUNTERS
613 1.64 thorpej #if WM_NTXSEGS != 40
614 1.2 thorpej #error Update wm_txseg_evcnt_names
615 1.2 thorpej #endif
616 1.2 thorpej static const char *wm_txseg_evcnt_names[WM_NTXSEGS] = {
617 1.2 thorpej "txseg1",
618 1.2 thorpej "txseg2",
619 1.2 thorpej "txseg3",
620 1.2 thorpej "txseg4",
621 1.2 thorpej "txseg5",
622 1.2 thorpej "txseg6",
623 1.2 thorpej "txseg7",
624 1.2 thorpej "txseg8",
625 1.2 thorpej "txseg9",
626 1.2 thorpej "txseg10",
627 1.2 thorpej "txseg11",
628 1.2 thorpej "txseg12",
629 1.2 thorpej "txseg13",
630 1.2 thorpej "txseg14",
631 1.2 thorpej "txseg15",
632 1.2 thorpej "txseg16",
633 1.64 thorpej "txseg17",
634 1.64 thorpej "txseg18",
635 1.64 thorpej "txseg19",
636 1.66 thorpej "txseg20",
637 1.64 thorpej "txseg21",
638 1.64 thorpej "txseg22",
639 1.64 thorpej "txseg23",
640 1.64 thorpej "txseg24",
641 1.64 thorpej "txseg25",
642 1.64 thorpej "txseg26",
643 1.64 thorpej "txseg27",
644 1.64 thorpej "txseg28",
645 1.64 thorpej "txseg29",
646 1.64 thorpej "txseg30",
647 1.64 thorpej "txseg31",
648 1.64 thorpej "txseg32",
649 1.64 thorpej "txseg33",
650 1.64 thorpej "txseg34",
651 1.64 thorpej "txseg35",
652 1.64 thorpej "txseg36",
653 1.64 thorpej "txseg37",
654 1.64 thorpej "txseg38",
655 1.64 thorpej "txseg39",
656 1.64 thorpej "txseg40",
657 1.2 thorpej };
658 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
659 1.2 thorpej
660 1.53 thorpej #if 0 /* Not currently used */
661 1.53 thorpej static __inline uint32_t
662 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
663 1.53 thorpej {
664 1.53 thorpej
665 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
666 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
667 1.53 thorpej }
668 1.53 thorpej #endif
669 1.53 thorpej
670 1.53 thorpej static __inline void
671 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
672 1.53 thorpej {
673 1.53 thorpej
674 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
675 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
676 1.53 thorpej }
677 1.53 thorpej
678 1.69 thorpej static __inline void
679 1.69 thorpej wm_set_dma_addr(__volatile wiseman_addr_t *wa, bus_addr_t v)
680 1.69 thorpej {
681 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
682 1.69 thorpej if (sizeof(bus_addr_t) == 8)
683 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
684 1.69 thorpej else
685 1.69 thorpej wa->wa_high = 0;
686 1.69 thorpej }
687 1.69 thorpej
688 1.1 thorpej static const struct wm_product *
689 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
690 1.1 thorpej {
691 1.1 thorpej const struct wm_product *wmp;
692 1.1 thorpej
693 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
694 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
695 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
696 1.1 thorpej return (wmp);
697 1.1 thorpej }
698 1.1 thorpej return (NULL);
699 1.1 thorpej }
700 1.1 thorpej
701 1.47 thorpej static int
702 1.1 thorpej wm_match(struct device *parent, struct cfdata *cf, void *aux)
703 1.1 thorpej {
704 1.1 thorpej struct pci_attach_args *pa = aux;
705 1.1 thorpej
706 1.1 thorpej if (wm_lookup(pa) != NULL)
707 1.1 thorpej return (1);
708 1.1 thorpej
709 1.1 thorpej return (0);
710 1.1 thorpej }
711 1.1 thorpej
712 1.47 thorpej static void
713 1.1 thorpej wm_attach(struct device *parent, struct device *self, void *aux)
714 1.1 thorpej {
715 1.1 thorpej struct wm_softc *sc = (void *) self;
716 1.1 thorpej struct pci_attach_args *pa = aux;
717 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
718 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
719 1.1 thorpej pci_intr_handle_t ih;
720 1.1 thorpej const char *intrstr = NULL;
721 1.44 thorpej const char *eetype;
722 1.1 thorpej bus_space_tag_t memt;
723 1.1 thorpej bus_space_handle_t memh;
724 1.1 thorpej bus_dma_segment_t seg;
725 1.1 thorpej int memh_valid;
726 1.1 thorpej int i, rseg, error;
727 1.1 thorpej const struct wm_product *wmp;
728 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
729 1.1 thorpej uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin;
730 1.1 thorpej pcireg_t preg, memtype;
731 1.44 thorpej uint32_t reg;
732 1.1 thorpej int pmreg;
733 1.1 thorpej
734 1.1 thorpej callout_init(&sc->sc_tick_ch);
735 1.1 thorpej
736 1.1 thorpej wmp = wm_lookup(pa);
737 1.1 thorpej if (wmp == NULL) {
738 1.1 thorpej printf("\n");
739 1.1 thorpej panic("wm_attach: impossible");
740 1.1 thorpej }
741 1.1 thorpej
742 1.69 thorpej if (pci_dma64_available(pa))
743 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
744 1.69 thorpej else
745 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
746 1.1 thorpej
747 1.1 thorpej preg = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
748 1.37 thorpej aprint_naive(": Ethernet controller\n");
749 1.37 thorpej aprint_normal(": %s, rev. %d\n", wmp->wmp_name, preg);
750 1.1 thorpej
751 1.1 thorpej sc->sc_type = wmp->wmp_type;
752 1.11 thorpej if (sc->sc_type < WM_T_82543) {
753 1.1 thorpej if (preg < 2) {
754 1.37 thorpej aprint_error("%s: i82542 must be at least rev. 2\n",
755 1.1 thorpej sc->sc_dev.dv_xname);
756 1.1 thorpej return;
757 1.1 thorpej }
758 1.1 thorpej if (preg < 3)
759 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
760 1.1 thorpej }
761 1.1 thorpej
762 1.1 thorpej /*
763 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
764 1.53 thorpej * and it is really required for normal operation.
765 1.1 thorpej */
766 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
767 1.1 thorpej switch (memtype) {
768 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
769 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
770 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
771 1.1 thorpej memtype, 0, &memt, &memh, NULL, NULL) == 0);
772 1.1 thorpej break;
773 1.1 thorpej default:
774 1.1 thorpej memh_valid = 0;
775 1.1 thorpej }
776 1.1 thorpej
777 1.1 thorpej if (memh_valid) {
778 1.1 thorpej sc->sc_st = memt;
779 1.1 thorpej sc->sc_sh = memh;
780 1.1 thorpej } else {
781 1.37 thorpej aprint_error("%s: unable to map device registers\n",
782 1.1 thorpej sc->sc_dev.dv_xname);
783 1.1 thorpej return;
784 1.1 thorpej }
785 1.1 thorpej
786 1.53 thorpej /*
787 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
788 1.53 thorpej * register access. It is not desirable (nor supported in
789 1.53 thorpej * this driver) to use it for normal operation, though it is
790 1.53 thorpej * required to work around bugs in some chip versions.
791 1.53 thorpej */
792 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
793 1.53 thorpej /* First we have to find the I/O BAR. */
794 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
795 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
796 1.53 thorpej PCI_MAPREG_TYPE_IO)
797 1.53 thorpej break;
798 1.53 thorpej }
799 1.53 thorpej if (i == PCI_MAPREG_END)
800 1.53 thorpej aprint_error("%s: WARNING: unable to find I/O BAR\n",
801 1.53 thorpej sc->sc_dev.dv_xname);
802 1.53 thorpej else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
803 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
804 1.53 thorpej NULL, NULL) == 0)
805 1.53 thorpej sc->sc_flags |= WM_F_IOH_VALID;
806 1.53 thorpej else
807 1.53 thorpej aprint_error("%s: WARNING: unable to map I/O space\n",
808 1.53 thorpej sc->sc_dev.dv_xname);
809 1.53 thorpej }
810 1.53 thorpej
811 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
812 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
813 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
814 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
815 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
816 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
817 1.1 thorpej
818 1.1 thorpej /* Get it out of power save mode, if needed. */
819 1.1 thorpej if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
820 1.29 tsutsui preg = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR) &
821 1.29 tsutsui PCI_PMCSR_STATE_MASK;
822 1.29 tsutsui if (preg == PCI_PMCSR_STATE_D3) {
823 1.1 thorpej /*
824 1.1 thorpej * The card has lost all configuration data in
825 1.1 thorpej * this state, so punt.
826 1.1 thorpej */
827 1.37 thorpej aprint_error("%s: unable to wake from power state D3\n",
828 1.1 thorpej sc->sc_dev.dv_xname);
829 1.1 thorpej return;
830 1.1 thorpej }
831 1.29 tsutsui if (preg != PCI_PMCSR_STATE_D0) {
832 1.37 thorpej aprint_normal("%s: waking up from power state D%d\n",
833 1.1 thorpej sc->sc_dev.dv_xname, preg);
834 1.29 tsutsui pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
835 1.29 tsutsui PCI_PMCSR_STATE_D0);
836 1.1 thorpej }
837 1.1 thorpej }
838 1.1 thorpej
839 1.1 thorpej /*
840 1.1 thorpej * Map and establish our interrupt.
841 1.1 thorpej */
842 1.1 thorpej if (pci_intr_map(pa, &ih)) {
843 1.37 thorpej aprint_error("%s: unable to map interrupt\n",
844 1.37 thorpej sc->sc_dev.dv_xname);
845 1.1 thorpej return;
846 1.1 thorpej }
847 1.1 thorpej intrstr = pci_intr_string(pc, ih);
848 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
849 1.1 thorpej if (sc->sc_ih == NULL) {
850 1.37 thorpej aprint_error("%s: unable to establish interrupt",
851 1.1 thorpej sc->sc_dev.dv_xname);
852 1.1 thorpej if (intrstr != NULL)
853 1.37 thorpej aprint_normal(" at %s", intrstr);
854 1.37 thorpej aprint_normal("\n");
855 1.1 thorpej return;
856 1.1 thorpej }
857 1.37 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
858 1.52 thorpej
859 1.52 thorpej /*
860 1.52 thorpej * Determine a few things about the bus we're connected to.
861 1.52 thorpej */
862 1.52 thorpej if (sc->sc_type < WM_T_82543) {
863 1.52 thorpej /* We don't really know the bus characteristics here. */
864 1.52 thorpej sc->sc_bus_speed = 33;
865 1.52 thorpej } else {
866 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
867 1.52 thorpej if (reg & STATUS_BUS64)
868 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
869 1.52 thorpej if (sc->sc_type >= WM_T_82544 &&
870 1.54 thorpej (reg & STATUS_PCIX_MODE) != 0) {
871 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
872 1.54 thorpej
873 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
874 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
875 1.54 thorpej PCI_CAP_PCIX,
876 1.54 thorpej &sc->sc_pcix_offset, NULL) == 0)
877 1.54 thorpej aprint_error("%s: unable to find PCIX "
878 1.54 thorpej "capability\n", sc->sc_dev.dv_xname);
879 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
880 1.54 thorpej sc->sc_type != WM_T_82546_3) {
881 1.54 thorpej /*
882 1.54 thorpej * Work around a problem caused by the BIOS
883 1.54 thorpej * setting the max memory read byte count
884 1.54 thorpej * incorrectly.
885 1.54 thorpej */
886 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
887 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_CMD);
888 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
889 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_STATUS);
890 1.54 thorpej
891 1.54 thorpej bytecnt =
892 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
893 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
894 1.54 thorpej maxb =
895 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
896 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
897 1.54 thorpej if (bytecnt > maxb) {
898 1.54 thorpej aprint_verbose("%s: resetting PCI-X "
899 1.54 thorpej "MMRBC: %d -> %d\n",
900 1.54 thorpej sc->sc_dev.dv_xname,
901 1.54 thorpej 512 << bytecnt, 512 << maxb);
902 1.54 thorpej pcix_cmd = (pcix_cmd &
903 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
904 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
905 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
906 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_CMD,
907 1.54 thorpej pcix_cmd);
908 1.54 thorpej }
909 1.54 thorpej }
910 1.54 thorpej }
911 1.52 thorpej /*
912 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
913 1.52 thorpej * bridge on the board, and can run the secondary bus at
914 1.52 thorpej * a higher speed.
915 1.52 thorpej */
916 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
917 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
918 1.52 thorpej : 66;
919 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
920 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
921 1.52 thorpej case STATUS_PCIXSPD_50_66:
922 1.52 thorpej sc->sc_bus_speed = 66;
923 1.52 thorpej break;
924 1.52 thorpej case STATUS_PCIXSPD_66_100:
925 1.52 thorpej sc->sc_bus_speed = 100;
926 1.52 thorpej break;
927 1.52 thorpej case STATUS_PCIXSPD_100_133:
928 1.52 thorpej sc->sc_bus_speed = 133;
929 1.52 thorpej break;
930 1.52 thorpej default:
931 1.52 thorpej aprint_error(
932 1.52 thorpej "%s: unknown PCIXSPD %d; assuming 66MHz\n",
933 1.62 thorpej sc->sc_dev.dv_xname,
934 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
935 1.52 thorpej sc->sc_bus_speed = 66;
936 1.52 thorpej }
937 1.52 thorpej } else
938 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
939 1.52 thorpej aprint_verbose("%s: %d-bit %dMHz %s bus\n", sc->sc_dev.dv_xname,
940 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
941 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
942 1.52 thorpej }
943 1.1 thorpej
944 1.1 thorpej /*
945 1.1 thorpej * Allocate the control data structures, and create and load the
946 1.1 thorpej * DMA map for it.
947 1.69 thorpej *
948 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
949 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
950 1.69 thorpej * both sets within the same 4G segment.
951 1.1 thorpej */
952 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
953 1.69 thorpej sizeof(struct wm_control_data),
954 1.69 thorpej PAGE_SIZE, (bus_size_t) 0x100000000ULL,
955 1.69 thorpej &seg, 1, &rseg, 0)) != 0) {
956 1.37 thorpej aprint_error(
957 1.37 thorpej "%s: unable to allocate control data, error = %d\n",
958 1.1 thorpej sc->sc_dev.dv_xname, error);
959 1.1 thorpej goto fail_0;
960 1.1 thorpej }
961 1.1 thorpej
962 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
963 1.69 thorpej sizeof(struct wm_control_data),
964 1.69 thorpej (caddr_t *)&sc->sc_control_data, 0)) != 0) {
965 1.37 thorpej aprint_error("%s: unable to map control data, error = %d\n",
966 1.1 thorpej sc->sc_dev.dv_xname, error);
967 1.1 thorpej goto fail_1;
968 1.1 thorpej }
969 1.1 thorpej
970 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
971 1.69 thorpej sizeof(struct wm_control_data), 1,
972 1.69 thorpej sizeof(struct wm_control_data), 0, 0,
973 1.69 thorpej &sc->sc_cddmamap)) != 0) {
974 1.37 thorpej aprint_error("%s: unable to create control data DMA map, "
975 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
976 1.1 thorpej goto fail_2;
977 1.1 thorpej }
978 1.1 thorpej
979 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
980 1.69 thorpej sc->sc_control_data,
981 1.69 thorpej sizeof(struct wm_control_data), NULL,
982 1.69 thorpej 0)) != 0) {
983 1.37 thorpej aprint_error(
984 1.37 thorpej "%s: unable to load control data DMA map, error = %d\n",
985 1.1 thorpej sc->sc_dev.dv_xname, error);
986 1.1 thorpej goto fail_3;
987 1.1 thorpej }
988 1.1 thorpej
989 1.1 thorpej /*
990 1.1 thorpej * Create the transmit buffer DMA maps.
991 1.1 thorpej */
992 1.1 thorpej for (i = 0; i < WM_TXQUEUELEN; i++) {
993 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, ETHER_MAX_LEN_JUMBO,
994 1.69 thorpej WM_NTXSEGS, MCLBYTES, 0, 0,
995 1.69 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
996 1.37 thorpej aprint_error("%s: unable to create Tx DMA map %d, "
997 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
998 1.1 thorpej goto fail_4;
999 1.1 thorpej }
1000 1.1 thorpej }
1001 1.1 thorpej
1002 1.1 thorpej /*
1003 1.1 thorpej * Create the receive buffer DMA maps.
1004 1.1 thorpej */
1005 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1006 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1007 1.69 thorpej MCLBYTES, 0, 0,
1008 1.69 thorpej &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1009 1.37 thorpej aprint_error("%s: unable to create Rx DMA map %d, "
1010 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
1011 1.1 thorpej goto fail_5;
1012 1.1 thorpej }
1013 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1014 1.1 thorpej }
1015 1.1 thorpej
1016 1.1 thorpej /*
1017 1.1 thorpej * Reset the chip to a known state.
1018 1.1 thorpej */
1019 1.1 thorpej wm_reset(sc);
1020 1.1 thorpej
1021 1.1 thorpej /*
1022 1.44 thorpej * Get some information about the EEPROM.
1023 1.44 thorpej */
1024 1.44 thorpej if (sc->sc_type >= WM_T_82540)
1025 1.44 thorpej sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1026 1.44 thorpej if (sc->sc_type <= WM_T_82544)
1027 1.44 thorpej sc->sc_ee_addrbits = 6;
1028 1.44 thorpej else if (sc->sc_type <= WM_T_82546_3) {
1029 1.44 thorpej reg = CSR_READ(sc, WMREG_EECD);
1030 1.44 thorpej if (reg & EECD_EE_SIZE)
1031 1.44 thorpej sc->sc_ee_addrbits = 8;
1032 1.44 thorpej else
1033 1.44 thorpej sc->sc_ee_addrbits = 6;
1034 1.57 thorpej } else if (sc->sc_type <= WM_T_82547_2) {
1035 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD);
1036 1.57 thorpej if (reg & EECD_EE_TYPE) {
1037 1.57 thorpej sc->sc_flags |= WM_F_EEPROM_SPI;
1038 1.57 thorpej sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1039 1.57 thorpej } else
1040 1.57 thorpej sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1041 1.57 thorpej } else {
1042 1.57 thorpej /* Assume everything else is SPI. */
1043 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD);
1044 1.57 thorpej sc->sc_flags |= WM_F_EEPROM_SPI;
1045 1.57 thorpej sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1046 1.44 thorpej }
1047 1.57 thorpej if (sc->sc_flags & WM_F_EEPROM_SPI)
1048 1.57 thorpej eetype = "SPI";
1049 1.57 thorpej else
1050 1.57 thorpej eetype = "MicroWire";
1051 1.44 thorpej aprint_verbose("%s: %u word (%d address bits) %s EEPROM\n",
1052 1.44 thorpej sc->sc_dev.dv_xname, 1U << sc->sc_ee_addrbits,
1053 1.44 thorpej sc->sc_ee_addrbits, eetype);
1054 1.44 thorpej
1055 1.44 thorpej /*
1056 1.1 thorpej * Read the Ethernet address from the EEPROM.
1057 1.1 thorpej */
1058 1.51 thorpej if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
1059 1.51 thorpej sizeof(myea) / sizeof(myea[0]), myea)) {
1060 1.51 thorpej aprint_error("%s: unable to read Ethernet address\n",
1061 1.51 thorpej sc->sc_dev.dv_xname);
1062 1.51 thorpej return;
1063 1.51 thorpej }
1064 1.1 thorpej enaddr[0] = myea[0] & 0xff;
1065 1.1 thorpej enaddr[1] = myea[0] >> 8;
1066 1.1 thorpej enaddr[2] = myea[1] & 0xff;
1067 1.1 thorpej enaddr[3] = myea[1] >> 8;
1068 1.1 thorpej enaddr[4] = myea[2] & 0xff;
1069 1.1 thorpej enaddr[5] = myea[2] >> 8;
1070 1.1 thorpej
1071 1.17 thorpej /*
1072 1.17 thorpej * Toggle the LSB of the MAC address on the second port
1073 1.17 thorpej * of the i82546.
1074 1.17 thorpej */
1075 1.17 thorpej if (sc->sc_type == WM_T_82546) {
1076 1.17 thorpej if ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1)
1077 1.17 thorpej enaddr[5] ^= 1;
1078 1.17 thorpej }
1079 1.17 thorpej
1080 1.37 thorpej aprint_normal("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
1081 1.1 thorpej ether_sprintf(enaddr));
1082 1.1 thorpej
1083 1.1 thorpej /*
1084 1.1 thorpej * Read the config info from the EEPROM, and set up various
1085 1.1 thorpej * bits in the control registers based on their contents.
1086 1.1 thorpej */
1087 1.51 thorpej if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1088 1.51 thorpej aprint_error("%s: unable to read CFG1 from EEPROM\n",
1089 1.51 thorpej sc->sc_dev.dv_xname);
1090 1.51 thorpej return;
1091 1.51 thorpej }
1092 1.51 thorpej if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1093 1.51 thorpej aprint_error("%s: unable to read CFG2 from EEPROM\n",
1094 1.51 thorpej sc->sc_dev.dv_xname);
1095 1.51 thorpej return;
1096 1.51 thorpej }
1097 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1098 1.51 thorpej if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1099 1.51 thorpej aprint_error("%s: unable to read SWDPIN from EEPROM\n",
1100 1.51 thorpej sc->sc_dev.dv_xname);
1101 1.51 thorpej return;
1102 1.51 thorpej }
1103 1.51 thorpej }
1104 1.1 thorpej
1105 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1106 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1107 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1108 1.1 thorpej sc->sc_ctrl |=
1109 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1110 1.1 thorpej CTRL_SWDPIO_SHIFT;
1111 1.1 thorpej sc->sc_ctrl |=
1112 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1113 1.1 thorpej CTRL_SWDPINS_SHIFT;
1114 1.1 thorpej } else {
1115 1.1 thorpej sc->sc_ctrl |=
1116 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1117 1.1 thorpej CTRL_SWDPIO_SHIFT;
1118 1.1 thorpej }
1119 1.1 thorpej
1120 1.1 thorpej #if 0
1121 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1122 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1123 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1124 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1125 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1126 1.1 thorpej sc->sc_ctrl_ext |=
1127 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1128 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1129 1.1 thorpej sc->sc_ctrl_ext |=
1130 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1131 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1132 1.1 thorpej } else {
1133 1.1 thorpej sc->sc_ctrl_ext |=
1134 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1135 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1136 1.1 thorpej }
1137 1.1 thorpej #endif
1138 1.1 thorpej
1139 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1140 1.1 thorpej #if 0
1141 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1142 1.1 thorpej #endif
1143 1.1 thorpej
1144 1.1 thorpej /*
1145 1.1 thorpej * Set up some register offsets that are different between
1146 1.11 thorpej * the i82542 and the i82543 and later chips.
1147 1.1 thorpej */
1148 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1149 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1150 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1151 1.1 thorpej } else {
1152 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1153 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1154 1.1 thorpej }
1155 1.1 thorpej
1156 1.1 thorpej /*
1157 1.1 thorpej * Determine if we're TBI or GMII mode, and initialize the
1158 1.1 thorpej * media structures accordingly.
1159 1.1 thorpej */
1160 1.11 thorpej if (sc->sc_type < WM_T_82543 ||
1161 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1162 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1163 1.37 thorpej aprint_error("%s: WARNING: TBIMODE set on 1000BASE-T "
1164 1.1 thorpej "product!\n", sc->sc_dev.dv_xname);
1165 1.1 thorpej wm_tbi_mediainit(sc);
1166 1.1 thorpej } else {
1167 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000X)
1168 1.37 thorpej aprint_error("%s: WARNING: TBIMODE clear on 1000BASE-X "
1169 1.1 thorpej "product!\n", sc->sc_dev.dv_xname);
1170 1.1 thorpej wm_gmii_mediainit(sc);
1171 1.1 thorpej }
1172 1.1 thorpej
1173 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1174 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
1175 1.1 thorpej ifp->if_softc = sc;
1176 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1177 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1178 1.1 thorpej ifp->if_start = wm_start;
1179 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1180 1.1 thorpej ifp->if_init = wm_init;
1181 1.1 thorpej ifp->if_stop = wm_stop;
1182 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1183 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1184 1.1 thorpej
1185 1.41 tls sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1186 1.41 tls
1187 1.1 thorpej /*
1188 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1189 1.1 thorpej */
1190 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1191 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1192 1.1 thorpej ETHERCAP_VLAN_MTU /* XXXJRT | ETHERCAP_VLAN_HWTAGGING */;
1193 1.1 thorpej
1194 1.1 thorpej /*
1195 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1196 1.11 thorpej * on i82543 and later.
1197 1.1 thorpej */
1198 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1199 1.1 thorpej ifp->if_capabilities |=
1200 1.1 thorpej IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4;
1201 1.1 thorpej
1202 1.1 thorpej /*
1203 1.1 thorpej * Attach the interface.
1204 1.1 thorpej */
1205 1.1 thorpej if_attach(ifp);
1206 1.1 thorpej ether_ifattach(ifp, enaddr);
1207 1.21 itojun #if NRND > 0
1208 1.21 itojun rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
1209 1.21 itojun RND_TYPE_NET, 0);
1210 1.21 itojun #endif
1211 1.1 thorpej
1212 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1213 1.1 thorpej /* Attach event counters. */
1214 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1215 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txsstall");
1216 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1217 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txdstall");
1218 1.8 thorpej evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_MISC,
1219 1.8 thorpej NULL, sc->sc_dev.dv_xname, "txforceintr");
1220 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1221 1.4 thorpej NULL, sc->sc_dev.dv_xname, "txdw");
1222 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1223 1.4 thorpej NULL, sc->sc_dev.dv_xname, "txqe");
1224 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1225 1.1 thorpej NULL, sc->sc_dev.dv_xname, "rxintr");
1226 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1227 1.1 thorpej NULL, sc->sc_dev.dv_xname, "linkintr");
1228 1.1 thorpej
1229 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1230 1.1 thorpej NULL, sc->sc_dev.dv_xname, "rxipsum");
1231 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1232 1.1 thorpej NULL, sc->sc_dev.dv_xname, "rxtusum");
1233 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1234 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txipsum");
1235 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1236 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txtusum");
1237 1.1 thorpej
1238 1.5 thorpej evcnt_attach_dynamic(&sc->sc_ev_txctx_init, EVCNT_TYPE_MISC,
1239 1.5 thorpej NULL, sc->sc_dev.dv_xname, "txctx init");
1240 1.5 thorpej evcnt_attach_dynamic(&sc->sc_ev_txctx_hit, EVCNT_TYPE_MISC,
1241 1.5 thorpej NULL, sc->sc_dev.dv_xname, "txctx hit");
1242 1.5 thorpej evcnt_attach_dynamic(&sc->sc_ev_txctx_miss, EVCNT_TYPE_MISC,
1243 1.5 thorpej NULL, sc->sc_dev.dv_xname, "txctx miss");
1244 1.5 thorpej
1245 1.2 thorpej for (i = 0; i < WM_NTXSEGS; i++)
1246 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
1247 1.2 thorpej NULL, sc->sc_dev.dv_xname, wm_txseg_evcnt_names[i]);
1248 1.2 thorpej
1249 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
1250 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txdrop");
1251 1.1 thorpej
1252 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
1253 1.1 thorpej NULL, sc->sc_dev.dv_xname, "tu");
1254 1.71 thorpej
1255 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
1256 1.71 thorpej NULL, sc->sc_dev.dv_xname, "tx_xoff");
1257 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
1258 1.71 thorpej NULL, sc->sc_dev.dv_xname, "tx_xon");
1259 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
1260 1.71 thorpej NULL, sc->sc_dev.dv_xname, "rx_xoff");
1261 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
1262 1.71 thorpej NULL, sc->sc_dev.dv_xname, "rx_xon");
1263 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
1264 1.71 thorpej NULL, sc->sc_dev.dv_xname, "rx_macctl");
1265 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
1266 1.1 thorpej
1267 1.1 thorpej /*
1268 1.1 thorpej * Make sure the interface is shutdown during reboot.
1269 1.1 thorpej */
1270 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(wm_shutdown, sc);
1271 1.1 thorpej if (sc->sc_sdhook == NULL)
1272 1.37 thorpej aprint_error("%s: WARNING: unable to establish shutdown hook\n",
1273 1.1 thorpej sc->sc_dev.dv_xname);
1274 1.1 thorpej return;
1275 1.1 thorpej
1276 1.1 thorpej /*
1277 1.1 thorpej * Free any resources we've allocated during the failed attach
1278 1.1 thorpej * attempt. Do this in reverse order and fall through.
1279 1.1 thorpej */
1280 1.1 thorpej fail_5:
1281 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1282 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1283 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1284 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1285 1.1 thorpej }
1286 1.1 thorpej fail_4:
1287 1.1 thorpej for (i = 0; i < WM_TXQUEUELEN; i++) {
1288 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1289 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1290 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1291 1.1 thorpej }
1292 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1293 1.1 thorpej fail_3:
1294 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1295 1.1 thorpej fail_2:
1296 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
1297 1.1 thorpej sizeof(struct wm_control_data));
1298 1.1 thorpej fail_1:
1299 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1300 1.1 thorpej fail_0:
1301 1.1 thorpej return;
1302 1.1 thorpej }
1303 1.1 thorpej
1304 1.1 thorpej /*
1305 1.1 thorpej * wm_shutdown:
1306 1.1 thorpej *
1307 1.1 thorpej * Make sure the interface is stopped at reboot time.
1308 1.1 thorpej */
1309 1.47 thorpej static void
1310 1.1 thorpej wm_shutdown(void *arg)
1311 1.1 thorpej {
1312 1.1 thorpej struct wm_softc *sc = arg;
1313 1.1 thorpej
1314 1.1 thorpej wm_stop(&sc->sc_ethercom.ec_if, 1);
1315 1.1 thorpej }
1316 1.1 thorpej
1317 1.1 thorpej /*
1318 1.1 thorpej * wm_tx_cksum:
1319 1.1 thorpej *
1320 1.1 thorpej * Set up TCP/IP checksumming parameters for the
1321 1.1 thorpej * specified packet.
1322 1.1 thorpej */
1323 1.1 thorpej static int
1324 1.4 thorpej wm_tx_cksum(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
1325 1.65 tsutsui uint8_t *fieldsp)
1326 1.1 thorpej {
1327 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
1328 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
1329 1.65 tsutsui uint32_t ipcs, tucs;
1330 1.1 thorpej struct ip *ip;
1331 1.13 thorpej struct ether_header *eh;
1332 1.1 thorpej int offset, iphl;
1333 1.65 tsutsui uint8_t fields = 0;
1334 1.1 thorpej
1335 1.1 thorpej /*
1336 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
1337 1.1 thorpej * fields for the protocol headers.
1338 1.1 thorpej */
1339 1.1 thorpej
1340 1.13 thorpej eh = mtod(m0, struct ether_header *);
1341 1.13 thorpej switch (htons(eh->ether_type)) {
1342 1.13 thorpej case ETHERTYPE_IP:
1343 1.13 thorpej iphl = sizeof(struct ip);
1344 1.13 thorpej offset = ETHER_HDR_LEN;
1345 1.35 thorpej break;
1346 1.35 thorpej
1347 1.35 thorpej case ETHERTYPE_VLAN:
1348 1.35 thorpej iphl = sizeof(struct ip);
1349 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1350 1.13 thorpej break;
1351 1.13 thorpej
1352 1.13 thorpej default:
1353 1.13 thorpej /*
1354 1.13 thorpej * Don't support this protocol or encapsulation.
1355 1.13 thorpej */
1356 1.13 thorpej *fieldsp = 0;
1357 1.13 thorpej *cmdp = 0;
1358 1.13 thorpej return (0);
1359 1.13 thorpej }
1360 1.1 thorpej
1361 1.13 thorpej if (m0->m_len < (offset + iphl)) {
1362 1.36 tron if ((txs->txs_mbuf = m_pullup(m0, offset + iphl)) == NULL) {
1363 1.36 tron printf("%s: wm_tx_cksum: mbuf allocation failed, "
1364 1.36 tron "packet dropped\n", sc->sc_dev.dv_xname);
1365 1.36 tron return (ENOMEM);
1366 1.36 tron }
1367 1.36 tron m0 = txs->txs_mbuf;
1368 1.1 thorpej }
1369 1.1 thorpej
1370 1.1 thorpej ip = (struct ip *) (mtod(m0, caddr_t) + offset);
1371 1.1 thorpej iphl = ip->ip_hl << 2;
1372 1.1 thorpej
1373 1.13 thorpej /*
1374 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
1375 1.13 thorpej * offload feature, if we load the context descriptor, we
1376 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
1377 1.13 thorpej */
1378 1.13 thorpej
1379 1.1 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
1380 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
1381 1.65 tsutsui fields |= WTX_IXSM;
1382 1.65 tsutsui ipcs = WTX_TCPIP_IPCSS(offset) |
1383 1.12 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
1384 1.65 tsutsui WTX_TCPIP_IPCSE(offset + iphl - 1);
1385 1.13 thorpej } else if (__predict_true(sc->sc_txctx_ipcs != 0xffffffff)) {
1386 1.13 thorpej /* Use the cached value. */
1387 1.13 thorpej ipcs = sc->sc_txctx_ipcs;
1388 1.13 thorpej } else {
1389 1.13 thorpej /* Just initialize it to the likely value anyway. */
1390 1.65 tsutsui ipcs = WTX_TCPIP_IPCSS(offset) |
1391 1.13 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
1392 1.65 tsutsui WTX_TCPIP_IPCSE(offset + iphl - 1);
1393 1.13 thorpej }
1394 1.1 thorpej
1395 1.1 thorpej offset += iphl;
1396 1.1 thorpej
1397 1.1 thorpej if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4)) {
1398 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
1399 1.65 tsutsui fields |= WTX_TXSM;
1400 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
1401 1.1 thorpej WTX_TCPIP_TUCSO(offset + m0->m_pkthdr.csum_data) |
1402 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
1403 1.13 thorpej } else if (__predict_true(sc->sc_txctx_tucs != 0xffffffff)) {
1404 1.13 thorpej /* Use the cached value. */
1405 1.13 thorpej tucs = sc->sc_txctx_tucs;
1406 1.13 thorpej } else {
1407 1.13 thorpej /* Just initialize it to a valid TCP context. */
1408 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
1409 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
1410 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
1411 1.13 thorpej }
1412 1.1 thorpej
1413 1.5 thorpej if (sc->sc_txctx_ipcs == ipcs &&
1414 1.7 thorpej sc->sc_txctx_tucs == tucs) {
1415 1.5 thorpej /* Cached context is fine. */
1416 1.5 thorpej WM_EVCNT_INCR(&sc->sc_ev_txctx_hit);
1417 1.5 thorpej } else {
1418 1.5 thorpej /* Fill in the context descriptor. */
1419 1.5 thorpej #ifdef WM_EVENT_COUNTERS
1420 1.5 thorpej if (sc->sc_txctx_ipcs == 0xffffffff &&
1421 1.7 thorpej sc->sc_txctx_tucs == 0xffffffff)
1422 1.5 thorpej WM_EVCNT_INCR(&sc->sc_ev_txctx_init);
1423 1.5 thorpej else
1424 1.5 thorpej WM_EVCNT_INCR(&sc->sc_ev_txctx_miss);
1425 1.5 thorpej #endif
1426 1.5 thorpej t = (struct livengood_tcpip_ctxdesc *)
1427 1.5 thorpej &sc->sc_txdescs[sc->sc_txnext];
1428 1.65 tsutsui t->tcpip_ipcs = htole32(ipcs);
1429 1.65 tsutsui t->tcpip_tucs = htole32(tucs);
1430 1.65 tsutsui t->tcpip_cmdlen = htole32(WTX_CMD_DEXT | WTX_DTYP_C);
1431 1.5 thorpej t->tcpip_seg = 0;
1432 1.5 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
1433 1.5 thorpej
1434 1.5 thorpej sc->sc_txctx_ipcs = ipcs;
1435 1.5 thorpej sc->sc_txctx_tucs = tucs;
1436 1.5 thorpej
1437 1.5 thorpej sc->sc_txnext = WM_NEXTTX(sc->sc_txnext);
1438 1.5 thorpej txs->txs_ndesc++;
1439 1.5 thorpej }
1440 1.1 thorpej
1441 1.68 thorpej *cmdp = WTX_CMD_DEXT | WTX_DTYP_D;
1442 1.1 thorpej *fieldsp = fields;
1443 1.1 thorpej
1444 1.1 thorpej return (0);
1445 1.1 thorpej }
1446 1.1 thorpej
1447 1.1 thorpej /*
1448 1.1 thorpej * wm_start: [ifnet interface function]
1449 1.1 thorpej *
1450 1.1 thorpej * Start packet transmission on the interface.
1451 1.1 thorpej */
1452 1.47 thorpej static void
1453 1.1 thorpej wm_start(struct ifnet *ifp)
1454 1.1 thorpej {
1455 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
1456 1.30 itojun struct mbuf *m0;
1457 1.30 itojun #if 0 /* XXXJRT */
1458 1.30 itojun struct m_tag *mtag;
1459 1.30 itojun #endif
1460 1.1 thorpej struct wm_txsoft *txs;
1461 1.1 thorpej bus_dmamap_t dmamap;
1462 1.59 christos int error, nexttx, lasttx = -1, ofree, seg;
1463 1.65 tsutsui uint32_t cksumcmd;
1464 1.65 tsutsui uint8_t cksumfields;
1465 1.1 thorpej
1466 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1467 1.1 thorpej return;
1468 1.1 thorpej
1469 1.1 thorpej /*
1470 1.1 thorpej * Remember the previous number of free descriptors.
1471 1.1 thorpej */
1472 1.1 thorpej ofree = sc->sc_txfree;
1473 1.1 thorpej
1474 1.1 thorpej /*
1475 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
1476 1.1 thorpej * until we drain the queue, or use up all available transmit
1477 1.1 thorpej * descriptors.
1478 1.1 thorpej */
1479 1.1 thorpej for (;;) {
1480 1.1 thorpej /* Grab a packet off the queue. */
1481 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
1482 1.1 thorpej if (m0 == NULL)
1483 1.1 thorpej break;
1484 1.1 thorpej
1485 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1486 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
1487 1.1 thorpej sc->sc_dev.dv_xname, m0));
1488 1.1 thorpej
1489 1.1 thorpej /* Get a work queue entry. */
1490 1.10 thorpej if (sc->sc_txsfree < WM_TXQUEUE_GC) {
1491 1.10 thorpej wm_txintr(sc);
1492 1.10 thorpej if (sc->sc_txsfree == 0) {
1493 1.10 thorpej DPRINTF(WM_DEBUG_TX,
1494 1.10 thorpej ("%s: TX: no free job descriptors\n",
1495 1.10 thorpej sc->sc_dev.dv_xname));
1496 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
1497 1.10 thorpej break;
1498 1.10 thorpej }
1499 1.1 thorpej }
1500 1.1 thorpej
1501 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
1502 1.1 thorpej dmamap = txs->txs_dmamap;
1503 1.1 thorpej
1504 1.1 thorpej /*
1505 1.1 thorpej * Load the DMA map. If this fails, the packet either
1506 1.1 thorpej * didn't fit in the allotted number of segments, or we
1507 1.1 thorpej * were short on resources. For the too-many-segments
1508 1.1 thorpej * case, we simply report an error and drop the packet,
1509 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
1510 1.1 thorpej * buffer.
1511 1.1 thorpej */
1512 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1513 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1514 1.1 thorpej if (error) {
1515 1.1 thorpej if (error == EFBIG) {
1516 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
1517 1.1 thorpej printf("%s: Tx packet consumes too many "
1518 1.1 thorpej "DMA segments, dropping...\n",
1519 1.1 thorpej sc->sc_dev.dv_xname);
1520 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1521 1.1 thorpej m_freem(m0);
1522 1.1 thorpej continue;
1523 1.1 thorpej }
1524 1.1 thorpej /*
1525 1.1 thorpej * Short on resources, just stop for now.
1526 1.1 thorpej */
1527 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1528 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
1529 1.1 thorpej sc->sc_dev.dv_xname, error));
1530 1.1 thorpej break;
1531 1.1 thorpej }
1532 1.1 thorpej
1533 1.1 thorpej /*
1534 1.1 thorpej * Ensure we have enough descriptors free to describe
1535 1.1 thorpej * the packet. Note, we always reserve one descriptor
1536 1.1 thorpej * at the end of the ring due to the semantics of the
1537 1.1 thorpej * TDT register, plus one more in the event we need
1538 1.1 thorpej * to re-load checksum offload context.
1539 1.1 thorpej */
1540 1.1 thorpej if (dmamap->dm_nsegs > (sc->sc_txfree - 2)) {
1541 1.1 thorpej /*
1542 1.1 thorpej * Not enough free descriptors to transmit this
1543 1.1 thorpej * packet. We haven't committed anything yet,
1544 1.1 thorpej * so just unload the DMA map, put the packet
1545 1.1 thorpej * pack on the queue, and punt. Notify the upper
1546 1.1 thorpej * layer that there are no more slots left.
1547 1.1 thorpej */
1548 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1549 1.1 thorpej ("%s: TX: need %d descriptors, have %d\n",
1550 1.1 thorpej sc->sc_dev.dv_xname, dmamap->dm_nsegs,
1551 1.1 thorpej sc->sc_txfree - 1));
1552 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1553 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1554 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
1555 1.1 thorpej break;
1556 1.1 thorpej }
1557 1.1 thorpej
1558 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1559 1.1 thorpej
1560 1.1 thorpej /*
1561 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1562 1.1 thorpej */
1563 1.1 thorpej
1564 1.1 thorpej /* Sync the DMA map. */
1565 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1566 1.1 thorpej BUS_DMASYNC_PREWRITE);
1567 1.1 thorpej
1568 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1569 1.1 thorpej ("%s: TX: packet has %d DMA segments\n",
1570 1.1 thorpej sc->sc_dev.dv_xname, dmamap->dm_nsegs));
1571 1.1 thorpej
1572 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
1573 1.1 thorpej
1574 1.1 thorpej /*
1575 1.4 thorpej * Store a pointer to the packet so that we can free it
1576 1.4 thorpej * later.
1577 1.4 thorpej *
1578 1.4 thorpej * Initially, we consider the number of descriptors the
1579 1.4 thorpej * packet uses the number of DMA segments. This may be
1580 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
1581 1.4 thorpej * is used to set the checksum context).
1582 1.4 thorpej */
1583 1.4 thorpej txs->txs_mbuf = m0;
1584 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
1585 1.4 thorpej txs->txs_ndesc = dmamap->dm_nsegs;
1586 1.4 thorpej
1587 1.4 thorpej /*
1588 1.1 thorpej * Set up checksum offload parameters for
1589 1.1 thorpej * this packet.
1590 1.1 thorpej */
1591 1.1 thorpej if (m0->m_pkthdr.csum_flags &
1592 1.1 thorpej (M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4)) {
1593 1.4 thorpej if (wm_tx_cksum(sc, txs, &cksumcmd,
1594 1.4 thorpej &cksumfields) != 0) {
1595 1.1 thorpej /* Error message already displayed. */
1596 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1597 1.1 thorpej continue;
1598 1.1 thorpej }
1599 1.1 thorpej } else {
1600 1.1 thorpej cksumcmd = 0;
1601 1.1 thorpej cksumfields = 0;
1602 1.1 thorpej }
1603 1.1 thorpej
1604 1.65 tsutsui cksumcmd |= WTX_CMD_IDE;
1605 1.6 thorpej
1606 1.1 thorpej /*
1607 1.1 thorpej * Initialize the transmit descriptor.
1608 1.1 thorpej */
1609 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1610 1.1 thorpej seg < dmamap->dm_nsegs;
1611 1.1 thorpej seg++, nexttx = WM_NEXTTX(nexttx)) {
1612 1.69 thorpej wm_set_dma_addr(&sc->sc_txdescs[nexttx].wtx_addr,
1613 1.69 thorpej dmamap->dm_segs[seg].ds_addr);
1614 1.65 tsutsui sc->sc_txdescs[nexttx].wtx_cmdlen =
1615 1.65 tsutsui htole32(cksumcmd | dmamap->dm_segs[seg].ds_len);
1616 1.65 tsutsui sc->sc_txdescs[nexttx].wtx_fields.wtxu_status = 0;
1617 1.65 tsutsui sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
1618 1.1 thorpej cksumfields;
1619 1.65 tsutsui sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
1620 1.1 thorpej lasttx = nexttx;
1621 1.1 thorpej
1622 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1623 1.1 thorpej ("%s: TX: desc %d: low 0x%08x, len 0x%04x\n",
1624 1.1 thorpej sc->sc_dev.dv_xname, nexttx,
1625 1.72 tron (u_int)le32toh(dmamap->dm_segs[seg].ds_addr),
1626 1.72 tron (u_int)le32toh(dmamap->dm_segs[seg].ds_len)));
1627 1.1 thorpej }
1628 1.59 christos
1629 1.59 christos KASSERT(lasttx != -1);
1630 1.1 thorpej
1631 1.1 thorpej /*
1632 1.1 thorpej * Set up the command byte on the last descriptor of
1633 1.1 thorpej * the packet. If we're in the interrupt delay window,
1634 1.1 thorpej * delay the interrupt.
1635 1.1 thorpej */
1636 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
1637 1.7 thorpej htole32(WTX_CMD_EOP | WTX_CMD_IFCS | WTX_CMD_RS);
1638 1.1 thorpej
1639 1.1 thorpej #if 0 /* XXXJRT */
1640 1.1 thorpej /*
1641 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
1642 1.1 thorpej * up the descriptor to encapsulate the packet for us.
1643 1.1 thorpej *
1644 1.1 thorpej * This is only valid on the last descriptor of the packet.
1645 1.1 thorpej */
1646 1.1 thorpej if (sc->sc_ethercom.ec_nvlans != 0 &&
1647 1.30 itojun (mtag = m_tag_find(m0, PACKET_TAG_VLAN, NULL)) != NULL) {
1648 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
1649 1.1 thorpej htole32(WTX_CMD_VLE);
1650 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
1651 1.31 itojun = htole16(*(u_int *)(mtag + 1) & 0xffff);
1652 1.1 thorpej }
1653 1.1 thorpej #endif /* XXXJRT */
1654 1.1 thorpej
1655 1.6 thorpej txs->txs_lastdesc = lasttx;
1656 1.6 thorpej
1657 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1658 1.1 thorpej ("%s: TX: desc %d: cmdlen 0x%08x\n", sc->sc_dev.dv_xname,
1659 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
1660 1.1 thorpej
1661 1.1 thorpej /* Sync the descriptors we're using. */
1662 1.1 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1663 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1664 1.1 thorpej
1665 1.1 thorpej /* Give the packet to the chip. */
1666 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
1667 1.1 thorpej
1668 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1669 1.1 thorpej ("%s: TX: TDT -> %d\n", sc->sc_dev.dv_xname, nexttx));
1670 1.1 thorpej
1671 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1672 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
1673 1.1 thorpej sc->sc_dev.dv_xname, sc->sc_txsnext));
1674 1.1 thorpej
1675 1.1 thorpej /* Advance the tx pointer. */
1676 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
1677 1.1 thorpej sc->sc_txnext = nexttx;
1678 1.1 thorpej
1679 1.1 thorpej sc->sc_txsfree--;
1680 1.1 thorpej sc->sc_txsnext = WM_NEXTTXS(sc->sc_txsnext);
1681 1.1 thorpej
1682 1.1 thorpej #if NBPFILTER > 0
1683 1.1 thorpej /* Pass the packet to any BPF listeners. */
1684 1.1 thorpej if (ifp->if_bpf)
1685 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
1686 1.1 thorpej #endif /* NBPFILTER > 0 */
1687 1.1 thorpej }
1688 1.1 thorpej
1689 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
1690 1.1 thorpej /* No more slots; notify upper layer. */
1691 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1692 1.1 thorpej }
1693 1.1 thorpej
1694 1.1 thorpej if (sc->sc_txfree != ofree) {
1695 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1696 1.1 thorpej ifp->if_timer = 5;
1697 1.1 thorpej }
1698 1.1 thorpej }
1699 1.1 thorpej
1700 1.1 thorpej /*
1701 1.1 thorpej * wm_watchdog: [ifnet interface function]
1702 1.1 thorpej *
1703 1.1 thorpej * Watchdog timer handler.
1704 1.1 thorpej */
1705 1.47 thorpej static void
1706 1.1 thorpej wm_watchdog(struct ifnet *ifp)
1707 1.1 thorpej {
1708 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
1709 1.1 thorpej
1710 1.1 thorpej /*
1711 1.1 thorpej * Since we're using delayed interrupts, sweep up
1712 1.1 thorpej * before we report an error.
1713 1.1 thorpej */
1714 1.1 thorpej wm_txintr(sc);
1715 1.1 thorpej
1716 1.1 thorpej if (sc->sc_txfree != WM_NTXDESC) {
1717 1.2 thorpej printf("%s: device timeout (txfree %d txsfree %d txnext %d)\n",
1718 1.2 thorpej sc->sc_dev.dv_xname, sc->sc_txfree, sc->sc_txsfree,
1719 1.2 thorpej sc->sc_txnext);
1720 1.1 thorpej ifp->if_oerrors++;
1721 1.1 thorpej
1722 1.1 thorpej /* Reset the interface. */
1723 1.1 thorpej (void) wm_init(ifp);
1724 1.1 thorpej }
1725 1.1 thorpej
1726 1.1 thorpej /* Try to get more packets going. */
1727 1.1 thorpej wm_start(ifp);
1728 1.1 thorpej }
1729 1.1 thorpej
1730 1.1 thorpej /*
1731 1.1 thorpej * wm_ioctl: [ifnet interface function]
1732 1.1 thorpej *
1733 1.1 thorpej * Handle control requests from the operator.
1734 1.1 thorpej */
1735 1.47 thorpej static int
1736 1.1 thorpej wm_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1737 1.1 thorpej {
1738 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
1739 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
1740 1.1 thorpej int s, error;
1741 1.1 thorpej
1742 1.1 thorpej s = splnet();
1743 1.1 thorpej
1744 1.1 thorpej switch (cmd) {
1745 1.1 thorpej case SIOCSIFMEDIA:
1746 1.1 thorpej case SIOCGIFMEDIA:
1747 1.71 thorpej /* Flow control requires full-duplex mode. */
1748 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
1749 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
1750 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
1751 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
1752 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
1753 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
1754 1.71 thorpej ifr->ifr_media |=
1755 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
1756 1.71 thorpej }
1757 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
1758 1.71 thorpej }
1759 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1760 1.1 thorpej break;
1761 1.1 thorpej default:
1762 1.1 thorpej error = ether_ioctl(ifp, cmd, data);
1763 1.1 thorpej if (error == ENETRESET) {
1764 1.1 thorpej /*
1765 1.1 thorpej * Multicast list has changed; set the hardware filter
1766 1.1 thorpej * accordingly.
1767 1.1 thorpej */
1768 1.1 thorpej wm_set_filter(sc);
1769 1.1 thorpej error = 0;
1770 1.1 thorpej }
1771 1.1 thorpej break;
1772 1.1 thorpej }
1773 1.1 thorpej
1774 1.1 thorpej /* Try to get more packets going. */
1775 1.1 thorpej wm_start(ifp);
1776 1.1 thorpej
1777 1.1 thorpej splx(s);
1778 1.1 thorpej return (error);
1779 1.1 thorpej }
1780 1.1 thorpej
1781 1.1 thorpej /*
1782 1.1 thorpej * wm_intr:
1783 1.1 thorpej *
1784 1.1 thorpej * Interrupt service routine.
1785 1.1 thorpej */
1786 1.47 thorpej static int
1787 1.1 thorpej wm_intr(void *arg)
1788 1.1 thorpej {
1789 1.1 thorpej struct wm_softc *sc = arg;
1790 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1791 1.1 thorpej uint32_t icr;
1792 1.1 thorpej int wantinit, handled = 0;
1793 1.1 thorpej
1794 1.1 thorpej for (wantinit = 0; wantinit == 0;) {
1795 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
1796 1.1 thorpej if ((icr & sc->sc_icr) == 0)
1797 1.1 thorpej break;
1798 1.21 itojun
1799 1.22 itojun #if 0 /*NRND > 0*/
1800 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
1801 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
1802 1.21 itojun #endif
1803 1.1 thorpej
1804 1.1 thorpej handled = 1;
1805 1.1 thorpej
1806 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
1807 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
1808 1.1 thorpej DPRINTF(WM_DEBUG_RX,
1809 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
1810 1.1 thorpej sc->sc_dev.dv_xname,
1811 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
1812 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
1813 1.1 thorpej }
1814 1.10 thorpej #endif
1815 1.10 thorpej wm_rxintr(sc);
1816 1.1 thorpej
1817 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
1818 1.10 thorpej if (icr & ICR_TXDW) {
1819 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1820 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
1821 1.1 thorpej sc->sc_dev.dv_xname));
1822 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
1823 1.10 thorpej }
1824 1.4 thorpej #endif
1825 1.10 thorpej wm_txintr(sc);
1826 1.1 thorpej
1827 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
1828 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
1829 1.1 thorpej wm_linkintr(sc, icr);
1830 1.1 thorpej }
1831 1.1 thorpej
1832 1.1 thorpej if (icr & ICR_RXO) {
1833 1.1 thorpej printf("%s: Receive overrun\n", sc->sc_dev.dv_xname);
1834 1.1 thorpej wantinit = 1;
1835 1.1 thorpej }
1836 1.1 thorpej }
1837 1.1 thorpej
1838 1.1 thorpej if (handled) {
1839 1.1 thorpej if (wantinit)
1840 1.1 thorpej wm_init(ifp);
1841 1.1 thorpej
1842 1.1 thorpej /* Try to get more packets going. */
1843 1.1 thorpej wm_start(ifp);
1844 1.1 thorpej }
1845 1.1 thorpej
1846 1.1 thorpej return (handled);
1847 1.1 thorpej }
1848 1.1 thorpej
1849 1.1 thorpej /*
1850 1.1 thorpej * wm_txintr:
1851 1.1 thorpej *
1852 1.1 thorpej * Helper; handle transmit interrupts.
1853 1.1 thorpej */
1854 1.47 thorpej static void
1855 1.1 thorpej wm_txintr(struct wm_softc *sc)
1856 1.1 thorpej {
1857 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1858 1.1 thorpej struct wm_txsoft *txs;
1859 1.1 thorpej uint8_t status;
1860 1.1 thorpej int i;
1861 1.1 thorpej
1862 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1863 1.1 thorpej
1864 1.1 thorpej /*
1865 1.1 thorpej * Go through the Tx list and free mbufs for those
1866 1.16 simonb * frames which have been transmitted.
1867 1.1 thorpej */
1868 1.1 thorpej for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN;
1869 1.1 thorpej i = WM_NEXTTXS(i), sc->sc_txsfree++) {
1870 1.1 thorpej txs = &sc->sc_txsoft[i];
1871 1.1 thorpej
1872 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1873 1.1 thorpej ("%s: TX: checking job %d\n", sc->sc_dev.dv_xname, i));
1874 1.1 thorpej
1875 1.1 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
1876 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1877 1.1 thorpej
1878 1.65 tsutsui status =
1879 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
1880 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
1881 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
1882 1.20 thorpej BUS_DMASYNC_PREREAD);
1883 1.1 thorpej break;
1884 1.20 thorpej }
1885 1.1 thorpej
1886 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1887 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
1888 1.1 thorpej sc->sc_dev.dv_xname, i, txs->txs_firstdesc,
1889 1.1 thorpej txs->txs_lastdesc));
1890 1.1 thorpej
1891 1.1 thorpej /*
1892 1.1 thorpej * XXX We should probably be using the statistics
1893 1.1 thorpej * XXX registers, but I don't know if they exist
1894 1.11 thorpej * XXX on chips before the i82544.
1895 1.1 thorpej */
1896 1.1 thorpej
1897 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1898 1.1 thorpej if (status & WTX_ST_TU)
1899 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
1900 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
1901 1.1 thorpej
1902 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
1903 1.1 thorpej ifp->if_oerrors++;
1904 1.1 thorpej if (status & WTX_ST_LC)
1905 1.1 thorpej printf("%s: late collision\n",
1906 1.1 thorpej sc->sc_dev.dv_xname);
1907 1.1 thorpej else if (status & WTX_ST_EC) {
1908 1.1 thorpej ifp->if_collisions += 16;
1909 1.1 thorpej printf("%s: excessive collisions\n",
1910 1.1 thorpej sc->sc_dev.dv_xname);
1911 1.1 thorpej }
1912 1.1 thorpej } else
1913 1.1 thorpej ifp->if_opackets++;
1914 1.1 thorpej
1915 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
1916 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1917 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1918 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1919 1.1 thorpej m_freem(txs->txs_mbuf);
1920 1.1 thorpej txs->txs_mbuf = NULL;
1921 1.1 thorpej }
1922 1.1 thorpej
1923 1.1 thorpej /* Update the dirty transmit buffer pointer. */
1924 1.1 thorpej sc->sc_txsdirty = i;
1925 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1926 1.1 thorpej ("%s: TX: txsdirty -> %d\n", sc->sc_dev.dv_xname, i));
1927 1.1 thorpej
1928 1.1 thorpej /*
1929 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1930 1.1 thorpej * timer.
1931 1.1 thorpej */
1932 1.10 thorpej if (sc->sc_txsfree == WM_TXQUEUELEN)
1933 1.1 thorpej ifp->if_timer = 0;
1934 1.1 thorpej }
1935 1.1 thorpej
1936 1.1 thorpej /*
1937 1.1 thorpej * wm_rxintr:
1938 1.1 thorpej *
1939 1.1 thorpej * Helper; handle receive interrupts.
1940 1.1 thorpej */
1941 1.47 thorpej static void
1942 1.1 thorpej wm_rxintr(struct wm_softc *sc)
1943 1.1 thorpej {
1944 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1945 1.1 thorpej struct wm_rxsoft *rxs;
1946 1.1 thorpej struct mbuf *m;
1947 1.1 thorpej int i, len;
1948 1.1 thorpej uint8_t status, errors;
1949 1.1 thorpej
1950 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
1951 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1952 1.1 thorpej
1953 1.1 thorpej DPRINTF(WM_DEBUG_RX,
1954 1.1 thorpej ("%s: RX: checking descriptor %d\n",
1955 1.1 thorpej sc->sc_dev.dv_xname, i));
1956 1.1 thorpej
1957 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1958 1.1 thorpej
1959 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
1960 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
1961 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
1962 1.1 thorpej
1963 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
1964 1.1 thorpej /*
1965 1.1 thorpej * We have processed all of the receive descriptors.
1966 1.1 thorpej */
1967 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
1968 1.1 thorpej break;
1969 1.1 thorpej }
1970 1.1 thorpej
1971 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
1972 1.1 thorpej DPRINTF(WM_DEBUG_RX,
1973 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
1974 1.1 thorpej sc->sc_dev.dv_xname, i));
1975 1.1 thorpej WM_INIT_RXDESC(sc, i);
1976 1.1 thorpej if (status & WRX_ST_EOP) {
1977 1.1 thorpej /* Reset our state. */
1978 1.1 thorpej DPRINTF(WM_DEBUG_RX,
1979 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
1980 1.1 thorpej sc->sc_dev.dv_xname));
1981 1.1 thorpej sc->sc_rxdiscard = 0;
1982 1.1 thorpej }
1983 1.1 thorpej continue;
1984 1.1 thorpej }
1985 1.1 thorpej
1986 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1987 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1988 1.1 thorpej
1989 1.1 thorpej m = rxs->rxs_mbuf;
1990 1.1 thorpej
1991 1.1 thorpej /*
1992 1.1 thorpej * Add a new receive buffer to the ring.
1993 1.1 thorpej */
1994 1.1 thorpej if (wm_add_rxbuf(sc, i) != 0) {
1995 1.1 thorpej /*
1996 1.1 thorpej * Failed, throw away what we've done so
1997 1.1 thorpej * far, and discard the rest of the packet.
1998 1.1 thorpej */
1999 1.1 thorpej ifp->if_ierrors++;
2000 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2001 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2002 1.1 thorpej WM_INIT_RXDESC(sc, i);
2003 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
2004 1.1 thorpej sc->sc_rxdiscard = 1;
2005 1.1 thorpej if (sc->sc_rxhead != NULL)
2006 1.1 thorpej m_freem(sc->sc_rxhead);
2007 1.1 thorpej WM_RXCHAIN_RESET(sc);
2008 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2009 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
2010 1.1 thorpej "dropping packet%s\n", sc->sc_dev.dv_xname,
2011 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
2012 1.1 thorpej continue;
2013 1.1 thorpej }
2014 1.1 thorpej
2015 1.1 thorpej WM_RXCHAIN_LINK(sc, m);
2016 1.1 thorpej
2017 1.1 thorpej m->m_len = len;
2018 1.1 thorpej
2019 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2020 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
2021 1.1 thorpej sc->sc_dev.dv_xname, m->m_data, len));
2022 1.1 thorpej
2023 1.1 thorpej /*
2024 1.1 thorpej * If this is not the end of the packet, keep
2025 1.1 thorpej * looking.
2026 1.1 thorpej */
2027 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
2028 1.1 thorpej sc->sc_rxlen += len;
2029 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2030 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
2031 1.1 thorpej sc->sc_dev.dv_xname, sc->sc_rxlen));
2032 1.1 thorpej continue;
2033 1.1 thorpej }
2034 1.1 thorpej
2035 1.1 thorpej /*
2036 1.1 thorpej * Okay, we have the entire packet now...
2037 1.1 thorpej */
2038 1.1 thorpej *sc->sc_rxtailp = NULL;
2039 1.1 thorpej m = sc->sc_rxhead;
2040 1.1 thorpej len += sc->sc_rxlen;
2041 1.1 thorpej
2042 1.1 thorpej WM_RXCHAIN_RESET(sc);
2043 1.1 thorpej
2044 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2045 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
2046 1.1 thorpej sc->sc_dev.dv_xname, len));
2047 1.1 thorpej
2048 1.1 thorpej /*
2049 1.1 thorpej * If an error occurred, update stats and drop the packet.
2050 1.1 thorpej */
2051 1.1 thorpej if (errors &
2052 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
2053 1.1 thorpej ifp->if_ierrors++;
2054 1.1 thorpej if (errors & WRX_ER_SE)
2055 1.1 thorpej printf("%s: symbol error\n",
2056 1.1 thorpej sc->sc_dev.dv_xname);
2057 1.1 thorpej else if (errors & WRX_ER_SEQ)
2058 1.1 thorpej printf("%s: receive sequence error\n",
2059 1.1 thorpej sc->sc_dev.dv_xname);
2060 1.1 thorpej else if (errors & WRX_ER_CE)
2061 1.1 thorpej printf("%s: CRC error\n",
2062 1.1 thorpej sc->sc_dev.dv_xname);
2063 1.1 thorpej m_freem(m);
2064 1.1 thorpej continue;
2065 1.1 thorpej }
2066 1.1 thorpej
2067 1.1 thorpej /*
2068 1.1 thorpej * No errors. Receive the packet.
2069 1.1 thorpej *
2070 1.1 thorpej * Note, we have configured the chip to include the
2071 1.1 thorpej * CRC with every packet.
2072 1.1 thorpej */
2073 1.1 thorpej m->m_flags |= M_HASFCS;
2074 1.1 thorpej m->m_pkthdr.rcvif = ifp;
2075 1.1 thorpej m->m_pkthdr.len = len;
2076 1.1 thorpej
2077 1.1 thorpej #if 0 /* XXXJRT */
2078 1.1 thorpej /*
2079 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
2080 1.1 thorpej * for us. Associate the tag with the packet.
2081 1.1 thorpej */
2082 1.1 thorpej if (sc->sc_ethercom.ec_nvlans != 0 &&
2083 1.1 thorpej (status & WRX_ST_VP) != 0) {
2084 1.30 itojun struct m_tag *vtag;
2085 1.1 thorpej
2086 1.30 itojun vtag = m_tag_get(PACKET_TAG_VLAN, sizeof(u_int),
2087 1.30 itojun M_NOWAIT);
2088 1.1 thorpej if (vtag == NULL) {
2089 1.1 thorpej ifp->if_ierrors++;
2090 1.1 thorpej printf("%s: unable to allocate VLAN tag\n",
2091 1.1 thorpej sc->sc_dev.dv_xname);
2092 1.1 thorpej m_freem(m);
2093 1.1 thorpej continue;
2094 1.1 thorpej }
2095 1.1 thorpej
2096 1.30 itojun *(u_int *)(vtag + 1) =
2097 1.1 thorpej le16toh(sc->sc_rxdescs[i].wrx_special);
2098 1.1 thorpej }
2099 1.1 thorpej #endif /* XXXJRT */
2100 1.1 thorpej
2101 1.1 thorpej /*
2102 1.1 thorpej * Set up checksum info for this packet.
2103 1.1 thorpej */
2104 1.1 thorpej if (status & WRX_ST_IPCS) {
2105 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
2106 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
2107 1.1 thorpej if (errors & WRX_ER_IPE)
2108 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
2109 1.1 thorpej }
2110 1.1 thorpej if (status & WRX_ST_TCPCS) {
2111 1.1 thorpej /*
2112 1.1 thorpej * Note: we don't know if this was TCP or UDP,
2113 1.1 thorpej * so we just set both bits, and expect the
2114 1.1 thorpej * upper layers to deal.
2115 1.1 thorpej */
2116 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
2117 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_TCPv4|M_CSUM_UDPv4;
2118 1.1 thorpej if (errors & WRX_ER_TCPE)
2119 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
2120 1.1 thorpej }
2121 1.1 thorpej
2122 1.1 thorpej ifp->if_ipackets++;
2123 1.1 thorpej
2124 1.1 thorpej #if NBPFILTER > 0
2125 1.1 thorpej /* Pass this up to any BPF listeners. */
2126 1.1 thorpej if (ifp->if_bpf)
2127 1.1 thorpej bpf_mtap(ifp->if_bpf, m);
2128 1.1 thorpej #endif /* NBPFILTER > 0 */
2129 1.1 thorpej
2130 1.1 thorpej /* Pass it on. */
2131 1.1 thorpej (*ifp->if_input)(ifp, m);
2132 1.1 thorpej }
2133 1.1 thorpej
2134 1.1 thorpej /* Update the receive pointer. */
2135 1.1 thorpej sc->sc_rxptr = i;
2136 1.1 thorpej
2137 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2138 1.1 thorpej ("%s: RX: rxptr -> %d\n", sc->sc_dev.dv_xname, i));
2139 1.1 thorpej }
2140 1.1 thorpej
2141 1.1 thorpej /*
2142 1.1 thorpej * wm_linkintr:
2143 1.1 thorpej *
2144 1.1 thorpej * Helper; handle link interrupts.
2145 1.1 thorpej */
2146 1.47 thorpej static void
2147 1.1 thorpej wm_linkintr(struct wm_softc *sc, uint32_t icr)
2148 1.1 thorpej {
2149 1.1 thorpej uint32_t status;
2150 1.1 thorpej
2151 1.1 thorpej /*
2152 1.1 thorpej * If we get a link status interrupt on a 1000BASE-T
2153 1.1 thorpej * device, just fall into the normal MII tick path.
2154 1.1 thorpej */
2155 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
2156 1.1 thorpej if (icr & ICR_LSC) {
2157 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2158 1.1 thorpej ("%s: LINK: LSC -> mii_tick\n",
2159 1.1 thorpej sc->sc_dev.dv_xname));
2160 1.1 thorpej mii_tick(&sc->sc_mii);
2161 1.1 thorpej } else if (icr & ICR_RXSEQ) {
2162 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2163 1.1 thorpej ("%s: LINK Receive sequence error\n",
2164 1.1 thorpej sc->sc_dev.dv_xname));
2165 1.1 thorpej }
2166 1.1 thorpej return;
2167 1.1 thorpej }
2168 1.1 thorpej
2169 1.1 thorpej /*
2170 1.1 thorpej * If we are now receiving /C/, check for link again in
2171 1.1 thorpej * a couple of link clock ticks.
2172 1.1 thorpej */
2173 1.1 thorpej if (icr & ICR_RXCFG) {
2174 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
2175 1.1 thorpej sc->sc_dev.dv_xname));
2176 1.1 thorpej sc->sc_tbi_anstate = 2;
2177 1.1 thorpej }
2178 1.1 thorpej
2179 1.1 thorpej if (icr & ICR_LSC) {
2180 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
2181 1.1 thorpej if (status & STATUS_LU) {
2182 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
2183 1.1 thorpej sc->sc_dev.dv_xname,
2184 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
2185 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
2186 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
2187 1.1 thorpej if (status & STATUS_FD)
2188 1.1 thorpej sc->sc_tctl |=
2189 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
2190 1.1 thorpej else
2191 1.1 thorpej sc->sc_tctl |=
2192 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
2193 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
2194 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
2195 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
2196 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
2197 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
2198 1.71 thorpej sc->sc_fcrtl);
2199 1.1 thorpej sc->sc_tbi_linkup = 1;
2200 1.1 thorpej } else {
2201 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
2202 1.1 thorpej sc->sc_dev.dv_xname));
2203 1.1 thorpej sc->sc_tbi_linkup = 0;
2204 1.1 thorpej }
2205 1.1 thorpej sc->sc_tbi_anstate = 2;
2206 1.1 thorpej wm_tbi_set_linkled(sc);
2207 1.1 thorpej } else if (icr & ICR_RXSEQ) {
2208 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2209 1.1 thorpej ("%s: LINK: Receive sequence error\n",
2210 1.1 thorpej sc->sc_dev.dv_xname));
2211 1.1 thorpej }
2212 1.1 thorpej }
2213 1.1 thorpej
2214 1.1 thorpej /*
2215 1.1 thorpej * wm_tick:
2216 1.1 thorpej *
2217 1.1 thorpej * One second timer, used to check link status, sweep up
2218 1.1 thorpej * completed transmit jobs, etc.
2219 1.1 thorpej */
2220 1.47 thorpej static void
2221 1.1 thorpej wm_tick(void *arg)
2222 1.1 thorpej {
2223 1.1 thorpej struct wm_softc *sc = arg;
2224 1.1 thorpej int s;
2225 1.1 thorpej
2226 1.1 thorpej s = splnet();
2227 1.1 thorpej
2228 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
2229 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
2230 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
2231 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
2232 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
2233 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
2234 1.71 thorpej }
2235 1.71 thorpej
2236 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
2237 1.1 thorpej mii_tick(&sc->sc_mii);
2238 1.1 thorpej else
2239 1.1 thorpej wm_tbi_check_link(sc);
2240 1.1 thorpej
2241 1.1 thorpej splx(s);
2242 1.1 thorpej
2243 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2244 1.1 thorpej }
2245 1.1 thorpej
2246 1.1 thorpej /*
2247 1.1 thorpej * wm_reset:
2248 1.1 thorpej *
2249 1.1 thorpej * Reset the i82542 chip.
2250 1.1 thorpej */
2251 1.47 thorpej static void
2252 1.1 thorpej wm_reset(struct wm_softc *sc)
2253 1.1 thorpej {
2254 1.1 thorpej int i;
2255 1.1 thorpej
2256 1.53 thorpej switch (sc->sc_type) {
2257 1.53 thorpej case WM_T_82544:
2258 1.53 thorpej case WM_T_82540:
2259 1.53 thorpej case WM_T_82545:
2260 1.53 thorpej case WM_T_82546:
2261 1.53 thorpej case WM_T_82541:
2262 1.53 thorpej case WM_T_82541_2:
2263 1.53 thorpej /*
2264 1.53 thorpej * These chips have a problem with the memory-mapped
2265 1.53 thorpej * write cycle when issuing the reset, so use I/O-mapped
2266 1.53 thorpej * access, if possible.
2267 1.53 thorpej */
2268 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
2269 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
2270 1.53 thorpej else
2271 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
2272 1.53 thorpej break;
2273 1.53 thorpej
2274 1.53 thorpej case WM_T_82545_3:
2275 1.53 thorpej case WM_T_82546_3:
2276 1.53 thorpej /* Use the shadow control register on these chips. */
2277 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
2278 1.53 thorpej break;
2279 1.53 thorpej
2280 1.53 thorpej default:
2281 1.53 thorpej /* Everything else can safely use the documented method. */
2282 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
2283 1.53 thorpej break;
2284 1.53 thorpej }
2285 1.1 thorpej delay(10000);
2286 1.1 thorpej
2287 1.1 thorpej for (i = 0; i < 1000; i++) {
2288 1.1 thorpej if ((CSR_READ(sc, WMREG_CTRL) & CTRL_RST) == 0)
2289 1.1 thorpej return;
2290 1.1 thorpej delay(20);
2291 1.1 thorpej }
2292 1.1 thorpej
2293 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_RST)
2294 1.1 thorpej printf("%s: WARNING: reset failed to complete\n",
2295 1.1 thorpej sc->sc_dev.dv_xname);
2296 1.1 thorpej }
2297 1.1 thorpej
2298 1.1 thorpej /*
2299 1.1 thorpej * wm_init: [ifnet interface function]
2300 1.1 thorpej *
2301 1.1 thorpej * Initialize the interface. Must be called at splnet().
2302 1.1 thorpej */
2303 1.47 thorpej static int
2304 1.1 thorpej wm_init(struct ifnet *ifp)
2305 1.1 thorpej {
2306 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2307 1.1 thorpej struct wm_rxsoft *rxs;
2308 1.1 thorpej int i, error = 0;
2309 1.1 thorpej uint32_t reg;
2310 1.1 thorpej
2311 1.42 thorpej /*
2312 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
2313 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
2314 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
2315 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
2316 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
2317 1.42 thorpej * of the front of the headers) is aligned.
2318 1.42 thorpej *
2319 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
2320 1.42 thorpej * jumbo frames.
2321 1.42 thorpej */
2322 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
2323 1.42 thorpej sc->sc_align_tweak = 0;
2324 1.41 tls #else
2325 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
2326 1.42 thorpej sc->sc_align_tweak = 0;
2327 1.42 thorpej else
2328 1.42 thorpej sc->sc_align_tweak = 2;
2329 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
2330 1.41 tls
2331 1.1 thorpej /* Cancel any pending I/O. */
2332 1.1 thorpej wm_stop(ifp, 0);
2333 1.1 thorpej
2334 1.1 thorpej /* Reset the chip to a known state. */
2335 1.1 thorpej wm_reset(sc);
2336 1.1 thorpej
2337 1.1 thorpej /* Initialize the transmit descriptor ring. */
2338 1.1 thorpej memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
2339 1.1 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC,
2340 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2341 1.1 thorpej sc->sc_txfree = WM_NTXDESC;
2342 1.1 thorpej sc->sc_txnext = 0;
2343 1.5 thorpej
2344 1.5 thorpej sc->sc_txctx_ipcs = 0xffffffff;
2345 1.5 thorpej sc->sc_txctx_tucs = 0xffffffff;
2346 1.1 thorpej
2347 1.11 thorpej if (sc->sc_type < WM_T_82543) {
2348 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
2349 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
2350 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, sizeof(sc->sc_txdescs));
2351 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
2352 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
2353 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
2354 1.1 thorpej } else {
2355 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
2356 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
2357 1.1 thorpej CSR_WRITE(sc, WMREG_TDLEN, sizeof(sc->sc_txdescs));
2358 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
2359 1.1 thorpej CSR_WRITE(sc, WMREG_TDT, 0);
2360 1.10 thorpej CSR_WRITE(sc, WMREG_TIDV, 128);
2361 1.1 thorpej
2362 1.1 thorpej CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
2363 1.1 thorpej TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
2364 1.1 thorpej CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
2365 1.1 thorpej RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
2366 1.1 thorpej }
2367 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
2368 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
2369 1.1 thorpej
2370 1.1 thorpej /* Initialize the transmit job descriptors. */
2371 1.1 thorpej for (i = 0; i < WM_TXQUEUELEN; i++)
2372 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
2373 1.1 thorpej sc->sc_txsfree = WM_TXQUEUELEN;
2374 1.1 thorpej sc->sc_txsnext = 0;
2375 1.1 thorpej sc->sc_txsdirty = 0;
2376 1.1 thorpej
2377 1.1 thorpej /*
2378 1.1 thorpej * Initialize the receive descriptor and receive job
2379 1.1 thorpej * descriptor rings.
2380 1.1 thorpej */
2381 1.11 thorpej if (sc->sc_type < WM_T_82543) {
2382 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
2383 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
2384 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
2385 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
2386 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
2387 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
2388 1.1 thorpej
2389 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
2390 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
2391 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
2392 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
2393 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
2394 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
2395 1.1 thorpej } else {
2396 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
2397 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
2398 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
2399 1.1 thorpej CSR_WRITE(sc, WMREG_RDH, 0);
2400 1.1 thorpej CSR_WRITE(sc, WMREG_RDT, 0);
2401 1.10 thorpej CSR_WRITE(sc, WMREG_RDTR, 28 | RDTR_FPD);
2402 1.1 thorpej }
2403 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2404 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2405 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
2406 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
2407 1.1 thorpej printf("%s: unable to allocate or map rx "
2408 1.1 thorpej "buffer %d, error = %d\n",
2409 1.1 thorpej sc->sc_dev.dv_xname, i, error);
2410 1.1 thorpej /*
2411 1.1 thorpej * XXX Should attempt to run with fewer receive
2412 1.1 thorpej * XXX buffers instead of just failing.
2413 1.1 thorpej */
2414 1.1 thorpej wm_rxdrain(sc);
2415 1.1 thorpej goto out;
2416 1.1 thorpej }
2417 1.1 thorpej } else
2418 1.1 thorpej WM_INIT_RXDESC(sc, i);
2419 1.1 thorpej }
2420 1.1 thorpej sc->sc_rxptr = 0;
2421 1.1 thorpej sc->sc_rxdiscard = 0;
2422 1.1 thorpej WM_RXCHAIN_RESET(sc);
2423 1.1 thorpej
2424 1.1 thorpej /*
2425 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
2426 1.1 thorpej */
2427 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
2428 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
2429 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
2430 1.1 thorpej
2431 1.1 thorpej /*
2432 1.1 thorpej * Set up flow-control parameters.
2433 1.1 thorpej *
2434 1.1 thorpej * XXX Values could probably stand some tuning.
2435 1.1 thorpej */
2436 1.71 thorpej CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
2437 1.71 thorpej CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
2438 1.71 thorpej CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
2439 1.71 thorpej
2440 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
2441 1.71 thorpej if (sc->sc_type < WM_T_82543) {
2442 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
2443 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
2444 1.71 thorpej } else {
2445 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
2446 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
2447 1.1 thorpej }
2448 1.71 thorpej CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
2449 1.1 thorpej
2450 1.1 thorpej #if 0 /* XXXJRT */
2451 1.1 thorpej /* Deal with VLAN enables. */
2452 1.1 thorpej if (sc->sc_ethercom.ec_nvlans != 0)
2453 1.1 thorpej sc->sc_ctrl |= CTRL_VME;
2454 1.1 thorpej else
2455 1.1 thorpej #endif /* XXXJRT */
2456 1.1 thorpej sc->sc_ctrl &= ~CTRL_VME;
2457 1.1 thorpej
2458 1.1 thorpej /* Write the control registers. */
2459 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2460 1.1 thorpej #if 0
2461 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2462 1.1 thorpej #endif
2463 1.1 thorpej
2464 1.1 thorpej /*
2465 1.1 thorpej * Set up checksum offload parameters.
2466 1.1 thorpej */
2467 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
2468 1.1 thorpej if (ifp->if_capenable & IFCAP_CSUM_IPv4)
2469 1.1 thorpej reg |= RXCSUM_IPOFL;
2470 1.1 thorpej else
2471 1.1 thorpej reg &= ~RXCSUM_IPOFL;
2472 1.1 thorpej if (ifp->if_capenable & (IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4))
2473 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
2474 1.12 thorpej else {
2475 1.1 thorpej reg &= ~RXCSUM_TUOFL;
2476 1.12 thorpej if ((ifp->if_capenable & IFCAP_CSUM_IPv4) == 0)
2477 1.12 thorpej reg &= ~RXCSUM_IPOFL;
2478 1.12 thorpej }
2479 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
2480 1.1 thorpej
2481 1.1 thorpej /*
2482 1.1 thorpej * Set up the interrupt registers.
2483 1.1 thorpej */
2484 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
2485 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
2486 1.1 thorpej ICR_RXO | ICR_RXT0;
2487 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
2488 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
2489 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
2490 1.1 thorpej
2491 1.1 thorpej /* Set up the inter-packet gap. */
2492 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
2493 1.1 thorpej
2494 1.1 thorpej #if 0 /* XXXJRT */
2495 1.1 thorpej /* Set the VLAN ethernetype. */
2496 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
2497 1.1 thorpej #endif
2498 1.1 thorpej
2499 1.1 thorpej /*
2500 1.1 thorpej * Set up the transmit control register; we start out with
2501 1.1 thorpej * a collision distance suitable for FDX, but update it whe
2502 1.1 thorpej * we resolve the media type.
2503 1.1 thorpej */
2504 1.1 thorpej sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_CT(TX_COLLISION_THRESHOLD) |
2505 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
2506 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
2507 1.1 thorpej
2508 1.1 thorpej /* Set the media. */
2509 1.1 thorpej (void) (*sc->sc_mii.mii_media.ifm_change)(ifp);
2510 1.1 thorpej
2511 1.1 thorpej /*
2512 1.1 thorpej * Set up the receive control register; we actually program
2513 1.1 thorpej * the register when we set the receive filter. Use multicast
2514 1.1 thorpej * address offset type 0.
2515 1.1 thorpej *
2516 1.11 thorpej * Only the i82544 has the ability to strip the incoming
2517 1.1 thorpej * CRC, so we don't enable that feature.
2518 1.1 thorpej */
2519 1.1 thorpej sc->sc_mchash_type = 0;
2520 1.41 tls sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_LPE |
2521 1.1 thorpej RCTL_DPF | RCTL_MO(sc->sc_mchash_type);
2522 1.41 tls
2523 1.41 tls if(MCLBYTES == 2048) {
2524 1.41 tls sc->sc_rctl |= RCTL_2k;
2525 1.41 tls } else {
2526 1.41 tls if(sc->sc_type >= WM_T_82543) {
2527 1.41 tls switch(MCLBYTES) {
2528 1.41 tls case 4096:
2529 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
2530 1.41 tls break;
2531 1.41 tls case 8192:
2532 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
2533 1.41 tls break;
2534 1.41 tls case 16384:
2535 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
2536 1.41 tls break;
2537 1.41 tls default:
2538 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
2539 1.41 tls MCLBYTES);
2540 1.41 tls break;
2541 1.41 tls }
2542 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
2543 1.41 tls }
2544 1.1 thorpej
2545 1.1 thorpej /* Set the receive filter. */
2546 1.1 thorpej wm_set_filter(sc);
2547 1.1 thorpej
2548 1.1 thorpej /* Start the one second link check clock. */
2549 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2550 1.1 thorpej
2551 1.1 thorpej /* ...all done! */
2552 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
2553 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2554 1.1 thorpej
2555 1.1 thorpej out:
2556 1.1 thorpej if (error)
2557 1.1 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
2558 1.1 thorpej return (error);
2559 1.1 thorpej }
2560 1.1 thorpej
2561 1.1 thorpej /*
2562 1.1 thorpej * wm_rxdrain:
2563 1.1 thorpej *
2564 1.1 thorpej * Drain the receive queue.
2565 1.1 thorpej */
2566 1.47 thorpej static void
2567 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
2568 1.1 thorpej {
2569 1.1 thorpej struct wm_rxsoft *rxs;
2570 1.1 thorpej int i;
2571 1.1 thorpej
2572 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2573 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2574 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
2575 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2576 1.1 thorpej m_freem(rxs->rxs_mbuf);
2577 1.1 thorpej rxs->rxs_mbuf = NULL;
2578 1.1 thorpej }
2579 1.1 thorpej }
2580 1.1 thorpej }
2581 1.1 thorpej
2582 1.1 thorpej /*
2583 1.1 thorpej * wm_stop: [ifnet interface function]
2584 1.1 thorpej *
2585 1.1 thorpej * Stop transmission on the interface.
2586 1.1 thorpej */
2587 1.47 thorpej static void
2588 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
2589 1.1 thorpej {
2590 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2591 1.1 thorpej struct wm_txsoft *txs;
2592 1.1 thorpej int i;
2593 1.1 thorpej
2594 1.1 thorpej /* Stop the one second clock. */
2595 1.1 thorpej callout_stop(&sc->sc_tick_ch);
2596 1.1 thorpej
2597 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
2598 1.1 thorpej /* Down the MII. */
2599 1.1 thorpej mii_down(&sc->sc_mii);
2600 1.1 thorpej }
2601 1.1 thorpej
2602 1.1 thorpej /* Stop the transmit and receive processes. */
2603 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
2604 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
2605 1.1 thorpej
2606 1.1 thorpej /* Release any queued transmit buffers. */
2607 1.1 thorpej for (i = 0; i < WM_TXQUEUELEN; i++) {
2608 1.1 thorpej txs = &sc->sc_txsoft[i];
2609 1.1 thorpej if (txs->txs_mbuf != NULL) {
2610 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2611 1.1 thorpej m_freem(txs->txs_mbuf);
2612 1.1 thorpej txs->txs_mbuf = NULL;
2613 1.1 thorpej }
2614 1.1 thorpej }
2615 1.1 thorpej
2616 1.1 thorpej if (disable)
2617 1.1 thorpej wm_rxdrain(sc);
2618 1.1 thorpej
2619 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
2620 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2621 1.1 thorpej ifp->if_timer = 0;
2622 1.1 thorpej }
2623 1.1 thorpej
2624 1.1 thorpej /*
2625 1.45 thorpej * wm_acquire_eeprom:
2626 1.45 thorpej *
2627 1.45 thorpej * Perform the EEPROM handshake required on some chips.
2628 1.45 thorpej */
2629 1.45 thorpej static int
2630 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
2631 1.45 thorpej {
2632 1.45 thorpej uint32_t reg;
2633 1.45 thorpej int x;
2634 1.45 thorpej
2635 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
2636 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
2637 1.45 thorpej
2638 1.45 thorpej /* Request EEPROM access. */
2639 1.45 thorpej reg |= EECD_EE_REQ;
2640 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2641 1.45 thorpej
2642 1.45 thorpej /* ..and wait for it to be granted. */
2643 1.45 thorpej for (x = 0; x < 100; x++) {
2644 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
2645 1.45 thorpej if (reg & EECD_EE_GNT)
2646 1.45 thorpej break;
2647 1.45 thorpej delay(5);
2648 1.45 thorpej }
2649 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
2650 1.51 thorpej aprint_error("%s: could not acquire EEPROM GNT\n",
2651 1.45 thorpej sc->sc_dev.dv_xname);
2652 1.45 thorpej reg &= ~EECD_EE_REQ;
2653 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2654 1.45 thorpej return (1);
2655 1.45 thorpej }
2656 1.45 thorpej }
2657 1.45 thorpej
2658 1.45 thorpej return (0);
2659 1.45 thorpej }
2660 1.45 thorpej
2661 1.45 thorpej /*
2662 1.45 thorpej * wm_release_eeprom:
2663 1.45 thorpej *
2664 1.45 thorpej * Release the EEPROM mutex.
2665 1.45 thorpej */
2666 1.45 thorpej static void
2667 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
2668 1.45 thorpej {
2669 1.45 thorpej uint32_t reg;
2670 1.45 thorpej
2671 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
2672 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
2673 1.45 thorpej reg &= ~EECD_EE_REQ;
2674 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2675 1.45 thorpej }
2676 1.45 thorpej }
2677 1.45 thorpej
2678 1.45 thorpej /*
2679 1.46 thorpej * wm_eeprom_sendbits:
2680 1.46 thorpej *
2681 1.46 thorpej * Send a series of bits to the EEPROM.
2682 1.46 thorpej */
2683 1.46 thorpej static void
2684 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
2685 1.46 thorpej {
2686 1.46 thorpej uint32_t reg;
2687 1.46 thorpej int x;
2688 1.46 thorpej
2689 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
2690 1.46 thorpej
2691 1.46 thorpej for (x = nbits; x > 0; x--) {
2692 1.46 thorpej if (bits & (1U << (x - 1)))
2693 1.46 thorpej reg |= EECD_DI;
2694 1.46 thorpej else
2695 1.46 thorpej reg &= ~EECD_DI;
2696 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2697 1.46 thorpej delay(2);
2698 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
2699 1.46 thorpej delay(2);
2700 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2701 1.46 thorpej delay(2);
2702 1.46 thorpej }
2703 1.46 thorpej }
2704 1.46 thorpej
2705 1.46 thorpej /*
2706 1.48 thorpej * wm_eeprom_recvbits:
2707 1.48 thorpej *
2708 1.48 thorpej * Receive a series of bits from the EEPROM.
2709 1.48 thorpej */
2710 1.48 thorpej static void
2711 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
2712 1.48 thorpej {
2713 1.48 thorpej uint32_t reg, val;
2714 1.48 thorpej int x;
2715 1.48 thorpej
2716 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
2717 1.48 thorpej
2718 1.48 thorpej val = 0;
2719 1.48 thorpej for (x = nbits; x > 0; x--) {
2720 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
2721 1.48 thorpej delay(2);
2722 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
2723 1.48 thorpej val |= (1U << (x - 1));
2724 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2725 1.48 thorpej delay(2);
2726 1.48 thorpej }
2727 1.48 thorpej *valp = val;
2728 1.48 thorpej }
2729 1.48 thorpej
2730 1.48 thorpej /*
2731 1.50 thorpej * wm_read_eeprom_uwire:
2732 1.50 thorpej *
2733 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
2734 1.50 thorpej */
2735 1.51 thorpej static int
2736 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
2737 1.50 thorpej {
2738 1.50 thorpej uint32_t reg, val;
2739 1.51 thorpej int i;
2740 1.51 thorpej
2741 1.51 thorpej for (i = 0; i < wordcnt; i++) {
2742 1.51 thorpej /* Clear SK and DI. */
2743 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
2744 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2745 1.50 thorpej
2746 1.51 thorpej /* Set CHIP SELECT. */
2747 1.51 thorpej reg |= EECD_CS;
2748 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2749 1.51 thorpej delay(2);
2750 1.51 thorpej
2751 1.51 thorpej /* Shift in the READ command. */
2752 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
2753 1.51 thorpej
2754 1.51 thorpej /* Shift in address. */
2755 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
2756 1.51 thorpej
2757 1.51 thorpej /* Shift out the data. */
2758 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
2759 1.51 thorpej data[i] = val & 0xffff;
2760 1.51 thorpej
2761 1.51 thorpej /* Clear CHIP SELECT. */
2762 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
2763 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2764 1.51 thorpej delay(2);
2765 1.51 thorpej }
2766 1.51 thorpej
2767 1.51 thorpej return (0);
2768 1.50 thorpej }
2769 1.50 thorpej
2770 1.50 thorpej /*
2771 1.57 thorpej * wm_spi_eeprom_ready:
2772 1.57 thorpej *
2773 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
2774 1.57 thorpej */
2775 1.57 thorpej static int
2776 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
2777 1.57 thorpej {
2778 1.57 thorpej uint32_t val;
2779 1.57 thorpej int usec;
2780 1.57 thorpej
2781 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
2782 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
2783 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
2784 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
2785 1.57 thorpej break;
2786 1.57 thorpej }
2787 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
2788 1.57 thorpej aprint_error("%s: EEPROM failed to become ready\n",
2789 1.57 thorpej sc->sc_dev.dv_xname);
2790 1.57 thorpej return (1);
2791 1.57 thorpej }
2792 1.57 thorpej return (0);
2793 1.57 thorpej }
2794 1.57 thorpej
2795 1.57 thorpej /*
2796 1.57 thorpej * wm_read_eeprom_spi:
2797 1.57 thorpej *
2798 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
2799 1.57 thorpej */
2800 1.57 thorpej static int
2801 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
2802 1.57 thorpej {
2803 1.57 thorpej uint32_t reg, val;
2804 1.57 thorpej int i;
2805 1.57 thorpej uint8_t opc;
2806 1.57 thorpej
2807 1.57 thorpej /* Clear SK and CS. */
2808 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
2809 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2810 1.57 thorpej delay(2);
2811 1.57 thorpej
2812 1.57 thorpej if (wm_spi_eeprom_ready(sc))
2813 1.57 thorpej return (1);
2814 1.57 thorpej
2815 1.57 thorpej /* Toggle CS to flush commands. */
2816 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
2817 1.57 thorpej delay(2);
2818 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2819 1.57 thorpej delay(2);
2820 1.57 thorpej
2821 1.57 thorpej opc = SPI_OPC_READ;
2822 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
2823 1.57 thorpej opc |= SPI_OPC_A8;
2824 1.57 thorpej
2825 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
2826 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
2827 1.57 thorpej
2828 1.57 thorpej for (i = 0; i < wordcnt; i++) {
2829 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
2830 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
2831 1.57 thorpej }
2832 1.57 thorpej
2833 1.57 thorpej /* Raise CS and clear SK. */
2834 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
2835 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
2836 1.57 thorpej delay(2);
2837 1.57 thorpej
2838 1.57 thorpej return (0);
2839 1.57 thorpej }
2840 1.57 thorpej
2841 1.57 thorpej /*
2842 1.1 thorpej * wm_read_eeprom:
2843 1.1 thorpej *
2844 1.1 thorpej * Read data from the serial EEPROM.
2845 1.1 thorpej */
2846 1.51 thorpej static int
2847 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
2848 1.1 thorpej {
2849 1.51 thorpej int rv;
2850 1.1 thorpej
2851 1.51 thorpej if (wm_acquire_eeprom(sc))
2852 1.51 thorpej return (1);
2853 1.17 thorpej
2854 1.57 thorpej if (sc->sc_flags & WM_F_EEPROM_SPI)
2855 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
2856 1.57 thorpej else
2857 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
2858 1.17 thorpej
2859 1.51 thorpej wm_release_eeprom(sc);
2860 1.51 thorpej return (rv);
2861 1.1 thorpej }
2862 1.1 thorpej
2863 1.1 thorpej /*
2864 1.1 thorpej * wm_add_rxbuf:
2865 1.1 thorpej *
2866 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
2867 1.1 thorpej */
2868 1.47 thorpej static int
2869 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
2870 1.1 thorpej {
2871 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
2872 1.1 thorpej struct mbuf *m;
2873 1.1 thorpej int error;
2874 1.1 thorpej
2875 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2876 1.1 thorpej if (m == NULL)
2877 1.1 thorpej return (ENOBUFS);
2878 1.1 thorpej
2879 1.1 thorpej MCLGET(m, M_DONTWAIT);
2880 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
2881 1.1 thorpej m_freem(m);
2882 1.1 thorpej return (ENOBUFS);
2883 1.1 thorpej }
2884 1.1 thorpej
2885 1.1 thorpej if (rxs->rxs_mbuf != NULL)
2886 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2887 1.1 thorpej
2888 1.1 thorpej rxs->rxs_mbuf = m;
2889 1.1 thorpej
2890 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
2891 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
2892 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
2893 1.1 thorpej if (error) {
2894 1.1 thorpej printf("%s: unable to load rx DMA map %d, error = %d\n",
2895 1.1 thorpej sc->sc_dev.dv_xname, idx, error);
2896 1.1 thorpej panic("wm_add_rxbuf"); /* XXX XXX XXX */
2897 1.1 thorpej }
2898 1.1 thorpej
2899 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2900 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2901 1.1 thorpej
2902 1.1 thorpej WM_INIT_RXDESC(sc, idx);
2903 1.1 thorpej
2904 1.1 thorpej return (0);
2905 1.1 thorpej }
2906 1.1 thorpej
2907 1.1 thorpej /*
2908 1.1 thorpej * wm_set_ral:
2909 1.1 thorpej *
2910 1.1 thorpej * Set an entery in the receive address list.
2911 1.1 thorpej */
2912 1.1 thorpej static void
2913 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
2914 1.1 thorpej {
2915 1.1 thorpej uint32_t ral_lo, ral_hi;
2916 1.1 thorpej
2917 1.1 thorpej if (enaddr != NULL) {
2918 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
2919 1.1 thorpej (enaddr[3] << 24);
2920 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
2921 1.1 thorpej ral_hi |= RAL_AV;
2922 1.1 thorpej } else {
2923 1.1 thorpej ral_lo = 0;
2924 1.1 thorpej ral_hi = 0;
2925 1.1 thorpej }
2926 1.1 thorpej
2927 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
2928 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
2929 1.1 thorpej ral_lo);
2930 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
2931 1.1 thorpej ral_hi);
2932 1.1 thorpej } else {
2933 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
2934 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
2935 1.1 thorpej }
2936 1.1 thorpej }
2937 1.1 thorpej
2938 1.1 thorpej /*
2939 1.1 thorpej * wm_mchash:
2940 1.1 thorpej *
2941 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
2942 1.1 thorpej * multicast filter.
2943 1.1 thorpej */
2944 1.1 thorpej static uint32_t
2945 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
2946 1.1 thorpej {
2947 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
2948 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
2949 1.1 thorpej uint32_t hash;
2950 1.1 thorpej
2951 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
2952 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
2953 1.1 thorpej
2954 1.1 thorpej return (hash & 0xfff);
2955 1.1 thorpej }
2956 1.1 thorpej
2957 1.1 thorpej /*
2958 1.1 thorpej * wm_set_filter:
2959 1.1 thorpej *
2960 1.1 thorpej * Set up the receive filter.
2961 1.1 thorpej */
2962 1.47 thorpej static void
2963 1.1 thorpej wm_set_filter(struct wm_softc *sc)
2964 1.1 thorpej {
2965 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
2966 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2967 1.1 thorpej struct ether_multi *enm;
2968 1.1 thorpej struct ether_multistep step;
2969 1.1 thorpej bus_addr_t mta_reg;
2970 1.1 thorpej uint32_t hash, reg, bit;
2971 1.1 thorpej int i;
2972 1.1 thorpej
2973 1.11 thorpej if (sc->sc_type >= WM_T_82544)
2974 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
2975 1.1 thorpej else
2976 1.1 thorpej mta_reg = WMREG_MTA;
2977 1.1 thorpej
2978 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
2979 1.1 thorpej
2980 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
2981 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
2982 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
2983 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
2984 1.1 thorpej goto allmulti;
2985 1.1 thorpej }
2986 1.1 thorpej
2987 1.1 thorpej /*
2988 1.1 thorpej * Set the station address in the first RAL slot, and
2989 1.1 thorpej * clear the remaining slots.
2990 1.1 thorpej */
2991 1.1 thorpej wm_set_ral(sc, LLADDR(ifp->if_sadl), 0);
2992 1.1 thorpej for (i = 1; i < WM_RAL_TABSIZE; i++)
2993 1.1 thorpej wm_set_ral(sc, NULL, i);
2994 1.1 thorpej
2995 1.1 thorpej /* Clear out the multicast table. */
2996 1.1 thorpej for (i = 0; i < WM_MC_TABSIZE; i++)
2997 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
2998 1.1 thorpej
2999 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
3000 1.1 thorpej while (enm != NULL) {
3001 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3002 1.1 thorpej /*
3003 1.1 thorpej * We must listen to a range of multicast addresses.
3004 1.1 thorpej * For now, just accept all multicasts, rather than
3005 1.1 thorpej * trying to set only those filter bits needed to match
3006 1.1 thorpej * the range. (At this time, the only use of address
3007 1.1 thorpej * ranges is for IP multicast routing, for which the
3008 1.1 thorpej * range is big enough to require all bits set.)
3009 1.1 thorpej */
3010 1.1 thorpej goto allmulti;
3011 1.1 thorpej }
3012 1.1 thorpej
3013 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
3014 1.1 thorpej
3015 1.1 thorpej reg = (hash >> 5) & 0x7f;
3016 1.1 thorpej bit = hash & 0x1f;
3017 1.1 thorpej
3018 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
3019 1.1 thorpej hash |= 1U << bit;
3020 1.1 thorpej
3021 1.1 thorpej /* XXX Hardware bug?? */
3022 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
3023 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3024 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3025 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3026 1.1 thorpej } else
3027 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3028 1.1 thorpej
3029 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
3030 1.1 thorpej }
3031 1.1 thorpej
3032 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
3033 1.1 thorpej goto setit;
3034 1.1 thorpej
3035 1.1 thorpej allmulti:
3036 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
3037 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
3038 1.1 thorpej
3039 1.1 thorpej setit:
3040 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3041 1.1 thorpej }
3042 1.1 thorpej
3043 1.1 thorpej /*
3044 1.1 thorpej * wm_tbi_mediainit:
3045 1.1 thorpej *
3046 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
3047 1.1 thorpej */
3048 1.47 thorpej static void
3049 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
3050 1.1 thorpej {
3051 1.1 thorpej const char *sep = "";
3052 1.1 thorpej
3053 1.11 thorpej if (sc->sc_type < WM_T_82543)
3054 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
3055 1.1 thorpej else
3056 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
3057 1.1 thorpej
3058 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
3059 1.1 thorpej wm_tbi_mediastatus);
3060 1.1 thorpej
3061 1.1 thorpej /*
3062 1.1 thorpej * SWD Pins:
3063 1.1 thorpej *
3064 1.1 thorpej * 0 = Link LED (output)
3065 1.1 thorpej * 1 = Loss Of Signal (input)
3066 1.1 thorpej */
3067 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
3068 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
3069 1.1 thorpej
3070 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3071 1.1 thorpej
3072 1.27 christos #define ADD(ss, mm, dd) \
3073 1.1 thorpej do { \
3074 1.27 christos printf("%s%s", sep, ss); \
3075 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
3076 1.1 thorpej sep = ", "; \
3077 1.1 thorpej } while (/*CONSTCOND*/0)
3078 1.1 thorpej
3079 1.1 thorpej printf("%s: ", sc->sc_dev.dv_xname);
3080 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
3081 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
3082 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
3083 1.1 thorpej printf("\n");
3084 1.1 thorpej
3085 1.1 thorpej #undef ADD
3086 1.1 thorpej
3087 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
3088 1.1 thorpej }
3089 1.1 thorpej
3090 1.1 thorpej /*
3091 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
3092 1.1 thorpej *
3093 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
3094 1.1 thorpej */
3095 1.47 thorpej static void
3096 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
3097 1.1 thorpej {
3098 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3099 1.71 thorpej uint32_t ctrl;
3100 1.1 thorpej
3101 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
3102 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
3103 1.1 thorpej
3104 1.1 thorpej if (sc->sc_tbi_linkup == 0) {
3105 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
3106 1.1 thorpej return;
3107 1.1 thorpej }
3108 1.1 thorpej
3109 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
3110 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
3111 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
3112 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
3113 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
3114 1.71 thorpej if (ctrl & CTRL_RFCE)
3115 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
3116 1.71 thorpej if (ctrl & CTRL_TFCE)
3117 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
3118 1.1 thorpej }
3119 1.1 thorpej
3120 1.1 thorpej /*
3121 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
3122 1.1 thorpej *
3123 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
3124 1.1 thorpej */
3125 1.47 thorpej static int
3126 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
3127 1.1 thorpej {
3128 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3129 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
3130 1.1 thorpej uint32_t status;
3131 1.1 thorpej int i;
3132 1.1 thorpej
3133 1.1 thorpej sc->sc_txcw = ife->ifm_data;
3134 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
3135 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
3136 1.71 thorpej sc->sc_txcw |= ANAR_X_PAUSE_SYM | ANAR_X_PAUSE_ASYM;
3137 1.1 thorpej sc->sc_txcw |= TXCW_ANE;
3138 1.1 thorpej
3139 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
3140 1.1 thorpej delay(10000);
3141 1.1 thorpej
3142 1.71 thorpej /* NOTE: CTRL will update TFCE and RFCE automatically. */
3143 1.71 thorpej
3144 1.1 thorpej sc->sc_tbi_anstate = 0;
3145 1.1 thorpej
3146 1.1 thorpej if ((CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1)) == 0) {
3147 1.1 thorpej /* Have signal; wait for the link to come up. */
3148 1.1 thorpej for (i = 0; i < 50; i++) {
3149 1.1 thorpej delay(10000);
3150 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
3151 1.1 thorpej break;
3152 1.1 thorpej }
3153 1.1 thorpej
3154 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
3155 1.1 thorpej if (status & STATUS_LU) {
3156 1.1 thorpej /* Link is up. */
3157 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3158 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
3159 1.1 thorpej sc->sc_dev.dv_xname,
3160 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3161 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3162 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3163 1.1 thorpej if (status & STATUS_FD)
3164 1.1 thorpej sc->sc_tctl |=
3165 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3166 1.1 thorpej else
3167 1.1 thorpej sc->sc_tctl |=
3168 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3169 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
3170 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3171 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3172 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3173 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3174 1.71 thorpej sc->sc_fcrtl);
3175 1.1 thorpej sc->sc_tbi_linkup = 1;
3176 1.1 thorpej } else {
3177 1.1 thorpej /* Link is down. */
3178 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3179 1.1 thorpej ("%s: LINK: set media -> link down\n",
3180 1.1 thorpej sc->sc_dev.dv_xname));
3181 1.1 thorpej sc->sc_tbi_linkup = 0;
3182 1.1 thorpej }
3183 1.1 thorpej } else {
3184 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
3185 1.1 thorpej sc->sc_dev.dv_xname));
3186 1.1 thorpej sc->sc_tbi_linkup = 0;
3187 1.1 thorpej }
3188 1.1 thorpej
3189 1.1 thorpej wm_tbi_set_linkled(sc);
3190 1.1 thorpej
3191 1.1 thorpej return (0);
3192 1.1 thorpej }
3193 1.1 thorpej
3194 1.1 thorpej /*
3195 1.1 thorpej * wm_tbi_set_linkled:
3196 1.1 thorpej *
3197 1.1 thorpej * Update the link LED on 1000BASE-X devices.
3198 1.1 thorpej */
3199 1.47 thorpej static void
3200 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
3201 1.1 thorpej {
3202 1.1 thorpej
3203 1.1 thorpej if (sc->sc_tbi_linkup)
3204 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
3205 1.1 thorpej else
3206 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
3207 1.1 thorpej
3208 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3209 1.1 thorpej }
3210 1.1 thorpej
3211 1.1 thorpej /*
3212 1.1 thorpej * wm_tbi_check_link:
3213 1.1 thorpej *
3214 1.1 thorpej * Check the link on 1000BASE-X devices.
3215 1.1 thorpej */
3216 1.47 thorpej static void
3217 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
3218 1.1 thorpej {
3219 1.1 thorpej uint32_t rxcw, ctrl, status;
3220 1.1 thorpej
3221 1.1 thorpej if (sc->sc_tbi_anstate == 0)
3222 1.1 thorpej return;
3223 1.1 thorpej else if (sc->sc_tbi_anstate > 1) {
3224 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3225 1.1 thorpej ("%s: LINK: anstate %d\n", sc->sc_dev.dv_xname,
3226 1.1 thorpej sc->sc_tbi_anstate));
3227 1.1 thorpej sc->sc_tbi_anstate--;
3228 1.1 thorpej return;
3229 1.1 thorpej }
3230 1.1 thorpej
3231 1.1 thorpej sc->sc_tbi_anstate = 0;
3232 1.1 thorpej
3233 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
3234 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
3235 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
3236 1.1 thorpej
3237 1.1 thorpej if ((status & STATUS_LU) == 0) {
3238 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3239 1.1 thorpej ("%s: LINK: checklink -> down\n", sc->sc_dev.dv_xname));
3240 1.1 thorpej sc->sc_tbi_linkup = 0;
3241 1.1 thorpej } else {
3242 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3243 1.1 thorpej ("%s: LINK: checklink -> up %s\n", sc->sc_dev.dv_xname,
3244 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3245 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3246 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3247 1.1 thorpej if (status & STATUS_FD)
3248 1.1 thorpej sc->sc_tctl |=
3249 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3250 1.1 thorpej else
3251 1.1 thorpej sc->sc_tctl |=
3252 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3253 1.71 thorpej if (ctrl & CTRL_TFCE)
3254 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3255 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3256 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3257 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3258 1.71 thorpej sc->sc_fcrtl);
3259 1.1 thorpej sc->sc_tbi_linkup = 1;
3260 1.1 thorpej }
3261 1.1 thorpej
3262 1.1 thorpej wm_tbi_set_linkled(sc);
3263 1.1 thorpej }
3264 1.1 thorpej
3265 1.1 thorpej /*
3266 1.1 thorpej * wm_gmii_reset:
3267 1.1 thorpej *
3268 1.1 thorpej * Reset the PHY.
3269 1.1 thorpej */
3270 1.47 thorpej static void
3271 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
3272 1.1 thorpej {
3273 1.1 thorpej uint32_t reg;
3274 1.1 thorpej
3275 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
3276 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
3277 1.1 thorpej delay(20000);
3278 1.1 thorpej
3279 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3280 1.1 thorpej delay(20000);
3281 1.1 thorpej } else {
3282 1.1 thorpej /* The PHY reset pin is active-low. */
3283 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
3284 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
3285 1.1 thorpej CTRL_EXT_SWDPIN(4));
3286 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
3287 1.1 thorpej
3288 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
3289 1.1 thorpej delay(10);
3290 1.1 thorpej
3291 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3292 1.1 thorpej delay(10);
3293 1.1 thorpej
3294 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
3295 1.1 thorpej delay(10);
3296 1.1 thorpej #if 0
3297 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
3298 1.1 thorpej #endif
3299 1.1 thorpej }
3300 1.1 thorpej }
3301 1.1 thorpej
3302 1.1 thorpej /*
3303 1.1 thorpej * wm_gmii_mediainit:
3304 1.1 thorpej *
3305 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
3306 1.1 thorpej */
3307 1.47 thorpej static void
3308 1.1 thorpej wm_gmii_mediainit(struct wm_softc *sc)
3309 1.1 thorpej {
3310 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3311 1.1 thorpej
3312 1.1 thorpej /* We have MII. */
3313 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
3314 1.1 thorpej
3315 1.1 thorpej sc->sc_tipg = TIPG_1000T_DFLT;
3316 1.1 thorpej
3317 1.1 thorpej /*
3318 1.1 thorpej * Let the chip set speed/duplex on its own based on
3319 1.1 thorpej * signals from the PHY.
3320 1.1 thorpej */
3321 1.1 thorpej sc->sc_ctrl |= CTRL_SLU | CTRL_ASDE;
3322 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3323 1.1 thorpej
3324 1.1 thorpej /* Initialize our media structures and probe the GMII. */
3325 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
3326 1.1 thorpej
3327 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
3328 1.11 thorpej sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
3329 1.11 thorpej sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
3330 1.1 thorpej } else {
3331 1.11 thorpej sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
3332 1.11 thorpej sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
3333 1.1 thorpej }
3334 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
3335 1.1 thorpej
3336 1.1 thorpej wm_gmii_reset(sc);
3337 1.1 thorpej
3338 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
3339 1.1 thorpej wm_gmii_mediastatus);
3340 1.1 thorpej
3341 1.1 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
3342 1.71 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
3343 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
3344 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
3345 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
3346 1.1 thorpej } else
3347 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
3348 1.1 thorpej }
3349 1.1 thorpej
3350 1.1 thorpej /*
3351 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
3352 1.1 thorpej *
3353 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
3354 1.1 thorpej */
3355 1.47 thorpej static void
3356 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
3357 1.1 thorpej {
3358 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3359 1.1 thorpej
3360 1.1 thorpej mii_pollstat(&sc->sc_mii);
3361 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
3362 1.71 thorpej ifmr->ifm_active = (sc->sc_mii.mii_media_active & ~IFM_ETH_FMASK) |
3363 1.71 thorpej sc->sc_flowflags;
3364 1.1 thorpej }
3365 1.1 thorpej
3366 1.1 thorpej /*
3367 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
3368 1.1 thorpej *
3369 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
3370 1.1 thorpej */
3371 1.47 thorpej static int
3372 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
3373 1.1 thorpej {
3374 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3375 1.1 thorpej
3376 1.1 thorpej if (ifp->if_flags & IFF_UP)
3377 1.1 thorpej mii_mediachg(&sc->sc_mii);
3378 1.1 thorpej return (0);
3379 1.1 thorpej }
3380 1.1 thorpej
3381 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
3382 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
3383 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
3384 1.1 thorpej
3385 1.1 thorpej static void
3386 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
3387 1.1 thorpej {
3388 1.1 thorpej uint32_t i, v;
3389 1.1 thorpej
3390 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
3391 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
3392 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
3393 1.1 thorpej
3394 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
3395 1.1 thorpej if (data & i)
3396 1.1 thorpej v |= MDI_IO;
3397 1.1 thorpej else
3398 1.1 thorpej v &= ~MDI_IO;
3399 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3400 1.1 thorpej delay(10);
3401 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3402 1.1 thorpej delay(10);
3403 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3404 1.1 thorpej delay(10);
3405 1.1 thorpej }
3406 1.1 thorpej }
3407 1.1 thorpej
3408 1.1 thorpej static uint32_t
3409 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
3410 1.1 thorpej {
3411 1.1 thorpej uint32_t v, i, data = 0;
3412 1.1 thorpej
3413 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
3414 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
3415 1.1 thorpej v |= CTRL_SWDPIO(3);
3416 1.1 thorpej
3417 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3418 1.1 thorpej delay(10);
3419 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3420 1.1 thorpej delay(10);
3421 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3422 1.1 thorpej delay(10);
3423 1.1 thorpej
3424 1.1 thorpej for (i = 0; i < 16; i++) {
3425 1.1 thorpej data <<= 1;
3426 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3427 1.1 thorpej delay(10);
3428 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
3429 1.1 thorpej data |= 1;
3430 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3431 1.1 thorpej delay(10);
3432 1.1 thorpej }
3433 1.1 thorpej
3434 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3435 1.1 thorpej delay(10);
3436 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3437 1.1 thorpej delay(10);
3438 1.1 thorpej
3439 1.1 thorpej return (data);
3440 1.1 thorpej }
3441 1.1 thorpej
3442 1.1 thorpej #undef MDI_IO
3443 1.1 thorpej #undef MDI_DIR
3444 1.1 thorpej #undef MDI_CLK
3445 1.1 thorpej
3446 1.1 thorpej /*
3447 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
3448 1.1 thorpej *
3449 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
3450 1.1 thorpej */
3451 1.47 thorpej static int
3452 1.11 thorpej wm_gmii_i82543_readreg(struct device *self, int phy, int reg)
3453 1.1 thorpej {
3454 1.1 thorpej struct wm_softc *sc = (void *) self;
3455 1.1 thorpej int rv;
3456 1.1 thorpej
3457 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
3458 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
3459 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
3460 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
3461 1.1 thorpej
3462 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
3463 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
3464 1.1 thorpej sc->sc_dev.dv_xname, phy, reg, rv));
3465 1.1 thorpej
3466 1.1 thorpej return (rv);
3467 1.1 thorpej }
3468 1.1 thorpej
3469 1.1 thorpej /*
3470 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
3471 1.1 thorpej *
3472 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
3473 1.1 thorpej */
3474 1.47 thorpej static void
3475 1.11 thorpej wm_gmii_i82543_writereg(struct device *self, int phy, int reg, int val)
3476 1.1 thorpej {
3477 1.1 thorpej struct wm_softc *sc = (void *) self;
3478 1.1 thorpej
3479 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
3480 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
3481 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
3482 1.1 thorpej (MII_COMMAND_START << 30), 32);
3483 1.1 thorpej }
3484 1.1 thorpej
3485 1.1 thorpej /*
3486 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
3487 1.1 thorpej *
3488 1.1 thorpej * Read a PHY register on the GMII.
3489 1.1 thorpej */
3490 1.47 thorpej static int
3491 1.11 thorpej wm_gmii_i82544_readreg(struct device *self, int phy, int reg)
3492 1.1 thorpej {
3493 1.1 thorpej struct wm_softc *sc = (void *) self;
3494 1.60 ichiro uint32_t mdic = 0;
3495 1.1 thorpej int i, rv;
3496 1.1 thorpej
3497 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
3498 1.1 thorpej MDIC_REGADD(reg));
3499 1.1 thorpej
3500 1.1 thorpej for (i = 0; i < 100; i++) {
3501 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
3502 1.1 thorpej if (mdic & MDIC_READY)
3503 1.1 thorpej break;
3504 1.1 thorpej delay(10);
3505 1.1 thorpej }
3506 1.1 thorpej
3507 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
3508 1.1 thorpej printf("%s: MDIC read timed out: phy %d reg %d\n",
3509 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
3510 1.1 thorpej rv = 0;
3511 1.1 thorpej } else if (mdic & MDIC_E) {
3512 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
3513 1.1 thorpej printf("%s: MDIC read error: phy %d reg %d\n",
3514 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
3515 1.1 thorpej #endif
3516 1.1 thorpej rv = 0;
3517 1.1 thorpej } else {
3518 1.1 thorpej rv = MDIC_DATA(mdic);
3519 1.1 thorpej if (rv == 0xffff)
3520 1.1 thorpej rv = 0;
3521 1.1 thorpej }
3522 1.1 thorpej
3523 1.1 thorpej return (rv);
3524 1.1 thorpej }
3525 1.1 thorpej
3526 1.1 thorpej /*
3527 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
3528 1.1 thorpej *
3529 1.1 thorpej * Write a PHY register on the GMII.
3530 1.1 thorpej */
3531 1.47 thorpej static void
3532 1.11 thorpej wm_gmii_i82544_writereg(struct device *self, int phy, int reg, int val)
3533 1.1 thorpej {
3534 1.1 thorpej struct wm_softc *sc = (void *) self;
3535 1.60 ichiro uint32_t mdic = 0;
3536 1.1 thorpej int i;
3537 1.1 thorpej
3538 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
3539 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
3540 1.1 thorpej
3541 1.1 thorpej for (i = 0; i < 100; i++) {
3542 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
3543 1.1 thorpej if (mdic & MDIC_READY)
3544 1.1 thorpej break;
3545 1.1 thorpej delay(10);
3546 1.1 thorpej }
3547 1.1 thorpej
3548 1.1 thorpej if ((mdic & MDIC_READY) == 0)
3549 1.1 thorpej printf("%s: MDIC write timed out: phy %d reg %d\n",
3550 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
3551 1.1 thorpej else if (mdic & MDIC_E)
3552 1.1 thorpej printf("%s: MDIC write error: phy %d reg %d\n",
3553 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
3554 1.1 thorpej }
3555 1.1 thorpej
3556 1.1 thorpej /*
3557 1.1 thorpej * wm_gmii_statchg: [mii interface function]
3558 1.1 thorpej *
3559 1.1 thorpej * Callback from MII layer when media changes.
3560 1.1 thorpej */
3561 1.47 thorpej static void
3562 1.1 thorpej wm_gmii_statchg(struct device *self)
3563 1.1 thorpej {
3564 1.1 thorpej struct wm_softc *sc = (void *) self;
3565 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
3566 1.1 thorpej
3567 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
3568 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3569 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3570 1.71 thorpej
3571 1.71 thorpej /*
3572 1.71 thorpej * Get flow control negotiation result.
3573 1.71 thorpej */
3574 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
3575 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
3576 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
3577 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
3578 1.71 thorpej }
3579 1.71 thorpej
3580 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
3581 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
3582 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
3583 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3584 1.71 thorpej }
3585 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
3586 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
3587 1.71 thorpej }
3588 1.1 thorpej
3589 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
3590 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3591 1.1 thorpej ("%s: LINK: statchg: FDX\n", sc->sc_dev.dv_xname));
3592 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3593 1.1 thorpej } else {
3594 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3595 1.1 thorpej ("%s: LINK: statchg: HDX\n", sc->sc_dev.dv_xname));
3596 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3597 1.1 thorpej }
3598 1.1 thorpej
3599 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3600 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3601 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
3602 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
3603 1.1 thorpej }
3604