Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.93
      1  1.93   thorpej /*	$NetBSD: if_wm.c,v 1.93 2005/02/18 05:58:31 thorpej Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*
      4  1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8   1.1   thorpej  *
      9   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.1   thorpej  * modification, are permitted provided that the following conditions
     11   1.1   thorpej  * are met:
     12   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.1   thorpej  *    must display the following acknowledgement:
     19   1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20   1.1   thorpej  *	Wasabi Systems, Inc.
     21   1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1   thorpej  *    or promote products derived from this software without specific prior
     23   1.1   thorpej  *    written permission.
     24   1.1   thorpej  *
     25   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1   thorpej  */
     37   1.1   thorpej 
     38   1.1   thorpej /*
     39  1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     40   1.1   thorpej  *
     41   1.1   thorpej  * TODO (in order of importance):
     42   1.1   thorpej  *
     43  1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     44  1.56   thorpej  *	- Figure out what to do with the i82545GM and i82546GB
     45  1.56   thorpej  *	  SERDES controllers.
     46  1.61   thorpej  *	- Fix hw VLAN assist.
     47   1.1   thorpej  */
     48  1.38     lukem 
     49  1.38     lukem #include <sys/cdefs.h>
     50  1.93   thorpej __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.93 2005/02/18 05:58:31 thorpej Exp $");
     51   1.1   thorpej 
     52   1.1   thorpej #include "bpfilter.h"
     53  1.21    itojun #include "rnd.h"
     54   1.1   thorpej 
     55   1.1   thorpej #include <sys/param.h>
     56   1.1   thorpej #include <sys/systm.h>
     57   1.1   thorpej #include <sys/callout.h>
     58   1.1   thorpej #include <sys/mbuf.h>
     59   1.1   thorpej #include <sys/malloc.h>
     60   1.1   thorpej #include <sys/kernel.h>
     61   1.1   thorpej #include <sys/socket.h>
     62   1.1   thorpej #include <sys/ioctl.h>
     63   1.1   thorpej #include <sys/errno.h>
     64   1.1   thorpej #include <sys/device.h>
     65   1.1   thorpej #include <sys/queue.h>
     66  1.84   thorpej #include <sys/syslog.h>
     67   1.1   thorpej 
     68   1.1   thorpej #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
     69   1.1   thorpej 
     70  1.21    itojun #if NRND > 0
     71  1.21    itojun #include <sys/rnd.h>
     72  1.21    itojun #endif
     73  1.21    itojun 
     74   1.1   thorpej #include <net/if.h>
     75   1.1   thorpej #include <net/if_dl.h>
     76   1.1   thorpej #include <net/if_media.h>
     77   1.1   thorpej #include <net/if_ether.h>
     78   1.1   thorpej 
     79   1.1   thorpej #if NBPFILTER > 0
     80   1.1   thorpej #include <net/bpf.h>
     81   1.1   thorpej #endif
     82   1.1   thorpej 
     83   1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
     84   1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
     85   1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
     86  1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
     87   1.1   thorpej 
     88   1.1   thorpej #include <machine/bus.h>
     89   1.1   thorpej #include <machine/intr.h>
     90   1.1   thorpej #include <machine/endian.h>
     91   1.1   thorpej 
     92   1.1   thorpej #include <dev/mii/mii.h>
     93   1.1   thorpej #include <dev/mii/miivar.h>
     94   1.1   thorpej #include <dev/mii/mii_bitbang.h>
     95   1.1   thorpej 
     96   1.1   thorpej #include <dev/pci/pcireg.h>
     97   1.1   thorpej #include <dev/pci/pcivar.h>
     98   1.1   thorpej #include <dev/pci/pcidevs.h>
     99   1.1   thorpej 
    100   1.1   thorpej #include <dev/pci/if_wmreg.h>
    101   1.1   thorpej 
    102   1.1   thorpej #ifdef WM_DEBUG
    103   1.1   thorpej #define	WM_DEBUG_LINK		0x01
    104   1.1   thorpej #define	WM_DEBUG_TX		0x02
    105   1.1   thorpej #define	WM_DEBUG_RX		0x04
    106   1.1   thorpej #define	WM_DEBUG_GMII		0x08
    107   1.1   thorpej int	wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK;
    108   1.1   thorpej 
    109   1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    110   1.1   thorpej #else
    111   1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    112   1.1   thorpej #endif /* WM_DEBUG */
    113   1.1   thorpej 
    114   1.1   thorpej /*
    115   1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    116  1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    117  1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    118  1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    119  1.75   thorpej  * of them at a time.
    120  1.75   thorpej  *
    121  1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    122  1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    123  1.75   thorpej  * situations with jumbo frames.
    124   1.1   thorpej  */
    125  1.75   thorpej #define	WM_NTXSEGS		256
    126   1.2   thorpej #define	WM_IFQUEUELEN		256
    127  1.74      tron #define	WM_TXQUEUELEN_MAX	64
    128  1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    129  1.74      tron #define	WM_TXQUEUELEN(sc)	((sc)->sc_txnum)
    130  1.74      tron #define	WM_TXQUEUELEN_MASK(sc)	(WM_TXQUEUELEN(sc) - 1)
    131  1.74      tron #define	WM_TXQUEUE_GC(sc)	(WM_TXQUEUELEN(sc) / 8)
    132  1.75   thorpej #define	WM_NTXDESC_82542	256
    133  1.75   thorpej #define	WM_NTXDESC_82544	4096
    134  1.75   thorpej #define	WM_NTXDESC(sc)		((sc)->sc_ntxdesc)
    135  1.75   thorpej #define	WM_NTXDESC_MASK(sc)	(WM_NTXDESC(sc) - 1)
    136  1.75   thorpej #define	WM_TXDESCSIZE(sc)	(WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
    137  1.75   thorpej #define	WM_NEXTTX(sc, x)	(((x) + 1) & WM_NTXDESC_MASK(sc))
    138  1.74      tron #define	WM_NEXTTXS(sc, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(sc))
    139   1.1   thorpej 
    140  1.82   thorpej #define	WM_MAXTXDMA		ETHER_MAX_LEN_JUMBO
    141  1.82   thorpej 
    142   1.1   thorpej /*
    143   1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    144   1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    145  1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    146  1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    147   1.1   thorpej  */
    148  1.10   thorpej #define	WM_NRXDESC		256
    149   1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    150   1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    151   1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    152   1.1   thorpej 
    153   1.1   thorpej /*
    154   1.1   thorpej  * Control structures are DMA'd to the i82542 chip.  We allocate them in
    155   1.1   thorpej  * a single clump that maps to a single DMA segment to make serveral things
    156   1.1   thorpej  * easier.
    157   1.1   thorpej  */
    158  1.75   thorpej struct wm_control_data_82544 {
    159   1.1   thorpej 	/*
    160  1.75   thorpej 	 * The receive descriptors.
    161   1.1   thorpej 	 */
    162  1.75   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    163   1.1   thorpej 
    164   1.1   thorpej 	/*
    165  1.75   thorpej 	 * The transmit descriptors.  Put these at the end, because
    166  1.75   thorpej 	 * we might use a smaller number of them.
    167   1.1   thorpej 	 */
    168  1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
    169  1.75   thorpej };
    170  1.75   thorpej 
    171  1.75   thorpej struct wm_control_data_82542 {
    172   1.1   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    173  1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
    174   1.1   thorpej };
    175   1.1   thorpej 
    176  1.75   thorpej #define	WM_CDOFF(x)	offsetof(struct wm_control_data_82544, x)
    177   1.1   thorpej #define	WM_CDTXOFF(x)	WM_CDOFF(wcd_txdescs[(x)])
    178   1.1   thorpej #define	WM_CDRXOFF(x)	WM_CDOFF(wcd_rxdescs[(x)])
    179   1.1   thorpej 
    180   1.1   thorpej /*
    181   1.1   thorpej  * Software state for transmit jobs.
    182   1.1   thorpej  */
    183   1.1   thorpej struct wm_txsoft {
    184   1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    185   1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    186   1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    187   1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    188   1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    189   1.1   thorpej };
    190   1.1   thorpej 
    191   1.1   thorpej /*
    192   1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    193   1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    194   1.1   thorpej  * more than one buffer, we chain them together.
    195   1.1   thorpej  */
    196   1.1   thorpej struct wm_rxsoft {
    197   1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    198   1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    199   1.1   thorpej };
    200   1.1   thorpej 
    201  1.43   thorpej typedef enum {
    202  1.43   thorpej 	WM_T_unknown		= 0,
    203  1.43   thorpej 	WM_T_82542_2_0,			/* i82542 2.0 (really old) */
    204  1.43   thorpej 	WM_T_82542_2_1,			/* i82542 2.1+ (old) */
    205  1.43   thorpej 	WM_T_82543,			/* i82543 */
    206  1.43   thorpej 	WM_T_82544,			/* i82544 */
    207  1.43   thorpej 	WM_T_82540,			/* i82540 */
    208  1.43   thorpej 	WM_T_82545,			/* i82545 */
    209  1.43   thorpej 	WM_T_82545_3,			/* i82545 3.0+ */
    210  1.43   thorpej 	WM_T_82546,			/* i82546 */
    211  1.43   thorpej 	WM_T_82546_3,			/* i82546 3.0+ */
    212  1.43   thorpej 	WM_T_82541,			/* i82541 */
    213  1.43   thorpej 	WM_T_82541_2,			/* i82541 2.0+ */
    214  1.43   thorpej 	WM_T_82547,			/* i82547 */
    215  1.43   thorpej 	WM_T_82547_2,			/* i82547 2.0+ */
    216  1.43   thorpej } wm_chip_type;
    217  1.43   thorpej 
    218   1.1   thorpej /*
    219   1.1   thorpej  * Software state per device.
    220   1.1   thorpej  */
    221   1.1   thorpej struct wm_softc {
    222   1.1   thorpej 	struct device sc_dev;		/* generic device information */
    223   1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    224   1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    225  1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    226  1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    227   1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    228   1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    229   1.1   thorpej 	void *sc_sdhook;		/* shutdown hook */
    230   1.1   thorpej 
    231  1.43   thorpej 	wm_chip_type sc_type;		/* chip type */
    232   1.1   thorpej 	int sc_flags;			/* flags; see below */
    233  1.52   thorpej 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    234  1.54   thorpej 	int sc_pcix_offset;		/* PCIX capability register offset */
    235  1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    236   1.1   thorpej 
    237   1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    238   1.1   thorpej 
    239  1.44   thorpej 	int sc_ee_addrbits;		/* EEPROM address bits */
    240  1.44   thorpej 
    241   1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    242   1.1   thorpej 
    243   1.1   thorpej 	struct callout sc_tick_ch;	/* tick callout */
    244   1.1   thorpej 
    245   1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    246   1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    247   1.1   thorpej 
    248  1.42   thorpej 	int		sc_align_tweak;
    249  1.42   thorpej 
    250   1.1   thorpej 	/*
    251   1.1   thorpej 	 * Software state for the transmit and receive descriptors.
    252   1.1   thorpej 	 */
    253  1.74      tron 	int			sc_txnum;	/* must be a power of two */
    254  1.74      tron 	struct wm_txsoft	sc_txsoft[WM_TXQUEUELEN_MAX];
    255  1.74      tron 	struct wm_rxsoft	sc_rxsoft[WM_NRXDESC];
    256   1.1   thorpej 
    257   1.1   thorpej 	/*
    258   1.1   thorpej 	 * Control data structures.
    259   1.1   thorpej 	 */
    260  1.75   thorpej 	int			sc_ntxdesc;	/* must be a power of two */
    261  1.75   thorpej 	struct wm_control_data_82544 *sc_control_data;
    262   1.1   thorpej #define	sc_txdescs	sc_control_data->wcd_txdescs
    263   1.1   thorpej #define	sc_rxdescs	sc_control_data->wcd_rxdescs
    264   1.1   thorpej 
    265   1.1   thorpej #ifdef WM_EVENT_COUNTERS
    266   1.1   thorpej 	/* Event counters. */
    267   1.1   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    268   1.1   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    269  1.78   thorpej 	struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
    270   1.4   thorpej 	struct evcnt sc_ev_txdw;	/* Tx descriptor interrupts */
    271   1.4   thorpej 	struct evcnt sc_ev_txqe;	/* Tx queue empty interrupts */
    272   1.1   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    273   1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    274   1.1   thorpej 
    275   1.1   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    276   1.1   thorpej 	struct evcnt sc_ev_rxtusum;	/* TCP/UDP cksums checked in-bound */
    277   1.1   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    278   1.1   thorpej 	struct evcnt sc_ev_txtusum;	/* TCP/UDP cksums comp. out-bound */
    279   1.1   thorpej 
    280  1.86   thorpej 			/* m_pullup() needed for Tx offload */
    281  1.86   thorpej 	struct evcnt sc_ev_txpullup_needed;
    282  1.86   thorpej 			/* ...failed due to no memory */
    283  1.86   thorpej 	struct evcnt sc_ev_txpullup_nomem;
    284  1.86   thorpej 			/* ...failed due to lack of space in first mbuf */
    285  1.86   thorpej 	struct evcnt sc_ev_txpullup_fail;
    286  1.86   thorpej 
    287   1.2   thorpej 	struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    288   1.1   thorpej 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    289   1.1   thorpej 
    290   1.1   thorpej 	struct evcnt sc_ev_tu;		/* Tx underrun */
    291  1.71   thorpej 
    292  1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    293  1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    294  1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    295  1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    296  1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    297   1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    298   1.1   thorpej 
    299   1.1   thorpej 	bus_addr_t sc_tdt_reg;		/* offset of TDT register */
    300   1.1   thorpej 
    301   1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    302   1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    303   1.1   thorpej 
    304   1.1   thorpej 	int	sc_txsfree;		/* number of free Tx jobs */
    305   1.1   thorpej 	int	sc_txsnext;		/* next free Tx job */
    306   1.1   thorpej 	int	sc_txsdirty;		/* dirty Tx jobs */
    307   1.1   thorpej 
    308  1.78   thorpej 	/* These 5 variables are used only on the 82547. */
    309  1.78   thorpej 	int	sc_txfifo_size;		/* Tx FIFO size */
    310  1.78   thorpej 	int	sc_txfifo_head;		/* current head of FIFO */
    311  1.78   thorpej 	uint32_t sc_txfifo_addr;	/* internal address of start of FIFO */
    312  1.78   thorpej 	int	sc_txfifo_stall;	/* Tx FIFO is stalled */
    313  1.78   thorpej 	struct callout sc_txfifo_ch;	/* Tx FIFO stall work-around timer */
    314  1.78   thorpej 
    315   1.1   thorpej 	bus_addr_t sc_rdt_reg;		/* offset of RDT register */
    316   1.1   thorpej 
    317   1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/queue ent */
    318   1.1   thorpej 	int	sc_rxdiscard;
    319   1.1   thorpej 	int	sc_rxlen;
    320   1.1   thorpej 	struct mbuf *sc_rxhead;
    321   1.1   thorpej 	struct mbuf *sc_rxtail;
    322   1.1   thorpej 	struct mbuf **sc_rxtailp;
    323   1.1   thorpej 
    324   1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    325   1.1   thorpej #if 0
    326   1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    327   1.1   thorpej #endif
    328   1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    329  1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    330   1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    331   1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    332   1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    333   1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    334  1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    335  1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    336   1.1   thorpej 
    337   1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    338   1.1   thorpej 	int sc_tbi_anstate;		/* autonegotiation state */
    339   1.1   thorpej 
    340   1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    341  1.21    itojun 
    342  1.21    itojun #if NRND > 0
    343  1.21    itojun 	rndsource_element_t rnd_source;	/* random source */
    344  1.21    itojun #endif
    345   1.1   thorpej };
    346   1.1   thorpej 
    347   1.1   thorpej #define	WM_RXCHAIN_RESET(sc)						\
    348   1.1   thorpej do {									\
    349   1.1   thorpej 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    350   1.1   thorpej 	*(sc)->sc_rxtailp = NULL;					\
    351   1.1   thorpej 	(sc)->sc_rxlen = 0;						\
    352   1.1   thorpej } while (/*CONSTCOND*/0)
    353   1.1   thorpej 
    354   1.1   thorpej #define	WM_RXCHAIN_LINK(sc, m)						\
    355   1.1   thorpej do {									\
    356   1.1   thorpej 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    357   1.1   thorpej 	(sc)->sc_rxtailp = &(m)->m_next;				\
    358   1.1   thorpej } while (/*CONSTCOND*/0)
    359   1.1   thorpej 
    360   1.1   thorpej /* sc_flags */
    361   1.1   thorpej #define	WM_F_HAS_MII		0x01	/* has MII */
    362  1.17   thorpej #define	WM_F_EEPROM_HANDSHAKE	0x02	/* requires EEPROM handshake */
    363  1.57   thorpej #define	WM_F_EEPROM_SPI		0x04	/* EEPROM is SPI */
    364  1.53   thorpej #define	WM_F_IOH_VALID		0x10	/* I/O handle is valid */
    365  1.53   thorpej #define	WM_F_BUS64		0x20	/* bus is 64-bit */
    366  1.53   thorpej #define	WM_F_PCIX		0x40	/* bus is PCI-X */
    367  1.73      tron #define	WM_F_CSA		0x80	/* bus is CSA */
    368   1.1   thorpej 
    369   1.1   thorpej #ifdef WM_EVENT_COUNTERS
    370   1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    371  1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    372   1.1   thorpej #else
    373   1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    374  1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    375   1.1   thorpej #endif
    376   1.1   thorpej 
    377   1.1   thorpej #define	CSR_READ(sc, reg)						\
    378   1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    379   1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    380   1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    381  1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    382  1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    383   1.1   thorpej 
    384   1.1   thorpej #define	WM_CDTXADDR(sc, x)	((sc)->sc_cddma + WM_CDTXOFF((x)))
    385   1.1   thorpej #define	WM_CDRXADDR(sc, x)	((sc)->sc_cddma + WM_CDRXOFF((x)))
    386   1.1   thorpej 
    387  1.69   thorpej #define	WM_CDTXADDR_LO(sc, x)	(WM_CDTXADDR((sc), (x)) & 0xffffffffU)
    388  1.69   thorpej #define	WM_CDTXADDR_HI(sc, x)						\
    389  1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    390  1.69   thorpej 	 (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
    391  1.69   thorpej 
    392  1.69   thorpej #define	WM_CDRXADDR_LO(sc, x)	(WM_CDRXADDR((sc), (x)) & 0xffffffffU)
    393  1.69   thorpej #define	WM_CDRXADDR_HI(sc, x)						\
    394  1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    395  1.69   thorpej 	 (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
    396  1.69   thorpej 
    397   1.1   thorpej #define	WM_CDTXSYNC(sc, x, n, ops)					\
    398   1.1   thorpej do {									\
    399   1.1   thorpej 	int __x, __n;							\
    400   1.1   thorpej 									\
    401   1.1   thorpej 	__x = (x);							\
    402   1.1   thorpej 	__n = (n);							\
    403   1.1   thorpej 									\
    404   1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    405  1.75   thorpej 	if ((__x + __n) > WM_NTXDESC(sc)) {				\
    406   1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    407   1.1   thorpej 		    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) *		\
    408  1.75   thorpej 		    (WM_NTXDESC(sc) - __x), (ops));			\
    409  1.75   thorpej 		__n -= (WM_NTXDESC(sc) - __x);				\
    410   1.1   thorpej 		__x = 0;						\
    411   1.1   thorpej 	}								\
    412   1.1   thorpej 									\
    413   1.1   thorpej 	/* Now sync whatever is left. */				\
    414   1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    415   1.1   thorpej 	    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops));	\
    416   1.1   thorpej } while (/*CONSTCOND*/0)
    417   1.1   thorpej 
    418   1.1   thorpej #define	WM_CDRXSYNC(sc, x, ops)						\
    419   1.1   thorpej do {									\
    420   1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    421   1.1   thorpej 	   WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops));		\
    422   1.1   thorpej } while (/*CONSTCOND*/0)
    423   1.1   thorpej 
    424   1.1   thorpej #define	WM_INIT_RXDESC(sc, x)						\
    425   1.1   thorpej do {									\
    426   1.1   thorpej 	struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    427   1.1   thorpej 	wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)];		\
    428   1.1   thorpej 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    429   1.1   thorpej 									\
    430   1.1   thorpej 	/*								\
    431   1.1   thorpej 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    432   1.1   thorpej 	 * so that the payload after the Ethernet header is aligned	\
    433   1.1   thorpej 	 * to a 4-byte boundary.					\
    434   1.1   thorpej 	 *								\
    435   1.1   thorpej 	 * XXX BRAINDAMAGE ALERT!					\
    436   1.1   thorpej 	 * The stupid chip uses the same size for every buffer, which	\
    437   1.1   thorpej 	 * is set in the Receive Control register.  We are using the 2K	\
    438   1.1   thorpej 	 * size option, but what we REALLY want is (2K - 2)!  For this	\
    439  1.41       tls 	 * reason, we can't "scoot" packets longer than the standard	\
    440  1.41       tls 	 * Ethernet MTU.  On strict-alignment platforms, if the total	\
    441  1.42   thorpej 	 * size exceeds (2K - 2) we set align_tweak to 0 and let	\
    442  1.41       tls 	 * the upper layer copy the headers.				\
    443   1.1   thorpej 	 */								\
    444  1.42   thorpej 	__m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak;	\
    445   1.1   thorpej 									\
    446  1.69   thorpej 	wm_set_dma_addr(&__rxd->wrx_addr,				\
    447  1.69   thorpej 	    __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
    448   1.1   thorpej 	__rxd->wrx_len = 0;						\
    449   1.1   thorpej 	__rxd->wrx_cksum = 0;						\
    450   1.1   thorpej 	__rxd->wrx_status = 0;						\
    451   1.1   thorpej 	__rxd->wrx_errors = 0;						\
    452   1.1   thorpej 	__rxd->wrx_special = 0;						\
    453   1.1   thorpej 	WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    454   1.1   thorpej 									\
    455   1.1   thorpej 	CSR_WRITE((sc), (sc)->sc_rdt_reg, (x));				\
    456   1.1   thorpej } while (/*CONSTCOND*/0)
    457   1.1   thorpej 
    458  1.47   thorpej static void	wm_start(struct ifnet *);
    459  1.47   thorpej static void	wm_watchdog(struct ifnet *);
    460  1.47   thorpej static int	wm_ioctl(struct ifnet *, u_long, caddr_t);
    461  1.47   thorpej static int	wm_init(struct ifnet *);
    462  1.47   thorpej static void	wm_stop(struct ifnet *, int);
    463   1.1   thorpej 
    464  1.47   thorpej static void	wm_shutdown(void *);
    465   1.1   thorpej 
    466  1.47   thorpej static void	wm_reset(struct wm_softc *);
    467  1.47   thorpej static void	wm_rxdrain(struct wm_softc *);
    468  1.47   thorpej static int	wm_add_rxbuf(struct wm_softc *, int);
    469  1.51   thorpej static int	wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
    470  1.47   thorpej static void	wm_tick(void *);
    471   1.1   thorpej 
    472  1.47   thorpej static void	wm_set_filter(struct wm_softc *);
    473   1.1   thorpej 
    474  1.47   thorpej static int	wm_intr(void *);
    475  1.47   thorpej static void	wm_txintr(struct wm_softc *);
    476  1.47   thorpej static void	wm_rxintr(struct wm_softc *);
    477  1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    478   1.1   thorpej 
    479  1.47   thorpej static void	wm_tbi_mediainit(struct wm_softc *);
    480  1.47   thorpej static int	wm_tbi_mediachange(struct ifnet *);
    481  1.47   thorpej static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    482   1.1   thorpej 
    483  1.47   thorpej static void	wm_tbi_set_linkled(struct wm_softc *);
    484  1.47   thorpej static void	wm_tbi_check_link(struct wm_softc *);
    485   1.1   thorpej 
    486  1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    487   1.1   thorpej 
    488  1.47   thorpej static int	wm_gmii_i82543_readreg(struct device *, int, int);
    489  1.47   thorpej static void	wm_gmii_i82543_writereg(struct device *, int, int, int);
    490   1.1   thorpej 
    491  1.47   thorpej static int	wm_gmii_i82544_readreg(struct device *, int, int);
    492  1.47   thorpej static void	wm_gmii_i82544_writereg(struct device *, int, int, int);
    493   1.1   thorpej 
    494  1.47   thorpej static void	wm_gmii_statchg(struct device *);
    495   1.1   thorpej 
    496  1.47   thorpej static void	wm_gmii_mediainit(struct wm_softc *);
    497  1.47   thorpej static int	wm_gmii_mediachange(struct ifnet *);
    498  1.47   thorpej static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    499   1.1   thorpej 
    500  1.47   thorpej static int	wm_match(struct device *, struct cfdata *, void *);
    501  1.47   thorpej static void	wm_attach(struct device *, struct device *, void *);
    502   1.1   thorpej 
    503  1.24   thorpej CFATTACH_DECL(wm, sizeof(struct wm_softc),
    504  1.25   thorpej     wm_match, wm_attach, NULL, NULL);
    505   1.1   thorpej 
    506  1.78   thorpej static void	wm_82547_txfifo_stall(void *);
    507  1.78   thorpej 
    508   1.1   thorpej /*
    509   1.1   thorpej  * Devices supported by this driver.
    510   1.1   thorpej  */
    511  1.76   thorpej static const struct wm_product {
    512   1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    513   1.1   thorpej 	pci_product_id_t	wmp_product;
    514   1.1   thorpej 	const char		*wmp_name;
    515  1.43   thorpej 	wm_chip_type		wmp_type;
    516   1.1   thorpej 	int			wmp_flags;
    517   1.1   thorpej #define	WMP_F_1000X		0x01
    518   1.1   thorpej #define	WMP_F_1000T		0x02
    519   1.1   thorpej } wm_products[] = {
    520   1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    521   1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    522  1.11   thorpej 	  WM_T_82542_2_1,	WMP_F_1000X },
    523   1.1   thorpej 
    524  1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    525  1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    526  1.11   thorpej 	  WM_T_82543,		WMP_F_1000X },
    527   1.1   thorpej 
    528  1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    529  1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    530  1.11   thorpej 	  WM_T_82543,		WMP_F_1000T },
    531   1.1   thorpej 
    532  1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    533  1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    534  1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    535   1.1   thorpej 
    536  1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    537  1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    538  1.11   thorpej 	  WM_T_82544,		WMP_F_1000X },
    539   1.1   thorpej 
    540  1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    541   1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    542  1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    543   1.1   thorpej 
    544  1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    545  1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    546  1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    547   1.1   thorpej 
    548  1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    549  1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    550  1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    551  1.34      kent 
    552  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    553  1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    554  1.55   thorpej 	  WM_T_82540,		WMP_F_1000T },
    555  1.55   thorpej 
    556  1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    557  1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    558  1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    559  1.34      kent 
    560  1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    561  1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    562  1.33      kent 	  WM_T_82540,		WMP_F_1000T },
    563  1.33      kent 
    564  1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    565  1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    566  1.17   thorpej 	  WM_T_82540,		WMP_F_1000T },
    567  1.17   thorpej 
    568  1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    569  1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    570  1.17   thorpej 	  WM_T_82545,		WMP_F_1000T },
    571  1.17   thorpej 
    572  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    573  1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    574  1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000T },
    575  1.55   thorpej 
    576  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    577  1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    578  1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000X },
    579  1.55   thorpej #if 0
    580  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    581  1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    582  1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    583  1.55   thorpej #endif
    584  1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    585  1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    586  1.39   thorpej 	  WM_T_82546,		WMP_F_1000T },
    587  1.39   thorpej 
    588  1.39   thorpej 	{ PCI_VENDOR_INTEL,     PCI_PRODUCT_INTEL_82546EB_QUAD,
    589  1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    590  1.17   thorpej 	  WM_T_82546,		WMP_F_1000T },
    591  1.17   thorpej 
    592  1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    593  1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    594  1.17   thorpej 	  WM_T_82545,		WMP_F_1000X },
    595  1.17   thorpej 
    596  1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    597  1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    598  1.17   thorpej 	  WM_T_82546,		WMP_F_1000X },
    599  1.17   thorpej 
    600  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    601  1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    602  1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000T },
    603  1.55   thorpej 
    604  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    605  1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    606  1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000X },
    607  1.55   thorpej #if 0
    608  1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    609  1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    610  1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    611  1.55   thorpej #endif
    612  1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    613  1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    614  1.63   thorpej 	  WM_T_82541,		WMP_F_1000T },
    615  1.63   thorpej 
    616  1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    617  1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
    618  1.57   thorpej 	  WM_T_82541,		WMP_F_1000T },
    619  1.57   thorpej 
    620  1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
    621  1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
    622  1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    623  1.57   thorpej 
    624  1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
    625  1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
    626  1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    627  1.57   thorpej 
    628  1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
    629  1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
    630  1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    631  1.57   thorpej 
    632  1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
    633  1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
    634  1.57   thorpej 	  WM_T_82547,		WMP_F_1000T },
    635  1.57   thorpej 
    636  1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
    637  1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
    638  1.57   thorpej 	  WM_T_82547_2,		WMP_F_1000T },
    639   1.1   thorpej 	{ 0,			0,
    640   1.1   thorpej 	  NULL,
    641   1.1   thorpej 	  0,			0 },
    642   1.1   thorpej };
    643   1.1   thorpej 
    644   1.2   thorpej #ifdef WM_EVENT_COUNTERS
    645  1.75   thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
    646   1.2   thorpej #endif /* WM_EVENT_COUNTERS */
    647   1.2   thorpej 
    648  1.53   thorpej #if 0 /* Not currently used */
    649  1.53   thorpej static __inline uint32_t
    650  1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
    651  1.53   thorpej {
    652  1.53   thorpej 
    653  1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
    654  1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
    655  1.53   thorpej }
    656  1.53   thorpej #endif
    657  1.53   thorpej 
    658  1.53   thorpej static __inline void
    659  1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
    660  1.53   thorpej {
    661  1.53   thorpej 
    662  1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
    663  1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
    664  1.53   thorpej }
    665  1.53   thorpej 
    666  1.69   thorpej static __inline void
    667  1.69   thorpej wm_set_dma_addr(__volatile wiseman_addr_t *wa, bus_addr_t v)
    668  1.69   thorpej {
    669  1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
    670  1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
    671  1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
    672  1.69   thorpej 	else
    673  1.69   thorpej 		wa->wa_high = 0;
    674  1.69   thorpej }
    675  1.69   thorpej 
    676   1.1   thorpej static const struct wm_product *
    677   1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
    678   1.1   thorpej {
    679   1.1   thorpej 	const struct wm_product *wmp;
    680   1.1   thorpej 
    681   1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
    682   1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
    683   1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
    684   1.1   thorpej 			return (wmp);
    685   1.1   thorpej 	}
    686   1.1   thorpej 	return (NULL);
    687   1.1   thorpej }
    688   1.1   thorpej 
    689  1.47   thorpej static int
    690   1.1   thorpej wm_match(struct device *parent, struct cfdata *cf, void *aux)
    691   1.1   thorpej {
    692   1.1   thorpej 	struct pci_attach_args *pa = aux;
    693   1.1   thorpej 
    694   1.1   thorpej 	if (wm_lookup(pa) != NULL)
    695   1.1   thorpej 		return (1);
    696   1.1   thorpej 
    697   1.1   thorpej 	return (0);
    698   1.1   thorpej }
    699   1.1   thorpej 
    700  1.47   thorpej static void
    701   1.1   thorpej wm_attach(struct device *parent, struct device *self, void *aux)
    702   1.1   thorpej {
    703   1.1   thorpej 	struct wm_softc *sc = (void *) self;
    704   1.1   thorpej 	struct pci_attach_args *pa = aux;
    705   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    706   1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    707   1.1   thorpej 	pci_intr_handle_t ih;
    708  1.75   thorpej 	size_t cdata_size;
    709   1.1   thorpej 	const char *intrstr = NULL;
    710  1.44   thorpej 	const char *eetype;
    711   1.1   thorpej 	bus_space_tag_t memt;
    712   1.1   thorpej 	bus_space_handle_t memh;
    713   1.1   thorpej 	bus_dma_segment_t seg;
    714   1.1   thorpej 	int memh_valid;
    715   1.1   thorpej 	int i, rseg, error;
    716   1.1   thorpej 	const struct wm_product *wmp;
    717   1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
    718   1.1   thorpej 	uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin;
    719   1.1   thorpej 	pcireg_t preg, memtype;
    720  1.44   thorpej 	uint32_t reg;
    721   1.1   thorpej 	int pmreg;
    722   1.1   thorpej 
    723   1.1   thorpej 	callout_init(&sc->sc_tick_ch);
    724   1.1   thorpej 
    725   1.1   thorpej 	wmp = wm_lookup(pa);
    726   1.1   thorpej 	if (wmp == NULL) {
    727   1.1   thorpej 		printf("\n");
    728   1.1   thorpej 		panic("wm_attach: impossible");
    729   1.1   thorpej 	}
    730   1.1   thorpej 
    731  1.69   thorpej 	if (pci_dma64_available(pa))
    732  1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
    733  1.69   thorpej 	else
    734  1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
    735   1.1   thorpej 
    736   1.1   thorpej 	preg = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
    737  1.37   thorpej 	aprint_naive(": Ethernet controller\n");
    738  1.37   thorpej 	aprint_normal(": %s, rev. %d\n", wmp->wmp_name, preg);
    739   1.1   thorpej 
    740   1.1   thorpej 	sc->sc_type = wmp->wmp_type;
    741  1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
    742   1.1   thorpej 		if (preg < 2) {
    743  1.37   thorpej 			aprint_error("%s: i82542 must be at least rev. 2\n",
    744   1.1   thorpej 			    sc->sc_dev.dv_xname);
    745   1.1   thorpej 			return;
    746   1.1   thorpej 		}
    747   1.1   thorpej 		if (preg < 3)
    748  1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
    749   1.1   thorpej 	}
    750   1.1   thorpej 
    751   1.1   thorpej 	/*
    752  1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
    753  1.53   thorpej 	 * and it is really required for normal operation.
    754   1.1   thorpej 	 */
    755   1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
    756   1.1   thorpej 	switch (memtype) {
    757   1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    758   1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    759   1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
    760   1.1   thorpej 		    memtype, 0, &memt, &memh, NULL, NULL) == 0);
    761   1.1   thorpej 		break;
    762   1.1   thorpej 	default:
    763   1.1   thorpej 		memh_valid = 0;
    764   1.1   thorpej 	}
    765   1.1   thorpej 
    766   1.1   thorpej 	if (memh_valid) {
    767   1.1   thorpej 		sc->sc_st = memt;
    768   1.1   thorpej 		sc->sc_sh = memh;
    769   1.1   thorpej 	} else {
    770  1.37   thorpej 		aprint_error("%s: unable to map device registers\n",
    771   1.1   thorpej 		    sc->sc_dev.dv_xname);
    772   1.1   thorpej 		return;
    773   1.1   thorpej 	}
    774   1.1   thorpej 
    775  1.53   thorpej 	/*
    776  1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
    777  1.53   thorpej 	 * register access.  It is not desirable (nor supported in
    778  1.53   thorpej 	 * this driver) to use it for normal operation, though it is
    779  1.53   thorpej 	 * required to work around bugs in some chip versions.
    780  1.53   thorpej 	 */
    781  1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
    782  1.53   thorpej 		/* First we have to find the I/O BAR. */
    783  1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
    784  1.53   thorpej 			if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
    785  1.53   thorpej 			    PCI_MAPREG_TYPE_IO)
    786  1.53   thorpej 				break;
    787  1.53   thorpej 		}
    788  1.53   thorpej 		if (i == PCI_MAPREG_END)
    789  1.53   thorpej 			aprint_error("%s: WARNING: unable to find I/O BAR\n",
    790  1.53   thorpej 			    sc->sc_dev.dv_xname);
    791  1.88    briggs 		else {
    792  1.88    briggs 			/*
    793  1.88    briggs 			 * The i8254x doesn't apparently respond when the
    794  1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
    795  1.88    briggs 			 * been configured.
    796  1.88    briggs 			 */
    797  1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
    798  1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
    799  1.93   thorpej 				aprint_error("%s: WARNING: I/O BAR at zero.\n",
    800  1.88    briggs 				    sc->sc_dev.dv_xname);
    801  1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
    802  1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
    803  1.88    briggs 					NULL, NULL) == 0) {
    804  1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
    805  1.88    briggs 			} else {
    806  1.88    briggs 				aprint_error("%s: WARNING: unable to map "
    807  1.88    briggs 				    "I/O space\n", sc->sc_dev.dv_xname);
    808  1.88    briggs 			}
    809  1.88    briggs 		}
    810  1.88    briggs 
    811  1.53   thorpej 	}
    812  1.53   thorpej 
    813  1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
    814   1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    815   1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
    816  1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
    817   1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
    818   1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
    819   1.1   thorpej 
    820   1.1   thorpej 	/* Get it out of power save mode, if needed. */
    821   1.1   thorpej 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    822  1.29   tsutsui 		preg = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR) &
    823  1.29   tsutsui 		    PCI_PMCSR_STATE_MASK;
    824  1.29   tsutsui 		if (preg == PCI_PMCSR_STATE_D3) {
    825   1.1   thorpej 			/*
    826   1.1   thorpej 			 * The card has lost all configuration data in
    827   1.1   thorpej 			 * this state, so punt.
    828   1.1   thorpej 			 */
    829  1.37   thorpej 			aprint_error("%s: unable to wake from power state D3\n",
    830   1.1   thorpej 			    sc->sc_dev.dv_xname);
    831   1.1   thorpej 			return;
    832   1.1   thorpej 		}
    833  1.29   tsutsui 		if (preg != PCI_PMCSR_STATE_D0) {
    834  1.37   thorpej 			aprint_normal("%s: waking up from power state D%d\n",
    835   1.1   thorpej 			    sc->sc_dev.dv_xname, preg);
    836  1.29   tsutsui 			pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
    837  1.29   tsutsui 			    PCI_PMCSR_STATE_D0);
    838   1.1   thorpej 		}
    839   1.1   thorpej 	}
    840   1.1   thorpej 
    841   1.1   thorpej 	/*
    842   1.1   thorpej 	 * Map and establish our interrupt.
    843   1.1   thorpej 	 */
    844   1.1   thorpej 	if (pci_intr_map(pa, &ih)) {
    845  1.37   thorpej 		aprint_error("%s: unable to map interrupt\n",
    846  1.37   thorpej 		    sc->sc_dev.dv_xname);
    847   1.1   thorpej 		return;
    848   1.1   thorpej 	}
    849   1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    850   1.1   thorpej 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
    851   1.1   thorpej 	if (sc->sc_ih == NULL) {
    852  1.37   thorpej 		aprint_error("%s: unable to establish interrupt",
    853   1.1   thorpej 		    sc->sc_dev.dv_xname);
    854   1.1   thorpej 		if (intrstr != NULL)
    855  1.37   thorpej 			aprint_normal(" at %s", intrstr);
    856  1.37   thorpej 		aprint_normal("\n");
    857   1.1   thorpej 		return;
    858   1.1   thorpej 	}
    859  1.37   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    860  1.52   thorpej 
    861  1.52   thorpej 	/*
    862  1.52   thorpej 	 * Determine a few things about the bus we're connected to.
    863  1.52   thorpej 	 */
    864  1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
    865  1.52   thorpej 		/* We don't really know the bus characteristics here. */
    866  1.52   thorpej 		sc->sc_bus_speed = 33;
    867  1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
    868  1.73      tron 		/*
    869  1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
    870  1.73      tron 		 * a 32-bit 66MHz PCI Bus.
    871  1.73      tron 		 */
    872  1.73      tron 		sc->sc_flags |= WM_F_CSA;
    873  1.73      tron 		sc->sc_bus_speed = 66;
    874  1.73      tron 		aprint_verbose("%s: Communication Streaming Architecture\n",
    875  1.73      tron 		    sc->sc_dev.dv_xname);
    876  1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
    877  1.78   thorpej 			callout_init(&sc->sc_txfifo_ch);
    878  1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
    879  1.78   thorpej 					wm_82547_txfifo_stall, sc);
    880  1.78   thorpej 			aprint_verbose("%s: using 82547 Tx FIFO stall "
    881  1.78   thorpej 				       "work-around\n", sc->sc_dev.dv_xname);
    882  1.78   thorpej 		}
    883  1.73      tron 	} else {
    884  1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
    885  1.52   thorpej 		if (reg & STATUS_BUS64)
    886  1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
    887  1.52   thorpej 		if (sc->sc_type >= WM_T_82544 &&
    888  1.54   thorpej 		    (reg & STATUS_PCIX_MODE) != 0) {
    889  1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
    890  1.54   thorpej 
    891  1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
    892  1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
    893  1.54   thorpej 					       PCI_CAP_PCIX,
    894  1.54   thorpej 					       &sc->sc_pcix_offset, NULL) == 0)
    895  1.54   thorpej 				aprint_error("%s: unable to find PCIX "
    896  1.54   thorpej 				    "capability\n", sc->sc_dev.dv_xname);
    897  1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
    898  1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
    899  1.54   thorpej 				/*
    900  1.54   thorpej 				 * Work around a problem caused by the BIOS
    901  1.54   thorpej 				 * setting the max memory read byte count
    902  1.54   thorpej 				 * incorrectly.
    903  1.54   thorpej 				 */
    904  1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
    905  1.54   thorpej 				    sc->sc_pcix_offset + PCI_PCIX_CMD);
    906  1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
    907  1.54   thorpej 				    sc->sc_pcix_offset + PCI_PCIX_STATUS);
    908  1.54   thorpej 
    909  1.54   thorpej 				bytecnt =
    910  1.54   thorpej 				    (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
    911  1.54   thorpej 				    PCI_PCIX_CMD_BYTECNT_SHIFT;
    912  1.54   thorpej 				maxb =
    913  1.54   thorpej 				    (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
    914  1.54   thorpej 				    PCI_PCIX_STATUS_MAXB_SHIFT;
    915  1.54   thorpej 				if (bytecnt > maxb) {
    916  1.54   thorpej 					aprint_verbose("%s: resetting PCI-X "
    917  1.54   thorpej 					    "MMRBC: %d -> %d\n",
    918  1.54   thorpej 					    sc->sc_dev.dv_xname,
    919  1.54   thorpej 					    512 << bytecnt, 512 << maxb);
    920  1.54   thorpej 					pcix_cmd = (pcix_cmd &
    921  1.54   thorpej 					    ~PCI_PCIX_CMD_BYTECNT_MASK) |
    922  1.54   thorpej 					   (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
    923  1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
    924  1.54   thorpej 					    sc->sc_pcix_offset + PCI_PCIX_CMD,
    925  1.54   thorpej 					    pcix_cmd);
    926  1.54   thorpej 				}
    927  1.54   thorpej 			}
    928  1.54   thorpej 		}
    929  1.52   thorpej 		/*
    930  1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
    931  1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
    932  1.52   thorpej 		 * a higher speed.
    933  1.52   thorpej 		 */
    934  1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
    935  1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
    936  1.52   thorpej 								      : 66;
    937  1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
    938  1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
    939  1.52   thorpej 			case STATUS_PCIXSPD_50_66:
    940  1.52   thorpej 				sc->sc_bus_speed = 66;
    941  1.52   thorpej 				break;
    942  1.52   thorpej 			case STATUS_PCIXSPD_66_100:
    943  1.52   thorpej 				sc->sc_bus_speed = 100;
    944  1.52   thorpej 				break;
    945  1.52   thorpej 			case STATUS_PCIXSPD_100_133:
    946  1.52   thorpej 				sc->sc_bus_speed = 133;
    947  1.52   thorpej 				break;
    948  1.52   thorpej 			default:
    949  1.52   thorpej 				aprint_error(
    950  1.52   thorpej 				    "%s: unknown PCIXSPD %d; assuming 66MHz\n",
    951  1.62   thorpej 				    sc->sc_dev.dv_xname,
    952  1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
    953  1.52   thorpej 				sc->sc_bus_speed = 66;
    954  1.52   thorpej 			}
    955  1.52   thorpej 		} else
    956  1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
    957  1.52   thorpej 		aprint_verbose("%s: %d-bit %dMHz %s bus\n", sc->sc_dev.dv_xname,
    958  1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
    959  1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
    960  1.52   thorpej 	}
    961   1.1   thorpej 
    962   1.1   thorpej 	/*
    963   1.1   thorpej 	 * Allocate the control data structures, and create and load the
    964   1.1   thorpej 	 * DMA map for it.
    965  1.69   thorpej 	 *
    966  1.69   thorpej 	 * NOTE: All Tx descriptors must be in the same 4G segment of
    967  1.69   thorpej 	 * memory.  So must Rx descriptors.  We simplify by allocating
    968  1.69   thorpej 	 * both sets within the same 4G segment.
    969   1.1   thorpej 	 */
    970  1.75   thorpej 	WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
    971  1.75   thorpej 	    WM_NTXDESC_82542 : WM_NTXDESC_82544;
    972  1.75   thorpej 	cdata_size = sc->sc_type < WM_T_82544 ?
    973  1.75   thorpej 	    sizeof(struct wm_control_data_82542) :
    974  1.75   thorpej 	    sizeof(struct wm_control_data_82544);
    975  1.75   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat, cdata_size, PAGE_SIZE,
    976  1.75   thorpej 				      (bus_size_t) 0x100000000ULL,
    977  1.69   thorpej 				      &seg, 1, &rseg, 0)) != 0) {
    978  1.37   thorpej 		aprint_error(
    979  1.37   thorpej 		    "%s: unable to allocate control data, error = %d\n",
    980   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    981   1.1   thorpej 		goto fail_0;
    982   1.1   thorpej 	}
    983   1.1   thorpej 
    984  1.75   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, cdata_size,
    985  1.69   thorpej 				    (caddr_t *)&sc->sc_control_data, 0)) != 0) {
    986  1.37   thorpej 		aprint_error("%s: unable to map control data, error = %d\n",
    987   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    988   1.1   thorpej 		goto fail_1;
    989   1.1   thorpej 	}
    990   1.1   thorpej 
    991  1.75   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat, cdata_size, 1, cdata_size,
    992  1.75   thorpej 				       0, 0, &sc->sc_cddmamap)) != 0) {
    993  1.37   thorpej 		aprint_error("%s: unable to create control data DMA map, "
    994   1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    995   1.1   thorpej 		goto fail_2;
    996   1.1   thorpej 	}
    997   1.1   thorpej 
    998   1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    999  1.75   thorpej 				     sc->sc_control_data, cdata_size, NULL,
   1000  1.69   thorpej 				     0)) != 0) {
   1001  1.37   thorpej 		aprint_error(
   1002  1.37   thorpej 		    "%s: unable to load control data DMA map, error = %d\n",
   1003   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1004   1.1   thorpej 		goto fail_3;
   1005   1.1   thorpej 	}
   1006   1.1   thorpej 
   1007  1.74      tron 
   1008   1.1   thorpej 	/*
   1009   1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1010   1.1   thorpej 	 */
   1011  1.74      tron 	WM_TXQUEUELEN(sc) =
   1012  1.74      tron 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   1013  1.74      tron 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   1014  1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1015  1.82   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   1016  1.79   thorpej 					       WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   1017  1.69   thorpej 					  &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1018  1.37   thorpej 			aprint_error("%s: unable to create Tx DMA map %d, "
   1019   1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
   1020   1.1   thorpej 			goto fail_4;
   1021   1.1   thorpej 		}
   1022   1.1   thorpej 	}
   1023   1.1   thorpej 
   1024   1.1   thorpej 	/*
   1025   1.1   thorpej 	 * Create the receive buffer DMA maps.
   1026   1.1   thorpej 	 */
   1027   1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1028   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1029  1.69   thorpej 					       MCLBYTES, 0, 0,
   1030  1.69   thorpej 					  &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1031  1.37   thorpej 			aprint_error("%s: unable to create Rx DMA map %d, "
   1032   1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
   1033   1.1   thorpej 			goto fail_5;
   1034   1.1   thorpej 		}
   1035   1.1   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1036   1.1   thorpej 	}
   1037   1.1   thorpej 
   1038   1.1   thorpej 	/*
   1039   1.1   thorpej 	 * Reset the chip to a known state.
   1040   1.1   thorpej 	 */
   1041   1.1   thorpej 	wm_reset(sc);
   1042   1.1   thorpej 
   1043   1.1   thorpej 	/*
   1044  1.44   thorpej 	 * Get some information about the EEPROM.
   1045  1.44   thorpej 	 */
   1046  1.44   thorpej 	if (sc->sc_type >= WM_T_82540)
   1047  1.44   thorpej 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1048  1.44   thorpej 	if (sc->sc_type <= WM_T_82544)
   1049  1.44   thorpej 		sc->sc_ee_addrbits = 6;
   1050  1.44   thorpej 	else if (sc->sc_type <= WM_T_82546_3) {
   1051  1.44   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   1052  1.44   thorpej 		if (reg & EECD_EE_SIZE)
   1053  1.44   thorpej 			sc->sc_ee_addrbits = 8;
   1054  1.44   thorpej 		else
   1055  1.44   thorpej 			sc->sc_ee_addrbits = 6;
   1056  1.57   thorpej 	} else if (sc->sc_type <= WM_T_82547_2) {
   1057  1.57   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   1058  1.57   thorpej 		if (reg & EECD_EE_TYPE) {
   1059  1.57   thorpej 			sc->sc_flags |= WM_F_EEPROM_SPI;
   1060  1.57   thorpej 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1061  1.57   thorpej 		} else
   1062  1.57   thorpej 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
   1063  1.57   thorpej 	} else {
   1064  1.57   thorpej 		/* Assume everything else is SPI. */
   1065  1.57   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   1066  1.57   thorpej 		sc->sc_flags |= WM_F_EEPROM_SPI;
   1067  1.57   thorpej 		sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1068  1.44   thorpej 	}
   1069  1.57   thorpej 	if (sc->sc_flags & WM_F_EEPROM_SPI)
   1070  1.57   thorpej 		eetype = "SPI";
   1071  1.57   thorpej 	else
   1072  1.57   thorpej 		eetype = "MicroWire";
   1073  1.44   thorpej 	aprint_verbose("%s: %u word (%d address bits) %s EEPROM\n",
   1074  1.44   thorpej 	    sc->sc_dev.dv_xname, 1U << sc->sc_ee_addrbits,
   1075  1.44   thorpej 	    sc->sc_ee_addrbits, eetype);
   1076  1.44   thorpej 
   1077  1.44   thorpej 	/*
   1078   1.1   thorpej 	 * Read the Ethernet address from the EEPROM.
   1079   1.1   thorpej 	 */
   1080  1.51   thorpej 	if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
   1081  1.51   thorpej 	    sizeof(myea) / sizeof(myea[0]), myea)) {
   1082  1.51   thorpej 		aprint_error("%s: unable to read Ethernet address\n",
   1083  1.51   thorpej 		    sc->sc_dev.dv_xname);
   1084  1.51   thorpej 		return;
   1085  1.51   thorpej 	}
   1086   1.1   thorpej 	enaddr[0] = myea[0] & 0xff;
   1087   1.1   thorpej 	enaddr[1] = myea[0] >> 8;
   1088   1.1   thorpej 	enaddr[2] = myea[1] & 0xff;
   1089   1.1   thorpej 	enaddr[3] = myea[1] >> 8;
   1090   1.1   thorpej 	enaddr[4] = myea[2] & 0xff;
   1091   1.1   thorpej 	enaddr[5] = myea[2] >> 8;
   1092   1.1   thorpej 
   1093  1.17   thorpej 	/*
   1094  1.17   thorpej 	 * Toggle the LSB of the MAC address on the second port
   1095  1.17   thorpej 	 * of the i82546.
   1096  1.17   thorpej 	 */
   1097  1.85   thorpej 	if (sc->sc_type == WM_T_82546 || sc->sc_type == WM_T_82546_3) {
   1098  1.17   thorpej 		if ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1)
   1099  1.17   thorpej 			enaddr[5] ^= 1;
   1100  1.17   thorpej 	}
   1101  1.17   thorpej 
   1102  1.37   thorpej 	aprint_normal("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
   1103   1.1   thorpej 	    ether_sprintf(enaddr));
   1104   1.1   thorpej 
   1105   1.1   thorpej 	/*
   1106   1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   1107   1.1   thorpej 	 * bits in the control registers based on their contents.
   1108   1.1   thorpej 	 */
   1109  1.51   thorpej 	if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
   1110  1.51   thorpej 		aprint_error("%s: unable to read CFG1 from EEPROM\n",
   1111  1.51   thorpej 		    sc->sc_dev.dv_xname);
   1112  1.51   thorpej 		return;
   1113  1.51   thorpej 	}
   1114  1.51   thorpej 	if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
   1115  1.51   thorpej 		aprint_error("%s: unable to read CFG2 from EEPROM\n",
   1116  1.51   thorpej 		    sc->sc_dev.dv_xname);
   1117  1.51   thorpej 		return;
   1118  1.51   thorpej 	}
   1119  1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1120  1.51   thorpej 		if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
   1121  1.51   thorpej 			aprint_error("%s: unable to read SWDPIN from EEPROM\n",
   1122  1.51   thorpej 			    sc->sc_dev.dv_xname);
   1123  1.51   thorpej 			return;
   1124  1.51   thorpej 		}
   1125  1.51   thorpej 	}
   1126   1.1   thorpej 
   1127   1.1   thorpej 	if (cfg1 & EEPROM_CFG1_ILOS)
   1128   1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   1129  1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1130   1.1   thorpej 		sc->sc_ctrl |=
   1131   1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   1132   1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1133   1.1   thorpej 		sc->sc_ctrl |=
   1134   1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   1135   1.1   thorpej 		    CTRL_SWDPINS_SHIFT;
   1136   1.1   thorpej 	} else {
   1137   1.1   thorpej 		sc->sc_ctrl |=
   1138   1.1   thorpej 		    ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   1139   1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1140   1.1   thorpej 	}
   1141   1.1   thorpej 
   1142   1.1   thorpej #if 0
   1143  1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1144   1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS0)
   1145   1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   1146   1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS1)
   1147   1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   1148   1.1   thorpej 		sc->sc_ctrl_ext |=
   1149   1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   1150   1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1151   1.1   thorpej 		sc->sc_ctrl_ext |=
   1152   1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   1153   1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   1154   1.1   thorpej 	} else {
   1155   1.1   thorpej 		sc->sc_ctrl_ext |=
   1156   1.1   thorpej 		    ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   1157   1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1158   1.1   thorpej 	}
   1159   1.1   thorpej #endif
   1160   1.1   thorpej 
   1161   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   1162   1.1   thorpej #if 0
   1163   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   1164   1.1   thorpej #endif
   1165   1.1   thorpej 
   1166   1.1   thorpej 	/*
   1167   1.1   thorpej 	 * Set up some register offsets that are different between
   1168  1.11   thorpej 	 * the i82542 and the i82543 and later chips.
   1169   1.1   thorpej 	 */
   1170  1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1171   1.1   thorpej 		sc->sc_rdt_reg = WMREG_OLD_RDT0;
   1172   1.1   thorpej 		sc->sc_tdt_reg = WMREG_OLD_TDT;
   1173   1.1   thorpej 	} else {
   1174   1.1   thorpej 		sc->sc_rdt_reg = WMREG_RDT;
   1175   1.1   thorpej 		sc->sc_tdt_reg = WMREG_TDT;
   1176   1.1   thorpej 	}
   1177   1.1   thorpej 
   1178   1.1   thorpej 	/*
   1179   1.1   thorpej 	 * Determine if we're TBI or GMII mode, and initialize the
   1180   1.1   thorpej 	 * media structures accordingly.
   1181   1.1   thorpej 	 */
   1182  1.11   thorpej 	if (sc->sc_type < WM_T_82543 ||
   1183   1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   1184   1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000T)
   1185  1.37   thorpej 			aprint_error("%s: WARNING: TBIMODE set on 1000BASE-T "
   1186   1.1   thorpej 			    "product!\n", sc->sc_dev.dv_xname);
   1187   1.1   thorpej 		wm_tbi_mediainit(sc);
   1188   1.1   thorpej 	} else {
   1189   1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000X)
   1190  1.37   thorpej 			aprint_error("%s: WARNING: TBIMODE clear on 1000BASE-X "
   1191   1.1   thorpej 			    "product!\n", sc->sc_dev.dv_xname);
   1192   1.1   thorpej 		wm_gmii_mediainit(sc);
   1193   1.1   thorpej 	}
   1194   1.1   thorpej 
   1195   1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   1196   1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
   1197   1.1   thorpej 	ifp->if_softc = sc;
   1198   1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1199   1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   1200   1.1   thorpej 	ifp->if_start = wm_start;
   1201   1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   1202   1.1   thorpej 	ifp->if_init = wm_init;
   1203   1.1   thorpej 	ifp->if_stop = wm_stop;
   1204  1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   1205   1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1206   1.1   thorpej 
   1207  1.41       tls 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1208  1.41       tls 
   1209   1.1   thorpej 	/*
   1210  1.11   thorpej 	 * If we're a i82543 or greater, we can support VLANs.
   1211   1.1   thorpej 	 */
   1212  1.11   thorpej 	if (sc->sc_type >= WM_T_82543)
   1213   1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   1214   1.1   thorpej 		    ETHERCAP_VLAN_MTU /* XXXJRT | ETHERCAP_VLAN_HWTAGGING */;
   1215   1.1   thorpej 
   1216   1.1   thorpej 	/*
   1217   1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   1218  1.11   thorpej 	 * on i82543 and later.
   1219   1.1   thorpej 	 */
   1220  1.11   thorpej 	if (sc->sc_type >= WM_T_82543)
   1221   1.1   thorpej 		ifp->if_capabilities |=
   1222   1.1   thorpej 		    IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4;
   1223   1.1   thorpej 
   1224   1.1   thorpej 	/*
   1225   1.1   thorpej 	 * Attach the interface.
   1226   1.1   thorpej 	 */
   1227   1.1   thorpej 	if_attach(ifp);
   1228   1.1   thorpej 	ether_ifattach(ifp, enaddr);
   1229  1.21    itojun #if NRND > 0
   1230  1.21    itojun 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
   1231  1.21    itojun 	    RND_TYPE_NET, 0);
   1232  1.21    itojun #endif
   1233   1.1   thorpej 
   1234   1.1   thorpej #ifdef WM_EVENT_COUNTERS
   1235   1.1   thorpej 	/* Attach event counters. */
   1236   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   1237   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txsstall");
   1238   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   1239   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdstall");
   1240  1.78   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
   1241  1.78   thorpej 	    NULL, sc->sc_dev.dv_xname, "txfifo_stall");
   1242   1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
   1243   1.4   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdw");
   1244   1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
   1245   1.4   thorpej 	    NULL, sc->sc_dev.dv_xname, "txqe");
   1246   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1247   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxintr");
   1248   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   1249   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "linkintr");
   1250   1.1   thorpej 
   1251   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   1252   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxipsum");
   1253   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
   1254   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxtusum");
   1255   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   1256   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txipsum");
   1257   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
   1258   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txtusum");
   1259   1.1   thorpej 
   1260  1.86   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txpullup_needed, EVCNT_TYPE_MISC,
   1261  1.86   thorpej 	    NULL, sc->sc_dev.dv_xname, "txpullup needed");
   1262  1.86   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txpullup_nomem, EVCNT_TYPE_MISC,
   1263  1.86   thorpej 	    NULL, sc->sc_dev.dv_xname, "txpullup nomem");
   1264  1.86   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txpullup_fail, EVCNT_TYPE_MISC,
   1265  1.86   thorpej 	    NULL, sc->sc_dev.dv_xname, "txpullup fail");
   1266  1.86   thorpej 
   1267  1.75   thorpej 	for (i = 0; i < WM_NTXSEGS; i++) {
   1268  1.75   thorpej 		sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
   1269   1.2   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
   1270   1.2   thorpej 		    NULL, sc->sc_dev.dv_xname, wm_txseg_evcnt_names[i]);
   1271  1.75   thorpej 	}
   1272   1.2   thorpej 
   1273   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
   1274   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdrop");
   1275   1.1   thorpej 
   1276   1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
   1277   1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "tu");
   1278  1.71   thorpej 
   1279  1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   1280  1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "tx_xoff");
   1281  1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   1282  1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "tx_xon");
   1283  1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   1284  1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "rx_xoff");
   1285  1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   1286  1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "rx_xon");
   1287  1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   1288  1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "rx_macctl");
   1289   1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   1290   1.1   thorpej 
   1291   1.1   thorpej 	/*
   1292   1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
   1293   1.1   thorpej 	 */
   1294   1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(wm_shutdown, sc);
   1295   1.1   thorpej 	if (sc->sc_sdhook == NULL)
   1296  1.37   thorpej 		aprint_error("%s: WARNING: unable to establish shutdown hook\n",
   1297   1.1   thorpej 		    sc->sc_dev.dv_xname);
   1298   1.1   thorpej 	return;
   1299   1.1   thorpej 
   1300   1.1   thorpej 	/*
   1301   1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   1302   1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   1303   1.1   thorpej 	 */
   1304   1.1   thorpej  fail_5:
   1305   1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1306   1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   1307   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1308   1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   1309   1.1   thorpej 	}
   1310   1.1   thorpej  fail_4:
   1311  1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1312   1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   1313   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1314   1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   1315   1.1   thorpej 	}
   1316   1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   1317   1.1   thorpej  fail_3:
   1318   1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   1319   1.1   thorpej  fail_2:
   1320   1.1   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
   1321  1.75   thorpej 	    cdata_size);
   1322   1.1   thorpej  fail_1:
   1323   1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
   1324   1.1   thorpej  fail_0:
   1325   1.1   thorpej 	return;
   1326   1.1   thorpej }
   1327   1.1   thorpej 
   1328   1.1   thorpej /*
   1329   1.1   thorpej  * wm_shutdown:
   1330   1.1   thorpej  *
   1331   1.1   thorpej  *	Make sure the interface is stopped at reboot time.
   1332   1.1   thorpej  */
   1333  1.47   thorpej static void
   1334   1.1   thorpej wm_shutdown(void *arg)
   1335   1.1   thorpej {
   1336   1.1   thorpej 	struct wm_softc *sc = arg;
   1337   1.1   thorpej 
   1338   1.1   thorpej 	wm_stop(&sc->sc_ethercom.ec_if, 1);
   1339   1.1   thorpej }
   1340   1.1   thorpej 
   1341   1.1   thorpej /*
   1342  1.86   thorpej  * wm_tx_offload:
   1343   1.1   thorpej  *
   1344   1.1   thorpej  *	Set up TCP/IP checksumming parameters for the
   1345   1.1   thorpej  *	specified packet.
   1346   1.1   thorpej  */
   1347   1.1   thorpej static int
   1348  1.86   thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   1349  1.65   tsutsui     uint8_t *fieldsp)
   1350   1.1   thorpej {
   1351   1.4   thorpej 	struct mbuf *m0 = txs->txs_mbuf;
   1352   1.1   thorpej 	struct livengood_tcpip_ctxdesc *t;
   1353  1.65   tsutsui 	uint32_t ipcs, tucs;
   1354  1.13   thorpej 	struct ether_header *eh;
   1355   1.1   thorpej 	int offset, iphl;
   1356  1.65   tsutsui 	uint8_t fields = 0;
   1357   1.1   thorpej 
   1358   1.1   thorpej 	/*
   1359   1.1   thorpej 	 * XXX It would be nice if the mbuf pkthdr had offset
   1360   1.1   thorpej 	 * fields for the protocol headers.
   1361   1.1   thorpej 	 */
   1362   1.1   thorpej 
   1363  1.13   thorpej 	eh = mtod(m0, struct ether_header *);
   1364  1.13   thorpej 	switch (htons(eh->ether_type)) {
   1365  1.13   thorpej 	case ETHERTYPE_IP:
   1366  1.13   thorpej 		offset = ETHER_HDR_LEN;
   1367  1.35   thorpej 		break;
   1368  1.35   thorpej 
   1369  1.35   thorpej 	case ETHERTYPE_VLAN:
   1370  1.35   thorpej 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1371  1.13   thorpej 		break;
   1372  1.13   thorpej 
   1373  1.13   thorpej 	default:
   1374  1.13   thorpej 		/*
   1375  1.13   thorpej 		 * Don't support this protocol or encapsulation.
   1376  1.13   thorpej 		 */
   1377  1.13   thorpej 		*fieldsp = 0;
   1378  1.13   thorpej 		*cmdp = 0;
   1379  1.13   thorpej 		return (0);
   1380  1.13   thorpej 	}
   1381   1.1   thorpej 
   1382  1.93   thorpej 	iphl = m0->m_pkthdr.csum_data >> 16;
   1383   1.1   thorpej 
   1384  1.13   thorpej 	/*
   1385  1.13   thorpej 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   1386  1.13   thorpej 	 * offload feature, if we load the context descriptor, we
   1387  1.13   thorpej 	 * MUST provide valid values for IPCSS and TUCSS fields.
   1388  1.13   thorpej 	 */
   1389  1.13   thorpej 
   1390  1.87   thorpej 	ipcs = WTX_TCPIP_IPCSS(offset) |
   1391  1.87   thorpej 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   1392  1.87   thorpej 	    WTX_TCPIP_IPCSE(offset + iphl - 1);
   1393   1.1   thorpej 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   1394   1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txipsum);
   1395  1.65   tsutsui 		fields |= WTX_IXSM;
   1396  1.13   thorpej 	}
   1397   1.1   thorpej 
   1398   1.1   thorpej 	offset += iphl;
   1399   1.1   thorpej 
   1400   1.1   thorpej 	if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4)) {
   1401   1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   1402  1.65   tsutsui 		fields |= WTX_TXSM;
   1403  1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   1404  1.93   thorpej 		   WTX_TCPIP_TUCSO(offset + (m0->m_pkthdr.csum_data & 0xffff)) |
   1405  1.93   thorpej 		   WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1406  1.13   thorpej 	} else {
   1407  1.13   thorpej 		/* Just initialize it to a valid TCP context. */
   1408  1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   1409  1.13   thorpej 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   1410  1.65   tsutsui 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1411  1.13   thorpej 	}
   1412   1.1   thorpej 
   1413  1.87   thorpej 	/* Fill in the context descriptor. */
   1414  1.87   thorpej 	t = (struct livengood_tcpip_ctxdesc *)
   1415  1.87   thorpej 	    &sc->sc_txdescs[sc->sc_txnext];
   1416  1.87   thorpej 	t->tcpip_ipcs = htole32(ipcs);
   1417  1.87   thorpej 	t->tcpip_tucs = htole32(tucs);
   1418  1.87   thorpej 	t->tcpip_cmdlen = htole32(WTX_CMD_DEXT | WTX_DTYP_C);
   1419  1.87   thorpej 	t->tcpip_seg = 0;
   1420  1.87   thorpej 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   1421   1.5   thorpej 
   1422  1.87   thorpej 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   1423  1.87   thorpej 	txs->txs_ndesc++;
   1424   1.1   thorpej 
   1425  1.68   thorpej 	*cmdp = WTX_CMD_DEXT | WTX_DTYP_D;
   1426   1.1   thorpej 	*fieldsp = fields;
   1427   1.1   thorpej 
   1428   1.1   thorpej 	return (0);
   1429   1.1   thorpej }
   1430   1.1   thorpej 
   1431  1.75   thorpej static void
   1432  1.75   thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   1433  1.75   thorpej {
   1434  1.75   thorpej 	struct mbuf *m;
   1435  1.75   thorpej 	int i;
   1436  1.75   thorpej 
   1437  1.84   thorpej 	log(LOG_DEBUG, "%s: mbuf chain:\n", sc->sc_dev.dv_xname);
   1438  1.75   thorpej 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   1439  1.84   thorpej 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   1440  1.84   thorpej 		    "m_flags = 0x%08x\n", sc->sc_dev.dv_xname,
   1441  1.75   thorpej 		    m->m_data, m->m_len, m->m_flags);
   1442  1.84   thorpej 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", sc->sc_dev.dv_xname,
   1443  1.84   thorpej 	    i, i == 1 ? "" : "s");
   1444  1.75   thorpej }
   1445  1.75   thorpej 
   1446   1.1   thorpej /*
   1447  1.78   thorpej  * wm_82547_txfifo_stall:
   1448  1.78   thorpej  *
   1449  1.78   thorpej  *	Callout used to wait for the 82547 Tx FIFO to drain,
   1450  1.78   thorpej  *	reset the FIFO pointers, and restart packet transmission.
   1451  1.78   thorpej  */
   1452  1.78   thorpej static void
   1453  1.78   thorpej wm_82547_txfifo_stall(void *arg)
   1454  1.78   thorpej {
   1455  1.78   thorpej 	struct wm_softc *sc = arg;
   1456  1.78   thorpej 	int s;
   1457  1.78   thorpej 
   1458  1.78   thorpej 	s = splnet();
   1459  1.78   thorpej 
   1460  1.78   thorpej 	if (sc->sc_txfifo_stall) {
   1461  1.78   thorpej 		if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
   1462  1.78   thorpej 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   1463  1.78   thorpej 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   1464  1.78   thorpej 			/*
   1465  1.78   thorpej 			 * Packets have drained.  Stop transmitter, reset
   1466  1.78   thorpej 			 * FIFO pointers, restart transmitter, and kick
   1467  1.78   thorpej 			 * the packet queue.
   1468  1.78   thorpej 			 */
   1469  1.78   thorpej 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   1470  1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   1471  1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
   1472  1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
   1473  1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
   1474  1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
   1475  1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   1476  1.78   thorpej 			CSR_WRITE_FLUSH(sc);
   1477  1.78   thorpej 
   1478  1.78   thorpej 			sc->sc_txfifo_head = 0;
   1479  1.78   thorpej 			sc->sc_txfifo_stall = 0;
   1480  1.78   thorpej 			wm_start(&sc->sc_ethercom.ec_if);
   1481  1.78   thorpej 		} else {
   1482  1.78   thorpej 			/*
   1483  1.78   thorpej 			 * Still waiting for packets to drain; try again in
   1484  1.78   thorpej 			 * another tick.
   1485  1.78   thorpej 			 */
   1486  1.78   thorpej 			callout_schedule(&sc->sc_txfifo_ch, 1);
   1487  1.78   thorpej 		}
   1488  1.78   thorpej 	}
   1489  1.78   thorpej 
   1490  1.78   thorpej 	splx(s);
   1491  1.78   thorpej }
   1492  1.78   thorpej 
   1493  1.78   thorpej /*
   1494  1.78   thorpej  * wm_82547_txfifo_bugchk:
   1495  1.78   thorpej  *
   1496  1.78   thorpej  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   1497  1.78   thorpej  *	prevent enqueueing a packet that would wrap around the end
   1498  1.78   thorpej  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   1499  1.78   thorpej  *
   1500  1.78   thorpej  *	We do this by checking the amount of space before the end
   1501  1.78   thorpej  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   1502  1.78   thorpej  *	the Tx FIFO, wait for all remaining packets to drain, reset
   1503  1.78   thorpej  *	the internal FIFO pointers to the beginning, and restart
   1504  1.78   thorpej  *	transmission on the interface.
   1505  1.78   thorpej  */
   1506  1.78   thorpej #define	WM_FIFO_HDR		0x10
   1507  1.78   thorpej #define	WM_82547_PAD_LEN	0x3e0
   1508  1.78   thorpej static int
   1509  1.78   thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   1510  1.78   thorpej {
   1511  1.78   thorpej 	int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
   1512  1.78   thorpej 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   1513  1.78   thorpej 
   1514  1.78   thorpej 	/* Just return if already stalled. */
   1515  1.78   thorpej 	if (sc->sc_txfifo_stall)
   1516  1.78   thorpej 		return (1);
   1517  1.78   thorpej 
   1518  1.78   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   1519  1.78   thorpej 		/* Stall only occurs in half-duplex mode. */
   1520  1.78   thorpej 		goto send_packet;
   1521  1.78   thorpej 	}
   1522  1.78   thorpej 
   1523  1.78   thorpej 	if (len >= WM_82547_PAD_LEN + space) {
   1524  1.78   thorpej 		sc->sc_txfifo_stall = 1;
   1525  1.78   thorpej 		callout_schedule(&sc->sc_txfifo_ch, 1);
   1526  1.78   thorpej 		return (1);
   1527  1.78   thorpej 	}
   1528  1.78   thorpej 
   1529  1.78   thorpej  send_packet:
   1530  1.78   thorpej 	sc->sc_txfifo_head += len;
   1531  1.78   thorpej 	if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
   1532  1.78   thorpej 		sc->sc_txfifo_head -= sc->sc_txfifo_size;
   1533  1.78   thorpej 
   1534  1.78   thorpej 	return (0);
   1535  1.78   thorpej }
   1536  1.78   thorpej 
   1537  1.78   thorpej /*
   1538   1.1   thorpej  * wm_start:		[ifnet interface function]
   1539   1.1   thorpej  *
   1540   1.1   thorpej  *	Start packet transmission on the interface.
   1541   1.1   thorpej  */
   1542  1.47   thorpej static void
   1543   1.1   thorpej wm_start(struct ifnet *ifp)
   1544   1.1   thorpej {
   1545   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   1546  1.30    itojun 	struct mbuf *m0;
   1547  1.30    itojun #if 0 /* XXXJRT */
   1548  1.30    itojun 	struct m_tag *mtag;
   1549  1.30    itojun #endif
   1550   1.1   thorpej 	struct wm_txsoft *txs;
   1551   1.1   thorpej 	bus_dmamap_t dmamap;
   1552  1.80   thorpej 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed;
   1553  1.80   thorpej 	bus_addr_t curaddr;
   1554  1.80   thorpej 	bus_size_t seglen, curlen;
   1555  1.65   tsutsui 	uint32_t cksumcmd;
   1556  1.65   tsutsui 	uint8_t cksumfields;
   1557   1.1   thorpej 
   1558   1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1559   1.1   thorpej 		return;
   1560   1.1   thorpej 
   1561   1.1   thorpej 	/*
   1562   1.1   thorpej 	 * Remember the previous number of free descriptors.
   1563   1.1   thorpej 	 */
   1564   1.1   thorpej 	ofree = sc->sc_txfree;
   1565   1.1   thorpej 
   1566   1.1   thorpej 	/*
   1567   1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   1568   1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   1569   1.1   thorpej 	 * descriptors.
   1570   1.1   thorpej 	 */
   1571   1.1   thorpej 	for (;;) {
   1572   1.1   thorpej 		/* Grab a packet off the queue. */
   1573   1.1   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   1574   1.1   thorpej 		if (m0 == NULL)
   1575   1.1   thorpej 			break;
   1576   1.1   thorpej 
   1577   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   1578   1.1   thorpej 		    ("%s: TX: have packet to transmit: %p\n",
   1579   1.1   thorpej 		    sc->sc_dev.dv_xname, m0));
   1580   1.1   thorpej 
   1581   1.1   thorpej 		/* Get a work queue entry. */
   1582  1.74      tron 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   1583  1.10   thorpej 			wm_txintr(sc);
   1584  1.10   thorpej 			if (sc->sc_txsfree == 0) {
   1585  1.10   thorpej 				DPRINTF(WM_DEBUG_TX,
   1586  1.10   thorpej 				    ("%s: TX: no free job descriptors\n",
   1587  1.10   thorpej 					sc->sc_dev.dv_xname));
   1588  1.10   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   1589  1.10   thorpej 				break;
   1590  1.10   thorpej 			}
   1591   1.1   thorpej 		}
   1592   1.1   thorpej 
   1593   1.1   thorpej 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   1594   1.1   thorpej 		dmamap = txs->txs_dmamap;
   1595   1.1   thorpej 
   1596   1.1   thorpej 		/*
   1597   1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   1598   1.1   thorpej 		 * didn't fit in the allotted number of segments, or we
   1599   1.1   thorpej 		 * were short on resources.  For the too-many-segments
   1600   1.1   thorpej 		 * case, we simply report an error and drop the packet,
   1601   1.1   thorpej 		 * since we can't sanely copy a jumbo packet to a single
   1602   1.1   thorpej 		 * buffer.
   1603   1.1   thorpej 		 */
   1604   1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1605   1.1   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1606   1.1   thorpej 		if (error) {
   1607   1.1   thorpej 			if (error == EFBIG) {
   1608   1.1   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   1609  1.84   thorpej 				log(LOG_ERR, "%s: Tx packet consumes too many "
   1610   1.1   thorpej 				    "DMA segments, dropping...\n",
   1611   1.1   thorpej 				    sc->sc_dev.dv_xname);
   1612   1.1   thorpej 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   1613  1.75   thorpej 				wm_dump_mbuf_chain(sc, m0);
   1614   1.1   thorpej 				m_freem(m0);
   1615   1.1   thorpej 				continue;
   1616   1.1   thorpej 			}
   1617   1.1   thorpej 			/*
   1618   1.1   thorpej 			 * Short on resources, just stop for now.
   1619   1.1   thorpej 			 */
   1620   1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   1621   1.1   thorpej 			    ("%s: TX: dmamap load failed: %d\n",
   1622   1.1   thorpej 			    sc->sc_dev.dv_xname, error));
   1623   1.1   thorpej 			break;
   1624   1.1   thorpej 		}
   1625   1.1   thorpej 
   1626  1.80   thorpej 		segs_needed = dmamap->dm_nsegs;
   1627  1.80   thorpej 
   1628   1.1   thorpej 		/*
   1629   1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   1630   1.1   thorpej 		 * the packet.  Note, we always reserve one descriptor
   1631   1.1   thorpej 		 * at the end of the ring due to the semantics of the
   1632   1.1   thorpej 		 * TDT register, plus one more in the event we need
   1633  1.87   thorpej 		 * to load offload context.
   1634   1.1   thorpej 		 */
   1635  1.80   thorpej 		if (segs_needed > sc->sc_txfree - 2) {
   1636   1.1   thorpej 			/*
   1637   1.1   thorpej 			 * Not enough free descriptors to transmit this
   1638   1.1   thorpej 			 * packet.  We haven't committed anything yet,
   1639   1.1   thorpej 			 * so just unload the DMA map, put the packet
   1640   1.1   thorpej 			 * pack on the queue, and punt.  Notify the upper
   1641   1.1   thorpej 			 * layer that there are no more slots left.
   1642   1.1   thorpej 			 */
   1643   1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   1644  1.80   thorpej 			    ("%s: TX: need %d (%) descriptors, have %d\n",
   1645  1.80   thorpej 			    sc->sc_dev.dv_xname, dmamap->dm_nsegs, segs_needed,
   1646   1.1   thorpej 			    sc->sc_txfree - 1));
   1647   1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   1648   1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1649   1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   1650   1.1   thorpej 			break;
   1651   1.1   thorpej 		}
   1652   1.1   thorpej 
   1653  1.78   thorpej 		/*
   1654  1.78   thorpej 		 * Check for 82547 Tx FIFO bug.  We need to do this
   1655  1.78   thorpej 		 * once we know we can transmit the packet, since we
   1656  1.78   thorpej 		 * do some internal FIFO space accounting here.
   1657  1.78   thorpej 		 */
   1658  1.78   thorpej 		if (sc->sc_type == WM_T_82547 &&
   1659  1.78   thorpej 		    wm_82547_txfifo_bugchk(sc, m0)) {
   1660  1.78   thorpej 			DPRINTF(WM_DEBUG_TX,
   1661  1.78   thorpej 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   1662  1.78   thorpej 			    sc->sc_dev.dv_xname));
   1663  1.78   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   1664  1.78   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1665  1.78   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
   1666  1.78   thorpej 			break;
   1667  1.78   thorpej 		}
   1668  1.78   thorpej 
   1669   1.1   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1670   1.1   thorpej 
   1671   1.1   thorpej 		/*
   1672   1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   1673   1.1   thorpej 		 */
   1674   1.1   thorpej 
   1675   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   1676  1.80   thorpej 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   1677  1.80   thorpej 		    sc->sc_dev.dv_xname, dmamap->dm_nsegs, segs_needed));
   1678   1.1   thorpej 
   1679   1.2   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   1680   1.1   thorpej 
   1681   1.1   thorpej 		/*
   1682   1.4   thorpej 		 * Store a pointer to the packet so that we can free it
   1683   1.4   thorpej 		 * later.
   1684   1.4   thorpej 		 *
   1685   1.4   thorpej 		 * Initially, we consider the number of descriptors the
   1686   1.4   thorpej 		 * packet uses the number of DMA segments.  This may be
   1687   1.4   thorpej 		 * incremented by 1 if we do checksum offload (a descriptor
   1688   1.4   thorpej 		 * is used to set the checksum context).
   1689   1.4   thorpej 		 */
   1690   1.4   thorpej 		txs->txs_mbuf = m0;
   1691   1.6   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   1692  1.80   thorpej 		txs->txs_ndesc = segs_needed;
   1693   1.4   thorpej 
   1694  1.86   thorpej 		/* Set up offload parameters for this packet. */
   1695   1.1   thorpej 		if (m0->m_pkthdr.csum_flags &
   1696   1.1   thorpej 		    (M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4)) {
   1697  1.86   thorpej 			if (wm_tx_offload(sc, txs, &cksumcmd,
   1698  1.86   thorpej 					  &cksumfields) != 0) {
   1699   1.1   thorpej 				/* Error message already displayed. */
   1700   1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   1701   1.1   thorpej 				continue;
   1702   1.1   thorpej 			}
   1703   1.1   thorpej 		} else {
   1704   1.1   thorpej 			cksumcmd = 0;
   1705   1.1   thorpej 			cksumfields = 0;
   1706   1.1   thorpej 		}
   1707   1.1   thorpej 
   1708  1.65   tsutsui 		cksumcmd |= WTX_CMD_IDE;
   1709   1.6   thorpej 
   1710  1.81   thorpej 		/* Sync the DMA map. */
   1711  1.81   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1712  1.81   thorpej 		    BUS_DMASYNC_PREWRITE);
   1713  1.81   thorpej 
   1714   1.1   thorpej 		/*
   1715   1.1   thorpej 		 * Initialize the transmit descriptor.
   1716   1.1   thorpej 		 */
   1717   1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   1718  1.80   thorpej 		     seg < dmamap->dm_nsegs; seg++) {
   1719  1.80   thorpej 			for (seglen = dmamap->dm_segs[seg].ds_len,
   1720  1.80   thorpej 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   1721  1.80   thorpej 			     seglen != 0;
   1722  1.80   thorpej 			     curaddr += curlen, seglen -= curlen,
   1723  1.80   thorpej 			     nexttx = WM_NEXTTX(sc, nexttx)) {
   1724  1.80   thorpej 				curlen = seglen;
   1725  1.80   thorpej 
   1726  1.80   thorpej 				wm_set_dma_addr(
   1727  1.80   thorpej 				    &sc->sc_txdescs[nexttx].wtx_addr,
   1728  1.80   thorpej 				    curaddr);
   1729  1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_cmdlen =
   1730  1.80   thorpej 				    htole32(cksumcmd | curlen);
   1731  1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
   1732  1.80   thorpej 				    0;
   1733  1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
   1734  1.80   thorpej 				    cksumfields;
   1735  1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   1736  1.80   thorpej 				lasttx = nexttx;
   1737   1.1   thorpej 
   1738  1.80   thorpej 				DPRINTF(WM_DEBUG_TX,
   1739  1.80   thorpej 				    ("%s: TX: desc %d: low 0x%08x, "
   1740  1.80   thorpej 				     "len 0x%04x\n",
   1741  1.80   thorpej 				    sc->sc_dev.dv_xname, nexttx,
   1742  1.80   thorpej 				    curaddr & 0xffffffffU, curlen, curlen));
   1743  1.80   thorpej 			}
   1744   1.1   thorpej 		}
   1745  1.59  christos 
   1746  1.59  christos 		KASSERT(lasttx != -1);
   1747   1.1   thorpej 
   1748   1.1   thorpej 		/*
   1749   1.1   thorpej 		 * Set up the command byte on the last descriptor of
   1750   1.1   thorpej 		 * the packet.  If we're in the interrupt delay window,
   1751   1.1   thorpej 		 * delay the interrupt.
   1752   1.1   thorpej 		 */
   1753   1.1   thorpej 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   1754   1.7   thorpej 		    htole32(WTX_CMD_EOP | WTX_CMD_IFCS | WTX_CMD_RS);
   1755   1.1   thorpej 
   1756   1.1   thorpej #if 0 /* XXXJRT */
   1757   1.1   thorpej 		/*
   1758   1.1   thorpej 		 * If VLANs are enabled and the packet has a VLAN tag, set
   1759   1.1   thorpej 		 * up the descriptor to encapsulate the packet for us.
   1760   1.1   thorpej 		 *
   1761   1.1   thorpej 		 * This is only valid on the last descriptor of the packet.
   1762   1.1   thorpej 		 */
   1763   1.1   thorpej 		if (sc->sc_ethercom.ec_nvlans != 0 &&
   1764  1.30    itojun 		    (mtag = m_tag_find(m0, PACKET_TAG_VLAN, NULL)) != NULL) {
   1765   1.1   thorpej 			sc->sc_txdescs[lasttx].wtx_cmdlen |=
   1766   1.1   thorpej 			    htole32(WTX_CMD_VLE);
   1767  1.65   tsutsui 			sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
   1768  1.31    itojun 			    = htole16(*(u_int *)(mtag + 1) & 0xffff);
   1769   1.1   thorpej 		}
   1770   1.1   thorpej #endif /* XXXJRT */
   1771   1.1   thorpej 
   1772   1.6   thorpej 		txs->txs_lastdesc = lasttx;
   1773   1.6   thorpej 
   1774   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   1775   1.1   thorpej 		    ("%s: TX: desc %d: cmdlen 0x%08x\n", sc->sc_dev.dv_xname,
   1776  1.65   tsutsui 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   1777   1.1   thorpej 
   1778   1.1   thorpej 		/* Sync the descriptors we're using. */
   1779  1.80   thorpej 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   1780   1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1781   1.1   thorpej 
   1782   1.1   thorpej 		/* Give the packet to the chip. */
   1783   1.1   thorpej 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   1784   1.1   thorpej 
   1785   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   1786   1.1   thorpej 		    ("%s: TX: TDT -> %d\n", sc->sc_dev.dv_xname, nexttx));
   1787   1.1   thorpej 
   1788   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   1789   1.1   thorpej 		    ("%s: TX: finished transmitting packet, job %d\n",
   1790   1.1   thorpej 		    sc->sc_dev.dv_xname, sc->sc_txsnext));
   1791   1.1   thorpej 
   1792   1.1   thorpej 		/* Advance the tx pointer. */
   1793   1.4   thorpej 		sc->sc_txfree -= txs->txs_ndesc;
   1794   1.1   thorpej 		sc->sc_txnext = nexttx;
   1795   1.1   thorpej 
   1796   1.1   thorpej 		sc->sc_txsfree--;
   1797  1.74      tron 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   1798   1.1   thorpej 
   1799   1.1   thorpej #if NBPFILTER > 0
   1800   1.1   thorpej 		/* Pass the packet to any BPF listeners. */
   1801   1.1   thorpej 		if (ifp->if_bpf)
   1802   1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1803   1.1   thorpej #endif /* NBPFILTER > 0 */
   1804   1.1   thorpej 	}
   1805   1.1   thorpej 
   1806   1.6   thorpej 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   1807   1.1   thorpej 		/* No more slots; notify upper layer. */
   1808   1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1809   1.1   thorpej 	}
   1810   1.1   thorpej 
   1811   1.1   thorpej 	if (sc->sc_txfree != ofree) {
   1812   1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1813   1.1   thorpej 		ifp->if_timer = 5;
   1814   1.1   thorpej 	}
   1815   1.1   thorpej }
   1816   1.1   thorpej 
   1817   1.1   thorpej /*
   1818   1.1   thorpej  * wm_watchdog:		[ifnet interface function]
   1819   1.1   thorpej  *
   1820   1.1   thorpej  *	Watchdog timer handler.
   1821   1.1   thorpej  */
   1822  1.47   thorpej static void
   1823   1.1   thorpej wm_watchdog(struct ifnet *ifp)
   1824   1.1   thorpej {
   1825   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   1826   1.1   thorpej 
   1827   1.1   thorpej 	/*
   1828   1.1   thorpej 	 * Since we're using delayed interrupts, sweep up
   1829   1.1   thorpej 	 * before we report an error.
   1830   1.1   thorpej 	 */
   1831   1.1   thorpej 	wm_txintr(sc);
   1832   1.1   thorpej 
   1833  1.75   thorpej 	if (sc->sc_txfree != WM_NTXDESC(sc)) {
   1834  1.84   thorpej 		log(LOG_ERR,
   1835  1.84   thorpej 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   1836   1.2   thorpej 		    sc->sc_dev.dv_xname, sc->sc_txfree, sc->sc_txsfree,
   1837   1.2   thorpej 		    sc->sc_txnext);
   1838   1.1   thorpej 		ifp->if_oerrors++;
   1839   1.1   thorpej 
   1840   1.1   thorpej 		/* Reset the interface. */
   1841   1.1   thorpej 		(void) wm_init(ifp);
   1842   1.1   thorpej 	}
   1843   1.1   thorpej 
   1844   1.1   thorpej 	/* Try to get more packets going. */
   1845   1.1   thorpej 	wm_start(ifp);
   1846   1.1   thorpej }
   1847   1.1   thorpej 
   1848   1.1   thorpej /*
   1849   1.1   thorpej  * wm_ioctl:		[ifnet interface function]
   1850   1.1   thorpej  *
   1851   1.1   thorpej  *	Handle control requests from the operator.
   1852   1.1   thorpej  */
   1853  1.47   thorpej static int
   1854   1.1   thorpej wm_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1855   1.1   thorpej {
   1856   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   1857   1.1   thorpej 	struct ifreq *ifr = (struct ifreq *) data;
   1858   1.1   thorpej 	int s, error;
   1859   1.1   thorpej 
   1860   1.1   thorpej 	s = splnet();
   1861   1.1   thorpej 
   1862   1.1   thorpej 	switch (cmd) {
   1863   1.1   thorpej 	case SIOCSIFMEDIA:
   1864   1.1   thorpej 	case SIOCGIFMEDIA:
   1865  1.71   thorpej 		/* Flow control requires full-duplex mode. */
   1866  1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   1867  1.71   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   1868  1.71   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   1869  1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   1870  1.71   thorpej 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   1871  1.71   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   1872  1.71   thorpej 				ifr->ifr_media |=
   1873  1.71   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   1874  1.71   thorpej 			}
   1875  1.71   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   1876  1.71   thorpej 		}
   1877   1.1   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1878   1.1   thorpej 		break;
   1879   1.1   thorpej 	default:
   1880   1.1   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1881   1.1   thorpej 		if (error == ENETRESET) {
   1882   1.1   thorpej 			/*
   1883   1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   1884   1.1   thorpej 			 * accordingly.
   1885   1.1   thorpej 			 */
   1886  1.83   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1887  1.83   thorpej 				wm_set_filter(sc);
   1888   1.1   thorpej 			error = 0;
   1889   1.1   thorpej 		}
   1890   1.1   thorpej 		break;
   1891   1.1   thorpej 	}
   1892   1.1   thorpej 
   1893   1.1   thorpej 	/* Try to get more packets going. */
   1894   1.1   thorpej 	wm_start(ifp);
   1895   1.1   thorpej 
   1896   1.1   thorpej 	splx(s);
   1897   1.1   thorpej 	return (error);
   1898   1.1   thorpej }
   1899   1.1   thorpej 
   1900   1.1   thorpej /*
   1901   1.1   thorpej  * wm_intr:
   1902   1.1   thorpej  *
   1903   1.1   thorpej  *	Interrupt service routine.
   1904   1.1   thorpej  */
   1905  1.47   thorpej static int
   1906   1.1   thorpej wm_intr(void *arg)
   1907   1.1   thorpej {
   1908   1.1   thorpej 	struct wm_softc *sc = arg;
   1909   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1910   1.1   thorpej 	uint32_t icr;
   1911   1.1   thorpej 	int wantinit, handled = 0;
   1912   1.1   thorpej 
   1913   1.1   thorpej 	for (wantinit = 0; wantinit == 0;) {
   1914   1.1   thorpej 		icr = CSR_READ(sc, WMREG_ICR);
   1915   1.1   thorpej 		if ((icr & sc->sc_icr) == 0)
   1916   1.1   thorpej 			break;
   1917  1.21    itojun 
   1918  1.22    itojun #if 0 /*NRND > 0*/
   1919  1.21    itojun 		if (RND_ENABLED(&sc->rnd_source))
   1920  1.21    itojun 			rnd_add_uint32(&sc->rnd_source, icr);
   1921  1.21    itojun #endif
   1922   1.1   thorpej 
   1923   1.1   thorpej 		handled = 1;
   1924   1.1   thorpej 
   1925  1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   1926   1.1   thorpej 		if (icr & (ICR_RXDMT0|ICR_RXT0)) {
   1927   1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   1928   1.1   thorpej 			    ("%s: RX: got Rx intr 0x%08x\n",
   1929   1.1   thorpej 			    sc->sc_dev.dv_xname,
   1930   1.1   thorpej 			    icr & (ICR_RXDMT0|ICR_RXT0)));
   1931   1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxintr);
   1932   1.1   thorpej 		}
   1933  1.10   thorpej #endif
   1934  1.10   thorpej 		wm_rxintr(sc);
   1935   1.1   thorpej 
   1936  1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   1937  1.10   thorpej 		if (icr & ICR_TXDW) {
   1938   1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   1939  1.67   thorpej 			    ("%s: TX: got TXDW interrupt\n",
   1940   1.1   thorpej 			    sc->sc_dev.dv_xname));
   1941  1.10   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdw);
   1942  1.10   thorpej 		}
   1943   1.4   thorpej #endif
   1944  1.10   thorpej 		wm_txintr(sc);
   1945   1.1   thorpej 
   1946   1.1   thorpej 		if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
   1947   1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   1948   1.1   thorpej 			wm_linkintr(sc, icr);
   1949   1.1   thorpej 		}
   1950   1.1   thorpej 
   1951   1.1   thorpej 		if (icr & ICR_RXO) {
   1952  1.84   thorpej 			log(LOG_WARNING, "%s: Receive overrun\n",
   1953  1.84   thorpej 			    sc->sc_dev.dv_xname);
   1954   1.1   thorpej 			wantinit = 1;
   1955   1.1   thorpej 		}
   1956   1.1   thorpej 	}
   1957   1.1   thorpej 
   1958   1.1   thorpej 	if (handled) {
   1959   1.1   thorpej 		if (wantinit)
   1960   1.1   thorpej 			wm_init(ifp);
   1961   1.1   thorpej 
   1962   1.1   thorpej 		/* Try to get more packets going. */
   1963   1.1   thorpej 		wm_start(ifp);
   1964   1.1   thorpej 	}
   1965   1.1   thorpej 
   1966   1.1   thorpej 	return (handled);
   1967   1.1   thorpej }
   1968   1.1   thorpej 
   1969   1.1   thorpej /*
   1970   1.1   thorpej  * wm_txintr:
   1971   1.1   thorpej  *
   1972   1.1   thorpej  *	Helper; handle transmit interrupts.
   1973   1.1   thorpej  */
   1974  1.47   thorpej static void
   1975   1.1   thorpej wm_txintr(struct wm_softc *sc)
   1976   1.1   thorpej {
   1977   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1978   1.1   thorpej 	struct wm_txsoft *txs;
   1979   1.1   thorpej 	uint8_t status;
   1980   1.1   thorpej 	int i;
   1981   1.1   thorpej 
   1982   1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1983   1.1   thorpej 
   1984   1.1   thorpej 	/*
   1985   1.1   thorpej 	 * Go through the Tx list and free mbufs for those
   1986  1.16    simonb 	 * frames which have been transmitted.
   1987   1.1   thorpej 	 */
   1988  1.74      tron 	for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
   1989  1.74      tron 	     i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
   1990   1.1   thorpej 		txs = &sc->sc_txsoft[i];
   1991   1.1   thorpej 
   1992   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   1993   1.1   thorpej 		    ("%s: TX: checking job %d\n", sc->sc_dev.dv_xname, i));
   1994   1.1   thorpej 
   1995  1.80   thorpej 		WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   1996   1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1997   1.1   thorpej 
   1998  1.65   tsutsui 		status =
   1999  1.65   tsutsui 		    sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   2000  1.20   thorpej 		if ((status & WTX_ST_DD) == 0) {
   2001  1.20   thorpej 			WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   2002  1.20   thorpej 			    BUS_DMASYNC_PREREAD);
   2003   1.1   thorpej 			break;
   2004  1.20   thorpej 		}
   2005   1.1   thorpej 
   2006   1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2007   1.1   thorpej 		    ("%s: TX: job %d done: descs %d..%d\n",
   2008   1.1   thorpej 		    sc->sc_dev.dv_xname, i, txs->txs_firstdesc,
   2009   1.1   thorpej 		    txs->txs_lastdesc));
   2010   1.1   thorpej 
   2011   1.1   thorpej 		/*
   2012   1.1   thorpej 		 * XXX We should probably be using the statistics
   2013   1.1   thorpej 		 * XXX registers, but I don't know if they exist
   2014  1.11   thorpej 		 * XXX on chips before the i82544.
   2015   1.1   thorpej 		 */
   2016   1.1   thorpej 
   2017   1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2018   1.1   thorpej 		if (status & WTX_ST_TU)
   2019   1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_tu);
   2020   1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2021   1.1   thorpej 
   2022   1.1   thorpej 		if (status & (WTX_ST_EC|WTX_ST_LC)) {
   2023   1.1   thorpej 			ifp->if_oerrors++;
   2024   1.1   thorpej 			if (status & WTX_ST_LC)
   2025  1.84   thorpej 				log(LOG_WARNING, "%s: late collision\n",
   2026   1.1   thorpej 				    sc->sc_dev.dv_xname);
   2027   1.1   thorpej 			else if (status & WTX_ST_EC) {
   2028   1.1   thorpej 				ifp->if_collisions += 16;
   2029  1.84   thorpej 				log(LOG_WARNING, "%s: excessive collisions\n",
   2030   1.1   thorpej 				    sc->sc_dev.dv_xname);
   2031   1.1   thorpej 			}
   2032   1.1   thorpej 		} else
   2033   1.1   thorpej 			ifp->if_opackets++;
   2034   1.1   thorpej 
   2035   1.4   thorpej 		sc->sc_txfree += txs->txs_ndesc;
   2036   1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   2037   1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2038   1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2039   1.1   thorpej 		m_freem(txs->txs_mbuf);
   2040   1.1   thorpej 		txs->txs_mbuf = NULL;
   2041   1.1   thorpej 	}
   2042   1.1   thorpej 
   2043   1.1   thorpej 	/* Update the dirty transmit buffer pointer. */
   2044   1.1   thorpej 	sc->sc_txsdirty = i;
   2045   1.1   thorpej 	DPRINTF(WM_DEBUG_TX,
   2046   1.1   thorpej 	    ("%s: TX: txsdirty -> %d\n", sc->sc_dev.dv_xname, i));
   2047   1.1   thorpej 
   2048   1.1   thorpej 	/*
   2049   1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   2050   1.1   thorpej 	 * timer.
   2051   1.1   thorpej 	 */
   2052  1.74      tron 	if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
   2053   1.1   thorpej 		ifp->if_timer = 0;
   2054   1.1   thorpej }
   2055   1.1   thorpej 
   2056   1.1   thorpej /*
   2057   1.1   thorpej  * wm_rxintr:
   2058   1.1   thorpej  *
   2059   1.1   thorpej  *	Helper; handle receive interrupts.
   2060   1.1   thorpej  */
   2061  1.47   thorpej static void
   2062   1.1   thorpej wm_rxintr(struct wm_softc *sc)
   2063   1.1   thorpej {
   2064   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2065   1.1   thorpej 	struct wm_rxsoft *rxs;
   2066   1.1   thorpej 	struct mbuf *m;
   2067   1.1   thorpej 	int i, len;
   2068   1.1   thorpej 	uint8_t status, errors;
   2069   1.1   thorpej 
   2070   1.1   thorpej 	for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
   2071   1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2072   1.1   thorpej 
   2073   1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2074   1.1   thorpej 		    ("%s: RX: checking descriptor %d\n",
   2075   1.1   thorpej 		    sc->sc_dev.dv_xname, i));
   2076   1.1   thorpej 
   2077   1.1   thorpej 		WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2078   1.1   thorpej 
   2079   1.1   thorpej 		status = sc->sc_rxdescs[i].wrx_status;
   2080   1.1   thorpej 		errors = sc->sc_rxdescs[i].wrx_errors;
   2081   1.1   thorpej 		len = le16toh(sc->sc_rxdescs[i].wrx_len);
   2082   1.1   thorpej 
   2083   1.1   thorpej 		if ((status & WRX_ST_DD) == 0) {
   2084   1.1   thorpej 			/*
   2085   1.1   thorpej 			 * We have processed all of the receive descriptors.
   2086   1.1   thorpej 			 */
   2087  1.20   thorpej 			WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   2088   1.1   thorpej 			break;
   2089   1.1   thorpej 		}
   2090   1.1   thorpej 
   2091   1.1   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   2092   1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2093   1.1   thorpej 			    ("%s: RX: discarding contents of descriptor %d\n",
   2094   1.1   thorpej 			    sc->sc_dev.dv_xname, i));
   2095   1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2096   1.1   thorpej 			if (status & WRX_ST_EOP) {
   2097   1.1   thorpej 				/* Reset our state. */
   2098   1.1   thorpej 				DPRINTF(WM_DEBUG_RX,
   2099   1.1   thorpej 				    ("%s: RX: resetting rxdiscard -> 0\n",
   2100   1.1   thorpej 				    sc->sc_dev.dv_xname));
   2101   1.1   thorpej 				sc->sc_rxdiscard = 0;
   2102   1.1   thorpej 			}
   2103   1.1   thorpej 			continue;
   2104   1.1   thorpej 		}
   2105   1.1   thorpej 
   2106   1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2107   1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2108   1.1   thorpej 
   2109   1.1   thorpej 		m = rxs->rxs_mbuf;
   2110   1.1   thorpej 
   2111   1.1   thorpej 		/*
   2112   1.1   thorpej 		 * Add a new receive buffer to the ring.
   2113   1.1   thorpej 		 */
   2114   1.1   thorpej 		if (wm_add_rxbuf(sc, i) != 0) {
   2115   1.1   thorpej 			/*
   2116   1.1   thorpej 			 * Failed, throw away what we've done so
   2117   1.1   thorpej 			 * far, and discard the rest of the packet.
   2118   1.1   thorpej 			 */
   2119   1.1   thorpej 			ifp->if_ierrors++;
   2120   1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2121   1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2122   1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2123   1.1   thorpej 			if ((status & WRX_ST_EOP) == 0)
   2124   1.1   thorpej 				sc->sc_rxdiscard = 1;
   2125   1.1   thorpej 			if (sc->sc_rxhead != NULL)
   2126   1.1   thorpej 				m_freem(sc->sc_rxhead);
   2127   1.1   thorpej 			WM_RXCHAIN_RESET(sc);
   2128   1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2129   1.1   thorpej 			    ("%s: RX: Rx buffer allocation failed, "
   2130   1.1   thorpej 			    "dropping packet%s\n", sc->sc_dev.dv_xname,
   2131   1.1   thorpej 			    sc->sc_rxdiscard ? " (discard)" : ""));
   2132   1.1   thorpej 			continue;
   2133   1.1   thorpej 		}
   2134   1.1   thorpej 
   2135   1.1   thorpej 		WM_RXCHAIN_LINK(sc, m);
   2136   1.1   thorpej 
   2137   1.1   thorpej 		m->m_len = len;
   2138   1.1   thorpej 
   2139   1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2140   1.1   thorpej 		    ("%s: RX: buffer at %p len %d\n",
   2141   1.1   thorpej 		    sc->sc_dev.dv_xname, m->m_data, len));
   2142   1.1   thorpej 
   2143   1.1   thorpej 		/*
   2144   1.1   thorpej 		 * If this is not the end of the packet, keep
   2145   1.1   thorpej 		 * looking.
   2146   1.1   thorpej 		 */
   2147   1.1   thorpej 		if ((status & WRX_ST_EOP) == 0) {
   2148   1.1   thorpej 			sc->sc_rxlen += len;
   2149   1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2150   1.1   thorpej 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   2151   1.1   thorpej 			    sc->sc_dev.dv_xname, sc->sc_rxlen));
   2152   1.1   thorpej 			continue;
   2153   1.1   thorpej 		}
   2154   1.1   thorpej 
   2155   1.1   thorpej 		/*
   2156  1.93   thorpej 		 * Okay, we have the entire packet now.  The chip is
   2157  1.93   thorpej 		 * configured to include the FCS (not all chips can
   2158  1.93   thorpej 		 * be configured to strip it), so we need to trim it.
   2159   1.1   thorpej 		 */
   2160  1.93   thorpej 		m->m_len -= ETHER_CRC_LEN;
   2161  1.93   thorpej 
   2162   1.1   thorpej 		*sc->sc_rxtailp = NULL;
   2163   1.1   thorpej 		m = sc->sc_rxhead;
   2164  1.93   thorpej 		len = m->m_len + sc->sc_rxlen;
   2165   1.1   thorpej 
   2166   1.1   thorpej 		WM_RXCHAIN_RESET(sc);
   2167   1.1   thorpej 
   2168   1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2169   1.1   thorpej 		    ("%s: RX: have entire packet, len -> %d\n",
   2170   1.1   thorpej 		    sc->sc_dev.dv_xname, len));
   2171   1.1   thorpej 
   2172   1.1   thorpej 		/*
   2173   1.1   thorpej 		 * If an error occurred, update stats and drop the packet.
   2174   1.1   thorpej 		 */
   2175   1.1   thorpej 		if (errors &
   2176   1.1   thorpej 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   2177   1.1   thorpej 			ifp->if_ierrors++;
   2178   1.1   thorpej 			if (errors & WRX_ER_SE)
   2179  1.84   thorpej 				log(LOG_WARNING, "%s: symbol error\n",
   2180   1.1   thorpej 				    sc->sc_dev.dv_xname);
   2181   1.1   thorpej 			else if (errors & WRX_ER_SEQ)
   2182  1.84   thorpej 				log(LOG_WARNING, "%s: receive sequence error\n",
   2183   1.1   thorpej 				    sc->sc_dev.dv_xname);
   2184   1.1   thorpej 			else if (errors & WRX_ER_CE)
   2185  1.84   thorpej 				log(LOG_WARNING, "%s: CRC error\n",
   2186   1.1   thorpej 				    sc->sc_dev.dv_xname);
   2187   1.1   thorpej 			m_freem(m);
   2188   1.1   thorpej 			continue;
   2189   1.1   thorpej 		}
   2190   1.1   thorpej 
   2191   1.1   thorpej 		/*
   2192   1.1   thorpej 		 * No errors.  Receive the packet.
   2193   1.1   thorpej 		 */
   2194   1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   2195   1.1   thorpej 		m->m_pkthdr.len = len;
   2196   1.1   thorpej 
   2197   1.1   thorpej #if 0 /* XXXJRT */
   2198   1.1   thorpej 		/*
   2199   1.1   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   2200   1.1   thorpej 		 * for us.  Associate the tag with the packet.
   2201   1.1   thorpej 		 */
   2202   1.1   thorpej 		if (sc->sc_ethercom.ec_nvlans != 0 &&
   2203   1.1   thorpej 		    (status & WRX_ST_VP) != 0) {
   2204  1.30    itojun 			struct m_tag *vtag;
   2205   1.1   thorpej 
   2206  1.30    itojun 			vtag = m_tag_get(PACKET_TAG_VLAN, sizeof(u_int),
   2207  1.30    itojun 			    M_NOWAIT);
   2208   1.1   thorpej 			if (vtag == NULL) {
   2209   1.1   thorpej 				ifp->if_ierrors++;
   2210  1.84   thorpej 				log(LOG_ERR,
   2211  1.84   thorpej 				    "%s: unable to allocate VLAN tag\n",
   2212   1.1   thorpej 				    sc->sc_dev.dv_xname);
   2213   1.1   thorpej 				m_freem(m);
   2214   1.1   thorpej 				continue;
   2215   1.1   thorpej 			}
   2216   1.1   thorpej 
   2217  1.30    itojun 			*(u_int *)(vtag + 1) =
   2218   1.1   thorpej 			    le16toh(sc->sc_rxdescs[i].wrx_special);
   2219   1.1   thorpej 		}
   2220   1.1   thorpej #endif /* XXXJRT */
   2221   1.1   thorpej 
   2222   1.1   thorpej 		/*
   2223   1.1   thorpej 		 * Set up checksum info for this packet.
   2224   1.1   thorpej 		 */
   2225   1.1   thorpej 		if (status & WRX_ST_IPCS) {
   2226   1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
   2227   1.1   thorpej 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   2228   1.1   thorpej 			if (errors & WRX_ER_IPE)
   2229   1.1   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   2230   1.1   thorpej 		}
   2231   1.1   thorpej 		if (status & WRX_ST_TCPCS) {
   2232   1.1   thorpej 			/*
   2233   1.1   thorpej 			 * Note: we don't know if this was TCP or UDP,
   2234   1.1   thorpej 			 * so we just set both bits, and expect the
   2235   1.1   thorpej 			 * upper layers to deal.
   2236   1.1   thorpej 			 */
   2237   1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
   2238   1.1   thorpej 			m->m_pkthdr.csum_flags |= M_CSUM_TCPv4|M_CSUM_UDPv4;
   2239   1.1   thorpej 			if (errors & WRX_ER_TCPE)
   2240   1.1   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
   2241   1.1   thorpej 		}
   2242   1.1   thorpej 
   2243   1.1   thorpej 		ifp->if_ipackets++;
   2244   1.1   thorpej 
   2245   1.1   thorpej #if NBPFILTER > 0
   2246   1.1   thorpej 		/* Pass this up to any BPF listeners. */
   2247   1.1   thorpej 		if (ifp->if_bpf)
   2248   1.1   thorpej 			bpf_mtap(ifp->if_bpf, m);
   2249   1.1   thorpej #endif /* NBPFILTER > 0 */
   2250   1.1   thorpej 
   2251   1.1   thorpej 		/* Pass it on. */
   2252   1.1   thorpej 		(*ifp->if_input)(ifp, m);
   2253   1.1   thorpej 	}
   2254   1.1   thorpej 
   2255   1.1   thorpej 	/* Update the receive pointer. */
   2256   1.1   thorpej 	sc->sc_rxptr = i;
   2257   1.1   thorpej 
   2258   1.1   thorpej 	DPRINTF(WM_DEBUG_RX,
   2259   1.1   thorpej 	    ("%s: RX: rxptr -> %d\n", sc->sc_dev.dv_xname, i));
   2260   1.1   thorpej }
   2261   1.1   thorpej 
   2262   1.1   thorpej /*
   2263   1.1   thorpej  * wm_linkintr:
   2264   1.1   thorpej  *
   2265   1.1   thorpej  *	Helper; handle link interrupts.
   2266   1.1   thorpej  */
   2267  1.47   thorpej static void
   2268   1.1   thorpej wm_linkintr(struct wm_softc *sc, uint32_t icr)
   2269   1.1   thorpej {
   2270   1.1   thorpej 	uint32_t status;
   2271   1.1   thorpej 
   2272   1.1   thorpej 	/*
   2273   1.1   thorpej 	 * If we get a link status interrupt on a 1000BASE-T
   2274   1.1   thorpej 	 * device, just fall into the normal MII tick path.
   2275   1.1   thorpej 	 */
   2276   1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   2277   1.1   thorpej 		if (icr & ICR_LSC) {
   2278   1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   2279   1.1   thorpej 			    ("%s: LINK: LSC -> mii_tick\n",
   2280   1.1   thorpej 			    sc->sc_dev.dv_xname));
   2281   1.1   thorpej 			mii_tick(&sc->sc_mii);
   2282   1.1   thorpej 		} else if (icr & ICR_RXSEQ) {
   2283   1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   2284   1.1   thorpej 			    ("%s: LINK Receive sequence error\n",
   2285   1.1   thorpej 			    sc->sc_dev.dv_xname));
   2286   1.1   thorpej 		}
   2287   1.1   thorpej 		return;
   2288   1.1   thorpej 	}
   2289   1.1   thorpej 
   2290   1.1   thorpej 	/*
   2291   1.1   thorpej 	 * If we are now receiving /C/, check for link again in
   2292   1.1   thorpej 	 * a couple of link clock ticks.
   2293   1.1   thorpej 	 */
   2294   1.1   thorpej 	if (icr & ICR_RXCFG) {
   2295   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
   2296   1.1   thorpej 		    sc->sc_dev.dv_xname));
   2297   1.1   thorpej 		sc->sc_tbi_anstate = 2;
   2298   1.1   thorpej 	}
   2299   1.1   thorpej 
   2300   1.1   thorpej 	if (icr & ICR_LSC) {
   2301   1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   2302   1.1   thorpej 		if (status & STATUS_LU) {
   2303   1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   2304   1.1   thorpej 			    sc->sc_dev.dv_xname,
   2305   1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   2306   1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   2307  1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   2308   1.1   thorpej 			if (status & STATUS_FD)
   2309   1.1   thorpej 				sc->sc_tctl |=
   2310   1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   2311   1.1   thorpej 			else
   2312   1.1   thorpej 				sc->sc_tctl |=
   2313   1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   2314  1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   2315  1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   2316   1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   2317  1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   2318  1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   2319  1.71   thorpej 				      sc->sc_fcrtl);
   2320   1.1   thorpej 			sc->sc_tbi_linkup = 1;
   2321   1.1   thorpej 		} else {
   2322   1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   2323   1.1   thorpej 			    sc->sc_dev.dv_xname));
   2324   1.1   thorpej 			sc->sc_tbi_linkup = 0;
   2325   1.1   thorpej 		}
   2326   1.1   thorpej 		sc->sc_tbi_anstate = 2;
   2327   1.1   thorpej 		wm_tbi_set_linkled(sc);
   2328   1.1   thorpej 	} else if (icr & ICR_RXSEQ) {
   2329   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   2330   1.1   thorpej 		    ("%s: LINK: Receive sequence error\n",
   2331   1.1   thorpej 		    sc->sc_dev.dv_xname));
   2332   1.1   thorpej 	}
   2333   1.1   thorpej }
   2334   1.1   thorpej 
   2335   1.1   thorpej /*
   2336   1.1   thorpej  * wm_tick:
   2337   1.1   thorpej  *
   2338   1.1   thorpej  *	One second timer, used to check link status, sweep up
   2339   1.1   thorpej  *	completed transmit jobs, etc.
   2340   1.1   thorpej  */
   2341  1.47   thorpej static void
   2342   1.1   thorpej wm_tick(void *arg)
   2343   1.1   thorpej {
   2344   1.1   thorpej 	struct wm_softc *sc = arg;
   2345   1.1   thorpej 	int s;
   2346   1.1   thorpej 
   2347   1.1   thorpej 	s = splnet();
   2348   1.1   thorpej 
   2349  1.71   thorpej 	if (sc->sc_type >= WM_T_82542_2_1) {
   2350  1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   2351  1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   2352  1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   2353  1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   2354  1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   2355  1.71   thorpej 	}
   2356  1.71   thorpej 
   2357   1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII)
   2358   1.1   thorpej 		mii_tick(&sc->sc_mii);
   2359   1.1   thorpej 	else
   2360   1.1   thorpej 		wm_tbi_check_link(sc);
   2361   1.1   thorpej 
   2362   1.1   thorpej 	splx(s);
   2363   1.1   thorpej 
   2364   1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   2365   1.1   thorpej }
   2366   1.1   thorpej 
   2367   1.1   thorpej /*
   2368   1.1   thorpej  * wm_reset:
   2369   1.1   thorpej  *
   2370   1.1   thorpej  *	Reset the i82542 chip.
   2371   1.1   thorpej  */
   2372  1.47   thorpej static void
   2373   1.1   thorpej wm_reset(struct wm_softc *sc)
   2374   1.1   thorpej {
   2375   1.1   thorpej 	int i;
   2376   1.1   thorpej 
   2377  1.78   thorpej 	/*
   2378  1.78   thorpej 	 * Allocate on-chip memory according to the MTU size.
   2379  1.78   thorpej 	 * The Packet Buffer Allocation register must be written
   2380  1.78   thorpej 	 * before the chip is reset.
   2381  1.78   thorpej 	 */
   2382  1.78   thorpej 	if (sc->sc_type < WM_T_82547) {
   2383  1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   2384  1.78   thorpej 		    PBA_40K : PBA_48K;
   2385  1.78   thorpej 	} else {
   2386  1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   2387  1.78   thorpej 		    PBA_22K : PBA_30K;
   2388  1.78   thorpej 		sc->sc_txfifo_head = 0;
   2389  1.78   thorpej 		sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   2390  1.78   thorpej 		sc->sc_txfifo_size =
   2391  1.78   thorpej 		    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   2392  1.78   thorpej 		sc->sc_txfifo_stall = 0;
   2393  1.78   thorpej 	}
   2394  1.78   thorpej 	CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   2395  1.78   thorpej 
   2396  1.53   thorpej 	switch (sc->sc_type) {
   2397  1.53   thorpej 	case WM_T_82544:
   2398  1.53   thorpej 	case WM_T_82540:
   2399  1.53   thorpej 	case WM_T_82545:
   2400  1.53   thorpej 	case WM_T_82546:
   2401  1.53   thorpej 	case WM_T_82541:
   2402  1.53   thorpej 	case WM_T_82541_2:
   2403  1.53   thorpej 		/*
   2404  1.88    briggs 		 * On some chipsets, a reset through a memory-mapped write
   2405  1.88    briggs 		 * cycle can cause the chip to reset before completing the
   2406  1.88    briggs 		 * write cycle.  This causes major headache that can be
   2407  1.88    briggs 		 * avoided by issuing the reset via indirect register writes
   2408  1.88    briggs 		 * through I/O space.
   2409  1.88    briggs 		 *
   2410  1.88    briggs 		 * So, if we successfully mapped the I/O BAR at attach time,
   2411  1.88    briggs 		 * use that.  Otherwise, try our luck with a memory-mapped
   2412  1.88    briggs 		 * reset.
   2413  1.53   thorpej 		 */
   2414  1.53   thorpej 		if (sc->sc_flags & WM_F_IOH_VALID)
   2415  1.53   thorpej 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   2416  1.53   thorpej 		else
   2417  1.53   thorpej 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   2418  1.53   thorpej 		break;
   2419  1.53   thorpej 
   2420  1.53   thorpej 	case WM_T_82545_3:
   2421  1.53   thorpej 	case WM_T_82546_3:
   2422  1.53   thorpej 		/* Use the shadow control register on these chips. */
   2423  1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   2424  1.53   thorpej 		break;
   2425  1.53   thorpej 
   2426  1.53   thorpej 	default:
   2427  1.53   thorpej 		/* Everything else can safely use the documented method. */
   2428  1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   2429  1.53   thorpej 		break;
   2430  1.53   thorpej 	}
   2431   1.1   thorpej 	delay(10000);
   2432   1.1   thorpej 
   2433   1.1   thorpej 	for (i = 0; i < 1000; i++) {
   2434   1.1   thorpej 		if ((CSR_READ(sc, WMREG_CTRL) & CTRL_RST) == 0)
   2435   1.1   thorpej 			return;
   2436   1.1   thorpej 		delay(20);
   2437   1.1   thorpej 	}
   2438   1.1   thorpej 
   2439   1.1   thorpej 	if (CSR_READ(sc, WMREG_CTRL) & CTRL_RST)
   2440  1.84   thorpej 		log(LOG_ERR, "%s: reset failed to complete\n",
   2441   1.1   thorpej 		    sc->sc_dev.dv_xname);
   2442   1.1   thorpej }
   2443   1.1   thorpej 
   2444   1.1   thorpej /*
   2445   1.1   thorpej  * wm_init:		[ifnet interface function]
   2446   1.1   thorpej  *
   2447   1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   2448   1.1   thorpej  */
   2449  1.47   thorpej static int
   2450   1.1   thorpej wm_init(struct ifnet *ifp)
   2451   1.1   thorpej {
   2452   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2453   1.1   thorpej 	struct wm_rxsoft *rxs;
   2454   1.1   thorpej 	int i, error = 0;
   2455   1.1   thorpej 	uint32_t reg;
   2456   1.1   thorpej 
   2457  1.42   thorpej 	/*
   2458  1.42   thorpej 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   2459  1.42   thorpej 	 * There is a small but measurable benefit to avoiding the adjusment
   2460  1.42   thorpej 	 * of the descriptor so that the headers are aligned, for normal mtu,
   2461  1.42   thorpej 	 * on such platforms.  One possibility is that the DMA itself is
   2462  1.42   thorpej 	 * slightly more efficient if the front of the entire packet (instead
   2463  1.42   thorpej 	 * of the front of the headers) is aligned.
   2464  1.42   thorpej 	 *
   2465  1.42   thorpej 	 * Note we must always set align_tweak to 0 if we are using
   2466  1.42   thorpej 	 * jumbo frames.
   2467  1.42   thorpej 	 */
   2468  1.42   thorpej #ifdef __NO_STRICT_ALIGNMENT
   2469  1.42   thorpej 	sc->sc_align_tweak = 0;
   2470  1.41       tls #else
   2471  1.42   thorpej 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   2472  1.42   thorpej 		sc->sc_align_tweak = 0;
   2473  1.42   thorpej 	else
   2474  1.42   thorpej 		sc->sc_align_tweak = 2;
   2475  1.42   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   2476  1.41       tls 
   2477   1.1   thorpej 	/* Cancel any pending I/O. */
   2478   1.1   thorpej 	wm_stop(ifp, 0);
   2479   1.1   thorpej 
   2480   1.1   thorpej 	/* Reset the chip to a known state. */
   2481   1.1   thorpej 	wm_reset(sc);
   2482   1.1   thorpej 
   2483   1.1   thorpej 	/* Initialize the transmit descriptor ring. */
   2484  1.75   thorpej 	memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
   2485  1.75   thorpej 	WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
   2486   1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2487  1.75   thorpej 	sc->sc_txfree = WM_NTXDESC(sc);
   2488   1.1   thorpej 	sc->sc_txnext = 0;
   2489   1.5   thorpej 
   2490  1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   2491  1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
   2492  1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
   2493  1.75   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
   2494   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   2495   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   2496  1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   2497   1.1   thorpej 	} else {
   2498  1.69   thorpej 		CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
   2499  1.69   thorpej 		CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
   2500  1.75   thorpej 		CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
   2501   1.1   thorpej 		CSR_WRITE(sc, WMREG_TDH, 0);
   2502   1.1   thorpej 		CSR_WRITE(sc, WMREG_TDT, 0);
   2503  1.92    briggs 		CSR_WRITE(sc, WMREG_TIDV, 64);
   2504  1.92    briggs 		CSR_WRITE(sc, WMREG_TADV, 128);
   2505   1.1   thorpej 
   2506   1.1   thorpej 		CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
   2507   1.1   thorpej 		    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   2508   1.1   thorpej 		CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
   2509   1.1   thorpej 		    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   2510   1.1   thorpej 	}
   2511   1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_LO, 0);
   2512   1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_HI, 0);
   2513   1.1   thorpej 
   2514   1.1   thorpej 	/* Initialize the transmit job descriptors. */
   2515  1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++)
   2516   1.1   thorpej 		sc->sc_txsoft[i].txs_mbuf = NULL;
   2517  1.74      tron 	sc->sc_txsfree = WM_TXQUEUELEN(sc);
   2518   1.1   thorpej 	sc->sc_txsnext = 0;
   2519   1.1   thorpej 	sc->sc_txsdirty = 0;
   2520   1.1   thorpej 
   2521   1.1   thorpej 	/*
   2522   1.1   thorpej 	 * Initialize the receive descriptor and receive job
   2523   1.1   thorpej 	 * descriptor rings.
   2524   1.1   thorpej 	 */
   2525  1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   2526  1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
   2527  1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
   2528   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
   2529   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   2530   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   2531  1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   2532   1.1   thorpej 
   2533   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   2534   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   2535   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   2536   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   2537   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   2538   1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   2539   1.1   thorpej 	} else {
   2540  1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
   2541  1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
   2542   1.1   thorpej 		CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
   2543   1.1   thorpej 		CSR_WRITE(sc, WMREG_RDH, 0);
   2544   1.1   thorpej 		CSR_WRITE(sc, WMREG_RDT, 0);
   2545  1.92    briggs 		CSR_WRITE(sc, WMREG_RDTR, 0 | RDTR_FPD);
   2546  1.92    briggs 		CSR_WRITE(sc, WMREG_RADV, 128);
   2547   1.1   thorpej 	}
   2548   1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   2549   1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2550   1.1   thorpej 		if (rxs->rxs_mbuf == NULL) {
   2551   1.1   thorpej 			if ((error = wm_add_rxbuf(sc, i)) != 0) {
   2552  1.84   thorpej 				log(LOG_ERR, "%s: unable to allocate or map rx "
   2553   1.1   thorpej 				    "buffer %d, error = %d\n",
   2554   1.1   thorpej 				    sc->sc_dev.dv_xname, i, error);
   2555   1.1   thorpej 				/*
   2556   1.1   thorpej 				 * XXX Should attempt to run with fewer receive
   2557   1.1   thorpej 				 * XXX buffers instead of just failing.
   2558   1.1   thorpej 				 */
   2559   1.1   thorpej 				wm_rxdrain(sc);
   2560   1.1   thorpej 				goto out;
   2561   1.1   thorpej 			}
   2562   1.1   thorpej 		} else
   2563   1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2564   1.1   thorpej 	}
   2565   1.1   thorpej 	sc->sc_rxptr = 0;
   2566   1.1   thorpej 	sc->sc_rxdiscard = 0;
   2567   1.1   thorpej 	WM_RXCHAIN_RESET(sc);
   2568   1.1   thorpej 
   2569   1.1   thorpej 	/*
   2570   1.1   thorpej 	 * Clear out the VLAN table -- we don't use it (yet).
   2571   1.1   thorpej 	 */
   2572   1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, 0);
   2573   1.1   thorpej 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   2574   1.1   thorpej 		CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   2575   1.1   thorpej 
   2576   1.1   thorpej 	/*
   2577   1.1   thorpej 	 * Set up flow-control parameters.
   2578   1.1   thorpej 	 *
   2579   1.1   thorpej 	 * XXX Values could probably stand some tuning.
   2580   1.1   thorpej 	 */
   2581  1.71   thorpej 	CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   2582  1.71   thorpej 	CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   2583  1.71   thorpej 	CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   2584  1.71   thorpej 
   2585  1.71   thorpej 	sc->sc_fcrtl = FCRTL_DFLT;
   2586  1.71   thorpej 	if (sc->sc_type < WM_T_82543) {
   2587  1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   2588  1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   2589  1.71   thorpej 	} else {
   2590  1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   2591  1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   2592   1.1   thorpej 	}
   2593  1.71   thorpej 	CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   2594   1.1   thorpej 
   2595   1.1   thorpej #if 0 /* XXXJRT */
   2596   1.1   thorpej 	/* Deal with VLAN enables. */
   2597   1.1   thorpej 	if (sc->sc_ethercom.ec_nvlans != 0)
   2598   1.1   thorpej 		sc->sc_ctrl |= CTRL_VME;
   2599   1.1   thorpej 	else
   2600   1.1   thorpej #endif /* XXXJRT */
   2601   1.1   thorpej 		sc->sc_ctrl &= ~CTRL_VME;
   2602   1.1   thorpej 
   2603   1.1   thorpej 	/* Write the control registers. */
   2604   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   2605   1.1   thorpej #if 0
   2606   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   2607   1.1   thorpej #endif
   2608   1.1   thorpej 
   2609   1.1   thorpej 	/*
   2610   1.1   thorpej 	 * Set up checksum offload parameters.
   2611   1.1   thorpej 	 */
   2612   1.1   thorpej 	reg = CSR_READ(sc, WMREG_RXCSUM);
   2613   1.1   thorpej 	if (ifp->if_capenable & IFCAP_CSUM_IPv4)
   2614   1.1   thorpej 		reg |= RXCSUM_IPOFL;
   2615   1.1   thorpej 	else
   2616   1.1   thorpej 		reg &= ~RXCSUM_IPOFL;
   2617   1.1   thorpej 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4))
   2618  1.12   thorpej 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   2619  1.12   thorpej 	else {
   2620   1.1   thorpej 		reg &= ~RXCSUM_TUOFL;
   2621  1.12   thorpej 		if ((ifp->if_capenable & IFCAP_CSUM_IPv4) == 0)
   2622  1.12   thorpej 			reg &= ~RXCSUM_IPOFL;
   2623  1.12   thorpej 	}
   2624   1.1   thorpej 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   2625   1.1   thorpej 
   2626   1.1   thorpej 	/*
   2627   1.1   thorpej 	 * Set up the interrupt registers.
   2628   1.1   thorpej 	 */
   2629   1.1   thorpej 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   2630  1.10   thorpej 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   2631   1.1   thorpej 	    ICR_RXO | ICR_RXT0;
   2632   1.1   thorpej 	if ((sc->sc_flags & WM_F_HAS_MII) == 0)
   2633   1.1   thorpej 		sc->sc_icr |= ICR_RXCFG;
   2634   1.1   thorpej 	CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   2635   1.1   thorpej 
   2636   1.1   thorpej 	/* Set up the inter-packet gap. */
   2637   1.1   thorpej 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   2638   1.1   thorpej 
   2639  1.92    briggs 	if (sc->sc_type >= WM_T_82543) {
   2640  1.92    briggs 		/* Set up the interrupt throttling register (units of 256ns) */
   2641  1.92    briggs 		sc->sc_itr = 1000000000 / (7000 * 256);
   2642  1.92    briggs 		CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   2643  1.92    briggs 	}
   2644  1.92    briggs 
   2645   1.1   thorpej #if 0 /* XXXJRT */
   2646   1.1   thorpej 	/* Set the VLAN ethernetype. */
   2647   1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   2648   1.1   thorpej #endif
   2649   1.1   thorpej 
   2650   1.1   thorpej 	/*
   2651   1.1   thorpej 	 * Set up the transmit control register; we start out with
   2652   1.1   thorpej 	 * a collision distance suitable for FDX, but update it whe
   2653   1.1   thorpej 	 * we resolve the media type.
   2654   1.1   thorpej 	 */
   2655   1.1   thorpej 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_CT(TX_COLLISION_THRESHOLD) |
   2656   1.1   thorpej 	    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   2657   1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   2658   1.1   thorpej 
   2659   1.1   thorpej 	/* Set the media. */
   2660   1.1   thorpej 	(void) (*sc->sc_mii.mii_media.ifm_change)(ifp);
   2661   1.1   thorpej 
   2662   1.1   thorpej 	/*
   2663   1.1   thorpej 	 * Set up the receive control register; we actually program
   2664   1.1   thorpej 	 * the register when we set the receive filter.  Use multicast
   2665   1.1   thorpej 	 * address offset type 0.
   2666   1.1   thorpej 	 *
   2667  1.11   thorpej 	 * Only the i82544 has the ability to strip the incoming
   2668   1.1   thorpej 	 * CRC, so we don't enable that feature.
   2669   1.1   thorpej 	 */
   2670   1.1   thorpej 	sc->sc_mchash_type = 0;
   2671  1.41       tls 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_LPE |
   2672   1.1   thorpej 	    RCTL_DPF | RCTL_MO(sc->sc_mchash_type);
   2673  1.41       tls 
   2674  1.41       tls 	if(MCLBYTES == 2048) {
   2675  1.41       tls 		sc->sc_rctl |= RCTL_2k;
   2676  1.41       tls 	} else {
   2677  1.41       tls 		if(sc->sc_type >= WM_T_82543) {
   2678  1.41       tls 			switch(MCLBYTES) {
   2679  1.41       tls 			case 4096:
   2680  1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   2681  1.41       tls 				break;
   2682  1.41       tls 			case 8192:
   2683  1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   2684  1.41       tls 				break;
   2685  1.41       tls 			case 16384:
   2686  1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   2687  1.41       tls 				break;
   2688  1.41       tls 			default:
   2689  1.41       tls 				panic("wm_init: MCLBYTES %d unsupported",
   2690  1.41       tls 				    MCLBYTES);
   2691  1.41       tls 				break;
   2692  1.41       tls 			}
   2693  1.41       tls 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   2694  1.41       tls 	}
   2695   1.1   thorpej 
   2696   1.1   thorpej 	/* Set the receive filter. */
   2697   1.1   thorpej 	wm_set_filter(sc);
   2698   1.1   thorpej 
   2699   1.1   thorpej 	/* Start the one second link check clock. */
   2700   1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   2701   1.1   thorpej 
   2702   1.1   thorpej 	/* ...all done! */
   2703   1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   2704   1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   2705   1.1   thorpej 
   2706   1.1   thorpej  out:
   2707   1.1   thorpej 	if (error)
   2708  1.84   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   2709  1.84   thorpej 		    sc->sc_dev.dv_xname);
   2710   1.1   thorpej 	return (error);
   2711   1.1   thorpej }
   2712   1.1   thorpej 
   2713   1.1   thorpej /*
   2714   1.1   thorpej  * wm_rxdrain:
   2715   1.1   thorpej  *
   2716   1.1   thorpej  *	Drain the receive queue.
   2717   1.1   thorpej  */
   2718  1.47   thorpej static void
   2719   1.1   thorpej wm_rxdrain(struct wm_softc *sc)
   2720   1.1   thorpej {
   2721   1.1   thorpej 	struct wm_rxsoft *rxs;
   2722   1.1   thorpej 	int i;
   2723   1.1   thorpej 
   2724   1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   2725   1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2726   1.1   thorpej 		if (rxs->rxs_mbuf != NULL) {
   2727   1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2728   1.1   thorpej 			m_freem(rxs->rxs_mbuf);
   2729   1.1   thorpej 			rxs->rxs_mbuf = NULL;
   2730   1.1   thorpej 		}
   2731   1.1   thorpej 	}
   2732   1.1   thorpej }
   2733   1.1   thorpej 
   2734   1.1   thorpej /*
   2735   1.1   thorpej  * wm_stop:		[ifnet interface function]
   2736   1.1   thorpej  *
   2737   1.1   thorpej  *	Stop transmission on the interface.
   2738   1.1   thorpej  */
   2739  1.47   thorpej static void
   2740   1.1   thorpej wm_stop(struct ifnet *ifp, int disable)
   2741   1.1   thorpej {
   2742   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2743   1.1   thorpej 	struct wm_txsoft *txs;
   2744   1.1   thorpej 	int i;
   2745   1.1   thorpej 
   2746   1.1   thorpej 	/* Stop the one second clock. */
   2747   1.1   thorpej 	callout_stop(&sc->sc_tick_ch);
   2748   1.1   thorpej 
   2749  1.78   thorpej 	/* Stop the 82547 Tx FIFO stall check timer. */
   2750  1.78   thorpej 	if (sc->sc_type == WM_T_82547)
   2751  1.78   thorpej 		callout_stop(&sc->sc_txfifo_ch);
   2752  1.78   thorpej 
   2753   1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   2754   1.1   thorpej 		/* Down the MII. */
   2755   1.1   thorpej 		mii_down(&sc->sc_mii);
   2756   1.1   thorpej 	}
   2757   1.1   thorpej 
   2758   1.1   thorpej 	/* Stop the transmit and receive processes. */
   2759   1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, 0);
   2760   1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, 0);
   2761   1.1   thorpej 
   2762   1.1   thorpej 	/* Release any queued transmit buffers. */
   2763  1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   2764   1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2765   1.1   thorpej 		if (txs->txs_mbuf != NULL) {
   2766   1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2767   1.1   thorpej 			m_freem(txs->txs_mbuf);
   2768   1.1   thorpej 			txs->txs_mbuf = NULL;
   2769   1.1   thorpej 		}
   2770   1.1   thorpej 	}
   2771   1.1   thorpej 
   2772   1.1   thorpej 	if (disable)
   2773   1.1   thorpej 		wm_rxdrain(sc);
   2774   1.1   thorpej 
   2775   1.1   thorpej 	/* Mark the interface as down and cancel the watchdog timer. */
   2776   1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2777   1.1   thorpej 	ifp->if_timer = 0;
   2778   1.1   thorpej }
   2779   1.1   thorpej 
   2780   1.1   thorpej /*
   2781  1.45   thorpej  * wm_acquire_eeprom:
   2782  1.45   thorpej  *
   2783  1.45   thorpej  *	Perform the EEPROM handshake required on some chips.
   2784  1.45   thorpej  */
   2785  1.45   thorpej static int
   2786  1.45   thorpej wm_acquire_eeprom(struct wm_softc *sc)
   2787  1.45   thorpej {
   2788  1.45   thorpej 	uint32_t reg;
   2789  1.45   thorpej 	int x;
   2790  1.45   thorpej 
   2791  1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE)  {
   2792  1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   2793  1.45   thorpej 
   2794  1.45   thorpej 		/* Request EEPROM access. */
   2795  1.45   thorpej 		reg |= EECD_EE_REQ;
   2796  1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2797  1.45   thorpej 
   2798  1.45   thorpej 		/* ..and wait for it to be granted. */
   2799  1.45   thorpej 		for (x = 0; x < 100; x++) {
   2800  1.45   thorpej 			reg = CSR_READ(sc, WMREG_EECD);
   2801  1.45   thorpej 			if (reg & EECD_EE_GNT)
   2802  1.45   thorpej 				break;
   2803  1.45   thorpej 			delay(5);
   2804  1.45   thorpej 		}
   2805  1.45   thorpej 		if ((reg & EECD_EE_GNT) == 0) {
   2806  1.51   thorpej 			aprint_error("%s: could not acquire EEPROM GNT\n",
   2807  1.45   thorpej 			    sc->sc_dev.dv_xname);
   2808  1.45   thorpej 			reg &= ~EECD_EE_REQ;
   2809  1.45   thorpej 			CSR_WRITE(sc, WMREG_EECD, reg);
   2810  1.45   thorpej 			return (1);
   2811  1.45   thorpej 		}
   2812  1.45   thorpej 	}
   2813  1.45   thorpej 
   2814  1.45   thorpej 	return (0);
   2815  1.45   thorpej }
   2816  1.45   thorpej 
   2817  1.45   thorpej /*
   2818  1.45   thorpej  * wm_release_eeprom:
   2819  1.45   thorpej  *
   2820  1.45   thorpej  *	Release the EEPROM mutex.
   2821  1.45   thorpej  */
   2822  1.45   thorpej static void
   2823  1.45   thorpej wm_release_eeprom(struct wm_softc *sc)
   2824  1.45   thorpej {
   2825  1.45   thorpej 	uint32_t reg;
   2826  1.45   thorpej 
   2827  1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   2828  1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   2829  1.45   thorpej 		reg &= ~EECD_EE_REQ;
   2830  1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2831  1.45   thorpej 	}
   2832  1.45   thorpej }
   2833  1.45   thorpej 
   2834  1.45   thorpej /*
   2835  1.46   thorpej  * wm_eeprom_sendbits:
   2836  1.46   thorpej  *
   2837  1.46   thorpej  *	Send a series of bits to the EEPROM.
   2838  1.46   thorpej  */
   2839  1.46   thorpej static void
   2840  1.46   thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   2841  1.46   thorpej {
   2842  1.46   thorpej 	uint32_t reg;
   2843  1.46   thorpej 	int x;
   2844  1.46   thorpej 
   2845  1.46   thorpej 	reg = CSR_READ(sc, WMREG_EECD);
   2846  1.46   thorpej 
   2847  1.46   thorpej 	for (x = nbits; x > 0; x--) {
   2848  1.46   thorpej 		if (bits & (1U << (x - 1)))
   2849  1.46   thorpej 			reg |= EECD_DI;
   2850  1.46   thorpej 		else
   2851  1.46   thorpej 			reg &= ~EECD_DI;
   2852  1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2853  1.46   thorpej 		delay(2);
   2854  1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   2855  1.46   thorpej 		delay(2);
   2856  1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2857  1.46   thorpej 		delay(2);
   2858  1.46   thorpej 	}
   2859  1.46   thorpej }
   2860  1.46   thorpej 
   2861  1.46   thorpej /*
   2862  1.48   thorpej  * wm_eeprom_recvbits:
   2863  1.48   thorpej  *
   2864  1.48   thorpej  *	Receive a series of bits from the EEPROM.
   2865  1.48   thorpej  */
   2866  1.48   thorpej static void
   2867  1.48   thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   2868  1.48   thorpej {
   2869  1.48   thorpej 	uint32_t reg, val;
   2870  1.48   thorpej 	int x;
   2871  1.48   thorpej 
   2872  1.48   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   2873  1.48   thorpej 
   2874  1.48   thorpej 	val = 0;
   2875  1.48   thorpej 	for (x = nbits; x > 0; x--) {
   2876  1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   2877  1.48   thorpej 		delay(2);
   2878  1.48   thorpej 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   2879  1.48   thorpej 			val |= (1U << (x - 1));
   2880  1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2881  1.48   thorpej 		delay(2);
   2882  1.48   thorpej 	}
   2883  1.48   thorpej 	*valp = val;
   2884  1.48   thorpej }
   2885  1.48   thorpej 
   2886  1.48   thorpej /*
   2887  1.50   thorpej  * wm_read_eeprom_uwire:
   2888  1.50   thorpej  *
   2889  1.50   thorpej  *	Read a word from the EEPROM using the MicroWire protocol.
   2890  1.50   thorpej  */
   2891  1.51   thorpej static int
   2892  1.51   thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   2893  1.50   thorpej {
   2894  1.50   thorpej 	uint32_t reg, val;
   2895  1.51   thorpej 	int i;
   2896  1.51   thorpej 
   2897  1.51   thorpej 	for (i = 0; i < wordcnt; i++) {
   2898  1.51   thorpej 		/* Clear SK and DI. */
   2899  1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   2900  1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2901  1.50   thorpej 
   2902  1.51   thorpej 		/* Set CHIP SELECT. */
   2903  1.51   thorpej 		reg |= EECD_CS;
   2904  1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2905  1.51   thorpej 		delay(2);
   2906  1.51   thorpej 
   2907  1.51   thorpej 		/* Shift in the READ command. */
   2908  1.51   thorpej 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   2909  1.51   thorpej 
   2910  1.51   thorpej 		/* Shift in address. */
   2911  1.51   thorpej 		wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
   2912  1.51   thorpej 
   2913  1.51   thorpej 		/* Shift out the data. */
   2914  1.51   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   2915  1.51   thorpej 		data[i] = val & 0xffff;
   2916  1.51   thorpej 
   2917  1.51   thorpej 		/* Clear CHIP SELECT. */
   2918  1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   2919  1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   2920  1.51   thorpej 		delay(2);
   2921  1.51   thorpej 	}
   2922  1.51   thorpej 
   2923  1.51   thorpej 	return (0);
   2924  1.50   thorpej }
   2925  1.50   thorpej 
   2926  1.50   thorpej /*
   2927  1.57   thorpej  * wm_spi_eeprom_ready:
   2928  1.57   thorpej  *
   2929  1.57   thorpej  *	Wait for a SPI EEPROM to be ready for commands.
   2930  1.57   thorpej  */
   2931  1.57   thorpej static int
   2932  1.57   thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
   2933  1.57   thorpej {
   2934  1.57   thorpej 	uint32_t val;
   2935  1.57   thorpej 	int usec;
   2936  1.57   thorpej 
   2937  1.57   thorpej 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   2938  1.57   thorpej 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   2939  1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 8);
   2940  1.57   thorpej 		if ((val & SPI_SR_RDY) == 0)
   2941  1.57   thorpej 			break;
   2942  1.57   thorpej 	}
   2943  1.57   thorpej 	if (usec >= SPI_MAX_RETRIES) {
   2944  1.57   thorpej 		aprint_error("%s: EEPROM failed to become ready\n",
   2945  1.57   thorpej 		    sc->sc_dev.dv_xname);
   2946  1.57   thorpej 		return (1);
   2947  1.57   thorpej 	}
   2948  1.57   thorpej 	return (0);
   2949  1.57   thorpej }
   2950  1.57   thorpej 
   2951  1.57   thorpej /*
   2952  1.57   thorpej  * wm_read_eeprom_spi:
   2953  1.57   thorpej  *
   2954  1.57   thorpej  *	Read a work from the EEPROM using the SPI protocol.
   2955  1.57   thorpej  */
   2956  1.57   thorpej static int
   2957  1.57   thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   2958  1.57   thorpej {
   2959  1.57   thorpej 	uint32_t reg, val;
   2960  1.57   thorpej 	int i;
   2961  1.57   thorpej 	uint8_t opc;
   2962  1.57   thorpej 
   2963  1.57   thorpej 	/* Clear SK and CS. */
   2964  1.57   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   2965  1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   2966  1.57   thorpej 	delay(2);
   2967  1.57   thorpej 
   2968  1.57   thorpej 	if (wm_spi_eeprom_ready(sc))
   2969  1.57   thorpej 		return (1);
   2970  1.57   thorpej 
   2971  1.57   thorpej 	/* Toggle CS to flush commands. */
   2972  1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   2973  1.57   thorpej 	delay(2);
   2974  1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   2975  1.57   thorpej 	delay(2);
   2976  1.57   thorpej 
   2977  1.57   thorpej 	opc = SPI_OPC_READ;
   2978  1.57   thorpej 	if (sc->sc_ee_addrbits == 8 && word >= 128)
   2979  1.57   thorpej 		opc |= SPI_OPC_A8;
   2980  1.57   thorpej 
   2981  1.57   thorpej 	wm_eeprom_sendbits(sc, opc, 8);
   2982  1.57   thorpej 	wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
   2983  1.57   thorpej 
   2984  1.57   thorpej 	for (i = 0; i < wordcnt; i++) {
   2985  1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   2986  1.57   thorpej 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   2987  1.57   thorpej 	}
   2988  1.57   thorpej 
   2989  1.57   thorpej 	/* Raise CS and clear SK. */
   2990  1.57   thorpej 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   2991  1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   2992  1.57   thorpej 	delay(2);
   2993  1.57   thorpej 
   2994  1.57   thorpej 	return (0);
   2995  1.57   thorpej }
   2996  1.57   thorpej 
   2997  1.57   thorpej /*
   2998   1.1   thorpej  * wm_read_eeprom:
   2999   1.1   thorpej  *
   3000   1.1   thorpej  *	Read data from the serial EEPROM.
   3001   1.1   thorpej  */
   3002  1.51   thorpej static int
   3003   1.1   thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   3004   1.1   thorpej {
   3005  1.51   thorpej 	int rv;
   3006   1.1   thorpej 
   3007  1.51   thorpej 	if (wm_acquire_eeprom(sc))
   3008  1.51   thorpej 		return (1);
   3009  1.17   thorpej 
   3010  1.57   thorpej 	if (sc->sc_flags & WM_F_EEPROM_SPI)
   3011  1.57   thorpej 		rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
   3012  1.57   thorpej 	else
   3013  1.57   thorpej 		rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
   3014  1.17   thorpej 
   3015  1.51   thorpej 	wm_release_eeprom(sc);
   3016  1.51   thorpej 	return (rv);
   3017   1.1   thorpej }
   3018   1.1   thorpej 
   3019   1.1   thorpej /*
   3020   1.1   thorpej  * wm_add_rxbuf:
   3021   1.1   thorpej  *
   3022   1.1   thorpej  *	Add a receive buffer to the indiciated descriptor.
   3023   1.1   thorpej  */
   3024  1.47   thorpej static int
   3025   1.1   thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
   3026   1.1   thorpej {
   3027   1.1   thorpej 	struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
   3028   1.1   thorpej 	struct mbuf *m;
   3029   1.1   thorpej 	int error;
   3030   1.1   thorpej 
   3031   1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   3032   1.1   thorpej 	if (m == NULL)
   3033   1.1   thorpej 		return (ENOBUFS);
   3034   1.1   thorpej 
   3035   1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   3036   1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   3037   1.1   thorpej 		m_freem(m);
   3038   1.1   thorpej 		return (ENOBUFS);
   3039   1.1   thorpej 	}
   3040   1.1   thorpej 
   3041   1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   3042   1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   3043   1.1   thorpej 
   3044   1.1   thorpej 	rxs->rxs_mbuf = m;
   3045   1.1   thorpej 
   3046  1.32   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   3047  1.32   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   3048   1.1   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   3049   1.1   thorpej 	if (error) {
   3050  1.84   thorpej 		/* XXX XXX XXX */
   3051   1.1   thorpej 		printf("%s: unable to load rx DMA map %d, error = %d\n",
   3052   1.1   thorpej 		    sc->sc_dev.dv_xname, idx, error);
   3053  1.84   thorpej 		panic("wm_add_rxbuf");
   3054   1.1   thorpej 	}
   3055   1.1   thorpej 
   3056   1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3057   1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3058   1.1   thorpej 
   3059   1.1   thorpej 	WM_INIT_RXDESC(sc, idx);
   3060   1.1   thorpej 
   3061   1.1   thorpej 	return (0);
   3062   1.1   thorpej }
   3063   1.1   thorpej 
   3064   1.1   thorpej /*
   3065   1.1   thorpej  * wm_set_ral:
   3066   1.1   thorpej  *
   3067   1.1   thorpej  *	Set an entery in the receive address list.
   3068   1.1   thorpej  */
   3069   1.1   thorpej static void
   3070   1.1   thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   3071   1.1   thorpej {
   3072   1.1   thorpej 	uint32_t ral_lo, ral_hi;
   3073   1.1   thorpej 
   3074   1.1   thorpej 	if (enaddr != NULL) {
   3075   1.1   thorpej 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   3076   1.1   thorpej 		    (enaddr[3] << 24);
   3077   1.1   thorpej 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   3078   1.1   thorpej 		ral_hi |= RAL_AV;
   3079   1.1   thorpej 	} else {
   3080   1.1   thorpej 		ral_lo = 0;
   3081   1.1   thorpej 		ral_hi = 0;
   3082   1.1   thorpej 	}
   3083   1.1   thorpej 
   3084  1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   3085   1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   3086   1.1   thorpej 		    ral_lo);
   3087   1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   3088   1.1   thorpej 		    ral_hi);
   3089   1.1   thorpej 	} else {
   3090   1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   3091   1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   3092   1.1   thorpej 	}
   3093   1.1   thorpej }
   3094   1.1   thorpej 
   3095   1.1   thorpej /*
   3096   1.1   thorpej  * wm_mchash:
   3097   1.1   thorpej  *
   3098   1.1   thorpej  *	Compute the hash of the multicast address for the 4096-bit
   3099   1.1   thorpej  *	multicast filter.
   3100   1.1   thorpej  */
   3101   1.1   thorpej static uint32_t
   3102   1.1   thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   3103   1.1   thorpej {
   3104   1.1   thorpej 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   3105   1.1   thorpej 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   3106   1.1   thorpej 	uint32_t hash;
   3107   1.1   thorpej 
   3108   1.1   thorpej 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   3109   1.1   thorpej 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   3110   1.1   thorpej 
   3111   1.1   thorpej 	return (hash & 0xfff);
   3112   1.1   thorpej }
   3113   1.1   thorpej 
   3114   1.1   thorpej /*
   3115   1.1   thorpej  * wm_set_filter:
   3116   1.1   thorpej  *
   3117   1.1   thorpej  *	Set up the receive filter.
   3118   1.1   thorpej  */
   3119  1.47   thorpej static void
   3120   1.1   thorpej wm_set_filter(struct wm_softc *sc)
   3121   1.1   thorpej {
   3122   1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   3123   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3124   1.1   thorpej 	struct ether_multi *enm;
   3125   1.1   thorpej 	struct ether_multistep step;
   3126   1.1   thorpej 	bus_addr_t mta_reg;
   3127   1.1   thorpej 	uint32_t hash, reg, bit;
   3128   1.1   thorpej 	int i;
   3129   1.1   thorpej 
   3130  1.11   thorpej 	if (sc->sc_type >= WM_T_82544)
   3131   1.1   thorpej 		mta_reg = WMREG_CORDOVA_MTA;
   3132   1.1   thorpej 	else
   3133   1.1   thorpej 		mta_reg = WMREG_MTA;
   3134   1.1   thorpej 
   3135   1.1   thorpej 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   3136   1.1   thorpej 
   3137   1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   3138   1.1   thorpej 		sc->sc_rctl |= RCTL_BAM;
   3139   1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   3140   1.1   thorpej 		sc->sc_rctl |= RCTL_UPE;
   3141   1.1   thorpej 		goto allmulti;
   3142   1.1   thorpej 	}
   3143   1.1   thorpej 
   3144   1.1   thorpej 	/*
   3145   1.1   thorpej 	 * Set the station address in the first RAL slot, and
   3146   1.1   thorpej 	 * clear the remaining slots.
   3147   1.1   thorpej 	 */
   3148   1.1   thorpej 	wm_set_ral(sc, LLADDR(ifp->if_sadl), 0);
   3149   1.1   thorpej 	for (i = 1; i < WM_RAL_TABSIZE; i++)
   3150   1.1   thorpej 		wm_set_ral(sc, NULL, i);
   3151   1.1   thorpej 
   3152   1.1   thorpej 	/* Clear out the multicast table. */
   3153   1.1   thorpej 	for (i = 0; i < WM_MC_TABSIZE; i++)
   3154   1.1   thorpej 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   3155   1.1   thorpej 
   3156   1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   3157   1.1   thorpej 	while (enm != NULL) {
   3158   1.1   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3159   1.1   thorpej 			/*
   3160   1.1   thorpej 			 * We must listen to a range of multicast addresses.
   3161   1.1   thorpej 			 * For now, just accept all multicasts, rather than
   3162   1.1   thorpej 			 * trying to set only those filter bits needed to match
   3163   1.1   thorpej 			 * the range.  (At this time, the only use of address
   3164   1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   3165   1.1   thorpej 			 * range is big enough to require all bits set.)
   3166   1.1   thorpej 			 */
   3167   1.1   thorpej 			goto allmulti;
   3168   1.1   thorpej 		}
   3169   1.1   thorpej 
   3170   1.1   thorpej 		hash = wm_mchash(sc, enm->enm_addrlo);
   3171   1.1   thorpej 
   3172   1.1   thorpej 		reg = (hash >> 5) & 0x7f;
   3173   1.1   thorpej 		bit = hash & 0x1f;
   3174   1.1   thorpej 
   3175   1.1   thorpej 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   3176   1.1   thorpej 		hash |= 1U << bit;
   3177   1.1   thorpej 
   3178   1.1   thorpej 		/* XXX Hardware bug?? */
   3179  1.11   thorpej 		if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
   3180   1.1   thorpej 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   3181   1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3182   1.1   thorpej 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   3183   1.1   thorpej 		} else
   3184   1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3185   1.1   thorpej 
   3186   1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   3187   1.1   thorpej 	}
   3188   1.1   thorpej 
   3189   1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   3190   1.1   thorpej 	goto setit;
   3191   1.1   thorpej 
   3192   1.1   thorpej  allmulti:
   3193   1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   3194   1.1   thorpej 	sc->sc_rctl |= RCTL_MPE;
   3195   1.1   thorpej 
   3196   1.1   thorpej  setit:
   3197   1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   3198   1.1   thorpej }
   3199   1.1   thorpej 
   3200   1.1   thorpej /*
   3201   1.1   thorpej  * wm_tbi_mediainit:
   3202   1.1   thorpej  *
   3203   1.1   thorpej  *	Initialize media for use on 1000BASE-X devices.
   3204   1.1   thorpej  */
   3205  1.47   thorpej static void
   3206   1.1   thorpej wm_tbi_mediainit(struct wm_softc *sc)
   3207   1.1   thorpej {
   3208   1.1   thorpej 	const char *sep = "";
   3209   1.1   thorpej 
   3210  1.11   thorpej 	if (sc->sc_type < WM_T_82543)
   3211   1.1   thorpej 		sc->sc_tipg = TIPG_WM_DFLT;
   3212   1.1   thorpej 	else
   3213   1.1   thorpej 		sc->sc_tipg = TIPG_LG_DFLT;
   3214   1.1   thorpej 
   3215  1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
   3216   1.1   thorpej 	    wm_tbi_mediastatus);
   3217   1.1   thorpej 
   3218   1.1   thorpej 	/*
   3219   1.1   thorpej 	 * SWD Pins:
   3220   1.1   thorpej 	 *
   3221   1.1   thorpej 	 *	0 = Link LED (output)
   3222   1.1   thorpej 	 *	1 = Loss Of Signal (input)
   3223   1.1   thorpej 	 */
   3224   1.1   thorpej 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   3225   1.1   thorpej 	sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   3226   1.1   thorpej 
   3227   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3228   1.1   thorpej 
   3229  1.27  christos #define	ADD(ss, mm, dd)							\
   3230   1.1   thorpej do {									\
   3231  1.84   thorpej 	aprint_normal("%s%s", sep, ss);					\
   3232  1.27  christos 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL);	\
   3233   1.1   thorpej 	sep = ", ";							\
   3234   1.1   thorpej } while (/*CONSTCOND*/0)
   3235   1.1   thorpej 
   3236  1.84   thorpej 	aprint_normal("%s: ", sc->sc_dev.dv_xname);
   3237   1.1   thorpej 	ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   3238   1.1   thorpej 	ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
   3239   1.1   thorpej 	ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
   3240  1.84   thorpej 	aprint_normal("\n");
   3241   1.1   thorpej 
   3242   1.1   thorpej #undef ADD
   3243   1.1   thorpej 
   3244   1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   3245   1.1   thorpej }
   3246   1.1   thorpej 
   3247   1.1   thorpej /*
   3248   1.1   thorpej  * wm_tbi_mediastatus:	[ifmedia interface function]
   3249   1.1   thorpej  *
   3250   1.1   thorpej  *	Get the current interface media status on a 1000BASE-X device.
   3251   1.1   thorpej  */
   3252  1.47   thorpej static void
   3253   1.1   thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   3254   1.1   thorpej {
   3255   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3256  1.71   thorpej 	uint32_t ctrl;
   3257   1.1   thorpej 
   3258   1.1   thorpej 	ifmr->ifm_status = IFM_AVALID;
   3259   1.1   thorpej 	ifmr->ifm_active = IFM_ETHER;
   3260   1.1   thorpej 
   3261   1.1   thorpej 	if (sc->sc_tbi_linkup == 0) {
   3262   1.1   thorpej 		ifmr->ifm_active |= IFM_NONE;
   3263   1.1   thorpej 		return;
   3264   1.1   thorpej 	}
   3265   1.1   thorpej 
   3266   1.1   thorpej 	ifmr->ifm_status |= IFM_ACTIVE;
   3267   1.1   thorpej 	ifmr->ifm_active |= IFM_1000_SX;
   3268   1.1   thorpej 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   3269   1.1   thorpej 		ifmr->ifm_active |= IFM_FDX;
   3270  1.71   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   3271  1.71   thorpej 	if (ctrl & CTRL_RFCE)
   3272  1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   3273  1.71   thorpej 	if (ctrl & CTRL_TFCE)
   3274  1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   3275   1.1   thorpej }
   3276   1.1   thorpej 
   3277   1.1   thorpej /*
   3278   1.1   thorpej  * wm_tbi_mediachange:	[ifmedia interface function]
   3279   1.1   thorpej  *
   3280   1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-X device.
   3281   1.1   thorpej  */
   3282  1.47   thorpej static int
   3283   1.1   thorpej wm_tbi_mediachange(struct ifnet *ifp)
   3284   1.1   thorpej {
   3285   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3286   1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   3287   1.1   thorpej 	uint32_t status;
   3288   1.1   thorpej 	int i;
   3289   1.1   thorpej 
   3290   1.1   thorpej 	sc->sc_txcw = ife->ifm_data;
   3291  1.71   thorpej 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
   3292  1.71   thorpej 	    (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   3293  1.71   thorpej 		sc->sc_txcw |= ANAR_X_PAUSE_SYM | ANAR_X_PAUSE_ASYM;
   3294   1.1   thorpej 	sc->sc_txcw |= TXCW_ANE;
   3295   1.1   thorpej 
   3296   1.1   thorpej 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   3297   1.1   thorpej 	delay(10000);
   3298   1.1   thorpej 
   3299  1.71   thorpej 	/* NOTE: CTRL will update TFCE and RFCE automatically. */
   3300  1.71   thorpej 
   3301   1.1   thorpej 	sc->sc_tbi_anstate = 0;
   3302   1.1   thorpej 
   3303   1.1   thorpej 	if ((CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1)) == 0) {
   3304   1.1   thorpej 		/* Have signal; wait for the link to come up. */
   3305   1.1   thorpej 		for (i = 0; i < 50; i++) {
   3306   1.1   thorpej 			delay(10000);
   3307   1.1   thorpej 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   3308   1.1   thorpej 				break;
   3309   1.1   thorpej 		}
   3310   1.1   thorpej 
   3311   1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   3312   1.1   thorpej 		if (status & STATUS_LU) {
   3313   1.1   thorpej 			/* Link is up. */
   3314   1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   3315   1.1   thorpej 			    ("%s: LINK: set media -> link up %s\n",
   3316   1.1   thorpej 			    sc->sc_dev.dv_xname,
   3317   1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   3318   1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   3319  1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   3320   1.1   thorpej 			if (status & STATUS_FD)
   3321   1.1   thorpej 				sc->sc_tctl |=
   3322   1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   3323   1.1   thorpej 			else
   3324   1.1   thorpej 				sc->sc_tctl |=
   3325   1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   3326  1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   3327  1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   3328   1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   3329  1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   3330  1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   3331  1.71   thorpej 				      sc->sc_fcrtl);
   3332   1.1   thorpej 			sc->sc_tbi_linkup = 1;
   3333   1.1   thorpej 		} else {
   3334   1.1   thorpej 			/* Link is down. */
   3335   1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   3336   1.1   thorpej 			    ("%s: LINK: set media -> link down\n",
   3337   1.1   thorpej 			    sc->sc_dev.dv_xname));
   3338   1.1   thorpej 			sc->sc_tbi_linkup = 0;
   3339   1.1   thorpej 		}
   3340   1.1   thorpej 	} else {
   3341   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   3342   1.1   thorpej 		    sc->sc_dev.dv_xname));
   3343   1.1   thorpej 		sc->sc_tbi_linkup = 0;
   3344   1.1   thorpej 	}
   3345   1.1   thorpej 
   3346   1.1   thorpej 	wm_tbi_set_linkled(sc);
   3347   1.1   thorpej 
   3348   1.1   thorpej 	return (0);
   3349   1.1   thorpej }
   3350   1.1   thorpej 
   3351   1.1   thorpej /*
   3352   1.1   thorpej  * wm_tbi_set_linkled:
   3353   1.1   thorpej  *
   3354   1.1   thorpej  *	Update the link LED on 1000BASE-X devices.
   3355   1.1   thorpej  */
   3356  1.47   thorpej static void
   3357   1.1   thorpej wm_tbi_set_linkled(struct wm_softc *sc)
   3358   1.1   thorpej {
   3359   1.1   thorpej 
   3360   1.1   thorpej 	if (sc->sc_tbi_linkup)
   3361   1.1   thorpej 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   3362   1.1   thorpej 	else
   3363   1.1   thorpej 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   3364   1.1   thorpej 
   3365   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3366   1.1   thorpej }
   3367   1.1   thorpej 
   3368   1.1   thorpej /*
   3369   1.1   thorpej  * wm_tbi_check_link:
   3370   1.1   thorpej  *
   3371   1.1   thorpej  *	Check the link on 1000BASE-X devices.
   3372   1.1   thorpej  */
   3373  1.47   thorpej static void
   3374   1.1   thorpej wm_tbi_check_link(struct wm_softc *sc)
   3375   1.1   thorpej {
   3376   1.1   thorpej 	uint32_t rxcw, ctrl, status;
   3377   1.1   thorpej 
   3378   1.1   thorpej 	if (sc->sc_tbi_anstate == 0)
   3379   1.1   thorpej 		return;
   3380   1.1   thorpej 	else if (sc->sc_tbi_anstate > 1) {
   3381   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3382   1.1   thorpej 		    ("%s: LINK: anstate %d\n", sc->sc_dev.dv_xname,
   3383   1.1   thorpej 		    sc->sc_tbi_anstate));
   3384   1.1   thorpej 		sc->sc_tbi_anstate--;
   3385   1.1   thorpej 		return;
   3386   1.1   thorpej 	}
   3387   1.1   thorpej 
   3388   1.1   thorpej 	sc->sc_tbi_anstate = 0;
   3389   1.1   thorpej 
   3390   1.1   thorpej 	rxcw = CSR_READ(sc, WMREG_RXCW);
   3391   1.1   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   3392   1.1   thorpej 	status = CSR_READ(sc, WMREG_STATUS);
   3393   1.1   thorpej 
   3394   1.1   thorpej 	if ((status & STATUS_LU) == 0) {
   3395   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3396   1.1   thorpej 		    ("%s: LINK: checklink -> down\n", sc->sc_dev.dv_xname));
   3397   1.1   thorpej 		sc->sc_tbi_linkup = 0;
   3398   1.1   thorpej 	} else {
   3399   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3400   1.1   thorpej 		    ("%s: LINK: checklink -> up %s\n", sc->sc_dev.dv_xname,
   3401   1.1   thorpej 		    (status & STATUS_FD) ? "FDX" : "HDX"));
   3402   1.1   thorpej 		sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   3403  1.71   thorpej 		sc->sc_fcrtl &= ~FCRTL_XONE;
   3404   1.1   thorpej 		if (status & STATUS_FD)
   3405   1.1   thorpej 			sc->sc_tctl |=
   3406   1.1   thorpej 			    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   3407   1.1   thorpej 		else
   3408   1.1   thorpej 			sc->sc_tctl |=
   3409   1.1   thorpej 			    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   3410  1.71   thorpej 		if (ctrl & CTRL_TFCE)
   3411  1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   3412   1.1   thorpej 		CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   3413  1.71   thorpej 		CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   3414  1.71   thorpej 			      WMREG_OLD_FCRTL : WMREG_FCRTL,
   3415  1.71   thorpej 			      sc->sc_fcrtl);
   3416   1.1   thorpej 		sc->sc_tbi_linkup = 1;
   3417   1.1   thorpej 	}
   3418   1.1   thorpej 
   3419   1.1   thorpej 	wm_tbi_set_linkled(sc);
   3420   1.1   thorpej }
   3421   1.1   thorpej 
   3422   1.1   thorpej /*
   3423   1.1   thorpej  * wm_gmii_reset:
   3424   1.1   thorpej  *
   3425   1.1   thorpej  *	Reset the PHY.
   3426   1.1   thorpej  */
   3427  1.47   thorpej static void
   3428   1.1   thorpej wm_gmii_reset(struct wm_softc *sc)
   3429   1.1   thorpej {
   3430   1.1   thorpej 	uint32_t reg;
   3431   1.1   thorpej 
   3432  1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   3433   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   3434   1.1   thorpej 		delay(20000);
   3435   1.1   thorpej 
   3436   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3437   1.1   thorpej 		delay(20000);
   3438   1.1   thorpej 	} else {
   3439   1.1   thorpej 		/* The PHY reset pin is active-low. */
   3440   1.1   thorpej 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   3441   1.1   thorpej 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   3442   1.1   thorpej 		    CTRL_EXT_SWDPIN(4));
   3443   1.1   thorpej 		reg |= CTRL_EXT_SWDPIO(4);
   3444   1.1   thorpej 
   3445   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   3446   1.1   thorpej 		delay(10);
   3447   1.1   thorpej 
   3448   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   3449   1.1   thorpej 		delay(10);
   3450   1.1   thorpej 
   3451   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   3452   1.1   thorpej 		delay(10);
   3453   1.1   thorpej #if 0
   3454   1.1   thorpej 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   3455   1.1   thorpej #endif
   3456   1.1   thorpej 	}
   3457   1.1   thorpej }
   3458   1.1   thorpej 
   3459   1.1   thorpej /*
   3460   1.1   thorpej  * wm_gmii_mediainit:
   3461   1.1   thorpej  *
   3462   1.1   thorpej  *	Initialize media for use on 1000BASE-T devices.
   3463   1.1   thorpej  */
   3464  1.47   thorpej static void
   3465   1.1   thorpej wm_gmii_mediainit(struct wm_softc *sc)
   3466   1.1   thorpej {
   3467   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3468   1.1   thorpej 
   3469   1.1   thorpej 	/* We have MII. */
   3470   1.1   thorpej 	sc->sc_flags |= WM_F_HAS_MII;
   3471   1.1   thorpej 
   3472   1.1   thorpej 	sc->sc_tipg = TIPG_1000T_DFLT;
   3473   1.1   thorpej 
   3474   1.1   thorpej 	/*
   3475   1.1   thorpej 	 * Let the chip set speed/duplex on its own based on
   3476   1.1   thorpej 	 * signals from the PHY.
   3477   1.1   thorpej 	 */
   3478   1.1   thorpej 	sc->sc_ctrl |= CTRL_SLU | CTRL_ASDE;
   3479   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3480   1.1   thorpej 
   3481   1.1   thorpej 	/* Initialize our media structures and probe the GMII. */
   3482   1.1   thorpej 	sc->sc_mii.mii_ifp = ifp;
   3483   1.1   thorpej 
   3484  1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   3485  1.11   thorpej 		sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
   3486  1.11   thorpej 		sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
   3487   1.1   thorpej 	} else {
   3488  1.11   thorpej 		sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
   3489  1.11   thorpej 		sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
   3490   1.1   thorpej 	}
   3491   1.1   thorpej 	sc->sc_mii.mii_statchg = wm_gmii_statchg;
   3492   1.1   thorpej 
   3493   1.1   thorpej 	wm_gmii_reset(sc);
   3494   1.1   thorpej 
   3495  1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
   3496   1.1   thorpej 	    wm_gmii_mediastatus);
   3497   1.1   thorpej 
   3498   1.1   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   3499  1.71   thorpej 	    MII_OFFSET_ANY, MIIF_DOPAUSE);
   3500   1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
   3501   1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   3502   1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
   3503   1.1   thorpej 	} else
   3504   1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   3505   1.1   thorpej }
   3506   1.1   thorpej 
   3507   1.1   thorpej /*
   3508   1.1   thorpej  * wm_gmii_mediastatus:	[ifmedia interface function]
   3509   1.1   thorpej  *
   3510   1.1   thorpej  *	Get the current interface media status on a 1000BASE-T device.
   3511   1.1   thorpej  */
   3512  1.47   thorpej static void
   3513   1.1   thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   3514   1.1   thorpej {
   3515   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3516   1.1   thorpej 
   3517   1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   3518   1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   3519  1.71   thorpej 	ifmr->ifm_active = (sc->sc_mii.mii_media_active & ~IFM_ETH_FMASK) |
   3520  1.71   thorpej 			   sc->sc_flowflags;
   3521   1.1   thorpej }
   3522   1.1   thorpej 
   3523   1.1   thorpej /*
   3524   1.1   thorpej  * wm_gmii_mediachange:	[ifmedia interface function]
   3525   1.1   thorpej  *
   3526   1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-T device.
   3527   1.1   thorpej  */
   3528  1.47   thorpej static int
   3529   1.1   thorpej wm_gmii_mediachange(struct ifnet *ifp)
   3530   1.1   thorpej {
   3531   1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3532   1.1   thorpej 
   3533   1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   3534   1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   3535   1.1   thorpej 	return (0);
   3536   1.1   thorpej }
   3537   1.1   thorpej 
   3538   1.1   thorpej #define	MDI_IO		CTRL_SWDPIN(2)
   3539   1.1   thorpej #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   3540   1.1   thorpej #define	MDI_CLK		CTRL_SWDPIN(3)
   3541   1.1   thorpej 
   3542   1.1   thorpej static void
   3543  1.11   thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   3544   1.1   thorpej {
   3545   1.1   thorpej 	uint32_t i, v;
   3546   1.1   thorpej 
   3547   1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   3548   1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   3549   1.1   thorpej 	v |= MDI_DIR | CTRL_SWDPIO(3);
   3550   1.1   thorpej 
   3551   1.1   thorpej 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   3552   1.1   thorpej 		if (data & i)
   3553   1.1   thorpej 			v |= MDI_IO;
   3554   1.1   thorpej 		else
   3555   1.1   thorpej 			v &= ~MDI_IO;
   3556   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   3557   1.1   thorpej 		delay(10);
   3558   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   3559   1.1   thorpej 		delay(10);
   3560   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   3561   1.1   thorpej 		delay(10);
   3562   1.1   thorpej 	}
   3563   1.1   thorpej }
   3564   1.1   thorpej 
   3565   1.1   thorpej static uint32_t
   3566  1.11   thorpej i82543_mii_recvbits(struct wm_softc *sc)
   3567   1.1   thorpej {
   3568   1.1   thorpej 	uint32_t v, i, data = 0;
   3569   1.1   thorpej 
   3570   1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   3571   1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   3572   1.1   thorpej 	v |= CTRL_SWDPIO(3);
   3573   1.1   thorpej 
   3574   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   3575   1.1   thorpej 	delay(10);
   3576   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   3577   1.1   thorpej 	delay(10);
   3578   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   3579   1.1   thorpej 	delay(10);
   3580   1.1   thorpej 
   3581   1.1   thorpej 	for (i = 0; i < 16; i++) {
   3582   1.1   thorpej 		data <<= 1;
   3583   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   3584   1.1   thorpej 		delay(10);
   3585   1.1   thorpej 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   3586   1.1   thorpej 			data |= 1;
   3587   1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   3588   1.1   thorpej 		delay(10);
   3589   1.1   thorpej 	}
   3590   1.1   thorpej 
   3591   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   3592   1.1   thorpej 	delay(10);
   3593   1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   3594   1.1   thorpej 	delay(10);
   3595   1.1   thorpej 
   3596   1.1   thorpej 	return (data);
   3597   1.1   thorpej }
   3598   1.1   thorpej 
   3599   1.1   thorpej #undef MDI_IO
   3600   1.1   thorpej #undef MDI_DIR
   3601   1.1   thorpej #undef MDI_CLK
   3602   1.1   thorpej 
   3603   1.1   thorpej /*
   3604  1.11   thorpej  * wm_gmii_i82543_readreg:	[mii interface function]
   3605   1.1   thorpej  *
   3606  1.11   thorpej  *	Read a PHY register on the GMII (i82543 version).
   3607   1.1   thorpej  */
   3608  1.47   thorpej static int
   3609  1.11   thorpej wm_gmii_i82543_readreg(struct device *self, int phy, int reg)
   3610   1.1   thorpej {
   3611   1.1   thorpej 	struct wm_softc *sc = (void *) self;
   3612   1.1   thorpej 	int rv;
   3613   1.1   thorpej 
   3614  1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   3615  1.11   thorpej 	i82543_mii_sendbits(sc, reg | (phy << 5) |
   3616   1.1   thorpej 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   3617  1.11   thorpej 	rv = i82543_mii_recvbits(sc) & 0xffff;
   3618   1.1   thorpej 
   3619   1.1   thorpej 	DPRINTF(WM_DEBUG_GMII,
   3620   1.1   thorpej 	    ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   3621   1.1   thorpej 	    sc->sc_dev.dv_xname, phy, reg, rv));
   3622   1.1   thorpej 
   3623   1.1   thorpej 	return (rv);
   3624   1.1   thorpej }
   3625   1.1   thorpej 
   3626   1.1   thorpej /*
   3627  1.11   thorpej  * wm_gmii_i82543_writereg:	[mii interface function]
   3628   1.1   thorpej  *
   3629  1.11   thorpej  *	Write a PHY register on the GMII (i82543 version).
   3630   1.1   thorpej  */
   3631  1.47   thorpej static void
   3632  1.11   thorpej wm_gmii_i82543_writereg(struct device *self, int phy, int reg, int val)
   3633   1.1   thorpej {
   3634   1.1   thorpej 	struct wm_softc *sc = (void *) self;
   3635   1.1   thorpej 
   3636  1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   3637  1.11   thorpej 	i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   3638   1.1   thorpej 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   3639   1.1   thorpej 	    (MII_COMMAND_START << 30), 32);
   3640   1.1   thorpej }
   3641   1.1   thorpej 
   3642   1.1   thorpej /*
   3643  1.11   thorpej  * wm_gmii_i82544_readreg:	[mii interface function]
   3644   1.1   thorpej  *
   3645   1.1   thorpej  *	Read a PHY register on the GMII.
   3646   1.1   thorpej  */
   3647  1.47   thorpej static int
   3648  1.11   thorpej wm_gmii_i82544_readreg(struct device *self, int phy, int reg)
   3649   1.1   thorpej {
   3650   1.1   thorpej 	struct wm_softc *sc = (void *) self;
   3651  1.60    ichiro 	uint32_t mdic = 0;
   3652   1.1   thorpej 	int i, rv;
   3653   1.1   thorpej 
   3654   1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   3655   1.1   thorpej 	    MDIC_REGADD(reg));
   3656   1.1   thorpej 
   3657   1.1   thorpej 	for (i = 0; i < 100; i++) {
   3658   1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   3659   1.1   thorpej 		if (mdic & MDIC_READY)
   3660   1.1   thorpej 			break;
   3661   1.1   thorpej 		delay(10);
   3662   1.1   thorpej 	}
   3663   1.1   thorpej 
   3664   1.1   thorpej 	if ((mdic & MDIC_READY) == 0) {
   3665  1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   3666   1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   3667   1.1   thorpej 		rv = 0;
   3668   1.1   thorpej 	} else if (mdic & MDIC_E) {
   3669   1.1   thorpej #if 0 /* This is normal if no PHY is present. */
   3670  1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   3671   1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   3672   1.1   thorpej #endif
   3673   1.1   thorpej 		rv = 0;
   3674   1.1   thorpej 	} else {
   3675   1.1   thorpej 		rv = MDIC_DATA(mdic);
   3676   1.1   thorpej 		if (rv == 0xffff)
   3677   1.1   thorpej 			rv = 0;
   3678   1.1   thorpej 	}
   3679   1.1   thorpej 
   3680   1.1   thorpej 	return (rv);
   3681   1.1   thorpej }
   3682   1.1   thorpej 
   3683   1.1   thorpej /*
   3684  1.11   thorpej  * wm_gmii_i82544_writereg:	[mii interface function]
   3685   1.1   thorpej  *
   3686   1.1   thorpej  *	Write a PHY register on the GMII.
   3687   1.1   thorpej  */
   3688  1.47   thorpej static void
   3689  1.11   thorpej wm_gmii_i82544_writereg(struct device *self, int phy, int reg, int val)
   3690   1.1   thorpej {
   3691   1.1   thorpej 	struct wm_softc *sc = (void *) self;
   3692  1.60    ichiro 	uint32_t mdic = 0;
   3693   1.1   thorpej 	int i;
   3694   1.1   thorpej 
   3695   1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   3696   1.1   thorpej 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   3697   1.1   thorpej 
   3698   1.1   thorpej 	for (i = 0; i < 100; i++) {
   3699   1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   3700   1.1   thorpej 		if (mdic & MDIC_READY)
   3701   1.1   thorpej 			break;
   3702   1.1   thorpej 		delay(10);
   3703   1.1   thorpej 	}
   3704   1.1   thorpej 
   3705   1.1   thorpej 	if ((mdic & MDIC_READY) == 0)
   3706  1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   3707   1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   3708   1.1   thorpej 	else if (mdic & MDIC_E)
   3709  1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   3710   1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   3711   1.1   thorpej }
   3712   1.1   thorpej 
   3713   1.1   thorpej /*
   3714   1.1   thorpej  * wm_gmii_statchg:	[mii interface function]
   3715   1.1   thorpej  *
   3716   1.1   thorpej  *	Callback from MII layer when media changes.
   3717   1.1   thorpej  */
   3718  1.47   thorpej static void
   3719   1.1   thorpej wm_gmii_statchg(struct device *self)
   3720   1.1   thorpej {
   3721   1.1   thorpej 	struct wm_softc *sc = (void *) self;
   3722  1.71   thorpej 	struct mii_data *mii = &sc->sc_mii;
   3723   1.1   thorpej 
   3724  1.71   thorpej 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   3725   1.1   thorpej 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   3726  1.71   thorpej 	sc->sc_fcrtl &= ~FCRTL_XONE;
   3727  1.71   thorpej 
   3728  1.71   thorpej 	/*
   3729  1.71   thorpej 	 * Get flow control negotiation result.
   3730  1.71   thorpej 	 */
   3731  1.71   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   3732  1.71   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   3733  1.71   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   3734  1.71   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   3735  1.71   thorpej 	}
   3736  1.71   thorpej 
   3737  1.71   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   3738  1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   3739  1.71   thorpej 			sc->sc_ctrl |= CTRL_TFCE;
   3740  1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   3741  1.71   thorpej 		}
   3742  1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   3743  1.71   thorpej 			sc->sc_ctrl |= CTRL_RFCE;
   3744  1.71   thorpej 	}
   3745   1.1   thorpej 
   3746   1.1   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   3747   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3748   1.1   thorpej 		    ("%s: LINK: statchg: FDX\n", sc->sc_dev.dv_xname));
   3749   1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   3750   1.1   thorpej 	} else  {
   3751   1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   3752   1.1   thorpej 		    ("%s: LINK: statchg: HDX\n", sc->sc_dev.dv_xname));
   3753   1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   3754   1.1   thorpej 	}
   3755   1.1   thorpej 
   3756  1.71   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3757   1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   3758  1.71   thorpej 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   3759  1.71   thorpej 						 : WMREG_FCRTL, sc->sc_fcrtl);
   3760   1.1   thorpej }
   3761