Home | History | Annotate | Line # | Download | only in igc
      1  1.2  rin /*	$NetBSD: igc_base.h,v 1.2 2023/10/04 07:35:27 rin Exp $	*/
      2  1.1  rin /*	$OpenBSD: igc_base.h,v 1.1 2021/10/31 14:52:57 patrick Exp $	*/
      3  1.1  rin /*-
      4  1.1  rin  * Copyright 2021 Intel Corp
      5  1.1  rin  * Copyright 2021 Rubicon Communications, LLC (Netgate)
      6  1.1  rin  * SPDX-License-Identifier: BSD-3-Clause
      7  1.1  rin  *
      8  1.1  rin  * $FreeBSD$
      9  1.1  rin  */
     10  1.1  rin 
     11  1.1  rin #ifndef _IGC_BASE_H_
     12  1.1  rin #define _IGC_BASE_H_
     13  1.1  rin 
     14  1.1  rin /* Forward declaration */
     15  1.1  rin struct igc_hw;
     16  1.1  rin 
     17  1.1  rin int		igc_init_hw_base(struct igc_hw *hw);
     18  1.1  rin void		igc_power_down_phy_copper_base(struct igc_hw *hw);
     19  1.1  rin extern void	igc_rx_fifo_flush_base(struct igc_hw *hw);
     20  1.1  rin int		igc_acquire_phy_base(struct igc_hw *hw);
     21  1.1  rin void		igc_release_phy_base(struct igc_hw *hw);
     22  1.1  rin 
     23  1.1  rin /* Transmit Descriptor - Advanced */
     24  1.1  rin union igc_adv_tx_desc {
     25  1.1  rin 	struct {
     26  1.1  rin 		uint64_t buffer_addr;	/* Address of descriptor's data buf */
     27  1.1  rin 		uint32_t cmd_type_len;
     28  1.1  rin 		uint32_t olinfo_status;
     29  1.1  rin 	} read;
     30  1.1  rin 	struct {
     31  1.1  rin 		uint64_t rsvd;		/* Reserved */
     32  1.1  rin 		uint32_t nxtseq_seed;
     33  1.1  rin 		uint32_t status;
     34  1.1  rin 	} wb;
     35  1.1  rin };
     36  1.1  rin 
     37  1.1  rin /* Context descriptors */
     38  1.1  rin struct igc_adv_tx_context_desc {
     39  1.1  rin 	uint32_t vlan_macip_lens;
     40  1.1  rin 	union {
     41  1.1  rin 		uint32_t launch_time;
     42  1.1  rin 		uint32_t seqnum_seed;
     43  1.1  rin 	};
     44  1.1  rin 	uint32_t type_tucmd_mlhl;
     45  1.1  rin 	uint32_t mss_l4len_idx;
     46  1.1  rin };
     47  1.1  rin 
     48  1.1  rin /* Adv Transmit Descriptor Config Masks */
     49  1.1  rin #define IGC_ADVTXD_DTYP_CTXT	0x00200000 /* Advanced Context Descriptor */
     50  1.1  rin #define IGC_ADVTXD_DTYP_DATA	0x00300000 /* Advanced Data Descriptor */
     51  1.1  rin #define IGC_ADVTXD_DCMD_EOP	0x01000000 /* End of Packet */
     52  1.1  rin #define IGC_ADVTXD_DCMD_IFCS	0x02000000 /* Insert FCS (Ethernet CRC) */
     53  1.1  rin #define IGC_ADVTXD_DCMD_RS	0x08000000 /* Report Status */
     54  1.1  rin #define IGC_ADVTXD_DCMD_DDTYP_ISCSI	0x10000000 /* DDP hdr type or iSCSI */
     55  1.1  rin #define IGC_ADVTXD_DCMD_DEXT	0x20000000 /* Descriptor extension (1=Adv) */
     56  1.1  rin #define IGC_ADVTXD_DCMD_VLE	0x40000000 /* VLAN pkt enable */
     57  1.1  rin #define IGC_ADVTXD_DCMD_TSE	0x80000000 /* TCP Seg enable */
     58  1.1  rin #define IGC_ADVTXD_MAC_LINKSEC	0x00040000 /* Apply LinkSec on pkt */
     59  1.1  rin #define IGC_ADVTXD_MAC_TSTAMP	0x00080000 /* IEEE1588 Timestamp pkt */
     60  1.1  rin #define IGC_ADVTXD_STAT_SN_CRC	0x00000002 /* NXTSEQ/SEED prsnt in WB */
     61  1.1  rin #define IGC_ADVTXD_IDX_SHIFT	4 /* Adv desc Index shift */
     62  1.1  rin #define IGC_ADVTXD_POPTS_ISCO_1ST	0x00000000 /* 1st TSO of iSCSI PDU */
     63  1.1  rin #define IGC_ADVTXD_POPTS_ISCO_MDL	0x00000800 /* Middle TSO of iSCSI PDU */
     64  1.1  rin #define IGC_ADVTXD_POPTS_ISCO_LAST	0x00001000 /* Last TSO of iSCSI PDU */
     65  1.1  rin /* 1st & Last TSO-full iSCSI PDU*/
     66  1.1  rin #define IGC_ADVTXD_POPTS_ISCO_FULL	0x00001800
     67  1.1  rin #define IGC_ADVTXD_POPTS_IPSEC	0x00000400 /* IPSec offload request */
     68  1.1  rin #define IGC_ADVTXD_PAYLEN_SHIFT	14 /* Adv desc PAYLEN shift */
     69  1.1  rin 
     70  1.1  rin /* Advanced Transmit Context Descriptor Config */
     71  1.1  rin #define IGC_ADVTXD_MACLEN_SHIFT		9 /* Adv ctxt desc mac len shift */
     72  1.1  rin #define IGC_ADVTXD_VLAN_SHIFT		16 /* Adv ctxt vlan tag shift */
     73  1.1  rin #define IGC_ADVTXD_TUCMD_IPV4		0x00000400 /* IP Packet Type: 1=IPv4 */
     74  1.1  rin #define IGC_ADVTXD_TUCMD_IPV6		0x00000000 /* IP Packet Type: 0=IPv6 */
     75  1.1  rin #define IGC_ADVTXD_TUCMD_L4T_UDP	0x00000000 /* L4 Packet TYPE of UDP */
     76  1.1  rin #define IGC_ADVTXD_TUCMD_L4T_TCP	0x00000800 /* L4 Packet TYPE of TCP */
     77  1.1  rin #define IGC_ADVTXD_TUCMD_L4T_SCTP	0x00001000 /* L4 Packet TYPE of SCTP */
     78  1.1  rin #define IGC_ADVTXD_TUCMD_IPSEC_TYPE_ESP	0x00002000 /* IPSec Type ESP */
     79  1.1  rin /* IPSec Encrypt Enable for ESP */
     80  1.1  rin #define IGC_ADVTXD_TUCMD_IPSEC_ENCRYPT_EN	0x00004000
     81  1.1  rin /* Req requires Markers and CRC */
     82  1.1  rin #define IGC_ADVTXD_TUCMD_MKRREQ		0x00002000
     83  1.1  rin #define IGC_ADVTXD_L4LEN_SHIFT		8 	/* Adv ctxt L4LEN shift */
     84  1.1  rin #define IGC_ADVTXD_MSS_SHIFT		16	/* Adv ctxt MSS shift */
     85  1.1  rin /* Adv ctxt IPSec SA IDX mask */
     86  1.1  rin #define IGC_ADVTXD_IPSEC_SA_INDEX_MASK	0x000000FF
     87  1.1  rin /* Adv ctxt IPSec ESP len mask */
     88  1.1  rin #define IGC_ADVTXD_IPSEC_ESP_LEN_MASK	0x000000FF
     89  1.1  rin 
     90  1.1  rin #define IGC_RAR_ENTRIES_BASE		16
     91  1.1  rin 
     92  1.1  rin /* Receive Descriptor - Advanced */
     93  1.1  rin union igc_adv_rx_desc {
     94  1.1  rin 	struct {
     95  1.1  rin 		uint64_t pkt_addr; /* Packet buffer address */
     96  1.1  rin 		uint64_t hdr_addr; /* Header buffer address */
     97  1.1  rin 	} read;
     98  1.1  rin 	struct {
     99  1.1  rin 		struct {
    100  1.1  rin 			union {
    101  1.1  rin 				uint32_t data;
    102  1.1  rin 				struct {
    103  1.1  rin 					uint16_t pkt_info; /* Pkt type */
    104  1.1  rin 					/* Split Header, header buffer len */
    105  1.1  rin 					uint16_t hdr_info;
    106  1.1  rin 				} hs_rss;
    107  1.1  rin 			} lo_dword;
    108  1.1  rin 			union {
    109  1.1  rin 				uint32_t rss; /* RSS hash */
    110  1.1  rin 				struct {
    111  1.1  rin 					uint16_t ip_id; /* IP id */
    112  1.1  rin 					uint16_t csum; /* Packet checksum */
    113  1.1  rin 				} csum_ip;
    114  1.1  rin 			} hi_dword;
    115  1.1  rin 		} lower;
    116  1.1  rin 		struct {
    117  1.1  rin 			uint32_t status_error; /* ext status/error */
    118  1.1  rin 			uint16_t length; /* Packet length */
    119  1.1  rin 			uint16_t vlan; /* VLAN tag */
    120  1.1  rin 		} upper;
    121  1.1  rin 	} wb;  /* writeback */
    122  1.1  rin };
    123  1.1  rin 
    124  1.1  rin /* Additional Transmit Descriptor Control definitions */
    125  1.1  rin #define IGC_TXDCTL_QUEUE_ENABLE	0x02000000 /* Ena specific Tx Queue */
    126  1.1  rin 
    127  1.1  rin /* Additional Receive Descriptor Control definitions */
    128  1.1  rin #define IGC_RXDCTL_QUEUE_ENABLE	0x02000000 /* Ena specific Rx Queue */
    129  1.1  rin 
    130  1.1  rin /* SRRCTL bit definitions */
    131  1.1  rin #define IGC_SRRCTL_BSIZEPKT_SHIFT	10	/* Shift _right_ */
    132  1.1  rin #define IGC_SRRCTL_BSIZEHDRSIZE_SHIFT	2	/* Shift _left_ */
    133  1.1  rin #define IGC_SRRCTL_DESCTYPE_ADV_ONEBUF	0x02000000
    134  1.1  rin 
    135  1.1  rin #endif /* _IGC_BASE_H_ */
    136