Home | History | Annotate | Line # | Download | only in igc
      1  1.2  rin /*	$NetBSD: igc_phy.h,v 1.2 2023/10/04 07:35:27 rin Exp $	*/
      2  1.1  rin /*	$OpenBSD: igc_phy.h,v 1.2 2022/05/11 06:14:15 kevlo Exp $	*/
      3  1.1  rin /*-
      4  1.1  rin  * Copyright 2021 Intel Corp
      5  1.1  rin  * Copyright 2021 Rubicon Communications, LLC (Netgate)
      6  1.1  rin  * SPDX-License-Identifier: BSD-3-Clause
      7  1.1  rin  *
      8  1.1  rin  * $FreeBSD$
      9  1.1  rin  */
     10  1.1  rin 
     11  1.1  rin #ifndef _IGC_PHY_H_
     12  1.1  rin #define _IGC_PHY_H_
     13  1.1  rin 
     14  1.1  rin void	igc_init_phy_ops_generic(struct igc_hw *);
     15  1.1  rin int	igc_null_read_reg(struct igc_hw *, uint32_t, uint16_t *);
     16  1.1  rin void	igc_null_phy_generic(struct igc_hw *);
     17  1.1  rin int	igc_null_lplu_state(struct igc_hw *, bool);
     18  1.1  rin int	igc_null_write_reg(struct igc_hw *, uint32_t, uint16_t);
     19  1.1  rin int	igc_null_set_page(struct igc_hw *, uint16_t);
     20  1.1  rin int	igc_check_downshift_generic(struct igc_hw *);
     21  1.1  rin int	igc_check_reset_block_generic(struct igc_hw *);
     22  1.1  rin int	igc_get_phy_id(struct igc_hw *);
     23  1.1  rin int	igc_phy_hw_reset_generic(struct igc_hw *);
     24  1.1  rin int	igc_phy_reset_dsp_generic(struct igc_hw *);
     25  1.1  rin int	igc_set_d3_lplu_state_generic(struct igc_hw *, bool);
     26  1.1  rin int	igc_setup_copper_link_generic(struct igc_hw *);
     27  1.1  rin int	igc_phy_has_link_generic(struct igc_hw *, uint32_t, uint32_t, bool *);
     28  1.1  rin int	igc_determine_phy_address(struct igc_hw *);
     29  1.1  rin int	igc_enable_phy_wakeup_reg_access_bm(struct igc_hw *, uint16_t *);
     30  1.1  rin int	igc_disable_phy_wakeup_reg_access_bm(struct igc_hw *, uint16_t *);
     31  1.1  rin void	igc_power_up_phy_copper(struct igc_hw *);
     32  1.1  rin void	igc_power_down_phy_copper(struct igc_hw *);
     33  1.1  rin int	igc_read_phy_reg_mdic(struct igc_hw *, uint32_t offset, uint16_t *);
     34  1.1  rin int	igc_write_phy_reg_mdic(struct igc_hw *, uint32_t offset, uint16_t);
     35  1.1  rin int	igc_read_xmdio_reg(struct igc_hw *, uint16_t, uint8_t, uint16_t *);
     36  1.1  rin int	igc_write_xmdio_reg(struct igc_hw *, uint16_t, uint8_t, uint16_t);
     37  1.1  rin int	igc_write_phy_reg_gpy(struct igc_hw *, uint32_t, uint16_t);
     38  1.1  rin int	igc_read_phy_reg_gpy(struct igc_hw *, uint32_t, uint16_t *);
     39  1.1  rin int	igc_wait_autoneg(struct igc_hw *);
     40  1.1  rin 
     41  1.1  rin /* IGP01IGC Specific Registers */
     42  1.1  rin #define IGP01IGC_PHY_PORT_CONFIG	0x10 /* Port Config */
     43  1.1  rin #define IGP01IGC_PHY_PORT_STATUS	0x11 /* Status */
     44  1.1  rin #define IGP01IGC_PHY_PORT_CTRL		0x12 /* Control */
     45  1.1  rin #define IGP01IGC_PHY_LINK_HEALTH	0x13 /* PHY Link Health */
     46  1.1  rin #define IGP02IGC_PHY_POWER_MGMT		0x19 /* Power Management */
     47  1.1  rin #define IGP01IGC_PHY_PAGE_SELECT	0x1F /* Page Select */
     48  1.1  rin #define BM_PHY_PAGE_SELECT		22   /* Page Select for BM */
     49  1.1  rin #define IGP_PAGE_SHIFT			5
     50  1.1  rin #define PHY_REG_MASK			0x1F
     51  1.1  rin #define IGC_I225_PHPM			0x0E14 /* I225 PHY Power Management */
     52  1.1  rin #define IGC_I225_PHPM_DIS_1000_D3	0x0008 /* Disable 1G in D3 */
     53  1.1  rin #define IGC_I225_PHPM_LINK_ENERGY	0x0010 /* Link Energy Detect */
     54  1.1  rin #define IGC_I225_PHPM_GO_LINKD		0x0020 /* Go Link Disconnect */
     55  1.1  rin #define IGC_I225_PHPM_DIS_1000		0x0040 /* Disable 1G globally */
     56  1.1  rin #define IGC_I225_PHPM_SPD_B2B_EN	0x0080 /* Smart Power Down Back2Back */
     57  1.1  rin #define IGC_I225_PHPM_RST_COMPL		0x0100 /* PHY Reset Completed */
     58  1.1  rin #define IGC_I225_PHPM_DIS_100_D3	0x0200 /* Disable 100M in D3 */
     59  1.1  rin #define IGC_I225_PHPM_ULP		0x0400 /* Ultra Low-Power Mode */
     60  1.1  rin #define IGC_I225_PHPM_DIS_2500		0x0800 /* Disable 2.5G globally */
     61  1.1  rin #define IGC_I225_PHPM_DIS_2500_D3	0x1000 /* Disable 2.5G in D3 */
     62  1.1  rin /* GPY211 - I225 defines */
     63  1.1  rin #define GPY_MMD_MASK			0xFFFF0000
     64  1.1  rin #define GPY_MMD_SHIFT			16
     65  1.1  rin #define GPY_REG_MASK			0x0000FFFF
     66  1.1  rin #define IGP01IGC_PHY_PCS_INIT_REG	0x00B4
     67  1.1  rin #define IGP01IGC_PHY_POLARITY_MASK	0x0078
     68  1.1  rin 
     69  1.1  rin #define IGP01IGC_PSCR_AUTO_MDIX	0x1000
     70  1.1  rin #define IGP01IGC_PSCR_FORCE_MDI_MDIX	0x2000 /* 0=MDI, 1=MDIX */
     71  1.1  rin 
     72  1.1  rin #define IGP01IGC_PSCFR_SMART_SPEED	0x0080
     73  1.1  rin 
     74  1.1  rin #define IGP02IGC_PM_SPD			0x0001 /* Smart Power Down */
     75  1.1  rin #define IGP02IGC_PM_D0_LPLU		0x0002 /* For D0a states */
     76  1.1  rin #define IGP02IGC_PM_D3_LPLU		0x0004 /* For all other states */
     77  1.1  rin 
     78  1.1  rin #define IGP01IGC_PLHR_SS_DOWNGRADE	0x8000
     79  1.1  rin 
     80  1.1  rin #define IGP01IGC_PSSR_POLARITY_REVERSED	0x0002
     81  1.1  rin #define IGP01IGC_PSSR_MDIX		0x0800
     82  1.1  rin #define IGP01IGC_PSSR_SPEED_MASK	0xC000
     83  1.1  rin #define IGP01IGC_PSSR_SPEED_1000MBPS	0xC000
     84  1.1  rin 
     85  1.1  rin #define IGP02IGC_PHY_CHANNEL_NUM	4
     86  1.1  rin #define IGP02IGC_PHY_AGC_A		0x11B1
     87  1.1  rin #define IGP02IGC_PHY_AGC_B		0x12B1
     88  1.1  rin #define IGP02IGC_PHY_AGC_C		0x14B1
     89  1.1  rin #define IGP02IGC_PHY_AGC_D		0x18B1
     90  1.1  rin 
     91  1.1  rin #define IGP02IGC_AGC_LENGTH_SHIFT	9	/* Course=15:13, Fine=12:9 */
     92  1.1  rin #define IGP02IGC_AGC_LENGTH_MASK	0x7F
     93  1.1  rin #define IGP02IGC_AGC_RANGE		15
     94  1.1  rin 
     95  1.1  rin #define IGC_CABLE_LENGTH_UNDEFINED	0xFF
     96  1.1  rin 
     97  1.1  rin #define IGC_KMRNCTRLSTA_OFFSET		0x001F0000
     98  1.1  rin #define IGC_KMRNCTRLSTA_OFFSET_SHIFT	16
     99  1.1  rin #define IGC_KMRNCTRLSTA_REN		0x00200000
    100  1.1  rin #define IGC_KMRNCTRLSTA_DIAG_OFFSET	0x3    /* Kumeran Diagnostic */
    101  1.1  rin #define IGC_KMRNCTRLSTA_TIMEOUTS	0x4    /* Kumeran Timeouts */
    102  1.1  rin #define IGC_KMRNCTRLSTA_INBAND_PARAM	0x9    /* Kumeran InBand Parameters */
    103  1.1  rin #define IGC_KMRNCTRLSTA_IBIST_DISABLE	0x0200 /* Kumeran IBIST Disable */
    104  1.1  rin #define IGC_KMRNCTRLSTA_DIAG_NELPBK	0x1000 /* Nearend Loopback mode */
    105  1.1  rin 
    106  1.1  rin #define IFE_PHY_EXTENDED_STATUS_CONTROL	0x10
    107  1.1  rin #define IFE_PHY_SPECIAL_CONTROL		0x11 /* 100BaseTx PHY Special Ctrl */
    108  1.1  rin #define IFE_PHY_SPECIAL_CONTROL_LED	0x1B /* PHY Special and LED Ctrl */
    109  1.1  rin #define IFE_PHY_MDIX_CONTROL		0x1C /* MDI/MDI-X Control */
    110  1.1  rin 
    111  1.1  rin /* IFE PHY Extended Status Control */
    112  1.1  rin #define IFE_PESC_POLARITY_REVERSED	0x0100
    113  1.1  rin 
    114  1.1  rin /* IFE PHY Special Control */
    115  1.1  rin #define IFE_PSC_AUTO_POLARITY_DISABLE	0x0010
    116  1.1  rin #define IFE_PSC_FORCE_POLARITY		0x0020
    117  1.1  rin 
    118  1.1  rin /* IFE PHY Special Control and LED Control */
    119  1.1  rin #define IFE_PSCL_PROBE_MODE		0x0020
    120  1.1  rin #define IFE_PSCL_PROBE_LEDS_OFF		0x0006 /* Force LEDs 0 and 2 off */
    121  1.1  rin #define IFE_PSCL_PROBE_LEDS_ON		0x0007 /* Force LEDs 0 and 2 on */
    122  1.1  rin 
    123  1.1  rin /* IFE PHY MDIX Control */
    124  1.1  rin #define IFE_PMC_MDIX_STATUS		0x0020 /* 1=MDI-X, 0=MDI */
    125  1.1  rin #define IFE_PMC_FORCE_MDIX		0x0040 /* 1=force MDI-X, 0=force MDI */
    126  1.1  rin #define IFE_PMC_AUTO_MDIX		0x0080 /* 1=enable auto, 0=disable */
    127  1.1  rin 
    128  1.1  rin #endif	/* _IGC_PHY_H_ */
    129