isp_pci.c revision 1.51.4.4 1 1.51.4.4 he /* $NetBSD: isp_pci.c,v 1.51.4.4 2001/03/16 19:08:42 he Exp $ */
2 1.51.4.1 mjacob /*
3 1.51.4.1 mjacob * This driver, which is contained in NetBSD in the files:
4 1.51.4.1 mjacob *
5 1.51.4.1 mjacob * sys/dev/ic/isp.c
6 1.51.4.4 he * sys/dev/ic/isp_inline.h
7 1.51.4.4 he * sys/dev/ic/isp_netbsd.c
8 1.51.4.4 he * sys/dev/ic/isp_netbsd.h
9 1.51.4.4 he * sys/dev/ic/isp_target.c
10 1.51.4.4 he * sys/dev/ic/isp_target.h
11 1.51.4.4 he * sys/dev/ic/isp_tpublic.h
12 1.51.4.4 he * sys/dev/ic/ispmbox.h
13 1.51.4.4 he * sys/dev/ic/ispreg.h
14 1.51.4.4 he * sys/dev/ic/ispvar.h
15 1.51.4.1 mjacob * sys/microcode/isp/asm_sbus.h
16 1.51.4.1 mjacob * sys/microcode/isp/asm_1040.h
17 1.51.4.1 mjacob * sys/microcode/isp/asm_1080.h
18 1.51.4.1 mjacob * sys/microcode/isp/asm_12160.h
19 1.51.4.1 mjacob * sys/microcode/isp/asm_2100.h
20 1.51.4.1 mjacob * sys/microcode/isp/asm_2200.h
21 1.51.4.1 mjacob * sys/pci/isp_pci.c
22 1.51.4.1 mjacob * sys/sbus/isp_sbus.c
23 1.51.4.1 mjacob *
24 1.51.4.1 mjacob * Is being actively maintained by Matthew Jacob (mjacob (at) netbsd.org).
25 1.51.4.1 mjacob * This driver also is shared source with FreeBSD, OpenBSD, Linux, Solaris,
26 1.51.4.1 mjacob * Linux versions. This tends to be an interesting maintenance problem.
27 1.51.4.1 mjacob *
28 1.51.4.1 mjacob * Please coordinate with Matthew Jacob on changes you wish to make here.
29 1.51.4.1 mjacob */
30 1.1 cgd /*
31 1.1 cgd * PCI specific probe and attach routines for Qlogic ISP SCSI adapters.
32 1.41 mjacob */
33 1.41 mjacob /*
34 1.41 mjacob * Copyright (C) 1997, 1998, 1999 National Aeronautics & Space Administration
35 1.1 cgd * All rights reserved.
36 1.1 cgd *
37 1.51.4.4 he * Additional Copyright (C) 2000, 2001 by Matthew Jacob
38 1.51.4.4 he *
39 1.1 cgd * Redistribution and use in source and binary forms, with or without
40 1.1 cgd * modification, are permitted provided that the following conditions
41 1.1 cgd * are met:
42 1.1 cgd * 1. Redistributions of source code must retain the above copyright
43 1.41 mjacob * notice, this list of conditions and the following disclaimer.
44 1.51.4.4 he * 2. The name of the author may not be used to endorse or promote products
45 1.41 mjacob * derived from this software without specific prior written permission
46 1.21 mjacob *
47 1.41 mjacob * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
48 1.41 mjacob * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
49 1.41 mjacob * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
50 1.41 mjacob * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
51 1.41 mjacob * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
52 1.41 mjacob * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
53 1.41 mjacob * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
54 1.41 mjacob * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
55 1.41 mjacob * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
56 1.41 mjacob * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
57 1.1 cgd */
58 1.1 cgd
59 1.21 mjacob #include <dev/ic/isp_netbsd.h>
60 1.1 cgd #include <dev/pci/pcireg.h>
61 1.1 cgd #include <dev/pci/pcivar.h>
62 1.1 cgd #include <dev/pci/pcidevs.h>
63 1.3 cgd
64 1.51.4.4 he static u_int16_t isp_pci_rd_reg(struct ispsoftc *, int);
65 1.51.4.4 he static void isp_pci_wr_reg(struct ispsoftc *, int, u_int16_t);
66 1.51.4.1 mjacob #if !(defined(ISP_DISABLE_1080_SUPPORT) && defined(ISP_DISABLE_12160_SUPPORT))
67 1.51.4.4 he static u_int16_t isp_pci_rd_reg_1080(struct ispsoftc *, int);
68 1.51.4.4 he static void isp_pci_wr_reg_1080(struct ispsoftc *, int, u_int16_t);
69 1.36 mjacob #endif
70 1.51.4.4 he static int isp_pci_mbxdma(struct ispsoftc *);
71 1.51.4.4 he static int isp_pci_dmasetup(struct ispsoftc *, XS_T *, ispreq_t *,
72 1.51.4.4 he u_int16_t *, u_int16_t);
73 1.51.4.4 he static void isp_pci_dmateardown(struct ispsoftc *, XS_T *, u_int16_t);
74 1.51.4.4 he static void isp_pci_reset1(struct ispsoftc *);
75 1.51.4.4 he static void isp_pci_dumpregs(struct ispsoftc *, const char *);
76 1.51.4.4 he static int isp_pci_intr(void *);
77 1.1 cgd
78 1.51.4.1 mjacob #if defined(ISP_DISABLE_1020_SUPPORT)
79 1.47 mjacob #define ISP_1040_RISC_CODE NULL
80 1.51.4.1 mjacob #else
81 1.51.4.1 mjacob #define ISP_1040_RISC_CODE isp_1040_risc_code
82 1.51.4.1 mjacob #include <dev/microcode/isp/asm_1040.h>
83 1.47 mjacob #endif
84 1.51.4.1 mjacob
85 1.51.4.1 mjacob #if defined(ISP_DISABLE_1080_SUPPORT)
86 1.47 mjacob #define ISP_1080_RISC_CODE NULL
87 1.51.4.1 mjacob #else
88 1.51.4.1 mjacob #define ISP_1080_RISC_CODE isp_1080_risc_code
89 1.51.4.1 mjacob #include <dev/microcode/isp/asm_1080.h>
90 1.47 mjacob #endif
91 1.51.4.1 mjacob
92 1.51.4.1 mjacob #if defined(ISP_DISABLE_12160_SUPPORT)
93 1.50 mjacob #define ISP_12160_RISC_CODE NULL
94 1.51.4.1 mjacob #else
95 1.51.4.1 mjacob #define ISP_12160_RISC_CODE isp_12160_risc_code
96 1.51.4.1 mjacob #include <dev/microcode/isp/asm_12160.h>
97 1.50 mjacob #endif
98 1.51.4.1 mjacob
99 1.51.4.1 mjacob #if defined(ISP_DISABLE_2100_SUPPORT)
100 1.47 mjacob #define ISP_2100_RISC_CODE NULL
101 1.51.4.1 mjacob #else
102 1.51.4.1 mjacob #define ISP_2100_RISC_CODE isp_2100_risc_code
103 1.51.4.1 mjacob #include <dev/microcode/isp/asm_2100.h>
104 1.47 mjacob #endif
105 1.51.4.1 mjacob
106 1.51.4.1 mjacob #if defined(ISP_DISABLE_2200_SUPPORT)
107 1.47 mjacob #define ISP_2200_RISC_CODE NULL
108 1.51.4.1 mjacob #else
109 1.51.4.1 mjacob #define ISP_2200_RISC_CODE isp_2200_risc_code
110 1.51.4.1 mjacob #include <dev/microcode/isp/asm_2200.h>
111 1.47 mjacob #endif
112 1.47 mjacob
113 1.36 mjacob #ifndef ISP_DISABLE_1020_SUPPORT
114 1.1 cgd static struct ispmdvec mdvec = {
115 1.1 cgd isp_pci_rd_reg,
116 1.1 cgd isp_pci_wr_reg,
117 1.1 cgd isp_pci_mbxdma,
118 1.1 cgd isp_pci_dmasetup,
119 1.13 thorpej isp_pci_dmateardown,
120 1.1 cgd NULL,
121 1.1 cgd isp_pci_reset1,
122 1.15 mjacob isp_pci_dumpregs,
123 1.47 mjacob ISP_1040_RISC_CODE,
124 1.51.4.1 mjacob BIU_BURST_ENABLE|BIU_PCI_CONF1_FIFO_64
125 1.15 mjacob };
126 1.36 mjacob #endif
127 1.36 mjacob
128 1.36 mjacob #ifndef ISP_DISABLE_1080_SUPPORT
129 1.36 mjacob static struct ispmdvec mdvec_1080 = {
130 1.36 mjacob isp_pci_rd_reg_1080,
131 1.36 mjacob isp_pci_wr_reg_1080,
132 1.36 mjacob isp_pci_mbxdma,
133 1.36 mjacob isp_pci_dmasetup,
134 1.36 mjacob isp_pci_dmateardown,
135 1.36 mjacob NULL,
136 1.36 mjacob isp_pci_reset1,
137 1.36 mjacob isp_pci_dumpregs,
138 1.47 mjacob ISP_1080_RISC_CODE,
139 1.51.4.1 mjacob BIU_BURST_ENABLE|BIU_PCI_CONF1_FIFO_64
140 1.36 mjacob };
141 1.36 mjacob #endif
142 1.15 mjacob
143 1.50 mjacob #ifndef ISP_DISABLE_12160_SUPPORT
144 1.50 mjacob static struct ispmdvec mdvec_12160 = {
145 1.50 mjacob isp_pci_rd_reg_1080,
146 1.50 mjacob isp_pci_wr_reg_1080,
147 1.50 mjacob isp_pci_mbxdma,
148 1.50 mjacob isp_pci_dmasetup,
149 1.50 mjacob isp_pci_dmateardown,
150 1.50 mjacob NULL,
151 1.50 mjacob isp_pci_reset1,
152 1.50 mjacob isp_pci_dumpregs,
153 1.50 mjacob ISP_12160_RISC_CODE,
154 1.51.4.1 mjacob BIU_BURST_ENABLE|BIU_PCI_CONF1_FIFO_64
155 1.50 mjacob };
156 1.50 mjacob #endif
157 1.50 mjacob
158 1.36 mjacob #ifndef ISP_DISABLE_2100_SUPPORT
159 1.15 mjacob static struct ispmdvec mdvec_2100 = {
160 1.15 mjacob isp_pci_rd_reg,
161 1.15 mjacob isp_pci_wr_reg,
162 1.15 mjacob isp_pci_mbxdma,
163 1.15 mjacob isp_pci_dmasetup,
164 1.15 mjacob isp_pci_dmateardown,
165 1.15 mjacob NULL,
166 1.15 mjacob isp_pci_reset1,
167 1.15 mjacob isp_pci_dumpregs,
168 1.51.4.1 mjacob ISP_2100_RISC_CODE
169 1.1 cgd };
170 1.36 mjacob #endif
171 1.1 cgd
172 1.41 mjacob #ifndef ISP_DISABLE_2200_SUPPORT
173 1.41 mjacob static struct ispmdvec mdvec_2200 = {
174 1.41 mjacob isp_pci_rd_reg,
175 1.41 mjacob isp_pci_wr_reg,
176 1.41 mjacob isp_pci_mbxdma,
177 1.41 mjacob isp_pci_dmasetup,
178 1.41 mjacob isp_pci_dmateardown,
179 1.41 mjacob NULL,
180 1.41 mjacob isp_pci_reset1,
181 1.41 mjacob isp_pci_dumpregs,
182 1.51.4.1 mjacob ISP_2200_RISC_CODE
183 1.41 mjacob };
184 1.41 mjacob #endif
185 1.41 mjacob
186 1.36 mjacob #ifndef PCI_VENDOR_QLOGIC
187 1.36 mjacob #define PCI_VENDOR_QLOGIC 0x1077
188 1.36 mjacob #endif
189 1.36 mjacob
190 1.36 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP1020
191 1.36 mjacob #define PCI_PRODUCT_QLOGIC_ISP1020 0x1020
192 1.36 mjacob #endif
193 1.36 mjacob
194 1.36 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP1080
195 1.36 mjacob #define PCI_PRODUCT_QLOGIC_ISP1080 0x1080
196 1.36 mjacob #endif
197 1.36 mjacob
198 1.36 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP1240
199 1.36 mjacob #define PCI_PRODUCT_QLOGIC_ISP1240 0x1240
200 1.36 mjacob #endif
201 1.1 cgd
202 1.48 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP1280
203 1.48 mjacob #define PCI_PRODUCT_QLOGIC_ISP1280 0x1280
204 1.48 mjacob #endif
205 1.48 mjacob
206 1.50 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP12160
207 1.51.4.1 mjacob #define PCI_PRODUCT_QLOGIC_ISP12160 0x1216
208 1.50 mjacob #endif
209 1.50 mjacob
210 1.15 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP2100
211 1.15 mjacob #define PCI_PRODUCT_QLOGIC_ISP2100 0x2100
212 1.15 mjacob #endif
213 1.36 mjacob
214 1.41 mjacob #ifndef PCI_PRODUCT_QLOGIC_ISP2200
215 1.41 mjacob #define PCI_PRODUCT_QLOGIC_ISP2200 0x2200
216 1.41 mjacob #endif
217 1.41 mjacob
218 1.36 mjacob #define PCI_QLOGIC_ISP ((PCI_PRODUCT_QLOGIC_ISP1020 << 16) | PCI_VENDOR_QLOGIC)
219 1.36 mjacob
220 1.36 mjacob #define PCI_QLOGIC_ISP1080 \
221 1.36 mjacob ((PCI_PRODUCT_QLOGIC_ISP1080 << 16) | PCI_VENDOR_QLOGIC)
222 1.36 mjacob
223 1.36 mjacob #define PCI_QLOGIC_ISP1240 \
224 1.36 mjacob ((PCI_PRODUCT_QLOGIC_ISP1240 << 16) | PCI_VENDOR_QLOGIC)
225 1.36 mjacob
226 1.48 mjacob #define PCI_QLOGIC_ISP1280 \
227 1.48 mjacob ((PCI_PRODUCT_QLOGIC_ISP1280 << 16) | PCI_VENDOR_QLOGIC)
228 1.48 mjacob
229 1.50 mjacob #define PCI_QLOGIC_ISP12160 \
230 1.50 mjacob ((PCI_PRODUCT_QLOGIC_ISP12160 << 16) | PCI_VENDOR_QLOGIC)
231 1.50 mjacob
232 1.15 mjacob #define PCI_QLOGIC_ISP2100 \
233 1.15 mjacob ((PCI_PRODUCT_QLOGIC_ISP2100 << 16) | PCI_VENDOR_QLOGIC)
234 1.15 mjacob
235 1.41 mjacob #define PCI_QLOGIC_ISP2200 \
236 1.41 mjacob ((PCI_PRODUCT_QLOGIC_ISP2200 << 16) | PCI_VENDOR_QLOGIC)
237 1.41 mjacob
238 1.44 mjacob #define IO_MAP_REG 0x10
239 1.44 mjacob #define MEM_MAP_REG 0x14
240 1.39 mjacob #define PCIR_ROMADDR 0x30
241 1.39 mjacob
242 1.39 mjacob #define PCI_DFLT_LTNCY 0x40
243 1.39 mjacob #define PCI_DFLT_LNSZ 0x10
244 1.6 cgd
245 1.1 cgd
246 1.51.4.4 he static int isp_pci_probe(struct device *, struct cfdata *, void *);
247 1.51.4.4 he static void isp_pci_attach(struct device *, struct device *, void *);
248 1.1 cgd
249 1.1 cgd struct isp_pcisoftc {
250 1.1 cgd struct ispsoftc pci_isp;
251 1.15 mjacob pci_chipset_tag_t pci_pc;
252 1.15 mjacob pcitag_t pci_tag;
253 1.6 cgd bus_space_tag_t pci_st;
254 1.6 cgd bus_space_handle_t pci_sh;
255 1.13 thorpej bus_dma_tag_t pci_dmat;
256 1.15 mjacob bus_dmamap_t pci_scratch_dmap; /* for fcp only */
257 1.13 thorpej bus_dmamap_t pci_rquest_dmap;
258 1.13 thorpej bus_dmamap_t pci_result_dmap;
259 1.45 mjacob bus_dmamap_t *pci_xfer_dmap;
260 1.1 cgd void * pci_ih;
261 1.36 mjacob int16_t pci_poff[_NREG_BLKS];
262 1.1 cgd };
263 1.1 cgd
264 1.1 cgd struct cfattach isp_pci_ca = {
265 1.1 cgd sizeof (struct isp_pcisoftc), isp_pci_probe, isp_pci_attach
266 1.1 cgd };
267 1.1 cgd
268 1.51.4.1 mjacob #ifdef DEBUG
269 1.51.4.4 he const char vstring[] =
270 1.51.4.1 mjacob "Qlogic ISP Driver, NetBSD (pci) Platform Version %d.%d Core Version %d.%d";
271 1.51.4.1 mjacob #endif
272 1.51.4.1 mjacob
273 1.1 cgd static int
274 1.51.4.4 he isp_pci_probe(struct device *parent, struct cfdata *match, void *aux)
275 1.44 mjacob {
276 1.44 mjacob struct pci_attach_args *pa = aux;
277 1.44 mjacob switch (pa->pa_id) {
278 1.36 mjacob #ifndef ISP_DISABLE_1020_SUPPORT
279 1.36 mjacob case PCI_QLOGIC_ISP:
280 1.36 mjacob return (1);
281 1.36 mjacob #endif
282 1.36 mjacob #ifndef ISP_DISABLE_1080_SUPPORT
283 1.36 mjacob case PCI_QLOGIC_ISP1080:
284 1.40 mjacob case PCI_QLOGIC_ISP1240:
285 1.48 mjacob case PCI_QLOGIC_ISP1280:
286 1.36 mjacob return (1);
287 1.36 mjacob #endif
288 1.50 mjacob #ifndef ISP_DISABLE_12160_SUPPORT
289 1.50 mjacob case PCI_QLOGIC_ISP12160:
290 1.50 mjacob return (1);
291 1.50 mjacob #endif
292 1.36 mjacob #ifndef ISP_DISABLE_2100_SUPPORT
293 1.36 mjacob case PCI_QLOGIC_ISP2100:
294 1.1 cgd return (1);
295 1.36 mjacob #endif
296 1.41 mjacob #ifndef ISP_DISABLE_2200_SUPPORT
297 1.41 mjacob case PCI_QLOGIC_ISP2200:
298 1.41 mjacob return (1);
299 1.41 mjacob #endif
300 1.36 mjacob default:
301 1.1 cgd return (0);
302 1.1 cgd }
303 1.1 cgd }
304 1.1 cgd
305 1.1 cgd
306 1.44 mjacob static void
307 1.51.4.4 he isp_pci_attach(struct device *parent, struct device *self, void *aux)
308 1.1 cgd {
309 1.29 mjacob #ifdef DEBUG
310 1.27 thorpej static char oneshot = 1;
311 1.27 thorpej #endif
312 1.51.4.4 he static const char nomem[] = "%s: no mem for sdparam table\n";
313 1.47 mjacob u_int32_t data, rev, linesz = PCI_DFLT_LNSZ;
314 1.1 cgd struct pci_attach_args *pa = aux;
315 1.1 cgd struct isp_pcisoftc *pcs = (struct isp_pcisoftc *) self;
316 1.21 mjacob struct ispsoftc *isp = &pcs->pci_isp;
317 1.11 cgd bus_space_tag_t st, iot, memt;
318 1.11 cgd bus_space_handle_t sh, ioh, memh;
319 1.1 cgd pci_intr_handle_t ih;
320 1.1 cgd const char *intrstr;
321 1.51.4.1 mjacob int ioh_valid, memh_valid;
322 1.1 cgd
323 1.12 cgd ioh_valid = (pci_mapreg_map(pa, IO_MAP_REG,
324 1.11 cgd PCI_MAPREG_TYPE_IO, 0,
325 1.11 cgd &iot, &ioh, NULL, NULL) == 0);
326 1.12 cgd memh_valid = (pci_mapreg_map(pa, MEM_MAP_REG,
327 1.11 cgd PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
328 1.11 cgd &memt, &memh, NULL, NULL) == 0);
329 1.11 cgd
330 1.11 cgd if (memh_valid) {
331 1.11 cgd st = memt;
332 1.11 cgd sh = memh;
333 1.11 cgd } else if (ioh_valid) {
334 1.11 cgd st = iot;
335 1.11 cgd sh = ioh;
336 1.6 cgd } else {
337 1.11 cgd printf(": unable to map device registers\n");
338 1.9 cgd return;
339 1.1 cgd }
340 1.1 cgd printf("\n");
341 1.1 cgd
342 1.6 cgd pcs->pci_st = st;
343 1.6 cgd pcs->pci_sh = sh;
344 1.13 thorpej pcs->pci_dmat = pa->pa_dmat;
345 1.15 mjacob pcs->pci_pc = pa->pa_pc;
346 1.15 mjacob pcs->pci_tag = pa->pa_tag;
347 1.36 mjacob pcs->pci_poff[BIU_BLOCK >> _BLK_REG_SHFT] = BIU_REGS_OFF;
348 1.36 mjacob pcs->pci_poff[MBOX_BLOCK >> _BLK_REG_SHFT] = PCI_MBOX_REGS_OFF;
349 1.36 mjacob pcs->pci_poff[SXP_BLOCK >> _BLK_REG_SHFT] = PCI_SXP_REGS_OFF;
350 1.36 mjacob pcs->pci_poff[RISC_BLOCK >> _BLK_REG_SHFT] = PCI_RISC_REGS_OFF;
351 1.36 mjacob pcs->pci_poff[DMA_BLOCK >> _BLK_REG_SHFT] = DMA_REGS_OFF;
352 1.47 mjacob rev = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG) & 0xff;
353 1.36 mjacob
354 1.36 mjacob #ifndef ISP_DISABLE_1020_SUPPORT
355 1.15 mjacob if (pa->pa_id == PCI_QLOGIC_ISP) {
356 1.21 mjacob isp->isp_mdvec = &mdvec;
357 1.21 mjacob isp->isp_type = ISP_HA_SCSI_UNKNOWN;
358 1.21 mjacob isp->isp_param = malloc(sizeof (sdparam), M_DEVBUF, M_NOWAIT);
359 1.21 mjacob if (isp->isp_param == NULL) {
360 1.40 mjacob printf(nomem, isp->isp_name);
361 1.21 mjacob return;
362 1.15 mjacob }
363 1.21 mjacob bzero(isp->isp_param, sizeof (sdparam));
364 1.36 mjacob }
365 1.36 mjacob #endif
366 1.36 mjacob #ifndef ISP_DISABLE_1080_SUPPORT
367 1.36 mjacob if (pa->pa_id == PCI_QLOGIC_ISP1080) {
368 1.36 mjacob isp->isp_mdvec = &mdvec_1080;
369 1.36 mjacob isp->isp_type = ISP_HA_SCSI_1080;
370 1.36 mjacob isp->isp_param = malloc(sizeof (sdparam), M_DEVBUF, M_NOWAIT);
371 1.36 mjacob if (isp->isp_param == NULL) {
372 1.40 mjacob printf(nomem, isp->isp_name);
373 1.36 mjacob return;
374 1.36 mjacob }
375 1.36 mjacob bzero(isp->isp_param, sizeof (sdparam));
376 1.36 mjacob pcs->pci_poff[DMA_BLOCK >> _BLK_REG_SHFT] =
377 1.36 mjacob ISP1080_DMA_REGS_OFF;
378 1.36 mjacob }
379 1.40 mjacob if (pa->pa_id == PCI_QLOGIC_ISP1240) {
380 1.40 mjacob isp->isp_mdvec = &mdvec_1080;
381 1.48 mjacob isp->isp_type = ISP_HA_SCSI_1240;
382 1.48 mjacob isp->isp_param =
383 1.48 mjacob malloc(2 * sizeof (sdparam), M_DEVBUF, M_NOWAIT);
384 1.48 mjacob if (isp->isp_param == NULL) {
385 1.48 mjacob printf(nomem, isp->isp_name);
386 1.48 mjacob return;
387 1.48 mjacob }
388 1.48 mjacob bzero(isp->isp_param, 2 * sizeof (sdparam));
389 1.48 mjacob pcs->pci_poff[DMA_BLOCK >> _BLK_REG_SHFT] =
390 1.48 mjacob ISP1080_DMA_REGS_OFF;
391 1.48 mjacob }
392 1.48 mjacob if (pa->pa_id == PCI_QLOGIC_ISP1280) {
393 1.48 mjacob isp->isp_mdvec = &mdvec_1080;
394 1.48 mjacob isp->isp_type = ISP_HA_SCSI_1280;
395 1.40 mjacob isp->isp_param =
396 1.40 mjacob malloc(2 * sizeof (sdparam), M_DEVBUF, M_NOWAIT);
397 1.40 mjacob if (isp->isp_param == NULL) {
398 1.40 mjacob printf(nomem, isp->isp_name);
399 1.40 mjacob return;
400 1.40 mjacob }
401 1.40 mjacob bzero(isp->isp_param, 2 * sizeof (sdparam));
402 1.40 mjacob pcs->pci_poff[DMA_BLOCK >> _BLK_REG_SHFT] =
403 1.40 mjacob ISP1080_DMA_REGS_OFF;
404 1.40 mjacob }
405 1.36 mjacob #endif
406 1.50 mjacob #ifndef ISP_DISABLE_12160_SUPPORT
407 1.50 mjacob if (pa->pa_id == PCI_QLOGIC_ISP12160) {
408 1.50 mjacob isp->isp_mdvec = &mdvec_12160;
409 1.50 mjacob isp->isp_type = ISP_HA_SCSI_12160;
410 1.50 mjacob isp->isp_param =
411 1.50 mjacob malloc(2 * sizeof (sdparam), M_DEVBUF, M_NOWAIT);
412 1.50 mjacob if (isp->isp_param == NULL) {
413 1.50 mjacob printf(nomem, isp->isp_name);
414 1.50 mjacob return;
415 1.50 mjacob }
416 1.50 mjacob bzero(isp->isp_param, 2 * sizeof (sdparam));
417 1.50 mjacob pcs->pci_poff[DMA_BLOCK >> _BLK_REG_SHFT] =
418 1.50 mjacob ISP1080_DMA_REGS_OFF;
419 1.50 mjacob }
420 1.50 mjacob #endif
421 1.36 mjacob #ifndef ISP_DISABLE_2100_SUPPORT
422 1.36 mjacob if (pa->pa_id == PCI_QLOGIC_ISP2100) {
423 1.21 mjacob isp->isp_mdvec = &mdvec_2100;
424 1.21 mjacob isp->isp_type = ISP_HA_FC_2100;
425 1.21 mjacob isp->isp_param = malloc(sizeof (fcparam), M_DEVBUF, M_NOWAIT);
426 1.21 mjacob if (isp->isp_param == NULL) {
427 1.40 mjacob printf(nomem, isp->isp_name);
428 1.21 mjacob return;
429 1.15 mjacob }
430 1.21 mjacob bzero(isp->isp_param, sizeof (fcparam));
431 1.36 mjacob pcs->pci_poff[MBOX_BLOCK >> _BLK_REG_SHFT] =
432 1.36 mjacob PCI_MBOX_REGS2100_OFF;
433 1.47 mjacob if (rev < 3) {
434 1.39 mjacob /*
435 1.39 mjacob * XXX: Need to get the actual revision
436 1.39 mjacob * XXX: number of the 2100 FB. At any rate,
437 1.39 mjacob * XXX: lower cache line size for early revision
438 1.39 mjacob * XXX; boards.
439 1.39 mjacob */
440 1.39 mjacob linesz = 1;
441 1.39 mjacob }
442 1.15 mjacob }
443 1.36 mjacob #endif
444 1.41 mjacob #ifndef ISP_DISABLE_2200_SUPPORT
445 1.41 mjacob if (pa->pa_id == PCI_QLOGIC_ISP2200) {
446 1.41 mjacob isp->isp_mdvec = &mdvec_2200;
447 1.41 mjacob isp->isp_type = ISP_HA_FC_2200;
448 1.41 mjacob isp->isp_param = malloc(sizeof (fcparam), M_DEVBUF, M_NOWAIT);
449 1.41 mjacob if (isp->isp_param == NULL) {
450 1.41 mjacob printf(nomem, isp->isp_name);
451 1.41 mjacob return;
452 1.41 mjacob }
453 1.41 mjacob bzero(isp->isp_param, sizeof (fcparam));
454 1.41 mjacob pcs->pci_poff[MBOX_BLOCK >> _BLK_REG_SHFT] =
455 1.41 mjacob PCI_MBOX_REGS2100_OFF;
456 1.41 mjacob data = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_CLASS_REG);
457 1.41 mjacob }
458 1.41 mjacob #endif
459 1.51.4.1 mjacob /*
460 1.51.4.1 mjacob * Set up logging levels.
461 1.51.4.1 mjacob */
462 1.51.4.1 mjacob #ifdef ISP_LOGDEFAULT
463 1.51.4.1 mjacob isp->isp_dblev = ISP_LOGDEFAULT;
464 1.51.4.1 mjacob #else
465 1.51.4.1 mjacob isp->isp_dblev = ISP_LOGCONFIG|ISP_LOGWARN|ISP_LOGERR;
466 1.51.4.1 mjacob #ifdef SCSIDEBUG
467 1.51.4.1 mjacob isp->isp_dblev |= ISP_LOGDEBUG1|ISP_LOGDEBUG2;
468 1.51.4.1 mjacob #endif
469 1.51.4.1 mjacob #ifdef DEBUG
470 1.51.4.2 jhawk isp->isp_dblev |= ISP_LOGDEBUG0|ISP_LOGINFO;
471 1.51.4.1 mjacob #endif
472 1.51.4.1 mjacob #endif
473 1.51.4.2 jhawk
474 1.51.4.1 mjacob #ifdef DEBUG
475 1.51.4.1 mjacob if (oneshot) {
476 1.51.4.1 mjacob oneshot = 0;
477 1.51.4.1 mjacob isp_prt(isp, ISP_LOGCONFIG, vstring,
478 1.51.4.1 mjacob ISP_PLATFORM_VERSION_MAJOR, ISP_PLATFORM_VERSION_MINOR,
479 1.51.4.1 mjacob ISP_CORE_VERSION_MAJOR, ISP_CORE_VERSION_MINOR);
480 1.51.4.1 mjacob }
481 1.51.4.1 mjacob #endif
482 1.51.4.1 mjacob
483 1.47 mjacob isp->isp_revision = rev;
484 1.36 mjacob
485 1.35 mjacob /*
486 1.35 mjacob * Make sure that command register set sanely.
487 1.35 mjacob */
488 1.35 mjacob data = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
489 1.35 mjacob data |= PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_INVALIDATE_ENABLE;
490 1.36 mjacob
491 1.35 mjacob /*
492 1.35 mjacob * Not so sure about these- but I think it's important that they get
493 1.35 mjacob * enabled......
494 1.35 mjacob */
495 1.35 mjacob data |= PCI_COMMAND_PARITY_ENABLE | PCI_COMMAND_SERR_ENABLE;
496 1.35 mjacob pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, data);
497 1.36 mjacob
498 1.35 mjacob /*
499 1.39 mjacob * Make sure that the latency timer, cache line size,
500 1.39 mjacob * and ROM is disabled.
501 1.35 mjacob */
502 1.35 mjacob data = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG);
503 1.35 mjacob data &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
504 1.35 mjacob data &= ~(PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT);
505 1.39 mjacob data |= (PCI_DFLT_LTNCY << PCI_LATTIMER_SHIFT);
506 1.39 mjacob data |= (linesz << PCI_CACHELINE_SHIFT);
507 1.35 mjacob pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_BHLC_REG, data);
508 1.39 mjacob
509 1.39 mjacob data = pci_conf_read(pa->pa_pc, pa->pa_tag, PCIR_ROMADDR);
510 1.39 mjacob data &= ~1;
511 1.39 mjacob pci_conf_write(pa->pa_pc, pa->pa_tag, PCIR_ROMADDR, data);
512 1.35 mjacob
513 1.1 cgd if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
514 1.36 mjacob pa->pa_intrline, &ih)) {
515 1.21 mjacob printf("%s: couldn't map interrupt\n", isp->isp_name);
516 1.21 mjacob free(isp->isp_param, M_DEVBUF);
517 1.1 cgd return;
518 1.1 cgd }
519 1.1 cgd intrstr = pci_intr_string(pa->pa_pc, ih);
520 1.1 cgd if (intrstr == NULL)
521 1.1 cgd intrstr = "<I dunno>";
522 1.44 mjacob pcs->pci_ih = pci_intr_establish(pa->pa_pc, ih, IPL_BIO,
523 1.44 mjacob isp_pci_intr, isp);
524 1.1 cgd if (pcs->pci_ih == NULL) {
525 1.1 cgd printf("%s: couldn't establish interrupt at %s\n",
526 1.21 mjacob isp->isp_name, intrstr);
527 1.36 mjacob free(isp->isp_param, M_DEVBUF);
528 1.36 mjacob return;
529 1.36 mjacob }
530 1.51.4.1 mjacob
531 1.36 mjacob printf("%s: interrupting at %s\n", isp->isp_name, intrstr);
532 1.36 mjacob
533 1.43 mjacob if (IS_FC(isp)) {
534 1.51.4.1 mjacob DEFAULT_NODEWWN(isp) = 0x400000007F000002;
535 1.51.4.2 jhawk DEFAULT_PORTWWN(isp) = 0x400000007F000002;
536 1.43 mjacob }
537 1.41 mjacob
538 1.49 mjacob isp->isp_confopts = self->dv_cfdata->cf_flags;
539 1.51.4.4 he isp->isp_role = ISP_DEFAULT_ROLES;
540 1.36 mjacob ISP_LOCK(isp);
541 1.51.4.1 mjacob isp->isp_osinfo.no_mbox_ints = 1;
542 1.36 mjacob isp_reset(isp);
543 1.36 mjacob if (isp->isp_state != ISP_RESETSTATE) {
544 1.36 mjacob ISP_UNLOCK(isp);
545 1.36 mjacob free(isp->isp_param, M_DEVBUF);
546 1.36 mjacob return;
547 1.36 mjacob }
548 1.51.4.1 mjacob ENABLE_INTS(isp);
549 1.36 mjacob isp_init(isp);
550 1.36 mjacob if (isp->isp_state != ISP_INITSTATE) {
551 1.21 mjacob isp_uninit(isp);
552 1.22 mjacob ISP_UNLOCK(isp);
553 1.21 mjacob free(isp->isp_param, M_DEVBUF);
554 1.1 cgd return;
555 1.1 cgd }
556 1.13 thorpej /*
557 1.51.4.1 mjacob * Do platform attach.
558 1.1 cgd */
559 1.51.4.1 mjacob ISP_UNLOCK(isp);
560 1.21 mjacob isp_attach(isp);
561 1.21 mjacob if (isp->isp_state != ISP_RUNSTATE) {
562 1.51.4.1 mjacob ISP_LOCK(isp);
563 1.21 mjacob isp_uninit(isp);
564 1.21 mjacob free(isp->isp_param, M_DEVBUF);
565 1.51.4.1 mjacob ISP_UNLOCK(isp);
566 1.1 cgd }
567 1.1 cgd }
568 1.1 cgd
569 1.1 cgd static u_int16_t
570 1.51.4.4 he isp_pci_rd_reg(struct ispsoftc *isp, int regoff)
571 1.1 cgd {
572 1.15 mjacob u_int16_t rv;
573 1.1 cgd struct isp_pcisoftc *pcs = (struct isp_pcisoftc *) isp;
574 1.36 mjacob int offset, oldconf = 0;
575 1.15 mjacob
576 1.36 mjacob if ((regoff & _BLK_REG_MASK) == SXP_BLOCK) {
577 1.1 cgd /*
578 1.15 mjacob * We will assume that someone has paused the RISC processor.
579 1.1 cgd */
580 1.36 mjacob oldconf = isp_pci_rd_reg(isp, BIU_CONF1);
581 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oldconf | BIU_PCI_CONF1_SXP);
582 1.48 mjacob delay(250);
583 1.1 cgd }
584 1.36 mjacob offset = pcs->pci_poff[(regoff & _BLK_REG_MASK) >> _BLK_REG_SHFT];
585 1.36 mjacob offset += (regoff & 0xff);
586 1.15 mjacob rv = bus_space_read_2(pcs->pci_st, pcs->pci_sh, offset);
587 1.36 mjacob if ((regoff & _BLK_REG_MASK) == SXP_BLOCK) {
588 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oldconf);
589 1.48 mjacob delay(250);
590 1.15 mjacob }
591 1.15 mjacob return (rv);
592 1.1 cgd }
593 1.1 cgd
594 1.1 cgd static void
595 1.51.4.4 he isp_pci_wr_reg(struct ispsoftc *isp, int regoff, u_int16_t val)
596 1.1 cgd {
597 1.1 cgd struct isp_pcisoftc *pcs = (struct isp_pcisoftc *) isp;
598 1.36 mjacob int offset, oldconf = 0;
599 1.36 mjacob
600 1.36 mjacob if ((regoff & _BLK_REG_MASK) == SXP_BLOCK) {
601 1.1 cgd /*
602 1.15 mjacob * We will assume that someone has paused the RISC processor.
603 1.1 cgd */
604 1.36 mjacob oldconf = isp_pci_rd_reg(isp, BIU_CONF1);
605 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oldconf | BIU_PCI_CONF1_SXP);
606 1.48 mjacob delay(250);
607 1.36 mjacob }
608 1.36 mjacob offset = pcs->pci_poff[(regoff & _BLK_REG_MASK) >> _BLK_REG_SHFT];
609 1.36 mjacob offset += (regoff & 0xff);
610 1.36 mjacob bus_space_write_2(pcs->pci_st, pcs->pci_sh, offset, val);
611 1.36 mjacob if ((regoff & _BLK_REG_MASK) == SXP_BLOCK) {
612 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oldconf);
613 1.48 mjacob delay(250);
614 1.36 mjacob }
615 1.36 mjacob }
616 1.36 mjacob
617 1.51.4.1 mjacob #if !(defined(ISP_DISABLE_1080_SUPPORT) && defined(ISP_DISABLE_12160_SUPPORT))
618 1.36 mjacob static u_int16_t
619 1.51.4.4 he isp_pci_rd_reg_1080(struct ispsoftc *isp, int regoff)
620 1.36 mjacob {
621 1.48 mjacob u_int16_t rv, oc = 0;
622 1.36 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *) isp;
623 1.48 mjacob int offset;
624 1.36 mjacob
625 1.36 mjacob if ((regoff & _BLK_REG_MASK) == SXP_BLOCK) {
626 1.48 mjacob u_int16_t tc;
627 1.36 mjacob /*
628 1.36 mjacob * We will assume that someone has paused the RISC processor.
629 1.36 mjacob */
630 1.36 mjacob oc = isp_pci_rd_reg(isp, BIU_CONF1);
631 1.48 mjacob tc = oc & ~BIU_PCI1080_CONF1_DMA;
632 1.48 mjacob if (IS_1280(isp)) {
633 1.48 mjacob if (regoff & SXP_BANK1_SELECT)
634 1.48 mjacob tc |= BIU_PCI1080_CONF1_SXP0;
635 1.48 mjacob else
636 1.48 mjacob tc |= BIU_PCI1080_CONF1_SXP1;
637 1.48 mjacob } else {
638 1.48 mjacob tc |= BIU_PCI1080_CONF1_SXP0;
639 1.48 mjacob }
640 1.48 mjacob isp_pci_wr_reg(isp, BIU_CONF1, tc);
641 1.48 mjacob delay(250);
642 1.36 mjacob } else if ((regoff & _BLK_REG_MASK) == DMA_BLOCK) {
643 1.36 mjacob oc = isp_pci_rd_reg(isp, BIU_CONF1);
644 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oc | BIU_PCI1080_CONF1_DMA);
645 1.48 mjacob delay(250);
646 1.36 mjacob }
647 1.36 mjacob offset = pcs->pci_poff[(regoff & _BLK_REG_MASK) >> _BLK_REG_SHFT];
648 1.36 mjacob offset += (regoff & 0xff);
649 1.36 mjacob rv = bus_space_read_2(pcs->pci_st, pcs->pci_sh, offset);
650 1.48 mjacob /*
651 1.48 mjacob * Okay, because BIU_CONF1 is always nonzero
652 1.48 mjacob */
653 1.48 mjacob if (oc) {
654 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oc);
655 1.48 mjacob delay(250);
656 1.36 mjacob }
657 1.36 mjacob return (rv);
658 1.36 mjacob }
659 1.36 mjacob
660 1.36 mjacob static void
661 1.51.4.4 he isp_pci_wr_reg_1080(struct ispsoftc *isp, int regoff, u_int16_t val)
662 1.36 mjacob {
663 1.48 mjacob u_int16_t oc = 0;
664 1.36 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *) isp;
665 1.48 mjacob int offset;
666 1.36 mjacob
667 1.36 mjacob if ((regoff & _BLK_REG_MASK) == SXP_BLOCK) {
668 1.48 mjacob u_int16_t tc;
669 1.36 mjacob /*
670 1.36 mjacob * We will assume that someone has paused the RISC processor.
671 1.36 mjacob */
672 1.36 mjacob oc = isp_pci_rd_reg(isp, BIU_CONF1);
673 1.48 mjacob tc = oc & ~BIU_PCI1080_CONF1_DMA;
674 1.48 mjacob if (IS_1280(isp)) {
675 1.48 mjacob if (regoff & SXP_BANK1_SELECT)
676 1.48 mjacob tc |= BIU_PCI1080_CONF1_SXP0;
677 1.48 mjacob else
678 1.48 mjacob tc |= BIU_PCI1080_CONF1_SXP1;
679 1.48 mjacob } else {
680 1.48 mjacob tc |= BIU_PCI1080_CONF1_SXP0;
681 1.48 mjacob }
682 1.48 mjacob isp_pci_wr_reg(isp, BIU_CONF1, tc);
683 1.48 mjacob delay(250);
684 1.36 mjacob } else if ((regoff & _BLK_REG_MASK) == DMA_BLOCK) {
685 1.36 mjacob oc = isp_pci_rd_reg(isp, BIU_CONF1);
686 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oc | BIU_PCI1080_CONF1_DMA);
687 1.48 mjacob delay(250);
688 1.1 cgd }
689 1.36 mjacob offset = pcs->pci_poff[(regoff & _BLK_REG_MASK) >> _BLK_REG_SHFT];
690 1.36 mjacob offset += (regoff & 0xff);
691 1.6 cgd bus_space_write_2(pcs->pci_st, pcs->pci_sh, offset, val);
692 1.48 mjacob /*
693 1.48 mjacob * Okay, because BIU_CONF1 is always nonzero
694 1.48 mjacob */
695 1.48 mjacob if (oc) {
696 1.36 mjacob isp_pci_wr_reg(isp, BIU_CONF1, oc);
697 1.48 mjacob delay(250);
698 1.15 mjacob }
699 1.1 cgd }
700 1.36 mjacob #endif
701 1.1 cgd
702 1.13 thorpej static int
703 1.51.4.4 he isp_pci_mbxdma(struct ispsoftc *isp)
704 1.1 cgd {
705 1.51.4.1 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *)isp;
706 1.51.4.1 mjacob bus_dma_tag_t dmat = pcs->pci_dmat;
707 1.51.4.1 mjacob bus_dma_segment_t sg;
708 1.13 thorpej bus_size_t len;
709 1.15 mjacob fcparam *fcp;
710 1.51.4.1 mjacob int rs, i;
711 1.13 thorpej
712 1.43 mjacob if (isp->isp_rquest_dma) /* been here before? */
713 1.43 mjacob return (0);
714 1.43 mjacob
715 1.51.4.1 mjacob len = isp->isp_maxcmds * sizeof (XS_T);
716 1.51.4.1 mjacob isp->isp_xflist = (XS_T **) malloc(len, M_DEVBUF, M_WAITOK);
717 1.43 mjacob if (isp->isp_xflist == NULL) {
718 1.51.4.1 mjacob isp_prt(isp, ISP_LOGERR, "cannot malloc xflist array");
719 1.43 mjacob return (1);
720 1.43 mjacob }
721 1.45 mjacob bzero(isp->isp_xflist, len);
722 1.45 mjacob len = isp->isp_maxcmds * sizeof (bus_dmamap_t);
723 1.51.4.1 mjacob pcs->pci_xfer_dmap = (bus_dmamap_t *) malloc(len, M_DEVBUF, M_WAITOK);
724 1.51.4.1 mjacob if (pcs->pci_xfer_dmap == NULL) {
725 1.51.4.1 mjacob free(isp->isp_xflist, M_DEVBUF);
726 1.51.4.1 mjacob isp->isp_xflist = NULL;
727 1.51.4.1 mjacob isp_prt(isp, ISP_LOGERR, "cannot malloc dma map array");
728 1.51.4.1 mjacob return (1);
729 1.51.4.1 mjacob }
730 1.51.4.1 mjacob for (i = 0; i < isp->isp_maxcmds; i++) {
731 1.51.4.1 mjacob if (bus_dmamap_create(dmat, MAXPHYS, (MAXPHYS / NBPG) + 1,
732 1.51.4.1 mjacob MAXPHYS, 0, BUS_DMA_NOWAIT, &pcs->pci_xfer_dmap[i])) {
733 1.51.4.1 mjacob isp_prt(isp, ISP_LOGERR, "cannot create dma maps");
734 1.51.4.1 mjacob break;
735 1.51.4.1 mjacob }
736 1.51.4.1 mjacob }
737 1.51.4.1 mjacob if (i < isp->isp_maxcmds) {
738 1.51.4.1 mjacob while (--i >= 0) {
739 1.51.4.1 mjacob bus_dmamap_destroy(dmat, pcs->pci_xfer_dmap[i]);
740 1.51.4.1 mjacob }
741 1.51.4.1 mjacob free(isp->isp_xflist, M_DEVBUF);
742 1.51.4.1 mjacob free(pcs->pci_xfer_dmap, M_DEVBUF);
743 1.51.4.1 mjacob isp->isp_xflist = NULL;
744 1.51.4.1 mjacob pcs->pci_xfer_dmap = NULL;
745 1.45 mjacob return (1);
746 1.45 mjacob }
747 1.43 mjacob
748 1.13 thorpej /*
749 1.13 thorpej * Allocate and map the request queue.
750 1.13 thorpej */
751 1.51.4.1 mjacob len = ISP_QUEUE_SIZE(RQUEST_QUEUE_LEN(isp));
752 1.51.4.1 mjacob if (bus_dmamem_alloc(dmat, len, NBPG, 0, &sg, 1, &rs, BUS_DMA_NOWAIT) ||
753 1.51.4.1 mjacob bus_dmamem_map(pcs->pci_dmat, &sg, rs, len,
754 1.51.4.1 mjacob (caddr_t *)&isp->isp_rquest, BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) {
755 1.51.4.1 mjacob goto dmafail;
756 1.51.4.1 mjacob }
757 1.13 thorpej
758 1.51.4.1 mjacob if (bus_dmamap_create(dmat, len, 1, len, 0, BUS_DMA_NOWAIT,
759 1.51.4.1 mjacob &pcs->pci_rquest_dmap) || bus_dmamap_load(dmat,
760 1.51.4.1 mjacob pcs->pci_rquest_dmap, (caddr_t)isp->isp_rquest, len, NULL,
761 1.51.4.1 mjacob BUS_DMA_NOWAIT)) {
762 1.51.4.1 mjacob goto dmafail;
763 1.51.4.1 mjacob }
764 1.51.4.1 mjacob
765 1.51.4.1 mjacob isp->isp_rquest_dma = pcs->pci_rquest_dmap->dm_segs[0].ds_addr;
766 1.13 thorpej
767 1.13 thorpej /*
768 1.13 thorpej * Allocate and map the result queue.
769 1.13 thorpej */
770 1.51.4.1 mjacob len = ISP_QUEUE_SIZE(RESULT_QUEUE_LEN(isp));
771 1.51.4.1 mjacob if (bus_dmamem_alloc(dmat, len, NBPG, 0, &sg, 1, &rs, BUS_DMA_NOWAIT) ||
772 1.51.4.1 mjacob bus_dmamem_map(dmat, &sg, rs, len, (caddr_t *)&isp->isp_result,
773 1.51.4.1 mjacob BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) {
774 1.51.4.1 mjacob goto dmafail;
775 1.51.4.1 mjacob }
776 1.51.4.1 mjacob if (bus_dmamap_create(dmat, len, 1, len, 0, BUS_DMA_NOWAIT,
777 1.51.4.1 mjacob &pcs->pci_result_dmap) || bus_dmamap_load(pcs->pci_dmat,
778 1.51.4.1 mjacob pcs->pci_result_dmap, (caddr_t)isp->isp_result, len, NULL,
779 1.51.4.1 mjacob BUS_DMA_NOWAIT)) {
780 1.51.4.1 mjacob goto dmafail;
781 1.51.4.1 mjacob }
782 1.51.4.1 mjacob isp->isp_result_dma = pcs->pci_result_dmap->dm_segs[0].ds_addr;
783 1.1 cgd
784 1.41 mjacob if (IS_SCSI(isp)) {
785 1.15 mjacob return (0);
786 1.15 mjacob }
787 1.1 cgd
788 1.15 mjacob fcp = isp->isp_param;
789 1.15 mjacob len = ISP2100_SCRLEN;
790 1.51.4.1 mjacob if (bus_dmamem_alloc(dmat, len, NBPG, 0, &sg, 1, &rs, BUS_DMA_NOWAIT) ||
791 1.51.4.1 mjacob bus_dmamem_map(dmat, &sg, rs, len, (caddr_t *)&fcp->isp_scratch,
792 1.51.4.1 mjacob BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) {
793 1.51.4.1 mjacob goto dmafail;
794 1.51.4.1 mjacob }
795 1.51.4.1 mjacob if (bus_dmamap_create(dmat, len, 1, len, 0, BUS_DMA_NOWAIT,
796 1.51.4.1 mjacob &pcs->pci_scratch_dmap) || bus_dmamap_load(dmat,
797 1.51.4.1 mjacob pcs->pci_scratch_dmap, (caddr_t)fcp->isp_scratch, len, NULL,
798 1.51.4.1 mjacob BUS_DMA_NOWAIT)) {
799 1.51.4.1 mjacob goto dmafail;
800 1.51.4.1 mjacob }
801 1.51.4.1 mjacob fcp->isp_scdma = pcs->pci_scratch_dmap->dm_segs[0].ds_addr;
802 1.13 thorpej return (0);
803 1.51.4.1 mjacob dmafail:
804 1.51.4.1 mjacob isp_prt(isp, ISP_LOGERR, "mailbox dma setup failure");
805 1.51.4.1 mjacob for (i = 0; i < isp->isp_maxcmds; i++) {
806 1.51.4.1 mjacob bus_dmamap_destroy(dmat, pcs->pci_xfer_dmap[i]);
807 1.51.4.1 mjacob }
808 1.51.4.1 mjacob free(isp->isp_xflist, M_DEVBUF);
809 1.51.4.1 mjacob free(pcs->pci_xfer_dmap, M_DEVBUF);
810 1.51.4.1 mjacob isp->isp_xflist = NULL;
811 1.51.4.1 mjacob pcs->pci_xfer_dmap = NULL;
812 1.51.4.1 mjacob return (1);
813 1.1 cgd }
814 1.1 cgd
815 1.1 cgd static int
816 1.51.4.4 he isp_pci_dmasetup(struct ispsoftc *isp, struct scsipi_xfer *xs, ispreq_t *rq,
817 1.51.4.4 he u_int16_t *iptrp, u_int16_t optr)
818 1.1 cgd {
819 1.51.4.1 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *)isp;
820 1.51.4.1 mjacob bus_dmamap_t dmap;
821 1.1 cgd ispcontreq_t *crq;
822 1.17 mjacob int segcnt, seg, error, ovseg, seglim, drq;
823 1.1 cgd
824 1.51.4.1 mjacob dmap = pcs->pci_xfer_dmap[isp_handle_index(rq->req_handle)];
825 1.51.4.1 mjacob
826 1.1 cgd if (xs->datalen == 0) {
827 1.1 cgd rq->req_seg_count = 1;
828 1.26 mjacob goto mbxsync;
829 1.1 cgd }
830 1.42 thorpej if (xs->xs_control & XS_CTL_DATA_IN) {
831 1.17 mjacob drq = REQFLAG_DATA_IN;
832 1.1 cgd } else {
833 1.17 mjacob drq = REQFLAG_DATA_OUT;
834 1.1 cgd }
835 1.1 cgd
836 1.41 mjacob if (IS_FC(isp)) {
837 1.15 mjacob seglim = ISP_RQDSEG_T2;
838 1.15 mjacob ((ispreqt2_t *)rq)->req_totalcnt = xs->datalen;
839 1.17 mjacob ((ispreqt2_t *)rq)->req_flags |= drq;
840 1.15 mjacob } else {
841 1.17 mjacob rq->req_flags |= drq;
842 1.51 mjacob if (XS_CDBLEN(xs) > 12) {
843 1.51 mjacob seglim = 0;
844 1.51 mjacob } else {
845 1.51 mjacob seglim = ISP_RQDSEG;
846 1.51 mjacob }
847 1.15 mjacob }
848 1.51.4.1 mjacob error = bus_dmamap_load(pcs->pci_dmat, dmap, xs->data, xs->datalen,
849 1.42 thorpej NULL, xs->xs_control & XS_CTL_NOSLEEP ?
850 1.42 thorpej BUS_DMA_NOWAIT : BUS_DMA_WAITOK);
851 1.21 mjacob if (error) {
852 1.21 mjacob XS_SETERR(xs, HBA_BOTCH);
853 1.30 mjacob return (CMD_COMPLETE);
854 1.21 mjacob }
855 1.13 thorpej
856 1.13 thorpej segcnt = dmap->dm_nsegs;
857 1.13 thorpej
858 1.51.4.2 jhawk isp_prt(isp, ISP_LOGDEBUG2, "%d byte %s %p in %d segs",
859 1.51.4.2 jhawk xs->datalen, (xs->xs_control & XS_CTL_DATA_IN)? "read to" :
860 1.51.4.2 jhawk "write from", xs->data, segcnt);
861 1.51.4.2 jhawk
862 1.13 thorpej for (seg = 0, rq->req_seg_count = 0;
863 1.51.4.1 mjacob seglim && seg < segcnt && rq->req_seg_count < seglim;
864 1.44 mjacob seg++, rq->req_seg_count++) {
865 1.41 mjacob if (IS_FC(isp)) {
866 1.15 mjacob ispreqt2_t *rq2 = (ispreqt2_t *)rq;
867 1.51.4.2 jhawk #if _BYTE_ORDER == _BIG_ENDIAN
868 1.51.4.2 jhawk rq2->req_dataseg[rq2->req_seg_count].ds_count =
869 1.51.4.2 jhawk bswap32(dmap->dm_segs[seg].ds_len);
870 1.51.4.2 jhawk rq2->req_dataseg[rq2->req_seg_count].ds_base =
871 1.51.4.2 jhawk bswap32(dmap->dm_segs[seg].ds_addr);
872 1.51.4.2 jhawk #else
873 1.15 mjacob rq2->req_dataseg[rq2->req_seg_count].ds_count =
874 1.15 mjacob dmap->dm_segs[seg].ds_len;
875 1.15 mjacob rq2->req_dataseg[rq2->req_seg_count].ds_base =
876 1.15 mjacob dmap->dm_segs[seg].ds_addr;
877 1.51.4.2 jhawk #endif
878 1.15 mjacob } else {
879 1.51.4.2 jhawk #if _BYTE_ORDER == _BIG_ENDIAN
880 1.51.4.2 jhawk rq->req_dataseg[rq->req_seg_count].ds_count =
881 1.51.4.2 jhawk bswap32(dmap->dm_segs[seg].ds_len);
882 1.51.4.2 jhawk rq->req_dataseg[rq->req_seg_count].ds_base =
883 1.51.4.2 jhawk bswap32(dmap->dm_segs[seg].ds_addr);
884 1.51.4.2 jhawk #else
885 1.15 mjacob rq->req_dataseg[rq->req_seg_count].ds_count =
886 1.15 mjacob dmap->dm_segs[seg].ds_len;
887 1.15 mjacob rq->req_dataseg[rq->req_seg_count].ds_base =
888 1.15 mjacob dmap->dm_segs[seg].ds_addr;
889 1.51.4.2 jhawk #endif
890 1.15 mjacob }
891 1.51.4.4 he isp_prt(isp, ISP_LOGDEBUG2, "seg0.[%d]={0x%lx,%lu}",
892 1.51.4.4 he rq->req_seg_count, (long) dmap->dm_segs[seg].ds_addr,
893 1.51.4.4 he (unsigned long) dmap->dm_segs[seg].ds_len);
894 1.1 cgd }
895 1.1 cgd
896 1.13 thorpej if (seg == segcnt)
897 1.26 mjacob goto dmasync;
898 1.1 cgd
899 1.1 cgd do {
900 1.51.4.1 mjacob crq = (ispcontreq_t *) ISP_QUEUE_ENTRY(isp->isp_rquest, *iptrp);
901 1.51.4.1 mjacob *iptrp = ISP_NXT_QENTRY(*iptrp, RQUEST_QUEUE_LEN(isp));
902 1.1 cgd if (*iptrp == optr) {
903 1.51.4.1 mjacob isp_prt(isp, ISP_LOGDEBUG0, "Request Queue Overflow++");
904 1.51.4.1 mjacob bus_dmamap_unload(pcs->pci_dmat, dmap);
905 1.21 mjacob XS_SETERR(xs, HBA_BOTCH);
906 1.51.4.1 mjacob return (CMD_EAGAIN);
907 1.1 cgd }
908 1.1 cgd rq->req_header.rqs_entry_count++;
909 1.1 cgd bzero((void *)crq, sizeof (*crq));
910 1.1 cgd crq->req_header.rqs_entry_count = 1;
911 1.1 cgd crq->req_header.rqs_entry_type = RQSTYPE_DATASEG;
912 1.13 thorpej
913 1.13 thorpej for (ovseg = 0; seg < segcnt && ovseg < ISP_CDSEG;
914 1.13 thorpej rq->req_seg_count++, seg++, ovseg++) {
915 1.51.4.2 jhawk #if _BYTE_ORDER == _BIG_ENDIAN
916 1.51.4.2 jhawk crq->req_dataseg[ovseg].ds_count =
917 1.51.4.2 jhawk bswap32(dmap->dm_segs[seg].ds_len);
918 1.51.4.2 jhawk crq->req_dataseg[ovseg].ds_base =
919 1.51.4.2 jhawk bswap32(dmap->dm_segs[seg].ds_addr);
920 1.51.4.2 jhawk #else
921 1.13 thorpej crq->req_dataseg[ovseg].ds_count =
922 1.13 thorpej dmap->dm_segs[seg].ds_len;
923 1.13 thorpej crq->req_dataseg[ovseg].ds_base =
924 1.13 thorpej dmap->dm_segs[seg].ds_addr;
925 1.51.4.2 jhawk #endif
926 1.51.4.4 he isp_prt(isp, ISP_LOGDEBUG2, "seg%d.[%d]={0x%lx,%lu}",
927 1.51.4.2 jhawk rq->req_header.rqs_entry_count - 1,
928 1.51.4.4 he rq->req_seg_count, (long)dmap->dm_segs[seg].ds_addr,
929 1.51.4.4 he (unsigned long) dmap->dm_segs[seg].ds_len);
930 1.1 cgd }
931 1.13 thorpej } while (seg < segcnt);
932 1.13 thorpej
933 1.51.4.1 mjacob
934 1.26 mjacob dmasync:
935 1.51.4.1 mjacob bus_dmamap_sync(pcs->pci_dmat, dmap, 0, dmap->dm_mapsize,
936 1.42 thorpej (xs->xs_control & XS_CTL_DATA_IN) ? BUS_DMASYNC_PREREAD :
937 1.30 mjacob BUS_DMASYNC_PREWRITE);
938 1.26 mjacob
939 1.26 mjacob mbxsync:
940 1.43 mjacob ISP_SWIZZLE_REQUEST(isp, rq);
941 1.51.4.1 mjacob bus_dmamap_sync(pcs->pci_dmat, pcs->pci_rquest_dmap, 0,
942 1.51.4.1 mjacob pcs->pci_rquest_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
943 1.30 mjacob return (CMD_QUEUED);
944 1.26 mjacob }
945 1.26 mjacob
946 1.26 mjacob static int
947 1.51.4.4 he isp_pci_intr(void *arg)
948 1.26 mjacob {
949 1.51.4.1 mjacob int rv;
950 1.51.4.1 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *)arg;
951 1.51.4.1 mjacob bus_dmamap_sync(pcs->pci_dmat, pcs->pci_result_dmap, 0,
952 1.51.4.1 mjacob pcs->pci_result_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
953 1.51.4.1 mjacob pcs->pci_isp.isp_osinfo.onintstack = 1;
954 1.51.4.1 mjacob rv = isp_intr(arg);
955 1.51.4.1 mjacob pcs->pci_isp.isp_osinfo.onintstack = 0;
956 1.51.4.1 mjacob return (rv);
957 1.13 thorpej }
958 1.13 thorpej
959 1.13 thorpej static void
960 1.51.4.4 he isp_pci_dmateardown(struct ispsoftc *isp, XS_T *xs, u_int16_t handle)
961 1.13 thorpej {
962 1.51.4.1 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *)isp;
963 1.51.4.1 mjacob bus_dmamap_t dmap = pcs->pci_xfer_dmap[isp_handle_index(handle)];
964 1.51.4.1 mjacob bus_dmamap_sync(pcs->pci_dmat, dmap, 0, dmap->dm_mapsize,
965 1.42 thorpej xs->xs_control & XS_CTL_DATA_IN ?
966 1.13 thorpej BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
967 1.51.4.1 mjacob bus_dmamap_unload(pcs->pci_dmat, dmap);
968 1.1 cgd }
969 1.1 cgd
970 1.1 cgd static void
971 1.51.4.4 he isp_pci_reset1(struct ispsoftc *isp)
972 1.1 cgd {
973 1.1 cgd /* Make sure the BIOS is disabled */
974 1.1 cgd isp_pci_wr_reg(isp, HCCR, PCI_HCCR_CMD_BIOS);
975 1.15 mjacob }
976 1.15 mjacob
977 1.15 mjacob static void
978 1.51.4.4 he isp_pci_dumpregs(struct ispsoftc *isp, const char *msg)
979 1.15 mjacob {
980 1.51.4.1 mjacob struct isp_pcisoftc *pcs = (struct isp_pcisoftc *)isp;
981 1.51.4.1 mjacob if (msg)
982 1.51.4.1 mjacob printf("%s: %s\n", isp->isp_name, msg);
983 1.51.4.1 mjacob if (IS_SCSI(isp))
984 1.51.4.1 mjacob printf(" biu_conf1=%x", ISP_READ(isp, BIU_CONF1));
985 1.51.4.1 mjacob else
986 1.51.4.1 mjacob printf(" biu_csr=%x", ISP_READ(isp, BIU2100_CSR));
987 1.51.4.1 mjacob printf(" biu_icr=%x biu_isr=%x biu_sema=%x ", ISP_READ(isp, BIU_ICR),
988 1.51.4.1 mjacob ISP_READ(isp, BIU_ISR), ISP_READ(isp, BIU_SEMA));
989 1.51.4.1 mjacob printf("risc_hccr=%x\n", ISP_READ(isp, HCCR));
990 1.51.4.1 mjacob
991 1.51.4.1 mjacob
992 1.51.4.1 mjacob if (IS_SCSI(isp)) {
993 1.51.4.1 mjacob ISP_WRITE(isp, HCCR, HCCR_CMD_PAUSE);
994 1.51.4.1 mjacob printf(" cdma_conf=%x cdma_sts=%x cdma_fifostat=%x\n",
995 1.51.4.1 mjacob ISP_READ(isp, CDMA_CONF), ISP_READ(isp, CDMA_STATUS),
996 1.51.4.1 mjacob ISP_READ(isp, CDMA_FIFO_STS));
997 1.51.4.1 mjacob printf(" ddma_conf=%x ddma_sts=%x ddma_fifostat=%x\n",
998 1.51.4.1 mjacob ISP_READ(isp, DDMA_CONF), ISP_READ(isp, DDMA_STATUS),
999 1.51.4.1 mjacob ISP_READ(isp, DDMA_FIFO_STS));
1000 1.51.4.1 mjacob printf(" sxp_int=%x sxp_gross=%x sxp(scsi_ctrl)=%x\n",
1001 1.51.4.1 mjacob ISP_READ(isp, SXP_INTERRUPT),
1002 1.51.4.1 mjacob ISP_READ(isp, SXP_GROSS_ERR),
1003 1.51.4.1 mjacob ISP_READ(isp, SXP_PINS_CTRL));
1004 1.51.4.1 mjacob ISP_WRITE(isp, HCCR, HCCR_CMD_RELEASE);
1005 1.51.4.1 mjacob }
1006 1.51.4.1 mjacob printf(" mbox regs: %x %x %x %x %x\n",
1007 1.51.4.1 mjacob ISP_READ(isp, OUTMAILBOX0), ISP_READ(isp, OUTMAILBOX1),
1008 1.51.4.1 mjacob ISP_READ(isp, OUTMAILBOX2), ISP_READ(isp, OUTMAILBOX3),
1009 1.51.4.1 mjacob ISP_READ(isp, OUTMAILBOX4));
1010 1.51.4.1 mjacob printf(" PCI Status Command/Status=%x\n",
1011 1.51.4.1 mjacob pci_conf_read(pcs->pci_pc, pcs->pci_tag, PCI_COMMAND_STATUS_REG));
1012 1.1 cgd }
1013