iteide.c revision 1.1.4.4 1 1.1.4.4 skrll /* $NetBSD: iteide.c,v 1.1.4.4 2005/11/10 14:06:02 skrll Exp $ */
2 1.1.4.2 skrll
3 1.1.4.2 skrll /*
4 1.1.4.2 skrll * Copyright (c) 2004 The NetBSD Foundation, Inc.
5 1.1.4.2 skrll *
6 1.1.4.2 skrll * This code is derived from software contributed to The NetBSD Foundation
7 1.1.4.2 skrll * by Grant Beattie.
8 1.1.4.2 skrll *
9 1.1.4.2 skrll * Redistribution and use in source and binary forms, with or without
10 1.1.4.2 skrll * modification, are permitted provided that the following conditions
11 1.1.4.2 skrll * are met:
12 1.1.4.2 skrll * 1. Redistributions of source code must retain the above copyright
13 1.1.4.2 skrll * notice, this list of conditions and the following disclaimer.
14 1.1.4.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
15 1.1.4.2 skrll * notice, this list of conditions and the following disclaimer in the
16 1.1.4.2 skrll * documentation and/or other materials provided with the distribution.
17 1.1.4.2 skrll * 3. The name of the author may not be used to endorse or promote products
18 1.1.4.2 skrll * derived from this software without specific prior written permission.
19 1.1.4.2 skrll *
20 1.1.4.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1.4.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1.4.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1.4.3 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1.4.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1.4.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1.4.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1.4.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1.4.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1.4.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1.4.2 skrll *
31 1.1.4.2 skrll */
32 1.1.4.2 skrll
33 1.1.4.4 skrll #include <sys/cdefs.h>
34 1.1.4.4 skrll __KERNEL_RCSID(0, "$NetBSD: iteide.c,v 1.1.4.4 2005/11/10 14:06:02 skrll Exp $");
35 1.1.4.4 skrll
36 1.1.4.2 skrll #include <sys/param.h>
37 1.1.4.2 skrll #include <sys/systm.h>
38 1.1.4.2 skrll
39 1.1.4.2 skrll #include <dev/pci/pcivar.h>
40 1.1.4.2 skrll #include <dev/pci/pcidevs.h>
41 1.1.4.2 skrll #include <dev/pci/pciidereg.h>
42 1.1.4.2 skrll #include <dev/pci/pciidevar.h>
43 1.1.4.2 skrll #include <dev/pci/pciide_ite_reg.h>
44 1.1.4.2 skrll
45 1.1.4.2 skrll static void ite_chip_map(struct pciide_softc*, struct pci_attach_args*);
46 1.1.4.2 skrll static void ite_setup_channel(struct ata_channel*);
47 1.1.4.2 skrll
48 1.1.4.2 skrll static int iteide_match(struct device *, struct cfdata *, void *);
49 1.1.4.2 skrll static void iteide_attach(struct device *, struct device *, void *);
50 1.1.4.2 skrll
51 1.1.4.2 skrll CFATTACH_DECL(iteide, sizeof(struct pciide_softc),
52 1.1.4.2 skrll iteide_match, iteide_attach, NULL, NULL);
53 1.1.4.2 skrll
54 1.1.4.2 skrll static const struct pciide_product_desc pciide_ite_products[] = {
55 1.1.4.2 skrll { PCI_PRODUCT_ITE_IT8212,
56 1.1.4.2 skrll 0,
57 1.1.4.2 skrll "Integrated Technology Express IDE controller",
58 1.1.4.2 skrll ite_chip_map,
59 1.1.4.2 skrll },
60 1.1.4.2 skrll { 0,
61 1.1.4.2 skrll 0,
62 1.1.4.2 skrll NULL,
63 1.1.4.2 skrll NULL
64 1.1.4.2 skrll }
65 1.1.4.2 skrll };
66 1.1.4.2 skrll
67 1.1.4.2 skrll static int
68 1.1.4.2 skrll iteide_match(struct device *parent, struct cfdata *match, void *aux)
69 1.1.4.2 skrll {
70 1.1.4.2 skrll struct pci_attach_args *pa = aux;
71 1.1.4.2 skrll if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ITE &&
72 1.1.4.2 skrll PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE) {
73 1.1.4.2 skrll if (pciide_lookup_product(pa->pa_id, pciide_ite_products))
74 1.1.4.2 skrll return (2);
75 1.1.4.2 skrll }
76 1.1.4.2 skrll return (0);
77 1.1.4.2 skrll }
78 1.1.4.2 skrll
79 1.1.4.2 skrll static void
80 1.1.4.2 skrll iteide_attach(struct device *parent, struct device *self, void *aux)
81 1.1.4.2 skrll {
82 1.1.4.2 skrll struct pci_attach_args *pa = aux;
83 1.1.4.2 skrll struct pciide_softc *sc = (struct pciide_softc *)self;
84 1.1.4.2 skrll
85 1.1.4.2 skrll pciide_common_attach(sc, pa,
86 1.1.4.2 skrll pciide_lookup_product(pa->pa_id, pciide_ite_products));
87 1.1.4.2 skrll }
88 1.1.4.2 skrll
89 1.1.4.2 skrll static void
90 1.1.4.2 skrll ite_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
91 1.1.4.2 skrll {
92 1.1.4.2 skrll struct pciide_channel *cp;
93 1.1.4.2 skrll int channel;
94 1.1.4.2 skrll pcireg_t interface;
95 1.1.4.2 skrll bus_size_t cmdsize, ctlsize;
96 1.1.4.2 skrll pcireg_t cfg, modectl;
97 1.1.4.2 skrll
98 1.1.4.2 skrll /* fake interface since IT8212 claims to be a RAID device */
99 1.1.4.2 skrll interface = PCIIDE_INTERFACE_BUS_MASTER_DMA |
100 1.1.4.2 skrll PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
101 1.1.4.2 skrll
102 1.1.4.2 skrll cfg = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_CFG);
103 1.1.4.2 skrll modectl = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_MODE);
104 1.1.4.2 skrll ATADEBUG_PRINT(("%s: cfg=0x%x, modectl=0x%x\n",
105 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cfg & IT_CFG_MASK,
106 1.1.4.2 skrll modectl & IT_MODE_MASK), DEBUG_PROBE);
107 1.1.4.2 skrll
108 1.1.4.2 skrll if (pciide_chipen(sc, pa) == 0)
109 1.1.4.2 skrll return;
110 1.1.4.2 skrll
111 1.1.4.2 skrll aprint_normal("%s: bus-master DMA support present",
112 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
113 1.1.4.2 skrll pciide_mapreg_dma(sc, pa);
114 1.1.4.2 skrll aprint_normal("\n");
115 1.1.4.2 skrll
116 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
117 1.1.4.2 skrll
118 1.1.4.2 skrll if (sc->sc_dma_ok) {
119 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
120 1.1.4.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
121 1.1.4.2 skrll }
122 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
123 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
124 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
125 1.1.4.2 skrll
126 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = ite_setup_channel;
127 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
128 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
129 1.1.4.2 skrll
130 1.1.4.2 skrll wdc_allocate_regs(&sc->sc_wdcdev);
131 1.1.4.2 skrll
132 1.1.4.2 skrll /* Disable RAID */
133 1.1.4.2 skrll modectl &= ~IT_MODE_RAID1;
134 1.1.4.2 skrll /* Disable CPU firmware mode */
135 1.1.4.2 skrll modectl &= ~IT_MODE_CPU;
136 1.1.4.2 skrll
137 1.1.4.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, IT_MODE, modectl);
138 1.1.4.2 skrll
139 1.1.4.2 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; channel++) {
140 1.1.4.2 skrll cp = &sc->pciide_channels[channel];
141 1.1.4.2 skrll
142 1.1.4.2 skrll if (pciide_chansetup(sc, channel, interface) == 0)
143 1.1.4.2 skrll continue;
144 1.1.4.2 skrll
145 1.1.4.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
146 1.1.4.2 skrll pciide_pci_intr);
147 1.1.4.2 skrll }
148 1.1.4.2 skrll /* Re-read configuration registers after channels setup */
149 1.1.4.2 skrll cfg = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_CFG);
150 1.1.4.2 skrll modectl = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_MODE);
151 1.1.4.2 skrll ATADEBUG_PRINT(("%s: cfg=0x%x, modectl=0x%x\n",
152 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cfg & IT_CFG_MASK,
153 1.1.4.2 skrll modectl & IT_MODE_MASK), DEBUG_PROBE);
154 1.1.4.2 skrll }
155 1.1.4.2 skrll
156 1.1.4.2 skrll static void
157 1.1.4.2 skrll ite_setup_channel(struct ata_channel *chp)
158 1.1.4.2 skrll {
159 1.1.4.2 skrll struct ata_drive_datas *drvp;
160 1.1.4.2 skrll int drive, mode = 0;
161 1.1.4.2 skrll u_int32_t idedma_ctl;
162 1.1.4.2 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
163 1.1.4.2 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
164 1.1.4.2 skrll int channel = chp->ch_channel;
165 1.1.4.2 skrll pcireg_t cfg, modectl;
166 1.1.4.2 skrll pcireg_t tim;
167 1.1.4.2 skrll
168 1.1.4.2 skrll cfg = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_CFG);
169 1.1.4.2 skrll modectl = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_MODE);
170 1.1.4.2 skrll tim = pci_conf_read(sc->sc_pc, sc->sc_tag, IT_TIM(channel));
171 1.1.4.2 skrll ATADEBUG_PRINT(("%s:%d: tim=0x%x\n",
172 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
173 1.1.4.2 skrll channel, tim), DEBUG_PROBE);
174 1.1.4.2 skrll
175 1.1.4.2 skrll /* Setup DMA if needed */
176 1.1.4.2 skrll pciide_channel_dma_setup(cp);
177 1.1.4.2 skrll
178 1.1.4.2 skrll /* Clear all bits for this channel */
179 1.1.4.2 skrll idedma_ctl = 0;
180 1.1.4.2 skrll
181 1.1.4.2 skrll /* Per channel settings */
182 1.1.4.2 skrll for (drive = 0; drive < 2; drive++) {
183 1.1.4.2 skrll drvp = &chp->ch_drive[drive];
184 1.1.4.2 skrll
185 1.1.4.2 skrll /* If no drive, skip */
186 1.1.4.2 skrll if ((drvp->drive_flags & DRIVE) == 0)
187 1.1.4.2 skrll continue;
188 1.1.4.2 skrll
189 1.1.4.2 skrll if ((chp->ch_atac->atac_cap & ATAC_CAP_UDMA) != 0 &&
190 1.1.4.2 skrll (drvp->drive_flags & DRIVE_UDMA) != 0) {
191 1.1.4.2 skrll /* Setup UltraDMA mode */
192 1.1.4.2 skrll drvp->drive_flags &= ~DRIVE_DMA;
193 1.1.4.2 skrll modectl &= ~IT_MODE_DMA(channel, drive);
194 1.1.4.2 skrll
195 1.1.4.2 skrll #if 0
196 1.1.4.2 skrll /* Check cable, only works in CPU firmware mode */
197 1.1.4.2 skrll if (drvp->UDMA_mode > 2 &&
198 1.1.4.2 skrll (cfg & IT_CFG_CABLE(channel, drive)) == 0) {
199 1.1.4.2 skrll ATADEBUG_PRINT(("(%s:%d:%d): "
200 1.1.4.2 skrll "80-wire cable not detected\n",
201 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname,
202 1.1.4.2 skrll channel, drive), DEBUG_PROBE);
203 1.1.4.2 skrll drvp->UDMA_mode = 2;
204 1.1.4.2 skrll }
205 1.1.4.2 skrll #endif
206 1.1.4.2 skrll
207 1.1.4.2 skrll if (drvp->UDMA_mode >= 5)
208 1.1.4.2 skrll tim |= IT_TIM_UDMA5(drive);
209 1.1.4.2 skrll else
210 1.1.4.2 skrll tim &= ~IT_TIM_UDMA5(drive);
211 1.1.4.2 skrll
212 1.1.4.2 skrll mode = drvp->PIO_mode;
213 1.1.4.2 skrll } else if ((chp->ch_atac->atac_cap & ATAC_CAP_DMA) != 0 &&
214 1.1.4.2 skrll (drvp->drive_flags & DRIVE_DMA) != 0) {
215 1.1.4.2 skrll /* Setup multiword DMA mode */
216 1.1.4.2 skrll drvp->drive_flags &= ~DRIVE_UDMA;
217 1.1.4.2 skrll modectl |= IT_MODE_DMA(channel, drive);
218 1.1.4.2 skrll
219 1.1.4.2 skrll /* mode = min(pio, dma + 2) */
220 1.1.4.2 skrll if (drvp->PIO_mode <= (drvp->DMA_mode + 2))
221 1.1.4.2 skrll mode = drvp->PIO_mode;
222 1.1.4.2 skrll else
223 1.1.4.2 skrll mode = drvp->DMA_mode + 2;
224 1.1.4.2 skrll } else {
225 1.1.4.2 skrll goto pio;
226 1.1.4.2 skrll }
227 1.1.4.2 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
228 1.1.4.2 skrll
229 1.1.4.2 skrll pio:
230 1.1.4.2 skrll /* Setup PIO mode */
231 1.1.4.2 skrll if (mode <= 2) {
232 1.1.4.2 skrll drvp->DMA_mode = 0;
233 1.1.4.2 skrll drvp->PIO_mode = 0;
234 1.1.4.2 skrll mode = 0;
235 1.1.4.2 skrll } else {
236 1.1.4.2 skrll drvp->PIO_mode = mode;
237 1.1.4.2 skrll drvp->DMA_mode = mode - 2;
238 1.1.4.2 skrll }
239 1.1.4.2 skrll
240 1.1.4.2 skrll /* Enable IORDY if PIO mode >= 3 */
241 1.1.4.2 skrll if (drvp->PIO_mode >= 3)
242 1.1.4.2 skrll cfg |= IT_CFG_IORDY(channel);
243 1.1.4.2 skrll }
244 1.1.4.2 skrll
245 1.1.4.2 skrll ATADEBUG_PRINT(("%s: tim=0x%x\n",
246 1.1.4.2 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, tim), DEBUG_PROBE);
247 1.1.4.2 skrll
248 1.1.4.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, IT_CFG, cfg);
249 1.1.4.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, IT_MODE, modectl);
250 1.1.4.2 skrll pci_conf_write(sc->sc_pc, sc->sc_tag, IT_TIM(channel), tim);
251 1.1.4.2 skrll
252 1.1.4.2 skrll if (idedma_ctl != 0) {
253 1.1.4.2 skrll /* Add software bits in status register */
254 1.1.4.2 skrll bus_space_write_1(sc->sc_dma_iot,
255 1.1.4.2 skrll cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
256 1.1.4.2 skrll }
257 1.1.4.2 skrll }
258