ixgbe.c revision 1.18 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.1 dyoung Copyright (c) 2001-2011, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1 dyoung
6 1.1 dyoung Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1 dyoung
9 1.1 dyoung 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1 dyoung
12 1.1 dyoung 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1 dyoung
16 1.1 dyoung 3. Neither the name of the Intel Corporation nor the names of its
17 1.1 dyoung contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1 dyoung
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1 dyoung AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 dyoung IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 dyoung ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1 dyoung LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.1 dyoung /*
34 1.1 dyoung * Copyright (c) 2011 The NetBSD Foundation, Inc.
35 1.1 dyoung * All rights reserved.
36 1.1 dyoung *
37 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
38 1.1 dyoung * by Coyote Point Systems, Inc.
39 1.1 dyoung *
40 1.1 dyoung * Redistribution and use in source and binary forms, with or without
41 1.1 dyoung * modification, are permitted provided that the following conditions
42 1.1 dyoung * are met:
43 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
44 1.1 dyoung * notice, this list of conditions and the following disclaimer.
45 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
47 1.1 dyoung * documentation and/or other materials provided with the distribution.
48 1.1 dyoung *
49 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
50 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
51 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
52 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
53 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
54 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
55 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
56 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
57 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
58 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
59 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE.
60 1.1 dyoung */
61 1.1 dyoung /*$FreeBSD: src/sys/dev/ixgbe/ixgbe.c,v 1.51 2011/04/25 23:34:21 jfv Exp $*/
62 1.18 msaitoh /*$NetBSD: ixgbe.c,v 1.18 2015/02/04 09:05:53 msaitoh Exp $*/
63 1.1 dyoung
64 1.1 dyoung #include "opt_inet.h"
65 1.1 dyoung
66 1.1 dyoung #include "ixgbe.h"
67 1.1 dyoung
68 1.1 dyoung /*********************************************************************
69 1.1 dyoung * Set this to one to display debug statistics
70 1.1 dyoung *********************************************************************/
71 1.1 dyoung int ixgbe_display_debug_stats = 0;
72 1.1 dyoung
73 1.1 dyoung /*********************************************************************
74 1.1 dyoung * Driver version
75 1.1 dyoung *********************************************************************/
76 1.1 dyoung char ixgbe_driver_version[] = "2.3.10";
77 1.1 dyoung
78 1.1 dyoung /*********************************************************************
79 1.1 dyoung * PCI Device ID Table
80 1.1 dyoung *
81 1.1 dyoung * Used by probe to select devices to load on
82 1.1 dyoung * Last field stores an index into ixgbe_strings
83 1.1 dyoung * Last entry must be all 0s
84 1.1 dyoung *
85 1.1 dyoung * { Vendor ID, Device ID, SubVendor ID, SubDevice ID, String Index }
86 1.1 dyoung *********************************************************************/
87 1.1 dyoung
88 1.1 dyoung static ixgbe_vendor_info_t ixgbe_vendor_info_array[] =
89 1.1 dyoung {
90 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_DUAL_PORT, 0, 0, 0},
91 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_SINGLE_PORT, 0, 0, 0},
92 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_CX4, 0, 0, 0},
93 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT, 0, 0, 0},
94 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT2, 0, 0, 0},
95 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598, 0, 0, 0},
96 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_DA_DUAL_PORT, 0, 0, 0},
97 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_CX4_DUAL_PORT, 0, 0, 0},
98 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_XF_LR, 0, 0, 0},
99 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM, 0, 0, 0},
100 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_SFP_LOM, 0, 0, 0},
101 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4, 0, 0, 0},
102 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4_MEZZ, 0, 0, 0},
103 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP, 0, 0, 0},
104 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_XAUI_LOM, 0, 0, 0},
105 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_CX4, 0, 0, 0},
106 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_T3_LOM, 0, 0, 0},
107 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_COMBO_BACKPLANE, 0, 0, 0},
108 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BACKPLANE_FCOE, 0, 0, 0},
109 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_FCOE, 0, 0, 0},
110 1.10 christos {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_DELL, 0, 0, 0},
111 1.1 dyoung /* required last entry */
112 1.1 dyoung {0, 0, 0, 0, 0}
113 1.1 dyoung };
114 1.1 dyoung
115 1.1 dyoung /*********************************************************************
116 1.1 dyoung * Table of branding strings
117 1.1 dyoung *********************************************************************/
118 1.1 dyoung
119 1.1 dyoung static const char *ixgbe_strings[] = {
120 1.1 dyoung "Intel(R) PRO/10GbE PCI-Express Network Driver"
121 1.1 dyoung };
122 1.1 dyoung
123 1.1 dyoung /*********************************************************************
124 1.1 dyoung * Function prototypes
125 1.1 dyoung *********************************************************************/
126 1.1 dyoung static int ixgbe_probe(device_t, cfdata_t, void *);
127 1.1 dyoung static void ixgbe_attach(device_t, device_t, void *);
128 1.1 dyoung static int ixgbe_detach(device_t, int);
129 1.1 dyoung #if 0
130 1.1 dyoung static int ixgbe_shutdown(device_t);
131 1.1 dyoung #endif
132 1.1 dyoung static void ixgbe_start(struct ifnet *);
133 1.1 dyoung static void ixgbe_start_locked(struct tx_ring *, struct ifnet *);
134 1.1 dyoung #if __FreeBSD_version >= 800000
135 1.1 dyoung static int ixgbe_mq_start(struct ifnet *, struct mbuf *);
136 1.1 dyoung static int ixgbe_mq_start_locked(struct ifnet *,
137 1.1 dyoung struct tx_ring *, struct mbuf *);
138 1.1 dyoung static void ixgbe_qflush(struct ifnet *);
139 1.1 dyoung #endif
140 1.1 dyoung static int ixgbe_ioctl(struct ifnet *, u_long, void *);
141 1.1 dyoung static void ixgbe_ifstop(struct ifnet *, int);
142 1.1 dyoung static int ixgbe_init(struct ifnet *);
143 1.1 dyoung static void ixgbe_init_locked(struct adapter *);
144 1.1 dyoung static void ixgbe_stop(void *);
145 1.1 dyoung static void ixgbe_media_status(struct ifnet *, struct ifmediareq *);
146 1.1 dyoung static int ixgbe_media_change(struct ifnet *);
147 1.1 dyoung static void ixgbe_identify_hardware(struct adapter *);
148 1.1 dyoung static int ixgbe_allocate_pci_resources(struct adapter *,
149 1.1 dyoung const struct pci_attach_args *);
150 1.1 dyoung static int ixgbe_allocate_msix(struct adapter *,
151 1.1 dyoung const struct pci_attach_args *);
152 1.1 dyoung static int ixgbe_allocate_legacy(struct adapter *,
153 1.1 dyoung const struct pci_attach_args *);
154 1.1 dyoung static int ixgbe_allocate_queues(struct adapter *);
155 1.1 dyoung static int ixgbe_setup_msix(struct adapter *);
156 1.1 dyoung static void ixgbe_free_pci_resources(struct adapter *);
157 1.1 dyoung static void ixgbe_local_timer(void *);
158 1.1 dyoung static int ixgbe_setup_interface(device_t, struct adapter *);
159 1.1 dyoung static void ixgbe_config_link(struct adapter *);
160 1.1 dyoung
161 1.1 dyoung static int ixgbe_allocate_transmit_buffers(struct tx_ring *);
162 1.1 dyoung static int ixgbe_setup_transmit_structures(struct adapter *);
163 1.1 dyoung static void ixgbe_setup_transmit_ring(struct tx_ring *);
164 1.1 dyoung static void ixgbe_initialize_transmit_units(struct adapter *);
165 1.1 dyoung static void ixgbe_free_transmit_structures(struct adapter *);
166 1.1 dyoung static void ixgbe_free_transmit_buffers(struct tx_ring *);
167 1.1 dyoung
168 1.1 dyoung static int ixgbe_allocate_receive_buffers(struct rx_ring *);
169 1.1 dyoung static int ixgbe_setup_receive_structures(struct adapter *);
170 1.1 dyoung static int ixgbe_setup_receive_ring(struct rx_ring *);
171 1.1 dyoung static void ixgbe_initialize_receive_units(struct adapter *);
172 1.1 dyoung static void ixgbe_free_receive_structures(struct adapter *);
173 1.1 dyoung static void ixgbe_free_receive_buffers(struct rx_ring *);
174 1.1 dyoung static void ixgbe_setup_hw_rsc(struct rx_ring *);
175 1.1 dyoung
176 1.1 dyoung static void ixgbe_enable_intr(struct adapter *);
177 1.1 dyoung static void ixgbe_disable_intr(struct adapter *);
178 1.1 dyoung static void ixgbe_update_stats_counters(struct adapter *);
179 1.1 dyoung static bool ixgbe_txeof(struct tx_ring *);
180 1.1 dyoung static bool ixgbe_rxeof(struct ix_queue *, int);
181 1.1 dyoung static void ixgbe_rx_checksum(u32, struct mbuf *, u32,
182 1.1 dyoung struct ixgbe_hw_stats *);
183 1.1 dyoung static void ixgbe_set_promisc(struct adapter *);
184 1.1 dyoung static void ixgbe_set_multi(struct adapter *);
185 1.1 dyoung static void ixgbe_update_link_status(struct adapter *);
186 1.1 dyoung static void ixgbe_refresh_mbufs(struct rx_ring *, int);
187 1.1 dyoung static int ixgbe_xmit(struct tx_ring *, struct mbuf *);
188 1.1 dyoung static int ixgbe_set_flowcntl(SYSCTLFN_PROTO);
189 1.1 dyoung static int ixgbe_set_advertise(SYSCTLFN_PROTO);
190 1.1 dyoung static int ixgbe_dma_malloc(struct adapter *, bus_size_t,
191 1.1 dyoung struct ixgbe_dma_alloc *, int);
192 1.1 dyoung static void ixgbe_dma_free(struct adapter *, struct ixgbe_dma_alloc *);
193 1.1 dyoung static void ixgbe_add_rx_process_limit(struct adapter *, const char *,
194 1.1 dyoung const char *, int *, int);
195 1.1 dyoung static u32 ixgbe_tx_ctx_setup(struct tx_ring *, struct mbuf *);
196 1.1 dyoung static bool ixgbe_tso_setup(struct tx_ring *, struct mbuf *, u32 *);
197 1.1 dyoung static void ixgbe_set_ivar(struct adapter *, u8, u8, s8);
198 1.1 dyoung static void ixgbe_configure_ivars(struct adapter *);
199 1.1 dyoung static u8 * ixgbe_mc_array_itr(struct ixgbe_hw *, u8 **, u32 *);
200 1.1 dyoung
201 1.1 dyoung static void ixgbe_setup_vlan_hw_support(struct adapter *);
202 1.1 dyoung #if 0
203 1.1 dyoung static void ixgbe_register_vlan(void *, struct ifnet *, u16);
204 1.1 dyoung static void ixgbe_unregister_vlan(void *, struct ifnet *, u16);
205 1.1 dyoung #endif
206 1.1 dyoung
207 1.1 dyoung static void ixgbe_add_hw_stats(struct adapter *adapter);
208 1.1 dyoung
209 1.1 dyoung static __inline void ixgbe_rx_discard(struct rx_ring *, int);
210 1.1 dyoung static __inline void ixgbe_rx_input(struct rx_ring *, struct ifnet *,
211 1.1 dyoung struct mbuf *, u32);
212 1.1 dyoung
213 1.1 dyoung /* Support for pluggable optic modules */
214 1.1 dyoung static bool ixgbe_sfp_probe(struct adapter *);
215 1.1 dyoung static void ixgbe_setup_optics(struct adapter *);
216 1.1 dyoung
217 1.1 dyoung /* Legacy (single vector interrupt handler */
218 1.1 dyoung static int ixgbe_legacy_irq(void *);
219 1.1 dyoung
220 1.1 dyoung #if defined(NETBSD_MSI_OR_MSIX)
221 1.1 dyoung /* The MSI/X Interrupt handlers */
222 1.1 dyoung static void ixgbe_msix_que(void *);
223 1.1 dyoung static void ixgbe_msix_link(void *);
224 1.1 dyoung #endif
225 1.1 dyoung
226 1.1 dyoung /* Software interrupts for deferred work */
227 1.1 dyoung static void ixgbe_handle_que(void *);
228 1.1 dyoung static void ixgbe_handle_link(void *);
229 1.1 dyoung static void ixgbe_handle_msf(void *);
230 1.1 dyoung static void ixgbe_handle_mod(void *);
231 1.1 dyoung
232 1.1 dyoung const struct sysctlnode *ixgbe_sysctl_instance(struct adapter *);
233 1.1 dyoung static ixgbe_vendor_info_t *ixgbe_lookup(const struct pci_attach_args *);
234 1.1 dyoung
235 1.1 dyoung #ifdef IXGBE_FDIR
236 1.1 dyoung static void ixgbe_atr(struct tx_ring *, struct mbuf *);
237 1.1 dyoung static void ixgbe_reinit_fdir(void *, int);
238 1.1 dyoung #endif
239 1.1 dyoung
240 1.1 dyoung /*********************************************************************
241 1.1 dyoung * FreeBSD Device Interface Entry Points
242 1.1 dyoung *********************************************************************/
243 1.1 dyoung
244 1.1 dyoung CFATTACH_DECL3_NEW(ixg, sizeof(struct adapter),
245 1.1 dyoung ixgbe_probe, ixgbe_attach, ixgbe_detach, NULL, NULL, NULL,
246 1.1 dyoung DVF_DETACH_SHUTDOWN);
247 1.1 dyoung
248 1.1 dyoung #if 0
249 1.1 dyoung devclass_t ixgbe_devclass;
250 1.1 dyoung DRIVER_MODULE(ixgbe, pci, ixgbe_driver, ixgbe_devclass, 0, 0);
251 1.1 dyoung
252 1.1 dyoung MODULE_DEPEND(ixgbe, pci, 1, 1, 1);
253 1.1 dyoung MODULE_DEPEND(ixgbe, ether, 1, 1, 1);
254 1.1 dyoung #endif
255 1.1 dyoung
256 1.1 dyoung /*
257 1.1 dyoung ** TUNEABLE PARAMETERS:
258 1.1 dyoung */
259 1.1 dyoung
260 1.1 dyoung /*
261 1.1 dyoung ** AIM: Adaptive Interrupt Moderation
262 1.1 dyoung ** which means that the interrupt rate
263 1.1 dyoung ** is varied over time based on the
264 1.1 dyoung ** traffic for that interrupt vector
265 1.1 dyoung */
266 1.1 dyoung static int ixgbe_enable_aim = TRUE;
267 1.1 dyoung #define TUNABLE_INT(__x, __y)
268 1.1 dyoung TUNABLE_INT("hw.ixgbe.enable_aim", &ixgbe_enable_aim);
269 1.1 dyoung
270 1.1 dyoung static int ixgbe_max_interrupt_rate = (8000000 / IXGBE_LOW_LATENCY);
271 1.1 dyoung TUNABLE_INT("hw.ixgbe.max_interrupt_rate", &ixgbe_max_interrupt_rate);
272 1.1 dyoung
273 1.1 dyoung /* How many packets rxeof tries to clean at a time */
274 1.1 dyoung static int ixgbe_rx_process_limit = 256;
275 1.1 dyoung TUNABLE_INT("hw.ixgbe.rx_process_limit", &ixgbe_rx_process_limit);
276 1.1 dyoung
277 1.1 dyoung /* Flow control setting, default to full */
278 1.1 dyoung static int ixgbe_flow_control = ixgbe_fc_full;
279 1.1 dyoung TUNABLE_INT("hw.ixgbe.flow_control", &ixgbe_flow_control);
280 1.1 dyoung
281 1.1 dyoung /*
282 1.1 dyoung ** Smart speed setting, default to on
283 1.1 dyoung ** this only works as a compile option
284 1.1 dyoung ** right now as its during attach, set
285 1.1 dyoung ** this to 'ixgbe_smart_speed_off' to
286 1.1 dyoung ** disable.
287 1.1 dyoung */
288 1.1 dyoung static int ixgbe_smart_speed = ixgbe_smart_speed_on;
289 1.1 dyoung
290 1.1 dyoung /*
291 1.1 dyoung * MSIX should be the default for best performance,
292 1.1 dyoung * but this allows it to be forced off for testing.
293 1.1 dyoung */
294 1.1 dyoung static int ixgbe_enable_msix = 1;
295 1.1 dyoung TUNABLE_INT("hw.ixgbe.enable_msix", &ixgbe_enable_msix);
296 1.1 dyoung
297 1.1 dyoung /*
298 1.1 dyoung * Header split: this causes the hardware to DMA
299 1.1 dyoung * the header into a separate mbuf from the payload,
300 1.1 dyoung * it can be a performance win in some workloads, but
301 1.1 dyoung * in others it actually hurts, its off by default.
302 1.1 dyoung */
303 1.1 dyoung static bool ixgbe_header_split = FALSE;
304 1.1 dyoung TUNABLE_INT("hw.ixgbe.hdr_split", &ixgbe_header_split);
305 1.1 dyoung
306 1.1 dyoung #if defined(NETBSD_MSI_OR_MSIX)
307 1.1 dyoung /*
308 1.1 dyoung * Number of Queues, can be set to 0,
309 1.1 dyoung * it then autoconfigures based on the
310 1.1 dyoung * number of cpus with a max of 8. This
311 1.1 dyoung * can be overriden manually here.
312 1.1 dyoung */
313 1.1 dyoung static int ixgbe_num_queues = 0;
314 1.1 dyoung TUNABLE_INT("hw.ixgbe.num_queues", &ixgbe_num_queues);
315 1.1 dyoung #endif
316 1.1 dyoung
317 1.1 dyoung /*
318 1.1 dyoung ** Number of TX descriptors per ring,
319 1.1 dyoung ** setting higher than RX as this seems
320 1.1 dyoung ** the better performing choice.
321 1.1 dyoung */
322 1.1 dyoung static int ixgbe_txd = PERFORM_TXD;
323 1.1 dyoung TUNABLE_INT("hw.ixgbe.txd", &ixgbe_txd);
324 1.1 dyoung
325 1.1 dyoung /* Number of RX descriptors per ring */
326 1.1 dyoung static int ixgbe_rxd = PERFORM_RXD;
327 1.1 dyoung TUNABLE_INT("hw.ixgbe.rxd", &ixgbe_rxd);
328 1.1 dyoung
329 1.1 dyoung /* Keep running tab on them for sanity check */
330 1.1 dyoung static int ixgbe_total_ports;
331 1.1 dyoung
332 1.1 dyoung #ifdef IXGBE_FDIR
333 1.1 dyoung /*
334 1.1 dyoung ** For Flow Director: this is the
335 1.1 dyoung ** number of TX packets we sample
336 1.1 dyoung ** for the filter pool, this means
337 1.1 dyoung ** every 20th packet will be probed.
338 1.1 dyoung **
339 1.1 dyoung ** This feature can be disabled by
340 1.1 dyoung ** setting this to 0.
341 1.1 dyoung */
342 1.1 dyoung static int atr_sample_rate = 20;
343 1.1 dyoung /*
344 1.1 dyoung ** Flow Director actually 'steals'
345 1.1 dyoung ** part of the packet buffer as its
346 1.1 dyoung ** filter pool, this variable controls
347 1.1 dyoung ** how much it uses:
348 1.1 dyoung ** 0 = 64K, 1 = 128K, 2 = 256K
349 1.1 dyoung */
350 1.1 dyoung static int fdir_pballoc = 1;
351 1.1 dyoung #endif
352 1.1 dyoung
353 1.1 dyoung /*********************************************************************
354 1.1 dyoung * Device identification routine
355 1.1 dyoung *
356 1.1 dyoung * ixgbe_probe determines if the driver should be loaded on
357 1.1 dyoung * adapter based on PCI vendor/device id of the adapter.
358 1.1 dyoung *
359 1.1 dyoung * return 1 on success, 0 on failure
360 1.1 dyoung *********************************************************************/
361 1.1 dyoung
362 1.1 dyoung static int
363 1.1 dyoung ixgbe_probe(device_t dev, cfdata_t cf, void *aux)
364 1.1 dyoung {
365 1.1 dyoung const struct pci_attach_args *pa = aux;
366 1.1 dyoung
367 1.1 dyoung return (ixgbe_lookup(pa) != NULL) ? 1 : 0;
368 1.1 dyoung }
369 1.1 dyoung
370 1.1 dyoung static ixgbe_vendor_info_t *
371 1.1 dyoung ixgbe_lookup(const struct pci_attach_args *pa)
372 1.1 dyoung {
373 1.1 dyoung pcireg_t subid;
374 1.1 dyoung ixgbe_vendor_info_t *ent;
375 1.1 dyoung
376 1.1 dyoung INIT_DEBUGOUT("ixgbe_probe: begin");
377 1.1 dyoung
378 1.1 dyoung if (PCI_VENDOR(pa->pa_id) != IXGBE_INTEL_VENDOR_ID)
379 1.1 dyoung return NULL;
380 1.1 dyoung
381 1.1 dyoung subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
382 1.1 dyoung
383 1.1 dyoung for (ent = ixgbe_vendor_info_array; ent->vendor_id != 0; ent++) {
384 1.1 dyoung if (PCI_VENDOR(pa->pa_id) == ent->vendor_id &&
385 1.1 dyoung PCI_PRODUCT(pa->pa_id) == ent->device_id &&
386 1.1 dyoung
387 1.1 dyoung (PCI_SUBSYS_VENDOR(subid) == ent->subvendor_id ||
388 1.1 dyoung ent->subvendor_id == 0) &&
389 1.1 dyoung
390 1.1 dyoung (PCI_SUBSYS_ID(subid) == ent->subdevice_id ||
391 1.1 dyoung ent->subdevice_id == 0)) {
392 1.1 dyoung ++ixgbe_total_ports;
393 1.1 dyoung return ent;
394 1.1 dyoung }
395 1.1 dyoung }
396 1.1 dyoung return NULL;
397 1.1 dyoung }
398 1.1 dyoung
399 1.1 dyoung
400 1.1 dyoung static void
401 1.1 dyoung ixgbe_sysctl_attach(struct adapter *adapter)
402 1.1 dyoung {
403 1.1 dyoung struct sysctllog **log;
404 1.1 dyoung const struct sysctlnode *rnode, *cnode;
405 1.1 dyoung device_t dev;
406 1.1 dyoung
407 1.1 dyoung dev = adapter->dev;
408 1.1 dyoung log = &adapter->sysctllog;
409 1.1 dyoung
410 1.1 dyoung if ((rnode = ixgbe_sysctl_instance(adapter)) == NULL) {
411 1.1 dyoung aprint_error_dev(dev, "could not create sysctl root\n");
412 1.1 dyoung return;
413 1.1 dyoung }
414 1.1 dyoung
415 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
416 1.1 dyoung CTLFLAG_READONLY, CTLTYPE_INT,
417 1.1 dyoung "num_rx_desc", SYSCTL_DESCR("Number of rx descriptors"),
418 1.1 dyoung NULL, 0, &adapter->num_rx_desc, 0, CTL_CREATE, CTL_EOL) != 0)
419 1.1 dyoung aprint_error_dev(dev, "could not create sysctl\n");
420 1.1 dyoung
421 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
422 1.1 dyoung CTLFLAG_READONLY, CTLTYPE_INT,
423 1.1 dyoung "num_queues", SYSCTL_DESCR("Number of queues"),
424 1.1 dyoung NULL, 0, &adapter->num_queues, 0, CTL_CREATE, CTL_EOL) != 0)
425 1.1 dyoung aprint_error_dev(dev, "could not create sysctl\n");
426 1.1 dyoung
427 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
428 1.1 dyoung CTLFLAG_READWRITE, CTLTYPE_INT,
429 1.1 dyoung "flow_control", SYSCTL_DESCR("Flow Control"),
430 1.3 dsl ixgbe_set_flowcntl, 0, (void *)adapter, 0, CTL_CREATE, CTL_EOL) != 0)
431 1.1 dyoung aprint_error_dev(dev, "could not create sysctl\n");
432 1.1 dyoung
433 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
434 1.1 dyoung CTLFLAG_READWRITE, CTLTYPE_INT,
435 1.1 dyoung "advertise_gig", SYSCTL_DESCR("1G Link"),
436 1.3 dsl ixgbe_set_advertise, 0, (void *)adapter, 0, CTL_CREATE, CTL_EOL) != 0)
437 1.1 dyoung aprint_error_dev(dev, "could not create sysctl\n");
438 1.1 dyoung
439 1.1 dyoung /* XXX This is an *instance* sysctl controlling a *global* variable.
440 1.1 dyoung * XXX It's that way in the FreeBSD driver that this derives from.
441 1.1 dyoung */
442 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
443 1.1 dyoung CTLFLAG_READWRITE, CTLTYPE_INT,
444 1.1 dyoung "enable_aim", SYSCTL_DESCR("Interrupt Moderation"),
445 1.1 dyoung NULL, 0, &ixgbe_enable_aim, 0, CTL_CREATE, CTL_EOL) != 0)
446 1.1 dyoung aprint_error_dev(dev, "could not create sysctl\n");
447 1.1 dyoung }
448 1.1 dyoung
449 1.1 dyoung /*********************************************************************
450 1.1 dyoung * Device initialization routine
451 1.1 dyoung *
452 1.1 dyoung * The attach entry point is called when the driver is being loaded.
453 1.1 dyoung * This routine identifies the type of hardware, allocates all resources
454 1.1 dyoung * and initializes the hardware.
455 1.1 dyoung *
456 1.1 dyoung * return 0 on success, positive on failure
457 1.1 dyoung *********************************************************************/
458 1.1 dyoung
459 1.1 dyoung static void
460 1.1 dyoung ixgbe_attach(device_t parent, device_t dev, void *aux)
461 1.1 dyoung {
462 1.1 dyoung struct adapter *adapter;
463 1.1 dyoung struct ixgbe_hw *hw;
464 1.1 dyoung int error = 0;
465 1.1 dyoung u16 csum;
466 1.1 dyoung u32 ctrl_ext;
467 1.1 dyoung ixgbe_vendor_info_t *ent;
468 1.1 dyoung const struct pci_attach_args *pa = aux;
469 1.1 dyoung
470 1.1 dyoung INIT_DEBUGOUT("ixgbe_attach: begin");
471 1.1 dyoung
472 1.1 dyoung /* Allocate, clear, and link in our adapter structure */
473 1.1 dyoung adapter = device_private(dev);
474 1.1 dyoung adapter->dev = adapter->osdep.dev = dev;
475 1.1 dyoung hw = &adapter->hw;
476 1.1 dyoung adapter->osdep.pc = pa->pa_pc;
477 1.1 dyoung adapter->osdep.tag = pa->pa_tag;
478 1.1 dyoung adapter->osdep.dmat = pa->pa_dmat;
479 1.1 dyoung
480 1.1 dyoung ent = ixgbe_lookup(pa);
481 1.1 dyoung
482 1.1 dyoung KASSERT(ent != NULL);
483 1.1 dyoung
484 1.1 dyoung aprint_normal(": %s, Version - %s\n",
485 1.1 dyoung ixgbe_strings[ent->index], ixgbe_driver_version);
486 1.1 dyoung
487 1.1 dyoung /* Core Lock Init*/
488 1.1 dyoung IXGBE_CORE_LOCK_INIT(adapter, device_xname(dev));
489 1.1 dyoung
490 1.1 dyoung /* SYSCTL APIs */
491 1.1 dyoung
492 1.1 dyoung ixgbe_sysctl_attach(adapter);
493 1.1 dyoung
494 1.1 dyoung /* Set up the timer callout */
495 1.1 dyoung callout_init(&adapter->timer, 0);
496 1.1 dyoung
497 1.1 dyoung /* Determine hardware revision */
498 1.1 dyoung ixgbe_identify_hardware(adapter);
499 1.1 dyoung
500 1.1 dyoung /* Do base PCI setup - map BAR0 */
501 1.1 dyoung if (ixgbe_allocate_pci_resources(adapter, pa)) {
502 1.1 dyoung aprint_error_dev(dev, "Allocation of PCI resources failed\n");
503 1.1 dyoung error = ENXIO;
504 1.1 dyoung goto err_out;
505 1.1 dyoung }
506 1.1 dyoung
507 1.1 dyoung /* Do descriptor calc and sanity checks */
508 1.1 dyoung if (((ixgbe_txd * sizeof(union ixgbe_adv_tx_desc)) % DBA_ALIGN) != 0 ||
509 1.1 dyoung ixgbe_txd < MIN_TXD || ixgbe_txd > MAX_TXD) {
510 1.1 dyoung aprint_error_dev(dev, "TXD config issue, using default!\n");
511 1.1 dyoung adapter->num_tx_desc = DEFAULT_TXD;
512 1.1 dyoung } else
513 1.1 dyoung adapter->num_tx_desc = ixgbe_txd;
514 1.1 dyoung
515 1.1 dyoung /*
516 1.1 dyoung ** With many RX rings it is easy to exceed the
517 1.1 dyoung ** system mbuf allocation. Tuning nmbclusters
518 1.1 dyoung ** can alleviate this.
519 1.1 dyoung */
520 1.1 dyoung if (nmbclusters > 0 ) {
521 1.1 dyoung int s;
522 1.1 dyoung s = (ixgbe_rxd * adapter->num_queues) * ixgbe_total_ports;
523 1.1 dyoung if (s > nmbclusters) {
524 1.1 dyoung aprint_error_dev(dev, "RX Descriptors exceed "
525 1.1 dyoung "system mbuf max, using default instead!\n");
526 1.1 dyoung ixgbe_rxd = DEFAULT_RXD;
527 1.1 dyoung }
528 1.1 dyoung }
529 1.1 dyoung
530 1.1 dyoung if (((ixgbe_rxd * sizeof(union ixgbe_adv_rx_desc)) % DBA_ALIGN) != 0 ||
531 1.1 dyoung ixgbe_rxd < MIN_TXD || ixgbe_rxd > MAX_TXD) {
532 1.1 dyoung aprint_error_dev(dev, "RXD config issue, using default!\n");
533 1.1 dyoung adapter->num_rx_desc = DEFAULT_RXD;
534 1.1 dyoung } else
535 1.1 dyoung adapter->num_rx_desc = ixgbe_rxd;
536 1.1 dyoung
537 1.1 dyoung /* Allocate our TX/RX Queues */
538 1.1 dyoung if (ixgbe_allocate_queues(adapter)) {
539 1.1 dyoung error = ENOMEM;
540 1.1 dyoung goto err_out;
541 1.1 dyoung }
542 1.1 dyoung
543 1.1 dyoung /* Allocate multicast array memory. */
544 1.1 dyoung adapter->mta = malloc(sizeof(u8) * IXGBE_ETH_LENGTH_OF_ADDRESS *
545 1.1 dyoung MAX_NUM_MULTICAST_ADDRESSES, M_DEVBUF, M_NOWAIT);
546 1.1 dyoung if (adapter->mta == NULL) {
547 1.1 dyoung aprint_error_dev(dev, "Cannot allocate multicast setup array\n");
548 1.1 dyoung error = ENOMEM;
549 1.1 dyoung goto err_late;
550 1.1 dyoung }
551 1.1 dyoung
552 1.1 dyoung /* Initialize the shared code */
553 1.1 dyoung error = ixgbe_init_shared_code(hw);
554 1.1 dyoung if (error == IXGBE_ERR_SFP_NOT_PRESENT) {
555 1.1 dyoung /*
556 1.1 dyoung ** No optics in this port, set up
557 1.1 dyoung ** so the timer routine will probe
558 1.1 dyoung ** for later insertion.
559 1.1 dyoung */
560 1.1 dyoung adapter->sfp_probe = TRUE;
561 1.1 dyoung error = 0;
562 1.1 dyoung } else if (error == IXGBE_ERR_SFP_NOT_SUPPORTED) {
563 1.1 dyoung aprint_error_dev(dev,"Unsupported SFP+ module detected!\n");
564 1.1 dyoung error = EIO;
565 1.1 dyoung goto err_late;
566 1.1 dyoung } else if (error) {
567 1.1 dyoung aprint_error_dev(dev,"Unable to initialize the shared code\n");
568 1.1 dyoung error = EIO;
569 1.1 dyoung goto err_late;
570 1.1 dyoung }
571 1.1 dyoung
572 1.1 dyoung /* Make sure we have a good EEPROM before we read from it */
573 1.1 dyoung if (ixgbe_validate_eeprom_checksum(&adapter->hw, &csum) < 0) {
574 1.1 dyoung aprint_error_dev(dev,"The EEPROM Checksum Is Not Valid\n");
575 1.1 dyoung error = EIO;
576 1.1 dyoung goto err_late;
577 1.1 dyoung }
578 1.1 dyoung
579 1.1 dyoung /* Get Hardware Flow Control setting */
580 1.1 dyoung hw->fc.requested_mode = ixgbe_fc_full;
581 1.1 dyoung hw->fc.pause_time = IXGBE_FC_PAUSE;
582 1.1 dyoung hw->fc.low_water = IXGBE_FC_LO;
583 1.1 dyoung hw->fc.high_water = IXGBE_FC_HI;
584 1.1 dyoung hw->fc.send_xon = TRUE;
585 1.1 dyoung
586 1.1 dyoung error = ixgbe_init_hw(hw);
587 1.1 dyoung if (error == IXGBE_ERR_EEPROM_VERSION) {
588 1.1 dyoung aprint_error_dev(dev, "This device is a pre-production adapter/"
589 1.1 dyoung "LOM. Please be aware there may be issues associated "
590 1.1 dyoung "with your hardware.\n If you are experiencing problems "
591 1.1 dyoung "please contact your Intel or hardware representative "
592 1.1 dyoung "who provided you with this hardware.\n");
593 1.1 dyoung } else if (error == IXGBE_ERR_SFP_NOT_SUPPORTED)
594 1.1 dyoung aprint_error_dev(dev,"Unsupported SFP+ Module\n");
595 1.1 dyoung
596 1.1 dyoung if (error) {
597 1.1 dyoung error = EIO;
598 1.1 dyoung aprint_error_dev(dev,"Hardware Initialization Failure\n");
599 1.1 dyoung goto err_late;
600 1.1 dyoung }
601 1.1 dyoung
602 1.1 dyoung /* Detect and set physical type */
603 1.1 dyoung ixgbe_setup_optics(adapter);
604 1.1 dyoung
605 1.1 dyoung if ((adapter->msix > 1) && (ixgbe_enable_msix))
606 1.1 dyoung error = ixgbe_allocate_msix(adapter, pa);
607 1.1 dyoung else
608 1.1 dyoung error = ixgbe_allocate_legacy(adapter, pa);
609 1.1 dyoung if (error)
610 1.1 dyoung goto err_late;
611 1.1 dyoung
612 1.1 dyoung /* Setup OS specific network interface */
613 1.1 dyoung if (ixgbe_setup_interface(dev, adapter) != 0)
614 1.1 dyoung goto err_late;
615 1.1 dyoung
616 1.1 dyoung /* Sysctl for limiting the amount of work done in software interrupts */
617 1.1 dyoung ixgbe_add_rx_process_limit(adapter, "rx_processing_limit",
618 1.1 dyoung "max number of rx packets to process", &adapter->rx_process_limit,
619 1.1 dyoung ixgbe_rx_process_limit);
620 1.1 dyoung
621 1.1 dyoung /* Initialize statistics */
622 1.1 dyoung ixgbe_update_stats_counters(adapter);
623 1.1 dyoung
624 1.1 dyoung /* Print PCIE bus type/speed/width info */
625 1.1 dyoung ixgbe_get_bus_info(hw);
626 1.1 dyoung aprint_normal_dev(dev,"PCI Express Bus: Speed %s %s\n",
627 1.1 dyoung ((hw->bus.speed == ixgbe_bus_speed_5000) ? "5.0Gb/s":
628 1.1 dyoung (hw->bus.speed == ixgbe_bus_speed_2500) ? "2.5Gb/s":"Unknown"),
629 1.1 dyoung (hw->bus.width == ixgbe_bus_width_pcie_x8) ? "Width x8" :
630 1.1 dyoung (hw->bus.width == ixgbe_bus_width_pcie_x4) ? "Width x4" :
631 1.1 dyoung (hw->bus.width == ixgbe_bus_width_pcie_x1) ? "Width x1" :
632 1.1 dyoung ("Unknown"));
633 1.1 dyoung
634 1.1 dyoung if ((hw->bus.width <= ixgbe_bus_width_pcie_x4) &&
635 1.1 dyoung (hw->bus.speed == ixgbe_bus_speed_2500)) {
636 1.1 dyoung aprint_error_dev(dev, "PCI-Express bandwidth available"
637 1.1 dyoung " for this card\n is not sufficient for"
638 1.1 dyoung " optimal performance.\n");
639 1.1 dyoung aprint_error_dev(dev, "For optimal performance a x8 "
640 1.1 dyoung "PCIE, or x4 PCIE 2 slot is required.\n");
641 1.1 dyoung }
642 1.1 dyoung
643 1.1 dyoung /* let hardware know driver is loaded */
644 1.1 dyoung ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
645 1.1 dyoung ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD;
646 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
647 1.1 dyoung
648 1.1 dyoung ixgbe_add_hw_stats(adapter);
649 1.1 dyoung
650 1.1 dyoung INIT_DEBUGOUT("ixgbe_attach: end");
651 1.1 dyoung return;
652 1.1 dyoung err_late:
653 1.1 dyoung ixgbe_free_transmit_structures(adapter);
654 1.1 dyoung ixgbe_free_receive_structures(adapter);
655 1.1 dyoung err_out:
656 1.1 dyoung if (adapter->ifp != NULL)
657 1.1 dyoung if_free(adapter->ifp);
658 1.1 dyoung ixgbe_free_pci_resources(adapter);
659 1.1 dyoung if (adapter->mta != NULL)
660 1.1 dyoung free(adapter->mta, M_DEVBUF);
661 1.1 dyoung return;
662 1.1 dyoung
663 1.1 dyoung }
664 1.1 dyoung
665 1.1 dyoung /*********************************************************************
666 1.1 dyoung * Device removal routine
667 1.1 dyoung *
668 1.1 dyoung * The detach entry point is called when the driver is being removed.
669 1.1 dyoung * This routine stops the adapter and deallocates all the resources
670 1.1 dyoung * that were allocated for driver operation.
671 1.1 dyoung *
672 1.1 dyoung * return 0 on success, positive on failure
673 1.1 dyoung *********************************************************************/
674 1.1 dyoung
675 1.1 dyoung static int
676 1.1 dyoung ixgbe_detach(device_t dev, int flags)
677 1.1 dyoung {
678 1.1 dyoung struct adapter *adapter = device_private(dev);
679 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
680 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
681 1.1 dyoung struct ixgbe_hw_stats *stats = &adapter->stats;
682 1.1 dyoung struct ix_queue *que = adapter->queues;
683 1.1 dyoung u32 ctrl_ext;
684 1.1 dyoung
685 1.1 dyoung INIT_DEBUGOUT("ixgbe_detach: begin");
686 1.1 dyoung
687 1.1 dyoung /* Make sure VLANs are not using driver */
688 1.1 dyoung if (!VLAN_ATTACHED(&adapter->osdep.ec))
689 1.1 dyoung ; /* nothing to do: no VLANs */
690 1.1 dyoung else if ((flags & (DETACH_SHUTDOWN|DETACH_FORCE)) != 0)
691 1.1 dyoung vlan_ifdetach(adapter->ifp);
692 1.1 dyoung else {
693 1.1 dyoung aprint_error_dev(dev, "VLANs in use\n");
694 1.1 dyoung return EBUSY;
695 1.1 dyoung }
696 1.1 dyoung
697 1.1 dyoung IXGBE_CORE_LOCK(adapter);
698 1.1 dyoung ixgbe_stop(adapter);
699 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
700 1.1 dyoung
701 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
702 1.1 dyoung softint_disestablish(que->que_si);
703 1.1 dyoung }
704 1.1 dyoung
705 1.1 dyoung /* Drain the Link queue */
706 1.1 dyoung softint_disestablish(adapter->link_si);
707 1.1 dyoung softint_disestablish(adapter->mod_si);
708 1.1 dyoung softint_disestablish(adapter->msf_si);
709 1.1 dyoung #ifdef IXGBE_FDIR
710 1.1 dyoung softint_disestablish(adapter->fdir_si);
711 1.1 dyoung #endif
712 1.1 dyoung
713 1.1 dyoung /* let hardware know driver is unloading */
714 1.1 dyoung ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
715 1.1 dyoung ctrl_ext &= ~IXGBE_CTRL_EXT_DRV_LOAD;
716 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT, ctrl_ext);
717 1.1 dyoung
718 1.1 dyoung ether_ifdetach(adapter->ifp);
719 1.1 dyoung callout_halt(&adapter->timer, NULL);
720 1.1 dyoung ixgbe_free_pci_resources(adapter);
721 1.1 dyoung #if 0 /* XXX the NetBSD port is probably missing something here */
722 1.1 dyoung bus_generic_detach(dev);
723 1.1 dyoung #endif
724 1.1 dyoung if_detach(adapter->ifp);
725 1.1 dyoung
726 1.1 dyoung sysctl_teardown(&adapter->sysctllog);
727 1.1 dyoung evcnt_detach(&adapter->handleq);
728 1.1 dyoung evcnt_detach(&adapter->req);
729 1.1 dyoung evcnt_detach(&adapter->morerx);
730 1.1 dyoung evcnt_detach(&adapter->moretx);
731 1.1 dyoung evcnt_detach(&adapter->txloops);
732 1.1 dyoung evcnt_detach(&adapter->efbig_tx_dma_setup);
733 1.1 dyoung evcnt_detach(&adapter->m_defrag_failed);
734 1.1 dyoung evcnt_detach(&adapter->efbig2_tx_dma_setup);
735 1.1 dyoung evcnt_detach(&adapter->einval_tx_dma_setup);
736 1.1 dyoung evcnt_detach(&adapter->other_tx_dma_setup);
737 1.1 dyoung evcnt_detach(&adapter->eagain_tx_dma_setup);
738 1.1 dyoung evcnt_detach(&adapter->enomem_tx_dma_setup);
739 1.1 dyoung evcnt_detach(&adapter->watchdog_events);
740 1.1 dyoung evcnt_detach(&adapter->tso_err);
741 1.1 dyoung evcnt_detach(&adapter->tso_tx);
742 1.1 dyoung evcnt_detach(&adapter->link_irq);
743 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, rxr++, txr++) {
744 1.1 dyoung evcnt_detach(&txr->no_desc_avail);
745 1.1 dyoung evcnt_detach(&txr->total_packets);
746 1.1 dyoung
747 1.1 dyoung if (i < __arraycount(adapter->stats.mpc)) {
748 1.1 dyoung evcnt_detach(&adapter->stats.mpc[i]);
749 1.1 dyoung }
750 1.1 dyoung if (i < __arraycount(adapter->stats.pxontxc)) {
751 1.1 dyoung evcnt_detach(&adapter->stats.pxontxc[i]);
752 1.1 dyoung evcnt_detach(&adapter->stats.pxonrxc[i]);
753 1.1 dyoung evcnt_detach(&adapter->stats.pxofftxc[i]);
754 1.1 dyoung evcnt_detach(&adapter->stats.pxoffrxc[i]);
755 1.1 dyoung evcnt_detach(&adapter->stats.pxon2offc[i]);
756 1.1 dyoung }
757 1.1 dyoung if (i < __arraycount(adapter->stats.qprc)) {
758 1.1 dyoung evcnt_detach(&adapter->stats.qprc[i]);
759 1.1 dyoung evcnt_detach(&adapter->stats.qptc[i]);
760 1.1 dyoung evcnt_detach(&adapter->stats.qbrc[i]);
761 1.1 dyoung evcnt_detach(&adapter->stats.qbtc[i]);
762 1.1 dyoung evcnt_detach(&adapter->stats.qprdc[i]);
763 1.1 dyoung }
764 1.1 dyoung
765 1.1 dyoung evcnt_detach(&rxr->rx_packets);
766 1.1 dyoung evcnt_detach(&rxr->rx_bytes);
767 1.1 dyoung evcnt_detach(&rxr->no_jmbuf);
768 1.1 dyoung evcnt_detach(&rxr->rx_discarded);
769 1.1 dyoung evcnt_detach(&rxr->rx_split_packets);
770 1.1 dyoung evcnt_detach(&rxr->rx_irq);
771 1.1 dyoung }
772 1.1 dyoung evcnt_detach(&stats->ipcs);
773 1.1 dyoung evcnt_detach(&stats->l4cs);
774 1.1 dyoung evcnt_detach(&stats->ipcs_bad);
775 1.1 dyoung evcnt_detach(&stats->l4cs_bad);
776 1.1 dyoung evcnt_detach(&stats->intzero);
777 1.1 dyoung evcnt_detach(&stats->legint);
778 1.1 dyoung evcnt_detach(&stats->crcerrs);
779 1.1 dyoung evcnt_detach(&stats->illerrc);
780 1.1 dyoung evcnt_detach(&stats->errbc);
781 1.1 dyoung evcnt_detach(&stats->mspdc);
782 1.1 dyoung evcnt_detach(&stats->mlfc);
783 1.1 dyoung evcnt_detach(&stats->mrfc);
784 1.1 dyoung evcnt_detach(&stats->rlec);
785 1.1 dyoung evcnt_detach(&stats->lxontxc);
786 1.1 dyoung evcnt_detach(&stats->lxonrxc);
787 1.1 dyoung evcnt_detach(&stats->lxofftxc);
788 1.1 dyoung evcnt_detach(&stats->lxoffrxc);
789 1.1 dyoung
790 1.1 dyoung /* Packet Reception Stats */
791 1.1 dyoung evcnt_detach(&stats->tor);
792 1.1 dyoung evcnt_detach(&stats->gorc);
793 1.1 dyoung evcnt_detach(&stats->tpr);
794 1.1 dyoung evcnt_detach(&stats->gprc);
795 1.1 dyoung evcnt_detach(&stats->mprc);
796 1.1 dyoung evcnt_detach(&stats->bprc);
797 1.1 dyoung evcnt_detach(&stats->prc64);
798 1.1 dyoung evcnt_detach(&stats->prc127);
799 1.1 dyoung evcnt_detach(&stats->prc255);
800 1.1 dyoung evcnt_detach(&stats->prc511);
801 1.1 dyoung evcnt_detach(&stats->prc1023);
802 1.1 dyoung evcnt_detach(&stats->prc1522);
803 1.1 dyoung evcnt_detach(&stats->ruc);
804 1.1 dyoung evcnt_detach(&stats->rfc);
805 1.1 dyoung evcnt_detach(&stats->roc);
806 1.1 dyoung evcnt_detach(&stats->rjc);
807 1.1 dyoung evcnt_detach(&stats->mngprc);
808 1.1 dyoung evcnt_detach(&stats->xec);
809 1.1 dyoung
810 1.1 dyoung /* Packet Transmission Stats */
811 1.1 dyoung evcnt_detach(&stats->gotc);
812 1.1 dyoung evcnt_detach(&stats->tpt);
813 1.1 dyoung evcnt_detach(&stats->gptc);
814 1.1 dyoung evcnt_detach(&stats->bptc);
815 1.1 dyoung evcnt_detach(&stats->mptc);
816 1.1 dyoung evcnt_detach(&stats->mngptc);
817 1.1 dyoung evcnt_detach(&stats->ptc64);
818 1.1 dyoung evcnt_detach(&stats->ptc127);
819 1.1 dyoung evcnt_detach(&stats->ptc255);
820 1.1 dyoung evcnt_detach(&stats->ptc511);
821 1.1 dyoung evcnt_detach(&stats->ptc1023);
822 1.1 dyoung evcnt_detach(&stats->ptc1522);
823 1.1 dyoung
824 1.1 dyoung /* FC Stats */
825 1.1 dyoung evcnt_detach(&stats->fccrc);
826 1.1 dyoung evcnt_detach(&stats->fclast);
827 1.1 dyoung if (adapter->hw.mac.type != ixgbe_mac_82598EB) {
828 1.1 dyoung evcnt_detach(&stats->fcoerpdc);
829 1.1 dyoung evcnt_detach(&stats->fcoeprc);
830 1.1 dyoung evcnt_detach(&stats->fcoeptc);
831 1.1 dyoung evcnt_detach(&stats->fcoedwrc);
832 1.1 dyoung evcnt_detach(&stats->fcoedwtc);
833 1.1 dyoung }
834 1.1 dyoung
835 1.1 dyoung ixgbe_free_transmit_structures(adapter);
836 1.1 dyoung ixgbe_free_receive_structures(adapter);
837 1.1 dyoung free(adapter->mta, M_DEVBUF);
838 1.1 dyoung
839 1.1 dyoung IXGBE_CORE_LOCK_DESTROY(adapter);
840 1.1 dyoung return (0);
841 1.1 dyoung }
842 1.1 dyoung
843 1.1 dyoung /*********************************************************************
844 1.1 dyoung *
845 1.1 dyoung * Shutdown entry point
846 1.1 dyoung *
847 1.1 dyoung **********************************************************************/
848 1.1 dyoung
849 1.1 dyoung #if 0 /* XXX NetBSD ought to register something like this through pmf(9) */
850 1.1 dyoung static int
851 1.1 dyoung ixgbe_shutdown(device_t dev)
852 1.1 dyoung {
853 1.1 dyoung struct adapter *adapter = device_private(dev);
854 1.1 dyoung IXGBE_CORE_LOCK(adapter);
855 1.1 dyoung ixgbe_stop(adapter);
856 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
857 1.1 dyoung return (0);
858 1.1 dyoung }
859 1.1 dyoung #endif
860 1.1 dyoung
861 1.1 dyoung
862 1.1 dyoung /*********************************************************************
863 1.1 dyoung * Transmit entry point
864 1.1 dyoung *
865 1.1 dyoung * ixgbe_start is called by the stack to initiate a transmit.
866 1.1 dyoung * The driver will remain in this routine as long as there are
867 1.1 dyoung * packets to transmit and transmit resources are available.
868 1.1 dyoung * In case resources are not available stack is notified and
869 1.1 dyoung * the packet is requeued.
870 1.1 dyoung **********************************************************************/
871 1.1 dyoung
872 1.1 dyoung static void
873 1.1 dyoung ixgbe_start_locked(struct tx_ring *txr, struct ifnet * ifp)
874 1.1 dyoung {
875 1.1 dyoung int rc;
876 1.1 dyoung struct mbuf *m_head;
877 1.1 dyoung struct adapter *adapter = txr->adapter;
878 1.1 dyoung
879 1.1 dyoung IXGBE_TX_LOCK_ASSERT(txr);
880 1.1 dyoung
881 1.1 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) !=
882 1.1 dyoung IFF_RUNNING)
883 1.1 dyoung return;
884 1.1 dyoung if (!adapter->link_active)
885 1.1 dyoung return;
886 1.1 dyoung
887 1.1 dyoung while (!IFQ_IS_EMPTY(&ifp->if_snd)) {
888 1.1 dyoung
889 1.1 dyoung IFQ_POLL(&ifp->if_snd, m_head);
890 1.1 dyoung if (m_head == NULL)
891 1.1 dyoung break;
892 1.1 dyoung
893 1.1 dyoung if ((rc = ixgbe_xmit(txr, m_head)) == EAGAIN) {
894 1.1 dyoung ifp->if_flags |= IFF_OACTIVE;
895 1.1 dyoung break;
896 1.1 dyoung }
897 1.1 dyoung IFQ_DEQUEUE(&ifp->if_snd, m_head);
898 1.1 dyoung if (rc == EFBIG) {
899 1.1 dyoung struct mbuf *mtmp;
900 1.1 dyoung
901 1.1 dyoung if ((mtmp = m_defrag(m_head, M_DONTWAIT)) != NULL) {
902 1.1 dyoung m_head = mtmp;
903 1.1 dyoung rc = ixgbe_xmit(txr, m_head);
904 1.1 dyoung if (rc != 0)
905 1.1 dyoung adapter->efbig2_tx_dma_setup.ev_count++;
906 1.1 dyoung } else
907 1.1 dyoung adapter->m_defrag_failed.ev_count++;
908 1.1 dyoung }
909 1.1 dyoung if (rc != 0) {
910 1.1 dyoung m_freem(m_head);
911 1.1 dyoung continue;
912 1.1 dyoung }
913 1.1 dyoung
914 1.1 dyoung /* Send a copy of the frame to the BPF listener */
915 1.1 dyoung bpf_mtap(ifp, m_head);
916 1.1 dyoung
917 1.1 dyoung /* Set watchdog on */
918 1.1 dyoung getmicrotime(&txr->watchdog_time);
919 1.1 dyoung txr->queue_status = IXGBE_QUEUE_WORKING;
920 1.1 dyoung
921 1.1 dyoung }
922 1.1 dyoung return;
923 1.1 dyoung }
924 1.1 dyoung
925 1.1 dyoung /*
926 1.1 dyoung * Legacy TX start - called by the stack, this
927 1.1 dyoung * always uses the first tx ring, and should
928 1.1 dyoung * not be used with multiqueue tx enabled.
929 1.1 dyoung */
930 1.1 dyoung static void
931 1.1 dyoung ixgbe_start(struct ifnet *ifp)
932 1.1 dyoung {
933 1.1 dyoung struct adapter *adapter = ifp->if_softc;
934 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
935 1.1 dyoung
936 1.1 dyoung if (ifp->if_flags & IFF_RUNNING) {
937 1.1 dyoung IXGBE_TX_LOCK(txr);
938 1.1 dyoung ixgbe_start_locked(txr, ifp);
939 1.1 dyoung IXGBE_TX_UNLOCK(txr);
940 1.1 dyoung }
941 1.1 dyoung return;
942 1.1 dyoung }
943 1.1 dyoung
944 1.1 dyoung #if __FreeBSD_version >= 800000
945 1.1 dyoung /*
946 1.1 dyoung ** Multiqueue Transmit driver
947 1.1 dyoung **
948 1.1 dyoung */
949 1.1 dyoung static int
950 1.1 dyoung ixgbe_mq_start(struct ifnet *ifp, struct mbuf *m)
951 1.1 dyoung {
952 1.1 dyoung struct adapter *adapter = ifp->if_softc;
953 1.1 dyoung struct ix_queue *que;
954 1.1 dyoung struct tx_ring *txr;
955 1.1 dyoung int i = 0, err = 0;
956 1.1 dyoung
957 1.1 dyoung /* Which queue to use */
958 1.1 dyoung if ((m->m_flags & M_FLOWID) != 0)
959 1.1 dyoung i = m->m_pkthdr.flowid % adapter->num_queues;
960 1.1 dyoung
961 1.1 dyoung txr = &adapter->tx_rings[i];
962 1.1 dyoung que = &adapter->queues[i];
963 1.1 dyoung
964 1.1 dyoung if (IXGBE_TX_TRYLOCK(txr)) {
965 1.1 dyoung err = ixgbe_mq_start_locked(ifp, txr, m);
966 1.1 dyoung IXGBE_TX_UNLOCK(txr);
967 1.1 dyoung } else {
968 1.1 dyoung err = drbr_enqueue(ifp, txr->br, m);
969 1.1 dyoung softint_schedule(que->que_si);
970 1.1 dyoung }
971 1.1 dyoung
972 1.1 dyoung return (err);
973 1.1 dyoung }
974 1.1 dyoung
975 1.1 dyoung static int
976 1.1 dyoung ixgbe_mq_start_locked(struct ifnet *ifp, struct tx_ring *txr, struct mbuf *m)
977 1.1 dyoung {
978 1.1 dyoung struct adapter *adapter = txr->adapter;
979 1.1 dyoung struct mbuf *next;
980 1.1 dyoung int enqueued, err = 0;
981 1.1 dyoung
982 1.1 dyoung if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) !=
983 1.1 dyoung IFF_RUNNING || adapter->link_active == 0) {
984 1.1 dyoung if (m != NULL)
985 1.1 dyoung err = drbr_enqueue(ifp, txr->br, m);
986 1.1 dyoung return (err);
987 1.1 dyoung }
988 1.1 dyoung
989 1.1 dyoung enqueued = 0;
990 1.1 dyoung if (m == NULL) {
991 1.1 dyoung next = drbr_dequeue(ifp, txr->br);
992 1.1 dyoung } else if (drbr_needs_enqueue(ifp, txr->br)) {
993 1.1 dyoung if ((err = drbr_enqueue(ifp, txr->br, m)) != 0)
994 1.1 dyoung return (err);
995 1.1 dyoung next = drbr_dequeue(ifp, txr->br);
996 1.1 dyoung } else
997 1.1 dyoung next = m;
998 1.1 dyoung
999 1.1 dyoung /* Process the queue */
1000 1.1 dyoung while (next != NULL) {
1001 1.1 dyoung if ((err = ixgbe_xmit(txr, &next)) != 0) {
1002 1.1 dyoung if (next != NULL)
1003 1.1 dyoung err = drbr_enqueue(ifp, txr->br, next);
1004 1.1 dyoung break;
1005 1.1 dyoung }
1006 1.1 dyoung enqueued++;
1007 1.1 dyoung drbr_stats_update(ifp, next->m_pkthdr.len, next->m_flags);
1008 1.1 dyoung /* Send a copy of the frame to the BPF listener */
1009 1.1 dyoung bpf_mtap(ifp, next);
1010 1.1 dyoung if ((ifp->if_flags & IFF_RUNNING) == 0)
1011 1.1 dyoung break;
1012 1.1 dyoung if (txr->tx_avail < IXGBE_TX_OP_THRESHOLD)
1013 1.1 dyoung ixgbe_txeof(txr);
1014 1.1 dyoung if (txr->tx_avail < IXGBE_TX_OP_THRESHOLD) {
1015 1.1 dyoung ifp->if_flags |= IFF_OACTIVE;
1016 1.1 dyoung break;
1017 1.1 dyoung }
1018 1.1 dyoung next = drbr_dequeue(ifp, txr->br);
1019 1.1 dyoung }
1020 1.1 dyoung
1021 1.1 dyoung if (enqueued > 0) {
1022 1.1 dyoung /* Set watchdog on */
1023 1.1 dyoung txr->queue_status = IXGBE_QUEUE_WORKING;
1024 1.1 dyoung getmicrotime(&txr->watchdog_time);
1025 1.1 dyoung }
1026 1.1 dyoung
1027 1.1 dyoung return (err);
1028 1.1 dyoung }
1029 1.1 dyoung
1030 1.1 dyoung /*
1031 1.1 dyoung ** Flush all ring buffers
1032 1.1 dyoung */
1033 1.1 dyoung static void
1034 1.1 dyoung ixgbe_qflush(struct ifnet *ifp)
1035 1.1 dyoung {
1036 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1037 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
1038 1.1 dyoung struct mbuf *m;
1039 1.1 dyoung
1040 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++) {
1041 1.1 dyoung IXGBE_TX_LOCK(txr);
1042 1.1 dyoung while ((m = buf_ring_dequeue_sc(txr->br)) != NULL)
1043 1.1 dyoung m_freem(m);
1044 1.1 dyoung IXGBE_TX_UNLOCK(txr);
1045 1.1 dyoung }
1046 1.1 dyoung if_qflush(ifp);
1047 1.1 dyoung }
1048 1.1 dyoung #endif /* __FreeBSD_version >= 800000 */
1049 1.1 dyoung
1050 1.1 dyoung static int
1051 1.1 dyoung ixgbe_ifflags_cb(struct ethercom *ec)
1052 1.1 dyoung {
1053 1.1 dyoung struct ifnet *ifp = &ec->ec_if;
1054 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1055 1.1 dyoung int change = ifp->if_flags ^ adapter->if_flags, rc = 0;
1056 1.1 dyoung
1057 1.1 dyoung IXGBE_CORE_LOCK(adapter);
1058 1.1 dyoung
1059 1.1 dyoung if (change != 0)
1060 1.1 dyoung adapter->if_flags = ifp->if_flags;
1061 1.1 dyoung
1062 1.1 dyoung if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
1063 1.1 dyoung rc = ENETRESET;
1064 1.1 dyoung else if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
1065 1.1 dyoung ixgbe_set_promisc(adapter);
1066 1.1 dyoung
1067 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
1068 1.1 dyoung
1069 1.1 dyoung return rc;
1070 1.1 dyoung }
1071 1.1 dyoung
1072 1.1 dyoung /*********************************************************************
1073 1.1 dyoung * Ioctl entry point
1074 1.1 dyoung *
1075 1.1 dyoung * ixgbe_ioctl is called when the user wants to configure the
1076 1.1 dyoung * interface.
1077 1.1 dyoung *
1078 1.1 dyoung * return 0 on success, positive on failure
1079 1.1 dyoung **********************************************************************/
1080 1.1 dyoung
1081 1.1 dyoung static int
1082 1.1 dyoung ixgbe_ioctl(struct ifnet * ifp, u_long command, void *data)
1083 1.1 dyoung {
1084 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1085 1.1 dyoung struct ifcapreq *ifcr = data;
1086 1.1 dyoung struct ifreq *ifr = data;
1087 1.1 dyoung int error = 0;
1088 1.1 dyoung int l4csum_en;
1089 1.1 dyoung const int l4csum = IFCAP_CSUM_TCPv4_Rx|IFCAP_CSUM_UDPv4_Rx|
1090 1.1 dyoung IFCAP_CSUM_TCPv6_Rx|IFCAP_CSUM_UDPv6_Rx;
1091 1.1 dyoung
1092 1.1 dyoung switch (command) {
1093 1.1 dyoung case SIOCSIFFLAGS:
1094 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCSIFFLAGS (Set Interface Flags)");
1095 1.1 dyoung break;
1096 1.1 dyoung case SIOCADDMULTI:
1097 1.1 dyoung case SIOCDELMULTI:
1098 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOC(ADD|DEL)MULTI");
1099 1.1 dyoung break;
1100 1.1 dyoung case SIOCSIFMEDIA:
1101 1.1 dyoung case SIOCGIFMEDIA:
1102 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCxIFMEDIA (Get/Set Interface Media)");
1103 1.1 dyoung break;
1104 1.1 dyoung case SIOCSIFCAP:
1105 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCSIFCAP (Set Capabilities)");
1106 1.1 dyoung break;
1107 1.1 dyoung case SIOCSIFMTU:
1108 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCSIFMTU (Set Interface MTU)");
1109 1.1 dyoung break;
1110 1.1 dyoung default:
1111 1.1 dyoung IOCTL_DEBUGOUT1("ioctl: UNKNOWN (0x%X)\n", (int)command);
1112 1.1 dyoung break;
1113 1.1 dyoung }
1114 1.1 dyoung
1115 1.1 dyoung switch (command) {
1116 1.1 dyoung case SIOCSIFMEDIA:
1117 1.1 dyoung case SIOCGIFMEDIA:
1118 1.1 dyoung return ifmedia_ioctl(ifp, ifr, &adapter->media, command);
1119 1.1 dyoung case SIOCSIFCAP:
1120 1.1 dyoung /* Layer-4 Rx checksum offload has to be turned on and
1121 1.1 dyoung * off as a unit.
1122 1.1 dyoung */
1123 1.1 dyoung l4csum_en = ifcr->ifcr_capenable & l4csum;
1124 1.1 dyoung if (l4csum_en != l4csum && l4csum_en != 0)
1125 1.1 dyoung return EINVAL;
1126 1.1 dyoung /*FALLTHROUGH*/
1127 1.1 dyoung case SIOCADDMULTI:
1128 1.1 dyoung case SIOCDELMULTI:
1129 1.1 dyoung case SIOCSIFFLAGS:
1130 1.1 dyoung case SIOCSIFMTU:
1131 1.1 dyoung default:
1132 1.1 dyoung if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
1133 1.1 dyoung return error;
1134 1.1 dyoung if ((ifp->if_flags & IFF_RUNNING) == 0)
1135 1.1 dyoung ;
1136 1.1 dyoung else if (command == SIOCSIFCAP || command == SIOCSIFMTU) {
1137 1.1 dyoung IXGBE_CORE_LOCK(adapter);
1138 1.1 dyoung ixgbe_init_locked(adapter);
1139 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
1140 1.1 dyoung } else if (command == SIOCADDMULTI || command == SIOCDELMULTI) {
1141 1.1 dyoung /*
1142 1.1 dyoung * Multicast list has changed; set the hardware filter
1143 1.1 dyoung * accordingly.
1144 1.1 dyoung */
1145 1.1 dyoung IXGBE_CORE_LOCK(adapter);
1146 1.1 dyoung ixgbe_disable_intr(adapter);
1147 1.1 dyoung ixgbe_set_multi(adapter);
1148 1.1 dyoung ixgbe_enable_intr(adapter);
1149 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
1150 1.1 dyoung }
1151 1.1 dyoung return 0;
1152 1.1 dyoung }
1153 1.1 dyoung }
1154 1.1 dyoung
1155 1.1 dyoung /*********************************************************************
1156 1.1 dyoung * Init entry point
1157 1.1 dyoung *
1158 1.1 dyoung * This routine is used in two ways. It is used by the stack as
1159 1.1 dyoung * init entry point in network interface structure. It is also used
1160 1.1 dyoung * by the driver as a hw/sw initialization routine to get to a
1161 1.1 dyoung * consistent state.
1162 1.1 dyoung *
1163 1.1 dyoung * return 0 on success, positive on failure
1164 1.1 dyoung **********************************************************************/
1165 1.1 dyoung #define IXGBE_MHADD_MFS_SHIFT 16
1166 1.1 dyoung
1167 1.1 dyoung static void
1168 1.1 dyoung ixgbe_init_locked(struct adapter *adapter)
1169 1.1 dyoung {
1170 1.1 dyoung struct ifnet *ifp = adapter->ifp;
1171 1.1 dyoung device_t dev = adapter->dev;
1172 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1173 1.1 dyoung u32 k, txdctl, mhadd, gpie;
1174 1.1 dyoung u32 rxdctl, rxctrl;
1175 1.1 dyoung
1176 1.1 dyoung /* XXX check IFF_UP and IFF_RUNNING, power-saving state! */
1177 1.1 dyoung
1178 1.1 dyoung KASSERT(mutex_owned(&adapter->core_mtx));
1179 1.1 dyoung INIT_DEBUGOUT("ixgbe_init: begin");
1180 1.1 dyoung hw->adapter_stopped = FALSE;
1181 1.1 dyoung ixgbe_stop_adapter(hw);
1182 1.1 dyoung callout_stop(&adapter->timer);
1183 1.1 dyoung
1184 1.1 dyoung /* XXX I moved this here from the SIOCSIFMTU case in ixgbe_ioctl(). */
1185 1.1 dyoung adapter->max_frame_size =
1186 1.1 dyoung ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
1187 1.1 dyoung
1188 1.1 dyoung /* reprogram the RAR[0] in case user changed it. */
1189 1.1 dyoung ixgbe_set_rar(hw, 0, adapter->hw.mac.addr, 0, IXGBE_RAH_AV);
1190 1.1 dyoung
1191 1.1 dyoung /* Get the latest mac address, User can use a LAA */
1192 1.1 dyoung memcpy(hw->mac.addr, CLLADDR(adapter->ifp->if_sadl),
1193 1.1 dyoung IXGBE_ETH_LENGTH_OF_ADDRESS);
1194 1.1 dyoung ixgbe_set_rar(hw, 0, hw->mac.addr, 0, 1);
1195 1.1 dyoung hw->addr_ctrl.rar_used_count = 1;
1196 1.1 dyoung
1197 1.1 dyoung /* Prepare transmit descriptors and buffers */
1198 1.1 dyoung if (ixgbe_setup_transmit_structures(adapter)) {
1199 1.1 dyoung device_printf(dev,"Could not setup transmit structures\n");
1200 1.1 dyoung ixgbe_stop(adapter);
1201 1.1 dyoung return;
1202 1.1 dyoung }
1203 1.1 dyoung
1204 1.1 dyoung ixgbe_init_hw(hw);
1205 1.1 dyoung ixgbe_initialize_transmit_units(adapter);
1206 1.1 dyoung
1207 1.1 dyoung /* Setup Multicast table */
1208 1.1 dyoung ixgbe_set_multi(adapter);
1209 1.1 dyoung
1210 1.1 dyoung /*
1211 1.1 dyoung ** Determine the correct mbuf pool
1212 1.1 dyoung ** for doing jumbo/headersplit
1213 1.1 dyoung */
1214 1.1 dyoung if (adapter->max_frame_size <= 2048)
1215 1.1 dyoung adapter->rx_mbuf_sz = MCLBYTES;
1216 1.1 dyoung else if (adapter->max_frame_size <= 4096)
1217 1.1 dyoung adapter->rx_mbuf_sz = MJUMPAGESIZE;
1218 1.1 dyoung else if (adapter->max_frame_size <= 9216)
1219 1.1 dyoung adapter->rx_mbuf_sz = MJUM9BYTES;
1220 1.1 dyoung else
1221 1.1 dyoung adapter->rx_mbuf_sz = MJUM16BYTES;
1222 1.1 dyoung
1223 1.1 dyoung /* Prepare receive descriptors and buffers */
1224 1.1 dyoung if (ixgbe_setup_receive_structures(adapter)) {
1225 1.1 dyoung device_printf(dev,"Could not setup receive structures\n");
1226 1.1 dyoung ixgbe_stop(adapter);
1227 1.1 dyoung return;
1228 1.1 dyoung }
1229 1.1 dyoung
1230 1.1 dyoung /* Configure RX settings */
1231 1.1 dyoung ixgbe_initialize_receive_units(adapter);
1232 1.1 dyoung
1233 1.1 dyoung gpie = IXGBE_READ_REG(&adapter->hw, IXGBE_GPIE);
1234 1.1 dyoung
1235 1.1 dyoung /* Enable Fan Failure Interrupt */
1236 1.1 dyoung gpie |= IXGBE_SDP1_GPIEN;
1237 1.1 dyoung
1238 1.1 dyoung /* Add for Thermal detection */
1239 1.1 dyoung if (hw->mac.type == ixgbe_mac_82599EB)
1240 1.1 dyoung gpie |= IXGBE_SDP2_GPIEN;
1241 1.1 dyoung
1242 1.1 dyoung if (adapter->msix > 1) {
1243 1.1 dyoung /* Enable Enhanced MSIX mode */
1244 1.1 dyoung gpie |= IXGBE_GPIE_MSIX_MODE;
1245 1.1 dyoung gpie |= IXGBE_GPIE_EIAME | IXGBE_GPIE_PBA_SUPPORT |
1246 1.1 dyoung IXGBE_GPIE_OCD;
1247 1.1 dyoung }
1248 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
1249 1.1 dyoung
1250 1.1 dyoung /* Set MTU size */
1251 1.1 dyoung if (ifp->if_mtu > ETHERMTU) {
1252 1.1 dyoung mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
1253 1.1 dyoung mhadd &= ~IXGBE_MHADD_MFS_MASK;
1254 1.1 dyoung mhadd |= adapter->max_frame_size << IXGBE_MHADD_MFS_SHIFT;
1255 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
1256 1.1 dyoung }
1257 1.1 dyoung
1258 1.1 dyoung /* Now enable all the queues */
1259 1.1 dyoung
1260 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++) {
1261 1.1 dyoung txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
1262 1.1 dyoung txdctl |= IXGBE_TXDCTL_ENABLE;
1263 1.1 dyoung /* Set WTHRESH to 8, burst writeback */
1264 1.1 dyoung txdctl |= (8 << 16);
1265 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(i), txdctl);
1266 1.1 dyoung }
1267 1.1 dyoung
1268 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++) {
1269 1.1 dyoung rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
1270 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB) {
1271 1.1 dyoung /*
1272 1.1 dyoung ** PTHRESH = 21
1273 1.1 dyoung ** HTHRESH = 4
1274 1.1 dyoung ** WTHRESH = 8
1275 1.1 dyoung */
1276 1.1 dyoung rxdctl &= ~0x3FFFFF;
1277 1.1 dyoung rxdctl |= 0x080420;
1278 1.1 dyoung }
1279 1.1 dyoung rxdctl |= IXGBE_RXDCTL_ENABLE;
1280 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), rxdctl);
1281 1.1 dyoung /* XXX I don't trust this loop, and I don't trust the
1282 1.1 dyoung * XXX memory barrier. What is this meant to do? --dyoung
1283 1.1 dyoung */
1284 1.1 dyoung for (k = 0; k < 10; k++) {
1285 1.1 dyoung if (IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)) &
1286 1.1 dyoung IXGBE_RXDCTL_ENABLE)
1287 1.1 dyoung break;
1288 1.1 dyoung else
1289 1.1 dyoung msec_delay(1);
1290 1.1 dyoung }
1291 1.1 dyoung wmb();
1292 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDT(i), adapter->num_rx_desc - 1);
1293 1.1 dyoung }
1294 1.1 dyoung
1295 1.1 dyoung /* Set up VLAN support and filter */
1296 1.1 dyoung ixgbe_setup_vlan_hw_support(adapter);
1297 1.1 dyoung
1298 1.1 dyoung /* Enable Receive engine */
1299 1.1 dyoung rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1300 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB)
1301 1.1 dyoung rxctrl |= IXGBE_RXCTRL_DMBYPS;
1302 1.1 dyoung rxctrl |= IXGBE_RXCTRL_RXEN;
1303 1.1 dyoung ixgbe_enable_rx_dma(hw, rxctrl);
1304 1.1 dyoung
1305 1.1 dyoung callout_reset(&adapter->timer, hz, ixgbe_local_timer, adapter);
1306 1.1 dyoung
1307 1.1 dyoung /* Set up MSI/X routing */
1308 1.1 dyoung if (ixgbe_enable_msix) {
1309 1.1 dyoung ixgbe_configure_ivars(adapter);
1310 1.1 dyoung /* Set up auto-mask */
1311 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB)
1312 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
1313 1.1 dyoung else {
1314 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
1315 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
1316 1.1 dyoung }
1317 1.1 dyoung } else { /* Simple settings for Legacy/MSI */
1318 1.1 dyoung ixgbe_set_ivar(adapter, 0, 0, 0);
1319 1.1 dyoung ixgbe_set_ivar(adapter, 0, 0, 1);
1320 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
1321 1.1 dyoung }
1322 1.1 dyoung
1323 1.1 dyoung #ifdef IXGBE_FDIR
1324 1.1 dyoung /* Init Flow director */
1325 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB)
1326 1.1 dyoung ixgbe_init_fdir_signature_82599(&adapter->hw, fdir_pballoc);
1327 1.1 dyoung #endif
1328 1.1 dyoung
1329 1.1 dyoung /*
1330 1.1 dyoung ** Check on any SFP devices that
1331 1.1 dyoung ** need to be kick-started
1332 1.1 dyoung */
1333 1.1 dyoung if (hw->phy.type == ixgbe_phy_none) {
1334 1.1 dyoung int err = hw->phy.ops.identify(hw);
1335 1.1 dyoung if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
1336 1.1 dyoung device_printf(dev,
1337 1.1 dyoung "Unsupported SFP+ module type was detected.\n");
1338 1.1 dyoung return;
1339 1.1 dyoung }
1340 1.1 dyoung }
1341 1.1 dyoung
1342 1.1 dyoung /* Set moderation on the Link interrupt */
1343 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EITR(adapter->linkvec), IXGBE_LINK_ITR);
1344 1.1 dyoung
1345 1.1 dyoung /* Config/Enable Link */
1346 1.1 dyoung ixgbe_config_link(adapter);
1347 1.1 dyoung
1348 1.1 dyoung /* And now turn on interrupts */
1349 1.1 dyoung ixgbe_enable_intr(adapter);
1350 1.1 dyoung
1351 1.1 dyoung /* Now inform the stack we're ready */
1352 1.1 dyoung ifp->if_flags |= IFF_RUNNING;
1353 1.1 dyoung ifp->if_flags &= ~IFF_OACTIVE;
1354 1.1 dyoung
1355 1.1 dyoung return;
1356 1.1 dyoung }
1357 1.1 dyoung
1358 1.1 dyoung static int
1359 1.1 dyoung ixgbe_init(struct ifnet *ifp)
1360 1.1 dyoung {
1361 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1362 1.1 dyoung
1363 1.1 dyoung IXGBE_CORE_LOCK(adapter);
1364 1.1 dyoung ixgbe_init_locked(adapter);
1365 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
1366 1.1 dyoung return 0; /* XXX ixgbe_init_locked cannot fail? really? */
1367 1.1 dyoung }
1368 1.1 dyoung
1369 1.1 dyoung
1370 1.1 dyoung /*
1371 1.1 dyoung **
1372 1.1 dyoung ** MSIX Interrupt Handlers and Tasklets
1373 1.1 dyoung **
1374 1.1 dyoung */
1375 1.1 dyoung
1376 1.1 dyoung static inline void
1377 1.1 dyoung ixgbe_enable_queue(struct adapter *adapter, u32 vector)
1378 1.1 dyoung {
1379 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1380 1.13 christos u64 queue = (u64)(1ULL << vector);
1381 1.1 dyoung u32 mask;
1382 1.1 dyoung
1383 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB) {
1384 1.1 dyoung mask = (IXGBE_EIMS_RTX_QUEUE & queue);
1385 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1386 1.1 dyoung } else {
1387 1.1 dyoung mask = (queue & 0xFFFFFFFF);
1388 1.1 dyoung if (mask)
1389 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1390 1.1 dyoung mask = (queue >> 32);
1391 1.1 dyoung if (mask)
1392 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1393 1.1 dyoung }
1394 1.1 dyoung }
1395 1.1 dyoung
1396 1.11 joerg __unused static inline void
1397 1.1 dyoung ixgbe_disable_queue(struct adapter *adapter, u32 vector)
1398 1.1 dyoung {
1399 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1400 1.13 christos u64 queue = (u64)(1ULL << vector);
1401 1.1 dyoung u32 mask;
1402 1.1 dyoung
1403 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB) {
1404 1.1 dyoung mask = (IXGBE_EIMS_RTX_QUEUE & queue);
1405 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1406 1.1 dyoung } else {
1407 1.1 dyoung mask = (queue & 0xFFFFFFFF);
1408 1.1 dyoung if (mask)
1409 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
1410 1.1 dyoung mask = (queue >> 32);
1411 1.1 dyoung if (mask)
1412 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1413 1.1 dyoung }
1414 1.1 dyoung }
1415 1.1 dyoung
1416 1.1 dyoung static inline void
1417 1.1 dyoung ixgbe_rearm_queues(struct adapter *adapter, u64 queues)
1418 1.1 dyoung {
1419 1.1 dyoung u32 mask;
1420 1.1 dyoung
1421 1.1 dyoung if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1422 1.1 dyoung mask = (IXGBE_EIMS_RTX_QUEUE & queues);
1423 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
1424 1.1 dyoung } else {
1425 1.1 dyoung mask = (queues & 0xFFFFFFFF);
1426 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
1427 1.1 dyoung mask = (queues >> 32);
1428 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
1429 1.1 dyoung }
1430 1.1 dyoung }
1431 1.1 dyoung
1432 1.1 dyoung
1433 1.1 dyoung static void
1434 1.1 dyoung ixgbe_handle_que(void *context)
1435 1.1 dyoung {
1436 1.1 dyoung struct ix_queue *que = context;
1437 1.1 dyoung struct adapter *adapter = que->adapter;
1438 1.1 dyoung struct tx_ring *txr = que->txr;
1439 1.1 dyoung struct ifnet *ifp = adapter->ifp;
1440 1.1 dyoung bool more;
1441 1.1 dyoung
1442 1.1 dyoung adapter->handleq.ev_count++;
1443 1.1 dyoung
1444 1.1 dyoung if (ifp->if_flags & IFF_RUNNING) {
1445 1.1 dyoung more = ixgbe_rxeof(que, adapter->rx_process_limit);
1446 1.1 dyoung IXGBE_TX_LOCK(txr);
1447 1.1 dyoung ixgbe_txeof(txr);
1448 1.1 dyoung #if __FreeBSD_version >= 800000
1449 1.1 dyoung if (!drbr_empty(ifp, txr->br))
1450 1.1 dyoung ixgbe_mq_start_locked(ifp, txr, NULL);
1451 1.1 dyoung #else
1452 1.1 dyoung if (!IFQ_IS_EMPTY(&ifp->if_snd))
1453 1.1 dyoung ixgbe_start_locked(txr, ifp);
1454 1.1 dyoung #endif
1455 1.1 dyoung IXGBE_TX_UNLOCK(txr);
1456 1.1 dyoung if (more) {
1457 1.1 dyoung adapter->req.ev_count++;
1458 1.1 dyoung softint_schedule(que->que_si);
1459 1.1 dyoung return;
1460 1.1 dyoung }
1461 1.1 dyoung }
1462 1.1 dyoung
1463 1.1 dyoung /* Reenable this interrupt */
1464 1.1 dyoung ixgbe_enable_queue(adapter, que->msix);
1465 1.1 dyoung
1466 1.1 dyoung return;
1467 1.1 dyoung }
1468 1.1 dyoung
1469 1.1 dyoung
1470 1.1 dyoung /*********************************************************************
1471 1.1 dyoung *
1472 1.1 dyoung * Legacy Interrupt Service routine
1473 1.1 dyoung *
1474 1.1 dyoung **********************************************************************/
1475 1.1 dyoung
1476 1.1 dyoung static int
1477 1.1 dyoung ixgbe_legacy_irq(void *arg)
1478 1.1 dyoung {
1479 1.1 dyoung struct ix_queue *que = arg;
1480 1.1 dyoung struct adapter *adapter = que->adapter;
1481 1.15 msaitoh struct ifnet *ifp = adapter->ifp;
1482 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1483 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
1484 1.15 msaitoh bool more_tx = false, more_rx = false;
1485 1.1 dyoung u32 reg_eicr, loop = MAX_LOOP;
1486 1.1 dyoung
1487 1.1 dyoung reg_eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
1488 1.1 dyoung
1489 1.1 dyoung adapter->stats.legint.ev_count++;
1490 1.1 dyoung ++que->irqs;
1491 1.1 dyoung if (reg_eicr == 0) {
1492 1.1 dyoung adapter->stats.intzero.ev_count++;
1493 1.15 msaitoh if ((ifp->if_flags & IFF_UP) != 0)
1494 1.15 msaitoh ixgbe_enable_intr(adapter);
1495 1.1 dyoung return 0;
1496 1.1 dyoung }
1497 1.1 dyoung
1498 1.15 msaitoh if ((ifp->if_flags & IFF_RUNNING) != 0) {
1499 1.15 msaitoh more_rx = ixgbe_rxeof(que, adapter->rx_process_limit);
1500 1.1 dyoung
1501 1.15 msaitoh IXGBE_TX_LOCK(txr);
1502 1.15 msaitoh do {
1503 1.15 msaitoh adapter->txloops.ev_count++;
1504 1.15 msaitoh more_tx = ixgbe_txeof(txr);
1505 1.15 msaitoh } while (loop-- && more_tx);
1506 1.15 msaitoh IXGBE_TX_UNLOCK(txr);
1507 1.15 msaitoh }
1508 1.1 dyoung
1509 1.1 dyoung if (more_rx || more_tx) {
1510 1.1 dyoung if (more_rx)
1511 1.1 dyoung adapter->morerx.ev_count++;
1512 1.1 dyoung if (more_tx)
1513 1.1 dyoung adapter->moretx.ev_count++;
1514 1.1 dyoung softint_schedule(que->que_si);
1515 1.1 dyoung }
1516 1.1 dyoung
1517 1.1 dyoung /* Check for fan failure */
1518 1.1 dyoung if ((hw->phy.media_type == ixgbe_media_type_copper) &&
1519 1.1 dyoung (reg_eicr & IXGBE_EICR_GPI_SDP1)) {
1520 1.1 dyoung device_printf(adapter->dev, "\nCRITICAL: FAN FAILURE!! "
1521 1.1 dyoung "REPLACE IMMEDIATELY!!\n");
1522 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EICR_GPI_SDP1);
1523 1.1 dyoung }
1524 1.1 dyoung
1525 1.1 dyoung /* Link status change */
1526 1.1 dyoung if (reg_eicr & IXGBE_EICR_LSC)
1527 1.1 dyoung softint_schedule(adapter->link_si);
1528 1.1 dyoung
1529 1.1 dyoung ixgbe_enable_intr(adapter);
1530 1.1 dyoung return 1;
1531 1.1 dyoung }
1532 1.1 dyoung
1533 1.1 dyoung
1534 1.1 dyoung #if defined(NETBSD_MSI_OR_MSIX)
1535 1.1 dyoung /*********************************************************************
1536 1.1 dyoung *
1537 1.1 dyoung * MSI Queue Interrupt Service routine
1538 1.1 dyoung *
1539 1.1 dyoung **********************************************************************/
1540 1.1 dyoung void
1541 1.1 dyoung ixgbe_msix_que(void *arg)
1542 1.1 dyoung {
1543 1.1 dyoung struct ix_queue *que = arg;
1544 1.1 dyoung struct adapter *adapter = que->adapter;
1545 1.1 dyoung struct tx_ring *txr = que->txr;
1546 1.1 dyoung struct rx_ring *rxr = que->rxr;
1547 1.1 dyoung bool more_tx, more_rx;
1548 1.1 dyoung u32 newitr = 0;
1549 1.1 dyoung
1550 1.1 dyoung ++que->irqs;
1551 1.1 dyoung
1552 1.1 dyoung more_rx = ixgbe_rxeof(que, adapter->rx_process_limit);
1553 1.1 dyoung
1554 1.1 dyoung IXGBE_TX_LOCK(txr);
1555 1.1 dyoung more_tx = ixgbe_txeof(txr);
1556 1.1 dyoung IXGBE_TX_UNLOCK(txr);
1557 1.1 dyoung
1558 1.1 dyoung /* Do AIM now? */
1559 1.1 dyoung
1560 1.1 dyoung if (ixgbe_enable_aim == FALSE)
1561 1.1 dyoung goto no_calc;
1562 1.1 dyoung /*
1563 1.1 dyoung ** Do Adaptive Interrupt Moderation:
1564 1.1 dyoung ** - Write out last calculated setting
1565 1.1 dyoung ** - Calculate based on average size over
1566 1.1 dyoung ** the last interval.
1567 1.1 dyoung */
1568 1.1 dyoung if (que->eitr_setting)
1569 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw,
1570 1.1 dyoung IXGBE_EITR(que->msix), que->eitr_setting);
1571 1.1 dyoung
1572 1.1 dyoung que->eitr_setting = 0;
1573 1.1 dyoung
1574 1.1 dyoung /* Idle, do nothing */
1575 1.1 dyoung if ((txr->bytes == 0) && (rxr->bytes == 0))
1576 1.1 dyoung goto no_calc;
1577 1.1 dyoung
1578 1.1 dyoung if ((txr->bytes) && (txr->packets))
1579 1.1 dyoung newitr = txr->bytes/txr->packets;
1580 1.1 dyoung if ((rxr->bytes) && (rxr->packets))
1581 1.1 dyoung newitr = max(newitr,
1582 1.1 dyoung (rxr->bytes / rxr->packets));
1583 1.1 dyoung newitr += 24; /* account for hardware frame, crc */
1584 1.1 dyoung
1585 1.1 dyoung /* set an upper boundary */
1586 1.1 dyoung newitr = min(newitr, 3000);
1587 1.1 dyoung
1588 1.1 dyoung /* Be nice to the mid range */
1589 1.1 dyoung if ((newitr > 300) && (newitr < 1200))
1590 1.1 dyoung newitr = (newitr / 3);
1591 1.1 dyoung else
1592 1.1 dyoung newitr = (newitr / 2);
1593 1.1 dyoung
1594 1.1 dyoung if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1595 1.1 dyoung newitr |= newitr << 16;
1596 1.1 dyoung else
1597 1.1 dyoung newitr |= IXGBE_EITR_CNT_WDIS;
1598 1.1 dyoung
1599 1.1 dyoung /* save for next interrupt */
1600 1.1 dyoung que->eitr_setting = newitr;
1601 1.1 dyoung
1602 1.1 dyoung /* Reset state */
1603 1.1 dyoung txr->bytes = 0;
1604 1.1 dyoung txr->packets = 0;
1605 1.1 dyoung rxr->bytes = 0;
1606 1.1 dyoung rxr->packets = 0;
1607 1.1 dyoung
1608 1.1 dyoung no_calc:
1609 1.1 dyoung if (more_tx || more_rx)
1610 1.1 dyoung softint_schedule(que->que_si);
1611 1.1 dyoung else /* Reenable this interrupt */
1612 1.1 dyoung ixgbe_enable_queue(adapter, que->msix);
1613 1.1 dyoung return;
1614 1.1 dyoung }
1615 1.1 dyoung
1616 1.1 dyoung
1617 1.1 dyoung static void
1618 1.1 dyoung ixgbe_msix_link(void *arg)
1619 1.1 dyoung {
1620 1.1 dyoung struct adapter *adapter = arg;
1621 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1622 1.1 dyoung u32 reg_eicr;
1623 1.1 dyoung
1624 1.1 dyoung ++adapter->link_irq.ev_count;
1625 1.1 dyoung
1626 1.1 dyoung /* First get the cause */
1627 1.1 dyoung reg_eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1628 1.1 dyoung /* Clear interrupt with write */
1629 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EICR, reg_eicr);
1630 1.1 dyoung
1631 1.1 dyoung /* Link status change */
1632 1.1 dyoung if (reg_eicr & IXGBE_EICR_LSC)
1633 1.1 dyoung softint_schedule(adapter->link_si);
1634 1.1 dyoung
1635 1.1 dyoung if (adapter->hw.mac.type != ixgbe_mac_82598EB) {
1636 1.1 dyoung #ifdef IXGBE_FDIR
1637 1.1 dyoung if (reg_eicr & IXGBE_EICR_FLOW_DIR) {
1638 1.1 dyoung /* This is probably overkill :) */
1639 1.1 dyoung if (!atomic_cmpset_int(&adapter->fdir_reinit, 0, 1))
1640 1.1 dyoung return;
1641 1.1 dyoung /* Clear the interrupt */
1642 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1643 1.1 dyoung /* Turn off the interface */
1644 1.1 dyoung adapter->ifp->if_flags &= ~IFF_RUNNING;
1645 1.1 dyoung softint_schedule(adapter->fdir_si);
1646 1.1 dyoung } else
1647 1.1 dyoung #endif
1648 1.1 dyoung if (reg_eicr & IXGBE_EICR_ECC) {
1649 1.1 dyoung device_printf(adapter->dev, "\nCRITICAL: ECC ERROR!! "
1650 1.1 dyoung "Please Reboot!!\n");
1651 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
1652 1.1 dyoung } else
1653 1.1 dyoung
1654 1.1 dyoung if (reg_eicr & IXGBE_EICR_GPI_SDP1) {
1655 1.1 dyoung /* Clear the interrupt */
1656 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1657 1.1 dyoung softint_schedule(adapter->msf_si);
1658 1.1 dyoung } else if (reg_eicr & IXGBE_EICR_GPI_SDP2) {
1659 1.1 dyoung /* Clear the interrupt */
1660 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1661 1.1 dyoung softint_schedule(adapter->mod_si);
1662 1.1 dyoung }
1663 1.1 dyoung }
1664 1.1 dyoung
1665 1.1 dyoung /* Check for fan failure */
1666 1.1 dyoung if ((hw->device_id == IXGBE_DEV_ID_82598AT) &&
1667 1.1 dyoung (reg_eicr & IXGBE_EICR_GPI_SDP1)) {
1668 1.1 dyoung device_printf(adapter->dev, "\nCRITICAL: FAN FAILURE!! "
1669 1.1 dyoung "REPLACE IMMEDIATELY!!\n");
1670 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1671 1.1 dyoung }
1672 1.1 dyoung
1673 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
1674 1.1 dyoung return;
1675 1.1 dyoung }
1676 1.1 dyoung #endif
1677 1.1 dyoung
1678 1.1 dyoung /*********************************************************************
1679 1.1 dyoung *
1680 1.1 dyoung * Media Ioctl callback
1681 1.1 dyoung *
1682 1.1 dyoung * This routine is called whenever the user queries the status of
1683 1.1 dyoung * the interface using ifconfig.
1684 1.1 dyoung *
1685 1.1 dyoung **********************************************************************/
1686 1.1 dyoung static void
1687 1.1 dyoung ixgbe_media_status(struct ifnet * ifp, struct ifmediareq * ifmr)
1688 1.1 dyoung {
1689 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1690 1.1 dyoung
1691 1.1 dyoung INIT_DEBUGOUT("ixgbe_media_status: begin");
1692 1.1 dyoung IXGBE_CORE_LOCK(adapter);
1693 1.1 dyoung ixgbe_update_link_status(adapter);
1694 1.1 dyoung
1695 1.1 dyoung ifmr->ifm_status = IFM_AVALID;
1696 1.1 dyoung ifmr->ifm_active = IFM_ETHER;
1697 1.1 dyoung
1698 1.1 dyoung if (!adapter->link_active) {
1699 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
1700 1.1 dyoung return;
1701 1.1 dyoung }
1702 1.1 dyoung
1703 1.1 dyoung ifmr->ifm_status |= IFM_ACTIVE;
1704 1.1 dyoung
1705 1.1 dyoung switch (adapter->link_speed) {
1706 1.1 dyoung case IXGBE_LINK_SPEED_1GB_FULL:
1707 1.1 dyoung ifmr->ifm_active |= IFM_1000_T | IFM_FDX;
1708 1.1 dyoung break;
1709 1.1 dyoung case IXGBE_LINK_SPEED_10GB_FULL:
1710 1.1 dyoung ifmr->ifm_active |= adapter->optics | IFM_FDX;
1711 1.1 dyoung break;
1712 1.1 dyoung }
1713 1.1 dyoung
1714 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
1715 1.1 dyoung
1716 1.1 dyoung return;
1717 1.1 dyoung }
1718 1.1 dyoung
1719 1.1 dyoung /*********************************************************************
1720 1.1 dyoung *
1721 1.1 dyoung * Media Ioctl callback
1722 1.1 dyoung *
1723 1.1 dyoung * This routine is called when the user changes speed/duplex using
1724 1.1 dyoung * media/mediopt option with ifconfig.
1725 1.1 dyoung *
1726 1.1 dyoung **********************************************************************/
1727 1.1 dyoung static int
1728 1.1 dyoung ixgbe_media_change(struct ifnet * ifp)
1729 1.1 dyoung {
1730 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1731 1.1 dyoung struct ifmedia *ifm = &adapter->media;
1732 1.1 dyoung
1733 1.1 dyoung INIT_DEBUGOUT("ixgbe_media_change: begin");
1734 1.1 dyoung
1735 1.1 dyoung if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
1736 1.1 dyoung return (EINVAL);
1737 1.1 dyoung
1738 1.1 dyoung switch (IFM_SUBTYPE(ifm->ifm_media)) {
1739 1.1 dyoung case IFM_AUTO:
1740 1.1 dyoung adapter->hw.phy.autoneg_advertised =
1741 1.1 dyoung IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_10GB_FULL;
1742 1.1 dyoung break;
1743 1.1 dyoung default:
1744 1.1 dyoung device_printf(adapter->dev, "Only auto media type\n");
1745 1.1 dyoung return (EINVAL);
1746 1.1 dyoung }
1747 1.1 dyoung
1748 1.1 dyoung return (0);
1749 1.1 dyoung }
1750 1.1 dyoung
1751 1.1 dyoung /*********************************************************************
1752 1.1 dyoung *
1753 1.1 dyoung * This routine maps the mbufs to tx descriptors, allowing the
1754 1.1 dyoung * TX engine to transmit the packets.
1755 1.1 dyoung * - return 0 on success, positive on failure
1756 1.1 dyoung *
1757 1.1 dyoung **********************************************************************/
1758 1.1 dyoung
1759 1.1 dyoung static int
1760 1.1 dyoung ixgbe_xmit(struct tx_ring *txr, struct mbuf *m_head)
1761 1.1 dyoung {
1762 1.1 dyoung struct m_tag *mtag;
1763 1.1 dyoung struct adapter *adapter = txr->adapter;
1764 1.1 dyoung struct ethercom *ec = &adapter->osdep.ec;
1765 1.1 dyoung u32 olinfo_status = 0, cmd_type_len;
1766 1.1 dyoung u32 paylen = 0;
1767 1.1 dyoung int i, j, error;
1768 1.1 dyoung int first, last = 0;
1769 1.1 dyoung bus_dmamap_t map;
1770 1.9 skrll struct ixgbe_tx_buf *txbuf;
1771 1.1 dyoung union ixgbe_adv_tx_desc *txd = NULL;
1772 1.1 dyoung
1773 1.1 dyoung /* Basic descriptor defines */
1774 1.1 dyoung cmd_type_len = (IXGBE_ADVTXD_DTYP_DATA |
1775 1.1 dyoung IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT);
1776 1.1 dyoung
1777 1.1 dyoung if ((mtag = VLAN_OUTPUT_TAG(ec, m_head)) != NULL)
1778 1.1 dyoung cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
1779 1.1 dyoung
1780 1.1 dyoung /*
1781 1.1 dyoung * Important to capture the first descriptor
1782 1.1 dyoung * used because it will contain the index of
1783 1.1 dyoung * the one we tell the hardware to report back
1784 1.1 dyoung */
1785 1.1 dyoung first = txr->next_avail_desc;
1786 1.1 dyoung txbuf = &txr->tx_buffers[first];
1787 1.1 dyoung map = txbuf->map;
1788 1.1 dyoung
1789 1.1 dyoung /*
1790 1.1 dyoung * Map the packet for DMA.
1791 1.1 dyoung */
1792 1.1 dyoung error = bus_dmamap_load_mbuf(txr->txtag->dt_dmat, map,
1793 1.1 dyoung m_head, BUS_DMA_NOWAIT);
1794 1.1 dyoung
1795 1.1 dyoung switch (error) {
1796 1.1 dyoung case EAGAIN:
1797 1.1 dyoung adapter->eagain_tx_dma_setup.ev_count++;
1798 1.1 dyoung return EAGAIN;
1799 1.1 dyoung case ENOMEM:
1800 1.1 dyoung adapter->enomem_tx_dma_setup.ev_count++;
1801 1.1 dyoung return EAGAIN;
1802 1.1 dyoung case EFBIG:
1803 1.1 dyoung adapter->efbig_tx_dma_setup.ev_count++;
1804 1.1 dyoung return error;
1805 1.1 dyoung case EINVAL:
1806 1.1 dyoung adapter->einval_tx_dma_setup.ev_count++;
1807 1.1 dyoung return error;
1808 1.1 dyoung default:
1809 1.1 dyoung adapter->other_tx_dma_setup.ev_count++;
1810 1.1 dyoung return error;
1811 1.1 dyoung case 0:
1812 1.1 dyoung break;
1813 1.1 dyoung }
1814 1.1 dyoung
1815 1.1 dyoung /* Make certain there are enough descriptors */
1816 1.1 dyoung if (map->dm_nsegs > txr->tx_avail - 2) {
1817 1.1 dyoung txr->no_desc_avail.ev_count++;
1818 1.1 dyoung ixgbe_dmamap_unload(txr->txtag, txbuf->map);
1819 1.1 dyoung return EAGAIN;
1820 1.1 dyoung }
1821 1.1 dyoung
1822 1.1 dyoung /*
1823 1.1 dyoung ** Set up the appropriate offload context
1824 1.1 dyoung ** this becomes the first descriptor of
1825 1.1 dyoung ** a packet.
1826 1.1 dyoung */
1827 1.1 dyoung if (m_head->m_pkthdr.csum_flags & (M_CSUM_TSOv4|M_CSUM_TSOv6)) {
1828 1.1 dyoung if (ixgbe_tso_setup(txr, m_head, &paylen)) {
1829 1.1 dyoung cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
1830 1.1 dyoung olinfo_status |= IXGBE_TXD_POPTS_IXSM << 8;
1831 1.1 dyoung olinfo_status |= IXGBE_TXD_POPTS_TXSM << 8;
1832 1.1 dyoung olinfo_status |= paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
1833 1.1 dyoung ++adapter->tso_tx.ev_count;
1834 1.1 dyoung } else {
1835 1.1 dyoung ++adapter->tso_err.ev_count;
1836 1.1 dyoung /* XXX unload DMA map! --dyoung */
1837 1.1 dyoung return ENXIO;
1838 1.1 dyoung }
1839 1.1 dyoung } else
1840 1.1 dyoung olinfo_status |= ixgbe_tx_ctx_setup(txr, m_head);
1841 1.1 dyoung
1842 1.1 dyoung #ifdef IXGBE_IEEE1588
1843 1.1 dyoung /* This is changing soon to an mtag detection */
1844 1.1 dyoung if (we detect this mbuf has a TSTAMP mtag)
1845 1.1 dyoung cmd_type_len |= IXGBE_ADVTXD_MAC_TSTAMP;
1846 1.1 dyoung #endif
1847 1.1 dyoung
1848 1.1 dyoung #ifdef IXGBE_FDIR
1849 1.1 dyoung /* Do the flow director magic */
1850 1.1 dyoung if ((txr->atr_sample) && (!adapter->fdir_reinit)) {
1851 1.1 dyoung ++txr->atr_count;
1852 1.1 dyoung if (txr->atr_count >= atr_sample_rate) {
1853 1.1 dyoung ixgbe_atr(txr, m_head);
1854 1.1 dyoung txr->atr_count = 0;
1855 1.1 dyoung }
1856 1.1 dyoung }
1857 1.1 dyoung #endif
1858 1.1 dyoung /* Record payload length */
1859 1.1 dyoung if (paylen == 0)
1860 1.1 dyoung olinfo_status |= m_head->m_pkthdr.len <<
1861 1.1 dyoung IXGBE_ADVTXD_PAYLEN_SHIFT;
1862 1.1 dyoung
1863 1.1 dyoung i = txr->next_avail_desc;
1864 1.1 dyoung for (j = 0; j < map->dm_nsegs; j++) {
1865 1.1 dyoung bus_size_t seglen;
1866 1.1 dyoung bus_addr_t segaddr;
1867 1.1 dyoung
1868 1.1 dyoung txbuf = &txr->tx_buffers[i];
1869 1.1 dyoung txd = &txr->tx_base[i];
1870 1.1 dyoung seglen = map->dm_segs[j].ds_len;
1871 1.1 dyoung segaddr = htole64(map->dm_segs[j].ds_addr);
1872 1.1 dyoung
1873 1.1 dyoung txd->read.buffer_addr = segaddr;
1874 1.1 dyoung txd->read.cmd_type_len = htole32(txr->txd_cmd |
1875 1.1 dyoung cmd_type_len |seglen);
1876 1.1 dyoung txd->read.olinfo_status = htole32(olinfo_status);
1877 1.1 dyoung last = i; /* descriptor that will get completion IRQ */
1878 1.1 dyoung
1879 1.1 dyoung if (++i == adapter->num_tx_desc)
1880 1.1 dyoung i = 0;
1881 1.1 dyoung
1882 1.1 dyoung txbuf->m_head = NULL;
1883 1.1 dyoung txbuf->eop_index = -1;
1884 1.1 dyoung }
1885 1.1 dyoung
1886 1.1 dyoung txd->read.cmd_type_len |=
1887 1.1 dyoung htole32(IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS);
1888 1.1 dyoung txr->tx_avail -= map->dm_nsegs;
1889 1.1 dyoung txr->next_avail_desc = i;
1890 1.1 dyoung
1891 1.1 dyoung txbuf->m_head = m_head;
1892 1.1 dyoung /* We exchange the maps instead of copying because otherwise
1893 1.1 dyoung * we end up with many pointers to the same map and we free
1894 1.1 dyoung * one map twice in ixgbe_free_transmit_structures(). Who
1895 1.1 dyoung * knows what other problems this caused. --dyoung
1896 1.1 dyoung */
1897 1.1 dyoung txr->tx_buffers[first].map = txbuf->map;
1898 1.1 dyoung txbuf->map = map;
1899 1.1 dyoung bus_dmamap_sync(txr->txtag->dt_dmat, map, 0, m_head->m_pkthdr.len,
1900 1.1 dyoung BUS_DMASYNC_PREWRITE);
1901 1.1 dyoung
1902 1.1 dyoung /* Set the index of the descriptor that will be marked done */
1903 1.1 dyoung txbuf = &txr->tx_buffers[first];
1904 1.1 dyoung txbuf->eop_index = last;
1905 1.1 dyoung
1906 1.1 dyoung ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
1907 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1908 1.1 dyoung /*
1909 1.1 dyoung * Advance the Transmit Descriptor Tail (Tdt), this tells the
1910 1.1 dyoung * hardware that this frame is available to transmit.
1911 1.1 dyoung */
1912 1.1 dyoung ++txr->total_packets.ev_count;
1913 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDT(txr->me), i);
1914 1.1 dyoung
1915 1.1 dyoung return 0;
1916 1.1 dyoung }
1917 1.1 dyoung
1918 1.1 dyoung static void
1919 1.1 dyoung ixgbe_set_promisc(struct adapter *adapter)
1920 1.1 dyoung {
1921 1.1 dyoung u_int32_t reg_rctl;
1922 1.1 dyoung struct ifnet *ifp = adapter->ifp;
1923 1.1 dyoung
1924 1.1 dyoung reg_rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
1925 1.1 dyoung reg_rctl &= (~IXGBE_FCTRL_UPE);
1926 1.1 dyoung reg_rctl &= (~IXGBE_FCTRL_MPE);
1927 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_rctl);
1928 1.1 dyoung
1929 1.1 dyoung if (ifp->if_flags & IFF_PROMISC) {
1930 1.1 dyoung reg_rctl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
1931 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_rctl);
1932 1.1 dyoung } else if (ifp->if_flags & IFF_ALLMULTI) {
1933 1.1 dyoung reg_rctl |= IXGBE_FCTRL_MPE;
1934 1.1 dyoung reg_rctl &= ~IXGBE_FCTRL_UPE;
1935 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_rctl);
1936 1.1 dyoung }
1937 1.1 dyoung return;
1938 1.1 dyoung }
1939 1.1 dyoung
1940 1.1 dyoung
1941 1.1 dyoung /*********************************************************************
1942 1.1 dyoung * Multicast Update
1943 1.1 dyoung *
1944 1.1 dyoung * This routine is called whenever multicast address list is updated.
1945 1.1 dyoung *
1946 1.1 dyoung **********************************************************************/
1947 1.1 dyoung #define IXGBE_RAR_ENTRIES 16
1948 1.1 dyoung
1949 1.1 dyoung static void
1950 1.1 dyoung ixgbe_set_multi(struct adapter *adapter)
1951 1.1 dyoung {
1952 1.1 dyoung struct ether_multi *enm;
1953 1.1 dyoung struct ether_multistep step;
1954 1.1 dyoung u32 fctrl;
1955 1.1 dyoung u8 *mta;
1956 1.1 dyoung u8 *update_ptr;
1957 1.1 dyoung int mcnt = 0;
1958 1.1 dyoung struct ethercom *ec = &adapter->osdep.ec;
1959 1.1 dyoung struct ifnet *ifp = adapter->ifp;
1960 1.1 dyoung
1961 1.1 dyoung IOCTL_DEBUGOUT("ixgbe_set_multi: begin");
1962 1.1 dyoung
1963 1.1 dyoung mta = adapter->mta;
1964 1.1 dyoung bzero(mta, sizeof(u8) * IXGBE_ETH_LENGTH_OF_ADDRESS *
1965 1.1 dyoung MAX_NUM_MULTICAST_ADDRESSES);
1966 1.1 dyoung
1967 1.1 dyoung fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
1968 1.1 dyoung fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
1969 1.1 dyoung if (ifp->if_flags & IFF_PROMISC)
1970 1.1 dyoung fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
1971 1.1 dyoung else if (ifp->if_flags & IFF_ALLMULTI) {
1972 1.1 dyoung fctrl |= IXGBE_FCTRL_MPE;
1973 1.1 dyoung fctrl &= ~IXGBE_FCTRL_UPE;
1974 1.1 dyoung } else
1975 1.1 dyoung fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
1976 1.1 dyoung
1977 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
1978 1.1 dyoung
1979 1.1 dyoung ETHER_FIRST_MULTI(step, ec, enm);
1980 1.1 dyoung while (enm != NULL) {
1981 1.1 dyoung if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1982 1.1 dyoung ETHER_ADDR_LEN) != 0) {
1983 1.1 dyoung fctrl |= IXGBE_FCTRL_MPE;
1984 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
1985 1.1 dyoung break;
1986 1.1 dyoung }
1987 1.1 dyoung bcopy(enm->enm_addrlo,
1988 1.1 dyoung &mta[mcnt * IXGBE_ETH_LENGTH_OF_ADDRESS],
1989 1.1 dyoung IXGBE_ETH_LENGTH_OF_ADDRESS);
1990 1.1 dyoung mcnt++;
1991 1.1 dyoung ETHER_NEXT_MULTI(step, enm);
1992 1.1 dyoung }
1993 1.1 dyoung
1994 1.1 dyoung update_ptr = mta;
1995 1.1 dyoung ixgbe_update_mc_addr_list(&adapter->hw,
1996 1.1 dyoung update_ptr, mcnt, ixgbe_mc_array_itr);
1997 1.1 dyoung
1998 1.1 dyoung return;
1999 1.1 dyoung }
2000 1.1 dyoung
2001 1.1 dyoung /*
2002 1.1 dyoung * This is an iterator function now needed by the multicast
2003 1.1 dyoung * shared code. It simply feeds the shared code routine the
2004 1.1 dyoung * addresses in the array of ixgbe_set_multi() one by one.
2005 1.1 dyoung */
2006 1.1 dyoung static u8 *
2007 1.1 dyoung ixgbe_mc_array_itr(struct ixgbe_hw *hw, u8 **update_ptr, u32 *vmdq)
2008 1.1 dyoung {
2009 1.1 dyoung u8 *addr = *update_ptr;
2010 1.1 dyoung u8 *newptr;
2011 1.1 dyoung *vmdq = 0;
2012 1.1 dyoung
2013 1.1 dyoung newptr = addr + IXGBE_ETH_LENGTH_OF_ADDRESS;
2014 1.1 dyoung *update_ptr = newptr;
2015 1.1 dyoung return addr;
2016 1.1 dyoung }
2017 1.1 dyoung
2018 1.1 dyoung
2019 1.1 dyoung /*********************************************************************
2020 1.1 dyoung * Timer routine
2021 1.1 dyoung *
2022 1.1 dyoung * This routine checks for link status,updates statistics,
2023 1.1 dyoung * and runs the watchdog check.
2024 1.1 dyoung *
2025 1.1 dyoung **********************************************************************/
2026 1.1 dyoung
2027 1.1 dyoung static void
2028 1.1 dyoung ixgbe_local_timer1(void *arg)
2029 1.1 dyoung {
2030 1.1 dyoung struct adapter *adapter = arg;
2031 1.1 dyoung device_t dev = adapter->dev;
2032 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
2033 1.1 dyoung
2034 1.1 dyoung KASSERT(mutex_owned(&adapter->core_mtx));
2035 1.1 dyoung
2036 1.1 dyoung /* Check for pluggable optics */
2037 1.1 dyoung if (adapter->sfp_probe)
2038 1.1 dyoung if (!ixgbe_sfp_probe(adapter))
2039 1.1 dyoung goto out; /* Nothing to do */
2040 1.1 dyoung
2041 1.1 dyoung ixgbe_update_link_status(adapter);
2042 1.1 dyoung ixgbe_update_stats_counters(adapter);
2043 1.1 dyoung
2044 1.1 dyoung /*
2045 1.1 dyoung * If the interface has been paused
2046 1.1 dyoung * then don't do the watchdog check
2047 1.1 dyoung */
2048 1.1 dyoung if (IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF)
2049 1.1 dyoung goto out;
2050 1.1 dyoung
2051 1.1 dyoung /*
2052 1.1 dyoung ** Check status on the TX queues for a hang
2053 1.1 dyoung */
2054 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++)
2055 1.1 dyoung if (txr->queue_status == IXGBE_QUEUE_HUNG)
2056 1.1 dyoung goto hung;
2057 1.1 dyoung
2058 1.1 dyoung out:
2059 1.1 dyoung ixgbe_rearm_queues(adapter, adapter->que_mask);
2060 1.1 dyoung callout_reset(&adapter->timer, hz, ixgbe_local_timer, adapter);
2061 1.1 dyoung return;
2062 1.1 dyoung
2063 1.1 dyoung hung:
2064 1.1 dyoung device_printf(adapter->dev, "Watchdog timeout -- resetting\n");
2065 1.1 dyoung device_printf(dev,"Queue(%d) tdh = %d, hw tdt = %d\n", txr->me,
2066 1.1 dyoung IXGBE_READ_REG(&adapter->hw, IXGBE_TDH(txr->me)),
2067 1.1 dyoung IXGBE_READ_REG(&adapter->hw, IXGBE_TDT(txr->me)));
2068 1.1 dyoung device_printf(dev,"TX(%d) desc avail = %d,"
2069 1.1 dyoung "Next TX to Clean = %d\n",
2070 1.1 dyoung txr->me, txr->tx_avail, txr->next_to_clean);
2071 1.1 dyoung adapter->ifp->if_flags &= ~IFF_RUNNING;
2072 1.1 dyoung adapter->watchdog_events.ev_count++;
2073 1.1 dyoung ixgbe_init_locked(adapter);
2074 1.1 dyoung }
2075 1.1 dyoung
2076 1.1 dyoung static void
2077 1.1 dyoung ixgbe_local_timer(void *arg)
2078 1.1 dyoung {
2079 1.1 dyoung struct adapter *adapter = arg;
2080 1.1 dyoung
2081 1.1 dyoung IXGBE_CORE_LOCK(adapter);
2082 1.1 dyoung ixgbe_local_timer1(adapter);
2083 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
2084 1.1 dyoung }
2085 1.1 dyoung
2086 1.1 dyoung /*
2087 1.1 dyoung ** Note: this routine updates the OS on the link state
2088 1.1 dyoung ** the real check of the hardware only happens with
2089 1.1 dyoung ** a link interrupt.
2090 1.1 dyoung */
2091 1.1 dyoung static void
2092 1.1 dyoung ixgbe_update_link_status(struct adapter *adapter)
2093 1.1 dyoung {
2094 1.1 dyoung struct ifnet *ifp = adapter->ifp;
2095 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
2096 1.1 dyoung device_t dev = adapter->dev;
2097 1.1 dyoung
2098 1.1 dyoung
2099 1.1 dyoung if (adapter->link_up){
2100 1.1 dyoung if (adapter->link_active == FALSE) {
2101 1.1 dyoung if (bootverbose)
2102 1.1 dyoung device_printf(dev,"Link is up %d Gbps %s \n",
2103 1.1 dyoung ((adapter->link_speed == 128)? 10:1),
2104 1.1 dyoung "Full Duplex");
2105 1.1 dyoung adapter->link_active = TRUE;
2106 1.1 dyoung if_link_state_change(ifp, LINK_STATE_UP);
2107 1.1 dyoung }
2108 1.1 dyoung } else { /* Link down */
2109 1.1 dyoung if (adapter->link_active == TRUE) {
2110 1.1 dyoung if (bootverbose)
2111 1.1 dyoung device_printf(dev,"Link is Down\n");
2112 1.1 dyoung if_link_state_change(ifp, LINK_STATE_DOWN);
2113 1.1 dyoung adapter->link_active = FALSE;
2114 1.1 dyoung for (int i = 0; i < adapter->num_queues;
2115 1.1 dyoung i++, txr++)
2116 1.1 dyoung txr->queue_status = IXGBE_QUEUE_IDLE;
2117 1.1 dyoung }
2118 1.1 dyoung }
2119 1.1 dyoung
2120 1.1 dyoung return;
2121 1.1 dyoung }
2122 1.1 dyoung
2123 1.1 dyoung
2124 1.1 dyoung static void
2125 1.1 dyoung ixgbe_ifstop(struct ifnet *ifp, int disable)
2126 1.1 dyoung {
2127 1.1 dyoung struct adapter *adapter = ifp->if_softc;
2128 1.1 dyoung
2129 1.1 dyoung IXGBE_CORE_LOCK(adapter);
2130 1.1 dyoung ixgbe_stop(adapter);
2131 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
2132 1.1 dyoung }
2133 1.1 dyoung
2134 1.1 dyoung /*********************************************************************
2135 1.1 dyoung *
2136 1.1 dyoung * This routine disables all traffic on the adapter by issuing a
2137 1.1 dyoung * global reset on the MAC and deallocates TX/RX buffers.
2138 1.1 dyoung *
2139 1.1 dyoung **********************************************************************/
2140 1.1 dyoung
2141 1.1 dyoung static void
2142 1.1 dyoung ixgbe_stop(void *arg)
2143 1.1 dyoung {
2144 1.1 dyoung struct ifnet *ifp;
2145 1.1 dyoung struct adapter *adapter = arg;
2146 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
2147 1.1 dyoung ifp = adapter->ifp;
2148 1.1 dyoung
2149 1.1 dyoung KASSERT(mutex_owned(&adapter->core_mtx));
2150 1.1 dyoung
2151 1.1 dyoung INIT_DEBUGOUT("ixgbe_stop: begin\n");
2152 1.1 dyoung ixgbe_disable_intr(adapter);
2153 1.1 dyoung
2154 1.1 dyoung /* Tell the stack that the interface is no longer active */
2155 1.1 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2156 1.1 dyoung
2157 1.1 dyoung ixgbe_reset_hw(hw);
2158 1.1 dyoung hw->adapter_stopped = FALSE;
2159 1.1 dyoung ixgbe_stop_adapter(hw);
2160 1.1 dyoung /* Turn off the laser */
2161 1.1 dyoung if (hw->phy.multispeed_fiber)
2162 1.1 dyoung ixgbe_disable_tx_laser(hw);
2163 1.1 dyoung callout_stop(&adapter->timer);
2164 1.1 dyoung
2165 1.1 dyoung /* reprogram the RAR[0] in case user changed it. */
2166 1.1 dyoung ixgbe_set_rar(&adapter->hw, 0, adapter->hw.mac.addr, 0, IXGBE_RAH_AV);
2167 1.1 dyoung
2168 1.1 dyoung return;
2169 1.1 dyoung }
2170 1.1 dyoung
2171 1.1 dyoung
2172 1.1 dyoung /*********************************************************************
2173 1.1 dyoung *
2174 1.1 dyoung * Determine hardware revision.
2175 1.1 dyoung *
2176 1.1 dyoung **********************************************************************/
2177 1.1 dyoung static void
2178 1.1 dyoung ixgbe_identify_hardware(struct adapter *adapter)
2179 1.1 dyoung {
2180 1.1 dyoung pcitag_t tag;
2181 1.1 dyoung pci_chipset_tag_t pc;
2182 1.1 dyoung pcireg_t subid, id;
2183 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
2184 1.1 dyoung
2185 1.1 dyoung pc = adapter->osdep.pc;
2186 1.1 dyoung tag = adapter->osdep.tag;
2187 1.1 dyoung
2188 1.1 dyoung id = pci_conf_read(pc, tag, PCI_ID_REG);
2189 1.1 dyoung subid = pci_conf_read(pc, tag, PCI_SUBSYS_ID_REG);
2190 1.1 dyoung
2191 1.1 dyoung /* Save off the information about this board */
2192 1.1 dyoung hw->vendor_id = PCI_VENDOR(id);
2193 1.1 dyoung hw->device_id = PCI_PRODUCT(id);
2194 1.1 dyoung hw->revision_id =
2195 1.1 dyoung PCI_REVISION(pci_conf_read(pc, tag, PCI_CLASS_REG));
2196 1.1 dyoung hw->subsystem_vendor_id = PCI_SUBSYS_VENDOR(subid);
2197 1.1 dyoung hw->subsystem_device_id = PCI_SUBSYS_ID(subid);
2198 1.1 dyoung
2199 1.1 dyoung /* We need this here to set the num_segs below */
2200 1.1 dyoung ixgbe_set_mac_type(hw);
2201 1.1 dyoung
2202 1.1 dyoung /* Pick up the 82599 and VF settings */
2203 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB) {
2204 1.1 dyoung hw->phy.smart_speed = ixgbe_smart_speed;
2205 1.1 dyoung adapter->num_segs = IXGBE_82599_SCATTER;
2206 1.1 dyoung } else
2207 1.1 dyoung adapter->num_segs = IXGBE_82598_SCATTER;
2208 1.1 dyoung
2209 1.1 dyoung return;
2210 1.1 dyoung }
2211 1.1 dyoung
2212 1.1 dyoung /*********************************************************************
2213 1.1 dyoung *
2214 1.1 dyoung * Determine optic type
2215 1.1 dyoung *
2216 1.1 dyoung **********************************************************************/
2217 1.1 dyoung static void
2218 1.1 dyoung ixgbe_setup_optics(struct adapter *adapter)
2219 1.1 dyoung {
2220 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
2221 1.1 dyoung int layer;
2222 1.1 dyoung
2223 1.1 dyoung layer = ixgbe_get_supported_physical_layer(hw);
2224 1.1 dyoung switch (layer) {
2225 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_T:
2226 1.1 dyoung adapter->optics = IFM_10G_T;
2227 1.1 dyoung break;
2228 1.1 dyoung case IXGBE_PHYSICAL_LAYER_1000BASE_T:
2229 1.1 dyoung adapter->optics = IFM_1000_T;
2230 1.1 dyoung break;
2231 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_LR:
2232 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_LRM:
2233 1.1 dyoung adapter->optics = IFM_10G_LR;
2234 1.1 dyoung break;
2235 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_SR:
2236 1.1 dyoung adapter->optics = IFM_10G_SR;
2237 1.1 dyoung break;
2238 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_KX4:
2239 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_CX4:
2240 1.1 dyoung adapter->optics = IFM_10G_CX4;
2241 1.1 dyoung break;
2242 1.1 dyoung case IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU:
2243 1.1 dyoung adapter->optics = IFM_10G_TWINAX;
2244 1.1 dyoung break;
2245 1.1 dyoung case IXGBE_PHYSICAL_LAYER_1000BASE_KX:
2246 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_KR:
2247 1.1 dyoung case IXGBE_PHYSICAL_LAYER_10GBASE_XAUI:
2248 1.1 dyoung case IXGBE_PHYSICAL_LAYER_UNKNOWN:
2249 1.1 dyoung default:
2250 1.1 dyoung adapter->optics = IFM_ETHER | IFM_AUTO;
2251 1.1 dyoung break;
2252 1.1 dyoung }
2253 1.1 dyoung return;
2254 1.1 dyoung }
2255 1.1 dyoung
2256 1.1 dyoung /*********************************************************************
2257 1.1 dyoung *
2258 1.1 dyoung * Setup the Legacy or MSI Interrupt handler
2259 1.1 dyoung *
2260 1.1 dyoung **********************************************************************/
2261 1.1 dyoung static int
2262 1.1 dyoung ixgbe_allocate_legacy(struct adapter *adapter, const struct pci_attach_args *pa)
2263 1.1 dyoung {
2264 1.1 dyoung device_t dev = adapter->dev;
2265 1.1 dyoung struct ix_queue *que = adapter->queues;
2266 1.9 skrll char intrbuf[PCI_INTRSTR_LEN];
2267 1.9 skrll #if 0
2268 1.1 dyoung int rid = 0;
2269 1.1 dyoung
2270 1.1 dyoung /* MSI RID at 1 */
2271 1.1 dyoung if (adapter->msix == 1)
2272 1.1 dyoung rid = 1;
2273 1.9 skrll #endif
2274 1.1 dyoung
2275 1.1 dyoung /* We allocate a single interrupt resource */
2276 1.1 dyoung if (pci_intr_map(pa, &adapter->osdep.ih) != 0) {
2277 1.1 dyoung aprint_error_dev(dev, "unable to map interrupt\n");
2278 1.1 dyoung return ENXIO;
2279 1.1 dyoung } else {
2280 1.1 dyoung aprint_normal_dev(dev, "interrupting at %s\n",
2281 1.14 chs pci_intr_string(adapter->osdep.pc, adapter->osdep.ih,
2282 1.14 chs intrbuf, sizeof(intrbuf)));
2283 1.1 dyoung }
2284 1.1 dyoung
2285 1.1 dyoung /*
2286 1.1 dyoung * Try allocating a fast interrupt and the associated deferred
2287 1.1 dyoung * processing contexts.
2288 1.1 dyoung */
2289 1.1 dyoung que->que_si = softint_establish(SOFTINT_NET, ixgbe_handle_que, que);
2290 1.1 dyoung
2291 1.1 dyoung /* Tasklets for Link, SFP and Multispeed Fiber */
2292 1.1 dyoung adapter->link_si =
2293 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_handle_link, adapter);
2294 1.1 dyoung adapter->mod_si =
2295 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_handle_mod, adapter);
2296 1.1 dyoung adapter->msf_si =
2297 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_handle_msf, adapter);
2298 1.1 dyoung
2299 1.1 dyoung #ifdef IXGBE_FDIR
2300 1.1 dyoung adapter->fdir_si =
2301 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_reinit_fdir, adapter);
2302 1.1 dyoung #endif
2303 1.1 dyoung if (que->que_si == NULL ||
2304 1.1 dyoung adapter->link_si == NULL ||
2305 1.1 dyoung adapter->mod_si == NULL ||
2306 1.1 dyoung #ifdef IXGBE_FDIR
2307 1.1 dyoung adapter->fdir_si == NULL ||
2308 1.1 dyoung #endif
2309 1.1 dyoung adapter->msf_si == NULL) {
2310 1.1 dyoung aprint_error_dev(dev,
2311 1.1 dyoung "could not establish software interrupts\n");
2312 1.1 dyoung return ENXIO;
2313 1.1 dyoung }
2314 1.1 dyoung
2315 1.1 dyoung adapter->osdep.intr = pci_intr_establish(adapter->osdep.pc,
2316 1.1 dyoung adapter->osdep.ih, IPL_NET, ixgbe_legacy_irq, que);
2317 1.1 dyoung if (adapter->osdep.intr == NULL) {
2318 1.1 dyoung aprint_error_dev(dev, "failed to register interrupt handler\n");
2319 1.1 dyoung softint_disestablish(que->que_si);
2320 1.1 dyoung softint_disestablish(adapter->link_si);
2321 1.1 dyoung softint_disestablish(adapter->mod_si);
2322 1.1 dyoung softint_disestablish(adapter->msf_si);
2323 1.1 dyoung #ifdef IXGBE_FDIR
2324 1.1 dyoung softint_disestablish(adapter->fdir_si);
2325 1.1 dyoung #endif
2326 1.1 dyoung return ENXIO;
2327 1.1 dyoung }
2328 1.1 dyoung /* For simplicity in the handlers */
2329 1.1 dyoung adapter->que_mask = IXGBE_EIMS_ENABLE_MASK;
2330 1.1 dyoung
2331 1.1 dyoung return (0);
2332 1.1 dyoung }
2333 1.1 dyoung
2334 1.1 dyoung
2335 1.1 dyoung /*********************************************************************
2336 1.1 dyoung *
2337 1.1 dyoung * Setup MSIX Interrupt resources and handlers
2338 1.1 dyoung *
2339 1.1 dyoung **********************************************************************/
2340 1.1 dyoung static int
2341 1.1 dyoung ixgbe_allocate_msix(struct adapter *adapter, const struct pci_attach_args *pa)
2342 1.1 dyoung {
2343 1.1 dyoung #if !defined(NETBSD_MSI_OR_MSIX)
2344 1.1 dyoung return 0;
2345 1.1 dyoung #else
2346 1.1 dyoung device_t dev = adapter->dev;
2347 1.1 dyoung struct ix_queue *que = adapter->queues;
2348 1.1 dyoung int error, rid, vector = 0;
2349 1.1 dyoung
2350 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, vector++, que++) {
2351 1.1 dyoung rid = vector + 1;
2352 1.1 dyoung que->res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
2353 1.1 dyoung RF_SHAREABLE | RF_ACTIVE);
2354 1.1 dyoung if (que->res == NULL) {
2355 1.1 dyoung aprint_error_dev(dev,"Unable to allocate"
2356 1.1 dyoung " bus resource: que interrupt [%d]\n", vector);
2357 1.1 dyoung return (ENXIO);
2358 1.1 dyoung }
2359 1.1 dyoung /* Set the handler function */
2360 1.1 dyoung error = bus_setup_intr(dev, que->res,
2361 1.1 dyoung INTR_TYPE_NET | INTR_MPSAFE, NULL,
2362 1.1 dyoung ixgbe_msix_que, que, &que->tag);
2363 1.1 dyoung if (error) {
2364 1.1 dyoung que->res = NULL;
2365 1.1 dyoung aprint_error_dev(dev,
2366 1.1 dyoung "Failed to register QUE handler\n");
2367 1.1 dyoung return error;
2368 1.1 dyoung }
2369 1.1 dyoung #if __FreeBSD_version >= 800504
2370 1.1 dyoung bus_describe_intr(dev, que->res, que->tag, "que %d", i);
2371 1.1 dyoung #endif
2372 1.1 dyoung que->msix = vector;
2373 1.1 dyoung adapter->que_mask |= (u64)(1 << que->msix);
2374 1.1 dyoung /*
2375 1.1 dyoung ** Bind the msix vector, and thus the
2376 1.1 dyoung ** ring to the corresponding cpu.
2377 1.1 dyoung */
2378 1.1 dyoung if (adapter->num_queues > 1)
2379 1.1 dyoung bus_bind_intr(dev, que->res, i);
2380 1.1 dyoung
2381 1.1 dyoung que->que_si = softint_establish(ixgbe_handle_que, que);
2382 1.1 dyoung if (que->que_si == NULL) {
2383 1.1 dyoung aprint_error_dev(dev,
2384 1.1 dyoung "could not establish software interrupt\n");
2385 1.1 dyoung }
2386 1.1 dyoung }
2387 1.1 dyoung
2388 1.1 dyoung /* and Link */
2389 1.1 dyoung rid = vector + 1;
2390 1.1 dyoung adapter->res = bus_alloc_resource_any(dev,
2391 1.1 dyoung SYS_RES_IRQ, &rid, RF_SHAREABLE | RF_ACTIVE);
2392 1.1 dyoung if (!adapter->res) {
2393 1.1 dyoung aprint_error_dev(dev,"Unable to allocate bus resource: "
2394 1.1 dyoung "Link interrupt [%d]\n", rid);
2395 1.1 dyoung return (ENXIO);
2396 1.1 dyoung }
2397 1.1 dyoung /* Set the link handler function */
2398 1.1 dyoung error = bus_setup_intr(dev, adapter->res,
2399 1.1 dyoung INTR_TYPE_NET | INTR_MPSAFE, NULL,
2400 1.1 dyoung ixgbe_msix_link, adapter, &adapter->tag);
2401 1.1 dyoung if (error) {
2402 1.1 dyoung adapter->res = NULL;
2403 1.1 dyoung aprint_error_dev(dev, "Failed to register LINK handler\n");
2404 1.1 dyoung return (error);
2405 1.1 dyoung }
2406 1.1 dyoung #if __FreeBSD_version >= 800504
2407 1.1 dyoung bus_describe_intr(dev, adapter->res, adapter->tag, "link");
2408 1.1 dyoung #endif
2409 1.1 dyoung adapter->linkvec = vector;
2410 1.1 dyoung /* Tasklets for Link, SFP and Multispeed Fiber */
2411 1.1 dyoung adapter->link_si =
2412 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_handle_link, adapter);
2413 1.1 dyoung adapter->mod_si =
2414 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_handle_mod, adapter);
2415 1.1 dyoung adapter->msf_si =
2416 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_handle_msf, adapter);
2417 1.1 dyoung #ifdef IXGBE_FDIR
2418 1.1 dyoung adapter->fdir_si =
2419 1.1 dyoung softint_establish(SOFTINT_NET, ixgbe_reinit_fdir, adapter);
2420 1.1 dyoung #endif
2421 1.1 dyoung
2422 1.1 dyoung return (0);
2423 1.1 dyoung #endif
2424 1.1 dyoung }
2425 1.1 dyoung
2426 1.1 dyoung /*
2427 1.1 dyoung * Setup Either MSI/X or MSI
2428 1.1 dyoung */
2429 1.1 dyoung static int
2430 1.1 dyoung ixgbe_setup_msix(struct adapter *adapter)
2431 1.1 dyoung {
2432 1.1 dyoung #if !defined(NETBSD_MSI_OR_MSIX)
2433 1.1 dyoung return 0;
2434 1.1 dyoung #else
2435 1.1 dyoung device_t dev = adapter->dev;
2436 1.1 dyoung int rid, want, queues, msgs;
2437 1.1 dyoung
2438 1.1 dyoung /* Override by tuneable */
2439 1.1 dyoung if (ixgbe_enable_msix == 0)
2440 1.1 dyoung goto msi;
2441 1.1 dyoung
2442 1.1 dyoung /* First try MSI/X */
2443 1.1 dyoung rid = PCI_BAR(MSIX_82598_BAR);
2444 1.1 dyoung adapter->msix_mem = bus_alloc_resource_any(dev,
2445 1.1 dyoung SYS_RES_MEMORY, &rid, RF_ACTIVE);
2446 1.1 dyoung if (!adapter->msix_mem) {
2447 1.1 dyoung rid += 4; /* 82599 maps in higher BAR */
2448 1.1 dyoung adapter->msix_mem = bus_alloc_resource_any(dev,
2449 1.1 dyoung SYS_RES_MEMORY, &rid, RF_ACTIVE);
2450 1.1 dyoung }
2451 1.1 dyoung if (!adapter->msix_mem) {
2452 1.1 dyoung /* May not be enabled */
2453 1.1 dyoung device_printf(adapter->dev,
2454 1.1 dyoung "Unable to map MSIX table \n");
2455 1.1 dyoung goto msi;
2456 1.1 dyoung }
2457 1.1 dyoung
2458 1.1 dyoung msgs = pci_msix_count(dev);
2459 1.1 dyoung if (msgs == 0) { /* system has msix disabled */
2460 1.1 dyoung bus_release_resource(dev, SYS_RES_MEMORY,
2461 1.1 dyoung rid, adapter->msix_mem);
2462 1.1 dyoung adapter->msix_mem = NULL;
2463 1.1 dyoung goto msi;
2464 1.1 dyoung }
2465 1.1 dyoung
2466 1.1 dyoung /* Figure out a reasonable auto config value */
2467 1.1 dyoung queues = (mp_ncpus > (msgs-1)) ? (msgs-1) : mp_ncpus;
2468 1.1 dyoung
2469 1.1 dyoung if (ixgbe_num_queues != 0)
2470 1.1 dyoung queues = ixgbe_num_queues;
2471 1.1 dyoung /* Set max queues to 8 when autoconfiguring */
2472 1.1 dyoung else if ((ixgbe_num_queues == 0) && (queues > 8))
2473 1.1 dyoung queues = 8;
2474 1.1 dyoung
2475 1.1 dyoung /*
2476 1.1 dyoung ** Want one vector (RX/TX pair) per queue
2477 1.1 dyoung ** plus an additional for Link.
2478 1.1 dyoung */
2479 1.1 dyoung want = queues + 1;
2480 1.1 dyoung if (msgs >= want)
2481 1.1 dyoung msgs = want;
2482 1.1 dyoung else {
2483 1.1 dyoung device_printf(adapter->dev,
2484 1.1 dyoung "MSIX Configuration Problem, "
2485 1.1 dyoung "%d vectors but %d queues wanted!\n",
2486 1.1 dyoung msgs, want);
2487 1.1 dyoung return (0); /* Will go to Legacy setup */
2488 1.1 dyoung }
2489 1.1 dyoung if ((msgs) && pci_alloc_msix(dev, &msgs) == 0) {
2490 1.1 dyoung device_printf(adapter->dev,
2491 1.1 dyoung "Using MSIX interrupts with %d vectors\n", msgs);
2492 1.1 dyoung adapter->num_queues = queues;
2493 1.1 dyoung return (msgs);
2494 1.1 dyoung }
2495 1.1 dyoung msi:
2496 1.1 dyoung msgs = pci_msi_count(dev);
2497 1.1 dyoung if (msgs == 1 && pci_alloc_msi(dev, &msgs) == 0)
2498 1.1 dyoung device_printf(adapter->dev,"Using MSI interrupt\n");
2499 1.1 dyoung return (msgs);
2500 1.1 dyoung #endif
2501 1.1 dyoung }
2502 1.1 dyoung
2503 1.1 dyoung
2504 1.1 dyoung static int
2505 1.1 dyoung ixgbe_allocate_pci_resources(struct adapter *adapter, const struct pci_attach_args *pa)
2506 1.1 dyoung {
2507 1.1 dyoung pcireg_t memtype;
2508 1.1 dyoung device_t dev = adapter->dev;
2509 1.1 dyoung bus_addr_t addr;
2510 1.1 dyoung int flags;
2511 1.1 dyoung
2512 1.1 dyoung memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, PCI_BAR(0));
2513 1.1 dyoung switch (memtype) {
2514 1.1 dyoung case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
2515 1.1 dyoung case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
2516 1.1 dyoung adapter->osdep.mem_bus_space_tag = pa->pa_memt;
2517 1.1 dyoung if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, PCI_BAR(0),
2518 1.1 dyoung memtype, &addr, &adapter->osdep.mem_size, &flags) != 0)
2519 1.1 dyoung goto map_err;
2520 1.1 dyoung if ((flags & BUS_SPACE_MAP_PREFETCHABLE) != 0) {
2521 1.1 dyoung aprint_normal_dev(dev, "clearing prefetchable bit\n");
2522 1.1 dyoung flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
2523 1.1 dyoung }
2524 1.1 dyoung if (bus_space_map(adapter->osdep.mem_bus_space_tag, addr,
2525 1.1 dyoung adapter->osdep.mem_size, flags,
2526 1.1 dyoung &adapter->osdep.mem_bus_space_handle) != 0) {
2527 1.1 dyoung map_err:
2528 1.1 dyoung adapter->osdep.mem_size = 0;
2529 1.1 dyoung aprint_error_dev(dev, "unable to map BAR0\n");
2530 1.1 dyoung return ENXIO;
2531 1.1 dyoung }
2532 1.1 dyoung break;
2533 1.1 dyoung default:
2534 1.1 dyoung aprint_error_dev(dev, "unexpected type on BAR0\n");
2535 1.1 dyoung return ENXIO;
2536 1.1 dyoung }
2537 1.1 dyoung
2538 1.1 dyoung /* Legacy defaults */
2539 1.1 dyoung adapter->num_queues = 1;
2540 1.1 dyoung adapter->hw.back = &adapter->osdep;
2541 1.1 dyoung
2542 1.1 dyoung /*
2543 1.1 dyoung ** Now setup MSI or MSI/X, should
2544 1.1 dyoung ** return us the number of supported
2545 1.1 dyoung ** vectors. (Will be 1 for MSI)
2546 1.1 dyoung */
2547 1.1 dyoung adapter->msix = ixgbe_setup_msix(adapter);
2548 1.1 dyoung return (0);
2549 1.1 dyoung }
2550 1.1 dyoung
2551 1.1 dyoung static void
2552 1.1 dyoung ixgbe_free_pci_resources(struct adapter * adapter)
2553 1.1 dyoung {
2554 1.1 dyoung #if defined(NETBSD_MSI_OR_MSIX)
2555 1.1 dyoung struct ix_queue *que = adapter->queues;
2556 1.14 chs device_t dev = adapter->dev;
2557 1.1 dyoung #endif
2558 1.9 skrll int rid;
2559 1.1 dyoung
2560 1.9 skrll #if defined(NETBSD_MSI_OR_MSIX)
2561 1.9 skrll int memrid;
2562 1.1 dyoung if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2563 1.1 dyoung memrid = PCI_BAR(MSIX_82598_BAR);
2564 1.1 dyoung else
2565 1.1 dyoung memrid = PCI_BAR(MSIX_82599_BAR);
2566 1.1 dyoung
2567 1.1 dyoung /*
2568 1.1 dyoung ** There is a slight possibility of a failure mode
2569 1.1 dyoung ** in attach that will result in entering this function
2570 1.1 dyoung ** before interrupt resources have been initialized, and
2571 1.1 dyoung ** in that case we do not want to execute the loops below
2572 1.1 dyoung ** We can detect this reliably by the state of the adapter
2573 1.1 dyoung ** res pointer.
2574 1.1 dyoung */
2575 1.1 dyoung if (adapter->res == NULL)
2576 1.1 dyoung goto mem;
2577 1.1 dyoung
2578 1.1 dyoung /*
2579 1.1 dyoung ** Release all msix queue resources:
2580 1.1 dyoung */
2581 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
2582 1.1 dyoung rid = que->msix + 1;
2583 1.1 dyoung if (que->tag != NULL) {
2584 1.1 dyoung bus_teardown_intr(dev, que->res, que->tag);
2585 1.1 dyoung que->tag = NULL;
2586 1.1 dyoung }
2587 1.1 dyoung if (que->res != NULL)
2588 1.1 dyoung bus_release_resource(dev, SYS_RES_IRQ, rid, que->res);
2589 1.1 dyoung }
2590 1.1 dyoung #endif
2591 1.1 dyoung
2592 1.1 dyoung /* Clean the Legacy or Link interrupt last */
2593 1.1 dyoung if (adapter->linkvec) /* we are doing MSIX */
2594 1.1 dyoung rid = adapter->linkvec + 1;
2595 1.1 dyoung else
2596 1.1 dyoung (adapter->msix != 0) ? (rid = 1):(rid = 0);
2597 1.1 dyoung
2598 1.1 dyoung pci_intr_disestablish(adapter->osdep.pc, adapter->osdep.intr);
2599 1.1 dyoung adapter->osdep.intr = NULL;
2600 1.1 dyoung
2601 1.1 dyoung #if defined(NETBSD_MSI_OR_MSIX)
2602 1.1 dyoung mem:
2603 1.1 dyoung if (adapter->msix)
2604 1.1 dyoung pci_release_msi(dev);
2605 1.1 dyoung
2606 1.1 dyoung if (adapter->msix_mem != NULL)
2607 1.1 dyoung bus_release_resource(dev, SYS_RES_MEMORY,
2608 1.1 dyoung memrid, adapter->msix_mem);
2609 1.1 dyoung #endif
2610 1.1 dyoung
2611 1.1 dyoung if (adapter->osdep.mem_size != 0) {
2612 1.1 dyoung bus_space_unmap(adapter->osdep.mem_bus_space_tag,
2613 1.1 dyoung adapter->osdep.mem_bus_space_handle,
2614 1.1 dyoung adapter->osdep.mem_size);
2615 1.1 dyoung }
2616 1.1 dyoung
2617 1.1 dyoung return;
2618 1.1 dyoung }
2619 1.1 dyoung
2620 1.1 dyoung /*********************************************************************
2621 1.1 dyoung *
2622 1.1 dyoung * Setup networking device structure and register an interface.
2623 1.1 dyoung *
2624 1.1 dyoung **********************************************************************/
2625 1.1 dyoung static int
2626 1.1 dyoung ixgbe_setup_interface(device_t dev, struct adapter *adapter)
2627 1.1 dyoung {
2628 1.1 dyoung struct ethercom *ec = &adapter->osdep.ec;
2629 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
2630 1.1 dyoung struct ifnet *ifp;
2631 1.1 dyoung
2632 1.1 dyoung INIT_DEBUGOUT("ixgbe_setup_interface: begin");
2633 1.1 dyoung
2634 1.1 dyoung ifp = adapter->ifp = &ec->ec_if;
2635 1.1 dyoung strlcpy(ifp->if_xname, device_xname(dev), IFNAMSIZ);
2636 1.1 dyoung ifp->if_mtu = ETHERMTU;
2637 1.1 dyoung ifp->if_baudrate = 1000000000;
2638 1.1 dyoung ifp->if_init = ixgbe_init;
2639 1.1 dyoung ifp->if_stop = ixgbe_ifstop;
2640 1.1 dyoung ifp->if_softc = adapter;
2641 1.1 dyoung ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2642 1.1 dyoung ifp->if_ioctl = ixgbe_ioctl;
2643 1.1 dyoung ifp->if_start = ixgbe_start;
2644 1.1 dyoung #if __FreeBSD_version >= 800000
2645 1.1 dyoung ifp->if_transmit = ixgbe_mq_start;
2646 1.1 dyoung ifp->if_qflush = ixgbe_qflush;
2647 1.1 dyoung #endif
2648 1.1 dyoung ifp->if_snd.ifq_maxlen = adapter->num_tx_desc - 2;
2649 1.1 dyoung
2650 1.1 dyoung if_attach(ifp);
2651 1.1 dyoung ether_ifattach(ifp, adapter->hw.mac.addr);
2652 1.1 dyoung ether_set_ifflags_cb(ec, ixgbe_ifflags_cb);
2653 1.1 dyoung
2654 1.1 dyoung adapter->max_frame_size =
2655 1.1 dyoung ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
2656 1.1 dyoung
2657 1.1 dyoung /*
2658 1.1 dyoung * Tell the upper layer(s) we support long frames.
2659 1.1 dyoung */
2660 1.1 dyoung ifp->if_hdrlen = sizeof(struct ether_vlan_header);
2661 1.1 dyoung
2662 1.1 dyoung ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSOv4;
2663 1.1 dyoung ifp->if_capenable = 0;
2664 1.1 dyoung
2665 1.1 dyoung ec->ec_capabilities |= ETHERCAP_VLAN_HWCSUM;
2666 1.1 dyoung ec->ec_capabilities |= ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
2667 1.1 dyoung ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
2668 1.1 dyoung ec->ec_capenable = ec->ec_capabilities;
2669 1.1 dyoung
2670 1.1 dyoung /* Don't enable LRO by default */
2671 1.1 dyoung ifp->if_capabilities |= IFCAP_LRO;
2672 1.1 dyoung
2673 1.1 dyoung /*
2674 1.1 dyoung ** Dont turn this on by default, if vlans are
2675 1.1 dyoung ** created on another pseudo device (eg. lagg)
2676 1.1 dyoung ** then vlan events are not passed thru, breaking
2677 1.1 dyoung ** operation, but with HW FILTER off it works. If
2678 1.1 dyoung ** using vlans directly on the em driver you can
2679 1.1 dyoung ** enable this and get full hardware tag filtering.
2680 1.1 dyoung */
2681 1.1 dyoung ec->ec_capabilities |= ETHERCAP_VLAN_HWFILTER;
2682 1.1 dyoung
2683 1.1 dyoung /*
2684 1.1 dyoung * Specify the media types supported by this adapter and register
2685 1.1 dyoung * callbacks to update media and link information
2686 1.1 dyoung */
2687 1.1 dyoung ifmedia_init(&adapter->media, IFM_IMASK, ixgbe_media_change,
2688 1.1 dyoung ixgbe_media_status);
2689 1.1 dyoung ifmedia_add(&adapter->media, IFM_ETHER | adapter->optics, 0, NULL);
2690 1.1 dyoung ifmedia_set(&adapter->media, IFM_ETHER | adapter->optics);
2691 1.1 dyoung if (hw->device_id == IXGBE_DEV_ID_82598AT) {
2692 1.1 dyoung ifmedia_add(&adapter->media,
2693 1.1 dyoung IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL);
2694 1.1 dyoung ifmedia_add(&adapter->media,
2695 1.1 dyoung IFM_ETHER | IFM_1000_T, 0, NULL);
2696 1.1 dyoung }
2697 1.1 dyoung ifmedia_add(&adapter->media, IFM_ETHER | IFM_AUTO, 0, NULL);
2698 1.1 dyoung ifmedia_set(&adapter->media, IFM_ETHER | IFM_AUTO);
2699 1.1 dyoung
2700 1.1 dyoung return (0);
2701 1.1 dyoung }
2702 1.1 dyoung
2703 1.1 dyoung static void
2704 1.1 dyoung ixgbe_config_link(struct adapter *adapter)
2705 1.1 dyoung {
2706 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
2707 1.1 dyoung u32 autoneg, err = 0;
2708 1.1 dyoung bool sfp, negotiate;
2709 1.1 dyoung
2710 1.1 dyoung sfp = ixgbe_is_sfp(hw);
2711 1.1 dyoung
2712 1.1 dyoung if (sfp) {
2713 1.1 dyoung if (hw->phy.multispeed_fiber) {
2714 1.1 dyoung hw->mac.ops.setup_sfp(hw);
2715 1.1 dyoung ixgbe_enable_tx_laser(hw);
2716 1.1 dyoung softint_schedule(adapter->msf_si);
2717 1.1 dyoung } else {
2718 1.1 dyoung softint_schedule(adapter->mod_si);
2719 1.1 dyoung }
2720 1.1 dyoung } else {
2721 1.1 dyoung if (hw->mac.ops.check_link)
2722 1.1 dyoung err = ixgbe_check_link(hw, &autoneg,
2723 1.1 dyoung &adapter->link_up, FALSE);
2724 1.1 dyoung if (err)
2725 1.1 dyoung goto out;
2726 1.1 dyoung autoneg = hw->phy.autoneg_advertised;
2727 1.1 dyoung if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
2728 1.1 dyoung err = hw->mac.ops.get_link_capabilities(hw,
2729 1.1 dyoung &autoneg, &negotiate);
2730 1.13 christos else
2731 1.13 christos negotiate = 0;
2732 1.1 dyoung if (err)
2733 1.1 dyoung goto out;
2734 1.1 dyoung if (hw->mac.ops.setup_link)
2735 1.1 dyoung err = hw->mac.ops.setup_link(hw, autoneg,
2736 1.1 dyoung negotiate, adapter->link_up);
2737 1.1 dyoung }
2738 1.1 dyoung out:
2739 1.1 dyoung return;
2740 1.1 dyoung }
2741 1.1 dyoung
2742 1.1 dyoung /********************************************************************
2743 1.1 dyoung * Manage DMA'able memory.
2744 1.1 dyoung *******************************************************************/
2745 1.1 dyoung
2746 1.1 dyoung static int
2747 1.1 dyoung ixgbe_dma_malloc(struct adapter *adapter, const bus_size_t size,
2748 1.1 dyoung struct ixgbe_dma_alloc *dma, const int mapflags)
2749 1.1 dyoung {
2750 1.1 dyoung device_t dev = adapter->dev;
2751 1.1 dyoung int r, rsegs;
2752 1.1 dyoung
2753 1.1 dyoung r = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
2754 1.1 dyoung DBA_ALIGN, 0, /* alignment, bounds */
2755 1.1 dyoung size, /* maxsize */
2756 1.1 dyoung 1, /* nsegments */
2757 1.1 dyoung size, /* maxsegsize */
2758 1.1 dyoung BUS_DMA_ALLOCNOW, /* flags */
2759 1.1 dyoung &dma->dma_tag);
2760 1.1 dyoung if (r != 0) {
2761 1.1 dyoung aprint_error_dev(dev,
2762 1.1 dyoung "%s: ixgbe_dma_tag_create failed; error %d\n", __func__, r);
2763 1.1 dyoung goto fail_0;
2764 1.1 dyoung }
2765 1.1 dyoung
2766 1.1 dyoung r = bus_dmamem_alloc(dma->dma_tag->dt_dmat,
2767 1.1 dyoung size,
2768 1.1 dyoung dma->dma_tag->dt_alignment,
2769 1.1 dyoung dma->dma_tag->dt_boundary,
2770 1.1 dyoung &dma->dma_seg, 1, &rsegs, BUS_DMA_NOWAIT);
2771 1.1 dyoung if (r != 0) {
2772 1.1 dyoung aprint_error_dev(dev,
2773 1.1 dyoung "%s: bus_dmamem_alloc failed; error %d\n", __func__, r);
2774 1.1 dyoung goto fail_1;
2775 1.1 dyoung }
2776 1.1 dyoung
2777 1.1 dyoung r = bus_dmamem_map(dma->dma_tag->dt_dmat, &dma->dma_seg, rsegs,
2778 1.1 dyoung size, &dma->dma_vaddr, BUS_DMA_NOWAIT);
2779 1.1 dyoung if (r != 0) {
2780 1.1 dyoung aprint_error_dev(dev, "%s: bus_dmamem_map failed; error %d\n",
2781 1.1 dyoung __func__, r);
2782 1.1 dyoung goto fail_2;
2783 1.1 dyoung }
2784 1.1 dyoung
2785 1.1 dyoung r = ixgbe_dmamap_create(dma->dma_tag, 0, &dma->dma_map);
2786 1.1 dyoung if (r != 0) {
2787 1.1 dyoung aprint_error_dev(dev, "%s: bus_dmamem_map failed; error %d\n",
2788 1.1 dyoung __func__, r);
2789 1.1 dyoung goto fail_3;
2790 1.1 dyoung }
2791 1.1 dyoung
2792 1.1 dyoung r = bus_dmamap_load(dma->dma_tag->dt_dmat, dma->dma_map, dma->dma_vaddr,
2793 1.1 dyoung size,
2794 1.1 dyoung NULL,
2795 1.1 dyoung mapflags | BUS_DMA_NOWAIT);
2796 1.1 dyoung if (r != 0) {
2797 1.1 dyoung aprint_error_dev(dev, "%s: bus_dmamap_load failed; error %d\n",
2798 1.1 dyoung __func__, r);
2799 1.1 dyoung goto fail_4;
2800 1.1 dyoung }
2801 1.1 dyoung dma->dma_paddr = dma->dma_map->dm_segs[0].ds_addr;
2802 1.1 dyoung dma->dma_size = size;
2803 1.1 dyoung return 0;
2804 1.1 dyoung fail_4:
2805 1.1 dyoung ixgbe_dmamap_destroy(dma->dma_tag, dma->dma_map);
2806 1.1 dyoung fail_3:
2807 1.1 dyoung bus_dmamem_unmap(dma->dma_tag->dt_dmat, dma->dma_vaddr, size);
2808 1.1 dyoung fail_2:
2809 1.1 dyoung bus_dmamem_free(dma->dma_tag->dt_dmat, &dma->dma_seg, rsegs);
2810 1.1 dyoung fail_1:
2811 1.1 dyoung ixgbe_dma_tag_destroy(dma->dma_tag);
2812 1.1 dyoung fail_0:
2813 1.1 dyoung return r;
2814 1.1 dyoung }
2815 1.1 dyoung
2816 1.1 dyoung static void
2817 1.1 dyoung ixgbe_dma_free(struct adapter *adapter, struct ixgbe_dma_alloc *dma)
2818 1.1 dyoung {
2819 1.1 dyoung bus_dmamap_sync(dma->dma_tag->dt_dmat, dma->dma_map, 0, dma->dma_size,
2820 1.1 dyoung BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2821 1.1 dyoung ixgbe_dmamap_unload(dma->dma_tag, dma->dma_map);
2822 1.1 dyoung bus_dmamem_free(dma->dma_tag->dt_dmat, &dma->dma_seg, 1);
2823 1.1 dyoung ixgbe_dma_tag_destroy(dma->dma_tag);
2824 1.1 dyoung }
2825 1.1 dyoung
2826 1.1 dyoung
2827 1.1 dyoung /*********************************************************************
2828 1.1 dyoung *
2829 1.1 dyoung * Allocate memory for the transmit and receive rings, and then
2830 1.1 dyoung * the descriptors associated with each, called only once at attach.
2831 1.1 dyoung *
2832 1.1 dyoung **********************************************************************/
2833 1.1 dyoung static int
2834 1.1 dyoung ixgbe_allocate_queues(struct adapter *adapter)
2835 1.1 dyoung {
2836 1.1 dyoung device_t dev = adapter->dev;
2837 1.1 dyoung struct ix_queue *que;
2838 1.1 dyoung struct tx_ring *txr;
2839 1.1 dyoung struct rx_ring *rxr;
2840 1.1 dyoung int rsize, tsize, error = IXGBE_SUCCESS;
2841 1.1 dyoung int txconf = 0, rxconf = 0;
2842 1.1 dyoung
2843 1.1 dyoung /* First allocate the top level queue structs */
2844 1.1 dyoung if (!(adapter->queues =
2845 1.1 dyoung (struct ix_queue *) malloc(sizeof(struct ix_queue) *
2846 1.1 dyoung adapter->num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2847 1.1 dyoung aprint_error_dev(dev, "Unable to allocate queue memory\n");
2848 1.1 dyoung error = ENOMEM;
2849 1.1 dyoung goto fail;
2850 1.1 dyoung }
2851 1.1 dyoung
2852 1.1 dyoung /* First allocate the TX ring struct memory */
2853 1.1 dyoung if (!(adapter->tx_rings =
2854 1.1 dyoung (struct tx_ring *) malloc(sizeof(struct tx_ring) *
2855 1.1 dyoung adapter->num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2856 1.1 dyoung aprint_error_dev(dev, "Unable to allocate TX ring memory\n");
2857 1.1 dyoung error = ENOMEM;
2858 1.1 dyoung goto tx_fail;
2859 1.1 dyoung }
2860 1.1 dyoung
2861 1.1 dyoung /* Next allocate the RX */
2862 1.1 dyoung if (!(adapter->rx_rings =
2863 1.1 dyoung (struct rx_ring *) malloc(sizeof(struct rx_ring) *
2864 1.1 dyoung adapter->num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2865 1.1 dyoung aprint_error_dev(dev, "Unable to allocate RX ring memory\n");
2866 1.1 dyoung error = ENOMEM;
2867 1.1 dyoung goto rx_fail;
2868 1.1 dyoung }
2869 1.1 dyoung
2870 1.1 dyoung /* For the ring itself */
2871 1.1 dyoung tsize = roundup2(adapter->num_tx_desc *
2872 1.1 dyoung sizeof(union ixgbe_adv_tx_desc), DBA_ALIGN);
2873 1.1 dyoung
2874 1.1 dyoung /*
2875 1.1 dyoung * Now set up the TX queues, txconf is needed to handle the
2876 1.1 dyoung * possibility that things fail midcourse and we need to
2877 1.1 dyoung * undo memory gracefully
2878 1.1 dyoung */
2879 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txconf++) {
2880 1.1 dyoung /* Set up some basics */
2881 1.1 dyoung txr = &adapter->tx_rings[i];
2882 1.1 dyoung txr->adapter = adapter;
2883 1.1 dyoung txr->me = i;
2884 1.1 dyoung
2885 1.1 dyoung /* Initialize the TX side lock */
2886 1.1 dyoung snprintf(txr->mtx_name, sizeof(txr->mtx_name), "%s:tx(%d)",
2887 1.1 dyoung device_xname(dev), txr->me);
2888 1.1 dyoung mutex_init(&txr->tx_mtx, MUTEX_DEFAULT, IPL_NET);
2889 1.1 dyoung
2890 1.1 dyoung if (ixgbe_dma_malloc(adapter, tsize,
2891 1.1 dyoung &txr->txdma, BUS_DMA_NOWAIT)) {
2892 1.1 dyoung aprint_error_dev(dev,
2893 1.1 dyoung "Unable to allocate TX Descriptor memory\n");
2894 1.1 dyoung error = ENOMEM;
2895 1.1 dyoung goto err_tx_desc;
2896 1.1 dyoung }
2897 1.1 dyoung txr->tx_base = (union ixgbe_adv_tx_desc *)txr->txdma.dma_vaddr;
2898 1.1 dyoung bzero((void *)txr->tx_base, tsize);
2899 1.1 dyoung
2900 1.1 dyoung /* Now allocate transmit buffers for the ring */
2901 1.1 dyoung if (ixgbe_allocate_transmit_buffers(txr)) {
2902 1.1 dyoung aprint_error_dev(dev,
2903 1.1 dyoung "Critical Failure setting up transmit buffers\n");
2904 1.1 dyoung error = ENOMEM;
2905 1.1 dyoung goto err_tx_desc;
2906 1.1 dyoung }
2907 1.1 dyoung #if __FreeBSD_version >= 800000
2908 1.1 dyoung /* Allocate a buf ring */
2909 1.1 dyoung txr->br = buf_ring_alloc(IXGBE_BR_SIZE, M_DEVBUF,
2910 1.1 dyoung M_WAITOK, &txr->tx_mtx);
2911 1.1 dyoung if (txr->br == NULL) {
2912 1.1 dyoung aprint_error_dev(dev,
2913 1.1 dyoung "Critical Failure setting up buf ring\n");
2914 1.1 dyoung error = ENOMEM;
2915 1.1 dyoung goto err_tx_desc;
2916 1.1 dyoung }
2917 1.1 dyoung #endif
2918 1.1 dyoung }
2919 1.1 dyoung
2920 1.1 dyoung /*
2921 1.1 dyoung * Next the RX queues...
2922 1.1 dyoung */
2923 1.1 dyoung rsize = roundup2(adapter->num_rx_desc *
2924 1.1 dyoung sizeof(union ixgbe_adv_rx_desc), DBA_ALIGN);
2925 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, rxconf++) {
2926 1.1 dyoung rxr = &adapter->rx_rings[i];
2927 1.1 dyoung /* Set up some basics */
2928 1.1 dyoung rxr->adapter = adapter;
2929 1.1 dyoung rxr->me = i;
2930 1.1 dyoung
2931 1.1 dyoung /* Initialize the RX side lock */
2932 1.1 dyoung snprintf(rxr->mtx_name, sizeof(rxr->mtx_name), "%s:rx(%d)",
2933 1.1 dyoung device_xname(dev), rxr->me);
2934 1.1 dyoung mutex_init(&rxr->rx_mtx, MUTEX_DEFAULT, IPL_NET);
2935 1.1 dyoung
2936 1.1 dyoung if (ixgbe_dma_malloc(adapter, rsize,
2937 1.1 dyoung &rxr->rxdma, BUS_DMA_NOWAIT)) {
2938 1.1 dyoung aprint_error_dev(dev,
2939 1.1 dyoung "Unable to allocate RxDescriptor memory\n");
2940 1.1 dyoung error = ENOMEM;
2941 1.1 dyoung goto err_rx_desc;
2942 1.1 dyoung }
2943 1.1 dyoung rxr->rx_base = (union ixgbe_adv_rx_desc *)rxr->rxdma.dma_vaddr;
2944 1.1 dyoung bzero((void *)rxr->rx_base, rsize);
2945 1.1 dyoung
2946 1.1 dyoung /* Allocate receive buffers for the ring*/
2947 1.1 dyoung if (ixgbe_allocate_receive_buffers(rxr)) {
2948 1.1 dyoung aprint_error_dev(dev,
2949 1.1 dyoung "Critical Failure setting up receive buffers\n");
2950 1.1 dyoung error = ENOMEM;
2951 1.1 dyoung goto err_rx_desc;
2952 1.1 dyoung }
2953 1.1 dyoung }
2954 1.1 dyoung
2955 1.1 dyoung /*
2956 1.1 dyoung ** Finally set up the queue holding structs
2957 1.1 dyoung */
2958 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++) {
2959 1.1 dyoung que = &adapter->queues[i];
2960 1.1 dyoung que->adapter = adapter;
2961 1.1 dyoung que->txr = &adapter->tx_rings[i];
2962 1.1 dyoung que->rxr = &adapter->rx_rings[i];
2963 1.1 dyoung }
2964 1.1 dyoung
2965 1.1 dyoung return (0);
2966 1.1 dyoung
2967 1.1 dyoung err_rx_desc:
2968 1.1 dyoung for (rxr = adapter->rx_rings; rxconf > 0; rxr++, rxconf--)
2969 1.1 dyoung ixgbe_dma_free(adapter, &rxr->rxdma);
2970 1.1 dyoung err_tx_desc:
2971 1.1 dyoung for (txr = adapter->tx_rings; txconf > 0; txr++, txconf--)
2972 1.1 dyoung ixgbe_dma_free(adapter, &txr->txdma);
2973 1.1 dyoung free(adapter->rx_rings, M_DEVBUF);
2974 1.1 dyoung rx_fail:
2975 1.1 dyoung free(adapter->tx_rings, M_DEVBUF);
2976 1.1 dyoung tx_fail:
2977 1.1 dyoung free(adapter->queues, M_DEVBUF);
2978 1.1 dyoung fail:
2979 1.1 dyoung return (error);
2980 1.1 dyoung }
2981 1.1 dyoung
2982 1.1 dyoung /*********************************************************************
2983 1.1 dyoung *
2984 1.1 dyoung * Allocate memory for tx_buffer structures. The tx_buffer stores all
2985 1.1 dyoung * the information needed to transmit a packet on the wire. This is
2986 1.1 dyoung * called only once at attach, setup is done every reset.
2987 1.1 dyoung *
2988 1.1 dyoung **********************************************************************/
2989 1.1 dyoung static int
2990 1.1 dyoung ixgbe_allocate_transmit_buffers(struct tx_ring *txr)
2991 1.1 dyoung {
2992 1.1 dyoung struct adapter *adapter = txr->adapter;
2993 1.1 dyoung device_t dev = adapter->dev;
2994 1.1 dyoung struct ixgbe_tx_buf *txbuf;
2995 1.1 dyoung int error, i;
2996 1.1 dyoung
2997 1.1 dyoung /*
2998 1.1 dyoung * Setup DMA descriptor areas.
2999 1.1 dyoung */
3000 1.1 dyoung if ((error = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
3001 1.1 dyoung 1, 0, /* alignment, bounds */
3002 1.1 dyoung IXGBE_TSO_SIZE, /* maxsize */
3003 1.1 dyoung adapter->num_segs, /* nsegments */
3004 1.1 dyoung PAGE_SIZE, /* maxsegsize */
3005 1.1 dyoung 0, /* flags */
3006 1.1 dyoung &txr->txtag))) {
3007 1.1 dyoung aprint_error_dev(dev,"Unable to allocate TX DMA tag\n");
3008 1.1 dyoung goto fail;
3009 1.1 dyoung }
3010 1.1 dyoung
3011 1.1 dyoung if (!(txr->tx_buffers =
3012 1.1 dyoung (struct ixgbe_tx_buf *) malloc(sizeof(struct ixgbe_tx_buf) *
3013 1.1 dyoung adapter->num_tx_desc, M_DEVBUF, M_NOWAIT | M_ZERO))) {
3014 1.1 dyoung aprint_error_dev(dev, "Unable to allocate tx_buffer memory\n");
3015 1.1 dyoung error = ENOMEM;
3016 1.1 dyoung goto fail;
3017 1.1 dyoung }
3018 1.1 dyoung
3019 1.1 dyoung /* Create the descriptor buffer dma maps */
3020 1.1 dyoung txbuf = txr->tx_buffers;
3021 1.1 dyoung for (i = 0; i < adapter->num_tx_desc; i++, txbuf++) {
3022 1.1 dyoung error = ixgbe_dmamap_create(txr->txtag, 0, &txbuf->map);
3023 1.1 dyoung if (error != 0) {
3024 1.1 dyoung aprint_error_dev(dev, "Unable to create TX DMA map\n");
3025 1.1 dyoung goto fail;
3026 1.1 dyoung }
3027 1.1 dyoung }
3028 1.1 dyoung
3029 1.1 dyoung return 0;
3030 1.1 dyoung fail:
3031 1.1 dyoung /* We free all, it handles case where we are in the middle */
3032 1.1 dyoung ixgbe_free_transmit_structures(adapter);
3033 1.1 dyoung return (error);
3034 1.1 dyoung }
3035 1.1 dyoung
3036 1.1 dyoung /*********************************************************************
3037 1.1 dyoung *
3038 1.1 dyoung * Initialize a transmit ring.
3039 1.1 dyoung *
3040 1.1 dyoung **********************************************************************/
3041 1.1 dyoung static void
3042 1.1 dyoung ixgbe_setup_transmit_ring(struct tx_ring *txr)
3043 1.1 dyoung {
3044 1.1 dyoung struct adapter *adapter = txr->adapter;
3045 1.1 dyoung struct ixgbe_tx_buf *txbuf;
3046 1.1 dyoung int i;
3047 1.1 dyoung
3048 1.1 dyoung /* Clear the old ring contents */
3049 1.1 dyoung IXGBE_TX_LOCK(txr);
3050 1.1 dyoung bzero((void *)txr->tx_base,
3051 1.1 dyoung (sizeof(union ixgbe_adv_tx_desc)) * adapter->num_tx_desc);
3052 1.1 dyoung /* Reset indices */
3053 1.1 dyoung txr->next_avail_desc = 0;
3054 1.1 dyoung txr->next_to_clean = 0;
3055 1.1 dyoung
3056 1.1 dyoung /* Free any existing tx buffers. */
3057 1.1 dyoung txbuf = txr->tx_buffers;
3058 1.1 dyoung for (i = 0; i < adapter->num_tx_desc; i++, txbuf++) {
3059 1.1 dyoung if (txbuf->m_head != NULL) {
3060 1.1 dyoung bus_dmamap_sync(txr->txtag->dt_dmat, txbuf->map,
3061 1.1 dyoung 0, txbuf->m_head->m_pkthdr.len,
3062 1.1 dyoung BUS_DMASYNC_POSTWRITE);
3063 1.1 dyoung ixgbe_dmamap_unload(txr->txtag, txbuf->map);
3064 1.1 dyoung m_freem(txbuf->m_head);
3065 1.1 dyoung txbuf->m_head = NULL;
3066 1.1 dyoung }
3067 1.1 dyoung /* Clear the EOP index */
3068 1.1 dyoung txbuf->eop_index = -1;
3069 1.1 dyoung }
3070 1.1 dyoung
3071 1.1 dyoung #ifdef IXGBE_FDIR
3072 1.1 dyoung /* Set the rate at which we sample packets */
3073 1.1 dyoung if (adapter->hw.mac.type != ixgbe_mac_82598EB)
3074 1.1 dyoung txr->atr_sample = atr_sample_rate;
3075 1.1 dyoung #endif
3076 1.1 dyoung
3077 1.1 dyoung /* Set number of descriptors available */
3078 1.1 dyoung txr->tx_avail = adapter->num_tx_desc;
3079 1.1 dyoung
3080 1.1 dyoung ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
3081 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3082 1.1 dyoung IXGBE_TX_UNLOCK(txr);
3083 1.1 dyoung }
3084 1.1 dyoung
3085 1.1 dyoung /*********************************************************************
3086 1.1 dyoung *
3087 1.1 dyoung * Initialize all transmit rings.
3088 1.1 dyoung *
3089 1.1 dyoung **********************************************************************/
3090 1.1 dyoung static int
3091 1.1 dyoung ixgbe_setup_transmit_structures(struct adapter *adapter)
3092 1.1 dyoung {
3093 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
3094 1.1 dyoung
3095 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++)
3096 1.1 dyoung ixgbe_setup_transmit_ring(txr);
3097 1.1 dyoung
3098 1.1 dyoung return (0);
3099 1.1 dyoung }
3100 1.1 dyoung
3101 1.1 dyoung /*********************************************************************
3102 1.1 dyoung *
3103 1.1 dyoung * Enable transmit unit.
3104 1.1 dyoung *
3105 1.1 dyoung **********************************************************************/
3106 1.1 dyoung static void
3107 1.1 dyoung ixgbe_initialize_transmit_units(struct adapter *adapter)
3108 1.1 dyoung {
3109 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
3110 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3111 1.1 dyoung
3112 1.1 dyoung /* Setup the Base and Length of the Tx Descriptor Ring */
3113 1.1 dyoung
3114 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++) {
3115 1.1 dyoung u64 tdba = txr->txdma.dma_paddr;
3116 1.1 dyoung u32 txctrl;
3117 1.1 dyoung
3118 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_TDBAL(i),
3119 1.1 dyoung (tdba & 0x00000000ffffffffULL));
3120 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_TDBAH(i), (tdba >> 32));
3121 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_TDLEN(i),
3122 1.1 dyoung adapter->num_tx_desc * sizeof(struct ixgbe_legacy_tx_desc));
3123 1.1 dyoung
3124 1.1 dyoung /* Setup the HW Tx Head and Tail descriptor pointers */
3125 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_TDH(i), 0);
3126 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_TDT(i), 0);
3127 1.1 dyoung
3128 1.1 dyoung /* Setup Transmit Descriptor Cmd Settings */
3129 1.1 dyoung txr->txd_cmd = IXGBE_TXD_CMD_IFCS;
3130 1.1 dyoung txr->queue_status = IXGBE_QUEUE_IDLE;
3131 1.1 dyoung
3132 1.1 dyoung /* Disable Head Writeback */
3133 1.1 dyoung switch (hw->mac.type) {
3134 1.1 dyoung case ixgbe_mac_82598EB:
3135 1.1 dyoung txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
3136 1.1 dyoung break;
3137 1.1 dyoung case ixgbe_mac_82599EB:
3138 1.1 dyoung default:
3139 1.1 dyoung txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(i));
3140 1.1 dyoung break;
3141 1.1 dyoung }
3142 1.1 dyoung txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
3143 1.1 dyoung switch (hw->mac.type) {
3144 1.1 dyoung case ixgbe_mac_82598EB:
3145 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(i), txctrl);
3146 1.1 dyoung break;
3147 1.1 dyoung case ixgbe_mac_82599EB:
3148 1.1 dyoung default:
3149 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(i), txctrl);
3150 1.1 dyoung break;
3151 1.1 dyoung }
3152 1.1 dyoung
3153 1.1 dyoung }
3154 1.1 dyoung
3155 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB) {
3156 1.1 dyoung u32 dmatxctl, rttdcs;
3157 1.1 dyoung dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3158 1.1 dyoung dmatxctl |= IXGBE_DMATXCTL_TE;
3159 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3160 1.1 dyoung /* Disable arbiter to set MTQC */
3161 1.1 dyoung rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3162 1.1 dyoung rttdcs |= IXGBE_RTTDCS_ARBDIS;
3163 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3164 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
3165 1.1 dyoung rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3166 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3167 1.1 dyoung }
3168 1.1 dyoung
3169 1.1 dyoung return;
3170 1.1 dyoung }
3171 1.1 dyoung
3172 1.1 dyoung /*********************************************************************
3173 1.1 dyoung *
3174 1.1 dyoung * Free all transmit rings.
3175 1.1 dyoung *
3176 1.1 dyoung **********************************************************************/
3177 1.1 dyoung static void
3178 1.1 dyoung ixgbe_free_transmit_structures(struct adapter *adapter)
3179 1.1 dyoung {
3180 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
3181 1.1 dyoung
3182 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++) {
3183 1.1 dyoung ixgbe_free_transmit_buffers(txr);
3184 1.1 dyoung ixgbe_dma_free(adapter, &txr->txdma);
3185 1.1 dyoung IXGBE_TX_LOCK_DESTROY(txr);
3186 1.1 dyoung }
3187 1.1 dyoung free(adapter->tx_rings, M_DEVBUF);
3188 1.1 dyoung }
3189 1.1 dyoung
3190 1.1 dyoung /*********************************************************************
3191 1.1 dyoung *
3192 1.1 dyoung * Free transmit ring related data structures.
3193 1.1 dyoung *
3194 1.1 dyoung **********************************************************************/
3195 1.1 dyoung static void
3196 1.1 dyoung ixgbe_free_transmit_buffers(struct tx_ring *txr)
3197 1.1 dyoung {
3198 1.1 dyoung struct adapter *adapter = txr->adapter;
3199 1.1 dyoung struct ixgbe_tx_buf *tx_buffer;
3200 1.1 dyoung int i;
3201 1.1 dyoung
3202 1.1 dyoung INIT_DEBUGOUT("free_transmit_ring: begin");
3203 1.1 dyoung
3204 1.1 dyoung if (txr->tx_buffers == NULL)
3205 1.1 dyoung return;
3206 1.1 dyoung
3207 1.1 dyoung tx_buffer = txr->tx_buffers;
3208 1.1 dyoung for (i = 0; i < adapter->num_tx_desc; i++, tx_buffer++) {
3209 1.1 dyoung if (tx_buffer->m_head != NULL) {
3210 1.1 dyoung bus_dmamap_sync(txr->txtag->dt_dmat, tx_buffer->map,
3211 1.1 dyoung 0, tx_buffer->m_head->m_pkthdr.len,
3212 1.1 dyoung BUS_DMASYNC_POSTWRITE);
3213 1.1 dyoung ixgbe_dmamap_unload(txr->txtag, tx_buffer->map);
3214 1.1 dyoung m_freem(tx_buffer->m_head);
3215 1.1 dyoung tx_buffer->m_head = NULL;
3216 1.1 dyoung if (tx_buffer->map != NULL) {
3217 1.1 dyoung ixgbe_dmamap_destroy(txr->txtag,
3218 1.1 dyoung tx_buffer->map);
3219 1.1 dyoung tx_buffer->map = NULL;
3220 1.1 dyoung }
3221 1.1 dyoung } else if (tx_buffer->map != NULL) {
3222 1.1 dyoung ixgbe_dmamap_unload(txr->txtag, tx_buffer->map);
3223 1.1 dyoung ixgbe_dmamap_destroy(txr->txtag, tx_buffer->map);
3224 1.1 dyoung tx_buffer->map = NULL;
3225 1.1 dyoung }
3226 1.1 dyoung }
3227 1.1 dyoung #if __FreeBSD_version >= 800000
3228 1.1 dyoung if (txr->br != NULL)
3229 1.1 dyoung buf_ring_free(txr->br, M_DEVBUF);
3230 1.1 dyoung #endif
3231 1.1 dyoung if (txr->tx_buffers != NULL) {
3232 1.1 dyoung free(txr->tx_buffers, M_DEVBUF);
3233 1.1 dyoung txr->tx_buffers = NULL;
3234 1.1 dyoung }
3235 1.1 dyoung if (txr->txtag != NULL) {
3236 1.1 dyoung ixgbe_dma_tag_destroy(txr->txtag);
3237 1.1 dyoung txr->txtag = NULL;
3238 1.1 dyoung }
3239 1.1 dyoung return;
3240 1.1 dyoung }
3241 1.1 dyoung
3242 1.1 dyoung /*********************************************************************
3243 1.1 dyoung *
3244 1.1 dyoung * Advanced Context Descriptor setup for VLAN or L4 CSUM
3245 1.1 dyoung *
3246 1.1 dyoung **********************************************************************/
3247 1.1 dyoung
3248 1.1 dyoung static u32
3249 1.1 dyoung ixgbe_tx_ctx_setup(struct tx_ring *txr, struct mbuf *mp)
3250 1.1 dyoung {
3251 1.1 dyoung struct m_tag *mtag;
3252 1.1 dyoung struct adapter *adapter = txr->adapter;
3253 1.1 dyoung struct ethercom *ec = &adapter->osdep.ec;
3254 1.1 dyoung struct ixgbe_adv_tx_context_desc *TXD;
3255 1.1 dyoung struct ixgbe_tx_buf *tx_buffer;
3256 1.1 dyoung u32 olinfo = 0, vlan_macip_lens = 0, type_tucmd_mlhl = 0;
3257 1.1 dyoung struct ether_vlan_header *eh;
3258 1.1 dyoung struct ip ip;
3259 1.1 dyoung struct ip6_hdr ip6;
3260 1.1 dyoung int ehdrlen, ip_hlen = 0;
3261 1.1 dyoung u16 etype;
3262 1.12 hannken u8 ipproto __diagused = 0;
3263 1.1 dyoung bool offload;
3264 1.1 dyoung int ctxd = txr->next_avail_desc;
3265 1.1 dyoung u16 vtag = 0;
3266 1.1 dyoung
3267 1.1 dyoung offload = ((mp->m_pkthdr.csum_flags & M_CSUM_OFFLOAD) != 0);
3268 1.1 dyoung
3269 1.1 dyoung tx_buffer = &txr->tx_buffers[ctxd];
3270 1.1 dyoung TXD = (struct ixgbe_adv_tx_context_desc *) &txr->tx_base[ctxd];
3271 1.1 dyoung
3272 1.1 dyoung /*
3273 1.1 dyoung ** In advanced descriptors the vlan tag must
3274 1.1 dyoung ** be placed into the descriptor itself.
3275 1.1 dyoung */
3276 1.1 dyoung if ((mtag = VLAN_OUTPUT_TAG(ec, mp)) != NULL) {
3277 1.1 dyoung vtag = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
3278 1.1 dyoung vlan_macip_lens |= (vtag << IXGBE_ADVTXD_VLAN_SHIFT);
3279 1.1 dyoung } else if (!offload)
3280 1.1 dyoung return 0;
3281 1.1 dyoung
3282 1.1 dyoung /*
3283 1.1 dyoung * Determine where frame payload starts.
3284 1.1 dyoung * Jump over vlan headers if already present,
3285 1.1 dyoung * helpful for QinQ too.
3286 1.1 dyoung */
3287 1.1 dyoung KASSERT(mp->m_len >= offsetof(struct ether_vlan_header, evl_tag));
3288 1.1 dyoung eh = mtod(mp, struct ether_vlan_header *);
3289 1.1 dyoung if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) {
3290 1.1 dyoung KASSERT(mp->m_len >= sizeof(struct ether_vlan_header));
3291 1.1 dyoung etype = ntohs(eh->evl_proto);
3292 1.1 dyoung ehdrlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
3293 1.1 dyoung } else {
3294 1.1 dyoung etype = ntohs(eh->evl_encap_proto);
3295 1.1 dyoung ehdrlen = ETHER_HDR_LEN;
3296 1.1 dyoung }
3297 1.1 dyoung
3298 1.1 dyoung /* Set the ether header length */
3299 1.1 dyoung vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT;
3300 1.1 dyoung
3301 1.1 dyoung switch (etype) {
3302 1.1 dyoung case ETHERTYPE_IP:
3303 1.1 dyoung m_copydata(mp, ehdrlen, sizeof(ip), &ip);
3304 1.1 dyoung ip_hlen = ip.ip_hl << 2;
3305 1.1 dyoung ipproto = ip.ip_p;
3306 1.1 dyoung #if 0
3307 1.1 dyoung ip.ip_sum = 0;
3308 1.1 dyoung m_copyback(mp, ehdrlen, sizeof(ip), &ip);
3309 1.1 dyoung #else
3310 1.1 dyoung KASSERT((mp->m_pkthdr.csum_flags & M_CSUM_IPv4) == 0 ||
3311 1.1 dyoung ip.ip_sum == 0);
3312 1.1 dyoung #endif
3313 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
3314 1.1 dyoung break;
3315 1.1 dyoung case ETHERTYPE_IPV6:
3316 1.1 dyoung m_copydata(mp, ehdrlen, sizeof(ip6), &ip6);
3317 1.1 dyoung ip_hlen = sizeof(ip6);
3318 1.1 dyoung ipproto = ip6.ip6_nxt;
3319 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV6;
3320 1.1 dyoung break;
3321 1.1 dyoung default:
3322 1.1 dyoung break;
3323 1.1 dyoung }
3324 1.1 dyoung
3325 1.1 dyoung if ((mp->m_pkthdr.csum_flags & M_CSUM_IPv4) != 0)
3326 1.1 dyoung olinfo |= IXGBE_TXD_POPTS_IXSM << 8;
3327 1.1 dyoung
3328 1.1 dyoung vlan_macip_lens |= ip_hlen;
3329 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
3330 1.1 dyoung
3331 1.1 dyoung if (mp->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_TCPv6)) {
3332 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
3333 1.1 dyoung olinfo |= IXGBE_TXD_POPTS_TXSM << 8;
3334 1.1 dyoung KASSERT(ipproto == IPPROTO_TCP);
3335 1.1 dyoung } else if (mp->m_pkthdr.csum_flags & (M_CSUM_UDPv4|M_CSUM_UDPv6)) {
3336 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_UDP;
3337 1.1 dyoung olinfo |= IXGBE_TXD_POPTS_TXSM << 8;
3338 1.1 dyoung KASSERT(ipproto == IPPROTO_UDP);
3339 1.1 dyoung }
3340 1.1 dyoung
3341 1.1 dyoung /* Now copy bits into descriptor */
3342 1.1 dyoung TXD->vlan_macip_lens |= htole32(vlan_macip_lens);
3343 1.1 dyoung TXD->type_tucmd_mlhl |= htole32(type_tucmd_mlhl);
3344 1.1 dyoung TXD->seqnum_seed = htole32(0);
3345 1.1 dyoung TXD->mss_l4len_idx = htole32(0);
3346 1.1 dyoung
3347 1.1 dyoung tx_buffer->m_head = NULL;
3348 1.1 dyoung tx_buffer->eop_index = -1;
3349 1.1 dyoung
3350 1.1 dyoung /* We've consumed the first desc, adjust counters */
3351 1.1 dyoung if (++ctxd == adapter->num_tx_desc)
3352 1.1 dyoung ctxd = 0;
3353 1.1 dyoung txr->next_avail_desc = ctxd;
3354 1.1 dyoung --txr->tx_avail;
3355 1.1 dyoung
3356 1.1 dyoung return olinfo;
3357 1.1 dyoung }
3358 1.1 dyoung
3359 1.1 dyoung /**********************************************************************
3360 1.1 dyoung *
3361 1.1 dyoung * Setup work for hardware segmentation offload (TSO) on
3362 1.1 dyoung * adapters using advanced tx descriptors
3363 1.1 dyoung *
3364 1.1 dyoung **********************************************************************/
3365 1.1 dyoung static bool
3366 1.1 dyoung ixgbe_tso_setup(struct tx_ring *txr, struct mbuf *mp, u32 *paylen)
3367 1.1 dyoung {
3368 1.1 dyoung struct m_tag *mtag;
3369 1.1 dyoung struct adapter *adapter = txr->adapter;
3370 1.1 dyoung struct ethercom *ec = &adapter->osdep.ec;
3371 1.1 dyoung struct ixgbe_adv_tx_context_desc *TXD;
3372 1.1 dyoung struct ixgbe_tx_buf *tx_buffer;
3373 1.1 dyoung u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
3374 1.1 dyoung u32 mss_l4len_idx = 0;
3375 1.1 dyoung u16 vtag = 0;
3376 1.1 dyoung int ctxd, ehdrlen, hdrlen, ip_hlen, tcp_hlen;
3377 1.1 dyoung struct ether_vlan_header *eh;
3378 1.1 dyoung struct ip *ip;
3379 1.1 dyoung struct tcphdr *th;
3380 1.1 dyoung
3381 1.1 dyoung
3382 1.1 dyoung /*
3383 1.1 dyoung * Determine where frame payload starts.
3384 1.1 dyoung * Jump over vlan headers if already present
3385 1.1 dyoung */
3386 1.1 dyoung eh = mtod(mp, struct ether_vlan_header *);
3387 1.1 dyoung if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN))
3388 1.1 dyoung ehdrlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
3389 1.1 dyoung else
3390 1.1 dyoung ehdrlen = ETHER_HDR_LEN;
3391 1.1 dyoung
3392 1.1 dyoung /* Ensure we have at least the IP+TCP header in the first mbuf. */
3393 1.1 dyoung if (mp->m_len < ehdrlen + sizeof(struct ip) + sizeof(struct tcphdr))
3394 1.1 dyoung return FALSE;
3395 1.1 dyoung
3396 1.1 dyoung ctxd = txr->next_avail_desc;
3397 1.1 dyoung tx_buffer = &txr->tx_buffers[ctxd];
3398 1.1 dyoung TXD = (struct ixgbe_adv_tx_context_desc *) &txr->tx_base[ctxd];
3399 1.1 dyoung
3400 1.1 dyoung ip = (struct ip *)(mp->m_data + ehdrlen);
3401 1.1 dyoung if (ip->ip_p != IPPROTO_TCP)
3402 1.1 dyoung return FALSE; /* 0 */
3403 1.1 dyoung ip->ip_sum = 0;
3404 1.1 dyoung ip_hlen = ip->ip_hl << 2;
3405 1.1 dyoung th = (struct tcphdr *)((char *)ip + ip_hlen);
3406 1.1 dyoung /* XXX Educated guess: FreeBSD's in_pseudo == NetBSD's in_cksum_phdr */
3407 1.1 dyoung th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
3408 1.1 dyoung ip->ip_dst.s_addr, htons(IPPROTO_TCP));
3409 1.1 dyoung tcp_hlen = th->th_off << 2;
3410 1.1 dyoung hdrlen = ehdrlen + ip_hlen + tcp_hlen;
3411 1.1 dyoung
3412 1.1 dyoung /* This is used in the transmit desc in encap */
3413 1.1 dyoung *paylen = mp->m_pkthdr.len - hdrlen;
3414 1.1 dyoung
3415 1.1 dyoung /* VLAN MACLEN IPLEN */
3416 1.1 dyoung if ((mtag = VLAN_OUTPUT_TAG(ec, mp)) != NULL) {
3417 1.1 dyoung vtag = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
3418 1.1 dyoung vlan_macip_lens |= (vtag << IXGBE_ADVTXD_VLAN_SHIFT);
3419 1.1 dyoung }
3420 1.1 dyoung
3421 1.1 dyoung vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT;
3422 1.1 dyoung vlan_macip_lens |= ip_hlen;
3423 1.1 dyoung TXD->vlan_macip_lens |= htole32(vlan_macip_lens);
3424 1.1 dyoung
3425 1.1 dyoung /* ADV DTYPE TUCMD */
3426 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
3427 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
3428 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
3429 1.1 dyoung TXD->type_tucmd_mlhl |= htole32(type_tucmd_mlhl);
3430 1.1 dyoung
3431 1.1 dyoung
3432 1.1 dyoung /* MSS L4LEN IDX */
3433 1.1 dyoung mss_l4len_idx |= (mp->m_pkthdr.segsz << IXGBE_ADVTXD_MSS_SHIFT);
3434 1.1 dyoung mss_l4len_idx |= (tcp_hlen << IXGBE_ADVTXD_L4LEN_SHIFT);
3435 1.1 dyoung TXD->mss_l4len_idx = htole32(mss_l4len_idx);
3436 1.1 dyoung
3437 1.1 dyoung TXD->seqnum_seed = htole32(0);
3438 1.1 dyoung tx_buffer->m_head = NULL;
3439 1.1 dyoung tx_buffer->eop_index = -1;
3440 1.1 dyoung
3441 1.1 dyoung if (++ctxd == adapter->num_tx_desc)
3442 1.1 dyoung ctxd = 0;
3443 1.1 dyoung
3444 1.1 dyoung txr->tx_avail--;
3445 1.1 dyoung txr->next_avail_desc = ctxd;
3446 1.1 dyoung return TRUE;
3447 1.1 dyoung }
3448 1.1 dyoung
3449 1.1 dyoung #ifdef IXGBE_FDIR
3450 1.1 dyoung /*
3451 1.1 dyoung ** This routine parses packet headers so that Flow
3452 1.1 dyoung ** Director can make a hashed filter table entry
3453 1.1 dyoung ** allowing traffic flows to be identified and kept
3454 1.1 dyoung ** on the same cpu. This would be a performance
3455 1.1 dyoung ** hit, but we only do it at IXGBE_FDIR_RATE of
3456 1.1 dyoung ** packets.
3457 1.1 dyoung */
3458 1.1 dyoung static void
3459 1.1 dyoung ixgbe_atr(struct tx_ring *txr, struct mbuf *mp)
3460 1.1 dyoung {
3461 1.1 dyoung struct adapter *adapter = txr->adapter;
3462 1.1 dyoung struct ix_queue *que;
3463 1.1 dyoung struct ip *ip;
3464 1.1 dyoung struct tcphdr *th;
3465 1.1 dyoung struct udphdr *uh;
3466 1.1 dyoung struct ether_vlan_header *eh;
3467 1.1 dyoung union ixgbe_atr_hash_dword input = {.dword = 0};
3468 1.1 dyoung union ixgbe_atr_hash_dword common = {.dword = 0};
3469 1.1 dyoung int ehdrlen, ip_hlen;
3470 1.1 dyoung u16 etype;
3471 1.1 dyoung
3472 1.1 dyoung eh = mtod(mp, struct ether_vlan_header *);
3473 1.1 dyoung if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) {
3474 1.1 dyoung ehdrlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
3475 1.1 dyoung etype = eh->evl_proto;
3476 1.1 dyoung } else {
3477 1.1 dyoung ehdrlen = ETHER_HDR_LEN;
3478 1.1 dyoung etype = eh->evl_encap_proto;
3479 1.1 dyoung }
3480 1.1 dyoung
3481 1.1 dyoung /* Only handling IPv4 */
3482 1.1 dyoung if (etype != htons(ETHERTYPE_IP))
3483 1.1 dyoung return;
3484 1.1 dyoung
3485 1.1 dyoung ip = (struct ip *)(mp->m_data + ehdrlen);
3486 1.1 dyoung ip_hlen = ip->ip_hl << 2;
3487 1.1 dyoung
3488 1.1 dyoung /* check if we're UDP or TCP */
3489 1.1 dyoung switch (ip->ip_p) {
3490 1.1 dyoung case IPPROTO_TCP:
3491 1.1 dyoung th = (struct tcphdr *)((char *)ip + ip_hlen);
3492 1.1 dyoung /* src and dst are inverted */
3493 1.1 dyoung common.port.dst ^= th->th_sport;
3494 1.1 dyoung common.port.src ^= th->th_dport;
3495 1.1 dyoung input.formatted.flow_type ^= IXGBE_ATR_FLOW_TYPE_TCPV4;
3496 1.1 dyoung break;
3497 1.1 dyoung case IPPROTO_UDP:
3498 1.1 dyoung uh = (struct udphdr *)((char *)ip + ip_hlen);
3499 1.1 dyoung /* src and dst are inverted */
3500 1.1 dyoung common.port.dst ^= uh->uh_sport;
3501 1.1 dyoung common.port.src ^= uh->uh_dport;
3502 1.1 dyoung input.formatted.flow_type ^= IXGBE_ATR_FLOW_TYPE_UDPV4;
3503 1.1 dyoung break;
3504 1.1 dyoung default:
3505 1.1 dyoung return;
3506 1.1 dyoung }
3507 1.1 dyoung
3508 1.1 dyoung input.formatted.vlan_id = htobe16(mp->m_pkthdr.ether_vtag);
3509 1.1 dyoung if (mp->m_pkthdr.ether_vtag)
3510 1.1 dyoung common.flex_bytes ^= htons(ETHERTYPE_VLAN);
3511 1.1 dyoung else
3512 1.1 dyoung common.flex_bytes ^= etype;
3513 1.1 dyoung common.ip ^= ip->ip_src.s_addr ^ ip->ip_dst.s_addr;
3514 1.1 dyoung
3515 1.1 dyoung que = &adapter->queues[txr->me];
3516 1.1 dyoung /*
3517 1.1 dyoung ** This assumes the Rx queue and Tx
3518 1.1 dyoung ** queue are bound to the same CPU
3519 1.1 dyoung */
3520 1.1 dyoung ixgbe_fdir_add_signature_filter_82599(&adapter->hw,
3521 1.1 dyoung input, common, que->msix);
3522 1.1 dyoung }
3523 1.1 dyoung #endif /* IXGBE_FDIR */
3524 1.1 dyoung
3525 1.1 dyoung /**********************************************************************
3526 1.1 dyoung *
3527 1.1 dyoung * Examine each tx_buffer in the used queue. If the hardware is done
3528 1.1 dyoung * processing the packet then free associated resources. The
3529 1.1 dyoung * tx_buffer is put back on the free queue.
3530 1.1 dyoung *
3531 1.1 dyoung **********************************************************************/
3532 1.1 dyoung static bool
3533 1.1 dyoung ixgbe_txeof(struct tx_ring *txr)
3534 1.1 dyoung {
3535 1.1 dyoung struct adapter *adapter = txr->adapter;
3536 1.1 dyoung struct ifnet *ifp = adapter->ifp;
3537 1.1 dyoung u32 first, last, done, processed;
3538 1.1 dyoung struct ixgbe_tx_buf *tx_buffer;
3539 1.1 dyoung struct ixgbe_legacy_tx_desc *tx_desc, *eop_desc;
3540 1.1 dyoung struct timeval now, elapsed;
3541 1.1 dyoung
3542 1.1 dyoung KASSERT(mutex_owned(&txr->tx_mtx));
3543 1.1 dyoung
3544 1.1 dyoung if (txr->tx_avail == adapter->num_tx_desc) {
3545 1.1 dyoung txr->queue_status = IXGBE_QUEUE_IDLE;
3546 1.1 dyoung return false;
3547 1.1 dyoung }
3548 1.1 dyoung
3549 1.1 dyoung processed = 0;
3550 1.1 dyoung first = txr->next_to_clean;
3551 1.1 dyoung tx_buffer = &txr->tx_buffers[first];
3552 1.1 dyoung /* For cleanup we just use legacy struct */
3553 1.1 dyoung tx_desc = (struct ixgbe_legacy_tx_desc *)&txr->tx_base[first];
3554 1.1 dyoung last = tx_buffer->eop_index;
3555 1.1 dyoung if (last == -1)
3556 1.1 dyoung return false;
3557 1.1 dyoung eop_desc = (struct ixgbe_legacy_tx_desc *)&txr->tx_base[last];
3558 1.1 dyoung
3559 1.1 dyoung /*
3560 1.1 dyoung ** Get the index of the first descriptor
3561 1.1 dyoung ** BEYOND the EOP and call that 'done'.
3562 1.1 dyoung ** I do this so the comparison in the
3563 1.1 dyoung ** inner while loop below can be simple
3564 1.1 dyoung */
3565 1.1 dyoung if (++last == adapter->num_tx_desc) last = 0;
3566 1.1 dyoung done = last;
3567 1.1 dyoung
3568 1.1 dyoung ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
3569 1.1 dyoung BUS_DMASYNC_POSTREAD);
3570 1.1 dyoung /*
3571 1.1 dyoung ** Only the EOP descriptor of a packet now has the DD
3572 1.1 dyoung ** bit set, this is what we look for...
3573 1.1 dyoung */
3574 1.1 dyoung while (eop_desc->upper.fields.status & IXGBE_TXD_STAT_DD) {
3575 1.1 dyoung /* We clean the range of the packet */
3576 1.1 dyoung while (first != done) {
3577 1.1 dyoung tx_desc->upper.data = 0;
3578 1.1 dyoung tx_desc->lower.data = 0;
3579 1.1 dyoung tx_desc->buffer_addr = 0;
3580 1.1 dyoung ++txr->tx_avail;
3581 1.1 dyoung ++processed;
3582 1.1 dyoung
3583 1.1 dyoung if (tx_buffer->m_head) {
3584 1.1 dyoung txr->bytes +=
3585 1.1 dyoung tx_buffer->m_head->m_pkthdr.len;
3586 1.1 dyoung bus_dmamap_sync(txr->txtag->dt_dmat,
3587 1.1 dyoung tx_buffer->map,
3588 1.1 dyoung 0, tx_buffer->m_head->m_pkthdr.len,
3589 1.1 dyoung BUS_DMASYNC_POSTWRITE);
3590 1.1 dyoung ixgbe_dmamap_unload(txr->txtag, tx_buffer->map);
3591 1.1 dyoung m_freem(tx_buffer->m_head);
3592 1.1 dyoung tx_buffer->m_head = NULL;
3593 1.1 dyoung }
3594 1.1 dyoung tx_buffer->eop_index = -1;
3595 1.1 dyoung getmicrotime(&txr->watchdog_time);
3596 1.1 dyoung
3597 1.1 dyoung if (++first == adapter->num_tx_desc)
3598 1.1 dyoung first = 0;
3599 1.1 dyoung
3600 1.1 dyoung tx_buffer = &txr->tx_buffers[first];
3601 1.1 dyoung tx_desc =
3602 1.1 dyoung (struct ixgbe_legacy_tx_desc *)&txr->tx_base[first];
3603 1.1 dyoung }
3604 1.1 dyoung ++txr->packets;
3605 1.1 dyoung ++ifp->if_opackets;
3606 1.1 dyoung /* See if there is more work now */
3607 1.1 dyoung last = tx_buffer->eop_index;
3608 1.1 dyoung if (last != -1) {
3609 1.1 dyoung eop_desc =
3610 1.1 dyoung (struct ixgbe_legacy_tx_desc *)&txr->tx_base[last];
3611 1.1 dyoung /* Get next done point */
3612 1.1 dyoung if (++last == adapter->num_tx_desc) last = 0;
3613 1.1 dyoung done = last;
3614 1.1 dyoung } else
3615 1.1 dyoung break;
3616 1.1 dyoung }
3617 1.1 dyoung ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
3618 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3619 1.1 dyoung
3620 1.1 dyoung txr->next_to_clean = first;
3621 1.1 dyoung
3622 1.1 dyoung /*
3623 1.1 dyoung ** Watchdog calculation, we know there's
3624 1.1 dyoung ** work outstanding or the first return
3625 1.1 dyoung ** would have been taken, so none processed
3626 1.1 dyoung ** for too long indicates a hang.
3627 1.1 dyoung */
3628 1.1 dyoung getmicrotime(&now);
3629 1.1 dyoung timersub(&now, &txr->watchdog_time, &elapsed);
3630 1.1 dyoung if (!processed && tvtohz(&elapsed) > IXGBE_WATCHDOG)
3631 1.1 dyoung txr->queue_status = IXGBE_QUEUE_HUNG;
3632 1.1 dyoung
3633 1.1 dyoung /*
3634 1.1 dyoung * If we have enough room, clear IFF_OACTIVE to tell the stack that
3635 1.1 dyoung * it is OK to send packets. If there are no pending descriptors,
3636 1.1 dyoung * clear the timeout. Otherwise, if some descriptors have been freed,
3637 1.1 dyoung * restart the timeout.
3638 1.1 dyoung */
3639 1.1 dyoung if (txr->tx_avail > IXGBE_TX_CLEANUP_THRESHOLD) {
3640 1.1 dyoung ifp->if_flags &= ~IFF_OACTIVE;
3641 1.1 dyoung if (txr->tx_avail == adapter->num_tx_desc) {
3642 1.1 dyoung txr->queue_status = IXGBE_QUEUE_IDLE;
3643 1.1 dyoung return false;
3644 1.1 dyoung }
3645 1.1 dyoung }
3646 1.1 dyoung
3647 1.1 dyoung return true;
3648 1.1 dyoung }
3649 1.1 dyoung
3650 1.1 dyoung /*********************************************************************
3651 1.1 dyoung *
3652 1.1 dyoung * Refresh mbuf buffers for RX descriptor rings
3653 1.1 dyoung * - now keeps its own state so discards due to resource
3654 1.1 dyoung * exhaustion are unnecessary, if an mbuf cannot be obtained
3655 1.1 dyoung * it just returns, keeping its placeholder, thus it can simply
3656 1.1 dyoung * be recalled to try again.
3657 1.1 dyoung *
3658 1.1 dyoung **********************************************************************/
3659 1.1 dyoung static void
3660 1.1 dyoung ixgbe_refresh_mbufs(struct rx_ring *rxr, int limit)
3661 1.1 dyoung {
3662 1.1 dyoung struct adapter *adapter = rxr->adapter;
3663 1.1 dyoung struct ixgbe_rx_buf *rxbuf;
3664 1.1 dyoung struct mbuf *mh, *mp;
3665 1.1 dyoung int i, j, error;
3666 1.1 dyoung bool refreshed = false;
3667 1.1 dyoung
3668 1.1 dyoung i = j = rxr->next_to_refresh;
3669 1.1 dyoung /* Control the loop with one beyond */
3670 1.1 dyoung if (++j == adapter->num_rx_desc)
3671 1.1 dyoung j = 0;
3672 1.1 dyoung
3673 1.1 dyoung while (j != limit) {
3674 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
3675 1.1 dyoung if (rxr->hdr_split == FALSE)
3676 1.1 dyoung goto no_split;
3677 1.1 dyoung
3678 1.1 dyoung if (rxbuf->m_head == NULL) {
3679 1.1 dyoung mh = m_gethdr(M_DONTWAIT, MT_DATA);
3680 1.1 dyoung if (mh == NULL)
3681 1.1 dyoung goto update;
3682 1.1 dyoung } else
3683 1.1 dyoung mh = rxbuf->m_head;
3684 1.1 dyoung
3685 1.1 dyoung mh->m_pkthdr.len = mh->m_len = MHLEN;
3686 1.1 dyoung mh->m_len = MHLEN;
3687 1.1 dyoung mh->m_flags |= M_PKTHDR;
3688 1.1 dyoung /* Get the memory mapping */
3689 1.1 dyoung error = bus_dmamap_load_mbuf(rxr->htag->dt_dmat,
3690 1.1 dyoung rxbuf->hmap, mh, BUS_DMA_NOWAIT);
3691 1.1 dyoung if (error != 0) {
3692 1.1 dyoung printf("Refresh mbufs: hdr dmamap load"
3693 1.1 dyoung " failure - %d\n", error);
3694 1.1 dyoung m_free(mh);
3695 1.1 dyoung rxbuf->m_head = NULL;
3696 1.1 dyoung goto update;
3697 1.1 dyoung }
3698 1.1 dyoung rxbuf->m_head = mh;
3699 1.1 dyoung ixgbe_dmamap_sync(rxr->htag, rxbuf->hmap, BUS_DMASYNC_PREREAD);
3700 1.1 dyoung rxr->rx_base[i].read.hdr_addr =
3701 1.1 dyoung htole64(rxbuf->hmap->dm_segs[0].ds_addr);
3702 1.1 dyoung
3703 1.1 dyoung no_split:
3704 1.1 dyoung if (rxbuf->m_pack == NULL) {
3705 1.1 dyoung mp = ixgbe_getjcl(&adapter->jcl_head, M_DONTWAIT,
3706 1.1 dyoung MT_DATA, M_PKTHDR, adapter->rx_mbuf_sz);
3707 1.1 dyoung if (mp == NULL) {
3708 1.1 dyoung rxr->no_jmbuf.ev_count++;
3709 1.1 dyoung goto update;
3710 1.1 dyoung }
3711 1.1 dyoung } else
3712 1.1 dyoung mp = rxbuf->m_pack;
3713 1.1 dyoung
3714 1.1 dyoung mp->m_pkthdr.len = mp->m_len = adapter->rx_mbuf_sz;
3715 1.1 dyoung /* Get the memory mapping */
3716 1.1 dyoung error = bus_dmamap_load_mbuf(rxr->ptag->dt_dmat,
3717 1.1 dyoung rxbuf->pmap, mp, BUS_DMA_NOWAIT);
3718 1.1 dyoung if (error != 0) {
3719 1.1 dyoung printf("Refresh mbufs: payload dmamap load"
3720 1.1 dyoung " failure - %d\n", error);
3721 1.1 dyoung m_free(mp);
3722 1.1 dyoung rxbuf->m_pack = NULL;
3723 1.1 dyoung goto update;
3724 1.1 dyoung }
3725 1.1 dyoung rxbuf->m_pack = mp;
3726 1.1 dyoung bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
3727 1.1 dyoung 0, mp->m_pkthdr.len, BUS_DMASYNC_PREREAD);
3728 1.1 dyoung rxr->rx_base[i].read.pkt_addr =
3729 1.1 dyoung htole64(rxbuf->pmap->dm_segs[0].ds_addr);
3730 1.1 dyoung
3731 1.1 dyoung refreshed = true;
3732 1.1 dyoung /* Next is precalculated */
3733 1.1 dyoung i = j;
3734 1.1 dyoung rxr->next_to_refresh = i;
3735 1.1 dyoung if (++j == adapter->num_rx_desc)
3736 1.1 dyoung j = 0;
3737 1.1 dyoung }
3738 1.1 dyoung update:
3739 1.1 dyoung if (refreshed) /* Update hardware tail index */
3740 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw,
3741 1.1 dyoung IXGBE_RDT(rxr->me), rxr->next_to_refresh);
3742 1.1 dyoung return;
3743 1.1 dyoung }
3744 1.1 dyoung
3745 1.1 dyoung /*********************************************************************
3746 1.1 dyoung *
3747 1.1 dyoung * Allocate memory for rx_buffer structures. Since we use one
3748 1.1 dyoung * rx_buffer per received packet, the maximum number of rx_buffer's
3749 1.1 dyoung * that we'll need is equal to the number of receive descriptors
3750 1.1 dyoung * that we've allocated.
3751 1.1 dyoung *
3752 1.1 dyoung **********************************************************************/
3753 1.1 dyoung static int
3754 1.1 dyoung ixgbe_allocate_receive_buffers(struct rx_ring *rxr)
3755 1.1 dyoung {
3756 1.1 dyoung struct adapter *adapter = rxr->adapter;
3757 1.1 dyoung device_t dev = adapter->dev;
3758 1.1 dyoung struct ixgbe_rx_buf *rxbuf;
3759 1.1 dyoung int i, bsize, error;
3760 1.1 dyoung
3761 1.1 dyoung bsize = sizeof(struct ixgbe_rx_buf) * adapter->num_rx_desc;
3762 1.1 dyoung if (!(rxr->rx_buffers =
3763 1.1 dyoung (struct ixgbe_rx_buf *) malloc(bsize,
3764 1.1 dyoung M_DEVBUF, M_NOWAIT | M_ZERO))) {
3765 1.1 dyoung aprint_error_dev(dev, "Unable to allocate rx_buffer memory\n");
3766 1.1 dyoung error = ENOMEM;
3767 1.1 dyoung goto fail;
3768 1.1 dyoung }
3769 1.1 dyoung
3770 1.1 dyoung if ((error = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
3771 1.1 dyoung 1, 0, /* alignment, bounds */
3772 1.1 dyoung MSIZE, /* maxsize */
3773 1.1 dyoung 1, /* nsegments */
3774 1.1 dyoung MSIZE, /* maxsegsize */
3775 1.1 dyoung 0, /* flags */
3776 1.1 dyoung &rxr->htag))) {
3777 1.1 dyoung aprint_error_dev(dev, "Unable to create RX DMA tag\n");
3778 1.1 dyoung goto fail;
3779 1.1 dyoung }
3780 1.1 dyoung
3781 1.1 dyoung if ((error = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
3782 1.1 dyoung 1, 0, /* alignment, bounds */
3783 1.1 dyoung MJUM16BYTES, /* maxsize */
3784 1.1 dyoung 1, /* nsegments */
3785 1.1 dyoung MJUM16BYTES, /* maxsegsize */
3786 1.1 dyoung 0, /* flags */
3787 1.1 dyoung &rxr->ptag))) {
3788 1.1 dyoung aprint_error_dev(dev, "Unable to create RX DMA tag\n");
3789 1.1 dyoung goto fail;
3790 1.1 dyoung }
3791 1.1 dyoung
3792 1.1 dyoung for (i = 0; i < adapter->num_rx_desc; i++, rxbuf++) {
3793 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
3794 1.1 dyoung error = ixgbe_dmamap_create(rxr->htag,
3795 1.1 dyoung BUS_DMA_NOWAIT, &rxbuf->hmap);
3796 1.1 dyoung if (error) {
3797 1.1 dyoung aprint_error_dev(dev, "Unable to create RX head map\n");
3798 1.1 dyoung goto fail;
3799 1.1 dyoung }
3800 1.1 dyoung error = ixgbe_dmamap_create(rxr->ptag,
3801 1.1 dyoung BUS_DMA_NOWAIT, &rxbuf->pmap);
3802 1.1 dyoung if (error) {
3803 1.1 dyoung aprint_error_dev(dev, "Unable to create RX pkt map\n");
3804 1.1 dyoung goto fail;
3805 1.1 dyoung }
3806 1.1 dyoung }
3807 1.1 dyoung
3808 1.1 dyoung return (0);
3809 1.1 dyoung
3810 1.1 dyoung fail:
3811 1.1 dyoung /* Frees all, but can handle partial completion */
3812 1.1 dyoung ixgbe_free_receive_structures(adapter);
3813 1.1 dyoung return (error);
3814 1.1 dyoung }
3815 1.1 dyoung
3816 1.1 dyoung /*
3817 1.1 dyoung ** Used to detect a descriptor that has
3818 1.1 dyoung ** been merged by Hardware RSC.
3819 1.1 dyoung */
3820 1.1 dyoung static inline u32
3821 1.1 dyoung ixgbe_rsc_count(union ixgbe_adv_rx_desc *rx)
3822 1.1 dyoung {
3823 1.1 dyoung return (le32toh(rx->wb.lower.lo_dword.data) &
3824 1.1 dyoung IXGBE_RXDADV_RSCCNT_MASK) >> IXGBE_RXDADV_RSCCNT_SHIFT;
3825 1.1 dyoung }
3826 1.1 dyoung
3827 1.1 dyoung /*********************************************************************
3828 1.1 dyoung *
3829 1.1 dyoung * Initialize Hardware RSC (LRO) feature on 82599
3830 1.1 dyoung * for an RX ring, this is toggled by the LRO capability
3831 1.1 dyoung * even though it is transparent to the stack.
3832 1.1 dyoung *
3833 1.1 dyoung **********************************************************************/
3834 1.1 dyoung static void
3835 1.1 dyoung ixgbe_setup_hw_rsc(struct rx_ring *rxr)
3836 1.1 dyoung {
3837 1.1 dyoung struct adapter *adapter = rxr->adapter;
3838 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3839 1.1 dyoung u32 rscctrl, rdrxctl;
3840 1.1 dyoung
3841 1.1 dyoung rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3842 1.1 dyoung rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3843 1.1 dyoung rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3844 1.1 dyoung rdrxctl |= IXGBE_RDRXCTL_RSCACKC;
3845 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3846 1.1 dyoung
3847 1.1 dyoung rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(rxr->me));
3848 1.1 dyoung rscctrl |= IXGBE_RSCCTL_RSCEN;
3849 1.1 dyoung /*
3850 1.1 dyoung ** Limit the total number of descriptors that
3851 1.1 dyoung ** can be combined, so it does not exceed 64K
3852 1.1 dyoung */
3853 1.1 dyoung if (adapter->rx_mbuf_sz == MCLBYTES)
3854 1.1 dyoung rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3855 1.1 dyoung else if (adapter->rx_mbuf_sz == MJUMPAGESIZE)
3856 1.1 dyoung rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
3857 1.1 dyoung else if (adapter->rx_mbuf_sz == MJUM9BYTES)
3858 1.1 dyoung rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
3859 1.1 dyoung else /* Using 16K cluster */
3860 1.1 dyoung rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
3861 1.1 dyoung
3862 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(rxr->me), rscctrl);
3863 1.1 dyoung
3864 1.1 dyoung /* Enable TCP header recognition */
3865 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0),
3866 1.1 dyoung (IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0)) |
3867 1.1 dyoung IXGBE_PSRTYPE_TCPHDR));
3868 1.1 dyoung
3869 1.1 dyoung /* Disable RSC for ACK packets */
3870 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3871 1.1 dyoung (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3872 1.1 dyoung
3873 1.1 dyoung rxr->hw_rsc = TRUE;
3874 1.1 dyoung }
3875 1.1 dyoung
3876 1.1 dyoung
3877 1.1 dyoung static void
3878 1.1 dyoung ixgbe_free_receive_ring(struct rx_ring *rxr)
3879 1.1 dyoung {
3880 1.1 dyoung struct adapter *adapter;
3881 1.1 dyoung struct ixgbe_rx_buf *rxbuf;
3882 1.1 dyoung int i;
3883 1.1 dyoung
3884 1.1 dyoung adapter = rxr->adapter;
3885 1.1 dyoung for (i = 0; i < adapter->num_rx_desc; i++) {
3886 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
3887 1.1 dyoung if (rxbuf->m_head != NULL) {
3888 1.1 dyoung ixgbe_dmamap_sync(rxr->htag, rxbuf->hmap,
3889 1.1 dyoung BUS_DMASYNC_POSTREAD);
3890 1.1 dyoung ixgbe_dmamap_unload(rxr->htag, rxbuf->hmap);
3891 1.1 dyoung rxbuf->m_head->m_flags |= M_PKTHDR;
3892 1.1 dyoung m_freem(rxbuf->m_head);
3893 1.1 dyoung }
3894 1.1 dyoung if (rxbuf->m_pack != NULL) {
3895 1.1 dyoung bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
3896 1.1 dyoung 0, rxbuf->m_pack->m_pkthdr.len,
3897 1.1 dyoung BUS_DMASYNC_POSTREAD);
3898 1.1 dyoung ixgbe_dmamap_unload(rxr->ptag, rxbuf->pmap);
3899 1.1 dyoung rxbuf->m_pack->m_flags |= M_PKTHDR;
3900 1.1 dyoung m_freem(rxbuf->m_pack);
3901 1.1 dyoung }
3902 1.1 dyoung rxbuf->m_head = NULL;
3903 1.1 dyoung rxbuf->m_pack = NULL;
3904 1.1 dyoung }
3905 1.1 dyoung }
3906 1.1 dyoung
3907 1.1 dyoung
3908 1.1 dyoung /*********************************************************************
3909 1.1 dyoung *
3910 1.1 dyoung * Initialize a receive ring and its buffers.
3911 1.1 dyoung *
3912 1.1 dyoung **********************************************************************/
3913 1.1 dyoung static int
3914 1.1 dyoung ixgbe_setup_receive_ring(struct rx_ring *rxr)
3915 1.1 dyoung {
3916 1.1 dyoung struct adapter *adapter;
3917 1.1 dyoung struct ifnet *ifp;
3918 1.1 dyoung struct ixgbe_rx_buf *rxbuf;
3919 1.1 dyoung #ifdef LRO
3920 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
3921 1.1 dyoung #endif /* LRO */
3922 1.1 dyoung int rsize, error = 0;
3923 1.1 dyoung
3924 1.1 dyoung adapter = rxr->adapter;
3925 1.1 dyoung ifp = adapter->ifp;
3926 1.1 dyoung
3927 1.1 dyoung /* Clear the ring contents */
3928 1.1 dyoung IXGBE_RX_LOCK(rxr);
3929 1.1 dyoung rsize = roundup2(adapter->num_rx_desc *
3930 1.1 dyoung sizeof(union ixgbe_adv_rx_desc), DBA_ALIGN);
3931 1.1 dyoung bzero((void *)rxr->rx_base, rsize);
3932 1.1 dyoung
3933 1.1 dyoung /* Free current RX buffer structs and their mbufs */
3934 1.1 dyoung ixgbe_free_receive_ring(rxr);
3935 1.1 dyoung
3936 1.18 msaitoh IXGBE_RX_UNLOCK(rxr);
3937 1.18 msaitoh
3938 1.1 dyoung /* Now reinitialize our supply of jumbo mbufs. The number
3939 1.1 dyoung * or size of jumbo mbufs may have changed.
3940 1.1 dyoung */
3941 1.1 dyoung ixgbe_jcl_reinit(&adapter->jcl_head, rxr->ptag->dt_dmat,
3942 1.1 dyoung 2 * adapter->num_rx_desc, adapter->rx_mbuf_sz);
3943 1.1 dyoung
3944 1.18 msaitoh IXGBE_RX_LOCK(rxr);
3945 1.18 msaitoh
3946 1.1 dyoung /* Configure header split? */
3947 1.1 dyoung if (ixgbe_header_split)
3948 1.1 dyoung rxr->hdr_split = TRUE;
3949 1.1 dyoung
3950 1.1 dyoung /* Now replenish the mbufs */
3951 1.1 dyoung for (int j = 0; j != adapter->num_rx_desc; ++j) {
3952 1.1 dyoung struct mbuf *mh, *mp;
3953 1.1 dyoung
3954 1.1 dyoung rxbuf = &rxr->rx_buffers[j];
3955 1.1 dyoung /*
3956 1.1 dyoung ** Don't allocate mbufs if not
3957 1.1 dyoung ** doing header split, its wasteful
3958 1.1 dyoung */
3959 1.1 dyoung if (rxr->hdr_split == FALSE)
3960 1.1 dyoung goto skip_head;
3961 1.1 dyoung
3962 1.1 dyoung /* First the header */
3963 1.1 dyoung rxbuf->m_head = m_gethdr(M_DONTWAIT, MT_DATA);
3964 1.1 dyoung if (rxbuf->m_head == NULL) {
3965 1.1 dyoung error = ENOBUFS;
3966 1.1 dyoung goto fail;
3967 1.1 dyoung }
3968 1.1 dyoung m_adj(rxbuf->m_head, ETHER_ALIGN);
3969 1.1 dyoung mh = rxbuf->m_head;
3970 1.1 dyoung mh->m_len = mh->m_pkthdr.len = MHLEN;
3971 1.1 dyoung mh->m_flags |= M_PKTHDR;
3972 1.1 dyoung /* Get the memory mapping */
3973 1.1 dyoung error = bus_dmamap_load_mbuf(rxr->htag->dt_dmat,
3974 1.1 dyoung rxbuf->hmap, rxbuf->m_head, BUS_DMA_NOWAIT);
3975 1.1 dyoung if (error != 0) /* Nothing elegant to do here */
3976 1.1 dyoung goto fail;
3977 1.1 dyoung bus_dmamap_sync(rxr->htag->dt_dmat, rxbuf->hmap,
3978 1.1 dyoung 0, mh->m_pkthdr.len, BUS_DMASYNC_PREREAD);
3979 1.1 dyoung /* Update descriptor */
3980 1.1 dyoung rxr->rx_base[j].read.hdr_addr =
3981 1.1 dyoung htole64(rxbuf->hmap->dm_segs[0].ds_addr);
3982 1.1 dyoung
3983 1.1 dyoung skip_head:
3984 1.1 dyoung /* Now the payload cluster */
3985 1.1 dyoung rxbuf->m_pack = ixgbe_getjcl(&adapter->jcl_head, M_DONTWAIT,
3986 1.1 dyoung MT_DATA, M_PKTHDR, adapter->rx_mbuf_sz);
3987 1.1 dyoung if (rxbuf->m_pack == NULL) {
3988 1.1 dyoung error = ENOBUFS;
3989 1.1 dyoung goto fail;
3990 1.1 dyoung }
3991 1.1 dyoung mp = rxbuf->m_pack;
3992 1.1 dyoung mp->m_pkthdr.len = mp->m_len = adapter->rx_mbuf_sz;
3993 1.1 dyoung /* Get the memory mapping */
3994 1.1 dyoung error = bus_dmamap_load_mbuf(rxr->ptag->dt_dmat,
3995 1.1 dyoung rxbuf->pmap, mp, BUS_DMA_NOWAIT);
3996 1.1 dyoung if (error != 0)
3997 1.1 dyoung goto fail;
3998 1.1 dyoung bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
3999 1.1 dyoung 0, adapter->rx_mbuf_sz, BUS_DMASYNC_PREREAD);
4000 1.1 dyoung /* Update descriptor */
4001 1.1 dyoung rxr->rx_base[j].read.pkt_addr =
4002 1.1 dyoung htole64(rxbuf->pmap->dm_segs[0].ds_addr);
4003 1.1 dyoung }
4004 1.1 dyoung
4005 1.1 dyoung
4006 1.1 dyoung /* Setup our descriptor indices */
4007 1.1 dyoung rxr->next_to_check = 0;
4008 1.1 dyoung rxr->next_to_refresh = 0;
4009 1.1 dyoung rxr->lro_enabled = FALSE;
4010 1.1 dyoung rxr->rx_split_packets.ev_count = 0;
4011 1.1 dyoung rxr->rx_bytes.ev_count = 0;
4012 1.1 dyoung rxr->discard = FALSE;
4013 1.1 dyoung
4014 1.1 dyoung ixgbe_dmamap_sync(rxr->rxdma.dma_tag, rxr->rxdma.dma_map,
4015 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4016 1.1 dyoung
4017 1.1 dyoung /*
4018 1.1 dyoung ** Now set up the LRO interface:
4019 1.1 dyoung ** 82598 uses software LRO, the
4020 1.1 dyoung ** 82599 uses a hardware assist.
4021 1.1 dyoung */
4022 1.1 dyoung if ((adapter->hw.mac.type != ixgbe_mac_82598EB) &&
4023 1.1 dyoung (ifp->if_capenable & IFCAP_RXCSUM) &&
4024 1.1 dyoung (ifp->if_capenable & IFCAP_LRO))
4025 1.1 dyoung ixgbe_setup_hw_rsc(rxr);
4026 1.1 dyoung #ifdef LRO
4027 1.1 dyoung else if (ifp->if_capenable & IFCAP_LRO) {
4028 1.9 skrll device_t dev = adapter->dev;
4029 1.1 dyoung int err = tcp_lro_init(lro);
4030 1.1 dyoung if (err) {
4031 1.1 dyoung device_printf(dev, "LRO Initialization failed!\n");
4032 1.1 dyoung goto fail;
4033 1.1 dyoung }
4034 1.1 dyoung INIT_DEBUGOUT("RX Soft LRO Initialized\n");
4035 1.1 dyoung rxr->lro_enabled = TRUE;
4036 1.1 dyoung lro->ifp = adapter->ifp;
4037 1.1 dyoung }
4038 1.1 dyoung #endif /* LRO */
4039 1.1 dyoung
4040 1.1 dyoung IXGBE_RX_UNLOCK(rxr);
4041 1.1 dyoung return (0);
4042 1.1 dyoung
4043 1.1 dyoung fail:
4044 1.1 dyoung ixgbe_free_receive_ring(rxr);
4045 1.1 dyoung IXGBE_RX_UNLOCK(rxr);
4046 1.1 dyoung return (error);
4047 1.1 dyoung }
4048 1.1 dyoung
4049 1.1 dyoung /*********************************************************************
4050 1.1 dyoung *
4051 1.1 dyoung * Initialize all receive rings.
4052 1.1 dyoung *
4053 1.1 dyoung **********************************************************************/
4054 1.1 dyoung static int
4055 1.1 dyoung ixgbe_setup_receive_structures(struct adapter *adapter)
4056 1.1 dyoung {
4057 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
4058 1.1 dyoung int j;
4059 1.1 dyoung
4060 1.1 dyoung for (j = 0; j < adapter->num_queues; j++, rxr++)
4061 1.1 dyoung if (ixgbe_setup_receive_ring(rxr))
4062 1.1 dyoung goto fail;
4063 1.1 dyoung
4064 1.1 dyoung return (0);
4065 1.1 dyoung fail:
4066 1.1 dyoung /*
4067 1.1 dyoung * Free RX buffers allocated so far, we will only handle
4068 1.1 dyoung * the rings that completed, the failing case will have
4069 1.1 dyoung * cleaned up for itself. 'j' failed, so its the terminus.
4070 1.1 dyoung */
4071 1.1 dyoung for (int i = 0; i < j; ++i) {
4072 1.1 dyoung rxr = &adapter->rx_rings[i];
4073 1.1 dyoung ixgbe_free_receive_ring(rxr);
4074 1.1 dyoung }
4075 1.1 dyoung
4076 1.1 dyoung return (ENOBUFS);
4077 1.1 dyoung }
4078 1.1 dyoung
4079 1.1 dyoung /*********************************************************************
4080 1.1 dyoung *
4081 1.1 dyoung * Setup receive registers and features.
4082 1.1 dyoung *
4083 1.1 dyoung **********************************************************************/
4084 1.1 dyoung #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
4085 1.1 dyoung
4086 1.1 dyoung static void
4087 1.1 dyoung ixgbe_initialize_receive_units(struct adapter *adapter)
4088 1.1 dyoung {
4089 1.1 dyoung int i;
4090 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
4091 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
4092 1.1 dyoung struct ifnet *ifp = adapter->ifp;
4093 1.1 dyoung u32 bufsz, rxctrl, fctrl, srrctl, rxcsum;
4094 1.1 dyoung u32 reta, mrqc = 0, hlreg, r[10];
4095 1.1 dyoung
4096 1.1 dyoung
4097 1.1 dyoung /*
4098 1.1 dyoung * Make sure receives are disabled while
4099 1.1 dyoung * setting up the descriptor ring
4100 1.1 dyoung */
4101 1.1 dyoung rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4102 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RXCTRL,
4103 1.1 dyoung rxctrl & ~IXGBE_RXCTRL_RXEN);
4104 1.1 dyoung
4105 1.1 dyoung /* Enable broadcasts */
4106 1.1 dyoung fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4107 1.1 dyoung fctrl |= IXGBE_FCTRL_BAM;
4108 1.1 dyoung fctrl |= IXGBE_FCTRL_DPF;
4109 1.1 dyoung fctrl |= IXGBE_FCTRL_PMCF;
4110 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4111 1.1 dyoung
4112 1.1 dyoung /* Set for Jumbo Frames? */
4113 1.1 dyoung hlreg = IXGBE_READ_REG(hw, IXGBE_HLREG0);
4114 1.1 dyoung if (ifp->if_mtu > ETHERMTU)
4115 1.1 dyoung hlreg |= IXGBE_HLREG0_JUMBOEN;
4116 1.1 dyoung else
4117 1.1 dyoung hlreg &= ~IXGBE_HLREG0_JUMBOEN;
4118 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg);
4119 1.1 dyoung
4120 1.1 dyoung bufsz = adapter->rx_mbuf_sz >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
4121 1.1 dyoung
4122 1.1 dyoung for (i = 0; i < adapter->num_queues; i++, rxr++) {
4123 1.1 dyoung u64 rdba = rxr->rxdma.dma_paddr;
4124 1.1 dyoung
4125 1.1 dyoung /* Setup the Base and Length of the Rx Descriptor Ring */
4126 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDBAL(i),
4127 1.1 dyoung (rdba & 0x00000000ffffffffULL));
4128 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDBAH(i), (rdba >> 32));
4129 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDLEN(i),
4130 1.1 dyoung adapter->num_rx_desc * sizeof(union ixgbe_adv_rx_desc));
4131 1.1 dyoung
4132 1.1 dyoung /* Set up the SRRCTL register */
4133 1.1 dyoung srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
4134 1.1 dyoung srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
4135 1.1 dyoung srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
4136 1.1 dyoung srrctl |= bufsz;
4137 1.1 dyoung if (rxr->hdr_split) {
4138 1.1 dyoung /* Use a standard mbuf for the header */
4139 1.1 dyoung srrctl |= ((IXGBE_RX_HDR <<
4140 1.1 dyoung IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT)
4141 1.1 dyoung & IXGBE_SRRCTL_BSIZEHDR_MASK);
4142 1.1 dyoung srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
4143 1.1 dyoung } else
4144 1.1 dyoung srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
4145 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(i), srrctl);
4146 1.1 dyoung
4147 1.1 dyoung /* Setup the HW Rx Head and Tail Descriptor Pointers */
4148 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDH(i), 0);
4149 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RDT(i), 0);
4150 1.1 dyoung }
4151 1.1 dyoung
4152 1.1 dyoung if (adapter->hw.mac.type != ixgbe_mac_82598EB) {
4153 1.1 dyoung u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4154 1.1 dyoung IXGBE_PSRTYPE_UDPHDR |
4155 1.1 dyoung IXGBE_PSRTYPE_IPV4HDR |
4156 1.1 dyoung IXGBE_PSRTYPE_IPV6HDR;
4157 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0), psrtype);
4158 1.1 dyoung }
4159 1.1 dyoung
4160 1.1 dyoung rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
4161 1.1 dyoung
4162 1.1 dyoung /* Setup RSS */
4163 1.1 dyoung if (adapter->num_queues > 1) {
4164 1.1 dyoung int j;
4165 1.1 dyoung reta = 0;
4166 1.1 dyoung
4167 1.1 dyoung /* set up random bits */
4168 1.2 tls cprng_fast(&r, sizeof(r));
4169 1.1 dyoung
4170 1.1 dyoung /* Set up the redirection table */
4171 1.1 dyoung for (i = 0, j = 0; i < 128; i++, j++) {
4172 1.1 dyoung if (j == adapter->num_queues) j = 0;
4173 1.1 dyoung reta = (reta << 8) | (j * 0x11);
4174 1.1 dyoung if ((i & 3) == 3)
4175 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
4176 1.1 dyoung }
4177 1.1 dyoung
4178 1.1 dyoung /* Now fill our hash function seeds */
4179 1.1 dyoung for (i = 0; i < 10; i++)
4180 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), r[i]);
4181 1.1 dyoung
4182 1.1 dyoung /* Perform hash on these packet types */
4183 1.1 dyoung mrqc = IXGBE_MRQC_RSSEN
4184 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV4
4185 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
4186 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV4_UDP
4187 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP
4188 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV6_EX
4189 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV6
4190 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV6_TCP
4191 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV6_UDP
4192 1.1 dyoung | IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP;
4193 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
4194 1.1 dyoung
4195 1.1 dyoung /* RSS and RX IPP Checksum are mutually exclusive */
4196 1.1 dyoung rxcsum |= IXGBE_RXCSUM_PCSD;
4197 1.1 dyoung }
4198 1.1 dyoung
4199 1.1 dyoung if (ifp->if_capenable & IFCAP_RXCSUM)
4200 1.1 dyoung rxcsum |= IXGBE_RXCSUM_PCSD;
4201 1.1 dyoung
4202 1.1 dyoung if (!(rxcsum & IXGBE_RXCSUM_PCSD))
4203 1.1 dyoung rxcsum |= IXGBE_RXCSUM_IPPCSE;
4204 1.1 dyoung
4205 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
4206 1.1 dyoung
4207 1.1 dyoung return;
4208 1.1 dyoung }
4209 1.1 dyoung
4210 1.1 dyoung /*********************************************************************
4211 1.1 dyoung *
4212 1.1 dyoung * Free all receive rings.
4213 1.1 dyoung *
4214 1.1 dyoung **********************************************************************/
4215 1.1 dyoung static void
4216 1.1 dyoung ixgbe_free_receive_structures(struct adapter *adapter)
4217 1.1 dyoung {
4218 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
4219 1.1 dyoung
4220 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, rxr++) {
4221 1.1 dyoung #ifdef LRO
4222 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
4223 1.1 dyoung #endif /* LRO */
4224 1.1 dyoung ixgbe_free_receive_buffers(rxr);
4225 1.1 dyoung #ifdef LRO
4226 1.1 dyoung /* Free LRO memory */
4227 1.1 dyoung tcp_lro_free(lro);
4228 1.1 dyoung #endif /* LRO */
4229 1.1 dyoung /* Free the ring memory as well */
4230 1.1 dyoung ixgbe_dma_free(adapter, &rxr->rxdma);
4231 1.16 msaitoh IXGBE_RX_LOCK_DESTROY(rxr);
4232 1.1 dyoung }
4233 1.1 dyoung
4234 1.1 dyoung free(adapter->rx_rings, M_DEVBUF);
4235 1.1 dyoung }
4236 1.1 dyoung
4237 1.1 dyoung
4238 1.1 dyoung /*********************************************************************
4239 1.1 dyoung *
4240 1.1 dyoung * Free receive ring data structures
4241 1.1 dyoung *
4242 1.1 dyoung **********************************************************************/
4243 1.1 dyoung static void
4244 1.1 dyoung ixgbe_free_receive_buffers(struct rx_ring *rxr)
4245 1.1 dyoung {
4246 1.1 dyoung struct adapter *adapter = rxr->adapter;
4247 1.1 dyoung struct ixgbe_rx_buf *rxbuf;
4248 1.1 dyoung
4249 1.1 dyoung INIT_DEBUGOUT("free_receive_structures: begin");
4250 1.1 dyoung
4251 1.1 dyoung /* Cleanup any existing buffers */
4252 1.1 dyoung if (rxr->rx_buffers != NULL) {
4253 1.1 dyoung for (int i = 0; i < adapter->num_rx_desc; i++) {
4254 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
4255 1.1 dyoung if (rxbuf->m_head != NULL) {
4256 1.1 dyoung ixgbe_dmamap_sync(rxr->htag, rxbuf->hmap,
4257 1.1 dyoung BUS_DMASYNC_POSTREAD);
4258 1.1 dyoung ixgbe_dmamap_unload(rxr->htag, rxbuf->hmap);
4259 1.1 dyoung rxbuf->m_head->m_flags |= M_PKTHDR;
4260 1.1 dyoung m_freem(rxbuf->m_head);
4261 1.1 dyoung }
4262 1.1 dyoung if (rxbuf->m_pack != NULL) {
4263 1.1 dyoung bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
4264 1.1 dyoung 0, rxbuf->m_pack->m_pkthdr.len,
4265 1.1 dyoung BUS_DMASYNC_POSTREAD);
4266 1.1 dyoung ixgbe_dmamap_unload(rxr->ptag, rxbuf->pmap);
4267 1.1 dyoung rxbuf->m_pack->m_flags |= M_PKTHDR;
4268 1.1 dyoung m_freem(rxbuf->m_pack);
4269 1.1 dyoung }
4270 1.1 dyoung rxbuf->m_head = NULL;
4271 1.1 dyoung rxbuf->m_pack = NULL;
4272 1.1 dyoung if (rxbuf->hmap != NULL) {
4273 1.1 dyoung ixgbe_dmamap_destroy(rxr->htag, rxbuf->hmap);
4274 1.1 dyoung rxbuf->hmap = NULL;
4275 1.1 dyoung }
4276 1.1 dyoung if (rxbuf->pmap != NULL) {
4277 1.1 dyoung ixgbe_dmamap_destroy(rxr->ptag, rxbuf->pmap);
4278 1.1 dyoung rxbuf->pmap = NULL;
4279 1.1 dyoung }
4280 1.1 dyoung }
4281 1.1 dyoung if (rxr->rx_buffers != NULL) {
4282 1.1 dyoung free(rxr->rx_buffers, M_DEVBUF);
4283 1.1 dyoung rxr->rx_buffers = NULL;
4284 1.1 dyoung }
4285 1.1 dyoung }
4286 1.1 dyoung
4287 1.1 dyoung if (rxr->htag != NULL) {
4288 1.1 dyoung ixgbe_dma_tag_destroy(rxr->htag);
4289 1.1 dyoung rxr->htag = NULL;
4290 1.1 dyoung }
4291 1.1 dyoung if (rxr->ptag != NULL) {
4292 1.1 dyoung ixgbe_dma_tag_destroy(rxr->ptag);
4293 1.1 dyoung rxr->ptag = NULL;
4294 1.1 dyoung }
4295 1.1 dyoung
4296 1.1 dyoung return;
4297 1.1 dyoung }
4298 1.1 dyoung
4299 1.1 dyoung static __inline void
4300 1.1 dyoung ixgbe_rx_input(struct rx_ring *rxr, struct ifnet *ifp, struct mbuf *m, u32 ptype)
4301 1.1 dyoung {
4302 1.1 dyoung int s;
4303 1.1 dyoung
4304 1.9 skrll #ifdef LRO
4305 1.9 skrll struct adapter *adapter = ifp->if_softc;
4306 1.9 skrll struct ethercom *ec = &adapter->osdep.ec;
4307 1.1 dyoung
4308 1.1 dyoung /*
4309 1.1 dyoung * ATM LRO is only for IPv4/TCP packets and TCP checksum of the packet
4310 1.1 dyoung * should be computed by hardware. Also it should not have VLAN tag in
4311 1.1 dyoung * ethernet header.
4312 1.1 dyoung */
4313 1.1 dyoung if (rxr->lro_enabled &&
4314 1.1 dyoung (ec->ec_capenable & ETHERCAP_VLAN_HWTAGGING) != 0 &&
4315 1.1 dyoung (ptype & IXGBE_RXDADV_PKTTYPE_ETQF) == 0 &&
4316 1.1 dyoung (ptype & (IXGBE_RXDADV_PKTTYPE_IPV4 | IXGBE_RXDADV_PKTTYPE_TCP)) ==
4317 1.1 dyoung (IXGBE_RXDADV_PKTTYPE_IPV4 | IXGBE_RXDADV_PKTTYPE_TCP) &&
4318 1.1 dyoung (m->m_pkthdr.csum_flags & (CSUM_DATA_VALID | CSUM_PSEUDO_HDR)) ==
4319 1.1 dyoung (CSUM_DATA_VALID | CSUM_PSEUDO_HDR)) {
4320 1.1 dyoung /*
4321 1.1 dyoung * Send to the stack if:
4322 1.1 dyoung ** - LRO not enabled, or
4323 1.1 dyoung ** - no LRO resources, or
4324 1.1 dyoung ** - lro enqueue fails
4325 1.1 dyoung */
4326 1.1 dyoung if (rxr->lro.lro_cnt != 0)
4327 1.1 dyoung if (tcp_lro_rx(&rxr->lro, m, 0) == 0)
4328 1.1 dyoung return;
4329 1.1 dyoung }
4330 1.1 dyoung #endif /* LRO */
4331 1.1 dyoung
4332 1.1 dyoung IXGBE_RX_UNLOCK(rxr);
4333 1.1 dyoung
4334 1.1 dyoung s = splnet();
4335 1.1 dyoung /* Pass this up to any BPF listeners. */
4336 1.1 dyoung bpf_mtap(ifp, m);
4337 1.1 dyoung (*ifp->if_input)(ifp, m);
4338 1.1 dyoung splx(s);
4339 1.1 dyoung
4340 1.1 dyoung IXGBE_RX_LOCK(rxr);
4341 1.1 dyoung }
4342 1.1 dyoung
4343 1.1 dyoung static __inline void
4344 1.1 dyoung ixgbe_rx_discard(struct rx_ring *rxr, int i)
4345 1.1 dyoung {
4346 1.1 dyoung struct ixgbe_rx_buf *rbuf;
4347 1.1 dyoung
4348 1.1 dyoung rbuf = &rxr->rx_buffers[i];
4349 1.1 dyoung
4350 1.1 dyoung if (rbuf->fmp != NULL) {/* Partial chain ? */
4351 1.1 dyoung rbuf->fmp->m_flags |= M_PKTHDR;
4352 1.1 dyoung m_freem(rbuf->fmp);
4353 1.1 dyoung rbuf->fmp = NULL;
4354 1.1 dyoung }
4355 1.1 dyoung
4356 1.1 dyoung /*
4357 1.1 dyoung ** With advanced descriptors the writeback
4358 1.1 dyoung ** clobbers the buffer addrs, so its easier
4359 1.1 dyoung ** to just free the existing mbufs and take
4360 1.1 dyoung ** the normal refresh path to get new buffers
4361 1.1 dyoung ** and mapping.
4362 1.1 dyoung */
4363 1.1 dyoung if (rbuf->m_head) {
4364 1.1 dyoung m_free(rbuf->m_head);
4365 1.1 dyoung rbuf->m_head = NULL;
4366 1.1 dyoung }
4367 1.1 dyoung
4368 1.1 dyoung if (rbuf->m_pack) {
4369 1.1 dyoung m_free(rbuf->m_pack);
4370 1.1 dyoung rbuf->m_pack = NULL;
4371 1.1 dyoung }
4372 1.1 dyoung
4373 1.1 dyoung return;
4374 1.1 dyoung }
4375 1.1 dyoung
4376 1.1 dyoung
4377 1.1 dyoung /*********************************************************************
4378 1.1 dyoung *
4379 1.1 dyoung * This routine executes in interrupt context. It replenishes
4380 1.1 dyoung * the mbufs in the descriptor and sends data which has been
4381 1.1 dyoung * dma'ed into host memory to upper layer.
4382 1.1 dyoung *
4383 1.1 dyoung * We loop at most count times if count is > 0, or until done if
4384 1.1 dyoung * count < 0.
4385 1.1 dyoung *
4386 1.1 dyoung * Return TRUE for more work, FALSE for all clean.
4387 1.1 dyoung *********************************************************************/
4388 1.1 dyoung static bool
4389 1.1 dyoung ixgbe_rxeof(struct ix_queue *que, int count)
4390 1.1 dyoung {
4391 1.1 dyoung struct adapter *adapter = que->adapter;
4392 1.1 dyoung struct rx_ring *rxr = que->rxr;
4393 1.1 dyoung struct ifnet *ifp = adapter->ifp;
4394 1.1 dyoung #ifdef LRO
4395 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
4396 1.1 dyoung struct lro_entry *queued;
4397 1.1 dyoung #endif /* LRO */
4398 1.1 dyoung int i, nextp, processed = 0;
4399 1.1 dyoung u32 staterr = 0;
4400 1.1 dyoung union ixgbe_adv_rx_desc *cur;
4401 1.1 dyoung struct ixgbe_rx_buf *rbuf, *nbuf;
4402 1.1 dyoung
4403 1.1 dyoung IXGBE_RX_LOCK(rxr);
4404 1.1 dyoung
4405 1.1 dyoung for (i = rxr->next_to_check; count != 0;) {
4406 1.1 dyoung struct mbuf *sendmp, *mh, *mp;
4407 1.1 dyoung u32 rsc, ptype;
4408 1.1 dyoung u16 hlen, plen, hdr, vtag;
4409 1.1 dyoung bool eop;
4410 1.1 dyoung
4411 1.1 dyoung /* Sync the ring. */
4412 1.1 dyoung ixgbe_dmamap_sync(rxr->rxdma.dma_tag, rxr->rxdma.dma_map,
4413 1.1 dyoung BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
4414 1.1 dyoung
4415 1.1 dyoung cur = &rxr->rx_base[i];
4416 1.1 dyoung staterr = le32toh(cur->wb.upper.status_error);
4417 1.1 dyoung
4418 1.1 dyoung if ((staterr & IXGBE_RXD_STAT_DD) == 0)
4419 1.1 dyoung break;
4420 1.1 dyoung if ((ifp->if_flags & IFF_RUNNING) == 0)
4421 1.1 dyoung break;
4422 1.1 dyoung
4423 1.1 dyoung count--;
4424 1.1 dyoung sendmp = NULL;
4425 1.1 dyoung nbuf = NULL;
4426 1.1 dyoung rsc = 0;
4427 1.1 dyoung cur->wb.upper.status_error = 0;
4428 1.1 dyoung rbuf = &rxr->rx_buffers[i];
4429 1.1 dyoung mh = rbuf->m_head;
4430 1.1 dyoung mp = rbuf->m_pack;
4431 1.1 dyoung
4432 1.1 dyoung plen = le16toh(cur->wb.upper.length);
4433 1.1 dyoung ptype = le32toh(cur->wb.lower.lo_dword.data) &
4434 1.1 dyoung IXGBE_RXDADV_PKTTYPE_MASK;
4435 1.1 dyoung hdr = le16toh(cur->wb.lower.lo_dword.hs_rss.hdr_info);
4436 1.1 dyoung vtag = le16toh(cur->wb.upper.vlan);
4437 1.1 dyoung eop = ((staterr & IXGBE_RXD_STAT_EOP) != 0);
4438 1.1 dyoung
4439 1.1 dyoung /* Make sure bad packets are discarded */
4440 1.1 dyoung if (((staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) != 0) ||
4441 1.1 dyoung (rxr->discard)) {
4442 1.1 dyoung ifp->if_ierrors++;
4443 1.1 dyoung rxr->rx_discarded.ev_count++;
4444 1.1 dyoung if (eop)
4445 1.1 dyoung rxr->discard = FALSE;
4446 1.1 dyoung else
4447 1.1 dyoung rxr->discard = TRUE;
4448 1.1 dyoung ixgbe_rx_discard(rxr, i);
4449 1.1 dyoung goto next_desc;
4450 1.1 dyoung }
4451 1.1 dyoung
4452 1.1 dyoung /*
4453 1.1 dyoung ** On 82599 which supports a hardware
4454 1.1 dyoung ** LRO (called HW RSC), packets need
4455 1.1 dyoung ** not be fragmented across sequential
4456 1.1 dyoung ** descriptors, rather the next descriptor
4457 1.1 dyoung ** is indicated in bits of the descriptor.
4458 1.1 dyoung ** This also means that we might proceses
4459 1.1 dyoung ** more than one packet at a time, something
4460 1.1 dyoung ** that has never been true before, it
4461 1.1 dyoung ** required eliminating global chain pointers
4462 1.1 dyoung ** in favor of what we are doing here. -jfv
4463 1.1 dyoung */
4464 1.1 dyoung if (!eop) {
4465 1.1 dyoung /*
4466 1.1 dyoung ** Figure out the next descriptor
4467 1.1 dyoung ** of this frame.
4468 1.1 dyoung */
4469 1.1 dyoung if (rxr->hw_rsc == TRUE) {
4470 1.1 dyoung rsc = ixgbe_rsc_count(cur);
4471 1.1 dyoung rxr->rsc_num += (rsc - 1);
4472 1.1 dyoung }
4473 1.1 dyoung if (rsc) { /* Get hardware index */
4474 1.1 dyoung nextp = ((staterr &
4475 1.1 dyoung IXGBE_RXDADV_NEXTP_MASK) >>
4476 1.1 dyoung IXGBE_RXDADV_NEXTP_SHIFT);
4477 1.1 dyoung } else { /* Just sequential */
4478 1.1 dyoung nextp = i + 1;
4479 1.1 dyoung if (nextp == adapter->num_rx_desc)
4480 1.1 dyoung nextp = 0;
4481 1.1 dyoung }
4482 1.1 dyoung nbuf = &rxr->rx_buffers[nextp];
4483 1.1 dyoung prefetch(nbuf);
4484 1.1 dyoung }
4485 1.1 dyoung /*
4486 1.1 dyoung ** The header mbuf is ONLY used when header
4487 1.1 dyoung ** split is enabled, otherwise we get normal
4488 1.1 dyoung ** behavior, ie, both header and payload
4489 1.1 dyoung ** are DMA'd into the payload buffer.
4490 1.1 dyoung **
4491 1.1 dyoung ** Rather than using the fmp/lmp global pointers
4492 1.1 dyoung ** we now keep the head of a packet chain in the
4493 1.1 dyoung ** buffer struct and pass this along from one
4494 1.1 dyoung ** descriptor to the next, until we get EOP.
4495 1.1 dyoung */
4496 1.1 dyoung if (rxr->hdr_split && (rbuf->fmp == NULL)) {
4497 1.1 dyoung /* This must be an initial descriptor */
4498 1.1 dyoung hlen = (hdr & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
4499 1.1 dyoung IXGBE_RXDADV_HDRBUFLEN_SHIFT;
4500 1.1 dyoung if (hlen > IXGBE_RX_HDR)
4501 1.1 dyoung hlen = IXGBE_RX_HDR;
4502 1.1 dyoung mh->m_len = hlen;
4503 1.1 dyoung mh->m_flags |= M_PKTHDR;
4504 1.1 dyoung mh->m_next = NULL;
4505 1.1 dyoung mh->m_pkthdr.len = mh->m_len;
4506 1.1 dyoung /* Null buf pointer so it is refreshed */
4507 1.1 dyoung rbuf->m_head = NULL;
4508 1.1 dyoung /*
4509 1.1 dyoung ** Check the payload length, this
4510 1.1 dyoung ** could be zero if its a small
4511 1.1 dyoung ** packet.
4512 1.1 dyoung */
4513 1.1 dyoung if (plen > 0) {
4514 1.1 dyoung mp->m_len = plen;
4515 1.1 dyoung mp->m_next = NULL;
4516 1.1 dyoung mp->m_flags &= ~M_PKTHDR;
4517 1.1 dyoung mh->m_next = mp;
4518 1.1 dyoung mh->m_pkthdr.len += mp->m_len;
4519 1.1 dyoung /* Null buf pointer so it is refreshed */
4520 1.1 dyoung rbuf->m_pack = NULL;
4521 1.1 dyoung rxr->rx_split_packets.ev_count++;
4522 1.1 dyoung }
4523 1.1 dyoung /*
4524 1.1 dyoung ** Now create the forward
4525 1.1 dyoung ** chain so when complete
4526 1.1 dyoung ** we wont have to.
4527 1.1 dyoung */
4528 1.1 dyoung if (eop == 0) {
4529 1.1 dyoung /* stash the chain head */
4530 1.1 dyoung nbuf->fmp = mh;
4531 1.1 dyoung /* Make forward chain */
4532 1.1 dyoung if (plen)
4533 1.1 dyoung mp->m_next = nbuf->m_pack;
4534 1.1 dyoung else
4535 1.1 dyoung mh->m_next = nbuf->m_pack;
4536 1.1 dyoung } else {
4537 1.1 dyoung /* Singlet, prepare to send */
4538 1.1 dyoung sendmp = mh;
4539 1.1 dyoung if (VLAN_ATTACHED(&adapter->osdep.ec) &&
4540 1.1 dyoung (staterr & IXGBE_RXD_STAT_VP)) {
4541 1.1 dyoung /* XXX Do something reasonable on
4542 1.1 dyoung * error.
4543 1.1 dyoung */
4544 1.1 dyoung #if 0
4545 1.1 dyoung printf("%s.%d: VLAN_INPUT_TAG\n",
4546 1.1 dyoung __func__, __LINE__);
4547 1.1 dyoung Debugger();
4548 1.1 dyoung #endif
4549 1.1 dyoung VLAN_INPUT_TAG(ifp, sendmp, vtag,
4550 1.1 dyoung printf("%s: could not apply VLAN "
4551 1.1 dyoung "tag", __func__));
4552 1.1 dyoung }
4553 1.1 dyoung }
4554 1.1 dyoung } else {
4555 1.1 dyoung /*
4556 1.1 dyoung ** Either no header split, or a
4557 1.1 dyoung ** secondary piece of a fragmented
4558 1.1 dyoung ** split packet.
4559 1.1 dyoung */
4560 1.1 dyoung mp->m_len = plen;
4561 1.1 dyoung /*
4562 1.1 dyoung ** See if there is a stored head
4563 1.1 dyoung ** that determines what we are
4564 1.1 dyoung */
4565 1.1 dyoung sendmp = rbuf->fmp;
4566 1.1 dyoung rbuf->m_pack = rbuf->fmp = NULL;
4567 1.1 dyoung
4568 1.1 dyoung if (sendmp != NULL) /* secondary frag */
4569 1.1 dyoung sendmp->m_pkthdr.len += mp->m_len;
4570 1.1 dyoung else {
4571 1.1 dyoung /* first desc of a non-ps chain */
4572 1.1 dyoung sendmp = mp;
4573 1.1 dyoung sendmp->m_flags |= M_PKTHDR;
4574 1.1 dyoung sendmp->m_pkthdr.len = mp->m_len;
4575 1.1 dyoung if (staterr & IXGBE_RXD_STAT_VP) {
4576 1.1 dyoung /* XXX Do something reasonable on
4577 1.1 dyoung * error.
4578 1.1 dyoung */
4579 1.1 dyoung #if 0
4580 1.1 dyoung printf("%s.%d: VLAN_INPUT_TAG\n",
4581 1.1 dyoung __func__, __LINE__);
4582 1.1 dyoung Debugger();
4583 1.1 dyoung #endif
4584 1.1 dyoung VLAN_INPUT_TAG(ifp, sendmp, vtag,
4585 1.1 dyoung printf("%s: could not apply VLAN "
4586 1.1 dyoung "tag", __func__));
4587 1.1 dyoung }
4588 1.1 dyoung }
4589 1.1 dyoung /* Pass the head pointer on */
4590 1.1 dyoung if (eop == 0) {
4591 1.1 dyoung nbuf->fmp = sendmp;
4592 1.1 dyoung sendmp = NULL;
4593 1.1 dyoung mp->m_next = nbuf->m_pack;
4594 1.1 dyoung }
4595 1.1 dyoung }
4596 1.1 dyoung ++processed;
4597 1.1 dyoung /* Sending this frame? */
4598 1.1 dyoung if (eop) {
4599 1.1 dyoung sendmp->m_pkthdr.rcvif = ifp;
4600 1.1 dyoung ifp->if_ipackets++;
4601 1.1 dyoung rxr->rx_packets.ev_count++;
4602 1.1 dyoung /* capture data for AIM */
4603 1.1 dyoung rxr->bytes += sendmp->m_pkthdr.len;
4604 1.1 dyoung rxr->rx_bytes.ev_count += sendmp->m_pkthdr.len;
4605 1.1 dyoung if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
4606 1.1 dyoung ixgbe_rx_checksum(staterr, sendmp, ptype,
4607 1.1 dyoung &adapter->stats);
4608 1.1 dyoung }
4609 1.1 dyoung #if __FreeBSD_version >= 800000
4610 1.1 dyoung sendmp->m_pkthdr.flowid = que->msix;
4611 1.1 dyoung sendmp->m_flags |= M_FLOWID;
4612 1.1 dyoung #endif
4613 1.1 dyoung }
4614 1.1 dyoung next_desc:
4615 1.1 dyoung ixgbe_dmamap_sync(rxr->rxdma.dma_tag, rxr->rxdma.dma_map,
4616 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4617 1.1 dyoung
4618 1.1 dyoung /* Advance our pointers to the next descriptor. */
4619 1.1 dyoung if (++i == adapter->num_rx_desc)
4620 1.1 dyoung i = 0;
4621 1.1 dyoung
4622 1.1 dyoung /* Now send to the stack or do LRO */
4623 1.1 dyoung if (sendmp != NULL) {
4624 1.1 dyoung rxr->next_to_check = i;
4625 1.1 dyoung ixgbe_rx_input(rxr, ifp, sendmp, ptype);
4626 1.1 dyoung i = rxr->next_to_check;
4627 1.1 dyoung }
4628 1.1 dyoung
4629 1.1 dyoung /* Every 8 descriptors we go to refresh mbufs */
4630 1.1 dyoung if (processed == 8) {
4631 1.1 dyoung ixgbe_refresh_mbufs(rxr, i);
4632 1.1 dyoung processed = 0;
4633 1.1 dyoung }
4634 1.1 dyoung }
4635 1.1 dyoung
4636 1.1 dyoung /* Refresh any remaining buf structs */
4637 1.1 dyoung if (ixgbe_rx_unrefreshed(rxr))
4638 1.1 dyoung ixgbe_refresh_mbufs(rxr, i);
4639 1.1 dyoung
4640 1.1 dyoung rxr->next_to_check = i;
4641 1.1 dyoung
4642 1.1 dyoung #ifdef LRO
4643 1.1 dyoung /*
4644 1.1 dyoung * Flush any outstanding LRO work
4645 1.1 dyoung */
4646 1.1 dyoung while ((queued = SLIST_FIRST(&lro->lro_active)) != NULL) {
4647 1.1 dyoung SLIST_REMOVE_HEAD(&lro->lro_active, next);
4648 1.1 dyoung tcp_lro_flush(lro, queued);
4649 1.1 dyoung }
4650 1.1 dyoung #endif /* LRO */
4651 1.1 dyoung
4652 1.1 dyoung IXGBE_RX_UNLOCK(rxr);
4653 1.1 dyoung
4654 1.1 dyoung /*
4655 1.1 dyoung ** We still have cleaning to do?
4656 1.1 dyoung ** Schedule another interrupt if so.
4657 1.1 dyoung */
4658 1.1 dyoung if ((staterr & IXGBE_RXD_STAT_DD) != 0) {
4659 1.13 christos ixgbe_rearm_queues(adapter, (u64)(1ULL << que->msix));
4660 1.1 dyoung return true;
4661 1.1 dyoung }
4662 1.1 dyoung
4663 1.1 dyoung return false;
4664 1.1 dyoung }
4665 1.1 dyoung
4666 1.1 dyoung
4667 1.1 dyoung /*********************************************************************
4668 1.1 dyoung *
4669 1.1 dyoung * Verify that the hardware indicated that the checksum is valid.
4670 1.1 dyoung * Inform the stack about the status of checksum so that stack
4671 1.1 dyoung * doesn't spend time verifying the checksum.
4672 1.1 dyoung *
4673 1.1 dyoung *********************************************************************/
4674 1.1 dyoung static void
4675 1.1 dyoung ixgbe_rx_checksum(u32 staterr, struct mbuf * mp, u32 ptype,
4676 1.1 dyoung struct ixgbe_hw_stats *stats)
4677 1.1 dyoung {
4678 1.1 dyoung u16 status = (u16) staterr;
4679 1.1 dyoung u8 errors = (u8) (staterr >> 24);
4680 1.9 skrll #if 0
4681 1.1 dyoung bool sctp = FALSE;
4682 1.1 dyoung
4683 1.1 dyoung if ((ptype & IXGBE_RXDADV_PKTTYPE_ETQF) == 0 &&
4684 1.1 dyoung (ptype & IXGBE_RXDADV_PKTTYPE_SCTP) != 0)
4685 1.1 dyoung sctp = TRUE;
4686 1.9 skrll #endif
4687 1.1 dyoung
4688 1.1 dyoung if (status & IXGBE_RXD_STAT_IPCS) {
4689 1.1 dyoung stats->ipcs.ev_count++;
4690 1.1 dyoung if (!(errors & IXGBE_RXD_ERR_IPE)) {
4691 1.1 dyoung /* IP Checksum Good */
4692 1.1 dyoung mp->m_pkthdr.csum_flags = M_CSUM_IPv4;
4693 1.1 dyoung
4694 1.1 dyoung } else {
4695 1.1 dyoung stats->ipcs_bad.ev_count++;
4696 1.1 dyoung mp->m_pkthdr.csum_flags = M_CSUM_IPv4|M_CSUM_IPv4_BAD;
4697 1.1 dyoung }
4698 1.1 dyoung }
4699 1.1 dyoung if (status & IXGBE_RXD_STAT_L4CS) {
4700 1.1 dyoung stats->l4cs.ev_count++;
4701 1.1 dyoung u16 type = M_CSUM_TCPv4|M_CSUM_TCPv6|M_CSUM_UDPv4|M_CSUM_UDPv6;
4702 1.1 dyoung if (!(errors & IXGBE_RXD_ERR_TCPE)) {
4703 1.1 dyoung mp->m_pkthdr.csum_flags |= type;
4704 1.1 dyoung } else {
4705 1.1 dyoung stats->l4cs_bad.ev_count++;
4706 1.1 dyoung mp->m_pkthdr.csum_flags |= type | M_CSUM_TCP_UDP_BAD;
4707 1.1 dyoung }
4708 1.1 dyoung }
4709 1.1 dyoung return;
4710 1.1 dyoung }
4711 1.1 dyoung
4712 1.1 dyoung
4713 1.1 dyoung #if 0 /* XXX Badly need to overhaul vlan(4) on NetBSD. */
4714 1.1 dyoung /*
4715 1.1 dyoung ** This routine is run via an vlan config EVENT,
4716 1.1 dyoung ** it enables us to use the HW Filter table since
4717 1.1 dyoung ** we can get the vlan id. This just creates the
4718 1.1 dyoung ** entry in the soft version of the VFTA, init will
4719 1.1 dyoung ** repopulate the real table.
4720 1.1 dyoung */
4721 1.1 dyoung static void
4722 1.1 dyoung ixgbe_register_vlan(void *arg, struct ifnet *ifp, u16 vtag)
4723 1.1 dyoung {
4724 1.1 dyoung struct adapter *adapter = ifp->if_softc;
4725 1.1 dyoung u16 index, bit;
4726 1.1 dyoung
4727 1.1 dyoung if (ifp->if_softc != arg) /* Not our event */
4728 1.1 dyoung return;
4729 1.1 dyoung
4730 1.1 dyoung if ((vtag == 0) || (vtag > 4095)) /* Invalid */
4731 1.1 dyoung return;
4732 1.1 dyoung
4733 1.1 dyoung IXGBE_CORE_LOCK(adapter);
4734 1.1 dyoung index = (vtag >> 5) & 0x7F;
4735 1.1 dyoung bit = vtag & 0x1F;
4736 1.1 dyoung adapter->shadow_vfta[index] |= (1 << bit);
4737 1.1 dyoung ixgbe_init_locked(adapter);
4738 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
4739 1.1 dyoung }
4740 1.1 dyoung
4741 1.1 dyoung /*
4742 1.1 dyoung ** This routine is run via an vlan
4743 1.1 dyoung ** unconfig EVENT, remove our entry
4744 1.1 dyoung ** in the soft vfta.
4745 1.1 dyoung */
4746 1.1 dyoung static void
4747 1.1 dyoung ixgbe_unregister_vlan(void *arg, struct ifnet *ifp, u16 vtag)
4748 1.1 dyoung {
4749 1.1 dyoung struct adapter *adapter = ifp->if_softc;
4750 1.1 dyoung u16 index, bit;
4751 1.1 dyoung
4752 1.1 dyoung if (ifp->if_softc != arg)
4753 1.1 dyoung return;
4754 1.1 dyoung
4755 1.1 dyoung if ((vtag == 0) || (vtag > 4095)) /* Invalid */
4756 1.1 dyoung return;
4757 1.1 dyoung
4758 1.1 dyoung IXGBE_CORE_LOCK(adapter);
4759 1.1 dyoung index = (vtag >> 5) & 0x7F;
4760 1.1 dyoung bit = vtag & 0x1F;
4761 1.1 dyoung adapter->shadow_vfta[index] &= ~(1 << bit);
4762 1.1 dyoung /* Re-init to load the changes */
4763 1.1 dyoung ixgbe_init_locked(adapter);
4764 1.1 dyoung IXGBE_CORE_UNLOCK(adapter);
4765 1.1 dyoung }
4766 1.1 dyoung #endif
4767 1.1 dyoung
4768 1.1 dyoung static void
4769 1.1 dyoung ixgbe_setup_vlan_hw_support(struct adapter *adapter)
4770 1.1 dyoung {
4771 1.1 dyoung struct ethercom *ec = &adapter->osdep.ec;
4772 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
4773 1.1 dyoung u32 ctrl;
4774 1.1 dyoung
4775 1.1 dyoung /*
4776 1.1 dyoung ** We get here thru init_locked, meaning
4777 1.1 dyoung ** a soft reset, this has already cleared
4778 1.1 dyoung ** the VFTA and other state, so if there
4779 1.1 dyoung ** have been no vlan's registered do nothing.
4780 1.1 dyoung */
4781 1.1 dyoung if (!VLAN_ATTACHED(&adapter->osdep.ec)) {
4782 1.1 dyoung return;
4783 1.1 dyoung }
4784 1.1 dyoung
4785 1.1 dyoung /*
4786 1.1 dyoung ** A soft reset zero's out the VFTA, so
4787 1.1 dyoung ** we need to repopulate it now.
4788 1.1 dyoung */
4789 1.1 dyoung for (int i = 0; i < IXGBE_VFTA_SIZE; i++)
4790 1.1 dyoung if (adapter->shadow_vfta[i] != 0)
4791 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTA(i),
4792 1.1 dyoung adapter->shadow_vfta[i]);
4793 1.1 dyoung
4794 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
4795 1.1 dyoung /* Enable the Filter Table if enabled */
4796 1.1 dyoung if (ec->ec_capenable & ETHERCAP_VLAN_HWFILTER) {
4797 1.1 dyoung ctrl &= ~IXGBE_VLNCTRL_CFIEN;
4798 1.1 dyoung ctrl |= IXGBE_VLNCTRL_VFE;
4799 1.1 dyoung }
4800 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB)
4801 1.1 dyoung ctrl |= IXGBE_VLNCTRL_VME;
4802 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
4803 1.1 dyoung
4804 1.1 dyoung /* On 82599 the VLAN enable is per/queue in RXDCTL */
4805 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB)
4806 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++) {
4807 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
4808 1.1 dyoung ctrl |= IXGBE_RXDCTL_VME;
4809 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), ctrl);
4810 1.1 dyoung }
4811 1.1 dyoung }
4812 1.1 dyoung
4813 1.1 dyoung static void
4814 1.1 dyoung ixgbe_enable_intr(struct adapter *adapter)
4815 1.1 dyoung {
4816 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
4817 1.1 dyoung struct ix_queue *que = adapter->queues;
4818 1.1 dyoung u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
4819 1.1 dyoung
4820 1.1 dyoung
4821 1.1 dyoung /* Enable Fan Failure detection */
4822 1.1 dyoung if (hw->device_id == IXGBE_DEV_ID_82598AT)
4823 1.1 dyoung mask |= IXGBE_EIMS_GPI_SDP1;
4824 1.1 dyoung else {
4825 1.1 dyoung mask |= IXGBE_EIMS_ECC;
4826 1.1 dyoung mask |= IXGBE_EIMS_GPI_SDP1;
4827 1.1 dyoung mask |= IXGBE_EIMS_GPI_SDP2;
4828 1.1 dyoung #ifdef IXGBE_FDIR
4829 1.1 dyoung mask |= IXGBE_EIMS_FLOW_DIR;
4830 1.1 dyoung #endif
4831 1.1 dyoung }
4832 1.1 dyoung
4833 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
4834 1.1 dyoung
4835 1.1 dyoung /* With RSS we use auto clear */
4836 1.1 dyoung if (adapter->msix_mem) {
4837 1.1 dyoung mask = IXGBE_EIMS_ENABLE_MASK;
4838 1.1 dyoung /* Don't autoclear Link */
4839 1.1 dyoung mask &= ~IXGBE_EIMS_OTHER;
4840 1.1 dyoung mask &= ~IXGBE_EIMS_LSC;
4841 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_EIAC, mask);
4842 1.1 dyoung }
4843 1.1 dyoung
4844 1.1 dyoung /*
4845 1.1 dyoung ** Now enable all queues, this is done separately to
4846 1.1 dyoung ** allow for handling the extended (beyond 32) MSIX
4847 1.1 dyoung ** vectors that can be used by 82599
4848 1.1 dyoung */
4849 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++)
4850 1.1 dyoung ixgbe_enable_queue(adapter, que->msix);
4851 1.1 dyoung
4852 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
4853 1.1 dyoung
4854 1.1 dyoung return;
4855 1.1 dyoung }
4856 1.1 dyoung
4857 1.1 dyoung static void
4858 1.1 dyoung ixgbe_disable_intr(struct adapter *adapter)
4859 1.1 dyoung {
4860 1.1 dyoung if (adapter->msix_mem)
4861 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, 0);
4862 1.1 dyoung if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
4863 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
4864 1.1 dyoung } else {
4865 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
4866 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
4867 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
4868 1.1 dyoung }
4869 1.1 dyoung IXGBE_WRITE_FLUSH(&adapter->hw);
4870 1.1 dyoung return;
4871 1.1 dyoung }
4872 1.1 dyoung
4873 1.1 dyoung u16
4874 1.1 dyoung ixgbe_read_pci_cfg(struct ixgbe_hw *hw, u32 reg)
4875 1.1 dyoung {
4876 1.1 dyoung switch (reg % 4) {
4877 1.1 dyoung case 0:
4878 1.1 dyoung return pci_conf_read(hw->back->pc, hw->back->tag, reg) &
4879 1.1 dyoung __BITS(15, 0);
4880 1.1 dyoung case 2:
4881 1.1 dyoung return __SHIFTOUT(pci_conf_read(hw->back->pc, hw->back->tag,
4882 1.1 dyoung reg - 2), __BITS(31, 16));
4883 1.1 dyoung default:
4884 1.1 dyoung panic("%s: invalid register (%" PRIx32, __func__, reg);
4885 1.1 dyoung break;
4886 1.1 dyoung }
4887 1.1 dyoung }
4888 1.1 dyoung
4889 1.1 dyoung void
4890 1.1 dyoung ixgbe_write_pci_cfg(struct ixgbe_hw *hw, u32 reg, u16 value)
4891 1.1 dyoung {
4892 1.1 dyoung pcireg_t old;
4893 1.1 dyoung
4894 1.1 dyoung switch (reg % 4) {
4895 1.1 dyoung case 0:
4896 1.1 dyoung old = pci_conf_read(hw->back->pc, hw->back->tag, reg) &
4897 1.1 dyoung __BITS(31, 16);
4898 1.1 dyoung pci_conf_write(hw->back->pc, hw->back->tag, reg, value | old);
4899 1.1 dyoung break;
4900 1.1 dyoung case 2:
4901 1.1 dyoung old = pci_conf_read(hw->back->pc, hw->back->tag, reg - 2) &
4902 1.1 dyoung __BITS(15, 0);
4903 1.1 dyoung pci_conf_write(hw->back->pc, hw->back->tag, reg - 2,
4904 1.1 dyoung __SHIFTIN(value, __BITS(31, 16)) | old);
4905 1.1 dyoung break;
4906 1.1 dyoung default:
4907 1.1 dyoung panic("%s: invalid register (%" PRIx32, __func__, reg);
4908 1.1 dyoung break;
4909 1.1 dyoung }
4910 1.1 dyoung
4911 1.1 dyoung return;
4912 1.1 dyoung }
4913 1.1 dyoung
4914 1.1 dyoung /*
4915 1.1 dyoung ** Setup the correct IVAR register for a particular MSIX interrupt
4916 1.1 dyoung ** (yes this is all very magic and confusing :)
4917 1.1 dyoung ** - entry is the register array entry
4918 1.1 dyoung ** - vector is the MSIX vector for this queue
4919 1.1 dyoung ** - type is RX/TX/MISC
4920 1.1 dyoung */
4921 1.1 dyoung static void
4922 1.1 dyoung ixgbe_set_ivar(struct adapter *adapter, u8 entry, u8 vector, s8 type)
4923 1.1 dyoung {
4924 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
4925 1.1 dyoung u32 ivar, index;
4926 1.1 dyoung
4927 1.1 dyoung vector |= IXGBE_IVAR_ALLOC_VAL;
4928 1.1 dyoung
4929 1.1 dyoung switch (hw->mac.type) {
4930 1.1 dyoung
4931 1.1 dyoung case ixgbe_mac_82598EB:
4932 1.1 dyoung if (type == -1)
4933 1.1 dyoung entry = IXGBE_IVAR_OTHER_CAUSES_INDEX;
4934 1.1 dyoung else
4935 1.1 dyoung entry += (type * 64);
4936 1.1 dyoung index = (entry >> 2) & 0x1F;
4937 1.1 dyoung ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
4938 1.1 dyoung ivar &= ~(0xFF << (8 * (entry & 0x3)));
4939 1.1 dyoung ivar |= (vector << (8 * (entry & 0x3)));
4940 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR(index), ivar);
4941 1.1 dyoung break;
4942 1.1 dyoung
4943 1.1 dyoung case ixgbe_mac_82599EB:
4944 1.1 dyoung if (type == -1) { /* MISC IVAR */
4945 1.1 dyoung index = (entry & 1) * 8;
4946 1.1 dyoung ivar = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC);
4947 1.1 dyoung ivar &= ~(0xFF << index);
4948 1.1 dyoung ivar |= (vector << index);
4949 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, ivar);
4950 1.1 dyoung } else { /* RX/TX IVARS */
4951 1.1 dyoung index = (16 * (entry & 1)) + (8 * type);
4952 1.1 dyoung ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(entry >> 1));
4953 1.1 dyoung ivar &= ~(0xFF << index);
4954 1.1 dyoung ivar |= (vector << index);
4955 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_IVAR(entry >> 1), ivar);
4956 1.1 dyoung }
4957 1.1 dyoung
4958 1.1 dyoung default:
4959 1.1 dyoung break;
4960 1.1 dyoung }
4961 1.1 dyoung }
4962 1.1 dyoung
4963 1.1 dyoung static void
4964 1.1 dyoung ixgbe_configure_ivars(struct adapter *adapter)
4965 1.1 dyoung {
4966 1.1 dyoung struct ix_queue *que = adapter->queues;
4967 1.1 dyoung u32 newitr;
4968 1.1 dyoung
4969 1.1 dyoung if (ixgbe_max_interrupt_rate > 0)
4970 1.1 dyoung newitr = (8000000 / ixgbe_max_interrupt_rate) & 0x0FF8;
4971 1.1 dyoung else
4972 1.1 dyoung newitr = 0;
4973 1.1 dyoung
4974 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
4975 1.1 dyoung /* First the RX queue entry */
4976 1.1 dyoung ixgbe_set_ivar(adapter, i, que->msix, 0);
4977 1.1 dyoung /* ... and the TX */
4978 1.1 dyoung ixgbe_set_ivar(adapter, i, que->msix, 1);
4979 1.1 dyoung /* Set an Initial EITR value */
4980 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw,
4981 1.1 dyoung IXGBE_EITR(que->msix), newitr);
4982 1.1 dyoung }
4983 1.1 dyoung
4984 1.1 dyoung /* For the Link interrupt */
4985 1.1 dyoung ixgbe_set_ivar(adapter, 1, adapter->linkvec, -1);
4986 1.1 dyoung }
4987 1.1 dyoung
4988 1.1 dyoung /*
4989 1.1 dyoung ** ixgbe_sfp_probe - called in the local timer to
4990 1.1 dyoung ** determine if a port had optics inserted.
4991 1.1 dyoung */
4992 1.1 dyoung static bool ixgbe_sfp_probe(struct adapter *adapter)
4993 1.1 dyoung {
4994 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
4995 1.1 dyoung device_t dev = adapter->dev;
4996 1.1 dyoung bool result = FALSE;
4997 1.1 dyoung
4998 1.1 dyoung if ((hw->phy.type == ixgbe_phy_nl) &&
4999 1.1 dyoung (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
5000 1.1 dyoung s32 ret = hw->phy.ops.identify_sfp(hw);
5001 1.1 dyoung if (ret)
5002 1.1 dyoung goto out;
5003 1.1 dyoung ret = hw->phy.ops.reset(hw);
5004 1.1 dyoung if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5005 1.1 dyoung device_printf(dev,"Unsupported SFP+ module detected!");
5006 1.1 dyoung device_printf(dev, "Reload driver with supported module.\n");
5007 1.1 dyoung adapter->sfp_probe = FALSE;
5008 1.1 dyoung goto out;
5009 1.1 dyoung } else
5010 1.1 dyoung device_printf(dev,"SFP+ module detected!\n");
5011 1.1 dyoung /* We now have supported optics */
5012 1.1 dyoung adapter->sfp_probe = FALSE;
5013 1.1 dyoung /* Set the optics type so system reports correctly */
5014 1.1 dyoung ixgbe_setup_optics(adapter);
5015 1.1 dyoung result = TRUE;
5016 1.1 dyoung }
5017 1.1 dyoung out:
5018 1.1 dyoung return (result);
5019 1.1 dyoung }
5020 1.1 dyoung
5021 1.1 dyoung /*
5022 1.1 dyoung ** Tasklet handler for MSIX Link interrupts
5023 1.1 dyoung ** - do outside interrupt since it might sleep
5024 1.1 dyoung */
5025 1.1 dyoung static void
5026 1.1 dyoung ixgbe_handle_link(void *context)
5027 1.1 dyoung {
5028 1.1 dyoung struct adapter *adapter = context;
5029 1.1 dyoung
5030 1.13 christos if (ixgbe_check_link(&adapter->hw,
5031 1.13 christos &adapter->link_speed, &adapter->link_up, 0) == 0)
5032 1.13 christos ixgbe_update_link_status(adapter);
5033 1.1 dyoung }
5034 1.1 dyoung
5035 1.1 dyoung /*
5036 1.1 dyoung ** Tasklet for handling SFP module interrupts
5037 1.1 dyoung */
5038 1.1 dyoung static void
5039 1.1 dyoung ixgbe_handle_mod(void *context)
5040 1.1 dyoung {
5041 1.1 dyoung struct adapter *adapter = context;
5042 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
5043 1.1 dyoung device_t dev = adapter->dev;
5044 1.1 dyoung u32 err;
5045 1.1 dyoung
5046 1.1 dyoung err = hw->phy.ops.identify_sfp(hw);
5047 1.1 dyoung if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5048 1.1 dyoung device_printf(dev,
5049 1.1 dyoung "Unsupported SFP+ module type was detected.\n");
5050 1.1 dyoung return;
5051 1.1 dyoung }
5052 1.1 dyoung err = hw->mac.ops.setup_sfp(hw);
5053 1.1 dyoung if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
5054 1.1 dyoung device_printf(dev,
5055 1.1 dyoung "Setup failure - unsupported SFP+ module type.\n");
5056 1.1 dyoung return;
5057 1.1 dyoung }
5058 1.1 dyoung softint_schedule(adapter->msf_si);
5059 1.1 dyoung return;
5060 1.1 dyoung }
5061 1.1 dyoung
5062 1.1 dyoung
5063 1.1 dyoung /*
5064 1.1 dyoung ** Tasklet for handling MSF (multispeed fiber) interrupts
5065 1.1 dyoung */
5066 1.1 dyoung static void
5067 1.1 dyoung ixgbe_handle_msf(void *context)
5068 1.1 dyoung {
5069 1.1 dyoung struct adapter *adapter = context;
5070 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
5071 1.1 dyoung u32 autoneg;
5072 1.1 dyoung bool negotiate;
5073 1.1 dyoung
5074 1.1 dyoung autoneg = hw->phy.autoneg_advertised;
5075 1.1 dyoung if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5076 1.1 dyoung hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiate);
5077 1.13 christos else
5078 1.13 christos negotiate = 0;
5079 1.1 dyoung if (hw->mac.ops.setup_link)
5080 1.1 dyoung hw->mac.ops.setup_link(hw, autoneg, negotiate, TRUE);
5081 1.1 dyoung return;
5082 1.1 dyoung }
5083 1.1 dyoung
5084 1.1 dyoung #ifdef IXGBE_FDIR
5085 1.1 dyoung /*
5086 1.1 dyoung ** Tasklet for reinitializing the Flow Director filter table
5087 1.1 dyoung */
5088 1.1 dyoung static void
5089 1.1 dyoung ixgbe_reinit_fdir(void *context)
5090 1.1 dyoung {
5091 1.1 dyoung struct adapter *adapter = context;
5092 1.1 dyoung struct ifnet *ifp = adapter->ifp;
5093 1.1 dyoung
5094 1.1 dyoung if (adapter->fdir_reinit != 1) /* Shouldn't happen */
5095 1.1 dyoung return;
5096 1.1 dyoung ixgbe_reinit_fdir_tables_82599(&adapter->hw);
5097 1.1 dyoung adapter->fdir_reinit = 0;
5098 1.1 dyoung /* Restart the interface */
5099 1.1 dyoung ifp->if_flags |= IFF_RUNNING;
5100 1.1 dyoung return;
5101 1.1 dyoung }
5102 1.1 dyoung #endif
5103 1.1 dyoung
5104 1.1 dyoung /**********************************************************************
5105 1.1 dyoung *
5106 1.1 dyoung * Update the board statistics counters.
5107 1.1 dyoung *
5108 1.1 dyoung **********************************************************************/
5109 1.1 dyoung static void
5110 1.1 dyoung ixgbe_update_stats_counters(struct adapter *adapter)
5111 1.1 dyoung {
5112 1.1 dyoung struct ifnet *ifp = adapter->ifp;
5113 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
5114 1.1 dyoung u32 missed_rx = 0, bprc, lxon, lxoff, total;
5115 1.1 dyoung u64 total_missed_rx = 0;
5116 1.1 dyoung
5117 1.1 dyoung adapter->stats.crcerrs.ev_count += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5118 1.1 dyoung adapter->stats.illerrc.ev_count += IXGBE_READ_REG(hw, IXGBE_ILLERRC);
5119 1.1 dyoung adapter->stats.errbc.ev_count += IXGBE_READ_REG(hw, IXGBE_ERRBC);
5120 1.1 dyoung adapter->stats.mspdc.ev_count += IXGBE_READ_REG(hw, IXGBE_MSPDC);
5121 1.1 dyoung
5122 1.1 dyoung for (int i = 0; i < __arraycount(adapter->stats.mpc); i++) {
5123 1.1 dyoung int j = i % adapter->num_queues;
5124 1.1 dyoung u32 mp;
5125 1.1 dyoung mp = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5126 1.1 dyoung /* missed_rx tallies misses for the gprc workaround */
5127 1.1 dyoung missed_rx += mp;
5128 1.1 dyoung /* global total per queue */
5129 1.1 dyoung adapter->stats.mpc[j].ev_count += mp;
5130 1.1 dyoung /* Running comprehensive total for stats display */
5131 1.1 dyoung total_missed_rx += adapter->stats.mpc[j].ev_count;
5132 1.1 dyoung if (hw->mac.type == ixgbe_mac_82598EB)
5133 1.1 dyoung adapter->stats.rnbc[j] +=
5134 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5135 1.1 dyoung adapter->stats.pxontxc[j].ev_count +=
5136 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5137 1.1 dyoung adapter->stats.pxonrxc[j].ev_count +=
5138 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5139 1.1 dyoung adapter->stats.pxofftxc[j].ev_count +=
5140 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5141 1.1 dyoung adapter->stats.pxoffrxc[j].ev_count +=
5142 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
5143 1.1 dyoung adapter->stats.pxon2offc[j].ev_count +=
5144 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_PXON2OFFCNT(i));
5145 1.1 dyoung }
5146 1.1 dyoung for (int i = 0; i < __arraycount(adapter->stats.qprc); i++) {
5147 1.1 dyoung int j = i % adapter->num_queues;
5148 1.1 dyoung adapter->stats.qprc[j].ev_count += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5149 1.1 dyoung adapter->stats.qptc[j].ev_count += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5150 1.1 dyoung adapter->stats.qbrc[j].ev_count += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5151 1.1 dyoung adapter->stats.qbrc[j].ev_count +=
5152 1.1 dyoung ((u64)IXGBE_READ_REG(hw, IXGBE_QBRC(i)) << 32);
5153 1.1 dyoung adapter->stats.qbtc[j].ev_count += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5154 1.1 dyoung adapter->stats.qbtc[j].ev_count +=
5155 1.1 dyoung ((u64)IXGBE_READ_REG(hw, IXGBE_QBTC(i)) << 32);
5156 1.1 dyoung adapter->stats.qprdc[j].ev_count += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5157 1.1 dyoung }
5158 1.1 dyoung adapter->stats.mlfc.ev_count += IXGBE_READ_REG(hw, IXGBE_MLFC);
5159 1.1 dyoung adapter->stats.mrfc.ev_count += IXGBE_READ_REG(hw, IXGBE_MRFC);
5160 1.1 dyoung adapter->stats.rlec.ev_count += IXGBE_READ_REG(hw, IXGBE_RLEC);
5161 1.1 dyoung
5162 1.1 dyoung /* Hardware workaround, gprc counts missed packets */
5163 1.1 dyoung adapter->stats.gprc.ev_count += IXGBE_READ_REG(hw, IXGBE_GPRC) - missed_rx;
5164 1.1 dyoung
5165 1.1 dyoung lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5166 1.1 dyoung adapter->stats.lxontxc.ev_count += lxon;
5167 1.1 dyoung lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5168 1.1 dyoung adapter->stats.lxofftxc.ev_count += lxoff;
5169 1.1 dyoung total = lxon + lxoff;
5170 1.1 dyoung
5171 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB) {
5172 1.1 dyoung adapter->stats.gorc.ev_count += IXGBE_READ_REG(hw, IXGBE_GORCL) +
5173 1.1 dyoung ((u64)IXGBE_READ_REG(hw, IXGBE_GORCH) << 32);
5174 1.1 dyoung adapter->stats.gotc.ev_count += IXGBE_READ_REG(hw, IXGBE_GOTCL) +
5175 1.1 dyoung ((u64)IXGBE_READ_REG(hw, IXGBE_GOTCH) << 32) - total * ETHER_MIN_LEN;
5176 1.1 dyoung adapter->stats.tor.ev_count += IXGBE_READ_REG(hw, IXGBE_TORL) +
5177 1.1 dyoung ((u64)IXGBE_READ_REG(hw, IXGBE_TORH) << 32);
5178 1.1 dyoung adapter->stats.lxonrxc.ev_count += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
5179 1.1 dyoung adapter->stats.lxoffrxc.ev_count += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
5180 1.1 dyoung } else {
5181 1.1 dyoung adapter->stats.lxonrxc.ev_count += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
5182 1.1 dyoung adapter->stats.lxoffrxc.ev_count += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
5183 1.1 dyoung /* 82598 only has a counter in the high register */
5184 1.1 dyoung adapter->stats.gorc.ev_count += IXGBE_READ_REG(hw, IXGBE_GORCH);
5185 1.1 dyoung adapter->stats.gotc.ev_count += IXGBE_READ_REG(hw, IXGBE_GOTCH) - total * ETHER_MIN_LEN;
5186 1.1 dyoung adapter->stats.tor.ev_count += IXGBE_READ_REG(hw, IXGBE_TORH);
5187 1.1 dyoung }
5188 1.1 dyoung
5189 1.1 dyoung /*
5190 1.1 dyoung * Workaround: mprc hardware is incorrectly counting
5191 1.1 dyoung * broadcasts, so for now we subtract those.
5192 1.1 dyoung */
5193 1.1 dyoung bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5194 1.1 dyoung adapter->stats.bprc.ev_count += bprc;
5195 1.1 dyoung adapter->stats.mprc.ev_count += IXGBE_READ_REG(hw, IXGBE_MPRC) - ((hw->mac.type == ixgbe_mac_82598EB) ? bprc : 0);
5196 1.1 dyoung
5197 1.1 dyoung adapter->stats.prc64.ev_count += IXGBE_READ_REG(hw, IXGBE_PRC64);
5198 1.1 dyoung adapter->stats.prc127.ev_count += IXGBE_READ_REG(hw, IXGBE_PRC127);
5199 1.1 dyoung adapter->stats.prc255.ev_count += IXGBE_READ_REG(hw, IXGBE_PRC255);
5200 1.1 dyoung adapter->stats.prc511.ev_count += IXGBE_READ_REG(hw, IXGBE_PRC511);
5201 1.1 dyoung adapter->stats.prc1023.ev_count += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5202 1.1 dyoung adapter->stats.prc1522.ev_count += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5203 1.1 dyoung
5204 1.1 dyoung adapter->stats.gptc.ev_count += IXGBE_READ_REG(hw, IXGBE_GPTC) - total;
5205 1.1 dyoung adapter->stats.mptc.ev_count += IXGBE_READ_REG(hw, IXGBE_MPTC) - total;
5206 1.1 dyoung adapter->stats.ptc64.ev_count += IXGBE_READ_REG(hw, IXGBE_PTC64) - total;
5207 1.1 dyoung
5208 1.1 dyoung adapter->stats.ruc.ev_count += IXGBE_READ_REG(hw, IXGBE_RUC);
5209 1.1 dyoung adapter->stats.rfc.ev_count += IXGBE_READ_REG(hw, IXGBE_RFC);
5210 1.1 dyoung adapter->stats.roc.ev_count += IXGBE_READ_REG(hw, IXGBE_ROC);
5211 1.1 dyoung adapter->stats.rjc.ev_count += IXGBE_READ_REG(hw, IXGBE_RJC);
5212 1.1 dyoung adapter->stats.mngprc.ev_count += IXGBE_READ_REG(hw, IXGBE_MNGPRC);
5213 1.1 dyoung adapter->stats.mngpdc.ev_count += IXGBE_READ_REG(hw, IXGBE_MNGPDC);
5214 1.1 dyoung adapter->stats.mngptc.ev_count += IXGBE_READ_REG(hw, IXGBE_MNGPTC);
5215 1.1 dyoung adapter->stats.tpr.ev_count += IXGBE_READ_REG(hw, IXGBE_TPR);
5216 1.1 dyoung adapter->stats.tpt.ev_count += IXGBE_READ_REG(hw, IXGBE_TPT);
5217 1.1 dyoung adapter->stats.ptc127.ev_count += IXGBE_READ_REG(hw, IXGBE_PTC127);
5218 1.1 dyoung adapter->stats.ptc255.ev_count += IXGBE_READ_REG(hw, IXGBE_PTC255);
5219 1.1 dyoung adapter->stats.ptc511.ev_count += IXGBE_READ_REG(hw, IXGBE_PTC511);
5220 1.1 dyoung adapter->stats.ptc1023.ev_count += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5221 1.1 dyoung adapter->stats.ptc1522.ev_count += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5222 1.1 dyoung adapter->stats.bptc.ev_count += IXGBE_READ_REG(hw, IXGBE_BPTC);
5223 1.1 dyoung adapter->stats.xec.ev_count += IXGBE_READ_REG(hw, IXGBE_XEC);
5224 1.1 dyoung adapter->stats.fccrc.ev_count += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5225 1.1 dyoung adapter->stats.fclast.ev_count += IXGBE_READ_REG(hw, IXGBE_FCLAST);
5226 1.1 dyoung
5227 1.1 dyoung /* Only read FCOE on 82599 */
5228 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB) {
5229 1.1 dyoung adapter->stats.fcoerpdc.ev_count +=
5230 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5231 1.1 dyoung adapter->stats.fcoeprc.ev_count +=
5232 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5233 1.1 dyoung adapter->stats.fcoeptc.ev_count +=
5234 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5235 1.1 dyoung adapter->stats.fcoedwrc.ev_count +=
5236 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5237 1.1 dyoung adapter->stats.fcoedwtc.ev_count +=
5238 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5239 1.1 dyoung }
5240 1.1 dyoung
5241 1.1 dyoung /* Fill out the OS statistics structure */
5242 1.1 dyoung ifp->if_ipackets = adapter->stats.gprc.ev_count;
5243 1.1 dyoung ifp->if_opackets = adapter->stats.gptc.ev_count;
5244 1.1 dyoung ifp->if_ibytes = adapter->stats.gorc.ev_count;
5245 1.1 dyoung ifp->if_obytes = adapter->stats.gotc.ev_count;
5246 1.1 dyoung ifp->if_imcasts = adapter->stats.mprc.ev_count;
5247 1.1 dyoung ifp->if_collisions = 0;
5248 1.1 dyoung
5249 1.1 dyoung /* Rx Errors */
5250 1.1 dyoung ifp->if_ierrors = total_missed_rx + adapter->stats.crcerrs.ev_count +
5251 1.1 dyoung adapter->stats.rlec.ev_count;
5252 1.1 dyoung }
5253 1.1 dyoung
5254 1.1 dyoung /** ixgbe_sysctl_tdh_handler - Handler function
5255 1.1 dyoung * Retrieves the TDH value from the hardware
5256 1.1 dyoung */
5257 1.1 dyoung static int
5258 1.1 dyoung ixgbe_sysctl_tdh_handler(SYSCTLFN_ARGS)
5259 1.1 dyoung {
5260 1.1 dyoung struct sysctlnode node;
5261 1.1 dyoung uint32_t val;
5262 1.1 dyoung struct tx_ring *txr;
5263 1.1 dyoung
5264 1.1 dyoung node = *rnode;
5265 1.1 dyoung txr = (struct tx_ring *)node.sysctl_data;
5266 1.1 dyoung if (txr == NULL)
5267 1.1 dyoung return 0;
5268 1.1 dyoung val = IXGBE_READ_REG(&txr->adapter->hw, IXGBE_TDH(txr->me));
5269 1.1 dyoung node.sysctl_data = &val;
5270 1.1 dyoung return sysctl_lookup(SYSCTLFN_CALL(&node));
5271 1.1 dyoung }
5272 1.1 dyoung
5273 1.1 dyoung /** ixgbe_sysctl_tdt_handler - Handler function
5274 1.1 dyoung * Retrieves the TDT value from the hardware
5275 1.1 dyoung */
5276 1.1 dyoung static int
5277 1.1 dyoung ixgbe_sysctl_tdt_handler(SYSCTLFN_ARGS)
5278 1.1 dyoung {
5279 1.1 dyoung struct sysctlnode node;
5280 1.1 dyoung uint32_t val;
5281 1.1 dyoung struct tx_ring *txr;
5282 1.1 dyoung
5283 1.1 dyoung node = *rnode;
5284 1.1 dyoung txr = (struct tx_ring *)node.sysctl_data;
5285 1.1 dyoung if (txr == NULL)
5286 1.1 dyoung return 0;
5287 1.1 dyoung val = IXGBE_READ_REG(&txr->adapter->hw, IXGBE_TDT(txr->me));
5288 1.1 dyoung node.sysctl_data = &val;
5289 1.1 dyoung return sysctl_lookup(SYSCTLFN_CALL(&node));
5290 1.1 dyoung }
5291 1.1 dyoung
5292 1.1 dyoung /** ixgbe_sysctl_rdh_handler - Handler function
5293 1.1 dyoung * Retrieves the RDH value from the hardware
5294 1.1 dyoung */
5295 1.1 dyoung static int
5296 1.1 dyoung ixgbe_sysctl_rdh_handler(SYSCTLFN_ARGS)
5297 1.1 dyoung {
5298 1.1 dyoung struct sysctlnode node;
5299 1.1 dyoung uint32_t val;
5300 1.1 dyoung struct rx_ring *rxr;
5301 1.1 dyoung
5302 1.1 dyoung node = *rnode;
5303 1.1 dyoung rxr = (struct rx_ring *)node.sysctl_data;
5304 1.1 dyoung if (rxr == NULL)
5305 1.1 dyoung return 0;
5306 1.1 dyoung val = IXGBE_READ_REG(&rxr->adapter->hw, IXGBE_RDH(rxr->me));
5307 1.1 dyoung node.sysctl_data = &val;
5308 1.1 dyoung return sysctl_lookup(SYSCTLFN_CALL(&node));
5309 1.1 dyoung }
5310 1.1 dyoung
5311 1.1 dyoung /** ixgbe_sysctl_rdt_handler - Handler function
5312 1.1 dyoung * Retrieves the RDT value from the hardware
5313 1.1 dyoung */
5314 1.1 dyoung static int
5315 1.1 dyoung ixgbe_sysctl_rdt_handler(SYSCTLFN_ARGS)
5316 1.1 dyoung {
5317 1.1 dyoung struct sysctlnode node;
5318 1.1 dyoung uint32_t val;
5319 1.1 dyoung struct rx_ring *rxr;
5320 1.1 dyoung
5321 1.1 dyoung node = *rnode;
5322 1.1 dyoung rxr = (struct rx_ring *)node.sysctl_data;
5323 1.1 dyoung if (rxr == NULL)
5324 1.1 dyoung return 0;
5325 1.1 dyoung val = IXGBE_READ_REG(&rxr->adapter->hw, IXGBE_RDT(rxr->me));
5326 1.1 dyoung node.sysctl_data = &val;
5327 1.1 dyoung return sysctl_lookup(SYSCTLFN_CALL(&node));
5328 1.1 dyoung }
5329 1.1 dyoung
5330 1.1 dyoung static int
5331 1.1 dyoung ixgbe_sysctl_interrupt_rate_handler(SYSCTLFN_ARGS)
5332 1.1 dyoung {
5333 1.1 dyoung struct sysctlnode node;
5334 1.1 dyoung struct ix_queue *que;
5335 1.1 dyoung uint32_t reg, usec, rate;
5336 1.1 dyoung
5337 1.1 dyoung node = *rnode;
5338 1.1 dyoung que = (struct ix_queue *)node.sysctl_data;
5339 1.1 dyoung if (que == NULL)
5340 1.1 dyoung return 0;
5341 1.1 dyoung reg = IXGBE_READ_REG(&que->adapter->hw, IXGBE_EITR(que->msix));
5342 1.1 dyoung usec = ((reg & 0x0FF8) >> 3);
5343 1.1 dyoung if (usec > 0)
5344 1.1 dyoung rate = 1000000 / usec;
5345 1.1 dyoung else
5346 1.1 dyoung rate = 0;
5347 1.1 dyoung node.sysctl_data = &rate;
5348 1.1 dyoung return sysctl_lookup(SYSCTLFN_CALL(&node));
5349 1.1 dyoung }
5350 1.1 dyoung
5351 1.1 dyoung const struct sysctlnode *
5352 1.1 dyoung ixgbe_sysctl_instance(struct adapter *adapter)
5353 1.1 dyoung {
5354 1.1 dyoung const char *dvname;
5355 1.1 dyoung struct sysctllog **log;
5356 1.1 dyoung int rc;
5357 1.1 dyoung const struct sysctlnode *rnode;
5358 1.1 dyoung
5359 1.1 dyoung log = &adapter->sysctllog;
5360 1.1 dyoung dvname = device_xname(adapter->dev);
5361 1.1 dyoung
5362 1.1 dyoung if ((rc = sysctl_createv(log, 0, NULL, &rnode,
5363 1.1 dyoung 0, CTLTYPE_NODE, dvname,
5364 1.1 dyoung SYSCTL_DESCR("ixgbe information and settings"),
5365 1.7 pooka NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0)
5366 1.1 dyoung goto err;
5367 1.1 dyoung
5368 1.1 dyoung return rnode;
5369 1.1 dyoung err:
5370 1.1 dyoung printf("%s: sysctl_createv failed, rc = %d\n", __func__, rc);
5371 1.1 dyoung return NULL;
5372 1.1 dyoung }
5373 1.1 dyoung
5374 1.1 dyoung /*
5375 1.1 dyoung * Add sysctl variables, one per statistic, to the system.
5376 1.1 dyoung */
5377 1.1 dyoung static void
5378 1.1 dyoung ixgbe_add_hw_stats(struct adapter *adapter)
5379 1.1 dyoung {
5380 1.1 dyoung device_t dev = adapter->dev;
5381 1.1 dyoung const struct sysctlnode *rnode, *cnode;
5382 1.1 dyoung struct sysctllog **log = &adapter->sysctllog;
5383 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
5384 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
5385 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
5386 1.1 dyoung
5387 1.1 dyoung struct ixgbe_hw_stats *stats = &adapter->stats;
5388 1.1 dyoung
5389 1.1 dyoung /* Driver Statistics */
5390 1.1 dyoung #if 0
5391 1.1 dyoung /* These counters are not updated by the software */
5392 1.1 dyoung SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "dropped",
5393 1.1 dyoung CTLFLAG_RD, &adapter->dropped_pkts,
5394 1.1 dyoung "Driver dropped packets");
5395 1.1 dyoung SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "mbuf_header_failed",
5396 1.1 dyoung CTLFLAG_RD, &adapter->mbuf_header_failed,
5397 1.1 dyoung "???");
5398 1.1 dyoung SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "mbuf_packet_failed",
5399 1.1 dyoung CTLFLAG_RD, &adapter->mbuf_packet_failed,
5400 1.1 dyoung "???");
5401 1.1 dyoung SYSCTL_ADD_ULONG(ctx, child, OID_AUTO, "no_tx_map_avail",
5402 1.1 dyoung CTLFLAG_RD, &adapter->no_tx_map_avail,
5403 1.1 dyoung "???");
5404 1.1 dyoung #endif
5405 1.1 dyoung evcnt_attach_dynamic(&adapter->handleq, EVCNT_TYPE_MISC,
5406 1.1 dyoung NULL, device_xname(dev), "Handled queue in softint");
5407 1.1 dyoung evcnt_attach_dynamic(&adapter->req, EVCNT_TYPE_MISC,
5408 1.1 dyoung NULL, device_xname(dev), "Requeued in softint");
5409 1.1 dyoung evcnt_attach_dynamic(&adapter->morerx, EVCNT_TYPE_MISC,
5410 1.1 dyoung NULL, device_xname(dev), "Interrupt handler more rx");
5411 1.1 dyoung evcnt_attach_dynamic(&adapter->moretx, EVCNT_TYPE_MISC,
5412 1.1 dyoung NULL, device_xname(dev), "Interrupt handler more tx");
5413 1.1 dyoung evcnt_attach_dynamic(&adapter->txloops, EVCNT_TYPE_MISC,
5414 1.1 dyoung NULL, device_xname(dev), "Interrupt handler tx loops");
5415 1.1 dyoung evcnt_attach_dynamic(&adapter->efbig_tx_dma_setup, EVCNT_TYPE_MISC,
5416 1.1 dyoung NULL, device_xname(dev), "Driver tx dma soft fail EFBIG");
5417 1.1 dyoung evcnt_attach_dynamic(&adapter->m_defrag_failed, EVCNT_TYPE_MISC,
5418 1.1 dyoung NULL, device_xname(dev), "m_defrag() failed");
5419 1.1 dyoung evcnt_attach_dynamic(&adapter->efbig2_tx_dma_setup, EVCNT_TYPE_MISC,
5420 1.1 dyoung NULL, device_xname(dev), "Driver tx dma hard fail EFBIG");
5421 1.1 dyoung evcnt_attach_dynamic(&adapter->einval_tx_dma_setup, EVCNT_TYPE_MISC,
5422 1.1 dyoung NULL, device_xname(dev), "Driver tx dma hard fail EINVAL");
5423 1.1 dyoung evcnt_attach_dynamic(&adapter->other_tx_dma_setup, EVCNT_TYPE_MISC,
5424 1.1 dyoung NULL, device_xname(dev), "Driver tx dma hard fail other");
5425 1.1 dyoung evcnt_attach_dynamic(&adapter->eagain_tx_dma_setup, EVCNT_TYPE_MISC,
5426 1.1 dyoung NULL, device_xname(dev), "Driver tx dma soft fail EAGAIN");
5427 1.1 dyoung evcnt_attach_dynamic(&adapter->enomem_tx_dma_setup, EVCNT_TYPE_MISC,
5428 1.1 dyoung NULL, device_xname(dev), "Driver tx dma soft fail ENOMEM");
5429 1.1 dyoung evcnt_attach_dynamic(&adapter->watchdog_events, EVCNT_TYPE_MISC,
5430 1.1 dyoung NULL, device_xname(dev), "Watchdog timeouts");
5431 1.1 dyoung evcnt_attach_dynamic(&adapter->tso_err, EVCNT_TYPE_MISC,
5432 1.1 dyoung NULL, device_xname(dev), "TSO errors");
5433 1.1 dyoung evcnt_attach_dynamic(&adapter->tso_tx, EVCNT_TYPE_MISC,
5434 1.1 dyoung NULL, device_xname(dev), "TSO");
5435 1.1 dyoung evcnt_attach_dynamic(&adapter->link_irq, EVCNT_TYPE_MISC,
5436 1.1 dyoung NULL, device_xname(dev), "Link MSIX IRQ Handled");
5437 1.1 dyoung
5438 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, rxr++, txr++) {
5439 1.1 dyoung snprintf(adapter->queues[i].evnamebuf,
5440 1.1 dyoung sizeof(adapter->queues[i].evnamebuf), "%s queue%d",
5441 1.1 dyoung device_xname(dev), i);
5442 1.1 dyoung snprintf(adapter->queues[i].namebuf,
5443 1.1 dyoung sizeof(adapter->queues[i].namebuf), "queue%d", i);
5444 1.1 dyoung
5445 1.1 dyoung if ((rnode = ixgbe_sysctl_instance(adapter)) == NULL) {
5446 1.1 dyoung aprint_error_dev(dev, "could not create sysctl root\n");
5447 1.1 dyoung break;
5448 1.1 dyoung }
5449 1.1 dyoung
5450 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &rnode,
5451 1.1 dyoung 0, CTLTYPE_NODE,
5452 1.1 dyoung adapter->queues[i].namebuf, SYSCTL_DESCR("Queue Name"),
5453 1.1 dyoung NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL) != 0)
5454 1.1 dyoung break;
5455 1.1 dyoung
5456 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
5457 1.1 dyoung CTLFLAG_READONLY, CTLTYPE_INT,
5458 1.1 dyoung "interrupt_rate", SYSCTL_DESCR("Interrupt Rate"),
5459 1.5 dsl ixgbe_sysctl_interrupt_rate_handler, 0,
5460 1.5 dsl (void *)&adapter->queues[i], 0, CTL_CREATE, CTL_EOL) != 0)
5461 1.1 dyoung break;
5462 1.1 dyoung
5463 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
5464 1.1 dyoung CTLFLAG_READONLY, CTLTYPE_INT,
5465 1.1 dyoung "txd_head", SYSCTL_DESCR("Transmit Descriptor Head"),
5466 1.4 dsl ixgbe_sysctl_tdh_handler, 0, (void *)txr,
5467 1.1 dyoung 0, CTL_CREATE, CTL_EOL) != 0)
5468 1.1 dyoung break;
5469 1.1 dyoung
5470 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
5471 1.1 dyoung CTLFLAG_READONLY, CTLTYPE_INT,
5472 1.1 dyoung "txd_tail", SYSCTL_DESCR("Transmit Descriptor Tail"),
5473 1.4 dsl ixgbe_sysctl_tdt_handler, 0, (void *)txr,
5474 1.1 dyoung 0, CTL_CREATE, CTL_EOL) != 0)
5475 1.1 dyoung break;
5476 1.1 dyoung
5477 1.1 dyoung evcnt_attach_dynamic(&txr->no_desc_avail, EVCNT_TYPE_MISC,
5478 1.1 dyoung NULL, adapter->queues[i].evnamebuf,
5479 1.1 dyoung "Queue No Descriptor Available");
5480 1.1 dyoung evcnt_attach_dynamic(&txr->total_packets, EVCNT_TYPE_MISC,
5481 1.1 dyoung NULL, adapter->queues[i].evnamebuf,
5482 1.1 dyoung "Queue Packets Transmitted");
5483 1.1 dyoung
5484 1.1 dyoung #ifdef LRO
5485 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
5486 1.1 dyoung #endif /* LRO */
5487 1.1 dyoung
5488 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
5489 1.1 dyoung CTLFLAG_READONLY,
5490 1.1 dyoung CTLTYPE_INT,
5491 1.1 dyoung "rxd_head", SYSCTL_DESCR("Receive Descriptor Head"),
5492 1.4 dsl ixgbe_sysctl_rdh_handler, 0, (void *)rxr, 0,
5493 1.1 dyoung CTL_CREATE, CTL_EOL) != 0)
5494 1.1 dyoung break;
5495 1.1 dyoung
5496 1.1 dyoung if (sysctl_createv(log, 0, &rnode, &cnode,
5497 1.1 dyoung CTLFLAG_READONLY,
5498 1.1 dyoung CTLTYPE_INT,
5499 1.1 dyoung "rxd_tail", SYSCTL_DESCR("Receive Descriptor Tail"),
5500 1.4 dsl ixgbe_sysctl_rdt_handler, 0, (void *)rxr, 0,
5501 1.1 dyoung CTL_CREATE, CTL_EOL) != 0)
5502 1.1 dyoung break;
5503 1.1 dyoung
5504 1.1 dyoung if (i < __arraycount(adapter->stats.mpc)) {
5505 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.mpc[i],
5506 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5507 1.1 dyoung "Missed Packet Count");
5508 1.1 dyoung }
5509 1.1 dyoung if (i < __arraycount(adapter->stats.pxontxc)) {
5510 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.pxontxc[i],
5511 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5512 1.1 dyoung "pxontxc");
5513 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.pxonrxc[i],
5514 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5515 1.1 dyoung "pxonrxc");
5516 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.pxofftxc[i],
5517 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5518 1.1 dyoung "pxofftxc");
5519 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.pxoffrxc[i],
5520 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5521 1.1 dyoung "pxoffrxc");
5522 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.pxon2offc[i],
5523 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5524 1.1 dyoung "pxon2offc");
5525 1.1 dyoung }
5526 1.1 dyoung if (i < __arraycount(adapter->stats.qprc)) {
5527 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.qprc[i],
5528 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5529 1.1 dyoung "qprc");
5530 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.qptc[i],
5531 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5532 1.1 dyoung "qptc");
5533 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.qbrc[i],
5534 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5535 1.1 dyoung "qbrc");
5536 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.qbtc[i],
5537 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5538 1.1 dyoung "qbtc");
5539 1.1 dyoung evcnt_attach_dynamic(&adapter->stats.qprdc[i],
5540 1.1 dyoung EVCNT_TYPE_MISC, NULL, adapter->queues[i].evnamebuf,
5541 1.1 dyoung "qprdc");
5542 1.1 dyoung }
5543 1.1 dyoung
5544 1.1 dyoung evcnt_attach_dynamic(&rxr->rx_packets, EVCNT_TYPE_MISC,
5545 1.1 dyoung NULL, adapter->queues[i].evnamebuf, "Queue Packets Received");
5546 1.1 dyoung evcnt_attach_dynamic(&rxr->rx_bytes, EVCNT_TYPE_MISC,
5547 1.1 dyoung NULL, adapter->queues[i].evnamebuf, "Queue Bytes Received");
5548 1.1 dyoung evcnt_attach_dynamic(&rxr->no_jmbuf, EVCNT_TYPE_MISC,
5549 1.1 dyoung NULL, adapter->queues[i].evnamebuf, "Rx no jumbo mbuf");
5550 1.1 dyoung evcnt_attach_dynamic(&rxr->rx_discarded, EVCNT_TYPE_MISC,
5551 1.1 dyoung NULL, adapter->queues[i].evnamebuf, "Rx discarded");
5552 1.1 dyoung evcnt_attach_dynamic(&rxr->rx_split_packets, EVCNT_TYPE_MISC,
5553 1.1 dyoung NULL, adapter->queues[i].evnamebuf, "Rx split packets");
5554 1.1 dyoung evcnt_attach_dynamic(&rxr->rx_irq, EVCNT_TYPE_MISC,
5555 1.1 dyoung NULL, adapter->queues[i].evnamebuf, "Rx interrupts");
5556 1.1 dyoung #ifdef LRO
5557 1.1 dyoung SYSCTL_ADD_INT(ctx, queue_list, OID_AUTO, "lro_queued",
5558 1.1 dyoung CTLFLAG_RD, &lro->lro_queued, 0,
5559 1.1 dyoung "LRO Queued");
5560 1.1 dyoung SYSCTL_ADD_INT(ctx, queue_list, OID_AUTO, "lro_flushed",
5561 1.1 dyoung CTLFLAG_RD, &lro->lro_flushed, 0,
5562 1.1 dyoung "LRO Flushed");
5563 1.1 dyoung #endif /* LRO */
5564 1.1 dyoung }
5565 1.1 dyoung
5566 1.1 dyoung /* MAC stats get the own sub node */
5567 1.1 dyoung
5568 1.1 dyoung
5569 1.1 dyoung snprintf(stats->namebuf,
5570 1.1 dyoung sizeof(stats->namebuf), "%s MAC Statistics", device_xname(dev));
5571 1.1 dyoung
5572 1.1 dyoung evcnt_attach_dynamic(&stats->ipcs, EVCNT_TYPE_MISC, NULL,
5573 1.1 dyoung stats->namebuf, "rx csum offload - IP");
5574 1.1 dyoung evcnt_attach_dynamic(&stats->l4cs, EVCNT_TYPE_MISC, NULL,
5575 1.1 dyoung stats->namebuf, "rx csum offload - L4");
5576 1.1 dyoung evcnt_attach_dynamic(&stats->ipcs_bad, EVCNT_TYPE_MISC, NULL,
5577 1.1 dyoung stats->namebuf, "rx csum offload - IP bad");
5578 1.1 dyoung evcnt_attach_dynamic(&stats->l4cs_bad, EVCNT_TYPE_MISC, NULL,
5579 1.1 dyoung stats->namebuf, "rx csum offload - L4 bad");
5580 1.1 dyoung evcnt_attach_dynamic(&stats->intzero, EVCNT_TYPE_MISC, NULL,
5581 1.1 dyoung stats->namebuf, "Interrupt conditions zero");
5582 1.1 dyoung evcnt_attach_dynamic(&stats->legint, EVCNT_TYPE_MISC, NULL,
5583 1.1 dyoung stats->namebuf, "Legacy interrupts");
5584 1.1 dyoung evcnt_attach_dynamic(&stats->crcerrs, EVCNT_TYPE_MISC, NULL,
5585 1.1 dyoung stats->namebuf, "CRC Errors");
5586 1.1 dyoung evcnt_attach_dynamic(&stats->illerrc, EVCNT_TYPE_MISC, NULL,
5587 1.1 dyoung stats->namebuf, "Illegal Byte Errors");
5588 1.1 dyoung evcnt_attach_dynamic(&stats->errbc, EVCNT_TYPE_MISC, NULL,
5589 1.1 dyoung stats->namebuf, "Byte Errors");
5590 1.1 dyoung evcnt_attach_dynamic(&stats->mspdc, EVCNT_TYPE_MISC, NULL,
5591 1.1 dyoung stats->namebuf, "MAC Short Packets Discarded");
5592 1.1 dyoung evcnt_attach_dynamic(&stats->mlfc, EVCNT_TYPE_MISC, NULL,
5593 1.1 dyoung stats->namebuf, "MAC Local Faults");
5594 1.1 dyoung evcnt_attach_dynamic(&stats->mrfc, EVCNT_TYPE_MISC, NULL,
5595 1.1 dyoung stats->namebuf, "MAC Remote Faults");
5596 1.1 dyoung evcnt_attach_dynamic(&stats->rlec, EVCNT_TYPE_MISC, NULL,
5597 1.1 dyoung stats->namebuf, "Receive Length Errors");
5598 1.1 dyoung evcnt_attach_dynamic(&stats->lxontxc, EVCNT_TYPE_MISC, NULL,
5599 1.1 dyoung stats->namebuf, "Link XON Transmitted");
5600 1.1 dyoung evcnt_attach_dynamic(&stats->lxonrxc, EVCNT_TYPE_MISC, NULL,
5601 1.1 dyoung stats->namebuf, "Link XON Received");
5602 1.1 dyoung evcnt_attach_dynamic(&stats->lxofftxc, EVCNT_TYPE_MISC, NULL,
5603 1.1 dyoung stats->namebuf, "Link XOFF Transmitted");
5604 1.1 dyoung evcnt_attach_dynamic(&stats->lxoffrxc, EVCNT_TYPE_MISC, NULL,
5605 1.1 dyoung stats->namebuf, "Link XOFF Received");
5606 1.1 dyoung
5607 1.1 dyoung /* Packet Reception Stats */
5608 1.1 dyoung evcnt_attach_dynamic(&stats->tor, EVCNT_TYPE_MISC, NULL,
5609 1.1 dyoung stats->namebuf, "Total Octets Received");
5610 1.1 dyoung evcnt_attach_dynamic(&stats->gorc, EVCNT_TYPE_MISC, NULL,
5611 1.1 dyoung stats->namebuf, "Good Octets Received");
5612 1.1 dyoung evcnt_attach_dynamic(&stats->tpr, EVCNT_TYPE_MISC, NULL,
5613 1.1 dyoung stats->namebuf, "Total Packets Received");
5614 1.1 dyoung evcnt_attach_dynamic(&stats->gprc, EVCNT_TYPE_MISC, NULL,
5615 1.1 dyoung stats->namebuf, "Good Packets Received");
5616 1.1 dyoung evcnt_attach_dynamic(&stats->mprc, EVCNT_TYPE_MISC, NULL,
5617 1.1 dyoung stats->namebuf, "Multicast Packets Received");
5618 1.1 dyoung evcnt_attach_dynamic(&stats->bprc, EVCNT_TYPE_MISC, NULL,
5619 1.1 dyoung stats->namebuf, "Broadcast Packets Received");
5620 1.1 dyoung evcnt_attach_dynamic(&stats->prc64, EVCNT_TYPE_MISC, NULL,
5621 1.1 dyoung stats->namebuf, "64 byte frames received ");
5622 1.1 dyoung evcnt_attach_dynamic(&stats->prc127, EVCNT_TYPE_MISC, NULL,
5623 1.1 dyoung stats->namebuf, "65-127 byte frames received");
5624 1.1 dyoung evcnt_attach_dynamic(&stats->prc255, EVCNT_TYPE_MISC, NULL,
5625 1.1 dyoung stats->namebuf, "128-255 byte frames received");
5626 1.1 dyoung evcnt_attach_dynamic(&stats->prc511, EVCNT_TYPE_MISC, NULL,
5627 1.1 dyoung stats->namebuf, "256-511 byte frames received");
5628 1.1 dyoung evcnt_attach_dynamic(&stats->prc1023, EVCNT_TYPE_MISC, NULL,
5629 1.1 dyoung stats->namebuf, "512-1023 byte frames received");
5630 1.1 dyoung evcnt_attach_dynamic(&stats->prc1522, EVCNT_TYPE_MISC, NULL,
5631 1.1 dyoung stats->namebuf, "1023-1522 byte frames received");
5632 1.1 dyoung evcnt_attach_dynamic(&stats->ruc, EVCNT_TYPE_MISC, NULL,
5633 1.1 dyoung stats->namebuf, "Receive Undersized");
5634 1.1 dyoung evcnt_attach_dynamic(&stats->rfc, EVCNT_TYPE_MISC, NULL,
5635 1.1 dyoung stats->namebuf, "Fragmented Packets Received ");
5636 1.1 dyoung evcnt_attach_dynamic(&stats->roc, EVCNT_TYPE_MISC, NULL,
5637 1.1 dyoung stats->namebuf, "Oversized Packets Received");
5638 1.1 dyoung evcnt_attach_dynamic(&stats->rjc, EVCNT_TYPE_MISC, NULL,
5639 1.1 dyoung stats->namebuf, "Received Jabber");
5640 1.1 dyoung evcnt_attach_dynamic(&stats->mngprc, EVCNT_TYPE_MISC, NULL,
5641 1.1 dyoung stats->namebuf, "Management Packets Received");
5642 1.1 dyoung evcnt_attach_dynamic(&stats->xec, EVCNT_TYPE_MISC, NULL,
5643 1.1 dyoung stats->namebuf, "Checksum Errors");
5644 1.1 dyoung
5645 1.1 dyoung /* Packet Transmission Stats */
5646 1.1 dyoung evcnt_attach_dynamic(&stats->gotc, EVCNT_TYPE_MISC, NULL,
5647 1.1 dyoung stats->namebuf, "Good Octets Transmitted");
5648 1.1 dyoung evcnt_attach_dynamic(&stats->tpt, EVCNT_TYPE_MISC, NULL,
5649 1.1 dyoung stats->namebuf, "Total Packets Transmitted");
5650 1.1 dyoung evcnt_attach_dynamic(&stats->gptc, EVCNT_TYPE_MISC, NULL,
5651 1.1 dyoung stats->namebuf, "Good Packets Transmitted");
5652 1.1 dyoung evcnt_attach_dynamic(&stats->bptc, EVCNT_TYPE_MISC, NULL,
5653 1.1 dyoung stats->namebuf, "Broadcast Packets Transmitted");
5654 1.1 dyoung evcnt_attach_dynamic(&stats->mptc, EVCNT_TYPE_MISC, NULL,
5655 1.1 dyoung stats->namebuf, "Multicast Packets Transmitted");
5656 1.1 dyoung evcnt_attach_dynamic(&stats->mngptc, EVCNT_TYPE_MISC, NULL,
5657 1.1 dyoung stats->namebuf, "Management Packets Transmitted");
5658 1.1 dyoung evcnt_attach_dynamic(&stats->ptc64, EVCNT_TYPE_MISC, NULL,
5659 1.1 dyoung stats->namebuf, "64 byte frames transmitted ");
5660 1.1 dyoung evcnt_attach_dynamic(&stats->ptc127, EVCNT_TYPE_MISC, NULL,
5661 1.1 dyoung stats->namebuf, "65-127 byte frames transmitted");
5662 1.1 dyoung evcnt_attach_dynamic(&stats->ptc255, EVCNT_TYPE_MISC, NULL,
5663 1.1 dyoung stats->namebuf, "128-255 byte frames transmitted");
5664 1.1 dyoung evcnt_attach_dynamic(&stats->ptc511, EVCNT_TYPE_MISC, NULL,
5665 1.1 dyoung stats->namebuf, "256-511 byte frames transmitted");
5666 1.1 dyoung evcnt_attach_dynamic(&stats->ptc1023, EVCNT_TYPE_MISC, NULL,
5667 1.1 dyoung stats->namebuf, "512-1023 byte frames transmitted");
5668 1.1 dyoung evcnt_attach_dynamic(&stats->ptc1522, EVCNT_TYPE_MISC, NULL,
5669 1.1 dyoung stats->namebuf, "1024-1522 byte frames transmitted");
5670 1.1 dyoung
5671 1.1 dyoung /* FC Stats */
5672 1.1 dyoung evcnt_attach_dynamic(&stats->fccrc, EVCNT_TYPE_MISC, NULL,
5673 1.1 dyoung stats->namebuf, "FC CRC Errors");
5674 1.1 dyoung evcnt_attach_dynamic(&stats->fclast, EVCNT_TYPE_MISC, NULL,
5675 1.1 dyoung stats->namebuf, "FC Last Error");
5676 1.1 dyoung if (hw->mac.type != ixgbe_mac_82598EB) {
5677 1.1 dyoung evcnt_attach_dynamic(&stats->fcoerpdc, EVCNT_TYPE_MISC, NULL,
5678 1.1 dyoung stats->namebuf, "FCoE Packets Dropped");
5679 1.1 dyoung evcnt_attach_dynamic(&stats->fcoeprc, EVCNT_TYPE_MISC, NULL,
5680 1.1 dyoung stats->namebuf, "FCoE Packets Received");
5681 1.1 dyoung evcnt_attach_dynamic(&stats->fcoeptc, EVCNT_TYPE_MISC, NULL,
5682 1.1 dyoung stats->namebuf, "FCoE Packets Transmitted");
5683 1.1 dyoung evcnt_attach_dynamic(&stats->fcoedwrc, EVCNT_TYPE_MISC, NULL,
5684 1.1 dyoung stats->namebuf, "FCoE DWords Received");
5685 1.1 dyoung evcnt_attach_dynamic(&stats->fcoedwtc, EVCNT_TYPE_MISC, NULL,
5686 1.1 dyoung stats->namebuf, "FCoE DWords Transmitted");
5687 1.1 dyoung }
5688 1.1 dyoung }
5689 1.1 dyoung
5690 1.1 dyoung /*
5691 1.1 dyoung ** Set flow control using sysctl:
5692 1.1 dyoung ** Flow control values:
5693 1.1 dyoung ** 0 - off
5694 1.1 dyoung ** 1 - rx pause
5695 1.1 dyoung ** 2 - tx pause
5696 1.1 dyoung ** 3 - full
5697 1.1 dyoung */
5698 1.1 dyoung static int
5699 1.1 dyoung ixgbe_set_flowcntl(SYSCTLFN_ARGS)
5700 1.1 dyoung {
5701 1.1 dyoung struct sysctlnode node;
5702 1.1 dyoung int error;
5703 1.1 dyoung int last = ixgbe_flow_control;
5704 1.1 dyoung struct adapter *adapter;
5705 1.1 dyoung
5706 1.1 dyoung node = *rnode;
5707 1.1 dyoung adapter = (struct adapter *)node.sysctl_data;
5708 1.1 dyoung node.sysctl_data = &ixgbe_flow_control;
5709 1.1 dyoung error = sysctl_lookup(SYSCTLFN_CALL(&node));
5710 1.1 dyoung if (error != 0 || newp == NULL)
5711 1.1 dyoung return error;
5712 1.1 dyoung
5713 1.1 dyoung /* Don't bother if it's not changed */
5714 1.1 dyoung if (ixgbe_flow_control == last)
5715 1.1 dyoung return (0);
5716 1.1 dyoung
5717 1.1 dyoung switch (ixgbe_flow_control) {
5718 1.1 dyoung case ixgbe_fc_rx_pause:
5719 1.1 dyoung case ixgbe_fc_tx_pause:
5720 1.1 dyoung case ixgbe_fc_full:
5721 1.1 dyoung adapter->hw.fc.requested_mode = ixgbe_flow_control;
5722 1.1 dyoung break;
5723 1.1 dyoung case ixgbe_fc_none:
5724 1.1 dyoung default:
5725 1.1 dyoung adapter->hw.fc.requested_mode = ixgbe_fc_none;
5726 1.1 dyoung }
5727 1.1 dyoung
5728 1.1 dyoung ixgbe_fc_enable(&adapter->hw, 0);
5729 1.1 dyoung return 0;
5730 1.1 dyoung }
5731 1.1 dyoung
5732 1.1 dyoung static void
5733 1.1 dyoung ixgbe_add_rx_process_limit(struct adapter *adapter, const char *name,
5734 1.1 dyoung const char *description, int *limit, int value)
5735 1.1 dyoung {
5736 1.1 dyoung const struct sysctlnode *rnode, *cnode;
5737 1.1 dyoung struct sysctllog **log = &adapter->sysctllog;
5738 1.1 dyoung
5739 1.1 dyoung *limit = value;
5740 1.1 dyoung
5741 1.1 dyoung if ((rnode = ixgbe_sysctl_instance(adapter)) == NULL)
5742 1.1 dyoung aprint_error_dev(adapter->dev,
5743 1.1 dyoung "could not create sysctl root\n");
5744 1.1 dyoung else if (sysctl_createv(log, 0, &rnode, &cnode,
5745 1.1 dyoung CTLFLAG_READWRITE,
5746 1.1 dyoung CTLTYPE_INT,
5747 1.1 dyoung name, SYSCTL_DESCR(description),
5748 1.1 dyoung NULL, 0, limit, 0,
5749 1.1 dyoung CTL_CREATE, CTL_EOL) != 0) {
5750 1.1 dyoung aprint_error_dev(adapter->dev, "%s: could not create sysctl",
5751 1.1 dyoung __func__);
5752 1.1 dyoung }
5753 1.1 dyoung }
5754 1.1 dyoung
5755 1.1 dyoung /*
5756 1.1 dyoung ** Control link advertise speed:
5757 1.1 dyoung ** 0 - normal
5758 1.1 dyoung ** 1 - advertise only 1G
5759 1.1 dyoung */
5760 1.1 dyoung static int
5761 1.1 dyoung ixgbe_set_advertise(SYSCTLFN_ARGS)
5762 1.1 dyoung {
5763 1.1 dyoung struct sysctlnode node;
5764 1.1 dyoung int t, error;
5765 1.1 dyoung struct adapter *adapter;
5766 1.1 dyoung struct ixgbe_hw *hw;
5767 1.1 dyoung ixgbe_link_speed speed, last;
5768 1.1 dyoung
5769 1.1 dyoung node = *rnode;
5770 1.1 dyoung adapter = (struct adapter *)node.sysctl_data;
5771 1.1 dyoung t = adapter->advertise;
5772 1.1 dyoung node.sysctl_data = &t;
5773 1.1 dyoung error = sysctl_lookup(SYSCTLFN_CALL(&node));
5774 1.1 dyoung if (error != 0 || newp == NULL)
5775 1.1 dyoung return error;
5776 1.1 dyoung
5777 1.1 dyoung if (t == -1)
5778 1.1 dyoung return 0;
5779 1.1 dyoung
5780 1.1 dyoung adapter->advertise = t;
5781 1.1 dyoung
5782 1.1 dyoung hw = &adapter->hw;
5783 1.1 dyoung last = hw->phy.autoneg_advertised;
5784 1.1 dyoung
5785 1.1 dyoung if (!((hw->phy.media_type == ixgbe_media_type_copper) ||
5786 1.1 dyoung (hw->phy.multispeed_fiber)))
5787 1.1 dyoung return 0;
5788 1.1 dyoung
5789 1.1 dyoung if (adapter->advertise == 1)
5790 1.1 dyoung speed = IXGBE_LINK_SPEED_1GB_FULL;
5791 1.1 dyoung else
5792 1.1 dyoung speed = IXGBE_LINK_SPEED_1GB_FULL |
5793 1.1 dyoung IXGBE_LINK_SPEED_10GB_FULL;
5794 1.1 dyoung
5795 1.1 dyoung if (speed == last) /* no change */
5796 1.1 dyoung return 0;
5797 1.1 dyoung
5798 1.1 dyoung hw->mac.autotry_restart = TRUE;
5799 1.1 dyoung hw->mac.ops.setup_link(hw, speed, TRUE, TRUE);
5800 1.1 dyoung
5801 1.1 dyoung return 0;
5802 1.1 dyoung }
5803