Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe.h revision 1.13
      1   1.1    dyoung /******************************************************************************
      2   1.1    dyoung 
      3  1.11   msaitoh   Copyright (c) 2001-2015, Intel Corporation
      4   1.1    dyoung   All rights reserved.
      5   1.1    dyoung 
      6   1.1    dyoung   Redistribution and use in source and binary forms, with or without
      7   1.1    dyoung   modification, are permitted provided that the following conditions are met:
      8   1.1    dyoung 
      9   1.1    dyoung    1. Redistributions of source code must retain the above copyright notice,
     10   1.1    dyoung       this list of conditions and the following disclaimer.
     11   1.1    dyoung 
     12   1.1    dyoung    2. Redistributions in binary form must reproduce the above copyright
     13   1.1    dyoung       notice, this list of conditions and the following disclaimer in the
     14   1.1    dyoung       documentation and/or other materials provided with the distribution.
     15   1.1    dyoung 
     16   1.1    dyoung    3. Neither the name of the Intel Corporation nor the names of its
     17   1.1    dyoung       contributors may be used to endorse or promote products derived from
     18   1.1    dyoung       this software without specific prior written permission.
     19   1.1    dyoung 
     20   1.1    dyoung   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21   1.1    dyoung   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22   1.1    dyoung   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23   1.1    dyoung   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24   1.1    dyoung   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1    dyoung   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1    dyoung   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1    dyoung   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1    dyoung   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1    dyoung   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1    dyoung   POSSIBILITY OF SUCH DAMAGE.
     31   1.1    dyoung 
     32   1.1    dyoung ******************************************************************************/
     33   1.1    dyoung /*
     34   1.1    dyoung  * Copyright (c) 2011 The NetBSD Foundation, Inc.
     35   1.1    dyoung  * All rights reserved.
     36   1.1    dyoung  *
     37   1.1    dyoung  * This code is derived from software contributed to The NetBSD Foundation
     38   1.1    dyoung  * by Coyote Point Systems, Inc.
     39   1.1    dyoung  *
     40   1.1    dyoung  * Redistribution and use in source and binary forms, with or without
     41   1.1    dyoung  * modification, are permitted provided that the following conditions
     42   1.1    dyoung  * are met:
     43   1.1    dyoung  * 1. Redistributions of source code must retain the above copyright
     44   1.1    dyoung  *    notice, this list of conditions and the following disclaimer.
     45   1.1    dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     46   1.1    dyoung  *    notice, this list of conditions and the following disclaimer in the
     47   1.1    dyoung  *    documentation and/or other materials provided with the distribution.
     48   1.1    dyoung  *
     49   1.1    dyoung  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     50   1.1    dyoung  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     51   1.1    dyoung  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     52   1.1    dyoung  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     53   1.1    dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     54   1.1    dyoung  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     55   1.1    dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     56   1.1    dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     57   1.1    dyoung  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     58   1.1    dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     59   1.1    dyoung  * POSSIBILITY OF SUCH DAMAGE.
     60   1.1    dyoung  */
     61  1.13   msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe.h 283881 2015-06-01 17:15:25Z jfv $*/
     62  1.13   msaitoh /*$NetBSD: ixgbe.h,v 1.13 2016/12/02 10:21:43 msaitoh Exp $*/
     63   1.1    dyoung 
     64   1.1    dyoung 
     65   1.1    dyoung #ifndef _IXGBE_H_
     66   1.1    dyoung #define _IXGBE_H_
     67   1.1    dyoung 
     68   1.1    dyoung 
     69   1.1    dyoung #include <sys/param.h>
     70   1.1    dyoung #include <sys/reboot.h>
     71   1.1    dyoung #include <sys/systm.h>
     72   1.1    dyoung #if __FreeBSD_version >= 800000
     73   1.1    dyoung #include <sys/buf_ring.h>
     74   1.1    dyoung #endif
     75   1.1    dyoung #include <sys/mbuf.h>
     76   1.1    dyoung #include <sys/protosw.h>
     77   1.1    dyoung #include <sys/socket.h>
     78   1.1    dyoung #include <sys/malloc.h>
     79   1.1    dyoung #include <sys/kernel.h>
     80   1.1    dyoung #include <sys/module.h>
     81   1.1    dyoung #include <sys/sockio.h>
     82   1.1    dyoung 
     83   1.1    dyoung #include <net/if.h>
     84   1.1    dyoung #include <net/if_arp.h>
     85   1.1    dyoung #include <net/bpf.h>
     86   1.1    dyoung #include <net/if_ether.h>
     87   1.1    dyoung #include <net/if_dl.h>
     88   1.1    dyoung #include <net/if_media.h>
     89   1.1    dyoung 
     90   1.1    dyoung #include <net/bpf.h>
     91   1.1    dyoung #include <net/if_types.h>
     92   1.1    dyoung #include <net/if_vlanvar.h>
     93   1.1    dyoung 
     94   1.1    dyoung #include <netinet/in_systm.h>
     95   1.1    dyoung #include <netinet/in.h>
     96   1.1    dyoung #include <netinet/ip.h>
     97   1.1    dyoung #include <netinet/ip6.h>
     98   1.1    dyoung #include <netinet/tcp.h>
     99   1.1    dyoung #include <netinet/udp.h>
    100   1.1    dyoung 
    101   1.1    dyoung #include <sys/bus.h>
    102   1.1    dyoung #include <dev/pci/pcivar.h>
    103   1.1    dyoung #include <dev/pci/pcireg.h>
    104   1.1    dyoung #include <sys/proc.h>
    105   1.1    dyoung #include <sys/sysctl.h>
    106   1.1    dyoung #include <sys/endian.h>
    107   1.1    dyoung #include <sys/workqueue.h>
    108   1.7   msaitoh #include <sys/cpu.h>
    109   1.9  knakahar #include <sys/interrupt.h>
    110   1.1    dyoung 
    111  1.13   msaitoh #ifdef PCI_IOV
    112  1.13   msaitoh #include <sys/nv.h>
    113  1.13   msaitoh #include <sys/iov_schema.h>
    114  1.13   msaitoh #endif
    115  1.13   msaitoh 
    116   1.1    dyoung #include "ixgbe_netbsd.h"
    117   1.1    dyoung #include "ixgbe_api.h"
    118  1.12   msaitoh #include "ixgbe_common.h"
    119  1.12   msaitoh #include "ixgbe_phy.h"
    120  1.10   msaitoh #include "ixgbe_vf.h"
    121   1.1    dyoung 
    122   1.1    dyoung /* Tunables */
    123   1.1    dyoung 
    124   1.1    dyoung /*
    125   1.1    dyoung  * TxDescriptors Valid Range: 64-4096 Default Value: 256 This value is the
    126   1.1    dyoung  * number of transmit descriptors allocated by the driver. Increasing this
    127   1.1    dyoung  * value allows the driver to queue more transmits. Each descriptor is 16
    128   1.1    dyoung  * bytes. Performance tests have show the 2K value to be optimal for top
    129   1.1    dyoung  * performance.
    130   1.1    dyoung  */
    131   1.1    dyoung #define DEFAULT_TXD	1024
    132   1.1    dyoung #define PERFORM_TXD	2048
    133   1.1    dyoung #define MAX_TXD		4096
    134   1.1    dyoung #define MIN_TXD		64
    135   1.1    dyoung 
    136   1.1    dyoung /*
    137   1.1    dyoung  * RxDescriptors Valid Range: 64-4096 Default Value: 256 This value is the
    138   1.1    dyoung  * number of receive descriptors allocated for each RX queue. Increasing this
    139   1.1    dyoung  * value allows the driver to buffer more incoming packets. Each descriptor
    140   1.1    dyoung  * is 16 bytes.  A receive buffer is also allocated for each descriptor.
    141   1.1    dyoung  *
    142   1.1    dyoung  * Note: with 8 rings and a dual port card, it is possible to bump up
    143   1.1    dyoung  *	against the system mbuf pool limit, you can tune nmbclusters
    144   1.1    dyoung  *	to adjust for this.
    145   1.1    dyoung  */
    146   1.1    dyoung #define DEFAULT_RXD	1024
    147   1.1    dyoung #define PERFORM_RXD	2048
    148   1.1    dyoung #define MAX_RXD		4096
    149   1.1    dyoung #define MIN_RXD		64
    150   1.1    dyoung 
    151   1.1    dyoung /* Alignment for rings */
    152   1.1    dyoung #define DBA_ALIGN	128
    153   1.1    dyoung 
    154   1.1    dyoung /*
    155   1.1    dyoung  * This parameter controls the maximum no of times the driver will loop in
    156   1.1    dyoung  * the isr. Minimum Value = 1
    157   1.1    dyoung  */
    158   1.1    dyoung #define MAX_LOOP	10
    159   1.1    dyoung 
    160   1.1    dyoung /*
    161   1.1    dyoung  * This is the max watchdog interval, ie. the time that can
    162   1.1    dyoung  * pass between any two TX clean operations, such only happening
    163   1.1    dyoung  * when the TX hardware is functioning.
    164   1.1    dyoung  */
    165   1.1    dyoung #define IXGBE_WATCHDOG                   (10 * hz)
    166   1.1    dyoung 
    167   1.1    dyoung /*
    168   1.1    dyoung  * This parameters control when the driver calls the routine to reclaim
    169   1.1    dyoung  * transmit descriptors.
    170   1.1    dyoung  */
    171   1.1    dyoung #define IXGBE_TX_CLEANUP_THRESHOLD	(adapter->num_tx_desc / 8)
    172   1.1    dyoung #define IXGBE_TX_OP_THRESHOLD		(adapter->num_tx_desc / 32)
    173   1.1    dyoung 
    174  1.12   msaitoh /* These defines are used in MTU calculations */
    175  1.12   msaitoh #define IXGBE_MAX_FRAME_SIZE	9728
    176  1.12   msaitoh #define IXGBE_MTU_HDR		(ETHER_HDR_LEN + ETHER_CRC_LEN + \
    177  1.12   msaitoh 				 ETHER_VLAN_ENCAP_LEN)
    178  1.12   msaitoh #define IXGBE_MAX_MTU		(IXGBE_MAX_FRAME_SIZE - IXGBE_MTU_HDR)
    179   1.1    dyoung 
    180   1.1    dyoung /* Flow control constants */
    181   1.1    dyoung #define IXGBE_FC_PAUSE		0xFFFF
    182   1.1    dyoung #define IXGBE_FC_HI		0x20000
    183   1.1    dyoung #define IXGBE_FC_LO		0x10000
    184   1.1    dyoung 
    185   1.6   msaitoh /*
    186   1.6   msaitoh  * Used for optimizing small rx mbufs.  Effort is made to keep the copy
    187   1.6   msaitoh  * small and aligned for the CPU L1 cache.
    188   1.6   msaitoh  *
    189   1.6   msaitoh  * MHLEN is typically 168 bytes, giving us 8-byte alignment.  Getting
    190   1.6   msaitoh  * 32 byte alignment needed for the fast bcopy results in 8 bytes being
    191   1.6   msaitoh  * wasted.  Getting 64 byte alignment, which _should_ be ideal for
    192   1.6   msaitoh  * modern Intel CPUs, results in 40 bytes wasted and a significant drop
    193   1.6   msaitoh  * in observed efficiency of the optimization, 97.9% -> 81.8%.
    194   1.6   msaitoh  */
    195   1.8   msaitoh #define	MPKTHSIZE		(offsetof(struct _mbuf_dummy, m_pktdat))
    196   1.8   msaitoh #define IXGBE_RX_COPY_HDR_PADDED	((((MPKTHSIZE - 1) / 32) + 1) * 32)
    197   1.8   msaitoh #define IXGBE_RX_COPY_LEN		(MSIZE - IXGBE_RX_COPY_HDR_PADDED)
    198   1.8   msaitoh #define IXGBE_RX_COPY_ALIGN		(IXGBE_RX_COPY_HDR_PADDED - MPKTHSIZE)
    199   1.6   msaitoh 
    200   1.1    dyoung /* Keep older OS drivers building... */
    201   1.1    dyoung #if !defined(SYSCTL_ADD_UQUAD)
    202   1.1    dyoung #define SYSCTL_ADD_UQUAD SYSCTL_ADD_QUAD
    203   1.1    dyoung #endif
    204   1.1    dyoung 
    205   1.1    dyoung /* Defines for printing debug information */
    206   1.1    dyoung #define DEBUG_INIT  0
    207   1.1    dyoung #define DEBUG_IOCTL 0
    208   1.1    dyoung #define DEBUG_HW    0
    209   1.1    dyoung 
    210   1.1    dyoung #define INIT_DEBUGOUT(S)            if (DEBUG_INIT)  printf(S "\n")
    211   1.1    dyoung #define INIT_DEBUGOUT1(S, A)        if (DEBUG_INIT)  printf(S "\n", A)
    212   1.1    dyoung #define INIT_DEBUGOUT2(S, A, B)     if (DEBUG_INIT)  printf(S "\n", A, B)
    213   1.1    dyoung #define IOCTL_DEBUGOUT(S)           if (DEBUG_IOCTL) printf(S "\n")
    214   1.1    dyoung #define IOCTL_DEBUGOUT1(S, A)       if (DEBUG_IOCTL) printf(S "\n", A)
    215   1.1    dyoung #define IOCTL_DEBUGOUT2(S, A, B)    if (DEBUG_IOCTL) printf(S "\n", A, B)
    216   1.1    dyoung #define HW_DEBUGOUT(S)              if (DEBUG_HW) printf(S "\n")
    217   1.1    dyoung #define HW_DEBUGOUT1(S, A)          if (DEBUG_HW) printf(S "\n", A)
    218   1.1    dyoung #define HW_DEBUGOUT2(S, A, B)       if (DEBUG_HW) printf(S "\n", A, B)
    219   1.1    dyoung 
    220   1.1    dyoung #define MAX_NUM_MULTICAST_ADDRESSES     128
    221   1.1    dyoung #define IXGBE_82598_SCATTER		100
    222   1.1    dyoung #define IXGBE_82599_SCATTER		32
    223   1.1    dyoung #define MSIX_82598_BAR			3
    224   1.1    dyoung #define MSIX_82599_BAR			4
    225   1.5   msaitoh #define IXGBE_TSO_SIZE			262140
    226   1.1    dyoung #define IXGBE_TX_BUFFER_SIZE		((u32) 1514)
    227   1.1    dyoung #define IXGBE_RX_HDR			128
    228   1.1    dyoung #define IXGBE_VFTA_SIZE			128
    229   1.1    dyoung #define IXGBE_BR_SIZE			4096
    230   1.4   msaitoh #define IXGBE_QUEUE_MIN_FREE		32
    231  1.11   msaitoh #define IXGBE_MAX_TX_BUSY		10
    232  1.11   msaitoh #define IXGBE_QUEUE_HUNG		0x80000000
    233  1.11   msaitoh 
    234  1.11   msaitoh #define IXV_EITR_DEFAULT		128
    235  1.11   msaitoh 
    236  1.11   msaitoh #define IXV_EITR_DEFAULT		128
    237   1.1    dyoung 
    238   1.7   msaitoh /* IOCTL define to gather SFP+ Diagnostic data */
    239   1.7   msaitoh #define SIOCGI2C	SIOCGIFGENERIC
    240   1.7   msaitoh 
    241   1.1    dyoung /* Offload bits in mbuf flag */
    242   1.1    dyoung #define	M_CSUM_OFFLOAD	\
    243   1.1    dyoung     (M_CSUM_IPv4|M_CSUM_UDPv4|M_CSUM_TCPv4|M_CSUM_UDPv6|M_CSUM_TCPv6)
    244   1.1    dyoung 
    245  1.11   msaitoh /* Backward compatibility items for very old versions */
    246  1.11   msaitoh #ifndef pci_find_cap
    247  1.11   msaitoh #define pci_find_cap pci_find_extcap
    248  1.11   msaitoh #endif
    249  1.11   msaitoh 
    250  1.11   msaitoh #ifndef DEVMETHOD_END
    251  1.11   msaitoh #define DEVMETHOD_END { NULL, NULL }
    252  1.11   msaitoh #endif
    253  1.11   msaitoh 
    254   1.1    dyoung /*
    255   1.1    dyoung  * Interrupt Moderation parameters
    256   1.1    dyoung  */
    257   1.1    dyoung #define IXGBE_LOW_LATENCY	128
    258   1.1    dyoung #define IXGBE_AVE_LATENCY	400
    259   1.1    dyoung #define IXGBE_BULK_LATENCY	1200
    260   1.1    dyoung #define IXGBE_LINK_ITR		2000
    261   1.1    dyoung 
    262  1.12   msaitoh /* MAC type macros */
    263  1.12   msaitoh #define IXGBE_IS_X550VF(_adapter) \
    264  1.12   msaitoh 	((_adapter->hw.mac.type == ixgbe_mac_X550_vf) || \
    265  1.12   msaitoh 	 (_adapter->hw.mac.type == ixgbe_mac_X550EM_x_vf))
    266  1.12   msaitoh 
    267  1.12   msaitoh #define IXGBE_IS_VF(_adapter) \
    268  1.12   msaitoh 	(IXGBE_IS_X550VF(_adapter) || \
    269  1.12   msaitoh 	 (_adapter->hw.mac.type == ixgbe_mac_X540_vf) || \
    270  1.12   msaitoh 	 (_adapter->hw.mac.type == ixgbe_mac_82599_vf))
    271  1.12   msaitoh 
    272  1.13   msaitoh #ifdef PCI_IOV
    273  1.13   msaitoh #define IXGBE_VF_INDEX(vmdq)  ((vmdq) / 32)
    274  1.13   msaitoh #define IXGBE_VF_BIT(vmdq)    (1 << ((vmdq) % 32))
    275  1.13   msaitoh 
    276  1.13   msaitoh #define IXGBE_VT_MSG_MASK	0xFFFF
    277  1.13   msaitoh 
    278  1.13   msaitoh #define IXGBE_VT_MSGINFO(msg)	\
    279  1.13   msaitoh 	(((msg) & IXGBE_VT_MSGINFO_MASK) >> IXGBE_VT_MSGINFO_SHIFT)
    280  1.13   msaitoh 
    281  1.13   msaitoh #define IXGBE_VF_GET_QUEUES_RESP_LEN	5
    282  1.13   msaitoh 
    283  1.13   msaitoh #define IXGBE_API_VER_1_0	0
    284  1.13   msaitoh #define IXGBE_API_VER_2_0	1	/* Solaris API.  Not supported. */
    285  1.13   msaitoh #define IXGBE_API_VER_1_1	2
    286  1.13   msaitoh #define IXGBE_API_VER_UNKNOWN	UINT16_MAX
    287  1.13   msaitoh 
    288  1.13   msaitoh enum ixgbe_iov_mode {
    289  1.13   msaitoh 	IXGBE_64_VM,
    290  1.13   msaitoh 	IXGBE_32_VM,
    291  1.13   msaitoh 	IXGBE_NO_VM
    292  1.13   msaitoh };
    293  1.13   msaitoh #endif /* PCI_IOV */
    294  1.13   msaitoh 
    295  1.12   msaitoh 
    296   1.1    dyoung /*
    297   1.1    dyoung  *****************************************************************************
    298   1.1    dyoung  * vendor_info_array
    299   1.1    dyoung  *
    300   1.1    dyoung  * This array contains the list of Subvendor/Subdevice IDs on which the driver
    301   1.1    dyoung  * should load.
    302   1.1    dyoung  *
    303   1.1    dyoung  *****************************************************************************
    304   1.1    dyoung  */
    305   1.1    dyoung typedef struct _ixgbe_vendor_info_t {
    306   1.1    dyoung 	unsigned int    vendor_id;
    307   1.1    dyoung 	unsigned int    device_id;
    308   1.1    dyoung 	unsigned int    subvendor_id;
    309   1.1    dyoung 	unsigned int    subdevice_id;
    310   1.1    dyoung 	unsigned int    index;
    311   1.1    dyoung } ixgbe_vendor_info_t;
    312   1.1    dyoung 
    313   1.7   msaitoh /* This is used to get SFP+ module data */
    314   1.7   msaitoh struct ixgbe_i2c_req {
    315   1.7   msaitoh         u8 dev_addr;
    316   1.7   msaitoh         u8 offset;
    317   1.7   msaitoh         u8 len;
    318   1.7   msaitoh         u8 data[8];
    319   1.7   msaitoh };
    320   1.1    dyoung 
    321  1.13   msaitoh 
    322   1.1    dyoung struct ixgbe_tx_buf {
    323   1.7   msaitoh 	union ixgbe_adv_tx_desc	*eop;
    324   1.1    dyoung 	struct mbuf	*m_head;
    325   1.1    dyoung 	bus_dmamap_t	map;
    326   1.1    dyoung };
    327   1.1    dyoung 
    328   1.1    dyoung struct ixgbe_rx_buf {
    329   1.6   msaitoh 	struct mbuf	*buf;
    330   1.1    dyoung 	struct mbuf	*fmp;
    331   1.7   msaitoh 	bus_dmamap_t	pmap;
    332   1.6   msaitoh 	u_int		flags;
    333   1.6   msaitoh #define IXGBE_RX_COPY	0x01
    334   1.6   msaitoh 	uint64_t	addr;
    335   1.1    dyoung };
    336   1.1    dyoung 
    337   1.1    dyoung /*
    338   1.1    dyoung  * Bus dma allocation structure used by ixgbe_dma_malloc and ixgbe_dma_free.
    339   1.1    dyoung  */
    340   1.1    dyoung struct ixgbe_dma_alloc {
    341   1.1    dyoung 	bus_addr_t		dma_paddr;
    342   1.1    dyoung 	void			*dma_vaddr;
    343   1.1    dyoung 	ixgbe_dma_tag_t		*dma_tag;
    344   1.1    dyoung 	bus_dmamap_t		dma_map;
    345   1.1    dyoung 	bus_dma_segment_t	dma_seg;
    346   1.1    dyoung 	bus_size_t		dma_size;
    347   1.1    dyoung };
    348   1.1    dyoung 
    349  1.13   msaitoh struct ixgbe_mc_addr {
    350  1.13   msaitoh 	u8 addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
    351  1.13   msaitoh 	u32 vmdq;
    352  1.13   msaitoh };
    353  1.13   msaitoh 
    354   1.1    dyoung /*
    355   1.1    dyoung ** Driver queue struct: this is the interrupt container
    356   1.1    dyoung **  for the associated tx and rx ring.
    357   1.1    dyoung */
    358   1.1    dyoung struct ix_queue {
    359   1.1    dyoung 	struct adapter		*adapter;
    360   1.1    dyoung 	u32			msix;           /* This queue's MSIX vector */
    361   1.1    dyoung 	u32			eims;           /* This queue's EIMS bit */
    362   1.1    dyoung 	u32			eitr_setting;
    363  1.11   msaitoh 	u32			me;
    364   1.1    dyoung 	struct resource		*res;
    365   1.1    dyoung 	void			*tag;
    366  1.11   msaitoh 	int			busy;
    367   1.1    dyoung 	struct tx_ring		*txr;
    368   1.1    dyoung 	struct rx_ring		*rxr;
    369   1.1    dyoung 	void			*que_si;
    370  1.11   msaitoh 	struct evcnt		irqs;
    371   1.1    dyoung 	char			namebuf[32];
    372   1.1    dyoung 	char			evnamebuf[32];
    373   1.1    dyoung };
    374   1.1    dyoung 
    375   1.1    dyoung /*
    376   1.1    dyoung  * The transmit ring, one per queue
    377   1.1    dyoung  */
    378   1.1    dyoung struct tx_ring {
    379   1.1    dyoung         struct adapter		*adapter;
    380   1.1    dyoung 	kmutex_t		tx_mtx;
    381   1.1    dyoung 	u32			me;
    382  1.11   msaitoh 	u32			tail;
    383  1.11   msaitoh 	int			busy;
    384   1.7   msaitoh 	union ixgbe_adv_tx_desc	*tx_base;
    385   1.7   msaitoh 	struct ixgbe_tx_buf	*tx_buffers;
    386   1.7   msaitoh 	struct ixgbe_dma_alloc	txdma;
    387   1.7   msaitoh 	volatile u16		tx_avail;
    388   1.7   msaitoh 	u16			next_avail_desc;
    389   1.7   msaitoh 	u16			next_to_clean;
    390   1.7   msaitoh 	u32			process_limit;
    391   1.7   msaitoh 	u16			num_desc;
    392   1.1    dyoung 	u32			txd_cmd;
    393   1.1    dyoung 	ixgbe_dma_tag_t		*txtag;
    394   1.1    dyoung 	char			mtx_name[16];
    395   1.7   msaitoh #ifndef IXGBE_LEGACY_TX
    396   1.1    dyoung 	struct buf_ring		*br;
    397   1.7   msaitoh 	void			*txq_si;
    398   1.1    dyoung #endif
    399   1.1    dyoung #ifdef IXGBE_FDIR
    400   1.1    dyoung 	u16			atr_sample;
    401   1.1    dyoung 	u16			atr_count;
    402   1.1    dyoung #endif
    403   1.1    dyoung 	u32			bytes;  /* used for AIM */
    404   1.1    dyoung 	u32			packets;
    405   1.1    dyoung 	/* Soft Stats */
    406   1.7   msaitoh 	struct evcnt	   	tso_tx;
    407   1.7   msaitoh 	struct evcnt	   	no_tx_map_avail;
    408   1.1    dyoung 	struct evcnt		no_desc_avail;
    409   1.1    dyoung 	struct evcnt		total_packets;
    410   1.1    dyoung };
    411   1.1    dyoung 
    412   1.1    dyoung 
    413   1.1    dyoung /*
    414   1.1    dyoung  * The Receive ring, one per rx queue
    415   1.1    dyoung  */
    416   1.1    dyoung struct rx_ring {
    417   1.1    dyoung         struct adapter		*adapter;
    418   1.1    dyoung 	kmutex_t		rx_mtx;
    419   1.1    dyoung 	u32			me;
    420  1.11   msaitoh 	u32			tail;
    421   1.1    dyoung 	union ixgbe_adv_rx_desc	*rx_base;
    422   1.1    dyoung 	struct ixgbe_dma_alloc	rxdma;
    423   1.1    dyoung #ifdef LRO
    424   1.1    dyoung 	struct lro_ctrl		lro;
    425   1.1    dyoung #endif /* LRO */
    426   1.1    dyoung 	bool			lro_enabled;
    427   1.1    dyoung 	bool			hw_rsc;
    428   1.4   msaitoh 	bool			vtag_strip;
    429   1.7   msaitoh         u16			next_to_refresh;
    430   1.7   msaitoh         u16 			next_to_check;
    431   1.7   msaitoh 	u16			num_desc;
    432   1.7   msaitoh 	u16			mbuf_sz;
    433   1.7   msaitoh 	u32			process_limit;
    434   1.1    dyoung 	char			mtx_name[16];
    435   1.1    dyoung 	struct ixgbe_rx_buf	*rx_buffers;
    436   1.7   msaitoh 	ixgbe_dma_tag_t		*ptag;
    437   1.1    dyoung 
    438   1.1    dyoung 	u32			bytes; /* Used for AIM calc */
    439   1.1    dyoung 	u32			packets;
    440   1.1    dyoung 
    441   1.1    dyoung 	/* Soft stats */
    442   1.1    dyoung 	struct evcnt		rx_irq;
    443   1.6   msaitoh 	struct evcnt		rx_copies;
    444   1.1    dyoung 	struct evcnt		rx_packets;
    445   1.1    dyoung 	struct evcnt 		rx_bytes;
    446   1.1    dyoung 	struct evcnt 		rx_discarded;
    447   1.1    dyoung 	struct evcnt 		no_jmbuf;
    448   1.1    dyoung 	u64 			rsc_num;
    449   1.1    dyoung #ifdef IXGBE_FDIR
    450   1.1    dyoung 	u64			flm;
    451   1.1    dyoung #endif
    452   1.1    dyoung };
    453   1.1    dyoung 
    454  1.13   msaitoh #ifdef PCI_IOV
    455  1.13   msaitoh #define IXGBE_VF_CTS		(1 << 0) /* VF is clear to send. */
    456  1.13   msaitoh #define IXGBE_VF_CAP_MAC	(1 << 1) /* VF is permitted to change MAC. */
    457  1.13   msaitoh #define IXGBE_VF_CAP_VLAN	(1 << 2) /* VF is permitted to join vlans. */
    458  1.13   msaitoh #define IXGBE_VF_ACTIVE		(1 << 3) /* VF is active. */
    459  1.13   msaitoh 
    460  1.13   msaitoh #define IXGBE_MAX_VF_MC 30  /* Max number of multicast entries */
    461  1.13   msaitoh 
    462  1.13   msaitoh struct ixgbe_vf {
    463  1.13   msaitoh 	u_int		pool;
    464  1.13   msaitoh 	u_int		rar_index;
    465  1.13   msaitoh 	u_int		max_frame_size;
    466  1.13   msaitoh 	uint32_t	flags;
    467  1.13   msaitoh 	uint8_t		ether_addr[ETHER_ADDR_LEN];
    468  1.13   msaitoh 	uint16_t	mc_hash[IXGBE_MAX_VF_MC];
    469  1.13   msaitoh 	uint16_t	num_mc_hashes;
    470  1.13   msaitoh 	uint16_t	default_vlan;
    471  1.13   msaitoh 	uint16_t	vlan_tag;
    472  1.13   msaitoh 	uint16_t	api_ver;
    473  1.13   msaitoh };
    474  1.13   msaitoh #endif /* PCI_IOV */
    475  1.13   msaitoh 
    476   1.1    dyoung /* Our adapter structure */
    477   1.1    dyoung struct adapter {
    478   1.1    dyoung 	struct ifnet		*ifp;
    479   1.1    dyoung 	struct ixgbe_hw		hw;
    480   1.1    dyoung 
    481   1.1    dyoung 	struct ixgbe_osdep	osdep;
    482   1.1    dyoung 	device_t		dev;
    483   1.1    dyoung 
    484   1.1    dyoung 	struct resource		*pci_mem;
    485   1.1    dyoung 	struct resource		*msix_mem;
    486   1.1    dyoung 
    487   1.1    dyoung 	/*
    488   1.1    dyoung 	 * Interrupt resources: this set is
    489   1.1    dyoung 	 * either used for legacy, or for Link
    490   1.1    dyoung 	 * when doing MSIX
    491   1.1    dyoung 	 */
    492   1.1    dyoung 	void			*tag;
    493   1.1    dyoung 	struct resource 	*res;
    494   1.1    dyoung 
    495   1.1    dyoung 	struct ifmedia		media;
    496   1.1    dyoung 	callout_t		timer;
    497   1.1    dyoung 	int			msix;
    498   1.1    dyoung 	int			if_flags;
    499   1.1    dyoung 
    500   1.1    dyoung 	kmutex_t		core_mtx;
    501   1.1    dyoung 
    502   1.1    dyoung 	unsigned int		num_queues;
    503   1.1    dyoung 
    504   1.1    dyoung 	/*
    505   1.1    dyoung 	** Shadow VFTA table, this is needed because
    506   1.1    dyoung 	** the real vlan filter table gets cleared during
    507   1.1    dyoung 	** a soft reset and the driver needs to be able
    508   1.1    dyoung 	** to repopulate it.
    509   1.1    dyoung 	*/
    510   1.1    dyoung 	u32			shadow_vfta[IXGBE_VFTA_SIZE];
    511   1.1    dyoung 
    512   1.1    dyoung 	/* Info about the interface */
    513   1.1    dyoung 	u32			optics;
    514   1.4   msaitoh 	u32			fc; /* local flow ctrl setting */
    515   1.1    dyoung 	int			advertise;  /* link speeds */
    516   1.1    dyoung 	bool			link_active;
    517   1.1    dyoung 	u16			max_frame_size;
    518   1.1    dyoung 	u16			num_segs;
    519   1.1    dyoung 	u32			link_speed;
    520   1.1    dyoung 	bool			link_up;
    521  1.11   msaitoh 	u32 			vector;
    522  1.12   msaitoh 	u16			dmac;
    523  1.12   msaitoh 	bool			eee_enabled;
    524  1.13   msaitoh 	u32			phy_layer;
    525  1.12   msaitoh 
    526  1.12   msaitoh 	/* Power management-related */
    527  1.12   msaitoh 	bool			wol_support;
    528  1.12   msaitoh 	u32			wufc;
    529   1.1    dyoung 
    530   1.1    dyoung 	/* Mbuf cluster size */
    531   1.1    dyoung 	u32			rx_mbuf_sz;
    532   1.1    dyoung 
    533   1.1    dyoung 	/* Support for pluggable optics */
    534   1.1    dyoung 	bool			sfp_probe;
    535   1.1    dyoung 	void			*link_si;  /* Link tasklet */
    536   1.1    dyoung 	void			*mod_si;   /* SFP tasklet */
    537   1.1    dyoung 	void			*msf_si;   /* Multispeed Fiber */
    538  1.13   msaitoh #ifdef PCI_IOV
    539  1.13   msaitoh 	void			*mbx_si;   /* VF -> PF mailbox interrupt */
    540  1.13   msaitoh #endif /* PCI_IOV */
    541   1.1    dyoung #ifdef IXGBE_FDIR
    542   1.1    dyoung 	int			fdir_reinit;
    543   1.1    dyoung 	void			*fdir_si;
    544   1.1    dyoung #endif
    545  1.12   msaitoh 	void			*phy_si;   /* PHY intr tasklet */
    546   1.1    dyoung 
    547   1.1    dyoung 	/*
    548   1.1    dyoung 	** Queues:
    549   1.1    dyoung 	**   This is the irq holder, it has
    550   1.1    dyoung 	**   and RX/TX pair or rings associated
    551   1.1    dyoung 	**   with it.
    552   1.1    dyoung 	*/
    553   1.1    dyoung 	struct ix_queue		*queues;
    554   1.1    dyoung 
    555   1.1    dyoung 	/*
    556   1.1    dyoung 	 * Transmit rings:
    557   1.1    dyoung 	 *	Allocated at run time, an array of rings.
    558   1.1    dyoung 	 */
    559   1.1    dyoung 	struct tx_ring		*tx_rings;
    560   1.7   msaitoh 	u32			num_tx_desc;
    561   1.1    dyoung 
    562   1.1    dyoung 	/*
    563   1.1    dyoung 	 * Receive rings:
    564   1.1    dyoung 	 *	Allocated at run time, an array of rings.
    565   1.1    dyoung 	 */
    566   1.1    dyoung 	struct rx_ring		*rx_rings;
    567  1.11   msaitoh 	u64			active_queues;
    568   1.7   msaitoh 	u32			num_rx_desc;
    569   1.1    dyoung 
    570   1.1    dyoung 	/* Multicast array memory */
    571  1.13   msaitoh 	struct ixgbe_mc_addr	*mta;
    572  1.13   msaitoh 	int			num_vfs;
    573  1.13   msaitoh 	int			pool;
    574  1.13   msaitoh #ifdef PCI_IOV
    575  1.13   msaitoh 	struct ixgbe_vf		*vfs;
    576  1.13   msaitoh #endif
    577   1.8   msaitoh 
    578   1.1    dyoung 	/* Misc stats maintained by the driver */
    579   1.1    dyoung 	struct evcnt   		dropped_pkts;
    580   1.1    dyoung 	struct evcnt   		mbuf_defrag_failed;
    581   1.1    dyoung 	struct evcnt	   	mbuf_header_failed;
    582   1.1    dyoung 	struct evcnt	   	mbuf_packet_failed;
    583   1.1    dyoung 	struct evcnt	   	efbig_tx_dma_setup;
    584   1.1    dyoung 	struct evcnt	   	efbig2_tx_dma_setup;
    585   1.1    dyoung 	struct evcnt	   	m_defrag_failed;
    586   1.1    dyoung 	struct evcnt	   	einval_tx_dma_setup;
    587   1.1    dyoung 	struct evcnt	   	other_tx_dma_setup;
    588   1.1    dyoung 	struct evcnt	   	eagain_tx_dma_setup;
    589   1.1    dyoung 	struct evcnt	   	enomem_tx_dma_setup;
    590   1.1    dyoung 	struct evcnt	   	watchdog_events;
    591   1.1    dyoung 	struct evcnt	   	tso_err;
    592  1.12   msaitoh 	struct evcnt		link_irq;
    593   1.1    dyoung 	struct evcnt		morerx;
    594   1.1    dyoung 	struct evcnt		moretx;
    595   1.1    dyoung 	struct evcnt		txloops;
    596   1.1    dyoung 	struct evcnt		handleq;
    597   1.1    dyoung 	struct evcnt		req;
    598   1.1    dyoung 
    599  1.11   msaitoh 	union {
    600  1.11   msaitoh 		struct ixgbe_hw_stats pf;
    601  1.11   msaitoh 		struct ixgbevf_hw_stats	vf;
    602  1.11   msaitoh 	} stats;
    603  1.11   msaitoh #if __FreeBSD_version >= 1100036
    604  1.11   msaitoh 	/* counter(9) stats */
    605  1.11   msaitoh 	u64			ipackets;
    606  1.11   msaitoh 	u64			ierrors;
    607  1.11   msaitoh 	u64			opackets;
    608  1.11   msaitoh 	u64			oerrors;
    609  1.11   msaitoh 	u64			ibytes;
    610  1.11   msaitoh 	u64			obytes;
    611  1.11   msaitoh 	u64			imcasts;
    612  1.11   msaitoh 	u64			omcasts;
    613  1.11   msaitoh 	u64			iqdrops;
    614  1.11   msaitoh 	u64			noproto;
    615  1.11   msaitoh #endif
    616   1.1    dyoung 	struct sysctllog	*sysctllog;
    617   1.1    dyoung 	ixgbe_extmem_head_t jcl_head;
    618   1.1    dyoung };
    619   1.1    dyoung 
    620   1.8   msaitoh 
    621   1.1    dyoung /* Precision Time Sync (IEEE 1588) defines */
    622   1.1    dyoung #define ETHERTYPE_IEEE1588      0x88F7
    623   1.1    dyoung #define PICOSECS_PER_TICK       20833
    624   1.1    dyoung #define TSYNC_UDP_PORT          319 /* UDP port for the protocol */
    625   1.1    dyoung #define IXGBE_ADVTXD_TSTAMP	0x00080000
    626   1.1    dyoung 
    627   1.1    dyoung 
    628   1.1    dyoung #define IXGBE_CORE_LOCK_INIT(_sc, _name) \
    629   1.2   msaitoh         mutex_init(&(_sc)->core_mtx, MUTEX_DEFAULT, IPL_SOFTNET)
    630   1.1    dyoung #define IXGBE_CORE_LOCK_DESTROY(_sc)      mutex_destroy(&(_sc)->core_mtx)
    631   1.1    dyoung #define IXGBE_TX_LOCK_DESTROY(_sc)        mutex_destroy(&(_sc)->tx_mtx)
    632   1.1    dyoung #define IXGBE_RX_LOCK_DESTROY(_sc)        mutex_destroy(&(_sc)->rx_mtx)
    633   1.1    dyoung #define IXGBE_CORE_LOCK(_sc)              mutex_enter(&(_sc)->core_mtx)
    634   1.1    dyoung #define IXGBE_TX_LOCK(_sc)                mutex_enter(&(_sc)->tx_mtx)
    635   1.1    dyoung #define IXGBE_TX_TRYLOCK(_sc)             mutex_tryenter(&(_sc)->tx_mtx)
    636   1.1    dyoung #define IXGBE_RX_LOCK(_sc)                mutex_enter(&(_sc)->rx_mtx)
    637   1.1    dyoung #define IXGBE_CORE_UNLOCK(_sc)            mutex_exit(&(_sc)->core_mtx)
    638   1.1    dyoung #define IXGBE_TX_UNLOCK(_sc)              mutex_exit(&(_sc)->tx_mtx)
    639   1.1    dyoung #define IXGBE_RX_UNLOCK(_sc)              mutex_exit(&(_sc)->rx_mtx)
    640   1.3   msaitoh #define IXGBE_CORE_LOCK_ASSERT(_sc)       KASSERT(mutex_owned(&(_sc)->core_mtx))
    641   1.1    dyoung #define IXGBE_TX_LOCK_ASSERT(_sc)         KASSERT(mutex_owned(&(_sc)->tx_mtx))
    642   1.1    dyoung 
    643  1.11   msaitoh /* Stats macros */
    644  1.11   msaitoh #if __FreeBSD_version >= 1100036
    645  1.11   msaitoh #define IXGBE_SET_IPACKETS(sc, count)    (sc)->ipackets = (count)
    646  1.11   msaitoh #define IXGBE_SET_IERRORS(sc, count)     (sc)->ierrors = (count)
    647  1.11   msaitoh #define IXGBE_SET_OPACKETS(sc, count)    (sc)->opackets = (count)
    648  1.11   msaitoh #define IXGBE_SET_OERRORS(sc, count)     (sc)->oerrors = (count)
    649  1.11   msaitoh #define IXGBE_SET_COLLISIONS(sc, count)
    650  1.11   msaitoh #define IXGBE_SET_IBYTES(sc, count)      (sc)->ibytes = (count)
    651  1.11   msaitoh #define IXGBE_SET_OBYTES(sc, count)      (sc)->obytes = (count)
    652  1.11   msaitoh #define IXGBE_SET_IMCASTS(sc, count)     (sc)->imcasts = (count)
    653  1.11   msaitoh #define IXGBE_SET_OMCASTS(sc, count)     (sc)->omcasts = (count)
    654  1.11   msaitoh #define IXGBE_SET_IQDROPS(sc, count)     (sc)->iqdrops = (count)
    655  1.11   msaitoh #else
    656  1.11   msaitoh #define IXGBE_SET_IPACKETS(sc, count)    (sc)->ifp->if_ipackets = (count)
    657  1.11   msaitoh #define IXGBE_SET_IERRORS(sc, count)     (sc)->ifp->if_ierrors = (count)
    658  1.11   msaitoh #define IXGBE_SET_OPACKETS(sc, count)    (sc)->ifp->if_opackets = (count)
    659  1.11   msaitoh #define IXGBE_SET_OERRORS(sc, count)     (sc)->ifp->if_oerrors = (count)
    660  1.11   msaitoh #define IXGBE_SET_COLLISIONS(sc, count)  (sc)->ifp->if_collisions = (count)
    661  1.11   msaitoh #define IXGBE_SET_IBYTES(sc, count)      (sc)->ifp->if_ibytes = (count)
    662  1.11   msaitoh #define IXGBE_SET_OBYTES(sc, count)      (sc)->ifp->if_obytes = (count)
    663  1.11   msaitoh #define IXGBE_SET_IMCASTS(sc, count)     (sc)->ifp->if_imcasts = (count)
    664  1.11   msaitoh #define IXGBE_SET_OMCASTS(sc, count)     (sc)->ifp->if_omcasts = (count)
    665  1.11   msaitoh #define IXGBE_SET_IQDROPS(sc, count)     (sc)->ifp->if_iqdrops = (count)
    666  1.11   msaitoh #endif
    667  1.11   msaitoh 
    668  1.12   msaitoh /* External PHY register addresses */
    669  1.12   msaitoh #define IXGBE_PHY_CURRENT_TEMP		0xC820
    670  1.12   msaitoh #define IXGBE_PHY_OVERTEMP_STATUS	0xC830
    671  1.12   msaitoh 
    672  1.11   msaitoh /* Sysctl help messages; displayed with sysctl -d */
    673  1.11   msaitoh #define IXGBE_SYSCTL_DESC_ADV_SPEED \
    674  1.11   msaitoh 	"\nControl advertised link speed using these flags:\n" \
    675  1.11   msaitoh 	"\t0x1 - advertise 100M\n" \
    676  1.11   msaitoh 	"\t0x2 - advertise 1G\n" \
    677  1.12   msaitoh 	"\t0x4 - advertise 10G\n\n" \
    678  1.12   msaitoh 	"\t100M is only supported on certain 10GBaseT adapters.\n"
    679  1.11   msaitoh 
    680  1.11   msaitoh #define IXGBE_SYSCTL_DESC_SET_FC \
    681  1.11   msaitoh 	"\nSet flow control mode using these values:\n" \
    682  1.11   msaitoh 	"\t0 - off\n" \
    683  1.11   msaitoh 	"\t1 - rx pause\n" \
    684  1.11   msaitoh 	"\t2 - tx pause\n" \
    685  1.11   msaitoh 	"\t3 - tx and rx pause"
    686  1.11   msaitoh 
    687   1.1    dyoung static inline bool
    688   1.1    dyoung ixgbe_is_sfp(struct ixgbe_hw *hw)
    689   1.1    dyoung {
    690   1.1    dyoung 	switch (hw->phy.type) {
    691   1.1    dyoung 	case ixgbe_phy_sfp_avago:
    692   1.1    dyoung 	case ixgbe_phy_sfp_ftl:
    693   1.1    dyoung 	case ixgbe_phy_sfp_intel:
    694   1.1    dyoung 	case ixgbe_phy_sfp_unknown:
    695   1.1    dyoung 	case ixgbe_phy_sfp_passive_tyco:
    696   1.1    dyoung 	case ixgbe_phy_sfp_passive_unknown:
    697  1.11   msaitoh 	case ixgbe_phy_qsfp_passive_unknown:
    698  1.11   msaitoh 	case ixgbe_phy_qsfp_active_unknown:
    699  1.11   msaitoh 	case ixgbe_phy_qsfp_intel:
    700  1.11   msaitoh 	case ixgbe_phy_qsfp_unknown:
    701   1.1    dyoung 		return TRUE;
    702   1.1    dyoung 	default:
    703   1.1    dyoung 		return FALSE;
    704   1.1    dyoung 	}
    705   1.1    dyoung }
    706   1.1    dyoung 
    707   1.1    dyoung /* Workaround to make 8.0 buildable */
    708   1.1    dyoung #if __FreeBSD_version >= 800000 && __FreeBSD_version < 800504
    709   1.1    dyoung static __inline int
    710   1.1    dyoung drbr_needs_enqueue(struct ifnet *ifp, struct buf_ring *br)
    711   1.1    dyoung {
    712   1.1    dyoung #ifdef ALTQ
    713   1.1    dyoung         if (ALTQ_IS_ENABLED(&ifp->if_snd))
    714   1.1    dyoung                 return (1);
    715   1.1    dyoung #endif
    716   1.1    dyoung         return (!buf_ring_empty(br));
    717   1.1    dyoung }
    718   1.1    dyoung #endif
    719   1.1    dyoung 
    720   1.1    dyoung /*
    721   1.1    dyoung ** Find the number of unrefreshed RX descriptors
    722   1.1    dyoung */
    723   1.1    dyoung static inline u16
    724   1.1    dyoung ixgbe_rx_unrefreshed(struct rx_ring *rxr)
    725   1.1    dyoung {
    726   1.1    dyoung 	if (rxr->next_to_check > rxr->next_to_refresh)
    727   1.1    dyoung 		return (rxr->next_to_check - rxr->next_to_refresh - 1);
    728   1.1    dyoung 	else
    729   1.7   msaitoh 		return ((rxr->num_desc + rxr->next_to_check) -
    730   1.1    dyoung 		    rxr->next_to_refresh - 1);
    731   1.1    dyoung }
    732   1.1    dyoung 
    733  1.11   msaitoh /*
    734  1.11   msaitoh ** This checks for a zero mac addr, something that will be likely
    735  1.11   msaitoh ** unless the Admin on the Host has created one.
    736  1.11   msaitoh */
    737  1.11   msaitoh static inline bool
    738  1.11   msaitoh ixv_check_ether_addr(u8 *addr)
    739  1.11   msaitoh {
    740  1.11   msaitoh 	bool status = TRUE;
    741  1.11   msaitoh 
    742  1.11   msaitoh 	if ((addr[0] == 0 && addr[1]== 0 && addr[2] == 0 &&
    743  1.11   msaitoh 	    addr[3] == 0 && addr[4]== 0 && addr[5] == 0))
    744  1.11   msaitoh 		status = FALSE;
    745  1.11   msaitoh 	return (status);
    746  1.11   msaitoh }
    747  1.11   msaitoh 
    748  1.11   msaitoh /* Shared Prototypes */
    749  1.11   msaitoh 
    750  1.10   msaitoh #ifdef IXGBE_LEGACY_TX
    751  1.11   msaitoh void	ixgbe_start(struct ifnet *);
    752  1.11   msaitoh void	ixgbe_start_locked(struct tx_ring *, struct ifnet *);
    753  1.10   msaitoh #else /* ! IXGBE_LEGACY_TX */
    754  1.10   msaitoh int	ixgbe_mq_start(struct ifnet *, struct mbuf *);
    755  1.10   msaitoh int	ixgbe_mq_start_locked(struct ifnet *, struct tx_ring *);
    756  1.10   msaitoh void	ixgbe_qflush(struct ifnet *);
    757  1.10   msaitoh void	ixgbe_deferred_mq_start(void *, int);
    758  1.10   msaitoh #endif /* IXGBE_LEGACY_TX */
    759  1.10   msaitoh 
    760  1.10   msaitoh int	ixgbe_allocate_queues(struct adapter *);
    761  1.11   msaitoh int	ixgbe_allocate_transmit_buffers(struct tx_ring *);
    762  1.10   msaitoh int	ixgbe_setup_transmit_structures(struct adapter *);
    763  1.11   msaitoh void	ixgbe_free_transmit_structures(struct adapter *);
    764  1.11   msaitoh int	ixgbe_allocate_receive_buffers(struct rx_ring *);
    765  1.11   msaitoh int	ixgbe_setup_receive_structures(struct adapter *);
    766  1.11   msaitoh void	ixgbe_free_receive_structures(struct adapter *);
    767  1.10   msaitoh void	ixgbe_txeof(struct tx_ring *);
    768  1.10   msaitoh bool	ixgbe_rxeof(struct ix_queue *);
    769  1.10   msaitoh 
    770  1.10   msaitoh int	ixgbe_dma_malloc(struct adapter *,
    771  1.11   msaitoh 	    bus_size_t, struct ixgbe_dma_alloc *, int);
    772  1.11   msaitoh void	ixgbe_dma_free(struct adapter *, struct ixgbe_dma_alloc *);
    773  1.13   msaitoh 
    774  1.13   msaitoh #ifdef PCI_IOV
    775  1.13   msaitoh 
    776  1.13   msaitoh static inline boolean_t
    777  1.13   msaitoh ixgbe_vf_mac_changed(struct ixgbe_vf *vf, const uint8_t *mac)
    778  1.13   msaitoh {
    779  1.13   msaitoh 	return (bcmp(mac, vf->ether_addr, ETHER_ADDR_LEN) != 0);
    780  1.13   msaitoh }
    781  1.13   msaitoh 
    782  1.13   msaitoh static inline void
    783  1.13   msaitoh ixgbe_send_vf_msg(struct adapter *adapter, struct ixgbe_vf *vf, u32 msg)
    784  1.13   msaitoh {
    785  1.13   msaitoh 
    786  1.13   msaitoh 	if (vf->flags & IXGBE_VF_CTS)
    787  1.13   msaitoh 		msg |= IXGBE_VT_MSGTYPE_CTS;
    788  1.13   msaitoh 
    789  1.13   msaitoh 	ixgbe_write_mbx(&adapter->hw, &msg, 1, vf->pool);
    790  1.13   msaitoh }
    791  1.13   msaitoh 
    792  1.13   msaitoh static inline void
    793  1.13   msaitoh ixgbe_send_vf_ack(struct adapter *adapter, struct ixgbe_vf *vf, u32 msg)
    794  1.13   msaitoh {
    795  1.13   msaitoh 	msg &= IXGBE_VT_MSG_MASK;
    796  1.13   msaitoh 	ixgbe_send_vf_msg(adapter, vf, msg | IXGBE_VT_MSGTYPE_ACK);
    797  1.13   msaitoh }
    798  1.13   msaitoh 
    799  1.13   msaitoh static inline void
    800  1.13   msaitoh ixgbe_send_vf_nack(struct adapter *adapter, struct ixgbe_vf *vf, u32 msg)
    801  1.13   msaitoh {
    802  1.13   msaitoh 	msg &= IXGBE_VT_MSG_MASK;
    803  1.13   msaitoh 	ixgbe_send_vf_msg(adapter, vf, msg | IXGBE_VT_MSGTYPE_NACK);
    804  1.13   msaitoh }
    805  1.13   msaitoh 
    806  1.13   msaitoh static inline void
    807  1.13   msaitoh ixgbe_process_vf_ack(struct adapter *adapter, struct ixgbe_vf *vf)
    808  1.13   msaitoh {
    809  1.13   msaitoh 	if (!(vf->flags & IXGBE_VF_CTS))
    810  1.13   msaitoh 		ixgbe_send_vf_nack(adapter, vf, 0);
    811  1.13   msaitoh }
    812  1.13   msaitoh 
    813  1.13   msaitoh static inline enum ixgbe_iov_mode
    814  1.13   msaitoh ixgbe_get_iov_mode(struct adapter *adapter)
    815  1.13   msaitoh {
    816  1.13   msaitoh 	if (adapter->num_vfs == 0)
    817  1.13   msaitoh 		return (IXGBE_NO_VM);
    818  1.13   msaitoh 	if (adapter->num_queues <= 2)
    819  1.13   msaitoh 		return (IXGBE_64_VM);
    820  1.13   msaitoh 	else if (adapter->num_queues <= 4)
    821  1.13   msaitoh 		return (IXGBE_32_VM);
    822  1.13   msaitoh 	else
    823  1.13   msaitoh 		return (IXGBE_NO_VM);
    824  1.13   msaitoh }
    825  1.13   msaitoh 
    826  1.13   msaitoh static inline u16
    827  1.13   msaitoh ixgbe_max_vfs(enum ixgbe_iov_mode mode)
    828  1.13   msaitoh {
    829  1.13   msaitoh 	/*
    830  1.13   msaitoh 	 * We return odd numbers below because we
    831  1.13   msaitoh 	 * reserve 1 VM's worth of queues for the PF.
    832  1.13   msaitoh 	 */
    833  1.13   msaitoh 	switch (mode) {
    834  1.13   msaitoh 	case IXGBE_64_VM:
    835  1.13   msaitoh 		return (63);
    836  1.13   msaitoh 	case IXGBE_32_VM:
    837  1.13   msaitoh 		return (31);
    838  1.13   msaitoh 	case IXGBE_NO_VM:
    839  1.13   msaitoh 	default:
    840  1.13   msaitoh 		return (0);
    841  1.13   msaitoh 	}
    842  1.13   msaitoh }
    843  1.13   msaitoh 
    844  1.13   msaitoh static inline int
    845  1.13   msaitoh ixgbe_vf_queues(enum ixgbe_iov_mode mode)
    846  1.13   msaitoh {
    847  1.13   msaitoh 	switch (mode) {
    848  1.13   msaitoh 	case IXGBE_64_VM:
    849  1.13   msaitoh 		return (2);
    850  1.13   msaitoh 	case IXGBE_32_VM:
    851  1.13   msaitoh 		return (4);
    852  1.13   msaitoh 	case IXGBE_NO_VM:
    853  1.13   msaitoh 	default:
    854  1.13   msaitoh 		return (0);
    855  1.13   msaitoh 	}
    856  1.13   msaitoh }
    857  1.13   msaitoh 
    858  1.13   msaitoh static inline int
    859  1.13   msaitoh ixgbe_vf_que_index(enum ixgbe_iov_mode mode, u32 vfnum, int num)
    860  1.13   msaitoh {
    861  1.13   msaitoh 	return ((vfnum * ixgbe_vf_queues(mode)) + num);
    862  1.13   msaitoh }
    863  1.13   msaitoh 
    864  1.13   msaitoh static inline int
    865  1.13   msaitoh ixgbe_pf_que_index(enum ixgbe_iov_mode mode, int num)
    866  1.13   msaitoh {
    867  1.13   msaitoh 	return (ixgbe_vf_que_index(mode, ixgbe_max_vfs(mode), num));
    868  1.13   msaitoh }
    869  1.13   msaitoh 
    870  1.13   msaitoh static inline void
    871  1.13   msaitoh ixgbe_update_max_frame(struct adapter * adapter, int max_frame)
    872  1.13   msaitoh {
    873  1.13   msaitoh 	if (adapter->max_frame_size < max_frame)
    874  1.13   msaitoh 		adapter->max_frame_size = max_frame;
    875  1.13   msaitoh }
    876  1.13   msaitoh 
    877  1.13   msaitoh static inline u32
    878  1.13   msaitoh ixgbe_get_mrqc(enum ixgbe_iov_mode mode)
    879  1.13   msaitoh {
    880  1.13   msaitoh        u32 mrqc = 0;
    881  1.13   msaitoh        switch (mode) {
    882  1.13   msaitoh        case IXGBE_64_VM:
    883  1.13   msaitoh                mrqc = IXGBE_MRQC_VMDQRSS64EN;
    884  1.13   msaitoh                break;
    885  1.13   msaitoh        case IXGBE_32_VM:
    886  1.13   msaitoh                mrqc = IXGBE_MRQC_VMDQRSS32EN;
    887  1.13   msaitoh                break;
    888  1.13   msaitoh         case IXGBE_NO_VM:
    889  1.13   msaitoh                 mrqc = 0;
    890  1.13   msaitoh                 break;
    891  1.13   msaitoh        default:
    892  1.13   msaitoh             panic("Unexpected SR-IOV mode %d", mode);
    893  1.13   msaitoh        }
    894  1.13   msaitoh         return(mrqc);
    895  1.13   msaitoh }
    896  1.13   msaitoh 
    897  1.13   msaitoh 
    898  1.13   msaitoh static inline u32
    899  1.13   msaitoh ixgbe_get_mtqc(enum ixgbe_iov_mode mode)
    900  1.13   msaitoh {
    901  1.13   msaitoh        uint32_t mtqc = 0;
    902  1.13   msaitoh         switch (mode) {
    903  1.13   msaitoh         case IXGBE_64_VM:
    904  1.13   msaitoh                mtqc |= IXGBE_MTQC_64VF | IXGBE_MTQC_VT_ENA;
    905  1.13   msaitoh                 break;
    906  1.13   msaitoh         case IXGBE_32_VM:
    907  1.13   msaitoh                mtqc |= IXGBE_MTQC_32VF | IXGBE_MTQC_VT_ENA;
    908  1.13   msaitoh                 break;
    909  1.13   msaitoh         case IXGBE_NO_VM:
    910  1.13   msaitoh                 mtqc = IXGBE_MTQC_64Q_1PB;
    911  1.13   msaitoh                 break;
    912  1.13   msaitoh         default:
    913  1.13   msaitoh                 panic("Unexpected SR-IOV mode %d", mode);
    914  1.13   msaitoh         }
    915  1.13   msaitoh         return(mtqc);
    916  1.13   msaitoh }
    917  1.13   msaitoh #endif /* PCI_IOV */
    918  1.13   msaitoh 
    919   1.1    dyoung #endif /* _IXGBE_H_ */
    920