ixgbe_82599.c revision 1.13 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.13 msaitoh Copyright (c) 2001-2015, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1 dyoung
6 1.1 dyoung Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1 dyoung
9 1.1 dyoung 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1 dyoung
12 1.1 dyoung 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1 dyoung
16 1.1 dyoung 3. Neither the name of the Intel Corporation nor the names of its
17 1.1 dyoung contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1 dyoung
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1 dyoung AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 dyoung IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 dyoung ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1 dyoung LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.13 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_82599.c 282289 2015-04-30 22:53:27Z erj $*/
34 1.12 msaitoh /*$NetBSD: ixgbe_82599.c,v 1.13 2016/12/01 06:56:28 msaitoh Exp $*/
35 1.1 dyoung
36 1.1 dyoung #include "ixgbe_type.h"
37 1.6 msaitoh #include "ixgbe_82599.h"
38 1.1 dyoung #include "ixgbe_api.h"
39 1.1 dyoung #include "ixgbe_common.h"
40 1.1 dyoung #include "ixgbe_phy.h"
41 1.1 dyoung
42 1.12 msaitoh #define IXGBE_82599_MAX_TX_QUEUES 128
43 1.12 msaitoh #define IXGBE_82599_MAX_RX_QUEUES 128
44 1.12 msaitoh #define IXGBE_82599_RAR_ENTRIES 128
45 1.12 msaitoh #define IXGBE_82599_MC_TBL_SIZE 128
46 1.12 msaitoh #define IXGBE_82599_VFT_TBL_SIZE 128
47 1.12 msaitoh #define IXGBE_82599_RX_PB_SIZE 512
48 1.12 msaitoh
49 1.1 dyoung static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
50 1.6 msaitoh ixgbe_link_speed speed,
51 1.6 msaitoh bool autoneg_wait_to_complete);
52 1.1 dyoung static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
53 1.6 msaitoh static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
54 1.6 msaitoh u16 offset, u16 *data);
55 1.6 msaitoh static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
56 1.6 msaitoh u16 words, u16 *data);
57 1.12 msaitoh static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
58 1.12 msaitoh u8 dev_addr, u8 *data);
59 1.12 msaitoh static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
60 1.12 msaitoh u8 dev_addr, u8 data);
61 1.9 msaitoh
62 1.1 dyoung void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
63 1.1 dyoung {
64 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
65 1.1 dyoung
66 1.1 dyoung DEBUGFUNC("ixgbe_init_mac_link_ops_82599");
67 1.1 dyoung
68 1.9 msaitoh /*
69 1.9 msaitoh * enable the laser control functions for SFP+ fiber
70 1.9 msaitoh * and MNG not enabled
71 1.9 msaitoh */
72 1.9 msaitoh if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
73 1.12 msaitoh !ixgbe_mng_enabled(hw)) {
74 1.1 dyoung mac->ops.disable_tx_laser =
75 1.12 msaitoh ixgbe_disable_tx_laser_multispeed_fiber;
76 1.1 dyoung mac->ops.enable_tx_laser =
77 1.12 msaitoh ixgbe_enable_tx_laser_multispeed_fiber;
78 1.12 msaitoh mac->ops.flap_tx_laser = ixgbe_flap_tx_laser_multispeed_fiber;
79 1.1 dyoung
80 1.1 dyoung } else {
81 1.1 dyoung mac->ops.disable_tx_laser = NULL;
82 1.1 dyoung mac->ops.enable_tx_laser = NULL;
83 1.1 dyoung mac->ops.flap_tx_laser = NULL;
84 1.1 dyoung }
85 1.1 dyoung
86 1.1 dyoung if (hw->phy.multispeed_fiber) {
87 1.1 dyoung /* Set up dual speed SFP+ support */
88 1.12 msaitoh mac->ops.setup_link = ixgbe_setup_mac_link_multispeed_fiber;
89 1.12 msaitoh mac->ops.setup_mac_link = ixgbe_setup_mac_link_82599;
90 1.12 msaitoh mac->ops.set_rate_select_speed =
91 1.12 msaitoh ixgbe_set_hard_rate_select_speed;
92 1.12 msaitoh if (ixgbe_get_media_type(hw) == ixgbe_media_type_fiber_fixed)
93 1.12 msaitoh mac->ops.set_rate_select_speed =
94 1.12 msaitoh ixgbe_set_soft_rate_select_speed;
95 1.1 dyoung } else {
96 1.1 dyoung if ((ixgbe_get_media_type(hw) == ixgbe_media_type_backplane) &&
97 1.1 dyoung (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
98 1.1 dyoung hw->phy.smart_speed == ixgbe_smart_speed_on) &&
99 1.1 dyoung !ixgbe_verify_lesm_fw_enabled_82599(hw)) {
100 1.12 msaitoh mac->ops.setup_link = ixgbe_setup_mac_link_smartspeed;
101 1.1 dyoung } else {
102 1.12 msaitoh mac->ops.setup_link = ixgbe_setup_mac_link_82599;
103 1.1 dyoung }
104 1.1 dyoung }
105 1.1 dyoung }
106 1.1 dyoung
107 1.1 dyoung /**
108 1.1 dyoung * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
109 1.1 dyoung * @hw: pointer to hardware structure
110 1.1 dyoung *
111 1.1 dyoung * Initialize any function pointers that were not able to be
112 1.1 dyoung * set during init_shared_code because the PHY/SFP type was
113 1.1 dyoung * not known. Perform the SFP init if necessary.
114 1.1 dyoung *
115 1.1 dyoung **/
116 1.1 dyoung s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
117 1.1 dyoung {
118 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
119 1.1 dyoung struct ixgbe_phy_info *phy = &hw->phy;
120 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
121 1.12 msaitoh u32 esdp;
122 1.1 dyoung
123 1.1 dyoung DEBUGFUNC("ixgbe_init_phy_ops_82599");
124 1.1 dyoung
125 1.12 msaitoh if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
126 1.12 msaitoh /* Store flag indicating I2C bus access control unit. */
127 1.12 msaitoh hw->phy.qsfp_shared_i2c_bus = TRUE;
128 1.12 msaitoh
129 1.12 msaitoh /* Initialize access to QSFP+ I2C bus */
130 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
131 1.12 msaitoh esdp |= IXGBE_ESDP_SDP0_DIR;
132 1.12 msaitoh esdp &= ~IXGBE_ESDP_SDP1_DIR;
133 1.12 msaitoh esdp &= ~IXGBE_ESDP_SDP0;
134 1.12 msaitoh esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
135 1.12 msaitoh esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
136 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
137 1.12 msaitoh IXGBE_WRITE_FLUSH(hw);
138 1.12 msaitoh
139 1.12 msaitoh phy->ops.read_i2c_byte = ixgbe_read_i2c_byte_82599;
140 1.12 msaitoh phy->ops.write_i2c_byte = ixgbe_write_i2c_byte_82599;
141 1.12 msaitoh }
142 1.1 dyoung /* Identify the PHY or SFP module */
143 1.1 dyoung ret_val = phy->ops.identify(hw);
144 1.1 dyoung if (ret_val == IXGBE_ERR_SFP_NOT_SUPPORTED)
145 1.1 dyoung goto init_phy_ops_out;
146 1.1 dyoung
147 1.1 dyoung /* Setup function pointers based on detected SFP module and speeds */
148 1.1 dyoung ixgbe_init_mac_link_ops_82599(hw);
149 1.1 dyoung if (hw->phy.sfp_type != ixgbe_sfp_type_unknown)
150 1.1 dyoung hw->phy.ops.reset = NULL;
151 1.1 dyoung
152 1.1 dyoung /* If copper media, overwrite with copper function pointers */
153 1.1 dyoung if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
154 1.12 msaitoh mac->ops.setup_link = ixgbe_setup_copper_link_82599;
155 1.1 dyoung mac->ops.get_link_capabilities =
156 1.12 msaitoh ixgbe_get_copper_link_capabilities_generic;
157 1.1 dyoung }
158 1.1 dyoung
159 1.12 msaitoh /* Set necessary function pointers based on PHY type */
160 1.1 dyoung switch (hw->phy.type) {
161 1.1 dyoung case ixgbe_phy_tn:
162 1.12 msaitoh phy->ops.setup_link = ixgbe_setup_phy_link_tnx;
163 1.12 msaitoh phy->ops.check_link = ixgbe_check_phy_link_tnx;
164 1.1 dyoung phy->ops.get_firmware_version =
165 1.12 msaitoh ixgbe_get_phy_firmware_version_tnx;
166 1.1 dyoung break;
167 1.1 dyoung default:
168 1.1 dyoung break;
169 1.1 dyoung }
170 1.1 dyoung init_phy_ops_out:
171 1.1 dyoung return ret_val;
172 1.1 dyoung }
173 1.1 dyoung
174 1.1 dyoung s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
175 1.1 dyoung {
176 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
177 1.1 dyoung u16 list_offset, data_offset, data_value;
178 1.1 dyoung
179 1.1 dyoung DEBUGFUNC("ixgbe_setup_sfp_modules_82599");
180 1.1 dyoung
181 1.1 dyoung if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
182 1.1 dyoung ixgbe_init_mac_link_ops_82599(hw);
183 1.1 dyoung
184 1.1 dyoung hw->phy.ops.reset = NULL;
185 1.1 dyoung
186 1.1 dyoung ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
187 1.6 msaitoh &data_offset);
188 1.1 dyoung if (ret_val != IXGBE_SUCCESS)
189 1.1 dyoung goto setup_sfp_out;
190 1.1 dyoung
191 1.1 dyoung /* PHY config will finish before releasing the semaphore */
192 1.6 msaitoh ret_val = hw->mac.ops.acquire_swfw_sync(hw,
193 1.6 msaitoh IXGBE_GSSR_MAC_CSR_SM);
194 1.1 dyoung if (ret_val != IXGBE_SUCCESS) {
195 1.1 dyoung ret_val = IXGBE_ERR_SWFW_SYNC;
196 1.1 dyoung goto setup_sfp_out;
197 1.1 dyoung }
198 1.1 dyoung
199 1.10 msaitoh if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
200 1.10 msaitoh goto setup_sfp_err;
201 1.1 dyoung while (data_value != 0xffff) {
202 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
203 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
204 1.10 msaitoh if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
205 1.10 msaitoh goto setup_sfp_err;
206 1.1 dyoung }
207 1.1 dyoung
208 1.1 dyoung /* Release the semaphore */
209 1.6 msaitoh hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
210 1.12 msaitoh /* Delay obtaining semaphore again to allow FW access
211 1.12 msaitoh * prot_autoc_write uses the semaphore too.
212 1.12 msaitoh */
213 1.1 dyoung msec_delay(hw->eeprom.semaphore_delay);
214 1.1 dyoung
215 1.9 msaitoh /* Restart DSP and set SFI mode */
216 1.12 msaitoh ret_val = hw->mac.ops.prot_autoc_write(hw,
217 1.12 msaitoh hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
218 1.12 msaitoh FALSE);
219 1.9 msaitoh
220 1.9 msaitoh if (ret_val) {
221 1.1 dyoung DEBUGOUT("sfp module setup not complete\n");
222 1.1 dyoung ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
223 1.1 dyoung goto setup_sfp_out;
224 1.1 dyoung }
225 1.1 dyoung
226 1.1 dyoung }
227 1.1 dyoung
228 1.1 dyoung setup_sfp_out:
229 1.1 dyoung return ret_val;
230 1.10 msaitoh
231 1.10 msaitoh setup_sfp_err:
232 1.10 msaitoh /* Release the semaphore */
233 1.10 msaitoh hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
234 1.10 msaitoh /* Delay obtaining semaphore again to allow FW access */
235 1.10 msaitoh msec_delay(hw->eeprom.semaphore_delay);
236 1.10 msaitoh ERROR_REPORT2(IXGBE_ERROR_INVALID_STATE,
237 1.10 msaitoh "eeprom read at offset %d failed", data_offset);
238 1.10 msaitoh return IXGBE_ERR_PHY;
239 1.1 dyoung }
240 1.1 dyoung
241 1.1 dyoung /**
242 1.12 msaitoh * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
243 1.12 msaitoh * @hw: pointer to hardware structure
244 1.12 msaitoh * @locked: Return the if we locked for this read.
245 1.12 msaitoh * @reg_val: Value we read from AUTOC
246 1.12 msaitoh *
247 1.12 msaitoh * For this part (82599) we need to wrap read-modify-writes with a possible
248 1.12 msaitoh * FW/SW lock. It is assumed this lock will be freed with the next
249 1.12 msaitoh * prot_autoc_write_82599().
250 1.12 msaitoh */
251 1.12 msaitoh s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked, u32 *reg_val)
252 1.12 msaitoh {
253 1.12 msaitoh s32 ret_val;
254 1.12 msaitoh
255 1.12 msaitoh *locked = FALSE;
256 1.12 msaitoh /* If LESM is on then we need to hold the SW/FW semaphore. */
257 1.12 msaitoh if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
258 1.12 msaitoh ret_val = hw->mac.ops.acquire_swfw_sync(hw,
259 1.12 msaitoh IXGBE_GSSR_MAC_CSR_SM);
260 1.12 msaitoh if (ret_val != IXGBE_SUCCESS)
261 1.12 msaitoh return IXGBE_ERR_SWFW_SYNC;
262 1.12 msaitoh
263 1.12 msaitoh *locked = TRUE;
264 1.12 msaitoh }
265 1.12 msaitoh
266 1.12 msaitoh *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
267 1.12 msaitoh return IXGBE_SUCCESS;
268 1.12 msaitoh }
269 1.12 msaitoh
270 1.12 msaitoh /**
271 1.12 msaitoh * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
272 1.12 msaitoh * @hw: pointer to hardware structure
273 1.12 msaitoh * @reg_val: value to write to AUTOC
274 1.12 msaitoh * @locked: bool to indicate whether the SW/FW lock was already taken by
275 1.12 msaitoh * previous proc_autoc_read_82599.
276 1.12 msaitoh *
277 1.12 msaitoh * This part (82599) may need to hold the SW/FW lock around all writes to
278 1.12 msaitoh * AUTOC. Likewise after a write we need to do a pipeline reset.
279 1.12 msaitoh */
280 1.12 msaitoh s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
281 1.12 msaitoh {
282 1.12 msaitoh s32 ret_val = IXGBE_SUCCESS;
283 1.12 msaitoh
284 1.12 msaitoh /* Blocked by MNG FW so bail */
285 1.12 msaitoh if (ixgbe_check_reset_blocked(hw))
286 1.12 msaitoh goto out;
287 1.12 msaitoh
288 1.12 msaitoh /* We only need to get the lock if:
289 1.12 msaitoh * - We didn't do it already (in the read part of a read-modify-write)
290 1.12 msaitoh * - LESM is enabled.
291 1.12 msaitoh */
292 1.12 msaitoh if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
293 1.12 msaitoh ret_val = hw->mac.ops.acquire_swfw_sync(hw,
294 1.12 msaitoh IXGBE_GSSR_MAC_CSR_SM);
295 1.12 msaitoh if (ret_val != IXGBE_SUCCESS)
296 1.12 msaitoh return IXGBE_ERR_SWFW_SYNC;
297 1.12 msaitoh
298 1.12 msaitoh locked = TRUE;
299 1.12 msaitoh }
300 1.12 msaitoh
301 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
302 1.12 msaitoh ret_val = ixgbe_reset_pipeline_82599(hw);
303 1.12 msaitoh
304 1.12 msaitoh out:
305 1.12 msaitoh /* Free the SW/FW semaphore as we either grabbed it here or
306 1.12 msaitoh * already had it when this function was called.
307 1.12 msaitoh */
308 1.12 msaitoh if (locked)
309 1.12 msaitoh hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
310 1.12 msaitoh
311 1.12 msaitoh return ret_val;
312 1.12 msaitoh }
313 1.12 msaitoh
314 1.12 msaitoh /**
315 1.1 dyoung * ixgbe_init_ops_82599 - Inits func ptrs and MAC type
316 1.1 dyoung * @hw: pointer to hardware structure
317 1.1 dyoung *
318 1.1 dyoung * Initialize the function pointers and assign the MAC type for 82599.
319 1.1 dyoung * Does not touch the hardware.
320 1.1 dyoung **/
321 1.1 dyoung
322 1.1 dyoung s32 ixgbe_init_ops_82599(struct ixgbe_hw *hw)
323 1.1 dyoung {
324 1.1 dyoung struct ixgbe_mac_info *mac = &hw->mac;
325 1.1 dyoung struct ixgbe_phy_info *phy = &hw->phy;
326 1.6 msaitoh struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
327 1.1 dyoung s32 ret_val;
328 1.1 dyoung
329 1.1 dyoung DEBUGFUNC("ixgbe_init_ops_82599");
330 1.1 dyoung
331 1.9 msaitoh ixgbe_init_phy_ops_generic(hw);
332 1.1 dyoung ret_val = ixgbe_init_ops_generic(hw);
333 1.1 dyoung
334 1.1 dyoung /* PHY */
335 1.12 msaitoh phy->ops.identify = ixgbe_identify_phy_82599;
336 1.12 msaitoh phy->ops.init = ixgbe_init_phy_ops_82599;
337 1.1 dyoung
338 1.1 dyoung /* MAC */
339 1.12 msaitoh mac->ops.reset_hw = ixgbe_reset_hw_82599;
340 1.12 msaitoh mac->ops.enable_relaxed_ordering = ixgbe_enable_relaxed_ordering_gen2;
341 1.12 msaitoh mac->ops.get_media_type = ixgbe_get_media_type_82599;
342 1.1 dyoung mac->ops.get_supported_physical_layer =
343 1.12 msaitoh ixgbe_get_supported_physical_layer_82599;
344 1.12 msaitoh mac->ops.disable_sec_rx_path = ixgbe_disable_sec_rx_path_generic;
345 1.12 msaitoh mac->ops.enable_sec_rx_path = ixgbe_enable_sec_rx_path_generic;
346 1.12 msaitoh mac->ops.enable_rx_dma = ixgbe_enable_rx_dma_82599;
347 1.12 msaitoh mac->ops.read_analog_reg8 = ixgbe_read_analog_reg8_82599;
348 1.12 msaitoh mac->ops.write_analog_reg8 = ixgbe_write_analog_reg8_82599;
349 1.12 msaitoh mac->ops.start_hw = ixgbe_start_hw_82599;
350 1.12 msaitoh mac->ops.get_san_mac_addr = ixgbe_get_san_mac_addr_generic;
351 1.12 msaitoh mac->ops.set_san_mac_addr = ixgbe_set_san_mac_addr_generic;
352 1.12 msaitoh mac->ops.get_device_caps = ixgbe_get_device_caps_generic;
353 1.12 msaitoh mac->ops.get_wwn_prefix = ixgbe_get_wwn_prefix_generic;
354 1.12 msaitoh mac->ops.get_fcoe_boot_status = ixgbe_get_fcoe_boot_status_generic;
355 1.12 msaitoh mac->ops.prot_autoc_read = prot_autoc_read_82599;
356 1.12 msaitoh mac->ops.prot_autoc_write = prot_autoc_write_82599;
357 1.1 dyoung
358 1.1 dyoung /* RAR, Multicast, VLAN */
359 1.12 msaitoh mac->ops.set_vmdq = ixgbe_set_vmdq_generic;
360 1.12 msaitoh mac->ops.set_vmdq_san_mac = ixgbe_set_vmdq_san_mac_generic;
361 1.12 msaitoh mac->ops.clear_vmdq = ixgbe_clear_vmdq_generic;
362 1.12 msaitoh mac->ops.insert_mac_addr = ixgbe_insert_mac_addr_generic;
363 1.1 dyoung mac->rar_highwater = 1;
364 1.12 msaitoh mac->ops.set_vfta = ixgbe_set_vfta_generic;
365 1.12 msaitoh mac->ops.set_vlvf = ixgbe_set_vlvf_generic;
366 1.12 msaitoh mac->ops.clear_vfta = ixgbe_clear_vfta_generic;
367 1.12 msaitoh mac->ops.init_uta_tables = ixgbe_init_uta_tables_generic;
368 1.12 msaitoh mac->ops.setup_sfp = ixgbe_setup_sfp_modules_82599;
369 1.12 msaitoh mac->ops.set_mac_anti_spoofing = ixgbe_set_mac_anti_spoofing;
370 1.12 msaitoh mac->ops.set_vlan_anti_spoofing = ixgbe_set_vlan_anti_spoofing;
371 1.1 dyoung
372 1.1 dyoung /* Link */
373 1.12 msaitoh mac->ops.get_link_capabilities = ixgbe_get_link_capabilities_82599;
374 1.12 msaitoh mac->ops.check_link = ixgbe_check_mac_link_generic;
375 1.12 msaitoh mac->ops.setup_rxpba = ixgbe_set_rxpba_generic;
376 1.1 dyoung ixgbe_init_mac_link_ops_82599(hw);
377 1.1 dyoung
378 1.12 msaitoh mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
379 1.12 msaitoh mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
380 1.12 msaitoh mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
381 1.12 msaitoh mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
382 1.12 msaitoh mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
383 1.12 msaitoh mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
384 1.6 msaitoh mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
385 1.6 msaitoh
386 1.6 msaitoh mac->arc_subsystem_valid = (IXGBE_READ_REG(hw, IXGBE_FWSM) &
387 1.6 msaitoh IXGBE_FWSM_MODE_MASK) ? TRUE : FALSE;
388 1.1 dyoung
389 1.1 dyoung hw->mbx.ops.init_params = ixgbe_init_mbx_params_pf;
390 1.1 dyoung
391 1.6 msaitoh /* EEPROM */
392 1.12 msaitoh eeprom->ops.read = ixgbe_read_eeprom_82599;
393 1.12 msaitoh eeprom->ops.read_buffer = ixgbe_read_eeprom_buffer_82599;
394 1.6 msaitoh
395 1.6 msaitoh /* Manageability interface */
396 1.12 msaitoh mac->ops.set_fw_drv_ver = ixgbe_set_fw_drv_ver_generic;
397 1.6 msaitoh
398 1.6 msaitoh
399 1.12 msaitoh mac->ops.get_rtrup2tc = ixgbe_dcb_get_rtrup2tc_generic;
400 1.10 msaitoh
401 1.1 dyoung return ret_val;
402 1.1 dyoung }
403 1.1 dyoung
404 1.1 dyoung /**
405 1.1 dyoung * ixgbe_get_link_capabilities_82599 - Determines link capabilities
406 1.1 dyoung * @hw: pointer to hardware structure
407 1.1 dyoung * @speed: pointer to link speed
408 1.9 msaitoh * @autoneg: TRUE when autoneg or autotry is enabled
409 1.1 dyoung *
410 1.1 dyoung * Determines the link capabilities by reading the AUTOC register.
411 1.1 dyoung **/
412 1.1 dyoung s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
413 1.6 msaitoh ixgbe_link_speed *speed,
414 1.9 msaitoh bool *autoneg)
415 1.1 dyoung {
416 1.1 dyoung s32 status = IXGBE_SUCCESS;
417 1.1 dyoung u32 autoc = 0;
418 1.1 dyoung
419 1.1 dyoung DEBUGFUNC("ixgbe_get_link_capabilities_82599");
420 1.1 dyoung
421 1.1 dyoung
422 1.1 dyoung /* Check if 1G SFP module. */
423 1.1 dyoung if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
424 1.7 msaitoh hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
425 1.13 msaitoh hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
426 1.13 msaitoh hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
427 1.7 msaitoh hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
428 1.7 msaitoh hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
429 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
430 1.9 msaitoh *autoneg = TRUE;
431 1.1 dyoung goto out;
432 1.1 dyoung }
433 1.1 dyoung
434 1.1 dyoung /*
435 1.1 dyoung * Determine link capabilities based on the stored value of AUTOC,
436 1.1 dyoung * which represents EEPROM defaults. If AUTOC value has not
437 1.1 dyoung * been stored, use the current register values.
438 1.1 dyoung */
439 1.1 dyoung if (hw->mac.orig_link_settings_stored)
440 1.1 dyoung autoc = hw->mac.orig_autoc;
441 1.1 dyoung else
442 1.1 dyoung autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
443 1.1 dyoung
444 1.1 dyoung switch (autoc & IXGBE_AUTOC_LMS_MASK) {
445 1.1 dyoung case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
446 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
447 1.9 msaitoh *autoneg = FALSE;
448 1.1 dyoung break;
449 1.1 dyoung
450 1.1 dyoung case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
451 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
452 1.9 msaitoh *autoneg = FALSE;
453 1.1 dyoung break;
454 1.1 dyoung
455 1.1 dyoung case IXGBE_AUTOC_LMS_1G_AN:
456 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL;
457 1.9 msaitoh *autoneg = TRUE;
458 1.1 dyoung break;
459 1.1 dyoung
460 1.1 dyoung case IXGBE_AUTOC_LMS_10G_SERIAL:
461 1.1 dyoung *speed = IXGBE_LINK_SPEED_10GB_FULL;
462 1.9 msaitoh *autoneg = FALSE;
463 1.1 dyoung break;
464 1.1 dyoung
465 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_KX_KR:
466 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
467 1.1 dyoung *speed = IXGBE_LINK_SPEED_UNKNOWN;
468 1.1 dyoung if (autoc & IXGBE_AUTOC_KR_SUPP)
469 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL;
470 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
471 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL;
472 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
473 1.1 dyoung *speed |= IXGBE_LINK_SPEED_1GB_FULL;
474 1.9 msaitoh *autoneg = TRUE;
475 1.1 dyoung break;
476 1.1 dyoung
477 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
478 1.1 dyoung *speed = IXGBE_LINK_SPEED_100_FULL;
479 1.1 dyoung if (autoc & IXGBE_AUTOC_KR_SUPP)
480 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL;
481 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
482 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL;
483 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
484 1.1 dyoung *speed |= IXGBE_LINK_SPEED_1GB_FULL;
485 1.9 msaitoh *autoneg = TRUE;
486 1.1 dyoung break;
487 1.1 dyoung
488 1.1 dyoung case IXGBE_AUTOC_LMS_SGMII_1G_100M:
489 1.1 dyoung *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
490 1.9 msaitoh *autoneg = FALSE;
491 1.1 dyoung break;
492 1.1 dyoung
493 1.1 dyoung default:
494 1.1 dyoung status = IXGBE_ERR_LINK_SETUP;
495 1.1 dyoung goto out;
496 1.1 dyoung break;
497 1.1 dyoung }
498 1.1 dyoung
499 1.1 dyoung if (hw->phy.multispeed_fiber) {
500 1.1 dyoung *speed |= IXGBE_LINK_SPEED_10GB_FULL |
501 1.6 msaitoh IXGBE_LINK_SPEED_1GB_FULL;
502 1.12 msaitoh
503 1.12 msaitoh /* QSFP must not enable full auto-negotiation
504 1.12 msaitoh * Limited autoneg is enabled at 1G
505 1.12 msaitoh */
506 1.12 msaitoh if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
507 1.12 msaitoh *autoneg = FALSE;
508 1.12 msaitoh else
509 1.12 msaitoh *autoneg = TRUE;
510 1.1 dyoung }
511 1.1 dyoung
512 1.1 dyoung out:
513 1.1 dyoung return status;
514 1.1 dyoung }
515 1.1 dyoung
516 1.1 dyoung /**
517 1.1 dyoung * ixgbe_get_media_type_82599 - Get media type
518 1.1 dyoung * @hw: pointer to hardware structure
519 1.1 dyoung *
520 1.1 dyoung * Returns the media type (fiber, copper, backplane)
521 1.1 dyoung **/
522 1.1 dyoung enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
523 1.1 dyoung {
524 1.1 dyoung enum ixgbe_media_type media_type;
525 1.1 dyoung
526 1.1 dyoung DEBUGFUNC("ixgbe_get_media_type_82599");
527 1.1 dyoung
528 1.1 dyoung /* Detect if there is a copper PHY attached. */
529 1.1 dyoung switch (hw->phy.type) {
530 1.1 dyoung case ixgbe_phy_cu_unknown:
531 1.1 dyoung case ixgbe_phy_tn:
532 1.1 dyoung media_type = ixgbe_media_type_copper;
533 1.1 dyoung goto out;
534 1.1 dyoung default:
535 1.1 dyoung break;
536 1.1 dyoung }
537 1.1 dyoung
538 1.1 dyoung switch (hw->device_id) {
539 1.1 dyoung case IXGBE_DEV_ID_82599_KX4:
540 1.1 dyoung case IXGBE_DEV_ID_82599_KX4_MEZZ:
541 1.1 dyoung case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
542 1.6 msaitoh case IXGBE_DEV_ID_82599_KR:
543 1.1 dyoung case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
544 1.1 dyoung case IXGBE_DEV_ID_82599_XAUI_LOM:
545 1.1 dyoung /* Default device ID is mezzanine card KX/KX4 */
546 1.1 dyoung media_type = ixgbe_media_type_backplane;
547 1.1 dyoung break;
548 1.1 dyoung case IXGBE_DEV_ID_82599_SFP:
549 1.1 dyoung case IXGBE_DEV_ID_82599_SFP_FCOE:
550 1.7 msaitoh case IXGBE_DEV_ID_82599_SFP_EM:
551 1.4 msaitoh case IXGBE_DEV_ID_82599_SFP_SF2:
552 1.5 msaitoh case IXGBE_DEV_ID_82599_SFP_SF_QP:
553 1.5 msaitoh case IXGBE_DEV_ID_82599EN_SFP:
554 1.1 dyoung media_type = ixgbe_media_type_fiber;
555 1.1 dyoung break;
556 1.1 dyoung case IXGBE_DEV_ID_82599_CX4:
557 1.1 dyoung media_type = ixgbe_media_type_cx4;
558 1.1 dyoung break;
559 1.1 dyoung case IXGBE_DEV_ID_82599_T3_LOM:
560 1.1 dyoung media_type = ixgbe_media_type_copper;
561 1.1 dyoung break;
562 1.12 msaitoh case IXGBE_DEV_ID_82599_QSFP_SF_QP:
563 1.12 msaitoh media_type = ixgbe_media_type_fiber_qsfp;
564 1.12 msaitoh break;
565 1.9 msaitoh case IXGBE_DEV_ID_82599_BYPASS:
566 1.9 msaitoh media_type = ixgbe_media_type_fiber_fixed;
567 1.9 msaitoh hw->phy.multispeed_fiber = TRUE;
568 1.9 msaitoh break;
569 1.1 dyoung default:
570 1.1 dyoung media_type = ixgbe_media_type_unknown;
571 1.1 dyoung break;
572 1.1 dyoung }
573 1.1 dyoung out:
574 1.1 dyoung return media_type;
575 1.1 dyoung }
576 1.1 dyoung
577 1.1 dyoung /**
578 1.10 msaitoh * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
579 1.10 msaitoh * @hw: pointer to hardware structure
580 1.10 msaitoh *
581 1.10 msaitoh * Disables link during D3 power down sequence.
582 1.10 msaitoh *
583 1.10 msaitoh **/
584 1.10 msaitoh void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
585 1.10 msaitoh {
586 1.10 msaitoh u32 autoc2_reg;
587 1.10 msaitoh u16 ee_ctrl_2 = 0;
588 1.10 msaitoh
589 1.10 msaitoh DEBUGFUNC("ixgbe_stop_mac_link_on_d3_82599");
590 1.10 msaitoh ixgbe_read_eeprom(hw, IXGBE_EEPROM_CTRL_2, &ee_ctrl_2);
591 1.10 msaitoh
592 1.12 msaitoh if (!ixgbe_mng_present(hw) && !hw->wol_enabled &&
593 1.12 msaitoh ee_ctrl_2 & IXGBE_EEPROM_CCD_BIT) {
594 1.10 msaitoh autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
595 1.10 msaitoh autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
596 1.10 msaitoh IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
597 1.10 msaitoh }
598 1.10 msaitoh }
599 1.10 msaitoh
600 1.10 msaitoh /**
601 1.1 dyoung * ixgbe_start_mac_link_82599 - Setup MAC link settings
602 1.1 dyoung * @hw: pointer to hardware structure
603 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
604 1.1 dyoung *
605 1.1 dyoung * Configures link settings based on values in the ixgbe_hw struct.
606 1.1 dyoung * Restarts the link. Performs autonegotiation if needed.
607 1.1 dyoung **/
608 1.1 dyoung s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
609 1.6 msaitoh bool autoneg_wait_to_complete)
610 1.1 dyoung {
611 1.1 dyoung u32 autoc_reg;
612 1.1 dyoung u32 links_reg;
613 1.1 dyoung u32 i;
614 1.1 dyoung s32 status = IXGBE_SUCCESS;
615 1.9 msaitoh bool got_lock = FALSE;
616 1.1 dyoung
617 1.1 dyoung DEBUGFUNC("ixgbe_start_mac_link_82599");
618 1.1 dyoung
619 1.1 dyoung
620 1.9 msaitoh /* reset_pipeline requires us to hold this lock as it writes to
621 1.9 msaitoh * AUTOC.
622 1.9 msaitoh */
623 1.9 msaitoh if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
624 1.9 msaitoh status = hw->mac.ops.acquire_swfw_sync(hw,
625 1.9 msaitoh IXGBE_GSSR_MAC_CSR_SM);
626 1.9 msaitoh if (status != IXGBE_SUCCESS)
627 1.9 msaitoh goto out;
628 1.9 msaitoh
629 1.9 msaitoh got_lock = TRUE;
630 1.9 msaitoh }
631 1.9 msaitoh
632 1.1 dyoung /* Restart link */
633 1.9 msaitoh ixgbe_reset_pipeline_82599(hw);
634 1.9 msaitoh
635 1.9 msaitoh if (got_lock)
636 1.9 msaitoh hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
637 1.1 dyoung
638 1.1 dyoung /* Only poll for autoneg to complete if specified to do so */
639 1.1 dyoung if (autoneg_wait_to_complete) {
640 1.9 msaitoh autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
641 1.1 dyoung if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
642 1.1 dyoung IXGBE_AUTOC_LMS_KX4_KX_KR ||
643 1.1 dyoung (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
644 1.1 dyoung IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
645 1.1 dyoung (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
646 1.1 dyoung IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
647 1.1 dyoung links_reg = 0; /* Just in case Autoneg time = 0 */
648 1.1 dyoung for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
649 1.1 dyoung links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
650 1.1 dyoung if (links_reg & IXGBE_LINKS_KX_AN_COMP)
651 1.1 dyoung break;
652 1.1 dyoung msec_delay(100);
653 1.1 dyoung }
654 1.1 dyoung if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
655 1.1 dyoung status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
656 1.1 dyoung DEBUGOUT("Autoneg did not complete.\n");
657 1.1 dyoung }
658 1.1 dyoung }
659 1.1 dyoung }
660 1.1 dyoung
661 1.1 dyoung /* Add delay to filter out noises during initial link setup */
662 1.1 dyoung msec_delay(50);
663 1.1 dyoung
664 1.9 msaitoh out:
665 1.1 dyoung return status;
666 1.1 dyoung }
667 1.1 dyoung
668 1.1 dyoung /**
669 1.1 dyoung * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
670 1.1 dyoung * @hw: pointer to hardware structure
671 1.1 dyoung *
672 1.1 dyoung * The base drivers may require better control over SFP+ module
673 1.1 dyoung * PHY states. This includes selectively shutting down the Tx
674 1.1 dyoung * laser on the PHY, effectively halting physical link.
675 1.1 dyoung **/
676 1.1 dyoung void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
677 1.1 dyoung {
678 1.1 dyoung u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
679 1.1 dyoung
680 1.12 msaitoh /* Blocked by MNG FW so bail */
681 1.12 msaitoh if (ixgbe_check_reset_blocked(hw))
682 1.12 msaitoh return;
683 1.12 msaitoh
684 1.12 msaitoh /* Disable Tx laser; allow 100us to go dark per spec */
685 1.1 dyoung esdp_reg |= IXGBE_ESDP_SDP3;
686 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
687 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
688 1.1 dyoung usec_delay(100);
689 1.1 dyoung }
690 1.1 dyoung
691 1.1 dyoung /**
692 1.1 dyoung * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
693 1.1 dyoung * @hw: pointer to hardware structure
694 1.1 dyoung *
695 1.1 dyoung * The base drivers may require better control over SFP+ module
696 1.1 dyoung * PHY states. This includes selectively turning on the Tx
697 1.1 dyoung * laser on the PHY, effectively starting physical link.
698 1.1 dyoung **/
699 1.1 dyoung void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
700 1.1 dyoung {
701 1.1 dyoung u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
702 1.1 dyoung
703 1.12 msaitoh /* Enable Tx laser; allow 100ms to light up */
704 1.1 dyoung esdp_reg &= ~IXGBE_ESDP_SDP3;
705 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
706 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
707 1.1 dyoung msec_delay(100);
708 1.1 dyoung }
709 1.1 dyoung
710 1.1 dyoung /**
711 1.1 dyoung * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
712 1.1 dyoung * @hw: pointer to hardware structure
713 1.1 dyoung *
714 1.1 dyoung * When the driver changes the link speeds that it can support,
715 1.1 dyoung * it sets autotry_restart to TRUE to indicate that we need to
716 1.1 dyoung * initiate a new autotry session with the link partner. To do
717 1.12 msaitoh * so, we set the speed then disable and re-enable the Tx laser, to
718 1.1 dyoung * alert the link partner that it also needs to restart autotry on its
719 1.1 dyoung * end. This is consistent with TRUE clause 37 autoneg, which also
720 1.1 dyoung * involves a loss of signal.
721 1.1 dyoung **/
722 1.1 dyoung void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
723 1.1 dyoung {
724 1.1 dyoung DEBUGFUNC("ixgbe_flap_tx_laser_multispeed_fiber");
725 1.1 dyoung
726 1.12 msaitoh /* Blocked by MNG FW so bail */
727 1.12 msaitoh if (ixgbe_check_reset_blocked(hw))
728 1.12 msaitoh return;
729 1.12 msaitoh
730 1.1 dyoung if (hw->mac.autotry_restart) {
731 1.1 dyoung ixgbe_disable_tx_laser_multispeed_fiber(hw);
732 1.1 dyoung ixgbe_enable_tx_laser_multispeed_fiber(hw);
733 1.1 dyoung hw->mac.autotry_restart = FALSE;
734 1.1 dyoung }
735 1.1 dyoung }
736 1.1 dyoung
737 1.1 dyoung /**
738 1.12 msaitoh * ixgbe_set_hard_rate_select_speed - Set module link speed
739 1.9 msaitoh * @hw: pointer to hardware structure
740 1.9 msaitoh * @speed: link speed to set
741 1.9 msaitoh *
742 1.12 msaitoh * Set module link speed via RS0/RS1 rate select pins.
743 1.9 msaitoh */
744 1.12 msaitoh void ixgbe_set_hard_rate_select_speed(struct ixgbe_hw *hw,
745 1.9 msaitoh ixgbe_link_speed speed)
746 1.9 msaitoh {
747 1.12 msaitoh u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
748 1.9 msaitoh
749 1.9 msaitoh switch (speed) {
750 1.9 msaitoh case IXGBE_LINK_SPEED_10GB_FULL:
751 1.12 msaitoh esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
752 1.9 msaitoh break;
753 1.9 msaitoh case IXGBE_LINK_SPEED_1GB_FULL:
754 1.12 msaitoh esdp_reg &= ~IXGBE_ESDP_SDP5;
755 1.12 msaitoh esdp_reg |= IXGBE_ESDP_SDP5_DIR;
756 1.9 msaitoh break;
757 1.9 msaitoh default:
758 1.9 msaitoh DEBUGOUT("Invalid fixed module speed\n");
759 1.9 msaitoh return;
760 1.9 msaitoh }
761 1.9 msaitoh
762 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
763 1.12 msaitoh IXGBE_WRITE_FLUSH(hw);
764 1.1 dyoung }
765 1.1 dyoung
766 1.1 dyoung /**
767 1.1 dyoung * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
768 1.1 dyoung * @hw: pointer to hardware structure
769 1.1 dyoung * @speed: new link speed
770 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
771 1.1 dyoung *
772 1.1 dyoung * Implements the Intel SmartSpeed algorithm.
773 1.1 dyoung **/
774 1.1 dyoung s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
775 1.9 msaitoh ixgbe_link_speed speed,
776 1.6 msaitoh bool autoneg_wait_to_complete)
777 1.1 dyoung {
778 1.1 dyoung s32 status = IXGBE_SUCCESS;
779 1.1 dyoung ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
780 1.1 dyoung s32 i, j;
781 1.1 dyoung bool link_up = FALSE;
782 1.1 dyoung u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
783 1.1 dyoung
784 1.1 dyoung DEBUGFUNC("ixgbe_setup_mac_link_smartspeed");
785 1.1 dyoung
786 1.1 dyoung /* Set autoneg_advertised value based on input link speed */
787 1.1 dyoung hw->phy.autoneg_advertised = 0;
788 1.1 dyoung
789 1.1 dyoung if (speed & IXGBE_LINK_SPEED_10GB_FULL)
790 1.1 dyoung hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
791 1.1 dyoung
792 1.1 dyoung if (speed & IXGBE_LINK_SPEED_1GB_FULL)
793 1.1 dyoung hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
794 1.1 dyoung
795 1.1 dyoung if (speed & IXGBE_LINK_SPEED_100_FULL)
796 1.1 dyoung hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
797 1.1 dyoung
798 1.1 dyoung /*
799 1.1 dyoung * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
800 1.1 dyoung * autoneg advertisement if link is unable to be established at the
801 1.1 dyoung * highest negotiated rate. This can sometimes happen due to integrity
802 1.1 dyoung * issues with the physical media connection.
803 1.1 dyoung */
804 1.1 dyoung
805 1.1 dyoung /* First, try to get link with full advertisement */
806 1.1 dyoung hw->phy.smart_speed_active = FALSE;
807 1.1 dyoung for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
808 1.9 msaitoh status = ixgbe_setup_mac_link_82599(hw, speed,
809 1.1 dyoung autoneg_wait_to_complete);
810 1.1 dyoung if (status != IXGBE_SUCCESS)
811 1.1 dyoung goto out;
812 1.1 dyoung
813 1.1 dyoung /*
814 1.1 dyoung * Wait for the controller to acquire link. Per IEEE 802.3ap,
815 1.1 dyoung * Section 73.10.2, we may have to wait up to 500ms if KR is
816 1.1 dyoung * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
817 1.1 dyoung * Table 9 in the AN MAS.
818 1.1 dyoung */
819 1.1 dyoung for (i = 0; i < 5; i++) {
820 1.1 dyoung msec_delay(100);
821 1.1 dyoung
822 1.1 dyoung /* If we have link, just jump out */
823 1.1 dyoung status = ixgbe_check_link(hw, &link_speed, &link_up,
824 1.1 dyoung FALSE);
825 1.1 dyoung if (status != IXGBE_SUCCESS)
826 1.1 dyoung goto out;
827 1.1 dyoung
828 1.1 dyoung if (link_up)
829 1.1 dyoung goto out;
830 1.1 dyoung }
831 1.1 dyoung }
832 1.1 dyoung
833 1.1 dyoung /*
834 1.1 dyoung * We didn't get link. If we advertised KR plus one of KX4/KX
835 1.1 dyoung * (or BX4/BX), then disable KR and try again.
836 1.1 dyoung */
837 1.1 dyoung if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
838 1.1 dyoung ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
839 1.1 dyoung goto out;
840 1.1 dyoung
841 1.1 dyoung /* Turn SmartSpeed on to disable KR support */
842 1.1 dyoung hw->phy.smart_speed_active = TRUE;
843 1.9 msaitoh status = ixgbe_setup_mac_link_82599(hw, speed,
844 1.1 dyoung autoneg_wait_to_complete);
845 1.1 dyoung if (status != IXGBE_SUCCESS)
846 1.1 dyoung goto out;
847 1.1 dyoung
848 1.1 dyoung /*
849 1.1 dyoung * Wait for the controller to acquire link. 600ms will allow for
850 1.1 dyoung * the AN link_fail_inhibit_timer as well for multiple cycles of
851 1.1 dyoung * parallel detect, both 10g and 1g. This allows for the maximum
852 1.1 dyoung * connect attempts as defined in the AN MAS table 73-7.
853 1.1 dyoung */
854 1.1 dyoung for (i = 0; i < 6; i++) {
855 1.1 dyoung msec_delay(100);
856 1.1 dyoung
857 1.1 dyoung /* If we have link, just jump out */
858 1.1 dyoung status = ixgbe_check_link(hw, &link_speed, &link_up, FALSE);
859 1.1 dyoung if (status != IXGBE_SUCCESS)
860 1.1 dyoung goto out;
861 1.1 dyoung
862 1.1 dyoung if (link_up)
863 1.1 dyoung goto out;
864 1.1 dyoung }
865 1.1 dyoung
866 1.1 dyoung /* We didn't get link. Turn SmartSpeed back off. */
867 1.1 dyoung hw->phy.smart_speed_active = FALSE;
868 1.9 msaitoh status = ixgbe_setup_mac_link_82599(hw, speed,
869 1.1 dyoung autoneg_wait_to_complete);
870 1.1 dyoung
871 1.1 dyoung out:
872 1.1 dyoung if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
873 1.1 dyoung DEBUGOUT("Smartspeed has downgraded the link speed "
874 1.1 dyoung "from the maximum advertised\n");
875 1.1 dyoung return status;
876 1.1 dyoung }
877 1.1 dyoung
878 1.1 dyoung /**
879 1.1 dyoung * ixgbe_setup_mac_link_82599 - Set MAC link speed
880 1.1 dyoung * @hw: pointer to hardware structure
881 1.1 dyoung * @speed: new link speed
882 1.1 dyoung * @autoneg_wait_to_complete: TRUE when waiting for completion is needed
883 1.1 dyoung *
884 1.1 dyoung * Set the link speed in the AUTOC register and restarts link.
885 1.1 dyoung **/
886 1.1 dyoung s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
887 1.9 msaitoh ixgbe_link_speed speed,
888 1.6 msaitoh bool autoneg_wait_to_complete)
889 1.1 dyoung {
890 1.9 msaitoh bool autoneg = FALSE;
891 1.1 dyoung s32 status = IXGBE_SUCCESS;
892 1.12 msaitoh u32 pma_pmd_1g, link_mode;
893 1.12 msaitoh u32 current_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC); /* holds the value of AUTOC register at this current point in time */
894 1.12 msaitoh u32 orig_autoc = 0; /* holds the cached value of AUTOC register */
895 1.12 msaitoh u32 autoc = current_autoc; /* Temporary variable used for comparison purposes */
896 1.1 dyoung u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
897 1.1 dyoung u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
898 1.1 dyoung u32 links_reg;
899 1.1 dyoung u32 i;
900 1.1 dyoung ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
901 1.1 dyoung
902 1.1 dyoung DEBUGFUNC("ixgbe_setup_mac_link_82599");
903 1.1 dyoung
904 1.1 dyoung /* Check to see if speed passed in is supported. */
905 1.1 dyoung status = ixgbe_get_link_capabilities(hw, &link_capabilities, &autoneg);
906 1.9 msaitoh if (status)
907 1.1 dyoung goto out;
908 1.1 dyoung
909 1.1 dyoung speed &= link_capabilities;
910 1.1 dyoung
911 1.1 dyoung if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
912 1.1 dyoung status = IXGBE_ERR_LINK_SETUP;
913 1.1 dyoung goto out;
914 1.1 dyoung }
915 1.1 dyoung
916 1.1 dyoung /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
917 1.1 dyoung if (hw->mac.orig_link_settings_stored)
918 1.12 msaitoh orig_autoc = hw->mac.orig_autoc;
919 1.1 dyoung else
920 1.12 msaitoh orig_autoc = autoc;
921 1.9 msaitoh
922 1.9 msaitoh link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
923 1.9 msaitoh pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
924 1.1 dyoung
925 1.1 dyoung if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
926 1.1 dyoung link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
927 1.1 dyoung link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
928 1.1 dyoung /* Set KX4/KX/KR support according to speed requested */
929 1.1 dyoung autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
930 1.8 msaitoh if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
931 1.1 dyoung if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
932 1.1 dyoung autoc |= IXGBE_AUTOC_KX4_SUPP;
933 1.1 dyoung if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
934 1.1 dyoung (hw->phy.smart_speed_active == FALSE))
935 1.1 dyoung autoc |= IXGBE_AUTOC_KR_SUPP;
936 1.8 msaitoh }
937 1.1 dyoung if (speed & IXGBE_LINK_SPEED_1GB_FULL)
938 1.1 dyoung autoc |= IXGBE_AUTOC_KX_SUPP;
939 1.1 dyoung } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
940 1.6 msaitoh (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
941 1.6 msaitoh link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
942 1.1 dyoung /* Switch from 1G SFI to 10G SFI if requested */
943 1.1 dyoung if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
944 1.1 dyoung (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
945 1.1 dyoung autoc &= ~IXGBE_AUTOC_LMS_MASK;
946 1.1 dyoung autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
947 1.1 dyoung }
948 1.1 dyoung } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
949 1.6 msaitoh (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
950 1.1 dyoung /* Switch from 10G SFI to 1G SFI if requested */
951 1.1 dyoung if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
952 1.1 dyoung (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
953 1.1 dyoung autoc &= ~IXGBE_AUTOC_LMS_MASK;
954 1.12 msaitoh if (autoneg || hw->phy.type == ixgbe_phy_qsfp_intel)
955 1.1 dyoung autoc |= IXGBE_AUTOC_LMS_1G_AN;
956 1.1 dyoung else
957 1.1 dyoung autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
958 1.1 dyoung }
959 1.1 dyoung }
960 1.1 dyoung
961 1.12 msaitoh if (autoc != current_autoc) {
962 1.1 dyoung /* Restart link */
963 1.12 msaitoh status = hw->mac.ops.prot_autoc_write(hw, autoc, FALSE);
964 1.12 msaitoh if (status != IXGBE_SUCCESS)
965 1.12 msaitoh goto out;
966 1.1 dyoung
967 1.1 dyoung /* Only poll for autoneg to complete if specified to do so */
968 1.1 dyoung if (autoneg_wait_to_complete) {
969 1.1 dyoung if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
970 1.1 dyoung link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
971 1.1 dyoung link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
972 1.1 dyoung links_reg = 0; /*Just in case Autoneg time=0*/
973 1.1 dyoung for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
974 1.1 dyoung links_reg =
975 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_LINKS);
976 1.1 dyoung if (links_reg & IXGBE_LINKS_KX_AN_COMP)
977 1.1 dyoung break;
978 1.1 dyoung msec_delay(100);
979 1.1 dyoung }
980 1.1 dyoung if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
981 1.1 dyoung status =
982 1.1 dyoung IXGBE_ERR_AUTONEG_NOT_COMPLETE;
983 1.1 dyoung DEBUGOUT("Autoneg did not complete.\n");
984 1.1 dyoung }
985 1.1 dyoung }
986 1.1 dyoung }
987 1.1 dyoung
988 1.1 dyoung /* Add delay to filter out noises during initial link setup */
989 1.1 dyoung msec_delay(50);
990 1.1 dyoung }
991 1.1 dyoung
992 1.1 dyoung out:
993 1.1 dyoung return status;
994 1.1 dyoung }
995 1.1 dyoung
996 1.1 dyoung /**
997 1.1 dyoung * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
998 1.1 dyoung * @hw: pointer to hardware structure
999 1.1 dyoung * @speed: new link speed
1000 1.1 dyoung * @autoneg_wait_to_complete: TRUE if waiting is needed to complete
1001 1.1 dyoung *
1002 1.1 dyoung * Restarts link on PHY and MAC based on settings passed in.
1003 1.1 dyoung **/
1004 1.1 dyoung static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1005 1.6 msaitoh ixgbe_link_speed speed,
1006 1.6 msaitoh bool autoneg_wait_to_complete)
1007 1.1 dyoung {
1008 1.1 dyoung s32 status;
1009 1.1 dyoung
1010 1.1 dyoung DEBUGFUNC("ixgbe_setup_copper_link_82599");
1011 1.1 dyoung
1012 1.1 dyoung /* Setup the PHY according to input speed */
1013 1.9 msaitoh status = hw->phy.ops.setup_link_speed(hw, speed,
1014 1.6 msaitoh autoneg_wait_to_complete);
1015 1.1 dyoung /* Set up MAC */
1016 1.1 dyoung ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
1017 1.1 dyoung
1018 1.1 dyoung return status;
1019 1.1 dyoung }
1020 1.1 dyoung
1021 1.1 dyoung /**
1022 1.1 dyoung * ixgbe_reset_hw_82599 - Perform hardware reset
1023 1.1 dyoung * @hw: pointer to hardware structure
1024 1.1 dyoung *
1025 1.1 dyoung * Resets the hardware by resetting the transmit and receive units, masks
1026 1.1 dyoung * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1027 1.1 dyoung * reset.
1028 1.1 dyoung **/
1029 1.1 dyoung s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
1030 1.1 dyoung {
1031 1.6 msaitoh ixgbe_link_speed link_speed;
1032 1.6 msaitoh s32 status;
1033 1.12 msaitoh u32 ctrl = 0;
1034 1.12 msaitoh u32 i, autoc, autoc2;
1035 1.10 msaitoh u32 curr_lms;
1036 1.6 msaitoh bool link_up = FALSE;
1037 1.1 dyoung
1038 1.1 dyoung DEBUGFUNC("ixgbe_reset_hw_82599");
1039 1.1 dyoung
1040 1.1 dyoung /* Call adapter stop to disable tx/rx and clear interrupts */
1041 1.6 msaitoh status = hw->mac.ops.stop_adapter(hw);
1042 1.6 msaitoh if (status != IXGBE_SUCCESS)
1043 1.6 msaitoh goto reset_hw_out;
1044 1.6 msaitoh
1045 1.6 msaitoh /* flush pending Tx transactions */
1046 1.6 msaitoh ixgbe_clear_tx_pending(hw);
1047 1.1 dyoung
1048 1.1 dyoung /* PHY ops must be identified and initialized prior to reset */
1049 1.1 dyoung
1050 1.1 dyoung /* Identify PHY and related function pointers */
1051 1.1 dyoung status = hw->phy.ops.init(hw);
1052 1.1 dyoung
1053 1.1 dyoung if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1054 1.1 dyoung goto reset_hw_out;
1055 1.1 dyoung
1056 1.1 dyoung /* Setup SFP module if there is one present. */
1057 1.1 dyoung if (hw->phy.sfp_setup_needed) {
1058 1.1 dyoung status = hw->mac.ops.setup_sfp(hw);
1059 1.1 dyoung hw->phy.sfp_setup_needed = FALSE;
1060 1.1 dyoung }
1061 1.1 dyoung
1062 1.1 dyoung if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1063 1.1 dyoung goto reset_hw_out;
1064 1.1 dyoung
1065 1.1 dyoung /* Reset PHY */
1066 1.1 dyoung if (hw->phy.reset_disable == FALSE && hw->phy.ops.reset != NULL)
1067 1.1 dyoung hw->phy.ops.reset(hw);
1068 1.1 dyoung
1069 1.10 msaitoh /* remember AUTOC from before we reset */
1070 1.12 msaitoh curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
1071 1.10 msaitoh
1072 1.6 msaitoh mac_reset_top:
1073 1.1 dyoung /*
1074 1.6 msaitoh * Issue global reset to the MAC. Needs to be SW reset if link is up.
1075 1.6 msaitoh * If link reset is used when link is up, it might reset the PHY when
1076 1.6 msaitoh * mng is using it. If link is down or the flag to force full link
1077 1.6 msaitoh * reset is set, then perform link reset.
1078 1.6 msaitoh */
1079 1.6 msaitoh ctrl = IXGBE_CTRL_LNK_RST;
1080 1.6 msaitoh if (!hw->force_full_reset) {
1081 1.6 msaitoh hw->mac.ops.check_link(hw, &link_speed, &link_up, FALSE);
1082 1.6 msaitoh if (link_up)
1083 1.6 msaitoh ctrl = IXGBE_CTRL_RST;
1084 1.6 msaitoh }
1085 1.1 dyoung
1086 1.6 msaitoh ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1087 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
1088 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1089 1.1 dyoung
1090 1.12 msaitoh /* Poll for reset bit to self-clear meaning reset is complete */
1091 1.1 dyoung for (i = 0; i < 10; i++) {
1092 1.1 dyoung usec_delay(1);
1093 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
1094 1.6 msaitoh if (!(ctrl & IXGBE_CTRL_RST_MASK))
1095 1.1 dyoung break;
1096 1.1 dyoung }
1097 1.6 msaitoh
1098 1.6 msaitoh if (ctrl & IXGBE_CTRL_RST_MASK) {
1099 1.1 dyoung status = IXGBE_ERR_RESET_FAILED;
1100 1.1 dyoung DEBUGOUT("Reset polling failed to complete.\n");
1101 1.1 dyoung }
1102 1.1 dyoung
1103 1.6 msaitoh msec_delay(50);
1104 1.6 msaitoh
1105 1.1 dyoung /*
1106 1.1 dyoung * Double resets are required for recovery from certain error
1107 1.12 msaitoh * conditions. Between resets, it is necessary to stall to
1108 1.12 msaitoh * allow time for any pending HW events to complete.
1109 1.1 dyoung */
1110 1.1 dyoung if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1111 1.1 dyoung hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
1112 1.1 dyoung goto mac_reset_top;
1113 1.1 dyoung }
1114 1.1 dyoung
1115 1.1 dyoung /*
1116 1.1 dyoung * Store the original AUTOC/AUTOC2 values if they have not been
1117 1.1 dyoung * stored off yet. Otherwise restore the stored original
1118 1.1 dyoung * values since the reset operation sets back to defaults.
1119 1.1 dyoung */
1120 1.12 msaitoh autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1121 1.1 dyoung autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1122 1.9 msaitoh
1123 1.9 msaitoh /* Enable link if disabled in NVM */
1124 1.9 msaitoh if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1125 1.9 msaitoh autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1126 1.9 msaitoh IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1127 1.9 msaitoh IXGBE_WRITE_FLUSH(hw);
1128 1.9 msaitoh }
1129 1.9 msaitoh
1130 1.1 dyoung if (hw->mac.orig_link_settings_stored == FALSE) {
1131 1.12 msaitoh hw->mac.orig_autoc = autoc;
1132 1.1 dyoung hw->mac.orig_autoc2 = autoc2;
1133 1.1 dyoung hw->mac.orig_link_settings_stored = TRUE;
1134 1.1 dyoung } else {
1135 1.10 msaitoh
1136 1.10 msaitoh /* If MNG FW is running on a multi-speed device that
1137 1.10 msaitoh * doesn't autoneg with out driver support we need to
1138 1.10 msaitoh * leave LMS in the state it was before we MAC reset.
1139 1.10 msaitoh * Likewise if we support WoL we don't want change the
1140 1.10 msaitoh * LMS state.
1141 1.10 msaitoh */
1142 1.12 msaitoh if ((hw->phy.multispeed_fiber && ixgbe_mng_enabled(hw)) ||
1143 1.10 msaitoh hw->wol_enabled)
1144 1.10 msaitoh hw->mac.orig_autoc =
1145 1.10 msaitoh (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1146 1.10 msaitoh curr_lms;
1147 1.10 msaitoh
1148 1.12 msaitoh if (autoc != hw->mac.orig_autoc) {
1149 1.12 msaitoh status = hw->mac.ops.prot_autoc_write(hw,
1150 1.12 msaitoh hw->mac.orig_autoc,
1151 1.12 msaitoh FALSE);
1152 1.12 msaitoh if (status != IXGBE_SUCCESS)
1153 1.12 msaitoh goto reset_hw_out;
1154 1.9 msaitoh }
1155 1.1 dyoung
1156 1.1 dyoung if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1157 1.1 dyoung (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1158 1.1 dyoung autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1159 1.1 dyoung autoc2 |= (hw->mac.orig_autoc2 &
1160 1.6 msaitoh IXGBE_AUTOC2_UPPER_MASK);
1161 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1162 1.1 dyoung }
1163 1.1 dyoung }
1164 1.1 dyoung
1165 1.1 dyoung /* Store the permanent mac address */
1166 1.1 dyoung hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1167 1.1 dyoung
1168 1.1 dyoung /*
1169 1.1 dyoung * Store MAC address from RAR0, clear receive address registers, and
1170 1.1 dyoung * clear the multicast table. Also reset num_rar_entries to 128,
1171 1.1 dyoung * since we modify this value when programming the SAN MAC address.
1172 1.1 dyoung */
1173 1.1 dyoung hw->mac.num_rar_entries = 128;
1174 1.1 dyoung hw->mac.ops.init_rx_addrs(hw);
1175 1.1 dyoung
1176 1.1 dyoung /* Store the permanent SAN mac address */
1177 1.1 dyoung hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1178 1.1 dyoung
1179 1.1 dyoung /* Add the SAN MAC address to the RAR only if it's a valid address */
1180 1.1 dyoung if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
1181 1.1 dyoung hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1182 1.6 msaitoh hw->mac.san_addr, 0, IXGBE_RAH_AV);
1183 1.1 dyoung
1184 1.7 msaitoh /* Save the SAN MAC RAR index */
1185 1.7 msaitoh hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1186 1.7 msaitoh
1187 1.1 dyoung /* Reserve the last RAR for the SAN MAC address */
1188 1.1 dyoung hw->mac.num_rar_entries--;
1189 1.1 dyoung }
1190 1.1 dyoung
1191 1.1 dyoung /* Store the alternative WWNN/WWPN prefix */
1192 1.1 dyoung hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1193 1.6 msaitoh &hw->mac.wwpn_prefix);
1194 1.1 dyoung
1195 1.1 dyoung reset_hw_out:
1196 1.1 dyoung return status;
1197 1.1 dyoung }
1198 1.1 dyoung
1199 1.1 dyoung /**
1200 1.12 msaitoh * ixgbe_fdir_check_cmd_complete - poll to check whether FDIRCMD is complete
1201 1.12 msaitoh * @hw: pointer to hardware structure
1202 1.12 msaitoh * @fdircmd: current value of FDIRCMD register
1203 1.12 msaitoh */
1204 1.12 msaitoh static s32 ixgbe_fdir_check_cmd_complete(struct ixgbe_hw *hw, u32 *fdircmd)
1205 1.12 msaitoh {
1206 1.12 msaitoh int i;
1207 1.12 msaitoh
1208 1.12 msaitoh for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1209 1.12 msaitoh *fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1210 1.12 msaitoh if (!(*fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1211 1.12 msaitoh return IXGBE_SUCCESS;
1212 1.12 msaitoh usec_delay(10);
1213 1.12 msaitoh }
1214 1.12 msaitoh
1215 1.12 msaitoh return IXGBE_ERR_FDIR_CMD_INCOMPLETE;
1216 1.12 msaitoh }
1217 1.12 msaitoh
1218 1.12 msaitoh /**
1219 1.1 dyoung * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1220 1.1 dyoung * @hw: pointer to hardware structure
1221 1.1 dyoung **/
1222 1.1 dyoung s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1223 1.1 dyoung {
1224 1.12 msaitoh s32 err;
1225 1.1 dyoung int i;
1226 1.1 dyoung u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1227 1.12 msaitoh u32 fdircmd;
1228 1.1 dyoung fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1229 1.1 dyoung
1230 1.1 dyoung DEBUGFUNC("ixgbe_reinit_fdir_tables_82599");
1231 1.1 dyoung
1232 1.1 dyoung /*
1233 1.1 dyoung * Before starting reinitialization process,
1234 1.1 dyoung * FDIRCMD.CMD must be zero.
1235 1.1 dyoung */
1236 1.12 msaitoh err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1237 1.12 msaitoh if (err) {
1238 1.12 msaitoh DEBUGOUT("Flow Director previous command did not complete, aborting table re-initialization.\n");
1239 1.12 msaitoh return err;
1240 1.1 dyoung }
1241 1.1 dyoung
1242 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1243 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1244 1.1 dyoung /*
1245 1.1 dyoung * 82599 adapters flow director init flow cannot be restarted,
1246 1.1 dyoung * Workaround 82599 silicon errata by performing the following steps
1247 1.1 dyoung * before re-writing the FDIRCTRL control register with the same value.
1248 1.1 dyoung * - write 1 to bit 8 of FDIRCMD register &
1249 1.1 dyoung * - write 0 to bit 8 of FDIRCMD register
1250 1.1 dyoung */
1251 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1252 1.6 msaitoh (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1253 1.6 msaitoh IXGBE_FDIRCMD_CLEARHT));
1254 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1255 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1256 1.6 msaitoh (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1257 1.6 msaitoh ~IXGBE_FDIRCMD_CLEARHT));
1258 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1259 1.1 dyoung /*
1260 1.1 dyoung * Clear FDIR Hash register to clear any leftover hashes
1261 1.1 dyoung * waiting to be programmed.
1262 1.1 dyoung */
1263 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1264 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1265 1.1 dyoung
1266 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1267 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1268 1.1 dyoung
1269 1.1 dyoung /* Poll init-done after we write FDIRCTRL register */
1270 1.1 dyoung for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1271 1.1 dyoung if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1272 1.6 msaitoh IXGBE_FDIRCTRL_INIT_DONE)
1273 1.1 dyoung break;
1274 1.9 msaitoh msec_delay(1);
1275 1.1 dyoung }
1276 1.1 dyoung if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1277 1.1 dyoung DEBUGOUT("Flow Director Signature poll time exceeded!\n");
1278 1.1 dyoung return IXGBE_ERR_FDIR_REINIT_FAILED;
1279 1.1 dyoung }
1280 1.1 dyoung
1281 1.1 dyoung /* Clear FDIR statistics registers (read to clear) */
1282 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1283 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1284 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1285 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1286 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1287 1.1 dyoung
1288 1.1 dyoung return IXGBE_SUCCESS;
1289 1.1 dyoung }
1290 1.1 dyoung
1291 1.1 dyoung /**
1292 1.6 msaitoh * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1293 1.1 dyoung * @hw: pointer to hardware structure
1294 1.6 msaitoh * @fdirctrl: value to write to flow director control register
1295 1.1 dyoung **/
1296 1.6 msaitoh static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1297 1.1 dyoung {
1298 1.1 dyoung int i;
1299 1.1 dyoung
1300 1.6 msaitoh DEBUGFUNC("ixgbe_fdir_enable_82599");
1301 1.1 dyoung
1302 1.1 dyoung /* Prime the keys for hashing */
1303 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1304 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
1305 1.1 dyoung
1306 1.1 dyoung /*
1307 1.1 dyoung * Poll init-done after we write the register. Estimated times:
1308 1.1 dyoung * 10G: PBALLOC = 11b, timing is 60us
1309 1.1 dyoung * 1G: PBALLOC = 11b, timing is 600us
1310 1.1 dyoung * 100M: PBALLOC = 11b, timing is 6ms
1311 1.1 dyoung *
1312 1.1 dyoung * Multiple these timings by 4 if under full Rx load
1313 1.1 dyoung *
1314 1.1 dyoung * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1315 1.1 dyoung * 1 msec per poll time. If we're at line rate and drop to 100M, then
1316 1.1 dyoung * this might not finish in our poll time, but we can live with that
1317 1.1 dyoung * for now.
1318 1.1 dyoung */
1319 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1320 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
1321 1.1 dyoung for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1322 1.1 dyoung if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1323 1.6 msaitoh IXGBE_FDIRCTRL_INIT_DONE)
1324 1.1 dyoung break;
1325 1.1 dyoung msec_delay(1);
1326 1.1 dyoung }
1327 1.6 msaitoh
1328 1.1 dyoung if (i >= IXGBE_FDIR_INIT_DONE_POLL)
1329 1.6 msaitoh DEBUGOUT("Flow Director poll time exceeded!\n");
1330 1.1 dyoung }
1331 1.1 dyoung
1332 1.1 dyoung /**
1333 1.6 msaitoh * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1334 1.1 dyoung * @hw: pointer to hardware structure
1335 1.6 msaitoh * @fdirctrl: value to write to flow director control register, initially
1336 1.6 msaitoh * contains just the value of the Rx packet buffer allocation
1337 1.1 dyoung **/
1338 1.6 msaitoh s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1339 1.1 dyoung {
1340 1.6 msaitoh DEBUGFUNC("ixgbe_init_fdir_signature_82599");
1341 1.1 dyoung
1342 1.1 dyoung /*
1343 1.6 msaitoh * Continue setup of fdirctrl register bits:
1344 1.6 msaitoh * Move the flexible bytes to use the ethertype - shift 6 words
1345 1.6 msaitoh * Set the maximum length per hash bucket to 0xA filters
1346 1.6 msaitoh * Send interrupt when 64 filters are left
1347 1.6 msaitoh */
1348 1.6 msaitoh fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1349 1.6 msaitoh (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1350 1.6 msaitoh (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1351 1.1 dyoung
1352 1.6 msaitoh /* write hashes and fdirctrl register, poll for completion */
1353 1.6 msaitoh ixgbe_fdir_enable_82599(hw, fdirctrl);
1354 1.1 dyoung
1355 1.1 dyoung return IXGBE_SUCCESS;
1356 1.1 dyoung }
1357 1.1 dyoung
1358 1.1 dyoung /**
1359 1.6 msaitoh * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1360 1.6 msaitoh * @hw: pointer to hardware structure
1361 1.6 msaitoh * @fdirctrl: value to write to flow director control register, initially
1362 1.6 msaitoh * contains just the value of the Rx packet buffer allocation
1363 1.12 msaitoh * @cloud_mode: TRUE - cloud mode, FALSE - other mode
1364 1.1 dyoung **/
1365 1.12 msaitoh s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl,
1366 1.12 msaitoh bool cloud_mode)
1367 1.1 dyoung {
1368 1.6 msaitoh DEBUGFUNC("ixgbe_init_fdir_perfect_82599");
1369 1.1 dyoung
1370 1.1 dyoung /*
1371 1.6 msaitoh * Continue setup of fdirctrl register bits:
1372 1.6 msaitoh * Turn perfect match filtering on
1373 1.6 msaitoh * Report hash in RSS field of Rx wb descriptor
1374 1.6 msaitoh * Initialize the drop queue
1375 1.6 msaitoh * Move the flexible bytes to use the ethertype - shift 6 words
1376 1.6 msaitoh * Set the maximum length per hash bucket to 0xA filters
1377 1.6 msaitoh * Send interrupt when 64 (0x4 * 16) filters are left
1378 1.6 msaitoh */
1379 1.6 msaitoh fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1380 1.6 msaitoh IXGBE_FDIRCTRL_REPORT_STATUS |
1381 1.6 msaitoh (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1382 1.6 msaitoh (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1383 1.6 msaitoh (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1384 1.6 msaitoh (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1385 1.1 dyoung
1386 1.12 msaitoh if (cloud_mode)
1387 1.12 msaitoh fdirctrl |=(IXGBE_FDIRCTRL_FILTERMODE_CLOUD <<
1388 1.12 msaitoh IXGBE_FDIRCTRL_FILTERMODE_SHIFT);
1389 1.12 msaitoh
1390 1.6 msaitoh /* write hashes and fdirctrl register, poll for completion */
1391 1.6 msaitoh ixgbe_fdir_enable_82599(hw, fdirctrl);
1392 1.1 dyoung
1393 1.6 msaitoh return IXGBE_SUCCESS;
1394 1.1 dyoung }
1395 1.1 dyoung
1396 1.1 dyoung /*
1397 1.1 dyoung * These defines allow us to quickly generate all of the necessary instructions
1398 1.1 dyoung * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1399 1.1 dyoung * for values 0 through 15
1400 1.1 dyoung */
1401 1.1 dyoung #define IXGBE_ATR_COMMON_HASH_KEY \
1402 1.1 dyoung (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1403 1.1 dyoung #define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1404 1.1 dyoung do { \
1405 1.1 dyoung u32 n = (_n); \
1406 1.1 dyoung if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1407 1.1 dyoung common_hash ^= lo_hash_dword >> n; \
1408 1.1 dyoung else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1409 1.1 dyoung bucket_hash ^= lo_hash_dword >> n; \
1410 1.1 dyoung else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1411 1.1 dyoung sig_hash ^= lo_hash_dword << (16 - n); \
1412 1.1 dyoung if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1413 1.1 dyoung common_hash ^= hi_hash_dword >> n; \
1414 1.1 dyoung else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1415 1.1 dyoung bucket_hash ^= hi_hash_dword >> n; \
1416 1.1 dyoung else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1417 1.1 dyoung sig_hash ^= hi_hash_dword << (16 - n); \
1418 1.12 msaitoh } while (0)
1419 1.1 dyoung
1420 1.1 dyoung /**
1421 1.1 dyoung * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1422 1.1 dyoung * @stream: input bitstream to compute the hash on
1423 1.1 dyoung *
1424 1.1 dyoung * This function is almost identical to the function above but contains
1425 1.12 msaitoh * several optimizations such as unwinding all of the loops, letting the
1426 1.1 dyoung * compiler work out all of the conditional ifs since the keys are static
1427 1.1 dyoung * defines, and computing two keys at once since the hashed dword stream
1428 1.1 dyoung * will be the same for both keys.
1429 1.1 dyoung **/
1430 1.6 msaitoh u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1431 1.6 msaitoh union ixgbe_atr_hash_dword common)
1432 1.1 dyoung {
1433 1.1 dyoung u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1434 1.1 dyoung u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1435 1.1 dyoung
1436 1.1 dyoung /* record the flow_vm_vlan bits as they are a key part to the hash */
1437 1.1 dyoung flow_vm_vlan = IXGBE_NTOHL(input.dword);
1438 1.1 dyoung
1439 1.1 dyoung /* generate common hash dword */
1440 1.1 dyoung hi_hash_dword = IXGBE_NTOHL(common.dword);
1441 1.1 dyoung
1442 1.1 dyoung /* low dword is word swapped version of common */
1443 1.1 dyoung lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1444 1.1 dyoung
1445 1.1 dyoung /* apply flow ID/VM pool/VLAN ID bits to hash words */
1446 1.1 dyoung hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1447 1.1 dyoung
1448 1.1 dyoung /* Process bits 0 and 16 */
1449 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1450 1.1 dyoung
1451 1.1 dyoung /*
1452 1.1 dyoung * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1453 1.1 dyoung * delay this because bit 0 of the stream should not be processed
1454 1.12 msaitoh * so we do not add the VLAN until after bit 0 was processed
1455 1.1 dyoung */
1456 1.1 dyoung lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1457 1.1 dyoung
1458 1.1 dyoung /* Process remaining 30 bit of the key */
1459 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1460 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1461 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1462 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1463 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1464 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1465 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1466 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1467 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1468 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1469 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1470 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1471 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1472 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1473 1.1 dyoung IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1474 1.1 dyoung
1475 1.1 dyoung /* combine common_hash result with signature and bucket hashes */
1476 1.1 dyoung bucket_hash ^= common_hash;
1477 1.1 dyoung bucket_hash &= IXGBE_ATR_HASH_MASK;
1478 1.1 dyoung
1479 1.1 dyoung sig_hash ^= common_hash << 16;
1480 1.1 dyoung sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1481 1.1 dyoung
1482 1.1 dyoung /* return completed signature hash */
1483 1.1 dyoung return sig_hash ^ bucket_hash;
1484 1.1 dyoung }
1485 1.1 dyoung
1486 1.1 dyoung /**
1487 1.1 dyoung * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1488 1.1 dyoung * @hw: pointer to hardware structure
1489 1.6 msaitoh * @input: unique input dword
1490 1.6 msaitoh * @common: compressed common input dword
1491 1.1 dyoung * @queue: queue index to direct traffic to
1492 1.12 msaitoh *
1493 1.12 msaitoh * Note that the tunnel bit in input must not be set when the hardware
1494 1.12 msaitoh * tunneling support does not exist.
1495 1.1 dyoung **/
1496 1.1 dyoung s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
1497 1.6 msaitoh union ixgbe_atr_hash_dword input,
1498 1.6 msaitoh union ixgbe_atr_hash_dword common,
1499 1.6 msaitoh u8 queue)
1500 1.1 dyoung {
1501 1.12 msaitoh u64 fdirhashcmd;
1502 1.12 msaitoh u8 flow_type;
1503 1.12 msaitoh bool tunnel;
1504 1.12 msaitoh u32 fdircmd;
1505 1.12 msaitoh s32 err;
1506 1.1 dyoung
1507 1.1 dyoung DEBUGFUNC("ixgbe_fdir_add_signature_filter_82599");
1508 1.1 dyoung
1509 1.1 dyoung /*
1510 1.1 dyoung * Get the flow_type in order to program FDIRCMD properly
1511 1.1 dyoung * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1512 1.12 msaitoh * fifth is FDIRCMD.TUNNEL_FILTER
1513 1.1 dyoung */
1514 1.12 msaitoh tunnel = !!(input.formatted.flow_type & IXGBE_ATR_L4TYPE_TUNNEL_MASK);
1515 1.12 msaitoh flow_type = input.formatted.flow_type &
1516 1.12 msaitoh (IXGBE_ATR_L4TYPE_TUNNEL_MASK - 1);
1517 1.12 msaitoh switch (flow_type) {
1518 1.1 dyoung case IXGBE_ATR_FLOW_TYPE_TCPV4:
1519 1.1 dyoung case IXGBE_ATR_FLOW_TYPE_UDPV4:
1520 1.1 dyoung case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1521 1.1 dyoung case IXGBE_ATR_FLOW_TYPE_TCPV6:
1522 1.1 dyoung case IXGBE_ATR_FLOW_TYPE_UDPV6:
1523 1.1 dyoung case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1524 1.1 dyoung break;
1525 1.1 dyoung default:
1526 1.1 dyoung DEBUGOUT(" Error on flow type input\n");
1527 1.1 dyoung return IXGBE_ERR_CONFIG;
1528 1.1 dyoung }
1529 1.1 dyoung
1530 1.1 dyoung /* configure FDIRCMD register */
1531 1.1 dyoung fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1532 1.6 msaitoh IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
1533 1.12 msaitoh fdircmd |= (u32)flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1534 1.1 dyoung fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
1535 1.12 msaitoh if (tunnel)
1536 1.12 msaitoh fdircmd |= IXGBE_FDIRCMD_TUNNEL_FILTER;
1537 1.1 dyoung
1538 1.1 dyoung /*
1539 1.1 dyoung * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1540 1.1 dyoung * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1541 1.1 dyoung */
1542 1.1 dyoung fdirhashcmd = (u64)fdircmd << 32;
1543 1.1 dyoung fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
1544 1.1 dyoung IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1545 1.1 dyoung
1546 1.12 msaitoh err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1547 1.12 msaitoh if (err) {
1548 1.12 msaitoh DEBUGOUT("Flow Director command did not complete!\n");
1549 1.12 msaitoh return err;
1550 1.12 msaitoh }
1551 1.12 msaitoh
1552 1.1 dyoung DEBUGOUT2("Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1553 1.1 dyoung
1554 1.1 dyoung return IXGBE_SUCCESS;
1555 1.1 dyoung }
1556 1.1 dyoung
1557 1.6 msaitoh #define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1558 1.6 msaitoh do { \
1559 1.6 msaitoh u32 n = (_n); \
1560 1.6 msaitoh if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1561 1.6 msaitoh bucket_hash ^= lo_hash_dword >> n; \
1562 1.6 msaitoh if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1563 1.6 msaitoh bucket_hash ^= hi_hash_dword >> n; \
1564 1.12 msaitoh } while (0)
1565 1.6 msaitoh
1566 1.6 msaitoh /**
1567 1.6 msaitoh * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1568 1.6 msaitoh * @atr_input: input bitstream to compute the hash on
1569 1.6 msaitoh * @input_mask: mask for the input bitstream
1570 1.6 msaitoh *
1571 1.12 msaitoh * This function serves two main purposes. First it applies the input_mask
1572 1.6 msaitoh * to the atr_input resulting in a cleaned up atr_input data stream.
1573 1.6 msaitoh * Secondly it computes the hash and stores it in the bkt_hash field at
1574 1.6 msaitoh * the end of the input byte stream. This way it will be available for
1575 1.6 msaitoh * future use without needing to recompute the hash.
1576 1.6 msaitoh **/
1577 1.6 msaitoh void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1578 1.6 msaitoh union ixgbe_atr_input *input_mask)
1579 1.6 msaitoh {
1580 1.6 msaitoh
1581 1.6 msaitoh u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1582 1.6 msaitoh u32 bucket_hash = 0;
1583 1.12 msaitoh u32 hi_dword = 0;
1584 1.12 msaitoh u32 i = 0;
1585 1.6 msaitoh
1586 1.6 msaitoh /* Apply masks to input data */
1587 1.12 msaitoh for (i = 0; i < 14; i++)
1588 1.12 msaitoh input->dword_stream[i] &= input_mask->dword_stream[i];
1589 1.6 msaitoh
1590 1.6 msaitoh /* record the flow_vm_vlan bits as they are a key part to the hash */
1591 1.6 msaitoh flow_vm_vlan = IXGBE_NTOHL(input->dword_stream[0]);
1592 1.6 msaitoh
1593 1.6 msaitoh /* generate common hash dword */
1594 1.12 msaitoh for (i = 1; i <= 13; i++)
1595 1.12 msaitoh hi_dword ^= input->dword_stream[i];
1596 1.12 msaitoh hi_hash_dword = IXGBE_NTOHL(hi_dword);
1597 1.6 msaitoh
1598 1.6 msaitoh /* low dword is word swapped version of common */
1599 1.6 msaitoh lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1600 1.6 msaitoh
1601 1.6 msaitoh /* apply flow ID/VM pool/VLAN ID bits to hash words */
1602 1.6 msaitoh hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1603 1.6 msaitoh
1604 1.6 msaitoh /* Process bits 0 and 16 */
1605 1.6 msaitoh IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1606 1.6 msaitoh
1607 1.6 msaitoh /*
1608 1.6 msaitoh * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1609 1.6 msaitoh * delay this because bit 0 of the stream should not be processed
1610 1.12 msaitoh * so we do not add the VLAN until after bit 0 was processed
1611 1.6 msaitoh */
1612 1.6 msaitoh lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1613 1.6 msaitoh
1614 1.6 msaitoh /* Process remaining 30 bit of the key */
1615 1.12 msaitoh for (i = 1; i <= 15; i++)
1616 1.12 msaitoh IXGBE_COMPUTE_BKT_HASH_ITERATION(i);
1617 1.6 msaitoh
1618 1.6 msaitoh /*
1619 1.6 msaitoh * Limit hash to 13 bits since max bucket count is 8K.
1620 1.6 msaitoh * Store result at the end of the input stream.
1621 1.6 msaitoh */
1622 1.6 msaitoh input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1623 1.6 msaitoh }
1624 1.6 msaitoh
1625 1.1 dyoung /**
1626 1.12 msaitoh * ixgbe_get_fdirtcpm_82599 - generate a TCP port from atr_input_masks
1627 1.1 dyoung * @input_mask: mask to be bit swapped
1628 1.1 dyoung *
1629 1.1 dyoung * The source and destination port masks for flow director are bit swapped
1630 1.1 dyoung * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1631 1.1 dyoung * generate a correctly swapped value we need to bit swap the mask and that
1632 1.1 dyoung * is what is accomplished by this function.
1633 1.1 dyoung **/
1634 1.6 msaitoh static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
1635 1.1 dyoung {
1636 1.6 msaitoh u32 mask = IXGBE_NTOHS(input_mask->formatted.dst_port);
1637 1.1 dyoung mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
1638 1.6 msaitoh mask |= IXGBE_NTOHS(input_mask->formatted.src_port);
1639 1.1 dyoung mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1640 1.1 dyoung mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1641 1.1 dyoung mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1642 1.1 dyoung return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1643 1.1 dyoung }
1644 1.1 dyoung
1645 1.1 dyoung /*
1646 1.1 dyoung * These two macros are meant to address the fact that we have registers
1647 1.1 dyoung * that are either all or in part big-endian. As a result on big-endian
1648 1.1 dyoung * systems we will end up byte swapping the value to little-endian before
1649 1.1 dyoung * it is byte swapped again and written to the hardware in the original
1650 1.1 dyoung * big-endian format.
1651 1.1 dyoung */
1652 1.1 dyoung #define IXGBE_STORE_AS_BE32(_value) \
1653 1.1 dyoung (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1654 1.1 dyoung (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1655 1.1 dyoung
1656 1.1 dyoung #define IXGBE_WRITE_REG_BE32(a, reg, value) \
1657 1.1 dyoung IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(IXGBE_NTOHL(value)))
1658 1.1 dyoung
1659 1.1 dyoung #define IXGBE_STORE_AS_BE16(_value) \
1660 1.6 msaitoh IXGBE_NTOHS(((u16)(_value) >> 8) | ((u16)(_value) << 8))
1661 1.1 dyoung
1662 1.6 msaitoh s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1663 1.12 msaitoh union ixgbe_atr_input *input_mask, bool cloud_mode)
1664 1.1 dyoung {
1665 1.6 msaitoh /* mask IPv6 since it is currently not supported */
1666 1.6 msaitoh u32 fdirm = IXGBE_FDIRM_DIPv6;
1667 1.6 msaitoh u32 fdirtcpm;
1668 1.12 msaitoh u32 fdirip6m;
1669 1.6 msaitoh DEBUGFUNC("ixgbe_fdir_set_atr_input_mask_82599");
1670 1.1 dyoung
1671 1.1 dyoung /*
1672 1.6 msaitoh * Program the relevant mask registers. If src/dst_port or src/dst_addr
1673 1.6 msaitoh * are zero, then assume a full mask for that field. Also assume that
1674 1.6 msaitoh * a VLAN of 0 is unspecified, so mask that out as well. L4type
1675 1.6 msaitoh * cannot be masked out in this implementation.
1676 1.6 msaitoh *
1677 1.6 msaitoh * This also assumes IPv4 only. IPv6 masking isn't supported at this
1678 1.6 msaitoh * point in time.
1679 1.1 dyoung */
1680 1.6 msaitoh
1681 1.6 msaitoh /* verify bucket hash is cleared on hash generation */
1682 1.6 msaitoh if (input_mask->formatted.bkt_hash)
1683 1.6 msaitoh DEBUGOUT(" bucket hash should always be 0 in mask\n");
1684 1.6 msaitoh
1685 1.6 msaitoh /* Program FDIRM and verify partial masks */
1686 1.6 msaitoh switch (input_mask->formatted.vm_pool & 0x7F) {
1687 1.6 msaitoh case 0x0:
1688 1.6 msaitoh fdirm |= IXGBE_FDIRM_POOL;
1689 1.6 msaitoh case 0x7F:
1690 1.6 msaitoh break;
1691 1.6 msaitoh default:
1692 1.6 msaitoh DEBUGOUT(" Error on vm pool mask\n");
1693 1.6 msaitoh return IXGBE_ERR_CONFIG;
1694 1.6 msaitoh }
1695 1.6 msaitoh
1696 1.6 msaitoh switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1697 1.6 msaitoh case 0x0:
1698 1.1 dyoung fdirm |= IXGBE_FDIRM_L4P;
1699 1.6 msaitoh if (input_mask->formatted.dst_port ||
1700 1.6 msaitoh input_mask->formatted.src_port) {
1701 1.1 dyoung DEBUGOUT(" Error on src/dst port mask\n");
1702 1.1 dyoung return IXGBE_ERR_CONFIG;
1703 1.1 dyoung }
1704 1.6 msaitoh case IXGBE_ATR_L4TYPE_MASK:
1705 1.1 dyoung break;
1706 1.1 dyoung default:
1707 1.6 msaitoh DEBUGOUT(" Error on flow type mask\n");
1708 1.1 dyoung return IXGBE_ERR_CONFIG;
1709 1.1 dyoung }
1710 1.1 dyoung
1711 1.6 msaitoh switch (IXGBE_NTOHS(input_mask->formatted.vlan_id) & 0xEFFF) {
1712 1.6 msaitoh case 0x0000:
1713 1.6 msaitoh /* mask VLAN ID, fall through to mask VLAN priority */
1714 1.6 msaitoh fdirm |= IXGBE_FDIRM_VLANID;
1715 1.1 dyoung case 0x0FFF:
1716 1.6 msaitoh /* mask VLAN priority */
1717 1.6 msaitoh fdirm |= IXGBE_FDIRM_VLANP;
1718 1.1 dyoung break;
1719 1.6 msaitoh case 0xE000:
1720 1.6 msaitoh /* mask VLAN ID only, fall through */
1721 1.6 msaitoh fdirm |= IXGBE_FDIRM_VLANID;
1722 1.6 msaitoh case 0xEFFF:
1723 1.6 msaitoh /* no VLAN fields masked */
1724 1.1 dyoung break;
1725 1.1 dyoung default:
1726 1.1 dyoung DEBUGOUT(" Error on VLAN mask\n");
1727 1.1 dyoung return IXGBE_ERR_CONFIG;
1728 1.1 dyoung }
1729 1.1 dyoung
1730 1.6 msaitoh switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1731 1.6 msaitoh case 0x0000:
1732 1.6 msaitoh /* Mask Flex Bytes, fall through */
1733 1.6 msaitoh fdirm |= IXGBE_FDIRM_FLEX;
1734 1.6 msaitoh case 0xFFFF:
1735 1.6 msaitoh break;
1736 1.6 msaitoh default:
1737 1.6 msaitoh DEBUGOUT(" Error on flexible byte mask\n");
1738 1.6 msaitoh return IXGBE_ERR_CONFIG;
1739 1.1 dyoung }
1740 1.1 dyoung
1741 1.12 msaitoh if (cloud_mode) {
1742 1.12 msaitoh fdirm |= IXGBE_FDIRM_L3P;
1743 1.12 msaitoh fdirip6m = ((u32) 0xFFFFU << IXGBE_FDIRIP6M_DIPM_SHIFT);
1744 1.12 msaitoh fdirip6m |= IXGBE_FDIRIP6M_ALWAYS_MASK;
1745 1.12 msaitoh
1746 1.12 msaitoh switch (input_mask->formatted.inner_mac[0] & 0xFF) {
1747 1.12 msaitoh case 0x00:
1748 1.12 msaitoh /* Mask inner MAC, fall through */
1749 1.12 msaitoh fdirip6m |= IXGBE_FDIRIP6M_INNER_MAC;
1750 1.12 msaitoh case 0xFF:
1751 1.12 msaitoh break;
1752 1.12 msaitoh default:
1753 1.12 msaitoh DEBUGOUT(" Error on inner_mac byte mask\n");
1754 1.12 msaitoh return IXGBE_ERR_CONFIG;
1755 1.12 msaitoh }
1756 1.12 msaitoh
1757 1.12 msaitoh switch (input_mask->formatted.tni_vni & 0xFFFFFFFF) {
1758 1.12 msaitoh case 0x0:
1759 1.12 msaitoh /* Mask vxlan id */
1760 1.12 msaitoh fdirip6m |= IXGBE_FDIRIP6M_TNI_VNI;
1761 1.12 msaitoh break;
1762 1.12 msaitoh case 0x00FFFFFF:
1763 1.12 msaitoh fdirip6m |= IXGBE_FDIRIP6M_TNI_VNI_24;
1764 1.12 msaitoh break;
1765 1.12 msaitoh case 0xFFFFFFFF:
1766 1.12 msaitoh break;
1767 1.12 msaitoh default:
1768 1.12 msaitoh DEBUGOUT(" Error on TNI/VNI byte mask\n");
1769 1.12 msaitoh return IXGBE_ERR_CONFIG;
1770 1.12 msaitoh }
1771 1.12 msaitoh
1772 1.12 msaitoh switch (input_mask->formatted.tunnel_type & 0xFFFF) {
1773 1.12 msaitoh case 0x0:
1774 1.12 msaitoh /* Mask turnnel type, fall through */
1775 1.12 msaitoh fdirip6m |= IXGBE_FDIRIP6M_TUNNEL_TYPE;
1776 1.12 msaitoh case 0xFFFF:
1777 1.12 msaitoh break;
1778 1.12 msaitoh default:
1779 1.12 msaitoh DEBUGOUT(" Error on tunnel type byte mask\n");
1780 1.12 msaitoh return IXGBE_ERR_CONFIG;
1781 1.12 msaitoh }
1782 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIP6M, fdirip6m);
1783 1.12 msaitoh
1784 1.12 msaitoh /* Set all bits in FDIRTCPM, FDIRUDPM, FDIRSIP4M and
1785 1.12 msaitoh * FDIRDIP4M in cloud mode to allow L3/L3 packets to
1786 1.12 msaitoh * tunnel.
1787 1.12 msaitoh */
1788 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, 0xFFFFFFFF);
1789 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, 0xFFFFFFFF);
1790 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M, 0xFFFFFFFF);
1791 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M, 0xFFFFFFFF);
1792 1.12 msaitoh }
1793 1.12 msaitoh
1794 1.1 dyoung /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
1795 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
1796 1.1 dyoung
1797 1.12 msaitoh if (!cloud_mode) {
1798 1.12 msaitoh /* store the TCP/UDP port masks, bit reversed from port
1799 1.12 msaitoh * layout */
1800 1.12 msaitoh fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
1801 1.12 msaitoh
1802 1.12 msaitoh /* write both the same so that UDP and TCP use the same mask */
1803 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1804 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1805 1.12 msaitoh /* also use it for SCTP */
1806 1.12 msaitoh switch (hw->mac.type) {
1807 1.12 msaitoh case ixgbe_mac_X550:
1808 1.12 msaitoh case ixgbe_mac_X550EM_x:
1809 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRSCTPM, ~fdirtcpm);
1810 1.12 msaitoh break;
1811 1.12 msaitoh default:
1812 1.12 msaitoh break;
1813 1.12 msaitoh }
1814 1.6 msaitoh
1815 1.12 msaitoh /* store source and destination IP masks (big-enian) */
1816 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
1817 1.12 msaitoh ~input_mask->formatted.src_ip[0]);
1818 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
1819 1.12 msaitoh ~input_mask->formatted.dst_ip[0]);
1820 1.12 msaitoh }
1821 1.6 msaitoh return IXGBE_SUCCESS;
1822 1.6 msaitoh }
1823 1.1 dyoung
1824 1.6 msaitoh s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1825 1.6 msaitoh union ixgbe_atr_input *input,
1826 1.12 msaitoh u16 soft_id, u8 queue, bool cloud_mode)
1827 1.6 msaitoh {
1828 1.6 msaitoh u32 fdirport, fdirvlan, fdirhash, fdircmd;
1829 1.12 msaitoh u32 addr_low, addr_high;
1830 1.12 msaitoh u32 cloud_type = 0;
1831 1.12 msaitoh s32 err;
1832 1.6 msaitoh
1833 1.6 msaitoh DEBUGFUNC("ixgbe_fdir_write_perfect_filter_82599");
1834 1.12 msaitoh if (!cloud_mode) {
1835 1.12 msaitoh /* currently IPv6 is not supported, must be programmed with 0 */
1836 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1837 1.12 msaitoh input->formatted.src_ip[0]);
1838 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1839 1.12 msaitoh input->formatted.src_ip[1]);
1840 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1841 1.12 msaitoh input->formatted.src_ip[2]);
1842 1.12 msaitoh
1843 1.12 msaitoh /* record the source address (big-endian) */
1844 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA,
1845 1.12 msaitoh input->formatted.src_ip[0]);
1846 1.12 msaitoh
1847 1.12 msaitoh /* record the first 32 bits of the destination address
1848 1.12 msaitoh * (big-endian) */
1849 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA,
1850 1.12 msaitoh input->formatted.dst_ip[0]);
1851 1.12 msaitoh
1852 1.12 msaitoh /* record source and destination port (little-endian)*/
1853 1.12 msaitoh fdirport = IXGBE_NTOHS(input->formatted.dst_port);
1854 1.12 msaitoh fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1855 1.12 msaitoh fdirport |= IXGBE_NTOHS(input->formatted.src_port);
1856 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1857 1.12 msaitoh }
1858 1.6 msaitoh
1859 1.12 msaitoh /* record VLAN (little-endian) and flex_bytes(big-endian) */
1860 1.6 msaitoh fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1861 1.6 msaitoh fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1862 1.6 msaitoh fdirvlan |= IXGBE_NTOHS(input->formatted.vlan_id);
1863 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
1864 1.6 msaitoh
1865 1.12 msaitoh if (cloud_mode) {
1866 1.12 msaitoh if (input->formatted.tunnel_type != 0)
1867 1.12 msaitoh cloud_type = 0x80000000;
1868 1.12 msaitoh
1869 1.12 msaitoh addr_low = ((u32)input->formatted.inner_mac[0] |
1870 1.12 msaitoh ((u32)input->formatted.inner_mac[1] << 8) |
1871 1.12 msaitoh ((u32)input->formatted.inner_mac[2] << 16) |
1872 1.12 msaitoh ((u32)input->formatted.inner_mac[3] << 24));
1873 1.12 msaitoh addr_high = ((u32)input->formatted.inner_mac[4] |
1874 1.12 msaitoh ((u32)input->formatted.inner_mac[5] << 8));
1875 1.12 msaitoh cloud_type |= addr_high;
1876 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0), addr_low);
1877 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1), cloud_type);
1878 1.12 msaitoh IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2), input->formatted.tni_vni);
1879 1.12 msaitoh }
1880 1.12 msaitoh
1881 1.6 msaitoh /* configure FDIRHASH register */
1882 1.6 msaitoh fdirhash = input->formatted.bkt_hash;
1883 1.6 msaitoh fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1884 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1885 1.1 dyoung
1886 1.6 msaitoh /*
1887 1.6 msaitoh * flush all previous writes to make certain registers are
1888 1.6 msaitoh * programmed prior to issuing the command
1889 1.6 msaitoh */
1890 1.6 msaitoh IXGBE_WRITE_FLUSH(hw);
1891 1.1 dyoung
1892 1.1 dyoung /* configure FDIRCMD register */
1893 1.1 dyoung fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1894 1.1 dyoung IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
1895 1.6 msaitoh if (queue == IXGBE_FDIR_DROP_QUEUE)
1896 1.6 msaitoh fdircmd |= IXGBE_FDIRCMD_DROP;
1897 1.12 msaitoh if (input->formatted.flow_type & IXGBE_ATR_L4TYPE_TUNNEL_MASK)
1898 1.12 msaitoh fdircmd |= IXGBE_FDIRCMD_TUNNEL_FILTER;
1899 1.1 dyoung fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1900 1.1 dyoung fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
1901 1.6 msaitoh fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
1902 1.6 msaitoh
1903 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1904 1.12 msaitoh err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1905 1.12 msaitoh if (err) {
1906 1.12 msaitoh DEBUGOUT("Flow Director command did not complete!\n");
1907 1.12 msaitoh return err;
1908 1.12 msaitoh }
1909 1.1 dyoung
1910 1.6 msaitoh return IXGBE_SUCCESS;
1911 1.6 msaitoh }
1912 1.6 msaitoh
1913 1.6 msaitoh s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1914 1.6 msaitoh union ixgbe_atr_input *input,
1915 1.6 msaitoh u16 soft_id)
1916 1.6 msaitoh {
1917 1.6 msaitoh u32 fdirhash;
1918 1.12 msaitoh u32 fdircmd;
1919 1.12 msaitoh s32 err;
1920 1.6 msaitoh
1921 1.6 msaitoh /* configure FDIRHASH register */
1922 1.6 msaitoh fdirhash = input->formatted.bkt_hash;
1923 1.1 dyoung fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1924 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1925 1.6 msaitoh
1926 1.6 msaitoh /* flush hash to HW */
1927 1.6 msaitoh IXGBE_WRITE_FLUSH(hw);
1928 1.6 msaitoh
1929 1.6 msaitoh /* Query if filter is present */
1930 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1931 1.6 msaitoh
1932 1.12 msaitoh err = ixgbe_fdir_check_cmd_complete(hw, &fdircmd);
1933 1.12 msaitoh if (err) {
1934 1.12 msaitoh DEBUGOUT("Flow Director command did not complete!\n");
1935 1.12 msaitoh return err;
1936 1.6 msaitoh }
1937 1.6 msaitoh
1938 1.6 msaitoh /* if filter exists in hardware then remove it */
1939 1.6 msaitoh if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1940 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1941 1.6 msaitoh IXGBE_WRITE_FLUSH(hw);
1942 1.6 msaitoh IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1943 1.6 msaitoh IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1944 1.6 msaitoh }
1945 1.6 msaitoh
1946 1.12 msaitoh return IXGBE_SUCCESS;
1947 1.6 msaitoh }
1948 1.6 msaitoh
1949 1.6 msaitoh /**
1950 1.6 msaitoh * ixgbe_fdir_add_perfect_filter_82599 - Adds a perfect filter
1951 1.6 msaitoh * @hw: pointer to hardware structure
1952 1.6 msaitoh * @input: input bitstream
1953 1.6 msaitoh * @input_mask: mask for the input bitstream
1954 1.6 msaitoh * @soft_id: software index for the filters
1955 1.6 msaitoh * @queue: queue index to direct traffic to
1956 1.6 msaitoh *
1957 1.6 msaitoh * Note that the caller to this function must lock before calling, since the
1958 1.6 msaitoh * hardware writes must be protected from one another.
1959 1.6 msaitoh **/
1960 1.6 msaitoh s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
1961 1.6 msaitoh union ixgbe_atr_input *input,
1962 1.6 msaitoh union ixgbe_atr_input *input_mask,
1963 1.12 msaitoh u16 soft_id, u8 queue, bool cloud_mode)
1964 1.6 msaitoh {
1965 1.6 msaitoh s32 err = IXGBE_ERR_CONFIG;
1966 1.6 msaitoh
1967 1.6 msaitoh DEBUGFUNC("ixgbe_fdir_add_perfect_filter_82599");
1968 1.1 dyoung
1969 1.6 msaitoh /*
1970 1.6 msaitoh * Check flow_type formatting, and bail out before we touch the hardware
1971 1.6 msaitoh * if there's a configuration issue
1972 1.6 msaitoh */
1973 1.6 msaitoh switch (input->formatted.flow_type) {
1974 1.6 msaitoh case IXGBE_ATR_FLOW_TYPE_IPV4:
1975 1.12 msaitoh case IXGBE_ATR_FLOW_TYPE_TUNNELED_IPV4:
1976 1.6 msaitoh input_mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK;
1977 1.6 msaitoh if (input->formatted.dst_port || input->formatted.src_port) {
1978 1.6 msaitoh DEBUGOUT(" Error on src/dst port\n");
1979 1.6 msaitoh return IXGBE_ERR_CONFIG;
1980 1.6 msaitoh }
1981 1.6 msaitoh break;
1982 1.6 msaitoh case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1983 1.12 msaitoh case IXGBE_ATR_FLOW_TYPE_TUNNELED_SCTPV4:
1984 1.6 msaitoh if (input->formatted.dst_port || input->formatted.src_port) {
1985 1.6 msaitoh DEBUGOUT(" Error on src/dst port\n");
1986 1.6 msaitoh return IXGBE_ERR_CONFIG;
1987 1.6 msaitoh }
1988 1.6 msaitoh case IXGBE_ATR_FLOW_TYPE_TCPV4:
1989 1.12 msaitoh case IXGBE_ATR_FLOW_TYPE_TUNNELED_TCPV4:
1990 1.6 msaitoh case IXGBE_ATR_FLOW_TYPE_UDPV4:
1991 1.12 msaitoh case IXGBE_ATR_FLOW_TYPE_TUNNELED_UDPV4:
1992 1.6 msaitoh input_mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
1993 1.6 msaitoh IXGBE_ATR_L4TYPE_MASK;
1994 1.6 msaitoh break;
1995 1.6 msaitoh default:
1996 1.6 msaitoh DEBUGOUT(" Error on flow type input\n");
1997 1.6 msaitoh return err;
1998 1.6 msaitoh }
1999 1.6 msaitoh
2000 1.6 msaitoh /* program input mask into the HW */
2001 1.12 msaitoh err = ixgbe_fdir_set_input_mask_82599(hw, input_mask, cloud_mode);
2002 1.6 msaitoh if (err)
2003 1.6 msaitoh return err;
2004 1.6 msaitoh
2005 1.6 msaitoh /* apply mask and compute/store hash */
2006 1.6 msaitoh ixgbe_atr_compute_perfect_hash_82599(input, input_mask);
2007 1.1 dyoung
2008 1.6 msaitoh /* program filters to filter memory */
2009 1.6 msaitoh return ixgbe_fdir_write_perfect_filter_82599(hw, input,
2010 1.12 msaitoh soft_id, queue, cloud_mode);
2011 1.1 dyoung }
2012 1.1 dyoung
2013 1.1 dyoung /**
2014 1.1 dyoung * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
2015 1.1 dyoung * @hw: pointer to hardware structure
2016 1.1 dyoung * @reg: analog register to read
2017 1.1 dyoung * @val: read value
2018 1.1 dyoung *
2019 1.1 dyoung * Performs read operation to Omer analog register specified.
2020 1.1 dyoung **/
2021 1.1 dyoung s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
2022 1.1 dyoung {
2023 1.1 dyoung u32 core_ctl;
2024 1.1 dyoung
2025 1.1 dyoung DEBUGFUNC("ixgbe_read_analog_reg8_82599");
2026 1.1 dyoung
2027 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
2028 1.6 msaitoh (reg << 8));
2029 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
2030 1.1 dyoung usec_delay(10);
2031 1.1 dyoung core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
2032 1.1 dyoung *val = (u8)core_ctl;
2033 1.1 dyoung
2034 1.1 dyoung return IXGBE_SUCCESS;
2035 1.1 dyoung }
2036 1.1 dyoung
2037 1.1 dyoung /**
2038 1.1 dyoung * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
2039 1.1 dyoung * @hw: pointer to hardware structure
2040 1.1 dyoung * @reg: atlas register to write
2041 1.1 dyoung * @val: value to write
2042 1.1 dyoung *
2043 1.1 dyoung * Performs write operation to Omer analog register specified.
2044 1.1 dyoung **/
2045 1.1 dyoung s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
2046 1.1 dyoung {
2047 1.1 dyoung u32 core_ctl;
2048 1.1 dyoung
2049 1.1 dyoung DEBUGFUNC("ixgbe_write_analog_reg8_82599");
2050 1.1 dyoung
2051 1.1 dyoung core_ctl = (reg << 8) | val;
2052 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
2053 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
2054 1.1 dyoung usec_delay(10);
2055 1.1 dyoung
2056 1.1 dyoung return IXGBE_SUCCESS;
2057 1.1 dyoung }
2058 1.1 dyoung
2059 1.1 dyoung /**
2060 1.6 msaitoh * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
2061 1.1 dyoung * @hw: pointer to hardware structure
2062 1.1 dyoung *
2063 1.1 dyoung * Starts the hardware using the generic start_hw function
2064 1.1 dyoung * and the generation start_hw function.
2065 1.1 dyoung * Then performs revision-specific operations, if any.
2066 1.1 dyoung **/
2067 1.6 msaitoh s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
2068 1.1 dyoung {
2069 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
2070 1.1 dyoung
2071 1.6 msaitoh DEBUGFUNC("ixgbe_start_hw_82599");
2072 1.1 dyoung
2073 1.1 dyoung ret_val = ixgbe_start_hw_generic(hw);
2074 1.1 dyoung if (ret_val != IXGBE_SUCCESS)
2075 1.1 dyoung goto out;
2076 1.1 dyoung
2077 1.1 dyoung ret_val = ixgbe_start_hw_gen2(hw);
2078 1.1 dyoung if (ret_val != IXGBE_SUCCESS)
2079 1.1 dyoung goto out;
2080 1.1 dyoung
2081 1.1 dyoung /* We need to run link autotry after the driver loads */
2082 1.1 dyoung hw->mac.autotry_restart = TRUE;
2083 1.1 dyoung
2084 1.1 dyoung if (ret_val == IXGBE_SUCCESS)
2085 1.1 dyoung ret_val = ixgbe_verify_fw_version_82599(hw);
2086 1.1 dyoung out:
2087 1.1 dyoung return ret_val;
2088 1.1 dyoung }
2089 1.1 dyoung
2090 1.1 dyoung /**
2091 1.1 dyoung * ixgbe_identify_phy_82599 - Get physical layer module
2092 1.1 dyoung * @hw: pointer to hardware structure
2093 1.1 dyoung *
2094 1.1 dyoung * Determines the physical layer module found on the current adapter.
2095 1.1 dyoung * If PHY already detected, maintains current PHY type in hw struct,
2096 1.1 dyoung * otherwise executes the PHY detection routine.
2097 1.1 dyoung **/
2098 1.1 dyoung s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
2099 1.1 dyoung {
2100 1.12 msaitoh s32 status;
2101 1.1 dyoung
2102 1.1 dyoung DEBUGFUNC("ixgbe_identify_phy_82599");
2103 1.1 dyoung
2104 1.1 dyoung /* Detect PHY if not unknown - returns success if already detected. */
2105 1.1 dyoung status = ixgbe_identify_phy_generic(hw);
2106 1.1 dyoung if (status != IXGBE_SUCCESS) {
2107 1.1 dyoung /* 82599 10GBASE-T requires an external PHY */
2108 1.1 dyoung if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2109 1.12 msaitoh return status;
2110 1.1 dyoung else
2111 1.6 msaitoh status = ixgbe_identify_module_generic(hw);
2112 1.1 dyoung }
2113 1.1 dyoung
2114 1.1 dyoung /* Set PHY type none if no PHY detected */
2115 1.1 dyoung if (hw->phy.type == ixgbe_phy_unknown) {
2116 1.1 dyoung hw->phy.type = ixgbe_phy_none;
2117 1.12 msaitoh return IXGBE_SUCCESS;
2118 1.1 dyoung }
2119 1.1 dyoung
2120 1.1 dyoung /* Return error if SFP module has been detected but is not supported */
2121 1.1 dyoung if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2122 1.12 msaitoh return IXGBE_ERR_SFP_NOT_SUPPORTED;
2123 1.1 dyoung
2124 1.1 dyoung return status;
2125 1.1 dyoung }
2126 1.1 dyoung
2127 1.1 dyoung /**
2128 1.1 dyoung * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2129 1.1 dyoung * @hw: pointer to hardware structure
2130 1.1 dyoung *
2131 1.1 dyoung * Determines physical layer capabilities of the current configuration.
2132 1.1 dyoung **/
2133 1.1 dyoung u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
2134 1.1 dyoung {
2135 1.1 dyoung u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
2136 1.1 dyoung u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2137 1.1 dyoung u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2138 1.1 dyoung u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2139 1.1 dyoung u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2140 1.1 dyoung u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2141 1.1 dyoung u16 ext_ability = 0;
2142 1.1 dyoung
2143 1.1 dyoung DEBUGFUNC("ixgbe_get_support_physical_layer_82599");
2144 1.1 dyoung
2145 1.1 dyoung hw->phy.ops.identify(hw);
2146 1.1 dyoung
2147 1.1 dyoung switch (hw->phy.type) {
2148 1.1 dyoung case ixgbe_phy_tn:
2149 1.1 dyoung case ixgbe_phy_cu_unknown:
2150 1.1 dyoung hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
2151 1.1 dyoung IXGBE_MDIO_PMA_PMD_DEV_TYPE, &ext_ability);
2152 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
2153 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
2154 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
2155 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
2156 1.1 dyoung if (ext_ability & IXGBE_MDIO_PHY_100BASETX_ABILITY)
2157 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2158 1.1 dyoung goto out;
2159 1.1 dyoung default:
2160 1.1 dyoung break;
2161 1.1 dyoung }
2162 1.1 dyoung
2163 1.1 dyoung switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2164 1.1 dyoung case IXGBE_AUTOC_LMS_1G_AN:
2165 1.1 dyoung case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2166 1.1 dyoung if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2167 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2168 1.1 dyoung IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2169 1.1 dyoung goto out;
2170 1.1 dyoung } else
2171 1.1 dyoung /* SFI mode so read SFP module */
2172 1.1 dyoung goto sfp_check;
2173 1.1 dyoung break;
2174 1.1 dyoung case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2175 1.1 dyoung if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2176 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2177 1.1 dyoung else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2178 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2179 1.1 dyoung else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2180 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
2181 1.1 dyoung goto out;
2182 1.1 dyoung break;
2183 1.1 dyoung case IXGBE_AUTOC_LMS_10G_SERIAL:
2184 1.1 dyoung if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2185 1.1 dyoung physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2186 1.1 dyoung goto out;
2187 1.1 dyoung } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2188 1.1 dyoung goto sfp_check;
2189 1.1 dyoung break;
2190 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_KX_KR:
2191 1.1 dyoung case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2192 1.1 dyoung if (autoc & IXGBE_AUTOC_KX_SUPP)
2193 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2194 1.1 dyoung if (autoc & IXGBE_AUTOC_KX4_SUPP)
2195 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2196 1.1 dyoung if (autoc & IXGBE_AUTOC_KR_SUPP)
2197 1.1 dyoung physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2198 1.1 dyoung goto out;
2199 1.1 dyoung break;
2200 1.1 dyoung default:
2201 1.1 dyoung goto out;
2202 1.1 dyoung break;
2203 1.1 dyoung }
2204 1.1 dyoung
2205 1.1 dyoung sfp_check:
2206 1.1 dyoung /* SFP check must be done last since DA modules are sometimes used to
2207 1.1 dyoung * test KR mode - we need to id KR mode correctly before SFP module.
2208 1.1 dyoung * Call identify_sfp because the pluggable module may have changed */
2209 1.12 msaitoh physical_layer = ixgbe_get_supported_phy_sfp_layer_generic(hw);
2210 1.1 dyoung out:
2211 1.1 dyoung return physical_layer;
2212 1.1 dyoung }
2213 1.1 dyoung
2214 1.1 dyoung /**
2215 1.1 dyoung * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2216 1.1 dyoung * @hw: pointer to hardware structure
2217 1.1 dyoung * @regval: register value to write to RXCTRL
2218 1.1 dyoung *
2219 1.1 dyoung * Enables the Rx DMA unit for 82599
2220 1.1 dyoung **/
2221 1.1 dyoung s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
2222 1.1 dyoung {
2223 1.1 dyoung
2224 1.1 dyoung DEBUGFUNC("ixgbe_enable_rx_dma_82599");
2225 1.1 dyoung
2226 1.1 dyoung /*
2227 1.1 dyoung * Workaround for 82599 silicon errata when enabling the Rx datapath.
2228 1.1 dyoung * If traffic is incoming before we enable the Rx unit, it could hang
2229 1.1 dyoung * the Rx DMA unit. Therefore, make sure the security engine is
2230 1.1 dyoung * completely disabled prior to enabling the Rx unit.
2231 1.1 dyoung */
2232 1.1 dyoung
2233 1.6 msaitoh hw->mac.ops.disable_sec_rx_path(hw);
2234 1.1 dyoung
2235 1.12 msaitoh if (regval & IXGBE_RXCTRL_RXEN)
2236 1.12 msaitoh ixgbe_enable_rx(hw);
2237 1.12 msaitoh else
2238 1.12 msaitoh ixgbe_disable_rx(hw);
2239 1.6 msaitoh
2240 1.6 msaitoh hw->mac.ops.enable_sec_rx_path(hw);
2241 1.1 dyoung
2242 1.1 dyoung return IXGBE_SUCCESS;
2243 1.1 dyoung }
2244 1.1 dyoung
2245 1.1 dyoung /**
2246 1.12 msaitoh * ixgbe_verify_fw_version_82599 - verify FW version for 82599
2247 1.1 dyoung * @hw: pointer to hardware structure
2248 1.1 dyoung *
2249 1.1 dyoung * Verifies that installed the firmware version is 0.6 or higher
2250 1.1 dyoung * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2251 1.1 dyoung *
2252 1.1 dyoung * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2253 1.1 dyoung * if the FW version is not supported.
2254 1.1 dyoung **/
2255 1.10 msaitoh static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2256 1.1 dyoung {
2257 1.1 dyoung s32 status = IXGBE_ERR_EEPROM_VERSION;
2258 1.1 dyoung u16 fw_offset, fw_ptp_cfg_offset;
2259 1.10 msaitoh u16 fw_version;
2260 1.1 dyoung
2261 1.1 dyoung DEBUGFUNC("ixgbe_verify_fw_version_82599");
2262 1.1 dyoung
2263 1.1 dyoung /* firmware check is only necessary for SFI devices */
2264 1.1 dyoung if (hw->phy.media_type != ixgbe_media_type_fiber) {
2265 1.1 dyoung status = IXGBE_SUCCESS;
2266 1.1 dyoung goto fw_version_out;
2267 1.1 dyoung }
2268 1.1 dyoung
2269 1.1 dyoung /* get the offset to the Firmware Module block */
2270 1.10 msaitoh if (hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset)) {
2271 1.10 msaitoh ERROR_REPORT2(IXGBE_ERROR_INVALID_STATE,
2272 1.10 msaitoh "eeprom read at offset %d failed", IXGBE_FW_PTR);
2273 1.10 msaitoh return IXGBE_ERR_EEPROM_VERSION;
2274 1.10 msaitoh }
2275 1.1 dyoung
2276 1.1 dyoung if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2277 1.1 dyoung goto fw_version_out;
2278 1.1 dyoung
2279 1.1 dyoung /* get the offset to the Pass Through Patch Configuration block */
2280 1.10 msaitoh if (hw->eeprom.ops.read(hw, (fw_offset +
2281 1.6 msaitoh IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR),
2282 1.10 msaitoh &fw_ptp_cfg_offset)) {
2283 1.10 msaitoh ERROR_REPORT2(IXGBE_ERROR_INVALID_STATE,
2284 1.10 msaitoh "eeprom read at offset %d failed",
2285 1.10 msaitoh fw_offset +
2286 1.10 msaitoh IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR);
2287 1.10 msaitoh return IXGBE_ERR_EEPROM_VERSION;
2288 1.10 msaitoh }
2289 1.1 dyoung
2290 1.1 dyoung if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2291 1.1 dyoung goto fw_version_out;
2292 1.1 dyoung
2293 1.1 dyoung /* get the firmware version */
2294 1.10 msaitoh if (hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset +
2295 1.10 msaitoh IXGBE_FW_PATCH_VERSION_4), &fw_version)) {
2296 1.10 msaitoh ERROR_REPORT2(IXGBE_ERROR_INVALID_STATE,
2297 1.10 msaitoh "eeprom read at offset %d failed",
2298 1.10 msaitoh fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4);
2299 1.10 msaitoh return IXGBE_ERR_EEPROM_VERSION;
2300 1.10 msaitoh }
2301 1.1 dyoung
2302 1.1 dyoung if (fw_version > 0x5)
2303 1.1 dyoung status = IXGBE_SUCCESS;
2304 1.1 dyoung
2305 1.1 dyoung fw_version_out:
2306 1.1 dyoung return status;
2307 1.1 dyoung }
2308 1.1 dyoung
2309 1.1 dyoung /**
2310 1.1 dyoung * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2311 1.1 dyoung * @hw: pointer to hardware structure
2312 1.1 dyoung *
2313 1.1 dyoung * Returns TRUE if the LESM FW module is present and enabled. Otherwise
2314 1.1 dyoung * returns FALSE. Smart Speed must be disabled if LESM FW module is enabled.
2315 1.1 dyoung **/
2316 1.1 dyoung bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
2317 1.1 dyoung {
2318 1.1 dyoung bool lesm_enabled = FALSE;
2319 1.1 dyoung u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2320 1.1 dyoung s32 status;
2321 1.1 dyoung
2322 1.1 dyoung DEBUGFUNC("ixgbe_verify_lesm_fw_enabled_82599");
2323 1.1 dyoung
2324 1.1 dyoung /* get the offset to the Firmware Module block */
2325 1.1 dyoung status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2326 1.1 dyoung
2327 1.1 dyoung if ((status != IXGBE_SUCCESS) ||
2328 1.1 dyoung (fw_offset == 0) || (fw_offset == 0xFFFF))
2329 1.1 dyoung goto out;
2330 1.1 dyoung
2331 1.1 dyoung /* get the offset to the LESM Parameters block */
2332 1.1 dyoung status = hw->eeprom.ops.read(hw, (fw_offset +
2333 1.6 msaitoh IXGBE_FW_LESM_PARAMETERS_PTR),
2334 1.6 msaitoh &fw_lesm_param_offset);
2335 1.1 dyoung
2336 1.1 dyoung if ((status != IXGBE_SUCCESS) ||
2337 1.1 dyoung (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2338 1.1 dyoung goto out;
2339 1.1 dyoung
2340 1.12 msaitoh /* get the LESM state word */
2341 1.1 dyoung status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2342 1.6 msaitoh IXGBE_FW_LESM_STATE_1),
2343 1.6 msaitoh &fw_lesm_state);
2344 1.1 dyoung
2345 1.1 dyoung if ((status == IXGBE_SUCCESS) &&
2346 1.1 dyoung (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2347 1.1 dyoung lesm_enabled = TRUE;
2348 1.1 dyoung
2349 1.1 dyoung out:
2350 1.1 dyoung return lesm_enabled;
2351 1.1 dyoung }
2352 1.1 dyoung
2353 1.6 msaitoh /**
2354 1.6 msaitoh * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2355 1.6 msaitoh * fastest available method
2356 1.6 msaitoh *
2357 1.6 msaitoh * @hw: pointer to hardware structure
2358 1.6 msaitoh * @offset: offset of word in EEPROM to read
2359 1.6 msaitoh * @words: number of words
2360 1.6 msaitoh * @data: word(s) read from the EEPROM
2361 1.6 msaitoh *
2362 1.6 msaitoh * Retrieves 16 bit word(s) read from EEPROM
2363 1.6 msaitoh **/
2364 1.6 msaitoh static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2365 1.6 msaitoh u16 words, u16 *data)
2366 1.6 msaitoh {
2367 1.6 msaitoh struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2368 1.6 msaitoh s32 ret_val = IXGBE_ERR_CONFIG;
2369 1.6 msaitoh
2370 1.6 msaitoh DEBUGFUNC("ixgbe_read_eeprom_buffer_82599");
2371 1.6 msaitoh
2372 1.6 msaitoh /*
2373 1.6 msaitoh * If EEPROM is detected and can be addressed using 14 bits,
2374 1.6 msaitoh * use EERD otherwise use bit bang
2375 1.6 msaitoh */
2376 1.6 msaitoh if ((eeprom->type == ixgbe_eeprom_spi) &&
2377 1.6 msaitoh (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2378 1.6 msaitoh ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2379 1.6 msaitoh data);
2380 1.6 msaitoh else
2381 1.6 msaitoh ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2382 1.6 msaitoh words,
2383 1.6 msaitoh data);
2384 1.6 msaitoh
2385 1.6 msaitoh return ret_val;
2386 1.6 msaitoh }
2387 1.6 msaitoh
2388 1.6 msaitoh /**
2389 1.6 msaitoh * ixgbe_read_eeprom_82599 - Read EEPROM word using
2390 1.6 msaitoh * fastest available method
2391 1.6 msaitoh *
2392 1.6 msaitoh * @hw: pointer to hardware structure
2393 1.6 msaitoh * @offset: offset of word in the EEPROM to read
2394 1.6 msaitoh * @data: word read from the EEPROM
2395 1.6 msaitoh *
2396 1.6 msaitoh * Reads a 16 bit word from the EEPROM
2397 1.6 msaitoh **/
2398 1.6 msaitoh static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2399 1.6 msaitoh u16 offset, u16 *data)
2400 1.6 msaitoh {
2401 1.6 msaitoh struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2402 1.6 msaitoh s32 ret_val = IXGBE_ERR_CONFIG;
2403 1.6 msaitoh
2404 1.6 msaitoh DEBUGFUNC("ixgbe_read_eeprom_82599");
2405 1.6 msaitoh
2406 1.6 msaitoh /*
2407 1.6 msaitoh * If EEPROM is detected and can be addressed using 14 bits,
2408 1.6 msaitoh * use EERD otherwise use bit bang
2409 1.6 msaitoh */
2410 1.6 msaitoh if ((eeprom->type == ixgbe_eeprom_spi) &&
2411 1.6 msaitoh (offset <= IXGBE_EERD_MAX_ADDR))
2412 1.6 msaitoh ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2413 1.6 msaitoh else
2414 1.6 msaitoh ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2415 1.6 msaitoh
2416 1.6 msaitoh return ret_val;
2417 1.6 msaitoh }
2418 1.1 dyoung
2419 1.9 msaitoh /**
2420 1.9 msaitoh * ixgbe_reset_pipeline_82599 - perform pipeline reset
2421 1.9 msaitoh *
2422 1.9 msaitoh * @hw: pointer to hardware structure
2423 1.9 msaitoh *
2424 1.9 msaitoh * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2425 1.12 msaitoh * full pipeline reset. This function assumes the SW/FW lock is held.
2426 1.9 msaitoh **/
2427 1.9 msaitoh s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
2428 1.9 msaitoh {
2429 1.9 msaitoh s32 ret_val;
2430 1.9 msaitoh u32 anlp1_reg = 0;
2431 1.9 msaitoh u32 i, autoc_reg, autoc2_reg;
2432 1.9 msaitoh
2433 1.9 msaitoh /* Enable link if disabled in NVM */
2434 1.9 msaitoh autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2435 1.9 msaitoh if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2436 1.9 msaitoh autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2437 1.9 msaitoh IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2438 1.9 msaitoh IXGBE_WRITE_FLUSH(hw);
2439 1.9 msaitoh }
2440 1.9 msaitoh
2441 1.12 msaitoh autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2442 1.9 msaitoh autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2443 1.9 msaitoh /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
2444 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2445 1.12 msaitoh autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
2446 1.9 msaitoh /* Wait for AN to leave state 0 */
2447 1.9 msaitoh for (i = 0; i < 10; i++) {
2448 1.9 msaitoh msec_delay(4);
2449 1.9 msaitoh anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2450 1.9 msaitoh if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2451 1.9 msaitoh break;
2452 1.9 msaitoh }
2453 1.9 msaitoh
2454 1.9 msaitoh if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2455 1.9 msaitoh DEBUGOUT("auto negotiation not completed\n");
2456 1.9 msaitoh ret_val = IXGBE_ERR_RESET_FAILED;
2457 1.9 msaitoh goto reset_pipeline_out;
2458 1.9 msaitoh }
2459 1.9 msaitoh
2460 1.9 msaitoh ret_val = IXGBE_SUCCESS;
2461 1.9 msaitoh
2462 1.9 msaitoh reset_pipeline_out:
2463 1.9 msaitoh /* Write AUTOC register with original LMS field and Restart_AN */
2464 1.9 msaitoh IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2465 1.9 msaitoh IXGBE_WRITE_FLUSH(hw);
2466 1.9 msaitoh
2467 1.9 msaitoh return ret_val;
2468 1.9 msaitoh }
2469 1.9 msaitoh
2470 1.12 msaitoh /**
2471 1.12 msaitoh * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2472 1.12 msaitoh * @hw: pointer to hardware structure
2473 1.12 msaitoh * @byte_offset: byte offset to read
2474 1.12 msaitoh * @data: value read
2475 1.12 msaitoh *
2476 1.12 msaitoh * Performs byte read operation to SFP module's EEPROM over I2C interface at
2477 1.12 msaitoh * a specified device address.
2478 1.12 msaitoh **/
2479 1.12 msaitoh static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2480 1.12 msaitoh u8 dev_addr, u8 *data)
2481 1.12 msaitoh {
2482 1.12 msaitoh u32 esdp;
2483 1.12 msaitoh s32 status;
2484 1.12 msaitoh s32 timeout = 200;
2485 1.12 msaitoh
2486 1.12 msaitoh DEBUGFUNC("ixgbe_read_i2c_byte_82599");
2487 1.7 msaitoh
2488 1.12 msaitoh if (hw->phy.qsfp_shared_i2c_bus == TRUE) {
2489 1.12 msaitoh /* Acquire I2C bus ownership. */
2490 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2491 1.12 msaitoh esdp |= IXGBE_ESDP_SDP0;
2492 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2493 1.12 msaitoh IXGBE_WRITE_FLUSH(hw);
2494 1.12 msaitoh
2495 1.12 msaitoh while (timeout) {
2496 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2497 1.12 msaitoh if (esdp & IXGBE_ESDP_SDP1)
2498 1.12 msaitoh break;
2499 1.12 msaitoh
2500 1.12 msaitoh msec_delay(5);
2501 1.12 msaitoh timeout--;
2502 1.12 msaitoh }
2503 1.12 msaitoh
2504 1.12 msaitoh if (!timeout) {
2505 1.12 msaitoh DEBUGOUT("Driver can't access resource,"
2506 1.12 msaitoh " acquiring I2C bus timeout.\n");
2507 1.12 msaitoh status = IXGBE_ERR_I2C;
2508 1.12 msaitoh goto release_i2c_access;
2509 1.12 msaitoh }
2510 1.12 msaitoh }
2511 1.12 msaitoh
2512 1.12 msaitoh status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2513 1.12 msaitoh
2514 1.12 msaitoh release_i2c_access:
2515 1.12 msaitoh
2516 1.12 msaitoh if (hw->phy.qsfp_shared_i2c_bus == TRUE) {
2517 1.12 msaitoh /* Release I2C bus ownership. */
2518 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2519 1.12 msaitoh esdp &= ~IXGBE_ESDP_SDP0;
2520 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2521 1.12 msaitoh IXGBE_WRITE_FLUSH(hw);
2522 1.12 msaitoh }
2523 1.12 msaitoh
2524 1.12 msaitoh return status;
2525 1.12 msaitoh }
2526 1.12 msaitoh
2527 1.12 msaitoh /**
2528 1.12 msaitoh * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2529 1.12 msaitoh * @hw: pointer to hardware structure
2530 1.12 msaitoh * @byte_offset: byte offset to write
2531 1.12 msaitoh * @data: value to write
2532 1.12 msaitoh *
2533 1.12 msaitoh * Performs byte write operation to SFP module's EEPROM over I2C interface at
2534 1.12 msaitoh * a specified device address.
2535 1.12 msaitoh **/
2536 1.12 msaitoh static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2537 1.12 msaitoh u8 dev_addr, u8 data)
2538 1.12 msaitoh {
2539 1.12 msaitoh u32 esdp;
2540 1.12 msaitoh s32 status;
2541 1.12 msaitoh s32 timeout = 200;
2542 1.12 msaitoh
2543 1.12 msaitoh DEBUGFUNC("ixgbe_write_i2c_byte_82599");
2544 1.12 msaitoh
2545 1.12 msaitoh if (hw->phy.qsfp_shared_i2c_bus == TRUE) {
2546 1.12 msaitoh /* Acquire I2C bus ownership. */
2547 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2548 1.12 msaitoh esdp |= IXGBE_ESDP_SDP0;
2549 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2550 1.12 msaitoh IXGBE_WRITE_FLUSH(hw);
2551 1.12 msaitoh
2552 1.12 msaitoh while (timeout) {
2553 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2554 1.12 msaitoh if (esdp & IXGBE_ESDP_SDP1)
2555 1.12 msaitoh break;
2556 1.12 msaitoh
2557 1.12 msaitoh msec_delay(5);
2558 1.12 msaitoh timeout--;
2559 1.12 msaitoh }
2560 1.12 msaitoh
2561 1.12 msaitoh if (!timeout) {
2562 1.12 msaitoh DEBUGOUT("Driver can't access resource,"
2563 1.12 msaitoh " acquiring I2C bus timeout.\n");
2564 1.12 msaitoh status = IXGBE_ERR_I2C;
2565 1.12 msaitoh goto release_i2c_access;
2566 1.12 msaitoh }
2567 1.12 msaitoh }
2568 1.12 msaitoh
2569 1.12 msaitoh status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2570 1.12 msaitoh
2571 1.12 msaitoh release_i2c_access:
2572 1.12 msaitoh
2573 1.12 msaitoh if (hw->phy.qsfp_shared_i2c_bus == TRUE) {
2574 1.12 msaitoh /* Release I2C bus ownership. */
2575 1.12 msaitoh esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2576 1.12 msaitoh esdp &= ~IXGBE_ESDP_SDP0;
2577 1.12 msaitoh IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2578 1.12 msaitoh IXGBE_WRITE_FLUSH(hw);
2579 1.12 msaitoh }
2580 1.12 msaitoh
2581 1.12 msaitoh return status;
2582 1.12 msaitoh }
2583