ixgbe_api.c revision 1.16 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.13 msaitoh Copyright (c) 2001-2015, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1 dyoung
6 1.1 dyoung Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1 dyoung
9 1.1 dyoung 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1 dyoung
12 1.1 dyoung 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1 dyoung
16 1.1 dyoung 3. Neither the name of the Intel Corporation nor the names of its
17 1.1 dyoung contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1 dyoung
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1 dyoung AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 dyoung IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 dyoung ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1 dyoung LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.15 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_api.c 299200 2016-05-06 22:54:56Z pfg $*/
34 1.16 msaitoh /*$NetBSD: ixgbe_api.c,v 1.16 2017/06/27 05:01:51 msaitoh Exp $*/
35 1.1 dyoung
36 1.1 dyoung #include "ixgbe_api.h"
37 1.1 dyoung #include "ixgbe_common.h"
38 1.1 dyoung
39 1.16 msaitoh #define IXGBE_EMPTY_PARAM
40 1.16 msaitoh
41 1.13 msaitoh static const u32 ixgbe_mvals_base[IXGBE_MVALS_IDX_LIMIT] = {
42 1.16 msaitoh IXGBE_MVALS_INIT(IXGBE_EMPTY_PARAM)
43 1.13 msaitoh };
44 1.13 msaitoh
45 1.13 msaitoh static const u32 ixgbe_mvals_X540[IXGBE_MVALS_IDX_LIMIT] = {
46 1.13 msaitoh IXGBE_MVALS_INIT(_X540)
47 1.13 msaitoh };
48 1.13 msaitoh
49 1.13 msaitoh static const u32 ixgbe_mvals_X550[IXGBE_MVALS_IDX_LIMIT] = {
50 1.13 msaitoh IXGBE_MVALS_INIT(_X550)
51 1.13 msaitoh };
52 1.13 msaitoh
53 1.13 msaitoh static const u32 ixgbe_mvals_X550EM_x[IXGBE_MVALS_IDX_LIMIT] = {
54 1.13 msaitoh IXGBE_MVALS_INIT(_X550EM_x)
55 1.13 msaitoh };
56 1.13 msaitoh
57 1.1 dyoung /**
58 1.8 msaitoh * ixgbe_dcb_get_rtrup2tc - read rtrup2tc reg
59 1.8 msaitoh * @hw: pointer to hardware structure
60 1.8 msaitoh * @map: pointer to u8 arr for returning map
61 1.8 msaitoh *
62 1.8 msaitoh * Read the rtrup2tc HW register and resolve its content into map
63 1.8 msaitoh **/
64 1.8 msaitoh void ixgbe_dcb_get_rtrup2tc(struct ixgbe_hw *hw, u8 *map)
65 1.8 msaitoh {
66 1.8 msaitoh if (hw->mac.ops.get_rtrup2tc)
67 1.8 msaitoh hw->mac.ops.get_rtrup2tc(hw, map);
68 1.8 msaitoh }
69 1.8 msaitoh
70 1.8 msaitoh /**
71 1.1 dyoung * ixgbe_init_shared_code - Initialize the shared code
72 1.1 dyoung * @hw: pointer to hardware structure
73 1.1 dyoung *
74 1.1 dyoung * This will assign function pointers and assign the MAC type and PHY code.
75 1.1 dyoung * Does not touch the hardware. This function must be called prior to any
76 1.1 dyoung * other function in the shared code. The ixgbe_hw structure should be
77 1.1 dyoung * memset to 0 prior to calling this function. The following fields in
78 1.1 dyoung * hw structure should be filled in prior to calling this function:
79 1.1 dyoung * back, device_id, vendor_id, subsystem_device_id,
80 1.1 dyoung * subsystem_vendor_id, and revision_id
81 1.1 dyoung **/
82 1.1 dyoung s32 ixgbe_init_shared_code(struct ixgbe_hw *hw)
83 1.1 dyoung {
84 1.1 dyoung s32 status;
85 1.1 dyoung
86 1.1 dyoung DEBUGFUNC("ixgbe_init_shared_code");
87 1.1 dyoung
88 1.1 dyoung /*
89 1.1 dyoung * Set the mac type
90 1.1 dyoung */
91 1.1 dyoung ixgbe_set_mac_type(hw);
92 1.1 dyoung
93 1.1 dyoung switch (hw->mac.type) {
94 1.1 dyoung case ixgbe_mac_82598EB:
95 1.1 dyoung status = ixgbe_init_ops_82598(hw);
96 1.1 dyoung break;
97 1.1 dyoung case ixgbe_mac_82599EB:
98 1.1 dyoung status = ixgbe_init_ops_82599(hw);
99 1.1 dyoung break;
100 1.12 msaitoh case ixgbe_mac_X540:
101 1.12 msaitoh status = ixgbe_init_ops_X540(hw);
102 1.12 msaitoh break;
103 1.12 msaitoh case ixgbe_mac_X550:
104 1.12 msaitoh status = ixgbe_init_ops_X550(hw);
105 1.12 msaitoh break;
106 1.12 msaitoh case ixgbe_mac_X550EM_x:
107 1.12 msaitoh status = ixgbe_init_ops_X550EM(hw);
108 1.12 msaitoh break;
109 1.1 dyoung case ixgbe_mac_82599_vf:
110 1.5 msaitoh case ixgbe_mac_X540_vf:
111 1.12 msaitoh case ixgbe_mac_X550_vf:
112 1.12 msaitoh case ixgbe_mac_X550EM_x_vf:
113 1.1 dyoung status = ixgbe_init_ops_vf(hw);
114 1.1 dyoung break;
115 1.1 dyoung default:
116 1.1 dyoung status = IXGBE_ERR_DEVICE_NOT_SUPPORTED;
117 1.1 dyoung break;
118 1.1 dyoung }
119 1.14 msaitoh hw->mac.max_link_up_time = IXGBE_LINK_UP_TIME;
120 1.1 dyoung
121 1.1 dyoung return status;
122 1.1 dyoung }
123 1.1 dyoung
124 1.1 dyoung /**
125 1.1 dyoung * ixgbe_set_mac_type - Sets MAC type
126 1.1 dyoung * @hw: pointer to the HW structure
127 1.1 dyoung *
128 1.1 dyoung * This function sets the mac type of the adapter based on the
129 1.1 dyoung * vendor ID and device ID stored in the hw structure.
130 1.1 dyoung **/
131 1.1 dyoung s32 ixgbe_set_mac_type(struct ixgbe_hw *hw)
132 1.1 dyoung {
133 1.1 dyoung s32 ret_val = IXGBE_SUCCESS;
134 1.1 dyoung
135 1.1 dyoung DEBUGFUNC("ixgbe_set_mac_type\n");
136 1.1 dyoung
137 1.8 msaitoh if (hw->vendor_id != IXGBE_INTEL_VENDOR_ID) {
138 1.8 msaitoh ERROR_REPORT2(IXGBE_ERROR_UNSUPPORTED,
139 1.8 msaitoh "Unsupported vendor id: %x", hw->vendor_id);
140 1.8 msaitoh return IXGBE_ERR_DEVICE_NOT_SUPPORTED;
141 1.8 msaitoh }
142 1.8 msaitoh
143 1.13 msaitoh hw->mvals = ixgbe_mvals_base;
144 1.13 msaitoh
145 1.7 msaitoh switch (hw->device_id) {
146 1.7 msaitoh case IXGBE_DEV_ID_82598:
147 1.7 msaitoh case IXGBE_DEV_ID_82598_BX:
148 1.7 msaitoh case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
149 1.7 msaitoh case IXGBE_DEV_ID_82598AF_DUAL_PORT:
150 1.7 msaitoh case IXGBE_DEV_ID_82598AT:
151 1.7 msaitoh case IXGBE_DEV_ID_82598AT2:
152 1.7 msaitoh case IXGBE_DEV_ID_82598EB_CX4:
153 1.7 msaitoh case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
154 1.7 msaitoh case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
155 1.7 msaitoh case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
156 1.7 msaitoh case IXGBE_DEV_ID_82598EB_XF_LR:
157 1.7 msaitoh case IXGBE_DEV_ID_82598EB_SFP_LOM:
158 1.7 msaitoh hw->mac.type = ixgbe_mac_82598EB;
159 1.7 msaitoh break;
160 1.7 msaitoh case IXGBE_DEV_ID_82599_KX4:
161 1.7 msaitoh case IXGBE_DEV_ID_82599_KX4_MEZZ:
162 1.7 msaitoh case IXGBE_DEV_ID_82599_XAUI_LOM:
163 1.7 msaitoh case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
164 1.7 msaitoh case IXGBE_DEV_ID_82599_KR:
165 1.7 msaitoh case IXGBE_DEV_ID_82599_SFP:
166 1.7 msaitoh case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
167 1.7 msaitoh case IXGBE_DEV_ID_82599_SFP_FCOE:
168 1.7 msaitoh case IXGBE_DEV_ID_82599_SFP_EM:
169 1.7 msaitoh case IXGBE_DEV_ID_82599_SFP_SF2:
170 1.7 msaitoh case IXGBE_DEV_ID_82599_SFP_SF_QP:
171 1.12 msaitoh case IXGBE_DEV_ID_82599_QSFP_SF_QP:
172 1.7 msaitoh case IXGBE_DEV_ID_82599EN_SFP:
173 1.7 msaitoh case IXGBE_DEV_ID_82599_CX4:
174 1.7 msaitoh case IXGBE_DEV_ID_82599_BYPASS:
175 1.7 msaitoh case IXGBE_DEV_ID_82599_T3_LOM:
176 1.7 msaitoh hw->mac.type = ixgbe_mac_82599EB;
177 1.7 msaitoh break;
178 1.7 msaitoh case IXGBE_DEV_ID_82599_VF:
179 1.7 msaitoh case IXGBE_DEV_ID_82599_VF_HV:
180 1.7 msaitoh hw->mac.type = ixgbe_mac_82599_vf;
181 1.7 msaitoh break;
182 1.7 msaitoh case IXGBE_DEV_ID_X540_VF:
183 1.7 msaitoh case IXGBE_DEV_ID_X540_VF_HV:
184 1.7 msaitoh hw->mac.type = ixgbe_mac_X540_vf;
185 1.13 msaitoh hw->mvals = ixgbe_mvals_X540;
186 1.7 msaitoh break;
187 1.7 msaitoh case IXGBE_DEV_ID_X540T:
188 1.12 msaitoh case IXGBE_DEV_ID_X540T1:
189 1.7 msaitoh case IXGBE_DEV_ID_X540_BYPASS:
190 1.7 msaitoh hw->mac.type = ixgbe_mac_X540;
191 1.13 msaitoh hw->mvals = ixgbe_mvals_X540;
192 1.7 msaitoh break;
193 1.12 msaitoh case IXGBE_DEV_ID_X550T:
194 1.14 msaitoh case IXGBE_DEV_ID_X550T1:
195 1.12 msaitoh hw->mac.type = ixgbe_mac_X550;
196 1.13 msaitoh hw->mvals = ixgbe_mvals_X550;
197 1.12 msaitoh break;
198 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_KX4:
199 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_KR:
200 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_10G_T:
201 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_1G_T:
202 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_SFP:
203 1.12 msaitoh hw->mac.type = ixgbe_mac_X550EM_x;
204 1.13 msaitoh hw->mvals = ixgbe_mvals_X550EM_x;
205 1.12 msaitoh break;
206 1.12 msaitoh case IXGBE_DEV_ID_X550_VF:
207 1.12 msaitoh case IXGBE_DEV_ID_X550_VF_HV:
208 1.12 msaitoh hw->mac.type = ixgbe_mac_X550_vf;
209 1.13 msaitoh hw->mvals = ixgbe_mvals_X550;
210 1.12 msaitoh break;
211 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_VF:
212 1.12 msaitoh case IXGBE_DEV_ID_X550EM_X_VF_HV:
213 1.12 msaitoh hw->mac.type = ixgbe_mac_X550EM_x_vf;
214 1.13 msaitoh hw->mvals = ixgbe_mvals_X550EM_x;
215 1.12 msaitoh break;
216 1.7 msaitoh default:
217 1.8 msaitoh ret_val = IXGBE_ERR_DEVICE_NOT_SUPPORTED;
218 1.8 msaitoh ERROR_REPORT2(IXGBE_ERROR_UNSUPPORTED,
219 1.8 msaitoh "Unsupported device id: %x",
220 1.8 msaitoh hw->device_id);
221 1.7 msaitoh break;
222 1.9 msaitoh }
223 1.1 dyoung
224 1.1 dyoung DEBUGOUT2("ixgbe_set_mac_type found mac: %d, returns: %d\n",
225 1.5 msaitoh hw->mac.type, ret_val);
226 1.1 dyoung return ret_val;
227 1.1 dyoung }
228 1.1 dyoung
229 1.1 dyoung /**
230 1.1 dyoung * ixgbe_init_hw - Initialize the hardware
231 1.1 dyoung * @hw: pointer to hardware structure
232 1.1 dyoung *
233 1.1 dyoung * Initialize the hardware by resetting and then starting the hardware
234 1.1 dyoung **/
235 1.1 dyoung s32 ixgbe_init_hw(struct ixgbe_hw *hw)
236 1.1 dyoung {
237 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.init_hw, (hw),
238 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
239 1.1 dyoung }
240 1.1 dyoung
241 1.1 dyoung /**
242 1.1 dyoung * ixgbe_reset_hw - Performs a hardware reset
243 1.1 dyoung * @hw: pointer to hardware structure
244 1.1 dyoung *
245 1.1 dyoung * Resets the hardware by resetting the transmit and receive units, masks and
246 1.1 dyoung * clears all interrupts, performs a PHY reset, and performs a MAC reset
247 1.1 dyoung **/
248 1.1 dyoung s32 ixgbe_reset_hw(struct ixgbe_hw *hw)
249 1.1 dyoung {
250 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.reset_hw, (hw),
251 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
252 1.1 dyoung }
253 1.1 dyoung
254 1.1 dyoung /**
255 1.1 dyoung * ixgbe_start_hw - Prepares hardware for Rx/Tx
256 1.1 dyoung * @hw: pointer to hardware structure
257 1.1 dyoung *
258 1.1 dyoung * Starts the hardware by filling the bus info structure and media type,
259 1.1 dyoung * clears all on chip counters, initializes receive address registers,
260 1.1 dyoung * multicast table, VLAN filter table, calls routine to setup link and
261 1.1 dyoung * flow control settings, and leaves transmit and receive units disabled
262 1.1 dyoung * and uninitialized.
263 1.1 dyoung **/
264 1.1 dyoung s32 ixgbe_start_hw(struct ixgbe_hw *hw)
265 1.1 dyoung {
266 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.start_hw, (hw),
267 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
268 1.1 dyoung }
269 1.1 dyoung
270 1.1 dyoung /**
271 1.1 dyoung * ixgbe_enable_relaxed_ordering - Enables tx relaxed ordering,
272 1.1 dyoung * which is disabled by default in ixgbe_start_hw();
273 1.1 dyoung *
274 1.1 dyoung * @hw: pointer to hardware structure
275 1.1 dyoung *
276 1.1 dyoung * Enable relaxed ordering;
277 1.1 dyoung **/
278 1.1 dyoung void ixgbe_enable_relaxed_ordering(struct ixgbe_hw *hw)
279 1.1 dyoung {
280 1.1 dyoung if (hw->mac.ops.enable_relaxed_ordering)
281 1.1 dyoung hw->mac.ops.enable_relaxed_ordering(hw);
282 1.1 dyoung }
283 1.1 dyoung
284 1.1 dyoung /**
285 1.1 dyoung * ixgbe_clear_hw_cntrs - Clear hardware counters
286 1.1 dyoung * @hw: pointer to hardware structure
287 1.1 dyoung *
288 1.1 dyoung * Clears all hardware statistics counters by reading them from the hardware
289 1.1 dyoung * Statistics counters are clear on read.
290 1.1 dyoung **/
291 1.1 dyoung s32 ixgbe_clear_hw_cntrs(struct ixgbe_hw *hw)
292 1.1 dyoung {
293 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.clear_hw_cntrs, (hw),
294 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
295 1.1 dyoung }
296 1.1 dyoung
297 1.1 dyoung /**
298 1.1 dyoung * ixgbe_get_media_type - Get media type
299 1.1 dyoung * @hw: pointer to hardware structure
300 1.1 dyoung *
301 1.1 dyoung * Returns the media type (fiber, copper, backplane)
302 1.1 dyoung **/
303 1.1 dyoung enum ixgbe_media_type ixgbe_get_media_type(struct ixgbe_hw *hw)
304 1.1 dyoung {
305 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_media_type, (hw),
306 1.5 msaitoh ixgbe_media_type_unknown);
307 1.1 dyoung }
308 1.1 dyoung
309 1.1 dyoung /**
310 1.1 dyoung * ixgbe_get_mac_addr - Get MAC address
311 1.1 dyoung * @hw: pointer to hardware structure
312 1.1 dyoung * @mac_addr: Adapter MAC address
313 1.1 dyoung *
314 1.1 dyoung * Reads the adapter's MAC address from the first Receive Address Register
315 1.1 dyoung * (RAR0) A reset of the adapter must have been performed prior to calling
316 1.1 dyoung * this function in order for the MAC address to have been loaded from the
317 1.1 dyoung * EEPROM into RAR0
318 1.1 dyoung **/
319 1.1 dyoung s32 ixgbe_get_mac_addr(struct ixgbe_hw *hw, u8 *mac_addr)
320 1.1 dyoung {
321 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_mac_addr,
322 1.5 msaitoh (hw, mac_addr), IXGBE_NOT_IMPLEMENTED);
323 1.1 dyoung }
324 1.1 dyoung
325 1.1 dyoung /**
326 1.1 dyoung * ixgbe_get_san_mac_addr - Get SAN MAC address
327 1.1 dyoung * @hw: pointer to hardware structure
328 1.1 dyoung * @san_mac_addr: SAN MAC address
329 1.1 dyoung *
330 1.1 dyoung * Reads the SAN MAC address from the EEPROM, if it's available. This is
331 1.1 dyoung * per-port, so set_lan_id() must be called before reading the addresses.
332 1.1 dyoung **/
333 1.1 dyoung s32 ixgbe_get_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr)
334 1.1 dyoung {
335 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_san_mac_addr,
336 1.5 msaitoh (hw, san_mac_addr), IXGBE_NOT_IMPLEMENTED);
337 1.1 dyoung }
338 1.1 dyoung
339 1.1 dyoung /**
340 1.1 dyoung * ixgbe_set_san_mac_addr - Write a SAN MAC address
341 1.1 dyoung * @hw: pointer to hardware structure
342 1.1 dyoung * @san_mac_addr: SAN MAC address
343 1.1 dyoung *
344 1.1 dyoung * Writes A SAN MAC address to the EEPROM.
345 1.1 dyoung **/
346 1.1 dyoung s32 ixgbe_set_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr)
347 1.1 dyoung {
348 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.set_san_mac_addr,
349 1.5 msaitoh (hw, san_mac_addr), IXGBE_NOT_IMPLEMENTED);
350 1.1 dyoung }
351 1.1 dyoung
352 1.1 dyoung /**
353 1.1 dyoung * ixgbe_get_device_caps - Get additional device capabilities
354 1.1 dyoung * @hw: pointer to hardware structure
355 1.1 dyoung * @device_caps: the EEPROM word for device capabilities
356 1.1 dyoung *
357 1.1 dyoung * Reads the extra device capabilities from the EEPROM
358 1.1 dyoung **/
359 1.1 dyoung s32 ixgbe_get_device_caps(struct ixgbe_hw *hw, u16 *device_caps)
360 1.1 dyoung {
361 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_device_caps,
362 1.5 msaitoh (hw, device_caps), IXGBE_NOT_IMPLEMENTED);
363 1.1 dyoung }
364 1.1 dyoung
365 1.1 dyoung /**
366 1.1 dyoung * ixgbe_get_wwn_prefix - Get alternative WWNN/WWPN prefix from the EEPROM
367 1.1 dyoung * @hw: pointer to hardware structure
368 1.1 dyoung * @wwnn_prefix: the alternative WWNN prefix
369 1.1 dyoung * @wwpn_prefix: the alternative WWPN prefix
370 1.1 dyoung *
371 1.1 dyoung * This function will read the EEPROM from the alternative SAN MAC address
372 1.1 dyoung * block to check the support for the alternative WWNN/WWPN prefix support.
373 1.1 dyoung **/
374 1.1 dyoung s32 ixgbe_get_wwn_prefix(struct ixgbe_hw *hw, u16 *wwnn_prefix,
375 1.5 msaitoh u16 *wwpn_prefix)
376 1.1 dyoung {
377 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_wwn_prefix,
378 1.5 msaitoh (hw, wwnn_prefix, wwpn_prefix),
379 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
380 1.1 dyoung }
381 1.1 dyoung
382 1.1 dyoung /**
383 1.1 dyoung * ixgbe_get_fcoe_boot_status - Get FCOE boot status from EEPROM
384 1.1 dyoung * @hw: pointer to hardware structure
385 1.1 dyoung * @bs: the fcoe boot status
386 1.1 dyoung *
387 1.1 dyoung * This function will read the FCOE boot status from the iSCSI FCOE block
388 1.1 dyoung **/
389 1.1 dyoung s32 ixgbe_get_fcoe_boot_status(struct ixgbe_hw *hw, u16 *bs)
390 1.1 dyoung {
391 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_fcoe_boot_status,
392 1.5 msaitoh (hw, bs),
393 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
394 1.1 dyoung }
395 1.1 dyoung
396 1.1 dyoung /**
397 1.1 dyoung * ixgbe_get_bus_info - Set PCI bus info
398 1.1 dyoung * @hw: pointer to hardware structure
399 1.1 dyoung *
400 1.1 dyoung * Sets the PCI bus info (speed, width, type) within the ixgbe_hw structure
401 1.1 dyoung **/
402 1.1 dyoung s32 ixgbe_get_bus_info(struct ixgbe_hw *hw)
403 1.1 dyoung {
404 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_bus_info, (hw),
405 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
406 1.1 dyoung }
407 1.1 dyoung
408 1.1 dyoung /**
409 1.1 dyoung * ixgbe_get_num_of_tx_queues - Get Tx queues
410 1.1 dyoung * @hw: pointer to hardware structure
411 1.1 dyoung *
412 1.1 dyoung * Returns the number of transmit queues for the given adapter.
413 1.1 dyoung **/
414 1.1 dyoung u32 ixgbe_get_num_of_tx_queues(struct ixgbe_hw *hw)
415 1.1 dyoung {
416 1.1 dyoung return hw->mac.max_tx_queues;
417 1.1 dyoung }
418 1.1 dyoung
419 1.1 dyoung /**
420 1.1 dyoung * ixgbe_get_num_of_rx_queues - Get Rx queues
421 1.1 dyoung * @hw: pointer to hardware structure
422 1.1 dyoung *
423 1.1 dyoung * Returns the number of receive queues for the given adapter.
424 1.1 dyoung **/
425 1.1 dyoung u32 ixgbe_get_num_of_rx_queues(struct ixgbe_hw *hw)
426 1.1 dyoung {
427 1.1 dyoung return hw->mac.max_rx_queues;
428 1.1 dyoung }
429 1.1 dyoung
430 1.1 dyoung /**
431 1.1 dyoung * ixgbe_stop_adapter - Disable Rx/Tx units
432 1.1 dyoung * @hw: pointer to hardware structure
433 1.1 dyoung *
434 1.1 dyoung * Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
435 1.1 dyoung * disables transmit and receive units. The adapter_stopped flag is used by
436 1.1 dyoung * the shared code and drivers to determine if the adapter is in a stopped
437 1.1 dyoung * state and should not touch the hardware.
438 1.1 dyoung **/
439 1.1 dyoung s32 ixgbe_stop_adapter(struct ixgbe_hw *hw)
440 1.1 dyoung {
441 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.stop_adapter, (hw),
442 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
443 1.1 dyoung }
444 1.1 dyoung
445 1.1 dyoung /**
446 1.1 dyoung * ixgbe_read_pba_string - Reads part number string from EEPROM
447 1.1 dyoung * @hw: pointer to hardware structure
448 1.1 dyoung * @pba_num: stores the part number string from the EEPROM
449 1.1 dyoung * @pba_num_size: part number string buffer length
450 1.1 dyoung *
451 1.1 dyoung * Reads the part number string from the EEPROM.
452 1.1 dyoung **/
453 1.1 dyoung s32 ixgbe_read_pba_string(struct ixgbe_hw *hw, u8 *pba_num, u32 pba_num_size)
454 1.1 dyoung {
455 1.1 dyoung return ixgbe_read_pba_string_generic(hw, pba_num, pba_num_size);
456 1.1 dyoung }
457 1.1 dyoung
458 1.1 dyoung /**
459 1.1 dyoung * ixgbe_read_pba_num - Reads part number from EEPROM
460 1.1 dyoung * @hw: pointer to hardware structure
461 1.1 dyoung * @pba_num: stores the part number from the EEPROM
462 1.1 dyoung *
463 1.1 dyoung * Reads the part number from the EEPROM.
464 1.1 dyoung **/
465 1.1 dyoung s32 ixgbe_read_pba_num(struct ixgbe_hw *hw, u32 *pba_num)
466 1.1 dyoung {
467 1.1 dyoung return ixgbe_read_pba_num_generic(hw, pba_num);
468 1.1 dyoung }
469 1.1 dyoung
470 1.1 dyoung /**
471 1.1 dyoung * ixgbe_identify_phy - Get PHY type
472 1.1 dyoung * @hw: pointer to hardware structure
473 1.1 dyoung *
474 1.1 dyoung * Determines the physical layer module found on the current adapter.
475 1.1 dyoung **/
476 1.1 dyoung s32 ixgbe_identify_phy(struct ixgbe_hw *hw)
477 1.1 dyoung {
478 1.1 dyoung s32 status = IXGBE_SUCCESS;
479 1.1 dyoung
480 1.1 dyoung if (hw->phy.type == ixgbe_phy_unknown) {
481 1.1 dyoung status = ixgbe_call_func(hw, hw->phy.ops.identify, (hw),
482 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
483 1.1 dyoung }
484 1.1 dyoung
485 1.1 dyoung return status;
486 1.1 dyoung }
487 1.1 dyoung
488 1.1 dyoung /**
489 1.1 dyoung * ixgbe_reset_phy - Perform a PHY reset
490 1.1 dyoung * @hw: pointer to hardware structure
491 1.1 dyoung **/
492 1.1 dyoung s32 ixgbe_reset_phy(struct ixgbe_hw *hw)
493 1.1 dyoung {
494 1.1 dyoung s32 status = IXGBE_SUCCESS;
495 1.1 dyoung
496 1.1 dyoung if (hw->phy.type == ixgbe_phy_unknown) {
497 1.1 dyoung if (ixgbe_identify_phy(hw) != IXGBE_SUCCESS)
498 1.1 dyoung status = IXGBE_ERR_PHY;
499 1.1 dyoung }
500 1.1 dyoung
501 1.1 dyoung if (status == IXGBE_SUCCESS) {
502 1.1 dyoung status = ixgbe_call_func(hw, hw->phy.ops.reset, (hw),
503 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
504 1.1 dyoung }
505 1.1 dyoung return status;
506 1.1 dyoung }
507 1.1 dyoung
508 1.1 dyoung /**
509 1.1 dyoung * ixgbe_get_phy_firmware_version -
510 1.1 dyoung * @hw: pointer to hardware structure
511 1.1 dyoung * @firmware_version: pointer to firmware version
512 1.1 dyoung **/
513 1.1 dyoung s32 ixgbe_get_phy_firmware_version(struct ixgbe_hw *hw, u16 *firmware_version)
514 1.1 dyoung {
515 1.1 dyoung s32 status = IXGBE_SUCCESS;
516 1.1 dyoung
517 1.1 dyoung status = ixgbe_call_func(hw, hw->phy.ops.get_firmware_version,
518 1.5 msaitoh (hw, firmware_version),
519 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
520 1.1 dyoung return status;
521 1.1 dyoung }
522 1.1 dyoung
523 1.1 dyoung /**
524 1.1 dyoung * ixgbe_read_phy_reg - Read PHY register
525 1.1 dyoung * @hw: pointer to hardware structure
526 1.1 dyoung * @reg_addr: 32 bit address of PHY register to read
527 1.1 dyoung * @phy_data: Pointer to read data from PHY register
528 1.1 dyoung *
529 1.1 dyoung * Reads a value from a specified PHY register
530 1.1 dyoung **/
531 1.1 dyoung s32 ixgbe_read_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
532 1.5 msaitoh u16 *phy_data)
533 1.1 dyoung {
534 1.1 dyoung if (hw->phy.id == 0)
535 1.1 dyoung ixgbe_identify_phy(hw);
536 1.1 dyoung
537 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.read_reg, (hw, reg_addr,
538 1.5 msaitoh device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
539 1.1 dyoung }
540 1.1 dyoung
541 1.1 dyoung /**
542 1.1 dyoung * ixgbe_write_phy_reg - Write PHY register
543 1.1 dyoung * @hw: pointer to hardware structure
544 1.1 dyoung * @reg_addr: 32 bit PHY register to write
545 1.1 dyoung * @phy_data: Data to write to the PHY register
546 1.1 dyoung *
547 1.1 dyoung * Writes a value to specified PHY register
548 1.1 dyoung **/
549 1.1 dyoung s32 ixgbe_write_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
550 1.5 msaitoh u16 phy_data)
551 1.1 dyoung {
552 1.1 dyoung if (hw->phy.id == 0)
553 1.1 dyoung ixgbe_identify_phy(hw);
554 1.1 dyoung
555 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.write_reg, (hw, reg_addr,
556 1.5 msaitoh device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
557 1.1 dyoung }
558 1.1 dyoung
559 1.1 dyoung /**
560 1.1 dyoung * ixgbe_setup_phy_link - Restart PHY autoneg
561 1.1 dyoung * @hw: pointer to hardware structure
562 1.1 dyoung *
563 1.1 dyoung * Restart autonegotiation and PHY and waits for completion.
564 1.1 dyoung **/
565 1.1 dyoung s32 ixgbe_setup_phy_link(struct ixgbe_hw *hw)
566 1.1 dyoung {
567 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.setup_link, (hw),
568 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
569 1.1 dyoung }
570 1.1 dyoung
571 1.1 dyoung /**
572 1.12 msaitoh * ixgbe_setup_internal_phy - Configure integrated PHY
573 1.12 msaitoh * @hw: pointer to hardware structure
574 1.12 msaitoh *
575 1.12 msaitoh * Reconfigure the integrated PHY in order to enable talk to the external PHY.
576 1.12 msaitoh * Returns success if not implemented, since nothing needs to be done in this
577 1.12 msaitoh * case.
578 1.12 msaitoh */
579 1.12 msaitoh s32 ixgbe_setup_internal_phy(struct ixgbe_hw *hw)
580 1.12 msaitoh {
581 1.12 msaitoh return ixgbe_call_func(hw, hw->phy.ops.setup_internal_link, (hw),
582 1.12 msaitoh IXGBE_SUCCESS);
583 1.12 msaitoh }
584 1.12 msaitoh
585 1.12 msaitoh /**
586 1.1 dyoung * ixgbe_check_phy_link - Determine link and speed status
587 1.1 dyoung * @hw: pointer to hardware structure
588 1.1 dyoung *
589 1.1 dyoung * Reads a PHY register to determine if link is up and the current speed for
590 1.1 dyoung * the PHY.
591 1.1 dyoung **/
592 1.1 dyoung s32 ixgbe_check_phy_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
593 1.5 msaitoh bool *link_up)
594 1.1 dyoung {
595 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.check_link, (hw, speed,
596 1.5 msaitoh link_up), IXGBE_NOT_IMPLEMENTED);
597 1.1 dyoung }
598 1.1 dyoung
599 1.1 dyoung /**
600 1.1 dyoung * ixgbe_setup_phy_link_speed - Set auto advertise
601 1.1 dyoung * @hw: pointer to hardware structure
602 1.1 dyoung * @speed: new link speed
603 1.1 dyoung *
604 1.1 dyoung * Sets the auto advertised capabilities
605 1.1 dyoung **/
606 1.1 dyoung s32 ixgbe_setup_phy_link_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed,
607 1.5 msaitoh bool autoneg_wait_to_complete)
608 1.1 dyoung {
609 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.setup_link_speed, (hw, speed,
610 1.7 msaitoh autoneg_wait_to_complete),
611 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
612 1.1 dyoung }
613 1.1 dyoung
614 1.1 dyoung /**
615 1.12 msaitoh * ixgbe_set_phy_power - Control the phy power state
616 1.12 msaitoh * @hw: pointer to hardware structure
617 1.12 msaitoh * @on: TRUE for on, FALSE for off
618 1.12 msaitoh */
619 1.12 msaitoh s32 ixgbe_set_phy_power(struct ixgbe_hw *hw, bool on)
620 1.12 msaitoh {
621 1.12 msaitoh return ixgbe_call_func(hw, hw->phy.ops.set_phy_power, (hw, on),
622 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
623 1.12 msaitoh }
624 1.12 msaitoh
625 1.12 msaitoh /**
626 1.1 dyoung * ixgbe_check_link - Get link and speed status
627 1.1 dyoung * @hw: pointer to hardware structure
628 1.1 dyoung *
629 1.1 dyoung * Reads the links register to determine if link is up and the current speed
630 1.1 dyoung **/
631 1.1 dyoung s32 ixgbe_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
632 1.5 msaitoh bool *link_up, bool link_up_wait_to_complete)
633 1.1 dyoung {
634 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.check_link, (hw, speed,
635 1.5 msaitoh link_up, link_up_wait_to_complete),
636 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
637 1.1 dyoung }
638 1.1 dyoung
639 1.1 dyoung /**
640 1.1 dyoung * ixgbe_disable_tx_laser - Disable Tx laser
641 1.1 dyoung * @hw: pointer to hardware structure
642 1.1 dyoung *
643 1.1 dyoung * If the driver needs to disable the laser on SFI optics.
644 1.1 dyoung **/
645 1.1 dyoung void ixgbe_disable_tx_laser(struct ixgbe_hw *hw)
646 1.1 dyoung {
647 1.1 dyoung if (hw->mac.ops.disable_tx_laser)
648 1.1 dyoung hw->mac.ops.disable_tx_laser(hw);
649 1.1 dyoung }
650 1.1 dyoung
651 1.1 dyoung /**
652 1.1 dyoung * ixgbe_enable_tx_laser - Enable Tx laser
653 1.1 dyoung * @hw: pointer to hardware structure
654 1.1 dyoung *
655 1.1 dyoung * If the driver needs to enable the laser on SFI optics.
656 1.1 dyoung **/
657 1.1 dyoung void ixgbe_enable_tx_laser(struct ixgbe_hw *hw)
658 1.1 dyoung {
659 1.1 dyoung if (hw->mac.ops.enable_tx_laser)
660 1.1 dyoung hw->mac.ops.enable_tx_laser(hw);
661 1.1 dyoung }
662 1.1 dyoung
663 1.1 dyoung /**
664 1.1 dyoung * ixgbe_flap_tx_laser - flap Tx laser to start autotry process
665 1.1 dyoung * @hw: pointer to hardware structure
666 1.1 dyoung *
667 1.1 dyoung * When the driver changes the link speeds that it can support then
668 1.1 dyoung * flap the tx laser to alert the link partner to start autotry
669 1.1 dyoung * process on its end.
670 1.1 dyoung **/
671 1.1 dyoung void ixgbe_flap_tx_laser(struct ixgbe_hw *hw)
672 1.1 dyoung {
673 1.1 dyoung if (hw->mac.ops.flap_tx_laser)
674 1.1 dyoung hw->mac.ops.flap_tx_laser(hw);
675 1.1 dyoung }
676 1.1 dyoung
677 1.1 dyoung /**
678 1.1 dyoung * ixgbe_setup_link - Set link speed
679 1.1 dyoung * @hw: pointer to hardware structure
680 1.1 dyoung * @speed: new link speed
681 1.1 dyoung *
682 1.1 dyoung * Configures link settings. Restarts the link.
683 1.1 dyoung * Performs autonegotiation if needed.
684 1.1 dyoung **/
685 1.1 dyoung s32 ixgbe_setup_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
686 1.5 msaitoh bool autoneg_wait_to_complete)
687 1.1 dyoung {
688 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.setup_link, (hw, speed,
689 1.7 msaitoh autoneg_wait_to_complete),
690 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
691 1.1 dyoung }
692 1.1 dyoung
693 1.1 dyoung /**
694 1.12 msaitoh * ixgbe_setup_mac_link - Set link speed
695 1.12 msaitoh * @hw: pointer to hardware structure
696 1.12 msaitoh * @speed: new link speed
697 1.12 msaitoh *
698 1.12 msaitoh * Configures link settings. Restarts the link.
699 1.12 msaitoh * Performs autonegotiation if needed.
700 1.12 msaitoh **/
701 1.12 msaitoh s32 ixgbe_setup_mac_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
702 1.12 msaitoh bool autoneg_wait_to_complete)
703 1.12 msaitoh {
704 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.setup_mac_link, (hw, speed,
705 1.12 msaitoh autoneg_wait_to_complete),
706 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
707 1.12 msaitoh }
708 1.12 msaitoh
709 1.12 msaitoh /**
710 1.1 dyoung * ixgbe_get_link_capabilities - Returns link capabilities
711 1.1 dyoung * @hw: pointer to hardware structure
712 1.1 dyoung *
713 1.1 dyoung * Determines the link capabilities of the current configuration.
714 1.1 dyoung **/
715 1.1 dyoung s32 ixgbe_get_link_capabilities(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
716 1.5 msaitoh bool *autoneg)
717 1.1 dyoung {
718 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_link_capabilities, (hw,
719 1.5 msaitoh speed, autoneg), IXGBE_NOT_IMPLEMENTED);
720 1.1 dyoung }
721 1.1 dyoung
722 1.1 dyoung /**
723 1.1 dyoung * ixgbe_led_on - Turn on LEDs
724 1.1 dyoung * @hw: pointer to hardware structure
725 1.1 dyoung * @index: led number to turn on
726 1.1 dyoung *
727 1.1 dyoung * Turns on the software controllable LEDs.
728 1.1 dyoung **/
729 1.1 dyoung s32 ixgbe_led_on(struct ixgbe_hw *hw, u32 index)
730 1.1 dyoung {
731 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.led_on, (hw, index),
732 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
733 1.1 dyoung }
734 1.1 dyoung
735 1.1 dyoung /**
736 1.1 dyoung * ixgbe_led_off - Turn off LEDs
737 1.1 dyoung * @hw: pointer to hardware structure
738 1.1 dyoung * @index: led number to turn off
739 1.1 dyoung *
740 1.1 dyoung * Turns off the software controllable LEDs.
741 1.1 dyoung **/
742 1.1 dyoung s32 ixgbe_led_off(struct ixgbe_hw *hw, u32 index)
743 1.1 dyoung {
744 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.led_off, (hw, index),
745 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
746 1.1 dyoung }
747 1.1 dyoung
748 1.1 dyoung /**
749 1.1 dyoung * ixgbe_blink_led_start - Blink LEDs
750 1.1 dyoung * @hw: pointer to hardware structure
751 1.1 dyoung * @index: led number to blink
752 1.1 dyoung *
753 1.1 dyoung * Blink LED based on index.
754 1.1 dyoung **/
755 1.1 dyoung s32 ixgbe_blink_led_start(struct ixgbe_hw *hw, u32 index)
756 1.1 dyoung {
757 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.blink_led_start, (hw, index),
758 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
759 1.1 dyoung }
760 1.1 dyoung
761 1.1 dyoung /**
762 1.1 dyoung * ixgbe_blink_led_stop - Stop blinking LEDs
763 1.1 dyoung * @hw: pointer to hardware structure
764 1.1 dyoung *
765 1.1 dyoung * Stop blinking LED based on index.
766 1.1 dyoung **/
767 1.1 dyoung s32 ixgbe_blink_led_stop(struct ixgbe_hw *hw, u32 index)
768 1.1 dyoung {
769 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.blink_led_stop, (hw, index),
770 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
771 1.1 dyoung }
772 1.1 dyoung
773 1.1 dyoung /**
774 1.1 dyoung * ixgbe_init_eeprom_params - Initialize EEPROM parameters
775 1.1 dyoung * @hw: pointer to hardware structure
776 1.1 dyoung *
777 1.1 dyoung * Initializes the EEPROM parameters ixgbe_eeprom_info within the
778 1.1 dyoung * ixgbe_hw struct in order to set up EEPROM access.
779 1.1 dyoung **/
780 1.1 dyoung s32 ixgbe_init_eeprom_params(struct ixgbe_hw *hw)
781 1.1 dyoung {
782 1.1 dyoung return ixgbe_call_func(hw, hw->eeprom.ops.init_params, (hw),
783 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
784 1.1 dyoung }
785 1.1 dyoung
786 1.1 dyoung
787 1.1 dyoung /**
788 1.1 dyoung * ixgbe_write_eeprom - Write word to EEPROM
789 1.1 dyoung * @hw: pointer to hardware structure
790 1.1 dyoung * @offset: offset within the EEPROM to be written to
791 1.1 dyoung * @data: 16 bit word to be written to the EEPROM
792 1.1 dyoung *
793 1.1 dyoung * Writes 16 bit value to EEPROM. If ixgbe_eeprom_update_checksum is not
794 1.1 dyoung * called after this function, the EEPROM will most likely contain an
795 1.1 dyoung * invalid checksum.
796 1.1 dyoung **/
797 1.1 dyoung s32 ixgbe_write_eeprom(struct ixgbe_hw *hw, u16 offset, u16 data)
798 1.1 dyoung {
799 1.1 dyoung return ixgbe_call_func(hw, hw->eeprom.ops.write, (hw, offset, data),
800 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
801 1.5 msaitoh }
802 1.5 msaitoh
803 1.5 msaitoh /**
804 1.5 msaitoh * ixgbe_write_eeprom_buffer - Write word(s) to EEPROM
805 1.5 msaitoh * @hw: pointer to hardware structure
806 1.5 msaitoh * @offset: offset within the EEPROM to be written to
807 1.5 msaitoh * @data: 16 bit word(s) to be written to the EEPROM
808 1.5 msaitoh * @words: number of words
809 1.5 msaitoh *
810 1.5 msaitoh * Writes 16 bit word(s) to EEPROM. If ixgbe_eeprom_update_checksum is not
811 1.5 msaitoh * called after this function, the EEPROM will most likely contain an
812 1.5 msaitoh * invalid checksum.
813 1.5 msaitoh **/
814 1.5 msaitoh s32 ixgbe_write_eeprom_buffer(struct ixgbe_hw *hw, u16 offset, u16 words,
815 1.5 msaitoh u16 *data)
816 1.5 msaitoh {
817 1.5 msaitoh return ixgbe_call_func(hw, hw->eeprom.ops.write_buffer,
818 1.5 msaitoh (hw, offset, words, data),
819 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
820 1.1 dyoung }
821 1.1 dyoung
822 1.1 dyoung /**
823 1.1 dyoung * ixgbe_read_eeprom - Read word from EEPROM
824 1.1 dyoung * @hw: pointer to hardware structure
825 1.1 dyoung * @offset: offset within the EEPROM to be read
826 1.1 dyoung * @data: read 16 bit value from EEPROM
827 1.1 dyoung *
828 1.1 dyoung * Reads 16 bit value from EEPROM
829 1.1 dyoung **/
830 1.1 dyoung s32 ixgbe_read_eeprom(struct ixgbe_hw *hw, u16 offset, u16 *data)
831 1.1 dyoung {
832 1.1 dyoung return ixgbe_call_func(hw, hw->eeprom.ops.read, (hw, offset, data),
833 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
834 1.5 msaitoh }
835 1.5 msaitoh
836 1.5 msaitoh /**
837 1.5 msaitoh * ixgbe_read_eeprom_buffer - Read word(s) from EEPROM
838 1.5 msaitoh * @hw: pointer to hardware structure
839 1.5 msaitoh * @offset: offset within the EEPROM to be read
840 1.5 msaitoh * @data: read 16 bit word(s) from EEPROM
841 1.5 msaitoh * @words: number of words
842 1.5 msaitoh *
843 1.5 msaitoh * Reads 16 bit word(s) from EEPROM
844 1.5 msaitoh **/
845 1.5 msaitoh s32 ixgbe_read_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
846 1.5 msaitoh u16 words, u16 *data)
847 1.5 msaitoh {
848 1.5 msaitoh return ixgbe_call_func(hw, hw->eeprom.ops.read_buffer,
849 1.5 msaitoh (hw, offset, words, data),
850 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
851 1.1 dyoung }
852 1.1 dyoung
853 1.1 dyoung /**
854 1.1 dyoung * ixgbe_validate_eeprom_checksum - Validate EEPROM checksum
855 1.1 dyoung * @hw: pointer to hardware structure
856 1.1 dyoung * @checksum_val: calculated checksum
857 1.1 dyoung *
858 1.1 dyoung * Performs checksum calculation and validates the EEPROM checksum
859 1.1 dyoung **/
860 1.1 dyoung s32 ixgbe_validate_eeprom_checksum(struct ixgbe_hw *hw, u16 *checksum_val)
861 1.1 dyoung {
862 1.1 dyoung return ixgbe_call_func(hw, hw->eeprom.ops.validate_checksum,
863 1.5 msaitoh (hw, checksum_val), IXGBE_NOT_IMPLEMENTED);
864 1.1 dyoung }
865 1.1 dyoung
866 1.1 dyoung /**
867 1.1 dyoung * ixgbe_eeprom_update_checksum - Updates the EEPROM checksum
868 1.1 dyoung * @hw: pointer to hardware structure
869 1.1 dyoung **/
870 1.1 dyoung s32 ixgbe_update_eeprom_checksum(struct ixgbe_hw *hw)
871 1.1 dyoung {
872 1.1 dyoung return ixgbe_call_func(hw, hw->eeprom.ops.update_checksum, (hw),
873 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
874 1.1 dyoung }
875 1.1 dyoung
876 1.1 dyoung /**
877 1.1 dyoung * ixgbe_insert_mac_addr - Find a RAR for this mac address
878 1.1 dyoung * @hw: pointer to hardware structure
879 1.1 dyoung * @addr: Address to put into receive address register
880 1.1 dyoung * @vmdq: VMDq pool to assign
881 1.1 dyoung *
882 1.1 dyoung * Puts an ethernet address into a receive address register, or
883 1.15 msaitoh * finds the rar that it is already in; adds to the pool list
884 1.1 dyoung **/
885 1.1 dyoung s32 ixgbe_insert_mac_addr(struct ixgbe_hw *hw, u8 *addr, u32 vmdq)
886 1.1 dyoung {
887 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.insert_mac_addr,
888 1.5 msaitoh (hw, addr, vmdq),
889 1.1 dyoung IXGBE_NOT_IMPLEMENTED);
890 1.1 dyoung }
891 1.1 dyoung
892 1.1 dyoung /**
893 1.1 dyoung * ixgbe_set_rar - Set Rx address register
894 1.1 dyoung * @hw: pointer to hardware structure
895 1.1 dyoung * @index: Receive address register to write
896 1.1 dyoung * @addr: Address to put into receive address register
897 1.1 dyoung * @vmdq: VMDq "set"
898 1.1 dyoung * @enable_addr: set flag that address is active
899 1.1 dyoung *
900 1.1 dyoung * Puts an ethernet address into a receive address register.
901 1.1 dyoung **/
902 1.1 dyoung s32 ixgbe_set_rar(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
903 1.5 msaitoh u32 enable_addr)
904 1.1 dyoung {
905 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.set_rar, (hw, index, addr, vmdq,
906 1.5 msaitoh enable_addr), IXGBE_NOT_IMPLEMENTED);
907 1.1 dyoung }
908 1.1 dyoung
909 1.1 dyoung /**
910 1.1 dyoung * ixgbe_clear_rar - Clear Rx address register
911 1.1 dyoung * @hw: pointer to hardware structure
912 1.1 dyoung * @index: Receive address register to write
913 1.1 dyoung *
914 1.1 dyoung * Puts an ethernet address into a receive address register.
915 1.1 dyoung **/
916 1.1 dyoung s32 ixgbe_clear_rar(struct ixgbe_hw *hw, u32 index)
917 1.1 dyoung {
918 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.clear_rar, (hw, index),
919 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
920 1.1 dyoung }
921 1.1 dyoung
922 1.1 dyoung /**
923 1.1 dyoung * ixgbe_set_vmdq - Associate a VMDq index with a receive address
924 1.1 dyoung * @hw: pointer to hardware structure
925 1.1 dyoung * @rar: receive address register index to associate with VMDq index
926 1.1 dyoung * @vmdq: VMDq set or pool index
927 1.1 dyoung **/
928 1.1 dyoung s32 ixgbe_set_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
929 1.1 dyoung {
930 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.set_vmdq, (hw, rar, vmdq),
931 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
932 1.6 msaitoh
933 1.6 msaitoh }
934 1.6 msaitoh
935 1.6 msaitoh /**
936 1.6 msaitoh * ixgbe_set_vmdq_san_mac - Associate VMDq index 127 with a receive address
937 1.6 msaitoh * @hw: pointer to hardware structure
938 1.6 msaitoh * @vmdq: VMDq default pool index
939 1.6 msaitoh **/
940 1.6 msaitoh s32 ixgbe_set_vmdq_san_mac(struct ixgbe_hw *hw, u32 vmdq)
941 1.6 msaitoh {
942 1.6 msaitoh return ixgbe_call_func(hw, hw->mac.ops.set_vmdq_san_mac,
943 1.6 msaitoh (hw, vmdq), IXGBE_NOT_IMPLEMENTED);
944 1.1 dyoung }
945 1.1 dyoung
946 1.1 dyoung /**
947 1.1 dyoung * ixgbe_clear_vmdq - Disassociate a VMDq index from a receive address
948 1.1 dyoung * @hw: pointer to hardware structure
949 1.1 dyoung * @rar: receive address register index to disassociate with VMDq index
950 1.1 dyoung * @vmdq: VMDq set or pool index
951 1.1 dyoung **/
952 1.1 dyoung s32 ixgbe_clear_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
953 1.1 dyoung {
954 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.clear_vmdq, (hw, rar, vmdq),
955 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
956 1.1 dyoung }
957 1.1 dyoung
958 1.1 dyoung /**
959 1.1 dyoung * ixgbe_init_rx_addrs - Initializes receive address filters.
960 1.1 dyoung * @hw: pointer to hardware structure
961 1.1 dyoung *
962 1.1 dyoung * Places the MAC address in receive address register 0 and clears the rest
963 1.1 dyoung * of the receive address registers. Clears the multicast table. Assumes
964 1.1 dyoung * the receiver is in reset when the routine is called.
965 1.1 dyoung **/
966 1.1 dyoung s32 ixgbe_init_rx_addrs(struct ixgbe_hw *hw)
967 1.1 dyoung {
968 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.init_rx_addrs, (hw),
969 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
970 1.1 dyoung }
971 1.1 dyoung
972 1.1 dyoung /**
973 1.1 dyoung * ixgbe_get_num_rx_addrs - Returns the number of RAR entries.
974 1.1 dyoung * @hw: pointer to hardware structure
975 1.1 dyoung **/
976 1.1 dyoung u32 ixgbe_get_num_rx_addrs(struct ixgbe_hw *hw)
977 1.1 dyoung {
978 1.1 dyoung return hw->mac.num_rar_entries;
979 1.1 dyoung }
980 1.1 dyoung
981 1.1 dyoung /**
982 1.1 dyoung * ixgbe_update_uc_addr_list - Updates the MAC's list of secondary addresses
983 1.1 dyoung * @hw: pointer to hardware structure
984 1.1 dyoung * @addr_list: the list of new multicast addresses
985 1.1 dyoung * @addr_count: number of addresses
986 1.1 dyoung * @func: iterator function to walk the multicast address list
987 1.1 dyoung *
988 1.1 dyoung * The given list replaces any existing list. Clears the secondary addrs from
989 1.1 dyoung * receive address registers. Uses unused receive address registers for the
990 1.1 dyoung * first secondary addresses, and falls back to promiscuous mode as needed.
991 1.1 dyoung **/
992 1.1 dyoung s32 ixgbe_update_uc_addr_list(struct ixgbe_hw *hw, u8 *addr_list,
993 1.5 msaitoh u32 addr_count, ixgbe_mc_addr_itr func)
994 1.1 dyoung {
995 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.update_uc_addr_list, (hw,
996 1.5 msaitoh addr_list, addr_count, func),
997 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
998 1.1 dyoung }
999 1.1 dyoung
1000 1.1 dyoung /**
1001 1.1 dyoung * ixgbe_update_mc_addr_list - Updates the MAC's list of multicast addresses
1002 1.1 dyoung * @hw: pointer to hardware structure
1003 1.1 dyoung * @mc_addr_list: the list of new multicast addresses
1004 1.1 dyoung * @mc_addr_count: number of addresses
1005 1.1 dyoung * @func: iterator function to walk the multicast address list
1006 1.1 dyoung *
1007 1.1 dyoung * The given list replaces any existing list. Clears the MC addrs from receive
1008 1.1 dyoung * address registers and the multicast table. Uses unused receive address
1009 1.1 dyoung * registers for the first multicast addresses, and hashes the rest into the
1010 1.1 dyoung * multicast table.
1011 1.1 dyoung **/
1012 1.1 dyoung s32 ixgbe_update_mc_addr_list(struct ixgbe_hw *hw, u8 *mc_addr_list,
1013 1.5 msaitoh u32 mc_addr_count, ixgbe_mc_addr_itr func,
1014 1.5 msaitoh bool clear)
1015 1.1 dyoung {
1016 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.update_mc_addr_list, (hw,
1017 1.5 msaitoh mc_addr_list, mc_addr_count, func, clear),
1018 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1019 1.1 dyoung }
1020 1.1 dyoung
1021 1.1 dyoung /**
1022 1.1 dyoung * ixgbe_enable_mc - Enable multicast address in RAR
1023 1.1 dyoung * @hw: pointer to hardware structure
1024 1.1 dyoung *
1025 1.1 dyoung * Enables multicast address in RAR and the use of the multicast hash table.
1026 1.1 dyoung **/
1027 1.1 dyoung s32 ixgbe_enable_mc(struct ixgbe_hw *hw)
1028 1.1 dyoung {
1029 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.enable_mc, (hw),
1030 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1031 1.1 dyoung }
1032 1.1 dyoung
1033 1.1 dyoung /**
1034 1.1 dyoung * ixgbe_disable_mc - Disable multicast address in RAR
1035 1.1 dyoung * @hw: pointer to hardware structure
1036 1.1 dyoung *
1037 1.1 dyoung * Disables multicast address in RAR and the use of the multicast hash table.
1038 1.1 dyoung **/
1039 1.1 dyoung s32 ixgbe_disable_mc(struct ixgbe_hw *hw)
1040 1.1 dyoung {
1041 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.disable_mc, (hw),
1042 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1043 1.1 dyoung }
1044 1.1 dyoung
1045 1.1 dyoung /**
1046 1.1 dyoung * ixgbe_clear_vfta - Clear VLAN filter table
1047 1.1 dyoung * @hw: pointer to hardware structure
1048 1.1 dyoung *
1049 1.1 dyoung * Clears the VLAN filer table, and the VMDq index associated with the filter
1050 1.1 dyoung **/
1051 1.1 dyoung s32 ixgbe_clear_vfta(struct ixgbe_hw *hw)
1052 1.1 dyoung {
1053 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.clear_vfta, (hw),
1054 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1055 1.1 dyoung }
1056 1.1 dyoung
1057 1.1 dyoung /**
1058 1.1 dyoung * ixgbe_set_vfta - Set VLAN filter table
1059 1.1 dyoung * @hw: pointer to hardware structure
1060 1.1 dyoung * @vlan: VLAN id to write to VLAN filter
1061 1.1 dyoung * @vind: VMDq output index that maps queue to VLAN id in VFTA
1062 1.1 dyoung * @vlan_on: boolean flag to turn on/off VLAN in VFTA
1063 1.1 dyoung *
1064 1.1 dyoung * Turn on/off specified VLAN in the VLAN filter table.
1065 1.1 dyoung **/
1066 1.1 dyoung s32 ixgbe_set_vfta(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on)
1067 1.1 dyoung {
1068 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.set_vfta, (hw, vlan, vind,
1069 1.5 msaitoh vlan_on), IXGBE_NOT_IMPLEMENTED);
1070 1.5 msaitoh }
1071 1.5 msaitoh
1072 1.5 msaitoh /**
1073 1.5 msaitoh * ixgbe_set_vlvf - Set VLAN Pool Filter
1074 1.5 msaitoh * @hw: pointer to hardware structure
1075 1.5 msaitoh * @vlan: VLAN id to write to VLAN filter
1076 1.5 msaitoh * @vind: VMDq output index that maps queue to VLAN id in VFVFB
1077 1.5 msaitoh * @vlan_on: boolean flag to turn on/off VLAN in VFVF
1078 1.5 msaitoh * @vfta_changed: pointer to boolean flag which indicates whether VFTA
1079 1.5 msaitoh * should be changed
1080 1.5 msaitoh *
1081 1.5 msaitoh * Turn on/off specified bit in VLVF table.
1082 1.5 msaitoh **/
1083 1.5 msaitoh s32 ixgbe_set_vlvf(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on,
1084 1.5 msaitoh bool *vfta_changed)
1085 1.5 msaitoh {
1086 1.5 msaitoh return ixgbe_call_func(hw, hw->mac.ops.set_vlvf, (hw, vlan, vind,
1087 1.5 msaitoh vlan_on, vfta_changed), IXGBE_NOT_IMPLEMENTED);
1088 1.1 dyoung }
1089 1.1 dyoung
1090 1.1 dyoung /**
1091 1.1 dyoung * ixgbe_fc_enable - Enable flow control
1092 1.1 dyoung * @hw: pointer to hardware structure
1093 1.1 dyoung *
1094 1.1 dyoung * Configures the flow control settings based on SW configuration.
1095 1.1 dyoung **/
1096 1.6 msaitoh s32 ixgbe_fc_enable(struct ixgbe_hw *hw)
1097 1.1 dyoung {
1098 1.6 msaitoh return ixgbe_call_func(hw, hw->mac.ops.fc_enable, (hw),
1099 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1100 1.5 msaitoh }
1101 1.5 msaitoh
1102 1.5 msaitoh /**
1103 1.12 msaitoh * ixgbe_setup_fc - Set up flow control
1104 1.12 msaitoh * @hw: pointer to hardware structure
1105 1.12 msaitoh *
1106 1.12 msaitoh * Called at init time to set up flow control.
1107 1.12 msaitoh **/
1108 1.12 msaitoh s32 ixgbe_setup_fc(struct ixgbe_hw *hw)
1109 1.12 msaitoh {
1110 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.setup_fc, (hw),
1111 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
1112 1.12 msaitoh }
1113 1.12 msaitoh
1114 1.12 msaitoh /**
1115 1.5 msaitoh * ixgbe_set_fw_drv_ver - Try to send the driver version number FW
1116 1.5 msaitoh * @hw: pointer to hardware structure
1117 1.5 msaitoh * @maj: driver major number to be sent to firmware
1118 1.11 riastrad * @minr: driver minor number to be sent to firmware
1119 1.5 msaitoh * @build: driver build number to be sent to firmware
1120 1.5 msaitoh * @ver: driver version number to be sent to firmware
1121 1.5 msaitoh **/
1122 1.10 riastrad s32 ixgbe_set_fw_drv_ver(struct ixgbe_hw *hw, u8 maj, u8 minr, u8 build,
1123 1.5 msaitoh u8 ver)
1124 1.5 msaitoh {
1125 1.10 riastrad return ixgbe_call_func(hw, hw->mac.ops.set_fw_drv_ver, (hw, maj, minr,
1126 1.5 msaitoh build, ver), IXGBE_NOT_IMPLEMENTED);
1127 1.1 dyoung }
1128 1.1 dyoung
1129 1.5 msaitoh
1130 1.8 msaitoh
1131 1.12 msaitoh /**
1132 1.12 msaitoh * ixgbe_dmac_config - Configure DMA Coalescing registers.
1133 1.12 msaitoh * @hw: pointer to hardware structure
1134 1.12 msaitoh *
1135 1.12 msaitoh * Configure DMA coalescing. If enabling dmac, dmac is activated.
1136 1.12 msaitoh * When disabling dmac, dmac enable dmac bit is cleared.
1137 1.12 msaitoh **/
1138 1.12 msaitoh s32 ixgbe_dmac_config(struct ixgbe_hw *hw)
1139 1.12 msaitoh {
1140 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.dmac_config, (hw),
1141 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
1142 1.12 msaitoh }
1143 1.12 msaitoh
1144 1.12 msaitoh /**
1145 1.12 msaitoh * ixgbe_dmac_update_tcs - Configure DMA Coalescing registers.
1146 1.12 msaitoh * @hw: pointer to hardware structure
1147 1.12 msaitoh *
1148 1.12 msaitoh * Disables dmac, updates per TC settings, and then enable dmac.
1149 1.12 msaitoh **/
1150 1.12 msaitoh s32 ixgbe_dmac_update_tcs(struct ixgbe_hw *hw)
1151 1.12 msaitoh {
1152 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.dmac_update_tcs, (hw),
1153 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
1154 1.12 msaitoh }
1155 1.12 msaitoh
1156 1.12 msaitoh /**
1157 1.12 msaitoh * ixgbe_dmac_config_tcs - Configure DMA Coalescing registers.
1158 1.12 msaitoh * @hw: pointer to hardware structure
1159 1.12 msaitoh *
1160 1.12 msaitoh * Configure DMA coalescing threshold per TC and set high priority bit for
1161 1.12 msaitoh * FCOE TC. The dmac enable bit must be cleared before configuring.
1162 1.12 msaitoh **/
1163 1.12 msaitoh s32 ixgbe_dmac_config_tcs(struct ixgbe_hw *hw)
1164 1.12 msaitoh {
1165 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.dmac_config_tcs, (hw),
1166 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
1167 1.12 msaitoh }
1168 1.12 msaitoh
1169 1.12 msaitoh /**
1170 1.12 msaitoh * ixgbe_setup_eee - Enable/disable EEE support
1171 1.12 msaitoh * @hw: pointer to the HW structure
1172 1.12 msaitoh * @enable_eee: boolean flag to enable EEE
1173 1.12 msaitoh *
1174 1.12 msaitoh * Enable/disable EEE based on enable_ee flag.
1175 1.12 msaitoh * Auto-negotiation must be started after BASE-T EEE bits in PHY register 7.3C
1176 1.12 msaitoh * are modified.
1177 1.12 msaitoh *
1178 1.12 msaitoh **/
1179 1.12 msaitoh s32 ixgbe_setup_eee(struct ixgbe_hw *hw, bool enable_eee)
1180 1.12 msaitoh {
1181 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.setup_eee, (hw, enable_eee),
1182 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
1183 1.12 msaitoh }
1184 1.12 msaitoh
1185 1.12 msaitoh /**
1186 1.12 msaitoh * ixgbe_set_source_address_pruning - Enable/Disable source address pruning
1187 1.12 msaitoh * @hw: pointer to hardware structure
1188 1.12 msaitoh * @enbale: enable or disable source address pruning
1189 1.12 msaitoh * @pool: Rx pool - Rx pool to toggle source address pruning
1190 1.12 msaitoh **/
1191 1.12 msaitoh void ixgbe_set_source_address_pruning(struct ixgbe_hw *hw, bool enable,
1192 1.12 msaitoh unsigned int pool)
1193 1.12 msaitoh {
1194 1.12 msaitoh if (hw->mac.ops.set_source_address_pruning)
1195 1.12 msaitoh hw->mac.ops.set_source_address_pruning(hw, enable, pool);
1196 1.12 msaitoh }
1197 1.12 msaitoh
1198 1.12 msaitoh /**
1199 1.12 msaitoh * ixgbe_set_ethertype_anti_spoofing - Enable/Disable Ethertype anti-spoofing
1200 1.12 msaitoh * @hw: pointer to hardware structure
1201 1.12 msaitoh * @enable: enable or disable switch for Ethertype anti-spoofing
1202 1.12 msaitoh * @vf: Virtual Function pool - VF Pool to set for Ethertype anti-spoofing
1203 1.12 msaitoh *
1204 1.12 msaitoh **/
1205 1.12 msaitoh void ixgbe_set_ethertype_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf)
1206 1.12 msaitoh {
1207 1.12 msaitoh if (hw->mac.ops.set_ethertype_anti_spoofing)
1208 1.12 msaitoh hw->mac.ops.set_ethertype_anti_spoofing(hw, enable, vf);
1209 1.12 msaitoh }
1210 1.12 msaitoh
1211 1.12 msaitoh /**
1212 1.12 msaitoh * ixgbe_read_iosf_sb_reg - Read 32 bit PHY register
1213 1.12 msaitoh * @hw: pointer to hardware structure
1214 1.12 msaitoh * @reg_addr: 32 bit address of PHY register to read
1215 1.12 msaitoh * @device_type: type of device you want to communicate with
1216 1.12 msaitoh * @phy_data: Pointer to read data from PHY register
1217 1.12 msaitoh *
1218 1.12 msaitoh * Reads a value from a specified PHY register
1219 1.12 msaitoh **/
1220 1.12 msaitoh s32 ixgbe_read_iosf_sb_reg(struct ixgbe_hw *hw, u32 reg_addr,
1221 1.12 msaitoh u32 device_type, u32 *phy_data)
1222 1.12 msaitoh {
1223 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.read_iosf_sb_reg, (hw, reg_addr,
1224 1.12 msaitoh device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
1225 1.12 msaitoh }
1226 1.12 msaitoh
1227 1.12 msaitoh /**
1228 1.12 msaitoh * ixgbe_write_iosf_sb_reg - Write 32 bit register through IOSF Sideband
1229 1.12 msaitoh * @hw: pointer to hardware structure
1230 1.12 msaitoh * @reg_addr: 32 bit PHY register to write
1231 1.12 msaitoh * @device_type: type of device you want to communicate with
1232 1.12 msaitoh * @phy_data: Data to write to the PHY register
1233 1.12 msaitoh *
1234 1.12 msaitoh * Writes a value to specified PHY register
1235 1.12 msaitoh **/
1236 1.12 msaitoh s32 ixgbe_write_iosf_sb_reg(struct ixgbe_hw *hw, u32 reg_addr,
1237 1.12 msaitoh u32 device_type, u32 phy_data)
1238 1.12 msaitoh {
1239 1.12 msaitoh return ixgbe_call_func(hw, hw->mac.ops.write_iosf_sb_reg, (hw, reg_addr,
1240 1.12 msaitoh device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
1241 1.12 msaitoh }
1242 1.12 msaitoh
1243 1.12 msaitoh /**
1244 1.12 msaitoh * ixgbe_disable_mdd - Disable malicious driver detection
1245 1.12 msaitoh * @hw: pointer to hardware structure
1246 1.12 msaitoh *
1247 1.12 msaitoh **/
1248 1.12 msaitoh void ixgbe_disable_mdd(struct ixgbe_hw *hw)
1249 1.12 msaitoh {
1250 1.12 msaitoh if (hw->mac.ops.disable_mdd)
1251 1.12 msaitoh hw->mac.ops.disable_mdd(hw);
1252 1.12 msaitoh }
1253 1.12 msaitoh
1254 1.12 msaitoh /**
1255 1.12 msaitoh * ixgbe_enable_mdd - Enable malicious driver detection
1256 1.12 msaitoh * @hw: pointer to hardware structure
1257 1.12 msaitoh *
1258 1.12 msaitoh **/
1259 1.12 msaitoh void ixgbe_enable_mdd(struct ixgbe_hw *hw)
1260 1.12 msaitoh {
1261 1.12 msaitoh if (hw->mac.ops.enable_mdd)
1262 1.12 msaitoh hw->mac.ops.enable_mdd(hw);
1263 1.12 msaitoh }
1264 1.12 msaitoh
1265 1.12 msaitoh /**
1266 1.12 msaitoh * ixgbe_mdd_event - Handle malicious driver detection event
1267 1.12 msaitoh * @hw: pointer to hardware structure
1268 1.12 msaitoh * @vf_bitmap: vf bitmap of malicious vfs
1269 1.12 msaitoh *
1270 1.12 msaitoh **/
1271 1.12 msaitoh void ixgbe_mdd_event(struct ixgbe_hw *hw, u32 *vf_bitmap)
1272 1.12 msaitoh {
1273 1.12 msaitoh if (hw->mac.ops.mdd_event)
1274 1.12 msaitoh hw->mac.ops.mdd_event(hw, vf_bitmap);
1275 1.12 msaitoh }
1276 1.12 msaitoh
1277 1.12 msaitoh /**
1278 1.12 msaitoh * ixgbe_restore_mdd_vf - Restore VF that was disabled during malicious driver
1279 1.12 msaitoh * detection event
1280 1.12 msaitoh * @hw: pointer to hardware structure
1281 1.12 msaitoh * @vf: vf index
1282 1.12 msaitoh *
1283 1.12 msaitoh **/
1284 1.12 msaitoh void ixgbe_restore_mdd_vf(struct ixgbe_hw *hw, u32 vf)
1285 1.12 msaitoh {
1286 1.12 msaitoh if (hw->mac.ops.restore_mdd_vf)
1287 1.12 msaitoh hw->mac.ops.restore_mdd_vf(hw, vf);
1288 1.12 msaitoh }
1289 1.12 msaitoh
1290 1.12 msaitoh /**
1291 1.12 msaitoh * ixgbe_enter_lplu - Transition to low power states
1292 1.12 msaitoh * @hw: pointer to hardware structure
1293 1.12 msaitoh *
1294 1.12 msaitoh * Configures Low Power Link Up on transition to low power states
1295 1.12 msaitoh * (from D0 to non-D0).
1296 1.12 msaitoh **/
1297 1.12 msaitoh s32 ixgbe_enter_lplu(struct ixgbe_hw *hw)
1298 1.12 msaitoh {
1299 1.12 msaitoh return ixgbe_call_func(hw, hw->phy.ops.enter_lplu, (hw),
1300 1.12 msaitoh IXGBE_NOT_IMPLEMENTED);
1301 1.12 msaitoh }
1302 1.8 msaitoh
1303 1.1 dyoung /**
1304 1.13 msaitoh * ixgbe_handle_lasi - Handle external Base T PHY interrupt
1305 1.13 msaitoh * @hw: pointer to hardware structure
1306 1.13 msaitoh *
1307 1.13 msaitoh * Handle external Base T PHY interrupt. If high temperature
1308 1.13 msaitoh * failure alarm then return error, else if link status change
1309 1.13 msaitoh * then setup internal/external PHY link
1310 1.13 msaitoh *
1311 1.13 msaitoh * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
1312 1.13 msaitoh * failure alarm, else return PHY access status.
1313 1.13 msaitoh */
1314 1.13 msaitoh s32 ixgbe_handle_lasi(struct ixgbe_hw *hw)
1315 1.13 msaitoh {
1316 1.13 msaitoh return ixgbe_call_func(hw, hw->phy.ops.handle_lasi, (hw),
1317 1.13 msaitoh IXGBE_NOT_IMPLEMENTED);
1318 1.13 msaitoh }
1319 1.13 msaitoh
1320 1.13 msaitoh /**
1321 1.1 dyoung * ixgbe_read_analog_reg8 - Reads 8 bit analog register
1322 1.1 dyoung * @hw: pointer to hardware structure
1323 1.1 dyoung * @reg: analog register to read
1324 1.1 dyoung * @val: read value
1325 1.1 dyoung *
1326 1.1 dyoung * Performs write operation to analog register specified.
1327 1.1 dyoung **/
1328 1.1 dyoung s32 ixgbe_read_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 *val)
1329 1.1 dyoung {
1330 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.read_analog_reg8, (hw, reg,
1331 1.5 msaitoh val), IXGBE_NOT_IMPLEMENTED);
1332 1.1 dyoung }
1333 1.1 dyoung
1334 1.1 dyoung /**
1335 1.1 dyoung * ixgbe_write_analog_reg8 - Writes 8 bit analog register
1336 1.1 dyoung * @hw: pointer to hardware structure
1337 1.1 dyoung * @reg: analog register to write
1338 1.1 dyoung * @val: value to write
1339 1.1 dyoung *
1340 1.1 dyoung * Performs write operation to Atlas analog register specified.
1341 1.1 dyoung **/
1342 1.1 dyoung s32 ixgbe_write_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 val)
1343 1.1 dyoung {
1344 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.write_analog_reg8, (hw, reg,
1345 1.5 msaitoh val), IXGBE_NOT_IMPLEMENTED);
1346 1.1 dyoung }
1347 1.1 dyoung
1348 1.1 dyoung /**
1349 1.1 dyoung * ixgbe_init_uta_tables - Initializes Unicast Table Arrays.
1350 1.1 dyoung * @hw: pointer to hardware structure
1351 1.1 dyoung *
1352 1.1 dyoung * Initializes the Unicast Table Arrays to zero on device load. This
1353 1.1 dyoung * is part of the Rx init addr execution path.
1354 1.1 dyoung **/
1355 1.1 dyoung s32 ixgbe_init_uta_tables(struct ixgbe_hw *hw)
1356 1.1 dyoung {
1357 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.init_uta_tables, (hw),
1358 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1359 1.1 dyoung }
1360 1.1 dyoung
1361 1.1 dyoung /**
1362 1.1 dyoung * ixgbe_read_i2c_byte - Reads 8 bit word over I2C at specified device address
1363 1.1 dyoung * @hw: pointer to hardware structure
1364 1.1 dyoung * @byte_offset: byte offset to read
1365 1.12 msaitoh * @dev_addr: I2C bus address to read from
1366 1.1 dyoung * @data: value read
1367 1.1 dyoung *
1368 1.1 dyoung * Performs byte read operation to SFP module's EEPROM over I2C interface.
1369 1.1 dyoung **/
1370 1.1 dyoung s32 ixgbe_read_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
1371 1.5 msaitoh u8 *data)
1372 1.1 dyoung {
1373 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.read_i2c_byte, (hw, byte_offset,
1374 1.5 msaitoh dev_addr, data), IXGBE_NOT_IMPLEMENTED);
1375 1.1 dyoung }
1376 1.1 dyoung
1377 1.1 dyoung /**
1378 1.13 msaitoh * ixgbe_read_i2c_byte_unlocked - Reads 8 bit word via I2C from device address
1379 1.13 msaitoh * @hw: pointer to hardware structure
1380 1.13 msaitoh * @byte_offset: byte offset to read
1381 1.13 msaitoh * @dev_addr: I2C bus address to read from
1382 1.13 msaitoh * @data: value read
1383 1.13 msaitoh *
1384 1.13 msaitoh * Performs byte read operation to SFP module's EEPROM over I2C interface.
1385 1.13 msaitoh **/
1386 1.13 msaitoh s32 ixgbe_read_i2c_byte_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
1387 1.13 msaitoh u8 dev_addr, u8 *data)
1388 1.13 msaitoh {
1389 1.13 msaitoh return ixgbe_call_func(hw, hw->phy.ops.read_i2c_byte_unlocked,
1390 1.13 msaitoh (hw, byte_offset, dev_addr, data),
1391 1.13 msaitoh IXGBE_NOT_IMPLEMENTED);
1392 1.13 msaitoh }
1393 1.13 msaitoh
1394 1.13 msaitoh /**
1395 1.12 msaitoh * ixgbe_read_i2c_combined - Perform I2C read combined operation
1396 1.12 msaitoh * @hw: pointer to the hardware structure
1397 1.12 msaitoh * @addr: I2C bus address to read from
1398 1.12 msaitoh * @reg: I2C device register to read from
1399 1.12 msaitoh * @val: pointer to location to receive read value
1400 1.12 msaitoh *
1401 1.12 msaitoh * Returns an error code on error.
1402 1.12 msaitoh */
1403 1.12 msaitoh s32 ixgbe_read_i2c_combined(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 *val)
1404 1.12 msaitoh {
1405 1.12 msaitoh return ixgbe_call_func(hw, hw->phy.ops.read_i2c_combined, (hw, addr,
1406 1.12 msaitoh reg, val), IXGBE_NOT_IMPLEMENTED);
1407 1.12 msaitoh }
1408 1.12 msaitoh
1409 1.12 msaitoh /**
1410 1.13 msaitoh * ixgbe_read_i2c_combined_unlocked - Perform I2C read combined operation
1411 1.13 msaitoh * @hw: pointer to the hardware structure
1412 1.13 msaitoh * @addr: I2C bus address to read from
1413 1.13 msaitoh * @reg: I2C device register to read from
1414 1.13 msaitoh * @val: pointer to location to receive read value
1415 1.13 msaitoh *
1416 1.13 msaitoh * Returns an error code on error.
1417 1.13 msaitoh **/
1418 1.13 msaitoh s32 ixgbe_read_i2c_combined_unlocked(struct ixgbe_hw *hw, u8 addr, u16 reg,
1419 1.13 msaitoh u16 *val)
1420 1.13 msaitoh {
1421 1.13 msaitoh return ixgbe_call_func(hw, hw->phy.ops.read_i2c_combined_unlocked,
1422 1.13 msaitoh (hw, addr, reg, val),
1423 1.13 msaitoh IXGBE_NOT_IMPLEMENTED);
1424 1.13 msaitoh }
1425 1.13 msaitoh
1426 1.13 msaitoh /**
1427 1.1 dyoung * ixgbe_write_i2c_byte - Writes 8 bit word over I2C
1428 1.1 dyoung * @hw: pointer to hardware structure
1429 1.1 dyoung * @byte_offset: byte offset to write
1430 1.12 msaitoh * @dev_addr: I2C bus address to write to
1431 1.1 dyoung * @data: value to write
1432 1.1 dyoung *
1433 1.1 dyoung * Performs byte write operation to SFP module's EEPROM over I2C interface
1434 1.1 dyoung * at a specified device address.
1435 1.1 dyoung **/
1436 1.1 dyoung s32 ixgbe_write_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
1437 1.5 msaitoh u8 data)
1438 1.1 dyoung {
1439 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.write_i2c_byte, (hw, byte_offset,
1440 1.5 msaitoh dev_addr, data), IXGBE_NOT_IMPLEMENTED);
1441 1.1 dyoung }
1442 1.1 dyoung
1443 1.1 dyoung /**
1444 1.13 msaitoh * ixgbe_write_i2c_byte_unlocked - Writes 8 bit word over I2C
1445 1.13 msaitoh * @hw: pointer to hardware structure
1446 1.13 msaitoh * @byte_offset: byte offset to write
1447 1.13 msaitoh * @dev_addr: I2C bus address to write to
1448 1.13 msaitoh * @data: value to write
1449 1.13 msaitoh *
1450 1.13 msaitoh * Performs byte write operation to SFP module's EEPROM over I2C interface
1451 1.13 msaitoh * at a specified device address.
1452 1.13 msaitoh **/
1453 1.13 msaitoh s32 ixgbe_write_i2c_byte_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
1454 1.13 msaitoh u8 dev_addr, u8 data)
1455 1.13 msaitoh {
1456 1.13 msaitoh return ixgbe_call_func(hw, hw->phy.ops.write_i2c_byte_unlocked,
1457 1.13 msaitoh (hw, byte_offset, dev_addr, data),
1458 1.13 msaitoh IXGBE_NOT_IMPLEMENTED);
1459 1.13 msaitoh }
1460 1.13 msaitoh
1461 1.13 msaitoh /**
1462 1.12 msaitoh * ixgbe_write_i2c_combined - Perform I2C write combined operation
1463 1.12 msaitoh * @hw: pointer to the hardware structure
1464 1.12 msaitoh * @addr: I2C bus address to write to
1465 1.12 msaitoh * @reg: I2C device register to write to
1466 1.12 msaitoh * @val: value to write
1467 1.12 msaitoh *
1468 1.12 msaitoh * Returns an error code on error.
1469 1.12 msaitoh */
1470 1.12 msaitoh s32 ixgbe_write_i2c_combined(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 val)
1471 1.12 msaitoh {
1472 1.12 msaitoh return ixgbe_call_func(hw, hw->phy.ops.write_i2c_combined, (hw, addr,
1473 1.12 msaitoh reg, val), IXGBE_NOT_IMPLEMENTED);
1474 1.12 msaitoh }
1475 1.12 msaitoh
1476 1.12 msaitoh /**
1477 1.13 msaitoh * ixgbe_write_i2c_combined_unlocked - Perform I2C write combined operation
1478 1.13 msaitoh * @hw: pointer to the hardware structure
1479 1.13 msaitoh * @addr: I2C bus address to write to
1480 1.13 msaitoh * @reg: I2C device register to write to
1481 1.13 msaitoh * @val: value to write
1482 1.13 msaitoh *
1483 1.13 msaitoh * Returns an error code on error.
1484 1.13 msaitoh **/
1485 1.13 msaitoh s32 ixgbe_write_i2c_combined_unlocked(struct ixgbe_hw *hw, u8 addr, u16 reg,
1486 1.13 msaitoh u16 val)
1487 1.13 msaitoh {
1488 1.13 msaitoh return ixgbe_call_func(hw, hw->phy.ops.write_i2c_combined_unlocked,
1489 1.13 msaitoh (hw, addr, reg, val), IXGBE_NOT_IMPLEMENTED);
1490 1.13 msaitoh }
1491 1.13 msaitoh
1492 1.13 msaitoh /**
1493 1.1 dyoung * ixgbe_write_i2c_eeprom - Writes 8 bit EEPROM word over I2C interface
1494 1.1 dyoung * @hw: pointer to hardware structure
1495 1.1 dyoung * @byte_offset: EEPROM byte offset to write
1496 1.1 dyoung * @eeprom_data: value to write
1497 1.1 dyoung *
1498 1.1 dyoung * Performs byte write operation to SFP module's EEPROM over I2C interface.
1499 1.1 dyoung **/
1500 1.1 dyoung s32 ixgbe_write_i2c_eeprom(struct ixgbe_hw *hw,
1501 1.5 msaitoh u8 byte_offset, u8 eeprom_data)
1502 1.1 dyoung {
1503 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.write_i2c_eeprom,
1504 1.5 msaitoh (hw, byte_offset, eeprom_data),
1505 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1506 1.1 dyoung }
1507 1.1 dyoung
1508 1.1 dyoung /**
1509 1.1 dyoung * ixgbe_read_i2c_eeprom - Reads 8 bit EEPROM word over I2C interface
1510 1.1 dyoung * @hw: pointer to hardware structure
1511 1.1 dyoung * @byte_offset: EEPROM byte offset to read
1512 1.1 dyoung * @eeprom_data: value read
1513 1.1 dyoung *
1514 1.1 dyoung * Performs byte read operation to SFP module's EEPROM over I2C interface.
1515 1.1 dyoung **/
1516 1.1 dyoung s32 ixgbe_read_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 *eeprom_data)
1517 1.1 dyoung {
1518 1.1 dyoung return ixgbe_call_func(hw, hw->phy.ops.read_i2c_eeprom,
1519 1.5 msaitoh (hw, byte_offset, eeprom_data),
1520 1.5 msaitoh IXGBE_NOT_IMPLEMENTED);
1521 1.1 dyoung }
1522 1.1 dyoung
1523 1.1 dyoung /**
1524 1.1 dyoung * ixgbe_get_supported_physical_layer - Returns physical layer type
1525 1.1 dyoung * @hw: pointer to hardware structure
1526 1.1 dyoung *
1527 1.1 dyoung * Determines physical layer capabilities of the current configuration.
1528 1.1 dyoung **/
1529 1.1 dyoung u32 ixgbe_get_supported_physical_layer(struct ixgbe_hw *hw)
1530 1.1 dyoung {
1531 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.get_supported_physical_layer,
1532 1.5 msaitoh (hw), IXGBE_PHYSICAL_LAYER_UNKNOWN);
1533 1.1 dyoung }
1534 1.1 dyoung
1535 1.1 dyoung /**
1536 1.6 msaitoh * ixgbe_enable_rx_dma - Enables Rx DMA unit, dependent on device specifics
1537 1.1 dyoung * @hw: pointer to hardware structure
1538 1.1 dyoung * @regval: bitfield to write to the Rx DMA register
1539 1.1 dyoung *
1540 1.1 dyoung * Enables the Rx DMA unit of the device.
1541 1.1 dyoung **/
1542 1.1 dyoung s32 ixgbe_enable_rx_dma(struct ixgbe_hw *hw, u32 regval)
1543 1.1 dyoung {
1544 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.enable_rx_dma,
1545 1.5 msaitoh (hw, regval), IXGBE_NOT_IMPLEMENTED);
1546 1.5 msaitoh }
1547 1.5 msaitoh
1548 1.5 msaitoh /**
1549 1.5 msaitoh * ixgbe_disable_sec_rx_path - Stops the receive data path
1550 1.5 msaitoh * @hw: pointer to hardware structure
1551 1.5 msaitoh *
1552 1.5 msaitoh * Stops the receive data path.
1553 1.5 msaitoh **/
1554 1.5 msaitoh s32 ixgbe_disable_sec_rx_path(struct ixgbe_hw *hw)
1555 1.5 msaitoh {
1556 1.5 msaitoh return ixgbe_call_func(hw, hw->mac.ops.disable_sec_rx_path,
1557 1.5 msaitoh (hw), IXGBE_NOT_IMPLEMENTED);
1558 1.5 msaitoh }
1559 1.5 msaitoh
1560 1.5 msaitoh /**
1561 1.5 msaitoh * ixgbe_enable_sec_rx_path - Enables the receive data path
1562 1.5 msaitoh * @hw: pointer to hardware structure
1563 1.5 msaitoh *
1564 1.5 msaitoh * Enables the receive data path.
1565 1.5 msaitoh **/
1566 1.5 msaitoh s32 ixgbe_enable_sec_rx_path(struct ixgbe_hw *hw)
1567 1.5 msaitoh {
1568 1.5 msaitoh return ixgbe_call_func(hw, hw->mac.ops.enable_sec_rx_path,
1569 1.5 msaitoh (hw), IXGBE_NOT_IMPLEMENTED);
1570 1.1 dyoung }
1571 1.1 dyoung
1572 1.1 dyoung /**
1573 1.1 dyoung * ixgbe_acquire_swfw_semaphore - Acquire SWFW semaphore
1574 1.1 dyoung * @hw: pointer to hardware structure
1575 1.1 dyoung * @mask: Mask to specify which semaphore to acquire
1576 1.1 dyoung *
1577 1.1 dyoung * Acquires the SWFW semaphore through SW_FW_SYNC register for the specified
1578 1.1 dyoung * function (CSR, PHY0, PHY1, EEPROM, Flash)
1579 1.1 dyoung **/
1580 1.12 msaitoh s32 ixgbe_acquire_swfw_semaphore(struct ixgbe_hw *hw, u32 mask)
1581 1.1 dyoung {
1582 1.1 dyoung return ixgbe_call_func(hw, hw->mac.ops.acquire_swfw_sync,
1583 1.5 msaitoh (hw, mask), IXGBE_NOT_IMPLEMENTED);
1584 1.1 dyoung }
1585 1.1 dyoung
1586 1.1 dyoung /**
1587 1.1 dyoung * ixgbe_release_swfw_semaphore - Release SWFW semaphore
1588 1.1 dyoung * @hw: pointer to hardware structure
1589 1.1 dyoung * @mask: Mask to specify which semaphore to release
1590 1.1 dyoung *
1591 1.1 dyoung * Releases the SWFW semaphore through SW_FW_SYNC register for the specified
1592 1.1 dyoung * function (CSR, PHY0, PHY1, EEPROM, Flash)
1593 1.1 dyoung **/
1594 1.12 msaitoh void ixgbe_release_swfw_semaphore(struct ixgbe_hw *hw, u32 mask)
1595 1.1 dyoung {
1596 1.1 dyoung if (hw->mac.ops.release_swfw_sync)
1597 1.1 dyoung hw->mac.ops.release_swfw_sync(hw, mask);
1598 1.1 dyoung }
1599 1.1 dyoung
1600 1.12 msaitoh
1601 1.12 msaitoh void ixgbe_disable_rx(struct ixgbe_hw *hw)
1602 1.12 msaitoh {
1603 1.12 msaitoh if (hw->mac.ops.disable_rx)
1604 1.12 msaitoh hw->mac.ops.disable_rx(hw);
1605 1.12 msaitoh }
1606 1.12 msaitoh
1607 1.12 msaitoh void ixgbe_enable_rx(struct ixgbe_hw *hw)
1608 1.12 msaitoh {
1609 1.12 msaitoh if (hw->mac.ops.enable_rx)
1610 1.12 msaitoh hw->mac.ops.enable_rx(hw);
1611 1.12 msaitoh }
1612 1.12 msaitoh
1613 1.12 msaitoh /**
1614 1.12 msaitoh * ixgbe_set_rate_select_speed - Set module link speed
1615 1.12 msaitoh * @hw: pointer to hardware structure
1616 1.12 msaitoh * @speed: link speed to set
1617 1.12 msaitoh *
1618 1.12 msaitoh * Set module link speed via the rate select.
1619 1.12 msaitoh */
1620 1.12 msaitoh void ixgbe_set_rate_select_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed)
1621 1.12 msaitoh {
1622 1.12 msaitoh if (hw->mac.ops.set_rate_select_speed)
1623 1.12 msaitoh hw->mac.ops.set_rate_select_speed(hw, speed);
1624 1.12 msaitoh }
1625