Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_api.c revision 1.23
      1  1.23   msaitoh /* $NetBSD: ixgbe_api.c,v 1.23 2019/06/27 05:55:40 msaitoh Exp $ */
      2  1.17   msaitoh 
      3   1.1    dyoung /******************************************************************************
      4  1.18   msaitoh   SPDX-License-Identifier: BSD-3-Clause
      5   1.1    dyoung 
      6  1.17   msaitoh   Copyright (c) 2001-2017, Intel Corporation
      7   1.1    dyoung   All rights reserved.
      8  1.17   msaitoh 
      9  1.17   msaitoh   Redistribution and use in source and binary forms, with or without
     10   1.1    dyoung   modification, are permitted provided that the following conditions are met:
     11  1.17   msaitoh 
     12  1.17   msaitoh    1. Redistributions of source code must retain the above copyright notice,
     13   1.1    dyoung       this list of conditions and the following disclaimer.
     14  1.17   msaitoh 
     15  1.17   msaitoh    2. Redistributions in binary form must reproduce the above copyright
     16  1.17   msaitoh       notice, this list of conditions and the following disclaimer in the
     17   1.1    dyoung       documentation and/or other materials provided with the distribution.
     18  1.17   msaitoh 
     19  1.17   msaitoh    3. Neither the name of the Intel Corporation nor the names of its
     20  1.17   msaitoh       contributors may be used to endorse or promote products derived from
     21   1.1    dyoung       this software without specific prior written permission.
     22  1.17   msaitoh 
     23   1.1    dyoung   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     24  1.17   msaitoh   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  1.17   msaitoh   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  1.17   msaitoh   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     27  1.17   msaitoh   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28  1.17   msaitoh   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29  1.17   msaitoh   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30  1.17   msaitoh   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31  1.17   msaitoh   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32   1.1    dyoung   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33   1.1    dyoung   POSSIBILITY OF SUCH DAMAGE.
     34   1.1    dyoung 
     35   1.1    dyoung ******************************************************************************/
     36  1.20   msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_api.c 331224 2018-03-19 20:55:05Z erj $*/
     37   1.1    dyoung 
     38   1.1    dyoung #include "ixgbe_api.h"
     39   1.1    dyoung #include "ixgbe_common.h"
     40   1.1    dyoung 
     41  1.16   msaitoh #define IXGBE_EMPTY_PARAM
     42  1.16   msaitoh 
     43  1.13   msaitoh static const u32 ixgbe_mvals_base[IXGBE_MVALS_IDX_LIMIT] = {
     44  1.16   msaitoh 	IXGBE_MVALS_INIT(IXGBE_EMPTY_PARAM)
     45  1.13   msaitoh };
     46  1.13   msaitoh 
     47  1.13   msaitoh static const u32 ixgbe_mvals_X540[IXGBE_MVALS_IDX_LIMIT] = {
     48  1.13   msaitoh 	IXGBE_MVALS_INIT(_X540)
     49  1.13   msaitoh };
     50  1.13   msaitoh 
     51  1.13   msaitoh static const u32 ixgbe_mvals_X550[IXGBE_MVALS_IDX_LIMIT] = {
     52  1.13   msaitoh 	IXGBE_MVALS_INIT(_X550)
     53  1.13   msaitoh };
     54  1.13   msaitoh 
     55  1.13   msaitoh static const u32 ixgbe_mvals_X550EM_x[IXGBE_MVALS_IDX_LIMIT] = {
     56  1.13   msaitoh 	IXGBE_MVALS_INIT(_X550EM_x)
     57  1.13   msaitoh };
     58  1.13   msaitoh 
     59  1.17   msaitoh static const u32 ixgbe_mvals_X550EM_a[IXGBE_MVALS_IDX_LIMIT] = {
     60  1.17   msaitoh 	IXGBE_MVALS_INIT(_X550EM_a)
     61  1.17   msaitoh };
     62  1.17   msaitoh 
     63   1.1    dyoung /**
     64   1.8   msaitoh  * ixgbe_dcb_get_rtrup2tc - read rtrup2tc reg
     65   1.8   msaitoh  * @hw: pointer to hardware structure
     66   1.8   msaitoh  * @map: pointer to u8 arr for returning map
     67   1.8   msaitoh  *
     68   1.8   msaitoh  * Read the rtrup2tc HW register and resolve its content into map
     69   1.8   msaitoh  **/
     70   1.8   msaitoh void ixgbe_dcb_get_rtrup2tc(struct ixgbe_hw *hw, u8 *map)
     71   1.8   msaitoh {
     72   1.8   msaitoh 	if (hw->mac.ops.get_rtrup2tc)
     73   1.8   msaitoh 		hw->mac.ops.get_rtrup2tc(hw, map);
     74   1.8   msaitoh }
     75   1.8   msaitoh 
     76   1.8   msaitoh /**
     77   1.1    dyoung  *  ixgbe_init_shared_code - Initialize the shared code
     78   1.1    dyoung  *  @hw: pointer to hardware structure
     79   1.1    dyoung  *
     80   1.1    dyoung  *  This will assign function pointers and assign the MAC type and PHY code.
     81   1.1    dyoung  *  Does not touch the hardware. This function must be called prior to any
     82   1.1    dyoung  *  other function in the shared code. The ixgbe_hw structure should be
     83   1.1    dyoung  *  memset to 0 prior to calling this function.  The following fields in
     84   1.1    dyoung  *  hw structure should be filled in prior to calling this function:
     85   1.1    dyoung  *  back, device_id, vendor_id, subsystem_device_id,
     86   1.1    dyoung  *  subsystem_vendor_id, and revision_id
     87   1.1    dyoung  **/
     88   1.1    dyoung s32 ixgbe_init_shared_code(struct ixgbe_hw *hw)
     89   1.1    dyoung {
     90   1.1    dyoung 	s32 status;
     91   1.1    dyoung 
     92   1.1    dyoung 	DEBUGFUNC("ixgbe_init_shared_code");
     93   1.1    dyoung 
     94   1.1    dyoung 	/*
     95   1.1    dyoung 	 * Set the mac type
     96   1.1    dyoung 	 */
     97   1.1    dyoung 	ixgbe_set_mac_type(hw);
     98   1.1    dyoung 
     99   1.1    dyoung 	switch (hw->mac.type) {
    100   1.1    dyoung 	case ixgbe_mac_82598EB:
    101   1.1    dyoung 		status = ixgbe_init_ops_82598(hw);
    102   1.1    dyoung 		break;
    103   1.1    dyoung 	case ixgbe_mac_82599EB:
    104   1.1    dyoung 		status = ixgbe_init_ops_82599(hw);
    105   1.1    dyoung 		break;
    106  1.12   msaitoh 	case ixgbe_mac_X540:
    107  1.12   msaitoh 		status = ixgbe_init_ops_X540(hw);
    108  1.12   msaitoh 		break;
    109  1.12   msaitoh 	case ixgbe_mac_X550:
    110  1.12   msaitoh 		status = ixgbe_init_ops_X550(hw);
    111  1.12   msaitoh 		break;
    112  1.12   msaitoh 	case ixgbe_mac_X550EM_x:
    113  1.17   msaitoh 		status = ixgbe_init_ops_X550EM_x(hw);
    114  1.12   msaitoh 		break;
    115  1.17   msaitoh 	case ixgbe_mac_X550EM_a:
    116  1.17   msaitoh 		status = ixgbe_init_ops_X550EM_a(hw);
    117   1.1    dyoung 		break;
    118   1.1    dyoung 	default:
    119   1.1    dyoung 		status = IXGBE_ERR_DEVICE_NOT_SUPPORTED;
    120   1.1    dyoung 		break;
    121   1.1    dyoung 	}
    122  1.14   msaitoh 	hw->mac.max_link_up_time = IXGBE_LINK_UP_TIME;
    123   1.1    dyoung 
    124   1.1    dyoung 	return status;
    125   1.1    dyoung }
    126   1.1    dyoung 
    127   1.1    dyoung /**
    128   1.1    dyoung  *  ixgbe_set_mac_type - Sets MAC type
    129   1.1    dyoung  *  @hw: pointer to the HW structure
    130   1.1    dyoung  *
    131   1.1    dyoung  *  This function sets the mac type of the adapter based on the
    132   1.1    dyoung  *  vendor ID and device ID stored in the hw structure.
    133   1.1    dyoung  **/
    134   1.1    dyoung s32 ixgbe_set_mac_type(struct ixgbe_hw *hw)
    135   1.1    dyoung {
    136   1.1    dyoung 	s32 ret_val = IXGBE_SUCCESS;
    137   1.1    dyoung 
    138   1.1    dyoung 	DEBUGFUNC("ixgbe_set_mac_type\n");
    139   1.1    dyoung 
    140   1.8   msaitoh 	if (hw->vendor_id != IXGBE_INTEL_VENDOR_ID) {
    141   1.8   msaitoh 		ERROR_REPORT2(IXGBE_ERROR_UNSUPPORTED,
    142   1.8   msaitoh 			     "Unsupported vendor id: %x", hw->vendor_id);
    143   1.8   msaitoh 		return IXGBE_ERR_DEVICE_NOT_SUPPORTED;
    144   1.8   msaitoh 	}
    145   1.8   msaitoh 
    146  1.13   msaitoh 	hw->mvals = ixgbe_mvals_base;
    147  1.13   msaitoh 
    148   1.7   msaitoh 	switch (hw->device_id) {
    149   1.7   msaitoh 	case IXGBE_DEV_ID_82598:
    150   1.7   msaitoh 	case IXGBE_DEV_ID_82598_BX:
    151   1.7   msaitoh 	case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
    152   1.7   msaitoh 	case IXGBE_DEV_ID_82598AF_DUAL_PORT:
    153   1.7   msaitoh 	case IXGBE_DEV_ID_82598AT:
    154   1.7   msaitoh 	case IXGBE_DEV_ID_82598AT2:
    155   1.7   msaitoh 	case IXGBE_DEV_ID_82598EB_CX4:
    156   1.7   msaitoh 	case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
    157   1.7   msaitoh 	case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
    158   1.7   msaitoh 	case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
    159   1.7   msaitoh 	case IXGBE_DEV_ID_82598EB_XF_LR:
    160   1.7   msaitoh 	case IXGBE_DEV_ID_82598EB_SFP_LOM:
    161   1.7   msaitoh 		hw->mac.type = ixgbe_mac_82598EB;
    162   1.7   msaitoh 		break;
    163   1.7   msaitoh 	case IXGBE_DEV_ID_82599_KX4:
    164   1.7   msaitoh 	case IXGBE_DEV_ID_82599_KX4_MEZZ:
    165   1.7   msaitoh 	case IXGBE_DEV_ID_82599_XAUI_LOM:
    166   1.7   msaitoh 	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
    167   1.7   msaitoh 	case IXGBE_DEV_ID_82599_KR:
    168   1.7   msaitoh 	case IXGBE_DEV_ID_82599_SFP:
    169   1.7   msaitoh 	case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
    170   1.7   msaitoh 	case IXGBE_DEV_ID_82599_SFP_FCOE:
    171   1.7   msaitoh 	case IXGBE_DEV_ID_82599_SFP_EM:
    172   1.7   msaitoh 	case IXGBE_DEV_ID_82599_SFP_SF2:
    173   1.7   msaitoh 	case IXGBE_DEV_ID_82599_SFP_SF_QP:
    174  1.12   msaitoh 	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
    175   1.7   msaitoh 	case IXGBE_DEV_ID_82599EN_SFP:
    176   1.7   msaitoh 	case IXGBE_DEV_ID_82599_CX4:
    177   1.7   msaitoh 	case IXGBE_DEV_ID_82599_BYPASS:
    178   1.7   msaitoh 	case IXGBE_DEV_ID_82599_T3_LOM:
    179   1.7   msaitoh 		hw->mac.type = ixgbe_mac_82599EB;
    180   1.7   msaitoh 		break;
    181   1.7   msaitoh 	case IXGBE_DEV_ID_X540T:
    182  1.12   msaitoh 	case IXGBE_DEV_ID_X540T1:
    183   1.7   msaitoh 	case IXGBE_DEV_ID_X540_BYPASS:
    184   1.7   msaitoh 		hw->mac.type = ixgbe_mac_X540;
    185  1.13   msaitoh 		hw->mvals = ixgbe_mvals_X540;
    186   1.7   msaitoh 		break;
    187  1.12   msaitoh 	case IXGBE_DEV_ID_X550T:
    188  1.14   msaitoh 	case IXGBE_DEV_ID_X550T1:
    189  1.12   msaitoh 		hw->mac.type = ixgbe_mac_X550;
    190  1.13   msaitoh 		hw->mvals = ixgbe_mvals_X550;
    191  1.12   msaitoh 		break;
    192  1.12   msaitoh 	case IXGBE_DEV_ID_X550EM_X_KX4:
    193  1.12   msaitoh 	case IXGBE_DEV_ID_X550EM_X_KR:
    194  1.12   msaitoh 	case IXGBE_DEV_ID_X550EM_X_10G_T:
    195  1.12   msaitoh 	case IXGBE_DEV_ID_X550EM_X_1G_T:
    196  1.12   msaitoh 	case IXGBE_DEV_ID_X550EM_X_SFP:
    197  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_X_XFI:
    198  1.12   msaitoh 		hw->mac.type = ixgbe_mac_X550EM_x;
    199  1.13   msaitoh 		hw->mvals = ixgbe_mvals_X550EM_x;
    200  1.12   msaitoh 		break;
    201  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_KR:
    202  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_KR_L:
    203  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_SFP_N:
    204  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_SGMII:
    205  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_SGMII_L:
    206  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_1G_T:
    207  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
    208  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_10G_T:
    209  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_QSFP:
    210  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_QSFP_N:
    211  1.17   msaitoh 	case IXGBE_DEV_ID_X550EM_A_SFP:
    212  1.17   msaitoh 		hw->mac.type = ixgbe_mac_X550EM_a;
    213  1.17   msaitoh 		hw->mvals = ixgbe_mvals_X550EM_a;
    214  1.12   msaitoh 		break;
    215   1.7   msaitoh 	default:
    216   1.8   msaitoh 		ret_val = IXGBE_ERR_DEVICE_NOT_SUPPORTED;
    217   1.8   msaitoh 		ERROR_REPORT2(IXGBE_ERROR_UNSUPPORTED,
    218   1.8   msaitoh 			     "Unsupported device id: %x",
    219   1.8   msaitoh 			     hw->device_id);
    220   1.7   msaitoh 		break;
    221   1.9   msaitoh 	}
    222   1.1    dyoung 
    223   1.1    dyoung 	DEBUGOUT2("ixgbe_set_mac_type found mac: %d, returns: %d\n",
    224   1.5   msaitoh 		  hw->mac.type, ret_val);
    225   1.1    dyoung 	return ret_val;
    226   1.1    dyoung }
    227   1.1    dyoung 
    228   1.1    dyoung /**
    229   1.1    dyoung  *  ixgbe_init_hw - Initialize the hardware
    230   1.1    dyoung  *  @hw: pointer to hardware structure
    231   1.1    dyoung  *
    232   1.1    dyoung  *  Initialize the hardware by resetting and then starting the hardware
    233   1.1    dyoung  **/
    234   1.1    dyoung s32 ixgbe_init_hw(struct ixgbe_hw *hw)
    235   1.1    dyoung {
    236   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.init_hw, (hw),
    237   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    238   1.1    dyoung }
    239   1.1    dyoung 
    240   1.1    dyoung /**
    241   1.1    dyoung  *  ixgbe_reset_hw - Performs a hardware reset
    242   1.1    dyoung  *  @hw: pointer to hardware structure
    243   1.1    dyoung  *
    244   1.1    dyoung  *  Resets the hardware by resetting the transmit and receive units, masks and
    245   1.1    dyoung  *  clears all interrupts, performs a PHY reset, and performs a MAC reset
    246   1.1    dyoung  **/
    247   1.1    dyoung s32 ixgbe_reset_hw(struct ixgbe_hw *hw)
    248   1.1    dyoung {
    249   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.reset_hw, (hw),
    250   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    251   1.1    dyoung }
    252   1.1    dyoung 
    253   1.1    dyoung /**
    254   1.1    dyoung  *  ixgbe_start_hw - Prepares hardware for Rx/Tx
    255   1.1    dyoung  *  @hw: pointer to hardware structure
    256   1.1    dyoung  *
    257   1.1    dyoung  *  Starts the hardware by filling the bus info structure and media type,
    258   1.1    dyoung  *  clears all on chip counters, initializes receive address registers,
    259   1.1    dyoung  *  multicast table, VLAN filter table, calls routine to setup link and
    260   1.1    dyoung  *  flow control settings, and leaves transmit and receive units disabled
    261   1.1    dyoung  *  and uninitialized.
    262   1.1    dyoung  **/
    263   1.1    dyoung s32 ixgbe_start_hw(struct ixgbe_hw *hw)
    264   1.1    dyoung {
    265   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.start_hw, (hw),
    266   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    267   1.1    dyoung }
    268   1.1    dyoung 
    269   1.1    dyoung /**
    270   1.1    dyoung  *  ixgbe_enable_relaxed_ordering - Enables tx relaxed ordering,
    271   1.1    dyoung  *  which is disabled by default in ixgbe_start_hw();
    272   1.1    dyoung  *
    273   1.1    dyoung  *  @hw: pointer to hardware structure
    274   1.1    dyoung  *
    275   1.1    dyoung  *   Enable relaxed ordering;
    276   1.1    dyoung  **/
    277   1.1    dyoung void ixgbe_enable_relaxed_ordering(struct ixgbe_hw *hw)
    278   1.1    dyoung {
    279   1.1    dyoung 	if (hw->mac.ops.enable_relaxed_ordering)
    280   1.1    dyoung 		hw->mac.ops.enable_relaxed_ordering(hw);
    281   1.1    dyoung }
    282   1.1    dyoung 
    283   1.1    dyoung /**
    284   1.1    dyoung  *  ixgbe_clear_hw_cntrs - Clear hardware counters
    285   1.1    dyoung  *  @hw: pointer to hardware structure
    286   1.1    dyoung  *
    287   1.1    dyoung  *  Clears all hardware statistics counters by reading them from the hardware
    288   1.1    dyoung  *  Statistics counters are clear on read.
    289   1.1    dyoung  **/
    290   1.1    dyoung s32 ixgbe_clear_hw_cntrs(struct ixgbe_hw *hw)
    291   1.1    dyoung {
    292   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.clear_hw_cntrs, (hw),
    293   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    294   1.1    dyoung }
    295   1.1    dyoung 
    296   1.1    dyoung /**
    297   1.1    dyoung  *  ixgbe_get_media_type - Get media type
    298   1.1    dyoung  *  @hw: pointer to hardware structure
    299   1.1    dyoung  *
    300   1.1    dyoung  *  Returns the media type (fiber, copper, backplane)
    301   1.1    dyoung  **/
    302   1.1    dyoung enum ixgbe_media_type ixgbe_get_media_type(struct ixgbe_hw *hw)
    303   1.1    dyoung {
    304   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_media_type, (hw),
    305   1.5   msaitoh 			       ixgbe_media_type_unknown);
    306   1.1    dyoung }
    307   1.1    dyoung 
    308   1.1    dyoung /**
    309   1.1    dyoung  *  ixgbe_get_mac_addr - Get MAC address
    310   1.1    dyoung  *  @hw: pointer to hardware structure
    311   1.1    dyoung  *  @mac_addr: Adapter MAC address
    312   1.1    dyoung  *
    313   1.1    dyoung  *  Reads the adapter's MAC address from the first Receive Address Register
    314   1.1    dyoung  *  (RAR0) A reset of the adapter must have been performed prior to calling
    315   1.1    dyoung  *  this function in order for the MAC address to have been loaded from the
    316   1.1    dyoung  *  EEPROM into RAR0
    317   1.1    dyoung  **/
    318   1.1    dyoung s32 ixgbe_get_mac_addr(struct ixgbe_hw *hw, u8 *mac_addr)
    319   1.1    dyoung {
    320   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_mac_addr,
    321   1.5   msaitoh 			       (hw, mac_addr), IXGBE_NOT_IMPLEMENTED);
    322   1.1    dyoung }
    323   1.1    dyoung 
    324   1.1    dyoung /**
    325   1.1    dyoung  *  ixgbe_get_san_mac_addr - Get SAN MAC address
    326   1.1    dyoung  *  @hw: pointer to hardware structure
    327   1.1    dyoung  *  @san_mac_addr: SAN MAC address
    328   1.1    dyoung  *
    329   1.1    dyoung  *  Reads the SAN MAC address from the EEPROM, if it's available.  This is
    330   1.1    dyoung  *  per-port, so set_lan_id() must be called before reading the addresses.
    331   1.1    dyoung  **/
    332   1.1    dyoung s32 ixgbe_get_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr)
    333   1.1    dyoung {
    334   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_san_mac_addr,
    335   1.5   msaitoh 			       (hw, san_mac_addr), IXGBE_NOT_IMPLEMENTED);
    336   1.1    dyoung }
    337   1.1    dyoung 
    338   1.1    dyoung /**
    339   1.1    dyoung  *  ixgbe_set_san_mac_addr - Write a SAN MAC address
    340   1.1    dyoung  *  @hw: pointer to hardware structure
    341   1.1    dyoung  *  @san_mac_addr: SAN MAC address
    342   1.1    dyoung  *
    343   1.1    dyoung  *  Writes A SAN MAC address to the EEPROM.
    344   1.1    dyoung  **/
    345   1.1    dyoung s32 ixgbe_set_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr)
    346   1.1    dyoung {
    347   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.set_san_mac_addr,
    348   1.5   msaitoh 			       (hw, san_mac_addr), IXGBE_NOT_IMPLEMENTED);
    349   1.1    dyoung }
    350   1.1    dyoung 
    351   1.1    dyoung /**
    352   1.1    dyoung  *  ixgbe_get_device_caps - Get additional device capabilities
    353   1.1    dyoung  *  @hw: pointer to hardware structure
    354   1.1    dyoung  *  @device_caps: the EEPROM word for device capabilities
    355   1.1    dyoung  *
    356   1.1    dyoung  *  Reads the extra device capabilities from the EEPROM
    357   1.1    dyoung  **/
    358   1.1    dyoung s32 ixgbe_get_device_caps(struct ixgbe_hw *hw, u16 *device_caps)
    359   1.1    dyoung {
    360   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_device_caps,
    361   1.5   msaitoh 			       (hw, device_caps), IXGBE_NOT_IMPLEMENTED);
    362   1.1    dyoung }
    363   1.1    dyoung 
    364   1.1    dyoung /**
    365   1.1    dyoung  *  ixgbe_get_wwn_prefix - Get alternative WWNN/WWPN prefix from the EEPROM
    366   1.1    dyoung  *  @hw: pointer to hardware structure
    367   1.1    dyoung  *  @wwnn_prefix: the alternative WWNN prefix
    368   1.1    dyoung  *  @wwpn_prefix: the alternative WWPN prefix
    369   1.1    dyoung  *
    370   1.1    dyoung  *  This function will read the EEPROM from the alternative SAN MAC address
    371   1.1    dyoung  *  block to check the support for the alternative WWNN/WWPN prefix support.
    372   1.1    dyoung  **/
    373   1.1    dyoung s32 ixgbe_get_wwn_prefix(struct ixgbe_hw *hw, u16 *wwnn_prefix,
    374   1.5   msaitoh 			 u16 *wwpn_prefix)
    375   1.1    dyoung {
    376   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_wwn_prefix,
    377   1.5   msaitoh 			       (hw, wwnn_prefix, wwpn_prefix),
    378   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    379   1.1    dyoung }
    380   1.1    dyoung 
    381   1.1    dyoung /**
    382   1.1    dyoung  *  ixgbe_get_fcoe_boot_status -  Get FCOE boot status from EEPROM
    383   1.1    dyoung  *  @hw: pointer to hardware structure
    384   1.1    dyoung  *  @bs: the fcoe boot status
    385   1.1    dyoung  *
    386   1.1    dyoung  *  This function will read the FCOE boot status from the iSCSI FCOE block
    387   1.1    dyoung  **/
    388   1.1    dyoung s32 ixgbe_get_fcoe_boot_status(struct ixgbe_hw *hw, u16 *bs)
    389   1.1    dyoung {
    390   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_fcoe_boot_status,
    391   1.5   msaitoh 			       (hw, bs),
    392   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    393   1.1    dyoung }
    394   1.1    dyoung 
    395   1.1    dyoung /**
    396   1.1    dyoung  *  ixgbe_get_bus_info - Set PCI bus info
    397   1.1    dyoung  *  @hw: pointer to hardware structure
    398   1.1    dyoung  *
    399   1.1    dyoung  *  Sets the PCI bus info (speed, width, type) within the ixgbe_hw structure
    400   1.1    dyoung  **/
    401   1.1    dyoung s32 ixgbe_get_bus_info(struct ixgbe_hw *hw)
    402   1.1    dyoung {
    403   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_bus_info, (hw),
    404   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    405   1.1    dyoung }
    406   1.1    dyoung 
    407   1.1    dyoung /**
    408   1.1    dyoung  *  ixgbe_get_num_of_tx_queues - Get Tx queues
    409   1.1    dyoung  *  @hw: pointer to hardware structure
    410   1.1    dyoung  *
    411   1.1    dyoung  *  Returns the number of transmit queues for the given adapter.
    412   1.1    dyoung  **/
    413   1.1    dyoung u32 ixgbe_get_num_of_tx_queues(struct ixgbe_hw *hw)
    414   1.1    dyoung {
    415   1.1    dyoung 	return hw->mac.max_tx_queues;
    416   1.1    dyoung }
    417   1.1    dyoung 
    418   1.1    dyoung /**
    419   1.1    dyoung  *  ixgbe_get_num_of_rx_queues - Get Rx queues
    420   1.1    dyoung  *  @hw: pointer to hardware structure
    421   1.1    dyoung  *
    422   1.1    dyoung  *  Returns the number of receive queues for the given adapter.
    423   1.1    dyoung  **/
    424   1.1    dyoung u32 ixgbe_get_num_of_rx_queues(struct ixgbe_hw *hw)
    425   1.1    dyoung {
    426   1.1    dyoung 	return hw->mac.max_rx_queues;
    427   1.1    dyoung }
    428   1.1    dyoung 
    429   1.1    dyoung /**
    430   1.1    dyoung  *  ixgbe_stop_adapter - Disable Rx/Tx units
    431   1.1    dyoung  *  @hw: pointer to hardware structure
    432   1.1    dyoung  *
    433   1.1    dyoung  *  Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
    434   1.1    dyoung  *  disables transmit and receive units. The adapter_stopped flag is used by
    435   1.1    dyoung  *  the shared code and drivers to determine if the adapter is in a stopped
    436   1.1    dyoung  *  state and should not touch the hardware.
    437   1.1    dyoung  **/
    438   1.1    dyoung s32 ixgbe_stop_adapter(struct ixgbe_hw *hw)
    439   1.1    dyoung {
    440   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.stop_adapter, (hw),
    441   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    442   1.1    dyoung }
    443   1.1    dyoung 
    444   1.1    dyoung /**
    445   1.1    dyoung  *  ixgbe_read_pba_string - Reads part number string from EEPROM
    446   1.1    dyoung  *  @hw: pointer to hardware structure
    447   1.1    dyoung  *  @pba_num: stores the part number string from the EEPROM
    448   1.1    dyoung  *  @pba_num_size: part number string buffer length
    449   1.1    dyoung  *
    450   1.1    dyoung  *  Reads the part number string from the EEPROM.
    451   1.1    dyoung  **/
    452   1.1    dyoung s32 ixgbe_read_pba_string(struct ixgbe_hw *hw, u8 *pba_num, u32 pba_num_size)
    453   1.1    dyoung {
    454   1.1    dyoung 	return ixgbe_read_pba_string_generic(hw, pba_num, pba_num_size);
    455   1.1    dyoung }
    456   1.1    dyoung 
    457   1.1    dyoung /**
    458   1.1    dyoung  *  ixgbe_read_pba_num - Reads part number from EEPROM
    459   1.1    dyoung  *  @hw: pointer to hardware structure
    460   1.1    dyoung  *  @pba_num: stores the part number from the EEPROM
    461   1.1    dyoung  *
    462   1.1    dyoung  *  Reads the part number from the EEPROM.
    463   1.1    dyoung  **/
    464   1.1    dyoung s32 ixgbe_read_pba_num(struct ixgbe_hw *hw, u32 *pba_num)
    465   1.1    dyoung {
    466   1.1    dyoung 	return ixgbe_read_pba_num_generic(hw, pba_num);
    467   1.1    dyoung }
    468   1.1    dyoung 
    469   1.1    dyoung /**
    470   1.1    dyoung  *  ixgbe_identify_phy - Get PHY type
    471   1.1    dyoung  *  @hw: pointer to hardware structure
    472   1.1    dyoung  *
    473   1.1    dyoung  *  Determines the physical layer module found on the current adapter.
    474   1.1    dyoung  **/
    475   1.1    dyoung s32 ixgbe_identify_phy(struct ixgbe_hw *hw)
    476   1.1    dyoung {
    477   1.1    dyoung 	s32 status = IXGBE_SUCCESS;
    478   1.1    dyoung 
    479   1.1    dyoung 	if (hw->phy.type == ixgbe_phy_unknown) {
    480   1.1    dyoung 		status = ixgbe_call_func(hw, hw->phy.ops.identify, (hw),
    481   1.5   msaitoh 					 IXGBE_NOT_IMPLEMENTED);
    482   1.1    dyoung 	}
    483   1.1    dyoung 
    484   1.1    dyoung 	return status;
    485   1.1    dyoung }
    486   1.1    dyoung 
    487   1.1    dyoung /**
    488   1.1    dyoung  *  ixgbe_reset_phy - Perform a PHY reset
    489   1.1    dyoung  *  @hw: pointer to hardware structure
    490   1.1    dyoung  **/
    491   1.1    dyoung s32 ixgbe_reset_phy(struct ixgbe_hw *hw)
    492   1.1    dyoung {
    493   1.1    dyoung 	s32 status = IXGBE_SUCCESS;
    494   1.1    dyoung 
    495   1.1    dyoung 	if (hw->phy.type == ixgbe_phy_unknown) {
    496   1.1    dyoung 		if (ixgbe_identify_phy(hw) != IXGBE_SUCCESS)
    497   1.1    dyoung 			status = IXGBE_ERR_PHY;
    498   1.1    dyoung 	}
    499   1.1    dyoung 
    500   1.1    dyoung 	if (status == IXGBE_SUCCESS) {
    501   1.1    dyoung 		status = ixgbe_call_func(hw, hw->phy.ops.reset, (hw),
    502   1.5   msaitoh 					 IXGBE_NOT_IMPLEMENTED);
    503   1.1    dyoung 	}
    504   1.1    dyoung 	return status;
    505   1.1    dyoung }
    506   1.1    dyoung 
    507   1.1    dyoung /**
    508   1.1    dyoung  *  ixgbe_get_phy_firmware_version -
    509   1.1    dyoung  *  @hw: pointer to hardware structure
    510   1.1    dyoung  *  @firmware_version: pointer to firmware version
    511   1.1    dyoung  **/
    512   1.1    dyoung s32 ixgbe_get_phy_firmware_version(struct ixgbe_hw *hw, u16 *firmware_version)
    513   1.1    dyoung {
    514   1.1    dyoung 	s32 status = IXGBE_SUCCESS;
    515   1.1    dyoung 
    516   1.1    dyoung 	status = ixgbe_call_func(hw, hw->phy.ops.get_firmware_version,
    517   1.5   msaitoh 				 (hw, firmware_version),
    518   1.5   msaitoh 				 IXGBE_NOT_IMPLEMENTED);
    519   1.1    dyoung 	return status;
    520   1.1    dyoung }
    521   1.1    dyoung 
    522   1.1    dyoung /**
    523   1.1    dyoung  *  ixgbe_read_phy_reg - Read PHY register
    524   1.1    dyoung  *  @hw: pointer to hardware structure
    525   1.1    dyoung  *  @reg_addr: 32 bit address of PHY register to read
    526  1.20   msaitoh  *  @device_type: type of device you want to communicate with
    527   1.1    dyoung  *  @phy_data: Pointer to read data from PHY register
    528   1.1    dyoung  *
    529   1.1    dyoung  *  Reads a value from a specified PHY register
    530   1.1    dyoung  **/
    531   1.1    dyoung s32 ixgbe_read_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
    532   1.5   msaitoh 		       u16 *phy_data)
    533   1.1    dyoung {
    534   1.1    dyoung 	if (hw->phy.id == 0)
    535   1.1    dyoung 		ixgbe_identify_phy(hw);
    536   1.1    dyoung 
    537   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.read_reg, (hw, reg_addr,
    538   1.5   msaitoh 			       device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
    539   1.1    dyoung }
    540   1.1    dyoung 
    541   1.1    dyoung /**
    542   1.1    dyoung  *  ixgbe_write_phy_reg - Write PHY register
    543   1.1    dyoung  *  @hw: pointer to hardware structure
    544   1.1    dyoung  *  @reg_addr: 32 bit PHY register to write
    545  1.20   msaitoh  *  @device_type: type of device you want to communicate with
    546   1.1    dyoung  *  @phy_data: Data to write to the PHY register
    547   1.1    dyoung  *
    548   1.1    dyoung  *  Writes a value to specified PHY register
    549   1.1    dyoung  **/
    550   1.1    dyoung s32 ixgbe_write_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
    551   1.5   msaitoh 			u16 phy_data)
    552   1.1    dyoung {
    553   1.1    dyoung 	if (hw->phy.id == 0)
    554   1.1    dyoung 		ixgbe_identify_phy(hw);
    555   1.1    dyoung 
    556   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.write_reg, (hw, reg_addr,
    557   1.5   msaitoh 			       device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
    558   1.1    dyoung }
    559   1.1    dyoung 
    560   1.1    dyoung /**
    561   1.1    dyoung  *  ixgbe_setup_phy_link - Restart PHY autoneg
    562   1.1    dyoung  *  @hw: pointer to hardware structure
    563   1.1    dyoung  *
    564   1.1    dyoung  *  Restart autonegotiation and PHY and waits for completion.
    565   1.1    dyoung  **/
    566   1.1    dyoung s32 ixgbe_setup_phy_link(struct ixgbe_hw *hw)
    567   1.1    dyoung {
    568   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.setup_link, (hw),
    569   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    570   1.1    dyoung }
    571   1.1    dyoung 
    572   1.1    dyoung /**
    573  1.12   msaitoh  * ixgbe_setup_internal_phy - Configure integrated PHY
    574  1.12   msaitoh  * @hw: pointer to hardware structure
    575  1.12   msaitoh  *
    576  1.12   msaitoh  * Reconfigure the integrated PHY in order to enable talk to the external PHY.
    577  1.12   msaitoh  * Returns success if not implemented, since nothing needs to be done in this
    578  1.12   msaitoh  * case.
    579  1.12   msaitoh  */
    580  1.12   msaitoh s32 ixgbe_setup_internal_phy(struct ixgbe_hw *hw)
    581  1.12   msaitoh {
    582  1.12   msaitoh 	return ixgbe_call_func(hw, hw->phy.ops.setup_internal_link, (hw),
    583  1.12   msaitoh 			       IXGBE_SUCCESS);
    584  1.12   msaitoh }
    585  1.12   msaitoh 
    586  1.12   msaitoh /**
    587   1.1    dyoung  *  ixgbe_check_phy_link - Determine link and speed status
    588   1.1    dyoung  *  @hw: pointer to hardware structure
    589  1.20   msaitoh  *  @speed: link speed
    590  1.20   msaitoh  *  @link_up: TRUE when link is up
    591   1.1    dyoung  *
    592   1.1    dyoung  *  Reads a PHY register to determine if link is up and the current speed for
    593   1.1    dyoung  *  the PHY.
    594   1.1    dyoung  **/
    595   1.1    dyoung s32 ixgbe_check_phy_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
    596   1.5   msaitoh 			 bool *link_up)
    597   1.1    dyoung {
    598   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.check_link, (hw, speed,
    599   1.5   msaitoh 			       link_up), IXGBE_NOT_IMPLEMENTED);
    600   1.1    dyoung }
    601   1.1    dyoung 
    602   1.1    dyoung /**
    603   1.1    dyoung  *  ixgbe_setup_phy_link_speed - Set auto advertise
    604   1.1    dyoung  *  @hw: pointer to hardware structure
    605   1.1    dyoung  *  @speed: new link speed
    606  1.20   msaitoh  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    607   1.1    dyoung  *
    608   1.1    dyoung  *  Sets the auto advertised capabilities
    609   1.1    dyoung  **/
    610   1.1    dyoung s32 ixgbe_setup_phy_link_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed,
    611   1.5   msaitoh 			       bool autoneg_wait_to_complete)
    612   1.1    dyoung {
    613   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.setup_link_speed, (hw, speed,
    614   1.7   msaitoh 			       autoneg_wait_to_complete),
    615   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    616   1.1    dyoung }
    617   1.1    dyoung 
    618   1.1    dyoung /**
    619  1.12   msaitoh  * ixgbe_set_phy_power - Control the phy power state
    620  1.12   msaitoh  * @hw: pointer to hardware structure
    621  1.12   msaitoh  * @on: TRUE for on, FALSE for off
    622  1.12   msaitoh  */
    623  1.12   msaitoh s32 ixgbe_set_phy_power(struct ixgbe_hw *hw, bool on)
    624  1.12   msaitoh {
    625  1.12   msaitoh 	return ixgbe_call_func(hw, hw->phy.ops.set_phy_power, (hw, on),
    626  1.12   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    627  1.12   msaitoh }
    628  1.12   msaitoh 
    629  1.12   msaitoh /**
    630   1.1    dyoung  *  ixgbe_check_link - Get link and speed status
    631   1.1    dyoung  *  @hw: pointer to hardware structure
    632  1.20   msaitoh  *  @speed: pointer to link speed
    633  1.20   msaitoh  *  @link_up: TRUE when link is up
    634  1.20   msaitoh  *  @link_up_wait_to_complete: bool used to wait for link up or not
    635   1.1    dyoung  *
    636   1.1    dyoung  *  Reads the links register to determine if link is up and the current speed
    637   1.1    dyoung  **/
    638   1.1    dyoung s32 ixgbe_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
    639   1.5   msaitoh 		     bool *link_up, bool link_up_wait_to_complete)
    640   1.1    dyoung {
    641   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.check_link, (hw, speed,
    642   1.5   msaitoh 			       link_up, link_up_wait_to_complete),
    643   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    644   1.1    dyoung }
    645   1.1    dyoung 
    646   1.1    dyoung /**
    647   1.1    dyoung  *  ixgbe_disable_tx_laser - Disable Tx laser
    648   1.1    dyoung  *  @hw: pointer to hardware structure
    649   1.1    dyoung  *
    650   1.1    dyoung  *  If the driver needs to disable the laser on SFI optics.
    651   1.1    dyoung  **/
    652   1.1    dyoung void ixgbe_disable_tx_laser(struct ixgbe_hw *hw)
    653   1.1    dyoung {
    654   1.1    dyoung 	if (hw->mac.ops.disable_tx_laser)
    655   1.1    dyoung 		hw->mac.ops.disable_tx_laser(hw);
    656   1.1    dyoung }
    657   1.1    dyoung 
    658   1.1    dyoung /**
    659   1.1    dyoung  *  ixgbe_enable_tx_laser - Enable Tx laser
    660   1.1    dyoung  *  @hw: pointer to hardware structure
    661   1.1    dyoung  *
    662   1.1    dyoung  *  If the driver needs to enable the laser on SFI optics.
    663   1.1    dyoung  **/
    664   1.1    dyoung void ixgbe_enable_tx_laser(struct ixgbe_hw *hw)
    665   1.1    dyoung {
    666   1.1    dyoung 	if (hw->mac.ops.enable_tx_laser)
    667   1.1    dyoung 		hw->mac.ops.enable_tx_laser(hw);
    668   1.1    dyoung }
    669   1.1    dyoung 
    670   1.1    dyoung /**
    671   1.1    dyoung  *  ixgbe_flap_tx_laser - flap Tx laser to start autotry process
    672   1.1    dyoung  *  @hw: pointer to hardware structure
    673   1.1    dyoung  *
    674   1.1    dyoung  *  When the driver changes the link speeds that it can support then
    675   1.1    dyoung  *  flap the tx laser to alert the link partner to start autotry
    676   1.1    dyoung  *  process on its end.
    677   1.1    dyoung  **/
    678   1.1    dyoung void ixgbe_flap_tx_laser(struct ixgbe_hw *hw)
    679   1.1    dyoung {
    680   1.1    dyoung 	if (hw->mac.ops.flap_tx_laser)
    681   1.1    dyoung 		hw->mac.ops.flap_tx_laser(hw);
    682   1.1    dyoung }
    683   1.1    dyoung 
    684   1.1    dyoung /**
    685   1.1    dyoung  *  ixgbe_setup_link - Set link speed
    686   1.1    dyoung  *  @hw: pointer to hardware structure
    687   1.1    dyoung  *  @speed: new link speed
    688  1.20   msaitoh  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    689   1.1    dyoung  *
    690   1.1    dyoung  *  Configures link settings.  Restarts the link.
    691   1.1    dyoung  *  Performs autonegotiation if needed.
    692   1.1    dyoung  **/
    693   1.1    dyoung s32 ixgbe_setup_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
    694   1.5   msaitoh 		     bool autoneg_wait_to_complete)
    695   1.1    dyoung {
    696   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.setup_link, (hw, speed,
    697   1.7   msaitoh 			       autoneg_wait_to_complete),
    698   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    699   1.1    dyoung }
    700   1.1    dyoung 
    701   1.1    dyoung /**
    702  1.12   msaitoh  *  ixgbe_setup_mac_link - Set link speed
    703  1.12   msaitoh  *  @hw: pointer to hardware structure
    704  1.12   msaitoh  *  @speed: new link speed
    705  1.20   msaitoh  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    706  1.12   msaitoh  *
    707  1.12   msaitoh  *  Configures link settings.  Restarts the link.
    708  1.12   msaitoh  *  Performs autonegotiation if needed.
    709  1.12   msaitoh  **/
    710  1.12   msaitoh s32 ixgbe_setup_mac_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
    711  1.12   msaitoh 			 bool autoneg_wait_to_complete)
    712  1.12   msaitoh {
    713  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.setup_mac_link, (hw, speed,
    714  1.12   msaitoh 			       autoneg_wait_to_complete),
    715  1.12   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    716  1.12   msaitoh }
    717  1.12   msaitoh 
    718  1.12   msaitoh /**
    719   1.1    dyoung  *  ixgbe_get_link_capabilities - Returns link capabilities
    720   1.1    dyoung  *  @hw: pointer to hardware structure
    721  1.20   msaitoh  *  @speed: link speed capabilities
    722  1.20   msaitoh  *  @autoneg: TRUE when autoneg or autotry is enabled
    723   1.1    dyoung  *
    724   1.1    dyoung  *  Determines the link capabilities of the current configuration.
    725   1.1    dyoung  **/
    726   1.1    dyoung s32 ixgbe_get_link_capabilities(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
    727   1.5   msaitoh 				bool *autoneg)
    728   1.1    dyoung {
    729   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_link_capabilities, (hw,
    730   1.5   msaitoh 			       speed, autoneg), IXGBE_NOT_IMPLEMENTED);
    731   1.1    dyoung }
    732   1.1    dyoung 
    733   1.1    dyoung /**
    734   1.1    dyoung  *  ixgbe_led_on - Turn on LEDs
    735   1.1    dyoung  *  @hw: pointer to hardware structure
    736   1.1    dyoung  *  @index: led number to turn on
    737   1.1    dyoung  *
    738   1.1    dyoung  *  Turns on the software controllable LEDs.
    739   1.1    dyoung  **/
    740   1.1    dyoung s32 ixgbe_led_on(struct ixgbe_hw *hw, u32 index)
    741   1.1    dyoung {
    742   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.led_on, (hw, index),
    743   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    744   1.1    dyoung }
    745   1.1    dyoung 
    746   1.1    dyoung /**
    747   1.1    dyoung  *  ixgbe_led_off - Turn off LEDs
    748   1.1    dyoung  *  @hw: pointer to hardware structure
    749   1.1    dyoung  *  @index: led number to turn off
    750   1.1    dyoung  *
    751   1.1    dyoung  *  Turns off the software controllable LEDs.
    752   1.1    dyoung  **/
    753   1.1    dyoung s32 ixgbe_led_off(struct ixgbe_hw *hw, u32 index)
    754   1.1    dyoung {
    755   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.led_off, (hw, index),
    756   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    757   1.1    dyoung }
    758   1.1    dyoung 
    759   1.1    dyoung /**
    760   1.1    dyoung  *  ixgbe_blink_led_start - Blink LEDs
    761   1.1    dyoung  *  @hw: pointer to hardware structure
    762   1.1    dyoung  *  @index: led number to blink
    763   1.1    dyoung  *
    764   1.1    dyoung  *  Blink LED based on index.
    765   1.1    dyoung  **/
    766   1.1    dyoung s32 ixgbe_blink_led_start(struct ixgbe_hw *hw, u32 index)
    767   1.1    dyoung {
    768   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.blink_led_start, (hw, index),
    769   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    770   1.1    dyoung }
    771   1.1    dyoung 
    772   1.1    dyoung /**
    773   1.1    dyoung  *  ixgbe_blink_led_stop - Stop blinking LEDs
    774   1.1    dyoung  *  @hw: pointer to hardware structure
    775  1.20   msaitoh  *  @index: led number to stop
    776   1.1    dyoung  *
    777   1.1    dyoung  *  Stop blinking LED based on index.
    778   1.1    dyoung  **/
    779   1.1    dyoung s32 ixgbe_blink_led_stop(struct ixgbe_hw *hw, u32 index)
    780   1.1    dyoung {
    781   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.blink_led_stop, (hw, index),
    782   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    783   1.1    dyoung }
    784   1.1    dyoung 
    785   1.1    dyoung /**
    786   1.1    dyoung  *  ixgbe_init_eeprom_params - Initialize EEPROM parameters
    787   1.1    dyoung  *  @hw: pointer to hardware structure
    788   1.1    dyoung  *
    789   1.1    dyoung  *  Initializes the EEPROM parameters ixgbe_eeprom_info within the
    790   1.1    dyoung  *  ixgbe_hw struct in order to set up EEPROM access.
    791   1.1    dyoung  **/
    792   1.1    dyoung s32 ixgbe_init_eeprom_params(struct ixgbe_hw *hw)
    793   1.1    dyoung {
    794   1.1    dyoung 	return ixgbe_call_func(hw, hw->eeprom.ops.init_params, (hw),
    795   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    796   1.1    dyoung }
    797   1.1    dyoung 
    798   1.1    dyoung 
    799   1.1    dyoung /**
    800   1.1    dyoung  *  ixgbe_write_eeprom - Write word to EEPROM
    801   1.1    dyoung  *  @hw: pointer to hardware structure
    802   1.1    dyoung  *  @offset: offset within the EEPROM to be written to
    803   1.1    dyoung  *  @data: 16 bit word to be written to the EEPROM
    804   1.1    dyoung  *
    805   1.1    dyoung  *  Writes 16 bit value to EEPROM. If ixgbe_eeprom_update_checksum is not
    806   1.1    dyoung  *  called after this function, the EEPROM will most likely contain an
    807   1.1    dyoung  *  invalid checksum.
    808   1.1    dyoung  **/
    809   1.1    dyoung s32 ixgbe_write_eeprom(struct ixgbe_hw *hw, u16 offset, u16 data)
    810   1.1    dyoung {
    811   1.1    dyoung 	return ixgbe_call_func(hw, hw->eeprom.ops.write, (hw, offset, data),
    812   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    813   1.5   msaitoh }
    814   1.5   msaitoh 
    815   1.5   msaitoh /**
    816   1.5   msaitoh  *  ixgbe_write_eeprom_buffer - Write word(s) to EEPROM
    817   1.5   msaitoh  *  @hw: pointer to hardware structure
    818   1.5   msaitoh  *  @offset: offset within the EEPROM to be written to
    819   1.5   msaitoh  *  @data: 16 bit word(s) to be written to the EEPROM
    820   1.5   msaitoh  *  @words: number of words
    821   1.5   msaitoh  *
    822   1.5   msaitoh  *  Writes 16 bit word(s) to EEPROM. If ixgbe_eeprom_update_checksum is not
    823   1.5   msaitoh  *  called after this function, the EEPROM will most likely contain an
    824   1.5   msaitoh  *  invalid checksum.
    825   1.5   msaitoh  **/
    826   1.5   msaitoh s32 ixgbe_write_eeprom_buffer(struct ixgbe_hw *hw, u16 offset, u16 words,
    827   1.5   msaitoh 			      u16 *data)
    828   1.5   msaitoh {
    829   1.5   msaitoh 	return ixgbe_call_func(hw, hw->eeprom.ops.write_buffer,
    830   1.5   msaitoh 			       (hw, offset, words, data),
    831   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    832   1.1    dyoung }
    833   1.1    dyoung 
    834   1.1    dyoung /**
    835   1.1    dyoung  *  ixgbe_read_eeprom - Read word from EEPROM
    836   1.1    dyoung  *  @hw: pointer to hardware structure
    837   1.1    dyoung  *  @offset: offset within the EEPROM to be read
    838   1.1    dyoung  *  @data: read 16 bit value from EEPROM
    839   1.1    dyoung  *
    840   1.1    dyoung  *  Reads 16 bit value from EEPROM
    841   1.1    dyoung  **/
    842   1.1    dyoung s32 ixgbe_read_eeprom(struct ixgbe_hw *hw, u16 offset, u16 *data)
    843   1.1    dyoung {
    844   1.1    dyoung 	return ixgbe_call_func(hw, hw->eeprom.ops.read, (hw, offset, data),
    845   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    846   1.5   msaitoh }
    847   1.5   msaitoh 
    848   1.5   msaitoh /**
    849   1.5   msaitoh  *  ixgbe_read_eeprom_buffer - Read word(s) from EEPROM
    850   1.5   msaitoh  *  @hw: pointer to hardware structure
    851   1.5   msaitoh  *  @offset: offset within the EEPROM to be read
    852   1.5   msaitoh  *  @data: read 16 bit word(s) from EEPROM
    853   1.5   msaitoh  *  @words: number of words
    854   1.5   msaitoh  *
    855   1.5   msaitoh  *  Reads 16 bit word(s) from EEPROM
    856   1.5   msaitoh  **/
    857   1.5   msaitoh s32 ixgbe_read_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
    858   1.5   msaitoh 			     u16 words, u16 *data)
    859   1.5   msaitoh {
    860   1.5   msaitoh 	return ixgbe_call_func(hw, hw->eeprom.ops.read_buffer,
    861   1.5   msaitoh 			       (hw, offset, words, data),
    862   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    863   1.1    dyoung }
    864   1.1    dyoung 
    865   1.1    dyoung /**
    866   1.1    dyoung  *  ixgbe_validate_eeprom_checksum - Validate EEPROM checksum
    867   1.1    dyoung  *  @hw: pointer to hardware structure
    868   1.1    dyoung  *  @checksum_val: calculated checksum
    869   1.1    dyoung  *
    870   1.1    dyoung  *  Performs checksum calculation and validates the EEPROM checksum
    871   1.1    dyoung  **/
    872   1.1    dyoung s32 ixgbe_validate_eeprom_checksum(struct ixgbe_hw *hw, u16 *checksum_val)
    873   1.1    dyoung {
    874   1.1    dyoung 	return ixgbe_call_func(hw, hw->eeprom.ops.validate_checksum,
    875   1.5   msaitoh 			       (hw, checksum_val), IXGBE_NOT_IMPLEMENTED);
    876   1.1    dyoung }
    877   1.1    dyoung 
    878   1.1    dyoung /**
    879   1.1    dyoung  *  ixgbe_eeprom_update_checksum - Updates the EEPROM checksum
    880   1.1    dyoung  *  @hw: pointer to hardware structure
    881   1.1    dyoung  **/
    882   1.1    dyoung s32 ixgbe_update_eeprom_checksum(struct ixgbe_hw *hw)
    883   1.1    dyoung {
    884   1.1    dyoung 	return ixgbe_call_func(hw, hw->eeprom.ops.update_checksum, (hw),
    885   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    886   1.1    dyoung }
    887   1.1    dyoung 
    888   1.1    dyoung /**
    889   1.1    dyoung  *  ixgbe_insert_mac_addr - Find a RAR for this mac address
    890   1.1    dyoung  *  @hw: pointer to hardware structure
    891   1.1    dyoung  *  @addr: Address to put into receive address register
    892   1.1    dyoung  *  @vmdq: VMDq pool to assign
    893   1.1    dyoung  *
    894   1.1    dyoung  *  Puts an ethernet address into a receive address register, or
    895  1.15   msaitoh  *  finds the rar that it is already in; adds to the pool list
    896   1.1    dyoung  **/
    897   1.1    dyoung s32 ixgbe_insert_mac_addr(struct ixgbe_hw *hw, u8 *addr, u32 vmdq)
    898   1.1    dyoung {
    899   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.insert_mac_addr,
    900   1.5   msaitoh 			       (hw, addr, vmdq),
    901   1.1    dyoung 			       IXGBE_NOT_IMPLEMENTED);
    902   1.1    dyoung }
    903   1.1    dyoung 
    904   1.1    dyoung /**
    905   1.1    dyoung  *  ixgbe_set_rar - Set Rx address register
    906   1.1    dyoung  *  @hw: pointer to hardware structure
    907   1.1    dyoung  *  @index: Receive address register to write
    908   1.1    dyoung  *  @addr: Address to put into receive address register
    909   1.1    dyoung  *  @vmdq: VMDq "set"
    910   1.1    dyoung  *  @enable_addr: set flag that address is active
    911   1.1    dyoung  *
    912   1.1    dyoung  *  Puts an ethernet address into a receive address register.
    913   1.1    dyoung  **/
    914   1.1    dyoung s32 ixgbe_set_rar(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
    915   1.5   msaitoh 		  u32 enable_addr)
    916   1.1    dyoung {
    917   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.set_rar, (hw, index, addr, vmdq,
    918   1.5   msaitoh 			       enable_addr), IXGBE_NOT_IMPLEMENTED);
    919   1.1    dyoung }
    920   1.1    dyoung 
    921   1.1    dyoung /**
    922   1.1    dyoung  *  ixgbe_clear_rar - Clear Rx address register
    923   1.1    dyoung  *  @hw: pointer to hardware structure
    924   1.1    dyoung  *  @index: Receive address register to write
    925   1.1    dyoung  *
    926   1.1    dyoung  *  Puts an ethernet address into a receive address register.
    927   1.1    dyoung  **/
    928   1.1    dyoung s32 ixgbe_clear_rar(struct ixgbe_hw *hw, u32 index)
    929   1.1    dyoung {
    930   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.clear_rar, (hw, index),
    931   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    932   1.1    dyoung }
    933   1.1    dyoung 
    934   1.1    dyoung /**
    935   1.1    dyoung  *  ixgbe_set_vmdq - Associate a VMDq index with a receive address
    936   1.1    dyoung  *  @hw: pointer to hardware structure
    937   1.1    dyoung  *  @rar: receive address register index to associate with VMDq index
    938   1.1    dyoung  *  @vmdq: VMDq set or pool index
    939   1.1    dyoung  **/
    940   1.1    dyoung s32 ixgbe_set_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
    941   1.1    dyoung {
    942   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.set_vmdq, (hw, rar, vmdq),
    943   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    944   1.6   msaitoh 
    945   1.6   msaitoh }
    946   1.6   msaitoh 
    947   1.6   msaitoh /**
    948   1.6   msaitoh  *  ixgbe_set_vmdq_san_mac - Associate VMDq index 127 with a receive address
    949   1.6   msaitoh  *  @hw: pointer to hardware structure
    950   1.6   msaitoh  *  @vmdq: VMDq default pool index
    951   1.6   msaitoh  **/
    952   1.6   msaitoh s32 ixgbe_set_vmdq_san_mac(struct ixgbe_hw *hw, u32 vmdq)
    953   1.6   msaitoh {
    954   1.6   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.set_vmdq_san_mac,
    955   1.6   msaitoh 			       (hw, vmdq), IXGBE_NOT_IMPLEMENTED);
    956   1.1    dyoung }
    957   1.1    dyoung 
    958   1.1    dyoung /**
    959   1.1    dyoung  *  ixgbe_clear_vmdq - Disassociate a VMDq index from a receive address
    960   1.1    dyoung  *  @hw: pointer to hardware structure
    961   1.1    dyoung  *  @rar: receive address register index to disassociate with VMDq index
    962   1.1    dyoung  *  @vmdq: VMDq set or pool index
    963   1.1    dyoung  **/
    964   1.1    dyoung s32 ixgbe_clear_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
    965   1.1    dyoung {
    966   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.clear_vmdq, (hw, rar, vmdq),
    967   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    968   1.1    dyoung }
    969   1.1    dyoung 
    970   1.1    dyoung /**
    971   1.1    dyoung  *  ixgbe_init_rx_addrs - Initializes receive address filters.
    972   1.1    dyoung  *  @hw: pointer to hardware structure
    973   1.1    dyoung  *
    974   1.1    dyoung  *  Places the MAC address in receive address register 0 and clears the rest
    975   1.1    dyoung  *  of the receive address registers. Clears the multicast table. Assumes
    976   1.1    dyoung  *  the receiver is in reset when the routine is called.
    977   1.1    dyoung  **/
    978   1.1    dyoung s32 ixgbe_init_rx_addrs(struct ixgbe_hw *hw)
    979   1.1    dyoung {
    980   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.init_rx_addrs, (hw),
    981   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
    982   1.1    dyoung }
    983   1.1    dyoung 
    984   1.1    dyoung /**
    985   1.1    dyoung  *  ixgbe_get_num_rx_addrs - Returns the number of RAR entries.
    986   1.1    dyoung  *  @hw: pointer to hardware structure
    987   1.1    dyoung  **/
    988   1.1    dyoung u32 ixgbe_get_num_rx_addrs(struct ixgbe_hw *hw)
    989   1.1    dyoung {
    990   1.1    dyoung 	return hw->mac.num_rar_entries;
    991   1.1    dyoung }
    992   1.1    dyoung 
    993   1.1    dyoung /**
    994   1.1    dyoung  *  ixgbe_update_uc_addr_list - Updates the MAC's list of secondary addresses
    995   1.1    dyoung  *  @hw: pointer to hardware structure
    996   1.1    dyoung  *  @addr_list: the list of new multicast addresses
    997   1.1    dyoung  *  @addr_count: number of addresses
    998   1.1    dyoung  *  @func: iterator function to walk the multicast address list
    999   1.1    dyoung  *
   1000   1.1    dyoung  *  The given list replaces any existing list. Clears the secondary addrs from
   1001   1.1    dyoung  *  receive address registers. Uses unused receive address registers for the
   1002   1.1    dyoung  *  first secondary addresses, and falls back to promiscuous mode as needed.
   1003   1.1    dyoung  **/
   1004   1.1    dyoung s32 ixgbe_update_uc_addr_list(struct ixgbe_hw *hw, u8 *addr_list,
   1005   1.5   msaitoh 			      u32 addr_count, ixgbe_mc_addr_itr func)
   1006   1.1    dyoung {
   1007   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.update_uc_addr_list, (hw,
   1008   1.5   msaitoh 			       addr_list, addr_count, func),
   1009   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1010   1.1    dyoung }
   1011   1.1    dyoung 
   1012   1.1    dyoung /**
   1013   1.1    dyoung  *  ixgbe_update_mc_addr_list - Updates the MAC's list of multicast addresses
   1014   1.1    dyoung  *  @hw: pointer to hardware structure
   1015   1.1    dyoung  *  @mc_addr_list: the list of new multicast addresses
   1016   1.1    dyoung  *  @mc_addr_count: number of addresses
   1017   1.1    dyoung  *  @func: iterator function to walk the multicast address list
   1018  1.20   msaitoh  *  @clear: flag, when set clears the table beforehand
   1019   1.1    dyoung  *
   1020   1.1    dyoung  *  The given list replaces any existing list. Clears the MC addrs from receive
   1021   1.1    dyoung  *  address registers and the multicast table. Uses unused receive address
   1022   1.1    dyoung  *  registers for the first multicast addresses, and hashes the rest into the
   1023   1.1    dyoung  *  multicast table.
   1024   1.1    dyoung  **/
   1025   1.1    dyoung s32 ixgbe_update_mc_addr_list(struct ixgbe_hw *hw, u8 *mc_addr_list,
   1026   1.5   msaitoh 			      u32 mc_addr_count, ixgbe_mc_addr_itr func,
   1027   1.5   msaitoh 			      bool clear)
   1028   1.1    dyoung {
   1029   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.update_mc_addr_list, (hw,
   1030   1.5   msaitoh 			       mc_addr_list, mc_addr_count, func, clear),
   1031   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1032   1.1    dyoung }
   1033   1.1    dyoung 
   1034   1.1    dyoung /**
   1035   1.1    dyoung  *  ixgbe_enable_mc - Enable multicast address in RAR
   1036   1.1    dyoung  *  @hw: pointer to hardware structure
   1037   1.1    dyoung  *
   1038   1.1    dyoung  *  Enables multicast address in RAR and the use of the multicast hash table.
   1039   1.1    dyoung  **/
   1040   1.1    dyoung s32 ixgbe_enable_mc(struct ixgbe_hw *hw)
   1041   1.1    dyoung {
   1042   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.enable_mc, (hw),
   1043   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1044   1.1    dyoung }
   1045   1.1    dyoung 
   1046   1.1    dyoung /**
   1047   1.1    dyoung  *  ixgbe_disable_mc - Disable multicast address in RAR
   1048   1.1    dyoung  *  @hw: pointer to hardware structure
   1049   1.1    dyoung  *
   1050   1.1    dyoung  *  Disables multicast address in RAR and the use of the multicast hash table.
   1051   1.1    dyoung  **/
   1052   1.1    dyoung s32 ixgbe_disable_mc(struct ixgbe_hw *hw)
   1053   1.1    dyoung {
   1054   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.disable_mc, (hw),
   1055   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1056   1.1    dyoung }
   1057   1.1    dyoung 
   1058   1.1    dyoung /**
   1059   1.1    dyoung  *  ixgbe_clear_vfta - Clear VLAN filter table
   1060   1.1    dyoung  *  @hw: pointer to hardware structure
   1061   1.1    dyoung  *
   1062   1.1    dyoung  *  Clears the VLAN filer table, and the VMDq index associated with the filter
   1063   1.1    dyoung  **/
   1064   1.1    dyoung s32 ixgbe_clear_vfta(struct ixgbe_hw *hw)
   1065   1.1    dyoung {
   1066   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.clear_vfta, (hw),
   1067   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1068   1.1    dyoung }
   1069   1.1    dyoung 
   1070   1.1    dyoung /**
   1071   1.1    dyoung  *  ixgbe_set_vfta - Set VLAN filter table
   1072   1.1    dyoung  *  @hw: pointer to hardware structure
   1073   1.1    dyoung  *  @vlan: VLAN id to write to VLAN filter
   1074  1.17   msaitoh  *  @vind: VMDq output index that maps queue to VLAN id in VLVFB
   1075  1.17   msaitoh  *  @vlan_on: boolean flag to turn on/off VLAN
   1076  1.17   msaitoh  *  @vlvf_bypass: boolean flag indicating updating the default pool is okay
   1077   1.1    dyoung  *
   1078   1.1    dyoung  *  Turn on/off specified VLAN in the VLAN filter table.
   1079   1.1    dyoung  **/
   1080  1.17   msaitoh s32 ixgbe_set_vfta(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on,
   1081  1.17   msaitoh 		   bool vlvf_bypass)
   1082   1.1    dyoung {
   1083   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.set_vfta, (hw, vlan, vind,
   1084  1.17   msaitoh 			       vlan_on, vlvf_bypass), IXGBE_NOT_IMPLEMENTED);
   1085   1.5   msaitoh }
   1086   1.5   msaitoh 
   1087   1.5   msaitoh /**
   1088   1.5   msaitoh  *  ixgbe_set_vlvf - Set VLAN Pool Filter
   1089   1.5   msaitoh  *  @hw: pointer to hardware structure
   1090   1.5   msaitoh  *  @vlan: VLAN id to write to VLAN filter
   1091  1.17   msaitoh  *  @vind: VMDq output index that maps queue to VLAN id in VLVFB
   1092  1.17   msaitoh  *  @vlan_on: boolean flag to turn on/off VLAN in VLVF
   1093  1.17   msaitoh  *  @vfta_delta: pointer to the difference between the current value of VFTA
   1094  1.17   msaitoh  *		 and the desired value
   1095  1.17   msaitoh  *  @vfta: the desired value of the VFTA
   1096  1.17   msaitoh  *  @vlvf_bypass: boolean flag indicating updating the default pool is okay
   1097   1.5   msaitoh  *
   1098   1.5   msaitoh  *  Turn on/off specified bit in VLVF table.
   1099   1.5   msaitoh  **/
   1100   1.5   msaitoh s32 ixgbe_set_vlvf(struct ixgbe_hw *hw, u32 vlan, u32 vind, bool vlan_on,
   1101  1.17   msaitoh 		   u32 *vfta_delta, u32 vfta, bool vlvf_bypass)
   1102   1.5   msaitoh {
   1103   1.5   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.set_vlvf, (hw, vlan, vind,
   1104  1.17   msaitoh 			       vlan_on, vfta_delta, vfta, vlvf_bypass),
   1105  1.17   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1106   1.1    dyoung }
   1107   1.1    dyoung 
   1108   1.1    dyoung /**
   1109  1.23   msaitoh  *  ixgbe_toggle_txdctl - Toggle VF's queues
   1110  1.23   msaitoh  *  @hw: pointer to hardware structure
   1111  1.23   msaitoh  *  @vind: VMDq pool index
   1112  1.23   msaitoh  *
   1113  1.23   msaitoh  *  Enable and disable each queue in VF.
   1114  1.23   msaitoh  */
   1115  1.23   msaitoh s32 ixgbe_toggle_txdctl(struct ixgbe_hw *hw, u32 vind)
   1116  1.23   msaitoh {
   1117  1.23   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.toggle_txdctl, (hw,
   1118  1.23   msaitoh 			       vind), IXGBE_NOT_IMPLEMENTED);
   1119  1.23   msaitoh }
   1120  1.23   msaitoh 
   1121  1.23   msaitoh /**
   1122   1.1    dyoung  *  ixgbe_fc_enable - Enable flow control
   1123   1.1    dyoung  *  @hw: pointer to hardware structure
   1124   1.1    dyoung  *
   1125   1.1    dyoung  *  Configures the flow control settings based on SW configuration.
   1126   1.1    dyoung  **/
   1127   1.6   msaitoh s32 ixgbe_fc_enable(struct ixgbe_hw *hw)
   1128   1.1    dyoung {
   1129   1.6   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.fc_enable, (hw),
   1130   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1131   1.5   msaitoh }
   1132   1.5   msaitoh 
   1133   1.5   msaitoh /**
   1134  1.12   msaitoh  *  ixgbe_setup_fc - Set up flow control
   1135  1.12   msaitoh  *  @hw: pointer to hardware structure
   1136  1.12   msaitoh  *
   1137  1.12   msaitoh  *  Called at init time to set up flow control.
   1138  1.12   msaitoh  **/
   1139  1.12   msaitoh s32 ixgbe_setup_fc(struct ixgbe_hw *hw)
   1140  1.12   msaitoh {
   1141  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.setup_fc, (hw),
   1142  1.12   msaitoh 		IXGBE_NOT_IMPLEMENTED);
   1143  1.12   msaitoh }
   1144  1.12   msaitoh 
   1145  1.12   msaitoh /**
   1146   1.5   msaitoh  * ixgbe_set_fw_drv_ver - Try to send the driver version number FW
   1147   1.5   msaitoh  * @hw: pointer to hardware structure
   1148   1.5   msaitoh  * @maj: driver major number to be sent to firmware
   1149  1.11  riastrad  * @minr: driver minor number to be sent to firmware
   1150   1.5   msaitoh  * @build: driver build number to be sent to firmware
   1151   1.5   msaitoh  * @ver: driver version number to be sent to firmware
   1152  1.17   msaitoh  * @len: length of driver_ver string
   1153  1.17   msaitoh  * @driver_ver: driver string
   1154   1.5   msaitoh  **/
   1155  1.10  riastrad s32 ixgbe_set_fw_drv_ver(struct ixgbe_hw *hw, u8 maj, u8 minr, u8 build,
   1156  1.17   msaitoh 			 u8 ver, u16 len, char *driver_ver)
   1157   1.5   msaitoh {
   1158  1.10  riastrad 	return ixgbe_call_func(hw, hw->mac.ops.set_fw_drv_ver, (hw, maj, minr,
   1159  1.17   msaitoh 			       build, ver, len, driver_ver),
   1160  1.17   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1161   1.1    dyoung }
   1162   1.1    dyoung 
   1163   1.5   msaitoh 
   1164   1.8   msaitoh 
   1165  1.12   msaitoh /**
   1166  1.12   msaitoh  *  ixgbe_dmac_config - Configure DMA Coalescing registers.
   1167  1.12   msaitoh  *  @hw: pointer to hardware structure
   1168  1.12   msaitoh  *
   1169  1.12   msaitoh  *  Configure DMA coalescing. If enabling dmac, dmac is activated.
   1170  1.12   msaitoh  *  When disabling dmac, dmac enable dmac bit is cleared.
   1171  1.12   msaitoh  **/
   1172  1.12   msaitoh s32 ixgbe_dmac_config(struct ixgbe_hw *hw)
   1173  1.12   msaitoh {
   1174  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.dmac_config, (hw),
   1175  1.12   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1176  1.12   msaitoh }
   1177  1.12   msaitoh 
   1178  1.12   msaitoh /**
   1179  1.12   msaitoh  *  ixgbe_dmac_update_tcs - Configure DMA Coalescing registers.
   1180  1.12   msaitoh  *  @hw: pointer to hardware structure
   1181  1.12   msaitoh  *
   1182  1.12   msaitoh  *  Disables dmac, updates per TC settings, and then enable dmac.
   1183  1.12   msaitoh  **/
   1184  1.12   msaitoh s32 ixgbe_dmac_update_tcs(struct ixgbe_hw *hw)
   1185  1.12   msaitoh {
   1186  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.dmac_update_tcs, (hw),
   1187  1.12   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1188  1.12   msaitoh }
   1189  1.12   msaitoh 
   1190  1.12   msaitoh /**
   1191  1.12   msaitoh  *  ixgbe_dmac_config_tcs - Configure DMA Coalescing registers.
   1192  1.12   msaitoh  *  @hw: pointer to hardware structure
   1193  1.12   msaitoh  *
   1194  1.12   msaitoh  *  Configure DMA coalescing threshold per TC and set high priority bit for
   1195  1.12   msaitoh  *  FCOE TC. The dmac enable bit must be cleared before configuring.
   1196  1.12   msaitoh  **/
   1197  1.12   msaitoh s32 ixgbe_dmac_config_tcs(struct ixgbe_hw *hw)
   1198  1.12   msaitoh {
   1199  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.dmac_config_tcs, (hw),
   1200  1.12   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1201  1.12   msaitoh }
   1202  1.12   msaitoh 
   1203  1.12   msaitoh /**
   1204  1.12   msaitoh  *  ixgbe_setup_eee - Enable/disable EEE support
   1205  1.12   msaitoh  *  @hw: pointer to the HW structure
   1206  1.12   msaitoh  *  @enable_eee: boolean flag to enable EEE
   1207  1.12   msaitoh  *
   1208  1.12   msaitoh  *  Enable/disable EEE based on enable_ee flag.
   1209  1.12   msaitoh  *  Auto-negotiation must be started after BASE-T EEE bits in PHY register 7.3C
   1210  1.12   msaitoh  *  are modified.
   1211  1.12   msaitoh  *
   1212  1.12   msaitoh  **/
   1213  1.12   msaitoh s32 ixgbe_setup_eee(struct ixgbe_hw *hw, bool enable_eee)
   1214  1.12   msaitoh {
   1215  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.setup_eee, (hw, enable_eee),
   1216  1.12   msaitoh 			IXGBE_NOT_IMPLEMENTED);
   1217  1.12   msaitoh }
   1218  1.12   msaitoh 
   1219  1.12   msaitoh /**
   1220  1.12   msaitoh  * ixgbe_set_source_address_pruning - Enable/Disable source address pruning
   1221  1.12   msaitoh  * @hw: pointer to hardware structure
   1222  1.20   msaitoh  * @enable: enable or disable source address pruning
   1223  1.12   msaitoh  * @pool: Rx pool - Rx pool to toggle source address pruning
   1224  1.12   msaitoh  **/
   1225  1.12   msaitoh void ixgbe_set_source_address_pruning(struct ixgbe_hw *hw, bool enable,
   1226  1.12   msaitoh 				      unsigned int pool)
   1227  1.12   msaitoh {
   1228  1.12   msaitoh 	if (hw->mac.ops.set_source_address_pruning)
   1229  1.12   msaitoh 		hw->mac.ops.set_source_address_pruning(hw, enable, pool);
   1230  1.12   msaitoh }
   1231  1.12   msaitoh 
   1232  1.12   msaitoh /**
   1233  1.12   msaitoh  *  ixgbe_set_ethertype_anti_spoofing - Enable/Disable Ethertype anti-spoofing
   1234  1.12   msaitoh  *  @hw: pointer to hardware structure
   1235  1.12   msaitoh  *  @enable: enable or disable switch for Ethertype anti-spoofing
   1236  1.12   msaitoh  *  @vf: Virtual Function pool - VF Pool to set for Ethertype anti-spoofing
   1237  1.12   msaitoh  *
   1238  1.12   msaitoh  **/
   1239  1.12   msaitoh void ixgbe_set_ethertype_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf)
   1240  1.12   msaitoh {
   1241  1.12   msaitoh 	if (hw->mac.ops.set_ethertype_anti_spoofing)
   1242  1.12   msaitoh 		hw->mac.ops.set_ethertype_anti_spoofing(hw, enable, vf);
   1243  1.12   msaitoh }
   1244  1.12   msaitoh 
   1245  1.12   msaitoh /**
   1246  1.12   msaitoh  *  ixgbe_read_iosf_sb_reg - Read 32 bit PHY register
   1247  1.12   msaitoh  *  @hw: pointer to hardware structure
   1248  1.12   msaitoh  *  @reg_addr: 32 bit address of PHY register to read
   1249  1.12   msaitoh  *  @device_type: type of device you want to communicate with
   1250  1.12   msaitoh  *  @phy_data: Pointer to read data from PHY register
   1251  1.12   msaitoh  *
   1252  1.12   msaitoh  *  Reads a value from a specified PHY register
   1253  1.12   msaitoh  **/
   1254  1.12   msaitoh s32 ixgbe_read_iosf_sb_reg(struct ixgbe_hw *hw, u32 reg_addr,
   1255  1.12   msaitoh 			   u32 device_type, u32 *phy_data)
   1256  1.12   msaitoh {
   1257  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.read_iosf_sb_reg, (hw, reg_addr,
   1258  1.12   msaitoh 			       device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
   1259  1.12   msaitoh }
   1260  1.12   msaitoh 
   1261  1.12   msaitoh /**
   1262  1.12   msaitoh  *  ixgbe_write_iosf_sb_reg - Write 32 bit register through IOSF Sideband
   1263  1.12   msaitoh  *  @hw: pointer to hardware structure
   1264  1.12   msaitoh  *  @reg_addr: 32 bit PHY register to write
   1265  1.12   msaitoh  *  @device_type: type of device you want to communicate with
   1266  1.12   msaitoh  *  @phy_data: Data to write to the PHY register
   1267  1.12   msaitoh  *
   1268  1.12   msaitoh  *  Writes a value to specified PHY register
   1269  1.12   msaitoh  **/
   1270  1.12   msaitoh s32 ixgbe_write_iosf_sb_reg(struct ixgbe_hw *hw, u32 reg_addr,
   1271  1.12   msaitoh 			    u32 device_type, u32 phy_data)
   1272  1.12   msaitoh {
   1273  1.12   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.write_iosf_sb_reg, (hw, reg_addr,
   1274  1.12   msaitoh 			       device_type, phy_data), IXGBE_NOT_IMPLEMENTED);
   1275  1.12   msaitoh }
   1276  1.12   msaitoh 
   1277  1.12   msaitoh /**
   1278  1.12   msaitoh  *  ixgbe_disable_mdd - Disable malicious driver detection
   1279  1.12   msaitoh  *  @hw: pointer to hardware structure
   1280  1.12   msaitoh  *
   1281  1.12   msaitoh  **/
   1282  1.12   msaitoh void ixgbe_disable_mdd(struct ixgbe_hw *hw)
   1283  1.12   msaitoh {
   1284  1.12   msaitoh 	if (hw->mac.ops.disable_mdd)
   1285  1.12   msaitoh 		hw->mac.ops.disable_mdd(hw);
   1286  1.12   msaitoh }
   1287  1.12   msaitoh 
   1288  1.12   msaitoh /**
   1289  1.12   msaitoh  *  ixgbe_enable_mdd - Enable malicious driver detection
   1290  1.12   msaitoh  *  @hw: pointer to hardware structure
   1291  1.12   msaitoh  *
   1292  1.12   msaitoh  **/
   1293  1.12   msaitoh void ixgbe_enable_mdd(struct ixgbe_hw *hw)
   1294  1.12   msaitoh {
   1295  1.12   msaitoh 	if (hw->mac.ops.enable_mdd)
   1296  1.12   msaitoh 		hw->mac.ops.enable_mdd(hw);
   1297  1.12   msaitoh }
   1298  1.12   msaitoh 
   1299  1.12   msaitoh /**
   1300  1.12   msaitoh  *  ixgbe_mdd_event - Handle malicious driver detection event
   1301  1.12   msaitoh  *  @hw: pointer to hardware structure
   1302  1.12   msaitoh  *  @vf_bitmap: vf bitmap of malicious vfs
   1303  1.12   msaitoh  *
   1304  1.12   msaitoh  **/
   1305  1.12   msaitoh void ixgbe_mdd_event(struct ixgbe_hw *hw, u32 *vf_bitmap)
   1306  1.12   msaitoh {
   1307  1.12   msaitoh 	if (hw->mac.ops.mdd_event)
   1308  1.12   msaitoh 		hw->mac.ops.mdd_event(hw, vf_bitmap);
   1309  1.12   msaitoh }
   1310  1.12   msaitoh 
   1311  1.12   msaitoh /**
   1312  1.12   msaitoh  *  ixgbe_restore_mdd_vf - Restore VF that was disabled during malicious driver
   1313  1.12   msaitoh  *  detection event
   1314  1.12   msaitoh  *  @hw: pointer to hardware structure
   1315  1.12   msaitoh  *  @vf: vf index
   1316  1.12   msaitoh  *
   1317  1.12   msaitoh  **/
   1318  1.12   msaitoh void ixgbe_restore_mdd_vf(struct ixgbe_hw *hw, u32 vf)
   1319  1.12   msaitoh {
   1320  1.12   msaitoh 	if (hw->mac.ops.restore_mdd_vf)
   1321  1.12   msaitoh 		hw->mac.ops.restore_mdd_vf(hw, vf);
   1322  1.12   msaitoh }
   1323  1.12   msaitoh 
   1324  1.12   msaitoh /**
   1325  1.22   msaitoh  *  ixgbe_fw_recovery_mode - Check if in FW NVM recovery mode
   1326  1.22   msaitoh  *  @hw: pointer to hardware structure
   1327  1.22   msaitoh  *
   1328  1.22   msaitoh  **/
   1329  1.22   msaitoh bool ixgbe_fw_recovery_mode(struct ixgbe_hw *hw)
   1330  1.22   msaitoh {
   1331  1.22   msaitoh 	if (hw->mac.ops.fw_recovery_mode)
   1332  1.22   msaitoh 		return hw->mac.ops.fw_recovery_mode(hw);
   1333  1.22   msaitoh 	return FALSE;
   1334  1.22   msaitoh }
   1335  1.22   msaitoh 
   1336  1.22   msaitoh /**
   1337  1.12   msaitoh  *  ixgbe_enter_lplu - Transition to low power states
   1338  1.12   msaitoh  *  @hw: pointer to hardware structure
   1339  1.12   msaitoh  *
   1340  1.12   msaitoh  * Configures Low Power Link Up on transition to low power states
   1341  1.12   msaitoh  * (from D0 to non-D0).
   1342  1.12   msaitoh  **/
   1343  1.12   msaitoh s32 ixgbe_enter_lplu(struct ixgbe_hw *hw)
   1344  1.12   msaitoh {
   1345  1.12   msaitoh 	return ixgbe_call_func(hw, hw->phy.ops.enter_lplu, (hw),
   1346  1.12   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1347  1.12   msaitoh }
   1348   1.8   msaitoh 
   1349   1.1    dyoung /**
   1350  1.13   msaitoh  * ixgbe_handle_lasi - Handle external Base T PHY interrupt
   1351  1.13   msaitoh  * @hw: pointer to hardware structure
   1352  1.13   msaitoh  *
   1353  1.13   msaitoh  * Handle external Base T PHY interrupt. If high temperature
   1354  1.13   msaitoh  * failure alarm then return error, else if link status change
   1355  1.13   msaitoh  * then setup internal/external PHY link
   1356  1.13   msaitoh  *
   1357  1.13   msaitoh  * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
   1358  1.13   msaitoh  * failure alarm, else return PHY access status.
   1359  1.13   msaitoh  */
   1360  1.13   msaitoh s32 ixgbe_handle_lasi(struct ixgbe_hw *hw)
   1361  1.13   msaitoh {
   1362  1.13   msaitoh 	return ixgbe_call_func(hw, hw->phy.ops.handle_lasi, (hw),
   1363  1.13   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1364  1.13   msaitoh }
   1365  1.13   msaitoh 
   1366  1.13   msaitoh /**
   1367  1.17   msaitoh  *  ixgbe_bypass_rw - Bit bang data into by_pass FW
   1368  1.17   msaitoh  *  @hw: pointer to hardware structure
   1369  1.17   msaitoh  *  @cmd: Command we send to the FW
   1370  1.17   msaitoh  *  @status: The reply from the FW
   1371  1.17   msaitoh  *
   1372  1.17   msaitoh  *  Bit-bangs the cmd to the by_pass FW status points to what is returned.
   1373  1.17   msaitoh  **/
   1374  1.17   msaitoh s32 ixgbe_bypass_rw(struct ixgbe_hw *hw, u32 cmd, u32 *status)
   1375  1.17   msaitoh {
   1376  1.17   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.bypass_rw, (hw, cmd, status),
   1377  1.17   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1378  1.17   msaitoh }
   1379  1.17   msaitoh 
   1380  1.17   msaitoh /**
   1381  1.17   msaitoh  * ixgbe_bypass_valid_rd - Verify valid return from bit-bang.
   1382  1.17   msaitoh  *
   1383  1.17   msaitoh  * If we send a write we can't be sure it took until we can read back
   1384  1.17   msaitoh  * that same register.  It can be a problem as some of the feilds may
   1385  1.17   msaitoh  * for valid reasons change inbetween the time wrote the register and
   1386  1.17   msaitoh  * we read it again to verify.  So this function check everything we
   1387  1.17   msaitoh  * can check and then assumes it worked.
   1388  1.17   msaitoh  *
   1389  1.17   msaitoh  * @u32 in_reg - The register cmd for the bit-bang read.
   1390  1.17   msaitoh  * @u32 out_reg - The register returned from a bit-bang read.
   1391  1.17   msaitoh  **/
   1392  1.17   msaitoh bool ixgbe_bypass_valid_rd(struct ixgbe_hw *hw, u32 in_reg, u32 out_reg)
   1393  1.17   msaitoh {
   1394  1.17   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.bypass_valid_rd,
   1395  1.17   msaitoh 			       (in_reg, out_reg), IXGBE_NOT_IMPLEMENTED);
   1396  1.17   msaitoh }
   1397  1.17   msaitoh 
   1398  1.17   msaitoh /**
   1399  1.17   msaitoh  *  ixgbe_bypass_set - Set a bypass field in the FW CTRL Regiter.
   1400  1.17   msaitoh  *  @hw: pointer to hardware structure
   1401  1.17   msaitoh  *  @cmd: The control word we are setting.
   1402  1.17   msaitoh  *  @event: The event we are setting in the FW.  This also happens to
   1403  1.17   msaitoh  *          be the mask for the event we are setting (handy)
   1404  1.17   msaitoh  *  @action: The action we set the event to in the FW. This is in a
   1405  1.17   msaitoh  *           bit field that happens to be what we want to put in
   1406  1.17   msaitoh  *           the event spot (also handy)
   1407  1.17   msaitoh  *
   1408  1.17   msaitoh  *  Writes to the cmd control the bits in actions.
   1409  1.17   msaitoh  **/
   1410  1.17   msaitoh s32 ixgbe_bypass_set(struct ixgbe_hw *hw, u32 cmd, u32 event, u32 action)
   1411  1.17   msaitoh {
   1412  1.17   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.bypass_set,
   1413  1.17   msaitoh 			       (hw, cmd, event, action),
   1414  1.17   msaitoh 				IXGBE_NOT_IMPLEMENTED);
   1415  1.17   msaitoh }
   1416  1.17   msaitoh 
   1417  1.17   msaitoh /**
   1418  1.17   msaitoh  *  ixgbe_bypass_rd_eep - Read the bypass FW eeprom address
   1419  1.17   msaitoh  *  @hw: pointer to hardware structure
   1420  1.17   msaitoh  *  @addr: The bypass eeprom address to read.
   1421  1.17   msaitoh  *  @value: The 8b of data at the address above.
   1422  1.17   msaitoh  **/
   1423  1.17   msaitoh s32 ixgbe_bypass_rd_eep(struct ixgbe_hw *hw, u32 addr, u8 *value)
   1424  1.17   msaitoh {
   1425  1.17   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.bypass_rd_eep,
   1426  1.17   msaitoh 			       (hw, addr, value), IXGBE_NOT_IMPLEMENTED);
   1427  1.17   msaitoh }
   1428  1.17   msaitoh 
   1429  1.17   msaitoh /**
   1430   1.1    dyoung  *  ixgbe_read_analog_reg8 - Reads 8 bit analog register
   1431   1.1    dyoung  *  @hw: pointer to hardware structure
   1432   1.1    dyoung  *  @reg: analog register to read
   1433   1.1    dyoung  *  @val: read value
   1434   1.1    dyoung  *
   1435   1.1    dyoung  *  Performs write operation to analog register specified.
   1436   1.1    dyoung  **/
   1437   1.1    dyoung s32 ixgbe_read_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 *val)
   1438   1.1    dyoung {
   1439   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.read_analog_reg8, (hw, reg,
   1440   1.5   msaitoh 			       val), IXGBE_NOT_IMPLEMENTED);
   1441   1.1    dyoung }
   1442   1.1    dyoung 
   1443   1.1    dyoung /**
   1444   1.1    dyoung  *  ixgbe_write_analog_reg8 - Writes 8 bit analog register
   1445   1.1    dyoung  *  @hw: pointer to hardware structure
   1446   1.1    dyoung  *  @reg: analog register to write
   1447   1.1    dyoung  *  @val: value to write
   1448   1.1    dyoung  *
   1449   1.1    dyoung  *  Performs write operation to Atlas analog register specified.
   1450   1.1    dyoung  **/
   1451   1.1    dyoung s32 ixgbe_write_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 val)
   1452   1.1    dyoung {
   1453   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.write_analog_reg8, (hw, reg,
   1454   1.5   msaitoh 			       val), IXGBE_NOT_IMPLEMENTED);
   1455   1.1    dyoung }
   1456   1.1    dyoung 
   1457   1.1    dyoung /**
   1458   1.1    dyoung  *  ixgbe_init_uta_tables - Initializes Unicast Table Arrays.
   1459   1.1    dyoung  *  @hw: pointer to hardware structure
   1460   1.1    dyoung  *
   1461   1.1    dyoung  *  Initializes the Unicast Table Arrays to zero on device load.  This
   1462   1.1    dyoung  *  is part of the Rx init addr execution path.
   1463   1.1    dyoung  **/
   1464   1.1    dyoung s32 ixgbe_init_uta_tables(struct ixgbe_hw *hw)
   1465   1.1    dyoung {
   1466   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.init_uta_tables, (hw),
   1467   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1468   1.1    dyoung }
   1469   1.1    dyoung 
   1470   1.1    dyoung /**
   1471   1.1    dyoung  *  ixgbe_read_i2c_byte - Reads 8 bit word over I2C at specified device address
   1472   1.1    dyoung  *  @hw: pointer to hardware structure
   1473   1.1    dyoung  *  @byte_offset: byte offset to read
   1474  1.12   msaitoh  *  @dev_addr: I2C bus address to read from
   1475   1.1    dyoung  *  @data: value read
   1476   1.1    dyoung  *
   1477   1.1    dyoung  *  Performs byte read operation to SFP module's EEPROM over I2C interface.
   1478   1.1    dyoung  **/
   1479   1.1    dyoung s32 ixgbe_read_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
   1480   1.5   msaitoh 			u8 *data)
   1481   1.1    dyoung {
   1482   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.read_i2c_byte, (hw, byte_offset,
   1483   1.5   msaitoh 			       dev_addr, data), IXGBE_NOT_IMPLEMENTED);
   1484   1.1    dyoung }
   1485   1.1    dyoung 
   1486   1.1    dyoung /**
   1487  1.13   msaitoh  *  ixgbe_read_i2c_byte_unlocked - Reads 8 bit word via I2C from device address
   1488  1.13   msaitoh  *  @hw: pointer to hardware structure
   1489  1.13   msaitoh  *  @byte_offset: byte offset to read
   1490  1.13   msaitoh  *  @dev_addr: I2C bus address to read from
   1491  1.13   msaitoh  *  @data: value read
   1492  1.13   msaitoh  *
   1493  1.13   msaitoh  *  Performs byte read operation to SFP module's EEPROM over I2C interface.
   1494  1.13   msaitoh  **/
   1495  1.13   msaitoh s32 ixgbe_read_i2c_byte_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
   1496  1.13   msaitoh 				 u8 dev_addr, u8 *data)
   1497  1.13   msaitoh {
   1498  1.13   msaitoh 	return ixgbe_call_func(hw, hw->phy.ops.read_i2c_byte_unlocked,
   1499  1.13   msaitoh 			       (hw, byte_offset, dev_addr, data),
   1500  1.13   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1501  1.13   msaitoh }
   1502  1.13   msaitoh 
   1503  1.13   msaitoh /**
   1504  1.17   msaitoh  * ixgbe_read_link - Perform read operation on link device
   1505  1.12   msaitoh  * @hw: pointer to the hardware structure
   1506  1.17   msaitoh  * @addr: bus address to read from
   1507  1.17   msaitoh  * @reg: device register to read from
   1508  1.12   msaitoh  * @val: pointer to location to receive read value
   1509  1.12   msaitoh  *
   1510  1.12   msaitoh  * Returns an error code on error.
   1511  1.12   msaitoh  */
   1512  1.17   msaitoh s32 ixgbe_read_link(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 *val)
   1513  1.12   msaitoh {
   1514  1.17   msaitoh 	return ixgbe_call_func(hw, hw->link.ops.read_link, (hw, addr,
   1515  1.12   msaitoh 			       reg, val), IXGBE_NOT_IMPLEMENTED);
   1516  1.12   msaitoh }
   1517  1.12   msaitoh 
   1518  1.12   msaitoh /**
   1519  1.17   msaitoh  * ixgbe_read_link_unlocked - Perform read operation on link device
   1520  1.13   msaitoh  * @hw: pointer to the hardware structure
   1521  1.17   msaitoh  * @addr: bus address to read from
   1522  1.17   msaitoh  * @reg: device register to read from
   1523  1.13   msaitoh  * @val: pointer to location to receive read value
   1524  1.13   msaitoh  *
   1525  1.13   msaitoh  * Returns an error code on error.
   1526  1.13   msaitoh  **/
   1527  1.17   msaitoh s32 ixgbe_read_link_unlocked(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 *val)
   1528  1.13   msaitoh {
   1529  1.17   msaitoh 	return ixgbe_call_func(hw, hw->link.ops.read_link_unlocked,
   1530  1.17   msaitoh 			       (hw, addr, reg, val), IXGBE_NOT_IMPLEMENTED);
   1531  1.13   msaitoh }
   1532  1.13   msaitoh 
   1533  1.13   msaitoh /**
   1534   1.1    dyoung  *  ixgbe_write_i2c_byte - Writes 8 bit word over I2C
   1535   1.1    dyoung  *  @hw: pointer to hardware structure
   1536   1.1    dyoung  *  @byte_offset: byte offset to write
   1537  1.12   msaitoh  *  @dev_addr: I2C bus address to write to
   1538   1.1    dyoung  *  @data: value to write
   1539   1.1    dyoung  *
   1540   1.1    dyoung  *  Performs byte write operation to SFP module's EEPROM over I2C interface
   1541   1.1    dyoung  *  at a specified device address.
   1542   1.1    dyoung  **/
   1543   1.1    dyoung s32 ixgbe_write_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
   1544   1.5   msaitoh 			 u8 data)
   1545   1.1    dyoung {
   1546   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.write_i2c_byte, (hw, byte_offset,
   1547   1.5   msaitoh 			       dev_addr, data), IXGBE_NOT_IMPLEMENTED);
   1548   1.1    dyoung }
   1549   1.1    dyoung 
   1550   1.1    dyoung /**
   1551  1.13   msaitoh  *  ixgbe_write_i2c_byte_unlocked - Writes 8 bit word over I2C
   1552  1.13   msaitoh  *  @hw: pointer to hardware structure
   1553  1.13   msaitoh  *  @byte_offset: byte offset to write
   1554  1.13   msaitoh  *  @dev_addr: I2C bus address to write to
   1555  1.13   msaitoh  *  @data: value to write
   1556  1.13   msaitoh  *
   1557  1.13   msaitoh  *  Performs byte write operation to SFP module's EEPROM over I2C interface
   1558  1.13   msaitoh  *  at a specified device address.
   1559  1.13   msaitoh  **/
   1560  1.13   msaitoh s32 ixgbe_write_i2c_byte_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
   1561  1.13   msaitoh 				  u8 dev_addr, u8 data)
   1562  1.13   msaitoh {
   1563  1.13   msaitoh 	return ixgbe_call_func(hw, hw->phy.ops.write_i2c_byte_unlocked,
   1564  1.13   msaitoh 			       (hw, byte_offset, dev_addr, data),
   1565  1.13   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1566  1.13   msaitoh }
   1567  1.13   msaitoh 
   1568  1.13   msaitoh /**
   1569  1.17   msaitoh  * ixgbe_write_link - Perform write operation on link device
   1570  1.12   msaitoh  * @hw: pointer to the hardware structure
   1571  1.17   msaitoh  * @addr: bus address to write to
   1572  1.17   msaitoh  * @reg: device register to write to
   1573  1.12   msaitoh  * @val: value to write
   1574  1.12   msaitoh  *
   1575  1.12   msaitoh  * Returns an error code on error.
   1576  1.12   msaitoh  */
   1577  1.17   msaitoh s32 ixgbe_write_link(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 val)
   1578  1.12   msaitoh {
   1579  1.17   msaitoh 	return ixgbe_call_func(hw, hw->link.ops.write_link,
   1580  1.17   msaitoh 			       (hw, addr, reg, val), IXGBE_NOT_IMPLEMENTED);
   1581  1.12   msaitoh }
   1582  1.12   msaitoh 
   1583  1.12   msaitoh /**
   1584  1.17   msaitoh  * ixgbe_write_link_unlocked - Perform write operation on link device
   1585  1.13   msaitoh  * @hw: pointer to the hardware structure
   1586  1.17   msaitoh  * @addr: bus address to write to
   1587  1.17   msaitoh  * @reg: device register to write to
   1588  1.13   msaitoh  * @val: value to write
   1589  1.13   msaitoh  *
   1590  1.13   msaitoh  * Returns an error code on error.
   1591  1.13   msaitoh  **/
   1592  1.17   msaitoh s32 ixgbe_write_link_unlocked(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 val)
   1593  1.13   msaitoh {
   1594  1.17   msaitoh 	return ixgbe_call_func(hw, hw->link.ops.write_link_unlocked,
   1595  1.13   msaitoh 			       (hw, addr, reg, val), IXGBE_NOT_IMPLEMENTED);
   1596  1.13   msaitoh }
   1597  1.13   msaitoh 
   1598  1.13   msaitoh /**
   1599   1.1    dyoung  *  ixgbe_write_i2c_eeprom - Writes 8 bit EEPROM word over I2C interface
   1600   1.1    dyoung  *  @hw: pointer to hardware structure
   1601   1.1    dyoung  *  @byte_offset: EEPROM byte offset to write
   1602   1.1    dyoung  *  @eeprom_data: value to write
   1603   1.1    dyoung  *
   1604   1.1    dyoung  *  Performs byte write operation to SFP module's EEPROM over I2C interface.
   1605   1.1    dyoung  **/
   1606   1.1    dyoung s32 ixgbe_write_i2c_eeprom(struct ixgbe_hw *hw,
   1607   1.5   msaitoh 			   u8 byte_offset, u8 eeprom_data)
   1608   1.1    dyoung {
   1609   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.write_i2c_eeprom,
   1610   1.5   msaitoh 			       (hw, byte_offset, eeprom_data),
   1611   1.5   msaitoh 			       IXGBE_NOT_IMPLEMENTED);
   1612   1.1    dyoung }
   1613   1.1    dyoung 
   1614   1.1    dyoung /**
   1615   1.1    dyoung  *  ixgbe_read_i2c_eeprom - Reads 8 bit EEPROM word over I2C interface
   1616   1.1    dyoung  *  @hw: pointer to hardware structure
   1617   1.1    dyoung  *  @byte_offset: EEPROM byte offset to read
   1618   1.1    dyoung  *  @eeprom_data: value read
   1619   1.1    dyoung  *
   1620   1.1    dyoung  *  Performs byte read operation to SFP module's EEPROM over I2C interface.
   1621   1.1    dyoung  **/
   1622   1.1    dyoung s32 ixgbe_read_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 *eeprom_data)
   1623   1.1    dyoung {
   1624   1.1    dyoung 	return ixgbe_call_func(hw, hw->phy.ops.read_i2c_eeprom,
   1625   1.5   msaitoh 			      (hw, byte_offset, eeprom_data),
   1626   1.5   msaitoh 			      IXGBE_NOT_IMPLEMENTED);
   1627   1.1    dyoung }
   1628   1.1    dyoung 
   1629   1.1    dyoung /**
   1630   1.1    dyoung  *  ixgbe_get_supported_physical_layer - Returns physical layer type
   1631   1.1    dyoung  *  @hw: pointer to hardware structure
   1632   1.1    dyoung  *
   1633   1.1    dyoung  *  Determines physical layer capabilities of the current configuration.
   1634   1.1    dyoung  **/
   1635  1.17   msaitoh u64 ixgbe_get_supported_physical_layer(struct ixgbe_hw *hw)
   1636   1.1    dyoung {
   1637   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.get_supported_physical_layer,
   1638   1.5   msaitoh 			       (hw), IXGBE_PHYSICAL_LAYER_UNKNOWN);
   1639   1.1    dyoung }
   1640   1.1    dyoung 
   1641   1.1    dyoung /**
   1642   1.6   msaitoh  *  ixgbe_enable_rx_dma - Enables Rx DMA unit, dependent on device specifics
   1643   1.1    dyoung  *  @hw: pointer to hardware structure
   1644   1.1    dyoung  *  @regval: bitfield to write to the Rx DMA register
   1645   1.1    dyoung  *
   1646   1.1    dyoung  *  Enables the Rx DMA unit of the device.
   1647   1.1    dyoung  **/
   1648   1.1    dyoung s32 ixgbe_enable_rx_dma(struct ixgbe_hw *hw, u32 regval)
   1649   1.1    dyoung {
   1650   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.enable_rx_dma,
   1651   1.5   msaitoh 			       (hw, regval), IXGBE_NOT_IMPLEMENTED);
   1652   1.5   msaitoh }
   1653   1.5   msaitoh 
   1654   1.5   msaitoh /**
   1655   1.5   msaitoh  *  ixgbe_disable_sec_rx_path - Stops the receive data path
   1656   1.5   msaitoh  *  @hw: pointer to hardware structure
   1657   1.5   msaitoh  *
   1658   1.5   msaitoh  *  Stops the receive data path.
   1659   1.5   msaitoh  **/
   1660   1.5   msaitoh s32 ixgbe_disable_sec_rx_path(struct ixgbe_hw *hw)
   1661   1.5   msaitoh {
   1662   1.5   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.disable_sec_rx_path,
   1663   1.5   msaitoh 				(hw), IXGBE_NOT_IMPLEMENTED);
   1664   1.5   msaitoh }
   1665   1.5   msaitoh 
   1666   1.5   msaitoh /**
   1667   1.5   msaitoh  *  ixgbe_enable_sec_rx_path - Enables the receive data path
   1668   1.5   msaitoh  *  @hw: pointer to hardware structure
   1669   1.5   msaitoh  *
   1670   1.5   msaitoh  *  Enables the receive data path.
   1671   1.5   msaitoh  **/
   1672   1.5   msaitoh s32 ixgbe_enable_sec_rx_path(struct ixgbe_hw *hw)
   1673   1.5   msaitoh {
   1674   1.5   msaitoh 	return ixgbe_call_func(hw, hw->mac.ops.enable_sec_rx_path,
   1675   1.5   msaitoh 				(hw), IXGBE_NOT_IMPLEMENTED);
   1676   1.1    dyoung }
   1677   1.1    dyoung 
   1678   1.1    dyoung /**
   1679   1.1    dyoung  *  ixgbe_acquire_swfw_semaphore - Acquire SWFW semaphore
   1680   1.1    dyoung  *  @hw: pointer to hardware structure
   1681   1.1    dyoung  *  @mask: Mask to specify which semaphore to acquire
   1682   1.1    dyoung  *
   1683   1.1    dyoung  *  Acquires the SWFW semaphore through SW_FW_SYNC register for the specified
   1684   1.1    dyoung  *  function (CSR, PHY0, PHY1, EEPROM, Flash)
   1685   1.1    dyoung  **/
   1686  1.12   msaitoh s32 ixgbe_acquire_swfw_semaphore(struct ixgbe_hw *hw, u32 mask)
   1687   1.1    dyoung {
   1688   1.1    dyoung 	return ixgbe_call_func(hw, hw->mac.ops.acquire_swfw_sync,
   1689   1.5   msaitoh 			       (hw, mask), IXGBE_NOT_IMPLEMENTED);
   1690   1.1    dyoung }
   1691   1.1    dyoung 
   1692   1.1    dyoung /**
   1693   1.1    dyoung  *  ixgbe_release_swfw_semaphore - Release SWFW semaphore
   1694   1.1    dyoung  *  @hw: pointer to hardware structure
   1695   1.1    dyoung  *  @mask: Mask to specify which semaphore to release
   1696   1.1    dyoung  *
   1697   1.1    dyoung  *  Releases the SWFW semaphore through SW_FW_SYNC register for the specified
   1698   1.1    dyoung  *  function (CSR, PHY0, PHY1, EEPROM, Flash)
   1699   1.1    dyoung  **/
   1700  1.12   msaitoh void ixgbe_release_swfw_semaphore(struct ixgbe_hw *hw, u32 mask)
   1701   1.1    dyoung {
   1702   1.1    dyoung 	if (hw->mac.ops.release_swfw_sync)
   1703   1.1    dyoung 		hw->mac.ops.release_swfw_sync(hw, mask);
   1704   1.1    dyoung }
   1705   1.1    dyoung 
   1706  1.17   msaitoh /**
   1707  1.17   msaitoh  *  ixgbe_init_swfw_semaphore - Clean up SWFW semaphore
   1708  1.17   msaitoh  *  @hw: pointer to hardware structure
   1709  1.17   msaitoh  *
   1710  1.17   msaitoh  *  Attempts to acquire the SWFW semaphore through SW_FW_SYNC register.
   1711  1.17   msaitoh  *  Regardless of whether is succeeds or not it then release the semaphore.
   1712  1.17   msaitoh  *  This is function is called to recover from catastrophic failures that
   1713  1.17   msaitoh  *  may have left the semaphore locked.
   1714  1.17   msaitoh  **/
   1715  1.17   msaitoh void ixgbe_init_swfw_semaphore(struct ixgbe_hw *hw)
   1716  1.17   msaitoh {
   1717  1.17   msaitoh 	if (hw->mac.ops.init_swfw_sync)
   1718  1.17   msaitoh 		hw->mac.ops.init_swfw_sync(hw);
   1719  1.17   msaitoh }
   1720  1.17   msaitoh 
   1721  1.12   msaitoh 
   1722  1.12   msaitoh void ixgbe_disable_rx(struct ixgbe_hw *hw)
   1723  1.12   msaitoh {
   1724  1.12   msaitoh 	if (hw->mac.ops.disable_rx)
   1725  1.12   msaitoh 		hw->mac.ops.disable_rx(hw);
   1726  1.12   msaitoh }
   1727  1.12   msaitoh 
   1728  1.12   msaitoh void ixgbe_enable_rx(struct ixgbe_hw *hw)
   1729  1.12   msaitoh {
   1730  1.12   msaitoh 	if (hw->mac.ops.enable_rx)
   1731  1.12   msaitoh 		hw->mac.ops.enable_rx(hw);
   1732  1.12   msaitoh }
   1733  1.12   msaitoh 
   1734  1.12   msaitoh /**
   1735  1.12   msaitoh  *  ixgbe_set_rate_select_speed - Set module link speed
   1736  1.12   msaitoh  *  @hw: pointer to hardware structure
   1737  1.12   msaitoh  *  @speed: link speed to set
   1738  1.12   msaitoh  *
   1739  1.12   msaitoh  *  Set module link speed via the rate select.
   1740  1.12   msaitoh  */
   1741  1.12   msaitoh void ixgbe_set_rate_select_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed)
   1742  1.12   msaitoh {
   1743  1.12   msaitoh 	if (hw->mac.ops.set_rate_select_speed)
   1744  1.12   msaitoh 		hw->mac.ops.set_rate_select_speed(hw, speed);
   1745  1.12   msaitoh }
   1746