ixgbe_dcb.c revision 1.15 1 1.15 msaitoh /* $NetBSD: ixgbe_dcb.c,v 1.15 2023/10/06 14:48:08 msaitoh Exp $ */
2 1.1 msaitoh /******************************************************************************
3 1.6 msaitoh SPDX-License-Identifier: BSD-3-Clause
4 1.1 msaitoh
5 1.13 msaitoh Copyright (c) 2001-2020, Intel Corporation
6 1.1 msaitoh All rights reserved.
7 1.5 msaitoh
8 1.5 msaitoh Redistribution and use in source and binary forms, with or without
9 1.1 msaitoh modification, are permitted provided that the following conditions are met:
10 1.5 msaitoh
11 1.5 msaitoh 1. Redistributions of source code must retain the above copyright notice,
12 1.1 msaitoh this list of conditions and the following disclaimer.
13 1.5 msaitoh
14 1.5 msaitoh 2. Redistributions in binary form must reproduce the above copyright
15 1.5 msaitoh notice, this list of conditions and the following disclaimer in the
16 1.1 msaitoh documentation and/or other materials provided with the distribution.
17 1.5 msaitoh
18 1.5 msaitoh 3. Neither the name of the Intel Corporation nor the names of its
19 1.5 msaitoh contributors may be used to endorse or promote products derived from
20 1.1 msaitoh this software without specific prior written permission.
21 1.5 msaitoh
22 1.1 msaitoh THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
23 1.5 msaitoh AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.5 msaitoh IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.5 msaitoh ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
26 1.5 msaitoh LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.5 msaitoh CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.5 msaitoh SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.5 msaitoh INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.5 msaitoh CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 msaitoh ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 1.1 msaitoh POSSIBILITY OF SUCH DAMAGE.
33 1.1 msaitoh
34 1.1 msaitoh ******************************************************************************/
35 1.8 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_dcb.c 331224 2018-03-19 20:55:05Z erj $*/
36 1.1 msaitoh
37 1.11 msaitoh #include <sys/cdefs.h>
38 1.15 msaitoh __KERNEL_RCSID(0, "$NetBSD: ixgbe_dcb.c,v 1.15 2023/10/06 14:48:08 msaitoh Exp $");
39 1.1 msaitoh
40 1.1 msaitoh #include "ixgbe_type.h"
41 1.1 msaitoh #include "ixgbe_dcb.h"
42 1.1 msaitoh #include "ixgbe_dcb_82598.h"
43 1.1 msaitoh #include "ixgbe_dcb_82599.h"
44 1.1 msaitoh
45 1.1 msaitoh /**
46 1.1 msaitoh * ixgbe_dcb_calculate_tc_credits - This calculates the ieee traffic class
47 1.1 msaitoh * credits from the configured bandwidth percentages. Credits
48 1.1 msaitoh * are the smallest unit programmable into the underlying
49 1.1 msaitoh * hardware. The IEEE 802.1Qaz specification do not use bandwidth
50 1.1 msaitoh * groups so this is much simplified from the CEE case.
51 1.8 msaitoh * @bw: bandwidth index by traffic class
52 1.8 msaitoh * @refill: refill credits index by traffic class
53 1.8 msaitoh * @max: max credits by traffic class
54 1.8 msaitoh * @max_frame_size: maximum frame size
55 1.1 msaitoh */
56 1.1 msaitoh s32 ixgbe_dcb_calculate_tc_credits(u8 *bw, u16 *refill, u16 *max,
57 1.1 msaitoh int max_frame_size)
58 1.1 msaitoh {
59 1.1 msaitoh int min_percent = 100;
60 1.1 msaitoh int min_credit, multiplier;
61 1.1 msaitoh int i;
62 1.1 msaitoh
63 1.1 msaitoh min_credit = ((max_frame_size / 2) + IXGBE_DCB_CREDIT_QUANTUM - 1) /
64 1.1 msaitoh IXGBE_DCB_CREDIT_QUANTUM;
65 1.1 msaitoh
66 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
67 1.1 msaitoh if (bw[i] < min_percent && bw[i])
68 1.1 msaitoh min_percent = bw[i];
69 1.1 msaitoh }
70 1.1 msaitoh
71 1.1 msaitoh multiplier = (min_credit / min_percent) + 1;
72 1.1 msaitoh
73 1.1 msaitoh /* Find out the hw credits for each TC */
74 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
75 1.9 riastrad int val = uimin(bw[i] * multiplier, IXGBE_DCB_MAX_CREDIT_REFILL);
76 1.1 msaitoh
77 1.1 msaitoh if (val < min_credit)
78 1.1 msaitoh val = min_credit;
79 1.1 msaitoh refill[i] = (u16)val;
80 1.1 msaitoh
81 1.1 msaitoh max[i] = bw[i] ? (bw[i]*IXGBE_DCB_MAX_CREDIT)/100 : min_credit;
82 1.1 msaitoh }
83 1.1 msaitoh
84 1.1 msaitoh return 0;
85 1.1 msaitoh }
86 1.1 msaitoh
87 1.1 msaitoh /**
88 1.1 msaitoh * ixgbe_dcb_calculate_tc_credits_cee - Calculates traffic class credits
89 1.8 msaitoh * @hw: pointer to hardware structure
90 1.8 msaitoh * @dcb_config: Struct containing DCB settings
91 1.8 msaitoh * @max_frame_size: Maximum frame size
92 1.8 msaitoh * @direction: Configuring either Tx or Rx
93 1.1 msaitoh *
94 1.1 msaitoh * This function calculates the credits allocated to each traffic class.
95 1.1 msaitoh * It should be called only after the rules are checked by
96 1.1 msaitoh * ixgbe_dcb_check_config_cee().
97 1.1 msaitoh */
98 1.1 msaitoh s32 ixgbe_dcb_calculate_tc_credits_cee(struct ixgbe_hw *hw,
99 1.1 msaitoh struct ixgbe_dcb_config *dcb_config,
100 1.1 msaitoh u32 max_frame_size, u8 direction)
101 1.1 msaitoh {
102 1.1 msaitoh struct ixgbe_dcb_tc_path *p;
103 1.1 msaitoh u32 min_multiplier = 0;
104 1.1 msaitoh u16 min_percent = 100;
105 1.1 msaitoh s32 ret_val = IXGBE_SUCCESS;
106 1.1 msaitoh /* Initialization values default for Tx settings */
107 1.1 msaitoh u32 min_credit = 0;
108 1.1 msaitoh u32 credit_refill = 0;
109 1.1 msaitoh u32 credit_max = 0;
110 1.1 msaitoh u16 link_percentage = 0;
111 1.1 msaitoh u8 bw_percent = 0;
112 1.1 msaitoh u8 i;
113 1.1 msaitoh
114 1.1 msaitoh if (dcb_config == NULL) {
115 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
116 1.1 msaitoh goto out;
117 1.1 msaitoh }
118 1.1 msaitoh
119 1.1 msaitoh min_credit = ((max_frame_size / 2) + IXGBE_DCB_CREDIT_QUANTUM - 1) /
120 1.1 msaitoh IXGBE_DCB_CREDIT_QUANTUM;
121 1.1 msaitoh
122 1.1 msaitoh /* Find smallest link percentage */
123 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
124 1.1 msaitoh p = &dcb_config->tc_config[i].path[direction];
125 1.1 msaitoh bw_percent = dcb_config->bw_percentage[direction][p->bwg_id];
126 1.1 msaitoh link_percentage = p->bwg_percent;
127 1.1 msaitoh
128 1.1 msaitoh link_percentage = (link_percentage * bw_percent) / 100;
129 1.1 msaitoh
130 1.1 msaitoh if (link_percentage && link_percentage < min_percent)
131 1.1 msaitoh min_percent = link_percentage;
132 1.1 msaitoh }
133 1.1 msaitoh
134 1.1 msaitoh /*
135 1.1 msaitoh * The ratio between traffic classes will control the bandwidth
136 1.1 msaitoh * percentages seen on the wire. To calculate this ratio we use
137 1.1 msaitoh * a multiplier. It is required that the refill credits must be
138 1.1 msaitoh * larger than the max frame size so here we find the smallest
139 1.1 msaitoh * multiplier that will allow all bandwidth percentages to be
140 1.1 msaitoh * greater than the max frame size.
141 1.1 msaitoh */
142 1.1 msaitoh min_multiplier = (min_credit / min_percent) + 1;
143 1.1 msaitoh
144 1.1 msaitoh /* Find out the link percentage for each TC first */
145 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
146 1.1 msaitoh p = &dcb_config->tc_config[i].path[direction];
147 1.1 msaitoh bw_percent = dcb_config->bw_percentage[direction][p->bwg_id];
148 1.1 msaitoh
149 1.1 msaitoh link_percentage = p->bwg_percent;
150 1.1 msaitoh /* Must be careful of integer division for very small nums */
151 1.1 msaitoh link_percentage = (link_percentage * bw_percent) / 100;
152 1.1 msaitoh if (p->bwg_percent > 0 && link_percentage == 0)
153 1.1 msaitoh link_percentage = 1;
154 1.1 msaitoh
155 1.1 msaitoh /* Save link_percentage for reference */
156 1.1 msaitoh p->link_percent = (u8)link_percentage;
157 1.1 msaitoh
158 1.1 msaitoh /* Calculate credit refill ratio using multiplier */
159 1.9 riastrad credit_refill = uimin(link_percentage * min_multiplier,
160 1.1 msaitoh (u32)IXGBE_DCB_MAX_CREDIT_REFILL);
161 1.4 msaitoh
162 1.4 msaitoh /* Refill at least minimum credit */
163 1.4 msaitoh if (credit_refill < min_credit)
164 1.4 msaitoh credit_refill = min_credit;
165 1.4 msaitoh
166 1.1 msaitoh p->data_credits_refill = (u16)credit_refill;
167 1.1 msaitoh
168 1.1 msaitoh /* Calculate maximum credit for the TC */
169 1.1 msaitoh credit_max = (link_percentage * IXGBE_DCB_MAX_CREDIT) / 100;
170 1.1 msaitoh
171 1.1 msaitoh /*
172 1.1 msaitoh * Adjustment based on rule checking, if the percentage
173 1.1 msaitoh * of a TC is too small, the maximum credit may not be
174 1.1 msaitoh * enough to send out a jumbo frame in data plane arbitration.
175 1.1 msaitoh */
176 1.4 msaitoh if (credit_max < min_credit)
177 1.1 msaitoh credit_max = min_credit;
178 1.1 msaitoh
179 1.1 msaitoh if (direction == IXGBE_DCB_TX_CONFIG) {
180 1.1 msaitoh /*
181 1.1 msaitoh * Adjustment based on rule checking, if the
182 1.1 msaitoh * percentage of a TC is too small, the maximum
183 1.1 msaitoh * credit may not be enough to send out a TSO
184 1.1 msaitoh * packet in descriptor plane arbitration.
185 1.1 msaitoh */
186 1.1 msaitoh if (credit_max && (credit_max <
187 1.1 msaitoh IXGBE_DCB_MIN_TSO_CREDIT)
188 1.1 msaitoh && (hw->mac.type == ixgbe_mac_82598EB))
189 1.1 msaitoh credit_max = IXGBE_DCB_MIN_TSO_CREDIT;
190 1.1 msaitoh
191 1.1 msaitoh dcb_config->tc_config[i].desc_credits_max =
192 1.1 msaitoh (u16)credit_max;
193 1.1 msaitoh }
194 1.1 msaitoh
195 1.1 msaitoh p->data_credits_max = (u16)credit_max;
196 1.1 msaitoh }
197 1.1 msaitoh
198 1.1 msaitoh out:
199 1.1 msaitoh return ret_val;
200 1.1 msaitoh }
201 1.1 msaitoh
202 1.1 msaitoh /**
203 1.1 msaitoh * ixgbe_dcb_unpack_pfc_cee - Unpack dcb_config PFC info
204 1.1 msaitoh * @cfg: dcb configuration to unpack into hardware consumable fields
205 1.1 msaitoh * @map: user priority to traffic class map
206 1.1 msaitoh * @pfc_up: u8 to store user priority PFC bitmask
207 1.1 msaitoh *
208 1.1 msaitoh * This unpacks the dcb configuration PFC info which is stored per
209 1.1 msaitoh * traffic class into a 8bit user priority bitmask that can be
210 1.1 msaitoh * consumed by hardware routines. The priority to tc map must be
211 1.1 msaitoh * updated before calling this routine to use current up-to maps.
212 1.1 msaitoh */
213 1.1 msaitoh void ixgbe_dcb_unpack_pfc_cee(struct ixgbe_dcb_config *cfg, u8 *map, u8 *pfc_up)
214 1.1 msaitoh {
215 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
216 1.1 msaitoh int up;
217 1.1 msaitoh
218 1.1 msaitoh /*
219 1.1 msaitoh * If the TC for this user priority has PFC enabled then set the
220 1.1 msaitoh * matching bit in 'pfc_up' to reflect that PFC is enabled.
221 1.1 msaitoh */
222 1.1 msaitoh for (*pfc_up = 0, up = 0; up < IXGBE_DCB_MAX_USER_PRIORITY; up++) {
223 1.1 msaitoh if (tc_config[map[up]].pfc != ixgbe_dcb_pfc_disabled)
224 1.1 msaitoh *pfc_up |= 1 << up;
225 1.1 msaitoh }
226 1.1 msaitoh }
227 1.1 msaitoh
228 1.1 msaitoh void ixgbe_dcb_unpack_refill_cee(struct ixgbe_dcb_config *cfg, int direction,
229 1.1 msaitoh u16 *refill)
230 1.1 msaitoh {
231 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
232 1.1 msaitoh int tc;
233 1.1 msaitoh
234 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
235 1.1 msaitoh refill[tc] = tc_config[tc].path[direction].data_credits_refill;
236 1.1 msaitoh }
237 1.1 msaitoh
238 1.1 msaitoh void ixgbe_dcb_unpack_max_cee(struct ixgbe_dcb_config *cfg, u16 *max)
239 1.1 msaitoh {
240 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
241 1.1 msaitoh int tc;
242 1.1 msaitoh
243 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
244 1.1 msaitoh max[tc] = tc_config[tc].desc_credits_max;
245 1.1 msaitoh }
246 1.1 msaitoh
247 1.1 msaitoh void ixgbe_dcb_unpack_bwgid_cee(struct ixgbe_dcb_config *cfg, int direction,
248 1.1 msaitoh u8 *bwgid)
249 1.1 msaitoh {
250 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
251 1.1 msaitoh int tc;
252 1.1 msaitoh
253 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
254 1.1 msaitoh bwgid[tc] = tc_config[tc].path[direction].bwg_id;
255 1.1 msaitoh }
256 1.1 msaitoh
257 1.1 msaitoh void ixgbe_dcb_unpack_tsa_cee(struct ixgbe_dcb_config *cfg, int direction,
258 1.1 msaitoh u8 *tsa)
259 1.1 msaitoh {
260 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
261 1.1 msaitoh int tc;
262 1.1 msaitoh
263 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
264 1.1 msaitoh tsa[tc] = tc_config[tc].path[direction].tsa;
265 1.1 msaitoh }
266 1.1 msaitoh
267 1.1 msaitoh u8 ixgbe_dcb_get_tc_from_up(struct ixgbe_dcb_config *cfg, int direction, u8 up)
268 1.1 msaitoh {
269 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
270 1.1 msaitoh u8 prio_mask = 1 << up;
271 1.1 msaitoh u8 tc = cfg->num_tcs.pg_tcs;
272 1.1 msaitoh
273 1.1 msaitoh /* If tc is 0 then DCB is likely not enabled or supported */
274 1.1 msaitoh if (!tc)
275 1.1 msaitoh goto out;
276 1.1 msaitoh
277 1.1 msaitoh /*
278 1.1 msaitoh * Test from maximum TC to 1 and report the first match we find. If
279 1.1 msaitoh * we find no match we can assume that the TC is 0 since the TC must
280 1.1 msaitoh * be set for all user priorities
281 1.1 msaitoh */
282 1.1 msaitoh for (tc--; tc; tc--) {
283 1.1 msaitoh if (prio_mask & tc_config[tc].path[direction].up_to_tc_bitmap)
284 1.1 msaitoh break;
285 1.1 msaitoh }
286 1.1 msaitoh out:
287 1.1 msaitoh return tc;
288 1.1 msaitoh }
289 1.1 msaitoh
290 1.1 msaitoh void ixgbe_dcb_unpack_map_cee(struct ixgbe_dcb_config *cfg, int direction,
291 1.1 msaitoh u8 *map)
292 1.1 msaitoh {
293 1.1 msaitoh u8 up;
294 1.1 msaitoh
295 1.1 msaitoh for (up = 0; up < IXGBE_DCB_MAX_USER_PRIORITY; up++)
296 1.1 msaitoh map[up] = ixgbe_dcb_get_tc_from_up(cfg, direction, up);
297 1.1 msaitoh }
298 1.1 msaitoh
299 1.1 msaitoh /**
300 1.15 msaitoh * ixgbe_dcb_check_config_cee - Struct containing DCB settings.
301 1.1 msaitoh * @dcb_config: Pointer to DCB config structure
302 1.1 msaitoh *
303 1.1 msaitoh * This function checks DCB rules for DCB settings.
304 1.1 msaitoh * The following rules are checked:
305 1.1 msaitoh * 1. The sum of bandwidth percentages of all Bandwidth Groups must total 100%.
306 1.1 msaitoh * 2. The sum of bandwidth percentages of all Traffic Classes within a Bandwidth
307 1.12 msaitoh * Group must total 100.
308 1.1 msaitoh * 3. A Traffic Class should not be set to both Link Strict Priority
309 1.12 msaitoh * and Group Strict Priority.
310 1.1 msaitoh * 4. Link strict Bandwidth Groups can only have link strict traffic classes
311 1.12 msaitoh * with zero bandwidth.
312 1.1 msaitoh */
313 1.1 msaitoh s32 ixgbe_dcb_check_config_cee(struct ixgbe_dcb_config *dcb_config)
314 1.1 msaitoh {
315 1.1 msaitoh struct ixgbe_dcb_tc_path *p;
316 1.1 msaitoh s32 ret_val = IXGBE_SUCCESS;
317 1.1 msaitoh u8 i, j, bw = 0, bw_id;
318 1.1 msaitoh u8 bw_sum[2][IXGBE_DCB_MAX_BW_GROUP];
319 1.1 msaitoh bool link_strict[2][IXGBE_DCB_MAX_BW_GROUP];
320 1.1 msaitoh
321 1.1 msaitoh memset(bw_sum, 0, sizeof(bw_sum));
322 1.1 msaitoh memset(link_strict, 0, sizeof(link_strict));
323 1.1 msaitoh
324 1.1 msaitoh /* First Tx, then Rx */
325 1.1 msaitoh for (i = 0; i < 2; i++) {
326 1.1 msaitoh /* Check each traffic class for rule violation */
327 1.1 msaitoh for (j = 0; j < IXGBE_DCB_MAX_TRAFFIC_CLASS; j++) {
328 1.1 msaitoh p = &dcb_config->tc_config[j].path[i];
329 1.1 msaitoh
330 1.1 msaitoh bw = p->bwg_percent;
331 1.1 msaitoh bw_id = p->bwg_id;
332 1.1 msaitoh
333 1.1 msaitoh if (bw_id >= IXGBE_DCB_MAX_BW_GROUP) {
334 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
335 1.1 msaitoh goto err_config;
336 1.1 msaitoh }
337 1.1 msaitoh if (p->tsa == ixgbe_dcb_tsa_strict) {
338 1.1 msaitoh link_strict[i][bw_id] = TRUE;
339 1.1 msaitoh /* Link strict should have zero bandwidth */
340 1.1 msaitoh if (bw) {
341 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
342 1.1 msaitoh goto err_config;
343 1.1 msaitoh }
344 1.1 msaitoh } else if (!bw) {
345 1.1 msaitoh /*
346 1.1 msaitoh * Traffic classes without link strict
347 1.1 msaitoh * should have non-zero bandwidth.
348 1.1 msaitoh */
349 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
350 1.1 msaitoh goto err_config;
351 1.1 msaitoh }
352 1.1 msaitoh bw_sum[i][bw_id] += bw;
353 1.1 msaitoh }
354 1.1 msaitoh
355 1.1 msaitoh bw = 0;
356 1.1 msaitoh
357 1.1 msaitoh /* Check each bandwidth group for rule violation */
358 1.1 msaitoh for (j = 0; j < IXGBE_DCB_MAX_BW_GROUP; j++) {
359 1.1 msaitoh bw += dcb_config->bw_percentage[i][j];
360 1.1 msaitoh /*
361 1.1 msaitoh * Sum of bandwidth percentages of all traffic classes
362 1.1 msaitoh * within a Bandwidth Group must total 100 except for
363 1.1 msaitoh * link strict group (zero bandwidth).
364 1.1 msaitoh */
365 1.1 msaitoh if (link_strict[i][j]) {
366 1.1 msaitoh if (bw_sum[i][j]) {
367 1.1 msaitoh /*
368 1.1 msaitoh * Link strict group should have zero
369 1.1 msaitoh * bandwidth.
370 1.1 msaitoh */
371 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
372 1.1 msaitoh goto err_config;
373 1.1 msaitoh }
374 1.1 msaitoh } else if (bw_sum[i][j] != IXGBE_DCB_BW_PERCENT &&
375 1.1 msaitoh bw_sum[i][j] != 0) {
376 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
377 1.1 msaitoh goto err_config;
378 1.1 msaitoh }
379 1.1 msaitoh }
380 1.1 msaitoh
381 1.1 msaitoh if (bw != IXGBE_DCB_BW_PERCENT) {
382 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
383 1.1 msaitoh goto err_config;
384 1.1 msaitoh }
385 1.1 msaitoh }
386 1.1 msaitoh
387 1.1 msaitoh err_config:
388 1.1 msaitoh DEBUGOUT2("DCB error code %d while checking %s settings.\n",
389 1.1 msaitoh ret_val, (i == IXGBE_DCB_TX_CONFIG) ? "Tx" : "Rx");
390 1.1 msaitoh
391 1.1 msaitoh return ret_val;
392 1.1 msaitoh }
393 1.1 msaitoh
394 1.1 msaitoh /**
395 1.1 msaitoh * ixgbe_dcb_get_tc_stats - Returns status of each traffic class
396 1.1 msaitoh * @hw: pointer to hardware structure
397 1.1 msaitoh * @stats: pointer to statistics structure
398 1.1 msaitoh * @tc_count: Number of elements in bwg_array.
399 1.1 msaitoh *
400 1.1 msaitoh * This function returns the status data for each of the Traffic Classes in use.
401 1.1 msaitoh */
402 1.1 msaitoh s32 ixgbe_dcb_get_tc_stats(struct ixgbe_hw *hw, struct ixgbe_hw_stats *stats,
403 1.1 msaitoh u8 tc_count)
404 1.1 msaitoh {
405 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
406 1.1 msaitoh switch (hw->mac.type) {
407 1.1 msaitoh case ixgbe_mac_82598EB:
408 1.1 msaitoh ret = ixgbe_dcb_get_tc_stats_82598(hw, stats, tc_count);
409 1.1 msaitoh break;
410 1.1 msaitoh case ixgbe_mac_82599EB:
411 1.1 msaitoh case ixgbe_mac_X540:
412 1.2 msaitoh case ixgbe_mac_X550:
413 1.2 msaitoh case ixgbe_mac_X550EM_x:
414 1.5 msaitoh case ixgbe_mac_X550EM_a:
415 1.1 msaitoh ret = ixgbe_dcb_get_tc_stats_82599(hw, stats, tc_count);
416 1.1 msaitoh break;
417 1.1 msaitoh default:
418 1.1 msaitoh break;
419 1.1 msaitoh }
420 1.1 msaitoh return ret;
421 1.1 msaitoh }
422 1.1 msaitoh
423 1.1 msaitoh /**
424 1.1 msaitoh * ixgbe_dcb_get_pfc_stats - Returns CBFC status of each traffic class
425 1.1 msaitoh * @hw: pointer to hardware structure
426 1.1 msaitoh * @stats: pointer to statistics structure
427 1.1 msaitoh * @tc_count: Number of elements in bwg_array.
428 1.1 msaitoh *
429 1.1 msaitoh * This function returns the CBFC status data for each of the Traffic Classes.
430 1.1 msaitoh */
431 1.1 msaitoh s32 ixgbe_dcb_get_pfc_stats(struct ixgbe_hw *hw, struct ixgbe_hw_stats *stats,
432 1.1 msaitoh u8 tc_count)
433 1.1 msaitoh {
434 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
435 1.1 msaitoh switch (hw->mac.type) {
436 1.1 msaitoh case ixgbe_mac_82598EB:
437 1.1 msaitoh ret = ixgbe_dcb_get_pfc_stats_82598(hw, stats, tc_count);
438 1.1 msaitoh break;
439 1.1 msaitoh case ixgbe_mac_82599EB:
440 1.1 msaitoh case ixgbe_mac_X540:
441 1.2 msaitoh case ixgbe_mac_X550:
442 1.2 msaitoh case ixgbe_mac_X550EM_x:
443 1.5 msaitoh case ixgbe_mac_X550EM_a:
444 1.1 msaitoh ret = ixgbe_dcb_get_pfc_stats_82599(hw, stats, tc_count);
445 1.1 msaitoh break;
446 1.1 msaitoh default:
447 1.1 msaitoh break;
448 1.1 msaitoh }
449 1.1 msaitoh return ret;
450 1.1 msaitoh }
451 1.1 msaitoh
452 1.1 msaitoh /**
453 1.1 msaitoh * ixgbe_dcb_config_rx_arbiter_cee - Config Rx arbiter
454 1.1 msaitoh * @hw: pointer to hardware structure
455 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
456 1.1 msaitoh *
457 1.1 msaitoh * Configure Rx Data Arbiter and credits for each traffic class.
458 1.1 msaitoh */
459 1.1 msaitoh s32 ixgbe_dcb_config_rx_arbiter_cee(struct ixgbe_hw *hw,
460 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
461 1.1 msaitoh {
462 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
463 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
464 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
465 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
466 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
467 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
468 1.1 msaitoh
469 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
470 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
471 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
472 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
473 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
474 1.1 msaitoh
475 1.1 msaitoh switch (hw->mac.type) {
476 1.1 msaitoh case ixgbe_mac_82598EB:
477 1.1 msaitoh ret = ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
478 1.1 msaitoh break;
479 1.1 msaitoh case ixgbe_mac_82599EB:
480 1.1 msaitoh case ixgbe_mac_X540:
481 1.2 msaitoh case ixgbe_mac_X550:
482 1.2 msaitoh case ixgbe_mac_X550EM_x:
483 1.5 msaitoh case ixgbe_mac_X550EM_a:
484 1.1 msaitoh ret = ixgbe_dcb_config_rx_arbiter_82599(hw, refill, max, bwgid,
485 1.1 msaitoh tsa, map);
486 1.1 msaitoh break;
487 1.1 msaitoh default:
488 1.1 msaitoh break;
489 1.1 msaitoh }
490 1.1 msaitoh return ret;
491 1.1 msaitoh }
492 1.1 msaitoh
493 1.1 msaitoh /**
494 1.1 msaitoh * ixgbe_dcb_config_tx_desc_arbiter_cee - Config Tx Desc arbiter
495 1.1 msaitoh * @hw: pointer to hardware structure
496 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
497 1.1 msaitoh *
498 1.1 msaitoh * Configure Tx Descriptor Arbiter and credits for each traffic class.
499 1.1 msaitoh */
500 1.1 msaitoh s32 ixgbe_dcb_config_tx_desc_arbiter_cee(struct ixgbe_hw *hw,
501 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
502 1.1 msaitoh {
503 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
504 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
505 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
506 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
507 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
508 1.1 msaitoh
509 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
510 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
511 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
512 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
513 1.1 msaitoh
514 1.1 msaitoh switch (hw->mac.type) {
515 1.1 msaitoh case ixgbe_mac_82598EB:
516 1.1 msaitoh ret = ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max,
517 1.1 msaitoh bwgid, tsa);
518 1.1 msaitoh break;
519 1.1 msaitoh case ixgbe_mac_82599EB:
520 1.1 msaitoh case ixgbe_mac_X540:
521 1.2 msaitoh case ixgbe_mac_X550:
522 1.2 msaitoh case ixgbe_mac_X550EM_x:
523 1.5 msaitoh case ixgbe_mac_X550EM_a:
524 1.1 msaitoh ret = ixgbe_dcb_config_tx_desc_arbiter_82599(hw, refill, max,
525 1.1 msaitoh bwgid, tsa);
526 1.1 msaitoh break;
527 1.1 msaitoh default:
528 1.1 msaitoh break;
529 1.1 msaitoh }
530 1.1 msaitoh return ret;
531 1.1 msaitoh }
532 1.1 msaitoh
533 1.1 msaitoh /**
534 1.1 msaitoh * ixgbe_dcb_config_tx_data_arbiter_cee - Config Tx data arbiter
535 1.1 msaitoh * @hw: pointer to hardware structure
536 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
537 1.1 msaitoh *
538 1.1 msaitoh * Configure Tx Data Arbiter and credits for each traffic class.
539 1.1 msaitoh */
540 1.1 msaitoh s32 ixgbe_dcb_config_tx_data_arbiter_cee(struct ixgbe_hw *hw,
541 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
542 1.1 msaitoh {
543 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
544 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
545 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
546 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
547 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
548 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
549 1.1 msaitoh
550 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
551 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
552 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
553 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
554 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
555 1.1 msaitoh
556 1.1 msaitoh switch (hw->mac.type) {
557 1.1 msaitoh case ixgbe_mac_82598EB:
558 1.1 msaitoh ret = ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max,
559 1.1 msaitoh bwgid, tsa);
560 1.1 msaitoh break;
561 1.1 msaitoh case ixgbe_mac_82599EB:
562 1.1 msaitoh case ixgbe_mac_X540:
563 1.2 msaitoh case ixgbe_mac_X550:
564 1.2 msaitoh case ixgbe_mac_X550EM_x:
565 1.5 msaitoh case ixgbe_mac_X550EM_a:
566 1.1 msaitoh ret = ixgbe_dcb_config_tx_data_arbiter_82599(hw, refill, max,
567 1.1 msaitoh bwgid, tsa,
568 1.1 msaitoh map);
569 1.1 msaitoh break;
570 1.1 msaitoh default:
571 1.1 msaitoh break;
572 1.1 msaitoh }
573 1.1 msaitoh return ret;
574 1.1 msaitoh }
575 1.1 msaitoh
576 1.1 msaitoh /**
577 1.1 msaitoh * ixgbe_dcb_config_pfc_cee - Config priority flow control
578 1.1 msaitoh * @hw: pointer to hardware structure
579 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
580 1.1 msaitoh *
581 1.1 msaitoh * Configure Priority Flow Control for each traffic class.
582 1.1 msaitoh */
583 1.1 msaitoh s32 ixgbe_dcb_config_pfc_cee(struct ixgbe_hw *hw,
584 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
585 1.1 msaitoh {
586 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
587 1.1 msaitoh u8 pfc_en;
588 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
589 1.1 msaitoh
590 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
591 1.1 msaitoh ixgbe_dcb_unpack_pfc_cee(dcb_config, map, &pfc_en);
592 1.1 msaitoh
593 1.1 msaitoh switch (hw->mac.type) {
594 1.1 msaitoh case ixgbe_mac_82598EB:
595 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82598(hw, pfc_en);
596 1.1 msaitoh break;
597 1.1 msaitoh case ixgbe_mac_82599EB:
598 1.1 msaitoh case ixgbe_mac_X540:
599 1.2 msaitoh case ixgbe_mac_X550:
600 1.2 msaitoh case ixgbe_mac_X550EM_x:
601 1.5 msaitoh case ixgbe_mac_X550EM_a:
602 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82599(hw, pfc_en, map);
603 1.1 msaitoh break;
604 1.1 msaitoh default:
605 1.1 msaitoh break;
606 1.1 msaitoh }
607 1.1 msaitoh return ret;
608 1.1 msaitoh }
609 1.1 msaitoh
610 1.1 msaitoh /**
611 1.1 msaitoh * ixgbe_dcb_config_tc_stats - Config traffic class statistics
612 1.1 msaitoh * @hw: pointer to hardware structure
613 1.1 msaitoh *
614 1.1 msaitoh * Configure queue statistics registers, all queues belonging to same traffic
615 1.1 msaitoh * class uses a single set of queue statistics counters.
616 1.1 msaitoh */
617 1.1 msaitoh s32 ixgbe_dcb_config_tc_stats(struct ixgbe_hw *hw)
618 1.1 msaitoh {
619 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
620 1.1 msaitoh switch (hw->mac.type) {
621 1.1 msaitoh case ixgbe_mac_82598EB:
622 1.1 msaitoh ret = ixgbe_dcb_config_tc_stats_82598(hw);
623 1.1 msaitoh break;
624 1.1 msaitoh case ixgbe_mac_82599EB:
625 1.1 msaitoh case ixgbe_mac_X540:
626 1.2 msaitoh case ixgbe_mac_X550:
627 1.2 msaitoh case ixgbe_mac_X550EM_x:
628 1.5 msaitoh case ixgbe_mac_X550EM_a:
629 1.1 msaitoh ret = ixgbe_dcb_config_tc_stats_82599(hw, NULL);
630 1.1 msaitoh break;
631 1.1 msaitoh default:
632 1.1 msaitoh break;
633 1.1 msaitoh }
634 1.1 msaitoh return ret;
635 1.1 msaitoh }
636 1.1 msaitoh
637 1.1 msaitoh /**
638 1.1 msaitoh * ixgbe_dcb_hw_config_cee - Config and enable DCB
639 1.1 msaitoh * @hw: pointer to hardware structure
640 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
641 1.1 msaitoh *
642 1.1 msaitoh * Configure dcb settings and enable dcb mode.
643 1.1 msaitoh */
644 1.1 msaitoh s32 ixgbe_dcb_hw_config_cee(struct ixgbe_hw *hw,
645 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
646 1.1 msaitoh {
647 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
648 1.1 msaitoh u8 pfc_en;
649 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
650 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
651 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
652 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
653 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
654 1.1 msaitoh
655 1.1 msaitoh /* Unpack CEE standard containers */
656 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
657 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
658 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
659 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
660 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
661 1.1 msaitoh
662 1.1 msaitoh hw->mac.ops.setup_rxpba(hw, dcb_config->num_tcs.pg_tcs,
663 1.1 msaitoh 0, dcb_config->rx_pba_cfg);
664 1.1 msaitoh
665 1.1 msaitoh switch (hw->mac.type) {
666 1.1 msaitoh case ixgbe_mac_82598EB:
667 1.1 msaitoh ret = ixgbe_dcb_hw_config_82598(hw, dcb_config->link_speed,
668 1.1 msaitoh refill, max, bwgid, tsa);
669 1.1 msaitoh break;
670 1.1 msaitoh case ixgbe_mac_82599EB:
671 1.1 msaitoh case ixgbe_mac_X540:
672 1.2 msaitoh case ixgbe_mac_X550:
673 1.2 msaitoh case ixgbe_mac_X550EM_x:
674 1.5 msaitoh case ixgbe_mac_X550EM_a:
675 1.1 msaitoh ixgbe_dcb_config_82599(hw, dcb_config);
676 1.1 msaitoh ret = ixgbe_dcb_hw_config_82599(hw, dcb_config->link_speed,
677 1.1 msaitoh refill, max, bwgid,
678 1.1 msaitoh tsa, map);
679 1.1 msaitoh
680 1.1 msaitoh ixgbe_dcb_config_tc_stats_82599(hw, dcb_config);
681 1.1 msaitoh break;
682 1.1 msaitoh default:
683 1.1 msaitoh break;
684 1.1 msaitoh }
685 1.1 msaitoh
686 1.1 msaitoh if (!ret && dcb_config->pfc_mode_enable) {
687 1.1 msaitoh ixgbe_dcb_unpack_pfc_cee(dcb_config, map, &pfc_en);
688 1.1 msaitoh ret = ixgbe_dcb_config_pfc(hw, pfc_en, map);
689 1.1 msaitoh }
690 1.1 msaitoh
691 1.1 msaitoh return ret;
692 1.1 msaitoh }
693 1.1 msaitoh
694 1.1 msaitoh /* Helper routines to abstract HW specifics from DCB netlink ops */
695 1.1 msaitoh s32 ixgbe_dcb_config_pfc(struct ixgbe_hw *hw, u8 pfc_en, u8 *map)
696 1.1 msaitoh {
697 1.1 msaitoh int ret = IXGBE_ERR_PARAM;
698 1.1 msaitoh
699 1.1 msaitoh switch (hw->mac.type) {
700 1.1 msaitoh case ixgbe_mac_82598EB:
701 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82598(hw, pfc_en);
702 1.1 msaitoh break;
703 1.1 msaitoh case ixgbe_mac_82599EB:
704 1.1 msaitoh case ixgbe_mac_X540:
705 1.2 msaitoh case ixgbe_mac_X550:
706 1.2 msaitoh case ixgbe_mac_X550EM_x:
707 1.5 msaitoh case ixgbe_mac_X550EM_a:
708 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82599(hw, pfc_en, map);
709 1.1 msaitoh break;
710 1.1 msaitoh default:
711 1.1 msaitoh break;
712 1.1 msaitoh }
713 1.1 msaitoh return ret;
714 1.1 msaitoh }
715 1.1 msaitoh
716 1.1 msaitoh s32 ixgbe_dcb_hw_config(struct ixgbe_hw *hw, u16 *refill, u16 *max,
717 1.1 msaitoh u8 *bwg_id, u8 *tsa, u8 *map)
718 1.1 msaitoh {
719 1.1 msaitoh switch (hw->mac.type) {
720 1.1 msaitoh case ixgbe_mac_82598EB:
721 1.1 msaitoh ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
722 1.1 msaitoh ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max, bwg_id,
723 1.1 msaitoh tsa);
724 1.1 msaitoh ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max, bwg_id,
725 1.1 msaitoh tsa);
726 1.1 msaitoh break;
727 1.1 msaitoh case ixgbe_mac_82599EB:
728 1.1 msaitoh case ixgbe_mac_X540:
729 1.2 msaitoh case ixgbe_mac_X550:
730 1.2 msaitoh case ixgbe_mac_X550EM_x:
731 1.5 msaitoh case ixgbe_mac_X550EM_a:
732 1.1 msaitoh ixgbe_dcb_config_rx_arbiter_82599(hw, refill, max, bwg_id,
733 1.1 msaitoh tsa, map);
734 1.1 msaitoh ixgbe_dcb_config_tx_desc_arbiter_82599(hw, refill, max, bwg_id,
735 1.1 msaitoh tsa);
736 1.1 msaitoh ixgbe_dcb_config_tx_data_arbiter_82599(hw, refill, max, bwg_id,
737 1.1 msaitoh tsa, map);
738 1.1 msaitoh break;
739 1.1 msaitoh default:
740 1.1 msaitoh break;
741 1.1 msaitoh }
742 1.1 msaitoh return 0;
743 1.1 msaitoh }
744