Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_dcb.c revision 1.3
      1  1.1  msaitoh /******************************************************************************
      2  1.1  msaitoh 
      3  1.3  msaitoh   Copyright (c) 2001-2015, Intel Corporation
      4  1.1  msaitoh   All rights reserved.
      5  1.1  msaitoh 
      6  1.1  msaitoh   Redistribution and use in source and binary forms, with or without
      7  1.1  msaitoh   modification, are permitted provided that the following conditions are met:
      8  1.1  msaitoh 
      9  1.1  msaitoh    1. Redistributions of source code must retain the above copyright notice,
     10  1.1  msaitoh       this list of conditions and the following disclaimer.
     11  1.1  msaitoh 
     12  1.1  msaitoh    2. Redistributions in binary form must reproduce the above copyright
     13  1.1  msaitoh       notice, this list of conditions and the following disclaimer in the
     14  1.1  msaitoh       documentation and/or other materials provided with the distribution.
     15  1.1  msaitoh 
     16  1.1  msaitoh    3. Neither the name of the Intel Corporation nor the names of its
     17  1.1  msaitoh       contributors may be used to endorse or promote products derived from
     18  1.1  msaitoh       this software without specific prior written permission.
     19  1.1  msaitoh 
     20  1.1  msaitoh   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21  1.1  msaitoh   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  1.1  msaitoh   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  1.1  msaitoh   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24  1.1  msaitoh   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.1  msaitoh   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.1  msaitoh   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.1  msaitoh   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.1  msaitoh   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  1.1  msaitoh   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  1.1  msaitoh   POSSIBILITY OF SUCH DAMAGE.
     31  1.1  msaitoh 
     32  1.1  msaitoh ******************************************************************************/
     33  1.3  msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_dcb.c 282289 2015-04-30 22:53:27Z erj $*/
     34  1.1  msaitoh 
     35  1.1  msaitoh 
     36  1.1  msaitoh #include "ixgbe_type.h"
     37  1.1  msaitoh #include "ixgbe_dcb.h"
     38  1.1  msaitoh #include "ixgbe_dcb_82598.h"
     39  1.1  msaitoh #include "ixgbe_dcb_82599.h"
     40  1.1  msaitoh 
     41  1.1  msaitoh /**
     42  1.1  msaitoh  * ixgbe_dcb_calculate_tc_credits - This calculates the ieee traffic class
     43  1.1  msaitoh  * credits from the configured bandwidth percentages. Credits
     44  1.1  msaitoh  * are the smallest unit programmable into the underlying
     45  1.1  msaitoh  * hardware. The IEEE 802.1Qaz specification do not use bandwidth
     46  1.1  msaitoh  * groups so this is much simplified from the CEE case.
     47  1.1  msaitoh  */
     48  1.1  msaitoh s32 ixgbe_dcb_calculate_tc_credits(u8 *bw, u16 *refill, u16 *max,
     49  1.1  msaitoh 				   int max_frame_size)
     50  1.1  msaitoh {
     51  1.1  msaitoh 	int min_percent = 100;
     52  1.1  msaitoh 	int min_credit, multiplier;
     53  1.1  msaitoh 	int i;
     54  1.1  msaitoh 
     55  1.1  msaitoh 	min_credit = ((max_frame_size / 2) + IXGBE_DCB_CREDIT_QUANTUM - 1) /
     56  1.1  msaitoh 			IXGBE_DCB_CREDIT_QUANTUM;
     57  1.1  msaitoh 
     58  1.1  msaitoh 	for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
     59  1.1  msaitoh 		if (bw[i] < min_percent && bw[i])
     60  1.1  msaitoh 			min_percent = bw[i];
     61  1.1  msaitoh 	}
     62  1.1  msaitoh 
     63  1.1  msaitoh 	multiplier = (min_credit / min_percent) + 1;
     64  1.1  msaitoh 
     65  1.1  msaitoh 	/* Find out the hw credits for each TC */
     66  1.1  msaitoh 	for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
     67  1.1  msaitoh 		int val = min(bw[i] * multiplier, IXGBE_DCB_MAX_CREDIT_REFILL);
     68  1.1  msaitoh 
     69  1.1  msaitoh 		if (val < min_credit)
     70  1.1  msaitoh 			val = min_credit;
     71  1.1  msaitoh 		refill[i] = (u16)val;
     72  1.1  msaitoh 
     73  1.1  msaitoh 		max[i] = bw[i] ? (bw[i]*IXGBE_DCB_MAX_CREDIT)/100 : min_credit;
     74  1.1  msaitoh 	}
     75  1.1  msaitoh 
     76  1.1  msaitoh 	return 0;
     77  1.1  msaitoh }
     78  1.1  msaitoh 
     79  1.1  msaitoh /**
     80  1.1  msaitoh  * ixgbe_dcb_calculate_tc_credits_cee - Calculates traffic class credits
     81  1.1  msaitoh  * @ixgbe_dcb_config: Struct containing DCB settings.
     82  1.1  msaitoh  * @direction: Configuring either Tx or Rx.
     83  1.1  msaitoh  *
     84  1.1  msaitoh  * This function calculates the credits allocated to each traffic class.
     85  1.1  msaitoh  * It should be called only after the rules are checked by
     86  1.1  msaitoh  * ixgbe_dcb_check_config_cee().
     87  1.1  msaitoh  */
     88  1.1  msaitoh s32 ixgbe_dcb_calculate_tc_credits_cee(struct ixgbe_hw *hw,
     89  1.1  msaitoh 				   struct ixgbe_dcb_config *dcb_config,
     90  1.1  msaitoh 				   u32 max_frame_size, u8 direction)
     91  1.1  msaitoh {
     92  1.1  msaitoh 	struct ixgbe_dcb_tc_path *p;
     93  1.1  msaitoh 	u32 min_multiplier	= 0;
     94  1.1  msaitoh 	u16 min_percent		= 100;
     95  1.1  msaitoh 	s32 ret_val =		IXGBE_SUCCESS;
     96  1.1  msaitoh 	/* Initialization values default for Tx settings */
     97  1.1  msaitoh 	u32 min_credit		= 0;
     98  1.1  msaitoh 	u32 credit_refill	= 0;
     99  1.1  msaitoh 	u32 credit_max		= 0;
    100  1.1  msaitoh 	u16 link_percentage	= 0;
    101  1.1  msaitoh 	u8  bw_percent		= 0;
    102  1.1  msaitoh 	u8  i;
    103  1.1  msaitoh 
    104  1.1  msaitoh 	if (dcb_config == NULL) {
    105  1.1  msaitoh 		ret_val = IXGBE_ERR_CONFIG;
    106  1.1  msaitoh 		goto out;
    107  1.1  msaitoh 	}
    108  1.1  msaitoh 
    109  1.1  msaitoh 	min_credit = ((max_frame_size / 2) + IXGBE_DCB_CREDIT_QUANTUM - 1) /
    110  1.1  msaitoh 		     IXGBE_DCB_CREDIT_QUANTUM;
    111  1.1  msaitoh 
    112  1.1  msaitoh 	/* Find smallest link percentage */
    113  1.1  msaitoh 	for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
    114  1.1  msaitoh 		p = &dcb_config->tc_config[i].path[direction];
    115  1.1  msaitoh 		bw_percent = dcb_config->bw_percentage[direction][p->bwg_id];
    116  1.1  msaitoh 		link_percentage = p->bwg_percent;
    117  1.1  msaitoh 
    118  1.1  msaitoh 		link_percentage = (link_percentage * bw_percent) / 100;
    119  1.1  msaitoh 
    120  1.1  msaitoh 		if (link_percentage && link_percentage < min_percent)
    121  1.1  msaitoh 			min_percent = link_percentage;
    122  1.1  msaitoh 	}
    123  1.1  msaitoh 
    124  1.1  msaitoh 	/*
    125  1.1  msaitoh 	 * The ratio between traffic classes will control the bandwidth
    126  1.1  msaitoh 	 * percentages seen on the wire. To calculate this ratio we use
    127  1.1  msaitoh 	 * a multiplier. It is required that the refill credits must be
    128  1.1  msaitoh 	 * larger than the max frame size so here we find the smallest
    129  1.1  msaitoh 	 * multiplier that will allow all bandwidth percentages to be
    130  1.1  msaitoh 	 * greater than the max frame size.
    131  1.1  msaitoh 	 */
    132  1.1  msaitoh 	min_multiplier = (min_credit / min_percent) + 1;
    133  1.1  msaitoh 
    134  1.1  msaitoh 	/* Find out the link percentage for each TC first */
    135  1.1  msaitoh 	for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
    136  1.1  msaitoh 		p = &dcb_config->tc_config[i].path[direction];
    137  1.1  msaitoh 		bw_percent = dcb_config->bw_percentage[direction][p->bwg_id];
    138  1.1  msaitoh 
    139  1.1  msaitoh 		link_percentage = p->bwg_percent;
    140  1.1  msaitoh 		/* Must be careful of integer division for very small nums */
    141  1.1  msaitoh 		link_percentage = (link_percentage * bw_percent) / 100;
    142  1.1  msaitoh 		if (p->bwg_percent > 0 && link_percentage == 0)
    143  1.1  msaitoh 			link_percentage = 1;
    144  1.1  msaitoh 
    145  1.1  msaitoh 		/* Save link_percentage for reference */
    146  1.1  msaitoh 		p->link_percent = (u8)link_percentage;
    147  1.1  msaitoh 
    148  1.1  msaitoh 		/* Calculate credit refill ratio using multiplier */
    149  1.1  msaitoh 		credit_refill = min(link_percentage * min_multiplier,
    150  1.1  msaitoh 				    (u32)IXGBE_DCB_MAX_CREDIT_REFILL);
    151  1.1  msaitoh 		p->data_credits_refill = (u16)credit_refill;
    152  1.1  msaitoh 
    153  1.1  msaitoh 		/* Calculate maximum credit for the TC */
    154  1.1  msaitoh 		credit_max = (link_percentage * IXGBE_DCB_MAX_CREDIT) / 100;
    155  1.1  msaitoh 
    156  1.1  msaitoh 		/*
    157  1.1  msaitoh 		 * Adjustment based on rule checking, if the percentage
    158  1.1  msaitoh 		 * of a TC is too small, the maximum credit may not be
    159  1.1  msaitoh 		 * enough to send out a jumbo frame in data plane arbitration.
    160  1.1  msaitoh 		 */
    161  1.1  msaitoh 		if (credit_max && (credit_max < min_credit))
    162  1.1  msaitoh 			credit_max = min_credit;
    163  1.1  msaitoh 
    164  1.1  msaitoh 		if (direction == IXGBE_DCB_TX_CONFIG) {
    165  1.1  msaitoh 			/*
    166  1.1  msaitoh 			 * Adjustment based on rule checking, if the
    167  1.1  msaitoh 			 * percentage of a TC is too small, the maximum
    168  1.1  msaitoh 			 * credit may not be enough to send out a TSO
    169  1.1  msaitoh 			 * packet in descriptor plane arbitration.
    170  1.1  msaitoh 			 */
    171  1.1  msaitoh 			if (credit_max && (credit_max <
    172  1.1  msaitoh 			    IXGBE_DCB_MIN_TSO_CREDIT)
    173  1.1  msaitoh 			    && (hw->mac.type == ixgbe_mac_82598EB))
    174  1.1  msaitoh 				credit_max = IXGBE_DCB_MIN_TSO_CREDIT;
    175  1.1  msaitoh 
    176  1.1  msaitoh 			dcb_config->tc_config[i].desc_credits_max =
    177  1.1  msaitoh 								(u16)credit_max;
    178  1.1  msaitoh 		}
    179  1.1  msaitoh 
    180  1.1  msaitoh 		p->data_credits_max = (u16)credit_max;
    181  1.1  msaitoh 	}
    182  1.1  msaitoh 
    183  1.1  msaitoh out:
    184  1.1  msaitoh 	return ret_val;
    185  1.1  msaitoh }
    186  1.1  msaitoh 
    187  1.1  msaitoh /**
    188  1.1  msaitoh  * ixgbe_dcb_unpack_pfc_cee - Unpack dcb_config PFC info
    189  1.1  msaitoh  * @cfg: dcb configuration to unpack into hardware consumable fields
    190  1.1  msaitoh  * @map: user priority to traffic class map
    191  1.1  msaitoh  * @pfc_up: u8 to store user priority PFC bitmask
    192  1.1  msaitoh  *
    193  1.1  msaitoh  * This unpacks the dcb configuration PFC info which is stored per
    194  1.1  msaitoh  * traffic class into a 8bit user priority bitmask that can be
    195  1.1  msaitoh  * consumed by hardware routines. The priority to tc map must be
    196  1.1  msaitoh  * updated before calling this routine to use current up-to maps.
    197  1.1  msaitoh  */
    198  1.1  msaitoh void ixgbe_dcb_unpack_pfc_cee(struct ixgbe_dcb_config *cfg, u8 *map, u8 *pfc_up)
    199  1.1  msaitoh {
    200  1.1  msaitoh 	struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
    201  1.1  msaitoh 	int up;
    202  1.1  msaitoh 
    203  1.1  msaitoh 	/*
    204  1.1  msaitoh 	 * If the TC for this user priority has PFC enabled then set the
    205  1.1  msaitoh 	 * matching bit in 'pfc_up' to reflect that PFC is enabled.
    206  1.1  msaitoh 	 */
    207  1.1  msaitoh 	for (*pfc_up = 0, up = 0; up < IXGBE_DCB_MAX_USER_PRIORITY; up++) {
    208  1.1  msaitoh 		if (tc_config[map[up]].pfc != ixgbe_dcb_pfc_disabled)
    209  1.1  msaitoh 			*pfc_up |= 1 << up;
    210  1.1  msaitoh 	}
    211  1.1  msaitoh }
    212  1.1  msaitoh 
    213  1.1  msaitoh void ixgbe_dcb_unpack_refill_cee(struct ixgbe_dcb_config *cfg, int direction,
    214  1.1  msaitoh 			     u16 *refill)
    215  1.1  msaitoh {
    216  1.1  msaitoh 	struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
    217  1.1  msaitoh 	int tc;
    218  1.1  msaitoh 
    219  1.1  msaitoh 	for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
    220  1.1  msaitoh 		refill[tc] = tc_config[tc].path[direction].data_credits_refill;
    221  1.1  msaitoh }
    222  1.1  msaitoh 
    223  1.1  msaitoh void ixgbe_dcb_unpack_max_cee(struct ixgbe_dcb_config *cfg, u16 *max)
    224  1.1  msaitoh {
    225  1.1  msaitoh 	struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
    226  1.1  msaitoh 	int tc;
    227  1.1  msaitoh 
    228  1.1  msaitoh 	for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
    229  1.1  msaitoh 		max[tc] = tc_config[tc].desc_credits_max;
    230  1.1  msaitoh }
    231  1.1  msaitoh 
    232  1.1  msaitoh void ixgbe_dcb_unpack_bwgid_cee(struct ixgbe_dcb_config *cfg, int direction,
    233  1.1  msaitoh 			    u8 *bwgid)
    234  1.1  msaitoh {
    235  1.1  msaitoh 	struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
    236  1.1  msaitoh 	int tc;
    237  1.1  msaitoh 
    238  1.1  msaitoh 	for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
    239  1.1  msaitoh 		bwgid[tc] = tc_config[tc].path[direction].bwg_id;
    240  1.1  msaitoh }
    241  1.1  msaitoh 
    242  1.1  msaitoh void ixgbe_dcb_unpack_tsa_cee(struct ixgbe_dcb_config *cfg, int direction,
    243  1.1  msaitoh 			   u8 *tsa)
    244  1.1  msaitoh {
    245  1.1  msaitoh 	struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
    246  1.1  msaitoh 	int tc;
    247  1.1  msaitoh 
    248  1.1  msaitoh 	for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
    249  1.1  msaitoh 		tsa[tc] = tc_config[tc].path[direction].tsa;
    250  1.1  msaitoh }
    251  1.1  msaitoh 
    252  1.1  msaitoh u8 ixgbe_dcb_get_tc_from_up(struct ixgbe_dcb_config *cfg, int direction, u8 up)
    253  1.1  msaitoh {
    254  1.1  msaitoh 	struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
    255  1.1  msaitoh 	u8 prio_mask = 1 << up;
    256  1.1  msaitoh 	u8 tc = cfg->num_tcs.pg_tcs;
    257  1.1  msaitoh 
    258  1.1  msaitoh 	/* If tc is 0 then DCB is likely not enabled or supported */
    259  1.1  msaitoh 	if (!tc)
    260  1.1  msaitoh 		goto out;
    261  1.1  msaitoh 
    262  1.1  msaitoh 	/*
    263  1.1  msaitoh 	 * Test from maximum TC to 1 and report the first match we find.  If
    264  1.1  msaitoh 	 * we find no match we can assume that the TC is 0 since the TC must
    265  1.1  msaitoh 	 * be set for all user priorities
    266  1.1  msaitoh 	 */
    267  1.1  msaitoh 	for (tc--; tc; tc--) {
    268  1.1  msaitoh 		if (prio_mask & tc_config[tc].path[direction].up_to_tc_bitmap)
    269  1.1  msaitoh 			break;
    270  1.1  msaitoh 	}
    271  1.1  msaitoh out:
    272  1.1  msaitoh 	return tc;
    273  1.1  msaitoh }
    274  1.1  msaitoh 
    275  1.1  msaitoh void ixgbe_dcb_unpack_map_cee(struct ixgbe_dcb_config *cfg, int direction,
    276  1.1  msaitoh 			      u8 *map)
    277  1.1  msaitoh {
    278  1.1  msaitoh 	u8 up;
    279  1.1  msaitoh 
    280  1.1  msaitoh 	for (up = 0; up < IXGBE_DCB_MAX_USER_PRIORITY; up++)
    281  1.1  msaitoh 		map[up] = ixgbe_dcb_get_tc_from_up(cfg, direction, up);
    282  1.1  msaitoh }
    283  1.1  msaitoh 
    284  1.1  msaitoh /**
    285  1.1  msaitoh  * ixgbe_dcb_config - Struct containing DCB settings.
    286  1.1  msaitoh  * @dcb_config: Pointer to DCB config structure
    287  1.1  msaitoh  *
    288  1.1  msaitoh  * This function checks DCB rules for DCB settings.
    289  1.1  msaitoh  * The following rules are checked:
    290  1.1  msaitoh  * 1. The sum of bandwidth percentages of all Bandwidth Groups must total 100%.
    291  1.1  msaitoh  * 2. The sum of bandwidth percentages of all Traffic Classes within a Bandwidth
    292  1.1  msaitoh  *    Group must total 100.
    293  1.1  msaitoh  * 3. A Traffic Class should not be set to both Link Strict Priority
    294  1.1  msaitoh  *    and Group Strict Priority.
    295  1.1  msaitoh  * 4. Link strict Bandwidth Groups can only have link strict traffic classes
    296  1.1  msaitoh  *    with zero bandwidth.
    297  1.1  msaitoh  */
    298  1.1  msaitoh s32 ixgbe_dcb_check_config_cee(struct ixgbe_dcb_config *dcb_config)
    299  1.1  msaitoh {
    300  1.1  msaitoh 	struct ixgbe_dcb_tc_path *p;
    301  1.1  msaitoh 	s32 ret_val = IXGBE_SUCCESS;
    302  1.1  msaitoh 	u8 i, j, bw = 0, bw_id;
    303  1.1  msaitoh 	u8 bw_sum[2][IXGBE_DCB_MAX_BW_GROUP];
    304  1.1  msaitoh 	bool link_strict[2][IXGBE_DCB_MAX_BW_GROUP];
    305  1.1  msaitoh 
    306  1.1  msaitoh 	memset(bw_sum, 0, sizeof(bw_sum));
    307  1.1  msaitoh 	memset(link_strict, 0, sizeof(link_strict));
    308  1.1  msaitoh 
    309  1.1  msaitoh 	/* First Tx, then Rx */
    310  1.1  msaitoh 	for (i = 0; i < 2; i++) {
    311  1.1  msaitoh 		/* Check each traffic class for rule violation */
    312  1.1  msaitoh 		for (j = 0; j < IXGBE_DCB_MAX_TRAFFIC_CLASS; j++) {
    313  1.1  msaitoh 			p = &dcb_config->tc_config[j].path[i];
    314  1.1  msaitoh 
    315  1.1  msaitoh 			bw = p->bwg_percent;
    316  1.1  msaitoh 			bw_id = p->bwg_id;
    317  1.1  msaitoh 
    318  1.1  msaitoh 			if (bw_id >= IXGBE_DCB_MAX_BW_GROUP) {
    319  1.1  msaitoh 				ret_val = IXGBE_ERR_CONFIG;
    320  1.1  msaitoh 				goto err_config;
    321  1.1  msaitoh 			}
    322  1.1  msaitoh 			if (p->tsa == ixgbe_dcb_tsa_strict) {
    323  1.1  msaitoh 				link_strict[i][bw_id] = TRUE;
    324  1.1  msaitoh 				/* Link strict should have zero bandwidth */
    325  1.1  msaitoh 				if (bw) {
    326  1.1  msaitoh 					ret_val = IXGBE_ERR_CONFIG;
    327  1.1  msaitoh 					goto err_config;
    328  1.1  msaitoh 				}
    329  1.1  msaitoh 			} else if (!bw) {
    330  1.1  msaitoh 				/*
    331  1.1  msaitoh 				 * Traffic classes without link strict
    332  1.1  msaitoh 				 * should have non-zero bandwidth.
    333  1.1  msaitoh 				 */
    334  1.1  msaitoh 				ret_val = IXGBE_ERR_CONFIG;
    335  1.1  msaitoh 				goto err_config;
    336  1.1  msaitoh 			}
    337  1.1  msaitoh 			bw_sum[i][bw_id] += bw;
    338  1.1  msaitoh 		}
    339  1.1  msaitoh 
    340  1.1  msaitoh 		bw = 0;
    341  1.1  msaitoh 
    342  1.1  msaitoh 		/* Check each bandwidth group for rule violation */
    343  1.1  msaitoh 		for (j = 0; j < IXGBE_DCB_MAX_BW_GROUP; j++) {
    344  1.1  msaitoh 			bw += dcb_config->bw_percentage[i][j];
    345  1.1  msaitoh 			/*
    346  1.1  msaitoh 			 * Sum of bandwidth percentages of all traffic classes
    347  1.1  msaitoh 			 * within a Bandwidth Group must total 100 except for
    348  1.1  msaitoh 			 * link strict group (zero bandwidth).
    349  1.1  msaitoh 			 */
    350  1.1  msaitoh 			if (link_strict[i][j]) {
    351  1.1  msaitoh 				if (bw_sum[i][j]) {
    352  1.1  msaitoh 					/*
    353  1.1  msaitoh 					 * Link strict group should have zero
    354  1.1  msaitoh 					 * bandwidth.
    355  1.1  msaitoh 					 */
    356  1.1  msaitoh 					ret_val = IXGBE_ERR_CONFIG;
    357  1.1  msaitoh 					goto err_config;
    358  1.1  msaitoh 				}
    359  1.1  msaitoh 			} else if (bw_sum[i][j] != IXGBE_DCB_BW_PERCENT &&
    360  1.1  msaitoh 				   bw_sum[i][j] != 0) {
    361  1.1  msaitoh 				ret_val = IXGBE_ERR_CONFIG;
    362  1.1  msaitoh 				goto err_config;
    363  1.1  msaitoh 			}
    364  1.1  msaitoh 		}
    365  1.1  msaitoh 
    366  1.1  msaitoh 		if (bw != IXGBE_DCB_BW_PERCENT) {
    367  1.1  msaitoh 			ret_val = IXGBE_ERR_CONFIG;
    368  1.1  msaitoh 			goto err_config;
    369  1.1  msaitoh 		}
    370  1.1  msaitoh 	}
    371  1.1  msaitoh 
    372  1.1  msaitoh err_config:
    373  1.1  msaitoh 	DEBUGOUT2("DCB error code %d while checking %s settings.\n",
    374  1.1  msaitoh 		  ret_val, (i == IXGBE_DCB_TX_CONFIG) ? "Tx" : "Rx");
    375  1.1  msaitoh 
    376  1.1  msaitoh 	return ret_val;
    377  1.1  msaitoh }
    378  1.1  msaitoh 
    379  1.1  msaitoh /**
    380  1.1  msaitoh  * ixgbe_dcb_get_tc_stats - Returns status of each traffic class
    381  1.1  msaitoh  * @hw: pointer to hardware structure
    382  1.1  msaitoh  * @stats: pointer to statistics structure
    383  1.1  msaitoh  * @tc_count:  Number of elements in bwg_array.
    384  1.1  msaitoh  *
    385  1.1  msaitoh  * This function returns the status data for each of the Traffic Classes in use.
    386  1.1  msaitoh  */
    387  1.1  msaitoh s32 ixgbe_dcb_get_tc_stats(struct ixgbe_hw *hw, struct ixgbe_hw_stats *stats,
    388  1.1  msaitoh 			   u8 tc_count)
    389  1.1  msaitoh {
    390  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    391  1.1  msaitoh 	switch (hw->mac.type) {
    392  1.1  msaitoh 	case ixgbe_mac_82598EB:
    393  1.1  msaitoh 		ret = ixgbe_dcb_get_tc_stats_82598(hw, stats, tc_count);
    394  1.1  msaitoh 		break;
    395  1.1  msaitoh 	case ixgbe_mac_82599EB:
    396  1.1  msaitoh 	case ixgbe_mac_X540:
    397  1.2  msaitoh 	case ixgbe_mac_X550:
    398  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    399  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    400  1.1  msaitoh 		ret = ixgbe_dcb_get_tc_stats_82599(hw, stats, tc_count);
    401  1.1  msaitoh 		break;
    402  1.1  msaitoh #endif
    403  1.1  msaitoh 	default:
    404  1.1  msaitoh 		break;
    405  1.1  msaitoh 	}
    406  1.1  msaitoh 	return ret;
    407  1.1  msaitoh }
    408  1.1  msaitoh 
    409  1.1  msaitoh /**
    410  1.1  msaitoh  * ixgbe_dcb_get_pfc_stats - Returns CBFC status of each traffic class
    411  1.1  msaitoh  * @hw: pointer to hardware structure
    412  1.1  msaitoh  * @stats: pointer to statistics structure
    413  1.1  msaitoh  * @tc_count:  Number of elements in bwg_array.
    414  1.1  msaitoh  *
    415  1.1  msaitoh  * This function returns the CBFC status data for each of the Traffic Classes.
    416  1.1  msaitoh  */
    417  1.1  msaitoh s32 ixgbe_dcb_get_pfc_stats(struct ixgbe_hw *hw, struct ixgbe_hw_stats *stats,
    418  1.1  msaitoh 			    u8 tc_count)
    419  1.1  msaitoh {
    420  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    421  1.1  msaitoh 	switch (hw->mac.type) {
    422  1.1  msaitoh 	case ixgbe_mac_82598EB:
    423  1.1  msaitoh 		ret = ixgbe_dcb_get_pfc_stats_82598(hw, stats, tc_count);
    424  1.1  msaitoh 		break;
    425  1.1  msaitoh 	case ixgbe_mac_82599EB:
    426  1.1  msaitoh 	case ixgbe_mac_X540:
    427  1.2  msaitoh 	case ixgbe_mac_X550:
    428  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    429  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    430  1.1  msaitoh 		ret = ixgbe_dcb_get_pfc_stats_82599(hw, stats, tc_count);
    431  1.1  msaitoh 		break;
    432  1.1  msaitoh #endif
    433  1.1  msaitoh 	default:
    434  1.1  msaitoh 		break;
    435  1.1  msaitoh 	}
    436  1.1  msaitoh 	return ret;
    437  1.1  msaitoh }
    438  1.1  msaitoh 
    439  1.1  msaitoh /**
    440  1.1  msaitoh  * ixgbe_dcb_config_rx_arbiter_cee - Config Rx arbiter
    441  1.1  msaitoh  * @hw: pointer to hardware structure
    442  1.1  msaitoh  * @dcb_config: pointer to ixgbe_dcb_config structure
    443  1.1  msaitoh  *
    444  1.1  msaitoh  * Configure Rx Data Arbiter and credits for each traffic class.
    445  1.1  msaitoh  */
    446  1.1  msaitoh s32 ixgbe_dcb_config_rx_arbiter_cee(struct ixgbe_hw *hw,
    447  1.1  msaitoh 				struct ixgbe_dcb_config *dcb_config)
    448  1.1  msaitoh {
    449  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    450  1.1  msaitoh 	u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS]	= { 0 };
    451  1.1  msaitoh 	u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS]	= { 0 };
    452  1.1  msaitoh 	u8 map[IXGBE_DCB_MAX_USER_PRIORITY]	= { 0 };
    453  1.1  msaitoh 	u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS]	= { 0 };
    454  1.1  msaitoh 	u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS]	= { 0 };
    455  1.1  msaitoh 
    456  1.1  msaitoh 	ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
    457  1.1  msaitoh 	ixgbe_dcb_unpack_max_cee(dcb_config, max);
    458  1.1  msaitoh 	ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
    459  1.1  msaitoh 	ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
    460  1.1  msaitoh 	ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
    461  1.1  msaitoh 
    462  1.1  msaitoh 	switch (hw->mac.type) {
    463  1.1  msaitoh 	case ixgbe_mac_82598EB:
    464  1.1  msaitoh 		ret = ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
    465  1.1  msaitoh 		break;
    466  1.1  msaitoh 	case ixgbe_mac_82599EB:
    467  1.1  msaitoh 	case ixgbe_mac_X540:
    468  1.2  msaitoh 	case ixgbe_mac_X550:
    469  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    470  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    471  1.1  msaitoh 		ret = ixgbe_dcb_config_rx_arbiter_82599(hw, refill, max, bwgid,
    472  1.1  msaitoh 							tsa, map);
    473  1.1  msaitoh 		break;
    474  1.1  msaitoh #endif
    475  1.1  msaitoh 	default:
    476  1.1  msaitoh 		break;
    477  1.1  msaitoh 	}
    478  1.1  msaitoh 	return ret;
    479  1.1  msaitoh }
    480  1.1  msaitoh 
    481  1.1  msaitoh /**
    482  1.1  msaitoh  * ixgbe_dcb_config_tx_desc_arbiter_cee - Config Tx Desc arbiter
    483  1.1  msaitoh  * @hw: pointer to hardware structure
    484  1.1  msaitoh  * @dcb_config: pointer to ixgbe_dcb_config structure
    485  1.1  msaitoh  *
    486  1.1  msaitoh  * Configure Tx Descriptor Arbiter and credits for each traffic class.
    487  1.1  msaitoh  */
    488  1.1  msaitoh s32 ixgbe_dcb_config_tx_desc_arbiter_cee(struct ixgbe_hw *hw,
    489  1.1  msaitoh 				     struct ixgbe_dcb_config *dcb_config)
    490  1.1  msaitoh {
    491  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    492  1.1  msaitoh 	u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    493  1.1  msaitoh 	u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    494  1.1  msaitoh 	u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    495  1.1  msaitoh 	u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    496  1.1  msaitoh 
    497  1.1  msaitoh 	ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
    498  1.1  msaitoh 	ixgbe_dcb_unpack_max_cee(dcb_config, max);
    499  1.1  msaitoh 	ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
    500  1.1  msaitoh 	ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
    501  1.1  msaitoh 
    502  1.1  msaitoh 	switch (hw->mac.type) {
    503  1.1  msaitoh 	case ixgbe_mac_82598EB:
    504  1.1  msaitoh 		ret = ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max,
    505  1.1  msaitoh 							     bwgid, tsa);
    506  1.1  msaitoh 		break;
    507  1.1  msaitoh 	case ixgbe_mac_82599EB:
    508  1.1  msaitoh 	case ixgbe_mac_X540:
    509  1.2  msaitoh 	case ixgbe_mac_X550:
    510  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    511  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    512  1.1  msaitoh 		ret = ixgbe_dcb_config_tx_desc_arbiter_82599(hw, refill, max,
    513  1.1  msaitoh 							     bwgid, tsa);
    514  1.1  msaitoh 		break;
    515  1.1  msaitoh #endif
    516  1.1  msaitoh 	default:
    517  1.1  msaitoh 		break;
    518  1.1  msaitoh 	}
    519  1.1  msaitoh 	return ret;
    520  1.1  msaitoh }
    521  1.1  msaitoh 
    522  1.1  msaitoh /**
    523  1.1  msaitoh  * ixgbe_dcb_config_tx_data_arbiter_cee - Config Tx data arbiter
    524  1.1  msaitoh  * @hw: pointer to hardware structure
    525  1.1  msaitoh  * @dcb_config: pointer to ixgbe_dcb_config structure
    526  1.1  msaitoh  *
    527  1.1  msaitoh  * Configure Tx Data Arbiter and credits for each traffic class.
    528  1.1  msaitoh  */
    529  1.1  msaitoh s32 ixgbe_dcb_config_tx_data_arbiter_cee(struct ixgbe_hw *hw,
    530  1.1  msaitoh 				     struct ixgbe_dcb_config *dcb_config)
    531  1.1  msaitoh {
    532  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    533  1.1  msaitoh 	u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    534  1.1  msaitoh 	u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    535  1.1  msaitoh 	u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
    536  1.1  msaitoh 	u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    537  1.1  msaitoh 	u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    538  1.1  msaitoh 
    539  1.1  msaitoh 	ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
    540  1.1  msaitoh 	ixgbe_dcb_unpack_max_cee(dcb_config, max);
    541  1.1  msaitoh 	ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
    542  1.1  msaitoh 	ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
    543  1.1  msaitoh 	ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
    544  1.1  msaitoh 
    545  1.1  msaitoh 	switch (hw->mac.type) {
    546  1.1  msaitoh 	case ixgbe_mac_82598EB:
    547  1.1  msaitoh 		ret = ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max,
    548  1.1  msaitoh 							     bwgid, tsa);
    549  1.1  msaitoh 		break;
    550  1.1  msaitoh 	case ixgbe_mac_82599EB:
    551  1.1  msaitoh 	case ixgbe_mac_X540:
    552  1.2  msaitoh 	case ixgbe_mac_X550:
    553  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    554  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    555  1.1  msaitoh 		ret = ixgbe_dcb_config_tx_data_arbiter_82599(hw, refill, max,
    556  1.1  msaitoh 							     bwgid, tsa,
    557  1.1  msaitoh 							     map);
    558  1.1  msaitoh 		break;
    559  1.1  msaitoh #endif
    560  1.1  msaitoh 	default:
    561  1.1  msaitoh 		break;
    562  1.1  msaitoh 	}
    563  1.1  msaitoh 	return ret;
    564  1.1  msaitoh }
    565  1.1  msaitoh 
    566  1.1  msaitoh /**
    567  1.1  msaitoh  * ixgbe_dcb_config_pfc_cee - Config priority flow control
    568  1.1  msaitoh  * @hw: pointer to hardware structure
    569  1.1  msaitoh  * @dcb_config: pointer to ixgbe_dcb_config structure
    570  1.1  msaitoh  *
    571  1.1  msaitoh  * Configure Priority Flow Control for each traffic class.
    572  1.1  msaitoh  */
    573  1.1  msaitoh s32 ixgbe_dcb_config_pfc_cee(struct ixgbe_hw *hw,
    574  1.1  msaitoh 			 struct ixgbe_dcb_config *dcb_config)
    575  1.1  msaitoh {
    576  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    577  1.1  msaitoh 	u8 pfc_en;
    578  1.1  msaitoh 	u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
    579  1.1  msaitoh 
    580  1.1  msaitoh 	ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
    581  1.1  msaitoh 	ixgbe_dcb_unpack_pfc_cee(dcb_config, map, &pfc_en);
    582  1.1  msaitoh 
    583  1.1  msaitoh 	switch (hw->mac.type) {
    584  1.1  msaitoh 	case ixgbe_mac_82598EB:
    585  1.1  msaitoh 		ret = ixgbe_dcb_config_pfc_82598(hw, pfc_en);
    586  1.1  msaitoh 		break;
    587  1.1  msaitoh 	case ixgbe_mac_82599EB:
    588  1.1  msaitoh 	case ixgbe_mac_X540:
    589  1.2  msaitoh 	case ixgbe_mac_X550:
    590  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    591  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    592  1.1  msaitoh 		ret = ixgbe_dcb_config_pfc_82599(hw, pfc_en, map);
    593  1.1  msaitoh 		break;
    594  1.1  msaitoh #endif
    595  1.1  msaitoh 	default:
    596  1.1  msaitoh 		break;
    597  1.1  msaitoh 	}
    598  1.1  msaitoh 	return ret;
    599  1.1  msaitoh }
    600  1.1  msaitoh 
    601  1.1  msaitoh /**
    602  1.1  msaitoh  * ixgbe_dcb_config_tc_stats - Config traffic class statistics
    603  1.1  msaitoh  * @hw: pointer to hardware structure
    604  1.1  msaitoh  *
    605  1.1  msaitoh  * Configure queue statistics registers, all queues belonging to same traffic
    606  1.1  msaitoh  * class uses a single set of queue statistics counters.
    607  1.1  msaitoh  */
    608  1.1  msaitoh s32 ixgbe_dcb_config_tc_stats(struct ixgbe_hw *hw)
    609  1.1  msaitoh {
    610  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    611  1.1  msaitoh 	switch (hw->mac.type) {
    612  1.1  msaitoh 	case ixgbe_mac_82598EB:
    613  1.1  msaitoh 		ret = ixgbe_dcb_config_tc_stats_82598(hw);
    614  1.1  msaitoh 		break;
    615  1.1  msaitoh 	case ixgbe_mac_82599EB:
    616  1.1  msaitoh 	case ixgbe_mac_X540:
    617  1.2  msaitoh 	case ixgbe_mac_X550:
    618  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    619  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    620  1.1  msaitoh 		ret = ixgbe_dcb_config_tc_stats_82599(hw, NULL);
    621  1.1  msaitoh 		break;
    622  1.1  msaitoh #endif
    623  1.1  msaitoh 	default:
    624  1.1  msaitoh 		break;
    625  1.1  msaitoh 	}
    626  1.1  msaitoh 	return ret;
    627  1.1  msaitoh }
    628  1.1  msaitoh 
    629  1.1  msaitoh /**
    630  1.1  msaitoh  * ixgbe_dcb_hw_config_cee - Config and enable DCB
    631  1.1  msaitoh  * @hw: pointer to hardware structure
    632  1.1  msaitoh  * @dcb_config: pointer to ixgbe_dcb_config structure
    633  1.1  msaitoh  *
    634  1.1  msaitoh  * Configure dcb settings and enable dcb mode.
    635  1.1  msaitoh  */
    636  1.1  msaitoh s32 ixgbe_dcb_hw_config_cee(struct ixgbe_hw *hw,
    637  1.1  msaitoh 			struct ixgbe_dcb_config *dcb_config)
    638  1.1  msaitoh {
    639  1.1  msaitoh 	s32 ret = IXGBE_NOT_IMPLEMENTED;
    640  1.1  msaitoh 	u8 pfc_en;
    641  1.1  msaitoh 	u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    642  1.1  msaitoh 	u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    643  1.1  msaitoh 	u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
    644  1.1  msaitoh 	u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    645  1.1  msaitoh 	u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
    646  1.1  msaitoh 
    647  1.1  msaitoh 	/* Unpack CEE standard containers */
    648  1.1  msaitoh 	ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
    649  1.1  msaitoh 	ixgbe_dcb_unpack_max_cee(dcb_config, max);
    650  1.1  msaitoh 	ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
    651  1.1  msaitoh 	ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
    652  1.1  msaitoh 	ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
    653  1.1  msaitoh 
    654  1.1  msaitoh 	hw->mac.ops.setup_rxpba(hw, dcb_config->num_tcs.pg_tcs,
    655  1.1  msaitoh 				0, dcb_config->rx_pba_cfg);
    656  1.1  msaitoh 
    657  1.1  msaitoh 	switch (hw->mac.type) {
    658  1.1  msaitoh 	case ixgbe_mac_82598EB:
    659  1.1  msaitoh 		ret = ixgbe_dcb_hw_config_82598(hw, dcb_config->link_speed,
    660  1.1  msaitoh 						refill, max, bwgid, tsa);
    661  1.1  msaitoh 		break;
    662  1.1  msaitoh 	case ixgbe_mac_82599EB:
    663  1.1  msaitoh 	case ixgbe_mac_X540:
    664  1.2  msaitoh 	case ixgbe_mac_X550:
    665  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    666  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    667  1.1  msaitoh 		ixgbe_dcb_config_82599(hw, dcb_config);
    668  1.1  msaitoh 		ret = ixgbe_dcb_hw_config_82599(hw, dcb_config->link_speed,
    669  1.1  msaitoh 						refill, max, bwgid,
    670  1.1  msaitoh 						tsa, map);
    671  1.1  msaitoh 
    672  1.1  msaitoh 		ixgbe_dcb_config_tc_stats_82599(hw, dcb_config);
    673  1.1  msaitoh 		break;
    674  1.1  msaitoh #endif
    675  1.1  msaitoh 	default:
    676  1.1  msaitoh 		break;
    677  1.1  msaitoh 	}
    678  1.1  msaitoh 
    679  1.1  msaitoh 	if (!ret && dcb_config->pfc_mode_enable) {
    680  1.1  msaitoh 		ixgbe_dcb_unpack_pfc_cee(dcb_config, map, &pfc_en);
    681  1.1  msaitoh 		ret = ixgbe_dcb_config_pfc(hw, pfc_en, map);
    682  1.1  msaitoh 	}
    683  1.1  msaitoh 
    684  1.1  msaitoh 	return ret;
    685  1.1  msaitoh }
    686  1.1  msaitoh 
    687  1.1  msaitoh /* Helper routines to abstract HW specifics from DCB netlink ops */
    688  1.1  msaitoh s32 ixgbe_dcb_config_pfc(struct ixgbe_hw *hw, u8 pfc_en, u8 *map)
    689  1.1  msaitoh {
    690  1.1  msaitoh 	int ret = IXGBE_ERR_PARAM;
    691  1.1  msaitoh 
    692  1.1  msaitoh 	switch (hw->mac.type) {
    693  1.1  msaitoh 	case ixgbe_mac_82598EB:
    694  1.1  msaitoh 		ret = ixgbe_dcb_config_pfc_82598(hw, pfc_en);
    695  1.1  msaitoh 		break;
    696  1.1  msaitoh 	case ixgbe_mac_82599EB:
    697  1.1  msaitoh 	case ixgbe_mac_X540:
    698  1.2  msaitoh 	case ixgbe_mac_X550:
    699  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    700  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    701  1.1  msaitoh 		ret = ixgbe_dcb_config_pfc_82599(hw, pfc_en, map);
    702  1.1  msaitoh 		break;
    703  1.1  msaitoh #endif
    704  1.1  msaitoh 	default:
    705  1.1  msaitoh 		break;
    706  1.1  msaitoh 	}
    707  1.1  msaitoh 	return ret;
    708  1.1  msaitoh }
    709  1.1  msaitoh 
    710  1.1  msaitoh s32 ixgbe_dcb_hw_config(struct ixgbe_hw *hw, u16 *refill, u16 *max,
    711  1.1  msaitoh 			    u8 *bwg_id, u8 *tsa, u8 *map)
    712  1.1  msaitoh {
    713  1.1  msaitoh 	switch (hw->mac.type) {
    714  1.1  msaitoh 	case ixgbe_mac_82598EB:
    715  1.1  msaitoh 		ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
    716  1.1  msaitoh 		ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max, bwg_id,
    717  1.1  msaitoh 						       tsa);
    718  1.1  msaitoh 		ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max, bwg_id,
    719  1.1  msaitoh 						       tsa);
    720  1.1  msaitoh 		break;
    721  1.1  msaitoh 	case ixgbe_mac_82599EB:
    722  1.1  msaitoh 	case ixgbe_mac_X540:
    723  1.2  msaitoh 	case ixgbe_mac_X550:
    724  1.2  msaitoh 	case ixgbe_mac_X550EM_x:
    725  1.1  msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
    726  1.1  msaitoh 		ixgbe_dcb_config_rx_arbiter_82599(hw, refill, max, bwg_id,
    727  1.1  msaitoh 						  tsa, map);
    728  1.1  msaitoh 		ixgbe_dcb_config_tx_desc_arbiter_82599(hw, refill, max, bwg_id,
    729  1.1  msaitoh 						       tsa);
    730  1.1  msaitoh 		ixgbe_dcb_config_tx_data_arbiter_82599(hw, refill, max, bwg_id,
    731  1.1  msaitoh 						       tsa, map);
    732  1.1  msaitoh 		break;
    733  1.1  msaitoh #endif
    734  1.1  msaitoh 	default:
    735  1.1  msaitoh 		break;
    736  1.1  msaitoh 	}
    737  1.1  msaitoh 	return 0;
    738  1.1  msaitoh }
    739