ixgbe_dcb.c revision 1.9 1 1.1 msaitoh /******************************************************************************
2 1.6 msaitoh SPDX-License-Identifier: BSD-3-Clause
3 1.1 msaitoh
4 1.5 msaitoh Copyright (c) 2001-2017, Intel Corporation
5 1.1 msaitoh All rights reserved.
6 1.5 msaitoh
7 1.5 msaitoh Redistribution and use in source and binary forms, with or without
8 1.1 msaitoh modification, are permitted provided that the following conditions are met:
9 1.5 msaitoh
10 1.5 msaitoh 1. Redistributions of source code must retain the above copyright notice,
11 1.1 msaitoh this list of conditions and the following disclaimer.
12 1.5 msaitoh
13 1.5 msaitoh 2. Redistributions in binary form must reproduce the above copyright
14 1.5 msaitoh notice, this list of conditions and the following disclaimer in the
15 1.1 msaitoh documentation and/or other materials provided with the distribution.
16 1.5 msaitoh
17 1.5 msaitoh 3. Neither the name of the Intel Corporation nor the names of its
18 1.5 msaitoh contributors may be used to endorse or promote products derived from
19 1.1 msaitoh this software without specific prior written permission.
20 1.5 msaitoh
21 1.1 msaitoh THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
22 1.5 msaitoh AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.5 msaitoh IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.5 msaitoh ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
25 1.5 msaitoh LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.5 msaitoh CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.5 msaitoh SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.5 msaitoh INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.5 msaitoh CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 msaitoh ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 msaitoh POSSIBILITY OF SUCH DAMAGE.
32 1.1 msaitoh
33 1.1 msaitoh ******************************************************************************/
34 1.8 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_dcb.c 331224 2018-03-19 20:55:05Z erj $*/
35 1.1 msaitoh
36 1.1 msaitoh
37 1.1 msaitoh #include "ixgbe_type.h"
38 1.1 msaitoh #include "ixgbe_dcb.h"
39 1.1 msaitoh #include "ixgbe_dcb_82598.h"
40 1.1 msaitoh #include "ixgbe_dcb_82599.h"
41 1.1 msaitoh
42 1.1 msaitoh /**
43 1.1 msaitoh * ixgbe_dcb_calculate_tc_credits - This calculates the ieee traffic class
44 1.1 msaitoh * credits from the configured bandwidth percentages. Credits
45 1.1 msaitoh * are the smallest unit programmable into the underlying
46 1.1 msaitoh * hardware. The IEEE 802.1Qaz specification do not use bandwidth
47 1.1 msaitoh * groups so this is much simplified from the CEE case.
48 1.8 msaitoh * @bw: bandwidth index by traffic class
49 1.8 msaitoh * @refill: refill credits index by traffic class
50 1.8 msaitoh * @max: max credits by traffic class
51 1.8 msaitoh * @max_frame_size: maximum frame size
52 1.1 msaitoh */
53 1.1 msaitoh s32 ixgbe_dcb_calculate_tc_credits(u8 *bw, u16 *refill, u16 *max,
54 1.1 msaitoh int max_frame_size)
55 1.1 msaitoh {
56 1.1 msaitoh int min_percent = 100;
57 1.1 msaitoh int min_credit, multiplier;
58 1.1 msaitoh int i;
59 1.1 msaitoh
60 1.1 msaitoh min_credit = ((max_frame_size / 2) + IXGBE_DCB_CREDIT_QUANTUM - 1) /
61 1.1 msaitoh IXGBE_DCB_CREDIT_QUANTUM;
62 1.1 msaitoh
63 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
64 1.1 msaitoh if (bw[i] < min_percent && bw[i])
65 1.1 msaitoh min_percent = bw[i];
66 1.1 msaitoh }
67 1.1 msaitoh
68 1.1 msaitoh multiplier = (min_credit / min_percent) + 1;
69 1.1 msaitoh
70 1.1 msaitoh /* Find out the hw credits for each TC */
71 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
72 1.9 riastrad int val = uimin(bw[i] * multiplier, IXGBE_DCB_MAX_CREDIT_REFILL);
73 1.1 msaitoh
74 1.1 msaitoh if (val < min_credit)
75 1.1 msaitoh val = min_credit;
76 1.1 msaitoh refill[i] = (u16)val;
77 1.1 msaitoh
78 1.1 msaitoh max[i] = bw[i] ? (bw[i]*IXGBE_DCB_MAX_CREDIT)/100 : min_credit;
79 1.1 msaitoh }
80 1.1 msaitoh
81 1.1 msaitoh return 0;
82 1.1 msaitoh }
83 1.1 msaitoh
84 1.1 msaitoh /**
85 1.1 msaitoh * ixgbe_dcb_calculate_tc_credits_cee - Calculates traffic class credits
86 1.8 msaitoh * @hw: pointer to hardware structure
87 1.8 msaitoh * @dcb_config: Struct containing DCB settings
88 1.8 msaitoh * @max_frame_size: Maximum frame size
89 1.8 msaitoh * @direction: Configuring either Tx or Rx
90 1.1 msaitoh *
91 1.1 msaitoh * This function calculates the credits allocated to each traffic class.
92 1.1 msaitoh * It should be called only after the rules are checked by
93 1.1 msaitoh * ixgbe_dcb_check_config_cee().
94 1.1 msaitoh */
95 1.1 msaitoh s32 ixgbe_dcb_calculate_tc_credits_cee(struct ixgbe_hw *hw,
96 1.1 msaitoh struct ixgbe_dcb_config *dcb_config,
97 1.1 msaitoh u32 max_frame_size, u8 direction)
98 1.1 msaitoh {
99 1.1 msaitoh struct ixgbe_dcb_tc_path *p;
100 1.1 msaitoh u32 min_multiplier = 0;
101 1.1 msaitoh u16 min_percent = 100;
102 1.1 msaitoh s32 ret_val = IXGBE_SUCCESS;
103 1.1 msaitoh /* Initialization values default for Tx settings */
104 1.1 msaitoh u32 min_credit = 0;
105 1.1 msaitoh u32 credit_refill = 0;
106 1.1 msaitoh u32 credit_max = 0;
107 1.1 msaitoh u16 link_percentage = 0;
108 1.1 msaitoh u8 bw_percent = 0;
109 1.1 msaitoh u8 i;
110 1.1 msaitoh
111 1.1 msaitoh if (dcb_config == NULL) {
112 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
113 1.1 msaitoh goto out;
114 1.1 msaitoh }
115 1.1 msaitoh
116 1.1 msaitoh min_credit = ((max_frame_size / 2) + IXGBE_DCB_CREDIT_QUANTUM - 1) /
117 1.1 msaitoh IXGBE_DCB_CREDIT_QUANTUM;
118 1.1 msaitoh
119 1.1 msaitoh /* Find smallest link percentage */
120 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
121 1.1 msaitoh p = &dcb_config->tc_config[i].path[direction];
122 1.1 msaitoh bw_percent = dcb_config->bw_percentage[direction][p->bwg_id];
123 1.1 msaitoh link_percentage = p->bwg_percent;
124 1.1 msaitoh
125 1.1 msaitoh link_percentage = (link_percentage * bw_percent) / 100;
126 1.1 msaitoh
127 1.1 msaitoh if (link_percentage && link_percentage < min_percent)
128 1.1 msaitoh min_percent = link_percentage;
129 1.1 msaitoh }
130 1.1 msaitoh
131 1.1 msaitoh /*
132 1.1 msaitoh * The ratio between traffic classes will control the bandwidth
133 1.1 msaitoh * percentages seen on the wire. To calculate this ratio we use
134 1.1 msaitoh * a multiplier. It is required that the refill credits must be
135 1.1 msaitoh * larger than the max frame size so here we find the smallest
136 1.1 msaitoh * multiplier that will allow all bandwidth percentages to be
137 1.1 msaitoh * greater than the max frame size.
138 1.1 msaitoh */
139 1.1 msaitoh min_multiplier = (min_credit / min_percent) + 1;
140 1.1 msaitoh
141 1.1 msaitoh /* Find out the link percentage for each TC first */
142 1.1 msaitoh for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
143 1.1 msaitoh p = &dcb_config->tc_config[i].path[direction];
144 1.1 msaitoh bw_percent = dcb_config->bw_percentage[direction][p->bwg_id];
145 1.1 msaitoh
146 1.1 msaitoh link_percentage = p->bwg_percent;
147 1.1 msaitoh /* Must be careful of integer division for very small nums */
148 1.1 msaitoh link_percentage = (link_percentage * bw_percent) / 100;
149 1.1 msaitoh if (p->bwg_percent > 0 && link_percentage == 0)
150 1.1 msaitoh link_percentage = 1;
151 1.1 msaitoh
152 1.1 msaitoh /* Save link_percentage for reference */
153 1.1 msaitoh p->link_percent = (u8)link_percentage;
154 1.1 msaitoh
155 1.1 msaitoh /* Calculate credit refill ratio using multiplier */
156 1.9 riastrad credit_refill = uimin(link_percentage * min_multiplier,
157 1.1 msaitoh (u32)IXGBE_DCB_MAX_CREDIT_REFILL);
158 1.4 msaitoh
159 1.4 msaitoh /* Refill at least minimum credit */
160 1.4 msaitoh if (credit_refill < min_credit)
161 1.4 msaitoh credit_refill = min_credit;
162 1.4 msaitoh
163 1.1 msaitoh p->data_credits_refill = (u16)credit_refill;
164 1.1 msaitoh
165 1.1 msaitoh /* Calculate maximum credit for the TC */
166 1.1 msaitoh credit_max = (link_percentage * IXGBE_DCB_MAX_CREDIT) / 100;
167 1.1 msaitoh
168 1.1 msaitoh /*
169 1.1 msaitoh * Adjustment based on rule checking, if the percentage
170 1.1 msaitoh * of a TC is too small, the maximum credit may not be
171 1.1 msaitoh * enough to send out a jumbo frame in data plane arbitration.
172 1.1 msaitoh */
173 1.4 msaitoh if (credit_max < min_credit)
174 1.1 msaitoh credit_max = min_credit;
175 1.1 msaitoh
176 1.1 msaitoh if (direction == IXGBE_DCB_TX_CONFIG) {
177 1.1 msaitoh /*
178 1.1 msaitoh * Adjustment based on rule checking, if the
179 1.1 msaitoh * percentage of a TC is too small, the maximum
180 1.1 msaitoh * credit may not be enough to send out a TSO
181 1.1 msaitoh * packet in descriptor plane arbitration.
182 1.1 msaitoh */
183 1.1 msaitoh if (credit_max && (credit_max <
184 1.1 msaitoh IXGBE_DCB_MIN_TSO_CREDIT)
185 1.1 msaitoh && (hw->mac.type == ixgbe_mac_82598EB))
186 1.1 msaitoh credit_max = IXGBE_DCB_MIN_TSO_CREDIT;
187 1.1 msaitoh
188 1.1 msaitoh dcb_config->tc_config[i].desc_credits_max =
189 1.1 msaitoh (u16)credit_max;
190 1.1 msaitoh }
191 1.1 msaitoh
192 1.1 msaitoh p->data_credits_max = (u16)credit_max;
193 1.1 msaitoh }
194 1.1 msaitoh
195 1.1 msaitoh out:
196 1.1 msaitoh return ret_val;
197 1.1 msaitoh }
198 1.1 msaitoh
199 1.1 msaitoh /**
200 1.1 msaitoh * ixgbe_dcb_unpack_pfc_cee - Unpack dcb_config PFC info
201 1.1 msaitoh * @cfg: dcb configuration to unpack into hardware consumable fields
202 1.1 msaitoh * @map: user priority to traffic class map
203 1.1 msaitoh * @pfc_up: u8 to store user priority PFC bitmask
204 1.1 msaitoh *
205 1.1 msaitoh * This unpacks the dcb configuration PFC info which is stored per
206 1.1 msaitoh * traffic class into a 8bit user priority bitmask that can be
207 1.1 msaitoh * consumed by hardware routines. The priority to tc map must be
208 1.1 msaitoh * updated before calling this routine to use current up-to maps.
209 1.1 msaitoh */
210 1.1 msaitoh void ixgbe_dcb_unpack_pfc_cee(struct ixgbe_dcb_config *cfg, u8 *map, u8 *pfc_up)
211 1.1 msaitoh {
212 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
213 1.1 msaitoh int up;
214 1.1 msaitoh
215 1.1 msaitoh /*
216 1.1 msaitoh * If the TC for this user priority has PFC enabled then set the
217 1.1 msaitoh * matching bit in 'pfc_up' to reflect that PFC is enabled.
218 1.1 msaitoh */
219 1.1 msaitoh for (*pfc_up = 0, up = 0; up < IXGBE_DCB_MAX_USER_PRIORITY; up++) {
220 1.1 msaitoh if (tc_config[map[up]].pfc != ixgbe_dcb_pfc_disabled)
221 1.1 msaitoh *pfc_up |= 1 << up;
222 1.1 msaitoh }
223 1.1 msaitoh }
224 1.1 msaitoh
225 1.1 msaitoh void ixgbe_dcb_unpack_refill_cee(struct ixgbe_dcb_config *cfg, int direction,
226 1.1 msaitoh u16 *refill)
227 1.1 msaitoh {
228 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
229 1.1 msaitoh int tc;
230 1.1 msaitoh
231 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
232 1.1 msaitoh refill[tc] = tc_config[tc].path[direction].data_credits_refill;
233 1.1 msaitoh }
234 1.1 msaitoh
235 1.1 msaitoh void ixgbe_dcb_unpack_max_cee(struct ixgbe_dcb_config *cfg, u16 *max)
236 1.1 msaitoh {
237 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
238 1.1 msaitoh int tc;
239 1.1 msaitoh
240 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
241 1.1 msaitoh max[tc] = tc_config[tc].desc_credits_max;
242 1.1 msaitoh }
243 1.1 msaitoh
244 1.1 msaitoh void ixgbe_dcb_unpack_bwgid_cee(struct ixgbe_dcb_config *cfg, int direction,
245 1.1 msaitoh u8 *bwgid)
246 1.1 msaitoh {
247 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
248 1.1 msaitoh int tc;
249 1.1 msaitoh
250 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
251 1.1 msaitoh bwgid[tc] = tc_config[tc].path[direction].bwg_id;
252 1.1 msaitoh }
253 1.1 msaitoh
254 1.1 msaitoh void ixgbe_dcb_unpack_tsa_cee(struct ixgbe_dcb_config *cfg, int direction,
255 1.1 msaitoh u8 *tsa)
256 1.1 msaitoh {
257 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
258 1.1 msaitoh int tc;
259 1.1 msaitoh
260 1.1 msaitoh for (tc = 0; tc < IXGBE_DCB_MAX_TRAFFIC_CLASS; tc++)
261 1.1 msaitoh tsa[tc] = tc_config[tc].path[direction].tsa;
262 1.1 msaitoh }
263 1.1 msaitoh
264 1.1 msaitoh u8 ixgbe_dcb_get_tc_from_up(struct ixgbe_dcb_config *cfg, int direction, u8 up)
265 1.1 msaitoh {
266 1.1 msaitoh struct ixgbe_dcb_tc_config *tc_config = &cfg->tc_config[0];
267 1.1 msaitoh u8 prio_mask = 1 << up;
268 1.1 msaitoh u8 tc = cfg->num_tcs.pg_tcs;
269 1.1 msaitoh
270 1.1 msaitoh /* If tc is 0 then DCB is likely not enabled or supported */
271 1.1 msaitoh if (!tc)
272 1.1 msaitoh goto out;
273 1.1 msaitoh
274 1.1 msaitoh /*
275 1.1 msaitoh * Test from maximum TC to 1 and report the first match we find. If
276 1.1 msaitoh * we find no match we can assume that the TC is 0 since the TC must
277 1.1 msaitoh * be set for all user priorities
278 1.1 msaitoh */
279 1.1 msaitoh for (tc--; tc; tc--) {
280 1.1 msaitoh if (prio_mask & tc_config[tc].path[direction].up_to_tc_bitmap)
281 1.1 msaitoh break;
282 1.1 msaitoh }
283 1.1 msaitoh out:
284 1.1 msaitoh return tc;
285 1.1 msaitoh }
286 1.1 msaitoh
287 1.1 msaitoh void ixgbe_dcb_unpack_map_cee(struct ixgbe_dcb_config *cfg, int direction,
288 1.1 msaitoh u8 *map)
289 1.1 msaitoh {
290 1.1 msaitoh u8 up;
291 1.1 msaitoh
292 1.1 msaitoh for (up = 0; up < IXGBE_DCB_MAX_USER_PRIORITY; up++)
293 1.1 msaitoh map[up] = ixgbe_dcb_get_tc_from_up(cfg, direction, up);
294 1.1 msaitoh }
295 1.1 msaitoh
296 1.1 msaitoh /**
297 1.1 msaitoh * ixgbe_dcb_config - Struct containing DCB settings.
298 1.1 msaitoh * @dcb_config: Pointer to DCB config structure
299 1.1 msaitoh *
300 1.1 msaitoh * This function checks DCB rules for DCB settings.
301 1.1 msaitoh * The following rules are checked:
302 1.1 msaitoh * 1. The sum of bandwidth percentages of all Bandwidth Groups must total 100%.
303 1.1 msaitoh * 2. The sum of bandwidth percentages of all Traffic Classes within a Bandwidth
304 1.1 msaitoh * Group must total 100.
305 1.1 msaitoh * 3. A Traffic Class should not be set to both Link Strict Priority
306 1.1 msaitoh * and Group Strict Priority.
307 1.1 msaitoh * 4. Link strict Bandwidth Groups can only have link strict traffic classes
308 1.1 msaitoh * with zero bandwidth.
309 1.1 msaitoh */
310 1.1 msaitoh s32 ixgbe_dcb_check_config_cee(struct ixgbe_dcb_config *dcb_config)
311 1.1 msaitoh {
312 1.1 msaitoh struct ixgbe_dcb_tc_path *p;
313 1.1 msaitoh s32 ret_val = IXGBE_SUCCESS;
314 1.1 msaitoh u8 i, j, bw = 0, bw_id;
315 1.1 msaitoh u8 bw_sum[2][IXGBE_DCB_MAX_BW_GROUP];
316 1.1 msaitoh bool link_strict[2][IXGBE_DCB_MAX_BW_GROUP];
317 1.1 msaitoh
318 1.1 msaitoh memset(bw_sum, 0, sizeof(bw_sum));
319 1.1 msaitoh memset(link_strict, 0, sizeof(link_strict));
320 1.1 msaitoh
321 1.1 msaitoh /* First Tx, then Rx */
322 1.1 msaitoh for (i = 0; i < 2; i++) {
323 1.1 msaitoh /* Check each traffic class for rule violation */
324 1.1 msaitoh for (j = 0; j < IXGBE_DCB_MAX_TRAFFIC_CLASS; j++) {
325 1.1 msaitoh p = &dcb_config->tc_config[j].path[i];
326 1.1 msaitoh
327 1.1 msaitoh bw = p->bwg_percent;
328 1.1 msaitoh bw_id = p->bwg_id;
329 1.1 msaitoh
330 1.1 msaitoh if (bw_id >= IXGBE_DCB_MAX_BW_GROUP) {
331 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
332 1.1 msaitoh goto err_config;
333 1.1 msaitoh }
334 1.1 msaitoh if (p->tsa == ixgbe_dcb_tsa_strict) {
335 1.1 msaitoh link_strict[i][bw_id] = TRUE;
336 1.1 msaitoh /* Link strict should have zero bandwidth */
337 1.1 msaitoh if (bw) {
338 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
339 1.1 msaitoh goto err_config;
340 1.1 msaitoh }
341 1.1 msaitoh } else if (!bw) {
342 1.1 msaitoh /*
343 1.1 msaitoh * Traffic classes without link strict
344 1.1 msaitoh * should have non-zero bandwidth.
345 1.1 msaitoh */
346 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
347 1.1 msaitoh goto err_config;
348 1.1 msaitoh }
349 1.1 msaitoh bw_sum[i][bw_id] += bw;
350 1.1 msaitoh }
351 1.1 msaitoh
352 1.1 msaitoh bw = 0;
353 1.1 msaitoh
354 1.1 msaitoh /* Check each bandwidth group for rule violation */
355 1.1 msaitoh for (j = 0; j < IXGBE_DCB_MAX_BW_GROUP; j++) {
356 1.1 msaitoh bw += dcb_config->bw_percentage[i][j];
357 1.1 msaitoh /*
358 1.1 msaitoh * Sum of bandwidth percentages of all traffic classes
359 1.1 msaitoh * within a Bandwidth Group must total 100 except for
360 1.1 msaitoh * link strict group (zero bandwidth).
361 1.1 msaitoh */
362 1.1 msaitoh if (link_strict[i][j]) {
363 1.1 msaitoh if (bw_sum[i][j]) {
364 1.1 msaitoh /*
365 1.1 msaitoh * Link strict group should have zero
366 1.1 msaitoh * bandwidth.
367 1.1 msaitoh */
368 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
369 1.1 msaitoh goto err_config;
370 1.1 msaitoh }
371 1.1 msaitoh } else if (bw_sum[i][j] != IXGBE_DCB_BW_PERCENT &&
372 1.1 msaitoh bw_sum[i][j] != 0) {
373 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
374 1.1 msaitoh goto err_config;
375 1.1 msaitoh }
376 1.1 msaitoh }
377 1.1 msaitoh
378 1.1 msaitoh if (bw != IXGBE_DCB_BW_PERCENT) {
379 1.1 msaitoh ret_val = IXGBE_ERR_CONFIG;
380 1.1 msaitoh goto err_config;
381 1.1 msaitoh }
382 1.1 msaitoh }
383 1.1 msaitoh
384 1.1 msaitoh err_config:
385 1.1 msaitoh DEBUGOUT2("DCB error code %d while checking %s settings.\n",
386 1.1 msaitoh ret_val, (i == IXGBE_DCB_TX_CONFIG) ? "Tx" : "Rx");
387 1.1 msaitoh
388 1.1 msaitoh return ret_val;
389 1.1 msaitoh }
390 1.1 msaitoh
391 1.1 msaitoh /**
392 1.1 msaitoh * ixgbe_dcb_get_tc_stats - Returns status of each traffic class
393 1.1 msaitoh * @hw: pointer to hardware structure
394 1.1 msaitoh * @stats: pointer to statistics structure
395 1.1 msaitoh * @tc_count: Number of elements in bwg_array.
396 1.1 msaitoh *
397 1.1 msaitoh * This function returns the status data for each of the Traffic Classes in use.
398 1.1 msaitoh */
399 1.1 msaitoh s32 ixgbe_dcb_get_tc_stats(struct ixgbe_hw *hw, struct ixgbe_hw_stats *stats,
400 1.1 msaitoh u8 tc_count)
401 1.1 msaitoh {
402 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
403 1.1 msaitoh switch (hw->mac.type) {
404 1.1 msaitoh case ixgbe_mac_82598EB:
405 1.1 msaitoh ret = ixgbe_dcb_get_tc_stats_82598(hw, stats, tc_count);
406 1.1 msaitoh break;
407 1.1 msaitoh case ixgbe_mac_82599EB:
408 1.1 msaitoh case ixgbe_mac_X540:
409 1.2 msaitoh case ixgbe_mac_X550:
410 1.2 msaitoh case ixgbe_mac_X550EM_x:
411 1.5 msaitoh case ixgbe_mac_X550EM_a:
412 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
413 1.1 msaitoh ret = ixgbe_dcb_get_tc_stats_82599(hw, stats, tc_count);
414 1.1 msaitoh break;
415 1.1 msaitoh #endif
416 1.1 msaitoh default:
417 1.1 msaitoh break;
418 1.1 msaitoh }
419 1.1 msaitoh return ret;
420 1.1 msaitoh }
421 1.1 msaitoh
422 1.1 msaitoh /**
423 1.1 msaitoh * ixgbe_dcb_get_pfc_stats - Returns CBFC status of each traffic class
424 1.1 msaitoh * @hw: pointer to hardware structure
425 1.1 msaitoh * @stats: pointer to statistics structure
426 1.1 msaitoh * @tc_count: Number of elements in bwg_array.
427 1.1 msaitoh *
428 1.1 msaitoh * This function returns the CBFC status data for each of the Traffic Classes.
429 1.1 msaitoh */
430 1.1 msaitoh s32 ixgbe_dcb_get_pfc_stats(struct ixgbe_hw *hw, struct ixgbe_hw_stats *stats,
431 1.1 msaitoh u8 tc_count)
432 1.1 msaitoh {
433 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
434 1.1 msaitoh switch (hw->mac.type) {
435 1.1 msaitoh case ixgbe_mac_82598EB:
436 1.1 msaitoh ret = ixgbe_dcb_get_pfc_stats_82598(hw, stats, tc_count);
437 1.1 msaitoh break;
438 1.1 msaitoh case ixgbe_mac_82599EB:
439 1.1 msaitoh case ixgbe_mac_X540:
440 1.2 msaitoh case ixgbe_mac_X550:
441 1.2 msaitoh case ixgbe_mac_X550EM_x:
442 1.5 msaitoh case ixgbe_mac_X550EM_a:
443 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
444 1.1 msaitoh ret = ixgbe_dcb_get_pfc_stats_82599(hw, stats, tc_count);
445 1.1 msaitoh break;
446 1.1 msaitoh #endif
447 1.1 msaitoh default:
448 1.1 msaitoh break;
449 1.1 msaitoh }
450 1.1 msaitoh return ret;
451 1.1 msaitoh }
452 1.1 msaitoh
453 1.1 msaitoh /**
454 1.1 msaitoh * ixgbe_dcb_config_rx_arbiter_cee - Config Rx arbiter
455 1.1 msaitoh * @hw: pointer to hardware structure
456 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
457 1.1 msaitoh *
458 1.1 msaitoh * Configure Rx Data Arbiter and credits for each traffic class.
459 1.1 msaitoh */
460 1.1 msaitoh s32 ixgbe_dcb_config_rx_arbiter_cee(struct ixgbe_hw *hw,
461 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
462 1.1 msaitoh {
463 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
464 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
465 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
466 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
467 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
468 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS] = { 0 };
469 1.1 msaitoh
470 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
471 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
472 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
473 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
474 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
475 1.1 msaitoh
476 1.1 msaitoh switch (hw->mac.type) {
477 1.1 msaitoh case ixgbe_mac_82598EB:
478 1.1 msaitoh ret = ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
479 1.1 msaitoh break;
480 1.1 msaitoh case ixgbe_mac_82599EB:
481 1.1 msaitoh case ixgbe_mac_X540:
482 1.2 msaitoh case ixgbe_mac_X550:
483 1.2 msaitoh case ixgbe_mac_X550EM_x:
484 1.5 msaitoh case ixgbe_mac_X550EM_a:
485 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
486 1.1 msaitoh ret = ixgbe_dcb_config_rx_arbiter_82599(hw, refill, max, bwgid,
487 1.1 msaitoh tsa, map);
488 1.1 msaitoh break;
489 1.1 msaitoh #endif
490 1.1 msaitoh default:
491 1.1 msaitoh break;
492 1.1 msaitoh }
493 1.1 msaitoh return ret;
494 1.1 msaitoh }
495 1.1 msaitoh
496 1.1 msaitoh /**
497 1.1 msaitoh * ixgbe_dcb_config_tx_desc_arbiter_cee - Config Tx Desc arbiter
498 1.1 msaitoh * @hw: pointer to hardware structure
499 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
500 1.1 msaitoh *
501 1.1 msaitoh * Configure Tx Descriptor Arbiter and credits for each traffic class.
502 1.1 msaitoh */
503 1.1 msaitoh s32 ixgbe_dcb_config_tx_desc_arbiter_cee(struct ixgbe_hw *hw,
504 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
505 1.1 msaitoh {
506 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
507 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
508 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
509 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
510 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
511 1.1 msaitoh
512 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
513 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
514 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
515 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
516 1.1 msaitoh
517 1.1 msaitoh switch (hw->mac.type) {
518 1.1 msaitoh case ixgbe_mac_82598EB:
519 1.1 msaitoh ret = ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max,
520 1.1 msaitoh bwgid, tsa);
521 1.1 msaitoh break;
522 1.1 msaitoh case ixgbe_mac_82599EB:
523 1.1 msaitoh case ixgbe_mac_X540:
524 1.2 msaitoh case ixgbe_mac_X550:
525 1.2 msaitoh case ixgbe_mac_X550EM_x:
526 1.5 msaitoh case ixgbe_mac_X550EM_a:
527 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
528 1.1 msaitoh ret = ixgbe_dcb_config_tx_desc_arbiter_82599(hw, refill, max,
529 1.1 msaitoh bwgid, tsa);
530 1.1 msaitoh break;
531 1.1 msaitoh #endif
532 1.1 msaitoh default:
533 1.1 msaitoh break;
534 1.1 msaitoh }
535 1.1 msaitoh return ret;
536 1.1 msaitoh }
537 1.1 msaitoh
538 1.1 msaitoh /**
539 1.1 msaitoh * ixgbe_dcb_config_tx_data_arbiter_cee - Config Tx data arbiter
540 1.1 msaitoh * @hw: pointer to hardware structure
541 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
542 1.1 msaitoh *
543 1.1 msaitoh * Configure Tx Data Arbiter and credits for each traffic class.
544 1.1 msaitoh */
545 1.1 msaitoh s32 ixgbe_dcb_config_tx_data_arbiter_cee(struct ixgbe_hw *hw,
546 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
547 1.1 msaitoh {
548 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
549 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
550 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
551 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
552 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
553 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
554 1.1 msaitoh
555 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
556 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
557 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
558 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
559 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
560 1.1 msaitoh
561 1.1 msaitoh switch (hw->mac.type) {
562 1.1 msaitoh case ixgbe_mac_82598EB:
563 1.1 msaitoh ret = ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max,
564 1.1 msaitoh bwgid, tsa);
565 1.1 msaitoh break;
566 1.1 msaitoh case ixgbe_mac_82599EB:
567 1.1 msaitoh case ixgbe_mac_X540:
568 1.2 msaitoh case ixgbe_mac_X550:
569 1.2 msaitoh case ixgbe_mac_X550EM_x:
570 1.5 msaitoh case ixgbe_mac_X550EM_a:
571 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
572 1.1 msaitoh ret = ixgbe_dcb_config_tx_data_arbiter_82599(hw, refill, max,
573 1.1 msaitoh bwgid, tsa,
574 1.1 msaitoh map);
575 1.1 msaitoh break;
576 1.1 msaitoh #endif
577 1.1 msaitoh default:
578 1.1 msaitoh break;
579 1.1 msaitoh }
580 1.1 msaitoh return ret;
581 1.1 msaitoh }
582 1.1 msaitoh
583 1.1 msaitoh /**
584 1.1 msaitoh * ixgbe_dcb_config_pfc_cee - Config priority flow control
585 1.1 msaitoh * @hw: pointer to hardware structure
586 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
587 1.1 msaitoh *
588 1.1 msaitoh * Configure Priority Flow Control for each traffic class.
589 1.1 msaitoh */
590 1.1 msaitoh s32 ixgbe_dcb_config_pfc_cee(struct ixgbe_hw *hw,
591 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
592 1.1 msaitoh {
593 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
594 1.1 msaitoh u8 pfc_en;
595 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
596 1.1 msaitoh
597 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
598 1.1 msaitoh ixgbe_dcb_unpack_pfc_cee(dcb_config, map, &pfc_en);
599 1.1 msaitoh
600 1.1 msaitoh switch (hw->mac.type) {
601 1.1 msaitoh case ixgbe_mac_82598EB:
602 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82598(hw, pfc_en);
603 1.1 msaitoh break;
604 1.1 msaitoh case ixgbe_mac_82599EB:
605 1.1 msaitoh case ixgbe_mac_X540:
606 1.2 msaitoh case ixgbe_mac_X550:
607 1.2 msaitoh case ixgbe_mac_X550EM_x:
608 1.5 msaitoh case ixgbe_mac_X550EM_a:
609 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
610 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82599(hw, pfc_en, map);
611 1.1 msaitoh break;
612 1.1 msaitoh #endif
613 1.1 msaitoh default:
614 1.1 msaitoh break;
615 1.1 msaitoh }
616 1.1 msaitoh return ret;
617 1.1 msaitoh }
618 1.1 msaitoh
619 1.1 msaitoh /**
620 1.1 msaitoh * ixgbe_dcb_config_tc_stats - Config traffic class statistics
621 1.1 msaitoh * @hw: pointer to hardware structure
622 1.1 msaitoh *
623 1.1 msaitoh * Configure queue statistics registers, all queues belonging to same traffic
624 1.1 msaitoh * class uses a single set of queue statistics counters.
625 1.1 msaitoh */
626 1.1 msaitoh s32 ixgbe_dcb_config_tc_stats(struct ixgbe_hw *hw)
627 1.1 msaitoh {
628 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
629 1.1 msaitoh switch (hw->mac.type) {
630 1.1 msaitoh case ixgbe_mac_82598EB:
631 1.1 msaitoh ret = ixgbe_dcb_config_tc_stats_82598(hw);
632 1.1 msaitoh break;
633 1.1 msaitoh case ixgbe_mac_82599EB:
634 1.1 msaitoh case ixgbe_mac_X540:
635 1.2 msaitoh case ixgbe_mac_X550:
636 1.2 msaitoh case ixgbe_mac_X550EM_x:
637 1.5 msaitoh case ixgbe_mac_X550EM_a:
638 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
639 1.1 msaitoh ret = ixgbe_dcb_config_tc_stats_82599(hw, NULL);
640 1.1 msaitoh break;
641 1.1 msaitoh #endif
642 1.1 msaitoh default:
643 1.1 msaitoh break;
644 1.1 msaitoh }
645 1.1 msaitoh return ret;
646 1.1 msaitoh }
647 1.1 msaitoh
648 1.1 msaitoh /**
649 1.1 msaitoh * ixgbe_dcb_hw_config_cee - Config and enable DCB
650 1.1 msaitoh * @hw: pointer to hardware structure
651 1.1 msaitoh * @dcb_config: pointer to ixgbe_dcb_config structure
652 1.1 msaitoh *
653 1.1 msaitoh * Configure dcb settings and enable dcb mode.
654 1.1 msaitoh */
655 1.1 msaitoh s32 ixgbe_dcb_hw_config_cee(struct ixgbe_hw *hw,
656 1.1 msaitoh struct ixgbe_dcb_config *dcb_config)
657 1.1 msaitoh {
658 1.1 msaitoh s32 ret = IXGBE_NOT_IMPLEMENTED;
659 1.1 msaitoh u8 pfc_en;
660 1.1 msaitoh u8 tsa[IXGBE_DCB_MAX_TRAFFIC_CLASS];
661 1.1 msaitoh u8 bwgid[IXGBE_DCB_MAX_TRAFFIC_CLASS];
662 1.1 msaitoh u8 map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
663 1.1 msaitoh u16 refill[IXGBE_DCB_MAX_TRAFFIC_CLASS];
664 1.1 msaitoh u16 max[IXGBE_DCB_MAX_TRAFFIC_CLASS];
665 1.1 msaitoh
666 1.1 msaitoh /* Unpack CEE standard containers */
667 1.1 msaitoh ixgbe_dcb_unpack_refill_cee(dcb_config, IXGBE_DCB_TX_CONFIG, refill);
668 1.1 msaitoh ixgbe_dcb_unpack_max_cee(dcb_config, max);
669 1.1 msaitoh ixgbe_dcb_unpack_bwgid_cee(dcb_config, IXGBE_DCB_TX_CONFIG, bwgid);
670 1.1 msaitoh ixgbe_dcb_unpack_tsa_cee(dcb_config, IXGBE_DCB_TX_CONFIG, tsa);
671 1.1 msaitoh ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_TX_CONFIG, map);
672 1.1 msaitoh
673 1.1 msaitoh hw->mac.ops.setup_rxpba(hw, dcb_config->num_tcs.pg_tcs,
674 1.1 msaitoh 0, dcb_config->rx_pba_cfg);
675 1.1 msaitoh
676 1.1 msaitoh switch (hw->mac.type) {
677 1.1 msaitoh case ixgbe_mac_82598EB:
678 1.1 msaitoh ret = ixgbe_dcb_hw_config_82598(hw, dcb_config->link_speed,
679 1.1 msaitoh refill, max, bwgid, tsa);
680 1.1 msaitoh break;
681 1.1 msaitoh case ixgbe_mac_82599EB:
682 1.1 msaitoh case ixgbe_mac_X540:
683 1.2 msaitoh case ixgbe_mac_X550:
684 1.2 msaitoh case ixgbe_mac_X550EM_x:
685 1.5 msaitoh case ixgbe_mac_X550EM_a:
686 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
687 1.1 msaitoh ixgbe_dcb_config_82599(hw, dcb_config);
688 1.1 msaitoh ret = ixgbe_dcb_hw_config_82599(hw, dcb_config->link_speed,
689 1.1 msaitoh refill, max, bwgid,
690 1.1 msaitoh tsa, map);
691 1.1 msaitoh
692 1.1 msaitoh ixgbe_dcb_config_tc_stats_82599(hw, dcb_config);
693 1.1 msaitoh break;
694 1.1 msaitoh #endif
695 1.1 msaitoh default:
696 1.1 msaitoh break;
697 1.1 msaitoh }
698 1.1 msaitoh
699 1.1 msaitoh if (!ret && dcb_config->pfc_mode_enable) {
700 1.1 msaitoh ixgbe_dcb_unpack_pfc_cee(dcb_config, map, &pfc_en);
701 1.1 msaitoh ret = ixgbe_dcb_config_pfc(hw, pfc_en, map);
702 1.1 msaitoh }
703 1.1 msaitoh
704 1.1 msaitoh return ret;
705 1.1 msaitoh }
706 1.1 msaitoh
707 1.1 msaitoh /* Helper routines to abstract HW specifics from DCB netlink ops */
708 1.1 msaitoh s32 ixgbe_dcb_config_pfc(struct ixgbe_hw *hw, u8 pfc_en, u8 *map)
709 1.1 msaitoh {
710 1.1 msaitoh int ret = IXGBE_ERR_PARAM;
711 1.1 msaitoh
712 1.1 msaitoh switch (hw->mac.type) {
713 1.1 msaitoh case ixgbe_mac_82598EB:
714 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82598(hw, pfc_en);
715 1.1 msaitoh break;
716 1.1 msaitoh case ixgbe_mac_82599EB:
717 1.1 msaitoh case ixgbe_mac_X540:
718 1.2 msaitoh case ixgbe_mac_X550:
719 1.2 msaitoh case ixgbe_mac_X550EM_x:
720 1.5 msaitoh case ixgbe_mac_X550EM_a:
721 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
722 1.1 msaitoh ret = ixgbe_dcb_config_pfc_82599(hw, pfc_en, map);
723 1.1 msaitoh break;
724 1.1 msaitoh #endif
725 1.1 msaitoh default:
726 1.1 msaitoh break;
727 1.1 msaitoh }
728 1.1 msaitoh return ret;
729 1.1 msaitoh }
730 1.1 msaitoh
731 1.1 msaitoh s32 ixgbe_dcb_hw_config(struct ixgbe_hw *hw, u16 *refill, u16 *max,
732 1.1 msaitoh u8 *bwg_id, u8 *tsa, u8 *map)
733 1.1 msaitoh {
734 1.1 msaitoh switch (hw->mac.type) {
735 1.1 msaitoh case ixgbe_mac_82598EB:
736 1.1 msaitoh ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
737 1.1 msaitoh ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max, bwg_id,
738 1.1 msaitoh tsa);
739 1.1 msaitoh ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max, bwg_id,
740 1.1 msaitoh tsa);
741 1.1 msaitoh break;
742 1.1 msaitoh case ixgbe_mac_82599EB:
743 1.1 msaitoh case ixgbe_mac_X540:
744 1.2 msaitoh case ixgbe_mac_X550:
745 1.2 msaitoh case ixgbe_mac_X550EM_x:
746 1.5 msaitoh case ixgbe_mac_X550EM_a:
747 1.1 msaitoh #if !defined(NO_82599_SUPPORT) || !defined(NO_X540_SUPPORT)
748 1.1 msaitoh ixgbe_dcb_config_rx_arbiter_82599(hw, refill, max, bwg_id,
749 1.1 msaitoh tsa, map);
750 1.1 msaitoh ixgbe_dcb_config_tx_desc_arbiter_82599(hw, refill, max, bwg_id,
751 1.1 msaitoh tsa);
752 1.1 msaitoh ixgbe_dcb_config_tx_data_arbiter_82599(hw, refill, max, bwg_id,
753 1.1 msaitoh tsa, map);
754 1.1 msaitoh break;
755 1.1 msaitoh #endif
756 1.1 msaitoh default:
757 1.1 msaitoh break;
758 1.1 msaitoh }
759 1.1 msaitoh return 0;
760 1.1 msaitoh }
761