ixgbe_dcb_82598.h revision 1.4 1 1.1 msaitoh /******************************************************************************
2 1.1 msaitoh
3 1.4 msaitoh Copyright (c) 2001-2017, Intel Corporation
4 1.1 msaitoh All rights reserved.
5 1.4 msaitoh
6 1.4 msaitoh Redistribution and use in source and binary forms, with or without
7 1.1 msaitoh modification, are permitted provided that the following conditions are met:
8 1.4 msaitoh
9 1.4 msaitoh 1. Redistributions of source code must retain the above copyright notice,
10 1.1 msaitoh this list of conditions and the following disclaimer.
11 1.4 msaitoh
12 1.4 msaitoh 2. Redistributions in binary form must reproduce the above copyright
13 1.4 msaitoh notice, this list of conditions and the following disclaimer in the
14 1.1 msaitoh documentation and/or other materials provided with the distribution.
15 1.4 msaitoh
16 1.4 msaitoh 3. Neither the name of the Intel Corporation nor the names of its
17 1.4 msaitoh contributors may be used to endorse or promote products derived from
18 1.1 msaitoh this software without specific prior written permission.
19 1.4 msaitoh
20 1.1 msaitoh THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.4 msaitoh AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.4 msaitoh IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.4 msaitoh ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.4 msaitoh LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.4 msaitoh CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.4 msaitoh SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.4 msaitoh INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.4 msaitoh CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 msaitoh ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 msaitoh POSSIBILITY OF SUCH DAMAGE.
31 1.1 msaitoh
32 1.1 msaitoh ******************************************************************************/
33 1.4 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_dcb_82598.h 320688 2017-07-05 17:27:03Z erj $*/
34 1.1 msaitoh
35 1.1 msaitoh #ifndef _IXGBE_DCB_82598_H_
36 1.1 msaitoh #define _IXGBE_DCB_82598_H_
37 1.1 msaitoh
38 1.1 msaitoh /* DCB register definitions */
39 1.1 msaitoh
40 1.1 msaitoh #define IXGBE_DPMCS_MTSOS_SHIFT 16
41 1.1 msaitoh #define IXGBE_DPMCS_TDPAC 0x00000001 /* 0 Round Robin,
42 1.1 msaitoh * 1 DFP - Deficit Fixed Priority */
43 1.1 msaitoh #define IXGBE_DPMCS_TRM 0x00000010 /* Transmit Recycle Mode */
44 1.1 msaitoh #define IXGBE_DPMCS_ARBDIS 0x00000040 /* DCB arbiter disable */
45 1.1 msaitoh #define IXGBE_DPMCS_TSOEF 0x00080000 /* TSO Expand Factor: 0=x4, 1=x2 */
46 1.1 msaitoh
47 1.1 msaitoh #define IXGBE_RUPPBMR_MQA 0x80000000 /* Enable UP to queue mapping */
48 1.1 msaitoh
49 1.1 msaitoh #define IXGBE_RT2CR_MCL_SHIFT 12 /* Offset to Max Credit Limit setting */
50 1.1 msaitoh #define IXGBE_RT2CR_LSP 0x80000000 /* LSP enable bit */
51 1.1 msaitoh
52 1.1 msaitoh #define IXGBE_RDRXCTL_MPBEN 0x00000010 /* DMA config for multiple packet
53 1.1 msaitoh * buffers enable */
54 1.1 msaitoh #define IXGBE_RDRXCTL_MCEN 0x00000040 /* DMA config for multiple cores
55 1.1 msaitoh * (RSS) enable */
56 1.1 msaitoh
57 1.1 msaitoh #define IXGBE_TDTQ2TCCR_MCL_SHIFT 12
58 1.1 msaitoh #define IXGBE_TDTQ2TCCR_BWG_SHIFT 9
59 1.1 msaitoh #define IXGBE_TDTQ2TCCR_GSP 0x40000000
60 1.1 msaitoh #define IXGBE_TDTQ2TCCR_LSP 0x80000000
61 1.1 msaitoh
62 1.1 msaitoh #define IXGBE_TDPT2TCCR_MCL_SHIFT 12
63 1.1 msaitoh #define IXGBE_TDPT2TCCR_BWG_SHIFT 9
64 1.1 msaitoh #define IXGBE_TDPT2TCCR_GSP 0x40000000
65 1.1 msaitoh #define IXGBE_TDPT2TCCR_LSP 0x80000000
66 1.1 msaitoh
67 1.1 msaitoh #define IXGBE_PDPMCS_TPPAC 0x00000020 /* 0 Round Robin,
68 1.1 msaitoh * 1 DFP - Deficit Fixed Priority */
69 1.1 msaitoh #define IXGBE_PDPMCS_ARBDIS 0x00000040 /* Arbiter disable */
70 1.1 msaitoh #define IXGBE_PDPMCS_TRM 0x00000100 /* Transmit Recycle Mode enable */
71 1.1 msaitoh
72 1.1 msaitoh #define IXGBE_DTXCTL_ENDBUBD 0x00000004 /* Enable DBU buffer division */
73 1.1 msaitoh
74 1.1 msaitoh #define IXGBE_TXPBSIZE_40KB 0x0000A000 /* 40KB Packet Buffer */
75 1.1 msaitoh #define IXGBE_RXPBSIZE_48KB 0x0000C000 /* 48KB Packet Buffer */
76 1.1 msaitoh #define IXGBE_RXPBSIZE_64KB 0x00010000 /* 64KB Packet Buffer */
77 1.1 msaitoh #define IXGBE_RXPBSIZE_80KB 0x00014000 /* 80KB Packet Buffer */
78 1.1 msaitoh
79 1.1 msaitoh /* DCB driver APIs */
80 1.1 msaitoh
81 1.1 msaitoh /* DCB PFC */
82 1.1 msaitoh s32 ixgbe_dcb_config_pfc_82598(struct ixgbe_hw *, u8);
83 1.1 msaitoh
84 1.1 msaitoh /* DCB stats */
85 1.1 msaitoh s32 ixgbe_dcb_config_tc_stats_82598(struct ixgbe_hw *);
86 1.1 msaitoh s32 ixgbe_dcb_get_tc_stats_82598(struct ixgbe_hw *,
87 1.1 msaitoh struct ixgbe_hw_stats *, u8);
88 1.1 msaitoh s32 ixgbe_dcb_get_pfc_stats_82598(struct ixgbe_hw *,
89 1.1 msaitoh struct ixgbe_hw_stats *, u8);
90 1.1 msaitoh
91 1.1 msaitoh /* DCB config arbiters */
92 1.1 msaitoh s32 ixgbe_dcb_config_tx_desc_arbiter_82598(struct ixgbe_hw *, u16 *, u16 *,
93 1.1 msaitoh u8 *, u8 *);
94 1.1 msaitoh s32 ixgbe_dcb_config_tx_data_arbiter_82598(struct ixgbe_hw *, u16 *, u16 *,
95 1.1 msaitoh u8 *, u8 *);
96 1.1 msaitoh s32 ixgbe_dcb_config_rx_arbiter_82598(struct ixgbe_hw *, u16 *, u16 *, u8 *);
97 1.1 msaitoh
98 1.1 msaitoh /* DCB initialization */
99 1.1 msaitoh s32 ixgbe_dcb_hw_config_82598(struct ixgbe_hw *, int, u16 *, u16 *, u8 *, u8 *);
100 1.1 msaitoh #endif /* _IXGBE_DCB_82958_H_ */
101