Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_dcb_82599.h revision 1.8
      1  1.8  msaitoh /* $NetBSD: ixgbe_dcb_82599.h,v 1.8 2021/12/24 05:02:11 msaitoh Exp $ */
      2  1.1  msaitoh /******************************************************************************
      3  1.5  msaitoh   SPDX-License-Identifier: BSD-3-Clause
      4  1.1  msaitoh 
      5  1.8  msaitoh   Copyright (c) 2001-2020, Intel Corporation
      6  1.1  msaitoh   All rights reserved.
      7  1.4  msaitoh 
      8  1.4  msaitoh   Redistribution and use in source and binary forms, with or without
      9  1.1  msaitoh   modification, are permitted provided that the following conditions are met:
     10  1.4  msaitoh 
     11  1.4  msaitoh    1. Redistributions of source code must retain the above copyright notice,
     12  1.1  msaitoh       this list of conditions and the following disclaimer.
     13  1.4  msaitoh 
     14  1.4  msaitoh    2. Redistributions in binary form must reproduce the above copyright
     15  1.4  msaitoh       notice, this list of conditions and the following disclaimer in the
     16  1.1  msaitoh       documentation and/or other materials provided with the distribution.
     17  1.4  msaitoh 
     18  1.4  msaitoh    3. Neither the name of the Intel Corporation nor the names of its
     19  1.4  msaitoh       contributors may be used to endorse or promote products derived from
     20  1.1  msaitoh       this software without specific prior written permission.
     21  1.4  msaitoh 
     22  1.1  msaitoh   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     23  1.4  msaitoh   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.4  msaitoh   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.4  msaitoh   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     26  1.4  msaitoh   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  1.4  msaitoh   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  1.4  msaitoh   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  1.4  msaitoh   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  1.4  msaitoh   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  1.1  msaitoh   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     32  1.1  msaitoh   POSSIBILITY OF SUCH DAMAGE.
     33  1.1  msaitoh 
     34  1.1  msaitoh ******************************************************************************/
     35  1.6  msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_dcb_82599.h 326022 2017-11-20 19:36:21Z pfg $*/
     36  1.1  msaitoh 
     37  1.1  msaitoh #ifndef _IXGBE_DCB_82599_H_
     38  1.1  msaitoh #define _IXGBE_DCB_82599_H_
     39  1.1  msaitoh 
     40  1.1  msaitoh /* DCB register definitions */
     41  1.1  msaitoh #define IXGBE_RTTDCS_TDPAC	0x00000001 /* 0 Round Robin,
     42  1.1  msaitoh 					    * 1 WSP - Weighted Strict Priority
     43  1.1  msaitoh 					    */
     44  1.1  msaitoh #define IXGBE_RTTDCS_VMPAC	0x00000002 /* 0 Round Robin,
     45  1.1  msaitoh 					    * 1 WRR - Weighted Round Robin
     46  1.1  msaitoh 					    */
     47  1.1  msaitoh #define IXGBE_RTTDCS_TDRM	0x00000010 /* Transmit Recycle Mode */
     48  1.1  msaitoh #define IXGBE_RTTDCS_BDPM	0x00400000 /* Bypass Data Pipe - must clear! */
     49  1.1  msaitoh #define IXGBE_RTTDCS_BPBFSM	0x00800000 /* Bypass PB Free Space - must
     50  1.1  msaitoh 					     * clear!
     51  1.1  msaitoh 					     */
     52  1.1  msaitoh #define IXGBE_RTTDCS_SPEED_CHG	0x80000000 /* Link speed change */
     53  1.1  msaitoh 
     54  1.1  msaitoh /* Receive UP2TC mapping */
     55  1.1  msaitoh #define IXGBE_RTRUP2TC_UP_SHIFT	3
     56  1.1  msaitoh #define IXGBE_RTRUP2TC_UP_MASK	7
     57  1.1  msaitoh /* Transmit UP2TC mapping */
     58  1.1  msaitoh #define IXGBE_RTTUP2TC_UP_SHIFT	3
     59  1.1  msaitoh 
     60  1.1  msaitoh #define IXGBE_RTRPT4C_MCL_SHIFT	12 /* Offset to Max Credit Limit setting */
     61  1.1  msaitoh #define IXGBE_RTRPT4C_BWG_SHIFT	9  /* Offset to BWG index */
     62  1.1  msaitoh #define IXGBE_RTRPT4C_GSP	0x40000000 /* GSP enable bit */
     63  1.1  msaitoh #define IXGBE_RTRPT4C_LSP	0x80000000 /* LSP enable bit */
     64  1.1  msaitoh 
     65  1.1  msaitoh #define IXGBE_RDRXCTL_MPBEN	0x00000010 /* DMA config for multiple packet
     66  1.1  msaitoh 					    * buffers enable
     67  1.1  msaitoh 					    */
     68  1.1  msaitoh #define IXGBE_RDRXCTL_MCEN	0x00000040 /* DMA config for multiple cores
     69  1.1  msaitoh 					    * (RSS) enable
     70  1.1  msaitoh 					    */
     71  1.1  msaitoh 
     72  1.1  msaitoh /* RTRPCS Bit Masks */
     73  1.1  msaitoh #define IXGBE_RTRPCS_RRM	0x00000002 /* Receive Recycle Mode enable */
     74  1.1  msaitoh /* Receive Arbitration Control: 0 Round Robin, 1 DFP */
     75  1.1  msaitoh #define IXGBE_RTRPCS_RAC	0x00000004
     76  1.1  msaitoh #define IXGBE_RTRPCS_ARBDIS	0x00000040 /* Arbitration disable bit */
     77  1.1  msaitoh 
     78  1.1  msaitoh /* RTTDT2C Bit Masks */
     79  1.1  msaitoh #define IXGBE_RTTDT2C_MCL_SHIFT	12
     80  1.1  msaitoh #define IXGBE_RTTDT2C_BWG_SHIFT	9
     81  1.1  msaitoh #define IXGBE_RTTDT2C_GSP	0x40000000
     82  1.1  msaitoh #define IXGBE_RTTDT2C_LSP	0x80000000
     83  1.1  msaitoh 
     84  1.1  msaitoh #define IXGBE_RTTPT2C_MCL_SHIFT	12
     85  1.1  msaitoh #define IXGBE_RTTPT2C_BWG_SHIFT	9
     86  1.1  msaitoh #define IXGBE_RTTPT2C_GSP	0x40000000
     87  1.1  msaitoh #define IXGBE_RTTPT2C_LSP	0x80000000
     88  1.1  msaitoh 
     89  1.1  msaitoh /* RTTPCS Bit Masks */
     90  1.1  msaitoh #define IXGBE_RTTPCS_TPPAC	0x00000020 /* 0 Round Robin,
     91  1.1  msaitoh 					    * 1 SP - Strict Priority
     92  1.1  msaitoh 					    */
     93  1.1  msaitoh #define IXGBE_RTTPCS_ARBDIS	0x00000040 /* Arbiter disable */
     94  1.1  msaitoh #define IXGBE_RTTPCS_TPRM	0x00000100 /* Transmit Recycle Mode enable */
     95  1.1  msaitoh #define IXGBE_RTTPCS_ARBD_SHIFT	22
     96  1.1  msaitoh #define IXGBE_RTTPCS_ARBD_DCB	0x4 /* Arbitration delay in DCB mode */
     97  1.1  msaitoh 
     98  1.1  msaitoh #define IXGBE_TXPBTHRESH_DCB	0xA /* THRESH value for DCB mode */
     99  1.1  msaitoh 
    100  1.1  msaitoh /* SECTXMINIFG DCB */
    101  1.1  msaitoh #define IXGBE_SECTX_DCB		0x00001F00 /* DCB TX Buffer SEC IFG */
    102  1.1  msaitoh 
    103  1.1  msaitoh /* BCN register definitions */
    104  1.1  msaitoh #define IXGBE_RTTBCNRC_RF_INT_SHIFT	14
    105  1.1  msaitoh #define IXGBE_RTTBCNRC_RS_ENA		0x80000000
    106  1.1  msaitoh 
    107  1.1  msaitoh #define IXGBE_RTTBCNCR_MNG_CMTGI	0x00000001
    108  1.1  msaitoh #define IXGBE_RTTBCNCR_MGN_BCNA_MODE	0x00000002
    109  1.1  msaitoh #define IXGBE_RTTBCNCR_RSV7_11_SHIFT	5
    110  1.1  msaitoh #define IXGBE_RTTBCNCR_G		0x00000400
    111  1.1  msaitoh #define IXGBE_RTTBCNCR_I		0x00000800
    112  1.1  msaitoh #define IXGBE_RTTBCNCR_H		0x00001000
    113  1.1  msaitoh #define IXGBE_RTTBCNCR_VER_SHIFT	14
    114  1.1  msaitoh #define IXGBE_RTTBCNCR_CMT_ETH_SHIFT	16
    115  1.1  msaitoh 
    116  1.1  msaitoh #define IXGBE_RTTBCNACL_SMAC_L_SHIFT	16
    117  1.1  msaitoh 
    118  1.1  msaitoh #define IXGBE_RTTBCNTG_BCNA_MODE	0x80000000
    119  1.1  msaitoh 
    120  1.1  msaitoh #define IXGBE_RTTBCNRTT_TS_SHIFT	3
    121  1.1  msaitoh #define IXGBE_RTTBCNRTT_TXQ_IDX_SHIFT	16
    122  1.1  msaitoh 
    123  1.1  msaitoh #define IXGBE_RTTBCNRD_BCN_CLEAR_ALL	0x00000002
    124  1.1  msaitoh #define IXGBE_RTTBCNRD_DRIFT_FAC_SHIFT	2
    125  1.1  msaitoh #define IXGBE_RTTBCNRD_DRIFT_INT_SHIFT	16
    126  1.1  msaitoh #define IXGBE_RTTBCNRD_DRIFT_ENA	0x80000000
    127  1.1  msaitoh 
    128  1.1  msaitoh 
    129  1.1  msaitoh /* DCB driver APIs */
    130  1.1  msaitoh 
    131  1.1  msaitoh /* DCB PFC */
    132  1.1  msaitoh s32 ixgbe_dcb_config_pfc_82599(struct ixgbe_hw *, u8, u8 *);
    133  1.1  msaitoh 
    134  1.1  msaitoh /* DCB stats */
    135  1.1  msaitoh s32 ixgbe_dcb_config_tc_stats_82599(struct ixgbe_hw *,
    136  1.1  msaitoh 				    struct ixgbe_dcb_config *);
    137  1.1  msaitoh s32 ixgbe_dcb_get_tc_stats_82599(struct ixgbe_hw *,
    138  1.1  msaitoh 				 struct ixgbe_hw_stats *, u8);
    139  1.1  msaitoh s32 ixgbe_dcb_get_pfc_stats_82599(struct ixgbe_hw *,
    140  1.1  msaitoh 				  struct ixgbe_hw_stats *, u8);
    141  1.1  msaitoh 
    142  1.1  msaitoh /* DCB config arbiters */
    143  1.1  msaitoh s32 ixgbe_dcb_config_tx_desc_arbiter_82599(struct ixgbe_hw *, u16 *, u16 *,
    144  1.1  msaitoh 					   u8 *, u8 *);
    145  1.1  msaitoh s32 ixgbe_dcb_config_tx_data_arbiter_82599(struct ixgbe_hw *, u16 *, u16 *,
    146  1.1  msaitoh 					   u8 *, u8 *, u8 *);
    147  1.1  msaitoh s32 ixgbe_dcb_config_rx_arbiter_82599(struct ixgbe_hw *, u16 *, u16 *, u8 *,
    148  1.1  msaitoh 				      u8 *, u8 *);
    149  1.1  msaitoh 
    150  1.1  msaitoh /* DCB initialization */
    151  1.1  msaitoh s32 ixgbe_dcb_config_82599(struct ixgbe_hw *,
    152  1.1  msaitoh 			   struct ixgbe_dcb_config *);
    153  1.1  msaitoh 
    154  1.1  msaitoh s32 ixgbe_dcb_hw_config_82599(struct ixgbe_hw *, int, u16 *, u16 *, u8 *,
    155  1.1  msaitoh 			      u8 *, u8 *);
    156  1.1  msaitoh #endif /* _IXGBE_DCB_82959_H_ */
    157