Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_phy.h revision 1.8
      1  1.1   dyoung /******************************************************************************
      2  1.1   dyoung 
      3  1.7  msaitoh   Copyright (c) 2001-2015, Intel Corporation
      4  1.1   dyoung   All rights reserved.
      5  1.1   dyoung 
      6  1.1   dyoung   Redistribution and use in source and binary forms, with or without
      7  1.1   dyoung   modification, are permitted provided that the following conditions are met:
      8  1.1   dyoung 
      9  1.1   dyoung    1. Redistributions of source code must retain the above copyright notice,
     10  1.1   dyoung       this list of conditions and the following disclaimer.
     11  1.1   dyoung 
     12  1.1   dyoung    2. Redistributions in binary form must reproduce the above copyright
     13  1.1   dyoung       notice, this list of conditions and the following disclaimer in the
     14  1.1   dyoung       documentation and/or other materials provided with the distribution.
     15  1.1   dyoung 
     16  1.1   dyoung    3. Neither the name of the Intel Corporation nor the names of its
     17  1.1   dyoung       contributors may be used to endorse or promote products derived from
     18  1.1   dyoung       this software without specific prior written permission.
     19  1.1   dyoung 
     20  1.1   dyoung   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21  1.1   dyoung   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  1.1   dyoung   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  1.1   dyoung   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24  1.1   dyoung   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.1   dyoung   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.1   dyoung   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.1   dyoung   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.1   dyoung   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  1.1   dyoung   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  1.1   dyoung   POSSIBILITY OF SUCH DAMAGE.
     31  1.1   dyoung 
     32  1.1   dyoung ******************************************************************************/
     33  1.8  msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_phy.h 292674 2015-12-23 22:45:17Z sbruno $*/
     34  1.8  msaitoh /*$NetBSD: ixgbe_phy.h,v 1.8 2016/12/02 10:42:04 msaitoh Exp $*/
     35  1.1   dyoung 
     36  1.1   dyoung #ifndef _IXGBE_PHY_H_
     37  1.1   dyoung #define _IXGBE_PHY_H_
     38  1.1   dyoung 
     39  1.1   dyoung #include "ixgbe_type.h"
     40  1.4  msaitoh #define IXGBE_I2C_EEPROM_DEV_ADDR	0xA0
     41  1.4  msaitoh #define IXGBE_I2C_EEPROM_DEV_ADDR2	0xA2
     42  1.4  msaitoh #define IXGBE_I2C_EEPROM_BANK_LEN	0xFF
     43  1.1   dyoung 
     44  1.1   dyoung /* EEPROM byte offsets */
     45  1.2  msaitoh #define IXGBE_SFF_IDENTIFIER		0x0
     46  1.2  msaitoh #define IXGBE_SFF_IDENTIFIER_SFP	0x3
     47  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE0	0x25
     48  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE1	0x26
     49  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE2	0x27
     50  1.2  msaitoh #define IXGBE_SFF_1GBE_COMP_CODES	0x6
     51  1.2  msaitoh #define IXGBE_SFF_10GBE_COMP_CODES	0x3
     52  1.2  msaitoh #define IXGBE_SFF_CABLE_TECHNOLOGY	0x8
     53  1.2  msaitoh #define IXGBE_SFF_CABLE_SPEC_COMP	0x3C
     54  1.4  msaitoh #define IXGBE_SFF_SFF_8472_SWAP		0x5C
     55  1.4  msaitoh #define IXGBE_SFF_SFF_8472_COMP		0x5E
     56  1.4  msaitoh #define IXGBE_SFF_SFF_8472_OSCB		0x6E
     57  1.4  msaitoh #define IXGBE_SFF_SFF_8472_ESCB		0x76
     58  1.6  msaitoh #define IXGBE_SFF_IDENTIFIER_QSFP_PLUS	0xD
     59  1.6  msaitoh #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE0	0xA5
     60  1.6  msaitoh #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE1	0xA6
     61  1.6  msaitoh #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE2	0xA7
     62  1.6  msaitoh #define IXGBE_SFF_QSFP_CONNECTOR	0x82
     63  1.6  msaitoh #define IXGBE_SFF_QSFP_10GBE_COMP	0x83
     64  1.6  msaitoh #define IXGBE_SFF_QSFP_1GBE_COMP	0x86
     65  1.6  msaitoh #define IXGBE_SFF_QSFP_CABLE_LENGTH	0x92
     66  1.6  msaitoh #define IXGBE_SFF_QSFP_DEVICE_TECH	0x93
     67  1.1   dyoung 
     68  1.1   dyoung /* Bitmasks */
     69  1.2  msaitoh #define IXGBE_SFF_DA_PASSIVE_CABLE	0x4
     70  1.2  msaitoh #define IXGBE_SFF_DA_ACTIVE_CABLE	0x8
     71  1.2  msaitoh #define IXGBE_SFF_DA_SPEC_ACTIVE_LIMITING	0x4
     72  1.2  msaitoh #define IXGBE_SFF_1GBASESX_CAPABLE	0x1
     73  1.2  msaitoh #define IXGBE_SFF_1GBASELX_CAPABLE	0x2
     74  1.2  msaitoh #define IXGBE_SFF_1GBASET_CAPABLE	0x8
     75  1.2  msaitoh #define IXGBE_SFF_10GBASESR_CAPABLE	0x10
     76  1.2  msaitoh #define IXGBE_SFF_10GBASELR_CAPABLE	0x20
     77  1.4  msaitoh #define IXGBE_SFF_SOFT_RS_SELECT_MASK	0x8
     78  1.4  msaitoh #define IXGBE_SFF_SOFT_RS_SELECT_10G	0x8
     79  1.4  msaitoh #define IXGBE_SFF_SOFT_RS_SELECT_1G	0x0
     80  1.6  msaitoh #define IXGBE_SFF_ADDRESSING_MODE	0x4
     81  1.6  msaitoh #define IXGBE_SFF_QSFP_DA_ACTIVE_CABLE	0x1
     82  1.6  msaitoh #define IXGBE_SFF_QSFP_DA_PASSIVE_CABLE	0x8
     83  1.6  msaitoh #define IXGBE_SFF_QSFP_CONNECTOR_NOT_SEPARABLE	0x23
     84  1.6  msaitoh #define IXGBE_SFF_QSFP_TRANSMITER_850NM_VCSEL	0x0
     85  1.2  msaitoh #define IXGBE_I2C_EEPROM_READ_MASK	0x100
     86  1.2  msaitoh #define IXGBE_I2C_EEPROM_STATUS_MASK	0x3
     87  1.2  msaitoh #define IXGBE_I2C_EEPROM_STATUS_NO_OPERATION	0x0
     88  1.2  msaitoh #define IXGBE_I2C_EEPROM_STATUS_PASS	0x1
     89  1.2  msaitoh #define IXGBE_I2C_EEPROM_STATUS_FAIL	0x2
     90  1.2  msaitoh #define IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS	0x3
     91  1.1   dyoung 
     92  1.6  msaitoh #define IXGBE_CS4227			0xBE	/* CS4227 address */
     93  1.7  msaitoh #define IXGBE_CS4227_GLOBAL_ID_LSB	0
     94  1.7  msaitoh #define IXGBE_CS4227_SCRATCH		2
     95  1.7  msaitoh #define IXGBE_CS4227_GLOBAL_ID_VALUE	0x03E5
     96  1.8  msaitoh #define IXGBE_CS4227_RESET_PENDING	0x1357
     97  1.8  msaitoh #define IXGBE_CS4227_RESET_COMPLETE	0x5AA5
     98  1.8  msaitoh #define IXGBE_CS4227_RETRIES		15
     99  1.8  msaitoh #define IXGBE_CS4227_EFUSE_STATUS	0x0181
    100  1.7  msaitoh #define IXGBE_CS4227_LINE_SPARE22_MSB	0x12AD	/* Reg to program speed */
    101  1.7  msaitoh #define IXGBE_CS4227_LINE_SPARE24_LSB	0x12B0	/* Reg to program EDC */
    102  1.7  msaitoh #define IXGBE_CS4227_HOST_SPARE22_MSB	0x1AAD	/* Reg to program speed */
    103  1.7  msaitoh #define IXGBE_CS4227_HOST_SPARE24_LSB	0x1AB0	/* Reg to program EDC */
    104  1.8  msaitoh #define IXGBE_CS4227_EEPROM_STATUS	0x5001
    105  1.8  msaitoh #define IXGBE_CS4227_EEPROM_LOAD_OK	0x0001
    106  1.8  msaitoh #define IXGBE_CS4227_SPEED_1G		0x8000
    107  1.8  msaitoh #define IXGBE_CS4227_SPEED_10G		0
    108  1.6  msaitoh #define IXGBE_CS4227_EDC_MODE_CX1	0x0002
    109  1.6  msaitoh #define IXGBE_CS4227_EDC_MODE_SR	0x0004
    110  1.8  msaitoh #define IXGBE_CS4227_EDC_MODE_DIAG	0x0008
    111  1.7  msaitoh #define IXGBE_CS4227_RESET_HOLD		500	/* microseconds */
    112  1.8  msaitoh #define IXGBE_CS4227_RESET_DELAY	450	/* milliseconds */
    113  1.7  msaitoh #define IXGBE_CS4227_CHECK_DELAY	30	/* milliseconds */
    114  1.7  msaitoh #define IXGBE_PE			0xE0	/* Port expander address */
    115  1.7  msaitoh #define IXGBE_PE_OUTPUT			1	/* Output register offset */
    116  1.7  msaitoh #define IXGBE_PE_CONFIG			3	/* Config register offset */
    117  1.7  msaitoh #define IXGBE_PE_BIT1			(1 << 1)
    118  1.6  msaitoh 
    119  1.1   dyoung /* Flow control defines */
    120  1.2  msaitoh #define IXGBE_TAF_SYM_PAUSE		0x400
    121  1.2  msaitoh #define IXGBE_TAF_ASM_PAUSE		0x800
    122  1.1   dyoung 
    123  1.1   dyoung /* Bit-shift macros */
    124  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE0_SHIFT	24
    125  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE1_SHIFT	16
    126  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE2_SHIFT	8
    127  1.1   dyoung 
    128  1.1   dyoung /* Vendor OUIs: format of OUI is 0x[byte0][byte1][byte2][00] */
    129  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_TYCO	0x00407600
    130  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_FTL	0x00906500
    131  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_AVAGO	0x00176A00
    132  1.2  msaitoh #define IXGBE_SFF_VENDOR_OUI_INTEL	0x001B2100
    133  1.1   dyoung 
    134  1.1   dyoung /* I2C SDA and SCL timing parameters for standard mode */
    135  1.2  msaitoh #define IXGBE_I2C_T_HD_STA	4
    136  1.2  msaitoh #define IXGBE_I2C_T_LOW		5
    137  1.2  msaitoh #define IXGBE_I2C_T_HIGH	4
    138  1.2  msaitoh #define IXGBE_I2C_T_SU_STA	5
    139  1.2  msaitoh #define IXGBE_I2C_T_HD_DATA	5
    140  1.2  msaitoh #define IXGBE_I2C_T_SU_DATA	1
    141  1.2  msaitoh #define IXGBE_I2C_T_RISE	1
    142  1.2  msaitoh #define IXGBE_I2C_T_FALL	1
    143  1.2  msaitoh #define IXGBE_I2C_T_SU_STO	4
    144  1.2  msaitoh #define IXGBE_I2C_T_BUF		5
    145  1.1   dyoung 
    146  1.6  msaitoh #ifndef IXGBE_SFP_DETECT_RETRIES
    147  1.6  msaitoh #define IXGBE_SFP_DETECT_RETRIES	10
    148  1.6  msaitoh 
    149  1.6  msaitoh #endif /* IXGBE_SFP_DETECT_RETRIES */
    150  1.2  msaitoh #define IXGBE_TN_LASI_STATUS_REG	0x9005
    151  1.2  msaitoh #define IXGBE_TN_LASI_STATUS_TEMP_ALARM	0x0008
    152  1.1   dyoung 
    153  1.4  msaitoh /* SFP+ SFF-8472 Compliance */
    154  1.4  msaitoh #define IXGBE_SFF_SFF_8472_UNSUP	0x00
    155  1.4  msaitoh 
    156  1.1   dyoung s32 ixgbe_init_phy_ops_generic(struct ixgbe_hw *hw);
    157  1.1   dyoung bool ixgbe_validate_phy_addr(struct ixgbe_hw *hw, u32 phy_addr);
    158  1.1   dyoung enum ixgbe_phy_type ixgbe_get_phy_type_from_id(u32 phy_id);
    159  1.1   dyoung s32 ixgbe_get_phy_id(struct ixgbe_hw *hw);
    160  1.1   dyoung s32 ixgbe_identify_phy_generic(struct ixgbe_hw *hw);
    161  1.1   dyoung s32 ixgbe_reset_phy_generic(struct ixgbe_hw *hw);
    162  1.5  msaitoh s32 ixgbe_read_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
    163  1.5  msaitoh 			   u16 *phy_data);
    164  1.5  msaitoh s32 ixgbe_write_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
    165  1.5  msaitoh 			    u16 phy_data);
    166  1.1   dyoung s32 ixgbe_read_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
    167  1.2  msaitoh 			       u32 device_type, u16 *phy_data);
    168  1.1   dyoung s32 ixgbe_write_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
    169  1.2  msaitoh 				u32 device_type, u16 phy_data);
    170  1.1   dyoung s32 ixgbe_setup_phy_link_generic(struct ixgbe_hw *hw);
    171  1.1   dyoung s32 ixgbe_setup_phy_link_speed_generic(struct ixgbe_hw *hw,
    172  1.2  msaitoh 				       ixgbe_link_speed speed,
    173  1.2  msaitoh 				       bool autoneg_wait_to_complete);
    174  1.1   dyoung s32 ixgbe_get_copper_link_capabilities_generic(struct ixgbe_hw *hw,
    175  1.2  msaitoh 					       ixgbe_link_speed *speed,
    176  1.2  msaitoh 					       bool *autoneg);
    177  1.6  msaitoh s32 ixgbe_check_reset_blocked(struct ixgbe_hw *hw);
    178  1.1   dyoung 
    179  1.1   dyoung /* PHY specific */
    180  1.1   dyoung s32 ixgbe_check_phy_link_tnx(struct ixgbe_hw *hw,
    181  1.2  msaitoh 			     ixgbe_link_speed *speed,
    182  1.2  msaitoh 			     bool *link_up);
    183  1.1   dyoung s32 ixgbe_setup_phy_link_tnx(struct ixgbe_hw *hw);
    184  1.1   dyoung s32 ixgbe_get_phy_firmware_version_tnx(struct ixgbe_hw *hw,
    185  1.2  msaitoh 				       u16 *firmware_version);
    186  1.1   dyoung s32 ixgbe_get_phy_firmware_version_generic(struct ixgbe_hw *hw,
    187  1.2  msaitoh 					   u16 *firmware_version);
    188  1.1   dyoung 
    189  1.1   dyoung s32 ixgbe_reset_phy_nl(struct ixgbe_hw *hw);
    190  1.6  msaitoh s32 ixgbe_set_copper_phy_power(struct ixgbe_hw *hw, bool on);
    191  1.2  msaitoh s32 ixgbe_identify_module_generic(struct ixgbe_hw *hw);
    192  1.1   dyoung s32 ixgbe_identify_sfp_module_generic(struct ixgbe_hw *hw);
    193  1.6  msaitoh s32 ixgbe_get_supported_phy_sfp_layer_generic(struct ixgbe_hw *hw);
    194  1.6  msaitoh s32 ixgbe_identify_qsfp_module_generic(struct ixgbe_hw *hw);
    195  1.1   dyoung s32 ixgbe_get_sfp_init_sequence_offsets(struct ixgbe_hw *hw,
    196  1.2  msaitoh 					u16 *list_offset,
    197  1.2  msaitoh 					u16 *data_offset);
    198  1.1   dyoung s32 ixgbe_tn_check_overtemp(struct ixgbe_hw *hw);
    199  1.1   dyoung s32 ixgbe_read_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
    200  1.2  msaitoh 				u8 dev_addr, u8 *data);
    201  1.7  msaitoh s32 ixgbe_read_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
    202  1.7  msaitoh 					 u8 dev_addr, u8 *data);
    203  1.1   dyoung s32 ixgbe_write_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
    204  1.2  msaitoh 				 u8 dev_addr, u8 data);
    205  1.7  msaitoh s32 ixgbe_write_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
    206  1.7  msaitoh 					  u8 dev_addr, u8 data);
    207  1.1   dyoung s32 ixgbe_read_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
    208  1.2  msaitoh 				  u8 *eeprom_data);
    209  1.1   dyoung s32 ixgbe_write_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
    210  1.2  msaitoh 				   u8 eeprom_data);
    211  1.2  msaitoh void ixgbe_i2c_bus_clear(struct ixgbe_hw *hw);
    212  1.1   dyoung #endif /* _IXGBE_PHY_H_ */
    213