ixgbe_phy.h revision 1.9 1 1.9 msaitoh /* $NetBSD: ixgbe_phy.h,v 1.9 2017/08/30 08:49:18 msaitoh Exp $ */
2 1.9 msaitoh
3 1.1 dyoung /******************************************************************************
4 1.1 dyoung
5 1.9 msaitoh Copyright (c) 2001-2017, Intel Corporation
6 1.1 dyoung All rights reserved.
7 1.9 msaitoh
8 1.9 msaitoh Redistribution and use in source and binary forms, with or without
9 1.1 dyoung modification, are permitted provided that the following conditions are met:
10 1.9 msaitoh
11 1.9 msaitoh 1. Redistributions of source code must retain the above copyright notice,
12 1.1 dyoung this list of conditions and the following disclaimer.
13 1.9 msaitoh
14 1.9 msaitoh 2. Redistributions in binary form must reproduce the above copyright
15 1.9 msaitoh notice, this list of conditions and the following disclaimer in the
16 1.1 dyoung documentation and/or other materials provided with the distribution.
17 1.9 msaitoh
18 1.9 msaitoh 3. Neither the name of the Intel Corporation nor the names of its
19 1.9 msaitoh contributors may be used to endorse or promote products derived from
20 1.1 dyoung this software without specific prior written permission.
21 1.9 msaitoh
22 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
23 1.9 msaitoh AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.9 msaitoh IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.9 msaitoh ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
26 1.9 msaitoh LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.9 msaitoh CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.9 msaitoh SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.9 msaitoh INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.9 msaitoh CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
33 1.1 dyoung
34 1.1 dyoung ******************************************************************************/
35 1.9 msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_phy.h 320688 2017-07-05 17:27:03Z erj $*/
36 1.1 dyoung
37 1.1 dyoung #ifndef _IXGBE_PHY_H_
38 1.1 dyoung #define _IXGBE_PHY_H_
39 1.1 dyoung
40 1.1 dyoung #include "ixgbe_type.h"
41 1.4 msaitoh #define IXGBE_I2C_EEPROM_DEV_ADDR 0xA0
42 1.4 msaitoh #define IXGBE_I2C_EEPROM_DEV_ADDR2 0xA2
43 1.4 msaitoh #define IXGBE_I2C_EEPROM_BANK_LEN 0xFF
44 1.1 dyoung
45 1.1 dyoung /* EEPROM byte offsets */
46 1.2 msaitoh #define IXGBE_SFF_IDENTIFIER 0x0
47 1.2 msaitoh #define IXGBE_SFF_IDENTIFIER_SFP 0x3
48 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE0 0x25
49 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE1 0x26
50 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE2 0x27
51 1.2 msaitoh #define IXGBE_SFF_1GBE_COMP_CODES 0x6
52 1.2 msaitoh #define IXGBE_SFF_10GBE_COMP_CODES 0x3
53 1.2 msaitoh #define IXGBE_SFF_CABLE_TECHNOLOGY 0x8
54 1.2 msaitoh #define IXGBE_SFF_CABLE_SPEC_COMP 0x3C
55 1.4 msaitoh #define IXGBE_SFF_SFF_8472_SWAP 0x5C
56 1.4 msaitoh #define IXGBE_SFF_SFF_8472_COMP 0x5E
57 1.4 msaitoh #define IXGBE_SFF_SFF_8472_OSCB 0x6E
58 1.4 msaitoh #define IXGBE_SFF_SFF_8472_ESCB 0x76
59 1.6 msaitoh #define IXGBE_SFF_IDENTIFIER_QSFP_PLUS 0xD
60 1.6 msaitoh #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE0 0xA5
61 1.6 msaitoh #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE1 0xA6
62 1.6 msaitoh #define IXGBE_SFF_QSFP_VENDOR_OUI_BYTE2 0xA7
63 1.6 msaitoh #define IXGBE_SFF_QSFP_CONNECTOR 0x82
64 1.6 msaitoh #define IXGBE_SFF_QSFP_10GBE_COMP 0x83
65 1.6 msaitoh #define IXGBE_SFF_QSFP_1GBE_COMP 0x86
66 1.6 msaitoh #define IXGBE_SFF_QSFP_CABLE_LENGTH 0x92
67 1.6 msaitoh #define IXGBE_SFF_QSFP_DEVICE_TECH 0x93
68 1.1 dyoung
69 1.1 dyoung /* Bitmasks */
70 1.2 msaitoh #define IXGBE_SFF_DA_PASSIVE_CABLE 0x4
71 1.2 msaitoh #define IXGBE_SFF_DA_ACTIVE_CABLE 0x8
72 1.2 msaitoh #define IXGBE_SFF_DA_SPEC_ACTIVE_LIMITING 0x4
73 1.2 msaitoh #define IXGBE_SFF_1GBASESX_CAPABLE 0x1
74 1.2 msaitoh #define IXGBE_SFF_1GBASELX_CAPABLE 0x2
75 1.2 msaitoh #define IXGBE_SFF_1GBASET_CAPABLE 0x8
76 1.2 msaitoh #define IXGBE_SFF_10GBASESR_CAPABLE 0x10
77 1.2 msaitoh #define IXGBE_SFF_10GBASELR_CAPABLE 0x20
78 1.4 msaitoh #define IXGBE_SFF_SOFT_RS_SELECT_MASK 0x8
79 1.4 msaitoh #define IXGBE_SFF_SOFT_RS_SELECT_10G 0x8
80 1.4 msaitoh #define IXGBE_SFF_SOFT_RS_SELECT_1G 0x0
81 1.6 msaitoh #define IXGBE_SFF_ADDRESSING_MODE 0x4
82 1.6 msaitoh #define IXGBE_SFF_QSFP_DA_ACTIVE_CABLE 0x1
83 1.6 msaitoh #define IXGBE_SFF_QSFP_DA_PASSIVE_CABLE 0x8
84 1.6 msaitoh #define IXGBE_SFF_QSFP_CONNECTOR_NOT_SEPARABLE 0x23
85 1.6 msaitoh #define IXGBE_SFF_QSFP_TRANSMITER_850NM_VCSEL 0x0
86 1.2 msaitoh #define IXGBE_I2C_EEPROM_READ_MASK 0x100
87 1.2 msaitoh #define IXGBE_I2C_EEPROM_STATUS_MASK 0x3
88 1.2 msaitoh #define IXGBE_I2C_EEPROM_STATUS_NO_OPERATION 0x0
89 1.2 msaitoh #define IXGBE_I2C_EEPROM_STATUS_PASS 0x1
90 1.2 msaitoh #define IXGBE_I2C_EEPROM_STATUS_FAIL 0x2
91 1.2 msaitoh #define IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS 0x3
92 1.1 dyoung
93 1.6 msaitoh #define IXGBE_CS4227 0xBE /* CS4227 address */
94 1.7 msaitoh #define IXGBE_CS4227_GLOBAL_ID_LSB 0
95 1.9 msaitoh #define IXGBE_CS4227_GLOBAL_ID_MSB 1
96 1.7 msaitoh #define IXGBE_CS4227_SCRATCH 2
97 1.7 msaitoh #define IXGBE_CS4227_GLOBAL_ID_VALUE 0x03E5
98 1.9 msaitoh #define IXGBE_CS4227_EFUSE_PDF_SKU 0x19F
99 1.9 msaitoh #define IXGBE_CS4223_SKU_ID 0x0010 /* Quad port */
100 1.9 msaitoh #define IXGBE_CS4227_SKU_ID 0x0014 /* Dual port */
101 1.8 msaitoh #define IXGBE_CS4227_RESET_PENDING 0x1357
102 1.8 msaitoh #define IXGBE_CS4227_RESET_COMPLETE 0x5AA5
103 1.8 msaitoh #define IXGBE_CS4227_RETRIES 15
104 1.8 msaitoh #define IXGBE_CS4227_EFUSE_STATUS 0x0181
105 1.7 msaitoh #define IXGBE_CS4227_LINE_SPARE22_MSB 0x12AD /* Reg to program speed */
106 1.7 msaitoh #define IXGBE_CS4227_LINE_SPARE24_LSB 0x12B0 /* Reg to program EDC */
107 1.7 msaitoh #define IXGBE_CS4227_HOST_SPARE22_MSB 0x1AAD /* Reg to program speed */
108 1.7 msaitoh #define IXGBE_CS4227_HOST_SPARE24_LSB 0x1AB0 /* Reg to program EDC */
109 1.8 msaitoh #define IXGBE_CS4227_EEPROM_STATUS 0x5001
110 1.8 msaitoh #define IXGBE_CS4227_EEPROM_LOAD_OK 0x0001
111 1.8 msaitoh #define IXGBE_CS4227_SPEED_1G 0x8000
112 1.8 msaitoh #define IXGBE_CS4227_SPEED_10G 0
113 1.6 msaitoh #define IXGBE_CS4227_EDC_MODE_CX1 0x0002
114 1.6 msaitoh #define IXGBE_CS4227_EDC_MODE_SR 0x0004
115 1.8 msaitoh #define IXGBE_CS4227_EDC_MODE_DIAG 0x0008
116 1.7 msaitoh #define IXGBE_CS4227_RESET_HOLD 500 /* microseconds */
117 1.8 msaitoh #define IXGBE_CS4227_RESET_DELAY 450 /* milliseconds */
118 1.7 msaitoh #define IXGBE_CS4227_CHECK_DELAY 30 /* milliseconds */
119 1.7 msaitoh #define IXGBE_PE 0xE0 /* Port expander address */
120 1.7 msaitoh #define IXGBE_PE_OUTPUT 1 /* Output register offset */
121 1.7 msaitoh #define IXGBE_PE_CONFIG 3 /* Config register offset */
122 1.7 msaitoh #define IXGBE_PE_BIT1 (1 << 1)
123 1.6 msaitoh
124 1.1 dyoung /* Flow control defines */
125 1.2 msaitoh #define IXGBE_TAF_SYM_PAUSE 0x400
126 1.2 msaitoh #define IXGBE_TAF_ASM_PAUSE 0x800
127 1.1 dyoung
128 1.1 dyoung /* Bit-shift macros */
129 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE0_SHIFT 24
130 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE1_SHIFT 16
131 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_BYTE2_SHIFT 8
132 1.1 dyoung
133 1.1 dyoung /* Vendor OUIs: format of OUI is 0x[byte0][byte1][byte2][00] */
134 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_TYCO 0x00407600
135 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_FTL 0x00906500
136 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_AVAGO 0x00176A00
137 1.2 msaitoh #define IXGBE_SFF_VENDOR_OUI_INTEL 0x001B2100
138 1.1 dyoung
139 1.1 dyoung /* I2C SDA and SCL timing parameters for standard mode */
140 1.2 msaitoh #define IXGBE_I2C_T_HD_STA 4
141 1.2 msaitoh #define IXGBE_I2C_T_LOW 5
142 1.2 msaitoh #define IXGBE_I2C_T_HIGH 4
143 1.2 msaitoh #define IXGBE_I2C_T_SU_STA 5
144 1.2 msaitoh #define IXGBE_I2C_T_HD_DATA 5
145 1.2 msaitoh #define IXGBE_I2C_T_SU_DATA 1
146 1.2 msaitoh #define IXGBE_I2C_T_RISE 1
147 1.2 msaitoh #define IXGBE_I2C_T_FALL 1
148 1.2 msaitoh #define IXGBE_I2C_T_SU_STO 4
149 1.2 msaitoh #define IXGBE_I2C_T_BUF 5
150 1.1 dyoung
151 1.6 msaitoh #ifndef IXGBE_SFP_DETECT_RETRIES
152 1.6 msaitoh #define IXGBE_SFP_DETECT_RETRIES 10
153 1.6 msaitoh
154 1.6 msaitoh #endif /* IXGBE_SFP_DETECT_RETRIES */
155 1.2 msaitoh #define IXGBE_TN_LASI_STATUS_REG 0x9005
156 1.2 msaitoh #define IXGBE_TN_LASI_STATUS_TEMP_ALARM 0x0008
157 1.1 dyoung
158 1.4 msaitoh /* SFP+ SFF-8472 Compliance */
159 1.4 msaitoh #define IXGBE_SFF_SFF_8472_UNSUP 0x00
160 1.4 msaitoh
161 1.1 dyoung s32 ixgbe_init_phy_ops_generic(struct ixgbe_hw *hw);
162 1.1 dyoung bool ixgbe_validate_phy_addr(struct ixgbe_hw *hw, u32 phy_addr);
163 1.1 dyoung enum ixgbe_phy_type ixgbe_get_phy_type_from_id(u32 phy_id);
164 1.1 dyoung s32 ixgbe_get_phy_id(struct ixgbe_hw *hw);
165 1.1 dyoung s32 ixgbe_identify_phy_generic(struct ixgbe_hw *hw);
166 1.1 dyoung s32 ixgbe_reset_phy_generic(struct ixgbe_hw *hw);
167 1.5 msaitoh s32 ixgbe_read_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
168 1.5 msaitoh u16 *phy_data);
169 1.5 msaitoh s32 ixgbe_write_phy_reg_mdi(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
170 1.5 msaitoh u16 phy_data);
171 1.1 dyoung s32 ixgbe_read_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
172 1.2 msaitoh u32 device_type, u16 *phy_data);
173 1.1 dyoung s32 ixgbe_write_phy_reg_generic(struct ixgbe_hw *hw, u32 reg_addr,
174 1.2 msaitoh u32 device_type, u16 phy_data);
175 1.1 dyoung s32 ixgbe_setup_phy_link_generic(struct ixgbe_hw *hw);
176 1.1 dyoung s32 ixgbe_setup_phy_link_speed_generic(struct ixgbe_hw *hw,
177 1.2 msaitoh ixgbe_link_speed speed,
178 1.2 msaitoh bool autoneg_wait_to_complete);
179 1.1 dyoung s32 ixgbe_get_copper_link_capabilities_generic(struct ixgbe_hw *hw,
180 1.2 msaitoh ixgbe_link_speed *speed,
181 1.2 msaitoh bool *autoneg);
182 1.6 msaitoh s32 ixgbe_check_reset_blocked(struct ixgbe_hw *hw);
183 1.1 dyoung
184 1.1 dyoung /* PHY specific */
185 1.1 dyoung s32 ixgbe_check_phy_link_tnx(struct ixgbe_hw *hw,
186 1.2 msaitoh ixgbe_link_speed *speed,
187 1.2 msaitoh bool *link_up);
188 1.1 dyoung s32 ixgbe_setup_phy_link_tnx(struct ixgbe_hw *hw);
189 1.1 dyoung s32 ixgbe_get_phy_firmware_version_tnx(struct ixgbe_hw *hw,
190 1.2 msaitoh u16 *firmware_version);
191 1.1 dyoung s32 ixgbe_get_phy_firmware_version_generic(struct ixgbe_hw *hw,
192 1.2 msaitoh u16 *firmware_version);
193 1.1 dyoung
194 1.1 dyoung s32 ixgbe_reset_phy_nl(struct ixgbe_hw *hw);
195 1.6 msaitoh s32 ixgbe_set_copper_phy_power(struct ixgbe_hw *hw, bool on);
196 1.2 msaitoh s32 ixgbe_identify_module_generic(struct ixgbe_hw *hw);
197 1.1 dyoung s32 ixgbe_identify_sfp_module_generic(struct ixgbe_hw *hw);
198 1.9 msaitoh u64 ixgbe_get_supported_phy_sfp_layer_generic(struct ixgbe_hw *hw);
199 1.6 msaitoh s32 ixgbe_identify_qsfp_module_generic(struct ixgbe_hw *hw);
200 1.1 dyoung s32 ixgbe_get_sfp_init_sequence_offsets(struct ixgbe_hw *hw,
201 1.2 msaitoh u16 *list_offset,
202 1.2 msaitoh u16 *data_offset);
203 1.1 dyoung s32 ixgbe_tn_check_overtemp(struct ixgbe_hw *hw);
204 1.1 dyoung s32 ixgbe_read_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
205 1.2 msaitoh u8 dev_addr, u8 *data);
206 1.7 msaitoh s32 ixgbe_read_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
207 1.7 msaitoh u8 dev_addr, u8 *data);
208 1.1 dyoung s32 ixgbe_write_i2c_byte_generic(struct ixgbe_hw *hw, u8 byte_offset,
209 1.2 msaitoh u8 dev_addr, u8 data);
210 1.7 msaitoh s32 ixgbe_write_i2c_byte_generic_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
211 1.7 msaitoh u8 dev_addr, u8 data);
212 1.1 dyoung s32 ixgbe_read_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
213 1.2 msaitoh u8 *eeprom_data);
214 1.1 dyoung s32 ixgbe_write_i2c_eeprom_generic(struct ixgbe_hw *hw, u8 byte_offset,
215 1.2 msaitoh u8 eeprom_data);
216 1.2 msaitoh void ixgbe_i2c_bus_clear(struct ixgbe_hw *hw);
217 1.9 msaitoh s32 ixgbe_read_i2c_combined_generic_int(struct ixgbe_hw *, u8 addr, u16 reg,
218 1.9 msaitoh u16 *val, bool lock);
219 1.9 msaitoh s32 ixgbe_write_i2c_combined_generic_int(struct ixgbe_hw *, u8 addr, u16 reg,
220 1.9 msaitoh u16 val, bool lock);
221 1.1 dyoung #endif /* _IXGBE_PHY_H_ */
222