Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_x540.c revision 1.11
      1   1.1  msaitoh /******************************************************************************
      2   1.1  msaitoh 
      3  1.10  msaitoh   Copyright (c) 2001-2017, Intel Corporation
      4   1.1  msaitoh   All rights reserved.
      5  1.10  msaitoh 
      6  1.10  msaitoh   Redistribution and use in source and binary forms, with or without
      7   1.1  msaitoh   modification, are permitted provided that the following conditions are met:
      8  1.10  msaitoh 
      9  1.10  msaitoh    1. Redistributions of source code must retain the above copyright notice,
     10   1.1  msaitoh       this list of conditions and the following disclaimer.
     11  1.10  msaitoh 
     12  1.10  msaitoh    2. Redistributions in binary form must reproduce the above copyright
     13  1.10  msaitoh       notice, this list of conditions and the following disclaimer in the
     14   1.1  msaitoh       documentation and/or other materials provided with the distribution.
     15  1.10  msaitoh 
     16  1.10  msaitoh    3. Neither the name of the Intel Corporation nor the names of its
     17  1.10  msaitoh       contributors may be used to endorse or promote products derived from
     18   1.1  msaitoh       this software without specific prior written permission.
     19  1.10  msaitoh 
     20   1.1  msaitoh   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21  1.10  msaitoh   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  1.10  msaitoh   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  1.10  msaitoh   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24  1.10  msaitoh   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.10  msaitoh   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.10  msaitoh   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.10  msaitoh   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.10  msaitoh   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1  msaitoh   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1  msaitoh   POSSIBILITY OF SUCH DAMAGE.
     31   1.1  msaitoh 
     32   1.1  msaitoh ******************************************************************************/
     33  1.10  msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_x540.c 320688 2017-07-05 17:27:03Z erj $*/
     34   1.1  msaitoh 
     35   1.1  msaitoh #include "ixgbe_x540.h"
     36   1.1  msaitoh #include "ixgbe_type.h"
     37   1.1  msaitoh #include "ixgbe_api.h"
     38   1.1  msaitoh #include "ixgbe_common.h"
     39   1.1  msaitoh #include "ixgbe_phy.h"
     40   1.1  msaitoh 
     41   1.5  msaitoh #define IXGBE_X540_MAX_TX_QUEUES	128
     42   1.5  msaitoh #define IXGBE_X540_MAX_RX_QUEUES	128
     43   1.5  msaitoh #define IXGBE_X540_RAR_ENTRIES		128
     44   1.5  msaitoh #define IXGBE_X540_MC_TBL_SIZE		128
     45   1.5  msaitoh #define IXGBE_X540_VFT_TBL_SIZE		128
     46   1.5  msaitoh #define IXGBE_X540_RX_PB_SIZE		384
     47   1.5  msaitoh 
     48   1.1  msaitoh static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw);
     49   1.1  msaitoh static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw);
     50   1.1  msaitoh static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw);
     51   1.1  msaitoh 
     52   1.1  msaitoh /**
     53   1.1  msaitoh  *  ixgbe_init_ops_X540 - Inits func ptrs and MAC type
     54   1.1  msaitoh  *  @hw: pointer to hardware structure
     55   1.1  msaitoh  *
     56   1.1  msaitoh  *  Initialize the function pointers and assign the MAC type for X540.
     57   1.1  msaitoh  *  Does not touch the hardware.
     58   1.1  msaitoh  **/
     59   1.1  msaitoh s32 ixgbe_init_ops_X540(struct ixgbe_hw *hw)
     60   1.1  msaitoh {
     61   1.1  msaitoh 	struct ixgbe_mac_info *mac = &hw->mac;
     62   1.1  msaitoh 	struct ixgbe_phy_info *phy = &hw->phy;
     63   1.1  msaitoh 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
     64   1.1  msaitoh 	s32 ret_val;
     65   1.1  msaitoh 
     66   1.1  msaitoh 	DEBUGFUNC("ixgbe_init_ops_X540");
     67   1.1  msaitoh 
     68   1.1  msaitoh 	ret_val = ixgbe_init_phy_ops_generic(hw);
     69   1.1  msaitoh 	ret_val = ixgbe_init_ops_generic(hw);
     70   1.1  msaitoh 
     71   1.1  msaitoh 
     72   1.1  msaitoh 	/* EEPROM */
     73   1.5  msaitoh 	eeprom->ops.init_params = ixgbe_init_eeprom_params_X540;
     74   1.5  msaitoh 	eeprom->ops.read = ixgbe_read_eerd_X540;
     75   1.5  msaitoh 	eeprom->ops.read_buffer = ixgbe_read_eerd_buffer_X540;
     76   1.5  msaitoh 	eeprom->ops.write = ixgbe_write_eewr_X540;
     77   1.5  msaitoh 	eeprom->ops.write_buffer = ixgbe_write_eewr_buffer_X540;
     78   1.5  msaitoh 	eeprom->ops.update_checksum = ixgbe_update_eeprom_checksum_X540;
     79   1.5  msaitoh 	eeprom->ops.validate_checksum = ixgbe_validate_eeprom_checksum_X540;
     80   1.5  msaitoh 	eeprom->ops.calc_checksum = ixgbe_calc_eeprom_checksum_X540;
     81   1.1  msaitoh 
     82   1.1  msaitoh 	/* PHY */
     83   1.5  msaitoh 	phy->ops.init = ixgbe_init_phy_ops_generic;
     84   1.1  msaitoh 	phy->ops.reset = NULL;
     85   1.9  msaitoh 	phy->ops.set_phy_power = ixgbe_set_copper_phy_power;
     86   1.1  msaitoh 
     87   1.1  msaitoh 	/* MAC */
     88   1.5  msaitoh 	mac->ops.reset_hw = ixgbe_reset_hw_X540;
     89   1.5  msaitoh 	mac->ops.enable_relaxed_ordering = ixgbe_enable_relaxed_ordering_gen2;
     90   1.5  msaitoh 	mac->ops.get_media_type = ixgbe_get_media_type_X540;
     91   1.1  msaitoh 	mac->ops.get_supported_physical_layer =
     92   1.5  msaitoh 				    ixgbe_get_supported_physical_layer_X540;
     93   1.1  msaitoh 	mac->ops.read_analog_reg8 = NULL;
     94   1.1  msaitoh 	mac->ops.write_analog_reg8 = NULL;
     95   1.5  msaitoh 	mac->ops.start_hw = ixgbe_start_hw_X540;
     96   1.5  msaitoh 	mac->ops.get_san_mac_addr = ixgbe_get_san_mac_addr_generic;
     97   1.5  msaitoh 	mac->ops.set_san_mac_addr = ixgbe_set_san_mac_addr_generic;
     98   1.5  msaitoh 	mac->ops.get_device_caps = ixgbe_get_device_caps_generic;
     99   1.5  msaitoh 	mac->ops.get_wwn_prefix = ixgbe_get_wwn_prefix_generic;
    100   1.5  msaitoh 	mac->ops.get_fcoe_boot_status = ixgbe_get_fcoe_boot_status_generic;
    101   1.5  msaitoh 	mac->ops.acquire_swfw_sync = ixgbe_acquire_swfw_sync_X540;
    102   1.5  msaitoh 	mac->ops.release_swfw_sync = ixgbe_release_swfw_sync_X540;
    103  1.10  msaitoh 	mac->ops.init_swfw_sync = ixgbe_init_swfw_sync_X540;
    104   1.5  msaitoh 	mac->ops.disable_sec_rx_path = ixgbe_disable_sec_rx_path_generic;
    105   1.5  msaitoh 	mac->ops.enable_sec_rx_path = ixgbe_enable_sec_rx_path_generic;
    106   1.1  msaitoh 
    107   1.1  msaitoh 	/* RAR, Multicast, VLAN */
    108   1.5  msaitoh 	mac->ops.set_vmdq = ixgbe_set_vmdq_generic;
    109   1.5  msaitoh 	mac->ops.set_vmdq_san_mac = ixgbe_set_vmdq_san_mac_generic;
    110   1.5  msaitoh 	mac->ops.clear_vmdq = ixgbe_clear_vmdq_generic;
    111   1.5  msaitoh 	mac->ops.insert_mac_addr = ixgbe_insert_mac_addr_generic;
    112   1.1  msaitoh 	mac->rar_highwater = 1;
    113   1.5  msaitoh 	mac->ops.set_vfta = ixgbe_set_vfta_generic;
    114   1.5  msaitoh 	mac->ops.set_vlvf = ixgbe_set_vlvf_generic;
    115   1.5  msaitoh 	mac->ops.clear_vfta = ixgbe_clear_vfta_generic;
    116   1.5  msaitoh 	mac->ops.init_uta_tables = ixgbe_init_uta_tables_generic;
    117   1.5  msaitoh 	mac->ops.set_mac_anti_spoofing = ixgbe_set_mac_anti_spoofing;
    118   1.5  msaitoh 	mac->ops.set_vlan_anti_spoofing = ixgbe_set_vlan_anti_spoofing;
    119   1.1  msaitoh 
    120   1.1  msaitoh 	/* Link */
    121   1.1  msaitoh 	mac->ops.get_link_capabilities =
    122   1.5  msaitoh 				ixgbe_get_copper_link_capabilities_generic;
    123   1.5  msaitoh 	mac->ops.setup_link = ixgbe_setup_mac_link_X540;
    124   1.5  msaitoh 	mac->ops.setup_rxpba = ixgbe_set_rxpba_generic;
    125   1.5  msaitoh 	mac->ops.check_link = ixgbe_check_mac_link_generic;
    126  1.10  msaitoh 	mac->ops.bypass_rw = ixgbe_bypass_rw_generic;
    127  1.10  msaitoh 	mac->ops.bypass_valid_rd = ixgbe_bypass_valid_rd_generic;
    128  1.10  msaitoh 	mac->ops.bypass_set = ixgbe_bypass_set_generic;
    129  1.10  msaitoh 	mac->ops.bypass_rd_eep = ixgbe_bypass_rd_eep_generic;
    130   1.1  msaitoh 
    131   1.3  msaitoh 
    132   1.5  msaitoh 	mac->mcft_size		= IXGBE_X540_MC_TBL_SIZE;
    133   1.5  msaitoh 	mac->vft_size		= IXGBE_X540_VFT_TBL_SIZE;
    134   1.5  msaitoh 	mac->num_rar_entries	= IXGBE_X540_RAR_ENTRIES;
    135   1.5  msaitoh 	mac->rx_pb_size		= IXGBE_X540_RX_PB_SIZE;
    136   1.5  msaitoh 	mac->max_rx_queues	= IXGBE_X540_MAX_RX_QUEUES;
    137   1.5  msaitoh 	mac->max_tx_queues	= IXGBE_X540_MAX_TX_QUEUES;
    138   1.1  msaitoh 	mac->max_msix_vectors	= ixgbe_get_pcie_msix_count_generic(hw);
    139   1.1  msaitoh 
    140   1.1  msaitoh 	/*
    141   1.1  msaitoh 	 * FWSM register
    142   1.1  msaitoh 	 * ARC supported; valid only if manageability features are
    143   1.1  msaitoh 	 * enabled.
    144   1.1  msaitoh 	 */
    145   1.7  msaitoh 	mac->arc_subsystem_valid = !!(IXGBE_READ_REG(hw, IXGBE_FWSM_BY_MAC(hw))
    146   1.7  msaitoh 				     & IXGBE_FWSM_MODE_MASK);
    147   1.1  msaitoh 
    148   1.1  msaitoh 	hw->mbx.ops.init_params = ixgbe_init_mbx_params_pf;
    149   1.1  msaitoh 
    150   1.1  msaitoh 	/* LEDs */
    151   1.1  msaitoh 	mac->ops.blink_led_start = ixgbe_blink_led_start_X540;
    152   1.1  msaitoh 	mac->ops.blink_led_stop = ixgbe_blink_led_stop_X540;
    153   1.1  msaitoh 
    154   1.1  msaitoh 	/* Manageability interface */
    155   1.5  msaitoh 	mac->ops.set_fw_drv_ver = ixgbe_set_fw_drv_ver_generic;
    156   1.1  msaitoh 
    157   1.5  msaitoh 	mac->ops.get_rtrup2tc = ixgbe_dcb_get_rtrup2tc_generic;
    158   1.4  msaitoh 
    159   1.1  msaitoh 	return ret_val;
    160   1.1  msaitoh }
    161   1.1  msaitoh 
    162   1.1  msaitoh /**
    163   1.1  msaitoh  *  ixgbe_get_link_capabilities_X540 - Determines link capabilities
    164   1.1  msaitoh  *  @hw: pointer to hardware structure
    165   1.1  msaitoh  *  @speed: pointer to link speed
    166   1.1  msaitoh  *  @autoneg: TRUE when autoneg or autotry is enabled
    167   1.1  msaitoh  *
    168   1.1  msaitoh  *  Determines the link capabilities by reading the AUTOC register.
    169   1.1  msaitoh  **/
    170   1.1  msaitoh s32 ixgbe_get_link_capabilities_X540(struct ixgbe_hw *hw,
    171   1.1  msaitoh 				     ixgbe_link_speed *speed,
    172   1.1  msaitoh 				     bool *autoneg)
    173   1.1  msaitoh {
    174   1.1  msaitoh 	ixgbe_get_copper_link_capabilities_generic(hw, speed, autoneg);
    175   1.1  msaitoh 
    176   1.1  msaitoh 	return IXGBE_SUCCESS;
    177   1.1  msaitoh }
    178   1.1  msaitoh 
    179   1.1  msaitoh /**
    180   1.1  msaitoh  *  ixgbe_get_media_type_X540 - Get media type
    181   1.1  msaitoh  *  @hw: pointer to hardware structure
    182   1.1  msaitoh  *
    183   1.1  msaitoh  *  Returns the media type (fiber, copper, backplane)
    184   1.1  msaitoh  **/
    185   1.1  msaitoh enum ixgbe_media_type ixgbe_get_media_type_X540(struct ixgbe_hw *hw)
    186   1.1  msaitoh {
    187   1.1  msaitoh 	UNREFERENCED_1PARAMETER(hw);
    188   1.1  msaitoh 	return ixgbe_media_type_copper;
    189   1.1  msaitoh }
    190   1.1  msaitoh 
    191   1.1  msaitoh /**
    192   1.1  msaitoh  *  ixgbe_setup_mac_link_X540 - Sets the auto advertised capabilities
    193   1.1  msaitoh  *  @hw: pointer to hardware structure
    194   1.1  msaitoh  *  @speed: new link speed
    195   1.1  msaitoh  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    196   1.1  msaitoh  **/
    197   1.1  msaitoh s32 ixgbe_setup_mac_link_X540(struct ixgbe_hw *hw,
    198   1.3  msaitoh 			      ixgbe_link_speed speed,
    199   1.1  msaitoh 			      bool autoneg_wait_to_complete)
    200   1.1  msaitoh {
    201   1.1  msaitoh 	DEBUGFUNC("ixgbe_setup_mac_link_X540");
    202   1.3  msaitoh 	return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait_to_complete);
    203   1.1  msaitoh }
    204   1.1  msaitoh 
    205   1.1  msaitoh /**
    206   1.1  msaitoh  *  ixgbe_reset_hw_X540 - Perform hardware reset
    207   1.1  msaitoh  *  @hw: pointer to hardware structure
    208   1.1  msaitoh  *
    209   1.1  msaitoh  *  Resets the hardware by resetting the transmit and receive units, masks
    210   1.1  msaitoh  *  and clears all interrupts, and perform a reset.
    211   1.1  msaitoh  **/
    212   1.1  msaitoh s32 ixgbe_reset_hw_X540(struct ixgbe_hw *hw)
    213   1.1  msaitoh {
    214   1.1  msaitoh 	s32 status;
    215   1.1  msaitoh 	u32 ctrl, i;
    216  1.10  msaitoh 	u32 swfw_mask = hw->phy.phy_semaphore_mask;
    217   1.1  msaitoh 
    218   1.1  msaitoh 	DEBUGFUNC("ixgbe_reset_hw_X540");
    219   1.1  msaitoh 
    220   1.1  msaitoh 	/* Call adapter stop to disable tx/rx and clear interrupts */
    221   1.1  msaitoh 	status = hw->mac.ops.stop_adapter(hw);
    222   1.1  msaitoh 	if (status != IXGBE_SUCCESS)
    223   1.1  msaitoh 		goto reset_hw_out;
    224   1.1  msaitoh 
    225   1.1  msaitoh 	/* flush pending Tx transactions */
    226   1.1  msaitoh 	ixgbe_clear_tx_pending(hw);
    227   1.1  msaitoh 
    228   1.1  msaitoh mac_reset_top:
    229  1.10  msaitoh 	status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
    230  1.10  msaitoh 	if (status != IXGBE_SUCCESS) {
    231  1.10  msaitoh 		ERROR_REPORT2(IXGBE_ERROR_CAUTION,
    232  1.10  msaitoh 			"semaphore failed with %d", status);
    233  1.10  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    234  1.10  msaitoh 	}
    235   1.1  msaitoh 	ctrl = IXGBE_CTRL_RST;
    236   1.1  msaitoh 	ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
    237   1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
    238   1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
    239  1.10  msaitoh 	hw->mac.ops.release_swfw_sync(hw, swfw_mask);
    240   1.1  msaitoh 
    241   1.1  msaitoh 	/* Poll for reset bit to self-clear indicating reset is complete */
    242   1.1  msaitoh 	for (i = 0; i < 10; i++) {
    243   1.1  msaitoh 		usec_delay(1);
    244   1.1  msaitoh 		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
    245   1.1  msaitoh 		if (!(ctrl & IXGBE_CTRL_RST_MASK))
    246   1.1  msaitoh 			break;
    247   1.1  msaitoh 	}
    248   1.1  msaitoh 
    249   1.1  msaitoh 	if (ctrl & IXGBE_CTRL_RST_MASK) {
    250   1.1  msaitoh 		status = IXGBE_ERR_RESET_FAILED;
    251   1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    252   1.4  msaitoh 			     "Reset polling failed to complete.\n");
    253   1.1  msaitoh 	}
    254   1.1  msaitoh 	msec_delay(100);
    255   1.1  msaitoh 
    256   1.1  msaitoh 	/*
    257   1.1  msaitoh 	 * Double resets are required for recovery from certain error
    258   1.1  msaitoh 	 * conditions.  Between resets, it is necessary to stall to allow time
    259   1.1  msaitoh 	 * for any pending HW events to complete.
    260   1.1  msaitoh 	 */
    261   1.1  msaitoh 	if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
    262   1.1  msaitoh 		hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
    263   1.1  msaitoh 		goto mac_reset_top;
    264   1.1  msaitoh 	}
    265   1.1  msaitoh 
    266   1.1  msaitoh 	/* Set the Rx packet buffer size. */
    267   1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT);
    268   1.1  msaitoh 
    269   1.1  msaitoh 	/* Store the permanent mac address */
    270   1.1  msaitoh 	hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
    271   1.1  msaitoh 
    272   1.1  msaitoh 	/*
    273   1.1  msaitoh 	 * Store MAC address from RAR0, clear receive address registers, and
    274   1.1  msaitoh 	 * clear the multicast table.  Also reset num_rar_entries to 128,
    275   1.1  msaitoh 	 * since we modify this value when programming the SAN MAC address.
    276   1.1  msaitoh 	 */
    277   1.1  msaitoh 	hw->mac.num_rar_entries = 128;
    278   1.1  msaitoh 	hw->mac.ops.init_rx_addrs(hw);
    279   1.1  msaitoh 
    280   1.1  msaitoh 	/* Store the permanent SAN mac address */
    281   1.1  msaitoh 	hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
    282   1.1  msaitoh 
    283   1.1  msaitoh 	/* Add the SAN MAC address to the RAR only if it's a valid address */
    284   1.1  msaitoh 	if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
    285  1.10  msaitoh 		/* Save the SAN MAC RAR index */
    286  1.10  msaitoh 		hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
    287  1.10  msaitoh 
    288  1.10  msaitoh 		hw->mac.ops.set_rar(hw, hw->mac.san_mac_rar_index,
    289   1.1  msaitoh 				    hw->mac.san_addr, 0, IXGBE_RAH_AV);
    290   1.1  msaitoh 
    291  1.10  msaitoh 		/* clear VMDq pool/queue selection for this RAR */
    292  1.10  msaitoh 		hw->mac.ops.clear_vmdq(hw, hw->mac.san_mac_rar_index,
    293  1.10  msaitoh 				       IXGBE_CLEAR_VMDQ_ALL);
    294   1.2  msaitoh 
    295   1.1  msaitoh 		/* Reserve the last RAR for the SAN MAC address */
    296   1.1  msaitoh 		hw->mac.num_rar_entries--;
    297   1.1  msaitoh 	}
    298   1.1  msaitoh 
    299   1.1  msaitoh 	/* Store the alternative WWNN/WWPN prefix */
    300   1.1  msaitoh 	hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
    301   1.1  msaitoh 				   &hw->mac.wwpn_prefix);
    302   1.1  msaitoh 
    303   1.1  msaitoh reset_hw_out:
    304   1.1  msaitoh 	return status;
    305   1.1  msaitoh }
    306   1.1  msaitoh 
    307   1.1  msaitoh /**
    308   1.1  msaitoh  *  ixgbe_start_hw_X540 - Prepare hardware for Tx/Rx
    309   1.1  msaitoh  *  @hw: pointer to hardware structure
    310   1.1  msaitoh  *
    311   1.1  msaitoh  *  Starts the hardware using the generic start_hw function
    312   1.1  msaitoh  *  and the generation start_hw function.
    313   1.1  msaitoh  *  Then performs revision-specific operations, if any.
    314   1.1  msaitoh  **/
    315   1.1  msaitoh s32 ixgbe_start_hw_X540(struct ixgbe_hw *hw)
    316   1.1  msaitoh {
    317   1.1  msaitoh 	s32 ret_val = IXGBE_SUCCESS;
    318   1.1  msaitoh 
    319   1.1  msaitoh 	DEBUGFUNC("ixgbe_start_hw_X540");
    320   1.1  msaitoh 
    321   1.1  msaitoh 	ret_val = ixgbe_start_hw_generic(hw);
    322   1.1  msaitoh 	if (ret_val != IXGBE_SUCCESS)
    323   1.1  msaitoh 		goto out;
    324   1.1  msaitoh 
    325   1.1  msaitoh 	ret_val = ixgbe_start_hw_gen2(hw);
    326   1.1  msaitoh 
    327   1.1  msaitoh out:
    328   1.1  msaitoh 	return ret_val;
    329   1.1  msaitoh }
    330   1.1  msaitoh 
    331   1.1  msaitoh /**
    332   1.1  msaitoh  *  ixgbe_get_supported_physical_layer_X540 - Returns physical layer type
    333   1.1  msaitoh  *  @hw: pointer to hardware structure
    334   1.1  msaitoh  *
    335   1.1  msaitoh  *  Determines physical layer capabilities of the current configuration.
    336   1.1  msaitoh  **/
    337  1.10  msaitoh u64 ixgbe_get_supported_physical_layer_X540(struct ixgbe_hw *hw)
    338   1.1  msaitoh {
    339  1.10  msaitoh 	u64 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
    340   1.1  msaitoh 	u16 ext_ability = 0;
    341   1.1  msaitoh 
    342   1.1  msaitoh 	DEBUGFUNC("ixgbe_get_supported_physical_layer_X540");
    343   1.1  msaitoh 
    344   1.1  msaitoh 	hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
    345   1.1  msaitoh 	IXGBE_MDIO_PMA_PMD_DEV_TYPE, &ext_ability);
    346   1.1  msaitoh 	if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
    347   1.1  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
    348   1.1  msaitoh 	if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
    349   1.1  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
    350   1.1  msaitoh 	if (ext_ability & IXGBE_MDIO_PHY_100BASETX_ABILITY)
    351   1.1  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
    352   1.1  msaitoh 
    353  1.11  msaitoh 	if (hw->mac.type == ixgbe_mac_X550) {
    354  1.11  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_2500BASE_T
    355  1.11  msaitoh 		    | IXGBE_PHYSICAL_LAYER_5GBASE_T;
    356  1.11  msaitoh 	}
    357  1.11  msaitoh 
    358   1.1  msaitoh 	return physical_layer;
    359   1.1  msaitoh }
    360   1.1  msaitoh 
    361   1.1  msaitoh /**
    362   1.1  msaitoh  *  ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
    363   1.1  msaitoh  *  @hw: pointer to hardware structure
    364   1.1  msaitoh  *
    365   1.1  msaitoh  *  Initializes the EEPROM parameters ixgbe_eeprom_info within the
    366   1.1  msaitoh  *  ixgbe_hw struct in order to set up EEPROM access.
    367   1.1  msaitoh  **/
    368   1.1  msaitoh s32 ixgbe_init_eeprom_params_X540(struct ixgbe_hw *hw)
    369   1.1  msaitoh {
    370   1.1  msaitoh 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
    371   1.1  msaitoh 	u32 eec;
    372   1.1  msaitoh 	u16 eeprom_size;
    373   1.1  msaitoh 
    374   1.1  msaitoh 	DEBUGFUNC("ixgbe_init_eeprom_params_X540");
    375   1.1  msaitoh 
    376   1.1  msaitoh 	if (eeprom->type == ixgbe_eeprom_uninitialized) {
    377   1.1  msaitoh 		eeprom->semaphore_delay = 10;
    378   1.1  msaitoh 		eeprom->type = ixgbe_flash;
    379   1.1  msaitoh 
    380   1.7  msaitoh 		eec = IXGBE_READ_REG(hw, IXGBE_EEC_BY_MAC(hw));
    381   1.1  msaitoh 		eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
    382   1.1  msaitoh 				    IXGBE_EEC_SIZE_SHIFT);
    383   1.1  msaitoh 		eeprom->word_size = 1 << (eeprom_size +
    384   1.1  msaitoh 					  IXGBE_EEPROM_WORD_SIZE_SHIFT);
    385   1.1  msaitoh 
    386   1.1  msaitoh 		DEBUGOUT2("Eeprom params: type = %d, size = %d\n",
    387   1.1  msaitoh 			  eeprom->type, eeprom->word_size);
    388   1.1  msaitoh 	}
    389   1.1  msaitoh 
    390   1.1  msaitoh 	return IXGBE_SUCCESS;
    391   1.1  msaitoh }
    392   1.1  msaitoh 
    393   1.1  msaitoh /**
    394   1.1  msaitoh  *  ixgbe_read_eerd_X540- Read EEPROM word using EERD
    395   1.1  msaitoh  *  @hw: pointer to hardware structure
    396   1.1  msaitoh  *  @offset: offset of  word in the EEPROM to read
    397   1.1  msaitoh  *  @data: word read from the EEPROM
    398   1.1  msaitoh  *
    399   1.1  msaitoh  *  Reads a 16 bit word from the EEPROM using the EERD register.
    400   1.1  msaitoh  **/
    401   1.1  msaitoh s32 ixgbe_read_eerd_X540(struct ixgbe_hw *hw, u16 offset, u16 *data)
    402   1.1  msaitoh {
    403   1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    404   1.1  msaitoh 
    405   1.1  msaitoh 	DEBUGFUNC("ixgbe_read_eerd_X540");
    406   1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    407   1.4  msaitoh 	    IXGBE_SUCCESS) {
    408   1.1  msaitoh 		status = ixgbe_read_eerd_generic(hw, offset, data);
    409   1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    410   1.4  msaitoh 	} else {
    411   1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    412   1.4  msaitoh 	}
    413   1.1  msaitoh 
    414   1.1  msaitoh 	return status;
    415   1.1  msaitoh }
    416   1.1  msaitoh 
    417   1.1  msaitoh /**
    418   1.1  msaitoh  *  ixgbe_read_eerd_buffer_X540- Read EEPROM word(s) using EERD
    419   1.1  msaitoh  *  @hw: pointer to hardware structure
    420   1.1  msaitoh  *  @offset: offset of  word in the EEPROM to read
    421   1.1  msaitoh  *  @words: number of words
    422   1.1  msaitoh  *  @data: word(s) read from the EEPROM
    423   1.1  msaitoh  *
    424   1.1  msaitoh  *  Reads a 16 bit word(s) from the EEPROM using the EERD register.
    425   1.1  msaitoh  **/
    426   1.1  msaitoh s32 ixgbe_read_eerd_buffer_X540(struct ixgbe_hw *hw,
    427   1.1  msaitoh 				u16 offset, u16 words, u16 *data)
    428   1.1  msaitoh {
    429   1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    430   1.1  msaitoh 
    431   1.1  msaitoh 	DEBUGFUNC("ixgbe_read_eerd_buffer_X540");
    432   1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    433   1.4  msaitoh 	    IXGBE_SUCCESS) {
    434   1.1  msaitoh 		status = ixgbe_read_eerd_buffer_generic(hw, offset,
    435   1.1  msaitoh 							words, data);
    436   1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    437   1.4  msaitoh 	} else {
    438   1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    439   1.4  msaitoh 	}
    440   1.1  msaitoh 
    441   1.1  msaitoh 	return status;
    442   1.1  msaitoh }
    443   1.1  msaitoh 
    444   1.1  msaitoh /**
    445   1.1  msaitoh  *  ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
    446   1.1  msaitoh  *  @hw: pointer to hardware structure
    447   1.1  msaitoh  *  @offset: offset of  word in the EEPROM to write
    448   1.1  msaitoh  *  @data: word write to the EEPROM
    449   1.1  msaitoh  *
    450   1.1  msaitoh  *  Write a 16 bit word to the EEPROM using the EEWR register.
    451   1.1  msaitoh  **/
    452   1.1  msaitoh s32 ixgbe_write_eewr_X540(struct ixgbe_hw *hw, u16 offset, u16 data)
    453   1.1  msaitoh {
    454   1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    455   1.1  msaitoh 
    456   1.1  msaitoh 	DEBUGFUNC("ixgbe_write_eewr_X540");
    457   1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    458   1.4  msaitoh 	    IXGBE_SUCCESS) {
    459   1.1  msaitoh 		status = ixgbe_write_eewr_generic(hw, offset, data);
    460   1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    461   1.4  msaitoh 	} else {
    462   1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    463   1.4  msaitoh 	}
    464   1.1  msaitoh 
    465   1.1  msaitoh 	return status;
    466   1.1  msaitoh }
    467   1.1  msaitoh 
    468   1.1  msaitoh /**
    469   1.1  msaitoh  *  ixgbe_write_eewr_buffer_X540 - Write EEPROM word(s) using EEWR
    470   1.1  msaitoh  *  @hw: pointer to hardware structure
    471   1.1  msaitoh  *  @offset: offset of  word in the EEPROM to write
    472   1.1  msaitoh  *  @words: number of words
    473   1.1  msaitoh  *  @data: word(s) write to the EEPROM
    474   1.1  msaitoh  *
    475   1.1  msaitoh  *  Write a 16 bit word(s) to the EEPROM using the EEWR register.
    476   1.1  msaitoh  **/
    477   1.1  msaitoh s32 ixgbe_write_eewr_buffer_X540(struct ixgbe_hw *hw,
    478   1.1  msaitoh 				 u16 offset, u16 words, u16 *data)
    479   1.1  msaitoh {
    480   1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    481   1.1  msaitoh 
    482   1.1  msaitoh 	DEBUGFUNC("ixgbe_write_eewr_buffer_X540");
    483   1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    484   1.4  msaitoh 	    IXGBE_SUCCESS) {
    485   1.1  msaitoh 		status = ixgbe_write_eewr_buffer_generic(hw, offset,
    486   1.1  msaitoh 							 words, data);
    487   1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    488   1.4  msaitoh 	} else {
    489   1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    490   1.4  msaitoh 	}
    491   1.1  msaitoh 
    492   1.1  msaitoh 	return status;
    493   1.1  msaitoh }
    494   1.1  msaitoh 
    495   1.1  msaitoh /**
    496   1.1  msaitoh  *  ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
    497   1.1  msaitoh  *
    498   1.1  msaitoh  *  This function does not use synchronization for EERD and EEWR. It can
    499   1.1  msaitoh  *  be used internally by function which utilize ixgbe_acquire_swfw_sync_X540.
    500   1.1  msaitoh  *
    501   1.1  msaitoh  *  @hw: pointer to hardware structure
    502   1.5  msaitoh  *
    503   1.5  msaitoh  *  Returns a negative error code on error, or the 16-bit checksum
    504   1.1  msaitoh  **/
    505   1.5  msaitoh s32 ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw *hw)
    506   1.1  msaitoh {
    507   1.5  msaitoh 	u16 i, j;
    508   1.1  msaitoh 	u16 checksum = 0;
    509   1.1  msaitoh 	u16 length = 0;
    510   1.1  msaitoh 	u16 pointer = 0;
    511   1.1  msaitoh 	u16 word = 0;
    512   1.5  msaitoh 	u16 ptr_start = IXGBE_PCIE_ANALOG_PTR;
    513   1.1  msaitoh 
    514   1.5  msaitoh 	/* Do not use hw->eeprom.ops.read because we do not want to take
    515   1.1  msaitoh 	 * the synchronization semaphores here. Instead use
    516   1.1  msaitoh 	 * ixgbe_read_eerd_generic
    517   1.1  msaitoh 	 */
    518   1.1  msaitoh 
    519   1.1  msaitoh 	DEBUGFUNC("ixgbe_calc_eeprom_checksum_X540");
    520   1.1  msaitoh 
    521  1.10  msaitoh 	/* Include 0x0 up to IXGBE_EEPROM_CHECKSUM; do not include the
    522  1.10  msaitoh 	 * checksum itself
    523  1.10  msaitoh 	 */
    524  1.10  msaitoh 	for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) {
    525   1.5  msaitoh 		if (ixgbe_read_eerd_generic(hw, i, &word)) {
    526   1.1  msaitoh 			DEBUGOUT("EEPROM read failed\n");
    527   1.5  msaitoh 			return IXGBE_ERR_EEPROM;
    528   1.1  msaitoh 		}
    529  1.10  msaitoh 		checksum += word;
    530   1.1  msaitoh 	}
    531   1.1  msaitoh 
    532   1.5  msaitoh 	/* Include all data from pointers 0x3, 0x6-0xE.  This excludes the
    533   1.1  msaitoh 	 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
    534   1.1  msaitoh 	 */
    535   1.5  msaitoh 	for (i = ptr_start; i < IXGBE_FW_PTR; i++) {
    536   1.1  msaitoh 		if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
    537   1.1  msaitoh 			continue;
    538   1.1  msaitoh 
    539   1.5  msaitoh 		if (ixgbe_read_eerd_generic(hw, i, &pointer)) {
    540   1.1  msaitoh 			DEBUGOUT("EEPROM read failed\n");
    541   1.5  msaitoh 			return IXGBE_ERR_EEPROM;
    542   1.1  msaitoh 		}
    543   1.1  msaitoh 
    544   1.1  msaitoh 		/* Skip pointer section if the pointer is invalid. */
    545   1.1  msaitoh 		if (pointer == 0xFFFF || pointer == 0 ||
    546   1.1  msaitoh 		    pointer >= hw->eeprom.word_size)
    547   1.1  msaitoh 			continue;
    548   1.1  msaitoh 
    549   1.5  msaitoh 		if (ixgbe_read_eerd_generic(hw, pointer, &length)) {
    550   1.1  msaitoh 			DEBUGOUT("EEPROM read failed\n");
    551   1.5  msaitoh 			return IXGBE_ERR_EEPROM;
    552   1.1  msaitoh 		}
    553   1.1  msaitoh 
    554   1.1  msaitoh 		/* Skip pointer section if length is invalid. */
    555   1.1  msaitoh 		if (length == 0xFFFF || length == 0 ||
    556   1.1  msaitoh 		    (pointer + length) >= hw->eeprom.word_size)
    557   1.1  msaitoh 			continue;
    558   1.1  msaitoh 
    559   1.5  msaitoh 		for (j = pointer + 1; j <= pointer + length; j++) {
    560   1.5  msaitoh 			if (ixgbe_read_eerd_generic(hw, j, &word)) {
    561   1.1  msaitoh 				DEBUGOUT("EEPROM read failed\n");
    562   1.5  msaitoh 				return IXGBE_ERR_EEPROM;
    563   1.1  msaitoh 			}
    564   1.1  msaitoh 			checksum += word;
    565   1.1  msaitoh 		}
    566   1.1  msaitoh 	}
    567   1.1  msaitoh 
    568   1.1  msaitoh 	checksum = (u16)IXGBE_EEPROM_SUM - checksum;
    569   1.1  msaitoh 
    570   1.5  msaitoh 	return (s32)checksum;
    571   1.1  msaitoh }
    572   1.1  msaitoh 
    573   1.1  msaitoh /**
    574   1.1  msaitoh  *  ixgbe_validate_eeprom_checksum_X540 - Validate EEPROM checksum
    575   1.1  msaitoh  *  @hw: pointer to hardware structure
    576   1.1  msaitoh  *  @checksum_val: calculated checksum
    577   1.1  msaitoh  *
    578   1.1  msaitoh  *  Performs checksum calculation and validates the EEPROM checksum.  If the
    579   1.1  msaitoh  *  caller does not need checksum_val, the value can be NULL.
    580   1.1  msaitoh  **/
    581   1.1  msaitoh s32 ixgbe_validate_eeprom_checksum_X540(struct ixgbe_hw *hw,
    582   1.1  msaitoh 					u16 *checksum_val)
    583   1.1  msaitoh {
    584   1.1  msaitoh 	s32 status;
    585   1.1  msaitoh 	u16 checksum;
    586   1.1  msaitoh 	u16 read_checksum = 0;
    587   1.1  msaitoh 
    588   1.1  msaitoh 	DEBUGFUNC("ixgbe_validate_eeprom_checksum_X540");
    589   1.1  msaitoh 
    590   1.5  msaitoh 	/* Read the first word from the EEPROM. If this times out or fails, do
    591   1.1  msaitoh 	 * not continue or we could be in for a very long wait while every
    592   1.1  msaitoh 	 * EEPROM read fails
    593   1.1  msaitoh 	 */
    594   1.1  msaitoh 	status = hw->eeprom.ops.read(hw, 0, &checksum);
    595   1.5  msaitoh 	if (status) {
    596   1.1  msaitoh 		DEBUGOUT("EEPROM read failed\n");
    597   1.5  msaitoh 		return status;
    598   1.1  msaitoh 	}
    599   1.1  msaitoh 
    600   1.5  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
    601   1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    602   1.5  msaitoh 
    603   1.5  msaitoh 	status = hw->eeprom.ops.calc_checksum(hw);
    604   1.5  msaitoh 	if (status < 0)
    605   1.5  msaitoh 		goto out;
    606   1.1  msaitoh 
    607   1.5  msaitoh 	checksum = (u16)(status & 0xffff);
    608   1.1  msaitoh 
    609   1.5  msaitoh 	/* Do not use hw->eeprom.ops.read because we do not want to take
    610   1.5  msaitoh 	 * the synchronization semaphores twice here.
    611   1.5  msaitoh 	 */
    612   1.5  msaitoh 	status = ixgbe_read_eerd_generic(hw, IXGBE_EEPROM_CHECKSUM,
    613   1.5  msaitoh 					 &read_checksum);
    614   1.5  msaitoh 	if (status)
    615   1.5  msaitoh 		goto out;
    616   1.1  msaitoh 
    617   1.5  msaitoh 	/* Verify read checksum from EEPROM is the same as
    618   1.5  msaitoh 	 * calculated checksum
    619   1.5  msaitoh 	 */
    620   1.5  msaitoh 	if (read_checksum != checksum) {
    621   1.5  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
    622   1.5  msaitoh 			     "Invalid EEPROM checksum");
    623   1.5  msaitoh 		status = IXGBE_ERR_EEPROM_CHECKSUM;
    624   1.1  msaitoh 	}
    625   1.1  msaitoh 
    626   1.5  msaitoh 	/* If the user cares, return the calculated checksum */
    627   1.5  msaitoh 	if (checksum_val)
    628   1.5  msaitoh 		*checksum_val = checksum;
    629   1.5  msaitoh 
    630   1.1  msaitoh out:
    631   1.5  msaitoh 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    632   1.5  msaitoh 
    633   1.1  msaitoh 	return status;
    634   1.1  msaitoh }
    635   1.1  msaitoh 
    636   1.1  msaitoh /**
    637   1.1  msaitoh  * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
    638   1.1  msaitoh  * @hw: pointer to hardware structure
    639   1.1  msaitoh  *
    640   1.1  msaitoh  * After writing EEPROM to shadow RAM using EEWR register, software calculates
    641   1.1  msaitoh  * checksum and updates the EEPROM and instructs the hardware to update
    642   1.1  msaitoh  * the flash.
    643   1.1  msaitoh  **/
    644   1.1  msaitoh s32 ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw *hw)
    645   1.1  msaitoh {
    646   1.1  msaitoh 	s32 status;
    647   1.1  msaitoh 	u16 checksum;
    648   1.1  msaitoh 
    649   1.1  msaitoh 	DEBUGFUNC("ixgbe_update_eeprom_checksum_X540");
    650   1.1  msaitoh 
    651   1.5  msaitoh 	/* Read the first word from the EEPROM. If this times out or fails, do
    652   1.1  msaitoh 	 * not continue or we could be in for a very long wait while every
    653   1.1  msaitoh 	 * EEPROM read fails
    654   1.1  msaitoh 	 */
    655   1.1  msaitoh 	status = hw->eeprom.ops.read(hw, 0, &checksum);
    656   1.5  msaitoh 	if (status) {
    657   1.5  msaitoh 		DEBUGOUT("EEPROM read failed\n");
    658   1.5  msaitoh 		return status;
    659   1.5  msaitoh 	}
    660   1.5  msaitoh 
    661   1.5  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
    662   1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    663   1.5  msaitoh 
    664   1.5  msaitoh 	status = hw->eeprom.ops.calc_checksum(hw);
    665   1.5  msaitoh 	if (status < 0)
    666   1.5  msaitoh 		goto out;
    667   1.1  msaitoh 
    668   1.5  msaitoh 	checksum = (u16)(status & 0xffff);
    669   1.1  msaitoh 
    670   1.5  msaitoh 	/* Do not use hw->eeprom.ops.write because we do not want to
    671   1.5  msaitoh 	 * take the synchronization semaphores twice here.
    672   1.5  msaitoh 	 */
    673   1.5  msaitoh 	status = ixgbe_write_eewr_generic(hw, IXGBE_EEPROM_CHECKSUM, checksum);
    674   1.5  msaitoh 	if (status)
    675   1.5  msaitoh 		goto out;
    676   1.1  msaitoh 
    677   1.5  msaitoh 	status = ixgbe_update_flash_X540(hw);
    678   1.1  msaitoh 
    679   1.5  msaitoh out:
    680   1.5  msaitoh 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    681   1.1  msaitoh 
    682   1.1  msaitoh 	return status;
    683   1.1  msaitoh }
    684   1.1  msaitoh 
    685   1.1  msaitoh /**
    686   1.1  msaitoh  *  ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
    687   1.1  msaitoh  *  @hw: pointer to hardware structure
    688   1.1  msaitoh  *
    689   1.1  msaitoh  *  Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
    690   1.1  msaitoh  *  EEPROM from shadow RAM to the flash device.
    691   1.1  msaitoh  **/
    692   1.4  msaitoh s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw)
    693   1.1  msaitoh {
    694   1.1  msaitoh 	u32 flup;
    695   1.5  msaitoh 	s32 status;
    696   1.1  msaitoh 
    697   1.1  msaitoh 	DEBUGFUNC("ixgbe_update_flash_X540");
    698   1.1  msaitoh 
    699   1.1  msaitoh 	status = ixgbe_poll_flash_update_done_X540(hw);
    700   1.1  msaitoh 	if (status == IXGBE_ERR_EEPROM) {
    701   1.1  msaitoh 		DEBUGOUT("Flash update time out\n");
    702   1.1  msaitoh 		goto out;
    703   1.1  msaitoh 	}
    704   1.1  msaitoh 
    705   1.7  msaitoh 	flup = IXGBE_READ_REG(hw, IXGBE_EEC_BY_MAC(hw)) | IXGBE_EEC_FLUP;
    706   1.7  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_EEC_BY_MAC(hw), flup);
    707   1.1  msaitoh 
    708   1.1  msaitoh 	status = ixgbe_poll_flash_update_done_X540(hw);
    709   1.1  msaitoh 	if (status == IXGBE_SUCCESS)
    710   1.1  msaitoh 		DEBUGOUT("Flash update complete\n");
    711   1.1  msaitoh 	else
    712   1.1  msaitoh 		DEBUGOUT("Flash update time out\n");
    713   1.1  msaitoh 
    714   1.4  msaitoh 	if (hw->mac.type == ixgbe_mac_X540 && hw->revision_id == 0) {
    715   1.7  msaitoh 		flup = IXGBE_READ_REG(hw, IXGBE_EEC_BY_MAC(hw));
    716   1.1  msaitoh 
    717   1.1  msaitoh 		if (flup & IXGBE_EEC_SEC1VAL) {
    718   1.1  msaitoh 			flup |= IXGBE_EEC_FLUP;
    719   1.7  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_EEC_BY_MAC(hw), flup);
    720   1.1  msaitoh 		}
    721   1.1  msaitoh 
    722   1.1  msaitoh 		status = ixgbe_poll_flash_update_done_X540(hw);
    723   1.1  msaitoh 		if (status == IXGBE_SUCCESS)
    724   1.1  msaitoh 			DEBUGOUT("Flash update complete\n");
    725   1.1  msaitoh 		else
    726   1.1  msaitoh 			DEBUGOUT("Flash update time out\n");
    727   1.1  msaitoh 	}
    728   1.1  msaitoh out:
    729   1.1  msaitoh 	return status;
    730   1.1  msaitoh }
    731   1.1  msaitoh 
    732   1.1  msaitoh /**
    733   1.1  msaitoh  *  ixgbe_poll_flash_update_done_X540 - Poll flash update status
    734   1.1  msaitoh  *  @hw: pointer to hardware structure
    735   1.1  msaitoh  *
    736   1.1  msaitoh  *  Polls the FLUDONE (bit 26) of the EEC Register to determine when the
    737   1.1  msaitoh  *  flash update is done.
    738   1.1  msaitoh  **/
    739   1.1  msaitoh static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw)
    740   1.1  msaitoh {
    741   1.1  msaitoh 	u32 i;
    742   1.1  msaitoh 	u32 reg;
    743   1.1  msaitoh 	s32 status = IXGBE_ERR_EEPROM;
    744   1.1  msaitoh 
    745   1.1  msaitoh 	DEBUGFUNC("ixgbe_poll_flash_update_done_X540");
    746   1.1  msaitoh 
    747   1.1  msaitoh 	for (i = 0; i < IXGBE_FLUDONE_ATTEMPTS; i++) {
    748   1.7  msaitoh 		reg = IXGBE_READ_REG(hw, IXGBE_EEC_BY_MAC(hw));
    749   1.1  msaitoh 		if (reg & IXGBE_EEC_FLUDONE) {
    750   1.1  msaitoh 			status = IXGBE_SUCCESS;
    751   1.1  msaitoh 			break;
    752   1.1  msaitoh 		}
    753   1.5  msaitoh 		msec_delay(5);
    754   1.1  msaitoh 	}
    755   1.4  msaitoh 
    756   1.4  msaitoh 	if (i == IXGBE_FLUDONE_ATTEMPTS)
    757   1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    758   1.4  msaitoh 			     "Flash update status polling timed out");
    759   1.4  msaitoh 
    760   1.1  msaitoh 	return status;
    761   1.1  msaitoh }
    762   1.1  msaitoh 
    763   1.1  msaitoh /**
    764   1.1  msaitoh  *  ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
    765   1.1  msaitoh  *  @hw: pointer to hardware structure
    766   1.1  msaitoh  *  @mask: Mask to specify which semaphore to acquire
    767   1.1  msaitoh  *
    768   1.1  msaitoh  *  Acquires the SWFW semaphore thought the SW_FW_SYNC register for
    769   1.1  msaitoh  *  the specified function (CSR, PHY0, PHY1, NVM, Flash)
    770   1.1  msaitoh  **/
    771   1.5  msaitoh s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u32 mask)
    772   1.1  msaitoh {
    773   1.5  msaitoh 	u32 swmask = mask & IXGBE_GSSR_NVM_PHY_MASK;
    774   1.5  msaitoh 	u32 fwmask = swmask << 5;
    775   1.5  msaitoh 	u32 swi2c_mask = mask & IXGBE_GSSR_I2C_MASK;
    776   1.5  msaitoh 	u32 timeout = 200;
    777   1.5  msaitoh 	u32 hwmask = 0;
    778   1.1  msaitoh 	u32 swfw_sync;
    779   1.1  msaitoh 	u32 i;
    780   1.1  msaitoh 
    781   1.1  msaitoh 	DEBUGFUNC("ixgbe_acquire_swfw_sync_X540");
    782   1.1  msaitoh 
    783   1.5  msaitoh 	if (swmask & IXGBE_GSSR_EEP_SM)
    784   1.5  msaitoh 		hwmask |= IXGBE_GSSR_FLASH_SM;
    785   1.1  msaitoh 
    786   1.1  msaitoh 	/* SW only mask doesn't have FW bit pair */
    787   1.5  msaitoh 	if (mask & IXGBE_GSSR_SW_MNG_SM)
    788   1.5  msaitoh 		swmask |= IXGBE_GSSR_SW_MNG_SM;
    789   1.1  msaitoh 
    790   1.5  msaitoh 	swmask |= swi2c_mask;
    791   1.5  msaitoh 	fwmask |= swi2c_mask << 2;
    792   1.1  msaitoh 	for (i = 0; i < timeout; i++) {
    793   1.5  msaitoh 		/* SW NVM semaphore bit is used for access to all
    794   1.1  msaitoh 		 * SW_FW_SYNC bits (not just NVM)
    795   1.1  msaitoh 		 */
    796  1.10  msaitoh 		if (ixgbe_get_swfw_sync_semaphore(hw)) {
    797  1.10  msaitoh 			DEBUGOUT("Failed to get NVM access and register semaphore, returning IXGBE_ERR_SWFW_SYNC\n");
    798   1.5  msaitoh 			return IXGBE_ERR_SWFW_SYNC;
    799  1.10  msaitoh 		}
    800   1.1  msaitoh 
    801   1.7  msaitoh 		swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw));
    802   1.1  msaitoh 		if (!(swfw_sync & (fwmask | swmask | hwmask))) {
    803   1.1  msaitoh 			swfw_sync |= swmask;
    804   1.7  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw),
    805   1.7  msaitoh 					swfw_sync);
    806   1.1  msaitoh 			ixgbe_release_swfw_sync_semaphore(hw);
    807   1.5  msaitoh 			return IXGBE_SUCCESS;
    808   1.1  msaitoh 		}
    809   1.5  msaitoh 		/* Firmware currently using resource (fwmask), hardware
    810   1.5  msaitoh 		 * currently using resource (hwmask), or other software
    811   1.5  msaitoh 		 * thread currently using resource (swmask)
    812   1.5  msaitoh 		 */
    813   1.5  msaitoh 		ixgbe_release_swfw_sync_semaphore(hw);
    814   1.5  msaitoh 		msec_delay(5);
    815   1.1  msaitoh 	}
    816   1.1  msaitoh 
    817   1.1  msaitoh 	/* If the resource is not released by the FW/HW the SW can assume that
    818   1.4  msaitoh 	 * the FW/HW malfunctions. In that case the SW should set the SW bit(s)
    819   1.1  msaitoh 	 * of the requested resource(s) while ignoring the corresponding FW/HW
    820   1.1  msaitoh 	 * bits in the SW_FW_SYNC register.
    821   1.1  msaitoh 	 */
    822  1.10  msaitoh 	if (ixgbe_get_swfw_sync_semaphore(hw)) {
    823  1.10  msaitoh 		DEBUGOUT("Failed to get NVM sempahore and register semaphore while forcefully ignoring FW sempahore bit(s) and setting SW semaphore bit(s), returning IXGBE_ERR_SWFW_SYNC\n");
    824   1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    825  1.10  msaitoh 	}
    826   1.7  msaitoh 	swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw));
    827   1.1  msaitoh 	if (swfw_sync & (fwmask | hwmask)) {
    828   1.1  msaitoh 		swfw_sync |= swmask;
    829   1.7  msaitoh 		IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw), swfw_sync);
    830   1.1  msaitoh 		ixgbe_release_swfw_sync_semaphore(hw);
    831   1.1  msaitoh 		msec_delay(5);
    832   1.5  msaitoh 		return IXGBE_SUCCESS;
    833   1.1  msaitoh 	}
    834   1.4  msaitoh 	/* If the resource is not released by other SW the SW can assume that
    835   1.4  msaitoh 	 * the other SW malfunctions. In that case the SW should clear all SW
    836   1.4  msaitoh 	 * flags that it does not own and then repeat the whole process once
    837   1.4  msaitoh 	 * again.
    838   1.4  msaitoh 	 */
    839   1.5  msaitoh 	if (swfw_sync & swmask) {
    840   1.5  msaitoh 		u32 rmask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_PHY0_SM |
    841  1.10  msaitoh 			    IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_MAC_CSR_SM |
    842  1.10  msaitoh 			    IXGBE_GSSR_SW_MNG_SM;
    843   1.5  msaitoh 
    844   1.5  msaitoh 		if (swi2c_mask)
    845   1.5  msaitoh 			rmask |= IXGBE_GSSR_I2C_MASK;
    846   1.5  msaitoh 		ixgbe_release_swfw_sync_X540(hw, rmask);
    847   1.5  msaitoh 		ixgbe_release_swfw_sync_semaphore(hw);
    848  1.10  msaitoh 		DEBUGOUT("Resource not released by other SW, returning IXGBE_ERR_SWFW_SYNC\n");
    849   1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    850   1.4  msaitoh 	}
    851   1.5  msaitoh 	ixgbe_release_swfw_sync_semaphore(hw);
    852  1.10  msaitoh 	DEBUGOUT("Returning error IXGBE_ERR_SWFW_SYNC\n");
    853   1.1  msaitoh 
    854   1.5  msaitoh 	return IXGBE_ERR_SWFW_SYNC;
    855   1.1  msaitoh }
    856   1.1  msaitoh 
    857   1.1  msaitoh /**
    858   1.1  msaitoh  *  ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
    859   1.1  msaitoh  *  @hw: pointer to hardware structure
    860   1.1  msaitoh  *  @mask: Mask to specify which semaphore to release
    861   1.1  msaitoh  *
    862   1.2  msaitoh  *  Releases the SWFW semaphore through the SW_FW_SYNC register
    863   1.1  msaitoh  *  for the specified function (CSR, PHY0, PHY1, EVM, Flash)
    864   1.1  msaitoh  **/
    865   1.5  msaitoh void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u32 mask)
    866   1.1  msaitoh {
    867   1.5  msaitoh 	u32 swmask = mask & (IXGBE_GSSR_NVM_PHY_MASK | IXGBE_GSSR_SW_MNG_SM);
    868   1.1  msaitoh 	u32 swfw_sync;
    869   1.1  msaitoh 
    870   1.1  msaitoh 	DEBUGFUNC("ixgbe_release_swfw_sync_X540");
    871   1.1  msaitoh 
    872   1.5  msaitoh 	if (mask & IXGBE_GSSR_I2C_MASK)
    873   1.5  msaitoh 		swmask |= mask & IXGBE_GSSR_I2C_MASK;
    874   1.1  msaitoh 	ixgbe_get_swfw_sync_semaphore(hw);
    875   1.1  msaitoh 
    876   1.7  msaitoh 	swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw));
    877   1.1  msaitoh 	swfw_sync &= ~swmask;
    878   1.7  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw), swfw_sync);
    879   1.1  msaitoh 
    880   1.1  msaitoh 	ixgbe_release_swfw_sync_semaphore(hw);
    881  1.10  msaitoh 	msec_delay(2);
    882   1.1  msaitoh }
    883   1.1  msaitoh 
    884   1.1  msaitoh /**
    885   1.5  msaitoh  *  ixgbe_get_swfw_sync_semaphore - Get hardware semaphore
    886   1.1  msaitoh  *  @hw: pointer to hardware structure
    887   1.1  msaitoh  *
    888   1.1  msaitoh  *  Sets the hardware semaphores so SW/FW can gain control of shared resources
    889   1.1  msaitoh  **/
    890   1.1  msaitoh static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw)
    891   1.1  msaitoh {
    892   1.1  msaitoh 	s32 status = IXGBE_ERR_EEPROM;
    893   1.1  msaitoh 	u32 timeout = 2000;
    894   1.1  msaitoh 	u32 i;
    895   1.1  msaitoh 	u32 swsm;
    896   1.1  msaitoh 
    897   1.1  msaitoh 	DEBUGFUNC("ixgbe_get_swfw_sync_semaphore");
    898   1.1  msaitoh 
    899   1.1  msaitoh 	/* Get SMBI software semaphore between device drivers first */
    900   1.1  msaitoh 	for (i = 0; i < timeout; i++) {
    901   1.1  msaitoh 		/*
    902   1.1  msaitoh 		 * If the SMBI bit is 0 when we read it, then the bit will be
    903   1.1  msaitoh 		 * set and we have the semaphore
    904   1.1  msaitoh 		 */
    905   1.7  msaitoh 		swsm = IXGBE_READ_REG(hw, IXGBE_SWSM_BY_MAC(hw));
    906   1.1  msaitoh 		if (!(swsm & IXGBE_SWSM_SMBI)) {
    907   1.1  msaitoh 			status = IXGBE_SUCCESS;
    908   1.1  msaitoh 			break;
    909   1.1  msaitoh 		}
    910   1.1  msaitoh 		usec_delay(50);
    911   1.1  msaitoh 	}
    912   1.1  msaitoh 
    913   1.1  msaitoh 	/* Now get the semaphore between SW/FW through the REGSMP bit */
    914   1.1  msaitoh 	if (status == IXGBE_SUCCESS) {
    915   1.1  msaitoh 		for (i = 0; i < timeout; i++) {
    916   1.7  msaitoh 			swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw));
    917   1.1  msaitoh 			if (!(swsm & IXGBE_SWFW_REGSMP))
    918   1.1  msaitoh 				break;
    919   1.1  msaitoh 
    920   1.1  msaitoh 			usec_delay(50);
    921   1.1  msaitoh 		}
    922   1.1  msaitoh 
    923   1.1  msaitoh 		/*
    924   1.1  msaitoh 		 * Release semaphores and return error if SW NVM semaphore
    925   1.1  msaitoh 		 * was not granted because we don't have access to the EEPROM
    926   1.1  msaitoh 		 */
    927   1.1  msaitoh 		if (i >= timeout) {
    928   1.4  msaitoh 			ERROR_REPORT1(IXGBE_ERROR_POLLING,
    929   1.4  msaitoh 				"REGSMP Software NVM semaphore not granted.\n");
    930   1.1  msaitoh 			ixgbe_release_swfw_sync_semaphore(hw);
    931   1.1  msaitoh 			status = IXGBE_ERR_EEPROM;
    932   1.1  msaitoh 		}
    933   1.1  msaitoh 	} else {
    934   1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    935   1.4  msaitoh 			     "Software semaphore SMBI between device drivers "
    936   1.4  msaitoh 			     "not granted.\n");
    937   1.1  msaitoh 	}
    938   1.1  msaitoh 
    939   1.1  msaitoh 	return status;
    940   1.1  msaitoh }
    941   1.1  msaitoh 
    942   1.1  msaitoh /**
    943   1.5  msaitoh  *  ixgbe_release_swfw_sync_semaphore - Release hardware semaphore
    944   1.1  msaitoh  *  @hw: pointer to hardware structure
    945   1.1  msaitoh  *
    946   1.1  msaitoh  *  This function clears hardware semaphore bits.
    947   1.1  msaitoh  **/
    948   1.1  msaitoh static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw)
    949   1.1  msaitoh {
    950   1.1  msaitoh 	u32 swsm;
    951   1.1  msaitoh 
    952   1.1  msaitoh 	DEBUGFUNC("ixgbe_release_swfw_sync_semaphore");
    953   1.1  msaitoh 
    954   1.1  msaitoh 	/* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
    955   1.1  msaitoh 
    956   1.7  msaitoh 	swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw));
    957   1.6  msaitoh 	swsm &= ~IXGBE_SWFW_REGSMP;
    958   1.7  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC_BY_MAC(hw), swsm);
    959   1.6  msaitoh 
    960   1.7  msaitoh 	swsm = IXGBE_READ_REG(hw, IXGBE_SWSM_BY_MAC(hw));
    961   1.1  msaitoh 	swsm &= ~IXGBE_SWSM_SMBI;
    962   1.7  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_SWSM_BY_MAC(hw), swsm);
    963   1.1  msaitoh 
    964   1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
    965   1.1  msaitoh }
    966   1.1  msaitoh 
    967   1.1  msaitoh /**
    968  1.10  msaitoh  *  ixgbe_init_swfw_sync_X540 - Release hardware semaphore
    969  1.10  msaitoh  *  @hw: pointer to hardware structure
    970  1.10  msaitoh  *
    971  1.10  msaitoh  *  This function reset hardware semaphore bits for a semaphore that may
    972  1.10  msaitoh  *  have be left locked due to a catastrophic failure.
    973  1.10  msaitoh  **/
    974  1.10  msaitoh void ixgbe_init_swfw_sync_X540(struct ixgbe_hw *hw)
    975  1.10  msaitoh {
    976  1.10  msaitoh 	u32 rmask;
    977  1.10  msaitoh 
    978  1.10  msaitoh 	/* First try to grab the semaphore but we don't need to bother
    979  1.10  msaitoh 	 * looking to see whether we got the lock or not since we do
    980  1.10  msaitoh 	 * the same thing regardless of whether we got the lock or not.
    981  1.10  msaitoh 	 * We got the lock - we release it.
    982  1.10  msaitoh 	 * We timeout trying to get the lock - we force its release.
    983  1.10  msaitoh 	 */
    984  1.10  msaitoh 	ixgbe_get_swfw_sync_semaphore(hw);
    985  1.10  msaitoh 	ixgbe_release_swfw_sync_semaphore(hw);
    986  1.10  msaitoh 
    987  1.10  msaitoh 	/* Acquire and release all software resources. */
    988  1.10  msaitoh 	rmask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_PHY0_SM |
    989  1.10  msaitoh 		IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_MAC_CSR_SM |
    990  1.10  msaitoh 		IXGBE_GSSR_SW_MNG_SM;
    991  1.10  msaitoh 
    992  1.10  msaitoh 	rmask |= IXGBE_GSSR_I2C_MASK;
    993  1.10  msaitoh 	ixgbe_acquire_swfw_sync_X540(hw, rmask);
    994  1.10  msaitoh 	ixgbe_release_swfw_sync_X540(hw, rmask);
    995  1.10  msaitoh }
    996  1.10  msaitoh 
    997  1.10  msaitoh /**
    998   1.1  msaitoh  * ixgbe_blink_led_start_X540 - Blink LED based on index.
    999   1.1  msaitoh  * @hw: pointer to hardware structure
   1000   1.1  msaitoh  * @index: led number to blink
   1001   1.1  msaitoh  *
   1002   1.1  msaitoh  * Devices that implement the version 2 interface:
   1003   1.1  msaitoh  *   X540
   1004   1.1  msaitoh  **/
   1005   1.1  msaitoh s32 ixgbe_blink_led_start_X540(struct ixgbe_hw *hw, u32 index)
   1006   1.1  msaitoh {
   1007   1.1  msaitoh 	u32 macc_reg;
   1008   1.1  msaitoh 	u32 ledctl_reg;
   1009   1.1  msaitoh 	ixgbe_link_speed speed;
   1010   1.1  msaitoh 	bool link_up;
   1011   1.1  msaitoh 
   1012   1.1  msaitoh 	DEBUGFUNC("ixgbe_blink_led_start_X540");
   1013   1.1  msaitoh 
   1014  1.10  msaitoh 	if (index > 3)
   1015  1.10  msaitoh 		return IXGBE_ERR_PARAM;
   1016  1.10  msaitoh 
   1017   1.1  msaitoh 	/*
   1018   1.1  msaitoh 	 * Link should be up in order for the blink bit in the LED control
   1019   1.1  msaitoh 	 * register to work. Force link and speed in the MAC if link is down.
   1020   1.1  msaitoh 	 * This will be reversed when we stop the blinking.
   1021   1.1  msaitoh 	 */
   1022   1.1  msaitoh 	hw->mac.ops.check_link(hw, &speed, &link_up, FALSE);
   1023   1.1  msaitoh 	if (link_up == FALSE) {
   1024   1.1  msaitoh 		macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
   1025   1.1  msaitoh 		macc_reg |= IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS;
   1026   1.1  msaitoh 		IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
   1027   1.1  msaitoh 	}
   1028   1.1  msaitoh 	/* Set the LED to LINK_UP + BLINK. */
   1029   1.1  msaitoh 	ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
   1030   1.1  msaitoh 	ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
   1031   1.1  msaitoh 	ledctl_reg |= IXGBE_LED_BLINK(index);
   1032   1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
   1033   1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
   1034   1.1  msaitoh 
   1035   1.1  msaitoh 	return IXGBE_SUCCESS;
   1036   1.1  msaitoh }
   1037   1.1  msaitoh 
   1038   1.1  msaitoh /**
   1039   1.1  msaitoh  * ixgbe_blink_led_stop_X540 - Stop blinking LED based on index.
   1040   1.1  msaitoh  * @hw: pointer to hardware structure
   1041   1.1  msaitoh  * @index: led number to stop blinking
   1042   1.1  msaitoh  *
   1043   1.1  msaitoh  * Devices that implement the version 2 interface:
   1044   1.1  msaitoh  *   X540
   1045   1.1  msaitoh  **/
   1046   1.1  msaitoh s32 ixgbe_blink_led_stop_X540(struct ixgbe_hw *hw, u32 index)
   1047   1.1  msaitoh {
   1048   1.1  msaitoh 	u32 macc_reg;
   1049   1.1  msaitoh 	u32 ledctl_reg;
   1050   1.1  msaitoh 
   1051  1.10  msaitoh 	if (index > 3)
   1052  1.10  msaitoh 		return IXGBE_ERR_PARAM;
   1053  1.10  msaitoh 
   1054   1.1  msaitoh 	DEBUGFUNC("ixgbe_blink_led_stop_X540");
   1055   1.1  msaitoh 
   1056   1.1  msaitoh 	/* Restore the LED to its default value. */
   1057   1.1  msaitoh 	ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
   1058   1.1  msaitoh 	ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
   1059   1.1  msaitoh 	ledctl_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
   1060   1.1  msaitoh 	ledctl_reg &= ~IXGBE_LED_BLINK(index);
   1061   1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
   1062   1.1  msaitoh 
   1063   1.1  msaitoh 	/* Unforce link and speed in the MAC. */
   1064   1.1  msaitoh 	macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
   1065   1.1  msaitoh 	macc_reg &= ~(IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS);
   1066   1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
   1067   1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
   1068   1.1  msaitoh 
   1069   1.1  msaitoh 	return IXGBE_SUCCESS;
   1070   1.1  msaitoh }
   1071