Home | History | Annotate | Line # | Download | only in ixgbe
ixgbe_x540.c revision 1.5
      1  1.1  msaitoh /******************************************************************************
      2  1.1  msaitoh 
      3  1.5  msaitoh   Copyright (c) 2001-2014, Intel Corporation
      4  1.1  msaitoh   All rights reserved.
      5  1.1  msaitoh 
      6  1.1  msaitoh   Redistribution and use in source and binary forms, with or without
      7  1.1  msaitoh   modification, are permitted provided that the following conditions are met:
      8  1.1  msaitoh 
      9  1.1  msaitoh    1. Redistributions of source code must retain the above copyright notice,
     10  1.1  msaitoh       this list of conditions and the following disclaimer.
     11  1.1  msaitoh 
     12  1.1  msaitoh    2. Redistributions in binary form must reproduce the above copyright
     13  1.1  msaitoh       notice, this list of conditions and the following disclaimer in the
     14  1.1  msaitoh       documentation and/or other materials provided with the distribution.
     15  1.1  msaitoh 
     16  1.1  msaitoh    3. Neither the name of the Intel Corporation nor the names of its
     17  1.1  msaitoh       contributors may be used to endorse or promote products derived from
     18  1.1  msaitoh       this software without specific prior written permission.
     19  1.1  msaitoh 
     20  1.1  msaitoh   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     21  1.1  msaitoh   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  1.1  msaitoh   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  1.1  msaitoh   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     24  1.1  msaitoh   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.1  msaitoh   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.1  msaitoh   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.1  msaitoh   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.1  msaitoh   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  1.1  msaitoh   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  1.1  msaitoh   POSSIBILITY OF SUCH DAMAGE.
     31  1.1  msaitoh 
     32  1.1  msaitoh ******************************************************************************/
     33  1.5  msaitoh /*$FreeBSD: head/sys/dev/ixgbe/ixgbe_x540.c 280182 2015-03-17 18:32:28Z jfv $*/
     34  1.1  msaitoh 
     35  1.1  msaitoh #include "ixgbe_x540.h"
     36  1.1  msaitoh #include "ixgbe_type.h"
     37  1.1  msaitoh #include "ixgbe_api.h"
     38  1.1  msaitoh #include "ixgbe_common.h"
     39  1.1  msaitoh #include "ixgbe_phy.h"
     40  1.1  msaitoh 
     41  1.5  msaitoh #define IXGBE_X540_MAX_TX_QUEUES	128
     42  1.5  msaitoh #define IXGBE_X540_MAX_RX_QUEUES	128
     43  1.5  msaitoh #define IXGBE_X540_RAR_ENTRIES		128
     44  1.5  msaitoh #define IXGBE_X540_MC_TBL_SIZE		128
     45  1.5  msaitoh #define IXGBE_X540_VFT_TBL_SIZE		128
     46  1.5  msaitoh #define IXGBE_X540_RX_PB_SIZE		384
     47  1.5  msaitoh 
     48  1.1  msaitoh static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw);
     49  1.1  msaitoh static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw);
     50  1.1  msaitoh static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw);
     51  1.1  msaitoh 
     52  1.1  msaitoh /**
     53  1.1  msaitoh  *  ixgbe_init_ops_X540 - Inits func ptrs and MAC type
     54  1.1  msaitoh  *  @hw: pointer to hardware structure
     55  1.1  msaitoh  *
     56  1.1  msaitoh  *  Initialize the function pointers and assign the MAC type for X540.
     57  1.1  msaitoh  *  Does not touch the hardware.
     58  1.1  msaitoh  **/
     59  1.1  msaitoh s32 ixgbe_init_ops_X540(struct ixgbe_hw *hw)
     60  1.1  msaitoh {
     61  1.1  msaitoh 	struct ixgbe_mac_info *mac = &hw->mac;
     62  1.1  msaitoh 	struct ixgbe_phy_info *phy = &hw->phy;
     63  1.1  msaitoh 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
     64  1.1  msaitoh 	s32 ret_val;
     65  1.1  msaitoh 
     66  1.1  msaitoh 	DEBUGFUNC("ixgbe_init_ops_X540");
     67  1.1  msaitoh 
     68  1.1  msaitoh 	ret_val = ixgbe_init_phy_ops_generic(hw);
     69  1.1  msaitoh 	ret_val = ixgbe_init_ops_generic(hw);
     70  1.1  msaitoh 
     71  1.1  msaitoh 
     72  1.1  msaitoh 	/* EEPROM */
     73  1.5  msaitoh 	eeprom->ops.init_params = ixgbe_init_eeprom_params_X540;
     74  1.5  msaitoh 	eeprom->ops.read = ixgbe_read_eerd_X540;
     75  1.5  msaitoh 	eeprom->ops.read_buffer = ixgbe_read_eerd_buffer_X540;
     76  1.5  msaitoh 	eeprom->ops.write = ixgbe_write_eewr_X540;
     77  1.5  msaitoh 	eeprom->ops.write_buffer = ixgbe_write_eewr_buffer_X540;
     78  1.5  msaitoh 	eeprom->ops.update_checksum = ixgbe_update_eeprom_checksum_X540;
     79  1.5  msaitoh 	eeprom->ops.validate_checksum = ixgbe_validate_eeprom_checksum_X540;
     80  1.5  msaitoh 	eeprom->ops.calc_checksum = ixgbe_calc_eeprom_checksum_X540;
     81  1.1  msaitoh 
     82  1.1  msaitoh 	/* PHY */
     83  1.5  msaitoh 	phy->ops.init = ixgbe_init_phy_ops_generic;
     84  1.1  msaitoh 	phy->ops.reset = NULL;
     85  1.5  msaitoh 	if (!ixgbe_mng_present(hw))
     86  1.5  msaitoh 		phy->ops.set_phy_power = ixgbe_set_copper_phy_power;
     87  1.1  msaitoh 
     88  1.1  msaitoh 	/* MAC */
     89  1.5  msaitoh 	mac->ops.reset_hw = ixgbe_reset_hw_X540;
     90  1.5  msaitoh 	mac->ops.enable_relaxed_ordering = ixgbe_enable_relaxed_ordering_gen2;
     91  1.5  msaitoh 	mac->ops.get_media_type = ixgbe_get_media_type_X540;
     92  1.1  msaitoh 	mac->ops.get_supported_physical_layer =
     93  1.5  msaitoh 				    ixgbe_get_supported_physical_layer_X540;
     94  1.1  msaitoh 	mac->ops.read_analog_reg8 = NULL;
     95  1.1  msaitoh 	mac->ops.write_analog_reg8 = NULL;
     96  1.5  msaitoh 	mac->ops.start_hw = ixgbe_start_hw_X540;
     97  1.5  msaitoh 	mac->ops.get_san_mac_addr = ixgbe_get_san_mac_addr_generic;
     98  1.5  msaitoh 	mac->ops.set_san_mac_addr = ixgbe_set_san_mac_addr_generic;
     99  1.5  msaitoh 	mac->ops.get_device_caps = ixgbe_get_device_caps_generic;
    100  1.5  msaitoh 	mac->ops.get_wwn_prefix = ixgbe_get_wwn_prefix_generic;
    101  1.5  msaitoh 	mac->ops.get_fcoe_boot_status = ixgbe_get_fcoe_boot_status_generic;
    102  1.5  msaitoh 	mac->ops.acquire_swfw_sync = ixgbe_acquire_swfw_sync_X540;
    103  1.5  msaitoh 	mac->ops.release_swfw_sync = ixgbe_release_swfw_sync_X540;
    104  1.5  msaitoh 	mac->ops.disable_sec_rx_path = ixgbe_disable_sec_rx_path_generic;
    105  1.5  msaitoh 	mac->ops.enable_sec_rx_path = ixgbe_enable_sec_rx_path_generic;
    106  1.1  msaitoh 
    107  1.1  msaitoh 	/* RAR, Multicast, VLAN */
    108  1.5  msaitoh 	mac->ops.set_vmdq = ixgbe_set_vmdq_generic;
    109  1.5  msaitoh 	mac->ops.set_vmdq_san_mac = ixgbe_set_vmdq_san_mac_generic;
    110  1.5  msaitoh 	mac->ops.clear_vmdq = ixgbe_clear_vmdq_generic;
    111  1.5  msaitoh 	mac->ops.insert_mac_addr = ixgbe_insert_mac_addr_generic;
    112  1.1  msaitoh 	mac->rar_highwater = 1;
    113  1.5  msaitoh 	mac->ops.set_vfta = ixgbe_set_vfta_generic;
    114  1.5  msaitoh 	mac->ops.set_vlvf = ixgbe_set_vlvf_generic;
    115  1.5  msaitoh 	mac->ops.clear_vfta = ixgbe_clear_vfta_generic;
    116  1.5  msaitoh 	mac->ops.init_uta_tables = ixgbe_init_uta_tables_generic;
    117  1.5  msaitoh 	mac->ops.set_mac_anti_spoofing = ixgbe_set_mac_anti_spoofing;
    118  1.5  msaitoh 	mac->ops.set_vlan_anti_spoofing = ixgbe_set_vlan_anti_spoofing;
    119  1.1  msaitoh 
    120  1.1  msaitoh 	/* Link */
    121  1.1  msaitoh 	mac->ops.get_link_capabilities =
    122  1.5  msaitoh 				ixgbe_get_copper_link_capabilities_generic;
    123  1.5  msaitoh 	mac->ops.setup_link = ixgbe_setup_mac_link_X540;
    124  1.5  msaitoh 	mac->ops.setup_rxpba = ixgbe_set_rxpba_generic;
    125  1.5  msaitoh 	mac->ops.check_link = ixgbe_check_mac_link_generic;
    126  1.1  msaitoh 
    127  1.3  msaitoh 
    128  1.5  msaitoh 	mac->mcft_size		= IXGBE_X540_MC_TBL_SIZE;
    129  1.5  msaitoh 	mac->vft_size		= IXGBE_X540_VFT_TBL_SIZE;
    130  1.5  msaitoh 	mac->num_rar_entries	= IXGBE_X540_RAR_ENTRIES;
    131  1.5  msaitoh 	mac->rx_pb_size		= IXGBE_X540_RX_PB_SIZE;
    132  1.5  msaitoh 	mac->max_rx_queues	= IXGBE_X540_MAX_RX_QUEUES;
    133  1.5  msaitoh 	mac->max_tx_queues	= IXGBE_X540_MAX_TX_QUEUES;
    134  1.1  msaitoh 	mac->max_msix_vectors	= ixgbe_get_pcie_msix_count_generic(hw);
    135  1.1  msaitoh 
    136  1.1  msaitoh 	/*
    137  1.1  msaitoh 	 * FWSM register
    138  1.1  msaitoh 	 * ARC supported; valid only if manageability features are
    139  1.1  msaitoh 	 * enabled.
    140  1.1  msaitoh 	 */
    141  1.1  msaitoh 	mac->arc_subsystem_valid = (IXGBE_READ_REG(hw, IXGBE_FWSM) &
    142  1.1  msaitoh 				   IXGBE_FWSM_MODE_MASK) ? TRUE : FALSE;
    143  1.1  msaitoh 
    144  1.1  msaitoh 	hw->mbx.ops.init_params = ixgbe_init_mbx_params_pf;
    145  1.1  msaitoh 
    146  1.1  msaitoh 	/* LEDs */
    147  1.1  msaitoh 	mac->ops.blink_led_start = ixgbe_blink_led_start_X540;
    148  1.1  msaitoh 	mac->ops.blink_led_stop = ixgbe_blink_led_stop_X540;
    149  1.1  msaitoh 
    150  1.1  msaitoh 	/* Manageability interface */
    151  1.5  msaitoh 	mac->ops.set_fw_drv_ver = ixgbe_set_fw_drv_ver_generic;
    152  1.1  msaitoh 
    153  1.5  msaitoh 	mac->ops.get_rtrup2tc = ixgbe_dcb_get_rtrup2tc_generic;
    154  1.4  msaitoh 
    155  1.1  msaitoh 	return ret_val;
    156  1.1  msaitoh }
    157  1.1  msaitoh 
    158  1.1  msaitoh /**
    159  1.1  msaitoh  *  ixgbe_get_link_capabilities_X540 - Determines link capabilities
    160  1.1  msaitoh  *  @hw: pointer to hardware structure
    161  1.1  msaitoh  *  @speed: pointer to link speed
    162  1.1  msaitoh  *  @autoneg: TRUE when autoneg or autotry is enabled
    163  1.1  msaitoh  *
    164  1.1  msaitoh  *  Determines the link capabilities by reading the AUTOC register.
    165  1.1  msaitoh  **/
    166  1.1  msaitoh s32 ixgbe_get_link_capabilities_X540(struct ixgbe_hw *hw,
    167  1.1  msaitoh 				     ixgbe_link_speed *speed,
    168  1.1  msaitoh 				     bool *autoneg)
    169  1.1  msaitoh {
    170  1.1  msaitoh 	ixgbe_get_copper_link_capabilities_generic(hw, speed, autoneg);
    171  1.1  msaitoh 
    172  1.1  msaitoh 	return IXGBE_SUCCESS;
    173  1.1  msaitoh }
    174  1.1  msaitoh 
    175  1.1  msaitoh /**
    176  1.1  msaitoh  *  ixgbe_get_media_type_X540 - Get media type
    177  1.1  msaitoh  *  @hw: pointer to hardware structure
    178  1.1  msaitoh  *
    179  1.1  msaitoh  *  Returns the media type (fiber, copper, backplane)
    180  1.1  msaitoh  **/
    181  1.1  msaitoh enum ixgbe_media_type ixgbe_get_media_type_X540(struct ixgbe_hw *hw)
    182  1.1  msaitoh {
    183  1.1  msaitoh 	UNREFERENCED_1PARAMETER(hw);
    184  1.1  msaitoh 	return ixgbe_media_type_copper;
    185  1.1  msaitoh }
    186  1.1  msaitoh 
    187  1.1  msaitoh /**
    188  1.1  msaitoh  *  ixgbe_setup_mac_link_X540 - Sets the auto advertised capabilities
    189  1.1  msaitoh  *  @hw: pointer to hardware structure
    190  1.1  msaitoh  *  @speed: new link speed
    191  1.1  msaitoh  *  @autoneg_wait_to_complete: TRUE when waiting for completion is needed
    192  1.1  msaitoh  **/
    193  1.1  msaitoh s32 ixgbe_setup_mac_link_X540(struct ixgbe_hw *hw,
    194  1.3  msaitoh 			      ixgbe_link_speed speed,
    195  1.1  msaitoh 			      bool autoneg_wait_to_complete)
    196  1.1  msaitoh {
    197  1.1  msaitoh 	DEBUGFUNC("ixgbe_setup_mac_link_X540");
    198  1.3  msaitoh 	return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait_to_complete);
    199  1.1  msaitoh }
    200  1.1  msaitoh 
    201  1.1  msaitoh /**
    202  1.1  msaitoh  *  ixgbe_reset_hw_X540 - Perform hardware reset
    203  1.1  msaitoh  *  @hw: pointer to hardware structure
    204  1.1  msaitoh  *
    205  1.1  msaitoh  *  Resets the hardware by resetting the transmit and receive units, masks
    206  1.1  msaitoh  *  and clears all interrupts, and perform a reset.
    207  1.1  msaitoh  **/
    208  1.1  msaitoh s32 ixgbe_reset_hw_X540(struct ixgbe_hw *hw)
    209  1.1  msaitoh {
    210  1.1  msaitoh 	s32 status;
    211  1.1  msaitoh 	u32 ctrl, i;
    212  1.1  msaitoh 
    213  1.1  msaitoh 	DEBUGFUNC("ixgbe_reset_hw_X540");
    214  1.1  msaitoh 
    215  1.1  msaitoh 	/* Call adapter stop to disable tx/rx and clear interrupts */
    216  1.1  msaitoh 	status = hw->mac.ops.stop_adapter(hw);
    217  1.1  msaitoh 	if (status != IXGBE_SUCCESS)
    218  1.1  msaitoh 		goto reset_hw_out;
    219  1.1  msaitoh 
    220  1.1  msaitoh 	/* flush pending Tx transactions */
    221  1.1  msaitoh 	ixgbe_clear_tx_pending(hw);
    222  1.1  msaitoh 
    223  1.1  msaitoh mac_reset_top:
    224  1.1  msaitoh 	ctrl = IXGBE_CTRL_RST;
    225  1.1  msaitoh 	ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
    226  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
    227  1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
    228  1.1  msaitoh 
    229  1.1  msaitoh 	/* Poll for reset bit to self-clear indicating reset is complete */
    230  1.1  msaitoh 	for (i = 0; i < 10; i++) {
    231  1.1  msaitoh 		usec_delay(1);
    232  1.1  msaitoh 		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
    233  1.1  msaitoh 		if (!(ctrl & IXGBE_CTRL_RST_MASK))
    234  1.1  msaitoh 			break;
    235  1.1  msaitoh 	}
    236  1.1  msaitoh 
    237  1.1  msaitoh 	if (ctrl & IXGBE_CTRL_RST_MASK) {
    238  1.1  msaitoh 		status = IXGBE_ERR_RESET_FAILED;
    239  1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    240  1.4  msaitoh 			     "Reset polling failed to complete.\n");
    241  1.1  msaitoh 	}
    242  1.1  msaitoh 	msec_delay(100);
    243  1.1  msaitoh 
    244  1.1  msaitoh 	/*
    245  1.1  msaitoh 	 * Double resets are required for recovery from certain error
    246  1.1  msaitoh 	 * conditions.  Between resets, it is necessary to stall to allow time
    247  1.1  msaitoh 	 * for any pending HW events to complete.
    248  1.1  msaitoh 	 */
    249  1.1  msaitoh 	if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
    250  1.1  msaitoh 		hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
    251  1.1  msaitoh 		goto mac_reset_top;
    252  1.1  msaitoh 	}
    253  1.1  msaitoh 
    254  1.1  msaitoh 	/* Set the Rx packet buffer size. */
    255  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT);
    256  1.1  msaitoh 
    257  1.1  msaitoh 	/* Store the permanent mac address */
    258  1.1  msaitoh 	hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
    259  1.1  msaitoh 
    260  1.1  msaitoh 	/*
    261  1.1  msaitoh 	 * Store MAC address from RAR0, clear receive address registers, and
    262  1.1  msaitoh 	 * clear the multicast table.  Also reset num_rar_entries to 128,
    263  1.1  msaitoh 	 * since we modify this value when programming the SAN MAC address.
    264  1.1  msaitoh 	 */
    265  1.1  msaitoh 	hw->mac.num_rar_entries = 128;
    266  1.1  msaitoh 	hw->mac.ops.init_rx_addrs(hw);
    267  1.1  msaitoh 
    268  1.1  msaitoh 	/* Store the permanent SAN mac address */
    269  1.1  msaitoh 	hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
    270  1.1  msaitoh 
    271  1.1  msaitoh 	/* Add the SAN MAC address to the RAR only if it's a valid address */
    272  1.1  msaitoh 	if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
    273  1.1  msaitoh 		hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
    274  1.1  msaitoh 				    hw->mac.san_addr, 0, IXGBE_RAH_AV);
    275  1.1  msaitoh 
    276  1.2  msaitoh 		/* Save the SAN MAC RAR index */
    277  1.2  msaitoh 		hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
    278  1.2  msaitoh 
    279  1.1  msaitoh 		/* Reserve the last RAR for the SAN MAC address */
    280  1.1  msaitoh 		hw->mac.num_rar_entries--;
    281  1.1  msaitoh 	}
    282  1.1  msaitoh 
    283  1.1  msaitoh 	/* Store the alternative WWNN/WWPN prefix */
    284  1.1  msaitoh 	hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
    285  1.1  msaitoh 				   &hw->mac.wwpn_prefix);
    286  1.1  msaitoh 
    287  1.1  msaitoh reset_hw_out:
    288  1.1  msaitoh 	return status;
    289  1.1  msaitoh }
    290  1.1  msaitoh 
    291  1.1  msaitoh /**
    292  1.1  msaitoh  *  ixgbe_start_hw_X540 - Prepare hardware for Tx/Rx
    293  1.1  msaitoh  *  @hw: pointer to hardware structure
    294  1.1  msaitoh  *
    295  1.1  msaitoh  *  Starts the hardware using the generic start_hw function
    296  1.1  msaitoh  *  and the generation start_hw function.
    297  1.1  msaitoh  *  Then performs revision-specific operations, if any.
    298  1.1  msaitoh  **/
    299  1.1  msaitoh s32 ixgbe_start_hw_X540(struct ixgbe_hw *hw)
    300  1.1  msaitoh {
    301  1.1  msaitoh 	s32 ret_val = IXGBE_SUCCESS;
    302  1.1  msaitoh 
    303  1.1  msaitoh 	DEBUGFUNC("ixgbe_start_hw_X540");
    304  1.1  msaitoh 
    305  1.1  msaitoh 	ret_val = ixgbe_start_hw_generic(hw);
    306  1.1  msaitoh 	if (ret_val != IXGBE_SUCCESS)
    307  1.1  msaitoh 		goto out;
    308  1.1  msaitoh 
    309  1.1  msaitoh 	ret_val = ixgbe_start_hw_gen2(hw);
    310  1.1  msaitoh 
    311  1.1  msaitoh out:
    312  1.1  msaitoh 	return ret_val;
    313  1.1  msaitoh }
    314  1.1  msaitoh 
    315  1.1  msaitoh /**
    316  1.1  msaitoh  *  ixgbe_get_supported_physical_layer_X540 - Returns physical layer type
    317  1.1  msaitoh  *  @hw: pointer to hardware structure
    318  1.1  msaitoh  *
    319  1.1  msaitoh  *  Determines physical layer capabilities of the current configuration.
    320  1.1  msaitoh  **/
    321  1.1  msaitoh u32 ixgbe_get_supported_physical_layer_X540(struct ixgbe_hw *hw)
    322  1.1  msaitoh {
    323  1.1  msaitoh 	u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
    324  1.1  msaitoh 	u16 ext_ability = 0;
    325  1.1  msaitoh 
    326  1.1  msaitoh 	DEBUGFUNC("ixgbe_get_supported_physical_layer_X540");
    327  1.1  msaitoh 
    328  1.1  msaitoh 	hw->phy.ops.read_reg(hw, IXGBE_MDIO_PHY_EXT_ABILITY,
    329  1.1  msaitoh 	IXGBE_MDIO_PMA_PMD_DEV_TYPE, &ext_ability);
    330  1.1  msaitoh 	if (ext_ability & IXGBE_MDIO_PHY_10GBASET_ABILITY)
    331  1.1  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
    332  1.1  msaitoh 	if (ext_ability & IXGBE_MDIO_PHY_1000BASET_ABILITY)
    333  1.1  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
    334  1.1  msaitoh 	if (ext_ability & IXGBE_MDIO_PHY_100BASETX_ABILITY)
    335  1.1  msaitoh 		physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
    336  1.1  msaitoh 
    337  1.1  msaitoh 	return physical_layer;
    338  1.1  msaitoh }
    339  1.1  msaitoh 
    340  1.1  msaitoh /**
    341  1.1  msaitoh  *  ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
    342  1.1  msaitoh  *  @hw: pointer to hardware structure
    343  1.1  msaitoh  *
    344  1.1  msaitoh  *  Initializes the EEPROM parameters ixgbe_eeprom_info within the
    345  1.1  msaitoh  *  ixgbe_hw struct in order to set up EEPROM access.
    346  1.1  msaitoh  **/
    347  1.1  msaitoh s32 ixgbe_init_eeprom_params_X540(struct ixgbe_hw *hw)
    348  1.1  msaitoh {
    349  1.1  msaitoh 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
    350  1.1  msaitoh 	u32 eec;
    351  1.1  msaitoh 	u16 eeprom_size;
    352  1.1  msaitoh 
    353  1.1  msaitoh 	DEBUGFUNC("ixgbe_init_eeprom_params_X540");
    354  1.1  msaitoh 
    355  1.1  msaitoh 	if (eeprom->type == ixgbe_eeprom_uninitialized) {
    356  1.1  msaitoh 		eeprom->semaphore_delay = 10;
    357  1.1  msaitoh 		eeprom->type = ixgbe_flash;
    358  1.1  msaitoh 
    359  1.1  msaitoh 		eec = IXGBE_READ_REG(hw, IXGBE_EEC);
    360  1.1  msaitoh 		eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
    361  1.1  msaitoh 				    IXGBE_EEC_SIZE_SHIFT);
    362  1.1  msaitoh 		eeprom->word_size = 1 << (eeprom_size +
    363  1.1  msaitoh 					  IXGBE_EEPROM_WORD_SIZE_SHIFT);
    364  1.1  msaitoh 
    365  1.1  msaitoh 		DEBUGOUT2("Eeprom params: type = %d, size = %d\n",
    366  1.1  msaitoh 			  eeprom->type, eeprom->word_size);
    367  1.1  msaitoh 	}
    368  1.1  msaitoh 
    369  1.1  msaitoh 	return IXGBE_SUCCESS;
    370  1.1  msaitoh }
    371  1.1  msaitoh 
    372  1.1  msaitoh /**
    373  1.1  msaitoh  *  ixgbe_read_eerd_X540- Read EEPROM word using EERD
    374  1.1  msaitoh  *  @hw: pointer to hardware structure
    375  1.1  msaitoh  *  @offset: offset of  word in the EEPROM to read
    376  1.1  msaitoh  *  @data: word read from the EEPROM
    377  1.1  msaitoh  *
    378  1.1  msaitoh  *  Reads a 16 bit word from the EEPROM using the EERD register.
    379  1.1  msaitoh  **/
    380  1.1  msaitoh s32 ixgbe_read_eerd_X540(struct ixgbe_hw *hw, u16 offset, u16 *data)
    381  1.1  msaitoh {
    382  1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    383  1.1  msaitoh 
    384  1.1  msaitoh 	DEBUGFUNC("ixgbe_read_eerd_X540");
    385  1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    386  1.4  msaitoh 	    IXGBE_SUCCESS) {
    387  1.1  msaitoh 		status = ixgbe_read_eerd_generic(hw, offset, data);
    388  1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    389  1.4  msaitoh 	} else {
    390  1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    391  1.4  msaitoh 	}
    392  1.1  msaitoh 
    393  1.1  msaitoh 	return status;
    394  1.1  msaitoh }
    395  1.1  msaitoh 
    396  1.1  msaitoh /**
    397  1.1  msaitoh  *  ixgbe_read_eerd_buffer_X540- Read EEPROM word(s) using EERD
    398  1.1  msaitoh  *  @hw: pointer to hardware structure
    399  1.1  msaitoh  *  @offset: offset of  word in the EEPROM to read
    400  1.1  msaitoh  *  @words: number of words
    401  1.1  msaitoh  *  @data: word(s) read from the EEPROM
    402  1.1  msaitoh  *
    403  1.1  msaitoh  *  Reads a 16 bit word(s) from the EEPROM using the EERD register.
    404  1.1  msaitoh  **/
    405  1.1  msaitoh s32 ixgbe_read_eerd_buffer_X540(struct ixgbe_hw *hw,
    406  1.1  msaitoh 				u16 offset, u16 words, u16 *data)
    407  1.1  msaitoh {
    408  1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    409  1.1  msaitoh 
    410  1.1  msaitoh 	DEBUGFUNC("ixgbe_read_eerd_buffer_X540");
    411  1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    412  1.4  msaitoh 	    IXGBE_SUCCESS) {
    413  1.1  msaitoh 		status = ixgbe_read_eerd_buffer_generic(hw, offset,
    414  1.1  msaitoh 							words, data);
    415  1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    416  1.4  msaitoh 	} else {
    417  1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    418  1.4  msaitoh 	}
    419  1.1  msaitoh 
    420  1.1  msaitoh 	return status;
    421  1.1  msaitoh }
    422  1.1  msaitoh 
    423  1.1  msaitoh /**
    424  1.1  msaitoh  *  ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
    425  1.1  msaitoh  *  @hw: pointer to hardware structure
    426  1.1  msaitoh  *  @offset: offset of  word in the EEPROM to write
    427  1.1  msaitoh  *  @data: word write to the EEPROM
    428  1.1  msaitoh  *
    429  1.1  msaitoh  *  Write a 16 bit word to the EEPROM using the EEWR register.
    430  1.1  msaitoh  **/
    431  1.1  msaitoh s32 ixgbe_write_eewr_X540(struct ixgbe_hw *hw, u16 offset, u16 data)
    432  1.1  msaitoh {
    433  1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    434  1.1  msaitoh 
    435  1.1  msaitoh 	DEBUGFUNC("ixgbe_write_eewr_X540");
    436  1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    437  1.4  msaitoh 	    IXGBE_SUCCESS) {
    438  1.1  msaitoh 		status = ixgbe_write_eewr_generic(hw, offset, data);
    439  1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    440  1.4  msaitoh 	} else {
    441  1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    442  1.4  msaitoh 	}
    443  1.1  msaitoh 
    444  1.1  msaitoh 	return status;
    445  1.1  msaitoh }
    446  1.1  msaitoh 
    447  1.1  msaitoh /**
    448  1.1  msaitoh  *  ixgbe_write_eewr_buffer_X540 - Write EEPROM word(s) using EEWR
    449  1.1  msaitoh  *  @hw: pointer to hardware structure
    450  1.1  msaitoh  *  @offset: offset of  word in the EEPROM to write
    451  1.1  msaitoh  *  @words: number of words
    452  1.1  msaitoh  *  @data: word(s) write to the EEPROM
    453  1.1  msaitoh  *
    454  1.1  msaitoh  *  Write a 16 bit word(s) to the EEPROM using the EEWR register.
    455  1.1  msaitoh  **/
    456  1.1  msaitoh s32 ixgbe_write_eewr_buffer_X540(struct ixgbe_hw *hw,
    457  1.1  msaitoh 				 u16 offset, u16 words, u16 *data)
    458  1.1  msaitoh {
    459  1.1  msaitoh 	s32 status = IXGBE_SUCCESS;
    460  1.1  msaitoh 
    461  1.1  msaitoh 	DEBUGFUNC("ixgbe_write_eewr_buffer_X540");
    462  1.1  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) ==
    463  1.4  msaitoh 	    IXGBE_SUCCESS) {
    464  1.1  msaitoh 		status = ixgbe_write_eewr_buffer_generic(hw, offset,
    465  1.1  msaitoh 							 words, data);
    466  1.4  msaitoh 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    467  1.4  msaitoh 	} else {
    468  1.1  msaitoh 		status = IXGBE_ERR_SWFW_SYNC;
    469  1.4  msaitoh 	}
    470  1.1  msaitoh 
    471  1.1  msaitoh 	return status;
    472  1.1  msaitoh }
    473  1.1  msaitoh 
    474  1.1  msaitoh /**
    475  1.1  msaitoh  *  ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
    476  1.1  msaitoh  *
    477  1.1  msaitoh  *  This function does not use synchronization for EERD and EEWR. It can
    478  1.1  msaitoh  *  be used internally by function which utilize ixgbe_acquire_swfw_sync_X540.
    479  1.1  msaitoh  *
    480  1.1  msaitoh  *  @hw: pointer to hardware structure
    481  1.5  msaitoh  *
    482  1.5  msaitoh  *  Returns a negative error code on error, or the 16-bit checksum
    483  1.1  msaitoh  **/
    484  1.5  msaitoh s32 ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw *hw)
    485  1.1  msaitoh {
    486  1.5  msaitoh 	u16 i, j;
    487  1.1  msaitoh 	u16 checksum = 0;
    488  1.1  msaitoh 	u16 length = 0;
    489  1.1  msaitoh 	u16 pointer = 0;
    490  1.1  msaitoh 	u16 word = 0;
    491  1.5  msaitoh 	u16 checksum_last_word = IXGBE_EEPROM_CHECKSUM;
    492  1.5  msaitoh 	u16 ptr_start = IXGBE_PCIE_ANALOG_PTR;
    493  1.1  msaitoh 
    494  1.5  msaitoh 	/* Do not use hw->eeprom.ops.read because we do not want to take
    495  1.1  msaitoh 	 * the synchronization semaphores here. Instead use
    496  1.1  msaitoh 	 * ixgbe_read_eerd_generic
    497  1.1  msaitoh 	 */
    498  1.1  msaitoh 
    499  1.1  msaitoh 	DEBUGFUNC("ixgbe_calc_eeprom_checksum_X540");
    500  1.1  msaitoh 
    501  1.1  msaitoh 	/* Include 0x0-0x3F in the checksum */
    502  1.5  msaitoh 	for (i = 0; i <= checksum_last_word; i++) {
    503  1.5  msaitoh 		if (ixgbe_read_eerd_generic(hw, i, &word)) {
    504  1.1  msaitoh 			DEBUGOUT("EEPROM read failed\n");
    505  1.5  msaitoh 			return IXGBE_ERR_EEPROM;
    506  1.1  msaitoh 		}
    507  1.5  msaitoh 		if (i != IXGBE_EEPROM_CHECKSUM)
    508  1.5  msaitoh 			checksum += word;
    509  1.1  msaitoh 	}
    510  1.1  msaitoh 
    511  1.5  msaitoh 	/* Include all data from pointers 0x3, 0x6-0xE.  This excludes the
    512  1.1  msaitoh 	 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
    513  1.1  msaitoh 	 */
    514  1.5  msaitoh 	for (i = ptr_start; i < IXGBE_FW_PTR; i++) {
    515  1.1  msaitoh 		if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
    516  1.1  msaitoh 			continue;
    517  1.1  msaitoh 
    518  1.5  msaitoh 		if (ixgbe_read_eerd_generic(hw, i, &pointer)) {
    519  1.1  msaitoh 			DEBUGOUT("EEPROM read failed\n");
    520  1.5  msaitoh 			return IXGBE_ERR_EEPROM;
    521  1.1  msaitoh 		}
    522  1.1  msaitoh 
    523  1.1  msaitoh 		/* Skip pointer section if the pointer is invalid. */
    524  1.1  msaitoh 		if (pointer == 0xFFFF || pointer == 0 ||
    525  1.1  msaitoh 		    pointer >= hw->eeprom.word_size)
    526  1.1  msaitoh 			continue;
    527  1.1  msaitoh 
    528  1.5  msaitoh 		if (ixgbe_read_eerd_generic(hw, pointer, &length)) {
    529  1.1  msaitoh 			DEBUGOUT("EEPROM read failed\n");
    530  1.5  msaitoh 			return IXGBE_ERR_EEPROM;
    531  1.1  msaitoh 		}
    532  1.1  msaitoh 
    533  1.1  msaitoh 		/* Skip pointer section if length is invalid. */
    534  1.1  msaitoh 		if (length == 0xFFFF || length == 0 ||
    535  1.1  msaitoh 		    (pointer + length) >= hw->eeprom.word_size)
    536  1.1  msaitoh 			continue;
    537  1.1  msaitoh 
    538  1.5  msaitoh 		for (j = pointer + 1; j <= pointer + length; j++) {
    539  1.5  msaitoh 			if (ixgbe_read_eerd_generic(hw, j, &word)) {
    540  1.1  msaitoh 				DEBUGOUT("EEPROM read failed\n");
    541  1.5  msaitoh 				return IXGBE_ERR_EEPROM;
    542  1.1  msaitoh 			}
    543  1.1  msaitoh 			checksum += word;
    544  1.1  msaitoh 		}
    545  1.1  msaitoh 	}
    546  1.1  msaitoh 
    547  1.1  msaitoh 	checksum = (u16)IXGBE_EEPROM_SUM - checksum;
    548  1.1  msaitoh 
    549  1.5  msaitoh 	return (s32)checksum;
    550  1.1  msaitoh }
    551  1.1  msaitoh 
    552  1.1  msaitoh /**
    553  1.1  msaitoh  *  ixgbe_validate_eeprom_checksum_X540 - Validate EEPROM checksum
    554  1.1  msaitoh  *  @hw: pointer to hardware structure
    555  1.1  msaitoh  *  @checksum_val: calculated checksum
    556  1.1  msaitoh  *
    557  1.1  msaitoh  *  Performs checksum calculation and validates the EEPROM checksum.  If the
    558  1.1  msaitoh  *  caller does not need checksum_val, the value can be NULL.
    559  1.1  msaitoh  **/
    560  1.1  msaitoh s32 ixgbe_validate_eeprom_checksum_X540(struct ixgbe_hw *hw,
    561  1.1  msaitoh 					u16 *checksum_val)
    562  1.1  msaitoh {
    563  1.1  msaitoh 	s32 status;
    564  1.1  msaitoh 	u16 checksum;
    565  1.1  msaitoh 	u16 read_checksum = 0;
    566  1.1  msaitoh 
    567  1.1  msaitoh 	DEBUGFUNC("ixgbe_validate_eeprom_checksum_X540");
    568  1.1  msaitoh 
    569  1.5  msaitoh 	/* Read the first word from the EEPROM. If this times out or fails, do
    570  1.1  msaitoh 	 * not continue or we could be in for a very long wait while every
    571  1.1  msaitoh 	 * EEPROM read fails
    572  1.1  msaitoh 	 */
    573  1.1  msaitoh 	status = hw->eeprom.ops.read(hw, 0, &checksum);
    574  1.5  msaitoh 	if (status) {
    575  1.1  msaitoh 		DEBUGOUT("EEPROM read failed\n");
    576  1.5  msaitoh 		return status;
    577  1.1  msaitoh 	}
    578  1.1  msaitoh 
    579  1.5  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
    580  1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    581  1.5  msaitoh 
    582  1.5  msaitoh 	status = hw->eeprom.ops.calc_checksum(hw);
    583  1.5  msaitoh 	if (status < 0)
    584  1.5  msaitoh 		goto out;
    585  1.1  msaitoh 
    586  1.5  msaitoh 	checksum = (u16)(status & 0xffff);
    587  1.1  msaitoh 
    588  1.5  msaitoh 	/* Do not use hw->eeprom.ops.read because we do not want to take
    589  1.5  msaitoh 	 * the synchronization semaphores twice here.
    590  1.5  msaitoh 	 */
    591  1.5  msaitoh 	status = ixgbe_read_eerd_generic(hw, IXGBE_EEPROM_CHECKSUM,
    592  1.5  msaitoh 					 &read_checksum);
    593  1.5  msaitoh 	if (status)
    594  1.5  msaitoh 		goto out;
    595  1.1  msaitoh 
    596  1.5  msaitoh 	/* Verify read checksum from EEPROM is the same as
    597  1.5  msaitoh 	 * calculated checksum
    598  1.5  msaitoh 	 */
    599  1.5  msaitoh 	if (read_checksum != checksum) {
    600  1.5  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_INVALID_STATE,
    601  1.5  msaitoh 			     "Invalid EEPROM checksum");
    602  1.5  msaitoh 		status = IXGBE_ERR_EEPROM_CHECKSUM;
    603  1.1  msaitoh 	}
    604  1.1  msaitoh 
    605  1.5  msaitoh 	/* If the user cares, return the calculated checksum */
    606  1.5  msaitoh 	if (checksum_val)
    607  1.5  msaitoh 		*checksum_val = checksum;
    608  1.5  msaitoh 
    609  1.1  msaitoh out:
    610  1.5  msaitoh 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    611  1.5  msaitoh 
    612  1.1  msaitoh 	return status;
    613  1.1  msaitoh }
    614  1.1  msaitoh 
    615  1.1  msaitoh /**
    616  1.1  msaitoh  * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
    617  1.1  msaitoh  * @hw: pointer to hardware structure
    618  1.1  msaitoh  *
    619  1.1  msaitoh  * After writing EEPROM to shadow RAM using EEWR register, software calculates
    620  1.1  msaitoh  * checksum and updates the EEPROM and instructs the hardware to update
    621  1.1  msaitoh  * the flash.
    622  1.1  msaitoh  **/
    623  1.1  msaitoh s32 ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw *hw)
    624  1.1  msaitoh {
    625  1.1  msaitoh 	s32 status;
    626  1.1  msaitoh 	u16 checksum;
    627  1.1  msaitoh 
    628  1.1  msaitoh 	DEBUGFUNC("ixgbe_update_eeprom_checksum_X540");
    629  1.1  msaitoh 
    630  1.5  msaitoh 	/* Read the first word from the EEPROM. If this times out or fails, do
    631  1.1  msaitoh 	 * not continue or we could be in for a very long wait while every
    632  1.1  msaitoh 	 * EEPROM read fails
    633  1.1  msaitoh 	 */
    634  1.1  msaitoh 	status = hw->eeprom.ops.read(hw, 0, &checksum);
    635  1.5  msaitoh 	if (status) {
    636  1.5  msaitoh 		DEBUGOUT("EEPROM read failed\n");
    637  1.5  msaitoh 		return status;
    638  1.5  msaitoh 	}
    639  1.5  msaitoh 
    640  1.5  msaitoh 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM))
    641  1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    642  1.5  msaitoh 
    643  1.5  msaitoh 	status = hw->eeprom.ops.calc_checksum(hw);
    644  1.5  msaitoh 	if (status < 0)
    645  1.5  msaitoh 		goto out;
    646  1.1  msaitoh 
    647  1.5  msaitoh 	checksum = (u16)(status & 0xffff);
    648  1.1  msaitoh 
    649  1.5  msaitoh 	/* Do not use hw->eeprom.ops.write because we do not want to
    650  1.5  msaitoh 	 * take the synchronization semaphores twice here.
    651  1.5  msaitoh 	 */
    652  1.5  msaitoh 	status = ixgbe_write_eewr_generic(hw, IXGBE_EEPROM_CHECKSUM, checksum);
    653  1.5  msaitoh 	if (status)
    654  1.5  msaitoh 		goto out;
    655  1.1  msaitoh 
    656  1.5  msaitoh 	status = ixgbe_update_flash_X540(hw);
    657  1.1  msaitoh 
    658  1.5  msaitoh out:
    659  1.5  msaitoh 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
    660  1.1  msaitoh 
    661  1.1  msaitoh 	return status;
    662  1.1  msaitoh }
    663  1.1  msaitoh 
    664  1.1  msaitoh /**
    665  1.1  msaitoh  *  ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
    666  1.1  msaitoh  *  @hw: pointer to hardware structure
    667  1.1  msaitoh  *
    668  1.1  msaitoh  *  Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
    669  1.1  msaitoh  *  EEPROM from shadow RAM to the flash device.
    670  1.1  msaitoh  **/
    671  1.4  msaitoh s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw)
    672  1.1  msaitoh {
    673  1.1  msaitoh 	u32 flup;
    674  1.5  msaitoh 	s32 status;
    675  1.1  msaitoh 
    676  1.1  msaitoh 	DEBUGFUNC("ixgbe_update_flash_X540");
    677  1.1  msaitoh 
    678  1.1  msaitoh 	status = ixgbe_poll_flash_update_done_X540(hw);
    679  1.1  msaitoh 	if (status == IXGBE_ERR_EEPROM) {
    680  1.1  msaitoh 		DEBUGOUT("Flash update time out\n");
    681  1.1  msaitoh 		goto out;
    682  1.1  msaitoh 	}
    683  1.1  msaitoh 
    684  1.1  msaitoh 	flup = IXGBE_READ_REG(hw, IXGBE_EEC) | IXGBE_EEC_FLUP;
    685  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
    686  1.1  msaitoh 
    687  1.1  msaitoh 	status = ixgbe_poll_flash_update_done_X540(hw);
    688  1.1  msaitoh 	if (status == IXGBE_SUCCESS)
    689  1.1  msaitoh 		DEBUGOUT("Flash update complete\n");
    690  1.1  msaitoh 	else
    691  1.1  msaitoh 		DEBUGOUT("Flash update time out\n");
    692  1.1  msaitoh 
    693  1.4  msaitoh 	if (hw->mac.type == ixgbe_mac_X540 && hw->revision_id == 0) {
    694  1.1  msaitoh 		flup = IXGBE_READ_REG(hw, IXGBE_EEC);
    695  1.1  msaitoh 
    696  1.1  msaitoh 		if (flup & IXGBE_EEC_SEC1VAL) {
    697  1.1  msaitoh 			flup |= IXGBE_EEC_FLUP;
    698  1.1  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
    699  1.1  msaitoh 		}
    700  1.1  msaitoh 
    701  1.1  msaitoh 		status = ixgbe_poll_flash_update_done_X540(hw);
    702  1.1  msaitoh 		if (status == IXGBE_SUCCESS)
    703  1.1  msaitoh 			DEBUGOUT("Flash update complete\n");
    704  1.1  msaitoh 		else
    705  1.1  msaitoh 			DEBUGOUT("Flash update time out\n");
    706  1.1  msaitoh 	}
    707  1.1  msaitoh out:
    708  1.1  msaitoh 	return status;
    709  1.1  msaitoh }
    710  1.1  msaitoh 
    711  1.1  msaitoh /**
    712  1.1  msaitoh  *  ixgbe_poll_flash_update_done_X540 - Poll flash update status
    713  1.1  msaitoh  *  @hw: pointer to hardware structure
    714  1.1  msaitoh  *
    715  1.1  msaitoh  *  Polls the FLUDONE (bit 26) of the EEC Register to determine when the
    716  1.1  msaitoh  *  flash update is done.
    717  1.1  msaitoh  **/
    718  1.1  msaitoh static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw)
    719  1.1  msaitoh {
    720  1.1  msaitoh 	u32 i;
    721  1.1  msaitoh 	u32 reg;
    722  1.1  msaitoh 	s32 status = IXGBE_ERR_EEPROM;
    723  1.1  msaitoh 
    724  1.1  msaitoh 	DEBUGFUNC("ixgbe_poll_flash_update_done_X540");
    725  1.1  msaitoh 
    726  1.1  msaitoh 	for (i = 0; i < IXGBE_FLUDONE_ATTEMPTS; i++) {
    727  1.1  msaitoh 		reg = IXGBE_READ_REG(hw, IXGBE_EEC);
    728  1.1  msaitoh 		if (reg & IXGBE_EEC_FLUDONE) {
    729  1.1  msaitoh 			status = IXGBE_SUCCESS;
    730  1.1  msaitoh 			break;
    731  1.1  msaitoh 		}
    732  1.5  msaitoh 		msec_delay(5);
    733  1.1  msaitoh 	}
    734  1.4  msaitoh 
    735  1.4  msaitoh 	if (i == IXGBE_FLUDONE_ATTEMPTS)
    736  1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    737  1.4  msaitoh 			     "Flash update status polling timed out");
    738  1.4  msaitoh 
    739  1.1  msaitoh 	return status;
    740  1.1  msaitoh }
    741  1.1  msaitoh 
    742  1.1  msaitoh /**
    743  1.1  msaitoh  *  ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
    744  1.1  msaitoh  *  @hw: pointer to hardware structure
    745  1.1  msaitoh  *  @mask: Mask to specify which semaphore to acquire
    746  1.1  msaitoh  *
    747  1.1  msaitoh  *  Acquires the SWFW semaphore thought the SW_FW_SYNC register for
    748  1.1  msaitoh  *  the specified function (CSR, PHY0, PHY1, NVM, Flash)
    749  1.1  msaitoh  **/
    750  1.5  msaitoh s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u32 mask)
    751  1.1  msaitoh {
    752  1.5  msaitoh 	u32 swmask = mask & IXGBE_GSSR_NVM_PHY_MASK;
    753  1.5  msaitoh 	u32 fwmask = swmask << 5;
    754  1.5  msaitoh 	u32 swi2c_mask = mask & IXGBE_GSSR_I2C_MASK;
    755  1.5  msaitoh 	u32 timeout = 200;
    756  1.5  msaitoh 	u32 hwmask = 0;
    757  1.1  msaitoh 	u32 swfw_sync;
    758  1.1  msaitoh 	u32 i;
    759  1.1  msaitoh 
    760  1.1  msaitoh 	DEBUGFUNC("ixgbe_acquire_swfw_sync_X540");
    761  1.1  msaitoh 
    762  1.5  msaitoh 	if (swmask & IXGBE_GSSR_EEP_SM)
    763  1.5  msaitoh 		hwmask |= IXGBE_GSSR_FLASH_SM;
    764  1.1  msaitoh 
    765  1.1  msaitoh 	/* SW only mask doesn't have FW bit pair */
    766  1.5  msaitoh 	if (mask & IXGBE_GSSR_SW_MNG_SM)
    767  1.5  msaitoh 		swmask |= IXGBE_GSSR_SW_MNG_SM;
    768  1.1  msaitoh 
    769  1.5  msaitoh 	swmask |= swi2c_mask;
    770  1.5  msaitoh 	fwmask |= swi2c_mask << 2;
    771  1.1  msaitoh 	for (i = 0; i < timeout; i++) {
    772  1.5  msaitoh 		/* SW NVM semaphore bit is used for access to all
    773  1.1  msaitoh 		 * SW_FW_SYNC bits (not just NVM)
    774  1.1  msaitoh 		 */
    775  1.5  msaitoh 		if (ixgbe_get_swfw_sync_semaphore(hw))
    776  1.5  msaitoh 			return IXGBE_ERR_SWFW_SYNC;
    777  1.1  msaitoh 
    778  1.1  msaitoh 		swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
    779  1.1  msaitoh 		if (!(swfw_sync & (fwmask | swmask | hwmask))) {
    780  1.1  msaitoh 			swfw_sync |= swmask;
    781  1.1  msaitoh 			IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
    782  1.1  msaitoh 			ixgbe_release_swfw_sync_semaphore(hw);
    783  1.1  msaitoh 			msec_delay(5);
    784  1.5  msaitoh 			return IXGBE_SUCCESS;
    785  1.1  msaitoh 		}
    786  1.5  msaitoh 		/* Firmware currently using resource (fwmask), hardware
    787  1.5  msaitoh 		 * currently using resource (hwmask), or other software
    788  1.5  msaitoh 		 * thread currently using resource (swmask)
    789  1.5  msaitoh 		 */
    790  1.5  msaitoh 		ixgbe_release_swfw_sync_semaphore(hw);
    791  1.5  msaitoh 		msec_delay(5);
    792  1.1  msaitoh 	}
    793  1.1  msaitoh 
    794  1.1  msaitoh 	/* Failed to get SW only semaphore */
    795  1.1  msaitoh 	if (swmask == IXGBE_GSSR_SW_MNG_SM) {
    796  1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    797  1.4  msaitoh 			     "Failed to get SW only semaphore");
    798  1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    799  1.1  msaitoh 	}
    800  1.1  msaitoh 
    801  1.1  msaitoh 	/* If the resource is not released by the FW/HW the SW can assume that
    802  1.4  msaitoh 	 * the FW/HW malfunctions. In that case the SW should set the SW bit(s)
    803  1.1  msaitoh 	 * of the requested resource(s) while ignoring the corresponding FW/HW
    804  1.1  msaitoh 	 * bits in the SW_FW_SYNC register.
    805  1.1  msaitoh 	 */
    806  1.5  msaitoh 	if (ixgbe_get_swfw_sync_semaphore(hw))
    807  1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    808  1.1  msaitoh 	swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
    809  1.1  msaitoh 	if (swfw_sync & (fwmask | hwmask)) {
    810  1.1  msaitoh 		swfw_sync |= swmask;
    811  1.1  msaitoh 		IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
    812  1.1  msaitoh 		ixgbe_release_swfw_sync_semaphore(hw);
    813  1.1  msaitoh 		msec_delay(5);
    814  1.5  msaitoh 		return IXGBE_SUCCESS;
    815  1.1  msaitoh 	}
    816  1.4  msaitoh 	/* If the resource is not released by other SW the SW can assume that
    817  1.4  msaitoh 	 * the other SW malfunctions. In that case the SW should clear all SW
    818  1.4  msaitoh 	 * flags that it does not own and then repeat the whole process once
    819  1.4  msaitoh 	 * again.
    820  1.4  msaitoh 	 */
    821  1.5  msaitoh 	if (swfw_sync & swmask) {
    822  1.5  msaitoh 		u32 rmask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_PHY0_SM |
    823  1.5  msaitoh 			    IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_MAC_CSR_SM;
    824  1.5  msaitoh 
    825  1.5  msaitoh 		if (swi2c_mask)
    826  1.5  msaitoh 			rmask |= IXGBE_GSSR_I2C_MASK;
    827  1.5  msaitoh 		ixgbe_release_swfw_sync_X540(hw, rmask);
    828  1.5  msaitoh 		ixgbe_release_swfw_sync_semaphore(hw);
    829  1.5  msaitoh 		return IXGBE_ERR_SWFW_SYNC;
    830  1.4  msaitoh 	}
    831  1.5  msaitoh 	ixgbe_release_swfw_sync_semaphore(hw);
    832  1.1  msaitoh 
    833  1.5  msaitoh 	return IXGBE_ERR_SWFW_SYNC;
    834  1.1  msaitoh }
    835  1.1  msaitoh 
    836  1.1  msaitoh /**
    837  1.1  msaitoh  *  ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
    838  1.1  msaitoh  *  @hw: pointer to hardware structure
    839  1.1  msaitoh  *  @mask: Mask to specify which semaphore to release
    840  1.1  msaitoh  *
    841  1.2  msaitoh  *  Releases the SWFW semaphore through the SW_FW_SYNC register
    842  1.1  msaitoh  *  for the specified function (CSR, PHY0, PHY1, EVM, Flash)
    843  1.1  msaitoh  **/
    844  1.5  msaitoh void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u32 mask)
    845  1.1  msaitoh {
    846  1.5  msaitoh 	u32 swmask = mask & (IXGBE_GSSR_NVM_PHY_MASK | IXGBE_GSSR_SW_MNG_SM);
    847  1.1  msaitoh 	u32 swfw_sync;
    848  1.1  msaitoh 
    849  1.1  msaitoh 	DEBUGFUNC("ixgbe_release_swfw_sync_X540");
    850  1.1  msaitoh 
    851  1.5  msaitoh 	if (mask & IXGBE_GSSR_I2C_MASK)
    852  1.5  msaitoh 		swmask |= mask & IXGBE_GSSR_I2C_MASK;
    853  1.1  msaitoh 	ixgbe_get_swfw_sync_semaphore(hw);
    854  1.1  msaitoh 
    855  1.1  msaitoh 	swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
    856  1.1  msaitoh 	swfw_sync &= ~swmask;
    857  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
    858  1.1  msaitoh 
    859  1.1  msaitoh 	ixgbe_release_swfw_sync_semaphore(hw);
    860  1.5  msaitoh 	msec_delay(5);
    861  1.1  msaitoh }
    862  1.1  msaitoh 
    863  1.1  msaitoh /**
    864  1.5  msaitoh  *  ixgbe_get_swfw_sync_semaphore - Get hardware semaphore
    865  1.1  msaitoh  *  @hw: pointer to hardware structure
    866  1.1  msaitoh  *
    867  1.1  msaitoh  *  Sets the hardware semaphores so SW/FW can gain control of shared resources
    868  1.1  msaitoh  **/
    869  1.1  msaitoh static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw)
    870  1.1  msaitoh {
    871  1.1  msaitoh 	s32 status = IXGBE_ERR_EEPROM;
    872  1.1  msaitoh 	u32 timeout = 2000;
    873  1.1  msaitoh 	u32 i;
    874  1.1  msaitoh 	u32 swsm;
    875  1.1  msaitoh 
    876  1.1  msaitoh 	DEBUGFUNC("ixgbe_get_swfw_sync_semaphore");
    877  1.1  msaitoh 
    878  1.1  msaitoh 	/* Get SMBI software semaphore between device drivers first */
    879  1.1  msaitoh 	for (i = 0; i < timeout; i++) {
    880  1.1  msaitoh 		/*
    881  1.1  msaitoh 		 * If the SMBI bit is 0 when we read it, then the bit will be
    882  1.1  msaitoh 		 * set and we have the semaphore
    883  1.1  msaitoh 		 */
    884  1.1  msaitoh 		swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
    885  1.1  msaitoh 		if (!(swsm & IXGBE_SWSM_SMBI)) {
    886  1.1  msaitoh 			status = IXGBE_SUCCESS;
    887  1.1  msaitoh 			break;
    888  1.1  msaitoh 		}
    889  1.1  msaitoh 		usec_delay(50);
    890  1.1  msaitoh 	}
    891  1.1  msaitoh 
    892  1.1  msaitoh 	/* Now get the semaphore between SW/FW through the REGSMP bit */
    893  1.1  msaitoh 	if (status == IXGBE_SUCCESS) {
    894  1.1  msaitoh 		for (i = 0; i < timeout; i++) {
    895  1.1  msaitoh 			swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
    896  1.1  msaitoh 			if (!(swsm & IXGBE_SWFW_REGSMP))
    897  1.1  msaitoh 				break;
    898  1.1  msaitoh 
    899  1.1  msaitoh 			usec_delay(50);
    900  1.1  msaitoh 		}
    901  1.1  msaitoh 
    902  1.1  msaitoh 		/*
    903  1.1  msaitoh 		 * Release semaphores and return error if SW NVM semaphore
    904  1.1  msaitoh 		 * was not granted because we don't have access to the EEPROM
    905  1.1  msaitoh 		 */
    906  1.1  msaitoh 		if (i >= timeout) {
    907  1.4  msaitoh 			ERROR_REPORT1(IXGBE_ERROR_POLLING,
    908  1.4  msaitoh 				"REGSMP Software NVM semaphore not granted.\n");
    909  1.1  msaitoh 			ixgbe_release_swfw_sync_semaphore(hw);
    910  1.1  msaitoh 			status = IXGBE_ERR_EEPROM;
    911  1.1  msaitoh 		}
    912  1.1  msaitoh 	} else {
    913  1.4  msaitoh 		ERROR_REPORT1(IXGBE_ERROR_POLLING,
    914  1.4  msaitoh 			     "Software semaphore SMBI between device drivers "
    915  1.4  msaitoh 			     "not granted.\n");
    916  1.1  msaitoh 	}
    917  1.1  msaitoh 
    918  1.1  msaitoh 	return status;
    919  1.1  msaitoh }
    920  1.1  msaitoh 
    921  1.1  msaitoh /**
    922  1.5  msaitoh  *  ixgbe_release_swfw_sync_semaphore - Release hardware semaphore
    923  1.1  msaitoh  *  @hw: pointer to hardware structure
    924  1.1  msaitoh  *
    925  1.1  msaitoh  *  This function clears hardware semaphore bits.
    926  1.1  msaitoh  **/
    927  1.1  msaitoh static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw)
    928  1.1  msaitoh {
    929  1.1  msaitoh 	u32 swsm;
    930  1.1  msaitoh 
    931  1.1  msaitoh 	DEBUGFUNC("ixgbe_release_swfw_sync_semaphore");
    932  1.1  msaitoh 
    933  1.1  msaitoh 	/* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
    934  1.1  msaitoh 
    935  1.1  msaitoh 	swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
    936  1.1  msaitoh 	swsm &= ~IXGBE_SWSM_SMBI;
    937  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm);
    938  1.1  msaitoh 
    939  1.1  msaitoh 	swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
    940  1.1  msaitoh 	swsm &= ~IXGBE_SWFW_REGSMP;
    941  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swsm);
    942  1.1  msaitoh 
    943  1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
    944  1.1  msaitoh }
    945  1.1  msaitoh 
    946  1.1  msaitoh /**
    947  1.1  msaitoh  * ixgbe_blink_led_start_X540 - Blink LED based on index.
    948  1.1  msaitoh  * @hw: pointer to hardware structure
    949  1.1  msaitoh  * @index: led number to blink
    950  1.1  msaitoh  *
    951  1.1  msaitoh  * Devices that implement the version 2 interface:
    952  1.1  msaitoh  *   X540
    953  1.1  msaitoh  **/
    954  1.1  msaitoh s32 ixgbe_blink_led_start_X540(struct ixgbe_hw *hw, u32 index)
    955  1.1  msaitoh {
    956  1.1  msaitoh 	u32 macc_reg;
    957  1.1  msaitoh 	u32 ledctl_reg;
    958  1.1  msaitoh 	ixgbe_link_speed speed;
    959  1.1  msaitoh 	bool link_up;
    960  1.1  msaitoh 
    961  1.1  msaitoh 	DEBUGFUNC("ixgbe_blink_led_start_X540");
    962  1.1  msaitoh 
    963  1.1  msaitoh 	/*
    964  1.1  msaitoh 	 * Link should be up in order for the blink bit in the LED control
    965  1.1  msaitoh 	 * register to work. Force link and speed in the MAC if link is down.
    966  1.1  msaitoh 	 * This will be reversed when we stop the blinking.
    967  1.1  msaitoh 	 */
    968  1.1  msaitoh 	hw->mac.ops.check_link(hw, &speed, &link_up, FALSE);
    969  1.1  msaitoh 	if (link_up == FALSE) {
    970  1.1  msaitoh 		macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
    971  1.1  msaitoh 		macc_reg |= IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS;
    972  1.1  msaitoh 		IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
    973  1.1  msaitoh 	}
    974  1.1  msaitoh 	/* Set the LED to LINK_UP + BLINK. */
    975  1.1  msaitoh 	ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
    976  1.1  msaitoh 	ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
    977  1.1  msaitoh 	ledctl_reg |= IXGBE_LED_BLINK(index);
    978  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
    979  1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
    980  1.1  msaitoh 
    981  1.1  msaitoh 	return IXGBE_SUCCESS;
    982  1.1  msaitoh }
    983  1.1  msaitoh 
    984  1.1  msaitoh /**
    985  1.1  msaitoh  * ixgbe_blink_led_stop_X540 - Stop blinking LED based on index.
    986  1.1  msaitoh  * @hw: pointer to hardware structure
    987  1.1  msaitoh  * @index: led number to stop blinking
    988  1.1  msaitoh  *
    989  1.1  msaitoh  * Devices that implement the version 2 interface:
    990  1.1  msaitoh  *   X540
    991  1.1  msaitoh  **/
    992  1.1  msaitoh s32 ixgbe_blink_led_stop_X540(struct ixgbe_hw *hw, u32 index)
    993  1.1  msaitoh {
    994  1.1  msaitoh 	u32 macc_reg;
    995  1.1  msaitoh 	u32 ledctl_reg;
    996  1.1  msaitoh 
    997  1.1  msaitoh 	DEBUGFUNC("ixgbe_blink_led_stop_X540");
    998  1.1  msaitoh 
    999  1.1  msaitoh 	/* Restore the LED to its default value. */
   1000  1.1  msaitoh 	ledctl_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
   1001  1.1  msaitoh 	ledctl_reg &= ~IXGBE_LED_MODE_MASK(index);
   1002  1.1  msaitoh 	ledctl_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
   1003  1.1  msaitoh 	ledctl_reg &= ~IXGBE_LED_BLINK(index);
   1004  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, ledctl_reg);
   1005  1.1  msaitoh 
   1006  1.1  msaitoh 	/* Unforce link and speed in the MAC. */
   1007  1.1  msaitoh 	macc_reg = IXGBE_READ_REG(hw, IXGBE_MACC);
   1008  1.1  msaitoh 	macc_reg &= ~(IXGBE_MACC_FLU | IXGBE_MACC_FSV_10G | IXGBE_MACC_FS);
   1009  1.1  msaitoh 	IXGBE_WRITE_REG(hw, IXGBE_MACC, macc_reg);
   1010  1.1  msaitoh 	IXGBE_WRITE_FLUSH(hw);
   1011  1.1  msaitoh 
   1012  1.1  msaitoh 	return IXGBE_SUCCESS;
   1013  1.1  msaitoh }
   1014  1.1  msaitoh 
   1015  1.3  msaitoh 
   1016