ixv.c revision 1.3 1 1.1 dyoung /******************************************************************************
2 1.1 dyoung
3 1.1 dyoung Copyright (c) 2001-2010, Intel Corporation
4 1.1 dyoung All rights reserved.
5 1.1 dyoung
6 1.1 dyoung Redistribution and use in source and binary forms, with or without
7 1.1 dyoung modification, are permitted provided that the following conditions are met:
8 1.1 dyoung
9 1.1 dyoung 1. Redistributions of source code must retain the above copyright notice,
10 1.1 dyoung this list of conditions and the following disclaimer.
11 1.1 dyoung
12 1.1 dyoung 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung documentation and/or other materials provided with the distribution.
15 1.1 dyoung
16 1.1 dyoung 3. Neither the name of the Intel Corporation nor the names of its
17 1.1 dyoung contributors may be used to endorse or promote products derived from
18 1.1 dyoung this software without specific prior written permission.
19 1.1 dyoung
20 1.1 dyoung THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 1.1 dyoung AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 dyoung IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 dyoung ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 1.1 dyoung LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 dyoung CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 dyoung SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 dyoung INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 dyoung CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 dyoung ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 dyoung POSSIBILITY OF SUCH DAMAGE.
31 1.1 dyoung
32 1.1 dyoung ******************************************************************************/
33 1.1 dyoung /*$FreeBSD: src/sys/dev/ixgbe/ixv.c,v 1.2 2011/03/23 13:10:15 jhb Exp $*/
34 1.3 msaitoh /*$NetBSD: ixv.c,v 1.3 2015/03/10 09:26:49 msaitoh Exp $*/
35 1.1 dyoung
36 1.1 dyoung #include "opt_inet.h"
37 1.1 dyoung
38 1.1 dyoung #include "ixv.h"
39 1.1 dyoung
40 1.1 dyoung /*********************************************************************
41 1.1 dyoung * Driver version
42 1.1 dyoung *********************************************************************/
43 1.1 dyoung char ixv_driver_version[] = "1.0.0";
44 1.1 dyoung
45 1.1 dyoung /*********************************************************************
46 1.1 dyoung * PCI Device ID Table
47 1.1 dyoung *
48 1.1 dyoung * Used by probe to select devices to load on
49 1.1 dyoung * Last field stores an index into ixv_strings
50 1.1 dyoung * Last entry must be all 0s
51 1.1 dyoung *
52 1.1 dyoung * { Vendor ID, Device ID, SubVendor ID, SubDevice ID, String Index }
53 1.1 dyoung *********************************************************************/
54 1.1 dyoung
55 1.1 dyoung static ixv_vendor_info_t ixv_vendor_info_array[] =
56 1.1 dyoung {
57 1.1 dyoung {IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF, 0, 0, 0},
58 1.1 dyoung /* required last entry */
59 1.1 dyoung {0, 0, 0, 0, 0}
60 1.1 dyoung };
61 1.1 dyoung
62 1.1 dyoung /*********************************************************************
63 1.1 dyoung * Table of branding strings
64 1.1 dyoung *********************************************************************/
65 1.1 dyoung
66 1.3 msaitoh static const char *ixv_strings[] = {
67 1.1 dyoung "Intel(R) PRO/10GbE Virtual Function Network Driver"
68 1.1 dyoung };
69 1.1 dyoung
70 1.1 dyoung /*********************************************************************
71 1.1 dyoung * Function prototypes
72 1.1 dyoung *********************************************************************/
73 1.3 msaitoh static int ixv_probe(device_t, cfdata_t, void *);
74 1.3 msaitoh static void ixv_attach(device_t, device_t, void *);
75 1.3 msaitoh static int ixv_detach(device_t, int);
76 1.3 msaitoh #if 0
77 1.1 dyoung static int ixv_shutdown(device_t);
78 1.3 msaitoh #endif
79 1.1 dyoung #if __FreeBSD_version < 800000
80 1.1 dyoung static void ixv_start(struct ifnet *);
81 1.1 dyoung static void ixv_start_locked(struct tx_ring *, struct ifnet *);
82 1.1 dyoung #else
83 1.1 dyoung static int ixv_mq_start(struct ifnet *, struct mbuf *);
84 1.1 dyoung static int ixv_mq_start_locked(struct ifnet *,
85 1.1 dyoung struct tx_ring *, struct mbuf *);
86 1.1 dyoung static void ixv_qflush(struct ifnet *);
87 1.1 dyoung #endif
88 1.3 msaitoh static int ixv_ioctl(struct ifnet *, u_long, void *);
89 1.3 msaitoh static int ixv_init(struct ifnet *);
90 1.1 dyoung static void ixv_init_locked(struct adapter *);
91 1.1 dyoung static void ixv_stop(void *);
92 1.1 dyoung static void ixv_media_status(struct ifnet *, struct ifmediareq *);
93 1.1 dyoung static int ixv_media_change(struct ifnet *);
94 1.1 dyoung static void ixv_identify_hardware(struct adapter *);
95 1.3 msaitoh static int ixv_allocate_pci_resources(struct adapter *,
96 1.3 msaitoh const struct pci_attach_args *);
97 1.1 dyoung static int ixv_allocate_msix(struct adapter *);
98 1.1 dyoung static int ixv_allocate_queues(struct adapter *);
99 1.1 dyoung static int ixv_setup_msix(struct adapter *);
100 1.1 dyoung static void ixv_free_pci_resources(struct adapter *);
101 1.1 dyoung static void ixv_local_timer(void *);
102 1.1 dyoung static void ixv_setup_interface(device_t, struct adapter *);
103 1.1 dyoung static void ixv_config_link(struct adapter *);
104 1.1 dyoung
105 1.1 dyoung static int ixv_allocate_transmit_buffers(struct tx_ring *);
106 1.1 dyoung static int ixv_setup_transmit_structures(struct adapter *);
107 1.1 dyoung static void ixv_setup_transmit_ring(struct tx_ring *);
108 1.1 dyoung static void ixv_initialize_transmit_units(struct adapter *);
109 1.1 dyoung static void ixv_free_transmit_structures(struct adapter *);
110 1.1 dyoung static void ixv_free_transmit_buffers(struct tx_ring *);
111 1.1 dyoung
112 1.1 dyoung static int ixv_allocate_receive_buffers(struct rx_ring *);
113 1.1 dyoung static int ixv_setup_receive_structures(struct adapter *);
114 1.1 dyoung static int ixv_setup_receive_ring(struct rx_ring *);
115 1.1 dyoung static void ixv_initialize_receive_units(struct adapter *);
116 1.1 dyoung static void ixv_free_receive_structures(struct adapter *);
117 1.1 dyoung static void ixv_free_receive_buffers(struct rx_ring *);
118 1.1 dyoung
119 1.1 dyoung static void ixv_enable_intr(struct adapter *);
120 1.1 dyoung static void ixv_disable_intr(struct adapter *);
121 1.1 dyoung static bool ixv_txeof(struct tx_ring *);
122 1.1 dyoung static bool ixv_rxeof(struct ix_queue *, int);
123 1.3 msaitoh static void ixv_rx_checksum(u32, struct mbuf *, u32,
124 1.3 msaitoh struct ixgbevf_hw_stats *);
125 1.1 dyoung static void ixv_set_multi(struct adapter *);
126 1.1 dyoung static void ixv_update_link_status(struct adapter *);
127 1.1 dyoung static void ixv_refresh_mbufs(struct rx_ring *, int);
128 1.3 msaitoh static int ixv_xmit(struct tx_ring *, struct mbuf *);
129 1.3 msaitoh static int ixv_sysctl_stats(SYSCTLFN_PROTO);
130 1.3 msaitoh static int ixv_sysctl_debug(SYSCTLFN_PROTO);
131 1.3 msaitoh static int ixv_set_flowcntl(SYSCTLFN_PROTO);
132 1.1 dyoung static int ixv_dma_malloc(struct adapter *, bus_size_t,
133 1.1 dyoung struct ixv_dma_alloc *, int);
134 1.1 dyoung static void ixv_dma_free(struct adapter *, struct ixv_dma_alloc *);
135 1.1 dyoung static void ixv_add_rx_process_limit(struct adapter *, const char *,
136 1.1 dyoung const char *, int *, int);
137 1.3 msaitoh static u32 ixv_tx_ctx_setup(struct tx_ring *, struct mbuf *);
138 1.1 dyoung static bool ixv_tso_setup(struct tx_ring *, struct mbuf *, u32 *);
139 1.1 dyoung static void ixv_set_ivar(struct adapter *, u8, u8, s8);
140 1.1 dyoung static void ixv_configure_ivars(struct adapter *);
141 1.1 dyoung static u8 * ixv_mc_array_itr(struct ixgbe_hw *, u8 **, u32 *);
142 1.1 dyoung
143 1.1 dyoung static void ixv_setup_vlan_support(struct adapter *);
144 1.3 msaitoh #if 0
145 1.1 dyoung static void ixv_register_vlan(void *, struct ifnet *, u16);
146 1.1 dyoung static void ixv_unregister_vlan(void *, struct ifnet *, u16);
147 1.3 msaitoh #endif
148 1.1 dyoung
149 1.1 dyoung static void ixv_save_stats(struct adapter *);
150 1.1 dyoung static void ixv_init_stats(struct adapter *);
151 1.1 dyoung static void ixv_update_stats(struct adapter *);
152 1.1 dyoung
153 1.1 dyoung static __inline void ixv_rx_discard(struct rx_ring *, int);
154 1.1 dyoung static __inline void ixv_rx_input(struct rx_ring *, struct ifnet *,
155 1.1 dyoung struct mbuf *, u32);
156 1.1 dyoung
157 1.1 dyoung /* The MSI/X Interrupt handlers */
158 1.1 dyoung static void ixv_msix_que(void *);
159 1.1 dyoung static void ixv_msix_mbx(void *);
160 1.1 dyoung
161 1.1 dyoung /* Deferred interrupt tasklets */
162 1.3 msaitoh static void ixv_handle_que(void *);
163 1.3 msaitoh static void ixv_handle_mbx(void *);
164 1.3 msaitoh
165 1.3 msaitoh const struct sysctlnode *ixv_sysctl_instance(struct adapter *);
166 1.3 msaitoh static ixv_vendor_info_t *ixv_lookup(const struct pci_attach_args *);
167 1.1 dyoung
168 1.1 dyoung /*********************************************************************
169 1.1 dyoung * FreeBSD Device Interface Entry Points
170 1.1 dyoung *********************************************************************/
171 1.1 dyoung
172 1.3 msaitoh CFATTACH_DECL3_NEW(ixv, sizeof(struct adapter),
173 1.3 msaitoh ixv_probe, ixv_attach, ixv_detach, NULL, NULL, NULL,
174 1.3 msaitoh DVF_DETACH_SHUTDOWN);
175 1.3 msaitoh
176 1.3 msaitoh # if 0
177 1.1 dyoung static device_method_t ixv_methods[] = {
178 1.1 dyoung /* Device interface */
179 1.1 dyoung DEVMETHOD(device_probe, ixv_probe),
180 1.1 dyoung DEVMETHOD(device_attach, ixv_attach),
181 1.1 dyoung DEVMETHOD(device_detach, ixv_detach),
182 1.1 dyoung DEVMETHOD(device_shutdown, ixv_shutdown),
183 1.1 dyoung {0, 0}
184 1.1 dyoung };
185 1.3 msaitoh #endif
186 1.1 dyoung
187 1.1 dyoung #if 0
188 1.1 dyoung static driver_t ixv_driver = {
189 1.1 dyoung "ix", ixv_methods, sizeof(struct adapter),
190 1.1 dyoung };
191 1.1 dyoung
192 1.1 dyoung extern devclass_t ixgbe_devclass;
193 1.1 dyoung DRIVER_MODULE(ixv, pci, ixv_driver, ixgbe_devclass, 0, 0);
194 1.1 dyoung MODULE_DEPEND(ixv, pci, 1, 1, 1);
195 1.1 dyoung MODULE_DEPEND(ixv, ether, 1, 1, 1);
196 1.1 dyoung #endif
197 1.1 dyoung
198 1.1 dyoung /*
199 1.1 dyoung ** TUNEABLE PARAMETERS:
200 1.1 dyoung */
201 1.1 dyoung
202 1.1 dyoung /*
203 1.1 dyoung ** AIM: Adaptive Interrupt Moderation
204 1.1 dyoung ** which means that the interrupt rate
205 1.1 dyoung ** is varied over time based on the
206 1.1 dyoung ** traffic for that interrupt vector
207 1.1 dyoung */
208 1.1 dyoung static int ixv_enable_aim = FALSE;
209 1.1 dyoung #define TUNABLE_INT(__x, __y)
210 1.1 dyoung TUNABLE_INT("hw.ixv.enable_aim", &ixv_enable_aim);
211 1.1 dyoung
212 1.1 dyoung /* How many packets rxeof tries to clean at a time */
213 1.1 dyoung static int ixv_rx_process_limit = 128;
214 1.1 dyoung TUNABLE_INT("hw.ixv.rx_process_limit", &ixv_rx_process_limit);
215 1.1 dyoung
216 1.1 dyoung /* Flow control setting, default to full */
217 1.1 dyoung static int ixv_flow_control = ixgbe_fc_full;
218 1.1 dyoung TUNABLE_INT("hw.ixv.flow_control", &ixv_flow_control);
219 1.1 dyoung
220 1.1 dyoung /*
221 1.1 dyoung * Header split: this causes the hardware to DMA
222 1.1 dyoung * the header into a seperate mbuf from the payload,
223 1.1 dyoung * it can be a performance win in some workloads, but
224 1.1 dyoung * in others it actually hurts, its off by default.
225 1.1 dyoung */
226 1.1 dyoung static bool ixv_header_split = FALSE;
227 1.1 dyoung TUNABLE_INT("hw.ixv.hdr_split", &ixv_header_split);
228 1.1 dyoung
229 1.1 dyoung /*
230 1.1 dyoung ** Number of TX descriptors per ring,
231 1.1 dyoung ** setting higher than RX as this seems
232 1.1 dyoung ** the better performing choice.
233 1.1 dyoung */
234 1.1 dyoung static int ixv_txd = DEFAULT_TXD;
235 1.1 dyoung TUNABLE_INT("hw.ixv.txd", &ixv_txd);
236 1.1 dyoung
237 1.1 dyoung /* Number of RX descriptors per ring */
238 1.1 dyoung static int ixv_rxd = DEFAULT_RXD;
239 1.1 dyoung TUNABLE_INT("hw.ixv.rxd", &ixv_rxd);
240 1.1 dyoung
241 1.1 dyoung /*
242 1.1 dyoung ** Shadow VFTA table, this is needed because
243 1.1 dyoung ** the real filter table gets cleared during
244 1.1 dyoung ** a soft reset and we need to repopulate it.
245 1.1 dyoung */
246 1.1 dyoung static u32 ixv_shadow_vfta[VFTA_SIZE];
247 1.1 dyoung
248 1.3 msaitoh /* Keep running tab on them for sanity check */
249 1.3 msaitoh static int ixv_total_ports;
250 1.3 msaitoh
251 1.1 dyoung /*********************************************************************
252 1.1 dyoung * Device identification routine
253 1.1 dyoung *
254 1.1 dyoung * ixv_probe determines if the driver should be loaded on
255 1.1 dyoung * adapter based on PCI vendor/device id of the adapter.
256 1.1 dyoung *
257 1.1 dyoung * return 0 on success, positive on failure
258 1.1 dyoung *********************************************************************/
259 1.1 dyoung
260 1.1 dyoung static int
261 1.3 msaitoh ixv_probe(device_t dev, cfdata_t cf, void *aux)
262 1.3 msaitoh {
263 1.3 msaitoh const struct pci_attach_args *pa = aux;
264 1.3 msaitoh
265 1.3 msaitoh return (ixv_lookup(pa) != NULL) ? 1 : 0;
266 1.3 msaitoh }
267 1.3 msaitoh
268 1.3 msaitoh static ixv_vendor_info_t *
269 1.3 msaitoh ixv_lookup(const struct pci_attach_args *pa)
270 1.1 dyoung {
271 1.3 msaitoh pcireg_t subid;
272 1.1 dyoung ixv_vendor_info_t *ent;
273 1.1 dyoung
274 1.3 msaitoh INIT_DEBUGOUT("ixv_probe: begin");
275 1.1 dyoung
276 1.3 msaitoh if (PCI_VENDOR(pa->pa_id) != IXGBE_INTEL_VENDOR_ID)
277 1.3 msaitoh return NULL;
278 1.1 dyoung
279 1.3 msaitoh subid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
280 1.1 dyoung
281 1.3 msaitoh for (ent = ixv_vendor_info_array; ent->vendor_id != 0; ent++) {
282 1.3 msaitoh if ((PCI_VENDOR(pa->pa_id) == ent->vendor_id) &&
283 1.3 msaitoh (PCI_PRODUCT(pa->pa_id) == ent->device_id) &&
284 1.1 dyoung
285 1.3 msaitoh ((PCI_SUBSYS_VENDOR(subid) == ent->subvendor_id) ||
286 1.1 dyoung (ent->subvendor_id == 0)) &&
287 1.1 dyoung
288 1.3 msaitoh ((PCI_SUBSYS_ID(subid) == ent->subdevice_id) ||
289 1.1 dyoung (ent->subdevice_id == 0))) {
290 1.3 msaitoh ++ixv_total_ports;
291 1.3 msaitoh return ent;
292 1.1 dyoung }
293 1.1 dyoung }
294 1.3 msaitoh return NULL;
295 1.3 msaitoh }
296 1.3 msaitoh
297 1.3 msaitoh
298 1.3 msaitoh static void
299 1.3 msaitoh ixv_sysctl_attach(struct adapter *adapter)
300 1.3 msaitoh {
301 1.3 msaitoh struct sysctllog **log;
302 1.3 msaitoh const struct sysctlnode *rnode, *cnode;
303 1.3 msaitoh device_t dev;
304 1.3 msaitoh
305 1.3 msaitoh dev = adapter->dev;
306 1.3 msaitoh log = &adapter->sysctllog;
307 1.3 msaitoh
308 1.3 msaitoh if ((rnode = ixv_sysctl_instance(adapter)) == NULL) {
309 1.3 msaitoh aprint_error_dev(dev, "could not create sysctl root\n");
310 1.3 msaitoh return;
311 1.3 msaitoh }
312 1.3 msaitoh
313 1.3 msaitoh if (sysctl_createv(log, 0, &rnode, &cnode,
314 1.3 msaitoh CTLFLAG_READWRITE, CTLTYPE_INT,
315 1.3 msaitoh "stats", SYSCTL_DESCR("Statistics"),
316 1.3 msaitoh ixv_sysctl_stats, 0, (void *)adapter, 0, CTL_CREATE, CTL_EOL) != 0)
317 1.3 msaitoh aprint_error_dev(dev, "could not create sysctl\n");
318 1.3 msaitoh
319 1.3 msaitoh if (sysctl_createv(log, 0, &rnode, &cnode,
320 1.3 msaitoh CTLFLAG_READWRITE, CTLTYPE_INT,
321 1.3 msaitoh "debug", SYSCTL_DESCR("Debug Info"),
322 1.3 msaitoh ixv_sysctl_debug, 0, (void *)adapter, 0, CTL_CREATE, CTL_EOL) != 0)
323 1.3 msaitoh aprint_error_dev(dev, "could not create sysctl\n");
324 1.3 msaitoh
325 1.3 msaitoh if (sysctl_createv(log, 0, &rnode, &cnode,
326 1.3 msaitoh CTLFLAG_READWRITE, CTLTYPE_INT,
327 1.3 msaitoh "flow_control", SYSCTL_DESCR("Flow Control"),
328 1.3 msaitoh ixv_set_flowcntl, 0, (void *)adapter, 0, CTL_CREATE, CTL_EOL) != 0)
329 1.3 msaitoh aprint_error_dev(dev, "could not create sysctl\n");
330 1.3 msaitoh
331 1.3 msaitoh /* XXX This is an *instance* sysctl controlling a *global* variable.
332 1.3 msaitoh * XXX It's that way in the FreeBSD driver that this derives from.
333 1.3 msaitoh */
334 1.3 msaitoh if (sysctl_createv(log, 0, &rnode, &cnode,
335 1.3 msaitoh CTLFLAG_READWRITE, CTLTYPE_INT,
336 1.3 msaitoh "enable_aim", SYSCTL_DESCR("Interrupt Moderation"),
337 1.3 msaitoh NULL, 0, &ixv_enable_aim, 0, CTL_CREATE, CTL_EOL) != 0)
338 1.3 msaitoh aprint_error_dev(dev, "could not create sysctl\n");
339 1.1 dyoung }
340 1.1 dyoung
341 1.1 dyoung /*********************************************************************
342 1.1 dyoung * Device initialization routine
343 1.1 dyoung *
344 1.1 dyoung * The attach entry point is called when the driver is being loaded.
345 1.1 dyoung * This routine identifies the type of hardware, allocates all resources
346 1.1 dyoung * and initializes the hardware.
347 1.1 dyoung *
348 1.1 dyoung * return 0 on success, positive on failure
349 1.1 dyoung *********************************************************************/
350 1.1 dyoung
351 1.3 msaitoh static void
352 1.3 msaitoh ixv_attach(device_t parent, device_t dev, void *aux)
353 1.1 dyoung {
354 1.1 dyoung struct adapter *adapter;
355 1.1 dyoung struct ixgbe_hw *hw;
356 1.1 dyoung int error = 0;
357 1.3 msaitoh ixv_vendor_info_t *ent;
358 1.3 msaitoh const struct pci_attach_args *pa = aux;
359 1.1 dyoung
360 1.1 dyoung INIT_DEBUGOUT("ixv_attach: begin");
361 1.1 dyoung
362 1.1 dyoung /* Allocate, clear, and link in our adapter structure */
363 1.3 msaitoh adapter = device_private(dev);
364 1.1 dyoung adapter->dev = adapter->osdep.dev = dev;
365 1.1 dyoung hw = &adapter->hw;
366 1.1 dyoung
367 1.3 msaitoh ent = ixv_lookup(pa);
368 1.3 msaitoh
369 1.3 msaitoh KASSERT(ent != NULL);
370 1.3 msaitoh
371 1.3 msaitoh aprint_normal(": %s, Version - %s\n",
372 1.3 msaitoh ixv_strings[ent->index], ixv_driver_version);
373 1.3 msaitoh
374 1.1 dyoung /* Core Lock Init*/
375 1.3 msaitoh IXV_CORE_LOCK_INIT(adapter, device_xname(dev));
376 1.1 dyoung
377 1.1 dyoung /* SYSCTL APIs */
378 1.3 msaitoh ixv_sysctl_attach(adapter);
379 1.1 dyoung
380 1.1 dyoung /* Set up the timer callout */
381 1.3 msaitoh callout_init(&adapter->timer, 0);
382 1.1 dyoung
383 1.1 dyoung /* Determine hardware revision */
384 1.1 dyoung ixv_identify_hardware(adapter);
385 1.1 dyoung
386 1.1 dyoung /* Do base PCI setup - map BAR0 */
387 1.3 msaitoh if (ixv_allocate_pci_resources(adapter, pa)) {
388 1.3 msaitoh aprint_error_dev(dev, "Allocation of PCI resources failed\n");
389 1.1 dyoung error = ENXIO;
390 1.1 dyoung goto err_out;
391 1.1 dyoung }
392 1.1 dyoung
393 1.1 dyoung /* Do descriptor calc and sanity checks */
394 1.1 dyoung if (((ixv_txd * sizeof(union ixgbe_adv_tx_desc)) % DBA_ALIGN) != 0 ||
395 1.1 dyoung ixv_txd < MIN_TXD || ixv_txd > MAX_TXD) {
396 1.3 msaitoh aprint_error_dev(dev, "TXD config issue, using default!\n");
397 1.1 dyoung adapter->num_tx_desc = DEFAULT_TXD;
398 1.1 dyoung } else
399 1.1 dyoung adapter->num_tx_desc = ixv_txd;
400 1.1 dyoung
401 1.1 dyoung if (((ixv_rxd * sizeof(union ixgbe_adv_rx_desc)) % DBA_ALIGN) != 0 ||
402 1.1 dyoung ixv_rxd < MIN_TXD || ixv_rxd > MAX_TXD) {
403 1.3 msaitoh aprint_error_dev(dev, "RXD config issue, using default!\n");
404 1.1 dyoung adapter->num_rx_desc = DEFAULT_RXD;
405 1.1 dyoung } else
406 1.1 dyoung adapter->num_rx_desc = ixv_rxd;
407 1.1 dyoung
408 1.1 dyoung /* Allocate our TX/RX Queues */
409 1.1 dyoung if (ixv_allocate_queues(adapter)) {
410 1.1 dyoung error = ENOMEM;
411 1.1 dyoung goto err_out;
412 1.1 dyoung }
413 1.1 dyoung
414 1.1 dyoung /*
415 1.1 dyoung ** Initialize the shared code: its
416 1.1 dyoung ** at this point the mac type is set.
417 1.1 dyoung */
418 1.1 dyoung error = ixgbe_init_shared_code(hw);
419 1.1 dyoung if (error) {
420 1.3 msaitoh aprint_error_dev(dev,"Shared Code Initialization Failure\n");
421 1.1 dyoung error = EIO;
422 1.1 dyoung goto err_late;
423 1.1 dyoung }
424 1.1 dyoung
425 1.1 dyoung /* Setup the mailbox */
426 1.1 dyoung ixgbe_init_mbx_params_vf(hw);
427 1.1 dyoung
428 1.1 dyoung ixgbe_reset_hw(hw);
429 1.1 dyoung
430 1.1 dyoung /* Get Hardware Flow Control setting */
431 1.1 dyoung hw->fc.requested_mode = ixgbe_fc_full;
432 1.1 dyoung hw->fc.pause_time = IXV_FC_PAUSE;
433 1.1 dyoung hw->fc.low_water = IXV_FC_LO;
434 1.1 dyoung hw->fc.high_water = IXV_FC_HI;
435 1.1 dyoung hw->fc.send_xon = TRUE;
436 1.1 dyoung
437 1.1 dyoung error = ixgbe_init_hw(hw);
438 1.1 dyoung if (error) {
439 1.3 msaitoh aprint_error_dev(dev,"Hardware Initialization Failure\n");
440 1.1 dyoung error = EIO;
441 1.1 dyoung goto err_late;
442 1.1 dyoung }
443 1.1 dyoung
444 1.1 dyoung error = ixv_allocate_msix(adapter);
445 1.1 dyoung if (error)
446 1.1 dyoung goto err_late;
447 1.1 dyoung
448 1.1 dyoung /* Setup OS specific network interface */
449 1.1 dyoung ixv_setup_interface(dev, adapter);
450 1.1 dyoung
451 1.1 dyoung /* Sysctl for limiting the amount of work done in the taskqueue */
452 1.1 dyoung ixv_add_rx_process_limit(adapter, "rx_processing_limit",
453 1.1 dyoung "max number of rx packets to process", &adapter->rx_process_limit,
454 1.1 dyoung ixv_rx_process_limit);
455 1.1 dyoung
456 1.1 dyoung /* Do the stats setup */
457 1.1 dyoung ixv_save_stats(adapter);
458 1.1 dyoung ixv_init_stats(adapter);
459 1.1 dyoung
460 1.1 dyoung /* Register for VLAN events */
461 1.3 msaitoh #if 0 /* XXX msaitoh delete after write? */
462 1.1 dyoung adapter->vlan_attach = EVENTHANDLER_REGISTER(vlan_config,
463 1.1 dyoung ixv_register_vlan, adapter, EVENTHANDLER_PRI_FIRST);
464 1.1 dyoung adapter->vlan_detach = EVENTHANDLER_REGISTER(vlan_unconfig,
465 1.1 dyoung ixv_unregister_vlan, adapter, EVENTHANDLER_PRI_FIRST);
466 1.3 msaitoh #endif
467 1.1 dyoung
468 1.1 dyoung INIT_DEBUGOUT("ixv_attach: end");
469 1.3 msaitoh return;
470 1.1 dyoung
471 1.1 dyoung err_late:
472 1.1 dyoung ixv_free_transmit_structures(adapter);
473 1.1 dyoung ixv_free_receive_structures(adapter);
474 1.1 dyoung err_out:
475 1.1 dyoung ixv_free_pci_resources(adapter);
476 1.3 msaitoh return;
477 1.1 dyoung
478 1.1 dyoung }
479 1.1 dyoung
480 1.1 dyoung /*********************************************************************
481 1.1 dyoung * Device removal routine
482 1.1 dyoung *
483 1.1 dyoung * The detach entry point is called when the driver is being removed.
484 1.1 dyoung * This routine stops the adapter and deallocates all the resources
485 1.1 dyoung * that were allocated for driver operation.
486 1.1 dyoung *
487 1.1 dyoung * return 0 on success, positive on failure
488 1.1 dyoung *********************************************************************/
489 1.1 dyoung
490 1.1 dyoung static int
491 1.3 msaitoh ixv_detach(device_t dev, int flags)
492 1.1 dyoung {
493 1.3 msaitoh struct adapter *adapter = device_private(dev);
494 1.1 dyoung struct ix_queue *que = adapter->queues;
495 1.1 dyoung
496 1.1 dyoung INIT_DEBUGOUT("ixv_detach: begin");
497 1.1 dyoung
498 1.1 dyoung /* Make sure VLANS are not using driver */
499 1.3 msaitoh if (!VLAN_ATTACHED(&adapter->osdep.ec))
500 1.3 msaitoh ; /* nothing to do: no VLANs */
501 1.3 msaitoh else if ((flags & (DETACH_SHUTDOWN|DETACH_FORCE)) != 0)
502 1.3 msaitoh vlan_ifdetach(adapter->ifp);
503 1.3 msaitoh else {
504 1.3 msaitoh aprint_error_dev(dev, "VLANs in use\n");
505 1.3 msaitoh return EBUSY;
506 1.1 dyoung }
507 1.1 dyoung
508 1.1 dyoung IXV_CORE_LOCK(adapter);
509 1.1 dyoung ixv_stop(adapter);
510 1.1 dyoung IXV_CORE_UNLOCK(adapter);
511 1.1 dyoung
512 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
513 1.3 msaitoh softint_disestablish(que->que_si);
514 1.1 dyoung }
515 1.1 dyoung
516 1.1 dyoung /* Drain the Link queue */
517 1.3 msaitoh softint_disestablish(adapter->mbx_si);
518 1.1 dyoung
519 1.1 dyoung /* Unregister VLAN events */
520 1.3 msaitoh #if 0 /* XXX msaitoh delete after write? */
521 1.1 dyoung if (adapter->vlan_attach != NULL)
522 1.1 dyoung EVENTHANDLER_DEREGISTER(vlan_config, adapter->vlan_attach);
523 1.1 dyoung if (adapter->vlan_detach != NULL)
524 1.1 dyoung EVENTHANDLER_DEREGISTER(vlan_unconfig, adapter->vlan_detach);
525 1.3 msaitoh #endif
526 1.1 dyoung
527 1.1 dyoung ether_ifdetach(adapter->ifp);
528 1.3 msaitoh callout_halt(&adapter->timer, NULL);
529 1.1 dyoung ixv_free_pci_resources(adapter);
530 1.3 msaitoh #if 0 /* XXX the NetBSD port is probably missing something here */
531 1.1 dyoung bus_generic_detach(dev);
532 1.3 msaitoh #endif
533 1.3 msaitoh if_detach(adapter->ifp);
534 1.1 dyoung
535 1.1 dyoung ixv_free_transmit_structures(adapter);
536 1.1 dyoung ixv_free_receive_structures(adapter);
537 1.1 dyoung
538 1.1 dyoung IXV_CORE_LOCK_DESTROY(adapter);
539 1.1 dyoung return (0);
540 1.1 dyoung }
541 1.1 dyoung
542 1.1 dyoung /*********************************************************************
543 1.1 dyoung *
544 1.1 dyoung * Shutdown entry point
545 1.1 dyoung *
546 1.1 dyoung **********************************************************************/
547 1.3 msaitoh #if 0 /* XXX NetBSD ought to register something like this through pmf(9) */
548 1.1 dyoung static int
549 1.1 dyoung ixv_shutdown(device_t dev)
550 1.1 dyoung {
551 1.3 msaitoh struct adapter *adapter = device_private(dev);
552 1.1 dyoung IXV_CORE_LOCK(adapter);
553 1.1 dyoung ixv_stop(adapter);
554 1.1 dyoung IXV_CORE_UNLOCK(adapter);
555 1.1 dyoung return (0);
556 1.1 dyoung }
557 1.3 msaitoh #endif
558 1.1 dyoung
559 1.1 dyoung #if __FreeBSD_version < 800000
560 1.1 dyoung /*********************************************************************
561 1.1 dyoung * Transmit entry point
562 1.1 dyoung *
563 1.1 dyoung * ixv_start is called by the stack to initiate a transmit.
564 1.1 dyoung * The driver will remain in this routine as long as there are
565 1.1 dyoung * packets to transmit and transmit resources are available.
566 1.1 dyoung * In case resources are not available stack is notified and
567 1.1 dyoung * the packet is requeued.
568 1.1 dyoung **********************************************************************/
569 1.1 dyoung static void
570 1.1 dyoung ixv_start_locked(struct tx_ring *txr, struct ifnet * ifp)
571 1.1 dyoung {
572 1.3 msaitoh int rc;
573 1.1 dyoung struct mbuf *m_head;
574 1.1 dyoung struct adapter *adapter = txr->adapter;
575 1.1 dyoung
576 1.1 dyoung IXV_TX_LOCK_ASSERT(txr);
577 1.1 dyoung
578 1.3 msaitoh if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) !=
579 1.3 msaitoh IFF_RUNNING)
580 1.1 dyoung return;
581 1.1 dyoung if (!adapter->link_active)
582 1.1 dyoung return;
583 1.1 dyoung
584 1.3 msaitoh while (!IFQ_IS_EMPTY(&ifp->if_snd)) {
585 1.1 dyoung
586 1.3 msaitoh IFQ_POLL(&ifp->if_snd, m_head);
587 1.1 dyoung if (m_head == NULL)
588 1.1 dyoung break;
589 1.1 dyoung
590 1.3 msaitoh if (ixv_xmit(txr, m_head) == EAGAIN) {
591 1.3 msaitoh ifp->if_flags |= IFF_OACTIVE;
592 1.1 dyoung break;
593 1.1 dyoung }
594 1.3 msaitoh IFQ_DEQUEUE(&ifp->if_snd, m_head);
595 1.3 msaitoh if (rc == EFBIG) {
596 1.3 msaitoh struct mbuf *mtmp;
597 1.3 msaitoh
598 1.3 msaitoh if ((mtmp = m_defrag(m_head, M_DONTWAIT)) != NULL) {
599 1.3 msaitoh m_head = mtmp;
600 1.3 msaitoh rc = ixv_xmit(txr, m_head);
601 1.3 msaitoh if (rc != 0)
602 1.3 msaitoh adapter->efbig2_tx_dma_setup.ev_count++;
603 1.3 msaitoh } else
604 1.3 msaitoh adapter->m_defrag_failed.ev_count++;
605 1.3 msaitoh }
606 1.3 msaitoh if (rc != 0) {
607 1.3 msaitoh m_freem(m_head);
608 1.3 msaitoh continue;
609 1.3 msaitoh }
610 1.1 dyoung /* Send a copy of the frame to the BPF listener */
611 1.3 msaitoh bpf_mtap(ifp, m_head);
612 1.1 dyoung
613 1.1 dyoung /* Set watchdog on */
614 1.1 dyoung txr->watchdog_check = TRUE;
615 1.3 msaitoh getmicrotime(&txr->watchdog_time);
616 1.1 dyoung }
617 1.1 dyoung return;
618 1.1 dyoung }
619 1.1 dyoung
620 1.1 dyoung /*
621 1.1 dyoung * Legacy TX start - called by the stack, this
622 1.1 dyoung * always uses the first tx ring, and should
623 1.1 dyoung * not be used with multiqueue tx enabled.
624 1.1 dyoung */
625 1.1 dyoung static void
626 1.1 dyoung ixv_start(struct ifnet *ifp)
627 1.1 dyoung {
628 1.1 dyoung struct adapter *adapter = ifp->if_softc;
629 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
630 1.1 dyoung
631 1.3 msaitoh if (ifp->if_flags & IFF_RUNNING) {
632 1.1 dyoung IXV_TX_LOCK(txr);
633 1.1 dyoung ixv_start_locked(txr, ifp);
634 1.1 dyoung IXV_TX_UNLOCK(txr);
635 1.1 dyoung }
636 1.1 dyoung return;
637 1.1 dyoung }
638 1.1 dyoung
639 1.1 dyoung #else
640 1.1 dyoung
641 1.1 dyoung /*
642 1.1 dyoung ** Multiqueue Transmit driver
643 1.1 dyoung **
644 1.1 dyoung */
645 1.1 dyoung static int
646 1.1 dyoung ixv_mq_start(struct ifnet *ifp, struct mbuf *m)
647 1.1 dyoung {
648 1.1 dyoung struct adapter *adapter = ifp->if_softc;
649 1.1 dyoung struct ix_queue *que;
650 1.1 dyoung struct tx_ring *txr;
651 1.1 dyoung int i = 0, err = 0;
652 1.1 dyoung
653 1.1 dyoung /* Which queue to use */
654 1.1 dyoung if ((m->m_flags & M_FLOWID) != 0)
655 1.1 dyoung i = m->m_pkthdr.flowid % adapter->num_queues;
656 1.1 dyoung
657 1.1 dyoung txr = &adapter->tx_rings[i];
658 1.1 dyoung que = &adapter->queues[i];
659 1.1 dyoung
660 1.1 dyoung if (IXV_TX_TRYLOCK(txr)) {
661 1.1 dyoung err = ixv_mq_start_locked(ifp, txr, m);
662 1.1 dyoung IXV_TX_UNLOCK(txr);
663 1.1 dyoung } else {
664 1.1 dyoung err = drbr_enqueue(ifp, txr->br, m);
665 1.3 msaitoh softint_schedule(que->que_si);
666 1.1 dyoung }
667 1.1 dyoung
668 1.1 dyoung return (err);
669 1.1 dyoung }
670 1.1 dyoung
671 1.1 dyoung static int
672 1.1 dyoung ixv_mq_start_locked(struct ifnet *ifp, struct tx_ring *txr, struct mbuf *m)
673 1.1 dyoung {
674 1.1 dyoung struct adapter *adapter = txr->adapter;
675 1.1 dyoung struct mbuf *next;
676 1.1 dyoung int enqueued, err = 0;
677 1.1 dyoung
678 1.3 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) !=
679 1.3 msaitoh IFF_RUNNING || adapter->link_active == 0) {
680 1.1 dyoung if (m != NULL)
681 1.1 dyoung err = drbr_enqueue(ifp, txr->br, m);
682 1.1 dyoung return (err);
683 1.1 dyoung }
684 1.1 dyoung
685 1.1 dyoung /* Do a clean if descriptors are low */
686 1.1 dyoung if (txr->tx_avail <= IXV_TX_CLEANUP_THRESHOLD)
687 1.1 dyoung ixv_txeof(txr);
688 1.1 dyoung
689 1.1 dyoung enqueued = 0;
690 1.1 dyoung if (m == NULL) {
691 1.1 dyoung next = drbr_dequeue(ifp, txr->br);
692 1.1 dyoung } else if (drbr_needs_enqueue(ifp, txr->br)) {
693 1.1 dyoung if ((err = drbr_enqueue(ifp, txr->br, m)) != 0)
694 1.1 dyoung return (err);
695 1.1 dyoung next = drbr_dequeue(ifp, txr->br);
696 1.1 dyoung } else
697 1.1 dyoung next = m;
698 1.1 dyoung
699 1.1 dyoung /* Process the queue */
700 1.1 dyoung while (next != NULL) {
701 1.3 msaitoh if ((err = ixv_xmit(txr, next)) != 0) {
702 1.1 dyoung if (next != NULL)
703 1.1 dyoung err = drbr_enqueue(ifp, txr->br, next);
704 1.1 dyoung break;
705 1.1 dyoung }
706 1.1 dyoung enqueued++;
707 1.1 dyoung drbr_stats_update(ifp, next->m_pkthdr.len, next->m_flags);
708 1.1 dyoung /* Send a copy of the frame to the BPF listener */
709 1.1 dyoung ETHER_BPF_MTAP(ifp, next);
710 1.3 msaitoh if ((ifp->if_flags & IFF_RUNNING) == 0)
711 1.1 dyoung break;
712 1.1 dyoung if (txr->tx_avail <= IXV_TX_OP_THRESHOLD) {
713 1.3 msaitoh ifp->if_flags |= IFF_OACTIVE;
714 1.1 dyoung break;
715 1.1 dyoung }
716 1.1 dyoung next = drbr_dequeue(ifp, txr->br);
717 1.1 dyoung }
718 1.1 dyoung
719 1.1 dyoung if (enqueued > 0) {
720 1.1 dyoung /* Set watchdog on */
721 1.1 dyoung txr->watchdog_check = TRUE;
722 1.3 msaitoh getmicrotime(&txr->watchdog_time);
723 1.1 dyoung }
724 1.1 dyoung
725 1.1 dyoung return (err);
726 1.1 dyoung }
727 1.1 dyoung
728 1.1 dyoung /*
729 1.1 dyoung ** Flush all ring buffers
730 1.1 dyoung */
731 1.1 dyoung static void
732 1.1 dyoung ixv_qflush(struct ifnet *ifp)
733 1.1 dyoung {
734 1.1 dyoung struct adapter *adapter = ifp->if_softc;
735 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
736 1.1 dyoung struct mbuf *m;
737 1.1 dyoung
738 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++) {
739 1.1 dyoung IXV_TX_LOCK(txr);
740 1.1 dyoung while ((m = buf_ring_dequeue_sc(txr->br)) != NULL)
741 1.1 dyoung m_freem(m);
742 1.1 dyoung IXV_TX_UNLOCK(txr);
743 1.1 dyoung }
744 1.1 dyoung if_qflush(ifp);
745 1.1 dyoung }
746 1.1 dyoung
747 1.1 dyoung #endif
748 1.1 dyoung
749 1.3 msaitoh static int
750 1.3 msaitoh ixv_ifflags_cb(struct ethercom *ec)
751 1.3 msaitoh {
752 1.3 msaitoh struct ifnet *ifp = &ec->ec_if;
753 1.3 msaitoh struct adapter *adapter = ifp->if_softc;
754 1.3 msaitoh int change = ifp->if_flags ^ adapter->if_flags, rc = 0;
755 1.3 msaitoh
756 1.3 msaitoh IXV_CORE_LOCK(adapter);
757 1.3 msaitoh
758 1.3 msaitoh if (change != 0)
759 1.3 msaitoh adapter->if_flags = ifp->if_flags;
760 1.3 msaitoh
761 1.3 msaitoh if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
762 1.3 msaitoh rc = ENETRESET;
763 1.3 msaitoh
764 1.3 msaitoh IXV_CORE_UNLOCK(adapter);
765 1.3 msaitoh
766 1.3 msaitoh return rc;
767 1.3 msaitoh }
768 1.3 msaitoh
769 1.1 dyoung /*********************************************************************
770 1.1 dyoung * Ioctl entry point
771 1.1 dyoung *
772 1.1 dyoung * ixv_ioctl is called when the user wants to configure the
773 1.1 dyoung * interface.
774 1.1 dyoung *
775 1.1 dyoung * return 0 on success, positive on failure
776 1.1 dyoung **********************************************************************/
777 1.1 dyoung
778 1.1 dyoung static int
779 1.3 msaitoh ixv_ioctl(struct ifnet * ifp, u_long command, void *data)
780 1.1 dyoung {
781 1.1 dyoung struct adapter *adapter = ifp->if_softc;
782 1.3 msaitoh struct ifcapreq *ifcr = data;
783 1.1 dyoung struct ifreq *ifr = (struct ifreq *) data;
784 1.1 dyoung int error = 0;
785 1.3 msaitoh int l4csum_en;
786 1.3 msaitoh const int l4csum = IFCAP_CSUM_TCPv4_Rx|IFCAP_CSUM_UDPv4_Rx|
787 1.3 msaitoh IFCAP_CSUM_TCPv6_Rx|IFCAP_CSUM_UDPv6_Rx;
788 1.1 dyoung
789 1.1 dyoung switch (command) {
790 1.1 dyoung case SIOCSIFFLAGS:
791 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCSIFFLAGS (Set Interface Flags)");
792 1.1 dyoung break;
793 1.1 dyoung case SIOCADDMULTI:
794 1.1 dyoung case SIOCDELMULTI:
795 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOC(ADD|DEL)MULTI");
796 1.1 dyoung break;
797 1.1 dyoung case SIOCSIFMEDIA:
798 1.1 dyoung case SIOCGIFMEDIA:
799 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCxIFMEDIA (Get/Set Interface Media)");
800 1.1 dyoung break;
801 1.1 dyoung case SIOCSIFCAP:
802 1.1 dyoung IOCTL_DEBUGOUT("ioctl: SIOCSIFCAP (Set Capabilities)");
803 1.1 dyoung break;
804 1.3 msaitoh case SIOCSIFMTU:
805 1.3 msaitoh IOCTL_DEBUGOUT("ioctl: SIOCSIFMTU (Set Interface MTU)");
806 1.3 msaitoh break;
807 1.1 dyoung default:
808 1.1 dyoung IOCTL_DEBUGOUT1("ioctl: UNKNOWN (0x%X)\n", (int)command);
809 1.1 dyoung break;
810 1.1 dyoung }
811 1.1 dyoung
812 1.3 msaitoh switch (command) {
813 1.3 msaitoh case SIOCSIFMEDIA:
814 1.3 msaitoh case SIOCGIFMEDIA:
815 1.3 msaitoh return ifmedia_ioctl(ifp, ifr, &adapter->media, command);
816 1.3 msaitoh case SIOCSIFCAP:
817 1.3 msaitoh /* Layer-4 Rx checksum offload has to be turned on and
818 1.3 msaitoh * off as a unit.
819 1.3 msaitoh */
820 1.3 msaitoh l4csum_en = ifcr->ifcr_capenable & l4csum;
821 1.3 msaitoh if (l4csum_en != l4csum && l4csum_en != 0)
822 1.3 msaitoh return EINVAL;
823 1.3 msaitoh /*FALLTHROUGH*/
824 1.3 msaitoh case SIOCADDMULTI:
825 1.3 msaitoh case SIOCDELMULTI:
826 1.3 msaitoh case SIOCSIFFLAGS:
827 1.3 msaitoh case SIOCSIFMTU:
828 1.3 msaitoh default:
829 1.3 msaitoh if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
830 1.3 msaitoh return error;
831 1.3 msaitoh if ((ifp->if_flags & IFF_RUNNING) == 0)
832 1.3 msaitoh ;
833 1.3 msaitoh else if (command == SIOCSIFCAP || command == SIOCSIFMTU) {
834 1.3 msaitoh IXV_CORE_LOCK(adapter);
835 1.3 msaitoh ixv_init_locked(adapter);
836 1.3 msaitoh IXV_CORE_UNLOCK(adapter);
837 1.3 msaitoh } else if (command == SIOCADDMULTI || command == SIOCDELMULTI) {
838 1.3 msaitoh /*
839 1.3 msaitoh * Multicast list has changed; set the hardware filter
840 1.3 msaitoh * accordingly.
841 1.3 msaitoh */
842 1.3 msaitoh IXV_CORE_LOCK(adapter);
843 1.3 msaitoh ixv_disable_intr(adapter);
844 1.3 msaitoh ixv_set_multi(adapter);
845 1.3 msaitoh ixv_enable_intr(adapter);
846 1.3 msaitoh IXV_CORE_UNLOCK(adapter);
847 1.3 msaitoh }
848 1.3 msaitoh return 0;
849 1.3 msaitoh }
850 1.1 dyoung }
851 1.1 dyoung
852 1.1 dyoung /*********************************************************************
853 1.1 dyoung * Init entry point
854 1.1 dyoung *
855 1.1 dyoung * This routine is used in two ways. It is used by the stack as
856 1.1 dyoung * init entry point in network interface structure. It is also used
857 1.1 dyoung * by the driver as a hw/sw initialization routine to get to a
858 1.1 dyoung * consistent state.
859 1.1 dyoung *
860 1.1 dyoung * return 0 on success, positive on failure
861 1.1 dyoung **********************************************************************/
862 1.1 dyoung #define IXGBE_MHADD_MFS_SHIFT 16
863 1.1 dyoung
864 1.1 dyoung static void
865 1.1 dyoung ixv_init_locked(struct adapter *adapter)
866 1.1 dyoung {
867 1.1 dyoung struct ifnet *ifp = adapter->ifp;
868 1.1 dyoung device_t dev = adapter->dev;
869 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
870 1.1 dyoung u32 mhadd, gpie;
871 1.1 dyoung
872 1.1 dyoung INIT_DEBUGOUT("ixv_init: begin");
873 1.3 msaitoh KASSERT(mutex_owned(&adapter->core_mtx));
874 1.1 dyoung hw->adapter_stopped = FALSE;
875 1.1 dyoung ixgbe_stop_adapter(hw);
876 1.1 dyoung callout_stop(&adapter->timer);
877 1.1 dyoung
878 1.1 dyoung /* reprogram the RAR[0] in case user changed it. */
879 1.1 dyoung ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
880 1.1 dyoung
881 1.1 dyoung /* Get the latest mac address, User can use a LAA */
882 1.3 msaitoh memcpy(hw->mac.addr, CLLADDR(adapter->ifp->if_sadl),
883 1.1 dyoung IXGBE_ETH_LENGTH_OF_ADDRESS);
884 1.1 dyoung ixgbe_set_rar(hw, 0, hw->mac.addr, 0, 1);
885 1.1 dyoung hw->addr_ctrl.rar_used_count = 1;
886 1.1 dyoung
887 1.1 dyoung /* Prepare transmit descriptors and buffers */
888 1.1 dyoung if (ixv_setup_transmit_structures(adapter)) {
889 1.3 msaitoh aprint_error_dev(dev,"Could not setup transmit structures\n");
890 1.1 dyoung ixv_stop(adapter);
891 1.1 dyoung return;
892 1.1 dyoung }
893 1.1 dyoung
894 1.1 dyoung ixgbe_reset_hw(hw);
895 1.1 dyoung ixv_initialize_transmit_units(adapter);
896 1.1 dyoung
897 1.1 dyoung /* Setup Multicast table */
898 1.1 dyoung ixv_set_multi(adapter);
899 1.1 dyoung
900 1.1 dyoung /*
901 1.1 dyoung ** Determine the correct mbuf pool
902 1.1 dyoung ** for doing jumbo/headersplit
903 1.1 dyoung */
904 1.1 dyoung if (ifp->if_mtu > ETHERMTU)
905 1.1 dyoung adapter->rx_mbuf_sz = MJUMPAGESIZE;
906 1.1 dyoung else
907 1.1 dyoung adapter->rx_mbuf_sz = MCLBYTES;
908 1.1 dyoung
909 1.1 dyoung /* Prepare receive descriptors and buffers */
910 1.1 dyoung if (ixv_setup_receive_structures(adapter)) {
911 1.1 dyoung device_printf(dev,"Could not setup receive structures\n");
912 1.1 dyoung ixv_stop(adapter);
913 1.1 dyoung return;
914 1.1 dyoung }
915 1.1 dyoung
916 1.1 dyoung /* Configure RX settings */
917 1.1 dyoung ixv_initialize_receive_units(adapter);
918 1.1 dyoung
919 1.1 dyoung /* Enable Enhanced MSIX mode */
920 1.1 dyoung gpie = IXGBE_READ_REG(&adapter->hw, IXGBE_GPIE);
921 1.1 dyoung gpie |= IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME;
922 1.1 dyoung gpie |= IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD;
923 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
924 1.1 dyoung
925 1.3 msaitoh #if 0 /* XXX isn't it required? -- msaitoh */
926 1.1 dyoung /* Set the various hardware offload abilities */
927 1.1 dyoung ifp->if_hwassist = 0;
928 1.1 dyoung if (ifp->if_capenable & IFCAP_TSO4)
929 1.1 dyoung ifp->if_hwassist |= CSUM_TSO;
930 1.1 dyoung if (ifp->if_capenable & IFCAP_TXCSUM) {
931 1.1 dyoung ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP);
932 1.1 dyoung #if __FreeBSD_version >= 800000
933 1.1 dyoung ifp->if_hwassist |= CSUM_SCTP;
934 1.1 dyoung #endif
935 1.1 dyoung }
936 1.3 msaitoh #endif
937 1.1 dyoung
938 1.1 dyoung /* Set MTU size */
939 1.1 dyoung if (ifp->if_mtu > ETHERMTU) {
940 1.1 dyoung mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
941 1.1 dyoung mhadd &= ~IXGBE_MHADD_MFS_MASK;
942 1.1 dyoung mhadd |= adapter->max_frame_size << IXGBE_MHADD_MFS_SHIFT;
943 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
944 1.1 dyoung }
945 1.1 dyoung
946 1.1 dyoung /* Set up VLAN offload and filter */
947 1.1 dyoung ixv_setup_vlan_support(adapter);
948 1.1 dyoung
949 1.1 dyoung callout_reset(&adapter->timer, hz, ixv_local_timer, adapter);
950 1.1 dyoung
951 1.1 dyoung /* Set up MSI/X routing */
952 1.1 dyoung ixv_configure_ivars(adapter);
953 1.1 dyoung
954 1.1 dyoung /* Set up auto-mask */
955 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEIAM, IXGBE_EICS_RTX_QUEUE);
956 1.1 dyoung
957 1.1 dyoung /* Set moderation on the Link interrupt */
958 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEITR(adapter->mbxvec), IXV_LINK_ITR);
959 1.1 dyoung
960 1.1 dyoung /* Stats init */
961 1.1 dyoung ixv_init_stats(adapter);
962 1.1 dyoung
963 1.1 dyoung /* Config/Enable Link */
964 1.1 dyoung ixv_config_link(adapter);
965 1.1 dyoung
966 1.1 dyoung /* And now turn on interrupts */
967 1.1 dyoung ixv_enable_intr(adapter);
968 1.1 dyoung
969 1.1 dyoung /* Now inform the stack we're ready */
970 1.3 msaitoh ifp->if_flags |= IFF_RUNNING;
971 1.3 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
972 1.1 dyoung
973 1.1 dyoung return;
974 1.1 dyoung }
975 1.1 dyoung
976 1.3 msaitoh static int
977 1.3 msaitoh ixv_init(struct ifnet *ifp)
978 1.1 dyoung {
979 1.3 msaitoh struct adapter *adapter = ifp->if_softc;
980 1.1 dyoung
981 1.1 dyoung IXV_CORE_LOCK(adapter);
982 1.1 dyoung ixv_init_locked(adapter);
983 1.1 dyoung IXV_CORE_UNLOCK(adapter);
984 1.3 msaitoh return 0;
985 1.1 dyoung }
986 1.1 dyoung
987 1.1 dyoung
988 1.1 dyoung /*
989 1.1 dyoung **
990 1.1 dyoung ** MSIX Interrupt Handlers and Tasklets
991 1.1 dyoung **
992 1.1 dyoung */
993 1.1 dyoung
994 1.1 dyoung static inline void
995 1.1 dyoung ixv_enable_queue(struct adapter *adapter, u32 vector)
996 1.1 dyoung {
997 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
998 1.1 dyoung u32 queue = 1 << vector;
999 1.1 dyoung u32 mask;
1000 1.1 dyoung
1001 1.1 dyoung mask = (IXGBE_EIMS_RTX_QUEUE & queue);
1002 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
1003 1.1 dyoung }
1004 1.1 dyoung
1005 1.1 dyoung static inline void
1006 1.1 dyoung ixv_disable_queue(struct adapter *adapter, u32 vector)
1007 1.1 dyoung {
1008 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1009 1.1 dyoung u64 queue = (u64)(1 << vector);
1010 1.1 dyoung u32 mask;
1011 1.1 dyoung
1012 1.1 dyoung mask = (IXGBE_EIMS_RTX_QUEUE & queue);
1013 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, mask);
1014 1.1 dyoung }
1015 1.1 dyoung
1016 1.1 dyoung static inline void
1017 1.1 dyoung ixv_rearm_queues(struct adapter *adapter, u64 queues)
1018 1.1 dyoung {
1019 1.1 dyoung u32 mask = (IXGBE_EIMS_RTX_QUEUE & queues);
1020 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_VTEICS, mask);
1021 1.1 dyoung }
1022 1.1 dyoung
1023 1.1 dyoung
1024 1.1 dyoung static void
1025 1.1 dyoung ixv_handle_que(void *context)
1026 1.1 dyoung {
1027 1.1 dyoung struct ix_queue *que = context;
1028 1.1 dyoung struct adapter *adapter = que->adapter;
1029 1.1 dyoung struct tx_ring *txr = que->txr;
1030 1.1 dyoung struct ifnet *ifp = adapter->ifp;
1031 1.1 dyoung bool more;
1032 1.1 dyoung
1033 1.3 msaitoh if (ifp->if_flags & IFF_RUNNING) {
1034 1.1 dyoung more = ixv_rxeof(que, adapter->rx_process_limit);
1035 1.1 dyoung IXV_TX_LOCK(txr);
1036 1.1 dyoung ixv_txeof(txr);
1037 1.1 dyoung #if __FreeBSD_version >= 800000
1038 1.1 dyoung if (!drbr_empty(ifp, txr->br))
1039 1.1 dyoung ixv_mq_start_locked(ifp, txr, NULL);
1040 1.1 dyoung #else
1041 1.3 msaitoh if (!IFQ_IS_EMPTY(&ifp->if_snd))
1042 1.1 dyoung ixv_start_locked(txr, ifp);
1043 1.1 dyoung #endif
1044 1.1 dyoung IXV_TX_UNLOCK(txr);
1045 1.1 dyoung if (more) {
1046 1.3 msaitoh adapter->req.ev_count++;
1047 1.3 msaitoh softint_schedule(que->que_si);
1048 1.1 dyoung return;
1049 1.1 dyoung }
1050 1.1 dyoung }
1051 1.1 dyoung
1052 1.1 dyoung /* Reenable this interrupt */
1053 1.1 dyoung ixv_enable_queue(adapter, que->msix);
1054 1.1 dyoung return;
1055 1.1 dyoung }
1056 1.1 dyoung
1057 1.1 dyoung /*********************************************************************
1058 1.1 dyoung *
1059 1.1 dyoung * MSI Queue Interrupt Service routine
1060 1.1 dyoung *
1061 1.1 dyoung **********************************************************************/
1062 1.1 dyoung void
1063 1.1 dyoung ixv_msix_que(void *arg)
1064 1.1 dyoung {
1065 1.1 dyoung struct ix_queue *que = arg;
1066 1.1 dyoung struct adapter *adapter = que->adapter;
1067 1.1 dyoung struct tx_ring *txr = que->txr;
1068 1.1 dyoung struct rx_ring *rxr = que->rxr;
1069 1.1 dyoung bool more_tx, more_rx;
1070 1.1 dyoung u32 newitr = 0;
1071 1.1 dyoung
1072 1.1 dyoung ixv_disable_queue(adapter, que->msix);
1073 1.1 dyoung ++que->irqs;
1074 1.1 dyoung
1075 1.1 dyoung more_rx = ixv_rxeof(que, adapter->rx_process_limit);
1076 1.1 dyoung
1077 1.1 dyoung IXV_TX_LOCK(txr);
1078 1.1 dyoung more_tx = ixv_txeof(txr);
1079 1.1 dyoung IXV_TX_UNLOCK(txr);
1080 1.1 dyoung
1081 1.1 dyoung more_rx = ixv_rxeof(que, adapter->rx_process_limit);
1082 1.1 dyoung
1083 1.1 dyoung /* Do AIM now? */
1084 1.1 dyoung
1085 1.1 dyoung if (ixv_enable_aim == FALSE)
1086 1.1 dyoung goto no_calc;
1087 1.1 dyoung /*
1088 1.1 dyoung ** Do Adaptive Interrupt Moderation:
1089 1.1 dyoung ** - Write out last calculated setting
1090 1.1 dyoung ** - Calculate based on average size over
1091 1.1 dyoung ** the last interval.
1092 1.1 dyoung */
1093 1.1 dyoung if (que->eitr_setting)
1094 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw,
1095 1.1 dyoung IXGBE_VTEITR(que->msix),
1096 1.1 dyoung que->eitr_setting);
1097 1.1 dyoung
1098 1.1 dyoung que->eitr_setting = 0;
1099 1.1 dyoung
1100 1.1 dyoung /* Idle, do nothing */
1101 1.1 dyoung if ((txr->bytes == 0) && (rxr->bytes == 0))
1102 1.1 dyoung goto no_calc;
1103 1.1 dyoung
1104 1.1 dyoung if ((txr->bytes) && (txr->packets))
1105 1.1 dyoung newitr = txr->bytes/txr->packets;
1106 1.1 dyoung if ((rxr->bytes) && (rxr->packets))
1107 1.1 dyoung newitr = max(newitr,
1108 1.1 dyoung (rxr->bytes / rxr->packets));
1109 1.1 dyoung newitr += 24; /* account for hardware frame, crc */
1110 1.1 dyoung
1111 1.1 dyoung /* set an upper boundary */
1112 1.1 dyoung newitr = min(newitr, 3000);
1113 1.1 dyoung
1114 1.1 dyoung /* Be nice to the mid range */
1115 1.1 dyoung if ((newitr > 300) && (newitr < 1200))
1116 1.1 dyoung newitr = (newitr / 3);
1117 1.1 dyoung else
1118 1.1 dyoung newitr = (newitr / 2);
1119 1.1 dyoung
1120 1.1 dyoung newitr |= newitr << 16;
1121 1.1 dyoung
1122 1.1 dyoung /* save for next interrupt */
1123 1.1 dyoung que->eitr_setting = newitr;
1124 1.1 dyoung
1125 1.1 dyoung /* Reset state */
1126 1.1 dyoung txr->bytes = 0;
1127 1.1 dyoung txr->packets = 0;
1128 1.1 dyoung rxr->bytes = 0;
1129 1.1 dyoung rxr->packets = 0;
1130 1.1 dyoung
1131 1.1 dyoung no_calc:
1132 1.1 dyoung if (more_tx || more_rx)
1133 1.3 msaitoh softint_schedule(que->que_si);
1134 1.1 dyoung else /* Reenable this interrupt */
1135 1.1 dyoung ixv_enable_queue(adapter, que->msix);
1136 1.1 dyoung return;
1137 1.1 dyoung }
1138 1.1 dyoung
1139 1.1 dyoung static void
1140 1.1 dyoung ixv_msix_mbx(void *arg)
1141 1.1 dyoung {
1142 1.1 dyoung struct adapter *adapter = arg;
1143 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1144 1.1 dyoung u32 reg;
1145 1.1 dyoung
1146 1.3 msaitoh ++adapter->mbx_irq.ev_count;
1147 1.1 dyoung
1148 1.1 dyoung /* First get the cause */
1149 1.1 dyoung reg = IXGBE_READ_REG(hw, IXGBE_VTEICS);
1150 1.1 dyoung /* Clear interrupt with write */
1151 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEICR, reg);
1152 1.1 dyoung
1153 1.1 dyoung /* Link status change */
1154 1.1 dyoung if (reg & IXGBE_EICR_LSC)
1155 1.3 msaitoh softint_schedule(adapter->mbx_si);
1156 1.1 dyoung
1157 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, IXGBE_EIMS_OTHER);
1158 1.1 dyoung return;
1159 1.1 dyoung }
1160 1.1 dyoung
1161 1.1 dyoung /*********************************************************************
1162 1.1 dyoung *
1163 1.1 dyoung * Media Ioctl callback
1164 1.1 dyoung *
1165 1.1 dyoung * This routine is called whenever the user queries the status of
1166 1.1 dyoung * the interface using ifconfig.
1167 1.1 dyoung *
1168 1.1 dyoung **********************************************************************/
1169 1.1 dyoung static void
1170 1.1 dyoung ixv_media_status(struct ifnet * ifp, struct ifmediareq * ifmr)
1171 1.1 dyoung {
1172 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1173 1.1 dyoung
1174 1.1 dyoung INIT_DEBUGOUT("ixv_media_status: begin");
1175 1.1 dyoung IXV_CORE_LOCK(adapter);
1176 1.1 dyoung ixv_update_link_status(adapter);
1177 1.1 dyoung
1178 1.1 dyoung ifmr->ifm_status = IFM_AVALID;
1179 1.1 dyoung ifmr->ifm_active = IFM_ETHER;
1180 1.1 dyoung
1181 1.1 dyoung if (!adapter->link_active) {
1182 1.1 dyoung IXV_CORE_UNLOCK(adapter);
1183 1.1 dyoung return;
1184 1.1 dyoung }
1185 1.1 dyoung
1186 1.1 dyoung ifmr->ifm_status |= IFM_ACTIVE;
1187 1.1 dyoung
1188 1.1 dyoung switch (adapter->link_speed) {
1189 1.1 dyoung case IXGBE_LINK_SPEED_1GB_FULL:
1190 1.1 dyoung ifmr->ifm_active |= IFM_1000_T | IFM_FDX;
1191 1.1 dyoung break;
1192 1.1 dyoung case IXGBE_LINK_SPEED_10GB_FULL:
1193 1.1 dyoung ifmr->ifm_active |= IFM_FDX;
1194 1.1 dyoung break;
1195 1.1 dyoung }
1196 1.1 dyoung
1197 1.1 dyoung IXV_CORE_UNLOCK(adapter);
1198 1.1 dyoung
1199 1.1 dyoung return;
1200 1.1 dyoung }
1201 1.1 dyoung
1202 1.1 dyoung /*********************************************************************
1203 1.1 dyoung *
1204 1.1 dyoung * Media Ioctl callback
1205 1.1 dyoung *
1206 1.1 dyoung * This routine is called when the user changes speed/duplex using
1207 1.1 dyoung * media/mediopt option with ifconfig.
1208 1.1 dyoung *
1209 1.1 dyoung **********************************************************************/
1210 1.1 dyoung static int
1211 1.1 dyoung ixv_media_change(struct ifnet * ifp)
1212 1.1 dyoung {
1213 1.1 dyoung struct adapter *adapter = ifp->if_softc;
1214 1.1 dyoung struct ifmedia *ifm = &adapter->media;
1215 1.1 dyoung
1216 1.1 dyoung INIT_DEBUGOUT("ixv_media_change: begin");
1217 1.1 dyoung
1218 1.1 dyoung if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
1219 1.1 dyoung return (EINVAL);
1220 1.1 dyoung
1221 1.1 dyoung switch (IFM_SUBTYPE(ifm->ifm_media)) {
1222 1.1 dyoung case IFM_AUTO:
1223 1.1 dyoung break;
1224 1.1 dyoung default:
1225 1.1 dyoung device_printf(adapter->dev, "Only auto media type\n");
1226 1.1 dyoung return (EINVAL);
1227 1.1 dyoung }
1228 1.1 dyoung
1229 1.1 dyoung return (0);
1230 1.1 dyoung }
1231 1.1 dyoung
1232 1.1 dyoung /*********************************************************************
1233 1.1 dyoung *
1234 1.1 dyoung * This routine maps the mbufs to tx descriptors, allowing the
1235 1.1 dyoung * TX engine to transmit the packets.
1236 1.1 dyoung * - return 0 on success, positive on failure
1237 1.1 dyoung *
1238 1.1 dyoung **********************************************************************/
1239 1.1 dyoung
1240 1.1 dyoung static int
1241 1.3 msaitoh ixv_xmit(struct tx_ring *txr, struct mbuf *m_head)
1242 1.1 dyoung {
1243 1.3 msaitoh struct m_tag *mtag;
1244 1.1 dyoung struct adapter *adapter = txr->adapter;
1245 1.3 msaitoh struct ethercom *ec = &adapter->osdep.ec;
1246 1.1 dyoung u32 olinfo_status = 0, cmd_type_len;
1247 1.1 dyoung u32 paylen = 0;
1248 1.1 dyoung int i, j, error, nsegs;
1249 1.1 dyoung int first, last = 0;
1250 1.1 dyoung bus_dmamap_t map;
1251 1.3 msaitoh struct ixv_tx_buf *txbuf;
1252 1.1 dyoung union ixgbe_adv_tx_desc *txd = NULL;
1253 1.1 dyoung
1254 1.1 dyoung /* Basic descriptor defines */
1255 1.1 dyoung cmd_type_len = (IXGBE_ADVTXD_DTYP_DATA |
1256 1.1 dyoung IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT);
1257 1.1 dyoung
1258 1.3 msaitoh if ((mtag = VLAN_OUTPUT_TAG(ec, m_head)) != NULL)
1259 1.1 dyoung cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
1260 1.1 dyoung
1261 1.1 dyoung /*
1262 1.1 dyoung * Important to capture the first descriptor
1263 1.1 dyoung * used because it will contain the index of
1264 1.1 dyoung * the one we tell the hardware to report back
1265 1.1 dyoung */
1266 1.1 dyoung first = txr->next_avail_desc;
1267 1.1 dyoung txbuf = &txr->tx_buffers[first];
1268 1.1 dyoung map = txbuf->map;
1269 1.1 dyoung
1270 1.1 dyoung /*
1271 1.1 dyoung * Map the packet for DMA.
1272 1.1 dyoung */
1273 1.3 msaitoh error = bus_dmamap_load_mbuf(txr->txtag->dt_dmat, map,
1274 1.3 msaitoh m_head, BUS_DMA_NOWAIT);
1275 1.1 dyoung
1276 1.3 msaitoh switch (error) {
1277 1.3 msaitoh case EAGAIN:
1278 1.3 msaitoh adapter->eagain_tx_dma_setup.ev_count++;
1279 1.3 msaitoh return EAGAIN;
1280 1.3 msaitoh case ENOMEM:
1281 1.3 msaitoh adapter->enomem_tx_dma_setup.ev_count++;
1282 1.3 msaitoh return EAGAIN;
1283 1.3 msaitoh case EFBIG:
1284 1.3 msaitoh adapter->efbig_tx_dma_setup.ev_count++;
1285 1.3 msaitoh return error;
1286 1.3 msaitoh case EINVAL:
1287 1.3 msaitoh adapter->einval_tx_dma_setup.ev_count++;
1288 1.3 msaitoh return error;
1289 1.3 msaitoh default:
1290 1.3 msaitoh adapter->other_tx_dma_setup.ev_count++;
1291 1.3 msaitoh return error;
1292 1.3 msaitoh case 0:
1293 1.3 msaitoh break;
1294 1.1 dyoung }
1295 1.1 dyoung
1296 1.1 dyoung /* Make certain there are enough descriptors */
1297 1.1 dyoung if (nsegs > txr->tx_avail - 2) {
1298 1.3 msaitoh txr->no_desc_avail.ev_count++;
1299 1.3 msaitoh /* XXX s/ixgbe/ixv/ */
1300 1.3 msaitoh ixgbe_dmamap_unload(txr->txtag, txbuf->map);
1301 1.3 msaitoh return EAGAIN;
1302 1.1 dyoung }
1303 1.1 dyoung
1304 1.1 dyoung /*
1305 1.1 dyoung ** Set up the appropriate offload context
1306 1.1 dyoung ** this becomes the first descriptor of
1307 1.1 dyoung ** a packet.
1308 1.1 dyoung */
1309 1.3 msaitoh if (m_head->m_pkthdr.csum_flags & (M_CSUM_TSOv4|M_CSUM_TSOv6)) {
1310 1.1 dyoung if (ixv_tso_setup(txr, m_head, &paylen)) {
1311 1.1 dyoung cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
1312 1.1 dyoung olinfo_status |= IXGBE_TXD_POPTS_IXSM << 8;
1313 1.1 dyoung olinfo_status |= IXGBE_TXD_POPTS_TXSM << 8;
1314 1.1 dyoung olinfo_status |= paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
1315 1.3 msaitoh ++adapter->tso_tx.ev_count;
1316 1.3 msaitoh } else {
1317 1.3 msaitoh ++adapter->tso_err.ev_count;
1318 1.3 msaitoh /* XXX unload DMA map! --dyoung -> easy? --msaitoh */
1319 1.1 dyoung return (ENXIO);
1320 1.3 msaitoh }
1321 1.3 msaitoh } else
1322 1.3 msaitoh olinfo_status |= ixv_tx_ctx_setup(txr, m_head);
1323 1.1 dyoung
1324 1.1 dyoung /* Record payload length */
1325 1.1 dyoung if (paylen == 0)
1326 1.1 dyoung olinfo_status |= m_head->m_pkthdr.len <<
1327 1.1 dyoung IXGBE_ADVTXD_PAYLEN_SHIFT;
1328 1.1 dyoung
1329 1.1 dyoung i = txr->next_avail_desc;
1330 1.3 msaitoh for (j = 0; j < map->dm_nsegs; j++) {
1331 1.1 dyoung bus_size_t seglen;
1332 1.1 dyoung bus_addr_t segaddr;
1333 1.1 dyoung
1334 1.1 dyoung txbuf = &txr->tx_buffers[i];
1335 1.1 dyoung txd = &txr->tx_base[i];
1336 1.3 msaitoh seglen = map->dm_segs[j].ds_len;
1337 1.3 msaitoh segaddr = htole64(map->dm_segs[j].ds_addr);
1338 1.1 dyoung
1339 1.1 dyoung txd->read.buffer_addr = segaddr;
1340 1.1 dyoung txd->read.cmd_type_len = htole32(txr->txd_cmd |
1341 1.1 dyoung cmd_type_len |seglen);
1342 1.1 dyoung txd->read.olinfo_status = htole32(olinfo_status);
1343 1.1 dyoung last = i; /* descriptor that will get completion IRQ */
1344 1.1 dyoung
1345 1.1 dyoung if (++i == adapter->num_tx_desc)
1346 1.1 dyoung i = 0;
1347 1.1 dyoung
1348 1.1 dyoung txbuf->m_head = NULL;
1349 1.1 dyoung txbuf->eop_index = -1;
1350 1.1 dyoung }
1351 1.1 dyoung
1352 1.1 dyoung txd->read.cmd_type_len |=
1353 1.1 dyoung htole32(IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS);
1354 1.3 msaitoh txr->tx_avail -= map->dm_nsegs;
1355 1.1 dyoung txr->next_avail_desc = i;
1356 1.1 dyoung
1357 1.1 dyoung txbuf->m_head = m_head;
1358 1.3 msaitoh /* We exchange the maps instead of copying because otherwise
1359 1.3 msaitoh * we end up with many pointers to the same map and we free
1360 1.3 msaitoh * one map twice in ixgbe_free_transmit_structures(). Who
1361 1.3 msaitoh * knows what other problems this caused. --dyoung
1362 1.3 msaitoh */
1363 1.1 dyoung txbuf->map = map;
1364 1.3 msaitoh bus_dmamap_sync(txr->txtag->dt_dmat, map, 0, m_head->m_pkthdr.len,
1365 1.3 msaitoh BUS_DMASYNC_PREWRITE);
1366 1.1 dyoung
1367 1.1 dyoung /* Set the index of the descriptor that will be marked done */
1368 1.1 dyoung txbuf = &txr->tx_buffers[first];
1369 1.1 dyoung txbuf->eop_index = last;
1370 1.1 dyoung
1371 1.3 msaitoh /* XXX s/ixgbe/ixg/ */
1372 1.3 msaitoh ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
1373 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1374 1.1 dyoung /*
1375 1.1 dyoung * Advance the Transmit Descriptor Tail (Tdt), this tells the
1376 1.1 dyoung * hardware that this frame is available to transmit.
1377 1.1 dyoung */
1378 1.3 msaitoh ++txr->total_packets.ev_count;
1379 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_VFTDT(txr->me), i);
1380 1.1 dyoung
1381 1.3 msaitoh return 0;
1382 1.1 dyoung }
1383 1.1 dyoung
1384 1.1 dyoung
1385 1.1 dyoung /*********************************************************************
1386 1.1 dyoung * Multicast Update
1387 1.1 dyoung *
1388 1.1 dyoung * This routine is called whenever multicast address list is updated.
1389 1.1 dyoung *
1390 1.1 dyoung **********************************************************************/
1391 1.1 dyoung #define IXGBE_RAR_ENTRIES 16
1392 1.1 dyoung
1393 1.1 dyoung static void
1394 1.1 dyoung ixv_set_multi(struct adapter *adapter)
1395 1.1 dyoung {
1396 1.3 msaitoh struct ether_multi *enm;
1397 1.3 msaitoh struct ether_multistep step;
1398 1.1 dyoung u8 mta[MAX_NUM_MULTICAST_ADDRESSES * IXGBE_ETH_LENGTH_OF_ADDRESS];
1399 1.1 dyoung u8 *update_ptr;
1400 1.1 dyoung int mcnt = 0;
1401 1.3 msaitoh struct ethercom *ec = &adapter->osdep.ec;
1402 1.1 dyoung
1403 1.1 dyoung IOCTL_DEBUGOUT("ixv_set_multi: begin");
1404 1.1 dyoung
1405 1.3 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
1406 1.3 msaitoh while (enm != NULL) {
1407 1.3 msaitoh bcopy(enm->enm_addrlo,
1408 1.1 dyoung &mta[mcnt * IXGBE_ETH_LENGTH_OF_ADDRESS],
1409 1.1 dyoung IXGBE_ETH_LENGTH_OF_ADDRESS);
1410 1.1 dyoung mcnt++;
1411 1.3 msaitoh /* XXX This might be required --msaitoh */
1412 1.3 msaitoh if (mcnt >= MAX_NUM_MULTICAST_ADDRESSES)
1413 1.3 msaitoh break;
1414 1.3 msaitoh ETHER_NEXT_MULTI(step, enm);
1415 1.1 dyoung }
1416 1.1 dyoung
1417 1.1 dyoung update_ptr = mta;
1418 1.1 dyoung
1419 1.1 dyoung ixgbe_update_mc_addr_list(&adapter->hw,
1420 1.1 dyoung update_ptr, mcnt, ixv_mc_array_itr);
1421 1.1 dyoung
1422 1.1 dyoung return;
1423 1.1 dyoung }
1424 1.1 dyoung
1425 1.1 dyoung /*
1426 1.1 dyoung * This is an iterator function now needed by the multicast
1427 1.1 dyoung * shared code. It simply feeds the shared code routine the
1428 1.1 dyoung * addresses in the array of ixv_set_multi() one by one.
1429 1.1 dyoung */
1430 1.1 dyoung static u8 *
1431 1.1 dyoung ixv_mc_array_itr(struct ixgbe_hw *hw, u8 **update_ptr, u32 *vmdq)
1432 1.1 dyoung {
1433 1.1 dyoung u8 *addr = *update_ptr;
1434 1.1 dyoung u8 *newptr;
1435 1.1 dyoung *vmdq = 0;
1436 1.1 dyoung
1437 1.1 dyoung newptr = addr + IXGBE_ETH_LENGTH_OF_ADDRESS;
1438 1.1 dyoung *update_ptr = newptr;
1439 1.1 dyoung return addr;
1440 1.1 dyoung }
1441 1.1 dyoung
1442 1.1 dyoung /*********************************************************************
1443 1.1 dyoung * Timer routine
1444 1.1 dyoung *
1445 1.1 dyoung * This routine checks for link status,updates statistics,
1446 1.1 dyoung * and runs the watchdog check.
1447 1.1 dyoung *
1448 1.1 dyoung **********************************************************************/
1449 1.1 dyoung
1450 1.1 dyoung static void
1451 1.3 msaitoh ixv_local_timer1(void *arg)
1452 1.1 dyoung {
1453 1.1 dyoung struct adapter *adapter = arg;
1454 1.1 dyoung device_t dev = adapter->dev;
1455 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
1456 1.1 dyoung int i;
1457 1.3 msaitoh struct timeval now, elapsed;
1458 1.1 dyoung
1459 1.3 msaitoh KASSERT(mutex_owned(&adapter->core_mtx));
1460 1.1 dyoung
1461 1.1 dyoung ixv_update_link_status(adapter);
1462 1.1 dyoung
1463 1.1 dyoung /* Stats Update */
1464 1.1 dyoung ixv_update_stats(adapter);
1465 1.1 dyoung
1466 1.1 dyoung /*
1467 1.1 dyoung * If the interface has been paused
1468 1.1 dyoung * then don't do the watchdog check
1469 1.1 dyoung */
1470 1.1 dyoung if (IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF)
1471 1.1 dyoung goto out;
1472 1.1 dyoung /*
1473 1.1 dyoung ** Check for time since any descriptor was cleaned
1474 1.1 dyoung */
1475 1.1 dyoung for (i = 0; i < adapter->num_queues; i++, txr++) {
1476 1.1 dyoung IXV_TX_LOCK(txr);
1477 1.1 dyoung if (txr->watchdog_check == FALSE) {
1478 1.1 dyoung IXV_TX_UNLOCK(txr);
1479 1.1 dyoung continue;
1480 1.1 dyoung }
1481 1.3 msaitoh getmicrotime(&now);
1482 1.3 msaitoh timersub(&now, &txr->watchdog_time, &elapsed);
1483 1.3 msaitoh if (tvtohz(&elapsed) > IXV_WATCHDOG)
1484 1.1 dyoung goto hung;
1485 1.1 dyoung IXV_TX_UNLOCK(txr);
1486 1.1 dyoung }
1487 1.1 dyoung out:
1488 1.1 dyoung ixv_rearm_queues(adapter, adapter->que_mask);
1489 1.1 dyoung callout_reset(&adapter->timer, hz, ixv_local_timer, adapter);
1490 1.1 dyoung return;
1491 1.1 dyoung
1492 1.1 dyoung hung:
1493 1.1 dyoung device_printf(adapter->dev, "Watchdog timeout -- resetting\n");
1494 1.1 dyoung device_printf(dev,"Queue(%d) tdh = %d, hw tdt = %d\n", txr->me,
1495 1.1 dyoung IXGBE_READ_REG(&adapter->hw, IXGBE_VFTDH(i)),
1496 1.1 dyoung IXGBE_READ_REG(&adapter->hw, IXGBE_VFTDT(i)));
1497 1.1 dyoung device_printf(dev,"TX(%d) desc avail = %d,"
1498 1.1 dyoung "Next TX to Clean = %d\n",
1499 1.1 dyoung txr->me, txr->tx_avail, txr->next_to_clean);
1500 1.3 msaitoh adapter->ifp->if_flags &= ~IFF_RUNNING;
1501 1.3 msaitoh adapter->watchdog_events.ev_count++;
1502 1.1 dyoung IXV_TX_UNLOCK(txr);
1503 1.1 dyoung ixv_init_locked(adapter);
1504 1.1 dyoung }
1505 1.1 dyoung
1506 1.3 msaitoh static void
1507 1.3 msaitoh ixv_local_timer(void *arg)
1508 1.3 msaitoh {
1509 1.3 msaitoh struct adapter *adapter = arg;
1510 1.3 msaitoh
1511 1.3 msaitoh IXV_CORE_LOCK(adapter);
1512 1.3 msaitoh ixv_local_timer1(adapter);
1513 1.3 msaitoh IXV_CORE_UNLOCK(adapter);
1514 1.3 msaitoh }
1515 1.3 msaitoh
1516 1.1 dyoung /*
1517 1.1 dyoung ** Note: this routine updates the OS on the link state
1518 1.1 dyoung ** the real check of the hardware only happens with
1519 1.1 dyoung ** a link interrupt.
1520 1.1 dyoung */
1521 1.1 dyoung static void
1522 1.1 dyoung ixv_update_link_status(struct adapter *adapter)
1523 1.1 dyoung {
1524 1.1 dyoung struct ifnet *ifp = adapter->ifp;
1525 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
1526 1.1 dyoung device_t dev = adapter->dev;
1527 1.1 dyoung
1528 1.1 dyoung
1529 1.1 dyoung if (adapter->link_up){
1530 1.1 dyoung if (adapter->link_active == FALSE) {
1531 1.1 dyoung if (bootverbose)
1532 1.1 dyoung device_printf(dev,"Link is up %d Gbps %s \n",
1533 1.1 dyoung ((adapter->link_speed == 128)? 10:1),
1534 1.1 dyoung "Full Duplex");
1535 1.1 dyoung adapter->link_active = TRUE;
1536 1.1 dyoung if_link_state_change(ifp, LINK_STATE_UP);
1537 1.1 dyoung }
1538 1.1 dyoung } else { /* Link down */
1539 1.1 dyoung if (adapter->link_active == TRUE) {
1540 1.1 dyoung if (bootverbose)
1541 1.1 dyoung device_printf(dev,"Link is Down\n");
1542 1.1 dyoung if_link_state_change(ifp, LINK_STATE_DOWN);
1543 1.1 dyoung adapter->link_active = FALSE;
1544 1.1 dyoung for (int i = 0; i < adapter->num_queues;
1545 1.1 dyoung i++, txr++)
1546 1.1 dyoung txr->watchdog_check = FALSE;
1547 1.1 dyoung }
1548 1.1 dyoung }
1549 1.1 dyoung
1550 1.1 dyoung return;
1551 1.1 dyoung }
1552 1.1 dyoung
1553 1.1 dyoung
1554 1.3 msaitoh static void
1555 1.3 msaitoh ixv_ifstop(struct ifnet *ifp, int disable)
1556 1.3 msaitoh {
1557 1.3 msaitoh struct adapter *adapter = ifp->if_softc;
1558 1.3 msaitoh
1559 1.3 msaitoh IXV_CORE_LOCK(adapter);
1560 1.3 msaitoh ixv_stop(adapter);
1561 1.3 msaitoh IXV_CORE_UNLOCK(adapter);
1562 1.3 msaitoh }
1563 1.3 msaitoh
1564 1.1 dyoung /*********************************************************************
1565 1.1 dyoung *
1566 1.1 dyoung * This routine disables all traffic on the adapter by issuing a
1567 1.1 dyoung * global reset on the MAC and deallocates TX/RX buffers.
1568 1.1 dyoung *
1569 1.1 dyoung **********************************************************************/
1570 1.1 dyoung
1571 1.1 dyoung static void
1572 1.1 dyoung ixv_stop(void *arg)
1573 1.1 dyoung {
1574 1.1 dyoung struct ifnet *ifp;
1575 1.1 dyoung struct adapter *adapter = arg;
1576 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1577 1.1 dyoung ifp = adapter->ifp;
1578 1.1 dyoung
1579 1.3 msaitoh KASSERT(mutex_owned(&adapter->core_mtx));
1580 1.1 dyoung
1581 1.1 dyoung INIT_DEBUGOUT("ixv_stop: begin\n");
1582 1.1 dyoung ixv_disable_intr(adapter);
1583 1.1 dyoung
1584 1.1 dyoung /* Tell the stack that the interface is no longer active */
1585 1.3 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1586 1.1 dyoung
1587 1.1 dyoung ixgbe_reset_hw(hw);
1588 1.1 dyoung adapter->hw.adapter_stopped = FALSE;
1589 1.1 dyoung ixgbe_stop_adapter(hw);
1590 1.1 dyoung callout_stop(&adapter->timer);
1591 1.1 dyoung
1592 1.1 dyoung /* reprogram the RAR[0] in case user changed it. */
1593 1.1 dyoung ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
1594 1.1 dyoung
1595 1.1 dyoung return;
1596 1.1 dyoung }
1597 1.1 dyoung
1598 1.1 dyoung
1599 1.1 dyoung /*********************************************************************
1600 1.1 dyoung *
1601 1.1 dyoung * Determine hardware revision.
1602 1.1 dyoung *
1603 1.1 dyoung **********************************************************************/
1604 1.1 dyoung static void
1605 1.1 dyoung ixv_identify_hardware(struct adapter *adapter)
1606 1.1 dyoung {
1607 1.1 dyoung u16 pci_cmd_word;
1608 1.3 msaitoh pcitag_t tag;
1609 1.3 msaitoh pci_chipset_tag_t pc;
1610 1.3 msaitoh pcireg_t subid, id;
1611 1.3 msaitoh struct ixgbe_hw *hw = &adapter->hw;
1612 1.3 msaitoh
1613 1.3 msaitoh pc = adapter->osdep.pc;
1614 1.3 msaitoh tag = adapter->osdep.tag;
1615 1.1 dyoung
1616 1.1 dyoung /*
1617 1.1 dyoung ** Make sure BUSMASTER is set, on a VM under
1618 1.1 dyoung ** KVM it may not be and will break things.
1619 1.1 dyoung */
1620 1.3 msaitoh pci_cmd_word = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
1621 1.3 msaitoh if (!((pci_cmd_word & PCI_COMMAND_MASTER_ENABLE) &&
1622 1.3 msaitoh (pci_cmd_word & PCI_COMMAND_MEM_ENABLE))) {
1623 1.1 dyoung INIT_DEBUGOUT("Memory Access and/or Bus Master "
1624 1.1 dyoung "bits were not set!\n");
1625 1.3 msaitoh pci_cmd_word |=
1626 1.3 msaitoh (PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_MEM_ENABLE);
1627 1.3 msaitoh pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, pci_cmd_word);
1628 1.1 dyoung }
1629 1.1 dyoung
1630 1.3 msaitoh id = pci_conf_read(pc, tag, PCI_ID_REG);
1631 1.3 msaitoh subid = pci_conf_read(pc, tag, PCI_SUBSYS_ID_REG);
1632 1.3 msaitoh
1633 1.1 dyoung /* Save off the information about this board */
1634 1.3 msaitoh hw->vendor_id = PCI_VENDOR(id);
1635 1.3 msaitoh hw->device_id = PCI_PRODUCT(id);
1636 1.3 msaitoh hw->revision_id = PCI_REVISION(pci_conf_read(pc, tag, PCI_CLASS_REG));
1637 1.3 msaitoh hw->subsystem_vendor_id = PCI_SUBSYS_VENDOR(subid);
1638 1.3 msaitoh hw->subsystem_device_id = PCI_SUBSYS_ID(subid);
1639 1.1 dyoung
1640 1.1 dyoung return;
1641 1.1 dyoung }
1642 1.1 dyoung
1643 1.1 dyoung /*********************************************************************
1644 1.1 dyoung *
1645 1.1 dyoung * Setup MSIX Interrupt resources and handlers
1646 1.1 dyoung *
1647 1.1 dyoung **********************************************************************/
1648 1.1 dyoung static int
1649 1.1 dyoung ixv_allocate_msix(struct adapter *adapter)
1650 1.1 dyoung {
1651 1.3 msaitoh #if !defined(NETBSD_MSI_OR_MSIX)
1652 1.3 msaitoh return 0;
1653 1.3 msaitoh #else
1654 1.1 dyoung device_t dev = adapter->dev;
1655 1.1 dyoung struct ix_queue *que = adapter->queues;
1656 1.1 dyoung int error, rid, vector = 0;
1657 1.3 msaitoh pcitag_t tag;
1658 1.3 msaitoh pci_chipset_tag_t pc;
1659 1.3 msaitoh
1660 1.3 msaitoh pc = adapter->osdep.pc;
1661 1.3 msaitoh tag = adapter->osdep.tag;
1662 1.1 dyoung
1663 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, vector++, que++) {
1664 1.1 dyoung rid = vector + 1;
1665 1.1 dyoung que->res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
1666 1.1 dyoung RF_SHAREABLE | RF_ACTIVE);
1667 1.1 dyoung if (que->res == NULL) {
1668 1.3 msaitoh aprint_error_dev(dev,"Unable to allocate"
1669 1.1 dyoung " bus resource: que interrupt [%d]\n", vector);
1670 1.1 dyoung return (ENXIO);
1671 1.1 dyoung }
1672 1.1 dyoung /* Set the handler function */
1673 1.1 dyoung error = bus_setup_intr(dev, que->res,
1674 1.1 dyoung INTR_TYPE_NET | INTR_MPSAFE, NULL,
1675 1.1 dyoung ixv_msix_que, que, &que->tag);
1676 1.1 dyoung if (error) {
1677 1.1 dyoung que->res = NULL;
1678 1.3 msaitoh aprint_error_dev(dev,
1679 1.3 msaitoh "Failed to register QUE handler");
1680 1.1 dyoung return (error);
1681 1.1 dyoung }
1682 1.1 dyoung #if __FreeBSD_version >= 800504
1683 1.1 dyoung bus_describe_intr(dev, que->res, que->tag, "que %d", i);
1684 1.1 dyoung #endif
1685 1.1 dyoung que->msix = vector;
1686 1.1 dyoung adapter->que_mask |= (u64)(1 << que->msix);
1687 1.1 dyoung /*
1688 1.1 dyoung ** Bind the msix vector, and thus the
1689 1.1 dyoung ** ring to the corresponding cpu.
1690 1.1 dyoung */
1691 1.1 dyoung if (adapter->num_queues > 1)
1692 1.1 dyoung bus_bind_intr(dev, que->res, i);
1693 1.1 dyoung
1694 1.3 msaitoh que->que_si = softint_establish(SOFTINT_NET, ixv_handle_que,
1695 1.3 msaitoh que);
1696 1.1 dyoung }
1697 1.1 dyoung
1698 1.1 dyoung /* and Mailbox */
1699 1.1 dyoung rid = vector + 1;
1700 1.1 dyoung adapter->res = bus_alloc_resource_any(dev,
1701 1.1 dyoung SYS_RES_IRQ, &rid, RF_SHAREABLE | RF_ACTIVE);
1702 1.1 dyoung if (!adapter->res) {
1703 1.3 msaitoh aprint_error_dev(dev,"Unable to allocate"
1704 1.1 dyoung " bus resource: MBX interrupt [%d]\n", rid);
1705 1.1 dyoung return (ENXIO);
1706 1.1 dyoung }
1707 1.1 dyoung /* Set the mbx handler function */
1708 1.1 dyoung error = bus_setup_intr(dev, adapter->res,
1709 1.1 dyoung INTR_TYPE_NET | INTR_MPSAFE, NULL,
1710 1.1 dyoung ixv_msix_mbx, adapter, &adapter->tag);
1711 1.1 dyoung if (error) {
1712 1.1 dyoung adapter->res = NULL;
1713 1.3 msaitoh aprint_error_dev(dev, "Failed to register LINK handler");
1714 1.1 dyoung return (error);
1715 1.1 dyoung }
1716 1.1 dyoung #if __FreeBSD_version >= 800504
1717 1.1 dyoung bus_describe_intr(dev, adapter->res, adapter->tag, "mbx");
1718 1.1 dyoung #endif
1719 1.1 dyoung adapter->mbxvec = vector;
1720 1.1 dyoung /* Tasklets for Mailbox */
1721 1.3 msaitoh adapter->mbx_si = softint_establish(SOFTINT_NET, ixv_handle_mbx,
1722 1.3 msaitoh adapter);
1723 1.1 dyoung /*
1724 1.1 dyoung ** Due to a broken design QEMU will fail to properly
1725 1.1 dyoung ** enable the guest for MSIX unless the vectors in
1726 1.1 dyoung ** the table are all set up, so we must rewrite the
1727 1.1 dyoung ** ENABLE in the MSIX control register again at this
1728 1.1 dyoung ** point to cause it to successfully initialize us.
1729 1.1 dyoung */
1730 1.1 dyoung if (adapter->hw.mac.type == ixgbe_mac_82599_vf) {
1731 1.1 dyoung int msix_ctrl;
1732 1.3 msaitoh pci_get_capability(pc, tag, PCI_CAP_MSIX, &rid);
1733 1.3 msaitoh rid += PCI_MSIX_CTL;
1734 1.3 msaitoh msix_ctrl = pci_read_config(pc, tag, rid);
1735 1.3 msaitoh msix_ctrl |= PCI_MSIX_CTL_ENABLE;
1736 1.3 msaitoh pci_conf_write(pc, tag, msix_ctrl);
1737 1.1 dyoung }
1738 1.1 dyoung
1739 1.1 dyoung return (0);
1740 1.3 msaitoh #endif
1741 1.1 dyoung }
1742 1.1 dyoung
1743 1.1 dyoung /*
1744 1.1 dyoung * Setup MSIX resources, note that the VF
1745 1.1 dyoung * device MUST use MSIX, there is no fallback.
1746 1.1 dyoung */
1747 1.1 dyoung static int
1748 1.1 dyoung ixv_setup_msix(struct adapter *adapter)
1749 1.1 dyoung {
1750 1.3 msaitoh #if !defined(NETBSD_MSI_OR_MSIX)
1751 1.3 msaitoh return 0;
1752 1.3 msaitoh #else
1753 1.1 dyoung device_t dev = adapter->dev;
1754 1.1 dyoung int rid, vectors, want = 2;
1755 1.1 dyoung
1756 1.1 dyoung
1757 1.1 dyoung /* First try MSI/X */
1758 1.1 dyoung rid = PCIR_BAR(3);
1759 1.1 dyoung adapter->msix_mem = bus_alloc_resource_any(dev,
1760 1.1 dyoung SYS_RES_MEMORY, &rid, RF_ACTIVE);
1761 1.1 dyoung if (!adapter->msix_mem) {
1762 1.1 dyoung device_printf(adapter->dev,
1763 1.1 dyoung "Unable to map MSIX table \n");
1764 1.1 dyoung goto out;
1765 1.1 dyoung }
1766 1.1 dyoung
1767 1.1 dyoung vectors = pci_msix_count(dev);
1768 1.1 dyoung if (vectors < 2) {
1769 1.1 dyoung bus_release_resource(dev, SYS_RES_MEMORY,
1770 1.1 dyoung rid, adapter->msix_mem);
1771 1.1 dyoung adapter->msix_mem = NULL;
1772 1.1 dyoung goto out;
1773 1.1 dyoung }
1774 1.1 dyoung
1775 1.1 dyoung /*
1776 1.1 dyoung ** Want two vectors: one for a queue,
1777 1.1 dyoung ** plus an additional for mailbox.
1778 1.1 dyoung */
1779 1.1 dyoung if (pci_alloc_msix(dev, &want) == 0) {
1780 1.1 dyoung device_printf(adapter->dev,
1781 1.1 dyoung "Using MSIX interrupts with %d vectors\n", want);
1782 1.1 dyoung return (want);
1783 1.1 dyoung }
1784 1.1 dyoung out:
1785 1.1 dyoung device_printf(adapter->dev,"MSIX config error\n");
1786 1.1 dyoung return (ENXIO);
1787 1.3 msaitoh #endif
1788 1.1 dyoung }
1789 1.1 dyoung
1790 1.1 dyoung
1791 1.1 dyoung static int
1792 1.3 msaitoh ixv_allocate_pci_resources(struct adapter *adapter,
1793 1.3 msaitoh const struct pci_attach_args *pa)
1794 1.1 dyoung {
1795 1.3 msaitoh pcireg_t memtype;
1796 1.1 dyoung device_t dev = adapter->dev;
1797 1.3 msaitoh bus_addr_t addr;
1798 1.3 msaitoh int flags;
1799 1.1 dyoung
1800 1.3 msaitoh memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, PCI_BAR(0));
1801 1.1 dyoung
1802 1.3 msaitoh switch (memtype) {
1803 1.3 msaitoh case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1804 1.3 msaitoh case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1805 1.3 msaitoh adapter->osdep.mem_bus_space_tag = pa->pa_memt;
1806 1.3 msaitoh if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, PCI_BAR(0),
1807 1.3 msaitoh memtype, &addr, &adapter->osdep.mem_size, &flags) != 0)
1808 1.3 msaitoh goto map_err;
1809 1.3 msaitoh if ((flags & BUS_SPACE_MAP_PREFETCHABLE) != 0) {
1810 1.3 msaitoh aprint_normal_dev(dev, "clearing prefetchable bit\n");
1811 1.3 msaitoh flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
1812 1.3 msaitoh }
1813 1.3 msaitoh if (bus_space_map(adapter->osdep.mem_bus_space_tag, addr,
1814 1.3 msaitoh adapter->osdep.mem_size, flags,
1815 1.3 msaitoh &adapter->osdep.mem_bus_space_handle) != 0) {
1816 1.3 msaitoh map_err:
1817 1.3 msaitoh adapter->osdep.mem_size = 0;
1818 1.3 msaitoh aprint_error_dev(dev, "unable to map BAR0\n");
1819 1.3 msaitoh return ENXIO;
1820 1.3 msaitoh }
1821 1.3 msaitoh break;
1822 1.3 msaitoh default:
1823 1.3 msaitoh aprint_error_dev(dev, "unexpected type on BAR0\n");
1824 1.3 msaitoh return ENXIO;
1825 1.1 dyoung }
1826 1.1 dyoung
1827 1.1 dyoung adapter->num_queues = 1;
1828 1.1 dyoung adapter->hw.back = &adapter->osdep;
1829 1.1 dyoung
1830 1.1 dyoung /*
1831 1.1 dyoung ** Now setup MSI/X, should
1832 1.1 dyoung ** return us the number of
1833 1.1 dyoung ** configured vectors.
1834 1.1 dyoung */
1835 1.1 dyoung adapter->msix = ixv_setup_msix(adapter);
1836 1.1 dyoung if (adapter->msix == ENXIO)
1837 1.1 dyoung return (ENXIO);
1838 1.1 dyoung else
1839 1.1 dyoung return (0);
1840 1.1 dyoung }
1841 1.1 dyoung
1842 1.1 dyoung static void
1843 1.1 dyoung ixv_free_pci_resources(struct adapter * adapter)
1844 1.1 dyoung {
1845 1.3 msaitoh #if defined(NETBSD_MSI_OR_MSIX)
1846 1.1 dyoung struct ix_queue *que = adapter->queues;
1847 1.1 dyoung device_t dev = adapter->dev;
1848 1.1 dyoung int rid, memrid;
1849 1.1 dyoung
1850 1.3 msaitoh memrid = PCI_BAR(MSIX_BAR);
1851 1.1 dyoung
1852 1.1 dyoung /*
1853 1.1 dyoung ** There is a slight possibility of a failure mode
1854 1.1 dyoung ** in attach that will result in entering this function
1855 1.1 dyoung ** before interrupt resources have been initialized, and
1856 1.1 dyoung ** in that case we do not want to execute the loops below
1857 1.1 dyoung ** We can detect this reliably by the state of the adapter
1858 1.1 dyoung ** res pointer.
1859 1.1 dyoung */
1860 1.1 dyoung if (adapter->res == NULL)
1861 1.1 dyoung goto mem;
1862 1.1 dyoung
1863 1.1 dyoung /*
1864 1.1 dyoung ** Release all msix queue resources:
1865 1.1 dyoung */
1866 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
1867 1.1 dyoung rid = que->msix + 1;
1868 1.1 dyoung if (que->tag != NULL) {
1869 1.1 dyoung bus_teardown_intr(dev, que->res, que->tag);
1870 1.1 dyoung que->tag = NULL;
1871 1.1 dyoung }
1872 1.1 dyoung if (que->res != NULL)
1873 1.1 dyoung bus_release_resource(dev, SYS_RES_IRQ, rid, que->res);
1874 1.1 dyoung }
1875 1.1 dyoung
1876 1.1 dyoung
1877 1.1 dyoung /* Clean the Legacy or Link interrupt last */
1878 1.1 dyoung if (adapter->mbxvec) /* we are doing MSIX */
1879 1.1 dyoung rid = adapter->mbxvec + 1;
1880 1.1 dyoung else
1881 1.1 dyoung (adapter->msix != 0) ? (rid = 1):(rid = 0);
1882 1.1 dyoung
1883 1.1 dyoung if (adapter->tag != NULL) {
1884 1.1 dyoung bus_teardown_intr(dev, adapter->res, adapter->tag);
1885 1.1 dyoung adapter->tag = NULL;
1886 1.1 dyoung }
1887 1.1 dyoung if (adapter->res != NULL)
1888 1.1 dyoung bus_release_resource(dev, SYS_RES_IRQ, rid, adapter->res);
1889 1.1 dyoung
1890 1.1 dyoung mem:
1891 1.1 dyoung if (adapter->msix)
1892 1.1 dyoung pci_release_msi(dev);
1893 1.1 dyoung
1894 1.1 dyoung if (adapter->msix_mem != NULL)
1895 1.1 dyoung bus_release_resource(dev, SYS_RES_MEMORY,
1896 1.1 dyoung memrid, adapter->msix_mem);
1897 1.1 dyoung
1898 1.1 dyoung if (adapter->pci_mem != NULL)
1899 1.1 dyoung bus_release_resource(dev, SYS_RES_MEMORY,
1900 1.1 dyoung PCIR_BAR(0), adapter->pci_mem);
1901 1.1 dyoung
1902 1.3 msaitoh #endif
1903 1.1 dyoung return;
1904 1.1 dyoung }
1905 1.1 dyoung
1906 1.1 dyoung /*********************************************************************
1907 1.1 dyoung *
1908 1.1 dyoung * Setup networking device structure and register an interface.
1909 1.1 dyoung *
1910 1.1 dyoung **********************************************************************/
1911 1.1 dyoung static void
1912 1.1 dyoung ixv_setup_interface(device_t dev, struct adapter *adapter)
1913 1.1 dyoung {
1914 1.3 msaitoh struct ethercom *ec = &adapter->osdep.ec;
1915 1.1 dyoung struct ifnet *ifp;
1916 1.1 dyoung
1917 1.1 dyoung INIT_DEBUGOUT("ixv_setup_interface: begin");
1918 1.1 dyoung
1919 1.3 msaitoh ifp = adapter->ifp = &ec->ec_if;
1920 1.3 msaitoh strlcpy(ifp->if_xname, device_xname(dev), IFNAMSIZ);
1921 1.1 dyoung ifp->if_mtu = ETHERMTU;
1922 1.1 dyoung ifp->if_baudrate = 1000000000;
1923 1.1 dyoung ifp->if_init = ixv_init;
1924 1.3 msaitoh ifp->if_stop = ixv_ifstop;
1925 1.1 dyoung ifp->if_softc = adapter;
1926 1.1 dyoung ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1927 1.1 dyoung ifp->if_ioctl = ixv_ioctl;
1928 1.1 dyoung #if __FreeBSD_version >= 800000
1929 1.1 dyoung ifp->if_transmit = ixv_mq_start;
1930 1.1 dyoung ifp->if_qflush = ixv_qflush;
1931 1.1 dyoung #else
1932 1.1 dyoung ifp->if_start = ixv_start;
1933 1.1 dyoung #endif
1934 1.1 dyoung ifp->if_snd.ifq_maxlen = adapter->num_tx_desc - 2;
1935 1.1 dyoung
1936 1.3 msaitoh if_attach(ifp);
1937 1.1 dyoung ether_ifattach(ifp, adapter->hw.mac.addr);
1938 1.3 msaitoh ether_set_ifflags_cb(ec, ixv_ifflags_cb);
1939 1.1 dyoung
1940 1.1 dyoung adapter->max_frame_size =
1941 1.1 dyoung ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
1942 1.1 dyoung
1943 1.1 dyoung /*
1944 1.1 dyoung * Tell the upper layer(s) we support long frames.
1945 1.1 dyoung */
1946 1.3 msaitoh ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1947 1.3 msaitoh
1948 1.3 msaitoh ifp->if_capabilities |= IFCAP_HWCSUM | IFCAP_TSOv4;
1949 1.3 msaitoh ifp->if_capenable = 0;
1950 1.1 dyoung
1951 1.3 msaitoh ec->ec_capabilities |= ETHERCAP_VLAN_HWCSUM;
1952 1.3 msaitoh ec->ec_capabilities |= ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
1953 1.3 msaitoh ec->ec_capabilities |= ETHERCAP_JUMBO_MTU;
1954 1.3 msaitoh ec->ec_capenable = ec->ec_capabilities;
1955 1.1 dyoung
1956 1.3 msaitoh /* Don't enable LRO by default */
1957 1.3 msaitoh ifp->if_capabilities |= IFCAP_LRO;
1958 1.3 msaitoh
1959 1.3 msaitoh /*
1960 1.3 msaitoh ** Dont turn this on by default, if vlans are
1961 1.3 msaitoh ** created on another pseudo device (eg. lagg)
1962 1.3 msaitoh ** then vlan events are not passed thru, breaking
1963 1.3 msaitoh ** operation, but with HW FILTER off it works. If
1964 1.3 msaitoh ** using vlans directly on the em driver you can
1965 1.3 msaitoh ** enable this and get full hardware tag filtering.
1966 1.3 msaitoh */
1967 1.3 msaitoh ec->ec_capabilities |= ETHERCAP_VLAN_HWFILTER;
1968 1.1 dyoung
1969 1.1 dyoung /*
1970 1.1 dyoung * Specify the media types supported by this adapter and register
1971 1.1 dyoung * callbacks to update media and link information
1972 1.1 dyoung */
1973 1.1 dyoung ifmedia_init(&adapter->media, IFM_IMASK, ixv_media_change,
1974 1.1 dyoung ixv_media_status);
1975 1.1 dyoung ifmedia_add(&adapter->media, IFM_ETHER | IFM_FDX, 0, NULL);
1976 1.1 dyoung ifmedia_add(&adapter->media, IFM_ETHER | IFM_AUTO, 0, NULL);
1977 1.1 dyoung ifmedia_set(&adapter->media, IFM_ETHER | IFM_AUTO);
1978 1.1 dyoung
1979 1.1 dyoung return;
1980 1.1 dyoung }
1981 1.1 dyoung
1982 1.1 dyoung static void
1983 1.1 dyoung ixv_config_link(struct adapter *adapter)
1984 1.1 dyoung {
1985 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
1986 1.1 dyoung u32 autoneg, err = 0;
1987 1.1 dyoung bool negotiate = TRUE;
1988 1.1 dyoung
1989 1.1 dyoung if (hw->mac.ops.check_link)
1990 1.1 dyoung err = hw->mac.ops.check_link(hw, &autoneg,
1991 1.1 dyoung &adapter->link_up, FALSE);
1992 1.1 dyoung if (err)
1993 1.1 dyoung goto out;
1994 1.1 dyoung
1995 1.1 dyoung if (hw->mac.ops.setup_link)
1996 1.1 dyoung err = hw->mac.ops.setup_link(hw, autoneg,
1997 1.1 dyoung negotiate, adapter->link_up);
1998 1.1 dyoung out:
1999 1.1 dyoung return;
2000 1.1 dyoung }
2001 1.1 dyoung
2002 1.1 dyoung /********************************************************************
2003 1.1 dyoung * Manage DMA'able memory.
2004 1.1 dyoung *******************************************************************/
2005 1.1 dyoung
2006 1.1 dyoung static int
2007 1.1 dyoung ixv_dma_malloc(struct adapter *adapter, bus_size_t size,
2008 1.1 dyoung struct ixv_dma_alloc *dma, int mapflags)
2009 1.1 dyoung {
2010 1.1 dyoung device_t dev = adapter->dev;
2011 1.3 msaitoh int r, rsegs;
2012 1.1 dyoung
2013 1.3 msaitoh r = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
2014 1.1 dyoung DBA_ALIGN, 0, /* alignment, bounds */
2015 1.1 dyoung size, /* maxsize */
2016 1.1 dyoung 1, /* nsegments */
2017 1.1 dyoung size, /* maxsegsize */
2018 1.1 dyoung BUS_DMA_ALLOCNOW, /* flags */
2019 1.1 dyoung &dma->dma_tag);
2020 1.1 dyoung if (r != 0) {
2021 1.3 msaitoh aprint_error_dev(dev,
2022 1.3 msaitoh "ixv_dma_malloc: bus_dma_tag_create failed; error %u\n", r);
2023 1.1 dyoung goto fail_0;
2024 1.1 dyoung }
2025 1.3 msaitoh r = bus_dmamem_alloc(dma->dma_tag->dt_dmat,
2026 1.3 msaitoh size,
2027 1.3 msaitoh dma->dma_tag->dt_alignment,
2028 1.3 msaitoh dma->dma_tag->dt_boundary,
2029 1.3 msaitoh &dma->dma_seg, 1, &rsegs, BUS_DMA_NOWAIT);
2030 1.1 dyoung if (r != 0) {
2031 1.3 msaitoh aprint_error_dev(dev,
2032 1.3 msaitoh "%s: bus_dmamem_alloc failed; error %u\n", __func__, r);
2033 1.1 dyoung goto fail_1;
2034 1.1 dyoung }
2035 1.3 msaitoh
2036 1.3 msaitoh r = bus_dmamem_map(dma->dma_tag->dt_dmat, &dma->dma_seg, rsegs,
2037 1.3 msaitoh size, &dma->dma_vaddr, BUS_DMA_NOWAIT);
2038 1.3 msaitoh if (r != 0) {
2039 1.3 msaitoh aprint_error_dev(dev, "%s: bus_dmamem_map failed; error %d\n",
2040 1.3 msaitoh __func__, r);
2041 1.3 msaitoh goto fail_2;
2042 1.3 msaitoh }
2043 1.3 msaitoh
2044 1.3 msaitoh r = ixgbe_dmamap_create(dma->dma_tag, 0, &dma->dma_map);
2045 1.3 msaitoh if (r != 0) {
2046 1.3 msaitoh aprint_error_dev(dev, "%s: bus_dmamem_map failed; error %d\n",
2047 1.3 msaitoh __func__, r);
2048 1.3 msaitoh goto fail_3;
2049 1.3 msaitoh }
2050 1.3 msaitoh
2051 1.3 msaitoh r = bus_dmamap_load(dma->dma_tag->dt_dmat, dma->dma_map, dma->dma_vaddr,
2052 1.1 dyoung size,
2053 1.3 msaitoh NULL,
2054 1.1 dyoung mapflags | BUS_DMA_NOWAIT);
2055 1.1 dyoung if (r != 0) {
2056 1.3 msaitoh aprint_error_dev(dev,"%s: bus_dmamap_load failed; error %u\n",
2057 1.3 msaitoh __func__, r);
2058 1.3 msaitoh goto fail_4;
2059 1.1 dyoung }
2060 1.3 msaitoh dma->dma_paddr = dma->dma_map->dm_segs[0].ds_addr;
2061 1.1 dyoung dma->dma_size = size;
2062 1.3 msaitoh return 0;
2063 1.3 msaitoh fail_4:
2064 1.3 msaitoh ixgbe_dmamap_destroy(dma->dma_tag, dma->dma_map);
2065 1.3 msaitoh fail_3:
2066 1.3 msaitoh bus_dmamem_unmap(dma->dma_tag->dt_dmat, dma->dma_vaddr, size);
2067 1.1 dyoung fail_2:
2068 1.3 msaitoh bus_dmamem_free(dma->dma_tag->dt_dmat, &dma->dma_seg, rsegs);
2069 1.1 dyoung fail_1:
2070 1.3 msaitoh ixgbe_dma_tag_destroy(dma->dma_tag);
2071 1.1 dyoung fail_0:
2072 1.1 dyoung dma->dma_map = NULL;
2073 1.1 dyoung dma->dma_tag = NULL;
2074 1.1 dyoung return (r);
2075 1.1 dyoung }
2076 1.1 dyoung
2077 1.1 dyoung static void
2078 1.1 dyoung ixv_dma_free(struct adapter *adapter, struct ixv_dma_alloc *dma)
2079 1.1 dyoung {
2080 1.3 msaitoh bus_dmamap_sync(dma->dma_tag->dt_dmat, dma->dma_map, 0, dma->dma_size,
2081 1.1 dyoung BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2082 1.3 msaitoh ixgbe_dmamap_unload(dma->dma_tag, dma->dma_map);
2083 1.3 msaitoh bus_dmamem_free(dma->dma_tag->dt_dmat, &dma->dma_seg, 1);
2084 1.3 msaitoh ixgbe_dma_tag_destroy(dma->dma_tag);
2085 1.1 dyoung }
2086 1.1 dyoung
2087 1.1 dyoung
2088 1.1 dyoung /*********************************************************************
2089 1.1 dyoung *
2090 1.1 dyoung * Allocate memory for the transmit and receive rings, and then
2091 1.1 dyoung * the descriptors associated with each, called only once at attach.
2092 1.1 dyoung *
2093 1.1 dyoung **********************************************************************/
2094 1.1 dyoung static int
2095 1.1 dyoung ixv_allocate_queues(struct adapter *adapter)
2096 1.1 dyoung {
2097 1.1 dyoung device_t dev = adapter->dev;
2098 1.1 dyoung struct ix_queue *que;
2099 1.1 dyoung struct tx_ring *txr;
2100 1.1 dyoung struct rx_ring *rxr;
2101 1.1 dyoung int rsize, tsize, error = 0;
2102 1.1 dyoung int txconf = 0, rxconf = 0;
2103 1.1 dyoung
2104 1.1 dyoung /* First allocate the top level queue structs */
2105 1.1 dyoung if (!(adapter->queues =
2106 1.1 dyoung (struct ix_queue *) malloc(sizeof(struct ix_queue) *
2107 1.1 dyoung adapter->num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2108 1.3 msaitoh aprint_error_dev(dev, "Unable to allocate queue memory\n");
2109 1.1 dyoung error = ENOMEM;
2110 1.1 dyoung goto fail;
2111 1.1 dyoung }
2112 1.1 dyoung
2113 1.1 dyoung /* First allocate the TX ring struct memory */
2114 1.1 dyoung if (!(adapter->tx_rings =
2115 1.1 dyoung (struct tx_ring *) malloc(sizeof(struct tx_ring) *
2116 1.1 dyoung adapter->num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2117 1.3 msaitoh aprint_error_dev(dev, "Unable to allocate TX ring memory\n");
2118 1.1 dyoung error = ENOMEM;
2119 1.1 dyoung goto tx_fail;
2120 1.1 dyoung }
2121 1.1 dyoung
2122 1.1 dyoung /* Next allocate the RX */
2123 1.1 dyoung if (!(adapter->rx_rings =
2124 1.1 dyoung (struct rx_ring *) malloc(sizeof(struct rx_ring) *
2125 1.1 dyoung adapter->num_queues, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2126 1.3 msaitoh aprint_error_dev(dev, "Unable to allocate RX ring memory\n");
2127 1.1 dyoung error = ENOMEM;
2128 1.1 dyoung goto rx_fail;
2129 1.1 dyoung }
2130 1.1 dyoung
2131 1.1 dyoung /* For the ring itself */
2132 1.1 dyoung tsize = roundup2(adapter->num_tx_desc *
2133 1.1 dyoung sizeof(union ixgbe_adv_tx_desc), DBA_ALIGN);
2134 1.1 dyoung
2135 1.1 dyoung /*
2136 1.1 dyoung * Now set up the TX queues, txconf is needed to handle the
2137 1.1 dyoung * possibility that things fail midcourse and we need to
2138 1.1 dyoung * undo memory gracefully
2139 1.1 dyoung */
2140 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txconf++) {
2141 1.1 dyoung /* Set up some basics */
2142 1.1 dyoung txr = &adapter->tx_rings[i];
2143 1.1 dyoung txr->adapter = adapter;
2144 1.1 dyoung txr->me = i;
2145 1.1 dyoung
2146 1.1 dyoung /* Initialize the TX side lock */
2147 1.1 dyoung snprintf(txr->mtx_name, sizeof(txr->mtx_name), "%s:tx(%d)",
2148 1.3 msaitoh device_xname(dev), txr->me);
2149 1.3 msaitoh mutex_init(&txr->tx_mtx, MUTEX_DEFAULT, IPL_NET);
2150 1.1 dyoung
2151 1.1 dyoung if (ixv_dma_malloc(adapter, tsize,
2152 1.1 dyoung &txr->txdma, BUS_DMA_NOWAIT)) {
2153 1.3 msaitoh aprint_error_dev(dev,
2154 1.1 dyoung "Unable to allocate TX Descriptor memory\n");
2155 1.1 dyoung error = ENOMEM;
2156 1.1 dyoung goto err_tx_desc;
2157 1.1 dyoung }
2158 1.1 dyoung txr->tx_base = (union ixgbe_adv_tx_desc *)txr->txdma.dma_vaddr;
2159 1.1 dyoung bzero((void *)txr->tx_base, tsize);
2160 1.1 dyoung
2161 1.1 dyoung /* Now allocate transmit buffers for the ring */
2162 1.1 dyoung if (ixv_allocate_transmit_buffers(txr)) {
2163 1.3 msaitoh aprint_error_dev(dev,
2164 1.1 dyoung "Critical Failure setting up transmit buffers\n");
2165 1.1 dyoung error = ENOMEM;
2166 1.1 dyoung goto err_tx_desc;
2167 1.1 dyoung }
2168 1.1 dyoung #if __FreeBSD_version >= 800000
2169 1.1 dyoung /* Allocate a buf ring */
2170 1.1 dyoung txr->br = buf_ring_alloc(IXV_BR_SIZE, M_DEVBUF,
2171 1.1 dyoung M_WAITOK, &txr->tx_mtx);
2172 1.1 dyoung if (txr->br == NULL) {
2173 1.3 msaitoh aprint_error_dev(dev,
2174 1.1 dyoung "Critical Failure setting up buf ring\n");
2175 1.1 dyoung error = ENOMEM;
2176 1.1 dyoung goto err_tx_desc;
2177 1.1 dyoung }
2178 1.1 dyoung #endif
2179 1.1 dyoung }
2180 1.1 dyoung
2181 1.1 dyoung /*
2182 1.1 dyoung * Next the RX queues...
2183 1.1 dyoung */
2184 1.1 dyoung rsize = roundup2(adapter->num_rx_desc *
2185 1.1 dyoung sizeof(union ixgbe_adv_rx_desc), DBA_ALIGN);
2186 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, rxconf++) {
2187 1.1 dyoung rxr = &adapter->rx_rings[i];
2188 1.1 dyoung /* Set up some basics */
2189 1.1 dyoung rxr->adapter = adapter;
2190 1.1 dyoung rxr->me = i;
2191 1.1 dyoung
2192 1.1 dyoung /* Initialize the RX side lock */
2193 1.1 dyoung snprintf(rxr->mtx_name, sizeof(rxr->mtx_name), "%s:rx(%d)",
2194 1.3 msaitoh device_xname(dev), rxr->me);
2195 1.3 msaitoh mutex_init(&rxr->rx_mtx, MUTEX_DEFAULT, IPL_NET);
2196 1.1 dyoung
2197 1.1 dyoung if (ixv_dma_malloc(adapter, rsize,
2198 1.1 dyoung &rxr->rxdma, BUS_DMA_NOWAIT)) {
2199 1.3 msaitoh aprint_error_dev(dev,
2200 1.1 dyoung "Unable to allocate RxDescriptor memory\n");
2201 1.1 dyoung error = ENOMEM;
2202 1.1 dyoung goto err_rx_desc;
2203 1.1 dyoung }
2204 1.1 dyoung rxr->rx_base = (union ixgbe_adv_rx_desc *)rxr->rxdma.dma_vaddr;
2205 1.1 dyoung bzero((void *)rxr->rx_base, rsize);
2206 1.1 dyoung
2207 1.1 dyoung /* Allocate receive buffers for the ring*/
2208 1.1 dyoung if (ixv_allocate_receive_buffers(rxr)) {
2209 1.3 msaitoh aprint_error_dev(dev,
2210 1.1 dyoung "Critical Failure setting up receive buffers\n");
2211 1.1 dyoung error = ENOMEM;
2212 1.1 dyoung goto err_rx_desc;
2213 1.1 dyoung }
2214 1.1 dyoung }
2215 1.1 dyoung
2216 1.1 dyoung /*
2217 1.1 dyoung ** Finally set up the queue holding structs
2218 1.1 dyoung */
2219 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++) {
2220 1.1 dyoung que = &adapter->queues[i];
2221 1.1 dyoung que->adapter = adapter;
2222 1.1 dyoung que->txr = &adapter->tx_rings[i];
2223 1.1 dyoung que->rxr = &adapter->rx_rings[i];
2224 1.1 dyoung }
2225 1.1 dyoung
2226 1.1 dyoung return (0);
2227 1.1 dyoung
2228 1.1 dyoung err_rx_desc:
2229 1.1 dyoung for (rxr = adapter->rx_rings; rxconf > 0; rxr++, rxconf--)
2230 1.1 dyoung ixv_dma_free(adapter, &rxr->rxdma);
2231 1.1 dyoung err_tx_desc:
2232 1.1 dyoung for (txr = adapter->tx_rings; txconf > 0; txr++, txconf--)
2233 1.1 dyoung ixv_dma_free(adapter, &txr->txdma);
2234 1.1 dyoung free(adapter->rx_rings, M_DEVBUF);
2235 1.1 dyoung rx_fail:
2236 1.1 dyoung free(adapter->tx_rings, M_DEVBUF);
2237 1.1 dyoung tx_fail:
2238 1.1 dyoung free(adapter->queues, M_DEVBUF);
2239 1.1 dyoung fail:
2240 1.1 dyoung return (error);
2241 1.1 dyoung }
2242 1.1 dyoung
2243 1.1 dyoung
2244 1.1 dyoung /*********************************************************************
2245 1.1 dyoung *
2246 1.1 dyoung * Allocate memory for tx_buffer structures. The tx_buffer stores all
2247 1.1 dyoung * the information needed to transmit a packet on the wire. This is
2248 1.1 dyoung * called only once at attach, setup is done every reset.
2249 1.1 dyoung *
2250 1.1 dyoung **********************************************************************/
2251 1.1 dyoung static int
2252 1.1 dyoung ixv_allocate_transmit_buffers(struct tx_ring *txr)
2253 1.1 dyoung {
2254 1.1 dyoung struct adapter *adapter = txr->adapter;
2255 1.1 dyoung device_t dev = adapter->dev;
2256 1.1 dyoung struct ixv_tx_buf *txbuf;
2257 1.1 dyoung int error, i;
2258 1.1 dyoung
2259 1.1 dyoung /*
2260 1.1 dyoung * Setup DMA descriptor areas.
2261 1.1 dyoung */
2262 1.3 msaitoh if ((error = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
2263 1.1 dyoung 1, 0, /* alignment, bounds */
2264 1.1 dyoung IXV_TSO_SIZE, /* maxsize */
2265 1.1 dyoung 32, /* nsegments */
2266 1.1 dyoung PAGE_SIZE, /* maxsegsize */
2267 1.1 dyoung 0, /* flags */
2268 1.1 dyoung &txr->txtag))) {
2269 1.3 msaitoh aprint_error_dev(dev,"Unable to allocate TX DMA tag\n");
2270 1.1 dyoung goto fail;
2271 1.1 dyoung }
2272 1.1 dyoung
2273 1.1 dyoung if (!(txr->tx_buffers =
2274 1.1 dyoung (struct ixv_tx_buf *) malloc(sizeof(struct ixv_tx_buf) *
2275 1.1 dyoung adapter->num_tx_desc, M_DEVBUF, M_NOWAIT | M_ZERO))) {
2276 1.3 msaitoh aprint_error_dev(dev, "Unable to allocate tx_buffer memory\n");
2277 1.1 dyoung error = ENOMEM;
2278 1.1 dyoung goto fail;
2279 1.1 dyoung }
2280 1.1 dyoung
2281 1.1 dyoung /* Create the descriptor buffer dma maps */
2282 1.1 dyoung txbuf = txr->tx_buffers;
2283 1.1 dyoung for (i = 0; i < adapter->num_tx_desc; i++, txbuf++) {
2284 1.3 msaitoh error = ixgbe_dmamap_create(txr->txtag, 0, &txbuf->map);
2285 1.1 dyoung if (error != 0) {
2286 1.3 msaitoh aprint_error_dev(dev, "Unable to create TX DMA map\n");
2287 1.1 dyoung goto fail;
2288 1.1 dyoung }
2289 1.1 dyoung }
2290 1.1 dyoung
2291 1.1 dyoung return 0;
2292 1.1 dyoung fail:
2293 1.1 dyoung /* We free all, it handles case where we are in the middle */
2294 1.1 dyoung ixv_free_transmit_structures(adapter);
2295 1.1 dyoung return (error);
2296 1.1 dyoung }
2297 1.1 dyoung
2298 1.1 dyoung /*********************************************************************
2299 1.1 dyoung *
2300 1.1 dyoung * Initialize a transmit ring.
2301 1.1 dyoung *
2302 1.1 dyoung **********************************************************************/
2303 1.1 dyoung static void
2304 1.1 dyoung ixv_setup_transmit_ring(struct tx_ring *txr)
2305 1.1 dyoung {
2306 1.1 dyoung struct adapter *adapter = txr->adapter;
2307 1.1 dyoung struct ixv_tx_buf *txbuf;
2308 1.1 dyoung int i;
2309 1.1 dyoung
2310 1.1 dyoung /* Clear the old ring contents */
2311 1.1 dyoung IXV_TX_LOCK(txr);
2312 1.1 dyoung bzero((void *)txr->tx_base,
2313 1.1 dyoung (sizeof(union ixgbe_adv_tx_desc)) * adapter->num_tx_desc);
2314 1.1 dyoung /* Reset indices */
2315 1.1 dyoung txr->next_avail_desc = 0;
2316 1.1 dyoung txr->next_to_clean = 0;
2317 1.1 dyoung
2318 1.1 dyoung /* Free any existing tx buffers. */
2319 1.1 dyoung txbuf = txr->tx_buffers;
2320 1.1 dyoung for (i = 0; i < adapter->num_tx_desc; i++, txbuf++) {
2321 1.1 dyoung if (txbuf->m_head != NULL) {
2322 1.3 msaitoh bus_dmamap_sync(txr->txtag->dt_dmat, txbuf->map,
2323 1.3 msaitoh 0, txbuf->m_head->m_pkthdr.len,
2324 1.1 dyoung BUS_DMASYNC_POSTWRITE);
2325 1.3 msaitoh ixgbe_dmamap_unload(txr->txtag, txbuf->map);
2326 1.1 dyoung m_freem(txbuf->m_head);
2327 1.1 dyoung txbuf->m_head = NULL;
2328 1.1 dyoung }
2329 1.1 dyoung /* Clear the EOP index */
2330 1.1 dyoung txbuf->eop_index = -1;
2331 1.1 dyoung }
2332 1.1 dyoung
2333 1.1 dyoung /* Set number of descriptors available */
2334 1.1 dyoung txr->tx_avail = adapter->num_tx_desc;
2335 1.1 dyoung
2336 1.3 msaitoh ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
2337 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2338 1.1 dyoung IXV_TX_UNLOCK(txr);
2339 1.1 dyoung }
2340 1.1 dyoung
2341 1.1 dyoung /*********************************************************************
2342 1.1 dyoung *
2343 1.1 dyoung * Initialize all transmit rings.
2344 1.1 dyoung *
2345 1.1 dyoung **********************************************************************/
2346 1.1 dyoung static int
2347 1.1 dyoung ixv_setup_transmit_structures(struct adapter *adapter)
2348 1.1 dyoung {
2349 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
2350 1.1 dyoung
2351 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++)
2352 1.1 dyoung ixv_setup_transmit_ring(txr);
2353 1.1 dyoung
2354 1.1 dyoung return (0);
2355 1.1 dyoung }
2356 1.1 dyoung
2357 1.1 dyoung /*********************************************************************
2358 1.1 dyoung *
2359 1.1 dyoung * Enable transmit unit.
2360 1.1 dyoung *
2361 1.1 dyoung **********************************************************************/
2362 1.1 dyoung static void
2363 1.1 dyoung ixv_initialize_transmit_units(struct adapter *adapter)
2364 1.1 dyoung {
2365 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
2366 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
2367 1.1 dyoung
2368 1.1 dyoung
2369 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++) {
2370 1.1 dyoung u64 tdba = txr->txdma.dma_paddr;
2371 1.1 dyoung u32 txctrl, txdctl;
2372 1.1 dyoung
2373 1.1 dyoung /* Set WTHRESH to 8, burst writeback */
2374 1.1 dyoung txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(i));
2375 1.1 dyoung txdctl |= (8 << 16);
2376 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(i), txdctl);
2377 1.1 dyoung /* Now enable */
2378 1.1 dyoung txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(i));
2379 1.1 dyoung txdctl |= IXGBE_TXDCTL_ENABLE;
2380 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(i), txdctl);
2381 1.1 dyoung
2382 1.1 dyoung /* Set the HW Tx Head and Tail indices */
2383 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_VFTDH(i), 0);
2384 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_VFTDT(i), 0);
2385 1.1 dyoung
2386 1.1 dyoung /* Setup Transmit Descriptor Cmd Settings */
2387 1.1 dyoung txr->txd_cmd = IXGBE_TXD_CMD_IFCS;
2388 1.1 dyoung txr->watchdog_check = FALSE;
2389 1.1 dyoung
2390 1.1 dyoung /* Set Ring parameters */
2391 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTDBAL(i),
2392 1.1 dyoung (tdba & 0x00000000ffffffffULL));
2393 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTDBAH(i), (tdba >> 32));
2394 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFTDLEN(i),
2395 1.1 dyoung adapter->num_tx_desc *
2396 1.1 dyoung sizeof(struct ixgbe_legacy_tx_desc));
2397 1.1 dyoung txctrl = IXGBE_READ_REG(hw, IXGBE_VFDCA_TXCTRL(i));
2398 1.1 dyoung txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
2399 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFDCA_TXCTRL(i), txctrl);
2400 1.1 dyoung break;
2401 1.1 dyoung }
2402 1.1 dyoung
2403 1.1 dyoung return;
2404 1.1 dyoung }
2405 1.1 dyoung
2406 1.1 dyoung /*********************************************************************
2407 1.1 dyoung *
2408 1.1 dyoung * Free all transmit rings.
2409 1.1 dyoung *
2410 1.1 dyoung **********************************************************************/
2411 1.1 dyoung static void
2412 1.1 dyoung ixv_free_transmit_structures(struct adapter *adapter)
2413 1.1 dyoung {
2414 1.1 dyoung struct tx_ring *txr = adapter->tx_rings;
2415 1.1 dyoung
2416 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, txr++) {
2417 1.1 dyoung ixv_free_transmit_buffers(txr);
2418 1.1 dyoung ixv_dma_free(adapter, &txr->txdma);
2419 1.1 dyoung IXV_TX_LOCK_DESTROY(txr);
2420 1.1 dyoung }
2421 1.1 dyoung free(adapter->tx_rings, M_DEVBUF);
2422 1.1 dyoung }
2423 1.1 dyoung
2424 1.1 dyoung /*********************************************************************
2425 1.1 dyoung *
2426 1.1 dyoung * Free transmit ring related data structures.
2427 1.1 dyoung *
2428 1.1 dyoung **********************************************************************/
2429 1.1 dyoung static void
2430 1.1 dyoung ixv_free_transmit_buffers(struct tx_ring *txr)
2431 1.1 dyoung {
2432 1.1 dyoung struct adapter *adapter = txr->adapter;
2433 1.1 dyoung struct ixv_tx_buf *tx_buffer;
2434 1.1 dyoung int i;
2435 1.1 dyoung
2436 1.1 dyoung INIT_DEBUGOUT("free_transmit_ring: begin");
2437 1.1 dyoung
2438 1.1 dyoung if (txr->tx_buffers == NULL)
2439 1.1 dyoung return;
2440 1.1 dyoung
2441 1.1 dyoung tx_buffer = txr->tx_buffers;
2442 1.1 dyoung for (i = 0; i < adapter->num_tx_desc; i++, tx_buffer++) {
2443 1.1 dyoung if (tx_buffer->m_head != NULL) {
2444 1.3 msaitoh bus_dmamap_sync(txr->txtag->dt_dmat, tx_buffer->map,
2445 1.3 msaitoh 0, tx_buffer->m_head->m_pkthdr.len,
2446 1.1 dyoung BUS_DMASYNC_POSTWRITE);
2447 1.3 msaitoh ixgbe_dmamap_unload(txr->txtag, tx_buffer->map);
2448 1.1 dyoung m_freem(tx_buffer->m_head);
2449 1.1 dyoung tx_buffer->m_head = NULL;
2450 1.1 dyoung if (tx_buffer->map != NULL) {
2451 1.3 msaitoh ixgbe_dmamap_destroy(txr->txtag,
2452 1.1 dyoung tx_buffer->map);
2453 1.1 dyoung tx_buffer->map = NULL;
2454 1.1 dyoung }
2455 1.1 dyoung } else if (tx_buffer->map != NULL) {
2456 1.3 msaitoh ixgbe_dmamap_unload(txr->txtag, tx_buffer->map);
2457 1.3 msaitoh ixgbe_dmamap_destroy(txr->txtag, tx_buffer->map);
2458 1.1 dyoung tx_buffer->map = NULL;
2459 1.1 dyoung }
2460 1.1 dyoung }
2461 1.1 dyoung #if __FreeBSD_version >= 800000
2462 1.1 dyoung if (txr->br != NULL)
2463 1.1 dyoung buf_ring_free(txr->br, M_DEVBUF);
2464 1.1 dyoung #endif
2465 1.1 dyoung if (txr->tx_buffers != NULL) {
2466 1.1 dyoung free(txr->tx_buffers, M_DEVBUF);
2467 1.1 dyoung txr->tx_buffers = NULL;
2468 1.1 dyoung }
2469 1.1 dyoung if (txr->txtag != NULL) {
2470 1.3 msaitoh ixgbe_dma_tag_destroy(txr->txtag);
2471 1.1 dyoung txr->txtag = NULL;
2472 1.1 dyoung }
2473 1.1 dyoung return;
2474 1.1 dyoung }
2475 1.1 dyoung
2476 1.1 dyoung /*********************************************************************
2477 1.1 dyoung *
2478 1.3 msaitoh * Advanced Context Descriptor setup for VLAN or L4 CSUM
2479 1.1 dyoung *
2480 1.1 dyoung **********************************************************************/
2481 1.1 dyoung
2482 1.3 msaitoh static u32
2483 1.1 dyoung ixv_tx_ctx_setup(struct tx_ring *txr, struct mbuf *mp)
2484 1.1 dyoung {
2485 1.3 msaitoh struct m_tag *mtag;
2486 1.1 dyoung struct adapter *adapter = txr->adapter;
2487 1.3 msaitoh struct ethercom *ec = &adapter->osdep.ec;
2488 1.1 dyoung struct ixgbe_adv_tx_context_desc *TXD;
2489 1.1 dyoung struct ixv_tx_buf *tx_buffer;
2490 1.3 msaitoh u32 olinfo = 0, vlan_macip_lens = 0, type_tucmd_mlhl = 0;
2491 1.1 dyoung struct ether_vlan_header *eh;
2492 1.3 msaitoh struct ip ip;
2493 1.3 msaitoh struct ip6_hdr ip6;
2494 1.1 dyoung int ehdrlen, ip_hlen = 0;
2495 1.1 dyoung u16 etype;
2496 1.1 dyoung u8 ipproto = 0;
2497 1.3 msaitoh bool offload;
2498 1.1 dyoung int ctxd = txr->next_avail_desc;
2499 1.1 dyoung u16 vtag = 0;
2500 1.1 dyoung
2501 1.1 dyoung
2502 1.3 msaitoh offload = ((mp->m_pkthdr.csum_flags & M_CSUM_OFFLOAD) != 0);
2503 1.1 dyoung
2504 1.1 dyoung tx_buffer = &txr->tx_buffers[ctxd];
2505 1.1 dyoung TXD = (struct ixgbe_adv_tx_context_desc *) &txr->tx_base[ctxd];
2506 1.1 dyoung
2507 1.1 dyoung /*
2508 1.1 dyoung ** In advanced descriptors the vlan tag must
2509 1.1 dyoung ** be placed into the descriptor itself.
2510 1.1 dyoung */
2511 1.3 msaitoh if ((mtag = VLAN_OUTPUT_TAG(ec, mp)) != NULL) {
2512 1.3 msaitoh vtag = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2513 1.1 dyoung vlan_macip_lens |= (vtag << IXGBE_ADVTXD_VLAN_SHIFT);
2514 1.3 msaitoh } else if (!offload)
2515 1.3 msaitoh return 0;
2516 1.1 dyoung
2517 1.1 dyoung /*
2518 1.1 dyoung * Determine where frame payload starts.
2519 1.1 dyoung * Jump over vlan headers if already present,
2520 1.1 dyoung * helpful for QinQ too.
2521 1.1 dyoung */
2522 1.3 msaitoh KASSERT(mp->m_len >= offsetof(struct ether_vlan_header, evl_tag));
2523 1.1 dyoung eh = mtod(mp, struct ether_vlan_header *);
2524 1.1 dyoung if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN)) {
2525 1.3 msaitoh KASSERT(mp->m_len >= sizeof(struct ether_vlan_header));
2526 1.1 dyoung etype = ntohs(eh->evl_proto);
2527 1.1 dyoung ehdrlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2528 1.1 dyoung } else {
2529 1.1 dyoung etype = ntohs(eh->evl_encap_proto);
2530 1.1 dyoung ehdrlen = ETHER_HDR_LEN;
2531 1.1 dyoung }
2532 1.1 dyoung
2533 1.1 dyoung /* Set the ether header length */
2534 1.1 dyoung vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT;
2535 1.1 dyoung
2536 1.1 dyoung switch (etype) {
2537 1.3 msaitoh case ETHERTYPE_IP:
2538 1.3 msaitoh m_copydata(mp, ehdrlen, sizeof(ip), &ip);
2539 1.3 msaitoh ip_hlen = ip.ip_hl << 2;
2540 1.3 msaitoh ipproto = ip.ip_p;
2541 1.3 msaitoh #if 0
2542 1.3 msaitoh ip.ip_sum = 0;
2543 1.3 msaitoh m_copyback(mp, ehdrlen, sizeof(ip), &ip);
2544 1.3 msaitoh #else
2545 1.3 msaitoh KASSERT((mp->m_pkthdr.csum_flags & M_CSUM_IPv4) == 0 ||
2546 1.3 msaitoh ip.ip_sum == 0);
2547 1.3 msaitoh #endif
2548 1.3 msaitoh type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
2549 1.3 msaitoh break;
2550 1.3 msaitoh case ETHERTYPE_IPV6:
2551 1.3 msaitoh m_copydata(mp, ehdrlen, sizeof(ip6), &ip6);
2552 1.3 msaitoh ip_hlen = sizeof(ip6);
2553 1.3 msaitoh ipproto = ip6.ip6_nxt;
2554 1.3 msaitoh type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV6;
2555 1.3 msaitoh break;
2556 1.3 msaitoh default:
2557 1.3 msaitoh break;
2558 1.1 dyoung }
2559 1.1 dyoung
2560 1.3 msaitoh if ((mp->m_pkthdr.csum_flags & M_CSUM_IPv4) != 0)
2561 1.3 msaitoh olinfo |= IXGBE_TXD_POPTS_IXSM << 8;
2562 1.3 msaitoh
2563 1.1 dyoung vlan_macip_lens |= ip_hlen;
2564 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
2565 1.1 dyoung
2566 1.3 msaitoh if (mp->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_TCPv6)) {
2567 1.3 msaitoh type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
2568 1.3 msaitoh olinfo |= IXGBE_TXD_POPTS_TXSM << 8;
2569 1.3 msaitoh KASSERT(ipproto == IPPROTO_TCP);
2570 1.3 msaitoh } else if (mp->m_pkthdr.csum_flags & (M_CSUM_UDPv4|M_CSUM_UDPv6)) {
2571 1.3 msaitoh type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_UDP;
2572 1.3 msaitoh olinfo |= IXGBE_TXD_POPTS_TXSM << 8;
2573 1.3 msaitoh KASSERT(ipproto == IPPROTO_UDP);
2574 1.1 dyoung }
2575 1.1 dyoung
2576 1.1 dyoung /* Now copy bits into descriptor */
2577 1.1 dyoung TXD->vlan_macip_lens |= htole32(vlan_macip_lens);
2578 1.1 dyoung TXD->type_tucmd_mlhl |= htole32(type_tucmd_mlhl);
2579 1.1 dyoung TXD->seqnum_seed = htole32(0);
2580 1.1 dyoung TXD->mss_l4len_idx = htole32(0);
2581 1.1 dyoung
2582 1.1 dyoung tx_buffer->m_head = NULL;
2583 1.1 dyoung tx_buffer->eop_index = -1;
2584 1.1 dyoung
2585 1.1 dyoung /* We've consumed the first desc, adjust counters */
2586 1.1 dyoung if (++ctxd == adapter->num_tx_desc)
2587 1.1 dyoung ctxd = 0;
2588 1.1 dyoung txr->next_avail_desc = ctxd;
2589 1.1 dyoung --txr->tx_avail;
2590 1.1 dyoung
2591 1.3 msaitoh return olinfo;
2592 1.1 dyoung }
2593 1.1 dyoung
2594 1.1 dyoung /**********************************************************************
2595 1.1 dyoung *
2596 1.1 dyoung * Setup work for hardware segmentation offload (TSO) on
2597 1.1 dyoung * adapters using advanced tx descriptors
2598 1.1 dyoung *
2599 1.1 dyoung **********************************************************************/
2600 1.3 msaitoh static bool
2601 1.1 dyoung ixv_tso_setup(struct tx_ring *txr, struct mbuf *mp, u32 *paylen)
2602 1.1 dyoung {
2603 1.3 msaitoh struct m_tag *mtag;
2604 1.1 dyoung struct adapter *adapter = txr->adapter;
2605 1.3 msaitoh struct ethercom *ec = &adapter->osdep.ec;
2606 1.1 dyoung struct ixgbe_adv_tx_context_desc *TXD;
2607 1.1 dyoung struct ixv_tx_buf *tx_buffer;
2608 1.1 dyoung u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
2609 1.1 dyoung u32 mss_l4len_idx = 0;
2610 1.1 dyoung u16 vtag = 0;
2611 1.1 dyoung int ctxd, ehdrlen, hdrlen, ip_hlen, tcp_hlen;
2612 1.1 dyoung struct ether_vlan_header *eh;
2613 1.1 dyoung struct ip *ip;
2614 1.1 dyoung struct tcphdr *th;
2615 1.1 dyoung
2616 1.1 dyoung
2617 1.1 dyoung /*
2618 1.1 dyoung * Determine where frame payload starts.
2619 1.1 dyoung * Jump over vlan headers if already present
2620 1.1 dyoung */
2621 1.1 dyoung eh = mtod(mp, struct ether_vlan_header *);
2622 1.1 dyoung if (eh->evl_encap_proto == htons(ETHERTYPE_VLAN))
2623 1.1 dyoung ehdrlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
2624 1.1 dyoung else
2625 1.1 dyoung ehdrlen = ETHER_HDR_LEN;
2626 1.1 dyoung
2627 1.1 dyoung /* Ensure we have at least the IP+TCP header in the first mbuf. */
2628 1.1 dyoung if (mp->m_len < ehdrlen + sizeof(struct ip) + sizeof(struct tcphdr))
2629 1.1 dyoung return FALSE;
2630 1.1 dyoung
2631 1.1 dyoung ctxd = txr->next_avail_desc;
2632 1.1 dyoung tx_buffer = &txr->tx_buffers[ctxd];
2633 1.1 dyoung TXD = (struct ixgbe_adv_tx_context_desc *) &txr->tx_base[ctxd];
2634 1.1 dyoung
2635 1.1 dyoung ip = (struct ip *)(mp->m_data + ehdrlen);
2636 1.1 dyoung if (ip->ip_p != IPPROTO_TCP)
2637 1.1 dyoung return FALSE; /* 0 */
2638 1.1 dyoung ip->ip_sum = 0;
2639 1.1 dyoung ip_hlen = ip->ip_hl << 2;
2640 1.3 msaitoh th = (struct tcphdr *)((char *)ip + ip_hlen);
2641 1.3 msaitoh /* XXX Educated guess: FreeBSD's in_pseudo == NetBSD's in_cksum_phdr */
2642 1.3 msaitoh th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
2643 1.1 dyoung ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2644 1.1 dyoung tcp_hlen = th->th_off << 2;
2645 1.1 dyoung hdrlen = ehdrlen + ip_hlen + tcp_hlen;
2646 1.1 dyoung
2647 1.1 dyoung /* This is used in the transmit desc in encap */
2648 1.1 dyoung *paylen = mp->m_pkthdr.len - hdrlen;
2649 1.1 dyoung
2650 1.1 dyoung /* VLAN MACLEN IPLEN */
2651 1.3 msaitoh if ((mtag = VLAN_OUTPUT_TAG(ec, mp)) != NULL) {
2652 1.3 msaitoh vtag = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2653 1.1 dyoung vlan_macip_lens |= (vtag << IXGBE_ADVTXD_VLAN_SHIFT);
2654 1.1 dyoung }
2655 1.1 dyoung
2656 1.1 dyoung vlan_macip_lens |= ehdrlen << IXGBE_ADVTXD_MACLEN_SHIFT;
2657 1.1 dyoung vlan_macip_lens |= ip_hlen;
2658 1.1 dyoung TXD->vlan_macip_lens |= htole32(vlan_macip_lens);
2659 1.1 dyoung
2660 1.1 dyoung /* ADV DTYPE TUCMD */
2661 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_DCMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
2662 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
2663 1.1 dyoung type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
2664 1.1 dyoung TXD->type_tucmd_mlhl |= htole32(type_tucmd_mlhl);
2665 1.1 dyoung
2666 1.1 dyoung
2667 1.1 dyoung /* MSS L4LEN IDX */
2668 1.3 msaitoh mss_l4len_idx |= (mp->m_pkthdr.segsz << IXGBE_ADVTXD_MSS_SHIFT);
2669 1.1 dyoung mss_l4len_idx |= (tcp_hlen << IXGBE_ADVTXD_L4LEN_SHIFT);
2670 1.1 dyoung TXD->mss_l4len_idx = htole32(mss_l4len_idx);
2671 1.1 dyoung
2672 1.1 dyoung TXD->seqnum_seed = htole32(0);
2673 1.1 dyoung tx_buffer->m_head = NULL;
2674 1.1 dyoung tx_buffer->eop_index = -1;
2675 1.1 dyoung
2676 1.1 dyoung if (++ctxd == adapter->num_tx_desc)
2677 1.1 dyoung ctxd = 0;
2678 1.1 dyoung
2679 1.1 dyoung txr->tx_avail--;
2680 1.1 dyoung txr->next_avail_desc = ctxd;
2681 1.1 dyoung return TRUE;
2682 1.1 dyoung }
2683 1.1 dyoung
2684 1.1 dyoung
2685 1.1 dyoung /**********************************************************************
2686 1.1 dyoung *
2687 1.1 dyoung * Examine each tx_buffer in the used queue. If the hardware is done
2688 1.1 dyoung * processing the packet then free associated resources. The
2689 1.1 dyoung * tx_buffer is put back on the free queue.
2690 1.1 dyoung *
2691 1.1 dyoung **********************************************************************/
2692 1.3 msaitoh static bool
2693 1.1 dyoung ixv_txeof(struct tx_ring *txr)
2694 1.1 dyoung {
2695 1.1 dyoung struct adapter *adapter = txr->adapter;
2696 1.1 dyoung struct ifnet *ifp = adapter->ifp;
2697 1.1 dyoung u32 first, last, done;
2698 1.1 dyoung struct ixv_tx_buf *tx_buffer;
2699 1.1 dyoung struct ixgbe_legacy_tx_desc *tx_desc, *eop_desc;
2700 1.1 dyoung
2701 1.3 msaitoh KASSERT(mutex_owned(&txr->tx_mtx));
2702 1.1 dyoung
2703 1.1 dyoung if (txr->tx_avail == adapter->num_tx_desc)
2704 1.3 msaitoh return false;
2705 1.1 dyoung
2706 1.1 dyoung first = txr->next_to_clean;
2707 1.1 dyoung tx_buffer = &txr->tx_buffers[first];
2708 1.1 dyoung /* For cleanup we just use legacy struct */
2709 1.1 dyoung tx_desc = (struct ixgbe_legacy_tx_desc *)&txr->tx_base[first];
2710 1.1 dyoung last = tx_buffer->eop_index;
2711 1.1 dyoung if (last == -1)
2712 1.3 msaitoh return false;
2713 1.1 dyoung eop_desc = (struct ixgbe_legacy_tx_desc *)&txr->tx_base[last];
2714 1.1 dyoung
2715 1.1 dyoung /*
2716 1.1 dyoung ** Get the index of the first descriptor
2717 1.1 dyoung ** BEYOND the EOP and call that 'done'.
2718 1.1 dyoung ** I do this so the comparison in the
2719 1.1 dyoung ** inner while loop below can be simple
2720 1.1 dyoung */
2721 1.1 dyoung if (++last == adapter->num_tx_desc) last = 0;
2722 1.1 dyoung done = last;
2723 1.1 dyoung
2724 1.3 msaitoh ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
2725 1.1 dyoung BUS_DMASYNC_POSTREAD);
2726 1.1 dyoung /*
2727 1.1 dyoung ** Only the EOP descriptor of a packet now has the DD
2728 1.1 dyoung ** bit set, this is what we look for...
2729 1.1 dyoung */
2730 1.1 dyoung while (eop_desc->upper.fields.status & IXGBE_TXD_STAT_DD) {
2731 1.1 dyoung /* We clean the range of the packet */
2732 1.1 dyoung while (first != done) {
2733 1.1 dyoung tx_desc->upper.data = 0;
2734 1.1 dyoung tx_desc->lower.data = 0;
2735 1.1 dyoung tx_desc->buffer_addr = 0;
2736 1.1 dyoung ++txr->tx_avail;
2737 1.1 dyoung
2738 1.1 dyoung if (tx_buffer->m_head) {
2739 1.3 msaitoh bus_dmamap_sync(txr->txtag->dt_dmat,
2740 1.1 dyoung tx_buffer->map,
2741 1.3 msaitoh 0, tx_buffer->m_head->m_pkthdr.len,
2742 1.1 dyoung BUS_DMASYNC_POSTWRITE);
2743 1.3 msaitoh ixgbe_dmamap_unload(txr->txtag, tx_buffer->map);
2744 1.1 dyoung m_freem(tx_buffer->m_head);
2745 1.1 dyoung tx_buffer->m_head = NULL;
2746 1.1 dyoung tx_buffer->map = NULL;
2747 1.1 dyoung }
2748 1.1 dyoung tx_buffer->eop_index = -1;
2749 1.3 msaitoh getmicrotime(&txr->watchdog_time);
2750 1.1 dyoung
2751 1.1 dyoung if (++first == adapter->num_tx_desc)
2752 1.1 dyoung first = 0;
2753 1.1 dyoung
2754 1.1 dyoung tx_buffer = &txr->tx_buffers[first];
2755 1.1 dyoung tx_desc =
2756 1.1 dyoung (struct ixgbe_legacy_tx_desc *)&txr->tx_base[first];
2757 1.1 dyoung }
2758 1.1 dyoung ++ifp->if_opackets;
2759 1.1 dyoung /* See if there is more work now */
2760 1.1 dyoung last = tx_buffer->eop_index;
2761 1.1 dyoung if (last != -1) {
2762 1.1 dyoung eop_desc =
2763 1.1 dyoung (struct ixgbe_legacy_tx_desc *)&txr->tx_base[last];
2764 1.1 dyoung /* Get next done point */
2765 1.1 dyoung if (++last == adapter->num_tx_desc) last = 0;
2766 1.1 dyoung done = last;
2767 1.1 dyoung } else
2768 1.1 dyoung break;
2769 1.1 dyoung }
2770 1.3 msaitoh ixgbe_dmamap_sync(txr->txdma.dma_tag, txr->txdma.dma_map,
2771 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2772 1.1 dyoung
2773 1.1 dyoung txr->next_to_clean = first;
2774 1.1 dyoung
2775 1.1 dyoung /*
2776 1.3 msaitoh * If we have enough room, clear IFF_OACTIVE to tell the stack that
2777 1.1 dyoung * it is OK to send packets. If there are no pending descriptors,
2778 1.1 dyoung * clear the timeout. Otherwise, if some descriptors have been freed,
2779 1.1 dyoung * restart the timeout.
2780 1.1 dyoung */
2781 1.1 dyoung if (txr->tx_avail > IXV_TX_CLEANUP_THRESHOLD) {
2782 1.3 msaitoh ifp->if_flags &= ~IFF_OACTIVE;
2783 1.1 dyoung if (txr->tx_avail == adapter->num_tx_desc) {
2784 1.1 dyoung txr->watchdog_check = FALSE;
2785 1.3 msaitoh return false;
2786 1.1 dyoung }
2787 1.1 dyoung }
2788 1.1 dyoung
2789 1.3 msaitoh return true;
2790 1.1 dyoung }
2791 1.1 dyoung
2792 1.1 dyoung /*********************************************************************
2793 1.1 dyoung *
2794 1.1 dyoung * Refresh mbuf buffers for RX descriptor rings
2795 1.1 dyoung * - now keeps its own state so discards due to resource
2796 1.1 dyoung * exhaustion are unnecessary, if an mbuf cannot be obtained
2797 1.1 dyoung * it just returns, keeping its placeholder, thus it can simply
2798 1.1 dyoung * be recalled to try again.
2799 1.1 dyoung *
2800 1.1 dyoung **********************************************************************/
2801 1.1 dyoung static void
2802 1.1 dyoung ixv_refresh_mbufs(struct rx_ring *rxr, int limit)
2803 1.1 dyoung {
2804 1.1 dyoung struct adapter *adapter = rxr->adapter;
2805 1.1 dyoung struct ixv_rx_buf *rxbuf;
2806 1.1 dyoung struct mbuf *mh, *mp;
2807 1.3 msaitoh int i, j, error;
2808 1.3 msaitoh bool refreshed = false;
2809 1.1 dyoung
2810 1.3 msaitoh i = j = rxr->next_to_refresh;
2811 1.3 msaitoh /* Control the loop with one beyond */
2812 1.3 msaitoh if (++j == adapter->num_rx_desc)
2813 1.3 msaitoh j = 0;
2814 1.3 msaitoh while (j != limit) {
2815 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
2816 1.1 dyoung if ((rxbuf->m_head == NULL) && (rxr->hdr_split)) {
2817 1.1 dyoung mh = m_gethdr(M_DONTWAIT, MT_DATA);
2818 1.1 dyoung if (mh == NULL)
2819 1.1 dyoung goto update;
2820 1.1 dyoung mh->m_pkthdr.len = mh->m_len = MHLEN;
2821 1.1 dyoung mh->m_len = MHLEN;
2822 1.1 dyoung mh->m_flags |= M_PKTHDR;
2823 1.1 dyoung m_adj(mh, ETHER_ALIGN);
2824 1.1 dyoung /* Get the memory mapping */
2825 1.3 msaitoh error = bus_dmamap_load_mbuf(rxr->htag->dt_dmat,
2826 1.3 msaitoh rxbuf->hmap, mh, BUS_DMA_NOWAIT);
2827 1.1 dyoung if (error != 0) {
2828 1.1 dyoung printf("GET BUF: dmamap load"
2829 1.1 dyoung " failure - %d\n", error);
2830 1.1 dyoung m_free(mh);
2831 1.1 dyoung goto update;
2832 1.1 dyoung }
2833 1.1 dyoung rxbuf->m_head = mh;
2834 1.3 msaitoh ixgbe_dmamap_sync(rxr->htag, rxbuf->hmap,
2835 1.1 dyoung BUS_DMASYNC_PREREAD);
2836 1.1 dyoung rxr->rx_base[i].read.hdr_addr =
2837 1.3 msaitoh htole64(rxbuf->hmap->dm_segs[0].ds_addr);
2838 1.1 dyoung }
2839 1.1 dyoung
2840 1.1 dyoung if (rxbuf->m_pack == NULL) {
2841 1.3 msaitoh mp = ixgbe_getjcl(&adapter->jcl_head, M_DONTWAIT,
2842 1.3 msaitoh MT_DATA, M_PKTHDR, adapter->rx_mbuf_sz);
2843 1.3 msaitoh if (mp == NULL) {
2844 1.3 msaitoh rxr->no_jmbuf.ev_count++;
2845 1.1 dyoung goto update;
2846 1.3 msaitoh }
2847 1.1 dyoung mp->m_pkthdr.len = mp->m_len = adapter->rx_mbuf_sz;
2848 1.1 dyoung /* Get the memory mapping */
2849 1.3 msaitoh error = bus_dmamap_load_mbuf(rxr->ptag->dt_dmat,
2850 1.3 msaitoh rxbuf->pmap, mp, BUS_DMA_NOWAIT);
2851 1.1 dyoung if (error != 0) {
2852 1.1 dyoung printf("GET BUF: dmamap load"
2853 1.1 dyoung " failure - %d\n", error);
2854 1.1 dyoung m_free(mp);
2855 1.1 dyoung goto update;
2856 1.1 dyoung }
2857 1.1 dyoung rxbuf->m_pack = mp;
2858 1.3 msaitoh bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
2859 1.3 msaitoh 0, mp->m_pkthdr.len, BUS_DMASYNC_PREREAD);
2860 1.1 dyoung rxr->rx_base[i].read.pkt_addr =
2861 1.3 msaitoh htole64(rxbuf->pmap->dm_segs[0].ds_addr);
2862 1.1 dyoung }
2863 1.1 dyoung
2864 1.3 msaitoh refreshed = true;
2865 1.3 msaitoh rxr->next_to_refresh = i = j;
2866 1.1 dyoung /* Calculate next index */
2867 1.3 msaitoh if (++j == adapter->num_rx_desc)
2868 1.3 msaitoh j = 0;
2869 1.1 dyoung }
2870 1.1 dyoung update:
2871 1.3 msaitoh if (refreshed) /* If we refreshed some, bump tail */
2872 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw,
2873 1.3 msaitoh IXGBE_VFRDT(rxr->me), rxr->next_to_refresh);
2874 1.1 dyoung return;
2875 1.1 dyoung }
2876 1.1 dyoung
2877 1.1 dyoung /*********************************************************************
2878 1.1 dyoung *
2879 1.1 dyoung * Allocate memory for rx_buffer structures. Since we use one
2880 1.1 dyoung * rx_buffer per received packet, the maximum number of rx_buffer's
2881 1.1 dyoung * that we'll need is equal to the number of receive descriptors
2882 1.1 dyoung * that we've allocated.
2883 1.1 dyoung *
2884 1.1 dyoung **********************************************************************/
2885 1.1 dyoung static int
2886 1.1 dyoung ixv_allocate_receive_buffers(struct rx_ring *rxr)
2887 1.1 dyoung {
2888 1.1 dyoung struct adapter *adapter = rxr->adapter;
2889 1.1 dyoung device_t dev = adapter->dev;
2890 1.1 dyoung struct ixv_rx_buf *rxbuf;
2891 1.1 dyoung int i, bsize, error;
2892 1.1 dyoung
2893 1.1 dyoung bsize = sizeof(struct ixv_rx_buf) * adapter->num_rx_desc;
2894 1.1 dyoung if (!(rxr->rx_buffers =
2895 1.1 dyoung (struct ixv_rx_buf *) malloc(bsize,
2896 1.1 dyoung M_DEVBUF, M_NOWAIT | M_ZERO))) {
2897 1.3 msaitoh aprint_error_dev(dev, "Unable to allocate rx_buffer memory\n");
2898 1.1 dyoung error = ENOMEM;
2899 1.1 dyoung goto fail;
2900 1.1 dyoung }
2901 1.1 dyoung
2902 1.3 msaitoh if ((error = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
2903 1.1 dyoung 1, 0, /* alignment, bounds */
2904 1.1 dyoung MSIZE, /* maxsize */
2905 1.1 dyoung 1, /* nsegments */
2906 1.1 dyoung MSIZE, /* maxsegsize */
2907 1.1 dyoung 0, /* flags */
2908 1.1 dyoung &rxr->htag))) {
2909 1.3 msaitoh aprint_error_dev(dev, "Unable to create RX DMA tag\n");
2910 1.1 dyoung goto fail;
2911 1.1 dyoung }
2912 1.1 dyoung
2913 1.3 msaitoh if ((error = ixgbe_dma_tag_create(adapter->osdep.dmat, /* parent */
2914 1.1 dyoung 1, 0, /* alignment, bounds */
2915 1.1 dyoung MJUMPAGESIZE, /* maxsize */
2916 1.1 dyoung 1, /* nsegments */
2917 1.1 dyoung MJUMPAGESIZE, /* maxsegsize */
2918 1.1 dyoung 0, /* flags */
2919 1.1 dyoung &rxr->ptag))) {
2920 1.3 msaitoh aprint_error_dev(dev, "Unable to create RX DMA tag\n");
2921 1.1 dyoung goto fail;
2922 1.1 dyoung }
2923 1.1 dyoung
2924 1.1 dyoung for (i = 0; i < adapter->num_rx_desc; i++, rxbuf++) {
2925 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
2926 1.3 msaitoh error = ixgbe_dmamap_create(rxr->htag,
2927 1.1 dyoung BUS_DMA_NOWAIT, &rxbuf->hmap);
2928 1.1 dyoung if (error) {
2929 1.3 msaitoh aprint_error_dev(dev, "Unable to create RX head map\n");
2930 1.1 dyoung goto fail;
2931 1.1 dyoung }
2932 1.3 msaitoh error = ixgbe_dmamap_create(rxr->ptag,
2933 1.1 dyoung BUS_DMA_NOWAIT, &rxbuf->pmap);
2934 1.1 dyoung if (error) {
2935 1.3 msaitoh aprint_error_dev(dev, "Unable to create RX pkt map\n");
2936 1.1 dyoung goto fail;
2937 1.1 dyoung }
2938 1.1 dyoung }
2939 1.1 dyoung
2940 1.1 dyoung return (0);
2941 1.1 dyoung
2942 1.1 dyoung fail:
2943 1.1 dyoung /* Frees all, but can handle partial completion */
2944 1.1 dyoung ixv_free_receive_structures(adapter);
2945 1.1 dyoung return (error);
2946 1.1 dyoung }
2947 1.1 dyoung
2948 1.1 dyoung static void
2949 1.1 dyoung ixv_free_receive_ring(struct rx_ring *rxr)
2950 1.1 dyoung {
2951 1.1 dyoung struct adapter *adapter;
2952 1.1 dyoung struct ixv_rx_buf *rxbuf;
2953 1.1 dyoung int i;
2954 1.1 dyoung
2955 1.1 dyoung adapter = rxr->adapter;
2956 1.1 dyoung for (i = 0; i < adapter->num_rx_desc; i++) {
2957 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
2958 1.1 dyoung if (rxbuf->m_head != NULL) {
2959 1.3 msaitoh ixgbe_dmamap_sync(rxr->htag, rxbuf->hmap,
2960 1.1 dyoung BUS_DMASYNC_POSTREAD);
2961 1.3 msaitoh ixgbe_dmamap_unload(rxr->htag, rxbuf->hmap);
2962 1.1 dyoung rxbuf->m_head->m_flags |= M_PKTHDR;
2963 1.1 dyoung m_freem(rxbuf->m_head);
2964 1.1 dyoung }
2965 1.1 dyoung if (rxbuf->m_pack != NULL) {
2966 1.3 msaitoh /* XXX not ixgbe_ ? */
2967 1.3 msaitoh bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
2968 1.3 msaitoh 0, rxbuf->m_pack->m_pkthdr.len,
2969 1.1 dyoung BUS_DMASYNC_POSTREAD);
2970 1.3 msaitoh ixgbe_dmamap_unload(rxr->ptag, rxbuf->pmap);
2971 1.1 dyoung rxbuf->m_pack->m_flags |= M_PKTHDR;
2972 1.1 dyoung m_freem(rxbuf->m_pack);
2973 1.1 dyoung }
2974 1.1 dyoung rxbuf->m_head = NULL;
2975 1.1 dyoung rxbuf->m_pack = NULL;
2976 1.1 dyoung }
2977 1.1 dyoung }
2978 1.1 dyoung
2979 1.1 dyoung
2980 1.1 dyoung /*********************************************************************
2981 1.1 dyoung *
2982 1.1 dyoung * Initialize a receive ring and its buffers.
2983 1.1 dyoung *
2984 1.1 dyoung **********************************************************************/
2985 1.1 dyoung static int
2986 1.1 dyoung ixv_setup_receive_ring(struct rx_ring *rxr)
2987 1.1 dyoung {
2988 1.1 dyoung struct adapter *adapter;
2989 1.3 msaitoh struct ixv_rx_buf *rxbuf;
2990 1.3 msaitoh #ifdef LRO
2991 1.1 dyoung struct ifnet *ifp;
2992 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
2993 1.3 msaitoh #endif /* LRO */
2994 1.3 msaitoh int rsize, error = 0;
2995 1.1 dyoung
2996 1.1 dyoung adapter = rxr->adapter;
2997 1.3 msaitoh #ifdef LRO
2998 1.1 dyoung ifp = adapter->ifp;
2999 1.3 msaitoh #endif /* LRO */
3000 1.1 dyoung
3001 1.1 dyoung /* Clear the ring contents */
3002 1.1 dyoung IXV_RX_LOCK(rxr);
3003 1.1 dyoung rsize = roundup2(adapter->num_rx_desc *
3004 1.1 dyoung sizeof(union ixgbe_adv_rx_desc), DBA_ALIGN);
3005 1.1 dyoung bzero((void *)rxr->rx_base, rsize);
3006 1.1 dyoung
3007 1.1 dyoung /* Free current RX buffer structs and their mbufs */
3008 1.1 dyoung ixv_free_receive_ring(rxr);
3009 1.1 dyoung
3010 1.3 msaitoh IXV_RX_UNLOCK(rxr);
3011 1.3 msaitoh
3012 1.3 msaitoh /* Now reinitialize our supply of jumbo mbufs. The number
3013 1.3 msaitoh * or size of jumbo mbufs may have changed.
3014 1.3 msaitoh */
3015 1.3 msaitoh ixgbe_jcl_reinit(&adapter->jcl_head, rxr->ptag->dt_dmat,
3016 1.3 msaitoh 2 * adapter->num_rx_desc, adapter->rx_mbuf_sz);
3017 1.3 msaitoh
3018 1.3 msaitoh IXV_RX_LOCK(rxr);
3019 1.3 msaitoh
3020 1.1 dyoung /* Configure header split? */
3021 1.1 dyoung if (ixv_header_split)
3022 1.1 dyoung rxr->hdr_split = TRUE;
3023 1.1 dyoung
3024 1.1 dyoung /* Now replenish the mbufs */
3025 1.1 dyoung for (int j = 0; j != adapter->num_rx_desc; ++j) {
3026 1.1 dyoung struct mbuf *mh, *mp;
3027 1.1 dyoung
3028 1.1 dyoung rxbuf = &rxr->rx_buffers[j];
3029 1.1 dyoung /*
3030 1.1 dyoung ** Dont allocate mbufs if not
3031 1.1 dyoung ** doing header split, its wasteful
3032 1.1 dyoung */
3033 1.1 dyoung if (rxr->hdr_split == FALSE)
3034 1.1 dyoung goto skip_head;
3035 1.1 dyoung
3036 1.1 dyoung /* First the header */
3037 1.3 msaitoh rxbuf->m_head = m_gethdr(M_DONTWAIT, MT_DATA);
3038 1.1 dyoung if (rxbuf->m_head == NULL) {
3039 1.1 dyoung error = ENOBUFS;
3040 1.1 dyoung goto fail;
3041 1.1 dyoung }
3042 1.1 dyoung m_adj(rxbuf->m_head, ETHER_ALIGN);
3043 1.1 dyoung mh = rxbuf->m_head;
3044 1.1 dyoung mh->m_len = mh->m_pkthdr.len = MHLEN;
3045 1.1 dyoung mh->m_flags |= M_PKTHDR;
3046 1.1 dyoung /* Get the memory mapping */
3047 1.3 msaitoh error = bus_dmamap_load_mbuf(rxr->htag->dt_dmat,
3048 1.3 msaitoh rxbuf->hmap, rxbuf->m_head, BUS_DMA_NOWAIT);
3049 1.1 dyoung if (error != 0) /* Nothing elegant to do here */
3050 1.1 dyoung goto fail;
3051 1.3 msaitoh bus_dmamap_sync(rxr->htag->dt_dmat, rxbuf->hmap,
3052 1.3 msaitoh 0, mh->m_pkthdr.len, BUS_DMASYNC_PREREAD);
3053 1.1 dyoung /* Update descriptor */
3054 1.3 msaitoh rxr->rx_base[j].read.hdr_addr =
3055 1.3 msaitoh htole64(rxbuf->hmap->dm_segs[0].ds_addr);
3056 1.1 dyoung
3057 1.1 dyoung skip_head:
3058 1.1 dyoung /* Now the payload cluster */
3059 1.3 msaitoh rxbuf->m_pack = ixgbe_getjcl(&adapter->jcl_head, M_DONTWAIT,
3060 1.3 msaitoh MT_DATA, M_PKTHDR, adapter->rx_mbuf_sz);
3061 1.1 dyoung if (rxbuf->m_pack == NULL) {
3062 1.1 dyoung error = ENOBUFS;
3063 1.1 dyoung goto fail;
3064 1.1 dyoung }
3065 1.1 dyoung mp = rxbuf->m_pack;
3066 1.1 dyoung mp->m_pkthdr.len = mp->m_len = adapter->rx_mbuf_sz;
3067 1.1 dyoung /* Get the memory mapping */
3068 1.3 msaitoh error = bus_dmamap_load_mbuf(rxr->ptag->dt_dmat,
3069 1.3 msaitoh rxbuf->pmap, mp, BUS_DMA_NOWAIT);
3070 1.1 dyoung if (error != 0)
3071 1.1 dyoung goto fail;
3072 1.3 msaitoh bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
3073 1.3 msaitoh 0, adapter->rx_mbuf_sz, BUS_DMASYNC_PREREAD);
3074 1.1 dyoung /* Update descriptor */
3075 1.3 msaitoh rxr->rx_base[j].read.pkt_addr =
3076 1.3 msaitoh htole64(rxbuf->pmap->dm_segs[0].ds_addr);
3077 1.1 dyoung }
3078 1.1 dyoung
3079 1.1 dyoung
3080 1.1 dyoung /* Setup our descriptor indices */
3081 1.1 dyoung rxr->next_to_check = 0;
3082 1.1 dyoung rxr->next_to_refresh = 0;
3083 1.1 dyoung rxr->lro_enabled = FALSE;
3084 1.3 msaitoh rxr->rx_split_packets.ev_count = 0;
3085 1.3 msaitoh rxr->rx_bytes.ev_count = 0;
3086 1.1 dyoung
3087 1.3 msaitoh ixgbe_dmamap_sync(rxr->rxdma.dma_tag, rxr->rxdma.dma_map,
3088 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3089 1.1 dyoung
3090 1.3 msaitoh #ifdef LRO
3091 1.1 dyoung /*
3092 1.1 dyoung ** Now set up the LRO interface:
3093 1.1 dyoung */
3094 1.1 dyoung if (ifp->if_capenable & IFCAP_LRO) {
3095 1.3 msaitoh device_t dev = adapter->dev;
3096 1.1 dyoung int err = tcp_lro_init(lro);
3097 1.1 dyoung if (err) {
3098 1.1 dyoung device_printf(dev, "LRO Initialization failed!\n");
3099 1.1 dyoung goto fail;
3100 1.1 dyoung }
3101 1.1 dyoung INIT_DEBUGOUT("RX Soft LRO Initialized\n");
3102 1.1 dyoung rxr->lro_enabled = TRUE;
3103 1.1 dyoung lro->ifp = adapter->ifp;
3104 1.1 dyoung }
3105 1.3 msaitoh #endif /* LRO */
3106 1.1 dyoung
3107 1.1 dyoung IXV_RX_UNLOCK(rxr);
3108 1.1 dyoung return (0);
3109 1.1 dyoung
3110 1.1 dyoung fail:
3111 1.1 dyoung ixv_free_receive_ring(rxr);
3112 1.1 dyoung IXV_RX_UNLOCK(rxr);
3113 1.1 dyoung return (error);
3114 1.1 dyoung }
3115 1.1 dyoung
3116 1.1 dyoung /*********************************************************************
3117 1.1 dyoung *
3118 1.1 dyoung * Initialize all receive rings.
3119 1.1 dyoung *
3120 1.1 dyoung **********************************************************************/
3121 1.1 dyoung static int
3122 1.1 dyoung ixv_setup_receive_structures(struct adapter *adapter)
3123 1.1 dyoung {
3124 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
3125 1.1 dyoung int j;
3126 1.1 dyoung
3127 1.1 dyoung for (j = 0; j < adapter->num_queues; j++, rxr++)
3128 1.1 dyoung if (ixv_setup_receive_ring(rxr))
3129 1.1 dyoung goto fail;
3130 1.1 dyoung
3131 1.1 dyoung return (0);
3132 1.1 dyoung fail:
3133 1.1 dyoung /*
3134 1.1 dyoung * Free RX buffers allocated so far, we will only handle
3135 1.1 dyoung * the rings that completed, the failing case will have
3136 1.1 dyoung * cleaned up for itself. 'j' failed, so its the terminus.
3137 1.1 dyoung */
3138 1.1 dyoung for (int i = 0; i < j; ++i) {
3139 1.1 dyoung rxr = &adapter->rx_rings[i];
3140 1.1 dyoung ixv_free_receive_ring(rxr);
3141 1.1 dyoung }
3142 1.1 dyoung
3143 1.1 dyoung return (ENOBUFS);
3144 1.1 dyoung }
3145 1.1 dyoung
3146 1.1 dyoung /*********************************************************************
3147 1.1 dyoung *
3148 1.1 dyoung * Setup receive registers and features.
3149 1.1 dyoung *
3150 1.1 dyoung **********************************************************************/
3151 1.1 dyoung #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3152 1.1 dyoung
3153 1.1 dyoung static void
3154 1.1 dyoung ixv_initialize_receive_units(struct adapter *adapter)
3155 1.1 dyoung {
3156 1.3 msaitoh int i;
3157 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
3158 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3159 1.1 dyoung struct ifnet *ifp = adapter->ifp;
3160 1.1 dyoung u32 bufsz, fctrl, rxcsum, hlreg;
3161 1.1 dyoung
3162 1.1 dyoung
3163 1.1 dyoung /* Enable broadcasts */
3164 1.1 dyoung fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3165 1.1 dyoung fctrl |= IXGBE_FCTRL_BAM;
3166 1.1 dyoung fctrl |= IXGBE_FCTRL_DPF;
3167 1.1 dyoung fctrl |= IXGBE_FCTRL_PMCF;
3168 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3169 1.1 dyoung
3170 1.1 dyoung /* Set for Jumbo Frames? */
3171 1.1 dyoung hlreg = IXGBE_READ_REG(hw, IXGBE_HLREG0);
3172 1.1 dyoung if (ifp->if_mtu > ETHERMTU) {
3173 1.1 dyoung hlreg |= IXGBE_HLREG0_JUMBOEN;
3174 1.1 dyoung bufsz = 4096 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3175 1.1 dyoung } else {
3176 1.1 dyoung hlreg &= ~IXGBE_HLREG0_JUMBOEN;
3177 1.1 dyoung bufsz = 2048 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3178 1.1 dyoung }
3179 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg);
3180 1.1 dyoung
3181 1.3 msaitoh for (i = 0; i < adapter->num_queues; i++, rxr++) {
3182 1.1 dyoung u64 rdba = rxr->rxdma.dma_paddr;
3183 1.1 dyoung u32 reg, rxdctl;
3184 1.1 dyoung
3185 1.1 dyoung /* Do the queue enabling first */
3186 1.1 dyoung rxdctl = IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(i));
3187 1.1 dyoung rxdctl |= IXGBE_RXDCTL_ENABLE;
3188 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(i), rxdctl);
3189 1.1 dyoung for (int k = 0; k < 10; k++) {
3190 1.1 dyoung if (IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(i)) &
3191 1.1 dyoung IXGBE_RXDCTL_ENABLE)
3192 1.1 dyoung break;
3193 1.1 dyoung else
3194 1.1 dyoung msec_delay(1);
3195 1.1 dyoung }
3196 1.1 dyoung wmb();
3197 1.1 dyoung
3198 1.1 dyoung /* Setup the Base and Length of the Rx Descriptor Ring */
3199 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRDBAL(i),
3200 1.1 dyoung (rdba & 0x00000000ffffffffULL));
3201 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRDBAH(i),
3202 1.1 dyoung (rdba >> 32));
3203 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRDLEN(i),
3204 1.1 dyoung adapter->num_rx_desc * sizeof(union ixgbe_adv_rx_desc));
3205 1.1 dyoung
3206 1.1 dyoung /* Set up the SRRCTL register */
3207 1.1 dyoung reg = IXGBE_READ_REG(hw, IXGBE_VFSRRCTL(i));
3208 1.1 dyoung reg &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
3209 1.1 dyoung reg &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
3210 1.1 dyoung reg |= bufsz;
3211 1.1 dyoung if (rxr->hdr_split) {
3212 1.1 dyoung /* Use a standard mbuf for the header */
3213 1.1 dyoung reg |= ((IXV_RX_HDR <<
3214 1.1 dyoung IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT)
3215 1.1 dyoung & IXGBE_SRRCTL_BSIZEHDR_MASK);
3216 1.1 dyoung reg |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
3217 1.1 dyoung } else
3218 1.1 dyoung reg |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3219 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFSRRCTL(i), reg);
3220 1.1 dyoung
3221 1.1 dyoung /* Setup the HW Rx Head and Tail Descriptor Pointers */
3222 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRDH(rxr->me), 0);
3223 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRDT(rxr->me),
3224 1.1 dyoung adapter->num_rx_desc - 1);
3225 1.1 dyoung }
3226 1.1 dyoung
3227 1.1 dyoung rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3228 1.1 dyoung
3229 1.1 dyoung if (ifp->if_capenable & IFCAP_RXCSUM)
3230 1.1 dyoung rxcsum |= IXGBE_RXCSUM_PCSD;
3231 1.1 dyoung
3232 1.1 dyoung if (!(rxcsum & IXGBE_RXCSUM_PCSD))
3233 1.1 dyoung rxcsum |= IXGBE_RXCSUM_IPPCSE;
3234 1.1 dyoung
3235 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3236 1.1 dyoung
3237 1.1 dyoung return;
3238 1.1 dyoung }
3239 1.1 dyoung
3240 1.1 dyoung /*********************************************************************
3241 1.1 dyoung *
3242 1.1 dyoung * Free all receive rings.
3243 1.1 dyoung *
3244 1.1 dyoung **********************************************************************/
3245 1.1 dyoung static void
3246 1.1 dyoung ixv_free_receive_structures(struct adapter *adapter)
3247 1.1 dyoung {
3248 1.1 dyoung struct rx_ring *rxr = adapter->rx_rings;
3249 1.1 dyoung
3250 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, rxr++) {
3251 1.3 msaitoh #ifdef LRO
3252 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
3253 1.3 msaitoh #endif /* LRO */
3254 1.1 dyoung ixv_free_receive_buffers(rxr);
3255 1.3 msaitoh #ifdef LRO
3256 1.1 dyoung /* Free LRO memory */
3257 1.1 dyoung tcp_lro_free(lro);
3258 1.3 msaitoh #endif /* LRO */
3259 1.1 dyoung /* Free the ring memory as well */
3260 1.1 dyoung ixv_dma_free(adapter, &rxr->rxdma);
3261 1.3 msaitoh IXV_RX_LOCK_DESTROY(rxr);
3262 1.1 dyoung }
3263 1.1 dyoung
3264 1.1 dyoung free(adapter->rx_rings, M_DEVBUF);
3265 1.1 dyoung }
3266 1.1 dyoung
3267 1.1 dyoung
3268 1.1 dyoung /*********************************************************************
3269 1.1 dyoung *
3270 1.1 dyoung * Free receive ring data structures
3271 1.1 dyoung *
3272 1.1 dyoung **********************************************************************/
3273 1.1 dyoung static void
3274 1.1 dyoung ixv_free_receive_buffers(struct rx_ring *rxr)
3275 1.1 dyoung {
3276 1.1 dyoung struct adapter *adapter = rxr->adapter;
3277 1.1 dyoung struct ixv_rx_buf *rxbuf;
3278 1.1 dyoung
3279 1.1 dyoung INIT_DEBUGOUT("free_receive_structures: begin");
3280 1.1 dyoung
3281 1.1 dyoung /* Cleanup any existing buffers */
3282 1.1 dyoung if (rxr->rx_buffers != NULL) {
3283 1.1 dyoung for (int i = 0; i < adapter->num_rx_desc; i++) {
3284 1.1 dyoung rxbuf = &rxr->rx_buffers[i];
3285 1.1 dyoung if (rxbuf->m_head != NULL) {
3286 1.3 msaitoh ixgbe_dmamap_sync(rxr->htag, rxbuf->hmap,
3287 1.1 dyoung BUS_DMASYNC_POSTREAD);
3288 1.3 msaitoh ixgbe_dmamap_unload(rxr->htag, rxbuf->hmap);
3289 1.1 dyoung rxbuf->m_head->m_flags |= M_PKTHDR;
3290 1.1 dyoung m_freem(rxbuf->m_head);
3291 1.1 dyoung }
3292 1.1 dyoung if (rxbuf->m_pack != NULL) {
3293 1.3 msaitoh /* XXX not ixgbe_* ? */
3294 1.3 msaitoh bus_dmamap_sync(rxr->ptag->dt_dmat, rxbuf->pmap,
3295 1.3 msaitoh 0, rxbuf->m_pack->m_pkthdr.len,
3296 1.1 dyoung BUS_DMASYNC_POSTREAD);
3297 1.3 msaitoh ixgbe_dmamap_unload(rxr->ptag, rxbuf->pmap);
3298 1.1 dyoung rxbuf->m_pack->m_flags |= M_PKTHDR;
3299 1.1 dyoung m_freem(rxbuf->m_pack);
3300 1.1 dyoung }
3301 1.1 dyoung rxbuf->m_head = NULL;
3302 1.1 dyoung rxbuf->m_pack = NULL;
3303 1.1 dyoung if (rxbuf->hmap != NULL) {
3304 1.3 msaitoh ixgbe_dmamap_destroy(rxr->htag, rxbuf->hmap);
3305 1.1 dyoung rxbuf->hmap = NULL;
3306 1.1 dyoung }
3307 1.1 dyoung if (rxbuf->pmap != NULL) {
3308 1.3 msaitoh ixgbe_dmamap_destroy(rxr->ptag, rxbuf->pmap);
3309 1.1 dyoung rxbuf->pmap = NULL;
3310 1.1 dyoung }
3311 1.1 dyoung }
3312 1.1 dyoung if (rxr->rx_buffers != NULL) {
3313 1.1 dyoung free(rxr->rx_buffers, M_DEVBUF);
3314 1.1 dyoung rxr->rx_buffers = NULL;
3315 1.1 dyoung }
3316 1.1 dyoung }
3317 1.1 dyoung
3318 1.1 dyoung if (rxr->htag != NULL) {
3319 1.3 msaitoh ixgbe_dma_tag_destroy(rxr->htag);
3320 1.1 dyoung rxr->htag = NULL;
3321 1.1 dyoung }
3322 1.1 dyoung if (rxr->ptag != NULL) {
3323 1.3 msaitoh ixgbe_dma_tag_destroy(rxr->ptag);
3324 1.1 dyoung rxr->ptag = NULL;
3325 1.1 dyoung }
3326 1.1 dyoung
3327 1.1 dyoung return;
3328 1.1 dyoung }
3329 1.1 dyoung
3330 1.1 dyoung static __inline void
3331 1.1 dyoung ixv_rx_input(struct rx_ring *rxr, struct ifnet *ifp, struct mbuf *m, u32 ptype)
3332 1.1 dyoung {
3333 1.3 msaitoh int s;
3334 1.1 dyoung
3335 1.3 msaitoh #ifdef LRO
3336 1.3 msaitoh struct adapter *adapter = ifp->if_softc;
3337 1.3 msaitoh struct ethercom *ec = &adapter->osdep.ec;
3338 1.3 msaitoh
3339 1.1 dyoung /*
3340 1.1 dyoung * ATM LRO is only for IPv4/TCP packets and TCP checksum of the packet
3341 1.1 dyoung * should be computed by hardware. Also it should not have VLAN tag in
3342 1.1 dyoung * ethernet header.
3343 1.1 dyoung */
3344 1.1 dyoung if (rxr->lro_enabled &&
3345 1.3 msaitoh (ec->ec_capenable & ETHERCAP_VLAN_HWTAGGING) != 0 &&
3346 1.1 dyoung (ptype & IXGBE_RXDADV_PKTTYPE_ETQF) == 0 &&
3347 1.1 dyoung (ptype & (IXGBE_RXDADV_PKTTYPE_IPV4 | IXGBE_RXDADV_PKTTYPE_TCP)) ==
3348 1.1 dyoung (IXGBE_RXDADV_PKTTYPE_IPV4 | IXGBE_RXDADV_PKTTYPE_TCP) &&
3349 1.1 dyoung (m->m_pkthdr.csum_flags & (CSUM_DATA_VALID | CSUM_PSEUDO_HDR)) ==
3350 1.1 dyoung (CSUM_DATA_VALID | CSUM_PSEUDO_HDR)) {
3351 1.1 dyoung /*
3352 1.1 dyoung * Send to the stack if:
3353 1.1 dyoung ** - LRO not enabled, or
3354 1.1 dyoung ** - no LRO resources, or
3355 1.1 dyoung ** - lro enqueue fails
3356 1.1 dyoung */
3357 1.1 dyoung if (rxr->lro.lro_cnt != 0)
3358 1.1 dyoung if (tcp_lro_rx(&rxr->lro, m, 0) == 0)
3359 1.1 dyoung return;
3360 1.1 dyoung }
3361 1.3 msaitoh #endif /* LRO */
3362 1.3 msaitoh
3363 1.3 msaitoh IXV_RX_UNLOCK(rxr);
3364 1.3 msaitoh
3365 1.3 msaitoh s = splnet();
3366 1.3 msaitoh /* Pass this up to any BPF listeners. */
3367 1.3 msaitoh bpf_mtap(ifp, m);
3368 1.1 dyoung (*ifp->if_input)(ifp, m);
3369 1.3 msaitoh splx(s);
3370 1.3 msaitoh
3371 1.3 msaitoh IXV_RX_LOCK(rxr);
3372 1.1 dyoung }
3373 1.1 dyoung
3374 1.1 dyoung static __inline void
3375 1.1 dyoung ixv_rx_discard(struct rx_ring *rxr, int i)
3376 1.1 dyoung {
3377 1.1 dyoung struct adapter *adapter = rxr->adapter;
3378 1.1 dyoung struct ixv_rx_buf *rbuf;
3379 1.1 dyoung struct mbuf *mh, *mp;
3380 1.1 dyoung
3381 1.1 dyoung rbuf = &rxr->rx_buffers[i];
3382 1.1 dyoung if (rbuf->fmp != NULL) /* Partial chain ? */
3383 1.1 dyoung m_freem(rbuf->fmp);
3384 1.1 dyoung
3385 1.1 dyoung mh = rbuf->m_head;
3386 1.1 dyoung mp = rbuf->m_pack;
3387 1.1 dyoung
3388 1.1 dyoung /* Reuse loaded DMA map and just update mbuf chain */
3389 1.1 dyoung mh->m_len = MHLEN;
3390 1.1 dyoung mh->m_flags |= M_PKTHDR;
3391 1.1 dyoung mh->m_next = NULL;
3392 1.1 dyoung
3393 1.1 dyoung mp->m_len = mp->m_pkthdr.len = adapter->rx_mbuf_sz;
3394 1.1 dyoung mp->m_data = mp->m_ext.ext_buf;
3395 1.1 dyoung mp->m_next = NULL;
3396 1.1 dyoung return;
3397 1.1 dyoung }
3398 1.1 dyoung
3399 1.1 dyoung
3400 1.1 dyoung /*********************************************************************
3401 1.1 dyoung *
3402 1.1 dyoung * This routine executes in interrupt context. It replenishes
3403 1.1 dyoung * the mbufs in the descriptor and sends data which has been
3404 1.1 dyoung * dma'ed into host memory to upper layer.
3405 1.1 dyoung *
3406 1.1 dyoung * We loop at most count times if count is > 0, or until done if
3407 1.1 dyoung * count < 0.
3408 1.1 dyoung *
3409 1.1 dyoung * Return TRUE for more work, FALSE for all clean.
3410 1.1 dyoung *********************************************************************/
3411 1.1 dyoung static bool
3412 1.1 dyoung ixv_rxeof(struct ix_queue *que, int count)
3413 1.1 dyoung {
3414 1.1 dyoung struct adapter *adapter = que->adapter;
3415 1.1 dyoung struct rx_ring *rxr = que->rxr;
3416 1.1 dyoung struct ifnet *ifp = adapter->ifp;
3417 1.3 msaitoh #ifdef LRO
3418 1.1 dyoung struct lro_ctrl *lro = &rxr->lro;
3419 1.1 dyoung struct lro_entry *queued;
3420 1.3 msaitoh #endif /* LRO */
3421 1.1 dyoung int i, nextp, processed = 0;
3422 1.1 dyoung u32 staterr = 0;
3423 1.1 dyoung union ixgbe_adv_rx_desc *cur;
3424 1.1 dyoung struct ixv_rx_buf *rbuf, *nbuf;
3425 1.1 dyoung
3426 1.1 dyoung IXV_RX_LOCK(rxr);
3427 1.1 dyoung
3428 1.1 dyoung for (i = rxr->next_to_check; count != 0;) {
3429 1.1 dyoung struct mbuf *sendmp, *mh, *mp;
3430 1.3 msaitoh u32 ptype;
3431 1.1 dyoung u16 hlen, plen, hdr, vtag;
3432 1.1 dyoung bool eop;
3433 1.1 dyoung
3434 1.1 dyoung /* Sync the ring. */
3435 1.3 msaitoh ixgbe_dmamap_sync(rxr->rxdma.dma_tag, rxr->rxdma.dma_map,
3436 1.1 dyoung BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3437 1.1 dyoung
3438 1.1 dyoung cur = &rxr->rx_base[i];
3439 1.1 dyoung staterr = le32toh(cur->wb.upper.status_error);
3440 1.1 dyoung
3441 1.1 dyoung if ((staterr & IXGBE_RXD_STAT_DD) == 0)
3442 1.1 dyoung break;
3443 1.3 msaitoh if ((ifp->if_flags & IFF_RUNNING) == 0)
3444 1.1 dyoung break;
3445 1.1 dyoung
3446 1.1 dyoung count--;
3447 1.1 dyoung sendmp = NULL;
3448 1.1 dyoung nbuf = NULL;
3449 1.1 dyoung cur->wb.upper.status_error = 0;
3450 1.1 dyoung rbuf = &rxr->rx_buffers[i];
3451 1.1 dyoung mh = rbuf->m_head;
3452 1.1 dyoung mp = rbuf->m_pack;
3453 1.1 dyoung
3454 1.1 dyoung plen = le16toh(cur->wb.upper.length);
3455 1.1 dyoung ptype = le32toh(cur->wb.lower.lo_dword.data) &
3456 1.1 dyoung IXGBE_RXDADV_PKTTYPE_MASK;
3457 1.1 dyoung hdr = le16toh(cur->wb.lower.lo_dword.hs_rss.hdr_info);
3458 1.1 dyoung vtag = le16toh(cur->wb.upper.vlan);
3459 1.1 dyoung eop = ((staterr & IXGBE_RXD_STAT_EOP) != 0);
3460 1.1 dyoung
3461 1.1 dyoung /* Make sure all parts of a bad packet are discarded */
3462 1.1 dyoung if (((staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) != 0) ||
3463 1.1 dyoung (rxr->discard)) {
3464 1.1 dyoung ifp->if_ierrors++;
3465 1.3 msaitoh rxr->rx_discarded.ev_count++;
3466 1.1 dyoung if (!eop)
3467 1.1 dyoung rxr->discard = TRUE;
3468 1.1 dyoung else
3469 1.1 dyoung rxr->discard = FALSE;
3470 1.1 dyoung ixv_rx_discard(rxr, i);
3471 1.1 dyoung goto next_desc;
3472 1.1 dyoung }
3473 1.1 dyoung
3474 1.1 dyoung if (!eop) {
3475 1.1 dyoung nextp = i + 1;
3476 1.1 dyoung if (nextp == adapter->num_rx_desc)
3477 1.1 dyoung nextp = 0;
3478 1.1 dyoung nbuf = &rxr->rx_buffers[nextp];
3479 1.1 dyoung prefetch(nbuf);
3480 1.1 dyoung }
3481 1.1 dyoung /*
3482 1.1 dyoung ** The header mbuf is ONLY used when header
3483 1.1 dyoung ** split is enabled, otherwise we get normal
3484 1.1 dyoung ** behavior, ie, both header and payload
3485 1.1 dyoung ** are DMA'd into the payload buffer.
3486 1.1 dyoung **
3487 1.1 dyoung ** Rather than using the fmp/lmp global pointers
3488 1.1 dyoung ** we now keep the head of a packet chain in the
3489 1.1 dyoung ** buffer struct and pass this along from one
3490 1.1 dyoung ** descriptor to the next, until we get EOP.
3491 1.1 dyoung */
3492 1.1 dyoung if (rxr->hdr_split && (rbuf->fmp == NULL)) {
3493 1.1 dyoung /* This must be an initial descriptor */
3494 1.1 dyoung hlen = (hdr & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
3495 1.1 dyoung IXGBE_RXDADV_HDRBUFLEN_SHIFT;
3496 1.1 dyoung if (hlen > IXV_RX_HDR)
3497 1.1 dyoung hlen = IXV_RX_HDR;
3498 1.1 dyoung mh->m_len = hlen;
3499 1.1 dyoung mh->m_flags |= M_PKTHDR;
3500 1.1 dyoung mh->m_next = NULL;
3501 1.1 dyoung mh->m_pkthdr.len = mh->m_len;
3502 1.1 dyoung /* Null buf pointer so it is refreshed */
3503 1.1 dyoung rbuf->m_head = NULL;
3504 1.1 dyoung /*
3505 1.1 dyoung ** Check the payload length, this
3506 1.1 dyoung ** could be zero if its a small
3507 1.1 dyoung ** packet.
3508 1.1 dyoung */
3509 1.1 dyoung if (plen > 0) {
3510 1.1 dyoung mp->m_len = plen;
3511 1.1 dyoung mp->m_next = NULL;
3512 1.1 dyoung mp->m_flags &= ~M_PKTHDR;
3513 1.1 dyoung mh->m_next = mp;
3514 1.1 dyoung mh->m_pkthdr.len += mp->m_len;
3515 1.1 dyoung /* Null buf pointer so it is refreshed */
3516 1.1 dyoung rbuf->m_pack = NULL;
3517 1.3 msaitoh rxr->rx_split_packets.ev_count++;
3518 1.1 dyoung }
3519 1.1 dyoung /*
3520 1.1 dyoung ** Now create the forward
3521 1.1 dyoung ** chain so when complete
3522 1.1 dyoung ** we wont have to.
3523 1.1 dyoung */
3524 1.1 dyoung if (eop == 0) {
3525 1.1 dyoung /* stash the chain head */
3526 1.1 dyoung nbuf->fmp = mh;
3527 1.1 dyoung /* Make forward chain */
3528 1.1 dyoung if (plen)
3529 1.1 dyoung mp->m_next = nbuf->m_pack;
3530 1.1 dyoung else
3531 1.1 dyoung mh->m_next = nbuf->m_pack;
3532 1.1 dyoung } else {
3533 1.1 dyoung /* Singlet, prepare to send */
3534 1.1 dyoung sendmp = mh;
3535 1.3 msaitoh if (VLAN_ATTACHED(&adapter->osdep.ec) &&
3536 1.3 msaitoh (staterr & IXGBE_RXD_STAT_VP)) {
3537 1.3 msaitoh VLAN_INPUT_TAG(ifp, sendmp, vtag,
3538 1.3 msaitoh printf("%s: could not apply VLAN "
3539 1.3 msaitoh "tag", __func__));
3540 1.1 dyoung }
3541 1.1 dyoung }
3542 1.1 dyoung } else {
3543 1.1 dyoung /*
3544 1.1 dyoung ** Either no header split, or a
3545 1.1 dyoung ** secondary piece of a fragmented
3546 1.1 dyoung ** split packet.
3547 1.1 dyoung */
3548 1.1 dyoung mp->m_len = plen;
3549 1.1 dyoung /*
3550 1.1 dyoung ** See if there is a stored head
3551 1.1 dyoung ** that determines what we are
3552 1.1 dyoung */
3553 1.1 dyoung sendmp = rbuf->fmp;
3554 1.1 dyoung rbuf->m_pack = rbuf->fmp = NULL;
3555 1.1 dyoung
3556 1.1 dyoung if (sendmp != NULL) /* secondary frag */
3557 1.1 dyoung sendmp->m_pkthdr.len += mp->m_len;
3558 1.1 dyoung else {
3559 1.1 dyoung /* first desc of a non-ps chain */
3560 1.1 dyoung sendmp = mp;
3561 1.1 dyoung sendmp->m_flags |= M_PKTHDR;
3562 1.1 dyoung sendmp->m_pkthdr.len = mp->m_len;
3563 1.1 dyoung if (staterr & IXGBE_RXD_STAT_VP) {
3564 1.3 msaitoh /* XXX Do something reasonable on
3565 1.3 msaitoh * error.
3566 1.3 msaitoh */
3567 1.3 msaitoh VLAN_INPUT_TAG(ifp, sendmp, vtag,
3568 1.3 msaitoh printf("%s: could not apply VLAN "
3569 1.3 msaitoh "tag", __func__));
3570 1.1 dyoung }
3571 1.1 dyoung }
3572 1.1 dyoung /* Pass the head pointer on */
3573 1.1 dyoung if (eop == 0) {
3574 1.1 dyoung nbuf->fmp = sendmp;
3575 1.1 dyoung sendmp = NULL;
3576 1.1 dyoung mp->m_next = nbuf->m_pack;
3577 1.1 dyoung }
3578 1.1 dyoung }
3579 1.1 dyoung ++processed;
3580 1.1 dyoung /* Sending this frame? */
3581 1.1 dyoung if (eop) {
3582 1.1 dyoung sendmp->m_pkthdr.rcvif = ifp;
3583 1.1 dyoung ifp->if_ipackets++;
3584 1.3 msaitoh rxr->rx_packets.ev_count++;
3585 1.1 dyoung /* capture data for AIM */
3586 1.1 dyoung rxr->bytes += sendmp->m_pkthdr.len;
3587 1.3 msaitoh rxr->rx_bytes.ev_count += sendmp->m_pkthdr.len;
3588 1.3 msaitoh if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) {
3589 1.3 msaitoh ixv_rx_checksum(staterr, sendmp, ptype,
3590 1.3 msaitoh &adapter->stats);
3591 1.3 msaitoh }
3592 1.1 dyoung #if __FreeBSD_version >= 800000
3593 1.1 dyoung sendmp->m_pkthdr.flowid = que->msix;
3594 1.1 dyoung sendmp->m_flags |= M_FLOWID;
3595 1.1 dyoung #endif
3596 1.1 dyoung }
3597 1.1 dyoung next_desc:
3598 1.3 msaitoh ixgbe_dmamap_sync(rxr->rxdma.dma_tag, rxr->rxdma.dma_map,
3599 1.1 dyoung BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3600 1.1 dyoung
3601 1.1 dyoung /* Advance our pointers to the next descriptor. */
3602 1.1 dyoung if (++i == adapter->num_rx_desc)
3603 1.1 dyoung i = 0;
3604 1.1 dyoung
3605 1.1 dyoung /* Now send to the stack or do LRO */
3606 1.1 dyoung if (sendmp != NULL)
3607 1.1 dyoung ixv_rx_input(rxr, ifp, sendmp, ptype);
3608 1.1 dyoung
3609 1.1 dyoung /* Every 8 descriptors we go to refresh mbufs */
3610 1.1 dyoung if (processed == 8) {
3611 1.1 dyoung ixv_refresh_mbufs(rxr, i);
3612 1.1 dyoung processed = 0;
3613 1.1 dyoung }
3614 1.1 dyoung }
3615 1.1 dyoung
3616 1.1 dyoung /* Refresh any remaining buf structs */
3617 1.1 dyoung if (processed != 0) {
3618 1.1 dyoung ixv_refresh_mbufs(rxr, i);
3619 1.1 dyoung processed = 0;
3620 1.1 dyoung }
3621 1.1 dyoung
3622 1.1 dyoung rxr->next_to_check = i;
3623 1.1 dyoung
3624 1.3 msaitoh #ifdef LRO
3625 1.1 dyoung /*
3626 1.1 dyoung * Flush any outstanding LRO work
3627 1.1 dyoung */
3628 1.1 dyoung while ((queued = SLIST_FIRST(&lro->lro_active)) != NULL) {
3629 1.1 dyoung SLIST_REMOVE_HEAD(&lro->lro_active, next);
3630 1.1 dyoung tcp_lro_flush(lro, queued);
3631 1.1 dyoung }
3632 1.3 msaitoh #endif /* LRO */
3633 1.1 dyoung
3634 1.1 dyoung IXV_RX_UNLOCK(rxr);
3635 1.1 dyoung
3636 1.1 dyoung /*
3637 1.1 dyoung ** We still have cleaning to do?
3638 1.1 dyoung ** Schedule another interrupt if so.
3639 1.1 dyoung */
3640 1.1 dyoung if ((staterr & IXGBE_RXD_STAT_DD) != 0) {
3641 1.3 msaitoh ixv_rearm_queues(adapter, (u64)(1ULL << que->msix));
3642 1.3 msaitoh return true;
3643 1.1 dyoung }
3644 1.1 dyoung
3645 1.3 msaitoh return false;
3646 1.1 dyoung }
3647 1.1 dyoung
3648 1.1 dyoung
3649 1.1 dyoung /*********************************************************************
3650 1.1 dyoung *
3651 1.1 dyoung * Verify that the hardware indicated that the checksum is valid.
3652 1.1 dyoung * Inform the stack about the status of checksum so that stack
3653 1.1 dyoung * doesn't spend time verifying the checksum.
3654 1.1 dyoung *
3655 1.1 dyoung *********************************************************************/
3656 1.1 dyoung static void
3657 1.3 msaitoh ixv_rx_checksum(u32 staterr, struct mbuf * mp, u32 ptype,
3658 1.3 msaitoh struct ixgbevf_hw_stats *stats)
3659 1.1 dyoung {
3660 1.1 dyoung u16 status = (u16) staterr;
3661 1.1 dyoung u8 errors = (u8) (staterr >> 24);
3662 1.3 msaitoh #if 0
3663 1.1 dyoung bool sctp = FALSE;
3664 1.1 dyoung if ((ptype & IXGBE_RXDADV_PKTTYPE_ETQF) == 0 &&
3665 1.1 dyoung (ptype & IXGBE_RXDADV_PKTTYPE_SCTP) != 0)
3666 1.1 dyoung sctp = TRUE;
3667 1.3 msaitoh #endif
3668 1.1 dyoung if (status & IXGBE_RXD_STAT_IPCS) {
3669 1.3 msaitoh stats->ipcs.ev_count++;
3670 1.1 dyoung if (!(errors & IXGBE_RXD_ERR_IPE)) {
3671 1.1 dyoung /* IP Checksum Good */
3672 1.3 msaitoh mp->m_pkthdr.csum_flags |= M_CSUM_IPv4;
3673 1.1 dyoung
3674 1.3 msaitoh } else {
3675 1.3 msaitoh stats->ipcs_bad.ev_count++;
3676 1.3 msaitoh mp->m_pkthdr.csum_flags = M_CSUM_IPv4|M_CSUM_IPv4_BAD;
3677 1.3 msaitoh }
3678 1.1 dyoung }
3679 1.1 dyoung if (status & IXGBE_RXD_STAT_L4CS) {
3680 1.3 msaitoh stats->l4cs.ev_count++;
3681 1.3 msaitoh u16 type = M_CSUM_TCPv4|M_CSUM_TCPv6|M_CSUM_UDPv4|M_CSUM_UDPv6;
3682 1.1 dyoung if (!(errors & IXGBE_RXD_ERR_TCPE)) {
3683 1.1 dyoung mp->m_pkthdr.csum_flags |= type;
3684 1.3 msaitoh } else {
3685 1.3 msaitoh stats->l4cs_bad.ev_count++;
3686 1.3 msaitoh mp->m_pkthdr.csum_flags |= type | M_CSUM_TCP_UDP_BAD;
3687 1.1 dyoung }
3688 1.1 dyoung }
3689 1.1 dyoung return;
3690 1.1 dyoung }
3691 1.1 dyoung
3692 1.1 dyoung static void
3693 1.1 dyoung ixv_setup_vlan_support(struct adapter *adapter)
3694 1.1 dyoung {
3695 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3696 1.1 dyoung u32 ctrl, vid, vfta, retry;
3697 1.1 dyoung
3698 1.1 dyoung
3699 1.1 dyoung /*
3700 1.1 dyoung ** We get here thru init_locked, meaning
3701 1.1 dyoung ** a soft reset, this has already cleared
3702 1.1 dyoung ** the VFTA and other state, so if there
3703 1.1 dyoung ** have been no vlan's registered do nothing.
3704 1.1 dyoung */
3705 1.1 dyoung if (adapter->num_vlans == 0)
3706 1.1 dyoung return;
3707 1.1 dyoung
3708 1.1 dyoung /* Enable the queues */
3709 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++) {
3710 1.1 dyoung ctrl = IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(i));
3711 1.1 dyoung ctrl |= IXGBE_RXDCTL_VME;
3712 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(i), ctrl);
3713 1.1 dyoung }
3714 1.1 dyoung
3715 1.1 dyoung /*
3716 1.1 dyoung ** A soft reset zero's out the VFTA, so
3717 1.1 dyoung ** we need to repopulate it now.
3718 1.1 dyoung */
3719 1.1 dyoung for (int i = 0; i < VFTA_SIZE; i++) {
3720 1.1 dyoung if (ixv_shadow_vfta[i] == 0)
3721 1.1 dyoung continue;
3722 1.1 dyoung vfta = ixv_shadow_vfta[i];
3723 1.1 dyoung /*
3724 1.1 dyoung ** Reconstruct the vlan id's
3725 1.1 dyoung ** based on the bits set in each
3726 1.1 dyoung ** of the array ints.
3727 1.1 dyoung */
3728 1.1 dyoung for ( int j = 0; j < 32; j++) {
3729 1.1 dyoung retry = 0;
3730 1.1 dyoung if ((vfta & (1 << j)) == 0)
3731 1.1 dyoung continue;
3732 1.1 dyoung vid = (i * 32) + j;
3733 1.1 dyoung /* Call the shared code mailbox routine */
3734 1.1 dyoung while (ixgbe_set_vfta(hw, vid, 0, TRUE)) {
3735 1.1 dyoung if (++retry > 5)
3736 1.1 dyoung break;
3737 1.1 dyoung }
3738 1.1 dyoung }
3739 1.1 dyoung }
3740 1.1 dyoung }
3741 1.1 dyoung
3742 1.3 msaitoh #if 0 /* XXX Badly need to overhaul vlan(4) on NetBSD. */
3743 1.1 dyoung /*
3744 1.1 dyoung ** This routine is run via an vlan config EVENT,
3745 1.1 dyoung ** it enables us to use the HW Filter table since
3746 1.1 dyoung ** we can get the vlan id. This just creates the
3747 1.1 dyoung ** entry in the soft version of the VFTA, init will
3748 1.1 dyoung ** repopulate the real table.
3749 1.1 dyoung */
3750 1.1 dyoung static void
3751 1.1 dyoung ixv_register_vlan(void *arg, struct ifnet *ifp, u16 vtag)
3752 1.1 dyoung {
3753 1.1 dyoung struct adapter *adapter = ifp->if_softc;
3754 1.1 dyoung u16 index, bit;
3755 1.1 dyoung
3756 1.1 dyoung if (ifp->if_softc != arg) /* Not our event */
3757 1.1 dyoung return;
3758 1.1 dyoung
3759 1.1 dyoung if ((vtag == 0) || (vtag > 4095)) /* Invalid */
3760 1.1 dyoung return;
3761 1.1 dyoung
3762 1.1 dyoung index = (vtag >> 5) & 0x7F;
3763 1.1 dyoung bit = vtag & 0x1F;
3764 1.1 dyoung ixv_shadow_vfta[index] |= (1 << bit);
3765 1.1 dyoung /* Re-init to load the changes */
3766 1.1 dyoung ixv_init(adapter);
3767 1.1 dyoung }
3768 1.1 dyoung
3769 1.1 dyoung /*
3770 1.1 dyoung ** This routine is run via an vlan
3771 1.1 dyoung ** unconfig EVENT, remove our entry
3772 1.1 dyoung ** in the soft vfta.
3773 1.1 dyoung */
3774 1.1 dyoung static void
3775 1.1 dyoung ixv_unregister_vlan(void *arg, struct ifnet *ifp, u16 vtag)
3776 1.1 dyoung {
3777 1.1 dyoung struct adapter *adapter = ifp->if_softc;
3778 1.1 dyoung u16 index, bit;
3779 1.1 dyoung
3780 1.1 dyoung if (ifp->if_softc != arg)
3781 1.1 dyoung return;
3782 1.1 dyoung
3783 1.1 dyoung if ((vtag == 0) || (vtag > 4095)) /* Invalid */
3784 1.1 dyoung return;
3785 1.1 dyoung
3786 1.1 dyoung index = (vtag >> 5) & 0x7F;
3787 1.1 dyoung bit = vtag & 0x1F;
3788 1.1 dyoung ixv_shadow_vfta[index] &= ~(1 << bit);
3789 1.1 dyoung /* Re-init to load the changes */
3790 1.1 dyoung ixv_init(adapter);
3791 1.1 dyoung }
3792 1.3 msaitoh #endif
3793 1.1 dyoung
3794 1.1 dyoung static void
3795 1.1 dyoung ixv_enable_intr(struct adapter *adapter)
3796 1.1 dyoung {
3797 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3798 1.1 dyoung struct ix_queue *que = adapter->queues;
3799 1.1 dyoung u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
3800 1.1 dyoung
3801 1.1 dyoung
3802 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
3803 1.1 dyoung
3804 1.1 dyoung mask = IXGBE_EIMS_ENABLE_MASK;
3805 1.1 dyoung mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
3806 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTEIAC, mask);
3807 1.1 dyoung
3808 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++)
3809 1.1 dyoung ixv_enable_queue(adapter, que->msix);
3810 1.1 dyoung
3811 1.1 dyoung IXGBE_WRITE_FLUSH(hw);
3812 1.1 dyoung
3813 1.1 dyoung return;
3814 1.1 dyoung }
3815 1.1 dyoung
3816 1.1 dyoung static void
3817 1.1 dyoung ixv_disable_intr(struct adapter *adapter)
3818 1.1 dyoung {
3819 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_VTEIAC, 0);
3820 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw, IXGBE_VTEIMC, ~0);
3821 1.1 dyoung IXGBE_WRITE_FLUSH(&adapter->hw);
3822 1.1 dyoung return;
3823 1.1 dyoung }
3824 1.1 dyoung
3825 1.1 dyoung /*
3826 1.1 dyoung ** Setup the correct IVAR register for a particular MSIX interrupt
3827 1.1 dyoung ** - entry is the register array entry
3828 1.1 dyoung ** - vector is the MSIX vector for this queue
3829 1.1 dyoung ** - type is RX/TX/MISC
3830 1.1 dyoung */
3831 1.1 dyoung static void
3832 1.1 dyoung ixv_set_ivar(struct adapter *adapter, u8 entry, u8 vector, s8 type)
3833 1.1 dyoung {
3834 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3835 1.1 dyoung u32 ivar, index;
3836 1.1 dyoung
3837 1.1 dyoung vector |= IXGBE_IVAR_ALLOC_VAL;
3838 1.1 dyoung
3839 1.1 dyoung if (type == -1) { /* MISC IVAR */
3840 1.1 dyoung ivar = IXGBE_READ_REG(hw, IXGBE_VTIVAR_MISC);
3841 1.1 dyoung ivar &= ~0xFF;
3842 1.1 dyoung ivar |= vector;
3843 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTIVAR_MISC, ivar);
3844 1.1 dyoung } else { /* RX/TX IVARS */
3845 1.1 dyoung index = (16 * (entry & 1)) + (8 * type);
3846 1.1 dyoung ivar = IXGBE_READ_REG(hw, IXGBE_VTIVAR(entry >> 1));
3847 1.1 dyoung ivar &= ~(0xFF << index);
3848 1.1 dyoung ivar |= (vector << index);
3849 1.1 dyoung IXGBE_WRITE_REG(hw, IXGBE_VTIVAR(entry >> 1), ivar);
3850 1.1 dyoung }
3851 1.1 dyoung }
3852 1.1 dyoung
3853 1.1 dyoung static void
3854 1.1 dyoung ixv_configure_ivars(struct adapter *adapter)
3855 1.1 dyoung {
3856 1.1 dyoung struct ix_queue *que = adapter->queues;
3857 1.1 dyoung
3858 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
3859 1.1 dyoung /* First the RX queue entry */
3860 1.1 dyoung ixv_set_ivar(adapter, i, que->msix, 0);
3861 1.1 dyoung /* ... and the TX */
3862 1.1 dyoung ixv_set_ivar(adapter, i, que->msix, 1);
3863 1.1 dyoung /* Set an initial value in EITR */
3864 1.1 dyoung IXGBE_WRITE_REG(&adapter->hw,
3865 1.1 dyoung IXGBE_VTEITR(que->msix), IXV_EITR_DEFAULT);
3866 1.1 dyoung }
3867 1.1 dyoung
3868 1.1 dyoung /* For the Link interrupt */
3869 1.1 dyoung ixv_set_ivar(adapter, 1, adapter->mbxvec, -1);
3870 1.1 dyoung }
3871 1.1 dyoung
3872 1.1 dyoung
3873 1.1 dyoung /*
3874 1.1 dyoung ** Tasklet handler for MSIX MBX interrupts
3875 1.1 dyoung ** - do outside interrupt since it might sleep
3876 1.1 dyoung */
3877 1.1 dyoung static void
3878 1.1 dyoung ixv_handle_mbx(void *context)
3879 1.1 dyoung {
3880 1.1 dyoung struct adapter *adapter = context;
3881 1.1 dyoung
3882 1.1 dyoung ixgbe_check_link(&adapter->hw,
3883 1.1 dyoung &adapter->link_speed, &adapter->link_up, 0);
3884 1.1 dyoung ixv_update_link_status(adapter);
3885 1.1 dyoung }
3886 1.1 dyoung
3887 1.1 dyoung /*
3888 1.1 dyoung ** The VF stats registers never have a truely virgin
3889 1.1 dyoung ** starting point, so this routine tries to make an
3890 1.1 dyoung ** artificial one, marking ground zero on attach as
3891 1.1 dyoung ** it were.
3892 1.1 dyoung */
3893 1.1 dyoung static void
3894 1.1 dyoung ixv_save_stats(struct adapter *adapter)
3895 1.1 dyoung {
3896 1.1 dyoung if (adapter->stats.vfgprc || adapter->stats.vfgptc) {
3897 1.1 dyoung adapter->stats.saved_reset_vfgprc +=
3898 1.1 dyoung adapter->stats.vfgprc - adapter->stats.base_vfgprc;
3899 1.1 dyoung adapter->stats.saved_reset_vfgptc +=
3900 1.1 dyoung adapter->stats.vfgptc - adapter->stats.base_vfgptc;
3901 1.1 dyoung adapter->stats.saved_reset_vfgorc +=
3902 1.1 dyoung adapter->stats.vfgorc - adapter->stats.base_vfgorc;
3903 1.1 dyoung adapter->stats.saved_reset_vfgotc +=
3904 1.1 dyoung adapter->stats.vfgotc - adapter->stats.base_vfgotc;
3905 1.1 dyoung adapter->stats.saved_reset_vfmprc +=
3906 1.1 dyoung adapter->stats.vfmprc - adapter->stats.base_vfmprc;
3907 1.1 dyoung }
3908 1.1 dyoung }
3909 1.1 dyoung
3910 1.1 dyoung static void
3911 1.1 dyoung ixv_init_stats(struct adapter *adapter)
3912 1.1 dyoung {
3913 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3914 1.1 dyoung
3915 1.1 dyoung adapter->stats.last_vfgprc = IXGBE_READ_REG(hw, IXGBE_VFGPRC);
3916 1.1 dyoung adapter->stats.last_vfgorc = IXGBE_READ_REG(hw, IXGBE_VFGORC_LSB);
3917 1.1 dyoung adapter->stats.last_vfgorc |=
3918 1.1 dyoung (((u64)(IXGBE_READ_REG(hw, IXGBE_VFGORC_MSB))) << 32);
3919 1.1 dyoung
3920 1.1 dyoung adapter->stats.last_vfgptc = IXGBE_READ_REG(hw, IXGBE_VFGPTC);
3921 1.1 dyoung adapter->stats.last_vfgotc = IXGBE_READ_REG(hw, IXGBE_VFGOTC_LSB);
3922 1.1 dyoung adapter->stats.last_vfgotc |=
3923 1.1 dyoung (((u64)(IXGBE_READ_REG(hw, IXGBE_VFGOTC_MSB))) << 32);
3924 1.1 dyoung
3925 1.1 dyoung adapter->stats.last_vfmprc = IXGBE_READ_REG(hw, IXGBE_VFMPRC);
3926 1.1 dyoung
3927 1.1 dyoung adapter->stats.base_vfgprc = adapter->stats.last_vfgprc;
3928 1.1 dyoung adapter->stats.base_vfgorc = adapter->stats.last_vfgorc;
3929 1.1 dyoung adapter->stats.base_vfgptc = adapter->stats.last_vfgptc;
3930 1.1 dyoung adapter->stats.base_vfgotc = adapter->stats.last_vfgotc;
3931 1.1 dyoung adapter->stats.base_vfmprc = adapter->stats.last_vfmprc;
3932 1.1 dyoung }
3933 1.1 dyoung
3934 1.1 dyoung #define UPDATE_STAT_32(reg, last, count) \
3935 1.1 dyoung { \
3936 1.1 dyoung u32 current = IXGBE_READ_REG(hw, reg); \
3937 1.1 dyoung if (current < last) \
3938 1.1 dyoung count += 0x100000000LL; \
3939 1.1 dyoung last = current; \
3940 1.1 dyoung count &= 0xFFFFFFFF00000000LL; \
3941 1.1 dyoung count |= current; \
3942 1.1 dyoung }
3943 1.1 dyoung
3944 1.1 dyoung #define UPDATE_STAT_36(lsb, msb, last, count) \
3945 1.1 dyoung { \
3946 1.1 dyoung u64 cur_lsb = IXGBE_READ_REG(hw, lsb); \
3947 1.1 dyoung u64 cur_msb = IXGBE_READ_REG(hw, msb); \
3948 1.1 dyoung u64 current = ((cur_msb << 32) | cur_lsb); \
3949 1.1 dyoung if (current < last) \
3950 1.1 dyoung count += 0x1000000000LL; \
3951 1.1 dyoung last = current; \
3952 1.1 dyoung count &= 0xFFFFFFF000000000LL; \
3953 1.1 dyoung count |= current; \
3954 1.1 dyoung }
3955 1.1 dyoung
3956 1.1 dyoung /*
3957 1.1 dyoung ** ixv_update_stats - Update the board statistics counters.
3958 1.1 dyoung */
3959 1.1 dyoung void
3960 1.1 dyoung ixv_update_stats(struct adapter *adapter)
3961 1.1 dyoung {
3962 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
3963 1.1 dyoung
3964 1.1 dyoung UPDATE_STAT_32(IXGBE_VFGPRC, adapter->stats.last_vfgprc,
3965 1.1 dyoung adapter->stats.vfgprc);
3966 1.1 dyoung UPDATE_STAT_32(IXGBE_VFGPTC, adapter->stats.last_vfgptc,
3967 1.1 dyoung adapter->stats.vfgptc);
3968 1.1 dyoung UPDATE_STAT_36(IXGBE_VFGORC_LSB, IXGBE_VFGORC_MSB,
3969 1.1 dyoung adapter->stats.last_vfgorc, adapter->stats.vfgorc);
3970 1.1 dyoung UPDATE_STAT_36(IXGBE_VFGOTC_LSB, IXGBE_VFGOTC_MSB,
3971 1.1 dyoung adapter->stats.last_vfgotc, adapter->stats.vfgotc);
3972 1.1 dyoung UPDATE_STAT_32(IXGBE_VFMPRC, adapter->stats.last_vfmprc,
3973 1.1 dyoung adapter->stats.vfmprc);
3974 1.1 dyoung }
3975 1.1 dyoung
3976 1.1 dyoung /**********************************************************************
3977 1.1 dyoung *
3978 1.1 dyoung * This routine is called only when ixgbe_display_debug_stats is enabled.
3979 1.1 dyoung * This routine provides a way to take a look at important statistics
3980 1.1 dyoung * maintained by the driver and hardware.
3981 1.1 dyoung *
3982 1.1 dyoung **********************************************************************/
3983 1.1 dyoung static void
3984 1.1 dyoung ixv_print_hw_stats(struct adapter * adapter)
3985 1.1 dyoung {
3986 1.1 dyoung device_t dev = adapter->dev;
3987 1.1 dyoung
3988 1.1 dyoung device_printf(dev,"Std Mbuf Failed = %lu\n",
3989 1.3 msaitoh adapter->mbuf_defrag_failed.ev_count);
3990 1.1 dyoung device_printf(dev,"Driver dropped packets = %lu\n",
3991 1.3 msaitoh adapter->dropped_pkts.ev_count);
3992 1.1 dyoung device_printf(dev, "watchdog timeouts = %ld\n",
3993 1.3 msaitoh adapter->watchdog_events.ev_count);
3994 1.1 dyoung
3995 1.1 dyoung device_printf(dev,"Good Packets Rcvd = %llu\n",
3996 1.1 dyoung (long long)adapter->stats.vfgprc);
3997 1.1 dyoung device_printf(dev,"Good Packets Xmtd = %llu\n",
3998 1.1 dyoung (long long)adapter->stats.vfgptc);
3999 1.1 dyoung device_printf(dev,"TSO Transmissions = %lu\n",
4000 1.3 msaitoh adapter->tso_tx.ev_count);
4001 1.1 dyoung
4002 1.1 dyoung }
4003 1.1 dyoung
4004 1.1 dyoung /**********************************************************************
4005 1.1 dyoung *
4006 1.1 dyoung * This routine is called only when em_display_debug_stats is enabled.
4007 1.1 dyoung * This routine provides a way to take a look at important statistics
4008 1.1 dyoung * maintained by the driver and hardware.
4009 1.1 dyoung *
4010 1.1 dyoung **********************************************************************/
4011 1.1 dyoung static void
4012 1.1 dyoung ixv_print_debug_info(struct adapter *adapter)
4013 1.1 dyoung {
4014 1.1 dyoung device_t dev = adapter->dev;
4015 1.1 dyoung struct ixgbe_hw *hw = &adapter->hw;
4016 1.1 dyoung struct ix_queue *que = adapter->queues;
4017 1.1 dyoung struct rx_ring *rxr;
4018 1.1 dyoung struct tx_ring *txr;
4019 1.3 msaitoh #ifdef LRO
4020 1.1 dyoung struct lro_ctrl *lro;
4021 1.3 msaitoh #endif /* LRO */
4022 1.1 dyoung
4023 1.1 dyoung device_printf(dev,"Error Byte Count = %u \n",
4024 1.1 dyoung IXGBE_READ_REG(hw, IXGBE_ERRBC));
4025 1.1 dyoung
4026 1.1 dyoung for (int i = 0; i < adapter->num_queues; i++, que++) {
4027 1.1 dyoung txr = que->txr;
4028 1.1 dyoung rxr = que->rxr;
4029 1.3 msaitoh #ifdef LRO
4030 1.1 dyoung lro = &rxr->lro;
4031 1.3 msaitoh #endif /* LRO */
4032 1.1 dyoung device_printf(dev,"QUE(%d) IRQs Handled: %lu\n",
4033 1.1 dyoung que->msix, (long)que->irqs);
4034 1.1 dyoung device_printf(dev,"RX(%d) Packets Received: %lld\n",
4035 1.3 msaitoh rxr->me, (long long)rxr->rx_packets.ev_count);
4036 1.1 dyoung device_printf(dev,"RX(%d) Split RX Packets: %lld\n",
4037 1.3 msaitoh rxr->me, (long long)rxr->rx_split_packets.ev_count);
4038 1.1 dyoung device_printf(dev,"RX(%d) Bytes Received: %lu\n",
4039 1.3 msaitoh rxr->me, (long)rxr->rx_bytes.ev_count);
4040 1.3 msaitoh #ifdef LRO
4041 1.1 dyoung device_printf(dev,"RX(%d) LRO Queued= %d\n",
4042 1.1 dyoung rxr->me, lro->lro_queued);
4043 1.1 dyoung device_printf(dev,"RX(%d) LRO Flushed= %d\n",
4044 1.1 dyoung rxr->me, lro->lro_flushed);
4045 1.3 msaitoh #endif /* LRO */
4046 1.1 dyoung device_printf(dev,"TX(%d) Packets Sent: %lu\n",
4047 1.3 msaitoh txr->me, (long)txr->total_packets.ev_count);
4048 1.1 dyoung device_printf(dev,"TX(%d) NO Desc Avail: %lu\n",
4049 1.3 msaitoh txr->me, (long)txr->no_desc_avail.ev_count);
4050 1.1 dyoung }
4051 1.1 dyoung
4052 1.1 dyoung device_printf(dev,"MBX IRQ Handled: %lu\n",
4053 1.3 msaitoh (long)adapter->mbx_irq.ev_count);
4054 1.1 dyoung return;
4055 1.1 dyoung }
4056 1.1 dyoung
4057 1.1 dyoung static int
4058 1.3 msaitoh ixv_sysctl_stats(SYSCTLFN_ARGS)
4059 1.1 dyoung {
4060 1.3 msaitoh struct sysctlnode node;
4061 1.1 dyoung int error;
4062 1.3 msaitoh int result;
4063 1.1 dyoung struct adapter *adapter;
4064 1.1 dyoung
4065 1.3 msaitoh node = *rnode;
4066 1.3 msaitoh adapter = (struct adapter *)node.sysctl_data;
4067 1.3 msaitoh node.sysctl_data = &result;
4068 1.3 msaitoh error = sysctl_lookup(SYSCTLFN_CALL(&node));
4069 1.3 msaitoh if (error != 0)
4070 1.3 msaitoh return error;
4071 1.1 dyoung
4072 1.3 msaitoh if (result == 1)
4073 1.3 msaitoh ixv_print_hw_stats(adapter);
4074 1.1 dyoung
4075 1.3 msaitoh return 0;
4076 1.1 dyoung }
4077 1.1 dyoung
4078 1.1 dyoung static int
4079 1.3 msaitoh ixv_sysctl_debug(SYSCTLFN_ARGS)
4080 1.1 dyoung {
4081 1.3 msaitoh struct sysctlnode node;
4082 1.1 dyoung int error, result;
4083 1.1 dyoung struct adapter *adapter;
4084 1.1 dyoung
4085 1.3 msaitoh node = *rnode;
4086 1.3 msaitoh adapter = (struct adapter *)node.sysctl_data;
4087 1.3 msaitoh node.sysctl_data = &result;
4088 1.3 msaitoh error = sysctl_lookup(SYSCTLFN_CALL(&node));
4089 1.1 dyoung
4090 1.3 msaitoh if (error)
4091 1.3 msaitoh return error;
4092 1.1 dyoung
4093 1.3 msaitoh if (result == 1)
4094 1.1 dyoung ixv_print_debug_info(adapter);
4095 1.3 msaitoh
4096 1.3 msaitoh return 0;
4097 1.1 dyoung }
4098 1.1 dyoung
4099 1.1 dyoung /*
4100 1.1 dyoung ** Set flow control using sysctl:
4101 1.1 dyoung ** Flow control values:
4102 1.1 dyoung ** 0 - off
4103 1.1 dyoung ** 1 - rx pause
4104 1.1 dyoung ** 2 - tx pause
4105 1.1 dyoung ** 3 - full
4106 1.1 dyoung */
4107 1.1 dyoung static int
4108 1.3 msaitoh ixv_set_flowcntl(SYSCTLFN_ARGS)
4109 1.1 dyoung {
4110 1.3 msaitoh struct sysctlnode node;
4111 1.1 dyoung int error;
4112 1.1 dyoung struct adapter *adapter;
4113 1.1 dyoung
4114 1.3 msaitoh node = *rnode;
4115 1.3 msaitoh adapter = (struct adapter *)node.sysctl_data;
4116 1.3 msaitoh node.sysctl_data = &ixv_flow_control;
4117 1.3 msaitoh error = sysctl_lookup(SYSCTLFN_CALL(&node));
4118 1.1 dyoung
4119 1.1 dyoung if (error)
4120 1.1 dyoung return (error);
4121 1.1 dyoung
4122 1.1 dyoung switch (ixv_flow_control) {
4123 1.1 dyoung case ixgbe_fc_rx_pause:
4124 1.1 dyoung case ixgbe_fc_tx_pause:
4125 1.1 dyoung case ixgbe_fc_full:
4126 1.1 dyoung adapter->hw.fc.requested_mode = ixv_flow_control;
4127 1.1 dyoung break;
4128 1.1 dyoung case ixgbe_fc_none:
4129 1.1 dyoung default:
4130 1.1 dyoung adapter->hw.fc.requested_mode = ixgbe_fc_none;
4131 1.1 dyoung }
4132 1.1 dyoung
4133 1.1 dyoung ixgbe_fc_enable(&adapter->hw, 0);
4134 1.1 dyoung return error;
4135 1.1 dyoung }
4136 1.1 dyoung
4137 1.3 msaitoh const struct sysctlnode *
4138 1.3 msaitoh ixv_sysctl_instance(struct adapter *adapter)
4139 1.3 msaitoh {
4140 1.3 msaitoh const char *dvname;
4141 1.3 msaitoh struct sysctllog **log;
4142 1.3 msaitoh int rc;
4143 1.3 msaitoh const struct sysctlnode *rnode;
4144 1.3 msaitoh
4145 1.3 msaitoh log = &adapter->sysctllog;
4146 1.3 msaitoh dvname = device_xname(adapter->dev);
4147 1.3 msaitoh
4148 1.3 msaitoh if ((rc = sysctl_createv(log, 0, NULL, &rnode,
4149 1.3 msaitoh 0, CTLTYPE_NODE, dvname,
4150 1.3 msaitoh SYSCTL_DESCR("ixv information and settings"),
4151 1.3 msaitoh NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0)
4152 1.3 msaitoh goto err;
4153 1.3 msaitoh
4154 1.3 msaitoh return rnode;
4155 1.3 msaitoh err:
4156 1.3 msaitoh printf("%s: sysctl_createv failed, rc = %d\n", __func__, rc);
4157 1.3 msaitoh return NULL;
4158 1.3 msaitoh }
4159 1.3 msaitoh
4160 1.1 dyoung static void
4161 1.1 dyoung ixv_add_rx_process_limit(struct adapter *adapter, const char *name,
4162 1.1 dyoung const char *description, int *limit, int value)
4163 1.1 dyoung {
4164 1.3 msaitoh const struct sysctlnode *rnode, *cnode;
4165 1.3 msaitoh struct sysctllog **log = &adapter->sysctllog;
4166 1.3 msaitoh
4167 1.1 dyoung *limit = value;
4168 1.3 msaitoh
4169 1.3 msaitoh if ((rnode = ixv_sysctl_instance(adapter)) == NULL)
4170 1.3 msaitoh aprint_error_dev(adapter->dev,
4171 1.3 msaitoh "could not create sysctl root\n");
4172 1.3 msaitoh else if (sysctl_createv(log, 0, &rnode, &cnode,
4173 1.3 msaitoh CTLFLAG_READWRITE,
4174 1.3 msaitoh CTLTYPE_INT,
4175 1.3 msaitoh name, SYSCTL_DESCR(description),
4176 1.3 msaitoh NULL, 0, limit, 0,
4177 1.3 msaitoh CTL_CREATE, CTL_EOL) != 0) {
4178 1.3 msaitoh aprint_error_dev(adapter->dev, "%s: could not create sysctl",
4179 1.3 msaitoh __func__);
4180 1.3 msaitoh }
4181 1.1 dyoung }
4182 1.1 dyoung
4183