Home | History | Annotate | Line # | Download | only in pci
jmide.c revision 1.9
      1  1.9  jakllsch /*	$NetBSD: jmide.c,v 1.9 2010/11/05 18:07:24 jakllsch Exp $	*/
      2  1.1    bouyer 
      3  1.1    bouyer /*
      4  1.1    bouyer  * Copyright (c) 2007 Manuel Bouyer.
      5  1.1    bouyer  *
      6  1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7  1.1    bouyer  * modification, are permitted provided that the following conditions
      8  1.1    bouyer  * are met:
      9  1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10  1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11  1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13  1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14  1.1    bouyer  *
     15  1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17  1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18  1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19  1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20  1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21  1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22  1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23  1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24  1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25  1.1    bouyer  */
     26  1.1    bouyer 
     27  1.1    bouyer #include <sys/cdefs.h>
     28  1.9  jakllsch __KERNEL_RCSID(0, "$NetBSD: jmide.c,v 1.9 2010/11/05 18:07:24 jakllsch Exp $");
     29  1.1    bouyer 
     30  1.1    bouyer #include <sys/param.h>
     31  1.1    bouyer #include <sys/systm.h>
     32  1.1    bouyer #include <sys/malloc.h>
     33  1.1    bouyer 
     34  1.1    bouyer #include <dev/pci/pcivar.h>
     35  1.1    bouyer #include <dev/pci/pcidevs.h>
     36  1.1    bouyer #include <dev/pci/pciidereg.h>
     37  1.1    bouyer #include <dev/pci/pciidevar.h>
     38  1.1    bouyer 
     39  1.1    bouyer #include <dev/pci/jmide_reg.h>
     40  1.1    bouyer 
     41  1.1    bouyer #include <dev/ic/ahcisatavar.h>
     42  1.1    bouyer 
     43  1.1    bouyer #include "jmide.h"
     44  1.1    bouyer 
     45  1.1    bouyer static const struct jmide_product *jmide_lookup(pcireg_t);
     46  1.1    bouyer 
     47  1.4      cube static int  jmide_match(device_t, cfdata_t, void *);
     48  1.4      cube static void jmide_attach(device_t, device_t, void *);
     49  1.1    bouyer static int  jmide_intr(void *);
     50  1.1    bouyer 
     51  1.1    bouyer static void jmpata_chip_map(struct pciide_softc*, struct pci_attach_args*);
     52  1.1    bouyer static void jmpata_setup_channel(struct ata_channel*);
     53  1.1    bouyer 
     54  1.1    bouyer static int  jmahci_print(void *, const char *);
     55  1.1    bouyer 
     56  1.1    bouyer struct jmide_product {
     57  1.1    bouyer 	u_int32_t jm_product;
     58  1.1    bouyer 	int jm_npata;
     59  1.1    bouyer 	int jm_nsata;
     60  1.1    bouyer };
     61  1.1    bouyer 
     62  1.1    bouyer static const struct jmide_product jm_products[] =  {
     63  1.1    bouyer 	{ PCI_PRODUCT_JMICRON_JMB360,
     64  1.1    bouyer 	  0,
     65  1.1    bouyer 	  1
     66  1.1    bouyer 	},
     67  1.1    bouyer 	{ PCI_PRODUCT_JMICRON_JMB361,
     68  1.1    bouyer 	  1,
     69  1.1    bouyer 	  1
     70  1.1    bouyer 	},
     71  1.1    bouyer 	{ PCI_PRODUCT_JMICRON_JMB363,
     72  1.1    bouyer 	  1,
     73  1.1    bouyer 	  2
     74  1.1    bouyer 	},
     75  1.1    bouyer 	{ PCI_PRODUCT_JMICRON_JMB365,
     76  1.1    bouyer 	  2,
     77  1.1    bouyer 	  1
     78  1.1    bouyer 	},
     79  1.1    bouyer 	{ PCI_PRODUCT_JMICRON_JMB366,
     80  1.1    bouyer 	  2,
     81  1.1    bouyer 	  2
     82  1.1    bouyer 	},
     83  1.1    bouyer 	{ PCI_PRODUCT_JMICRON_JMB368,
     84  1.1    bouyer 	  1,
     85  1.1    bouyer 	  0
     86  1.1    bouyer 	},
     87  1.1    bouyer 	{ 0,
     88  1.1    bouyer 	  0,
     89  1.1    bouyer 	  0
     90  1.1    bouyer 	}
     91  1.1    bouyer };
     92  1.1    bouyer 
     93  1.1    bouyer typedef enum {
     94  1.1    bouyer 	TYPE_INVALID = 0,
     95  1.1    bouyer 	TYPE_PATA,
     96  1.1    bouyer 	TYPE_SATA,
     97  1.1    bouyer 	TYPE_NONE
     98  1.1    bouyer } jmchan_t;
     99  1.1    bouyer 
    100  1.1    bouyer struct jmide_softc {
    101  1.1    bouyer 	struct pciide_softc sc_pciide;
    102  1.6    bouyer 	device_t sc_ahci;
    103  1.1    bouyer 	int sc_npata;
    104  1.1    bouyer 	int sc_nsata;
    105  1.1    bouyer 	jmchan_t sc_chan_type[PCIIDE_NUM_CHANNELS];
    106  1.1    bouyer 	int sc_chan_swap;
    107  1.1    bouyer };
    108  1.1    bouyer 
    109  1.2    bouyer struct jmahci_attach_args {
    110  1.2    bouyer 	struct pci_attach_args *jma_pa;
    111  1.2    bouyer 	bus_space_tag_t jma_ahcit;
    112  1.2    bouyer 	bus_space_handle_t jma_ahcih;
    113  1.2    bouyer };
    114  1.2    bouyer 
    115  1.4      cube #define JM_NAME(sc) (device_xname(sc->sc_pciide.sc_wdcdev.sc_atac.atac_dev))
    116  1.1    bouyer 
    117  1.4      cube CFATTACH_DECL_NEW(jmide, sizeof(struct jmide_softc),
    118  1.1    bouyer     jmide_match, jmide_attach, NULL, NULL);
    119  1.1    bouyer 
    120  1.1    bouyer static const struct jmide_product *
    121  1.1    bouyer jmide_lookup(pcireg_t id) {
    122  1.1    bouyer 	const struct jmide_product *jp;
    123  1.1    bouyer 
    124  1.1    bouyer 	for (jp = jm_products; jp->jm_product != 0; jp++) {
    125  1.1    bouyer 		if (jp->jm_product == PCI_PRODUCT(id))
    126  1.1    bouyer 			return jp;
    127  1.1    bouyer 	}
    128  1.1    bouyer 	return NULL;
    129  1.1    bouyer }
    130  1.1    bouyer 
    131  1.1    bouyer static int
    132  1.4      cube jmide_match(device_t parent, cfdata_t match, void *aux)
    133  1.1    bouyer {
    134  1.1    bouyer 	struct pci_attach_args *pa = aux;
    135  1.1    bouyer 
    136  1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_JMICRON) {
    137  1.1    bouyer 		if (jmide_lookup(pa->pa_id))
    138  1.1    bouyer 			return (4); /* highter than ahcisata */
    139  1.1    bouyer 	}
    140  1.1    bouyer 	return (0);
    141  1.1    bouyer }
    142  1.1    bouyer 
    143  1.1    bouyer static void
    144  1.4      cube jmide_attach(device_t parent, device_t self, void *aux)
    145  1.1    bouyer {
    146  1.1    bouyer 	struct pci_attach_args *pa = aux;
    147  1.4      cube 	struct jmide_softc *sc = device_private(self);
    148  1.1    bouyer 	const struct jmide_product *jp;
    149  1.1    bouyer         char devinfo[256];
    150  1.1    bouyer 	const char *intrstr;
    151  1.1    bouyer         pci_intr_handle_t intrhandle;
    152  1.1    bouyer 	u_int32_t pcictrl0 = pci_conf_read(pa->pa_pc, pa->pa_tag,
    153  1.1    bouyer 	    PCI_JM_CONTROL0);
    154  1.1    bouyer 	u_int32_t pcictrl1 = pci_conf_read(pa->pa_pc, pa->pa_tag,
    155  1.1    bouyer 	    PCI_JM_CONTROL1);
    156  1.1    bouyer 	struct pciide_product_desc *pp;
    157  1.2    bouyer 	int ahci_used = 0;
    158  1.1    bouyer 
    159  1.4      cube 	sc->sc_pciide.sc_wdcdev.sc_atac.atac_dev = self;
    160  1.4      cube 
    161  1.1    bouyer 	jp = jmide_lookup(pa->pa_id);
    162  1.1    bouyer 	if (jp == NULL) {
    163  1.1    bouyer 		printf("jmide_attach: WTF?\n");
    164  1.1    bouyer 		return;
    165  1.1    bouyer 	}
    166  1.1    bouyer 	sc->sc_npata = jp->jm_npata;
    167  1.1    bouyer 	sc->sc_nsata = jp->jm_nsata;
    168  1.1    bouyer 
    169  1.1    bouyer 	pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    170  1.1    bouyer         aprint_naive(": JMICRON PATA/SATA disk controller\n");
    171  1.1    bouyer         aprint_normal(": %s\n", devinfo);
    172  1.1    bouyer 
    173  1.1    bouyer 	aprint_normal("%s: ", JM_NAME(sc));
    174  1.1    bouyer 	if (sc->sc_npata)
    175  1.1    bouyer 		aprint_normal("%d PATA port%s", sc->sc_npata,
    176  1.1    bouyer 		    (sc->sc_npata > 1) ? "s" : "");
    177  1.1    bouyer 	if (sc->sc_nsata)
    178  1.1    bouyer 		aprint_normal("%s%d SATA port%s", sc->sc_npata ? ", " : "",
    179  1.1    bouyer 		    sc->sc_nsata, (sc->sc_nsata > 1) ? "s" : "");
    180  1.1    bouyer 	aprint_normal("\n");
    181  1.1    bouyer 
    182  1.1    bouyer 	if (pci_intr_map(pa, &intrhandle) != 0) {
    183  1.1    bouyer                 aprint_error("%s: couldn't map interrupt\n", JM_NAME(sc));
    184  1.1    bouyer                 return;
    185  1.1    bouyer         }
    186  1.1    bouyer         intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    187  1.1    bouyer         sc->sc_pciide.sc_pci_ih = pci_intr_establish(pa->pa_pc, intrhandle,
    188  1.1    bouyer 	    IPL_BIO, jmide_intr, sc);
    189  1.1    bouyer         if (sc->sc_pciide.sc_pci_ih == NULL) {
    190  1.1    bouyer                 aprint_error("%s: couldn't establish interrupt", JM_NAME(sc));
    191  1.1    bouyer                 return;
    192  1.1    bouyer         }
    193  1.1    bouyer         aprint_normal("%s: interrupting at %s\n", JM_NAME(sc),
    194  1.1    bouyer             intrstr ? intrstr : "unknown interrupt");
    195  1.1    bouyer 
    196  1.1    bouyer 	if (pcictrl0 & JM_CONTROL0_AHCI_EN) {
    197  1.2    bouyer 		bus_size_t size;
    198  1.2    bouyer 		struct jmahci_attach_args jma;
    199  1.2    bouyer 		u_int32_t saved_pcictrl0;
    200  1.1    bouyer 		/*
    201  1.1    bouyer 		 * ahci controller enabled; disable sata on pciide and
    202  1.1    bouyer 		 * enable on ahci
    203  1.1    bouyer 		 */
    204  1.2    bouyer 		saved_pcictrl0 = pcictrl0;
    205  1.1    bouyer 		pcictrl0 |= JM_CONTROL0_SATA0_AHCI | JM_CONTROL0_SATA1_AHCI;
    206  1.1    bouyer 		pcictrl0 &= ~(JM_CONTROL0_SATA0_IDE | JM_CONTROL0_SATA1_IDE);
    207  1.1    bouyer 		pci_conf_write(pa->pa_pc, pa->pa_tag,
    208  1.1    bouyer 		    PCI_JM_CONTROL0, pcictrl0);
    209  1.1    bouyer 		/* attach ahci controller if on the right function */
    210  1.1    bouyer 		if ((pa->pa_function == 0 &&
    211  1.1    bouyer 		      (pcictrl0 & JM_CONTROL0_AHCI_F1) == 0) ||
    212  1.1    bouyer 	    	    (pa->pa_function == 1 &&
    213  1.1    bouyer 		      (pcictrl0 & JM_CONTROL0_AHCI_F1) != 0)) {
    214  1.2    bouyer 			jma.jma_pa = pa;
    215  1.2    bouyer 			/* map registers */
    216  1.2    bouyer 			if (pci_mapreg_map(pa, AHCI_PCI_ABAR,
    217  1.2    bouyer 			    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
    218  1.2    bouyer 			    &jma.jma_ahcit, &jma.jma_ahcih, NULL, &size) != 0) {
    219  1.2    bouyer 				aprint_error("%s: can't map ahci registers\n",
    220  1.2    bouyer 				    JM_NAME(sc));
    221  1.2    bouyer 			} else {
    222  1.2    bouyer 				sc->sc_ahci = config_found_ia(
    223  1.4      cube 				    sc->sc_pciide.sc_wdcdev.sc_atac.atac_dev,
    224  1.2    bouyer 				    "jmide_hl", &jma, jmahci_print);
    225  1.2    bouyer 			}
    226  1.2    bouyer 			/*
    227  1.2    bouyer 			 * if we couldn't attach an ahci, try to fall back
    228  1.2    bouyer 			 * to pciide. Note that this will not work if IDE
    229  1.2    bouyer 			 * is on function 0 and AHCI on function 1.
    230  1.2    bouyer 			 */
    231  1.2    bouyer 			if (sc->sc_ahci == NULL) {
    232  1.2    bouyer 				pcictrl0 = saved_pcictrl0 &
    233  1.2    bouyer 				    ~(JM_CONTROL0_SATA0_AHCI |
    234  1.2    bouyer 				      JM_CONTROL0_SATA1_AHCI |
    235  1.2    bouyer 				      JM_CONTROL0_AHCI_EN);
    236  1.2    bouyer 				pcictrl0 |= JM_CONTROL0_SATA1_IDE |
    237  1.2    bouyer 					JM_CONTROL0_SATA0_IDE;
    238  1.2    bouyer 				pci_conf_write(pa->pa_pc, pa->pa_tag,
    239  1.2    bouyer 				    PCI_JM_CONTROL0, pcictrl0);
    240  1.2    bouyer 			} else
    241  1.2    bouyer 				ahci_used = 1;
    242  1.1    bouyer 		}
    243  1.1    bouyer 	}
    244  1.1    bouyer 	sc->sc_chan_swap = ((pcictrl0 & JM_CONTROL0_PCIIDE_CS) != 0);
    245  1.1    bouyer 	/* compute the type of internal primary channel */
    246  1.2    bouyer 	if (pcictrl1 & JM_CONTROL1_PATA1_PRI) {
    247  1.2    bouyer 		if (sc->sc_npata > 1)
    248  1.1    bouyer 			sc->sc_chan_type[sc->sc_chan_swap ? 1 : 0] = TYPE_PATA;
    249  1.1    bouyer 		else
    250  1.1    bouyer 			sc->sc_chan_type[sc->sc_chan_swap ? 1 : 0] = TYPE_NONE;
    251  1.2    bouyer 	} else if (ahci_used == 0 && sc->sc_nsata > 0)
    252  1.2    bouyer 		sc->sc_chan_type[sc->sc_chan_swap ? 1 : 0] = TYPE_SATA;
    253  1.2    bouyer 	else
    254  1.2    bouyer 		sc->sc_chan_type[sc->sc_chan_swap ? 1 : 0] = TYPE_NONE;
    255  1.2    bouyer 	/* compute the type of internal secondary channel */
    256  1.2    bouyer 	if (sc->sc_nsata > 1 && ahci_used == 0 &&
    257  1.2    bouyer 	    (pcictrl0 & JM_CONTROL0_PCIIDE0_MS) == 0) {
    258  1.2    bouyer 		sc->sc_chan_type[sc->sc_chan_swap ? 0 : 1] = TYPE_SATA;
    259  1.1    bouyer 	} else {
    260  1.1    bouyer 		/* only a drive if first PATA enabled */
    261  1.1    bouyer 		if (sc->sc_npata > 0 && (pcictrl0 & JM_CONTROL0_PATA0_EN)
    262  1.1    bouyer 		    && (pcictrl0 &
    263  1.1    bouyer 		    (sc->sc_chan_swap ? JM_CONTROL0_PATA0_PRI: JM_CONTROL0_PATA0_SEC)))
    264  1.1    bouyer 			sc->sc_chan_type[sc->sc_chan_swap ? 0 : 1] = TYPE_PATA;
    265  1.1    bouyer 		else
    266  1.1    bouyer 			sc->sc_chan_type[sc->sc_chan_swap ? 0 : 1] = TYPE_NONE;
    267  1.1    bouyer 	}
    268  1.2    bouyer 
    269  1.1    bouyer 	if (sc->sc_chan_type[0] == TYPE_NONE &&
    270  1.1    bouyer 	    sc->sc_chan_type[1] == TYPE_NONE)
    271  1.1    bouyer 		return;
    272  1.1    bouyer 	if (pa->pa_function == 0 && (pcictrl0 & JM_CONTROL0_PCIIDE_F1))
    273  1.1    bouyer 		return;
    274  1.1    bouyer 	if (pa->pa_function == 1 && (pcictrl0 & JM_CONTROL0_PCIIDE_F1) == 0)
    275  1.1    bouyer 		return;
    276  1.1    bouyer 	pp = malloc(sizeof(struct pciide_product_desc), M_DEVBUF, M_NOWAIT);
    277  1.1    bouyer 	if (pp == NULL) {
    278  1.1    bouyer 		aprint_error("%s: can't malloc sc_pp\n", JM_NAME(sc));
    279  1.1    bouyer 		return;
    280  1.1    bouyer 	}
    281  1.1    bouyer 	aprint_normal("%s: PCI IDE interface used", JM_NAME(sc));
    282  1.1    bouyer 	pp->ide_product = 0;
    283  1.1    bouyer 	pp->ide_flags = 0;
    284  1.1    bouyer 	pp->ide_name = NULL;
    285  1.1    bouyer 	pp->chip_map = jmpata_chip_map;
    286  1.1    bouyer 	pciide_common_attach(&sc->sc_pciide, pa, pp);
    287  1.1    bouyer 
    288  1.1    bouyer }
    289  1.1    bouyer 
    290  1.1    bouyer static int
    291  1.1    bouyer jmide_intr(void *arg)
    292  1.1    bouyer {
    293  1.1    bouyer 	struct jmide_softc *sc = arg;
    294  1.1    bouyer 	int ret = 0;
    295  1.1    bouyer 
    296  1.1    bouyer #ifdef NJMAHCI
    297  1.1    bouyer 	if (sc->sc_ahci)
    298  1.6    bouyer 		ret |= ahci_intr(device_private(sc->sc_ahci));
    299  1.1    bouyer #endif
    300  1.1    bouyer 	if (sc->sc_npata)
    301  1.1    bouyer 		ret |= pciide_pci_intr(&sc->sc_pciide);
    302  1.1    bouyer 	return ret;
    303  1.1    bouyer }
    304  1.1    bouyer 
    305  1.1    bouyer static void
    306  1.1    bouyer jmpata_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
    307  1.1    bouyer {
    308  1.1    bouyer 	struct jmide_softc *jmidesc = (struct jmide_softc *)sc;
    309  1.1    bouyer 	int channel;
    310  1.1    bouyer 	pcireg_t interface;
    311  1.1    bouyer 	struct pciide_channel *cp;
    312  1.1    bouyer 
    313  1.1    bouyer 	if (pciide_chipen(sc, pa) == 0)
    314  1.1    bouyer 		return;
    315  1.1    bouyer 	aprint_verbose("%s: bus-master DMA support present", JM_NAME(jmidesc));
    316  1.1    bouyer 	pciide_mapreg_dma(sc, pa);
    317  1.1    bouyer 	aprint_verbose("\n");
    318  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
    319  1.1    bouyer 	if (sc->sc_dma_ok) {
    320  1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
    321  1.1    bouyer 		sc->sc_wdcdev.sc_atac.atac_udma_cap = 6;
    322  1.1    bouyer 	}
    323  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    324  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    325  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_set_modes = jmpata_setup_channel;
    326  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
    327  1.1    bouyer 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
    328  1.1    bouyer 	wdc_allocate_regs(&sc->sc_wdcdev);
    329  1.1    bouyer 	/*
    330  1.1    bouyer          * can't rely on the PCI_CLASS_REG content if the chip was in raid
    331  1.1    bouyer          * mode. We have to fake interface
    332  1.1    bouyer          */
    333  1.1    bouyer 	interface = PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1);
    334  1.1    bouyer 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
    335  1.1    bouyer 	    channel++) {
    336  1.1    bouyer 		cp = &sc->pciide_channels[channel];
    337  1.1    bouyer 		if (pciide_chansetup(sc, channel, interface) == 0)
    338  1.1    bouyer 			continue;
    339  1.1    bouyer 		aprint_normal("%s: %s channel is ", JM_NAME(jmidesc),
    340  1.1    bouyer 		    PCIIDE_CHANNEL_NAME(channel));
    341  1.1    bouyer 		switch(jmidesc->sc_chan_type[channel]) {
    342  1.1    bouyer 		case TYPE_PATA:
    343  1.1    bouyer 			aprint_normal("PATA");
    344  1.1    bouyer 			break;
    345  1.1    bouyer 		case TYPE_SATA:
    346  1.1    bouyer 			aprint_normal("SATA");
    347  1.1    bouyer 			break;
    348  1.1    bouyer 		case TYPE_NONE:
    349  1.1    bouyer 			aprint_normal("unused");
    350  1.1    bouyer 			break;
    351  1.1    bouyer 		default:
    352  1.1    bouyer 			aprint_normal("impossible");
    353  1.1    bouyer 			panic("jmide: wrong/uninitialised channel type");
    354  1.1    bouyer 		}
    355  1.1    bouyer 		aprint_normal("\n");
    356  1.1    bouyer 		if (jmidesc->sc_chan_type[channel] == TYPE_NONE) {
    357  1.1    bouyer 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
    358  1.1    bouyer 			continue;
    359  1.1    bouyer 		}
    360  1.9  jakllsch 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
    361  1.1    bouyer 	}
    362  1.1    bouyer }
    363  1.1    bouyer 
    364  1.1    bouyer static void
    365  1.1    bouyer jmpata_setup_channel(struct ata_channel *chp)
    366  1.1    bouyer {
    367  1.1    bouyer 	struct ata_drive_datas *drvp;
    368  1.1    bouyer 	int drive, s;
    369  1.1    bouyer 	u_int32_t idedma_ctl;
    370  1.1    bouyer 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
    371  1.1    bouyer 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
    372  1.1    bouyer 	struct jmide_softc *jmidesc = (struct jmide_softc *)sc;
    373  1.1    bouyer 	int ide80p;
    374  1.1    bouyer 
    375  1.1    bouyer 	/* setup DMA if needed */
    376  1.1    bouyer 	pciide_channel_dma_setup(cp);
    377  1.1    bouyer 
    378  1.1    bouyer 	idedma_ctl = 0;
    379  1.1    bouyer 
    380  1.1    bouyer 	/* cable type detect */
    381  1.1    bouyer 	ide80p = 1;
    382  1.1    bouyer 	if (chp->ch_channel == (jmidesc->sc_chan_swap ? 1 : 0)) {
    383  1.1    bouyer 		if (jmidesc->sc_chan_type[chp->ch_channel] == TYPE_PATA &&
    384  1.1    bouyer 		    (pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_JM_CONTROL1) &
    385  1.1    bouyer 		    JM_CONTROL1_PATA1_40P))
    386  1.1    bouyer 			ide80p = 0;
    387  1.1    bouyer 	} else {
    388  1.1    bouyer 		if (jmidesc->sc_chan_type[chp->ch_channel] == TYPE_PATA &&
    389  1.1    bouyer 		    (pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_JM_CONTROL0) &
    390  1.1    bouyer 		    JM_CONTROL0_PATA0_40P))
    391  1.1    bouyer 			ide80p = 0;
    392  1.1    bouyer 	}
    393  1.1    bouyer 
    394  1.1    bouyer 	for (drive = 0; drive < 2; drive++) {
    395  1.1    bouyer 		drvp = &chp->ch_drive[drive];
    396  1.1    bouyer 		/* If no drive, skip */
    397  1.1    bouyer 		if ((drvp->drive_flags & DRIVE) == 0)
    398  1.1    bouyer 			continue;
    399  1.1    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    400  1.1    bouyer 			/* use Ultra/DMA */
    401  1.1    bouyer 			s = splbio();
    402  1.1    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    403  1.1    bouyer 			if (drvp->UDMA_mode > 2 && ide80p == 0)
    404  1.1    bouyer 				drvp->UDMA_mode = 2;
    405  1.1    bouyer 			splx(s);
    406  1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    407  1.1    bouyer 		} else if (drvp->drive_flags & DRIVE_DMA) {
    408  1.1    bouyer 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
    409  1.1    bouyer 		}
    410  1.1    bouyer 	}
    411  1.1    bouyer 	/* nothing to do to setup modes, the controller snoop SET_FEATURE cmd */
    412  1.1    bouyer 	if (idedma_ctl != 0) {
    413  1.1    bouyer 		/* Add software bits in status register */
    414  1.1    bouyer 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL],
    415  1.1    bouyer 		    0, idedma_ctl);
    416  1.1    bouyer 	}
    417  1.1    bouyer }
    418  1.1    bouyer 
    419  1.1    bouyer static int
    420  1.1    bouyer jmahci_print(void *aux, const char *pnp)
    421  1.1    bouyer {
    422  1.1    bouyer         if (pnp)
    423  1.1    bouyer                 aprint_normal("ahcisata at %s", pnp);
    424  1.1    bouyer 
    425  1.1    bouyer         return (UNCONF);
    426  1.1    bouyer }
    427  1.1    bouyer 
    428  1.1    bouyer 
    429  1.1    bouyer #ifdef NJMAHCI
    430  1.5   xtraeme static int  jmahci_match(device_t, cfdata_t, void *);
    431  1.5   xtraeme static void jmahci_attach(device_t, device_t, void *);
    432  1.8  jakllsch static int  jmahci_detach(device_t, int);
    433  1.8  jakllsch static bool jmahci_resume(device_t, const pmf_qual_t *);
    434  1.1    bouyer 
    435  1.5   xtraeme CFATTACH_DECL_NEW(jmahci, sizeof(struct ahci_softc),
    436  1.8  jakllsch 	jmahci_match, jmahci_attach, jmahci_detach, NULL);
    437  1.1    bouyer 
    438  1.1    bouyer static int
    439  1.5   xtraeme jmahci_match(device_t parent, cfdata_t match, void *aux)
    440  1.1    bouyer {
    441  1.1    bouyer 	return 1;
    442  1.1    bouyer }
    443  1.1    bouyer 
    444  1.1    bouyer static void
    445  1.5   xtraeme jmahci_attach(device_t parent, device_t self, void *aux)
    446  1.1    bouyer {
    447  1.2    bouyer 	struct jmahci_attach_args *jma = aux;
    448  1.3   xtraeme 	struct pci_attach_args *pa = jma->jma_pa;
    449  1.5   xtraeme 	struct ahci_softc *sc = device_private(self);
    450  1.8  jakllsch 	uint32_t ahci_cap;
    451  1.1    bouyer 
    452  1.1    bouyer 	aprint_naive(": AHCI disk controller\n");
    453  1.1    bouyer 	aprint_normal("\n");
    454  1.2    bouyer 
    455  1.5   xtraeme 	sc->sc_atac.atac_dev = self;
    456  1.2    bouyer 	sc->sc_ahcit = jma->jma_ahcit;
    457  1.2    bouyer 	sc->sc_ahcih = jma->jma_ahcih;
    458  1.8  jakllsch 
    459  1.8  jakllsch 	ahci_cap = AHCI_READ(sc, AHCI_CAP);
    460  1.8  jakllsch 
    461  1.8  jakllsch 	if (pci_dma64_available(jma->jma_pa) && (ahci_cap & AHCI_CAP_64BIT))
    462  1.8  jakllsch 		sc->sc_dmat = jma->jma_pa->pa_dmat64;
    463  1.8  jakllsch 	else
    464  1.8  jakllsch 		sc->sc_dmat = jma->jma_pa->pa_dmat;
    465  1.3   xtraeme 
    466  1.3   xtraeme 	if (PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_RAID)
    467  1.3   xtraeme 		sc->sc_atac_capflags = ATAC_CAP_RAID;
    468  1.3   xtraeme 
    469  1.1    bouyer 	ahci_attach(sc);
    470  1.8  jakllsch 
    471  1.8  jakllsch 	if (!pmf_device_register(self, NULL, jmahci_resume))
    472  1.8  jakllsch 	    aprint_error_dev(self, "couldn't establish power handler\n");
    473  1.8  jakllsch }
    474  1.8  jakllsch 
    475  1.8  jakllsch static int
    476  1.8  jakllsch jmahci_detach(device_t dv, int flags)
    477  1.8  jakllsch {
    478  1.8  jakllsch 	struct ahci_softc *sc;
    479  1.8  jakllsch 	sc = device_private(dv);
    480  1.8  jakllsch 
    481  1.8  jakllsch 	int rv;
    482  1.8  jakllsch 
    483  1.8  jakllsch 	if ((rv = ahci_detach(sc, flags)))
    484  1.8  jakllsch 		return rv;
    485  1.8  jakllsch 
    486  1.8  jakllsch 	return 0;
    487  1.8  jakllsch }
    488  1.8  jakllsch 
    489  1.8  jakllsch static bool
    490  1.8  jakllsch jmahci_resume(device_t dv, const pmf_qual_t *qual)
    491  1.8  jakllsch {
    492  1.8  jakllsch 	struct ahci_softc *sc;
    493  1.8  jakllsch 	int s;
    494  1.8  jakllsch 
    495  1.8  jakllsch 	sc = device_private(dv);
    496  1.8  jakllsch 
    497  1.8  jakllsch 	s = splbio();
    498  1.8  jakllsch 	ahci_resume(sc);
    499  1.8  jakllsch 	splx(s);
    500  1.8  jakllsch 
    501  1.8  jakllsch 	return true;
    502  1.1    bouyer }
    503  1.1    bouyer #endif
    504