jmide_reg.h revision 1.2 1 1.2 bouyer /* $NetBSD: jmide_reg.h,v 1.2 2009/10/19 18:41:15 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2007 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.2 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer *
26 1.1 bouyer */
27 1.1 bouyer
28 1.1 bouyer /* registers definitions for the JMicon JMB36x IDE/SATA controllers */
29 1.1 bouyer
30 1.1 bouyer /* special bits in command/status register (PCI_COMMAND_STATUS_REG) */
31 1.1 bouyer #define PCI_STATUS_INT_STATUS 0x00080000 /* interrupt pending */
32 1.1 bouyer #define PCI_COMMAND_INT_DIS 0x00000400 /* interrupt disable */
33 1.1 bouyer
34 1.1 bouyer
35 1.1 bouyer #define PCI_JM_CONTROL0 0x40 /* controller control register 0 */
36 1.1 bouyer #define JM_CONTROL0_ROM_EN 0x80000000 /* external ROM enable */
37 1.1 bouyer #define JM_CONTROL0_ID_WR 0x40000000 /* device ID write enable */
38 1.1 bouyer #define JM_CONTROL0_PCIIDE0_MS 0x00800000 /* sata M/S on chan0, PATA0 on chan1 */
39 1.1 bouyer #define JM_CONTROL0_PCIIDE_CS 0x00400000 /* pciide channels swap */
40 1.1 bouyer #define JM_CONTROL0_SATA_PS 0x00200000 /* SATA channel M/S swap */
41 1.1 bouyer #define JM_CONTROL0_AHCI_PS 0x00100000 /* SATA AHCI ports swap */
42 1.1 bouyer #define JM_CONTROL0_SATA1_AHCI 0x00008000 /* SATA port 1 AHCI enable */
43 1.1 bouyer #define JM_CONTROL0_SATA1_IDE 0x00004000 /* SATA port 1 PCIIDE enable */
44 1.1 bouyer #define JM_CONTROL0_SATA0_AHCI 0x00002000 /* SATA port 0 AHCI enable */
45 1.1 bouyer #define JM_CONTROL0_SATA0_IDE 0x00001000 /* SATA port 0 PCIIDE enable */
46 1.1 bouyer #define JM_CONTROL0_AHCI_F1 0x00000200 /* AHCI on function 1 */
47 1.1 bouyer #define JM_CONTROL0_AHCI_EN 0x00000100 /* ACHI enable */
48 1.1 bouyer #define JM_CONTROL0_PATA0_RST 0x00000040 /* PATA port 0 reset */
49 1.1 bouyer #define JM_CONTROL0_PATA0_EN 0x00000020 /* PATA port 0 enable */
50 1.1 bouyer #define JM_CONTROL0_PATA0_SEC 0x00000010 /* PATA 0 enable on secondary chan */
51 1.1 bouyer #define JM_CONTROL0_PATA0_40P 0x00000008 /* PATA 0 40pin cable */
52 1.1 bouyer #define JM_CONTROL0_PCIIDE_F1 0x00000002 /* PCIIDE on function 1 */
53 1.1 bouyer #define JM_CONTROL0_PATA0_PRI 0x00000001 /* PATA 0 enable on primary chan */
54 1.1 bouyer
55 1.1 bouyer #define PCI_JM_CONTROL1 0x80 /* controller control register 5 */
56 1.1 bouyer #define JM_CONTROL1_PATA1_PRI 0x01000000 /* force PATA 1 on chan0 */
57 1.1 bouyer #define JM_CONTROL1_PATA1_RST 0x00400000 /* PATA 1 reset */
58 1.1 bouyer #define JM_CONTROL1_PATA1_EN 0x00200000 /* PATA 1 enable */
59 1.1 bouyer #define JM_CONTROL1_PATA1_40P 0x00080000 /* PATA 1 40pin cable */
60