1 1.107 thorpej /* $NetBSD: machfb.c,v 1.107 2022/09/25 17:52:25 thorpej Exp $ */ 2 1.1 junyoung 3 1.1 junyoung /* 4 1.1 junyoung * Copyright (c) 2002 Bang Jun-Young 5 1.59 macallan * Copyright (c) 2005, 2006, 2007 Michael Lorenz 6 1.1 junyoung * All rights reserved. 7 1.1 junyoung * 8 1.1 junyoung * Redistribution and use in source and binary forms, with or without 9 1.1 junyoung * modification, are permitted provided that the following conditions 10 1.1 junyoung * are met: 11 1.1 junyoung * 1. Redistributions of source code must retain the above copyright 12 1.1 junyoung * notice, this list of conditions and the following disclaimer. 13 1.1 junyoung * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 junyoung * notice, this list of conditions and the following disclaimer in the 15 1.1 junyoung * documentation and/or other materials provided with the distribution. 16 1.1 junyoung * 3. The name of the author may not be used to endorse or promote products 17 1.10 junyoung * derived from this software without specific prior written permission. 18 1.1 junyoung * 19 1.1 junyoung * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 20 1.1 junyoung * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 21 1.1 junyoung * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 22 1.1 junyoung * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 23 1.1 junyoung * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 24 1.1 junyoung * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 25 1.1 junyoung * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 26 1.1 junyoung * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 27 1.1 junyoung * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 28 1.1 junyoung * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 29 1.1 junyoung */ 30 1.1 junyoung 31 1.1 junyoung /* 32 1.1 junyoung * Some code is derived from ATI Rage Pro and Derivatives Programmer's Guide. 33 1.1 junyoung */ 34 1.1 junyoung 35 1.1 junyoung #include <sys/cdefs.h> 36 1.92 msaitoh __KERNEL_RCSID(0, 37 1.107 thorpej "$NetBSD: machfb.c,v 1.107 2022/09/25 17:52:25 thorpej Exp $"); 38 1.1 junyoung 39 1.1 junyoung #include <sys/param.h> 40 1.1 junyoung #include <sys/systm.h> 41 1.1 junyoung #include <sys/kernel.h> 42 1.1 junyoung #include <sys/device.h> 43 1.1 junyoung #include <sys/callout.h> 44 1.59 macallan #include <sys/lwp.h> 45 1.51 elad #include <sys/kauth.h> 46 1.1 junyoung 47 1.41 macallan #include <dev/videomode/videomode.h> 48 1.59 macallan #include <dev/videomode/edidvar.h> 49 1.1 junyoung 50 1.1 junyoung #include <dev/pci/pcivar.h> 51 1.1 junyoung #include <dev/pci/pcireg.h> 52 1.1 junyoung #include <dev/pci/pcidevs.h> 53 1.1 junyoung #include <dev/pci/pciio.h> 54 1.1 junyoung #include <dev/pci/machfbreg.h> 55 1.1 junyoung 56 1.1 junyoung #include <dev/wscons/wsdisplayvar.h> 57 1.41 macallan 58 1.1 junyoung #include <dev/wscons/wsconsio.h> 59 1.1 junyoung #include <dev/wsfont/wsfont.h> 60 1.1 junyoung #include <dev/rasops/rasops.h> 61 1.63 cegger #include <dev/pci/wsdisplay_pci.h> 62 1.1 junyoung 63 1.41 macallan #include <dev/wscons/wsdisplay_vconsvar.h> 64 1.79 macallan #include <dev/wscons/wsdisplay_glyphcachevar.h> 65 1.41 macallan 66 1.59 macallan #include "opt_wsemul.h" 67 1.59 macallan #include "opt_machfb.h" 68 1.94 macallan #include "opt_glyphcache.h" 69 1.59 macallan 70 1.98 macallan #ifdef MACHFB_DEBUG 71 1.98 macallan #define DPRINTF printf 72 1.98 macallan #else 73 1.98 macallan #define DPRINTF while (0) printf 74 1.98 macallan #endif 75 1.98 macallan 76 1.83 macallan #define MACH64_REG_SIZE 0x800 77 1.81 macallan #define MACH64_REG_OFF 0x7ff800 78 1.1 junyoung 79 1.1 junyoung #define NBARS 3 /* number of Mach64 PCI BARs */ 80 1.1 junyoung 81 1.1 junyoung struct vga_bar { 82 1.1 junyoung bus_addr_t vb_base; 83 1.1 junyoung bus_size_t vb_size; 84 1.1 junyoung pcireg_t vb_type; 85 1.1 junyoung int vb_flags; 86 1.1 junyoung }; 87 1.1 junyoung 88 1.1 junyoung struct mach64_softc { 89 1.59 macallan device_t sc_dev; 90 1.1 junyoung pci_chipset_tag_t sc_pc; 91 1.1 junyoung pcitag_t sc_pcitag; 92 1.1 junyoung 93 1.1 junyoung struct vga_bar sc_bars[NBARS]; 94 1.1 junyoung struct vga_bar sc_rom; 95 1.1 junyoung 96 1.1 junyoung #define sc_aperbase sc_bars[0].vb_base 97 1.1 junyoung #define sc_apersize sc_bars[0].vb_size 98 1.1 junyoung 99 1.1 junyoung #define sc_iobase sc_bars[1].vb_base 100 1.1 junyoung #define sc_iosize sc_bars[1].vb_size 101 1.1 junyoung 102 1.1 junyoung #define sc_regbase sc_bars[2].vb_base 103 1.1 junyoung #define sc_regsize sc_bars[2].vb_size 104 1.1 junyoung 105 1.4 junyoung bus_space_tag_t sc_regt; 106 1.3 martin bus_space_tag_t sc_memt; 107 1.59 macallan bus_space_tag_t sc_iot; 108 1.4 junyoung bus_space_handle_t sc_regh; 109 1.1 junyoung bus_space_handle_t sc_memh; 110 1.81 macallan #if 0 111 1.49 christos void *sc_aperture; /* mapped aperture vaddr */ 112 1.49 christos void *sc_registers; /* mapped registers vaddr */ 113 1.81 macallan #endif 114 1.41 macallan uint32_t sc_nbus, sc_ndev, sc_nfunc; 115 1.1 junyoung size_t memsize; 116 1.1 junyoung int memtype; 117 1.24 macallan 118 1.21 martin int sc_mode; 119 1.21 martin int sc_bg; 120 1.41 macallan int sc_locked; 121 1.1 junyoung 122 1.1 junyoung int has_dsp; 123 1.1 junyoung int bits_per_pixel; 124 1.25 macallan int max_x; 125 1.25 macallan int max_y; 126 1.25 macallan int virt_x; 127 1.25 macallan int virt_y; 128 1.102 macallan int stride; /* in pixels */ 129 1.1 junyoung int color_depth; 130 1.1 junyoung 131 1.1 junyoung int mem_freq; 132 1.1 junyoung int ramdac_freq; 133 1.1 junyoung int ref_freq; 134 1.93 macallan int vclk_freq; 135 1.1 junyoung 136 1.1 junyoung int ref_div; 137 1.1 junyoung int log2_vclk_post_div; 138 1.1 junyoung int vclk_post_div; 139 1.1 junyoung int vclk_fb_div; 140 1.1 junyoung int mclk_post_div; 141 1.1 junyoung int mclk_fb_div; 142 1.59 macallan int sc_clock; /* which clock to use */ 143 1.93 macallan int minref, m; 144 1.1 junyoung 145 1.33 macallan struct videomode *sc_my_mode; 146 1.59 macallan int sc_edid_size; 147 1.59 macallan uint8_t sc_edid_data[1024]; 148 1.93 macallan struct edid_info sc_ei; 149 1.98 macallan int sc_setmode; 150 1.100 macallan int sc_gen_cntl; 151 1.59 macallan 152 1.19 martin u_char sc_cmap_red[256]; 153 1.19 martin u_char sc_cmap_green[256]; 154 1.22 perry u_char sc_cmap_blue[256]; 155 1.41 macallan int sc_dacw, sc_blanked, sc_console; 156 1.41 macallan struct vcons_data vd; 157 1.67 macallan struct wsdisplay_accessops sc_accessops; 158 1.79 macallan glyphcache sc_gc; 159 1.1 junyoung }; 160 1.1 junyoung 161 1.1 junyoung struct mach64_crtcregs { 162 1.41 macallan uint32_t h_total_disp; 163 1.41 macallan uint32_t h_sync_strt_wid; 164 1.41 macallan uint32_t v_total_disp; 165 1.41 macallan uint32_t v_sync_strt_wid; 166 1.41 macallan uint32_t gen_cntl; 167 1.41 macallan uint32_t clock_cntl; 168 1.41 macallan uint32_t color_depth; 169 1.41 macallan uint32_t dot_clock; 170 1.1 junyoung }; 171 1.1 junyoung 172 1.46 christos static struct { 173 1.41 macallan uint16_t chip_id; 174 1.41 macallan uint32_t ramdac_freq; 175 1.46 christos } const mach64_info[] = { 176 1.64 macallan { PCI_PRODUCT_ATI_MACH64_GX, 135000 }, 177 1.64 macallan { PCI_PRODUCT_ATI_MACH64_CX, 135000 }, 178 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_CT, 135000 }, 179 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_AGP, 230000 }, 180 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_AGP1X, 230000 }, 181 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_PCI_B, 230000 }, 182 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_XL_AGP, 230000 }, 183 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_PCI_P, 230000 }, 184 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_PCI_L, 230000 }, 185 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_XL_PCI, 230000 }, 186 1.59 macallan { PCI_PRODUCT_ATI_RAGE_XL_PCI66, 230000 }, 187 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_II, 135000 }, 188 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIP, 200000 }, 189 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIC_PCI, 230000 }, 190 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIC_AGP_B, 230000 }, 191 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIC_AGP_P, 230000 }, 192 1.55 dyoung #if 0 193 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_MOB_M3_PCI, 230000 }, 194 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_MOB_M3_AGP, 230000 }, 195 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_MOBILITY, 230000 }, 196 1.55 dyoung #endif 197 1.84 jdc { PCI_PRODUCT_ATI_RAGE_L_MOB_M1_PCI, 230000 }, 198 1.64 macallan { PCI_PRODUCT_ATI_RAGE_LT_PRO_AGP, 230000 }, 199 1.59 macallan { PCI_PRODUCT_ATI_RAGE_LT_PRO, 230000 }, 200 1.59 macallan { PCI_PRODUCT_ATI_RAGE_LT, 230000 }, 201 1.59 macallan { PCI_PRODUCT_ATI_RAGE_LT_PRO_PCI, 230000 }, 202 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_VT, 170000 }, 203 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_VTB, 200000 }, 204 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_VT4, 230000 } 205 1.1 junyoung }; 206 1.1 junyoung 207 1.1 junyoung static int mach64_chip_id, mach64_chip_rev; 208 1.46 christos static struct videomode default_mode = { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, }; 209 1.1 junyoung 210 1.64 macallan static const char *mach64_gx_memtype_names[] = { 211 1.64 macallan "DRAM", "VRAM", "VRAM", "DRAM", 212 1.64 macallan "DRAM", "VRAM", "VRAM", "(unknown type)" 213 1.64 macallan }; 214 1.64 macallan 215 1.27 christos static const char *mach64_memtype_names[] = { 216 1.1 junyoung "(N/A)", "DRAM", "EDO DRAM", "EDO DRAM", "SDRAM", "SGRAM", "WRAM", 217 1.1 junyoung "(unknown type)" 218 1.1 junyoung }; 219 1.1 junyoung 220 1.19 martin extern const u_char rasops_cmap[768]; 221 1.1 junyoung 222 1.54 dyoung static int mach64_match(device_t, cfdata_t, void *); 223 1.54 dyoung static void mach64_attach(device_t, device_t, void *); 224 1.1 junyoung 225 1.92 msaitoh CFATTACH_DECL_NEW(machfb, sizeof(struct mach64_softc), mach64_match, 226 1.92 msaitoh mach64_attach, NULL, NULL); 227 1.1 junyoung 228 1.30 thorpej static void mach64_init(struct mach64_softc *); 229 1.30 thorpej static int mach64_get_memsize(struct mach64_softc *); 230 1.30 thorpej static int mach64_get_max_ramdac(struct mach64_softc *); 231 1.101 jdc static int mach64_ref_freq(void); 232 1.35 macallan 233 1.101 jdc #ifdef MACHFB_DEBUG 234 1.30 thorpej static void mach64_get_mode(struct mach64_softc *, struct videomode *); 235 1.103 jdc static void mach64_print_reg(struct mach64_softc *); 236 1.98 macallan #endif 237 1.35 macallan 238 1.30 thorpej static int mach64_calc_crtcregs(struct mach64_softc *, 239 1.30 thorpej struct mach64_crtcregs *, 240 1.30 thorpej struct videomode *); 241 1.30 thorpej static void mach64_set_crtcregs(struct mach64_softc *, 242 1.30 thorpej struct mach64_crtcregs *); 243 1.33 macallan 244 1.30 thorpej static int mach64_modeswitch(struct mach64_softc *, struct videomode *); 245 1.30 thorpej static void mach64_set_dsp(struct mach64_softc *); 246 1.30 thorpej static void mach64_set_pll(struct mach64_softc *, int); 247 1.30 thorpej static void mach64_reset_engine(struct mach64_softc *); 248 1.30 thorpej static void mach64_init_engine(struct mach64_softc *); 249 1.30 thorpej #if 0 250 1.30 thorpej static void mach64_adjust_frame(struct mach64_softc *, int, int); 251 1.30 thorpej #endif 252 1.30 thorpej static void mach64_init_lut(struct mach64_softc *); 253 1.41 macallan 254 1.41 macallan static void mach64_init_screen(void *, struct vcons_screen *, int, long *); 255 1.59 macallan static int mach64_is_console(struct mach64_softc *); 256 1.30 thorpej 257 1.30 thorpej static void mach64_cursor(void *, int, int, int); 258 1.30 thorpej #if 0 259 1.30 thorpej static int mach64_mapchar(void *, int, u_int *); 260 1.30 thorpej #endif 261 1.79 macallan static void mach64_putchar_mono(void *, int, int, u_int, long); 262 1.79 macallan static void mach64_putchar_aa8(void *, int, int, u_int, long); 263 1.30 thorpej static void mach64_copycols(void *, int, int, int, int); 264 1.30 thorpej static void mach64_erasecols(void *, int, int, int, long); 265 1.30 thorpej static void mach64_copyrows(void *, int, int, int); 266 1.30 thorpej static void mach64_eraserows(void *, int, int, long); 267 1.30 thorpej static void mach64_clearscreen(struct mach64_softc *); 268 1.30 thorpej 269 1.30 thorpej static int mach64_putcmap(struct mach64_softc *, struct wsdisplay_cmap *); 270 1.30 thorpej static int mach64_getcmap(struct mach64_softc *, struct wsdisplay_cmap *); 271 1.30 thorpej static int mach64_putpalreg(struct mach64_softc *, uint8_t, uint8_t, 272 1.30 thorpej uint8_t, uint8_t); 273 1.79 macallan static void mach64_bitblt(void *, int, int, int, int, int, int, int); 274 1.30 thorpej static void mach64_rectfill(struct mach64_softc *, int, int, int, int, int); 275 1.30 thorpej static void mach64_setup_mono(struct mach64_softc *, int, int, int, int, 276 1.30 thorpej uint32_t, uint32_t); 277 1.30 thorpej static void mach64_feed_bytes(struct mach64_softc *, int, uint8_t *); 278 1.30 thorpej #if 0 279 1.30 thorpej static void mach64_showpal(struct mach64_softc *); 280 1.30 thorpej #endif 281 1.21 martin 282 1.34 macallan static void machfb_blank(struct mach64_softc *, int); 283 1.59 macallan static int machfb_drm_print(void *, const char *); 284 1.1 junyoung 285 1.30 thorpej static struct wsscreen_descr mach64_defaultscreen = { 286 1.1 junyoung "default", 287 1.33 macallan 80, 30, 288 1.33 macallan NULL, 289 1.1 junyoung 8, 16, 290 1.93 macallan WSSCREEN_WSCOLORS | WSSCREEN_HILIT | WSSCREEN_UNDERLINE 291 1.94 macallan | WSSCREEN_RESIZE , 292 1.93 macallan NULL 293 1.1 junyoung }; 294 1.1 junyoung 295 1.30 thorpej static const struct wsscreen_descr *_mach64_scrlist[] = { 296 1.1 junyoung &mach64_defaultscreen, 297 1.1 junyoung }; 298 1.1 junyoung 299 1.30 thorpej static struct wsscreen_list mach64_screenlist = { 300 1.54 dyoung __arraycount(_mach64_scrlist), 301 1.1 junyoung _mach64_scrlist 302 1.1 junyoung }; 303 1.1 junyoung 304 1.49 christos static int mach64_ioctl(void *, void *, u_long, void *, int, 305 1.40 jmmv struct lwp *); 306 1.40 jmmv static paddr_t mach64_mmap(void *, void *, off_t, int); 307 1.41 macallan 308 1.41 macallan static struct vcons_screen mach64_console_screen; 309 1.41 macallan 310 1.1 junyoung /* 311 1.1 junyoung * Inline functions for getting access to register aperture. 312 1.1 junyoung */ 313 1.1 junyoung 314 1.41 macallan static inline uint32_t 315 1.41 macallan regr(struct mach64_softc *sc, uint32_t index) 316 1.1 junyoung { 317 1.81 macallan return bus_space_read_4(sc->sc_regt, sc->sc_regh, index + 0x400); 318 1.1 junyoung } 319 1.1 junyoung 320 1.41 macallan static inline uint8_t 321 1.41 macallan regrb(struct mach64_softc *sc, uint32_t index) 322 1.1 junyoung { 323 1.81 macallan return bus_space_read_1(sc->sc_regt, sc->sc_regh, index + 0x400); 324 1.1 junyoung } 325 1.1 junyoung 326 1.1 junyoung static inline void 327 1.41 macallan regw(struct mach64_softc *sc, uint32_t index, uint32_t data) 328 1.1 junyoung { 329 1.81 macallan bus_space_write_4(sc->sc_regt, sc->sc_regh, index + 0x400, data); 330 1.92 msaitoh bus_space_barrier(sc->sc_regt, sc->sc_regh, index, 4, 331 1.25 macallan BUS_SPACE_BARRIER_WRITE); 332 1.1 junyoung } 333 1.1 junyoung 334 1.1 junyoung static inline void 335 1.79 macallan regws(struct mach64_softc *sc, uint32_t index, uint32_t data) 336 1.79 macallan { 337 1.81 macallan bus_space_write_stream_4(sc->sc_regt, sc->sc_regh, index + 0x400, data); 338 1.92 msaitoh bus_space_barrier(sc->sc_regt, sc->sc_regh, index + 0x400, 4, 339 1.79 macallan BUS_SPACE_BARRIER_WRITE); 340 1.79 macallan } 341 1.79 macallan 342 1.79 macallan static inline void 343 1.41 macallan regwb(struct mach64_softc *sc, uint32_t index, uint8_t data) 344 1.1 junyoung { 345 1.81 macallan bus_space_write_1(sc->sc_regt, sc->sc_regh, index + 0x400, data); 346 1.92 msaitoh bus_space_barrier(sc->sc_regt, sc->sc_regh, index + 0x400, 1, 347 1.25 macallan BUS_SPACE_BARRIER_WRITE); 348 1.1 junyoung } 349 1.1 junyoung 350 1.1 junyoung static inline void 351 1.41 macallan regwb_pll(struct mach64_softc *sc, uint32_t index, uint8_t data) 352 1.1 junyoung { 353 1.59 macallan uint32_t reg; 354 1.59 macallan 355 1.59 macallan reg = regr(sc, CLOCK_CNTL); 356 1.59 macallan reg |= PLL_WR_EN; 357 1.59 macallan regw(sc, CLOCK_CNTL, reg); 358 1.59 macallan reg &= ~(PLL_ADDR | PLL_DATA); 359 1.59 macallan reg |= (index & 0x3f) << PLL_ADDR_SHIFT; 360 1.59 macallan reg |= data << PLL_DATA_SHIFT; 361 1.59 macallan reg |= CLOCK_STROBE; 362 1.59 macallan regw(sc, CLOCK_CNTL, reg); 363 1.59 macallan reg &= ~PLL_WR_EN; 364 1.59 macallan regw(sc, CLOCK_CNTL, reg); 365 1.59 macallan } 366 1.59 macallan 367 1.59 macallan static inline uint8_t 368 1.59 macallan regrb_pll(struct mach64_softc *sc, uint32_t index) 369 1.59 macallan { 370 1.59 macallan 371 1.59 macallan regwb(sc, CLOCK_CNTL + 1, index << 2); 372 1.59 macallan return regrb(sc, CLOCK_CNTL + 2); 373 1.1 junyoung } 374 1.1 junyoung 375 1.1 junyoung static inline void 376 1.41 macallan wait_for_fifo(struct mach64_softc *sc, uint8_t v) 377 1.1 junyoung { 378 1.1 junyoung while ((regr(sc, FIFO_STAT) & 0xffff) > (0x8000 >> v)) 379 1.28 christos continue; 380 1.1 junyoung } 381 1.1 junyoung 382 1.1 junyoung static inline void 383 1.1 junyoung wait_for_idle(struct mach64_softc *sc) 384 1.1 junyoung { 385 1.1 junyoung wait_for_fifo(sc, 16); 386 1.1 junyoung while ((regr(sc, GUI_STAT) & 1) != 0) 387 1.28 christos continue; 388 1.1 junyoung } 389 1.1 junyoung 390 1.30 thorpej static int 391 1.54 dyoung mach64_match(device_t parent, cfdata_t match, void *aux) 392 1.1 junyoung { 393 1.1 junyoung struct pci_attach_args *pa = (struct pci_attach_args *)aux; 394 1.1 junyoung int i; 395 1.1 junyoung 396 1.1 junyoung if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY || 397 1.1 junyoung PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA) 398 1.1 junyoung return 0; 399 1.1 junyoung 400 1.54 dyoung for (i = 0; i < __arraycount(mach64_info); i++) 401 1.1 junyoung if (PCI_PRODUCT(pa->pa_id) == mach64_info[i].chip_id) { 402 1.1 junyoung mach64_chip_id = PCI_PRODUCT(pa->pa_id); 403 1.1 junyoung mach64_chip_rev = PCI_REVISION(pa->pa_class); 404 1.24 macallan return 100; 405 1.1 junyoung } 406 1.22 perry 407 1.1 junyoung return 0; 408 1.1 junyoung } 409 1.1 junyoung 410 1.30 thorpej static void 411 1.54 dyoung mach64_attach(device_t parent, device_t self, void *aux) 412 1.1 junyoung { 413 1.54 dyoung struct mach64_softc *sc = device_private(self); 414 1.1 junyoung struct pci_attach_args *pa = aux; 415 1.41 macallan struct rasops_info *ri; 416 1.103 jdc const char *mptr = NULL; 417 1.59 macallan prop_data_t edid_data; 418 1.59 macallan const struct videomode *mode = NULL; 419 1.64 macallan int bar, id, expected_id; 420 1.64 macallan int is_gx; 421 1.64 macallan const char **memtype_names; 422 1.1 junyoung struct wsemuldisplaydev_attach_args aa; 423 1.1 junyoung long defattr; 424 1.98 macallan int width = 1024, height = 768; 425 1.21 martin pcireg_t screg; 426 1.59 macallan uint32_t reg; 427 1.75 macallan const pcireg_t enables = PCI_COMMAND_MEM_ENABLE; 428 1.81 macallan int use_mmio = FALSE; 429 1.1 junyoung 430 1.59 macallan sc->sc_dev = self; 431 1.1 junyoung sc->sc_pc = pa->pa_pc; 432 1.1 junyoung sc->sc_pcitag = pa->pa_tag; 433 1.26 macallan sc->sc_dacw = -1; 434 1.26 macallan sc->sc_mode = WSDISPLAYIO_MODE_EMUL; 435 1.41 macallan sc->sc_nbus = pa->pa_bus; 436 1.41 macallan sc->sc_ndev = pa->pa_device; 437 1.41 macallan sc->sc_nfunc = pa->pa_function; 438 1.41 macallan sc->sc_locked = 0; 439 1.59 macallan sc->sc_iot = pa->pa_iot; 440 1.67 macallan sc->sc_accessops.ioctl = mach64_ioctl; 441 1.67 macallan sc->sc_accessops.mmap = mach64_mmap; 442 1.98 macallan sc->sc_setmode = 0; 443 1.24 macallan 444 1.73 drochner pci_aprint_devinfo(pa, "Graphics processor"); 445 1.61 macallan #ifdef MACHFB_DEBUG 446 1.59 macallan printf(prop_dictionary_externalize(device_properties(self))); 447 1.59 macallan #endif 448 1.92 msaitoh 449 1.76 macallan /* enable memory access */ 450 1.26 macallan screg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PCI_COMMAND_STATUS_REG); 451 1.65 dyoung if ((screg & enables) != enables) { 452 1.65 dyoung screg |= enables; 453 1.59 macallan pci_conf_write(sc->sc_pc, sc->sc_pcitag, 454 1.59 macallan PCI_COMMAND_STATUS_REG, screg); 455 1.59 macallan } 456 1.1 junyoung for (bar = 0; bar < NBARS; bar++) { 457 1.1 junyoung reg = PCI_MAPREG_START + (bar * 4); 458 1.1 junyoung sc->sc_bars[bar].vb_type = pci_mapreg_type(sc->sc_pc, 459 1.1 junyoung sc->sc_pcitag, reg); 460 1.1 junyoung (void)pci_mapreg_info(sc->sc_pc, sc->sc_pcitag, reg, 461 1.1 junyoung sc->sc_bars[bar].vb_type, &sc->sc_bars[bar].vb_base, 462 1.1 junyoung &sc->sc_bars[bar].vb_size, &sc->sc_bars[bar].vb_flags); 463 1.1 junyoung } 464 1.76 macallan aprint_debug_dev(sc->sc_dev, "aperture size %08x\n", 465 1.59 macallan (uint32_t)sc->sc_apersize); 466 1.59 macallan 467 1.92 msaitoh sc->sc_rom.vb_type = PCI_MAPREG_TYPE_ROM; 468 1.59 macallan pci_mapreg_info(sc->sc_pc, sc->sc_pcitag, PCI_MAPREG_ROM, 469 1.59 macallan sc->sc_rom.vb_type, &sc->sc_rom.vb_base, 470 1.59 macallan &sc->sc_rom.vb_size, &sc->sc_rom.vb_flags); 471 1.3 martin sc->sc_memt = pa->pa_memt; 472 1.1 junyoung 473 1.81 macallan /* use MMIO register aperture if available */ 474 1.81 macallan if ((sc->sc_regbase != 0) && (sc->sc_regbase != 0xffffffff)) { 475 1.92 msaitoh if (pci_mapreg_map(pa, MACH64_BAR_MMIO, PCI_MAPREG_TYPE_MEM, 476 1.92 msaitoh 0, &sc->sc_regt, &sc->sc_regh, &sc->sc_regbase, 477 1.81 macallan &sc->sc_regsize) == 0) { 478 1.81 macallan 479 1.81 macallan /* 480 1.81 macallan * the MMIO aperture maps both 1KB register blocks, but 481 1.81 macallan * all register offsets are relative to the 2nd one so 482 1.81 macallan * for now fix this up in MACH64_REG_OFF and the access 483 1.81 macallan * functions 484 1.81 macallan */ 485 1.81 macallan aprint_normal_dev(sc->sc_dev, "using MMIO aperture\n"); 486 1.81 macallan use_mmio = TRUE; 487 1.81 macallan } 488 1.92 msaitoh } 489 1.81 macallan if (!use_mmio) { 490 1.92 msaitoh if (bus_space_map(sc->sc_memt, sc->sc_aperbase, 491 1.92 msaitoh sc->sc_apersize, BUS_SPACE_MAP_LINEAR, &sc->sc_memh)) { 492 1.81 macallan panic("%s: failed to map aperture", 493 1.81 macallan device_xname(sc->sc_dev)); 494 1.81 macallan } 495 1.59 macallan 496 1.81 macallan sc->sc_regt = sc->sc_memt; 497 1.81 macallan bus_space_subregion(sc->sc_regt, sc->sc_memh, MACH64_REG_OFF, 498 1.83 macallan MACH64_REG_SIZE, &sc->sc_regh); 499 1.64 macallan } 500 1.64 macallan 501 1.3 martin mach64_init(sc); 502 1.1 junyoung 503 1.59 macallan aprint_normal_dev(sc->sc_dev, 504 1.58 mrg "%d MB aperture at 0x%08x, %d KB registers at 0x%08x\n", 505 1.58 mrg (u_int)(sc->sc_apersize / (1024 * 1024)), 506 1.81 macallan (u_int)sc->sc_aperbase, (u_int)(sc->sc_regsize / 1024), 507 1.81 macallan (u_int)sc->sc_regbase); 508 1.1 junyoung 509 1.59 macallan printf("%s: %d KB ROM at 0x%08x\n", device_xname(sc->sc_dev), 510 1.59 macallan (int)sc->sc_rom.vb_size >> 10, (uint32_t)sc->sc_rom.vb_base); 511 1.101 jdc #ifdef MACHFB_DEBUG 512 1.101 jdc mach64_get_mode(sc, NULL); 513 1.103 jdc mach64_print_reg(sc); 514 1.101 jdc #endif 515 1.59 macallan 516 1.59 macallan prop_dictionary_get_uint32(device_properties(self), "width", &width); 517 1.59 macallan prop_dictionary_get_uint32(device_properties(self), "height", &height); 518 1.59 macallan 519 1.98 macallan default_mode.hdisplay = width; 520 1.98 macallan default_mode.vdisplay = height; 521 1.98 macallan 522 1.105 christos prop_dictionary_get_string(device_properties(sc->sc_dev), 523 1.103 jdc "videomode", &mptr); 524 1.103 jdc 525 1.93 macallan memset(&sc->sc_ei, 0, sizeof(sc->sc_ei)); 526 1.103 jdc if (mptr == NULL && 527 1.103 jdc (edid_data = prop_dictionary_get(device_properties(self), "EDID")) 528 1.59 macallan != NULL) { 529 1.59 macallan 530 1.95 riastrad sc->sc_edid_size = uimin(1024, prop_data_size(edid_data)); 531 1.59 macallan memset(sc->sc_edid_data, 0, sizeof(sc->sc_edid_data)); 532 1.99 martin memcpy(sc->sc_edid_data, prop_data_value(edid_data), 533 1.59 macallan sc->sc_edid_size); 534 1.59 macallan 535 1.93 macallan edid_parse(sc->sc_edid_data, &sc->sc_ei); 536 1.59 macallan 537 1.61 macallan #ifdef MACHFB_DEBUG 538 1.93 macallan edid_print(&sc->sc_ei); 539 1.59 macallan #endif 540 1.59 macallan } 541 1.64 macallan is_gx = 0; 542 1.64 macallan switch(mach64_chip_id) { 543 1.64 macallan case PCI_PRODUCT_ATI_MACH64_GX: 544 1.64 macallan case PCI_PRODUCT_ATI_MACH64_CX: 545 1.64 macallan is_gx = 1; 546 1.97 mrg /* FALLTHROUGH */ 547 1.64 macallan case PCI_PRODUCT_ATI_MACH64_CT: 548 1.64 macallan sc->has_dsp = 0; 549 1.64 macallan break; 550 1.64 macallan case PCI_PRODUCT_ATI_MACH64_VT: 551 1.64 macallan case PCI_PRODUCT_ATI_RAGE_II: 552 1.64 macallan if((mach64_chip_rev & 0x07) == 0) { 553 1.64 macallan sc->has_dsp = 0; 554 1.64 macallan break; 555 1.64 macallan } 556 1.97 mrg /* FALLTHROUGH */ 557 1.64 macallan default: 558 1.64 macallan sc->has_dsp = 1; 559 1.64 macallan } 560 1.64 macallan 561 1.64 macallan memtype_names = is_gx ? mach64_gx_memtype_names : mach64_memtype_names; 562 1.1 junyoung 563 1.1 junyoung sc->memsize = mach64_get_memsize(sc); 564 1.81 macallan 565 1.64 macallan if(is_gx) 566 1.64 macallan sc->memtype = (regr(sc, CONFIG_STAT0) >> 3) & 0x07; 567 1.64 macallan else 568 1.64 macallan sc->memtype = regr(sc, CONFIG_STAT0) & 0x07; 569 1.1 junyoung 570 1.101 jdc sc->ref_freq = mach64_ref_freq(); 571 1.1 junyoung 572 1.59 macallan reg = regr(sc, CLOCK_CNTL); 573 1.59 macallan sc->sc_clock = reg & 3; 574 1.101 jdc DPRINTF("using clock %d\n", sc->sc_clock); 575 1.59 macallan 576 1.101 jdc DPRINTF("ref_freq: %d\n", sc->ref_freq); 577 1.59 macallan sc->ref_div = regrb_pll(sc, PLL_REF_DIV); 578 1.98 macallan DPRINTF("ref_div: %d\n", sc->ref_div); 579 1.59 macallan sc->mclk_fb_div = regrb_pll(sc, MCLK_FB_DIV); 580 1.98 macallan DPRINTF("mclk_fb_div: %d\n", sc->mclk_fb_div); 581 1.22 perry sc->mem_freq = (2 * sc->ref_freq * sc->mclk_fb_div) / 582 1.1 junyoung (sc->ref_div * 2); 583 1.1 junyoung sc->mclk_post_div = (sc->mclk_fb_div * 2 * sc->ref_freq) / 584 1.1 junyoung (sc->mem_freq * sc->ref_div); 585 1.1 junyoung sc->ramdac_freq = mach64_get_max_ramdac(sc); 586 1.93 macallan { 587 1.93 macallan sc->minref = sc->ramdac_freq / 510; 588 1.93 macallan sc->m = sc->ref_freq / sc->minref; 589 1.98 macallan DPRINTF("minref: %d m: %d\n", sc->minref, sc->m); 590 1.93 macallan } 591 1.59 macallan aprint_normal_dev(sc->sc_dev, 592 1.58 mrg "%ld KB %s %d.%d MHz, maximum RAMDAC clock %d MHz\n", 593 1.58 mrg (u_long)sc->memsize, 594 1.64 macallan memtype_names[sc->memtype], 595 1.1 junyoung sc->mem_freq / 1000, sc->mem_freq % 1000, 596 1.1 junyoung sc->ramdac_freq / 1000); 597 1.22 perry 598 1.1 junyoung id = regr(sc, CONFIG_CHIP_ID) & 0xffff; 599 1.64 macallan switch(mach64_chip_id) { 600 1.64 macallan case PCI_PRODUCT_ATI_MACH64_GX: 601 1.64 macallan expected_id = 0x00d7; 602 1.64 macallan break; 603 1.64 macallan case PCI_PRODUCT_ATI_MACH64_CX: 604 1.64 macallan expected_id = 0x0057; 605 1.64 macallan break; 606 1.64 macallan default: 607 1.64 macallan /* Most chip IDs match their PCI product ID. */ 608 1.64 macallan expected_id = mach64_chip_id; 609 1.64 macallan } 610 1.64 macallan 611 1.64 macallan if (id != expected_id) { 612 1.59 macallan aprint_error_dev(sc->sc_dev, 613 1.64 macallan "chip ID mismatch, 0x%x != 0x%x\n", id, expected_id); 614 1.1 junyoung return; 615 1.1 junyoung } 616 1.1 junyoung 617 1.59 macallan sc->sc_console = mach64_is_console(sc); 618 1.100 macallan sc->sc_gen_cntl = regr(sc, CRTC_GEN_CNTL); 619 1.100 macallan aprint_debug("gen_cntl: %08x\n", sc->sc_gen_cntl); 620 1.100 macallan sc->sc_gen_cntl &= CRTC_CSYNC_EN; 621 1.100 macallan aprint_normal_dev(sc->sc_dev, "found composite sync %s\n", 622 1.100 macallan sc->sc_gen_cntl ? "enabled" : "disabled"); 623 1.93 macallan 624 1.93 macallan #define MODE_IS_VALID(m) ((sc->ramdac_freq >= (m)->dot_clock) && \ 625 1.98 macallan ((m)->hdisplay <= 1280)) 626 1.93 macallan 627 1.93 macallan /* no mode setting support on ancient chips with external clocks */ 628 1.98 macallan sc->sc_setmode = 0; 629 1.93 macallan if (!is_gx) { 630 1.93 macallan /* 631 1.93 macallan * Now pick a mode. 632 1.93 macallan */ 633 1.93 macallan if ((sc->sc_ei.edid_preferred_mode != NULL)) { 634 1.93 macallan struct videomode *m = sc->sc_ei.edid_preferred_mode; 635 1.93 macallan if (MODE_IS_VALID(m)) { 636 1.93 macallan memcpy(&default_mode, m, 637 1.93 macallan sizeof(struct videomode)); 638 1.98 macallan sc->sc_setmode = 1; 639 1.93 macallan } else { 640 1.101 jdc aprint_normal_dev(sc->sc_dev, 641 1.101 jdc "unable to use EDID preferred mode " 642 1.101 jdc "(%d x %d)\n", m->hdisplay, m->vdisplay); 643 1.93 macallan } 644 1.93 macallan } 645 1.93 macallan /* 646 1.93 macallan * if we can't use the preferred mode go look for the 647 1.93 macallan * best one we can support 648 1.93 macallan */ 649 1.98 macallan if (sc->sc_setmode == 0) { 650 1.93 macallan struct videomode *m = sc->sc_ei.edid_modes; 651 1.93 macallan 652 1.93 macallan mode = NULL; 653 1.93 macallan sort_modes(sc->sc_ei.edid_modes, 654 1.93 macallan &sc->sc_ei.edid_preferred_mode, 655 1.93 macallan sc->sc_ei.edid_nmodes); 656 1.93 macallan for (int n = 0; n < sc->sc_ei.edid_nmodes; n++) 657 1.93 macallan if (MODE_IS_VALID(&m[n])) { 658 1.93 macallan mode = &m[n]; 659 1.93 macallan break; 660 1.93 macallan } 661 1.93 macallan if (mode != NULL) { 662 1.93 macallan memcpy(&default_mode, mode, 663 1.93 macallan sizeof(struct videomode)); 664 1.98 macallan sc->sc_setmode = 1; 665 1.93 macallan } 666 1.93 macallan } 667 1.98 macallan } 668 1.98 macallan 669 1.98 macallan /* make sure my_mode points at something sensible if the above fails */ 670 1.98 macallan if (default_mode.dot_clock == 0) { 671 1.98 macallan sc->sc_setmode = 0; 672 1.98 macallan mode = pick_mode_by_ref(width, height, 60); 673 1.98 macallan if (mode != NULL) { 674 1.98 macallan memcpy(&default_mode, mode, sizeof(default_mode)); 675 1.98 macallan } else if ((width > 0) && (height > 0)) { 676 1.98 macallan default_mode.hdisplay = width; 677 1.98 macallan default_mode.vdisplay = height; 678 1.98 macallan } else { 679 1.98 macallan /* 680 1.98 macallan * if we end up here we're probably dealing with 681 1.98 macallan * uninitialized hardware - try to set 1024x768@60 and 682 1.98 macallan * hope for the best... 683 1.98 macallan */ 684 1.93 macallan mode = pick_mode_by_ref(1024, 768, 60); 685 1.98 macallan if (mode == NULL) return; 686 1.98 macallan memcpy(&default_mode, mode, sizeof(default_mode)); 687 1.98 macallan if (!is_gx) sc->sc_setmode = 1; 688 1.98 macallan } 689 1.7 martin } 690 1.98 macallan 691 1.93 macallan sc->sc_my_mode = &default_mode; 692 1.1 junyoung 693 1.98 macallan if ((width == sc->sc_my_mode->hdisplay) && 694 1.98 macallan (height == sc->sc_my_mode->vdisplay)) 695 1.98 macallan sc->sc_setmode = 0; 696 1.98 macallan 697 1.1 junyoung sc->bits_per_pixel = 8; 698 1.33 macallan sc->virt_x = sc->sc_my_mode->hdisplay; 699 1.33 macallan sc->virt_y = sc->sc_my_mode->vdisplay; 700 1.102 macallan sc->stride = (sc->virt_x + 7) & ~7; /* hw needs multiples of 8 */ 701 1.1 junyoung sc->max_x = sc->virt_x - 1; 702 1.1 junyoung sc->max_y = (sc->memsize * 1024) / 703 1.102 macallan (sc->stride * (sc->bits_per_pixel / 8)) - 1; 704 1.22 perry 705 1.1 junyoung sc->color_depth = CRTC_PIX_WIDTH_8BPP; 706 1.1 junyoung 707 1.1 junyoung mach64_init_engine(sc); 708 1.59 macallan 709 1.98 macallan if (sc->sc_setmode) 710 1.59 macallan mach64_modeswitch(sc, sc->sc_my_mode); 711 1.1 junyoung 712 1.59 macallan aprint_normal_dev(sc->sc_dev, 713 1.58 mrg "initial resolution %dx%d at %d bpp\n", 714 1.33 macallan sc->sc_my_mode->hdisplay, sc->sc_my_mode->vdisplay, 715 1.1 junyoung sc->bits_per_pixel); 716 1.1 junyoung 717 1.34 macallan wsfont_init(); 718 1.92 msaitoh 719 1.94 macallan #ifdef GLYPHCACHE_DEBUG 720 1.94 macallan /* shrink the screen so we can see part of the glyph cache */ 721 1.94 macallan sc->sc_my_mode->vdisplay -= 200; 722 1.94 macallan #endif 723 1.94 macallan 724 1.67 macallan vcons_init(&sc->vd, sc, &mach64_defaultscreen, &sc->sc_accessops); 725 1.41 macallan sc->vd.init_screen = mach64_init_screen; 726 1.94 macallan sc->vd.show_screen_cookie = &sc->sc_gc; 727 1.94 macallan sc->vd.show_screen_cb = glyphcache_adapt; 728 1.41 macallan 729 1.79 macallan sc->sc_gc.gc_bitblt = mach64_bitblt; 730 1.79 macallan sc->sc_gc.gc_blitcookie = sc; 731 1.79 macallan sc->sc_gc.gc_rop = MIX_SRC; 732 1.79 macallan 733 1.79 macallan ri = &mach64_console_screen.scr_ri; 734 1.41 macallan if (sc->sc_console) { 735 1.64 macallan 736 1.41 macallan vcons_init_screen(&sc->vd, &mach64_console_screen, 1, 737 1.41 macallan &defattr); 738 1.41 macallan mach64_console_screen.scr_flags |= VCONS_SCREEN_IS_STATIC; 739 1.41 macallan 740 1.41 macallan mach64_defaultscreen.textops = &ri->ri_ops; 741 1.41 macallan mach64_defaultscreen.capabilities = ri->ri_caps; 742 1.41 macallan mach64_defaultscreen.nrows = ri->ri_rows; 743 1.41 macallan mach64_defaultscreen.ncols = ri->ri_cols; 744 1.79 macallan glyphcache_init(&sc->sc_gc, sc->sc_my_mode->vdisplay + 5, 745 1.102 macallan ((sc->memsize * 1024) / sc->stride) - 746 1.80 macallan sc->sc_my_mode->vdisplay - 5, 747 1.102 macallan sc->stride, 748 1.80 macallan ri->ri_font->fontwidth, 749 1.80 macallan ri->ri_font->fontheight, 750 1.80 macallan defattr); 751 1.92 msaitoh wsdisplay_cnattach(&mach64_defaultscreen, ri, 0, 0, defattr); 752 1.33 macallan } else { 753 1.33 macallan /* 754 1.33 macallan * since we're not the console we can postpone the rest 755 1.33 macallan * until someone actually allocates a screen for us 756 1.33 macallan */ 757 1.77 macallan if (mach64_console_screen.scr_ri.ri_rows == 0) { 758 1.77 macallan /* do some minimal setup to avoid weirdnesses later */ 759 1.77 macallan vcons_init_screen(&sc->vd, &mach64_console_screen, 1, 760 1.77 macallan &defattr); 761 1.88 macallan } else 762 1.88 macallan (*ri->ri_ops.allocattr)(ri, 0, 0, 0, &defattr); 763 1.79 macallan 764 1.79 macallan glyphcache_init(&sc->sc_gc, sc->sc_my_mode->vdisplay + 5, 765 1.102 macallan ((sc->memsize * 1024) / sc->stride) - 766 1.80 macallan sc->sc_my_mode->vdisplay - 5, 767 1.102 macallan sc->stride, 768 1.80 macallan ri->ri_font->fontwidth, 769 1.80 macallan ri->ri_font->fontheight, 770 1.80 macallan defattr); 771 1.7 martin } 772 1.79 macallan 773 1.78 macallan sc->sc_bg = mach64_console_screen.scr_ri.ri_devcmap[WS_DEFAULT_BG]; 774 1.78 macallan mach64_clearscreen(sc); 775 1.78 macallan mach64_init_lut(sc); 776 1.78 macallan 777 1.78 macallan if (sc->sc_console) 778 1.78 macallan vcons_replay_msgbuf(&mach64_console_screen); 779 1.78 macallan 780 1.78 macallan machfb_blank(sc, 0); /* unblank the screen */ 781 1.92 msaitoh 782 1.41 macallan aa.console = sc->sc_console; 783 1.1 junyoung aa.scrdata = &mach64_screenlist; 784 1.67 macallan aa.accessops = &sc->sc_accessops; 785 1.41 macallan aa.accesscookie = &sc->vd; 786 1.1 junyoung 787 1.104 thorpej config_found(self, &aa, wsemuldisplaydevprint, 788 1.106 thorpej CFARGS(.iattr = "wsemuldisplaydev")); 789 1.90 macallan #if 0 790 1.90 macallan /* XXX 791 1.90 macallan * turns out some firmware doesn't turn these back on when needed 792 1.90 macallan * so we need to turn them off only when mapping vram in 793 1.90 macallan * WSDISPLAYIO_MODE_DUMB would overlap ( unlikely but far from 794 1.90 macallan * impossible ) 795 1.92 msaitoh */ 796 1.81 macallan if (use_mmio) { 797 1.81 macallan /* 798 1.92 msaitoh * Now that we took over, turn off the aperture registers if we 799 1.81 macallan * don't use them. Can't do this earlier since on some hardware 800 1.81 macallan * we use firmware calls as early console output which may in 801 1.81 macallan * turn try to access these registers. 802 1.81 macallan */ 803 1.81 macallan reg = regr(sc, BUS_CNTL); 804 1.81 macallan aprint_debug_dev(sc->sc_dev, "BUS_CNTL: %08x\n", reg); 805 1.81 macallan reg |= BUS_APER_REG_DIS; 806 1.81 macallan regw(sc, BUS_CNTL, reg); 807 1.81 macallan } 808 1.90 macallan #endif 809 1.104 thorpej config_found(self, aux, machfb_drm_print, 810 1.106 thorpej CFARGS(.iattr = "drm")); 811 1.59 macallan } 812 1.59 macallan 813 1.59 macallan static int 814 1.59 macallan machfb_drm_print(void *aux, const char *pnp) 815 1.59 macallan { 816 1.59 macallan if (pnp) 817 1.59 macallan aprint_normal("direct rendering for %s", pnp); 818 1.59 macallan return (UNSUPP); 819 1.1 junyoung } 820 1.1 junyoung 821 1.30 thorpej static void 822 1.41 macallan mach64_init_screen(void *cookie, struct vcons_screen *scr, int existing, 823 1.48 christos long *defattr) 824 1.1 junyoung { 825 1.41 macallan struct mach64_softc *sc = cookie; 826 1.41 macallan struct rasops_info *ri = &scr->scr_ri; 827 1.41 macallan 828 1.21 martin ri->ri_depth = sc->bits_per_pixel; 829 1.33 macallan ri->ri_width = sc->sc_my_mode->hdisplay; 830 1.33 macallan ri->ri_height = sc->sc_my_mode->vdisplay; 831 1.102 macallan ri->ri_stride = sc->stride; 832 1.87 macallan ri->ri_flg = RI_CENTER | RI_FULLCLEAR; 833 1.78 macallan if (ri->ri_depth == 8) 834 1.93 macallan ri->ri_flg |= RI_8BIT_IS_RGB | RI_ENABLE_ALPHA | 835 1.93 macallan RI_PREFER_ALPHA; 836 1.21 martin 837 1.66 macallan #ifdef VCONS_DRAW_INTR 838 1.66 macallan scr->scr_flags |= VCONS_DONT_READ; 839 1.66 macallan #endif 840 1.94 macallan scr->scr_flags |= VCONS_LOADFONT; 841 1.66 macallan 842 1.72 macallan rasops_init(ri, 0, 0); 843 1.94 macallan ri->ri_caps = WSSCREEN_WSCOLORS | WSSCREEN_HILIT | WSSCREEN_UNDERLINE | 844 1.94 macallan WSSCREEN_RESIZE; 845 1.41 macallan rasops_reconfig(ri, sc->sc_my_mode->vdisplay / ri->ri_font->fontheight, 846 1.41 macallan sc->sc_my_mode->hdisplay / ri->ri_font->fontwidth); 847 1.92 msaitoh 848 1.41 macallan /* enable acceleration */ 849 1.41 macallan ri->ri_hw = scr; 850 1.41 macallan ri->ri_ops.copyrows = mach64_copyrows; 851 1.41 macallan ri->ri_ops.copycols = mach64_copycols; 852 1.41 macallan ri->ri_ops.eraserows = mach64_eraserows; 853 1.41 macallan ri->ri_ops.erasecols = mach64_erasecols; 854 1.41 macallan ri->ri_ops.cursor = mach64_cursor; 855 1.79 macallan if (FONT_IS_ALPHA(ri->ri_font)) { 856 1.79 macallan ri->ri_ops.putchar = mach64_putchar_aa8; 857 1.79 macallan } else 858 1.79 macallan ri->ri_ops.putchar = mach64_putchar_mono; 859 1.1 junyoung } 860 1.1 junyoung 861 1.30 thorpej static void 862 1.3 martin mach64_init(struct mach64_softc *sc) 863 1.1 junyoung { 864 1.41 macallan sc->sc_blanked = 0; 865 1.1 junyoung } 866 1.1 junyoung 867 1.30 thorpej static int 868 1.1 junyoung mach64_get_memsize(struct mach64_softc *sc) 869 1.1 junyoung { 870 1.1 junyoung int tmp, memsize; 871 1.1 junyoung int mem_tab[] = { 872 1.1 junyoung 512, 1024, 2048, 4096, 6144, 8192, 12288, 16384 873 1.1 junyoung }; 874 1.1 junyoung tmp = regr(sc, MEM_CNTL); 875 1.41 macallan #ifdef DIAGNOSTIC 876 1.59 macallan aprint_debug_dev(sc->sc_dev, "memctl %08x\n", tmp); 877 1.41 macallan #endif 878 1.1 junyoung if (sc->has_dsp) { 879 1.1 junyoung tmp &= 0x0000000f; 880 1.1 junyoung if (tmp < 8) 881 1.1 junyoung memsize = (tmp + 1) * 512; 882 1.1 junyoung else if (tmp < 12) 883 1.1 junyoung memsize = (tmp - 3) * 1024; 884 1.1 junyoung else 885 1.1 junyoung memsize = (tmp - 7) * 2048; 886 1.1 junyoung } else { 887 1.1 junyoung memsize = mem_tab[tmp & 0x07]; 888 1.1 junyoung } 889 1.1 junyoung 890 1.1 junyoung return memsize; 891 1.1 junyoung } 892 1.1 junyoung 893 1.30 thorpej static int 894 1.1 junyoung mach64_get_max_ramdac(struct mach64_softc *sc) 895 1.1 junyoung { 896 1.1 junyoung int i; 897 1.1 junyoung 898 1.22 perry if ((mach64_chip_id == PCI_PRODUCT_ATI_MACH64_VT || 899 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_II) && 900 1.1 junyoung (mach64_chip_rev & 0x07)) 901 1.1 junyoung return 170000; 902 1.1 junyoung 903 1.54 dyoung for (i = 0; i < __arraycount(mach64_info); i++) 904 1.1 junyoung if (mach64_chip_id == mach64_info[i].chip_id) 905 1.1 junyoung return mach64_info[i].ramdac_freq; 906 1.1 junyoung 907 1.1 junyoung if (sc->bits_per_pixel == 8) 908 1.1 junyoung return 135000; 909 1.1 junyoung else 910 1.1 junyoung return 80000; 911 1.1 junyoung } 912 1.1 junyoung 913 1.101 jdc static int 914 1.101 jdc mach64_ref_freq(void) 915 1.101 jdc { 916 1.101 jdc /* 917 1.101 jdc * There doesn't seem to be any way to calculate the reference 918 1.101 jdc * frequency from known values 919 1.101 jdc */ 920 1.101 jdc if ((mach64_chip_id == PCI_PRODUCT_ATI_RAGE_XL_PCI) || 921 1.101 jdc ((mach64_chip_id >= PCI_PRODUCT_ATI_RAGE_LT_PRO_PCI) && 922 1.101 jdc (mach64_chip_id <= PCI_PRODUCT_ATI_RAGE_L_MOB_M1_PCI))) 923 1.101 jdc return 29498; 924 1.101 jdc else 925 1.101 jdc return 14318; 926 1.101 jdc } 927 1.101 jdc 928 1.101 jdc #ifdef MACHFB_DEBUG 929 1.30 thorpej static void 930 1.1 junyoung mach64_get_mode(struct mach64_softc *sc, struct videomode *mode) 931 1.1 junyoung { 932 1.101 jdc int htotal, hdisplay, hsync_start, hsync_end; 933 1.101 jdc int vtotal, vdisplay, vsync_start, vsync_end; 934 1.103 jdc int clk_ctl, clock; 935 1.103 jdc int ref_freq, ref_div, vclk_post_div, vclk_fb_div; 936 1.101 jdc int nhsync, nvsync; 937 1.101 jdc int post_div, dot_clock, vrefresh, vrefresh2; 938 1.101 jdc 939 1.101 jdc hdisplay = regr(sc, CRTC_H_TOTAL_DISP); 940 1.101 jdc hsync_end = regr(sc, CRTC_H_SYNC_STRT_WID); 941 1.101 jdc vdisplay = regr(sc, CRTC_V_TOTAL_DISP); 942 1.101 jdc vsync_end = regr(sc, CRTC_V_SYNC_STRT_WID); 943 1.101 jdc clk_ctl = regr(sc, CLOCK_CNTL); 944 1.101 jdc clock = clk_ctl & 3; 945 1.101 jdc ref_div = regrb_pll(sc, PLL_REF_DIV); 946 1.101 jdc vclk_post_div = regrb_pll(sc, VCLK_POST_DIV); 947 1.101 jdc vclk_fb_div = regrb_pll(sc, VCLK0_FB_DIV + clock); 948 1.101 jdc ref_freq = mach64_ref_freq(); 949 1.101 jdc 950 1.101 jdc htotal = ((hdisplay & 0x01ff) + 1) << 3; 951 1.101 jdc hdisplay = (((hdisplay & 0x1ff0000) >> 16) + 1) << 3; 952 1.101 jdc if (hsync_end & CRTC_HSYNC_NEG) 953 1.101 jdc nhsync = 1; 954 1.101 jdc else 955 1.101 jdc nhsync = 0; 956 1.101 jdc hsync_start = (((hsync_end & 0xff) + 1) << 3) + 957 1.101 jdc ((hsync_end & 0x700) >> 8); 958 1.101 jdc hsync_end = (((hsync_end & 0x1f0000) >> 16) << 3) + hsync_start; 959 1.101 jdc 960 1.101 jdc vtotal = (vdisplay & 0x07ff) + 1; 961 1.101 jdc vdisplay = ((vdisplay & 0x7ff0000) >> 16) + 1; 962 1.101 jdc if (vsync_end & CRTC_VSYNC_NEG) 963 1.101 jdc nvsync = 1; 964 1.101 jdc else 965 1.101 jdc nvsync = 0; 966 1.101 jdc vsync_start = (vsync_end & 0x07ff) + 1; 967 1.101 jdc vsync_end = ((vsync_end & 0x1f0000) >> 16) + vsync_start; 968 1.101 jdc 969 1.101 jdc switch ((vclk_post_div >> (clock * 2)) & 3) { 970 1.101 jdc case 3: 971 1.101 jdc post_div = 8; 972 1.101 jdc break; 973 1.101 jdc case 2: 974 1.101 jdc post_div = 4; 975 1.101 jdc break; 976 1.101 jdc case 1: 977 1.101 jdc post_div = 2; 978 1.101 jdc break; 979 1.101 jdc default: 980 1.101 jdc post_div = 1; 981 1.101 jdc break; 982 1.101 jdc } 983 1.101 jdc dot_clock = (2 * ref_freq * vclk_fb_div) / (ref_div * post_div); 984 1.101 jdc vrefresh = (dot_clock * 1000) / (htotal * vtotal); 985 1.101 jdc vrefresh2 = ((dot_clock * 1000) - (vrefresh * htotal * vtotal)) * 100 / 986 1.101 jdc (htotal * vtotal); 987 1.101 jdc 988 1.101 jdc aprint_normal_dev(sc->sc_dev, "Video mode:\n"); 989 1.101 jdc aprint_normal("\t%d" "x%d @ %d.%02dHz " 990 1.101 jdc "(%d %d %d %d %d %d %d %cH %cV)\n", 991 1.101 jdc hdisplay, vdisplay, vrefresh, vrefresh2, dot_clock, 992 1.101 jdc hsync_start, hsync_end, htotal, vsync_start, vsync_end, vtotal, 993 1.101 jdc nhsync == 1 ? '-' : '+', nvsync == 1 ? '-' : '+'); 994 1.101 jdc 995 1.101 jdc if (mode != NULL) { 996 1.101 jdc mode->dot_clock = dot_clock; 997 1.101 jdc mode->htotal = htotal; 998 1.101 jdc mode->hdisplay = hdisplay; 999 1.101 jdc mode->hsync_start = hsync_start; 1000 1.101 jdc mode->hsync_end = hsync_end; 1001 1.101 jdc mode->vtotal = vtotal; 1002 1.101 jdc mode->vdisplay = vdisplay; 1003 1.101 jdc mode->vsync_start = vsync_start; 1004 1.101 jdc mode->vsync_end = vsync_end; 1005 1.101 jdc mode->flags = 0; 1006 1.101 jdc if (nhsync) 1007 1.101 jdc mode->flags |= VID_NHSYNC; 1008 1.101 jdc if (nvsync) 1009 1.101 jdc mode->flags |= VID_NVSYNC; 1010 1.101 jdc } 1011 1.1 junyoung } 1012 1.103 jdc 1013 1.103 jdc static void 1014 1.103 jdc mach64_print_reg(struct mach64_softc *sc) 1015 1.103 jdc { 1016 1.103 jdc struct reglist { 1017 1.103 jdc int offset; 1018 1.103 jdc const char *name; 1019 1.103 jdc }; 1020 1.103 jdc static const struct reglist reglist_tab[] = { 1021 1.103 jdc { 0x0000, "CRTC_H_TOTAL_DISP" }, 1022 1.103 jdc { 0x0004, "CRTC_H_SYNC_STRT_WID" }, 1023 1.103 jdc { 0x0008, "CRTC_V_TOTAL_DISP" }, 1024 1.103 jdc { 0x000C, "CRTC_V_SYNC_STRT_WID" }, 1025 1.103 jdc { 0x0010, "CRTC_VLINE_CRNT_VLINE" }, 1026 1.103 jdc { 0x0014, "CRTC_OFF_PITCH" }, 1027 1.103 jdc { 0x001C, "CRTC_GEN_CNTL" }, 1028 1.103 jdc { 0x0090, "CLOCK_CNTL" }, 1029 1.103 jdc { 0, NULL } 1030 1.103 jdc }; 1031 1.103 jdc static const struct reglist plllist_tab[] = { 1032 1.103 jdc { 0x02, "PLL_REF_DIV" }, 1033 1.103 jdc { 0x03, "PLL_GEN_CNTL" }, 1034 1.103 jdc { 0x04, "MCLK_FB_DIV" }, 1035 1.103 jdc { 0x05, "PLL_VCLK_CNTL" }, 1036 1.103 jdc { 0x06, "VCLK_POST_DIV" }, 1037 1.103 jdc { 0x07, "VCLK0_FB_DIV" }, 1038 1.103 jdc { 0x08, "VCLK1_FB_DIV" }, 1039 1.103 jdc { 0x09, "VCLK2_FB_DIV" }, 1040 1.103 jdc { 0x0A, "VCLK3_FB_DIV" }, 1041 1.103 jdc { 0x0B, "PLL_XCLK_CNTL" }, 1042 1.103 jdc { 0x10, "LVDSPLL_CNTL0" }, 1043 1.103 jdc { 0x11, "LVDSPLL_CNTL0" }, 1044 1.103 jdc { 0x19, "EXT_VPLL_CNTL" }, 1045 1.103 jdc { 0x1A, "EXT_VPLL_REF_DIV" }, 1046 1.103 jdc { 0x1B, "EXT_VPLL_FB_DIV" }, 1047 1.103 jdc { 0x1C, "EXT_VPLL_MSB" }, 1048 1.103 jdc { 0, NULL } 1049 1.103 jdc }; 1050 1.103 jdc const struct reglist *r; 1051 1.103 jdc 1052 1.103 jdc aprint_normal("CRTC registers\n"); 1053 1.103 jdc for (r = reglist_tab; r->name != NULL; r++) 1054 1.103 jdc aprint_normal("0x%04x 0x%08x %s\n", r->offset, 1055 1.103 jdc regr(sc, r->offset), r->name); 1056 1.103 jdc aprint_normal("PLL registers\n"); 1057 1.103 jdc for (r = plllist_tab; r->name != NULL; r++) 1058 1.103 jdc aprint_normal("0x%02x 0x%02x %s\n", r->offset, 1059 1.103 jdc regrb_pll(sc, r->offset), r->name); 1060 1.103 jdc } 1061 1.98 macallan #endif 1062 1.1 junyoung 1063 1.30 thorpej static int 1064 1.1 junyoung mach64_calc_crtcregs(struct mach64_softc *sc, struct mach64_crtcregs *crtc, 1065 1.1 junyoung struct videomode *mode) 1066 1.1 junyoung { 1067 1.1 junyoung 1068 1.1 junyoung if (mode->dot_clock > sc->ramdac_freq) 1069 1.1 junyoung /* Clock too high. */ 1070 1.1 junyoung return 1; 1071 1.1 junyoung 1072 1.1 junyoung crtc->h_total_disp = (((mode->hdisplay >> 3) - 1) << 16) | 1073 1.1 junyoung ((mode->htotal >> 3) - 1); 1074 1.22 perry crtc->h_sync_strt_wid = 1075 1.1 junyoung (((mode->hsync_end - mode->hsync_start) >> 3) << 16) | 1076 1.101 jdc ((mode->hsync_start >> 3) - 1) | ((mode->hsync_start & 7) << 8); 1077 1.1 junyoung 1078 1.1 junyoung crtc->v_total_disp = ((mode->vdisplay - 1) << 16) | 1079 1.1 junyoung (mode->vtotal - 1); 1080 1.1 junyoung crtc->v_sync_strt_wid = 1081 1.1 junyoung ((mode->vsync_end - mode->vsync_start) << 16) | 1082 1.1 junyoung (mode->vsync_start - 1); 1083 1.1 junyoung 1084 1.1 junyoung if (mode->flags & VID_NVSYNC) 1085 1.1 junyoung crtc->v_sync_strt_wid |= CRTC_VSYNC_NEG; 1086 1.1 junyoung 1087 1.1 junyoung switch (sc->bits_per_pixel) { 1088 1.1 junyoung case 8: 1089 1.1 junyoung crtc->color_depth = CRTC_PIX_WIDTH_8BPP; 1090 1.1 junyoung break; 1091 1.1 junyoung case 16: 1092 1.1 junyoung crtc->color_depth = CRTC_PIX_WIDTH_16BPP; 1093 1.22 perry break; 1094 1.1 junyoung case 32: 1095 1.1 junyoung crtc->color_depth = CRTC_PIX_WIDTH_32BPP; 1096 1.22 perry break; 1097 1.1 junyoung } 1098 1.22 perry 1099 1.1 junyoung crtc->gen_cntl = 0; 1100 1.1 junyoung if (mode->flags & VID_INTERLACE) 1101 1.1 junyoung crtc->gen_cntl |= CRTC_INTERLACE_EN; 1102 1.41 macallan 1103 1.1 junyoung if (mode->flags & VID_CSYNC) 1104 1.1 junyoung crtc->gen_cntl |= CRTC_CSYNC_EN; 1105 1.22 perry 1106 1.1 junyoung crtc->dot_clock = mode->dot_clock; 1107 1.1 junyoung 1108 1.1 junyoung return 0; 1109 1.1 junyoung } 1110 1.1 junyoung 1111 1.30 thorpej static void 1112 1.1 junyoung mach64_set_crtcregs(struct mach64_softc *sc, struct mach64_crtcregs *crtc) 1113 1.1 junyoung { 1114 1.1 junyoung 1115 1.1 junyoung mach64_set_pll(sc, crtc->dot_clock); 1116 1.1 junyoung 1117 1.1 junyoung if (sc->has_dsp) 1118 1.1 junyoung mach64_set_dsp(sc); 1119 1.76 macallan 1120 1.101 jdc DPRINTF("\th total: 0x%08x h sync: 0x%08x\n", 1121 1.101 jdc crtc->h_total_disp, crtc->h_sync_strt_wid); 1122 1.101 jdc DPRINTF("\tv total: 0x%08x v sync: 0x%08x\n", 1123 1.101 jdc crtc->v_total_disp, crtc->v_sync_strt_wid); 1124 1.1 junyoung regw(sc, CRTC_H_TOTAL_DISP, crtc->h_total_disp); 1125 1.1 junyoung regw(sc, CRTC_H_SYNC_STRT_WID, crtc->h_sync_strt_wid); 1126 1.1 junyoung regw(sc, CRTC_V_TOTAL_DISP, crtc->v_total_disp); 1127 1.1 junyoung regw(sc, CRTC_V_SYNC_STRT_WID, crtc->v_sync_strt_wid); 1128 1.22 perry 1129 1.1 junyoung regw(sc, CRTC_VLINE_CRNT_VLINE, 0); 1130 1.1 junyoung 1131 1.102 macallan regw(sc, CRTC_OFF_PITCH, (sc->stride >> 3) << 22); 1132 1.22 perry 1133 1.1 junyoung regw(sc, CRTC_GEN_CNTL, crtc->gen_cntl | crtc->color_depth | 1134 1.100 macallan sc->sc_gen_cntl | CRTC_EXT_DISP_EN | CRTC_EXT_EN); 1135 1.1 junyoung } 1136 1.1 junyoung 1137 1.30 thorpej static int 1138 1.1 junyoung mach64_modeswitch(struct mach64_softc *sc, struct videomode *mode) 1139 1.1 junyoung { 1140 1.1 junyoung struct mach64_crtcregs crtc; 1141 1.1 junyoung 1142 1.45 mrg memset(&crtc, 0, sizeof crtc); /* XXX gcc */ 1143 1.45 mrg 1144 1.1 junyoung if (mach64_calc_crtcregs(sc, &crtc, mode)) 1145 1.1 junyoung return 1; 1146 1.59 macallan aprint_debug("crtc dot clock: %d\n", crtc.dot_clock); 1147 1.59 macallan if (crtc.dot_clock == 0) { 1148 1.92 msaitoh aprint_error("%s: preposterous dot clock (%d)\n", 1149 1.59 macallan device_xname(sc->sc_dev), crtc.dot_clock); 1150 1.59 macallan return 1; 1151 1.59 macallan } 1152 1.1 junyoung mach64_set_crtcregs(sc, &crtc); 1153 1.1 junyoung return 0; 1154 1.1 junyoung } 1155 1.1 junyoung 1156 1.30 thorpej static void 1157 1.1 junyoung mach64_reset_engine(struct mach64_softc *sc) 1158 1.1 junyoung { 1159 1.1 junyoung 1160 1.1 junyoung /* Reset engine.*/ 1161 1.1 junyoung regw(sc, GEN_TEST_CNTL, regr(sc, GEN_TEST_CNTL) & ~GUI_ENGINE_ENABLE); 1162 1.1 junyoung 1163 1.1 junyoung /* Enable engine. */ 1164 1.1 junyoung regw(sc, GEN_TEST_CNTL, regr(sc, GEN_TEST_CNTL) | GUI_ENGINE_ENABLE); 1165 1.1 junyoung 1166 1.1 junyoung /* Ensure engine is not locked up by clearing any FIFO or 1167 1.1 junyoung host errors. */ 1168 1.1 junyoung regw(sc, BUS_CNTL, regr(sc, BUS_CNTL) | BUS_HOST_ERR_ACK | 1169 1.1 junyoung BUS_FIFO_ERR_ACK); 1170 1.1 junyoung } 1171 1.1 junyoung 1172 1.30 thorpej static void 1173 1.1 junyoung mach64_init_engine(struct mach64_softc *sc) 1174 1.1 junyoung { 1175 1.41 macallan uint32_t pitch_value; 1176 1.22 perry 1177 1.102 macallan pitch_value = sc->stride; 1178 1.1 junyoung 1179 1.1 junyoung if (sc->bits_per_pixel == 24) 1180 1.1 junyoung pitch_value *= 3; 1181 1.1 junyoung 1182 1.1 junyoung mach64_reset_engine(sc); 1183 1.22 perry 1184 1.1 junyoung wait_for_fifo(sc, 14); 1185 1.22 perry 1186 1.1 junyoung regw(sc, CONTEXT_MASK, 0xffffffff); 1187 1.1 junyoung 1188 1.93 macallan regw(sc, DST_OFF_PITCH, (pitch_value >> 3) << 22); 1189 1.1 junyoung 1190 1.64 macallan /* make sure the visible area starts where we're going to draw */ 1191 1.102 macallan regw(sc, CRTC_OFF_PITCH, (sc->stride >> 3) << 22); 1192 1.64 macallan 1193 1.1 junyoung regw(sc, DST_Y_X, 0); 1194 1.1 junyoung regw(sc, DST_HEIGHT, 0); 1195 1.1 junyoung regw(sc, DST_BRES_ERR, 0); 1196 1.1 junyoung regw(sc, DST_BRES_INC, 0); 1197 1.1 junyoung regw(sc, DST_BRES_DEC, 0); 1198 1.1 junyoung 1199 1.1 junyoung regw(sc, DST_CNTL, DST_LAST_PEL | DST_X_LEFT_TO_RIGHT | 1200 1.1 junyoung DST_Y_TOP_TO_BOTTOM); 1201 1.1 junyoung 1202 1.93 macallan regw(sc, SRC_OFF_PITCH, (pitch_value >> 3) << 22); 1203 1.1 junyoung 1204 1.1 junyoung regw(sc, SRC_Y_X, 0); 1205 1.1 junyoung regw(sc, SRC_HEIGHT1_WIDTH1, 1); 1206 1.1 junyoung regw(sc, SRC_Y_X_START, 0); 1207 1.1 junyoung regw(sc, SRC_HEIGHT2_WIDTH2, 1); 1208 1.1 junyoung 1209 1.1 junyoung regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT); 1210 1.1 junyoung 1211 1.1 junyoung wait_for_fifo(sc, 13); 1212 1.1 junyoung regw(sc, HOST_CNTL, 0); 1213 1.22 perry 1214 1.1 junyoung regw(sc, PAT_REG0, 0); 1215 1.1 junyoung regw(sc, PAT_REG1, 0); 1216 1.1 junyoung regw(sc, PAT_CNTL, 0); 1217 1.1 junyoung 1218 1.1 junyoung regw(sc, SC_LEFT, 0); 1219 1.1 junyoung regw(sc, SC_TOP, 0); 1220 1.81 macallan regw(sc, SC_BOTTOM, 0x3fff); 1221 1.1 junyoung regw(sc, SC_RIGHT, pitch_value - 1); 1222 1.1 junyoung 1223 1.66 macallan regw(sc, DP_BKGD_CLR, WS_DEFAULT_BG); 1224 1.66 macallan regw(sc, DP_FRGD_CLR, WS_DEFAULT_FG); 1225 1.1 junyoung regw(sc, DP_WRITE_MASK, 0xffffffff); 1226 1.1 junyoung regw(sc, DP_MIX, (MIX_SRC << 16) | MIX_DST); 1227 1.1 junyoung 1228 1.1 junyoung regw(sc, DP_SRC, FRGD_SRC_FRGD_CLR); 1229 1.1 junyoung 1230 1.1 junyoung wait_for_fifo(sc, 3); 1231 1.1 junyoung regw(sc, CLR_CMP_CLR, 0); 1232 1.1 junyoung regw(sc, CLR_CMP_MASK, 0xffffffff); 1233 1.1 junyoung regw(sc, CLR_CMP_CNTL, 0); 1234 1.1 junyoung 1235 1.79 macallan wait_for_fifo(sc, 3); 1236 1.1 junyoung switch (sc->bits_per_pixel) { 1237 1.1 junyoung case 8: 1238 1.64 macallan regw(sc, DP_PIX_WIDTH, HOST_1BPP | SRC_8BPP | DST_8BPP); 1239 1.1 junyoung regw(sc, DP_CHAIN_MASK, DP_CHAIN_8BPP); 1240 1.25 macallan /* We want 8 bit per channel */ 1241 1.19 martin regw(sc, DAC_CNTL, regr(sc, DAC_CNTL) | DAC_8BIT_EN); 1242 1.1 junyoung break; 1243 1.1 junyoung case 32: 1244 1.64 macallan regw(sc, DP_PIX_WIDTH, HOST_1BPP | SRC_32BPP | DST_32BPP); 1245 1.1 junyoung regw(sc, DP_CHAIN_MASK, DP_CHAIN_32BPP); 1246 1.1 junyoung regw(sc, DAC_CNTL, regr(sc, DAC_CNTL) | DAC_8BIT_EN); 1247 1.1 junyoung break; 1248 1.1 junyoung } 1249 1.79 macallan regw(sc, DP_WRITE_MASK, 0xff); 1250 1.1 junyoung 1251 1.1 junyoung wait_for_fifo(sc, 5); 1252 1.1 junyoung regw(sc, CRTC_INT_CNTL, regr(sc, CRTC_INT_CNTL) & ~0x20); 1253 1.1 junyoung regw(sc, GUI_TRAJ_CNTL, DST_X_LEFT_TO_RIGHT | DST_Y_TOP_TO_BOTTOM); 1254 1.1 junyoung 1255 1.1 junyoung wait_for_idle(sc); 1256 1.1 junyoung } 1257 1.1 junyoung 1258 1.30 thorpej #if 0 1259 1.30 thorpej static void 1260 1.1 junyoung mach64_adjust_frame(struct mach64_softc *sc, int x, int y) 1261 1.1 junyoung { 1262 1.1 junyoung int offset; 1263 1.1 junyoung 1264 1.102 macallan offset = ((x + y * sc->stride) * (sc->bits_per_pixel >> 3)) >> 3; 1265 1.22 perry 1266 1.1 junyoung regw(sc, CRTC_OFF_PITCH, (regr(sc, CRTC_OFF_PITCH) & 0xfff00000) | 1267 1.1 junyoung offset); 1268 1.1 junyoung } 1269 1.30 thorpej #endif 1270 1.1 junyoung 1271 1.30 thorpej static void 1272 1.1 junyoung mach64_set_dsp(struct mach64_softc *sc) 1273 1.1 junyoung { 1274 1.41 macallan uint32_t fifo_depth, page_size, dsp_precision, dsp_loop_latency; 1275 1.41 macallan uint32_t dsp_off, dsp_on, dsp_xclks_per_qw; 1276 1.93 macallan uint32_t xclks_per_qw, xclks_per_qw_m, y; 1277 1.41 macallan uint32_t fifo_off, fifo_on; 1278 1.22 perry 1279 1.59 macallan aprint_normal_dev(sc->sc_dev, "initializing the DSP\n"); 1280 1.59 macallan 1281 1.1 junyoung if (mach64_chip_id == PCI_PRODUCT_ATI_MACH64_VT || 1282 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_II || 1283 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIP || 1284 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIC_PCI || 1285 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIC_AGP_B || 1286 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIC_AGP_P) { 1287 1.1 junyoung dsp_loop_latency = 0; 1288 1.1 junyoung fifo_depth = 24; 1289 1.1 junyoung } else { 1290 1.1 junyoung dsp_loop_latency = 2; 1291 1.1 junyoung fifo_depth = 32; 1292 1.1 junyoung } 1293 1.1 junyoung 1294 1.1 junyoung dsp_precision = 0; 1295 1.93 macallan 1296 1.1 junyoung xclks_per_qw = (sc->mclk_fb_div * sc->vclk_post_div * 64 << 11) / 1297 1.1 junyoung (sc->vclk_fb_div * sc->mclk_post_div * sc->bits_per_pixel); 1298 1.93 macallan 1299 1.93 macallan xclks_per_qw_m = (sc->mem_freq * 64 << 4) / 1300 1.93 macallan (sc->vclk_freq * sc->bits_per_pixel); 1301 1.98 macallan 1302 1.98 macallan DPRINTF("xclks_per_qw %d %d\n", xclks_per_qw >> 7, xclks_per_qw_m); 1303 1.101 jdc DPRINTF("mem %dkHz v %dkHz\n", sc->mem_freq, sc->vclk_freq); 1304 1.98 macallan 1305 1.1 junyoung y = (xclks_per_qw * fifo_depth) >> 11; 1306 1.93 macallan 1307 1.1 junyoung while (y) { 1308 1.1 junyoung y >>= 1; 1309 1.1 junyoung dsp_precision++; 1310 1.1 junyoung } 1311 1.1 junyoung dsp_precision -= 5; 1312 1.1 junyoung fifo_off = ((xclks_per_qw * (fifo_depth - 1)) >> 5) + (3 << 6); 1313 1.22 perry 1314 1.1 junyoung switch (sc->memtype) { 1315 1.1 junyoung case DRAM: 1316 1.1 junyoung case EDO_DRAM: 1317 1.1 junyoung case PSEUDO_EDO: 1318 1.1 junyoung if (sc->memsize > 1024) { 1319 1.1 junyoung page_size = 9; 1320 1.1 junyoung dsp_loop_latency += 6; 1321 1.1 junyoung } else { 1322 1.1 junyoung page_size = 10; 1323 1.1 junyoung if (sc->memtype == DRAM) 1324 1.1 junyoung dsp_loop_latency += 8; 1325 1.1 junyoung else 1326 1.1 junyoung dsp_loop_latency += 7; 1327 1.1 junyoung } 1328 1.1 junyoung break; 1329 1.1 junyoung case SDRAM: 1330 1.1 junyoung if (sc->memsize > 1024) { 1331 1.1 junyoung page_size = 8; 1332 1.1 junyoung dsp_loop_latency += 8; 1333 1.1 junyoung } else { 1334 1.22 perry page_size = 10; 1335 1.1 junyoung dsp_loop_latency += 9; 1336 1.1 junyoung } 1337 1.1 junyoung break; 1338 1.93 macallan case SGRAM: 1339 1.93 macallan page_size = 8; 1340 1.93 macallan dsp_loop_latency = 8; 1341 1.93 macallan break; 1342 1.1 junyoung default: 1343 1.1 junyoung page_size = 10; 1344 1.1 junyoung dsp_loop_latency += 9; 1345 1.1 junyoung break; 1346 1.1 junyoung } 1347 1.1 junyoung 1348 1.1 junyoung if (xclks_per_qw >= (page_size << 11)) 1349 1.1 junyoung fifo_on = ((2 * page_size + 1) << 6) + (xclks_per_qw >> 5); 1350 1.1 junyoung else 1351 1.1 junyoung fifo_on = (3 * page_size + 2) << 6; 1352 1.1 junyoung 1353 1.1 junyoung dsp_xclks_per_qw = xclks_per_qw >> dsp_precision; 1354 1.1 junyoung dsp_on = fifo_on >> dsp_precision; 1355 1.1 junyoung dsp_off = fifo_off >> dsp_precision; 1356 1.1 junyoung 1357 1.101 jdc DPRINTF("dsp_xclks_per_qw = %d, dsp_on = %d, dsp_off = %d,\n" 1358 1.1 junyoung "dsp_precision = %d, dsp_loop_latency = %d,\n" 1359 1.1 junyoung "mclk_fb_div = %d, vclk_fb_div = %d,\n" 1360 1.1 junyoung "mclk_post_div = %d, vclk_post_div = %d\n", 1361 1.1 junyoung dsp_xclks_per_qw, dsp_on, dsp_off, dsp_precision, dsp_loop_latency, 1362 1.1 junyoung sc->mclk_fb_div, sc->vclk_fb_div, 1363 1.1 junyoung sc->mclk_post_div, sc->vclk_post_div); 1364 1.98 macallan DPRINTF("DSP_ON_OFF %08x\n", regr(sc, DSP_ON_OFF)); 1365 1.98 macallan DPRINTF("DSP_CONFIG %08x\n", regr(sc, DSP_CONFIG)); 1366 1.1 junyoung regw(sc, DSP_ON_OFF, ((dsp_on << 16) & DSP_ON) | (dsp_off & DSP_OFF)); 1367 1.1 junyoung regw(sc, DSP_CONFIG, ((dsp_precision << 20) & DSP_PRECISION) | 1368 1.22 perry ((dsp_loop_latency << 16) & DSP_LOOP_LATENCY) | 1369 1.1 junyoung (dsp_xclks_per_qw & DSP_XCLKS_PER_QW)); 1370 1.98 macallan DPRINTF("DSP_ON_OFF %08x\n", regr(sc, DSP_ON_OFF)); 1371 1.98 macallan DPRINTF("DSP_CONFIG %08x\n", regr(sc, DSP_CONFIG)); 1372 1.1 junyoung } 1373 1.1 junyoung 1374 1.30 thorpej static void 1375 1.1 junyoung mach64_set_pll(struct mach64_softc *sc, int clock) 1376 1.1 junyoung { 1377 1.59 macallan uint32_t q, clockreg; 1378 1.59 macallan int clockshift = sc->sc_clock << 1; 1379 1.59 macallan uint8_t reg, vclk_ctl; 1380 1.1 junyoung 1381 1.1 junyoung q = (clock * sc->ref_div * 100) / (2 * sc->ref_freq); 1382 1.59 macallan #ifdef MACHFB_DEBUG 1383 1.1 junyoung printf("q = %d\n", q); 1384 1.1 junyoung #endif 1385 1.1 junyoung if (q > 25500) { 1386 1.76 macallan aprint_error_dev(sc->sc_dev, "Warning: q > 25500\n"); 1387 1.1 junyoung q = 25500; 1388 1.1 junyoung sc->vclk_post_div = 1; 1389 1.1 junyoung sc->log2_vclk_post_div = 0; 1390 1.1 junyoung } else if (q > 12750) { 1391 1.1 junyoung sc->vclk_post_div = 1; 1392 1.1 junyoung sc->log2_vclk_post_div = 0; 1393 1.1 junyoung } else if (q > 6350) { 1394 1.1 junyoung sc->vclk_post_div = 2; 1395 1.1 junyoung sc->log2_vclk_post_div = 1; 1396 1.1 junyoung } else if (q > 3150) { 1397 1.1 junyoung sc->vclk_post_div = 4; 1398 1.1 junyoung sc->log2_vclk_post_div = 2; 1399 1.1 junyoung } else if (q >= 1600) { 1400 1.1 junyoung sc->vclk_post_div = 8; 1401 1.1 junyoung sc->log2_vclk_post_div = 3; 1402 1.1 junyoung } else { 1403 1.76 macallan aprint_error_dev(sc->sc_dev, "Warning: q < 1600\n"); 1404 1.1 junyoung sc->vclk_post_div = 8; 1405 1.1 junyoung sc->log2_vclk_post_div = 3; 1406 1.1 junyoung } 1407 1.1 junyoung sc->vclk_fb_div = q * sc->vclk_post_div / 100; 1408 1.98 macallan DPRINTF("post_div: %d log2_post_div: %d mclk_div: %d\n", 1409 1.76 macallan sc->vclk_post_div, sc->log2_vclk_post_div, sc->mclk_fb_div); 1410 1.1 junyoung 1411 1.59 macallan vclk_ctl = regrb_pll(sc, PLL_VCLK_CNTL); 1412 1.76 macallan aprint_debug("vclk_ctl: %02x\n", vclk_ctl); 1413 1.59 macallan vclk_ctl |= PLL_VCLK_RESET; 1414 1.59 macallan regwb_pll(sc, PLL_VCLK_CNTL, vclk_ctl); 1415 1.92 msaitoh 1416 1.98 macallan DPRINTF("target: %d output: %d\n", clock, 1417 1.93 macallan (2 * sc->ref_freq * sc->vclk_fb_div) / 1418 1.93 macallan (sc->ref_div * sc->vclk_post_div)); 1419 1.93 macallan 1420 1.1 junyoung regwb_pll(sc, MCLK_FB_DIV, sc->mclk_fb_div); 1421 1.59 macallan reg = regrb_pll(sc, VCLK_POST_DIV); 1422 1.59 macallan reg &= ~(3 << clockshift); 1423 1.59 macallan reg |= (sc->log2_vclk_post_div << clockshift); 1424 1.59 macallan regwb_pll(sc, VCLK_POST_DIV, reg); 1425 1.59 macallan regwb_pll(sc, VCLK0_FB_DIV + sc->sc_clock, sc->vclk_fb_div); 1426 1.59 macallan 1427 1.59 macallan vclk_ctl &= ~PLL_VCLK_RESET; 1428 1.59 macallan regwb_pll(sc, PLL_VCLK_CNTL, vclk_ctl); 1429 1.59 macallan 1430 1.59 macallan clockreg = regr(sc, CLOCK_CNTL); 1431 1.59 macallan clockreg &= ~CLOCK_SEL; 1432 1.59 macallan clockreg |= sc->sc_clock | CLOCK_STROBE; 1433 1.59 macallan regw(sc, CLOCK_CNTL, clockreg); 1434 1.93 macallan sc->vclk_freq = clock; 1435 1.22 perry } 1436 1.1 junyoung 1437 1.30 thorpej static void 1438 1.1 junyoung mach64_init_lut(struct mach64_softc *sc) 1439 1.1 junyoung { 1440 1.78 macallan uint8_t cmap[768]; 1441 1.28 christos int i, idx; 1442 1.26 macallan 1443 1.78 macallan rasops_get_cmap(&mach64_console_screen.scr_ri, cmap, sizeof(cmap)); 1444 1.26 macallan idx = 0; 1445 1.26 macallan for (i = 0; i < 256; i++) { 1446 1.78 macallan mach64_putpalreg(sc, i, cmap[idx], cmap[idx + 1], 1447 1.78 macallan cmap[idx + 2]); 1448 1.26 macallan idx += 3; 1449 1.19 martin } 1450 1.24 macallan } 1451 1.1 junyoung 1452 1.30 thorpej static int 1453 1.92 msaitoh mach64_putpalreg(struct mach64_softc *sc, uint8_t index, uint8_t r, uint8_t g, 1454 1.26 macallan uint8_t b) 1455 1.19 martin { 1456 1.26 macallan sc->sc_cmap_red[index] = r; 1457 1.26 macallan sc->sc_cmap_green[index] = g; 1458 1.26 macallan sc->sc_cmap_blue[index] = b; 1459 1.92 msaitoh /* 1460 1.25 macallan * writing the dac index takes a while, in theory we can poll some 1461 1.25 macallan * register to see when it's ready - but we better avoid writing it 1462 1.92 msaitoh * unnecessarily 1463 1.25 macallan */ 1464 1.28 christos if (index != sc->sc_dacw) { 1465 1.19 martin regwb(sc, DAC_MASK, 0xff); 1466 1.19 martin regwb(sc, DAC_WINDEX, index); 1467 1.19 martin } 1468 1.26 macallan sc->sc_dacw = index + 1; 1469 1.19 martin regwb(sc, DAC_DATA, r); 1470 1.19 martin regwb(sc, DAC_DATA, g); 1471 1.19 martin regwb(sc, DAC_DATA, b); 1472 1.19 martin return 0; 1473 1.19 martin } 1474 1.1 junyoung 1475 1.30 thorpej static int 1476 1.21 martin mach64_putcmap(struct mach64_softc *sc, struct wsdisplay_cmap *cm) 1477 1.19 martin { 1478 1.41 macallan uint index = cm->index; 1479 1.41 macallan uint count = cm->count; 1480 1.19 martin int i, error; 1481 1.41 macallan uint8_t rbuf[256], gbuf[256], bbuf[256]; 1482 1.41 macallan uint8_t *r, *g, *b; 1483 1.19 martin 1484 1.19 martin if (cm->index >= 256 || cm->count > 256 || 1485 1.19 martin (cm->index + cm->count) > 256) 1486 1.19 martin return EINVAL; 1487 1.19 martin error = copyin(cm->red, &rbuf[index], count); 1488 1.19 martin if (error) 1489 1.19 martin return error; 1490 1.19 martin error = copyin(cm->green, &gbuf[index], count); 1491 1.19 martin if (error) 1492 1.19 martin return error; 1493 1.19 martin error = copyin(cm->blue, &bbuf[index], count); 1494 1.19 martin if (error) 1495 1.19 martin return error; 1496 1.19 martin 1497 1.19 martin memcpy(&sc->sc_cmap_red[index], &rbuf[index], count); 1498 1.19 martin memcpy(&sc->sc_cmap_green[index], &gbuf[index], count); 1499 1.19 martin memcpy(&sc->sc_cmap_blue[index], &bbuf[index], count); 1500 1.19 martin 1501 1.19 martin r = &sc->sc_cmap_red[index]; 1502 1.19 martin g = &sc->sc_cmap_green[index]; 1503 1.19 martin b = &sc->sc_cmap_blue[index]; 1504 1.22 perry 1505 1.19 martin for (i = 0; i < count; i++) { 1506 1.26 macallan mach64_putpalreg(sc, index, *r, *g, *b); 1507 1.19 martin index++; 1508 1.19 martin r++, g++, b++; 1509 1.1 junyoung } 1510 1.19 martin return 0; 1511 1.19 martin } 1512 1.19 martin 1513 1.30 thorpej static int 1514 1.21 martin mach64_getcmap(struct mach64_softc *sc, struct wsdisplay_cmap *cm) 1515 1.19 martin { 1516 1.19 martin u_int index = cm->index; 1517 1.19 martin u_int count = cm->count; 1518 1.19 martin int error; 1519 1.19 martin 1520 1.19 martin if (index >= 255 || count > 256 || index + count > 256) 1521 1.19 martin return EINVAL; 1522 1.22 perry 1523 1.19 martin error = copyout(&sc->sc_cmap_red[index], cm->red, count); 1524 1.19 martin if (error) 1525 1.19 martin return error; 1526 1.19 martin error = copyout(&sc->sc_cmap_green[index], cm->green, count); 1527 1.19 martin if (error) 1528 1.19 martin return error; 1529 1.19 martin error = copyout(&sc->sc_cmap_blue[index], cm->blue, count); 1530 1.19 martin if (error) 1531 1.19 martin return error; 1532 1.19 martin 1533 1.19 martin return 0; 1534 1.1 junyoung } 1535 1.1 junyoung 1536 1.30 thorpej static int 1537 1.59 macallan mach64_is_console(struct mach64_softc *sc) 1538 1.5 junyoung { 1539 1.59 macallan bool console = 0; 1540 1.5 junyoung 1541 1.59 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev), 1542 1.59 macallan "is_console", &console); 1543 1.59 macallan return console; 1544 1.5 junyoung } 1545 1.5 junyoung 1546 1.1 junyoung /* 1547 1.1 junyoung * wsdisplay_emulops 1548 1.1 junyoung */ 1549 1.1 junyoung 1550 1.30 thorpej static void 1551 1.1 junyoung mach64_cursor(void *cookie, int on, int row, int col) 1552 1.1 junyoung { 1553 1.28 christos struct rasops_info *ri = cookie; 1554 1.41 macallan struct vcons_screen *scr = ri->ri_hw; 1555 1.41 macallan struct mach64_softc *sc = scr->scr_cookie; 1556 1.41 macallan int x, y, wi, he; 1557 1.92 msaitoh 1558 1.26 macallan wi = ri->ri_font->fontwidth; 1559 1.26 macallan he = ri->ri_font->fontheight; 1560 1.92 msaitoh 1561 1.41 macallan if ((!sc->sc_locked) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) { 1562 1.41 macallan x = ri->ri_ccol * wi + ri->ri_xorigin; 1563 1.41 macallan y = ri->ri_crow * he + ri->ri_yorigin; 1564 1.41 macallan if (ri->ri_flg & RI_CURSOR) { 1565 1.79 macallan mach64_bitblt(sc, x, y, x, y, wi, he, MIX_NOT_SRC); 1566 1.41 macallan ri->ri_flg &= ~RI_CURSOR; 1567 1.21 martin } 1568 1.41 macallan ri->ri_crow = row; 1569 1.41 macallan ri->ri_ccol = col; 1570 1.41 macallan if (on) { 1571 1.41 macallan x = ri->ri_ccol * wi + ri->ri_xorigin; 1572 1.41 macallan y = ri->ri_crow * he + ri->ri_yorigin; 1573 1.79 macallan mach64_bitblt(sc, x, y, x, y, wi, he, MIX_NOT_SRC); 1574 1.56 yamt ri->ri_flg |= RI_CURSOR; 1575 1.21 martin } 1576 1.21 martin } else { 1577 1.41 macallan scr->scr_ri.ri_crow = row; 1578 1.41 macallan scr->scr_ri.ri_ccol = col; 1579 1.41 macallan scr->scr_ri.ri_flg &= ~RI_CURSOR; 1580 1.21 martin } 1581 1.1 junyoung } 1582 1.1 junyoung 1583 1.7 martin #if 0 1584 1.30 thorpej static int 1585 1.1 junyoung mach64_mapchar(void *cookie, int uni, u_int *index) 1586 1.1 junyoung { 1587 1.1 junyoung return 0; 1588 1.1 junyoung } 1589 1.21 martin #endif 1590 1.1 junyoung 1591 1.30 thorpej static void 1592 1.79 macallan mach64_putchar_mono(void *cookie, int row, int col, u_int c, long attr) 1593 1.1 junyoung { 1594 1.28 christos struct rasops_info *ri = cookie; 1595 1.59 macallan struct wsdisplay_font *font = PICK_FONT(ri, c); 1596 1.41 macallan struct vcons_screen *scr = ri->ri_hw; 1597 1.41 macallan struct mach64_softc *sc = scr->scr_cookie; 1598 1.92 msaitoh 1599 1.41 macallan if (sc->sc_mode == WSDISPLAYIO_MODE_EMUL) { 1600 1.26 macallan int fg, bg, uc; 1601 1.21 martin uint8_t *data; 1602 1.26 macallan int x, y, wi, he; 1603 1.59 macallan wi = font->fontwidth; 1604 1.59 macallan he = font->fontheight; 1605 1.22 perry 1606 1.59 macallan if (!CHAR_IN_FONT(c, font)) 1607 1.21 martin return; 1608 1.85 macallan bg = ri->ri_devcmap[(attr >> 16) & 0x0f]; 1609 1.85 macallan fg = ri->ri_devcmap[(attr >> 24) & 0x0f]; 1610 1.26 macallan x = ri->ri_xorigin + col * wi; 1611 1.26 macallan y = ri->ri_yorigin + row * he; 1612 1.26 macallan if (c == 0x20) { 1613 1.26 macallan mach64_rectfill(sc, x, y, wi, he, bg); 1614 1.21 martin } else { 1615 1.59 macallan uc = c - font->firstchar; 1616 1.92 msaitoh data = (uint8_t *)font->data + uc * 1617 1.25 macallan ri->ri_fontscale; 1618 1.1 junyoung 1619 1.26 macallan mach64_setup_mono(sc, x, y, wi, he, fg, bg); 1620 1.26 macallan mach64_feed_bytes(sc, ri->ri_fontscale, data); 1621 1.21 martin } 1622 1.93 macallan if (attr & 1) 1623 1.93 macallan mach64_rectfill(sc, x, y + he - 2, wi, 1, fg); 1624 1.21 martin } 1625 1.1 junyoung } 1626 1.21 martin 1627 1.79 macallan static void 1628 1.79 macallan mach64_putchar_aa8(void *cookie, int row, int col, u_int c, long attr) 1629 1.79 macallan { 1630 1.79 macallan struct rasops_info *ri = cookie; 1631 1.79 macallan struct wsdisplay_font *font = PICK_FONT(ri, c); 1632 1.79 macallan struct vcons_screen *scr = ri->ri_hw; 1633 1.79 macallan struct mach64_softc *sc = scr->scr_cookie; 1634 1.93 macallan uint32_t bg, fg, latch = 0, bg8, fg8, pixel; 1635 1.79 macallan int i, x, y, wi, he, r, g, b, aval; 1636 1.79 macallan int r1, g1, b1, r0, g0, b0, fgo, bgo; 1637 1.79 macallan uint8_t *data8; 1638 1.79 macallan int rv = 0, cnt = 0; 1639 1.79 macallan 1640 1.92 msaitoh if (sc->sc_mode != WSDISPLAYIO_MODE_EMUL) 1641 1.79 macallan return; 1642 1.79 macallan 1643 1.79 macallan if (!CHAR_IN_FONT(c, font)) 1644 1.79 macallan return; 1645 1.79 macallan 1646 1.79 macallan wi = font->fontwidth; 1647 1.79 macallan he = font->fontheight; 1648 1.79 macallan bg = (u_char)ri->ri_devcmap[(attr >> 16) & 0x0f]; 1649 1.93 macallan fg = (u_char)ri->ri_devcmap[(attr >> 24) & 0x0f]; 1650 1.79 macallan x = ri->ri_xorigin + col * wi; 1651 1.79 macallan y = ri->ri_yorigin + row * he; 1652 1.79 macallan 1653 1.79 macallan if (c == 0x20) { 1654 1.79 macallan mach64_rectfill(sc, x, y, wi, he, bg); 1655 1.93 macallan if (attr & 1) 1656 1.93 macallan mach64_rectfill(sc, x, y + he - 2, wi, 1, fg); 1657 1.79 macallan return; 1658 1.79 macallan } 1659 1.79 macallan 1660 1.79 macallan rv = glyphcache_try(&sc->sc_gc, c, x, y, attr); 1661 1.79 macallan if (rv == GC_OK) 1662 1.79 macallan return; 1663 1.79 macallan 1664 1.79 macallan data8 = WSFONT_GLYPH(c, font); 1665 1.79 macallan 1666 1.79 macallan wait_for_fifo(sc, 11); 1667 1.79 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_8BPP | HOST_8BPP); 1668 1.79 macallan regw(sc, DP_SRC, MONO_SRC_ONE | BKGD_SRC_HOST | FRGD_SRC_HOST); 1669 1.79 macallan regw(sc, DP_MIX, ((MIX_SRC & 0xffff) << 16) | MIX_SRC); 1670 1.79 macallan regw(sc, CLR_CMP_CNTL ,0); /* no transparency */ 1671 1.79 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT); 1672 1.79 macallan regw(sc, DST_CNTL, DST_Y_TOP_TO_BOTTOM | DST_X_LEFT_TO_RIGHT); 1673 1.79 macallan regw(sc, HOST_CNTL, HOST_BYTE_ALIGN); 1674 1.79 macallan regw(sc, SRC_Y_X, 0); 1675 1.79 macallan regw(sc, SRC_WIDTH1, wi); 1676 1.79 macallan regw(sc, DST_Y_X, (x << 16) | y); 1677 1.79 macallan regw(sc, DST_HEIGHT_WIDTH, (wi << 16) | he); 1678 1.79 macallan 1679 1.79 macallan /* 1680 1.79 macallan * we need the RGB colours here, so get offsets into rasops_cmap 1681 1.79 macallan */ 1682 1.79 macallan fgo = ((attr >> 24) & 0xf) * 3; 1683 1.79 macallan bgo = ((attr >> 16) & 0xf) * 3; 1684 1.79 macallan 1685 1.79 macallan r0 = rasops_cmap[bgo]; 1686 1.79 macallan r1 = rasops_cmap[fgo]; 1687 1.79 macallan g0 = rasops_cmap[bgo + 1]; 1688 1.79 macallan g1 = rasops_cmap[fgo + 1]; 1689 1.79 macallan b0 = rasops_cmap[bgo + 2]; 1690 1.79 macallan b1 = rasops_cmap[fgo + 2]; 1691 1.79 macallan #define R3G3B2(r, g, b) ((r & 0xe0) | ((g >> 3) & 0x1c) | (b >> 6)) 1692 1.79 macallan bg8 = R3G3B2(r0, g0, b0); 1693 1.79 macallan fg8 = R3G3B2(r1, g1, b1); 1694 1.79 macallan 1695 1.79 macallan wait_for_fifo(sc, 10); 1696 1.79 macallan 1697 1.79 macallan for (i = 0; i < ri->ri_fontscale; i++) { 1698 1.79 macallan aval = *data8; 1699 1.79 macallan if (aval == 0) { 1700 1.79 macallan pixel = bg8; 1701 1.79 macallan } else if (aval == 255) { 1702 1.79 macallan pixel = fg8; 1703 1.79 macallan } else { 1704 1.79 macallan r = aval * r1 + (255 - aval) * r0; 1705 1.79 macallan g = aval * g1 + (255 - aval) * g0; 1706 1.79 macallan b = aval * b1 + (255 - aval) * b0; 1707 1.79 macallan pixel = ((r & 0xe000) >> 8) | 1708 1.79 macallan ((g & 0xe000) >> 11) | 1709 1.79 macallan ((b & 0xc000) >> 14); 1710 1.79 macallan } 1711 1.79 macallan latch = (latch << 8) | pixel; 1712 1.79 macallan /* write in 32bit chunks */ 1713 1.79 macallan if ((i & 3) == 3) { 1714 1.79 macallan regws(sc, HOST_DATA0, latch); 1715 1.79 macallan /* 1716 1.92 msaitoh * not strictly necessary, old data should be shifted 1717 1.92 msaitoh * out 1718 1.79 macallan */ 1719 1.79 macallan latch = 0; 1720 1.79 macallan cnt++; 1721 1.79 macallan if (cnt > 8) { 1722 1.79 macallan wait_for_fifo(sc, 10); 1723 1.79 macallan cnt = 0; 1724 1.79 macallan } 1725 1.79 macallan } 1726 1.79 macallan data8++; 1727 1.79 macallan } 1728 1.79 macallan /* if we have pixels left in latch write them out */ 1729 1.79 macallan if ((i & 3) != 0) { 1730 1.92 msaitoh latch = latch << ((4 - (i & 3)) << 3); 1731 1.79 macallan regws(sc, HOST_DATA0, latch); 1732 1.79 macallan } 1733 1.79 macallan 1734 1.79 macallan if (rv == GC_ADD) { 1735 1.79 macallan glyphcache_add(&sc->sc_gc, c, x, y); 1736 1.93 macallan } else if (attr & 1) { 1737 1.93 macallan mach64_rectfill(sc, x, y + he - 2, wi, 1, fg); 1738 1.79 macallan } 1739 1.93 macallan 1740 1.79 macallan } 1741 1.1 junyoung 1742 1.30 thorpej static void 1743 1.1 junyoung mach64_copycols(void *cookie, int row, int srccol, int dstcol, int ncols) 1744 1.1 junyoung { 1745 1.41 macallan struct rasops_info *ri = cookie; 1746 1.41 macallan struct vcons_screen *scr = ri->ri_hw; 1747 1.41 macallan struct mach64_softc *sc = scr->scr_cookie; 1748 1.41 macallan int32_t xs, xd, y, width, height; 1749 1.92 msaitoh 1750 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) { 1751 1.26 macallan xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol; 1752 1.26 macallan xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol; 1753 1.26 macallan y = ri->ri_yorigin + ri->ri_font->fontheight * row; 1754 1.26 macallan width = ri->ri_font->fontwidth * ncols; 1755 1.26 macallan height = ri->ri_font->fontheight; 1756 1.79 macallan mach64_bitblt(sc, xs, y, xd, y, width, height, MIX_SRC); 1757 1.24 macallan } 1758 1.21 martin } 1759 1.1 junyoung 1760 1.30 thorpej static void 1761 1.1 junyoung mach64_erasecols(void *cookie, int row, int startcol, int ncols, long fillattr) 1762 1.1 junyoung { 1763 1.41 macallan struct rasops_info *ri = cookie; 1764 1.41 macallan struct vcons_screen *scr = ri->ri_hw; 1765 1.41 macallan struct mach64_softc *sc = scr->scr_cookie; 1766 1.26 macallan int32_t x, y, width, height, fg, bg, ul; 1767 1.92 msaitoh 1768 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) { 1769 1.26 macallan x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol; 1770 1.26 macallan y = ri->ri_yorigin + ri->ri_font->fontheight * row; 1771 1.26 macallan width = ri->ri_font->fontwidth * ncols; 1772 1.26 macallan height = ri->ri_font->fontheight; 1773 1.26 macallan rasops_unpack_attr(fillattr, &fg, &bg, &ul); 1774 1.22 perry 1775 1.78 macallan mach64_rectfill(sc, x, y, width, height, ri->ri_devcmap[bg]); 1776 1.21 martin } 1777 1.1 junyoung } 1778 1.1 junyoung 1779 1.30 thorpej static void 1780 1.1 junyoung mach64_copyrows(void *cookie, int srcrow, int dstrow, int nrows) 1781 1.1 junyoung { 1782 1.41 macallan struct rasops_info *ri = cookie; 1783 1.41 macallan struct vcons_screen *scr = ri->ri_hw; 1784 1.41 macallan struct mach64_softc *sc = scr->scr_cookie; 1785 1.25 macallan int32_t x, ys, yd, width, height; 1786 1.22 perry 1787 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) { 1788 1.26 macallan x = ri->ri_xorigin; 1789 1.26 macallan ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow; 1790 1.26 macallan yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow; 1791 1.26 macallan width = ri->ri_emuwidth; 1792 1.26 macallan height = ri->ri_font->fontheight*nrows; 1793 1.79 macallan mach64_bitblt(sc, x, ys, x, yd, width, height, MIX_SRC); 1794 1.24 macallan } 1795 1.21 martin } 1796 1.19 martin 1797 1.30 thorpej static void 1798 1.21 martin mach64_eraserows(void *cookie, int row, int nrows, long fillattr) 1799 1.21 martin { 1800 1.41 macallan struct rasops_info *ri = cookie; 1801 1.41 macallan struct vcons_screen *scr = ri->ri_hw; 1802 1.41 macallan struct mach64_softc *sc = scr->scr_cookie; 1803 1.34 macallan int32_t x, y, width, height, fg, bg, ul; 1804 1.92 msaitoh 1805 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) { 1806 1.87 macallan if ((row == 0) && (nrows == ri->ri_rows)) { 1807 1.92 msaitoh /* clear full screen */ 1808 1.87 macallan x = 0; 1809 1.87 macallan y = 0; 1810 1.87 macallan width = sc->virt_x; 1811 1.87 macallan height = sc->virt_y; 1812 1.87 macallan } else { 1813 1.87 macallan x = ri->ri_xorigin; 1814 1.87 macallan y = ri->ri_yorigin + ri->ri_font->fontheight * row; 1815 1.87 macallan width = ri->ri_emuwidth; 1816 1.87 macallan height = ri->ri_font->fontheight * nrows; 1817 1.87 macallan } 1818 1.26 macallan rasops_unpack_attr(fillattr, &fg, &bg, &ul); 1819 1.22 perry 1820 1.78 macallan mach64_rectfill(sc, x, y, width, height, ri->ri_devcmap[bg]); 1821 1.21 martin } 1822 1.21 martin } 1823 1.21 martin 1824 1.30 thorpej static void 1825 1.92 msaitoh mach64_bitblt(void *cookie, int xs, int ys, int xd, int yd, int width, 1826 1.92 msaitoh int height, int rop) 1827 1.19 martin { 1828 1.79 macallan struct mach64_softc *sc = cookie; 1829 1.26 macallan uint32_t dest_ctl = 0; 1830 1.93 macallan 1831 1.93 macallan #if 0 1832 1.93 macallan wait_for_idle(sc); 1833 1.93 macallan #else 1834 1.93 macallan wait_for_fifo(sc, 10); 1835 1.93 macallan #endif 1836 1.92 msaitoh 1837 1.26 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_8BPP | HOST_8BPP); 1838 1.26 macallan regw(sc, DP_SRC, FRGD_SRC_BLIT); 1839 1.26 macallan regw(sc, DP_MIX, (rop & 0xffff) << 16); 1840 1.26 macallan regw(sc, CLR_CMP_CNTL, 0); /* no transparency */ 1841 1.26 macallan if (yd < ys) { 1842 1.26 macallan dest_ctl = DST_Y_TOP_TO_BOTTOM; 1843 1.19 martin } else { 1844 1.26 macallan ys += height - 1; 1845 1.26 macallan yd += height - 1; 1846 1.26 macallan dest_ctl = DST_Y_BOTTOM_TO_TOP; 1847 1.26 macallan } 1848 1.26 macallan if (xd < xs) { 1849 1.26 macallan dest_ctl |= DST_X_LEFT_TO_RIGHT; 1850 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT); 1851 1.19 martin } else { 1852 1.26 macallan dest_ctl |= DST_X_RIGHT_TO_LEFT; 1853 1.26 macallan xs += width - 1; 1854 1.26 macallan xd += width - 1; 1855 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_RIGHT_TO_LEFT); 1856 1.26 macallan } 1857 1.26 macallan regw(sc, DST_CNTL, dest_ctl); 1858 1.26 macallan 1859 1.26 macallan regw(sc, SRC_Y_X, (xs << 16) | ys); 1860 1.26 macallan regw(sc, SRC_WIDTH1, width); 1861 1.26 macallan regw(sc, DST_Y_X, (xd << 16) | yd); 1862 1.26 macallan regw(sc, DST_HEIGHT_WIDTH, (width << 16) | height); 1863 1.19 martin } 1864 1.22 perry 1865 1.30 thorpej static void 1866 1.92 msaitoh mach64_setup_mono(struct mach64_softc *sc, int xd, int yd, int width, 1867 1.25 macallan int height, uint32_t fg, uint32_t bg) 1868 1.21 martin { 1869 1.22 perry wait_for_idle(sc); 1870 1.26 macallan regw(sc, DP_WRITE_MASK, 0xff); /* XXX only good for 8 bit */ 1871 1.26 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_1BPP | HOST_1BPP); 1872 1.26 macallan regw(sc, DP_SRC, MONO_SRC_HOST | BKGD_SRC_BKGD_CLR | FRGD_SRC_FRGD_CLR); 1873 1.26 macallan regw(sc, DP_MIX, ((MIX_SRC & 0xffff) << 16) | MIX_SRC); 1874 1.26 macallan regw(sc, CLR_CMP_CNTL ,0); /* no transparency */ 1875 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT); 1876 1.26 macallan regw(sc, DST_CNTL, DST_Y_TOP_TO_BOTTOM | DST_X_LEFT_TO_RIGHT); 1877 1.26 macallan regw(sc, HOST_CNTL, HOST_BYTE_ALIGN); 1878 1.26 macallan regw(sc, DP_BKGD_CLR, bg); 1879 1.26 macallan regw(sc, DP_FRGD_CLR, fg); 1880 1.26 macallan regw(sc, SRC_Y_X, 0); 1881 1.26 macallan regw(sc, SRC_WIDTH1, width); 1882 1.26 macallan regw(sc, DST_Y_X, (xd << 16) | yd); 1883 1.26 macallan regw(sc, DST_HEIGHT_WIDTH, (width << 16) | height); 1884 1.21 martin /* now feed the data into the chip */ 1885 1.21 martin } 1886 1.21 martin 1887 1.30 thorpej static void 1888 1.21 martin mach64_feed_bytes(struct mach64_softc *sc, int count, uint8_t *data) 1889 1.21 martin { 1890 1.21 martin int i; 1891 1.26 macallan uint32_t latch = 0, bork; 1892 1.26 macallan int shift = 0; 1893 1.26 macallan int reg = 0; 1894 1.92 msaitoh 1895 1.64 macallan for (i = 0; i < count; i++) { 1896 1.26 macallan bork = data[i]; 1897 1.26 macallan latch |= (bork << shift); 1898 1.26 macallan if (shift == 24) { 1899 1.26 macallan regw(sc, HOST_DATA0 + reg, latch); 1900 1.26 macallan latch = 0; 1901 1.26 macallan shift = 0; 1902 1.26 macallan reg = (reg + 4) & 0x3c; 1903 1.21 martin } else 1904 1.26 macallan shift += 8; 1905 1.21 martin } 1906 1.26 macallan if (shift != 0) /* 24 */ 1907 1.26 macallan regw(sc, HOST_DATA0 + reg, latch); 1908 1.22 perry } 1909 1.21 martin 1910 1.22 perry 1911 1.30 thorpej static void 1912 1.92 msaitoh mach64_rectfill(struct mach64_softc *sc, int x, int y, int width, int height, 1913 1.25 macallan int colour) 1914 1.19 martin { 1915 1.79 macallan wait_for_fifo(sc, 11); 1916 1.26 macallan regw(sc, DP_FRGD_CLR, colour); 1917 1.26 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_8BPP | HOST_8BPP); 1918 1.26 macallan regw(sc, DP_SRC, FRGD_SRC_FRGD_CLR); 1919 1.26 macallan regw(sc, DP_MIX, MIX_SRC << 16); 1920 1.26 macallan regw(sc, CLR_CMP_CNTL, 0); /* no transparency */ 1921 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT); 1922 1.26 macallan regw(sc, DST_CNTL, DST_X_LEFT_TO_RIGHT | DST_Y_TOP_TO_BOTTOM); 1923 1.26 macallan 1924 1.26 macallan regw(sc, SRC_Y_X, (x << 16) | y); 1925 1.26 macallan regw(sc, SRC_WIDTH1, width); 1926 1.26 macallan regw(sc, DST_Y_X, (x << 16) | y); 1927 1.26 macallan regw(sc, DST_HEIGHT_WIDTH, (width << 16) | height); 1928 1.19 martin } 1929 1.1 junyoung 1930 1.30 thorpej static void 1931 1.21 martin mach64_clearscreen(struct mach64_softc *sc) 1932 1.21 martin { 1933 1.26 macallan mach64_rectfill(sc, 0, 0, sc->virt_x, sc->virt_y, sc->sc_bg); 1934 1.21 martin } 1935 1.21 martin 1936 1.21 martin 1937 1.30 thorpej #if 0 1938 1.30 thorpej static void 1939 1.22 perry mach64_showpal(struct mach64_softc *sc) 1940 1.19 martin { 1941 1.26 macallan int i, x = 0; 1942 1.26 macallan 1943 1.26 macallan for (i = 0; i < 16; i++) { 1944 1.26 macallan mach64_rectfill(sc, x, 0, 64, 64, i); 1945 1.26 macallan x += 64; 1946 1.19 martin } 1947 1.1 junyoung } 1948 1.30 thorpej #endif 1949 1.22 perry 1950 1.1 junyoung /* 1951 1.1 junyoung * wsdisplay_accessops 1952 1.1 junyoung */ 1953 1.1 junyoung 1954 1.30 thorpej static int 1955 1.49 christos mach64_ioctl(void *v, void *vs, u_long cmd, void *data, int flag, 1956 1.40 jmmv struct lwp *l) 1957 1.1 junyoung { 1958 1.41 macallan struct vcons_data *vd = v; 1959 1.41 macallan struct mach64_softc *sc = vd->cookie; 1960 1.19 martin struct wsdisplay_fbinfo *wdf; 1961 1.41 macallan struct vcons_screen *ms = vd->active; 1962 1.92 msaitoh 1963 1.19 martin switch (cmd) { 1964 1.62 cegger case WSDISPLAYIO_GTYPE: 1965 1.92 msaitoh *(u_int *)data = WSDISPLAY_TYPE_PCIMISC; 1966 1.62 cegger return 0; 1967 1.62 cegger 1968 1.62 cegger case WSDISPLAYIO_LINEBYTES: 1969 1.102 macallan *(u_int *)data = sc->stride * sc->bits_per_pixel / 8; 1970 1.62 cegger return 0; 1971 1.62 cegger 1972 1.62 cegger case WSDISPLAYIO_GINFO: 1973 1.62 cegger wdf = (void *)data; 1974 1.62 cegger wdf->height = sc->virt_y; 1975 1.62 cegger wdf->width = sc->virt_x; 1976 1.62 cegger wdf->depth = sc->bits_per_pixel; 1977 1.62 cegger wdf->cmsize = 256; 1978 1.62 cegger return 0; 1979 1.92 msaitoh 1980 1.62 cegger case WSDISPLAYIO_GETCMAP: 1981 1.92 msaitoh return mach64_getcmap(sc, 1982 1.62 cegger (struct wsdisplay_cmap *)data); 1983 1.62 cegger 1984 1.62 cegger case WSDISPLAYIO_PUTCMAP: 1985 1.92 msaitoh return mach64_putcmap(sc, 1986 1.62 cegger (struct wsdisplay_cmap *)data); 1987 1.92 msaitoh 1988 1.62 cegger /* PCI config read/write passthrough. */ 1989 1.62 cegger case PCI_IOC_CFGREAD: 1990 1.62 cegger case PCI_IOC_CFGWRITE: 1991 1.62 cegger return pci_devioctl(sc->sc_pc, sc->sc_pcitag, 1992 1.62 cegger cmd, data, flag, l); 1993 1.63 cegger 1994 1.63 cegger case WSDISPLAYIO_GET_BUSID: 1995 1.63 cegger return wsdisplayio_busid_pci(sc->sc_dev, sc->sc_pc, 1996 1.63 cegger sc->sc_pcitag, data); 1997 1.63 cegger 1998 1.62 cegger case WSDISPLAYIO_SMODE: { 1999 1.62 cegger int new_mode = *(int*)data; 2000 1.62 cegger if (new_mode != sc->sc_mode) { 2001 1.62 cegger sc->sc_mode = new_mode; 2002 1.62 cegger if ((new_mode == WSDISPLAYIO_MODE_EMUL) 2003 1.62 cegger && (ms != NULL)) 2004 1.19 martin { 2005 1.62 cegger /* restore initial video mode */ 2006 1.62 cegger mach64_init(sc); 2007 1.62 cegger mach64_init_engine(sc); 2008 1.62 cegger mach64_init_lut(sc); 2009 1.98 macallan if (sc->sc_setmode) 2010 1.98 macallan mach64_modeswitch(sc, sc->sc_my_mode); 2011 1.82 macallan mach64_clearscreen(sc); 2012 1.82 macallan glyphcache_wipe(&sc->sc_gc); 2013 1.62 cegger vcons_redraw_screen(ms); 2014 1.19 martin } 2015 1.62 cegger } 2016 1.62 cegger } 2017 1.62 cegger return 0; 2018 1.68 macallan case WSDISPLAYIO_GET_EDID: { 2019 1.68 macallan struct wsdisplayio_edid_info *d = data; 2020 1.68 macallan return wsdisplayio_get_edid(sc->sc_dev, d); 2021 1.68 macallan } 2022 1.89 macallan 2023 1.89 macallan case WSDISPLAYIO_GET_FBINFO: { 2024 1.89 macallan struct wsdisplayio_fbinfo *fbi = data; 2025 1.89 macallan return wsdisplayio_get_fbinfo(&ms->scr_ri, fbi); 2026 1.89 macallan } 2027 1.19 martin } 2028 1.19 martin return EPASSTHROUGH; 2029 1.1 junyoung } 2030 1.1 junyoung 2031 1.30 thorpej static paddr_t 2032 1.48 christos mach64_mmap(void *v, void *vs, off_t offset, int prot) 2033 1.1 junyoung { 2034 1.41 macallan struct vcons_data *vd = v; 2035 1.41 macallan struct mach64_softc *sc = vd->cookie; 2036 1.19 martin paddr_t pa; 2037 1.33 macallan 2038 1.90 macallan if (sc->sc_mode == WSDISPLAYIO_MODE_DUMBFB) { 2039 1.92 msaitoh /* 2040 1.92 msaitoh *'regular' framebuffer mmap()ing 2041 1.90 macallan */ 2042 1.90 macallan if (offset < (sc->memsize * 1024)) { 2043 1.90 macallan pa = bus_space_mmap(sc->sc_memt, sc->sc_aperbase, 2044 1.90 macallan offset, prot, BUS_SPACE_MAP_LINEAR); 2045 1.90 macallan return pa; 2046 1.90 macallan } 2047 1.90 macallan } else if (sc->sc_mode == WSDISPLAYIO_MODE_MAPPED) { 2048 1.90 macallan /* 2049 1.90 macallan * restrict all other mappings to processes with superuser 2050 1.90 macallan * privileges 2051 1.90 macallan */ 2052 1.90 macallan if (kauth_authorize_machdep(kauth_cred_get(), 2053 1.90 macallan KAUTH_MACHDEP_UNMANAGEDMEM, 2054 1.90 macallan NULL, NULL, NULL, NULL) != 0) { 2055 1.90 macallan return -1; 2056 1.90 macallan } 2057 1.92 msaitoh if ((offset >= sc->sc_aperbase) && 2058 1.90 macallan (offset < (sc->sc_aperbase + sc->sc_apersize))) { 2059 1.92 msaitoh pa = bus_space_mmap(sc->sc_memt, offset, 0, prot, 2060 1.90 macallan BUS_SPACE_MAP_LINEAR); 2061 1.90 macallan return pa; 2062 1.90 macallan } 2063 1.20 martin 2064 1.92 msaitoh if ((offset >= sc->sc_regbase) && 2065 1.90 macallan (offset < (sc->sc_regbase + sc->sc_regsize))) { 2066 1.92 msaitoh pa = bus_space_mmap(sc->sc_regt, offset, 0, prot, 2067 1.90 macallan BUS_SPACE_MAP_LINEAR); 2068 1.90 macallan return pa; 2069 1.90 macallan } 2070 1.20 martin 2071 1.92 msaitoh if ((offset >= sc->sc_rom.vb_base) && 2072 1.90 macallan (offset < (sc->sc_rom.vb_base + sc->sc_rom.vb_size))) { 2073 1.92 msaitoh pa = bus_space_mmap(sc->sc_memt, offset, 0, prot, 2074 1.90 macallan BUS_SPACE_MAP_LINEAR); 2075 1.90 macallan return pa; 2076 1.90 macallan } 2077 1.20 martin 2078 1.59 macallan #ifdef PCI_MAGIC_IO_RANGE 2079 1.90 macallan if ((offset >= PCI_MAGIC_IO_RANGE) && 2080 1.90 macallan (offset <= PCI_MAGIC_IO_RANGE + 0x10000)) { 2081 1.90 macallan return bus_space_mmap(sc->sc_iot, 2082 1.90 macallan offset - PCI_MAGIC_IO_RANGE, 0, prot, 0); 2083 1.90 macallan } 2084 1.90 macallan #endif 2085 1.59 macallan } 2086 1.1 junyoung return -1; 2087 1.1 junyoung } 2088 1.1 junyoung 2089 1.34 macallan #if 0 2090 1.30 thorpej static int 2091 1.41 macallan mach64_load_font(void *v, void *cookie, struct wsdisplay_font *data) 2092 1.1 junyoung { 2093 1.1 junyoung 2094 1.1 junyoung return 0; 2095 1.1 junyoung } 2096 1.41 macallan #endif 2097 1.1 junyoung 2098 1.41 macallan void 2099 1.41 macallan machfb_blank(struct mach64_softc *sc, int blank) 2100 1.21 martin { 2101 1.41 macallan uint32_t reg; 2102 1.21 martin 2103 1.41 macallan #define MACH64_BLANK (CRTC_DISPLAY_DIS | CRTC_HSYNC_DIS | CRTC_VSYNC_DIS) 2104 1.21 martin 2105 1.41 macallan switch (blank) 2106 1.41 macallan { 2107 1.41 macallan case 0: 2108 1.41 macallan reg = regr(sc, CRTC_GEN_CNTL); 2109 1.41 macallan regw(sc, CRTC_GEN_CNTL, reg & ~(MACH64_BLANK)); 2110 1.41 macallan sc->sc_blanked = 0; 2111 1.41 macallan break; 2112 1.41 macallan case 1: 2113 1.41 macallan reg = regr(sc, CRTC_GEN_CNTL); 2114 1.41 macallan regw(sc, CRTC_GEN_CNTL, reg | (MACH64_BLANK)); 2115 1.41 macallan sc->sc_blanked = 1; 2116 1.41 macallan break; 2117 1.41 macallan default: 2118 1.41 macallan break; 2119 1.21 martin } 2120 1.41 macallan } 2121