machfb.c revision 1.91.6.2 1 1.91.6.2 skrll /* $NetBSD: machfb.c,v 1.91.6.2 2017/08/28 17:52:06 skrll Exp $ */
2 1.1 junyoung
3 1.1 junyoung /*
4 1.1 junyoung * Copyright (c) 2002 Bang Jun-Young
5 1.59 macallan * Copyright (c) 2005, 2006, 2007 Michael Lorenz
6 1.1 junyoung * All rights reserved.
7 1.1 junyoung *
8 1.1 junyoung * Redistribution and use in source and binary forms, with or without
9 1.1 junyoung * modification, are permitted provided that the following conditions
10 1.1 junyoung * are met:
11 1.1 junyoung * 1. Redistributions of source code must retain the above copyright
12 1.1 junyoung * notice, this list of conditions and the following disclaimer.
13 1.1 junyoung * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 junyoung * notice, this list of conditions and the following disclaimer in the
15 1.1 junyoung * documentation and/or other materials provided with the distribution.
16 1.1 junyoung * 3. The name of the author may not be used to endorse or promote products
17 1.10 junyoung * derived from this software without specific prior written permission.
18 1.1 junyoung *
19 1.1 junyoung * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 junyoung * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.1 junyoung * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 junyoung * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.1 junyoung * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
24 1.1 junyoung * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
25 1.1 junyoung * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
26 1.1 junyoung * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27 1.1 junyoung * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
28 1.1 junyoung * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29 1.1 junyoung */
30 1.1 junyoung
31 1.1 junyoung /*
32 1.1 junyoung * Some code is derived from ATI Rage Pro and Derivatives Programmer's Guide.
33 1.1 junyoung */
34 1.1 junyoung
35 1.1 junyoung #include <sys/cdefs.h>
36 1.91.6.1 skrll __KERNEL_RCSID(0,
37 1.91.6.2 skrll "$NetBSD: machfb.c,v 1.91.6.2 2017/08/28 17:52:06 skrll Exp $");
38 1.1 junyoung
39 1.1 junyoung #include <sys/param.h>
40 1.1 junyoung #include <sys/systm.h>
41 1.1 junyoung #include <sys/kernel.h>
42 1.1 junyoung #include <sys/device.h>
43 1.1 junyoung #include <sys/malloc.h>
44 1.1 junyoung #include <sys/callout.h>
45 1.59 macallan #include <sys/lwp.h>
46 1.51 elad #include <sys/kauth.h>
47 1.1 junyoung
48 1.41 macallan #include <dev/videomode/videomode.h>
49 1.59 macallan #include <dev/videomode/edidvar.h>
50 1.1 junyoung
51 1.1 junyoung #include <dev/pci/pcivar.h>
52 1.1 junyoung #include <dev/pci/pcireg.h>
53 1.1 junyoung #include <dev/pci/pcidevs.h>
54 1.1 junyoung #include <dev/pci/pciio.h>
55 1.1 junyoung #include <dev/pci/machfbreg.h>
56 1.1 junyoung
57 1.1 junyoung #include <dev/wscons/wsdisplayvar.h>
58 1.41 macallan
59 1.1 junyoung #include <dev/wscons/wsconsio.h>
60 1.1 junyoung #include <dev/wsfont/wsfont.h>
61 1.1 junyoung #include <dev/rasops/rasops.h>
62 1.63 cegger #include <dev/pci/wsdisplay_pci.h>
63 1.1 junyoung
64 1.41 macallan #include <dev/wscons/wsdisplay_vconsvar.h>
65 1.79 macallan #include <dev/wscons/wsdisplay_glyphcachevar.h>
66 1.41 macallan
67 1.59 macallan #include "opt_wsemul.h"
68 1.59 macallan #include "opt_machfb.h"
69 1.91.6.2 skrll #include "opt_glyphcache.h"
70 1.59 macallan
71 1.83 macallan #define MACH64_REG_SIZE 0x800
72 1.81 macallan #define MACH64_REG_OFF 0x7ff800
73 1.1 junyoung
74 1.1 junyoung #define NBARS 3 /* number of Mach64 PCI BARs */
75 1.1 junyoung
76 1.1 junyoung struct vga_bar {
77 1.1 junyoung bus_addr_t vb_base;
78 1.1 junyoung bus_size_t vb_size;
79 1.1 junyoung pcireg_t vb_type;
80 1.1 junyoung int vb_flags;
81 1.1 junyoung };
82 1.1 junyoung
83 1.1 junyoung struct mach64_softc {
84 1.59 macallan device_t sc_dev;
85 1.1 junyoung pci_chipset_tag_t sc_pc;
86 1.1 junyoung pcitag_t sc_pcitag;
87 1.1 junyoung
88 1.1 junyoung struct vga_bar sc_bars[NBARS];
89 1.1 junyoung struct vga_bar sc_rom;
90 1.1 junyoung
91 1.1 junyoung #define sc_aperbase sc_bars[0].vb_base
92 1.1 junyoung #define sc_apersize sc_bars[0].vb_size
93 1.1 junyoung
94 1.1 junyoung #define sc_iobase sc_bars[1].vb_base
95 1.1 junyoung #define sc_iosize sc_bars[1].vb_size
96 1.1 junyoung
97 1.1 junyoung #define sc_regbase sc_bars[2].vb_base
98 1.1 junyoung #define sc_regsize sc_bars[2].vb_size
99 1.1 junyoung
100 1.4 junyoung bus_space_tag_t sc_regt;
101 1.3 martin bus_space_tag_t sc_memt;
102 1.59 macallan bus_space_tag_t sc_iot;
103 1.4 junyoung bus_space_handle_t sc_regh;
104 1.1 junyoung bus_space_handle_t sc_memh;
105 1.81 macallan #if 0
106 1.49 christos void *sc_aperture; /* mapped aperture vaddr */
107 1.49 christos void *sc_registers; /* mapped registers vaddr */
108 1.81 macallan #endif
109 1.41 macallan uint32_t sc_nbus, sc_ndev, sc_nfunc;
110 1.1 junyoung size_t memsize;
111 1.1 junyoung int memtype;
112 1.24 macallan
113 1.21 martin int sc_mode;
114 1.21 martin int sc_bg;
115 1.41 macallan int sc_locked;
116 1.1 junyoung
117 1.1 junyoung int has_dsp;
118 1.1 junyoung int bits_per_pixel;
119 1.25 macallan int max_x;
120 1.25 macallan int max_y;
121 1.25 macallan int virt_x;
122 1.25 macallan int virt_y;
123 1.1 junyoung int color_depth;
124 1.1 junyoung
125 1.1 junyoung int mem_freq;
126 1.1 junyoung int ramdac_freq;
127 1.1 junyoung int ref_freq;
128 1.91.6.2 skrll int vclk_freq;
129 1.1 junyoung
130 1.1 junyoung int ref_div;
131 1.1 junyoung int log2_vclk_post_div;
132 1.1 junyoung int vclk_post_div;
133 1.1 junyoung int vclk_fb_div;
134 1.1 junyoung int mclk_post_div;
135 1.1 junyoung int mclk_fb_div;
136 1.59 macallan int sc_clock; /* which clock to use */
137 1.91.6.2 skrll int minref, m;
138 1.1 junyoung
139 1.33 macallan struct videomode *sc_my_mode;
140 1.59 macallan int sc_edid_size;
141 1.59 macallan uint8_t sc_edid_data[1024];
142 1.91.6.2 skrll struct edid_info sc_ei;
143 1.59 macallan
144 1.19 martin u_char sc_cmap_red[256];
145 1.19 martin u_char sc_cmap_green[256];
146 1.22 perry u_char sc_cmap_blue[256];
147 1.41 macallan int sc_dacw, sc_blanked, sc_console;
148 1.41 macallan struct vcons_data vd;
149 1.67 macallan struct wsdisplay_accessops sc_accessops;
150 1.79 macallan glyphcache sc_gc;
151 1.1 junyoung };
152 1.1 junyoung
153 1.1 junyoung struct mach64_crtcregs {
154 1.41 macallan uint32_t h_total_disp;
155 1.41 macallan uint32_t h_sync_strt_wid;
156 1.41 macallan uint32_t v_total_disp;
157 1.41 macallan uint32_t v_sync_strt_wid;
158 1.41 macallan uint32_t gen_cntl;
159 1.41 macallan uint32_t clock_cntl;
160 1.41 macallan uint32_t color_depth;
161 1.41 macallan uint32_t dot_clock;
162 1.1 junyoung };
163 1.1 junyoung
164 1.46 christos static struct {
165 1.41 macallan uint16_t chip_id;
166 1.41 macallan uint32_t ramdac_freq;
167 1.46 christos } const mach64_info[] = {
168 1.64 macallan { PCI_PRODUCT_ATI_MACH64_GX, 135000 },
169 1.64 macallan { PCI_PRODUCT_ATI_MACH64_CX, 135000 },
170 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_CT, 135000 },
171 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_AGP, 230000 },
172 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_AGP1X, 230000 },
173 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_PCI_B, 230000 },
174 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_XL_AGP, 230000 },
175 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_PCI_P, 230000 },
176 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_PRO_PCI_L, 230000 },
177 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_XL_PCI, 230000 },
178 1.59 macallan { PCI_PRODUCT_ATI_RAGE_XL_PCI66, 230000 },
179 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_II, 135000 },
180 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIP, 200000 },
181 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIC_PCI, 230000 },
182 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIC_AGP_B, 230000 },
183 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_IIC_AGP_P, 230000 },
184 1.55 dyoung #if 0
185 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_MOB_M3_PCI, 230000 },
186 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_MOB_M3_AGP, 230000 },
187 1.1 junyoung { PCI_PRODUCT_ATI_RAGE_MOBILITY, 230000 },
188 1.55 dyoung #endif
189 1.84 jdc { PCI_PRODUCT_ATI_RAGE_L_MOB_M1_PCI, 230000 },
190 1.64 macallan { PCI_PRODUCT_ATI_RAGE_LT_PRO_AGP, 230000 },
191 1.59 macallan { PCI_PRODUCT_ATI_RAGE_LT_PRO, 230000 },
192 1.59 macallan { PCI_PRODUCT_ATI_RAGE_LT, 230000 },
193 1.59 macallan { PCI_PRODUCT_ATI_RAGE_LT_PRO_PCI, 230000 },
194 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_VT, 170000 },
195 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_VTB, 200000 },
196 1.1 junyoung { PCI_PRODUCT_ATI_MACH64_VT4, 230000 }
197 1.1 junyoung };
198 1.1 junyoung
199 1.1 junyoung static int mach64_chip_id, mach64_chip_rev;
200 1.46 christos static struct videomode default_mode = { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, };
201 1.1 junyoung
202 1.64 macallan static const char *mach64_gx_memtype_names[] = {
203 1.64 macallan "DRAM", "VRAM", "VRAM", "DRAM",
204 1.64 macallan "DRAM", "VRAM", "VRAM", "(unknown type)"
205 1.64 macallan };
206 1.64 macallan
207 1.27 christos static const char *mach64_memtype_names[] = {
208 1.1 junyoung "(N/A)", "DRAM", "EDO DRAM", "EDO DRAM", "SDRAM", "SGRAM", "WRAM",
209 1.1 junyoung "(unknown type)"
210 1.1 junyoung };
211 1.1 junyoung
212 1.19 martin extern const u_char rasops_cmap[768];
213 1.1 junyoung
214 1.54 dyoung static int mach64_match(device_t, cfdata_t, void *);
215 1.54 dyoung static void mach64_attach(device_t, device_t, void *);
216 1.1 junyoung
217 1.91.6.1 skrll CFATTACH_DECL_NEW(machfb, sizeof(struct mach64_softc), mach64_match,
218 1.91.6.1 skrll mach64_attach, NULL, NULL);
219 1.1 junyoung
220 1.30 thorpej static void mach64_init(struct mach64_softc *);
221 1.30 thorpej static int mach64_get_memsize(struct mach64_softc *);
222 1.30 thorpej static int mach64_get_max_ramdac(struct mach64_softc *);
223 1.35 macallan
224 1.30 thorpej static void mach64_get_mode(struct mach64_softc *, struct videomode *);
225 1.35 macallan
226 1.30 thorpej static int mach64_calc_crtcregs(struct mach64_softc *,
227 1.30 thorpej struct mach64_crtcregs *,
228 1.30 thorpej struct videomode *);
229 1.30 thorpej static void mach64_set_crtcregs(struct mach64_softc *,
230 1.30 thorpej struct mach64_crtcregs *);
231 1.33 macallan
232 1.30 thorpej static int mach64_modeswitch(struct mach64_softc *, struct videomode *);
233 1.30 thorpej static void mach64_set_dsp(struct mach64_softc *);
234 1.30 thorpej static void mach64_set_pll(struct mach64_softc *, int);
235 1.30 thorpej static void mach64_reset_engine(struct mach64_softc *);
236 1.30 thorpej static void mach64_init_engine(struct mach64_softc *);
237 1.30 thorpej #if 0
238 1.30 thorpej static void mach64_adjust_frame(struct mach64_softc *, int, int);
239 1.30 thorpej #endif
240 1.30 thorpej static void mach64_init_lut(struct mach64_softc *);
241 1.41 macallan
242 1.41 macallan static void mach64_init_screen(void *, struct vcons_screen *, int, long *);
243 1.59 macallan static int mach64_is_console(struct mach64_softc *);
244 1.30 thorpej
245 1.30 thorpej static void mach64_cursor(void *, int, int, int);
246 1.30 thorpej #if 0
247 1.30 thorpej static int mach64_mapchar(void *, int, u_int *);
248 1.30 thorpej #endif
249 1.79 macallan static void mach64_putchar_mono(void *, int, int, u_int, long);
250 1.79 macallan static void mach64_putchar_aa8(void *, int, int, u_int, long);
251 1.30 thorpej static void mach64_copycols(void *, int, int, int, int);
252 1.30 thorpej static void mach64_erasecols(void *, int, int, int, long);
253 1.30 thorpej static void mach64_copyrows(void *, int, int, int);
254 1.30 thorpej static void mach64_eraserows(void *, int, int, long);
255 1.30 thorpej static void mach64_clearscreen(struct mach64_softc *);
256 1.30 thorpej
257 1.30 thorpej static int mach64_putcmap(struct mach64_softc *, struct wsdisplay_cmap *);
258 1.30 thorpej static int mach64_getcmap(struct mach64_softc *, struct wsdisplay_cmap *);
259 1.30 thorpej static int mach64_putpalreg(struct mach64_softc *, uint8_t, uint8_t,
260 1.30 thorpej uint8_t, uint8_t);
261 1.79 macallan static void mach64_bitblt(void *, int, int, int, int, int, int, int);
262 1.30 thorpej static void mach64_rectfill(struct mach64_softc *, int, int, int, int, int);
263 1.30 thorpej static void mach64_setup_mono(struct mach64_softc *, int, int, int, int,
264 1.30 thorpej uint32_t, uint32_t);
265 1.30 thorpej static void mach64_feed_bytes(struct mach64_softc *, int, uint8_t *);
266 1.30 thorpej #if 0
267 1.30 thorpej static void mach64_showpal(struct mach64_softc *);
268 1.30 thorpej #endif
269 1.21 martin
270 1.34 macallan static void machfb_blank(struct mach64_softc *, int);
271 1.59 macallan static int machfb_drm_print(void *, const char *);
272 1.1 junyoung
273 1.30 thorpej static struct wsscreen_descr mach64_defaultscreen = {
274 1.1 junyoung "default",
275 1.33 macallan 80, 30,
276 1.33 macallan NULL,
277 1.1 junyoung 8, 16,
278 1.91.6.2 skrll WSSCREEN_WSCOLORS | WSSCREEN_HILIT | WSSCREEN_UNDERLINE
279 1.91.6.2 skrll | WSSCREEN_RESIZE ,
280 1.91.6.2 skrll NULL
281 1.1 junyoung };
282 1.1 junyoung
283 1.30 thorpej static const struct wsscreen_descr *_mach64_scrlist[] = {
284 1.1 junyoung &mach64_defaultscreen,
285 1.1 junyoung };
286 1.1 junyoung
287 1.30 thorpej static struct wsscreen_list mach64_screenlist = {
288 1.54 dyoung __arraycount(_mach64_scrlist),
289 1.1 junyoung _mach64_scrlist
290 1.1 junyoung };
291 1.1 junyoung
292 1.49 christos static int mach64_ioctl(void *, void *, u_long, void *, int,
293 1.40 jmmv struct lwp *);
294 1.40 jmmv static paddr_t mach64_mmap(void *, void *, off_t, int);
295 1.41 macallan
296 1.41 macallan static struct vcons_screen mach64_console_screen;
297 1.41 macallan
298 1.1 junyoung /*
299 1.1 junyoung * Inline functions for getting access to register aperture.
300 1.1 junyoung */
301 1.1 junyoung
302 1.41 macallan static inline uint32_t
303 1.41 macallan regr(struct mach64_softc *sc, uint32_t index)
304 1.1 junyoung {
305 1.81 macallan return bus_space_read_4(sc->sc_regt, sc->sc_regh, index + 0x400);
306 1.1 junyoung }
307 1.1 junyoung
308 1.41 macallan static inline uint8_t
309 1.41 macallan regrb(struct mach64_softc *sc, uint32_t index)
310 1.1 junyoung {
311 1.81 macallan return bus_space_read_1(sc->sc_regt, sc->sc_regh, index + 0x400);
312 1.1 junyoung }
313 1.1 junyoung
314 1.1 junyoung static inline void
315 1.41 macallan regw(struct mach64_softc *sc, uint32_t index, uint32_t data)
316 1.1 junyoung {
317 1.81 macallan bus_space_write_4(sc->sc_regt, sc->sc_regh, index + 0x400, data);
318 1.91.6.1 skrll bus_space_barrier(sc->sc_regt, sc->sc_regh, index, 4,
319 1.25 macallan BUS_SPACE_BARRIER_WRITE);
320 1.1 junyoung }
321 1.1 junyoung
322 1.1 junyoung static inline void
323 1.79 macallan regws(struct mach64_softc *sc, uint32_t index, uint32_t data)
324 1.79 macallan {
325 1.81 macallan bus_space_write_stream_4(sc->sc_regt, sc->sc_regh, index + 0x400, data);
326 1.91.6.1 skrll bus_space_barrier(sc->sc_regt, sc->sc_regh, index + 0x400, 4,
327 1.79 macallan BUS_SPACE_BARRIER_WRITE);
328 1.79 macallan }
329 1.79 macallan
330 1.79 macallan static inline void
331 1.41 macallan regwb(struct mach64_softc *sc, uint32_t index, uint8_t data)
332 1.1 junyoung {
333 1.81 macallan bus_space_write_1(sc->sc_regt, sc->sc_regh, index + 0x400, data);
334 1.91.6.1 skrll bus_space_barrier(sc->sc_regt, sc->sc_regh, index + 0x400, 1,
335 1.25 macallan BUS_SPACE_BARRIER_WRITE);
336 1.1 junyoung }
337 1.1 junyoung
338 1.1 junyoung static inline void
339 1.41 macallan regwb_pll(struct mach64_softc *sc, uint32_t index, uint8_t data)
340 1.1 junyoung {
341 1.59 macallan uint32_t reg;
342 1.59 macallan
343 1.59 macallan reg = regr(sc, CLOCK_CNTL);
344 1.59 macallan reg |= PLL_WR_EN;
345 1.59 macallan regw(sc, CLOCK_CNTL, reg);
346 1.59 macallan reg &= ~(PLL_ADDR | PLL_DATA);
347 1.59 macallan reg |= (index & 0x3f) << PLL_ADDR_SHIFT;
348 1.59 macallan reg |= data << PLL_DATA_SHIFT;
349 1.59 macallan reg |= CLOCK_STROBE;
350 1.59 macallan regw(sc, CLOCK_CNTL, reg);
351 1.59 macallan reg &= ~PLL_WR_EN;
352 1.59 macallan regw(sc, CLOCK_CNTL, reg);
353 1.59 macallan }
354 1.59 macallan
355 1.59 macallan static inline uint8_t
356 1.59 macallan regrb_pll(struct mach64_softc *sc, uint32_t index)
357 1.59 macallan {
358 1.59 macallan
359 1.59 macallan regwb(sc, CLOCK_CNTL + 1, index << 2);
360 1.59 macallan return regrb(sc, CLOCK_CNTL + 2);
361 1.1 junyoung }
362 1.1 junyoung
363 1.1 junyoung static inline void
364 1.41 macallan wait_for_fifo(struct mach64_softc *sc, uint8_t v)
365 1.1 junyoung {
366 1.1 junyoung while ((regr(sc, FIFO_STAT) & 0xffff) > (0x8000 >> v))
367 1.28 christos continue;
368 1.1 junyoung }
369 1.1 junyoung
370 1.1 junyoung static inline void
371 1.1 junyoung wait_for_idle(struct mach64_softc *sc)
372 1.1 junyoung {
373 1.1 junyoung wait_for_fifo(sc, 16);
374 1.1 junyoung while ((regr(sc, GUI_STAT) & 1) != 0)
375 1.28 christos continue;
376 1.1 junyoung }
377 1.1 junyoung
378 1.30 thorpej static int
379 1.54 dyoung mach64_match(device_t parent, cfdata_t match, void *aux)
380 1.1 junyoung {
381 1.1 junyoung struct pci_attach_args *pa = (struct pci_attach_args *)aux;
382 1.1 junyoung int i;
383 1.1 junyoung
384 1.1 junyoung if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
385 1.1 junyoung PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
386 1.1 junyoung return 0;
387 1.1 junyoung
388 1.54 dyoung for (i = 0; i < __arraycount(mach64_info); i++)
389 1.1 junyoung if (PCI_PRODUCT(pa->pa_id) == mach64_info[i].chip_id) {
390 1.1 junyoung mach64_chip_id = PCI_PRODUCT(pa->pa_id);
391 1.1 junyoung mach64_chip_rev = PCI_REVISION(pa->pa_class);
392 1.24 macallan return 100;
393 1.1 junyoung }
394 1.22 perry
395 1.1 junyoung return 0;
396 1.1 junyoung }
397 1.1 junyoung
398 1.30 thorpej static void
399 1.54 dyoung mach64_attach(device_t parent, device_t self, void *aux)
400 1.1 junyoung {
401 1.54 dyoung struct mach64_softc *sc = device_private(self);
402 1.1 junyoung struct pci_attach_args *pa = aux;
403 1.41 macallan struct rasops_info *ri;
404 1.59 macallan prop_data_t edid_data;
405 1.59 macallan const struct videomode *mode = NULL;
406 1.64 macallan int bar, id, expected_id;
407 1.64 macallan int is_gx;
408 1.64 macallan const char **memtype_names;
409 1.1 junyoung struct wsemuldisplaydev_attach_args aa;
410 1.1 junyoung long defattr;
411 1.91.6.2 skrll int setmode = 0, width, height;
412 1.21 martin pcireg_t screg;
413 1.59 macallan uint32_t reg;
414 1.75 macallan const pcireg_t enables = PCI_COMMAND_MEM_ENABLE;
415 1.81 macallan int use_mmio = FALSE;
416 1.1 junyoung
417 1.59 macallan sc->sc_dev = self;
418 1.1 junyoung sc->sc_pc = pa->pa_pc;
419 1.1 junyoung sc->sc_pcitag = pa->pa_tag;
420 1.26 macallan sc->sc_dacw = -1;
421 1.26 macallan sc->sc_mode = WSDISPLAYIO_MODE_EMUL;
422 1.41 macallan sc->sc_nbus = pa->pa_bus;
423 1.41 macallan sc->sc_ndev = pa->pa_device;
424 1.41 macallan sc->sc_nfunc = pa->pa_function;
425 1.41 macallan sc->sc_locked = 0;
426 1.59 macallan sc->sc_iot = pa->pa_iot;
427 1.67 macallan sc->sc_accessops.ioctl = mach64_ioctl;
428 1.67 macallan sc->sc_accessops.mmap = mach64_mmap;
429 1.24 macallan
430 1.73 drochner pci_aprint_devinfo(pa, "Graphics processor");
431 1.61 macallan #ifdef MACHFB_DEBUG
432 1.59 macallan printf(prop_dictionary_externalize(device_properties(self)));
433 1.59 macallan #endif
434 1.91.6.1 skrll
435 1.76 macallan /* enable memory access */
436 1.26 macallan screg = pci_conf_read(sc->sc_pc, sc->sc_pcitag, PCI_COMMAND_STATUS_REG);
437 1.65 dyoung if ((screg & enables) != enables) {
438 1.65 dyoung screg |= enables;
439 1.59 macallan pci_conf_write(sc->sc_pc, sc->sc_pcitag,
440 1.59 macallan PCI_COMMAND_STATUS_REG, screg);
441 1.59 macallan }
442 1.1 junyoung for (bar = 0; bar < NBARS; bar++) {
443 1.1 junyoung reg = PCI_MAPREG_START + (bar * 4);
444 1.1 junyoung sc->sc_bars[bar].vb_type = pci_mapreg_type(sc->sc_pc,
445 1.1 junyoung sc->sc_pcitag, reg);
446 1.1 junyoung (void)pci_mapreg_info(sc->sc_pc, sc->sc_pcitag, reg,
447 1.1 junyoung sc->sc_bars[bar].vb_type, &sc->sc_bars[bar].vb_base,
448 1.1 junyoung &sc->sc_bars[bar].vb_size, &sc->sc_bars[bar].vb_flags);
449 1.1 junyoung }
450 1.76 macallan aprint_debug_dev(sc->sc_dev, "aperture size %08x\n",
451 1.59 macallan (uint32_t)sc->sc_apersize);
452 1.59 macallan
453 1.91.6.1 skrll sc->sc_rom.vb_type = PCI_MAPREG_TYPE_ROM;
454 1.59 macallan pci_mapreg_info(sc->sc_pc, sc->sc_pcitag, PCI_MAPREG_ROM,
455 1.59 macallan sc->sc_rom.vb_type, &sc->sc_rom.vb_base,
456 1.59 macallan &sc->sc_rom.vb_size, &sc->sc_rom.vb_flags);
457 1.3 martin sc->sc_memt = pa->pa_memt;
458 1.1 junyoung
459 1.81 macallan /* use MMIO register aperture if available */
460 1.81 macallan if ((sc->sc_regbase != 0) && (sc->sc_regbase != 0xffffffff)) {
461 1.91.6.1 skrll if (pci_mapreg_map(pa, MACH64_BAR_MMIO, PCI_MAPREG_TYPE_MEM,
462 1.91.6.1 skrll 0, &sc->sc_regt, &sc->sc_regh, &sc->sc_regbase,
463 1.81 macallan &sc->sc_regsize) == 0) {
464 1.81 macallan
465 1.81 macallan /*
466 1.81 macallan * the MMIO aperture maps both 1KB register blocks, but
467 1.81 macallan * all register offsets are relative to the 2nd one so
468 1.81 macallan * for now fix this up in MACH64_REG_OFF and the access
469 1.81 macallan * functions
470 1.81 macallan */
471 1.81 macallan aprint_normal_dev(sc->sc_dev, "using MMIO aperture\n");
472 1.81 macallan use_mmio = TRUE;
473 1.81 macallan }
474 1.91.6.1 skrll }
475 1.81 macallan if (!use_mmio) {
476 1.91.6.1 skrll if (bus_space_map(sc->sc_memt, sc->sc_aperbase,
477 1.91.6.1 skrll sc->sc_apersize, BUS_SPACE_MAP_LINEAR, &sc->sc_memh)) {
478 1.81 macallan panic("%s: failed to map aperture",
479 1.81 macallan device_xname(sc->sc_dev));
480 1.81 macallan }
481 1.59 macallan
482 1.81 macallan sc->sc_regt = sc->sc_memt;
483 1.81 macallan bus_space_subregion(sc->sc_regt, sc->sc_memh, MACH64_REG_OFF,
484 1.83 macallan MACH64_REG_SIZE, &sc->sc_regh);
485 1.64 macallan }
486 1.64 macallan
487 1.3 martin mach64_init(sc);
488 1.1 junyoung
489 1.59 macallan aprint_normal_dev(sc->sc_dev,
490 1.58 mrg "%d MB aperture at 0x%08x, %d KB registers at 0x%08x\n",
491 1.58 mrg (u_int)(sc->sc_apersize / (1024 * 1024)),
492 1.81 macallan (u_int)sc->sc_aperbase, (u_int)(sc->sc_regsize / 1024),
493 1.81 macallan (u_int)sc->sc_regbase);
494 1.1 junyoung
495 1.59 macallan printf("%s: %d KB ROM at 0x%08x\n", device_xname(sc->sc_dev),
496 1.59 macallan (int)sc->sc_rom.vb_size >> 10, (uint32_t)sc->sc_rom.vb_base);
497 1.59 macallan
498 1.59 macallan prop_dictionary_get_uint32(device_properties(self), "width", &width);
499 1.59 macallan prop_dictionary_get_uint32(device_properties(self), "height", &height);
500 1.59 macallan
501 1.91.6.2 skrll memset(&sc->sc_ei, 0, sizeof(sc->sc_ei));
502 1.60 macallan if ((edid_data = prop_dictionary_get(device_properties(self), "EDID"))
503 1.59 macallan != NULL) {
504 1.59 macallan
505 1.59 macallan sc->sc_edid_size = min(1024, prop_data_size(edid_data));
506 1.59 macallan memset(sc->sc_edid_data, 0, sizeof(sc->sc_edid_data));
507 1.59 macallan memcpy(sc->sc_edid_data, prop_data_data_nocopy(edid_data),
508 1.59 macallan sc->sc_edid_size);
509 1.59 macallan
510 1.91.6.2 skrll edid_parse(sc->sc_edid_data, &sc->sc_ei);
511 1.59 macallan
512 1.61 macallan #ifdef MACHFB_DEBUG
513 1.91.6.2 skrll edid_print(&sc->sc_ei);
514 1.59 macallan #endif
515 1.59 macallan }
516 1.64 macallan
517 1.64 macallan is_gx = 0;
518 1.64 macallan switch(mach64_chip_id) {
519 1.64 macallan case PCI_PRODUCT_ATI_MACH64_GX:
520 1.64 macallan case PCI_PRODUCT_ATI_MACH64_CX:
521 1.64 macallan is_gx = 1;
522 1.64 macallan case PCI_PRODUCT_ATI_MACH64_CT:
523 1.64 macallan sc->has_dsp = 0;
524 1.64 macallan break;
525 1.64 macallan case PCI_PRODUCT_ATI_MACH64_VT:
526 1.64 macallan case PCI_PRODUCT_ATI_RAGE_II:
527 1.64 macallan if((mach64_chip_rev & 0x07) == 0) {
528 1.64 macallan sc->has_dsp = 0;
529 1.64 macallan break;
530 1.64 macallan }
531 1.64 macallan /* Otherwise fall through. */
532 1.64 macallan default:
533 1.64 macallan sc->has_dsp = 1;
534 1.64 macallan }
535 1.64 macallan
536 1.64 macallan memtype_names = is_gx ? mach64_gx_memtype_names : mach64_memtype_names;
537 1.1 junyoung
538 1.1 junyoung sc->memsize = mach64_get_memsize(sc);
539 1.81 macallan
540 1.64 macallan if(is_gx)
541 1.64 macallan sc->memtype = (regr(sc, CONFIG_STAT0) >> 3) & 0x07;
542 1.64 macallan else
543 1.64 macallan sc->memtype = regr(sc, CONFIG_STAT0) & 0x07;
544 1.1 junyoung
545 1.76 macallan /*
546 1.76 macallan * XXX is there any way to calculate reference frequency from
547 1.76 macallan * known values?
548 1.76 macallan */
549 1.22 perry if ((mach64_chip_id == PCI_PRODUCT_ATI_RAGE_XL_PCI) ||
550 1.26 macallan ((mach64_chip_id >= PCI_PRODUCT_ATI_RAGE_LT_PRO_PCI) &&
551 1.26 macallan (mach64_chip_id <= PCI_PRODUCT_ATI_RAGE_LT_PRO))) {
552 1.59 macallan aprint_normal_dev(sc->sc_dev, "ref_freq=29.498MHz\n");
553 1.1 junyoung sc->ref_freq = 29498;
554 1.21 martin } else
555 1.1 junyoung sc->ref_freq = 14318;
556 1.1 junyoung
557 1.59 macallan reg = regr(sc, CLOCK_CNTL);
558 1.76 macallan aprint_debug("CLOCK_CNTL: %08x\n", reg);
559 1.59 macallan sc->sc_clock = reg & 3;
560 1.76 macallan aprint_debug("using clock %d\n", sc->sc_clock);
561 1.59 macallan
562 1.59 macallan sc->ref_div = regrb_pll(sc, PLL_REF_DIV);
563 1.91.6.2 skrll aprint_error("ref_div: %d\n", sc->ref_div);
564 1.59 macallan sc->mclk_fb_div = regrb_pll(sc, MCLK_FB_DIV);
565 1.91.6.2 skrll aprint_error("mclk_fb_div: %d\n", sc->mclk_fb_div);
566 1.22 perry sc->mem_freq = (2 * sc->ref_freq * sc->mclk_fb_div) /
567 1.1 junyoung (sc->ref_div * 2);
568 1.1 junyoung sc->mclk_post_div = (sc->mclk_fb_div * 2 * sc->ref_freq) /
569 1.1 junyoung (sc->mem_freq * sc->ref_div);
570 1.1 junyoung sc->ramdac_freq = mach64_get_max_ramdac(sc);
571 1.91.6.2 skrll {
572 1.91.6.2 skrll sc->minref = sc->ramdac_freq / 510;
573 1.91.6.2 skrll sc->m = sc->ref_freq / sc->minref;
574 1.91.6.2 skrll aprint_error("minref: %d m: %d\n", sc->minref, sc->m);
575 1.91.6.2 skrll }
576 1.59 macallan aprint_normal_dev(sc->sc_dev,
577 1.58 mrg "%ld KB %s %d.%d MHz, maximum RAMDAC clock %d MHz\n",
578 1.58 mrg (u_long)sc->memsize,
579 1.64 macallan memtype_names[sc->memtype],
580 1.1 junyoung sc->mem_freq / 1000, sc->mem_freq % 1000,
581 1.1 junyoung sc->ramdac_freq / 1000);
582 1.22 perry
583 1.1 junyoung id = regr(sc, CONFIG_CHIP_ID) & 0xffff;
584 1.64 macallan switch(mach64_chip_id) {
585 1.64 macallan case PCI_PRODUCT_ATI_MACH64_GX:
586 1.64 macallan expected_id = 0x00d7;
587 1.64 macallan break;
588 1.64 macallan case PCI_PRODUCT_ATI_MACH64_CX:
589 1.64 macallan expected_id = 0x0057;
590 1.64 macallan break;
591 1.64 macallan default:
592 1.64 macallan /* Most chip IDs match their PCI product ID. */
593 1.64 macallan expected_id = mach64_chip_id;
594 1.64 macallan }
595 1.64 macallan
596 1.64 macallan if (id != expected_id) {
597 1.59 macallan aprint_error_dev(sc->sc_dev,
598 1.64 macallan "chip ID mismatch, 0x%x != 0x%x\n", id, expected_id);
599 1.1 junyoung return;
600 1.1 junyoung }
601 1.1 junyoung
602 1.59 macallan sc->sc_console = mach64_is_console(sc);
603 1.76 macallan aprint_debug("gen_cntl: %08x\n", regr(sc, CRTC_GEN_CNTL));
604 1.91.6.2 skrll
605 1.91.6.2 skrll #define MODE_IS_VALID(m) ((sc->ramdac_freq >= (m)->dot_clock) && \
606 1.91.6.2 skrll ((m)->hdisplay <= 11280))
607 1.91.6.2 skrll
608 1.91.6.2 skrll /* no mode setting support on ancient chips with external clocks */
609 1.91.6.2 skrll setmode = 0;
610 1.91.6.2 skrll if (!is_gx) {
611 1.91.6.2 skrll /*
612 1.91.6.2 skrll * Now pick a mode.
613 1.91.6.2 skrll */
614 1.91.6.2 skrll if ((sc->sc_ei.edid_preferred_mode != NULL)) {
615 1.91.6.2 skrll struct videomode *m = sc->sc_ei.edid_preferred_mode;
616 1.91.6.2 skrll if (MODE_IS_VALID(m)) {
617 1.91.6.2 skrll memcpy(&default_mode, m,
618 1.91.6.2 skrll sizeof(struct videomode));
619 1.91.6.2 skrll setmode = 1;
620 1.91.6.2 skrll } else {
621 1.91.6.2 skrll aprint_error_dev(sc->sc_dev,
622 1.91.6.2 skrll "unable to use preferred mode\n");
623 1.91.6.2 skrll }
624 1.91.6.2 skrll }
625 1.91.6.2 skrll /*
626 1.91.6.2 skrll * if we can't use the preferred mode go look for the
627 1.91.6.2 skrll * best one we can support
628 1.91.6.2 skrll */
629 1.91.6.2 skrll if (setmode == 0) {
630 1.91.6.2 skrll struct videomode *m = sc->sc_ei.edid_modes;
631 1.91.6.2 skrll
632 1.91.6.2 skrll mode = NULL;
633 1.91.6.2 skrll sort_modes(sc->sc_ei.edid_modes,
634 1.91.6.2 skrll &sc->sc_ei.edid_preferred_mode,
635 1.91.6.2 skrll sc->sc_ei.edid_nmodes);
636 1.91.6.2 skrll for (int n = 0; n < sc->sc_ei.edid_nmodes; n++)
637 1.91.6.2 skrll if (MODE_IS_VALID(&m[n])) {
638 1.91.6.2 skrll mode = &m[n];
639 1.91.6.2 skrll break;
640 1.91.6.2 skrll }
641 1.91.6.2 skrll if (mode != NULL) {
642 1.91.6.2 skrll memcpy(&default_mode, mode,
643 1.91.6.2 skrll sizeof(struct videomode));
644 1.91.6.2 skrll setmode = 1;
645 1.91.6.2 skrll }
646 1.91.6.2 skrll }
647 1.91.6.2 skrll /* got nothing? try to pick one based on firmware parameters */
648 1.91.6.2 skrll if (setmode == 0) {
649 1.91.6.2 skrll /* no EDID data? */
650 1.91.6.2 skrll mode = pick_mode_by_ref(width, height, 60);
651 1.91.6.2 skrll memcpy(&default_mode, mode, sizeof(struct videomode));
652 1.91.6.2 skrll setmode = 1;
653 1.91.6.2 skrll }
654 1.91.6.2 skrll /* still nothing? Grab the default */
655 1.91.6.2 skrll if (setmode == 0) {
656 1.91.6.2 skrll mode = pick_mode_by_ref(1024, 768, 60);
657 1.59 macallan memcpy(&default_mode, mode, sizeof(struct videomode));
658 1.59 macallan setmode = 1;
659 1.59 macallan }
660 1.7 martin } else {
661 1.91.6.2 skrll /* make sure my_mode points at something sensible */
662 1.41 macallan mach64_get_mode(sc, &default_mode);
663 1.33 macallan if (default_mode.dot_clock == 0) {
664 1.91.6.2 skrll memcpy(&default_mode, pick_mode_by_ref(width, height, 60),
665 1.33 macallan sizeof(default_mode));
666 1.33 macallan }
667 1.7 martin }
668 1.91.6.2 skrll sc->sc_my_mode = &default_mode;
669 1.1 junyoung
670 1.1 junyoung sc->bits_per_pixel = 8;
671 1.33 macallan sc->virt_x = sc->sc_my_mode->hdisplay;
672 1.33 macallan sc->virt_y = sc->sc_my_mode->vdisplay;
673 1.1 junyoung sc->max_x = sc->virt_x - 1;
674 1.1 junyoung sc->max_y = (sc->memsize * 1024) /
675 1.1 junyoung (sc->virt_x * (sc->bits_per_pixel / 8)) - 1;
676 1.22 perry
677 1.1 junyoung sc->color_depth = CRTC_PIX_WIDTH_8BPP;
678 1.1 junyoung
679 1.1 junyoung mach64_init_engine(sc);
680 1.59 macallan
681 1.59 macallan if (setmode)
682 1.59 macallan mach64_modeswitch(sc, sc->sc_my_mode);
683 1.1 junyoung
684 1.59 macallan aprint_normal_dev(sc->sc_dev,
685 1.58 mrg "initial resolution %dx%d at %d bpp\n",
686 1.33 macallan sc->sc_my_mode->hdisplay, sc->sc_my_mode->vdisplay,
687 1.1 junyoung sc->bits_per_pixel);
688 1.1 junyoung
689 1.34 macallan wsfont_init();
690 1.91.6.1 skrll
691 1.91.6.2 skrll #ifdef GLYPHCACHE_DEBUG
692 1.91.6.2 skrll /* shrink the screen so we can see part of the glyph cache */
693 1.91.6.2 skrll sc->sc_my_mode->vdisplay -= 200;
694 1.91.6.2 skrll #endif
695 1.91.6.2 skrll
696 1.67 macallan vcons_init(&sc->vd, sc, &mach64_defaultscreen, &sc->sc_accessops);
697 1.41 macallan sc->vd.init_screen = mach64_init_screen;
698 1.91.6.2 skrll sc->vd.show_screen_cookie = &sc->sc_gc;
699 1.91.6.2 skrll sc->vd.show_screen_cb = glyphcache_adapt;
700 1.41 macallan
701 1.79 macallan sc->sc_gc.gc_bitblt = mach64_bitblt;
702 1.79 macallan sc->sc_gc.gc_blitcookie = sc;
703 1.79 macallan sc->sc_gc.gc_rop = MIX_SRC;
704 1.79 macallan
705 1.79 macallan ri = &mach64_console_screen.scr_ri;
706 1.41 macallan if (sc->sc_console) {
707 1.64 macallan
708 1.41 macallan vcons_init_screen(&sc->vd, &mach64_console_screen, 1,
709 1.41 macallan &defattr);
710 1.41 macallan mach64_console_screen.scr_flags |= VCONS_SCREEN_IS_STATIC;
711 1.41 macallan
712 1.41 macallan mach64_defaultscreen.textops = &ri->ri_ops;
713 1.41 macallan mach64_defaultscreen.capabilities = ri->ri_caps;
714 1.41 macallan mach64_defaultscreen.nrows = ri->ri_rows;
715 1.41 macallan mach64_defaultscreen.ncols = ri->ri_cols;
716 1.79 macallan glyphcache_init(&sc->sc_gc, sc->sc_my_mode->vdisplay + 5,
717 1.83 macallan ((sc->memsize * 1024) / sc->sc_my_mode->hdisplay) -
718 1.80 macallan sc->sc_my_mode->vdisplay - 5,
719 1.80 macallan sc->sc_my_mode->hdisplay,
720 1.80 macallan ri->ri_font->fontwidth,
721 1.80 macallan ri->ri_font->fontheight,
722 1.80 macallan defattr);
723 1.91.6.1 skrll wsdisplay_cnattach(&mach64_defaultscreen, ri, 0, 0, defattr);
724 1.33 macallan } else {
725 1.33 macallan /*
726 1.33 macallan * since we're not the console we can postpone the rest
727 1.33 macallan * until someone actually allocates a screen for us
728 1.33 macallan */
729 1.76 macallan mach64_modeswitch(sc, sc->sc_my_mode);
730 1.77 macallan if (mach64_console_screen.scr_ri.ri_rows == 0) {
731 1.77 macallan /* do some minimal setup to avoid weirdnesses later */
732 1.77 macallan vcons_init_screen(&sc->vd, &mach64_console_screen, 1,
733 1.77 macallan &defattr);
734 1.88 macallan } else
735 1.88 macallan (*ri->ri_ops.allocattr)(ri, 0, 0, 0, &defattr);
736 1.79 macallan
737 1.79 macallan glyphcache_init(&sc->sc_gc, sc->sc_my_mode->vdisplay + 5,
738 1.83 macallan ((sc->memsize * 1024) / sc->sc_my_mode->hdisplay) -
739 1.80 macallan sc->sc_my_mode->vdisplay - 5,
740 1.80 macallan sc->sc_my_mode->hdisplay,
741 1.80 macallan ri->ri_font->fontwidth,
742 1.80 macallan ri->ri_font->fontheight,
743 1.80 macallan defattr);
744 1.7 martin }
745 1.79 macallan
746 1.78 macallan sc->sc_bg = mach64_console_screen.scr_ri.ri_devcmap[WS_DEFAULT_BG];
747 1.78 macallan mach64_clearscreen(sc);
748 1.78 macallan mach64_init_lut(sc);
749 1.78 macallan
750 1.78 macallan if (sc->sc_console)
751 1.78 macallan vcons_replay_msgbuf(&mach64_console_screen);
752 1.78 macallan
753 1.78 macallan machfb_blank(sc, 0); /* unblank the screen */
754 1.91.6.1 skrll
755 1.41 macallan aa.console = sc->sc_console;
756 1.1 junyoung aa.scrdata = &mach64_screenlist;
757 1.67 macallan aa.accessops = &sc->sc_accessops;
758 1.41 macallan aa.accesscookie = &sc->vd;
759 1.1 junyoung
760 1.1 junyoung config_found(self, &aa, wsemuldisplaydevprint);
761 1.90 macallan #if 0
762 1.90 macallan /* XXX
763 1.90 macallan * turns out some firmware doesn't turn these back on when needed
764 1.90 macallan * so we need to turn them off only when mapping vram in
765 1.90 macallan * WSDISPLAYIO_MODE_DUMB would overlap ( unlikely but far from
766 1.90 macallan * impossible )
767 1.91.6.1 skrll */
768 1.81 macallan if (use_mmio) {
769 1.81 macallan /*
770 1.91.6.1 skrll * Now that we took over, turn off the aperture registers if we
771 1.81 macallan * don't use them. Can't do this earlier since on some hardware
772 1.81 macallan * we use firmware calls as early console output which may in
773 1.81 macallan * turn try to access these registers.
774 1.81 macallan */
775 1.81 macallan reg = regr(sc, BUS_CNTL);
776 1.81 macallan aprint_debug_dev(sc->sc_dev, "BUS_CNTL: %08x\n", reg);
777 1.81 macallan reg |= BUS_APER_REG_DIS;
778 1.81 macallan regw(sc, BUS_CNTL, reg);
779 1.81 macallan }
780 1.90 macallan #endif
781 1.59 macallan config_found_ia(self, "drm", aux, machfb_drm_print);
782 1.59 macallan }
783 1.59 macallan
784 1.59 macallan static int
785 1.59 macallan machfb_drm_print(void *aux, const char *pnp)
786 1.59 macallan {
787 1.59 macallan if (pnp)
788 1.59 macallan aprint_normal("direct rendering for %s", pnp);
789 1.59 macallan return (UNSUPP);
790 1.1 junyoung }
791 1.1 junyoung
792 1.30 thorpej static void
793 1.41 macallan mach64_init_screen(void *cookie, struct vcons_screen *scr, int existing,
794 1.48 christos long *defattr)
795 1.1 junyoung {
796 1.41 macallan struct mach64_softc *sc = cookie;
797 1.41 macallan struct rasops_info *ri = &scr->scr_ri;
798 1.41 macallan
799 1.21 martin ri->ri_depth = sc->bits_per_pixel;
800 1.33 macallan ri->ri_width = sc->sc_my_mode->hdisplay;
801 1.33 macallan ri->ri_height = sc->sc_my_mode->vdisplay;
802 1.21 martin ri->ri_stride = ri->ri_width;
803 1.87 macallan ri->ri_flg = RI_CENTER | RI_FULLCLEAR;
804 1.78 macallan if (ri->ri_depth == 8)
805 1.91.6.2 skrll ri->ri_flg |= RI_8BIT_IS_RGB | RI_ENABLE_ALPHA |
806 1.91.6.2 skrll RI_PREFER_ALPHA;
807 1.21 martin
808 1.66 macallan #ifdef VCONS_DRAW_INTR
809 1.66 macallan scr->scr_flags |= VCONS_DONT_READ;
810 1.66 macallan #endif
811 1.91.6.2 skrll scr->scr_flags |= VCONS_LOADFONT;
812 1.91.6.1 skrll
813 1.72 macallan rasops_init(ri, 0, 0);
814 1.91.6.2 skrll ri->ri_caps = WSSCREEN_WSCOLORS | WSSCREEN_HILIT | WSSCREEN_UNDERLINE |
815 1.91.6.2 skrll WSSCREEN_RESIZE;
816 1.41 macallan rasops_reconfig(ri, sc->sc_my_mode->vdisplay / ri->ri_font->fontheight,
817 1.41 macallan sc->sc_my_mode->hdisplay / ri->ri_font->fontwidth);
818 1.91.6.1 skrll
819 1.41 macallan /* enable acceleration */
820 1.41 macallan ri->ri_hw = scr;
821 1.41 macallan ri->ri_ops.copyrows = mach64_copyrows;
822 1.41 macallan ri->ri_ops.copycols = mach64_copycols;
823 1.41 macallan ri->ri_ops.eraserows = mach64_eraserows;
824 1.41 macallan ri->ri_ops.erasecols = mach64_erasecols;
825 1.41 macallan ri->ri_ops.cursor = mach64_cursor;
826 1.79 macallan if (FONT_IS_ALPHA(ri->ri_font)) {
827 1.79 macallan ri->ri_ops.putchar = mach64_putchar_aa8;
828 1.79 macallan } else
829 1.79 macallan ri->ri_ops.putchar = mach64_putchar_mono;
830 1.1 junyoung }
831 1.1 junyoung
832 1.30 thorpej static void
833 1.3 martin mach64_init(struct mach64_softc *sc)
834 1.1 junyoung {
835 1.41 macallan sc->sc_blanked = 0;
836 1.1 junyoung }
837 1.1 junyoung
838 1.30 thorpej static int
839 1.1 junyoung mach64_get_memsize(struct mach64_softc *sc)
840 1.1 junyoung {
841 1.1 junyoung int tmp, memsize;
842 1.1 junyoung int mem_tab[] = {
843 1.1 junyoung 512, 1024, 2048, 4096, 6144, 8192, 12288, 16384
844 1.1 junyoung };
845 1.1 junyoung tmp = regr(sc, MEM_CNTL);
846 1.41 macallan #ifdef DIAGNOSTIC
847 1.59 macallan aprint_debug_dev(sc->sc_dev, "memctl %08x\n", tmp);
848 1.41 macallan #endif
849 1.1 junyoung if (sc->has_dsp) {
850 1.1 junyoung tmp &= 0x0000000f;
851 1.1 junyoung if (tmp < 8)
852 1.1 junyoung memsize = (tmp + 1) * 512;
853 1.1 junyoung else if (tmp < 12)
854 1.1 junyoung memsize = (tmp - 3) * 1024;
855 1.1 junyoung else
856 1.1 junyoung memsize = (tmp - 7) * 2048;
857 1.1 junyoung } else {
858 1.1 junyoung memsize = mem_tab[tmp & 0x07];
859 1.1 junyoung }
860 1.1 junyoung
861 1.1 junyoung return memsize;
862 1.1 junyoung }
863 1.1 junyoung
864 1.30 thorpej static int
865 1.1 junyoung mach64_get_max_ramdac(struct mach64_softc *sc)
866 1.1 junyoung {
867 1.1 junyoung int i;
868 1.1 junyoung
869 1.22 perry if ((mach64_chip_id == PCI_PRODUCT_ATI_MACH64_VT ||
870 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_II) &&
871 1.1 junyoung (mach64_chip_rev & 0x07))
872 1.1 junyoung return 170000;
873 1.1 junyoung
874 1.54 dyoung for (i = 0; i < __arraycount(mach64_info); i++)
875 1.1 junyoung if (mach64_chip_id == mach64_info[i].chip_id)
876 1.1 junyoung return mach64_info[i].ramdac_freq;
877 1.1 junyoung
878 1.1 junyoung if (sc->bits_per_pixel == 8)
879 1.1 junyoung return 135000;
880 1.1 junyoung else
881 1.1 junyoung return 80000;
882 1.1 junyoung }
883 1.1 junyoung
884 1.30 thorpej static void
885 1.1 junyoung mach64_get_mode(struct mach64_softc *sc, struct videomode *mode)
886 1.1 junyoung {
887 1.1 junyoung struct mach64_crtcregs crtc;
888 1.22 perry
889 1.1 junyoung crtc.h_total_disp = regr(sc, CRTC_H_TOTAL_DISP);
890 1.1 junyoung crtc.h_sync_strt_wid = regr(sc, CRTC_H_SYNC_STRT_WID);
891 1.1 junyoung crtc.v_total_disp = regr(sc, CRTC_V_TOTAL_DISP);
892 1.1 junyoung crtc.v_sync_strt_wid = regr(sc, CRTC_V_SYNC_STRT_WID);
893 1.1 junyoung
894 1.1 junyoung mode->htotal = ((crtc.h_total_disp & 0xffff) + 1) << 3;
895 1.1 junyoung mode->hdisplay = ((crtc.h_total_disp >> 16) + 1) << 3;
896 1.1 junyoung mode->hsync_start = ((crtc.h_sync_strt_wid & 0xffff) + 1) << 3;
897 1.1 junyoung mode->hsync_end = ((crtc.h_sync_strt_wid >> 16) << 3) +
898 1.1 junyoung mode->hsync_start;
899 1.1 junyoung mode->vtotal = (crtc.v_total_disp & 0xffff) + 1;
900 1.1 junyoung mode->vdisplay = (crtc.v_total_disp >> 16) + 1;
901 1.1 junyoung mode->vsync_start = (crtc.v_sync_strt_wid & 0xffff) + 1;
902 1.1 junyoung mode->vsync_end = (crtc.v_sync_strt_wid >> 16) + mode->vsync_start;
903 1.1 junyoung
904 1.61 macallan #ifdef MACHFB_DEBUG
905 1.1 junyoung printf("mach64_get_mode: %d %d %d %d %d %d %d %d\n",
906 1.1 junyoung mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
907 1.1 junyoung mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal);
908 1.1 junyoung #endif
909 1.1 junyoung }
910 1.1 junyoung
911 1.30 thorpej static int
912 1.1 junyoung mach64_calc_crtcregs(struct mach64_softc *sc, struct mach64_crtcregs *crtc,
913 1.1 junyoung struct videomode *mode)
914 1.1 junyoung {
915 1.1 junyoung
916 1.1 junyoung if (mode->dot_clock > sc->ramdac_freq)
917 1.1 junyoung /* Clock too high. */
918 1.1 junyoung return 1;
919 1.1 junyoung
920 1.1 junyoung crtc->h_total_disp = (((mode->hdisplay >> 3) - 1) << 16) |
921 1.1 junyoung ((mode->htotal >> 3) - 1);
922 1.22 perry crtc->h_sync_strt_wid =
923 1.1 junyoung (((mode->hsync_end - mode->hsync_start) >> 3) << 16) |
924 1.1 junyoung ((mode->hsync_start >> 3) - 1);
925 1.1 junyoung
926 1.1 junyoung crtc->v_total_disp = ((mode->vdisplay - 1) << 16) |
927 1.1 junyoung (mode->vtotal - 1);
928 1.1 junyoung crtc->v_sync_strt_wid =
929 1.1 junyoung ((mode->vsync_end - mode->vsync_start) << 16) |
930 1.1 junyoung (mode->vsync_start - 1);
931 1.1 junyoung
932 1.1 junyoung if (mode->flags & VID_NVSYNC)
933 1.1 junyoung crtc->v_sync_strt_wid |= CRTC_VSYNC_NEG;
934 1.1 junyoung
935 1.1 junyoung switch (sc->bits_per_pixel) {
936 1.1 junyoung case 8:
937 1.1 junyoung crtc->color_depth = CRTC_PIX_WIDTH_8BPP;
938 1.1 junyoung break;
939 1.1 junyoung case 16:
940 1.1 junyoung crtc->color_depth = CRTC_PIX_WIDTH_16BPP;
941 1.22 perry break;
942 1.1 junyoung case 32:
943 1.1 junyoung crtc->color_depth = CRTC_PIX_WIDTH_32BPP;
944 1.22 perry break;
945 1.1 junyoung }
946 1.22 perry
947 1.1 junyoung crtc->gen_cntl = 0;
948 1.1 junyoung if (mode->flags & VID_INTERLACE)
949 1.1 junyoung crtc->gen_cntl |= CRTC_INTERLACE_EN;
950 1.41 macallan
951 1.1 junyoung if (mode->flags & VID_CSYNC)
952 1.1 junyoung crtc->gen_cntl |= CRTC_CSYNC_EN;
953 1.22 perry
954 1.1 junyoung crtc->dot_clock = mode->dot_clock;
955 1.1 junyoung
956 1.1 junyoung return 0;
957 1.1 junyoung }
958 1.1 junyoung
959 1.30 thorpej static void
960 1.1 junyoung mach64_set_crtcregs(struct mach64_softc *sc, struct mach64_crtcregs *crtc)
961 1.1 junyoung {
962 1.1 junyoung
963 1.1 junyoung mach64_set_pll(sc, crtc->dot_clock);
964 1.1 junyoung
965 1.1 junyoung if (sc->has_dsp)
966 1.1 junyoung mach64_set_dsp(sc);
967 1.76 macallan
968 1.1 junyoung regw(sc, CRTC_H_TOTAL_DISP, crtc->h_total_disp);
969 1.1 junyoung regw(sc, CRTC_H_SYNC_STRT_WID, crtc->h_sync_strt_wid);
970 1.1 junyoung regw(sc, CRTC_V_TOTAL_DISP, crtc->v_total_disp);
971 1.1 junyoung regw(sc, CRTC_V_SYNC_STRT_WID, crtc->v_sync_strt_wid);
972 1.22 perry
973 1.1 junyoung regw(sc, CRTC_VLINE_CRNT_VLINE, 0);
974 1.1 junyoung
975 1.1 junyoung regw(sc, CRTC_OFF_PITCH, (sc->virt_x >> 3) << 22);
976 1.22 perry
977 1.1 junyoung regw(sc, CRTC_GEN_CNTL, crtc->gen_cntl | crtc->color_depth |
978 1.41 macallan /* XXX this unconditionally enables composite sync on SPARC */
979 1.41 macallan #ifdef __sparc__
980 1.41 macallan CRTC_CSYNC_EN |
981 1.41 macallan #endif
982 1.1 junyoung CRTC_EXT_DISP_EN | CRTC_EXT_EN);
983 1.1 junyoung }
984 1.1 junyoung
985 1.30 thorpej static int
986 1.1 junyoung mach64_modeswitch(struct mach64_softc *sc, struct videomode *mode)
987 1.1 junyoung {
988 1.1 junyoung struct mach64_crtcregs crtc;
989 1.1 junyoung
990 1.45 mrg memset(&crtc, 0, sizeof crtc); /* XXX gcc */
991 1.45 mrg
992 1.1 junyoung if (mach64_calc_crtcregs(sc, &crtc, mode))
993 1.1 junyoung return 1;
994 1.59 macallan aprint_debug("crtc dot clock: %d\n", crtc.dot_clock);
995 1.59 macallan if (crtc.dot_clock == 0) {
996 1.91.6.1 skrll aprint_error("%s: preposterous dot clock (%d)\n",
997 1.59 macallan device_xname(sc->sc_dev), crtc.dot_clock);
998 1.59 macallan return 1;
999 1.59 macallan }
1000 1.1 junyoung mach64_set_crtcregs(sc, &crtc);
1001 1.1 junyoung return 0;
1002 1.1 junyoung }
1003 1.1 junyoung
1004 1.30 thorpej static void
1005 1.1 junyoung mach64_reset_engine(struct mach64_softc *sc)
1006 1.1 junyoung {
1007 1.1 junyoung
1008 1.1 junyoung /* Reset engine.*/
1009 1.1 junyoung regw(sc, GEN_TEST_CNTL, regr(sc, GEN_TEST_CNTL) & ~GUI_ENGINE_ENABLE);
1010 1.1 junyoung
1011 1.1 junyoung /* Enable engine. */
1012 1.1 junyoung regw(sc, GEN_TEST_CNTL, regr(sc, GEN_TEST_CNTL) | GUI_ENGINE_ENABLE);
1013 1.1 junyoung
1014 1.1 junyoung /* Ensure engine is not locked up by clearing any FIFO or
1015 1.1 junyoung host errors. */
1016 1.1 junyoung regw(sc, BUS_CNTL, regr(sc, BUS_CNTL) | BUS_HOST_ERR_ACK |
1017 1.1 junyoung BUS_FIFO_ERR_ACK);
1018 1.1 junyoung }
1019 1.1 junyoung
1020 1.30 thorpej static void
1021 1.1 junyoung mach64_init_engine(struct mach64_softc *sc)
1022 1.1 junyoung {
1023 1.41 macallan uint32_t pitch_value;
1024 1.22 perry
1025 1.1 junyoung pitch_value = sc->virt_x;
1026 1.1 junyoung
1027 1.1 junyoung if (sc->bits_per_pixel == 24)
1028 1.1 junyoung pitch_value *= 3;
1029 1.1 junyoung
1030 1.1 junyoung mach64_reset_engine(sc);
1031 1.22 perry
1032 1.1 junyoung wait_for_fifo(sc, 14);
1033 1.22 perry
1034 1.1 junyoung regw(sc, CONTEXT_MASK, 0xffffffff);
1035 1.1 junyoung
1036 1.91.6.2 skrll regw(sc, DST_OFF_PITCH, (pitch_value >> 3) << 22);
1037 1.1 junyoung
1038 1.64 macallan /* make sure the visible area starts where we're going to draw */
1039 1.64 macallan regw(sc, CRTC_OFF_PITCH, (sc->virt_x >> 3) << 22);
1040 1.64 macallan
1041 1.1 junyoung regw(sc, DST_Y_X, 0);
1042 1.1 junyoung regw(sc, DST_HEIGHT, 0);
1043 1.1 junyoung regw(sc, DST_BRES_ERR, 0);
1044 1.1 junyoung regw(sc, DST_BRES_INC, 0);
1045 1.1 junyoung regw(sc, DST_BRES_DEC, 0);
1046 1.1 junyoung
1047 1.1 junyoung regw(sc, DST_CNTL, DST_LAST_PEL | DST_X_LEFT_TO_RIGHT |
1048 1.1 junyoung DST_Y_TOP_TO_BOTTOM);
1049 1.1 junyoung
1050 1.91.6.2 skrll regw(sc, SRC_OFF_PITCH, (pitch_value >> 3) << 22);
1051 1.1 junyoung
1052 1.1 junyoung regw(sc, SRC_Y_X, 0);
1053 1.1 junyoung regw(sc, SRC_HEIGHT1_WIDTH1, 1);
1054 1.1 junyoung regw(sc, SRC_Y_X_START, 0);
1055 1.1 junyoung regw(sc, SRC_HEIGHT2_WIDTH2, 1);
1056 1.1 junyoung
1057 1.1 junyoung regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT);
1058 1.1 junyoung
1059 1.1 junyoung wait_for_fifo(sc, 13);
1060 1.1 junyoung regw(sc, HOST_CNTL, 0);
1061 1.22 perry
1062 1.1 junyoung regw(sc, PAT_REG0, 0);
1063 1.1 junyoung regw(sc, PAT_REG1, 0);
1064 1.1 junyoung regw(sc, PAT_CNTL, 0);
1065 1.1 junyoung
1066 1.1 junyoung regw(sc, SC_LEFT, 0);
1067 1.1 junyoung regw(sc, SC_TOP, 0);
1068 1.81 macallan regw(sc, SC_BOTTOM, 0x3fff);
1069 1.1 junyoung regw(sc, SC_RIGHT, pitch_value - 1);
1070 1.1 junyoung
1071 1.66 macallan regw(sc, DP_BKGD_CLR, WS_DEFAULT_BG);
1072 1.66 macallan regw(sc, DP_FRGD_CLR, WS_DEFAULT_FG);
1073 1.1 junyoung regw(sc, DP_WRITE_MASK, 0xffffffff);
1074 1.1 junyoung regw(sc, DP_MIX, (MIX_SRC << 16) | MIX_DST);
1075 1.1 junyoung
1076 1.1 junyoung regw(sc, DP_SRC, FRGD_SRC_FRGD_CLR);
1077 1.1 junyoung
1078 1.1 junyoung wait_for_fifo(sc, 3);
1079 1.1 junyoung regw(sc, CLR_CMP_CLR, 0);
1080 1.1 junyoung regw(sc, CLR_CMP_MASK, 0xffffffff);
1081 1.1 junyoung regw(sc, CLR_CMP_CNTL, 0);
1082 1.1 junyoung
1083 1.79 macallan wait_for_fifo(sc, 3);
1084 1.1 junyoung switch (sc->bits_per_pixel) {
1085 1.1 junyoung case 8:
1086 1.64 macallan regw(sc, DP_PIX_WIDTH, HOST_1BPP | SRC_8BPP | DST_8BPP);
1087 1.1 junyoung regw(sc, DP_CHAIN_MASK, DP_CHAIN_8BPP);
1088 1.25 macallan /* We want 8 bit per channel */
1089 1.19 martin regw(sc, DAC_CNTL, regr(sc, DAC_CNTL) | DAC_8BIT_EN);
1090 1.1 junyoung break;
1091 1.1 junyoung case 32:
1092 1.64 macallan regw(sc, DP_PIX_WIDTH, HOST_1BPP | SRC_32BPP | DST_32BPP);
1093 1.1 junyoung regw(sc, DP_CHAIN_MASK, DP_CHAIN_32BPP);
1094 1.1 junyoung regw(sc, DAC_CNTL, regr(sc, DAC_CNTL) | DAC_8BIT_EN);
1095 1.1 junyoung break;
1096 1.1 junyoung }
1097 1.79 macallan regw(sc, DP_WRITE_MASK, 0xff);
1098 1.1 junyoung
1099 1.1 junyoung wait_for_fifo(sc, 5);
1100 1.1 junyoung regw(sc, CRTC_INT_CNTL, regr(sc, CRTC_INT_CNTL) & ~0x20);
1101 1.1 junyoung regw(sc, GUI_TRAJ_CNTL, DST_X_LEFT_TO_RIGHT | DST_Y_TOP_TO_BOTTOM);
1102 1.1 junyoung
1103 1.1 junyoung wait_for_idle(sc);
1104 1.1 junyoung }
1105 1.1 junyoung
1106 1.30 thorpej #if 0
1107 1.30 thorpej static void
1108 1.1 junyoung mach64_adjust_frame(struct mach64_softc *sc, int x, int y)
1109 1.1 junyoung {
1110 1.1 junyoung int offset;
1111 1.1 junyoung
1112 1.1 junyoung offset = ((x + y * sc->virt_x) * (sc->bits_per_pixel >> 3)) >> 3;
1113 1.22 perry
1114 1.1 junyoung regw(sc, CRTC_OFF_PITCH, (regr(sc, CRTC_OFF_PITCH) & 0xfff00000) |
1115 1.1 junyoung offset);
1116 1.1 junyoung }
1117 1.30 thorpej #endif
1118 1.1 junyoung
1119 1.30 thorpej static void
1120 1.1 junyoung mach64_set_dsp(struct mach64_softc *sc)
1121 1.1 junyoung {
1122 1.41 macallan uint32_t fifo_depth, page_size, dsp_precision, dsp_loop_latency;
1123 1.41 macallan uint32_t dsp_off, dsp_on, dsp_xclks_per_qw;
1124 1.91.6.2 skrll uint32_t xclks_per_qw, xclks_per_qw_m, y;
1125 1.41 macallan uint32_t fifo_off, fifo_on;
1126 1.22 perry
1127 1.59 macallan aprint_normal_dev(sc->sc_dev, "initializing the DSP\n");
1128 1.59 macallan
1129 1.1 junyoung if (mach64_chip_id == PCI_PRODUCT_ATI_MACH64_VT ||
1130 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_II ||
1131 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIP ||
1132 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIC_PCI ||
1133 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIC_AGP_B ||
1134 1.1 junyoung mach64_chip_id == PCI_PRODUCT_ATI_RAGE_IIC_AGP_P) {
1135 1.1 junyoung dsp_loop_latency = 0;
1136 1.1 junyoung fifo_depth = 24;
1137 1.1 junyoung } else {
1138 1.1 junyoung dsp_loop_latency = 2;
1139 1.1 junyoung fifo_depth = 32;
1140 1.1 junyoung }
1141 1.1 junyoung
1142 1.1 junyoung dsp_precision = 0;
1143 1.91.6.2 skrll
1144 1.1 junyoung xclks_per_qw = (sc->mclk_fb_div * sc->vclk_post_div * 64 << 11) /
1145 1.1 junyoung (sc->vclk_fb_div * sc->mclk_post_div * sc->bits_per_pixel);
1146 1.91.6.2 skrll
1147 1.91.6.2 skrll xclks_per_qw_m = (sc->mem_freq * 64 << 4) /
1148 1.91.6.2 skrll (sc->vclk_freq * sc->bits_per_pixel);
1149 1.91.6.2 skrll printf("xclks_per_qw %d %d\n", xclks_per_qw >> 7, xclks_per_qw_m);
1150 1.1 junyoung y = (xclks_per_qw * fifo_depth) >> 11;
1151 1.91.6.2 skrll
1152 1.1 junyoung while (y) {
1153 1.1 junyoung y >>= 1;
1154 1.1 junyoung dsp_precision++;
1155 1.1 junyoung }
1156 1.1 junyoung dsp_precision -= 5;
1157 1.1 junyoung fifo_off = ((xclks_per_qw * (fifo_depth - 1)) >> 5) + (3 << 6);
1158 1.22 perry
1159 1.1 junyoung switch (sc->memtype) {
1160 1.1 junyoung case DRAM:
1161 1.1 junyoung case EDO_DRAM:
1162 1.1 junyoung case PSEUDO_EDO:
1163 1.1 junyoung if (sc->memsize > 1024) {
1164 1.1 junyoung page_size = 9;
1165 1.1 junyoung dsp_loop_latency += 6;
1166 1.1 junyoung } else {
1167 1.1 junyoung page_size = 10;
1168 1.1 junyoung if (sc->memtype == DRAM)
1169 1.1 junyoung dsp_loop_latency += 8;
1170 1.1 junyoung else
1171 1.1 junyoung dsp_loop_latency += 7;
1172 1.1 junyoung }
1173 1.1 junyoung break;
1174 1.1 junyoung case SDRAM:
1175 1.1 junyoung if (sc->memsize > 1024) {
1176 1.1 junyoung page_size = 8;
1177 1.1 junyoung dsp_loop_latency += 8;
1178 1.1 junyoung } else {
1179 1.22 perry page_size = 10;
1180 1.1 junyoung dsp_loop_latency += 9;
1181 1.1 junyoung }
1182 1.1 junyoung break;
1183 1.91.6.2 skrll case SGRAM:
1184 1.91.6.2 skrll page_size = 8;
1185 1.91.6.2 skrll dsp_loop_latency = 8;
1186 1.91.6.2 skrll break;
1187 1.1 junyoung default:
1188 1.1 junyoung page_size = 10;
1189 1.1 junyoung dsp_loop_latency += 9;
1190 1.1 junyoung break;
1191 1.1 junyoung }
1192 1.1 junyoung
1193 1.1 junyoung if (xclks_per_qw >= (page_size << 11))
1194 1.1 junyoung fifo_on = ((2 * page_size + 1) << 6) + (xclks_per_qw >> 5);
1195 1.1 junyoung else
1196 1.1 junyoung fifo_on = (3 * page_size + 2) << 6;
1197 1.1 junyoung
1198 1.1 junyoung dsp_xclks_per_qw = xclks_per_qw >> dsp_precision;
1199 1.1 junyoung dsp_on = fifo_on >> dsp_precision;
1200 1.1 junyoung dsp_off = fifo_off >> dsp_precision;
1201 1.1 junyoung
1202 1.59 macallan #ifdef MACHFB_DEBUG
1203 1.1 junyoung printf("dsp_xclks_per_qw = %d, dsp_on = %d, dsp_off = %d,\n"
1204 1.1 junyoung "dsp_precision = %d, dsp_loop_latency = %d,\n"
1205 1.1 junyoung "mclk_fb_div = %d, vclk_fb_div = %d,\n"
1206 1.1 junyoung "mclk_post_div = %d, vclk_post_div = %d\n",
1207 1.1 junyoung dsp_xclks_per_qw, dsp_on, dsp_off, dsp_precision, dsp_loop_latency,
1208 1.1 junyoung sc->mclk_fb_div, sc->vclk_fb_div,
1209 1.1 junyoung sc->mclk_post_div, sc->vclk_post_div);
1210 1.22 perry #endif
1211 1.1 junyoung
1212 1.1 junyoung regw(sc, DSP_ON_OFF, ((dsp_on << 16) & DSP_ON) | (dsp_off & DSP_OFF));
1213 1.1 junyoung regw(sc, DSP_CONFIG, ((dsp_precision << 20) & DSP_PRECISION) |
1214 1.22 perry ((dsp_loop_latency << 16) & DSP_LOOP_LATENCY) |
1215 1.1 junyoung (dsp_xclks_per_qw & DSP_XCLKS_PER_QW));
1216 1.1 junyoung }
1217 1.1 junyoung
1218 1.30 thorpej static void
1219 1.1 junyoung mach64_set_pll(struct mach64_softc *sc, int clock)
1220 1.1 junyoung {
1221 1.59 macallan uint32_t q, clockreg;
1222 1.59 macallan int clockshift = sc->sc_clock << 1;
1223 1.59 macallan uint8_t reg, vclk_ctl;
1224 1.1 junyoung
1225 1.1 junyoung q = (clock * sc->ref_div * 100) / (2 * sc->ref_freq);
1226 1.59 macallan #ifdef MACHFB_DEBUG
1227 1.1 junyoung printf("q = %d\n", q);
1228 1.1 junyoung #endif
1229 1.1 junyoung if (q > 25500) {
1230 1.76 macallan aprint_error_dev(sc->sc_dev, "Warning: q > 25500\n");
1231 1.1 junyoung q = 25500;
1232 1.1 junyoung sc->vclk_post_div = 1;
1233 1.1 junyoung sc->log2_vclk_post_div = 0;
1234 1.1 junyoung } else if (q > 12750) {
1235 1.1 junyoung sc->vclk_post_div = 1;
1236 1.1 junyoung sc->log2_vclk_post_div = 0;
1237 1.1 junyoung } else if (q > 6350) {
1238 1.1 junyoung sc->vclk_post_div = 2;
1239 1.1 junyoung sc->log2_vclk_post_div = 1;
1240 1.1 junyoung } else if (q > 3150) {
1241 1.1 junyoung sc->vclk_post_div = 4;
1242 1.1 junyoung sc->log2_vclk_post_div = 2;
1243 1.1 junyoung } else if (q >= 1600) {
1244 1.1 junyoung sc->vclk_post_div = 8;
1245 1.1 junyoung sc->log2_vclk_post_div = 3;
1246 1.1 junyoung } else {
1247 1.76 macallan aprint_error_dev(sc->sc_dev, "Warning: q < 1600\n");
1248 1.1 junyoung sc->vclk_post_div = 8;
1249 1.1 junyoung sc->log2_vclk_post_div = 3;
1250 1.1 junyoung }
1251 1.1 junyoung sc->vclk_fb_div = q * sc->vclk_post_div / 100;
1252 1.91.6.2 skrll aprint_error("post_div: %d log2_post_div: %d mclk_div: %d\n",
1253 1.76 macallan sc->vclk_post_div, sc->log2_vclk_post_div, sc->mclk_fb_div);
1254 1.1 junyoung
1255 1.59 macallan vclk_ctl = regrb_pll(sc, PLL_VCLK_CNTL);
1256 1.76 macallan aprint_debug("vclk_ctl: %02x\n", vclk_ctl);
1257 1.59 macallan vclk_ctl |= PLL_VCLK_RESET;
1258 1.59 macallan regwb_pll(sc, PLL_VCLK_CNTL, vclk_ctl);
1259 1.91.6.1 skrll
1260 1.91.6.2 skrll aprint_error("target: %d output: %d\n", clock,
1261 1.91.6.2 skrll (2 * sc->ref_freq * sc->vclk_fb_div) /
1262 1.91.6.2 skrll (sc->ref_div * sc->vclk_post_div));
1263 1.91.6.2 skrll
1264 1.1 junyoung regwb_pll(sc, MCLK_FB_DIV, sc->mclk_fb_div);
1265 1.59 macallan reg = regrb_pll(sc, VCLK_POST_DIV);
1266 1.59 macallan reg &= ~(3 << clockshift);
1267 1.59 macallan reg |= (sc->log2_vclk_post_div << clockshift);
1268 1.59 macallan regwb_pll(sc, VCLK_POST_DIV, reg);
1269 1.59 macallan regwb_pll(sc, VCLK0_FB_DIV + sc->sc_clock, sc->vclk_fb_div);
1270 1.59 macallan
1271 1.59 macallan vclk_ctl &= ~PLL_VCLK_RESET;
1272 1.59 macallan regwb_pll(sc, PLL_VCLK_CNTL, vclk_ctl);
1273 1.59 macallan
1274 1.59 macallan clockreg = regr(sc, CLOCK_CNTL);
1275 1.59 macallan clockreg &= ~CLOCK_SEL;
1276 1.59 macallan clockreg |= sc->sc_clock | CLOCK_STROBE;
1277 1.59 macallan regw(sc, CLOCK_CNTL, clockreg);
1278 1.91.6.2 skrll sc->vclk_freq = clock;
1279 1.22 perry }
1280 1.1 junyoung
1281 1.30 thorpej static void
1282 1.1 junyoung mach64_init_lut(struct mach64_softc *sc)
1283 1.1 junyoung {
1284 1.78 macallan uint8_t cmap[768];
1285 1.28 christos int i, idx;
1286 1.26 macallan
1287 1.78 macallan rasops_get_cmap(&mach64_console_screen.scr_ri, cmap, sizeof(cmap));
1288 1.26 macallan idx = 0;
1289 1.26 macallan for (i = 0; i < 256; i++) {
1290 1.78 macallan mach64_putpalreg(sc, i, cmap[idx], cmap[idx + 1],
1291 1.78 macallan cmap[idx + 2]);
1292 1.26 macallan idx += 3;
1293 1.19 martin }
1294 1.24 macallan }
1295 1.1 junyoung
1296 1.30 thorpej static int
1297 1.91.6.1 skrll mach64_putpalreg(struct mach64_softc *sc, uint8_t index, uint8_t r, uint8_t g,
1298 1.26 macallan uint8_t b)
1299 1.19 martin {
1300 1.26 macallan sc->sc_cmap_red[index] = r;
1301 1.26 macallan sc->sc_cmap_green[index] = g;
1302 1.26 macallan sc->sc_cmap_blue[index] = b;
1303 1.91.6.1 skrll /*
1304 1.25 macallan * writing the dac index takes a while, in theory we can poll some
1305 1.25 macallan * register to see when it's ready - but we better avoid writing it
1306 1.91.6.1 skrll * unnecessarily
1307 1.25 macallan */
1308 1.28 christos if (index != sc->sc_dacw) {
1309 1.19 martin regwb(sc, DAC_MASK, 0xff);
1310 1.19 martin regwb(sc, DAC_WINDEX, index);
1311 1.19 martin }
1312 1.26 macallan sc->sc_dacw = index + 1;
1313 1.19 martin regwb(sc, DAC_DATA, r);
1314 1.19 martin regwb(sc, DAC_DATA, g);
1315 1.19 martin regwb(sc, DAC_DATA, b);
1316 1.19 martin return 0;
1317 1.19 martin }
1318 1.1 junyoung
1319 1.30 thorpej static int
1320 1.21 martin mach64_putcmap(struct mach64_softc *sc, struct wsdisplay_cmap *cm)
1321 1.19 martin {
1322 1.41 macallan uint index = cm->index;
1323 1.41 macallan uint count = cm->count;
1324 1.19 martin int i, error;
1325 1.41 macallan uint8_t rbuf[256], gbuf[256], bbuf[256];
1326 1.41 macallan uint8_t *r, *g, *b;
1327 1.19 martin
1328 1.19 martin if (cm->index >= 256 || cm->count > 256 ||
1329 1.19 martin (cm->index + cm->count) > 256)
1330 1.19 martin return EINVAL;
1331 1.19 martin error = copyin(cm->red, &rbuf[index], count);
1332 1.19 martin if (error)
1333 1.19 martin return error;
1334 1.19 martin error = copyin(cm->green, &gbuf[index], count);
1335 1.19 martin if (error)
1336 1.19 martin return error;
1337 1.19 martin error = copyin(cm->blue, &bbuf[index], count);
1338 1.19 martin if (error)
1339 1.19 martin return error;
1340 1.19 martin
1341 1.19 martin memcpy(&sc->sc_cmap_red[index], &rbuf[index], count);
1342 1.19 martin memcpy(&sc->sc_cmap_green[index], &gbuf[index], count);
1343 1.19 martin memcpy(&sc->sc_cmap_blue[index], &bbuf[index], count);
1344 1.19 martin
1345 1.19 martin r = &sc->sc_cmap_red[index];
1346 1.19 martin g = &sc->sc_cmap_green[index];
1347 1.19 martin b = &sc->sc_cmap_blue[index];
1348 1.22 perry
1349 1.19 martin for (i = 0; i < count; i++) {
1350 1.26 macallan mach64_putpalreg(sc, index, *r, *g, *b);
1351 1.19 martin index++;
1352 1.19 martin r++, g++, b++;
1353 1.1 junyoung }
1354 1.19 martin return 0;
1355 1.19 martin }
1356 1.19 martin
1357 1.30 thorpej static int
1358 1.21 martin mach64_getcmap(struct mach64_softc *sc, struct wsdisplay_cmap *cm)
1359 1.19 martin {
1360 1.19 martin u_int index = cm->index;
1361 1.19 martin u_int count = cm->count;
1362 1.19 martin int error;
1363 1.19 martin
1364 1.19 martin if (index >= 255 || count > 256 || index + count > 256)
1365 1.19 martin return EINVAL;
1366 1.22 perry
1367 1.19 martin error = copyout(&sc->sc_cmap_red[index], cm->red, count);
1368 1.19 martin if (error)
1369 1.19 martin return error;
1370 1.19 martin error = copyout(&sc->sc_cmap_green[index], cm->green, count);
1371 1.19 martin if (error)
1372 1.19 martin return error;
1373 1.19 martin error = copyout(&sc->sc_cmap_blue[index], cm->blue, count);
1374 1.19 martin if (error)
1375 1.19 martin return error;
1376 1.19 martin
1377 1.19 martin return 0;
1378 1.1 junyoung }
1379 1.1 junyoung
1380 1.30 thorpej static int
1381 1.59 macallan mach64_is_console(struct mach64_softc *sc)
1382 1.5 junyoung {
1383 1.59 macallan bool console = 0;
1384 1.5 junyoung
1385 1.59 macallan prop_dictionary_get_bool(device_properties(sc->sc_dev),
1386 1.59 macallan "is_console", &console);
1387 1.59 macallan return console;
1388 1.5 junyoung }
1389 1.5 junyoung
1390 1.1 junyoung /*
1391 1.1 junyoung * wsdisplay_emulops
1392 1.1 junyoung */
1393 1.1 junyoung
1394 1.30 thorpej static void
1395 1.1 junyoung mach64_cursor(void *cookie, int on, int row, int col)
1396 1.1 junyoung {
1397 1.28 christos struct rasops_info *ri = cookie;
1398 1.41 macallan struct vcons_screen *scr = ri->ri_hw;
1399 1.41 macallan struct mach64_softc *sc = scr->scr_cookie;
1400 1.41 macallan int x, y, wi, he;
1401 1.91.6.1 skrll
1402 1.26 macallan wi = ri->ri_font->fontwidth;
1403 1.26 macallan he = ri->ri_font->fontheight;
1404 1.91.6.1 skrll
1405 1.41 macallan if ((!sc->sc_locked) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) {
1406 1.41 macallan x = ri->ri_ccol * wi + ri->ri_xorigin;
1407 1.41 macallan y = ri->ri_crow * he + ri->ri_yorigin;
1408 1.41 macallan if (ri->ri_flg & RI_CURSOR) {
1409 1.79 macallan mach64_bitblt(sc, x, y, x, y, wi, he, MIX_NOT_SRC);
1410 1.41 macallan ri->ri_flg &= ~RI_CURSOR;
1411 1.21 martin }
1412 1.41 macallan ri->ri_crow = row;
1413 1.41 macallan ri->ri_ccol = col;
1414 1.41 macallan if (on) {
1415 1.41 macallan x = ri->ri_ccol * wi + ri->ri_xorigin;
1416 1.41 macallan y = ri->ri_crow * he + ri->ri_yorigin;
1417 1.79 macallan mach64_bitblt(sc, x, y, x, y, wi, he, MIX_NOT_SRC);
1418 1.56 yamt ri->ri_flg |= RI_CURSOR;
1419 1.21 martin }
1420 1.21 martin } else {
1421 1.41 macallan scr->scr_ri.ri_crow = row;
1422 1.41 macallan scr->scr_ri.ri_ccol = col;
1423 1.41 macallan scr->scr_ri.ri_flg &= ~RI_CURSOR;
1424 1.21 martin }
1425 1.1 junyoung }
1426 1.1 junyoung
1427 1.7 martin #if 0
1428 1.30 thorpej static int
1429 1.1 junyoung mach64_mapchar(void *cookie, int uni, u_int *index)
1430 1.1 junyoung {
1431 1.1 junyoung return 0;
1432 1.1 junyoung }
1433 1.21 martin #endif
1434 1.1 junyoung
1435 1.30 thorpej static void
1436 1.79 macallan mach64_putchar_mono(void *cookie, int row, int col, u_int c, long attr)
1437 1.1 junyoung {
1438 1.28 christos struct rasops_info *ri = cookie;
1439 1.59 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
1440 1.41 macallan struct vcons_screen *scr = ri->ri_hw;
1441 1.41 macallan struct mach64_softc *sc = scr->scr_cookie;
1442 1.91.6.1 skrll
1443 1.41 macallan if (sc->sc_mode == WSDISPLAYIO_MODE_EMUL) {
1444 1.26 macallan int fg, bg, uc;
1445 1.21 martin uint8_t *data;
1446 1.26 macallan int x, y, wi, he;
1447 1.59 macallan wi = font->fontwidth;
1448 1.59 macallan he = font->fontheight;
1449 1.22 perry
1450 1.59 macallan if (!CHAR_IN_FONT(c, font))
1451 1.21 martin return;
1452 1.85 macallan bg = ri->ri_devcmap[(attr >> 16) & 0x0f];
1453 1.85 macallan fg = ri->ri_devcmap[(attr >> 24) & 0x0f];
1454 1.26 macallan x = ri->ri_xorigin + col * wi;
1455 1.26 macallan y = ri->ri_yorigin + row * he;
1456 1.26 macallan if (c == 0x20) {
1457 1.26 macallan mach64_rectfill(sc, x, y, wi, he, bg);
1458 1.21 martin } else {
1459 1.59 macallan uc = c - font->firstchar;
1460 1.91.6.1 skrll data = (uint8_t *)font->data + uc *
1461 1.25 macallan ri->ri_fontscale;
1462 1.1 junyoung
1463 1.26 macallan mach64_setup_mono(sc, x, y, wi, he, fg, bg);
1464 1.26 macallan mach64_feed_bytes(sc, ri->ri_fontscale, data);
1465 1.21 martin }
1466 1.91.6.2 skrll if (attr & 1)
1467 1.91.6.2 skrll mach64_rectfill(sc, x, y + he - 2, wi, 1, fg);
1468 1.21 martin }
1469 1.1 junyoung }
1470 1.21 martin
1471 1.79 macallan static void
1472 1.79 macallan mach64_putchar_aa8(void *cookie, int row, int col, u_int c, long attr)
1473 1.79 macallan {
1474 1.79 macallan struct rasops_info *ri = cookie;
1475 1.79 macallan struct wsdisplay_font *font = PICK_FONT(ri, c);
1476 1.79 macallan struct vcons_screen *scr = ri->ri_hw;
1477 1.79 macallan struct mach64_softc *sc = scr->scr_cookie;
1478 1.91.6.2 skrll uint32_t bg, fg, latch = 0, bg8, fg8, pixel;
1479 1.79 macallan int i, x, y, wi, he, r, g, b, aval;
1480 1.79 macallan int r1, g1, b1, r0, g0, b0, fgo, bgo;
1481 1.79 macallan uint8_t *data8;
1482 1.79 macallan int rv = 0, cnt = 0;
1483 1.79 macallan
1484 1.91.6.1 skrll if (sc->sc_mode != WSDISPLAYIO_MODE_EMUL)
1485 1.79 macallan return;
1486 1.79 macallan
1487 1.79 macallan if (!CHAR_IN_FONT(c, font))
1488 1.79 macallan return;
1489 1.79 macallan
1490 1.79 macallan wi = font->fontwidth;
1491 1.79 macallan he = font->fontheight;
1492 1.79 macallan bg = (u_char)ri->ri_devcmap[(attr >> 16) & 0x0f];
1493 1.91.6.2 skrll fg = (u_char)ri->ri_devcmap[(attr >> 24) & 0x0f];
1494 1.79 macallan x = ri->ri_xorigin + col * wi;
1495 1.79 macallan y = ri->ri_yorigin + row * he;
1496 1.79 macallan
1497 1.79 macallan if (c == 0x20) {
1498 1.79 macallan mach64_rectfill(sc, x, y, wi, he, bg);
1499 1.91.6.2 skrll if (attr & 1)
1500 1.91.6.2 skrll mach64_rectfill(sc, x, y + he - 2, wi, 1, fg);
1501 1.79 macallan return;
1502 1.79 macallan }
1503 1.79 macallan
1504 1.79 macallan rv = glyphcache_try(&sc->sc_gc, c, x, y, attr);
1505 1.79 macallan if (rv == GC_OK)
1506 1.79 macallan return;
1507 1.79 macallan
1508 1.79 macallan data8 = WSFONT_GLYPH(c, font);
1509 1.79 macallan
1510 1.79 macallan wait_for_fifo(sc, 11);
1511 1.79 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_8BPP | HOST_8BPP);
1512 1.79 macallan regw(sc, DP_SRC, MONO_SRC_ONE | BKGD_SRC_HOST | FRGD_SRC_HOST);
1513 1.79 macallan regw(sc, DP_MIX, ((MIX_SRC & 0xffff) << 16) | MIX_SRC);
1514 1.79 macallan regw(sc, CLR_CMP_CNTL ,0); /* no transparency */
1515 1.79 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT);
1516 1.79 macallan regw(sc, DST_CNTL, DST_Y_TOP_TO_BOTTOM | DST_X_LEFT_TO_RIGHT);
1517 1.79 macallan regw(sc, HOST_CNTL, HOST_BYTE_ALIGN);
1518 1.79 macallan regw(sc, SRC_Y_X, 0);
1519 1.79 macallan regw(sc, SRC_WIDTH1, wi);
1520 1.79 macallan regw(sc, DST_Y_X, (x << 16) | y);
1521 1.79 macallan regw(sc, DST_HEIGHT_WIDTH, (wi << 16) | he);
1522 1.79 macallan
1523 1.79 macallan /*
1524 1.79 macallan * we need the RGB colours here, so get offsets into rasops_cmap
1525 1.79 macallan */
1526 1.79 macallan fgo = ((attr >> 24) & 0xf) * 3;
1527 1.79 macallan bgo = ((attr >> 16) & 0xf) * 3;
1528 1.79 macallan
1529 1.79 macallan r0 = rasops_cmap[bgo];
1530 1.79 macallan r1 = rasops_cmap[fgo];
1531 1.79 macallan g0 = rasops_cmap[bgo + 1];
1532 1.79 macallan g1 = rasops_cmap[fgo + 1];
1533 1.79 macallan b0 = rasops_cmap[bgo + 2];
1534 1.79 macallan b1 = rasops_cmap[fgo + 2];
1535 1.79 macallan #define R3G3B2(r, g, b) ((r & 0xe0) | ((g >> 3) & 0x1c) | (b >> 6))
1536 1.79 macallan bg8 = R3G3B2(r0, g0, b0);
1537 1.79 macallan fg8 = R3G3B2(r1, g1, b1);
1538 1.79 macallan
1539 1.79 macallan wait_for_fifo(sc, 10);
1540 1.79 macallan
1541 1.79 macallan for (i = 0; i < ri->ri_fontscale; i++) {
1542 1.79 macallan aval = *data8;
1543 1.79 macallan if (aval == 0) {
1544 1.79 macallan pixel = bg8;
1545 1.79 macallan } else if (aval == 255) {
1546 1.79 macallan pixel = fg8;
1547 1.79 macallan } else {
1548 1.79 macallan r = aval * r1 + (255 - aval) * r0;
1549 1.79 macallan g = aval * g1 + (255 - aval) * g0;
1550 1.79 macallan b = aval * b1 + (255 - aval) * b0;
1551 1.79 macallan pixel = ((r & 0xe000) >> 8) |
1552 1.79 macallan ((g & 0xe000) >> 11) |
1553 1.79 macallan ((b & 0xc000) >> 14);
1554 1.79 macallan }
1555 1.79 macallan latch = (latch << 8) | pixel;
1556 1.79 macallan /* write in 32bit chunks */
1557 1.79 macallan if ((i & 3) == 3) {
1558 1.79 macallan regws(sc, HOST_DATA0, latch);
1559 1.79 macallan /*
1560 1.91.6.1 skrll * not strictly necessary, old data should be shifted
1561 1.91.6.1 skrll * out
1562 1.79 macallan */
1563 1.79 macallan latch = 0;
1564 1.79 macallan cnt++;
1565 1.79 macallan if (cnt > 8) {
1566 1.79 macallan wait_for_fifo(sc, 10);
1567 1.79 macallan cnt = 0;
1568 1.79 macallan }
1569 1.79 macallan }
1570 1.79 macallan data8++;
1571 1.79 macallan }
1572 1.79 macallan /* if we have pixels left in latch write them out */
1573 1.79 macallan if ((i & 3) != 0) {
1574 1.91.6.1 skrll latch = latch << ((4 - (i & 3)) << 3);
1575 1.79 macallan regws(sc, HOST_DATA0, latch);
1576 1.79 macallan }
1577 1.79 macallan
1578 1.79 macallan if (rv == GC_ADD) {
1579 1.79 macallan glyphcache_add(&sc->sc_gc, c, x, y);
1580 1.91.6.2 skrll } else if (attr & 1) {
1581 1.91.6.2 skrll mach64_rectfill(sc, x, y + he - 2, wi, 1, fg);
1582 1.79 macallan }
1583 1.91.6.2 skrll
1584 1.79 macallan }
1585 1.1 junyoung
1586 1.30 thorpej static void
1587 1.1 junyoung mach64_copycols(void *cookie, int row, int srccol, int dstcol, int ncols)
1588 1.1 junyoung {
1589 1.41 macallan struct rasops_info *ri = cookie;
1590 1.41 macallan struct vcons_screen *scr = ri->ri_hw;
1591 1.41 macallan struct mach64_softc *sc = scr->scr_cookie;
1592 1.41 macallan int32_t xs, xd, y, width, height;
1593 1.91.6.1 skrll
1594 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) {
1595 1.26 macallan xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
1596 1.26 macallan xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
1597 1.26 macallan y = ri->ri_yorigin + ri->ri_font->fontheight * row;
1598 1.26 macallan width = ri->ri_font->fontwidth * ncols;
1599 1.26 macallan height = ri->ri_font->fontheight;
1600 1.79 macallan mach64_bitblt(sc, xs, y, xd, y, width, height, MIX_SRC);
1601 1.24 macallan }
1602 1.21 martin }
1603 1.1 junyoung
1604 1.30 thorpej static void
1605 1.1 junyoung mach64_erasecols(void *cookie, int row, int startcol, int ncols, long fillattr)
1606 1.1 junyoung {
1607 1.41 macallan struct rasops_info *ri = cookie;
1608 1.41 macallan struct vcons_screen *scr = ri->ri_hw;
1609 1.41 macallan struct mach64_softc *sc = scr->scr_cookie;
1610 1.26 macallan int32_t x, y, width, height, fg, bg, ul;
1611 1.91.6.1 skrll
1612 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) {
1613 1.26 macallan x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
1614 1.26 macallan y = ri->ri_yorigin + ri->ri_font->fontheight * row;
1615 1.26 macallan width = ri->ri_font->fontwidth * ncols;
1616 1.26 macallan height = ri->ri_font->fontheight;
1617 1.26 macallan rasops_unpack_attr(fillattr, &fg, &bg, &ul);
1618 1.22 perry
1619 1.78 macallan mach64_rectfill(sc, x, y, width, height, ri->ri_devcmap[bg]);
1620 1.21 martin }
1621 1.1 junyoung }
1622 1.1 junyoung
1623 1.30 thorpej static void
1624 1.1 junyoung mach64_copyrows(void *cookie, int srcrow, int dstrow, int nrows)
1625 1.1 junyoung {
1626 1.41 macallan struct rasops_info *ri = cookie;
1627 1.41 macallan struct vcons_screen *scr = ri->ri_hw;
1628 1.41 macallan struct mach64_softc *sc = scr->scr_cookie;
1629 1.25 macallan int32_t x, ys, yd, width, height;
1630 1.22 perry
1631 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) {
1632 1.26 macallan x = ri->ri_xorigin;
1633 1.26 macallan ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
1634 1.26 macallan yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
1635 1.26 macallan width = ri->ri_emuwidth;
1636 1.26 macallan height = ri->ri_font->fontheight*nrows;
1637 1.79 macallan mach64_bitblt(sc, x, ys, x, yd, width, height, MIX_SRC);
1638 1.24 macallan }
1639 1.21 martin }
1640 1.19 martin
1641 1.30 thorpej static void
1642 1.21 martin mach64_eraserows(void *cookie, int row, int nrows, long fillattr)
1643 1.21 martin {
1644 1.41 macallan struct rasops_info *ri = cookie;
1645 1.41 macallan struct vcons_screen *scr = ri->ri_hw;
1646 1.41 macallan struct mach64_softc *sc = scr->scr_cookie;
1647 1.34 macallan int32_t x, y, width, height, fg, bg, ul;
1648 1.91.6.1 skrll
1649 1.41 macallan if ((sc->sc_locked == 0) && (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)) {
1650 1.87 macallan if ((row == 0) && (nrows == ri->ri_rows)) {
1651 1.91.6.1 skrll /* clear full screen */
1652 1.87 macallan x = 0;
1653 1.87 macallan y = 0;
1654 1.87 macallan width = sc->virt_x;
1655 1.87 macallan height = sc->virt_y;
1656 1.87 macallan } else {
1657 1.87 macallan x = ri->ri_xorigin;
1658 1.87 macallan y = ri->ri_yorigin + ri->ri_font->fontheight * row;
1659 1.87 macallan width = ri->ri_emuwidth;
1660 1.87 macallan height = ri->ri_font->fontheight * nrows;
1661 1.87 macallan }
1662 1.26 macallan rasops_unpack_attr(fillattr, &fg, &bg, &ul);
1663 1.22 perry
1664 1.78 macallan mach64_rectfill(sc, x, y, width, height, ri->ri_devcmap[bg]);
1665 1.21 martin }
1666 1.21 martin }
1667 1.21 martin
1668 1.30 thorpej static void
1669 1.91.6.1 skrll mach64_bitblt(void *cookie, int xs, int ys, int xd, int yd, int width,
1670 1.91.6.1 skrll int height, int rop)
1671 1.19 martin {
1672 1.79 macallan struct mach64_softc *sc = cookie;
1673 1.26 macallan uint32_t dest_ctl = 0;
1674 1.91.6.2 skrll
1675 1.91.6.2 skrll #if 0
1676 1.91.6.2 skrll wait_for_idle(sc);
1677 1.91.6.2 skrll #else
1678 1.79 macallan wait_for_fifo(sc, 10);
1679 1.91.6.2 skrll #endif
1680 1.91.6.2 skrll
1681 1.26 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_8BPP | HOST_8BPP);
1682 1.26 macallan regw(sc, DP_SRC, FRGD_SRC_BLIT);
1683 1.26 macallan regw(sc, DP_MIX, (rop & 0xffff) << 16);
1684 1.26 macallan regw(sc, CLR_CMP_CNTL, 0); /* no transparency */
1685 1.26 macallan if (yd < ys) {
1686 1.26 macallan dest_ctl = DST_Y_TOP_TO_BOTTOM;
1687 1.19 martin } else {
1688 1.26 macallan ys += height - 1;
1689 1.26 macallan yd += height - 1;
1690 1.26 macallan dest_ctl = DST_Y_BOTTOM_TO_TOP;
1691 1.26 macallan }
1692 1.26 macallan if (xd < xs) {
1693 1.26 macallan dest_ctl |= DST_X_LEFT_TO_RIGHT;
1694 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT);
1695 1.19 martin } else {
1696 1.26 macallan dest_ctl |= DST_X_RIGHT_TO_LEFT;
1697 1.26 macallan xs += width - 1;
1698 1.26 macallan xd += width - 1;
1699 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_RIGHT_TO_LEFT);
1700 1.26 macallan }
1701 1.26 macallan regw(sc, DST_CNTL, dest_ctl);
1702 1.26 macallan
1703 1.26 macallan regw(sc, SRC_Y_X, (xs << 16) | ys);
1704 1.26 macallan regw(sc, SRC_WIDTH1, width);
1705 1.26 macallan regw(sc, DST_Y_X, (xd << 16) | yd);
1706 1.26 macallan regw(sc, DST_HEIGHT_WIDTH, (width << 16) | height);
1707 1.19 martin }
1708 1.22 perry
1709 1.30 thorpej static void
1710 1.91.6.1 skrll mach64_setup_mono(struct mach64_softc *sc, int xd, int yd, int width,
1711 1.25 macallan int height, uint32_t fg, uint32_t bg)
1712 1.21 martin {
1713 1.22 perry wait_for_idle(sc);
1714 1.26 macallan regw(sc, DP_WRITE_MASK, 0xff); /* XXX only good for 8 bit */
1715 1.26 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_1BPP | HOST_1BPP);
1716 1.26 macallan regw(sc, DP_SRC, MONO_SRC_HOST | BKGD_SRC_BKGD_CLR | FRGD_SRC_FRGD_CLR);
1717 1.26 macallan regw(sc, DP_MIX, ((MIX_SRC & 0xffff) << 16) | MIX_SRC);
1718 1.26 macallan regw(sc, CLR_CMP_CNTL ,0); /* no transparency */
1719 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT);
1720 1.26 macallan regw(sc, DST_CNTL, DST_Y_TOP_TO_BOTTOM | DST_X_LEFT_TO_RIGHT);
1721 1.26 macallan regw(sc, HOST_CNTL, HOST_BYTE_ALIGN);
1722 1.26 macallan regw(sc, DP_BKGD_CLR, bg);
1723 1.26 macallan regw(sc, DP_FRGD_CLR, fg);
1724 1.26 macallan regw(sc, SRC_Y_X, 0);
1725 1.26 macallan regw(sc, SRC_WIDTH1, width);
1726 1.26 macallan regw(sc, DST_Y_X, (xd << 16) | yd);
1727 1.26 macallan regw(sc, DST_HEIGHT_WIDTH, (width << 16) | height);
1728 1.21 martin /* now feed the data into the chip */
1729 1.21 martin }
1730 1.21 martin
1731 1.30 thorpej static void
1732 1.21 martin mach64_feed_bytes(struct mach64_softc *sc, int count, uint8_t *data)
1733 1.21 martin {
1734 1.21 martin int i;
1735 1.26 macallan uint32_t latch = 0, bork;
1736 1.26 macallan int shift = 0;
1737 1.26 macallan int reg = 0;
1738 1.91.6.1 skrll
1739 1.64 macallan for (i = 0; i < count; i++) {
1740 1.26 macallan bork = data[i];
1741 1.26 macallan latch |= (bork << shift);
1742 1.26 macallan if (shift == 24) {
1743 1.26 macallan regw(sc, HOST_DATA0 + reg, latch);
1744 1.26 macallan latch = 0;
1745 1.26 macallan shift = 0;
1746 1.26 macallan reg = (reg + 4) & 0x3c;
1747 1.21 martin } else
1748 1.26 macallan shift += 8;
1749 1.21 martin }
1750 1.26 macallan if (shift != 0) /* 24 */
1751 1.26 macallan regw(sc, HOST_DATA0 + reg, latch);
1752 1.22 perry }
1753 1.21 martin
1754 1.22 perry
1755 1.30 thorpej static void
1756 1.91.6.1 skrll mach64_rectfill(struct mach64_softc *sc, int x, int y, int width, int height,
1757 1.25 macallan int colour)
1758 1.19 martin {
1759 1.79 macallan wait_for_fifo(sc, 11);
1760 1.26 macallan regw(sc, DP_FRGD_CLR, colour);
1761 1.26 macallan regw(sc, DP_PIX_WIDTH, DST_8BPP | SRC_8BPP | HOST_8BPP);
1762 1.26 macallan regw(sc, DP_SRC, FRGD_SRC_FRGD_CLR);
1763 1.26 macallan regw(sc, DP_MIX, MIX_SRC << 16);
1764 1.26 macallan regw(sc, CLR_CMP_CNTL, 0); /* no transparency */
1765 1.26 macallan regw(sc, SRC_CNTL, SRC_LINE_X_LEFT_TO_RIGHT);
1766 1.26 macallan regw(sc, DST_CNTL, DST_X_LEFT_TO_RIGHT | DST_Y_TOP_TO_BOTTOM);
1767 1.26 macallan
1768 1.26 macallan regw(sc, SRC_Y_X, (x << 16) | y);
1769 1.26 macallan regw(sc, SRC_WIDTH1, width);
1770 1.26 macallan regw(sc, DST_Y_X, (x << 16) | y);
1771 1.26 macallan regw(sc, DST_HEIGHT_WIDTH, (width << 16) | height);
1772 1.19 martin }
1773 1.1 junyoung
1774 1.30 thorpej static void
1775 1.21 martin mach64_clearscreen(struct mach64_softc *sc)
1776 1.21 martin {
1777 1.26 macallan mach64_rectfill(sc, 0, 0, sc->virt_x, sc->virt_y, sc->sc_bg);
1778 1.21 martin }
1779 1.21 martin
1780 1.21 martin
1781 1.30 thorpej #if 0
1782 1.30 thorpej static void
1783 1.22 perry mach64_showpal(struct mach64_softc *sc)
1784 1.19 martin {
1785 1.26 macallan int i, x = 0;
1786 1.26 macallan
1787 1.26 macallan for (i = 0; i < 16; i++) {
1788 1.26 macallan mach64_rectfill(sc, x, 0, 64, 64, i);
1789 1.26 macallan x += 64;
1790 1.19 martin }
1791 1.1 junyoung }
1792 1.30 thorpej #endif
1793 1.22 perry
1794 1.1 junyoung /*
1795 1.1 junyoung * wsdisplay_accessops
1796 1.1 junyoung */
1797 1.1 junyoung
1798 1.30 thorpej static int
1799 1.49 christos mach64_ioctl(void *v, void *vs, u_long cmd, void *data, int flag,
1800 1.40 jmmv struct lwp *l)
1801 1.1 junyoung {
1802 1.41 macallan struct vcons_data *vd = v;
1803 1.41 macallan struct mach64_softc *sc = vd->cookie;
1804 1.19 martin struct wsdisplay_fbinfo *wdf;
1805 1.41 macallan struct vcons_screen *ms = vd->active;
1806 1.91.6.1 skrll
1807 1.19 martin switch (cmd) {
1808 1.62 cegger case WSDISPLAYIO_GTYPE:
1809 1.91.6.1 skrll *(u_int *)data = WSDISPLAY_TYPE_PCIMISC;
1810 1.62 cegger return 0;
1811 1.62 cegger
1812 1.62 cegger case WSDISPLAYIO_LINEBYTES:
1813 1.62 cegger *(u_int *)data = sc->virt_x * sc->bits_per_pixel / 8;
1814 1.62 cegger return 0;
1815 1.62 cegger
1816 1.62 cegger case WSDISPLAYIO_GINFO:
1817 1.62 cegger wdf = (void *)data;
1818 1.62 cegger wdf->height = sc->virt_y;
1819 1.62 cegger wdf->width = sc->virt_x;
1820 1.62 cegger wdf->depth = sc->bits_per_pixel;
1821 1.62 cegger wdf->cmsize = 256;
1822 1.62 cegger return 0;
1823 1.91.6.1 skrll
1824 1.62 cegger case WSDISPLAYIO_GETCMAP:
1825 1.91.6.1 skrll return mach64_getcmap(sc,
1826 1.62 cegger (struct wsdisplay_cmap *)data);
1827 1.62 cegger
1828 1.62 cegger case WSDISPLAYIO_PUTCMAP:
1829 1.91.6.1 skrll return mach64_putcmap(sc,
1830 1.62 cegger (struct wsdisplay_cmap *)data);
1831 1.91.6.1 skrll
1832 1.62 cegger /* PCI config read/write passthrough. */
1833 1.62 cegger case PCI_IOC_CFGREAD:
1834 1.62 cegger case PCI_IOC_CFGWRITE:
1835 1.62 cegger return pci_devioctl(sc->sc_pc, sc->sc_pcitag,
1836 1.62 cegger cmd, data, flag, l);
1837 1.63 cegger
1838 1.63 cegger case WSDISPLAYIO_GET_BUSID:
1839 1.63 cegger return wsdisplayio_busid_pci(sc->sc_dev, sc->sc_pc,
1840 1.63 cegger sc->sc_pcitag, data);
1841 1.63 cegger
1842 1.62 cegger case WSDISPLAYIO_SMODE: {
1843 1.62 cegger int new_mode = *(int*)data;
1844 1.62 cegger if (new_mode != sc->sc_mode) {
1845 1.62 cegger sc->sc_mode = new_mode;
1846 1.62 cegger if ((new_mode == WSDISPLAYIO_MODE_EMUL)
1847 1.62 cegger && (ms != NULL))
1848 1.19 martin {
1849 1.62 cegger /* restore initial video mode */
1850 1.62 cegger mach64_init(sc);
1851 1.62 cegger mach64_init_engine(sc);
1852 1.62 cegger mach64_init_lut(sc);
1853 1.62 cegger mach64_modeswitch(sc, sc->sc_my_mode);
1854 1.82 macallan mach64_clearscreen(sc);
1855 1.82 macallan glyphcache_wipe(&sc->sc_gc);
1856 1.62 cegger vcons_redraw_screen(ms);
1857 1.19 martin }
1858 1.62 cegger }
1859 1.62 cegger }
1860 1.62 cegger return 0;
1861 1.68 macallan case WSDISPLAYIO_GET_EDID: {
1862 1.68 macallan struct wsdisplayio_edid_info *d = data;
1863 1.68 macallan return wsdisplayio_get_edid(sc->sc_dev, d);
1864 1.68 macallan }
1865 1.89 macallan
1866 1.89 macallan case WSDISPLAYIO_GET_FBINFO: {
1867 1.89 macallan struct wsdisplayio_fbinfo *fbi = data;
1868 1.89 macallan return wsdisplayio_get_fbinfo(&ms->scr_ri, fbi);
1869 1.89 macallan }
1870 1.19 martin }
1871 1.19 martin return EPASSTHROUGH;
1872 1.1 junyoung }
1873 1.1 junyoung
1874 1.30 thorpej static paddr_t
1875 1.48 christos mach64_mmap(void *v, void *vs, off_t offset, int prot)
1876 1.1 junyoung {
1877 1.41 macallan struct vcons_data *vd = v;
1878 1.41 macallan struct mach64_softc *sc = vd->cookie;
1879 1.19 martin paddr_t pa;
1880 1.33 macallan
1881 1.90 macallan if (sc->sc_mode == WSDISPLAYIO_MODE_DUMBFB) {
1882 1.91.6.1 skrll /*
1883 1.91.6.1 skrll *'regular' framebuffer mmap()ing
1884 1.90 macallan */
1885 1.90 macallan if (offset < (sc->memsize * 1024)) {
1886 1.90 macallan pa = bus_space_mmap(sc->sc_memt, sc->sc_aperbase,
1887 1.90 macallan offset, prot, BUS_SPACE_MAP_LINEAR);
1888 1.90 macallan return pa;
1889 1.90 macallan }
1890 1.90 macallan } else if (sc->sc_mode == WSDISPLAYIO_MODE_MAPPED) {
1891 1.90 macallan /*
1892 1.90 macallan * restrict all other mappings to processes with superuser
1893 1.90 macallan * privileges
1894 1.90 macallan */
1895 1.90 macallan if (kauth_authorize_machdep(kauth_cred_get(),
1896 1.90 macallan KAUTH_MACHDEP_UNMANAGEDMEM,
1897 1.90 macallan NULL, NULL, NULL, NULL) != 0) {
1898 1.90 macallan return -1;
1899 1.90 macallan }
1900 1.91.6.1 skrll if ((offset >= sc->sc_aperbase) &&
1901 1.90 macallan (offset < (sc->sc_aperbase + sc->sc_apersize))) {
1902 1.91.6.1 skrll pa = bus_space_mmap(sc->sc_memt, offset, 0, prot,
1903 1.90 macallan BUS_SPACE_MAP_LINEAR);
1904 1.90 macallan return pa;
1905 1.90 macallan }
1906 1.20 martin
1907 1.91.6.1 skrll if ((offset >= sc->sc_regbase) &&
1908 1.90 macallan (offset < (sc->sc_regbase + sc->sc_regsize))) {
1909 1.91.6.1 skrll pa = bus_space_mmap(sc->sc_regt, offset, 0, prot,
1910 1.90 macallan BUS_SPACE_MAP_LINEAR);
1911 1.90 macallan return pa;
1912 1.90 macallan }
1913 1.20 martin
1914 1.91.6.1 skrll if ((offset >= sc->sc_rom.vb_base) &&
1915 1.90 macallan (offset < (sc->sc_rom.vb_base + sc->sc_rom.vb_size))) {
1916 1.91.6.1 skrll pa = bus_space_mmap(sc->sc_memt, offset, 0, prot,
1917 1.90 macallan BUS_SPACE_MAP_LINEAR);
1918 1.90 macallan return pa;
1919 1.90 macallan }
1920 1.20 martin
1921 1.59 macallan #ifdef PCI_MAGIC_IO_RANGE
1922 1.90 macallan if ((offset >= PCI_MAGIC_IO_RANGE) &&
1923 1.90 macallan (offset <= PCI_MAGIC_IO_RANGE + 0x10000)) {
1924 1.90 macallan return bus_space_mmap(sc->sc_iot,
1925 1.90 macallan offset - PCI_MAGIC_IO_RANGE, 0, prot, 0);
1926 1.90 macallan }
1927 1.90 macallan #endif
1928 1.59 macallan }
1929 1.1 junyoung return -1;
1930 1.1 junyoung }
1931 1.1 junyoung
1932 1.34 macallan #if 0
1933 1.30 thorpej static int
1934 1.41 macallan mach64_load_font(void *v, void *cookie, struct wsdisplay_font *data)
1935 1.1 junyoung {
1936 1.1 junyoung
1937 1.1 junyoung return 0;
1938 1.1 junyoung }
1939 1.41 macallan #endif
1940 1.1 junyoung
1941 1.41 macallan void
1942 1.41 macallan machfb_blank(struct mach64_softc *sc, int blank)
1943 1.21 martin {
1944 1.41 macallan uint32_t reg;
1945 1.21 martin
1946 1.41 macallan #define MACH64_BLANK (CRTC_DISPLAY_DIS | CRTC_HSYNC_DIS | CRTC_VSYNC_DIS)
1947 1.21 martin
1948 1.41 macallan switch (blank)
1949 1.41 macallan {
1950 1.41 macallan case 0:
1951 1.41 macallan reg = regr(sc, CRTC_GEN_CNTL);
1952 1.41 macallan regw(sc, CRTC_GEN_CNTL, reg & ~(MACH64_BLANK));
1953 1.41 macallan sc->sc_blanked = 0;
1954 1.41 macallan break;
1955 1.41 macallan case 1:
1956 1.41 macallan reg = regr(sc, CRTC_GEN_CNTL);
1957 1.41 macallan regw(sc, CRTC_GEN_CNTL, reg | (MACH64_BLANK));
1958 1.41 macallan sc->sc_blanked = 1;
1959 1.41 macallan break;
1960 1.41 macallan default:
1961 1.41 macallan break;
1962 1.21 martin }
1963 1.41 macallan }
1964