Home | History | Annotate | Line # | Download | only in pci
mlx_pci.c revision 1.2.2.2
      1  1.2.2.2  nathanw /*	$NetBSD: mlx_pci.c,v 1.2.2.2 2001/08/24 00:10:13 nathanw Exp $	*/
      2      1.1       ad 
      3      1.1       ad /*-
      4      1.1       ad  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5      1.1       ad  * All rights reserved.
      6      1.1       ad  *
      7      1.1       ad  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1       ad  * by Andrew Doran.
      9      1.1       ad  *
     10      1.1       ad  * Redistribution and use in source and binary forms, with or without
     11      1.1       ad  * modification, are permitted provided that the following conditions
     12      1.1       ad  * are met:
     13      1.1       ad  * 1. Redistributions of source code must retain the above copyright
     14      1.1       ad  *    notice, this list of conditions and the following disclaimer.
     15      1.1       ad  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1       ad  *    notice, this list of conditions and the following disclaimer in the
     17      1.1       ad  *    documentation and/or other materials provided with the distribution.
     18      1.1       ad  * 3. All advertising materials mentioning features or use of this software
     19      1.1       ad  *    must display the following acknowledgement:
     20      1.1       ad  *        This product includes software developed by the NetBSD
     21      1.1       ad  *        Foundation, Inc. and its contributors.
     22      1.1       ad  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1       ad  *    contributors may be used to endorse or promote products derived
     24      1.1       ad  *    from this software without specific prior written permission.
     25      1.1       ad  *
     26      1.1       ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1       ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1       ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1       ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1       ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1       ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1       ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1       ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1       ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1       ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1       ad  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       ad  */
     38      1.1       ad 
     39      1.1       ad /*-
     40      1.1       ad  * Copyright (c) 1999 Michael Smith
     41      1.1       ad  * All rights reserved.
     42      1.1       ad  *
     43      1.1       ad  * Redistribution and use in source and binary forms, with or without
     44      1.1       ad  * modification, are permitted provided that the following conditions
     45      1.1       ad  * are met:
     46      1.1       ad  * 1. Redistributions of source code must retain the above copyright
     47      1.1       ad  *    notice, this list of conditions and the following disclaimer.
     48      1.1       ad  * 2. Redistributions in binary form must reproduce the above copyright
     49      1.1       ad  *    notice, this list of conditions and the following disclaimer in the
     50      1.1       ad  *    documentation and/or other materials provided with the distribution.
     51      1.1       ad  *
     52      1.1       ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     53      1.1       ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     54      1.1       ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     55      1.1       ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     56      1.1       ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     57      1.1       ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     58      1.1       ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     59      1.1       ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     60      1.1       ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     61      1.1       ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     62      1.1       ad  * SUCH DAMAGE.
     63      1.1       ad  *
     64      1.1       ad  * from FreeBSD: mlx_pci.c,v 1.4.2.4 2000/10/28 10:48:09 msmith Exp
     65      1.1       ad  */
     66      1.1       ad 
     67      1.1       ad /*
     68      1.1       ad  * PCI front-end for the mlx(4) driver.
     69      1.1       ad  */
     70      1.1       ad 
     71      1.1       ad #include <sys/param.h>
     72      1.1       ad #include <sys/systm.h>
     73      1.1       ad #include <sys/kernel.h>
     74      1.1       ad #include <sys/device.h>
     75      1.1       ad #include <sys/queue.h>
     76      1.1       ad #include <sys/callout.h>
     77      1.1       ad 
     78      1.1       ad #include <machine/endian.h>
     79      1.1       ad #include <machine/bus.h>
     80      1.1       ad 
     81      1.1       ad #include <dev/ic/mlxreg.h>
     82      1.1       ad #include <dev/ic/mlxio.h>
     83      1.1       ad #include <dev/ic/mlxvar.h>
     84      1.1       ad 
     85      1.1       ad #include <dev/pci/pcireg.h>
     86      1.1       ad #include <dev/pci/pcivar.h>
     87      1.1       ad #include <dev/pci/pcidevs.h>
     88      1.1       ad 
     89      1.1       ad static void	mlx_pci_attach(struct device *, struct device *, void *);
     90      1.1       ad static int	mlx_pci_match(struct device *, struct cfdata *, void *);
     91      1.1       ad static const struct mlx_pci_ident *mlx_pci_findmpi(struct pci_attach_args *);
     92      1.1       ad 
     93      1.1       ad static int	mlx_v3_submit(struct mlx_softc *, struct mlx_ccb *);
     94      1.1       ad static int	mlx_v3_findcomplete(struct mlx_softc *, u_int *, u_int *);
     95      1.1       ad static void	mlx_v3_intaction(struct mlx_softc *, int);
     96      1.1       ad static int	mlx_v3_fw_handshake(struct mlx_softc *, int *, int *, int *);
     97  1.2.2.1  nathanw #ifdef	MLX_RESET
     98  1.2.2.1  nathanw static int	mlx_v3_reset(struct mlx_softc *);
     99  1.2.2.1  nathanw #endif
    100      1.1       ad 
    101      1.1       ad static int	mlx_v4_submit(struct mlx_softc *, struct mlx_ccb *);
    102      1.1       ad static int	mlx_v4_findcomplete(struct mlx_softc *, u_int *, u_int *);
    103      1.1       ad static void	mlx_v4_intaction(struct mlx_softc *, int);
    104      1.1       ad static int	mlx_v4_fw_handshake(struct mlx_softc *, int *, int *, int *);
    105      1.1       ad 
    106      1.1       ad static int	mlx_v5_submit(struct mlx_softc *, struct mlx_ccb *);
    107      1.1       ad static int	mlx_v5_findcomplete(struct mlx_softc *, u_int *, u_int *);
    108      1.1       ad static void	mlx_v5_intaction(struct mlx_softc *, int);
    109      1.1       ad static int	mlx_v5_fw_handshake(struct mlx_softc *, int *, int *, int *);
    110      1.1       ad 
    111      1.1       ad struct mlx_pci_ident {
    112      1.1       ad 	u_short	mpi_vendor;
    113      1.1       ad 	u_short	mpi_product;
    114      1.1       ad 	u_short	mpi_subvendor;
    115      1.1       ad 	u_short	mpi_subproduct;
    116      1.1       ad 	int	mpi_iftype;
    117      1.1       ad } static const mlx_pci_ident[] = {
    118      1.1       ad 	{
    119      1.1       ad 		PCI_VENDOR_MYLEX,
    120      1.1       ad 		PCI_PRODUCT_MYLEX_RAID_V2,
    121      1.1       ad 		0x0000,
    122      1.1       ad 		0x0000,
    123      1.1       ad 		2,
    124      1.1       ad 	},
    125      1.1       ad 	{
    126      1.1       ad 		PCI_VENDOR_MYLEX,
    127      1.1       ad 		PCI_PRODUCT_MYLEX_RAID_V3,
    128      1.1       ad 		0x0000,
    129      1.1       ad 		0x0000,
    130      1.1       ad 		3,
    131      1.1       ad 	},
    132      1.1       ad 	{
    133      1.1       ad 		PCI_VENDOR_MYLEX,
    134      1.1       ad 		PCI_PRODUCT_MYLEX_RAID_V4,
    135      1.1       ad 		0x0000,
    136      1.1       ad 		0x0000,
    137      1.1       ad 		4,
    138      1.1       ad 	},
    139      1.1       ad 	{
    140      1.1       ad 		PCI_VENDOR_DEC,
    141      1.1       ad 		PCI_PRODUCT_DEC_SWXCR,
    142      1.1       ad 		PCI_VENDOR_MYLEX,
    143      1.1       ad 		PCI_PRODUCT_MYLEX_RAID_V5,
    144      1.1       ad 		5,
    145      1.1       ad 	},
    146      1.1       ad };
    147      1.1       ad 
    148      1.1       ad struct cfattach mlx_pci_ca = {
    149      1.1       ad 	sizeof(struct mlx_softc), mlx_pci_match, mlx_pci_attach
    150      1.1       ad };
    151      1.1       ad 
    152      1.1       ad /*
    153      1.1       ad  * Try to find a `mlx_pci_ident' entry corresponding to this board.
    154      1.1       ad  */
    155      1.1       ad static const struct mlx_pci_ident *
    156      1.1       ad mlx_pci_findmpi(struct pci_attach_args *pa)
    157      1.1       ad {
    158      1.1       ad 	const struct mlx_pci_ident *mpi, *maxmpi;
    159      1.1       ad 	pcireg_t reg;
    160      1.1       ad 
    161      1.1       ad 	mpi = mlx_pci_ident;
    162      1.1       ad 	maxmpi = mpi + sizeof(mlx_pci_ident) / sizeof(mlx_pci_ident[0]);
    163      1.1       ad 
    164      1.1       ad 	for (; mpi < maxmpi; mpi++) {
    165      1.1       ad 		if (PCI_VENDOR(pa->pa_id) != mpi->mpi_vendor ||
    166      1.1       ad 		    PCI_PRODUCT(pa->pa_id) != mpi->mpi_product)
    167      1.1       ad 			continue;
    168      1.1       ad 
    169      1.1       ad 		if (mpi->mpi_subvendor == 0x0000)
    170      1.1       ad 			return (mpi);
    171      1.1       ad 
    172      1.1       ad 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    173      1.1       ad 
    174      1.1       ad 		if (PCI_VENDOR(reg) == mpi->mpi_subvendor &&
    175      1.1       ad 		    PCI_PRODUCT(reg) == mpi->mpi_subproduct)
    176      1.1       ad 			return (mpi);
    177      1.1       ad 	}
    178      1.1       ad 
    179      1.1       ad 	return (NULL);
    180      1.1       ad }
    181      1.1       ad 
    182      1.1       ad /*
    183      1.1       ad  * Match a supported board.
    184      1.1       ad  */
    185      1.1       ad static int
    186      1.1       ad mlx_pci_match(struct device *parent, struct cfdata *cfdata, void *aux)
    187      1.1       ad {
    188      1.1       ad 
    189      1.1       ad 	return (mlx_pci_findmpi(aux) != NULL);
    190      1.1       ad }
    191      1.1       ad 
    192      1.1       ad /*
    193      1.1       ad  * Attach a supported board.
    194      1.1       ad  */
    195      1.1       ad static void
    196      1.1       ad mlx_pci_attach(struct device *parent, struct device *self, void *aux)
    197      1.1       ad {
    198      1.1       ad 	struct pci_attach_args *pa;
    199      1.1       ad 	struct mlx_softc *mlx;
    200      1.1       ad 	pci_chipset_tag_t pc;
    201      1.1       ad 	pci_intr_handle_t ih;
    202  1.2.2.2  nathanw 	bus_space_handle_t memh, ioh;
    203  1.2.2.2  nathanw 	bus_space_tag_t memt, iot;
    204      1.1       ad 	pcireg_t reg;
    205      1.1       ad 	const char *intrstr;
    206      1.1       ad 	int ior, memr, i;
    207      1.1       ad 	const struct mlx_pci_ident *mpi;
    208      1.1       ad 
    209      1.1       ad 	mlx = (struct mlx_softc *)self;
    210      1.1       ad 	pa = aux;
    211      1.1       ad 	pc = pa->pa_pc;
    212      1.1       ad 	mpi = mlx_pci_findmpi(aux);
    213      1.1       ad 
    214      1.1       ad 	mlx->mlx_dmat = pa->pa_dmat;
    215      1.1       ad 	mlx->mlx_iftype = mpi->mpi_iftype;
    216      1.1       ad 
    217      1.1       ad 	printf(": Mylex RAID (v%d interface)\n", mpi->mpi_iftype);
    218      1.1       ad 
    219      1.1       ad 	/*
    220      1.1       ad 	 * Map the PCI register window.
    221      1.1       ad 	 */
    222      1.1       ad 	memr = -1;
    223      1.1       ad 	ior = -1;
    224      1.1       ad 
    225      1.1       ad 	for (i = 0x10; i <= 0x14; i += 4) {
    226      1.1       ad 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, i);
    227      1.1       ad 
    228      1.1       ad 		if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO) {
    229      1.1       ad 			if (ior == -1 && PCI_MAPREG_IO_SIZE(reg) != 0)
    230      1.1       ad 				ior = i;
    231      1.1       ad 		} else {
    232      1.1       ad 			if (memr == -1 && PCI_MAPREG_MEM_SIZE(reg) != 0)
    233      1.1       ad 				memr = i;
    234      1.1       ad 		}
    235      1.1       ad 	}
    236      1.1       ad 
    237      1.1       ad 	if (memr != -1)
    238      1.1       ad 		if (pci_mapreg_map(pa, memr, PCI_MAPREG_TYPE_MEM, 0,
    239  1.2.2.2  nathanw 		    &memt, &memh, NULL, NULL))
    240      1.1       ad 			memr = -1;
    241      1.1       ad 	if (ior != -1)
    242      1.1       ad 		if (pci_mapreg_map(pa, ior, PCI_MAPREG_TYPE_IO, 0,
    243  1.2.2.2  nathanw 		    &iot, &ioh, NULL, NULL))
    244      1.1       ad 		    	ior = -1;
    245  1.2.2.2  nathanw 
    246  1.2.2.2  nathanw 	if (memr != -1) {
    247  1.2.2.2  nathanw 		mlx->mlx_iot = memt;
    248  1.2.2.2  nathanw 		mlx->mlx_ioh = memh;
    249  1.2.2.2  nathanw 	} else if (ior != -1) {
    250  1.2.2.2  nathanw 		mlx->mlx_iot = iot;
    251  1.2.2.2  nathanw 		mlx->mlx_ioh = ioh;
    252  1.2.2.2  nathanw 	} else {
    253      1.1       ad 		printf("%s: can't map i/o or memory space\n", self->dv_xname);
    254      1.1       ad 		return;
    255      1.1       ad 	}
    256      1.1       ad 
    257      1.1       ad 	/* Enable the device. */
    258      1.1       ad 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    259      1.1       ad 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    260      1.1       ad 	    reg | PCI_COMMAND_MASTER_ENABLE);
    261      1.1       ad 
    262      1.1       ad 	/* Map and establish the interrupt. */
    263      1.1       ad 	if (pci_intr_map(pa, &ih)) {
    264      1.1       ad 		printf("%s: can't map interrupt\n", self->dv_xname);
    265      1.1       ad 		return;
    266      1.1       ad 	}
    267      1.1       ad 	intrstr = pci_intr_string(pc, ih);
    268      1.1       ad 	mlx->mlx_ih = pci_intr_establish(pc, ih, IPL_BIO, mlx_intr, mlx);
    269      1.1       ad 	if (mlx->mlx_ih == NULL) {
    270      1.1       ad 		printf("%s: can't establish interrupt", self->dv_xname);
    271      1.1       ad 		if (intrstr != NULL)
    272      1.1       ad 			printf(" at %s", intrstr);
    273      1.1       ad 		printf("\n");
    274      1.1       ad 		return;
    275      1.1       ad 	}
    276      1.1       ad 
    277      1.1       ad 	/* Select linkage based on controller interface type. */
    278      1.1       ad 	switch (mlx->mlx_iftype) {
    279      1.1       ad 	case 2:
    280      1.1       ad 	case 3:
    281      1.1       ad 		mlx->mlx_submit = mlx_v3_submit;
    282      1.1       ad 		mlx->mlx_findcomplete = mlx_v3_findcomplete;
    283      1.1       ad 		mlx->mlx_intaction = mlx_v3_intaction;
    284      1.1       ad 		mlx->mlx_fw_handshake = mlx_v3_fw_handshake;
    285  1.2.2.1  nathanw #ifdef MLX_RESET
    286  1.2.2.1  nathanw 		mlx->mlx_reset = mlx_v3_reset;
    287  1.2.2.1  nathanw #endif
    288      1.1       ad 		break;
    289      1.1       ad 
    290      1.1       ad 	case 4:
    291      1.1       ad 		mlx->mlx_submit = mlx_v4_submit;
    292      1.1       ad 		mlx->mlx_findcomplete = mlx_v4_findcomplete;
    293      1.1       ad 		mlx->mlx_intaction = mlx_v4_intaction;
    294      1.1       ad 		mlx->mlx_fw_handshake = mlx_v4_fw_handshake;
    295      1.1       ad 		break;
    296      1.1       ad 
    297      1.1       ad 	case 5:
    298      1.1       ad 		mlx->mlx_submit = mlx_v5_submit;
    299      1.1       ad 		mlx->mlx_findcomplete = mlx_v5_findcomplete;
    300      1.1       ad 		mlx->mlx_intaction = mlx_v5_intaction;
    301      1.1       ad 		mlx->mlx_fw_handshake = mlx_v5_fw_handshake;
    302      1.1       ad 		break;
    303      1.1       ad 	}
    304      1.1       ad 
    305      1.1       ad 	mlx_init(mlx, intrstr);
    306      1.1       ad }
    307      1.1       ad 
    308      1.1       ad /*
    309      1.1       ad  * ================= V3 interface linkage =================
    310      1.1       ad  */
    311      1.1       ad 
    312      1.1       ad /*
    313      1.1       ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on
    314      1.1       ad  * failure (the controller is not ready to take a command).
    315      1.1       ad  *
    316      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    317      1.1       ad  */
    318      1.1       ad static int
    319      1.1       ad mlx_v3_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    320      1.1       ad {
    321      1.1       ad 
    322      1.1       ad 	/* Ready for our command? */
    323      1.1       ad 	if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_FULL) == 0) {
    324      1.1       ad 		/* Copy mailbox data to window. */
    325      1.1       ad 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    326      1.1       ad 		    MLX_V3REG_MAILBOX, mc->mc_mbox, MLX_V3_MAILBOX_LEN);
    327      1.1       ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    328      1.1       ad 		    MLX_V3REG_MAILBOX, MLX_V3_MAILBOX_LEN,
    329      1.1       ad 		    BUS_SPACE_BARRIER_WRITE);
    330      1.1       ad 
    331      1.1       ad 		/* Post command. */
    332      1.1       ad 		mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_FULL);
    333      1.1       ad 		return (1);
    334      1.1       ad 	}
    335      1.1       ad 
    336      1.1       ad 	return (0);
    337      1.1       ad }
    338      1.1       ad 
    339      1.1       ad /*
    340      1.1       ad  * See if a command has been completed, if so acknowledge its completion and
    341      1.1       ad  * recover the slot number and status code.
    342      1.1       ad  *
    343      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    344      1.1       ad  */
    345      1.1       ad static int
    346      1.1       ad mlx_v3_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    347      1.1       ad {
    348      1.1       ad 
    349      1.1       ad 	/* Status available? */
    350      1.1       ad 	if ((mlx_inb(mlx, MLX_V3REG_ODB) & MLX_V3_ODB_SAVAIL) != 0) {
    351      1.1       ad 		*slot = mlx_inb(mlx, MLX_V3REG_STATUS_IDENT);
    352      1.1       ad 		*status = mlx_inw(mlx, MLX_V3REG_STATUS);
    353      1.1       ad 
    354      1.1       ad 		/* Acknowledge completion. */
    355      1.1       ad 		mlx_outb(mlx, MLX_V3REG_ODB, MLX_V3_ODB_SAVAIL);
    356      1.1       ad 		mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
    357      1.1       ad 		return (1);
    358      1.1       ad 	}
    359      1.1       ad 
    360      1.1       ad 	return (0);
    361      1.1       ad }
    362      1.1       ad 
    363      1.1       ad /*
    364      1.1       ad  * Enable/disable interrupts as requested. (No acknowledge required)
    365      1.1       ad  *
    366      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    367      1.1       ad  */
    368      1.1       ad static void
    369      1.1       ad mlx_v3_intaction(struct mlx_softc *mlx, int action)
    370      1.1       ad {
    371      1.1       ad 
    372      1.1       ad 	mlx_outb(mlx, MLX_V3REG_IE, action != 0);
    373      1.1       ad }
    374      1.1       ad 
    375      1.1       ad /*
    376      1.1       ad  * Poll for firmware error codes during controller initialisation.
    377      1.1       ad  *
    378      1.1       ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    379      1.1       ad  * error has been fetched, 2 if an error has been retrieved.
    380      1.1       ad  */
    381      1.1       ad static int
    382      1.1       ad mlx_v3_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    383      1.1       ad {
    384      1.1       ad 	u_int8_t fwerror;
    385      1.1       ad 
    386      1.1       ad 	/* First time around, clear any hardware completion status. */
    387      1.1       ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    388      1.1       ad 		mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
    389      1.1       ad 		DELAY(1000);
    390      1.1       ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    391      1.1       ad 	}
    392      1.1       ad 
    393      1.1       ad 	/* Init in progress? */
    394      1.1       ad 	if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_INIT_BUSY) == 0)
    395      1.1       ad 		return (0);
    396      1.1       ad 
    397      1.1       ad 	/* Test error value. */
    398      1.1       ad 	fwerror = mlx_inb(mlx, MLX_V3REG_FWERROR);
    399      1.1       ad 
    400      1.1       ad 	if ((fwerror & MLX_V3_FWERROR_PEND) == 0)
    401      1.1       ad 		return (1);
    402      1.1       ad 
    403      1.1       ad 	/* Mask status pending bit, fetch status. */
    404      1.1       ad 	*error = fwerror & ~MLX_V3_FWERROR_PEND;
    405      1.1       ad 	*param1 = mlx_inb(mlx, MLX_V3REG_FWERROR_PARAM1);
    406      1.1       ad 	*param2 = mlx_inb(mlx, MLX_V3REG_FWERROR_PARAM2);
    407      1.1       ad 
    408      1.1       ad 	/* Acknowledge. */
    409      1.1       ad 	mlx_outb(mlx, MLX_V3REG_FWERROR, 0);
    410      1.1       ad 
    411      1.1       ad 	return (2);
    412      1.1       ad }
    413      1.1       ad 
    414  1.2.2.1  nathanw #ifdef MLX_RESET
    415  1.2.2.1  nathanw /*
    416  1.2.2.1  nathanw  * Reset the controller.  Return non-zero on failure.
    417  1.2.2.1  nathanw  */
    418  1.2.2.1  nathanw static int
    419  1.2.2.1  nathanw mlx_v3_reset(struct mlx_softc *mlx)
    420  1.2.2.1  nathanw {
    421  1.2.2.1  nathanw 	int i;
    422  1.2.2.1  nathanw 
    423  1.2.2.1  nathanw 	mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
    424  1.2.2.1  nathanw 	delay(1000000);
    425  1.2.2.1  nathanw 
    426  1.2.2.1  nathanw 	/* Wait up to 2 minutes for the bit to clear. */
    427  1.2.2.1  nathanw 	for (i = 120; i != 0; i--) {
    428  1.2.2.1  nathanw 		delay(1000000);
    429  1.2.2.1  nathanw 		if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_SACK) == 0)
    430  1.2.2.1  nathanw 			break;
    431  1.2.2.1  nathanw 	}
    432  1.2.2.1  nathanw 	if (i == 0) {
    433  1.2.2.1  nathanw 		/* ZZZ */
    434  1.2.2.1  nathanw 		printf("mlx0: SACK didn't clear\n");
    435  1.2.2.1  nathanw 		return (-1);
    436  1.2.2.1  nathanw 	}
    437  1.2.2.1  nathanw 
    438  1.2.2.1  nathanw 	mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_RESET);
    439  1.2.2.1  nathanw 
    440  1.2.2.1  nathanw 	/* Wait up to 5 seconds for the bit to clear. */
    441  1.2.2.1  nathanw 	for (i = 5; i != 0; i--) {
    442  1.2.2.1  nathanw 		delay(1000000);
    443  1.2.2.1  nathanw 		if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_RESET) == 0)
    444  1.2.2.1  nathanw 			break;
    445  1.2.2.1  nathanw 	}
    446  1.2.2.1  nathanw 	if (i == 0) {
    447  1.2.2.1  nathanw 		/* ZZZ */
    448  1.2.2.1  nathanw 		printf("mlx0: RESET didn't clear\n");
    449  1.2.2.1  nathanw 		return (-1);
    450  1.2.2.1  nathanw 	}
    451  1.2.2.1  nathanw 
    452  1.2.2.1  nathanw 	return (0);
    453  1.2.2.1  nathanw }
    454  1.2.2.1  nathanw #endif	/* MLX_RESET */
    455  1.2.2.1  nathanw 
    456      1.1       ad /*
    457      1.1       ad  * ================= V4 interface linkage =================
    458      1.1       ad  */
    459      1.1       ad 
    460      1.1       ad /*
    461      1.1       ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on
    462      1.1       ad  * failure (the controller is not ready to take a command).
    463      1.1       ad  *
    464      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    465      1.1       ad  */
    466      1.1       ad static int
    467      1.1       ad mlx_v4_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    468      1.1       ad {
    469      1.1       ad 
    470      1.1       ad 	/* Ready for our command? */
    471      1.1       ad 	if ((mlx_inl(mlx, MLX_V4REG_IDB) & MLX_V4_IDB_FULL) == 0) {
    472      1.1       ad 		/* Copy mailbox data to window. */
    473  1.2.2.1  nathanw 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    474  1.2.2.1  nathanw 		    MLX_V4REG_MAILBOX, mc->mc_mbox, MLX_V4_MAILBOX_LEN);
    475      1.1       ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    476      1.1       ad 		    MLX_V4REG_MAILBOX, MLX_V4_MAILBOX_LEN,
    477      1.1       ad 		    BUS_SPACE_BARRIER_WRITE);
    478      1.1       ad 
    479      1.1       ad 		/* Post command. */
    480      1.1       ad 		mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_HWMBOX_CMD);
    481      1.1       ad 		return (1);
    482      1.1       ad 	}
    483      1.1       ad 
    484      1.1       ad 	return (0);
    485      1.1       ad }
    486      1.1       ad 
    487      1.1       ad /*
    488      1.1       ad  * See if a command has been completed, if so acknowledge its completion and
    489      1.1       ad  * recover the slot number and status code.
    490      1.1       ad  *
    491      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    492      1.1       ad  */
    493      1.1       ad static int
    494      1.1       ad mlx_v4_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    495      1.1       ad {
    496      1.1       ad 
    497      1.1       ad 	/* Status available? */
    498      1.1       ad 	if ((mlx_inl(mlx, MLX_V4REG_ODB) & MLX_V4_ODB_HWSAVAIL) != 0) {
    499      1.1       ad 		*slot = mlx_inb(mlx, MLX_V4REG_STATUS_IDENT);
    500      1.1       ad 		*status = mlx_inw(mlx, MLX_V4REG_STATUS);
    501      1.1       ad 
    502      1.1       ad 		/* Acknowledge completion. */
    503      1.1       ad 		mlx_outl(mlx, MLX_V4REG_ODB, MLX_V4_ODB_HWMBOX_ACK);
    504      1.1       ad 		mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_SACK);
    505      1.1       ad 		return (1);
    506      1.1       ad 	}
    507      1.1       ad 
    508      1.1       ad 	return (0);
    509      1.1       ad }
    510      1.1       ad 
    511      1.1       ad /*
    512      1.1       ad  * Enable/disable interrupts as requested.
    513      1.1       ad  *
    514      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    515      1.1       ad  */
    516      1.1       ad static void
    517      1.1       ad mlx_v4_intaction(struct mlx_softc *mlx, int action)
    518      1.1       ad {
    519      1.1       ad 	u_int32_t ier;
    520      1.1       ad 
    521      1.1       ad 	if (!action)
    522      1.1       ad 		ier = MLX_V4_IE_MASK | MLX_V4_IE_DISINT;
    523      1.1       ad 	else
    524      1.1       ad 		ier = MLX_V4_IE_MASK & ~MLX_V4_IE_DISINT;
    525      1.1       ad 
    526      1.1       ad 	mlx_outl(mlx, MLX_V4REG_IE, ier);
    527      1.1       ad }
    528      1.1       ad 
    529      1.1       ad /*
    530      1.1       ad  * Poll for firmware error codes during controller initialisation.
    531      1.1       ad  *
    532      1.1       ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    533      1.1       ad  * error has been fetched, 2 if an error has been retrieved.
    534      1.1       ad  */
    535      1.1       ad static int
    536      1.1       ad mlx_v4_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    537      1.1       ad {
    538      1.1       ad 	u_int8_t fwerror;
    539      1.1       ad 
    540      1.1       ad 	/* First time around, clear any hardware completion status. */
    541      1.1       ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    542      1.1       ad 		mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_SACK);
    543      1.1       ad 		DELAY(1000);
    544      1.1       ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    545      1.1       ad 	}
    546      1.1       ad 
    547      1.1       ad 	/* Init in progress? */
    548      1.1       ad 	if ((mlx_inl(mlx, MLX_V4REG_IDB) & MLX_V4_IDB_INIT_BUSY) == 0)
    549      1.1       ad 		return (0);
    550      1.1       ad 
    551      1.1       ad 	/* Test error value */
    552      1.1       ad 	fwerror = mlx_inb(mlx, MLX_V4REG_FWERROR);
    553      1.1       ad 	if ((fwerror & MLX_V4_FWERROR_PEND) == 0)
    554      1.1       ad 		return (1);
    555      1.1       ad 
    556      1.1       ad 	/* Mask status pending bit, fetch status. */
    557      1.1       ad 	*error = fwerror & ~MLX_V4_FWERROR_PEND;
    558      1.1       ad 	*param1 = mlx_inb(mlx, MLX_V4REG_FWERROR_PARAM1);
    559      1.1       ad 	*param2 = mlx_inb(mlx, MLX_V4REG_FWERROR_PARAM2);
    560      1.1       ad 
    561      1.1       ad 	/* Acknowledge. */
    562      1.1       ad 	mlx_outb(mlx, MLX_V4REG_FWERROR, 0);
    563      1.1       ad 
    564      1.1       ad 	return (2);
    565      1.1       ad }
    566      1.1       ad 
    567      1.1       ad /*
    568      1.1       ad  * ================= V5 interface linkage =================
    569      1.1       ad  */
    570      1.1       ad 
    571      1.1       ad /*
    572      1.1       ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on failure
    573      1.1       ad  * (the controller is not ready to take a command).
    574      1.1       ad  *
    575      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    576      1.1       ad  */
    577      1.1       ad static int
    578      1.1       ad mlx_v5_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    579      1.1       ad {
    580      1.1       ad 
    581      1.1       ad 	/* Ready for our command? */
    582      1.1       ad 	if ((mlx_inb(mlx, MLX_V5REG_IDB) & MLX_V5_IDB_EMPTY) != 0) {
    583      1.1       ad 		/* Copy mailbox data to window. */
    584  1.2.2.1  nathanw 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    585  1.2.2.1  nathanw 		    MLX_V5REG_MAILBOX, mc->mc_mbox, MLX_V5_MAILBOX_LEN);
    586      1.1       ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    587      1.1       ad 		    MLX_V5REG_MAILBOX, MLX_V5_MAILBOX_LEN,
    588      1.1       ad 		    BUS_SPACE_BARRIER_WRITE);
    589      1.1       ad 
    590      1.1       ad 		/* Post command */
    591      1.1       ad 		mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_HWMBOX_CMD);
    592      1.1       ad 		return (1);
    593      1.1       ad 	}
    594      1.1       ad 
    595      1.1       ad 	return (0);
    596      1.1       ad }
    597      1.1       ad 
    598      1.1       ad /*
    599      1.1       ad  * See if a command has been completed, if so acknowledge its completion and
    600      1.1       ad  * recover the slot number and status code.
    601      1.1       ad  *
    602      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    603      1.1       ad  */
    604      1.1       ad static int
    605      1.1       ad mlx_v5_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    606      1.1       ad {
    607      1.1       ad 
    608      1.1       ad 	/* Status available? */
    609      1.1       ad 	if ((mlx_inb(mlx, MLX_V5REG_ODB) & MLX_V5_ODB_HWSAVAIL) != 0) {
    610      1.1       ad 		*slot = mlx_inb(mlx, MLX_V5REG_STATUS_IDENT);
    611      1.1       ad 		*status = mlx_inw(mlx, MLX_V5REG_STATUS);
    612      1.1       ad 
    613      1.1       ad 		/* Acknowledge completion. */
    614      1.1       ad 		mlx_outb(mlx, MLX_V5REG_ODB, MLX_V5_ODB_HWMBOX_ACK);
    615      1.1       ad 		mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_SACK);
    616      1.1       ad 		return (1);
    617      1.1       ad 	}
    618      1.1       ad 
    619      1.1       ad 	return (0);
    620      1.1       ad }
    621      1.1       ad 
    622      1.1       ad /*
    623      1.1       ad  * Enable/disable interrupts as requested.
    624      1.1       ad  *
    625      1.1       ad  * Must be called at splbio or in a fashion that prevents reentry.
    626      1.1       ad  */
    627      1.1       ad static void
    628      1.1       ad mlx_v5_intaction(struct mlx_softc *mlx, int action)
    629      1.1       ad {
    630      1.1       ad 	u_int8_t ier;
    631      1.1       ad 
    632      1.1       ad 	if (!action)
    633      1.1       ad 		ier = 0xff & MLX_V5_IE_DISINT;
    634      1.1       ad 	else
    635      1.1       ad 		ier = 0xff & ~MLX_V5_IE_DISINT;
    636      1.1       ad 
    637      1.1       ad 	mlx_outb(mlx, MLX_V5REG_IE, ier);
    638      1.1       ad }
    639      1.1       ad 
    640      1.1       ad /*
    641      1.1       ad  * Poll for firmware error codes during controller initialisation.
    642      1.1       ad  *
    643      1.1       ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    644      1.1       ad  * error has been fetched, 2 if an error has been retrieved.
    645      1.1       ad  */
    646      1.1       ad static int
    647      1.1       ad mlx_v5_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    648      1.1       ad {
    649      1.1       ad 	u_int8_t fwerror;
    650      1.1       ad 
    651      1.1       ad 	/* First time around, clear any hardware completion status. */
    652      1.1       ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    653      1.1       ad 		mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_SACK);
    654      1.1       ad 		DELAY(1000);
    655      1.1       ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    656      1.1       ad 	}
    657      1.1       ad 
    658      1.1       ad 	/* Init in progress? */
    659      1.1       ad 	if ((mlx_inb(mlx, MLX_V5REG_IDB) & MLX_V5_IDB_INIT_DONE) != 0)
    660      1.1       ad 		return (0);
    661      1.1       ad 
    662      1.1       ad 	/* Test for error value. */
    663      1.1       ad 	fwerror = mlx_inb(mlx, MLX_V5REG_FWERROR);
    664      1.1       ad 	if ((fwerror & MLX_V5_FWERROR_PEND) == 0)
    665      1.1       ad 		return (1);
    666      1.1       ad 
    667      1.1       ad 	/* Mask status pending bit, fetch status. */
    668      1.1       ad 	*error = fwerror & ~MLX_V5_FWERROR_PEND;
    669      1.1       ad 	*param1 = mlx_inb(mlx, MLX_V5REG_FWERROR_PARAM1);
    670      1.1       ad 	*param2 = mlx_inb(mlx, MLX_V5REG_FWERROR_PARAM2);
    671      1.1       ad 
    672      1.1       ad 	/* Acknowledge. */
    673      1.1       ad 	mlx_outb(mlx, MLX_V5REG_FWERROR, 0xff);
    674      1.1       ad 
    675      1.1       ad 	return (2);
    676      1.1       ad }
    677