Home | History | Annotate | Line # | Download | only in pci
mlx_pci.c revision 1.25
      1  1.25  christos /*	$NetBSD: mlx_pci.c,v 1.25 2014/03/29 19:28:25 christos Exp $	*/
      2   1.1        ad 
      3   1.1        ad /*-
      4   1.1        ad  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5   1.1        ad  * All rights reserved.
      6   1.1        ad  *
      7   1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        ad  * by Andrew Doran.
      9   1.1        ad  *
     10   1.1        ad  * Redistribution and use in source and binary forms, with or without
     11   1.1        ad  * modification, are permitted provided that the following conditions
     12   1.1        ad  * are met:
     13   1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14   1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15   1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        ad  *    documentation and/or other materials provided with the distribution.
     18   1.1        ad  *
     19   1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1        ad  */
     31   1.1        ad 
     32   1.1        ad /*-
     33   1.1        ad  * Copyright (c) 1999 Michael Smith
     34   1.1        ad  * All rights reserved.
     35   1.1        ad  *
     36   1.1        ad  * Redistribution and use in source and binary forms, with or without
     37   1.1        ad  * modification, are permitted provided that the following conditions
     38   1.1        ad  * are met:
     39   1.1        ad  * 1. Redistributions of source code must retain the above copyright
     40   1.1        ad  *    notice, this list of conditions and the following disclaimer.
     41   1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     43   1.1        ad  *    documentation and/or other materials provided with the distribution.
     44   1.1        ad  *
     45   1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     46   1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     47   1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     48   1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     49   1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     50   1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     51   1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     52   1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     53   1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     54   1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     55   1.1        ad  * SUCH DAMAGE.
     56   1.1        ad  *
     57   1.1        ad  * from FreeBSD: mlx_pci.c,v 1.4.2.4 2000/10/28 10:48:09 msmith Exp
     58   1.1        ad  */
     59   1.1        ad 
     60   1.1        ad /*
     61   1.1        ad  * PCI front-end for the mlx(4) driver.
     62   1.1        ad  */
     63   1.6     lukem 
     64   1.6     lukem #include <sys/cdefs.h>
     65  1.25  christos __KERNEL_RCSID(0, "$NetBSD: mlx_pci.c,v 1.25 2014/03/29 19:28:25 christos Exp $");
     66   1.1        ad 
     67   1.1        ad #include <sys/param.h>
     68   1.1        ad #include <sys/systm.h>
     69   1.1        ad #include <sys/kernel.h>
     70   1.1        ad #include <sys/device.h>
     71   1.1        ad #include <sys/queue.h>
     72   1.1        ad #include <sys/callout.h>
     73   1.1        ad 
     74   1.1        ad #include <machine/endian.h>
     75  1.17        ad #include <sys/bus.h>
     76   1.1        ad 
     77   1.1        ad #include <dev/ic/mlxreg.h>
     78   1.1        ad #include <dev/ic/mlxio.h>
     79   1.1        ad #include <dev/ic/mlxvar.h>
     80   1.1        ad 
     81   1.1        ad #include <dev/pci/pcireg.h>
     82   1.1        ad #include <dev/pci/pcivar.h>
     83   1.1        ad #include <dev/pci/pcidevs.h>
     84   1.1        ad 
     85  1.21    cegger static void	mlx_pci_attach(device_t, device_t, void *);
     86  1.21    cegger static int	mlx_pci_match(device_t, cfdata_t, void *);
     87   1.1        ad static const struct mlx_pci_ident *mlx_pci_findmpi(struct pci_attach_args *);
     88   1.1        ad 
     89   1.1        ad static int	mlx_v3_submit(struct mlx_softc *, struct mlx_ccb *);
     90   1.1        ad static int	mlx_v3_findcomplete(struct mlx_softc *, u_int *, u_int *);
     91   1.1        ad static void	mlx_v3_intaction(struct mlx_softc *, int);
     92   1.1        ad static int	mlx_v3_fw_handshake(struct mlx_softc *, int *, int *, int *);
     93   1.3        ad #ifdef	MLX_RESET
     94   1.3        ad static int	mlx_v3_reset(struct mlx_softc *);
     95   1.3        ad #endif
     96   1.1        ad 
     97   1.1        ad static int	mlx_v4_submit(struct mlx_softc *, struct mlx_ccb *);
     98   1.1        ad static int	mlx_v4_findcomplete(struct mlx_softc *, u_int *, u_int *);
     99   1.1        ad static void	mlx_v4_intaction(struct mlx_softc *, int);
    100   1.1        ad static int	mlx_v4_fw_handshake(struct mlx_softc *, int *, int *, int *);
    101   1.1        ad 
    102   1.1        ad static int	mlx_v5_submit(struct mlx_softc *, struct mlx_ccb *);
    103   1.1        ad static int	mlx_v5_findcomplete(struct mlx_softc *, u_int *, u_int *);
    104   1.1        ad static void	mlx_v5_intaction(struct mlx_softc *, int);
    105   1.1        ad static int	mlx_v5_fw_handshake(struct mlx_softc *, int *, int *, int *);
    106   1.1        ad 
    107  1.14  christos static struct mlx_pci_ident {
    108   1.1        ad 	u_short	mpi_vendor;
    109   1.1        ad 	u_short	mpi_product;
    110   1.1        ad 	u_short	mpi_subvendor;
    111   1.1        ad 	u_short	mpi_subproduct;
    112   1.1        ad 	int	mpi_iftype;
    113  1.14  christos } const mlx_pci_ident[] = {
    114   1.1        ad 	{
    115   1.1        ad 		PCI_VENDOR_MYLEX,
    116   1.1        ad 		PCI_PRODUCT_MYLEX_RAID_V2,
    117   1.1        ad 		0x0000,
    118   1.1        ad 		0x0000,
    119   1.1        ad 		2,
    120   1.1        ad 	},
    121   1.1        ad 	{
    122   1.1        ad 		PCI_VENDOR_MYLEX,
    123   1.1        ad 		PCI_PRODUCT_MYLEX_RAID_V3,
    124   1.1        ad 		0x0000,
    125   1.1        ad 		0x0000,
    126   1.1        ad 		3,
    127   1.1        ad 	},
    128   1.1        ad 	{
    129   1.1        ad 		PCI_VENDOR_MYLEX,
    130   1.1        ad 		PCI_PRODUCT_MYLEX_RAID_V4,
    131   1.1        ad 		0x0000,
    132   1.1        ad 		0x0000,
    133   1.1        ad 		4,
    134   1.1        ad 	},
    135   1.1        ad 	{
    136   1.1        ad 		PCI_VENDOR_DEC,
    137   1.1        ad 		PCI_PRODUCT_DEC_SWXCR,
    138   1.1        ad 		PCI_VENDOR_MYLEX,
    139   1.1        ad 		PCI_PRODUCT_MYLEX_RAID_V5,
    140   1.1        ad 		5,
    141   1.1        ad 	},
    142   1.1        ad };
    143   1.1        ad 
    144  1.24       chs CFATTACH_DECL_NEW(mlx_pci, sizeof(struct mlx_softc),
    145  1.11   thorpej     mlx_pci_match, mlx_pci_attach, NULL, NULL);
    146   1.1        ad 
    147   1.1        ad /*
    148   1.1        ad  * Try to find a `mlx_pci_ident' entry corresponding to this board.
    149   1.1        ad  */
    150   1.1        ad static const struct mlx_pci_ident *
    151   1.1        ad mlx_pci_findmpi(struct pci_attach_args *pa)
    152   1.1        ad {
    153   1.1        ad 	const struct mlx_pci_ident *mpi, *maxmpi;
    154   1.1        ad 	pcireg_t reg;
    155   1.1        ad 
    156   1.1        ad 	mpi = mlx_pci_ident;
    157   1.1        ad 	maxmpi = mpi + sizeof(mlx_pci_ident) / sizeof(mlx_pci_ident[0]);
    158   1.1        ad 
    159   1.1        ad 	for (; mpi < maxmpi; mpi++) {
    160   1.1        ad 		if (PCI_VENDOR(pa->pa_id) != mpi->mpi_vendor ||
    161   1.1        ad 		    PCI_PRODUCT(pa->pa_id) != mpi->mpi_product)
    162   1.1        ad 			continue;
    163   1.1        ad 
    164   1.1        ad 		if (mpi->mpi_subvendor == 0x0000)
    165   1.1        ad 			return (mpi);
    166   1.1        ad 
    167   1.1        ad 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    168   1.1        ad 
    169   1.1        ad 		if (PCI_VENDOR(reg) == mpi->mpi_subvendor &&
    170   1.1        ad 		    PCI_PRODUCT(reg) == mpi->mpi_subproduct)
    171   1.1        ad 			return (mpi);
    172   1.1        ad 	}
    173   1.1        ad 
    174   1.1        ad 	return (NULL);
    175   1.1        ad }
    176   1.1        ad 
    177   1.1        ad /*
    178   1.1        ad  * Match a supported board.
    179   1.1        ad  */
    180   1.1        ad static int
    181  1.21    cegger mlx_pci_match(device_t parent, cfdata_t cfdata, void *aux)
    182   1.1        ad {
    183   1.1        ad 
    184   1.1        ad 	return (mlx_pci_findmpi(aux) != NULL);
    185   1.1        ad }
    186   1.1        ad 
    187   1.1        ad /*
    188   1.1        ad  * Attach a supported board.
    189   1.1        ad  */
    190   1.1        ad static void
    191  1.21    cegger mlx_pci_attach(device_t parent, device_t self, void *aux)
    192   1.1        ad {
    193   1.1        ad 	struct pci_attach_args *pa;
    194   1.1        ad 	struct mlx_softc *mlx;
    195   1.1        ad 	pci_chipset_tag_t pc;
    196   1.1        ad 	pci_intr_handle_t ih;
    197   1.5        ad 	bus_space_handle_t memh, ioh;
    198   1.5        ad 	bus_space_tag_t memt, iot;
    199   1.1        ad 	pcireg_t reg;
    200   1.1        ad 	const char *intrstr;
    201   1.1        ad 	int ior, memr, i;
    202   1.1        ad 	const struct mlx_pci_ident *mpi;
    203  1.25  christos 	char intrbuf[PCI_INTRSTR_LEN];
    204   1.1        ad 
    205  1.22    cegger 	mlx = device_private(self);
    206   1.1        ad 	pa = aux;
    207   1.1        ad 	pc = pa->pa_pc;
    208   1.1        ad 	mpi = mlx_pci_findmpi(aux);
    209   1.1        ad 
    210  1.24       chs 	mlx->mlx_dv = self;
    211   1.1        ad 	mlx->mlx_dmat = pa->pa_dmat;
    212   1.7        ad 	mlx->mlx_ci.ci_iftype = mpi->mpi_iftype;
    213   1.1        ad 
    214   1.1        ad 	printf(": Mylex RAID (v%d interface)\n", mpi->mpi_iftype);
    215   1.1        ad 
    216   1.1        ad 	/*
    217   1.1        ad 	 * Map the PCI register window.
    218   1.1        ad 	 */
    219   1.1        ad 	memr = -1;
    220   1.1        ad 	ior = -1;
    221   1.1        ad 
    222   1.1        ad 	for (i = 0x10; i <= 0x14; i += 4) {
    223   1.1        ad 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, i);
    224   1.1        ad 
    225   1.1        ad 		if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO) {
    226   1.1        ad 			if (ior == -1 && PCI_MAPREG_IO_SIZE(reg) != 0)
    227   1.1        ad 				ior = i;
    228   1.1        ad 		} else {
    229   1.1        ad 			if (memr == -1 && PCI_MAPREG_MEM_SIZE(reg) != 0)
    230   1.1        ad 				memr = i;
    231   1.1        ad 		}
    232   1.1        ad 	}
    233   1.1        ad 
    234   1.1        ad 	if (memr != -1)
    235   1.1        ad 		if (pci_mapreg_map(pa, memr, PCI_MAPREG_TYPE_MEM, 0,
    236   1.5        ad 		    &memt, &memh, NULL, NULL))
    237   1.1        ad 			memr = -1;
    238   1.5        ad 	if (ior != -1)
    239   1.1        ad 		if (pci_mapreg_map(pa, ior, PCI_MAPREG_TYPE_IO, 0,
    240   1.5        ad 		    &iot, &ioh, NULL, NULL))
    241   1.1        ad 		    	ior = -1;
    242   1.5        ad 
    243   1.5        ad 	if (memr != -1) {
    244   1.5        ad 		mlx->mlx_iot = memt;
    245   1.5        ad 		mlx->mlx_ioh = memh;
    246   1.5        ad 	} else if (ior != -1) {
    247   1.5        ad 		mlx->mlx_iot = iot;
    248   1.5        ad 		mlx->mlx_ioh = ioh;
    249   1.5        ad 	} else {
    250  1.18    cegger 		aprint_error_dev(self, "can't map i/o or memory space\n");
    251   1.1        ad 		return;
    252   1.1        ad 	}
    253   1.1        ad 
    254   1.1        ad 	/* Enable the device. */
    255   1.1        ad 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    256   1.1        ad 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    257   1.1        ad 	    reg | PCI_COMMAND_MASTER_ENABLE);
    258   1.1        ad 
    259   1.1        ad 	/* Map and establish the interrupt. */
    260   1.1        ad 	if (pci_intr_map(pa, &ih)) {
    261  1.18    cegger 		aprint_error_dev(self, "can't map interrupt\n");
    262   1.1        ad 		return;
    263   1.1        ad 	}
    264  1.25  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
    265   1.1        ad 	mlx->mlx_ih = pci_intr_establish(pc, ih, IPL_BIO, mlx_intr, mlx);
    266   1.1        ad 	if (mlx->mlx_ih == NULL) {
    267  1.18    cegger 		aprint_error_dev(self, "can't establish interrupt");
    268   1.1        ad 		if (intrstr != NULL)
    269  1.23     njoly 			aprint_error(" at %s", intrstr);
    270  1.23     njoly 		aprint_error("\n");
    271   1.1        ad 		return;
    272   1.1        ad 	}
    273   1.1        ad 
    274   1.1        ad 	/* Select linkage based on controller interface type. */
    275   1.7        ad 	switch (mlx->mlx_ci.ci_iftype) {
    276   1.1        ad 	case 2:
    277   1.1        ad 	case 3:
    278   1.1        ad 		mlx->mlx_submit = mlx_v3_submit;
    279   1.1        ad 		mlx->mlx_findcomplete = mlx_v3_findcomplete;
    280   1.1        ad 		mlx->mlx_intaction = mlx_v3_intaction;
    281   1.1        ad 		mlx->mlx_fw_handshake = mlx_v3_fw_handshake;
    282   1.3        ad #ifdef MLX_RESET
    283   1.3        ad 		mlx->mlx_reset = mlx_v3_reset;
    284   1.3        ad #endif
    285   1.1        ad 		break;
    286   1.1        ad 
    287   1.1        ad 	case 4:
    288   1.1        ad 		mlx->mlx_submit = mlx_v4_submit;
    289   1.1        ad 		mlx->mlx_findcomplete = mlx_v4_findcomplete;
    290   1.1        ad 		mlx->mlx_intaction = mlx_v4_intaction;
    291   1.1        ad 		mlx->mlx_fw_handshake = mlx_v4_fw_handshake;
    292   1.1        ad 		break;
    293   1.1        ad 
    294   1.1        ad 	case 5:
    295   1.1        ad 		mlx->mlx_submit = mlx_v5_submit;
    296   1.1        ad 		mlx->mlx_findcomplete = mlx_v5_findcomplete;
    297   1.1        ad 		mlx->mlx_intaction = mlx_v5_intaction;
    298   1.1        ad 		mlx->mlx_fw_handshake = mlx_v5_fw_handshake;
    299   1.1        ad 		break;
    300   1.1        ad 	}
    301   1.1        ad 
    302   1.1        ad 	mlx_init(mlx, intrstr);
    303   1.1        ad }
    304   1.1        ad 
    305   1.1        ad /*
    306   1.1        ad  * ================= V3 interface linkage =================
    307   1.1        ad  */
    308   1.1        ad 
    309   1.1        ad /*
    310   1.1        ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on
    311   1.1        ad  * failure (the controller is not ready to take a command).
    312   1.1        ad  *
    313   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    314   1.1        ad  */
    315   1.1        ad static int
    316   1.1        ad mlx_v3_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    317   1.1        ad {
    318   1.1        ad 
    319   1.1        ad 	/* Ready for our command? */
    320   1.1        ad 	if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_FULL) == 0) {
    321   1.1        ad 		/* Copy mailbox data to window. */
    322   1.1        ad 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    323   1.8        ad 		    MLX_V3REG_MAILBOX, mc->mc_mbox, 13);
    324   1.1        ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    325   1.8        ad 		    MLX_V3REG_MAILBOX, 13,
    326   1.1        ad 		    BUS_SPACE_BARRIER_WRITE);
    327   1.1        ad 
    328   1.1        ad 		/* Post command. */
    329   1.1        ad 		mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_FULL);
    330   1.1        ad 		return (1);
    331   1.1        ad 	}
    332   1.1        ad 
    333   1.1        ad 	return (0);
    334   1.1        ad }
    335   1.1        ad 
    336   1.1        ad /*
    337   1.1        ad  * See if a command has been completed, if so acknowledge its completion and
    338   1.1        ad  * recover the slot number and status code.
    339   1.1        ad  *
    340   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    341   1.1        ad  */
    342   1.1        ad static int
    343   1.1        ad mlx_v3_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    344   1.1        ad {
    345   1.1        ad 
    346   1.1        ad 	/* Status available? */
    347   1.1        ad 	if ((mlx_inb(mlx, MLX_V3REG_ODB) & MLX_V3_ODB_SAVAIL) != 0) {
    348   1.1        ad 		*slot = mlx_inb(mlx, MLX_V3REG_STATUS_IDENT);
    349   1.1        ad 		*status = mlx_inw(mlx, MLX_V3REG_STATUS);
    350   1.1        ad 
    351   1.1        ad 		/* Acknowledge completion. */
    352   1.1        ad 		mlx_outb(mlx, MLX_V3REG_ODB, MLX_V3_ODB_SAVAIL);
    353   1.1        ad 		mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
    354   1.1        ad 		return (1);
    355   1.1        ad 	}
    356   1.1        ad 
    357   1.1        ad 	return (0);
    358   1.1        ad }
    359   1.1        ad 
    360   1.1        ad /*
    361   1.1        ad  * Enable/disable interrupts as requested. (No acknowledge required)
    362   1.1        ad  *
    363   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    364   1.1        ad  */
    365   1.1        ad static void
    366   1.1        ad mlx_v3_intaction(struct mlx_softc *mlx, int action)
    367   1.1        ad {
    368   1.1        ad 
    369   1.1        ad 	mlx_outb(mlx, MLX_V3REG_IE, action != 0);
    370   1.1        ad }
    371   1.1        ad 
    372   1.1        ad /*
    373   1.1        ad  * Poll for firmware error codes during controller initialisation.
    374   1.1        ad  *
    375   1.1        ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    376   1.1        ad  * error has been fetched, 2 if an error has been retrieved.
    377   1.1        ad  */
    378  1.12     perry static int
    379   1.1        ad mlx_v3_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    380   1.1        ad {
    381   1.1        ad 	u_int8_t fwerror;
    382   1.1        ad 
    383   1.1        ad 	/* First time around, clear any hardware completion status. */
    384   1.1        ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    385   1.1        ad 		mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
    386   1.1        ad 		DELAY(1000);
    387   1.1        ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    388   1.1        ad 	}
    389   1.1        ad 
    390   1.1        ad 	/* Init in progress? */
    391   1.1        ad 	if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_INIT_BUSY) == 0)
    392   1.1        ad 		return (0);
    393   1.1        ad 
    394   1.1        ad 	/* Test error value. */
    395   1.1        ad 	fwerror = mlx_inb(mlx, MLX_V3REG_FWERROR);
    396   1.1        ad 
    397   1.1        ad 	if ((fwerror & MLX_V3_FWERROR_PEND) == 0)
    398   1.1        ad 		return (1);
    399   1.1        ad 
    400   1.1        ad 	/* Mask status pending bit, fetch status. */
    401   1.1        ad 	*error = fwerror & ~MLX_V3_FWERROR_PEND;
    402   1.1        ad 	*param1 = mlx_inb(mlx, MLX_V3REG_FWERROR_PARAM1);
    403   1.1        ad 	*param2 = mlx_inb(mlx, MLX_V3REG_FWERROR_PARAM2);
    404   1.1        ad 
    405   1.1        ad 	/* Acknowledge. */
    406   1.1        ad 	mlx_outb(mlx, MLX_V3REG_FWERROR, 0);
    407   1.1        ad 
    408   1.1        ad 	return (2);
    409   1.1        ad }
    410   1.1        ad 
    411   1.3        ad #ifdef MLX_RESET
    412   1.3        ad /*
    413   1.3        ad  * Reset the controller.  Return non-zero on failure.
    414   1.3        ad  */
    415  1.12     perry static int
    416   1.3        ad mlx_v3_reset(struct mlx_softc *mlx)
    417   1.3        ad {
    418   1.3        ad 	int i;
    419   1.3        ad 
    420   1.3        ad 	mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
    421   1.3        ad 	delay(1000000);
    422   1.3        ad 
    423   1.3        ad 	/* Wait up to 2 minutes for the bit to clear. */
    424   1.3        ad 	for (i = 120; i != 0; i--) {
    425   1.3        ad 		delay(1000000);
    426   1.3        ad 		if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_SACK) == 0)
    427   1.3        ad 			break;
    428   1.3        ad 	}
    429   1.3        ad 	if (i == 0) {
    430   1.3        ad 		/* ZZZ */
    431   1.3        ad 		printf("mlx0: SACK didn't clear\n");
    432   1.3        ad 		return (-1);
    433   1.3        ad 	}
    434   1.3        ad 
    435   1.3        ad 	mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_RESET);
    436   1.3        ad 
    437   1.3        ad 	/* Wait up to 5 seconds for the bit to clear. */
    438   1.3        ad 	for (i = 5; i != 0; i--) {
    439   1.3        ad 		delay(1000000);
    440   1.3        ad 		if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_RESET) == 0)
    441   1.3        ad 			break;
    442   1.3        ad 	}
    443   1.3        ad 	if (i == 0) {
    444   1.3        ad 		/* ZZZ */
    445   1.3        ad 		printf("mlx0: RESET didn't clear\n");
    446   1.3        ad 		return (-1);
    447   1.3        ad 	}
    448   1.3        ad 
    449   1.3        ad 	return (0);
    450   1.3        ad }
    451   1.3        ad #endif	/* MLX_RESET */
    452   1.3        ad 
    453   1.1        ad /*
    454   1.1        ad  * ================= V4 interface linkage =================
    455   1.1        ad  */
    456   1.1        ad 
    457   1.1        ad /*
    458   1.1        ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on
    459   1.1        ad  * failure (the controller is not ready to take a command).
    460   1.1        ad  *
    461   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    462   1.1        ad  */
    463   1.1        ad static int
    464   1.1        ad mlx_v4_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    465   1.1        ad {
    466   1.1        ad 
    467   1.1        ad 	/* Ready for our command? */
    468   1.1        ad 	if ((mlx_inl(mlx, MLX_V4REG_IDB) & MLX_V4_IDB_FULL) == 0) {
    469   1.1        ad 		/* Copy mailbox data to window. */
    470   1.3        ad 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    471   1.8        ad 		    MLX_V4REG_MAILBOX, mc->mc_mbox, 13);
    472   1.1        ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    473   1.8        ad 		    MLX_V4REG_MAILBOX, 13,
    474   1.1        ad 		    BUS_SPACE_BARRIER_WRITE);
    475   1.1        ad 
    476   1.1        ad 		/* Post command. */
    477   1.1        ad 		mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_HWMBOX_CMD);
    478   1.1        ad 		return (1);
    479   1.1        ad 	}
    480   1.1        ad 
    481   1.1        ad 	return (0);
    482   1.1        ad }
    483   1.1        ad 
    484   1.1        ad /*
    485   1.1        ad  * See if a command has been completed, if so acknowledge its completion and
    486   1.1        ad  * recover the slot number and status code.
    487   1.1        ad  *
    488   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    489   1.1        ad  */
    490   1.1        ad static int
    491   1.1        ad mlx_v4_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    492   1.1        ad {
    493   1.1        ad 
    494   1.1        ad 	/* Status available? */
    495   1.1        ad 	if ((mlx_inl(mlx, MLX_V4REG_ODB) & MLX_V4_ODB_HWSAVAIL) != 0) {
    496   1.1        ad 		*slot = mlx_inb(mlx, MLX_V4REG_STATUS_IDENT);
    497   1.1        ad 		*status = mlx_inw(mlx, MLX_V4REG_STATUS);
    498   1.1        ad 
    499   1.1        ad 		/* Acknowledge completion. */
    500   1.1        ad 		mlx_outl(mlx, MLX_V4REG_ODB, MLX_V4_ODB_HWMBOX_ACK);
    501   1.1        ad 		mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_SACK);
    502   1.1        ad 		return (1);
    503   1.1        ad 	}
    504   1.1        ad 
    505   1.1        ad 	return (0);
    506   1.1        ad }
    507   1.1        ad 
    508   1.1        ad /*
    509   1.1        ad  * Enable/disable interrupts as requested.
    510   1.1        ad  *
    511   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    512   1.1        ad  */
    513   1.1        ad static void
    514   1.1        ad mlx_v4_intaction(struct mlx_softc *mlx, int action)
    515   1.1        ad {
    516   1.1        ad 	u_int32_t ier;
    517   1.1        ad 
    518   1.1        ad 	if (!action)
    519   1.1        ad 		ier = MLX_V4_IE_MASK | MLX_V4_IE_DISINT;
    520   1.1        ad 	else
    521   1.1        ad 		ier = MLX_V4_IE_MASK & ~MLX_V4_IE_DISINT;
    522   1.1        ad 
    523   1.1        ad 	mlx_outl(mlx, MLX_V4REG_IE, ier);
    524   1.1        ad }
    525   1.1        ad 
    526   1.1        ad /*
    527   1.1        ad  * Poll for firmware error codes during controller initialisation.
    528   1.1        ad  *
    529   1.1        ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    530   1.1        ad  * error has been fetched, 2 if an error has been retrieved.
    531   1.1        ad  */
    532  1.12     perry static int
    533   1.1        ad mlx_v4_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    534   1.1        ad {
    535   1.1        ad 	u_int8_t fwerror;
    536   1.1        ad 
    537   1.1        ad 	/* First time around, clear any hardware completion status. */
    538   1.1        ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    539   1.1        ad 		mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_SACK);
    540   1.1        ad 		DELAY(1000);
    541   1.1        ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    542   1.1        ad 	}
    543   1.1        ad 
    544   1.1        ad 	/* Init in progress? */
    545   1.1        ad 	if ((mlx_inl(mlx, MLX_V4REG_IDB) & MLX_V4_IDB_INIT_BUSY) == 0)
    546   1.1        ad 		return (0);
    547   1.1        ad 
    548   1.1        ad 	/* Test error value */
    549   1.1        ad 	fwerror = mlx_inb(mlx, MLX_V4REG_FWERROR);
    550   1.1        ad 	if ((fwerror & MLX_V4_FWERROR_PEND) == 0)
    551   1.1        ad 		return (1);
    552   1.1        ad 
    553   1.1        ad 	/* Mask status pending bit, fetch status. */
    554   1.1        ad 	*error = fwerror & ~MLX_V4_FWERROR_PEND;
    555   1.1        ad 	*param1 = mlx_inb(mlx, MLX_V4REG_FWERROR_PARAM1);
    556   1.1        ad 	*param2 = mlx_inb(mlx, MLX_V4REG_FWERROR_PARAM2);
    557   1.1        ad 
    558   1.1        ad 	/* Acknowledge. */
    559   1.1        ad 	mlx_outb(mlx, MLX_V4REG_FWERROR, 0);
    560   1.1        ad 
    561   1.1        ad 	return (2);
    562   1.1        ad }
    563   1.1        ad 
    564   1.1        ad /*
    565   1.1        ad  * ================= V5 interface linkage =================
    566   1.1        ad  */
    567   1.1        ad 
    568   1.1        ad /*
    569   1.1        ad  * Try to give (mc) to the controller.  Returns 1 if successful, 0 on failure
    570   1.1        ad  * (the controller is not ready to take a command).
    571   1.1        ad  *
    572   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    573   1.1        ad  */
    574   1.1        ad static int
    575   1.1        ad mlx_v5_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
    576   1.1        ad {
    577   1.1        ad 
    578   1.1        ad 	/* Ready for our command? */
    579   1.1        ad 	if ((mlx_inb(mlx, MLX_V5REG_IDB) & MLX_V5_IDB_EMPTY) != 0) {
    580   1.1        ad 		/* Copy mailbox data to window. */
    581   1.3        ad 		bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
    582   1.8        ad 		    MLX_V5REG_MAILBOX, mc->mc_mbox, 13);
    583   1.1        ad 		bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
    584   1.8        ad 		    MLX_V5REG_MAILBOX, 13,
    585   1.1        ad 		    BUS_SPACE_BARRIER_WRITE);
    586   1.1        ad 
    587   1.1        ad 		/* Post command */
    588   1.1        ad 		mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_HWMBOX_CMD);
    589   1.1        ad 		return (1);
    590   1.1        ad 	}
    591   1.1        ad 
    592   1.1        ad 	return (0);
    593   1.1        ad }
    594   1.1        ad 
    595   1.1        ad /*
    596   1.1        ad  * See if a command has been completed, if so acknowledge its completion and
    597   1.1        ad  * recover the slot number and status code.
    598   1.1        ad  *
    599   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    600   1.1        ad  */
    601   1.1        ad static int
    602   1.1        ad mlx_v5_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
    603   1.1        ad {
    604   1.1        ad 
    605   1.1        ad 	/* Status available? */
    606   1.1        ad 	if ((mlx_inb(mlx, MLX_V5REG_ODB) & MLX_V5_ODB_HWSAVAIL) != 0) {
    607   1.1        ad 		*slot = mlx_inb(mlx, MLX_V5REG_STATUS_IDENT);
    608   1.1        ad 		*status = mlx_inw(mlx, MLX_V5REG_STATUS);
    609   1.1        ad 
    610   1.1        ad 		/* Acknowledge completion. */
    611   1.1        ad 		mlx_outb(mlx, MLX_V5REG_ODB, MLX_V5_ODB_HWMBOX_ACK);
    612   1.1        ad 		mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_SACK);
    613   1.1        ad 		return (1);
    614   1.1        ad 	}
    615   1.1        ad 
    616   1.1        ad 	return (0);
    617   1.1        ad }
    618   1.1        ad 
    619   1.1        ad /*
    620   1.1        ad  * Enable/disable interrupts as requested.
    621   1.1        ad  *
    622   1.1        ad  * Must be called at splbio or in a fashion that prevents reentry.
    623   1.1        ad  */
    624   1.1        ad static void
    625   1.1        ad mlx_v5_intaction(struct mlx_softc *mlx, int action)
    626   1.1        ad {
    627   1.1        ad 	u_int8_t ier;
    628   1.1        ad 
    629   1.1        ad 	if (!action)
    630   1.1        ad 		ier = 0xff & MLX_V5_IE_DISINT;
    631   1.1        ad 	else
    632   1.1        ad 		ier = 0xff & ~MLX_V5_IE_DISINT;
    633   1.1        ad 
    634   1.1        ad 	mlx_outb(mlx, MLX_V5REG_IE, ier);
    635   1.1        ad }
    636   1.1        ad 
    637   1.1        ad /*
    638   1.1        ad  * Poll for firmware error codes during controller initialisation.
    639   1.1        ad  *
    640   1.1        ad  * Returns 0 if initialisation is complete, 1 if still in progress but no
    641   1.1        ad  * error has been fetched, 2 if an error has been retrieved.
    642   1.1        ad  */
    643  1.12     perry static int
    644   1.1        ad mlx_v5_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
    645   1.1        ad {
    646   1.1        ad 	u_int8_t fwerror;
    647   1.1        ad 
    648   1.1        ad 	/* First time around, clear any hardware completion status. */
    649   1.1        ad 	if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
    650   1.1        ad 		mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_SACK);
    651   1.1        ad 		DELAY(1000);
    652   1.1        ad 		mlx->mlx_flags |= MLXF_FW_INITTED;
    653   1.1        ad 	}
    654   1.1        ad 
    655   1.1        ad 	/* Init in progress? */
    656   1.1        ad 	if ((mlx_inb(mlx, MLX_V5REG_IDB) & MLX_V5_IDB_INIT_DONE) != 0)
    657   1.1        ad 		return (0);
    658   1.1        ad 
    659   1.1        ad 	/* Test for error value. */
    660   1.1        ad 	fwerror = mlx_inb(mlx, MLX_V5REG_FWERROR);
    661   1.1        ad 	if ((fwerror & MLX_V5_FWERROR_PEND) == 0)
    662   1.1        ad 		return (1);
    663   1.1        ad 
    664   1.1        ad 	/* Mask status pending bit, fetch status. */
    665   1.1        ad 	*error = fwerror & ~MLX_V5_FWERROR_PEND;
    666   1.1        ad 	*param1 = mlx_inb(mlx, MLX_V5REG_FWERROR_PARAM1);
    667   1.1        ad 	*param2 = mlx_inb(mlx, MLX_V5REG_FWERROR_PARAM2);
    668   1.1        ad 
    669   1.1        ad 	/* Acknowledge. */
    670   1.1        ad 	mlx_outb(mlx, MLX_V5REG_FWERROR, 0xff);
    671   1.1        ad 
    672   1.1        ad 	return (2);
    673   1.1        ad }
    674