mlx_pci.c revision 1.7 1 1.7 ad /* $NetBSD: mlx_pci.c,v 1.7 2002/08/26 15:27:13 ad Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.1 ad * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Andrew Doran.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad * 3. All advertising materials mentioning features or use of this software
19 1.1 ad * must display the following acknowledgement:
20 1.1 ad * This product includes software developed by the NetBSD
21 1.1 ad * Foundation, Inc. and its contributors.
22 1.1 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ad * contributors may be used to endorse or promote products derived
24 1.1 ad * from this software without specific prior written permission.
25 1.1 ad *
26 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ad */
38 1.1 ad
39 1.1 ad /*-
40 1.1 ad * Copyright (c) 1999 Michael Smith
41 1.1 ad * All rights reserved.
42 1.1 ad *
43 1.1 ad * Redistribution and use in source and binary forms, with or without
44 1.1 ad * modification, are permitted provided that the following conditions
45 1.1 ad * are met:
46 1.1 ad * 1. Redistributions of source code must retain the above copyright
47 1.1 ad * notice, this list of conditions and the following disclaimer.
48 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 ad * notice, this list of conditions and the following disclaimer in the
50 1.1 ad * documentation and/or other materials provided with the distribution.
51 1.1 ad *
52 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
53 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
56 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
57 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
58 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
60 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
61 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
62 1.1 ad * SUCH DAMAGE.
63 1.1 ad *
64 1.1 ad * from FreeBSD: mlx_pci.c,v 1.4.2.4 2000/10/28 10:48:09 msmith Exp
65 1.1 ad */
66 1.1 ad
67 1.1 ad /*
68 1.1 ad * PCI front-end for the mlx(4) driver.
69 1.1 ad */
70 1.6 lukem
71 1.6 lukem #include <sys/cdefs.h>
72 1.7 ad __KERNEL_RCSID(0, "$NetBSD: mlx_pci.c,v 1.7 2002/08/26 15:27:13 ad Exp $");
73 1.1 ad
74 1.1 ad #include <sys/param.h>
75 1.1 ad #include <sys/systm.h>
76 1.1 ad #include <sys/kernel.h>
77 1.1 ad #include <sys/device.h>
78 1.1 ad #include <sys/queue.h>
79 1.1 ad #include <sys/callout.h>
80 1.1 ad
81 1.1 ad #include <machine/endian.h>
82 1.1 ad #include <machine/bus.h>
83 1.1 ad
84 1.1 ad #include <dev/ic/mlxreg.h>
85 1.1 ad #include <dev/ic/mlxio.h>
86 1.1 ad #include <dev/ic/mlxvar.h>
87 1.1 ad
88 1.1 ad #include <dev/pci/pcireg.h>
89 1.1 ad #include <dev/pci/pcivar.h>
90 1.1 ad #include <dev/pci/pcidevs.h>
91 1.1 ad
92 1.1 ad static void mlx_pci_attach(struct device *, struct device *, void *);
93 1.1 ad static int mlx_pci_match(struct device *, struct cfdata *, void *);
94 1.1 ad static const struct mlx_pci_ident *mlx_pci_findmpi(struct pci_attach_args *);
95 1.1 ad
96 1.1 ad static int mlx_v3_submit(struct mlx_softc *, struct mlx_ccb *);
97 1.1 ad static int mlx_v3_findcomplete(struct mlx_softc *, u_int *, u_int *);
98 1.1 ad static void mlx_v3_intaction(struct mlx_softc *, int);
99 1.1 ad static int mlx_v3_fw_handshake(struct mlx_softc *, int *, int *, int *);
100 1.3 ad #ifdef MLX_RESET
101 1.3 ad static int mlx_v3_reset(struct mlx_softc *);
102 1.3 ad #endif
103 1.1 ad
104 1.1 ad static int mlx_v4_submit(struct mlx_softc *, struct mlx_ccb *);
105 1.1 ad static int mlx_v4_findcomplete(struct mlx_softc *, u_int *, u_int *);
106 1.1 ad static void mlx_v4_intaction(struct mlx_softc *, int);
107 1.1 ad static int mlx_v4_fw_handshake(struct mlx_softc *, int *, int *, int *);
108 1.1 ad
109 1.1 ad static int mlx_v5_submit(struct mlx_softc *, struct mlx_ccb *);
110 1.1 ad static int mlx_v5_findcomplete(struct mlx_softc *, u_int *, u_int *);
111 1.1 ad static void mlx_v5_intaction(struct mlx_softc *, int);
112 1.1 ad static int mlx_v5_fw_handshake(struct mlx_softc *, int *, int *, int *);
113 1.1 ad
114 1.1 ad struct mlx_pci_ident {
115 1.1 ad u_short mpi_vendor;
116 1.1 ad u_short mpi_product;
117 1.1 ad u_short mpi_subvendor;
118 1.1 ad u_short mpi_subproduct;
119 1.1 ad int mpi_iftype;
120 1.1 ad } static const mlx_pci_ident[] = {
121 1.1 ad {
122 1.1 ad PCI_VENDOR_MYLEX,
123 1.1 ad PCI_PRODUCT_MYLEX_RAID_V2,
124 1.1 ad 0x0000,
125 1.1 ad 0x0000,
126 1.1 ad 2,
127 1.1 ad },
128 1.1 ad {
129 1.1 ad PCI_VENDOR_MYLEX,
130 1.1 ad PCI_PRODUCT_MYLEX_RAID_V3,
131 1.1 ad 0x0000,
132 1.1 ad 0x0000,
133 1.1 ad 3,
134 1.1 ad },
135 1.1 ad {
136 1.1 ad PCI_VENDOR_MYLEX,
137 1.1 ad PCI_PRODUCT_MYLEX_RAID_V4,
138 1.1 ad 0x0000,
139 1.1 ad 0x0000,
140 1.1 ad 4,
141 1.1 ad },
142 1.1 ad {
143 1.1 ad PCI_VENDOR_DEC,
144 1.1 ad PCI_PRODUCT_DEC_SWXCR,
145 1.1 ad PCI_VENDOR_MYLEX,
146 1.1 ad PCI_PRODUCT_MYLEX_RAID_V5,
147 1.1 ad 5,
148 1.1 ad },
149 1.1 ad };
150 1.1 ad
151 1.1 ad struct cfattach mlx_pci_ca = {
152 1.1 ad sizeof(struct mlx_softc), mlx_pci_match, mlx_pci_attach
153 1.1 ad };
154 1.1 ad
155 1.1 ad /*
156 1.1 ad * Try to find a `mlx_pci_ident' entry corresponding to this board.
157 1.1 ad */
158 1.1 ad static const struct mlx_pci_ident *
159 1.1 ad mlx_pci_findmpi(struct pci_attach_args *pa)
160 1.1 ad {
161 1.1 ad const struct mlx_pci_ident *mpi, *maxmpi;
162 1.1 ad pcireg_t reg;
163 1.1 ad
164 1.1 ad mpi = mlx_pci_ident;
165 1.1 ad maxmpi = mpi + sizeof(mlx_pci_ident) / sizeof(mlx_pci_ident[0]);
166 1.1 ad
167 1.1 ad for (; mpi < maxmpi; mpi++) {
168 1.1 ad if (PCI_VENDOR(pa->pa_id) != mpi->mpi_vendor ||
169 1.1 ad PCI_PRODUCT(pa->pa_id) != mpi->mpi_product)
170 1.1 ad continue;
171 1.1 ad
172 1.1 ad if (mpi->mpi_subvendor == 0x0000)
173 1.1 ad return (mpi);
174 1.1 ad
175 1.1 ad reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
176 1.1 ad
177 1.1 ad if (PCI_VENDOR(reg) == mpi->mpi_subvendor &&
178 1.1 ad PCI_PRODUCT(reg) == mpi->mpi_subproduct)
179 1.1 ad return (mpi);
180 1.1 ad }
181 1.1 ad
182 1.1 ad return (NULL);
183 1.1 ad }
184 1.1 ad
185 1.1 ad /*
186 1.1 ad * Match a supported board.
187 1.1 ad */
188 1.1 ad static int
189 1.1 ad mlx_pci_match(struct device *parent, struct cfdata *cfdata, void *aux)
190 1.1 ad {
191 1.1 ad
192 1.1 ad return (mlx_pci_findmpi(aux) != NULL);
193 1.1 ad }
194 1.1 ad
195 1.1 ad /*
196 1.1 ad * Attach a supported board.
197 1.1 ad */
198 1.1 ad static void
199 1.1 ad mlx_pci_attach(struct device *parent, struct device *self, void *aux)
200 1.1 ad {
201 1.1 ad struct pci_attach_args *pa;
202 1.1 ad struct mlx_softc *mlx;
203 1.1 ad pci_chipset_tag_t pc;
204 1.1 ad pci_intr_handle_t ih;
205 1.5 ad bus_space_handle_t memh, ioh;
206 1.5 ad bus_space_tag_t memt, iot;
207 1.1 ad pcireg_t reg;
208 1.1 ad const char *intrstr;
209 1.1 ad int ior, memr, i;
210 1.1 ad const struct mlx_pci_ident *mpi;
211 1.1 ad
212 1.1 ad mlx = (struct mlx_softc *)self;
213 1.1 ad pa = aux;
214 1.1 ad pc = pa->pa_pc;
215 1.1 ad mpi = mlx_pci_findmpi(aux);
216 1.1 ad
217 1.1 ad mlx->mlx_dmat = pa->pa_dmat;
218 1.7 ad mlx->mlx_ci.ci_iftype = mpi->mpi_iftype;
219 1.1 ad
220 1.1 ad printf(": Mylex RAID (v%d interface)\n", mpi->mpi_iftype);
221 1.1 ad
222 1.1 ad /*
223 1.1 ad * Map the PCI register window.
224 1.1 ad */
225 1.1 ad memr = -1;
226 1.1 ad ior = -1;
227 1.1 ad
228 1.1 ad for (i = 0x10; i <= 0x14; i += 4) {
229 1.1 ad reg = pci_conf_read(pa->pa_pc, pa->pa_tag, i);
230 1.1 ad
231 1.1 ad if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO) {
232 1.1 ad if (ior == -1 && PCI_MAPREG_IO_SIZE(reg) != 0)
233 1.1 ad ior = i;
234 1.1 ad } else {
235 1.1 ad if (memr == -1 && PCI_MAPREG_MEM_SIZE(reg) != 0)
236 1.1 ad memr = i;
237 1.1 ad }
238 1.1 ad }
239 1.1 ad
240 1.1 ad if (memr != -1)
241 1.1 ad if (pci_mapreg_map(pa, memr, PCI_MAPREG_TYPE_MEM, 0,
242 1.5 ad &memt, &memh, NULL, NULL))
243 1.1 ad memr = -1;
244 1.5 ad if (ior != -1)
245 1.1 ad if (pci_mapreg_map(pa, ior, PCI_MAPREG_TYPE_IO, 0,
246 1.5 ad &iot, &ioh, NULL, NULL))
247 1.1 ad ior = -1;
248 1.5 ad
249 1.5 ad if (memr != -1) {
250 1.5 ad mlx->mlx_iot = memt;
251 1.5 ad mlx->mlx_ioh = memh;
252 1.5 ad } else if (ior != -1) {
253 1.5 ad mlx->mlx_iot = iot;
254 1.5 ad mlx->mlx_ioh = ioh;
255 1.5 ad } else {
256 1.1 ad printf("%s: can't map i/o or memory space\n", self->dv_xname);
257 1.1 ad return;
258 1.1 ad }
259 1.1 ad
260 1.1 ad /* Enable the device. */
261 1.1 ad reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
262 1.1 ad pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
263 1.1 ad reg | PCI_COMMAND_MASTER_ENABLE);
264 1.1 ad
265 1.1 ad /* Map and establish the interrupt. */
266 1.1 ad if (pci_intr_map(pa, &ih)) {
267 1.1 ad printf("%s: can't map interrupt\n", self->dv_xname);
268 1.1 ad return;
269 1.1 ad }
270 1.1 ad intrstr = pci_intr_string(pc, ih);
271 1.1 ad mlx->mlx_ih = pci_intr_establish(pc, ih, IPL_BIO, mlx_intr, mlx);
272 1.1 ad if (mlx->mlx_ih == NULL) {
273 1.1 ad printf("%s: can't establish interrupt", self->dv_xname);
274 1.1 ad if (intrstr != NULL)
275 1.1 ad printf(" at %s", intrstr);
276 1.1 ad printf("\n");
277 1.1 ad return;
278 1.1 ad }
279 1.1 ad
280 1.1 ad /* Select linkage based on controller interface type. */
281 1.7 ad switch (mlx->mlx_ci.ci_iftype) {
282 1.1 ad case 2:
283 1.1 ad case 3:
284 1.1 ad mlx->mlx_submit = mlx_v3_submit;
285 1.1 ad mlx->mlx_findcomplete = mlx_v3_findcomplete;
286 1.1 ad mlx->mlx_intaction = mlx_v3_intaction;
287 1.1 ad mlx->mlx_fw_handshake = mlx_v3_fw_handshake;
288 1.3 ad #ifdef MLX_RESET
289 1.3 ad mlx->mlx_reset = mlx_v3_reset;
290 1.3 ad #endif
291 1.1 ad break;
292 1.1 ad
293 1.1 ad case 4:
294 1.1 ad mlx->mlx_submit = mlx_v4_submit;
295 1.1 ad mlx->mlx_findcomplete = mlx_v4_findcomplete;
296 1.1 ad mlx->mlx_intaction = mlx_v4_intaction;
297 1.1 ad mlx->mlx_fw_handshake = mlx_v4_fw_handshake;
298 1.1 ad break;
299 1.1 ad
300 1.1 ad case 5:
301 1.1 ad mlx->mlx_submit = mlx_v5_submit;
302 1.1 ad mlx->mlx_findcomplete = mlx_v5_findcomplete;
303 1.1 ad mlx->mlx_intaction = mlx_v5_intaction;
304 1.1 ad mlx->mlx_fw_handshake = mlx_v5_fw_handshake;
305 1.1 ad break;
306 1.1 ad }
307 1.1 ad
308 1.1 ad mlx_init(mlx, intrstr);
309 1.1 ad }
310 1.1 ad
311 1.1 ad /*
312 1.1 ad * ================= V3 interface linkage =================
313 1.1 ad */
314 1.1 ad
315 1.1 ad /*
316 1.1 ad * Try to give (mc) to the controller. Returns 1 if successful, 0 on
317 1.1 ad * failure (the controller is not ready to take a command).
318 1.1 ad *
319 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
320 1.1 ad */
321 1.1 ad static int
322 1.1 ad mlx_v3_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
323 1.1 ad {
324 1.1 ad
325 1.1 ad /* Ready for our command? */
326 1.1 ad if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_FULL) == 0) {
327 1.1 ad /* Copy mailbox data to window. */
328 1.1 ad bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
329 1.1 ad MLX_V3REG_MAILBOX, mc->mc_mbox, MLX_V3_MAILBOX_LEN);
330 1.1 ad bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
331 1.1 ad MLX_V3REG_MAILBOX, MLX_V3_MAILBOX_LEN,
332 1.1 ad BUS_SPACE_BARRIER_WRITE);
333 1.1 ad
334 1.1 ad /* Post command. */
335 1.1 ad mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_FULL);
336 1.1 ad return (1);
337 1.1 ad }
338 1.1 ad
339 1.1 ad return (0);
340 1.1 ad }
341 1.1 ad
342 1.1 ad /*
343 1.1 ad * See if a command has been completed, if so acknowledge its completion and
344 1.1 ad * recover the slot number and status code.
345 1.1 ad *
346 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
347 1.1 ad */
348 1.1 ad static int
349 1.1 ad mlx_v3_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
350 1.1 ad {
351 1.1 ad
352 1.1 ad /* Status available? */
353 1.1 ad if ((mlx_inb(mlx, MLX_V3REG_ODB) & MLX_V3_ODB_SAVAIL) != 0) {
354 1.1 ad *slot = mlx_inb(mlx, MLX_V3REG_STATUS_IDENT);
355 1.1 ad *status = mlx_inw(mlx, MLX_V3REG_STATUS);
356 1.1 ad
357 1.1 ad /* Acknowledge completion. */
358 1.1 ad mlx_outb(mlx, MLX_V3REG_ODB, MLX_V3_ODB_SAVAIL);
359 1.1 ad mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
360 1.1 ad return (1);
361 1.1 ad }
362 1.1 ad
363 1.1 ad return (0);
364 1.1 ad }
365 1.1 ad
366 1.1 ad /*
367 1.1 ad * Enable/disable interrupts as requested. (No acknowledge required)
368 1.1 ad *
369 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
370 1.1 ad */
371 1.1 ad static void
372 1.1 ad mlx_v3_intaction(struct mlx_softc *mlx, int action)
373 1.1 ad {
374 1.1 ad
375 1.1 ad mlx_outb(mlx, MLX_V3REG_IE, action != 0);
376 1.1 ad }
377 1.1 ad
378 1.1 ad /*
379 1.1 ad * Poll for firmware error codes during controller initialisation.
380 1.1 ad *
381 1.1 ad * Returns 0 if initialisation is complete, 1 if still in progress but no
382 1.1 ad * error has been fetched, 2 if an error has been retrieved.
383 1.1 ad */
384 1.1 ad static int
385 1.1 ad mlx_v3_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
386 1.1 ad {
387 1.1 ad u_int8_t fwerror;
388 1.1 ad
389 1.1 ad /* First time around, clear any hardware completion status. */
390 1.1 ad if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
391 1.1 ad mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
392 1.1 ad DELAY(1000);
393 1.1 ad mlx->mlx_flags |= MLXF_FW_INITTED;
394 1.1 ad }
395 1.1 ad
396 1.1 ad /* Init in progress? */
397 1.1 ad if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_INIT_BUSY) == 0)
398 1.1 ad return (0);
399 1.1 ad
400 1.1 ad /* Test error value. */
401 1.1 ad fwerror = mlx_inb(mlx, MLX_V3REG_FWERROR);
402 1.1 ad
403 1.1 ad if ((fwerror & MLX_V3_FWERROR_PEND) == 0)
404 1.1 ad return (1);
405 1.1 ad
406 1.1 ad /* Mask status pending bit, fetch status. */
407 1.1 ad *error = fwerror & ~MLX_V3_FWERROR_PEND;
408 1.1 ad *param1 = mlx_inb(mlx, MLX_V3REG_FWERROR_PARAM1);
409 1.1 ad *param2 = mlx_inb(mlx, MLX_V3REG_FWERROR_PARAM2);
410 1.1 ad
411 1.1 ad /* Acknowledge. */
412 1.1 ad mlx_outb(mlx, MLX_V3REG_FWERROR, 0);
413 1.1 ad
414 1.1 ad return (2);
415 1.1 ad }
416 1.1 ad
417 1.3 ad #ifdef MLX_RESET
418 1.3 ad /*
419 1.3 ad * Reset the controller. Return non-zero on failure.
420 1.3 ad */
421 1.3 ad static int
422 1.3 ad mlx_v3_reset(struct mlx_softc *mlx)
423 1.3 ad {
424 1.3 ad int i;
425 1.3 ad
426 1.3 ad mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_SACK);
427 1.3 ad delay(1000000);
428 1.3 ad
429 1.3 ad /* Wait up to 2 minutes for the bit to clear. */
430 1.3 ad for (i = 120; i != 0; i--) {
431 1.3 ad delay(1000000);
432 1.3 ad if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_SACK) == 0)
433 1.3 ad break;
434 1.3 ad }
435 1.3 ad if (i == 0) {
436 1.3 ad /* ZZZ */
437 1.3 ad printf("mlx0: SACK didn't clear\n");
438 1.3 ad return (-1);
439 1.3 ad }
440 1.3 ad
441 1.3 ad mlx_outb(mlx, MLX_V3REG_IDB, MLX_V3_IDB_RESET);
442 1.3 ad
443 1.3 ad /* Wait up to 5 seconds for the bit to clear. */
444 1.3 ad for (i = 5; i != 0; i--) {
445 1.3 ad delay(1000000);
446 1.3 ad if ((mlx_inb(mlx, MLX_V3REG_IDB) & MLX_V3_IDB_RESET) == 0)
447 1.3 ad break;
448 1.3 ad }
449 1.3 ad if (i == 0) {
450 1.3 ad /* ZZZ */
451 1.3 ad printf("mlx0: RESET didn't clear\n");
452 1.3 ad return (-1);
453 1.3 ad }
454 1.3 ad
455 1.3 ad return (0);
456 1.3 ad }
457 1.3 ad #endif /* MLX_RESET */
458 1.3 ad
459 1.1 ad /*
460 1.1 ad * ================= V4 interface linkage =================
461 1.1 ad */
462 1.1 ad
463 1.1 ad /*
464 1.1 ad * Try to give (mc) to the controller. Returns 1 if successful, 0 on
465 1.1 ad * failure (the controller is not ready to take a command).
466 1.1 ad *
467 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
468 1.1 ad */
469 1.1 ad static int
470 1.1 ad mlx_v4_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
471 1.1 ad {
472 1.1 ad
473 1.1 ad /* Ready for our command? */
474 1.1 ad if ((mlx_inl(mlx, MLX_V4REG_IDB) & MLX_V4_IDB_FULL) == 0) {
475 1.1 ad /* Copy mailbox data to window. */
476 1.3 ad bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
477 1.3 ad MLX_V4REG_MAILBOX, mc->mc_mbox, MLX_V4_MAILBOX_LEN);
478 1.1 ad bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
479 1.1 ad MLX_V4REG_MAILBOX, MLX_V4_MAILBOX_LEN,
480 1.1 ad BUS_SPACE_BARRIER_WRITE);
481 1.1 ad
482 1.1 ad /* Post command. */
483 1.1 ad mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_HWMBOX_CMD);
484 1.1 ad return (1);
485 1.1 ad }
486 1.1 ad
487 1.1 ad return (0);
488 1.1 ad }
489 1.1 ad
490 1.1 ad /*
491 1.1 ad * See if a command has been completed, if so acknowledge its completion and
492 1.1 ad * recover the slot number and status code.
493 1.1 ad *
494 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
495 1.1 ad */
496 1.1 ad static int
497 1.1 ad mlx_v4_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
498 1.1 ad {
499 1.1 ad
500 1.1 ad /* Status available? */
501 1.1 ad if ((mlx_inl(mlx, MLX_V4REG_ODB) & MLX_V4_ODB_HWSAVAIL) != 0) {
502 1.1 ad *slot = mlx_inb(mlx, MLX_V4REG_STATUS_IDENT);
503 1.1 ad *status = mlx_inw(mlx, MLX_V4REG_STATUS);
504 1.1 ad
505 1.1 ad /* Acknowledge completion. */
506 1.1 ad mlx_outl(mlx, MLX_V4REG_ODB, MLX_V4_ODB_HWMBOX_ACK);
507 1.1 ad mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_SACK);
508 1.1 ad return (1);
509 1.1 ad }
510 1.1 ad
511 1.1 ad return (0);
512 1.1 ad }
513 1.1 ad
514 1.1 ad /*
515 1.1 ad * Enable/disable interrupts as requested.
516 1.1 ad *
517 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
518 1.1 ad */
519 1.1 ad static void
520 1.1 ad mlx_v4_intaction(struct mlx_softc *mlx, int action)
521 1.1 ad {
522 1.1 ad u_int32_t ier;
523 1.1 ad
524 1.1 ad if (!action)
525 1.1 ad ier = MLX_V4_IE_MASK | MLX_V4_IE_DISINT;
526 1.1 ad else
527 1.1 ad ier = MLX_V4_IE_MASK & ~MLX_V4_IE_DISINT;
528 1.1 ad
529 1.1 ad mlx_outl(mlx, MLX_V4REG_IE, ier);
530 1.1 ad }
531 1.1 ad
532 1.1 ad /*
533 1.1 ad * Poll for firmware error codes during controller initialisation.
534 1.1 ad *
535 1.1 ad * Returns 0 if initialisation is complete, 1 if still in progress but no
536 1.1 ad * error has been fetched, 2 if an error has been retrieved.
537 1.1 ad */
538 1.1 ad static int
539 1.1 ad mlx_v4_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
540 1.1 ad {
541 1.1 ad u_int8_t fwerror;
542 1.1 ad
543 1.1 ad /* First time around, clear any hardware completion status. */
544 1.1 ad if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
545 1.1 ad mlx_outl(mlx, MLX_V4REG_IDB, MLX_V4_IDB_SACK);
546 1.1 ad DELAY(1000);
547 1.1 ad mlx->mlx_flags |= MLXF_FW_INITTED;
548 1.1 ad }
549 1.1 ad
550 1.1 ad /* Init in progress? */
551 1.1 ad if ((mlx_inl(mlx, MLX_V4REG_IDB) & MLX_V4_IDB_INIT_BUSY) == 0)
552 1.1 ad return (0);
553 1.1 ad
554 1.1 ad /* Test error value */
555 1.1 ad fwerror = mlx_inb(mlx, MLX_V4REG_FWERROR);
556 1.1 ad if ((fwerror & MLX_V4_FWERROR_PEND) == 0)
557 1.1 ad return (1);
558 1.1 ad
559 1.1 ad /* Mask status pending bit, fetch status. */
560 1.1 ad *error = fwerror & ~MLX_V4_FWERROR_PEND;
561 1.1 ad *param1 = mlx_inb(mlx, MLX_V4REG_FWERROR_PARAM1);
562 1.1 ad *param2 = mlx_inb(mlx, MLX_V4REG_FWERROR_PARAM2);
563 1.1 ad
564 1.1 ad /* Acknowledge. */
565 1.1 ad mlx_outb(mlx, MLX_V4REG_FWERROR, 0);
566 1.1 ad
567 1.1 ad return (2);
568 1.1 ad }
569 1.1 ad
570 1.1 ad /*
571 1.1 ad * ================= V5 interface linkage =================
572 1.1 ad */
573 1.1 ad
574 1.1 ad /*
575 1.1 ad * Try to give (mc) to the controller. Returns 1 if successful, 0 on failure
576 1.1 ad * (the controller is not ready to take a command).
577 1.1 ad *
578 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
579 1.1 ad */
580 1.1 ad static int
581 1.1 ad mlx_v5_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
582 1.1 ad {
583 1.1 ad
584 1.1 ad /* Ready for our command? */
585 1.1 ad if ((mlx_inb(mlx, MLX_V5REG_IDB) & MLX_V5_IDB_EMPTY) != 0) {
586 1.1 ad /* Copy mailbox data to window. */
587 1.3 ad bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
588 1.3 ad MLX_V5REG_MAILBOX, mc->mc_mbox, MLX_V5_MAILBOX_LEN);
589 1.1 ad bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
590 1.1 ad MLX_V5REG_MAILBOX, MLX_V5_MAILBOX_LEN,
591 1.1 ad BUS_SPACE_BARRIER_WRITE);
592 1.1 ad
593 1.1 ad /* Post command */
594 1.1 ad mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_HWMBOX_CMD);
595 1.1 ad return (1);
596 1.1 ad }
597 1.1 ad
598 1.1 ad return (0);
599 1.1 ad }
600 1.1 ad
601 1.1 ad /*
602 1.1 ad * See if a command has been completed, if so acknowledge its completion and
603 1.1 ad * recover the slot number and status code.
604 1.1 ad *
605 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
606 1.1 ad */
607 1.1 ad static int
608 1.1 ad mlx_v5_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
609 1.1 ad {
610 1.1 ad
611 1.1 ad /* Status available? */
612 1.1 ad if ((mlx_inb(mlx, MLX_V5REG_ODB) & MLX_V5_ODB_HWSAVAIL) != 0) {
613 1.1 ad *slot = mlx_inb(mlx, MLX_V5REG_STATUS_IDENT);
614 1.1 ad *status = mlx_inw(mlx, MLX_V5REG_STATUS);
615 1.1 ad
616 1.1 ad /* Acknowledge completion. */
617 1.1 ad mlx_outb(mlx, MLX_V5REG_ODB, MLX_V5_ODB_HWMBOX_ACK);
618 1.1 ad mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_SACK);
619 1.1 ad return (1);
620 1.1 ad }
621 1.1 ad
622 1.1 ad return (0);
623 1.1 ad }
624 1.1 ad
625 1.1 ad /*
626 1.1 ad * Enable/disable interrupts as requested.
627 1.1 ad *
628 1.1 ad * Must be called at splbio or in a fashion that prevents reentry.
629 1.1 ad */
630 1.1 ad static void
631 1.1 ad mlx_v5_intaction(struct mlx_softc *mlx, int action)
632 1.1 ad {
633 1.1 ad u_int8_t ier;
634 1.1 ad
635 1.1 ad if (!action)
636 1.1 ad ier = 0xff & MLX_V5_IE_DISINT;
637 1.1 ad else
638 1.1 ad ier = 0xff & ~MLX_V5_IE_DISINT;
639 1.1 ad
640 1.1 ad mlx_outb(mlx, MLX_V5REG_IE, ier);
641 1.1 ad }
642 1.1 ad
643 1.1 ad /*
644 1.1 ad * Poll for firmware error codes during controller initialisation.
645 1.1 ad *
646 1.1 ad * Returns 0 if initialisation is complete, 1 if still in progress but no
647 1.1 ad * error has been fetched, 2 if an error has been retrieved.
648 1.1 ad */
649 1.1 ad static int
650 1.1 ad mlx_v5_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
651 1.1 ad {
652 1.1 ad u_int8_t fwerror;
653 1.1 ad
654 1.1 ad /* First time around, clear any hardware completion status. */
655 1.1 ad if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
656 1.1 ad mlx_outb(mlx, MLX_V5REG_IDB, MLX_V5_IDB_SACK);
657 1.1 ad DELAY(1000);
658 1.1 ad mlx->mlx_flags |= MLXF_FW_INITTED;
659 1.1 ad }
660 1.1 ad
661 1.1 ad /* Init in progress? */
662 1.1 ad if ((mlx_inb(mlx, MLX_V5REG_IDB) & MLX_V5_IDB_INIT_DONE) != 0)
663 1.1 ad return (0);
664 1.1 ad
665 1.1 ad /* Test for error value. */
666 1.1 ad fwerror = mlx_inb(mlx, MLX_V5REG_FWERROR);
667 1.1 ad if ((fwerror & MLX_V5_FWERROR_PEND) == 0)
668 1.1 ad return (1);
669 1.1 ad
670 1.1 ad /* Mask status pending bit, fetch status. */
671 1.1 ad *error = fwerror & ~MLX_V5_FWERROR_PEND;
672 1.1 ad *param1 = mlx_inb(mlx, MLX_V5REG_FWERROR_PARAM1);
673 1.1 ad *param2 = mlx_inb(mlx, MLX_V5REG_FWERROR_PARAM2);
674 1.1 ad
675 1.1 ad /* Acknowledge. */
676 1.1 ad mlx_outb(mlx, MLX_V5REG_FWERROR, 0xff);
677 1.1 ad
678 1.1 ad return (2);
679 1.1 ad }
680