nfsmb.c revision 1.24 1 1.24 chs /* $NetBSD: nfsmb.c,v 1.24 2016/02/14 19:54:21 chs Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2007 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara *
27 1.1 kiyohara */
28 1.1 kiyohara #include <sys/cdefs.h>
29 1.24 chs __KERNEL_RCSID(0, "$NetBSD: nfsmb.c,v 1.24 2016/02/14 19:54:21 chs Exp $");
30 1.1 kiyohara
31 1.1 kiyohara #include <sys/param.h>
32 1.1 kiyohara #include <sys/device.h>
33 1.1 kiyohara #include <sys/errno.h>
34 1.1 kiyohara #include <sys/kernel.h>
35 1.23 pgoyette #include <sys/mutex.h>
36 1.1 kiyohara #include <sys/proc.h>
37 1.1 kiyohara
38 1.7 ad #include <sys/bus.h>
39 1.1 kiyohara
40 1.1 kiyohara #include <dev/i2c/i2cvar.h>
41 1.1 kiyohara
42 1.1 kiyohara #include <dev/pci/pcivar.h>
43 1.1 kiyohara #include <dev/pci/pcireg.h>
44 1.1 kiyohara #include <dev/pci/pcidevs.h>
45 1.1 kiyohara
46 1.1 kiyohara #include <dev/pci/nfsmbreg.h>
47 1.1 kiyohara
48 1.1 kiyohara
49 1.1 kiyohara struct nfsmbc_attach_args {
50 1.1 kiyohara int nfsmb_num;
51 1.1 kiyohara bus_space_tag_t nfsmb_iot;
52 1.1 kiyohara int nfsmb_addr;
53 1.1 kiyohara };
54 1.1 kiyohara
55 1.1 kiyohara struct nfsmb_softc;
56 1.1 kiyohara struct nfsmbc_softc {
57 1.12 kiyohara device_t sc_dev;
58 1.1 kiyohara
59 1.1 kiyohara pci_chipset_tag_t sc_pc;
60 1.1 kiyohara pcitag_t sc_tag;
61 1.1 kiyohara struct pci_attach_args *sc_pa;
62 1.1 kiyohara
63 1.1 kiyohara bus_space_tag_t sc_iot;
64 1.18 cegger device_t sc_nfsmb[2];
65 1.1 kiyohara };
66 1.1 kiyohara
67 1.1 kiyohara struct nfsmb_softc {
68 1.12 kiyohara device_t sc_dev;
69 1.1 kiyohara int sc_num;
70 1.18 cegger device_t sc_nfsmbc;
71 1.1 kiyohara
72 1.1 kiyohara bus_space_tag_t sc_iot;
73 1.1 kiyohara bus_space_handle_t sc_ioh;
74 1.1 kiyohara
75 1.1 kiyohara struct i2c_controller sc_i2c; /* i2c controller info */
76 1.23 pgoyette kmutex_t sc_mutex;
77 1.1 kiyohara };
78 1.1 kiyohara
79 1.1 kiyohara
80 1.17 cegger static int nfsmbc_match(device_t, cfdata_t, void *);
81 1.12 kiyohara static void nfsmbc_attach(device_t, device_t, void *);
82 1.1 kiyohara static int nfsmbc_print(void *, const char *);
83 1.1 kiyohara
84 1.17 cegger static int nfsmb_match(device_t, cfdata_t, void *);
85 1.12 kiyohara static void nfsmb_attach(device_t, device_t, void *);
86 1.1 kiyohara static int nfsmb_acquire_bus(void *, int);
87 1.1 kiyohara static void nfsmb_release_bus(void *, int);
88 1.1 kiyohara static int nfsmb_exec(
89 1.1 kiyohara void *, i2c_op_t, i2c_addr_t, const void *, size_t, void *, size_t, int);
90 1.1 kiyohara static int nfsmb_check_done(struct nfsmb_softc *);
91 1.1 kiyohara static int
92 1.1 kiyohara nfsmb_send_1(struct nfsmb_softc *, uint8_t, i2c_addr_t, i2c_op_t, int);
93 1.1 kiyohara static int nfsmb_write_1(
94 1.1 kiyohara struct nfsmb_softc *, uint8_t, uint8_t, i2c_addr_t, i2c_op_t, int);
95 1.1 kiyohara static int nfsmb_write_2(
96 1.1 kiyohara struct nfsmb_softc *, uint8_t, uint16_t, i2c_addr_t, i2c_op_t, int);
97 1.1 kiyohara static int nfsmb_receive_1(struct nfsmb_softc *, i2c_addr_t, i2c_op_t, int);
98 1.1 kiyohara static int
99 1.1 kiyohara nfsmb_read_1(struct nfsmb_softc *, uint8_t, i2c_addr_t, i2c_op_t, int);
100 1.1 kiyohara static int
101 1.1 kiyohara nfsmb_read_2(struct nfsmb_softc *, uint8_t, i2c_addr_t, i2c_op_t, int);
102 1.16 pgoyette static int
103 1.16 pgoyette nfsmb_quick(struct nfsmb_softc *, i2c_addr_t, i2c_op_t, int);
104 1.1 kiyohara
105 1.12 kiyohara CFATTACH_DECL_NEW(nfsmbc, sizeof(struct nfsmbc_softc),
106 1.1 kiyohara nfsmbc_match, nfsmbc_attach, NULL, NULL);
107 1.1 kiyohara
108 1.1 kiyohara static int
109 1.17 cegger nfsmbc_match(device_t parent, cfdata_t match, void *aux)
110 1.1 kiyohara {
111 1.1 kiyohara struct pci_attach_args *pa = aux;
112 1.1 kiyohara
113 1.1 kiyohara if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NVIDIA) {
114 1.1 kiyohara switch (PCI_PRODUCT(pa->pa_id)) {
115 1.1 kiyohara case PCI_PRODUCT_NVIDIA_NFORCE2_SMBUS:
116 1.1 kiyohara case PCI_PRODUCT_NVIDIA_NFORCE2_400_SMBUS:
117 1.1 kiyohara case PCI_PRODUCT_NVIDIA_NFORCE3_SMBUS:
118 1.1 kiyohara case PCI_PRODUCT_NVIDIA_NFORCE3_250_SMBUS:
119 1.1 kiyohara case PCI_PRODUCT_NVIDIA_NFORCE4_SMBUS:
120 1.8 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE430_SMBUS:
121 1.1 kiyohara case PCI_PRODUCT_NVIDIA_MCP04_SMBUS:
122 1.8 xtraeme case PCI_PRODUCT_NVIDIA_MCP55_SMB:
123 1.8 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_SMB:
124 1.8 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_SMB:
125 1.8 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_SMB:
126 1.9 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_SMB:
127 1.21 pgoyette case PCI_PRODUCT_NVIDIA_MCP78S_SMB:
128 1.21 pgoyette case PCI_PRODUCT_NVIDIA_MCP79_SMB:
129 1.1 kiyohara return 1;
130 1.1 kiyohara }
131 1.1 kiyohara }
132 1.1 kiyohara
133 1.1 kiyohara return 0;
134 1.1 kiyohara }
135 1.1 kiyohara
136 1.1 kiyohara static void
137 1.12 kiyohara nfsmbc_attach(device_t parent, device_t self, void *aux)
138 1.1 kiyohara {
139 1.12 kiyohara struct nfsmbc_softc *sc = device_private(self);
140 1.1 kiyohara struct pci_attach_args *pa = aux;
141 1.1 kiyohara struct nfsmbc_attach_args nfsmbca;
142 1.3 kiyohara pcireg_t reg;
143 1.10 xtraeme int baseregs[2];
144 1.1 kiyohara
145 1.22 drochner pci_aprint_devinfo(pa, NULL);
146 1.1 kiyohara
147 1.12 kiyohara sc->sc_dev = self;
148 1.1 kiyohara sc->sc_pc = pa->pa_pc;
149 1.1 kiyohara sc->sc_tag = pa->pa_tag;
150 1.1 kiyohara sc->sc_pa = pa;
151 1.1 kiyohara sc->sc_iot = pa->pa_iot;
152 1.1 kiyohara
153 1.1 kiyohara nfsmbca.nfsmb_iot = sc->sc_iot;
154 1.1 kiyohara
155 1.10 xtraeme switch (PCI_PRODUCT(pa->pa_id)) {
156 1.10 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE2_SMBUS:
157 1.10 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE2_400_SMBUS:
158 1.10 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE3_SMBUS:
159 1.10 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE3_250_SMBUS:
160 1.10 xtraeme case PCI_PRODUCT_NVIDIA_NFORCE4_SMBUS:
161 1.10 xtraeme baseregs[0] = NFORCE_OLD_SMB1;
162 1.10 xtraeme baseregs[1] = NFORCE_OLD_SMB2;
163 1.10 xtraeme break;
164 1.10 xtraeme default:
165 1.10 xtraeme baseregs[0] = NFORCE_SMB1;
166 1.10 xtraeme baseregs[1] = NFORCE_SMB2;
167 1.10 xtraeme break;
168 1.10 xtraeme }
169 1.10 xtraeme
170 1.10 xtraeme reg = pci_conf_read(pa->pa_pc, pa->pa_tag, baseregs[0]);
171 1.1 kiyohara nfsmbca.nfsmb_num = 1;
172 1.1 kiyohara nfsmbca.nfsmb_addr = NFORCE_SMBBASE(reg);
173 1.12 kiyohara sc->sc_nfsmb[0] = config_found(sc->sc_dev, &nfsmbca, nfsmbc_print);
174 1.1 kiyohara
175 1.10 xtraeme reg = pci_conf_read(pa->pa_pc, pa->pa_tag, baseregs[1]);
176 1.1 kiyohara nfsmbca.nfsmb_num = 2;
177 1.1 kiyohara nfsmbca.nfsmb_addr = NFORCE_SMBBASE(reg);
178 1.12 kiyohara sc->sc_nfsmb[1] = config_found(sc->sc_dev, &nfsmbca, nfsmbc_print);
179 1.13 cegger
180 1.14 cegger /* This driver is similar to an ISA bridge that doesn't
181 1.14 cegger * need any special handling. So registering NULL handlers
182 1.14 cegger * are sufficent. */
183 1.13 cegger if (!pmf_device_register(self, NULL, NULL))
184 1.13 cegger aprint_error_dev(self, "couldn't establish power handler\n");
185 1.1 kiyohara }
186 1.1 kiyohara
187 1.1 kiyohara static int
188 1.1 kiyohara nfsmbc_print(void *aux, const char *pnp)
189 1.1 kiyohara {
190 1.1 kiyohara struct nfsmbc_attach_args *nfsmbcap = aux;
191 1.1 kiyohara
192 1.1 kiyohara if (pnp)
193 1.1 kiyohara aprint_normal("nfsmb SMBus %d at %s",
194 1.1 kiyohara nfsmbcap->nfsmb_num, pnp);
195 1.1 kiyohara else
196 1.1 kiyohara aprint_normal(" SMBus %d", nfsmbcap->nfsmb_num);
197 1.1 kiyohara return UNCONF;
198 1.1 kiyohara }
199 1.1 kiyohara
200 1.1 kiyohara
201 1.12 kiyohara CFATTACH_DECL_NEW(nfsmb, sizeof(struct nfsmb_softc),
202 1.1 kiyohara nfsmb_match, nfsmb_attach, NULL, NULL);
203 1.1 kiyohara
204 1.1 kiyohara static int
205 1.17 cegger nfsmb_match(device_t parent, cfdata_t match, void *aux)
206 1.1 kiyohara {
207 1.1 kiyohara struct nfsmbc_attach_args *nfsmbcap = aux;
208 1.1 kiyohara
209 1.1 kiyohara if (nfsmbcap->nfsmb_num == 1 || nfsmbcap->nfsmb_num == 2)
210 1.1 kiyohara return 1;
211 1.1 kiyohara return 0;
212 1.1 kiyohara }
213 1.1 kiyohara
214 1.1 kiyohara static void
215 1.12 kiyohara nfsmb_attach(device_t parent, device_t self, void *aux)
216 1.1 kiyohara {
217 1.12 kiyohara struct nfsmb_softc *sc = device_private(self);
218 1.1 kiyohara struct nfsmbc_attach_args *nfsmbcap = aux;
219 1.1 kiyohara struct i2cbus_attach_args iba;
220 1.1 kiyohara
221 1.1 kiyohara aprint_naive("\n");
222 1.1 kiyohara aprint_normal("\n");
223 1.1 kiyohara
224 1.12 kiyohara sc->sc_dev = self;
225 1.1 kiyohara sc->sc_nfsmbc = parent;
226 1.1 kiyohara sc->sc_num = nfsmbcap->nfsmb_num;
227 1.1 kiyohara sc->sc_iot = nfsmbcap->nfsmb_iot;
228 1.1 kiyohara
229 1.1 kiyohara /* register with iic */
230 1.1 kiyohara sc->sc_i2c.ic_cookie = sc;
231 1.1 kiyohara sc->sc_i2c.ic_acquire_bus = nfsmb_acquire_bus;
232 1.1 kiyohara sc->sc_i2c.ic_release_bus = nfsmb_release_bus;
233 1.1 kiyohara sc->sc_i2c.ic_send_start = NULL;
234 1.1 kiyohara sc->sc_i2c.ic_send_stop = NULL;
235 1.1 kiyohara sc->sc_i2c.ic_initiate_xfer = NULL;
236 1.1 kiyohara sc->sc_i2c.ic_read_byte = NULL;
237 1.1 kiyohara sc->sc_i2c.ic_write_byte = NULL;
238 1.1 kiyohara sc->sc_i2c.ic_exec = nfsmb_exec;
239 1.1 kiyohara
240 1.23 pgoyette mutex_init(&sc->sc_mutex, MUTEX_DEFAULT, IPL_NONE);
241 1.1 kiyohara
242 1.1 kiyohara if (bus_space_map(sc->sc_iot, nfsmbcap->nfsmb_addr, NFORCE_SMBSIZE, 0,
243 1.3 kiyohara &sc->sc_ioh) != 0) {
244 1.12 kiyohara aprint_error_dev(self, "failed to map SMBus space\n");
245 1.1 kiyohara return;
246 1.1 kiyohara }
247 1.1 kiyohara
248 1.24 chs memset(&iba, 0, sizeof(iba));
249 1.6 riz iba.iba_type = I2C_TYPE_SMBUS;
250 1.1 kiyohara iba.iba_tag = &sc->sc_i2c;
251 1.12 kiyohara (void) config_found_ia(sc->sc_dev, "i2cbus", &iba, iicbus_print);
252 1.13 cegger
253 1.14 cegger /* This driver is similar to an ISA bridge that doesn't
254 1.14 cegger * need any special handling. So registering NULL handlers
255 1.14 cegger * are sufficent. */
256 1.13 cegger if (!pmf_device_register(self, NULL, NULL))
257 1.13 cegger aprint_error_dev(self, "couldn't establish power handler\n");
258 1.1 kiyohara }
259 1.1 kiyohara
260 1.1 kiyohara static int
261 1.1 kiyohara nfsmb_acquire_bus(void *cookie, int flags)
262 1.1 kiyohara {
263 1.1 kiyohara struct nfsmb_softc *sc = cookie;
264 1.1 kiyohara
265 1.23 pgoyette mutex_enter(&sc->sc_mutex);
266 1.5 xtraeme return 0;
267 1.1 kiyohara }
268 1.1 kiyohara
269 1.1 kiyohara static void
270 1.1 kiyohara nfsmb_release_bus(void *cookie, int flags)
271 1.1 kiyohara {
272 1.1 kiyohara struct nfsmb_softc *sc = cookie;
273 1.1 kiyohara
274 1.23 pgoyette mutex_exit(&sc->sc_mutex);
275 1.1 kiyohara }
276 1.1 kiyohara
277 1.1 kiyohara static int
278 1.1 kiyohara nfsmb_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
279 1.1 kiyohara size_t cmdlen, void *vbuf, size_t buflen, int flags)
280 1.1 kiyohara {
281 1.1 kiyohara struct nfsmb_softc *sc = (struct nfsmb_softc *)cookie;
282 1.1 kiyohara uint8_t *p = vbuf;
283 1.1 kiyohara int rv;
284 1.1 kiyohara
285 1.16 pgoyette if ((cmdlen == 0) && (buflen == 0)) {
286 1.16 pgoyette return nfsmb_quick(sc, addr, op, flags);
287 1.16 pgoyette }
288 1.16 pgoyette
289 1.1 kiyohara if (I2C_OP_READ_P(op) && (cmdlen == 0) && (buflen == 1)) {
290 1.1 kiyohara rv = nfsmb_receive_1(sc, addr, op, flags);
291 1.1 kiyohara if (rv == -1)
292 1.1 kiyohara return -1;
293 1.1 kiyohara *p = (uint8_t)rv;
294 1.1 kiyohara return 0;
295 1.1 kiyohara }
296 1.1 kiyohara
297 1.1 kiyohara if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 1)) {
298 1.1 kiyohara rv = nfsmb_read_1(sc, *(const uint8_t*)cmd, addr, op, flags);
299 1.1 kiyohara if (rv == -1)
300 1.1 kiyohara return -1;
301 1.1 kiyohara *p = (uint8_t)rv;
302 1.1 kiyohara return 0;
303 1.1 kiyohara }
304 1.4 kiyohara
305 1.1 kiyohara if ((I2C_OP_READ_P(op)) && (cmdlen == 1) && (buflen == 2)) {
306 1.1 kiyohara rv = nfsmb_read_2(sc, *(const uint8_t*)cmd, addr, op, flags);
307 1.1 kiyohara if (rv == -1)
308 1.1 kiyohara return -1;
309 1.15 pgoyette *(uint16_t *)p = (uint16_t)rv;
310 1.1 kiyohara return 0;
311 1.1 kiyohara }
312 1.1 kiyohara
313 1.1 kiyohara if ((I2C_OP_WRITE_P(op)) && (cmdlen == 0) && (buflen == 1))
314 1.1 kiyohara return nfsmb_send_1(sc, *(uint8_t*)vbuf, addr, op, flags);
315 1.1 kiyohara
316 1.1 kiyohara if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 1))
317 1.1 kiyohara return nfsmb_write_1(sc, *(const uint8_t*)cmd, *(uint8_t*)vbuf,
318 1.1 kiyohara addr, op, flags);
319 1.1 kiyohara
320 1.1 kiyohara if ((I2C_OP_WRITE_P(op)) && (cmdlen == 1) && (buflen == 2))
321 1.1 kiyohara return nfsmb_write_2(sc,
322 1.1 kiyohara *(const uint8_t*)cmd, *((uint16_t *)vbuf), addr, op, flags);
323 1.1 kiyohara
324 1.4 kiyohara return -1;
325 1.1 kiyohara }
326 1.1 kiyohara
327 1.1 kiyohara static int
328 1.1 kiyohara nfsmb_check_done(struct nfsmb_softc *sc)
329 1.1 kiyohara {
330 1.2 kiyohara int us;
331 1.1 kiyohara uint8_t stat;
332 1.1 kiyohara
333 1.2 kiyohara us = 10 * 1000; /* XXXX: wait maximum 10 msec */
334 1.2 kiyohara do {
335 1.2 kiyohara delay(10);
336 1.2 kiyohara us -= 10;
337 1.2 kiyohara if (us <= 0)
338 1.2 kiyohara return -1;
339 1.2 kiyohara } while (bus_space_read_1(sc->sc_iot, sc->sc_ioh,
340 1.2 kiyohara NFORCE_SMB_PROTOCOL) != 0);
341 1.2 kiyohara
342 1.1 kiyohara stat = bus_space_read_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_STATUS);
343 1.1 kiyohara if ((stat & NFORCE_SMB_STATUS_DONE) &&
344 1.1 kiyohara !(stat & NFORCE_SMB_STATUS_STATUS))
345 1.1 kiyohara return 0;
346 1.1 kiyohara return -1;
347 1.1 kiyohara }
348 1.1 kiyohara
349 1.1 kiyohara /* ARGSUSED */
350 1.1 kiyohara static int
351 1.16 pgoyette nfsmb_quick(struct nfsmb_softc *sc, i2c_addr_t addr, i2c_op_t op, int flags)
352 1.16 pgoyette {
353 1.16 pgoyette uint8_t data;
354 1.16 pgoyette
355 1.16 pgoyette /* write smbus slave address to register */
356 1.16 pgoyette data = addr << 1;
357 1.16 pgoyette bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
358 1.16 pgoyette
359 1.16 pgoyette /* write smbus protocol to register */
360 1.16 pgoyette data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_QUICK;
361 1.16 pgoyette bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
362 1.16 pgoyette
363 1.16 pgoyette return nfsmb_check_done(sc);
364 1.16 pgoyette }
365 1.16 pgoyette
366 1.16 pgoyette /* ARGSUSED */
367 1.16 pgoyette static int
368 1.1 kiyohara nfsmb_send_1(struct nfsmb_softc *sc, uint8_t val, i2c_addr_t addr, i2c_op_t op,
369 1.1 kiyohara int flags)
370 1.1 kiyohara {
371 1.1 kiyohara uint8_t data;
372 1.1 kiyohara
373 1.1 kiyohara /* store cmd */
374 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_COMMAND, val);
375 1.1 kiyohara
376 1.1 kiyohara /* write smbus slave address to register */
377 1.1 kiyohara data = addr << 1;
378 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
379 1.1 kiyohara
380 1.1 kiyohara /* write smbus protocol to register */
381 1.1 kiyohara data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_BYTE;
382 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
383 1.1 kiyohara
384 1.1 kiyohara return nfsmb_check_done(sc);
385 1.1 kiyohara }
386 1.1 kiyohara
387 1.1 kiyohara /* ARGSUSED */
388 1.1 kiyohara static int
389 1.1 kiyohara nfsmb_write_1(struct nfsmb_softc *sc, uint8_t cmd, uint8_t val, i2c_addr_t addr,
390 1.1 kiyohara i2c_op_t op, int flags)
391 1.1 kiyohara {
392 1.1 kiyohara uint8_t data;
393 1.1 kiyohara
394 1.1 kiyohara /* store cmd */
395 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_COMMAND, cmd);
396 1.1 kiyohara
397 1.1 kiyohara /* store data */
398 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA, val);
399 1.1 kiyohara
400 1.1 kiyohara /* write smbus slave address to register */
401 1.1 kiyohara data = addr << 1;
402 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
403 1.1 kiyohara
404 1.1 kiyohara /* write smbus protocol to register */
405 1.1 kiyohara data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_BYTE_DATA;
406 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
407 1.1 kiyohara
408 1.1 kiyohara return nfsmb_check_done(sc);
409 1.1 kiyohara }
410 1.1 kiyohara
411 1.1 kiyohara static int
412 1.1 kiyohara nfsmb_write_2(struct nfsmb_softc *sc, uint8_t cmd, uint16_t val,
413 1.1 kiyohara i2c_addr_t addr, i2c_op_t op, int flags)
414 1.1 kiyohara {
415 1.1 kiyohara uint8_t data, low, high;
416 1.1 kiyohara
417 1.1 kiyohara /* store cmd */
418 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_COMMAND, cmd);
419 1.1 kiyohara
420 1.1 kiyohara /* store data */
421 1.1 kiyohara low = val;
422 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA, low);
423 1.1 kiyohara high = val >> 8;
424 1.20 pgoyette bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA + 1, high);
425 1.1 kiyohara
426 1.1 kiyohara /* write smbus slave address to register */
427 1.1 kiyohara data = addr << 1;
428 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
429 1.1 kiyohara
430 1.1 kiyohara /* write smbus protocol to register */
431 1.1 kiyohara data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_WORD_DATA;
432 1.1 kiyohara if (flags & I2C_F_PEC)
433 1.1 kiyohara data |= NFORCE_SMB_PROTOCOL_PEC;
434 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
435 1.1 kiyohara
436 1.1 kiyohara return nfsmb_check_done(sc);
437 1.1 kiyohara }
438 1.1 kiyohara
439 1.1 kiyohara /* ARGSUSED */
440 1.1 kiyohara static int
441 1.1 kiyohara nfsmb_receive_1(struct nfsmb_softc *sc, i2c_addr_t addr, i2c_op_t op, int flags)
442 1.1 kiyohara {
443 1.1 kiyohara uint8_t data;
444 1.1 kiyohara
445 1.1 kiyohara /* write smbus slave address to register */
446 1.1 kiyohara data = addr << 1;
447 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
448 1.1 kiyohara
449 1.1 kiyohara /* write smbus protocol to register */
450 1.1 kiyohara data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_BYTE;
451 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
452 1.1 kiyohara
453 1.1 kiyohara /* check for errors */
454 1.1 kiyohara if (nfsmb_check_done(sc) < 0)
455 1.1 kiyohara return -1;
456 1.1 kiyohara
457 1.1 kiyohara /* read data */
458 1.1 kiyohara return bus_space_read_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA);
459 1.1 kiyohara }
460 1.1 kiyohara
461 1.1 kiyohara /* ARGSUSED */
462 1.1 kiyohara static int
463 1.1 kiyohara nfsmb_read_1(struct nfsmb_softc *sc, uint8_t cmd, i2c_addr_t addr, i2c_op_t op,
464 1.1 kiyohara int flags)
465 1.1 kiyohara {
466 1.1 kiyohara uint8_t data;
467 1.1 kiyohara
468 1.1 kiyohara /* store cmd */
469 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_COMMAND, cmd);
470 1.1 kiyohara
471 1.1 kiyohara /* write smbus slave address to register */
472 1.1 kiyohara data = addr << 1;
473 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
474 1.1 kiyohara
475 1.1 kiyohara /* write smbus protocol to register */
476 1.1 kiyohara data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_BYTE_DATA;
477 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
478 1.1 kiyohara
479 1.1 kiyohara /* check for errors */
480 1.1 kiyohara if (nfsmb_check_done(sc) < 0)
481 1.4 kiyohara return -1;
482 1.1 kiyohara
483 1.1 kiyohara /* read data */
484 1.1 kiyohara return bus_space_read_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA);
485 1.1 kiyohara }
486 1.1 kiyohara
487 1.1 kiyohara static int
488 1.1 kiyohara nfsmb_read_2(struct nfsmb_softc *sc, uint8_t cmd, i2c_addr_t addr, i2c_op_t op,
489 1.1 kiyohara int flags)
490 1.1 kiyohara {
491 1.1 kiyohara uint8_t data, low, high;
492 1.1 kiyohara
493 1.1 kiyohara /* store cmd */
494 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_COMMAND, cmd);
495 1.1 kiyohara
496 1.1 kiyohara /* write smbus slave address to register */
497 1.1 kiyohara data = addr << 1;
498 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_ADDRESS, data);
499 1.1 kiyohara
500 1.1 kiyohara /* write smbus protocol to register */
501 1.19 pgoyette data = I2C_OP_READ_P(op) | NFORCE_SMB_PROTOCOL_WORD_DATA;
502 1.1 kiyohara if (flags & I2C_F_PEC)
503 1.1 kiyohara data |= NFORCE_SMB_PROTOCOL_PEC;
504 1.1 kiyohara bus_space_write_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_PROTOCOL, data);
505 1.1 kiyohara
506 1.1 kiyohara /* check for errors */
507 1.1 kiyohara if (nfsmb_check_done(sc) < 0)
508 1.4 kiyohara return -1;
509 1.1 kiyohara
510 1.1 kiyohara /* read data */
511 1.1 kiyohara low = bus_space_read_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA);
512 1.20 pgoyette high = bus_space_read_1(sc->sc_iot, sc->sc_ioh, NFORCE_SMB_DATA + 1);
513 1.1 kiyohara return low | high << 8;
514 1.1 kiyohara }
515