1 1.10 christos /* $NetBSD: nside.c,v 1.10 2017/01/04 15:49:28 christos Exp $ */ 2 1.1 skrll 3 1.1 skrll /* 4 1.1 skrll * Copyright (c) 1999, 2000, 2001 Manuel Bouyer. 5 1.1 skrll * 6 1.1 skrll * Redistribution and use in source and binary forms, with or without 7 1.1 skrll * modification, are permitted provided that the following conditions 8 1.1 skrll * are met: 9 1.1 skrll * 1. Redistributions of source code must retain the above copyright 10 1.1 skrll * notice, this list of conditions and the following disclaimer. 11 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 12 1.1 skrll * notice, this list of conditions and the following disclaimer in the 13 1.1 skrll * documentation and/or other materials provided with the distribution. 14 1.1 skrll * 15 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 1.1 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 1.1 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 1.1 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 1.1 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 1.1 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 1.1 skrll */ 26 1.1 skrll 27 1.1 skrll #include <sys/cdefs.h> 28 1.10 christos __KERNEL_RCSID(0, "$NetBSD: nside.c,v 1.10 2017/01/04 15:49:28 christos Exp $"); 29 1.1 skrll 30 1.1 skrll #include <sys/param.h> 31 1.1 skrll #include <sys/systm.h> 32 1.1 skrll 33 1.1 skrll #include <dev/pci/pcivar.h> 34 1.1 skrll #include <dev/pci/pcidevs.h> 35 1.1 skrll #include <dev/pci/pciidereg.h> 36 1.1 skrll #include <dev/pci/pciidevar.h> 37 1.1 skrll #include <dev/pci/pciide_natsemi_reg.h> 38 1.1 skrll 39 1.2 dyoung static void natsemi_chip_map(struct pciide_softc *, 40 1.2 dyoung const struct pci_attach_args *); 41 1.2 dyoung static void natsemi_setup_channel(struct ata_channel *); 42 1.1 skrll static int natsemi_pci_intr(void *); 43 1.1 skrll static void natsemi_irqack(struct ata_channel *); 44 1.1 skrll 45 1.1 skrll static int nside_match(device_t, cfdata_t, void *); 46 1.1 skrll static void nside_attach(device_t, device_t, void *); 47 1.1 skrll 48 1.8 jakllsch CFATTACH_DECL_NEW(nside, sizeof(struct pciide_softc), 49 1.9 jakllsch nside_match, nside_attach, pciide_detach, NULL); 50 1.1 skrll 51 1.1 skrll static const struct pciide_product_desc pciide_natsemi_products[] = { 52 1.1 skrll { PCI_PRODUCT_NS_PC87415, /* National Semi PC87415 IDE */ 53 1.1 skrll 0, 54 1.1 skrll "National Semiconductor PC87415 IDE Controller", 55 1.1 skrll natsemi_chip_map, 56 1.1 skrll }, 57 1.1 skrll { 0, 58 1.1 skrll 0, 59 1.1 skrll NULL, 60 1.1 skrll NULL 61 1.1 skrll } 62 1.1 skrll }; 63 1.1 skrll 64 1.1 skrll static int 65 1.1 skrll nside_match(device_t parent, cfdata_t match, void *aux) 66 1.1 skrll { 67 1.1 skrll struct pci_attach_args *pa = aux; 68 1.1 skrll 69 1.1 skrll if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NS && 70 1.1 skrll PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE && 71 1.1 skrll PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) { 72 1.1 skrll if (pciide_lookup_product(pa->pa_id, pciide_natsemi_products)) 73 1.1 skrll return 2; 74 1.1 skrll } 75 1.1 skrll return 0; 76 1.1 skrll } 77 1.1 skrll 78 1.1 skrll static void 79 1.1 skrll nside_attach(device_t parent, device_t self, void *aux) 80 1.1 skrll { 81 1.1 skrll struct pci_attach_args *pa = aux; 82 1.1 skrll struct pciide_softc *sc = device_private(self); 83 1.1 skrll 84 1.1 skrll sc->sc_wdcdev.sc_atac.atac_dev = self; 85 1.1 skrll 86 1.1 skrll pciide_common_attach(sc, pa, 87 1.1 skrll pciide_lookup_product(pa->pa_id, pciide_natsemi_products)); 88 1.1 skrll } 89 1.1 skrll 90 1.1 skrll static void 91 1.2 dyoung natsemi_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa) 92 1.1 skrll { 93 1.1 skrll struct pciide_channel *cp; 94 1.1 skrll int channel; 95 1.1 skrll pcireg_t interface, ctl; 96 1.1 skrll 97 1.1 skrll if (pciide_chipen(sc, pa) == 0) 98 1.1 skrll return; 99 1.1 skrll 100 1.1 skrll aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 101 1.1 skrll "bus-master DMA support present"); 102 1.1 skrll pciide_mapreg_dma(sc, pa); 103 1.1 skrll aprint_verbose("\n"); 104 1.1 skrll 105 1.1 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16; 106 1.1 skrll 107 1.1 skrll if (sc->sc_dma_ok) { 108 1.1 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA; 109 1.1 skrll sc->sc_wdcdev.irqack = natsemi_irqack; 110 1.1 skrll } 111 1.1 skrll 112 1.1 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CCBT, 0xb7); 113 1.1 skrll 114 1.1 skrll /* 115 1.1 skrll * Mask off interrupts from both channels, appropriate channel(s) 116 1.1 skrll * will be unmasked later. 117 1.1 skrll */ 118 1.1 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2, 119 1.1 skrll pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2) | 120 1.1 skrll NATSEMI_CHMASK(0) | NATSEMI_CHMASK(1)); 121 1.1 skrll 122 1.1 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 123 1.1 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 124 1.1 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = natsemi_setup_channel; 125 1.1 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 126 1.1 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS; 127 1.7 bouyer sc->sc_wdcdev.wdc_maxdrives = 2; 128 1.1 skrll 129 1.1 skrll interface = PCI_INTERFACE(pa->pa_class); 130 1.1 skrll interface &= ~PCIIDE_CHANSTATUS_EN; /* Reserved on PC87415 */ 131 1.1 skrll 132 1.1 skrll /* If we're in PCIIDE mode, unmask INTA, otherwise mask it. */ 133 1.1 skrll ctl = pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL1); 134 1.1 skrll if (interface & (PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1))) 135 1.1 skrll ctl &= ~NATSEMI_CTRL1_INTAMASK; 136 1.1 skrll else 137 1.1 skrll ctl |= NATSEMI_CTRL1_INTAMASK; 138 1.1 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL1, ctl); 139 1.1 skrll 140 1.1 skrll wdc_allocate_regs(&sc->sc_wdcdev); 141 1.1 skrll 142 1.1 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; channel++) { 143 1.1 skrll cp = &sc->pciide_channels[channel]; 144 1.1 skrll if (pciide_chansetup(sc, channel, interface) == 0) 145 1.1 skrll continue; 146 1.1 skrll 147 1.1 skrll pciide_mapchan(pa, cp, interface, natsemi_pci_intr); 148 1.1 skrll 149 1.1 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2, 150 1.1 skrll pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2) & 151 1.1 skrll ~(NATSEMI_CHMASK(channel))); 152 1.1 skrll } 153 1.1 skrll } 154 1.1 skrll 155 1.1 skrll void 156 1.1 skrll natsemi_setup_channel(struct ata_channel *chp) 157 1.1 skrll { 158 1.1 skrll struct ata_drive_datas *drvp; 159 1.10 christos int drive; 160 1.1 skrll uint32_t idedma_ctl = 0; 161 1.1 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 162 1.1 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 163 1.1 skrll uint8_t tim; 164 1.1 skrll 165 1.1 skrll /* setup DMA if needed */ 166 1.1 skrll pciide_channel_dma_setup(cp); 167 1.1 skrll 168 1.1 skrll for (drive = 0; drive < 2; drive++) { 169 1.1 skrll drvp = &chp->ch_drive[drive]; 170 1.1 skrll /* If no drive, skip */ 171 1.7 bouyer if (drvp->drive_type == ATA_DRIVET_NONE) 172 1.1 skrll continue; 173 1.1 skrll 174 1.1 skrll /* add timing values, setup DMA if needed */ 175 1.7 bouyer if ((drvp->drive_flags & ATA_DRIVE_DMA) == 0) { 176 1.1 skrll tim = natsemi_pio_pulse[drvp->PIO_mode] | 177 1.1 skrll (natsemi_pio_recover[drvp->PIO_mode] << 4); 178 1.1 skrll } else { 179 1.1 skrll /* 180 1.1 skrll * use Multiword DMA 181 1.1 skrll * Timings will be used for both PIO and DMA, 182 1.1 skrll * so adjust DMA mode if needed 183 1.1 skrll */ 184 1.1 skrll if (drvp->PIO_mode >= 3 && 185 1.1 skrll (drvp->DMA_mode + 2) > drvp->PIO_mode) { 186 1.1 skrll drvp->DMA_mode = drvp->PIO_mode - 2; 187 1.1 skrll } 188 1.1 skrll idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 189 1.1 skrll tim = natsemi_dma_pulse[drvp->DMA_mode] | 190 1.1 skrll (natsemi_dma_recover[drvp->DMA_mode] << 4); 191 1.1 skrll 192 1.1 skrll } 193 1.1 skrll 194 1.1 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, 195 1.1 skrll NATSEMI_RTREG(chp->ch_channel, drive), tim); 196 1.1 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, 197 1.1 skrll NATSEMI_WTREG(chp->ch_channel, drive), tim); 198 1.1 skrll } 199 1.1 skrll 200 1.1 skrll if (idedma_ctl != 0) { 201 1.1 skrll /* Add software bits in status register */ 202 1.1 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 203 1.1 skrll idedma_ctl); 204 1.1 skrll 205 1.1 skrll } 206 1.1 skrll /* Go ahead and ack interrupts generated during probe. */ 207 1.1 skrll natsemi_irqack(chp); 208 1.1 skrll } 209 1.1 skrll 210 1.1 skrll void 211 1.1 skrll natsemi_irqack(struct ata_channel *chp) 212 1.1 skrll { 213 1.1 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 214 1.1 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 215 1.1 skrll uint8_t clr; 216 1.1 skrll 217 1.1 skrll /* Errata: The "clear" bits are in the wrong register *sigh* */ 218 1.1 skrll clr = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0); 219 1.1 skrll clr |= bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0) & 220 1.1 skrll (IDEDMA_CTL_ERR | IDEDMA_CTL_INTR); 221 1.1 skrll bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0, clr); 222 1.1 skrll } 223 1.1 skrll 224 1.1 skrll int 225 1.1 skrll natsemi_pci_intr(void *arg) 226 1.1 skrll { 227 1.1 skrll struct pciide_softc *sc = arg; 228 1.1 skrll struct pciide_channel *cp; 229 1.1 skrll struct ata_channel *wdc_cp; 230 1.1 skrll int i, rv, crv; 231 1.1 skrll uint8_t msk; 232 1.1 skrll 233 1.1 skrll rv = 0; 234 1.1 skrll msk = pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2); 235 1.1 skrll for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) { 236 1.1 skrll cp = &sc->pciide_channels[i]; 237 1.1 skrll wdc_cp = &cp->ata_channel; 238 1.1 skrll 239 1.1 skrll /* If a compat channel skip. */ 240 1.1 skrll if (cp->compat) 241 1.1 skrll continue; 242 1.1 skrll 243 1.1 skrll /* If this channel is masked, skip it. */ 244 1.1 skrll if (msk & NATSEMI_CHMASK(i)) 245 1.1 skrll continue; 246 1.1 skrll 247 1.1 skrll crv = wdcintr(wdc_cp); 248 1.1 skrll if (crv == 0) 249 1.1 skrll ; /* leave alone */ 250 1.1 skrll else if (crv == 1) 251 1.1 skrll rv = 1; /* claim the intr */ 252 1.1 skrll else if (rv == 0) /* crv should be -1 in this case */ 253 1.1 skrll rv = crv; /* if we've done no better, take it */ 254 1.1 skrll } 255 1.1 skrll return (rv); 256 1.1 skrll } 257