nside.c revision 1.7.2.2 1 /* $NetBSD: nside.c,v 1.7.2.2 2014/08/20 00:03:43 tls Exp $ */
2
3 /*
4 * Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 */
26
27 #include <sys/cdefs.h>
28 __KERNEL_RCSID(0, "$NetBSD: nside.c,v 1.7.2.2 2014/08/20 00:03:43 tls Exp $");
29
30 #include <sys/param.h>
31 #include <sys/systm.h>
32
33 #include <dev/pci/pcivar.h>
34 #include <dev/pci/pcidevs.h>
35 #include <dev/pci/pciidereg.h>
36 #include <dev/pci/pciidevar.h>
37 #include <dev/pci/pciide_natsemi_reg.h>
38
39 static void natsemi_chip_map(struct pciide_softc *,
40 const struct pci_attach_args *);
41 static void natsemi_setup_channel(struct ata_channel *);
42 static int natsemi_pci_intr(void *);
43 static void natsemi_irqack(struct ata_channel *);
44
45 static int nside_match(device_t, cfdata_t, void *);
46 static void nside_attach(device_t, device_t, void *);
47
48 CFATTACH_DECL_NEW(nside, sizeof(struct pciide_softc),
49 nside_match, nside_attach, pciide_detach, NULL);
50
51 static const struct pciide_product_desc pciide_natsemi_products[] = {
52 { PCI_PRODUCT_NS_PC87415, /* National Semi PC87415 IDE */
53 0,
54 "National Semiconductor PC87415 IDE Controller",
55 natsemi_chip_map,
56 },
57 { 0,
58 0,
59 NULL,
60 NULL
61 }
62 };
63
64 static int
65 nside_match(device_t parent, cfdata_t match, void *aux)
66 {
67 struct pci_attach_args *pa = aux;
68
69 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NS &&
70 PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
71 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
72 if (pciide_lookup_product(pa->pa_id, pciide_natsemi_products))
73 return 2;
74 }
75 return 0;
76 }
77
78 static void
79 nside_attach(device_t parent, device_t self, void *aux)
80 {
81 struct pci_attach_args *pa = aux;
82 struct pciide_softc *sc = device_private(self);
83
84 self->dv_maxphys = MIN(parent->dv_maxphys, MACHINE_MAXPHYS);
85
86 sc->sc_wdcdev.sc_atac.atac_dev = self;
87
88 pciide_common_attach(sc, pa,
89 pciide_lookup_product(pa->pa_id, pciide_natsemi_products));
90 }
91
92 static void
93 natsemi_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
94 {
95 struct pciide_channel *cp;
96 int channel;
97 pcireg_t interface, ctl;
98
99 if (pciide_chipen(sc, pa) == 0)
100 return;
101
102 aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
103 "bus-master DMA support present");
104 pciide_mapreg_dma(sc, pa);
105 aprint_verbose("\n");
106
107 sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
108
109 if (sc->sc_dma_ok) {
110 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
111 sc->sc_wdcdev.irqack = natsemi_irqack;
112 }
113
114 pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CCBT, 0xb7);
115
116 /*
117 * Mask off interrupts from both channels, appropriate channel(s)
118 * will be unmasked later.
119 */
120 pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2,
121 pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2) |
122 NATSEMI_CHMASK(0) | NATSEMI_CHMASK(1));
123
124 sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
125 sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
126 sc->sc_wdcdev.sc_atac.atac_set_modes = natsemi_setup_channel;
127 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
128 sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
129 sc->sc_wdcdev.wdc_maxdrives = 2;
130
131 interface = PCI_INTERFACE(pa->pa_class);
132 interface &= ~PCIIDE_CHANSTATUS_EN; /* Reserved on PC87415 */
133
134 /* If we're in PCIIDE mode, unmask INTA, otherwise mask it. */
135 ctl = pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL1);
136 if (interface & (PCIIDE_INTERFACE_PCI(0) | PCIIDE_INTERFACE_PCI(1)))
137 ctl &= ~NATSEMI_CTRL1_INTAMASK;
138 else
139 ctl |= NATSEMI_CTRL1_INTAMASK;
140 pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL1, ctl);
141
142 wdc_allocate_regs(&sc->sc_wdcdev);
143
144 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; channel++) {
145 cp = &sc->pciide_channels[channel];
146 if (pciide_chansetup(sc, channel, interface) == 0)
147 continue;
148
149 pciide_mapchan(pa, cp, interface, natsemi_pci_intr);
150
151 pciide_pci_write(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2,
152 pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2) &
153 ~(NATSEMI_CHMASK(channel)));
154 }
155 }
156
157 void
158 natsemi_setup_channel(struct ata_channel *chp)
159 {
160 struct ata_drive_datas *drvp;
161 int drive, ndrives = 0;
162 uint32_t idedma_ctl = 0;
163 struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
164 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
165 uint8_t tim;
166
167 /* setup DMA if needed */
168 pciide_channel_dma_setup(cp);
169
170 for (drive = 0; drive < 2; drive++) {
171 drvp = &chp->ch_drive[drive];
172 /* If no drive, skip */
173 if (drvp->drive_type == ATA_DRIVET_NONE)
174 continue;
175
176 ndrives++;
177 /* add timing values, setup DMA if needed */
178 if ((drvp->drive_flags & ATA_DRIVE_DMA) == 0) {
179 tim = natsemi_pio_pulse[drvp->PIO_mode] |
180 (natsemi_pio_recover[drvp->PIO_mode] << 4);
181 } else {
182 /*
183 * use Multiword DMA
184 * Timings will be used for both PIO and DMA,
185 * so adjust DMA mode if needed
186 */
187 if (drvp->PIO_mode >= 3 &&
188 (drvp->DMA_mode + 2) > drvp->PIO_mode) {
189 drvp->DMA_mode = drvp->PIO_mode - 2;
190 }
191 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
192 tim = natsemi_dma_pulse[drvp->DMA_mode] |
193 (natsemi_dma_recover[drvp->DMA_mode] << 4);
194
195 }
196
197 pciide_pci_write(sc->sc_pc, sc->sc_tag,
198 NATSEMI_RTREG(chp->ch_channel, drive), tim);
199 pciide_pci_write(sc->sc_pc, sc->sc_tag,
200 NATSEMI_WTREG(chp->ch_channel, drive), tim);
201 }
202
203 if (idedma_ctl != 0) {
204 /* Add software bits in status register */
205 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
206 idedma_ctl);
207
208 }
209 /* Go ahead and ack interrupts generated during probe. */
210 natsemi_irqack(chp);
211 }
212
213 void
214 natsemi_irqack(struct ata_channel *chp)
215 {
216 struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
217 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
218 uint8_t clr;
219
220 /* Errata: The "clear" bits are in the wrong register *sigh* */
221 clr = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0);
222 clr |= bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0) &
223 (IDEDMA_CTL_ERR | IDEDMA_CTL_INTR);
224 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0, clr);
225 }
226
227 int
228 natsemi_pci_intr(void *arg)
229 {
230 struct pciide_softc *sc = arg;
231 struct pciide_channel *cp;
232 struct ata_channel *wdc_cp;
233 int i, rv, crv;
234 uint8_t msk;
235
236 rv = 0;
237 msk = pciide_pci_read(sc->sc_pc, sc->sc_tag, NATSEMI_CTRL2);
238 for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
239 cp = &sc->pciide_channels[i];
240 wdc_cp = &cp->ata_channel;
241
242 /* If a compat channel skip. */
243 if (cp->compat)
244 continue;
245
246 /* If this channel is masked, skip it. */
247 if (msk & NATSEMI_CHMASK(i))
248 continue;
249
250 crv = wdcintr(wdc_cp);
251 if (crv == 0)
252 ; /* leave alone */
253 else if (crv == 1)
254 rv = 1; /* claim the intr */
255 else if (rv == 0) /* crv should be -1 in this case */
256 rv = crv; /* if we've done no better, take it */
257 }
258 return (rv);
259 }
260