nvme_pci.c revision 1.37 1 1.37 pgoyette /* $NetBSD: nvme_pci.c,v 1.37 2022/08/15 18:06:04 pgoyette Exp $ */
2 1.1 nonaka /* $OpenBSD: nvme_pci.c,v 1.3 2016/04/14 11:18:32 dlg Exp $ */
3 1.1 nonaka
4 1.1 nonaka /*
5 1.1 nonaka * Copyright (c) 2014 David Gwynne <dlg (at) openbsd.org>
6 1.1 nonaka *
7 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any
8 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above
9 1.1 nonaka * copyright notice and this permission notice appear in all copies.
10 1.1 nonaka *
11 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 nonaka */
19 1.1 nonaka
20 1.1 nonaka /*-
21 1.1 nonaka * Copyright (C) 2016 NONAKA Kimihiro <nonaka (at) netbsd.org>
22 1.1 nonaka * All rights reserved.
23 1.1 nonaka *
24 1.1 nonaka * Redistribution and use in source and binary forms, with or without
25 1.1 nonaka * modification, are permitted provided that the following conditions
26 1.1 nonaka * are met:
27 1.1 nonaka * 1. Redistributions of source code must retain the above copyright
28 1.1 nonaka * notice, this list of conditions and the following disclaimer.
29 1.1 nonaka * 2. Redistributions in binary form must reproduce the above copyright
30 1.1 nonaka * notice, this list of conditions and the following disclaimer in the
31 1.1 nonaka * documentation and/or other materials provided with the distribution.
32 1.1 nonaka *
33 1.1 nonaka * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
34 1.1 nonaka * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
35 1.1 nonaka * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
36 1.1 nonaka * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
37 1.1 nonaka * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
38 1.1 nonaka * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
39 1.1 nonaka * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
40 1.1 nonaka * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
41 1.1 nonaka * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
42 1.1 nonaka * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
43 1.1 nonaka */
44 1.1 nonaka
45 1.1 nonaka #include <sys/cdefs.h>
46 1.37 pgoyette __KERNEL_RCSID(0, "$NetBSD: nvme_pci.c,v 1.37 2022/08/15 18:06:04 pgoyette Exp $");
47 1.1 nonaka
48 1.1 nonaka #include <sys/param.h>
49 1.1 nonaka #include <sys/systm.h>
50 1.1 nonaka #include <sys/kernel.h>
51 1.1 nonaka #include <sys/device.h>
52 1.1 nonaka #include <sys/bitops.h>
53 1.1 nonaka #include <sys/bus.h>
54 1.1 nonaka #include <sys/cpu.h>
55 1.1 nonaka #include <sys/interrupt.h>
56 1.1 nonaka #include <sys/kmem.h>
57 1.1 nonaka #include <sys/pmf.h>
58 1.6 jdolecek #include <sys/module.h>
59 1.1 nonaka
60 1.1 nonaka #include <dev/pci/pcireg.h>
61 1.1 nonaka #include <dev/pci/pcivar.h>
62 1.20 nonaka #include <dev/pci/pcidevs.h>
63 1.1 nonaka
64 1.1 nonaka #include <dev/ic/nvmereg.h>
65 1.1 nonaka #include <dev/ic/nvmevar.h>
66 1.1 nonaka
67 1.1 nonaka int nvme_pci_force_intx = 0;
68 1.14 jdolecek int nvme_pci_mpsafe = 1;
69 1.1 nonaka int nvme_pci_mq = 1; /* INTx: ioq=1, MSI/MSI-X: ioq=ncpu */
70 1.1 nonaka
71 1.1 nonaka #define NVME_PCI_BAR 0x10
72 1.1 nonaka
73 1.1 nonaka struct nvme_pci_softc {
74 1.1 nonaka struct nvme_softc psc_nvme;
75 1.1 nonaka
76 1.1 nonaka pci_chipset_tag_t psc_pc;
77 1.1 nonaka pci_intr_handle_t *psc_intrs;
78 1.1 nonaka int psc_nintrs;
79 1.1 nonaka };
80 1.1 nonaka
81 1.1 nonaka static int nvme_pci_match(device_t, cfdata_t, void *);
82 1.1 nonaka static void nvme_pci_attach(device_t, device_t, void *);
83 1.1 nonaka static int nvme_pci_detach(device_t, int);
84 1.15 pgoyette static int nvme_pci_rescan(device_t, const char *, const int *);
85 1.30 riastrad static bool nvme_pci_suspend(device_t, const pmf_qual_t *);
86 1.30 riastrad static bool nvme_pci_resume(device_t, const pmf_qual_t *);
87 1.1 nonaka
88 1.1 nonaka CFATTACH_DECL3_NEW(nvme_pci, sizeof(struct nvme_pci_softc),
89 1.15 pgoyette nvme_pci_match, nvme_pci_attach, nvme_pci_detach, NULL, nvme_pci_rescan,
90 1.1 nonaka nvme_childdet, DVF_DETACH_SHUTDOWN);
91 1.1 nonaka
92 1.1 nonaka static int nvme_pci_intr_establish(struct nvme_softc *,
93 1.1 nonaka uint16_t, struct nvme_queue *);
94 1.1 nonaka static int nvme_pci_intr_disestablish(struct nvme_softc *, uint16_t);
95 1.1 nonaka static int nvme_pci_setup_intr(struct pci_attach_args *,
96 1.1 nonaka struct nvme_pci_softc *);
97 1.1 nonaka
98 1.20 nonaka static const struct nvme_pci_quirk {
99 1.20 nonaka pci_vendor_id_t vendor;
100 1.20 nonaka pci_product_id_t product;
101 1.20 nonaka uint32_t quirks;
102 1.20 nonaka } nvme_pci_quirks[] = {
103 1.20 nonaka { PCI_VENDOR_HGST, PCI_PRODUCT_HGST_SN100,
104 1.20 nonaka NVME_QUIRK_DELAY_B4_CHK_RDY },
105 1.20 nonaka { PCI_VENDOR_HGST, PCI_PRODUCT_HGST_SN200,
106 1.20 nonaka NVME_QUIRK_DELAY_B4_CHK_RDY },
107 1.20 nonaka { PCI_VENDOR_BEIJING_MEMBLAZE, PCI_PRODUCT_BEIJING_MEMBLAZE_PBLAZE4,
108 1.20 nonaka NVME_QUIRK_DELAY_B4_CHK_RDY },
109 1.20 nonaka { PCI_VENDOR_SAMSUNGELEC3, PCI_PRODUCT_SAMSUNGELEC3_172X,
110 1.20 nonaka NVME_QUIRK_DELAY_B4_CHK_RDY },
111 1.20 nonaka { PCI_VENDOR_SAMSUNGELEC3, PCI_PRODUCT_SAMSUNGELEC3_172XAB,
112 1.20 nonaka NVME_QUIRK_DELAY_B4_CHK_RDY },
113 1.28 jdolecek { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DC_P4500_SSD,
114 1.28 jdolecek NVME_QUIRK_NOMSI },
115 1.20 nonaka };
116 1.20 nonaka
117 1.20 nonaka static const struct nvme_pci_quirk *
118 1.20 nonaka nvme_pci_lookup_quirk(struct pci_attach_args *pa)
119 1.20 nonaka {
120 1.20 nonaka const struct nvme_pci_quirk *q;
121 1.20 nonaka int i;
122 1.20 nonaka
123 1.20 nonaka for (i = 0; i < __arraycount(nvme_pci_quirks); i++) {
124 1.20 nonaka q = &nvme_pci_quirks[i];
125 1.20 nonaka
126 1.20 nonaka if (PCI_VENDOR(pa->pa_id) == q->vendor &&
127 1.20 nonaka PCI_PRODUCT(pa->pa_id) == q->product)
128 1.20 nonaka return q;
129 1.20 nonaka }
130 1.20 nonaka return NULL;
131 1.20 nonaka }
132 1.20 nonaka
133 1.1 nonaka static int
134 1.1 nonaka nvme_pci_match(device_t parent, cfdata_t match, void *aux)
135 1.1 nonaka {
136 1.1 nonaka struct pci_attach_args *pa = aux;
137 1.1 nonaka
138 1.1 nonaka if (PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
139 1.1 nonaka PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_NVM &&
140 1.31 skrll PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_NVM_NVME_IO)
141 1.1 nonaka return 1;
142 1.1 nonaka
143 1.1 nonaka return 0;
144 1.1 nonaka }
145 1.1 nonaka
146 1.1 nonaka static void
147 1.1 nonaka nvme_pci_attach(device_t parent, device_t self, void *aux)
148 1.1 nonaka {
149 1.1 nonaka struct nvme_pci_softc *psc = device_private(self);
150 1.1 nonaka struct nvme_softc *sc = &psc->psc_nvme;
151 1.1 nonaka struct pci_attach_args *pa = aux;
152 1.20 nonaka const struct nvme_pci_quirk *quirk;
153 1.9 jdolecek pcireg_t memtype, reg;
154 1.1 nonaka bus_addr_t memaddr;
155 1.11 jdolecek int flags, error;
156 1.11 jdolecek int msixoff;
157 1.1 nonaka
158 1.1 nonaka sc->sc_dev = self;
159 1.1 nonaka psc->psc_pc = pa->pa_pc;
160 1.1 nonaka if (pci_dma64_available(pa))
161 1.1 nonaka sc->sc_dmat = pa->pa_dmat64;
162 1.1 nonaka else
163 1.1 nonaka sc->sc_dmat = pa->pa_dmat;
164 1.1 nonaka
165 1.28 jdolecek quirk = nvme_pci_lookup_quirk(pa);
166 1.28 jdolecek if (quirk != NULL)
167 1.28 jdolecek sc->sc_quirks = quirk->quirks;
168 1.28 jdolecek
169 1.1 nonaka pci_aprint_devinfo(pa, NULL);
170 1.1 nonaka
171 1.1 nonaka /* Map registers */
172 1.1 nonaka memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, NVME_PCI_BAR);
173 1.1 nonaka if (PCI_MAPREG_TYPE(memtype) != PCI_MAPREG_TYPE_MEM) {
174 1.1 nonaka aprint_error_dev(self, "invalid type (type=0x%x)\n", memtype);
175 1.1 nonaka return;
176 1.1 nonaka }
177 1.26 msaitoh reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
178 1.26 msaitoh if (((reg & PCI_COMMAND_MASTER_ENABLE) == 0) ||
179 1.26 msaitoh ((reg & PCI_COMMAND_MEM_ENABLE) == 0)) {
180 1.26 msaitoh /*
181 1.26 msaitoh * Enable address decoding for memory range in case BIOS or
182 1.26 msaitoh * UEFI didn't set it.
183 1.26 msaitoh */
184 1.26 msaitoh reg |= PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_MEM_ENABLE;
185 1.26 msaitoh pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
186 1.26 msaitoh reg);
187 1.26 msaitoh }
188 1.26 msaitoh
189 1.1 nonaka sc->sc_iot = pa->pa_memt;
190 1.25 msaitoh error = pci_mapreg_info(pa->pa_pc, pa->pa_tag, NVME_PCI_BAR,
191 1.1 nonaka memtype, &memaddr, &sc->sc_ios, &flags);
192 1.1 nonaka if (error) {
193 1.1 nonaka aprint_error_dev(self, "can't get map info\n");
194 1.1 nonaka return;
195 1.1 nonaka }
196 1.11 jdolecek
197 1.1 nonaka if (pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSIX, &msixoff,
198 1.1 nonaka NULL)) {
199 1.1 nonaka pcireg_t msixtbl;
200 1.1 nonaka uint32_t table_offset;
201 1.1 nonaka int bir;
202 1.1 nonaka
203 1.1 nonaka msixtbl = pci_conf_read(pa->pa_pc, pa->pa_tag,
204 1.1 nonaka msixoff + PCI_MSIX_TBLOFFSET);
205 1.1 nonaka table_offset = msixtbl & PCI_MSIX_TBLOFFSET_MASK;
206 1.27 msaitoh bir = msixtbl & PCI_MSIX_TBLBIR_MASK;
207 1.25 msaitoh if (bir == PCI_MAPREG_NUM(NVME_PCI_BAR)) {
208 1.1 nonaka sc->sc_ios = table_offset;
209 1.1 nonaka }
210 1.1 nonaka }
211 1.11 jdolecek
212 1.1 nonaka error = bus_space_map(sc->sc_iot, memaddr, sc->sc_ios, flags,
213 1.1 nonaka &sc->sc_ioh);
214 1.1 nonaka if (error != 0) {
215 1.1 nonaka aprint_error_dev(self, "can't map mem space (error=%d)\n",
216 1.1 nonaka error);
217 1.1 nonaka return;
218 1.1 nonaka }
219 1.1 nonaka
220 1.1 nonaka /* Establish interrupts */
221 1.1 nonaka if (nvme_pci_setup_intr(pa, psc) != 0) {
222 1.1 nonaka aprint_error_dev(self, "unable to allocate interrupt\n");
223 1.1 nonaka goto unmap;
224 1.1 nonaka }
225 1.1 nonaka sc->sc_intr_establish = nvme_pci_intr_establish;
226 1.1 nonaka sc->sc_intr_disestablish = nvme_pci_intr_disestablish;
227 1.1 nonaka
228 1.5 jdolecek sc->sc_ih = kmem_zalloc(sizeof(*sc->sc_ih) * psc->psc_nintrs, KM_SLEEP);
229 1.16 jdolecek sc->sc_softih = kmem_zalloc(
230 1.16 jdolecek sizeof(*sc->sc_softih) * psc->psc_nintrs, KM_SLEEP);
231 1.20 nonaka
232 1.1 nonaka if (nvme_attach(sc) != 0) {
233 1.1 nonaka /* error printed by nvme_attach() */
234 1.14 jdolecek goto softintr_free;
235 1.1 nonaka }
236 1.1 nonaka
237 1.30 riastrad if (!pmf_device_register(self, nvme_pci_suspend, nvme_pci_resume))
238 1.1 nonaka aprint_error_dev(self, "couldn't establish power handler\n");
239 1.1 nonaka
240 1.1 nonaka SET(sc->sc_flags, NVME_F_ATTACHED);
241 1.1 nonaka return;
242 1.1 nonaka
243 1.14 jdolecek softintr_free:
244 1.16 jdolecek kmem_free(sc->sc_softih, sizeof(*sc->sc_softih) * psc->psc_nintrs);
245 1.5 jdolecek kmem_free(sc->sc_ih, sizeof(*sc->sc_ih) * psc->psc_nintrs);
246 1.1 nonaka sc->sc_nq = 0;
247 1.1 nonaka pci_intr_release(pa->pa_pc, psc->psc_intrs, psc->psc_nintrs);
248 1.1 nonaka psc->psc_nintrs = 0;
249 1.1 nonaka unmap:
250 1.1 nonaka bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
251 1.1 nonaka sc->sc_ios = 0;
252 1.1 nonaka }
253 1.1 nonaka
254 1.1 nonaka static int
255 1.15 pgoyette nvme_pci_rescan(device_t self, const char *attr, const int *flags)
256 1.15 pgoyette {
257 1.15 pgoyette
258 1.15 pgoyette return nvme_rescan(self, attr, flags);
259 1.15 pgoyette }
260 1.15 pgoyette
261 1.30 riastrad static bool
262 1.30 riastrad nvme_pci_suspend(device_t self, const pmf_qual_t *qual)
263 1.30 riastrad {
264 1.30 riastrad struct nvme_pci_softc *psc = device_private(self);
265 1.30 riastrad struct nvme_softc *sc = &psc->psc_nvme;
266 1.30 riastrad int error;
267 1.30 riastrad
268 1.30 riastrad error = nvme_suspend(sc);
269 1.30 riastrad if (error)
270 1.30 riastrad return false;
271 1.30 riastrad
272 1.30 riastrad return true;
273 1.30 riastrad }
274 1.30 riastrad
275 1.30 riastrad static bool
276 1.30 riastrad nvme_pci_resume(device_t self, const pmf_qual_t *qual)
277 1.30 riastrad {
278 1.30 riastrad struct nvme_pci_softc *psc = device_private(self);
279 1.30 riastrad struct nvme_softc *sc = &psc->psc_nvme;
280 1.30 riastrad int error;
281 1.30 riastrad
282 1.30 riastrad error = nvme_resume(sc);
283 1.30 riastrad if (error)
284 1.30 riastrad return false;
285 1.30 riastrad
286 1.30 riastrad return true;
287 1.30 riastrad }
288 1.30 riastrad
289 1.15 pgoyette static int
290 1.1 nonaka nvme_pci_detach(device_t self, int flags)
291 1.1 nonaka {
292 1.1 nonaka struct nvme_pci_softc *psc = device_private(self);
293 1.1 nonaka struct nvme_softc *sc = &psc->psc_nvme;
294 1.5 jdolecek int error;
295 1.1 nonaka
296 1.1 nonaka if (!ISSET(sc->sc_flags, NVME_F_ATTACHED))
297 1.1 nonaka return 0;
298 1.1 nonaka
299 1.1 nonaka error = nvme_detach(sc, flags);
300 1.1 nonaka if (error)
301 1.1 nonaka return error;
302 1.1 nonaka
303 1.16 jdolecek kmem_free(sc->sc_softih, sizeof(*sc->sc_softih) * psc->psc_nintrs);
304 1.16 jdolecek sc->sc_softih = NULL;
305 1.16 jdolecek
306 1.5 jdolecek kmem_free(sc->sc_ih, sizeof(*sc->sc_ih) * psc->psc_nintrs);
307 1.1 nonaka pci_intr_release(psc->psc_pc, psc->psc_intrs, psc->psc_nintrs);
308 1.1 nonaka bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
309 1.1 nonaka return 0;
310 1.1 nonaka }
311 1.1 nonaka
312 1.1 nonaka static int
313 1.1 nonaka nvme_pci_intr_establish(struct nvme_softc *sc, uint16_t qid,
314 1.1 nonaka struct nvme_queue *q)
315 1.1 nonaka {
316 1.1 nonaka struct nvme_pci_softc *psc = (struct nvme_pci_softc *)sc;
317 1.1 nonaka char intr_xname[INTRDEVNAMEBUF];
318 1.1 nonaka char intrbuf[PCI_INTRSTR_LEN];
319 1.1 nonaka const char *intrstr = NULL;
320 1.1 nonaka int (*ih_func)(void *);
321 1.16 jdolecek void (*ih_func_soft)(void *);
322 1.1 nonaka void *ih_arg;
323 1.1 nonaka int error;
324 1.1 nonaka
325 1.11 jdolecek KASSERT(sc->sc_use_mq || qid == NVME_ADMIN_Q);
326 1.1 nonaka KASSERT(sc->sc_ih[qid] == NULL);
327 1.1 nonaka
328 1.1 nonaka if (nvme_pci_mpsafe) {
329 1.1 nonaka pci_intr_setattr(psc->psc_pc, &psc->psc_intrs[qid],
330 1.1 nonaka PCI_INTR_MPSAFE, true);
331 1.1 nonaka }
332 1.11 jdolecek
333 1.1 nonaka if (!sc->sc_use_mq) {
334 1.1 nonaka snprintf(intr_xname, sizeof(intr_xname), "%s",
335 1.1 nonaka device_xname(sc->sc_dev));
336 1.1 nonaka ih_arg = sc;
337 1.1 nonaka ih_func = nvme_intr;
338 1.16 jdolecek ih_func_soft = nvme_softintr_intx;
339 1.17 knakahar } else {
340 1.11 jdolecek if (qid == NVME_ADMIN_Q) {
341 1.1 nonaka snprintf(intr_xname, sizeof(intr_xname), "%s adminq",
342 1.1 nonaka device_xname(sc->sc_dev));
343 1.1 nonaka } else {
344 1.1 nonaka snprintf(intr_xname, sizeof(intr_xname), "%s ioq%d",
345 1.1 nonaka device_xname(sc->sc_dev), qid);
346 1.1 nonaka }
347 1.1 nonaka ih_arg = q;
348 1.14 jdolecek ih_func = nvme_intr_msi;
349 1.16 jdolecek ih_func_soft = nvme_softintr_msi;
350 1.1 nonaka }
351 1.14 jdolecek
352 1.14 jdolecek /* establish hardware interrupt */
353 1.1 nonaka sc->sc_ih[qid] = pci_intr_establish_xname(psc->psc_pc,
354 1.1 nonaka psc->psc_intrs[qid], IPL_BIO, ih_func, ih_arg, intr_xname);
355 1.1 nonaka if (sc->sc_ih[qid] == NULL) {
356 1.1 nonaka aprint_error_dev(sc->sc_dev,
357 1.1 nonaka "unable to establish %s interrupt\n", intr_xname);
358 1.1 nonaka return 1;
359 1.1 nonaka }
360 1.14 jdolecek
361 1.16 jdolecek /* establish also the software interrupt */
362 1.16 jdolecek sc->sc_softih[qid] = softint_establish(
363 1.16 jdolecek SOFTINT_BIO|(nvme_pci_mpsafe ? SOFTINT_MPSAFE : 0),
364 1.16 jdolecek ih_func_soft, q);
365 1.16 jdolecek if (sc->sc_softih[qid] == NULL) {
366 1.16 jdolecek pci_intr_disestablish(psc->psc_pc, sc->sc_ih[qid]);
367 1.16 jdolecek sc->sc_ih[qid] = NULL;
368 1.16 jdolecek
369 1.16 jdolecek aprint_error_dev(sc->sc_dev,
370 1.16 jdolecek "unable to establish %s soft interrupt\n",
371 1.16 jdolecek intr_xname);
372 1.16 jdolecek return 1;
373 1.14 jdolecek }
374 1.16 jdolecek
375 1.1 nonaka intrstr = pci_intr_string(psc->psc_pc, psc->psc_intrs[qid], intrbuf,
376 1.1 nonaka sizeof(intrbuf));
377 1.1 nonaka if (!sc->sc_use_mq) {
378 1.1 nonaka aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
379 1.17 knakahar } else if (qid == NVME_ADMIN_Q) {
380 1.1 nonaka aprint_normal_dev(sc->sc_dev,
381 1.1 nonaka "for admin queue interrupting at %s\n", intrstr);
382 1.1 nonaka } else if (!nvme_pci_mpsafe) {
383 1.1 nonaka aprint_normal_dev(sc->sc_dev,
384 1.1 nonaka "for io queue %d interrupting at %s\n", qid, intrstr);
385 1.1 nonaka } else {
386 1.11 jdolecek kcpuset_t *affinity;
387 1.11 jdolecek cpuid_t affinity_to;
388 1.11 jdolecek
389 1.1 nonaka kcpuset_create(&affinity, true);
390 1.1 nonaka affinity_to = (qid - 1) % ncpu;
391 1.1 nonaka kcpuset_set(affinity, affinity_to);
392 1.1 nonaka error = interrupt_distribute(sc->sc_ih[qid], affinity, NULL);
393 1.1 nonaka kcpuset_destroy(affinity);
394 1.1 nonaka aprint_normal_dev(sc->sc_dev,
395 1.1 nonaka "for io queue %d interrupting at %s", qid, intrstr);
396 1.1 nonaka if (error == 0)
397 1.1 nonaka aprint_normal(" affinity to cpu%lu", affinity_to);
398 1.1 nonaka aprint_normal("\n");
399 1.1 nonaka }
400 1.1 nonaka return 0;
401 1.1 nonaka }
402 1.1 nonaka
403 1.1 nonaka static int
404 1.1 nonaka nvme_pci_intr_disestablish(struct nvme_softc *sc, uint16_t qid)
405 1.1 nonaka {
406 1.1 nonaka struct nvme_pci_softc *psc = (struct nvme_pci_softc *)sc;
407 1.1 nonaka
408 1.14 jdolecek KASSERT(sc->sc_use_mq || qid == NVME_ADMIN_Q);
409 1.14 jdolecek KASSERT(sc->sc_ih[qid] != NULL);
410 1.1 nonaka
411 1.14 jdolecek if (sc->sc_softih) {
412 1.14 jdolecek softint_disestablish(sc->sc_softih[qid]);
413 1.14 jdolecek sc->sc_softih[qid] = NULL;
414 1.14 jdolecek }
415 1.1 nonaka
416 1.1 nonaka pci_intr_disestablish(psc->psc_pc, sc->sc_ih[qid]);
417 1.1 nonaka sc->sc_ih[qid] = NULL;
418 1.1 nonaka
419 1.1 nonaka return 0;
420 1.1 nonaka }
421 1.1 nonaka
422 1.1 nonaka static int
423 1.1 nonaka nvme_pci_setup_intr(struct pci_attach_args *pa, struct nvme_pci_softc *psc)
424 1.1 nonaka {
425 1.1 nonaka struct nvme_softc *sc = &psc->psc_nvme;
426 1.11 jdolecek int error;
427 1.22 jdolecek int counts[PCI_INTR_TYPE_SIZE];
428 1.1 nonaka pci_intr_handle_t *ihps;
429 1.22 jdolecek int intr_type;
430 1.1 nonaka
431 1.22 jdolecek memset(counts, 0, sizeof(counts));
432 1.22 jdolecek
433 1.22 jdolecek if (nvme_pci_force_intx)
434 1.29 jdolecek goto setup_intx;
435 1.1 nonaka
436 1.1 nonaka /* MSI-X */
437 1.21 riastrad counts[PCI_INTR_TYPE_MSIX] = uimin(pci_msix_count(pa->pa_pc, pa->pa_tag),
438 1.1 nonaka ncpu + 1);
439 1.23 jdolecek if (counts[PCI_INTR_TYPE_MSIX] < 1) {
440 1.1 nonaka counts[PCI_INTR_TYPE_MSIX] = 0;
441 1.1 nonaka } else if (!nvme_pci_mq || !nvme_pci_mpsafe) {
442 1.24 jdolecek if (counts[PCI_INTR_TYPE_MSIX] > 2)
443 1.23 jdolecek counts[PCI_INTR_TYPE_MSIX] = 2; /* adminq + 1 ioq */
444 1.1 nonaka }
445 1.1 nonaka
446 1.1 nonaka /* MSI */
447 1.28 jdolecek if (sc->sc_quirks & NVME_QUIRK_NOMSI)
448 1.29 jdolecek goto setup_intx;
449 1.1 nonaka counts[PCI_INTR_TYPE_MSI] = pci_msi_count(pa->pa_pc, pa->pa_tag);
450 1.1 nonaka if (counts[PCI_INTR_TYPE_MSI] > 0) {
451 1.1 nonaka while (counts[PCI_INTR_TYPE_MSI] > ncpu + 1) {
452 1.1 nonaka if (counts[PCI_INTR_TYPE_MSI] / 2 <= ncpu + 1)
453 1.1 nonaka break;
454 1.1 nonaka counts[PCI_INTR_TYPE_MSI] /= 2;
455 1.1 nonaka }
456 1.1 nonaka }
457 1.1 nonaka if (counts[PCI_INTR_TYPE_MSI] < 1) {
458 1.1 nonaka counts[PCI_INTR_TYPE_MSI] = 0;
459 1.1 nonaka } else if (!nvme_pci_mq || !nvme_pci_mpsafe) {
460 1.1 nonaka if (counts[PCI_INTR_TYPE_MSI] > 2)
461 1.1 nonaka counts[PCI_INTR_TYPE_MSI] = 2; /* adminq + 1 ioq */
462 1.1 nonaka }
463 1.1 nonaka
464 1.29 jdolecek setup_intx:
465 1.1 nonaka /* INTx */
466 1.1 nonaka counts[PCI_INTR_TYPE_INTX] = 1;
467 1.1 nonaka
468 1.22 jdolecek error = pci_intr_alloc(pa, &ihps, counts, PCI_INTR_TYPE_MSIX);
469 1.22 jdolecek if (error)
470 1.1 nonaka return error;
471 1.1 nonaka
472 1.4 knakahar intr_type = pci_intr_type(pa->pa_pc, ihps[0]);
473 1.1 nonaka
474 1.1 nonaka psc->psc_intrs = ihps;
475 1.22 jdolecek psc->psc_nintrs = counts[intr_type];
476 1.1 nonaka if (intr_type == PCI_INTR_TYPE_MSI) {
477 1.22 jdolecek if (counts[intr_type] > ncpu + 1)
478 1.22 jdolecek counts[intr_type] = ncpu + 1;
479 1.1 nonaka }
480 1.22 jdolecek sc->sc_use_mq = counts[intr_type] > 1;
481 1.22 jdolecek sc->sc_nq = sc->sc_use_mq ? counts[intr_type] - 1 : 1;
482 1.11 jdolecek
483 1.1 nonaka return 0;
484 1.1 nonaka }
485 1.6 jdolecek
486 1.8 pgoyette MODULE(MODULE_CLASS_DRIVER, nvme, "pci,dk_subr");
487 1.6 jdolecek
488 1.6 jdolecek #ifdef _MODULE
489 1.6 jdolecek #include "ioconf.c"
490 1.6 jdolecek #endif
491 1.6 jdolecek
492 1.6 jdolecek static int
493 1.6 jdolecek nvme_modcmd(modcmd_t cmd, void *opaque)
494 1.6 jdolecek {
495 1.6 jdolecek #ifdef _MODULE
496 1.6 jdolecek devmajor_t cmajor, bmajor;
497 1.13 jdolecek extern const struct cdevsw nvme_cdevsw;
498 1.35 pgoyette static bool devsw_ok;
499 1.6 jdolecek #endif
500 1.6 jdolecek int error = 0;
501 1.6 jdolecek
502 1.15 pgoyette #ifdef _MODULE
503 1.6 jdolecek switch (cmd) {
504 1.6 jdolecek case MODULE_CMD_INIT:
505 1.34 pgoyette bmajor = cmajor = NODEVMAJOR;
506 1.13 jdolecek error = devsw_attach(nvme_cd.cd_name, NULL, &bmajor,
507 1.13 jdolecek &nvme_cdevsw, &cmajor);
508 1.13 jdolecek if (error) {
509 1.33 pgoyette aprint_error("%s: unable to register devsw, err %d\n",
510 1.33 pgoyette nvme_cd.cd_name, error);
511 1.13 jdolecek /* do not abort, just /dev/nvme* will not work */
512 1.13 jdolecek }
513 1.34 pgoyette else
514 1.34 pgoyette devsw_ok = true;
515 1.34 pgoyette
516 1.32 pgoyette error = config_init_component(cfdriver_ioconf_nvme_pci,
517 1.32 pgoyette cfattach_ioconf_nvme_pci, cfdata_ioconf_nvme_pci);
518 1.32 pgoyette if (error) {
519 1.35 pgoyette if (devsw_ok) {
520 1.34 pgoyette devsw_detach(NULL, &nvme_cdevsw);
521 1.35 pgoyette devsw_ok = false;
522 1.35 pgoyette }
523 1.32 pgoyette break;
524 1.32 pgoyette }
525 1.15 pgoyette break;
526 1.6 jdolecek case MODULE_CMD_FINI:
527 1.6 jdolecek error = config_fini_component(cfdriver_ioconf_nvme_pci,
528 1.6 jdolecek cfattach_ioconf_nvme_pci, cfdata_ioconf_nvme_pci);
529 1.35 pgoyette if (devsw_ok) {
530 1.34 pgoyette devsw_detach(NULL, &nvme_cdevsw);
531 1.35 pgoyette devsw_ok = false;
532 1.35 pgoyette }
533 1.15 pgoyette break;
534 1.6 jdolecek default:
535 1.15 pgoyette break;
536 1.6 jdolecek }
537 1.15 pgoyette #endif
538 1.15 pgoyette return error;
539 1.6 jdolecek }
540