1 1.25 jakllsch /* $NetBSD: optiide.c,v 1.25 2013/10/07 19:51:55 jakllsch Exp $ */ 2 1.1 bouyer 3 1.1 bouyer /*- 4 1.1 bouyer * Copyright (c) 2000 The NetBSD Foundation, Inc. 5 1.1 bouyer * All rights reserved. 6 1.1 bouyer * 7 1.1 bouyer * This code is derived from software contributed to The NetBSD Foundation 8 1.1 bouyer * by Steve C. Woodford. 9 1.1 bouyer * 10 1.1 bouyer * Redistribution and use in source and binary forms, with or without 11 1.1 bouyer * modification, are permitted provided that the following conditions 12 1.1 bouyer * are met: 13 1.1 bouyer * 1. Redistributions of source code must retain the above copyright 14 1.1 bouyer * notice, this list of conditions and the following disclaimer. 15 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 bouyer * notice, this list of conditions and the following disclaimer in the 17 1.1 bouyer * documentation and/or other materials provided with the distribution. 18 1.1 bouyer * 19 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 bouyer * POSSIBILITY OF SUCH DAMAGE. 30 1.1 bouyer */ 31 1.1 bouyer 32 1.11 lukem #include <sys/cdefs.h> 33 1.25 jakllsch __KERNEL_RCSID(0, "$NetBSD: optiide.c,v 1.25 2013/10/07 19:51:55 jakllsch Exp $"); 34 1.11 lukem 35 1.1 bouyer #include <sys/param.h> 36 1.1 bouyer #include <sys/systm.h> 37 1.1 bouyer 38 1.1 bouyer #include <dev/pci/pcivar.h> 39 1.1 bouyer #include <dev/pci/pcidevs.h> 40 1.1 bouyer #include <dev/pci/pciidereg.h> 41 1.1 bouyer #include <dev/pci/pciidevar.h> 42 1.1 bouyer #include <dev/pci/pciide_opti_reg.h> 43 1.1 bouyer 44 1.19 dyoung static void opti_chip_map(struct pciide_softc*, const struct pci_attach_args*); 45 1.7 thorpej static void opti_setup_channel(struct ata_channel*); 46 1.1 bouyer 47 1.16 cube static int optiide_match(device_t, cfdata_t, void *); 48 1.16 cube static void optiide_attach(device_t, device_t, void *); 49 1.1 bouyer 50 1.16 cube CFATTACH_DECL_NEW(optiide, sizeof(struct pciide_softc), 51 1.25 jakllsch optiide_match, optiide_attach, pciide_detach, NULL); 52 1.1 bouyer 53 1.2 thorpej static const struct pciide_product_desc pciide_opti_products[] = { 54 1.1 bouyer { PCI_PRODUCT_OPTI_82C621, 55 1.1 bouyer 0, 56 1.1 bouyer "OPTi 82c621 PCI IDE controller", 57 1.1 bouyer opti_chip_map, 58 1.1 bouyer }, 59 1.1 bouyer { PCI_PRODUCT_OPTI_82C568, 60 1.1 bouyer 0, 61 1.1 bouyer "OPTi 82c568 (82c621 compatible) PCI IDE controller", 62 1.1 bouyer opti_chip_map, 63 1.1 bouyer }, 64 1.1 bouyer { PCI_PRODUCT_OPTI_82D568, 65 1.1 bouyer 0, 66 1.1 bouyer "OPTi 82d568 (82c621 compatible) PCI IDE controller", 67 1.1 bouyer opti_chip_map, 68 1.1 bouyer }, 69 1.1 bouyer { 0, 70 1.1 bouyer 0, 71 1.1 bouyer NULL, 72 1.1 bouyer NULL 73 1.1 bouyer } 74 1.1 bouyer }; 75 1.1 bouyer 76 1.2 thorpej static int 77 1.16 cube optiide_match(device_t parent, cfdata_t match, void *aux) 78 1.1 bouyer { 79 1.1 bouyer struct pci_attach_args *pa = aux; 80 1.1 bouyer 81 1.3 mycroft if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_OPTI && 82 1.3 mycroft PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE && 83 1.3 mycroft PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) { 84 1.1 bouyer if (pciide_lookup_product(pa->pa_id, pciide_opti_products)) 85 1.1 bouyer return (2); 86 1.1 bouyer } 87 1.1 bouyer return (0); 88 1.1 bouyer } 89 1.1 bouyer 90 1.2 thorpej static void 91 1.16 cube optiide_attach(device_t parent, device_t self, void *aux) 92 1.1 bouyer { 93 1.1 bouyer struct pci_attach_args *pa = aux; 94 1.16 cube struct pciide_softc *sc = device_private(self); 95 1.16 cube 96 1.16 cube sc->sc_wdcdev.sc_atac.atac_dev = self; 97 1.1 bouyer 98 1.1 bouyer pciide_common_attach(sc, pa, 99 1.1 bouyer pciide_lookup_product(pa->pa_id, pciide_opti_products)); 100 1.1 bouyer 101 1.1 bouyer } 102 1.1 bouyer 103 1.2 thorpej static void 104 1.19 dyoung opti_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa) 105 1.1 bouyer { 106 1.1 bouyer struct pciide_channel *cp; 107 1.1 bouyer pcireg_t interface; 108 1.1 bouyer u_int8_t init_ctrl; 109 1.1 bouyer int channel; 110 1.1 bouyer 111 1.1 bouyer if (pciide_chipen(sc, pa) == 0) 112 1.1 bouyer return; 113 1.1 bouyer 114 1.16 cube aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 115 1.16 cube "bus-master DMA support present"); 116 1.1 bouyer 117 1.1 bouyer /* 118 1.1 bouyer * XXXSCW: 119 1.1 bouyer * There seem to be a couple of buggy revisions/implementations 120 1.1 bouyer * of the OPTi pciide chipset. This kludge seems to fix one of 121 1.1 bouyer * the reported problems (PR/11644) but still fails for the 122 1.1 bouyer * other (PR/13151), although the latter may be due to other 123 1.1 bouyer * issues too... 124 1.1 bouyer */ 125 1.1 bouyer if (PCI_REVISION(pa->pa_class) <= 0x12) { 126 1.15 ad aprint_verbose(" but disabled due to chip rev. <= 0x12"); 127 1.1 bouyer sc->sc_dma_ok = 0; 128 1.1 bouyer } else 129 1.1 bouyer pciide_mapreg_dma(sc, pa); 130 1.1 bouyer 131 1.15 ad aprint_verbose("\n"); 132 1.1 bouyer 133 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA32 | ATAC_CAP_DATA16; 134 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 135 1.1 bouyer if (sc->sc_dma_ok) { 136 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA; 137 1.1 bouyer sc->sc_wdcdev.irqack = pciide_irqack; 138 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 139 1.1 bouyer } 140 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = opti_setup_channel; 141 1.1 bouyer 142 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 143 1.9 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS; 144 1.24 bouyer sc->sc_wdcdev.wdc_maxdrives = 2; 145 1.1 bouyer 146 1.1 bouyer init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag, 147 1.1 bouyer OPTI_REG_INIT_CONTROL); 148 1.1 bouyer 149 1.1 bouyer interface = PCI_INTERFACE(pa->pa_class); 150 1.1 bouyer 151 1.7 thorpej wdc_allocate_regs(&sc->sc_wdcdev); 152 1.7 thorpej 153 1.9 thorpej for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 154 1.9 thorpej channel++) { 155 1.1 bouyer cp = &sc->pciide_channels[channel]; 156 1.1 bouyer if (pciide_chansetup(sc, channel, interface) == 0) 157 1.1 bouyer continue; 158 1.1 bouyer if (channel == 1 && 159 1.1 bouyer (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) { 160 1.16 cube aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev, 161 1.16 cube "%s channel ignored (disabled)\n", cp->name); 162 1.7 thorpej cp->ata_channel.ch_flags |= ATACH_DISABLED; 163 1.1 bouyer continue; 164 1.1 bouyer } 165 1.18 jakllsch pciide_mapchan(pa, cp, interface, pciide_pci_intr); 166 1.1 bouyer } 167 1.1 bouyer } 168 1.1 bouyer 169 1.2 thorpej static void 170 1.7 thorpej opti_setup_channel(struct ata_channel *chp) 171 1.1 bouyer { 172 1.1 bouyer struct ata_drive_datas *drvp; 173 1.8 thorpej struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 174 1.8 thorpej struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 175 1.10 thorpej int drive, spd, s; 176 1.1 bouyer int mode[2]; 177 1.1 bouyer u_int8_t rv, mr; 178 1.1 bouyer 179 1.1 bouyer /* 180 1.1 bouyer * The `Delay' and `Address Setup Time' fields of the 181 1.1 bouyer * Miscellaneous Register are always zero initially. 182 1.1 bouyer */ 183 1.1 bouyer mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK; 184 1.1 bouyer mr &= ~(OPTI_MISC_DELAY_MASK | 185 1.1 bouyer OPTI_MISC_ADDR_SETUP_MASK | 186 1.1 bouyer OPTI_MISC_INDEX_MASK); 187 1.1 bouyer 188 1.1 bouyer /* Prime the control register before setting timing values */ 189 1.1 bouyer opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE); 190 1.1 bouyer 191 1.1 bouyer /* Determine the clockrate of the PCIbus the chip is attached to */ 192 1.1 bouyer spd = (int) opti_read_config(chp, OPTI_REG_STRAP); 193 1.1 bouyer spd &= OPTI_STRAP_PCI_SPEED_MASK; 194 1.1 bouyer 195 1.1 bouyer /* setup DMA if needed */ 196 1.1 bouyer pciide_channel_dma_setup(cp); 197 1.1 bouyer 198 1.1 bouyer for (drive = 0; drive < 2; drive++) { 199 1.1 bouyer drvp = &chp->ch_drive[drive]; 200 1.1 bouyer /* If no drive, skip */ 201 1.24 bouyer if (drvp->drive_type == ATA_DRIVET_NONE) { 202 1.1 bouyer mode[drive] = -1; 203 1.1 bouyer continue; 204 1.1 bouyer } 205 1.1 bouyer 206 1.24 bouyer if ((drvp->drive_flags & ATA_DRIVE_DMA)) { 207 1.1 bouyer /* 208 1.1 bouyer * Timings will be used for both PIO and DMA, 209 1.1 bouyer * so adjust DMA mode if needed 210 1.1 bouyer */ 211 1.1 bouyer if (drvp->PIO_mode > (drvp->DMA_mode + 2)) 212 1.1 bouyer drvp->PIO_mode = drvp->DMA_mode + 2; 213 1.1 bouyer if (drvp->DMA_mode + 2 > (drvp->PIO_mode)) 214 1.1 bouyer drvp->DMA_mode = (drvp->PIO_mode > 2) ? 215 1.1 bouyer drvp->PIO_mode - 2 : 0; 216 1.1 bouyer if (drvp->DMA_mode == 0) 217 1.1 bouyer drvp->PIO_mode = 0; 218 1.1 bouyer 219 1.1 bouyer mode[drive] = drvp->DMA_mode + 5; 220 1.1 bouyer } else 221 1.1 bouyer mode[drive] = drvp->PIO_mode; 222 1.1 bouyer 223 1.1 bouyer if (drive && mode[0] >= 0 && 224 1.1 bouyer (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) { 225 1.1 bouyer /* 226 1.1 bouyer * Can't have two drives using different values 227 1.1 bouyer * for `Address Setup Time'. 228 1.1 bouyer * Slow down the faster drive to compensate. 229 1.1 bouyer */ 230 1.1 bouyer int d = (opti_tim_as[spd][mode[0]] > 231 1.1 bouyer opti_tim_as[spd][mode[1]]) ? 0 : 1; 232 1.1 bouyer 233 1.1 bouyer mode[d] = mode[1-d]; 234 1.1 bouyer chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode; 235 1.1 bouyer chp->ch_drive[d].DMA_mode = 0; 236 1.10 thorpej s = splbio(); 237 1.24 bouyer chp->ch_drive[d].drive_flags &= ~ATA_DRIVE_DMA; 238 1.10 thorpej splx(s); 239 1.1 bouyer } 240 1.1 bouyer } 241 1.1 bouyer 242 1.1 bouyer for (drive = 0; drive < 2; drive++) { 243 1.1 bouyer int m; 244 1.1 bouyer if ((m = mode[drive]) < 0) 245 1.1 bouyer continue; 246 1.1 bouyer 247 1.1 bouyer /* Set the Address Setup Time and select appropriate index */ 248 1.1 bouyer rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT; 249 1.1 bouyer rv |= OPTI_MISC_INDEX(drive); 250 1.1 bouyer opti_write_config(chp, OPTI_REG_MISC, mr | rv); 251 1.1 bouyer 252 1.1 bouyer /* Set the pulse width and recovery timing parameters */ 253 1.1 bouyer rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT; 254 1.1 bouyer rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT; 255 1.1 bouyer opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv); 256 1.1 bouyer opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv); 257 1.1 bouyer 258 1.1 bouyer /* Set the Enhanced Mode register appropriately */ 259 1.1 bouyer rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE); 260 1.5 thorpej rv &= ~OPTI_ENH_MODE_MASK(chp->ch_channel, drive); 261 1.5 thorpej rv |= OPTI_ENH_MODE(chp->ch_channel, drive, opti_tim_em[m]); 262 1.1 bouyer pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv); 263 1.1 bouyer } 264 1.1 bouyer 265 1.1 bouyer /* Finally, enable the timings */ 266 1.1 bouyer opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE); 267 1.1 bouyer } 268