optiide.c revision 1.5.4.3 1 1.5.4.3 skrll /* $NetBSD: optiide.c,v 1.5.4.3 2004/08/25 06:58:06 skrll Exp $ */
2 1.5.4.2 skrll
3 1.5.4.2 skrll /*-
4 1.5.4.2 skrll * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.5.4.2 skrll * All rights reserved.
6 1.5.4.2 skrll *
7 1.5.4.2 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.5.4.2 skrll * by Steve C. Woodford.
9 1.5.4.2 skrll *
10 1.5.4.2 skrll * Redistribution and use in source and binary forms, with or without
11 1.5.4.2 skrll * modification, are permitted provided that the following conditions
12 1.5.4.2 skrll * are met:
13 1.5.4.2 skrll * 1. Redistributions of source code must retain the above copyright
14 1.5.4.2 skrll * notice, this list of conditions and the following disclaimer.
15 1.5.4.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.5.4.2 skrll * notice, this list of conditions and the following disclaimer in the
17 1.5.4.2 skrll * documentation and/or other materials provided with the distribution.
18 1.5.4.2 skrll * 3. All advertising materials mentioning features or use of this software
19 1.5.4.2 skrll * must display the following acknowledgement:
20 1.5.4.2 skrll * This product includes software developed by the NetBSD
21 1.5.4.2 skrll * Foundation, Inc. and its contributors.
22 1.5.4.2 skrll * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.5.4.2 skrll * contributors may be used to endorse or promote products derived
24 1.5.4.2 skrll * from this software without specific prior written permission.
25 1.5.4.2 skrll *
26 1.5.4.2 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.5.4.2 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.5.4.2 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.5.4.2 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.5.4.2 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.5.4.2 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.5.4.2 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.5.4.2 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.5.4.2 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.5.4.2 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.5.4.2 skrll * POSSIBILITY OF SUCH DAMAGE.
37 1.5.4.2 skrll */
38 1.5.4.2 skrll
39 1.5.4.2 skrll #include <sys/param.h>
40 1.5.4.2 skrll #include <sys/systm.h>
41 1.5.4.2 skrll
42 1.5.4.2 skrll #include <dev/pci/pcivar.h>
43 1.5.4.2 skrll #include <dev/pci/pcidevs.h>
44 1.5.4.2 skrll #include <dev/pci/pciidereg.h>
45 1.5.4.2 skrll #include <dev/pci/pciidevar.h>
46 1.5.4.2 skrll #include <dev/pci/pciide_opti_reg.h>
47 1.5.4.2 skrll
48 1.5.4.2 skrll static void opti_chip_map(struct pciide_softc*, struct pci_attach_args*);
49 1.5.4.3 skrll static void opti_setup_channel(struct ata_channel*);
50 1.5.4.2 skrll
51 1.5.4.2 skrll static int optiide_match(struct device *, struct cfdata *, void *);
52 1.5.4.2 skrll static void optiide_attach(struct device *, struct device *, void *);
53 1.5.4.2 skrll
54 1.5.4.2 skrll CFATTACH_DECL(optiide, sizeof(struct pciide_softc),
55 1.5.4.2 skrll optiide_match, optiide_attach, NULL, NULL);
56 1.5.4.2 skrll
57 1.5.4.2 skrll static const struct pciide_product_desc pciide_opti_products[] = {
58 1.5.4.2 skrll { PCI_PRODUCT_OPTI_82C621,
59 1.5.4.2 skrll 0,
60 1.5.4.2 skrll "OPTi 82c621 PCI IDE controller",
61 1.5.4.2 skrll opti_chip_map,
62 1.5.4.2 skrll },
63 1.5.4.2 skrll { PCI_PRODUCT_OPTI_82C568,
64 1.5.4.2 skrll 0,
65 1.5.4.2 skrll "OPTi 82c568 (82c621 compatible) PCI IDE controller",
66 1.5.4.2 skrll opti_chip_map,
67 1.5.4.2 skrll },
68 1.5.4.2 skrll { PCI_PRODUCT_OPTI_82D568,
69 1.5.4.2 skrll 0,
70 1.5.4.2 skrll "OPTi 82d568 (82c621 compatible) PCI IDE controller",
71 1.5.4.2 skrll opti_chip_map,
72 1.5.4.2 skrll },
73 1.5.4.2 skrll { 0,
74 1.5.4.2 skrll 0,
75 1.5.4.2 skrll NULL,
76 1.5.4.2 skrll NULL
77 1.5.4.2 skrll }
78 1.5.4.2 skrll };
79 1.5.4.2 skrll
80 1.5.4.2 skrll static int
81 1.5.4.2 skrll optiide_match(struct device *parent, struct cfdata *match, void *aux)
82 1.5.4.2 skrll {
83 1.5.4.2 skrll struct pci_attach_args *pa = aux;
84 1.5.4.2 skrll
85 1.5.4.2 skrll if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_OPTI &&
86 1.5.4.2 skrll PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
87 1.5.4.2 skrll PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
88 1.5.4.2 skrll if (pciide_lookup_product(pa->pa_id, pciide_opti_products))
89 1.5.4.2 skrll return (2);
90 1.5.4.2 skrll }
91 1.5.4.2 skrll return (0);
92 1.5.4.2 skrll }
93 1.5.4.2 skrll
94 1.5.4.2 skrll static void
95 1.5.4.2 skrll optiide_attach(struct device *parent, struct device *self, void *aux)
96 1.5.4.2 skrll {
97 1.5.4.2 skrll struct pci_attach_args *pa = aux;
98 1.5.4.2 skrll struct pciide_softc *sc = (struct pciide_softc *)self;
99 1.5.4.2 skrll
100 1.5.4.2 skrll pciide_common_attach(sc, pa,
101 1.5.4.2 skrll pciide_lookup_product(pa->pa_id, pciide_opti_products));
102 1.5.4.2 skrll
103 1.5.4.2 skrll }
104 1.5.4.2 skrll
105 1.5.4.2 skrll static void
106 1.5.4.2 skrll opti_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
107 1.5.4.2 skrll {
108 1.5.4.2 skrll struct pciide_channel *cp;
109 1.5.4.2 skrll bus_size_t cmdsize, ctlsize;
110 1.5.4.2 skrll pcireg_t interface;
111 1.5.4.2 skrll u_int8_t init_ctrl;
112 1.5.4.2 skrll int channel;
113 1.5.4.2 skrll
114 1.5.4.2 skrll if (pciide_chipen(sc, pa) == 0)
115 1.5.4.2 skrll return;
116 1.5.4.2 skrll
117 1.5.4.2 skrll aprint_normal("%s: bus-master DMA support present",
118 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
119 1.5.4.2 skrll
120 1.5.4.2 skrll /*
121 1.5.4.2 skrll * XXXSCW:
122 1.5.4.2 skrll * There seem to be a couple of buggy revisions/implementations
123 1.5.4.2 skrll * of the OPTi pciide chipset. This kludge seems to fix one of
124 1.5.4.2 skrll * the reported problems (PR/11644) but still fails for the
125 1.5.4.2 skrll * other (PR/13151), although the latter may be due to other
126 1.5.4.2 skrll * issues too...
127 1.5.4.2 skrll */
128 1.5.4.2 skrll if (PCI_REVISION(pa->pa_class) <= 0x12) {
129 1.5.4.2 skrll aprint_normal(" but disabled due to chip rev. <= 0x12");
130 1.5.4.2 skrll sc->sc_dma_ok = 0;
131 1.5.4.2 skrll } else
132 1.5.4.2 skrll pciide_mapreg_dma(sc, pa);
133 1.5.4.2 skrll
134 1.5.4.2 skrll aprint_normal("\n");
135 1.5.4.2 skrll
136 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA32 | ATAC_CAP_DATA16;
137 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
138 1.5.4.2 skrll if (sc->sc_dma_ok) {
139 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
140 1.5.4.2 skrll sc->sc_wdcdev.irqack = pciide_irqack;
141 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
142 1.5.4.2 skrll }
143 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_set_modes = opti_setup_channel;
144 1.5.4.2 skrll
145 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
146 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
147 1.5.4.2 skrll
148 1.5.4.2 skrll init_ctrl = pciide_pci_read(sc->sc_pc, sc->sc_tag,
149 1.5.4.2 skrll OPTI_REG_INIT_CONTROL);
150 1.5.4.2 skrll
151 1.5.4.2 skrll interface = PCI_INTERFACE(pa->pa_class);
152 1.5.4.2 skrll
153 1.5.4.3 skrll wdc_allocate_regs(&sc->sc_wdcdev);
154 1.5.4.3 skrll
155 1.5.4.3 skrll for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
156 1.5.4.3 skrll channel++) {
157 1.5.4.2 skrll cp = &sc->pciide_channels[channel];
158 1.5.4.2 skrll if (pciide_chansetup(sc, channel, interface) == 0)
159 1.5.4.2 skrll continue;
160 1.5.4.2 skrll if (channel == 1 &&
161 1.5.4.2 skrll (init_ctrl & OPTI_INIT_CONTROL_CH2_DISABLE) != 0) {
162 1.5.4.2 skrll aprint_normal("%s: %s channel ignored (disabled)\n",
163 1.5.4.3 skrll sc->sc_wdcdev.sc_atac.atac_dev.dv_xname, cp->name);
164 1.5.4.3 skrll cp->ata_channel.ch_flags |= ATACH_DISABLED;
165 1.5.4.2 skrll continue;
166 1.5.4.2 skrll }
167 1.5.4.2 skrll pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
168 1.5.4.2 skrll pciide_pci_intr);
169 1.5.4.2 skrll }
170 1.5.4.2 skrll }
171 1.5.4.2 skrll
172 1.5.4.2 skrll static void
173 1.5.4.3 skrll opti_setup_channel(struct ata_channel *chp)
174 1.5.4.2 skrll {
175 1.5.4.2 skrll struct ata_drive_datas *drvp;
176 1.5.4.3 skrll struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
177 1.5.4.3 skrll struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
178 1.5.4.3 skrll int drive, spd, s;
179 1.5.4.2 skrll int mode[2];
180 1.5.4.2 skrll u_int8_t rv, mr;
181 1.5.4.2 skrll
182 1.5.4.2 skrll /*
183 1.5.4.2 skrll * The `Delay' and `Address Setup Time' fields of the
184 1.5.4.2 skrll * Miscellaneous Register are always zero initially.
185 1.5.4.2 skrll */
186 1.5.4.2 skrll mr = opti_read_config(chp, OPTI_REG_MISC) & ~OPTI_MISC_INDEX_MASK;
187 1.5.4.2 skrll mr &= ~(OPTI_MISC_DELAY_MASK |
188 1.5.4.2 skrll OPTI_MISC_ADDR_SETUP_MASK |
189 1.5.4.2 skrll OPTI_MISC_INDEX_MASK);
190 1.5.4.2 skrll
191 1.5.4.2 skrll /* Prime the control register before setting timing values */
192 1.5.4.2 skrll opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_DISABLE);
193 1.5.4.2 skrll
194 1.5.4.2 skrll /* Determine the clockrate of the PCIbus the chip is attached to */
195 1.5.4.2 skrll spd = (int) opti_read_config(chp, OPTI_REG_STRAP);
196 1.5.4.2 skrll spd &= OPTI_STRAP_PCI_SPEED_MASK;
197 1.5.4.2 skrll
198 1.5.4.2 skrll /* setup DMA if needed */
199 1.5.4.2 skrll pciide_channel_dma_setup(cp);
200 1.5.4.2 skrll
201 1.5.4.2 skrll for (drive = 0; drive < 2; drive++) {
202 1.5.4.2 skrll drvp = &chp->ch_drive[drive];
203 1.5.4.2 skrll /* If no drive, skip */
204 1.5.4.2 skrll if ((drvp->drive_flags & DRIVE) == 0) {
205 1.5.4.2 skrll mode[drive] = -1;
206 1.5.4.2 skrll continue;
207 1.5.4.2 skrll }
208 1.5.4.2 skrll
209 1.5.4.2 skrll if ((drvp->drive_flags & DRIVE_DMA)) {
210 1.5.4.2 skrll /*
211 1.5.4.2 skrll * Timings will be used for both PIO and DMA,
212 1.5.4.2 skrll * so adjust DMA mode if needed
213 1.5.4.2 skrll */
214 1.5.4.2 skrll if (drvp->PIO_mode > (drvp->DMA_mode + 2))
215 1.5.4.2 skrll drvp->PIO_mode = drvp->DMA_mode + 2;
216 1.5.4.2 skrll if (drvp->DMA_mode + 2 > (drvp->PIO_mode))
217 1.5.4.2 skrll drvp->DMA_mode = (drvp->PIO_mode > 2) ?
218 1.5.4.2 skrll drvp->PIO_mode - 2 : 0;
219 1.5.4.2 skrll if (drvp->DMA_mode == 0)
220 1.5.4.2 skrll drvp->PIO_mode = 0;
221 1.5.4.2 skrll
222 1.5.4.2 skrll mode[drive] = drvp->DMA_mode + 5;
223 1.5.4.2 skrll } else
224 1.5.4.2 skrll mode[drive] = drvp->PIO_mode;
225 1.5.4.2 skrll
226 1.5.4.2 skrll if (drive && mode[0] >= 0 &&
227 1.5.4.2 skrll (opti_tim_as[spd][mode[0]] != opti_tim_as[spd][mode[1]])) {
228 1.5.4.2 skrll /*
229 1.5.4.2 skrll * Can't have two drives using different values
230 1.5.4.2 skrll * for `Address Setup Time'.
231 1.5.4.2 skrll * Slow down the faster drive to compensate.
232 1.5.4.2 skrll */
233 1.5.4.2 skrll int d = (opti_tim_as[spd][mode[0]] >
234 1.5.4.2 skrll opti_tim_as[spd][mode[1]]) ? 0 : 1;
235 1.5.4.2 skrll
236 1.5.4.2 skrll mode[d] = mode[1-d];
237 1.5.4.2 skrll chp->ch_drive[d].PIO_mode = chp->ch_drive[1-d].PIO_mode;
238 1.5.4.2 skrll chp->ch_drive[d].DMA_mode = 0;
239 1.5.4.3 skrll s = splbio();
240 1.5.4.2 skrll chp->ch_drive[d].drive_flags &= ~DRIVE_DMA;
241 1.5.4.3 skrll splx(s);
242 1.5.4.2 skrll }
243 1.5.4.2 skrll }
244 1.5.4.2 skrll
245 1.5.4.2 skrll for (drive = 0; drive < 2; drive++) {
246 1.5.4.2 skrll int m;
247 1.5.4.2 skrll if ((m = mode[drive]) < 0)
248 1.5.4.2 skrll continue;
249 1.5.4.2 skrll
250 1.5.4.2 skrll /* Set the Address Setup Time and select appropriate index */
251 1.5.4.2 skrll rv = opti_tim_as[spd][m] << OPTI_MISC_ADDR_SETUP_SHIFT;
252 1.5.4.2 skrll rv |= OPTI_MISC_INDEX(drive);
253 1.5.4.2 skrll opti_write_config(chp, OPTI_REG_MISC, mr | rv);
254 1.5.4.2 skrll
255 1.5.4.2 skrll /* Set the pulse width and recovery timing parameters */
256 1.5.4.2 skrll rv = opti_tim_cp[spd][m] << OPTI_PULSE_WIDTH_SHIFT;
257 1.5.4.2 skrll rv |= opti_tim_rt[spd][m] << OPTI_RECOVERY_TIME_SHIFT;
258 1.5.4.2 skrll opti_write_config(chp, OPTI_REG_READ_CYCLE_TIMING, rv);
259 1.5.4.2 skrll opti_write_config(chp, OPTI_REG_WRITE_CYCLE_TIMING, rv);
260 1.5.4.2 skrll
261 1.5.4.2 skrll /* Set the Enhanced Mode register appropriately */
262 1.5.4.2 skrll rv = pciide_pci_read(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE);
263 1.5.4.2 skrll rv &= ~OPTI_ENH_MODE_MASK(chp->ch_channel, drive);
264 1.5.4.2 skrll rv |= OPTI_ENH_MODE(chp->ch_channel, drive, opti_tim_em[m]);
265 1.5.4.2 skrll pciide_pci_write(sc->sc_pc, sc->sc_tag, OPTI_REG_ENH_MODE, rv);
266 1.5.4.2 skrll }
267 1.5.4.2 skrll
268 1.5.4.2 skrll /* Finally, enable the timings */
269 1.5.4.2 skrll opti_write_config(chp, OPTI_REG_CONTROL, OPTI_CONTROL_ENABLE);
270 1.5.4.2 skrll }
271